The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.

Dependents:   hello SerialTestv11 SerialTestv12 Sierpinski ... more

mbed 2

This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.

Committer:
AnnaBridge
Date:
Thu Nov 08 11:45:42 2018 +0000
Revision:
171:3a7713b1edbc
Parent:
TARGET_NUCLEO_L011K4/TARGET_STM/TARGET_STM32L0/TARGET_NUCLEO_L011K4/device/stm32l011xx.h@167:84c0a372a020
mbed library. Release version 164

Who changed what in which revision?

UserRevisionLine numberNew contents of line
AnnaBridge 157:e7ca05fa8600 1 /**
AnnaBridge 157:e7ca05fa8600 2 ******************************************************************************
AnnaBridge 157:e7ca05fa8600 3 * @file stm32l011xx.h
AnnaBridge 157:e7ca05fa8600 4 * @author MCD Application Team
AnnaBridge 157:e7ca05fa8600 5 * @brief CMSIS Cortex-M0+ Device Peripheral Access Layer Header File.
AnnaBridge 157:e7ca05fa8600 6 * This file contains all the peripheral register's definitions, bits
AnnaBridge 157:e7ca05fa8600 7 * definitions and memory mapping for stm32l011xx devices.
AnnaBridge 157:e7ca05fa8600 8 *
AnnaBridge 157:e7ca05fa8600 9 * This file contains:
AnnaBridge 157:e7ca05fa8600 10 * - Data structures and the address mapping for all peripherals
AnnaBridge 157:e7ca05fa8600 11 * - Peripheral's registers declarations and bits definition
AnnaBridge 157:e7ca05fa8600 12 * - Macros to access peripheral's registers hardware
AnnaBridge 157:e7ca05fa8600 13 *
AnnaBridge 157:e7ca05fa8600 14 ******************************************************************************
AnnaBridge 157:e7ca05fa8600 15 * @attention
AnnaBridge 157:e7ca05fa8600 16 *
AnnaBridge 167:84c0a372a020 17 * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
AnnaBridge 157:e7ca05fa8600 18 *
AnnaBridge 157:e7ca05fa8600 19 * Redistribution and use in source and binary forms, with or without modification,
AnnaBridge 157:e7ca05fa8600 20 * are permitted provided that the following conditions are met:
AnnaBridge 157:e7ca05fa8600 21 * 1. Redistributions of source code must retain the above copyright notice,
AnnaBridge 157:e7ca05fa8600 22 * this list of conditions and the following disclaimer.
AnnaBridge 157:e7ca05fa8600 23 * 2. Redistributions in binary form must reproduce the above copyright notice,
AnnaBridge 157:e7ca05fa8600 24 * this list of conditions and the following disclaimer in the documentation
AnnaBridge 157:e7ca05fa8600 25 * and/or other materials provided with the distribution.
AnnaBridge 157:e7ca05fa8600 26 * 3. Neither the name of STMicroelectronics nor the names of its contributors
AnnaBridge 157:e7ca05fa8600 27 * may be used to endorse or promote products derived from this software
AnnaBridge 157:e7ca05fa8600 28 * without specific prior written permission.
AnnaBridge 157:e7ca05fa8600 29 *
AnnaBridge 157:e7ca05fa8600 30 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
AnnaBridge 157:e7ca05fa8600 31 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
AnnaBridge 157:e7ca05fa8600 32 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
AnnaBridge 157:e7ca05fa8600 33 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
AnnaBridge 157:e7ca05fa8600 34 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
AnnaBridge 157:e7ca05fa8600 35 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
AnnaBridge 157:e7ca05fa8600 36 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
AnnaBridge 157:e7ca05fa8600 37 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
AnnaBridge 157:e7ca05fa8600 38 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
AnnaBridge 157:e7ca05fa8600 39 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
AnnaBridge 157:e7ca05fa8600 40 *
AnnaBridge 157:e7ca05fa8600 41 ******************************************************************************
AnnaBridge 157:e7ca05fa8600 42 */
AnnaBridge 157:e7ca05fa8600 43
AnnaBridge 157:e7ca05fa8600 44 /** @addtogroup CMSIS
AnnaBridge 157:e7ca05fa8600 45 * @{
AnnaBridge 157:e7ca05fa8600 46 */
AnnaBridge 157:e7ca05fa8600 47
AnnaBridge 157:e7ca05fa8600 48 /** @addtogroup stm32l011xx
AnnaBridge 157:e7ca05fa8600 49 * @{
AnnaBridge 157:e7ca05fa8600 50 */
AnnaBridge 157:e7ca05fa8600 51
AnnaBridge 157:e7ca05fa8600 52 #ifndef __STM32L011xx_H
AnnaBridge 157:e7ca05fa8600 53 #define __STM32L011xx_H
AnnaBridge 157:e7ca05fa8600 54
AnnaBridge 157:e7ca05fa8600 55 #ifdef __cplusplus
AnnaBridge 157:e7ca05fa8600 56 extern "C" {
AnnaBridge 157:e7ca05fa8600 57 #endif
AnnaBridge 157:e7ca05fa8600 58
AnnaBridge 157:e7ca05fa8600 59
AnnaBridge 157:e7ca05fa8600 60 /** @addtogroup Configuration_section_for_CMSIS
AnnaBridge 157:e7ca05fa8600 61 * @{
AnnaBridge 157:e7ca05fa8600 62 */
AnnaBridge 157:e7ca05fa8600 63 /**
AnnaBridge 157:e7ca05fa8600 64 * @brief Configuration of the Cortex-M0+ Processor and Core Peripherals
AnnaBridge 157:e7ca05fa8600 65 */
AnnaBridge 157:e7ca05fa8600 66 #define __CM0PLUS_REV 0 /*!< Core Revision r0p0 */
AnnaBridge 157:e7ca05fa8600 67 #define __MPU_PRESENT 0 /*!< STM32L0xx provides no MPU */
AnnaBridge 157:e7ca05fa8600 68 #define __VTOR_PRESENT 1 /*!< Vector Table Register supported */
AnnaBridge 157:e7ca05fa8600 69 #define __NVIC_PRIO_BITS 2 /*!< STM32L0xx uses 2 Bits for the Priority Levels */
AnnaBridge 157:e7ca05fa8600 70 #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */
AnnaBridge 157:e7ca05fa8600 71
AnnaBridge 157:e7ca05fa8600 72 /**
AnnaBridge 157:e7ca05fa8600 73 * @}
AnnaBridge 157:e7ca05fa8600 74 */
AnnaBridge 157:e7ca05fa8600 75
AnnaBridge 157:e7ca05fa8600 76 /** @addtogroup Peripheral_interrupt_number_definition
AnnaBridge 157:e7ca05fa8600 77 * @{
AnnaBridge 157:e7ca05fa8600 78 */
AnnaBridge 157:e7ca05fa8600 79
AnnaBridge 157:e7ca05fa8600 80 /**
AnnaBridge 157:e7ca05fa8600 81 * @brief stm32l011xx Interrupt Number Definition, according to the selected device
AnnaBridge 157:e7ca05fa8600 82 * in @ref Library_configuration_section
AnnaBridge 157:e7ca05fa8600 83 */
AnnaBridge 157:e7ca05fa8600 84
AnnaBridge 157:e7ca05fa8600 85 /*!< Interrupt Number Definition */
AnnaBridge 157:e7ca05fa8600 86 typedef enum
AnnaBridge 157:e7ca05fa8600 87 {
AnnaBridge 157:e7ca05fa8600 88 /****** Cortex-M0 Processor Exceptions Numbers ******************************************************/
AnnaBridge 157:e7ca05fa8600 89 NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */
AnnaBridge 157:e7ca05fa8600 90 HardFault_IRQn = -13, /*!< 3 Cortex-M0+ Hard Fault Interrupt */
AnnaBridge 157:e7ca05fa8600 91 SVC_IRQn = -5, /*!< 11 Cortex-M0+ SV Call Interrupt */
AnnaBridge 157:e7ca05fa8600 92 PendSV_IRQn = -2, /*!< 14 Cortex-M0+ Pend SV Interrupt */
AnnaBridge 157:e7ca05fa8600 93 SysTick_IRQn = -1, /*!< 15 Cortex-M0+ System Tick Interrupt */
AnnaBridge 157:e7ca05fa8600 94
AnnaBridge 157:e7ca05fa8600 95 /****** STM32L-0 specific Interrupt Numbers *********************************************************/
AnnaBridge 157:e7ca05fa8600 96 WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
AnnaBridge 157:e7ca05fa8600 97 PVD_IRQn = 1, /*!< PVD through EXTI Line detect Interrupt */
AnnaBridge 157:e7ca05fa8600 98 RTC_IRQn = 2, /*!< RTC through EXTI Line Interrupt */
AnnaBridge 157:e7ca05fa8600 99 FLASH_IRQn = 3, /*!< FLASH Interrupt */
AnnaBridge 157:e7ca05fa8600 100 RCC_IRQn = 4, /*!< RCC Interrupt */
AnnaBridge 157:e7ca05fa8600 101 EXTI0_1_IRQn = 5, /*!< EXTI Line 0 and 1 Interrupts */
AnnaBridge 157:e7ca05fa8600 102 EXTI2_3_IRQn = 6, /*!< EXTI Line 2 and 3 Interrupts */
AnnaBridge 157:e7ca05fa8600 103 EXTI4_15_IRQn = 7, /*!< EXTI Line 4 to 15 Interrupts */
AnnaBridge 157:e7ca05fa8600 104 DMA1_Channel1_IRQn = 9, /*!< DMA1 Channel 1 Interrupt */
AnnaBridge 157:e7ca05fa8600 105 DMA1_Channel2_3_IRQn = 10, /*!< DMA1 Channel 2 and Channel 3 Interrupts */
AnnaBridge 157:e7ca05fa8600 106 DMA1_Channel4_5_6_7_IRQn = 11, /*!< DMA1 Channel 4, Channel 5, Channel 6 and Channel 7 Interrupts */
AnnaBridge 157:e7ca05fa8600 107 ADC1_COMP_IRQn = 12, /*!< ADC1, COMP1 and COMP2 Interrupts */
AnnaBridge 157:e7ca05fa8600 108 LPTIM1_IRQn = 13, /*!< LPTIM1 Interrupt */
AnnaBridge 157:e7ca05fa8600 109 TIM2_IRQn = 15, /*!< TIM2 Interrupt */
AnnaBridge 157:e7ca05fa8600 110 TIM21_IRQn = 20, /*!< TIM21 Interrupt */
AnnaBridge 157:e7ca05fa8600 111 I2C1_IRQn = 23, /*!< I2C1 Interrupt */
AnnaBridge 157:e7ca05fa8600 112 SPI1_IRQn = 25, /*!< SPI1 Interrupt */
AnnaBridge 157:e7ca05fa8600 113 USART2_IRQn = 28, /*!< USART2 Interrupt */
AnnaBridge 157:e7ca05fa8600 114 LPUART1_IRQn = 29, /*!< LPUART1 Interrupt */
AnnaBridge 157:e7ca05fa8600 115 } IRQn_Type;
AnnaBridge 157:e7ca05fa8600 116
AnnaBridge 157:e7ca05fa8600 117 /**
AnnaBridge 157:e7ca05fa8600 118 * @}
AnnaBridge 157:e7ca05fa8600 119 */
AnnaBridge 157:e7ca05fa8600 120
AnnaBridge 157:e7ca05fa8600 121 #include "core_cm0plus.h"
AnnaBridge 157:e7ca05fa8600 122 #include "system_stm32l0xx.h"
AnnaBridge 157:e7ca05fa8600 123 #include <stdint.h>
AnnaBridge 157:e7ca05fa8600 124
AnnaBridge 157:e7ca05fa8600 125 /** @addtogroup Peripheral_registers_structures
AnnaBridge 157:e7ca05fa8600 126 * @{
AnnaBridge 157:e7ca05fa8600 127 */
AnnaBridge 157:e7ca05fa8600 128
AnnaBridge 157:e7ca05fa8600 129 /**
AnnaBridge 157:e7ca05fa8600 130 * @brief Analog to Digital Converter
AnnaBridge 157:e7ca05fa8600 131 */
AnnaBridge 157:e7ca05fa8600 132
AnnaBridge 157:e7ca05fa8600 133 typedef struct
AnnaBridge 157:e7ca05fa8600 134 {
AnnaBridge 157:e7ca05fa8600 135 __IO uint32_t ISR; /*!< ADC Interrupt and Status register, Address offset:0x00 */
AnnaBridge 157:e7ca05fa8600 136 __IO uint32_t IER; /*!< ADC Interrupt Enable register, Address offset:0x04 */
AnnaBridge 157:e7ca05fa8600 137 __IO uint32_t CR; /*!< ADC Control register, Address offset:0x08 */
AnnaBridge 157:e7ca05fa8600 138 __IO uint32_t CFGR1; /*!< ADC Configuration register 1, Address offset:0x0C */
AnnaBridge 157:e7ca05fa8600 139 __IO uint32_t CFGR2; /*!< ADC Configuration register 2, Address offset:0x10 */
AnnaBridge 157:e7ca05fa8600 140 __IO uint32_t SMPR; /*!< ADC Sampling time register, Address offset:0x14 */
AnnaBridge 157:e7ca05fa8600 141 uint32_t RESERVED1; /*!< Reserved, 0x18 */
AnnaBridge 157:e7ca05fa8600 142 uint32_t RESERVED2; /*!< Reserved, 0x1C */
AnnaBridge 157:e7ca05fa8600 143 __IO uint32_t TR; /*!< ADC watchdog threshold register, Address offset:0x20 */
AnnaBridge 157:e7ca05fa8600 144 uint32_t RESERVED3; /*!< Reserved, 0x24 */
AnnaBridge 157:e7ca05fa8600 145 __IO uint32_t CHSELR; /*!< ADC channel selection register, Address offset:0x28 */
AnnaBridge 157:e7ca05fa8600 146 uint32_t RESERVED4[5]; /*!< Reserved, 0x2C */
AnnaBridge 157:e7ca05fa8600 147 __IO uint32_t DR; /*!< ADC data register, Address offset:0x40 */
AnnaBridge 157:e7ca05fa8600 148 uint32_t RESERVED5[28]; /*!< Reserved, 0x44 - 0xB0 */
AnnaBridge 157:e7ca05fa8600 149 __IO uint32_t CALFACT; /*!< ADC data register, Address offset:0xB4 */
AnnaBridge 157:e7ca05fa8600 150 } ADC_TypeDef;
AnnaBridge 157:e7ca05fa8600 151
AnnaBridge 157:e7ca05fa8600 152 typedef struct
AnnaBridge 157:e7ca05fa8600 153 {
AnnaBridge 157:e7ca05fa8600 154 __IO uint32_t CCR;
AnnaBridge 157:e7ca05fa8600 155 } ADC_Common_TypeDef;
AnnaBridge 157:e7ca05fa8600 156
AnnaBridge 157:e7ca05fa8600 157
AnnaBridge 157:e7ca05fa8600 158 /**
AnnaBridge 157:e7ca05fa8600 159 * @brief Comparator
AnnaBridge 157:e7ca05fa8600 160 */
AnnaBridge 157:e7ca05fa8600 161
AnnaBridge 157:e7ca05fa8600 162 typedef struct
AnnaBridge 157:e7ca05fa8600 163 {
AnnaBridge 157:e7ca05fa8600 164 __IO uint32_t CSR; /*!< COMP comparator control and status register, Address offset: 0x18 */
AnnaBridge 157:e7ca05fa8600 165 } COMP_TypeDef;
AnnaBridge 157:e7ca05fa8600 166
AnnaBridge 157:e7ca05fa8600 167 typedef struct
AnnaBridge 157:e7ca05fa8600 168 {
AnnaBridge 157:e7ca05fa8600 169 __IO uint32_t CSR; /*!< COMP control and status register, used for bits common to several COMP instances, Address offset: 0x00 */
AnnaBridge 157:e7ca05fa8600 170 } COMP_Common_TypeDef;
AnnaBridge 157:e7ca05fa8600 171
AnnaBridge 157:e7ca05fa8600 172
AnnaBridge 157:e7ca05fa8600 173 /**
AnnaBridge 157:e7ca05fa8600 174 * @brief CRC calculation unit
AnnaBridge 157:e7ca05fa8600 175 */
AnnaBridge 157:e7ca05fa8600 176
AnnaBridge 157:e7ca05fa8600 177 typedef struct
AnnaBridge 157:e7ca05fa8600 178 {
AnnaBridge 157:e7ca05fa8600 179 __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
AnnaBridge 157:e7ca05fa8600 180 __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
AnnaBridge 157:e7ca05fa8600 181 uint8_t RESERVED0; /*!< Reserved, 0x05 */
AnnaBridge 157:e7ca05fa8600 182 uint16_t RESERVED1; /*!< Reserved, 0x06 */
AnnaBridge 157:e7ca05fa8600 183 __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
AnnaBridge 157:e7ca05fa8600 184 uint32_t RESERVED2; /*!< Reserved, 0x0C */
AnnaBridge 157:e7ca05fa8600 185 __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */
AnnaBridge 157:e7ca05fa8600 186 __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */
AnnaBridge 157:e7ca05fa8600 187 } CRC_TypeDef;
AnnaBridge 157:e7ca05fa8600 188
AnnaBridge 157:e7ca05fa8600 189 /**
AnnaBridge 157:e7ca05fa8600 190 * @brief Debug MCU
AnnaBridge 157:e7ca05fa8600 191 */
AnnaBridge 157:e7ca05fa8600 192
AnnaBridge 157:e7ca05fa8600 193 typedef struct
AnnaBridge 157:e7ca05fa8600 194 {
AnnaBridge 157:e7ca05fa8600 195 __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
AnnaBridge 157:e7ca05fa8600 196 __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */
AnnaBridge 157:e7ca05fa8600 197 __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */
AnnaBridge 157:e7ca05fa8600 198 __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */
AnnaBridge 157:e7ca05fa8600 199 }DBGMCU_TypeDef;
AnnaBridge 157:e7ca05fa8600 200
AnnaBridge 157:e7ca05fa8600 201 /**
AnnaBridge 157:e7ca05fa8600 202 * @brief DMA Controller
AnnaBridge 157:e7ca05fa8600 203 */
AnnaBridge 157:e7ca05fa8600 204
AnnaBridge 157:e7ca05fa8600 205 typedef struct
AnnaBridge 157:e7ca05fa8600 206 {
AnnaBridge 157:e7ca05fa8600 207 __IO uint32_t CCR; /*!< DMA channel x configuration register */
AnnaBridge 157:e7ca05fa8600 208 __IO uint32_t CNDTR; /*!< DMA channel x number of data register */
AnnaBridge 157:e7ca05fa8600 209 __IO uint32_t CPAR; /*!< DMA channel x peripheral address register */
AnnaBridge 157:e7ca05fa8600 210 __IO uint32_t CMAR; /*!< DMA channel x memory address register */
AnnaBridge 157:e7ca05fa8600 211 } DMA_Channel_TypeDef;
AnnaBridge 157:e7ca05fa8600 212
AnnaBridge 157:e7ca05fa8600 213 typedef struct
AnnaBridge 157:e7ca05fa8600 214 {
AnnaBridge 157:e7ca05fa8600 215 __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */
AnnaBridge 157:e7ca05fa8600 216 __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */
AnnaBridge 157:e7ca05fa8600 217 } DMA_TypeDef;
AnnaBridge 157:e7ca05fa8600 218
AnnaBridge 157:e7ca05fa8600 219 typedef struct
AnnaBridge 157:e7ca05fa8600 220 {
AnnaBridge 157:e7ca05fa8600 221 __IO uint32_t CSELR; /*!< DMA channel selection register, Address offset: 0xA8 */
AnnaBridge 157:e7ca05fa8600 222 } DMA_Request_TypeDef;
AnnaBridge 157:e7ca05fa8600 223
AnnaBridge 157:e7ca05fa8600 224 /**
AnnaBridge 157:e7ca05fa8600 225 * @brief External Interrupt/Event Controller
AnnaBridge 157:e7ca05fa8600 226 */
AnnaBridge 157:e7ca05fa8600 227
AnnaBridge 157:e7ca05fa8600 228 typedef struct
AnnaBridge 157:e7ca05fa8600 229 {
AnnaBridge 157:e7ca05fa8600 230 __IO uint32_t IMR; /*!<EXTI Interrupt mask register, Address offset: 0x00 */
AnnaBridge 157:e7ca05fa8600 231 __IO uint32_t EMR; /*!<EXTI Event mask register, Address offset: 0x04 */
AnnaBridge 157:e7ca05fa8600 232 __IO uint32_t RTSR; /*!<EXTI Rising trigger selection register , Address offset: 0x08 */
AnnaBridge 157:e7ca05fa8600 233 __IO uint32_t FTSR; /*!<EXTI Falling trigger selection register, Address offset: 0x0C */
AnnaBridge 157:e7ca05fa8600 234 __IO uint32_t SWIER; /*!<EXTI Software interrupt event register, Address offset: 0x10 */
AnnaBridge 157:e7ca05fa8600 235 __IO uint32_t PR; /*!<EXTI Pending register, Address offset: 0x14 */
AnnaBridge 157:e7ca05fa8600 236 }EXTI_TypeDef;
AnnaBridge 157:e7ca05fa8600 237
AnnaBridge 157:e7ca05fa8600 238 /**
AnnaBridge 157:e7ca05fa8600 239 * @brief FLASH Registers
AnnaBridge 157:e7ca05fa8600 240 */
AnnaBridge 157:e7ca05fa8600 241 typedef struct
AnnaBridge 157:e7ca05fa8600 242 {
AnnaBridge 157:e7ca05fa8600 243 __IO uint32_t ACR; /*!< Access control register, Address offset: 0x00 */
AnnaBridge 157:e7ca05fa8600 244 __IO uint32_t PECR; /*!< Program/erase control register, Address offset: 0x04 */
AnnaBridge 157:e7ca05fa8600 245 __IO uint32_t PDKEYR; /*!< Power down key register, Address offset: 0x08 */
AnnaBridge 157:e7ca05fa8600 246 __IO uint32_t PEKEYR; /*!< Program/erase key register, Address offset: 0x0c */
AnnaBridge 157:e7ca05fa8600 247 __IO uint32_t PRGKEYR; /*!< Program memory key register, Address offset: 0x10 */
AnnaBridge 157:e7ca05fa8600 248 __IO uint32_t OPTKEYR; /*!< Option byte key register, Address offset: 0x14 */
AnnaBridge 157:e7ca05fa8600 249 __IO uint32_t SR; /*!< Status register, Address offset: 0x18 */
AnnaBridge 157:e7ca05fa8600 250 __IO uint32_t OPTR; /*!< Option byte register, Address offset: 0x1c */
AnnaBridge 157:e7ca05fa8600 251 __IO uint32_t WRPR; /*!< Write protection register, Address offset: 0x20 */
AnnaBridge 157:e7ca05fa8600 252 } FLASH_TypeDef;
AnnaBridge 157:e7ca05fa8600 253
AnnaBridge 157:e7ca05fa8600 254
AnnaBridge 157:e7ca05fa8600 255 /**
AnnaBridge 157:e7ca05fa8600 256 * @brief Option Bytes Registers
AnnaBridge 157:e7ca05fa8600 257 */
AnnaBridge 157:e7ca05fa8600 258 typedef struct
AnnaBridge 157:e7ca05fa8600 259 {
AnnaBridge 157:e7ca05fa8600 260 __IO uint32_t RDP; /*!< Read protection register, Address offset: 0x00 */
AnnaBridge 157:e7ca05fa8600 261 __IO uint32_t USER; /*!< user register, Address offset: 0x04 */
AnnaBridge 157:e7ca05fa8600 262 __IO uint32_t WRP01; /*!< write protection Bytes 0 and 1 Address offset: 0x08 */
AnnaBridge 157:e7ca05fa8600 263 } OB_TypeDef;
AnnaBridge 157:e7ca05fa8600 264
AnnaBridge 157:e7ca05fa8600 265
AnnaBridge 157:e7ca05fa8600 266 /**
AnnaBridge 157:e7ca05fa8600 267 * @brief General Purpose IO
AnnaBridge 157:e7ca05fa8600 268 */
AnnaBridge 157:e7ca05fa8600 269
AnnaBridge 157:e7ca05fa8600 270 typedef struct
AnnaBridge 157:e7ca05fa8600 271 {
AnnaBridge 157:e7ca05fa8600 272 __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
AnnaBridge 157:e7ca05fa8600 273 __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
AnnaBridge 157:e7ca05fa8600 274 __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
AnnaBridge 157:e7ca05fa8600 275 __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
AnnaBridge 157:e7ca05fa8600 276 __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
AnnaBridge 157:e7ca05fa8600 277 __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
AnnaBridge 157:e7ca05fa8600 278 __IO uint32_t BSRR; /*!< GPIO port bit set/reset registerBSRR, Address offset: 0x18 */
AnnaBridge 157:e7ca05fa8600 279 __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
AnnaBridge 157:e7ca05fa8600 280 __IO uint32_t AFR[2]; /*!< GPIO alternate function register, Address offset: 0x20-0x24 */
AnnaBridge 157:e7ca05fa8600 281 __IO uint32_t BRR; /*!< GPIO bit reset register, Address offset: 0x28 */
AnnaBridge 157:e7ca05fa8600 282 }GPIO_TypeDef;
AnnaBridge 157:e7ca05fa8600 283
AnnaBridge 157:e7ca05fa8600 284 /**
AnnaBridge 157:e7ca05fa8600 285 * @brief LPTIMIMER
AnnaBridge 157:e7ca05fa8600 286 */
AnnaBridge 157:e7ca05fa8600 287 typedef struct
AnnaBridge 157:e7ca05fa8600 288 {
AnnaBridge 157:e7ca05fa8600 289 __IO uint32_t ISR; /*!< LPTIM Interrupt and Status register, Address offset: 0x00 */
AnnaBridge 157:e7ca05fa8600 290 __IO uint32_t ICR; /*!< LPTIM Interrupt Clear register, Address offset: 0x04 */
AnnaBridge 157:e7ca05fa8600 291 __IO uint32_t IER; /*!< LPTIM Interrupt Enable register, Address offset: 0x08 */
AnnaBridge 157:e7ca05fa8600 292 __IO uint32_t CFGR; /*!< LPTIM Configuration register, Address offset: 0x0C */
AnnaBridge 157:e7ca05fa8600 293 __IO uint32_t CR; /*!< LPTIM Control register, Address offset: 0x10 */
AnnaBridge 157:e7ca05fa8600 294 __IO uint32_t CMP; /*!< LPTIM Compare register, Address offset: 0x14 */
AnnaBridge 157:e7ca05fa8600 295 __IO uint32_t ARR; /*!< LPTIM Autoreload register, Address offset: 0x18 */
AnnaBridge 157:e7ca05fa8600 296 __IO uint32_t CNT; /*!< LPTIM Counter register, Address offset: 0x1C */
AnnaBridge 157:e7ca05fa8600 297 } LPTIM_TypeDef;
AnnaBridge 157:e7ca05fa8600 298
AnnaBridge 157:e7ca05fa8600 299 /**
AnnaBridge 157:e7ca05fa8600 300 * @brief SysTem Configuration
AnnaBridge 157:e7ca05fa8600 301 */
AnnaBridge 157:e7ca05fa8600 302
AnnaBridge 157:e7ca05fa8600 303 typedef struct
AnnaBridge 157:e7ca05fa8600 304 {
AnnaBridge 157:e7ca05fa8600 305 __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x00 */
AnnaBridge 157:e7ca05fa8600 306 __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x04 */
AnnaBridge 157:e7ca05fa8600 307 __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration register, Address offset: 0x14-0x08 */
AnnaBridge 157:e7ca05fa8600 308 uint32_t RESERVED[2]; /*!< Reserved, 0x18-0x1C */
AnnaBridge 157:e7ca05fa8600 309 __IO uint32_t CFGR3; /*!< SYSCFG configuration register 3, Address offset: 0x20 */
AnnaBridge 157:e7ca05fa8600 310 } SYSCFG_TypeDef;
AnnaBridge 157:e7ca05fa8600 311
AnnaBridge 157:e7ca05fa8600 312
AnnaBridge 157:e7ca05fa8600 313
AnnaBridge 157:e7ca05fa8600 314 /**
AnnaBridge 157:e7ca05fa8600 315 * @brief Inter-integrated Circuit Interface
AnnaBridge 157:e7ca05fa8600 316 */
AnnaBridge 157:e7ca05fa8600 317
AnnaBridge 157:e7ca05fa8600 318 typedef struct
AnnaBridge 157:e7ca05fa8600 319 {
AnnaBridge 157:e7ca05fa8600 320 __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
AnnaBridge 157:e7ca05fa8600 321 __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
AnnaBridge 157:e7ca05fa8600 322 __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */
AnnaBridge 157:e7ca05fa8600 323 __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */
AnnaBridge 157:e7ca05fa8600 324 __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */
AnnaBridge 157:e7ca05fa8600 325 __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */
AnnaBridge 157:e7ca05fa8600 326 __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */
AnnaBridge 157:e7ca05fa8600 327 __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */
AnnaBridge 157:e7ca05fa8600 328 __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */
AnnaBridge 157:e7ca05fa8600 329 __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */
AnnaBridge 157:e7ca05fa8600 330 __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */
AnnaBridge 157:e7ca05fa8600 331 }I2C_TypeDef;
AnnaBridge 157:e7ca05fa8600 332
AnnaBridge 157:e7ca05fa8600 333
AnnaBridge 157:e7ca05fa8600 334 /**
AnnaBridge 157:e7ca05fa8600 335 * @brief Independent WATCHDOG
AnnaBridge 157:e7ca05fa8600 336 */
AnnaBridge 157:e7ca05fa8600 337 typedef struct
AnnaBridge 157:e7ca05fa8600 338 {
AnnaBridge 157:e7ca05fa8600 339 __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
AnnaBridge 157:e7ca05fa8600 340 __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
AnnaBridge 157:e7ca05fa8600 341 __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
AnnaBridge 157:e7ca05fa8600 342 __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
AnnaBridge 157:e7ca05fa8600 343 __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */
AnnaBridge 157:e7ca05fa8600 344 } IWDG_TypeDef;
AnnaBridge 157:e7ca05fa8600 345
AnnaBridge 157:e7ca05fa8600 346 /**
AnnaBridge 157:e7ca05fa8600 347 * @brief Power Control
AnnaBridge 157:e7ca05fa8600 348 */
AnnaBridge 157:e7ca05fa8600 349 typedef struct
AnnaBridge 157:e7ca05fa8600 350 {
AnnaBridge 157:e7ca05fa8600 351 __IO uint32_t CR; /*!< PWR power control register, Address offset: 0x00 */
AnnaBridge 157:e7ca05fa8600 352 __IO uint32_t CSR; /*!< PWR power control/status register, Address offset: 0x04 */
AnnaBridge 157:e7ca05fa8600 353 } PWR_TypeDef;
AnnaBridge 157:e7ca05fa8600 354
AnnaBridge 157:e7ca05fa8600 355 /**
AnnaBridge 157:e7ca05fa8600 356 * @brief Reset and Clock Control
AnnaBridge 157:e7ca05fa8600 357 */
AnnaBridge 157:e7ca05fa8600 358 typedef struct
AnnaBridge 157:e7ca05fa8600 359 {
AnnaBridge 157:e7ca05fa8600 360 __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */
AnnaBridge 157:e7ca05fa8600 361 __IO uint32_t ICSCR; /*!< RCC Internal clock sources calibration register, Address offset: 0x04 */
AnnaBridge 157:e7ca05fa8600 362 __IO uint32_t CRRCR; /*!< RCC Clock recovery RC register, Address offset: 0x08 */
AnnaBridge 157:e7ca05fa8600 363 __IO uint32_t CFGR; /*!< RCC Clock configuration register, Address offset: 0x0C */
AnnaBridge 157:e7ca05fa8600 364 __IO uint32_t CIER; /*!< RCC Clock interrupt enable register, Address offset: 0x10 */
AnnaBridge 157:e7ca05fa8600 365 __IO uint32_t CIFR; /*!< RCC Clock interrupt flag register, Address offset: 0x14 */
AnnaBridge 157:e7ca05fa8600 366 __IO uint32_t CICR; /*!< RCC Clock interrupt clear register, Address offset: 0x18 */
AnnaBridge 157:e7ca05fa8600 367 __IO uint32_t IOPRSTR; /*!< RCC IO port reset register, Address offset: 0x1C */
AnnaBridge 157:e7ca05fa8600 368 __IO uint32_t AHBRSTR; /*!< RCC AHB peripheral reset register, Address offset: 0x20 */
AnnaBridge 157:e7ca05fa8600 369 __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x24 */
AnnaBridge 157:e7ca05fa8600 370 __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x28 */
AnnaBridge 157:e7ca05fa8600 371 __IO uint32_t IOPENR; /*!< RCC Clock IO port enable register, Address offset: 0x2C */
AnnaBridge 157:e7ca05fa8600 372 __IO uint32_t AHBENR; /*!< RCC AHB peripheral clock enable register, Address offset: 0x30 */
AnnaBridge 157:e7ca05fa8600 373 __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral enable register, Address offset: 0x34 */
AnnaBridge 157:e7ca05fa8600 374 __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral enable register, Address offset: 0x38 */
AnnaBridge 157:e7ca05fa8600 375 __IO uint32_t IOPSMENR; /*!< RCC IO port clock enable in sleep mode register, Address offset: 0x3C */
AnnaBridge 157:e7ca05fa8600 376 __IO uint32_t AHBSMENR; /*!< RCC AHB peripheral clock enable in sleep mode register, Address offset: 0x40 */
AnnaBridge 157:e7ca05fa8600 377 __IO uint32_t APB2SMENR; /*!< RCC APB2 peripheral clock enable in sleep mode register, Address offset: 0x44 */
AnnaBridge 157:e7ca05fa8600 378 __IO uint32_t APB1SMENR; /*!< RCC APB1 peripheral clock enable in sleep mode register, Address offset: 0x48 */
AnnaBridge 157:e7ca05fa8600 379 __IO uint32_t CCIPR; /*!< RCC clock configuration register, Address offset: 0x4C */
AnnaBridge 157:e7ca05fa8600 380 __IO uint32_t CSR; /*!< RCC Control/status register, Address offset: 0x50 */
AnnaBridge 157:e7ca05fa8600 381 } RCC_TypeDef;
AnnaBridge 157:e7ca05fa8600 382
AnnaBridge 157:e7ca05fa8600 383 /**
AnnaBridge 157:e7ca05fa8600 384 * @brief Real-Time Clock
AnnaBridge 157:e7ca05fa8600 385 */
AnnaBridge 157:e7ca05fa8600 386 typedef struct
AnnaBridge 157:e7ca05fa8600 387 {
AnnaBridge 157:e7ca05fa8600 388 __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
AnnaBridge 157:e7ca05fa8600 389 __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
AnnaBridge 157:e7ca05fa8600 390 __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */
AnnaBridge 157:e7ca05fa8600 391 __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */
AnnaBridge 157:e7ca05fa8600 392 __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
AnnaBridge 157:e7ca05fa8600 393 __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */
AnnaBridge 157:e7ca05fa8600 394 uint32_t RESERVED; /*!< Reserved, Address offset: 0x18 */
AnnaBridge 157:e7ca05fa8600 395 __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */
AnnaBridge 157:e7ca05fa8600 396 __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */
AnnaBridge 157:e7ca05fa8600 397 __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
AnnaBridge 157:e7ca05fa8600 398 __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */
AnnaBridge 157:e7ca05fa8600 399 __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */
AnnaBridge 157:e7ca05fa8600 400 __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
AnnaBridge 157:e7ca05fa8600 401 __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
AnnaBridge 157:e7ca05fa8600 402 __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */
AnnaBridge 157:e7ca05fa8600 403 __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */
AnnaBridge 157:e7ca05fa8600 404 __IO uint32_t TAMPCR; /*!< RTC tamper configuration register, Address offset: 0x40 */
AnnaBridge 157:e7ca05fa8600 405 __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */
AnnaBridge 157:e7ca05fa8600 406 __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x48 */
AnnaBridge 157:e7ca05fa8600 407 __IO uint32_t OR; /*!< RTC option register, Address offset 0x4C */
AnnaBridge 157:e7ca05fa8600 408 __IO uint32_t BKP0R; /*!< RTC backup register 0, Address offset: 0x50 */
AnnaBridge 157:e7ca05fa8600 409 __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */
AnnaBridge 157:e7ca05fa8600 410 __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */
AnnaBridge 157:e7ca05fa8600 411 __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */
AnnaBridge 157:e7ca05fa8600 412 __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */
AnnaBridge 157:e7ca05fa8600 413 } RTC_TypeDef;
AnnaBridge 157:e7ca05fa8600 414
AnnaBridge 157:e7ca05fa8600 415
AnnaBridge 157:e7ca05fa8600 416 /**
AnnaBridge 157:e7ca05fa8600 417 * @brief Serial Peripheral Interface
AnnaBridge 157:e7ca05fa8600 418 */
AnnaBridge 157:e7ca05fa8600 419 typedef struct
AnnaBridge 157:e7ca05fa8600 420 {
AnnaBridge 157:e7ca05fa8600 421 __IO uint32_t CR1; /*!< SPI Control register 1, Address offset: 0x00 */
AnnaBridge 157:e7ca05fa8600 422 __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */
AnnaBridge 157:e7ca05fa8600 423 __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */
AnnaBridge 157:e7ca05fa8600 424 __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
AnnaBridge 157:e7ca05fa8600 425 __IO uint32_t CRCPR; /*!< SPI CRC polynomial register, Address offset: 0x10 */
AnnaBridge 157:e7ca05fa8600 426 __IO uint32_t RXCRCR; /*!< SPI Rx CRC register, Address offset: 0x14 */
AnnaBridge 157:e7ca05fa8600 427 __IO uint32_t TXCRCR; /*!< SPI Tx CRC register, Address offset: 0x18 */
AnnaBridge 157:e7ca05fa8600 428 } SPI_TypeDef;
AnnaBridge 157:e7ca05fa8600 429
AnnaBridge 157:e7ca05fa8600 430 /**
AnnaBridge 157:e7ca05fa8600 431 * @brief TIM
AnnaBridge 157:e7ca05fa8600 432 */
AnnaBridge 157:e7ca05fa8600 433 typedef struct
AnnaBridge 157:e7ca05fa8600 434 {
AnnaBridge 157:e7ca05fa8600 435 __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
AnnaBridge 157:e7ca05fa8600 436 __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
AnnaBridge 157:e7ca05fa8600 437 __IO uint32_t SMCR; /*!< TIM slave Mode Control register, Address offset: 0x08 */
AnnaBridge 157:e7ca05fa8600 438 __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
AnnaBridge 157:e7ca05fa8600 439 __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
AnnaBridge 157:e7ca05fa8600 440 __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
AnnaBridge 157:e7ca05fa8600 441 __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
AnnaBridge 157:e7ca05fa8600 442 __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
AnnaBridge 157:e7ca05fa8600 443 __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
AnnaBridge 157:e7ca05fa8600 444 __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
AnnaBridge 157:e7ca05fa8600 445 __IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */
AnnaBridge 157:e7ca05fa8600 446 __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
AnnaBridge 157:e7ca05fa8600 447 uint32_t RESERVED12;/*!< Reserved Address offset: 0x30 */
AnnaBridge 157:e7ca05fa8600 448 __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
AnnaBridge 157:e7ca05fa8600 449 __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
AnnaBridge 157:e7ca05fa8600 450 __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
AnnaBridge 157:e7ca05fa8600 451 __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
AnnaBridge 157:e7ca05fa8600 452 uint32_t RESERVED17;/*!< Reserved, Address offset: 0x44 */
AnnaBridge 157:e7ca05fa8600 453 __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
AnnaBridge 157:e7ca05fa8600 454 __IO uint32_t DMAR; /*!< TIM DMA address for full transfer register, Address offset: 0x4C */
AnnaBridge 157:e7ca05fa8600 455 __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */
AnnaBridge 157:e7ca05fa8600 456 } TIM_TypeDef;
AnnaBridge 157:e7ca05fa8600 457
AnnaBridge 157:e7ca05fa8600 458 /**
AnnaBridge 157:e7ca05fa8600 459 * @brief Universal Synchronous Asynchronous Receiver Transmitter
AnnaBridge 157:e7ca05fa8600 460 */
AnnaBridge 157:e7ca05fa8600 461 typedef struct
AnnaBridge 157:e7ca05fa8600 462 {
AnnaBridge 157:e7ca05fa8600 463 __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */
AnnaBridge 157:e7ca05fa8600 464 __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */
AnnaBridge 157:e7ca05fa8600 465 __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */
AnnaBridge 157:e7ca05fa8600 466 __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */
AnnaBridge 157:e7ca05fa8600 467 __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */
AnnaBridge 157:e7ca05fa8600 468 __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */
AnnaBridge 157:e7ca05fa8600 469 __IO uint32_t RQR; /*!< USART Request register, Address offset: 0x18 */
AnnaBridge 157:e7ca05fa8600 470 __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */
AnnaBridge 157:e7ca05fa8600 471 __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */
AnnaBridge 157:e7ca05fa8600 472 __IO uint32_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */
AnnaBridge 157:e7ca05fa8600 473 __IO uint32_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */
AnnaBridge 157:e7ca05fa8600 474 } USART_TypeDef;
AnnaBridge 157:e7ca05fa8600 475
AnnaBridge 157:e7ca05fa8600 476 /**
AnnaBridge 157:e7ca05fa8600 477 * @brief Window WATCHDOG
AnnaBridge 157:e7ca05fa8600 478 */
AnnaBridge 157:e7ca05fa8600 479 typedef struct
AnnaBridge 157:e7ca05fa8600 480 {
AnnaBridge 157:e7ca05fa8600 481 __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
AnnaBridge 157:e7ca05fa8600 482 __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
AnnaBridge 157:e7ca05fa8600 483 __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
AnnaBridge 157:e7ca05fa8600 484 } WWDG_TypeDef;
AnnaBridge 157:e7ca05fa8600 485
AnnaBridge 157:e7ca05fa8600 486
AnnaBridge 157:e7ca05fa8600 487 /**
AnnaBridge 157:e7ca05fa8600 488 * @}
AnnaBridge 157:e7ca05fa8600 489 */
AnnaBridge 157:e7ca05fa8600 490
AnnaBridge 157:e7ca05fa8600 491 /** @addtogroup Peripheral_memory_map
AnnaBridge 157:e7ca05fa8600 492 * @{
AnnaBridge 157:e7ca05fa8600 493 */
AnnaBridge 157:e7ca05fa8600 494 #define FLASH_BASE ((uint32_t)0x08000000U) /*!< FLASH base address in the alias region */
AnnaBridge 157:e7ca05fa8600 495 #define FLASH_END ((uint32_t)0x08003FFFU) /*!< FLASH end address in the alias region */
AnnaBridge 157:e7ca05fa8600 496 #define DATA_EEPROM_BASE ((uint32_t)0x08080000U) /*!< DATA_EEPROM base address in the alias region */
AnnaBridge 157:e7ca05fa8600 497 #define DATA_EEPROM_END ((uint32_t)0x080801FFU) /*!< DATA EEPROM end address in the alias region */
AnnaBridge 157:e7ca05fa8600 498 #define SRAM_BASE ((uint32_t)0x20000000U) /*!< SRAM base address in the alias region */
AnnaBridge 157:e7ca05fa8600 499 #define SRAM_SIZE_MAX ((uint32_t)0x00000800U) /*!< maximum SRAM size (up to 2KBytes) */
AnnaBridge 157:e7ca05fa8600 500
AnnaBridge 157:e7ca05fa8600 501 #define PERIPH_BASE ((uint32_t)0x40000000U) /*!< Peripheral base address in the alias region */
AnnaBridge 157:e7ca05fa8600 502
AnnaBridge 157:e7ca05fa8600 503 /*!< Peripheral memory map */
AnnaBridge 157:e7ca05fa8600 504 #define APBPERIPH_BASE PERIPH_BASE
AnnaBridge 157:e7ca05fa8600 505 #define AHBPERIPH_BASE (PERIPH_BASE + 0x00020000U)
AnnaBridge 157:e7ca05fa8600 506 #define IOPPERIPH_BASE (PERIPH_BASE + 0x10000000U)
AnnaBridge 157:e7ca05fa8600 507
AnnaBridge 157:e7ca05fa8600 508 #define TIM2_BASE (APBPERIPH_BASE + 0x00000000U)
AnnaBridge 157:e7ca05fa8600 509 #define RTC_BASE (APBPERIPH_BASE + 0x00002800U)
AnnaBridge 157:e7ca05fa8600 510 #define WWDG_BASE (APBPERIPH_BASE + 0x00002C00U)
AnnaBridge 157:e7ca05fa8600 511 #define IWDG_BASE (APBPERIPH_BASE + 0x00003000U)
AnnaBridge 157:e7ca05fa8600 512 #define USART2_BASE (APBPERIPH_BASE + 0x00004400U)
AnnaBridge 157:e7ca05fa8600 513 #define LPUART1_BASE (APBPERIPH_BASE + 0x00004800U)
AnnaBridge 157:e7ca05fa8600 514 #define I2C1_BASE (APBPERIPH_BASE + 0x00005400U)
AnnaBridge 157:e7ca05fa8600 515 #define PWR_BASE (APBPERIPH_BASE + 0x00007000U)
AnnaBridge 157:e7ca05fa8600 516 #define LPTIM1_BASE (APBPERIPH_BASE + 0x00007C00U)
AnnaBridge 157:e7ca05fa8600 517
AnnaBridge 157:e7ca05fa8600 518 #define SYSCFG_BASE (APBPERIPH_BASE + 0x00010000U)
AnnaBridge 157:e7ca05fa8600 519 #define COMP1_BASE (APBPERIPH_BASE + 0x00010018U)
AnnaBridge 157:e7ca05fa8600 520 #define COMP2_BASE (APBPERIPH_BASE + 0x0001001CU)
AnnaBridge 157:e7ca05fa8600 521 #define COMP12_COMMON ((COMP_Common_TypeDef *) COMP1_BASE)
AnnaBridge 157:e7ca05fa8600 522 #define EXTI_BASE (APBPERIPH_BASE + 0x00010400U)
AnnaBridge 157:e7ca05fa8600 523 #define TIM21_BASE (APBPERIPH_BASE + 0x00010800U)
AnnaBridge 157:e7ca05fa8600 524 #define ADC1_BASE (APBPERIPH_BASE + 0x00012400U)
AnnaBridge 157:e7ca05fa8600 525 #define ADC_BASE (APBPERIPH_BASE + 0x00012708U)
AnnaBridge 157:e7ca05fa8600 526 #define SPI1_BASE (APBPERIPH_BASE + 0x00013000U)
AnnaBridge 157:e7ca05fa8600 527 #define DBGMCU_BASE (APBPERIPH_BASE + 0x00015800U)
AnnaBridge 157:e7ca05fa8600 528
AnnaBridge 157:e7ca05fa8600 529 #define DMA1_BASE (AHBPERIPH_BASE + 0x00000000U)
AnnaBridge 157:e7ca05fa8600 530 #define DMA1_Channel1_BASE (DMA1_BASE + 0x00000008U)
AnnaBridge 157:e7ca05fa8600 531 #define DMA1_Channel2_BASE (DMA1_BASE + 0x0000001CU)
AnnaBridge 157:e7ca05fa8600 532 #define DMA1_Channel3_BASE (DMA1_BASE + 0x00000030U)
AnnaBridge 157:e7ca05fa8600 533 #define DMA1_Channel4_BASE (DMA1_BASE + 0x00000044U)
AnnaBridge 157:e7ca05fa8600 534 #define DMA1_Channel5_BASE (DMA1_BASE + 0x00000058U)
AnnaBridge 157:e7ca05fa8600 535 #define DMA1_CSELR_BASE (DMA1_BASE + 0x000000A8U)
AnnaBridge 157:e7ca05fa8600 536
AnnaBridge 157:e7ca05fa8600 537
AnnaBridge 157:e7ca05fa8600 538 #define RCC_BASE (AHBPERIPH_BASE + 0x00001000U)
AnnaBridge 157:e7ca05fa8600 539 #define FLASH_R_BASE (AHBPERIPH_BASE + 0x00002000U) /*!< FLASH registers base address */
AnnaBridge 157:e7ca05fa8600 540 #define OB_BASE ((uint32_t)0x1FF80000U) /*!< FLASH Option Bytes base address */
AnnaBridge 157:e7ca05fa8600 541 #define FLASHSIZE_BASE ((uint32_t)0x1FF8007CU) /*!< FLASH Size register base address */
AnnaBridge 157:e7ca05fa8600 542 #define UID_BASE ((uint32_t)0x1FF80050U) /*!< Unique device ID register base address */
AnnaBridge 157:e7ca05fa8600 543 #define CRC_BASE (AHBPERIPH_BASE + 0x00003000U)
AnnaBridge 157:e7ca05fa8600 544
AnnaBridge 157:e7ca05fa8600 545 #define GPIOA_BASE (IOPPERIPH_BASE + 0x00000000U)
AnnaBridge 157:e7ca05fa8600 546 #define GPIOB_BASE (IOPPERIPH_BASE + 0x00000400U)
AnnaBridge 157:e7ca05fa8600 547 #define GPIOC_BASE (IOPPERIPH_BASE + 0x00000800U)
AnnaBridge 157:e7ca05fa8600 548
AnnaBridge 157:e7ca05fa8600 549 /**
AnnaBridge 157:e7ca05fa8600 550 * @}
AnnaBridge 157:e7ca05fa8600 551 */
AnnaBridge 157:e7ca05fa8600 552
AnnaBridge 157:e7ca05fa8600 553 /** @addtogroup Peripheral_declaration
AnnaBridge 157:e7ca05fa8600 554 * @{
AnnaBridge 157:e7ca05fa8600 555 */
AnnaBridge 157:e7ca05fa8600 556
AnnaBridge 157:e7ca05fa8600 557 #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
AnnaBridge 157:e7ca05fa8600 558 #define RTC ((RTC_TypeDef *) RTC_BASE)
AnnaBridge 157:e7ca05fa8600 559 #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
AnnaBridge 157:e7ca05fa8600 560 #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
AnnaBridge 157:e7ca05fa8600 561 #define USART2 ((USART_TypeDef *) USART2_BASE)
AnnaBridge 157:e7ca05fa8600 562 #define LPUART1 ((USART_TypeDef *) LPUART1_BASE)
AnnaBridge 157:e7ca05fa8600 563 #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
AnnaBridge 157:e7ca05fa8600 564 #define PWR ((PWR_TypeDef *) PWR_BASE)
AnnaBridge 157:e7ca05fa8600 565 #define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE)
AnnaBridge 157:e7ca05fa8600 566
AnnaBridge 157:e7ca05fa8600 567 #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
AnnaBridge 157:e7ca05fa8600 568 #define COMP1 ((COMP_TypeDef *) COMP1_BASE)
AnnaBridge 157:e7ca05fa8600 569 #define COMP2 ((COMP_TypeDef *) COMP2_BASE)
AnnaBridge 157:e7ca05fa8600 570 #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
AnnaBridge 157:e7ca05fa8600 571 #define TIM21 ((TIM_TypeDef *) TIM21_BASE)
AnnaBridge 157:e7ca05fa8600 572 #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
AnnaBridge 157:e7ca05fa8600 573 #define ADC1_COMMON ((ADC_Common_TypeDef *) ADC_BASE)
AnnaBridge 157:e7ca05fa8600 574 /* Legacy defines */
AnnaBridge 157:e7ca05fa8600 575 #define ADC ADC1_COMMON
AnnaBridge 157:e7ca05fa8600 576 #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
AnnaBridge 157:e7ca05fa8600 577 #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
AnnaBridge 157:e7ca05fa8600 578
AnnaBridge 157:e7ca05fa8600 579 #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
AnnaBridge 157:e7ca05fa8600 580 #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE)
AnnaBridge 157:e7ca05fa8600 581 #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE)
AnnaBridge 157:e7ca05fa8600 582 #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE)
AnnaBridge 157:e7ca05fa8600 583 #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE)
AnnaBridge 157:e7ca05fa8600 584 #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE)
AnnaBridge 157:e7ca05fa8600 585 #define DMA1_CSELR ((DMA_Request_TypeDef *) DMA1_CSELR_BASE)
AnnaBridge 157:e7ca05fa8600 586
AnnaBridge 157:e7ca05fa8600 587
AnnaBridge 157:e7ca05fa8600 588 #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
AnnaBridge 157:e7ca05fa8600 589 #define OB ((OB_TypeDef *) OB_BASE)
AnnaBridge 157:e7ca05fa8600 590 #define RCC ((RCC_TypeDef *) RCC_BASE)
AnnaBridge 157:e7ca05fa8600 591 #define CRC ((CRC_TypeDef *) CRC_BASE)
AnnaBridge 157:e7ca05fa8600 592
AnnaBridge 157:e7ca05fa8600 593 #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
AnnaBridge 157:e7ca05fa8600 594 #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
AnnaBridge 157:e7ca05fa8600 595 #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
AnnaBridge 157:e7ca05fa8600 596
AnnaBridge 157:e7ca05fa8600 597 /**
AnnaBridge 157:e7ca05fa8600 598 * @}
AnnaBridge 157:e7ca05fa8600 599 */
AnnaBridge 157:e7ca05fa8600 600
AnnaBridge 157:e7ca05fa8600 601 /** @addtogroup Exported_constants
AnnaBridge 157:e7ca05fa8600 602 * @{
AnnaBridge 157:e7ca05fa8600 603 */
AnnaBridge 157:e7ca05fa8600 604
AnnaBridge 157:e7ca05fa8600 605 /** @addtogroup Peripheral_Registers_Bits_Definition
AnnaBridge 157:e7ca05fa8600 606 * @{
AnnaBridge 157:e7ca05fa8600 607 */
AnnaBridge 157:e7ca05fa8600 608
AnnaBridge 157:e7ca05fa8600 609 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 610 /* Peripheral Registers Bits Definition */
AnnaBridge 157:e7ca05fa8600 611 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 612 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 613 /* */
AnnaBridge 157:e7ca05fa8600 614 /* Analog to Digital Converter (ADC) */
AnnaBridge 157:e7ca05fa8600 615 /* */
AnnaBridge 157:e7ca05fa8600 616 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 617 /******************** Bits definition for ADC_ISR register ******************/
AnnaBridge 157:e7ca05fa8600 618 #define ADC_ISR_EOCAL_Pos (11U)
AnnaBridge 157:e7ca05fa8600 619 #define ADC_ISR_EOCAL_Msk (0x1U << ADC_ISR_EOCAL_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 620 #define ADC_ISR_EOCAL ADC_ISR_EOCAL_Msk /*!< End of calibration flag */
AnnaBridge 157:e7ca05fa8600 621 #define ADC_ISR_AWD_Pos (7U)
AnnaBridge 157:e7ca05fa8600 622 #define ADC_ISR_AWD_Msk (0x1U << ADC_ISR_AWD_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 623 #define ADC_ISR_AWD ADC_ISR_AWD_Msk /*!< Analog watchdog flag */
AnnaBridge 157:e7ca05fa8600 624 #define ADC_ISR_OVR_Pos (4U)
AnnaBridge 157:e7ca05fa8600 625 #define ADC_ISR_OVR_Msk (0x1U << ADC_ISR_OVR_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 626 #define ADC_ISR_OVR ADC_ISR_OVR_Msk /*!< Overrun flag */
AnnaBridge 157:e7ca05fa8600 627 #define ADC_ISR_EOSEQ_Pos (3U)
AnnaBridge 157:e7ca05fa8600 628 #define ADC_ISR_EOSEQ_Msk (0x1U << ADC_ISR_EOSEQ_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 629 #define ADC_ISR_EOSEQ ADC_ISR_EOSEQ_Msk /*!< End of Sequence flag */
AnnaBridge 157:e7ca05fa8600 630 #define ADC_ISR_EOC_Pos (2U)
AnnaBridge 157:e7ca05fa8600 631 #define ADC_ISR_EOC_Msk (0x1U << ADC_ISR_EOC_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 632 #define ADC_ISR_EOC ADC_ISR_EOC_Msk /*!< End of Conversion */
AnnaBridge 157:e7ca05fa8600 633 #define ADC_ISR_EOSMP_Pos (1U)
AnnaBridge 157:e7ca05fa8600 634 #define ADC_ISR_EOSMP_Msk (0x1U << ADC_ISR_EOSMP_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 635 #define ADC_ISR_EOSMP ADC_ISR_EOSMP_Msk /*!< End of sampling flag */
AnnaBridge 157:e7ca05fa8600 636 #define ADC_ISR_ADRDY_Pos (0U)
AnnaBridge 157:e7ca05fa8600 637 #define ADC_ISR_ADRDY_Msk (0x1U << ADC_ISR_ADRDY_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 638 #define ADC_ISR_ADRDY ADC_ISR_ADRDY_Msk /*!< ADC Ready */
AnnaBridge 157:e7ca05fa8600 639
AnnaBridge 157:e7ca05fa8600 640 /* Old EOSEQ bit definition, maintained for legacy purpose */
AnnaBridge 157:e7ca05fa8600 641 #define ADC_ISR_EOS ADC_ISR_EOSEQ
AnnaBridge 157:e7ca05fa8600 642
AnnaBridge 157:e7ca05fa8600 643 /******************** Bits definition for ADC_IER register ******************/
AnnaBridge 157:e7ca05fa8600 644 #define ADC_IER_EOCALIE_Pos (11U)
AnnaBridge 157:e7ca05fa8600 645 #define ADC_IER_EOCALIE_Msk (0x1U << ADC_IER_EOCALIE_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 646 #define ADC_IER_EOCALIE ADC_IER_EOCALIE_Msk /*!< Enf Of Calibration interrupt enable */
AnnaBridge 157:e7ca05fa8600 647 #define ADC_IER_AWDIE_Pos (7U)
AnnaBridge 157:e7ca05fa8600 648 #define ADC_IER_AWDIE_Msk (0x1U << ADC_IER_AWDIE_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 649 #define ADC_IER_AWDIE ADC_IER_AWDIE_Msk /*!< Analog Watchdog interrupt enable */
AnnaBridge 157:e7ca05fa8600 650 #define ADC_IER_OVRIE_Pos (4U)
AnnaBridge 157:e7ca05fa8600 651 #define ADC_IER_OVRIE_Msk (0x1U << ADC_IER_OVRIE_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 652 #define ADC_IER_OVRIE ADC_IER_OVRIE_Msk /*!< Overrun interrupt enable */
AnnaBridge 157:e7ca05fa8600 653 #define ADC_IER_EOSEQIE_Pos (3U)
AnnaBridge 157:e7ca05fa8600 654 #define ADC_IER_EOSEQIE_Msk (0x1U << ADC_IER_EOSEQIE_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 655 #define ADC_IER_EOSEQIE ADC_IER_EOSEQIE_Msk /*!< End of Sequence of conversion interrupt enable */
AnnaBridge 157:e7ca05fa8600 656 #define ADC_IER_EOCIE_Pos (2U)
AnnaBridge 157:e7ca05fa8600 657 #define ADC_IER_EOCIE_Msk (0x1U << ADC_IER_EOCIE_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 658 #define ADC_IER_EOCIE ADC_IER_EOCIE_Msk /*!< End of Conversion interrupt enable */
AnnaBridge 157:e7ca05fa8600 659 #define ADC_IER_EOSMPIE_Pos (1U)
AnnaBridge 157:e7ca05fa8600 660 #define ADC_IER_EOSMPIE_Msk (0x1U << ADC_IER_EOSMPIE_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 661 #define ADC_IER_EOSMPIE ADC_IER_EOSMPIE_Msk /*!< End of sampling interrupt enable */
AnnaBridge 157:e7ca05fa8600 662 #define ADC_IER_ADRDYIE_Pos (0U)
AnnaBridge 157:e7ca05fa8600 663 #define ADC_IER_ADRDYIE_Msk (0x1U << ADC_IER_ADRDYIE_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 664 #define ADC_IER_ADRDYIE ADC_IER_ADRDYIE_Msk /*!< ADC Ready interrupt enable */
AnnaBridge 157:e7ca05fa8600 665
AnnaBridge 157:e7ca05fa8600 666 /* Old EOSEQIE bit definition, maintained for legacy purpose */
AnnaBridge 157:e7ca05fa8600 667 #define ADC_IER_EOSIE ADC_IER_EOSEQIE
AnnaBridge 157:e7ca05fa8600 668
AnnaBridge 157:e7ca05fa8600 669 /******************** Bits definition for ADC_CR register *******************/
AnnaBridge 157:e7ca05fa8600 670 #define ADC_CR_ADCAL_Pos (31U)
AnnaBridge 157:e7ca05fa8600 671 #define ADC_CR_ADCAL_Msk (0x1U << ADC_CR_ADCAL_Pos) /*!< 0x80000000 */
AnnaBridge 157:e7ca05fa8600 672 #define ADC_CR_ADCAL ADC_CR_ADCAL_Msk /*!< ADC calibration */
AnnaBridge 157:e7ca05fa8600 673 #define ADC_CR_ADVREGEN_Pos (28U)
AnnaBridge 157:e7ca05fa8600 674 #define ADC_CR_ADVREGEN_Msk (0x1U << ADC_CR_ADVREGEN_Pos) /*!< 0x10000000 */
AnnaBridge 157:e7ca05fa8600 675 #define ADC_CR_ADVREGEN ADC_CR_ADVREGEN_Msk /*!< ADC Voltage Regulator Enable */
AnnaBridge 157:e7ca05fa8600 676 #define ADC_CR_ADSTP_Pos (4U)
AnnaBridge 157:e7ca05fa8600 677 #define ADC_CR_ADSTP_Msk (0x1U << ADC_CR_ADSTP_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 678 #define ADC_CR_ADSTP ADC_CR_ADSTP_Msk /*!< ADC stop of conversion command */
AnnaBridge 157:e7ca05fa8600 679 #define ADC_CR_ADSTART_Pos (2U)
AnnaBridge 157:e7ca05fa8600 680 #define ADC_CR_ADSTART_Msk (0x1U << ADC_CR_ADSTART_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 681 #define ADC_CR_ADSTART ADC_CR_ADSTART_Msk /*!< ADC start of conversion */
AnnaBridge 157:e7ca05fa8600 682 #define ADC_CR_ADDIS_Pos (1U)
AnnaBridge 157:e7ca05fa8600 683 #define ADC_CR_ADDIS_Msk (0x1U << ADC_CR_ADDIS_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 684 #define ADC_CR_ADDIS ADC_CR_ADDIS_Msk /*!< ADC disable command */
AnnaBridge 157:e7ca05fa8600 685 #define ADC_CR_ADEN_Pos (0U)
AnnaBridge 157:e7ca05fa8600 686 #define ADC_CR_ADEN_Msk (0x1U << ADC_CR_ADEN_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 687 #define ADC_CR_ADEN ADC_CR_ADEN_Msk /*!< ADC enable control */ /*#### TBV */
AnnaBridge 157:e7ca05fa8600 688
AnnaBridge 157:e7ca05fa8600 689 /******************* Bits definition for ADC_CFGR1 register *****************/
AnnaBridge 157:e7ca05fa8600 690 #define ADC_CFGR1_AWDCH_Pos (26U)
AnnaBridge 157:e7ca05fa8600 691 #define ADC_CFGR1_AWDCH_Msk (0x1FU << ADC_CFGR1_AWDCH_Pos) /*!< 0x7C000000 */
AnnaBridge 157:e7ca05fa8600 692 #define ADC_CFGR1_AWDCH ADC_CFGR1_AWDCH_Msk /*!< AWDCH[4:0] bits (Analog watchdog channel select bits) */
AnnaBridge 157:e7ca05fa8600 693 #define ADC_CFGR1_AWDCH_0 (0x01U << ADC_CFGR1_AWDCH_Pos) /*!< 0x04000000 */
AnnaBridge 157:e7ca05fa8600 694 #define ADC_CFGR1_AWDCH_1 (0x02U << ADC_CFGR1_AWDCH_Pos) /*!< 0x08000000 */
AnnaBridge 157:e7ca05fa8600 695 #define ADC_CFGR1_AWDCH_2 (0x04U << ADC_CFGR1_AWDCH_Pos) /*!< 0x10000000 */
AnnaBridge 157:e7ca05fa8600 696 #define ADC_CFGR1_AWDCH_3 (0x08U << ADC_CFGR1_AWDCH_Pos) /*!< 0x20000000 */
AnnaBridge 157:e7ca05fa8600 697 #define ADC_CFGR1_AWDCH_4 (0x10U << ADC_CFGR1_AWDCH_Pos) /*!< 0x40000000 */
AnnaBridge 157:e7ca05fa8600 698 #define ADC_CFGR1_AWDEN_Pos (23U)
AnnaBridge 157:e7ca05fa8600 699 #define ADC_CFGR1_AWDEN_Msk (0x1U << ADC_CFGR1_AWDEN_Pos) /*!< 0x00800000 */
AnnaBridge 157:e7ca05fa8600 700 #define ADC_CFGR1_AWDEN ADC_CFGR1_AWDEN_Msk /*!< Analog watchdog enable on regular channels */
AnnaBridge 157:e7ca05fa8600 701 #define ADC_CFGR1_AWDSGL_Pos (22U)
AnnaBridge 157:e7ca05fa8600 702 #define ADC_CFGR1_AWDSGL_Msk (0x1U << ADC_CFGR1_AWDSGL_Pos) /*!< 0x00400000 */
AnnaBridge 157:e7ca05fa8600 703 #define ADC_CFGR1_AWDSGL ADC_CFGR1_AWDSGL_Msk /*!< Enable the watchdog on a single channel or on all channels */
AnnaBridge 157:e7ca05fa8600 704 #define ADC_CFGR1_DISCEN_Pos (16U)
AnnaBridge 157:e7ca05fa8600 705 #define ADC_CFGR1_DISCEN_Msk (0x1U << ADC_CFGR1_DISCEN_Pos) /*!< 0x00010000 */
AnnaBridge 157:e7ca05fa8600 706 #define ADC_CFGR1_DISCEN ADC_CFGR1_DISCEN_Msk /*!< Discontinuous mode on regular channels */
AnnaBridge 157:e7ca05fa8600 707 #define ADC_CFGR1_AUTOFF_Pos (15U)
AnnaBridge 157:e7ca05fa8600 708 #define ADC_CFGR1_AUTOFF_Msk (0x1U << ADC_CFGR1_AUTOFF_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 709 #define ADC_CFGR1_AUTOFF ADC_CFGR1_AUTOFF_Msk /*!< ADC auto power off */
AnnaBridge 157:e7ca05fa8600 710 #define ADC_CFGR1_WAIT_Pos (14U)
AnnaBridge 157:e7ca05fa8600 711 #define ADC_CFGR1_WAIT_Msk (0x1U << ADC_CFGR1_WAIT_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 712 #define ADC_CFGR1_WAIT ADC_CFGR1_WAIT_Msk /*!< ADC wait conversion mode */
AnnaBridge 157:e7ca05fa8600 713 #define ADC_CFGR1_CONT_Pos (13U)
AnnaBridge 157:e7ca05fa8600 714 #define ADC_CFGR1_CONT_Msk (0x1U << ADC_CFGR1_CONT_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 715 #define ADC_CFGR1_CONT ADC_CFGR1_CONT_Msk /*!< Continuous Conversion */
AnnaBridge 157:e7ca05fa8600 716 #define ADC_CFGR1_OVRMOD_Pos (12U)
AnnaBridge 157:e7ca05fa8600 717 #define ADC_CFGR1_OVRMOD_Msk (0x1U << ADC_CFGR1_OVRMOD_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 718 #define ADC_CFGR1_OVRMOD ADC_CFGR1_OVRMOD_Msk /*!< Overrun mode */
AnnaBridge 157:e7ca05fa8600 719 #define ADC_CFGR1_EXTEN_Pos (10U)
AnnaBridge 157:e7ca05fa8600 720 #define ADC_CFGR1_EXTEN_Msk (0x3U << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000C00 */
AnnaBridge 157:e7ca05fa8600 721 #define ADC_CFGR1_EXTEN ADC_CFGR1_EXTEN_Msk /*!< EXTEN[1:0] bits (External Trigger Conversion mode for regular channels) */
AnnaBridge 157:e7ca05fa8600 722 #define ADC_CFGR1_EXTEN_0 (0x1U << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 723 #define ADC_CFGR1_EXTEN_1 (0x2U << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 724 #define ADC_CFGR1_EXTSEL_Pos (6U)
AnnaBridge 157:e7ca05fa8600 725 #define ADC_CFGR1_EXTSEL_Msk (0x7U << ADC_CFGR1_EXTSEL_Pos) /*!< 0x000001C0 */
AnnaBridge 157:e7ca05fa8600 726 #define ADC_CFGR1_EXTSEL ADC_CFGR1_EXTSEL_Msk /*!< EXTSEL[2:0] bits (External Event Select for regular group) */
AnnaBridge 157:e7ca05fa8600 727 #define ADC_CFGR1_EXTSEL_0 (0x1U << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 728 #define ADC_CFGR1_EXTSEL_1 (0x2U << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 729 #define ADC_CFGR1_EXTSEL_2 (0x4U << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 730 #define ADC_CFGR1_ALIGN_Pos (5U)
AnnaBridge 157:e7ca05fa8600 731 #define ADC_CFGR1_ALIGN_Msk (0x1U << ADC_CFGR1_ALIGN_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 732 #define ADC_CFGR1_ALIGN ADC_CFGR1_ALIGN_Msk /*!< Data Alignment */
AnnaBridge 157:e7ca05fa8600 733 #define ADC_CFGR1_RES_Pos (3U)
AnnaBridge 157:e7ca05fa8600 734 #define ADC_CFGR1_RES_Msk (0x3U << ADC_CFGR1_RES_Pos) /*!< 0x00000018 */
AnnaBridge 157:e7ca05fa8600 735 #define ADC_CFGR1_RES ADC_CFGR1_RES_Msk /*!< RES[1:0] bits (Resolution) */
AnnaBridge 157:e7ca05fa8600 736 #define ADC_CFGR1_RES_0 (0x1U << ADC_CFGR1_RES_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 737 #define ADC_CFGR1_RES_1 (0x2U << ADC_CFGR1_RES_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 738 #define ADC_CFGR1_SCANDIR_Pos (2U)
AnnaBridge 157:e7ca05fa8600 739 #define ADC_CFGR1_SCANDIR_Msk (0x1U << ADC_CFGR1_SCANDIR_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 740 #define ADC_CFGR1_SCANDIR ADC_CFGR1_SCANDIR_Msk /*!< Sequence scan direction */
AnnaBridge 157:e7ca05fa8600 741 #define ADC_CFGR1_DMACFG_Pos (1U)
AnnaBridge 157:e7ca05fa8600 742 #define ADC_CFGR1_DMACFG_Msk (0x1U << ADC_CFGR1_DMACFG_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 743 #define ADC_CFGR1_DMACFG ADC_CFGR1_DMACFG_Msk /*!< Direct memory access configuration */
AnnaBridge 157:e7ca05fa8600 744 #define ADC_CFGR1_DMAEN_Pos (0U)
AnnaBridge 157:e7ca05fa8600 745 #define ADC_CFGR1_DMAEN_Msk (0x1U << ADC_CFGR1_DMAEN_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 746 #define ADC_CFGR1_DMAEN ADC_CFGR1_DMAEN_Msk /*!< Direct memory access enable */
AnnaBridge 157:e7ca05fa8600 747
AnnaBridge 157:e7ca05fa8600 748 /* Old WAIT bit definition, maintained for legacy purpose */
AnnaBridge 157:e7ca05fa8600 749 #define ADC_CFGR1_AUTDLY ADC_CFGR1_WAIT
AnnaBridge 157:e7ca05fa8600 750
AnnaBridge 157:e7ca05fa8600 751 /******************* Bits definition for ADC_CFGR2 register *****************/
AnnaBridge 157:e7ca05fa8600 752 #define ADC_CFGR2_TOVS_Pos (9U)
AnnaBridge 167:84c0a372a020 753 #define ADC_CFGR2_TOVS_Msk (0x1U << ADC_CFGR2_TOVS_Pos) /*!< 0x80000200 */
AnnaBridge 157:e7ca05fa8600 754 #define ADC_CFGR2_TOVS ADC_CFGR2_TOVS_Msk /*!< Triggered Oversampling */
AnnaBridge 157:e7ca05fa8600 755 #define ADC_CFGR2_OVSS_Pos (5U)
AnnaBridge 157:e7ca05fa8600 756 #define ADC_CFGR2_OVSS_Msk (0xFU << ADC_CFGR2_OVSS_Pos) /*!< 0x000001E0 */
AnnaBridge 157:e7ca05fa8600 757 #define ADC_CFGR2_OVSS ADC_CFGR2_OVSS_Msk /*!< OVSS [3:0] bits (Oversampling shift) */
AnnaBridge 157:e7ca05fa8600 758 #define ADC_CFGR2_OVSS_0 (0x1U << ADC_CFGR2_OVSS_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 759 #define ADC_CFGR2_OVSS_1 (0x2U << ADC_CFGR2_OVSS_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 760 #define ADC_CFGR2_OVSS_2 (0x4U << ADC_CFGR2_OVSS_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 761 #define ADC_CFGR2_OVSS_3 (0x8U << ADC_CFGR2_OVSS_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 762 #define ADC_CFGR2_OVSR_Pos (2U)
AnnaBridge 157:e7ca05fa8600 763 #define ADC_CFGR2_OVSR_Msk (0x7U << ADC_CFGR2_OVSR_Pos) /*!< 0x0000001C */
AnnaBridge 157:e7ca05fa8600 764 #define ADC_CFGR2_OVSR ADC_CFGR2_OVSR_Msk /*!< OVSR [2:0] bits (Oversampling ratio) */
AnnaBridge 157:e7ca05fa8600 765 #define ADC_CFGR2_OVSR_0 (0x1U << ADC_CFGR2_OVSR_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 766 #define ADC_CFGR2_OVSR_1 (0x2U << ADC_CFGR2_OVSR_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 767 #define ADC_CFGR2_OVSR_2 (0x4U << ADC_CFGR2_OVSR_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 768 #define ADC_CFGR2_OVSE_Pos (0U)
AnnaBridge 157:e7ca05fa8600 769 #define ADC_CFGR2_OVSE_Msk (0x1U << ADC_CFGR2_OVSE_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 770 #define ADC_CFGR2_OVSE ADC_CFGR2_OVSE_Msk /*!< Oversampler Enable */
AnnaBridge 157:e7ca05fa8600 771 #define ADC_CFGR2_CKMODE_Pos (30U)
AnnaBridge 157:e7ca05fa8600 772 #define ADC_CFGR2_CKMODE_Msk (0x3U << ADC_CFGR2_CKMODE_Pos) /*!< 0xC0000000 */
AnnaBridge 157:e7ca05fa8600 773 #define ADC_CFGR2_CKMODE ADC_CFGR2_CKMODE_Msk /*!< CKMODE [1:0] bits (ADC clock mode) */
AnnaBridge 157:e7ca05fa8600 774 #define ADC_CFGR2_CKMODE_0 (0x1U << ADC_CFGR2_CKMODE_Pos) /*!< 0x40000000 */
AnnaBridge 157:e7ca05fa8600 775 #define ADC_CFGR2_CKMODE_1 (0x2U << ADC_CFGR2_CKMODE_Pos) /*!< 0x80000000 */
AnnaBridge 157:e7ca05fa8600 776
AnnaBridge 157:e7ca05fa8600 777
AnnaBridge 157:e7ca05fa8600 778 /****************** Bit definition for ADC_SMPR register ********************/
AnnaBridge 157:e7ca05fa8600 779 #define ADC_SMPR_SMP_Pos (0U)
AnnaBridge 157:e7ca05fa8600 780 #define ADC_SMPR_SMP_Msk (0x7U << ADC_SMPR_SMP_Pos) /*!< 0x00000007 */
AnnaBridge 157:e7ca05fa8600 781 #define ADC_SMPR_SMP ADC_SMPR_SMP_Msk /*!< SMPR[2:0] bits (Sampling time selection) */
AnnaBridge 157:e7ca05fa8600 782 #define ADC_SMPR_SMP_0 (0x1U << ADC_SMPR_SMP_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 783 #define ADC_SMPR_SMP_1 (0x2U << ADC_SMPR_SMP_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 784 #define ADC_SMPR_SMP_2 (0x4U << ADC_SMPR_SMP_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 785
AnnaBridge 157:e7ca05fa8600 786 /* Legacy defines */
AnnaBridge 157:e7ca05fa8600 787 #define ADC_SMPR_SMPR ADC_SMPR_SMP
AnnaBridge 157:e7ca05fa8600 788 #define ADC_SMPR_SMPR_0 ADC_SMPR_SMP_0
AnnaBridge 157:e7ca05fa8600 789 #define ADC_SMPR_SMPR_1 ADC_SMPR_SMP_1
AnnaBridge 157:e7ca05fa8600 790 #define ADC_SMPR_SMPR_2 ADC_SMPR_SMP_2
AnnaBridge 157:e7ca05fa8600 791
AnnaBridge 157:e7ca05fa8600 792 /******************* Bit definition for ADC_TR register ********************/
AnnaBridge 157:e7ca05fa8600 793 #define ADC_TR_HT_Pos (16U)
AnnaBridge 157:e7ca05fa8600 794 #define ADC_TR_HT_Msk (0xFFFU << ADC_TR_HT_Pos) /*!< 0x0FFF0000 */
AnnaBridge 157:e7ca05fa8600 795 #define ADC_TR_HT ADC_TR_HT_Msk /*!< Analog watchdog high threshold */
AnnaBridge 157:e7ca05fa8600 796 #define ADC_TR_LT_Pos (0U)
AnnaBridge 157:e7ca05fa8600 797 #define ADC_TR_LT_Msk (0xFFFU << ADC_TR_LT_Pos) /*!< 0x00000FFF */
AnnaBridge 157:e7ca05fa8600 798 #define ADC_TR_LT ADC_TR_LT_Msk /*!< Analog watchdog low threshold */
AnnaBridge 157:e7ca05fa8600 799
AnnaBridge 157:e7ca05fa8600 800 /****************** Bit definition for ADC_CHSELR register ******************/
AnnaBridge 157:e7ca05fa8600 801 #define ADC_CHSELR_CHSEL_Pos (0U)
AnnaBridge 157:e7ca05fa8600 802 #define ADC_CHSELR_CHSEL_Msk (0x7FFFFU << ADC_CHSELR_CHSEL_Pos) /*!< 0x0007FFFF */
AnnaBridge 157:e7ca05fa8600 803 #define ADC_CHSELR_CHSEL ADC_CHSELR_CHSEL_Msk /*!< ADC group regular sequencer channels */
AnnaBridge 157:e7ca05fa8600 804 #define ADC_CHSELR_CHSEL18_Pos (18U)
AnnaBridge 157:e7ca05fa8600 805 #define ADC_CHSELR_CHSEL18_Msk (0x1U << ADC_CHSELR_CHSEL18_Pos) /*!< 0x00040000 */
AnnaBridge 157:e7ca05fa8600 806 #define ADC_CHSELR_CHSEL18 ADC_CHSELR_CHSEL18_Msk /*!< Channel 18 selection */
AnnaBridge 157:e7ca05fa8600 807 #define ADC_CHSELR_CHSEL17_Pos (17U)
AnnaBridge 157:e7ca05fa8600 808 #define ADC_CHSELR_CHSEL17_Msk (0x1U << ADC_CHSELR_CHSEL17_Pos) /*!< 0x00020000 */
AnnaBridge 157:e7ca05fa8600 809 #define ADC_CHSELR_CHSEL17 ADC_CHSELR_CHSEL17_Msk /*!< Channel 17 selection */
AnnaBridge 157:e7ca05fa8600 810 #define ADC_CHSELR_CHSEL15_Pos (15U)
AnnaBridge 157:e7ca05fa8600 811 #define ADC_CHSELR_CHSEL15_Msk (0x1U << ADC_CHSELR_CHSEL15_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 812 #define ADC_CHSELR_CHSEL15 ADC_CHSELR_CHSEL15_Msk /*!< Channel 15 selection */
AnnaBridge 157:e7ca05fa8600 813 #define ADC_CHSELR_CHSEL14_Pos (14U)
AnnaBridge 157:e7ca05fa8600 814 #define ADC_CHSELR_CHSEL14_Msk (0x1U << ADC_CHSELR_CHSEL14_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 815 #define ADC_CHSELR_CHSEL14 ADC_CHSELR_CHSEL14_Msk /*!< Channel 14 selection */
AnnaBridge 157:e7ca05fa8600 816 #define ADC_CHSELR_CHSEL13_Pos (13U)
AnnaBridge 157:e7ca05fa8600 817 #define ADC_CHSELR_CHSEL13_Msk (0x1U << ADC_CHSELR_CHSEL13_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 818 #define ADC_CHSELR_CHSEL13 ADC_CHSELR_CHSEL13_Msk /*!< Channel 13 selection */
AnnaBridge 157:e7ca05fa8600 819 #define ADC_CHSELR_CHSEL12_Pos (12U)
AnnaBridge 157:e7ca05fa8600 820 #define ADC_CHSELR_CHSEL12_Msk (0x1U << ADC_CHSELR_CHSEL12_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 821 #define ADC_CHSELR_CHSEL12 ADC_CHSELR_CHSEL12_Msk /*!< Channel 12 selection */
AnnaBridge 157:e7ca05fa8600 822 #define ADC_CHSELR_CHSEL11_Pos (11U)
AnnaBridge 157:e7ca05fa8600 823 #define ADC_CHSELR_CHSEL11_Msk (0x1U << ADC_CHSELR_CHSEL11_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 824 #define ADC_CHSELR_CHSEL11 ADC_CHSELR_CHSEL11_Msk /*!< Channel 11 selection */
AnnaBridge 157:e7ca05fa8600 825 #define ADC_CHSELR_CHSEL10_Pos (10U)
AnnaBridge 157:e7ca05fa8600 826 #define ADC_CHSELR_CHSEL10_Msk (0x1U << ADC_CHSELR_CHSEL10_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 827 #define ADC_CHSELR_CHSEL10 ADC_CHSELR_CHSEL10_Msk /*!< Channel 10 selection */
AnnaBridge 157:e7ca05fa8600 828 #define ADC_CHSELR_CHSEL9_Pos (9U)
AnnaBridge 157:e7ca05fa8600 829 #define ADC_CHSELR_CHSEL9_Msk (0x1U << ADC_CHSELR_CHSEL9_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 830 #define ADC_CHSELR_CHSEL9 ADC_CHSELR_CHSEL9_Msk /*!< Channel 9 selection */
AnnaBridge 157:e7ca05fa8600 831 #define ADC_CHSELR_CHSEL8_Pos (8U)
AnnaBridge 157:e7ca05fa8600 832 #define ADC_CHSELR_CHSEL8_Msk (0x1U << ADC_CHSELR_CHSEL8_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 833 #define ADC_CHSELR_CHSEL8 ADC_CHSELR_CHSEL8_Msk /*!< Channel 8 selection */
AnnaBridge 157:e7ca05fa8600 834 #define ADC_CHSELR_CHSEL7_Pos (7U)
AnnaBridge 157:e7ca05fa8600 835 #define ADC_CHSELR_CHSEL7_Msk (0x1U << ADC_CHSELR_CHSEL7_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 836 #define ADC_CHSELR_CHSEL7 ADC_CHSELR_CHSEL7_Msk /*!< Channel 7 selection */
AnnaBridge 157:e7ca05fa8600 837 #define ADC_CHSELR_CHSEL6_Pos (6U)
AnnaBridge 157:e7ca05fa8600 838 #define ADC_CHSELR_CHSEL6_Msk (0x1U << ADC_CHSELR_CHSEL6_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 839 #define ADC_CHSELR_CHSEL6 ADC_CHSELR_CHSEL6_Msk /*!< Channel 6 selection */
AnnaBridge 157:e7ca05fa8600 840 #define ADC_CHSELR_CHSEL5_Pos (5U)
AnnaBridge 157:e7ca05fa8600 841 #define ADC_CHSELR_CHSEL5_Msk (0x1U << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 842 #define ADC_CHSELR_CHSEL5 ADC_CHSELR_CHSEL5_Msk /*!< Channel 5 selection */
AnnaBridge 157:e7ca05fa8600 843 #define ADC_CHSELR_CHSEL4_Pos (4U)
AnnaBridge 157:e7ca05fa8600 844 #define ADC_CHSELR_CHSEL4_Msk (0x1U << ADC_CHSELR_CHSEL4_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 845 #define ADC_CHSELR_CHSEL4 ADC_CHSELR_CHSEL4_Msk /*!< Channel 4 selection */
AnnaBridge 157:e7ca05fa8600 846 #define ADC_CHSELR_CHSEL3_Pos (3U)
AnnaBridge 157:e7ca05fa8600 847 #define ADC_CHSELR_CHSEL3_Msk (0x1U << ADC_CHSELR_CHSEL3_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 848 #define ADC_CHSELR_CHSEL3 ADC_CHSELR_CHSEL3_Msk /*!< Channel 3 selection */
AnnaBridge 157:e7ca05fa8600 849 #define ADC_CHSELR_CHSEL2_Pos (2U)
AnnaBridge 157:e7ca05fa8600 850 #define ADC_CHSELR_CHSEL2_Msk (0x1U << ADC_CHSELR_CHSEL2_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 851 #define ADC_CHSELR_CHSEL2 ADC_CHSELR_CHSEL2_Msk /*!< Channel 2 selection */
AnnaBridge 157:e7ca05fa8600 852 #define ADC_CHSELR_CHSEL1_Pos (1U)
AnnaBridge 157:e7ca05fa8600 853 #define ADC_CHSELR_CHSEL1_Msk (0x1U << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 854 #define ADC_CHSELR_CHSEL1 ADC_CHSELR_CHSEL1_Msk /*!< Channel 1 selection */
AnnaBridge 157:e7ca05fa8600 855 #define ADC_CHSELR_CHSEL0_Pos (0U)
AnnaBridge 157:e7ca05fa8600 856 #define ADC_CHSELR_CHSEL0_Msk (0x1U << ADC_CHSELR_CHSEL0_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 857 #define ADC_CHSELR_CHSEL0 ADC_CHSELR_CHSEL0_Msk /*!< Channel 0 selection */
AnnaBridge 157:e7ca05fa8600 858
AnnaBridge 157:e7ca05fa8600 859 /******************** Bit definition for ADC_DR register ********************/
AnnaBridge 157:e7ca05fa8600 860 #define ADC_DR_DATA_Pos (0U)
AnnaBridge 157:e7ca05fa8600 861 #define ADC_DR_DATA_Msk (0xFFFFU << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */
AnnaBridge 157:e7ca05fa8600 862 #define ADC_DR_DATA ADC_DR_DATA_Msk /*!< Regular data */
AnnaBridge 157:e7ca05fa8600 863
AnnaBridge 157:e7ca05fa8600 864 /******************** Bit definition for ADC_CALFACT register ********************/
AnnaBridge 157:e7ca05fa8600 865 #define ADC_CALFACT_CALFACT_Pos (0U)
AnnaBridge 157:e7ca05fa8600 866 #define ADC_CALFACT_CALFACT_Msk (0x7FU << ADC_CALFACT_CALFACT_Pos) /*!< 0x0000007F */
AnnaBridge 157:e7ca05fa8600 867 #define ADC_CALFACT_CALFACT ADC_CALFACT_CALFACT_Msk /*!< Calibration factor */
AnnaBridge 157:e7ca05fa8600 868
AnnaBridge 157:e7ca05fa8600 869 /******************* Bit definition for ADC_CCR register ********************/
AnnaBridge 157:e7ca05fa8600 870 #define ADC_CCR_LFMEN_Pos (25U)
AnnaBridge 157:e7ca05fa8600 871 #define ADC_CCR_LFMEN_Msk (0x1U << ADC_CCR_LFMEN_Pos) /*!< 0x02000000 */
AnnaBridge 157:e7ca05fa8600 872 #define ADC_CCR_LFMEN ADC_CCR_LFMEN_Msk /*!< Low Frequency Mode enable */
AnnaBridge 157:e7ca05fa8600 873 #define ADC_CCR_TSEN_Pos (23U)
AnnaBridge 157:e7ca05fa8600 874 #define ADC_CCR_TSEN_Msk (0x1U << ADC_CCR_TSEN_Pos) /*!< 0x00800000 */
AnnaBridge 157:e7ca05fa8600 875 #define ADC_CCR_TSEN ADC_CCR_TSEN_Msk /*!< Temperature sensore enable */
AnnaBridge 157:e7ca05fa8600 876 #define ADC_CCR_VREFEN_Pos (22U)
AnnaBridge 157:e7ca05fa8600 877 #define ADC_CCR_VREFEN_Msk (0x1U << ADC_CCR_VREFEN_Pos) /*!< 0x00400000 */
AnnaBridge 157:e7ca05fa8600 878 #define ADC_CCR_VREFEN ADC_CCR_VREFEN_Msk /*!< Vrefint enable */
AnnaBridge 157:e7ca05fa8600 879 #define ADC_CCR_PRESC_Pos (18U)
AnnaBridge 157:e7ca05fa8600 880 #define ADC_CCR_PRESC_Msk (0xFU << ADC_CCR_PRESC_Pos) /*!< 0x003C0000 */
AnnaBridge 157:e7ca05fa8600 881 #define ADC_CCR_PRESC ADC_CCR_PRESC_Msk /*!< PRESC [3:0] bits (ADC prescaler) */
AnnaBridge 157:e7ca05fa8600 882 #define ADC_CCR_PRESC_0 (0x1U << ADC_CCR_PRESC_Pos) /*!< 0x00040000 */
AnnaBridge 157:e7ca05fa8600 883 #define ADC_CCR_PRESC_1 (0x2U << ADC_CCR_PRESC_Pos) /*!< 0x00080000 */
AnnaBridge 157:e7ca05fa8600 884 #define ADC_CCR_PRESC_2 (0x4U << ADC_CCR_PRESC_Pos) /*!< 0x00100000 */
AnnaBridge 157:e7ca05fa8600 885 #define ADC_CCR_PRESC_3 (0x8U << ADC_CCR_PRESC_Pos) /*!< 0x00200000 */
AnnaBridge 157:e7ca05fa8600 886
AnnaBridge 157:e7ca05fa8600 887 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 888 /* */
AnnaBridge 157:e7ca05fa8600 889 /* Analog Comparators (COMP) */
AnnaBridge 157:e7ca05fa8600 890 /* */
AnnaBridge 157:e7ca05fa8600 891 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 892 /************* Bit definition for COMP_CSR register (COMP1 and COMP2) **************/
AnnaBridge 157:e7ca05fa8600 893 /* COMP1 bits definition */
AnnaBridge 157:e7ca05fa8600 894 #define COMP_CSR_COMP1EN_Pos (0U)
AnnaBridge 157:e7ca05fa8600 895 #define COMP_CSR_COMP1EN_Msk (0x1U << COMP_CSR_COMP1EN_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 896 #define COMP_CSR_COMP1EN COMP_CSR_COMP1EN_Msk /*!< COMP1 enable */
AnnaBridge 157:e7ca05fa8600 897 #define COMP_CSR_COMP1INNSEL_Pos (4U)
AnnaBridge 157:e7ca05fa8600 898 #define COMP_CSR_COMP1INNSEL_Msk (0x3U << COMP_CSR_COMP1INNSEL_Pos) /*!< 0x00000030 */
AnnaBridge 157:e7ca05fa8600 899 #define COMP_CSR_COMP1INNSEL COMP_CSR_COMP1INNSEL_Msk /*!< COMP1 inverting input select */
AnnaBridge 157:e7ca05fa8600 900 #define COMP_CSR_COMP1INNSEL_0 (0x1U << COMP_CSR_COMP1INNSEL_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 901 #define COMP_CSR_COMP1INNSEL_1 (0x2U << COMP_CSR_COMP1INNSEL_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 902 #define COMP_CSR_COMP1WM_Pos (8U)
AnnaBridge 157:e7ca05fa8600 903 #define COMP_CSR_COMP1WM_Msk (0x1U << COMP_CSR_COMP1WM_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 904 #define COMP_CSR_COMP1WM COMP_CSR_COMP1WM_Msk /*!< Comparators window mode enable */
AnnaBridge 157:e7ca05fa8600 905 #define COMP_CSR_COMP1LPTIM1IN1_Pos (12U)
AnnaBridge 157:e7ca05fa8600 906 #define COMP_CSR_COMP1LPTIM1IN1_Msk (0x1U << COMP_CSR_COMP1LPTIM1IN1_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 907 #define COMP_CSR_COMP1LPTIM1IN1 COMP_CSR_COMP1LPTIM1IN1_Msk /*!< COMP1 LPTIM1 IN1 connection */
AnnaBridge 157:e7ca05fa8600 908 #define COMP_CSR_COMP1POLARITY_Pos (15U)
AnnaBridge 157:e7ca05fa8600 909 #define COMP_CSR_COMP1POLARITY_Msk (0x1U << COMP_CSR_COMP1POLARITY_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 910 #define COMP_CSR_COMP1POLARITY COMP_CSR_COMP1POLARITY_Msk /*!< COMP1 output polarity */
AnnaBridge 157:e7ca05fa8600 911 #define COMP_CSR_COMP1VALUE_Pos (30U)
AnnaBridge 157:e7ca05fa8600 912 #define COMP_CSR_COMP1VALUE_Msk (0x1U << COMP_CSR_COMP1VALUE_Pos) /*!< 0x40000000 */
AnnaBridge 157:e7ca05fa8600 913 #define COMP_CSR_COMP1VALUE COMP_CSR_COMP1VALUE_Msk /*!< COMP1 output level */
AnnaBridge 157:e7ca05fa8600 914 #define COMP_CSR_COMP1LOCK_Pos (31U)
AnnaBridge 157:e7ca05fa8600 915 #define COMP_CSR_COMP1LOCK_Msk (0x1U << COMP_CSR_COMP1LOCK_Pos) /*!< 0x80000000 */
AnnaBridge 157:e7ca05fa8600 916 #define COMP_CSR_COMP1LOCK COMP_CSR_COMP1LOCK_Msk /*!< COMP1 lock */
AnnaBridge 157:e7ca05fa8600 917 /* COMP2 bits definition */
AnnaBridge 157:e7ca05fa8600 918 #define COMP_CSR_COMP2EN_Pos (0U)
AnnaBridge 157:e7ca05fa8600 919 #define COMP_CSR_COMP2EN_Msk (0x1U << COMP_CSR_COMP2EN_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 920 #define COMP_CSR_COMP2EN COMP_CSR_COMP2EN_Msk /*!< COMP2 enable */
AnnaBridge 157:e7ca05fa8600 921 #define COMP_CSR_COMP2SPEED_Pos (3U)
AnnaBridge 157:e7ca05fa8600 922 #define COMP_CSR_COMP2SPEED_Msk (0x1U << COMP_CSR_COMP2SPEED_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 923 #define COMP_CSR_COMP2SPEED COMP_CSR_COMP2SPEED_Msk /*!< COMP2 power mode */
AnnaBridge 157:e7ca05fa8600 924 #define COMP_CSR_COMP2INNSEL_Pos (4U)
AnnaBridge 157:e7ca05fa8600 925 #define COMP_CSR_COMP2INNSEL_Msk (0x7U << COMP_CSR_COMP2INNSEL_Pos) /*!< 0x00000070 */
AnnaBridge 157:e7ca05fa8600 926 #define COMP_CSR_COMP2INNSEL COMP_CSR_COMP2INNSEL_Msk /*!< COMP2 inverting input select */
AnnaBridge 157:e7ca05fa8600 927 #define COMP_CSR_COMP2INNSEL_0 (0x1U << COMP_CSR_COMP2INNSEL_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 928 #define COMP_CSR_COMP2INNSEL_1 (0x2U << COMP_CSR_COMP2INNSEL_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 929 #define COMP_CSR_COMP2INNSEL_2 (0x4U << COMP_CSR_COMP2INNSEL_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 930 #define COMP_CSR_COMP2INPSEL_Pos (8U)
AnnaBridge 157:e7ca05fa8600 931 #define COMP_CSR_COMP2INPSEL_Msk (0x7U << COMP_CSR_COMP2INPSEL_Pos) /*!< 0x00000700 */
AnnaBridge 157:e7ca05fa8600 932 #define COMP_CSR_COMP2INPSEL COMP_CSR_COMP2INPSEL_Msk /*!< COMPx non inverting input select */
AnnaBridge 157:e7ca05fa8600 933 #define COMP_CSR_COMP2INPSEL_0 (0x1U << COMP_CSR_COMP2INPSEL_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 934 #define COMP_CSR_COMP2INPSEL_1 (0x2U << COMP_CSR_COMP2INPSEL_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 935 #define COMP_CSR_COMP2INPSEL_2 (0x4U << COMP_CSR_COMP2INPSEL_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 936 #define COMP_CSR_COMP2LPTIM1IN2_Pos (12U)
AnnaBridge 157:e7ca05fa8600 937 #define COMP_CSR_COMP2LPTIM1IN2_Msk (0x1U << COMP_CSR_COMP2LPTIM1IN2_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 938 #define COMP_CSR_COMP2LPTIM1IN2 COMP_CSR_COMP2LPTIM1IN2_Msk /*!< COMP2 LPTIM1 IN2 connection */
AnnaBridge 157:e7ca05fa8600 939 #define COMP_CSR_COMP2LPTIM1IN1_Pos (13U)
AnnaBridge 157:e7ca05fa8600 940 #define COMP_CSR_COMP2LPTIM1IN1_Msk (0x1U << COMP_CSR_COMP2LPTIM1IN1_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 941 #define COMP_CSR_COMP2LPTIM1IN1 COMP_CSR_COMP2LPTIM1IN1_Msk /*!< COMP2 LPTIM1 IN1 connection */
AnnaBridge 157:e7ca05fa8600 942 #define COMP_CSR_COMP2POLARITY_Pos (15U)
AnnaBridge 157:e7ca05fa8600 943 #define COMP_CSR_COMP2POLARITY_Msk (0x1U << COMP_CSR_COMP2POLARITY_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 944 #define COMP_CSR_COMP2POLARITY COMP_CSR_COMP2POLARITY_Msk /*!< COMP2 output polarity */
AnnaBridge 157:e7ca05fa8600 945 #define COMP_CSR_COMP2VALUE_Pos (30U)
AnnaBridge 157:e7ca05fa8600 946 #define COMP_CSR_COMP2VALUE_Msk (0x1U << COMP_CSR_COMP2VALUE_Pos) /*!< 0x40000000 */
AnnaBridge 157:e7ca05fa8600 947 #define COMP_CSR_COMP2VALUE COMP_CSR_COMP2VALUE_Msk /*!< COMP2 output level */
AnnaBridge 157:e7ca05fa8600 948 #define COMP_CSR_COMP2LOCK_Pos (31U)
AnnaBridge 157:e7ca05fa8600 949 #define COMP_CSR_COMP2LOCK_Msk (0x1U << COMP_CSR_COMP2LOCK_Pos) /*!< 0x80000000 */
AnnaBridge 157:e7ca05fa8600 950 #define COMP_CSR_COMP2LOCK COMP_CSR_COMP2LOCK_Msk /*!< COMP2 lock */
AnnaBridge 157:e7ca05fa8600 951
AnnaBridge 157:e7ca05fa8600 952 /********************** Bit definition for COMP_CSR register common ****************/
AnnaBridge 157:e7ca05fa8600 953 #define COMP_CSR_COMPxEN_Pos (0U)
AnnaBridge 157:e7ca05fa8600 954 #define COMP_CSR_COMPxEN_Msk (0x1U << COMP_CSR_COMPxEN_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 955 #define COMP_CSR_COMPxEN COMP_CSR_COMPxEN_Msk /*!< COMPx enable */
AnnaBridge 157:e7ca05fa8600 956 #define COMP_CSR_COMPxPOLARITY_Pos (15U)
AnnaBridge 157:e7ca05fa8600 957 #define COMP_CSR_COMPxPOLARITY_Msk (0x1U << COMP_CSR_COMPxPOLARITY_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 958 #define COMP_CSR_COMPxPOLARITY COMP_CSR_COMPxPOLARITY_Msk /*!< COMPx output polarity */
AnnaBridge 157:e7ca05fa8600 959 #define COMP_CSR_COMPxOUTVALUE_Pos (30U)
AnnaBridge 157:e7ca05fa8600 960 #define COMP_CSR_COMPxOUTVALUE_Msk (0x1U << COMP_CSR_COMPxOUTVALUE_Pos) /*!< 0x40000000 */
AnnaBridge 157:e7ca05fa8600 961 #define COMP_CSR_COMPxOUTVALUE COMP_CSR_COMPxOUTVALUE_Msk /*!< COMPx output level */
AnnaBridge 157:e7ca05fa8600 962 #define COMP_CSR_COMPxLOCK_Pos (31U)
AnnaBridge 157:e7ca05fa8600 963 #define COMP_CSR_COMPxLOCK_Msk (0x1U << COMP_CSR_COMPxLOCK_Pos) /*!< 0x80000000 */
AnnaBridge 157:e7ca05fa8600 964 #define COMP_CSR_COMPxLOCK COMP_CSR_COMPxLOCK_Msk /*!< COMPx lock */
AnnaBridge 157:e7ca05fa8600 965
AnnaBridge 157:e7ca05fa8600 966 /* Reference defines */
AnnaBridge 157:e7ca05fa8600 967 #define COMP_CSR_WINMODE COMP_CSR_COMP1WM /*!< Bit intended to be used with COMP common instance (COMP_Common_TypeDef) */
AnnaBridge 157:e7ca05fa8600 968
AnnaBridge 157:e7ca05fa8600 969 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 970 /* */
AnnaBridge 157:e7ca05fa8600 971 /* CRC calculation unit (CRC) */
AnnaBridge 157:e7ca05fa8600 972 /* */
AnnaBridge 157:e7ca05fa8600 973 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 974 /******************* Bit definition for CRC_DR register *********************/
AnnaBridge 157:e7ca05fa8600 975 #define CRC_DR_DR_Pos (0U)
AnnaBridge 157:e7ca05fa8600 976 #define CRC_DR_DR_Msk (0xFFFFFFFFU << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 157:e7ca05fa8600 977 #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */
AnnaBridge 157:e7ca05fa8600 978
AnnaBridge 157:e7ca05fa8600 979 /******************* Bit definition for CRC_IDR register ********************/
AnnaBridge 157:e7ca05fa8600 980 #define CRC_IDR_IDR ((uint8_t)0xFFU) /*!< General-purpose 8-bit data register bits */
AnnaBridge 157:e7ca05fa8600 981
AnnaBridge 157:e7ca05fa8600 982 /******************** Bit definition for CRC_CR register ********************/
AnnaBridge 157:e7ca05fa8600 983 #define CRC_CR_RESET_Pos (0U)
AnnaBridge 157:e7ca05fa8600 984 #define CRC_CR_RESET_Msk (0x1U << CRC_CR_RESET_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 985 #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET the CRC computation unit bit */
AnnaBridge 157:e7ca05fa8600 986 #define CRC_CR_POLYSIZE_Pos (3U)
AnnaBridge 157:e7ca05fa8600 987 #define CRC_CR_POLYSIZE_Msk (0x3U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000018 */
AnnaBridge 157:e7ca05fa8600 988 #define CRC_CR_POLYSIZE CRC_CR_POLYSIZE_Msk /*!< Polynomial size bits */
AnnaBridge 157:e7ca05fa8600 989 #define CRC_CR_POLYSIZE_0 (0x1U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 990 #define CRC_CR_POLYSIZE_1 (0x2U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 991 #define CRC_CR_REV_IN_Pos (5U)
AnnaBridge 157:e7ca05fa8600 992 #define CRC_CR_REV_IN_Msk (0x3U << CRC_CR_REV_IN_Pos) /*!< 0x00000060 */
AnnaBridge 157:e7ca05fa8600 993 #define CRC_CR_REV_IN CRC_CR_REV_IN_Msk /*!< REV_IN Reverse Input Data bits */
AnnaBridge 157:e7ca05fa8600 994 #define CRC_CR_REV_IN_0 (0x1U << CRC_CR_REV_IN_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 995 #define CRC_CR_REV_IN_1 (0x2U << CRC_CR_REV_IN_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 996 #define CRC_CR_REV_OUT_Pos (7U)
AnnaBridge 157:e7ca05fa8600 997 #define CRC_CR_REV_OUT_Msk (0x1U << CRC_CR_REV_OUT_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 998 #define CRC_CR_REV_OUT CRC_CR_REV_OUT_Msk /*!< REV_OUT Reverse Output Data bits */
AnnaBridge 157:e7ca05fa8600 999
AnnaBridge 157:e7ca05fa8600 1000 /******************* Bit definition for CRC_INIT register *******************/
AnnaBridge 157:e7ca05fa8600 1001 #define CRC_INIT_INIT_Pos (0U)
AnnaBridge 157:e7ca05fa8600 1002 #define CRC_INIT_INIT_Msk (0xFFFFFFFFU << CRC_INIT_INIT_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 157:e7ca05fa8600 1003 #define CRC_INIT_INIT CRC_INIT_INIT_Msk /*!< Initial CRC value bits */
AnnaBridge 157:e7ca05fa8600 1004
AnnaBridge 157:e7ca05fa8600 1005 /******************* Bit definition for CRC_POL register ********************/
AnnaBridge 157:e7ca05fa8600 1006 #define CRC_POL_POL_Pos (0U)
AnnaBridge 157:e7ca05fa8600 1007 #define CRC_POL_POL_Msk (0xFFFFFFFFU << CRC_POL_POL_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 157:e7ca05fa8600 1008 #define CRC_POL_POL CRC_POL_POL_Msk /*!< Coefficients of the polynomial */
AnnaBridge 157:e7ca05fa8600 1009
AnnaBridge 157:e7ca05fa8600 1010 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 1011 /* */
AnnaBridge 157:e7ca05fa8600 1012 /* Debug MCU (DBGMCU) */
AnnaBridge 157:e7ca05fa8600 1013 /* */
AnnaBridge 157:e7ca05fa8600 1014 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 1015
AnnaBridge 157:e7ca05fa8600 1016 /**************** Bit definition for DBGMCU_IDCODE register *****************/
AnnaBridge 157:e7ca05fa8600 1017 #define DBGMCU_IDCODE_DEV_ID_Pos (0U)
AnnaBridge 157:e7ca05fa8600 1018 #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFU << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */
AnnaBridge 157:e7ca05fa8600 1019 #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk /*!< Device Identifier */
AnnaBridge 157:e7ca05fa8600 1020
AnnaBridge 157:e7ca05fa8600 1021 #define DBGMCU_IDCODE_REV_ID_Pos (16U)
AnnaBridge 157:e7ca05fa8600 1022 #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFU << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */
AnnaBridge 157:e7ca05fa8600 1023 #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk /*!< REV_ID[15:0] bits (Revision Identifier) */
AnnaBridge 157:e7ca05fa8600 1024 #define DBGMCU_IDCODE_REV_ID_0 (0x0001U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00010000 */
AnnaBridge 157:e7ca05fa8600 1025 #define DBGMCU_IDCODE_REV_ID_1 (0x0002U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00020000 */
AnnaBridge 157:e7ca05fa8600 1026 #define DBGMCU_IDCODE_REV_ID_2 (0x0004U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00040000 */
AnnaBridge 157:e7ca05fa8600 1027 #define DBGMCU_IDCODE_REV_ID_3 (0x0008U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00080000 */
AnnaBridge 157:e7ca05fa8600 1028 #define DBGMCU_IDCODE_REV_ID_4 (0x0010U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00100000 */
AnnaBridge 157:e7ca05fa8600 1029 #define DBGMCU_IDCODE_REV_ID_5 (0x0020U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00200000 */
AnnaBridge 157:e7ca05fa8600 1030 #define DBGMCU_IDCODE_REV_ID_6 (0x0040U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00400000 */
AnnaBridge 157:e7ca05fa8600 1031 #define DBGMCU_IDCODE_REV_ID_7 (0x0080U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00800000 */
AnnaBridge 157:e7ca05fa8600 1032 #define DBGMCU_IDCODE_REV_ID_8 (0x0100U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x01000000 */
AnnaBridge 157:e7ca05fa8600 1033 #define DBGMCU_IDCODE_REV_ID_9 (0x0200U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x02000000 */
AnnaBridge 157:e7ca05fa8600 1034 #define DBGMCU_IDCODE_REV_ID_10 (0x0400U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x04000000 */
AnnaBridge 157:e7ca05fa8600 1035 #define DBGMCU_IDCODE_REV_ID_11 (0x0800U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x08000000 */
AnnaBridge 157:e7ca05fa8600 1036 #define DBGMCU_IDCODE_REV_ID_12 (0x1000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x10000000 */
AnnaBridge 157:e7ca05fa8600 1037 #define DBGMCU_IDCODE_REV_ID_13 (0x2000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x20000000 */
AnnaBridge 157:e7ca05fa8600 1038 #define DBGMCU_IDCODE_REV_ID_14 (0x4000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x40000000 */
AnnaBridge 157:e7ca05fa8600 1039 #define DBGMCU_IDCODE_REV_ID_15 (0x8000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x80000000 */
AnnaBridge 157:e7ca05fa8600 1040
AnnaBridge 157:e7ca05fa8600 1041 /****************** Bit definition for DBGMCU_CR register *******************/
AnnaBridge 157:e7ca05fa8600 1042 #define DBGMCU_CR_DBG_Pos (0U)
AnnaBridge 157:e7ca05fa8600 1043 #define DBGMCU_CR_DBG_Msk (0x7U << DBGMCU_CR_DBG_Pos) /*!< 0x00000007 */
AnnaBridge 157:e7ca05fa8600 1044 #define DBGMCU_CR_DBG DBGMCU_CR_DBG_Msk /*!< Debug mode mask */
AnnaBridge 157:e7ca05fa8600 1045 #define DBGMCU_CR_DBG_SLEEP_Pos (0U)
AnnaBridge 157:e7ca05fa8600 1046 #define DBGMCU_CR_DBG_SLEEP_Msk (0x1U << DBGMCU_CR_DBG_SLEEP_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 1047 #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk /*!< Debug Sleep Mode */
AnnaBridge 157:e7ca05fa8600 1048 #define DBGMCU_CR_DBG_STOP_Pos (1U)
AnnaBridge 157:e7ca05fa8600 1049 #define DBGMCU_CR_DBG_STOP_Msk (0x1U << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 1050 #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk /*!< Debug Stop Mode */
AnnaBridge 157:e7ca05fa8600 1051 #define DBGMCU_CR_DBG_STANDBY_Pos (2U)
AnnaBridge 157:e7ca05fa8600 1052 #define DBGMCU_CR_DBG_STANDBY_Msk (0x1U << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 1053 #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk /*!< Debug Standby mode */
AnnaBridge 157:e7ca05fa8600 1054
AnnaBridge 157:e7ca05fa8600 1055 /****************** Bit definition for DBGMCU_APB1_FZ register **************/
AnnaBridge 157:e7ca05fa8600 1056 #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos (0U)
AnnaBridge 157:e7ca05fa8600 1057 #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 1058 #define DBGMCU_APB1_FZ_DBG_TIM2_STOP DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk /*!< TIM2 counter stopped when core is halted */
AnnaBridge 157:e7ca05fa8600 1059 #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos (10U)
AnnaBridge 157:e7ca05fa8600 1060 #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 1061 #define DBGMCU_APB1_FZ_DBG_RTC_STOP DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk /*!< RTC Calendar frozen when core is halted */
AnnaBridge 157:e7ca05fa8600 1062 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos (11U)
AnnaBridge 157:e7ca05fa8600 1063 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 1064 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk /*!< Debug Window Watchdog stopped when Core is halted */
AnnaBridge 157:e7ca05fa8600 1065 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos (12U)
AnnaBridge 157:e7ca05fa8600 1066 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 1067 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk /*!< Debug Independent Watchdog stopped when Core is halted */
AnnaBridge 157:e7ca05fa8600 1068 #define DBGMCU_APB1_FZ_DBG_I2C1_STOP_Pos (21U)
AnnaBridge 157:e7ca05fa8600 1069 #define DBGMCU_APB1_FZ_DBG_I2C1_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_I2C1_STOP_Pos) /*!< 0x00200000 */
AnnaBridge 157:e7ca05fa8600 1070 #define DBGMCU_APB1_FZ_DBG_I2C1_STOP DBGMCU_APB1_FZ_DBG_I2C1_STOP_Msk /*!< I2C1 SMBUS timeout mode stopped when Core is halted */
AnnaBridge 157:e7ca05fa8600 1071 #define DBGMCU_APB1_FZ_DBG_LPTIMER_STOP_Pos (31U)
AnnaBridge 157:e7ca05fa8600 1072 #define DBGMCU_APB1_FZ_DBG_LPTIMER_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_LPTIMER_STOP_Pos) /*!< 0x80000000 */
AnnaBridge 157:e7ca05fa8600 1073 #define DBGMCU_APB1_FZ_DBG_LPTIMER_STOP DBGMCU_APB1_FZ_DBG_LPTIMER_STOP_Msk /*!< LPTIM1 counter stopped when core is halted */
AnnaBridge 157:e7ca05fa8600 1074 /****************** Bit definition for DBGMCU_APB2_FZ register **************/
AnnaBridge 157:e7ca05fa8600 1075 #define DBGMCU_APB2_FZ_DBG_TIM21_STOP_Pos (2U)
AnnaBridge 157:e7ca05fa8600 1076 #define DBGMCU_APB2_FZ_DBG_TIM21_STOP_Msk (0x1U << DBGMCU_APB2_FZ_DBG_TIM21_STOP_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 1077 #define DBGMCU_APB2_FZ_DBG_TIM21_STOP DBGMCU_APB2_FZ_DBG_TIM21_STOP_Msk /*!< TIM21 counter stopped when core is halted */
AnnaBridge 157:e7ca05fa8600 1078
AnnaBridge 157:e7ca05fa8600 1079 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 1080 /* */
AnnaBridge 157:e7ca05fa8600 1081 /* DMA Controller (DMA) */
AnnaBridge 157:e7ca05fa8600 1082 /* */
AnnaBridge 157:e7ca05fa8600 1083 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 1084
AnnaBridge 157:e7ca05fa8600 1085 /******************* Bit definition for DMA_ISR register ********************/
AnnaBridge 157:e7ca05fa8600 1086 #define DMA_ISR_GIF1_Pos (0U)
AnnaBridge 157:e7ca05fa8600 1087 #define DMA_ISR_GIF1_Msk (0x1U << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 1088 #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */
AnnaBridge 157:e7ca05fa8600 1089 #define DMA_ISR_TCIF1_Pos (1U)
AnnaBridge 157:e7ca05fa8600 1090 #define DMA_ISR_TCIF1_Msk (0x1U << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 1091 #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */
AnnaBridge 157:e7ca05fa8600 1092 #define DMA_ISR_HTIF1_Pos (2U)
AnnaBridge 157:e7ca05fa8600 1093 #define DMA_ISR_HTIF1_Msk (0x1U << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 1094 #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */
AnnaBridge 157:e7ca05fa8600 1095 #define DMA_ISR_TEIF1_Pos (3U)
AnnaBridge 157:e7ca05fa8600 1096 #define DMA_ISR_TEIF1_Msk (0x1U << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 1097 #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */
AnnaBridge 157:e7ca05fa8600 1098 #define DMA_ISR_GIF2_Pos (4U)
AnnaBridge 157:e7ca05fa8600 1099 #define DMA_ISR_GIF2_Msk (0x1U << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 1100 #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */
AnnaBridge 157:e7ca05fa8600 1101 #define DMA_ISR_TCIF2_Pos (5U)
AnnaBridge 157:e7ca05fa8600 1102 #define DMA_ISR_TCIF2_Msk (0x1U << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 1103 #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */
AnnaBridge 157:e7ca05fa8600 1104 #define DMA_ISR_HTIF2_Pos (6U)
AnnaBridge 157:e7ca05fa8600 1105 #define DMA_ISR_HTIF2_Msk (0x1U << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 1106 #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */
AnnaBridge 157:e7ca05fa8600 1107 #define DMA_ISR_TEIF2_Pos (7U)
AnnaBridge 157:e7ca05fa8600 1108 #define DMA_ISR_TEIF2_Msk (0x1U << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 1109 #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */
AnnaBridge 157:e7ca05fa8600 1110 #define DMA_ISR_GIF3_Pos (8U)
AnnaBridge 157:e7ca05fa8600 1111 #define DMA_ISR_GIF3_Msk (0x1U << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 1112 #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */
AnnaBridge 157:e7ca05fa8600 1113 #define DMA_ISR_TCIF3_Pos (9U)
AnnaBridge 157:e7ca05fa8600 1114 #define DMA_ISR_TCIF3_Msk (0x1U << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 1115 #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */
AnnaBridge 157:e7ca05fa8600 1116 #define DMA_ISR_HTIF3_Pos (10U)
AnnaBridge 157:e7ca05fa8600 1117 #define DMA_ISR_HTIF3_Msk (0x1U << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 1118 #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */
AnnaBridge 157:e7ca05fa8600 1119 #define DMA_ISR_TEIF3_Pos (11U)
AnnaBridge 157:e7ca05fa8600 1120 #define DMA_ISR_TEIF3_Msk (0x1U << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 1121 #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */
AnnaBridge 157:e7ca05fa8600 1122 #define DMA_ISR_GIF4_Pos (12U)
AnnaBridge 157:e7ca05fa8600 1123 #define DMA_ISR_GIF4_Msk (0x1U << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 1124 #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */
AnnaBridge 157:e7ca05fa8600 1125 #define DMA_ISR_TCIF4_Pos (13U)
AnnaBridge 157:e7ca05fa8600 1126 #define DMA_ISR_TCIF4_Msk (0x1U << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 1127 #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */
AnnaBridge 157:e7ca05fa8600 1128 #define DMA_ISR_HTIF4_Pos (14U)
AnnaBridge 157:e7ca05fa8600 1129 #define DMA_ISR_HTIF4_Msk (0x1U << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 1130 #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */
AnnaBridge 157:e7ca05fa8600 1131 #define DMA_ISR_TEIF4_Pos (15U)
AnnaBridge 157:e7ca05fa8600 1132 #define DMA_ISR_TEIF4_Msk (0x1U << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 1133 #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */
AnnaBridge 157:e7ca05fa8600 1134 #define DMA_ISR_GIF5_Pos (16U)
AnnaBridge 157:e7ca05fa8600 1135 #define DMA_ISR_GIF5_Msk (0x1U << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */
AnnaBridge 157:e7ca05fa8600 1136 #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */
AnnaBridge 157:e7ca05fa8600 1137 #define DMA_ISR_TCIF5_Pos (17U)
AnnaBridge 157:e7ca05fa8600 1138 #define DMA_ISR_TCIF5_Msk (0x1U << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */
AnnaBridge 157:e7ca05fa8600 1139 #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */
AnnaBridge 157:e7ca05fa8600 1140 #define DMA_ISR_HTIF5_Pos (18U)
AnnaBridge 157:e7ca05fa8600 1141 #define DMA_ISR_HTIF5_Msk (0x1U << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */
AnnaBridge 157:e7ca05fa8600 1142 #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */
AnnaBridge 157:e7ca05fa8600 1143 #define DMA_ISR_TEIF5_Pos (19U)
AnnaBridge 157:e7ca05fa8600 1144 #define DMA_ISR_TEIF5_Msk (0x1U << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */
AnnaBridge 157:e7ca05fa8600 1145 #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */
AnnaBridge 157:e7ca05fa8600 1146
AnnaBridge 157:e7ca05fa8600 1147 /******************* Bit definition for DMA_IFCR register *******************/
AnnaBridge 157:e7ca05fa8600 1148 #define DMA_IFCR_CGIF1_Pos (0U)
AnnaBridge 157:e7ca05fa8600 1149 #define DMA_IFCR_CGIF1_Msk (0x1U << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 1150 #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clear */
AnnaBridge 157:e7ca05fa8600 1151 #define DMA_IFCR_CTCIF1_Pos (1U)
AnnaBridge 157:e7ca05fa8600 1152 #define DMA_IFCR_CTCIF1_Msk (0x1U << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 1153 #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */
AnnaBridge 157:e7ca05fa8600 1154 #define DMA_IFCR_CHTIF1_Pos (2U)
AnnaBridge 157:e7ca05fa8600 1155 #define DMA_IFCR_CHTIF1_Msk (0x1U << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 1156 #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */
AnnaBridge 157:e7ca05fa8600 1157 #define DMA_IFCR_CTEIF1_Pos (3U)
AnnaBridge 157:e7ca05fa8600 1158 #define DMA_IFCR_CTEIF1_Msk (0x1U << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 1159 #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */
AnnaBridge 157:e7ca05fa8600 1160 #define DMA_IFCR_CGIF2_Pos (4U)
AnnaBridge 157:e7ca05fa8600 1161 #define DMA_IFCR_CGIF2_Msk (0x1U << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 1162 #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */
AnnaBridge 157:e7ca05fa8600 1163 #define DMA_IFCR_CTCIF2_Pos (5U)
AnnaBridge 157:e7ca05fa8600 1164 #define DMA_IFCR_CTCIF2_Msk (0x1U << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 1165 #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */
AnnaBridge 157:e7ca05fa8600 1166 #define DMA_IFCR_CHTIF2_Pos (6U)
AnnaBridge 157:e7ca05fa8600 1167 #define DMA_IFCR_CHTIF2_Msk (0x1U << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 1168 #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */
AnnaBridge 157:e7ca05fa8600 1169 #define DMA_IFCR_CTEIF2_Pos (7U)
AnnaBridge 157:e7ca05fa8600 1170 #define DMA_IFCR_CTEIF2_Msk (0x1U << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 1171 #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */
AnnaBridge 157:e7ca05fa8600 1172 #define DMA_IFCR_CGIF3_Pos (8U)
AnnaBridge 157:e7ca05fa8600 1173 #define DMA_IFCR_CGIF3_Msk (0x1U << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 1174 #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */
AnnaBridge 157:e7ca05fa8600 1175 #define DMA_IFCR_CTCIF3_Pos (9U)
AnnaBridge 157:e7ca05fa8600 1176 #define DMA_IFCR_CTCIF3_Msk (0x1U << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 1177 #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */
AnnaBridge 157:e7ca05fa8600 1178 #define DMA_IFCR_CHTIF3_Pos (10U)
AnnaBridge 157:e7ca05fa8600 1179 #define DMA_IFCR_CHTIF3_Msk (0x1U << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 1180 #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */
AnnaBridge 157:e7ca05fa8600 1181 #define DMA_IFCR_CTEIF3_Pos (11U)
AnnaBridge 157:e7ca05fa8600 1182 #define DMA_IFCR_CTEIF3_Msk (0x1U << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 1183 #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */
AnnaBridge 157:e7ca05fa8600 1184 #define DMA_IFCR_CGIF4_Pos (12U)
AnnaBridge 157:e7ca05fa8600 1185 #define DMA_IFCR_CGIF4_Msk (0x1U << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 1186 #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */
AnnaBridge 157:e7ca05fa8600 1187 #define DMA_IFCR_CTCIF4_Pos (13U)
AnnaBridge 157:e7ca05fa8600 1188 #define DMA_IFCR_CTCIF4_Msk (0x1U << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 1189 #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */
AnnaBridge 157:e7ca05fa8600 1190 #define DMA_IFCR_CHTIF4_Pos (14U)
AnnaBridge 157:e7ca05fa8600 1191 #define DMA_IFCR_CHTIF4_Msk (0x1U << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 1192 #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */
AnnaBridge 157:e7ca05fa8600 1193 #define DMA_IFCR_CTEIF4_Pos (15U)
AnnaBridge 157:e7ca05fa8600 1194 #define DMA_IFCR_CTEIF4_Msk (0x1U << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 1195 #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */
AnnaBridge 157:e7ca05fa8600 1196 #define DMA_IFCR_CGIF5_Pos (16U)
AnnaBridge 157:e7ca05fa8600 1197 #define DMA_IFCR_CGIF5_Msk (0x1U << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */
AnnaBridge 157:e7ca05fa8600 1198 #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */
AnnaBridge 157:e7ca05fa8600 1199 #define DMA_IFCR_CTCIF5_Pos (17U)
AnnaBridge 157:e7ca05fa8600 1200 #define DMA_IFCR_CTCIF5_Msk (0x1U << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */
AnnaBridge 157:e7ca05fa8600 1201 #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */
AnnaBridge 157:e7ca05fa8600 1202 #define DMA_IFCR_CHTIF5_Pos (18U)
AnnaBridge 157:e7ca05fa8600 1203 #define DMA_IFCR_CHTIF5_Msk (0x1U << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */
AnnaBridge 157:e7ca05fa8600 1204 #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */
AnnaBridge 157:e7ca05fa8600 1205 #define DMA_IFCR_CTEIF5_Pos (19U)
AnnaBridge 157:e7ca05fa8600 1206 #define DMA_IFCR_CTEIF5_Msk (0x1U << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */
AnnaBridge 157:e7ca05fa8600 1207 #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */
AnnaBridge 157:e7ca05fa8600 1208
AnnaBridge 157:e7ca05fa8600 1209 /******************* Bit definition for DMA_CCR register ********************/
AnnaBridge 157:e7ca05fa8600 1210 #define DMA_CCR_EN_Pos (0U)
AnnaBridge 157:e7ca05fa8600 1211 #define DMA_CCR_EN_Msk (0x1U << DMA_CCR_EN_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 1212 #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable */
AnnaBridge 157:e7ca05fa8600 1213 #define DMA_CCR_TCIE_Pos (1U)
AnnaBridge 157:e7ca05fa8600 1214 #define DMA_CCR_TCIE_Msk (0x1U << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 1215 #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */
AnnaBridge 157:e7ca05fa8600 1216 #define DMA_CCR_HTIE_Pos (2U)
AnnaBridge 157:e7ca05fa8600 1217 #define DMA_CCR_HTIE_Msk (0x1U << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 1218 #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */
AnnaBridge 157:e7ca05fa8600 1219 #define DMA_CCR_TEIE_Pos (3U)
AnnaBridge 157:e7ca05fa8600 1220 #define DMA_CCR_TEIE_Msk (0x1U << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 1221 #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */
AnnaBridge 157:e7ca05fa8600 1222 #define DMA_CCR_DIR_Pos (4U)
AnnaBridge 157:e7ca05fa8600 1223 #define DMA_CCR_DIR_Msk (0x1U << DMA_CCR_DIR_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 1224 #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */
AnnaBridge 157:e7ca05fa8600 1225 #define DMA_CCR_CIRC_Pos (5U)
AnnaBridge 157:e7ca05fa8600 1226 #define DMA_CCR_CIRC_Msk (0x1U << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 1227 #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */
AnnaBridge 157:e7ca05fa8600 1228 #define DMA_CCR_PINC_Pos (6U)
AnnaBridge 157:e7ca05fa8600 1229 #define DMA_CCR_PINC_Msk (0x1U << DMA_CCR_PINC_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 1230 #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */
AnnaBridge 157:e7ca05fa8600 1231 #define DMA_CCR_MINC_Pos (7U)
AnnaBridge 157:e7ca05fa8600 1232 #define DMA_CCR_MINC_Msk (0x1U << DMA_CCR_MINC_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 1233 #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */
AnnaBridge 157:e7ca05fa8600 1234
AnnaBridge 157:e7ca05fa8600 1235 #define DMA_CCR_PSIZE_Pos (8U)
AnnaBridge 157:e7ca05fa8600 1236 #define DMA_CCR_PSIZE_Msk (0x3U << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */
AnnaBridge 157:e7ca05fa8600 1237 #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */
AnnaBridge 157:e7ca05fa8600 1238 #define DMA_CCR_PSIZE_0 (0x1U << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 1239 #define DMA_CCR_PSIZE_1 (0x2U << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 1240
AnnaBridge 157:e7ca05fa8600 1241 #define DMA_CCR_MSIZE_Pos (10U)
AnnaBridge 157:e7ca05fa8600 1242 #define DMA_CCR_MSIZE_Msk (0x3U << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */
AnnaBridge 157:e7ca05fa8600 1243 #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */
AnnaBridge 157:e7ca05fa8600 1244 #define DMA_CCR_MSIZE_0 (0x1U << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 1245 #define DMA_CCR_MSIZE_1 (0x2U << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 1246
AnnaBridge 157:e7ca05fa8600 1247 #define DMA_CCR_PL_Pos (12U)
AnnaBridge 157:e7ca05fa8600 1248 #define DMA_CCR_PL_Msk (0x3U << DMA_CCR_PL_Pos) /*!< 0x00003000 */
AnnaBridge 157:e7ca05fa8600 1249 #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level)*/
AnnaBridge 157:e7ca05fa8600 1250 #define DMA_CCR_PL_0 (0x1U << DMA_CCR_PL_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 1251 #define DMA_CCR_PL_1 (0x2U << DMA_CCR_PL_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 1252
AnnaBridge 157:e7ca05fa8600 1253 #define DMA_CCR_MEM2MEM_Pos (14U)
AnnaBridge 157:e7ca05fa8600 1254 #define DMA_CCR_MEM2MEM_Msk (0x1U << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 1255 #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */
AnnaBridge 157:e7ca05fa8600 1256
AnnaBridge 157:e7ca05fa8600 1257 /****************** Bit definition for DMA_CNDTR register *******************/
AnnaBridge 157:e7ca05fa8600 1258 #define DMA_CNDTR_NDT_Pos (0U)
AnnaBridge 157:e7ca05fa8600 1259 #define DMA_CNDTR_NDT_Msk (0xFFFFU << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */
AnnaBridge 157:e7ca05fa8600 1260 #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */
AnnaBridge 157:e7ca05fa8600 1261
AnnaBridge 157:e7ca05fa8600 1262 /****************** Bit definition for DMA_CPAR register ********************/
AnnaBridge 157:e7ca05fa8600 1263 #define DMA_CPAR_PA_Pos (0U)
AnnaBridge 157:e7ca05fa8600 1264 #define DMA_CPAR_PA_Msk (0xFFFFFFFFU << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 157:e7ca05fa8600 1265 #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */
AnnaBridge 157:e7ca05fa8600 1266
AnnaBridge 157:e7ca05fa8600 1267 /****************** Bit definition for DMA_CMAR register ********************/
AnnaBridge 157:e7ca05fa8600 1268 #define DMA_CMAR_MA_Pos (0U)
AnnaBridge 157:e7ca05fa8600 1269 #define DMA_CMAR_MA_Msk (0xFFFFFFFFU << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 157:e7ca05fa8600 1270 #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */
AnnaBridge 157:e7ca05fa8600 1271
AnnaBridge 157:e7ca05fa8600 1272
AnnaBridge 157:e7ca05fa8600 1273 /******************* Bit definition for DMA_CSELR register *******************/
AnnaBridge 157:e7ca05fa8600 1274 #define DMA_CSELR_C1S_Pos (0U)
AnnaBridge 157:e7ca05fa8600 1275 #define DMA_CSELR_C1S_Msk (0xFU << DMA_CSELR_C1S_Pos) /*!< 0x0000000F */
AnnaBridge 157:e7ca05fa8600 1276 #define DMA_CSELR_C1S DMA_CSELR_C1S_Msk /*!< Channel 1 Selection */
AnnaBridge 157:e7ca05fa8600 1277 #define DMA_CSELR_C2S_Pos (4U)
AnnaBridge 157:e7ca05fa8600 1278 #define DMA_CSELR_C2S_Msk (0xFU << DMA_CSELR_C2S_Pos) /*!< 0x000000F0 */
AnnaBridge 157:e7ca05fa8600 1279 #define DMA_CSELR_C2S DMA_CSELR_C2S_Msk /*!< Channel 2 Selection */
AnnaBridge 157:e7ca05fa8600 1280 #define DMA_CSELR_C3S_Pos (8U)
AnnaBridge 157:e7ca05fa8600 1281 #define DMA_CSELR_C3S_Msk (0xFU << DMA_CSELR_C3S_Pos) /*!< 0x00000F00 */
AnnaBridge 157:e7ca05fa8600 1282 #define DMA_CSELR_C3S DMA_CSELR_C3S_Msk /*!< Channel 3 Selection */
AnnaBridge 157:e7ca05fa8600 1283 #define DMA_CSELR_C4S_Pos (12U)
AnnaBridge 157:e7ca05fa8600 1284 #define DMA_CSELR_C4S_Msk (0xFU << DMA_CSELR_C4S_Pos) /*!< 0x0000F000 */
AnnaBridge 157:e7ca05fa8600 1285 #define DMA_CSELR_C4S DMA_CSELR_C4S_Msk /*!< Channel 4 Selection */
AnnaBridge 157:e7ca05fa8600 1286 #define DMA_CSELR_C5S_Pos (16U)
AnnaBridge 157:e7ca05fa8600 1287 #define DMA_CSELR_C5S_Msk (0xFU << DMA_CSELR_C5S_Pos) /*!< 0x000F0000 */
AnnaBridge 157:e7ca05fa8600 1288 #define DMA_CSELR_C5S DMA_CSELR_C5S_Msk /*!< Channel 5 Selection */
AnnaBridge 157:e7ca05fa8600 1289
AnnaBridge 157:e7ca05fa8600 1290 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 1291 /* */
AnnaBridge 157:e7ca05fa8600 1292 /* External Interrupt/Event Controller (EXTI) */
AnnaBridge 157:e7ca05fa8600 1293 /* */
AnnaBridge 157:e7ca05fa8600 1294 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 1295
AnnaBridge 157:e7ca05fa8600 1296 /******************* Bit definition for EXTI_IMR register *******************/
AnnaBridge 157:e7ca05fa8600 1297 #define EXTI_IMR_IM0_Pos (0U)
AnnaBridge 157:e7ca05fa8600 1298 #define EXTI_IMR_IM0_Msk (0x1U << EXTI_IMR_IM0_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 1299 #define EXTI_IMR_IM0 EXTI_IMR_IM0_Msk /*!< Interrupt Mask on line 0 */
AnnaBridge 157:e7ca05fa8600 1300 #define EXTI_IMR_IM1_Pos (1U)
AnnaBridge 157:e7ca05fa8600 1301 #define EXTI_IMR_IM1_Msk (0x1U << EXTI_IMR_IM1_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 1302 #define EXTI_IMR_IM1 EXTI_IMR_IM1_Msk /*!< Interrupt Mask on line 1 */
AnnaBridge 157:e7ca05fa8600 1303 #define EXTI_IMR_IM2_Pos (2U)
AnnaBridge 157:e7ca05fa8600 1304 #define EXTI_IMR_IM2_Msk (0x1U << EXTI_IMR_IM2_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 1305 #define EXTI_IMR_IM2 EXTI_IMR_IM2_Msk /*!< Interrupt Mask on line 2 */
AnnaBridge 157:e7ca05fa8600 1306 #define EXTI_IMR_IM3_Pos (3U)
AnnaBridge 157:e7ca05fa8600 1307 #define EXTI_IMR_IM3_Msk (0x1U << EXTI_IMR_IM3_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 1308 #define EXTI_IMR_IM3 EXTI_IMR_IM3_Msk /*!< Interrupt Mask on line 3 */
AnnaBridge 157:e7ca05fa8600 1309 #define EXTI_IMR_IM4_Pos (4U)
AnnaBridge 157:e7ca05fa8600 1310 #define EXTI_IMR_IM4_Msk (0x1U << EXTI_IMR_IM4_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 1311 #define EXTI_IMR_IM4 EXTI_IMR_IM4_Msk /*!< Interrupt Mask on line 4 */
AnnaBridge 157:e7ca05fa8600 1312 #define EXTI_IMR_IM5_Pos (5U)
AnnaBridge 157:e7ca05fa8600 1313 #define EXTI_IMR_IM5_Msk (0x1U << EXTI_IMR_IM5_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 1314 #define EXTI_IMR_IM5 EXTI_IMR_IM5_Msk /*!< Interrupt Mask on line 5 */
AnnaBridge 157:e7ca05fa8600 1315 #define EXTI_IMR_IM6_Pos (6U)
AnnaBridge 157:e7ca05fa8600 1316 #define EXTI_IMR_IM6_Msk (0x1U << EXTI_IMR_IM6_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 1317 #define EXTI_IMR_IM6 EXTI_IMR_IM6_Msk /*!< Interrupt Mask on line 6 */
AnnaBridge 157:e7ca05fa8600 1318 #define EXTI_IMR_IM7_Pos (7U)
AnnaBridge 157:e7ca05fa8600 1319 #define EXTI_IMR_IM7_Msk (0x1U << EXTI_IMR_IM7_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 1320 #define EXTI_IMR_IM7 EXTI_IMR_IM7_Msk /*!< Interrupt Mask on line 7 */
AnnaBridge 157:e7ca05fa8600 1321 #define EXTI_IMR_IM8_Pos (8U)
AnnaBridge 157:e7ca05fa8600 1322 #define EXTI_IMR_IM8_Msk (0x1U << EXTI_IMR_IM8_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 1323 #define EXTI_IMR_IM8 EXTI_IMR_IM8_Msk /*!< Interrupt Mask on line 8 */
AnnaBridge 157:e7ca05fa8600 1324 #define EXTI_IMR_IM9_Pos (9U)
AnnaBridge 157:e7ca05fa8600 1325 #define EXTI_IMR_IM9_Msk (0x1U << EXTI_IMR_IM9_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 1326 #define EXTI_IMR_IM9 EXTI_IMR_IM9_Msk /*!< Interrupt Mask on line 9 */
AnnaBridge 157:e7ca05fa8600 1327 #define EXTI_IMR_IM10_Pos (10U)
AnnaBridge 157:e7ca05fa8600 1328 #define EXTI_IMR_IM10_Msk (0x1U << EXTI_IMR_IM10_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 1329 #define EXTI_IMR_IM10 EXTI_IMR_IM10_Msk /*!< Interrupt Mask on line 10 */
AnnaBridge 157:e7ca05fa8600 1330 #define EXTI_IMR_IM11_Pos (11U)
AnnaBridge 157:e7ca05fa8600 1331 #define EXTI_IMR_IM11_Msk (0x1U << EXTI_IMR_IM11_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 1332 #define EXTI_IMR_IM11 EXTI_IMR_IM11_Msk /*!< Interrupt Mask on line 11 */
AnnaBridge 157:e7ca05fa8600 1333 #define EXTI_IMR_IM12_Pos (12U)
AnnaBridge 157:e7ca05fa8600 1334 #define EXTI_IMR_IM12_Msk (0x1U << EXTI_IMR_IM12_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 1335 #define EXTI_IMR_IM12 EXTI_IMR_IM12_Msk /*!< Interrupt Mask on line 12 */
AnnaBridge 157:e7ca05fa8600 1336 #define EXTI_IMR_IM13_Pos (13U)
AnnaBridge 157:e7ca05fa8600 1337 #define EXTI_IMR_IM13_Msk (0x1U << EXTI_IMR_IM13_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 1338 #define EXTI_IMR_IM13 EXTI_IMR_IM13_Msk /*!< Interrupt Mask on line 13 */
AnnaBridge 157:e7ca05fa8600 1339 #define EXTI_IMR_IM14_Pos (14U)
AnnaBridge 157:e7ca05fa8600 1340 #define EXTI_IMR_IM14_Msk (0x1U << EXTI_IMR_IM14_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 1341 #define EXTI_IMR_IM14 EXTI_IMR_IM14_Msk /*!< Interrupt Mask on line 14 */
AnnaBridge 157:e7ca05fa8600 1342 #define EXTI_IMR_IM15_Pos (15U)
AnnaBridge 157:e7ca05fa8600 1343 #define EXTI_IMR_IM15_Msk (0x1U << EXTI_IMR_IM15_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 1344 #define EXTI_IMR_IM15 EXTI_IMR_IM15_Msk /*!< Interrupt Mask on line 15 */
AnnaBridge 157:e7ca05fa8600 1345 #define EXTI_IMR_IM16_Pos (16U)
AnnaBridge 157:e7ca05fa8600 1346 #define EXTI_IMR_IM16_Msk (0x1U << EXTI_IMR_IM16_Pos) /*!< 0x00010000 */
AnnaBridge 157:e7ca05fa8600 1347 #define EXTI_IMR_IM16 EXTI_IMR_IM16_Msk /*!< Interrupt Mask on line 16 */
AnnaBridge 157:e7ca05fa8600 1348 #define EXTI_IMR_IM17_Pos (17U)
AnnaBridge 157:e7ca05fa8600 1349 #define EXTI_IMR_IM17_Msk (0x1U << EXTI_IMR_IM17_Pos) /*!< 0x00020000 */
AnnaBridge 157:e7ca05fa8600 1350 #define EXTI_IMR_IM17 EXTI_IMR_IM17_Msk /*!< Interrupt Mask on line 17 */
AnnaBridge 157:e7ca05fa8600 1351 #define EXTI_IMR_IM18_Pos (18U)
AnnaBridge 157:e7ca05fa8600 1352 #define EXTI_IMR_IM18_Msk (0x1U << EXTI_IMR_IM18_Pos) /*!< 0x00040000 */
AnnaBridge 157:e7ca05fa8600 1353 #define EXTI_IMR_IM18 EXTI_IMR_IM18_Msk /*!< Interrupt Mask on line 18 */
AnnaBridge 157:e7ca05fa8600 1354 #define EXTI_IMR_IM19_Pos (19U)
AnnaBridge 157:e7ca05fa8600 1355 #define EXTI_IMR_IM19_Msk (0x1U << EXTI_IMR_IM19_Pos) /*!< 0x00080000 */
AnnaBridge 157:e7ca05fa8600 1356 #define EXTI_IMR_IM19 EXTI_IMR_IM19_Msk /*!< Interrupt Mask on line 19 */
AnnaBridge 157:e7ca05fa8600 1357 #define EXTI_IMR_IM20_Pos (20U)
AnnaBridge 157:e7ca05fa8600 1358 #define EXTI_IMR_IM20_Msk (0x1U << EXTI_IMR_IM20_Pos) /*!< 0x00100000 */
AnnaBridge 157:e7ca05fa8600 1359 #define EXTI_IMR_IM20 EXTI_IMR_IM20_Msk /*!< Interrupt Mask on line 20 */
AnnaBridge 157:e7ca05fa8600 1360 #define EXTI_IMR_IM21_Pos (21U)
AnnaBridge 157:e7ca05fa8600 1361 #define EXTI_IMR_IM21_Msk (0x1U << EXTI_IMR_IM21_Pos) /*!< 0x00200000 */
AnnaBridge 157:e7ca05fa8600 1362 #define EXTI_IMR_IM21 EXTI_IMR_IM21_Msk /*!< Interrupt Mask on line 21 */
AnnaBridge 157:e7ca05fa8600 1363 #define EXTI_IMR_IM22_Pos (22U)
AnnaBridge 157:e7ca05fa8600 1364 #define EXTI_IMR_IM22_Msk (0x1U << EXTI_IMR_IM22_Pos) /*!< 0x00400000 */
AnnaBridge 157:e7ca05fa8600 1365 #define EXTI_IMR_IM22 EXTI_IMR_IM22_Msk /*!< Interrupt Mask on line 22 */
AnnaBridge 157:e7ca05fa8600 1366 #define EXTI_IMR_IM23_Pos (23U)
AnnaBridge 157:e7ca05fa8600 1367 #define EXTI_IMR_IM23_Msk (0x1U << EXTI_IMR_IM23_Pos) /*!< 0x00800000 */
AnnaBridge 157:e7ca05fa8600 1368 #define EXTI_IMR_IM23 EXTI_IMR_IM23_Msk /*!< Interrupt Mask on line 23 */
AnnaBridge 157:e7ca05fa8600 1369 #define EXTI_IMR_IM25_Pos (25U)
AnnaBridge 157:e7ca05fa8600 1370 #define EXTI_IMR_IM25_Msk (0x1U << EXTI_IMR_IM25_Pos) /*!< 0x02000000 */
AnnaBridge 157:e7ca05fa8600 1371 #define EXTI_IMR_IM25 EXTI_IMR_IM25_Msk /*!< Interrupt Mask on line 25 */
AnnaBridge 157:e7ca05fa8600 1372 #define EXTI_IMR_IM26_Pos (26U)
AnnaBridge 157:e7ca05fa8600 1373 #define EXTI_IMR_IM26_Msk (0x1U << EXTI_IMR_IM26_Pos) /*!< 0x04000000 */
AnnaBridge 157:e7ca05fa8600 1374 #define EXTI_IMR_IM26 EXTI_IMR_IM26_Msk /*!< Interrupt Mask on line 26 */
AnnaBridge 157:e7ca05fa8600 1375 #define EXTI_IMR_IM28_Pos (28U)
AnnaBridge 157:e7ca05fa8600 1376 #define EXTI_IMR_IM28_Msk (0x1U << EXTI_IMR_IM28_Pos) /*!< 0x10000000 */
AnnaBridge 157:e7ca05fa8600 1377 #define EXTI_IMR_IM28 EXTI_IMR_IM28_Msk /*!< Interrupt Mask on line 28 */
AnnaBridge 157:e7ca05fa8600 1378 #define EXTI_IMR_IM29_Pos (29U)
AnnaBridge 157:e7ca05fa8600 1379 #define EXTI_IMR_IM29_Msk (0x1U << EXTI_IMR_IM29_Pos) /*!< 0x20000000 */
AnnaBridge 157:e7ca05fa8600 1380 #define EXTI_IMR_IM29 EXTI_IMR_IM29_Msk /*!< Interrupt Mask on line 29 */
AnnaBridge 157:e7ca05fa8600 1381
AnnaBridge 157:e7ca05fa8600 1382 #define EXTI_IMR_IM_Pos (0U)
AnnaBridge 157:e7ca05fa8600 1383 #define EXTI_IMR_IM_Msk (0x36FFFFFFU << EXTI_IMR_IM_Pos) /*!< 0x36FFFFFF */
AnnaBridge 157:e7ca05fa8600 1384 #define EXTI_IMR_IM EXTI_IMR_IM_Msk /*!< Interrupt Mask All */
AnnaBridge 157:e7ca05fa8600 1385
AnnaBridge 157:e7ca05fa8600 1386 /****************** Bit definition for EXTI_EMR register ********************/
AnnaBridge 157:e7ca05fa8600 1387 #define EXTI_EMR_EM0_Pos (0U)
AnnaBridge 157:e7ca05fa8600 1388 #define EXTI_EMR_EM0_Msk (0x1U << EXTI_EMR_EM0_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 1389 #define EXTI_EMR_EM0 EXTI_EMR_EM0_Msk /*!< Event Mask on line 0 */
AnnaBridge 157:e7ca05fa8600 1390 #define EXTI_EMR_EM1_Pos (1U)
AnnaBridge 157:e7ca05fa8600 1391 #define EXTI_EMR_EM1_Msk (0x1U << EXTI_EMR_EM1_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 1392 #define EXTI_EMR_EM1 EXTI_EMR_EM1_Msk /*!< Event Mask on line 1 */
AnnaBridge 157:e7ca05fa8600 1393 #define EXTI_EMR_EM2_Pos (2U)
AnnaBridge 157:e7ca05fa8600 1394 #define EXTI_EMR_EM2_Msk (0x1U << EXTI_EMR_EM2_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 1395 #define EXTI_EMR_EM2 EXTI_EMR_EM2_Msk /*!< Event Mask on line 2 */
AnnaBridge 157:e7ca05fa8600 1396 #define EXTI_EMR_EM3_Pos (3U)
AnnaBridge 157:e7ca05fa8600 1397 #define EXTI_EMR_EM3_Msk (0x1U << EXTI_EMR_EM3_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 1398 #define EXTI_EMR_EM3 EXTI_EMR_EM3_Msk /*!< Event Mask on line 3 */
AnnaBridge 157:e7ca05fa8600 1399 #define EXTI_EMR_EM4_Pos (4U)
AnnaBridge 157:e7ca05fa8600 1400 #define EXTI_EMR_EM4_Msk (0x1U << EXTI_EMR_EM4_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 1401 #define EXTI_EMR_EM4 EXTI_EMR_EM4_Msk /*!< Event Mask on line 4 */
AnnaBridge 157:e7ca05fa8600 1402 #define EXTI_EMR_EM5_Pos (5U)
AnnaBridge 157:e7ca05fa8600 1403 #define EXTI_EMR_EM5_Msk (0x1U << EXTI_EMR_EM5_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 1404 #define EXTI_EMR_EM5 EXTI_EMR_EM5_Msk /*!< Event Mask on line 5 */
AnnaBridge 157:e7ca05fa8600 1405 #define EXTI_EMR_EM6_Pos (6U)
AnnaBridge 157:e7ca05fa8600 1406 #define EXTI_EMR_EM6_Msk (0x1U << EXTI_EMR_EM6_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 1407 #define EXTI_EMR_EM6 EXTI_EMR_EM6_Msk /*!< Event Mask on line 6 */
AnnaBridge 157:e7ca05fa8600 1408 #define EXTI_EMR_EM7_Pos (7U)
AnnaBridge 157:e7ca05fa8600 1409 #define EXTI_EMR_EM7_Msk (0x1U << EXTI_EMR_EM7_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 1410 #define EXTI_EMR_EM7 EXTI_EMR_EM7_Msk /*!< Event Mask on line 7 */
AnnaBridge 157:e7ca05fa8600 1411 #define EXTI_EMR_EM8_Pos (8U)
AnnaBridge 157:e7ca05fa8600 1412 #define EXTI_EMR_EM8_Msk (0x1U << EXTI_EMR_EM8_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 1413 #define EXTI_EMR_EM8 EXTI_EMR_EM8_Msk /*!< Event Mask on line 8 */
AnnaBridge 157:e7ca05fa8600 1414 #define EXTI_EMR_EM9_Pos (9U)
AnnaBridge 157:e7ca05fa8600 1415 #define EXTI_EMR_EM9_Msk (0x1U << EXTI_EMR_EM9_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 1416 #define EXTI_EMR_EM9 EXTI_EMR_EM9_Msk /*!< Event Mask on line 9 */
AnnaBridge 157:e7ca05fa8600 1417 #define EXTI_EMR_EM10_Pos (10U)
AnnaBridge 157:e7ca05fa8600 1418 #define EXTI_EMR_EM10_Msk (0x1U << EXTI_EMR_EM10_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 1419 #define EXTI_EMR_EM10 EXTI_EMR_EM10_Msk /*!< Event Mask on line 10 */
AnnaBridge 157:e7ca05fa8600 1420 #define EXTI_EMR_EM11_Pos (11U)
AnnaBridge 157:e7ca05fa8600 1421 #define EXTI_EMR_EM11_Msk (0x1U << EXTI_EMR_EM11_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 1422 #define EXTI_EMR_EM11 EXTI_EMR_EM11_Msk /*!< Event Mask on line 11 */
AnnaBridge 157:e7ca05fa8600 1423 #define EXTI_EMR_EM12_Pos (12U)
AnnaBridge 157:e7ca05fa8600 1424 #define EXTI_EMR_EM12_Msk (0x1U << EXTI_EMR_EM12_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 1425 #define EXTI_EMR_EM12 EXTI_EMR_EM12_Msk /*!< Event Mask on line 12 */
AnnaBridge 157:e7ca05fa8600 1426 #define EXTI_EMR_EM13_Pos (13U)
AnnaBridge 157:e7ca05fa8600 1427 #define EXTI_EMR_EM13_Msk (0x1U << EXTI_EMR_EM13_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 1428 #define EXTI_EMR_EM13 EXTI_EMR_EM13_Msk /*!< Event Mask on line 13 */
AnnaBridge 157:e7ca05fa8600 1429 #define EXTI_EMR_EM14_Pos (14U)
AnnaBridge 157:e7ca05fa8600 1430 #define EXTI_EMR_EM14_Msk (0x1U << EXTI_EMR_EM14_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 1431 #define EXTI_EMR_EM14 EXTI_EMR_EM14_Msk /*!< Event Mask on line 14 */
AnnaBridge 157:e7ca05fa8600 1432 #define EXTI_EMR_EM15_Pos (15U)
AnnaBridge 157:e7ca05fa8600 1433 #define EXTI_EMR_EM15_Msk (0x1U << EXTI_EMR_EM15_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 1434 #define EXTI_EMR_EM15 EXTI_EMR_EM15_Msk /*!< Event Mask on line 15 */
AnnaBridge 157:e7ca05fa8600 1435 #define EXTI_EMR_EM16_Pos (16U)
AnnaBridge 157:e7ca05fa8600 1436 #define EXTI_EMR_EM16_Msk (0x1U << EXTI_EMR_EM16_Pos) /*!< 0x00010000 */
AnnaBridge 157:e7ca05fa8600 1437 #define EXTI_EMR_EM16 EXTI_EMR_EM16_Msk /*!< Event Mask on line 16 */
AnnaBridge 157:e7ca05fa8600 1438 #define EXTI_EMR_EM17_Pos (17U)
AnnaBridge 157:e7ca05fa8600 1439 #define EXTI_EMR_EM17_Msk (0x1U << EXTI_EMR_EM17_Pos) /*!< 0x00020000 */
AnnaBridge 157:e7ca05fa8600 1440 #define EXTI_EMR_EM17 EXTI_EMR_EM17_Msk /*!< Event Mask on line 17 */
AnnaBridge 157:e7ca05fa8600 1441 #define EXTI_EMR_EM18_Pos (18U)
AnnaBridge 157:e7ca05fa8600 1442 #define EXTI_EMR_EM18_Msk (0x1U << EXTI_EMR_EM18_Pos) /*!< 0x00040000 */
AnnaBridge 157:e7ca05fa8600 1443 #define EXTI_EMR_EM18 EXTI_EMR_EM18_Msk /*!< Event Mask on line 18 */
AnnaBridge 157:e7ca05fa8600 1444 #define EXTI_EMR_EM19_Pos (19U)
AnnaBridge 157:e7ca05fa8600 1445 #define EXTI_EMR_EM19_Msk (0x1U << EXTI_EMR_EM19_Pos) /*!< 0x00080000 */
AnnaBridge 157:e7ca05fa8600 1446 #define EXTI_EMR_EM19 EXTI_EMR_EM19_Msk /*!< Event Mask on line 19 */
AnnaBridge 157:e7ca05fa8600 1447 #define EXTI_EMR_EM20_Pos (20U)
AnnaBridge 157:e7ca05fa8600 1448 #define EXTI_EMR_EM20_Msk (0x1U << EXTI_EMR_EM20_Pos) /*!< 0x00100000 */
AnnaBridge 157:e7ca05fa8600 1449 #define EXTI_EMR_EM20 EXTI_EMR_EM20_Msk /*!< Event Mask on line 20 */
AnnaBridge 157:e7ca05fa8600 1450 #define EXTI_EMR_EM21_Pos (21U)
AnnaBridge 157:e7ca05fa8600 1451 #define EXTI_EMR_EM21_Msk (0x1U << EXTI_EMR_EM21_Pos) /*!< 0x00200000 */
AnnaBridge 157:e7ca05fa8600 1452 #define EXTI_EMR_EM21 EXTI_EMR_EM21_Msk /*!< Event Mask on line 21 */
AnnaBridge 157:e7ca05fa8600 1453 #define EXTI_EMR_EM22_Pos (22U)
AnnaBridge 157:e7ca05fa8600 1454 #define EXTI_EMR_EM22_Msk (0x1U << EXTI_EMR_EM22_Pos) /*!< 0x00400000 */
AnnaBridge 157:e7ca05fa8600 1455 #define EXTI_EMR_EM22 EXTI_EMR_EM22_Msk /*!< Event Mask on line 22 */
AnnaBridge 157:e7ca05fa8600 1456 #define EXTI_EMR_EM23_Pos (23U)
AnnaBridge 157:e7ca05fa8600 1457 #define EXTI_EMR_EM23_Msk (0x1U << EXTI_EMR_EM23_Pos) /*!< 0x00800000 */
AnnaBridge 157:e7ca05fa8600 1458 #define EXTI_EMR_EM23 EXTI_EMR_EM23_Msk /*!< Event Mask on line 23 */
AnnaBridge 157:e7ca05fa8600 1459 #define EXTI_EMR_EM25_Pos (25U)
AnnaBridge 157:e7ca05fa8600 1460 #define EXTI_EMR_EM25_Msk (0x1U << EXTI_EMR_EM25_Pos) /*!< 0x02000000 */
AnnaBridge 157:e7ca05fa8600 1461 #define EXTI_EMR_EM25 EXTI_EMR_EM25_Msk /*!< Event Mask on line 25 */
AnnaBridge 157:e7ca05fa8600 1462 #define EXTI_EMR_EM26_Pos (26U)
AnnaBridge 157:e7ca05fa8600 1463 #define EXTI_EMR_EM26_Msk (0x1U << EXTI_EMR_EM26_Pos) /*!< 0x04000000 */
AnnaBridge 157:e7ca05fa8600 1464 #define EXTI_EMR_EM26 EXTI_EMR_EM26_Msk /*!< Event Mask on line 26 */
AnnaBridge 157:e7ca05fa8600 1465 #define EXTI_EMR_EM28_Pos (28U)
AnnaBridge 157:e7ca05fa8600 1466 #define EXTI_EMR_EM28_Msk (0x1U << EXTI_EMR_EM28_Pos) /*!< 0x10000000 */
AnnaBridge 157:e7ca05fa8600 1467 #define EXTI_EMR_EM28 EXTI_EMR_EM28_Msk /*!< Event Mask on line 28 */
AnnaBridge 157:e7ca05fa8600 1468 #define EXTI_EMR_EM29_Pos (29U)
AnnaBridge 157:e7ca05fa8600 1469 #define EXTI_EMR_EM29_Msk (0x1U << EXTI_EMR_EM29_Pos) /*!< 0x20000000 */
AnnaBridge 157:e7ca05fa8600 1470 #define EXTI_EMR_EM29 EXTI_EMR_EM29_Msk /*!< Event Mask on line 29 */
AnnaBridge 157:e7ca05fa8600 1471
AnnaBridge 157:e7ca05fa8600 1472 /******************* Bit definition for EXTI_RTSR register ******************/
AnnaBridge 157:e7ca05fa8600 1473 #define EXTI_RTSR_RT0_Pos (0U)
AnnaBridge 157:e7ca05fa8600 1474 #define EXTI_RTSR_RT0_Msk (0x1U << EXTI_RTSR_RT0_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 1475 #define EXTI_RTSR_RT0 EXTI_RTSR_RT0_Msk /*!< Rising trigger event configuration bit of line 0 */
AnnaBridge 157:e7ca05fa8600 1476 #define EXTI_RTSR_RT1_Pos (1U)
AnnaBridge 157:e7ca05fa8600 1477 #define EXTI_RTSR_RT1_Msk (0x1U << EXTI_RTSR_RT1_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 1478 #define EXTI_RTSR_RT1 EXTI_RTSR_RT1_Msk /*!< Rising trigger event configuration bit of line 1 */
AnnaBridge 157:e7ca05fa8600 1479 #define EXTI_RTSR_RT2_Pos (2U)
AnnaBridge 157:e7ca05fa8600 1480 #define EXTI_RTSR_RT2_Msk (0x1U << EXTI_RTSR_RT2_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 1481 #define EXTI_RTSR_RT2 EXTI_RTSR_RT2_Msk /*!< Rising trigger event configuration bit of line 2 */
AnnaBridge 157:e7ca05fa8600 1482 #define EXTI_RTSR_RT3_Pos (3U)
AnnaBridge 157:e7ca05fa8600 1483 #define EXTI_RTSR_RT3_Msk (0x1U << EXTI_RTSR_RT3_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 1484 #define EXTI_RTSR_RT3 EXTI_RTSR_RT3_Msk /*!< Rising trigger event configuration bit of line 3 */
AnnaBridge 157:e7ca05fa8600 1485 #define EXTI_RTSR_RT4_Pos (4U)
AnnaBridge 157:e7ca05fa8600 1486 #define EXTI_RTSR_RT4_Msk (0x1U << EXTI_RTSR_RT4_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 1487 #define EXTI_RTSR_RT4 EXTI_RTSR_RT4_Msk /*!< Rising trigger event configuration bit of line 4 */
AnnaBridge 157:e7ca05fa8600 1488 #define EXTI_RTSR_RT5_Pos (5U)
AnnaBridge 157:e7ca05fa8600 1489 #define EXTI_RTSR_RT5_Msk (0x1U << EXTI_RTSR_RT5_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 1490 #define EXTI_RTSR_RT5 EXTI_RTSR_RT5_Msk /*!< Rising trigger event configuration bit of line 5 */
AnnaBridge 157:e7ca05fa8600 1491 #define EXTI_RTSR_RT6_Pos (6U)
AnnaBridge 157:e7ca05fa8600 1492 #define EXTI_RTSR_RT6_Msk (0x1U << EXTI_RTSR_RT6_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 1493 #define EXTI_RTSR_RT6 EXTI_RTSR_RT6_Msk /*!< Rising trigger event configuration bit of line 6 */
AnnaBridge 157:e7ca05fa8600 1494 #define EXTI_RTSR_RT7_Pos (7U)
AnnaBridge 157:e7ca05fa8600 1495 #define EXTI_RTSR_RT7_Msk (0x1U << EXTI_RTSR_RT7_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 1496 #define EXTI_RTSR_RT7 EXTI_RTSR_RT7_Msk /*!< Rising trigger event configuration bit of line 7 */
AnnaBridge 157:e7ca05fa8600 1497 #define EXTI_RTSR_RT8_Pos (8U)
AnnaBridge 157:e7ca05fa8600 1498 #define EXTI_RTSR_RT8_Msk (0x1U << EXTI_RTSR_RT8_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 1499 #define EXTI_RTSR_RT8 EXTI_RTSR_RT8_Msk /*!< Rising trigger event configuration bit of line 8 */
AnnaBridge 157:e7ca05fa8600 1500 #define EXTI_RTSR_RT9_Pos (9U)
AnnaBridge 157:e7ca05fa8600 1501 #define EXTI_RTSR_RT9_Msk (0x1U << EXTI_RTSR_RT9_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 1502 #define EXTI_RTSR_RT9 EXTI_RTSR_RT9_Msk /*!< Rising trigger event configuration bit of line 9 */
AnnaBridge 157:e7ca05fa8600 1503 #define EXTI_RTSR_RT10_Pos (10U)
AnnaBridge 157:e7ca05fa8600 1504 #define EXTI_RTSR_RT10_Msk (0x1U << EXTI_RTSR_RT10_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 1505 #define EXTI_RTSR_RT10 EXTI_RTSR_RT10_Msk /*!< Rising trigger event configuration bit of line 10 */
AnnaBridge 157:e7ca05fa8600 1506 #define EXTI_RTSR_RT11_Pos (11U)
AnnaBridge 157:e7ca05fa8600 1507 #define EXTI_RTSR_RT11_Msk (0x1U << EXTI_RTSR_RT11_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 1508 #define EXTI_RTSR_RT11 EXTI_RTSR_RT11_Msk /*!< Rising trigger event configuration bit of line 11 */
AnnaBridge 157:e7ca05fa8600 1509 #define EXTI_RTSR_RT12_Pos (12U)
AnnaBridge 157:e7ca05fa8600 1510 #define EXTI_RTSR_RT12_Msk (0x1U << EXTI_RTSR_RT12_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 1511 #define EXTI_RTSR_RT12 EXTI_RTSR_RT12_Msk /*!< Rising trigger event configuration bit of line 12 */
AnnaBridge 157:e7ca05fa8600 1512 #define EXTI_RTSR_RT13_Pos (13U)
AnnaBridge 157:e7ca05fa8600 1513 #define EXTI_RTSR_RT13_Msk (0x1U << EXTI_RTSR_RT13_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 1514 #define EXTI_RTSR_RT13 EXTI_RTSR_RT13_Msk /*!< Rising trigger event configuration bit of line 13 */
AnnaBridge 157:e7ca05fa8600 1515 #define EXTI_RTSR_RT14_Pos (14U)
AnnaBridge 157:e7ca05fa8600 1516 #define EXTI_RTSR_RT14_Msk (0x1U << EXTI_RTSR_RT14_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 1517 #define EXTI_RTSR_RT14 EXTI_RTSR_RT14_Msk /*!< Rising trigger event configuration bit of line 14 */
AnnaBridge 157:e7ca05fa8600 1518 #define EXTI_RTSR_RT15_Pos (15U)
AnnaBridge 157:e7ca05fa8600 1519 #define EXTI_RTSR_RT15_Msk (0x1U << EXTI_RTSR_RT15_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 1520 #define EXTI_RTSR_RT15 EXTI_RTSR_RT15_Msk /*!< Rising trigger event configuration bit of line 15 */
AnnaBridge 157:e7ca05fa8600 1521 #define EXTI_RTSR_RT16_Pos (16U)
AnnaBridge 157:e7ca05fa8600 1522 #define EXTI_RTSR_RT16_Msk (0x1U << EXTI_RTSR_RT16_Pos) /*!< 0x00010000 */
AnnaBridge 157:e7ca05fa8600 1523 #define EXTI_RTSR_RT16 EXTI_RTSR_RT16_Msk /*!< Rising trigger event configuration bit of line 16 */
AnnaBridge 157:e7ca05fa8600 1524 #define EXTI_RTSR_RT17_Pos (17U)
AnnaBridge 157:e7ca05fa8600 1525 #define EXTI_RTSR_RT17_Msk (0x1U << EXTI_RTSR_RT17_Pos) /*!< 0x00020000 */
AnnaBridge 157:e7ca05fa8600 1526 #define EXTI_RTSR_RT17 EXTI_RTSR_RT17_Msk /*!< Rising trigger event configuration bit of line 17 */
AnnaBridge 157:e7ca05fa8600 1527 #define EXTI_RTSR_RT19_Pos (19U)
AnnaBridge 157:e7ca05fa8600 1528 #define EXTI_RTSR_RT19_Msk (0x1U << EXTI_RTSR_RT19_Pos) /*!< 0x00080000 */
AnnaBridge 157:e7ca05fa8600 1529 #define EXTI_RTSR_RT19 EXTI_RTSR_RT19_Msk /*!< Rising trigger event configuration bit of line 19 */
AnnaBridge 157:e7ca05fa8600 1530 #define EXTI_RTSR_RT20_Pos (20U)
AnnaBridge 157:e7ca05fa8600 1531 #define EXTI_RTSR_RT20_Msk (0x1U << EXTI_RTSR_RT20_Pos) /*!< 0x00100000 */
AnnaBridge 157:e7ca05fa8600 1532 #define EXTI_RTSR_RT20 EXTI_RTSR_RT20_Msk /*!< Rising trigger event configuration bit of line 20 */
AnnaBridge 157:e7ca05fa8600 1533 #define EXTI_RTSR_RT21_Pos (21U)
AnnaBridge 157:e7ca05fa8600 1534 #define EXTI_RTSR_RT21_Msk (0x1U << EXTI_RTSR_RT21_Pos) /*!< 0x00200000 */
AnnaBridge 157:e7ca05fa8600 1535 #define EXTI_RTSR_RT21 EXTI_RTSR_RT21_Msk /*!< Rising trigger event configuration bit of line 21 */
AnnaBridge 157:e7ca05fa8600 1536 #define EXTI_RTSR_RT22_Pos (22U)
AnnaBridge 157:e7ca05fa8600 1537 #define EXTI_RTSR_RT22_Msk (0x1U << EXTI_RTSR_RT22_Pos) /*!< 0x00400000 */
AnnaBridge 157:e7ca05fa8600 1538 #define EXTI_RTSR_RT22 EXTI_RTSR_RT22_Msk /*!< Rising trigger event configuration bit of line 22 */
AnnaBridge 157:e7ca05fa8600 1539
AnnaBridge 157:e7ca05fa8600 1540 /* Legacy defines */
AnnaBridge 157:e7ca05fa8600 1541 #define EXTI_RTSR_TR0 EXTI_RTSR_RT0
AnnaBridge 157:e7ca05fa8600 1542 #define EXTI_RTSR_TR1 EXTI_RTSR_RT1
AnnaBridge 157:e7ca05fa8600 1543 #define EXTI_RTSR_TR2 EXTI_RTSR_RT2
AnnaBridge 157:e7ca05fa8600 1544 #define EXTI_RTSR_TR3 EXTI_RTSR_RT3
AnnaBridge 157:e7ca05fa8600 1545 #define EXTI_RTSR_TR4 EXTI_RTSR_RT4
AnnaBridge 157:e7ca05fa8600 1546 #define EXTI_RTSR_TR5 EXTI_RTSR_RT5
AnnaBridge 157:e7ca05fa8600 1547 #define EXTI_RTSR_TR6 EXTI_RTSR_RT6
AnnaBridge 157:e7ca05fa8600 1548 #define EXTI_RTSR_TR7 EXTI_RTSR_RT7
AnnaBridge 157:e7ca05fa8600 1549 #define EXTI_RTSR_TR8 EXTI_RTSR_RT8
AnnaBridge 157:e7ca05fa8600 1550 #define EXTI_RTSR_TR9 EXTI_RTSR_RT9
AnnaBridge 157:e7ca05fa8600 1551 #define EXTI_RTSR_TR10 EXTI_RTSR_RT10
AnnaBridge 157:e7ca05fa8600 1552 #define EXTI_RTSR_TR11 EXTI_RTSR_RT11
AnnaBridge 157:e7ca05fa8600 1553 #define EXTI_RTSR_TR12 EXTI_RTSR_RT12
AnnaBridge 157:e7ca05fa8600 1554 #define EXTI_RTSR_TR13 EXTI_RTSR_RT13
AnnaBridge 157:e7ca05fa8600 1555 #define EXTI_RTSR_TR14 EXTI_RTSR_RT14
AnnaBridge 157:e7ca05fa8600 1556 #define EXTI_RTSR_TR15 EXTI_RTSR_RT15
AnnaBridge 157:e7ca05fa8600 1557 #define EXTI_RTSR_TR16 EXTI_RTSR_RT16
AnnaBridge 157:e7ca05fa8600 1558 #define EXTI_RTSR_TR17 EXTI_RTSR_RT17
AnnaBridge 157:e7ca05fa8600 1559 #define EXTI_RTSR_TR19 EXTI_RTSR_RT19
AnnaBridge 157:e7ca05fa8600 1560 #define EXTI_RTSR_TR20 EXTI_RTSR_RT20
AnnaBridge 157:e7ca05fa8600 1561 #define EXTI_RTSR_TR21 EXTI_RTSR_RT21
AnnaBridge 157:e7ca05fa8600 1562 #define EXTI_RTSR_TR22 EXTI_RTSR_RT22
AnnaBridge 157:e7ca05fa8600 1563
AnnaBridge 157:e7ca05fa8600 1564 /******************* Bit definition for EXTI_FTSR register *******************/
AnnaBridge 157:e7ca05fa8600 1565 #define EXTI_FTSR_FT0_Pos (0U)
AnnaBridge 157:e7ca05fa8600 1566 #define EXTI_FTSR_FT0_Msk (0x1U << EXTI_FTSR_FT0_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 1567 #define EXTI_FTSR_FT0 EXTI_FTSR_FT0_Msk /*!< Falling trigger event configuration bit of line 0 */
AnnaBridge 157:e7ca05fa8600 1568 #define EXTI_FTSR_FT1_Pos (1U)
AnnaBridge 157:e7ca05fa8600 1569 #define EXTI_FTSR_FT1_Msk (0x1U << EXTI_FTSR_FT1_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 1570 #define EXTI_FTSR_FT1 EXTI_FTSR_FT1_Msk /*!< Falling trigger event configuration bit of line 1 */
AnnaBridge 157:e7ca05fa8600 1571 #define EXTI_FTSR_FT2_Pos (2U)
AnnaBridge 157:e7ca05fa8600 1572 #define EXTI_FTSR_FT2_Msk (0x1U << EXTI_FTSR_FT2_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 1573 #define EXTI_FTSR_FT2 EXTI_FTSR_FT2_Msk /*!< Falling trigger event configuration bit of line 2 */
AnnaBridge 157:e7ca05fa8600 1574 #define EXTI_FTSR_FT3_Pos (3U)
AnnaBridge 157:e7ca05fa8600 1575 #define EXTI_FTSR_FT3_Msk (0x1U << EXTI_FTSR_FT3_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 1576 #define EXTI_FTSR_FT3 EXTI_FTSR_FT3_Msk /*!< Falling trigger event configuration bit of line 3 */
AnnaBridge 157:e7ca05fa8600 1577 #define EXTI_FTSR_FT4_Pos (4U)
AnnaBridge 157:e7ca05fa8600 1578 #define EXTI_FTSR_FT4_Msk (0x1U << EXTI_FTSR_FT4_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 1579 #define EXTI_FTSR_FT4 EXTI_FTSR_FT4_Msk /*!< Falling trigger event configuration bit of line 4 */
AnnaBridge 157:e7ca05fa8600 1580 #define EXTI_FTSR_FT5_Pos (5U)
AnnaBridge 157:e7ca05fa8600 1581 #define EXTI_FTSR_FT5_Msk (0x1U << EXTI_FTSR_FT5_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 1582 #define EXTI_FTSR_FT5 EXTI_FTSR_FT5_Msk /*!< Falling trigger event configuration bit of line 5 */
AnnaBridge 157:e7ca05fa8600 1583 #define EXTI_FTSR_FT6_Pos (6U)
AnnaBridge 157:e7ca05fa8600 1584 #define EXTI_FTSR_FT6_Msk (0x1U << EXTI_FTSR_FT6_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 1585 #define EXTI_FTSR_FT6 EXTI_FTSR_FT6_Msk /*!< Falling trigger event configuration bit of line 6 */
AnnaBridge 157:e7ca05fa8600 1586 #define EXTI_FTSR_FT7_Pos (7U)
AnnaBridge 157:e7ca05fa8600 1587 #define EXTI_FTSR_FT7_Msk (0x1U << EXTI_FTSR_FT7_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 1588 #define EXTI_FTSR_FT7 EXTI_FTSR_FT7_Msk /*!< Falling trigger event configuration bit of line 7 */
AnnaBridge 157:e7ca05fa8600 1589 #define EXTI_FTSR_FT8_Pos (8U)
AnnaBridge 157:e7ca05fa8600 1590 #define EXTI_FTSR_FT8_Msk (0x1U << EXTI_FTSR_FT8_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 1591 #define EXTI_FTSR_FT8 EXTI_FTSR_FT8_Msk /*!< Falling trigger event configuration bit of line 8 */
AnnaBridge 157:e7ca05fa8600 1592 #define EXTI_FTSR_FT9_Pos (9U)
AnnaBridge 157:e7ca05fa8600 1593 #define EXTI_FTSR_FT9_Msk (0x1U << EXTI_FTSR_FT9_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 1594 #define EXTI_FTSR_FT9 EXTI_FTSR_FT9_Msk /*!< Falling trigger event configuration bit of line 9 */
AnnaBridge 157:e7ca05fa8600 1595 #define EXTI_FTSR_FT10_Pos (10U)
AnnaBridge 157:e7ca05fa8600 1596 #define EXTI_FTSR_FT10_Msk (0x1U << EXTI_FTSR_FT10_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 1597 #define EXTI_FTSR_FT10 EXTI_FTSR_FT10_Msk /*!< Falling trigger event configuration bit of line 10 */
AnnaBridge 157:e7ca05fa8600 1598 #define EXTI_FTSR_FT11_Pos (11U)
AnnaBridge 157:e7ca05fa8600 1599 #define EXTI_FTSR_FT11_Msk (0x1U << EXTI_FTSR_FT11_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 1600 #define EXTI_FTSR_FT11 EXTI_FTSR_FT11_Msk /*!< Falling trigger event configuration bit of line 11 */
AnnaBridge 157:e7ca05fa8600 1601 #define EXTI_FTSR_FT12_Pos (12U)
AnnaBridge 157:e7ca05fa8600 1602 #define EXTI_FTSR_FT12_Msk (0x1U << EXTI_FTSR_FT12_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 1603 #define EXTI_FTSR_FT12 EXTI_FTSR_FT12_Msk /*!< Falling trigger event configuration bit of line 12 */
AnnaBridge 157:e7ca05fa8600 1604 #define EXTI_FTSR_FT13_Pos (13U)
AnnaBridge 157:e7ca05fa8600 1605 #define EXTI_FTSR_FT13_Msk (0x1U << EXTI_FTSR_FT13_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 1606 #define EXTI_FTSR_FT13 EXTI_FTSR_FT13_Msk /*!< Falling trigger event configuration bit of line 13 */
AnnaBridge 157:e7ca05fa8600 1607 #define EXTI_FTSR_FT14_Pos (14U)
AnnaBridge 157:e7ca05fa8600 1608 #define EXTI_FTSR_FT14_Msk (0x1U << EXTI_FTSR_FT14_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 1609 #define EXTI_FTSR_FT14 EXTI_FTSR_FT14_Msk /*!< Falling trigger event configuration bit of line 14 */
AnnaBridge 157:e7ca05fa8600 1610 #define EXTI_FTSR_FT15_Pos (15U)
AnnaBridge 157:e7ca05fa8600 1611 #define EXTI_FTSR_FT15_Msk (0x1U << EXTI_FTSR_FT15_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 1612 #define EXTI_FTSR_FT15 EXTI_FTSR_FT15_Msk /*!< Falling trigger event configuration bit of line 15 */
AnnaBridge 157:e7ca05fa8600 1613 #define EXTI_FTSR_FT16_Pos (16U)
AnnaBridge 157:e7ca05fa8600 1614 #define EXTI_FTSR_FT16_Msk (0x1U << EXTI_FTSR_FT16_Pos) /*!< 0x00010000 */
AnnaBridge 157:e7ca05fa8600 1615 #define EXTI_FTSR_FT16 EXTI_FTSR_FT16_Msk /*!< Falling trigger event configuration bit of line 16 */
AnnaBridge 157:e7ca05fa8600 1616 #define EXTI_FTSR_FT17_Pos (17U)
AnnaBridge 157:e7ca05fa8600 1617 #define EXTI_FTSR_FT17_Msk (0x1U << EXTI_FTSR_FT17_Pos) /*!< 0x00020000 */
AnnaBridge 157:e7ca05fa8600 1618 #define EXTI_FTSR_FT17 EXTI_FTSR_FT17_Msk /*!< Falling trigger event configuration bit of line 17 */
AnnaBridge 157:e7ca05fa8600 1619 #define EXTI_FTSR_FT19_Pos (19U)
AnnaBridge 157:e7ca05fa8600 1620 #define EXTI_FTSR_FT19_Msk (0x1U << EXTI_FTSR_FT19_Pos) /*!< 0x00080000 */
AnnaBridge 157:e7ca05fa8600 1621 #define EXTI_FTSR_FT19 EXTI_FTSR_FT19_Msk /*!< Falling trigger event configuration bit of line 19 */
AnnaBridge 157:e7ca05fa8600 1622 #define EXTI_FTSR_FT20_Pos (20U)
AnnaBridge 157:e7ca05fa8600 1623 #define EXTI_FTSR_FT20_Msk (0x1U << EXTI_FTSR_FT20_Pos) /*!< 0x00100000 */
AnnaBridge 157:e7ca05fa8600 1624 #define EXTI_FTSR_FT20 EXTI_FTSR_FT20_Msk /*!< Falling trigger event configuration bit of line 20 */
AnnaBridge 157:e7ca05fa8600 1625 #define EXTI_FTSR_FT21_Pos (21U)
AnnaBridge 157:e7ca05fa8600 1626 #define EXTI_FTSR_FT21_Msk (0x1U << EXTI_FTSR_FT21_Pos) /*!< 0x00200000 */
AnnaBridge 157:e7ca05fa8600 1627 #define EXTI_FTSR_FT21 EXTI_FTSR_FT21_Msk /*!< Falling trigger event configuration bit of line 21 */
AnnaBridge 157:e7ca05fa8600 1628 #define EXTI_FTSR_FT22_Pos (22U)
AnnaBridge 157:e7ca05fa8600 1629 #define EXTI_FTSR_FT22_Msk (0x1U << EXTI_FTSR_FT22_Pos) /*!< 0x00400000 */
AnnaBridge 157:e7ca05fa8600 1630 #define EXTI_FTSR_FT22 EXTI_FTSR_FT22_Msk /*!< Falling trigger event configuration bit of line 22 */
AnnaBridge 157:e7ca05fa8600 1631
AnnaBridge 157:e7ca05fa8600 1632 /* Legacy defines */
AnnaBridge 157:e7ca05fa8600 1633 #define EXTI_FTSR_TR0 EXTI_FTSR_FT0
AnnaBridge 157:e7ca05fa8600 1634 #define EXTI_FTSR_TR1 EXTI_FTSR_FT1
AnnaBridge 157:e7ca05fa8600 1635 #define EXTI_FTSR_TR2 EXTI_FTSR_FT2
AnnaBridge 157:e7ca05fa8600 1636 #define EXTI_FTSR_TR3 EXTI_FTSR_FT3
AnnaBridge 157:e7ca05fa8600 1637 #define EXTI_FTSR_TR4 EXTI_FTSR_FT4
AnnaBridge 157:e7ca05fa8600 1638 #define EXTI_FTSR_TR5 EXTI_FTSR_FT5
AnnaBridge 157:e7ca05fa8600 1639 #define EXTI_FTSR_TR6 EXTI_FTSR_FT6
AnnaBridge 157:e7ca05fa8600 1640 #define EXTI_FTSR_TR7 EXTI_FTSR_FT7
AnnaBridge 157:e7ca05fa8600 1641 #define EXTI_FTSR_TR8 EXTI_FTSR_FT8
AnnaBridge 157:e7ca05fa8600 1642 #define EXTI_FTSR_TR9 EXTI_FTSR_FT9
AnnaBridge 157:e7ca05fa8600 1643 #define EXTI_FTSR_TR10 EXTI_FTSR_FT10
AnnaBridge 157:e7ca05fa8600 1644 #define EXTI_FTSR_TR11 EXTI_FTSR_FT11
AnnaBridge 157:e7ca05fa8600 1645 #define EXTI_FTSR_TR12 EXTI_FTSR_FT12
AnnaBridge 157:e7ca05fa8600 1646 #define EXTI_FTSR_TR13 EXTI_FTSR_FT13
AnnaBridge 157:e7ca05fa8600 1647 #define EXTI_FTSR_TR14 EXTI_FTSR_FT14
AnnaBridge 157:e7ca05fa8600 1648 #define EXTI_FTSR_TR15 EXTI_FTSR_FT15
AnnaBridge 157:e7ca05fa8600 1649 #define EXTI_FTSR_TR16 EXTI_FTSR_FT16
AnnaBridge 157:e7ca05fa8600 1650 #define EXTI_FTSR_TR17 EXTI_FTSR_FT17
AnnaBridge 157:e7ca05fa8600 1651 #define EXTI_FTSR_TR19 EXTI_FTSR_FT19
AnnaBridge 157:e7ca05fa8600 1652 #define EXTI_FTSR_TR20 EXTI_FTSR_FT20
AnnaBridge 157:e7ca05fa8600 1653 #define EXTI_FTSR_TR21 EXTI_FTSR_FT21
AnnaBridge 157:e7ca05fa8600 1654 #define EXTI_FTSR_TR22 EXTI_FTSR_FT22
AnnaBridge 157:e7ca05fa8600 1655
AnnaBridge 157:e7ca05fa8600 1656 /******************* Bit definition for EXTI_SWIER register *******************/
AnnaBridge 157:e7ca05fa8600 1657 #define EXTI_SWIER_SWI0_Pos (0U)
AnnaBridge 157:e7ca05fa8600 1658 #define EXTI_SWIER_SWI0_Msk (0x1U << EXTI_SWIER_SWI0_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 1659 #define EXTI_SWIER_SWI0 EXTI_SWIER_SWI0_Msk /*!< Software Interrupt on line 0 */
AnnaBridge 157:e7ca05fa8600 1660 #define EXTI_SWIER_SWI1_Pos (1U)
AnnaBridge 157:e7ca05fa8600 1661 #define EXTI_SWIER_SWI1_Msk (0x1U << EXTI_SWIER_SWI1_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 1662 #define EXTI_SWIER_SWI1 EXTI_SWIER_SWI1_Msk /*!< Software Interrupt on line 1 */
AnnaBridge 157:e7ca05fa8600 1663 #define EXTI_SWIER_SWI2_Pos (2U)
AnnaBridge 157:e7ca05fa8600 1664 #define EXTI_SWIER_SWI2_Msk (0x1U << EXTI_SWIER_SWI2_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 1665 #define EXTI_SWIER_SWI2 EXTI_SWIER_SWI2_Msk /*!< Software Interrupt on line 2 */
AnnaBridge 157:e7ca05fa8600 1666 #define EXTI_SWIER_SWI3_Pos (3U)
AnnaBridge 157:e7ca05fa8600 1667 #define EXTI_SWIER_SWI3_Msk (0x1U << EXTI_SWIER_SWI3_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 1668 #define EXTI_SWIER_SWI3 EXTI_SWIER_SWI3_Msk /*!< Software Interrupt on line 3 */
AnnaBridge 157:e7ca05fa8600 1669 #define EXTI_SWIER_SWI4_Pos (4U)
AnnaBridge 157:e7ca05fa8600 1670 #define EXTI_SWIER_SWI4_Msk (0x1U << EXTI_SWIER_SWI4_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 1671 #define EXTI_SWIER_SWI4 EXTI_SWIER_SWI4_Msk /*!< Software Interrupt on line 4 */
AnnaBridge 157:e7ca05fa8600 1672 #define EXTI_SWIER_SWI5_Pos (5U)
AnnaBridge 157:e7ca05fa8600 1673 #define EXTI_SWIER_SWI5_Msk (0x1U << EXTI_SWIER_SWI5_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 1674 #define EXTI_SWIER_SWI5 EXTI_SWIER_SWI5_Msk /*!< Software Interrupt on line 5 */
AnnaBridge 157:e7ca05fa8600 1675 #define EXTI_SWIER_SWI6_Pos (6U)
AnnaBridge 157:e7ca05fa8600 1676 #define EXTI_SWIER_SWI6_Msk (0x1U << EXTI_SWIER_SWI6_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 1677 #define EXTI_SWIER_SWI6 EXTI_SWIER_SWI6_Msk /*!< Software Interrupt on line 6 */
AnnaBridge 157:e7ca05fa8600 1678 #define EXTI_SWIER_SWI7_Pos (7U)
AnnaBridge 157:e7ca05fa8600 1679 #define EXTI_SWIER_SWI7_Msk (0x1U << EXTI_SWIER_SWI7_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 1680 #define EXTI_SWIER_SWI7 EXTI_SWIER_SWI7_Msk /*!< Software Interrupt on line 7 */
AnnaBridge 157:e7ca05fa8600 1681 #define EXTI_SWIER_SWI8_Pos (8U)
AnnaBridge 157:e7ca05fa8600 1682 #define EXTI_SWIER_SWI8_Msk (0x1U << EXTI_SWIER_SWI8_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 1683 #define EXTI_SWIER_SWI8 EXTI_SWIER_SWI8_Msk /*!< Software Interrupt on line 8 */
AnnaBridge 157:e7ca05fa8600 1684 #define EXTI_SWIER_SWI9_Pos (9U)
AnnaBridge 157:e7ca05fa8600 1685 #define EXTI_SWIER_SWI9_Msk (0x1U << EXTI_SWIER_SWI9_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 1686 #define EXTI_SWIER_SWI9 EXTI_SWIER_SWI9_Msk /*!< Software Interrupt on line 9 */
AnnaBridge 157:e7ca05fa8600 1687 #define EXTI_SWIER_SWI10_Pos (10U)
AnnaBridge 157:e7ca05fa8600 1688 #define EXTI_SWIER_SWI10_Msk (0x1U << EXTI_SWIER_SWI10_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 1689 #define EXTI_SWIER_SWI10 EXTI_SWIER_SWI10_Msk /*!< Software Interrupt on line 10 */
AnnaBridge 157:e7ca05fa8600 1690 #define EXTI_SWIER_SWI11_Pos (11U)
AnnaBridge 157:e7ca05fa8600 1691 #define EXTI_SWIER_SWI11_Msk (0x1U << EXTI_SWIER_SWI11_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 1692 #define EXTI_SWIER_SWI11 EXTI_SWIER_SWI11_Msk /*!< Software Interrupt on line 11 */
AnnaBridge 157:e7ca05fa8600 1693 #define EXTI_SWIER_SWI12_Pos (12U)
AnnaBridge 157:e7ca05fa8600 1694 #define EXTI_SWIER_SWI12_Msk (0x1U << EXTI_SWIER_SWI12_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 1695 #define EXTI_SWIER_SWI12 EXTI_SWIER_SWI12_Msk /*!< Software Interrupt on line 12 */
AnnaBridge 157:e7ca05fa8600 1696 #define EXTI_SWIER_SWI13_Pos (13U)
AnnaBridge 157:e7ca05fa8600 1697 #define EXTI_SWIER_SWI13_Msk (0x1U << EXTI_SWIER_SWI13_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 1698 #define EXTI_SWIER_SWI13 EXTI_SWIER_SWI13_Msk /*!< Software Interrupt on line 13 */
AnnaBridge 157:e7ca05fa8600 1699 #define EXTI_SWIER_SWI14_Pos (14U)
AnnaBridge 157:e7ca05fa8600 1700 #define EXTI_SWIER_SWI14_Msk (0x1U << EXTI_SWIER_SWI14_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 1701 #define EXTI_SWIER_SWI14 EXTI_SWIER_SWI14_Msk /*!< Software Interrupt on line 14 */
AnnaBridge 157:e7ca05fa8600 1702 #define EXTI_SWIER_SWI15_Pos (15U)
AnnaBridge 157:e7ca05fa8600 1703 #define EXTI_SWIER_SWI15_Msk (0x1U << EXTI_SWIER_SWI15_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 1704 #define EXTI_SWIER_SWI15 EXTI_SWIER_SWI15_Msk /*!< Software Interrupt on line 15 */
AnnaBridge 157:e7ca05fa8600 1705 #define EXTI_SWIER_SWI16_Pos (16U)
AnnaBridge 157:e7ca05fa8600 1706 #define EXTI_SWIER_SWI16_Msk (0x1U << EXTI_SWIER_SWI16_Pos) /*!< 0x00010000 */
AnnaBridge 157:e7ca05fa8600 1707 #define EXTI_SWIER_SWI16 EXTI_SWIER_SWI16_Msk /*!< Software Interrupt on line 16 */
AnnaBridge 157:e7ca05fa8600 1708 #define EXTI_SWIER_SWI17_Pos (17U)
AnnaBridge 157:e7ca05fa8600 1709 #define EXTI_SWIER_SWI17_Msk (0x1U << EXTI_SWIER_SWI17_Pos) /*!< 0x00020000 */
AnnaBridge 157:e7ca05fa8600 1710 #define EXTI_SWIER_SWI17 EXTI_SWIER_SWI17_Msk /*!< Software Interrupt on line 17 */
AnnaBridge 157:e7ca05fa8600 1711 #define EXTI_SWIER_SWI19_Pos (19U)
AnnaBridge 157:e7ca05fa8600 1712 #define EXTI_SWIER_SWI19_Msk (0x1U << EXTI_SWIER_SWI19_Pos) /*!< 0x00080000 */
AnnaBridge 157:e7ca05fa8600 1713 #define EXTI_SWIER_SWI19 EXTI_SWIER_SWI19_Msk /*!< Software Interrupt on line 19 */
AnnaBridge 157:e7ca05fa8600 1714 #define EXTI_SWIER_SWI20_Pos (20U)
AnnaBridge 157:e7ca05fa8600 1715 #define EXTI_SWIER_SWI20_Msk (0x1U << EXTI_SWIER_SWI20_Pos) /*!< 0x00100000 */
AnnaBridge 157:e7ca05fa8600 1716 #define EXTI_SWIER_SWI20 EXTI_SWIER_SWI20_Msk /*!< Software Interrupt on line 20 */
AnnaBridge 157:e7ca05fa8600 1717 #define EXTI_SWIER_SWI21_Pos (21U)
AnnaBridge 157:e7ca05fa8600 1718 #define EXTI_SWIER_SWI21_Msk (0x1U << EXTI_SWIER_SWI21_Pos) /*!< 0x00200000 */
AnnaBridge 157:e7ca05fa8600 1719 #define EXTI_SWIER_SWI21 EXTI_SWIER_SWI21_Msk /*!< Software Interrupt on line 21 */
AnnaBridge 157:e7ca05fa8600 1720 #define EXTI_SWIER_SWI22_Pos (22U)
AnnaBridge 157:e7ca05fa8600 1721 #define EXTI_SWIER_SWI22_Msk (0x1U << EXTI_SWIER_SWI22_Pos) /*!< 0x00400000 */
AnnaBridge 157:e7ca05fa8600 1722 #define EXTI_SWIER_SWI22 EXTI_SWIER_SWI22_Msk /*!< Software Interrupt on line 22 */
AnnaBridge 157:e7ca05fa8600 1723
AnnaBridge 157:e7ca05fa8600 1724 /* Legacy defines */
AnnaBridge 157:e7ca05fa8600 1725 #define EXTI_SWIER_SWIER0 EXTI_SWIER_SWI0
AnnaBridge 157:e7ca05fa8600 1726 #define EXTI_SWIER_SWIER1 EXTI_SWIER_SWI1
AnnaBridge 157:e7ca05fa8600 1727 #define EXTI_SWIER_SWIER2 EXTI_SWIER_SWI2
AnnaBridge 157:e7ca05fa8600 1728 #define EXTI_SWIER_SWIER3 EXTI_SWIER_SWI3
AnnaBridge 157:e7ca05fa8600 1729 #define EXTI_SWIER_SWIER4 EXTI_SWIER_SWI4
AnnaBridge 157:e7ca05fa8600 1730 #define EXTI_SWIER_SWIER5 EXTI_SWIER_SWI5
AnnaBridge 157:e7ca05fa8600 1731 #define EXTI_SWIER_SWIER6 EXTI_SWIER_SWI6
AnnaBridge 157:e7ca05fa8600 1732 #define EXTI_SWIER_SWIER7 EXTI_SWIER_SWI7
AnnaBridge 157:e7ca05fa8600 1733 #define EXTI_SWIER_SWIER8 EXTI_SWIER_SWI8
AnnaBridge 157:e7ca05fa8600 1734 #define EXTI_SWIER_SWIER9 EXTI_SWIER_SWI9
AnnaBridge 157:e7ca05fa8600 1735 #define EXTI_SWIER_SWIER10 EXTI_SWIER_SWI10
AnnaBridge 157:e7ca05fa8600 1736 #define EXTI_SWIER_SWIER11 EXTI_SWIER_SWI11
AnnaBridge 157:e7ca05fa8600 1737 #define EXTI_SWIER_SWIER12 EXTI_SWIER_SWI12
AnnaBridge 157:e7ca05fa8600 1738 #define EXTI_SWIER_SWIER13 EXTI_SWIER_SWI13
AnnaBridge 157:e7ca05fa8600 1739 #define EXTI_SWIER_SWIER14 EXTI_SWIER_SWI14
AnnaBridge 157:e7ca05fa8600 1740 #define EXTI_SWIER_SWIER15 EXTI_SWIER_SWI15
AnnaBridge 157:e7ca05fa8600 1741 #define EXTI_SWIER_SWIER16 EXTI_SWIER_SWI16
AnnaBridge 157:e7ca05fa8600 1742 #define EXTI_SWIER_SWIER17 EXTI_SWIER_SWI17
AnnaBridge 157:e7ca05fa8600 1743 #define EXTI_SWIER_SWIER19 EXTI_SWIER_SWI19
AnnaBridge 157:e7ca05fa8600 1744 #define EXTI_SWIER_SWIER20 EXTI_SWIER_SWI20
AnnaBridge 157:e7ca05fa8600 1745 #define EXTI_SWIER_SWIER21 EXTI_SWIER_SWI21
AnnaBridge 157:e7ca05fa8600 1746 #define EXTI_SWIER_SWIER22 EXTI_SWIER_SWI22
AnnaBridge 157:e7ca05fa8600 1747
AnnaBridge 157:e7ca05fa8600 1748 /****************** Bit definition for EXTI_PR register *********************/
AnnaBridge 157:e7ca05fa8600 1749 #define EXTI_PR_PIF0_Pos (0U)
AnnaBridge 157:e7ca05fa8600 1750 #define EXTI_PR_PIF0_Msk (0x1U << EXTI_PR_PIF0_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 1751 #define EXTI_PR_PIF0 EXTI_PR_PIF0_Msk /*!< Pending bit 0 */
AnnaBridge 157:e7ca05fa8600 1752 #define EXTI_PR_PIF1_Pos (1U)
AnnaBridge 157:e7ca05fa8600 1753 #define EXTI_PR_PIF1_Msk (0x1U << EXTI_PR_PIF1_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 1754 #define EXTI_PR_PIF1 EXTI_PR_PIF1_Msk /*!< Pending bit 1 */
AnnaBridge 157:e7ca05fa8600 1755 #define EXTI_PR_PIF2_Pos (2U)
AnnaBridge 157:e7ca05fa8600 1756 #define EXTI_PR_PIF2_Msk (0x1U << EXTI_PR_PIF2_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 1757 #define EXTI_PR_PIF2 EXTI_PR_PIF2_Msk /*!< Pending bit 2 */
AnnaBridge 157:e7ca05fa8600 1758 #define EXTI_PR_PIF3_Pos (3U)
AnnaBridge 157:e7ca05fa8600 1759 #define EXTI_PR_PIF3_Msk (0x1U << EXTI_PR_PIF3_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 1760 #define EXTI_PR_PIF3 EXTI_PR_PIF3_Msk /*!< Pending bit 3 */
AnnaBridge 157:e7ca05fa8600 1761 #define EXTI_PR_PIF4_Pos (4U)
AnnaBridge 157:e7ca05fa8600 1762 #define EXTI_PR_PIF4_Msk (0x1U << EXTI_PR_PIF4_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 1763 #define EXTI_PR_PIF4 EXTI_PR_PIF4_Msk /*!< Pending bit 4 */
AnnaBridge 157:e7ca05fa8600 1764 #define EXTI_PR_PIF5_Pos (5U)
AnnaBridge 157:e7ca05fa8600 1765 #define EXTI_PR_PIF5_Msk (0x1U << EXTI_PR_PIF5_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 1766 #define EXTI_PR_PIF5 EXTI_PR_PIF5_Msk /*!< Pending bit 5 */
AnnaBridge 157:e7ca05fa8600 1767 #define EXTI_PR_PIF6_Pos (6U)
AnnaBridge 157:e7ca05fa8600 1768 #define EXTI_PR_PIF6_Msk (0x1U << EXTI_PR_PIF6_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 1769 #define EXTI_PR_PIF6 EXTI_PR_PIF6_Msk /*!< Pending bit 6 */
AnnaBridge 157:e7ca05fa8600 1770 #define EXTI_PR_PIF7_Pos (7U)
AnnaBridge 157:e7ca05fa8600 1771 #define EXTI_PR_PIF7_Msk (0x1U << EXTI_PR_PIF7_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 1772 #define EXTI_PR_PIF7 EXTI_PR_PIF7_Msk /*!< Pending bit 7 */
AnnaBridge 157:e7ca05fa8600 1773 #define EXTI_PR_PIF8_Pos (8U)
AnnaBridge 157:e7ca05fa8600 1774 #define EXTI_PR_PIF8_Msk (0x1U << EXTI_PR_PIF8_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 1775 #define EXTI_PR_PIF8 EXTI_PR_PIF8_Msk /*!< Pending bit 8 */
AnnaBridge 157:e7ca05fa8600 1776 #define EXTI_PR_PIF9_Pos (9U)
AnnaBridge 157:e7ca05fa8600 1777 #define EXTI_PR_PIF9_Msk (0x1U << EXTI_PR_PIF9_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 1778 #define EXTI_PR_PIF9 EXTI_PR_PIF9_Msk /*!< Pending bit 9 */
AnnaBridge 157:e7ca05fa8600 1779 #define EXTI_PR_PIF10_Pos (10U)
AnnaBridge 157:e7ca05fa8600 1780 #define EXTI_PR_PIF10_Msk (0x1U << EXTI_PR_PIF10_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 1781 #define EXTI_PR_PIF10 EXTI_PR_PIF10_Msk /*!< Pending bit 10 */
AnnaBridge 157:e7ca05fa8600 1782 #define EXTI_PR_PIF11_Pos (11U)
AnnaBridge 157:e7ca05fa8600 1783 #define EXTI_PR_PIF11_Msk (0x1U << EXTI_PR_PIF11_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 1784 #define EXTI_PR_PIF11 EXTI_PR_PIF11_Msk /*!< Pending bit 11 */
AnnaBridge 157:e7ca05fa8600 1785 #define EXTI_PR_PIF12_Pos (12U)
AnnaBridge 157:e7ca05fa8600 1786 #define EXTI_PR_PIF12_Msk (0x1U << EXTI_PR_PIF12_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 1787 #define EXTI_PR_PIF12 EXTI_PR_PIF12_Msk /*!< Pending bit 12 */
AnnaBridge 157:e7ca05fa8600 1788 #define EXTI_PR_PIF13_Pos (13U)
AnnaBridge 157:e7ca05fa8600 1789 #define EXTI_PR_PIF13_Msk (0x1U << EXTI_PR_PIF13_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 1790 #define EXTI_PR_PIF13 EXTI_PR_PIF13_Msk /*!< Pending bit 13 */
AnnaBridge 157:e7ca05fa8600 1791 #define EXTI_PR_PIF14_Pos (14U)
AnnaBridge 157:e7ca05fa8600 1792 #define EXTI_PR_PIF14_Msk (0x1U << EXTI_PR_PIF14_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 1793 #define EXTI_PR_PIF14 EXTI_PR_PIF14_Msk /*!< Pending bit 14 */
AnnaBridge 157:e7ca05fa8600 1794 #define EXTI_PR_PIF15_Pos (15U)
AnnaBridge 157:e7ca05fa8600 1795 #define EXTI_PR_PIF15_Msk (0x1U << EXTI_PR_PIF15_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 1796 #define EXTI_PR_PIF15 EXTI_PR_PIF15_Msk /*!< Pending bit 15 */
AnnaBridge 157:e7ca05fa8600 1797 #define EXTI_PR_PIF16_Pos (16U)
AnnaBridge 157:e7ca05fa8600 1798 #define EXTI_PR_PIF16_Msk (0x1U << EXTI_PR_PIF16_Pos) /*!< 0x00010000 */
AnnaBridge 157:e7ca05fa8600 1799 #define EXTI_PR_PIF16 EXTI_PR_PIF16_Msk /*!< Pending bit 16 */
AnnaBridge 157:e7ca05fa8600 1800 #define EXTI_PR_PIF17_Pos (17U)
AnnaBridge 157:e7ca05fa8600 1801 #define EXTI_PR_PIF17_Msk (0x1U << EXTI_PR_PIF17_Pos) /*!< 0x00020000 */
AnnaBridge 157:e7ca05fa8600 1802 #define EXTI_PR_PIF17 EXTI_PR_PIF17_Msk /*!< Pending bit 17 */
AnnaBridge 157:e7ca05fa8600 1803 #define EXTI_PR_PIF19_Pos (19U)
AnnaBridge 157:e7ca05fa8600 1804 #define EXTI_PR_PIF19_Msk (0x1U << EXTI_PR_PIF19_Pos) /*!< 0x00080000 */
AnnaBridge 157:e7ca05fa8600 1805 #define EXTI_PR_PIF19 EXTI_PR_PIF19_Msk /*!< Pending bit 19 */
AnnaBridge 157:e7ca05fa8600 1806 #define EXTI_PR_PIF20_Pos (20U)
AnnaBridge 157:e7ca05fa8600 1807 #define EXTI_PR_PIF20_Msk (0x1U << EXTI_PR_PIF20_Pos) /*!< 0x00100000 */
AnnaBridge 157:e7ca05fa8600 1808 #define EXTI_PR_PIF20 EXTI_PR_PIF20_Msk /*!< Pending bit 20 */
AnnaBridge 157:e7ca05fa8600 1809 #define EXTI_PR_PIF21_Pos (21U)
AnnaBridge 157:e7ca05fa8600 1810 #define EXTI_PR_PIF21_Msk (0x1U << EXTI_PR_PIF21_Pos) /*!< 0x00200000 */
AnnaBridge 157:e7ca05fa8600 1811 #define EXTI_PR_PIF21 EXTI_PR_PIF21_Msk /*!< Pending bit 21 */
AnnaBridge 157:e7ca05fa8600 1812 #define EXTI_PR_PIF22_Pos (22U)
AnnaBridge 157:e7ca05fa8600 1813 #define EXTI_PR_PIF22_Msk (0x1U << EXTI_PR_PIF22_Pos) /*!< 0x00400000 */
AnnaBridge 157:e7ca05fa8600 1814 #define EXTI_PR_PIF22 EXTI_PR_PIF22_Msk /*!< Pending bit 22 */
AnnaBridge 157:e7ca05fa8600 1815
AnnaBridge 157:e7ca05fa8600 1816 /* Legacy defines */
AnnaBridge 157:e7ca05fa8600 1817 #define EXTI_PR_PR0 EXTI_PR_PIF0
AnnaBridge 157:e7ca05fa8600 1818 #define EXTI_PR_PR1 EXTI_PR_PIF1
AnnaBridge 157:e7ca05fa8600 1819 #define EXTI_PR_PR2 EXTI_PR_PIF2
AnnaBridge 157:e7ca05fa8600 1820 #define EXTI_PR_PR3 EXTI_PR_PIF3
AnnaBridge 157:e7ca05fa8600 1821 #define EXTI_PR_PR4 EXTI_PR_PIF4
AnnaBridge 157:e7ca05fa8600 1822 #define EXTI_PR_PR5 EXTI_PR_PIF5
AnnaBridge 157:e7ca05fa8600 1823 #define EXTI_PR_PR6 EXTI_PR_PIF6
AnnaBridge 157:e7ca05fa8600 1824 #define EXTI_PR_PR7 EXTI_PR_PIF7
AnnaBridge 157:e7ca05fa8600 1825 #define EXTI_PR_PR8 EXTI_PR_PIF8
AnnaBridge 157:e7ca05fa8600 1826 #define EXTI_PR_PR9 EXTI_PR_PIF9
AnnaBridge 157:e7ca05fa8600 1827 #define EXTI_PR_PR10 EXTI_PR_PIF10
AnnaBridge 157:e7ca05fa8600 1828 #define EXTI_PR_PR11 EXTI_PR_PIF11
AnnaBridge 157:e7ca05fa8600 1829 #define EXTI_PR_PR12 EXTI_PR_PIF12
AnnaBridge 157:e7ca05fa8600 1830 #define EXTI_PR_PR13 EXTI_PR_PIF13
AnnaBridge 157:e7ca05fa8600 1831 #define EXTI_PR_PR14 EXTI_PR_PIF14
AnnaBridge 157:e7ca05fa8600 1832 #define EXTI_PR_PR15 EXTI_PR_PIF15
AnnaBridge 157:e7ca05fa8600 1833 #define EXTI_PR_PR16 EXTI_PR_PIF16
AnnaBridge 157:e7ca05fa8600 1834 #define EXTI_PR_PR17 EXTI_PR_PIF17
AnnaBridge 157:e7ca05fa8600 1835 #define EXTI_PR_PR19 EXTI_PR_PIF19
AnnaBridge 157:e7ca05fa8600 1836 #define EXTI_PR_PR20 EXTI_PR_PIF20
AnnaBridge 157:e7ca05fa8600 1837 #define EXTI_PR_PR21 EXTI_PR_PIF21
AnnaBridge 157:e7ca05fa8600 1838 #define EXTI_PR_PR22 EXTI_PR_PIF22
AnnaBridge 157:e7ca05fa8600 1839
AnnaBridge 157:e7ca05fa8600 1840 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 1841 /* */
AnnaBridge 157:e7ca05fa8600 1842 /* FLASH and Option Bytes Registers */
AnnaBridge 157:e7ca05fa8600 1843 /* */
AnnaBridge 157:e7ca05fa8600 1844 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 1845
AnnaBridge 157:e7ca05fa8600 1846 /******************* Bit definition for FLASH_ACR register ******************/
AnnaBridge 157:e7ca05fa8600 1847 #define FLASH_ACR_LATENCY_Pos (0U)
AnnaBridge 157:e7ca05fa8600 1848 #define FLASH_ACR_LATENCY_Msk (0x1U << FLASH_ACR_LATENCY_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 1849 #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk /*!< LATENCY bit (Latency) */
AnnaBridge 157:e7ca05fa8600 1850 #define FLASH_ACR_PRFTEN_Pos (1U)
AnnaBridge 157:e7ca05fa8600 1851 #define FLASH_ACR_PRFTEN_Msk (0x1U << FLASH_ACR_PRFTEN_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 1852 #define FLASH_ACR_PRFTEN FLASH_ACR_PRFTEN_Msk /*!< Prefetch Buffer Enable */
AnnaBridge 157:e7ca05fa8600 1853 #define FLASH_ACR_SLEEP_PD_Pos (3U)
AnnaBridge 157:e7ca05fa8600 1854 #define FLASH_ACR_SLEEP_PD_Msk (0x1U << FLASH_ACR_SLEEP_PD_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 1855 #define FLASH_ACR_SLEEP_PD FLASH_ACR_SLEEP_PD_Msk /*!< Flash mode during sleep mode */
AnnaBridge 157:e7ca05fa8600 1856 #define FLASH_ACR_RUN_PD_Pos (4U)
AnnaBridge 157:e7ca05fa8600 1857 #define FLASH_ACR_RUN_PD_Msk (0x1U << FLASH_ACR_RUN_PD_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 1858 #define FLASH_ACR_RUN_PD FLASH_ACR_RUN_PD_Msk /*!< Flash mode during RUN mode */
AnnaBridge 157:e7ca05fa8600 1859 #define FLASH_ACR_DISAB_BUF_Pos (5U)
AnnaBridge 157:e7ca05fa8600 1860 #define FLASH_ACR_DISAB_BUF_Msk (0x1U << FLASH_ACR_DISAB_BUF_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 1861 #define FLASH_ACR_DISAB_BUF FLASH_ACR_DISAB_BUF_Msk /*!< Disable Buffer */
AnnaBridge 157:e7ca05fa8600 1862 #define FLASH_ACR_PRE_READ_Pos (6U)
AnnaBridge 157:e7ca05fa8600 1863 #define FLASH_ACR_PRE_READ_Msk (0x1U << FLASH_ACR_PRE_READ_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 1864 #define FLASH_ACR_PRE_READ FLASH_ACR_PRE_READ_Msk /*!< Pre-read data address */
AnnaBridge 157:e7ca05fa8600 1865
AnnaBridge 157:e7ca05fa8600 1866 /******************* Bit definition for FLASH_PECR register ******************/
AnnaBridge 157:e7ca05fa8600 1867 #define FLASH_PECR_PELOCK_Pos (0U)
AnnaBridge 157:e7ca05fa8600 1868 #define FLASH_PECR_PELOCK_Msk (0x1U << FLASH_PECR_PELOCK_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 1869 #define FLASH_PECR_PELOCK FLASH_PECR_PELOCK_Msk /*!< FLASH_PECR and Flash data Lock */
AnnaBridge 157:e7ca05fa8600 1870 #define FLASH_PECR_PRGLOCK_Pos (1U)
AnnaBridge 157:e7ca05fa8600 1871 #define FLASH_PECR_PRGLOCK_Msk (0x1U << FLASH_PECR_PRGLOCK_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 1872 #define FLASH_PECR_PRGLOCK FLASH_PECR_PRGLOCK_Msk /*!< Program matrix Lock */
AnnaBridge 157:e7ca05fa8600 1873 #define FLASH_PECR_OPTLOCK_Pos (2U)
AnnaBridge 157:e7ca05fa8600 1874 #define FLASH_PECR_OPTLOCK_Msk (0x1U << FLASH_PECR_OPTLOCK_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 1875 #define FLASH_PECR_OPTLOCK FLASH_PECR_OPTLOCK_Msk /*!< Option byte matrix Lock */
AnnaBridge 157:e7ca05fa8600 1876 #define FLASH_PECR_PROG_Pos (3U)
AnnaBridge 157:e7ca05fa8600 1877 #define FLASH_PECR_PROG_Msk (0x1U << FLASH_PECR_PROG_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 1878 #define FLASH_PECR_PROG FLASH_PECR_PROG_Msk /*!< Program matrix selection */
AnnaBridge 157:e7ca05fa8600 1879 #define FLASH_PECR_DATA_Pos (4U)
AnnaBridge 157:e7ca05fa8600 1880 #define FLASH_PECR_DATA_Msk (0x1U << FLASH_PECR_DATA_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 1881 #define FLASH_PECR_DATA FLASH_PECR_DATA_Msk /*!< Data matrix selection */
AnnaBridge 157:e7ca05fa8600 1882 #define FLASH_PECR_FIX_Pos (8U)
AnnaBridge 157:e7ca05fa8600 1883 #define FLASH_PECR_FIX_Msk (0x1U << FLASH_PECR_FIX_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 1884 #define FLASH_PECR_FIX FLASH_PECR_FIX_Msk /*!< Fixed Time Data write for Word/Half Word/Byte programming */
AnnaBridge 157:e7ca05fa8600 1885 #define FLASH_PECR_ERASE_Pos (9U)
AnnaBridge 157:e7ca05fa8600 1886 #define FLASH_PECR_ERASE_Msk (0x1U << FLASH_PECR_ERASE_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 1887 #define FLASH_PECR_ERASE FLASH_PECR_ERASE_Msk /*!< Page erasing mode */
AnnaBridge 157:e7ca05fa8600 1888 #define FLASH_PECR_FPRG_Pos (10U)
AnnaBridge 157:e7ca05fa8600 1889 #define FLASH_PECR_FPRG_Msk (0x1U << FLASH_PECR_FPRG_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 1890 #define FLASH_PECR_FPRG FLASH_PECR_FPRG_Msk /*!< Fast Page/Half Page programming mode */
AnnaBridge 157:e7ca05fa8600 1891 #define FLASH_PECR_EOPIE_Pos (16U)
AnnaBridge 157:e7ca05fa8600 1892 #define FLASH_PECR_EOPIE_Msk (0x1U << FLASH_PECR_EOPIE_Pos) /*!< 0x00010000 */
AnnaBridge 157:e7ca05fa8600 1893 #define FLASH_PECR_EOPIE FLASH_PECR_EOPIE_Msk /*!< End of programming interrupt */
AnnaBridge 157:e7ca05fa8600 1894 #define FLASH_PECR_ERRIE_Pos (17U)
AnnaBridge 157:e7ca05fa8600 1895 #define FLASH_PECR_ERRIE_Msk (0x1U << FLASH_PECR_ERRIE_Pos) /*!< 0x00020000 */
AnnaBridge 157:e7ca05fa8600 1896 #define FLASH_PECR_ERRIE FLASH_PECR_ERRIE_Msk /*!< Error interrupt */
AnnaBridge 157:e7ca05fa8600 1897 #define FLASH_PECR_OBL_LAUNCH_Pos (18U)
AnnaBridge 157:e7ca05fa8600 1898 #define FLASH_PECR_OBL_LAUNCH_Msk (0x1U << FLASH_PECR_OBL_LAUNCH_Pos) /*!< 0x00040000 */
AnnaBridge 157:e7ca05fa8600 1899 #define FLASH_PECR_OBL_LAUNCH FLASH_PECR_OBL_LAUNCH_Msk /*!< Launch the option byte loading */
AnnaBridge 157:e7ca05fa8600 1900 #define FLASH_PECR_HALF_ARRAY_Pos (19U)
AnnaBridge 157:e7ca05fa8600 1901 #define FLASH_PECR_HALF_ARRAY_Msk (0x1U << FLASH_PECR_HALF_ARRAY_Pos) /*!< 0x00080000 */
AnnaBridge 157:e7ca05fa8600 1902 #define FLASH_PECR_HALF_ARRAY FLASH_PECR_HALF_ARRAY_Msk /*!< Half array mode */
AnnaBridge 157:e7ca05fa8600 1903
AnnaBridge 157:e7ca05fa8600 1904 /****************** Bit definition for FLASH_PDKEYR register ******************/
AnnaBridge 157:e7ca05fa8600 1905 #define FLASH_PDKEYR_PDKEYR_Pos (0U)
AnnaBridge 157:e7ca05fa8600 1906 #define FLASH_PDKEYR_PDKEYR_Msk (0xFFFFFFFFU << FLASH_PDKEYR_PDKEYR_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 157:e7ca05fa8600 1907 #define FLASH_PDKEYR_PDKEYR FLASH_PDKEYR_PDKEYR_Msk /*!< FLASH_PEC and data matrix Key */
AnnaBridge 157:e7ca05fa8600 1908
AnnaBridge 157:e7ca05fa8600 1909 /****************** Bit definition for FLASH_PEKEYR register ******************/
AnnaBridge 157:e7ca05fa8600 1910 #define FLASH_PEKEYR_PEKEYR_Pos (0U)
AnnaBridge 157:e7ca05fa8600 1911 #define FLASH_PEKEYR_PEKEYR_Msk (0xFFFFFFFFU << FLASH_PEKEYR_PEKEYR_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 157:e7ca05fa8600 1912 #define FLASH_PEKEYR_PEKEYR FLASH_PEKEYR_PEKEYR_Msk /*!< FLASH_PEC and data matrix Key */
AnnaBridge 157:e7ca05fa8600 1913
AnnaBridge 157:e7ca05fa8600 1914 /****************** Bit definition for FLASH_PRGKEYR register ******************/
AnnaBridge 157:e7ca05fa8600 1915 #define FLASH_PRGKEYR_PRGKEYR_Pos (0U)
AnnaBridge 157:e7ca05fa8600 1916 #define FLASH_PRGKEYR_PRGKEYR_Msk (0xFFFFFFFFU << FLASH_PRGKEYR_PRGKEYR_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 157:e7ca05fa8600 1917 #define FLASH_PRGKEYR_PRGKEYR FLASH_PRGKEYR_PRGKEYR_Msk /*!< Program matrix Key */
AnnaBridge 157:e7ca05fa8600 1918
AnnaBridge 157:e7ca05fa8600 1919 /****************** Bit definition for FLASH_OPTKEYR register ******************/
AnnaBridge 157:e7ca05fa8600 1920 #define FLASH_OPTKEYR_OPTKEYR_Pos (0U)
AnnaBridge 157:e7ca05fa8600 1921 #define FLASH_OPTKEYR_OPTKEYR_Msk (0xFFFFFFFFU << FLASH_OPTKEYR_OPTKEYR_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 157:e7ca05fa8600 1922 #define FLASH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk /*!< Option bytes matrix Key */
AnnaBridge 157:e7ca05fa8600 1923
AnnaBridge 157:e7ca05fa8600 1924 /****************** Bit definition for FLASH_SR register *******************/
AnnaBridge 157:e7ca05fa8600 1925 #define FLASH_SR_BSY_Pos (0U)
AnnaBridge 157:e7ca05fa8600 1926 #define FLASH_SR_BSY_Msk (0x1U << FLASH_SR_BSY_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 1927 #define FLASH_SR_BSY FLASH_SR_BSY_Msk /*!< Busy */
AnnaBridge 157:e7ca05fa8600 1928 #define FLASH_SR_EOP_Pos (1U)
AnnaBridge 157:e7ca05fa8600 1929 #define FLASH_SR_EOP_Msk (0x1U << FLASH_SR_EOP_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 1930 #define FLASH_SR_EOP FLASH_SR_EOP_Msk /*!< End Of Programming*/
AnnaBridge 157:e7ca05fa8600 1931 #define FLASH_SR_HVOFF_Pos (2U)
AnnaBridge 157:e7ca05fa8600 1932 #define FLASH_SR_HVOFF_Msk (0x1U << FLASH_SR_HVOFF_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 1933 #define FLASH_SR_HVOFF FLASH_SR_HVOFF_Msk /*!< End of high voltage */
AnnaBridge 157:e7ca05fa8600 1934 #define FLASH_SR_READY_Pos (3U)
AnnaBridge 157:e7ca05fa8600 1935 #define FLASH_SR_READY_Msk (0x1U << FLASH_SR_READY_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 1936 #define FLASH_SR_READY FLASH_SR_READY_Msk /*!< Flash ready after low power mode */
AnnaBridge 157:e7ca05fa8600 1937
AnnaBridge 157:e7ca05fa8600 1938 #define FLASH_SR_WRPERR_Pos (8U)
AnnaBridge 157:e7ca05fa8600 1939 #define FLASH_SR_WRPERR_Msk (0x1U << FLASH_SR_WRPERR_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 1940 #define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk /*!< Write protection error */
AnnaBridge 157:e7ca05fa8600 1941 #define FLASH_SR_PGAERR_Pos (9U)
AnnaBridge 157:e7ca05fa8600 1942 #define FLASH_SR_PGAERR_Msk (0x1U << FLASH_SR_PGAERR_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 1943 #define FLASH_SR_PGAERR FLASH_SR_PGAERR_Msk /*!< Programming Alignment Error */
AnnaBridge 157:e7ca05fa8600 1944 #define FLASH_SR_SIZERR_Pos (10U)
AnnaBridge 157:e7ca05fa8600 1945 #define FLASH_SR_SIZERR_Msk (0x1U << FLASH_SR_SIZERR_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 1946 #define FLASH_SR_SIZERR FLASH_SR_SIZERR_Msk /*!< Size error */
AnnaBridge 157:e7ca05fa8600 1947 #define FLASH_SR_OPTVERR_Pos (11U)
AnnaBridge 157:e7ca05fa8600 1948 #define FLASH_SR_OPTVERR_Msk (0x1U << FLASH_SR_OPTVERR_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 1949 #define FLASH_SR_OPTVERR FLASH_SR_OPTVERR_Msk /*!< Option Valid error */
AnnaBridge 157:e7ca05fa8600 1950 #define FLASH_SR_RDERR_Pos (13U)
AnnaBridge 157:e7ca05fa8600 1951 #define FLASH_SR_RDERR_Msk (0x1U << FLASH_SR_RDERR_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 1952 #define FLASH_SR_RDERR FLASH_SR_RDERR_Msk /*!< Read protected error */
AnnaBridge 157:e7ca05fa8600 1953 #define FLASH_SR_NOTZEROERR_Pos (16U)
AnnaBridge 157:e7ca05fa8600 1954 #define FLASH_SR_NOTZEROERR_Msk (0x1U << FLASH_SR_NOTZEROERR_Pos) /*!< 0x00010000 */
AnnaBridge 157:e7ca05fa8600 1955 #define FLASH_SR_NOTZEROERR FLASH_SR_NOTZEROERR_Msk /*!< Not Zero error */
AnnaBridge 157:e7ca05fa8600 1956 #define FLASH_SR_FWWERR_Pos (17U)
AnnaBridge 157:e7ca05fa8600 1957 #define FLASH_SR_FWWERR_Msk (0x1U << FLASH_SR_FWWERR_Pos) /*!< 0x00020000 */
AnnaBridge 157:e7ca05fa8600 1958 #define FLASH_SR_FWWERR FLASH_SR_FWWERR_Msk /*!< Write/Errase operation aborted */
AnnaBridge 157:e7ca05fa8600 1959
AnnaBridge 157:e7ca05fa8600 1960 /* Legacy defines */
AnnaBridge 157:e7ca05fa8600 1961 #define FLASH_SR_FWWER FLASH_SR_FWWERR
AnnaBridge 157:e7ca05fa8600 1962 #define FLASH_SR_ENHV FLASH_SR_HVOFF
AnnaBridge 157:e7ca05fa8600 1963 #define FLASH_SR_ENDHV FLASH_SR_HVOFF
AnnaBridge 157:e7ca05fa8600 1964
AnnaBridge 157:e7ca05fa8600 1965 /****************** Bit definition for FLASH_OPTR register *******************/
AnnaBridge 157:e7ca05fa8600 1966 #define FLASH_OPTR_RDPROT_Pos (0U)
AnnaBridge 157:e7ca05fa8600 1967 #define FLASH_OPTR_RDPROT_Msk (0xFFU << FLASH_OPTR_RDPROT_Pos) /*!< 0x000000FF */
AnnaBridge 157:e7ca05fa8600 1968 #define FLASH_OPTR_RDPROT FLASH_OPTR_RDPROT_Msk /*!< Read Protection */
AnnaBridge 157:e7ca05fa8600 1969 #define FLASH_OPTR_WPRMOD_Pos (8U)
AnnaBridge 157:e7ca05fa8600 1970 #define FLASH_OPTR_WPRMOD_Msk (0x1U << FLASH_OPTR_WPRMOD_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 1971 #define FLASH_OPTR_WPRMOD FLASH_OPTR_WPRMOD_Msk /*!< Selection of protection mode of WPR bits */
AnnaBridge 157:e7ca05fa8600 1972 #define FLASH_OPTR_BOR_LEV_Pos (16U)
AnnaBridge 157:e7ca05fa8600 1973 #define FLASH_OPTR_BOR_LEV_Msk (0xFU << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x000F0000 */
AnnaBridge 157:e7ca05fa8600 1974 #define FLASH_OPTR_BOR_LEV FLASH_OPTR_BOR_LEV_Msk /*!< BOR_LEV[3:0] Brown Out Reset Threshold Level*/
AnnaBridge 157:e7ca05fa8600 1975 #define FLASH_OPTR_IWDG_SW_Pos (20U)
AnnaBridge 157:e7ca05fa8600 1976 #define FLASH_OPTR_IWDG_SW_Msk (0x1U << FLASH_OPTR_IWDG_SW_Pos) /*!< 0x00100000 */
AnnaBridge 157:e7ca05fa8600 1977 #define FLASH_OPTR_IWDG_SW FLASH_OPTR_IWDG_SW_Msk /*!< IWDG_SW */
AnnaBridge 157:e7ca05fa8600 1978 #define FLASH_OPTR_nRST_STOP_Pos (21U)
AnnaBridge 157:e7ca05fa8600 1979 #define FLASH_OPTR_nRST_STOP_Msk (0x1U << FLASH_OPTR_nRST_STOP_Pos) /*!< 0x00200000 */
AnnaBridge 157:e7ca05fa8600 1980 #define FLASH_OPTR_nRST_STOP FLASH_OPTR_nRST_STOP_Msk /*!< nRST_STOP */
AnnaBridge 157:e7ca05fa8600 1981 #define FLASH_OPTR_nRST_STDBY_Pos (22U)
AnnaBridge 157:e7ca05fa8600 1982 #define FLASH_OPTR_nRST_STDBY_Msk (0x1U << FLASH_OPTR_nRST_STDBY_Pos) /*!< 0x00400000 */
AnnaBridge 157:e7ca05fa8600 1983 #define FLASH_OPTR_nRST_STDBY FLASH_OPTR_nRST_STDBY_Msk /*!< nRST_STDBY */
AnnaBridge 157:e7ca05fa8600 1984 #define FLASH_OPTR_USER_Pos (20U)
AnnaBridge 157:e7ca05fa8600 1985 #define FLASH_OPTR_USER_Msk (0x7U << FLASH_OPTR_USER_Pos) /*!< 0x00700000 */
AnnaBridge 157:e7ca05fa8600 1986 #define FLASH_OPTR_USER FLASH_OPTR_USER_Msk /*!< User Option Bytes */
AnnaBridge 157:e7ca05fa8600 1987 #define FLASH_OPTR_BOOT1_Pos (31U)
AnnaBridge 157:e7ca05fa8600 1988 #define FLASH_OPTR_BOOT1_Msk (0x1U << FLASH_OPTR_BOOT1_Pos) /*!< 0x80000000 */
AnnaBridge 157:e7ca05fa8600 1989 #define FLASH_OPTR_BOOT1 FLASH_OPTR_BOOT1_Msk /*!< BOOT1 */
AnnaBridge 157:e7ca05fa8600 1990
AnnaBridge 157:e7ca05fa8600 1991 /****************** Bit definition for FLASH_WRPR register ******************/
AnnaBridge 157:e7ca05fa8600 1992 #define FLASH_WRPR_WRP_Pos (0U)
AnnaBridge 157:e7ca05fa8600 1993 #define FLASH_WRPR_WRP_Msk (0xFFFFU << FLASH_WRPR_WRP_Pos) /*!< 0x0000FFFF */
AnnaBridge 157:e7ca05fa8600 1994 #define FLASH_WRPR_WRP FLASH_WRPR_WRP_Msk /*!< Write Protection bits */
AnnaBridge 157:e7ca05fa8600 1995
AnnaBridge 157:e7ca05fa8600 1996 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 1997 /* */
AnnaBridge 157:e7ca05fa8600 1998 /* General Purpose IOs (GPIO) */
AnnaBridge 157:e7ca05fa8600 1999 /* */
AnnaBridge 157:e7ca05fa8600 2000 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 2001 /******************* Bit definition for GPIO_MODER register *****************/
AnnaBridge 157:e7ca05fa8600 2002 #define GPIO_MODER_MODE0_Pos (0U)
AnnaBridge 157:e7ca05fa8600 2003 #define GPIO_MODER_MODE0_Msk (0x3U << GPIO_MODER_MODE0_Pos) /*!< 0x00000003 */
AnnaBridge 157:e7ca05fa8600 2004 #define GPIO_MODER_MODE0 GPIO_MODER_MODE0_Msk
AnnaBridge 157:e7ca05fa8600 2005 #define GPIO_MODER_MODE0_0 (0x1U << GPIO_MODER_MODE0_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 2006 #define GPIO_MODER_MODE0_1 (0x2U << GPIO_MODER_MODE0_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 2007 #define GPIO_MODER_MODE1_Pos (2U)
AnnaBridge 157:e7ca05fa8600 2008 #define GPIO_MODER_MODE1_Msk (0x3U << GPIO_MODER_MODE1_Pos) /*!< 0x0000000C */
AnnaBridge 157:e7ca05fa8600 2009 #define GPIO_MODER_MODE1 GPIO_MODER_MODE1_Msk
AnnaBridge 157:e7ca05fa8600 2010 #define GPIO_MODER_MODE1_0 (0x1U << GPIO_MODER_MODE1_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 2011 #define GPIO_MODER_MODE1_1 (0x2U << GPIO_MODER_MODE1_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 2012 #define GPIO_MODER_MODE2_Pos (4U)
AnnaBridge 157:e7ca05fa8600 2013 #define GPIO_MODER_MODE2_Msk (0x3U << GPIO_MODER_MODE2_Pos) /*!< 0x00000030 */
AnnaBridge 157:e7ca05fa8600 2014 #define GPIO_MODER_MODE2 GPIO_MODER_MODE2_Msk
AnnaBridge 157:e7ca05fa8600 2015 #define GPIO_MODER_MODE2_0 (0x1U << GPIO_MODER_MODE2_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 2016 #define GPIO_MODER_MODE2_1 (0x2U << GPIO_MODER_MODE2_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 2017 #define GPIO_MODER_MODE3_Pos (6U)
AnnaBridge 157:e7ca05fa8600 2018 #define GPIO_MODER_MODE3_Msk (0x3U << GPIO_MODER_MODE3_Pos) /*!< 0x000000C0 */
AnnaBridge 157:e7ca05fa8600 2019 #define GPIO_MODER_MODE3 GPIO_MODER_MODE3_Msk
AnnaBridge 157:e7ca05fa8600 2020 #define GPIO_MODER_MODE3_0 (0x1U << GPIO_MODER_MODE3_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 2021 #define GPIO_MODER_MODE3_1 (0x2U << GPIO_MODER_MODE3_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 2022 #define GPIO_MODER_MODE4_Pos (8U)
AnnaBridge 157:e7ca05fa8600 2023 #define GPIO_MODER_MODE4_Msk (0x3U << GPIO_MODER_MODE4_Pos) /*!< 0x00000300 */
AnnaBridge 157:e7ca05fa8600 2024 #define GPIO_MODER_MODE4 GPIO_MODER_MODE4_Msk
AnnaBridge 157:e7ca05fa8600 2025 #define GPIO_MODER_MODE4_0 (0x1U << GPIO_MODER_MODE4_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 2026 #define GPIO_MODER_MODE4_1 (0x2U << GPIO_MODER_MODE4_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 2027 #define GPIO_MODER_MODE5_Pos (10U)
AnnaBridge 157:e7ca05fa8600 2028 #define GPIO_MODER_MODE5_Msk (0x3U << GPIO_MODER_MODE5_Pos) /*!< 0x00000C00 */
AnnaBridge 157:e7ca05fa8600 2029 #define GPIO_MODER_MODE5 GPIO_MODER_MODE5_Msk
AnnaBridge 157:e7ca05fa8600 2030 #define GPIO_MODER_MODE5_0 (0x1U << GPIO_MODER_MODE5_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 2031 #define GPIO_MODER_MODE5_1 (0x2U << GPIO_MODER_MODE5_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 2032 #define GPIO_MODER_MODE6_Pos (12U)
AnnaBridge 157:e7ca05fa8600 2033 #define GPIO_MODER_MODE6_Msk (0x3U << GPIO_MODER_MODE6_Pos) /*!< 0x00003000 */
AnnaBridge 157:e7ca05fa8600 2034 #define GPIO_MODER_MODE6 GPIO_MODER_MODE6_Msk
AnnaBridge 157:e7ca05fa8600 2035 #define GPIO_MODER_MODE6_0 (0x1U << GPIO_MODER_MODE6_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 2036 #define GPIO_MODER_MODE6_1 (0x2U << GPIO_MODER_MODE6_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 2037 #define GPIO_MODER_MODE7_Pos (14U)
AnnaBridge 157:e7ca05fa8600 2038 #define GPIO_MODER_MODE7_Msk (0x3U << GPIO_MODER_MODE7_Pos) /*!< 0x0000C000 */
AnnaBridge 157:e7ca05fa8600 2039 #define GPIO_MODER_MODE7 GPIO_MODER_MODE7_Msk
AnnaBridge 157:e7ca05fa8600 2040 #define GPIO_MODER_MODE7_0 (0x1U << GPIO_MODER_MODE7_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 2041 #define GPIO_MODER_MODE7_1 (0x2U << GPIO_MODER_MODE7_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 2042 #define GPIO_MODER_MODE8_Pos (16U)
AnnaBridge 157:e7ca05fa8600 2043 #define GPIO_MODER_MODE8_Msk (0x3U << GPIO_MODER_MODE8_Pos) /*!< 0x00030000 */
AnnaBridge 157:e7ca05fa8600 2044 #define GPIO_MODER_MODE8 GPIO_MODER_MODE8_Msk
AnnaBridge 157:e7ca05fa8600 2045 #define GPIO_MODER_MODE8_0 (0x1U << GPIO_MODER_MODE8_Pos) /*!< 0x00010000 */
AnnaBridge 157:e7ca05fa8600 2046 #define GPIO_MODER_MODE8_1 (0x2U << GPIO_MODER_MODE8_Pos) /*!< 0x00020000 */
AnnaBridge 157:e7ca05fa8600 2047 #define GPIO_MODER_MODE9_Pos (18U)
AnnaBridge 157:e7ca05fa8600 2048 #define GPIO_MODER_MODE9_Msk (0x3U << GPIO_MODER_MODE9_Pos) /*!< 0x000C0000 */
AnnaBridge 157:e7ca05fa8600 2049 #define GPIO_MODER_MODE9 GPIO_MODER_MODE9_Msk
AnnaBridge 157:e7ca05fa8600 2050 #define GPIO_MODER_MODE9_0 (0x1U << GPIO_MODER_MODE9_Pos) /*!< 0x00040000 */
AnnaBridge 157:e7ca05fa8600 2051 #define GPIO_MODER_MODE9_1 (0x2U << GPIO_MODER_MODE9_Pos) /*!< 0x00080000 */
AnnaBridge 157:e7ca05fa8600 2052 #define GPIO_MODER_MODE10_Pos (20U)
AnnaBridge 157:e7ca05fa8600 2053 #define GPIO_MODER_MODE10_Msk (0x3U << GPIO_MODER_MODE10_Pos) /*!< 0x00300000 */
AnnaBridge 157:e7ca05fa8600 2054 #define GPIO_MODER_MODE10 GPIO_MODER_MODE10_Msk
AnnaBridge 157:e7ca05fa8600 2055 #define GPIO_MODER_MODE10_0 (0x1U << GPIO_MODER_MODE10_Pos) /*!< 0x00100000 */
AnnaBridge 157:e7ca05fa8600 2056 #define GPIO_MODER_MODE10_1 (0x2U << GPIO_MODER_MODE10_Pos) /*!< 0x00200000 */
AnnaBridge 157:e7ca05fa8600 2057 #define GPIO_MODER_MODE11_Pos (22U)
AnnaBridge 157:e7ca05fa8600 2058 #define GPIO_MODER_MODE11_Msk (0x3U << GPIO_MODER_MODE11_Pos) /*!< 0x00C00000 */
AnnaBridge 157:e7ca05fa8600 2059 #define GPIO_MODER_MODE11 GPIO_MODER_MODE11_Msk
AnnaBridge 157:e7ca05fa8600 2060 #define GPIO_MODER_MODE11_0 (0x1U << GPIO_MODER_MODE11_Pos) /*!< 0x00400000 */
AnnaBridge 157:e7ca05fa8600 2061 #define GPIO_MODER_MODE11_1 (0x2U << GPIO_MODER_MODE11_Pos) /*!< 0x00800000 */
AnnaBridge 157:e7ca05fa8600 2062 #define GPIO_MODER_MODE12_Pos (24U)
AnnaBridge 157:e7ca05fa8600 2063 #define GPIO_MODER_MODE12_Msk (0x3U << GPIO_MODER_MODE12_Pos) /*!< 0x03000000 */
AnnaBridge 157:e7ca05fa8600 2064 #define GPIO_MODER_MODE12 GPIO_MODER_MODE12_Msk
AnnaBridge 157:e7ca05fa8600 2065 #define GPIO_MODER_MODE12_0 (0x1U << GPIO_MODER_MODE12_Pos) /*!< 0x01000000 */
AnnaBridge 157:e7ca05fa8600 2066 #define GPIO_MODER_MODE12_1 (0x2U << GPIO_MODER_MODE12_Pos) /*!< 0x02000000 */
AnnaBridge 157:e7ca05fa8600 2067 #define GPIO_MODER_MODE13_Pos (26U)
AnnaBridge 157:e7ca05fa8600 2068 #define GPIO_MODER_MODE13_Msk (0x3U << GPIO_MODER_MODE13_Pos) /*!< 0x0C000000 */
AnnaBridge 157:e7ca05fa8600 2069 #define GPIO_MODER_MODE13 GPIO_MODER_MODE13_Msk
AnnaBridge 157:e7ca05fa8600 2070 #define GPIO_MODER_MODE13_0 (0x1U << GPIO_MODER_MODE13_Pos) /*!< 0x04000000 */
AnnaBridge 157:e7ca05fa8600 2071 #define GPIO_MODER_MODE13_1 (0x2U << GPIO_MODER_MODE13_Pos) /*!< 0x08000000 */
AnnaBridge 157:e7ca05fa8600 2072 #define GPIO_MODER_MODE14_Pos (28U)
AnnaBridge 157:e7ca05fa8600 2073 #define GPIO_MODER_MODE14_Msk (0x3U << GPIO_MODER_MODE14_Pos) /*!< 0x30000000 */
AnnaBridge 157:e7ca05fa8600 2074 #define GPIO_MODER_MODE14 GPIO_MODER_MODE14_Msk
AnnaBridge 157:e7ca05fa8600 2075 #define GPIO_MODER_MODE14_0 (0x1U << GPIO_MODER_MODE14_Pos) /*!< 0x10000000 */
AnnaBridge 157:e7ca05fa8600 2076 #define GPIO_MODER_MODE14_1 (0x2U << GPIO_MODER_MODE14_Pos) /*!< 0x20000000 */
AnnaBridge 157:e7ca05fa8600 2077 #define GPIO_MODER_MODE15_Pos (30U)
AnnaBridge 157:e7ca05fa8600 2078 #define GPIO_MODER_MODE15_Msk (0x3U << GPIO_MODER_MODE15_Pos) /*!< 0xC0000000 */
AnnaBridge 157:e7ca05fa8600 2079 #define GPIO_MODER_MODE15 GPIO_MODER_MODE15_Msk
AnnaBridge 157:e7ca05fa8600 2080 #define GPIO_MODER_MODE15_0 (0x1U << GPIO_MODER_MODE15_Pos) /*!< 0x40000000 */
AnnaBridge 157:e7ca05fa8600 2081 #define GPIO_MODER_MODE15_1 (0x2U << GPIO_MODER_MODE15_Pos) /*!< 0x80000000 */
AnnaBridge 157:e7ca05fa8600 2082
AnnaBridge 157:e7ca05fa8600 2083 /****************** Bit definition for GPIO_OTYPER register *****************/
AnnaBridge 157:e7ca05fa8600 2084 #define GPIO_OTYPER_OT_0 (0x00000001U)
AnnaBridge 157:e7ca05fa8600 2085 #define GPIO_OTYPER_OT_1 (0x00000002U)
AnnaBridge 157:e7ca05fa8600 2086 #define GPIO_OTYPER_OT_2 (0x00000004U)
AnnaBridge 157:e7ca05fa8600 2087 #define GPIO_OTYPER_OT_3 (0x00000008U)
AnnaBridge 157:e7ca05fa8600 2088 #define GPIO_OTYPER_OT_4 (0x00000010U)
AnnaBridge 157:e7ca05fa8600 2089 #define GPIO_OTYPER_OT_5 (0x00000020U)
AnnaBridge 157:e7ca05fa8600 2090 #define GPIO_OTYPER_OT_6 (0x00000040U)
AnnaBridge 157:e7ca05fa8600 2091 #define GPIO_OTYPER_OT_7 (0x00000080U)
AnnaBridge 157:e7ca05fa8600 2092 #define GPIO_OTYPER_OT_8 (0x00000100U)
AnnaBridge 157:e7ca05fa8600 2093 #define GPIO_OTYPER_OT_9 (0x00000200U)
AnnaBridge 157:e7ca05fa8600 2094 #define GPIO_OTYPER_OT_10 (0x00000400U)
AnnaBridge 157:e7ca05fa8600 2095 #define GPIO_OTYPER_OT_11 (0x00000800U)
AnnaBridge 157:e7ca05fa8600 2096 #define GPIO_OTYPER_OT_12 (0x00001000U)
AnnaBridge 157:e7ca05fa8600 2097 #define GPIO_OTYPER_OT_13 (0x00002000U)
AnnaBridge 157:e7ca05fa8600 2098 #define GPIO_OTYPER_OT_14 (0x00004000U)
AnnaBridge 157:e7ca05fa8600 2099 #define GPIO_OTYPER_OT_15 (0x00008000U)
AnnaBridge 157:e7ca05fa8600 2100
AnnaBridge 157:e7ca05fa8600 2101 /**************** Bit definition for GPIO_OSPEEDR register ******************/
AnnaBridge 157:e7ca05fa8600 2102 #define GPIO_OSPEEDER_OSPEED0_Pos (0U)
AnnaBridge 157:e7ca05fa8600 2103 #define GPIO_OSPEEDER_OSPEED0_Msk (0x3U << GPIO_OSPEEDER_OSPEED0_Pos) /*!< 0x00000003 */
AnnaBridge 157:e7ca05fa8600 2104 #define GPIO_OSPEEDER_OSPEED0 GPIO_OSPEEDER_OSPEED0_Msk
AnnaBridge 157:e7ca05fa8600 2105 #define GPIO_OSPEEDER_OSPEED0_0 (0x1U << GPIO_OSPEEDER_OSPEED0_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 2106 #define GPIO_OSPEEDER_OSPEED0_1 (0x2U << GPIO_OSPEEDER_OSPEED0_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 2107 #define GPIO_OSPEEDER_OSPEED1_Pos (2U)
AnnaBridge 157:e7ca05fa8600 2108 #define GPIO_OSPEEDER_OSPEED1_Msk (0x3U << GPIO_OSPEEDER_OSPEED1_Pos) /*!< 0x0000000C */
AnnaBridge 157:e7ca05fa8600 2109 #define GPIO_OSPEEDER_OSPEED1 GPIO_OSPEEDER_OSPEED1_Msk
AnnaBridge 157:e7ca05fa8600 2110 #define GPIO_OSPEEDER_OSPEED1_0 (0x1U << GPIO_OSPEEDER_OSPEED1_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 2111 #define GPIO_OSPEEDER_OSPEED1_1 (0x2U << GPIO_OSPEEDER_OSPEED1_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 2112 #define GPIO_OSPEEDER_OSPEED2_Pos (4U)
AnnaBridge 157:e7ca05fa8600 2113 #define GPIO_OSPEEDER_OSPEED2_Msk (0x3U << GPIO_OSPEEDER_OSPEED2_Pos) /*!< 0x00000030 */
AnnaBridge 157:e7ca05fa8600 2114 #define GPIO_OSPEEDER_OSPEED2 GPIO_OSPEEDER_OSPEED2_Msk
AnnaBridge 157:e7ca05fa8600 2115 #define GPIO_OSPEEDER_OSPEED2_0 (0x1U << GPIO_OSPEEDER_OSPEED2_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 2116 #define GPIO_OSPEEDER_OSPEED2_1 (0x2U << GPIO_OSPEEDER_OSPEED2_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 2117 #define GPIO_OSPEEDER_OSPEED3_Pos (6U)
AnnaBridge 157:e7ca05fa8600 2118 #define GPIO_OSPEEDER_OSPEED3_Msk (0x3U << GPIO_OSPEEDER_OSPEED3_Pos) /*!< 0x000000C0 */
AnnaBridge 157:e7ca05fa8600 2119 #define GPIO_OSPEEDER_OSPEED3 GPIO_OSPEEDER_OSPEED3_Msk
AnnaBridge 157:e7ca05fa8600 2120 #define GPIO_OSPEEDER_OSPEED3_0 (0x1U << GPIO_OSPEEDER_OSPEED3_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 2121 #define GPIO_OSPEEDER_OSPEED3_1 (0x2U << GPIO_OSPEEDER_OSPEED3_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 2122 #define GPIO_OSPEEDER_OSPEED4_Pos (8U)
AnnaBridge 157:e7ca05fa8600 2123 #define GPIO_OSPEEDER_OSPEED4_Msk (0x3U << GPIO_OSPEEDER_OSPEED4_Pos) /*!< 0x00000300 */
AnnaBridge 157:e7ca05fa8600 2124 #define GPIO_OSPEEDER_OSPEED4 GPIO_OSPEEDER_OSPEED4_Msk
AnnaBridge 157:e7ca05fa8600 2125 #define GPIO_OSPEEDER_OSPEED4_0 (0x1U << GPIO_OSPEEDER_OSPEED4_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 2126 #define GPIO_OSPEEDER_OSPEED4_1 (0x2U << GPIO_OSPEEDER_OSPEED4_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 2127 #define GPIO_OSPEEDER_OSPEED5_Pos (10U)
AnnaBridge 157:e7ca05fa8600 2128 #define GPIO_OSPEEDER_OSPEED5_Msk (0x3U << GPIO_OSPEEDER_OSPEED5_Pos) /*!< 0x00000C00 */
AnnaBridge 157:e7ca05fa8600 2129 #define GPIO_OSPEEDER_OSPEED5 GPIO_OSPEEDER_OSPEED5_Msk
AnnaBridge 157:e7ca05fa8600 2130 #define GPIO_OSPEEDER_OSPEED5_0 (0x1U << GPIO_OSPEEDER_OSPEED5_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 2131 #define GPIO_OSPEEDER_OSPEED5_1 (0x2U << GPIO_OSPEEDER_OSPEED5_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 2132 #define GPIO_OSPEEDER_OSPEED6_Pos (12U)
AnnaBridge 157:e7ca05fa8600 2133 #define GPIO_OSPEEDER_OSPEED6_Msk (0x3U << GPIO_OSPEEDER_OSPEED6_Pos) /*!< 0x00003000 */
AnnaBridge 157:e7ca05fa8600 2134 #define GPIO_OSPEEDER_OSPEED6 GPIO_OSPEEDER_OSPEED6_Msk
AnnaBridge 157:e7ca05fa8600 2135 #define GPIO_OSPEEDER_OSPEED6_0 (0x1U << GPIO_OSPEEDER_OSPEED6_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 2136 #define GPIO_OSPEEDER_OSPEED6_1 (0x2U << GPIO_OSPEEDER_OSPEED6_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 2137 #define GPIO_OSPEEDER_OSPEED7_Pos (14U)
AnnaBridge 157:e7ca05fa8600 2138 #define GPIO_OSPEEDER_OSPEED7_Msk (0x3U << GPIO_OSPEEDER_OSPEED7_Pos) /*!< 0x0000C000 */
AnnaBridge 157:e7ca05fa8600 2139 #define GPIO_OSPEEDER_OSPEED7 GPIO_OSPEEDER_OSPEED7_Msk
AnnaBridge 157:e7ca05fa8600 2140 #define GPIO_OSPEEDER_OSPEED7_0 (0x1U << GPIO_OSPEEDER_OSPEED7_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 2141 #define GPIO_OSPEEDER_OSPEED7_1 (0x2U << GPIO_OSPEEDER_OSPEED7_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 2142 #define GPIO_OSPEEDER_OSPEED8_Pos (16U)
AnnaBridge 157:e7ca05fa8600 2143 #define GPIO_OSPEEDER_OSPEED8_Msk (0x3U << GPIO_OSPEEDER_OSPEED8_Pos) /*!< 0x00030000 */
AnnaBridge 157:e7ca05fa8600 2144 #define GPIO_OSPEEDER_OSPEED8 GPIO_OSPEEDER_OSPEED8_Msk
AnnaBridge 157:e7ca05fa8600 2145 #define GPIO_OSPEEDER_OSPEED8_0 (0x1U << GPIO_OSPEEDER_OSPEED8_Pos) /*!< 0x00010000 */
AnnaBridge 157:e7ca05fa8600 2146 #define GPIO_OSPEEDER_OSPEED8_1 (0x2U << GPIO_OSPEEDER_OSPEED8_Pos) /*!< 0x00020000 */
AnnaBridge 157:e7ca05fa8600 2147 #define GPIO_OSPEEDER_OSPEED9_Pos (18U)
AnnaBridge 157:e7ca05fa8600 2148 #define GPIO_OSPEEDER_OSPEED9_Msk (0x3U << GPIO_OSPEEDER_OSPEED9_Pos) /*!< 0x000C0000 */
AnnaBridge 157:e7ca05fa8600 2149 #define GPIO_OSPEEDER_OSPEED9 GPIO_OSPEEDER_OSPEED9_Msk
AnnaBridge 157:e7ca05fa8600 2150 #define GPIO_OSPEEDER_OSPEED9_0 (0x1U << GPIO_OSPEEDER_OSPEED9_Pos) /*!< 0x00040000 */
AnnaBridge 157:e7ca05fa8600 2151 #define GPIO_OSPEEDER_OSPEED9_1 (0x2U << GPIO_OSPEEDER_OSPEED9_Pos) /*!< 0x00080000 */
AnnaBridge 157:e7ca05fa8600 2152 #define GPIO_OSPEEDER_OSPEED10_Pos (20U)
AnnaBridge 157:e7ca05fa8600 2153 #define GPIO_OSPEEDER_OSPEED10_Msk (0x3U << GPIO_OSPEEDER_OSPEED10_Pos) /*!< 0x00300000 */
AnnaBridge 157:e7ca05fa8600 2154 #define GPIO_OSPEEDER_OSPEED10 GPIO_OSPEEDER_OSPEED10_Msk
AnnaBridge 157:e7ca05fa8600 2155 #define GPIO_OSPEEDER_OSPEED10_0 (0x1U << GPIO_OSPEEDER_OSPEED10_Pos) /*!< 0x00100000 */
AnnaBridge 157:e7ca05fa8600 2156 #define GPIO_OSPEEDER_OSPEED10_1 (0x2U << GPIO_OSPEEDER_OSPEED10_Pos) /*!< 0x00200000 */
AnnaBridge 157:e7ca05fa8600 2157 #define GPIO_OSPEEDER_OSPEED11_Pos (22U)
AnnaBridge 157:e7ca05fa8600 2158 #define GPIO_OSPEEDER_OSPEED11_Msk (0x3U << GPIO_OSPEEDER_OSPEED11_Pos) /*!< 0x00C00000 */
AnnaBridge 157:e7ca05fa8600 2159 #define GPIO_OSPEEDER_OSPEED11 GPIO_OSPEEDER_OSPEED11_Msk
AnnaBridge 157:e7ca05fa8600 2160 #define GPIO_OSPEEDER_OSPEED11_0 (0x1U << GPIO_OSPEEDER_OSPEED11_Pos) /*!< 0x00400000 */
AnnaBridge 157:e7ca05fa8600 2161 #define GPIO_OSPEEDER_OSPEED11_1 (0x2U << GPIO_OSPEEDER_OSPEED11_Pos) /*!< 0x00800000 */
AnnaBridge 157:e7ca05fa8600 2162 #define GPIO_OSPEEDER_OSPEED12_Pos (24U)
AnnaBridge 157:e7ca05fa8600 2163 #define GPIO_OSPEEDER_OSPEED12_Msk (0x3U << GPIO_OSPEEDER_OSPEED12_Pos) /*!< 0x03000000 */
AnnaBridge 157:e7ca05fa8600 2164 #define GPIO_OSPEEDER_OSPEED12 GPIO_OSPEEDER_OSPEED12_Msk
AnnaBridge 157:e7ca05fa8600 2165 #define GPIO_OSPEEDER_OSPEED12_0 (0x1U << GPIO_OSPEEDER_OSPEED12_Pos) /*!< 0x01000000 */
AnnaBridge 157:e7ca05fa8600 2166 #define GPIO_OSPEEDER_OSPEED12_1 (0x2U << GPIO_OSPEEDER_OSPEED12_Pos) /*!< 0x02000000 */
AnnaBridge 157:e7ca05fa8600 2167 #define GPIO_OSPEEDER_OSPEED13_Pos (26U)
AnnaBridge 157:e7ca05fa8600 2168 #define GPIO_OSPEEDER_OSPEED13_Msk (0x3U << GPIO_OSPEEDER_OSPEED13_Pos) /*!< 0x0C000000 */
AnnaBridge 157:e7ca05fa8600 2169 #define GPIO_OSPEEDER_OSPEED13 GPIO_OSPEEDER_OSPEED13_Msk
AnnaBridge 157:e7ca05fa8600 2170 #define GPIO_OSPEEDER_OSPEED13_0 (0x1U << GPIO_OSPEEDER_OSPEED13_Pos) /*!< 0x04000000 */
AnnaBridge 157:e7ca05fa8600 2171 #define GPIO_OSPEEDER_OSPEED13_1 (0x2U << GPIO_OSPEEDER_OSPEED13_Pos) /*!< 0x08000000 */
AnnaBridge 157:e7ca05fa8600 2172 #define GPIO_OSPEEDER_OSPEED14_Pos (28U)
AnnaBridge 157:e7ca05fa8600 2173 #define GPIO_OSPEEDER_OSPEED14_Msk (0x3U << GPIO_OSPEEDER_OSPEED14_Pos) /*!< 0x30000000 */
AnnaBridge 157:e7ca05fa8600 2174 #define GPIO_OSPEEDER_OSPEED14 GPIO_OSPEEDER_OSPEED14_Msk
AnnaBridge 157:e7ca05fa8600 2175 #define GPIO_OSPEEDER_OSPEED14_0 (0x1U << GPIO_OSPEEDER_OSPEED14_Pos) /*!< 0x10000000 */
AnnaBridge 157:e7ca05fa8600 2176 #define GPIO_OSPEEDER_OSPEED14_1 (0x2U << GPIO_OSPEEDER_OSPEED14_Pos) /*!< 0x20000000 */
AnnaBridge 157:e7ca05fa8600 2177 #define GPIO_OSPEEDER_OSPEED15_Pos (30U)
AnnaBridge 157:e7ca05fa8600 2178 #define GPIO_OSPEEDER_OSPEED15_Msk (0x3U << GPIO_OSPEEDER_OSPEED15_Pos) /*!< 0xC0000000 */
AnnaBridge 157:e7ca05fa8600 2179 #define GPIO_OSPEEDER_OSPEED15 GPIO_OSPEEDER_OSPEED15_Msk
AnnaBridge 157:e7ca05fa8600 2180 #define GPIO_OSPEEDER_OSPEED15_0 (0x1U << GPIO_OSPEEDER_OSPEED15_Pos) /*!< 0x40000000 */
AnnaBridge 157:e7ca05fa8600 2181 #define GPIO_OSPEEDER_OSPEED15_1 (0x2U << GPIO_OSPEEDER_OSPEED15_Pos) /*!< 0x80000000 */
AnnaBridge 157:e7ca05fa8600 2182
AnnaBridge 157:e7ca05fa8600 2183 /******************* Bit definition for GPIO_PUPDR register ******************/
AnnaBridge 157:e7ca05fa8600 2184 #define GPIO_PUPDR_PUPD0_Pos (0U)
AnnaBridge 157:e7ca05fa8600 2185 #define GPIO_PUPDR_PUPD0_Msk (0x3U << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000003 */
AnnaBridge 157:e7ca05fa8600 2186 #define GPIO_PUPDR_PUPD0 GPIO_PUPDR_PUPD0_Msk
AnnaBridge 157:e7ca05fa8600 2187 #define GPIO_PUPDR_PUPD0_0 (0x1U << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 2188 #define GPIO_PUPDR_PUPD0_1 (0x2U << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 2189 #define GPIO_PUPDR_PUPD1_Pos (2U)
AnnaBridge 157:e7ca05fa8600 2190 #define GPIO_PUPDR_PUPD1_Msk (0x3U << GPIO_PUPDR_PUPD1_Pos) /*!< 0x0000000C */
AnnaBridge 157:e7ca05fa8600 2191 #define GPIO_PUPDR_PUPD1 GPIO_PUPDR_PUPD1_Msk
AnnaBridge 157:e7ca05fa8600 2192 #define GPIO_PUPDR_PUPD1_0 (0x1U << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 2193 #define GPIO_PUPDR_PUPD1_1 (0x2U << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 2194 #define GPIO_PUPDR_PUPD2_Pos (4U)
AnnaBridge 157:e7ca05fa8600 2195 #define GPIO_PUPDR_PUPD2_Msk (0x3U << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000030 */
AnnaBridge 157:e7ca05fa8600 2196 #define GPIO_PUPDR_PUPD2 GPIO_PUPDR_PUPD2_Msk
AnnaBridge 157:e7ca05fa8600 2197 #define GPIO_PUPDR_PUPD2_0 (0x1U << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 2198 #define GPIO_PUPDR_PUPD2_1 (0x2U << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 2199 #define GPIO_PUPDR_PUPD3_Pos (6U)
AnnaBridge 157:e7ca05fa8600 2200 #define GPIO_PUPDR_PUPD3_Msk (0x3U << GPIO_PUPDR_PUPD3_Pos) /*!< 0x000000C0 */
AnnaBridge 157:e7ca05fa8600 2201 #define GPIO_PUPDR_PUPD3 GPIO_PUPDR_PUPD3_Msk
AnnaBridge 157:e7ca05fa8600 2202 #define GPIO_PUPDR_PUPD3_0 (0x1U << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 2203 #define GPIO_PUPDR_PUPD3_1 (0x2U << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 2204 #define GPIO_PUPDR_PUPD4_Pos (8U)
AnnaBridge 157:e7ca05fa8600 2205 #define GPIO_PUPDR_PUPD4_Msk (0x3U << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000300 */
AnnaBridge 157:e7ca05fa8600 2206 #define GPIO_PUPDR_PUPD4 GPIO_PUPDR_PUPD4_Msk
AnnaBridge 157:e7ca05fa8600 2207 #define GPIO_PUPDR_PUPD4_0 (0x1U << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 2208 #define GPIO_PUPDR_PUPD4_1 (0x2U << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 2209 #define GPIO_PUPDR_PUPD5_Pos (10U)
AnnaBridge 157:e7ca05fa8600 2210 #define GPIO_PUPDR_PUPD5_Msk (0x3U << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000C00 */
AnnaBridge 157:e7ca05fa8600 2211 #define GPIO_PUPDR_PUPD5 GPIO_PUPDR_PUPD5_Msk
AnnaBridge 157:e7ca05fa8600 2212 #define GPIO_PUPDR_PUPD5_0 (0x1U << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 2213 #define GPIO_PUPDR_PUPD5_1 (0x2U << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 2214 #define GPIO_PUPDR_PUPD6_Pos (12U)
AnnaBridge 157:e7ca05fa8600 2215 #define GPIO_PUPDR_PUPD6_Msk (0x3U << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00003000 */
AnnaBridge 157:e7ca05fa8600 2216 #define GPIO_PUPDR_PUPD6 GPIO_PUPDR_PUPD6_Msk
AnnaBridge 157:e7ca05fa8600 2217 #define GPIO_PUPDR_PUPD6_0 (0x1U << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 2218 #define GPIO_PUPDR_PUPD6_1 (0x2U << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 2219 #define GPIO_PUPDR_PUPD7_Pos (14U)
AnnaBridge 157:e7ca05fa8600 2220 #define GPIO_PUPDR_PUPD7_Msk (0x3U << GPIO_PUPDR_PUPD7_Pos) /*!< 0x0000C000 */
AnnaBridge 157:e7ca05fa8600 2221 #define GPIO_PUPDR_PUPD7 GPIO_PUPDR_PUPD7_Msk
AnnaBridge 157:e7ca05fa8600 2222 #define GPIO_PUPDR_PUPD7_0 (0x1U << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 2223 #define GPIO_PUPDR_PUPD7_1 (0x2U << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 2224 #define GPIO_PUPDR_PUPD8_Pos (16U)
AnnaBridge 157:e7ca05fa8600 2225 #define GPIO_PUPDR_PUPD8_Msk (0x3U << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00030000 */
AnnaBridge 157:e7ca05fa8600 2226 #define GPIO_PUPDR_PUPD8 GPIO_PUPDR_PUPD8_Msk
AnnaBridge 157:e7ca05fa8600 2227 #define GPIO_PUPDR_PUPD8_0 (0x1U << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00010000 */
AnnaBridge 157:e7ca05fa8600 2228 #define GPIO_PUPDR_PUPD8_1 (0x2U << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00020000 */
AnnaBridge 157:e7ca05fa8600 2229 #define GPIO_PUPDR_PUPD9_Pos (18U)
AnnaBridge 157:e7ca05fa8600 2230 #define GPIO_PUPDR_PUPD9_Msk (0x3U << GPIO_PUPDR_PUPD9_Pos) /*!< 0x000C0000 */
AnnaBridge 157:e7ca05fa8600 2231 #define GPIO_PUPDR_PUPD9 GPIO_PUPDR_PUPD9_Msk
AnnaBridge 157:e7ca05fa8600 2232 #define GPIO_PUPDR_PUPD9_0 (0x1U << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00040000 */
AnnaBridge 157:e7ca05fa8600 2233 #define GPIO_PUPDR_PUPD9_1 (0x2U << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00080000 */
AnnaBridge 157:e7ca05fa8600 2234 #define GPIO_PUPDR_PUPD10_Pos (20U)
AnnaBridge 157:e7ca05fa8600 2235 #define GPIO_PUPDR_PUPD10_Msk (0x3U << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00300000 */
AnnaBridge 157:e7ca05fa8600 2236 #define GPIO_PUPDR_PUPD10 GPIO_PUPDR_PUPD10_Msk
AnnaBridge 157:e7ca05fa8600 2237 #define GPIO_PUPDR_PUPD10_0 (0x1U << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00100000 */
AnnaBridge 157:e7ca05fa8600 2238 #define GPIO_PUPDR_PUPD10_1 (0x2U << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00200000 */
AnnaBridge 157:e7ca05fa8600 2239 #define GPIO_PUPDR_PUPD11_Pos (22U)
AnnaBridge 157:e7ca05fa8600 2240 #define GPIO_PUPDR_PUPD11_Msk (0x3U << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00C00000 */
AnnaBridge 157:e7ca05fa8600 2241 #define GPIO_PUPDR_PUPD11 GPIO_PUPDR_PUPD11_Msk
AnnaBridge 157:e7ca05fa8600 2242 #define GPIO_PUPDR_PUPD11_0 (0x1U << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00400000 */
AnnaBridge 157:e7ca05fa8600 2243 #define GPIO_PUPDR_PUPD11_1 (0x2U << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00800000 */
AnnaBridge 157:e7ca05fa8600 2244 #define GPIO_PUPDR_PUPD12_Pos (24U)
AnnaBridge 157:e7ca05fa8600 2245 #define GPIO_PUPDR_PUPD12_Msk (0x3U << GPIO_PUPDR_PUPD12_Pos) /*!< 0x03000000 */
AnnaBridge 157:e7ca05fa8600 2246 #define GPIO_PUPDR_PUPD12 GPIO_PUPDR_PUPD12_Msk
AnnaBridge 157:e7ca05fa8600 2247 #define GPIO_PUPDR_PUPD12_0 (0x1U << GPIO_PUPDR_PUPD12_Pos) /*!< 0x01000000 */
AnnaBridge 157:e7ca05fa8600 2248 #define GPIO_PUPDR_PUPD12_1 (0x2U << GPIO_PUPDR_PUPD12_Pos) /*!< 0x02000000 */
AnnaBridge 157:e7ca05fa8600 2249 #define GPIO_PUPDR_PUPD13_Pos (26U)
AnnaBridge 157:e7ca05fa8600 2250 #define GPIO_PUPDR_PUPD13_Msk (0x3U << GPIO_PUPDR_PUPD13_Pos) /*!< 0x0C000000 */
AnnaBridge 157:e7ca05fa8600 2251 #define GPIO_PUPDR_PUPD13 GPIO_PUPDR_PUPD13_Msk
AnnaBridge 157:e7ca05fa8600 2252 #define GPIO_PUPDR_PUPD13_0 (0x1U << GPIO_PUPDR_PUPD13_Pos) /*!< 0x04000000 */
AnnaBridge 157:e7ca05fa8600 2253 #define GPIO_PUPDR_PUPD13_1 (0x2U << GPIO_PUPDR_PUPD13_Pos) /*!< 0x08000000 */
AnnaBridge 157:e7ca05fa8600 2254 #define GPIO_PUPDR_PUPD14_Pos (28U)
AnnaBridge 157:e7ca05fa8600 2255 #define GPIO_PUPDR_PUPD14_Msk (0x3U << GPIO_PUPDR_PUPD14_Pos) /*!< 0x30000000 */
AnnaBridge 157:e7ca05fa8600 2256 #define GPIO_PUPDR_PUPD14 GPIO_PUPDR_PUPD14_Msk
AnnaBridge 157:e7ca05fa8600 2257 #define GPIO_PUPDR_PUPD14_0 (0x1U << GPIO_PUPDR_PUPD14_Pos) /*!< 0x10000000 */
AnnaBridge 157:e7ca05fa8600 2258 #define GPIO_PUPDR_PUPD14_1 (0x2U << GPIO_PUPDR_PUPD14_Pos) /*!< 0x20000000 */
AnnaBridge 157:e7ca05fa8600 2259 #define GPIO_PUPDR_PUPD15_Pos (30U)
AnnaBridge 157:e7ca05fa8600 2260 #define GPIO_PUPDR_PUPD15_Msk (0x3U << GPIO_PUPDR_PUPD15_Pos) /*!< 0xC0000000 */
AnnaBridge 157:e7ca05fa8600 2261 #define GPIO_PUPDR_PUPD15 GPIO_PUPDR_PUPD15_Msk
AnnaBridge 157:e7ca05fa8600 2262 #define GPIO_PUPDR_PUPD15_0 (0x1U << GPIO_PUPDR_PUPD15_Pos) /*!< 0x40000000 */
AnnaBridge 157:e7ca05fa8600 2263 #define GPIO_PUPDR_PUPD15_1 (0x2U << GPIO_PUPDR_PUPD15_Pos) /*!< 0x80000000 */
AnnaBridge 157:e7ca05fa8600 2264
AnnaBridge 157:e7ca05fa8600 2265 /******************* Bit definition for GPIO_IDR register *******************/
AnnaBridge 157:e7ca05fa8600 2266 #define GPIO_IDR_ID0_Pos (0U)
AnnaBridge 157:e7ca05fa8600 2267 #define GPIO_IDR_ID0_Msk (0x1U << GPIO_IDR_ID0_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 2268 #define GPIO_IDR_ID0 GPIO_IDR_ID0_Msk
AnnaBridge 157:e7ca05fa8600 2269 #define GPIO_IDR_ID1_Pos (1U)
AnnaBridge 157:e7ca05fa8600 2270 #define GPIO_IDR_ID1_Msk (0x1U << GPIO_IDR_ID1_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 2271 #define GPIO_IDR_ID1 GPIO_IDR_ID1_Msk
AnnaBridge 157:e7ca05fa8600 2272 #define GPIO_IDR_ID2_Pos (2U)
AnnaBridge 157:e7ca05fa8600 2273 #define GPIO_IDR_ID2_Msk (0x1U << GPIO_IDR_ID2_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 2274 #define GPIO_IDR_ID2 GPIO_IDR_ID2_Msk
AnnaBridge 157:e7ca05fa8600 2275 #define GPIO_IDR_ID3_Pos (3U)
AnnaBridge 157:e7ca05fa8600 2276 #define GPIO_IDR_ID3_Msk (0x1U << GPIO_IDR_ID3_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 2277 #define GPIO_IDR_ID3 GPIO_IDR_ID3_Msk
AnnaBridge 157:e7ca05fa8600 2278 #define GPIO_IDR_ID4_Pos (4U)
AnnaBridge 157:e7ca05fa8600 2279 #define GPIO_IDR_ID4_Msk (0x1U << GPIO_IDR_ID4_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 2280 #define GPIO_IDR_ID4 GPIO_IDR_ID4_Msk
AnnaBridge 157:e7ca05fa8600 2281 #define GPIO_IDR_ID5_Pos (5U)
AnnaBridge 157:e7ca05fa8600 2282 #define GPIO_IDR_ID5_Msk (0x1U << GPIO_IDR_ID5_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 2283 #define GPIO_IDR_ID5 GPIO_IDR_ID5_Msk
AnnaBridge 157:e7ca05fa8600 2284 #define GPIO_IDR_ID6_Pos (6U)
AnnaBridge 157:e7ca05fa8600 2285 #define GPIO_IDR_ID6_Msk (0x1U << GPIO_IDR_ID6_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 2286 #define GPIO_IDR_ID6 GPIO_IDR_ID6_Msk
AnnaBridge 157:e7ca05fa8600 2287 #define GPIO_IDR_ID7_Pos (7U)
AnnaBridge 157:e7ca05fa8600 2288 #define GPIO_IDR_ID7_Msk (0x1U << GPIO_IDR_ID7_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 2289 #define GPIO_IDR_ID7 GPIO_IDR_ID7_Msk
AnnaBridge 157:e7ca05fa8600 2290 #define GPIO_IDR_ID8_Pos (8U)
AnnaBridge 157:e7ca05fa8600 2291 #define GPIO_IDR_ID8_Msk (0x1U << GPIO_IDR_ID8_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 2292 #define GPIO_IDR_ID8 GPIO_IDR_ID8_Msk
AnnaBridge 157:e7ca05fa8600 2293 #define GPIO_IDR_ID9_Pos (9U)
AnnaBridge 157:e7ca05fa8600 2294 #define GPIO_IDR_ID9_Msk (0x1U << GPIO_IDR_ID9_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 2295 #define GPIO_IDR_ID9 GPIO_IDR_ID9_Msk
AnnaBridge 157:e7ca05fa8600 2296 #define GPIO_IDR_ID10_Pos (10U)
AnnaBridge 157:e7ca05fa8600 2297 #define GPIO_IDR_ID10_Msk (0x1U << GPIO_IDR_ID10_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 2298 #define GPIO_IDR_ID10 GPIO_IDR_ID10_Msk
AnnaBridge 157:e7ca05fa8600 2299 #define GPIO_IDR_ID11_Pos (11U)
AnnaBridge 157:e7ca05fa8600 2300 #define GPIO_IDR_ID11_Msk (0x1U << GPIO_IDR_ID11_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 2301 #define GPIO_IDR_ID11 GPIO_IDR_ID11_Msk
AnnaBridge 157:e7ca05fa8600 2302 #define GPIO_IDR_ID12_Pos (12U)
AnnaBridge 157:e7ca05fa8600 2303 #define GPIO_IDR_ID12_Msk (0x1U << GPIO_IDR_ID12_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 2304 #define GPIO_IDR_ID12 GPIO_IDR_ID12_Msk
AnnaBridge 157:e7ca05fa8600 2305 #define GPIO_IDR_ID13_Pos (13U)
AnnaBridge 157:e7ca05fa8600 2306 #define GPIO_IDR_ID13_Msk (0x1U << GPIO_IDR_ID13_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 2307 #define GPIO_IDR_ID13 GPIO_IDR_ID13_Msk
AnnaBridge 157:e7ca05fa8600 2308 #define GPIO_IDR_ID14_Pos (14U)
AnnaBridge 157:e7ca05fa8600 2309 #define GPIO_IDR_ID14_Msk (0x1U << GPIO_IDR_ID14_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 2310 #define GPIO_IDR_ID14 GPIO_IDR_ID14_Msk
AnnaBridge 157:e7ca05fa8600 2311 #define GPIO_IDR_ID15_Pos (15U)
AnnaBridge 157:e7ca05fa8600 2312 #define GPIO_IDR_ID15_Msk (0x1U << GPIO_IDR_ID15_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 2313 #define GPIO_IDR_ID15 GPIO_IDR_ID15_Msk
AnnaBridge 157:e7ca05fa8600 2314
AnnaBridge 157:e7ca05fa8600 2315 /****************** Bit definition for GPIO_ODR register ********************/
AnnaBridge 157:e7ca05fa8600 2316 #define GPIO_ODR_OD0_Pos (0U)
AnnaBridge 157:e7ca05fa8600 2317 #define GPIO_ODR_OD0_Msk (0x1U << GPIO_ODR_OD0_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 2318 #define GPIO_ODR_OD0 GPIO_ODR_OD0_Msk
AnnaBridge 157:e7ca05fa8600 2319 #define GPIO_ODR_OD1_Pos (1U)
AnnaBridge 157:e7ca05fa8600 2320 #define GPIO_ODR_OD1_Msk (0x1U << GPIO_ODR_OD1_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 2321 #define GPIO_ODR_OD1 GPIO_ODR_OD1_Msk
AnnaBridge 157:e7ca05fa8600 2322 #define GPIO_ODR_OD2_Pos (2U)
AnnaBridge 157:e7ca05fa8600 2323 #define GPIO_ODR_OD2_Msk (0x1U << GPIO_ODR_OD2_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 2324 #define GPIO_ODR_OD2 GPIO_ODR_OD2_Msk
AnnaBridge 157:e7ca05fa8600 2325 #define GPIO_ODR_OD3_Pos (3U)
AnnaBridge 157:e7ca05fa8600 2326 #define GPIO_ODR_OD3_Msk (0x1U << GPIO_ODR_OD3_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 2327 #define GPIO_ODR_OD3 GPIO_ODR_OD3_Msk
AnnaBridge 157:e7ca05fa8600 2328 #define GPIO_ODR_OD4_Pos (4U)
AnnaBridge 157:e7ca05fa8600 2329 #define GPIO_ODR_OD4_Msk (0x1U << GPIO_ODR_OD4_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 2330 #define GPIO_ODR_OD4 GPIO_ODR_OD4_Msk
AnnaBridge 157:e7ca05fa8600 2331 #define GPIO_ODR_OD5_Pos (5U)
AnnaBridge 157:e7ca05fa8600 2332 #define GPIO_ODR_OD5_Msk (0x1U << GPIO_ODR_OD5_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 2333 #define GPIO_ODR_OD5 GPIO_ODR_OD5_Msk
AnnaBridge 157:e7ca05fa8600 2334 #define GPIO_ODR_OD6_Pos (6U)
AnnaBridge 157:e7ca05fa8600 2335 #define GPIO_ODR_OD6_Msk (0x1U << GPIO_ODR_OD6_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 2336 #define GPIO_ODR_OD6 GPIO_ODR_OD6_Msk
AnnaBridge 157:e7ca05fa8600 2337 #define GPIO_ODR_OD7_Pos (7U)
AnnaBridge 157:e7ca05fa8600 2338 #define GPIO_ODR_OD7_Msk (0x1U << GPIO_ODR_OD7_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 2339 #define GPIO_ODR_OD7 GPIO_ODR_OD7_Msk
AnnaBridge 157:e7ca05fa8600 2340 #define GPIO_ODR_OD8_Pos (8U)
AnnaBridge 157:e7ca05fa8600 2341 #define GPIO_ODR_OD8_Msk (0x1U << GPIO_ODR_OD8_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 2342 #define GPIO_ODR_OD8 GPIO_ODR_OD8_Msk
AnnaBridge 157:e7ca05fa8600 2343 #define GPIO_ODR_OD9_Pos (9U)
AnnaBridge 157:e7ca05fa8600 2344 #define GPIO_ODR_OD9_Msk (0x1U << GPIO_ODR_OD9_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 2345 #define GPIO_ODR_OD9 GPIO_ODR_OD9_Msk
AnnaBridge 157:e7ca05fa8600 2346 #define GPIO_ODR_OD10_Pos (10U)
AnnaBridge 157:e7ca05fa8600 2347 #define GPIO_ODR_OD10_Msk (0x1U << GPIO_ODR_OD10_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 2348 #define GPIO_ODR_OD10 GPIO_ODR_OD10_Msk
AnnaBridge 157:e7ca05fa8600 2349 #define GPIO_ODR_OD11_Pos (11U)
AnnaBridge 157:e7ca05fa8600 2350 #define GPIO_ODR_OD11_Msk (0x1U << GPIO_ODR_OD11_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 2351 #define GPIO_ODR_OD11 GPIO_ODR_OD11_Msk
AnnaBridge 157:e7ca05fa8600 2352 #define GPIO_ODR_OD12_Pos (12U)
AnnaBridge 157:e7ca05fa8600 2353 #define GPIO_ODR_OD12_Msk (0x1U << GPIO_ODR_OD12_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 2354 #define GPIO_ODR_OD12 GPIO_ODR_OD12_Msk
AnnaBridge 157:e7ca05fa8600 2355 #define GPIO_ODR_OD13_Pos (13U)
AnnaBridge 157:e7ca05fa8600 2356 #define GPIO_ODR_OD13_Msk (0x1U << GPIO_ODR_OD13_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 2357 #define GPIO_ODR_OD13 GPIO_ODR_OD13_Msk
AnnaBridge 157:e7ca05fa8600 2358 #define GPIO_ODR_OD14_Pos (14U)
AnnaBridge 157:e7ca05fa8600 2359 #define GPIO_ODR_OD14_Msk (0x1U << GPIO_ODR_OD14_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 2360 #define GPIO_ODR_OD14 GPIO_ODR_OD14_Msk
AnnaBridge 157:e7ca05fa8600 2361 #define GPIO_ODR_OD15_Pos (15U)
AnnaBridge 157:e7ca05fa8600 2362 #define GPIO_ODR_OD15_Msk (0x1U << GPIO_ODR_OD15_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 2363 #define GPIO_ODR_OD15 GPIO_ODR_OD15_Msk
AnnaBridge 157:e7ca05fa8600 2364
AnnaBridge 157:e7ca05fa8600 2365 /****************** Bit definition for GPIO_BSRR register ********************/
AnnaBridge 157:e7ca05fa8600 2366 #define GPIO_BSRR_BS_0 (0x00000001U)
AnnaBridge 157:e7ca05fa8600 2367 #define GPIO_BSRR_BS_1 (0x00000002U)
AnnaBridge 157:e7ca05fa8600 2368 #define GPIO_BSRR_BS_2 (0x00000004U)
AnnaBridge 157:e7ca05fa8600 2369 #define GPIO_BSRR_BS_3 (0x00000008U)
AnnaBridge 157:e7ca05fa8600 2370 #define GPIO_BSRR_BS_4 (0x00000010U)
AnnaBridge 157:e7ca05fa8600 2371 #define GPIO_BSRR_BS_5 (0x00000020U)
AnnaBridge 157:e7ca05fa8600 2372 #define GPIO_BSRR_BS_6 (0x00000040U)
AnnaBridge 157:e7ca05fa8600 2373 #define GPIO_BSRR_BS_7 (0x00000080U)
AnnaBridge 157:e7ca05fa8600 2374 #define GPIO_BSRR_BS_8 (0x00000100U)
AnnaBridge 157:e7ca05fa8600 2375 #define GPIO_BSRR_BS_9 (0x00000200U)
AnnaBridge 157:e7ca05fa8600 2376 #define GPIO_BSRR_BS_10 (0x00000400U)
AnnaBridge 157:e7ca05fa8600 2377 #define GPIO_BSRR_BS_11 (0x00000800U)
AnnaBridge 157:e7ca05fa8600 2378 #define GPIO_BSRR_BS_12 (0x00001000U)
AnnaBridge 157:e7ca05fa8600 2379 #define GPIO_BSRR_BS_13 (0x00002000U)
AnnaBridge 157:e7ca05fa8600 2380 #define GPIO_BSRR_BS_14 (0x00004000U)
AnnaBridge 157:e7ca05fa8600 2381 #define GPIO_BSRR_BS_15 (0x00008000U)
AnnaBridge 157:e7ca05fa8600 2382 #define GPIO_BSRR_BR_0 (0x00010000U)
AnnaBridge 157:e7ca05fa8600 2383 #define GPIO_BSRR_BR_1 (0x00020000U)
AnnaBridge 157:e7ca05fa8600 2384 #define GPIO_BSRR_BR_2 (0x00040000U)
AnnaBridge 157:e7ca05fa8600 2385 #define GPIO_BSRR_BR_3 (0x00080000U)
AnnaBridge 157:e7ca05fa8600 2386 #define GPIO_BSRR_BR_4 (0x00100000U)
AnnaBridge 157:e7ca05fa8600 2387 #define GPIO_BSRR_BR_5 (0x00200000U)
AnnaBridge 157:e7ca05fa8600 2388 #define GPIO_BSRR_BR_6 (0x00400000U)
AnnaBridge 157:e7ca05fa8600 2389 #define GPIO_BSRR_BR_7 (0x00800000U)
AnnaBridge 157:e7ca05fa8600 2390 #define GPIO_BSRR_BR_8 (0x01000000U)
AnnaBridge 157:e7ca05fa8600 2391 #define GPIO_BSRR_BR_9 (0x02000000U)
AnnaBridge 157:e7ca05fa8600 2392 #define GPIO_BSRR_BR_10 (0x04000000U)
AnnaBridge 157:e7ca05fa8600 2393 #define GPIO_BSRR_BR_11 (0x08000000U)
AnnaBridge 157:e7ca05fa8600 2394 #define GPIO_BSRR_BR_12 (0x10000000U)
AnnaBridge 157:e7ca05fa8600 2395 #define GPIO_BSRR_BR_13 (0x20000000U)
AnnaBridge 157:e7ca05fa8600 2396 #define GPIO_BSRR_BR_14 (0x40000000U)
AnnaBridge 157:e7ca05fa8600 2397 #define GPIO_BSRR_BR_15 (0x80000000U)
AnnaBridge 157:e7ca05fa8600 2398
AnnaBridge 157:e7ca05fa8600 2399 /****************** Bit definition for GPIO_LCKR register ********************/
AnnaBridge 157:e7ca05fa8600 2400 #define GPIO_LCKR_LCK0_Pos (0U)
AnnaBridge 157:e7ca05fa8600 2401 #define GPIO_LCKR_LCK0_Msk (0x1U << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 2402 #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk
AnnaBridge 157:e7ca05fa8600 2403 #define GPIO_LCKR_LCK1_Pos (1U)
AnnaBridge 157:e7ca05fa8600 2404 #define GPIO_LCKR_LCK1_Msk (0x1U << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 2405 #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk
AnnaBridge 157:e7ca05fa8600 2406 #define GPIO_LCKR_LCK2_Pos (2U)
AnnaBridge 157:e7ca05fa8600 2407 #define GPIO_LCKR_LCK2_Msk (0x1U << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 2408 #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk
AnnaBridge 157:e7ca05fa8600 2409 #define GPIO_LCKR_LCK3_Pos (3U)
AnnaBridge 157:e7ca05fa8600 2410 #define GPIO_LCKR_LCK3_Msk (0x1U << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 2411 #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk
AnnaBridge 157:e7ca05fa8600 2412 #define GPIO_LCKR_LCK4_Pos (4U)
AnnaBridge 157:e7ca05fa8600 2413 #define GPIO_LCKR_LCK4_Msk (0x1U << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 2414 #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk
AnnaBridge 157:e7ca05fa8600 2415 #define GPIO_LCKR_LCK5_Pos (5U)
AnnaBridge 157:e7ca05fa8600 2416 #define GPIO_LCKR_LCK5_Msk (0x1U << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 2417 #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk
AnnaBridge 157:e7ca05fa8600 2418 #define GPIO_LCKR_LCK6_Pos (6U)
AnnaBridge 157:e7ca05fa8600 2419 #define GPIO_LCKR_LCK6_Msk (0x1U << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 2420 #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk
AnnaBridge 157:e7ca05fa8600 2421 #define GPIO_LCKR_LCK7_Pos (7U)
AnnaBridge 157:e7ca05fa8600 2422 #define GPIO_LCKR_LCK7_Msk (0x1U << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 2423 #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk
AnnaBridge 157:e7ca05fa8600 2424 #define GPIO_LCKR_LCK8_Pos (8U)
AnnaBridge 157:e7ca05fa8600 2425 #define GPIO_LCKR_LCK8_Msk (0x1U << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 2426 #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk
AnnaBridge 157:e7ca05fa8600 2427 #define GPIO_LCKR_LCK9_Pos (9U)
AnnaBridge 157:e7ca05fa8600 2428 #define GPIO_LCKR_LCK9_Msk (0x1U << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 2429 #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk
AnnaBridge 157:e7ca05fa8600 2430 #define GPIO_LCKR_LCK10_Pos (10U)
AnnaBridge 157:e7ca05fa8600 2431 #define GPIO_LCKR_LCK10_Msk (0x1U << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 2432 #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk
AnnaBridge 157:e7ca05fa8600 2433 #define GPIO_LCKR_LCK11_Pos (11U)
AnnaBridge 157:e7ca05fa8600 2434 #define GPIO_LCKR_LCK11_Msk (0x1U << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 2435 #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk
AnnaBridge 157:e7ca05fa8600 2436 #define GPIO_LCKR_LCK12_Pos (12U)
AnnaBridge 157:e7ca05fa8600 2437 #define GPIO_LCKR_LCK12_Msk (0x1U << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 2438 #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk
AnnaBridge 157:e7ca05fa8600 2439 #define GPIO_LCKR_LCK13_Pos (13U)
AnnaBridge 157:e7ca05fa8600 2440 #define GPIO_LCKR_LCK13_Msk (0x1U << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 2441 #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk
AnnaBridge 157:e7ca05fa8600 2442 #define GPIO_LCKR_LCK14_Pos (14U)
AnnaBridge 157:e7ca05fa8600 2443 #define GPIO_LCKR_LCK14_Msk (0x1U << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 2444 #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk
AnnaBridge 157:e7ca05fa8600 2445 #define GPIO_LCKR_LCK15_Pos (15U)
AnnaBridge 157:e7ca05fa8600 2446 #define GPIO_LCKR_LCK15_Msk (0x1U << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 2447 #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk
AnnaBridge 157:e7ca05fa8600 2448 #define GPIO_LCKR_LCKK_Pos (16U)
AnnaBridge 157:e7ca05fa8600 2449 #define GPIO_LCKR_LCKK_Msk (0x1U << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */
AnnaBridge 157:e7ca05fa8600 2450 #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk
AnnaBridge 157:e7ca05fa8600 2451
AnnaBridge 157:e7ca05fa8600 2452 /****************** Bit definition for GPIO_AFRL register ********************/
AnnaBridge 157:e7ca05fa8600 2453 #define GPIO_AFRL_AFRL0_Pos (0U)
AnnaBridge 157:e7ca05fa8600 2454 #define GPIO_AFRL_AFRL0_Msk (0xFU << GPIO_AFRL_AFRL0_Pos) /*!< 0x0000000F */
AnnaBridge 157:e7ca05fa8600 2455 #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFRL0_Msk
AnnaBridge 157:e7ca05fa8600 2456 #define GPIO_AFRL_AFRL1_Pos (4U)
AnnaBridge 157:e7ca05fa8600 2457 #define GPIO_AFRL_AFRL1_Msk (0xFU << GPIO_AFRL_AFRL1_Pos) /*!< 0x000000F0 */
AnnaBridge 157:e7ca05fa8600 2458 #define GPIO_AFRL_AFRL1 GPIO_AFRL_AFRL1_Msk
AnnaBridge 157:e7ca05fa8600 2459 #define GPIO_AFRL_AFRL2_Pos (8U)
AnnaBridge 157:e7ca05fa8600 2460 #define GPIO_AFRL_AFRL2_Msk (0xFU << GPIO_AFRL_AFRL2_Pos) /*!< 0x00000F00 */
AnnaBridge 157:e7ca05fa8600 2461 #define GPIO_AFRL_AFRL2 GPIO_AFRL_AFRL2_Msk
AnnaBridge 157:e7ca05fa8600 2462 #define GPIO_AFRL_AFRL3_Pos (12U)
AnnaBridge 157:e7ca05fa8600 2463 #define GPIO_AFRL_AFRL3_Msk (0xFU << GPIO_AFRL_AFRL3_Pos) /*!< 0x0000F000 */
AnnaBridge 157:e7ca05fa8600 2464 #define GPIO_AFRL_AFRL3 GPIO_AFRL_AFRL3_Msk
AnnaBridge 157:e7ca05fa8600 2465 #define GPIO_AFRL_AFRL4_Pos (16U)
AnnaBridge 157:e7ca05fa8600 2466 #define GPIO_AFRL_AFRL4_Msk (0xFU << GPIO_AFRL_AFRL4_Pos) /*!< 0x000F0000 */
AnnaBridge 157:e7ca05fa8600 2467 #define GPIO_AFRL_AFRL4 GPIO_AFRL_AFRL4_Msk
AnnaBridge 157:e7ca05fa8600 2468 #define GPIO_AFRL_AFRL5_Pos (20U)
AnnaBridge 157:e7ca05fa8600 2469 #define GPIO_AFRL_AFRL5_Msk (0xFU << GPIO_AFRL_AFRL5_Pos) /*!< 0x00F00000 */
AnnaBridge 157:e7ca05fa8600 2470 #define GPIO_AFRL_AFRL5 GPIO_AFRL_AFRL5_Msk
AnnaBridge 157:e7ca05fa8600 2471 #define GPIO_AFRL_AFRL6_Pos (24U)
AnnaBridge 157:e7ca05fa8600 2472 #define GPIO_AFRL_AFRL6_Msk (0xFU << GPIO_AFRL_AFRL6_Pos) /*!< 0x0F000000 */
AnnaBridge 157:e7ca05fa8600 2473 #define GPIO_AFRL_AFRL6 GPIO_AFRL_AFRL6_Msk
AnnaBridge 157:e7ca05fa8600 2474 #define GPIO_AFRL_AFRL7_Pos (28U)
AnnaBridge 157:e7ca05fa8600 2475 #define GPIO_AFRL_AFRL7_Msk (0xFU << GPIO_AFRL_AFRL7_Pos) /*!< 0xF0000000 */
AnnaBridge 157:e7ca05fa8600 2476 #define GPIO_AFRL_AFRL7 GPIO_AFRL_AFRL7_Msk
AnnaBridge 157:e7ca05fa8600 2477
AnnaBridge 157:e7ca05fa8600 2478 /****************** Bit definition for GPIO_AFRH register ********************/
AnnaBridge 157:e7ca05fa8600 2479 #define GPIO_AFRH_AFRH0_Pos (0U)
AnnaBridge 157:e7ca05fa8600 2480 #define GPIO_AFRH_AFRH0_Msk (0xFU << GPIO_AFRH_AFRH0_Pos) /*!< 0x0000000F */
AnnaBridge 157:e7ca05fa8600 2481 #define GPIO_AFRH_AFRH0 GPIO_AFRH_AFRH0_Msk
AnnaBridge 157:e7ca05fa8600 2482 #define GPIO_AFRH_AFRH1_Pos (4U)
AnnaBridge 157:e7ca05fa8600 2483 #define GPIO_AFRH_AFRH1_Msk (0xFU << GPIO_AFRH_AFRH1_Pos) /*!< 0x000000F0 */
AnnaBridge 157:e7ca05fa8600 2484 #define GPIO_AFRH_AFRH1 GPIO_AFRH_AFRH1_Msk
AnnaBridge 157:e7ca05fa8600 2485 #define GPIO_AFRH_AFRH2_Pos (8U)
AnnaBridge 157:e7ca05fa8600 2486 #define GPIO_AFRH_AFRH2_Msk (0xFU << GPIO_AFRH_AFRH2_Pos) /*!< 0x00000F00 */
AnnaBridge 157:e7ca05fa8600 2487 #define GPIO_AFRH_AFRH2 GPIO_AFRH_AFRH2_Msk
AnnaBridge 157:e7ca05fa8600 2488 #define GPIO_AFRH_AFRH3_Pos (12U)
AnnaBridge 157:e7ca05fa8600 2489 #define GPIO_AFRH_AFRH3_Msk (0xFU << GPIO_AFRH_AFRH3_Pos) /*!< 0x0000F000 */
AnnaBridge 157:e7ca05fa8600 2490 #define GPIO_AFRH_AFRH3 GPIO_AFRH_AFRH3_Msk
AnnaBridge 157:e7ca05fa8600 2491 #define GPIO_AFRH_AFRH4_Pos (16U)
AnnaBridge 157:e7ca05fa8600 2492 #define GPIO_AFRH_AFRH4_Msk (0xFU << GPIO_AFRH_AFRH4_Pos) /*!< 0x000F0000 */
AnnaBridge 157:e7ca05fa8600 2493 #define GPIO_AFRH_AFRH4 GPIO_AFRH_AFRH4_Msk
AnnaBridge 157:e7ca05fa8600 2494 #define GPIO_AFRH_AFRH5_Pos (20U)
AnnaBridge 157:e7ca05fa8600 2495 #define GPIO_AFRH_AFRH5_Msk (0xFU << GPIO_AFRH_AFRH5_Pos) /*!< 0x00F00000 */
AnnaBridge 157:e7ca05fa8600 2496 #define GPIO_AFRH_AFRH5 GPIO_AFRH_AFRH5_Msk
AnnaBridge 157:e7ca05fa8600 2497 #define GPIO_AFRH_AFRH6_Pos (24U)
AnnaBridge 157:e7ca05fa8600 2498 #define GPIO_AFRH_AFRH6_Msk (0xFU << GPIO_AFRH_AFRH6_Pos) /*!< 0x0F000000 */
AnnaBridge 157:e7ca05fa8600 2499 #define GPIO_AFRH_AFRH6 GPIO_AFRH_AFRH6_Msk
AnnaBridge 157:e7ca05fa8600 2500 #define GPIO_AFRH_AFRH7_Pos (28U)
AnnaBridge 157:e7ca05fa8600 2501 #define GPIO_AFRH_AFRH7_Msk (0xFU << GPIO_AFRH_AFRH7_Pos) /*!< 0xF0000000 */
AnnaBridge 157:e7ca05fa8600 2502 #define GPIO_AFRH_AFRH7 GPIO_AFRH_AFRH7_Msk
AnnaBridge 157:e7ca05fa8600 2503
AnnaBridge 157:e7ca05fa8600 2504 /****************** Bit definition for GPIO_BRR register *********************/
AnnaBridge 157:e7ca05fa8600 2505 #define GPIO_BRR_BR_0 (0x00000001U)
AnnaBridge 157:e7ca05fa8600 2506 #define GPIO_BRR_BR_1 (0x00000002U)
AnnaBridge 157:e7ca05fa8600 2507 #define GPIO_BRR_BR_2 (0x00000004U)
AnnaBridge 157:e7ca05fa8600 2508 #define GPIO_BRR_BR_3 (0x00000008U)
AnnaBridge 157:e7ca05fa8600 2509 #define GPIO_BRR_BR_4 (0x00000010U)
AnnaBridge 157:e7ca05fa8600 2510 #define GPIO_BRR_BR_5 (0x00000020U)
AnnaBridge 157:e7ca05fa8600 2511 #define GPIO_BRR_BR_6 (0x00000040U)
AnnaBridge 157:e7ca05fa8600 2512 #define GPIO_BRR_BR_7 (0x00000080U)
AnnaBridge 157:e7ca05fa8600 2513 #define GPIO_BRR_BR_8 (0x00000100U)
AnnaBridge 157:e7ca05fa8600 2514 #define GPIO_BRR_BR_9 (0x00000200U)
AnnaBridge 157:e7ca05fa8600 2515 #define GPIO_BRR_BR_10 (0x00000400U)
AnnaBridge 157:e7ca05fa8600 2516 #define GPIO_BRR_BR_11 (0x00000800U)
AnnaBridge 157:e7ca05fa8600 2517 #define GPIO_BRR_BR_12 (0x00001000U)
AnnaBridge 157:e7ca05fa8600 2518 #define GPIO_BRR_BR_13 (0x00002000U)
AnnaBridge 157:e7ca05fa8600 2519 #define GPIO_BRR_BR_14 (0x00004000U)
AnnaBridge 157:e7ca05fa8600 2520 #define GPIO_BRR_BR_15 (0x00008000U)
AnnaBridge 157:e7ca05fa8600 2521
AnnaBridge 157:e7ca05fa8600 2522 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 2523 /* */
AnnaBridge 157:e7ca05fa8600 2524 /* Inter-integrated Circuit Interface (I2C) */
AnnaBridge 157:e7ca05fa8600 2525 /* */
AnnaBridge 157:e7ca05fa8600 2526 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 2527
AnnaBridge 157:e7ca05fa8600 2528 /******************* Bit definition for I2C_CR1 register *******************/
AnnaBridge 157:e7ca05fa8600 2529 #define I2C_CR1_PE_Pos (0U)
AnnaBridge 157:e7ca05fa8600 2530 #define I2C_CR1_PE_Msk (0x1U << I2C_CR1_PE_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 2531 #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral enable */
AnnaBridge 157:e7ca05fa8600 2532 #define I2C_CR1_TXIE_Pos (1U)
AnnaBridge 157:e7ca05fa8600 2533 #define I2C_CR1_TXIE_Msk (0x1U << I2C_CR1_TXIE_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 2534 #define I2C_CR1_TXIE I2C_CR1_TXIE_Msk /*!< TX interrupt enable */
AnnaBridge 157:e7ca05fa8600 2535 #define I2C_CR1_RXIE_Pos (2U)
AnnaBridge 157:e7ca05fa8600 2536 #define I2C_CR1_RXIE_Msk (0x1U << I2C_CR1_RXIE_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 2537 #define I2C_CR1_RXIE I2C_CR1_RXIE_Msk /*!< RX interrupt enable */
AnnaBridge 157:e7ca05fa8600 2538 #define I2C_CR1_ADDRIE_Pos (3U)
AnnaBridge 157:e7ca05fa8600 2539 #define I2C_CR1_ADDRIE_Msk (0x1U << I2C_CR1_ADDRIE_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 2540 #define I2C_CR1_ADDRIE I2C_CR1_ADDRIE_Msk /*!< Address match interrupt enable */
AnnaBridge 157:e7ca05fa8600 2541 #define I2C_CR1_NACKIE_Pos (4U)
AnnaBridge 157:e7ca05fa8600 2542 #define I2C_CR1_NACKIE_Msk (0x1U << I2C_CR1_NACKIE_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 2543 #define I2C_CR1_NACKIE I2C_CR1_NACKIE_Msk /*!< NACK received interrupt enable */
AnnaBridge 157:e7ca05fa8600 2544 #define I2C_CR1_STOPIE_Pos (5U)
AnnaBridge 157:e7ca05fa8600 2545 #define I2C_CR1_STOPIE_Msk (0x1U << I2C_CR1_STOPIE_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 2546 #define I2C_CR1_STOPIE I2C_CR1_STOPIE_Msk /*!< STOP detection interrupt enable */
AnnaBridge 157:e7ca05fa8600 2547 #define I2C_CR1_TCIE_Pos (6U)
AnnaBridge 157:e7ca05fa8600 2548 #define I2C_CR1_TCIE_Msk (0x1U << I2C_CR1_TCIE_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 2549 #define I2C_CR1_TCIE I2C_CR1_TCIE_Msk /*!< Transfer complete interrupt enable */
AnnaBridge 157:e7ca05fa8600 2550 #define I2C_CR1_ERRIE_Pos (7U)
AnnaBridge 157:e7ca05fa8600 2551 #define I2C_CR1_ERRIE_Msk (0x1U << I2C_CR1_ERRIE_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 2552 #define I2C_CR1_ERRIE I2C_CR1_ERRIE_Msk /*!< Errors interrupt enable */
AnnaBridge 157:e7ca05fa8600 2553 #define I2C_CR1_DNF_Pos (8U)
AnnaBridge 157:e7ca05fa8600 2554 #define I2C_CR1_DNF_Msk (0xFU << I2C_CR1_DNF_Pos) /*!< 0x00000F00 */
AnnaBridge 157:e7ca05fa8600 2555 #define I2C_CR1_DNF I2C_CR1_DNF_Msk /*!< Digital noise filter */
AnnaBridge 157:e7ca05fa8600 2556 #define I2C_CR1_ANFOFF_Pos (12U)
AnnaBridge 157:e7ca05fa8600 2557 #define I2C_CR1_ANFOFF_Msk (0x1U << I2C_CR1_ANFOFF_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 2558 #define I2C_CR1_ANFOFF I2C_CR1_ANFOFF_Msk /*!< Analog noise filter OFF */
AnnaBridge 157:e7ca05fa8600 2559 #define I2C_CR1_TXDMAEN_Pos (14U)
AnnaBridge 157:e7ca05fa8600 2560 #define I2C_CR1_TXDMAEN_Msk (0x1U << I2C_CR1_TXDMAEN_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 2561 #define I2C_CR1_TXDMAEN I2C_CR1_TXDMAEN_Msk /*!< DMA transmission requests enable */
AnnaBridge 157:e7ca05fa8600 2562 #define I2C_CR1_RXDMAEN_Pos (15U)
AnnaBridge 157:e7ca05fa8600 2563 #define I2C_CR1_RXDMAEN_Msk (0x1U << I2C_CR1_RXDMAEN_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 2564 #define I2C_CR1_RXDMAEN I2C_CR1_RXDMAEN_Msk /*!< DMA reception requests enable */
AnnaBridge 157:e7ca05fa8600 2565 #define I2C_CR1_SBC_Pos (16U)
AnnaBridge 157:e7ca05fa8600 2566 #define I2C_CR1_SBC_Msk (0x1U << I2C_CR1_SBC_Pos) /*!< 0x00010000 */
AnnaBridge 157:e7ca05fa8600 2567 #define I2C_CR1_SBC I2C_CR1_SBC_Msk /*!< Slave byte control */
AnnaBridge 157:e7ca05fa8600 2568 #define I2C_CR1_NOSTRETCH_Pos (17U)
AnnaBridge 157:e7ca05fa8600 2569 #define I2C_CR1_NOSTRETCH_Msk (0x1U << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00020000 */
AnnaBridge 157:e7ca05fa8600 2570 #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock stretching disable */
AnnaBridge 157:e7ca05fa8600 2571 #define I2C_CR1_WUPEN_Pos (18U)
AnnaBridge 157:e7ca05fa8600 2572 #define I2C_CR1_WUPEN_Msk (0x1U << I2C_CR1_WUPEN_Pos) /*!< 0x00040000 */
AnnaBridge 157:e7ca05fa8600 2573 #define I2C_CR1_WUPEN I2C_CR1_WUPEN_Msk /*!< Wakeup from STOP enable */
AnnaBridge 157:e7ca05fa8600 2574 #define I2C_CR1_GCEN_Pos (19U)
AnnaBridge 157:e7ca05fa8600 2575 #define I2C_CR1_GCEN_Msk (0x1U << I2C_CR1_GCEN_Pos) /*!< 0x00080000 */
AnnaBridge 157:e7ca05fa8600 2576 #define I2C_CR1_GCEN I2C_CR1_GCEN_Msk /*!< General call enable */
AnnaBridge 157:e7ca05fa8600 2577 #define I2C_CR1_SMBHEN_Pos (20U)
AnnaBridge 157:e7ca05fa8600 2578 #define I2C_CR1_SMBHEN_Msk (0x1U << I2C_CR1_SMBHEN_Pos) /*!< 0x00100000 */
AnnaBridge 157:e7ca05fa8600 2579 #define I2C_CR1_SMBHEN I2C_CR1_SMBHEN_Msk /*!< SMBus host address enable */
AnnaBridge 157:e7ca05fa8600 2580 #define I2C_CR1_SMBDEN_Pos (21U)
AnnaBridge 157:e7ca05fa8600 2581 #define I2C_CR1_SMBDEN_Msk (0x1U << I2C_CR1_SMBDEN_Pos) /*!< 0x00200000 */
AnnaBridge 157:e7ca05fa8600 2582 #define I2C_CR1_SMBDEN I2C_CR1_SMBDEN_Msk /*!< SMBus device default address enable */
AnnaBridge 157:e7ca05fa8600 2583 #define I2C_CR1_ALERTEN_Pos (22U)
AnnaBridge 157:e7ca05fa8600 2584 #define I2C_CR1_ALERTEN_Msk (0x1U << I2C_CR1_ALERTEN_Pos) /*!< 0x00400000 */
AnnaBridge 157:e7ca05fa8600 2585 #define I2C_CR1_ALERTEN I2C_CR1_ALERTEN_Msk /*!< SMBus alert enable */
AnnaBridge 157:e7ca05fa8600 2586 #define I2C_CR1_PECEN_Pos (23U)
AnnaBridge 157:e7ca05fa8600 2587 #define I2C_CR1_PECEN_Msk (0x1U << I2C_CR1_PECEN_Pos) /*!< 0x00800000 */
AnnaBridge 157:e7ca05fa8600 2588 #define I2C_CR1_PECEN I2C_CR1_PECEN_Msk /*!< PEC enable */
AnnaBridge 157:e7ca05fa8600 2589
AnnaBridge 157:e7ca05fa8600 2590 /****************** Bit definition for I2C_CR2 register ********************/
AnnaBridge 157:e7ca05fa8600 2591 #define I2C_CR2_SADD_Pos (0U)
AnnaBridge 157:e7ca05fa8600 2592 #define I2C_CR2_SADD_Msk (0x3FFU << I2C_CR2_SADD_Pos) /*!< 0x000003FF */
AnnaBridge 157:e7ca05fa8600 2593 #define I2C_CR2_SADD I2C_CR2_SADD_Msk /*!< Slave address (master mode) */
AnnaBridge 157:e7ca05fa8600 2594 #define I2C_CR2_RD_WRN_Pos (10U)
AnnaBridge 157:e7ca05fa8600 2595 #define I2C_CR2_RD_WRN_Msk (0x1U << I2C_CR2_RD_WRN_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 2596 #define I2C_CR2_RD_WRN I2C_CR2_RD_WRN_Msk /*!< Transfer direction (master mode) */
AnnaBridge 157:e7ca05fa8600 2597 #define I2C_CR2_ADD10_Pos (11U)
AnnaBridge 157:e7ca05fa8600 2598 #define I2C_CR2_ADD10_Msk (0x1U << I2C_CR2_ADD10_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 2599 #define I2C_CR2_ADD10 I2C_CR2_ADD10_Msk /*!< 10-bit addressing mode (master mode) */
AnnaBridge 157:e7ca05fa8600 2600 #define I2C_CR2_HEAD10R_Pos (12U)
AnnaBridge 157:e7ca05fa8600 2601 #define I2C_CR2_HEAD10R_Msk (0x1U << I2C_CR2_HEAD10R_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 2602 #define I2C_CR2_HEAD10R I2C_CR2_HEAD10R_Msk /*!< 10-bit address header only read direction (master mode) */
AnnaBridge 157:e7ca05fa8600 2603 #define I2C_CR2_START_Pos (13U)
AnnaBridge 157:e7ca05fa8600 2604 #define I2C_CR2_START_Msk (0x1U << I2C_CR2_START_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 2605 #define I2C_CR2_START I2C_CR2_START_Msk /*!< START generation */
AnnaBridge 157:e7ca05fa8600 2606 #define I2C_CR2_STOP_Pos (14U)
AnnaBridge 157:e7ca05fa8600 2607 #define I2C_CR2_STOP_Msk (0x1U << I2C_CR2_STOP_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 2608 #define I2C_CR2_STOP I2C_CR2_STOP_Msk /*!< STOP generation (master mode) */
AnnaBridge 157:e7ca05fa8600 2609 #define I2C_CR2_NACK_Pos (15U)
AnnaBridge 157:e7ca05fa8600 2610 #define I2C_CR2_NACK_Msk (0x1U << I2C_CR2_NACK_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 2611 #define I2C_CR2_NACK I2C_CR2_NACK_Msk /*!< NACK generation (slave mode) */
AnnaBridge 157:e7ca05fa8600 2612 #define I2C_CR2_NBYTES_Pos (16U)
AnnaBridge 157:e7ca05fa8600 2613 #define I2C_CR2_NBYTES_Msk (0xFFU << I2C_CR2_NBYTES_Pos) /*!< 0x00FF0000 */
AnnaBridge 157:e7ca05fa8600 2614 #define I2C_CR2_NBYTES I2C_CR2_NBYTES_Msk /*!< Number of bytes */
AnnaBridge 157:e7ca05fa8600 2615 #define I2C_CR2_RELOAD_Pos (24U)
AnnaBridge 157:e7ca05fa8600 2616 #define I2C_CR2_RELOAD_Msk (0x1U << I2C_CR2_RELOAD_Pos) /*!< 0x01000000 */
AnnaBridge 157:e7ca05fa8600 2617 #define I2C_CR2_RELOAD I2C_CR2_RELOAD_Msk /*!< NBYTES reload mode */
AnnaBridge 157:e7ca05fa8600 2618 #define I2C_CR2_AUTOEND_Pos (25U)
AnnaBridge 157:e7ca05fa8600 2619 #define I2C_CR2_AUTOEND_Msk (0x1U << I2C_CR2_AUTOEND_Pos) /*!< 0x02000000 */
AnnaBridge 157:e7ca05fa8600 2620 #define I2C_CR2_AUTOEND I2C_CR2_AUTOEND_Msk /*!< Automatic end mode (master mode) */
AnnaBridge 157:e7ca05fa8600 2621 #define I2C_CR2_PECBYTE_Pos (26U)
AnnaBridge 157:e7ca05fa8600 2622 #define I2C_CR2_PECBYTE_Msk (0x1U << I2C_CR2_PECBYTE_Pos) /*!< 0x04000000 */
AnnaBridge 157:e7ca05fa8600 2623 #define I2C_CR2_PECBYTE I2C_CR2_PECBYTE_Msk /*!< Packet error checking byte */
AnnaBridge 157:e7ca05fa8600 2624
AnnaBridge 157:e7ca05fa8600 2625 /******************* Bit definition for I2C_OAR1 register ******************/
AnnaBridge 157:e7ca05fa8600 2626 #define I2C_OAR1_OA1_Pos (0U)
AnnaBridge 157:e7ca05fa8600 2627 #define I2C_OAR1_OA1_Msk (0x3FFU << I2C_OAR1_OA1_Pos) /*!< 0x000003FF */
AnnaBridge 157:e7ca05fa8600 2628 #define I2C_OAR1_OA1 I2C_OAR1_OA1_Msk /*!< Interface own address 1 */
AnnaBridge 157:e7ca05fa8600 2629 #define I2C_OAR1_OA1MODE_Pos (10U)
AnnaBridge 157:e7ca05fa8600 2630 #define I2C_OAR1_OA1MODE_Msk (0x1U << I2C_OAR1_OA1MODE_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 2631 #define I2C_OAR1_OA1MODE I2C_OAR1_OA1MODE_Msk /*!< Own address 1 10-bit mode */
AnnaBridge 157:e7ca05fa8600 2632 #define I2C_OAR1_OA1EN_Pos (15U)
AnnaBridge 157:e7ca05fa8600 2633 #define I2C_OAR1_OA1EN_Msk (0x1U << I2C_OAR1_OA1EN_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 2634 #define I2C_OAR1_OA1EN I2C_OAR1_OA1EN_Msk /*!< Own address 1 enable */
AnnaBridge 157:e7ca05fa8600 2635
AnnaBridge 157:e7ca05fa8600 2636 /******************* Bit definition for I2C_OAR2 register ******************/
AnnaBridge 157:e7ca05fa8600 2637 #define I2C_OAR2_OA2_Pos (1U)
AnnaBridge 157:e7ca05fa8600 2638 #define I2C_OAR2_OA2_Msk (0x7FU << I2C_OAR2_OA2_Pos) /*!< 0x000000FE */
AnnaBridge 157:e7ca05fa8600 2639 #define I2C_OAR2_OA2 I2C_OAR2_OA2_Msk /*!< Interface own address 2 */
AnnaBridge 157:e7ca05fa8600 2640 #define I2C_OAR2_OA2MSK_Pos (8U)
AnnaBridge 157:e7ca05fa8600 2641 #define I2C_OAR2_OA2MSK_Msk (0x7U << I2C_OAR2_OA2MSK_Pos) /*!< 0x00000700 */
AnnaBridge 157:e7ca05fa8600 2642 #define I2C_OAR2_OA2MSK I2C_OAR2_OA2MSK_Msk /*!< Own address 2 masks */
AnnaBridge 157:e7ca05fa8600 2643 #define I2C_OAR2_OA2NOMASK (0x00000000U) /*!< No mask */
AnnaBridge 157:e7ca05fa8600 2644 #define I2C_OAR2_OA2MASK01_Pos (8U)
AnnaBridge 157:e7ca05fa8600 2645 #define I2C_OAR2_OA2MASK01_Msk (0x1U << I2C_OAR2_OA2MASK01_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 2646 #define I2C_OAR2_OA2MASK01 I2C_OAR2_OA2MASK01_Msk /*!< OA2[1] is masked, Only OA2[7:2] are compared */
AnnaBridge 157:e7ca05fa8600 2647 #define I2C_OAR2_OA2MASK02_Pos (9U)
AnnaBridge 157:e7ca05fa8600 2648 #define I2C_OAR2_OA2MASK02_Msk (0x1U << I2C_OAR2_OA2MASK02_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 2649 #define I2C_OAR2_OA2MASK02 I2C_OAR2_OA2MASK02_Msk /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */
AnnaBridge 157:e7ca05fa8600 2650 #define I2C_OAR2_OA2MASK03_Pos (8U)
AnnaBridge 157:e7ca05fa8600 2651 #define I2C_OAR2_OA2MASK03_Msk (0x3U << I2C_OAR2_OA2MASK03_Pos) /*!< 0x00000300 */
AnnaBridge 157:e7ca05fa8600 2652 #define I2C_OAR2_OA2MASK03 I2C_OAR2_OA2MASK03_Msk /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */
AnnaBridge 157:e7ca05fa8600 2653 #define I2C_OAR2_OA2MASK04_Pos (10U)
AnnaBridge 157:e7ca05fa8600 2654 #define I2C_OAR2_OA2MASK04_Msk (0x1U << I2C_OAR2_OA2MASK04_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 2655 #define I2C_OAR2_OA2MASK04 I2C_OAR2_OA2MASK04_Msk /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */
AnnaBridge 157:e7ca05fa8600 2656 #define I2C_OAR2_OA2MASK05_Pos (8U)
AnnaBridge 157:e7ca05fa8600 2657 #define I2C_OAR2_OA2MASK05_Msk (0x5U << I2C_OAR2_OA2MASK05_Pos) /*!< 0x00000500 */
AnnaBridge 157:e7ca05fa8600 2658 #define I2C_OAR2_OA2MASK05 I2C_OAR2_OA2MASK05_Msk /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */
AnnaBridge 157:e7ca05fa8600 2659 #define I2C_OAR2_OA2MASK06_Pos (9U)
AnnaBridge 157:e7ca05fa8600 2660 #define I2C_OAR2_OA2MASK06_Msk (0x3U << I2C_OAR2_OA2MASK06_Pos) /*!< 0x00000600 */
AnnaBridge 157:e7ca05fa8600 2661 #define I2C_OAR2_OA2MASK06 I2C_OAR2_OA2MASK06_Msk /*!< OA2[6:1] is masked, Only OA2[7] are compared */
AnnaBridge 157:e7ca05fa8600 2662 #define I2C_OAR2_OA2MASK07_Pos (8U)
AnnaBridge 157:e7ca05fa8600 2663 #define I2C_OAR2_OA2MASK07_Msk (0x7U << I2C_OAR2_OA2MASK07_Pos) /*!< 0x00000700 */
AnnaBridge 157:e7ca05fa8600 2664 #define I2C_OAR2_OA2MASK07 I2C_OAR2_OA2MASK07_Msk /*!< OA2[7:1] is masked, No comparison is done */
AnnaBridge 157:e7ca05fa8600 2665 #define I2C_OAR2_OA2EN_Pos (15U)
AnnaBridge 157:e7ca05fa8600 2666 #define I2C_OAR2_OA2EN_Msk (0x1U << I2C_OAR2_OA2EN_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 2667 #define I2C_OAR2_OA2EN I2C_OAR2_OA2EN_Msk /*!< Own address 2 enable */
AnnaBridge 157:e7ca05fa8600 2668
AnnaBridge 157:e7ca05fa8600 2669 /******************* Bit definition for I2C_TIMINGR register *******************/
AnnaBridge 157:e7ca05fa8600 2670 #define I2C_TIMINGR_SCLL_Pos (0U)
AnnaBridge 157:e7ca05fa8600 2671 #define I2C_TIMINGR_SCLL_Msk (0xFFU << I2C_TIMINGR_SCLL_Pos) /*!< 0x000000FF */
AnnaBridge 157:e7ca05fa8600 2672 #define I2C_TIMINGR_SCLL I2C_TIMINGR_SCLL_Msk /*!< SCL low period (master mode) */
AnnaBridge 157:e7ca05fa8600 2673 #define I2C_TIMINGR_SCLH_Pos (8U)
AnnaBridge 157:e7ca05fa8600 2674 #define I2C_TIMINGR_SCLH_Msk (0xFFU << I2C_TIMINGR_SCLH_Pos) /*!< 0x0000FF00 */
AnnaBridge 157:e7ca05fa8600 2675 #define I2C_TIMINGR_SCLH I2C_TIMINGR_SCLH_Msk /*!< SCL high period (master mode) */
AnnaBridge 157:e7ca05fa8600 2676 #define I2C_TIMINGR_SDADEL_Pos (16U)
AnnaBridge 157:e7ca05fa8600 2677 #define I2C_TIMINGR_SDADEL_Msk (0xFU << I2C_TIMINGR_SDADEL_Pos) /*!< 0x000F0000 */
AnnaBridge 157:e7ca05fa8600 2678 #define I2C_TIMINGR_SDADEL I2C_TIMINGR_SDADEL_Msk /*!< Data hold time */
AnnaBridge 157:e7ca05fa8600 2679 #define I2C_TIMINGR_SCLDEL_Pos (20U)
AnnaBridge 157:e7ca05fa8600 2680 #define I2C_TIMINGR_SCLDEL_Msk (0xFU << I2C_TIMINGR_SCLDEL_Pos) /*!< 0x00F00000 */
AnnaBridge 157:e7ca05fa8600 2681 #define I2C_TIMINGR_SCLDEL I2C_TIMINGR_SCLDEL_Msk /*!< Data setup time */
AnnaBridge 157:e7ca05fa8600 2682 #define I2C_TIMINGR_PRESC_Pos (28U)
AnnaBridge 157:e7ca05fa8600 2683 #define I2C_TIMINGR_PRESC_Msk (0xFU << I2C_TIMINGR_PRESC_Pos) /*!< 0xF0000000 */
AnnaBridge 157:e7ca05fa8600 2684 #define I2C_TIMINGR_PRESC I2C_TIMINGR_PRESC_Msk /*!< Timings prescaler */
AnnaBridge 157:e7ca05fa8600 2685
AnnaBridge 157:e7ca05fa8600 2686 /******************* Bit definition for I2C_TIMEOUTR register *******************/
AnnaBridge 157:e7ca05fa8600 2687 #define I2C_TIMEOUTR_TIMEOUTA_Pos (0U)
AnnaBridge 157:e7ca05fa8600 2688 #define I2C_TIMEOUTR_TIMEOUTA_Msk (0xFFFU << I2C_TIMEOUTR_TIMEOUTA_Pos) /*!< 0x00000FFF */
AnnaBridge 157:e7ca05fa8600 2689 #define I2C_TIMEOUTR_TIMEOUTA I2C_TIMEOUTR_TIMEOUTA_Msk /*!< Bus timeout A */
AnnaBridge 157:e7ca05fa8600 2690 #define I2C_TIMEOUTR_TIDLE_Pos (12U)
AnnaBridge 157:e7ca05fa8600 2691 #define I2C_TIMEOUTR_TIDLE_Msk (0x1U << I2C_TIMEOUTR_TIDLE_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 2692 #define I2C_TIMEOUTR_TIDLE I2C_TIMEOUTR_TIDLE_Msk /*!< Idle clock timeout detection */
AnnaBridge 157:e7ca05fa8600 2693 #define I2C_TIMEOUTR_TIMOUTEN_Pos (15U)
AnnaBridge 157:e7ca05fa8600 2694 #define I2C_TIMEOUTR_TIMOUTEN_Msk (0x1U << I2C_TIMEOUTR_TIMOUTEN_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 2695 #define I2C_TIMEOUTR_TIMOUTEN I2C_TIMEOUTR_TIMOUTEN_Msk /*!< Clock timeout enable */
AnnaBridge 157:e7ca05fa8600 2696 #define I2C_TIMEOUTR_TIMEOUTB_Pos (16U)
AnnaBridge 157:e7ca05fa8600 2697 #define I2C_TIMEOUTR_TIMEOUTB_Msk (0xFFFU << I2C_TIMEOUTR_TIMEOUTB_Pos) /*!< 0x0FFF0000 */
AnnaBridge 157:e7ca05fa8600 2698 #define I2C_TIMEOUTR_TIMEOUTB I2C_TIMEOUTR_TIMEOUTB_Msk /*!< Bus timeout B*/
AnnaBridge 157:e7ca05fa8600 2699 #define I2C_TIMEOUTR_TEXTEN_Pos (31U)
AnnaBridge 157:e7ca05fa8600 2700 #define I2C_TIMEOUTR_TEXTEN_Msk (0x1U << I2C_TIMEOUTR_TEXTEN_Pos) /*!< 0x80000000 */
AnnaBridge 157:e7ca05fa8600 2701 #define I2C_TIMEOUTR_TEXTEN I2C_TIMEOUTR_TEXTEN_Msk /*!< Extended clock timeout enable */
AnnaBridge 157:e7ca05fa8600 2702
AnnaBridge 157:e7ca05fa8600 2703 /****************** Bit definition for I2C_ISR register *********************/
AnnaBridge 157:e7ca05fa8600 2704 #define I2C_ISR_TXE_Pos (0U)
AnnaBridge 157:e7ca05fa8600 2705 #define I2C_ISR_TXE_Msk (0x1U << I2C_ISR_TXE_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 2706 #define I2C_ISR_TXE I2C_ISR_TXE_Msk /*!< Transmit data register empty */
AnnaBridge 157:e7ca05fa8600 2707 #define I2C_ISR_TXIS_Pos (1U)
AnnaBridge 157:e7ca05fa8600 2708 #define I2C_ISR_TXIS_Msk (0x1U << I2C_ISR_TXIS_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 2709 #define I2C_ISR_TXIS I2C_ISR_TXIS_Msk /*!< Transmit interrupt status */
AnnaBridge 157:e7ca05fa8600 2710 #define I2C_ISR_RXNE_Pos (2U)
AnnaBridge 157:e7ca05fa8600 2711 #define I2C_ISR_RXNE_Msk (0x1U << I2C_ISR_RXNE_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 2712 #define I2C_ISR_RXNE I2C_ISR_RXNE_Msk /*!< Receive data register not empty */
AnnaBridge 157:e7ca05fa8600 2713 #define I2C_ISR_ADDR_Pos (3U)
AnnaBridge 157:e7ca05fa8600 2714 #define I2C_ISR_ADDR_Msk (0x1U << I2C_ISR_ADDR_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 2715 #define I2C_ISR_ADDR I2C_ISR_ADDR_Msk /*!< Address matched (slave mode)*/
AnnaBridge 157:e7ca05fa8600 2716 #define I2C_ISR_NACKF_Pos (4U)
AnnaBridge 157:e7ca05fa8600 2717 #define I2C_ISR_NACKF_Msk (0x1U << I2C_ISR_NACKF_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 2718 #define I2C_ISR_NACKF I2C_ISR_NACKF_Msk /*!< NACK received flag */
AnnaBridge 157:e7ca05fa8600 2719 #define I2C_ISR_STOPF_Pos (5U)
AnnaBridge 157:e7ca05fa8600 2720 #define I2C_ISR_STOPF_Msk (0x1U << I2C_ISR_STOPF_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 2721 #define I2C_ISR_STOPF I2C_ISR_STOPF_Msk /*!< STOP detection flag */
AnnaBridge 157:e7ca05fa8600 2722 #define I2C_ISR_TC_Pos (6U)
AnnaBridge 157:e7ca05fa8600 2723 #define I2C_ISR_TC_Msk (0x1U << I2C_ISR_TC_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 2724 #define I2C_ISR_TC I2C_ISR_TC_Msk /*!< Transfer complete (master mode) */
AnnaBridge 157:e7ca05fa8600 2725 #define I2C_ISR_TCR_Pos (7U)
AnnaBridge 157:e7ca05fa8600 2726 #define I2C_ISR_TCR_Msk (0x1U << I2C_ISR_TCR_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 2727 #define I2C_ISR_TCR I2C_ISR_TCR_Msk /*!< Transfer complete reload */
AnnaBridge 157:e7ca05fa8600 2728 #define I2C_ISR_BERR_Pos (8U)
AnnaBridge 157:e7ca05fa8600 2729 #define I2C_ISR_BERR_Msk (0x1U << I2C_ISR_BERR_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 2730 #define I2C_ISR_BERR I2C_ISR_BERR_Msk /*!< Bus error */
AnnaBridge 157:e7ca05fa8600 2731 #define I2C_ISR_ARLO_Pos (9U)
AnnaBridge 157:e7ca05fa8600 2732 #define I2C_ISR_ARLO_Msk (0x1U << I2C_ISR_ARLO_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 2733 #define I2C_ISR_ARLO I2C_ISR_ARLO_Msk /*!< Arbitration lost */
AnnaBridge 157:e7ca05fa8600 2734 #define I2C_ISR_OVR_Pos (10U)
AnnaBridge 157:e7ca05fa8600 2735 #define I2C_ISR_OVR_Msk (0x1U << I2C_ISR_OVR_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 2736 #define I2C_ISR_OVR I2C_ISR_OVR_Msk /*!< Overrun/Underrun */
AnnaBridge 157:e7ca05fa8600 2737 #define I2C_ISR_PECERR_Pos (11U)
AnnaBridge 157:e7ca05fa8600 2738 #define I2C_ISR_PECERR_Msk (0x1U << I2C_ISR_PECERR_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 2739 #define I2C_ISR_PECERR I2C_ISR_PECERR_Msk /*!< PEC error in reception */
AnnaBridge 157:e7ca05fa8600 2740 #define I2C_ISR_TIMEOUT_Pos (12U)
AnnaBridge 157:e7ca05fa8600 2741 #define I2C_ISR_TIMEOUT_Msk (0x1U << I2C_ISR_TIMEOUT_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 2742 #define I2C_ISR_TIMEOUT I2C_ISR_TIMEOUT_Msk /*!< Timeout or Tlow detection flag */
AnnaBridge 157:e7ca05fa8600 2743 #define I2C_ISR_ALERT_Pos (13U)
AnnaBridge 157:e7ca05fa8600 2744 #define I2C_ISR_ALERT_Msk (0x1U << I2C_ISR_ALERT_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 2745 #define I2C_ISR_ALERT I2C_ISR_ALERT_Msk /*!< SMBus alert */
AnnaBridge 157:e7ca05fa8600 2746 #define I2C_ISR_BUSY_Pos (15U)
AnnaBridge 157:e7ca05fa8600 2747 #define I2C_ISR_BUSY_Msk (0x1U << I2C_ISR_BUSY_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 2748 #define I2C_ISR_BUSY I2C_ISR_BUSY_Msk /*!< Bus busy */
AnnaBridge 157:e7ca05fa8600 2749 #define I2C_ISR_DIR_Pos (16U)
AnnaBridge 157:e7ca05fa8600 2750 #define I2C_ISR_DIR_Msk (0x1U << I2C_ISR_DIR_Pos) /*!< 0x00010000 */
AnnaBridge 157:e7ca05fa8600 2751 #define I2C_ISR_DIR I2C_ISR_DIR_Msk /*!< Transfer direction (slave mode) */
AnnaBridge 157:e7ca05fa8600 2752 #define I2C_ISR_ADDCODE_Pos (17U)
AnnaBridge 157:e7ca05fa8600 2753 #define I2C_ISR_ADDCODE_Msk (0x7FU << I2C_ISR_ADDCODE_Pos) /*!< 0x00FE0000 */
AnnaBridge 157:e7ca05fa8600 2754 #define I2C_ISR_ADDCODE I2C_ISR_ADDCODE_Msk /*!< Address match code (slave mode) */
AnnaBridge 157:e7ca05fa8600 2755
AnnaBridge 157:e7ca05fa8600 2756 /****************** Bit definition for I2C_ICR register *********************/
AnnaBridge 157:e7ca05fa8600 2757 #define I2C_ICR_ADDRCF_Pos (3U)
AnnaBridge 157:e7ca05fa8600 2758 #define I2C_ICR_ADDRCF_Msk (0x1U << I2C_ICR_ADDRCF_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 2759 #define I2C_ICR_ADDRCF I2C_ICR_ADDRCF_Msk /*!< Address matched clear flag */
AnnaBridge 157:e7ca05fa8600 2760 #define I2C_ICR_NACKCF_Pos (4U)
AnnaBridge 157:e7ca05fa8600 2761 #define I2C_ICR_NACKCF_Msk (0x1U << I2C_ICR_NACKCF_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 2762 #define I2C_ICR_NACKCF I2C_ICR_NACKCF_Msk /*!< NACK clear flag */
AnnaBridge 157:e7ca05fa8600 2763 #define I2C_ICR_STOPCF_Pos (5U)
AnnaBridge 157:e7ca05fa8600 2764 #define I2C_ICR_STOPCF_Msk (0x1U << I2C_ICR_STOPCF_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 2765 #define I2C_ICR_STOPCF I2C_ICR_STOPCF_Msk /*!< STOP detection clear flag */
AnnaBridge 157:e7ca05fa8600 2766 #define I2C_ICR_BERRCF_Pos (8U)
AnnaBridge 157:e7ca05fa8600 2767 #define I2C_ICR_BERRCF_Msk (0x1U << I2C_ICR_BERRCF_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 2768 #define I2C_ICR_BERRCF I2C_ICR_BERRCF_Msk /*!< Bus error clear flag */
AnnaBridge 157:e7ca05fa8600 2769 #define I2C_ICR_ARLOCF_Pos (9U)
AnnaBridge 157:e7ca05fa8600 2770 #define I2C_ICR_ARLOCF_Msk (0x1U << I2C_ICR_ARLOCF_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 2771 #define I2C_ICR_ARLOCF I2C_ICR_ARLOCF_Msk /*!< Arbitration lost clear flag */
AnnaBridge 157:e7ca05fa8600 2772 #define I2C_ICR_OVRCF_Pos (10U)
AnnaBridge 157:e7ca05fa8600 2773 #define I2C_ICR_OVRCF_Msk (0x1U << I2C_ICR_OVRCF_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 2774 #define I2C_ICR_OVRCF I2C_ICR_OVRCF_Msk /*!< Overrun/Underrun clear flag */
AnnaBridge 157:e7ca05fa8600 2775 #define I2C_ICR_PECCF_Pos (11U)
AnnaBridge 157:e7ca05fa8600 2776 #define I2C_ICR_PECCF_Msk (0x1U << I2C_ICR_PECCF_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 2777 #define I2C_ICR_PECCF I2C_ICR_PECCF_Msk /*!< PAC error clear flag */
AnnaBridge 157:e7ca05fa8600 2778 #define I2C_ICR_TIMOUTCF_Pos (12U)
AnnaBridge 157:e7ca05fa8600 2779 #define I2C_ICR_TIMOUTCF_Msk (0x1U << I2C_ICR_TIMOUTCF_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 2780 #define I2C_ICR_TIMOUTCF I2C_ICR_TIMOUTCF_Msk /*!< Timeout clear flag */
AnnaBridge 157:e7ca05fa8600 2781 #define I2C_ICR_ALERTCF_Pos (13U)
AnnaBridge 157:e7ca05fa8600 2782 #define I2C_ICR_ALERTCF_Msk (0x1U << I2C_ICR_ALERTCF_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 2783 #define I2C_ICR_ALERTCF I2C_ICR_ALERTCF_Msk /*!< Alert clear flag */
AnnaBridge 157:e7ca05fa8600 2784
AnnaBridge 157:e7ca05fa8600 2785 /****************** Bit definition for I2C_PECR register *********************/
AnnaBridge 157:e7ca05fa8600 2786 #define I2C_PECR_PEC_Pos (0U)
AnnaBridge 157:e7ca05fa8600 2787 #define I2C_PECR_PEC_Msk (0xFFU << I2C_PECR_PEC_Pos) /*!< 0x000000FF */
AnnaBridge 157:e7ca05fa8600 2788 #define I2C_PECR_PEC I2C_PECR_PEC_Msk /*!< PEC register */
AnnaBridge 157:e7ca05fa8600 2789
AnnaBridge 157:e7ca05fa8600 2790 /****************** Bit definition for I2C_RXDR register *********************/
AnnaBridge 157:e7ca05fa8600 2791 #define I2C_RXDR_RXDATA_Pos (0U)
AnnaBridge 157:e7ca05fa8600 2792 #define I2C_RXDR_RXDATA_Msk (0xFFU << I2C_RXDR_RXDATA_Pos) /*!< 0x000000FF */
AnnaBridge 157:e7ca05fa8600 2793 #define I2C_RXDR_RXDATA I2C_RXDR_RXDATA_Msk /*!< 8-bit receive data */
AnnaBridge 157:e7ca05fa8600 2794
AnnaBridge 157:e7ca05fa8600 2795 /****************** Bit definition for I2C_TXDR register *********************/
AnnaBridge 157:e7ca05fa8600 2796 #define I2C_TXDR_TXDATA_Pos (0U)
AnnaBridge 157:e7ca05fa8600 2797 #define I2C_TXDR_TXDATA_Msk (0xFFU << I2C_TXDR_TXDATA_Pos) /*!< 0x000000FF */
AnnaBridge 157:e7ca05fa8600 2798 #define I2C_TXDR_TXDATA I2C_TXDR_TXDATA_Msk /*!< 8-bit transmit data */
AnnaBridge 157:e7ca05fa8600 2799
AnnaBridge 157:e7ca05fa8600 2800 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 2801 /* */
AnnaBridge 157:e7ca05fa8600 2802 /* Independent WATCHDOG (IWDG) */
AnnaBridge 157:e7ca05fa8600 2803 /* */
AnnaBridge 157:e7ca05fa8600 2804 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 2805 /******************* Bit definition for IWDG_KR register ********************/
AnnaBridge 157:e7ca05fa8600 2806 #define IWDG_KR_KEY_Pos (0U)
AnnaBridge 157:e7ca05fa8600 2807 #define IWDG_KR_KEY_Msk (0xFFFFU << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */
AnnaBridge 157:e7ca05fa8600 2808 #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!< Key value (write only, read 0000h) */
AnnaBridge 157:e7ca05fa8600 2809
AnnaBridge 157:e7ca05fa8600 2810 /******************* Bit definition for IWDG_PR register ********************/
AnnaBridge 157:e7ca05fa8600 2811 #define IWDG_PR_PR_Pos (0U)
AnnaBridge 157:e7ca05fa8600 2812 #define IWDG_PR_PR_Msk (0x7U << IWDG_PR_PR_Pos) /*!< 0x00000007 */
AnnaBridge 157:e7ca05fa8600 2813 #define IWDG_PR_PR IWDG_PR_PR_Msk /*!< PR[2:0] (Prescaler divider) */
AnnaBridge 157:e7ca05fa8600 2814 #define IWDG_PR_PR_0 (0x1U << IWDG_PR_PR_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 2815 #define IWDG_PR_PR_1 (0x2U << IWDG_PR_PR_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 2816 #define IWDG_PR_PR_2 (0x4U << IWDG_PR_PR_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 2817
AnnaBridge 157:e7ca05fa8600 2818 /******************* Bit definition for IWDG_RLR register *******************/
AnnaBridge 157:e7ca05fa8600 2819 #define IWDG_RLR_RL_Pos (0U)
AnnaBridge 157:e7ca05fa8600 2820 #define IWDG_RLR_RL_Msk (0xFFFU << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */
AnnaBridge 157:e7ca05fa8600 2821 #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!< Watchdog counter reload value */
AnnaBridge 157:e7ca05fa8600 2822
AnnaBridge 157:e7ca05fa8600 2823 /******************* Bit definition for IWDG_SR register ********************/
AnnaBridge 157:e7ca05fa8600 2824 #define IWDG_SR_PVU_Pos (0U)
AnnaBridge 157:e7ca05fa8600 2825 #define IWDG_SR_PVU_Msk (0x1U << IWDG_SR_PVU_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 2826 #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */
AnnaBridge 157:e7ca05fa8600 2827 #define IWDG_SR_RVU_Pos (1U)
AnnaBridge 157:e7ca05fa8600 2828 #define IWDG_SR_RVU_Msk (0x1U << IWDG_SR_RVU_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 2829 #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */
AnnaBridge 157:e7ca05fa8600 2830 #define IWDG_SR_WVU_Pos (2U)
AnnaBridge 157:e7ca05fa8600 2831 #define IWDG_SR_WVU_Msk (0x1U << IWDG_SR_WVU_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 2832 #define IWDG_SR_WVU IWDG_SR_WVU_Msk /*!< Watchdog counter window value update */
AnnaBridge 157:e7ca05fa8600 2833
AnnaBridge 157:e7ca05fa8600 2834 /******************* Bit definition for IWDG_KR register ********************/
AnnaBridge 157:e7ca05fa8600 2835 #define IWDG_WINR_WIN_Pos (0U)
AnnaBridge 157:e7ca05fa8600 2836 #define IWDG_WINR_WIN_Msk (0xFFFU << IWDG_WINR_WIN_Pos) /*!< 0x00000FFF */
AnnaBridge 157:e7ca05fa8600 2837 #define IWDG_WINR_WIN IWDG_WINR_WIN_Msk /*!< Watchdog counter window value */
AnnaBridge 157:e7ca05fa8600 2838
AnnaBridge 157:e7ca05fa8600 2839 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 2840 /* */
AnnaBridge 157:e7ca05fa8600 2841 /* Low Power Timer (LPTTIM) */
AnnaBridge 157:e7ca05fa8600 2842 /* */
AnnaBridge 157:e7ca05fa8600 2843 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 2844 /****************** Bit definition for LPTIM_ISR register *******************/
AnnaBridge 157:e7ca05fa8600 2845 #define LPTIM_ISR_CMPM_Pos (0U)
AnnaBridge 157:e7ca05fa8600 2846 #define LPTIM_ISR_CMPM_Msk (0x1U << LPTIM_ISR_CMPM_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 2847 #define LPTIM_ISR_CMPM LPTIM_ISR_CMPM_Msk /*!< Compare match */
AnnaBridge 157:e7ca05fa8600 2848 #define LPTIM_ISR_ARRM_Pos (1U)
AnnaBridge 157:e7ca05fa8600 2849 #define LPTIM_ISR_ARRM_Msk (0x1U << LPTIM_ISR_ARRM_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 2850 #define LPTIM_ISR_ARRM LPTIM_ISR_ARRM_Msk /*!< Autoreload match */
AnnaBridge 157:e7ca05fa8600 2851 #define LPTIM_ISR_EXTTRIG_Pos (2U)
AnnaBridge 157:e7ca05fa8600 2852 #define LPTIM_ISR_EXTTRIG_Msk (0x1U << LPTIM_ISR_EXTTRIG_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 2853 #define LPTIM_ISR_EXTTRIG LPTIM_ISR_EXTTRIG_Msk /*!< External trigger edge event */
AnnaBridge 157:e7ca05fa8600 2854 #define LPTIM_ISR_CMPOK_Pos (3U)
AnnaBridge 157:e7ca05fa8600 2855 #define LPTIM_ISR_CMPOK_Msk (0x1U << LPTIM_ISR_CMPOK_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 2856 #define LPTIM_ISR_CMPOK LPTIM_ISR_CMPOK_Msk /*!< Compare register update OK */
AnnaBridge 157:e7ca05fa8600 2857 #define LPTIM_ISR_ARROK_Pos (4U)
AnnaBridge 157:e7ca05fa8600 2858 #define LPTIM_ISR_ARROK_Msk (0x1U << LPTIM_ISR_ARROK_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 2859 #define LPTIM_ISR_ARROK LPTIM_ISR_ARROK_Msk /*!< Autoreload register update OK */
AnnaBridge 157:e7ca05fa8600 2860 #define LPTIM_ISR_UP_Pos (5U)
AnnaBridge 157:e7ca05fa8600 2861 #define LPTIM_ISR_UP_Msk (0x1U << LPTIM_ISR_UP_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 2862 #define LPTIM_ISR_UP LPTIM_ISR_UP_Msk /*!< Counter direction change down to up */
AnnaBridge 157:e7ca05fa8600 2863 #define LPTIM_ISR_DOWN_Pos (6U)
AnnaBridge 157:e7ca05fa8600 2864 #define LPTIM_ISR_DOWN_Msk (0x1U << LPTIM_ISR_DOWN_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 2865 #define LPTIM_ISR_DOWN LPTIM_ISR_DOWN_Msk /*!< Counter direction change up to down */
AnnaBridge 157:e7ca05fa8600 2866
AnnaBridge 157:e7ca05fa8600 2867 /****************** Bit definition for LPTIM_ICR register *******************/
AnnaBridge 157:e7ca05fa8600 2868 #define LPTIM_ICR_CMPMCF_Pos (0U)
AnnaBridge 157:e7ca05fa8600 2869 #define LPTIM_ICR_CMPMCF_Msk (0x1U << LPTIM_ICR_CMPMCF_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 2870 #define LPTIM_ICR_CMPMCF LPTIM_ICR_CMPMCF_Msk /*!< Compare match Clear Flag */
AnnaBridge 157:e7ca05fa8600 2871 #define LPTIM_ICR_ARRMCF_Pos (1U)
AnnaBridge 157:e7ca05fa8600 2872 #define LPTIM_ICR_ARRMCF_Msk (0x1U << LPTIM_ICR_ARRMCF_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 2873 #define LPTIM_ICR_ARRMCF LPTIM_ICR_ARRMCF_Msk /*!< Autoreload match Clear Flag */
AnnaBridge 157:e7ca05fa8600 2874 #define LPTIM_ICR_EXTTRIGCF_Pos (2U)
AnnaBridge 157:e7ca05fa8600 2875 #define LPTIM_ICR_EXTTRIGCF_Msk (0x1U << LPTIM_ICR_EXTTRIGCF_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 2876 #define LPTIM_ICR_EXTTRIGCF LPTIM_ICR_EXTTRIGCF_Msk /*!< External trigger edge event Clear Flag */
AnnaBridge 157:e7ca05fa8600 2877 #define LPTIM_ICR_CMPOKCF_Pos (3U)
AnnaBridge 157:e7ca05fa8600 2878 #define LPTIM_ICR_CMPOKCF_Msk (0x1U << LPTIM_ICR_CMPOKCF_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 2879 #define LPTIM_ICR_CMPOKCF LPTIM_ICR_CMPOKCF_Msk /*!< Compare register update OK Clear Flag */
AnnaBridge 157:e7ca05fa8600 2880 #define LPTIM_ICR_ARROKCF_Pos (4U)
AnnaBridge 157:e7ca05fa8600 2881 #define LPTIM_ICR_ARROKCF_Msk (0x1U << LPTIM_ICR_ARROKCF_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 2882 #define LPTIM_ICR_ARROKCF LPTIM_ICR_ARROKCF_Msk /*!< Autoreload register update OK Clear Flag */
AnnaBridge 157:e7ca05fa8600 2883 #define LPTIM_ICR_UPCF_Pos (5U)
AnnaBridge 157:e7ca05fa8600 2884 #define LPTIM_ICR_UPCF_Msk (0x1U << LPTIM_ICR_UPCF_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 2885 #define LPTIM_ICR_UPCF LPTIM_ICR_UPCF_Msk /*!< Counter direction change down to up Clear Flag */
AnnaBridge 157:e7ca05fa8600 2886 #define LPTIM_ICR_DOWNCF_Pos (6U)
AnnaBridge 157:e7ca05fa8600 2887 #define LPTIM_ICR_DOWNCF_Msk (0x1U << LPTIM_ICR_DOWNCF_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 2888 #define LPTIM_ICR_DOWNCF LPTIM_ICR_DOWNCF_Msk /*!< Counter direction change up to down Clear Flag */
AnnaBridge 157:e7ca05fa8600 2889
AnnaBridge 157:e7ca05fa8600 2890 /****************** Bit definition for LPTIM_IER register ********************/
AnnaBridge 157:e7ca05fa8600 2891 #define LPTIM_IER_CMPMIE_Pos (0U)
AnnaBridge 157:e7ca05fa8600 2892 #define LPTIM_IER_CMPMIE_Msk (0x1U << LPTIM_IER_CMPMIE_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 2893 #define LPTIM_IER_CMPMIE LPTIM_IER_CMPMIE_Msk /*!< Compare match Interrupt Enable */
AnnaBridge 157:e7ca05fa8600 2894 #define LPTIM_IER_ARRMIE_Pos (1U)
AnnaBridge 157:e7ca05fa8600 2895 #define LPTIM_IER_ARRMIE_Msk (0x1U << LPTIM_IER_ARRMIE_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 2896 #define LPTIM_IER_ARRMIE LPTIM_IER_ARRMIE_Msk /*!< Autoreload match Interrupt Enable */
AnnaBridge 157:e7ca05fa8600 2897 #define LPTIM_IER_EXTTRIGIE_Pos (2U)
AnnaBridge 157:e7ca05fa8600 2898 #define LPTIM_IER_EXTTRIGIE_Msk (0x1U << LPTIM_IER_EXTTRIGIE_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 2899 #define LPTIM_IER_EXTTRIGIE LPTIM_IER_EXTTRIGIE_Msk /*!< External trigger edge event Interrupt Enable */
AnnaBridge 157:e7ca05fa8600 2900 #define LPTIM_IER_CMPOKIE_Pos (3U)
AnnaBridge 157:e7ca05fa8600 2901 #define LPTIM_IER_CMPOKIE_Msk (0x1U << LPTIM_IER_CMPOKIE_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 2902 #define LPTIM_IER_CMPOKIE LPTIM_IER_CMPOKIE_Msk /*!< Compare register update OK Interrupt Enable */
AnnaBridge 157:e7ca05fa8600 2903 #define LPTIM_IER_ARROKIE_Pos (4U)
AnnaBridge 157:e7ca05fa8600 2904 #define LPTIM_IER_ARROKIE_Msk (0x1U << LPTIM_IER_ARROKIE_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 2905 #define LPTIM_IER_ARROKIE LPTIM_IER_ARROKIE_Msk /*!< Autoreload register update OK Interrupt Enable */
AnnaBridge 157:e7ca05fa8600 2906 #define LPTIM_IER_UPIE_Pos (5U)
AnnaBridge 157:e7ca05fa8600 2907 #define LPTIM_IER_UPIE_Msk (0x1U << LPTIM_IER_UPIE_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 2908 #define LPTIM_IER_UPIE LPTIM_IER_UPIE_Msk /*!< Counter direction change down to up Interrupt Enable */
AnnaBridge 157:e7ca05fa8600 2909 #define LPTIM_IER_DOWNIE_Pos (6U)
AnnaBridge 157:e7ca05fa8600 2910 #define LPTIM_IER_DOWNIE_Msk (0x1U << LPTIM_IER_DOWNIE_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 2911 #define LPTIM_IER_DOWNIE LPTIM_IER_DOWNIE_Msk /*!< Counter direction change up to down Interrupt Enable */
AnnaBridge 157:e7ca05fa8600 2912
AnnaBridge 157:e7ca05fa8600 2913 /****************** Bit definition for LPTIM_CFGR register *******************/
AnnaBridge 157:e7ca05fa8600 2914 #define LPTIM_CFGR_CKSEL_Pos (0U)
AnnaBridge 157:e7ca05fa8600 2915 #define LPTIM_CFGR_CKSEL_Msk (0x1U << LPTIM_CFGR_CKSEL_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 2916 #define LPTIM_CFGR_CKSEL LPTIM_CFGR_CKSEL_Msk /*!< Clock selector */
AnnaBridge 157:e7ca05fa8600 2917
AnnaBridge 157:e7ca05fa8600 2918 #define LPTIM_CFGR_CKPOL_Pos (1U)
AnnaBridge 157:e7ca05fa8600 2919 #define LPTIM_CFGR_CKPOL_Msk (0x3U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000006 */
AnnaBridge 157:e7ca05fa8600 2920 #define LPTIM_CFGR_CKPOL LPTIM_CFGR_CKPOL_Msk /*!< CKPOL[1:0] bits (Clock polarity) */
AnnaBridge 157:e7ca05fa8600 2921 #define LPTIM_CFGR_CKPOL_0 (0x1U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 2922 #define LPTIM_CFGR_CKPOL_1 (0x2U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 2923
AnnaBridge 157:e7ca05fa8600 2924 #define LPTIM_CFGR_CKFLT_Pos (3U)
AnnaBridge 157:e7ca05fa8600 2925 #define LPTIM_CFGR_CKFLT_Msk (0x3U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000018 */
AnnaBridge 157:e7ca05fa8600 2926 #define LPTIM_CFGR_CKFLT LPTIM_CFGR_CKFLT_Msk /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */
AnnaBridge 157:e7ca05fa8600 2927 #define LPTIM_CFGR_CKFLT_0 (0x1U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 2928 #define LPTIM_CFGR_CKFLT_1 (0x2U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 2929
AnnaBridge 157:e7ca05fa8600 2930 #define LPTIM_CFGR_TRGFLT_Pos (6U)
AnnaBridge 157:e7ca05fa8600 2931 #define LPTIM_CFGR_TRGFLT_Msk (0x3U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x000000C0 */
AnnaBridge 157:e7ca05fa8600 2932 #define LPTIM_CFGR_TRGFLT LPTIM_CFGR_TRGFLT_Msk /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */
AnnaBridge 157:e7ca05fa8600 2933 #define LPTIM_CFGR_TRGFLT_0 (0x1U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 2934 #define LPTIM_CFGR_TRGFLT_1 (0x2U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 2935
AnnaBridge 157:e7ca05fa8600 2936 #define LPTIM_CFGR_PRESC_Pos (9U)
AnnaBridge 157:e7ca05fa8600 2937 #define LPTIM_CFGR_PRESC_Msk (0x7U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000E00 */
AnnaBridge 157:e7ca05fa8600 2938 #define LPTIM_CFGR_PRESC LPTIM_CFGR_PRESC_Msk /*!< PRESC[2:0] bits (Clock prescaler) */
AnnaBridge 157:e7ca05fa8600 2939 #define LPTIM_CFGR_PRESC_0 (0x1U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 2940 #define LPTIM_CFGR_PRESC_1 (0x2U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 2941 #define LPTIM_CFGR_PRESC_2 (0x4U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 2942
AnnaBridge 157:e7ca05fa8600 2943 #define LPTIM_CFGR_TRIGSEL_Pos (13U)
AnnaBridge 157:e7ca05fa8600 2944 #define LPTIM_CFGR_TRIGSEL_Msk (0x7U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x0000E000 */
AnnaBridge 157:e7ca05fa8600 2945 #define LPTIM_CFGR_TRIGSEL LPTIM_CFGR_TRIGSEL_Msk /*!< TRIGSEL[2:0]] bits (Trigger selector) */
AnnaBridge 157:e7ca05fa8600 2946 #define LPTIM_CFGR_TRIGSEL_0 (0x1U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 2947 #define LPTIM_CFGR_TRIGSEL_1 (0x2U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 2948 #define LPTIM_CFGR_TRIGSEL_2 (0x4U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 2949
AnnaBridge 157:e7ca05fa8600 2950 #define LPTIM_CFGR_TRIGEN_Pos (17U)
AnnaBridge 157:e7ca05fa8600 2951 #define LPTIM_CFGR_TRIGEN_Msk (0x3U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00060000 */
AnnaBridge 157:e7ca05fa8600 2952 #define LPTIM_CFGR_TRIGEN LPTIM_CFGR_TRIGEN_Msk /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */
AnnaBridge 157:e7ca05fa8600 2953 #define LPTIM_CFGR_TRIGEN_0 (0x1U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00020000 */
AnnaBridge 157:e7ca05fa8600 2954 #define LPTIM_CFGR_TRIGEN_1 (0x2U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00040000 */
AnnaBridge 157:e7ca05fa8600 2955
AnnaBridge 157:e7ca05fa8600 2956 #define LPTIM_CFGR_TIMOUT_Pos (19U)
AnnaBridge 157:e7ca05fa8600 2957 #define LPTIM_CFGR_TIMOUT_Msk (0x1U << LPTIM_CFGR_TIMOUT_Pos) /*!< 0x00080000 */
AnnaBridge 157:e7ca05fa8600 2958 #define LPTIM_CFGR_TIMOUT LPTIM_CFGR_TIMOUT_Msk /*!< Timout enable */
AnnaBridge 157:e7ca05fa8600 2959 #define LPTIM_CFGR_WAVE_Pos (20U)
AnnaBridge 157:e7ca05fa8600 2960 #define LPTIM_CFGR_WAVE_Msk (0x1U << LPTIM_CFGR_WAVE_Pos) /*!< 0x00100000 */
AnnaBridge 157:e7ca05fa8600 2961 #define LPTIM_CFGR_WAVE LPTIM_CFGR_WAVE_Msk /*!< Waveform shape */
AnnaBridge 157:e7ca05fa8600 2962 #define LPTIM_CFGR_WAVPOL_Pos (21U)
AnnaBridge 157:e7ca05fa8600 2963 #define LPTIM_CFGR_WAVPOL_Msk (0x1U << LPTIM_CFGR_WAVPOL_Pos) /*!< 0x00200000 */
AnnaBridge 157:e7ca05fa8600 2964 #define LPTIM_CFGR_WAVPOL LPTIM_CFGR_WAVPOL_Msk /*!< Waveform shape polarity */
AnnaBridge 157:e7ca05fa8600 2965 #define LPTIM_CFGR_PRELOAD_Pos (22U)
AnnaBridge 157:e7ca05fa8600 2966 #define LPTIM_CFGR_PRELOAD_Msk (0x1U << LPTIM_CFGR_PRELOAD_Pos) /*!< 0x00400000 */
AnnaBridge 157:e7ca05fa8600 2967 #define LPTIM_CFGR_PRELOAD LPTIM_CFGR_PRELOAD_Msk /*!< Reg update mode */
AnnaBridge 157:e7ca05fa8600 2968 #define LPTIM_CFGR_COUNTMODE_Pos (23U)
AnnaBridge 157:e7ca05fa8600 2969 #define LPTIM_CFGR_COUNTMODE_Msk (0x1U << LPTIM_CFGR_COUNTMODE_Pos) /*!< 0x00800000 */
AnnaBridge 157:e7ca05fa8600 2970 #define LPTIM_CFGR_COUNTMODE LPTIM_CFGR_COUNTMODE_Msk /*!< Counter mode enable */
AnnaBridge 157:e7ca05fa8600 2971 #define LPTIM_CFGR_ENC_Pos (24U)
AnnaBridge 157:e7ca05fa8600 2972 #define LPTIM_CFGR_ENC_Msk (0x1U << LPTIM_CFGR_ENC_Pos) /*!< 0x01000000 */
AnnaBridge 157:e7ca05fa8600 2973 #define LPTIM_CFGR_ENC LPTIM_CFGR_ENC_Msk /*!< Encoder mode enable */
AnnaBridge 157:e7ca05fa8600 2974
AnnaBridge 157:e7ca05fa8600 2975 /****************** Bit definition for LPTIM_CR register ********************/
AnnaBridge 157:e7ca05fa8600 2976 #define LPTIM_CR_ENABLE_Pos (0U)
AnnaBridge 157:e7ca05fa8600 2977 #define LPTIM_CR_ENABLE_Msk (0x1U << LPTIM_CR_ENABLE_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 2978 #define LPTIM_CR_ENABLE LPTIM_CR_ENABLE_Msk /*!< LPTIMer enable */
AnnaBridge 157:e7ca05fa8600 2979 #define LPTIM_CR_SNGSTRT_Pos (1U)
AnnaBridge 157:e7ca05fa8600 2980 #define LPTIM_CR_SNGSTRT_Msk (0x1U << LPTIM_CR_SNGSTRT_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 2981 #define LPTIM_CR_SNGSTRT LPTIM_CR_SNGSTRT_Msk /*!< Timer start in single mode */
AnnaBridge 157:e7ca05fa8600 2982 #define LPTIM_CR_CNTSTRT_Pos (2U)
AnnaBridge 157:e7ca05fa8600 2983 #define LPTIM_CR_CNTSTRT_Msk (0x1U << LPTIM_CR_CNTSTRT_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 2984 #define LPTIM_CR_CNTSTRT LPTIM_CR_CNTSTRT_Msk /*!< Timer start in continuous mode */
AnnaBridge 157:e7ca05fa8600 2985
AnnaBridge 157:e7ca05fa8600 2986 /****************** Bit definition for LPTIM_CMP register *******************/
AnnaBridge 157:e7ca05fa8600 2987 #define LPTIM_CMP_CMP_Pos (0U)
AnnaBridge 157:e7ca05fa8600 2988 #define LPTIM_CMP_CMP_Msk (0xFFFFU << LPTIM_CMP_CMP_Pos) /*!< 0x0000FFFF */
AnnaBridge 157:e7ca05fa8600 2989 #define LPTIM_CMP_CMP LPTIM_CMP_CMP_Msk /*!< Compare register */
AnnaBridge 157:e7ca05fa8600 2990
AnnaBridge 157:e7ca05fa8600 2991 /****************** Bit definition for LPTIM_ARR register *******************/
AnnaBridge 157:e7ca05fa8600 2992 #define LPTIM_ARR_ARR_Pos (0U)
AnnaBridge 157:e7ca05fa8600 2993 #define LPTIM_ARR_ARR_Msk (0xFFFFU << LPTIM_ARR_ARR_Pos) /*!< 0x0000FFFF */
AnnaBridge 157:e7ca05fa8600 2994 #define LPTIM_ARR_ARR LPTIM_ARR_ARR_Msk /*!< Auto reload register */
AnnaBridge 157:e7ca05fa8600 2995
AnnaBridge 157:e7ca05fa8600 2996 /****************** Bit definition for LPTIM_CNT register *******************/
AnnaBridge 157:e7ca05fa8600 2997 #define LPTIM_CNT_CNT_Pos (0U)
AnnaBridge 157:e7ca05fa8600 2998 #define LPTIM_CNT_CNT_Msk (0xFFFFU << LPTIM_CNT_CNT_Pos) /*!< 0x0000FFFF */
AnnaBridge 157:e7ca05fa8600 2999 #define LPTIM_CNT_CNT LPTIM_CNT_CNT_Msk /*!< Counter register */
AnnaBridge 157:e7ca05fa8600 3000
AnnaBridge 157:e7ca05fa8600 3001 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 3002 /* */
AnnaBridge 157:e7ca05fa8600 3003 /* Power Control (PWR) */
AnnaBridge 157:e7ca05fa8600 3004 /* */
AnnaBridge 157:e7ca05fa8600 3005 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 3006
AnnaBridge 157:e7ca05fa8600 3007 #define PWR_PVD_SUPPORT /*!< PVD feature available on all devices: Power Voltage Detection feature */
AnnaBridge 157:e7ca05fa8600 3008
AnnaBridge 157:e7ca05fa8600 3009 /******************** Bit definition for PWR_CR register ********************/
AnnaBridge 157:e7ca05fa8600 3010 #define PWR_CR_LPSDSR_Pos (0U)
AnnaBridge 157:e7ca05fa8600 3011 #define PWR_CR_LPSDSR_Msk (0x1U << PWR_CR_LPSDSR_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 3012 #define PWR_CR_LPSDSR PWR_CR_LPSDSR_Msk /*!< Low-power deepsleep/sleep/low power run */
AnnaBridge 157:e7ca05fa8600 3013 #define PWR_CR_PDDS_Pos (1U)
AnnaBridge 157:e7ca05fa8600 3014 #define PWR_CR_PDDS_Msk (0x1U << PWR_CR_PDDS_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 3015 #define PWR_CR_PDDS PWR_CR_PDDS_Msk /*!< Power Down Deepsleep */
AnnaBridge 157:e7ca05fa8600 3016 #define PWR_CR_CWUF_Pos (2U)
AnnaBridge 157:e7ca05fa8600 3017 #define PWR_CR_CWUF_Msk (0x1U << PWR_CR_CWUF_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 3018 #define PWR_CR_CWUF PWR_CR_CWUF_Msk /*!< Clear Wakeup Flag */
AnnaBridge 157:e7ca05fa8600 3019 #define PWR_CR_CSBF_Pos (3U)
AnnaBridge 157:e7ca05fa8600 3020 #define PWR_CR_CSBF_Msk (0x1U << PWR_CR_CSBF_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 3021 #define PWR_CR_CSBF PWR_CR_CSBF_Msk /*!< Clear Standby Flag */
AnnaBridge 157:e7ca05fa8600 3022 #define PWR_CR_PVDE_Pos (4U)
AnnaBridge 157:e7ca05fa8600 3023 #define PWR_CR_PVDE_Msk (0x1U << PWR_CR_PVDE_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 3024 #define PWR_CR_PVDE PWR_CR_PVDE_Msk /*!< Power Voltage Detector Enable */
AnnaBridge 157:e7ca05fa8600 3025
AnnaBridge 157:e7ca05fa8600 3026 #define PWR_CR_PLS_Pos (5U)
AnnaBridge 157:e7ca05fa8600 3027 #define PWR_CR_PLS_Msk (0x7U << PWR_CR_PLS_Pos) /*!< 0x000000E0 */
AnnaBridge 157:e7ca05fa8600 3028 #define PWR_CR_PLS PWR_CR_PLS_Msk /*!< PLS[2:0] bits (PVD Level Selection) */
AnnaBridge 157:e7ca05fa8600 3029 #define PWR_CR_PLS_0 (0x1U << PWR_CR_PLS_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 3030 #define PWR_CR_PLS_1 (0x2U << PWR_CR_PLS_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 3031 #define PWR_CR_PLS_2 (0x4U << PWR_CR_PLS_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 3032
AnnaBridge 157:e7ca05fa8600 3033 /*!< PVD level configuration */
AnnaBridge 157:e7ca05fa8600 3034 #define PWR_CR_PLS_LEV0 (0x00000000U) /*!< PVD level 0 */
AnnaBridge 157:e7ca05fa8600 3035 #define PWR_CR_PLS_LEV1 (0x00000020U) /*!< PVD level 1 */
AnnaBridge 157:e7ca05fa8600 3036 #define PWR_CR_PLS_LEV2 (0x00000040U) /*!< PVD level 2 */
AnnaBridge 157:e7ca05fa8600 3037 #define PWR_CR_PLS_LEV3 (0x00000060U) /*!< PVD level 3 */
AnnaBridge 157:e7ca05fa8600 3038 #define PWR_CR_PLS_LEV4 (0x00000080U) /*!< PVD level 4 */
AnnaBridge 157:e7ca05fa8600 3039 #define PWR_CR_PLS_LEV5 (0x000000A0U) /*!< PVD level 5 */
AnnaBridge 157:e7ca05fa8600 3040 #define PWR_CR_PLS_LEV6 (0x000000C0U) /*!< PVD level 6 */
AnnaBridge 157:e7ca05fa8600 3041 #define PWR_CR_PLS_LEV7 (0x000000E0U) /*!< PVD level 7 */
AnnaBridge 157:e7ca05fa8600 3042
AnnaBridge 157:e7ca05fa8600 3043 #define PWR_CR_DBP_Pos (8U)
AnnaBridge 157:e7ca05fa8600 3044 #define PWR_CR_DBP_Msk (0x1U << PWR_CR_DBP_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 3045 #define PWR_CR_DBP PWR_CR_DBP_Msk /*!< Disable Backup Domain write protection */
AnnaBridge 157:e7ca05fa8600 3046 #define PWR_CR_ULP_Pos (9U)
AnnaBridge 157:e7ca05fa8600 3047 #define PWR_CR_ULP_Msk (0x1U << PWR_CR_ULP_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 3048 #define PWR_CR_ULP PWR_CR_ULP_Msk /*!< Ultra Low Power mode */
AnnaBridge 157:e7ca05fa8600 3049 #define PWR_CR_FWU_Pos (10U)
AnnaBridge 157:e7ca05fa8600 3050 #define PWR_CR_FWU_Msk (0x1U << PWR_CR_FWU_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 3051 #define PWR_CR_FWU PWR_CR_FWU_Msk /*!< Fast wakeup */
AnnaBridge 157:e7ca05fa8600 3052
AnnaBridge 157:e7ca05fa8600 3053 #define PWR_CR_VOS_Pos (11U)
AnnaBridge 157:e7ca05fa8600 3054 #define PWR_CR_VOS_Msk (0x3U << PWR_CR_VOS_Pos) /*!< 0x00001800 */
AnnaBridge 157:e7ca05fa8600 3055 #define PWR_CR_VOS PWR_CR_VOS_Msk /*!< VOS[1:0] bits (Voltage scaling range selection) */
AnnaBridge 157:e7ca05fa8600 3056 #define PWR_CR_VOS_0 (0x1U << PWR_CR_VOS_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 3057 #define PWR_CR_VOS_1 (0x2U << PWR_CR_VOS_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 3058 #define PWR_CR_DSEEKOFF_Pos (13U)
AnnaBridge 157:e7ca05fa8600 3059 #define PWR_CR_DSEEKOFF_Msk (0x1U << PWR_CR_DSEEKOFF_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 3060 #define PWR_CR_DSEEKOFF PWR_CR_DSEEKOFF_Msk /*!< Deep Sleep mode with EEPROM kept Off */
AnnaBridge 157:e7ca05fa8600 3061 #define PWR_CR_LPRUN_Pos (14U)
AnnaBridge 157:e7ca05fa8600 3062 #define PWR_CR_LPRUN_Msk (0x1U << PWR_CR_LPRUN_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 3063 #define PWR_CR_LPRUN PWR_CR_LPRUN_Msk /*!< Low power run mode */
AnnaBridge 157:e7ca05fa8600 3064 #define PWR_CR_LPDS_Pos (16U)
AnnaBridge 157:e7ca05fa8600 3065 #define PWR_CR_LPDS_Msk (0x1U << PWR_CR_LPDS_Pos) /*!< 0x00010000 */
AnnaBridge 157:e7ca05fa8600 3066 #define PWR_CR_LPDS PWR_CR_LPDS_Msk /*!< regulator in low power deepsleep mode */
AnnaBridge 157:e7ca05fa8600 3067
AnnaBridge 157:e7ca05fa8600 3068 /******************* Bit definition for PWR_CSR register ********************/
AnnaBridge 157:e7ca05fa8600 3069 #define PWR_CSR_WUF_Pos (0U)
AnnaBridge 157:e7ca05fa8600 3070 #define PWR_CSR_WUF_Msk (0x1U << PWR_CSR_WUF_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 3071 #define PWR_CSR_WUF PWR_CSR_WUF_Msk /*!< Wakeup Flag */
AnnaBridge 157:e7ca05fa8600 3072 #define PWR_CSR_SBF_Pos (1U)
AnnaBridge 157:e7ca05fa8600 3073 #define PWR_CSR_SBF_Msk (0x1U << PWR_CSR_SBF_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 3074 #define PWR_CSR_SBF PWR_CSR_SBF_Msk /*!< Standby Flag */
AnnaBridge 157:e7ca05fa8600 3075 #define PWR_CSR_PVDO_Pos (2U)
AnnaBridge 157:e7ca05fa8600 3076 #define PWR_CSR_PVDO_Msk (0x1U << PWR_CSR_PVDO_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 3077 #define PWR_CSR_PVDO PWR_CSR_PVDO_Msk /*!< PVD Output */
AnnaBridge 157:e7ca05fa8600 3078 #define PWR_CSR_VREFINTRDYF_Pos (3U)
AnnaBridge 157:e7ca05fa8600 3079 #define PWR_CSR_VREFINTRDYF_Msk (0x1U << PWR_CSR_VREFINTRDYF_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 3080 #define PWR_CSR_VREFINTRDYF PWR_CSR_VREFINTRDYF_Msk /*!< Internal voltage reference (VREFINT) ready flag */
AnnaBridge 157:e7ca05fa8600 3081 #define PWR_CSR_VOSF_Pos (4U)
AnnaBridge 157:e7ca05fa8600 3082 #define PWR_CSR_VOSF_Msk (0x1U << PWR_CSR_VOSF_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 3083 #define PWR_CSR_VOSF PWR_CSR_VOSF_Msk /*!< Voltage Scaling select flag */
AnnaBridge 157:e7ca05fa8600 3084 #define PWR_CSR_REGLPF_Pos (5U)
AnnaBridge 157:e7ca05fa8600 3085 #define PWR_CSR_REGLPF_Msk (0x1U << PWR_CSR_REGLPF_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 3086 #define PWR_CSR_REGLPF PWR_CSR_REGLPF_Msk /*!< Regulator LP flag */
AnnaBridge 157:e7ca05fa8600 3087
AnnaBridge 157:e7ca05fa8600 3088 #define PWR_CSR_EWUP1_Pos (8U)
AnnaBridge 157:e7ca05fa8600 3089 #define PWR_CSR_EWUP1_Msk (0x1U << PWR_CSR_EWUP1_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 3090 #define PWR_CSR_EWUP1 PWR_CSR_EWUP1_Msk /*!< Enable WKUP pin 1 */
AnnaBridge 157:e7ca05fa8600 3091 #define PWR_CSR_EWUP2_Pos (9U)
AnnaBridge 157:e7ca05fa8600 3092 #define PWR_CSR_EWUP2_Msk (0x1U << PWR_CSR_EWUP2_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 3093 #define PWR_CSR_EWUP2 PWR_CSR_EWUP2_Msk /*!< Enable WKUP pin 2 */
AnnaBridge 157:e7ca05fa8600 3094 #define PWR_CSR_EWUP3_Pos (10U)
AnnaBridge 157:e7ca05fa8600 3095 #define PWR_CSR_EWUP3_Msk (0x1U << PWR_CSR_EWUP3_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 3096 #define PWR_CSR_EWUP3 PWR_CSR_EWUP3_Msk /*!< Enable WKUP pin 3 */
AnnaBridge 157:e7ca05fa8600 3097
AnnaBridge 157:e7ca05fa8600 3098 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 3099 /* */
AnnaBridge 157:e7ca05fa8600 3100 /* Reset and Clock Control */
AnnaBridge 157:e7ca05fa8600 3101 /* */
AnnaBridge 157:e7ca05fa8600 3102 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 3103
AnnaBridge 157:e7ca05fa8600 3104
AnnaBridge 157:e7ca05fa8600 3105 /******************** Bit definition for RCC_CR register ********************/
AnnaBridge 157:e7ca05fa8600 3106 #define RCC_CR_HSION_Pos (0U)
AnnaBridge 157:e7ca05fa8600 3107 #define RCC_CR_HSION_Msk (0x1U << RCC_CR_HSION_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 3108 #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed clock enable */
AnnaBridge 157:e7ca05fa8600 3109 #define RCC_CR_HSIKERON_Pos (1U)
AnnaBridge 157:e7ca05fa8600 3110 #define RCC_CR_HSIKERON_Msk (0x1U << RCC_CR_HSIKERON_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 3111 #define RCC_CR_HSIKERON RCC_CR_HSIKERON_Msk /*!< Internal High Speed clock enable for some IPs Kernel */
AnnaBridge 157:e7ca05fa8600 3112 #define RCC_CR_HSIRDY_Pos (2U)
AnnaBridge 157:e7ca05fa8600 3113 #define RCC_CR_HSIRDY_Msk (0x1U << RCC_CR_HSIRDY_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 3114 #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed clock ready flag */
AnnaBridge 157:e7ca05fa8600 3115 #define RCC_CR_HSIDIVEN_Pos (3U)
AnnaBridge 157:e7ca05fa8600 3116 #define RCC_CR_HSIDIVEN_Msk (0x1U << RCC_CR_HSIDIVEN_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 3117 #define RCC_CR_HSIDIVEN RCC_CR_HSIDIVEN_Msk /*!< Internal High Speed clock divider enable */
AnnaBridge 157:e7ca05fa8600 3118 #define RCC_CR_HSIDIVF_Pos (4U)
AnnaBridge 157:e7ca05fa8600 3119 #define RCC_CR_HSIDIVF_Msk (0x1U << RCC_CR_HSIDIVF_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 3120 #define RCC_CR_HSIDIVF RCC_CR_HSIDIVF_Msk /*!< Internal High Speed clock divider flag */
AnnaBridge 157:e7ca05fa8600 3121 #define RCC_CR_HSIOUTEN_Pos (5U)
AnnaBridge 157:e7ca05fa8600 3122 #define RCC_CR_HSIOUTEN_Msk (0x1U << RCC_CR_HSIOUTEN_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 3123 #define RCC_CR_HSIOUTEN RCC_CR_HSIOUTEN_Msk /*!< Internal High Speed clock out enable */
AnnaBridge 157:e7ca05fa8600 3124 #define RCC_CR_MSION_Pos (8U)
AnnaBridge 157:e7ca05fa8600 3125 #define RCC_CR_MSION_Msk (0x1U << RCC_CR_MSION_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 3126 #define RCC_CR_MSION RCC_CR_MSION_Msk /*!< Internal Multi Speed clock enable */
AnnaBridge 157:e7ca05fa8600 3127 #define RCC_CR_MSIRDY_Pos (9U)
AnnaBridge 157:e7ca05fa8600 3128 #define RCC_CR_MSIRDY_Msk (0x1U << RCC_CR_MSIRDY_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 3129 #define RCC_CR_MSIRDY RCC_CR_MSIRDY_Msk /*!< Internal Multi Speed clock ready flag */
AnnaBridge 157:e7ca05fa8600 3130 #define RCC_CR_HSEON_Pos (16U)
AnnaBridge 157:e7ca05fa8600 3131 #define RCC_CR_HSEON_Msk (0x1U << RCC_CR_HSEON_Pos) /*!< 0x00010000 */
AnnaBridge 157:e7ca05fa8600 3132 #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed clock enable */
AnnaBridge 157:e7ca05fa8600 3133 #define RCC_CR_HSERDY_Pos (17U)
AnnaBridge 157:e7ca05fa8600 3134 #define RCC_CR_HSERDY_Msk (0x1U << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */
AnnaBridge 157:e7ca05fa8600 3135 #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed clock ready flag */
AnnaBridge 157:e7ca05fa8600 3136 #define RCC_CR_HSEBYP_Pos (18U)
AnnaBridge 157:e7ca05fa8600 3137 #define RCC_CR_HSEBYP_Msk (0x1U << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */
AnnaBridge 157:e7ca05fa8600 3138 #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed clock Bypass */
AnnaBridge 157:e7ca05fa8600 3139 #define RCC_CR_RTCPRE_Pos (20U)
AnnaBridge 157:e7ca05fa8600 3140 #define RCC_CR_RTCPRE_Msk (0x3U << RCC_CR_RTCPRE_Pos) /*!< 0x00300000 */
AnnaBridge 157:e7ca05fa8600 3141 #define RCC_CR_RTCPRE RCC_CR_RTCPRE_Msk /*!< RTC prescaler [1:0] bits */
AnnaBridge 157:e7ca05fa8600 3142 #define RCC_CR_RTCPRE_0 (0x1U << RCC_CR_RTCPRE_Pos) /*!< 0x00100000 */
AnnaBridge 157:e7ca05fa8600 3143 #define RCC_CR_RTCPRE_1 (0x2U << RCC_CR_RTCPRE_Pos) /*!< 0x00200000 */
AnnaBridge 157:e7ca05fa8600 3144 #define RCC_CR_PLLON_Pos (24U)
AnnaBridge 157:e7ca05fa8600 3145 #define RCC_CR_PLLON_Msk (0x1U << RCC_CR_PLLON_Pos) /*!< 0x01000000 */
AnnaBridge 157:e7ca05fa8600 3146 #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< PLL enable */
AnnaBridge 157:e7ca05fa8600 3147 #define RCC_CR_PLLRDY_Pos (25U)
AnnaBridge 157:e7ca05fa8600 3148 #define RCC_CR_PLLRDY_Msk (0x1U << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */
AnnaBridge 157:e7ca05fa8600 3149 #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< PLL clock ready flag */
AnnaBridge 157:e7ca05fa8600 3150
AnnaBridge 157:e7ca05fa8600 3151 /* Reference defines */
AnnaBridge 157:e7ca05fa8600 3152
AnnaBridge 157:e7ca05fa8600 3153 /******************** Bit definition for RCC_ICSCR register *****************/
AnnaBridge 157:e7ca05fa8600 3154 #define RCC_ICSCR_HSICAL_Pos (0U)
AnnaBridge 157:e7ca05fa8600 3155 #define RCC_ICSCR_HSICAL_Msk (0xFFU << RCC_ICSCR_HSICAL_Pos) /*!< 0x000000FF */
AnnaBridge 157:e7ca05fa8600 3156 #define RCC_ICSCR_HSICAL RCC_ICSCR_HSICAL_Msk /*!< Internal High Speed clock Calibration */
AnnaBridge 157:e7ca05fa8600 3157 #define RCC_ICSCR_HSITRIM_Pos (8U)
AnnaBridge 157:e7ca05fa8600 3158 #define RCC_ICSCR_HSITRIM_Msk (0x1FU << RCC_ICSCR_HSITRIM_Pos) /*!< 0x00001F00 */
AnnaBridge 157:e7ca05fa8600 3159 #define RCC_ICSCR_HSITRIM RCC_ICSCR_HSITRIM_Msk /*!< Internal High Speed clock trimming */
AnnaBridge 157:e7ca05fa8600 3160
AnnaBridge 157:e7ca05fa8600 3161 #define RCC_ICSCR_MSIRANGE_Pos (13U)
AnnaBridge 157:e7ca05fa8600 3162 #define RCC_ICSCR_MSIRANGE_Msk (0x7U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x0000E000 */
AnnaBridge 157:e7ca05fa8600 3163 #define RCC_ICSCR_MSIRANGE RCC_ICSCR_MSIRANGE_Msk /*!< Internal Multi Speed clock Range */
AnnaBridge 157:e7ca05fa8600 3164 #define RCC_ICSCR_MSIRANGE_0 (0x0U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00000000 */
AnnaBridge 157:e7ca05fa8600 3165 #define RCC_ICSCR_MSIRANGE_1 (0x1U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 3166 #define RCC_ICSCR_MSIRANGE_2 (0x2U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 3167 #define RCC_ICSCR_MSIRANGE_3 (0x3U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00006000 */
AnnaBridge 157:e7ca05fa8600 3168 #define RCC_ICSCR_MSIRANGE_4 (0x4U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 3169 #define RCC_ICSCR_MSIRANGE_5 (0x5U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x0000A000 */
AnnaBridge 157:e7ca05fa8600 3170 #define RCC_ICSCR_MSIRANGE_6 (0x6U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x0000C000 */
AnnaBridge 157:e7ca05fa8600 3171 #define RCC_ICSCR_MSICAL_Pos (16U)
AnnaBridge 157:e7ca05fa8600 3172 #define RCC_ICSCR_MSICAL_Msk (0xFFU << RCC_ICSCR_MSICAL_Pos) /*!< 0x00FF0000 */
AnnaBridge 157:e7ca05fa8600 3173 #define RCC_ICSCR_MSICAL RCC_ICSCR_MSICAL_Msk /*!< Internal Multi Speed clock Calibration */
AnnaBridge 157:e7ca05fa8600 3174 #define RCC_ICSCR_MSITRIM_Pos (24U)
AnnaBridge 157:e7ca05fa8600 3175 #define RCC_ICSCR_MSITRIM_Msk (0xFFU << RCC_ICSCR_MSITRIM_Pos) /*!< 0xFF000000 */
AnnaBridge 157:e7ca05fa8600 3176 #define RCC_ICSCR_MSITRIM RCC_ICSCR_MSITRIM_Msk /*!< Internal Multi Speed clock trimming */
AnnaBridge 157:e7ca05fa8600 3177
AnnaBridge 157:e7ca05fa8600 3178
AnnaBridge 157:e7ca05fa8600 3179 /******************* Bit definition for RCC_CFGR register *******************/
AnnaBridge 157:e7ca05fa8600 3180 /*!< SW configuration */
AnnaBridge 157:e7ca05fa8600 3181 #define RCC_CFGR_SW_Pos (0U)
AnnaBridge 157:e7ca05fa8600 3182 #define RCC_CFGR_SW_Msk (0x3U << RCC_CFGR_SW_Pos) /*!< 0x00000003 */
AnnaBridge 157:e7ca05fa8600 3183 #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */
AnnaBridge 157:e7ca05fa8600 3184 #define RCC_CFGR_SW_0 (0x1U << RCC_CFGR_SW_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 3185 #define RCC_CFGR_SW_1 (0x2U << RCC_CFGR_SW_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 3186
AnnaBridge 157:e7ca05fa8600 3187 #define RCC_CFGR_SW_MSI (0x00000000U) /*!< MSI selected as system clock */
AnnaBridge 157:e7ca05fa8600 3188 #define RCC_CFGR_SW_HSI (0x00000001U) /*!< HSI selected as system clock */
AnnaBridge 157:e7ca05fa8600 3189 #define RCC_CFGR_SW_HSE (0x00000002U) /*!< HSE selected as system clock */
AnnaBridge 157:e7ca05fa8600 3190 #define RCC_CFGR_SW_PLL (0x00000003U) /*!< PLL selected as system clock */
AnnaBridge 157:e7ca05fa8600 3191
AnnaBridge 157:e7ca05fa8600 3192 /*!< SWS configuration */
AnnaBridge 157:e7ca05fa8600 3193 #define RCC_CFGR_SWS_Pos (2U)
AnnaBridge 157:e7ca05fa8600 3194 #define RCC_CFGR_SWS_Msk (0x3U << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */
AnnaBridge 157:e7ca05fa8600 3195 #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */
AnnaBridge 157:e7ca05fa8600 3196 #define RCC_CFGR_SWS_0 (0x1U << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 3197 #define RCC_CFGR_SWS_1 (0x2U << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 3198
AnnaBridge 157:e7ca05fa8600 3199 #define RCC_CFGR_SWS_MSI (0x00000000U) /*!< MSI oscillator used as system clock */
AnnaBridge 157:e7ca05fa8600 3200 #define RCC_CFGR_SWS_HSI (0x00000004U) /*!< HSI oscillator used as system clock */
AnnaBridge 157:e7ca05fa8600 3201 #define RCC_CFGR_SWS_HSE (0x00000008U) /*!< HSE oscillator used as system clock */
AnnaBridge 157:e7ca05fa8600 3202 #define RCC_CFGR_SWS_PLL (0x0000000CU) /*!< PLL used as system clock */
AnnaBridge 157:e7ca05fa8600 3203
AnnaBridge 157:e7ca05fa8600 3204 /*!< HPRE configuration */
AnnaBridge 157:e7ca05fa8600 3205 #define RCC_CFGR_HPRE_Pos (4U)
AnnaBridge 157:e7ca05fa8600 3206 #define RCC_CFGR_HPRE_Msk (0xFU << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */
AnnaBridge 157:e7ca05fa8600 3207 #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */
AnnaBridge 157:e7ca05fa8600 3208 #define RCC_CFGR_HPRE_0 (0x1U << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 3209 #define RCC_CFGR_HPRE_1 (0x2U << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 3210 #define RCC_CFGR_HPRE_2 (0x4U << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 3211 #define RCC_CFGR_HPRE_3 (0x8U << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 3212
AnnaBridge 157:e7ca05fa8600 3213 #define RCC_CFGR_HPRE_DIV1 (0x00000000U) /*!< SYSCLK not divided */
AnnaBridge 157:e7ca05fa8600 3214 #define RCC_CFGR_HPRE_DIV2 (0x00000080U) /*!< SYSCLK divided by 2 */
AnnaBridge 157:e7ca05fa8600 3215 #define RCC_CFGR_HPRE_DIV4 (0x00000090U) /*!< SYSCLK divided by 4 */
AnnaBridge 157:e7ca05fa8600 3216 #define RCC_CFGR_HPRE_DIV8 (0x000000A0U) /*!< SYSCLK divided by 8 */
AnnaBridge 157:e7ca05fa8600 3217 #define RCC_CFGR_HPRE_DIV16 (0x000000B0U) /*!< SYSCLK divided by 16 */
AnnaBridge 157:e7ca05fa8600 3218 #define RCC_CFGR_HPRE_DIV64 (0x000000C0U) /*!< SYSCLK divided by 64 */
AnnaBridge 157:e7ca05fa8600 3219 #define RCC_CFGR_HPRE_DIV128 (0x000000D0U) /*!< SYSCLK divided by 128 */
AnnaBridge 157:e7ca05fa8600 3220 #define RCC_CFGR_HPRE_DIV256 (0x000000E0U) /*!< SYSCLK divided by 256 */
AnnaBridge 157:e7ca05fa8600 3221 #define RCC_CFGR_HPRE_DIV512 (0x000000F0U) /*!< SYSCLK divided by 512 */
AnnaBridge 157:e7ca05fa8600 3222
AnnaBridge 157:e7ca05fa8600 3223 /*!< PPRE1 configuration */
AnnaBridge 157:e7ca05fa8600 3224 #define RCC_CFGR_PPRE1_Pos (8U)
AnnaBridge 157:e7ca05fa8600 3225 #define RCC_CFGR_PPRE1_Msk (0x7U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000700 */
AnnaBridge 157:e7ca05fa8600 3226 #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk /*!< PRE1[2:0] bits (APB1 prescaler) */
AnnaBridge 157:e7ca05fa8600 3227 #define RCC_CFGR_PPRE1_0 (0x1U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 3228 #define RCC_CFGR_PPRE1_1 (0x2U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 3229 #define RCC_CFGR_PPRE1_2 (0x4U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 3230
AnnaBridge 157:e7ca05fa8600 3231 #define RCC_CFGR_PPRE1_DIV1 (0x00000000U) /*!< HCLK not divided */
AnnaBridge 157:e7ca05fa8600 3232 #define RCC_CFGR_PPRE1_DIV2 (0x00000400U) /*!< HCLK divided by 2 */
AnnaBridge 157:e7ca05fa8600 3233 #define RCC_CFGR_PPRE1_DIV4 (0x00000500U) /*!< HCLK divided by 4 */
AnnaBridge 157:e7ca05fa8600 3234 #define RCC_CFGR_PPRE1_DIV8 (0x00000600U) /*!< HCLK divided by 8 */
AnnaBridge 157:e7ca05fa8600 3235 #define RCC_CFGR_PPRE1_DIV16 (0x00000700U) /*!< HCLK divided by 16 */
AnnaBridge 157:e7ca05fa8600 3236
AnnaBridge 157:e7ca05fa8600 3237 /*!< PPRE2 configuration */
AnnaBridge 157:e7ca05fa8600 3238 #define RCC_CFGR_PPRE2_Pos (11U)
AnnaBridge 157:e7ca05fa8600 3239 #define RCC_CFGR_PPRE2_Msk (0x7U << RCC_CFGR_PPRE2_Pos) /*!< 0x00003800 */
AnnaBridge 157:e7ca05fa8600 3240 #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk /*!< PRE2[2:0] bits (APB2 prescaler) */
AnnaBridge 157:e7ca05fa8600 3241 #define RCC_CFGR_PPRE2_0 (0x1U << RCC_CFGR_PPRE2_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 3242 #define RCC_CFGR_PPRE2_1 (0x2U << RCC_CFGR_PPRE2_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 3243 #define RCC_CFGR_PPRE2_2 (0x4U << RCC_CFGR_PPRE2_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 3244
AnnaBridge 157:e7ca05fa8600 3245 #define RCC_CFGR_PPRE2_DIV1 (0x00000000U) /*!< HCLK not divided */
AnnaBridge 157:e7ca05fa8600 3246 #define RCC_CFGR_PPRE2_DIV2 (0x00002000U) /*!< HCLK divided by 2 */
AnnaBridge 157:e7ca05fa8600 3247 #define RCC_CFGR_PPRE2_DIV4 (0x00002800U) /*!< HCLK divided by 4 */
AnnaBridge 157:e7ca05fa8600 3248 #define RCC_CFGR_PPRE2_DIV8 (0x00003000U) /*!< HCLK divided by 8 */
AnnaBridge 157:e7ca05fa8600 3249 #define RCC_CFGR_PPRE2_DIV16 (0x00003800U) /*!< HCLK divided by 16 */
AnnaBridge 157:e7ca05fa8600 3250
AnnaBridge 157:e7ca05fa8600 3251 #define RCC_CFGR_STOPWUCK_Pos (15U)
AnnaBridge 157:e7ca05fa8600 3252 #define RCC_CFGR_STOPWUCK_Msk (0x1U << RCC_CFGR_STOPWUCK_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 3253 #define RCC_CFGR_STOPWUCK RCC_CFGR_STOPWUCK_Msk /*!< Wake Up from Stop Clock selection */
AnnaBridge 157:e7ca05fa8600 3254
AnnaBridge 157:e7ca05fa8600 3255 /*!< PLL entry clock source*/
AnnaBridge 157:e7ca05fa8600 3256 #define RCC_CFGR_PLLSRC_Pos (16U)
AnnaBridge 157:e7ca05fa8600 3257 #define RCC_CFGR_PLLSRC_Msk (0x1U << RCC_CFGR_PLLSRC_Pos) /*!< 0x00010000 */
AnnaBridge 157:e7ca05fa8600 3258 #define RCC_CFGR_PLLSRC RCC_CFGR_PLLSRC_Msk /*!< PLL entry clock source */
AnnaBridge 157:e7ca05fa8600 3259
AnnaBridge 157:e7ca05fa8600 3260 #define RCC_CFGR_PLLSRC_HSI (0x00000000U) /*!< HSI as PLL entry clock source */
AnnaBridge 157:e7ca05fa8600 3261 #define RCC_CFGR_PLLSRC_HSE (0x00010000U) /*!< HSE as PLL entry clock source */
AnnaBridge 157:e7ca05fa8600 3262
AnnaBridge 157:e7ca05fa8600 3263
AnnaBridge 157:e7ca05fa8600 3264 /*!< PLLMUL configuration */
AnnaBridge 157:e7ca05fa8600 3265 #define RCC_CFGR_PLLMUL_Pos (18U)
AnnaBridge 157:e7ca05fa8600 3266 #define RCC_CFGR_PLLMUL_Msk (0xFU << RCC_CFGR_PLLMUL_Pos) /*!< 0x003C0000 */
AnnaBridge 157:e7ca05fa8600 3267 #define RCC_CFGR_PLLMUL RCC_CFGR_PLLMUL_Msk /*!< PLLMUL[3:0] bits (PLL multiplication factor) */
AnnaBridge 157:e7ca05fa8600 3268 #define RCC_CFGR_PLLMUL_0 (0x1U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00040000 */
AnnaBridge 157:e7ca05fa8600 3269 #define RCC_CFGR_PLLMUL_1 (0x2U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00080000 */
AnnaBridge 157:e7ca05fa8600 3270 #define RCC_CFGR_PLLMUL_2 (0x4U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00100000 */
AnnaBridge 157:e7ca05fa8600 3271 #define RCC_CFGR_PLLMUL_3 (0x8U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00200000 */
AnnaBridge 157:e7ca05fa8600 3272
AnnaBridge 157:e7ca05fa8600 3273 #define RCC_CFGR_PLLMUL3 (0x00000000U) /*!< PLL input clock * 3 */
AnnaBridge 157:e7ca05fa8600 3274 #define RCC_CFGR_PLLMUL4 (0x00040000U) /*!< PLL input clock * 4 */
AnnaBridge 157:e7ca05fa8600 3275 #define RCC_CFGR_PLLMUL6 (0x00080000U) /*!< PLL input clock * 6 */
AnnaBridge 157:e7ca05fa8600 3276 #define RCC_CFGR_PLLMUL8 (0x000C0000U) /*!< PLL input clock * 8 */
AnnaBridge 157:e7ca05fa8600 3277 #define RCC_CFGR_PLLMUL12 (0x00100000U) /*!< PLL input clock * 12 */
AnnaBridge 157:e7ca05fa8600 3278 #define RCC_CFGR_PLLMUL16 (0x00140000U) /*!< PLL input clock * 16 */
AnnaBridge 157:e7ca05fa8600 3279 #define RCC_CFGR_PLLMUL24 (0x00180000U) /*!< PLL input clock * 24 */
AnnaBridge 157:e7ca05fa8600 3280 #define RCC_CFGR_PLLMUL32 (0x001C0000U) /*!< PLL input clock * 32 */
AnnaBridge 157:e7ca05fa8600 3281 #define RCC_CFGR_PLLMUL48 (0x00200000U) /*!< PLL input clock * 48 */
AnnaBridge 157:e7ca05fa8600 3282
AnnaBridge 157:e7ca05fa8600 3283 /*!< PLLDIV configuration */
AnnaBridge 157:e7ca05fa8600 3284 #define RCC_CFGR_PLLDIV_Pos (22U)
AnnaBridge 157:e7ca05fa8600 3285 #define RCC_CFGR_PLLDIV_Msk (0x3U << RCC_CFGR_PLLDIV_Pos) /*!< 0x00C00000 */
AnnaBridge 157:e7ca05fa8600 3286 #define RCC_CFGR_PLLDIV RCC_CFGR_PLLDIV_Msk /*!< PLLDIV[1:0] bits (PLL Output Division) */
AnnaBridge 157:e7ca05fa8600 3287 #define RCC_CFGR_PLLDIV_0 (0x1U << RCC_CFGR_PLLDIV_Pos) /*!< 0x00400000 */
AnnaBridge 157:e7ca05fa8600 3288 #define RCC_CFGR_PLLDIV_1 (0x2U << RCC_CFGR_PLLDIV_Pos) /*!< 0x00800000 */
AnnaBridge 157:e7ca05fa8600 3289
AnnaBridge 157:e7ca05fa8600 3290 #define RCC_CFGR_PLLDIV2_Pos (22U)
AnnaBridge 157:e7ca05fa8600 3291 #define RCC_CFGR_PLLDIV2_Msk (0x1U << RCC_CFGR_PLLDIV2_Pos) /*!< 0x00400000 */
AnnaBridge 157:e7ca05fa8600 3292 #define RCC_CFGR_PLLDIV2 RCC_CFGR_PLLDIV2_Msk /*!< PLL clock output = CKVCO / 2 */
AnnaBridge 157:e7ca05fa8600 3293 #define RCC_CFGR_PLLDIV3_Pos (23U)
AnnaBridge 157:e7ca05fa8600 3294 #define RCC_CFGR_PLLDIV3_Msk (0x1U << RCC_CFGR_PLLDIV3_Pos) /*!< 0x00800000 */
AnnaBridge 157:e7ca05fa8600 3295 #define RCC_CFGR_PLLDIV3 RCC_CFGR_PLLDIV3_Msk /*!< PLL clock output = CKVCO / 3 */
AnnaBridge 157:e7ca05fa8600 3296 #define RCC_CFGR_PLLDIV4_Pos (22U)
AnnaBridge 157:e7ca05fa8600 3297 #define RCC_CFGR_PLLDIV4_Msk (0x3U << RCC_CFGR_PLLDIV4_Pos) /*!< 0x00C00000 */
AnnaBridge 157:e7ca05fa8600 3298 #define RCC_CFGR_PLLDIV4 RCC_CFGR_PLLDIV4_Msk /*!< PLL clock output = CKVCO / 4 */
AnnaBridge 157:e7ca05fa8600 3299
AnnaBridge 157:e7ca05fa8600 3300 /*!< MCO configuration */
AnnaBridge 157:e7ca05fa8600 3301 #define RCC_CFGR_MCOSEL_Pos (24U)
AnnaBridge 157:e7ca05fa8600 3302 #define RCC_CFGR_MCOSEL_Msk (0xFU << RCC_CFGR_MCOSEL_Pos) /*!< 0x0F000000 */
AnnaBridge 157:e7ca05fa8600 3303 #define RCC_CFGR_MCOSEL RCC_CFGR_MCOSEL_Msk /*!< MCO[3:0] bits (Microcontroller Clock Output) */
AnnaBridge 157:e7ca05fa8600 3304 #define RCC_CFGR_MCOSEL_0 (0x1U << RCC_CFGR_MCOSEL_Pos) /*!< 0x01000000 */
AnnaBridge 157:e7ca05fa8600 3305 #define RCC_CFGR_MCOSEL_1 (0x2U << RCC_CFGR_MCOSEL_Pos) /*!< 0x02000000 */
AnnaBridge 157:e7ca05fa8600 3306 #define RCC_CFGR_MCOSEL_2 (0x4U << RCC_CFGR_MCOSEL_Pos) /*!< 0x04000000 */
AnnaBridge 157:e7ca05fa8600 3307 #define RCC_CFGR_MCOSEL_3 (0x8U << RCC_CFGR_MCOSEL_Pos) /*!< 0x08000000 */
AnnaBridge 157:e7ca05fa8600 3308
AnnaBridge 157:e7ca05fa8600 3309 #define RCC_CFGR_MCOSEL_NOCLOCK (0x00000000U) /*!< No clock */
AnnaBridge 157:e7ca05fa8600 3310 #define RCC_CFGR_MCOSEL_SYSCLK_Pos (24U)
AnnaBridge 157:e7ca05fa8600 3311 #define RCC_CFGR_MCOSEL_SYSCLK_Msk (0x1U << RCC_CFGR_MCOSEL_SYSCLK_Pos) /*!< 0x01000000 */
AnnaBridge 157:e7ca05fa8600 3312 #define RCC_CFGR_MCOSEL_SYSCLK RCC_CFGR_MCOSEL_SYSCLK_Msk /*!< System clock selected as MCO source */
AnnaBridge 157:e7ca05fa8600 3313 #define RCC_CFGR_MCOSEL_HSI_Pos (25U)
AnnaBridge 157:e7ca05fa8600 3314 #define RCC_CFGR_MCOSEL_HSI_Msk (0x1U << RCC_CFGR_MCOSEL_HSI_Pos) /*!< 0x02000000 */
AnnaBridge 157:e7ca05fa8600 3315 #define RCC_CFGR_MCOSEL_HSI RCC_CFGR_MCOSEL_HSI_Msk /*!< Internal 16 MHz RC oscillator clock selected */
AnnaBridge 157:e7ca05fa8600 3316 #define RCC_CFGR_MCOSEL_MSI_Pos (24U)
AnnaBridge 157:e7ca05fa8600 3317 #define RCC_CFGR_MCOSEL_MSI_Msk (0x3U << RCC_CFGR_MCOSEL_MSI_Pos) /*!< 0x03000000 */
AnnaBridge 157:e7ca05fa8600 3318 #define RCC_CFGR_MCOSEL_MSI RCC_CFGR_MCOSEL_MSI_Msk /*!< Internal Medium Speed RC oscillator clock selected */
AnnaBridge 157:e7ca05fa8600 3319 #define RCC_CFGR_MCOSEL_HSE_Pos (26U)
AnnaBridge 157:e7ca05fa8600 3320 #define RCC_CFGR_MCOSEL_HSE_Msk (0x1U << RCC_CFGR_MCOSEL_HSE_Pos) /*!< 0x04000000 */
AnnaBridge 157:e7ca05fa8600 3321 #define RCC_CFGR_MCOSEL_HSE RCC_CFGR_MCOSEL_HSE_Msk /*!< External 1-25 MHz oscillator clock selected */
AnnaBridge 157:e7ca05fa8600 3322 #define RCC_CFGR_MCOSEL_PLL_Pos (24U)
AnnaBridge 157:e7ca05fa8600 3323 #define RCC_CFGR_MCOSEL_PLL_Msk (0x5U << RCC_CFGR_MCOSEL_PLL_Pos) /*!< 0x05000000 */
AnnaBridge 157:e7ca05fa8600 3324 #define RCC_CFGR_MCOSEL_PLL RCC_CFGR_MCOSEL_PLL_Msk /*!< PLL clock divided */
AnnaBridge 157:e7ca05fa8600 3325 #define RCC_CFGR_MCOSEL_LSI_Pos (25U)
AnnaBridge 157:e7ca05fa8600 3326 #define RCC_CFGR_MCOSEL_LSI_Msk (0x3U << RCC_CFGR_MCOSEL_LSI_Pos) /*!< 0x06000000 */
AnnaBridge 157:e7ca05fa8600 3327 #define RCC_CFGR_MCOSEL_LSI RCC_CFGR_MCOSEL_LSI_Msk /*!< LSI selected */
AnnaBridge 157:e7ca05fa8600 3328 #define RCC_CFGR_MCOSEL_LSE_Pos (24U)
AnnaBridge 157:e7ca05fa8600 3329 #define RCC_CFGR_MCOSEL_LSE_Msk (0x7U << RCC_CFGR_MCOSEL_LSE_Pos) /*!< 0x07000000 */
AnnaBridge 157:e7ca05fa8600 3330 #define RCC_CFGR_MCOSEL_LSE RCC_CFGR_MCOSEL_LSE_Msk /*!< LSE selected */
AnnaBridge 157:e7ca05fa8600 3331
AnnaBridge 157:e7ca05fa8600 3332 #define RCC_CFGR_MCOPRE_Pos (28U)
AnnaBridge 157:e7ca05fa8600 3333 #define RCC_CFGR_MCOPRE_Msk (0x7U << RCC_CFGR_MCOPRE_Pos) /*!< 0x70000000 */
AnnaBridge 157:e7ca05fa8600 3334 #define RCC_CFGR_MCOPRE RCC_CFGR_MCOPRE_Msk /*!< MCO prescaler */
AnnaBridge 157:e7ca05fa8600 3335 #define RCC_CFGR_MCOPRE_0 (0x1U << RCC_CFGR_MCOPRE_Pos) /*!< 0x10000000 */
AnnaBridge 157:e7ca05fa8600 3336 #define RCC_CFGR_MCOPRE_1 (0x2U << RCC_CFGR_MCOPRE_Pos) /*!< 0x20000000 */
AnnaBridge 157:e7ca05fa8600 3337 #define RCC_CFGR_MCOPRE_2 (0x4U << RCC_CFGR_MCOPRE_Pos) /*!< 0x40000000 */
AnnaBridge 157:e7ca05fa8600 3338
AnnaBridge 157:e7ca05fa8600 3339 #define RCC_CFGR_MCOPRE_DIV1 (0x00000000U) /*!< MCO is divided by 1 */
AnnaBridge 157:e7ca05fa8600 3340 #define RCC_CFGR_MCOPRE_DIV2 (0x10000000U) /*!< MCO is divided by 2 */
AnnaBridge 157:e7ca05fa8600 3341 #define RCC_CFGR_MCOPRE_DIV4 (0x20000000U) /*!< MCO is divided by 4 */
AnnaBridge 157:e7ca05fa8600 3342 #define RCC_CFGR_MCOPRE_DIV8 (0x30000000U) /*!< MCO is divided by 8 */
AnnaBridge 157:e7ca05fa8600 3343 #define RCC_CFGR_MCOPRE_DIV16 (0x40000000U) /*!< MCO is divided by 16 */
AnnaBridge 157:e7ca05fa8600 3344
AnnaBridge 157:e7ca05fa8600 3345 /* Legacy defines */
AnnaBridge 157:e7ca05fa8600 3346 #define RCC_CFGR_MCO_NOCLOCK RCC_CFGR_MCOSEL_NOCLOCK
AnnaBridge 157:e7ca05fa8600 3347 #define RCC_CFGR_MCO_SYSCLK RCC_CFGR_MCOSEL_SYSCLK
AnnaBridge 157:e7ca05fa8600 3348 #define RCC_CFGR_MCO_HSI RCC_CFGR_MCOSEL_HSI
AnnaBridge 157:e7ca05fa8600 3349 #define RCC_CFGR_MCO_MSI RCC_CFGR_MCOSEL_MSI
AnnaBridge 157:e7ca05fa8600 3350 #define RCC_CFGR_MCO_HSE RCC_CFGR_MCOSEL_HSE
AnnaBridge 157:e7ca05fa8600 3351 #define RCC_CFGR_MCO_PLL RCC_CFGR_MCOSEL_PLL
AnnaBridge 157:e7ca05fa8600 3352 #define RCC_CFGR_MCO_LSI RCC_CFGR_MCOSEL_LSI
AnnaBridge 157:e7ca05fa8600 3353 #define RCC_CFGR_MCO_LSE RCC_CFGR_MCOSEL_LSE
AnnaBridge 157:e7ca05fa8600 3354 #ifdef RCC_CFGR_MCOSEL_HSI48
AnnaBridge 157:e7ca05fa8600 3355 #define RCC_CFGR_MCO_HSI48 RCC_CFGR_MCOSEL_HSI48
AnnaBridge 157:e7ca05fa8600 3356 #endif
AnnaBridge 157:e7ca05fa8600 3357
AnnaBridge 157:e7ca05fa8600 3358 #define RCC_CFGR_MCO_PRE RCC_CFGR_MCOPRE /*!< MCO prescaler */
AnnaBridge 157:e7ca05fa8600 3359 #define RCC_CFGR_MCO_PRE_1 RCC_CFGR_MCOPRE_DIV1 /*!< MCO is divided by 1 */
AnnaBridge 157:e7ca05fa8600 3360 #define RCC_CFGR_MCO_PRE_2 RCC_CFGR_MCOPRE_DIV2 /*!< MCO is divided by 1 */
AnnaBridge 157:e7ca05fa8600 3361 #define RCC_CFGR_MCO_PRE_4 RCC_CFGR_MCOPRE_DIV4 /*!< MCO is divided by 1 */
AnnaBridge 157:e7ca05fa8600 3362 #define RCC_CFGR_MCO_PRE_8 RCC_CFGR_MCOPRE_DIV8 /*!< MCO is divided by 1 */
AnnaBridge 157:e7ca05fa8600 3363 #define RCC_CFGR_MCO_PRE_16 RCC_CFGR_MCOPRE_DIV16 /*!< MCO is divided by 1 */
AnnaBridge 157:e7ca05fa8600 3364
AnnaBridge 157:e7ca05fa8600 3365 /*!<****************** Bit definition for RCC_CIER register ********************/
AnnaBridge 157:e7ca05fa8600 3366 #define RCC_CIER_LSIRDYIE_Pos (0U)
AnnaBridge 157:e7ca05fa8600 3367 #define RCC_CIER_LSIRDYIE_Msk (0x1U << RCC_CIER_LSIRDYIE_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 3368 #define RCC_CIER_LSIRDYIE RCC_CIER_LSIRDYIE_Msk /*!< LSI Ready Interrupt Enable */
AnnaBridge 157:e7ca05fa8600 3369 #define RCC_CIER_LSERDYIE_Pos (1U)
AnnaBridge 157:e7ca05fa8600 3370 #define RCC_CIER_LSERDYIE_Msk (0x1U << RCC_CIER_LSERDYIE_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 3371 #define RCC_CIER_LSERDYIE RCC_CIER_LSERDYIE_Msk /*!< LSE Ready Interrupt Enable */
AnnaBridge 157:e7ca05fa8600 3372 #define RCC_CIER_HSIRDYIE_Pos (2U)
AnnaBridge 157:e7ca05fa8600 3373 #define RCC_CIER_HSIRDYIE_Msk (0x1U << RCC_CIER_HSIRDYIE_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 3374 #define RCC_CIER_HSIRDYIE RCC_CIER_HSIRDYIE_Msk /*!< HSI Ready Interrupt Enable */
AnnaBridge 157:e7ca05fa8600 3375 #define RCC_CIER_HSERDYIE_Pos (3U)
AnnaBridge 157:e7ca05fa8600 3376 #define RCC_CIER_HSERDYIE_Msk (0x1U << RCC_CIER_HSERDYIE_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 3377 #define RCC_CIER_HSERDYIE RCC_CIER_HSERDYIE_Msk /*!< HSE Ready Interrupt Enable */
AnnaBridge 157:e7ca05fa8600 3378 #define RCC_CIER_PLLRDYIE_Pos (4U)
AnnaBridge 157:e7ca05fa8600 3379 #define RCC_CIER_PLLRDYIE_Msk (0x1U << RCC_CIER_PLLRDYIE_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 3380 #define RCC_CIER_PLLRDYIE RCC_CIER_PLLRDYIE_Msk /*!< PLL Ready Interrupt Enable */
AnnaBridge 157:e7ca05fa8600 3381 #define RCC_CIER_MSIRDYIE_Pos (5U)
AnnaBridge 157:e7ca05fa8600 3382 #define RCC_CIER_MSIRDYIE_Msk (0x1U << RCC_CIER_MSIRDYIE_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 3383 #define RCC_CIER_MSIRDYIE RCC_CIER_MSIRDYIE_Msk /*!< MSI Ready Interrupt Enable */
AnnaBridge 157:e7ca05fa8600 3384 #define RCC_CIER_CSSLSE_Pos (7U)
AnnaBridge 157:e7ca05fa8600 3385 #define RCC_CIER_CSSLSE_Msk (0x1U << RCC_CIER_CSSLSE_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 3386 #define RCC_CIER_CSSLSE RCC_CIER_CSSLSE_Msk /*!< LSE CSS Interrupt Enable */
AnnaBridge 157:e7ca05fa8600 3387
AnnaBridge 157:e7ca05fa8600 3388 /* Reference defines */
AnnaBridge 157:e7ca05fa8600 3389 #define RCC_CIER_LSECSSIE RCC_CIER_CSSLSE
AnnaBridge 157:e7ca05fa8600 3390
AnnaBridge 157:e7ca05fa8600 3391 /*!<****************** Bit definition for RCC_CIFR register ********************/
AnnaBridge 157:e7ca05fa8600 3392 #define RCC_CIFR_LSIRDYF_Pos (0U)
AnnaBridge 157:e7ca05fa8600 3393 #define RCC_CIFR_LSIRDYF_Msk (0x1U << RCC_CIFR_LSIRDYF_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 3394 #define RCC_CIFR_LSIRDYF RCC_CIFR_LSIRDYF_Msk /*!< LSI Ready Interrupt flag */
AnnaBridge 157:e7ca05fa8600 3395 #define RCC_CIFR_LSERDYF_Pos (1U)
AnnaBridge 157:e7ca05fa8600 3396 #define RCC_CIFR_LSERDYF_Msk (0x1U << RCC_CIFR_LSERDYF_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 3397 #define RCC_CIFR_LSERDYF RCC_CIFR_LSERDYF_Msk /*!< LSE Ready Interrupt flag */
AnnaBridge 157:e7ca05fa8600 3398 #define RCC_CIFR_HSIRDYF_Pos (2U)
AnnaBridge 157:e7ca05fa8600 3399 #define RCC_CIFR_HSIRDYF_Msk (0x1U << RCC_CIFR_HSIRDYF_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 3400 #define RCC_CIFR_HSIRDYF RCC_CIFR_HSIRDYF_Msk /*!< HSI Ready Interrupt flag */
AnnaBridge 157:e7ca05fa8600 3401 #define RCC_CIFR_HSERDYF_Pos (3U)
AnnaBridge 157:e7ca05fa8600 3402 #define RCC_CIFR_HSERDYF_Msk (0x1U << RCC_CIFR_HSERDYF_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 3403 #define RCC_CIFR_HSERDYF RCC_CIFR_HSERDYF_Msk /*!< HSE Ready Interrupt flag */
AnnaBridge 157:e7ca05fa8600 3404 #define RCC_CIFR_PLLRDYF_Pos (4U)
AnnaBridge 157:e7ca05fa8600 3405 #define RCC_CIFR_PLLRDYF_Msk (0x1U << RCC_CIFR_PLLRDYF_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 3406 #define RCC_CIFR_PLLRDYF RCC_CIFR_PLLRDYF_Msk /*!< PLL Ready Interrupt flag */
AnnaBridge 157:e7ca05fa8600 3407 #define RCC_CIFR_MSIRDYF_Pos (5U)
AnnaBridge 157:e7ca05fa8600 3408 #define RCC_CIFR_MSIRDYF_Msk (0x1U << RCC_CIFR_MSIRDYF_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 3409 #define RCC_CIFR_MSIRDYF RCC_CIFR_MSIRDYF_Msk /*!< MSI Ready Interrupt flag */
AnnaBridge 157:e7ca05fa8600 3410 #define RCC_CIFR_CSSLSEF_Pos (7U)
AnnaBridge 157:e7ca05fa8600 3411 #define RCC_CIFR_CSSLSEF_Msk (0x1U << RCC_CIFR_CSSLSEF_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 3412 #define RCC_CIFR_CSSLSEF RCC_CIFR_CSSLSEF_Msk /*!< LSE Clock Security System Interrupt flag */
AnnaBridge 157:e7ca05fa8600 3413
AnnaBridge 157:e7ca05fa8600 3414 /* Reference defines */
AnnaBridge 157:e7ca05fa8600 3415 #define RCC_CIFR_LSECSSF RCC_CIFR_CSSLSEF
AnnaBridge 157:e7ca05fa8600 3416
AnnaBridge 157:e7ca05fa8600 3417 /*!<****************** Bit definition for RCC_CICR register ********************/
AnnaBridge 157:e7ca05fa8600 3418 #define RCC_CICR_LSIRDYC_Pos (0U)
AnnaBridge 157:e7ca05fa8600 3419 #define RCC_CICR_LSIRDYC_Msk (0x1U << RCC_CICR_LSIRDYC_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 3420 #define RCC_CICR_LSIRDYC RCC_CICR_LSIRDYC_Msk /*!< LSI Ready Interrupt Clear */
AnnaBridge 157:e7ca05fa8600 3421 #define RCC_CICR_LSERDYC_Pos (1U)
AnnaBridge 157:e7ca05fa8600 3422 #define RCC_CICR_LSERDYC_Msk (0x1U << RCC_CICR_LSERDYC_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 3423 #define RCC_CICR_LSERDYC RCC_CICR_LSERDYC_Msk /*!< LSE Ready Interrupt Clear */
AnnaBridge 157:e7ca05fa8600 3424 #define RCC_CICR_HSIRDYC_Pos (2U)
AnnaBridge 157:e7ca05fa8600 3425 #define RCC_CICR_HSIRDYC_Msk (0x1U << RCC_CICR_HSIRDYC_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 3426 #define RCC_CICR_HSIRDYC RCC_CICR_HSIRDYC_Msk /*!< HSI Ready Interrupt Clear */
AnnaBridge 157:e7ca05fa8600 3427 #define RCC_CICR_HSERDYC_Pos (3U)
AnnaBridge 157:e7ca05fa8600 3428 #define RCC_CICR_HSERDYC_Msk (0x1U << RCC_CICR_HSERDYC_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 3429 #define RCC_CICR_HSERDYC RCC_CICR_HSERDYC_Msk /*!< HSE Ready Interrupt Clear */
AnnaBridge 157:e7ca05fa8600 3430 #define RCC_CICR_PLLRDYC_Pos (4U)
AnnaBridge 157:e7ca05fa8600 3431 #define RCC_CICR_PLLRDYC_Msk (0x1U << RCC_CICR_PLLRDYC_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 3432 #define RCC_CICR_PLLRDYC RCC_CICR_PLLRDYC_Msk /*!< PLL Ready Interrupt Clear */
AnnaBridge 157:e7ca05fa8600 3433 #define RCC_CICR_MSIRDYC_Pos (5U)
AnnaBridge 157:e7ca05fa8600 3434 #define RCC_CICR_MSIRDYC_Msk (0x1U << RCC_CICR_MSIRDYC_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 3435 #define RCC_CICR_MSIRDYC RCC_CICR_MSIRDYC_Msk /*!< MSI Ready Interrupt Clear */
AnnaBridge 157:e7ca05fa8600 3436 #define RCC_CICR_CSSLSEC_Pos (7U)
AnnaBridge 157:e7ca05fa8600 3437 #define RCC_CICR_CSSLSEC_Msk (0x1U << RCC_CICR_CSSLSEC_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 3438 #define RCC_CICR_CSSLSEC RCC_CICR_CSSLSEC_Msk /*!< LSE Clock Security System Interrupt Clear */
AnnaBridge 157:e7ca05fa8600 3439
AnnaBridge 157:e7ca05fa8600 3440 /* Reference defines */
AnnaBridge 157:e7ca05fa8600 3441 #define RCC_CICR_LSECSSC RCC_CICR_CSSLSEC
AnnaBridge 157:e7ca05fa8600 3442 /***************** Bit definition for RCC_IOPRSTR register ******************/
AnnaBridge 157:e7ca05fa8600 3443 #define RCC_IOPRSTR_IOPARST_Pos (0U)
AnnaBridge 157:e7ca05fa8600 3444 #define RCC_IOPRSTR_IOPARST_Msk (0x1U << RCC_IOPRSTR_IOPARST_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 3445 #define RCC_IOPRSTR_IOPARST RCC_IOPRSTR_IOPARST_Msk /*!< GPIO port A reset */
AnnaBridge 157:e7ca05fa8600 3446 #define RCC_IOPRSTR_IOPBRST_Pos (1U)
AnnaBridge 157:e7ca05fa8600 3447 #define RCC_IOPRSTR_IOPBRST_Msk (0x1U << RCC_IOPRSTR_IOPBRST_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 3448 #define RCC_IOPRSTR_IOPBRST RCC_IOPRSTR_IOPBRST_Msk /*!< GPIO port B reset */
AnnaBridge 157:e7ca05fa8600 3449 #define RCC_IOPRSTR_IOPCRST_Pos (2U)
AnnaBridge 157:e7ca05fa8600 3450 #define RCC_IOPRSTR_IOPCRST_Msk (0x1U << RCC_IOPRSTR_IOPCRST_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 3451 #define RCC_IOPRSTR_IOPCRST RCC_IOPRSTR_IOPCRST_Msk /*!< GPIO port C reset */
AnnaBridge 157:e7ca05fa8600 3452
AnnaBridge 157:e7ca05fa8600 3453 /* Reference defines */
AnnaBridge 157:e7ca05fa8600 3454 #define RCC_IOPRSTR_GPIOARST RCC_IOPRSTR_IOPARST /*!< GPIO port A reset */
AnnaBridge 157:e7ca05fa8600 3455 #define RCC_IOPRSTR_GPIOBRST RCC_IOPRSTR_IOPBRST /*!< GPIO port B reset */
AnnaBridge 157:e7ca05fa8600 3456 #define RCC_IOPRSTR_GPIOCRST RCC_IOPRSTR_IOPCRST /*!< GPIO port C reset */
AnnaBridge 157:e7ca05fa8600 3457
AnnaBridge 157:e7ca05fa8600 3458
AnnaBridge 157:e7ca05fa8600 3459 /****************** Bit definition for RCC_AHBRST register ******************/
AnnaBridge 157:e7ca05fa8600 3460 #define RCC_AHBRSTR_DMARST_Pos (0U)
AnnaBridge 157:e7ca05fa8600 3461 #define RCC_AHBRSTR_DMARST_Msk (0x1U << RCC_AHBRSTR_DMARST_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 3462 #define RCC_AHBRSTR_DMARST RCC_AHBRSTR_DMARST_Msk /*!< DMA1 reset */
AnnaBridge 157:e7ca05fa8600 3463 #define RCC_AHBRSTR_MIFRST_Pos (8U)
AnnaBridge 157:e7ca05fa8600 3464 #define RCC_AHBRSTR_MIFRST_Msk (0x1U << RCC_AHBRSTR_MIFRST_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 3465 #define RCC_AHBRSTR_MIFRST RCC_AHBRSTR_MIFRST_Msk /*!< Memory interface reset reset */
AnnaBridge 157:e7ca05fa8600 3466 #define RCC_AHBRSTR_CRCRST_Pos (12U)
AnnaBridge 157:e7ca05fa8600 3467 #define RCC_AHBRSTR_CRCRST_Msk (0x1U << RCC_AHBRSTR_CRCRST_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 3468 #define RCC_AHBRSTR_CRCRST RCC_AHBRSTR_CRCRST_Msk /*!< CRC reset */
AnnaBridge 157:e7ca05fa8600 3469
AnnaBridge 157:e7ca05fa8600 3470 /* Reference defines */
AnnaBridge 157:e7ca05fa8600 3471 #define RCC_AHBRSTR_DMA1RST RCC_AHBRSTR_DMARST /*!< DMA1 reset */
AnnaBridge 157:e7ca05fa8600 3472
AnnaBridge 157:e7ca05fa8600 3473 /***************** Bit definition for RCC_APB2RSTR register *****************/
AnnaBridge 157:e7ca05fa8600 3474 #define RCC_APB2RSTR_SYSCFGRST_Pos (0U)
AnnaBridge 157:e7ca05fa8600 3475 #define RCC_APB2RSTR_SYSCFGRST_Msk (0x1U << RCC_APB2RSTR_SYSCFGRST_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 3476 #define RCC_APB2RSTR_SYSCFGRST RCC_APB2RSTR_SYSCFGRST_Msk /*!< SYSCFG clock reset */
AnnaBridge 157:e7ca05fa8600 3477 #define RCC_APB2RSTR_TIM21RST_Pos (2U)
AnnaBridge 157:e7ca05fa8600 3478 #define RCC_APB2RSTR_TIM21RST_Msk (0x1U << RCC_APB2RSTR_TIM21RST_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 3479 #define RCC_APB2RSTR_TIM21RST RCC_APB2RSTR_TIM21RST_Msk /*!< TIM21 clock reset */
AnnaBridge 157:e7ca05fa8600 3480 #define RCC_APB2RSTR_ADCRST_Pos (9U)
AnnaBridge 157:e7ca05fa8600 3481 #define RCC_APB2RSTR_ADCRST_Msk (0x1U << RCC_APB2RSTR_ADCRST_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 3482 #define RCC_APB2RSTR_ADCRST RCC_APB2RSTR_ADCRST_Msk /*!< ADC1 clock reset */
AnnaBridge 157:e7ca05fa8600 3483 #define RCC_APB2RSTR_SPI1RST_Pos (12U)
AnnaBridge 157:e7ca05fa8600 3484 #define RCC_APB2RSTR_SPI1RST_Msk (0x1U << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 3485 #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk /*!< SPI1 clock reset */
AnnaBridge 157:e7ca05fa8600 3486 #define RCC_APB2RSTR_DBGRST_Pos (22U)
AnnaBridge 157:e7ca05fa8600 3487 #define RCC_APB2RSTR_DBGRST_Msk (0x1U << RCC_APB2RSTR_DBGRST_Pos) /*!< 0x00400000 */
AnnaBridge 157:e7ca05fa8600 3488 #define RCC_APB2RSTR_DBGRST RCC_APB2RSTR_DBGRST_Msk /*!< DBGMCU clock reset */
AnnaBridge 157:e7ca05fa8600 3489
AnnaBridge 157:e7ca05fa8600 3490 /* Reference defines */
AnnaBridge 157:e7ca05fa8600 3491 #define RCC_APB2RSTR_ADC1RST RCC_APB2RSTR_ADCRST /*!< ADC1 clock reset */
AnnaBridge 157:e7ca05fa8600 3492 #define RCC_APB2RSTR_DBGMCURST RCC_APB2RSTR_DBGRST /*!< DBGMCU clock reset */
AnnaBridge 157:e7ca05fa8600 3493
AnnaBridge 157:e7ca05fa8600 3494 /***************** Bit definition for RCC_APB1RSTR register *****************/
AnnaBridge 157:e7ca05fa8600 3495 #define RCC_APB1RSTR_TIM2RST_Pos (0U)
AnnaBridge 157:e7ca05fa8600 3496 #define RCC_APB1RSTR_TIM2RST_Msk (0x1U << RCC_APB1RSTR_TIM2RST_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 3497 #define RCC_APB1RSTR_TIM2RST RCC_APB1RSTR_TIM2RST_Msk /*!< Timer 2 clock reset */
AnnaBridge 157:e7ca05fa8600 3498 #define RCC_APB1RSTR_WWDGRST_Pos (11U)
AnnaBridge 157:e7ca05fa8600 3499 #define RCC_APB1RSTR_WWDGRST_Msk (0x1U << RCC_APB1RSTR_WWDGRST_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 3500 #define RCC_APB1RSTR_WWDGRST RCC_APB1RSTR_WWDGRST_Msk /*!< Window Watchdog clock reset */
AnnaBridge 157:e7ca05fa8600 3501 #define RCC_APB1RSTR_USART2RST_Pos (17U)
AnnaBridge 157:e7ca05fa8600 3502 #define RCC_APB1RSTR_USART2RST_Msk (0x1U << RCC_APB1RSTR_USART2RST_Pos) /*!< 0x00020000 */
AnnaBridge 157:e7ca05fa8600 3503 #define RCC_APB1RSTR_USART2RST RCC_APB1RSTR_USART2RST_Msk /*!< USART 2 clock reset */
AnnaBridge 157:e7ca05fa8600 3504 #define RCC_APB1RSTR_LPUART1RST_Pos (18U)
AnnaBridge 157:e7ca05fa8600 3505 #define RCC_APB1RSTR_LPUART1RST_Msk (0x1U << RCC_APB1RSTR_LPUART1RST_Pos) /*!< 0x00040000 */
AnnaBridge 157:e7ca05fa8600 3506 #define RCC_APB1RSTR_LPUART1RST RCC_APB1RSTR_LPUART1RST_Msk /*!< LPUART1 clock reset */
AnnaBridge 157:e7ca05fa8600 3507 #define RCC_APB1RSTR_I2C1RST_Pos (21U)
AnnaBridge 157:e7ca05fa8600 3508 #define RCC_APB1RSTR_I2C1RST_Msk (0x1U << RCC_APB1RSTR_I2C1RST_Pos) /*!< 0x00200000 */
AnnaBridge 157:e7ca05fa8600 3509 #define RCC_APB1RSTR_I2C1RST RCC_APB1RSTR_I2C1RST_Msk /*!< I2C 1 clock reset */
AnnaBridge 157:e7ca05fa8600 3510 #define RCC_APB1RSTR_PWRRST_Pos (28U)
AnnaBridge 157:e7ca05fa8600 3511 #define RCC_APB1RSTR_PWRRST_Msk (0x1U << RCC_APB1RSTR_PWRRST_Pos) /*!< 0x10000000 */
AnnaBridge 157:e7ca05fa8600 3512 #define RCC_APB1RSTR_PWRRST RCC_APB1RSTR_PWRRST_Msk /*!< PWR clock reset */
AnnaBridge 157:e7ca05fa8600 3513 #define RCC_APB1RSTR_LPTIM1RST_Pos (31U)
AnnaBridge 157:e7ca05fa8600 3514 #define RCC_APB1RSTR_LPTIM1RST_Msk (0x1U << RCC_APB1RSTR_LPTIM1RST_Pos) /*!< 0x80000000 */
AnnaBridge 157:e7ca05fa8600 3515 #define RCC_APB1RSTR_LPTIM1RST RCC_APB1RSTR_LPTIM1RST_Msk /*!< LPTIM1 clock reset */
AnnaBridge 157:e7ca05fa8600 3516
AnnaBridge 157:e7ca05fa8600 3517 /***************** Bit definition for RCC_IOPENR register ******************/
AnnaBridge 157:e7ca05fa8600 3518 #define RCC_IOPENR_IOPAEN_Pos (0U)
AnnaBridge 157:e7ca05fa8600 3519 #define RCC_IOPENR_IOPAEN_Msk (0x1U << RCC_IOPENR_IOPAEN_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 3520 #define RCC_IOPENR_IOPAEN RCC_IOPENR_IOPAEN_Msk /*!< GPIO port A clock enable */
AnnaBridge 157:e7ca05fa8600 3521 #define RCC_IOPENR_IOPBEN_Pos (1U)
AnnaBridge 157:e7ca05fa8600 3522 #define RCC_IOPENR_IOPBEN_Msk (0x1U << RCC_IOPENR_IOPBEN_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 3523 #define RCC_IOPENR_IOPBEN RCC_IOPENR_IOPBEN_Msk /*!< GPIO port B clock enable */
AnnaBridge 157:e7ca05fa8600 3524 #define RCC_IOPENR_IOPCEN_Pos (2U)
AnnaBridge 157:e7ca05fa8600 3525 #define RCC_IOPENR_IOPCEN_Msk (0x1U << RCC_IOPENR_IOPCEN_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 3526 #define RCC_IOPENR_IOPCEN RCC_IOPENR_IOPCEN_Msk /*!< GPIO port C clock enable */
AnnaBridge 157:e7ca05fa8600 3527
AnnaBridge 157:e7ca05fa8600 3528 /* Reference defines */
AnnaBridge 157:e7ca05fa8600 3529 #define RCC_IOPENR_GPIOAEN RCC_IOPENR_IOPAEN /*!< GPIO port A clock enable */
AnnaBridge 157:e7ca05fa8600 3530 #define RCC_IOPENR_GPIOBEN RCC_IOPENR_IOPBEN /*!< GPIO port B clock enable */
AnnaBridge 157:e7ca05fa8600 3531 #define RCC_IOPENR_GPIOCEN RCC_IOPENR_IOPCEN /*!< GPIO port C clock enable */
AnnaBridge 157:e7ca05fa8600 3532
AnnaBridge 157:e7ca05fa8600 3533 /***************** Bit definition for RCC_AHBENR register ******************/
AnnaBridge 157:e7ca05fa8600 3534 #define RCC_AHBENR_DMAEN_Pos (0U)
AnnaBridge 157:e7ca05fa8600 3535 #define RCC_AHBENR_DMAEN_Msk (0x1U << RCC_AHBENR_DMAEN_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 3536 #define RCC_AHBENR_DMAEN RCC_AHBENR_DMAEN_Msk /*!< DMA1 clock enable */
AnnaBridge 157:e7ca05fa8600 3537 #define RCC_AHBENR_MIFEN_Pos (8U)
AnnaBridge 157:e7ca05fa8600 3538 #define RCC_AHBENR_MIFEN_Msk (0x1U << RCC_AHBENR_MIFEN_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 3539 #define RCC_AHBENR_MIFEN RCC_AHBENR_MIFEN_Msk /*!< NVM interface clock enable bit */
AnnaBridge 157:e7ca05fa8600 3540 #define RCC_AHBENR_CRCEN_Pos (12U)
AnnaBridge 157:e7ca05fa8600 3541 #define RCC_AHBENR_CRCEN_Msk (0x1U << RCC_AHBENR_CRCEN_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 3542 #define RCC_AHBENR_CRCEN RCC_AHBENR_CRCEN_Msk /*!< CRC clock enable */
AnnaBridge 157:e7ca05fa8600 3543
AnnaBridge 157:e7ca05fa8600 3544 /* Reference defines */
AnnaBridge 157:e7ca05fa8600 3545 #define RCC_AHBENR_DMA1EN RCC_AHBENR_DMAEN /*!< DMA1 clock enable */
AnnaBridge 157:e7ca05fa8600 3546
AnnaBridge 157:e7ca05fa8600 3547 /***************** Bit definition for RCC_APB2ENR register ******************/
AnnaBridge 157:e7ca05fa8600 3548 #define RCC_APB2ENR_SYSCFGEN_Pos (0U)
AnnaBridge 157:e7ca05fa8600 3549 #define RCC_APB2ENR_SYSCFGEN_Msk (0x1U << RCC_APB2ENR_SYSCFGEN_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 3550 #define RCC_APB2ENR_SYSCFGEN RCC_APB2ENR_SYSCFGEN_Msk /*!< SYSCFG clock enable */
AnnaBridge 157:e7ca05fa8600 3551 #define RCC_APB2ENR_TIM21EN_Pos (2U)
AnnaBridge 157:e7ca05fa8600 3552 #define RCC_APB2ENR_TIM21EN_Msk (0x1U << RCC_APB2ENR_TIM21EN_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 3553 #define RCC_APB2ENR_TIM21EN RCC_APB2ENR_TIM21EN_Msk /*!< TIM21 clock enable */
AnnaBridge 157:e7ca05fa8600 3554 #define RCC_APB2ENR_FWEN_Pos (7U)
AnnaBridge 157:e7ca05fa8600 3555 #define RCC_APB2ENR_FWEN_Msk (0x1U << RCC_APB2ENR_FWEN_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 3556 #define RCC_APB2ENR_FWEN RCC_APB2ENR_FWEN_Msk /*!< MiFare Firewall clock enable */
AnnaBridge 157:e7ca05fa8600 3557 #define RCC_APB2ENR_ADCEN_Pos (9U)
AnnaBridge 157:e7ca05fa8600 3558 #define RCC_APB2ENR_ADCEN_Msk (0x1U << RCC_APB2ENR_ADCEN_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 3559 #define RCC_APB2ENR_ADCEN RCC_APB2ENR_ADCEN_Msk /*!< ADC1 clock enable */
AnnaBridge 157:e7ca05fa8600 3560 #define RCC_APB2ENR_SPI1EN_Pos (12U)
AnnaBridge 157:e7ca05fa8600 3561 #define RCC_APB2ENR_SPI1EN_Msk (0x1U << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 3562 #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk /*!< SPI1 clock enable */
AnnaBridge 157:e7ca05fa8600 3563 #define RCC_APB2ENR_DBGEN_Pos (22U)
AnnaBridge 157:e7ca05fa8600 3564 #define RCC_APB2ENR_DBGEN_Msk (0x1U << RCC_APB2ENR_DBGEN_Pos) /*!< 0x00400000 */
AnnaBridge 157:e7ca05fa8600 3565 #define RCC_APB2ENR_DBGEN RCC_APB2ENR_DBGEN_Msk /*!< DBGMCU clock enable */
AnnaBridge 157:e7ca05fa8600 3566
AnnaBridge 157:e7ca05fa8600 3567 /* Reference defines */
AnnaBridge 157:e7ca05fa8600 3568
AnnaBridge 157:e7ca05fa8600 3569 #define RCC_APB2ENR_MIFIEN RCC_APB2ENR_FWEN /*!< MiFare Firewall clock enable */
AnnaBridge 157:e7ca05fa8600 3570 #define RCC_APB2ENR_ADC1EN RCC_APB2ENR_ADCEN /*!< ADC1 clock enable */
AnnaBridge 157:e7ca05fa8600 3571 #define RCC_APB2ENR_DBGMCUEN RCC_APB2ENR_DBGEN /*!< DBGMCU clock enable */
AnnaBridge 157:e7ca05fa8600 3572
AnnaBridge 157:e7ca05fa8600 3573 /***************** Bit definition for RCC_APB1ENR register ******************/
AnnaBridge 157:e7ca05fa8600 3574 #define RCC_APB1ENR_TIM2EN_Pos (0U)
AnnaBridge 157:e7ca05fa8600 3575 #define RCC_APB1ENR_TIM2EN_Msk (0x1U << RCC_APB1ENR_TIM2EN_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 3576 #define RCC_APB1ENR_TIM2EN RCC_APB1ENR_TIM2EN_Msk /*!< Timer 2 clock enable */
AnnaBridge 157:e7ca05fa8600 3577 #define RCC_APB1ENR_WWDGEN_Pos (11U)
AnnaBridge 157:e7ca05fa8600 3578 #define RCC_APB1ENR_WWDGEN_Msk (0x1U << RCC_APB1ENR_WWDGEN_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 3579 #define RCC_APB1ENR_WWDGEN RCC_APB1ENR_WWDGEN_Msk /*!< Window Watchdog clock enable */
AnnaBridge 157:e7ca05fa8600 3580 #define RCC_APB1ENR_USART2EN_Pos (17U)
AnnaBridge 157:e7ca05fa8600 3581 #define RCC_APB1ENR_USART2EN_Msk (0x1U << RCC_APB1ENR_USART2EN_Pos) /*!< 0x00020000 */
AnnaBridge 157:e7ca05fa8600 3582 #define RCC_APB1ENR_USART2EN RCC_APB1ENR_USART2EN_Msk /*!< USART2 clock enable */
AnnaBridge 157:e7ca05fa8600 3583 #define RCC_APB1ENR_LPUART1EN_Pos (18U)
AnnaBridge 157:e7ca05fa8600 3584 #define RCC_APB1ENR_LPUART1EN_Msk (0x1U << RCC_APB1ENR_LPUART1EN_Pos) /*!< 0x00040000 */
AnnaBridge 157:e7ca05fa8600 3585 #define RCC_APB1ENR_LPUART1EN RCC_APB1ENR_LPUART1EN_Msk /*!< LPUART1 clock enable */
AnnaBridge 157:e7ca05fa8600 3586 #define RCC_APB1ENR_I2C1EN_Pos (21U)
AnnaBridge 157:e7ca05fa8600 3587 #define RCC_APB1ENR_I2C1EN_Msk (0x1U << RCC_APB1ENR_I2C1EN_Pos) /*!< 0x00200000 */
AnnaBridge 157:e7ca05fa8600 3588 #define RCC_APB1ENR_I2C1EN RCC_APB1ENR_I2C1EN_Msk /*!< I2C1 clock enable */
AnnaBridge 157:e7ca05fa8600 3589 #define RCC_APB1ENR_PWREN_Pos (28U)
AnnaBridge 157:e7ca05fa8600 3590 #define RCC_APB1ENR_PWREN_Msk (0x1U << RCC_APB1ENR_PWREN_Pos) /*!< 0x10000000 */
AnnaBridge 157:e7ca05fa8600 3591 #define RCC_APB1ENR_PWREN RCC_APB1ENR_PWREN_Msk /*!< PWR clock enable */
AnnaBridge 157:e7ca05fa8600 3592 #define RCC_APB1ENR_LPTIM1EN_Pos (31U)
AnnaBridge 157:e7ca05fa8600 3593 #define RCC_APB1ENR_LPTIM1EN_Msk (0x1U << RCC_APB1ENR_LPTIM1EN_Pos) /*!< 0x80000000 */
AnnaBridge 157:e7ca05fa8600 3594 #define RCC_APB1ENR_LPTIM1EN RCC_APB1ENR_LPTIM1EN_Msk /*!< LPTIM1 clock enable */
AnnaBridge 157:e7ca05fa8600 3595
AnnaBridge 157:e7ca05fa8600 3596 /****************** Bit definition for RCC_IOPSMENR register ****************/
AnnaBridge 157:e7ca05fa8600 3597 #define RCC_IOPSMENR_IOPASMEN_Pos (0U)
AnnaBridge 157:e7ca05fa8600 3598 #define RCC_IOPSMENR_IOPASMEN_Msk (0x1U << RCC_IOPSMENR_IOPASMEN_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 3599 #define RCC_IOPSMENR_IOPASMEN RCC_IOPSMENR_IOPASMEN_Msk /*!< GPIO port A clock enabled in sleep mode */
AnnaBridge 157:e7ca05fa8600 3600 #define RCC_IOPSMENR_IOPBSMEN_Pos (1U)
AnnaBridge 157:e7ca05fa8600 3601 #define RCC_IOPSMENR_IOPBSMEN_Msk (0x1U << RCC_IOPSMENR_IOPBSMEN_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 3602 #define RCC_IOPSMENR_IOPBSMEN RCC_IOPSMENR_IOPBSMEN_Msk /*!< GPIO port B clock enabled in sleep mode */
AnnaBridge 157:e7ca05fa8600 3603 #define RCC_IOPSMENR_IOPCSMEN_Pos (2U)
AnnaBridge 157:e7ca05fa8600 3604 #define RCC_IOPSMENR_IOPCSMEN_Msk (0x1U << RCC_IOPSMENR_IOPCSMEN_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 3605 #define RCC_IOPSMENR_IOPCSMEN RCC_IOPSMENR_IOPCSMEN_Msk /*!< GPIO port C clock enabled in sleep mode */
AnnaBridge 157:e7ca05fa8600 3606
AnnaBridge 157:e7ca05fa8600 3607 /* Reference defines */
AnnaBridge 157:e7ca05fa8600 3608 #define RCC_IOPSMENR_GPIOASMEN RCC_IOPSMENR_IOPASMEN /*!< GPIO port A clock enabled in sleep mode */
AnnaBridge 157:e7ca05fa8600 3609 #define RCC_IOPSMENR_GPIOBSMEN RCC_IOPSMENR_IOPBSMEN /*!< GPIO port B clock enabled in sleep mode */
AnnaBridge 157:e7ca05fa8600 3610 #define RCC_IOPSMENR_GPIOCSMEN RCC_IOPSMENR_IOPCSMEN /*!< GPIO port C clock enabled in sleep mode */
AnnaBridge 157:e7ca05fa8600 3611
AnnaBridge 157:e7ca05fa8600 3612 /***************** Bit definition for RCC_AHBSMENR register ******************/
AnnaBridge 157:e7ca05fa8600 3613 #define RCC_AHBSMENR_DMASMEN_Pos (0U)
AnnaBridge 157:e7ca05fa8600 3614 #define RCC_AHBSMENR_DMASMEN_Msk (0x1U << RCC_AHBSMENR_DMASMEN_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 3615 #define RCC_AHBSMENR_DMASMEN RCC_AHBSMENR_DMASMEN_Msk /*!< DMA1 clock enabled in sleep mode */
AnnaBridge 157:e7ca05fa8600 3616 #define RCC_AHBSMENR_MIFSMEN_Pos (8U)
AnnaBridge 157:e7ca05fa8600 3617 #define RCC_AHBSMENR_MIFSMEN_Msk (0x1U << RCC_AHBSMENR_MIFSMEN_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 3618 #define RCC_AHBSMENR_MIFSMEN RCC_AHBSMENR_MIFSMEN_Msk /*!< NVM interface clock enable during sleep mode */
AnnaBridge 157:e7ca05fa8600 3619 #define RCC_AHBSMENR_SRAMSMEN_Pos (9U)
AnnaBridge 157:e7ca05fa8600 3620 #define RCC_AHBSMENR_SRAMSMEN_Msk (0x1U << RCC_AHBSMENR_SRAMSMEN_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 3621 #define RCC_AHBSMENR_SRAMSMEN RCC_AHBSMENR_SRAMSMEN_Msk /*!< SRAM clock enabled in sleep mode */
AnnaBridge 157:e7ca05fa8600 3622 #define RCC_AHBSMENR_CRCSMEN_Pos (12U)
AnnaBridge 157:e7ca05fa8600 3623 #define RCC_AHBSMENR_CRCSMEN_Msk (0x1U << RCC_AHBSMENR_CRCSMEN_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 3624 #define RCC_AHBSMENR_CRCSMEN RCC_AHBSMENR_CRCSMEN_Msk /*!< CRC clock enabled in sleep mode */
AnnaBridge 157:e7ca05fa8600 3625
AnnaBridge 157:e7ca05fa8600 3626 /* Reference defines */
AnnaBridge 157:e7ca05fa8600 3627 #define RCC_AHBSMENR_DMA1SMEN RCC_AHBSMENR_DMASMEN /*!< DMA1 clock enabled in sleep mode */
AnnaBridge 157:e7ca05fa8600 3628
AnnaBridge 157:e7ca05fa8600 3629 /***************** Bit definition for RCC_APB2SMENR register ******************/
AnnaBridge 157:e7ca05fa8600 3630 #define RCC_APB2SMENR_SYSCFGSMEN_Pos (0U)
AnnaBridge 157:e7ca05fa8600 3631 #define RCC_APB2SMENR_SYSCFGSMEN_Msk (0x1U << RCC_APB2SMENR_SYSCFGSMEN_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 3632 #define RCC_APB2SMENR_SYSCFGSMEN RCC_APB2SMENR_SYSCFGSMEN_Msk /*!< SYSCFG clock enabled in sleep mode */
AnnaBridge 157:e7ca05fa8600 3633 #define RCC_APB2SMENR_TIM21SMEN_Pos (2U)
AnnaBridge 157:e7ca05fa8600 3634 #define RCC_APB2SMENR_TIM21SMEN_Msk (0x1U << RCC_APB2SMENR_TIM21SMEN_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 3635 #define RCC_APB2SMENR_TIM21SMEN RCC_APB2SMENR_TIM21SMEN_Msk /*!< TIM21 clock enabled in sleep mode */
AnnaBridge 157:e7ca05fa8600 3636 #define RCC_APB2SMENR_ADCSMEN_Pos (9U)
AnnaBridge 157:e7ca05fa8600 3637 #define RCC_APB2SMENR_ADCSMEN_Msk (0x1U << RCC_APB2SMENR_ADCSMEN_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 3638 #define RCC_APB2SMENR_ADCSMEN RCC_APB2SMENR_ADCSMEN_Msk /*!< ADC1 clock enabled in sleep mode */
AnnaBridge 157:e7ca05fa8600 3639 #define RCC_APB2SMENR_SPI1SMEN_Pos (12U)
AnnaBridge 157:e7ca05fa8600 3640 #define RCC_APB2SMENR_SPI1SMEN_Msk (0x1U << RCC_APB2SMENR_SPI1SMEN_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 3641 #define RCC_APB2SMENR_SPI1SMEN RCC_APB2SMENR_SPI1SMEN_Msk /*!< SPI1 clock enabled in sleep mode */
AnnaBridge 157:e7ca05fa8600 3642 #define RCC_APB2SMENR_DBGSMEN_Pos (22U)
AnnaBridge 157:e7ca05fa8600 3643 #define RCC_APB2SMENR_DBGSMEN_Msk (0x1U << RCC_APB2SMENR_DBGSMEN_Pos) /*!< 0x00400000 */
AnnaBridge 157:e7ca05fa8600 3644 #define RCC_APB2SMENR_DBGSMEN RCC_APB2SMENR_DBGSMEN_Msk /*!< DBGMCU clock enabled in sleep mode */
AnnaBridge 157:e7ca05fa8600 3645
AnnaBridge 157:e7ca05fa8600 3646 /* Reference defines */
AnnaBridge 157:e7ca05fa8600 3647 #define RCC_APB2SMENR_ADC1SMEN RCC_APB2SMENR_ADCSMEN /*!< ADC1 clock enabled in sleep mode */
AnnaBridge 157:e7ca05fa8600 3648 #define RCC_APB2SMENR_DBGMCUSMEN RCC_APB2SMENR_DBGSMEN /*!< DBGMCU clock enabled in sleep mode */
AnnaBridge 157:e7ca05fa8600 3649
AnnaBridge 157:e7ca05fa8600 3650 /***************** Bit definition for RCC_APB1SMENR register ******************/
AnnaBridge 157:e7ca05fa8600 3651 #define RCC_APB1SMENR_TIM2SMEN_Pos (0U)
AnnaBridge 157:e7ca05fa8600 3652 #define RCC_APB1SMENR_TIM2SMEN_Msk (0x1U << RCC_APB1SMENR_TIM2SMEN_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 3653 #define RCC_APB1SMENR_TIM2SMEN RCC_APB1SMENR_TIM2SMEN_Msk /*!< Timer 2 clock enabled in sleep mode */
AnnaBridge 157:e7ca05fa8600 3654 #define RCC_APB1SMENR_WWDGSMEN_Pos (11U)
AnnaBridge 157:e7ca05fa8600 3655 #define RCC_APB1SMENR_WWDGSMEN_Msk (0x1U << RCC_APB1SMENR_WWDGSMEN_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 3656 #define RCC_APB1SMENR_WWDGSMEN RCC_APB1SMENR_WWDGSMEN_Msk /*!< Window Watchdog clock enabled in sleep mode */
AnnaBridge 157:e7ca05fa8600 3657 #define RCC_APB1SMENR_USART2SMEN_Pos (17U)
AnnaBridge 157:e7ca05fa8600 3658 #define RCC_APB1SMENR_USART2SMEN_Msk (0x1U << RCC_APB1SMENR_USART2SMEN_Pos) /*!< 0x00020000 */
AnnaBridge 157:e7ca05fa8600 3659 #define RCC_APB1SMENR_USART2SMEN RCC_APB1SMENR_USART2SMEN_Msk /*!< USART2 clock enabled in sleep mode */
AnnaBridge 157:e7ca05fa8600 3660 #define RCC_APB1SMENR_LPUART1SMEN_Pos (18U)
AnnaBridge 157:e7ca05fa8600 3661 #define RCC_APB1SMENR_LPUART1SMEN_Msk (0x1U << RCC_APB1SMENR_LPUART1SMEN_Pos) /*!< 0x00040000 */
AnnaBridge 157:e7ca05fa8600 3662 #define RCC_APB1SMENR_LPUART1SMEN RCC_APB1SMENR_LPUART1SMEN_Msk /*!< LPUART1 clock enabled in sleep mode */
AnnaBridge 157:e7ca05fa8600 3663 #define RCC_APB1SMENR_I2C1SMEN_Pos (21U)
AnnaBridge 157:e7ca05fa8600 3664 #define RCC_APB1SMENR_I2C1SMEN_Msk (0x1U << RCC_APB1SMENR_I2C1SMEN_Pos) /*!< 0x00200000 */
AnnaBridge 157:e7ca05fa8600 3665 #define RCC_APB1SMENR_I2C1SMEN RCC_APB1SMENR_I2C1SMEN_Msk /*!< I2C1 clock enabled in sleep mode */
AnnaBridge 157:e7ca05fa8600 3666 #define RCC_APB1SMENR_PWRSMEN_Pos (28U)
AnnaBridge 157:e7ca05fa8600 3667 #define RCC_APB1SMENR_PWRSMEN_Msk (0x1U << RCC_APB1SMENR_PWRSMEN_Pos) /*!< 0x10000000 */
AnnaBridge 157:e7ca05fa8600 3668 #define RCC_APB1SMENR_PWRSMEN RCC_APB1SMENR_PWRSMEN_Msk /*!< PWR clock enabled in sleep mode */
AnnaBridge 157:e7ca05fa8600 3669 #define RCC_APB1SMENR_LPTIM1SMEN_Pos (31U)
AnnaBridge 157:e7ca05fa8600 3670 #define RCC_APB1SMENR_LPTIM1SMEN_Msk (0x1U << RCC_APB1SMENR_LPTIM1SMEN_Pos) /*!< 0x80000000 */
AnnaBridge 157:e7ca05fa8600 3671 #define RCC_APB1SMENR_LPTIM1SMEN RCC_APB1SMENR_LPTIM1SMEN_Msk /*!< LPTIM1 clock enabled in sleep mode */
AnnaBridge 157:e7ca05fa8600 3672
AnnaBridge 157:e7ca05fa8600 3673 /*!< USART2 Clock source selection */
AnnaBridge 157:e7ca05fa8600 3674 #define RCC_CCIPR_USART2SEL_Pos (2U)
AnnaBridge 157:e7ca05fa8600 3675 #define RCC_CCIPR_USART2SEL_Msk (0x3U << RCC_CCIPR_USART2SEL_Pos) /*!< 0x0000000C */
AnnaBridge 157:e7ca05fa8600 3676 #define RCC_CCIPR_USART2SEL RCC_CCIPR_USART2SEL_Msk /*!< USART2SEL[1:0] bits */
AnnaBridge 157:e7ca05fa8600 3677 #define RCC_CCIPR_USART2SEL_0 (0x1U << RCC_CCIPR_USART2SEL_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 3678 #define RCC_CCIPR_USART2SEL_1 (0x2U << RCC_CCIPR_USART2SEL_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 3679
AnnaBridge 157:e7ca05fa8600 3680 /*!< LPUART1 Clock source selection */
AnnaBridge 157:e7ca05fa8600 3681 #define RCC_CCIPR_LPUART1SEL_Pos (10U)
AnnaBridge 157:e7ca05fa8600 3682 #define RCC_CCIPR_LPUART1SEL_Msk (0x3U << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x00000C00 */
AnnaBridge 157:e7ca05fa8600 3683 #define RCC_CCIPR_LPUART1SEL RCC_CCIPR_LPUART1SEL_Msk /*!< LPUART1SEL[1:0] bits */
AnnaBridge 157:e7ca05fa8600 3684 #define RCC_CCIPR_LPUART1SEL_0 (0x1U << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x0000400 */
AnnaBridge 157:e7ca05fa8600 3685 #define RCC_CCIPR_LPUART1SEL_1 (0x2U << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x0000800 */
AnnaBridge 157:e7ca05fa8600 3686
AnnaBridge 157:e7ca05fa8600 3687 /*!< I2C1 Clock source selection */
AnnaBridge 157:e7ca05fa8600 3688 #define RCC_CCIPR_I2C1SEL_Pos (12U)
AnnaBridge 157:e7ca05fa8600 3689 #define RCC_CCIPR_I2C1SEL_Msk (0x3U << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00003000 */
AnnaBridge 157:e7ca05fa8600 3690 #define RCC_CCIPR_I2C1SEL RCC_CCIPR_I2C1SEL_Msk /*!< I2C1SEL [1:0] bits */
AnnaBridge 157:e7ca05fa8600 3691 #define RCC_CCIPR_I2C1SEL_0 (0x1U << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 3692 #define RCC_CCIPR_I2C1SEL_1 (0x2U << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 3693
AnnaBridge 157:e7ca05fa8600 3694
AnnaBridge 157:e7ca05fa8600 3695 /*!< LPTIM1 Clock source selection */
AnnaBridge 157:e7ca05fa8600 3696 #define RCC_CCIPR_LPTIM1SEL_Pos (18U)
AnnaBridge 157:e7ca05fa8600 3697 #define RCC_CCIPR_LPTIM1SEL_Msk (0x3U << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x000C0000 */
AnnaBridge 157:e7ca05fa8600 3698 #define RCC_CCIPR_LPTIM1SEL RCC_CCIPR_LPTIM1SEL_Msk /*!< LPTIM1SEL [1:0] bits */
AnnaBridge 157:e7ca05fa8600 3699 #define RCC_CCIPR_LPTIM1SEL_0 (0x1U << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x00040000 */
AnnaBridge 157:e7ca05fa8600 3700 #define RCC_CCIPR_LPTIM1SEL_1 (0x2U << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x00080000 */
AnnaBridge 157:e7ca05fa8600 3701
AnnaBridge 157:e7ca05fa8600 3702 /******************* Bit definition for RCC_CSR register *******************/
AnnaBridge 157:e7ca05fa8600 3703 #define RCC_CSR_LSION_Pos (0U)
AnnaBridge 157:e7ca05fa8600 3704 #define RCC_CSR_LSION_Msk (0x1U << RCC_CSR_LSION_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 3705 #define RCC_CSR_LSION RCC_CSR_LSION_Msk /*!< Internal Low Speed oscillator enable */
AnnaBridge 157:e7ca05fa8600 3706 #define RCC_CSR_LSIRDY_Pos (1U)
AnnaBridge 157:e7ca05fa8600 3707 #define RCC_CSR_LSIRDY_Msk (0x1U << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 3708 #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk /*!< Internal Low Speed oscillator Ready */
AnnaBridge 157:e7ca05fa8600 3709
AnnaBridge 157:e7ca05fa8600 3710 #define RCC_CSR_LSEON_Pos (8U)
AnnaBridge 157:e7ca05fa8600 3711 #define RCC_CSR_LSEON_Msk (0x1U << RCC_CSR_LSEON_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 3712 #define RCC_CSR_LSEON RCC_CSR_LSEON_Msk /*!< External Low Speed oscillator enable */
AnnaBridge 157:e7ca05fa8600 3713 #define RCC_CSR_LSERDY_Pos (9U)
AnnaBridge 157:e7ca05fa8600 3714 #define RCC_CSR_LSERDY_Msk (0x1U << RCC_CSR_LSERDY_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 3715 #define RCC_CSR_LSERDY RCC_CSR_LSERDY_Msk /*!< External Low Speed oscillator Ready */
AnnaBridge 157:e7ca05fa8600 3716 #define RCC_CSR_LSEBYP_Pos (10U)
AnnaBridge 157:e7ca05fa8600 3717 #define RCC_CSR_LSEBYP_Msk (0x1U << RCC_CSR_LSEBYP_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 3718 #define RCC_CSR_LSEBYP RCC_CSR_LSEBYP_Msk /*!< External Low Speed oscillator Bypass */
AnnaBridge 157:e7ca05fa8600 3719
AnnaBridge 157:e7ca05fa8600 3720 #define RCC_CSR_LSEDRV_Pos (11U)
AnnaBridge 157:e7ca05fa8600 3721 #define RCC_CSR_LSEDRV_Msk (0x3U << RCC_CSR_LSEDRV_Pos) /*!< 0x00001800 */
AnnaBridge 157:e7ca05fa8600 3722 #define RCC_CSR_LSEDRV RCC_CSR_LSEDRV_Msk /*!< LSEDRV[1:0] bits (LSE Osc. drive capability) */
AnnaBridge 157:e7ca05fa8600 3723 #define RCC_CSR_LSEDRV_0 (0x1U << RCC_CSR_LSEDRV_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 3724 #define RCC_CSR_LSEDRV_1 (0x2U << RCC_CSR_LSEDRV_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 3725
AnnaBridge 157:e7ca05fa8600 3726 #define RCC_CSR_LSECSSON_Pos (13U)
AnnaBridge 157:e7ca05fa8600 3727 #define RCC_CSR_LSECSSON_Msk (0x1U << RCC_CSR_LSECSSON_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 3728 #define RCC_CSR_LSECSSON RCC_CSR_LSECSSON_Msk /*!< External Low Speed oscillator CSS Enable */
AnnaBridge 157:e7ca05fa8600 3729 #define RCC_CSR_LSECSSD_Pos (14U)
AnnaBridge 157:e7ca05fa8600 3730 #define RCC_CSR_LSECSSD_Msk (0x1U << RCC_CSR_LSECSSD_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 3731 #define RCC_CSR_LSECSSD RCC_CSR_LSECSSD_Msk /*!< External Low Speed oscillator CSS Detected */
AnnaBridge 157:e7ca05fa8600 3732
AnnaBridge 157:e7ca05fa8600 3733 /*!< RTC congiguration */
AnnaBridge 157:e7ca05fa8600 3734 #define RCC_CSR_RTCSEL_Pos (16U)
AnnaBridge 157:e7ca05fa8600 3735 #define RCC_CSR_RTCSEL_Msk (0x3U << RCC_CSR_RTCSEL_Pos) /*!< 0x00030000 */
AnnaBridge 157:e7ca05fa8600 3736 #define RCC_CSR_RTCSEL RCC_CSR_RTCSEL_Msk /*!< RTCSEL[1:0] bits (RTC clock source selection) */
AnnaBridge 157:e7ca05fa8600 3737 #define RCC_CSR_RTCSEL_0 (0x1U << RCC_CSR_RTCSEL_Pos) /*!< 0x00010000 */
AnnaBridge 157:e7ca05fa8600 3738 #define RCC_CSR_RTCSEL_1 (0x2U << RCC_CSR_RTCSEL_Pos) /*!< 0x00020000 */
AnnaBridge 157:e7ca05fa8600 3739
AnnaBridge 157:e7ca05fa8600 3740 #define RCC_CSR_RTCSEL_NOCLOCK (0x00000000U) /*!< No clock */
AnnaBridge 157:e7ca05fa8600 3741 #define RCC_CSR_RTCSEL_LSE_Pos (16U)
AnnaBridge 157:e7ca05fa8600 3742 #define RCC_CSR_RTCSEL_LSE_Msk (0x1U << RCC_CSR_RTCSEL_LSE_Pos) /*!< 0x00010000 */
AnnaBridge 157:e7ca05fa8600 3743 #define RCC_CSR_RTCSEL_LSE RCC_CSR_RTCSEL_LSE_Msk /*!< LSE oscillator clock used as RTC clock */
AnnaBridge 157:e7ca05fa8600 3744 #define RCC_CSR_RTCSEL_LSI_Pos (17U)
AnnaBridge 157:e7ca05fa8600 3745 #define RCC_CSR_RTCSEL_LSI_Msk (0x1U << RCC_CSR_RTCSEL_LSI_Pos) /*!< 0x00020000 */
AnnaBridge 157:e7ca05fa8600 3746 #define RCC_CSR_RTCSEL_LSI RCC_CSR_RTCSEL_LSI_Msk /*!< LSI oscillator clock used as RTC clock */
AnnaBridge 157:e7ca05fa8600 3747 #define RCC_CSR_RTCSEL_HSE_Pos (16U)
AnnaBridge 157:e7ca05fa8600 3748 #define RCC_CSR_RTCSEL_HSE_Msk (0x3U << RCC_CSR_RTCSEL_HSE_Pos) /*!< 0x00030000 */
AnnaBridge 157:e7ca05fa8600 3749 #define RCC_CSR_RTCSEL_HSE RCC_CSR_RTCSEL_HSE_Msk /*!< HSE oscillator clock used as RTC clock */
AnnaBridge 157:e7ca05fa8600 3750
AnnaBridge 157:e7ca05fa8600 3751 #define RCC_CSR_RTCEN_Pos (18U)
AnnaBridge 157:e7ca05fa8600 3752 #define RCC_CSR_RTCEN_Msk (0x1U << RCC_CSR_RTCEN_Pos) /*!< 0x00040000 */
AnnaBridge 157:e7ca05fa8600 3753 #define RCC_CSR_RTCEN RCC_CSR_RTCEN_Msk /*!< RTC clock enable */
AnnaBridge 157:e7ca05fa8600 3754 #define RCC_CSR_RTCRST_Pos (19U)
AnnaBridge 157:e7ca05fa8600 3755 #define RCC_CSR_RTCRST_Msk (0x1U << RCC_CSR_RTCRST_Pos) /*!< 0x00080000 */
AnnaBridge 157:e7ca05fa8600 3756 #define RCC_CSR_RTCRST RCC_CSR_RTCRST_Msk /*!< RTC software reset */
AnnaBridge 157:e7ca05fa8600 3757
AnnaBridge 157:e7ca05fa8600 3758 #define RCC_CSR_RMVF_Pos (23U)
AnnaBridge 157:e7ca05fa8600 3759 #define RCC_CSR_RMVF_Msk (0x1U << RCC_CSR_RMVF_Pos) /*!< 0x00800000 */
AnnaBridge 157:e7ca05fa8600 3760 #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk /*!< Remove reset flag */
AnnaBridge 157:e7ca05fa8600 3761 #define RCC_CSR_OBLRSTF_Pos (25U)
AnnaBridge 157:e7ca05fa8600 3762 #define RCC_CSR_OBLRSTF_Msk (0x1U << RCC_CSR_OBLRSTF_Pos) /*!< 0x02000000 */
AnnaBridge 157:e7ca05fa8600 3763 #define RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF_Msk /*!< OBL reset flag */
AnnaBridge 157:e7ca05fa8600 3764 #define RCC_CSR_PINRSTF_Pos (26U)
AnnaBridge 157:e7ca05fa8600 3765 #define RCC_CSR_PINRSTF_Msk (0x1U << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */
AnnaBridge 157:e7ca05fa8600 3766 #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk /*!< PIN reset flag */
AnnaBridge 157:e7ca05fa8600 3767 #define RCC_CSR_PORRSTF_Pos (27U)
AnnaBridge 157:e7ca05fa8600 3768 #define RCC_CSR_PORRSTF_Msk (0x1U << RCC_CSR_PORRSTF_Pos) /*!< 0x08000000 */
AnnaBridge 157:e7ca05fa8600 3769 #define RCC_CSR_PORRSTF RCC_CSR_PORRSTF_Msk /*!< POR/PDR reset flag */
AnnaBridge 157:e7ca05fa8600 3770 #define RCC_CSR_SFTRSTF_Pos (28U)
AnnaBridge 157:e7ca05fa8600 3771 #define RCC_CSR_SFTRSTF_Msk (0x1U << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */
AnnaBridge 157:e7ca05fa8600 3772 #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk /*!< Software Reset flag */
AnnaBridge 157:e7ca05fa8600 3773 #define RCC_CSR_IWDGRSTF_Pos (29U)
AnnaBridge 157:e7ca05fa8600 3774 #define RCC_CSR_IWDGRSTF_Msk (0x1U << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */
AnnaBridge 157:e7ca05fa8600 3775 #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk /*!< Independent Watchdog reset flag */
AnnaBridge 157:e7ca05fa8600 3776 #define RCC_CSR_WWDGRSTF_Pos (30U)
AnnaBridge 157:e7ca05fa8600 3777 #define RCC_CSR_WWDGRSTF_Msk (0x1U << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */
AnnaBridge 157:e7ca05fa8600 3778 #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk /*!< Window watchdog reset flag */
AnnaBridge 157:e7ca05fa8600 3779 #define RCC_CSR_LPWRRSTF_Pos (31U)
AnnaBridge 157:e7ca05fa8600 3780 #define RCC_CSR_LPWRRSTF_Msk (0x1U << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */
AnnaBridge 157:e7ca05fa8600 3781 #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk /*!< Low-Power reset flag */
AnnaBridge 157:e7ca05fa8600 3782
AnnaBridge 157:e7ca05fa8600 3783 /* Reference defines */
AnnaBridge 157:e7ca05fa8600 3784 #define RCC_CSR_OBL RCC_CSR_OBLRSTF /*!< OBL reset flag */
AnnaBridge 157:e7ca05fa8600 3785
AnnaBridge 157:e7ca05fa8600 3786
AnnaBridge 157:e7ca05fa8600 3787 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 3788 /* */
AnnaBridge 157:e7ca05fa8600 3789 /* Real-Time Clock (RTC) */
AnnaBridge 157:e7ca05fa8600 3790 /* */
AnnaBridge 157:e7ca05fa8600 3791 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 3792 /*
AnnaBridge 157:e7ca05fa8600 3793 * @brief Specific device feature definitions
AnnaBridge 157:e7ca05fa8600 3794 */
AnnaBridge 157:e7ca05fa8600 3795 #define RTC_TAMPER2_SUPPORT
AnnaBridge 157:e7ca05fa8600 3796 #define RTC_TAMPER3_SUPPORT
AnnaBridge 157:e7ca05fa8600 3797 #define RTC_WAKEUP_SUPPORT
AnnaBridge 157:e7ca05fa8600 3798 #define RTC_BACKUP_SUPPORT
AnnaBridge 157:e7ca05fa8600 3799
AnnaBridge 157:e7ca05fa8600 3800 /******************** Bits definition for RTC_TR register *******************/
AnnaBridge 157:e7ca05fa8600 3801 #define RTC_TR_PM_Pos (22U)
AnnaBridge 157:e7ca05fa8600 3802 #define RTC_TR_PM_Msk (0x1U << RTC_TR_PM_Pos) /*!< 0x00400000 */
AnnaBridge 157:e7ca05fa8600 3803 #define RTC_TR_PM RTC_TR_PM_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3804 #define RTC_TR_HT_Pos (20U)
AnnaBridge 157:e7ca05fa8600 3805 #define RTC_TR_HT_Msk (0x3U << RTC_TR_HT_Pos) /*!< 0x00300000 */
AnnaBridge 157:e7ca05fa8600 3806 #define RTC_TR_HT RTC_TR_HT_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3807 #define RTC_TR_HT_0 (0x1U << RTC_TR_HT_Pos) /*!< 0x00100000 */
AnnaBridge 157:e7ca05fa8600 3808 #define RTC_TR_HT_1 (0x2U << RTC_TR_HT_Pos) /*!< 0x00200000 */
AnnaBridge 157:e7ca05fa8600 3809 #define RTC_TR_HU_Pos (16U)
AnnaBridge 157:e7ca05fa8600 3810 #define RTC_TR_HU_Msk (0xFU << RTC_TR_HU_Pos) /*!< 0x000F0000 */
AnnaBridge 157:e7ca05fa8600 3811 #define RTC_TR_HU RTC_TR_HU_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3812 #define RTC_TR_HU_0 (0x1U << RTC_TR_HU_Pos) /*!< 0x00010000 */
AnnaBridge 157:e7ca05fa8600 3813 #define RTC_TR_HU_1 (0x2U << RTC_TR_HU_Pos) /*!< 0x00020000 */
AnnaBridge 157:e7ca05fa8600 3814 #define RTC_TR_HU_2 (0x4U << RTC_TR_HU_Pos) /*!< 0x00040000 */
AnnaBridge 157:e7ca05fa8600 3815 #define RTC_TR_HU_3 (0x8U << RTC_TR_HU_Pos) /*!< 0x00080000 */
AnnaBridge 157:e7ca05fa8600 3816 #define RTC_TR_MNT_Pos (12U)
AnnaBridge 157:e7ca05fa8600 3817 #define RTC_TR_MNT_Msk (0x7U << RTC_TR_MNT_Pos) /*!< 0x00007000 */
AnnaBridge 157:e7ca05fa8600 3818 #define RTC_TR_MNT RTC_TR_MNT_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3819 #define RTC_TR_MNT_0 (0x1U << RTC_TR_MNT_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 3820 #define RTC_TR_MNT_1 (0x2U << RTC_TR_MNT_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 3821 #define RTC_TR_MNT_2 (0x4U << RTC_TR_MNT_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 3822 #define RTC_TR_MNU_Pos (8U)
AnnaBridge 157:e7ca05fa8600 3823 #define RTC_TR_MNU_Msk (0xFU << RTC_TR_MNU_Pos) /*!< 0x00000F00 */
AnnaBridge 157:e7ca05fa8600 3824 #define RTC_TR_MNU RTC_TR_MNU_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3825 #define RTC_TR_MNU_0 (0x1U << RTC_TR_MNU_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 3826 #define RTC_TR_MNU_1 (0x2U << RTC_TR_MNU_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 3827 #define RTC_TR_MNU_2 (0x4U << RTC_TR_MNU_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 3828 #define RTC_TR_MNU_3 (0x8U << RTC_TR_MNU_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 3829 #define RTC_TR_ST_Pos (4U)
AnnaBridge 157:e7ca05fa8600 3830 #define RTC_TR_ST_Msk (0x7U << RTC_TR_ST_Pos) /*!< 0x00000070 */
AnnaBridge 157:e7ca05fa8600 3831 #define RTC_TR_ST RTC_TR_ST_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3832 #define RTC_TR_ST_0 (0x1U << RTC_TR_ST_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 3833 #define RTC_TR_ST_1 (0x2U << RTC_TR_ST_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 3834 #define RTC_TR_ST_2 (0x4U << RTC_TR_ST_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 3835 #define RTC_TR_SU_Pos (0U)
AnnaBridge 157:e7ca05fa8600 3836 #define RTC_TR_SU_Msk (0xFU << RTC_TR_SU_Pos) /*!< 0x0000000F */
AnnaBridge 157:e7ca05fa8600 3837 #define RTC_TR_SU RTC_TR_SU_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3838 #define RTC_TR_SU_0 (0x1U << RTC_TR_SU_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 3839 #define RTC_TR_SU_1 (0x2U << RTC_TR_SU_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 3840 #define RTC_TR_SU_2 (0x4U << RTC_TR_SU_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 3841 #define RTC_TR_SU_3 (0x8U << RTC_TR_SU_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 3842
AnnaBridge 157:e7ca05fa8600 3843 /******************** Bits definition for RTC_DR register *******************/
AnnaBridge 157:e7ca05fa8600 3844 #define RTC_DR_YT_Pos (20U)
AnnaBridge 157:e7ca05fa8600 3845 #define RTC_DR_YT_Msk (0xFU << RTC_DR_YT_Pos) /*!< 0x00F00000 */
AnnaBridge 157:e7ca05fa8600 3846 #define RTC_DR_YT RTC_DR_YT_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3847 #define RTC_DR_YT_0 (0x1U << RTC_DR_YT_Pos) /*!< 0x00100000 */
AnnaBridge 157:e7ca05fa8600 3848 #define RTC_DR_YT_1 (0x2U << RTC_DR_YT_Pos) /*!< 0x00200000 */
AnnaBridge 157:e7ca05fa8600 3849 #define RTC_DR_YT_2 (0x4U << RTC_DR_YT_Pos) /*!< 0x00400000 */
AnnaBridge 157:e7ca05fa8600 3850 #define RTC_DR_YT_3 (0x8U << RTC_DR_YT_Pos) /*!< 0x00800000 */
AnnaBridge 157:e7ca05fa8600 3851 #define RTC_DR_YU_Pos (16U)
AnnaBridge 157:e7ca05fa8600 3852 #define RTC_DR_YU_Msk (0xFU << RTC_DR_YU_Pos) /*!< 0x000F0000 */
AnnaBridge 157:e7ca05fa8600 3853 #define RTC_DR_YU RTC_DR_YU_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3854 #define RTC_DR_YU_0 (0x1U << RTC_DR_YU_Pos) /*!< 0x00010000 */
AnnaBridge 157:e7ca05fa8600 3855 #define RTC_DR_YU_1 (0x2U << RTC_DR_YU_Pos) /*!< 0x00020000 */
AnnaBridge 157:e7ca05fa8600 3856 #define RTC_DR_YU_2 (0x4U << RTC_DR_YU_Pos) /*!< 0x00040000 */
AnnaBridge 157:e7ca05fa8600 3857 #define RTC_DR_YU_3 (0x8U << RTC_DR_YU_Pos) /*!< 0x00080000 */
AnnaBridge 157:e7ca05fa8600 3858 #define RTC_DR_WDU_Pos (13U)
AnnaBridge 157:e7ca05fa8600 3859 #define RTC_DR_WDU_Msk (0x7U << RTC_DR_WDU_Pos) /*!< 0x0000E000 */
AnnaBridge 157:e7ca05fa8600 3860 #define RTC_DR_WDU RTC_DR_WDU_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3861 #define RTC_DR_WDU_0 (0x1U << RTC_DR_WDU_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 3862 #define RTC_DR_WDU_1 (0x2U << RTC_DR_WDU_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 3863 #define RTC_DR_WDU_2 (0x4U << RTC_DR_WDU_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 3864 #define RTC_DR_MT_Pos (12U)
AnnaBridge 157:e7ca05fa8600 3865 #define RTC_DR_MT_Msk (0x1U << RTC_DR_MT_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 3866 #define RTC_DR_MT RTC_DR_MT_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3867 #define RTC_DR_MU_Pos (8U)
AnnaBridge 157:e7ca05fa8600 3868 #define RTC_DR_MU_Msk (0xFU << RTC_DR_MU_Pos) /*!< 0x00000F00 */
AnnaBridge 157:e7ca05fa8600 3869 #define RTC_DR_MU RTC_DR_MU_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3870 #define RTC_DR_MU_0 (0x1U << RTC_DR_MU_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 3871 #define RTC_DR_MU_1 (0x2U << RTC_DR_MU_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 3872 #define RTC_DR_MU_2 (0x4U << RTC_DR_MU_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 3873 #define RTC_DR_MU_3 (0x8U << RTC_DR_MU_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 3874 #define RTC_DR_DT_Pos (4U)
AnnaBridge 157:e7ca05fa8600 3875 #define RTC_DR_DT_Msk (0x3U << RTC_DR_DT_Pos) /*!< 0x00000030 */
AnnaBridge 157:e7ca05fa8600 3876 #define RTC_DR_DT RTC_DR_DT_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3877 #define RTC_DR_DT_0 (0x1U << RTC_DR_DT_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 3878 #define RTC_DR_DT_1 (0x2U << RTC_DR_DT_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 3879 #define RTC_DR_DU_Pos (0U)
AnnaBridge 157:e7ca05fa8600 3880 #define RTC_DR_DU_Msk (0xFU << RTC_DR_DU_Pos) /*!< 0x0000000F */
AnnaBridge 157:e7ca05fa8600 3881 #define RTC_DR_DU RTC_DR_DU_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3882 #define RTC_DR_DU_0 (0x1U << RTC_DR_DU_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 3883 #define RTC_DR_DU_1 (0x2U << RTC_DR_DU_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 3884 #define RTC_DR_DU_2 (0x4U << RTC_DR_DU_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 3885 #define RTC_DR_DU_3 (0x8U << RTC_DR_DU_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 3886
AnnaBridge 157:e7ca05fa8600 3887 /******************** Bits definition for RTC_CR register *******************/
AnnaBridge 157:e7ca05fa8600 3888 #define RTC_CR_COE_Pos (23U)
AnnaBridge 157:e7ca05fa8600 3889 #define RTC_CR_COE_Msk (0x1U << RTC_CR_COE_Pos) /*!< 0x00800000 */
AnnaBridge 157:e7ca05fa8600 3890 #define RTC_CR_COE RTC_CR_COE_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3891 #define RTC_CR_OSEL_Pos (21U)
AnnaBridge 157:e7ca05fa8600 3892 #define RTC_CR_OSEL_Msk (0x3U << RTC_CR_OSEL_Pos) /*!< 0x00600000 */
AnnaBridge 157:e7ca05fa8600 3893 #define RTC_CR_OSEL RTC_CR_OSEL_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3894 #define RTC_CR_OSEL_0 (0x1U << RTC_CR_OSEL_Pos) /*!< 0x00200000 */
AnnaBridge 157:e7ca05fa8600 3895 #define RTC_CR_OSEL_1 (0x2U << RTC_CR_OSEL_Pos) /*!< 0x00400000 */
AnnaBridge 157:e7ca05fa8600 3896 #define RTC_CR_POL_Pos (20U)
AnnaBridge 157:e7ca05fa8600 3897 #define RTC_CR_POL_Msk (0x1U << RTC_CR_POL_Pos) /*!< 0x00100000 */
AnnaBridge 157:e7ca05fa8600 3898 #define RTC_CR_POL RTC_CR_POL_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3899 #define RTC_CR_COSEL_Pos (19U)
AnnaBridge 157:e7ca05fa8600 3900 #define RTC_CR_COSEL_Msk (0x1U << RTC_CR_COSEL_Pos) /*!< 0x00080000 */
AnnaBridge 157:e7ca05fa8600 3901 #define RTC_CR_COSEL RTC_CR_COSEL_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3902 #define RTC_CR_BCK_Pos (18U)
AnnaBridge 157:e7ca05fa8600 3903 #define RTC_CR_BCK_Msk (0x1U << RTC_CR_BCK_Pos) /*!< 0x00040000 */
AnnaBridge 157:e7ca05fa8600 3904 #define RTC_CR_BCK RTC_CR_BCK_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3905 #define RTC_CR_SUB1H_Pos (17U)
AnnaBridge 157:e7ca05fa8600 3906 #define RTC_CR_SUB1H_Msk (0x1U << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */
AnnaBridge 157:e7ca05fa8600 3907 #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3908 #define RTC_CR_ADD1H_Pos (16U)
AnnaBridge 157:e7ca05fa8600 3909 #define RTC_CR_ADD1H_Msk (0x1U << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */
AnnaBridge 157:e7ca05fa8600 3910 #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3911 #define RTC_CR_TSIE_Pos (15U)
AnnaBridge 157:e7ca05fa8600 3912 #define RTC_CR_TSIE_Msk (0x1U << RTC_CR_TSIE_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 3913 #define RTC_CR_TSIE RTC_CR_TSIE_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3914 #define RTC_CR_WUTIE_Pos (14U)
AnnaBridge 157:e7ca05fa8600 3915 #define RTC_CR_WUTIE_Msk (0x1U << RTC_CR_WUTIE_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 3916 #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3917 #define RTC_CR_ALRBIE_Pos (13U)
AnnaBridge 157:e7ca05fa8600 3918 #define RTC_CR_ALRBIE_Msk (0x1U << RTC_CR_ALRBIE_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 3919 #define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3920 #define RTC_CR_ALRAIE_Pos (12U)
AnnaBridge 157:e7ca05fa8600 3921 #define RTC_CR_ALRAIE_Msk (0x1U << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 3922 #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3923 #define RTC_CR_TSE_Pos (11U)
AnnaBridge 157:e7ca05fa8600 3924 #define RTC_CR_TSE_Msk (0x1U << RTC_CR_TSE_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 3925 #define RTC_CR_TSE RTC_CR_TSE_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3926 #define RTC_CR_WUTE_Pos (10U)
AnnaBridge 157:e7ca05fa8600 3927 #define RTC_CR_WUTE_Msk (0x1U << RTC_CR_WUTE_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 3928 #define RTC_CR_WUTE RTC_CR_WUTE_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3929 #define RTC_CR_ALRBE_Pos (9U)
AnnaBridge 157:e7ca05fa8600 3930 #define RTC_CR_ALRBE_Msk (0x1U << RTC_CR_ALRBE_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 3931 #define RTC_CR_ALRBE RTC_CR_ALRBE_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3932 #define RTC_CR_ALRAE_Pos (8U)
AnnaBridge 157:e7ca05fa8600 3933 #define RTC_CR_ALRAE_Msk (0x1U << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 3934 #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3935 #define RTC_CR_FMT_Pos (6U)
AnnaBridge 157:e7ca05fa8600 3936 #define RTC_CR_FMT_Msk (0x1U << RTC_CR_FMT_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 3937 #define RTC_CR_FMT RTC_CR_FMT_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3938 #define RTC_CR_BYPSHAD_Pos (5U)
AnnaBridge 157:e7ca05fa8600 3939 #define RTC_CR_BYPSHAD_Msk (0x1U << RTC_CR_BYPSHAD_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 3940 #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3941 #define RTC_CR_REFCKON_Pos (4U)
AnnaBridge 157:e7ca05fa8600 3942 #define RTC_CR_REFCKON_Msk (0x1U << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 3943 #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3944 #define RTC_CR_TSEDGE_Pos (3U)
AnnaBridge 157:e7ca05fa8600 3945 #define RTC_CR_TSEDGE_Msk (0x1U << RTC_CR_TSEDGE_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 3946 #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3947 #define RTC_CR_WUCKSEL_Pos (0U)
AnnaBridge 157:e7ca05fa8600 3948 #define RTC_CR_WUCKSEL_Msk (0x7U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000007 */
AnnaBridge 157:e7ca05fa8600 3949 #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3950 #define RTC_CR_WUCKSEL_0 (0x1U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 3951 #define RTC_CR_WUCKSEL_1 (0x2U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 3952 #define RTC_CR_WUCKSEL_2 (0x4U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 3953
AnnaBridge 157:e7ca05fa8600 3954 /******************** Bits definition for RTC_ISR register ******************/
AnnaBridge 157:e7ca05fa8600 3955 #define RTC_ISR_RECALPF_Pos (16U)
AnnaBridge 157:e7ca05fa8600 3956 #define RTC_ISR_RECALPF_Msk (0x1U << RTC_ISR_RECALPF_Pos) /*!< 0x00010000 */
AnnaBridge 157:e7ca05fa8600 3957 #define RTC_ISR_RECALPF RTC_ISR_RECALPF_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3958 #define RTC_ISR_TAMP3F_Pos (15U)
AnnaBridge 157:e7ca05fa8600 3959 #define RTC_ISR_TAMP3F_Msk (0x1U << RTC_ISR_TAMP3F_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 3960 #define RTC_ISR_TAMP3F RTC_ISR_TAMP3F_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3961 #define RTC_ISR_TAMP2F_Pos (14U)
AnnaBridge 157:e7ca05fa8600 3962 #define RTC_ISR_TAMP2F_Msk (0x1U << RTC_ISR_TAMP2F_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 3963 #define RTC_ISR_TAMP2F RTC_ISR_TAMP2F_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3964 #define RTC_ISR_TSOVF_Pos (12U)
AnnaBridge 157:e7ca05fa8600 3965 #define RTC_ISR_TSOVF_Msk (0x1U << RTC_ISR_TSOVF_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 3966 #define RTC_ISR_TSOVF RTC_ISR_TSOVF_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3967 #define RTC_ISR_TSF_Pos (11U)
AnnaBridge 157:e7ca05fa8600 3968 #define RTC_ISR_TSF_Msk (0x1U << RTC_ISR_TSF_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 3969 #define RTC_ISR_TSF RTC_ISR_TSF_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3970 #define RTC_ISR_WUTF_Pos (10U)
AnnaBridge 157:e7ca05fa8600 3971 #define RTC_ISR_WUTF_Msk (0x1U << RTC_ISR_WUTF_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 3972 #define RTC_ISR_WUTF RTC_ISR_WUTF_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3973 #define RTC_ISR_ALRBF_Pos (9U)
AnnaBridge 157:e7ca05fa8600 3974 #define RTC_ISR_ALRBF_Msk (0x1U << RTC_ISR_ALRBF_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 3975 #define RTC_ISR_ALRBF RTC_ISR_ALRBF_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3976 #define RTC_ISR_ALRAF_Pos (8U)
AnnaBridge 157:e7ca05fa8600 3977 #define RTC_ISR_ALRAF_Msk (0x1U << RTC_ISR_ALRAF_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 3978 #define RTC_ISR_ALRAF RTC_ISR_ALRAF_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3979 #define RTC_ISR_INIT_Pos (7U)
AnnaBridge 157:e7ca05fa8600 3980 #define RTC_ISR_INIT_Msk (0x1U << RTC_ISR_INIT_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 3981 #define RTC_ISR_INIT RTC_ISR_INIT_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3982 #define RTC_ISR_INITF_Pos (6U)
AnnaBridge 157:e7ca05fa8600 3983 #define RTC_ISR_INITF_Msk (0x1U << RTC_ISR_INITF_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 3984 #define RTC_ISR_INITF RTC_ISR_INITF_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3985 #define RTC_ISR_RSF_Pos (5U)
AnnaBridge 157:e7ca05fa8600 3986 #define RTC_ISR_RSF_Msk (0x1U << RTC_ISR_RSF_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 3987 #define RTC_ISR_RSF RTC_ISR_RSF_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3988 #define RTC_ISR_INITS_Pos (4U)
AnnaBridge 157:e7ca05fa8600 3989 #define RTC_ISR_INITS_Msk (0x1U << RTC_ISR_INITS_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 3990 #define RTC_ISR_INITS RTC_ISR_INITS_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3991 #define RTC_ISR_SHPF_Pos (3U)
AnnaBridge 157:e7ca05fa8600 3992 #define RTC_ISR_SHPF_Msk (0x1U << RTC_ISR_SHPF_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 3993 #define RTC_ISR_SHPF RTC_ISR_SHPF_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3994 #define RTC_ISR_WUTWF_Pos (2U)
AnnaBridge 157:e7ca05fa8600 3995 #define RTC_ISR_WUTWF_Msk (0x1U << RTC_ISR_WUTWF_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 3996 #define RTC_ISR_WUTWF RTC_ISR_WUTWF_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 3997 #define RTC_ISR_ALRBWF_Pos (1U)
AnnaBridge 157:e7ca05fa8600 3998 #define RTC_ISR_ALRBWF_Msk (0x1U << RTC_ISR_ALRBWF_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 3999 #define RTC_ISR_ALRBWF RTC_ISR_ALRBWF_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4000 #define RTC_ISR_ALRAWF_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4001 #define RTC_ISR_ALRAWF_Msk (0x1U << RTC_ISR_ALRAWF_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 4002 #define RTC_ISR_ALRAWF RTC_ISR_ALRAWF_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4003
AnnaBridge 157:e7ca05fa8600 4004 /******************** Bits definition for RTC_PRER register *****************/
AnnaBridge 157:e7ca05fa8600 4005 #define RTC_PRER_PREDIV_A_Pos (16U)
AnnaBridge 157:e7ca05fa8600 4006 #define RTC_PRER_PREDIV_A_Msk (0x7FU << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */
AnnaBridge 157:e7ca05fa8600 4007 #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4008 #define RTC_PRER_PREDIV_S_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4009 #define RTC_PRER_PREDIV_S_Msk (0x7FFFU << RTC_PRER_PREDIV_S_Pos) /*!< 0x00007FFF */
AnnaBridge 157:e7ca05fa8600 4010 #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4011
AnnaBridge 157:e7ca05fa8600 4012 /******************** Bits definition for RTC_WUTR register *****************/
AnnaBridge 157:e7ca05fa8600 4013 #define RTC_WUTR_WUT_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4014 #define RTC_WUTR_WUT_Msk (0xFFFFU << RTC_WUTR_WUT_Pos) /*!< 0x0000FFFF */
AnnaBridge 157:e7ca05fa8600 4015 #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk
AnnaBridge 157:e7ca05fa8600 4016
AnnaBridge 157:e7ca05fa8600 4017 /******************** Bits definition for RTC_ALRMAR register ***************/
AnnaBridge 157:e7ca05fa8600 4018 #define RTC_ALRMAR_MSK4_Pos (31U)
AnnaBridge 157:e7ca05fa8600 4019 #define RTC_ALRMAR_MSK4_Msk (0x1U << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */
AnnaBridge 157:e7ca05fa8600 4020 #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4021 #define RTC_ALRMAR_WDSEL_Pos (30U)
AnnaBridge 157:e7ca05fa8600 4022 #define RTC_ALRMAR_WDSEL_Msk (0x1U << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */
AnnaBridge 157:e7ca05fa8600 4023 #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4024 #define RTC_ALRMAR_DT_Pos (28U)
AnnaBridge 157:e7ca05fa8600 4025 #define RTC_ALRMAR_DT_Msk (0x3U << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */
AnnaBridge 157:e7ca05fa8600 4026 #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4027 #define RTC_ALRMAR_DT_0 (0x1U << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */
AnnaBridge 157:e7ca05fa8600 4028 #define RTC_ALRMAR_DT_1 (0x2U << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */
AnnaBridge 157:e7ca05fa8600 4029 #define RTC_ALRMAR_DU_Pos (24U)
AnnaBridge 157:e7ca05fa8600 4030 #define RTC_ALRMAR_DU_Msk (0xFU << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */
AnnaBridge 157:e7ca05fa8600 4031 #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4032 #define RTC_ALRMAR_DU_0 (0x1U << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */
AnnaBridge 157:e7ca05fa8600 4033 #define RTC_ALRMAR_DU_1 (0x2U << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */
AnnaBridge 157:e7ca05fa8600 4034 #define RTC_ALRMAR_DU_2 (0x4U << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */
AnnaBridge 157:e7ca05fa8600 4035 #define RTC_ALRMAR_DU_3 (0x8U << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */
AnnaBridge 157:e7ca05fa8600 4036 #define RTC_ALRMAR_MSK3_Pos (23U)
AnnaBridge 157:e7ca05fa8600 4037 #define RTC_ALRMAR_MSK3_Msk (0x1U << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */
AnnaBridge 157:e7ca05fa8600 4038 #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4039 #define RTC_ALRMAR_PM_Pos (22U)
AnnaBridge 157:e7ca05fa8600 4040 #define RTC_ALRMAR_PM_Msk (0x1U << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */
AnnaBridge 157:e7ca05fa8600 4041 #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4042 #define RTC_ALRMAR_HT_Pos (20U)
AnnaBridge 157:e7ca05fa8600 4043 #define RTC_ALRMAR_HT_Msk (0x3U << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */
AnnaBridge 157:e7ca05fa8600 4044 #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4045 #define RTC_ALRMAR_HT_0 (0x1U << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */
AnnaBridge 157:e7ca05fa8600 4046 #define RTC_ALRMAR_HT_1 (0x2U << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */
AnnaBridge 157:e7ca05fa8600 4047 #define RTC_ALRMAR_HU_Pos (16U)
AnnaBridge 157:e7ca05fa8600 4048 #define RTC_ALRMAR_HU_Msk (0xFU << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */
AnnaBridge 157:e7ca05fa8600 4049 #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4050 #define RTC_ALRMAR_HU_0 (0x1U << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */
AnnaBridge 157:e7ca05fa8600 4051 #define RTC_ALRMAR_HU_1 (0x2U << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */
AnnaBridge 157:e7ca05fa8600 4052 #define RTC_ALRMAR_HU_2 (0x4U << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */
AnnaBridge 157:e7ca05fa8600 4053 #define RTC_ALRMAR_HU_3 (0x8U << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */
AnnaBridge 157:e7ca05fa8600 4054 #define RTC_ALRMAR_MSK2_Pos (15U)
AnnaBridge 157:e7ca05fa8600 4055 #define RTC_ALRMAR_MSK2_Msk (0x1U << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 4056 #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4057 #define RTC_ALRMAR_MNT_Pos (12U)
AnnaBridge 157:e7ca05fa8600 4058 #define RTC_ALRMAR_MNT_Msk (0x7U << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */
AnnaBridge 157:e7ca05fa8600 4059 #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4060 #define RTC_ALRMAR_MNT_0 (0x1U << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 4061 #define RTC_ALRMAR_MNT_1 (0x2U << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 4062 #define RTC_ALRMAR_MNT_2 (0x4U << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 4063 #define RTC_ALRMAR_MNU_Pos (8U)
AnnaBridge 157:e7ca05fa8600 4064 #define RTC_ALRMAR_MNU_Msk (0xFU << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */
AnnaBridge 157:e7ca05fa8600 4065 #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4066 #define RTC_ALRMAR_MNU_0 (0x1U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 4067 #define RTC_ALRMAR_MNU_1 (0x2U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 4068 #define RTC_ALRMAR_MNU_2 (0x4U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 4069 #define RTC_ALRMAR_MNU_3 (0x8U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 4070 #define RTC_ALRMAR_MSK1_Pos (7U)
AnnaBridge 157:e7ca05fa8600 4071 #define RTC_ALRMAR_MSK1_Msk (0x1U << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 4072 #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4073 #define RTC_ALRMAR_ST_Pos (4U)
AnnaBridge 157:e7ca05fa8600 4074 #define RTC_ALRMAR_ST_Msk (0x7U << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */
AnnaBridge 157:e7ca05fa8600 4075 #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4076 #define RTC_ALRMAR_ST_0 (0x1U << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 4077 #define RTC_ALRMAR_ST_1 (0x2U << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 4078 #define RTC_ALRMAR_ST_2 (0x4U << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 4079 #define RTC_ALRMAR_SU_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4080 #define RTC_ALRMAR_SU_Msk (0xFU << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */
AnnaBridge 157:e7ca05fa8600 4081 #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4082 #define RTC_ALRMAR_SU_0 (0x1U << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 4083 #define RTC_ALRMAR_SU_1 (0x2U << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 4084 #define RTC_ALRMAR_SU_2 (0x4U << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 4085 #define RTC_ALRMAR_SU_3 (0x8U << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 4086
AnnaBridge 157:e7ca05fa8600 4087 /******************** Bits definition for RTC_ALRMBR register ***************/
AnnaBridge 157:e7ca05fa8600 4088 #define RTC_ALRMBR_MSK4_Pos (31U)
AnnaBridge 157:e7ca05fa8600 4089 #define RTC_ALRMBR_MSK4_Msk (0x1U << RTC_ALRMBR_MSK4_Pos) /*!< 0x80000000 */
AnnaBridge 157:e7ca05fa8600 4090 #define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4091 #define RTC_ALRMBR_WDSEL_Pos (30U)
AnnaBridge 157:e7ca05fa8600 4092 #define RTC_ALRMBR_WDSEL_Msk (0x1U << RTC_ALRMBR_WDSEL_Pos) /*!< 0x40000000 */
AnnaBridge 157:e7ca05fa8600 4093 #define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4094 #define RTC_ALRMBR_DT_Pos (28U)
AnnaBridge 157:e7ca05fa8600 4095 #define RTC_ALRMBR_DT_Msk (0x3U << RTC_ALRMBR_DT_Pos) /*!< 0x30000000 */
AnnaBridge 157:e7ca05fa8600 4096 #define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4097 #define RTC_ALRMBR_DT_0 (0x1U << RTC_ALRMBR_DT_Pos) /*!< 0x10000000 */
AnnaBridge 157:e7ca05fa8600 4098 #define RTC_ALRMBR_DT_1 (0x2U << RTC_ALRMBR_DT_Pos) /*!< 0x20000000 */
AnnaBridge 157:e7ca05fa8600 4099 #define RTC_ALRMBR_DU_Pos (24U)
AnnaBridge 157:e7ca05fa8600 4100 #define RTC_ALRMBR_DU_Msk (0xFU << RTC_ALRMBR_DU_Pos) /*!< 0x0F000000 */
AnnaBridge 157:e7ca05fa8600 4101 #define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4102 #define RTC_ALRMBR_DU_0 (0x1U << RTC_ALRMBR_DU_Pos) /*!< 0x01000000 */
AnnaBridge 157:e7ca05fa8600 4103 #define RTC_ALRMBR_DU_1 (0x2U << RTC_ALRMBR_DU_Pos) /*!< 0x02000000 */
AnnaBridge 157:e7ca05fa8600 4104 #define RTC_ALRMBR_DU_2 (0x4U << RTC_ALRMBR_DU_Pos) /*!< 0x04000000 */
AnnaBridge 157:e7ca05fa8600 4105 #define RTC_ALRMBR_DU_3 (0x8U << RTC_ALRMBR_DU_Pos) /*!< 0x08000000 */
AnnaBridge 157:e7ca05fa8600 4106 #define RTC_ALRMBR_MSK3_Pos (23U)
AnnaBridge 157:e7ca05fa8600 4107 #define RTC_ALRMBR_MSK3_Msk (0x1U << RTC_ALRMBR_MSK3_Pos) /*!< 0x00800000 */
AnnaBridge 157:e7ca05fa8600 4108 #define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4109 #define RTC_ALRMBR_PM_Pos (22U)
AnnaBridge 157:e7ca05fa8600 4110 #define RTC_ALRMBR_PM_Msk (0x1U << RTC_ALRMBR_PM_Pos) /*!< 0x00400000 */
AnnaBridge 157:e7ca05fa8600 4111 #define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4112 #define RTC_ALRMBR_HT_Pos (20U)
AnnaBridge 157:e7ca05fa8600 4113 #define RTC_ALRMBR_HT_Msk (0x3U << RTC_ALRMBR_HT_Pos) /*!< 0x00300000 */
AnnaBridge 157:e7ca05fa8600 4114 #define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4115 #define RTC_ALRMBR_HT_0 (0x1U << RTC_ALRMBR_HT_Pos) /*!< 0x00100000 */
AnnaBridge 157:e7ca05fa8600 4116 #define RTC_ALRMBR_HT_1 (0x2U << RTC_ALRMBR_HT_Pos) /*!< 0x00200000 */
AnnaBridge 157:e7ca05fa8600 4117 #define RTC_ALRMBR_HU_Pos (16U)
AnnaBridge 157:e7ca05fa8600 4118 #define RTC_ALRMBR_HU_Msk (0xFU << RTC_ALRMBR_HU_Pos) /*!< 0x000F0000 */
AnnaBridge 157:e7ca05fa8600 4119 #define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4120 #define RTC_ALRMBR_HU_0 (0x1U << RTC_ALRMBR_HU_Pos) /*!< 0x00010000 */
AnnaBridge 157:e7ca05fa8600 4121 #define RTC_ALRMBR_HU_1 (0x2U << RTC_ALRMBR_HU_Pos) /*!< 0x00020000 */
AnnaBridge 157:e7ca05fa8600 4122 #define RTC_ALRMBR_HU_2 (0x4U << RTC_ALRMBR_HU_Pos) /*!< 0x00040000 */
AnnaBridge 157:e7ca05fa8600 4123 #define RTC_ALRMBR_HU_3 (0x8U << RTC_ALRMBR_HU_Pos) /*!< 0x00080000 */
AnnaBridge 157:e7ca05fa8600 4124 #define RTC_ALRMBR_MSK2_Pos (15U)
AnnaBridge 157:e7ca05fa8600 4125 #define RTC_ALRMBR_MSK2_Msk (0x1U << RTC_ALRMBR_MSK2_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 4126 #define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4127 #define RTC_ALRMBR_MNT_Pos (12U)
AnnaBridge 157:e7ca05fa8600 4128 #define RTC_ALRMBR_MNT_Msk (0x7U << RTC_ALRMBR_MNT_Pos) /*!< 0x00007000 */
AnnaBridge 157:e7ca05fa8600 4129 #define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4130 #define RTC_ALRMBR_MNT_0 (0x1U << RTC_ALRMBR_MNT_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 4131 #define RTC_ALRMBR_MNT_1 (0x2U << RTC_ALRMBR_MNT_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 4132 #define RTC_ALRMBR_MNT_2 (0x4U << RTC_ALRMBR_MNT_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 4133 #define RTC_ALRMBR_MNU_Pos (8U)
AnnaBridge 157:e7ca05fa8600 4134 #define RTC_ALRMBR_MNU_Msk (0xFU << RTC_ALRMBR_MNU_Pos) /*!< 0x00000F00 */
AnnaBridge 157:e7ca05fa8600 4135 #define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4136 #define RTC_ALRMBR_MNU_0 (0x1U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 4137 #define RTC_ALRMBR_MNU_1 (0x2U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 4138 #define RTC_ALRMBR_MNU_2 (0x4U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 4139 #define RTC_ALRMBR_MNU_3 (0x8U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 4140 #define RTC_ALRMBR_MSK1_Pos (7U)
AnnaBridge 157:e7ca05fa8600 4141 #define RTC_ALRMBR_MSK1_Msk (0x1U << RTC_ALRMBR_MSK1_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 4142 #define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4143 #define RTC_ALRMBR_ST_Pos (4U)
AnnaBridge 157:e7ca05fa8600 4144 #define RTC_ALRMBR_ST_Msk (0x7U << RTC_ALRMBR_ST_Pos) /*!< 0x00000070 */
AnnaBridge 157:e7ca05fa8600 4145 #define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4146 #define RTC_ALRMBR_ST_0 (0x1U << RTC_ALRMBR_ST_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 4147 #define RTC_ALRMBR_ST_1 (0x2U << RTC_ALRMBR_ST_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 4148 #define RTC_ALRMBR_ST_2 (0x4U << RTC_ALRMBR_ST_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 4149 #define RTC_ALRMBR_SU_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4150 #define RTC_ALRMBR_SU_Msk (0xFU << RTC_ALRMBR_SU_Pos) /*!< 0x0000000F */
AnnaBridge 157:e7ca05fa8600 4151 #define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4152 #define RTC_ALRMBR_SU_0 (0x1U << RTC_ALRMBR_SU_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 4153 #define RTC_ALRMBR_SU_1 (0x2U << RTC_ALRMBR_SU_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 4154 #define RTC_ALRMBR_SU_2 (0x4U << RTC_ALRMBR_SU_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 4155 #define RTC_ALRMBR_SU_3 (0x8U << RTC_ALRMBR_SU_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 4156
AnnaBridge 157:e7ca05fa8600 4157 /******************** Bits definition for RTC_WPR register ******************/
AnnaBridge 157:e7ca05fa8600 4158 #define RTC_WPR_KEY_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4159 #define RTC_WPR_KEY_Msk (0xFFU << RTC_WPR_KEY_Pos) /*!< 0x000000FF */
AnnaBridge 157:e7ca05fa8600 4160 #define RTC_WPR_KEY RTC_WPR_KEY_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4161
AnnaBridge 157:e7ca05fa8600 4162 /******************** Bits definition for RTC_SSR register ******************/
AnnaBridge 157:e7ca05fa8600 4163 #define RTC_SSR_SS_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4164 #define RTC_SSR_SS_Msk (0xFFFFU << RTC_SSR_SS_Pos) /*!< 0x0000FFFF */
AnnaBridge 157:e7ca05fa8600 4165 #define RTC_SSR_SS RTC_SSR_SS_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4166
AnnaBridge 157:e7ca05fa8600 4167 /******************** Bits definition for RTC_SHIFTR register ***************/
AnnaBridge 157:e7ca05fa8600 4168 #define RTC_SHIFTR_SUBFS_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4169 #define RTC_SHIFTR_SUBFS_Msk (0x7FFFU << RTC_SHIFTR_SUBFS_Pos) /*!< 0x00007FFF */
AnnaBridge 157:e7ca05fa8600 4170 #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4171 #define RTC_SHIFTR_ADD1S_Pos (31U)
AnnaBridge 157:e7ca05fa8600 4172 #define RTC_SHIFTR_ADD1S_Msk (0x1U << RTC_SHIFTR_ADD1S_Pos) /*!< 0x80000000 */
AnnaBridge 157:e7ca05fa8600 4173 #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4174
AnnaBridge 157:e7ca05fa8600 4175 /******************** Bits definition for RTC_TSTR register *****************/
AnnaBridge 157:e7ca05fa8600 4176 #define RTC_TSTR_PM_Pos (22U)
AnnaBridge 157:e7ca05fa8600 4177 #define RTC_TSTR_PM_Msk (0x1U << RTC_TSTR_PM_Pos) /*!< 0x00400000 */
AnnaBridge 157:e7ca05fa8600 4178 #define RTC_TSTR_PM RTC_TSTR_PM_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4179 #define RTC_TSTR_HT_Pos (20U)
AnnaBridge 157:e7ca05fa8600 4180 #define RTC_TSTR_HT_Msk (0x3U << RTC_TSTR_HT_Pos) /*!< 0x00300000 */
AnnaBridge 157:e7ca05fa8600 4181 #define RTC_TSTR_HT RTC_TSTR_HT_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4182 #define RTC_TSTR_HT_0 (0x1U << RTC_TSTR_HT_Pos) /*!< 0x00100000 */
AnnaBridge 157:e7ca05fa8600 4183 #define RTC_TSTR_HT_1 (0x2U << RTC_TSTR_HT_Pos) /*!< 0x00200000 */
AnnaBridge 157:e7ca05fa8600 4184 #define RTC_TSTR_HU_Pos (16U)
AnnaBridge 157:e7ca05fa8600 4185 #define RTC_TSTR_HU_Msk (0xFU << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */
AnnaBridge 157:e7ca05fa8600 4186 #define RTC_TSTR_HU RTC_TSTR_HU_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4187 #define RTC_TSTR_HU_0 (0x1U << RTC_TSTR_HU_Pos) /*!< 0x00010000 */
AnnaBridge 157:e7ca05fa8600 4188 #define RTC_TSTR_HU_1 (0x2U << RTC_TSTR_HU_Pos) /*!< 0x00020000 */
AnnaBridge 157:e7ca05fa8600 4189 #define RTC_TSTR_HU_2 (0x4U << RTC_TSTR_HU_Pos) /*!< 0x00040000 */
AnnaBridge 157:e7ca05fa8600 4190 #define RTC_TSTR_HU_3 (0x8U << RTC_TSTR_HU_Pos) /*!< 0x00080000 */
AnnaBridge 157:e7ca05fa8600 4191 #define RTC_TSTR_MNT_Pos (12U)
AnnaBridge 157:e7ca05fa8600 4192 #define RTC_TSTR_MNT_Msk (0x7U << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */
AnnaBridge 157:e7ca05fa8600 4193 #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4194 #define RTC_TSTR_MNT_0 (0x1U << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 4195 #define RTC_TSTR_MNT_1 (0x2U << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 4196 #define RTC_TSTR_MNT_2 (0x4U << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 4197 #define RTC_TSTR_MNU_Pos (8U)
AnnaBridge 157:e7ca05fa8600 4198 #define RTC_TSTR_MNU_Msk (0xFU << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */
AnnaBridge 157:e7ca05fa8600 4199 #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4200 #define RTC_TSTR_MNU_0 (0x1U << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 4201 #define RTC_TSTR_MNU_1 (0x2U << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 4202 #define RTC_TSTR_MNU_2 (0x4U << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 4203 #define RTC_TSTR_MNU_3 (0x8U << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 4204 #define RTC_TSTR_ST_Pos (4U)
AnnaBridge 157:e7ca05fa8600 4205 #define RTC_TSTR_ST_Msk (0x7U << RTC_TSTR_ST_Pos) /*!< 0x00000070 */
AnnaBridge 157:e7ca05fa8600 4206 #define RTC_TSTR_ST RTC_TSTR_ST_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4207 #define RTC_TSTR_ST_0 (0x1U << RTC_TSTR_ST_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 4208 #define RTC_TSTR_ST_1 (0x2U << RTC_TSTR_ST_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 4209 #define RTC_TSTR_ST_2 (0x4U << RTC_TSTR_ST_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 4210 #define RTC_TSTR_SU_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4211 #define RTC_TSTR_SU_Msk (0xFU << RTC_TSTR_SU_Pos) /*!< 0x0000000F */
AnnaBridge 157:e7ca05fa8600 4212 #define RTC_TSTR_SU RTC_TSTR_SU_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4213 #define RTC_TSTR_SU_0 (0x1U << RTC_TSTR_SU_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 4214 #define RTC_TSTR_SU_1 (0x2U << RTC_TSTR_SU_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 4215 #define RTC_TSTR_SU_2 (0x4U << RTC_TSTR_SU_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 4216 #define RTC_TSTR_SU_3 (0x8U << RTC_TSTR_SU_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 4217
AnnaBridge 157:e7ca05fa8600 4218 /******************** Bits definition for RTC_TSDR register *****************/
AnnaBridge 157:e7ca05fa8600 4219 #define RTC_TSDR_WDU_Pos (13U)
AnnaBridge 157:e7ca05fa8600 4220 #define RTC_TSDR_WDU_Msk (0x7U << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */
AnnaBridge 157:e7ca05fa8600 4221 #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4222 #define RTC_TSDR_WDU_0 (0x1U << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 4223 #define RTC_TSDR_WDU_1 (0x2U << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 4224 #define RTC_TSDR_WDU_2 (0x4U << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 4225 #define RTC_TSDR_MT_Pos (12U)
AnnaBridge 157:e7ca05fa8600 4226 #define RTC_TSDR_MT_Msk (0x1U << RTC_TSDR_MT_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 4227 #define RTC_TSDR_MT RTC_TSDR_MT_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4228 #define RTC_TSDR_MU_Pos (8U)
AnnaBridge 157:e7ca05fa8600 4229 #define RTC_TSDR_MU_Msk (0xFU << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */
AnnaBridge 157:e7ca05fa8600 4230 #define RTC_TSDR_MU RTC_TSDR_MU_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4231 #define RTC_TSDR_MU_0 (0x1U << RTC_TSDR_MU_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 4232 #define RTC_TSDR_MU_1 (0x2U << RTC_TSDR_MU_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 4233 #define RTC_TSDR_MU_2 (0x4U << RTC_TSDR_MU_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 4234 #define RTC_TSDR_MU_3 (0x8U << RTC_TSDR_MU_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 4235 #define RTC_TSDR_DT_Pos (4U)
AnnaBridge 157:e7ca05fa8600 4236 #define RTC_TSDR_DT_Msk (0x3U << RTC_TSDR_DT_Pos) /*!< 0x00000030 */
AnnaBridge 157:e7ca05fa8600 4237 #define RTC_TSDR_DT RTC_TSDR_DT_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4238 #define RTC_TSDR_DT_0 (0x1U << RTC_TSDR_DT_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 4239 #define RTC_TSDR_DT_1 (0x2U << RTC_TSDR_DT_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 4240 #define RTC_TSDR_DU_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4241 #define RTC_TSDR_DU_Msk (0xFU << RTC_TSDR_DU_Pos) /*!< 0x0000000F */
AnnaBridge 157:e7ca05fa8600 4242 #define RTC_TSDR_DU RTC_TSDR_DU_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4243 #define RTC_TSDR_DU_0 (0x1U << RTC_TSDR_DU_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 4244 #define RTC_TSDR_DU_1 (0x2U << RTC_TSDR_DU_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 4245 #define RTC_TSDR_DU_2 (0x4U << RTC_TSDR_DU_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 4246 #define RTC_TSDR_DU_3 (0x8U << RTC_TSDR_DU_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 4247
AnnaBridge 157:e7ca05fa8600 4248 /******************** Bits definition for RTC_TSSSR register ****************/
AnnaBridge 157:e7ca05fa8600 4249 #define RTC_TSSSR_SS_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4250 #define RTC_TSSSR_SS_Msk (0xFFFFU << RTC_TSSSR_SS_Pos) /*!< 0x0000FFFF */
AnnaBridge 157:e7ca05fa8600 4251 #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk
AnnaBridge 157:e7ca05fa8600 4252
AnnaBridge 157:e7ca05fa8600 4253 /******************** Bits definition for RTC_CALR register *****************/
AnnaBridge 157:e7ca05fa8600 4254 #define RTC_CALR_CALP_Pos (15U)
AnnaBridge 157:e7ca05fa8600 4255 #define RTC_CALR_CALP_Msk (0x1U << RTC_CALR_CALP_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 4256 #define RTC_CALR_CALP RTC_CALR_CALP_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4257 #define RTC_CALR_CALW8_Pos (14U)
AnnaBridge 157:e7ca05fa8600 4258 #define RTC_CALR_CALW8_Msk (0x1U << RTC_CALR_CALW8_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 4259 #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4260 #define RTC_CALR_CALW16_Pos (13U)
AnnaBridge 157:e7ca05fa8600 4261 #define RTC_CALR_CALW16_Msk (0x1U << RTC_CALR_CALW16_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 4262 #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4263 #define RTC_CALR_CALM_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4264 #define RTC_CALR_CALM_Msk (0x1FFU << RTC_CALR_CALM_Pos) /*!< 0x000001FF */
AnnaBridge 157:e7ca05fa8600 4265 #define RTC_CALR_CALM RTC_CALR_CALM_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4266 #define RTC_CALR_CALM_0 (0x001U << RTC_CALR_CALM_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 4267 #define RTC_CALR_CALM_1 (0x002U << RTC_CALR_CALM_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 4268 #define RTC_CALR_CALM_2 (0x004U << RTC_CALR_CALM_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 4269 #define RTC_CALR_CALM_3 (0x008U << RTC_CALR_CALM_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 4270 #define RTC_CALR_CALM_4 (0x010U << RTC_CALR_CALM_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 4271 #define RTC_CALR_CALM_5 (0x020U << RTC_CALR_CALM_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 4272 #define RTC_CALR_CALM_6 (0x040U << RTC_CALR_CALM_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 4273 #define RTC_CALR_CALM_7 (0x080U << RTC_CALR_CALM_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 4274 #define RTC_CALR_CALM_8 (0x100U << RTC_CALR_CALM_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 4275
AnnaBridge 157:e7ca05fa8600 4276 /* Legacy defines */
AnnaBridge 157:e7ca05fa8600 4277 #define RTC_CAL_CALP RTC_CALR_CALP
AnnaBridge 157:e7ca05fa8600 4278 #define RTC_CAL_CALW8 RTC_CALR_CALW8
AnnaBridge 157:e7ca05fa8600 4279 #define RTC_CAL_CALW16 RTC_CALR_CALW16
AnnaBridge 157:e7ca05fa8600 4280 #define RTC_CAL_CALM RTC_CALR_CALM
AnnaBridge 157:e7ca05fa8600 4281 #define RTC_CAL_CALM_0 RTC_CALR_CALM_0
AnnaBridge 157:e7ca05fa8600 4282 #define RTC_CAL_CALM_1 RTC_CALR_CALM_1
AnnaBridge 157:e7ca05fa8600 4283 #define RTC_CAL_CALM_2 RTC_CALR_CALM_2
AnnaBridge 157:e7ca05fa8600 4284 #define RTC_CAL_CALM_3 RTC_CALR_CALM_3
AnnaBridge 157:e7ca05fa8600 4285 #define RTC_CAL_CALM_4 RTC_CALR_CALM_4
AnnaBridge 157:e7ca05fa8600 4286 #define RTC_CAL_CALM_5 RTC_CALR_CALM_5
AnnaBridge 157:e7ca05fa8600 4287 #define RTC_CAL_CALM_6 RTC_CALR_CALM_6
AnnaBridge 157:e7ca05fa8600 4288 #define RTC_CAL_CALM_7 RTC_CALR_CALM_7
AnnaBridge 157:e7ca05fa8600 4289 #define RTC_CAL_CALM_8 RTC_CALR_CALM_8
AnnaBridge 157:e7ca05fa8600 4290
AnnaBridge 157:e7ca05fa8600 4291 /******************** Bits definition for RTC_TAMPCR register ****************/
AnnaBridge 157:e7ca05fa8600 4292 #define RTC_TAMPCR_TAMP3MF_Pos (24U)
AnnaBridge 157:e7ca05fa8600 4293 #define RTC_TAMPCR_TAMP3MF_Msk (0x1U << RTC_TAMPCR_TAMP3MF_Pos) /*!< 0x01000000 */
AnnaBridge 157:e7ca05fa8600 4294 #define RTC_TAMPCR_TAMP3MF RTC_TAMPCR_TAMP3MF_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4295 #define RTC_TAMPCR_TAMP3NOERASE_Pos (23U)
AnnaBridge 157:e7ca05fa8600 4296 #define RTC_TAMPCR_TAMP3NOERASE_Msk (0x1U << RTC_TAMPCR_TAMP3NOERASE_Pos) /*!< 0x00800000 */
AnnaBridge 157:e7ca05fa8600 4297 #define RTC_TAMPCR_TAMP3NOERASE RTC_TAMPCR_TAMP3NOERASE_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4298 #define RTC_TAMPCR_TAMP3IE_Pos (22U)
AnnaBridge 157:e7ca05fa8600 4299 #define RTC_TAMPCR_TAMP3IE_Msk (0x1U << RTC_TAMPCR_TAMP3IE_Pos) /*!< 0x00400000 */
AnnaBridge 157:e7ca05fa8600 4300 #define RTC_TAMPCR_TAMP3IE RTC_TAMPCR_TAMP3IE_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4301 #define RTC_TAMPCR_TAMP2MF_Pos (21U)
AnnaBridge 157:e7ca05fa8600 4302 #define RTC_TAMPCR_TAMP2MF_Msk (0x1U << RTC_TAMPCR_TAMP2MF_Pos) /*!< 0x00200000 */
AnnaBridge 157:e7ca05fa8600 4303 #define RTC_TAMPCR_TAMP2MF RTC_TAMPCR_TAMP2MF_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4304 #define RTC_TAMPCR_TAMP2NOERASE_Pos (20U)
AnnaBridge 157:e7ca05fa8600 4305 #define RTC_TAMPCR_TAMP2NOERASE_Msk (0x1U << RTC_TAMPCR_TAMP2NOERASE_Pos) /*!< 0x00100000 */
AnnaBridge 157:e7ca05fa8600 4306 #define RTC_TAMPCR_TAMP2NOERASE RTC_TAMPCR_TAMP2NOERASE_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4307 #define RTC_TAMPCR_TAMP2IE_Pos (19U)
AnnaBridge 157:e7ca05fa8600 4308 #define RTC_TAMPCR_TAMP2IE_Msk (0x1U << RTC_TAMPCR_TAMP2IE_Pos) /*!< 0x00080000 */
AnnaBridge 157:e7ca05fa8600 4309 #define RTC_TAMPCR_TAMP2IE RTC_TAMPCR_TAMP2IE_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4310 #define RTC_TAMPCR_TAMPPUDIS_Pos (15U)
AnnaBridge 157:e7ca05fa8600 4311 #define RTC_TAMPCR_TAMPPUDIS_Msk (0x1U << RTC_TAMPCR_TAMPPUDIS_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 4312 #define RTC_TAMPCR_TAMPPUDIS RTC_TAMPCR_TAMPPUDIS_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4313 #define RTC_TAMPCR_TAMPPRCH_Pos (13U)
AnnaBridge 157:e7ca05fa8600 4314 #define RTC_TAMPCR_TAMPPRCH_Msk (0x3U << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00006000 */
AnnaBridge 157:e7ca05fa8600 4315 #define RTC_TAMPCR_TAMPPRCH RTC_TAMPCR_TAMPPRCH_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4316 #define RTC_TAMPCR_TAMPPRCH_0 (0x1U << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 4317 #define RTC_TAMPCR_TAMPPRCH_1 (0x2U << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 4318 #define RTC_TAMPCR_TAMPFLT_Pos (11U)
AnnaBridge 157:e7ca05fa8600 4319 #define RTC_TAMPCR_TAMPFLT_Msk (0x3U << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00001800 */
AnnaBridge 157:e7ca05fa8600 4320 #define RTC_TAMPCR_TAMPFLT RTC_TAMPCR_TAMPFLT_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4321 #define RTC_TAMPCR_TAMPFLT_0 (0x1U << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 4322 #define RTC_TAMPCR_TAMPFLT_1 (0x2U << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 4323 #define RTC_TAMPCR_TAMPFREQ_Pos (8U)
AnnaBridge 157:e7ca05fa8600 4324 #define RTC_TAMPCR_TAMPFREQ_Msk (0x7U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000700 */
AnnaBridge 157:e7ca05fa8600 4325 #define RTC_TAMPCR_TAMPFREQ RTC_TAMPCR_TAMPFREQ_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4326 #define RTC_TAMPCR_TAMPFREQ_0 (0x1U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 4327 #define RTC_TAMPCR_TAMPFREQ_1 (0x2U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 4328 #define RTC_TAMPCR_TAMPFREQ_2 (0x4U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 4329 #define RTC_TAMPCR_TAMPTS_Pos (7U)
AnnaBridge 157:e7ca05fa8600 4330 #define RTC_TAMPCR_TAMPTS_Msk (0x1U << RTC_TAMPCR_TAMPTS_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 4331 #define RTC_TAMPCR_TAMPTS RTC_TAMPCR_TAMPTS_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4332 #define RTC_TAMPCR_TAMP3TRG_Pos (6U)
AnnaBridge 157:e7ca05fa8600 4333 #define RTC_TAMPCR_TAMP3TRG_Msk (0x1U << RTC_TAMPCR_TAMP3TRG_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 4334 #define RTC_TAMPCR_TAMP3TRG RTC_TAMPCR_TAMP3TRG_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4335 #define RTC_TAMPCR_TAMP3E_Pos (5U)
AnnaBridge 157:e7ca05fa8600 4336 #define RTC_TAMPCR_TAMP3E_Msk (0x1U << RTC_TAMPCR_TAMP3E_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 4337 #define RTC_TAMPCR_TAMP3E RTC_TAMPCR_TAMP3E_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4338 #define RTC_TAMPCR_TAMP2TRG_Pos (4U)
AnnaBridge 157:e7ca05fa8600 4339 #define RTC_TAMPCR_TAMP2TRG_Msk (0x1U << RTC_TAMPCR_TAMP2TRG_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 4340 #define RTC_TAMPCR_TAMP2TRG RTC_TAMPCR_TAMP2TRG_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4341 #define RTC_TAMPCR_TAMP2E_Pos (3U)
AnnaBridge 157:e7ca05fa8600 4342 #define RTC_TAMPCR_TAMP2E_Msk (0x1U << RTC_TAMPCR_TAMP2E_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 4343 #define RTC_TAMPCR_TAMP2E RTC_TAMPCR_TAMP2E_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4344 #define RTC_TAMPCR_TAMPIE_Pos (2U)
AnnaBridge 157:e7ca05fa8600 4345 #define RTC_TAMPCR_TAMPIE_Msk (0x1U << RTC_TAMPCR_TAMPIE_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 4346 #define RTC_TAMPCR_TAMPIE RTC_TAMPCR_TAMPIE_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4347
AnnaBridge 157:e7ca05fa8600 4348 /******************** Bits definition for RTC_ALRMASSR register *************/
AnnaBridge 157:e7ca05fa8600 4349 #define RTC_ALRMASSR_MASKSS_Pos (24U)
AnnaBridge 157:e7ca05fa8600 4350 #define RTC_ALRMASSR_MASKSS_Msk (0xFU << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x0F000000 */
AnnaBridge 157:e7ca05fa8600 4351 #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk
AnnaBridge 157:e7ca05fa8600 4352 #define RTC_ALRMASSR_MASKSS_0 (0x1U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x01000000 */
AnnaBridge 157:e7ca05fa8600 4353 #define RTC_ALRMASSR_MASKSS_1 (0x2U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x02000000 */
AnnaBridge 157:e7ca05fa8600 4354 #define RTC_ALRMASSR_MASKSS_2 (0x4U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x04000000 */
AnnaBridge 157:e7ca05fa8600 4355 #define RTC_ALRMASSR_MASKSS_3 (0x8U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x08000000 */
AnnaBridge 157:e7ca05fa8600 4356 #define RTC_ALRMASSR_SS_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4357 #define RTC_ALRMASSR_SS_Msk (0x7FFFU << RTC_ALRMASSR_SS_Pos) /*!< 0x00007FFF */
AnnaBridge 157:e7ca05fa8600 4358 #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk
AnnaBridge 157:e7ca05fa8600 4359
AnnaBridge 157:e7ca05fa8600 4360 /******************** Bits definition for RTC_ALRMBSSR register *************/
AnnaBridge 157:e7ca05fa8600 4361 #define RTC_ALRMBSSR_MASKSS_Pos (24U)
AnnaBridge 157:e7ca05fa8600 4362 #define RTC_ALRMBSSR_MASKSS_Msk (0xFU << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x0F000000 */
AnnaBridge 157:e7ca05fa8600 4363 #define RTC_ALRMBSSR_MASKSS RTC_ALRMBSSR_MASKSS_Msk
AnnaBridge 157:e7ca05fa8600 4364 #define RTC_ALRMBSSR_MASKSS_0 (0x1U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x01000000 */
AnnaBridge 157:e7ca05fa8600 4365 #define RTC_ALRMBSSR_MASKSS_1 (0x2U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x02000000 */
AnnaBridge 157:e7ca05fa8600 4366 #define RTC_ALRMBSSR_MASKSS_2 (0x4U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x04000000 */
AnnaBridge 157:e7ca05fa8600 4367 #define RTC_ALRMBSSR_MASKSS_3 (0x8U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x08000000 */
AnnaBridge 157:e7ca05fa8600 4368 #define RTC_ALRMBSSR_SS_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4369 #define RTC_ALRMBSSR_SS_Msk (0x7FFFU << RTC_ALRMBSSR_SS_Pos) /*!< 0x00007FFF */
AnnaBridge 157:e7ca05fa8600 4370 #define RTC_ALRMBSSR_SS RTC_ALRMBSSR_SS_Msk
AnnaBridge 157:e7ca05fa8600 4371
AnnaBridge 157:e7ca05fa8600 4372 /******************** Bits definition for RTC_OR register ****************/
AnnaBridge 157:e7ca05fa8600 4373 #define RTC_OR_OUT_RMP_Pos (1U)
AnnaBridge 157:e7ca05fa8600 4374 #define RTC_OR_OUT_RMP_Msk (0x1U << RTC_OR_OUT_RMP_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 4375 #define RTC_OR_OUT_RMP RTC_OR_OUT_RMP_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4376 #define RTC_OR_ALARMOUTTYPE_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4377 #define RTC_OR_ALARMOUTTYPE_Msk (0x1U << RTC_OR_ALARMOUTTYPE_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 4378 #define RTC_OR_ALARMOUTTYPE RTC_OR_ALARMOUTTYPE_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4379
AnnaBridge 157:e7ca05fa8600 4380 /* Legacy defines */
AnnaBridge 157:e7ca05fa8600 4381 #define RTC_OR_RTC_OUT_RMP RTC_OR_OUT_RMP
AnnaBridge 157:e7ca05fa8600 4382
AnnaBridge 157:e7ca05fa8600 4383 /******************** Bits definition for RTC_BKP0R register ****************/
AnnaBridge 157:e7ca05fa8600 4384 #define RTC_BKP0R_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4385 #define RTC_BKP0R_Msk (0xFFFFFFFFU << RTC_BKP0R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 157:e7ca05fa8600 4386 #define RTC_BKP0R RTC_BKP0R_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4387
AnnaBridge 157:e7ca05fa8600 4388 /******************** Bits definition for RTC_BKP1R register ****************/
AnnaBridge 157:e7ca05fa8600 4389 #define RTC_BKP1R_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4390 #define RTC_BKP1R_Msk (0xFFFFFFFFU << RTC_BKP1R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 157:e7ca05fa8600 4391 #define RTC_BKP1R RTC_BKP1R_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4392
AnnaBridge 157:e7ca05fa8600 4393 /******************** Bits definition for RTC_BKP2R register ****************/
AnnaBridge 157:e7ca05fa8600 4394 #define RTC_BKP2R_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4395 #define RTC_BKP2R_Msk (0xFFFFFFFFU << RTC_BKP2R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 157:e7ca05fa8600 4396 #define RTC_BKP2R RTC_BKP2R_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4397
AnnaBridge 157:e7ca05fa8600 4398 /******************** Bits definition for RTC_BKP3R register ****************/
AnnaBridge 157:e7ca05fa8600 4399 #define RTC_BKP3R_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4400 #define RTC_BKP3R_Msk (0xFFFFFFFFU << RTC_BKP3R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 157:e7ca05fa8600 4401 #define RTC_BKP3R RTC_BKP3R_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4402
AnnaBridge 157:e7ca05fa8600 4403 /******************** Bits definition for RTC_BKP4R register ****************/
AnnaBridge 157:e7ca05fa8600 4404 #define RTC_BKP4R_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4405 #define RTC_BKP4R_Msk (0xFFFFFFFFU << RTC_BKP4R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 157:e7ca05fa8600 4406 #define RTC_BKP4R RTC_BKP4R_Msk /*!< */
AnnaBridge 157:e7ca05fa8600 4407
AnnaBridge 157:e7ca05fa8600 4408 /******************** Number of backup registers ******************************/
AnnaBridge 157:e7ca05fa8600 4409 #define RTC_BKP_NUMBER (0x00000005U) /*!< */
AnnaBridge 157:e7ca05fa8600 4410
AnnaBridge 157:e7ca05fa8600 4411 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 4412 /* */
AnnaBridge 157:e7ca05fa8600 4413 /* Serial Peripheral Interface (SPI) */
AnnaBridge 157:e7ca05fa8600 4414 /* */
AnnaBridge 157:e7ca05fa8600 4415 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 4416
AnnaBridge 157:e7ca05fa8600 4417 /*
AnnaBridge 157:e7ca05fa8600 4418 * @brief Specific device feature definitions (not present on all devices in the STM32L0 family)
AnnaBridge 157:e7ca05fa8600 4419 */
AnnaBridge 157:e7ca05fa8600 4420 /* Note: No specific macro feature on this device */
AnnaBridge 157:e7ca05fa8600 4421
AnnaBridge 157:e7ca05fa8600 4422 /******************* Bit definition for SPI_CR1 register ********************/
AnnaBridge 157:e7ca05fa8600 4423 #define SPI_CR1_CPHA_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4424 #define SPI_CR1_CPHA_Msk (0x1U << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 4425 #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!< Clock Phase */
AnnaBridge 157:e7ca05fa8600 4426 #define SPI_CR1_CPOL_Pos (1U)
AnnaBridge 157:e7ca05fa8600 4427 #define SPI_CR1_CPOL_Msk (0x1U << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 4428 #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!< Clock Polarity */
AnnaBridge 157:e7ca05fa8600 4429 #define SPI_CR1_MSTR_Pos (2U)
AnnaBridge 157:e7ca05fa8600 4430 #define SPI_CR1_MSTR_Msk (0x1U << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 4431 #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!< Master Selection */
AnnaBridge 157:e7ca05fa8600 4432 #define SPI_CR1_BR_Pos (3U)
AnnaBridge 157:e7ca05fa8600 4433 #define SPI_CR1_BR_Msk (0x7U << SPI_CR1_BR_Pos) /*!< 0x00000038 */
AnnaBridge 157:e7ca05fa8600 4434 #define SPI_CR1_BR SPI_CR1_BR_Msk /*!< BR[2:0] bits (Baud Rate Control) */
AnnaBridge 157:e7ca05fa8600 4435 #define SPI_CR1_BR_0 (0x1U << SPI_CR1_BR_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 4436 #define SPI_CR1_BR_1 (0x2U << SPI_CR1_BR_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 4437 #define SPI_CR1_BR_2 (0x4U << SPI_CR1_BR_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 4438 #define SPI_CR1_SPE_Pos (6U)
AnnaBridge 157:e7ca05fa8600 4439 #define SPI_CR1_SPE_Msk (0x1U << SPI_CR1_SPE_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 4440 #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!< SPI Enable */
AnnaBridge 157:e7ca05fa8600 4441 #define SPI_CR1_LSBFIRST_Pos (7U)
AnnaBridge 157:e7ca05fa8600 4442 #define SPI_CR1_LSBFIRST_Msk (0x1U << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 4443 #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!< Frame Format */
AnnaBridge 157:e7ca05fa8600 4444 #define SPI_CR1_SSI_Pos (8U)
AnnaBridge 157:e7ca05fa8600 4445 #define SPI_CR1_SSI_Msk (0x1U << SPI_CR1_SSI_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 4446 #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!< Internal slave select */
AnnaBridge 157:e7ca05fa8600 4447 #define SPI_CR1_SSM_Pos (9U)
AnnaBridge 157:e7ca05fa8600 4448 #define SPI_CR1_SSM_Msk (0x1U << SPI_CR1_SSM_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 4449 #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!< Software slave management */
AnnaBridge 157:e7ca05fa8600 4450 #define SPI_CR1_RXONLY_Pos (10U)
AnnaBridge 157:e7ca05fa8600 4451 #define SPI_CR1_RXONLY_Msk (0x1U << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 4452 #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!< Receive only */
AnnaBridge 157:e7ca05fa8600 4453 #define SPI_CR1_DFF_Pos (11U)
AnnaBridge 157:e7ca05fa8600 4454 #define SPI_CR1_DFF_Msk (0x1U << SPI_CR1_DFF_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 4455 #define SPI_CR1_DFF SPI_CR1_DFF_Msk /*!< Data Frame Format */
AnnaBridge 157:e7ca05fa8600 4456 #define SPI_CR1_CRCNEXT_Pos (12U)
AnnaBridge 157:e7ca05fa8600 4457 #define SPI_CR1_CRCNEXT_Msk (0x1U << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 4458 #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!< Transmit CRC next */
AnnaBridge 157:e7ca05fa8600 4459 #define SPI_CR1_CRCEN_Pos (13U)
AnnaBridge 157:e7ca05fa8600 4460 #define SPI_CR1_CRCEN_Msk (0x1U << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 4461 #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!< Hardware CRC calculation enable */
AnnaBridge 157:e7ca05fa8600 4462 #define SPI_CR1_BIDIOE_Pos (14U)
AnnaBridge 157:e7ca05fa8600 4463 #define SPI_CR1_BIDIOE_Msk (0x1U << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 4464 #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!< Output enable in bidirectional mode */
AnnaBridge 157:e7ca05fa8600 4465 #define SPI_CR1_BIDIMODE_Pos (15U)
AnnaBridge 157:e7ca05fa8600 4466 #define SPI_CR1_BIDIMODE_Msk (0x1U << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 4467 #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!< Bidirectional data mode enable */
AnnaBridge 157:e7ca05fa8600 4468
AnnaBridge 157:e7ca05fa8600 4469 /******************* Bit definition for SPI_CR2 register ********************/
AnnaBridge 157:e7ca05fa8600 4470 #define SPI_CR2_RXDMAEN_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4471 #define SPI_CR2_RXDMAEN_Msk (0x1U << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 4472 #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */
AnnaBridge 157:e7ca05fa8600 4473 #define SPI_CR2_TXDMAEN_Pos (1U)
AnnaBridge 157:e7ca05fa8600 4474 #define SPI_CR2_TXDMAEN_Msk (0x1U << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 4475 #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */
AnnaBridge 157:e7ca05fa8600 4476 #define SPI_CR2_SSOE_Pos (2U)
AnnaBridge 157:e7ca05fa8600 4477 #define SPI_CR2_SSOE_Msk (0x1U << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 4478 #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */
AnnaBridge 157:e7ca05fa8600 4479 #define SPI_CR2_FRF_Pos (4U)
AnnaBridge 157:e7ca05fa8600 4480 #define SPI_CR2_FRF_Msk (0x1U << SPI_CR2_FRF_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 4481 #define SPI_CR2_FRF SPI_CR2_FRF_Msk /*!< Frame Format Enable */
AnnaBridge 157:e7ca05fa8600 4482 #define SPI_CR2_ERRIE_Pos (5U)
AnnaBridge 157:e7ca05fa8600 4483 #define SPI_CR2_ERRIE_Msk (0x1U << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 4484 #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */
AnnaBridge 157:e7ca05fa8600 4485 #define SPI_CR2_RXNEIE_Pos (6U)
AnnaBridge 157:e7ca05fa8600 4486 #define SPI_CR2_RXNEIE_Msk (0x1U << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 4487 #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */
AnnaBridge 157:e7ca05fa8600 4488 #define SPI_CR2_TXEIE_Pos (7U)
AnnaBridge 157:e7ca05fa8600 4489 #define SPI_CR2_TXEIE_Msk (0x1U << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 4490 #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */
AnnaBridge 157:e7ca05fa8600 4491
AnnaBridge 157:e7ca05fa8600 4492 /******************** Bit definition for SPI_SR register ********************/
AnnaBridge 157:e7ca05fa8600 4493 #define SPI_SR_RXNE_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4494 #define SPI_SR_RXNE_Msk (0x1U << SPI_SR_RXNE_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 4495 #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */
AnnaBridge 157:e7ca05fa8600 4496 #define SPI_SR_TXE_Pos (1U)
AnnaBridge 157:e7ca05fa8600 4497 #define SPI_SR_TXE_Msk (0x1U << SPI_SR_TXE_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 4498 #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */
AnnaBridge 157:e7ca05fa8600 4499 #define SPI_SR_CHSIDE_Pos (2U)
AnnaBridge 157:e7ca05fa8600 4500 #define SPI_SR_CHSIDE_Msk (0x1U << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 4501 #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!< Channel side */
AnnaBridge 157:e7ca05fa8600 4502 #define SPI_SR_UDR_Pos (3U)
AnnaBridge 157:e7ca05fa8600 4503 #define SPI_SR_UDR_Msk (0x1U << SPI_SR_UDR_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 4504 #define SPI_SR_UDR SPI_SR_UDR_Msk /*!< Underrun flag */
AnnaBridge 157:e7ca05fa8600 4505 #define SPI_SR_CRCERR_Pos (4U)
AnnaBridge 157:e7ca05fa8600 4506 #define SPI_SR_CRCERR_Msk (0x1U << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 4507 #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */
AnnaBridge 157:e7ca05fa8600 4508 #define SPI_SR_MODF_Pos (5U)
AnnaBridge 157:e7ca05fa8600 4509 #define SPI_SR_MODF_Msk (0x1U << SPI_SR_MODF_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 4510 #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */
AnnaBridge 157:e7ca05fa8600 4511 #define SPI_SR_OVR_Pos (6U)
AnnaBridge 157:e7ca05fa8600 4512 #define SPI_SR_OVR_Msk (0x1U << SPI_SR_OVR_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 4513 #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */
AnnaBridge 157:e7ca05fa8600 4514 #define SPI_SR_BSY_Pos (7U)
AnnaBridge 157:e7ca05fa8600 4515 #define SPI_SR_BSY_Msk (0x1U << SPI_SR_BSY_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 4516 #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */
AnnaBridge 157:e7ca05fa8600 4517 #define SPI_SR_FRE_Pos (8U)
AnnaBridge 157:e7ca05fa8600 4518 #define SPI_SR_FRE_Msk (0x1U << SPI_SR_FRE_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 4519 #define SPI_SR_FRE SPI_SR_FRE_Msk /*!< TI frame format error */
AnnaBridge 157:e7ca05fa8600 4520
AnnaBridge 157:e7ca05fa8600 4521 /******************** Bit definition for SPI_DR register ********************/
AnnaBridge 157:e7ca05fa8600 4522 #define SPI_DR_DR_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4523 #define SPI_DR_DR_Msk (0xFFFFU << SPI_DR_DR_Pos) /*!< 0x0000FFFF */
AnnaBridge 157:e7ca05fa8600 4524 #define SPI_DR_DR SPI_DR_DR_Msk /*!< Data Register */
AnnaBridge 157:e7ca05fa8600 4525
AnnaBridge 157:e7ca05fa8600 4526 /******************* Bit definition for SPI_CRCPR register ******************/
AnnaBridge 157:e7ca05fa8600 4527 #define SPI_CRCPR_CRCPOLY_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4528 #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFU << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */
AnnaBridge 157:e7ca05fa8600 4529 #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!< CRC polynomial register */
AnnaBridge 157:e7ca05fa8600 4530
AnnaBridge 157:e7ca05fa8600 4531 /****************** Bit definition for SPI_RXCRCR register ******************/
AnnaBridge 157:e7ca05fa8600 4532 #define SPI_RXCRCR_RXCRC_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4533 #define SPI_RXCRCR_RXCRC_Msk (0xFFFFU << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */
AnnaBridge 157:e7ca05fa8600 4534 #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!< Rx CRC Register */
AnnaBridge 157:e7ca05fa8600 4535
AnnaBridge 157:e7ca05fa8600 4536 /****************** Bit definition for SPI_TXCRCR register ******************/
AnnaBridge 157:e7ca05fa8600 4537 #define SPI_TXCRCR_TXCRC_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4538 #define SPI_TXCRCR_TXCRC_Msk (0xFFFFU << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */
AnnaBridge 157:e7ca05fa8600 4539 #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!< Tx CRC Register */
AnnaBridge 157:e7ca05fa8600 4540
AnnaBridge 157:e7ca05fa8600 4541 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 4542 /* */
AnnaBridge 157:e7ca05fa8600 4543 /* System Configuration (SYSCFG) */
AnnaBridge 157:e7ca05fa8600 4544 /* */
AnnaBridge 157:e7ca05fa8600 4545 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 4546 /***************** Bit definition for SYSCFG_CFGR1 register ****************/
AnnaBridge 157:e7ca05fa8600 4547 #define SYSCFG_CFGR1_MEM_MODE_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4548 #define SYSCFG_CFGR1_MEM_MODE_Msk (0x3U << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000003 */
AnnaBridge 157:e7ca05fa8600 4549 #define SYSCFG_CFGR1_MEM_MODE SYSCFG_CFGR1_MEM_MODE_Msk /*!< SYSCFG_Memory Remap Config */
AnnaBridge 157:e7ca05fa8600 4550 #define SYSCFG_CFGR1_MEM_MODE_0 (0x1U << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 4551 #define SYSCFG_CFGR1_MEM_MODE_1 (0x2U << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 4552 #define SYSCFG_CFGR1_BOOT_MODE_Pos (8U)
AnnaBridge 157:e7ca05fa8600 4553 #define SYSCFG_CFGR1_BOOT_MODE_Msk (0x3U << SYSCFG_CFGR1_BOOT_MODE_Pos) /*!< 0x00000300 */
AnnaBridge 157:e7ca05fa8600 4554 #define SYSCFG_CFGR1_BOOT_MODE SYSCFG_CFGR1_BOOT_MODE_Msk /*!< SYSCFG_Boot mode Config */
AnnaBridge 157:e7ca05fa8600 4555 #define SYSCFG_CFGR1_BOOT_MODE_0 (0x1U << SYSCFG_CFGR1_BOOT_MODE_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 4556 #define SYSCFG_CFGR1_BOOT_MODE_1 (0x2U << SYSCFG_CFGR1_BOOT_MODE_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 4557
AnnaBridge 157:e7ca05fa8600 4558 /***************** Bit definition for SYSCFG_CFGR2 register ****************/
AnnaBridge 157:e7ca05fa8600 4559 #define SYSCFG_CFGR2_FWDISEN_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4560 #define SYSCFG_CFGR2_FWDISEN_Msk (0x1U << SYSCFG_CFGR2_FWDISEN_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 4561 #define SYSCFG_CFGR2_FWDISEN SYSCFG_CFGR2_FWDISEN_Msk /*!< Firewall disable bit */
AnnaBridge 157:e7ca05fa8600 4562 #define SYSCFG_CFGR2_I2C_PB6_FMP_Pos (8U)
AnnaBridge 157:e7ca05fa8600 4563 #define SYSCFG_CFGR2_I2C_PB6_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C_PB6_FMP_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 4564 #define SYSCFG_CFGR2_I2C_PB6_FMP SYSCFG_CFGR2_I2C_PB6_FMP_Msk /*!< I2C PB6 Fast mode plus */
AnnaBridge 157:e7ca05fa8600 4565 #define SYSCFG_CFGR2_I2C_PB7_FMP_Pos (9U)
AnnaBridge 157:e7ca05fa8600 4566 #define SYSCFG_CFGR2_I2C_PB7_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C_PB7_FMP_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 4567 #define SYSCFG_CFGR2_I2C_PB7_FMP SYSCFG_CFGR2_I2C_PB7_FMP_Msk /*!< I2C PB7 Fast mode plus */
AnnaBridge 157:e7ca05fa8600 4568 #define SYSCFG_CFGR2_I2C_PB8_FMP_Pos (10U)
AnnaBridge 157:e7ca05fa8600 4569 #define SYSCFG_CFGR2_I2C_PB8_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C_PB8_FMP_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 4570 #define SYSCFG_CFGR2_I2C_PB8_FMP SYSCFG_CFGR2_I2C_PB8_FMP_Msk /*!< I2C PB8 Fast mode plus */
AnnaBridge 157:e7ca05fa8600 4571 #define SYSCFG_CFGR2_I2C_PB9_FMP_Pos (11U)
AnnaBridge 157:e7ca05fa8600 4572 #define SYSCFG_CFGR2_I2C_PB9_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C_PB9_FMP_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 4573 #define SYSCFG_CFGR2_I2C_PB9_FMP SYSCFG_CFGR2_I2C_PB9_FMP_Msk /*!< I2C PB9 Fast mode plus */
AnnaBridge 157:e7ca05fa8600 4574 #define SYSCFG_CFGR2_I2C1_FMP_Pos (12U)
AnnaBridge 157:e7ca05fa8600 4575 #define SYSCFG_CFGR2_I2C1_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C1_FMP_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 4576 #define SYSCFG_CFGR2_I2C1_FMP SYSCFG_CFGR2_I2C1_FMP_Msk /*!< I2C1 Fast mode plus */
AnnaBridge 157:e7ca05fa8600 4577
AnnaBridge 157:e7ca05fa8600 4578 /***************** Bit definition for SYSCFG_EXTICR1 register ***************/
AnnaBridge 157:e7ca05fa8600 4579 #define SYSCFG_EXTICR1_EXTI0_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4580 #define SYSCFG_EXTICR1_EXTI0_Msk (0xFU << SYSCFG_EXTICR1_EXTI0_Pos) /*!< 0x0000000F */
AnnaBridge 157:e7ca05fa8600 4581 #define SYSCFG_EXTICR1_EXTI0 SYSCFG_EXTICR1_EXTI0_Msk /*!< EXTI 0 configuration */
AnnaBridge 157:e7ca05fa8600 4582 #define SYSCFG_EXTICR1_EXTI1_Pos (4U)
AnnaBridge 157:e7ca05fa8600 4583 #define SYSCFG_EXTICR1_EXTI1_Msk (0xFU << SYSCFG_EXTICR1_EXTI1_Pos) /*!< 0x000000F0 */
AnnaBridge 157:e7ca05fa8600 4584 #define SYSCFG_EXTICR1_EXTI1 SYSCFG_EXTICR1_EXTI1_Msk /*!< EXTI 1 configuration */
AnnaBridge 157:e7ca05fa8600 4585 #define SYSCFG_EXTICR1_EXTI2_Pos (8U)
AnnaBridge 157:e7ca05fa8600 4586 #define SYSCFG_EXTICR1_EXTI2_Msk (0xFU << SYSCFG_EXTICR1_EXTI2_Pos) /*!< 0x00000F00 */
AnnaBridge 157:e7ca05fa8600 4587 #define SYSCFG_EXTICR1_EXTI2 SYSCFG_EXTICR1_EXTI2_Msk /*!< EXTI 2 configuration */
AnnaBridge 157:e7ca05fa8600 4588 #define SYSCFG_EXTICR1_EXTI3_Pos (12U)
AnnaBridge 157:e7ca05fa8600 4589 #define SYSCFG_EXTICR1_EXTI3_Msk (0xFU << SYSCFG_EXTICR1_EXTI3_Pos) /*!< 0x0000F000 */
AnnaBridge 157:e7ca05fa8600 4590 #define SYSCFG_EXTICR1_EXTI3 SYSCFG_EXTICR1_EXTI3_Msk /*!< EXTI 3 configuration */
AnnaBridge 157:e7ca05fa8600 4591
AnnaBridge 157:e7ca05fa8600 4592 /**
AnnaBridge 157:e7ca05fa8600 4593 * @brief EXTI0 configuration
AnnaBridge 157:e7ca05fa8600 4594 */
AnnaBridge 157:e7ca05fa8600 4595 #define SYSCFG_EXTICR1_EXTI0_PA (0x00000000U) /*!< PA[0] pin */
AnnaBridge 157:e7ca05fa8600 4596 #define SYSCFG_EXTICR1_EXTI0_PB (0x00000001U) /*!< PB[0] pin */
AnnaBridge 157:e7ca05fa8600 4597 #define SYSCFG_EXTICR1_EXTI0_PC (0x00000002U) /*!< PC[0] pin */
AnnaBridge 157:e7ca05fa8600 4598 #define SYSCFG_EXTICR1_EXTI0_PH (0x00000005U) /*!< PH[0] pin */
AnnaBridge 157:e7ca05fa8600 4599
AnnaBridge 157:e7ca05fa8600 4600 /**
AnnaBridge 157:e7ca05fa8600 4601 * @brief EXTI1 configuration
AnnaBridge 157:e7ca05fa8600 4602 */
AnnaBridge 157:e7ca05fa8600 4603 #define SYSCFG_EXTICR1_EXTI1_PA (0x00000000U) /*!< PA[1] pin */
AnnaBridge 157:e7ca05fa8600 4604 #define SYSCFG_EXTICR1_EXTI1_PB (0x00000010U) /*!< PB[1] pin */
AnnaBridge 157:e7ca05fa8600 4605 #define SYSCFG_EXTICR1_EXTI1_PC (0x00000020U) /*!< PC[1] pin */
AnnaBridge 157:e7ca05fa8600 4606 #define SYSCFG_EXTICR1_EXTI1_PH (0x00000050U) /*!< PH[1] pin */
AnnaBridge 157:e7ca05fa8600 4607
AnnaBridge 157:e7ca05fa8600 4608 /**
AnnaBridge 157:e7ca05fa8600 4609 * @brief EXTI2 configuration
AnnaBridge 157:e7ca05fa8600 4610 */
AnnaBridge 157:e7ca05fa8600 4611 #define SYSCFG_EXTICR1_EXTI2_PA (0x00000000U) /*!< PA[2] pin */
AnnaBridge 157:e7ca05fa8600 4612 #define SYSCFG_EXTICR1_EXTI2_PB (0x00000100U) /*!< PB[2] pin */
AnnaBridge 157:e7ca05fa8600 4613 #define SYSCFG_EXTICR1_EXTI2_PC (0x00000200U) /*!< PC[2] pin */
AnnaBridge 157:e7ca05fa8600 4614 #define SYSCFG_EXTICR1_EXTI2_PD (0x00000300U) /*!< PD[2] pin */
AnnaBridge 157:e7ca05fa8600 4615
AnnaBridge 157:e7ca05fa8600 4616 /**
AnnaBridge 157:e7ca05fa8600 4617 * @brief EXTI3 configuration
AnnaBridge 157:e7ca05fa8600 4618 */
AnnaBridge 157:e7ca05fa8600 4619 #define SYSCFG_EXTICR1_EXTI3_PA (0x00000000U) /*!< PA[3] pin */
AnnaBridge 157:e7ca05fa8600 4620 #define SYSCFG_EXTICR1_EXTI3_PB (0x00001000U) /*!< PB[3] pin */
AnnaBridge 157:e7ca05fa8600 4621 #define SYSCFG_EXTICR1_EXTI3_PC (0x00002000U) /*!< PC[3] pin */
AnnaBridge 157:e7ca05fa8600 4622
AnnaBridge 157:e7ca05fa8600 4623 /***************** Bit definition for SYSCFG_EXTICR2 register *****************/
AnnaBridge 157:e7ca05fa8600 4624 #define SYSCFG_EXTICR2_EXTI4_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4625 #define SYSCFG_EXTICR2_EXTI4_Msk (0xFU << SYSCFG_EXTICR2_EXTI4_Pos) /*!< 0x0000000F */
AnnaBridge 157:e7ca05fa8600 4626 #define SYSCFG_EXTICR2_EXTI4 SYSCFG_EXTICR2_EXTI4_Msk /*!< EXTI 4 configuration */
AnnaBridge 157:e7ca05fa8600 4627 #define SYSCFG_EXTICR2_EXTI5_Pos (4U)
AnnaBridge 157:e7ca05fa8600 4628 #define SYSCFG_EXTICR2_EXTI5_Msk (0xFU << SYSCFG_EXTICR2_EXTI5_Pos) /*!< 0x000000F0 */
AnnaBridge 157:e7ca05fa8600 4629 #define SYSCFG_EXTICR2_EXTI5 SYSCFG_EXTICR2_EXTI5_Msk /*!< EXTI 5 configuration */
AnnaBridge 157:e7ca05fa8600 4630 #define SYSCFG_EXTICR2_EXTI6_Pos (8U)
AnnaBridge 157:e7ca05fa8600 4631 #define SYSCFG_EXTICR2_EXTI6_Msk (0xFU << SYSCFG_EXTICR2_EXTI6_Pos) /*!< 0x00000F00 */
AnnaBridge 157:e7ca05fa8600 4632 #define SYSCFG_EXTICR2_EXTI6 SYSCFG_EXTICR2_EXTI6_Msk /*!< EXTI 6 configuration */
AnnaBridge 157:e7ca05fa8600 4633 #define SYSCFG_EXTICR2_EXTI7_Pos (12U)
AnnaBridge 157:e7ca05fa8600 4634 #define SYSCFG_EXTICR2_EXTI7_Msk (0xFU << SYSCFG_EXTICR2_EXTI7_Pos) /*!< 0x0000F000 */
AnnaBridge 157:e7ca05fa8600 4635 #define SYSCFG_EXTICR2_EXTI7 SYSCFG_EXTICR2_EXTI7_Msk /*!< EXTI 7 configuration */
AnnaBridge 157:e7ca05fa8600 4636
AnnaBridge 157:e7ca05fa8600 4637 /**
AnnaBridge 157:e7ca05fa8600 4638 * @brief EXTI4 configuration
AnnaBridge 157:e7ca05fa8600 4639 */
AnnaBridge 157:e7ca05fa8600 4640 #define SYSCFG_EXTICR2_EXTI4_PA (0x00000000U) /*!< PA[4] pin */
AnnaBridge 157:e7ca05fa8600 4641 #define SYSCFG_EXTICR2_EXTI4_PB (0x00000001U) /*!< PB[4] pin */
AnnaBridge 157:e7ca05fa8600 4642 #define SYSCFG_EXTICR2_EXTI4_PC (0x00000002U) /*!< PC[4] pin */
AnnaBridge 157:e7ca05fa8600 4643
AnnaBridge 157:e7ca05fa8600 4644 /**
AnnaBridge 157:e7ca05fa8600 4645 * @brief EXTI5 configuration
AnnaBridge 157:e7ca05fa8600 4646 */
AnnaBridge 157:e7ca05fa8600 4647 #define SYSCFG_EXTICR2_EXTI5_PA (0x00000000U) /*!< PA[5] pin */
AnnaBridge 157:e7ca05fa8600 4648 #define SYSCFG_EXTICR2_EXTI5_PB (0x00000010U) /*!< PB[5] pin */
AnnaBridge 157:e7ca05fa8600 4649 #define SYSCFG_EXTICR2_EXTI5_PC (0x00000020U) /*!< PC[5] pin */
AnnaBridge 157:e7ca05fa8600 4650
AnnaBridge 157:e7ca05fa8600 4651 /**
AnnaBridge 157:e7ca05fa8600 4652 * @brief EXTI6 configuration
AnnaBridge 157:e7ca05fa8600 4653 */
AnnaBridge 157:e7ca05fa8600 4654 #define SYSCFG_EXTICR2_EXTI6_PA (0x00000000U) /*!< PA[6] pin */
AnnaBridge 157:e7ca05fa8600 4655 #define SYSCFG_EXTICR2_EXTI6_PB (0x00000100U) /*!< PB[6] pin */
AnnaBridge 157:e7ca05fa8600 4656 #define SYSCFG_EXTICR2_EXTI6_PC (0x00000200U) /*!< PC[6] pin */
AnnaBridge 157:e7ca05fa8600 4657
AnnaBridge 157:e7ca05fa8600 4658 /**
AnnaBridge 157:e7ca05fa8600 4659 * @brief EXTI7 configuration
AnnaBridge 157:e7ca05fa8600 4660 */
AnnaBridge 157:e7ca05fa8600 4661 #define SYSCFG_EXTICR2_EXTI7_PA (0x00000000U) /*!< PA[7] pin */
AnnaBridge 157:e7ca05fa8600 4662 #define SYSCFG_EXTICR2_EXTI7_PB (0x00001000U) /*!< PB[7] pin */
AnnaBridge 157:e7ca05fa8600 4663 #define SYSCFG_EXTICR2_EXTI7_PC (0x00002000U) /*!< PC[7] pin */
AnnaBridge 157:e7ca05fa8600 4664
AnnaBridge 157:e7ca05fa8600 4665 /***************** Bit definition for SYSCFG_EXTICR3 register *****************/
AnnaBridge 157:e7ca05fa8600 4666 #define SYSCFG_EXTICR3_EXTI8_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4667 #define SYSCFG_EXTICR3_EXTI8_Msk (0xFU << SYSCFG_EXTICR3_EXTI8_Pos) /*!< 0x0000000F */
AnnaBridge 157:e7ca05fa8600 4668 #define SYSCFG_EXTICR3_EXTI8 SYSCFG_EXTICR3_EXTI8_Msk /*!< EXTI 8 configuration */
AnnaBridge 157:e7ca05fa8600 4669 #define SYSCFG_EXTICR3_EXTI9_Pos (4U)
AnnaBridge 157:e7ca05fa8600 4670 #define SYSCFG_EXTICR3_EXTI9_Msk (0xFU << SYSCFG_EXTICR3_EXTI9_Pos) /*!< 0x000000F0 */
AnnaBridge 157:e7ca05fa8600 4671 #define SYSCFG_EXTICR3_EXTI9 SYSCFG_EXTICR3_EXTI9_Msk /*!< EXTI 9 configuration */
AnnaBridge 157:e7ca05fa8600 4672 #define SYSCFG_EXTICR3_EXTI10_Pos (8U)
AnnaBridge 157:e7ca05fa8600 4673 #define SYSCFG_EXTICR3_EXTI10_Msk (0xFU << SYSCFG_EXTICR3_EXTI10_Pos) /*!< 0x00000F00 */
AnnaBridge 157:e7ca05fa8600 4674 #define SYSCFG_EXTICR3_EXTI10 SYSCFG_EXTICR3_EXTI10_Msk /*!< EXTI 10 configuration */
AnnaBridge 157:e7ca05fa8600 4675 #define SYSCFG_EXTICR3_EXTI11_Pos (12U)
AnnaBridge 157:e7ca05fa8600 4676 #define SYSCFG_EXTICR3_EXTI11_Msk (0xFU << SYSCFG_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */
AnnaBridge 157:e7ca05fa8600 4677 #define SYSCFG_EXTICR3_EXTI11 SYSCFG_EXTICR3_EXTI11_Msk /*!< EXTI 11 configuration */
AnnaBridge 157:e7ca05fa8600 4678
AnnaBridge 157:e7ca05fa8600 4679 /**
AnnaBridge 157:e7ca05fa8600 4680 * @brief EXTI8 configuration
AnnaBridge 157:e7ca05fa8600 4681 */
AnnaBridge 157:e7ca05fa8600 4682 #define SYSCFG_EXTICR3_EXTI8_PA (0x00000000U) /*!< PA[8] pin */
AnnaBridge 157:e7ca05fa8600 4683 #define SYSCFG_EXTICR3_EXTI8_PB (0x00000001U) /*!< PB[8] pin */
AnnaBridge 157:e7ca05fa8600 4684 #define SYSCFG_EXTICR3_EXTI8_PC (0x00000002U) /*!< PC[8] pin */
AnnaBridge 157:e7ca05fa8600 4685
AnnaBridge 157:e7ca05fa8600 4686 /**
AnnaBridge 157:e7ca05fa8600 4687 * @brief EXTI9 configuration
AnnaBridge 157:e7ca05fa8600 4688 */
AnnaBridge 157:e7ca05fa8600 4689 #define SYSCFG_EXTICR3_EXTI9_PA (0x00000000U) /*!< PA[9] pin */
AnnaBridge 157:e7ca05fa8600 4690 #define SYSCFG_EXTICR3_EXTI9_PB (0x00000010U) /*!< PB[9] pin */
AnnaBridge 157:e7ca05fa8600 4691 #define SYSCFG_EXTICR3_EXTI9_PC (0x00000020U) /*!< PC[9] pin */
AnnaBridge 157:e7ca05fa8600 4692
AnnaBridge 157:e7ca05fa8600 4693 /**
AnnaBridge 157:e7ca05fa8600 4694 * @brief EXTI10 configuration
AnnaBridge 157:e7ca05fa8600 4695 */
AnnaBridge 157:e7ca05fa8600 4696 #define SYSCFG_EXTICR3_EXTI10_PA (0x00000000U) /*!< PA[10] pin */
AnnaBridge 157:e7ca05fa8600 4697 #define SYSCFG_EXTICR3_EXTI10_PB (0x00000100U) /*!< PB[10] pin */
AnnaBridge 157:e7ca05fa8600 4698 #define SYSCFG_EXTICR3_EXTI10_PC (0x00000200U) /*!< PC[10] pin */
AnnaBridge 157:e7ca05fa8600 4699
AnnaBridge 157:e7ca05fa8600 4700 /**
AnnaBridge 157:e7ca05fa8600 4701 * @brief EXTI11 configuration
AnnaBridge 157:e7ca05fa8600 4702 */
AnnaBridge 157:e7ca05fa8600 4703 #define SYSCFG_EXTICR3_EXTI11_PA (0x00000000U) /*!< PA[11] pin */
AnnaBridge 157:e7ca05fa8600 4704 #define SYSCFG_EXTICR3_EXTI11_PB (0x00001000U) /*!< PB[11] pin */
AnnaBridge 157:e7ca05fa8600 4705 #define SYSCFG_EXTICR3_EXTI11_PC (0x00002000U) /*!< PC[11] pin */
AnnaBridge 157:e7ca05fa8600 4706
AnnaBridge 157:e7ca05fa8600 4707 /***************** Bit definition for SYSCFG_EXTICR4 register *****************/
AnnaBridge 157:e7ca05fa8600 4708 #define SYSCFG_EXTICR4_EXTI12_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4709 #define SYSCFG_EXTICR4_EXTI12_Msk (0xFU << SYSCFG_EXTICR4_EXTI12_Pos) /*!< 0x0000000F */
AnnaBridge 157:e7ca05fa8600 4710 #define SYSCFG_EXTICR4_EXTI12 SYSCFG_EXTICR4_EXTI12_Msk /*!< EXTI 12 configuration */
AnnaBridge 157:e7ca05fa8600 4711 #define SYSCFG_EXTICR4_EXTI13_Pos (4U)
AnnaBridge 157:e7ca05fa8600 4712 #define SYSCFG_EXTICR4_EXTI13_Msk (0xFU << SYSCFG_EXTICR4_EXTI13_Pos) /*!< 0x000000F0 */
AnnaBridge 157:e7ca05fa8600 4713 #define SYSCFG_EXTICR4_EXTI13 SYSCFG_EXTICR4_EXTI13_Msk /*!< EXTI 13 configuration */
AnnaBridge 157:e7ca05fa8600 4714 #define SYSCFG_EXTICR4_EXTI14_Pos (8U)
AnnaBridge 157:e7ca05fa8600 4715 #define SYSCFG_EXTICR4_EXTI14_Msk (0xFU << SYSCFG_EXTICR4_EXTI14_Pos) /*!< 0x00000F00 */
AnnaBridge 157:e7ca05fa8600 4716 #define SYSCFG_EXTICR4_EXTI14 SYSCFG_EXTICR4_EXTI14_Msk /*!< EXTI 14 configuration */
AnnaBridge 157:e7ca05fa8600 4717 #define SYSCFG_EXTICR4_EXTI15_Pos (12U)
AnnaBridge 157:e7ca05fa8600 4718 #define SYSCFG_EXTICR4_EXTI15_Msk (0xFU << SYSCFG_EXTICR4_EXTI15_Pos) /*!< 0x0000F000 */
AnnaBridge 157:e7ca05fa8600 4719 #define SYSCFG_EXTICR4_EXTI15 SYSCFG_EXTICR4_EXTI15_Msk /*!< EXTI 15 configuration */
AnnaBridge 157:e7ca05fa8600 4720
AnnaBridge 157:e7ca05fa8600 4721 /**
AnnaBridge 157:e7ca05fa8600 4722 * @brief EXTI12 configuration
AnnaBridge 157:e7ca05fa8600 4723 */
AnnaBridge 157:e7ca05fa8600 4724 #define SYSCFG_EXTICR4_EXTI12_PA (0x00000000U) /*!< PA[12] pin */
AnnaBridge 157:e7ca05fa8600 4725 #define SYSCFG_EXTICR4_EXTI12_PB (0x00000001U) /*!< PB[12] pin */
AnnaBridge 157:e7ca05fa8600 4726 #define SYSCFG_EXTICR4_EXTI12_PC (0x00000002U) /*!< PC[12] pin */
AnnaBridge 157:e7ca05fa8600 4727
AnnaBridge 157:e7ca05fa8600 4728 /**
AnnaBridge 157:e7ca05fa8600 4729 * @brief EXTI13 configuration
AnnaBridge 157:e7ca05fa8600 4730 */
AnnaBridge 157:e7ca05fa8600 4731 #define SYSCFG_EXTICR4_EXTI13_PA (0x00000000U) /*!< PA[13] pin */
AnnaBridge 157:e7ca05fa8600 4732 #define SYSCFG_EXTICR4_EXTI13_PB (0x00000010U) /*!< PB[13] pin */
AnnaBridge 157:e7ca05fa8600 4733 #define SYSCFG_EXTICR4_EXTI13_PC (0x00000020U) /*!< PC[13] pin */
AnnaBridge 157:e7ca05fa8600 4734
AnnaBridge 157:e7ca05fa8600 4735 /**
AnnaBridge 157:e7ca05fa8600 4736 * @brief EXTI14 configuration
AnnaBridge 157:e7ca05fa8600 4737 */
AnnaBridge 157:e7ca05fa8600 4738 #define SYSCFG_EXTICR4_EXTI14_PA (0x00000000U) /*!< PA[14] pin */
AnnaBridge 157:e7ca05fa8600 4739 #define SYSCFG_EXTICR4_EXTI14_PB (0x00000100U) /*!< PB[14] pin */
AnnaBridge 157:e7ca05fa8600 4740 #define SYSCFG_EXTICR4_EXTI14_PC (0x00000200U) /*!< PC[14] pin */
AnnaBridge 157:e7ca05fa8600 4741
AnnaBridge 157:e7ca05fa8600 4742 /**
AnnaBridge 157:e7ca05fa8600 4743 * @brief EXTI15 configuration
AnnaBridge 157:e7ca05fa8600 4744 */
AnnaBridge 157:e7ca05fa8600 4745 #define SYSCFG_EXTICR4_EXTI15_PA (0x00000000U) /*!< PA[15] pin */
AnnaBridge 157:e7ca05fa8600 4746 #define SYSCFG_EXTICR4_EXTI15_PB (0x00001000U) /*!< PB[15] pin */
AnnaBridge 157:e7ca05fa8600 4747 #define SYSCFG_EXTICR4_EXTI15_PC (0x00002000U) /*!< PC[15] pin */
AnnaBridge 157:e7ca05fa8600 4748
AnnaBridge 157:e7ca05fa8600 4749
AnnaBridge 157:e7ca05fa8600 4750 /***************** Bit definition for SYSCFG_CFGR3 register ****************/
AnnaBridge 157:e7ca05fa8600 4751 #define SYSCFG_CFGR3_VREF_OUT_Pos (4U)
AnnaBridge 157:e7ca05fa8600 4752 #define SYSCFG_CFGR3_VREF_OUT_Msk (0x3U << SYSCFG_CFGR3_VREF_OUT_Pos) /*!< 0x00000030 */
AnnaBridge 157:e7ca05fa8600 4753 #define SYSCFG_CFGR3_VREF_OUT SYSCFG_CFGR3_VREF_OUT_Msk /*!< Verf_ADC connection bit */
AnnaBridge 157:e7ca05fa8600 4754 #define SYSCFG_CFGR3_VREF_OUT_0 (0x1U << SYSCFG_CFGR3_VREF_OUT_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 4755 #define SYSCFG_CFGR3_VREF_OUT_1 (0x2U << SYSCFG_CFGR3_VREF_OUT_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 4756 #define SYSCFG_CFGR3_ENBUF_VREFINT_ADC_Pos (8U)
AnnaBridge 157:e7ca05fa8600 4757 #define SYSCFG_CFGR3_ENBUF_VREFINT_ADC_Msk (0x1U << SYSCFG_CFGR3_ENBUF_VREFINT_ADC_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 4758 #define SYSCFG_CFGR3_ENBUF_VREFINT_ADC SYSCFG_CFGR3_ENBUF_VREFINT_ADC_Msk /*!< VREFINT reference for ADC enable bit */
AnnaBridge 157:e7ca05fa8600 4759 #define SYSCFG_CFGR3_ENBUF_SENSOR_ADC_Pos (9U)
AnnaBridge 157:e7ca05fa8600 4760 #define SYSCFG_CFGR3_ENBUF_SENSOR_ADC_Msk (0x1U << SYSCFG_CFGR3_ENBUF_SENSOR_ADC_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 4761 #define SYSCFG_CFGR3_ENBUF_SENSOR_ADC SYSCFG_CFGR3_ENBUF_SENSOR_ADC_Msk /*!< Sensor reference for ADC enable bit */
AnnaBridge 157:e7ca05fa8600 4762 #define SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP_Pos (12U)
AnnaBridge 157:e7ca05fa8600 4763 #define SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP_Msk (0x1U << SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 4764 #define SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP_Msk /*!< VREFINT reference for comparator 2 enable bit */
AnnaBridge 157:e7ca05fa8600 4765 #define SYSCFG_CFGR3_VREFINT_RDYF_Pos (30U)
AnnaBridge 157:e7ca05fa8600 4766 #define SYSCFG_CFGR3_VREFINT_RDYF_Msk (0x1U << SYSCFG_CFGR3_VREFINT_RDYF_Pos) /*!< 0x40000000 */
AnnaBridge 157:e7ca05fa8600 4767 #define SYSCFG_CFGR3_VREFINT_RDYF SYSCFG_CFGR3_VREFINT_RDYF_Msk /*!< VREFINT ready flag */
AnnaBridge 157:e7ca05fa8600 4768 #define SYSCFG_CFGR3_REF_LOCK_Pos (31U)
AnnaBridge 157:e7ca05fa8600 4769 #define SYSCFG_CFGR3_REF_LOCK_Msk (0x1U << SYSCFG_CFGR3_REF_LOCK_Pos) /*!< 0x80000000 */
AnnaBridge 157:e7ca05fa8600 4770 #define SYSCFG_CFGR3_REF_LOCK SYSCFG_CFGR3_REF_LOCK_Msk /*!< CFGR3 lock bit */
AnnaBridge 157:e7ca05fa8600 4771
AnnaBridge 157:e7ca05fa8600 4772 /* Legacy defines */
AnnaBridge 157:e7ca05fa8600 4773
AnnaBridge 157:e7ca05fa8600 4774 #define SYSCFG_CFGR3_ENBUF_BGAP_ADC SYSCFG_CFGR3_ENBUF_VREFINT_ADC
AnnaBridge 157:e7ca05fa8600 4775 #define SYSCFG_CFGR3_ENBUFLP_BGAP_COMP SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP
AnnaBridge 157:e7ca05fa8600 4776 #define SYSCFG_VREFINT_ADC_RDYF SYSCFG_CFGR3_VREFINT_RDYF
AnnaBridge 157:e7ca05fa8600 4777 #define SYSCFG_CFGR3_SENSOR_ADC_RDYF SYSCFG_CFGR3_VREFINT_RDYF
AnnaBridge 157:e7ca05fa8600 4778 #define SYSCFG_CFGR3_VREFINT_ADC_RDYF SYSCFG_CFGR3_VREFINT_RDYF
AnnaBridge 157:e7ca05fa8600 4779 #define SYSCFG_CFGR3_VREFINT_COMP_RDYF SYSCFG_CFGR3_VREFINT_RDYF
AnnaBridge 157:e7ca05fa8600 4780
AnnaBridge 157:e7ca05fa8600 4781 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 4782 /* */
AnnaBridge 157:e7ca05fa8600 4783 /* Timers (TIM) */
AnnaBridge 157:e7ca05fa8600 4784 /* */
AnnaBridge 157:e7ca05fa8600 4785 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 4786 /*
AnnaBridge 157:e7ca05fa8600 4787 * @brief Specific device feature definitions (not present on all devices in the STM32L0 family)
AnnaBridge 157:e7ca05fa8600 4788 */
AnnaBridge 157:e7ca05fa8600 4789 #if defined (STM32L071xx) || defined (STM32L072xx) || defined (STM32L073xx) \
AnnaBridge 157:e7ca05fa8600 4790 || defined (STM32L081xx) || defined (STM32L082xx) || defined (STM32L083xx)
AnnaBridge 157:e7ca05fa8600 4791 #define TIM_TIM2_REMAP_HSI_SUPPORT /*!<Support remap HSI on TIM2 */
AnnaBridge 157:e7ca05fa8600 4792 #define TIM_TIM2_REMAP_HSI48_SUPPORT /*!<Support remap HSI48 on TIM2 */
AnnaBridge 157:e7ca05fa8600 4793 #else
AnnaBridge 157:e7ca05fa8600 4794 #define TIM_TIM2_REMAP_HSI_SUPPORT /*!<Support remap HSI on TIM2 */
AnnaBridge 157:e7ca05fa8600 4795 #endif
AnnaBridge 157:e7ca05fa8600 4796
AnnaBridge 157:e7ca05fa8600 4797 /******************* Bit definition for TIM_CR1 register ********************/
AnnaBridge 157:e7ca05fa8600 4798 #define TIM_CR1_CEN_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4799 #define TIM_CR1_CEN_Msk (0x1U << TIM_CR1_CEN_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 4800 #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */
AnnaBridge 157:e7ca05fa8600 4801 #define TIM_CR1_UDIS_Pos (1U)
AnnaBridge 157:e7ca05fa8600 4802 #define TIM_CR1_UDIS_Msk (0x1U << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 4803 #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */
AnnaBridge 157:e7ca05fa8600 4804 #define TIM_CR1_URS_Pos (2U)
AnnaBridge 157:e7ca05fa8600 4805 #define TIM_CR1_URS_Msk (0x1U << TIM_CR1_URS_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 4806 #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */
AnnaBridge 157:e7ca05fa8600 4807 #define TIM_CR1_OPM_Pos (3U)
AnnaBridge 157:e7ca05fa8600 4808 #define TIM_CR1_OPM_Msk (0x1U << TIM_CR1_OPM_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 4809 #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */
AnnaBridge 157:e7ca05fa8600 4810 #define TIM_CR1_DIR_Pos (4U)
AnnaBridge 157:e7ca05fa8600 4811 #define TIM_CR1_DIR_Msk (0x1U << TIM_CR1_DIR_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 4812 #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */
AnnaBridge 157:e7ca05fa8600 4813
AnnaBridge 157:e7ca05fa8600 4814 #define TIM_CR1_CMS_Pos (5U)
AnnaBridge 157:e7ca05fa8600 4815 #define TIM_CR1_CMS_Msk (0x3U << TIM_CR1_CMS_Pos) /*!< 0x00000060 */
AnnaBridge 157:e7ca05fa8600 4816 #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */
AnnaBridge 157:e7ca05fa8600 4817 #define TIM_CR1_CMS_0 (0x1U << TIM_CR1_CMS_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 4818 #define TIM_CR1_CMS_1 (0x2U << TIM_CR1_CMS_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 4819
AnnaBridge 157:e7ca05fa8600 4820 #define TIM_CR1_ARPE_Pos (7U)
AnnaBridge 157:e7ca05fa8600 4821 #define TIM_CR1_ARPE_Msk (0x1U << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 4822 #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */
AnnaBridge 157:e7ca05fa8600 4823
AnnaBridge 157:e7ca05fa8600 4824 #define TIM_CR1_CKD_Pos (8U)
AnnaBridge 157:e7ca05fa8600 4825 #define TIM_CR1_CKD_Msk (0x3U << TIM_CR1_CKD_Pos) /*!< 0x00000300 */
AnnaBridge 157:e7ca05fa8600 4826 #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */
AnnaBridge 157:e7ca05fa8600 4827 #define TIM_CR1_CKD_0 (0x1U << TIM_CR1_CKD_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 4828 #define TIM_CR1_CKD_1 (0x2U << TIM_CR1_CKD_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 4829
AnnaBridge 157:e7ca05fa8600 4830 /******************* Bit definition for TIM_CR2 register ********************/
AnnaBridge 157:e7ca05fa8600 4831 #define TIM_CR2_CCDS_Pos (3U)
AnnaBridge 157:e7ca05fa8600 4832 #define TIM_CR2_CCDS_Msk (0x1U << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 4833 #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */
AnnaBridge 157:e7ca05fa8600 4834
AnnaBridge 157:e7ca05fa8600 4835 #define TIM_CR2_MMS_Pos (4U)
AnnaBridge 157:e7ca05fa8600 4836 #define TIM_CR2_MMS_Msk (0x7U << TIM_CR2_MMS_Pos) /*!< 0x00000070 */
AnnaBridge 157:e7ca05fa8600 4837 #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */
AnnaBridge 157:e7ca05fa8600 4838 #define TIM_CR2_MMS_0 (0x1U << TIM_CR2_MMS_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 4839 #define TIM_CR2_MMS_1 (0x2U << TIM_CR2_MMS_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 4840 #define TIM_CR2_MMS_2 (0x4U << TIM_CR2_MMS_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 4841
AnnaBridge 157:e7ca05fa8600 4842 #define TIM_CR2_TI1S_Pos (7U)
AnnaBridge 157:e7ca05fa8600 4843 #define TIM_CR2_TI1S_Msk (0x1U << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 4844 #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */
AnnaBridge 157:e7ca05fa8600 4845
AnnaBridge 157:e7ca05fa8600 4846 /******************* Bit definition for TIM_SMCR register *******************/
AnnaBridge 157:e7ca05fa8600 4847 #define TIM_SMCR_SMS_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4848 #define TIM_SMCR_SMS_Msk (0x7U << TIM_SMCR_SMS_Pos) /*!< 0x00000007 */
AnnaBridge 157:e7ca05fa8600 4849 #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */
AnnaBridge 157:e7ca05fa8600 4850 #define TIM_SMCR_SMS_0 (0x1U << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 4851 #define TIM_SMCR_SMS_1 (0x2U << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 4852 #define TIM_SMCR_SMS_2 (0x4U << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 4853
AnnaBridge 157:e7ca05fa8600 4854 #define TIM_SMCR_OCCS_Pos (3U)
AnnaBridge 157:e7ca05fa8600 4855 #define TIM_SMCR_OCCS_Msk (0x1U << TIM_SMCR_OCCS_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 4856 #define TIM_SMCR_OCCS TIM_SMCR_OCCS_Msk /*!< OCREF clear selection */
AnnaBridge 157:e7ca05fa8600 4857
AnnaBridge 157:e7ca05fa8600 4858 #define TIM_SMCR_TS_Pos (4U)
AnnaBridge 157:e7ca05fa8600 4859 #define TIM_SMCR_TS_Msk (0x7U << TIM_SMCR_TS_Pos) /*!< 0x00000070 */
AnnaBridge 157:e7ca05fa8600 4860 #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */
AnnaBridge 157:e7ca05fa8600 4861 #define TIM_SMCR_TS_0 (0x1U << TIM_SMCR_TS_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 4862 #define TIM_SMCR_TS_1 (0x2U << TIM_SMCR_TS_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 4863 #define TIM_SMCR_TS_2 (0x4U << TIM_SMCR_TS_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 4864
AnnaBridge 157:e7ca05fa8600 4865 #define TIM_SMCR_MSM_Pos (7U)
AnnaBridge 157:e7ca05fa8600 4866 #define TIM_SMCR_MSM_Msk (0x1U << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 4867 #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */
AnnaBridge 157:e7ca05fa8600 4868
AnnaBridge 157:e7ca05fa8600 4869 #define TIM_SMCR_ETF_Pos (8U)
AnnaBridge 157:e7ca05fa8600 4870 #define TIM_SMCR_ETF_Msk (0xFU << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */
AnnaBridge 157:e7ca05fa8600 4871 #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */
AnnaBridge 157:e7ca05fa8600 4872 #define TIM_SMCR_ETF_0 (0x1U << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 4873 #define TIM_SMCR_ETF_1 (0x2U << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 4874 #define TIM_SMCR_ETF_2 (0x4U << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 4875 #define TIM_SMCR_ETF_3 (0x8U << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 4876
AnnaBridge 157:e7ca05fa8600 4877 #define TIM_SMCR_ETPS_Pos (12U)
AnnaBridge 157:e7ca05fa8600 4878 #define TIM_SMCR_ETPS_Msk (0x3U << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */
AnnaBridge 157:e7ca05fa8600 4879 #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */
AnnaBridge 157:e7ca05fa8600 4880 #define TIM_SMCR_ETPS_0 (0x1U << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 4881 #define TIM_SMCR_ETPS_1 (0x2U << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 4882
AnnaBridge 157:e7ca05fa8600 4883 #define TIM_SMCR_ECE_Pos (14U)
AnnaBridge 157:e7ca05fa8600 4884 #define TIM_SMCR_ECE_Msk (0x1U << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 4885 #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */
AnnaBridge 157:e7ca05fa8600 4886 #define TIM_SMCR_ETP_Pos (15U)
AnnaBridge 157:e7ca05fa8600 4887 #define TIM_SMCR_ETP_Msk (0x1U << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 4888 #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */
AnnaBridge 157:e7ca05fa8600 4889
AnnaBridge 157:e7ca05fa8600 4890 /******************* Bit definition for TIM_DIER register *******************/
AnnaBridge 157:e7ca05fa8600 4891 #define TIM_DIER_UIE_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4892 #define TIM_DIER_UIE_Msk (0x1U << TIM_DIER_UIE_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 4893 #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */
AnnaBridge 157:e7ca05fa8600 4894 #define TIM_DIER_CC1IE_Pos (1U)
AnnaBridge 157:e7ca05fa8600 4895 #define TIM_DIER_CC1IE_Msk (0x1U << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 4896 #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */
AnnaBridge 157:e7ca05fa8600 4897 #define TIM_DIER_CC2IE_Pos (2U)
AnnaBridge 157:e7ca05fa8600 4898 #define TIM_DIER_CC2IE_Msk (0x1U << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 4899 #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */
AnnaBridge 157:e7ca05fa8600 4900 #define TIM_DIER_CC3IE_Pos (3U)
AnnaBridge 157:e7ca05fa8600 4901 #define TIM_DIER_CC3IE_Msk (0x1U << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 4902 #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */
AnnaBridge 157:e7ca05fa8600 4903 #define TIM_DIER_CC4IE_Pos (4U)
AnnaBridge 157:e7ca05fa8600 4904 #define TIM_DIER_CC4IE_Msk (0x1U << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 4905 #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */
AnnaBridge 157:e7ca05fa8600 4906 #define TIM_DIER_TIE_Pos (6U)
AnnaBridge 157:e7ca05fa8600 4907 #define TIM_DIER_TIE_Msk (0x1U << TIM_DIER_TIE_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 4908 #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */
AnnaBridge 157:e7ca05fa8600 4909 #define TIM_DIER_UDE_Pos (8U)
AnnaBridge 157:e7ca05fa8600 4910 #define TIM_DIER_UDE_Msk (0x1U << TIM_DIER_UDE_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 4911 #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */
AnnaBridge 157:e7ca05fa8600 4912 #define TIM_DIER_CC1DE_Pos (9U)
AnnaBridge 157:e7ca05fa8600 4913 #define TIM_DIER_CC1DE_Msk (0x1U << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 4914 #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */
AnnaBridge 157:e7ca05fa8600 4915 #define TIM_DIER_CC2DE_Pos (10U)
AnnaBridge 157:e7ca05fa8600 4916 #define TIM_DIER_CC2DE_Msk (0x1U << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 4917 #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */
AnnaBridge 157:e7ca05fa8600 4918 #define TIM_DIER_CC3DE_Pos (11U)
AnnaBridge 157:e7ca05fa8600 4919 #define TIM_DIER_CC3DE_Msk (0x1U << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 4920 #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */
AnnaBridge 157:e7ca05fa8600 4921 #define TIM_DIER_CC4DE_Pos (12U)
AnnaBridge 157:e7ca05fa8600 4922 #define TIM_DIER_CC4DE_Msk (0x1U << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 4923 #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */
AnnaBridge 157:e7ca05fa8600 4924 #define TIM_DIER_TDE_Pos (14U)
AnnaBridge 157:e7ca05fa8600 4925 #define TIM_DIER_TDE_Msk (0x1U << TIM_DIER_TDE_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 4926 #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */
AnnaBridge 157:e7ca05fa8600 4927
AnnaBridge 157:e7ca05fa8600 4928 /******************** Bit definition for TIM_SR register ********************/
AnnaBridge 157:e7ca05fa8600 4929 #define TIM_SR_UIF_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4930 #define TIM_SR_UIF_Msk (0x1U << TIM_SR_UIF_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 4931 #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */
AnnaBridge 157:e7ca05fa8600 4932 #define TIM_SR_CC1IF_Pos (1U)
AnnaBridge 157:e7ca05fa8600 4933 #define TIM_SR_CC1IF_Msk (0x1U << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 4934 #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */
AnnaBridge 157:e7ca05fa8600 4935 #define TIM_SR_CC2IF_Pos (2U)
AnnaBridge 157:e7ca05fa8600 4936 #define TIM_SR_CC2IF_Msk (0x1U << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 4937 #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */
AnnaBridge 157:e7ca05fa8600 4938 #define TIM_SR_CC3IF_Pos (3U)
AnnaBridge 157:e7ca05fa8600 4939 #define TIM_SR_CC3IF_Msk (0x1U << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 4940 #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */
AnnaBridge 157:e7ca05fa8600 4941 #define TIM_SR_CC4IF_Pos (4U)
AnnaBridge 157:e7ca05fa8600 4942 #define TIM_SR_CC4IF_Msk (0x1U << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 4943 #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */
AnnaBridge 157:e7ca05fa8600 4944 #define TIM_SR_TIF_Pos (6U)
AnnaBridge 157:e7ca05fa8600 4945 #define TIM_SR_TIF_Msk (0x1U << TIM_SR_TIF_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 4946 #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */
AnnaBridge 157:e7ca05fa8600 4947 #define TIM_SR_CC1OF_Pos (9U)
AnnaBridge 157:e7ca05fa8600 4948 #define TIM_SR_CC1OF_Msk (0x1U << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 4949 #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */
AnnaBridge 157:e7ca05fa8600 4950 #define TIM_SR_CC2OF_Pos (10U)
AnnaBridge 157:e7ca05fa8600 4951 #define TIM_SR_CC2OF_Msk (0x1U << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 4952 #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */
AnnaBridge 157:e7ca05fa8600 4953 #define TIM_SR_CC3OF_Pos (11U)
AnnaBridge 157:e7ca05fa8600 4954 #define TIM_SR_CC3OF_Msk (0x1U << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 4955 #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */
AnnaBridge 157:e7ca05fa8600 4956 #define TIM_SR_CC4OF_Pos (12U)
AnnaBridge 157:e7ca05fa8600 4957 #define TIM_SR_CC4OF_Msk (0x1U << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 4958 #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */
AnnaBridge 157:e7ca05fa8600 4959
AnnaBridge 157:e7ca05fa8600 4960 /******************* Bit definition for TIM_EGR register ********************/
AnnaBridge 157:e7ca05fa8600 4961 #define TIM_EGR_UG_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4962 #define TIM_EGR_UG_Msk (0x1U << TIM_EGR_UG_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 4963 #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */
AnnaBridge 157:e7ca05fa8600 4964 #define TIM_EGR_CC1G_Pos (1U)
AnnaBridge 157:e7ca05fa8600 4965 #define TIM_EGR_CC1G_Msk (0x1U << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 4966 #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */
AnnaBridge 157:e7ca05fa8600 4967 #define TIM_EGR_CC2G_Pos (2U)
AnnaBridge 157:e7ca05fa8600 4968 #define TIM_EGR_CC2G_Msk (0x1U << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 4969 #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */
AnnaBridge 157:e7ca05fa8600 4970 #define TIM_EGR_CC3G_Pos (3U)
AnnaBridge 157:e7ca05fa8600 4971 #define TIM_EGR_CC3G_Msk (0x1U << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 4972 #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */
AnnaBridge 157:e7ca05fa8600 4973 #define TIM_EGR_CC4G_Pos (4U)
AnnaBridge 157:e7ca05fa8600 4974 #define TIM_EGR_CC4G_Msk (0x1U << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 4975 #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */
AnnaBridge 157:e7ca05fa8600 4976 #define TIM_EGR_TG_Pos (6U)
AnnaBridge 157:e7ca05fa8600 4977 #define TIM_EGR_TG_Msk (0x1U << TIM_EGR_TG_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 4978 #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */
AnnaBridge 157:e7ca05fa8600 4979
AnnaBridge 157:e7ca05fa8600 4980 /****************** Bit definition for TIM_CCMR1 register *******************/
AnnaBridge 157:e7ca05fa8600 4981 #define TIM_CCMR1_CC1S_Pos (0U)
AnnaBridge 157:e7ca05fa8600 4982 #define TIM_CCMR1_CC1S_Msk (0x3U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */
AnnaBridge 157:e7ca05fa8600 4983 #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
AnnaBridge 157:e7ca05fa8600 4984 #define TIM_CCMR1_CC1S_0 (0x1U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 4985 #define TIM_CCMR1_CC1S_1 (0x2U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 4986
AnnaBridge 157:e7ca05fa8600 4987 #define TIM_CCMR1_OC1FE_Pos (2U)
AnnaBridge 157:e7ca05fa8600 4988 #define TIM_CCMR1_OC1FE_Msk (0x1U << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 4989 #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */
AnnaBridge 157:e7ca05fa8600 4990 #define TIM_CCMR1_OC1PE_Pos (3U)
AnnaBridge 157:e7ca05fa8600 4991 #define TIM_CCMR1_OC1PE_Msk (0x1U << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 4992 #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */
AnnaBridge 157:e7ca05fa8600 4993
AnnaBridge 157:e7ca05fa8600 4994 #define TIM_CCMR1_OC1M_Pos (4U)
AnnaBridge 157:e7ca05fa8600 4995 #define TIM_CCMR1_OC1M_Msk (0x7U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000070 */
AnnaBridge 157:e7ca05fa8600 4996 #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
AnnaBridge 157:e7ca05fa8600 4997 #define TIM_CCMR1_OC1M_0 (0x1U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 4998 #define TIM_CCMR1_OC1M_1 (0x2U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 4999 #define TIM_CCMR1_OC1M_2 (0x4U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 5000
AnnaBridge 157:e7ca05fa8600 5001 #define TIM_CCMR1_OC1CE_Pos (7U)
AnnaBridge 157:e7ca05fa8600 5002 #define TIM_CCMR1_OC1CE_Msk (0x1U << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 5003 #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1Clear Enable */
AnnaBridge 157:e7ca05fa8600 5004
AnnaBridge 157:e7ca05fa8600 5005 #define TIM_CCMR1_CC2S_Pos (8U)
AnnaBridge 157:e7ca05fa8600 5006 #define TIM_CCMR1_CC2S_Msk (0x3U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */
AnnaBridge 157:e7ca05fa8600 5007 #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
AnnaBridge 157:e7ca05fa8600 5008 #define TIM_CCMR1_CC2S_0 (0x1U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 5009 #define TIM_CCMR1_CC2S_1 (0x2U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 5010
AnnaBridge 157:e7ca05fa8600 5011 #define TIM_CCMR1_OC2FE_Pos (10U)
AnnaBridge 157:e7ca05fa8600 5012 #define TIM_CCMR1_OC2FE_Msk (0x1U << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 5013 #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */
AnnaBridge 157:e7ca05fa8600 5014 #define TIM_CCMR1_OC2PE_Pos (11U)
AnnaBridge 157:e7ca05fa8600 5015 #define TIM_CCMR1_OC2PE_Msk (0x1U << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 5016 #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */
AnnaBridge 157:e7ca05fa8600 5017
AnnaBridge 157:e7ca05fa8600 5018 #define TIM_CCMR1_OC2M_Pos (12U)
AnnaBridge 157:e7ca05fa8600 5019 #define TIM_CCMR1_OC2M_Msk (0x7U << TIM_CCMR1_OC2M_Pos) /*!< 0x00007000 */
AnnaBridge 157:e7ca05fa8600 5020 #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
AnnaBridge 157:e7ca05fa8600 5021 #define TIM_CCMR1_OC2M_0 (0x1U << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 5022 #define TIM_CCMR1_OC2M_1 (0x2U << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 5023 #define TIM_CCMR1_OC2M_2 (0x4U << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 5024
AnnaBridge 157:e7ca05fa8600 5025 #define TIM_CCMR1_OC2CE_Pos (15U)
AnnaBridge 157:e7ca05fa8600 5026 #define TIM_CCMR1_OC2CE_Msk (0x1U << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 5027 #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */
AnnaBridge 157:e7ca05fa8600 5028
AnnaBridge 157:e7ca05fa8600 5029 /*----------------------------------------------------------------------------*/
AnnaBridge 157:e7ca05fa8600 5030
AnnaBridge 157:e7ca05fa8600 5031 #define TIM_CCMR1_IC1PSC_Pos (2U)
AnnaBridge 157:e7ca05fa8600 5032 #define TIM_CCMR1_IC1PSC_Msk (0x3U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */
AnnaBridge 157:e7ca05fa8600 5033 #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
AnnaBridge 157:e7ca05fa8600 5034 #define TIM_CCMR1_IC1PSC_0 (0x1U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 5035 #define TIM_CCMR1_IC1PSC_1 (0x2U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 5036
AnnaBridge 157:e7ca05fa8600 5037 #define TIM_CCMR1_IC1F_Pos (4U)
AnnaBridge 157:e7ca05fa8600 5038 #define TIM_CCMR1_IC1F_Msk (0xFU << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */
AnnaBridge 157:e7ca05fa8600 5039 #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
AnnaBridge 157:e7ca05fa8600 5040 #define TIM_CCMR1_IC1F_0 (0x1U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 5041 #define TIM_CCMR1_IC1F_1 (0x2U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 5042 #define TIM_CCMR1_IC1F_2 (0x4U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 5043 #define TIM_CCMR1_IC1F_3 (0x8U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 5044
AnnaBridge 157:e7ca05fa8600 5045 #define TIM_CCMR1_IC2PSC_Pos (10U)
AnnaBridge 157:e7ca05fa8600 5046 #define TIM_CCMR1_IC2PSC_Msk (0x3U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */
AnnaBridge 157:e7ca05fa8600 5047 #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
AnnaBridge 157:e7ca05fa8600 5048 #define TIM_CCMR1_IC2PSC_0 (0x1U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 5049 #define TIM_CCMR1_IC2PSC_1 (0x2U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 5050
AnnaBridge 157:e7ca05fa8600 5051 #define TIM_CCMR1_IC2F_Pos (12U)
AnnaBridge 157:e7ca05fa8600 5052 #define TIM_CCMR1_IC2F_Msk (0xFU << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */
AnnaBridge 157:e7ca05fa8600 5053 #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
AnnaBridge 157:e7ca05fa8600 5054 #define TIM_CCMR1_IC2F_0 (0x1U << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 5055 #define TIM_CCMR1_IC2F_1 (0x2U << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 5056 #define TIM_CCMR1_IC2F_2 (0x4U << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 5057 #define TIM_CCMR1_IC2F_3 (0x8U << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 5058
AnnaBridge 157:e7ca05fa8600 5059 /****************** Bit definition for TIM_CCMR2 register *******************/
AnnaBridge 157:e7ca05fa8600 5060 #define TIM_CCMR2_CC3S_Pos (0U)
AnnaBridge 157:e7ca05fa8600 5061 #define TIM_CCMR2_CC3S_Msk (0x3U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */
AnnaBridge 157:e7ca05fa8600 5062 #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
AnnaBridge 157:e7ca05fa8600 5063 #define TIM_CCMR2_CC3S_0 (0x1U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 5064 #define TIM_CCMR2_CC3S_1 (0x2U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 5065
AnnaBridge 157:e7ca05fa8600 5066 #define TIM_CCMR2_OC3FE_Pos (2U)
AnnaBridge 157:e7ca05fa8600 5067 #define TIM_CCMR2_OC3FE_Msk (0x1U << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 5068 #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */
AnnaBridge 157:e7ca05fa8600 5069 #define TIM_CCMR2_OC3PE_Pos (3U)
AnnaBridge 157:e7ca05fa8600 5070 #define TIM_CCMR2_OC3PE_Msk (0x1U << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 5071 #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */
AnnaBridge 157:e7ca05fa8600 5072
AnnaBridge 157:e7ca05fa8600 5073 #define TIM_CCMR2_OC3M_Pos (4U)
AnnaBridge 157:e7ca05fa8600 5074 #define TIM_CCMR2_OC3M_Msk (0x7U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000070 */
AnnaBridge 157:e7ca05fa8600 5075 #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
AnnaBridge 157:e7ca05fa8600 5076 #define TIM_CCMR2_OC3M_0 (0x1U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 5077 #define TIM_CCMR2_OC3M_1 (0x2U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 5078 #define TIM_CCMR2_OC3M_2 (0x4U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 5079
AnnaBridge 157:e7ca05fa8600 5080 #define TIM_CCMR2_OC3CE_Pos (7U)
AnnaBridge 157:e7ca05fa8600 5081 #define TIM_CCMR2_OC3CE_Msk (0x1U << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 5082 #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */
AnnaBridge 157:e7ca05fa8600 5083
AnnaBridge 157:e7ca05fa8600 5084 #define TIM_CCMR2_CC4S_Pos (8U)
AnnaBridge 157:e7ca05fa8600 5085 #define TIM_CCMR2_CC4S_Msk (0x3U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */
AnnaBridge 157:e7ca05fa8600 5086 #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
AnnaBridge 157:e7ca05fa8600 5087 #define TIM_CCMR2_CC4S_0 (0x1U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 5088 #define TIM_CCMR2_CC4S_1 (0x2U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 5089
AnnaBridge 157:e7ca05fa8600 5090 #define TIM_CCMR2_OC4FE_Pos (10U)
AnnaBridge 157:e7ca05fa8600 5091 #define TIM_CCMR2_OC4FE_Msk (0x1U << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 5092 #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */
AnnaBridge 157:e7ca05fa8600 5093 #define TIM_CCMR2_OC4PE_Pos (11U)
AnnaBridge 157:e7ca05fa8600 5094 #define TIM_CCMR2_OC4PE_Msk (0x1U << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 5095 #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */
AnnaBridge 157:e7ca05fa8600 5096
AnnaBridge 157:e7ca05fa8600 5097 #define TIM_CCMR2_OC4M_Pos (12U)
AnnaBridge 157:e7ca05fa8600 5098 #define TIM_CCMR2_OC4M_Msk (0x7U << TIM_CCMR2_OC4M_Pos) /*!< 0x00007000 */
AnnaBridge 157:e7ca05fa8600 5099 #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
AnnaBridge 157:e7ca05fa8600 5100 #define TIM_CCMR2_OC4M_0 (0x1U << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 5101 #define TIM_CCMR2_OC4M_1 (0x2U << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 5102 #define TIM_CCMR2_OC4M_2 (0x4U << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 5103
AnnaBridge 157:e7ca05fa8600 5104 #define TIM_CCMR2_OC4CE_Pos (15U)
AnnaBridge 157:e7ca05fa8600 5105 #define TIM_CCMR2_OC4CE_Msk (0x1U << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 5106 #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */
AnnaBridge 157:e7ca05fa8600 5107
AnnaBridge 157:e7ca05fa8600 5108 /*----------------------------------------------------------------------------*/
AnnaBridge 157:e7ca05fa8600 5109
AnnaBridge 157:e7ca05fa8600 5110 #define TIM_CCMR2_IC3PSC_Pos (2U)
AnnaBridge 157:e7ca05fa8600 5111 #define TIM_CCMR2_IC3PSC_Msk (0x3U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */
AnnaBridge 157:e7ca05fa8600 5112 #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
AnnaBridge 157:e7ca05fa8600 5113 #define TIM_CCMR2_IC3PSC_0 (0x1U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 5114 #define TIM_CCMR2_IC3PSC_1 (0x2U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 5115
AnnaBridge 157:e7ca05fa8600 5116 #define TIM_CCMR2_IC3F_Pos (4U)
AnnaBridge 157:e7ca05fa8600 5117 #define TIM_CCMR2_IC3F_Msk (0xFU << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */
AnnaBridge 157:e7ca05fa8600 5118 #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
AnnaBridge 157:e7ca05fa8600 5119 #define TIM_CCMR2_IC3F_0 (0x1U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 5120 #define TIM_CCMR2_IC3F_1 (0x2U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 5121 #define TIM_CCMR2_IC3F_2 (0x4U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 5122 #define TIM_CCMR2_IC3F_3 (0x8U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 5123
AnnaBridge 157:e7ca05fa8600 5124 #define TIM_CCMR2_IC4PSC_Pos (10U)
AnnaBridge 157:e7ca05fa8600 5125 #define TIM_CCMR2_IC4PSC_Msk (0x3U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */
AnnaBridge 157:e7ca05fa8600 5126 #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
AnnaBridge 157:e7ca05fa8600 5127 #define TIM_CCMR2_IC4PSC_0 (0x1U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 5128 #define TIM_CCMR2_IC4PSC_1 (0x2U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 5129
AnnaBridge 157:e7ca05fa8600 5130 #define TIM_CCMR2_IC4F_Pos (12U)
AnnaBridge 157:e7ca05fa8600 5131 #define TIM_CCMR2_IC4F_Msk (0xFU << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */
AnnaBridge 157:e7ca05fa8600 5132 #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
AnnaBridge 157:e7ca05fa8600 5133 #define TIM_CCMR2_IC4F_0 (0x1U << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 5134 #define TIM_CCMR2_IC4F_1 (0x2U << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 5135 #define TIM_CCMR2_IC4F_2 (0x4U << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 5136 #define TIM_CCMR2_IC4F_3 (0x8U << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 5137
AnnaBridge 157:e7ca05fa8600 5138 /******************* Bit definition for TIM_CCER register *******************/
AnnaBridge 157:e7ca05fa8600 5139 #define TIM_CCER_CC1E_Pos (0U)
AnnaBridge 157:e7ca05fa8600 5140 #define TIM_CCER_CC1E_Msk (0x1U << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 5141 #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */
AnnaBridge 157:e7ca05fa8600 5142 #define TIM_CCER_CC1P_Pos (1U)
AnnaBridge 157:e7ca05fa8600 5143 #define TIM_CCER_CC1P_Msk (0x1U << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 5144 #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */
AnnaBridge 157:e7ca05fa8600 5145 #define TIM_CCER_CC1NP_Pos (3U)
AnnaBridge 157:e7ca05fa8600 5146 #define TIM_CCER_CC1NP_Msk (0x1U << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 5147 #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */
AnnaBridge 157:e7ca05fa8600 5148 #define TIM_CCER_CC2E_Pos (4U)
AnnaBridge 157:e7ca05fa8600 5149 #define TIM_CCER_CC2E_Msk (0x1U << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 5150 #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */
AnnaBridge 157:e7ca05fa8600 5151 #define TIM_CCER_CC2P_Pos (5U)
AnnaBridge 157:e7ca05fa8600 5152 #define TIM_CCER_CC2P_Msk (0x1U << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 5153 #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */
AnnaBridge 157:e7ca05fa8600 5154 #define TIM_CCER_CC2NP_Pos (7U)
AnnaBridge 157:e7ca05fa8600 5155 #define TIM_CCER_CC2NP_Msk (0x1U << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 5156 #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */
AnnaBridge 157:e7ca05fa8600 5157 #define TIM_CCER_CC3E_Pos (8U)
AnnaBridge 157:e7ca05fa8600 5158 #define TIM_CCER_CC3E_Msk (0x1U << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 5159 #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */
AnnaBridge 157:e7ca05fa8600 5160 #define TIM_CCER_CC3P_Pos (9U)
AnnaBridge 157:e7ca05fa8600 5161 #define TIM_CCER_CC3P_Msk (0x1U << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 5162 #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */
AnnaBridge 157:e7ca05fa8600 5163 #define TIM_CCER_CC3NP_Pos (11U)
AnnaBridge 157:e7ca05fa8600 5164 #define TIM_CCER_CC3NP_Msk (0x1U << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 5165 #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */
AnnaBridge 157:e7ca05fa8600 5166 #define TIM_CCER_CC4E_Pos (12U)
AnnaBridge 157:e7ca05fa8600 5167 #define TIM_CCER_CC4E_Msk (0x1U << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 5168 #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */
AnnaBridge 157:e7ca05fa8600 5169 #define TIM_CCER_CC4P_Pos (13U)
AnnaBridge 157:e7ca05fa8600 5170 #define TIM_CCER_CC4P_Msk (0x1U << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 5171 #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */
AnnaBridge 157:e7ca05fa8600 5172 #define TIM_CCER_CC4NP_Pos (15U)
AnnaBridge 157:e7ca05fa8600 5173 #define TIM_CCER_CC4NP_Msk (0x1U << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 5174 #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */
AnnaBridge 157:e7ca05fa8600 5175
AnnaBridge 157:e7ca05fa8600 5176 /******************* Bit definition for TIM_CNT register ********************/
AnnaBridge 157:e7ca05fa8600 5177 #define TIM_CNT_CNT_Pos (0U)
AnnaBridge 157:e7ca05fa8600 5178 #define TIM_CNT_CNT_Msk (0xFFFFU << TIM_CNT_CNT_Pos) /*!< 0x0000FFFF */
AnnaBridge 157:e7ca05fa8600 5179 #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */
AnnaBridge 157:e7ca05fa8600 5180
AnnaBridge 157:e7ca05fa8600 5181 /******************* Bit definition for TIM_PSC register ********************/
AnnaBridge 157:e7ca05fa8600 5182 #define TIM_PSC_PSC_Pos (0U)
AnnaBridge 157:e7ca05fa8600 5183 #define TIM_PSC_PSC_Msk (0xFFFFU << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */
AnnaBridge 157:e7ca05fa8600 5184 #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */
AnnaBridge 157:e7ca05fa8600 5185
AnnaBridge 157:e7ca05fa8600 5186 /******************* Bit definition for TIM_ARR register ********************/
AnnaBridge 157:e7ca05fa8600 5187 #define TIM_ARR_ARR_Pos (0U)
AnnaBridge 157:e7ca05fa8600 5188 #define TIM_ARR_ARR_Msk (0xFFFFU << TIM_ARR_ARR_Pos) /*!< 0x0000FFFF */
AnnaBridge 157:e7ca05fa8600 5189 #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<actual auto-reload Value */
AnnaBridge 157:e7ca05fa8600 5190
AnnaBridge 157:e7ca05fa8600 5191 /******************* Bit definition for TIM_CCR1 register *******************/
AnnaBridge 157:e7ca05fa8600 5192 #define TIM_CCR1_CCR1_Pos (0U)
AnnaBridge 157:e7ca05fa8600 5193 #define TIM_CCR1_CCR1_Msk (0xFFFFU << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */
AnnaBridge 157:e7ca05fa8600 5194 #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */
AnnaBridge 157:e7ca05fa8600 5195
AnnaBridge 157:e7ca05fa8600 5196 /******************* Bit definition for TIM_CCR2 register *******************/
AnnaBridge 157:e7ca05fa8600 5197 #define TIM_CCR2_CCR2_Pos (0U)
AnnaBridge 157:e7ca05fa8600 5198 #define TIM_CCR2_CCR2_Msk (0xFFFFU << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */
AnnaBridge 157:e7ca05fa8600 5199 #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */
AnnaBridge 157:e7ca05fa8600 5200
AnnaBridge 157:e7ca05fa8600 5201 /******************* Bit definition for TIM_CCR3 register *******************/
AnnaBridge 157:e7ca05fa8600 5202 #define TIM_CCR3_CCR3_Pos (0U)
AnnaBridge 157:e7ca05fa8600 5203 #define TIM_CCR3_CCR3_Msk (0xFFFFU << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */
AnnaBridge 157:e7ca05fa8600 5204 #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */
AnnaBridge 157:e7ca05fa8600 5205
AnnaBridge 157:e7ca05fa8600 5206 /******************* Bit definition for TIM_CCR4 register *******************/
AnnaBridge 157:e7ca05fa8600 5207 #define TIM_CCR4_CCR4_Pos (0U)
AnnaBridge 157:e7ca05fa8600 5208 #define TIM_CCR4_CCR4_Msk (0xFFFFU << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */
AnnaBridge 157:e7ca05fa8600 5209 #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */
AnnaBridge 157:e7ca05fa8600 5210
AnnaBridge 157:e7ca05fa8600 5211 /******************* Bit definition for TIM_DCR register ********************/
AnnaBridge 157:e7ca05fa8600 5212 #define TIM_DCR_DBA_Pos (0U)
AnnaBridge 157:e7ca05fa8600 5213 #define TIM_DCR_DBA_Msk (0x1FU << TIM_DCR_DBA_Pos) /*!< 0x0000001F */
AnnaBridge 157:e7ca05fa8600 5214 #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */
AnnaBridge 157:e7ca05fa8600 5215 #define TIM_DCR_DBA_0 (0x01U << TIM_DCR_DBA_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 5216 #define TIM_DCR_DBA_1 (0x02U << TIM_DCR_DBA_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 5217 #define TIM_DCR_DBA_2 (0x04U << TIM_DCR_DBA_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 5218 #define TIM_DCR_DBA_3 (0x08U << TIM_DCR_DBA_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 5219 #define TIM_DCR_DBA_4 (0x10U << TIM_DCR_DBA_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 5220
AnnaBridge 157:e7ca05fa8600 5221 #define TIM_DCR_DBL_Pos (8U)
AnnaBridge 157:e7ca05fa8600 5222 #define TIM_DCR_DBL_Msk (0x1FU << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */
AnnaBridge 157:e7ca05fa8600 5223 #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */
AnnaBridge 157:e7ca05fa8600 5224 #define TIM_DCR_DBL_0 (0x01U << TIM_DCR_DBL_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 5225 #define TIM_DCR_DBL_1 (0x02U << TIM_DCR_DBL_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 5226 #define TIM_DCR_DBL_2 (0x04U << TIM_DCR_DBL_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 5227 #define TIM_DCR_DBL_3 (0x08U << TIM_DCR_DBL_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 5228 #define TIM_DCR_DBL_4 (0x10U << TIM_DCR_DBL_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 5229
AnnaBridge 157:e7ca05fa8600 5230 /******************* Bit definition for TIM_DMAR register *******************/
AnnaBridge 157:e7ca05fa8600 5231 #define TIM_DMAR_DMAB_Pos (0U)
AnnaBridge 157:e7ca05fa8600 5232 #define TIM_DMAR_DMAB_Msk (0xFFFFU << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */
AnnaBridge 157:e7ca05fa8600 5233 #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */
AnnaBridge 157:e7ca05fa8600 5234
AnnaBridge 157:e7ca05fa8600 5235 /******************* Bit definition for TIM_OR register *********************/
AnnaBridge 157:e7ca05fa8600 5236 #define TIM2_OR_ETR_RMP_Pos (0U)
AnnaBridge 157:e7ca05fa8600 5237 #define TIM2_OR_ETR_RMP_Msk (0x7U << TIM2_OR_ETR_RMP_Pos) /*!< 0x00000007 */
AnnaBridge 157:e7ca05fa8600 5238 #define TIM2_OR_ETR_RMP TIM2_OR_ETR_RMP_Msk /*!<ETR_RMP[1:0] bits (TIM2 ETR remap) */
AnnaBridge 157:e7ca05fa8600 5239 #define TIM2_OR_ETR_RMP_0 (0x1U << TIM2_OR_ETR_RMP_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 5240 #define TIM2_OR_ETR_RMP_1 (0x2U << TIM2_OR_ETR_RMP_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 5241 #define TIM2_OR_ETR_RMP_2 (0x4U << TIM2_OR_ETR_RMP_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 5242 #define TIM2_OR_TI4_RMP_Pos (3U)
AnnaBridge 157:e7ca05fa8600 5243 #define TIM2_OR_TI4_RMP_Msk (0x3U << TIM2_OR_TI4_RMP_Pos) /*!< 0x00000018 */
AnnaBridge 157:e7ca05fa8600 5244 #define TIM2_OR_TI4_RMP TIM2_OR_TI4_RMP_Msk /*!<TI4_RMP[1:0] bits (TIM2 Input 4 remap) */
AnnaBridge 157:e7ca05fa8600 5245 #define TIM2_OR_TI4_RMP_0 (0x1U << TIM2_OR_TI4_RMP_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 5246 #define TIM2_OR_TI4_RMP_1 (0x2U << TIM2_OR_TI4_RMP_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 5247
AnnaBridge 157:e7ca05fa8600 5248 #define TIM21_OR_ETR_RMP_Pos (0U)
AnnaBridge 157:e7ca05fa8600 5249 #define TIM21_OR_ETR_RMP_Msk (0x3U << TIM21_OR_ETR_RMP_Pos) /*!< 0x00000003 */
AnnaBridge 157:e7ca05fa8600 5250 #define TIM21_OR_ETR_RMP TIM21_OR_ETR_RMP_Msk /*!<ETR_RMP[1:0] bits (TIM21 ETR remap) */
AnnaBridge 157:e7ca05fa8600 5251 #define TIM21_OR_ETR_RMP_0 (0x1U << TIM21_OR_ETR_RMP_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 5252 #define TIM21_OR_ETR_RMP_1 (0x2U << TIM21_OR_ETR_RMP_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 5253 #define TIM21_OR_TI1_RMP_Pos (2U)
AnnaBridge 157:e7ca05fa8600 5254 #define TIM21_OR_TI1_RMP_Msk (0x7U << TIM21_OR_TI1_RMP_Pos) /*!< 0x0000001C */
AnnaBridge 157:e7ca05fa8600 5255 #define TIM21_OR_TI1_RMP TIM21_OR_TI1_RMP_Msk /*!<TI1_RMP[2:0] bits (TIM21 Input 1 remap) */
AnnaBridge 157:e7ca05fa8600 5256 #define TIM21_OR_TI1_RMP_0 (0x1U << TIM21_OR_TI1_RMP_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 5257 #define TIM21_OR_TI1_RMP_1 (0x2U << TIM21_OR_TI1_RMP_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 5258 #define TIM21_OR_TI1_RMP_2 (0x4U << TIM21_OR_TI1_RMP_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 5259 #define TIM21_OR_TI2_RMP_Pos (5U)
AnnaBridge 157:e7ca05fa8600 5260 #define TIM21_OR_TI2_RMP_Msk (0x1U << TIM21_OR_TI2_RMP_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 5261 #define TIM21_OR_TI2_RMP TIM21_OR_TI2_RMP_Msk /*!<TI2_RMP bit (TIM21 Input 2 remap) */
AnnaBridge 157:e7ca05fa8600 5262
AnnaBridge 157:e7ca05fa8600 5263
AnnaBridge 157:e7ca05fa8600 5264 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 5265 /* */
AnnaBridge 157:e7ca05fa8600 5266 /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */
AnnaBridge 157:e7ca05fa8600 5267 /* */
AnnaBridge 157:e7ca05fa8600 5268 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 5269
AnnaBridge 157:e7ca05fa8600 5270 /*
AnnaBridge 157:e7ca05fa8600 5271 * @brief Specific device feature definitions (not present on all devices in the STM32L0 family)
AnnaBridge 157:e7ca05fa8600 5272 */
AnnaBridge 157:e7ca05fa8600 5273 #define USART_TCBGT_SUPPORT /*!< Transmission completed before guard time interrupt support */
AnnaBridge 157:e7ca05fa8600 5274
AnnaBridge 157:e7ca05fa8600 5275 /****************** Bit definition for USART_CR1 register *******************/
AnnaBridge 157:e7ca05fa8600 5276 #define USART_CR1_UE_Pos (0U)
AnnaBridge 157:e7ca05fa8600 5277 #define USART_CR1_UE_Msk (0x1U << USART_CR1_UE_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 5278 #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */
AnnaBridge 157:e7ca05fa8600 5279 #define USART_CR1_UESM_Pos (1U)
AnnaBridge 157:e7ca05fa8600 5280 #define USART_CR1_UESM_Msk (0x1U << USART_CR1_UESM_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 5281 #define USART_CR1_UESM USART_CR1_UESM_Msk /*!< USART Enable in STOP Mode */
AnnaBridge 157:e7ca05fa8600 5282 #define USART_CR1_RE_Pos (2U)
AnnaBridge 157:e7ca05fa8600 5283 #define USART_CR1_RE_Msk (0x1U << USART_CR1_RE_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 5284 #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */
AnnaBridge 157:e7ca05fa8600 5285 #define USART_CR1_TE_Pos (3U)
AnnaBridge 157:e7ca05fa8600 5286 #define USART_CR1_TE_Msk (0x1U << USART_CR1_TE_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 5287 #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */
AnnaBridge 157:e7ca05fa8600 5288 #define USART_CR1_IDLEIE_Pos (4U)
AnnaBridge 157:e7ca05fa8600 5289 #define USART_CR1_IDLEIE_Msk (0x1U << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 5290 #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */
AnnaBridge 157:e7ca05fa8600 5291 #define USART_CR1_RXNEIE_Pos (5U)
AnnaBridge 157:e7ca05fa8600 5292 #define USART_CR1_RXNEIE_Msk (0x1U << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 5293 #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */
AnnaBridge 157:e7ca05fa8600 5294 #define USART_CR1_TCIE_Pos (6U)
AnnaBridge 157:e7ca05fa8600 5295 #define USART_CR1_TCIE_Msk (0x1U << USART_CR1_TCIE_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 5296 #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */
AnnaBridge 157:e7ca05fa8600 5297 #define USART_CR1_TXEIE_Pos (7U)
AnnaBridge 157:e7ca05fa8600 5298 #define USART_CR1_TXEIE_Msk (0x1U << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 5299 #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< TXE Interrupt Enable */
AnnaBridge 157:e7ca05fa8600 5300 #define USART_CR1_PEIE_Pos (8U)
AnnaBridge 157:e7ca05fa8600 5301 #define USART_CR1_PEIE_Msk (0x1U << USART_CR1_PEIE_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 5302 #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */
AnnaBridge 157:e7ca05fa8600 5303 #define USART_CR1_PS_Pos (9U)
AnnaBridge 157:e7ca05fa8600 5304 #define USART_CR1_PS_Msk (0x1U << USART_CR1_PS_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 5305 #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */
AnnaBridge 157:e7ca05fa8600 5306 #define USART_CR1_PCE_Pos (10U)
AnnaBridge 157:e7ca05fa8600 5307 #define USART_CR1_PCE_Msk (0x1U << USART_CR1_PCE_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 5308 #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */
AnnaBridge 157:e7ca05fa8600 5309 #define USART_CR1_WAKE_Pos (11U)
AnnaBridge 157:e7ca05fa8600 5310 #define USART_CR1_WAKE_Msk (0x1U << USART_CR1_WAKE_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 5311 #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Receiver Wakeup method */
AnnaBridge 157:e7ca05fa8600 5312 #define USART_CR1_M_Pos (12U)
AnnaBridge 157:e7ca05fa8600 5313 #define USART_CR1_M_Msk (0x10001U << USART_CR1_M_Pos) /*!< 0x10001000 */
AnnaBridge 157:e7ca05fa8600 5314 #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */
AnnaBridge 157:e7ca05fa8600 5315 #define USART_CR1_M0_Pos (12U)
AnnaBridge 157:e7ca05fa8600 5316 #define USART_CR1_M0_Msk (0x1U << USART_CR1_M0_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 5317 #define USART_CR1_M0 USART_CR1_M0_Msk /*!< Word length - Bit 0 */
AnnaBridge 157:e7ca05fa8600 5318 #define USART_CR1_MME_Pos (13U)
AnnaBridge 157:e7ca05fa8600 5319 #define USART_CR1_MME_Msk (0x1U << USART_CR1_MME_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 5320 #define USART_CR1_MME USART_CR1_MME_Msk /*!< Mute Mode Enable */
AnnaBridge 157:e7ca05fa8600 5321 #define USART_CR1_CMIE_Pos (14U)
AnnaBridge 157:e7ca05fa8600 5322 #define USART_CR1_CMIE_Msk (0x1U << USART_CR1_CMIE_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 5323 #define USART_CR1_CMIE USART_CR1_CMIE_Msk /*!< Character match interrupt enable */
AnnaBridge 157:e7ca05fa8600 5324 #define USART_CR1_OVER8_Pos (15U)
AnnaBridge 157:e7ca05fa8600 5325 #define USART_CR1_OVER8_Msk (0x1U << USART_CR1_OVER8_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 5326 #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!< Oversampling by 8-bit or 16-bit mode */
AnnaBridge 157:e7ca05fa8600 5327 #define USART_CR1_DEDT_Pos (16U)
AnnaBridge 157:e7ca05fa8600 5328 #define USART_CR1_DEDT_Msk (0x1FU << USART_CR1_DEDT_Pos) /*!< 0x001F0000 */
AnnaBridge 157:e7ca05fa8600 5329 #define USART_CR1_DEDT USART_CR1_DEDT_Msk /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */
AnnaBridge 157:e7ca05fa8600 5330 #define USART_CR1_DEDT_0 (0x01U << USART_CR1_DEDT_Pos) /*!< 0x00010000 */
AnnaBridge 157:e7ca05fa8600 5331 #define USART_CR1_DEDT_1 (0x02U << USART_CR1_DEDT_Pos) /*!< 0x00020000 */
AnnaBridge 157:e7ca05fa8600 5332 #define USART_CR1_DEDT_2 (0x04U << USART_CR1_DEDT_Pos) /*!< 0x00040000 */
AnnaBridge 157:e7ca05fa8600 5333 #define USART_CR1_DEDT_3 (0x08U << USART_CR1_DEDT_Pos) /*!< 0x00080000 */
AnnaBridge 157:e7ca05fa8600 5334 #define USART_CR1_DEDT_4 (0x10U << USART_CR1_DEDT_Pos) /*!< 0x00100000 */
AnnaBridge 157:e7ca05fa8600 5335 #define USART_CR1_DEAT_Pos (21U)
AnnaBridge 157:e7ca05fa8600 5336 #define USART_CR1_DEAT_Msk (0x1FU << USART_CR1_DEAT_Pos) /*!< 0x03E00000 */
AnnaBridge 157:e7ca05fa8600 5337 #define USART_CR1_DEAT USART_CR1_DEAT_Msk /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */
AnnaBridge 157:e7ca05fa8600 5338 #define USART_CR1_DEAT_0 (0x01U << USART_CR1_DEAT_Pos) /*!< 0x00200000 */
AnnaBridge 157:e7ca05fa8600 5339 #define USART_CR1_DEAT_1 (0x02U << USART_CR1_DEAT_Pos) /*!< 0x00400000 */
AnnaBridge 157:e7ca05fa8600 5340 #define USART_CR1_DEAT_2 (0x04U << USART_CR1_DEAT_Pos) /*!< 0x00800000 */
AnnaBridge 157:e7ca05fa8600 5341 #define USART_CR1_DEAT_3 (0x08U << USART_CR1_DEAT_Pos) /*!< 0x01000000 */
AnnaBridge 157:e7ca05fa8600 5342 #define USART_CR1_DEAT_4 (0x10U << USART_CR1_DEAT_Pos) /*!< 0x02000000 */
AnnaBridge 157:e7ca05fa8600 5343 #define USART_CR1_RTOIE_Pos (26U)
AnnaBridge 157:e7ca05fa8600 5344 #define USART_CR1_RTOIE_Msk (0x1U << USART_CR1_RTOIE_Pos) /*!< 0x04000000 */
AnnaBridge 157:e7ca05fa8600 5345 #define USART_CR1_RTOIE USART_CR1_RTOIE_Msk /*!< Receive Time Out interrupt enable */
AnnaBridge 157:e7ca05fa8600 5346 #define USART_CR1_EOBIE_Pos (27U)
AnnaBridge 157:e7ca05fa8600 5347 #define USART_CR1_EOBIE_Msk (0x1U << USART_CR1_EOBIE_Pos) /*!< 0x08000000 */
AnnaBridge 157:e7ca05fa8600 5348 #define USART_CR1_EOBIE USART_CR1_EOBIE_Msk /*!< End of Block interrupt enable */
AnnaBridge 157:e7ca05fa8600 5349 #define USART_CR1_M1_Pos (28U)
AnnaBridge 157:e7ca05fa8600 5350 #define USART_CR1_M1_Msk (0x1U << USART_CR1_M1_Pos) /*!< 0x10000000 */
AnnaBridge 157:e7ca05fa8600 5351 #define USART_CR1_M1 USART_CR1_M1_Msk /*!< Word length - Bit 1 */
AnnaBridge 157:e7ca05fa8600 5352 /****************** Bit definition for USART_CR2 register *******************/
AnnaBridge 157:e7ca05fa8600 5353 #define USART_CR2_ADDM7_Pos (4U)
AnnaBridge 157:e7ca05fa8600 5354 #define USART_CR2_ADDM7_Msk (0x1U << USART_CR2_ADDM7_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 5355 #define USART_CR2_ADDM7 USART_CR2_ADDM7_Msk /*!< 7-bit or 4-bit Address Detection */
AnnaBridge 157:e7ca05fa8600 5356 #define USART_CR2_LBDL_Pos (5U)
AnnaBridge 157:e7ca05fa8600 5357 #define USART_CR2_LBDL_Msk (0x1U << USART_CR2_LBDL_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 5358 #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */
AnnaBridge 157:e7ca05fa8600 5359 #define USART_CR2_LBDIE_Pos (6U)
AnnaBridge 157:e7ca05fa8600 5360 #define USART_CR2_LBDIE_Msk (0x1U << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 5361 #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */
AnnaBridge 157:e7ca05fa8600 5362 #define USART_CR2_LBCL_Pos (8U)
AnnaBridge 157:e7ca05fa8600 5363 #define USART_CR2_LBCL_Msk (0x1U << USART_CR2_LBCL_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 5364 #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */
AnnaBridge 157:e7ca05fa8600 5365 #define USART_CR2_CPHA_Pos (9U)
AnnaBridge 157:e7ca05fa8600 5366 #define USART_CR2_CPHA_Msk (0x1U << USART_CR2_CPHA_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 5367 #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */
AnnaBridge 157:e7ca05fa8600 5368 #define USART_CR2_CPOL_Pos (10U)
AnnaBridge 157:e7ca05fa8600 5369 #define USART_CR2_CPOL_Msk (0x1U << USART_CR2_CPOL_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 5370 #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */
AnnaBridge 157:e7ca05fa8600 5371 #define USART_CR2_CLKEN_Pos (11U)
AnnaBridge 157:e7ca05fa8600 5372 #define USART_CR2_CLKEN_Msk (0x1U << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 5373 #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */
AnnaBridge 157:e7ca05fa8600 5374 #define USART_CR2_STOP_Pos (12U)
AnnaBridge 157:e7ca05fa8600 5375 #define USART_CR2_STOP_Msk (0x3U << USART_CR2_STOP_Pos) /*!< 0x00003000 */
AnnaBridge 157:e7ca05fa8600 5376 #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */
AnnaBridge 157:e7ca05fa8600 5377 #define USART_CR2_STOP_0 (0x1U << USART_CR2_STOP_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 5378 #define USART_CR2_STOP_1 (0x2U << USART_CR2_STOP_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 5379 #define USART_CR2_LINEN_Pos (14U)
AnnaBridge 157:e7ca05fa8600 5380 #define USART_CR2_LINEN_Msk (0x1U << USART_CR2_LINEN_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 5381 #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */
AnnaBridge 157:e7ca05fa8600 5382 #define USART_CR2_SWAP_Pos (15U)
AnnaBridge 157:e7ca05fa8600 5383 #define USART_CR2_SWAP_Msk (0x1U << USART_CR2_SWAP_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 5384 #define USART_CR2_SWAP USART_CR2_SWAP_Msk /*!< SWAP TX/RX pins */
AnnaBridge 157:e7ca05fa8600 5385 #define USART_CR2_RXINV_Pos (16U)
AnnaBridge 157:e7ca05fa8600 5386 #define USART_CR2_RXINV_Msk (0x1U << USART_CR2_RXINV_Pos) /*!< 0x00010000 */
AnnaBridge 157:e7ca05fa8600 5387 #define USART_CR2_RXINV USART_CR2_RXINV_Msk /*!< RX pin active level inversion */
AnnaBridge 157:e7ca05fa8600 5388 #define USART_CR2_TXINV_Pos (17U)
AnnaBridge 157:e7ca05fa8600 5389 #define USART_CR2_TXINV_Msk (0x1U << USART_CR2_TXINV_Pos) /*!< 0x00020000 */
AnnaBridge 157:e7ca05fa8600 5390 #define USART_CR2_TXINV USART_CR2_TXINV_Msk /*!< TX pin active level inversion */
AnnaBridge 157:e7ca05fa8600 5391 #define USART_CR2_DATAINV_Pos (18U)
AnnaBridge 157:e7ca05fa8600 5392 #define USART_CR2_DATAINV_Msk (0x1U << USART_CR2_DATAINV_Pos) /*!< 0x00040000 */
AnnaBridge 157:e7ca05fa8600 5393 #define USART_CR2_DATAINV USART_CR2_DATAINV_Msk /*!< Binary data inversion */
AnnaBridge 157:e7ca05fa8600 5394 #define USART_CR2_MSBFIRST_Pos (19U)
AnnaBridge 157:e7ca05fa8600 5395 #define USART_CR2_MSBFIRST_Msk (0x1U << USART_CR2_MSBFIRST_Pos) /*!< 0x00080000 */
AnnaBridge 157:e7ca05fa8600 5396 #define USART_CR2_MSBFIRST USART_CR2_MSBFIRST_Msk /*!< Most Significant Bit First */
AnnaBridge 157:e7ca05fa8600 5397 #define USART_CR2_ABREN_Pos (20U)
AnnaBridge 157:e7ca05fa8600 5398 #define USART_CR2_ABREN_Msk (0x1U << USART_CR2_ABREN_Pos) /*!< 0x00100000 */
AnnaBridge 157:e7ca05fa8600 5399 #define USART_CR2_ABREN USART_CR2_ABREN_Msk /*!< Auto Baud-Rate Enable*/
AnnaBridge 157:e7ca05fa8600 5400 #define USART_CR2_ABRMODE_Pos (21U)
AnnaBridge 157:e7ca05fa8600 5401 #define USART_CR2_ABRMODE_Msk (0x3U << USART_CR2_ABRMODE_Pos) /*!< 0x00600000 */
AnnaBridge 157:e7ca05fa8600 5402 #define USART_CR2_ABRMODE USART_CR2_ABRMODE_Msk /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */
AnnaBridge 157:e7ca05fa8600 5403 #define USART_CR2_ABRMODE_0 (0x1U << USART_CR2_ABRMODE_Pos) /*!< 0x00200000 */
AnnaBridge 157:e7ca05fa8600 5404 #define USART_CR2_ABRMODE_1 (0x2U << USART_CR2_ABRMODE_Pos) /*!< 0x00400000 */
AnnaBridge 157:e7ca05fa8600 5405 #define USART_CR2_RTOEN_Pos (23U)
AnnaBridge 157:e7ca05fa8600 5406 #define USART_CR2_RTOEN_Msk (0x1U << USART_CR2_RTOEN_Pos) /*!< 0x00800000 */
AnnaBridge 157:e7ca05fa8600 5407 #define USART_CR2_RTOEN USART_CR2_RTOEN_Msk /*!< Receiver Time-Out enable */
AnnaBridge 157:e7ca05fa8600 5408 #define USART_CR2_ADD_Pos (24U)
AnnaBridge 157:e7ca05fa8600 5409 #define USART_CR2_ADD_Msk (0xFFU << USART_CR2_ADD_Pos) /*!< 0xFF000000 */
AnnaBridge 157:e7ca05fa8600 5410 #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */
AnnaBridge 157:e7ca05fa8600 5411
AnnaBridge 157:e7ca05fa8600 5412 /****************** Bit definition for USART_CR3 register *******************/
AnnaBridge 157:e7ca05fa8600 5413 #define USART_CR3_EIE_Pos (0U)
AnnaBridge 157:e7ca05fa8600 5414 #define USART_CR3_EIE_Msk (0x1U << USART_CR3_EIE_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 5415 #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */
AnnaBridge 157:e7ca05fa8600 5416 #define USART_CR3_IREN_Pos (1U)
AnnaBridge 157:e7ca05fa8600 5417 #define USART_CR3_IREN_Msk (0x1U << USART_CR3_IREN_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 5418 #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */
AnnaBridge 157:e7ca05fa8600 5419 #define USART_CR3_IRLP_Pos (2U)
AnnaBridge 157:e7ca05fa8600 5420 #define USART_CR3_IRLP_Msk (0x1U << USART_CR3_IRLP_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 5421 #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */
AnnaBridge 157:e7ca05fa8600 5422 #define USART_CR3_HDSEL_Pos (3U)
AnnaBridge 157:e7ca05fa8600 5423 #define USART_CR3_HDSEL_Msk (0x1U << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 5424 #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */
AnnaBridge 157:e7ca05fa8600 5425 #define USART_CR3_NACK_Pos (4U)
AnnaBridge 157:e7ca05fa8600 5426 #define USART_CR3_NACK_Msk (0x1U << USART_CR3_NACK_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 5427 #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< SmartCard NACK enable */
AnnaBridge 157:e7ca05fa8600 5428 #define USART_CR3_SCEN_Pos (5U)
AnnaBridge 157:e7ca05fa8600 5429 #define USART_CR3_SCEN_Msk (0x1U << USART_CR3_SCEN_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 5430 #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< SmartCard mode enable */
AnnaBridge 157:e7ca05fa8600 5431 #define USART_CR3_DMAR_Pos (6U)
AnnaBridge 157:e7ca05fa8600 5432 #define USART_CR3_DMAR_Msk (0x1U << USART_CR3_DMAR_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 5433 #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */
AnnaBridge 157:e7ca05fa8600 5434 #define USART_CR3_DMAT_Pos (7U)
AnnaBridge 157:e7ca05fa8600 5435 #define USART_CR3_DMAT_Msk (0x1U << USART_CR3_DMAT_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 5436 #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */
AnnaBridge 157:e7ca05fa8600 5437 #define USART_CR3_RTSE_Pos (8U)
AnnaBridge 157:e7ca05fa8600 5438 #define USART_CR3_RTSE_Msk (0x1U << USART_CR3_RTSE_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 5439 #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */
AnnaBridge 157:e7ca05fa8600 5440 #define USART_CR3_CTSE_Pos (9U)
AnnaBridge 157:e7ca05fa8600 5441 #define USART_CR3_CTSE_Msk (0x1U << USART_CR3_CTSE_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 5442 #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */
AnnaBridge 157:e7ca05fa8600 5443 #define USART_CR3_CTSIE_Pos (10U)
AnnaBridge 157:e7ca05fa8600 5444 #define USART_CR3_CTSIE_Msk (0x1U << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 5445 #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */
AnnaBridge 157:e7ca05fa8600 5446 #define USART_CR3_ONEBIT_Pos (11U)
AnnaBridge 157:e7ca05fa8600 5447 #define USART_CR3_ONEBIT_Msk (0x1U << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 5448 #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!< One sample bit method enable */
AnnaBridge 157:e7ca05fa8600 5449 #define USART_CR3_OVRDIS_Pos (12U)
AnnaBridge 157:e7ca05fa8600 5450 #define USART_CR3_OVRDIS_Msk (0x1U << USART_CR3_OVRDIS_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 5451 #define USART_CR3_OVRDIS USART_CR3_OVRDIS_Msk /*!< Overrun Disable */
AnnaBridge 157:e7ca05fa8600 5452 #define USART_CR3_DDRE_Pos (13U)
AnnaBridge 157:e7ca05fa8600 5453 #define USART_CR3_DDRE_Msk (0x1U << USART_CR3_DDRE_Pos) /*!< 0x00002000 */
AnnaBridge 157:e7ca05fa8600 5454 #define USART_CR3_DDRE USART_CR3_DDRE_Msk /*!< DMA Disable on Reception Error */
AnnaBridge 157:e7ca05fa8600 5455 #define USART_CR3_DEM_Pos (14U)
AnnaBridge 157:e7ca05fa8600 5456 #define USART_CR3_DEM_Msk (0x1U << USART_CR3_DEM_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 5457 #define USART_CR3_DEM USART_CR3_DEM_Msk /*!< Driver Enable Mode */
AnnaBridge 157:e7ca05fa8600 5458 #define USART_CR3_DEP_Pos (15U)
AnnaBridge 157:e7ca05fa8600 5459 #define USART_CR3_DEP_Msk (0x1U << USART_CR3_DEP_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 5460 #define USART_CR3_DEP USART_CR3_DEP_Msk /*!< Driver Enable Polarity Selection */
AnnaBridge 157:e7ca05fa8600 5461 #define USART_CR3_SCARCNT_Pos (17U)
AnnaBridge 157:e7ca05fa8600 5462 #define USART_CR3_SCARCNT_Msk (0x7U << USART_CR3_SCARCNT_Pos) /*!< 0x000E0000 */
AnnaBridge 157:e7ca05fa8600 5463 #define USART_CR3_SCARCNT USART_CR3_SCARCNT_Msk /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */
AnnaBridge 157:e7ca05fa8600 5464 #define USART_CR3_SCARCNT_0 (0x1U << USART_CR3_SCARCNT_Pos) /*!< 0x00020000 */
AnnaBridge 157:e7ca05fa8600 5465 #define USART_CR3_SCARCNT_1 (0x2U << USART_CR3_SCARCNT_Pos) /*!< 0x00040000 */
AnnaBridge 157:e7ca05fa8600 5466 #define USART_CR3_SCARCNT_2 (0x4U << USART_CR3_SCARCNT_Pos) /*!< 0x00080000 */
AnnaBridge 157:e7ca05fa8600 5467 #define USART_CR3_WUS_Pos (20U)
AnnaBridge 157:e7ca05fa8600 5468 #define USART_CR3_WUS_Msk (0x3U << USART_CR3_WUS_Pos) /*!< 0x00300000 */
AnnaBridge 157:e7ca05fa8600 5469 #define USART_CR3_WUS USART_CR3_WUS_Msk /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */
AnnaBridge 157:e7ca05fa8600 5470 #define USART_CR3_WUS_0 (0x1U << USART_CR3_WUS_Pos) /*!< 0x00100000 */
AnnaBridge 157:e7ca05fa8600 5471 #define USART_CR3_WUS_1 (0x2U << USART_CR3_WUS_Pos) /*!< 0x00200000 */
AnnaBridge 157:e7ca05fa8600 5472 #define USART_CR3_WUFIE_Pos (22U)
AnnaBridge 157:e7ca05fa8600 5473 #define USART_CR3_WUFIE_Msk (0x1U << USART_CR3_WUFIE_Pos) /*!< 0x00400000 */
AnnaBridge 157:e7ca05fa8600 5474 #define USART_CR3_WUFIE USART_CR3_WUFIE_Msk /*!< Wake Up Interrupt Enable */
AnnaBridge 157:e7ca05fa8600 5475 #define USART_CR3_UCESM_Pos (23U)
AnnaBridge 157:e7ca05fa8600 5476 #define USART_CR3_UCESM_Msk (0x1U << USART_CR3_UCESM_Pos) /*!< 0x00800000 */
AnnaBridge 157:e7ca05fa8600 5477 #define USART_CR3_UCESM USART_CR3_UCESM_Msk /*!< Clock Enable in Stop mode */
AnnaBridge 157:e7ca05fa8600 5478 #define USART_CR3_TCBGTIE_Pos (24U)
AnnaBridge 157:e7ca05fa8600 5479 #define USART_CR3_TCBGTIE_Msk (0x1U << USART_CR3_TCBGTIE_Pos) /*!< 0x01000000 */
AnnaBridge 157:e7ca05fa8600 5480 #define USART_CR3_TCBGTIE USART_CR3_TCBGTIE_Msk /*!< Transmission Complete Before Guard Time Interrupt Enable */
AnnaBridge 157:e7ca05fa8600 5481
AnnaBridge 157:e7ca05fa8600 5482 /****************** Bit definition for USART_BRR register *******************/
AnnaBridge 157:e7ca05fa8600 5483 #define USART_BRR_DIV_FRACTION_Pos (0U)
AnnaBridge 157:e7ca05fa8600 5484 #define USART_BRR_DIV_FRACTION_Msk (0xFU << USART_BRR_DIV_FRACTION_Pos) /*!< 0x0000000F */
AnnaBridge 157:e7ca05fa8600 5485 #define USART_BRR_DIV_FRACTION USART_BRR_DIV_FRACTION_Msk /*!< Fraction of USARTDIV */
AnnaBridge 157:e7ca05fa8600 5486 #define USART_BRR_DIV_MANTISSA_Pos (4U)
AnnaBridge 157:e7ca05fa8600 5487 #define USART_BRR_DIV_MANTISSA_Msk (0xFFFU << USART_BRR_DIV_MANTISSA_Pos) /*!< 0x0000FFF0 */
AnnaBridge 157:e7ca05fa8600 5488 #define USART_BRR_DIV_MANTISSA USART_BRR_DIV_MANTISSA_Msk /*!< Mantissa of USARTDIV */
AnnaBridge 157:e7ca05fa8600 5489
AnnaBridge 157:e7ca05fa8600 5490 /****************** Bit definition for USART_GTPR register ******************/
AnnaBridge 157:e7ca05fa8600 5491 #define USART_GTPR_PSC_Pos (0U)
AnnaBridge 157:e7ca05fa8600 5492 #define USART_GTPR_PSC_Msk (0xFFU << USART_GTPR_PSC_Pos) /*!< 0x000000FF */
AnnaBridge 157:e7ca05fa8600 5493 #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */
AnnaBridge 157:e7ca05fa8600 5494 #define USART_GTPR_GT_Pos (8U)
AnnaBridge 157:e7ca05fa8600 5495 #define USART_GTPR_GT_Msk (0xFFU << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */
AnnaBridge 157:e7ca05fa8600 5496 #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< GT[7:0] bits (Guard time value) */
AnnaBridge 157:e7ca05fa8600 5497
AnnaBridge 157:e7ca05fa8600 5498
AnnaBridge 157:e7ca05fa8600 5499 /******************* Bit definition for USART_RTOR register *****************/
AnnaBridge 157:e7ca05fa8600 5500 #define USART_RTOR_RTO_Pos (0U)
AnnaBridge 157:e7ca05fa8600 5501 #define USART_RTOR_RTO_Msk (0xFFFFFFU << USART_RTOR_RTO_Pos) /*!< 0x00FFFFFF */
AnnaBridge 157:e7ca05fa8600 5502 #define USART_RTOR_RTO USART_RTOR_RTO_Msk /*!< Receiver Time Out Value */
AnnaBridge 157:e7ca05fa8600 5503 #define USART_RTOR_BLEN_Pos (24U)
AnnaBridge 157:e7ca05fa8600 5504 #define USART_RTOR_BLEN_Msk (0xFFU << USART_RTOR_BLEN_Pos) /*!< 0xFF000000 */
AnnaBridge 157:e7ca05fa8600 5505 #define USART_RTOR_BLEN USART_RTOR_BLEN_Msk /*!< Block Length */
AnnaBridge 157:e7ca05fa8600 5506
AnnaBridge 157:e7ca05fa8600 5507 /******************* Bit definition for USART_RQR register ******************/
AnnaBridge 157:e7ca05fa8600 5508 #define USART_RQR_ABRRQ_Pos (0U)
AnnaBridge 157:e7ca05fa8600 5509 #define USART_RQR_ABRRQ_Msk (0x1U << USART_RQR_ABRRQ_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 5510 #define USART_RQR_ABRRQ USART_RQR_ABRRQ_Msk /*!< Auto-Baud Rate Request */
AnnaBridge 157:e7ca05fa8600 5511 #define USART_RQR_SBKRQ_Pos (1U)
AnnaBridge 157:e7ca05fa8600 5512 #define USART_RQR_SBKRQ_Msk (0x1U << USART_RQR_SBKRQ_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 5513 #define USART_RQR_SBKRQ USART_RQR_SBKRQ_Msk /*!< Send Break Request */
AnnaBridge 157:e7ca05fa8600 5514 #define USART_RQR_MMRQ_Pos (2U)
AnnaBridge 157:e7ca05fa8600 5515 #define USART_RQR_MMRQ_Msk (0x1U << USART_RQR_MMRQ_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 5516 #define USART_RQR_MMRQ USART_RQR_MMRQ_Msk /*!< Mute Mode Request */
AnnaBridge 157:e7ca05fa8600 5517 #define USART_RQR_RXFRQ_Pos (3U)
AnnaBridge 157:e7ca05fa8600 5518 #define USART_RQR_RXFRQ_Msk (0x1U << USART_RQR_RXFRQ_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 5519 #define USART_RQR_RXFRQ USART_RQR_RXFRQ_Msk /*!< Receive Data flush Request */
AnnaBridge 157:e7ca05fa8600 5520 #define USART_RQR_TXFRQ_Pos (4U)
AnnaBridge 157:e7ca05fa8600 5521 #define USART_RQR_TXFRQ_Msk (0x1U << USART_RQR_TXFRQ_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 5522 #define USART_RQR_TXFRQ USART_RQR_TXFRQ_Msk /*!< Transmit data flush Request */
AnnaBridge 157:e7ca05fa8600 5523
AnnaBridge 157:e7ca05fa8600 5524 /******************* Bit definition for USART_ISR register ******************/
AnnaBridge 157:e7ca05fa8600 5525 #define USART_ISR_PE_Pos (0U)
AnnaBridge 157:e7ca05fa8600 5526 #define USART_ISR_PE_Msk (0x1U << USART_ISR_PE_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 5527 #define USART_ISR_PE USART_ISR_PE_Msk /*!< Parity Error */
AnnaBridge 157:e7ca05fa8600 5528 #define USART_ISR_FE_Pos (1U)
AnnaBridge 157:e7ca05fa8600 5529 #define USART_ISR_FE_Msk (0x1U << USART_ISR_FE_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 5530 #define USART_ISR_FE USART_ISR_FE_Msk /*!< Framing Error */
AnnaBridge 157:e7ca05fa8600 5531 #define USART_ISR_NE_Pos (2U)
AnnaBridge 157:e7ca05fa8600 5532 #define USART_ISR_NE_Msk (0x1U << USART_ISR_NE_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 5533 #define USART_ISR_NE USART_ISR_NE_Msk /*!< Noise detected Flag */
AnnaBridge 157:e7ca05fa8600 5534 #define USART_ISR_ORE_Pos (3U)
AnnaBridge 157:e7ca05fa8600 5535 #define USART_ISR_ORE_Msk (0x1U << USART_ISR_ORE_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 5536 #define USART_ISR_ORE USART_ISR_ORE_Msk /*!< OverRun Error */
AnnaBridge 157:e7ca05fa8600 5537 #define USART_ISR_IDLE_Pos (4U)
AnnaBridge 157:e7ca05fa8600 5538 #define USART_ISR_IDLE_Msk (0x1U << USART_ISR_IDLE_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 5539 #define USART_ISR_IDLE USART_ISR_IDLE_Msk /*!< IDLE line detected */
AnnaBridge 157:e7ca05fa8600 5540 #define USART_ISR_RXNE_Pos (5U)
AnnaBridge 157:e7ca05fa8600 5541 #define USART_ISR_RXNE_Msk (0x1U << USART_ISR_RXNE_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 5542 #define USART_ISR_RXNE USART_ISR_RXNE_Msk /*!< Read Data Register Not Empty */
AnnaBridge 157:e7ca05fa8600 5543 #define USART_ISR_TC_Pos (6U)
AnnaBridge 157:e7ca05fa8600 5544 #define USART_ISR_TC_Msk (0x1U << USART_ISR_TC_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 5545 #define USART_ISR_TC USART_ISR_TC_Msk /*!< Transmission Complete */
AnnaBridge 157:e7ca05fa8600 5546 #define USART_ISR_TXE_Pos (7U)
AnnaBridge 157:e7ca05fa8600 5547 #define USART_ISR_TXE_Msk (0x1U << USART_ISR_TXE_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 5548 #define USART_ISR_TXE USART_ISR_TXE_Msk /*!< Transmit Data Register Empty */
AnnaBridge 157:e7ca05fa8600 5549 #define USART_ISR_LBDF_Pos (8U)
AnnaBridge 157:e7ca05fa8600 5550 #define USART_ISR_LBDF_Msk (0x1U << USART_ISR_LBDF_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 5551 #define USART_ISR_LBDF USART_ISR_LBDF_Msk /*!< LIN Break Detection Flag */
AnnaBridge 157:e7ca05fa8600 5552 #define USART_ISR_CTSIF_Pos (9U)
AnnaBridge 157:e7ca05fa8600 5553 #define USART_ISR_CTSIF_Msk (0x1U << USART_ISR_CTSIF_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 5554 #define USART_ISR_CTSIF USART_ISR_CTSIF_Msk /*!< CTS interrupt flag */
AnnaBridge 157:e7ca05fa8600 5555 #define USART_ISR_CTS_Pos (10U)
AnnaBridge 157:e7ca05fa8600 5556 #define USART_ISR_CTS_Msk (0x1U << USART_ISR_CTS_Pos) /*!< 0x00000400 */
AnnaBridge 157:e7ca05fa8600 5557 #define USART_ISR_CTS USART_ISR_CTS_Msk /*!< CTS flag */
AnnaBridge 157:e7ca05fa8600 5558 #define USART_ISR_RTOF_Pos (11U)
AnnaBridge 157:e7ca05fa8600 5559 #define USART_ISR_RTOF_Msk (0x1U << USART_ISR_RTOF_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 5560 #define USART_ISR_RTOF USART_ISR_RTOF_Msk /*!< Receiver Time Out */
AnnaBridge 157:e7ca05fa8600 5561 #define USART_ISR_EOBF_Pos (12U)
AnnaBridge 157:e7ca05fa8600 5562 #define USART_ISR_EOBF_Msk (0x1U << USART_ISR_EOBF_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 5563 #define USART_ISR_EOBF USART_ISR_EOBF_Msk /*!< End Of Block Flag */
AnnaBridge 157:e7ca05fa8600 5564 #define USART_ISR_ABRE_Pos (14U)
AnnaBridge 157:e7ca05fa8600 5565 #define USART_ISR_ABRE_Msk (0x1U << USART_ISR_ABRE_Pos) /*!< 0x00004000 */
AnnaBridge 157:e7ca05fa8600 5566 #define USART_ISR_ABRE USART_ISR_ABRE_Msk /*!< Auto-Baud Rate Error */
AnnaBridge 157:e7ca05fa8600 5567 #define USART_ISR_ABRF_Pos (15U)
AnnaBridge 157:e7ca05fa8600 5568 #define USART_ISR_ABRF_Msk (0x1U << USART_ISR_ABRF_Pos) /*!< 0x00008000 */
AnnaBridge 157:e7ca05fa8600 5569 #define USART_ISR_ABRF USART_ISR_ABRF_Msk /*!< Auto-Baud Rate Flag */
AnnaBridge 157:e7ca05fa8600 5570 #define USART_ISR_BUSY_Pos (16U)
AnnaBridge 157:e7ca05fa8600 5571 #define USART_ISR_BUSY_Msk (0x1U << USART_ISR_BUSY_Pos) /*!< 0x00010000 */
AnnaBridge 157:e7ca05fa8600 5572 #define USART_ISR_BUSY USART_ISR_BUSY_Msk /*!< Busy Flag */
AnnaBridge 157:e7ca05fa8600 5573 #define USART_ISR_CMF_Pos (17U)
AnnaBridge 157:e7ca05fa8600 5574 #define USART_ISR_CMF_Msk (0x1U << USART_ISR_CMF_Pos) /*!< 0x00020000 */
AnnaBridge 157:e7ca05fa8600 5575 #define USART_ISR_CMF USART_ISR_CMF_Msk /*!< Character Match Flag */
AnnaBridge 157:e7ca05fa8600 5576 #define USART_ISR_SBKF_Pos (18U)
AnnaBridge 157:e7ca05fa8600 5577 #define USART_ISR_SBKF_Msk (0x1U << USART_ISR_SBKF_Pos) /*!< 0x00040000 */
AnnaBridge 157:e7ca05fa8600 5578 #define USART_ISR_SBKF USART_ISR_SBKF_Msk /*!< Send Break Flag */
AnnaBridge 157:e7ca05fa8600 5579 #define USART_ISR_RWU_Pos (19U)
AnnaBridge 157:e7ca05fa8600 5580 #define USART_ISR_RWU_Msk (0x1U << USART_ISR_RWU_Pos) /*!< 0x00080000 */
AnnaBridge 157:e7ca05fa8600 5581 #define USART_ISR_RWU USART_ISR_RWU_Msk /*!< Receive Wake Up from mute mode Flag */
AnnaBridge 157:e7ca05fa8600 5582 #define USART_ISR_WUF_Pos (20U)
AnnaBridge 157:e7ca05fa8600 5583 #define USART_ISR_WUF_Msk (0x1U << USART_ISR_WUF_Pos) /*!< 0x00100000 */
AnnaBridge 157:e7ca05fa8600 5584 #define USART_ISR_WUF USART_ISR_WUF_Msk /*!< Wake Up from stop mode Flag */
AnnaBridge 157:e7ca05fa8600 5585 #define USART_ISR_TEACK_Pos (21U)
AnnaBridge 157:e7ca05fa8600 5586 #define USART_ISR_TEACK_Msk (0x1U << USART_ISR_TEACK_Pos) /*!< 0x00200000 */
AnnaBridge 157:e7ca05fa8600 5587 #define USART_ISR_TEACK USART_ISR_TEACK_Msk /*!< Transmit Enable Acknowledge Flag */
AnnaBridge 157:e7ca05fa8600 5588 #define USART_ISR_REACK_Pos (22U)
AnnaBridge 157:e7ca05fa8600 5589 #define USART_ISR_REACK_Msk (0x1U << USART_ISR_REACK_Pos) /*!< 0x00400000 */
AnnaBridge 157:e7ca05fa8600 5590 #define USART_ISR_REACK USART_ISR_REACK_Msk /*!< Receive Enable Acknowledge Flag */
AnnaBridge 157:e7ca05fa8600 5591 #define USART_ISR_TCBGT_Pos (25U)
AnnaBridge 157:e7ca05fa8600 5592 #define USART_ISR_TCBGT_Msk (0x1U << USART_ISR_TCBGT_Pos) /*!< 0x02000000 */
AnnaBridge 157:e7ca05fa8600 5593 #define USART_ISR_TCBGT USART_ISR_TCBGT_Msk /*!< Transmission Complete Before Guard Time Completion Flag */
AnnaBridge 157:e7ca05fa8600 5594
AnnaBridge 157:e7ca05fa8600 5595 /******************* Bit definition for USART_ICR register ******************/
AnnaBridge 157:e7ca05fa8600 5596 #define USART_ICR_PECF_Pos (0U)
AnnaBridge 157:e7ca05fa8600 5597 #define USART_ICR_PECF_Msk (0x1U << USART_ICR_PECF_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 5598 #define USART_ICR_PECF USART_ICR_PECF_Msk /*!< Parity Error Clear Flag */
AnnaBridge 157:e7ca05fa8600 5599 #define USART_ICR_FECF_Pos (1U)
AnnaBridge 157:e7ca05fa8600 5600 #define USART_ICR_FECF_Msk (0x1U << USART_ICR_FECF_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 5601 #define USART_ICR_FECF USART_ICR_FECF_Msk /*!< Framing Error Clear Flag */
AnnaBridge 157:e7ca05fa8600 5602 #define USART_ICR_NCF_Pos (2U)
AnnaBridge 157:e7ca05fa8600 5603 #define USART_ICR_NCF_Msk (0x1U << USART_ICR_NCF_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 5604 #define USART_ICR_NCF USART_ICR_NCF_Msk /*!< Noise detected Clear Flag */
AnnaBridge 157:e7ca05fa8600 5605 #define USART_ICR_ORECF_Pos (3U)
AnnaBridge 157:e7ca05fa8600 5606 #define USART_ICR_ORECF_Msk (0x1U << USART_ICR_ORECF_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 5607 #define USART_ICR_ORECF USART_ICR_ORECF_Msk /*!< OverRun Error Clear Flag */
AnnaBridge 157:e7ca05fa8600 5608 #define USART_ICR_IDLECF_Pos (4U)
AnnaBridge 157:e7ca05fa8600 5609 #define USART_ICR_IDLECF_Msk (0x1U << USART_ICR_IDLECF_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 5610 #define USART_ICR_IDLECF USART_ICR_IDLECF_Msk /*!< IDLE line detected Clear Flag */
AnnaBridge 157:e7ca05fa8600 5611 #define USART_ICR_TCCF_Pos (6U)
AnnaBridge 157:e7ca05fa8600 5612 #define USART_ICR_TCCF_Msk (0x1U << USART_ICR_TCCF_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 5613 #define USART_ICR_TCCF USART_ICR_TCCF_Msk /*!< Transmission Complete Clear Flag */
AnnaBridge 157:e7ca05fa8600 5614 #define USART_ICR_TCBGTCF_Pos (7U)
AnnaBridge 157:e7ca05fa8600 5615 #define USART_ICR_TCBGTCF_Msk (0x1U << USART_ICR_TCBGTCF_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 5616 #define USART_ICR_TCBGTCF USART_ICR_TCBGTCF_Msk /*!< Transmission Complete Before Guard Time Clear Flag */
AnnaBridge 157:e7ca05fa8600 5617 #define USART_ICR_LBDCF_Pos (8U)
AnnaBridge 157:e7ca05fa8600 5618 #define USART_ICR_LBDCF_Msk (0x1U << USART_ICR_LBDCF_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 5619 #define USART_ICR_LBDCF USART_ICR_LBDCF_Msk /*!< LIN Break Detection Clear Flag */
AnnaBridge 157:e7ca05fa8600 5620 #define USART_ICR_CTSCF_Pos (9U)
AnnaBridge 157:e7ca05fa8600 5621 #define USART_ICR_CTSCF_Msk (0x1U << USART_ICR_CTSCF_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 5622 #define USART_ICR_CTSCF USART_ICR_CTSCF_Msk /*!< CTS Interrupt Clear Flag */
AnnaBridge 157:e7ca05fa8600 5623 #define USART_ICR_RTOCF_Pos (11U)
AnnaBridge 157:e7ca05fa8600 5624 #define USART_ICR_RTOCF_Msk (0x1U << USART_ICR_RTOCF_Pos) /*!< 0x00000800 */
AnnaBridge 157:e7ca05fa8600 5625 #define USART_ICR_RTOCF USART_ICR_RTOCF_Msk /*!< Receiver Time Out Clear Flag */
AnnaBridge 157:e7ca05fa8600 5626 #define USART_ICR_EOBCF_Pos (12U)
AnnaBridge 157:e7ca05fa8600 5627 #define USART_ICR_EOBCF_Msk (0x1U << USART_ICR_EOBCF_Pos) /*!< 0x00001000 */
AnnaBridge 157:e7ca05fa8600 5628 #define USART_ICR_EOBCF USART_ICR_EOBCF_Msk /*!< End Of Block Clear Flag */
AnnaBridge 157:e7ca05fa8600 5629 #define USART_ICR_CMCF_Pos (17U)
AnnaBridge 157:e7ca05fa8600 5630 #define USART_ICR_CMCF_Msk (0x1U << USART_ICR_CMCF_Pos) /*!< 0x00020000 */
AnnaBridge 157:e7ca05fa8600 5631 #define USART_ICR_CMCF USART_ICR_CMCF_Msk /*!< Character Match Clear Flag */
AnnaBridge 157:e7ca05fa8600 5632 #define USART_ICR_WUCF_Pos (20U)
AnnaBridge 157:e7ca05fa8600 5633 #define USART_ICR_WUCF_Msk (0x1U << USART_ICR_WUCF_Pos) /*!< 0x00100000 */
AnnaBridge 157:e7ca05fa8600 5634 #define USART_ICR_WUCF USART_ICR_WUCF_Msk /*!< Wake Up from stop mode Clear Flag */
AnnaBridge 157:e7ca05fa8600 5635
AnnaBridge 157:e7ca05fa8600 5636 /******************* Bit definition for USART_RDR register ******************/
AnnaBridge 157:e7ca05fa8600 5637 #define USART_RDR_RDR_Pos (0U)
AnnaBridge 157:e7ca05fa8600 5638 #define USART_RDR_RDR_Msk (0x1FFU << USART_RDR_RDR_Pos) /*!< 0x000001FF */
AnnaBridge 157:e7ca05fa8600 5639 #define USART_RDR_RDR USART_RDR_RDR_Msk /*!< RDR[8:0] bits (Receive Data value) */
AnnaBridge 157:e7ca05fa8600 5640
AnnaBridge 157:e7ca05fa8600 5641 /******************* Bit definition for USART_TDR register ******************/
AnnaBridge 157:e7ca05fa8600 5642 #define USART_TDR_TDR_Pos (0U)
AnnaBridge 157:e7ca05fa8600 5643 #define USART_TDR_TDR_Msk (0x1FFU << USART_TDR_TDR_Pos) /*!< 0x000001FF */
AnnaBridge 157:e7ca05fa8600 5644 #define USART_TDR_TDR USART_TDR_TDR_Msk /*!< TDR[8:0] bits (Transmit Data value) */
AnnaBridge 157:e7ca05fa8600 5645
AnnaBridge 157:e7ca05fa8600 5646 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 5647 /* */
AnnaBridge 157:e7ca05fa8600 5648 /* Window WATCHDOG (WWDG) */
AnnaBridge 157:e7ca05fa8600 5649 /* */
AnnaBridge 157:e7ca05fa8600 5650 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 5651
AnnaBridge 157:e7ca05fa8600 5652 /******************* Bit definition for WWDG_CR register ********************/
AnnaBridge 157:e7ca05fa8600 5653 #define WWDG_CR_T_Pos (0U)
AnnaBridge 157:e7ca05fa8600 5654 #define WWDG_CR_T_Msk (0x7FU << WWDG_CR_T_Pos) /*!< 0x0000007F */
AnnaBridge 157:e7ca05fa8600 5655 #define WWDG_CR_T WWDG_CR_T_Msk /*!< T[6:0] bits (7-Bit counter (MSB to LSB)) */
AnnaBridge 157:e7ca05fa8600 5656 #define WWDG_CR_T_0 (0x01U << WWDG_CR_T_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 5657 #define WWDG_CR_T_1 (0x02U << WWDG_CR_T_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 5658 #define WWDG_CR_T_2 (0x04U << WWDG_CR_T_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 5659 #define WWDG_CR_T_3 (0x08U << WWDG_CR_T_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 5660 #define WWDG_CR_T_4 (0x10U << WWDG_CR_T_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 5661 #define WWDG_CR_T_5 (0x20U << WWDG_CR_T_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 5662 #define WWDG_CR_T_6 (0x40U << WWDG_CR_T_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 5663
AnnaBridge 157:e7ca05fa8600 5664 /* Legacy defines */
AnnaBridge 157:e7ca05fa8600 5665 #define WWDG_CR_T0 WWDG_CR_T_0
AnnaBridge 157:e7ca05fa8600 5666 #define WWDG_CR_T1 WWDG_CR_T_1
AnnaBridge 157:e7ca05fa8600 5667 #define WWDG_CR_T2 WWDG_CR_T_2
AnnaBridge 157:e7ca05fa8600 5668 #define WWDG_CR_T3 WWDG_CR_T_3
AnnaBridge 157:e7ca05fa8600 5669 #define WWDG_CR_T4 WWDG_CR_T_4
AnnaBridge 157:e7ca05fa8600 5670 #define WWDG_CR_T5 WWDG_CR_T_5
AnnaBridge 157:e7ca05fa8600 5671 #define WWDG_CR_T6 WWDG_CR_T_6
AnnaBridge 157:e7ca05fa8600 5672
AnnaBridge 157:e7ca05fa8600 5673 #define WWDG_CR_WDGA_Pos (7U)
AnnaBridge 157:e7ca05fa8600 5674 #define WWDG_CR_WDGA_Msk (0x1U << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 5675 #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!< Activation bit */
AnnaBridge 157:e7ca05fa8600 5676
AnnaBridge 157:e7ca05fa8600 5677 /******************* Bit definition for WWDG_CFR register *******************/
AnnaBridge 157:e7ca05fa8600 5678 #define WWDG_CFR_W_Pos (0U)
AnnaBridge 157:e7ca05fa8600 5679 #define WWDG_CFR_W_Msk (0x7FU << WWDG_CFR_W_Pos) /*!< 0x0000007F */
AnnaBridge 157:e7ca05fa8600 5680 #define WWDG_CFR_W WWDG_CFR_W_Msk /*!< W[6:0] bits (7-bit window value) */
AnnaBridge 157:e7ca05fa8600 5681 #define WWDG_CFR_W_0 (0x01U << WWDG_CFR_W_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 5682 #define WWDG_CFR_W_1 (0x02U << WWDG_CFR_W_Pos) /*!< 0x00000002 */
AnnaBridge 157:e7ca05fa8600 5683 #define WWDG_CFR_W_2 (0x04U << WWDG_CFR_W_Pos) /*!< 0x00000004 */
AnnaBridge 157:e7ca05fa8600 5684 #define WWDG_CFR_W_3 (0x08U << WWDG_CFR_W_Pos) /*!< 0x00000008 */
AnnaBridge 157:e7ca05fa8600 5685 #define WWDG_CFR_W_4 (0x10U << WWDG_CFR_W_Pos) /*!< 0x00000010 */
AnnaBridge 157:e7ca05fa8600 5686 #define WWDG_CFR_W_5 (0x20U << WWDG_CFR_W_Pos) /*!< 0x00000020 */
AnnaBridge 157:e7ca05fa8600 5687 #define WWDG_CFR_W_6 (0x40U << WWDG_CFR_W_Pos) /*!< 0x00000040 */
AnnaBridge 157:e7ca05fa8600 5688
AnnaBridge 157:e7ca05fa8600 5689 /* Legacy defines */
AnnaBridge 157:e7ca05fa8600 5690 #define WWDG_CFR_W0 WWDG_CFR_W_0
AnnaBridge 157:e7ca05fa8600 5691 #define WWDG_CFR_W1 WWDG_CFR_W_1
AnnaBridge 157:e7ca05fa8600 5692 #define WWDG_CFR_W2 WWDG_CFR_W_2
AnnaBridge 157:e7ca05fa8600 5693 #define WWDG_CFR_W3 WWDG_CFR_W_3
AnnaBridge 157:e7ca05fa8600 5694 #define WWDG_CFR_W4 WWDG_CFR_W_4
AnnaBridge 157:e7ca05fa8600 5695 #define WWDG_CFR_W5 WWDG_CFR_W_5
AnnaBridge 157:e7ca05fa8600 5696 #define WWDG_CFR_W6 WWDG_CFR_W_6
AnnaBridge 157:e7ca05fa8600 5697
AnnaBridge 157:e7ca05fa8600 5698 #define WWDG_CFR_WDGTB_Pos (7U)
AnnaBridge 157:e7ca05fa8600 5699 #define WWDG_CFR_WDGTB_Msk (0x3U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000180 */
AnnaBridge 157:e7ca05fa8600 5700 #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!< WDGTB[1:0] bits (Timer Base) */
AnnaBridge 157:e7ca05fa8600 5701 #define WWDG_CFR_WDGTB_0 (0x1U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000080 */
AnnaBridge 157:e7ca05fa8600 5702 #define WWDG_CFR_WDGTB_1 (0x2U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000100 */
AnnaBridge 157:e7ca05fa8600 5703
AnnaBridge 157:e7ca05fa8600 5704 /* Legacy defines */
AnnaBridge 157:e7ca05fa8600 5705 #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0
AnnaBridge 157:e7ca05fa8600 5706 #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1
AnnaBridge 157:e7ca05fa8600 5707
AnnaBridge 157:e7ca05fa8600 5708 #define WWDG_CFR_EWI_Pos (9U)
AnnaBridge 157:e7ca05fa8600 5709 #define WWDG_CFR_EWI_Msk (0x1U << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */
AnnaBridge 157:e7ca05fa8600 5710 #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!< Early Wakeup Interrupt */
AnnaBridge 157:e7ca05fa8600 5711
AnnaBridge 157:e7ca05fa8600 5712 /******************* Bit definition for WWDG_SR register ********************/
AnnaBridge 157:e7ca05fa8600 5713 #define WWDG_SR_EWIF_Pos (0U)
AnnaBridge 157:e7ca05fa8600 5714 #define WWDG_SR_EWIF_Msk (0x1U << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */
AnnaBridge 157:e7ca05fa8600 5715 #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!< Early Wakeup Interrupt Flag */
AnnaBridge 157:e7ca05fa8600 5716
AnnaBridge 157:e7ca05fa8600 5717 /**
AnnaBridge 157:e7ca05fa8600 5718 * @}
AnnaBridge 157:e7ca05fa8600 5719 */
AnnaBridge 157:e7ca05fa8600 5720
AnnaBridge 157:e7ca05fa8600 5721 /**
AnnaBridge 157:e7ca05fa8600 5722 * @}
AnnaBridge 157:e7ca05fa8600 5723 */
AnnaBridge 157:e7ca05fa8600 5724
AnnaBridge 157:e7ca05fa8600 5725 /** @addtogroup Exported_macros
AnnaBridge 157:e7ca05fa8600 5726 * @{
AnnaBridge 157:e7ca05fa8600 5727 */
AnnaBridge 157:e7ca05fa8600 5728
AnnaBridge 157:e7ca05fa8600 5729 /******************************* ADC Instances ********************************/
AnnaBridge 157:e7ca05fa8600 5730 #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
AnnaBridge 157:e7ca05fa8600 5731 #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC1_COMMON)
AnnaBridge 157:e7ca05fa8600 5732
AnnaBridge 157:e7ca05fa8600 5733 /******************************* COMP Instances *******************************/
AnnaBridge 157:e7ca05fa8600 5734 #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \
AnnaBridge 157:e7ca05fa8600 5735 ((INSTANCE) == COMP2))
AnnaBridge 157:e7ca05fa8600 5736
AnnaBridge 167:84c0a372a020 5737 #define IS_COMP_COMMON_INSTANCE(COMMON_INSTANCE) ((COMMON_INSTANCE) == COMP12_COMMON)
AnnaBridge 157:e7ca05fa8600 5738
AnnaBridge 157:e7ca05fa8600 5739 /******************************* CRC Instances ********************************/
AnnaBridge 157:e7ca05fa8600 5740 #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
AnnaBridge 157:e7ca05fa8600 5741
AnnaBridge 157:e7ca05fa8600 5742 /******************************* DMA Instances *********************************/
AnnaBridge 157:e7ca05fa8600 5743 #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \
AnnaBridge 157:e7ca05fa8600 5744 ((INSTANCE) == DMA1_Channel2) || \
AnnaBridge 157:e7ca05fa8600 5745 ((INSTANCE) == DMA1_Channel3) || \
AnnaBridge 157:e7ca05fa8600 5746 ((INSTANCE) == DMA1_Channel4) || \
AnnaBridge 157:e7ca05fa8600 5747 ((INSTANCE) == DMA1_Channel5))
AnnaBridge 157:e7ca05fa8600 5748
AnnaBridge 157:e7ca05fa8600 5749 /******************************* GPIO Instances *******************************/
AnnaBridge 157:e7ca05fa8600 5750 #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
AnnaBridge 157:e7ca05fa8600 5751 ((INSTANCE) == GPIOB) || \
AnnaBridge 157:e7ca05fa8600 5752 ((INSTANCE) == GPIOC))
AnnaBridge 157:e7ca05fa8600 5753
AnnaBridge 157:e7ca05fa8600 5754 #define IS_GPIO_AF_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
AnnaBridge 157:e7ca05fa8600 5755 ((INSTANCE) == GPIOB))
AnnaBridge 157:e7ca05fa8600 5756
AnnaBridge 157:e7ca05fa8600 5757 /******************************** I2C Instances *******************************/
AnnaBridge 157:e7ca05fa8600 5758 #define IS_I2C_ALL_INSTANCE(INSTANCE) ((INSTANCE) == I2C1)
AnnaBridge 157:e7ca05fa8600 5759
AnnaBridge 157:e7ca05fa8600 5760 /****************** I2C Instances : wakeup capability from stop modes *********/
AnnaBridge 157:e7ca05fa8600 5761 #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == I2C1))
AnnaBridge 157:e7ca05fa8600 5762
AnnaBridge 157:e7ca05fa8600 5763
AnnaBridge 157:e7ca05fa8600 5764
AnnaBridge 157:e7ca05fa8600 5765
AnnaBridge 157:e7ca05fa8600 5766 /****************************** RTC Instances *********************************/
AnnaBridge 157:e7ca05fa8600 5767 #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
AnnaBridge 157:e7ca05fa8600 5768
AnnaBridge 157:e7ca05fa8600 5769 /******************************** SMBUS Instances *****************************/
AnnaBridge 157:e7ca05fa8600 5770 #define IS_SMBUS_INSTANCE(INSTANCE) ((INSTANCE) == I2C1)
AnnaBridge 157:e7ca05fa8600 5771
AnnaBridge 157:e7ca05fa8600 5772 /******************************** SPI Instances *******************************/
AnnaBridge 157:e7ca05fa8600 5773 #define IS_SPI_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SPI1)
AnnaBridge 157:e7ca05fa8600 5774
AnnaBridge 157:e7ca05fa8600 5775 /****************** LPTIM Instances : All supported instances *****************/
AnnaBridge 157:e7ca05fa8600 5776 #define IS_LPTIM_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM1)
AnnaBridge 157:e7ca05fa8600 5777
AnnaBridge 157:e7ca05fa8600 5778 /****************** TIM Instances : All supported instances *******************/
AnnaBridge 157:e7ca05fa8600 5779 #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 157:e7ca05fa8600 5780 ((INSTANCE) == TIM21))
AnnaBridge 157:e7ca05fa8600 5781
AnnaBridge 157:e7ca05fa8600 5782 /****************** TIM Instances : supporting counting mode selection ********/
AnnaBridge 157:e7ca05fa8600 5783 #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 157:e7ca05fa8600 5784 ((INSTANCE) == TIM21))
AnnaBridge 157:e7ca05fa8600 5785
AnnaBridge 157:e7ca05fa8600 5786 /****************** TIM Instances : supporting clock division *****************/
AnnaBridge 157:e7ca05fa8600 5787 #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 157:e7ca05fa8600 5788 ((INSTANCE) == TIM21))
AnnaBridge 157:e7ca05fa8600 5789
AnnaBridge 157:e7ca05fa8600 5790 /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/
AnnaBridge 157:e7ca05fa8600 5791 #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 157:e7ca05fa8600 5792 ((INSTANCE) == TIM21))
AnnaBridge 157:e7ca05fa8600 5793
AnnaBridge 157:e7ca05fa8600 5794 /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/
AnnaBridge 157:e7ca05fa8600 5795 #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 157:e7ca05fa8600 5796 ((INSTANCE) == TIM21))
AnnaBridge 157:e7ca05fa8600 5797
AnnaBridge 157:e7ca05fa8600 5798 /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/
AnnaBridge 157:e7ca05fa8600 5799 #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 157:e7ca05fa8600 5800 ((INSTANCE) == TIM21))
AnnaBridge 157:e7ca05fa8600 5801
AnnaBridge 157:e7ca05fa8600 5802 /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/
AnnaBridge 157:e7ca05fa8600 5803 #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 157:e7ca05fa8600 5804 ((INSTANCE) == TIM21))
AnnaBridge 157:e7ca05fa8600 5805
AnnaBridge 157:e7ca05fa8600 5806 /************* TIM Instances : at least 1 capture/compare channel *************/
AnnaBridge 157:e7ca05fa8600 5807 #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 157:e7ca05fa8600 5808 ((INSTANCE) == TIM21))
AnnaBridge 157:e7ca05fa8600 5809
AnnaBridge 157:e7ca05fa8600 5810 /************ TIM Instances : at least 2 capture/compare channels *************/
AnnaBridge 157:e7ca05fa8600 5811 #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 157:e7ca05fa8600 5812 ((INSTANCE) == TIM21))
AnnaBridge 157:e7ca05fa8600 5813
AnnaBridge 157:e7ca05fa8600 5814 /************ TIM Instances : at least 3 capture/compare channels *************/
AnnaBridge 157:e7ca05fa8600 5815 #define IS_TIM_CC3_INSTANCE(INSTANCE) ((INSTANCE) == TIM2)
AnnaBridge 157:e7ca05fa8600 5816
AnnaBridge 157:e7ca05fa8600 5817 /************ TIM Instances : at least 4 capture/compare channels *************/
AnnaBridge 157:e7ca05fa8600 5818 #define IS_TIM_CC4_INSTANCE(INSTANCE) ((INSTANCE) == TIM2)
AnnaBridge 157:e7ca05fa8600 5819
AnnaBridge 157:e7ca05fa8600 5820 /******************** TIM Instances : Advanced-control timers *****************/
AnnaBridge 157:e7ca05fa8600 5821
AnnaBridge 157:e7ca05fa8600 5822 /******************* TIM Instances : Timer input XOR function *****************/
AnnaBridge 157:e7ca05fa8600 5823 #define IS_TIM_XOR_INSTANCE(INSTANCE) ((INSTANCE) == TIM2)
AnnaBridge 157:e7ca05fa8600 5824
AnnaBridge 157:e7ca05fa8600 5825 /****************** TIM Instances : DMA requests generation (UDE) *************/
AnnaBridge 157:e7ca05fa8600 5826 #define IS_TIM_DMA_INSTANCE(INSTANCE) ((INSTANCE) == TIM2)
AnnaBridge 157:e7ca05fa8600 5827
AnnaBridge 157:e7ca05fa8600 5828 /************ TIM Instances : DMA requests generation (CCxDE) *****************/
AnnaBridge 157:e7ca05fa8600 5829 #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) ((INSTANCE) == TIM2)
AnnaBridge 157:e7ca05fa8600 5830
AnnaBridge 157:e7ca05fa8600 5831 /************ TIM Instances : DMA requests generation (COMDE) *****************/
AnnaBridge 157:e7ca05fa8600 5832 #define IS_TIM_CCDMA_INSTANCE(INSTANCE) ((INSTANCE) == TIM2)
AnnaBridge 157:e7ca05fa8600 5833
AnnaBridge 157:e7ca05fa8600 5834 /******************** TIM Instances : DMA burst feature ***********************/
AnnaBridge 157:e7ca05fa8600 5835 #define IS_TIM_DMABURST_INSTANCE(INSTANCE) ((INSTANCE) == TIM2)
AnnaBridge 157:e7ca05fa8600 5836
AnnaBridge 157:e7ca05fa8600 5837 /****** TIM Instances : master mode available (TIMx_CR2.MMS available )********/
AnnaBridge 157:e7ca05fa8600 5838 #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 157:e7ca05fa8600 5839 ((INSTANCE) == TIM21))
AnnaBridge 157:e7ca05fa8600 5840
AnnaBridge 157:e7ca05fa8600 5841 /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
AnnaBridge 157:e7ca05fa8600 5842 #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 157:e7ca05fa8600 5843 ((INSTANCE) == TIM21))
AnnaBridge 157:e7ca05fa8600 5844
AnnaBridge 157:e7ca05fa8600 5845 /********************** TIM Instances : 32 bit Counter ************************/
AnnaBridge 157:e7ca05fa8600 5846
AnnaBridge 157:e7ca05fa8600 5847 /***************** TIM Instances : external trigger input availabe ************/
AnnaBridge 157:e7ca05fa8600 5848 #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 157:e7ca05fa8600 5849 ((INSTANCE) == TIM21))
AnnaBridge 157:e7ca05fa8600 5850
AnnaBridge 157:e7ca05fa8600 5851 /****************** TIM Instances : remapping capability **********************/
AnnaBridge 157:e7ca05fa8600 5852 #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 157:e7ca05fa8600 5853 ((INSTANCE) == TIM21))
AnnaBridge 157:e7ca05fa8600 5854
AnnaBridge 157:e7ca05fa8600 5855 /****************** TIM Instances : supporting encoder interface **************/
AnnaBridge 157:e7ca05fa8600 5856 #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 157:e7ca05fa8600 5857 ((INSTANCE) == TIM21))
AnnaBridge 157:e7ca05fa8600 5858
AnnaBridge 157:e7ca05fa8600 5859 /******************* TIM Instances : output(s) OCXEC register *****************/
AnnaBridge 157:e7ca05fa8600 5860 #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) ((INSTANCE) == TIM2)
AnnaBridge 157:e7ca05fa8600 5861
AnnaBridge 157:e7ca05fa8600 5862 /******************* TIM Instances : output(s) available **********************/
AnnaBridge 157:e7ca05fa8600 5863 #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
AnnaBridge 157:e7ca05fa8600 5864 ((((INSTANCE) == TIM2) && \
AnnaBridge 157:e7ca05fa8600 5865 (((CHANNEL) == TIM_CHANNEL_1) || \
AnnaBridge 157:e7ca05fa8600 5866 ((CHANNEL) == TIM_CHANNEL_2) || \
AnnaBridge 157:e7ca05fa8600 5867 ((CHANNEL) == TIM_CHANNEL_3) || \
AnnaBridge 157:e7ca05fa8600 5868 ((CHANNEL) == TIM_CHANNEL_4))) \
AnnaBridge 157:e7ca05fa8600 5869 || \
AnnaBridge 157:e7ca05fa8600 5870 (((INSTANCE) == TIM21) && \
AnnaBridge 157:e7ca05fa8600 5871 (((CHANNEL) == TIM_CHANNEL_1) || \
AnnaBridge 157:e7ca05fa8600 5872 ((CHANNEL) == TIM_CHANNEL_2))))
AnnaBridge 157:e7ca05fa8600 5873
AnnaBridge 157:e7ca05fa8600 5874 /******************** UART Instances : Asynchronous mode **********************/
AnnaBridge 157:e7ca05fa8600 5875 #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART2) || \
AnnaBridge 157:e7ca05fa8600 5876 ((INSTANCE) == LPUART1))
AnnaBridge 157:e7ca05fa8600 5877
AnnaBridge 157:e7ca05fa8600 5878 /******************** USART Instances : Synchronous mode **********************/
AnnaBridge 157:e7ca05fa8600 5879 #define IS_USART_INSTANCE(INSTANCE) (1 == 0)
AnnaBridge 157:e7ca05fa8600 5880
AnnaBridge 157:e7ca05fa8600 5881 /****************** USART Instances : Auto Baud Rate detection ****************/
AnnaBridge 157:e7ca05fa8600 5882
AnnaBridge 157:e7ca05fa8600 5883 #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (1 == 0)
AnnaBridge 157:e7ca05fa8600 5884
AnnaBridge 157:e7ca05fa8600 5885 /******************** UART Instances : Half-Duplex mode **********************/
AnnaBridge 157:e7ca05fa8600 5886 #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART2) || \
AnnaBridge 157:e7ca05fa8600 5887 ((INSTANCE) == LPUART1))
AnnaBridge 157:e7ca05fa8600 5888
AnnaBridge 157:e7ca05fa8600 5889 /******************** UART Instances : LIN mode **********************/
AnnaBridge 157:e7ca05fa8600 5890 #define IS_UART_LIN_INSTANCE(INSTANCE) (1==0)
AnnaBridge 157:e7ca05fa8600 5891
AnnaBridge 157:e7ca05fa8600 5892 /******************** UART Instances : Wake-up from Stop mode **********************/
AnnaBridge 157:e7ca05fa8600 5893 #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) ((INSTANCE) == LPUART1)
AnnaBridge 157:e7ca05fa8600 5894 /****************** UART Instances : Hardware Flow control ********************/
AnnaBridge 157:e7ca05fa8600 5895 #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART2) || \
AnnaBridge 157:e7ca05fa8600 5896 ((INSTANCE) == LPUART1))
AnnaBridge 157:e7ca05fa8600 5897
AnnaBridge 157:e7ca05fa8600 5898 /********************* UART Instances : Smard card mode ***********************/
AnnaBridge 157:e7ca05fa8600 5899 #define IS_SMARTCARD_INSTANCE(INSTANCE) ((INSTANCE) == USART2)
AnnaBridge 157:e7ca05fa8600 5900
AnnaBridge 157:e7ca05fa8600 5901 /*********************** UART Instances : IRDA mode ***************************/
AnnaBridge 157:e7ca05fa8600 5902 #define IS_IRDA_INSTANCE(INSTANCE) ((INSTANCE) == USART2)
AnnaBridge 157:e7ca05fa8600 5903
AnnaBridge 157:e7ca05fa8600 5904 /******************** LPUART Instance *****************************************/
AnnaBridge 157:e7ca05fa8600 5905 #define IS_LPUART_INSTANCE(INSTANCE) ((INSTANCE) == LPUART1)
AnnaBridge 157:e7ca05fa8600 5906
AnnaBridge 157:e7ca05fa8600 5907 /****************************** IWDG Instances ********************************/
AnnaBridge 157:e7ca05fa8600 5908 #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
AnnaBridge 157:e7ca05fa8600 5909
AnnaBridge 157:e7ca05fa8600 5910 /****************************** WWDG Instances ********************************/
AnnaBridge 157:e7ca05fa8600 5911 #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
AnnaBridge 157:e7ca05fa8600 5912
AnnaBridge 157:e7ca05fa8600 5913 /**
AnnaBridge 157:e7ca05fa8600 5914 * @}
AnnaBridge 157:e7ca05fa8600 5915 */
AnnaBridge 157:e7ca05fa8600 5916
AnnaBridge 157:e7ca05fa8600 5917 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 5918 /* For a painless codes migration between the STM32L0xx device product */
AnnaBridge 157:e7ca05fa8600 5919 /* lines, the aliases defined below are put in place to overcome the */
AnnaBridge 157:e7ca05fa8600 5920 /* differences in the interrupt handlers and IRQn definitions. */
AnnaBridge 157:e7ca05fa8600 5921 /* No need to update developed interrupt code when moving across */
AnnaBridge 157:e7ca05fa8600 5922 /* product lines within the same STM32L0 Family */
AnnaBridge 157:e7ca05fa8600 5923 /******************************************************************************/
AnnaBridge 157:e7ca05fa8600 5924
AnnaBridge 157:e7ca05fa8600 5925 /* Aliases for __IRQn */
AnnaBridge 157:e7ca05fa8600 5926
AnnaBridge 157:e7ca05fa8600 5927 #define RNG_LPUART1_IRQn LPUART1_IRQn
AnnaBridge 157:e7ca05fa8600 5928 #define AES_LPUART1_IRQn LPUART1_IRQn
AnnaBridge 157:e7ca05fa8600 5929 #define AES_RNG_LPUART1_IRQn LPUART1_IRQn
AnnaBridge 157:e7ca05fa8600 5930 #define RCC_CRS_IRQn RCC_IRQn
AnnaBridge 157:e7ca05fa8600 5931
AnnaBridge 157:e7ca05fa8600 5932 /* Aliases for __IRQHandler */
AnnaBridge 157:e7ca05fa8600 5933 #define RNG_LPUART1_IRQHandler LPUART1_IRQHandler
AnnaBridge 157:e7ca05fa8600 5934 #define AES_LPUART1_IRQHandler LPUART1_IRQHandler
AnnaBridge 157:e7ca05fa8600 5935 #define AES_RNG_LPUART1_IRQHandler LPUART1_IRQHandler
AnnaBridge 157:e7ca05fa8600 5936 #define TIM6_DAC_IRQHandler TIM6_IRQHandler
AnnaBridge 157:e7ca05fa8600 5937 #define RCC_CRS_IRQHandler RCC_IRQHandler
AnnaBridge 157:e7ca05fa8600 5938
AnnaBridge 157:e7ca05fa8600 5939 /**
AnnaBridge 157:e7ca05fa8600 5940 * @}
AnnaBridge 157:e7ca05fa8600 5941 */
AnnaBridge 157:e7ca05fa8600 5942
AnnaBridge 157:e7ca05fa8600 5943 /**
AnnaBridge 157:e7ca05fa8600 5944 * @}
AnnaBridge 157:e7ca05fa8600 5945 */
AnnaBridge 157:e7ca05fa8600 5946
AnnaBridge 157:e7ca05fa8600 5947 #ifdef __cplusplus
AnnaBridge 157:e7ca05fa8600 5948 }
AnnaBridge 157:e7ca05fa8600 5949 #endif /* __cplusplus */
AnnaBridge 157:e7ca05fa8600 5950
AnnaBridge 157:e7ca05fa8600 5951 #endif /* __STM32L011xx_H */
AnnaBridge 157:e7ca05fa8600 5952
AnnaBridge 157:e7ca05fa8600 5953
AnnaBridge 157:e7ca05fa8600 5954
AnnaBridge 157:e7ca05fa8600 5955 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/