The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.

Dependents:   hello SerialTestv11 SerialTestv12 Sierpinski ... more

mbed 2

This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.

Committer:
AnnaBridge
Date:
Thu Nov 08 11:45:42 2018 +0000
Revision:
171:3a7713b1edbc
Parent:
TARGET_DISCO_F303VC/TARGET_STM/TARGET_STM32F3/device/stm32f3xx_hal_spi.h@168:b9e159c1930a
mbed library. Release version 164

Who changed what in which revision?

UserRevisionLine numberNew contents of line
AnnaBridge 163:e59c8e839560 1 /**
AnnaBridge 163:e59c8e839560 2 ******************************************************************************
AnnaBridge 163:e59c8e839560 3 * @file stm32f3xx_hal_spi.h
AnnaBridge 163:e59c8e839560 4 * @author MCD Application Team
AnnaBridge 163:e59c8e839560 5 * @brief Header file of SPI HAL module.
AnnaBridge 163:e59c8e839560 6 ******************************************************************************
AnnaBridge 163:e59c8e839560 7 * @attention
AnnaBridge 163:e59c8e839560 8 *
AnnaBridge 163:e59c8e839560 9 * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
AnnaBridge 163:e59c8e839560 10 *
AnnaBridge 163:e59c8e839560 11 * Redistribution and use in source and binary forms, with or without modification,
AnnaBridge 163:e59c8e839560 12 * are permitted provided that the following conditions are met:
AnnaBridge 163:e59c8e839560 13 * 1. Redistributions of source code must retain the above copyright notice,
AnnaBridge 163:e59c8e839560 14 * this list of conditions and the following disclaimer.
AnnaBridge 163:e59c8e839560 15 * 2. Redistributions in binary form must reproduce the above copyright notice,
AnnaBridge 163:e59c8e839560 16 * this list of conditions and the following disclaimer in the documentation
AnnaBridge 163:e59c8e839560 17 * and/or other materials provided with the distribution.
AnnaBridge 163:e59c8e839560 18 * 3. Neither the name of STMicroelectronics nor the names of its contributors
AnnaBridge 163:e59c8e839560 19 * may be used to endorse or promote products derived from this software
AnnaBridge 163:e59c8e839560 20 * without specific prior written permission.
AnnaBridge 163:e59c8e839560 21 *
AnnaBridge 163:e59c8e839560 22 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
AnnaBridge 163:e59c8e839560 23 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
AnnaBridge 163:e59c8e839560 24 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
AnnaBridge 163:e59c8e839560 25 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
AnnaBridge 163:e59c8e839560 26 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
AnnaBridge 163:e59c8e839560 27 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
AnnaBridge 163:e59c8e839560 28 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
AnnaBridge 163:e59c8e839560 29 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
AnnaBridge 163:e59c8e839560 30 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
AnnaBridge 163:e59c8e839560 31 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
AnnaBridge 163:e59c8e839560 32 *
AnnaBridge 163:e59c8e839560 33 ******************************************************************************
AnnaBridge 163:e59c8e839560 34 */
AnnaBridge 163:e59c8e839560 35
AnnaBridge 163:e59c8e839560 36 /* Define to prevent recursive inclusion -------------------------------------*/
AnnaBridge 163:e59c8e839560 37 #ifndef __STM32F3xx_HAL_SPI_H
AnnaBridge 163:e59c8e839560 38 #define __STM32F3xx_HAL_SPI_H
AnnaBridge 163:e59c8e839560 39
AnnaBridge 163:e59c8e839560 40 #ifdef __cplusplus
AnnaBridge 163:e59c8e839560 41 extern "C" {
AnnaBridge 163:e59c8e839560 42 #endif
AnnaBridge 163:e59c8e839560 43
AnnaBridge 163:e59c8e839560 44 /* Includes ------------------------------------------------------------------*/
AnnaBridge 163:e59c8e839560 45 #include "stm32f3xx_hal_def.h"
AnnaBridge 163:e59c8e839560 46
AnnaBridge 163:e59c8e839560 47 /** @addtogroup STM32F3xx_HAL_Driver
AnnaBridge 163:e59c8e839560 48 * @{
AnnaBridge 163:e59c8e839560 49 */
AnnaBridge 163:e59c8e839560 50
AnnaBridge 163:e59c8e839560 51 /** @addtogroup SPI
AnnaBridge 163:e59c8e839560 52 * @{
AnnaBridge 163:e59c8e839560 53 */
AnnaBridge 163:e59c8e839560 54
AnnaBridge 163:e59c8e839560 55 /* Exported types ------------------------------------------------------------*/
AnnaBridge 163:e59c8e839560 56 /** @defgroup SPI_Exported_Types SPI Exported Types
AnnaBridge 163:e59c8e839560 57 * @{
AnnaBridge 163:e59c8e839560 58 */
AnnaBridge 163:e59c8e839560 59
AnnaBridge 163:e59c8e839560 60 /**
AnnaBridge 163:e59c8e839560 61 * @brief SPI Configuration Structure definition
AnnaBridge 163:e59c8e839560 62 */
AnnaBridge 163:e59c8e839560 63 typedef struct
AnnaBridge 163:e59c8e839560 64 {
AnnaBridge 163:e59c8e839560 65 uint32_t Mode; /*!< Specifies the SPI operating mode.
AnnaBridge 163:e59c8e839560 66 This parameter can be a value of @ref SPI_Mode */
AnnaBridge 163:e59c8e839560 67
AnnaBridge 163:e59c8e839560 68 uint32_t Direction; /*!< Specifies the SPI bidirectional mode state.
AnnaBridge 163:e59c8e839560 69 This parameter can be a value of @ref SPI_Direction */
AnnaBridge 163:e59c8e839560 70
AnnaBridge 163:e59c8e839560 71 uint32_t DataSize; /*!< Specifies the SPI data size.
AnnaBridge 163:e59c8e839560 72 This parameter can be a value of @ref SPI_Data_Size */
AnnaBridge 163:e59c8e839560 73
AnnaBridge 163:e59c8e839560 74 uint32_t CLKPolarity; /*!< Specifies the serial clock steady state.
AnnaBridge 163:e59c8e839560 75 This parameter can be a value of @ref SPI_Clock_Polarity */
AnnaBridge 163:e59c8e839560 76
AnnaBridge 163:e59c8e839560 77 uint32_t CLKPhase; /*!< Specifies the clock active edge for the bit capture.
AnnaBridge 163:e59c8e839560 78 This parameter can be a value of @ref SPI_Clock_Phase */
AnnaBridge 163:e59c8e839560 79
AnnaBridge 163:e59c8e839560 80 uint32_t NSS; /*!< Specifies whether the NSS signal is managed by
AnnaBridge 163:e59c8e839560 81 hardware (NSS pin) or by software using the SSI bit.
AnnaBridge 163:e59c8e839560 82 This parameter can be a value of @ref SPI_Slave_Select_management */
AnnaBridge 163:e59c8e839560 83
AnnaBridge 163:e59c8e839560 84 uint32_t BaudRatePrescaler; /*!< Specifies the Baud Rate prescaler value which will be
AnnaBridge 163:e59c8e839560 85 used to configure the transmit and receive SCK clock.
AnnaBridge 163:e59c8e839560 86 This parameter can be a value of @ref SPI_BaudRate_Prescaler
AnnaBridge 163:e59c8e839560 87 @note The communication clock is derived from the master
AnnaBridge 163:e59c8e839560 88 clock. The slave clock does not need to be set. */
AnnaBridge 163:e59c8e839560 89
AnnaBridge 163:e59c8e839560 90 uint32_t FirstBit; /*!< Specifies whether data transfers start from MSB or LSB bit.
AnnaBridge 163:e59c8e839560 91 This parameter can be a value of @ref SPI_MSB_LSB_transmission */
AnnaBridge 163:e59c8e839560 92
AnnaBridge 163:e59c8e839560 93 uint32_t TIMode; /*!< Specifies if the TI mode is enabled or not.
AnnaBridge 163:e59c8e839560 94 This parameter can be a value of @ref SPI_TI_mode */
AnnaBridge 163:e59c8e839560 95
AnnaBridge 163:e59c8e839560 96 uint32_t CRCCalculation; /*!< Specifies if the CRC calculation is enabled or not.
AnnaBridge 163:e59c8e839560 97 This parameter can be a value of @ref SPI_CRC_Calculation */
AnnaBridge 163:e59c8e839560 98
AnnaBridge 163:e59c8e839560 99 uint32_t CRCPolynomial; /*!< Specifies the polynomial used for the CRC calculation.
AnnaBridge 163:e59c8e839560 100 This parameter must be an odd number between Min_Data = 1 and Max_Data = 65535 */
AnnaBridge 163:e59c8e839560 101
AnnaBridge 163:e59c8e839560 102 uint32_t CRCLength; /*!< Specifies the CRC Length used for the CRC calculation.
AnnaBridge 163:e59c8e839560 103 CRC Length is only used with Data8 and Data16, not other data size
AnnaBridge 163:e59c8e839560 104 This parameter can be a value of @ref SPI_CRC_length */
AnnaBridge 163:e59c8e839560 105
AnnaBridge 163:e59c8e839560 106 uint32_t NSSPMode; /*!< Specifies whether the NSSP signal is enabled or not .
AnnaBridge 163:e59c8e839560 107 This parameter can be a value of @ref SPI_NSSP_Mode
AnnaBridge 163:e59c8e839560 108 This mode is activated by the NSSP bit in the SPIx_CR2 register and
AnnaBridge 163:e59c8e839560 109 it takes effect only if the SPI interface is configured as Motorola SPI
AnnaBridge 163:e59c8e839560 110 master (FRF=0) with capture on the first edge (SPIx_CR1 CPHA = 0,
AnnaBridge 163:e59c8e839560 111 CPOL setting is ignored).. */
AnnaBridge 163:e59c8e839560 112 } SPI_InitTypeDef;
AnnaBridge 163:e59c8e839560 113
AnnaBridge 163:e59c8e839560 114 /**
AnnaBridge 163:e59c8e839560 115 * @brief HAL SPI State structure definition
AnnaBridge 163:e59c8e839560 116 */
AnnaBridge 163:e59c8e839560 117 typedef enum
AnnaBridge 163:e59c8e839560 118 {
AnnaBridge 163:e59c8e839560 119 HAL_SPI_STATE_RESET = 0x00U, /*!< Peripheral not Initialized */
AnnaBridge 163:e59c8e839560 120 HAL_SPI_STATE_READY = 0x01U, /*!< Peripheral Initialized and ready for use */
AnnaBridge 163:e59c8e839560 121 HAL_SPI_STATE_BUSY = 0x02U, /*!< an internal process is ongoing */
AnnaBridge 163:e59c8e839560 122 HAL_SPI_STATE_BUSY_TX = 0x03U, /*!< Data Transmission process is ongoing */
AnnaBridge 163:e59c8e839560 123 HAL_SPI_STATE_BUSY_RX = 0x04U, /*!< Data Reception process is ongoing */
AnnaBridge 163:e59c8e839560 124 HAL_SPI_STATE_BUSY_TX_RX = 0x05U, /*!< Data Transmission and Reception process is ongoing */
AnnaBridge 163:e59c8e839560 125 HAL_SPI_STATE_ERROR = 0x06U, /*!< SPI error state */
AnnaBridge 163:e59c8e839560 126 HAL_SPI_STATE_ABORT = 0x07U /*!< SPI abort is ongoing */
AnnaBridge 163:e59c8e839560 127 } HAL_SPI_StateTypeDef;
AnnaBridge 163:e59c8e839560 128
AnnaBridge 163:e59c8e839560 129 /**
AnnaBridge 163:e59c8e839560 130 * @brief SPI handle Structure definition
AnnaBridge 163:e59c8e839560 131 */
AnnaBridge 163:e59c8e839560 132 typedef struct __SPI_HandleTypeDef
AnnaBridge 163:e59c8e839560 133 {
AnnaBridge 163:e59c8e839560 134 SPI_TypeDef *Instance; /*!< SPI registers base address */
AnnaBridge 163:e59c8e839560 135
AnnaBridge 163:e59c8e839560 136 SPI_InitTypeDef Init; /*!< SPI communication parameters */
AnnaBridge 163:e59c8e839560 137
AnnaBridge 163:e59c8e839560 138 uint8_t *pTxBuffPtr; /*!< Pointer to SPI Tx transfer Buffer */
AnnaBridge 163:e59c8e839560 139
AnnaBridge 163:e59c8e839560 140 uint16_t TxXferSize; /*!< SPI Tx Transfer size */
AnnaBridge 163:e59c8e839560 141
AnnaBridge 163:e59c8e839560 142 __IO uint16_t TxXferCount; /*!< SPI Tx Transfer Counter */
AnnaBridge 163:e59c8e839560 143
AnnaBridge 163:e59c8e839560 144 uint8_t *pRxBuffPtr; /*!< Pointer to SPI Rx transfer Buffer */
AnnaBridge 163:e59c8e839560 145
AnnaBridge 163:e59c8e839560 146 uint16_t RxXferSize; /*!< SPI Rx Transfer size */
AnnaBridge 163:e59c8e839560 147
AnnaBridge 163:e59c8e839560 148 __IO uint16_t RxXferCount; /*!< SPI Rx Transfer Counter */
AnnaBridge 163:e59c8e839560 149
AnnaBridge 163:e59c8e839560 150 uint32_t CRCSize; /*!< SPI CRC size used for the transfer */
AnnaBridge 163:e59c8e839560 151
AnnaBridge 163:e59c8e839560 152 void (*RxISR)(struct __SPI_HandleTypeDef *hspi); /*!< function pointer on Rx ISR */
AnnaBridge 163:e59c8e839560 153
AnnaBridge 163:e59c8e839560 154 void (*TxISR)(struct __SPI_HandleTypeDef *hspi); /*!< function pointer on Tx ISR */
AnnaBridge 163:e59c8e839560 155
AnnaBridge 163:e59c8e839560 156 DMA_HandleTypeDef *hdmatx; /*!< SPI Tx DMA Handle parameters */
AnnaBridge 163:e59c8e839560 157
AnnaBridge 163:e59c8e839560 158 DMA_HandleTypeDef *hdmarx; /*!< SPI Rx DMA Handle parameters */
AnnaBridge 163:e59c8e839560 159
AnnaBridge 163:e59c8e839560 160 HAL_LockTypeDef Lock; /*!< Locking object */
AnnaBridge 163:e59c8e839560 161
AnnaBridge 163:e59c8e839560 162 __IO HAL_SPI_StateTypeDef State; /*!< SPI communication state */
AnnaBridge 163:e59c8e839560 163
AnnaBridge 163:e59c8e839560 164 __IO uint32_t ErrorCode; /*!< SPI Error code */
AnnaBridge 163:e59c8e839560 165
AnnaBridge 163:e59c8e839560 166 } SPI_HandleTypeDef;
AnnaBridge 163:e59c8e839560 167
AnnaBridge 163:e59c8e839560 168 /**
AnnaBridge 163:e59c8e839560 169 * @}
AnnaBridge 163:e59c8e839560 170 */
AnnaBridge 163:e59c8e839560 171
AnnaBridge 163:e59c8e839560 172 /* Exported constants --------------------------------------------------------*/
AnnaBridge 163:e59c8e839560 173 /** @defgroup SPI_Exported_Constants SPI Exported Constants
AnnaBridge 163:e59c8e839560 174 * @{
AnnaBridge 163:e59c8e839560 175 */
AnnaBridge 163:e59c8e839560 176
AnnaBridge 163:e59c8e839560 177 /** @defgroup SPI_Error_Code SPI Error Code
AnnaBridge 163:e59c8e839560 178 * @{
AnnaBridge 163:e59c8e839560 179 */
AnnaBridge 163:e59c8e839560 180 #define HAL_SPI_ERROR_NONE (0x00000000U) /*!< No error */
AnnaBridge 163:e59c8e839560 181 #define HAL_SPI_ERROR_MODF (0x00000001U) /*!< MODF error */
AnnaBridge 163:e59c8e839560 182 #define HAL_SPI_ERROR_CRC (0x00000002U) /*!< CRC error */
AnnaBridge 163:e59c8e839560 183 #define HAL_SPI_ERROR_OVR (0x00000004U) /*!< OVR error */
AnnaBridge 163:e59c8e839560 184 #define HAL_SPI_ERROR_FRE (0x00000008U) /*!< FRE error */
AnnaBridge 163:e59c8e839560 185 #define HAL_SPI_ERROR_DMA (0x00000010U) /*!< DMA transfer error */
AnnaBridge 163:e59c8e839560 186 #define HAL_SPI_ERROR_FLAG (0x00000020U) /*!< Error on RXNE/TXE/BSY/FTLVL/FRLVL Flag */
AnnaBridge 163:e59c8e839560 187 #define HAL_SPI_ERROR_ABORT (0x00000040U) /*!< Error during SPI Abort procedure */
AnnaBridge 163:e59c8e839560 188 /**
AnnaBridge 163:e59c8e839560 189 * @}
AnnaBridge 163:e59c8e839560 190 */
AnnaBridge 163:e59c8e839560 191
AnnaBridge 163:e59c8e839560 192 /** @defgroup SPI_Mode SPI Mode
AnnaBridge 163:e59c8e839560 193 * @{
AnnaBridge 163:e59c8e839560 194 */
AnnaBridge 163:e59c8e839560 195 #define SPI_MODE_SLAVE (0x00000000U)
AnnaBridge 163:e59c8e839560 196 #define SPI_MODE_MASTER (SPI_CR1_MSTR | SPI_CR1_SSI)
AnnaBridge 163:e59c8e839560 197 /**
AnnaBridge 163:e59c8e839560 198 * @}
AnnaBridge 163:e59c8e839560 199 */
AnnaBridge 163:e59c8e839560 200
AnnaBridge 163:e59c8e839560 201 /** @defgroup SPI_Direction SPI Direction Mode
AnnaBridge 163:e59c8e839560 202 * @{
AnnaBridge 163:e59c8e839560 203 */
AnnaBridge 163:e59c8e839560 204 #define SPI_DIRECTION_2LINES (0x00000000U)
AnnaBridge 163:e59c8e839560 205 #define SPI_DIRECTION_2LINES_RXONLY SPI_CR1_RXONLY
AnnaBridge 163:e59c8e839560 206 #define SPI_DIRECTION_1LINE SPI_CR1_BIDIMODE
AnnaBridge 163:e59c8e839560 207 /**
AnnaBridge 163:e59c8e839560 208 * @}
AnnaBridge 163:e59c8e839560 209 */
AnnaBridge 163:e59c8e839560 210
AnnaBridge 163:e59c8e839560 211 /** @defgroup SPI_Data_Size SPI Data Size
AnnaBridge 163:e59c8e839560 212 * @{
AnnaBridge 163:e59c8e839560 213 */
AnnaBridge 163:e59c8e839560 214 #define SPI_DATASIZE_4BIT (0x00000300U)
AnnaBridge 163:e59c8e839560 215 #define SPI_DATASIZE_5BIT (0x00000400U)
AnnaBridge 163:e59c8e839560 216 #define SPI_DATASIZE_6BIT (0x00000500U)
AnnaBridge 163:e59c8e839560 217 #define SPI_DATASIZE_7BIT (0x00000600U)
AnnaBridge 163:e59c8e839560 218 #define SPI_DATASIZE_8BIT (0x00000700U)
AnnaBridge 163:e59c8e839560 219 #define SPI_DATASIZE_9BIT (0x00000800U)
AnnaBridge 163:e59c8e839560 220 #define SPI_DATASIZE_10BIT (0x00000900U)
AnnaBridge 163:e59c8e839560 221 #define SPI_DATASIZE_11BIT (0x00000A00U)
AnnaBridge 163:e59c8e839560 222 #define SPI_DATASIZE_12BIT (0x00000B00U)
AnnaBridge 163:e59c8e839560 223 #define SPI_DATASIZE_13BIT (0x00000C00U)
AnnaBridge 163:e59c8e839560 224 #define SPI_DATASIZE_14BIT (0x00000D00U)
AnnaBridge 163:e59c8e839560 225 #define SPI_DATASIZE_15BIT (0x00000E00U)
AnnaBridge 163:e59c8e839560 226 #define SPI_DATASIZE_16BIT (0x00000F00U)
AnnaBridge 163:e59c8e839560 227 /**
AnnaBridge 163:e59c8e839560 228 * @}
AnnaBridge 163:e59c8e839560 229 */
AnnaBridge 163:e59c8e839560 230
AnnaBridge 163:e59c8e839560 231 /** @defgroup SPI_Clock_Polarity SPI Clock Polarity
AnnaBridge 163:e59c8e839560 232 * @{
AnnaBridge 163:e59c8e839560 233 */
AnnaBridge 163:e59c8e839560 234 #define SPI_POLARITY_LOW (0x00000000U)
AnnaBridge 163:e59c8e839560 235 #define SPI_POLARITY_HIGH SPI_CR1_CPOL
AnnaBridge 163:e59c8e839560 236 /**
AnnaBridge 163:e59c8e839560 237 * @}
AnnaBridge 163:e59c8e839560 238 */
AnnaBridge 163:e59c8e839560 239
AnnaBridge 163:e59c8e839560 240 /** @defgroup SPI_Clock_Phase SPI Clock Phase
AnnaBridge 163:e59c8e839560 241 * @{
AnnaBridge 163:e59c8e839560 242 */
AnnaBridge 163:e59c8e839560 243 #define SPI_PHASE_1EDGE (0x00000000U)
AnnaBridge 163:e59c8e839560 244 #define SPI_PHASE_2EDGE SPI_CR1_CPHA
AnnaBridge 163:e59c8e839560 245 /**
AnnaBridge 163:e59c8e839560 246 * @}
AnnaBridge 163:e59c8e839560 247 */
AnnaBridge 163:e59c8e839560 248
AnnaBridge 163:e59c8e839560 249 /** @defgroup SPI_Slave_Select_management SPI Slave Select Management
AnnaBridge 163:e59c8e839560 250 * @{
AnnaBridge 163:e59c8e839560 251 */
AnnaBridge 163:e59c8e839560 252 #define SPI_NSS_SOFT SPI_CR1_SSM
AnnaBridge 163:e59c8e839560 253 #define SPI_NSS_HARD_INPUT (0x00000000U)
AnnaBridge 163:e59c8e839560 254 #define SPI_NSS_HARD_OUTPUT (SPI_CR2_SSOE << 16U)
AnnaBridge 163:e59c8e839560 255 /**
AnnaBridge 163:e59c8e839560 256 * @}
AnnaBridge 163:e59c8e839560 257 */
AnnaBridge 163:e59c8e839560 258
AnnaBridge 163:e59c8e839560 259 /** @defgroup SPI_NSSP_Mode SPI NSS Pulse Mode
AnnaBridge 163:e59c8e839560 260 * @{
AnnaBridge 163:e59c8e839560 261 */
AnnaBridge 163:e59c8e839560 262 #define SPI_NSS_PULSE_ENABLE SPI_CR2_NSSP
AnnaBridge 163:e59c8e839560 263 #define SPI_NSS_PULSE_DISABLE (0x00000000U)
AnnaBridge 163:e59c8e839560 264 /**
AnnaBridge 163:e59c8e839560 265 * @}
AnnaBridge 163:e59c8e839560 266 */
AnnaBridge 163:e59c8e839560 267
AnnaBridge 163:e59c8e839560 268 /** @defgroup SPI_BaudRate_Prescaler SPI BaudRate Prescaler
AnnaBridge 163:e59c8e839560 269 * @{
AnnaBridge 163:e59c8e839560 270 */
AnnaBridge 163:e59c8e839560 271 #define SPI_BAUDRATEPRESCALER_2 (0x00000000U)
AnnaBridge 163:e59c8e839560 272 #define SPI_BAUDRATEPRESCALER_4 (SPI_CR1_BR_0)
AnnaBridge 163:e59c8e839560 273 #define SPI_BAUDRATEPRESCALER_8 (SPI_CR1_BR_1)
AnnaBridge 163:e59c8e839560 274 #define SPI_BAUDRATEPRESCALER_16 (SPI_CR1_BR_1 | SPI_CR1_BR_0)
AnnaBridge 163:e59c8e839560 275 #define SPI_BAUDRATEPRESCALER_32 (SPI_CR1_BR_2)
AnnaBridge 163:e59c8e839560 276 #define SPI_BAUDRATEPRESCALER_64 (SPI_CR1_BR_2 | SPI_CR1_BR_0)
AnnaBridge 163:e59c8e839560 277 #define SPI_BAUDRATEPRESCALER_128 (SPI_CR1_BR_2 | SPI_CR1_BR_1)
AnnaBridge 163:e59c8e839560 278 #define SPI_BAUDRATEPRESCALER_256 (SPI_CR1_BR_2 | SPI_CR1_BR_1 | SPI_CR1_BR_0)
AnnaBridge 163:e59c8e839560 279 /**
AnnaBridge 163:e59c8e839560 280 * @}
AnnaBridge 163:e59c8e839560 281 */
AnnaBridge 163:e59c8e839560 282
AnnaBridge 163:e59c8e839560 283 /** @defgroup SPI_MSB_LSB_transmission SPI MSB LSB Transmission
AnnaBridge 163:e59c8e839560 284 * @{
AnnaBridge 163:e59c8e839560 285 */
AnnaBridge 163:e59c8e839560 286 #define SPI_FIRSTBIT_MSB (0x00000000U)
AnnaBridge 163:e59c8e839560 287 #define SPI_FIRSTBIT_LSB SPI_CR1_LSBFIRST
AnnaBridge 163:e59c8e839560 288 /**
AnnaBridge 163:e59c8e839560 289 * @}
AnnaBridge 163:e59c8e839560 290 */
AnnaBridge 163:e59c8e839560 291
AnnaBridge 163:e59c8e839560 292 /** @defgroup SPI_TI_mode SPI TI Mode
AnnaBridge 163:e59c8e839560 293 * @{
AnnaBridge 163:e59c8e839560 294 */
AnnaBridge 163:e59c8e839560 295 #define SPI_TIMODE_DISABLE (0x00000000U)
AnnaBridge 163:e59c8e839560 296 #define SPI_TIMODE_ENABLE SPI_CR2_FRF
AnnaBridge 163:e59c8e839560 297 /**
AnnaBridge 163:e59c8e839560 298 * @}
AnnaBridge 163:e59c8e839560 299 */
AnnaBridge 163:e59c8e839560 300
AnnaBridge 163:e59c8e839560 301 /** @defgroup SPI_CRC_Calculation SPI CRC Calculation
AnnaBridge 163:e59c8e839560 302 * @{
AnnaBridge 163:e59c8e839560 303 */
AnnaBridge 163:e59c8e839560 304 #define SPI_CRCCALCULATION_DISABLE (0x00000000U)
AnnaBridge 163:e59c8e839560 305 #define SPI_CRCCALCULATION_ENABLE SPI_CR1_CRCEN
AnnaBridge 163:e59c8e839560 306 /**
AnnaBridge 163:e59c8e839560 307 * @}
AnnaBridge 163:e59c8e839560 308 */
AnnaBridge 163:e59c8e839560 309
AnnaBridge 163:e59c8e839560 310 /** @defgroup SPI_CRC_length SPI CRC Length
AnnaBridge 163:e59c8e839560 311 * @{
AnnaBridge 163:e59c8e839560 312 * This parameter can be one of the following values:
AnnaBridge 163:e59c8e839560 313 * SPI_CRC_LENGTH_DATASIZE: aligned with the data size
AnnaBridge 163:e59c8e839560 314 * SPI_CRC_LENGTH_8BIT : CRC 8bit
AnnaBridge 163:e59c8e839560 315 * SPI_CRC_LENGTH_16BIT : CRC 16bit
AnnaBridge 163:e59c8e839560 316 */
AnnaBridge 163:e59c8e839560 317 #define SPI_CRC_LENGTH_DATASIZE (0x00000000U)
AnnaBridge 163:e59c8e839560 318 #define SPI_CRC_LENGTH_8BIT (0x00000001U)
AnnaBridge 163:e59c8e839560 319 #define SPI_CRC_LENGTH_16BIT (0x00000002U)
AnnaBridge 163:e59c8e839560 320 /**
AnnaBridge 163:e59c8e839560 321 * @}
AnnaBridge 163:e59c8e839560 322 */
AnnaBridge 163:e59c8e839560 323
AnnaBridge 163:e59c8e839560 324 /** @defgroup SPI_FIFO_reception_threshold SPI FIFO Reception Threshold
AnnaBridge 163:e59c8e839560 325 * @{
AnnaBridge 163:e59c8e839560 326 * This parameter can be one of the following values:
AnnaBridge 163:e59c8e839560 327 * SPI_RXFIFO_THRESHOLD or SPI_RXFIFO_THRESHOLD_QF :
AnnaBridge 163:e59c8e839560 328 * RXNE event is generated if the FIFO
AnnaBridge 163:e59c8e839560 329 * level is greater or equal to 1/2(16-bits).
AnnaBridge 163:e59c8e839560 330 * SPI_RXFIFO_THRESHOLD_HF: RXNE event is generated if the FIFO
AnnaBridge 163:e59c8e839560 331 * level is greater or equal to 1/4(8 bits). */
AnnaBridge 163:e59c8e839560 332 #define SPI_RXFIFO_THRESHOLD SPI_CR2_FRXTH
AnnaBridge 163:e59c8e839560 333 #define SPI_RXFIFO_THRESHOLD_QF SPI_CR2_FRXTH
AnnaBridge 163:e59c8e839560 334 #define SPI_RXFIFO_THRESHOLD_HF (0x00000000U)
AnnaBridge 163:e59c8e839560 335
AnnaBridge 163:e59c8e839560 336 /**
AnnaBridge 163:e59c8e839560 337 * @}
AnnaBridge 163:e59c8e839560 338 */
AnnaBridge 163:e59c8e839560 339
AnnaBridge 163:e59c8e839560 340 /** @defgroup SPI_Interrupt_definition SPI Interrupt Definition
AnnaBridge 163:e59c8e839560 341 * @{
AnnaBridge 163:e59c8e839560 342 */
AnnaBridge 163:e59c8e839560 343 #define SPI_IT_TXE SPI_CR2_TXEIE
AnnaBridge 163:e59c8e839560 344 #define SPI_IT_RXNE SPI_CR2_RXNEIE
AnnaBridge 163:e59c8e839560 345 #define SPI_IT_ERR SPI_CR2_ERRIE
AnnaBridge 163:e59c8e839560 346 /**
AnnaBridge 163:e59c8e839560 347 * @}
AnnaBridge 163:e59c8e839560 348 */
AnnaBridge 163:e59c8e839560 349
AnnaBridge 163:e59c8e839560 350 /** @defgroup SPI_Flags_definition SPI Flags Definition
AnnaBridge 163:e59c8e839560 351 * @{
AnnaBridge 163:e59c8e839560 352 */
AnnaBridge 163:e59c8e839560 353 #define SPI_FLAG_RXNE SPI_SR_RXNE /* SPI status flag: Rx buffer not empty flag */
AnnaBridge 163:e59c8e839560 354 #define SPI_FLAG_TXE SPI_SR_TXE /* SPI status flag: Tx buffer empty flag */
AnnaBridge 163:e59c8e839560 355 #define SPI_FLAG_BSY SPI_SR_BSY /* SPI status flag: Busy flag */
AnnaBridge 163:e59c8e839560 356 #define SPI_FLAG_CRCERR SPI_SR_CRCERR /* SPI Error flag: CRC error flag */
AnnaBridge 163:e59c8e839560 357 #define SPI_FLAG_MODF SPI_SR_MODF /* SPI Error flag: Mode fault flag */
AnnaBridge 163:e59c8e839560 358 #define SPI_FLAG_OVR SPI_SR_OVR /* SPI Error flag: Overrun flag */
AnnaBridge 163:e59c8e839560 359 #define SPI_FLAG_FRE SPI_SR_FRE /* SPI Error flag: TI mode frame format error flag */
AnnaBridge 163:e59c8e839560 360 #define SPI_FLAG_FTLVL SPI_SR_FTLVL /* SPI fifo transmission level */
AnnaBridge 163:e59c8e839560 361 #define SPI_FLAG_FRLVL SPI_SR_FRLVL /* SPI fifo reception level */
AnnaBridge 163:e59c8e839560 362 /**
AnnaBridge 163:e59c8e839560 363 * @}
AnnaBridge 163:e59c8e839560 364 */
AnnaBridge 163:e59c8e839560 365
AnnaBridge 163:e59c8e839560 366 /** @defgroup SPI_transmission_fifo_status_level SPI Transmission FIFO Status Level
AnnaBridge 163:e59c8e839560 367 * @{
AnnaBridge 163:e59c8e839560 368 */
AnnaBridge 163:e59c8e839560 369 #define SPI_FTLVL_EMPTY (0x00000000U)
AnnaBridge 163:e59c8e839560 370 #define SPI_FTLVL_QUARTER_FULL (0x00000800U)
AnnaBridge 163:e59c8e839560 371 #define SPI_FTLVL_HALF_FULL (0x00001000U)
AnnaBridge 163:e59c8e839560 372 #define SPI_FTLVL_FULL (0x00001800U)
AnnaBridge 163:e59c8e839560 373
AnnaBridge 163:e59c8e839560 374 /**
AnnaBridge 163:e59c8e839560 375 * @}
AnnaBridge 163:e59c8e839560 376 */
AnnaBridge 163:e59c8e839560 377
AnnaBridge 163:e59c8e839560 378 /** @defgroup SPI_reception_fifo_status_level SPI Reception FIFO Status Level
AnnaBridge 163:e59c8e839560 379 * @{
AnnaBridge 163:e59c8e839560 380 */
AnnaBridge 163:e59c8e839560 381 #define SPI_FRLVL_EMPTY (0x00000000U)
AnnaBridge 163:e59c8e839560 382 #define SPI_FRLVL_QUARTER_FULL (0x00000200U)
AnnaBridge 163:e59c8e839560 383 #define SPI_FRLVL_HALF_FULL (0x00000400U)
AnnaBridge 163:e59c8e839560 384 #define SPI_FRLVL_FULL (0x00000600U)
AnnaBridge 163:e59c8e839560 385 /**
AnnaBridge 163:e59c8e839560 386 * @}
AnnaBridge 163:e59c8e839560 387 */
AnnaBridge 163:e59c8e839560 388
AnnaBridge 163:e59c8e839560 389 /**
AnnaBridge 163:e59c8e839560 390 * @}
AnnaBridge 163:e59c8e839560 391 */
AnnaBridge 163:e59c8e839560 392
AnnaBridge 163:e59c8e839560 393 /* Exported macros -----------------------------------------------------------*/
AnnaBridge 163:e59c8e839560 394 /** @defgroup SPI_Exported_Macros SPI Exported Macros
AnnaBridge 163:e59c8e839560 395 * @{
AnnaBridge 163:e59c8e839560 396 */
AnnaBridge 163:e59c8e839560 397
AnnaBridge 163:e59c8e839560 398 /** @brief Reset SPI handle state.
AnnaBridge 168:b9e159c1930a 399 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 163:e59c8e839560 400 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 163:e59c8e839560 401 * @retval None
AnnaBridge 163:e59c8e839560 402 */
AnnaBridge 163:e59c8e839560 403 #define __HAL_SPI_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_SPI_STATE_RESET)
AnnaBridge 163:e59c8e839560 404
AnnaBridge 163:e59c8e839560 405 /** @brief Enable the specified SPI interrupts.
AnnaBridge 168:b9e159c1930a 406 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 163:e59c8e839560 407 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 168:b9e159c1930a 408 * @param __INTERRUPT__ specifies the interrupt source to enable.
AnnaBridge 163:e59c8e839560 409 * This parameter can be one of the following values:
AnnaBridge 163:e59c8e839560 410 * @arg SPI_IT_TXE: Tx buffer empty interrupt enable
AnnaBridge 163:e59c8e839560 411 * @arg SPI_IT_RXNE: RX buffer not empty interrupt enable
AnnaBridge 163:e59c8e839560 412 * @arg SPI_IT_ERR: Error interrupt enable
AnnaBridge 163:e59c8e839560 413 * @retval None
AnnaBridge 163:e59c8e839560 414 */
AnnaBridge 163:e59c8e839560 415 #define __HAL_SPI_ENABLE_IT(__HANDLE__, __INTERRUPT__) SET_BIT((__HANDLE__)->Instance->CR2, (__INTERRUPT__))
AnnaBridge 163:e59c8e839560 416
AnnaBridge 163:e59c8e839560 417 /** @brief Disable the specified SPI interrupts.
AnnaBridge 168:b9e159c1930a 418 * @param __HANDLE__ specifies the SPI handle.
AnnaBridge 163:e59c8e839560 419 * This parameter can be SPIx where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 168:b9e159c1930a 420 * @param __INTERRUPT__ specifies the interrupt source to disable.
AnnaBridge 163:e59c8e839560 421 * This parameter can be one of the following values:
AnnaBridge 163:e59c8e839560 422 * @arg SPI_IT_TXE: Tx buffer empty interrupt enable
AnnaBridge 163:e59c8e839560 423 * @arg SPI_IT_RXNE: RX buffer not empty interrupt enable
AnnaBridge 163:e59c8e839560 424 * @arg SPI_IT_ERR: Error interrupt enable
AnnaBridge 163:e59c8e839560 425 * @retval None
AnnaBridge 163:e59c8e839560 426 */
AnnaBridge 163:e59c8e839560 427 #define __HAL_SPI_DISABLE_IT(__HANDLE__, __INTERRUPT__) CLEAR_BIT((__HANDLE__)->Instance->CR2, (__INTERRUPT__))
AnnaBridge 163:e59c8e839560 428
AnnaBridge 163:e59c8e839560 429 /** @brief Check whether the specified SPI interrupt source is enabled or not.
AnnaBridge 168:b9e159c1930a 430 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 163:e59c8e839560 431 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 168:b9e159c1930a 432 * @param __INTERRUPT__ specifies the SPI interrupt source to check.
AnnaBridge 163:e59c8e839560 433 * This parameter can be one of the following values:
AnnaBridge 163:e59c8e839560 434 * @arg SPI_IT_TXE: Tx buffer empty interrupt enable
AnnaBridge 163:e59c8e839560 435 * @arg SPI_IT_RXNE: RX buffer not empty interrupt enable
AnnaBridge 163:e59c8e839560 436 * @arg SPI_IT_ERR: Error interrupt enable
AnnaBridge 163:e59c8e839560 437 * @retval The new state of __IT__ (TRUE or FALSE).
AnnaBridge 163:e59c8e839560 438 */
AnnaBridge 163:e59c8e839560 439 #define __HAL_SPI_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) ((((__HANDLE__)->Instance->CR2 & (__INTERRUPT__)) == (__INTERRUPT__)) ? SET : RESET)
AnnaBridge 163:e59c8e839560 440
AnnaBridge 163:e59c8e839560 441 /** @brief Check whether the specified SPI flag is set or not.
AnnaBridge 168:b9e159c1930a 442 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 163:e59c8e839560 443 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 168:b9e159c1930a 444 * @param __FLAG__ specifies the flag to check.
AnnaBridge 163:e59c8e839560 445 * This parameter can be one of the following values:
AnnaBridge 163:e59c8e839560 446 * @arg SPI_FLAG_RXNE: Receive buffer not empty flag
AnnaBridge 163:e59c8e839560 447 * @arg SPI_FLAG_TXE: Transmit buffer empty flag
AnnaBridge 163:e59c8e839560 448 * @arg SPI_FLAG_CRCERR: CRC error flag
AnnaBridge 163:e59c8e839560 449 * @arg SPI_FLAG_MODF: Mode fault flag
AnnaBridge 163:e59c8e839560 450 * @arg SPI_FLAG_OVR: Overrun flag
AnnaBridge 163:e59c8e839560 451 * @arg SPI_FLAG_BSY: Busy flag
AnnaBridge 163:e59c8e839560 452 * @arg SPI_FLAG_FRE: Frame format error flag
AnnaBridge 163:e59c8e839560 453 * @arg SPI_FLAG_FTLVL: SPI fifo transmission level
AnnaBridge 163:e59c8e839560 454 * @arg SPI_FLAG_FRLVL: SPI fifo reception level
AnnaBridge 163:e59c8e839560 455 * @retval The new state of __FLAG__ (TRUE or FALSE).
AnnaBridge 163:e59c8e839560 456 */
AnnaBridge 163:e59c8e839560 457 #define __HAL_SPI_GET_FLAG(__HANDLE__, __FLAG__) ((((__HANDLE__)->Instance->SR) & (__FLAG__)) == (__FLAG__))
AnnaBridge 163:e59c8e839560 458
AnnaBridge 163:e59c8e839560 459 /** @brief Clear the SPI CRCERR pending flag.
AnnaBridge 168:b9e159c1930a 460 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 163:e59c8e839560 461 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 163:e59c8e839560 462 * @retval None
AnnaBridge 163:e59c8e839560 463 */
AnnaBridge 163:e59c8e839560 464 #define __HAL_SPI_CLEAR_CRCERRFLAG(__HANDLE__) ((__HANDLE__)->Instance->SR = (uint16_t)(~SPI_FLAG_CRCERR))
AnnaBridge 163:e59c8e839560 465
AnnaBridge 163:e59c8e839560 466 /** @brief Clear the SPI MODF pending flag.
AnnaBridge 168:b9e159c1930a 467 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 163:e59c8e839560 468 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 163:e59c8e839560 469 * @retval None
AnnaBridge 163:e59c8e839560 470 */
AnnaBridge 163:e59c8e839560 471 #define __HAL_SPI_CLEAR_MODFFLAG(__HANDLE__) \
AnnaBridge 163:e59c8e839560 472 do{ \
AnnaBridge 163:e59c8e839560 473 __IO uint32_t tmpreg_modf = 0x00U; \
AnnaBridge 163:e59c8e839560 474 tmpreg_modf = (__HANDLE__)->Instance->SR; \
AnnaBridge 163:e59c8e839560 475 CLEAR_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_SPE); \
AnnaBridge 163:e59c8e839560 476 UNUSED(tmpreg_modf); \
AnnaBridge 163:e59c8e839560 477 } while(0U)
AnnaBridge 163:e59c8e839560 478
AnnaBridge 163:e59c8e839560 479 /** @brief Clear the SPI OVR pending flag.
AnnaBridge 168:b9e159c1930a 480 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 163:e59c8e839560 481 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 163:e59c8e839560 482 * @retval None
AnnaBridge 163:e59c8e839560 483 */
AnnaBridge 163:e59c8e839560 484 #define __HAL_SPI_CLEAR_OVRFLAG(__HANDLE__) \
AnnaBridge 163:e59c8e839560 485 do{ \
AnnaBridge 163:e59c8e839560 486 __IO uint32_t tmpreg_ovr = 0x00U; \
AnnaBridge 163:e59c8e839560 487 tmpreg_ovr = (__HANDLE__)->Instance->DR; \
AnnaBridge 163:e59c8e839560 488 tmpreg_ovr = (__HANDLE__)->Instance->SR; \
AnnaBridge 163:e59c8e839560 489 UNUSED(tmpreg_ovr); \
AnnaBridge 163:e59c8e839560 490 } while(0U)
AnnaBridge 163:e59c8e839560 491
AnnaBridge 163:e59c8e839560 492 /** @brief Clear the SPI FRE pending flag.
AnnaBridge 168:b9e159c1930a 493 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 163:e59c8e839560 494 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 163:e59c8e839560 495 * @retval None
AnnaBridge 163:e59c8e839560 496 */
AnnaBridge 163:e59c8e839560 497 #define __HAL_SPI_CLEAR_FREFLAG(__HANDLE__) \
AnnaBridge 163:e59c8e839560 498 do{ \
AnnaBridge 163:e59c8e839560 499 __IO uint32_t tmpreg_fre = 0x00U; \
AnnaBridge 163:e59c8e839560 500 tmpreg_fre = (__HANDLE__)->Instance->SR; \
AnnaBridge 163:e59c8e839560 501 UNUSED(tmpreg_fre); \
AnnaBridge 163:e59c8e839560 502 }while(0U)
AnnaBridge 163:e59c8e839560 503
AnnaBridge 163:e59c8e839560 504 /** @brief Enable the SPI peripheral.
AnnaBridge 168:b9e159c1930a 505 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 163:e59c8e839560 506 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 163:e59c8e839560 507 * @retval None
AnnaBridge 163:e59c8e839560 508 */
AnnaBridge 163:e59c8e839560 509 #define __HAL_SPI_ENABLE(__HANDLE__) SET_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_SPE)
AnnaBridge 163:e59c8e839560 510
AnnaBridge 163:e59c8e839560 511 /** @brief Disable the SPI peripheral.
AnnaBridge 168:b9e159c1930a 512 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 163:e59c8e839560 513 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 163:e59c8e839560 514 * @retval None
AnnaBridge 163:e59c8e839560 515 */
AnnaBridge 163:e59c8e839560 516 #define __HAL_SPI_DISABLE(__HANDLE__) CLEAR_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_SPE)
AnnaBridge 163:e59c8e839560 517
AnnaBridge 163:e59c8e839560 518 /**
AnnaBridge 163:e59c8e839560 519 * @}
AnnaBridge 163:e59c8e839560 520 */
AnnaBridge 163:e59c8e839560 521
AnnaBridge 163:e59c8e839560 522 /* Private macros ------------------------------------------------------------*/
AnnaBridge 163:e59c8e839560 523 /** @defgroup SPI_Private_Macros SPI Private Macros
AnnaBridge 163:e59c8e839560 524 * @{
AnnaBridge 163:e59c8e839560 525 */
AnnaBridge 163:e59c8e839560 526
AnnaBridge 163:e59c8e839560 527 /** @brief Set the SPI transmit-only mode.
AnnaBridge 168:b9e159c1930a 528 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 163:e59c8e839560 529 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 163:e59c8e839560 530 * @retval None
AnnaBridge 163:e59c8e839560 531 */
AnnaBridge 163:e59c8e839560 532 #define SPI_1LINE_TX(__HANDLE__) SET_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_BIDIOE)
AnnaBridge 163:e59c8e839560 533
AnnaBridge 163:e59c8e839560 534 /** @brief Set the SPI receive-only mode.
AnnaBridge 168:b9e159c1930a 535 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 163:e59c8e839560 536 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 163:e59c8e839560 537 * @retval None
AnnaBridge 163:e59c8e839560 538 */
AnnaBridge 163:e59c8e839560 539 #define SPI_1LINE_RX(__HANDLE__) CLEAR_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_BIDIOE)
AnnaBridge 163:e59c8e839560 540
AnnaBridge 163:e59c8e839560 541 /** @brief Reset the CRC calculation of the SPI.
AnnaBridge 168:b9e159c1930a 542 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 163:e59c8e839560 543 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 163:e59c8e839560 544 * @retval None
AnnaBridge 163:e59c8e839560 545 */
AnnaBridge 163:e59c8e839560 546 #define SPI_RESET_CRC(__HANDLE__) do{CLEAR_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_CRCEN);\
AnnaBridge 163:e59c8e839560 547 SET_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_CRCEN);}while(0U)
AnnaBridge 163:e59c8e839560 548
AnnaBridge 163:e59c8e839560 549 #define IS_SPI_MODE(MODE) (((MODE) == SPI_MODE_SLAVE) || \
AnnaBridge 163:e59c8e839560 550 ((MODE) == SPI_MODE_MASTER))
AnnaBridge 163:e59c8e839560 551
AnnaBridge 163:e59c8e839560 552 #define IS_SPI_DIRECTION(MODE) (((MODE) == SPI_DIRECTION_2LINES) || \
AnnaBridge 163:e59c8e839560 553 ((MODE) == SPI_DIRECTION_2LINES_RXONLY) || \
AnnaBridge 163:e59c8e839560 554 ((MODE) == SPI_DIRECTION_1LINE))
AnnaBridge 163:e59c8e839560 555
AnnaBridge 163:e59c8e839560 556 #define IS_SPI_DIRECTION_2LINES(MODE) ((MODE) == SPI_DIRECTION_2LINES)
AnnaBridge 163:e59c8e839560 557
AnnaBridge 163:e59c8e839560 558 #define IS_SPI_DIRECTION_2LINES_OR_1LINE(MODE) (((MODE) == SPI_DIRECTION_2LINES) || \
AnnaBridge 163:e59c8e839560 559 ((MODE) == SPI_DIRECTION_1LINE))
AnnaBridge 163:e59c8e839560 560
AnnaBridge 163:e59c8e839560 561 #define IS_SPI_DATASIZE(DATASIZE) (((DATASIZE) == SPI_DATASIZE_16BIT) || \
AnnaBridge 163:e59c8e839560 562 ((DATASIZE) == SPI_DATASIZE_15BIT) || \
AnnaBridge 163:e59c8e839560 563 ((DATASIZE) == SPI_DATASIZE_14BIT) || \
AnnaBridge 163:e59c8e839560 564 ((DATASIZE) == SPI_DATASIZE_13BIT) || \
AnnaBridge 163:e59c8e839560 565 ((DATASIZE) == SPI_DATASIZE_12BIT) || \
AnnaBridge 163:e59c8e839560 566 ((DATASIZE) == SPI_DATASIZE_11BIT) || \
AnnaBridge 163:e59c8e839560 567 ((DATASIZE) == SPI_DATASIZE_10BIT) || \
AnnaBridge 163:e59c8e839560 568 ((DATASIZE) == SPI_DATASIZE_9BIT) || \
AnnaBridge 163:e59c8e839560 569 ((DATASIZE) == SPI_DATASIZE_8BIT) || \
AnnaBridge 163:e59c8e839560 570 ((DATASIZE) == SPI_DATASIZE_7BIT) || \
AnnaBridge 163:e59c8e839560 571 ((DATASIZE) == SPI_DATASIZE_6BIT) || \
AnnaBridge 163:e59c8e839560 572 ((DATASIZE) == SPI_DATASIZE_5BIT) || \
AnnaBridge 163:e59c8e839560 573 ((DATASIZE) == SPI_DATASIZE_4BIT))
AnnaBridge 163:e59c8e839560 574
AnnaBridge 163:e59c8e839560 575 #define IS_SPI_CPOL(CPOL) (((CPOL) == SPI_POLARITY_LOW) || \
AnnaBridge 163:e59c8e839560 576 ((CPOL) == SPI_POLARITY_HIGH))
AnnaBridge 163:e59c8e839560 577
AnnaBridge 163:e59c8e839560 578 #define IS_SPI_CPHA(CPHA) (((CPHA) == SPI_PHASE_1EDGE) || \
AnnaBridge 163:e59c8e839560 579 ((CPHA) == SPI_PHASE_2EDGE))
AnnaBridge 163:e59c8e839560 580
AnnaBridge 163:e59c8e839560 581 #define IS_SPI_NSS(NSS) (((NSS) == SPI_NSS_SOFT) || \
AnnaBridge 163:e59c8e839560 582 ((NSS) == SPI_NSS_HARD_INPUT) || \
AnnaBridge 163:e59c8e839560 583 ((NSS) == SPI_NSS_HARD_OUTPUT))
AnnaBridge 163:e59c8e839560 584
AnnaBridge 163:e59c8e839560 585 #define IS_SPI_NSSP(NSSP) (((NSSP) == SPI_NSS_PULSE_ENABLE) || \
AnnaBridge 163:e59c8e839560 586 ((NSSP) == SPI_NSS_PULSE_DISABLE))
AnnaBridge 163:e59c8e839560 587
AnnaBridge 163:e59c8e839560 588 #define IS_SPI_BAUDRATE_PRESCALER(PRESCALER) (((PRESCALER) == SPI_BAUDRATEPRESCALER_2) || \
AnnaBridge 163:e59c8e839560 589 ((PRESCALER) == SPI_BAUDRATEPRESCALER_4) || \
AnnaBridge 163:e59c8e839560 590 ((PRESCALER) == SPI_BAUDRATEPRESCALER_8) || \
AnnaBridge 163:e59c8e839560 591 ((PRESCALER) == SPI_BAUDRATEPRESCALER_16) || \
AnnaBridge 163:e59c8e839560 592 ((PRESCALER) == SPI_BAUDRATEPRESCALER_32) || \
AnnaBridge 163:e59c8e839560 593 ((PRESCALER) == SPI_BAUDRATEPRESCALER_64) || \
AnnaBridge 163:e59c8e839560 594 ((PRESCALER) == SPI_BAUDRATEPRESCALER_128) || \
AnnaBridge 163:e59c8e839560 595 ((PRESCALER) == SPI_BAUDRATEPRESCALER_256))
AnnaBridge 163:e59c8e839560 596
AnnaBridge 163:e59c8e839560 597 #define IS_SPI_FIRST_BIT(BIT) (((BIT) == SPI_FIRSTBIT_MSB) || \
AnnaBridge 163:e59c8e839560 598 ((BIT) == SPI_FIRSTBIT_LSB))
AnnaBridge 163:e59c8e839560 599
AnnaBridge 163:e59c8e839560 600 #define IS_SPI_TIMODE(MODE) (((MODE) == SPI_TIMODE_DISABLE) || \
AnnaBridge 163:e59c8e839560 601 ((MODE) == SPI_TIMODE_ENABLE))
AnnaBridge 163:e59c8e839560 602
AnnaBridge 163:e59c8e839560 603 #define IS_SPI_CRC_CALCULATION(CALCULATION) (((CALCULATION) == SPI_CRCCALCULATION_DISABLE) || \
AnnaBridge 163:e59c8e839560 604 ((CALCULATION) == SPI_CRCCALCULATION_ENABLE))
AnnaBridge 163:e59c8e839560 605
AnnaBridge 163:e59c8e839560 606 #define IS_SPI_CRC_LENGTH(LENGTH) (((LENGTH) == SPI_CRC_LENGTH_DATASIZE) ||\
AnnaBridge 163:e59c8e839560 607 ((LENGTH) == SPI_CRC_LENGTH_8BIT) || \
AnnaBridge 163:e59c8e839560 608 ((LENGTH) == SPI_CRC_LENGTH_16BIT))
AnnaBridge 163:e59c8e839560 609
AnnaBridge 163:e59c8e839560 610 #define IS_SPI_CRC_POLYNOMIAL(POLYNOMIAL) (((POLYNOMIAL) >= 0x1U) && ((POLYNOMIAL) <= 0xFFFFU) && (((POLYNOMIAL)&0x1U) != 0U))
AnnaBridge 163:e59c8e839560 611
AnnaBridge 163:e59c8e839560 612 #define IS_SPI_DMA_HANDLE(HANDLE) ((HANDLE) != NULL)
AnnaBridge 163:e59c8e839560 613
AnnaBridge 168:b9e159c1930a 614
AnnaBridge 163:e59c8e839560 615 /**
AnnaBridge 163:e59c8e839560 616 * @}
AnnaBridge 163:e59c8e839560 617 */
AnnaBridge 163:e59c8e839560 618
AnnaBridge 163:e59c8e839560 619 /* Include SPI HAL Extended module */
AnnaBridge 163:e59c8e839560 620 #include "stm32f3xx_hal_spi_ex.h"
AnnaBridge 163:e59c8e839560 621
AnnaBridge 163:e59c8e839560 622 /* Exported functions --------------------------------------------------------*/
AnnaBridge 163:e59c8e839560 623 /** @addtogroup SPI_Exported_Functions
AnnaBridge 163:e59c8e839560 624 * @{
AnnaBridge 163:e59c8e839560 625 */
AnnaBridge 163:e59c8e839560 626
AnnaBridge 163:e59c8e839560 627 /** @addtogroup SPI_Exported_Functions_Group1
AnnaBridge 163:e59c8e839560 628 * @{
AnnaBridge 163:e59c8e839560 629 */
AnnaBridge 163:e59c8e839560 630 /* Initialization/de-initialization functions ********************************/
AnnaBridge 163:e59c8e839560 631 HAL_StatusTypeDef HAL_SPI_Init(SPI_HandleTypeDef *hspi);
AnnaBridge 163:e59c8e839560 632 HAL_StatusTypeDef HAL_SPI_DeInit(SPI_HandleTypeDef *hspi);
AnnaBridge 163:e59c8e839560 633 void HAL_SPI_MspInit(SPI_HandleTypeDef *hspi);
AnnaBridge 163:e59c8e839560 634 void HAL_SPI_MspDeInit(SPI_HandleTypeDef *hspi);
AnnaBridge 163:e59c8e839560 635 /**
AnnaBridge 163:e59c8e839560 636 * @}
AnnaBridge 163:e59c8e839560 637 */
AnnaBridge 163:e59c8e839560 638
AnnaBridge 163:e59c8e839560 639 /** @addtogroup SPI_Exported_Functions_Group2
AnnaBridge 163:e59c8e839560 640 * @{
AnnaBridge 163:e59c8e839560 641 */
AnnaBridge 163:e59c8e839560 642 /* I/O operation functions ***************************************************/
AnnaBridge 163:e59c8e839560 643 HAL_StatusTypeDef HAL_SPI_Transmit(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size, uint32_t Timeout);
AnnaBridge 163:e59c8e839560 644 HAL_StatusTypeDef HAL_SPI_Receive(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size, uint32_t Timeout);
AnnaBridge 163:e59c8e839560 645 HAL_StatusTypeDef HAL_SPI_TransmitReceive(SPI_HandleTypeDef *hspi, uint8_t *pTxData, uint8_t *pRxData, uint16_t Size,
AnnaBridge 163:e59c8e839560 646 uint32_t Timeout);
AnnaBridge 163:e59c8e839560 647 HAL_StatusTypeDef HAL_SPI_Transmit_IT(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size);
AnnaBridge 163:e59c8e839560 648 HAL_StatusTypeDef HAL_SPI_Receive_IT(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size);
AnnaBridge 163:e59c8e839560 649 HAL_StatusTypeDef HAL_SPI_TransmitReceive_IT(SPI_HandleTypeDef *hspi, uint8_t *pTxData, uint8_t *pRxData,
AnnaBridge 163:e59c8e839560 650 uint16_t Size);
AnnaBridge 163:e59c8e839560 651 HAL_StatusTypeDef HAL_SPI_Transmit_DMA(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size);
AnnaBridge 163:e59c8e839560 652 HAL_StatusTypeDef HAL_SPI_Receive_DMA(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size);
AnnaBridge 163:e59c8e839560 653 HAL_StatusTypeDef HAL_SPI_TransmitReceive_DMA(SPI_HandleTypeDef *hspi, uint8_t *pTxData, uint8_t *pRxData,
AnnaBridge 163:e59c8e839560 654 uint16_t Size);
AnnaBridge 163:e59c8e839560 655 HAL_StatusTypeDef HAL_SPI_DMAPause(SPI_HandleTypeDef *hspi);
AnnaBridge 163:e59c8e839560 656 HAL_StatusTypeDef HAL_SPI_DMAResume(SPI_HandleTypeDef *hspi);
AnnaBridge 163:e59c8e839560 657 HAL_StatusTypeDef HAL_SPI_DMAStop(SPI_HandleTypeDef *hspi);
AnnaBridge 163:e59c8e839560 658 /* Transfer Abort functions */
AnnaBridge 163:e59c8e839560 659 HAL_StatusTypeDef HAL_SPI_Abort(SPI_HandleTypeDef *hspi);
AnnaBridge 163:e59c8e839560 660 HAL_StatusTypeDef HAL_SPI_Abort_IT(SPI_HandleTypeDef *hspi);
AnnaBridge 163:e59c8e839560 661
AnnaBridge 163:e59c8e839560 662 void HAL_SPI_IRQHandler(SPI_HandleTypeDef *hspi);
AnnaBridge 163:e59c8e839560 663 void HAL_SPI_TxCpltCallback(SPI_HandleTypeDef *hspi);
AnnaBridge 163:e59c8e839560 664 void HAL_SPI_RxCpltCallback(SPI_HandleTypeDef *hspi);
AnnaBridge 163:e59c8e839560 665 void HAL_SPI_TxRxCpltCallback(SPI_HandleTypeDef *hspi);
AnnaBridge 163:e59c8e839560 666 void HAL_SPI_TxHalfCpltCallback(SPI_HandleTypeDef *hspi);
AnnaBridge 163:e59c8e839560 667 void HAL_SPI_RxHalfCpltCallback(SPI_HandleTypeDef *hspi);
AnnaBridge 163:e59c8e839560 668 void HAL_SPI_TxRxHalfCpltCallback(SPI_HandleTypeDef *hspi);
AnnaBridge 163:e59c8e839560 669 void HAL_SPI_ErrorCallback(SPI_HandleTypeDef *hspi);
AnnaBridge 163:e59c8e839560 670 void HAL_SPI_AbortCpltCallback(SPI_HandleTypeDef *hspi);
AnnaBridge 163:e59c8e839560 671 /**
AnnaBridge 163:e59c8e839560 672 * @}
AnnaBridge 163:e59c8e839560 673 */
AnnaBridge 163:e59c8e839560 674
AnnaBridge 163:e59c8e839560 675 /** @addtogroup SPI_Exported_Functions_Group3
AnnaBridge 163:e59c8e839560 676 * @{
AnnaBridge 163:e59c8e839560 677 */
AnnaBridge 163:e59c8e839560 678 /* Peripheral State and Error functions ***************************************/
AnnaBridge 163:e59c8e839560 679 HAL_SPI_StateTypeDef HAL_SPI_GetState(SPI_HandleTypeDef *hspi);
AnnaBridge 163:e59c8e839560 680 uint32_t HAL_SPI_GetError(SPI_HandleTypeDef *hspi);
AnnaBridge 163:e59c8e839560 681 /**
AnnaBridge 163:e59c8e839560 682 * @}
AnnaBridge 163:e59c8e839560 683 */
AnnaBridge 163:e59c8e839560 684
AnnaBridge 163:e59c8e839560 685 /**
AnnaBridge 163:e59c8e839560 686 * @}
AnnaBridge 163:e59c8e839560 687 */
AnnaBridge 163:e59c8e839560 688
AnnaBridge 163:e59c8e839560 689 /**
AnnaBridge 163:e59c8e839560 690 * @}
AnnaBridge 163:e59c8e839560 691 */
AnnaBridge 163:e59c8e839560 692
AnnaBridge 163:e59c8e839560 693 /**
AnnaBridge 163:e59c8e839560 694 * @}
AnnaBridge 163:e59c8e839560 695 */
AnnaBridge 163:e59c8e839560 696
AnnaBridge 163:e59c8e839560 697 #ifdef __cplusplus
AnnaBridge 163:e59c8e839560 698 }
AnnaBridge 163:e59c8e839560 699 #endif
AnnaBridge 163:e59c8e839560 700
AnnaBridge 163:e59c8e839560 701 #endif /* __STM32F3xx_HAL_SPI_H */
AnnaBridge 163:e59c8e839560 702
AnnaBridge 163:e59c8e839560 703 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/