The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.

Dependents:   hello SerialTestv11 SerialTestv12 Sierpinski ... more

mbed 2

This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.

Committer:
<>
Date:
Tue Mar 14 16:20:51 2017 +0000
Revision:
138:093f2bd7b9eb
Parent:
135:176b8275d35d
Child:
139:856d2700e60b
Release 138 of the mbed library

Ports for Upcoming Targets


Fixes and Changes

3716: fix for issue #3715: correction in startup files for ARM and IAR, alignment of system_stm32f429xx.c files https://github.com/ARMmbed/mbed-os/pull/3716
3741: STM32 remove warning in hal_tick_32b.c file https://github.com/ARMmbed/mbed-os/pull/3741
3780: STM32L4 : Fix GPIO G port compatibility https://github.com/ARMmbed/mbed-os/pull/3780
3831: NCS36510: SPISLAVE enabled (Conflict resolved) https://github.com/ARMmbed/mbed-os/pull/3831
3836: Allow to redefine nRF's PSTORAGE_NUM_OF_PAGES outside of the mbed-os https://github.com/ARMmbed/mbed-os/pull/3836
3840: STM32: gpio SPEED - always set High Speed by default https://github.com/ARMmbed/mbed-os/pull/3840
3844: STM32 GPIO: Typo correction. Update comment (GPIO_IP_WITHOUT_BRR) https://github.com/ARMmbed/mbed-os/pull/3844
3850: STM32: change spi error to debug warning https://github.com/ARMmbed/mbed-os/pull/3850
3860: Define GPIO_IP_WITHOUT_BRR for xDot platform https://github.com/ARMmbed/mbed-os/pull/3860
3880: DISCO_F469NI: allow the use of CAN2 instance when CAN1 is not activated https://github.com/ARMmbed/mbed-os/pull/3880
3795: Fix pwm period calc https://github.com/ARMmbed/mbed-os/pull/3795
3828: STM32 CAN API: correct format and type https://github.com/ARMmbed/mbed-os/pull/3828
3842: TARGET_NRF: corrected spi_init() to properly handle re-initialization https://github.com/ARMmbed/mbed-os/pull/3842
3843: STM32L476xG: set APB2 clock to 80MHz (instead of 40MHz) https://github.com/ARMmbed/mbed-os/pull/3843
3879: NUCLEO_F446ZE: Add missing AnalogIn pins on PF_3, PF_5 and PF_10. https://github.com/ARMmbed/mbed-os/pull/3879
3902: Fix heap and stack size for NUCLEO_F746ZG https://github.com/ARMmbed/mbed-os/pull/3902
3829: can_write(): return error code when no tx mailboxes are available https://github.com/ARMmbed/mbed-os/pull/3829

Who changed what in which revision?

UserRevisionLine numberNew contents of line
AnnaBridge 126:abea610beb85 1 /**
AnnaBridge 126:abea610beb85 2 ******************************************************************************
AnnaBridge 126:abea610beb85 3 * @file stm32f7xx_ll_sdmmc.h
AnnaBridge 126:abea610beb85 4 * @author MCD Application Team
<> 135:176b8275d35d 5 * @version V1.1.2
<> 135:176b8275d35d 6 * @date 23-September-2016
AnnaBridge 126:abea610beb85 7 * @brief Header file of SDMMC HAL module.
AnnaBridge 126:abea610beb85 8 ******************************************************************************
AnnaBridge 126:abea610beb85 9 * @attention
AnnaBridge 126:abea610beb85 10 *
AnnaBridge 126:abea610beb85 11 * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
AnnaBridge 126:abea610beb85 12 *
AnnaBridge 126:abea610beb85 13 * Redistribution and use in source and binary forms, with or without modification,
AnnaBridge 126:abea610beb85 14 * are permitted provided that the following conditions are met:
AnnaBridge 126:abea610beb85 15 * 1. Redistributions of source code must retain the above copyright notice,
AnnaBridge 126:abea610beb85 16 * this list of conditions and the following disclaimer.
AnnaBridge 126:abea610beb85 17 * 2. Redistributions in binary form must reproduce the above copyright notice,
AnnaBridge 126:abea610beb85 18 * this list of conditions and the following disclaimer in the documentation
AnnaBridge 126:abea610beb85 19 * and/or other materials provided with the distribution.
AnnaBridge 126:abea610beb85 20 * 3. Neither the name of STMicroelectronics nor the names of its contributors
AnnaBridge 126:abea610beb85 21 * may be used to endorse or promote products derived from this software
AnnaBridge 126:abea610beb85 22 * without specific prior written permission.
AnnaBridge 126:abea610beb85 23 *
AnnaBridge 126:abea610beb85 24 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
AnnaBridge 126:abea610beb85 25 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
AnnaBridge 126:abea610beb85 26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
AnnaBridge 126:abea610beb85 27 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
AnnaBridge 126:abea610beb85 28 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
AnnaBridge 126:abea610beb85 29 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
AnnaBridge 126:abea610beb85 30 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
AnnaBridge 126:abea610beb85 31 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
AnnaBridge 126:abea610beb85 32 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
AnnaBridge 126:abea610beb85 33 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
AnnaBridge 126:abea610beb85 34 *
AnnaBridge 126:abea610beb85 35 ******************************************************************************
AnnaBridge 126:abea610beb85 36 */
AnnaBridge 126:abea610beb85 37
AnnaBridge 126:abea610beb85 38 /* Define to prevent recursive inclusion -------------------------------------*/
AnnaBridge 126:abea610beb85 39 #ifndef __STM32F7xx_LL_SDMMC_H
AnnaBridge 126:abea610beb85 40 #define __STM32F7xx_LL_SDMMC_H
AnnaBridge 126:abea610beb85 41
AnnaBridge 126:abea610beb85 42 #ifdef __cplusplus
AnnaBridge 126:abea610beb85 43 extern "C" {
AnnaBridge 126:abea610beb85 44 #endif
AnnaBridge 126:abea610beb85 45
AnnaBridge 126:abea610beb85 46 /* Includes ------------------------------------------------------------------*/
AnnaBridge 126:abea610beb85 47 #include "stm32f7xx_hal_def.h"
AnnaBridge 126:abea610beb85 48
AnnaBridge 126:abea610beb85 49 /** @addtogroup STM32F7xx_Driver
AnnaBridge 126:abea610beb85 50 * @{
AnnaBridge 126:abea610beb85 51 */
AnnaBridge 126:abea610beb85 52
AnnaBridge 126:abea610beb85 53 /** @addtogroup SDMMC_LL
AnnaBridge 126:abea610beb85 54 * @{
AnnaBridge 126:abea610beb85 55 */
AnnaBridge 126:abea610beb85 56
AnnaBridge 126:abea610beb85 57 /* Exported types ------------------------------------------------------------*/
AnnaBridge 126:abea610beb85 58 /** @defgroup SDMMC_LL_Exported_Types SDMMC_LL Exported Types
AnnaBridge 126:abea610beb85 59 * @{
AnnaBridge 126:abea610beb85 60 */
AnnaBridge 126:abea610beb85 61
AnnaBridge 126:abea610beb85 62 /**
AnnaBridge 126:abea610beb85 63 * @brief SDMMC Configuration Structure definition
AnnaBridge 126:abea610beb85 64 */
AnnaBridge 126:abea610beb85 65 typedef struct
AnnaBridge 126:abea610beb85 66 {
AnnaBridge 126:abea610beb85 67 uint32_t ClockEdge; /*!< Specifies the clock transition on which the bit capture is made.
AnnaBridge 126:abea610beb85 68 This parameter can be a value of @ref SDMMC_LL_Clock_Edge */
AnnaBridge 126:abea610beb85 69
AnnaBridge 126:abea610beb85 70 uint32_t ClockBypass; /*!< Specifies whether the SDMMC Clock divider bypass is
AnnaBridge 126:abea610beb85 71 enabled or disabled.
AnnaBridge 126:abea610beb85 72 This parameter can be a value of @ref SDMMC_LL_Clock_Bypass */
AnnaBridge 126:abea610beb85 73
AnnaBridge 126:abea610beb85 74 uint32_t ClockPowerSave; /*!< Specifies whether SDMMC Clock output is enabled or
AnnaBridge 126:abea610beb85 75 disabled when the bus is idle.
AnnaBridge 126:abea610beb85 76 This parameter can be a value of @ref SDMMC_LL_Clock_Power_Save */
AnnaBridge 126:abea610beb85 77
AnnaBridge 126:abea610beb85 78 uint32_t BusWide; /*!< Specifies the SDMMC bus width.
AnnaBridge 126:abea610beb85 79 This parameter can be a value of @ref SDMMC_LL_Bus_Wide */
AnnaBridge 126:abea610beb85 80
AnnaBridge 126:abea610beb85 81 uint32_t HardwareFlowControl; /*!< Specifies whether the SDMMC hardware flow control is enabled or disabled.
AnnaBridge 126:abea610beb85 82 This parameter can be a value of @ref SDMMC_LL_Hardware_Flow_Control */
AnnaBridge 126:abea610beb85 83
AnnaBridge 126:abea610beb85 84 uint32_t ClockDiv; /*!< Specifies the clock frequency of the SDMMC controller.
AnnaBridge 126:abea610beb85 85 This parameter can be a value between Min_Data = 0 and Max_Data = 255 */
AnnaBridge 126:abea610beb85 86
AnnaBridge 126:abea610beb85 87 }SDMMC_InitTypeDef;
AnnaBridge 126:abea610beb85 88
AnnaBridge 126:abea610beb85 89
AnnaBridge 126:abea610beb85 90 /**
AnnaBridge 126:abea610beb85 91 * @brief SDMMC Command Control structure
AnnaBridge 126:abea610beb85 92 */
AnnaBridge 126:abea610beb85 93 typedef struct
AnnaBridge 126:abea610beb85 94 {
AnnaBridge 126:abea610beb85 95 uint32_t Argument; /*!< Specifies the SDMMC command argument which is sent
AnnaBridge 126:abea610beb85 96 to a card as part of a command message. If a command
AnnaBridge 126:abea610beb85 97 contains an argument, it must be loaded into this register
AnnaBridge 126:abea610beb85 98 before writing the command to the command register. */
AnnaBridge 126:abea610beb85 99
AnnaBridge 126:abea610beb85 100 uint32_t CmdIndex; /*!< Specifies the SDMMC command index. It must be Min_Data = 0 and
AnnaBridge 126:abea610beb85 101 Max_Data = 64 */
AnnaBridge 126:abea610beb85 102
AnnaBridge 126:abea610beb85 103 uint32_t Response; /*!< Specifies the SDMMC response type.
AnnaBridge 126:abea610beb85 104 This parameter can be a value of @ref SDMMC_LL_Response_Type */
AnnaBridge 126:abea610beb85 105
AnnaBridge 126:abea610beb85 106 uint32_t WaitForInterrupt; /*!< Specifies whether SDMMC wait for interrupt request is
AnnaBridge 126:abea610beb85 107 enabled or disabled.
AnnaBridge 126:abea610beb85 108 This parameter can be a value of @ref SDMMC_LL_Wait_Interrupt_State */
AnnaBridge 126:abea610beb85 109
AnnaBridge 126:abea610beb85 110 uint32_t CPSM; /*!< Specifies whether SDMMC Command path state machine (CPSM)
AnnaBridge 126:abea610beb85 111 is enabled or disabled.
AnnaBridge 126:abea610beb85 112 This parameter can be a value of @ref SDMMC_LL_CPSM_State */
AnnaBridge 126:abea610beb85 113 }SDMMC_CmdInitTypeDef;
AnnaBridge 126:abea610beb85 114
AnnaBridge 126:abea610beb85 115
AnnaBridge 126:abea610beb85 116 /**
AnnaBridge 126:abea610beb85 117 * @brief SDMMC Data Control structure
AnnaBridge 126:abea610beb85 118 */
AnnaBridge 126:abea610beb85 119 typedef struct
AnnaBridge 126:abea610beb85 120 {
AnnaBridge 126:abea610beb85 121 uint32_t DataTimeOut; /*!< Specifies the data timeout period in card bus clock periods. */
AnnaBridge 126:abea610beb85 122
AnnaBridge 126:abea610beb85 123 uint32_t DataLength; /*!< Specifies the number of data bytes to be transferred. */
AnnaBridge 126:abea610beb85 124
AnnaBridge 126:abea610beb85 125 uint32_t DataBlockSize; /*!< Specifies the data block size for block transfer.
AnnaBridge 126:abea610beb85 126 This parameter can be a value of @ref SDMMC_LL_Data_Block_Size */
AnnaBridge 126:abea610beb85 127
AnnaBridge 126:abea610beb85 128 uint32_t TransferDir; /*!< Specifies the data transfer direction, whether the transfer
AnnaBridge 126:abea610beb85 129 is a read or write.
AnnaBridge 126:abea610beb85 130 This parameter can be a value of @ref SDMMC_LL_Transfer_Direction */
AnnaBridge 126:abea610beb85 131
AnnaBridge 126:abea610beb85 132 uint32_t TransferMode; /*!< Specifies whether data transfer is in stream or block mode.
AnnaBridge 126:abea610beb85 133 This parameter can be a value of @ref SDMMC_LL_Transfer_Type */
AnnaBridge 126:abea610beb85 134
AnnaBridge 126:abea610beb85 135 uint32_t DPSM; /*!< Specifies whether SDMMC Data path state machine (DPSM)
AnnaBridge 126:abea610beb85 136 is enabled or disabled.
AnnaBridge 126:abea610beb85 137 This parameter can be a value of @ref SDMMC_LL_DPSM_State */
AnnaBridge 126:abea610beb85 138 }SDMMC_DataInitTypeDef;
AnnaBridge 126:abea610beb85 139
AnnaBridge 126:abea610beb85 140 /**
AnnaBridge 126:abea610beb85 141 * @}
AnnaBridge 126:abea610beb85 142 */
AnnaBridge 126:abea610beb85 143
AnnaBridge 126:abea610beb85 144 /* Exported constants --------------------------------------------------------*/
AnnaBridge 126:abea610beb85 145 /** @defgroup SDMMC_LL_Exported_Constants SDMMC_LL Exported Constants
AnnaBridge 126:abea610beb85 146 * @{
AnnaBridge 126:abea610beb85 147 */
AnnaBridge 126:abea610beb85 148
AnnaBridge 126:abea610beb85 149 /** @defgroup SDMMC_LL_Clock_Edge Clock Edge
AnnaBridge 126:abea610beb85 150 * @{
AnnaBridge 126:abea610beb85 151 */
AnnaBridge 126:abea610beb85 152 #define SDMMC_CLOCK_EDGE_RISING ((uint32_t)0x00000000U)
AnnaBridge 126:abea610beb85 153 #define SDMMC_CLOCK_EDGE_FALLING SDMMC_CLKCR_NEGEDGE
AnnaBridge 126:abea610beb85 154
AnnaBridge 126:abea610beb85 155 #define IS_SDMMC_CLOCK_EDGE(EDGE) (((EDGE) == SDMMC_CLOCK_EDGE_RISING) || \
AnnaBridge 126:abea610beb85 156 ((EDGE) == SDMMC_CLOCK_EDGE_FALLING))
AnnaBridge 126:abea610beb85 157 /**
AnnaBridge 126:abea610beb85 158 * @}
AnnaBridge 126:abea610beb85 159 */
AnnaBridge 126:abea610beb85 160
AnnaBridge 126:abea610beb85 161 /** @defgroup SDMMC_LL_Clock_Bypass Clock Bypass
AnnaBridge 126:abea610beb85 162 * @{
AnnaBridge 126:abea610beb85 163 */
AnnaBridge 126:abea610beb85 164 #define SDMMC_CLOCK_BYPASS_DISABLE ((uint32_t)0x00000000U)
AnnaBridge 126:abea610beb85 165 #define SDMMC_CLOCK_BYPASS_ENABLE SDMMC_CLKCR_BYPASS
AnnaBridge 126:abea610beb85 166
AnnaBridge 126:abea610beb85 167 #define IS_SDMMC_CLOCK_BYPASS(BYPASS) (((BYPASS) == SDMMC_CLOCK_BYPASS_DISABLE) || \
AnnaBridge 126:abea610beb85 168 ((BYPASS) == SDMMC_CLOCK_BYPASS_ENABLE))
AnnaBridge 126:abea610beb85 169 /**
AnnaBridge 126:abea610beb85 170 * @}
AnnaBridge 126:abea610beb85 171 */
AnnaBridge 126:abea610beb85 172
AnnaBridge 126:abea610beb85 173 /** @defgroup SDMMC_LL_Clock_Power_Save Clock Power Saving
AnnaBridge 126:abea610beb85 174 * @{
AnnaBridge 126:abea610beb85 175 */
AnnaBridge 126:abea610beb85 176 #define SDMMC_CLOCK_POWER_SAVE_DISABLE ((uint32_t)0x00000000U)
AnnaBridge 126:abea610beb85 177 #define SDMMC_CLOCK_POWER_SAVE_ENABLE SDMMC_CLKCR_PWRSAV
AnnaBridge 126:abea610beb85 178
AnnaBridge 126:abea610beb85 179 #define IS_SDMMC_CLOCK_POWER_SAVE(SAVE) (((SAVE) == SDMMC_CLOCK_POWER_SAVE_DISABLE) || \
AnnaBridge 126:abea610beb85 180 ((SAVE) == SDMMC_CLOCK_POWER_SAVE_ENABLE))
AnnaBridge 126:abea610beb85 181 /**
AnnaBridge 126:abea610beb85 182 * @}
AnnaBridge 126:abea610beb85 183 */
AnnaBridge 126:abea610beb85 184
AnnaBridge 126:abea610beb85 185 /** @defgroup SDMMC_LL_Bus_Wide Bus Width
AnnaBridge 126:abea610beb85 186 * @{
AnnaBridge 126:abea610beb85 187 */
AnnaBridge 126:abea610beb85 188 #define SDMMC_BUS_WIDE_1B ((uint32_t)0x00000000U)
AnnaBridge 126:abea610beb85 189 #define SDMMC_BUS_WIDE_4B SDMMC_CLKCR_WIDBUS_0
AnnaBridge 126:abea610beb85 190 #define SDMMC_BUS_WIDE_8B SDMMC_CLKCR_WIDBUS_1
AnnaBridge 126:abea610beb85 191
AnnaBridge 126:abea610beb85 192 #define IS_SDMMC_BUS_WIDE(WIDE) (((WIDE) == SDMMC_BUS_WIDE_1B) || \
AnnaBridge 126:abea610beb85 193 ((WIDE) == SDMMC_BUS_WIDE_4B) || \
AnnaBridge 126:abea610beb85 194 ((WIDE) == SDMMC_BUS_WIDE_8B))
AnnaBridge 126:abea610beb85 195 /**
AnnaBridge 126:abea610beb85 196 * @}
AnnaBridge 126:abea610beb85 197 */
AnnaBridge 126:abea610beb85 198
AnnaBridge 126:abea610beb85 199 /** @defgroup SDMMC_LL_Hardware_Flow_Control Hardware Flow Control
AnnaBridge 126:abea610beb85 200 * @{
AnnaBridge 126:abea610beb85 201 */
AnnaBridge 126:abea610beb85 202 #define SDMMC_HARDWARE_FLOW_CONTROL_DISABLE ((uint32_t)0x00000000U)
AnnaBridge 126:abea610beb85 203 #define SDMMC_HARDWARE_FLOW_CONTROL_ENABLE SDMMC_CLKCR_HWFC_EN
AnnaBridge 126:abea610beb85 204
AnnaBridge 126:abea610beb85 205 #define IS_SDMMC_HARDWARE_FLOW_CONTROL(CONTROL) (((CONTROL) == SDMMC_HARDWARE_FLOW_CONTROL_DISABLE) || \
AnnaBridge 126:abea610beb85 206 ((CONTROL) == SDMMC_HARDWARE_FLOW_CONTROL_ENABLE))
AnnaBridge 126:abea610beb85 207 /**
AnnaBridge 126:abea610beb85 208 * @}
AnnaBridge 126:abea610beb85 209 */
AnnaBridge 126:abea610beb85 210
AnnaBridge 126:abea610beb85 211 /** @defgroup SDMMC_LL_Clock_Division Clock Division
AnnaBridge 126:abea610beb85 212 * @{
AnnaBridge 126:abea610beb85 213 */
AnnaBridge 126:abea610beb85 214 #define IS_SDMMC_CLKDIV(DIV) ((DIV) <= 0xFF)
AnnaBridge 126:abea610beb85 215 /**
AnnaBridge 126:abea610beb85 216 * @}
AnnaBridge 126:abea610beb85 217 */
AnnaBridge 126:abea610beb85 218
AnnaBridge 126:abea610beb85 219 /** @defgroup SDMMC_LL_Command_Index Command Index
AnnaBridge 126:abea610beb85 220 * @{
AnnaBridge 126:abea610beb85 221 */
AnnaBridge 126:abea610beb85 222 #define IS_SDMMC_CMD_INDEX(INDEX) ((INDEX) < 0x40)
AnnaBridge 126:abea610beb85 223 /**
AnnaBridge 126:abea610beb85 224 * @}
AnnaBridge 126:abea610beb85 225 */
AnnaBridge 126:abea610beb85 226
AnnaBridge 126:abea610beb85 227 /** @defgroup SDMMC_LL_Response_Type Response Type
AnnaBridge 126:abea610beb85 228 * @{
AnnaBridge 126:abea610beb85 229 */
AnnaBridge 126:abea610beb85 230 #define SDMMC_RESPONSE_NO ((uint32_t)0x00000000U)
AnnaBridge 126:abea610beb85 231 #define SDMMC_RESPONSE_SHORT SDMMC_CMD_WAITRESP_0
AnnaBridge 126:abea610beb85 232 #define SDMMC_RESPONSE_LONG SDMMC_CMD_WAITRESP
AnnaBridge 126:abea610beb85 233
AnnaBridge 126:abea610beb85 234 #define IS_SDMMC_RESPONSE(RESPONSE) (((RESPONSE) == SDMMC_RESPONSE_NO) || \
AnnaBridge 126:abea610beb85 235 ((RESPONSE) == SDMMC_RESPONSE_SHORT) || \
AnnaBridge 126:abea610beb85 236 ((RESPONSE) == SDMMC_RESPONSE_LONG))
AnnaBridge 126:abea610beb85 237 /**
AnnaBridge 126:abea610beb85 238 * @}
AnnaBridge 126:abea610beb85 239 */
AnnaBridge 126:abea610beb85 240
AnnaBridge 126:abea610beb85 241 /** @defgroup SDMMC_LL_Wait_Interrupt_State Wait Interrupt
AnnaBridge 126:abea610beb85 242 * @{
AnnaBridge 126:abea610beb85 243 */
AnnaBridge 126:abea610beb85 244 #define SDMMC_WAIT_NO ((uint32_t)0x00000000U)
AnnaBridge 126:abea610beb85 245 #define SDMMC_WAIT_IT SDMMC_CMD_WAITINT
AnnaBridge 126:abea610beb85 246 #define SDMMC_WAIT_PEND SDMMC_CMD_WAITPEND
AnnaBridge 126:abea610beb85 247
AnnaBridge 126:abea610beb85 248 #define IS_SDMMC_WAIT(WAIT) (((WAIT) == SDMMC_WAIT_NO) || \
AnnaBridge 126:abea610beb85 249 ((WAIT) == SDMMC_WAIT_IT) || \
AnnaBridge 126:abea610beb85 250 ((WAIT) == SDMMC_WAIT_PEND))
AnnaBridge 126:abea610beb85 251 /**
AnnaBridge 126:abea610beb85 252 * @}
AnnaBridge 126:abea610beb85 253 */
AnnaBridge 126:abea610beb85 254
AnnaBridge 126:abea610beb85 255 /** @defgroup SDMMC_LL_CPSM_State CPSM State
AnnaBridge 126:abea610beb85 256 * @{
AnnaBridge 126:abea610beb85 257 */
AnnaBridge 126:abea610beb85 258 #define SDMMC_CPSM_DISABLE ((uint32_t)0x00000000U)
AnnaBridge 126:abea610beb85 259 #define SDMMC_CPSM_ENABLE SDMMC_CMD_CPSMEN
AnnaBridge 126:abea610beb85 260
AnnaBridge 126:abea610beb85 261 #define IS_SDMMC_CPSM(CPSM) (((CPSM) == SDMMC_CPSM_DISABLE) || \
AnnaBridge 126:abea610beb85 262 ((CPSM) == SDMMC_CPSM_ENABLE))
AnnaBridge 126:abea610beb85 263 /**
AnnaBridge 126:abea610beb85 264 * @}
AnnaBridge 126:abea610beb85 265 */
AnnaBridge 126:abea610beb85 266
AnnaBridge 126:abea610beb85 267 /** @defgroup SDMMC_LL_Response_Registers Response Register
AnnaBridge 126:abea610beb85 268 * @{
AnnaBridge 126:abea610beb85 269 */
AnnaBridge 126:abea610beb85 270 #define SDMMC_RESP1 ((uint32_t)0x00000000U)
AnnaBridge 126:abea610beb85 271 #define SDMMC_RESP2 ((uint32_t)0x00000004U)
AnnaBridge 126:abea610beb85 272 #define SDMMC_RESP3 ((uint32_t)0x00000008U)
AnnaBridge 126:abea610beb85 273 #define SDMMC_RESP4 ((uint32_t)0x0000000C)
AnnaBridge 126:abea610beb85 274
AnnaBridge 126:abea610beb85 275 #define IS_SDMMC_RESP(RESP) (((RESP) == SDMMC_RESP1) || \
AnnaBridge 126:abea610beb85 276 ((RESP) == SDMMC_RESP2) || \
AnnaBridge 126:abea610beb85 277 ((RESP) == SDMMC_RESP3) || \
AnnaBridge 126:abea610beb85 278 ((RESP) == SDMMC_RESP4))
AnnaBridge 126:abea610beb85 279 /**
AnnaBridge 126:abea610beb85 280 * @}
AnnaBridge 126:abea610beb85 281 */
AnnaBridge 126:abea610beb85 282
AnnaBridge 126:abea610beb85 283 /** @defgroup SDMMC_LL_Data_Length Data Lenght
AnnaBridge 126:abea610beb85 284 * @{
AnnaBridge 126:abea610beb85 285 */
AnnaBridge 126:abea610beb85 286 #define IS_SDMMC_DATA_LENGTH(LENGTH) ((LENGTH) <= 0x01FFFFFF)
AnnaBridge 126:abea610beb85 287 /**
AnnaBridge 126:abea610beb85 288 * @}
AnnaBridge 126:abea610beb85 289 */
AnnaBridge 126:abea610beb85 290
AnnaBridge 126:abea610beb85 291 /** @defgroup SDMMC_LL_Data_Block_Size Data Block Size
AnnaBridge 126:abea610beb85 292 * @{
AnnaBridge 126:abea610beb85 293 */
AnnaBridge 126:abea610beb85 294 #define SDMMC_DATABLOCK_SIZE_1B ((uint32_t)0x00000000U)
AnnaBridge 126:abea610beb85 295 #define SDMMC_DATABLOCK_SIZE_2B SDMMC_DCTRL_DBLOCKSIZE_0
AnnaBridge 126:abea610beb85 296 #define SDMMC_DATABLOCK_SIZE_4B SDMMC_DCTRL_DBLOCKSIZE_1
AnnaBridge 126:abea610beb85 297 #define SDMMC_DATABLOCK_SIZE_8B (SDMMC_DCTRL_DBLOCKSIZE_0|SDMMC_DCTRL_DBLOCKSIZE_1)
AnnaBridge 126:abea610beb85 298 #define SDMMC_DATABLOCK_SIZE_16B SDMMC_DCTRL_DBLOCKSIZE_2
AnnaBridge 126:abea610beb85 299 #define SDMMC_DATABLOCK_SIZE_32B (SDMMC_DCTRL_DBLOCKSIZE_0|SDMMC_DCTRL_DBLOCKSIZE_2)
AnnaBridge 126:abea610beb85 300 #define SDMMC_DATABLOCK_SIZE_64B (SDMMC_DCTRL_DBLOCKSIZE_1|SDMMC_DCTRL_DBLOCKSIZE_2)
AnnaBridge 126:abea610beb85 301 #define SDMMC_DATABLOCK_SIZE_128B (SDMMC_DCTRL_DBLOCKSIZE_0|SDMMC_DCTRL_DBLOCKSIZE_1|SDMMC_DCTRL_DBLOCKSIZE_2)
AnnaBridge 126:abea610beb85 302 #define SDMMC_DATABLOCK_SIZE_256B SDMMC_DCTRL_DBLOCKSIZE_3
AnnaBridge 126:abea610beb85 303 #define SDMMC_DATABLOCK_SIZE_512B (SDMMC_DCTRL_DBLOCKSIZE_0|SDMMC_DCTRL_DBLOCKSIZE_3)
AnnaBridge 126:abea610beb85 304 #define SDMMC_DATABLOCK_SIZE_1024B (SDMMC_DCTRL_DBLOCKSIZE_1|SDMMC_DCTRL_DBLOCKSIZE_3)
AnnaBridge 126:abea610beb85 305 #define SDMMC_DATABLOCK_SIZE_2048B (SDMMC_DCTRL_DBLOCKSIZE_0|SDMMC_DCTRL_DBLOCKSIZE_1|SDMMC_DCTRL_DBLOCKSIZE_3)
AnnaBridge 126:abea610beb85 306 #define SDMMC_DATABLOCK_SIZE_4096B (SDMMC_DCTRL_DBLOCKSIZE_2|SDMMC_DCTRL_DBLOCKSIZE_3)
AnnaBridge 126:abea610beb85 307 #define SDMMC_DATABLOCK_SIZE_8192B (SDMMC_DCTRL_DBLOCKSIZE_0|SDMMC_DCTRL_DBLOCKSIZE_2|SDMMC_DCTRL_DBLOCKSIZE_3)
AnnaBridge 126:abea610beb85 308 #define SDMMC_DATABLOCK_SIZE_16384B (SDMMC_DCTRL_DBLOCKSIZE_1|SDMMC_DCTRL_DBLOCKSIZE_2|SDMMC_DCTRL_DBLOCKSIZE_3)
AnnaBridge 126:abea610beb85 309
AnnaBridge 126:abea610beb85 310 #define IS_SDMMC_BLOCK_SIZE(SIZE) (((SIZE) == SDMMC_DATABLOCK_SIZE_1B) || \
AnnaBridge 126:abea610beb85 311 ((SIZE) == SDMMC_DATABLOCK_SIZE_2B) || \
AnnaBridge 126:abea610beb85 312 ((SIZE) == SDMMC_DATABLOCK_SIZE_4B) || \
AnnaBridge 126:abea610beb85 313 ((SIZE) == SDMMC_DATABLOCK_SIZE_8B) || \
AnnaBridge 126:abea610beb85 314 ((SIZE) == SDMMC_DATABLOCK_SIZE_16B) || \
AnnaBridge 126:abea610beb85 315 ((SIZE) == SDMMC_DATABLOCK_SIZE_32B) || \
AnnaBridge 126:abea610beb85 316 ((SIZE) == SDMMC_DATABLOCK_SIZE_64B) || \
AnnaBridge 126:abea610beb85 317 ((SIZE) == SDMMC_DATABLOCK_SIZE_128B) || \
AnnaBridge 126:abea610beb85 318 ((SIZE) == SDMMC_DATABLOCK_SIZE_256B) || \
AnnaBridge 126:abea610beb85 319 ((SIZE) == SDMMC_DATABLOCK_SIZE_512B) || \
AnnaBridge 126:abea610beb85 320 ((SIZE) == SDMMC_DATABLOCK_SIZE_1024B) || \
AnnaBridge 126:abea610beb85 321 ((SIZE) == SDMMC_DATABLOCK_SIZE_2048B) || \
AnnaBridge 126:abea610beb85 322 ((SIZE) == SDMMC_DATABLOCK_SIZE_4096B) || \
AnnaBridge 126:abea610beb85 323 ((SIZE) == SDMMC_DATABLOCK_SIZE_8192B) || \
AnnaBridge 126:abea610beb85 324 ((SIZE) == SDMMC_DATABLOCK_SIZE_16384B))
AnnaBridge 126:abea610beb85 325 /**
AnnaBridge 126:abea610beb85 326 * @}
AnnaBridge 126:abea610beb85 327 */
AnnaBridge 126:abea610beb85 328
AnnaBridge 126:abea610beb85 329 /** @defgroup SDMMC_LL_Transfer_Direction Transfer Direction
AnnaBridge 126:abea610beb85 330 * @{
AnnaBridge 126:abea610beb85 331 */
AnnaBridge 126:abea610beb85 332 #define SDMMC_TRANSFER_DIR_TO_CARD ((uint32_t)0x00000000U)
AnnaBridge 126:abea610beb85 333 #define SDMMC_TRANSFER_DIR_TO_SDMMC SDMMC_DCTRL_DTDIR
AnnaBridge 126:abea610beb85 334
AnnaBridge 126:abea610beb85 335 #define IS_SDMMC_TRANSFER_DIR(DIR) (((DIR) == SDMMC_TRANSFER_DIR_TO_CARD) || \
AnnaBridge 126:abea610beb85 336 ((DIR) == SDMMC_TRANSFER_DIR_TO_SDMMC))
AnnaBridge 126:abea610beb85 337 /**
AnnaBridge 126:abea610beb85 338 * @}
AnnaBridge 126:abea610beb85 339 */
AnnaBridge 126:abea610beb85 340
AnnaBridge 126:abea610beb85 341 /** @defgroup SDMMC_LL_Transfer_Type Transfer Type
AnnaBridge 126:abea610beb85 342 * @{
AnnaBridge 126:abea610beb85 343 */
AnnaBridge 126:abea610beb85 344 #define SDMMC_TRANSFER_MODE_BLOCK ((uint32_t)0x00000000U)
AnnaBridge 126:abea610beb85 345 #define SDMMC_TRANSFER_MODE_STREAM SDMMC_DCTRL_DTMODE
AnnaBridge 126:abea610beb85 346
AnnaBridge 126:abea610beb85 347 #define IS_SDMMC_TRANSFER_MODE(MODE) (((MODE) == SDMMC_TRANSFER_MODE_BLOCK) || \
AnnaBridge 126:abea610beb85 348 ((MODE) == SDMMC_TRANSFER_MODE_STREAM))
AnnaBridge 126:abea610beb85 349 /**
AnnaBridge 126:abea610beb85 350 * @}
AnnaBridge 126:abea610beb85 351 */
AnnaBridge 126:abea610beb85 352
AnnaBridge 126:abea610beb85 353 /** @defgroup SDMMC_LL_DPSM_State DPSM State
AnnaBridge 126:abea610beb85 354 * @{
AnnaBridge 126:abea610beb85 355 */
AnnaBridge 126:abea610beb85 356 #define SDMMC_DPSM_DISABLE ((uint32_t)0x00000000U)
AnnaBridge 126:abea610beb85 357 #define SDMMC_DPSM_ENABLE SDMMC_DCTRL_DTEN
AnnaBridge 126:abea610beb85 358
AnnaBridge 126:abea610beb85 359 #define IS_SDMMC_DPSM(DPSM) (((DPSM) == SDMMC_DPSM_DISABLE) ||\
AnnaBridge 126:abea610beb85 360 ((DPSM) == SDMMC_DPSM_ENABLE))
AnnaBridge 126:abea610beb85 361 /**
AnnaBridge 126:abea610beb85 362 * @}
AnnaBridge 126:abea610beb85 363 */
AnnaBridge 126:abea610beb85 364
AnnaBridge 126:abea610beb85 365 /** @defgroup SDMMC_LL_Read_Wait_Mode Read Wait Mode
AnnaBridge 126:abea610beb85 366 * @{
AnnaBridge 126:abea610beb85 367 */
AnnaBridge 126:abea610beb85 368 #define SDMMC_READ_WAIT_MODE_DATA2 ((uint32_t)0x00000000U)
AnnaBridge 126:abea610beb85 369 #define SDMMC_READ_WAIT_MODE_CLK (SDMMC_DCTRL_RWMOD)
AnnaBridge 126:abea610beb85 370
AnnaBridge 126:abea610beb85 371 #define IS_SDMMC_READWAIT_MODE(MODE) (((MODE) == SDMMC_READ_WAIT_MODE_CLK) || \
AnnaBridge 126:abea610beb85 372 ((MODE) == SDMMC_READ_WAIT_MODE_DATA2))
AnnaBridge 126:abea610beb85 373 /**
AnnaBridge 126:abea610beb85 374 * @}
AnnaBridge 126:abea610beb85 375 */
AnnaBridge 126:abea610beb85 376
AnnaBridge 126:abea610beb85 377 /** @defgroup SDMMC_LL_Interrupt_sources Interrupt Sources
AnnaBridge 126:abea610beb85 378 * @{
AnnaBridge 126:abea610beb85 379 */
AnnaBridge 126:abea610beb85 380 #define SDMMC_IT_CCRCFAIL SDMMC_STA_CCRCFAIL
AnnaBridge 126:abea610beb85 381 #define SDMMC_IT_DCRCFAIL SDMMC_STA_DCRCFAIL
AnnaBridge 126:abea610beb85 382 #define SDMMC_IT_CTIMEOUT SDMMC_STA_CTIMEOUT
AnnaBridge 126:abea610beb85 383 #define SDMMC_IT_DTIMEOUT SDMMC_STA_DTIMEOUT
AnnaBridge 126:abea610beb85 384 #define SDMMC_IT_TXUNDERR SDMMC_STA_TXUNDERR
AnnaBridge 126:abea610beb85 385 #define SDMMC_IT_RXOVERR SDMMC_STA_RXOVERR
AnnaBridge 126:abea610beb85 386 #define SDMMC_IT_CMDREND SDMMC_STA_CMDREND
AnnaBridge 126:abea610beb85 387 #define SDMMC_IT_CMDSENT SDMMC_STA_CMDSENT
AnnaBridge 126:abea610beb85 388 #define SDMMC_IT_DATAEND SDMMC_STA_DATAEND
AnnaBridge 126:abea610beb85 389 #define SDMMC_IT_DBCKEND SDMMC_STA_DBCKEND
AnnaBridge 126:abea610beb85 390 #define SDMMC_IT_CMDACT SDMMC_STA_CMDACT
AnnaBridge 126:abea610beb85 391 #define SDMMC_IT_TXACT SDMMC_STA_TXACT
AnnaBridge 126:abea610beb85 392 #define SDMMC_IT_RXACT SDMMC_STA_RXACT
AnnaBridge 126:abea610beb85 393 #define SDMMC_IT_TXFIFOHE SDMMC_STA_TXFIFOHE
AnnaBridge 126:abea610beb85 394 #define SDMMC_IT_RXFIFOHF SDMMC_STA_RXFIFOHF
AnnaBridge 126:abea610beb85 395 #define SDMMC_IT_TXFIFOF SDMMC_STA_TXFIFOF
AnnaBridge 126:abea610beb85 396 #define SDMMC_IT_RXFIFOF SDMMC_STA_RXFIFOF
AnnaBridge 126:abea610beb85 397 #define SDMMC_IT_TXFIFOE SDMMC_STA_TXFIFOE
AnnaBridge 126:abea610beb85 398 #define SDMMC_IT_RXFIFOE SDMMC_STA_RXFIFOE
AnnaBridge 126:abea610beb85 399 #define SDMMC_IT_TXDAVL SDMMC_STA_TXDAVL
AnnaBridge 126:abea610beb85 400 #define SDMMC_IT_RXDAVL SDMMC_STA_RXDAVL
AnnaBridge 126:abea610beb85 401 #define SDMMC_IT_SDIOIT SDMMC_STA_SDIOIT
AnnaBridge 126:abea610beb85 402 /**
AnnaBridge 126:abea610beb85 403 * @}
AnnaBridge 126:abea610beb85 404 */
AnnaBridge 126:abea610beb85 405
AnnaBridge 126:abea610beb85 406 /** @defgroup SDMMC_LL_Flags Flags
AnnaBridge 126:abea610beb85 407 * @{
AnnaBridge 126:abea610beb85 408 */
AnnaBridge 126:abea610beb85 409 #define SDMMC_FLAG_CCRCFAIL SDMMC_STA_CCRCFAIL
AnnaBridge 126:abea610beb85 410 #define SDMMC_FLAG_DCRCFAIL SDMMC_STA_DCRCFAIL
AnnaBridge 126:abea610beb85 411 #define SDMMC_FLAG_CTIMEOUT SDMMC_STA_CTIMEOUT
AnnaBridge 126:abea610beb85 412 #define SDMMC_FLAG_DTIMEOUT SDMMC_STA_DTIMEOUT
AnnaBridge 126:abea610beb85 413 #define SDMMC_FLAG_TXUNDERR SDMMC_STA_TXUNDERR
AnnaBridge 126:abea610beb85 414 #define SDMMC_FLAG_RXOVERR SDMMC_STA_RXOVERR
AnnaBridge 126:abea610beb85 415 #define SDMMC_FLAG_CMDREND SDMMC_STA_CMDREND
AnnaBridge 126:abea610beb85 416 #define SDMMC_FLAG_CMDSENT SDMMC_STA_CMDSENT
AnnaBridge 126:abea610beb85 417 #define SDMMC_FLAG_DATAEND SDMMC_STA_DATAEND
AnnaBridge 126:abea610beb85 418 #define SDMMC_FLAG_DBCKEND SDMMC_STA_DBCKEND
AnnaBridge 126:abea610beb85 419 #define SDMMC_FLAG_CMDACT SDMMC_STA_CMDACT
AnnaBridge 126:abea610beb85 420 #define SDMMC_FLAG_TXACT SDMMC_STA_TXACT
AnnaBridge 126:abea610beb85 421 #define SDMMC_FLAG_RXACT SDMMC_STA_RXACT
AnnaBridge 126:abea610beb85 422 #define SDMMC_FLAG_TXFIFOHE SDMMC_STA_TXFIFOHE
AnnaBridge 126:abea610beb85 423 #define SDMMC_FLAG_RXFIFOHF SDMMC_STA_RXFIFOHF
AnnaBridge 126:abea610beb85 424 #define SDMMC_FLAG_TXFIFOF SDMMC_STA_TXFIFOF
AnnaBridge 126:abea610beb85 425 #define SDMMC_FLAG_RXFIFOF SDMMC_STA_RXFIFOF
AnnaBridge 126:abea610beb85 426 #define SDMMC_FLAG_TXFIFOE SDMMC_STA_TXFIFOE
AnnaBridge 126:abea610beb85 427 #define SDMMC_FLAG_RXFIFOE SDMMC_STA_RXFIFOE
AnnaBridge 126:abea610beb85 428 #define SDMMC_FLAG_TXDAVL SDMMC_STA_TXDAVL
AnnaBridge 126:abea610beb85 429 #define SDMMC_FLAG_RXDAVL SDMMC_STA_RXDAVL
AnnaBridge 126:abea610beb85 430 #define SDMMC_FLAG_SDIOIT SDMMC_STA_SDIOIT
AnnaBridge 126:abea610beb85 431 /**
AnnaBridge 126:abea610beb85 432 * @}
AnnaBridge 126:abea610beb85 433 */
AnnaBridge 126:abea610beb85 434
AnnaBridge 126:abea610beb85 435 /**
AnnaBridge 126:abea610beb85 436 * @}
AnnaBridge 126:abea610beb85 437 */
AnnaBridge 126:abea610beb85 438
AnnaBridge 126:abea610beb85 439 /* Exported macro ------------------------------------------------------------*/
AnnaBridge 126:abea610beb85 440 /** @defgroup SDMMC_LL_Exported_macros SDMMC_LL Exported Macros
AnnaBridge 126:abea610beb85 441 * @{
AnnaBridge 126:abea610beb85 442 */
AnnaBridge 126:abea610beb85 443
AnnaBridge 126:abea610beb85 444 /** @defgroup SDMMC_LL_Register Bits And Addresses Definitions
AnnaBridge 126:abea610beb85 445 * @brief SDMMC_LL registers bit address in the alias region
AnnaBridge 126:abea610beb85 446 * @{
AnnaBridge 126:abea610beb85 447 */
AnnaBridge 126:abea610beb85 448 /* ---------------------- SDMMC registers bit mask --------------------------- */
AnnaBridge 126:abea610beb85 449 /* --- CLKCR Register ---*/
AnnaBridge 126:abea610beb85 450 /* CLKCR register clear mask */
AnnaBridge 126:abea610beb85 451 #define CLKCR_CLEAR_MASK ((uint32_t)(SDMMC_CLKCR_CLKDIV | SDMMC_CLKCR_PWRSAV |\
AnnaBridge 126:abea610beb85 452 SDMMC_CLKCR_BYPASS | SDMMC_CLKCR_WIDBUS |\
AnnaBridge 126:abea610beb85 453 SDMMC_CLKCR_NEGEDGE | SDMMC_CLKCR_HWFC_EN))
AnnaBridge 126:abea610beb85 454
AnnaBridge 126:abea610beb85 455 /* --- DCTRL Register ---*/
AnnaBridge 126:abea610beb85 456 /* SDMMC DCTRL Clear Mask */
AnnaBridge 126:abea610beb85 457 #define DCTRL_CLEAR_MASK ((uint32_t)(SDMMC_DCTRL_DTEN | SDMMC_DCTRL_DTDIR |\
AnnaBridge 126:abea610beb85 458 SDMMC_DCTRL_DTMODE | SDMMC_DCTRL_DBLOCKSIZE))
AnnaBridge 126:abea610beb85 459
AnnaBridge 126:abea610beb85 460 /* --- CMD Register ---*/
AnnaBridge 126:abea610beb85 461 /* CMD Register clear mask */
AnnaBridge 126:abea610beb85 462 #define CMD_CLEAR_MASK ((uint32_t)(SDMMC_CMD_CMDINDEX | SDMMC_CMD_WAITRESP |\
AnnaBridge 126:abea610beb85 463 SDMMC_CMD_WAITINT | SDMMC_CMD_WAITPEND |\
AnnaBridge 126:abea610beb85 464 SDMMC_CMD_CPSMEN | SDMMC_CMD_SDIOSUSPEND))
AnnaBridge 126:abea610beb85 465
AnnaBridge 126:abea610beb85 466 /* SDMMC Initialization Frequency (400KHz max) */
AnnaBridge 126:abea610beb85 467 #define SDMMC_INIT_CLK_DIV ((uint8_t)0x76)
AnnaBridge 126:abea610beb85 468
AnnaBridge 126:abea610beb85 469 /* SDMMC Data Transfer Frequency (25MHz max) */
AnnaBridge 126:abea610beb85 470 #define SDMMC_TRANSFER_CLK_DIV ((uint8_t)0x0)
AnnaBridge 126:abea610beb85 471
AnnaBridge 126:abea610beb85 472 /**
AnnaBridge 126:abea610beb85 473 * @}
AnnaBridge 126:abea610beb85 474 */
AnnaBridge 126:abea610beb85 475
AnnaBridge 126:abea610beb85 476 /** @defgroup SDMMC_LL_Interrupt_Clock Interrupt And Clock Configuration
AnnaBridge 126:abea610beb85 477 * @brief macros to handle interrupts and specific clock configurations
AnnaBridge 126:abea610beb85 478 * @{
AnnaBridge 126:abea610beb85 479 */
AnnaBridge 126:abea610beb85 480
AnnaBridge 126:abea610beb85 481 /**
AnnaBridge 126:abea610beb85 482 * @brief Enable the SDMMC device.
AnnaBridge 126:abea610beb85 483 * @param __INSTANCE__: SDMMC Instance
AnnaBridge 126:abea610beb85 484 * @retval None
AnnaBridge 126:abea610beb85 485 */
AnnaBridge 126:abea610beb85 486 #define __SDMMC_ENABLE(__INSTANCE__) ((__INSTANCE__)->CLKCR |= SDMMC_CLKCR_CLKEN)
AnnaBridge 126:abea610beb85 487
AnnaBridge 126:abea610beb85 488 /**
AnnaBridge 126:abea610beb85 489 * @brief Disable the SDMMC device.
AnnaBridge 126:abea610beb85 490 * @param __INSTANCE__: SDMMC Instance
AnnaBridge 126:abea610beb85 491 * @retval None
AnnaBridge 126:abea610beb85 492 */
AnnaBridge 126:abea610beb85 493 #define __SDMMC_DISABLE(__INSTANCE__) ((__INSTANCE__)->CLKCR &= ~SDMMC_CLKCR_CLKEN)
AnnaBridge 126:abea610beb85 494
AnnaBridge 126:abea610beb85 495 /**
AnnaBridge 126:abea610beb85 496 * @brief Enable the SDMMC DMA transfer.
AnnaBridge 126:abea610beb85 497 * @param __INSTANCE__: SDMMC Instance
AnnaBridge 126:abea610beb85 498 * @retval None
AnnaBridge 126:abea610beb85 499 */
AnnaBridge 126:abea610beb85 500 #define __SDMMC_DMA_ENABLE(__INSTANCE__) ((__INSTANCE__)->DCTRL |= SDMMC_DCTRL_DMAEN)
AnnaBridge 126:abea610beb85 501 /**
AnnaBridge 126:abea610beb85 502 * @brief Disable the SDMMC DMA transfer.
AnnaBridge 126:abea610beb85 503 * @param __INSTANCE__: SDMMC Instance
AnnaBridge 126:abea610beb85 504 * @retval None
AnnaBridge 126:abea610beb85 505 */
AnnaBridge 126:abea610beb85 506 #define __SDMMC_DMA_DISABLE(__INSTANCE__) ((__INSTANCE__)->DCTRL &= ~SDMMC_DCTRL_DMAEN)
AnnaBridge 126:abea610beb85 507
AnnaBridge 126:abea610beb85 508 /**
AnnaBridge 126:abea610beb85 509 * @brief Enable the SDMMC device interrupt.
AnnaBridge 126:abea610beb85 510 * @param __INSTANCE__ : Pointer to SDMMC register base
AnnaBridge 126:abea610beb85 511 * @param __INTERRUPT__ : specifies the SDMMC interrupt sources to be enabled.
AnnaBridge 126:abea610beb85 512 * This parameter can be one or a combination of the following values:
AnnaBridge 126:abea610beb85 513 * @arg SDMMC_IT_CCRCFAIL: Command response received (CRC check failed) interrupt
AnnaBridge 126:abea610beb85 514 * @arg SDMMC_IT_DCRCFAIL: Data block sent/received (CRC check failed) interrupt
AnnaBridge 126:abea610beb85 515 * @arg SDMMC_IT_CTIMEOUT: Command response timeout interrupt
AnnaBridge 126:abea610beb85 516 * @arg SDMMC_IT_DTIMEOUT: Data timeout interrupt
AnnaBridge 126:abea610beb85 517 * @arg SDMMC_IT_TXUNDERR: Transmit FIFO underrun error interrupt
AnnaBridge 126:abea610beb85 518 * @arg SDMMC_IT_RXOVERR: Received FIFO overrun error interrupt
AnnaBridge 126:abea610beb85 519 * @arg SDMMC_IT_CMDREND: Command response received (CRC check passed) interrupt
AnnaBridge 126:abea610beb85 520 * @arg SDMMC_IT_CMDSENT: Command sent (no response required) interrupt
AnnaBridge 126:abea610beb85 521 * @arg SDMMC_IT_DATAEND: Data end (data counter, SDIDCOUNT, is zero) interrupt
AnnaBridge 126:abea610beb85 522 * @arg SDMMC_IT_DBCKEND: Data block sent/received (CRC check passed) interrupt
AnnaBridge 126:abea610beb85 523 * @arg SDMMC_IT_CMDACT: Command transfer in progress interrupt
AnnaBridge 126:abea610beb85 524 * @arg SDMMC_IT_TXACT: Data transmit in progress interrupt
AnnaBridge 126:abea610beb85 525 * @arg SDMMC_IT_RXACT: Data receive in progress interrupt
AnnaBridge 126:abea610beb85 526 * @arg SDMMC_IT_TXFIFOHE: Transmit FIFO Half Empty interrupt
AnnaBridge 126:abea610beb85 527 * @arg SDMMC_IT_RXFIFOHF: Receive FIFO Half Full interrupt
AnnaBridge 126:abea610beb85 528 * @arg SDMMC_IT_TXFIFOF: Transmit FIFO full interrupt
AnnaBridge 126:abea610beb85 529 * @arg SDMMC_IT_RXFIFOF: Receive FIFO full interrupt
AnnaBridge 126:abea610beb85 530 * @arg SDMMC_IT_TXFIFOE: Transmit FIFO empty interrupt
AnnaBridge 126:abea610beb85 531 * @arg SDMMC_IT_RXFIFOE: Receive FIFO empty interrupt
AnnaBridge 126:abea610beb85 532 * @arg SDMMC_IT_TXDAVL: Data available in transmit FIFO interrupt
AnnaBridge 126:abea610beb85 533 * @arg SDMMC_IT_RXDAVL: Data available in receive FIFO interrupt
AnnaBridge 126:abea610beb85 534 * @arg SDMMC_IT_SDIOIT: SD I/O interrupt received interrupt
AnnaBridge 126:abea610beb85 535 * @retval None
AnnaBridge 126:abea610beb85 536 */
AnnaBridge 126:abea610beb85 537 #define __SDMMC_ENABLE_IT(__INSTANCE__, __INTERRUPT__) ((__INSTANCE__)->MASK |= (__INTERRUPT__))
AnnaBridge 126:abea610beb85 538
AnnaBridge 126:abea610beb85 539 /**
AnnaBridge 126:abea610beb85 540 * @brief Disable the SDMMC device interrupt.
AnnaBridge 126:abea610beb85 541 * @param __INSTANCE__ : Pointer to SDMMC register base
AnnaBridge 126:abea610beb85 542 * @param __INTERRUPT__ : specifies the SDMMC interrupt sources to be disabled.
AnnaBridge 126:abea610beb85 543 * This parameter can be one or a combination of the following values:
AnnaBridge 126:abea610beb85 544 * @arg SDMMC_IT_CCRCFAIL: Command response received (CRC check failed) interrupt
AnnaBridge 126:abea610beb85 545 * @arg SDMMC_IT_DCRCFAIL: Data block sent/received (CRC check failed) interrupt
AnnaBridge 126:abea610beb85 546 * @arg SDMMC_IT_CTIMEOUT: Command response timeout interrupt
AnnaBridge 126:abea610beb85 547 * @arg SDMMC_IT_DTIMEOUT: Data timeout interrupt
AnnaBridge 126:abea610beb85 548 * @arg SDMMC_IT_TXUNDERR: Transmit FIFO underrun error interrupt
AnnaBridge 126:abea610beb85 549 * @arg SDMMC_IT_RXOVERR: Received FIFO overrun error interrupt
AnnaBridge 126:abea610beb85 550 * @arg SDMMC_IT_CMDREND: Command response received (CRC check passed) interrupt
AnnaBridge 126:abea610beb85 551 * @arg SDMMC_IT_CMDSENT: Command sent (no response required) interrupt
AnnaBridge 126:abea610beb85 552 * @arg SDMMC_IT_DATAEND: Data end (data counter, SDIDCOUNT, is zero) interrupt
AnnaBridge 126:abea610beb85 553 * @arg SDMMC_IT_DBCKEND: Data block sent/received (CRC check passed) interrupt
AnnaBridge 126:abea610beb85 554 * @arg SDMMC_IT_CMDACT: Command transfer in progress interrupt
AnnaBridge 126:abea610beb85 555 * @arg SDMMC_IT_TXACT: Data transmit in progress interrupt
AnnaBridge 126:abea610beb85 556 * @arg SDMMC_IT_RXACT: Data receive in progress interrupt
AnnaBridge 126:abea610beb85 557 * @arg SDMMC_IT_TXFIFOHE: Transmit FIFO Half Empty interrupt
AnnaBridge 126:abea610beb85 558 * @arg SDMMC_IT_RXFIFOHF: Receive FIFO Half Full interrupt
AnnaBridge 126:abea610beb85 559 * @arg SDMMC_IT_TXFIFOF: Transmit FIFO full interrupt
AnnaBridge 126:abea610beb85 560 * @arg SDMMC_IT_RXFIFOF: Receive FIFO full interrupt
AnnaBridge 126:abea610beb85 561 * @arg SDMMC_IT_TXFIFOE: Transmit FIFO empty interrupt
AnnaBridge 126:abea610beb85 562 * @arg SDMMC_IT_RXFIFOE: Receive FIFO empty interrupt
AnnaBridge 126:abea610beb85 563 * @arg SDMMC_IT_TXDAVL: Data available in transmit FIFO interrupt
AnnaBridge 126:abea610beb85 564 * @arg SDMMC_IT_RXDAVL: Data available in receive FIFO interrupt
AnnaBridge 126:abea610beb85 565 * @arg SDMMC_IT_SDIOIT: SD I/O interrupt received interrupt
AnnaBridge 126:abea610beb85 566 * @retval None
AnnaBridge 126:abea610beb85 567 */
AnnaBridge 126:abea610beb85 568 #define __SDMMC_DISABLE_IT(__INSTANCE__, __INTERRUPT__) ((__INSTANCE__)->MASK &= ~(__INTERRUPT__))
AnnaBridge 126:abea610beb85 569
AnnaBridge 126:abea610beb85 570 /**
AnnaBridge 126:abea610beb85 571 * @brief Checks whether the specified SDMMC flag is set or not.
AnnaBridge 126:abea610beb85 572 * @param __INSTANCE__ : Pointer to SDMMC register base
AnnaBridge 126:abea610beb85 573 * @param __FLAG__: specifies the flag to check.
AnnaBridge 126:abea610beb85 574 * This parameter can be one of the following values:
AnnaBridge 126:abea610beb85 575 * @arg SDMMC_FLAG_CCRCFAIL: Command response received (CRC check failed)
AnnaBridge 126:abea610beb85 576 * @arg SDMMC_FLAG_DCRCFAIL: Data block sent/received (CRC check failed)
AnnaBridge 126:abea610beb85 577 * @arg SDMMC_FLAG_CTIMEOUT: Command response timeout
AnnaBridge 126:abea610beb85 578 * @arg SDMMC_FLAG_DTIMEOUT: Data timeout
AnnaBridge 126:abea610beb85 579 * @arg SDMMC_FLAG_TXUNDERR: Transmit FIFO underrun error
AnnaBridge 126:abea610beb85 580 * @arg SDMMC_FLAG_RXOVERR: Received FIFO overrun error
AnnaBridge 126:abea610beb85 581 * @arg SDMMC_FLAG_CMDREND: Command response received (CRC check passed)
AnnaBridge 126:abea610beb85 582 * @arg SDMMC_FLAG_CMDSENT: Command sent (no response required)
AnnaBridge 126:abea610beb85 583 * @arg SDMMC_FLAG_DATAEND: Data end (data counter, SDIDCOUNT, is zero)
AnnaBridge 126:abea610beb85 584 * @arg SDMMC_FLAG_DBCKEND: Data block sent/received (CRC check passed)
AnnaBridge 126:abea610beb85 585 * @arg SDMMC_FLAG_CMDACT: Command transfer in progress
AnnaBridge 126:abea610beb85 586 * @arg SDMMC_FLAG_TXACT: Data transmit in progress
AnnaBridge 126:abea610beb85 587 * @arg SDMMC_FLAG_RXACT: Data receive in progress
AnnaBridge 126:abea610beb85 588 * @arg SDMMC_FLAG_TXFIFOHE: Transmit FIFO Half Empty
AnnaBridge 126:abea610beb85 589 * @arg SDMMC_FLAG_RXFIFOHF: Receive FIFO Half Full
AnnaBridge 126:abea610beb85 590 * @arg SDMMC_FLAG_TXFIFOF: Transmit FIFO full
AnnaBridge 126:abea610beb85 591 * @arg SDMMC_FLAG_RXFIFOF: Receive FIFO full
AnnaBridge 126:abea610beb85 592 * @arg SDMMC_FLAG_TXFIFOE: Transmit FIFO empty
AnnaBridge 126:abea610beb85 593 * @arg SDMMC_FLAG_RXFIFOE: Receive FIFO empty
AnnaBridge 126:abea610beb85 594 * @arg SDMMC_FLAG_TXDAVL: Data available in transmit FIFO
AnnaBridge 126:abea610beb85 595 * @arg SDMMC_FLAG_RXDAVL: Data available in receive FIFO
AnnaBridge 126:abea610beb85 596 * @arg SDMMC_FLAG_SDMMCIT: SD I/O interrupt received
AnnaBridge 126:abea610beb85 597 * @retval The new state of SDMMC_FLAG (SET or RESET).
AnnaBridge 126:abea610beb85 598 */
AnnaBridge 126:abea610beb85 599 #define __SDMMC_GET_FLAG(__INSTANCE__, __FLAG__) (((__INSTANCE__)->STA &(__FLAG__)) != RESET)
AnnaBridge 126:abea610beb85 600
AnnaBridge 126:abea610beb85 601
AnnaBridge 126:abea610beb85 602 /**
AnnaBridge 126:abea610beb85 603 * @brief Clears the SDMMC pending flags.
AnnaBridge 126:abea610beb85 604 * @param __INSTANCE__ : Pointer to SDMMC register base
AnnaBridge 126:abea610beb85 605 * @param __FLAG__: specifies the flag to clear.
AnnaBridge 126:abea610beb85 606 * This parameter can be one or a combination of the following values:
AnnaBridge 126:abea610beb85 607 * @arg SDMMC_FLAG_CCRCFAIL: Command response received (CRC check failed)
AnnaBridge 126:abea610beb85 608 * @arg SDMMC_FLAG_DCRCFAIL: Data block sent/received (CRC check failed)
AnnaBridge 126:abea610beb85 609 * @arg SDMMC_FLAG_CTIMEOUT: Command response timeout
AnnaBridge 126:abea610beb85 610 * @arg SDMMC_FLAG_DTIMEOUT: Data timeout
AnnaBridge 126:abea610beb85 611 * @arg SDMMC_FLAG_TXUNDERR: Transmit FIFO underrun error
AnnaBridge 126:abea610beb85 612 * @arg SDMMC_FLAG_RXOVERR: Received FIFO overrun error
AnnaBridge 126:abea610beb85 613 * @arg SDMMC_FLAG_CMDREND: Command response received (CRC check passed)
AnnaBridge 126:abea610beb85 614 * @arg SDMMC_FLAG_CMDSENT: Command sent (no response required)
AnnaBridge 126:abea610beb85 615 * @arg SDMMC_FLAG_DATAEND: Data end (data counter, SDIDCOUNT, is zero)
AnnaBridge 126:abea610beb85 616 * @arg SDMMC_FLAG_DBCKEND: Data block sent/received (CRC check passed)
AnnaBridge 126:abea610beb85 617 * @arg SDMMC_FLAG_SDMMCIT: SD I/O interrupt received
AnnaBridge 126:abea610beb85 618 * @retval None
AnnaBridge 126:abea610beb85 619 */
AnnaBridge 126:abea610beb85 620 #define __SDMMC_CLEAR_FLAG(__INSTANCE__, __FLAG__) ((__INSTANCE__)->ICR = (__FLAG__))
AnnaBridge 126:abea610beb85 621
AnnaBridge 126:abea610beb85 622 /**
AnnaBridge 126:abea610beb85 623 * @brief Checks whether the specified SDMMC interrupt has occurred or not.
AnnaBridge 126:abea610beb85 624 * @param __INSTANCE__ : Pointer to SDMMC register base
AnnaBridge 126:abea610beb85 625 * @param __INTERRUPT__: specifies the SDMMC interrupt source to check.
AnnaBridge 126:abea610beb85 626 * This parameter can be one of the following values:
AnnaBridge 126:abea610beb85 627 * @arg SDMMC_IT_CCRCFAIL: Command response received (CRC check failed) interrupt
AnnaBridge 126:abea610beb85 628 * @arg SDMMC_IT_DCRCFAIL: Data block sent/received (CRC check failed) interrupt
AnnaBridge 126:abea610beb85 629 * @arg SDMMC_IT_CTIMEOUT: Command response timeout interrupt
AnnaBridge 126:abea610beb85 630 * @arg SDMMC_IT_DTIMEOUT: Data timeout interrupt
AnnaBridge 126:abea610beb85 631 * @arg SDMMC_IT_TXUNDERR: Transmit FIFO underrun error interrupt
AnnaBridge 126:abea610beb85 632 * @arg SDMMC_IT_RXOVERR: Received FIFO overrun error interrupt
AnnaBridge 126:abea610beb85 633 * @arg SDMMC_IT_CMDREND: Command response received (CRC check passed) interrupt
AnnaBridge 126:abea610beb85 634 * @arg SDMMC_IT_CMDSENT: Command sent (no response required) interrupt
AnnaBridge 126:abea610beb85 635 * @arg SDMMC_IT_DATAEND: Data end (data counter, SDIDCOUNT, is zero) interrupt
AnnaBridge 126:abea610beb85 636 * @arg SDMMC_IT_DBCKEND: Data block sent/received (CRC check passed) interrupt
AnnaBridge 126:abea610beb85 637 * @arg SDMMC_IT_CMDACT: Command transfer in progress interrupt
AnnaBridge 126:abea610beb85 638 * @arg SDMMC_IT_TXACT: Data transmit in progress interrupt
AnnaBridge 126:abea610beb85 639 * @arg SDMMC_IT_RXACT: Data receive in progress interrupt
AnnaBridge 126:abea610beb85 640 * @arg SDMMC_IT_TXFIFOHE: Transmit FIFO Half Empty interrupt
AnnaBridge 126:abea610beb85 641 * @arg SDMMC_IT_RXFIFOHF: Receive FIFO Half Full interrupt
AnnaBridge 126:abea610beb85 642 * @arg SDMMC_IT_TXFIFOF: Transmit FIFO full interrupt
AnnaBridge 126:abea610beb85 643 * @arg SDMMC_IT_RXFIFOF: Receive FIFO full interrupt
AnnaBridge 126:abea610beb85 644 * @arg SDMMC_IT_TXFIFOE: Transmit FIFO empty interrupt
AnnaBridge 126:abea610beb85 645 * @arg SDMMC_IT_RXFIFOE: Receive FIFO empty interrupt
AnnaBridge 126:abea610beb85 646 * @arg SDMMC_IT_TXDAVL: Data available in transmit FIFO interrupt
AnnaBridge 126:abea610beb85 647 * @arg SDMMC_IT_RXDAVL: Data available in receive FIFO interrupt
AnnaBridge 126:abea610beb85 648 * @arg SDMMC_IT_SDIOIT: SD I/O interrupt received interrupt
AnnaBridge 126:abea610beb85 649 * @retval The new state of SDMMC_IT (SET or RESET).
AnnaBridge 126:abea610beb85 650 */
AnnaBridge 126:abea610beb85 651 #define __SDMMC_GET_IT (__INSTANCE__, __INTERRUPT__) (((__INSTANCE__)->STA &(__INTERRUPT__)) == (__INTERRUPT__))
AnnaBridge 126:abea610beb85 652
AnnaBridge 126:abea610beb85 653 /**
AnnaBridge 126:abea610beb85 654 * @brief Clears the SDMMC's interrupt pending bits.
AnnaBridge 126:abea610beb85 655 * @param __INSTANCE__ : Pointer to SDMMC register base
AnnaBridge 126:abea610beb85 656 * @param __INTERRUPT__: specifies the interrupt pending bit to clear.
AnnaBridge 126:abea610beb85 657 * This parameter can be one or a combination of the following values:
AnnaBridge 126:abea610beb85 658 * @arg SDMMC_IT_CCRCFAIL: Command response received (CRC check failed) interrupt
AnnaBridge 126:abea610beb85 659 * @arg SDMMC_IT_DCRCFAIL: Data block sent/received (CRC check failed) interrupt
AnnaBridge 126:abea610beb85 660 * @arg SDMMC_IT_CTIMEOUT: Command response timeout interrupt
AnnaBridge 126:abea610beb85 661 * @arg SDMMC_IT_DTIMEOUT: Data timeout interrupt
AnnaBridge 126:abea610beb85 662 * @arg SDMMC_IT_TXUNDERR: Transmit FIFO underrun error interrupt
AnnaBridge 126:abea610beb85 663 * @arg SDMMC_IT_RXOVERR: Received FIFO overrun error interrupt
AnnaBridge 126:abea610beb85 664 * @arg SDMMC_IT_CMDREND: Command response received (CRC check passed) interrupt
AnnaBridge 126:abea610beb85 665 * @arg SDMMC_IT_CMDSENT: Command sent (no response required) interrupt
AnnaBridge 126:abea610beb85 666 * @arg SDMMC_IT_DATAEND: Data end (data counter, SDMMC_DCOUNT, is zero) interrupt
AnnaBridge 126:abea610beb85 667 * @arg SDMMC_IT_SDIOIT: SD I/O interrupt received interrupt
AnnaBridge 126:abea610beb85 668 * @retval None
AnnaBridge 126:abea610beb85 669 */
AnnaBridge 126:abea610beb85 670 #define __SDMMC_CLEAR_IT(__INSTANCE__, __INTERRUPT__) ((__INSTANCE__)->ICR = (__INTERRUPT__))
AnnaBridge 126:abea610beb85 671
AnnaBridge 126:abea610beb85 672 /**
AnnaBridge 126:abea610beb85 673 * @brief Enable Start the SD I/O Read Wait operation.
AnnaBridge 126:abea610beb85 674 * @param __INSTANCE__ : Pointer to SDMMC register base
AnnaBridge 126:abea610beb85 675 * @retval None
AnnaBridge 126:abea610beb85 676 */
AnnaBridge 126:abea610beb85 677 #define __SDMMC_START_READWAIT_ENABLE(__INSTANCE__) ((__INSTANCE__)->DCTRL |= SDMMC_DCTRL_RWSTART)
AnnaBridge 126:abea610beb85 678
AnnaBridge 126:abea610beb85 679 /**
AnnaBridge 126:abea610beb85 680 * @brief Disable Start the SD I/O Read Wait operations.
AnnaBridge 126:abea610beb85 681 * @param __INSTANCE__ : Pointer to SDMMC register base
AnnaBridge 126:abea610beb85 682 * @retval None
AnnaBridge 126:abea610beb85 683 */
AnnaBridge 126:abea610beb85 684 #define __SDMMC_START_READWAIT_DISABLE(__INSTANCE__) ((__INSTANCE__)->DCTRL &= ~SDMMC_DCTRL_RWSTART)
AnnaBridge 126:abea610beb85 685
AnnaBridge 126:abea610beb85 686 /**
AnnaBridge 126:abea610beb85 687 * @brief Enable Start the SD I/O Read Wait operation.
AnnaBridge 126:abea610beb85 688 * @param __INSTANCE__ : Pointer to SDMMC register base
AnnaBridge 126:abea610beb85 689 * @retval None
AnnaBridge 126:abea610beb85 690 */
AnnaBridge 126:abea610beb85 691 #define __SDMMC_STOP_READWAIT_ENABLE(__INSTANCE__) ((__INSTANCE__)->DCTRL |= SDMMC_DCTRL_RWSTOP)
AnnaBridge 126:abea610beb85 692
AnnaBridge 126:abea610beb85 693 /**
AnnaBridge 126:abea610beb85 694 * @brief Disable Stop the SD I/O Read Wait operations.
AnnaBridge 126:abea610beb85 695 * @param __INSTANCE__ : Pointer to SDMMC register base
AnnaBridge 126:abea610beb85 696 * @retval None
AnnaBridge 126:abea610beb85 697 */
AnnaBridge 126:abea610beb85 698 #define __SDMMC_STOP_READWAIT_DISABLE(__INSTANCE__) ((__INSTANCE__)->DCTRL &= ~SDMMC_DCTRL_RWSTOP)
AnnaBridge 126:abea610beb85 699
AnnaBridge 126:abea610beb85 700 /**
AnnaBridge 126:abea610beb85 701 * @brief Enable the SD I/O Mode Operation.
AnnaBridge 126:abea610beb85 702 * @param __INSTANCE__ : Pointer to SDMMC register base
AnnaBridge 126:abea610beb85 703 * @retval None
AnnaBridge 126:abea610beb85 704 */
AnnaBridge 126:abea610beb85 705 #define __SDMMC_OPERATION_ENABLE(__INSTANCE__) ((__INSTANCE__)->DCTRL |= SDMMC_DCTRL_SDIOEN)
AnnaBridge 126:abea610beb85 706
AnnaBridge 126:abea610beb85 707 /**
AnnaBridge 126:abea610beb85 708 * @brief Disable the SD I/O Mode Operation.
AnnaBridge 126:abea610beb85 709 * @param __INSTANCE__ : Pointer to SDMMC register base
AnnaBridge 126:abea610beb85 710 * @retval None
AnnaBridge 126:abea610beb85 711 */
AnnaBridge 126:abea610beb85 712 #define __SDMMC_OPERATION_DISABLE(__INSTANCE__) ((__INSTANCE__)->DCTRL &= ~SDMMC_DCTRL_SDIOEN)
AnnaBridge 126:abea610beb85 713
AnnaBridge 126:abea610beb85 714 /**
AnnaBridge 126:abea610beb85 715 * @brief Enable the SD I/O Suspend command sending.
AnnaBridge 126:abea610beb85 716 * @param __INSTANCE__ : Pointer to SDMMC register base
AnnaBridge 126:abea610beb85 717 * @retval None
AnnaBridge 126:abea610beb85 718 */
AnnaBridge 126:abea610beb85 719 #define __SDMMC_SUSPEND_CMD_ENABLE(__INSTANCE__) ((__INSTANCE__)->CMD |= SDMMC_CMD_SDIOSUSPEND)
AnnaBridge 126:abea610beb85 720
AnnaBridge 126:abea610beb85 721 /**
AnnaBridge 126:abea610beb85 722 * @brief Disable the SD I/O Suspend command sending.
AnnaBridge 126:abea610beb85 723 * @param __INSTANCE__ : Pointer to SDMMC register base
AnnaBridge 126:abea610beb85 724 * @retval None
AnnaBridge 126:abea610beb85 725 */
AnnaBridge 126:abea610beb85 726 #define __SDMMC_SUSPEND_CMD_DISABLE(__INSTANCE__) ((__INSTANCE__)->CMD &= ~SDMMC_CMD_SDIOSUSPEND)
AnnaBridge 126:abea610beb85 727
AnnaBridge 126:abea610beb85 728 /**
AnnaBridge 126:abea610beb85 729 * @}
AnnaBridge 126:abea610beb85 730 */
AnnaBridge 126:abea610beb85 731
AnnaBridge 126:abea610beb85 732 /**
AnnaBridge 126:abea610beb85 733 * @}
AnnaBridge 126:abea610beb85 734 */
AnnaBridge 126:abea610beb85 735
AnnaBridge 126:abea610beb85 736 /* Exported functions --------------------------------------------------------*/
AnnaBridge 126:abea610beb85 737 /** @addtogroup SDMMC_LL_Exported_Functions
AnnaBridge 126:abea610beb85 738 * @{
AnnaBridge 126:abea610beb85 739 */
AnnaBridge 126:abea610beb85 740
AnnaBridge 126:abea610beb85 741 /* Initialization/de-initialization functions **********************************/
AnnaBridge 126:abea610beb85 742 /** @addtogroup HAL_SDMMC_LL_Group1
AnnaBridge 126:abea610beb85 743 * @{
AnnaBridge 126:abea610beb85 744 */
AnnaBridge 126:abea610beb85 745 HAL_StatusTypeDef SDMMC_Init(SDMMC_TypeDef *SDMMCx, SDMMC_InitTypeDef Init);
AnnaBridge 126:abea610beb85 746 /**
AnnaBridge 126:abea610beb85 747 * @}
AnnaBridge 126:abea610beb85 748 */
AnnaBridge 126:abea610beb85 749
AnnaBridge 126:abea610beb85 750 /* I/O operation functions *****************************************************/
AnnaBridge 126:abea610beb85 751 /** @addtogroup HAL_SDMMC_LL_Group2
AnnaBridge 126:abea610beb85 752 * @{
AnnaBridge 126:abea610beb85 753 */
AnnaBridge 126:abea610beb85 754 /* Blocking mode: Polling */
AnnaBridge 126:abea610beb85 755 uint32_t SDMMC_ReadFIFO(SDMMC_TypeDef *SDMMCx);
AnnaBridge 126:abea610beb85 756 HAL_StatusTypeDef SDMMC_WriteFIFO(SDMMC_TypeDef *SDMMCx, uint32_t *pWriteData);
AnnaBridge 126:abea610beb85 757 /**
AnnaBridge 126:abea610beb85 758 * @}
AnnaBridge 126:abea610beb85 759 */
AnnaBridge 126:abea610beb85 760
AnnaBridge 126:abea610beb85 761 /* Peripheral Control functions ************************************************/
AnnaBridge 126:abea610beb85 762 /** @addtogroup HAL_SDMMC_LL_Group3
AnnaBridge 126:abea610beb85 763 * @{
AnnaBridge 126:abea610beb85 764 */
AnnaBridge 126:abea610beb85 765 HAL_StatusTypeDef SDMMC_PowerState_ON(SDMMC_TypeDef *SDMMCx);
AnnaBridge 126:abea610beb85 766 HAL_StatusTypeDef SDMMC_PowerState_OFF(SDMMC_TypeDef *SDMMCx);
AnnaBridge 126:abea610beb85 767 uint32_t SDMMC_GetPowerState(SDMMC_TypeDef *SDMMCx);
AnnaBridge 126:abea610beb85 768
AnnaBridge 126:abea610beb85 769 /* Command path state machine (CPSM) management functions */
AnnaBridge 126:abea610beb85 770 HAL_StatusTypeDef SDMMC_SendCommand(SDMMC_TypeDef *SDMMCx, SDMMC_CmdInitTypeDef *Command);
AnnaBridge 126:abea610beb85 771 uint8_t SDMMC_GetCommandResponse(SDMMC_TypeDef *SDMMCx);
AnnaBridge 126:abea610beb85 772 uint32_t SDMMC_GetResponse(SDMMC_TypeDef *SDMMCx, uint32_t Response);
AnnaBridge 126:abea610beb85 773
AnnaBridge 126:abea610beb85 774 /* Data path state machine (DPSM) management functions */
AnnaBridge 126:abea610beb85 775 HAL_StatusTypeDef SDMMC_DataConfig(SDMMC_TypeDef *SDMMCx, SDMMC_DataInitTypeDef* Data);
AnnaBridge 126:abea610beb85 776 uint32_t SDMMC_GetDataCounter(SDMMC_TypeDef *SDMMCx);
AnnaBridge 126:abea610beb85 777 uint32_t SDMMC_GetFIFOCount(SDMMC_TypeDef *SDMMCx);
AnnaBridge 126:abea610beb85 778
AnnaBridge 126:abea610beb85 779 /* SDMMC Cards mode management functions */
AnnaBridge 126:abea610beb85 780 HAL_StatusTypeDef SDMMC_SetSDMMCReadWaitMode(SDMMC_TypeDef *SDMMCx, uint32_t SDMMC_ReadWaitMode);
AnnaBridge 126:abea610beb85 781
AnnaBridge 126:abea610beb85 782 /**
AnnaBridge 126:abea610beb85 783 * @}
AnnaBridge 126:abea610beb85 784 */
AnnaBridge 126:abea610beb85 785
AnnaBridge 126:abea610beb85 786 /**
AnnaBridge 126:abea610beb85 787 * @}
AnnaBridge 126:abea610beb85 788 */
AnnaBridge 126:abea610beb85 789
AnnaBridge 126:abea610beb85 790 /**
AnnaBridge 126:abea610beb85 791 * @}
AnnaBridge 126:abea610beb85 792 */
AnnaBridge 126:abea610beb85 793
AnnaBridge 126:abea610beb85 794 /**
AnnaBridge 126:abea610beb85 795 * @}
AnnaBridge 126:abea610beb85 796 */
AnnaBridge 126:abea610beb85 797
AnnaBridge 126:abea610beb85 798 #ifdef __cplusplus
AnnaBridge 126:abea610beb85 799 }
AnnaBridge 126:abea610beb85 800 #endif
AnnaBridge 126:abea610beb85 801
AnnaBridge 126:abea610beb85 802 #endif /* __STM32F7xx_LL_SDMMC_H */
AnnaBridge 126:abea610beb85 803
AnnaBridge 126:abea610beb85 804 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/