mbed library sources. Supersedes mbed-src.

Dependents:   Nucleo_Hello_Encoder BLE_iBeaconScan AM1805_DEMO DISCO-F429ZI_ExportTemplate1 ... more

Committer:
AnnaBridge
Date:
Wed Feb 20 22:31:08 2019 +0000
Revision:
189:f392fc9709a3
Parent:
161:2cc1468da177
mbed library release version 165

Who changed what in which revision?

UserRevisionLine numberNew contents of line
<> 150:02e0a0aed4ec 1 /**************************************************************************//**
<> 150:02e0a0aed4ec 2 * @file efm32pg1b_msc.h
<> 150:02e0a0aed4ec 3 * @brief EFM32PG1B_MSC register and bit field definitions
<> 161:2cc1468da177 4 * @version 5.1.2
<> 150:02e0a0aed4ec 5 ******************************************************************************
<> 150:02e0a0aed4ec 6 * @section License
<> 161:2cc1468da177 7 * <b>Copyright 2017 Silicon Laboratories, Inc. http://www.silabs.com</b>
<> 150:02e0a0aed4ec 8 ******************************************************************************
<> 150:02e0a0aed4ec 9 *
<> 150:02e0a0aed4ec 10 * Permission is granted to anyone to use this software for any purpose,
<> 150:02e0a0aed4ec 11 * including commercial applications, and to alter it and redistribute it
<> 150:02e0a0aed4ec 12 * freely, subject to the following restrictions:
<> 150:02e0a0aed4ec 13 *
<> 150:02e0a0aed4ec 14 * 1. The origin of this software must not be misrepresented; you must not
<> 150:02e0a0aed4ec 15 * claim that you wrote the original software.@n
<> 150:02e0a0aed4ec 16 * 2. Altered source versions must be plainly marked as such, and must not be
<> 150:02e0a0aed4ec 17 * misrepresented as being the original software.@n
<> 150:02e0a0aed4ec 18 * 3. This notice may not be removed or altered from any source distribution.
<> 150:02e0a0aed4ec 19 *
<> 150:02e0a0aed4ec 20 * DISCLAIMER OF WARRANTY/LIMITATION OF REMEDIES: Silicon Laboratories, Inc.
<> 150:02e0a0aed4ec 21 * has no obligation to support this Software. Silicon Laboratories, Inc. is
<> 150:02e0a0aed4ec 22 * providing the Software "AS IS", with no express or implied warranties of any
<> 150:02e0a0aed4ec 23 * kind, including, but not limited to, any implied warranties of
<> 150:02e0a0aed4ec 24 * merchantability or fitness for any particular purpose or warranties against
<> 150:02e0a0aed4ec 25 * infringement of any proprietary rights of a third party.
<> 150:02e0a0aed4ec 26 *
<> 150:02e0a0aed4ec 27 * Silicon Laboratories, Inc. will not be liable for any consequential,
<> 150:02e0a0aed4ec 28 * incidental, or special damages, or any other relief, or for any claim by
<> 150:02e0a0aed4ec 29 * any third party, arising from your use of this Software.
<> 150:02e0a0aed4ec 30 *
<> 150:02e0a0aed4ec 31 *****************************************************************************/
<> 150:02e0a0aed4ec 32 /**************************************************************************//**
<> 150:02e0a0aed4ec 33 * @addtogroup Parts
<> 150:02e0a0aed4ec 34 * @{
<> 150:02e0a0aed4ec 35 ******************************************************************************/
<> 150:02e0a0aed4ec 36 /**************************************************************************//**
<> 150:02e0a0aed4ec 37 * @defgroup EFM32PG1B_MSC
<> 150:02e0a0aed4ec 38 * @{
<> 150:02e0a0aed4ec 39 * @brief EFM32PG1B_MSC Register Declaration
<> 150:02e0a0aed4ec 40 *****************************************************************************/
<> 150:02e0a0aed4ec 41 typedef struct
<> 150:02e0a0aed4ec 42 {
<> 150:02e0a0aed4ec 43 __IOM uint32_t CTRL; /**< Memory System Control Register */
<> 150:02e0a0aed4ec 44 __IOM uint32_t READCTRL; /**< Read Control Register */
<> 150:02e0a0aed4ec 45 __IOM uint32_t WRITECTRL; /**< Write Control Register */
<> 150:02e0a0aed4ec 46 __IOM uint32_t WRITECMD; /**< Write Command Register */
<> 150:02e0a0aed4ec 47 __IOM uint32_t ADDRB; /**< Page Erase/Write Address Buffer */
<> 150:02e0a0aed4ec 48 uint32_t RESERVED0[1]; /**< Reserved for future use **/
<> 150:02e0a0aed4ec 49 __IOM uint32_t WDATA; /**< Write Data Register */
<> 150:02e0a0aed4ec 50 __IM uint32_t STATUS; /**< Status Register */
<> 150:02e0a0aed4ec 51
<> 150:02e0a0aed4ec 52 uint32_t RESERVED1[4]; /**< Reserved for future use **/
<> 150:02e0a0aed4ec 53 __IM uint32_t IF; /**< Interrupt Flag Register */
<> 150:02e0a0aed4ec 54 __IOM uint32_t IFS; /**< Interrupt Flag Set Register */
<> 150:02e0a0aed4ec 55 __IOM uint32_t IFC; /**< Interrupt Flag Clear Register */
<> 150:02e0a0aed4ec 56 __IOM uint32_t IEN; /**< Interrupt Enable Register */
<> 150:02e0a0aed4ec 57 __IOM uint32_t LOCK; /**< Configuration Lock Register */
<> 150:02e0a0aed4ec 58 __IOM uint32_t CACHECMD; /**< Flash Cache Command Register */
<> 150:02e0a0aed4ec 59 __IM uint32_t CACHEHITS; /**< Cache Hits Performance Counter */
<> 150:02e0a0aed4ec 60 __IM uint32_t CACHEMISSES; /**< Cache Misses Performance Counter */
<> 150:02e0a0aed4ec 61
<> 150:02e0a0aed4ec 62 uint32_t RESERVED2[1]; /**< Reserved for future use **/
<> 150:02e0a0aed4ec 63 __IOM uint32_t MASSLOCK; /**< Mass Erase Lock Register */
<> 150:02e0a0aed4ec 64
<> 150:02e0a0aed4ec 65 uint32_t RESERVED3[1]; /**< Reserved for future use **/
<> 150:02e0a0aed4ec 66 __IOM uint32_t STARTUP; /**< Startup Control */
<> 150:02e0a0aed4ec 67
<> 150:02e0a0aed4ec 68 uint32_t RESERVED4[5]; /**< Reserved for future use **/
<> 150:02e0a0aed4ec 69 __IOM uint32_t CMD; /**< Command Register */
<> 150:02e0a0aed4ec 70 } MSC_TypeDef; /** @} */
<> 150:02e0a0aed4ec 71
<> 150:02e0a0aed4ec 72 /**************************************************************************//**
<> 150:02e0a0aed4ec 73 * @defgroup EFM32PG1B_MSC_BitFields
<> 150:02e0a0aed4ec 74 * @{
<> 150:02e0a0aed4ec 75 *****************************************************************************/
<> 150:02e0a0aed4ec 76
<> 150:02e0a0aed4ec 77 /* Bit fields for MSC CTRL */
<> 150:02e0a0aed4ec 78 #define _MSC_CTRL_RESETVALUE 0x00000001UL /**< Default value for MSC_CTRL */
<> 150:02e0a0aed4ec 79 #define _MSC_CTRL_MASK 0x0000000FUL /**< Mask for MSC_CTRL */
<> 150:02e0a0aed4ec 80 #define MSC_CTRL_ADDRFAULTEN (0x1UL << 0) /**< Invalid Address Bus Fault Response Enable */
<> 150:02e0a0aed4ec 81 #define _MSC_CTRL_ADDRFAULTEN_SHIFT 0 /**< Shift value for MSC_ADDRFAULTEN */
<> 150:02e0a0aed4ec 82 #define _MSC_CTRL_ADDRFAULTEN_MASK 0x1UL /**< Bit mask for MSC_ADDRFAULTEN */
<> 150:02e0a0aed4ec 83 #define _MSC_CTRL_ADDRFAULTEN_DEFAULT 0x00000001UL /**< Mode DEFAULT for MSC_CTRL */
<> 150:02e0a0aed4ec 84 #define MSC_CTRL_ADDRFAULTEN_DEFAULT (_MSC_CTRL_ADDRFAULTEN_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_CTRL */
<> 150:02e0a0aed4ec 85 #define MSC_CTRL_CLKDISFAULTEN (0x1UL << 1) /**< Clock-disabled Bus Fault Response Enable */
<> 150:02e0a0aed4ec 86 #define _MSC_CTRL_CLKDISFAULTEN_SHIFT 1 /**< Shift value for MSC_CLKDISFAULTEN */
<> 150:02e0a0aed4ec 87 #define _MSC_CTRL_CLKDISFAULTEN_MASK 0x2UL /**< Bit mask for MSC_CLKDISFAULTEN */
<> 150:02e0a0aed4ec 88 #define _MSC_CTRL_CLKDISFAULTEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_CTRL */
<> 150:02e0a0aed4ec 89 #define MSC_CTRL_CLKDISFAULTEN_DEFAULT (_MSC_CTRL_CLKDISFAULTEN_DEFAULT << 1) /**< Shifted mode DEFAULT for MSC_CTRL */
<> 150:02e0a0aed4ec 90 #define MSC_CTRL_PWRUPONDEMAND (0x1UL << 2) /**< Power Up On Demand During Wake Up */
<> 150:02e0a0aed4ec 91 #define _MSC_CTRL_PWRUPONDEMAND_SHIFT 2 /**< Shift value for MSC_PWRUPONDEMAND */
<> 150:02e0a0aed4ec 92 #define _MSC_CTRL_PWRUPONDEMAND_MASK 0x4UL /**< Bit mask for MSC_PWRUPONDEMAND */
<> 150:02e0a0aed4ec 93 #define _MSC_CTRL_PWRUPONDEMAND_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_CTRL */
<> 150:02e0a0aed4ec 94 #define MSC_CTRL_PWRUPONDEMAND_DEFAULT (_MSC_CTRL_PWRUPONDEMAND_DEFAULT << 2) /**< Shifted mode DEFAULT for MSC_CTRL */
<> 150:02e0a0aed4ec 95 #define MSC_CTRL_IFCREADCLEAR (0x1UL << 3) /**< IFC Read Clears IF */
<> 150:02e0a0aed4ec 96 #define _MSC_CTRL_IFCREADCLEAR_SHIFT 3 /**< Shift value for MSC_IFCREADCLEAR */
<> 150:02e0a0aed4ec 97 #define _MSC_CTRL_IFCREADCLEAR_MASK 0x8UL /**< Bit mask for MSC_IFCREADCLEAR */
<> 150:02e0a0aed4ec 98 #define _MSC_CTRL_IFCREADCLEAR_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_CTRL */
<> 150:02e0a0aed4ec 99 #define MSC_CTRL_IFCREADCLEAR_DEFAULT (_MSC_CTRL_IFCREADCLEAR_DEFAULT << 3) /**< Shifted mode DEFAULT for MSC_CTRL */
<> 150:02e0a0aed4ec 100
<> 150:02e0a0aed4ec 101 /* Bit fields for MSC READCTRL */
<> 150:02e0a0aed4ec 102 #define _MSC_READCTRL_RESETVALUE 0x01000100UL /**< Default value for MSC_READCTRL */
<> 150:02e0a0aed4ec 103 #define _MSC_READCTRL_MASK 0x13000338UL /**< Mask for MSC_READCTRL */
<> 150:02e0a0aed4ec 104 #define MSC_READCTRL_IFCDIS (0x1UL << 3) /**< Internal Flash Cache Disable */
<> 150:02e0a0aed4ec 105 #define _MSC_READCTRL_IFCDIS_SHIFT 3 /**< Shift value for MSC_IFCDIS */
<> 150:02e0a0aed4ec 106 #define _MSC_READCTRL_IFCDIS_MASK 0x8UL /**< Bit mask for MSC_IFCDIS */
<> 150:02e0a0aed4ec 107 #define _MSC_READCTRL_IFCDIS_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_READCTRL */
<> 150:02e0a0aed4ec 108 #define MSC_READCTRL_IFCDIS_DEFAULT (_MSC_READCTRL_IFCDIS_DEFAULT << 3) /**< Shifted mode DEFAULT for MSC_READCTRL */
<> 150:02e0a0aed4ec 109 #define MSC_READCTRL_AIDIS (0x1UL << 4) /**< Automatic Invalidate Disable */
<> 150:02e0a0aed4ec 110 #define _MSC_READCTRL_AIDIS_SHIFT 4 /**< Shift value for MSC_AIDIS */
<> 150:02e0a0aed4ec 111 #define _MSC_READCTRL_AIDIS_MASK 0x10UL /**< Bit mask for MSC_AIDIS */
<> 150:02e0a0aed4ec 112 #define _MSC_READCTRL_AIDIS_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_READCTRL */
<> 150:02e0a0aed4ec 113 #define MSC_READCTRL_AIDIS_DEFAULT (_MSC_READCTRL_AIDIS_DEFAULT << 4) /**< Shifted mode DEFAULT for MSC_READCTRL */
<> 150:02e0a0aed4ec 114 #define MSC_READCTRL_ICCDIS (0x1UL << 5) /**< Interrupt Context Cache Disable */
<> 150:02e0a0aed4ec 115 #define _MSC_READCTRL_ICCDIS_SHIFT 5 /**< Shift value for MSC_ICCDIS */
<> 150:02e0a0aed4ec 116 #define _MSC_READCTRL_ICCDIS_MASK 0x20UL /**< Bit mask for MSC_ICCDIS */
<> 150:02e0a0aed4ec 117 #define _MSC_READCTRL_ICCDIS_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_READCTRL */
<> 150:02e0a0aed4ec 118 #define MSC_READCTRL_ICCDIS_DEFAULT (_MSC_READCTRL_ICCDIS_DEFAULT << 5) /**< Shifted mode DEFAULT for MSC_READCTRL */
<> 150:02e0a0aed4ec 119 #define MSC_READCTRL_PREFETCH (0x1UL << 8) /**< Prefetch Mode */
<> 150:02e0a0aed4ec 120 #define _MSC_READCTRL_PREFETCH_SHIFT 8 /**< Shift value for MSC_PREFETCH */
<> 150:02e0a0aed4ec 121 #define _MSC_READCTRL_PREFETCH_MASK 0x100UL /**< Bit mask for MSC_PREFETCH */
<> 150:02e0a0aed4ec 122 #define _MSC_READCTRL_PREFETCH_DEFAULT 0x00000001UL /**< Mode DEFAULT for MSC_READCTRL */
<> 150:02e0a0aed4ec 123 #define MSC_READCTRL_PREFETCH_DEFAULT (_MSC_READCTRL_PREFETCH_DEFAULT << 8) /**< Shifted mode DEFAULT for MSC_READCTRL */
<> 150:02e0a0aed4ec 124 #define MSC_READCTRL_USEHPROT (0x1UL << 9) /**< AHB_HPROT Mode */
<> 150:02e0a0aed4ec 125 #define _MSC_READCTRL_USEHPROT_SHIFT 9 /**< Shift value for MSC_USEHPROT */
<> 150:02e0a0aed4ec 126 #define _MSC_READCTRL_USEHPROT_MASK 0x200UL /**< Bit mask for MSC_USEHPROT */
<> 150:02e0a0aed4ec 127 #define _MSC_READCTRL_USEHPROT_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_READCTRL */
<> 150:02e0a0aed4ec 128 #define MSC_READCTRL_USEHPROT_DEFAULT (_MSC_READCTRL_USEHPROT_DEFAULT << 9) /**< Shifted mode DEFAULT for MSC_READCTRL */
<> 150:02e0a0aed4ec 129 #define _MSC_READCTRL_MODE_SHIFT 24 /**< Shift value for MSC_MODE */
<> 150:02e0a0aed4ec 130 #define _MSC_READCTRL_MODE_MASK 0x3000000UL /**< Bit mask for MSC_MODE */
<> 150:02e0a0aed4ec 131 #define _MSC_READCTRL_MODE_WS0 0x00000000UL /**< Mode WS0 for MSC_READCTRL */
<> 150:02e0a0aed4ec 132 #define _MSC_READCTRL_MODE_DEFAULT 0x00000001UL /**< Mode DEFAULT for MSC_READCTRL */
<> 150:02e0a0aed4ec 133 #define _MSC_READCTRL_MODE_WS1 0x00000001UL /**< Mode WS1 for MSC_READCTRL */
<> 150:02e0a0aed4ec 134 #define MSC_READCTRL_MODE_WS0 (_MSC_READCTRL_MODE_WS0 << 24) /**< Shifted mode WS0 for MSC_READCTRL */
<> 150:02e0a0aed4ec 135 #define MSC_READCTRL_MODE_DEFAULT (_MSC_READCTRL_MODE_DEFAULT << 24) /**< Shifted mode DEFAULT for MSC_READCTRL */
<> 150:02e0a0aed4ec 136 #define MSC_READCTRL_MODE_WS1 (_MSC_READCTRL_MODE_WS1 << 24) /**< Shifted mode WS1 for MSC_READCTRL */
<> 150:02e0a0aed4ec 137 #define MSC_READCTRL_SCBTP (0x1UL << 28) /**< Suppress Conditional Branch Target Perfetch */
<> 150:02e0a0aed4ec 138 #define _MSC_READCTRL_SCBTP_SHIFT 28 /**< Shift value for MSC_SCBTP */
<> 150:02e0a0aed4ec 139 #define _MSC_READCTRL_SCBTP_MASK 0x10000000UL /**< Bit mask for MSC_SCBTP */
<> 150:02e0a0aed4ec 140 #define _MSC_READCTRL_SCBTP_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_READCTRL */
<> 150:02e0a0aed4ec 141 #define MSC_READCTRL_SCBTP_DEFAULT (_MSC_READCTRL_SCBTP_DEFAULT << 28) /**< Shifted mode DEFAULT for MSC_READCTRL */
<> 150:02e0a0aed4ec 142
<> 150:02e0a0aed4ec 143 /* Bit fields for MSC WRITECTRL */
<> 150:02e0a0aed4ec 144 #define _MSC_WRITECTRL_RESETVALUE 0x00000000UL /**< Default value for MSC_WRITECTRL */
<> 150:02e0a0aed4ec 145 #define _MSC_WRITECTRL_MASK 0x00000003UL /**< Mask for MSC_WRITECTRL */
<> 150:02e0a0aed4ec 146 #define MSC_WRITECTRL_WREN (0x1UL << 0) /**< Enable Write/Erase Controller */
<> 150:02e0a0aed4ec 147 #define _MSC_WRITECTRL_WREN_SHIFT 0 /**< Shift value for MSC_WREN */
<> 150:02e0a0aed4ec 148 #define _MSC_WRITECTRL_WREN_MASK 0x1UL /**< Bit mask for MSC_WREN */
<> 150:02e0a0aed4ec 149 #define _MSC_WRITECTRL_WREN_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_WRITECTRL */
<> 150:02e0a0aed4ec 150 #define MSC_WRITECTRL_WREN_DEFAULT (_MSC_WRITECTRL_WREN_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_WRITECTRL */
<> 150:02e0a0aed4ec 151 #define MSC_WRITECTRL_IRQERASEABORT (0x1UL << 1) /**< Abort Page Erase on Interrupt */
<> 150:02e0a0aed4ec 152 #define _MSC_WRITECTRL_IRQERASEABORT_SHIFT 1 /**< Shift value for MSC_IRQERASEABORT */
<> 150:02e0a0aed4ec 153 #define _MSC_WRITECTRL_IRQERASEABORT_MASK 0x2UL /**< Bit mask for MSC_IRQERASEABORT */
<> 150:02e0a0aed4ec 154 #define _MSC_WRITECTRL_IRQERASEABORT_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_WRITECTRL */
<> 150:02e0a0aed4ec 155 #define MSC_WRITECTRL_IRQERASEABORT_DEFAULT (_MSC_WRITECTRL_IRQERASEABORT_DEFAULT << 1) /**< Shifted mode DEFAULT for MSC_WRITECTRL */
<> 150:02e0a0aed4ec 156
<> 150:02e0a0aed4ec 157 /* Bit fields for MSC WRITECMD */
<> 150:02e0a0aed4ec 158 #define _MSC_WRITECMD_RESETVALUE 0x00000000UL /**< Default value for MSC_WRITECMD */
<> 150:02e0a0aed4ec 159 #define _MSC_WRITECMD_MASK 0x0000113FUL /**< Mask for MSC_WRITECMD */
<> 150:02e0a0aed4ec 160 #define MSC_WRITECMD_LADDRIM (0x1UL << 0) /**< Load MSC_ADDRB into ADDR */
<> 150:02e0a0aed4ec 161 #define _MSC_WRITECMD_LADDRIM_SHIFT 0 /**< Shift value for MSC_LADDRIM */
<> 150:02e0a0aed4ec 162 #define _MSC_WRITECMD_LADDRIM_MASK 0x1UL /**< Bit mask for MSC_LADDRIM */
<> 150:02e0a0aed4ec 163 #define _MSC_WRITECMD_LADDRIM_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_WRITECMD */
<> 150:02e0a0aed4ec 164 #define MSC_WRITECMD_LADDRIM_DEFAULT (_MSC_WRITECMD_LADDRIM_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_WRITECMD */
<> 150:02e0a0aed4ec 165 #define MSC_WRITECMD_ERASEPAGE (0x1UL << 1) /**< Erase Page */
<> 150:02e0a0aed4ec 166 #define _MSC_WRITECMD_ERASEPAGE_SHIFT 1 /**< Shift value for MSC_ERASEPAGE */
<> 150:02e0a0aed4ec 167 #define _MSC_WRITECMD_ERASEPAGE_MASK 0x2UL /**< Bit mask for MSC_ERASEPAGE */
<> 150:02e0a0aed4ec 168 #define _MSC_WRITECMD_ERASEPAGE_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_WRITECMD */
<> 150:02e0a0aed4ec 169 #define MSC_WRITECMD_ERASEPAGE_DEFAULT (_MSC_WRITECMD_ERASEPAGE_DEFAULT << 1) /**< Shifted mode DEFAULT for MSC_WRITECMD */
<> 150:02e0a0aed4ec 170 #define MSC_WRITECMD_WRITEEND (0x1UL << 2) /**< End Write Mode */
<> 150:02e0a0aed4ec 171 #define _MSC_WRITECMD_WRITEEND_SHIFT 2 /**< Shift value for MSC_WRITEEND */
<> 150:02e0a0aed4ec 172 #define _MSC_WRITECMD_WRITEEND_MASK 0x4UL /**< Bit mask for MSC_WRITEEND */
<> 150:02e0a0aed4ec 173 #define _MSC_WRITECMD_WRITEEND_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_WRITECMD */
<> 150:02e0a0aed4ec 174 #define MSC_WRITECMD_WRITEEND_DEFAULT (_MSC_WRITECMD_WRITEEND_DEFAULT << 2) /**< Shifted mode DEFAULT for MSC_WRITECMD */
<> 150:02e0a0aed4ec 175 #define MSC_WRITECMD_WRITEONCE (0x1UL << 3) /**< Word Write-Once Trigger */
<> 150:02e0a0aed4ec 176 #define _MSC_WRITECMD_WRITEONCE_SHIFT 3 /**< Shift value for MSC_WRITEONCE */
<> 150:02e0a0aed4ec 177 #define _MSC_WRITECMD_WRITEONCE_MASK 0x8UL /**< Bit mask for MSC_WRITEONCE */
<> 150:02e0a0aed4ec 178 #define _MSC_WRITECMD_WRITEONCE_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_WRITECMD */
<> 150:02e0a0aed4ec 179 #define MSC_WRITECMD_WRITEONCE_DEFAULT (_MSC_WRITECMD_WRITEONCE_DEFAULT << 3) /**< Shifted mode DEFAULT for MSC_WRITECMD */
<> 150:02e0a0aed4ec 180 #define MSC_WRITECMD_WRITETRIG (0x1UL << 4) /**< Word Write Sequence Trigger */
<> 150:02e0a0aed4ec 181 #define _MSC_WRITECMD_WRITETRIG_SHIFT 4 /**< Shift value for MSC_WRITETRIG */
<> 150:02e0a0aed4ec 182 #define _MSC_WRITECMD_WRITETRIG_MASK 0x10UL /**< Bit mask for MSC_WRITETRIG */
<> 150:02e0a0aed4ec 183 #define _MSC_WRITECMD_WRITETRIG_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_WRITECMD */
<> 150:02e0a0aed4ec 184 #define MSC_WRITECMD_WRITETRIG_DEFAULT (_MSC_WRITECMD_WRITETRIG_DEFAULT << 4) /**< Shifted mode DEFAULT for MSC_WRITECMD */
<> 150:02e0a0aed4ec 185 #define MSC_WRITECMD_ERASEABORT (0x1UL << 5) /**< Abort erase sequence */
<> 150:02e0a0aed4ec 186 #define _MSC_WRITECMD_ERASEABORT_SHIFT 5 /**< Shift value for MSC_ERASEABORT */
<> 150:02e0a0aed4ec 187 #define _MSC_WRITECMD_ERASEABORT_MASK 0x20UL /**< Bit mask for MSC_ERASEABORT */
<> 150:02e0a0aed4ec 188 #define _MSC_WRITECMD_ERASEABORT_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_WRITECMD */
<> 150:02e0a0aed4ec 189 #define MSC_WRITECMD_ERASEABORT_DEFAULT (_MSC_WRITECMD_ERASEABORT_DEFAULT << 5) /**< Shifted mode DEFAULT for MSC_WRITECMD */
<> 150:02e0a0aed4ec 190 #define MSC_WRITECMD_ERASEMAIN0 (0x1UL << 8) /**< Mass erase region 0 */
<> 150:02e0a0aed4ec 191 #define _MSC_WRITECMD_ERASEMAIN0_SHIFT 8 /**< Shift value for MSC_ERASEMAIN0 */
<> 150:02e0a0aed4ec 192 #define _MSC_WRITECMD_ERASEMAIN0_MASK 0x100UL /**< Bit mask for MSC_ERASEMAIN0 */
<> 150:02e0a0aed4ec 193 #define _MSC_WRITECMD_ERASEMAIN0_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_WRITECMD */
<> 150:02e0a0aed4ec 194 #define MSC_WRITECMD_ERASEMAIN0_DEFAULT (_MSC_WRITECMD_ERASEMAIN0_DEFAULT << 8) /**< Shifted mode DEFAULT for MSC_WRITECMD */
<> 150:02e0a0aed4ec 195 #define MSC_WRITECMD_CLEARWDATA (0x1UL << 12) /**< Clear WDATA state */
<> 150:02e0a0aed4ec 196 #define _MSC_WRITECMD_CLEARWDATA_SHIFT 12 /**< Shift value for MSC_CLEARWDATA */
<> 150:02e0a0aed4ec 197 #define _MSC_WRITECMD_CLEARWDATA_MASK 0x1000UL /**< Bit mask for MSC_CLEARWDATA */
<> 150:02e0a0aed4ec 198 #define _MSC_WRITECMD_CLEARWDATA_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_WRITECMD */
<> 150:02e0a0aed4ec 199 #define MSC_WRITECMD_CLEARWDATA_DEFAULT (_MSC_WRITECMD_CLEARWDATA_DEFAULT << 12) /**< Shifted mode DEFAULT for MSC_WRITECMD */
<> 150:02e0a0aed4ec 200
<> 150:02e0a0aed4ec 201 /* Bit fields for MSC ADDRB */
<> 150:02e0a0aed4ec 202 #define _MSC_ADDRB_RESETVALUE 0x00000000UL /**< Default value for MSC_ADDRB */
<> 150:02e0a0aed4ec 203 #define _MSC_ADDRB_MASK 0xFFFFFFFFUL /**< Mask for MSC_ADDRB */
<> 150:02e0a0aed4ec 204 #define _MSC_ADDRB_ADDRB_SHIFT 0 /**< Shift value for MSC_ADDRB */
<> 150:02e0a0aed4ec 205 #define _MSC_ADDRB_ADDRB_MASK 0xFFFFFFFFUL /**< Bit mask for MSC_ADDRB */
<> 150:02e0a0aed4ec 206 #define _MSC_ADDRB_ADDRB_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_ADDRB */
<> 150:02e0a0aed4ec 207 #define MSC_ADDRB_ADDRB_DEFAULT (_MSC_ADDRB_ADDRB_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_ADDRB */
<> 150:02e0a0aed4ec 208
<> 150:02e0a0aed4ec 209 /* Bit fields for MSC WDATA */
<> 150:02e0a0aed4ec 210 #define _MSC_WDATA_RESETVALUE 0x00000000UL /**< Default value for MSC_WDATA */
<> 150:02e0a0aed4ec 211 #define _MSC_WDATA_MASK 0xFFFFFFFFUL /**< Mask for MSC_WDATA */
<> 150:02e0a0aed4ec 212 #define _MSC_WDATA_WDATA_SHIFT 0 /**< Shift value for MSC_WDATA */
<> 150:02e0a0aed4ec 213 #define _MSC_WDATA_WDATA_MASK 0xFFFFFFFFUL /**< Bit mask for MSC_WDATA */
<> 150:02e0a0aed4ec 214 #define _MSC_WDATA_WDATA_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_WDATA */
<> 150:02e0a0aed4ec 215 #define MSC_WDATA_WDATA_DEFAULT (_MSC_WDATA_WDATA_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_WDATA */
<> 150:02e0a0aed4ec 216
<> 150:02e0a0aed4ec 217 /* Bit fields for MSC STATUS */
<> 150:02e0a0aed4ec 218 #define _MSC_STATUS_RESETVALUE 0x00000008UL /**< Default value for MSC_STATUS */
<> 150:02e0a0aed4ec 219 #define _MSC_STATUS_MASK 0x0000007FUL /**< Mask for MSC_STATUS */
<> 150:02e0a0aed4ec 220 #define MSC_STATUS_BUSY (0x1UL << 0) /**< Erase/Write Busy */
<> 150:02e0a0aed4ec 221 #define _MSC_STATUS_BUSY_SHIFT 0 /**< Shift value for MSC_BUSY */
<> 150:02e0a0aed4ec 222 #define _MSC_STATUS_BUSY_MASK 0x1UL /**< Bit mask for MSC_BUSY */
<> 150:02e0a0aed4ec 223 #define _MSC_STATUS_BUSY_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_STATUS */
<> 150:02e0a0aed4ec 224 #define MSC_STATUS_BUSY_DEFAULT (_MSC_STATUS_BUSY_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_STATUS */
<> 150:02e0a0aed4ec 225 #define MSC_STATUS_LOCKED (0x1UL << 1) /**< Access Locked */
<> 150:02e0a0aed4ec 226 #define _MSC_STATUS_LOCKED_SHIFT 1 /**< Shift value for MSC_LOCKED */
<> 150:02e0a0aed4ec 227 #define _MSC_STATUS_LOCKED_MASK 0x2UL /**< Bit mask for MSC_LOCKED */
<> 150:02e0a0aed4ec 228 #define _MSC_STATUS_LOCKED_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_STATUS */
<> 150:02e0a0aed4ec 229 #define MSC_STATUS_LOCKED_DEFAULT (_MSC_STATUS_LOCKED_DEFAULT << 1) /**< Shifted mode DEFAULT for MSC_STATUS */
<> 150:02e0a0aed4ec 230 #define MSC_STATUS_INVADDR (0x1UL << 2) /**< Invalid Write Address or Erase Page */
<> 150:02e0a0aed4ec 231 #define _MSC_STATUS_INVADDR_SHIFT 2 /**< Shift value for MSC_INVADDR */
<> 150:02e0a0aed4ec 232 #define _MSC_STATUS_INVADDR_MASK 0x4UL /**< Bit mask for MSC_INVADDR */
<> 150:02e0a0aed4ec 233 #define _MSC_STATUS_INVADDR_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_STATUS */
<> 150:02e0a0aed4ec 234 #define MSC_STATUS_INVADDR_DEFAULT (_MSC_STATUS_INVADDR_DEFAULT << 2) /**< Shifted mode DEFAULT for MSC_STATUS */
<> 150:02e0a0aed4ec 235 #define MSC_STATUS_WDATAREADY (0x1UL << 3) /**< WDATA Write Ready */
<> 150:02e0a0aed4ec 236 #define _MSC_STATUS_WDATAREADY_SHIFT 3 /**< Shift value for MSC_WDATAREADY */
<> 150:02e0a0aed4ec 237 #define _MSC_STATUS_WDATAREADY_MASK 0x8UL /**< Bit mask for MSC_WDATAREADY */
<> 150:02e0a0aed4ec 238 #define _MSC_STATUS_WDATAREADY_DEFAULT 0x00000001UL /**< Mode DEFAULT for MSC_STATUS */
<> 150:02e0a0aed4ec 239 #define MSC_STATUS_WDATAREADY_DEFAULT (_MSC_STATUS_WDATAREADY_DEFAULT << 3) /**< Shifted mode DEFAULT for MSC_STATUS */
<> 150:02e0a0aed4ec 240 #define MSC_STATUS_WORDTIMEOUT (0x1UL << 4) /**< Flash Write Word Timeout */
<> 150:02e0a0aed4ec 241 #define _MSC_STATUS_WORDTIMEOUT_SHIFT 4 /**< Shift value for MSC_WORDTIMEOUT */
<> 150:02e0a0aed4ec 242 #define _MSC_STATUS_WORDTIMEOUT_MASK 0x10UL /**< Bit mask for MSC_WORDTIMEOUT */
<> 150:02e0a0aed4ec 243 #define _MSC_STATUS_WORDTIMEOUT_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_STATUS */
<> 150:02e0a0aed4ec 244 #define MSC_STATUS_WORDTIMEOUT_DEFAULT (_MSC_STATUS_WORDTIMEOUT_DEFAULT << 4) /**< Shifted mode DEFAULT for MSC_STATUS */
<> 150:02e0a0aed4ec 245 #define MSC_STATUS_ERASEABORTED (0x1UL << 5) /**< The Current Flash Erase Operation Aborted */
<> 150:02e0a0aed4ec 246 #define _MSC_STATUS_ERASEABORTED_SHIFT 5 /**< Shift value for MSC_ERASEABORTED */
<> 150:02e0a0aed4ec 247 #define _MSC_STATUS_ERASEABORTED_MASK 0x20UL /**< Bit mask for MSC_ERASEABORTED */
<> 150:02e0a0aed4ec 248 #define _MSC_STATUS_ERASEABORTED_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_STATUS */
<> 150:02e0a0aed4ec 249 #define MSC_STATUS_ERASEABORTED_DEFAULT (_MSC_STATUS_ERASEABORTED_DEFAULT << 5) /**< Shifted mode DEFAULT for MSC_STATUS */
<> 150:02e0a0aed4ec 250 #define MSC_STATUS_PCRUNNING (0x1UL << 6) /**< Performance Counters Running */
<> 150:02e0a0aed4ec 251 #define _MSC_STATUS_PCRUNNING_SHIFT 6 /**< Shift value for MSC_PCRUNNING */
<> 150:02e0a0aed4ec 252 #define _MSC_STATUS_PCRUNNING_MASK 0x40UL /**< Bit mask for MSC_PCRUNNING */
<> 150:02e0a0aed4ec 253 #define _MSC_STATUS_PCRUNNING_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_STATUS */
<> 150:02e0a0aed4ec 254 #define MSC_STATUS_PCRUNNING_DEFAULT (_MSC_STATUS_PCRUNNING_DEFAULT << 6) /**< Shifted mode DEFAULT for MSC_STATUS */
<> 150:02e0a0aed4ec 255
<> 150:02e0a0aed4ec 256 /* Bit fields for MSC IF */
<> 150:02e0a0aed4ec 257 #define _MSC_IF_RESETVALUE 0x00000000UL /**< Default value for MSC_IF */
<> 150:02e0a0aed4ec 258 #define _MSC_IF_MASK 0x0000003FUL /**< Mask for MSC_IF */
<> 150:02e0a0aed4ec 259 #define MSC_IF_ERASE (0x1UL << 0) /**< Erase Done Interrupt Read Flag */
<> 150:02e0a0aed4ec 260 #define _MSC_IF_ERASE_SHIFT 0 /**< Shift value for MSC_ERASE */
<> 150:02e0a0aed4ec 261 #define _MSC_IF_ERASE_MASK 0x1UL /**< Bit mask for MSC_ERASE */
<> 150:02e0a0aed4ec 262 #define _MSC_IF_ERASE_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IF */
<> 150:02e0a0aed4ec 263 #define MSC_IF_ERASE_DEFAULT (_MSC_IF_ERASE_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_IF */
<> 150:02e0a0aed4ec 264 #define MSC_IF_WRITE (0x1UL << 1) /**< Write Done Interrupt Read Flag */
<> 150:02e0a0aed4ec 265 #define _MSC_IF_WRITE_SHIFT 1 /**< Shift value for MSC_WRITE */
<> 150:02e0a0aed4ec 266 #define _MSC_IF_WRITE_MASK 0x2UL /**< Bit mask for MSC_WRITE */
<> 150:02e0a0aed4ec 267 #define _MSC_IF_WRITE_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IF */
<> 150:02e0a0aed4ec 268 #define MSC_IF_WRITE_DEFAULT (_MSC_IF_WRITE_DEFAULT << 1) /**< Shifted mode DEFAULT for MSC_IF */
<> 150:02e0a0aed4ec 269 #define MSC_IF_CHOF (0x1UL << 2) /**< Cache Hits Overflow Interrupt Flag */
<> 150:02e0a0aed4ec 270 #define _MSC_IF_CHOF_SHIFT 2 /**< Shift value for MSC_CHOF */
<> 150:02e0a0aed4ec 271 #define _MSC_IF_CHOF_MASK 0x4UL /**< Bit mask for MSC_CHOF */
<> 150:02e0a0aed4ec 272 #define _MSC_IF_CHOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IF */
<> 150:02e0a0aed4ec 273 #define MSC_IF_CHOF_DEFAULT (_MSC_IF_CHOF_DEFAULT << 2) /**< Shifted mode DEFAULT for MSC_IF */
<> 150:02e0a0aed4ec 274 #define MSC_IF_CMOF (0x1UL << 3) /**< Cache Misses Overflow Interrupt Flag */
<> 150:02e0a0aed4ec 275 #define _MSC_IF_CMOF_SHIFT 3 /**< Shift value for MSC_CMOF */
<> 150:02e0a0aed4ec 276 #define _MSC_IF_CMOF_MASK 0x8UL /**< Bit mask for MSC_CMOF */
<> 150:02e0a0aed4ec 277 #define _MSC_IF_CMOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IF */
<> 150:02e0a0aed4ec 278 #define MSC_IF_CMOF_DEFAULT (_MSC_IF_CMOF_DEFAULT << 3) /**< Shifted mode DEFAULT for MSC_IF */
<> 150:02e0a0aed4ec 279 #define MSC_IF_PWRUPF (0x1UL << 4) /**< Flash Power Up Sequence Complete Flag */
<> 150:02e0a0aed4ec 280 #define _MSC_IF_PWRUPF_SHIFT 4 /**< Shift value for MSC_PWRUPF */
<> 150:02e0a0aed4ec 281 #define _MSC_IF_PWRUPF_MASK 0x10UL /**< Bit mask for MSC_PWRUPF */
<> 150:02e0a0aed4ec 282 #define _MSC_IF_PWRUPF_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IF */
<> 150:02e0a0aed4ec 283 #define MSC_IF_PWRUPF_DEFAULT (_MSC_IF_PWRUPF_DEFAULT << 4) /**< Shifted mode DEFAULT for MSC_IF */
<> 150:02e0a0aed4ec 284 #define MSC_IF_ICACHERR (0x1UL << 5) /**< iCache RAM Parity Error Flag */
<> 150:02e0a0aed4ec 285 #define _MSC_IF_ICACHERR_SHIFT 5 /**< Shift value for MSC_ICACHERR */
<> 150:02e0a0aed4ec 286 #define _MSC_IF_ICACHERR_MASK 0x20UL /**< Bit mask for MSC_ICACHERR */
<> 150:02e0a0aed4ec 287 #define _MSC_IF_ICACHERR_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IF */
<> 150:02e0a0aed4ec 288 #define MSC_IF_ICACHERR_DEFAULT (_MSC_IF_ICACHERR_DEFAULT << 5) /**< Shifted mode DEFAULT for MSC_IF */
<> 150:02e0a0aed4ec 289
<> 150:02e0a0aed4ec 290 /* Bit fields for MSC IFS */
<> 150:02e0a0aed4ec 291 #define _MSC_IFS_RESETVALUE 0x00000000UL /**< Default value for MSC_IFS */
<> 150:02e0a0aed4ec 292 #define _MSC_IFS_MASK 0x0000003FUL /**< Mask for MSC_IFS */
<> 150:02e0a0aed4ec 293 #define MSC_IFS_ERASE (0x1UL << 0) /**< Set ERASE Interrupt Flag */
<> 150:02e0a0aed4ec 294 #define _MSC_IFS_ERASE_SHIFT 0 /**< Shift value for MSC_ERASE */
<> 150:02e0a0aed4ec 295 #define _MSC_IFS_ERASE_MASK 0x1UL /**< Bit mask for MSC_ERASE */
<> 150:02e0a0aed4ec 296 #define _MSC_IFS_ERASE_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IFS */
<> 150:02e0a0aed4ec 297 #define MSC_IFS_ERASE_DEFAULT (_MSC_IFS_ERASE_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_IFS */
<> 150:02e0a0aed4ec 298 #define MSC_IFS_WRITE (0x1UL << 1) /**< Set WRITE Interrupt Flag */
<> 150:02e0a0aed4ec 299 #define _MSC_IFS_WRITE_SHIFT 1 /**< Shift value for MSC_WRITE */
<> 150:02e0a0aed4ec 300 #define _MSC_IFS_WRITE_MASK 0x2UL /**< Bit mask for MSC_WRITE */
<> 150:02e0a0aed4ec 301 #define _MSC_IFS_WRITE_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IFS */
<> 150:02e0a0aed4ec 302 #define MSC_IFS_WRITE_DEFAULT (_MSC_IFS_WRITE_DEFAULT << 1) /**< Shifted mode DEFAULT for MSC_IFS */
<> 150:02e0a0aed4ec 303 #define MSC_IFS_CHOF (0x1UL << 2) /**< Set CHOF Interrupt Flag */
<> 150:02e0a0aed4ec 304 #define _MSC_IFS_CHOF_SHIFT 2 /**< Shift value for MSC_CHOF */
<> 150:02e0a0aed4ec 305 #define _MSC_IFS_CHOF_MASK 0x4UL /**< Bit mask for MSC_CHOF */
<> 150:02e0a0aed4ec 306 #define _MSC_IFS_CHOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IFS */
<> 150:02e0a0aed4ec 307 #define MSC_IFS_CHOF_DEFAULT (_MSC_IFS_CHOF_DEFAULT << 2) /**< Shifted mode DEFAULT for MSC_IFS */
<> 150:02e0a0aed4ec 308 #define MSC_IFS_CMOF (0x1UL << 3) /**< Set CMOF Interrupt Flag */
<> 150:02e0a0aed4ec 309 #define _MSC_IFS_CMOF_SHIFT 3 /**< Shift value for MSC_CMOF */
<> 150:02e0a0aed4ec 310 #define _MSC_IFS_CMOF_MASK 0x8UL /**< Bit mask for MSC_CMOF */
<> 150:02e0a0aed4ec 311 #define _MSC_IFS_CMOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IFS */
<> 150:02e0a0aed4ec 312 #define MSC_IFS_CMOF_DEFAULT (_MSC_IFS_CMOF_DEFAULT << 3) /**< Shifted mode DEFAULT for MSC_IFS */
<> 150:02e0a0aed4ec 313 #define MSC_IFS_PWRUPF (0x1UL << 4) /**< Set PWRUPF Interrupt Flag */
<> 150:02e0a0aed4ec 314 #define _MSC_IFS_PWRUPF_SHIFT 4 /**< Shift value for MSC_PWRUPF */
<> 150:02e0a0aed4ec 315 #define _MSC_IFS_PWRUPF_MASK 0x10UL /**< Bit mask for MSC_PWRUPF */
<> 150:02e0a0aed4ec 316 #define _MSC_IFS_PWRUPF_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IFS */
<> 150:02e0a0aed4ec 317 #define MSC_IFS_PWRUPF_DEFAULT (_MSC_IFS_PWRUPF_DEFAULT << 4) /**< Shifted mode DEFAULT for MSC_IFS */
<> 150:02e0a0aed4ec 318 #define MSC_IFS_ICACHERR (0x1UL << 5) /**< Set ICACHERR Interrupt Flag */
<> 150:02e0a0aed4ec 319 #define _MSC_IFS_ICACHERR_SHIFT 5 /**< Shift value for MSC_ICACHERR */
<> 150:02e0a0aed4ec 320 #define _MSC_IFS_ICACHERR_MASK 0x20UL /**< Bit mask for MSC_ICACHERR */
<> 150:02e0a0aed4ec 321 #define _MSC_IFS_ICACHERR_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IFS */
<> 150:02e0a0aed4ec 322 #define MSC_IFS_ICACHERR_DEFAULT (_MSC_IFS_ICACHERR_DEFAULT << 5) /**< Shifted mode DEFAULT for MSC_IFS */
<> 150:02e0a0aed4ec 323
<> 150:02e0a0aed4ec 324 /* Bit fields for MSC IFC */
<> 150:02e0a0aed4ec 325 #define _MSC_IFC_RESETVALUE 0x00000000UL /**< Default value for MSC_IFC */
<> 150:02e0a0aed4ec 326 #define _MSC_IFC_MASK 0x0000003FUL /**< Mask for MSC_IFC */
<> 150:02e0a0aed4ec 327 #define MSC_IFC_ERASE (0x1UL << 0) /**< Clear ERASE Interrupt Flag */
<> 150:02e0a0aed4ec 328 #define _MSC_IFC_ERASE_SHIFT 0 /**< Shift value for MSC_ERASE */
<> 150:02e0a0aed4ec 329 #define _MSC_IFC_ERASE_MASK 0x1UL /**< Bit mask for MSC_ERASE */
<> 150:02e0a0aed4ec 330 #define _MSC_IFC_ERASE_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IFC */
<> 150:02e0a0aed4ec 331 #define MSC_IFC_ERASE_DEFAULT (_MSC_IFC_ERASE_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_IFC */
<> 150:02e0a0aed4ec 332 #define MSC_IFC_WRITE (0x1UL << 1) /**< Clear WRITE Interrupt Flag */
<> 150:02e0a0aed4ec 333 #define _MSC_IFC_WRITE_SHIFT 1 /**< Shift value for MSC_WRITE */
<> 150:02e0a0aed4ec 334 #define _MSC_IFC_WRITE_MASK 0x2UL /**< Bit mask for MSC_WRITE */
<> 150:02e0a0aed4ec 335 #define _MSC_IFC_WRITE_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IFC */
<> 150:02e0a0aed4ec 336 #define MSC_IFC_WRITE_DEFAULT (_MSC_IFC_WRITE_DEFAULT << 1) /**< Shifted mode DEFAULT for MSC_IFC */
<> 150:02e0a0aed4ec 337 #define MSC_IFC_CHOF (0x1UL << 2) /**< Clear CHOF Interrupt Flag */
<> 150:02e0a0aed4ec 338 #define _MSC_IFC_CHOF_SHIFT 2 /**< Shift value for MSC_CHOF */
<> 150:02e0a0aed4ec 339 #define _MSC_IFC_CHOF_MASK 0x4UL /**< Bit mask for MSC_CHOF */
<> 150:02e0a0aed4ec 340 #define _MSC_IFC_CHOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IFC */
<> 150:02e0a0aed4ec 341 #define MSC_IFC_CHOF_DEFAULT (_MSC_IFC_CHOF_DEFAULT << 2) /**< Shifted mode DEFAULT for MSC_IFC */
<> 150:02e0a0aed4ec 342 #define MSC_IFC_CMOF (0x1UL << 3) /**< Clear CMOF Interrupt Flag */
<> 150:02e0a0aed4ec 343 #define _MSC_IFC_CMOF_SHIFT 3 /**< Shift value for MSC_CMOF */
<> 150:02e0a0aed4ec 344 #define _MSC_IFC_CMOF_MASK 0x8UL /**< Bit mask for MSC_CMOF */
<> 150:02e0a0aed4ec 345 #define _MSC_IFC_CMOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IFC */
<> 150:02e0a0aed4ec 346 #define MSC_IFC_CMOF_DEFAULT (_MSC_IFC_CMOF_DEFAULT << 3) /**< Shifted mode DEFAULT for MSC_IFC */
<> 150:02e0a0aed4ec 347 #define MSC_IFC_PWRUPF (0x1UL << 4) /**< Clear PWRUPF Interrupt Flag */
<> 150:02e0a0aed4ec 348 #define _MSC_IFC_PWRUPF_SHIFT 4 /**< Shift value for MSC_PWRUPF */
<> 150:02e0a0aed4ec 349 #define _MSC_IFC_PWRUPF_MASK 0x10UL /**< Bit mask for MSC_PWRUPF */
<> 150:02e0a0aed4ec 350 #define _MSC_IFC_PWRUPF_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IFC */
<> 150:02e0a0aed4ec 351 #define MSC_IFC_PWRUPF_DEFAULT (_MSC_IFC_PWRUPF_DEFAULT << 4) /**< Shifted mode DEFAULT for MSC_IFC */
<> 150:02e0a0aed4ec 352 #define MSC_IFC_ICACHERR (0x1UL << 5) /**< Clear ICACHERR Interrupt Flag */
<> 150:02e0a0aed4ec 353 #define _MSC_IFC_ICACHERR_SHIFT 5 /**< Shift value for MSC_ICACHERR */
<> 150:02e0a0aed4ec 354 #define _MSC_IFC_ICACHERR_MASK 0x20UL /**< Bit mask for MSC_ICACHERR */
<> 150:02e0a0aed4ec 355 #define _MSC_IFC_ICACHERR_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IFC */
<> 150:02e0a0aed4ec 356 #define MSC_IFC_ICACHERR_DEFAULT (_MSC_IFC_ICACHERR_DEFAULT << 5) /**< Shifted mode DEFAULT for MSC_IFC */
<> 150:02e0a0aed4ec 357
<> 150:02e0a0aed4ec 358 /* Bit fields for MSC IEN */
<> 150:02e0a0aed4ec 359 #define _MSC_IEN_RESETVALUE 0x00000000UL /**< Default value for MSC_IEN */
<> 150:02e0a0aed4ec 360 #define _MSC_IEN_MASK 0x0000003FUL /**< Mask for MSC_IEN */
<> 150:02e0a0aed4ec 361 #define MSC_IEN_ERASE (0x1UL << 0) /**< ERASE Interrupt Enable */
<> 150:02e0a0aed4ec 362 #define _MSC_IEN_ERASE_SHIFT 0 /**< Shift value for MSC_ERASE */
<> 150:02e0a0aed4ec 363 #define _MSC_IEN_ERASE_MASK 0x1UL /**< Bit mask for MSC_ERASE */
<> 150:02e0a0aed4ec 364 #define _MSC_IEN_ERASE_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IEN */
<> 150:02e0a0aed4ec 365 #define MSC_IEN_ERASE_DEFAULT (_MSC_IEN_ERASE_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_IEN */
<> 150:02e0a0aed4ec 366 #define MSC_IEN_WRITE (0x1UL << 1) /**< WRITE Interrupt Enable */
<> 150:02e0a0aed4ec 367 #define _MSC_IEN_WRITE_SHIFT 1 /**< Shift value for MSC_WRITE */
<> 150:02e0a0aed4ec 368 #define _MSC_IEN_WRITE_MASK 0x2UL /**< Bit mask for MSC_WRITE */
<> 150:02e0a0aed4ec 369 #define _MSC_IEN_WRITE_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IEN */
<> 150:02e0a0aed4ec 370 #define MSC_IEN_WRITE_DEFAULT (_MSC_IEN_WRITE_DEFAULT << 1) /**< Shifted mode DEFAULT for MSC_IEN */
<> 150:02e0a0aed4ec 371 #define MSC_IEN_CHOF (0x1UL << 2) /**< CHOF Interrupt Enable */
<> 150:02e0a0aed4ec 372 #define _MSC_IEN_CHOF_SHIFT 2 /**< Shift value for MSC_CHOF */
<> 150:02e0a0aed4ec 373 #define _MSC_IEN_CHOF_MASK 0x4UL /**< Bit mask for MSC_CHOF */
<> 150:02e0a0aed4ec 374 #define _MSC_IEN_CHOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IEN */
<> 150:02e0a0aed4ec 375 #define MSC_IEN_CHOF_DEFAULT (_MSC_IEN_CHOF_DEFAULT << 2) /**< Shifted mode DEFAULT for MSC_IEN */
<> 150:02e0a0aed4ec 376 #define MSC_IEN_CMOF (0x1UL << 3) /**< CMOF Interrupt Enable */
<> 150:02e0a0aed4ec 377 #define _MSC_IEN_CMOF_SHIFT 3 /**< Shift value for MSC_CMOF */
<> 150:02e0a0aed4ec 378 #define _MSC_IEN_CMOF_MASK 0x8UL /**< Bit mask for MSC_CMOF */
<> 150:02e0a0aed4ec 379 #define _MSC_IEN_CMOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IEN */
<> 150:02e0a0aed4ec 380 #define MSC_IEN_CMOF_DEFAULT (_MSC_IEN_CMOF_DEFAULT << 3) /**< Shifted mode DEFAULT for MSC_IEN */
<> 150:02e0a0aed4ec 381 #define MSC_IEN_PWRUPF (0x1UL << 4) /**< PWRUPF Interrupt Enable */
<> 150:02e0a0aed4ec 382 #define _MSC_IEN_PWRUPF_SHIFT 4 /**< Shift value for MSC_PWRUPF */
<> 150:02e0a0aed4ec 383 #define _MSC_IEN_PWRUPF_MASK 0x10UL /**< Bit mask for MSC_PWRUPF */
<> 150:02e0a0aed4ec 384 #define _MSC_IEN_PWRUPF_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IEN */
<> 150:02e0a0aed4ec 385 #define MSC_IEN_PWRUPF_DEFAULT (_MSC_IEN_PWRUPF_DEFAULT << 4) /**< Shifted mode DEFAULT for MSC_IEN */
<> 150:02e0a0aed4ec 386 #define MSC_IEN_ICACHERR (0x1UL << 5) /**< ICACHERR Interrupt Enable */
<> 150:02e0a0aed4ec 387 #define _MSC_IEN_ICACHERR_SHIFT 5 /**< Shift value for MSC_ICACHERR */
<> 150:02e0a0aed4ec 388 #define _MSC_IEN_ICACHERR_MASK 0x20UL /**< Bit mask for MSC_ICACHERR */
<> 150:02e0a0aed4ec 389 #define _MSC_IEN_ICACHERR_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_IEN */
<> 150:02e0a0aed4ec 390 #define MSC_IEN_ICACHERR_DEFAULT (_MSC_IEN_ICACHERR_DEFAULT << 5) /**< Shifted mode DEFAULT for MSC_IEN */
<> 150:02e0a0aed4ec 391
<> 150:02e0a0aed4ec 392 /* Bit fields for MSC LOCK */
<> 150:02e0a0aed4ec 393 #define _MSC_LOCK_RESETVALUE 0x00000000UL /**< Default value for MSC_LOCK */
<> 150:02e0a0aed4ec 394 #define _MSC_LOCK_MASK 0x0000FFFFUL /**< Mask for MSC_LOCK */
<> 150:02e0a0aed4ec 395 #define _MSC_LOCK_LOCKKEY_SHIFT 0 /**< Shift value for MSC_LOCKKEY */
<> 150:02e0a0aed4ec 396 #define _MSC_LOCK_LOCKKEY_MASK 0xFFFFUL /**< Bit mask for MSC_LOCKKEY */
<> 150:02e0a0aed4ec 397 #define _MSC_LOCK_LOCKKEY_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_LOCK */
<> 150:02e0a0aed4ec 398 #define _MSC_LOCK_LOCKKEY_LOCK 0x00000000UL /**< Mode LOCK for MSC_LOCK */
<> 150:02e0a0aed4ec 399 #define _MSC_LOCK_LOCKKEY_UNLOCKED 0x00000000UL /**< Mode UNLOCKED for MSC_LOCK */
<> 150:02e0a0aed4ec 400 #define _MSC_LOCK_LOCKKEY_LOCKED 0x00000001UL /**< Mode LOCKED for MSC_LOCK */
<> 150:02e0a0aed4ec 401 #define _MSC_LOCK_LOCKKEY_UNLOCK 0x00001B71UL /**< Mode UNLOCK for MSC_LOCK */
<> 150:02e0a0aed4ec 402 #define MSC_LOCK_LOCKKEY_DEFAULT (_MSC_LOCK_LOCKKEY_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_LOCK */
<> 150:02e0a0aed4ec 403 #define MSC_LOCK_LOCKKEY_LOCK (_MSC_LOCK_LOCKKEY_LOCK << 0) /**< Shifted mode LOCK for MSC_LOCK */
<> 150:02e0a0aed4ec 404 #define MSC_LOCK_LOCKKEY_UNLOCKED (_MSC_LOCK_LOCKKEY_UNLOCKED << 0) /**< Shifted mode UNLOCKED for MSC_LOCK */
<> 150:02e0a0aed4ec 405 #define MSC_LOCK_LOCKKEY_LOCKED (_MSC_LOCK_LOCKKEY_LOCKED << 0) /**< Shifted mode LOCKED for MSC_LOCK */
<> 150:02e0a0aed4ec 406 #define MSC_LOCK_LOCKKEY_UNLOCK (_MSC_LOCK_LOCKKEY_UNLOCK << 0) /**< Shifted mode UNLOCK for MSC_LOCK */
<> 150:02e0a0aed4ec 407
<> 150:02e0a0aed4ec 408 /* Bit fields for MSC CACHECMD */
<> 150:02e0a0aed4ec 409 #define _MSC_CACHECMD_RESETVALUE 0x00000000UL /**< Default value for MSC_CACHECMD */
<> 150:02e0a0aed4ec 410 #define _MSC_CACHECMD_MASK 0x00000007UL /**< Mask for MSC_CACHECMD */
<> 150:02e0a0aed4ec 411 #define MSC_CACHECMD_INVCACHE (0x1UL << 0) /**< Invalidate Instruction Cache */
<> 150:02e0a0aed4ec 412 #define _MSC_CACHECMD_INVCACHE_SHIFT 0 /**< Shift value for MSC_INVCACHE */
<> 150:02e0a0aed4ec 413 #define _MSC_CACHECMD_INVCACHE_MASK 0x1UL /**< Bit mask for MSC_INVCACHE */
<> 150:02e0a0aed4ec 414 #define _MSC_CACHECMD_INVCACHE_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_CACHECMD */
<> 150:02e0a0aed4ec 415 #define MSC_CACHECMD_INVCACHE_DEFAULT (_MSC_CACHECMD_INVCACHE_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_CACHECMD */
<> 150:02e0a0aed4ec 416 #define MSC_CACHECMD_STARTPC (0x1UL << 1) /**< Start Performance Counters */
<> 150:02e0a0aed4ec 417 #define _MSC_CACHECMD_STARTPC_SHIFT 1 /**< Shift value for MSC_STARTPC */
<> 150:02e0a0aed4ec 418 #define _MSC_CACHECMD_STARTPC_MASK 0x2UL /**< Bit mask for MSC_STARTPC */
<> 150:02e0a0aed4ec 419 #define _MSC_CACHECMD_STARTPC_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_CACHECMD */
<> 150:02e0a0aed4ec 420 #define MSC_CACHECMD_STARTPC_DEFAULT (_MSC_CACHECMD_STARTPC_DEFAULT << 1) /**< Shifted mode DEFAULT for MSC_CACHECMD */
<> 150:02e0a0aed4ec 421 #define MSC_CACHECMD_STOPPC (0x1UL << 2) /**< Stop Performance Counters */
<> 150:02e0a0aed4ec 422 #define _MSC_CACHECMD_STOPPC_SHIFT 2 /**< Shift value for MSC_STOPPC */
<> 150:02e0a0aed4ec 423 #define _MSC_CACHECMD_STOPPC_MASK 0x4UL /**< Bit mask for MSC_STOPPC */
<> 150:02e0a0aed4ec 424 #define _MSC_CACHECMD_STOPPC_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_CACHECMD */
<> 150:02e0a0aed4ec 425 #define MSC_CACHECMD_STOPPC_DEFAULT (_MSC_CACHECMD_STOPPC_DEFAULT << 2) /**< Shifted mode DEFAULT for MSC_CACHECMD */
<> 150:02e0a0aed4ec 426
<> 150:02e0a0aed4ec 427 /* Bit fields for MSC CACHEHITS */
<> 150:02e0a0aed4ec 428 #define _MSC_CACHEHITS_RESETVALUE 0x00000000UL /**< Default value for MSC_CACHEHITS */
<> 150:02e0a0aed4ec 429 #define _MSC_CACHEHITS_MASK 0x000FFFFFUL /**< Mask for MSC_CACHEHITS */
<> 150:02e0a0aed4ec 430 #define _MSC_CACHEHITS_CACHEHITS_SHIFT 0 /**< Shift value for MSC_CACHEHITS */
<> 150:02e0a0aed4ec 431 #define _MSC_CACHEHITS_CACHEHITS_MASK 0xFFFFFUL /**< Bit mask for MSC_CACHEHITS */
<> 150:02e0a0aed4ec 432 #define _MSC_CACHEHITS_CACHEHITS_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_CACHEHITS */
<> 150:02e0a0aed4ec 433 #define MSC_CACHEHITS_CACHEHITS_DEFAULT (_MSC_CACHEHITS_CACHEHITS_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_CACHEHITS */
<> 150:02e0a0aed4ec 434
<> 150:02e0a0aed4ec 435 /* Bit fields for MSC CACHEMISSES */
<> 150:02e0a0aed4ec 436 #define _MSC_CACHEMISSES_RESETVALUE 0x00000000UL /**< Default value for MSC_CACHEMISSES */
<> 150:02e0a0aed4ec 437 #define _MSC_CACHEMISSES_MASK 0x000FFFFFUL /**< Mask for MSC_CACHEMISSES */
<> 150:02e0a0aed4ec 438 #define _MSC_CACHEMISSES_CACHEMISSES_SHIFT 0 /**< Shift value for MSC_CACHEMISSES */
<> 150:02e0a0aed4ec 439 #define _MSC_CACHEMISSES_CACHEMISSES_MASK 0xFFFFFUL /**< Bit mask for MSC_CACHEMISSES */
<> 150:02e0a0aed4ec 440 #define _MSC_CACHEMISSES_CACHEMISSES_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_CACHEMISSES */
<> 150:02e0a0aed4ec 441 #define MSC_CACHEMISSES_CACHEMISSES_DEFAULT (_MSC_CACHEMISSES_CACHEMISSES_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_CACHEMISSES */
<> 150:02e0a0aed4ec 442
<> 150:02e0a0aed4ec 443 /* Bit fields for MSC MASSLOCK */
<> 150:02e0a0aed4ec 444 #define _MSC_MASSLOCK_RESETVALUE 0x00000001UL /**< Default value for MSC_MASSLOCK */
<> 150:02e0a0aed4ec 445 #define _MSC_MASSLOCK_MASK 0x0000FFFFUL /**< Mask for MSC_MASSLOCK */
<> 150:02e0a0aed4ec 446 #define _MSC_MASSLOCK_LOCKKEY_SHIFT 0 /**< Shift value for MSC_LOCKKEY */
<> 150:02e0a0aed4ec 447 #define _MSC_MASSLOCK_LOCKKEY_MASK 0xFFFFUL /**< Bit mask for MSC_LOCKKEY */
<> 150:02e0a0aed4ec 448 #define _MSC_MASSLOCK_LOCKKEY_LOCK 0x00000000UL /**< Mode LOCK for MSC_MASSLOCK */
<> 150:02e0a0aed4ec 449 #define _MSC_MASSLOCK_LOCKKEY_UNLOCKED 0x00000000UL /**< Mode UNLOCKED for MSC_MASSLOCK */
<> 150:02e0a0aed4ec 450 #define _MSC_MASSLOCK_LOCKKEY_DEFAULT 0x00000001UL /**< Mode DEFAULT for MSC_MASSLOCK */
<> 150:02e0a0aed4ec 451 #define _MSC_MASSLOCK_LOCKKEY_LOCKED 0x00000001UL /**< Mode LOCKED for MSC_MASSLOCK */
<> 150:02e0a0aed4ec 452 #define _MSC_MASSLOCK_LOCKKEY_UNLOCK 0x0000631AUL /**< Mode UNLOCK for MSC_MASSLOCK */
<> 150:02e0a0aed4ec 453 #define MSC_MASSLOCK_LOCKKEY_LOCK (_MSC_MASSLOCK_LOCKKEY_LOCK << 0) /**< Shifted mode LOCK for MSC_MASSLOCK */
<> 150:02e0a0aed4ec 454 #define MSC_MASSLOCK_LOCKKEY_UNLOCKED (_MSC_MASSLOCK_LOCKKEY_UNLOCKED << 0) /**< Shifted mode UNLOCKED for MSC_MASSLOCK */
<> 150:02e0a0aed4ec 455 #define MSC_MASSLOCK_LOCKKEY_DEFAULT (_MSC_MASSLOCK_LOCKKEY_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_MASSLOCK */
<> 150:02e0a0aed4ec 456 #define MSC_MASSLOCK_LOCKKEY_LOCKED (_MSC_MASSLOCK_LOCKKEY_LOCKED << 0) /**< Shifted mode LOCKED for MSC_MASSLOCK */
<> 150:02e0a0aed4ec 457 #define MSC_MASSLOCK_LOCKKEY_UNLOCK (_MSC_MASSLOCK_LOCKKEY_UNLOCK << 0) /**< Shifted mode UNLOCK for MSC_MASSLOCK */
<> 150:02e0a0aed4ec 458
<> 150:02e0a0aed4ec 459 /* Bit fields for MSC STARTUP */
<> 150:02e0a0aed4ec 460 #define _MSC_STARTUP_RESETVALUE 0x1300104DUL /**< Default value for MSC_STARTUP */
<> 150:02e0a0aed4ec 461 #define _MSC_STARTUP_MASK 0x773FF3FFUL /**< Mask for MSC_STARTUP */
<> 150:02e0a0aed4ec 462 #define _MSC_STARTUP_STDLY0_SHIFT 0 /**< Shift value for MSC_STDLY0 */
<> 150:02e0a0aed4ec 463 #define _MSC_STARTUP_STDLY0_MASK 0x3FFUL /**< Bit mask for MSC_STDLY0 */
<> 150:02e0a0aed4ec 464 #define _MSC_STARTUP_STDLY0_DEFAULT 0x0000004DUL /**< Mode DEFAULT for MSC_STARTUP */
<> 150:02e0a0aed4ec 465 #define MSC_STARTUP_STDLY0_DEFAULT (_MSC_STARTUP_STDLY0_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_STARTUP */
<> 150:02e0a0aed4ec 466 #define _MSC_STARTUP_STDLY1_SHIFT 12 /**< Shift value for MSC_STDLY1 */
<> 150:02e0a0aed4ec 467 #define _MSC_STARTUP_STDLY1_MASK 0x3FF000UL /**< Bit mask for MSC_STDLY1 */
<> 150:02e0a0aed4ec 468 #define _MSC_STARTUP_STDLY1_DEFAULT 0x00000001UL /**< Mode DEFAULT for MSC_STARTUP */
<> 150:02e0a0aed4ec 469 #define MSC_STARTUP_STDLY1_DEFAULT (_MSC_STARTUP_STDLY1_DEFAULT << 12) /**< Shifted mode DEFAULT for MSC_STARTUP */
<> 150:02e0a0aed4ec 470 #define MSC_STARTUP_ASTWAIT (0x1UL << 24) /**< Active Startup Wait */
<> 150:02e0a0aed4ec 471 #define _MSC_STARTUP_ASTWAIT_SHIFT 24 /**< Shift value for MSC_ASTWAIT */
<> 150:02e0a0aed4ec 472 #define _MSC_STARTUP_ASTWAIT_MASK 0x1000000UL /**< Bit mask for MSC_ASTWAIT */
<> 150:02e0a0aed4ec 473 #define _MSC_STARTUP_ASTWAIT_DEFAULT 0x00000001UL /**< Mode DEFAULT for MSC_STARTUP */
<> 150:02e0a0aed4ec 474 #define MSC_STARTUP_ASTWAIT_DEFAULT (_MSC_STARTUP_ASTWAIT_DEFAULT << 24) /**< Shifted mode DEFAULT for MSC_STARTUP */
<> 150:02e0a0aed4ec 475 #define MSC_STARTUP_STWSEN (0x1UL << 25) /**< Startup Waitstates Enable */
<> 150:02e0a0aed4ec 476 #define _MSC_STARTUP_STWSEN_SHIFT 25 /**< Shift value for MSC_STWSEN */
<> 150:02e0a0aed4ec 477 #define _MSC_STARTUP_STWSEN_MASK 0x2000000UL /**< Bit mask for MSC_STWSEN */
<> 150:02e0a0aed4ec 478 #define _MSC_STARTUP_STWSEN_DEFAULT 0x00000001UL /**< Mode DEFAULT for MSC_STARTUP */
<> 150:02e0a0aed4ec 479 #define MSC_STARTUP_STWSEN_DEFAULT (_MSC_STARTUP_STWSEN_DEFAULT << 25) /**< Shifted mode DEFAULT for MSC_STARTUP */
<> 150:02e0a0aed4ec 480 #define MSC_STARTUP_STWSAEN (0x1UL << 26) /**< Startup Waitstates Always Enable */
<> 150:02e0a0aed4ec 481 #define _MSC_STARTUP_STWSAEN_SHIFT 26 /**< Shift value for MSC_STWSAEN */
<> 150:02e0a0aed4ec 482 #define _MSC_STARTUP_STWSAEN_MASK 0x4000000UL /**< Bit mask for MSC_STWSAEN */
<> 150:02e0a0aed4ec 483 #define _MSC_STARTUP_STWSAEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_STARTUP */
<> 150:02e0a0aed4ec 484 #define MSC_STARTUP_STWSAEN_DEFAULT (_MSC_STARTUP_STWSAEN_DEFAULT << 26) /**< Shifted mode DEFAULT for MSC_STARTUP */
<> 150:02e0a0aed4ec 485 #define _MSC_STARTUP_STWS_SHIFT 28 /**< Shift value for MSC_STWS */
<> 150:02e0a0aed4ec 486 #define _MSC_STARTUP_STWS_MASK 0x70000000UL /**< Bit mask for MSC_STWS */
<> 150:02e0a0aed4ec 487 #define _MSC_STARTUP_STWS_DEFAULT 0x00000001UL /**< Mode DEFAULT for MSC_STARTUP */
<> 150:02e0a0aed4ec 488 #define MSC_STARTUP_STWS_DEFAULT (_MSC_STARTUP_STWS_DEFAULT << 28) /**< Shifted mode DEFAULT for MSC_STARTUP */
<> 150:02e0a0aed4ec 489
<> 150:02e0a0aed4ec 490 /* Bit fields for MSC CMD */
<> 150:02e0a0aed4ec 491 #define _MSC_CMD_RESETVALUE 0x00000000UL /**< Default value for MSC_CMD */
<> 150:02e0a0aed4ec 492 #define _MSC_CMD_MASK 0x00000001UL /**< Mask for MSC_CMD */
<> 150:02e0a0aed4ec 493 #define MSC_CMD_PWRUP (0x1UL << 0) /**< Flash Power Up Command */
<> 150:02e0a0aed4ec 494 #define _MSC_CMD_PWRUP_SHIFT 0 /**< Shift value for MSC_PWRUP */
<> 150:02e0a0aed4ec 495 #define _MSC_CMD_PWRUP_MASK 0x1UL /**< Bit mask for MSC_PWRUP */
<> 150:02e0a0aed4ec 496 #define _MSC_CMD_PWRUP_DEFAULT 0x00000000UL /**< Mode DEFAULT for MSC_CMD */
<> 150:02e0a0aed4ec 497 #define MSC_CMD_PWRUP_DEFAULT (_MSC_CMD_PWRUP_DEFAULT << 0) /**< Shifted mode DEFAULT for MSC_CMD */
<> 150:02e0a0aed4ec 498
<> 150:02e0a0aed4ec 499 /** @} End of group EFM32PG1B_MSC */
<> 150:02e0a0aed4ec 500 /** @} End of group Parts */
<> 150:02e0a0aed4ec 501