mbed library sources. Supersedes mbed-src.
Dependents: Nucleo_Hello_Encoder BLE_iBeaconScan AM1805_DEMO DISCO-F429ZI_ExportTemplate1 ... more
targets/TARGET_Silicon_Labs/TARGET_EFM32/TARGET_EFM32GG11/device/efm32gg11b_smu.h@189:f392fc9709a3, 2019-02-20 (annotated)
- Committer:
- AnnaBridge
- Date:
- Wed Feb 20 22:31:08 2019 +0000
- Revision:
- 189:f392fc9709a3
- Parent:
- 187:0387e8f68319
mbed library release version 165
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
AnnaBridge | 187:0387e8f68319 | 1 | /**************************************************************************//** |
AnnaBridge | 187:0387e8f68319 | 2 | * @file efm32gg11b_smu.h |
AnnaBridge | 187:0387e8f68319 | 3 | * @brief EFM32GG11B_SMU register and bit field definitions |
AnnaBridge | 187:0387e8f68319 | 4 | * @version 5.3.2 |
AnnaBridge | 187:0387e8f68319 | 5 | ****************************************************************************** |
AnnaBridge | 187:0387e8f68319 | 6 | * # License |
AnnaBridge | 187:0387e8f68319 | 7 | * <b>Copyright 2017 Silicon Laboratories, Inc. http://www.silabs.com</b> |
AnnaBridge | 187:0387e8f68319 | 8 | ****************************************************************************** |
AnnaBridge | 187:0387e8f68319 | 9 | * |
AnnaBridge | 187:0387e8f68319 | 10 | * Permission is granted to anyone to use this software for any purpose, |
AnnaBridge | 187:0387e8f68319 | 11 | * including commercial applications, and to alter it and redistribute it |
AnnaBridge | 187:0387e8f68319 | 12 | * freely, subject to the following restrictions: |
AnnaBridge | 187:0387e8f68319 | 13 | * |
AnnaBridge | 187:0387e8f68319 | 14 | * 1. The origin of this software must not be misrepresented; you must not |
AnnaBridge | 187:0387e8f68319 | 15 | * claim that you wrote the original software.@n |
AnnaBridge | 187:0387e8f68319 | 16 | * 2. Altered source versions must be plainly marked as such, and must not be |
AnnaBridge | 187:0387e8f68319 | 17 | * misrepresented as being the original software.@n |
AnnaBridge | 187:0387e8f68319 | 18 | * 3. This notice may not be removed or altered from any source distribution. |
AnnaBridge | 187:0387e8f68319 | 19 | * |
AnnaBridge | 187:0387e8f68319 | 20 | * DISCLAIMER OF WARRANTY/LIMITATION OF REMEDIES: Silicon Laboratories, Inc. |
AnnaBridge | 187:0387e8f68319 | 21 | * has no obligation to support this Software. Silicon Laboratories, Inc. is |
AnnaBridge | 187:0387e8f68319 | 22 | * providing the Software "AS IS", with no express or implied warranties of any |
AnnaBridge | 187:0387e8f68319 | 23 | * kind, including, but not limited to, any implied warranties of |
AnnaBridge | 187:0387e8f68319 | 24 | * merchantability or fitness for any particular purpose or warranties against |
AnnaBridge | 187:0387e8f68319 | 25 | * infringement of any proprietary rights of a third party. |
AnnaBridge | 187:0387e8f68319 | 26 | * |
AnnaBridge | 187:0387e8f68319 | 27 | * Silicon Laboratories, Inc. will not be liable for any consequential, |
AnnaBridge | 187:0387e8f68319 | 28 | * incidental, or special damages, or any other relief, or for any claim by |
AnnaBridge | 187:0387e8f68319 | 29 | * any third party, arising from your use of this Software. |
AnnaBridge | 187:0387e8f68319 | 30 | * |
AnnaBridge | 187:0387e8f68319 | 31 | *****************************************************************************/ |
AnnaBridge | 187:0387e8f68319 | 32 | |
AnnaBridge | 187:0387e8f68319 | 33 | #if defined(__ICCARM__) |
AnnaBridge | 187:0387e8f68319 | 34 | #pragma system_include /* Treat file as system include file. */ |
AnnaBridge | 187:0387e8f68319 | 35 | #elif defined(__ARMCC_VERSION) && (__ARMCC_VERSION >= 6010050) |
AnnaBridge | 187:0387e8f68319 | 36 | #pragma clang system_header /* Treat file as system include file. */ |
AnnaBridge | 187:0387e8f68319 | 37 | #endif |
AnnaBridge | 187:0387e8f68319 | 38 | |
AnnaBridge | 187:0387e8f68319 | 39 | /**************************************************************************//** |
AnnaBridge | 187:0387e8f68319 | 40 | * @addtogroup Parts |
AnnaBridge | 187:0387e8f68319 | 41 | * @{ |
AnnaBridge | 187:0387e8f68319 | 42 | ******************************************************************************/ |
AnnaBridge | 187:0387e8f68319 | 43 | /**************************************************************************//** |
AnnaBridge | 187:0387e8f68319 | 44 | * @defgroup EFM32GG11B_SMU SMU |
AnnaBridge | 187:0387e8f68319 | 45 | * @{ |
AnnaBridge | 187:0387e8f68319 | 46 | * @brief EFM32GG11B_SMU Register Declaration |
AnnaBridge | 187:0387e8f68319 | 47 | *****************************************************************************/ |
AnnaBridge | 187:0387e8f68319 | 48 | /** SMU Register Declaration */ |
AnnaBridge | 187:0387e8f68319 | 49 | typedef struct { |
AnnaBridge | 187:0387e8f68319 | 50 | uint32_t RESERVED0[3]; /**< Reserved for future use **/ |
AnnaBridge | 187:0387e8f68319 | 51 | __IM uint32_t IF; /**< Interrupt Flag Register */ |
AnnaBridge | 187:0387e8f68319 | 52 | __IOM uint32_t IFS; /**< Interrupt Flag Set Register */ |
AnnaBridge | 187:0387e8f68319 | 53 | __IOM uint32_t IFC; /**< Interrupt Flag Clear Register */ |
AnnaBridge | 187:0387e8f68319 | 54 | __IOM uint32_t IEN; /**< Interrupt Enable Register */ |
AnnaBridge | 187:0387e8f68319 | 55 | |
AnnaBridge | 187:0387e8f68319 | 56 | uint32_t RESERVED1[9]; /**< Reserved for future use **/ |
AnnaBridge | 187:0387e8f68319 | 57 | __IOM uint32_t PPUCTRL; /**< PPU Control Register */ |
AnnaBridge | 187:0387e8f68319 | 58 | uint32_t RESERVED2[3]; /**< Reserved for future use **/ |
AnnaBridge | 187:0387e8f68319 | 59 | __IOM uint32_t PPUPATD0; /**< PPU Privilege Access Type Descriptor 0 */ |
AnnaBridge | 187:0387e8f68319 | 60 | __IOM uint32_t PPUPATD1; /**< PPU Privilege Access Type Descriptor 1 */ |
AnnaBridge | 187:0387e8f68319 | 61 | __IOM uint32_t PPUPATD2; /**< PPU Privilege Access Type Descriptor 2 */ |
AnnaBridge | 187:0387e8f68319 | 62 | |
AnnaBridge | 187:0387e8f68319 | 63 | uint32_t RESERVED3[13]; /**< Reserved for future use **/ |
AnnaBridge | 187:0387e8f68319 | 64 | __IM uint32_t PPUFS; /**< PPU Fault Status */ |
AnnaBridge | 187:0387e8f68319 | 65 | } SMU_TypeDef; /** @} */ |
AnnaBridge | 187:0387e8f68319 | 66 | |
AnnaBridge | 187:0387e8f68319 | 67 | /**************************************************************************//** |
AnnaBridge | 187:0387e8f68319 | 68 | * @addtogroup EFM32GG11B_SMU |
AnnaBridge | 187:0387e8f68319 | 69 | * @{ |
AnnaBridge | 187:0387e8f68319 | 70 | * @defgroup EFM32GG11B_SMU_BitFields SMU Bit Fields |
AnnaBridge | 187:0387e8f68319 | 71 | * @{ |
AnnaBridge | 187:0387e8f68319 | 72 | *****************************************************************************/ |
AnnaBridge | 187:0387e8f68319 | 73 | |
AnnaBridge | 187:0387e8f68319 | 74 | /* Bit fields for SMU IF */ |
AnnaBridge | 187:0387e8f68319 | 75 | #define _SMU_IF_RESETVALUE 0x00000000UL /**< Default value for SMU_IF */ |
AnnaBridge | 187:0387e8f68319 | 76 | #define _SMU_IF_MASK 0x00000001UL /**< Mask for SMU_IF */ |
AnnaBridge | 187:0387e8f68319 | 77 | #define SMU_IF_PPUPRIV (0x1UL << 0) /**< PPU Privilege Interrupt Flag */ |
AnnaBridge | 187:0387e8f68319 | 78 | #define _SMU_IF_PPUPRIV_SHIFT 0 /**< Shift value for SMU_PPUPRIV */ |
AnnaBridge | 187:0387e8f68319 | 79 | #define _SMU_IF_PPUPRIV_MASK 0x1UL /**< Bit mask for SMU_PPUPRIV */ |
AnnaBridge | 187:0387e8f68319 | 80 | #define _SMU_IF_PPUPRIV_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_IF */ |
AnnaBridge | 187:0387e8f68319 | 81 | #define SMU_IF_PPUPRIV_DEFAULT (_SMU_IF_PPUPRIV_DEFAULT << 0) /**< Shifted mode DEFAULT for SMU_IF */ |
AnnaBridge | 187:0387e8f68319 | 82 | |
AnnaBridge | 187:0387e8f68319 | 83 | /* Bit fields for SMU IFS */ |
AnnaBridge | 187:0387e8f68319 | 84 | #define _SMU_IFS_RESETVALUE 0x00000000UL /**< Default value for SMU_IFS */ |
AnnaBridge | 187:0387e8f68319 | 85 | #define _SMU_IFS_MASK 0x00000001UL /**< Mask for SMU_IFS */ |
AnnaBridge | 187:0387e8f68319 | 86 | #define SMU_IFS_PPUPRIV (0x1UL << 0) /**< Set PPUPRIV Interrupt Flag */ |
AnnaBridge | 187:0387e8f68319 | 87 | #define _SMU_IFS_PPUPRIV_SHIFT 0 /**< Shift value for SMU_PPUPRIV */ |
AnnaBridge | 187:0387e8f68319 | 88 | #define _SMU_IFS_PPUPRIV_MASK 0x1UL /**< Bit mask for SMU_PPUPRIV */ |
AnnaBridge | 187:0387e8f68319 | 89 | #define _SMU_IFS_PPUPRIV_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_IFS */ |
AnnaBridge | 187:0387e8f68319 | 90 | #define SMU_IFS_PPUPRIV_DEFAULT (_SMU_IFS_PPUPRIV_DEFAULT << 0) /**< Shifted mode DEFAULT for SMU_IFS */ |
AnnaBridge | 187:0387e8f68319 | 91 | |
AnnaBridge | 187:0387e8f68319 | 92 | /* Bit fields for SMU IFC */ |
AnnaBridge | 187:0387e8f68319 | 93 | #define _SMU_IFC_RESETVALUE 0x00000000UL /**< Default value for SMU_IFC */ |
AnnaBridge | 187:0387e8f68319 | 94 | #define _SMU_IFC_MASK 0x00000001UL /**< Mask for SMU_IFC */ |
AnnaBridge | 187:0387e8f68319 | 95 | #define SMU_IFC_PPUPRIV (0x1UL << 0) /**< Clear PPUPRIV Interrupt Flag */ |
AnnaBridge | 187:0387e8f68319 | 96 | #define _SMU_IFC_PPUPRIV_SHIFT 0 /**< Shift value for SMU_PPUPRIV */ |
AnnaBridge | 187:0387e8f68319 | 97 | #define _SMU_IFC_PPUPRIV_MASK 0x1UL /**< Bit mask for SMU_PPUPRIV */ |
AnnaBridge | 187:0387e8f68319 | 98 | #define _SMU_IFC_PPUPRIV_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_IFC */ |
AnnaBridge | 187:0387e8f68319 | 99 | #define SMU_IFC_PPUPRIV_DEFAULT (_SMU_IFC_PPUPRIV_DEFAULT << 0) /**< Shifted mode DEFAULT for SMU_IFC */ |
AnnaBridge | 187:0387e8f68319 | 100 | |
AnnaBridge | 187:0387e8f68319 | 101 | /* Bit fields for SMU IEN */ |
AnnaBridge | 187:0387e8f68319 | 102 | #define _SMU_IEN_RESETVALUE 0x00000000UL /**< Default value for SMU_IEN */ |
AnnaBridge | 187:0387e8f68319 | 103 | #define _SMU_IEN_MASK 0x00000001UL /**< Mask for SMU_IEN */ |
AnnaBridge | 187:0387e8f68319 | 104 | #define SMU_IEN_PPUPRIV (0x1UL << 0) /**< PPUPRIV Interrupt Enable */ |
AnnaBridge | 187:0387e8f68319 | 105 | #define _SMU_IEN_PPUPRIV_SHIFT 0 /**< Shift value for SMU_PPUPRIV */ |
AnnaBridge | 187:0387e8f68319 | 106 | #define _SMU_IEN_PPUPRIV_MASK 0x1UL /**< Bit mask for SMU_PPUPRIV */ |
AnnaBridge | 187:0387e8f68319 | 107 | #define _SMU_IEN_PPUPRIV_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_IEN */ |
AnnaBridge | 187:0387e8f68319 | 108 | #define SMU_IEN_PPUPRIV_DEFAULT (_SMU_IEN_PPUPRIV_DEFAULT << 0) /**< Shifted mode DEFAULT for SMU_IEN */ |
AnnaBridge | 187:0387e8f68319 | 109 | |
AnnaBridge | 187:0387e8f68319 | 110 | /* Bit fields for SMU PPUCTRL */ |
AnnaBridge | 187:0387e8f68319 | 111 | #define _SMU_PPUCTRL_RESETVALUE 0x00000000UL /**< Default value for SMU_PPUCTRL */ |
AnnaBridge | 187:0387e8f68319 | 112 | #define _SMU_PPUCTRL_MASK 0x00000001UL /**< Mask for SMU_PPUCTRL */ |
AnnaBridge | 187:0387e8f68319 | 113 | #define SMU_PPUCTRL_ENABLE (0x1UL << 0) /**< */ |
AnnaBridge | 187:0387e8f68319 | 114 | #define _SMU_PPUCTRL_ENABLE_SHIFT 0 /**< Shift value for SMU_ENABLE */ |
AnnaBridge | 187:0387e8f68319 | 115 | #define _SMU_PPUCTRL_ENABLE_MASK 0x1UL /**< Bit mask for SMU_ENABLE */ |
AnnaBridge | 187:0387e8f68319 | 116 | #define _SMU_PPUCTRL_ENABLE_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUCTRL */ |
AnnaBridge | 187:0387e8f68319 | 117 | #define SMU_PPUCTRL_ENABLE_DEFAULT (_SMU_PPUCTRL_ENABLE_DEFAULT << 0) /**< Shifted mode DEFAULT for SMU_PPUCTRL */ |
AnnaBridge | 187:0387e8f68319 | 118 | |
AnnaBridge | 187:0387e8f68319 | 119 | /* Bit fields for SMU PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 120 | #define _SMU_PPUPATD0_RESETVALUE 0x00000000UL /**< Default value for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 121 | #define _SMU_PPUPATD0_MASK 0xFFFFFFFFUL /**< Mask for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 122 | #define SMU_PPUPATD0_ACMP0 (0x1UL << 0) /**< Analog Comparator 0 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 123 | #define _SMU_PPUPATD0_ACMP0_SHIFT 0 /**< Shift value for SMU_ACMP0 */ |
AnnaBridge | 187:0387e8f68319 | 124 | #define _SMU_PPUPATD0_ACMP0_MASK 0x1UL /**< Bit mask for SMU_ACMP0 */ |
AnnaBridge | 187:0387e8f68319 | 125 | #define _SMU_PPUPATD0_ACMP0_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 126 | #define SMU_PPUPATD0_ACMP0_DEFAULT (_SMU_PPUPATD0_ACMP0_DEFAULT << 0) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 127 | #define SMU_PPUPATD0_ACMP1 (0x1UL << 1) /**< Analog Comparator 1 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 128 | #define _SMU_PPUPATD0_ACMP1_SHIFT 1 /**< Shift value for SMU_ACMP1 */ |
AnnaBridge | 187:0387e8f68319 | 129 | #define _SMU_PPUPATD0_ACMP1_MASK 0x2UL /**< Bit mask for SMU_ACMP1 */ |
AnnaBridge | 187:0387e8f68319 | 130 | #define _SMU_PPUPATD0_ACMP1_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 131 | #define SMU_PPUPATD0_ACMP1_DEFAULT (_SMU_PPUPATD0_ACMP1_DEFAULT << 1) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 132 | #define SMU_PPUPATD0_ACMP2 (0x1UL << 2) /**< Analog Comparator 1 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 133 | #define _SMU_PPUPATD0_ACMP2_SHIFT 2 /**< Shift value for SMU_ACMP2 */ |
AnnaBridge | 187:0387e8f68319 | 134 | #define _SMU_PPUPATD0_ACMP2_MASK 0x4UL /**< Bit mask for SMU_ACMP2 */ |
AnnaBridge | 187:0387e8f68319 | 135 | #define _SMU_PPUPATD0_ACMP2_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 136 | #define SMU_PPUPATD0_ACMP2_DEFAULT (_SMU_PPUPATD0_ACMP2_DEFAULT << 2) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 137 | #define SMU_PPUPATD0_ACMP3 (0x1UL << 3) /**< Analog Comparator 3 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 138 | #define _SMU_PPUPATD0_ACMP3_SHIFT 3 /**< Shift value for SMU_ACMP3 */ |
AnnaBridge | 187:0387e8f68319 | 139 | #define _SMU_PPUPATD0_ACMP3_MASK 0x8UL /**< Bit mask for SMU_ACMP3 */ |
AnnaBridge | 187:0387e8f68319 | 140 | #define _SMU_PPUPATD0_ACMP3_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 141 | #define SMU_PPUPATD0_ACMP3_DEFAULT (_SMU_PPUPATD0_ACMP3_DEFAULT << 3) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 142 | #define SMU_PPUPATD0_ADC0 (0x1UL << 4) /**< Analog to Digital Converter 0 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 143 | #define _SMU_PPUPATD0_ADC0_SHIFT 4 /**< Shift value for SMU_ADC0 */ |
AnnaBridge | 187:0387e8f68319 | 144 | #define _SMU_PPUPATD0_ADC0_MASK 0x10UL /**< Bit mask for SMU_ADC0 */ |
AnnaBridge | 187:0387e8f68319 | 145 | #define _SMU_PPUPATD0_ADC0_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 146 | #define SMU_PPUPATD0_ADC0_DEFAULT (_SMU_PPUPATD0_ADC0_DEFAULT << 4) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 147 | #define SMU_PPUPATD0_ADC1 (0x1UL << 5) /**< Analog to Digital Converter 0 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 148 | #define _SMU_PPUPATD0_ADC1_SHIFT 5 /**< Shift value for SMU_ADC1 */ |
AnnaBridge | 187:0387e8f68319 | 149 | #define _SMU_PPUPATD0_ADC1_MASK 0x20UL /**< Bit mask for SMU_ADC1 */ |
AnnaBridge | 187:0387e8f68319 | 150 | #define _SMU_PPUPATD0_ADC1_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 151 | #define SMU_PPUPATD0_ADC1_DEFAULT (_SMU_PPUPATD0_ADC1_DEFAULT << 5) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 152 | #define SMU_PPUPATD0_CAN0 (0x1UL << 6) /**< CAN 0 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 153 | #define _SMU_PPUPATD0_CAN0_SHIFT 6 /**< Shift value for SMU_CAN0 */ |
AnnaBridge | 187:0387e8f68319 | 154 | #define _SMU_PPUPATD0_CAN0_MASK 0x40UL /**< Bit mask for SMU_CAN0 */ |
AnnaBridge | 187:0387e8f68319 | 155 | #define _SMU_PPUPATD0_CAN0_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 156 | #define SMU_PPUPATD0_CAN0_DEFAULT (_SMU_PPUPATD0_CAN0_DEFAULT << 6) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 157 | #define SMU_PPUPATD0_CAN1 (0x1UL << 7) /**< CAN 1 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 158 | #define _SMU_PPUPATD0_CAN1_SHIFT 7 /**< Shift value for SMU_CAN1 */ |
AnnaBridge | 187:0387e8f68319 | 159 | #define _SMU_PPUPATD0_CAN1_MASK 0x80UL /**< Bit mask for SMU_CAN1 */ |
AnnaBridge | 187:0387e8f68319 | 160 | #define _SMU_PPUPATD0_CAN1_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 161 | #define SMU_PPUPATD0_CAN1_DEFAULT (_SMU_PPUPATD0_CAN1_DEFAULT << 7) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 162 | #define SMU_PPUPATD0_CMU (0x1UL << 8) /**< Clock Management Unit access control bit */ |
AnnaBridge | 187:0387e8f68319 | 163 | #define _SMU_PPUPATD0_CMU_SHIFT 8 /**< Shift value for SMU_CMU */ |
AnnaBridge | 187:0387e8f68319 | 164 | #define _SMU_PPUPATD0_CMU_MASK 0x100UL /**< Bit mask for SMU_CMU */ |
AnnaBridge | 187:0387e8f68319 | 165 | #define _SMU_PPUPATD0_CMU_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 166 | #define SMU_PPUPATD0_CMU_DEFAULT (_SMU_PPUPATD0_CMU_DEFAULT << 8) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 167 | #define SMU_PPUPATD0_CRYOTIMER (0x1UL << 9) /**< CryoTimer access control bit */ |
AnnaBridge | 187:0387e8f68319 | 168 | #define _SMU_PPUPATD0_CRYOTIMER_SHIFT 9 /**< Shift value for SMU_CRYOTIMER */ |
AnnaBridge | 187:0387e8f68319 | 169 | #define _SMU_PPUPATD0_CRYOTIMER_MASK 0x200UL /**< Bit mask for SMU_CRYOTIMER */ |
AnnaBridge | 187:0387e8f68319 | 170 | #define _SMU_PPUPATD0_CRYOTIMER_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 171 | #define SMU_PPUPATD0_CRYOTIMER_DEFAULT (_SMU_PPUPATD0_CRYOTIMER_DEFAULT << 9) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 172 | #define SMU_PPUPATD0_CRYPTO0 (0x1UL << 10) /**< Advanced Encryption Standard Accelerator access control bit */ |
AnnaBridge | 187:0387e8f68319 | 173 | #define _SMU_PPUPATD0_CRYPTO0_SHIFT 10 /**< Shift value for SMU_CRYPTO0 */ |
AnnaBridge | 187:0387e8f68319 | 174 | #define _SMU_PPUPATD0_CRYPTO0_MASK 0x400UL /**< Bit mask for SMU_CRYPTO0 */ |
AnnaBridge | 187:0387e8f68319 | 175 | #define _SMU_PPUPATD0_CRYPTO0_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 176 | #define SMU_PPUPATD0_CRYPTO0_DEFAULT (_SMU_PPUPATD0_CRYPTO0_DEFAULT << 10) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 177 | #define SMU_PPUPATD0_CSEN (0x1UL << 11) /**< Capacitive touch sense module access control bit */ |
AnnaBridge | 187:0387e8f68319 | 178 | #define _SMU_PPUPATD0_CSEN_SHIFT 11 /**< Shift value for SMU_CSEN */ |
AnnaBridge | 187:0387e8f68319 | 179 | #define _SMU_PPUPATD0_CSEN_MASK 0x800UL /**< Bit mask for SMU_CSEN */ |
AnnaBridge | 187:0387e8f68319 | 180 | #define _SMU_PPUPATD0_CSEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 181 | #define SMU_PPUPATD0_CSEN_DEFAULT (_SMU_PPUPATD0_CSEN_DEFAULT << 11) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 182 | #define SMU_PPUPATD0_VDAC0 (0x1UL << 12) /**< Digital to Analog Converter 0 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 183 | #define _SMU_PPUPATD0_VDAC0_SHIFT 12 /**< Shift value for SMU_VDAC0 */ |
AnnaBridge | 187:0387e8f68319 | 184 | #define _SMU_PPUPATD0_VDAC0_MASK 0x1000UL /**< Bit mask for SMU_VDAC0 */ |
AnnaBridge | 187:0387e8f68319 | 185 | #define _SMU_PPUPATD0_VDAC0_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 186 | #define SMU_PPUPATD0_VDAC0_DEFAULT (_SMU_PPUPATD0_VDAC0_DEFAULT << 12) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 187 | #define SMU_PPUPATD0_PRS (0x1UL << 13) /**< Peripheral Reflex System access control bit */ |
AnnaBridge | 187:0387e8f68319 | 188 | #define _SMU_PPUPATD0_PRS_SHIFT 13 /**< Shift value for SMU_PRS */ |
AnnaBridge | 187:0387e8f68319 | 189 | #define _SMU_PPUPATD0_PRS_MASK 0x2000UL /**< Bit mask for SMU_PRS */ |
AnnaBridge | 187:0387e8f68319 | 190 | #define _SMU_PPUPATD0_PRS_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 191 | #define SMU_PPUPATD0_PRS_DEFAULT (_SMU_PPUPATD0_PRS_DEFAULT << 13) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 192 | #define SMU_PPUPATD0_EBI (0x1UL << 14) /**< External Bus Interface access control bit */ |
AnnaBridge | 187:0387e8f68319 | 193 | #define _SMU_PPUPATD0_EBI_SHIFT 14 /**< Shift value for SMU_EBI */ |
AnnaBridge | 187:0387e8f68319 | 194 | #define _SMU_PPUPATD0_EBI_MASK 0x4000UL /**< Bit mask for SMU_EBI */ |
AnnaBridge | 187:0387e8f68319 | 195 | #define _SMU_PPUPATD0_EBI_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 196 | #define SMU_PPUPATD0_EBI_DEFAULT (_SMU_PPUPATD0_EBI_DEFAULT << 14) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 197 | #define SMU_PPUPATD0_EMU (0x1UL << 15) /**< Energy Management Unit access control bit */ |
AnnaBridge | 187:0387e8f68319 | 198 | #define _SMU_PPUPATD0_EMU_SHIFT 15 /**< Shift value for SMU_EMU */ |
AnnaBridge | 187:0387e8f68319 | 199 | #define _SMU_PPUPATD0_EMU_MASK 0x8000UL /**< Bit mask for SMU_EMU */ |
AnnaBridge | 187:0387e8f68319 | 200 | #define _SMU_PPUPATD0_EMU_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 201 | #define SMU_PPUPATD0_EMU_DEFAULT (_SMU_PPUPATD0_EMU_DEFAULT << 15) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 202 | #define SMU_PPUPATD0_ETH (0x1UL << 16) /**< Ethernet Controller access control bit */ |
AnnaBridge | 187:0387e8f68319 | 203 | #define _SMU_PPUPATD0_ETH_SHIFT 16 /**< Shift value for SMU_ETH */ |
AnnaBridge | 187:0387e8f68319 | 204 | #define _SMU_PPUPATD0_ETH_MASK 0x10000UL /**< Bit mask for SMU_ETH */ |
AnnaBridge | 187:0387e8f68319 | 205 | #define _SMU_PPUPATD0_ETH_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 206 | #define SMU_PPUPATD0_ETH_DEFAULT (_SMU_PPUPATD0_ETH_DEFAULT << 16) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 207 | #define SMU_PPUPATD0_FPUEH (0x1UL << 17) /**< FPU Exception Handler access control bit */ |
AnnaBridge | 187:0387e8f68319 | 208 | #define _SMU_PPUPATD0_FPUEH_SHIFT 17 /**< Shift value for SMU_FPUEH */ |
AnnaBridge | 187:0387e8f68319 | 209 | #define _SMU_PPUPATD0_FPUEH_MASK 0x20000UL /**< Bit mask for SMU_FPUEH */ |
AnnaBridge | 187:0387e8f68319 | 210 | #define _SMU_PPUPATD0_FPUEH_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 211 | #define SMU_PPUPATD0_FPUEH_DEFAULT (_SMU_PPUPATD0_FPUEH_DEFAULT << 17) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 212 | #define SMU_PPUPATD0_GPCRC (0x1UL << 18) /**< General Purpose CRC access control bit */ |
AnnaBridge | 187:0387e8f68319 | 213 | #define _SMU_PPUPATD0_GPCRC_SHIFT 18 /**< Shift value for SMU_GPCRC */ |
AnnaBridge | 187:0387e8f68319 | 214 | #define _SMU_PPUPATD0_GPCRC_MASK 0x40000UL /**< Bit mask for SMU_GPCRC */ |
AnnaBridge | 187:0387e8f68319 | 215 | #define _SMU_PPUPATD0_GPCRC_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 216 | #define SMU_PPUPATD0_GPCRC_DEFAULT (_SMU_PPUPATD0_GPCRC_DEFAULT << 18) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 217 | #define SMU_PPUPATD0_GPIO (0x1UL << 19) /**< General purpose Input/Output access control bit */ |
AnnaBridge | 187:0387e8f68319 | 218 | #define _SMU_PPUPATD0_GPIO_SHIFT 19 /**< Shift value for SMU_GPIO */ |
AnnaBridge | 187:0387e8f68319 | 219 | #define _SMU_PPUPATD0_GPIO_MASK 0x80000UL /**< Bit mask for SMU_GPIO */ |
AnnaBridge | 187:0387e8f68319 | 220 | #define _SMU_PPUPATD0_GPIO_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 221 | #define SMU_PPUPATD0_GPIO_DEFAULT (_SMU_PPUPATD0_GPIO_DEFAULT << 19) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 222 | #define SMU_PPUPATD0_I2C0 (0x1UL << 20) /**< I2C 0 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 223 | #define _SMU_PPUPATD0_I2C0_SHIFT 20 /**< Shift value for SMU_I2C0 */ |
AnnaBridge | 187:0387e8f68319 | 224 | #define _SMU_PPUPATD0_I2C0_MASK 0x100000UL /**< Bit mask for SMU_I2C0 */ |
AnnaBridge | 187:0387e8f68319 | 225 | #define _SMU_PPUPATD0_I2C0_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 226 | #define SMU_PPUPATD0_I2C0_DEFAULT (_SMU_PPUPATD0_I2C0_DEFAULT << 20) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 227 | #define SMU_PPUPATD0_I2C1 (0x1UL << 21) /**< I2C 1 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 228 | #define _SMU_PPUPATD0_I2C1_SHIFT 21 /**< Shift value for SMU_I2C1 */ |
AnnaBridge | 187:0387e8f68319 | 229 | #define _SMU_PPUPATD0_I2C1_MASK 0x200000UL /**< Bit mask for SMU_I2C1 */ |
AnnaBridge | 187:0387e8f68319 | 230 | #define _SMU_PPUPATD0_I2C1_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 231 | #define SMU_PPUPATD0_I2C1_DEFAULT (_SMU_PPUPATD0_I2C1_DEFAULT << 21) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 232 | #define SMU_PPUPATD0_I2C2 (0x1UL << 22) /**< I2C 2 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 233 | #define _SMU_PPUPATD0_I2C2_SHIFT 22 /**< Shift value for SMU_I2C2 */ |
AnnaBridge | 187:0387e8f68319 | 234 | #define _SMU_PPUPATD0_I2C2_MASK 0x400000UL /**< Bit mask for SMU_I2C2 */ |
AnnaBridge | 187:0387e8f68319 | 235 | #define _SMU_PPUPATD0_I2C2_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 236 | #define SMU_PPUPATD0_I2C2_DEFAULT (_SMU_PPUPATD0_I2C2_DEFAULT << 22) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 237 | #define SMU_PPUPATD0_IDAC0 (0x1UL << 23) /**< Current Digital to Analog Converter 0 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 238 | #define _SMU_PPUPATD0_IDAC0_SHIFT 23 /**< Shift value for SMU_IDAC0 */ |
AnnaBridge | 187:0387e8f68319 | 239 | #define _SMU_PPUPATD0_IDAC0_MASK 0x800000UL /**< Bit mask for SMU_IDAC0 */ |
AnnaBridge | 187:0387e8f68319 | 240 | #define _SMU_PPUPATD0_IDAC0_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 241 | #define SMU_PPUPATD0_IDAC0_DEFAULT (_SMU_PPUPATD0_IDAC0_DEFAULT << 23) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 242 | #define SMU_PPUPATD0_MSC (0x1UL << 24) /**< Memory System Controller access control bit */ |
AnnaBridge | 187:0387e8f68319 | 243 | #define _SMU_PPUPATD0_MSC_SHIFT 24 /**< Shift value for SMU_MSC */ |
AnnaBridge | 187:0387e8f68319 | 244 | #define _SMU_PPUPATD0_MSC_MASK 0x1000000UL /**< Bit mask for SMU_MSC */ |
AnnaBridge | 187:0387e8f68319 | 245 | #define _SMU_PPUPATD0_MSC_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 246 | #define SMU_PPUPATD0_MSC_DEFAULT (_SMU_PPUPATD0_MSC_DEFAULT << 24) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 247 | #define SMU_PPUPATD0_LCD (0x1UL << 25) /**< Liquid Crystal Display Controller access control bit */ |
AnnaBridge | 187:0387e8f68319 | 248 | #define _SMU_PPUPATD0_LCD_SHIFT 25 /**< Shift value for SMU_LCD */ |
AnnaBridge | 187:0387e8f68319 | 249 | #define _SMU_PPUPATD0_LCD_MASK 0x2000000UL /**< Bit mask for SMU_LCD */ |
AnnaBridge | 187:0387e8f68319 | 250 | #define _SMU_PPUPATD0_LCD_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 251 | #define SMU_PPUPATD0_LCD_DEFAULT (_SMU_PPUPATD0_LCD_DEFAULT << 25) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 252 | #define SMU_PPUPATD0_LDMA (0x1UL << 26) /**< Linked Direct Memory Access Controller access control bit */ |
AnnaBridge | 187:0387e8f68319 | 253 | #define _SMU_PPUPATD0_LDMA_SHIFT 26 /**< Shift value for SMU_LDMA */ |
AnnaBridge | 187:0387e8f68319 | 254 | #define _SMU_PPUPATD0_LDMA_MASK 0x4000000UL /**< Bit mask for SMU_LDMA */ |
AnnaBridge | 187:0387e8f68319 | 255 | #define _SMU_PPUPATD0_LDMA_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 256 | #define SMU_PPUPATD0_LDMA_DEFAULT (_SMU_PPUPATD0_LDMA_DEFAULT << 26) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 257 | #define SMU_PPUPATD0_LESENSE (0x1UL << 27) /**< Low Energy Sensor Interface access control bit */ |
AnnaBridge | 187:0387e8f68319 | 258 | #define _SMU_PPUPATD0_LESENSE_SHIFT 27 /**< Shift value for SMU_LESENSE */ |
AnnaBridge | 187:0387e8f68319 | 259 | #define _SMU_PPUPATD0_LESENSE_MASK 0x8000000UL /**< Bit mask for SMU_LESENSE */ |
AnnaBridge | 187:0387e8f68319 | 260 | #define _SMU_PPUPATD0_LESENSE_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 261 | #define SMU_PPUPATD0_LESENSE_DEFAULT (_SMU_PPUPATD0_LESENSE_DEFAULT << 27) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 262 | #define SMU_PPUPATD0_LETIMER0 (0x1UL << 28) /**< Low Energy Timer 0 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 263 | #define _SMU_PPUPATD0_LETIMER0_SHIFT 28 /**< Shift value for SMU_LETIMER0 */ |
AnnaBridge | 187:0387e8f68319 | 264 | #define _SMU_PPUPATD0_LETIMER0_MASK 0x10000000UL /**< Bit mask for SMU_LETIMER0 */ |
AnnaBridge | 187:0387e8f68319 | 265 | #define _SMU_PPUPATD0_LETIMER0_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 266 | #define SMU_PPUPATD0_LETIMER0_DEFAULT (_SMU_PPUPATD0_LETIMER0_DEFAULT << 28) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 267 | #define SMU_PPUPATD0_LETIMER1 (0x1UL << 29) /**< Low Energy Timer 1 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 268 | #define _SMU_PPUPATD0_LETIMER1_SHIFT 29 /**< Shift value for SMU_LETIMER1 */ |
AnnaBridge | 187:0387e8f68319 | 269 | #define _SMU_PPUPATD0_LETIMER1_MASK 0x20000000UL /**< Bit mask for SMU_LETIMER1 */ |
AnnaBridge | 187:0387e8f68319 | 270 | #define _SMU_PPUPATD0_LETIMER1_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 271 | #define SMU_PPUPATD0_LETIMER1_DEFAULT (_SMU_PPUPATD0_LETIMER1_DEFAULT << 29) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 272 | #define SMU_PPUPATD0_LEUART0 (0x1UL << 30) /**< Low Energy UART 0 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 273 | #define _SMU_PPUPATD0_LEUART0_SHIFT 30 /**< Shift value for SMU_LEUART0 */ |
AnnaBridge | 187:0387e8f68319 | 274 | #define _SMU_PPUPATD0_LEUART0_MASK 0x40000000UL /**< Bit mask for SMU_LEUART0 */ |
AnnaBridge | 187:0387e8f68319 | 275 | #define _SMU_PPUPATD0_LEUART0_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 276 | #define SMU_PPUPATD0_LEUART0_DEFAULT (_SMU_PPUPATD0_LEUART0_DEFAULT << 30) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 277 | #define SMU_PPUPATD0_LEUART1 (0x1UL << 31) /**< Low Energy UART 1 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 278 | #define _SMU_PPUPATD0_LEUART1_SHIFT 31 /**< Shift value for SMU_LEUART1 */ |
AnnaBridge | 187:0387e8f68319 | 279 | #define _SMU_PPUPATD0_LEUART1_MASK 0x80000000UL /**< Bit mask for SMU_LEUART1 */ |
AnnaBridge | 187:0387e8f68319 | 280 | #define _SMU_PPUPATD0_LEUART1_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 281 | #define SMU_PPUPATD0_LEUART1_DEFAULT (_SMU_PPUPATD0_LEUART1_DEFAULT << 31) /**< Shifted mode DEFAULT for SMU_PPUPATD0 */ |
AnnaBridge | 187:0387e8f68319 | 282 | |
AnnaBridge | 187:0387e8f68319 | 283 | /* Bit fields for SMU PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 284 | #define _SMU_PPUPATD1_RESETVALUE 0x00000000UL /**< Default value for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 285 | #define _SMU_PPUPATD1_MASK 0xFFFFFFFFUL /**< Mask for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 286 | #define SMU_PPUPATD1_PCNT0 (0x1UL << 0) /**< Pulse Counter 0 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 287 | #define _SMU_PPUPATD1_PCNT0_SHIFT 0 /**< Shift value for SMU_PCNT0 */ |
AnnaBridge | 187:0387e8f68319 | 288 | #define _SMU_PPUPATD1_PCNT0_MASK 0x1UL /**< Bit mask for SMU_PCNT0 */ |
AnnaBridge | 187:0387e8f68319 | 289 | #define _SMU_PPUPATD1_PCNT0_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 290 | #define SMU_PPUPATD1_PCNT0_DEFAULT (_SMU_PPUPATD1_PCNT0_DEFAULT << 0) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 291 | #define SMU_PPUPATD1_PCNT1 (0x1UL << 1) /**< Pulse Counter 1 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 292 | #define _SMU_PPUPATD1_PCNT1_SHIFT 1 /**< Shift value for SMU_PCNT1 */ |
AnnaBridge | 187:0387e8f68319 | 293 | #define _SMU_PPUPATD1_PCNT1_MASK 0x2UL /**< Bit mask for SMU_PCNT1 */ |
AnnaBridge | 187:0387e8f68319 | 294 | #define _SMU_PPUPATD1_PCNT1_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 295 | #define SMU_PPUPATD1_PCNT1_DEFAULT (_SMU_PPUPATD1_PCNT1_DEFAULT << 1) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 296 | #define SMU_PPUPATD1_PCNT2 (0x1UL << 2) /**< Pulse Counter 2 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 297 | #define _SMU_PPUPATD1_PCNT2_SHIFT 2 /**< Shift value for SMU_PCNT2 */ |
AnnaBridge | 187:0387e8f68319 | 298 | #define _SMU_PPUPATD1_PCNT2_MASK 0x4UL /**< Bit mask for SMU_PCNT2 */ |
AnnaBridge | 187:0387e8f68319 | 299 | #define _SMU_PPUPATD1_PCNT2_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 300 | #define SMU_PPUPATD1_PCNT2_DEFAULT (_SMU_PPUPATD1_PCNT2_DEFAULT << 2) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 301 | #define SMU_PPUPATD1_QSPI0 (0x1UL << 3) /**< Quad-SPI access control bit */ |
AnnaBridge | 187:0387e8f68319 | 302 | #define _SMU_PPUPATD1_QSPI0_SHIFT 3 /**< Shift value for SMU_QSPI0 */ |
AnnaBridge | 187:0387e8f68319 | 303 | #define _SMU_PPUPATD1_QSPI0_MASK 0x8UL /**< Bit mask for SMU_QSPI0 */ |
AnnaBridge | 187:0387e8f68319 | 304 | #define _SMU_PPUPATD1_QSPI0_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 305 | #define SMU_PPUPATD1_QSPI0_DEFAULT (_SMU_PPUPATD1_QSPI0_DEFAULT << 3) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 306 | #define SMU_PPUPATD1_RMU (0x1UL << 4) /**< Reset Management Unit access control bit */ |
AnnaBridge | 187:0387e8f68319 | 307 | #define _SMU_PPUPATD1_RMU_SHIFT 4 /**< Shift value for SMU_RMU */ |
AnnaBridge | 187:0387e8f68319 | 308 | #define _SMU_PPUPATD1_RMU_MASK 0x10UL /**< Bit mask for SMU_RMU */ |
AnnaBridge | 187:0387e8f68319 | 309 | #define _SMU_PPUPATD1_RMU_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 310 | #define SMU_PPUPATD1_RMU_DEFAULT (_SMU_PPUPATD1_RMU_DEFAULT << 4) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 311 | #define SMU_PPUPATD1_RTC (0x1UL << 5) /**< Real-Time Counter access control bit */ |
AnnaBridge | 187:0387e8f68319 | 312 | #define _SMU_PPUPATD1_RTC_SHIFT 5 /**< Shift value for SMU_RTC */ |
AnnaBridge | 187:0387e8f68319 | 313 | #define _SMU_PPUPATD1_RTC_MASK 0x20UL /**< Bit mask for SMU_RTC */ |
AnnaBridge | 187:0387e8f68319 | 314 | #define _SMU_PPUPATD1_RTC_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 315 | #define SMU_PPUPATD1_RTC_DEFAULT (_SMU_PPUPATD1_RTC_DEFAULT << 5) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 316 | #define SMU_PPUPATD1_RTCC (0x1UL << 6) /**< Real-Time Counter and Calendar access control bit */ |
AnnaBridge | 187:0387e8f68319 | 317 | #define _SMU_PPUPATD1_RTCC_SHIFT 6 /**< Shift value for SMU_RTCC */ |
AnnaBridge | 187:0387e8f68319 | 318 | #define _SMU_PPUPATD1_RTCC_MASK 0x40UL /**< Bit mask for SMU_RTCC */ |
AnnaBridge | 187:0387e8f68319 | 319 | #define _SMU_PPUPATD1_RTCC_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 320 | #define SMU_PPUPATD1_RTCC_DEFAULT (_SMU_PPUPATD1_RTCC_DEFAULT << 6) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 321 | #define SMU_PPUPATD1_SDIO (0x1UL << 7) /**< SDIO Controller access control bit */ |
AnnaBridge | 187:0387e8f68319 | 322 | #define _SMU_PPUPATD1_SDIO_SHIFT 7 /**< Shift value for SMU_SDIO */ |
AnnaBridge | 187:0387e8f68319 | 323 | #define _SMU_PPUPATD1_SDIO_MASK 0x80UL /**< Bit mask for SMU_SDIO */ |
AnnaBridge | 187:0387e8f68319 | 324 | #define _SMU_PPUPATD1_SDIO_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 325 | #define SMU_PPUPATD1_SDIO_DEFAULT (_SMU_PPUPATD1_SDIO_DEFAULT << 7) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 326 | #define SMU_PPUPATD1_SMU (0x1UL << 8) /**< Security Management Unit access control bit */ |
AnnaBridge | 187:0387e8f68319 | 327 | #define _SMU_PPUPATD1_SMU_SHIFT 8 /**< Shift value for SMU_SMU */ |
AnnaBridge | 187:0387e8f68319 | 328 | #define _SMU_PPUPATD1_SMU_MASK 0x100UL /**< Bit mask for SMU_SMU */ |
AnnaBridge | 187:0387e8f68319 | 329 | #define _SMU_PPUPATD1_SMU_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 330 | #define SMU_PPUPATD1_SMU_DEFAULT (_SMU_PPUPATD1_SMU_DEFAULT << 8) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 331 | #define SMU_PPUPATD1_TIMER0 (0x1UL << 9) /**< Timer 0 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 332 | #define _SMU_PPUPATD1_TIMER0_SHIFT 9 /**< Shift value for SMU_TIMER0 */ |
AnnaBridge | 187:0387e8f68319 | 333 | #define _SMU_PPUPATD1_TIMER0_MASK 0x200UL /**< Bit mask for SMU_TIMER0 */ |
AnnaBridge | 187:0387e8f68319 | 334 | #define _SMU_PPUPATD1_TIMER0_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 335 | #define SMU_PPUPATD1_TIMER0_DEFAULT (_SMU_PPUPATD1_TIMER0_DEFAULT << 9) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 336 | #define SMU_PPUPATD1_TIMER1 (0x1UL << 10) /**< Timer 1 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 337 | #define _SMU_PPUPATD1_TIMER1_SHIFT 10 /**< Shift value for SMU_TIMER1 */ |
AnnaBridge | 187:0387e8f68319 | 338 | #define _SMU_PPUPATD1_TIMER1_MASK 0x400UL /**< Bit mask for SMU_TIMER1 */ |
AnnaBridge | 187:0387e8f68319 | 339 | #define _SMU_PPUPATD1_TIMER1_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 340 | #define SMU_PPUPATD1_TIMER1_DEFAULT (_SMU_PPUPATD1_TIMER1_DEFAULT << 10) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 341 | #define SMU_PPUPATD1_TIMER2 (0x1UL << 11) /**< Timer 2 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 342 | #define _SMU_PPUPATD1_TIMER2_SHIFT 11 /**< Shift value for SMU_TIMER2 */ |
AnnaBridge | 187:0387e8f68319 | 343 | #define _SMU_PPUPATD1_TIMER2_MASK 0x800UL /**< Bit mask for SMU_TIMER2 */ |
AnnaBridge | 187:0387e8f68319 | 344 | #define _SMU_PPUPATD1_TIMER2_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 345 | #define SMU_PPUPATD1_TIMER2_DEFAULT (_SMU_PPUPATD1_TIMER2_DEFAULT << 11) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 346 | #define SMU_PPUPATD1_TIMER3 (0x1UL << 12) /**< Timer 3 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 347 | #define _SMU_PPUPATD1_TIMER3_SHIFT 12 /**< Shift value for SMU_TIMER3 */ |
AnnaBridge | 187:0387e8f68319 | 348 | #define _SMU_PPUPATD1_TIMER3_MASK 0x1000UL /**< Bit mask for SMU_TIMER3 */ |
AnnaBridge | 187:0387e8f68319 | 349 | #define _SMU_PPUPATD1_TIMER3_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 350 | #define SMU_PPUPATD1_TIMER3_DEFAULT (_SMU_PPUPATD1_TIMER3_DEFAULT << 12) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 351 | #define SMU_PPUPATD1_TIMER4 (0x1UL << 13) /**< Timer 4 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 352 | #define _SMU_PPUPATD1_TIMER4_SHIFT 13 /**< Shift value for SMU_TIMER4 */ |
AnnaBridge | 187:0387e8f68319 | 353 | #define _SMU_PPUPATD1_TIMER4_MASK 0x2000UL /**< Bit mask for SMU_TIMER4 */ |
AnnaBridge | 187:0387e8f68319 | 354 | #define _SMU_PPUPATD1_TIMER4_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 355 | #define SMU_PPUPATD1_TIMER4_DEFAULT (_SMU_PPUPATD1_TIMER4_DEFAULT << 13) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 356 | #define SMU_PPUPATD1_TIMER5 (0x1UL << 14) /**< Timer 5 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 357 | #define _SMU_PPUPATD1_TIMER5_SHIFT 14 /**< Shift value for SMU_TIMER5 */ |
AnnaBridge | 187:0387e8f68319 | 358 | #define _SMU_PPUPATD1_TIMER5_MASK 0x4000UL /**< Bit mask for SMU_TIMER5 */ |
AnnaBridge | 187:0387e8f68319 | 359 | #define _SMU_PPUPATD1_TIMER5_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 360 | #define SMU_PPUPATD1_TIMER5_DEFAULT (_SMU_PPUPATD1_TIMER5_DEFAULT << 14) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 361 | #define SMU_PPUPATD1_TIMER6 (0x1UL << 15) /**< Timer 6 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 362 | #define _SMU_PPUPATD1_TIMER6_SHIFT 15 /**< Shift value for SMU_TIMER6 */ |
AnnaBridge | 187:0387e8f68319 | 363 | #define _SMU_PPUPATD1_TIMER6_MASK 0x8000UL /**< Bit mask for SMU_TIMER6 */ |
AnnaBridge | 187:0387e8f68319 | 364 | #define _SMU_PPUPATD1_TIMER6_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 365 | #define SMU_PPUPATD1_TIMER6_DEFAULT (_SMU_PPUPATD1_TIMER6_DEFAULT << 15) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 366 | #define SMU_PPUPATD1_TRNG0 (0x1UL << 16) /**< True Random Number Generator 0 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 367 | #define _SMU_PPUPATD1_TRNG0_SHIFT 16 /**< Shift value for SMU_TRNG0 */ |
AnnaBridge | 187:0387e8f68319 | 368 | #define _SMU_PPUPATD1_TRNG0_MASK 0x10000UL /**< Bit mask for SMU_TRNG0 */ |
AnnaBridge | 187:0387e8f68319 | 369 | #define _SMU_PPUPATD1_TRNG0_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 370 | #define SMU_PPUPATD1_TRNG0_DEFAULT (_SMU_PPUPATD1_TRNG0_DEFAULT << 16) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 371 | #define SMU_PPUPATD1_UART0 (0x1UL << 17) /**< Universal Asynchronous Receiver/Transmitter 0 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 372 | #define _SMU_PPUPATD1_UART0_SHIFT 17 /**< Shift value for SMU_UART0 */ |
AnnaBridge | 187:0387e8f68319 | 373 | #define _SMU_PPUPATD1_UART0_MASK 0x20000UL /**< Bit mask for SMU_UART0 */ |
AnnaBridge | 187:0387e8f68319 | 374 | #define _SMU_PPUPATD1_UART0_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 375 | #define SMU_PPUPATD1_UART0_DEFAULT (_SMU_PPUPATD1_UART0_DEFAULT << 17) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 376 | #define SMU_PPUPATD1_UART1 (0x1UL << 18) /**< Universal Asynchronous Receiver/Transmitter 1 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 377 | #define _SMU_PPUPATD1_UART1_SHIFT 18 /**< Shift value for SMU_UART1 */ |
AnnaBridge | 187:0387e8f68319 | 378 | #define _SMU_PPUPATD1_UART1_MASK 0x40000UL /**< Bit mask for SMU_UART1 */ |
AnnaBridge | 187:0387e8f68319 | 379 | #define _SMU_PPUPATD1_UART1_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 380 | #define SMU_PPUPATD1_UART1_DEFAULT (_SMU_PPUPATD1_UART1_DEFAULT << 18) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 381 | #define SMU_PPUPATD1_USART0 (0x1UL << 19) /**< Universal Synchronous/Asynchronous Receiver/Transmitter 0 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 382 | #define _SMU_PPUPATD1_USART0_SHIFT 19 /**< Shift value for SMU_USART0 */ |
AnnaBridge | 187:0387e8f68319 | 383 | #define _SMU_PPUPATD1_USART0_MASK 0x80000UL /**< Bit mask for SMU_USART0 */ |
AnnaBridge | 187:0387e8f68319 | 384 | #define _SMU_PPUPATD1_USART0_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 385 | #define SMU_PPUPATD1_USART0_DEFAULT (_SMU_PPUPATD1_USART0_DEFAULT << 19) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 386 | #define SMU_PPUPATD1_USART1 (0x1UL << 20) /**< Universal Synchronous/Asynchronous Receiver/Transmitter 1 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 387 | #define _SMU_PPUPATD1_USART1_SHIFT 20 /**< Shift value for SMU_USART1 */ |
AnnaBridge | 187:0387e8f68319 | 388 | #define _SMU_PPUPATD1_USART1_MASK 0x100000UL /**< Bit mask for SMU_USART1 */ |
AnnaBridge | 187:0387e8f68319 | 389 | #define _SMU_PPUPATD1_USART1_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 390 | #define SMU_PPUPATD1_USART1_DEFAULT (_SMU_PPUPATD1_USART1_DEFAULT << 20) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 391 | #define SMU_PPUPATD1_USART2 (0x1UL << 21) /**< Universal Synchronous/Asynchronous Receiver/Transmitter 2 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 392 | #define _SMU_PPUPATD1_USART2_SHIFT 21 /**< Shift value for SMU_USART2 */ |
AnnaBridge | 187:0387e8f68319 | 393 | #define _SMU_PPUPATD1_USART2_MASK 0x200000UL /**< Bit mask for SMU_USART2 */ |
AnnaBridge | 187:0387e8f68319 | 394 | #define _SMU_PPUPATD1_USART2_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 395 | #define SMU_PPUPATD1_USART2_DEFAULT (_SMU_PPUPATD1_USART2_DEFAULT << 21) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 396 | #define SMU_PPUPATD1_USART3 (0x1UL << 22) /**< Universal Synchronous/Asynchronous Receiver/Transmitter 3 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 397 | #define _SMU_PPUPATD1_USART3_SHIFT 22 /**< Shift value for SMU_USART3 */ |
AnnaBridge | 187:0387e8f68319 | 398 | #define _SMU_PPUPATD1_USART3_MASK 0x400000UL /**< Bit mask for SMU_USART3 */ |
AnnaBridge | 187:0387e8f68319 | 399 | #define _SMU_PPUPATD1_USART3_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 400 | #define SMU_PPUPATD1_USART3_DEFAULT (_SMU_PPUPATD1_USART3_DEFAULT << 22) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 401 | #define SMU_PPUPATD1_USART4 (0x1UL << 23) /**< Universal Synchronous/Asynchronous Receiver/Transmitter 4 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 402 | #define _SMU_PPUPATD1_USART4_SHIFT 23 /**< Shift value for SMU_USART4 */ |
AnnaBridge | 187:0387e8f68319 | 403 | #define _SMU_PPUPATD1_USART4_MASK 0x800000UL /**< Bit mask for SMU_USART4 */ |
AnnaBridge | 187:0387e8f68319 | 404 | #define _SMU_PPUPATD1_USART4_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 405 | #define SMU_PPUPATD1_USART4_DEFAULT (_SMU_PPUPATD1_USART4_DEFAULT << 23) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 406 | #define SMU_PPUPATD1_USART5 (0x1UL << 24) /**< Universal Synchronous/Asynchronous Receiver/Transmitter 5 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 407 | #define _SMU_PPUPATD1_USART5_SHIFT 24 /**< Shift value for SMU_USART5 */ |
AnnaBridge | 187:0387e8f68319 | 408 | #define _SMU_PPUPATD1_USART5_MASK 0x1000000UL /**< Bit mask for SMU_USART5 */ |
AnnaBridge | 187:0387e8f68319 | 409 | #define _SMU_PPUPATD1_USART5_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 410 | #define SMU_PPUPATD1_USART5_DEFAULT (_SMU_PPUPATD1_USART5_DEFAULT << 24) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 411 | #define SMU_PPUPATD1_USB (0x1UL << 25) /**< Universal Serial Bus Interface access control bit */ |
AnnaBridge | 187:0387e8f68319 | 412 | #define _SMU_PPUPATD1_USB_SHIFT 25 /**< Shift value for SMU_USB */ |
AnnaBridge | 187:0387e8f68319 | 413 | #define _SMU_PPUPATD1_USB_MASK 0x2000000UL /**< Bit mask for SMU_USB */ |
AnnaBridge | 187:0387e8f68319 | 414 | #define _SMU_PPUPATD1_USB_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 415 | #define SMU_PPUPATD1_USB_DEFAULT (_SMU_PPUPATD1_USB_DEFAULT << 25) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 416 | #define SMU_PPUPATD1_WDOG0 (0x1UL << 26) /**< Watchdog access control bit */ |
AnnaBridge | 187:0387e8f68319 | 417 | #define _SMU_PPUPATD1_WDOG0_SHIFT 26 /**< Shift value for SMU_WDOG0 */ |
AnnaBridge | 187:0387e8f68319 | 418 | #define _SMU_PPUPATD1_WDOG0_MASK 0x4000000UL /**< Bit mask for SMU_WDOG0 */ |
AnnaBridge | 187:0387e8f68319 | 419 | #define _SMU_PPUPATD1_WDOG0_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 420 | #define SMU_PPUPATD1_WDOG0_DEFAULT (_SMU_PPUPATD1_WDOG0_DEFAULT << 26) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 421 | #define SMU_PPUPATD1_WDOG1 (0x1UL << 27) /**< Watchdog access control bit */ |
AnnaBridge | 187:0387e8f68319 | 422 | #define _SMU_PPUPATD1_WDOG1_SHIFT 27 /**< Shift value for SMU_WDOG1 */ |
AnnaBridge | 187:0387e8f68319 | 423 | #define _SMU_PPUPATD1_WDOG1_MASK 0x8000000UL /**< Bit mask for SMU_WDOG1 */ |
AnnaBridge | 187:0387e8f68319 | 424 | #define _SMU_PPUPATD1_WDOG1_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 425 | #define SMU_PPUPATD1_WDOG1_DEFAULT (_SMU_PPUPATD1_WDOG1_DEFAULT << 27) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 426 | #define SMU_PPUPATD1_WTIMER0 (0x1UL << 28) /**< Wide Timer 0 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 427 | #define _SMU_PPUPATD1_WTIMER0_SHIFT 28 /**< Shift value for SMU_WTIMER0 */ |
AnnaBridge | 187:0387e8f68319 | 428 | #define _SMU_PPUPATD1_WTIMER0_MASK 0x10000000UL /**< Bit mask for SMU_WTIMER0 */ |
AnnaBridge | 187:0387e8f68319 | 429 | #define _SMU_PPUPATD1_WTIMER0_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 430 | #define SMU_PPUPATD1_WTIMER0_DEFAULT (_SMU_PPUPATD1_WTIMER0_DEFAULT << 28) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 431 | #define SMU_PPUPATD1_WTIMER1 (0x1UL << 29) /**< Wide Timer 0 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 432 | #define _SMU_PPUPATD1_WTIMER1_SHIFT 29 /**< Shift value for SMU_WTIMER1 */ |
AnnaBridge | 187:0387e8f68319 | 433 | #define _SMU_PPUPATD1_WTIMER1_MASK 0x20000000UL /**< Bit mask for SMU_WTIMER1 */ |
AnnaBridge | 187:0387e8f68319 | 434 | #define _SMU_PPUPATD1_WTIMER1_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 435 | #define SMU_PPUPATD1_WTIMER1_DEFAULT (_SMU_PPUPATD1_WTIMER1_DEFAULT << 29) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 436 | #define SMU_PPUPATD1_WTIMER2 (0x1UL << 30) /**< Wide Timer 2 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 437 | #define _SMU_PPUPATD1_WTIMER2_SHIFT 30 /**< Shift value for SMU_WTIMER2 */ |
AnnaBridge | 187:0387e8f68319 | 438 | #define _SMU_PPUPATD1_WTIMER2_MASK 0x40000000UL /**< Bit mask for SMU_WTIMER2 */ |
AnnaBridge | 187:0387e8f68319 | 439 | #define _SMU_PPUPATD1_WTIMER2_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 440 | #define SMU_PPUPATD1_WTIMER2_DEFAULT (_SMU_PPUPATD1_WTIMER2_DEFAULT << 30) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 441 | #define SMU_PPUPATD1_WTIMER3 (0x1UL << 31) /**< Wide Timer 3 access control bit */ |
AnnaBridge | 187:0387e8f68319 | 442 | #define _SMU_PPUPATD1_WTIMER3_SHIFT 31 /**< Shift value for SMU_WTIMER3 */ |
AnnaBridge | 187:0387e8f68319 | 443 | #define _SMU_PPUPATD1_WTIMER3_MASK 0x80000000UL /**< Bit mask for SMU_WTIMER3 */ |
AnnaBridge | 187:0387e8f68319 | 444 | #define _SMU_PPUPATD1_WTIMER3_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 445 | #define SMU_PPUPATD1_WTIMER3_DEFAULT (_SMU_PPUPATD1_WTIMER3_DEFAULT << 31) /**< Shifted mode DEFAULT for SMU_PPUPATD1 */ |
AnnaBridge | 187:0387e8f68319 | 446 | |
AnnaBridge | 187:0387e8f68319 | 447 | /* Bit fields for SMU PPUPATD2 */ |
AnnaBridge | 187:0387e8f68319 | 448 | #define _SMU_PPUPATD2_RESETVALUE 0x00000000UL /**< Default value for SMU_PPUPATD2 */ |
AnnaBridge | 187:0387e8f68319 | 449 | #define _SMU_PPUPATD2_MASK 0x00000000UL /**< Mask for SMU_PPUPATD2 */ |
AnnaBridge | 187:0387e8f68319 | 450 | |
AnnaBridge | 187:0387e8f68319 | 451 | /* Bit fields for SMU PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 452 | #define _SMU_PPUFS_RESETVALUE 0x00000000UL /**< Default value for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 453 | #define _SMU_PPUFS_MASK 0x0000007FUL /**< Mask for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 454 | #define _SMU_PPUFS_PERIPHID_SHIFT 0 /**< Shift value for SMU_PERIPHID */ |
AnnaBridge | 187:0387e8f68319 | 455 | #define _SMU_PPUFS_PERIPHID_MASK 0x7FUL /**< Bit mask for SMU_PERIPHID */ |
AnnaBridge | 187:0387e8f68319 | 456 | #define _SMU_PPUFS_PERIPHID_DEFAULT 0x00000000UL /**< Mode DEFAULT for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 457 | #define _SMU_PPUFS_PERIPHID_ACMP0 0x00000000UL /**< Mode ACMP0 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 458 | #define _SMU_PPUFS_PERIPHID_ACMP1 0x00000001UL /**< Mode ACMP1 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 459 | #define _SMU_PPUFS_PERIPHID_ACMP2 0x00000002UL /**< Mode ACMP2 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 460 | #define _SMU_PPUFS_PERIPHID_ACMP3 0x00000003UL /**< Mode ACMP3 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 461 | #define _SMU_PPUFS_PERIPHID_ADC0 0x00000004UL /**< Mode ADC0 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 462 | #define _SMU_PPUFS_PERIPHID_ADC1 0x00000005UL /**< Mode ADC1 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 463 | #define _SMU_PPUFS_PERIPHID_CAN0 0x00000006UL /**< Mode CAN0 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 464 | #define _SMU_PPUFS_PERIPHID_CAN1 0x00000007UL /**< Mode CAN1 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 465 | #define _SMU_PPUFS_PERIPHID_CMU 0x00000008UL /**< Mode CMU for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 466 | #define _SMU_PPUFS_PERIPHID_CRYOTIMER 0x00000009UL /**< Mode CRYOTIMER for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 467 | #define _SMU_PPUFS_PERIPHID_CRYPTO0 0x0000000AUL /**< Mode CRYPTO0 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 468 | #define _SMU_PPUFS_PERIPHID_CSEN 0x0000000BUL /**< Mode CSEN for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 469 | #define _SMU_PPUFS_PERIPHID_VDAC0 0x0000000CUL /**< Mode VDAC0 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 470 | #define _SMU_PPUFS_PERIPHID_PRS 0x0000000DUL /**< Mode PRS for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 471 | #define _SMU_PPUFS_PERIPHID_EBI 0x0000000EUL /**< Mode EBI for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 472 | #define _SMU_PPUFS_PERIPHID_EMU 0x0000000FUL /**< Mode EMU for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 473 | #define _SMU_PPUFS_PERIPHID_ETH 0x00000010UL /**< Mode ETH for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 474 | #define _SMU_PPUFS_PERIPHID_FPUEH 0x00000011UL /**< Mode FPUEH for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 475 | #define _SMU_PPUFS_PERIPHID_GPCRC 0x00000012UL /**< Mode GPCRC for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 476 | #define _SMU_PPUFS_PERIPHID_GPIO 0x00000013UL /**< Mode GPIO for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 477 | #define _SMU_PPUFS_PERIPHID_I2C0 0x00000014UL /**< Mode I2C0 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 478 | #define _SMU_PPUFS_PERIPHID_I2C1 0x00000015UL /**< Mode I2C1 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 479 | #define _SMU_PPUFS_PERIPHID_I2C2 0x00000016UL /**< Mode I2C2 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 480 | #define _SMU_PPUFS_PERIPHID_IDAC0 0x00000017UL /**< Mode IDAC0 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 481 | #define _SMU_PPUFS_PERIPHID_MSC 0x00000018UL /**< Mode MSC for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 482 | #define _SMU_PPUFS_PERIPHID_LCD 0x00000019UL /**< Mode LCD for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 483 | #define _SMU_PPUFS_PERIPHID_LDMA 0x0000001AUL /**< Mode LDMA for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 484 | #define _SMU_PPUFS_PERIPHID_LESENSE 0x0000001BUL /**< Mode LESENSE for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 485 | #define _SMU_PPUFS_PERIPHID_LETIMER0 0x0000001CUL /**< Mode LETIMER0 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 486 | #define _SMU_PPUFS_PERIPHID_LETIMER1 0x0000001DUL /**< Mode LETIMER1 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 487 | #define _SMU_PPUFS_PERIPHID_LEUART0 0x0000001EUL /**< Mode LEUART0 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 488 | #define _SMU_PPUFS_PERIPHID_LEUART1 0x0000001FUL /**< Mode LEUART1 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 489 | #define _SMU_PPUFS_PERIPHID_PCNT0 0x00000020UL /**< Mode PCNT0 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 490 | #define _SMU_PPUFS_PERIPHID_PCNT1 0x00000021UL /**< Mode PCNT1 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 491 | #define _SMU_PPUFS_PERIPHID_PCNT2 0x00000022UL /**< Mode PCNT2 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 492 | #define _SMU_PPUFS_PERIPHID_QSPI0 0x00000023UL /**< Mode QSPI0 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 493 | #define _SMU_PPUFS_PERIPHID_RMU 0x00000024UL /**< Mode RMU for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 494 | #define _SMU_PPUFS_PERIPHID_RTC 0x00000025UL /**< Mode RTC for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 495 | #define _SMU_PPUFS_PERIPHID_RTCC 0x00000026UL /**< Mode RTCC for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 496 | #define _SMU_PPUFS_PERIPHID_SDIO 0x00000027UL /**< Mode SDIO for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 497 | #define _SMU_PPUFS_PERIPHID_SMU 0x00000028UL /**< Mode SMU for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 498 | #define _SMU_PPUFS_PERIPHID_TIMER0 0x00000029UL /**< Mode TIMER0 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 499 | #define _SMU_PPUFS_PERIPHID_TIMER1 0x0000002AUL /**< Mode TIMER1 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 500 | #define _SMU_PPUFS_PERIPHID_TIMER2 0x0000002BUL /**< Mode TIMER2 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 501 | #define _SMU_PPUFS_PERIPHID_TIMER3 0x0000002CUL /**< Mode TIMER3 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 502 | #define _SMU_PPUFS_PERIPHID_TIMER4 0x0000002DUL /**< Mode TIMER4 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 503 | #define _SMU_PPUFS_PERIPHID_TIMER5 0x0000002EUL /**< Mode TIMER5 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 504 | #define _SMU_PPUFS_PERIPHID_TIMER6 0x0000002FUL /**< Mode TIMER6 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 505 | #define _SMU_PPUFS_PERIPHID_TRNG0 0x00000030UL /**< Mode TRNG0 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 506 | #define _SMU_PPUFS_PERIPHID_UART0 0x00000031UL /**< Mode UART0 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 507 | #define _SMU_PPUFS_PERIPHID_UART1 0x00000032UL /**< Mode UART1 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 508 | #define _SMU_PPUFS_PERIPHID_USART0 0x00000033UL /**< Mode USART0 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 509 | #define _SMU_PPUFS_PERIPHID_USART1 0x00000034UL /**< Mode USART1 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 510 | #define _SMU_PPUFS_PERIPHID_USART2 0x00000035UL /**< Mode USART2 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 511 | #define _SMU_PPUFS_PERIPHID_USART3 0x00000036UL /**< Mode USART3 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 512 | #define _SMU_PPUFS_PERIPHID_USART4 0x00000037UL /**< Mode USART4 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 513 | #define _SMU_PPUFS_PERIPHID_USART5 0x00000038UL /**< Mode USART5 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 514 | #define _SMU_PPUFS_PERIPHID_USB 0x00000039UL /**< Mode USB for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 515 | #define _SMU_PPUFS_PERIPHID_WDOG0 0x0000003AUL /**< Mode WDOG0 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 516 | #define _SMU_PPUFS_PERIPHID_WDOG1 0x0000003BUL /**< Mode WDOG1 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 517 | #define _SMU_PPUFS_PERIPHID_WTIMER0 0x0000003CUL /**< Mode WTIMER0 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 518 | #define _SMU_PPUFS_PERIPHID_WTIMER1 0x0000003DUL /**< Mode WTIMER1 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 519 | #define _SMU_PPUFS_PERIPHID_WTIMER2 0x0000003EUL /**< Mode WTIMER2 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 520 | #define _SMU_PPUFS_PERIPHID_WTIMER3 0x0000003FUL /**< Mode WTIMER3 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 521 | #define SMU_PPUFS_PERIPHID_DEFAULT (_SMU_PPUFS_PERIPHID_DEFAULT << 0) /**< Shifted mode DEFAULT for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 522 | #define SMU_PPUFS_PERIPHID_ACMP0 (_SMU_PPUFS_PERIPHID_ACMP0 << 0) /**< Shifted mode ACMP0 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 523 | #define SMU_PPUFS_PERIPHID_ACMP1 (_SMU_PPUFS_PERIPHID_ACMP1 << 0) /**< Shifted mode ACMP1 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 524 | #define SMU_PPUFS_PERIPHID_ACMP2 (_SMU_PPUFS_PERIPHID_ACMP2 << 0) /**< Shifted mode ACMP2 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 525 | #define SMU_PPUFS_PERIPHID_ACMP3 (_SMU_PPUFS_PERIPHID_ACMP3 << 0) /**< Shifted mode ACMP3 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 526 | #define SMU_PPUFS_PERIPHID_ADC0 (_SMU_PPUFS_PERIPHID_ADC0 << 0) /**< Shifted mode ADC0 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 527 | #define SMU_PPUFS_PERIPHID_ADC1 (_SMU_PPUFS_PERIPHID_ADC1 << 0) /**< Shifted mode ADC1 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 528 | #define SMU_PPUFS_PERIPHID_CAN0 (_SMU_PPUFS_PERIPHID_CAN0 << 0) /**< Shifted mode CAN0 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 529 | #define SMU_PPUFS_PERIPHID_CAN1 (_SMU_PPUFS_PERIPHID_CAN1 << 0) /**< Shifted mode CAN1 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 530 | #define SMU_PPUFS_PERIPHID_CMU (_SMU_PPUFS_PERIPHID_CMU << 0) /**< Shifted mode CMU for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 531 | #define SMU_PPUFS_PERIPHID_CRYOTIMER (_SMU_PPUFS_PERIPHID_CRYOTIMER << 0) /**< Shifted mode CRYOTIMER for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 532 | #define SMU_PPUFS_PERIPHID_CRYPTO0 (_SMU_PPUFS_PERIPHID_CRYPTO0 << 0) /**< Shifted mode CRYPTO0 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 533 | #define SMU_PPUFS_PERIPHID_CSEN (_SMU_PPUFS_PERIPHID_CSEN << 0) /**< Shifted mode CSEN for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 534 | #define SMU_PPUFS_PERIPHID_VDAC0 (_SMU_PPUFS_PERIPHID_VDAC0 << 0) /**< Shifted mode VDAC0 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 535 | #define SMU_PPUFS_PERIPHID_PRS (_SMU_PPUFS_PERIPHID_PRS << 0) /**< Shifted mode PRS for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 536 | #define SMU_PPUFS_PERIPHID_EBI (_SMU_PPUFS_PERIPHID_EBI << 0) /**< Shifted mode EBI for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 537 | #define SMU_PPUFS_PERIPHID_EMU (_SMU_PPUFS_PERIPHID_EMU << 0) /**< Shifted mode EMU for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 538 | #define SMU_PPUFS_PERIPHID_ETH (_SMU_PPUFS_PERIPHID_ETH << 0) /**< Shifted mode ETH for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 539 | #define SMU_PPUFS_PERIPHID_FPUEH (_SMU_PPUFS_PERIPHID_FPUEH << 0) /**< Shifted mode FPUEH for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 540 | #define SMU_PPUFS_PERIPHID_GPCRC (_SMU_PPUFS_PERIPHID_GPCRC << 0) /**< Shifted mode GPCRC for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 541 | #define SMU_PPUFS_PERIPHID_GPIO (_SMU_PPUFS_PERIPHID_GPIO << 0) /**< Shifted mode GPIO for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 542 | #define SMU_PPUFS_PERIPHID_I2C0 (_SMU_PPUFS_PERIPHID_I2C0 << 0) /**< Shifted mode I2C0 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 543 | #define SMU_PPUFS_PERIPHID_I2C1 (_SMU_PPUFS_PERIPHID_I2C1 << 0) /**< Shifted mode I2C1 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 544 | #define SMU_PPUFS_PERIPHID_I2C2 (_SMU_PPUFS_PERIPHID_I2C2 << 0) /**< Shifted mode I2C2 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 545 | #define SMU_PPUFS_PERIPHID_IDAC0 (_SMU_PPUFS_PERIPHID_IDAC0 << 0) /**< Shifted mode IDAC0 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 546 | #define SMU_PPUFS_PERIPHID_MSC (_SMU_PPUFS_PERIPHID_MSC << 0) /**< Shifted mode MSC for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 547 | #define SMU_PPUFS_PERIPHID_LCD (_SMU_PPUFS_PERIPHID_LCD << 0) /**< Shifted mode LCD for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 548 | #define SMU_PPUFS_PERIPHID_LDMA (_SMU_PPUFS_PERIPHID_LDMA << 0) /**< Shifted mode LDMA for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 549 | #define SMU_PPUFS_PERIPHID_LESENSE (_SMU_PPUFS_PERIPHID_LESENSE << 0) /**< Shifted mode LESENSE for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 550 | #define SMU_PPUFS_PERIPHID_LETIMER0 (_SMU_PPUFS_PERIPHID_LETIMER0 << 0) /**< Shifted mode LETIMER0 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 551 | #define SMU_PPUFS_PERIPHID_LETIMER1 (_SMU_PPUFS_PERIPHID_LETIMER1 << 0) /**< Shifted mode LETIMER1 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 552 | #define SMU_PPUFS_PERIPHID_LEUART0 (_SMU_PPUFS_PERIPHID_LEUART0 << 0) /**< Shifted mode LEUART0 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 553 | #define SMU_PPUFS_PERIPHID_LEUART1 (_SMU_PPUFS_PERIPHID_LEUART1 << 0) /**< Shifted mode LEUART1 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 554 | #define SMU_PPUFS_PERIPHID_PCNT0 (_SMU_PPUFS_PERIPHID_PCNT0 << 0) /**< Shifted mode PCNT0 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 555 | #define SMU_PPUFS_PERIPHID_PCNT1 (_SMU_PPUFS_PERIPHID_PCNT1 << 0) /**< Shifted mode PCNT1 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 556 | #define SMU_PPUFS_PERIPHID_PCNT2 (_SMU_PPUFS_PERIPHID_PCNT2 << 0) /**< Shifted mode PCNT2 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 557 | #define SMU_PPUFS_PERIPHID_QSPI0 (_SMU_PPUFS_PERIPHID_QSPI0 << 0) /**< Shifted mode QSPI0 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 558 | #define SMU_PPUFS_PERIPHID_RMU (_SMU_PPUFS_PERIPHID_RMU << 0) /**< Shifted mode RMU for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 559 | #define SMU_PPUFS_PERIPHID_RTC (_SMU_PPUFS_PERIPHID_RTC << 0) /**< Shifted mode RTC for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 560 | #define SMU_PPUFS_PERIPHID_RTCC (_SMU_PPUFS_PERIPHID_RTCC << 0) /**< Shifted mode RTCC for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 561 | #define SMU_PPUFS_PERIPHID_SDIO (_SMU_PPUFS_PERIPHID_SDIO << 0) /**< Shifted mode SDIO for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 562 | #define SMU_PPUFS_PERIPHID_SMU (_SMU_PPUFS_PERIPHID_SMU << 0) /**< Shifted mode SMU for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 563 | #define SMU_PPUFS_PERIPHID_TIMER0 (_SMU_PPUFS_PERIPHID_TIMER0 << 0) /**< Shifted mode TIMER0 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 564 | #define SMU_PPUFS_PERIPHID_TIMER1 (_SMU_PPUFS_PERIPHID_TIMER1 << 0) /**< Shifted mode TIMER1 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 565 | #define SMU_PPUFS_PERIPHID_TIMER2 (_SMU_PPUFS_PERIPHID_TIMER2 << 0) /**< Shifted mode TIMER2 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 566 | #define SMU_PPUFS_PERIPHID_TIMER3 (_SMU_PPUFS_PERIPHID_TIMER3 << 0) /**< Shifted mode TIMER3 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 567 | #define SMU_PPUFS_PERIPHID_TIMER4 (_SMU_PPUFS_PERIPHID_TIMER4 << 0) /**< Shifted mode TIMER4 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 568 | #define SMU_PPUFS_PERIPHID_TIMER5 (_SMU_PPUFS_PERIPHID_TIMER5 << 0) /**< Shifted mode TIMER5 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 569 | #define SMU_PPUFS_PERIPHID_TIMER6 (_SMU_PPUFS_PERIPHID_TIMER6 << 0) /**< Shifted mode TIMER6 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 570 | #define SMU_PPUFS_PERIPHID_TRNG0 (_SMU_PPUFS_PERIPHID_TRNG0 << 0) /**< Shifted mode TRNG0 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 571 | #define SMU_PPUFS_PERIPHID_UART0 (_SMU_PPUFS_PERIPHID_UART0 << 0) /**< Shifted mode UART0 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 572 | #define SMU_PPUFS_PERIPHID_UART1 (_SMU_PPUFS_PERIPHID_UART1 << 0) /**< Shifted mode UART1 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 573 | #define SMU_PPUFS_PERIPHID_USART0 (_SMU_PPUFS_PERIPHID_USART0 << 0) /**< Shifted mode USART0 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 574 | #define SMU_PPUFS_PERIPHID_USART1 (_SMU_PPUFS_PERIPHID_USART1 << 0) /**< Shifted mode USART1 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 575 | #define SMU_PPUFS_PERIPHID_USART2 (_SMU_PPUFS_PERIPHID_USART2 << 0) /**< Shifted mode USART2 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 576 | #define SMU_PPUFS_PERIPHID_USART3 (_SMU_PPUFS_PERIPHID_USART3 << 0) /**< Shifted mode USART3 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 577 | #define SMU_PPUFS_PERIPHID_USART4 (_SMU_PPUFS_PERIPHID_USART4 << 0) /**< Shifted mode USART4 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 578 | #define SMU_PPUFS_PERIPHID_USART5 (_SMU_PPUFS_PERIPHID_USART5 << 0) /**< Shifted mode USART5 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 579 | #define SMU_PPUFS_PERIPHID_USB (_SMU_PPUFS_PERIPHID_USB << 0) /**< Shifted mode USB for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 580 | #define SMU_PPUFS_PERIPHID_WDOG0 (_SMU_PPUFS_PERIPHID_WDOG0 << 0) /**< Shifted mode WDOG0 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 581 | #define SMU_PPUFS_PERIPHID_WDOG1 (_SMU_PPUFS_PERIPHID_WDOG1 << 0) /**< Shifted mode WDOG1 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 582 | #define SMU_PPUFS_PERIPHID_WTIMER0 (_SMU_PPUFS_PERIPHID_WTIMER0 << 0) /**< Shifted mode WTIMER0 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 583 | #define SMU_PPUFS_PERIPHID_WTIMER1 (_SMU_PPUFS_PERIPHID_WTIMER1 << 0) /**< Shifted mode WTIMER1 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 584 | #define SMU_PPUFS_PERIPHID_WTIMER2 (_SMU_PPUFS_PERIPHID_WTIMER2 << 0) /**< Shifted mode WTIMER2 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 585 | #define SMU_PPUFS_PERIPHID_WTIMER3 (_SMU_PPUFS_PERIPHID_WTIMER3 << 0) /**< Shifted mode WTIMER3 for SMU_PPUFS */ |
AnnaBridge | 187:0387e8f68319 | 586 | |
AnnaBridge | 187:0387e8f68319 | 587 | /** @} */ |
AnnaBridge | 187:0387e8f68319 | 588 | /** @} End of group EFM32GG11B_SMU */ |
AnnaBridge | 187:0387e8f68319 | 589 | /** @} End of group Parts */ |