mbed library sources. Supersedes mbed-src.

Dependents:   Nucleo_Hello_Encoder BLE_iBeaconScan AM1805_DEMO DISCO-F429ZI_ExportTemplate1 ... more

Committer:
AnnaBridge
Date:
Wed Feb 20 22:31:08 2019 +0000
Revision:
189:f392fc9709a3
Parent:
181:57724642e740
mbed library release version 165

Who changed what in which revision?

UserRevisionLine numberNew contents of line
Anna Bridge 180:96ed750bd169 1 /**
Anna Bridge 180:96ed750bd169 2 ******************************************************************************
Anna Bridge 180:96ed750bd169 3 * @file stm32l433xx.h
Anna Bridge 180:96ed750bd169 4 * @author MCD Application Team
Anna Bridge 180:96ed750bd169 5 * @brief CMSIS STM32L433xx Device Peripheral Access Layer Header File.
Anna Bridge 180:96ed750bd169 6 *
Anna Bridge 180:96ed750bd169 7 * This file contains:
Anna Bridge 180:96ed750bd169 8 * - Data structures and the address mapping for all peripherals
Anna Bridge 180:96ed750bd169 9 * - Peripheral's registers declarations and bits definition
Anna Bridge 180:96ed750bd169 10 * - Macros to access peripheral’s registers hardware
Anna Bridge 180:96ed750bd169 11 *
Anna Bridge 180:96ed750bd169 12 ******************************************************************************
Anna Bridge 180:96ed750bd169 13 * @attention
Anna Bridge 180:96ed750bd169 14 *
Anna Bridge 180:96ed750bd169 15 * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
Anna Bridge 180:96ed750bd169 16 *
Anna Bridge 180:96ed750bd169 17 * Redistribution and use in source and binary forms, with or without modification,
Anna Bridge 180:96ed750bd169 18 * are permitted provided that the following conditions are met:
Anna Bridge 180:96ed750bd169 19 * 1. Redistributions of source code must retain the above copyright notice,
Anna Bridge 180:96ed750bd169 20 * this list of conditions and the following disclaimer.
Anna Bridge 180:96ed750bd169 21 * 2. Redistributions in binary form must reproduce the above copyright notice,
Anna Bridge 180:96ed750bd169 22 * this list of conditions and the following disclaimer in the documentation
Anna Bridge 180:96ed750bd169 23 * and/or other materials provided with the distribution.
Anna Bridge 180:96ed750bd169 24 * 3. Neither the name of STMicroelectronics nor the names of its contributors
Anna Bridge 180:96ed750bd169 25 * may be used to endorse or promote products derived from this software
Anna Bridge 180:96ed750bd169 26 * without specific prior written permission.
Anna Bridge 180:96ed750bd169 27 *
Anna Bridge 180:96ed750bd169 28 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
Anna Bridge 180:96ed750bd169 29 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
Anna Bridge 180:96ed750bd169 30 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
Anna Bridge 180:96ed750bd169 31 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
Anna Bridge 180:96ed750bd169 32 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
Anna Bridge 180:96ed750bd169 33 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
Anna Bridge 180:96ed750bd169 34 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
Anna Bridge 180:96ed750bd169 35 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
Anna Bridge 180:96ed750bd169 36 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
Anna Bridge 180:96ed750bd169 37 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
Anna Bridge 180:96ed750bd169 38 *
Anna Bridge 180:96ed750bd169 39 ******************************************************************************
Anna Bridge 180:96ed750bd169 40 */
Anna Bridge 180:96ed750bd169 41
Anna Bridge 180:96ed750bd169 42 /** @addtogroup CMSIS_Device
Anna Bridge 180:96ed750bd169 43 * @{
Anna Bridge 180:96ed750bd169 44 */
Anna Bridge 180:96ed750bd169 45
Anna Bridge 180:96ed750bd169 46 /** @addtogroup stm32l433xx
Anna Bridge 180:96ed750bd169 47 * @{
Anna Bridge 180:96ed750bd169 48 */
Anna Bridge 180:96ed750bd169 49
Anna Bridge 180:96ed750bd169 50 #ifndef __STM32L433xx_H
Anna Bridge 180:96ed750bd169 51 #define __STM32L433xx_H
Anna Bridge 180:96ed750bd169 52
Anna Bridge 180:96ed750bd169 53 #ifdef __cplusplus
Anna Bridge 180:96ed750bd169 54 extern "C" {
Anna Bridge 180:96ed750bd169 55 #endif /* __cplusplus */
Anna Bridge 180:96ed750bd169 56
Anna Bridge 180:96ed750bd169 57 /** @addtogroup Configuration_section_for_CMSIS
Anna Bridge 180:96ed750bd169 58 * @{
Anna Bridge 180:96ed750bd169 59 */
Anna Bridge 180:96ed750bd169 60
Anna Bridge 180:96ed750bd169 61 /**
Anna Bridge 180:96ed750bd169 62 * @brief Configuration of the Cortex-M4 Processor and Core Peripherals
Anna Bridge 180:96ed750bd169 63 */
Anna Bridge 180:96ed750bd169 64 #define __CM4_REV 0x0001 /*!< Cortex-M4 revision r0p1 */
Anna Bridge 180:96ed750bd169 65 #define __MPU_PRESENT 1 /*!< STM32L4XX provides an MPU */
Anna Bridge 180:96ed750bd169 66 #define __NVIC_PRIO_BITS 4 /*!< STM32L4XX uses 4 Bits for the Priority Levels */
Anna Bridge 180:96ed750bd169 67 #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */
Anna Bridge 180:96ed750bd169 68 #define __FPU_PRESENT 1 /*!< FPU present */
Anna Bridge 180:96ed750bd169 69
Anna Bridge 180:96ed750bd169 70 /**
Anna Bridge 180:96ed750bd169 71 * @}
Anna Bridge 180:96ed750bd169 72 */
Anna Bridge 180:96ed750bd169 73
Anna Bridge 180:96ed750bd169 74 /** @addtogroup Peripheral_interrupt_number_definition
Anna Bridge 180:96ed750bd169 75 * @{
Anna Bridge 180:96ed750bd169 76 */
Anna Bridge 180:96ed750bd169 77
Anna Bridge 180:96ed750bd169 78 /**
Anna Bridge 180:96ed750bd169 79 * @brief STM32L4XX Interrupt Number Definition, according to the selected device
Anna Bridge 180:96ed750bd169 80 * in @ref Library_configuration_section
Anna Bridge 180:96ed750bd169 81 */
Anna Bridge 180:96ed750bd169 82 typedef enum
Anna Bridge 180:96ed750bd169 83 {
Anna Bridge 180:96ed750bd169 84 /****** Cortex-M4 Processor Exceptions Numbers ****************************************************************/
Anna Bridge 180:96ed750bd169 85 NonMaskableInt_IRQn = -14, /*!< 2 Cortex-M4 Non Maskable Interrupt */
Anna Bridge 180:96ed750bd169 86 HardFault_IRQn = -13, /*!< 3 Cortex-M4 Hard Fault Interrupt */
Anna Bridge 180:96ed750bd169 87 MemoryManagement_IRQn = -12, /*!< 4 Cortex-M4 Memory Management Interrupt */
Anna Bridge 180:96ed750bd169 88 BusFault_IRQn = -11, /*!< 5 Cortex-M4 Bus Fault Interrupt */
Anna Bridge 180:96ed750bd169 89 UsageFault_IRQn = -10, /*!< 6 Cortex-M4 Usage Fault Interrupt */
Anna Bridge 180:96ed750bd169 90 SVCall_IRQn = -5, /*!< 11 Cortex-M4 SV Call Interrupt */
Anna Bridge 180:96ed750bd169 91 DebugMonitor_IRQn = -4, /*!< 12 Cortex-M4 Debug Monitor Interrupt */
Anna Bridge 180:96ed750bd169 92 PendSV_IRQn = -2, /*!< 14 Cortex-M4 Pend SV Interrupt */
Anna Bridge 180:96ed750bd169 93 SysTick_IRQn = -1, /*!< 15 Cortex-M4 System Tick Interrupt */
Anna Bridge 180:96ed750bd169 94 /****** STM32 specific Interrupt Numbers **********************************************************************/
Anna Bridge 180:96ed750bd169 95 WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
Anna Bridge 180:96ed750bd169 96 PVD_PVM_IRQn = 1, /*!< PVD/PVM1/PVM2/PVM3/PVM4 through EXTI Line detection Interrupts */
Anna Bridge 180:96ed750bd169 97 TAMP_STAMP_IRQn = 2, /*!< Tamper and TimeStamp interrupts through the EXTI line */
Anna Bridge 180:96ed750bd169 98 RTC_WKUP_IRQn = 3, /*!< RTC Wakeup interrupt through the EXTI line */
Anna Bridge 180:96ed750bd169 99 FLASH_IRQn = 4, /*!< FLASH global Interrupt */
Anna Bridge 180:96ed750bd169 100 RCC_IRQn = 5, /*!< RCC global Interrupt */
Anna Bridge 180:96ed750bd169 101 EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */
Anna Bridge 180:96ed750bd169 102 EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */
Anna Bridge 180:96ed750bd169 103 EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */
Anna Bridge 180:96ed750bd169 104 EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */
Anna Bridge 180:96ed750bd169 105 EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */
Anna Bridge 180:96ed750bd169 106 DMA1_Channel1_IRQn = 11, /*!< DMA1 Channel 1 global Interrupt */
Anna Bridge 180:96ed750bd169 107 DMA1_Channel2_IRQn = 12, /*!< DMA1 Channel 2 global Interrupt */
Anna Bridge 180:96ed750bd169 108 DMA1_Channel3_IRQn = 13, /*!< DMA1 Channel 3 global Interrupt */
Anna Bridge 180:96ed750bd169 109 DMA1_Channel4_IRQn = 14, /*!< DMA1 Channel 4 global Interrupt */
Anna Bridge 180:96ed750bd169 110 DMA1_Channel5_IRQn = 15, /*!< DMA1 Channel 5 global Interrupt */
Anna Bridge 180:96ed750bd169 111 DMA1_Channel6_IRQn = 16, /*!< DMA1 Channel 6 global Interrupt */
Anna Bridge 180:96ed750bd169 112 DMA1_Channel7_IRQn = 17, /*!< DMA1 Channel 7 global Interrupt */
Anna Bridge 180:96ed750bd169 113 ADC1_IRQn = 18, /*!< ADC1 global Interrupt */
Anna Bridge 180:96ed750bd169 114 CAN1_TX_IRQn = 19, /*!< CAN1 TX Interrupt */
Anna Bridge 180:96ed750bd169 115 CAN1_RX0_IRQn = 20, /*!< CAN1 RX0 Interrupt */
Anna Bridge 180:96ed750bd169 116 CAN1_RX1_IRQn = 21, /*!< CAN1 RX1 Interrupt */
Anna Bridge 180:96ed750bd169 117 CAN1_SCE_IRQn = 22, /*!< CAN1 SCE Interrupt */
Anna Bridge 180:96ed750bd169 118 EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */
Anna Bridge 180:96ed750bd169 119 TIM1_BRK_TIM15_IRQn = 24, /*!< TIM1 Break interrupt and TIM15 global interrupt */
Anna Bridge 180:96ed750bd169 120 TIM1_UP_TIM16_IRQn = 25, /*!< TIM1 Update Interrupt and TIM16 global interrupt */
Anna Bridge 180:96ed750bd169 121 TIM1_TRG_COM_IRQn = 26, /*!< TIM1 Trigger and Commutation Interrupt */
Anna Bridge 180:96ed750bd169 122 TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */
Anna Bridge 180:96ed750bd169 123 TIM2_IRQn = 28, /*!< TIM2 global Interrupt */
Anna Bridge 180:96ed750bd169 124 I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */
Anna Bridge 180:96ed750bd169 125 I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */
Anna Bridge 180:96ed750bd169 126 I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */
Anna Bridge 180:96ed750bd169 127 I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */
Anna Bridge 180:96ed750bd169 128 SPI1_IRQn = 35, /*!< SPI1 global Interrupt */
Anna Bridge 180:96ed750bd169 129 SPI2_IRQn = 36, /*!< SPI2 global Interrupt */
Anna Bridge 180:96ed750bd169 130 USART1_IRQn = 37, /*!< USART1 global Interrupt */
Anna Bridge 180:96ed750bd169 131 USART2_IRQn = 38, /*!< USART2 global Interrupt */
Anna Bridge 180:96ed750bd169 132 USART3_IRQn = 39, /*!< USART3 global Interrupt */
Anna Bridge 180:96ed750bd169 133 EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */
Anna Bridge 180:96ed750bd169 134 RTC_Alarm_IRQn = 41, /*!< RTC Alarm (A and B) through EXTI Line Interrupt */
Anna Bridge 180:96ed750bd169 135 SDMMC1_IRQn = 49, /*!< SDMMC1 global Interrupt */
Anna Bridge 180:96ed750bd169 136 SPI3_IRQn = 51, /*!< SPI3 global Interrupt */
Anna Bridge 180:96ed750bd169 137 TIM6_DAC_IRQn = 54, /*!< TIM6 global and DAC1&2 underrun error interrupts */
Anna Bridge 180:96ed750bd169 138 TIM7_IRQn = 55, /*!< TIM7 global interrupt */
Anna Bridge 180:96ed750bd169 139 DMA2_Channel1_IRQn = 56, /*!< DMA2 Channel 1 global Interrupt */
Anna Bridge 180:96ed750bd169 140 DMA2_Channel2_IRQn = 57, /*!< DMA2 Channel 2 global Interrupt */
Anna Bridge 180:96ed750bd169 141 DMA2_Channel3_IRQn = 58, /*!< DMA2 Channel 3 global Interrupt */
Anna Bridge 180:96ed750bd169 142 DMA2_Channel4_IRQn = 59, /*!< DMA2 Channel 4 global Interrupt */
Anna Bridge 180:96ed750bd169 143 DMA2_Channel5_IRQn = 60, /*!< DMA2 Channel 5 global Interrupt */
Anna Bridge 180:96ed750bd169 144 COMP_IRQn = 64, /*!< COMP1 and COMP2 Interrupts */
Anna Bridge 180:96ed750bd169 145 LPTIM1_IRQn = 65, /*!< LP TIM1 interrupt */
Anna Bridge 180:96ed750bd169 146 LPTIM2_IRQn = 66, /*!< LP TIM2 interrupt */
Anna Bridge 180:96ed750bd169 147 USB_IRQn = 67, /*!< USB event Interrupt */
Anna Bridge 180:96ed750bd169 148 DMA2_Channel6_IRQn = 68, /*!< DMA2 Channel 6 global interrupt */
Anna Bridge 180:96ed750bd169 149 DMA2_Channel7_IRQn = 69, /*!< DMA2 Channel 7 global interrupt */
Anna Bridge 180:96ed750bd169 150 LPUART1_IRQn = 70, /*!< LP UART1 interrupt */
Anna Bridge 180:96ed750bd169 151 QUADSPI_IRQn = 71, /*!< Quad SPI global interrupt */
Anna Bridge 180:96ed750bd169 152 I2C3_EV_IRQn = 72, /*!< I2C3 event interrupt */
Anna Bridge 180:96ed750bd169 153 I2C3_ER_IRQn = 73, /*!< I2C3 error interrupt */
Anna Bridge 180:96ed750bd169 154 SAI1_IRQn = 74, /*!< Serial Audio Interface 1 global interrupt */
Anna Bridge 180:96ed750bd169 155 SWPMI1_IRQn = 76, /*!< Serial Wire Interface 1 global interrupt */
Anna Bridge 180:96ed750bd169 156 TSC_IRQn = 77, /*!< Touch Sense Controller global interrupt */
Anna Bridge 180:96ed750bd169 157 LCD_IRQn = 78, /*!< LCD global interrupt */
Anna Bridge 180:96ed750bd169 158 RNG_IRQn = 80, /*!< RNG global interrupt */
Anna Bridge 180:96ed750bd169 159 FPU_IRQn = 81, /*!< FPU global interrupt */
Anna Bridge 180:96ed750bd169 160 CRS_IRQn = 82 /*!< CRS global interrupt */
Anna Bridge 180:96ed750bd169 161 } IRQn_Type;
Anna Bridge 180:96ed750bd169 162
Anna Bridge 180:96ed750bd169 163 /**
Anna Bridge 180:96ed750bd169 164 * @}
Anna Bridge 180:96ed750bd169 165 */
Anna Bridge 180:96ed750bd169 166
Anna Bridge 180:96ed750bd169 167 #include "core_cm4.h" /* Cortex-M4 processor and core peripherals */
Anna Bridge 180:96ed750bd169 168 #include "system_stm32l4xx.h"
Anna Bridge 180:96ed750bd169 169 #include <stdint.h>
Anna Bridge 180:96ed750bd169 170
Anna Bridge 180:96ed750bd169 171 /** @addtogroup Peripheral_registers_structures
Anna Bridge 180:96ed750bd169 172 * @{
Anna Bridge 180:96ed750bd169 173 */
Anna Bridge 180:96ed750bd169 174
Anna Bridge 180:96ed750bd169 175 /**
Anna Bridge 180:96ed750bd169 176 * @brief Analog to Digital Converter
Anna Bridge 180:96ed750bd169 177 */
Anna Bridge 180:96ed750bd169 178
Anna Bridge 180:96ed750bd169 179 typedef struct
Anna Bridge 180:96ed750bd169 180 {
Anna Bridge 180:96ed750bd169 181 __IO uint32_t ISR; /*!< ADC interrupt and status register, Address offset: 0x00 */
Anna Bridge 180:96ed750bd169 182 __IO uint32_t IER; /*!< ADC interrupt enable register, Address offset: 0x04 */
Anna Bridge 180:96ed750bd169 183 __IO uint32_t CR; /*!< ADC control register, Address offset: 0x08 */
Anna Bridge 180:96ed750bd169 184 __IO uint32_t CFGR; /*!< ADC configuration register 1, Address offset: 0x0C */
Anna Bridge 180:96ed750bd169 185 __IO uint32_t CFGR2; /*!< ADC configuration register 2, Address offset: 0x10 */
Anna Bridge 180:96ed750bd169 186 __IO uint32_t SMPR1; /*!< ADC sampling time register 1, Address offset: 0x14 */
Anna Bridge 180:96ed750bd169 187 __IO uint32_t SMPR2; /*!< ADC sampling time register 2, Address offset: 0x18 */
Anna Bridge 180:96ed750bd169 188 uint32_t RESERVED1; /*!< Reserved, 0x1C */
Anna Bridge 180:96ed750bd169 189 __IO uint32_t TR1; /*!< ADC analog watchdog 1 threshold register, Address offset: 0x20 */
Anna Bridge 180:96ed750bd169 190 __IO uint32_t TR2; /*!< ADC analog watchdog 2 threshold register, Address offset: 0x24 */
Anna Bridge 180:96ed750bd169 191 __IO uint32_t TR3; /*!< ADC analog watchdog 3 threshold register, Address offset: 0x28 */
Anna Bridge 180:96ed750bd169 192 uint32_t RESERVED2; /*!< Reserved, 0x2C */
Anna Bridge 180:96ed750bd169 193 __IO uint32_t SQR1; /*!< ADC group regular sequencer register 1, Address offset: 0x30 */
Anna Bridge 180:96ed750bd169 194 __IO uint32_t SQR2; /*!< ADC group regular sequencer register 2, Address offset: 0x34 */
Anna Bridge 180:96ed750bd169 195 __IO uint32_t SQR3; /*!< ADC group regular sequencer register 3, Address offset: 0x38 */
Anna Bridge 180:96ed750bd169 196 __IO uint32_t SQR4; /*!< ADC group regular sequencer register 4, Address offset: 0x3C */
Anna Bridge 180:96ed750bd169 197 __IO uint32_t DR; /*!< ADC group regular data register, Address offset: 0x40 */
Anna Bridge 180:96ed750bd169 198 uint32_t RESERVED3; /*!< Reserved, 0x44 */
Anna Bridge 180:96ed750bd169 199 uint32_t RESERVED4; /*!< Reserved, 0x48 */
Anna Bridge 180:96ed750bd169 200 __IO uint32_t JSQR; /*!< ADC group injected sequencer register, Address offset: 0x4C */
Anna Bridge 180:96ed750bd169 201 uint32_t RESERVED5[4]; /*!< Reserved, 0x50 - 0x5C */
Anna Bridge 180:96ed750bd169 202 __IO uint32_t OFR1; /*!< ADC offset register 1, Address offset: 0x60 */
Anna Bridge 180:96ed750bd169 203 __IO uint32_t OFR2; /*!< ADC offset register 2, Address offset: 0x64 */
Anna Bridge 180:96ed750bd169 204 __IO uint32_t OFR3; /*!< ADC offset register 3, Address offset: 0x68 */
Anna Bridge 180:96ed750bd169 205 __IO uint32_t OFR4; /*!< ADC offset register 4, Address offset: 0x6C */
Anna Bridge 180:96ed750bd169 206 uint32_t RESERVED6[4]; /*!< Reserved, 0x70 - 0x7C */
Anna Bridge 180:96ed750bd169 207 __IO uint32_t JDR1; /*!< ADC group injected rank 1 data register, Address offset: 0x80 */
Anna Bridge 180:96ed750bd169 208 __IO uint32_t JDR2; /*!< ADC group injected rank 2 data register, Address offset: 0x84 */
Anna Bridge 180:96ed750bd169 209 __IO uint32_t JDR3; /*!< ADC group injected rank 3 data register, Address offset: 0x88 */
Anna Bridge 180:96ed750bd169 210 __IO uint32_t JDR4; /*!< ADC group injected rank 4 data register, Address offset: 0x8C */
Anna Bridge 180:96ed750bd169 211 uint32_t RESERVED7[4]; /*!< Reserved, 0x090 - 0x09C */
Anna Bridge 180:96ed750bd169 212 __IO uint32_t AWD2CR; /*!< ADC analog watchdog 1 configuration register, Address offset: 0xA0 */
Anna Bridge 180:96ed750bd169 213 __IO uint32_t AWD3CR; /*!< ADC analog watchdog 3 Configuration Register, Address offset: 0xA4 */
Anna Bridge 180:96ed750bd169 214 uint32_t RESERVED8; /*!< Reserved, 0x0A8 */
Anna Bridge 180:96ed750bd169 215 uint32_t RESERVED9; /*!< Reserved, 0x0AC */
Anna Bridge 180:96ed750bd169 216 __IO uint32_t DIFSEL; /*!< ADC differential mode selection register, Address offset: 0xB0 */
Anna Bridge 180:96ed750bd169 217 __IO uint32_t CALFACT; /*!< ADC calibration factors, Address offset: 0xB4 */
Anna Bridge 180:96ed750bd169 218
Anna Bridge 180:96ed750bd169 219 } ADC_TypeDef;
Anna Bridge 180:96ed750bd169 220
Anna Bridge 180:96ed750bd169 221 typedef struct
Anna Bridge 180:96ed750bd169 222 {
Anna Bridge 180:96ed750bd169 223 uint32_t RESERVED1; /*!< Reserved, Address offset: ADC1 base address + 0x300 */
Anna Bridge 180:96ed750bd169 224 uint32_t RESERVED2; /*!< Reserved, Address offset: ADC1 base address + 0x304 */
Anna Bridge 180:96ed750bd169 225 __IO uint32_t CCR; /*!< ADC common configuration register, Address offset: ADC1 base address + 0x308 */
Anna Bridge 180:96ed750bd169 226 uint32_t RESERVED3; /*!< Reserved, Address offset: ADC1 base address + 0x30C */
Anna Bridge 180:96ed750bd169 227 } ADC_Common_TypeDef;
Anna Bridge 180:96ed750bd169 228
Anna Bridge 180:96ed750bd169 229
Anna Bridge 180:96ed750bd169 230 /**
Anna Bridge 180:96ed750bd169 231 * @brief Controller Area Network TxMailBox
Anna Bridge 180:96ed750bd169 232 */
Anna Bridge 180:96ed750bd169 233
Anna Bridge 180:96ed750bd169 234 typedef struct
Anna Bridge 180:96ed750bd169 235 {
Anna Bridge 180:96ed750bd169 236 __IO uint32_t TIR; /*!< CAN TX mailbox identifier register */
Anna Bridge 180:96ed750bd169 237 __IO uint32_t TDTR; /*!< CAN mailbox data length control and time stamp register */
Anna Bridge 180:96ed750bd169 238 __IO uint32_t TDLR; /*!< CAN mailbox data low register */
Anna Bridge 180:96ed750bd169 239 __IO uint32_t TDHR; /*!< CAN mailbox data high register */
Anna Bridge 180:96ed750bd169 240 } CAN_TxMailBox_TypeDef;
Anna Bridge 180:96ed750bd169 241
Anna Bridge 180:96ed750bd169 242 /**
Anna Bridge 180:96ed750bd169 243 * @brief Controller Area Network FIFOMailBox
Anna Bridge 180:96ed750bd169 244 */
Anna Bridge 180:96ed750bd169 245
Anna Bridge 180:96ed750bd169 246 typedef struct
Anna Bridge 180:96ed750bd169 247 {
Anna Bridge 180:96ed750bd169 248 __IO uint32_t RIR; /*!< CAN receive FIFO mailbox identifier register */
Anna Bridge 180:96ed750bd169 249 __IO uint32_t RDTR; /*!< CAN receive FIFO mailbox data length control and time stamp register */
Anna Bridge 180:96ed750bd169 250 __IO uint32_t RDLR; /*!< CAN receive FIFO mailbox data low register */
Anna Bridge 180:96ed750bd169 251 __IO uint32_t RDHR; /*!< CAN receive FIFO mailbox data high register */
Anna Bridge 180:96ed750bd169 252 } CAN_FIFOMailBox_TypeDef;
Anna Bridge 180:96ed750bd169 253
Anna Bridge 180:96ed750bd169 254 /**
Anna Bridge 180:96ed750bd169 255 * @brief Controller Area Network FilterRegister
Anna Bridge 180:96ed750bd169 256 */
Anna Bridge 180:96ed750bd169 257
Anna Bridge 180:96ed750bd169 258 typedef struct
Anna Bridge 180:96ed750bd169 259 {
Anna Bridge 180:96ed750bd169 260 __IO uint32_t FR1; /*!< CAN Filter bank register 1 */
Anna Bridge 180:96ed750bd169 261 __IO uint32_t FR2; /*!< CAN Filter bank register 1 */
Anna Bridge 180:96ed750bd169 262 } CAN_FilterRegister_TypeDef;
Anna Bridge 180:96ed750bd169 263
Anna Bridge 180:96ed750bd169 264 /**
Anna Bridge 180:96ed750bd169 265 * @brief Controller Area Network
Anna Bridge 180:96ed750bd169 266 */
Anna Bridge 180:96ed750bd169 267
Anna Bridge 180:96ed750bd169 268 typedef struct
Anna Bridge 180:96ed750bd169 269 {
Anna Bridge 180:96ed750bd169 270 __IO uint32_t MCR; /*!< CAN master control register, Address offset: 0x00 */
Anna Bridge 180:96ed750bd169 271 __IO uint32_t MSR; /*!< CAN master status register, Address offset: 0x04 */
Anna Bridge 180:96ed750bd169 272 __IO uint32_t TSR; /*!< CAN transmit status register, Address offset: 0x08 */
Anna Bridge 180:96ed750bd169 273 __IO uint32_t RF0R; /*!< CAN receive FIFO 0 register, Address offset: 0x0C */
Anna Bridge 180:96ed750bd169 274 __IO uint32_t RF1R; /*!< CAN receive FIFO 1 register, Address offset: 0x10 */
Anna Bridge 180:96ed750bd169 275 __IO uint32_t IER; /*!< CAN interrupt enable register, Address offset: 0x14 */
Anna Bridge 180:96ed750bd169 276 __IO uint32_t ESR; /*!< CAN error status register, Address offset: 0x18 */
Anna Bridge 180:96ed750bd169 277 __IO uint32_t BTR; /*!< CAN bit timing register, Address offset: 0x1C */
Anna Bridge 180:96ed750bd169 278 uint32_t RESERVED0[88]; /*!< Reserved, 0x020 - 0x17F */
Anna Bridge 180:96ed750bd169 279 CAN_TxMailBox_TypeDef sTxMailBox[3]; /*!< CAN Tx MailBox, Address offset: 0x180 - 0x1AC */
Anna Bridge 180:96ed750bd169 280 CAN_FIFOMailBox_TypeDef sFIFOMailBox[2]; /*!< CAN FIFO MailBox, Address offset: 0x1B0 - 0x1CC */
Anna Bridge 180:96ed750bd169 281 uint32_t RESERVED1[12]; /*!< Reserved, 0x1D0 - 0x1FF */
Anna Bridge 180:96ed750bd169 282 __IO uint32_t FMR; /*!< CAN filter master register, Address offset: 0x200 */
Anna Bridge 180:96ed750bd169 283 __IO uint32_t FM1R; /*!< CAN filter mode register, Address offset: 0x204 */
Anna Bridge 180:96ed750bd169 284 uint32_t RESERVED2; /*!< Reserved, 0x208 */
Anna Bridge 180:96ed750bd169 285 __IO uint32_t FS1R; /*!< CAN filter scale register, Address offset: 0x20C */
Anna Bridge 180:96ed750bd169 286 uint32_t RESERVED3; /*!< Reserved, 0x210 */
Anna Bridge 180:96ed750bd169 287 __IO uint32_t FFA1R; /*!< CAN filter FIFO assignment register, Address offset: 0x214 */
Anna Bridge 180:96ed750bd169 288 uint32_t RESERVED4; /*!< Reserved, 0x218 */
Anna Bridge 180:96ed750bd169 289 __IO uint32_t FA1R; /*!< CAN filter activation register, Address offset: 0x21C */
Anna Bridge 180:96ed750bd169 290 uint32_t RESERVED5[8]; /*!< Reserved, 0x220-0x23F */
Anna Bridge 180:96ed750bd169 291 CAN_FilterRegister_TypeDef sFilterRegister[28]; /*!< CAN Filter Register, Address offset: 0x240-0x31C */
Anna Bridge 180:96ed750bd169 292 } CAN_TypeDef;
Anna Bridge 180:96ed750bd169 293
Anna Bridge 180:96ed750bd169 294
Anna Bridge 180:96ed750bd169 295 /**
Anna Bridge 180:96ed750bd169 296 * @brief Comparator
Anna Bridge 180:96ed750bd169 297 */
Anna Bridge 180:96ed750bd169 298
Anna Bridge 180:96ed750bd169 299 typedef struct
Anna Bridge 180:96ed750bd169 300 {
Anna Bridge 180:96ed750bd169 301 __IO uint32_t CSR; /*!< COMP control and status register, Address offset: 0x00 */
Anna Bridge 180:96ed750bd169 302 } COMP_TypeDef;
Anna Bridge 180:96ed750bd169 303
Anna Bridge 180:96ed750bd169 304 typedef struct
Anna Bridge 180:96ed750bd169 305 {
Anna Bridge 180:96ed750bd169 306 __IO uint32_t CSR; /*!< COMP control and status register, used for bits common to several COMP instances, Address offset: 0x00 */
Anna Bridge 180:96ed750bd169 307 } COMP_Common_TypeDef;
Anna Bridge 180:96ed750bd169 308
Anna Bridge 180:96ed750bd169 309 /**
Anna Bridge 180:96ed750bd169 310 * @brief CRC calculation unit
Anna Bridge 180:96ed750bd169 311 */
Anna Bridge 180:96ed750bd169 312
Anna Bridge 180:96ed750bd169 313 typedef struct
Anna Bridge 180:96ed750bd169 314 {
Anna Bridge 180:96ed750bd169 315 __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
Anna Bridge 180:96ed750bd169 316 __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
Anna Bridge 180:96ed750bd169 317 uint8_t RESERVED0; /*!< Reserved, 0x05 */
Anna Bridge 180:96ed750bd169 318 uint16_t RESERVED1; /*!< Reserved, 0x06 */
Anna Bridge 180:96ed750bd169 319 __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
Anna Bridge 180:96ed750bd169 320 uint32_t RESERVED2; /*!< Reserved, 0x0C */
Anna Bridge 180:96ed750bd169 321 __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */
Anna Bridge 180:96ed750bd169 322 __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */
Anna Bridge 180:96ed750bd169 323 } CRC_TypeDef;
Anna Bridge 180:96ed750bd169 324
Anna Bridge 180:96ed750bd169 325 /**
Anna Bridge 180:96ed750bd169 326 * @brief Clock Recovery System
Anna Bridge 180:96ed750bd169 327 */
AnnaBridge 181:57724642e740 328 typedef struct
Anna Bridge 180:96ed750bd169 329 {
Anna Bridge 180:96ed750bd169 330 __IO uint32_t CR; /*!< CRS ccontrol register, Address offset: 0x00 */
Anna Bridge 180:96ed750bd169 331 __IO uint32_t CFGR; /*!< CRS configuration register, Address offset: 0x04 */
Anna Bridge 180:96ed750bd169 332 __IO uint32_t ISR; /*!< CRS interrupt and status register, Address offset: 0x08 */
Anna Bridge 180:96ed750bd169 333 __IO uint32_t ICR; /*!< CRS interrupt flag clear register, Address offset: 0x0C */
Anna Bridge 180:96ed750bd169 334 } CRS_TypeDef;
Anna Bridge 180:96ed750bd169 335
Anna Bridge 180:96ed750bd169 336 /**
Anna Bridge 180:96ed750bd169 337 * @brief Digital to Analog Converter
Anna Bridge 180:96ed750bd169 338 */
Anna Bridge 180:96ed750bd169 339
Anna Bridge 180:96ed750bd169 340 typedef struct
Anna Bridge 180:96ed750bd169 341 {
Anna Bridge 180:96ed750bd169 342 __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */
Anna Bridge 180:96ed750bd169 343 __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */
Anna Bridge 180:96ed750bd169 344 __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */
Anna Bridge 180:96ed750bd169 345 __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */
Anna Bridge 180:96ed750bd169 346 __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */
Anna Bridge 180:96ed750bd169 347 __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */
Anna Bridge 180:96ed750bd169 348 __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */
Anna Bridge 180:96ed750bd169 349 __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */
Anna Bridge 180:96ed750bd169 350 __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */
Anna Bridge 180:96ed750bd169 351 __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */
Anna Bridge 180:96ed750bd169 352 __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */
Anna Bridge 180:96ed750bd169 353 __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */
Anna Bridge 180:96ed750bd169 354 __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */
Anna Bridge 180:96ed750bd169 355 __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */
Anna Bridge 180:96ed750bd169 356 __IO uint32_t CCR; /*!< DAC calibration control register, Address offset: 0x38 */
Anna Bridge 180:96ed750bd169 357 __IO uint32_t MCR; /*!< DAC mode control register, Address offset: 0x3C */
Anna Bridge 180:96ed750bd169 358 __IO uint32_t SHSR1; /*!< DAC Sample and Hold sample time register 1, Address offset: 0x40 */
Anna Bridge 180:96ed750bd169 359 __IO uint32_t SHSR2; /*!< DAC Sample and Hold sample time register 2, Address offset: 0x44 */
Anna Bridge 180:96ed750bd169 360 __IO uint32_t SHHR; /*!< DAC Sample and Hold hold time register, Address offset: 0x48 */
Anna Bridge 180:96ed750bd169 361 __IO uint32_t SHRR; /*!< DAC Sample and Hold refresh time register, Address offset: 0x4C */
Anna Bridge 180:96ed750bd169 362 } DAC_TypeDef;
Anna Bridge 180:96ed750bd169 363
Anna Bridge 180:96ed750bd169 364
Anna Bridge 180:96ed750bd169 365 /**
Anna Bridge 180:96ed750bd169 366 * @brief Debug MCU
Anna Bridge 180:96ed750bd169 367 */
Anna Bridge 180:96ed750bd169 368
Anna Bridge 180:96ed750bd169 369 typedef struct
Anna Bridge 180:96ed750bd169 370 {
Anna Bridge 180:96ed750bd169 371 __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
Anna Bridge 180:96ed750bd169 372 __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */
Anna Bridge 180:96ed750bd169 373 __IO uint32_t APB1FZR1; /*!< Debug MCU APB1 freeze register 1, Address offset: 0x08 */
Anna Bridge 180:96ed750bd169 374 __IO uint32_t APB1FZR2; /*!< Debug MCU APB1 freeze register 2, Address offset: 0x0C */
Anna Bridge 180:96ed750bd169 375 __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x10 */
Anna Bridge 180:96ed750bd169 376 } DBGMCU_TypeDef;
Anna Bridge 180:96ed750bd169 377
Anna Bridge 180:96ed750bd169 378
Anna Bridge 180:96ed750bd169 379 /**
Anna Bridge 180:96ed750bd169 380 * @brief DMA Controller
Anna Bridge 180:96ed750bd169 381 */
Anna Bridge 180:96ed750bd169 382
Anna Bridge 180:96ed750bd169 383 typedef struct
Anna Bridge 180:96ed750bd169 384 {
Anna Bridge 180:96ed750bd169 385 __IO uint32_t CCR; /*!< DMA channel x configuration register */
Anna Bridge 180:96ed750bd169 386 __IO uint32_t CNDTR; /*!< DMA channel x number of data register */
Anna Bridge 180:96ed750bd169 387 __IO uint32_t CPAR; /*!< DMA channel x peripheral address register */
Anna Bridge 180:96ed750bd169 388 __IO uint32_t CMAR; /*!< DMA channel x memory address register */
Anna Bridge 180:96ed750bd169 389 } DMA_Channel_TypeDef;
Anna Bridge 180:96ed750bd169 390
Anna Bridge 180:96ed750bd169 391 typedef struct
Anna Bridge 180:96ed750bd169 392 {
Anna Bridge 180:96ed750bd169 393 __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */
Anna Bridge 180:96ed750bd169 394 __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */
Anna Bridge 180:96ed750bd169 395 } DMA_TypeDef;
Anna Bridge 180:96ed750bd169 396
Anna Bridge 180:96ed750bd169 397 typedef struct
Anna Bridge 180:96ed750bd169 398 {
Anna Bridge 180:96ed750bd169 399 __IO uint32_t CSELR; /*!< DMA channel selection register */
Anna Bridge 180:96ed750bd169 400 } DMA_Request_TypeDef;
Anna Bridge 180:96ed750bd169 401
Anna Bridge 180:96ed750bd169 402 /* Legacy define */
Anna Bridge 180:96ed750bd169 403 #define DMA_request_TypeDef DMA_Request_TypeDef
Anna Bridge 180:96ed750bd169 404
Anna Bridge 180:96ed750bd169 405
Anna Bridge 180:96ed750bd169 406 /**
Anna Bridge 180:96ed750bd169 407 * @brief External Interrupt/Event Controller
Anna Bridge 180:96ed750bd169 408 */
Anna Bridge 180:96ed750bd169 409
Anna Bridge 180:96ed750bd169 410 typedef struct
Anna Bridge 180:96ed750bd169 411 {
Anna Bridge 180:96ed750bd169 412 __IO uint32_t IMR1; /*!< EXTI Interrupt mask register 1, Address offset: 0x00 */
Anna Bridge 180:96ed750bd169 413 __IO uint32_t EMR1; /*!< EXTI Event mask register 1, Address offset: 0x04 */
Anna Bridge 180:96ed750bd169 414 __IO uint32_t RTSR1; /*!< EXTI Rising trigger selection register 1, Address offset: 0x08 */
Anna Bridge 180:96ed750bd169 415 __IO uint32_t FTSR1; /*!< EXTI Falling trigger selection register 1, Address offset: 0x0C */
Anna Bridge 180:96ed750bd169 416 __IO uint32_t SWIER1; /*!< EXTI Software interrupt event register 1, Address offset: 0x10 */
Anna Bridge 180:96ed750bd169 417 __IO uint32_t PR1; /*!< EXTI Pending register 1, Address offset: 0x14 */
Anna Bridge 180:96ed750bd169 418 uint32_t RESERVED1; /*!< Reserved, 0x18 */
Anna Bridge 180:96ed750bd169 419 uint32_t RESERVED2; /*!< Reserved, 0x1C */
Anna Bridge 180:96ed750bd169 420 __IO uint32_t IMR2; /*!< EXTI Interrupt mask register 2, Address offset: 0x20 */
Anna Bridge 180:96ed750bd169 421 __IO uint32_t EMR2; /*!< EXTI Event mask register 2, Address offset: 0x24 */
Anna Bridge 180:96ed750bd169 422 __IO uint32_t RTSR2; /*!< EXTI Rising trigger selection register 2, Address offset: 0x28 */
Anna Bridge 180:96ed750bd169 423 __IO uint32_t FTSR2; /*!< EXTI Falling trigger selection register 2, Address offset: 0x2C */
Anna Bridge 180:96ed750bd169 424 __IO uint32_t SWIER2; /*!< EXTI Software interrupt event register 2, Address offset: 0x30 */
Anna Bridge 180:96ed750bd169 425 __IO uint32_t PR2; /*!< EXTI Pending register 2, Address offset: 0x34 */
Anna Bridge 180:96ed750bd169 426 } EXTI_TypeDef;
Anna Bridge 180:96ed750bd169 427
Anna Bridge 180:96ed750bd169 428
Anna Bridge 180:96ed750bd169 429 /**
Anna Bridge 180:96ed750bd169 430 * @brief Firewall
Anna Bridge 180:96ed750bd169 431 */
Anna Bridge 180:96ed750bd169 432
Anna Bridge 180:96ed750bd169 433 typedef struct
Anna Bridge 180:96ed750bd169 434 {
Anna Bridge 180:96ed750bd169 435 __IO uint32_t CSSA; /*!< Code Segment Start Address register, Address offset: 0x00 */
Anna Bridge 180:96ed750bd169 436 __IO uint32_t CSL; /*!< Code Segment Length register, Address offset: 0x04 */
Anna Bridge 180:96ed750bd169 437 __IO uint32_t NVDSSA; /*!< NON volatile data Segment Start Address register, Address offset: 0x08 */
Anna Bridge 180:96ed750bd169 438 __IO uint32_t NVDSL; /*!< NON volatile data Segment Length register, Address offset: 0x0C */
Anna Bridge 180:96ed750bd169 439 __IO uint32_t VDSSA ; /*!< Volatile data Segment Start Address register, Address offset: 0x10 */
Anna Bridge 180:96ed750bd169 440 __IO uint32_t VDSL ; /*!< Volatile data Segment Length register, Address offset: 0x14 */
Anna Bridge 180:96ed750bd169 441 uint32_t RESERVED1; /*!< Reserved1, Address offset: 0x18 */
Anna Bridge 180:96ed750bd169 442 uint32_t RESERVED2; /*!< Reserved2, Address offset: 0x1C */
Anna Bridge 180:96ed750bd169 443 __IO uint32_t CR ; /*!< Configuration register, Address offset: 0x20 */
Anna Bridge 180:96ed750bd169 444 } FIREWALL_TypeDef;
Anna Bridge 180:96ed750bd169 445
Anna Bridge 180:96ed750bd169 446
Anna Bridge 180:96ed750bd169 447 /**
Anna Bridge 180:96ed750bd169 448 * @brief FLASH Registers
Anna Bridge 180:96ed750bd169 449 */
Anna Bridge 180:96ed750bd169 450
Anna Bridge 180:96ed750bd169 451 typedef struct
Anna Bridge 180:96ed750bd169 452 {
Anna Bridge 180:96ed750bd169 453 __IO uint32_t ACR; /*!< FLASH access control register, Address offset: 0x00 */
Anna Bridge 180:96ed750bd169 454 __IO uint32_t PDKEYR; /*!< FLASH power down key register, Address offset: 0x04 */
Anna Bridge 180:96ed750bd169 455 __IO uint32_t KEYR; /*!< FLASH key register, Address offset: 0x08 */
Anna Bridge 180:96ed750bd169 456 __IO uint32_t OPTKEYR; /*!< FLASH option key register, Address offset: 0x0C */
Anna Bridge 180:96ed750bd169 457 __IO uint32_t SR; /*!< FLASH status register, Address offset: 0x10 */
Anna Bridge 180:96ed750bd169 458 __IO uint32_t CR; /*!< FLASH control register, Address offset: 0x14 */
Anna Bridge 180:96ed750bd169 459 __IO uint32_t ECCR; /*!< FLASH ECC register, Address offset: 0x18 */
Anna Bridge 180:96ed750bd169 460 __IO uint32_t RESERVED1; /*!< Reserved1, Address offset: 0x1C */
Anna Bridge 180:96ed750bd169 461 __IO uint32_t OPTR; /*!< FLASH option register, Address offset: 0x20 */
Anna Bridge 180:96ed750bd169 462 __IO uint32_t PCROP1SR; /*!< FLASH bank1 PCROP start address register, Address offset: 0x24 */
Anna Bridge 180:96ed750bd169 463 __IO uint32_t PCROP1ER; /*!< FLASH bank1 PCROP end address register, Address offset: 0x28 */
Anna Bridge 180:96ed750bd169 464 __IO uint32_t WRP1AR; /*!< FLASH bank1 WRP area A address register, Address offset: 0x2C */
Anna Bridge 180:96ed750bd169 465 __IO uint32_t WRP1BR; /*!< FLASH bank1 WRP area B address register, Address offset: 0x30 */
Anna Bridge 180:96ed750bd169 466 } FLASH_TypeDef;
Anna Bridge 180:96ed750bd169 467
Anna Bridge 180:96ed750bd169 468
Anna Bridge 180:96ed750bd169 469
Anna Bridge 180:96ed750bd169 470 /**
Anna Bridge 180:96ed750bd169 471 * @brief General Purpose I/O
Anna Bridge 180:96ed750bd169 472 */
Anna Bridge 180:96ed750bd169 473
Anna Bridge 180:96ed750bd169 474 typedef struct
Anna Bridge 180:96ed750bd169 475 {
Anna Bridge 180:96ed750bd169 476 __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
Anna Bridge 180:96ed750bd169 477 __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
Anna Bridge 180:96ed750bd169 478 __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
Anna Bridge 180:96ed750bd169 479 __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
Anna Bridge 180:96ed750bd169 480 __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
Anna Bridge 180:96ed750bd169 481 __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
Anna Bridge 180:96ed750bd169 482 __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */
Anna Bridge 180:96ed750bd169 483 __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
Anna Bridge 180:96ed750bd169 484 __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */
Anna Bridge 180:96ed750bd169 485 __IO uint32_t BRR; /*!< GPIO Bit Reset register, Address offset: 0x28 */
Anna Bridge 180:96ed750bd169 486
Anna Bridge 180:96ed750bd169 487 } GPIO_TypeDef;
Anna Bridge 180:96ed750bd169 488
Anna Bridge 180:96ed750bd169 489
Anna Bridge 180:96ed750bd169 490 /**
Anna Bridge 180:96ed750bd169 491 * @brief Inter-integrated Circuit Interface
Anna Bridge 180:96ed750bd169 492 */
Anna Bridge 180:96ed750bd169 493
Anna Bridge 180:96ed750bd169 494 typedef struct
Anna Bridge 180:96ed750bd169 495 {
Anna Bridge 180:96ed750bd169 496 __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
Anna Bridge 180:96ed750bd169 497 __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
Anna Bridge 180:96ed750bd169 498 __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */
Anna Bridge 180:96ed750bd169 499 __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */
Anna Bridge 180:96ed750bd169 500 __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */
Anna Bridge 180:96ed750bd169 501 __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */
Anna Bridge 180:96ed750bd169 502 __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */
Anna Bridge 180:96ed750bd169 503 __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */
Anna Bridge 180:96ed750bd169 504 __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */
Anna Bridge 180:96ed750bd169 505 __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */
Anna Bridge 180:96ed750bd169 506 __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */
Anna Bridge 180:96ed750bd169 507 } I2C_TypeDef;
Anna Bridge 180:96ed750bd169 508
Anna Bridge 180:96ed750bd169 509 /**
Anna Bridge 180:96ed750bd169 510 * @brief Independent WATCHDOG
Anna Bridge 180:96ed750bd169 511 */
Anna Bridge 180:96ed750bd169 512
Anna Bridge 180:96ed750bd169 513 typedef struct
Anna Bridge 180:96ed750bd169 514 {
Anna Bridge 180:96ed750bd169 515 __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
Anna Bridge 180:96ed750bd169 516 __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
Anna Bridge 180:96ed750bd169 517 __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
Anna Bridge 180:96ed750bd169 518 __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
Anna Bridge 180:96ed750bd169 519 __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */
Anna Bridge 180:96ed750bd169 520 } IWDG_TypeDef;
Anna Bridge 180:96ed750bd169 521
Anna Bridge 180:96ed750bd169 522 /**
Anna Bridge 180:96ed750bd169 523 * @brief LCD
Anna Bridge 180:96ed750bd169 524 */
Anna Bridge 180:96ed750bd169 525
Anna Bridge 180:96ed750bd169 526 typedef struct
Anna Bridge 180:96ed750bd169 527 {
Anna Bridge 180:96ed750bd169 528 __IO uint32_t CR; /*!< LCD control register, Address offset: 0x00 */
Anna Bridge 180:96ed750bd169 529 __IO uint32_t FCR; /*!< LCD frame control register, Address offset: 0x04 */
Anna Bridge 180:96ed750bd169 530 __IO uint32_t SR; /*!< LCD status register, Address offset: 0x08 */
Anna Bridge 180:96ed750bd169 531 __IO uint32_t CLR; /*!< LCD clear register, Address offset: 0x0C */
Anna Bridge 180:96ed750bd169 532 uint32_t RESERVED; /*!< Reserved, Address offset: 0x10 */
Anna Bridge 180:96ed750bd169 533 __IO uint32_t RAM[16]; /*!< LCD display memory, Address offset: 0x14-0x50 */
Anna Bridge 180:96ed750bd169 534 } LCD_TypeDef;
Anna Bridge 180:96ed750bd169 535
Anna Bridge 180:96ed750bd169 536 /**
Anna Bridge 180:96ed750bd169 537 * @brief LPTIMER
Anna Bridge 180:96ed750bd169 538 */
Anna Bridge 180:96ed750bd169 539 typedef struct
Anna Bridge 180:96ed750bd169 540 {
Anna Bridge 180:96ed750bd169 541 __IO uint32_t ISR; /*!< LPTIM Interrupt and Status register, Address offset: 0x00 */
Anna Bridge 180:96ed750bd169 542 __IO uint32_t ICR; /*!< LPTIM Interrupt Clear register, Address offset: 0x04 */
Anna Bridge 180:96ed750bd169 543 __IO uint32_t IER; /*!< LPTIM Interrupt Enable register, Address offset: 0x08 */
Anna Bridge 180:96ed750bd169 544 __IO uint32_t CFGR; /*!< LPTIM Configuration register, Address offset: 0x0C */
Anna Bridge 180:96ed750bd169 545 __IO uint32_t CR; /*!< LPTIM Control register, Address offset: 0x10 */
Anna Bridge 180:96ed750bd169 546 __IO uint32_t CMP; /*!< LPTIM Compare register, Address offset: 0x14 */
Anna Bridge 180:96ed750bd169 547 __IO uint32_t ARR; /*!< LPTIM Autoreload register, Address offset: 0x18 */
Anna Bridge 180:96ed750bd169 548 __IO uint32_t CNT; /*!< LPTIM Counter register, Address offset: 0x1C */
Anna Bridge 180:96ed750bd169 549 __IO uint32_t OR; /*!< LPTIM Option register, Address offset: 0x20 */
Anna Bridge 180:96ed750bd169 550 } LPTIM_TypeDef;
Anna Bridge 180:96ed750bd169 551
Anna Bridge 180:96ed750bd169 552 /**
Anna Bridge 180:96ed750bd169 553 * @brief Operational Amplifier (OPAMP)
Anna Bridge 180:96ed750bd169 554 */
Anna Bridge 180:96ed750bd169 555
Anna Bridge 180:96ed750bd169 556 typedef struct
Anna Bridge 180:96ed750bd169 557 {
Anna Bridge 180:96ed750bd169 558 __IO uint32_t CSR; /*!< OPAMP control/status register, Address offset: 0x00 */
Anna Bridge 180:96ed750bd169 559 __IO uint32_t OTR; /*!< OPAMP offset trimming register for normal mode, Address offset: 0x04 */
Anna Bridge 180:96ed750bd169 560 __IO uint32_t LPOTR; /*!< OPAMP offset trimming register for low power mode, Address offset: 0x08 */
Anna Bridge 180:96ed750bd169 561 } OPAMP_TypeDef;
Anna Bridge 180:96ed750bd169 562
Anna Bridge 180:96ed750bd169 563 typedef struct
Anna Bridge 180:96ed750bd169 564 {
Anna Bridge 180:96ed750bd169 565 __IO uint32_t CSR; /*!< OPAMP control/status register, used for bits common to several OPAMP instances, Address offset: 0x00 */
Anna Bridge 180:96ed750bd169 566 } OPAMP_Common_TypeDef;
Anna Bridge 180:96ed750bd169 567
Anna Bridge 180:96ed750bd169 568 /**
Anna Bridge 180:96ed750bd169 569 * @brief Power Control
Anna Bridge 180:96ed750bd169 570 */
Anna Bridge 180:96ed750bd169 571
Anna Bridge 180:96ed750bd169 572 typedef struct
Anna Bridge 180:96ed750bd169 573 {
Anna Bridge 180:96ed750bd169 574 __IO uint32_t CR1; /*!< PWR power control register 1, Address offset: 0x00 */
Anna Bridge 180:96ed750bd169 575 __IO uint32_t CR2; /*!< PWR power control register 2, Address offset: 0x04 */
Anna Bridge 180:96ed750bd169 576 __IO uint32_t CR3; /*!< PWR power control register 3, Address offset: 0x08 */
Anna Bridge 180:96ed750bd169 577 __IO uint32_t CR4; /*!< PWR power control register 4, Address offset: 0x0C */
Anna Bridge 180:96ed750bd169 578 __IO uint32_t SR1; /*!< PWR power status register 1, Address offset: 0x10 */
Anna Bridge 180:96ed750bd169 579 __IO uint32_t SR2; /*!< PWR power status register 2, Address offset: 0x14 */
Anna Bridge 180:96ed750bd169 580 __IO uint32_t SCR; /*!< PWR power status reset register, Address offset: 0x18 */
Anna Bridge 180:96ed750bd169 581 uint32_t RESERVED; /*!< Reserved, Address offset: 0x1C */
Anna Bridge 180:96ed750bd169 582 __IO uint32_t PUCRA; /*!< Pull_up control register of portA, Address offset: 0x20 */
Anna Bridge 180:96ed750bd169 583 __IO uint32_t PDCRA; /*!< Pull_Down control register of portA, Address offset: 0x24 */
Anna Bridge 180:96ed750bd169 584 __IO uint32_t PUCRB; /*!< Pull_up control register of portB, Address offset: 0x28 */
Anna Bridge 180:96ed750bd169 585 __IO uint32_t PDCRB; /*!< Pull_Down control register of portB, Address offset: 0x2C */
Anna Bridge 180:96ed750bd169 586 __IO uint32_t PUCRC; /*!< Pull_up control register of portC, Address offset: 0x30 */
Anna Bridge 180:96ed750bd169 587 __IO uint32_t PDCRC; /*!< Pull_Down control register of portC, Address offset: 0x34 */
Anna Bridge 180:96ed750bd169 588 __IO uint32_t PUCRD; /*!< Pull_up control register of portD, Address offset: 0x38 */
Anna Bridge 180:96ed750bd169 589 __IO uint32_t PDCRD; /*!< Pull_Down control register of portD, Address offset: 0x3C */
Anna Bridge 180:96ed750bd169 590 __IO uint32_t PUCRE; /*!< Pull_up control register of portE, Address offset: 0x40 */
Anna Bridge 180:96ed750bd169 591 __IO uint32_t PDCRE; /*!< Pull_Down control register of portE, Address offset: 0x44 */
Anna Bridge 180:96ed750bd169 592 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x48 */
Anna Bridge 180:96ed750bd169 593 uint32_t RESERVED2; /*!< Reserved, Address offset: 0x4C */
Anna Bridge 180:96ed750bd169 594 uint32_t RESERVED3; /*!< Reserved, Address offset: 0x50 */
AnnaBridge 181:57724642e740 595 uint32_t RESERVED4; /*!< Reserved, Address offset: 0x54 */
Anna Bridge 180:96ed750bd169 596 __IO uint32_t PUCRH; /*!< Pull_up control register of portH, Address offset: 0x58 */
Anna Bridge 180:96ed750bd169 597 __IO uint32_t PDCRH; /*!< Pull_Down control register of portH, Address offset: 0x5C */
Anna Bridge 180:96ed750bd169 598 } PWR_TypeDef;
Anna Bridge 180:96ed750bd169 599
Anna Bridge 180:96ed750bd169 600
Anna Bridge 180:96ed750bd169 601 /**
Anna Bridge 180:96ed750bd169 602 * @brief QUAD Serial Peripheral Interface
Anna Bridge 180:96ed750bd169 603 */
Anna Bridge 180:96ed750bd169 604
Anna Bridge 180:96ed750bd169 605 typedef struct
Anna Bridge 180:96ed750bd169 606 {
Anna Bridge 180:96ed750bd169 607 __IO uint32_t CR; /*!< QUADSPI Control register, Address offset: 0x00 */
Anna Bridge 180:96ed750bd169 608 __IO uint32_t DCR; /*!< QUADSPI Device Configuration register, Address offset: 0x04 */
Anna Bridge 180:96ed750bd169 609 __IO uint32_t SR; /*!< QUADSPI Status register, Address offset: 0x08 */
Anna Bridge 180:96ed750bd169 610 __IO uint32_t FCR; /*!< QUADSPI Flag Clear register, Address offset: 0x0C */
Anna Bridge 180:96ed750bd169 611 __IO uint32_t DLR; /*!< QUADSPI Data Length register, Address offset: 0x10 */
Anna Bridge 180:96ed750bd169 612 __IO uint32_t CCR; /*!< QUADSPI Communication Configuration register, Address offset: 0x14 */
Anna Bridge 180:96ed750bd169 613 __IO uint32_t AR; /*!< QUADSPI Address register, Address offset: 0x18 */
Anna Bridge 180:96ed750bd169 614 __IO uint32_t ABR; /*!< QUADSPI Alternate Bytes register, Address offset: 0x1C */
Anna Bridge 180:96ed750bd169 615 __IO uint32_t DR; /*!< QUADSPI Data register, Address offset: 0x20 */
Anna Bridge 180:96ed750bd169 616 __IO uint32_t PSMKR; /*!< QUADSPI Polling Status Mask register, Address offset: 0x24 */
Anna Bridge 180:96ed750bd169 617 __IO uint32_t PSMAR; /*!< QUADSPI Polling Status Match register, Address offset: 0x28 */
Anna Bridge 180:96ed750bd169 618 __IO uint32_t PIR; /*!< QUADSPI Polling Interval register, Address offset: 0x2C */
Anna Bridge 180:96ed750bd169 619 __IO uint32_t LPTR; /*!< QUADSPI Low Power Timeout register, Address offset: 0x30 */
Anna Bridge 180:96ed750bd169 620 } QUADSPI_TypeDef;
Anna Bridge 180:96ed750bd169 621
Anna Bridge 180:96ed750bd169 622
Anna Bridge 180:96ed750bd169 623 /**
Anna Bridge 180:96ed750bd169 624 * @brief Reset and Clock Control
Anna Bridge 180:96ed750bd169 625 */
Anna Bridge 180:96ed750bd169 626
Anna Bridge 180:96ed750bd169 627 typedef struct
Anna Bridge 180:96ed750bd169 628 {
Anna Bridge 180:96ed750bd169 629 __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */
Anna Bridge 180:96ed750bd169 630 __IO uint32_t ICSCR; /*!< RCC internal clock sources calibration register, Address offset: 0x04 */
Anna Bridge 180:96ed750bd169 631 __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x08 */
Anna Bridge 180:96ed750bd169 632 __IO uint32_t PLLCFGR; /*!< RCC system PLL configuration register, Address offset: 0x0C */
Anna Bridge 180:96ed750bd169 633 __IO uint32_t PLLSAI1CFGR; /*!< RCC PLL SAI1 configuration register, Address offset: 0x10 */
Anna Bridge 180:96ed750bd169 634 uint32_t RESERVED; /*!< Reserved, Address offset: 0x14 */
Anna Bridge 180:96ed750bd169 635 __IO uint32_t CIER; /*!< RCC clock interrupt enable register, Address offset: 0x18 */
Anna Bridge 180:96ed750bd169 636 __IO uint32_t CIFR; /*!< RCC clock interrupt flag register, Address offset: 0x1C */
Anna Bridge 180:96ed750bd169 637 __IO uint32_t CICR; /*!< RCC clock interrupt clear register, Address offset: 0x20 */
Anna Bridge 180:96ed750bd169 638 uint32_t RESERVED0; /*!< Reserved, Address offset: 0x24 */
Anna Bridge 180:96ed750bd169 639 __IO uint32_t AHB1RSTR; /*!< RCC AHB1 peripheral reset register, Address offset: 0x28 */
Anna Bridge 180:96ed750bd169 640 __IO uint32_t AHB2RSTR; /*!< RCC AHB2 peripheral reset register, Address offset: 0x2C */
Anna Bridge 180:96ed750bd169 641 __IO uint32_t AHB3RSTR; /*!< RCC AHB3 peripheral reset register, Address offset: 0x30 */
Anna Bridge 180:96ed750bd169 642 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x34 */
Anna Bridge 180:96ed750bd169 643 __IO uint32_t APB1RSTR1; /*!< RCC APB1 peripheral reset register 1, Address offset: 0x38 */
Anna Bridge 180:96ed750bd169 644 __IO uint32_t APB1RSTR2; /*!< RCC APB1 peripheral reset register 2, Address offset: 0x3C */
Anna Bridge 180:96ed750bd169 645 __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x40 */
Anna Bridge 180:96ed750bd169 646 uint32_t RESERVED2; /*!< Reserved, Address offset: 0x44 */
Anna Bridge 180:96ed750bd169 647 __IO uint32_t AHB1ENR; /*!< RCC AHB1 peripheral clocks enable register, Address offset: 0x48 */
Anna Bridge 180:96ed750bd169 648 __IO uint32_t AHB2ENR; /*!< RCC AHB2 peripheral clocks enable register, Address offset: 0x4C */
Anna Bridge 180:96ed750bd169 649 __IO uint32_t AHB3ENR; /*!< RCC AHB3 peripheral clocks enable register, Address offset: 0x50 */
Anna Bridge 180:96ed750bd169 650 uint32_t RESERVED3; /*!< Reserved, Address offset: 0x54 */
Anna Bridge 180:96ed750bd169 651 __IO uint32_t APB1ENR1; /*!< RCC APB1 peripheral clocks enable register 1, Address offset: 0x58 */
Anna Bridge 180:96ed750bd169 652 __IO uint32_t APB1ENR2; /*!< RCC APB1 peripheral clocks enable register 2, Address offset: 0x5C */
Anna Bridge 180:96ed750bd169 653 __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clocks enable register, Address offset: 0x60 */
Anna Bridge 180:96ed750bd169 654 uint32_t RESERVED4; /*!< Reserved, Address offset: 0x64 */
Anna Bridge 180:96ed750bd169 655 __IO uint32_t AHB1SMENR; /*!< RCC AHB1 peripheral clocks enable in sleep and stop modes register, Address offset: 0x68 */
Anna Bridge 180:96ed750bd169 656 __IO uint32_t AHB2SMENR; /*!< RCC AHB2 peripheral clocks enable in sleep and stop modes register, Address offset: 0x6C */
Anna Bridge 180:96ed750bd169 657 __IO uint32_t AHB3SMENR; /*!< RCC AHB3 peripheral clocks enable in sleep and stop modes register, Address offset: 0x70 */
Anna Bridge 180:96ed750bd169 658 uint32_t RESERVED5; /*!< Reserved, Address offset: 0x74 */
Anna Bridge 180:96ed750bd169 659 __IO uint32_t APB1SMENR1; /*!< RCC APB1 peripheral clocks enable in sleep mode and stop modes register 1, Address offset: 0x78 */
Anna Bridge 180:96ed750bd169 660 __IO uint32_t APB1SMENR2; /*!< RCC APB1 peripheral clocks enable in sleep mode and stop modes register 2, Address offset: 0x7C */
Anna Bridge 180:96ed750bd169 661 __IO uint32_t APB2SMENR; /*!< RCC APB2 peripheral clocks enable in sleep mode and stop modes register, Address offset: 0x80 */
Anna Bridge 180:96ed750bd169 662 uint32_t RESERVED6; /*!< Reserved, Address offset: 0x84 */
Anna Bridge 180:96ed750bd169 663 __IO uint32_t CCIPR; /*!< RCC peripherals independent clock configuration register, Address offset: 0x88 */
Anna Bridge 180:96ed750bd169 664 uint32_t RESERVED7; /*!< Reserved, Address offset: 0x8C */
Anna Bridge 180:96ed750bd169 665 __IO uint32_t BDCR; /*!< RCC backup domain control register, Address offset: 0x90 */
Anna Bridge 180:96ed750bd169 666 __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x94 */
Anna Bridge 180:96ed750bd169 667 __IO uint32_t CRRCR; /*!< RCC clock recovery RC register, Address offset: 0x98 */
Anna Bridge 180:96ed750bd169 668 } RCC_TypeDef;
Anna Bridge 180:96ed750bd169 669
Anna Bridge 180:96ed750bd169 670 /**
Anna Bridge 180:96ed750bd169 671 * @brief Real-Time Clock
Anna Bridge 180:96ed750bd169 672 */
Anna Bridge 180:96ed750bd169 673
Anna Bridge 180:96ed750bd169 674 typedef struct
Anna Bridge 180:96ed750bd169 675 {
Anna Bridge 180:96ed750bd169 676 __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
Anna Bridge 180:96ed750bd169 677 __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
Anna Bridge 180:96ed750bd169 678 __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */
Anna Bridge 180:96ed750bd169 679 __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */
Anna Bridge 180:96ed750bd169 680 __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
Anna Bridge 180:96ed750bd169 681 __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */
Anna Bridge 180:96ed750bd169 682 uint32_t reserved; /*!< Reserved */
Anna Bridge 180:96ed750bd169 683 __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */
Anna Bridge 180:96ed750bd169 684 __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */
Anna Bridge 180:96ed750bd169 685 __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
Anna Bridge 180:96ed750bd169 686 __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */
Anna Bridge 180:96ed750bd169 687 __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */
Anna Bridge 180:96ed750bd169 688 __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
Anna Bridge 180:96ed750bd169 689 __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
Anna Bridge 180:96ed750bd169 690 __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */
Anna Bridge 180:96ed750bd169 691 __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */
Anna Bridge 180:96ed750bd169 692 __IO uint32_t TAMPCR; /*!< RTC tamper configuration register, Address offset: 0x40 */
Anna Bridge 180:96ed750bd169 693 __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */
Anna Bridge 180:96ed750bd169 694 __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x48 */
Anna Bridge 180:96ed750bd169 695 __IO uint32_t OR; /*!< RTC option register, Address offset: 0x4C */
Anna Bridge 180:96ed750bd169 696 __IO uint32_t BKP0R; /*!< RTC backup register 0, Address offset: 0x50 */
Anna Bridge 180:96ed750bd169 697 __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */
Anna Bridge 180:96ed750bd169 698 __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */
Anna Bridge 180:96ed750bd169 699 __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */
Anna Bridge 180:96ed750bd169 700 __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */
Anna Bridge 180:96ed750bd169 701 __IO uint32_t BKP5R; /*!< RTC backup register 5, Address offset: 0x64 */
Anna Bridge 180:96ed750bd169 702 __IO uint32_t BKP6R; /*!< RTC backup register 6, Address offset: 0x68 */
Anna Bridge 180:96ed750bd169 703 __IO uint32_t BKP7R; /*!< RTC backup register 7, Address offset: 0x6C */
Anna Bridge 180:96ed750bd169 704 __IO uint32_t BKP8R; /*!< RTC backup register 8, Address offset: 0x70 */
Anna Bridge 180:96ed750bd169 705 __IO uint32_t BKP9R; /*!< RTC backup register 9, Address offset: 0x74 */
Anna Bridge 180:96ed750bd169 706 __IO uint32_t BKP10R; /*!< RTC backup register 10, Address offset: 0x78 */
Anna Bridge 180:96ed750bd169 707 __IO uint32_t BKP11R; /*!< RTC backup register 11, Address offset: 0x7C */
Anna Bridge 180:96ed750bd169 708 __IO uint32_t BKP12R; /*!< RTC backup register 12, Address offset: 0x80 */
Anna Bridge 180:96ed750bd169 709 __IO uint32_t BKP13R; /*!< RTC backup register 13, Address offset: 0x84 */
Anna Bridge 180:96ed750bd169 710 __IO uint32_t BKP14R; /*!< RTC backup register 14, Address offset: 0x88 */
Anna Bridge 180:96ed750bd169 711 __IO uint32_t BKP15R; /*!< RTC backup register 15, Address offset: 0x8C */
Anna Bridge 180:96ed750bd169 712 __IO uint32_t BKP16R; /*!< RTC backup register 16, Address offset: 0x90 */
Anna Bridge 180:96ed750bd169 713 __IO uint32_t BKP17R; /*!< RTC backup register 17, Address offset: 0x94 */
Anna Bridge 180:96ed750bd169 714 __IO uint32_t BKP18R; /*!< RTC backup register 18, Address offset: 0x98 */
Anna Bridge 180:96ed750bd169 715 __IO uint32_t BKP19R; /*!< RTC backup register 19, Address offset: 0x9C */
Anna Bridge 180:96ed750bd169 716 __IO uint32_t BKP20R; /*!< RTC backup register 20, Address offset: 0xA0 */
Anna Bridge 180:96ed750bd169 717 __IO uint32_t BKP21R; /*!< RTC backup register 21, Address offset: 0xA4 */
Anna Bridge 180:96ed750bd169 718 __IO uint32_t BKP22R; /*!< RTC backup register 22, Address offset: 0xA8 */
Anna Bridge 180:96ed750bd169 719 __IO uint32_t BKP23R; /*!< RTC backup register 23, Address offset: 0xAC */
Anna Bridge 180:96ed750bd169 720 __IO uint32_t BKP24R; /*!< RTC backup register 24, Address offset: 0xB0 */
Anna Bridge 180:96ed750bd169 721 __IO uint32_t BKP25R; /*!< RTC backup register 25, Address offset: 0xB4 */
Anna Bridge 180:96ed750bd169 722 __IO uint32_t BKP26R; /*!< RTC backup register 26, Address offset: 0xB8 */
Anna Bridge 180:96ed750bd169 723 __IO uint32_t BKP27R; /*!< RTC backup register 27, Address offset: 0xBC */
Anna Bridge 180:96ed750bd169 724 __IO uint32_t BKP28R; /*!< RTC backup register 28, Address offset: 0xC0 */
Anna Bridge 180:96ed750bd169 725 __IO uint32_t BKP29R; /*!< RTC backup register 29, Address offset: 0xC4 */
Anna Bridge 180:96ed750bd169 726 __IO uint32_t BKP30R; /*!< RTC backup register 30, Address offset: 0xC8 */
Anna Bridge 180:96ed750bd169 727 __IO uint32_t BKP31R; /*!< RTC backup register 31, Address offset: 0xCC */
Anna Bridge 180:96ed750bd169 728 } RTC_TypeDef;
Anna Bridge 180:96ed750bd169 729
Anna Bridge 180:96ed750bd169 730
Anna Bridge 180:96ed750bd169 731 /**
Anna Bridge 180:96ed750bd169 732 * @brief Serial Audio Interface
Anna Bridge 180:96ed750bd169 733 */
Anna Bridge 180:96ed750bd169 734
Anna Bridge 180:96ed750bd169 735 typedef struct
Anna Bridge 180:96ed750bd169 736 {
Anna Bridge 180:96ed750bd169 737 __IO uint32_t GCR; /*!< SAI global configuration register, Address offset: 0x00 */
Anna Bridge 180:96ed750bd169 738 } SAI_TypeDef;
Anna Bridge 180:96ed750bd169 739
Anna Bridge 180:96ed750bd169 740 typedef struct
Anna Bridge 180:96ed750bd169 741 {
Anna Bridge 180:96ed750bd169 742 __IO uint32_t CR1; /*!< SAI block x configuration register 1, Address offset: 0x04 */
Anna Bridge 180:96ed750bd169 743 __IO uint32_t CR2; /*!< SAI block x configuration register 2, Address offset: 0x08 */
Anna Bridge 180:96ed750bd169 744 __IO uint32_t FRCR; /*!< SAI block x frame configuration register, Address offset: 0x0C */
Anna Bridge 180:96ed750bd169 745 __IO uint32_t SLOTR; /*!< SAI block x slot register, Address offset: 0x10 */
Anna Bridge 180:96ed750bd169 746 __IO uint32_t IMR; /*!< SAI block x interrupt mask register, Address offset: 0x14 */
Anna Bridge 180:96ed750bd169 747 __IO uint32_t SR; /*!< SAI block x status register, Address offset: 0x18 */
Anna Bridge 180:96ed750bd169 748 __IO uint32_t CLRFR; /*!< SAI block x clear flag register, Address offset: 0x1C */
Anna Bridge 180:96ed750bd169 749 __IO uint32_t DR; /*!< SAI block x data register, Address offset: 0x20 */
Anna Bridge 180:96ed750bd169 750 } SAI_Block_TypeDef;
Anna Bridge 180:96ed750bd169 751
Anna Bridge 180:96ed750bd169 752
Anna Bridge 180:96ed750bd169 753 /**
Anna Bridge 180:96ed750bd169 754 * @brief Secure digital input/output Interface
Anna Bridge 180:96ed750bd169 755 */
Anna Bridge 180:96ed750bd169 756
Anna Bridge 180:96ed750bd169 757 typedef struct
Anna Bridge 180:96ed750bd169 758 {
Anna Bridge 180:96ed750bd169 759 __IO uint32_t POWER; /*!< SDMMC power control register, Address offset: 0x00 */
Anna Bridge 180:96ed750bd169 760 __IO uint32_t CLKCR; /*!< SDMMC clock control register, Address offset: 0x04 */
Anna Bridge 180:96ed750bd169 761 __IO uint32_t ARG; /*!< SDMMC argument register, Address offset: 0x08 */
Anna Bridge 180:96ed750bd169 762 __IO uint32_t CMD; /*!< SDMMC command register, Address offset: 0x0C */
Anna Bridge 180:96ed750bd169 763 __I uint32_t RESPCMD; /*!< SDMMC command response register, Address offset: 0x10 */
Anna Bridge 180:96ed750bd169 764 __I uint32_t RESP1; /*!< SDMMC response 1 register, Address offset: 0x14 */
Anna Bridge 180:96ed750bd169 765 __I uint32_t RESP2; /*!< SDMMC response 2 register, Address offset: 0x18 */
Anna Bridge 180:96ed750bd169 766 __I uint32_t RESP3; /*!< SDMMC response 3 register, Address offset: 0x1C */
Anna Bridge 180:96ed750bd169 767 __I uint32_t RESP4; /*!< SDMMC response 4 register, Address offset: 0x20 */
Anna Bridge 180:96ed750bd169 768 __IO uint32_t DTIMER; /*!< SDMMC data timer register, Address offset: 0x24 */
Anna Bridge 180:96ed750bd169 769 __IO uint32_t DLEN; /*!< SDMMC data length register, Address offset: 0x28 */
Anna Bridge 180:96ed750bd169 770 __IO uint32_t DCTRL; /*!< SDMMC data control register, Address offset: 0x2C */
Anna Bridge 180:96ed750bd169 771 __I uint32_t DCOUNT; /*!< SDMMC data counter register, Address offset: 0x30 */
Anna Bridge 180:96ed750bd169 772 __I uint32_t STA; /*!< SDMMC status register, Address offset: 0x34 */
Anna Bridge 180:96ed750bd169 773 __IO uint32_t ICR; /*!< SDMMC interrupt clear register, Address offset: 0x38 */
Anna Bridge 180:96ed750bd169 774 __IO uint32_t MASK; /*!< SDMMC mask register, Address offset: 0x3C */
Anna Bridge 180:96ed750bd169 775 uint32_t RESERVED0[2]; /*!< Reserved, 0x40-0x44 */
Anna Bridge 180:96ed750bd169 776 __I uint32_t FIFOCNT; /*!< SDMMC FIFO counter register, Address offset: 0x48 */
Anna Bridge 180:96ed750bd169 777 uint32_t RESERVED1[13]; /*!< Reserved, 0x4C-0x7C */
Anna Bridge 180:96ed750bd169 778 __IO uint32_t FIFO; /*!< SDMMC data FIFO register, Address offset: 0x80 */
Anna Bridge 180:96ed750bd169 779 } SDMMC_TypeDef;
Anna Bridge 180:96ed750bd169 780
Anna Bridge 180:96ed750bd169 781
Anna Bridge 180:96ed750bd169 782 /**
Anna Bridge 180:96ed750bd169 783 * @brief Serial Peripheral Interface
Anna Bridge 180:96ed750bd169 784 */
Anna Bridge 180:96ed750bd169 785
Anna Bridge 180:96ed750bd169 786 typedef struct
Anna Bridge 180:96ed750bd169 787 {
Anna Bridge 180:96ed750bd169 788 __IO uint32_t CR1; /*!< SPI Control register 1, Address offset: 0x00 */
Anna Bridge 180:96ed750bd169 789 __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */
Anna Bridge 180:96ed750bd169 790 __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */
AnnaBridge 181:57724642e740 791 __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
Anna Bridge 180:96ed750bd169 792 __IO uint32_t CRCPR; /*!< SPI CRC polynomial register, Address offset: 0x10 */
Anna Bridge 180:96ed750bd169 793 __IO uint32_t RXCRCR; /*!< SPI Rx CRC register, Address offset: 0x14 */
Anna Bridge 180:96ed750bd169 794 __IO uint32_t TXCRCR; /*!< SPI Tx CRC register, Address offset: 0x18 */
Anna Bridge 180:96ed750bd169 795 } SPI_TypeDef;
Anna Bridge 180:96ed750bd169 796
Anna Bridge 180:96ed750bd169 797
Anna Bridge 180:96ed750bd169 798 /**
Anna Bridge 180:96ed750bd169 799 * @brief Single Wire Protocol Master Interface SPWMI
Anna Bridge 180:96ed750bd169 800 */
Anna Bridge 180:96ed750bd169 801
Anna Bridge 180:96ed750bd169 802 typedef struct
Anna Bridge 180:96ed750bd169 803 {
Anna Bridge 180:96ed750bd169 804 __IO uint32_t CR; /*!< SWPMI Configuration/Control register, Address offset: 0x00 */
Anna Bridge 180:96ed750bd169 805 __IO uint32_t BRR; /*!< SWPMI bitrate register, Address offset: 0x04 */
Anna Bridge 180:96ed750bd169 806 uint32_t RESERVED1; /*!< Reserved, 0x08 */
Anna Bridge 180:96ed750bd169 807 __IO uint32_t ISR; /*!< SWPMI Interrupt and Status register, Address offset: 0x0C */
Anna Bridge 180:96ed750bd169 808 __IO uint32_t ICR; /*!< SWPMI Interrupt Flag Clear register, Address offset: 0x10 */
Anna Bridge 180:96ed750bd169 809 __IO uint32_t IER; /*!< SWPMI Interrupt Enable register, Address offset: 0x14 */
Anna Bridge 180:96ed750bd169 810 __IO uint32_t RFL; /*!< SWPMI Receive Frame Length register, Address offset: 0x18 */
Anna Bridge 180:96ed750bd169 811 __IO uint32_t TDR; /*!< SWPMI Transmit data register, Address offset: 0x1C */
Anna Bridge 180:96ed750bd169 812 __IO uint32_t RDR; /*!< SWPMI Receive data register, Address offset: 0x20 */
Anna Bridge 180:96ed750bd169 813 __IO uint32_t OR; /*!< SWPMI Option register, Address offset: 0x24 */
Anna Bridge 180:96ed750bd169 814 } SWPMI_TypeDef;
Anna Bridge 180:96ed750bd169 815
Anna Bridge 180:96ed750bd169 816
Anna Bridge 180:96ed750bd169 817 /**
Anna Bridge 180:96ed750bd169 818 * @brief System configuration controller
Anna Bridge 180:96ed750bd169 819 */
Anna Bridge 180:96ed750bd169 820
Anna Bridge 180:96ed750bd169 821 typedef struct
Anna Bridge 180:96ed750bd169 822 {
Anna Bridge 180:96ed750bd169 823 __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register, Address offset: 0x00 */
Anna Bridge 180:96ed750bd169 824 __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x04 */
Anna Bridge 180:96ed750bd169 825 __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */
Anna Bridge 180:96ed750bd169 826 __IO uint32_t SCSR; /*!< SYSCFG SRAM2 control and status register, Address offset: 0x18 */
Anna Bridge 180:96ed750bd169 827 __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x1C */
Anna Bridge 180:96ed750bd169 828 __IO uint32_t SWPR; /*!< SYSCFG SRAM2 write protection register, Address offset: 0x20 */
Anna Bridge 180:96ed750bd169 829 __IO uint32_t SKR; /*!< SYSCFG SRAM2 key register, Address offset: 0x24 */
Anna Bridge 180:96ed750bd169 830 } SYSCFG_TypeDef;
Anna Bridge 180:96ed750bd169 831
Anna Bridge 180:96ed750bd169 832
Anna Bridge 180:96ed750bd169 833 /**
Anna Bridge 180:96ed750bd169 834 * @brief TIM
Anna Bridge 180:96ed750bd169 835 */
Anna Bridge 180:96ed750bd169 836
Anna Bridge 180:96ed750bd169 837 typedef struct
Anna Bridge 180:96ed750bd169 838 {
Anna Bridge 180:96ed750bd169 839 __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
Anna Bridge 180:96ed750bd169 840 __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
Anna Bridge 180:96ed750bd169 841 __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */
Anna Bridge 180:96ed750bd169 842 __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
Anna Bridge 180:96ed750bd169 843 __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
Anna Bridge 180:96ed750bd169 844 __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
Anna Bridge 180:96ed750bd169 845 __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
Anna Bridge 180:96ed750bd169 846 __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
Anna Bridge 180:96ed750bd169 847 __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
Anna Bridge 180:96ed750bd169 848 __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
Anna Bridge 180:96ed750bd169 849 __IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */
Anna Bridge 180:96ed750bd169 850 __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
Anna Bridge 180:96ed750bd169 851 __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
Anna Bridge 180:96ed750bd169 852 __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
Anna Bridge 180:96ed750bd169 853 __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
Anna Bridge 180:96ed750bd169 854 __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
Anna Bridge 180:96ed750bd169 855 __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
Anna Bridge 180:96ed750bd169 856 __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
Anna Bridge 180:96ed750bd169 857 __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
Anna Bridge 180:96ed750bd169 858 __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
Anna Bridge 180:96ed750bd169 859 __IO uint32_t OR1; /*!< TIM option register 1, Address offset: 0x50 */
Anna Bridge 180:96ed750bd169 860 __IO uint32_t CCMR3; /*!< TIM capture/compare mode register 3, Address offset: 0x54 */
Anna Bridge 180:96ed750bd169 861 __IO uint32_t CCR5; /*!< TIM capture/compare register5, Address offset: 0x58 */
Anna Bridge 180:96ed750bd169 862 __IO uint32_t CCR6; /*!< TIM capture/compare register6, Address offset: 0x5C */
Anna Bridge 180:96ed750bd169 863 __IO uint32_t OR2; /*!< TIM option register 2, Address offset: 0x60 */
Anna Bridge 180:96ed750bd169 864 __IO uint32_t OR3; /*!< TIM option register 3, Address offset: 0x64 */
Anna Bridge 180:96ed750bd169 865 } TIM_TypeDef;
Anna Bridge 180:96ed750bd169 866
Anna Bridge 180:96ed750bd169 867
Anna Bridge 180:96ed750bd169 868 /**
Anna Bridge 180:96ed750bd169 869 * @brief Touch Sensing Controller (TSC)
Anna Bridge 180:96ed750bd169 870 */
Anna Bridge 180:96ed750bd169 871
Anna Bridge 180:96ed750bd169 872 typedef struct
Anna Bridge 180:96ed750bd169 873 {
Anna Bridge 180:96ed750bd169 874 __IO uint32_t CR; /*!< TSC control register, Address offset: 0x00 */
Anna Bridge 180:96ed750bd169 875 __IO uint32_t IER; /*!< TSC interrupt enable register, Address offset: 0x04 */
Anna Bridge 180:96ed750bd169 876 __IO uint32_t ICR; /*!< TSC interrupt clear register, Address offset: 0x08 */
Anna Bridge 180:96ed750bd169 877 __IO uint32_t ISR; /*!< TSC interrupt status register, Address offset: 0x0C */
Anna Bridge 180:96ed750bd169 878 __IO uint32_t IOHCR; /*!< TSC I/O hysteresis control register, Address offset: 0x10 */
Anna Bridge 180:96ed750bd169 879 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x14 */
Anna Bridge 180:96ed750bd169 880 __IO uint32_t IOASCR; /*!< TSC I/O analog switch control register, Address offset: 0x18 */
Anna Bridge 180:96ed750bd169 881 uint32_t RESERVED2; /*!< Reserved, Address offset: 0x1C */
Anna Bridge 180:96ed750bd169 882 __IO uint32_t IOSCR; /*!< TSC I/O sampling control register, Address offset: 0x20 */
Anna Bridge 180:96ed750bd169 883 uint32_t RESERVED3; /*!< Reserved, Address offset: 0x24 */
Anna Bridge 180:96ed750bd169 884 __IO uint32_t IOCCR; /*!< TSC I/O channel control register, Address offset: 0x28 */
Anna Bridge 180:96ed750bd169 885 uint32_t RESERVED4; /*!< Reserved, Address offset: 0x2C */
Anna Bridge 180:96ed750bd169 886 __IO uint32_t IOGCSR; /*!< TSC I/O group control status register, Address offset: 0x30 */
Anna Bridge 180:96ed750bd169 887 __IO uint32_t IOGXCR[7]; /*!< TSC I/O group x counter register, Address offset: 0x34-4C */
Anna Bridge 180:96ed750bd169 888 } TSC_TypeDef;
Anna Bridge 180:96ed750bd169 889
Anna Bridge 180:96ed750bd169 890 /**
Anna Bridge 180:96ed750bd169 891 * @brief Universal Synchronous Asynchronous Receiver Transmitter
Anna Bridge 180:96ed750bd169 892 */
Anna Bridge 180:96ed750bd169 893
Anna Bridge 180:96ed750bd169 894 typedef struct
Anna Bridge 180:96ed750bd169 895 {
Anna Bridge 180:96ed750bd169 896 __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */
Anna Bridge 180:96ed750bd169 897 __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */
Anna Bridge 180:96ed750bd169 898 __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */
Anna Bridge 180:96ed750bd169 899 __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */
Anna Bridge 180:96ed750bd169 900 __IO uint16_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */
Anna Bridge 180:96ed750bd169 901 uint16_t RESERVED2; /*!< Reserved, 0x12 */
Anna Bridge 180:96ed750bd169 902 __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */
Anna Bridge 180:96ed750bd169 903 __IO uint16_t RQR; /*!< USART Request register, Address offset: 0x18 */
Anna Bridge 180:96ed750bd169 904 uint16_t RESERVED3; /*!< Reserved, 0x1A */
Anna Bridge 180:96ed750bd169 905 __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */
Anna Bridge 180:96ed750bd169 906 __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */
Anna Bridge 180:96ed750bd169 907 __IO uint16_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */
Anna Bridge 180:96ed750bd169 908 uint16_t RESERVED4; /*!< Reserved, 0x26 */
Anna Bridge 180:96ed750bd169 909 __IO uint16_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */
Anna Bridge 180:96ed750bd169 910 uint16_t RESERVED5; /*!< Reserved, 0x2A */
Anna Bridge 180:96ed750bd169 911 } USART_TypeDef;
Anna Bridge 180:96ed750bd169 912
AnnaBridge 181:57724642e740 913 /**
Anna Bridge 180:96ed750bd169 914 * @brief Universal Serial Bus Full Speed Device
Anna Bridge 180:96ed750bd169 915 */
AnnaBridge 181:57724642e740 916
Anna Bridge 180:96ed750bd169 917 typedef struct
Anna Bridge 180:96ed750bd169 918 {
AnnaBridge 181:57724642e740 919 __IO uint16_t EP0R; /*!< USB Endpoint 0 register, Address offset: 0x00 */
AnnaBridge 181:57724642e740 920 __IO uint16_t RESERVED0; /*!< Reserved */
Anna Bridge 180:96ed750bd169 921 __IO uint16_t EP1R; /*!< USB Endpoint 1 register, Address offset: 0x04 */
AnnaBridge 181:57724642e740 922 __IO uint16_t RESERVED1; /*!< Reserved */
Anna Bridge 180:96ed750bd169 923 __IO uint16_t EP2R; /*!< USB Endpoint 2 register, Address offset: 0x08 */
AnnaBridge 181:57724642e740 924 __IO uint16_t RESERVED2; /*!< Reserved */
AnnaBridge 181:57724642e740 925 __IO uint16_t EP3R; /*!< USB Endpoint 3 register, Address offset: 0x0C */
AnnaBridge 181:57724642e740 926 __IO uint16_t RESERVED3; /*!< Reserved */
Anna Bridge 180:96ed750bd169 927 __IO uint16_t EP4R; /*!< USB Endpoint 4 register, Address offset: 0x10 */
AnnaBridge 181:57724642e740 928 __IO uint16_t RESERVED4; /*!< Reserved */
Anna Bridge 180:96ed750bd169 929 __IO uint16_t EP5R; /*!< USB Endpoint 5 register, Address offset: 0x14 */
AnnaBridge 181:57724642e740 930 __IO uint16_t RESERVED5; /*!< Reserved */
Anna Bridge 180:96ed750bd169 931 __IO uint16_t EP6R; /*!< USB Endpoint 6 register, Address offset: 0x18 */
AnnaBridge 181:57724642e740 932 __IO uint16_t RESERVED6; /*!< Reserved */
Anna Bridge 180:96ed750bd169 933 __IO uint16_t EP7R; /*!< USB Endpoint 7 register, Address offset: 0x1C */
AnnaBridge 181:57724642e740 934 __IO uint16_t RESERVED7[17]; /*!< Reserved */
Anna Bridge 180:96ed750bd169 935 __IO uint16_t CNTR; /*!< Control register, Address offset: 0x40 */
AnnaBridge 181:57724642e740 936 __IO uint16_t RESERVED8; /*!< Reserved */
Anna Bridge 180:96ed750bd169 937 __IO uint16_t ISTR; /*!< Interrupt status register, Address offset: 0x44 */
AnnaBridge 181:57724642e740 938 __IO uint16_t RESERVED9; /*!< Reserved */
Anna Bridge 180:96ed750bd169 939 __IO uint16_t FNR; /*!< Frame number register, Address offset: 0x48 */
AnnaBridge 181:57724642e740 940 __IO uint16_t RESERVEDA; /*!< Reserved */
Anna Bridge 180:96ed750bd169 941 __IO uint16_t DADDR; /*!< Device address register, Address offset: 0x4C */
AnnaBridge 181:57724642e740 942 __IO uint16_t RESERVEDB; /*!< Reserved */
Anna Bridge 180:96ed750bd169 943 __IO uint16_t BTABLE; /*!< Buffer Table address register, Address offset: 0x50 */
AnnaBridge 181:57724642e740 944 __IO uint16_t RESERVEDC; /*!< Reserved */
Anna Bridge 180:96ed750bd169 945 __IO uint16_t LPMCSR; /*!< LPM Control and Status register, Address offset: 0x54 */
AnnaBridge 181:57724642e740 946 __IO uint16_t RESERVEDD; /*!< Reserved */
Anna Bridge 180:96ed750bd169 947 __IO uint16_t BCDR; /*!< Battery Charging detector register, Address offset: 0x58 */
AnnaBridge 181:57724642e740 948 __IO uint16_t RESERVEDE; /*!< Reserved */
Anna Bridge 180:96ed750bd169 949 } USB_TypeDef;
Anna Bridge 180:96ed750bd169 950
Anna Bridge 180:96ed750bd169 951 /**
Anna Bridge 180:96ed750bd169 952 * @brief VREFBUF
Anna Bridge 180:96ed750bd169 953 */
Anna Bridge 180:96ed750bd169 954
Anna Bridge 180:96ed750bd169 955 typedef struct
Anna Bridge 180:96ed750bd169 956 {
Anna Bridge 180:96ed750bd169 957 __IO uint32_t CSR; /*!< VREFBUF control and status register, Address offset: 0x00 */
Anna Bridge 180:96ed750bd169 958 __IO uint32_t CCR; /*!< VREFBUF calibration and control register, Address offset: 0x04 */
Anna Bridge 180:96ed750bd169 959 } VREFBUF_TypeDef;
Anna Bridge 180:96ed750bd169 960
Anna Bridge 180:96ed750bd169 961 /**
Anna Bridge 180:96ed750bd169 962 * @brief Window WATCHDOG
Anna Bridge 180:96ed750bd169 963 */
Anna Bridge 180:96ed750bd169 964
Anna Bridge 180:96ed750bd169 965 typedef struct
Anna Bridge 180:96ed750bd169 966 {
Anna Bridge 180:96ed750bd169 967 __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
Anna Bridge 180:96ed750bd169 968 __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
Anna Bridge 180:96ed750bd169 969 __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
Anna Bridge 180:96ed750bd169 970 } WWDG_TypeDef;
Anna Bridge 180:96ed750bd169 971
Anna Bridge 180:96ed750bd169 972 /**
Anna Bridge 180:96ed750bd169 973 * @brief RNG
Anna Bridge 180:96ed750bd169 974 */
Anna Bridge 180:96ed750bd169 975
Anna Bridge 180:96ed750bd169 976 typedef struct
Anna Bridge 180:96ed750bd169 977 {
Anna Bridge 180:96ed750bd169 978 __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */
Anna Bridge 180:96ed750bd169 979 __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */
Anna Bridge 180:96ed750bd169 980 __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */
Anna Bridge 180:96ed750bd169 981 } RNG_TypeDef;
Anna Bridge 180:96ed750bd169 982
Anna Bridge 180:96ed750bd169 983 /**
Anna Bridge 180:96ed750bd169 984 * @}
Anna Bridge 180:96ed750bd169 985 */
Anna Bridge 180:96ed750bd169 986
Anna Bridge 180:96ed750bd169 987 /** @addtogroup Peripheral_memory_map
Anna Bridge 180:96ed750bd169 988 * @{
Anna Bridge 180:96ed750bd169 989 */
AnnaBridge 181:57724642e740 990 #define FLASH_BASE ((uint32_t)0x08000000U) /*!< FLASH(up to 256 KB) base address */
Anna Bridge 180:96ed750bd169 991 #define SRAM1_BASE ((uint32_t)0x20000000U) /*!< SRAM1(up to 48 KB) base address */
Anna Bridge 180:96ed750bd169 992 #define SRAM2_BASE ((uint32_t)0x10000000U) /*!< SRAM2(16 KB) base address */
Anna Bridge 180:96ed750bd169 993 #define PERIPH_BASE ((uint32_t)0x40000000U) /*!< Peripheral base address */
Anna Bridge 180:96ed750bd169 994 #define QSPI_BASE ((uint32_t)0x90000000U) /*!< QUADSPI memories accessible over AHB base address */
Anna Bridge 180:96ed750bd169 995
Anna Bridge 180:96ed750bd169 996 #define QSPI_R_BASE ((uint32_t)0xA0001000U) /*!< QUADSPI control registers base address */
Anna Bridge 180:96ed750bd169 997 #define SRAM1_BB_BASE ((uint32_t)0x22000000U) /*!< SRAM1(96 KB) base address in the bit-band region */
Anna Bridge 180:96ed750bd169 998 #define PERIPH_BB_BASE ((uint32_t)0x42000000U) /*!< Peripheral base address in the bit-band region */
Anna Bridge 180:96ed750bd169 999
Anna Bridge 180:96ed750bd169 1000 /* Legacy defines */
Anna Bridge 180:96ed750bd169 1001 #define SRAM_BASE SRAM1_BASE
Anna Bridge 180:96ed750bd169 1002 #define SRAM_BB_BASE SRAM1_BB_BASE
Anna Bridge 180:96ed750bd169 1003
Anna Bridge 180:96ed750bd169 1004 #define SRAM1_SIZE_MAX ((uint32_t)0x0000C000U) /*!< maximum SRAM1 size (up to 48 KBytes) */
Anna Bridge 180:96ed750bd169 1005 #define SRAM2_SIZE ((uint32_t)0x00004000U) /*!< SRAM2 size (16 KBytes) */
Anna Bridge 180:96ed750bd169 1006
Anna Bridge 180:96ed750bd169 1007 /*!< Peripheral memory map */
Anna Bridge 180:96ed750bd169 1008 #define APB1PERIPH_BASE PERIPH_BASE
Anna Bridge 180:96ed750bd169 1009 #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000U)
Anna Bridge 180:96ed750bd169 1010 #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000U)
Anna Bridge 180:96ed750bd169 1011 #define AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000U)
Anna Bridge 180:96ed750bd169 1012
Anna Bridge 180:96ed750bd169 1013
Anna Bridge 180:96ed750bd169 1014 /*!< APB1 peripherals */
Anna Bridge 180:96ed750bd169 1015 #define TIM2_BASE (APB1PERIPH_BASE + 0x0000U)
Anna Bridge 180:96ed750bd169 1016 #define TIM6_BASE (APB1PERIPH_BASE + 0x1000U)
Anna Bridge 180:96ed750bd169 1017 #define TIM7_BASE (APB1PERIPH_BASE + 0x1400U)
Anna Bridge 180:96ed750bd169 1018 #define LCD_BASE (APB1PERIPH_BASE + 0x2400U)
Anna Bridge 180:96ed750bd169 1019 #define RTC_BASE (APB1PERIPH_BASE + 0x2800U)
Anna Bridge 180:96ed750bd169 1020 #define WWDG_BASE (APB1PERIPH_BASE + 0x2C00U)
Anna Bridge 180:96ed750bd169 1021 #define IWDG_BASE (APB1PERIPH_BASE + 0x3000U)
Anna Bridge 180:96ed750bd169 1022 #define SPI2_BASE (APB1PERIPH_BASE + 0x3800U)
Anna Bridge 180:96ed750bd169 1023 #define SPI3_BASE (APB1PERIPH_BASE + 0x3C00U)
Anna Bridge 180:96ed750bd169 1024 #define USART2_BASE (APB1PERIPH_BASE + 0x4400U)
Anna Bridge 180:96ed750bd169 1025 #define USART3_BASE (APB1PERIPH_BASE + 0x4800U)
Anna Bridge 180:96ed750bd169 1026 #define I2C1_BASE (APB1PERIPH_BASE + 0x5400U)
Anna Bridge 180:96ed750bd169 1027 #define I2C2_BASE (APB1PERIPH_BASE + 0x5800U)
Anna Bridge 180:96ed750bd169 1028 #define I2C3_BASE (APB1PERIPH_BASE + 0x5C00U)
Anna Bridge 180:96ed750bd169 1029 #define CRS_BASE (APB1PERIPH_BASE + 0x6000U)
Anna Bridge 180:96ed750bd169 1030 #define CAN1_BASE (APB1PERIPH_BASE + 0x6400U)
Anna Bridge 180:96ed750bd169 1031 #define USB_BASE (APB1PERIPH_BASE + 0x6800U) /*!< USB_IP Peripheral Registers base address */
Anna Bridge 180:96ed750bd169 1032 #define USB_PMAADDR (APB1PERIPH_BASE + 0x6C00U) /*!< USB_IP Packet Memory Area base address */
Anna Bridge 180:96ed750bd169 1033 #define PWR_BASE (APB1PERIPH_BASE + 0x7000U)
Anna Bridge 180:96ed750bd169 1034 #define DAC_BASE (APB1PERIPH_BASE + 0x7400U)
Anna Bridge 180:96ed750bd169 1035 #define DAC1_BASE (APB1PERIPH_BASE + 0x7400U)
Anna Bridge 180:96ed750bd169 1036 #define OPAMP_BASE (APB1PERIPH_BASE + 0x7800U)
Anna Bridge 180:96ed750bd169 1037 #define OPAMP1_BASE (APB1PERIPH_BASE + 0x7800U)
Anna Bridge 180:96ed750bd169 1038 #define LPTIM1_BASE (APB1PERIPH_BASE + 0x7C00U)
Anna Bridge 180:96ed750bd169 1039 #define LPUART1_BASE (APB1PERIPH_BASE + 0x8000U)
Anna Bridge 180:96ed750bd169 1040 #define SWPMI1_BASE (APB1PERIPH_BASE + 0x8800U)
Anna Bridge 180:96ed750bd169 1041 #define LPTIM2_BASE (APB1PERIPH_BASE + 0x9400U)
Anna Bridge 180:96ed750bd169 1042
Anna Bridge 180:96ed750bd169 1043
Anna Bridge 180:96ed750bd169 1044 /*!< APB2 peripherals */
Anna Bridge 180:96ed750bd169 1045 #define SYSCFG_BASE (APB2PERIPH_BASE + 0x0000U)
Anna Bridge 180:96ed750bd169 1046 #define VREFBUF_BASE (APB2PERIPH_BASE + 0x0030U)
Anna Bridge 180:96ed750bd169 1047 #define COMP1_BASE (APB2PERIPH_BASE + 0x0200U)
Anna Bridge 180:96ed750bd169 1048 #define COMP2_BASE (APB2PERIPH_BASE + 0x0204U)
Anna Bridge 180:96ed750bd169 1049 #define EXTI_BASE (APB2PERIPH_BASE + 0x0400U)
Anna Bridge 180:96ed750bd169 1050 #define FIREWALL_BASE (APB2PERIPH_BASE + 0x1C00U)
Anna Bridge 180:96ed750bd169 1051 #define SDMMC1_BASE (APB2PERIPH_BASE + 0x2800U)
Anna Bridge 180:96ed750bd169 1052 #define TIM1_BASE (APB2PERIPH_BASE + 0x2C00U)
Anna Bridge 180:96ed750bd169 1053 #define SPI1_BASE (APB2PERIPH_BASE + 0x3000U)
Anna Bridge 180:96ed750bd169 1054 #define USART1_BASE (APB2PERIPH_BASE + 0x3800U)
Anna Bridge 180:96ed750bd169 1055 #define TIM15_BASE (APB2PERIPH_BASE + 0x4000U)
Anna Bridge 180:96ed750bd169 1056 #define TIM16_BASE (APB2PERIPH_BASE + 0x4400U)
Anna Bridge 180:96ed750bd169 1057 #define SAI1_BASE (APB2PERIPH_BASE + 0x5400U)
Anna Bridge 180:96ed750bd169 1058 #define SAI1_Block_A_BASE (SAI1_BASE + 0x004)
Anna Bridge 180:96ed750bd169 1059 #define SAI1_Block_B_BASE (SAI1_BASE + 0x024)
Anna Bridge 180:96ed750bd169 1060
Anna Bridge 180:96ed750bd169 1061 /*!< AHB1 peripherals */
Anna Bridge 180:96ed750bd169 1062 #define DMA1_BASE (AHB1PERIPH_BASE)
Anna Bridge 180:96ed750bd169 1063 #define DMA2_BASE (AHB1PERIPH_BASE + 0x0400U)
Anna Bridge 180:96ed750bd169 1064 #define RCC_BASE (AHB1PERIPH_BASE + 0x1000U)
Anna Bridge 180:96ed750bd169 1065 #define FLASH_R_BASE (AHB1PERIPH_BASE + 0x2000U)
Anna Bridge 180:96ed750bd169 1066 #define CRC_BASE (AHB1PERIPH_BASE + 0x3000U)
Anna Bridge 180:96ed750bd169 1067 #define TSC_BASE (AHB1PERIPH_BASE + 0x4000U)
Anna Bridge 180:96ed750bd169 1068
Anna Bridge 180:96ed750bd169 1069
Anna Bridge 180:96ed750bd169 1070 #define DMA1_Channel1_BASE (DMA1_BASE + 0x0008U)
Anna Bridge 180:96ed750bd169 1071 #define DMA1_Channel2_BASE (DMA1_BASE + 0x001CU)
Anna Bridge 180:96ed750bd169 1072 #define DMA1_Channel3_BASE (DMA1_BASE + 0x0030U)
Anna Bridge 180:96ed750bd169 1073 #define DMA1_Channel4_BASE (DMA1_BASE + 0x0044U)
Anna Bridge 180:96ed750bd169 1074 #define DMA1_Channel5_BASE (DMA1_BASE + 0x0058U)
Anna Bridge 180:96ed750bd169 1075 #define DMA1_Channel6_BASE (DMA1_BASE + 0x006CU)
Anna Bridge 180:96ed750bd169 1076 #define DMA1_Channel7_BASE (DMA1_BASE + 0x0080U)
Anna Bridge 180:96ed750bd169 1077 #define DMA1_CSELR_BASE (DMA1_BASE + 0x00A8U)
Anna Bridge 180:96ed750bd169 1078
Anna Bridge 180:96ed750bd169 1079
Anna Bridge 180:96ed750bd169 1080 #define DMA2_Channel1_BASE (DMA2_BASE + 0x0008U)
Anna Bridge 180:96ed750bd169 1081 #define DMA2_Channel2_BASE (DMA2_BASE + 0x001CU)
Anna Bridge 180:96ed750bd169 1082 #define DMA2_Channel3_BASE (DMA2_BASE + 0x0030U)
Anna Bridge 180:96ed750bd169 1083 #define DMA2_Channel4_BASE (DMA2_BASE + 0x0044U)
Anna Bridge 180:96ed750bd169 1084 #define DMA2_Channel5_BASE (DMA2_BASE + 0x0058U)
Anna Bridge 180:96ed750bd169 1085 #define DMA2_Channel6_BASE (DMA2_BASE + 0x006CU)
Anna Bridge 180:96ed750bd169 1086 #define DMA2_Channel7_BASE (DMA2_BASE + 0x0080U)
Anna Bridge 180:96ed750bd169 1087 #define DMA2_CSELR_BASE (DMA2_BASE + 0x00A8U)
Anna Bridge 180:96ed750bd169 1088
Anna Bridge 180:96ed750bd169 1089
Anna Bridge 180:96ed750bd169 1090 /*!< AHB2 peripherals */
Anna Bridge 180:96ed750bd169 1091 #define GPIOA_BASE (AHB2PERIPH_BASE + 0x0000U)
Anna Bridge 180:96ed750bd169 1092 #define GPIOB_BASE (AHB2PERIPH_BASE + 0x0400U)
Anna Bridge 180:96ed750bd169 1093 #define GPIOC_BASE (AHB2PERIPH_BASE + 0x0800U)
Anna Bridge 180:96ed750bd169 1094 #define GPIOD_BASE (AHB2PERIPH_BASE + 0x0C00U)
Anna Bridge 180:96ed750bd169 1095 #define GPIOE_BASE (AHB2PERIPH_BASE + 0x1000U)
Anna Bridge 180:96ed750bd169 1096 #define GPIOH_BASE (AHB2PERIPH_BASE + 0x1C00U)
Anna Bridge 180:96ed750bd169 1097
Anna Bridge 180:96ed750bd169 1098
Anna Bridge 180:96ed750bd169 1099 #define ADC1_BASE (AHB2PERIPH_BASE + 0x08040000U)
Anna Bridge 180:96ed750bd169 1100 #define ADC1_COMMON_BASE (AHB2PERIPH_BASE + 0x08040300U)
Anna Bridge 180:96ed750bd169 1101
Anna Bridge 180:96ed750bd169 1102
Anna Bridge 180:96ed750bd169 1103 #define RNG_BASE (AHB2PERIPH_BASE + 0x08060800U)
Anna Bridge 180:96ed750bd169 1104
Anna Bridge 180:96ed750bd169 1105
Anna Bridge 180:96ed750bd169 1106
Anna Bridge 180:96ed750bd169 1107 /* Debug MCU registers base address */
Anna Bridge 180:96ed750bd169 1108 #define DBGMCU_BASE ((uint32_t)0xE0042000U)
Anna Bridge 180:96ed750bd169 1109
Anna Bridge 180:96ed750bd169 1110
Anna Bridge 180:96ed750bd169 1111 #define PACKAGE_BASE ((uint32_t)0x1FFF7500U) /*!< Package data register base address */
Anna Bridge 180:96ed750bd169 1112 #define UID_BASE ((uint32_t)0x1FFF7590U) /*!< Unique device ID register base address */
Anna Bridge 180:96ed750bd169 1113 #define FLASHSIZE_BASE ((uint32_t)0x1FFF75E0U) /*!< Flash size data register base address */
Anna Bridge 180:96ed750bd169 1114 /**
Anna Bridge 180:96ed750bd169 1115 * @}
Anna Bridge 180:96ed750bd169 1116 */
Anna Bridge 180:96ed750bd169 1117
Anna Bridge 180:96ed750bd169 1118 /** @addtogroup Peripheral_declaration
Anna Bridge 180:96ed750bd169 1119 * @{
Anna Bridge 180:96ed750bd169 1120 */
Anna Bridge 180:96ed750bd169 1121 #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
Anna Bridge 180:96ed750bd169 1122 #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
Anna Bridge 180:96ed750bd169 1123 #define TIM7 ((TIM_TypeDef *) TIM7_BASE)
Anna Bridge 180:96ed750bd169 1124 #define LCD ((LCD_TypeDef *) LCD_BASE)
Anna Bridge 180:96ed750bd169 1125 #define RTC ((RTC_TypeDef *) RTC_BASE)
Anna Bridge 180:96ed750bd169 1126 #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
Anna Bridge 180:96ed750bd169 1127 #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
Anna Bridge 180:96ed750bd169 1128 #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
Anna Bridge 180:96ed750bd169 1129 #define SPI3 ((SPI_TypeDef *) SPI3_BASE)
Anna Bridge 180:96ed750bd169 1130 #define USART2 ((USART_TypeDef *) USART2_BASE)
Anna Bridge 180:96ed750bd169 1131 #define USART3 ((USART_TypeDef *) USART3_BASE)
Anna Bridge 180:96ed750bd169 1132 #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
Anna Bridge 180:96ed750bd169 1133 #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
Anna Bridge 180:96ed750bd169 1134 #define I2C3 ((I2C_TypeDef *) I2C3_BASE)
Anna Bridge 180:96ed750bd169 1135 #define CRS ((CRS_TypeDef *) CRS_BASE)
AnnaBridge 181:57724642e740 1136 // #define CAN ((CAN_TypeDef *) CAN1_BASE) // MBED FIX : already defined in mbed API
Anna Bridge 180:96ed750bd169 1137 #define CAN1 ((CAN_TypeDef *) CAN1_BASE)
Anna Bridge 180:96ed750bd169 1138 #define USB ((USB_TypeDef *) USB_BASE)
Anna Bridge 180:96ed750bd169 1139 #define PWR ((PWR_TypeDef *) PWR_BASE)
Anna Bridge 180:96ed750bd169 1140 #define DAC ((DAC_TypeDef *) DAC1_BASE)
Anna Bridge 180:96ed750bd169 1141 #define DAC1 ((DAC_TypeDef *) DAC1_BASE)
Anna Bridge 180:96ed750bd169 1142 #define OPAMP ((OPAMP_TypeDef *) OPAMP_BASE)
Anna Bridge 180:96ed750bd169 1143 #define OPAMP1 ((OPAMP_TypeDef *) OPAMP1_BASE)
Anna Bridge 180:96ed750bd169 1144 #define OPAMP1_COMMON ((OPAMP_Common_TypeDef *) OPAMP1_BASE)
Anna Bridge 180:96ed750bd169 1145 #define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE)
Anna Bridge 180:96ed750bd169 1146 #define LPUART1 ((USART_TypeDef *) LPUART1_BASE)
Anna Bridge 180:96ed750bd169 1147 #define SWPMI1 ((SWPMI_TypeDef *) SWPMI1_BASE)
Anna Bridge 180:96ed750bd169 1148 #define LPTIM2 ((LPTIM_TypeDef *) LPTIM2_BASE)
Anna Bridge 180:96ed750bd169 1149
Anna Bridge 180:96ed750bd169 1150 #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
Anna Bridge 180:96ed750bd169 1151 #define VREFBUF ((VREFBUF_TypeDef *) VREFBUF_BASE)
Anna Bridge 180:96ed750bd169 1152 #define COMP1 ((COMP_TypeDef *) COMP1_BASE)
Anna Bridge 180:96ed750bd169 1153 #define COMP2 ((COMP_TypeDef *) COMP2_BASE)
Anna Bridge 180:96ed750bd169 1154 #define COMP12_COMMON ((COMP_Common_TypeDef *) COMP2_BASE)
Anna Bridge 180:96ed750bd169 1155 #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
Anna Bridge 180:96ed750bd169 1156 #define FIREWALL ((FIREWALL_TypeDef *) FIREWALL_BASE)
Anna Bridge 180:96ed750bd169 1157 #define SDMMC1 ((SDMMC_TypeDef *) SDMMC1_BASE)
Anna Bridge 180:96ed750bd169 1158 #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
Anna Bridge 180:96ed750bd169 1159 #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
Anna Bridge 180:96ed750bd169 1160 #define USART1 ((USART_TypeDef *) USART1_BASE)
Anna Bridge 180:96ed750bd169 1161 #define TIM15 ((TIM_TypeDef *) TIM15_BASE)
Anna Bridge 180:96ed750bd169 1162 #define TIM16 ((TIM_TypeDef *) TIM16_BASE)
Anna Bridge 180:96ed750bd169 1163 #define SAI1 ((SAI_TypeDef *) SAI1_BASE)
Anna Bridge 180:96ed750bd169 1164 #define SAI1_Block_A ((SAI_Block_TypeDef *)SAI1_Block_A_BASE)
Anna Bridge 180:96ed750bd169 1165 #define SAI1_Block_B ((SAI_Block_TypeDef *)SAI1_Block_B_BASE)
Anna Bridge 180:96ed750bd169 1166 #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
Anna Bridge 180:96ed750bd169 1167 #define DMA2 ((DMA_TypeDef *) DMA2_BASE)
Anna Bridge 180:96ed750bd169 1168 #define RCC ((RCC_TypeDef *) RCC_BASE)
Anna Bridge 180:96ed750bd169 1169 #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
Anna Bridge 180:96ed750bd169 1170 #define CRC ((CRC_TypeDef *) CRC_BASE)
Anna Bridge 180:96ed750bd169 1171 #define TSC ((TSC_TypeDef *) TSC_BASE)
Anna Bridge 180:96ed750bd169 1172
Anna Bridge 180:96ed750bd169 1173 #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
Anna Bridge 180:96ed750bd169 1174 #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
Anna Bridge 180:96ed750bd169 1175 #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
Anna Bridge 180:96ed750bd169 1176 #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
Anna Bridge 180:96ed750bd169 1177 #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE)
Anna Bridge 180:96ed750bd169 1178 #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE)
Anna Bridge 180:96ed750bd169 1179 #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
Anna Bridge 180:96ed750bd169 1180 #define ADC1_COMMON ((ADC_Common_TypeDef *) ADC1_COMMON_BASE)
Anna Bridge 180:96ed750bd169 1181 #define RNG ((RNG_TypeDef *) RNG_BASE)
Anna Bridge 180:96ed750bd169 1182
Anna Bridge 180:96ed750bd169 1183
Anna Bridge 180:96ed750bd169 1184 #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE)
Anna Bridge 180:96ed750bd169 1185 #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE)
Anna Bridge 180:96ed750bd169 1186 #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE)
Anna Bridge 180:96ed750bd169 1187 #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE)
Anna Bridge 180:96ed750bd169 1188 #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE)
Anna Bridge 180:96ed750bd169 1189 #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE)
Anna Bridge 180:96ed750bd169 1190 #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE)
Anna Bridge 180:96ed750bd169 1191 #define DMA1_CSELR ((DMA_Request_TypeDef *) DMA1_CSELR_BASE)
Anna Bridge 180:96ed750bd169 1192
Anna Bridge 180:96ed750bd169 1193
Anna Bridge 180:96ed750bd169 1194 #define DMA2_Channel1 ((DMA_Channel_TypeDef *) DMA2_Channel1_BASE)
Anna Bridge 180:96ed750bd169 1195 #define DMA2_Channel2 ((DMA_Channel_TypeDef *) DMA2_Channel2_BASE)
Anna Bridge 180:96ed750bd169 1196 #define DMA2_Channel3 ((DMA_Channel_TypeDef *) DMA2_Channel3_BASE)
Anna Bridge 180:96ed750bd169 1197 #define DMA2_Channel4 ((DMA_Channel_TypeDef *) DMA2_Channel4_BASE)
Anna Bridge 180:96ed750bd169 1198 #define DMA2_Channel5 ((DMA_Channel_TypeDef *) DMA2_Channel5_BASE)
Anna Bridge 180:96ed750bd169 1199 #define DMA2_Channel6 ((DMA_Channel_TypeDef *) DMA2_Channel6_BASE)
Anna Bridge 180:96ed750bd169 1200 #define DMA2_Channel7 ((DMA_Channel_TypeDef *) DMA2_Channel7_BASE)
Anna Bridge 180:96ed750bd169 1201 #define DMA2_CSELR ((DMA_Request_TypeDef *) DMA2_CSELR_BASE)
Anna Bridge 180:96ed750bd169 1202
Anna Bridge 180:96ed750bd169 1203
Anna Bridge 180:96ed750bd169 1204
Anna Bridge 180:96ed750bd169 1205 #define QUADSPI ((QUADSPI_TypeDef *) QSPI_R_BASE)
Anna Bridge 180:96ed750bd169 1206
Anna Bridge 180:96ed750bd169 1207 #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
Anna Bridge 180:96ed750bd169 1208
Anna Bridge 180:96ed750bd169 1209 /**
Anna Bridge 180:96ed750bd169 1210 * @}
Anna Bridge 180:96ed750bd169 1211 */
Anna Bridge 180:96ed750bd169 1212
Anna Bridge 180:96ed750bd169 1213 /** @addtogroup Exported_constants
Anna Bridge 180:96ed750bd169 1214 * @{
Anna Bridge 180:96ed750bd169 1215 */
Anna Bridge 180:96ed750bd169 1216
Anna Bridge 180:96ed750bd169 1217 /** @addtogroup Peripheral_Registers_Bits_Definition
Anna Bridge 180:96ed750bd169 1218 * @{
Anna Bridge 180:96ed750bd169 1219 */
Anna Bridge 180:96ed750bd169 1220
Anna Bridge 180:96ed750bd169 1221 /******************************************************************************/
Anna Bridge 180:96ed750bd169 1222 /* Peripheral Registers_Bits_Definition */
Anna Bridge 180:96ed750bd169 1223 /******************************************************************************/
Anna Bridge 180:96ed750bd169 1224
Anna Bridge 180:96ed750bd169 1225 /******************************************************************************/
Anna Bridge 180:96ed750bd169 1226 /* */
Anna Bridge 180:96ed750bd169 1227 /* Analog to Digital Converter */
Anna Bridge 180:96ed750bd169 1228 /* */
Anna Bridge 180:96ed750bd169 1229 /******************************************************************************/
Anna Bridge 180:96ed750bd169 1230
Anna Bridge 180:96ed750bd169 1231 /*
Anna Bridge 180:96ed750bd169 1232 * @brief Specific device feature definitions (not present on all devices in the STM32L4 serie)
Anna Bridge 180:96ed750bd169 1233 */
Anna Bridge 180:96ed750bd169 1234 /* Note: No specific macro feature on this device */
Anna Bridge 180:96ed750bd169 1235
Anna Bridge 180:96ed750bd169 1236 /******************** Bit definition for ADC_ISR register *******************/
AnnaBridge 181:57724642e740 1237 #define ADC_ISR_ADRDY_Pos (0U)
Anna Bridge 180:96ed750bd169 1238 #define ADC_ISR_ADRDY_Msk (0x1U << ADC_ISR_ADRDY_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 1239 #define ADC_ISR_ADRDY ADC_ISR_ADRDY_Msk /*!< ADC ready flag */
AnnaBridge 181:57724642e740 1240 #define ADC_ISR_EOSMP_Pos (1U)
Anna Bridge 180:96ed750bd169 1241 #define ADC_ISR_EOSMP_Msk (0x1U << ADC_ISR_EOSMP_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 1242 #define ADC_ISR_EOSMP ADC_ISR_EOSMP_Msk /*!< ADC group regular end of sampling flag */
AnnaBridge 181:57724642e740 1243 #define ADC_ISR_EOC_Pos (2U)
Anna Bridge 180:96ed750bd169 1244 #define ADC_ISR_EOC_Msk (0x1U << ADC_ISR_EOC_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 1245 #define ADC_ISR_EOC ADC_ISR_EOC_Msk /*!< ADC group regular end of unitary conversion flag */
AnnaBridge 181:57724642e740 1246 #define ADC_ISR_EOS_Pos (3U)
Anna Bridge 180:96ed750bd169 1247 #define ADC_ISR_EOS_Msk (0x1U << ADC_ISR_EOS_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 1248 #define ADC_ISR_EOS ADC_ISR_EOS_Msk /*!< ADC group regular end of sequence conversions flag */
AnnaBridge 181:57724642e740 1249 #define ADC_ISR_OVR_Pos (4U)
Anna Bridge 180:96ed750bd169 1250 #define ADC_ISR_OVR_Msk (0x1U << ADC_ISR_OVR_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 1251 #define ADC_ISR_OVR ADC_ISR_OVR_Msk /*!< ADC group regular overrun flag */
AnnaBridge 181:57724642e740 1252 #define ADC_ISR_JEOC_Pos (5U)
Anna Bridge 180:96ed750bd169 1253 #define ADC_ISR_JEOC_Msk (0x1U << ADC_ISR_JEOC_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 1254 #define ADC_ISR_JEOC ADC_ISR_JEOC_Msk /*!< ADC group injected end of unitary conversion flag */
AnnaBridge 181:57724642e740 1255 #define ADC_ISR_JEOS_Pos (6U)
Anna Bridge 180:96ed750bd169 1256 #define ADC_ISR_JEOS_Msk (0x1U << ADC_ISR_JEOS_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 1257 #define ADC_ISR_JEOS ADC_ISR_JEOS_Msk /*!< ADC group injected end of sequence conversions flag */
AnnaBridge 181:57724642e740 1258 #define ADC_ISR_AWD1_Pos (7U)
Anna Bridge 180:96ed750bd169 1259 #define ADC_ISR_AWD1_Msk (0x1U << ADC_ISR_AWD1_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 1260 #define ADC_ISR_AWD1 ADC_ISR_AWD1_Msk /*!< ADC analog watchdog 1 flag */
AnnaBridge 181:57724642e740 1261 #define ADC_ISR_AWD2_Pos (8U)
Anna Bridge 180:96ed750bd169 1262 #define ADC_ISR_AWD2_Msk (0x1U << ADC_ISR_AWD2_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 1263 #define ADC_ISR_AWD2 ADC_ISR_AWD2_Msk /*!< ADC analog watchdog 2 flag */
AnnaBridge 181:57724642e740 1264 #define ADC_ISR_AWD3_Pos (9U)
Anna Bridge 180:96ed750bd169 1265 #define ADC_ISR_AWD3_Msk (0x1U << ADC_ISR_AWD3_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 1266 #define ADC_ISR_AWD3 ADC_ISR_AWD3_Msk /*!< ADC analog watchdog 3 flag */
AnnaBridge 181:57724642e740 1267 #define ADC_ISR_JQOVF_Pos (10U)
Anna Bridge 180:96ed750bd169 1268 #define ADC_ISR_JQOVF_Msk (0x1U << ADC_ISR_JQOVF_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 1269 #define ADC_ISR_JQOVF ADC_ISR_JQOVF_Msk /*!< ADC group injected contexts queue overflow flag */
Anna Bridge 180:96ed750bd169 1270
Anna Bridge 180:96ed750bd169 1271 /******************** Bit definition for ADC_IER register *******************/
AnnaBridge 181:57724642e740 1272 #define ADC_IER_ADRDYIE_Pos (0U)
Anna Bridge 180:96ed750bd169 1273 #define ADC_IER_ADRDYIE_Msk (0x1U << ADC_IER_ADRDYIE_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 1274 #define ADC_IER_ADRDYIE ADC_IER_ADRDYIE_Msk /*!< ADC ready interrupt */
AnnaBridge 181:57724642e740 1275 #define ADC_IER_EOSMPIE_Pos (1U)
Anna Bridge 180:96ed750bd169 1276 #define ADC_IER_EOSMPIE_Msk (0x1U << ADC_IER_EOSMPIE_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 1277 #define ADC_IER_EOSMPIE ADC_IER_EOSMPIE_Msk /*!< ADC group regular end of sampling interrupt */
AnnaBridge 181:57724642e740 1278 #define ADC_IER_EOCIE_Pos (2U)
Anna Bridge 180:96ed750bd169 1279 #define ADC_IER_EOCIE_Msk (0x1U << ADC_IER_EOCIE_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 1280 #define ADC_IER_EOCIE ADC_IER_EOCIE_Msk /*!< ADC group regular end of unitary conversion interrupt */
AnnaBridge 181:57724642e740 1281 #define ADC_IER_EOSIE_Pos (3U)
Anna Bridge 180:96ed750bd169 1282 #define ADC_IER_EOSIE_Msk (0x1U << ADC_IER_EOSIE_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 1283 #define ADC_IER_EOSIE ADC_IER_EOSIE_Msk /*!< ADC group regular end of sequence conversions interrupt */
AnnaBridge 181:57724642e740 1284 #define ADC_IER_OVRIE_Pos (4U)
Anna Bridge 180:96ed750bd169 1285 #define ADC_IER_OVRIE_Msk (0x1U << ADC_IER_OVRIE_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 1286 #define ADC_IER_OVRIE ADC_IER_OVRIE_Msk /*!< ADC group regular overrun interrupt */
AnnaBridge 181:57724642e740 1287 #define ADC_IER_JEOCIE_Pos (5U)
Anna Bridge 180:96ed750bd169 1288 #define ADC_IER_JEOCIE_Msk (0x1U << ADC_IER_JEOCIE_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 1289 #define ADC_IER_JEOCIE ADC_IER_JEOCIE_Msk /*!< ADC group injected end of unitary conversion interrupt */
AnnaBridge 181:57724642e740 1290 #define ADC_IER_JEOSIE_Pos (6U)
Anna Bridge 180:96ed750bd169 1291 #define ADC_IER_JEOSIE_Msk (0x1U << ADC_IER_JEOSIE_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 1292 #define ADC_IER_JEOSIE ADC_IER_JEOSIE_Msk /*!< ADC group injected end of sequence conversions interrupt */
AnnaBridge 181:57724642e740 1293 #define ADC_IER_AWD1IE_Pos (7U)
Anna Bridge 180:96ed750bd169 1294 #define ADC_IER_AWD1IE_Msk (0x1U << ADC_IER_AWD1IE_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 1295 #define ADC_IER_AWD1IE ADC_IER_AWD1IE_Msk /*!< ADC analog watchdog 1 interrupt */
AnnaBridge 181:57724642e740 1296 #define ADC_IER_AWD2IE_Pos (8U)
Anna Bridge 180:96ed750bd169 1297 #define ADC_IER_AWD2IE_Msk (0x1U << ADC_IER_AWD2IE_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 1298 #define ADC_IER_AWD2IE ADC_IER_AWD2IE_Msk /*!< ADC analog watchdog 2 interrupt */
AnnaBridge 181:57724642e740 1299 #define ADC_IER_AWD3IE_Pos (9U)
Anna Bridge 180:96ed750bd169 1300 #define ADC_IER_AWD3IE_Msk (0x1U << ADC_IER_AWD3IE_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 1301 #define ADC_IER_AWD3IE ADC_IER_AWD3IE_Msk /*!< ADC analog watchdog 3 interrupt */
AnnaBridge 181:57724642e740 1302 #define ADC_IER_JQOVFIE_Pos (10U)
Anna Bridge 180:96ed750bd169 1303 #define ADC_IER_JQOVFIE_Msk (0x1U << ADC_IER_JQOVFIE_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 1304 #define ADC_IER_JQOVFIE ADC_IER_JQOVFIE_Msk /*!< ADC group injected contexts queue overflow interrupt */
Anna Bridge 180:96ed750bd169 1305
Anna Bridge 180:96ed750bd169 1306 /* Legacy defines */
Anna Bridge 180:96ed750bd169 1307 #define ADC_IER_ADRDY (ADC_IER_ADRDYIE)
Anna Bridge 180:96ed750bd169 1308 #define ADC_IER_EOSMP (ADC_IER_EOSMPIE)
Anna Bridge 180:96ed750bd169 1309 #define ADC_IER_EOC (ADC_IER_EOCIE)
Anna Bridge 180:96ed750bd169 1310 #define ADC_IER_EOS (ADC_IER_EOSIE)
Anna Bridge 180:96ed750bd169 1311 #define ADC_IER_OVR (ADC_IER_OVRIE)
Anna Bridge 180:96ed750bd169 1312 #define ADC_IER_JEOC (ADC_IER_JEOCIE)
Anna Bridge 180:96ed750bd169 1313 #define ADC_IER_JEOS (ADC_IER_JEOSIE)
Anna Bridge 180:96ed750bd169 1314 #define ADC_IER_AWD1 (ADC_IER_AWD1IE)
Anna Bridge 180:96ed750bd169 1315 #define ADC_IER_AWD2 (ADC_IER_AWD2IE)
Anna Bridge 180:96ed750bd169 1316 #define ADC_IER_AWD3 (ADC_IER_AWD3IE)
Anna Bridge 180:96ed750bd169 1317 #define ADC_IER_JQOVF (ADC_IER_JQOVFIE)
Anna Bridge 180:96ed750bd169 1318
Anna Bridge 180:96ed750bd169 1319 /******************** Bit definition for ADC_CR register ********************/
AnnaBridge 181:57724642e740 1320 #define ADC_CR_ADEN_Pos (0U)
Anna Bridge 180:96ed750bd169 1321 #define ADC_CR_ADEN_Msk (0x1U << ADC_CR_ADEN_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 1322 #define ADC_CR_ADEN ADC_CR_ADEN_Msk /*!< ADC enable */
AnnaBridge 181:57724642e740 1323 #define ADC_CR_ADDIS_Pos (1U)
Anna Bridge 180:96ed750bd169 1324 #define ADC_CR_ADDIS_Msk (0x1U << ADC_CR_ADDIS_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 1325 #define ADC_CR_ADDIS ADC_CR_ADDIS_Msk /*!< ADC disable */
AnnaBridge 181:57724642e740 1326 #define ADC_CR_ADSTART_Pos (2U)
Anna Bridge 180:96ed750bd169 1327 #define ADC_CR_ADSTART_Msk (0x1U << ADC_CR_ADSTART_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 1328 #define ADC_CR_ADSTART ADC_CR_ADSTART_Msk /*!< ADC group regular conversion start */
AnnaBridge 181:57724642e740 1329 #define ADC_CR_JADSTART_Pos (3U)
Anna Bridge 180:96ed750bd169 1330 #define ADC_CR_JADSTART_Msk (0x1U << ADC_CR_JADSTART_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 1331 #define ADC_CR_JADSTART ADC_CR_JADSTART_Msk /*!< ADC group injected conversion start */
AnnaBridge 181:57724642e740 1332 #define ADC_CR_ADSTP_Pos (4U)
Anna Bridge 180:96ed750bd169 1333 #define ADC_CR_ADSTP_Msk (0x1U << ADC_CR_ADSTP_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 1334 #define ADC_CR_ADSTP ADC_CR_ADSTP_Msk /*!< ADC group regular conversion stop */
AnnaBridge 181:57724642e740 1335 #define ADC_CR_JADSTP_Pos (5U)
Anna Bridge 180:96ed750bd169 1336 #define ADC_CR_JADSTP_Msk (0x1U << ADC_CR_JADSTP_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 1337 #define ADC_CR_JADSTP ADC_CR_JADSTP_Msk /*!< ADC group injected conversion stop */
AnnaBridge 181:57724642e740 1338 #define ADC_CR_ADVREGEN_Pos (28U)
Anna Bridge 180:96ed750bd169 1339 #define ADC_CR_ADVREGEN_Msk (0x1U << ADC_CR_ADVREGEN_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 1340 #define ADC_CR_ADVREGEN ADC_CR_ADVREGEN_Msk /*!< ADC voltage regulator enable */
AnnaBridge 181:57724642e740 1341 #define ADC_CR_DEEPPWD_Pos (29U)
Anna Bridge 180:96ed750bd169 1342 #define ADC_CR_DEEPPWD_Msk (0x1U << ADC_CR_DEEPPWD_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 1343 #define ADC_CR_DEEPPWD ADC_CR_DEEPPWD_Msk /*!< ADC deep power down enable */
AnnaBridge 181:57724642e740 1344 #define ADC_CR_ADCALDIF_Pos (30U)
Anna Bridge 180:96ed750bd169 1345 #define ADC_CR_ADCALDIF_Msk (0x1U << ADC_CR_ADCALDIF_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 1346 #define ADC_CR_ADCALDIF ADC_CR_ADCALDIF_Msk /*!< ADC differential mode for calibration */
AnnaBridge 181:57724642e740 1347 #define ADC_CR_ADCAL_Pos (31U)
Anna Bridge 180:96ed750bd169 1348 #define ADC_CR_ADCAL_Msk (0x1U << ADC_CR_ADCAL_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 1349 #define ADC_CR_ADCAL ADC_CR_ADCAL_Msk /*!< ADC calibration */
Anna Bridge 180:96ed750bd169 1350
Anna Bridge 180:96ed750bd169 1351 /******************** Bit definition for ADC_CFGR register ******************/
AnnaBridge 181:57724642e740 1352 #define ADC_CFGR_DMAEN_Pos (0U)
Anna Bridge 180:96ed750bd169 1353 #define ADC_CFGR_DMAEN_Msk (0x1U << ADC_CFGR_DMAEN_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 1354 #define ADC_CFGR_DMAEN ADC_CFGR_DMAEN_Msk /*!< ADC DMA transfer enable */
AnnaBridge 181:57724642e740 1355 #define ADC_CFGR_DMACFG_Pos (1U)
Anna Bridge 180:96ed750bd169 1356 #define ADC_CFGR_DMACFG_Msk (0x1U << ADC_CFGR_DMACFG_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 1357 #define ADC_CFGR_DMACFG ADC_CFGR_DMACFG_Msk /*!< ADC DMA transfer configuration */
Anna Bridge 180:96ed750bd169 1358
AnnaBridge 181:57724642e740 1359 #define ADC_CFGR_RES_Pos (3U)
Anna Bridge 180:96ed750bd169 1360 #define ADC_CFGR_RES_Msk (0x3U << ADC_CFGR_RES_Pos) /*!< 0x00000018 */
Anna Bridge 180:96ed750bd169 1361 #define ADC_CFGR_RES ADC_CFGR_RES_Msk /*!< ADC data resolution */
Anna Bridge 180:96ed750bd169 1362 #define ADC_CFGR_RES_0 (0x1U << ADC_CFGR_RES_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 1363 #define ADC_CFGR_RES_1 (0x2U << ADC_CFGR_RES_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 1364
AnnaBridge 181:57724642e740 1365 #define ADC_CFGR_ALIGN_Pos (5U)
Anna Bridge 180:96ed750bd169 1366 #define ADC_CFGR_ALIGN_Msk (0x1U << ADC_CFGR_ALIGN_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 1367 #define ADC_CFGR_ALIGN ADC_CFGR_ALIGN_Msk /*!< ADC data alignement */
Anna Bridge 180:96ed750bd169 1368
AnnaBridge 181:57724642e740 1369 #define ADC_CFGR_EXTSEL_Pos (6U)
Anna Bridge 180:96ed750bd169 1370 #define ADC_CFGR_EXTSEL_Msk (0xFU << ADC_CFGR_EXTSEL_Pos) /*!< 0x000003C0 */
Anna Bridge 180:96ed750bd169 1371 #define ADC_CFGR_EXTSEL ADC_CFGR_EXTSEL_Msk /*!< ADC group regular external trigger source */
Anna Bridge 180:96ed750bd169 1372 #define ADC_CFGR_EXTSEL_0 (0x1U << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 1373 #define ADC_CFGR_EXTSEL_1 (0x2U << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 1374 #define ADC_CFGR_EXTSEL_2 (0x4U << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 1375 #define ADC_CFGR_EXTSEL_3 (0x8U << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 1376
AnnaBridge 181:57724642e740 1377 #define ADC_CFGR_EXTEN_Pos (10U)
Anna Bridge 180:96ed750bd169 1378 #define ADC_CFGR_EXTEN_Msk (0x3U << ADC_CFGR_EXTEN_Pos) /*!< 0x00000C00 */
Anna Bridge 180:96ed750bd169 1379 #define ADC_CFGR_EXTEN ADC_CFGR_EXTEN_Msk /*!< ADC group regular external trigger polarity */
Anna Bridge 180:96ed750bd169 1380 #define ADC_CFGR_EXTEN_0 (0x1U << ADC_CFGR_EXTEN_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 1381 #define ADC_CFGR_EXTEN_1 (0x2U << ADC_CFGR_EXTEN_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 1382
AnnaBridge 181:57724642e740 1383 #define ADC_CFGR_OVRMOD_Pos (12U)
Anna Bridge 180:96ed750bd169 1384 #define ADC_CFGR_OVRMOD_Msk (0x1U << ADC_CFGR_OVRMOD_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 1385 #define ADC_CFGR_OVRMOD ADC_CFGR_OVRMOD_Msk /*!< ADC group regular overrun configuration */
AnnaBridge 181:57724642e740 1386 #define ADC_CFGR_CONT_Pos (13U)
Anna Bridge 180:96ed750bd169 1387 #define ADC_CFGR_CONT_Msk (0x1U << ADC_CFGR_CONT_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 1388 #define ADC_CFGR_CONT ADC_CFGR_CONT_Msk /*!< ADC group regular continuous conversion mode */
AnnaBridge 181:57724642e740 1389 #define ADC_CFGR_AUTDLY_Pos (14U)
Anna Bridge 180:96ed750bd169 1390 #define ADC_CFGR_AUTDLY_Msk (0x1U << ADC_CFGR_AUTDLY_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 1391 #define ADC_CFGR_AUTDLY ADC_CFGR_AUTDLY_Msk /*!< ADC low power auto wait */
Anna Bridge 180:96ed750bd169 1392
AnnaBridge 181:57724642e740 1393 #define ADC_CFGR_DISCEN_Pos (16U)
Anna Bridge 180:96ed750bd169 1394 #define ADC_CFGR_DISCEN_Msk (0x1U << ADC_CFGR_DISCEN_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 1395 #define ADC_CFGR_DISCEN ADC_CFGR_DISCEN_Msk /*!< ADC group regular sequencer discontinuous mode */
Anna Bridge 180:96ed750bd169 1396
AnnaBridge 181:57724642e740 1397 #define ADC_CFGR_DISCNUM_Pos (17U)
Anna Bridge 180:96ed750bd169 1398 #define ADC_CFGR_DISCNUM_Msk (0x7U << ADC_CFGR_DISCNUM_Pos) /*!< 0x000E0000 */
Anna Bridge 180:96ed750bd169 1399 #define ADC_CFGR_DISCNUM ADC_CFGR_DISCNUM_Msk /*!< ADC group regular sequencer discontinuous number of ranks */
Anna Bridge 180:96ed750bd169 1400 #define ADC_CFGR_DISCNUM_0 (0x1U << ADC_CFGR_DISCNUM_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 1401 #define ADC_CFGR_DISCNUM_1 (0x2U << ADC_CFGR_DISCNUM_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 1402 #define ADC_CFGR_DISCNUM_2 (0x4U << ADC_CFGR_DISCNUM_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 1403
AnnaBridge 181:57724642e740 1404 #define ADC_CFGR_JDISCEN_Pos (20U)
Anna Bridge 180:96ed750bd169 1405 #define ADC_CFGR_JDISCEN_Msk (0x1U << ADC_CFGR_JDISCEN_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 1406 #define ADC_CFGR_JDISCEN ADC_CFGR_JDISCEN_Msk /*!< ADC group injected sequencer discontinuous mode */
AnnaBridge 181:57724642e740 1407 #define ADC_CFGR_JQM_Pos (21U)
Anna Bridge 180:96ed750bd169 1408 #define ADC_CFGR_JQM_Msk (0x1U << ADC_CFGR_JQM_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 1409 #define ADC_CFGR_JQM ADC_CFGR_JQM_Msk /*!< ADC group injected contexts queue mode */
AnnaBridge 181:57724642e740 1410 #define ADC_CFGR_AWD1SGL_Pos (22U)
Anna Bridge 180:96ed750bd169 1411 #define ADC_CFGR_AWD1SGL_Msk (0x1U << ADC_CFGR_AWD1SGL_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 1412 #define ADC_CFGR_AWD1SGL ADC_CFGR_AWD1SGL_Msk /*!< ADC analog watchdog 1 monitoring a single channel or all channels */
AnnaBridge 181:57724642e740 1413 #define ADC_CFGR_AWD1EN_Pos (23U)
Anna Bridge 180:96ed750bd169 1414 #define ADC_CFGR_AWD1EN_Msk (0x1U << ADC_CFGR_AWD1EN_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 1415 #define ADC_CFGR_AWD1EN ADC_CFGR_AWD1EN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group regular */
AnnaBridge 181:57724642e740 1416 #define ADC_CFGR_JAWD1EN_Pos (24U)
Anna Bridge 180:96ed750bd169 1417 #define ADC_CFGR_JAWD1EN_Msk (0x1U << ADC_CFGR_JAWD1EN_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 1418 #define ADC_CFGR_JAWD1EN ADC_CFGR_JAWD1EN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group injected */
AnnaBridge 181:57724642e740 1419 #define ADC_CFGR_JAUTO_Pos (25U)
Anna Bridge 180:96ed750bd169 1420 #define ADC_CFGR_JAUTO_Msk (0x1U << ADC_CFGR_JAUTO_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 1421 #define ADC_CFGR_JAUTO ADC_CFGR_JAUTO_Msk /*!< ADC group injected automatic trigger mode */
Anna Bridge 180:96ed750bd169 1422
AnnaBridge 181:57724642e740 1423 #define ADC_CFGR_AWD1CH_Pos (26U)
Anna Bridge 180:96ed750bd169 1424 #define ADC_CFGR_AWD1CH_Msk (0x1FU << ADC_CFGR_AWD1CH_Pos) /*!< 0x7C000000 */
Anna Bridge 180:96ed750bd169 1425 #define ADC_CFGR_AWD1CH ADC_CFGR_AWD1CH_Msk /*!< ADC analog watchdog 1 monitored channel selection */
Anna Bridge 180:96ed750bd169 1426 #define ADC_CFGR_AWD1CH_0 (0x01U << ADC_CFGR_AWD1CH_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 1427 #define ADC_CFGR_AWD1CH_1 (0x02U << ADC_CFGR_AWD1CH_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 1428 #define ADC_CFGR_AWD1CH_2 (0x04U << ADC_CFGR_AWD1CH_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 1429 #define ADC_CFGR_AWD1CH_3 (0x08U << ADC_CFGR_AWD1CH_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 1430 #define ADC_CFGR_AWD1CH_4 (0x10U << ADC_CFGR_AWD1CH_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 1431
AnnaBridge 181:57724642e740 1432 #define ADC_CFGR_JQDIS_Pos (31U)
Anna Bridge 180:96ed750bd169 1433 #define ADC_CFGR_JQDIS_Msk (0x1U << ADC_CFGR_JQDIS_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 1434 #define ADC_CFGR_JQDIS ADC_CFGR_JQDIS_Msk /*!< ADC group injected contexts queue disable */
Anna Bridge 180:96ed750bd169 1435
Anna Bridge 180:96ed750bd169 1436 /******************** Bit definition for ADC_CFGR2 register *****************/
AnnaBridge 181:57724642e740 1437 #define ADC_CFGR2_ROVSE_Pos (0U)
Anna Bridge 180:96ed750bd169 1438 #define ADC_CFGR2_ROVSE_Msk (0x1U << ADC_CFGR2_ROVSE_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 1439 #define ADC_CFGR2_ROVSE ADC_CFGR2_ROVSE_Msk /*!< ADC oversampler enable on scope ADC group regular */
AnnaBridge 181:57724642e740 1440 #define ADC_CFGR2_JOVSE_Pos (1U)
Anna Bridge 180:96ed750bd169 1441 #define ADC_CFGR2_JOVSE_Msk (0x1U << ADC_CFGR2_JOVSE_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 1442 #define ADC_CFGR2_JOVSE ADC_CFGR2_JOVSE_Msk /*!< ADC oversampler enable on scope ADC group injected */
Anna Bridge 180:96ed750bd169 1443
AnnaBridge 181:57724642e740 1444 #define ADC_CFGR2_OVSR_Pos (2U)
Anna Bridge 180:96ed750bd169 1445 #define ADC_CFGR2_OVSR_Msk (0x7U << ADC_CFGR2_OVSR_Pos) /*!< 0x0000001C */
Anna Bridge 180:96ed750bd169 1446 #define ADC_CFGR2_OVSR ADC_CFGR2_OVSR_Msk /*!< ADC oversampling ratio */
Anna Bridge 180:96ed750bd169 1447 #define ADC_CFGR2_OVSR_0 (0x1U << ADC_CFGR2_OVSR_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 1448 #define ADC_CFGR2_OVSR_1 (0x2U << ADC_CFGR2_OVSR_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 1449 #define ADC_CFGR2_OVSR_2 (0x4U << ADC_CFGR2_OVSR_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 1450
AnnaBridge 181:57724642e740 1451 #define ADC_CFGR2_OVSS_Pos (5U)
Anna Bridge 180:96ed750bd169 1452 #define ADC_CFGR2_OVSS_Msk (0xFU << ADC_CFGR2_OVSS_Pos) /*!< 0x000001E0 */
Anna Bridge 180:96ed750bd169 1453 #define ADC_CFGR2_OVSS ADC_CFGR2_OVSS_Msk /*!< ADC oversampling shift */
Anna Bridge 180:96ed750bd169 1454 #define ADC_CFGR2_OVSS_0 (0x1U << ADC_CFGR2_OVSS_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 1455 #define ADC_CFGR2_OVSS_1 (0x2U << ADC_CFGR2_OVSS_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 1456 #define ADC_CFGR2_OVSS_2 (0x4U << ADC_CFGR2_OVSS_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 1457 #define ADC_CFGR2_OVSS_3 (0x8U << ADC_CFGR2_OVSS_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 1458
AnnaBridge 181:57724642e740 1459 #define ADC_CFGR2_TROVS_Pos (9U)
Anna Bridge 180:96ed750bd169 1460 #define ADC_CFGR2_TROVS_Msk (0x1U << ADC_CFGR2_TROVS_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 1461 #define ADC_CFGR2_TROVS ADC_CFGR2_TROVS_Msk /*!< ADC oversampling discontinuous mode (triggered mode) for ADC group regular */
AnnaBridge 181:57724642e740 1462 #define ADC_CFGR2_ROVSM_Pos (10U)
Anna Bridge 180:96ed750bd169 1463 #define ADC_CFGR2_ROVSM_Msk (0x1U << ADC_CFGR2_ROVSM_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 1464 #define ADC_CFGR2_ROVSM ADC_CFGR2_ROVSM_Msk /*!< ADC oversampling mode managing interlaced conversions of ADC group regular and group injected */
Anna Bridge 180:96ed750bd169 1465
Anna Bridge 180:96ed750bd169 1466 /******************** Bit definition for ADC_SMPR1 register *****************/
AnnaBridge 181:57724642e740 1467 #define ADC_SMPR1_SMP0_Pos (0U)
Anna Bridge 180:96ed750bd169 1468 #define ADC_SMPR1_SMP0_Msk (0x7U << ADC_SMPR1_SMP0_Pos) /*!< 0x00000007 */
Anna Bridge 180:96ed750bd169 1469 #define ADC_SMPR1_SMP0 ADC_SMPR1_SMP0_Msk /*!< ADC channel 0 sampling time selection */
Anna Bridge 180:96ed750bd169 1470 #define ADC_SMPR1_SMP0_0 (0x1U << ADC_SMPR1_SMP0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 1471 #define ADC_SMPR1_SMP0_1 (0x2U << ADC_SMPR1_SMP0_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 1472 #define ADC_SMPR1_SMP0_2 (0x4U << ADC_SMPR1_SMP0_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 1473
AnnaBridge 181:57724642e740 1474 #define ADC_SMPR1_SMP1_Pos (3U)
Anna Bridge 180:96ed750bd169 1475 #define ADC_SMPR1_SMP1_Msk (0x7U << ADC_SMPR1_SMP1_Pos) /*!< 0x00000038 */
Anna Bridge 180:96ed750bd169 1476 #define ADC_SMPR1_SMP1 ADC_SMPR1_SMP1_Msk /*!< ADC channel 1 sampling time selection */
Anna Bridge 180:96ed750bd169 1477 #define ADC_SMPR1_SMP1_0 (0x1U << ADC_SMPR1_SMP1_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 1478 #define ADC_SMPR1_SMP1_1 (0x2U << ADC_SMPR1_SMP1_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 1479 #define ADC_SMPR1_SMP1_2 (0x4U << ADC_SMPR1_SMP1_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 1480
AnnaBridge 181:57724642e740 1481 #define ADC_SMPR1_SMP2_Pos (6U)
Anna Bridge 180:96ed750bd169 1482 #define ADC_SMPR1_SMP2_Msk (0x7U << ADC_SMPR1_SMP2_Pos) /*!< 0x000001C0 */
Anna Bridge 180:96ed750bd169 1483 #define ADC_SMPR1_SMP2 ADC_SMPR1_SMP2_Msk /*!< ADC channel 2 sampling time selection */
Anna Bridge 180:96ed750bd169 1484 #define ADC_SMPR1_SMP2_0 (0x1U << ADC_SMPR1_SMP2_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 1485 #define ADC_SMPR1_SMP2_1 (0x2U << ADC_SMPR1_SMP2_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 1486 #define ADC_SMPR1_SMP2_2 (0x4U << ADC_SMPR1_SMP2_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 1487
AnnaBridge 181:57724642e740 1488 #define ADC_SMPR1_SMP3_Pos (9U)
Anna Bridge 180:96ed750bd169 1489 #define ADC_SMPR1_SMP3_Msk (0x7U << ADC_SMPR1_SMP3_Pos) /*!< 0x00000E00 */
Anna Bridge 180:96ed750bd169 1490 #define ADC_SMPR1_SMP3 ADC_SMPR1_SMP3_Msk /*!< ADC channel 3 sampling time selection */
Anna Bridge 180:96ed750bd169 1491 #define ADC_SMPR1_SMP3_0 (0x1U << ADC_SMPR1_SMP3_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 1492 #define ADC_SMPR1_SMP3_1 (0x2U << ADC_SMPR1_SMP3_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 1493 #define ADC_SMPR1_SMP3_2 (0x4U << ADC_SMPR1_SMP3_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 1494
AnnaBridge 181:57724642e740 1495 #define ADC_SMPR1_SMP4_Pos (12U)
Anna Bridge 180:96ed750bd169 1496 #define ADC_SMPR1_SMP4_Msk (0x7U << ADC_SMPR1_SMP4_Pos) /*!< 0x00007000 */
Anna Bridge 180:96ed750bd169 1497 #define ADC_SMPR1_SMP4 ADC_SMPR1_SMP4_Msk /*!< ADC channel 4 sampling time selection */
Anna Bridge 180:96ed750bd169 1498 #define ADC_SMPR1_SMP4_0 (0x1U << ADC_SMPR1_SMP4_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 1499 #define ADC_SMPR1_SMP4_1 (0x2U << ADC_SMPR1_SMP4_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 1500 #define ADC_SMPR1_SMP4_2 (0x4U << ADC_SMPR1_SMP4_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 1501
AnnaBridge 181:57724642e740 1502 #define ADC_SMPR1_SMP5_Pos (15U)
Anna Bridge 180:96ed750bd169 1503 #define ADC_SMPR1_SMP5_Msk (0x7U << ADC_SMPR1_SMP5_Pos) /*!< 0x00038000 */
Anna Bridge 180:96ed750bd169 1504 #define ADC_SMPR1_SMP5 ADC_SMPR1_SMP5_Msk /*!< ADC channel 5 sampling time selection */
Anna Bridge 180:96ed750bd169 1505 #define ADC_SMPR1_SMP5_0 (0x1U << ADC_SMPR1_SMP5_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 1506 #define ADC_SMPR1_SMP5_1 (0x2U << ADC_SMPR1_SMP5_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 1507 #define ADC_SMPR1_SMP5_2 (0x4U << ADC_SMPR1_SMP5_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 1508
AnnaBridge 181:57724642e740 1509 #define ADC_SMPR1_SMP6_Pos (18U)
Anna Bridge 180:96ed750bd169 1510 #define ADC_SMPR1_SMP6_Msk (0x7U << ADC_SMPR1_SMP6_Pos) /*!< 0x001C0000 */
Anna Bridge 180:96ed750bd169 1511 #define ADC_SMPR1_SMP6 ADC_SMPR1_SMP6_Msk /*!< ADC channel 6 sampling time selection */
Anna Bridge 180:96ed750bd169 1512 #define ADC_SMPR1_SMP6_0 (0x1U << ADC_SMPR1_SMP6_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 1513 #define ADC_SMPR1_SMP6_1 (0x2U << ADC_SMPR1_SMP6_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 1514 #define ADC_SMPR1_SMP6_2 (0x4U << ADC_SMPR1_SMP6_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 1515
AnnaBridge 181:57724642e740 1516 #define ADC_SMPR1_SMP7_Pos (21U)
Anna Bridge 180:96ed750bd169 1517 #define ADC_SMPR1_SMP7_Msk (0x7U << ADC_SMPR1_SMP7_Pos) /*!< 0x00E00000 */
Anna Bridge 180:96ed750bd169 1518 #define ADC_SMPR1_SMP7 ADC_SMPR1_SMP7_Msk /*!< ADC channel 7 sampling time selection */
Anna Bridge 180:96ed750bd169 1519 #define ADC_SMPR1_SMP7_0 (0x1U << ADC_SMPR1_SMP7_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 1520 #define ADC_SMPR1_SMP7_1 (0x2U << ADC_SMPR1_SMP7_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 1521 #define ADC_SMPR1_SMP7_2 (0x4U << ADC_SMPR1_SMP7_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 1522
AnnaBridge 181:57724642e740 1523 #define ADC_SMPR1_SMP8_Pos (24U)
Anna Bridge 180:96ed750bd169 1524 #define ADC_SMPR1_SMP8_Msk (0x7U << ADC_SMPR1_SMP8_Pos) /*!< 0x07000000 */
Anna Bridge 180:96ed750bd169 1525 #define ADC_SMPR1_SMP8 ADC_SMPR1_SMP8_Msk /*!< ADC channel 8 sampling time selection */
Anna Bridge 180:96ed750bd169 1526 #define ADC_SMPR1_SMP8_0 (0x1U << ADC_SMPR1_SMP8_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 1527 #define ADC_SMPR1_SMP8_1 (0x2U << ADC_SMPR1_SMP8_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 1528 #define ADC_SMPR1_SMP8_2 (0x4U << ADC_SMPR1_SMP8_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 1529
AnnaBridge 181:57724642e740 1530 #define ADC_SMPR1_SMP9_Pos (27U)
Anna Bridge 180:96ed750bd169 1531 #define ADC_SMPR1_SMP9_Msk (0x7U << ADC_SMPR1_SMP9_Pos) /*!< 0x38000000 */
Anna Bridge 180:96ed750bd169 1532 #define ADC_SMPR1_SMP9 ADC_SMPR1_SMP9_Msk /*!< ADC channel 9 sampling time selection */
Anna Bridge 180:96ed750bd169 1533 #define ADC_SMPR1_SMP9_0 (0x1U << ADC_SMPR1_SMP9_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 1534 #define ADC_SMPR1_SMP9_1 (0x2U << ADC_SMPR1_SMP9_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 1535 #define ADC_SMPR1_SMP9_2 (0x4U << ADC_SMPR1_SMP9_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 1536
Anna Bridge 180:96ed750bd169 1537 /******************** Bit definition for ADC_SMPR2 register *****************/
AnnaBridge 181:57724642e740 1538 #define ADC_SMPR2_SMP10_Pos (0U)
Anna Bridge 180:96ed750bd169 1539 #define ADC_SMPR2_SMP10_Msk (0x7U << ADC_SMPR2_SMP10_Pos) /*!< 0x00000007 */
Anna Bridge 180:96ed750bd169 1540 #define ADC_SMPR2_SMP10 ADC_SMPR2_SMP10_Msk /*!< ADC channel 10 sampling time selection */
Anna Bridge 180:96ed750bd169 1541 #define ADC_SMPR2_SMP10_0 (0x1U << ADC_SMPR2_SMP10_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 1542 #define ADC_SMPR2_SMP10_1 (0x2U << ADC_SMPR2_SMP10_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 1543 #define ADC_SMPR2_SMP10_2 (0x4U << ADC_SMPR2_SMP10_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 1544
AnnaBridge 181:57724642e740 1545 #define ADC_SMPR2_SMP11_Pos (3U)
Anna Bridge 180:96ed750bd169 1546 #define ADC_SMPR2_SMP11_Msk (0x7U << ADC_SMPR2_SMP11_Pos) /*!< 0x00000038 */
Anna Bridge 180:96ed750bd169 1547 #define ADC_SMPR2_SMP11 ADC_SMPR2_SMP11_Msk /*!< ADC channel 11 sampling time selection */
Anna Bridge 180:96ed750bd169 1548 #define ADC_SMPR2_SMP11_0 (0x1U << ADC_SMPR2_SMP11_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 1549 #define ADC_SMPR2_SMP11_1 (0x2U << ADC_SMPR2_SMP11_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 1550 #define ADC_SMPR2_SMP11_2 (0x4U << ADC_SMPR2_SMP11_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 1551
AnnaBridge 181:57724642e740 1552 #define ADC_SMPR2_SMP12_Pos (6U)
Anna Bridge 180:96ed750bd169 1553 #define ADC_SMPR2_SMP12_Msk (0x7U << ADC_SMPR2_SMP12_Pos) /*!< 0x000001C0 */
Anna Bridge 180:96ed750bd169 1554 #define ADC_SMPR2_SMP12 ADC_SMPR2_SMP12_Msk /*!< ADC channel 12 sampling time selection */
Anna Bridge 180:96ed750bd169 1555 #define ADC_SMPR2_SMP12_0 (0x1U << ADC_SMPR2_SMP12_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 1556 #define ADC_SMPR2_SMP12_1 (0x2U << ADC_SMPR2_SMP12_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 1557 #define ADC_SMPR2_SMP12_2 (0x4U << ADC_SMPR2_SMP12_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 1558
AnnaBridge 181:57724642e740 1559 #define ADC_SMPR2_SMP13_Pos (9U)
Anna Bridge 180:96ed750bd169 1560 #define ADC_SMPR2_SMP13_Msk (0x7U << ADC_SMPR2_SMP13_Pos) /*!< 0x00000E00 */
Anna Bridge 180:96ed750bd169 1561 #define ADC_SMPR2_SMP13 ADC_SMPR2_SMP13_Msk /*!< ADC channel 13 sampling time selection */
Anna Bridge 180:96ed750bd169 1562 #define ADC_SMPR2_SMP13_0 (0x1U << ADC_SMPR2_SMP13_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 1563 #define ADC_SMPR2_SMP13_1 (0x2U << ADC_SMPR2_SMP13_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 1564 #define ADC_SMPR2_SMP13_2 (0x4U << ADC_SMPR2_SMP13_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 1565
AnnaBridge 181:57724642e740 1566 #define ADC_SMPR2_SMP14_Pos (12U)
Anna Bridge 180:96ed750bd169 1567 #define ADC_SMPR2_SMP14_Msk (0x7U << ADC_SMPR2_SMP14_Pos) /*!< 0x00007000 */
Anna Bridge 180:96ed750bd169 1568 #define ADC_SMPR2_SMP14 ADC_SMPR2_SMP14_Msk /*!< ADC channel 14 sampling time selection */
Anna Bridge 180:96ed750bd169 1569 #define ADC_SMPR2_SMP14_0 (0x1U << ADC_SMPR2_SMP14_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 1570 #define ADC_SMPR2_SMP14_1 (0x2U << ADC_SMPR2_SMP14_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 1571 #define ADC_SMPR2_SMP14_2 (0x4U << ADC_SMPR2_SMP14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 1572
AnnaBridge 181:57724642e740 1573 #define ADC_SMPR2_SMP15_Pos (15U)
Anna Bridge 180:96ed750bd169 1574 #define ADC_SMPR2_SMP15_Msk (0x7U << ADC_SMPR2_SMP15_Pos) /*!< 0x00038000 */
Anna Bridge 180:96ed750bd169 1575 #define ADC_SMPR2_SMP15 ADC_SMPR2_SMP15_Msk /*!< ADC channel 15 sampling time selection */
Anna Bridge 180:96ed750bd169 1576 #define ADC_SMPR2_SMP15_0 (0x1U << ADC_SMPR2_SMP15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 1577 #define ADC_SMPR2_SMP15_1 (0x2U << ADC_SMPR2_SMP15_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 1578 #define ADC_SMPR2_SMP15_2 (0x4U << ADC_SMPR2_SMP15_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 1579
AnnaBridge 181:57724642e740 1580 #define ADC_SMPR2_SMP16_Pos (18U)
Anna Bridge 180:96ed750bd169 1581 #define ADC_SMPR2_SMP16_Msk (0x7U << ADC_SMPR2_SMP16_Pos) /*!< 0x001C0000 */
Anna Bridge 180:96ed750bd169 1582 #define ADC_SMPR2_SMP16 ADC_SMPR2_SMP16_Msk /*!< ADC channel 16 sampling time selection */
Anna Bridge 180:96ed750bd169 1583 #define ADC_SMPR2_SMP16_0 (0x1U << ADC_SMPR2_SMP16_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 1584 #define ADC_SMPR2_SMP16_1 (0x2U << ADC_SMPR2_SMP16_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 1585 #define ADC_SMPR2_SMP16_2 (0x4U << ADC_SMPR2_SMP16_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 1586
AnnaBridge 181:57724642e740 1587 #define ADC_SMPR2_SMP17_Pos (21U)
Anna Bridge 180:96ed750bd169 1588 #define ADC_SMPR2_SMP17_Msk (0x7U << ADC_SMPR2_SMP17_Pos) /*!< 0x00E00000 */
Anna Bridge 180:96ed750bd169 1589 #define ADC_SMPR2_SMP17 ADC_SMPR2_SMP17_Msk /*!< ADC channel 17 sampling time selection */
Anna Bridge 180:96ed750bd169 1590 #define ADC_SMPR2_SMP17_0 (0x1U << ADC_SMPR2_SMP17_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 1591 #define ADC_SMPR2_SMP17_1 (0x2U << ADC_SMPR2_SMP17_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 1592 #define ADC_SMPR2_SMP17_2 (0x4U << ADC_SMPR2_SMP17_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 1593
AnnaBridge 181:57724642e740 1594 #define ADC_SMPR2_SMP18_Pos (24U)
Anna Bridge 180:96ed750bd169 1595 #define ADC_SMPR2_SMP18_Msk (0x7U << ADC_SMPR2_SMP18_Pos) /*!< 0x07000000 */
Anna Bridge 180:96ed750bd169 1596 #define ADC_SMPR2_SMP18 ADC_SMPR2_SMP18_Msk /*!< ADC channel 18 sampling time selection */
Anna Bridge 180:96ed750bd169 1597 #define ADC_SMPR2_SMP18_0 (0x1U << ADC_SMPR2_SMP18_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 1598 #define ADC_SMPR2_SMP18_1 (0x2U << ADC_SMPR2_SMP18_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 1599 #define ADC_SMPR2_SMP18_2 (0x4U << ADC_SMPR2_SMP18_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 1600
Anna Bridge 180:96ed750bd169 1601 /******************** Bit definition for ADC_TR1 register *******************/
AnnaBridge 181:57724642e740 1602 #define ADC_TR1_LT1_Pos (0U)
Anna Bridge 180:96ed750bd169 1603 #define ADC_TR1_LT1_Msk (0xFFFU << ADC_TR1_LT1_Pos) /*!< 0x00000FFF */
Anna Bridge 180:96ed750bd169 1604 #define ADC_TR1_LT1 ADC_TR1_LT1_Msk /*!< ADC analog watchdog 1 threshold low */
Anna Bridge 180:96ed750bd169 1605 #define ADC_TR1_LT1_0 (0x001U << ADC_TR1_LT1_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 1606 #define ADC_TR1_LT1_1 (0x002U << ADC_TR1_LT1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 1607 #define ADC_TR1_LT1_2 (0x004U << ADC_TR1_LT1_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 1608 #define ADC_TR1_LT1_3 (0x008U << ADC_TR1_LT1_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 1609 #define ADC_TR1_LT1_4 (0x010U << ADC_TR1_LT1_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 1610 #define ADC_TR1_LT1_5 (0x020U << ADC_TR1_LT1_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 1611 #define ADC_TR1_LT1_6 (0x040U << ADC_TR1_LT1_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 1612 #define ADC_TR1_LT1_7 (0x080U << ADC_TR1_LT1_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 1613 #define ADC_TR1_LT1_8 (0x100U << ADC_TR1_LT1_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 1614 #define ADC_TR1_LT1_9 (0x200U << ADC_TR1_LT1_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 1615 #define ADC_TR1_LT1_10 (0x400U << ADC_TR1_LT1_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 1616 #define ADC_TR1_LT1_11 (0x800U << ADC_TR1_LT1_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 1617
AnnaBridge 181:57724642e740 1618 #define ADC_TR1_HT1_Pos (16U)
Anna Bridge 180:96ed750bd169 1619 #define ADC_TR1_HT1_Msk (0xFFFU << ADC_TR1_HT1_Pos) /*!< 0x0FFF0000 */
Anna Bridge 180:96ed750bd169 1620 #define ADC_TR1_HT1 ADC_TR1_HT1_Msk /*!< ADC Analog watchdog 1 threshold high */
Anna Bridge 180:96ed750bd169 1621 #define ADC_TR1_HT1_0 (0x001U << ADC_TR1_HT1_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 1622 #define ADC_TR1_HT1_1 (0x002U << ADC_TR1_HT1_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 1623 #define ADC_TR1_HT1_2 (0x004U << ADC_TR1_HT1_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 1624 #define ADC_TR1_HT1_3 (0x008U << ADC_TR1_HT1_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 1625 #define ADC_TR1_HT1_4 (0x010U << ADC_TR1_HT1_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 1626 #define ADC_TR1_HT1_5 (0x020U << ADC_TR1_HT1_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 1627 #define ADC_TR1_HT1_6 (0x040U << ADC_TR1_HT1_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 1628 #define ADC_TR1_HT1_7 (0x080U << ADC_TR1_HT1_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 1629 #define ADC_TR1_HT1_8 (0x100U << ADC_TR1_HT1_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 1630 #define ADC_TR1_HT1_9 (0x200U << ADC_TR1_HT1_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 1631 #define ADC_TR1_HT1_10 (0x400U << ADC_TR1_HT1_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 1632 #define ADC_TR1_HT1_11 (0x800U << ADC_TR1_HT1_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 1633
Anna Bridge 180:96ed750bd169 1634 /******************** Bit definition for ADC_TR2 register *******************/
AnnaBridge 181:57724642e740 1635 #define ADC_TR2_LT2_Pos (0U)
Anna Bridge 180:96ed750bd169 1636 #define ADC_TR2_LT2_Msk (0xFFU << ADC_TR2_LT2_Pos) /*!< 0x000000FF */
Anna Bridge 180:96ed750bd169 1637 #define ADC_TR2_LT2 ADC_TR2_LT2_Msk /*!< ADC analog watchdog 2 threshold low */
Anna Bridge 180:96ed750bd169 1638 #define ADC_TR2_LT2_0 (0x01U << ADC_TR2_LT2_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 1639 #define ADC_TR2_LT2_1 (0x02U << ADC_TR2_LT2_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 1640 #define ADC_TR2_LT2_2 (0x04U << ADC_TR2_LT2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 1641 #define ADC_TR2_LT2_3 (0x08U << ADC_TR2_LT2_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 1642 #define ADC_TR2_LT2_4 (0x10U << ADC_TR2_LT2_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 1643 #define ADC_TR2_LT2_5 (0x20U << ADC_TR2_LT2_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 1644 #define ADC_TR2_LT2_6 (0x40U << ADC_TR2_LT2_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 1645 #define ADC_TR2_LT2_7 (0x80U << ADC_TR2_LT2_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 1646
AnnaBridge 181:57724642e740 1647 #define ADC_TR2_HT2_Pos (16U)
Anna Bridge 180:96ed750bd169 1648 #define ADC_TR2_HT2_Msk (0xFFU << ADC_TR2_HT2_Pos) /*!< 0x00FF0000 */
Anna Bridge 180:96ed750bd169 1649 #define ADC_TR2_HT2 ADC_TR2_HT2_Msk /*!< ADC analog watchdog 2 threshold high */
Anna Bridge 180:96ed750bd169 1650 #define ADC_TR2_HT2_0 (0x01U << ADC_TR2_HT2_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 1651 #define ADC_TR2_HT2_1 (0x02U << ADC_TR2_HT2_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 1652 #define ADC_TR2_HT2_2 (0x04U << ADC_TR2_HT2_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 1653 #define ADC_TR2_HT2_3 (0x08U << ADC_TR2_HT2_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 1654 #define ADC_TR2_HT2_4 (0x10U << ADC_TR2_HT2_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 1655 #define ADC_TR2_HT2_5 (0x20U << ADC_TR2_HT2_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 1656 #define ADC_TR2_HT2_6 (0x40U << ADC_TR2_HT2_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 1657 #define ADC_TR2_HT2_7 (0x80U << ADC_TR2_HT2_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 1658
Anna Bridge 180:96ed750bd169 1659 /******************** Bit definition for ADC_TR3 register *******************/
AnnaBridge 181:57724642e740 1660 #define ADC_TR3_LT3_Pos (0U)
Anna Bridge 180:96ed750bd169 1661 #define ADC_TR3_LT3_Msk (0xFFU << ADC_TR3_LT3_Pos) /*!< 0x000000FF */
Anna Bridge 180:96ed750bd169 1662 #define ADC_TR3_LT3 ADC_TR3_LT3_Msk /*!< ADC analog watchdog 3 threshold low */
Anna Bridge 180:96ed750bd169 1663 #define ADC_TR3_LT3_0 (0x01U << ADC_TR3_LT3_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 1664 #define ADC_TR3_LT3_1 (0x02U << ADC_TR3_LT3_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 1665 #define ADC_TR3_LT3_2 (0x04U << ADC_TR3_LT3_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 1666 #define ADC_TR3_LT3_3 (0x08U << ADC_TR3_LT3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 1667 #define ADC_TR3_LT3_4 (0x10U << ADC_TR3_LT3_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 1668 #define ADC_TR3_LT3_5 (0x20U << ADC_TR3_LT3_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 1669 #define ADC_TR3_LT3_6 (0x40U << ADC_TR3_LT3_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 1670 #define ADC_TR3_LT3_7 (0x80U << ADC_TR3_LT3_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 1671
AnnaBridge 181:57724642e740 1672 #define ADC_TR3_HT3_Pos (16U)
Anna Bridge 180:96ed750bd169 1673 #define ADC_TR3_HT3_Msk (0xFFU << ADC_TR3_HT3_Pos) /*!< 0x00FF0000 */
Anna Bridge 180:96ed750bd169 1674 #define ADC_TR3_HT3 ADC_TR3_HT3_Msk /*!< ADC analog watchdog 3 threshold high */
Anna Bridge 180:96ed750bd169 1675 #define ADC_TR3_HT3_0 (0x01U << ADC_TR3_HT3_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 1676 #define ADC_TR3_HT3_1 (0x02U << ADC_TR3_HT3_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 1677 #define ADC_TR3_HT3_2 (0x04U << ADC_TR3_HT3_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 1678 #define ADC_TR3_HT3_3 (0x08U << ADC_TR3_HT3_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 1679 #define ADC_TR3_HT3_4 (0x10U << ADC_TR3_HT3_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 1680 #define ADC_TR3_HT3_5 (0x20U << ADC_TR3_HT3_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 1681 #define ADC_TR3_HT3_6 (0x40U << ADC_TR3_HT3_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 1682 #define ADC_TR3_HT3_7 (0x80U << ADC_TR3_HT3_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 1683
Anna Bridge 180:96ed750bd169 1684 /******************** Bit definition for ADC_SQR1 register ******************/
AnnaBridge 181:57724642e740 1685 #define ADC_SQR1_L_Pos (0U)
Anna Bridge 180:96ed750bd169 1686 #define ADC_SQR1_L_Msk (0xFU << ADC_SQR1_L_Pos) /*!< 0x0000000F */
Anna Bridge 180:96ed750bd169 1687 #define ADC_SQR1_L ADC_SQR1_L_Msk /*!< ADC group regular sequencer scan length */
Anna Bridge 180:96ed750bd169 1688 #define ADC_SQR1_L_0 (0x1U << ADC_SQR1_L_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 1689 #define ADC_SQR1_L_1 (0x2U << ADC_SQR1_L_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 1690 #define ADC_SQR1_L_2 (0x4U << ADC_SQR1_L_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 1691 #define ADC_SQR1_L_3 (0x8U << ADC_SQR1_L_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 1692
AnnaBridge 181:57724642e740 1693 #define ADC_SQR1_SQ1_Pos (6U)
Anna Bridge 180:96ed750bd169 1694 #define ADC_SQR1_SQ1_Msk (0x1FU << ADC_SQR1_SQ1_Pos) /*!< 0x000007C0 */
Anna Bridge 180:96ed750bd169 1695 #define ADC_SQR1_SQ1 ADC_SQR1_SQ1_Msk /*!< ADC group regular sequencer rank 1 */
Anna Bridge 180:96ed750bd169 1696 #define ADC_SQR1_SQ1_0 (0x01U << ADC_SQR1_SQ1_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 1697 #define ADC_SQR1_SQ1_1 (0x02U << ADC_SQR1_SQ1_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 1698 #define ADC_SQR1_SQ1_2 (0x04U << ADC_SQR1_SQ1_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 1699 #define ADC_SQR1_SQ1_3 (0x08U << ADC_SQR1_SQ1_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 1700 #define ADC_SQR1_SQ1_4 (0x10U << ADC_SQR1_SQ1_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 1701
AnnaBridge 181:57724642e740 1702 #define ADC_SQR1_SQ2_Pos (12U)
Anna Bridge 180:96ed750bd169 1703 #define ADC_SQR1_SQ2_Msk (0x1FU << ADC_SQR1_SQ2_Pos) /*!< 0x0001F000 */
Anna Bridge 180:96ed750bd169 1704 #define ADC_SQR1_SQ2 ADC_SQR1_SQ2_Msk /*!< ADC group regular sequencer rank 2 */
Anna Bridge 180:96ed750bd169 1705 #define ADC_SQR1_SQ2_0 (0x01U << ADC_SQR1_SQ2_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 1706 #define ADC_SQR1_SQ2_1 (0x02U << ADC_SQR1_SQ2_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 1707 #define ADC_SQR1_SQ2_2 (0x04U << ADC_SQR1_SQ2_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 1708 #define ADC_SQR1_SQ2_3 (0x08U << ADC_SQR1_SQ2_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 1709 #define ADC_SQR1_SQ2_4 (0x10U << ADC_SQR1_SQ2_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 1710
AnnaBridge 181:57724642e740 1711 #define ADC_SQR1_SQ3_Pos (18U)
Anna Bridge 180:96ed750bd169 1712 #define ADC_SQR1_SQ3_Msk (0x1FU << ADC_SQR1_SQ3_Pos) /*!< 0x007C0000 */
Anna Bridge 180:96ed750bd169 1713 #define ADC_SQR1_SQ3 ADC_SQR1_SQ3_Msk /*!< ADC group regular sequencer rank 3 */
Anna Bridge 180:96ed750bd169 1714 #define ADC_SQR1_SQ3_0 (0x01U << ADC_SQR1_SQ3_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 1715 #define ADC_SQR1_SQ3_1 (0x02U << ADC_SQR1_SQ3_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 1716 #define ADC_SQR1_SQ3_2 (0x04U << ADC_SQR1_SQ3_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 1717 #define ADC_SQR1_SQ3_3 (0x08U << ADC_SQR1_SQ3_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 1718 #define ADC_SQR1_SQ3_4 (0x10U << ADC_SQR1_SQ3_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 1719
AnnaBridge 181:57724642e740 1720 #define ADC_SQR1_SQ4_Pos (24U)
Anna Bridge 180:96ed750bd169 1721 #define ADC_SQR1_SQ4_Msk (0x1FU << ADC_SQR1_SQ4_Pos) /*!< 0x1F000000 */
Anna Bridge 180:96ed750bd169 1722 #define ADC_SQR1_SQ4 ADC_SQR1_SQ4_Msk /*!< ADC group regular sequencer rank 4 */
Anna Bridge 180:96ed750bd169 1723 #define ADC_SQR1_SQ4_0 (0x01U << ADC_SQR1_SQ4_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 1724 #define ADC_SQR1_SQ4_1 (0x02U << ADC_SQR1_SQ4_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 1725 #define ADC_SQR1_SQ4_2 (0x04U << ADC_SQR1_SQ4_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 1726 #define ADC_SQR1_SQ4_3 (0x08U << ADC_SQR1_SQ4_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 1727 #define ADC_SQR1_SQ4_4 (0x10U << ADC_SQR1_SQ4_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 1728
Anna Bridge 180:96ed750bd169 1729 /******************** Bit definition for ADC_SQR2 register ******************/
AnnaBridge 181:57724642e740 1730 #define ADC_SQR2_SQ5_Pos (0U)
Anna Bridge 180:96ed750bd169 1731 #define ADC_SQR2_SQ5_Msk (0x1FU << ADC_SQR2_SQ5_Pos) /*!< 0x0000001F */
Anna Bridge 180:96ed750bd169 1732 #define ADC_SQR2_SQ5 ADC_SQR2_SQ5_Msk /*!< ADC group regular sequencer rank 5 */
Anna Bridge 180:96ed750bd169 1733 #define ADC_SQR2_SQ5_0 (0x01U << ADC_SQR2_SQ5_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 1734 #define ADC_SQR2_SQ5_1 (0x02U << ADC_SQR2_SQ5_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 1735 #define ADC_SQR2_SQ5_2 (0x04U << ADC_SQR2_SQ5_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 1736 #define ADC_SQR2_SQ5_3 (0x08U << ADC_SQR2_SQ5_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 1737 #define ADC_SQR2_SQ5_4 (0x10U << ADC_SQR2_SQ5_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 1738
AnnaBridge 181:57724642e740 1739 #define ADC_SQR2_SQ6_Pos (6U)
Anna Bridge 180:96ed750bd169 1740 #define ADC_SQR2_SQ6_Msk (0x1FU << ADC_SQR2_SQ6_Pos) /*!< 0x000007C0 */
Anna Bridge 180:96ed750bd169 1741 #define ADC_SQR2_SQ6 ADC_SQR2_SQ6_Msk /*!< ADC group regular sequencer rank 6 */
Anna Bridge 180:96ed750bd169 1742 #define ADC_SQR2_SQ6_0 (0x01U << ADC_SQR2_SQ6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 1743 #define ADC_SQR2_SQ6_1 (0x02U << ADC_SQR2_SQ6_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 1744 #define ADC_SQR2_SQ6_2 (0x04U << ADC_SQR2_SQ6_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 1745 #define ADC_SQR2_SQ6_3 (0x08U << ADC_SQR2_SQ6_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 1746 #define ADC_SQR2_SQ6_4 (0x10U << ADC_SQR2_SQ6_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 1747
AnnaBridge 181:57724642e740 1748 #define ADC_SQR2_SQ7_Pos (12U)
Anna Bridge 180:96ed750bd169 1749 #define ADC_SQR2_SQ7_Msk (0x1FU << ADC_SQR2_SQ7_Pos) /*!< 0x0001F000 */
Anna Bridge 180:96ed750bd169 1750 #define ADC_SQR2_SQ7 ADC_SQR2_SQ7_Msk /*!< ADC group regular sequencer rank 7 */
Anna Bridge 180:96ed750bd169 1751 #define ADC_SQR2_SQ7_0 (0x01U << ADC_SQR2_SQ7_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 1752 #define ADC_SQR2_SQ7_1 (0x02U << ADC_SQR2_SQ7_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 1753 #define ADC_SQR2_SQ7_2 (0x04U << ADC_SQR2_SQ7_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 1754 #define ADC_SQR2_SQ7_3 (0x08U << ADC_SQR2_SQ7_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 1755 #define ADC_SQR2_SQ7_4 (0x10U << ADC_SQR2_SQ7_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 1756
AnnaBridge 181:57724642e740 1757 #define ADC_SQR2_SQ8_Pos (18U)
Anna Bridge 180:96ed750bd169 1758 #define ADC_SQR2_SQ8_Msk (0x1FU << ADC_SQR2_SQ8_Pos) /*!< 0x007C0000 */
Anna Bridge 180:96ed750bd169 1759 #define ADC_SQR2_SQ8 ADC_SQR2_SQ8_Msk /*!< ADC group regular sequencer rank 8 */
Anna Bridge 180:96ed750bd169 1760 #define ADC_SQR2_SQ8_0 (0x01U << ADC_SQR2_SQ8_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 1761 #define ADC_SQR2_SQ8_1 (0x02U << ADC_SQR2_SQ8_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 1762 #define ADC_SQR2_SQ8_2 (0x04U << ADC_SQR2_SQ8_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 1763 #define ADC_SQR2_SQ8_3 (0x08U << ADC_SQR2_SQ8_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 1764 #define ADC_SQR2_SQ8_4 (0x10U << ADC_SQR2_SQ8_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 1765
AnnaBridge 181:57724642e740 1766 #define ADC_SQR2_SQ9_Pos (24U)
Anna Bridge 180:96ed750bd169 1767 #define ADC_SQR2_SQ9_Msk (0x1FU << ADC_SQR2_SQ9_Pos) /*!< 0x1F000000 */
Anna Bridge 180:96ed750bd169 1768 #define ADC_SQR2_SQ9 ADC_SQR2_SQ9_Msk /*!< ADC group regular sequencer rank 9 */
Anna Bridge 180:96ed750bd169 1769 #define ADC_SQR2_SQ9_0 (0x01U << ADC_SQR2_SQ9_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 1770 #define ADC_SQR2_SQ9_1 (0x02U << ADC_SQR2_SQ9_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 1771 #define ADC_SQR2_SQ9_2 (0x04U << ADC_SQR2_SQ9_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 1772 #define ADC_SQR2_SQ9_3 (0x08U << ADC_SQR2_SQ9_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 1773 #define ADC_SQR2_SQ9_4 (0x10U << ADC_SQR2_SQ9_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 1774
Anna Bridge 180:96ed750bd169 1775 /******************** Bit definition for ADC_SQR3 register ******************/
AnnaBridge 181:57724642e740 1776 #define ADC_SQR3_SQ10_Pos (0U)
Anna Bridge 180:96ed750bd169 1777 #define ADC_SQR3_SQ10_Msk (0x1FU << ADC_SQR3_SQ10_Pos) /*!< 0x0000001F */
Anna Bridge 180:96ed750bd169 1778 #define ADC_SQR3_SQ10 ADC_SQR3_SQ10_Msk /*!< ADC group regular sequencer rank 10 */
Anna Bridge 180:96ed750bd169 1779 #define ADC_SQR3_SQ10_0 (0x01U << ADC_SQR3_SQ10_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 1780 #define ADC_SQR3_SQ10_1 (0x02U << ADC_SQR3_SQ10_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 1781 #define ADC_SQR3_SQ10_2 (0x04U << ADC_SQR3_SQ10_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 1782 #define ADC_SQR3_SQ10_3 (0x08U << ADC_SQR3_SQ10_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 1783 #define ADC_SQR3_SQ10_4 (0x10U << ADC_SQR3_SQ10_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 1784
AnnaBridge 181:57724642e740 1785 #define ADC_SQR3_SQ11_Pos (6U)
Anna Bridge 180:96ed750bd169 1786 #define ADC_SQR3_SQ11_Msk (0x1FU << ADC_SQR3_SQ11_Pos) /*!< 0x000007C0 */
Anna Bridge 180:96ed750bd169 1787 #define ADC_SQR3_SQ11 ADC_SQR3_SQ11_Msk /*!< ADC group regular sequencer rank 11 */
Anna Bridge 180:96ed750bd169 1788 #define ADC_SQR3_SQ11_0 (0x01U << ADC_SQR3_SQ11_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 1789 #define ADC_SQR3_SQ11_1 (0x02U << ADC_SQR3_SQ11_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 1790 #define ADC_SQR3_SQ11_2 (0x04U << ADC_SQR3_SQ11_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 1791 #define ADC_SQR3_SQ11_3 (0x08U << ADC_SQR3_SQ11_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 1792 #define ADC_SQR3_SQ11_4 (0x10U << ADC_SQR3_SQ11_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 1793
AnnaBridge 181:57724642e740 1794 #define ADC_SQR3_SQ12_Pos (12U)
Anna Bridge 180:96ed750bd169 1795 #define ADC_SQR3_SQ12_Msk (0x1FU << ADC_SQR3_SQ12_Pos) /*!< 0x0001F000 */
Anna Bridge 180:96ed750bd169 1796 #define ADC_SQR3_SQ12 ADC_SQR3_SQ12_Msk /*!< ADC group regular sequencer rank 12 */
Anna Bridge 180:96ed750bd169 1797 #define ADC_SQR3_SQ12_0 (0x01U << ADC_SQR3_SQ12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 1798 #define ADC_SQR3_SQ12_1 (0x02U << ADC_SQR3_SQ12_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 1799 #define ADC_SQR3_SQ12_2 (0x04U << ADC_SQR3_SQ12_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 1800 #define ADC_SQR3_SQ12_3 (0x08U << ADC_SQR3_SQ12_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 1801 #define ADC_SQR3_SQ12_4 (0x10U << ADC_SQR3_SQ12_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 1802
AnnaBridge 181:57724642e740 1803 #define ADC_SQR3_SQ13_Pos (18U)
Anna Bridge 180:96ed750bd169 1804 #define ADC_SQR3_SQ13_Msk (0x1FU << ADC_SQR3_SQ13_Pos) /*!< 0x007C0000 */
Anna Bridge 180:96ed750bd169 1805 #define ADC_SQR3_SQ13 ADC_SQR3_SQ13_Msk /*!< ADC group regular sequencer rank 13 */
Anna Bridge 180:96ed750bd169 1806 #define ADC_SQR3_SQ13_0 (0x01U << ADC_SQR3_SQ13_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 1807 #define ADC_SQR3_SQ13_1 (0x02U << ADC_SQR3_SQ13_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 1808 #define ADC_SQR3_SQ13_2 (0x04U << ADC_SQR3_SQ13_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 1809 #define ADC_SQR3_SQ13_3 (0x08U << ADC_SQR3_SQ13_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 1810 #define ADC_SQR3_SQ13_4 (0x10U << ADC_SQR3_SQ13_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 1811
AnnaBridge 181:57724642e740 1812 #define ADC_SQR3_SQ14_Pos (24U)
Anna Bridge 180:96ed750bd169 1813 #define ADC_SQR3_SQ14_Msk (0x1FU << ADC_SQR3_SQ14_Pos) /*!< 0x1F000000 */
Anna Bridge 180:96ed750bd169 1814 #define ADC_SQR3_SQ14 ADC_SQR3_SQ14_Msk /*!< ADC group regular sequencer rank 14 */
Anna Bridge 180:96ed750bd169 1815 #define ADC_SQR3_SQ14_0 (0x01U << ADC_SQR3_SQ14_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 1816 #define ADC_SQR3_SQ14_1 (0x02U << ADC_SQR3_SQ14_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 1817 #define ADC_SQR3_SQ14_2 (0x04U << ADC_SQR3_SQ14_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 1818 #define ADC_SQR3_SQ14_3 (0x08U << ADC_SQR3_SQ14_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 1819 #define ADC_SQR3_SQ14_4 (0x10U << ADC_SQR3_SQ14_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 1820
Anna Bridge 180:96ed750bd169 1821 /******************** Bit definition for ADC_SQR4 register ******************/
AnnaBridge 181:57724642e740 1822 #define ADC_SQR4_SQ15_Pos (0U)
Anna Bridge 180:96ed750bd169 1823 #define ADC_SQR4_SQ15_Msk (0x1FU << ADC_SQR4_SQ15_Pos) /*!< 0x0000001F */
Anna Bridge 180:96ed750bd169 1824 #define ADC_SQR4_SQ15 ADC_SQR4_SQ15_Msk /*!< ADC group regular sequencer rank 15 */
Anna Bridge 180:96ed750bd169 1825 #define ADC_SQR4_SQ15_0 (0x01U << ADC_SQR4_SQ15_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 1826 #define ADC_SQR4_SQ15_1 (0x02U << ADC_SQR4_SQ15_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 1827 #define ADC_SQR4_SQ15_2 (0x04U << ADC_SQR4_SQ15_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 1828 #define ADC_SQR4_SQ15_3 (0x08U << ADC_SQR4_SQ15_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 1829 #define ADC_SQR4_SQ15_4 (0x10U << ADC_SQR4_SQ15_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 1830
AnnaBridge 181:57724642e740 1831 #define ADC_SQR4_SQ16_Pos (6U)
Anna Bridge 180:96ed750bd169 1832 #define ADC_SQR4_SQ16_Msk (0x1FU << ADC_SQR4_SQ16_Pos) /*!< 0x000007C0 */
Anna Bridge 180:96ed750bd169 1833 #define ADC_SQR4_SQ16 ADC_SQR4_SQ16_Msk /*!< ADC group regular sequencer rank 16 */
Anna Bridge 180:96ed750bd169 1834 #define ADC_SQR4_SQ16_0 (0x01U << ADC_SQR4_SQ16_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 1835 #define ADC_SQR4_SQ16_1 (0x02U << ADC_SQR4_SQ16_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 1836 #define ADC_SQR4_SQ16_2 (0x04U << ADC_SQR4_SQ16_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 1837 #define ADC_SQR4_SQ16_3 (0x08U << ADC_SQR4_SQ16_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 1838 #define ADC_SQR4_SQ16_4 (0x10U << ADC_SQR4_SQ16_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 1839
Anna Bridge 180:96ed750bd169 1840 /******************** Bit definition for ADC_DR register ********************/
AnnaBridge 181:57724642e740 1841 #define ADC_DR_RDATA_Pos (0U)
Anna Bridge 180:96ed750bd169 1842 #define ADC_DR_RDATA_Msk (0xFFFFU << ADC_DR_RDATA_Pos) /*!< 0x0000FFFF */
Anna Bridge 180:96ed750bd169 1843 #define ADC_DR_RDATA ADC_DR_RDATA_Msk /*!< ADC group regular conversion data */
Anna Bridge 180:96ed750bd169 1844 #define ADC_DR_RDATA_0 (0x0001U << ADC_DR_RDATA_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 1845 #define ADC_DR_RDATA_1 (0x0002U << ADC_DR_RDATA_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 1846 #define ADC_DR_RDATA_2 (0x0004U << ADC_DR_RDATA_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 1847 #define ADC_DR_RDATA_3 (0x0008U << ADC_DR_RDATA_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 1848 #define ADC_DR_RDATA_4 (0x0010U << ADC_DR_RDATA_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 1849 #define ADC_DR_RDATA_5 (0x0020U << ADC_DR_RDATA_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 1850 #define ADC_DR_RDATA_6 (0x0040U << ADC_DR_RDATA_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 1851 #define ADC_DR_RDATA_7 (0x0080U << ADC_DR_RDATA_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 1852 #define ADC_DR_RDATA_8 (0x0100U << ADC_DR_RDATA_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 1853 #define ADC_DR_RDATA_9 (0x0200U << ADC_DR_RDATA_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 1854 #define ADC_DR_RDATA_10 (0x0400U << ADC_DR_RDATA_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 1855 #define ADC_DR_RDATA_11 (0x0800U << ADC_DR_RDATA_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 1856 #define ADC_DR_RDATA_12 (0x1000U << ADC_DR_RDATA_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 1857 #define ADC_DR_RDATA_13 (0x2000U << ADC_DR_RDATA_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 1858 #define ADC_DR_RDATA_14 (0x4000U << ADC_DR_RDATA_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 1859 #define ADC_DR_RDATA_15 (0x8000U << ADC_DR_RDATA_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 1860
Anna Bridge 180:96ed750bd169 1861 /******************** Bit definition for ADC_JSQR register ******************/
AnnaBridge 181:57724642e740 1862 #define ADC_JSQR_JL_Pos (0U)
Anna Bridge 180:96ed750bd169 1863 #define ADC_JSQR_JL_Msk (0x3U << ADC_JSQR_JL_Pos) /*!< 0x00000003 */
Anna Bridge 180:96ed750bd169 1864 #define ADC_JSQR_JL ADC_JSQR_JL_Msk /*!< ADC group injected sequencer scan length */
Anna Bridge 180:96ed750bd169 1865 #define ADC_JSQR_JL_0 (0x1U << ADC_JSQR_JL_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 1866 #define ADC_JSQR_JL_1 (0x2U << ADC_JSQR_JL_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 1867
AnnaBridge 181:57724642e740 1868 #define ADC_JSQR_JEXTSEL_Pos (2U)
Anna Bridge 180:96ed750bd169 1869 #define ADC_JSQR_JEXTSEL_Msk (0xFU << ADC_JSQR_JEXTSEL_Pos) /*!< 0x0000003C */
Anna Bridge 180:96ed750bd169 1870 #define ADC_JSQR_JEXTSEL ADC_JSQR_JEXTSEL_Msk /*!< ADC group injected external trigger source */
Anna Bridge 180:96ed750bd169 1871 #define ADC_JSQR_JEXTSEL_0 (0x1U << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 1872 #define ADC_JSQR_JEXTSEL_1 (0x2U << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 1873 #define ADC_JSQR_JEXTSEL_2 (0x4U << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 1874 #define ADC_JSQR_JEXTSEL_3 (0x8U << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 1875
AnnaBridge 181:57724642e740 1876 #define ADC_JSQR_JEXTEN_Pos (6U)
Anna Bridge 180:96ed750bd169 1877 #define ADC_JSQR_JEXTEN_Msk (0x3U << ADC_JSQR_JEXTEN_Pos) /*!< 0x000000C0 */
Anna Bridge 180:96ed750bd169 1878 #define ADC_JSQR_JEXTEN ADC_JSQR_JEXTEN_Msk /*!< ADC group injected external trigger polarity */
Anna Bridge 180:96ed750bd169 1879 #define ADC_JSQR_JEXTEN_0 (0x1U << ADC_JSQR_JEXTEN_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 1880 #define ADC_JSQR_JEXTEN_1 (0x2U << ADC_JSQR_JEXTEN_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 1881
AnnaBridge 181:57724642e740 1882 #define ADC_JSQR_JSQ1_Pos (8U)
Anna Bridge 180:96ed750bd169 1883 #define ADC_JSQR_JSQ1_Msk (0x1FU << ADC_JSQR_JSQ1_Pos) /*!< 0x00001F00 */
Anna Bridge 180:96ed750bd169 1884 #define ADC_JSQR_JSQ1 ADC_JSQR_JSQ1_Msk /*!< ADC group injected sequencer rank 1 */
Anna Bridge 180:96ed750bd169 1885 #define ADC_JSQR_JSQ1_0 (0x01U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 1886 #define ADC_JSQR_JSQ1_1 (0x02U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 1887 #define ADC_JSQR_JSQ1_2 (0x04U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 1888 #define ADC_JSQR_JSQ1_3 (0x08U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 1889 #define ADC_JSQR_JSQ1_4 (0x10U << ADC_JSQR_JSQ1_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 1890
AnnaBridge 181:57724642e740 1891 #define ADC_JSQR_JSQ2_Pos (14U)
Anna Bridge 180:96ed750bd169 1892 #define ADC_JSQR_JSQ2_Msk (0x1FU << ADC_JSQR_JSQ2_Pos) /*!< 0x0007C000 */
Anna Bridge 180:96ed750bd169 1893 #define ADC_JSQR_JSQ2 ADC_JSQR_JSQ2_Msk /*!< ADC group injected sequencer rank 2 */
Anna Bridge 180:96ed750bd169 1894 #define ADC_JSQR_JSQ2_0 (0x01U << ADC_JSQR_JSQ2_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 1895 #define ADC_JSQR_JSQ2_1 (0x02U << ADC_JSQR_JSQ2_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 1896 #define ADC_JSQR_JSQ2_2 (0x04U << ADC_JSQR_JSQ2_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 1897 #define ADC_JSQR_JSQ2_3 (0x08U << ADC_JSQR_JSQ2_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 1898 #define ADC_JSQR_JSQ2_4 (0x10U << ADC_JSQR_JSQ2_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 1899
AnnaBridge 181:57724642e740 1900 #define ADC_JSQR_JSQ3_Pos (20U)
Anna Bridge 180:96ed750bd169 1901 #define ADC_JSQR_JSQ3_Msk (0x1FU << ADC_JSQR_JSQ3_Pos) /*!< 0x01F00000 */
Anna Bridge 180:96ed750bd169 1902 #define ADC_JSQR_JSQ3 ADC_JSQR_JSQ3_Msk /*!< ADC group injected sequencer rank 3 */
Anna Bridge 180:96ed750bd169 1903 #define ADC_JSQR_JSQ3_0 (0x01U << ADC_JSQR_JSQ3_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 1904 #define ADC_JSQR_JSQ3_1 (0x02U << ADC_JSQR_JSQ3_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 1905 #define ADC_JSQR_JSQ3_2 (0x04U << ADC_JSQR_JSQ3_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 1906 #define ADC_JSQR_JSQ3_3 (0x08U << ADC_JSQR_JSQ3_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 1907 #define ADC_JSQR_JSQ3_4 (0x10U << ADC_JSQR_JSQ3_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 1908
AnnaBridge 181:57724642e740 1909 #define ADC_JSQR_JSQ4_Pos (26U)
Anna Bridge 180:96ed750bd169 1910 #define ADC_JSQR_JSQ4_Msk (0x1FU << ADC_JSQR_JSQ4_Pos) /*!< 0x7C000000 */
Anna Bridge 180:96ed750bd169 1911 #define ADC_JSQR_JSQ4 ADC_JSQR_JSQ4_Msk /*!< ADC group injected sequencer rank 4 */
Anna Bridge 180:96ed750bd169 1912 #define ADC_JSQR_JSQ4_0 (0x01U << ADC_JSQR_JSQ4_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 1913 #define ADC_JSQR_JSQ4_1 (0x02U << ADC_JSQR_JSQ4_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 1914 #define ADC_JSQR_JSQ4_2 (0x04U << ADC_JSQR_JSQ4_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 1915 #define ADC_JSQR_JSQ4_3 (0x08U << ADC_JSQR_JSQ4_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 1916 #define ADC_JSQR_JSQ4_4 (0x10U << ADC_JSQR_JSQ4_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 1917
Anna Bridge 180:96ed750bd169 1918 /******************** Bit definition for ADC_OFR1 register ******************/
AnnaBridge 181:57724642e740 1919 #define ADC_OFR1_OFFSET1_Pos (0U)
Anna Bridge 180:96ed750bd169 1920 #define ADC_OFR1_OFFSET1_Msk (0xFFFU << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000FFF */
Anna Bridge 180:96ed750bd169 1921 #define ADC_OFR1_OFFSET1 ADC_OFR1_OFFSET1_Msk /*!< ADC offset number 1 offset level */
Anna Bridge 180:96ed750bd169 1922 #define ADC_OFR1_OFFSET1_0 (0x001U << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 1923 #define ADC_OFR1_OFFSET1_1 (0x002U << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 1924 #define ADC_OFR1_OFFSET1_2 (0x004U << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 1925 #define ADC_OFR1_OFFSET1_3 (0x008U << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 1926 #define ADC_OFR1_OFFSET1_4 (0x010U << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 1927 #define ADC_OFR1_OFFSET1_5 (0x020U << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 1928 #define ADC_OFR1_OFFSET1_6 (0x040U << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 1929 #define ADC_OFR1_OFFSET1_7 (0x080U << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 1930 #define ADC_OFR1_OFFSET1_8 (0x100U << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 1931 #define ADC_OFR1_OFFSET1_9 (0x200U << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 1932 #define ADC_OFR1_OFFSET1_10 (0x400U << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 1933 #define ADC_OFR1_OFFSET1_11 (0x800U << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 1934
AnnaBridge 181:57724642e740 1935 #define ADC_OFR1_OFFSET1_CH_Pos (26U)
Anna Bridge 180:96ed750bd169 1936 #define ADC_OFR1_OFFSET1_CH_Msk (0x1FU << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x7C000000 */
Anna Bridge 180:96ed750bd169 1937 #define ADC_OFR1_OFFSET1_CH ADC_OFR1_OFFSET1_CH_Msk /*!< ADC offset number 1 channel selection */
Anna Bridge 180:96ed750bd169 1938 #define ADC_OFR1_OFFSET1_CH_0 (0x01U << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 1939 #define ADC_OFR1_OFFSET1_CH_1 (0x02U << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 1940 #define ADC_OFR1_OFFSET1_CH_2 (0x04U << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 1941 #define ADC_OFR1_OFFSET1_CH_3 (0x08U << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 1942 #define ADC_OFR1_OFFSET1_CH_4 (0x10U << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 1943
AnnaBridge 181:57724642e740 1944 #define ADC_OFR1_OFFSET1_EN_Pos (31U)
Anna Bridge 180:96ed750bd169 1945 #define ADC_OFR1_OFFSET1_EN_Msk (0x1U << ADC_OFR1_OFFSET1_EN_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 1946 #define ADC_OFR1_OFFSET1_EN ADC_OFR1_OFFSET1_EN_Msk /*!< ADC offset number 1 enable */
Anna Bridge 180:96ed750bd169 1947
Anna Bridge 180:96ed750bd169 1948 /******************** Bit definition for ADC_OFR2 register ******************/
AnnaBridge 181:57724642e740 1949 #define ADC_OFR2_OFFSET2_Pos (0U)
Anna Bridge 180:96ed750bd169 1950 #define ADC_OFR2_OFFSET2_Msk (0xFFFU << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000FFF */
Anna Bridge 180:96ed750bd169 1951 #define ADC_OFR2_OFFSET2 ADC_OFR2_OFFSET2_Msk /*!< ADC offset number 2 offset level */
Anna Bridge 180:96ed750bd169 1952 #define ADC_OFR2_OFFSET2_0 (0x001U << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 1953 #define ADC_OFR2_OFFSET2_1 (0x002U << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 1954 #define ADC_OFR2_OFFSET2_2 (0x004U << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 1955 #define ADC_OFR2_OFFSET2_3 (0x008U << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 1956 #define ADC_OFR2_OFFSET2_4 (0x010U << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 1957 #define ADC_OFR2_OFFSET2_5 (0x020U << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 1958 #define ADC_OFR2_OFFSET2_6 (0x040U << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 1959 #define ADC_OFR2_OFFSET2_7 (0x080U << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 1960 #define ADC_OFR2_OFFSET2_8 (0x100U << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 1961 #define ADC_OFR2_OFFSET2_9 (0x200U << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 1962 #define ADC_OFR2_OFFSET2_10 (0x400U << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 1963 #define ADC_OFR2_OFFSET2_11 (0x800U << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 1964
AnnaBridge 181:57724642e740 1965 #define ADC_OFR2_OFFSET2_CH_Pos (26U)
Anna Bridge 180:96ed750bd169 1966 #define ADC_OFR2_OFFSET2_CH_Msk (0x1FU << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x7C000000 */
Anna Bridge 180:96ed750bd169 1967 #define ADC_OFR2_OFFSET2_CH ADC_OFR2_OFFSET2_CH_Msk /*!< ADC offset number 2 channel selection */
Anna Bridge 180:96ed750bd169 1968 #define ADC_OFR2_OFFSET2_CH_0 (0x01U << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 1969 #define ADC_OFR2_OFFSET2_CH_1 (0x02U << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 1970 #define ADC_OFR2_OFFSET2_CH_2 (0x04U << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 1971 #define ADC_OFR2_OFFSET2_CH_3 (0x08U << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 1972 #define ADC_OFR2_OFFSET2_CH_4 (0x10U << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 1973
AnnaBridge 181:57724642e740 1974 #define ADC_OFR2_OFFSET2_EN_Pos (31U)
Anna Bridge 180:96ed750bd169 1975 #define ADC_OFR2_OFFSET2_EN_Msk (0x1U << ADC_OFR2_OFFSET2_EN_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 1976 #define ADC_OFR2_OFFSET2_EN ADC_OFR2_OFFSET2_EN_Msk /*!< ADC offset number 2 enable */
Anna Bridge 180:96ed750bd169 1977
Anna Bridge 180:96ed750bd169 1978 /******************** Bit definition for ADC_OFR3 register ******************/
AnnaBridge 181:57724642e740 1979 #define ADC_OFR3_OFFSET3_Pos (0U)
Anna Bridge 180:96ed750bd169 1980 #define ADC_OFR3_OFFSET3_Msk (0xFFFU << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000FFF */
Anna Bridge 180:96ed750bd169 1981 #define ADC_OFR3_OFFSET3 ADC_OFR3_OFFSET3_Msk /*!< ADC offset number 3 offset level */
Anna Bridge 180:96ed750bd169 1982 #define ADC_OFR3_OFFSET3_0 (0x001U << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 1983 #define ADC_OFR3_OFFSET3_1 (0x002U << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 1984 #define ADC_OFR3_OFFSET3_2 (0x004U << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 1985 #define ADC_OFR3_OFFSET3_3 (0x008U << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 1986 #define ADC_OFR3_OFFSET3_4 (0x010U << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 1987 #define ADC_OFR3_OFFSET3_5 (0x020U << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 1988 #define ADC_OFR3_OFFSET3_6 (0x040U << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 1989 #define ADC_OFR3_OFFSET3_7 (0x080U << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 1990 #define ADC_OFR3_OFFSET3_8 (0x100U << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 1991 #define ADC_OFR3_OFFSET3_9 (0x200U << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 1992 #define ADC_OFR3_OFFSET3_10 (0x400U << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 1993 #define ADC_OFR3_OFFSET3_11 (0x800U << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 1994
AnnaBridge 181:57724642e740 1995 #define ADC_OFR3_OFFSET3_CH_Pos (26U)
Anna Bridge 180:96ed750bd169 1996 #define ADC_OFR3_OFFSET3_CH_Msk (0x1FU << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x7C000000 */
Anna Bridge 180:96ed750bd169 1997 #define ADC_OFR3_OFFSET3_CH ADC_OFR3_OFFSET3_CH_Msk /*!< ADC offset number 3 channel selection */
Anna Bridge 180:96ed750bd169 1998 #define ADC_OFR3_OFFSET3_CH_0 (0x01U << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 1999 #define ADC_OFR3_OFFSET3_CH_1 (0x02U << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 2000 #define ADC_OFR3_OFFSET3_CH_2 (0x04U << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 2001 #define ADC_OFR3_OFFSET3_CH_3 (0x08U << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 2002 #define ADC_OFR3_OFFSET3_CH_4 (0x10U << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 2003
AnnaBridge 181:57724642e740 2004 #define ADC_OFR3_OFFSET3_EN_Pos (31U)
Anna Bridge 180:96ed750bd169 2005 #define ADC_OFR3_OFFSET3_EN_Msk (0x1U << ADC_OFR3_OFFSET3_EN_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 2006 #define ADC_OFR3_OFFSET3_EN ADC_OFR3_OFFSET3_EN_Msk /*!< ADC offset number 3 enable */
Anna Bridge 180:96ed750bd169 2007
Anna Bridge 180:96ed750bd169 2008 /******************** Bit definition for ADC_OFR4 register ******************/
AnnaBridge 181:57724642e740 2009 #define ADC_OFR4_OFFSET4_Pos (0U)
Anna Bridge 180:96ed750bd169 2010 #define ADC_OFR4_OFFSET4_Msk (0xFFFU << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000FFF */
Anna Bridge 180:96ed750bd169 2011 #define ADC_OFR4_OFFSET4 ADC_OFR4_OFFSET4_Msk /*!< ADC offset number 4 offset level */
Anna Bridge 180:96ed750bd169 2012 #define ADC_OFR4_OFFSET4_0 (0x001U << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 2013 #define ADC_OFR4_OFFSET4_1 (0x002U << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 2014 #define ADC_OFR4_OFFSET4_2 (0x004U << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 2015 #define ADC_OFR4_OFFSET4_3 (0x008U << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 2016 #define ADC_OFR4_OFFSET4_4 (0x010U << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 2017 #define ADC_OFR4_OFFSET4_5 (0x020U << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 2018 #define ADC_OFR4_OFFSET4_6 (0x040U << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 2019 #define ADC_OFR4_OFFSET4_7 (0x080U << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 2020 #define ADC_OFR4_OFFSET4_8 (0x100U << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 2021 #define ADC_OFR4_OFFSET4_9 (0x200U << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 2022 #define ADC_OFR4_OFFSET4_10 (0x400U << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 2023 #define ADC_OFR4_OFFSET4_11 (0x800U << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 2024
AnnaBridge 181:57724642e740 2025 #define ADC_OFR4_OFFSET4_CH_Pos (26U)
Anna Bridge 180:96ed750bd169 2026 #define ADC_OFR4_OFFSET4_CH_Msk (0x1FU << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x7C000000 */
Anna Bridge 180:96ed750bd169 2027 #define ADC_OFR4_OFFSET4_CH ADC_OFR4_OFFSET4_CH_Msk /*!< ADC offset number 4 channel selection */
Anna Bridge 180:96ed750bd169 2028 #define ADC_OFR4_OFFSET4_CH_0 (0x01U << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 2029 #define ADC_OFR4_OFFSET4_CH_1 (0x02U << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 2030 #define ADC_OFR4_OFFSET4_CH_2 (0x04U << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 2031 #define ADC_OFR4_OFFSET4_CH_3 (0x08U << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 2032 #define ADC_OFR4_OFFSET4_CH_4 (0x10U << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 2033
AnnaBridge 181:57724642e740 2034 #define ADC_OFR4_OFFSET4_EN_Pos (31U)
Anna Bridge 180:96ed750bd169 2035 #define ADC_OFR4_OFFSET4_EN_Msk (0x1U << ADC_OFR4_OFFSET4_EN_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 2036 #define ADC_OFR4_OFFSET4_EN ADC_OFR4_OFFSET4_EN_Msk /*!< ADC offset number 4 enable */
Anna Bridge 180:96ed750bd169 2037
Anna Bridge 180:96ed750bd169 2038 /******************** Bit definition for ADC_JDR1 register ******************/
AnnaBridge 181:57724642e740 2039 #define ADC_JDR1_JDATA_Pos (0U)
Anna Bridge 180:96ed750bd169 2040 #define ADC_JDR1_JDATA_Msk (0xFFFFU << ADC_JDR1_JDATA_Pos) /*!< 0x0000FFFF */
Anna Bridge 180:96ed750bd169 2041 #define ADC_JDR1_JDATA ADC_JDR1_JDATA_Msk /*!< ADC group injected sequencer rank 1 conversion data */
Anna Bridge 180:96ed750bd169 2042 #define ADC_JDR1_JDATA_0 (0x0001U << ADC_JDR1_JDATA_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 2043 #define ADC_JDR1_JDATA_1 (0x0002U << ADC_JDR1_JDATA_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 2044 #define ADC_JDR1_JDATA_2 (0x0004U << ADC_JDR1_JDATA_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 2045 #define ADC_JDR1_JDATA_3 (0x0008U << ADC_JDR1_JDATA_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 2046 #define ADC_JDR1_JDATA_4 (0x0010U << ADC_JDR1_JDATA_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 2047 #define ADC_JDR1_JDATA_5 (0x0020U << ADC_JDR1_JDATA_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 2048 #define ADC_JDR1_JDATA_6 (0x0040U << ADC_JDR1_JDATA_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 2049 #define ADC_JDR1_JDATA_7 (0x0080U << ADC_JDR1_JDATA_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 2050 #define ADC_JDR1_JDATA_8 (0x0100U << ADC_JDR1_JDATA_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 2051 #define ADC_JDR1_JDATA_9 (0x0200U << ADC_JDR1_JDATA_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 2052 #define ADC_JDR1_JDATA_10 (0x0400U << ADC_JDR1_JDATA_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 2053 #define ADC_JDR1_JDATA_11 (0x0800U << ADC_JDR1_JDATA_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 2054 #define ADC_JDR1_JDATA_12 (0x1000U << ADC_JDR1_JDATA_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 2055 #define ADC_JDR1_JDATA_13 (0x2000U << ADC_JDR1_JDATA_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 2056 #define ADC_JDR1_JDATA_14 (0x4000U << ADC_JDR1_JDATA_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 2057 #define ADC_JDR1_JDATA_15 (0x8000U << ADC_JDR1_JDATA_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 2058
Anna Bridge 180:96ed750bd169 2059 /******************** Bit definition for ADC_JDR2 register ******************/
AnnaBridge 181:57724642e740 2060 #define ADC_JDR2_JDATA_Pos (0U)
Anna Bridge 180:96ed750bd169 2061 #define ADC_JDR2_JDATA_Msk (0xFFFFU << ADC_JDR2_JDATA_Pos) /*!< 0x0000FFFF */
Anna Bridge 180:96ed750bd169 2062 #define ADC_JDR2_JDATA ADC_JDR2_JDATA_Msk /*!< ADC group injected sequencer rank 2 conversion data */
Anna Bridge 180:96ed750bd169 2063 #define ADC_JDR2_JDATA_0 (0x0001U << ADC_JDR2_JDATA_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 2064 #define ADC_JDR2_JDATA_1 (0x0002U << ADC_JDR2_JDATA_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 2065 #define ADC_JDR2_JDATA_2 (0x0004U << ADC_JDR2_JDATA_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 2066 #define ADC_JDR2_JDATA_3 (0x0008U << ADC_JDR2_JDATA_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 2067 #define ADC_JDR2_JDATA_4 (0x0010U << ADC_JDR2_JDATA_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 2068 #define ADC_JDR2_JDATA_5 (0x0020U << ADC_JDR2_JDATA_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 2069 #define ADC_JDR2_JDATA_6 (0x0040U << ADC_JDR2_JDATA_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 2070 #define ADC_JDR2_JDATA_7 (0x0080U << ADC_JDR2_JDATA_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 2071 #define ADC_JDR2_JDATA_8 (0x0100U << ADC_JDR2_JDATA_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 2072 #define ADC_JDR2_JDATA_9 (0x0200U << ADC_JDR2_JDATA_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 2073 #define ADC_JDR2_JDATA_10 (0x0400U << ADC_JDR2_JDATA_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 2074 #define ADC_JDR2_JDATA_11 (0x0800U << ADC_JDR2_JDATA_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 2075 #define ADC_JDR2_JDATA_12 (0x1000U << ADC_JDR2_JDATA_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 2076 #define ADC_JDR2_JDATA_13 (0x2000U << ADC_JDR2_JDATA_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 2077 #define ADC_JDR2_JDATA_14 (0x4000U << ADC_JDR2_JDATA_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 2078 #define ADC_JDR2_JDATA_15 (0x8000U << ADC_JDR2_JDATA_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 2079
Anna Bridge 180:96ed750bd169 2080 /******************** Bit definition for ADC_JDR3 register ******************/
AnnaBridge 181:57724642e740 2081 #define ADC_JDR3_JDATA_Pos (0U)
Anna Bridge 180:96ed750bd169 2082 #define ADC_JDR3_JDATA_Msk (0xFFFFU << ADC_JDR3_JDATA_Pos) /*!< 0x0000FFFF */
Anna Bridge 180:96ed750bd169 2083 #define ADC_JDR3_JDATA ADC_JDR3_JDATA_Msk /*!< ADC group injected sequencer rank 3 conversion data */
Anna Bridge 180:96ed750bd169 2084 #define ADC_JDR3_JDATA_0 (0x0001U << ADC_JDR3_JDATA_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 2085 #define ADC_JDR3_JDATA_1 (0x0002U << ADC_JDR3_JDATA_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 2086 #define ADC_JDR3_JDATA_2 (0x0004U << ADC_JDR3_JDATA_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 2087 #define ADC_JDR3_JDATA_3 (0x0008U << ADC_JDR3_JDATA_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 2088 #define ADC_JDR3_JDATA_4 (0x0010U << ADC_JDR3_JDATA_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 2089 #define ADC_JDR3_JDATA_5 (0x0020U << ADC_JDR3_JDATA_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 2090 #define ADC_JDR3_JDATA_6 (0x0040U << ADC_JDR3_JDATA_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 2091 #define ADC_JDR3_JDATA_7 (0x0080U << ADC_JDR3_JDATA_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 2092 #define ADC_JDR3_JDATA_8 (0x0100U << ADC_JDR3_JDATA_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 2093 #define ADC_JDR3_JDATA_9 (0x0200U << ADC_JDR3_JDATA_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 2094 #define ADC_JDR3_JDATA_10 (0x0400U << ADC_JDR3_JDATA_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 2095 #define ADC_JDR3_JDATA_11 (0x0800U << ADC_JDR3_JDATA_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 2096 #define ADC_JDR3_JDATA_12 (0x1000U << ADC_JDR3_JDATA_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 2097 #define ADC_JDR3_JDATA_13 (0x2000U << ADC_JDR3_JDATA_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 2098 #define ADC_JDR3_JDATA_14 (0x4000U << ADC_JDR3_JDATA_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 2099 #define ADC_JDR3_JDATA_15 (0x8000U << ADC_JDR3_JDATA_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 2100
Anna Bridge 180:96ed750bd169 2101 /******************** Bit definition for ADC_JDR4 register ******************/
AnnaBridge 181:57724642e740 2102 #define ADC_JDR4_JDATA_Pos (0U)
Anna Bridge 180:96ed750bd169 2103 #define ADC_JDR4_JDATA_Msk (0xFFFFU << ADC_JDR4_JDATA_Pos) /*!< 0x0000FFFF */
Anna Bridge 180:96ed750bd169 2104 #define ADC_JDR4_JDATA ADC_JDR4_JDATA_Msk /*!< ADC group injected sequencer rank 4 conversion data */
Anna Bridge 180:96ed750bd169 2105 #define ADC_JDR4_JDATA_0 (0x0001U << ADC_JDR4_JDATA_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 2106 #define ADC_JDR4_JDATA_1 (0x0002U << ADC_JDR4_JDATA_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 2107 #define ADC_JDR4_JDATA_2 (0x0004U << ADC_JDR4_JDATA_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 2108 #define ADC_JDR4_JDATA_3 (0x0008U << ADC_JDR4_JDATA_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 2109 #define ADC_JDR4_JDATA_4 (0x0010U << ADC_JDR4_JDATA_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 2110 #define ADC_JDR4_JDATA_5 (0x0020U << ADC_JDR4_JDATA_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 2111 #define ADC_JDR4_JDATA_6 (0x0040U << ADC_JDR4_JDATA_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 2112 #define ADC_JDR4_JDATA_7 (0x0080U << ADC_JDR4_JDATA_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 2113 #define ADC_JDR4_JDATA_8 (0x0100U << ADC_JDR4_JDATA_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 2114 #define ADC_JDR4_JDATA_9 (0x0200U << ADC_JDR4_JDATA_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 2115 #define ADC_JDR4_JDATA_10 (0x0400U << ADC_JDR4_JDATA_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 2116 #define ADC_JDR4_JDATA_11 (0x0800U << ADC_JDR4_JDATA_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 2117 #define ADC_JDR4_JDATA_12 (0x1000U << ADC_JDR4_JDATA_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 2118 #define ADC_JDR4_JDATA_13 (0x2000U << ADC_JDR4_JDATA_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 2119 #define ADC_JDR4_JDATA_14 (0x4000U << ADC_JDR4_JDATA_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 2120 #define ADC_JDR4_JDATA_15 (0x8000U << ADC_JDR4_JDATA_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 2121
Anna Bridge 180:96ed750bd169 2122 /******************** Bit definition for ADC_AWD2CR register ****************/
AnnaBridge 181:57724642e740 2123 #define ADC_AWD2CR_AWD2CH_Pos (0U)
Anna Bridge 180:96ed750bd169 2124 #define ADC_AWD2CR_AWD2CH_Msk (0x7FFFFU << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x0007FFFF */
Anna Bridge 180:96ed750bd169 2125 #define ADC_AWD2CR_AWD2CH ADC_AWD2CR_AWD2CH_Msk /*!< ADC analog watchdog 2 monitored channel selection */
Anna Bridge 180:96ed750bd169 2126 #define ADC_AWD2CR_AWD2CH_0 (0x00001U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 2127 #define ADC_AWD2CR_AWD2CH_1 (0x00002U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 2128 #define ADC_AWD2CR_AWD2CH_2 (0x00004U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 2129 #define ADC_AWD2CR_AWD2CH_3 (0x00008U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 2130 #define ADC_AWD2CR_AWD2CH_4 (0x00010U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 2131 #define ADC_AWD2CR_AWD2CH_5 (0x00020U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 2132 #define ADC_AWD2CR_AWD2CH_6 (0x00040U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 2133 #define ADC_AWD2CR_AWD2CH_7 (0x00080U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 2134 #define ADC_AWD2CR_AWD2CH_8 (0x00100U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 2135 #define ADC_AWD2CR_AWD2CH_9 (0x00200U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 2136 #define ADC_AWD2CR_AWD2CH_10 (0x00400U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 2137 #define ADC_AWD2CR_AWD2CH_11 (0x00800U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 2138 #define ADC_AWD2CR_AWD2CH_12 (0x01000U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 2139 #define ADC_AWD2CR_AWD2CH_13 (0x02000U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 2140 #define ADC_AWD2CR_AWD2CH_14 (0x04000U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 2141 #define ADC_AWD2CR_AWD2CH_15 (0x08000U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 2142 #define ADC_AWD2CR_AWD2CH_16 (0x10000U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 2143 #define ADC_AWD2CR_AWD2CH_17 (0x20000U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 2144 #define ADC_AWD2CR_AWD2CH_18 (0x40000U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 2145
Anna Bridge 180:96ed750bd169 2146 /******************** Bit definition for ADC_AWD3CR register ****************/
AnnaBridge 181:57724642e740 2147 #define ADC_AWD3CR_AWD3CH_Pos (0U)
Anna Bridge 180:96ed750bd169 2148 #define ADC_AWD3CR_AWD3CH_Msk (0x7FFFFU << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x0007FFFF */
Anna Bridge 180:96ed750bd169 2149 #define ADC_AWD3CR_AWD3CH ADC_AWD3CR_AWD3CH_Msk /*!< ADC analog watchdog 3 monitored channel selection */
Anna Bridge 180:96ed750bd169 2150 #define ADC_AWD3CR_AWD3CH_0 (0x00001U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 2151 #define ADC_AWD3CR_AWD3CH_1 (0x00002U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 2152 #define ADC_AWD3CR_AWD3CH_2 (0x00004U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 2153 #define ADC_AWD3CR_AWD3CH_3 (0x00008U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 2154 #define ADC_AWD3CR_AWD3CH_4 (0x00010U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 2155 #define ADC_AWD3CR_AWD3CH_5 (0x00020U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 2156 #define ADC_AWD3CR_AWD3CH_6 (0x00040U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 2157 #define ADC_AWD3CR_AWD3CH_7 (0x00080U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 2158 #define ADC_AWD3CR_AWD3CH_8 (0x00100U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 2159 #define ADC_AWD3CR_AWD3CH_9 (0x00200U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 2160 #define ADC_AWD3CR_AWD3CH_10 (0x00400U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 2161 #define ADC_AWD3CR_AWD3CH_11 (0x00800U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 2162 #define ADC_AWD3CR_AWD3CH_12 (0x01000U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 2163 #define ADC_AWD3CR_AWD3CH_13 (0x02000U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 2164 #define ADC_AWD3CR_AWD3CH_14 (0x04000U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 2165 #define ADC_AWD3CR_AWD3CH_15 (0x08000U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 2166 #define ADC_AWD3CR_AWD3CH_16 (0x10000U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 2167 #define ADC_AWD3CR_AWD3CH_17 (0x20000U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 2168 #define ADC_AWD3CR_AWD3CH_18 (0x40000U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 2169
Anna Bridge 180:96ed750bd169 2170 /******************** Bit definition for ADC_DIFSEL register ****************/
AnnaBridge 181:57724642e740 2171 #define ADC_DIFSEL_DIFSEL_Pos (0U)
Anna Bridge 180:96ed750bd169 2172 #define ADC_DIFSEL_DIFSEL_Msk (0x7FFFFU << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x0007FFFF */
Anna Bridge 180:96ed750bd169 2173 #define ADC_DIFSEL_DIFSEL ADC_DIFSEL_DIFSEL_Msk /*!< ADC channel differential or single-ended mode */
Anna Bridge 180:96ed750bd169 2174 #define ADC_DIFSEL_DIFSEL_0 (0x00001U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 2175 #define ADC_DIFSEL_DIFSEL_1 (0x00002U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 2176 #define ADC_DIFSEL_DIFSEL_2 (0x00004U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 2177 #define ADC_DIFSEL_DIFSEL_3 (0x00008U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 2178 #define ADC_DIFSEL_DIFSEL_4 (0x00010U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 2179 #define ADC_DIFSEL_DIFSEL_5 (0x00020U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 2180 #define ADC_DIFSEL_DIFSEL_6 (0x00040U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 2181 #define ADC_DIFSEL_DIFSEL_7 (0x00080U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 2182 #define ADC_DIFSEL_DIFSEL_8 (0x00100U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 2183 #define ADC_DIFSEL_DIFSEL_9 (0x00200U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 2184 #define ADC_DIFSEL_DIFSEL_10 (0x00400U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 2185 #define ADC_DIFSEL_DIFSEL_11 (0x00800U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 2186 #define ADC_DIFSEL_DIFSEL_12 (0x01000U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 2187 #define ADC_DIFSEL_DIFSEL_13 (0x02000U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 2188 #define ADC_DIFSEL_DIFSEL_14 (0x04000U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 2189 #define ADC_DIFSEL_DIFSEL_15 (0x08000U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 2190 #define ADC_DIFSEL_DIFSEL_16 (0x10000U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 2191 #define ADC_DIFSEL_DIFSEL_17 (0x20000U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 2192 #define ADC_DIFSEL_DIFSEL_18 (0x40000U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 2193
Anna Bridge 180:96ed750bd169 2194 /******************** Bit definition for ADC_CALFACT register ***************/
AnnaBridge 181:57724642e740 2195 #define ADC_CALFACT_CALFACT_S_Pos (0U)
Anna Bridge 180:96ed750bd169 2196 #define ADC_CALFACT_CALFACT_S_Msk (0x7FU << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x0000007F */
Anna Bridge 180:96ed750bd169 2197 #define ADC_CALFACT_CALFACT_S ADC_CALFACT_CALFACT_S_Msk /*!< ADC calibration factor in single-ended mode */
Anna Bridge 180:96ed750bd169 2198 #define ADC_CALFACT_CALFACT_S_0 (0x01U << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 2199 #define ADC_CALFACT_CALFACT_S_1 (0x02U << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 2200 #define ADC_CALFACT_CALFACT_S_2 (0x04U << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 2201 #define ADC_CALFACT_CALFACT_S_3 (0x08U << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 2202 #define ADC_CALFACT_CALFACT_S_4 (0x10U << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 2203 #define ADC_CALFACT_CALFACT_S_5 (0x20U << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 2204 #define ADC_CALFACT_CALFACT_S_6 (0x40U << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 2205
AnnaBridge 181:57724642e740 2206 #define ADC_CALFACT_CALFACT_D_Pos (16U)
Anna Bridge 180:96ed750bd169 2207 #define ADC_CALFACT_CALFACT_D_Msk (0x7FU << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x007F0000 */
Anna Bridge 180:96ed750bd169 2208 #define ADC_CALFACT_CALFACT_D ADC_CALFACT_CALFACT_D_Msk /*!< ADC calibration factor in differential mode */
Anna Bridge 180:96ed750bd169 2209 #define ADC_CALFACT_CALFACT_D_0 (0x01U << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 2210 #define ADC_CALFACT_CALFACT_D_1 (0x02U << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 2211 #define ADC_CALFACT_CALFACT_D_2 (0x04U << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 2212 #define ADC_CALFACT_CALFACT_D_3 (0x08U << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 2213 #define ADC_CALFACT_CALFACT_D_4 (0x10U << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 2214 #define ADC_CALFACT_CALFACT_D_5 (0x20U << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 2215 #define ADC_CALFACT_CALFACT_D_6 (0x40U << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 2216
Anna Bridge 180:96ed750bd169 2217 /************************* ADC Common registers *****************************/
Anna Bridge 180:96ed750bd169 2218 /******************** Bit definition for ADC_CCR register *******************/
AnnaBridge 181:57724642e740 2219 #define ADC_CCR_CKMODE_Pos (16U)
Anna Bridge 180:96ed750bd169 2220 #define ADC_CCR_CKMODE_Msk (0x3U << ADC_CCR_CKMODE_Pos) /*!< 0x00030000 */
Anna Bridge 180:96ed750bd169 2221 #define ADC_CCR_CKMODE ADC_CCR_CKMODE_Msk /*!< ADC common clock source and prescaler (prescaler only for clock source synchronous) */
Anna Bridge 180:96ed750bd169 2222 #define ADC_CCR_CKMODE_0 (0x1U << ADC_CCR_CKMODE_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 2223 #define ADC_CCR_CKMODE_1 (0x2U << ADC_CCR_CKMODE_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 2224
AnnaBridge 181:57724642e740 2225 #define ADC_CCR_PRESC_Pos (18U)
Anna Bridge 180:96ed750bd169 2226 #define ADC_CCR_PRESC_Msk (0xFU << ADC_CCR_PRESC_Pos) /*!< 0x003C0000 */
Anna Bridge 180:96ed750bd169 2227 #define ADC_CCR_PRESC ADC_CCR_PRESC_Msk /*!< ADC common clock prescaler, only for clock source asynchronous */
Anna Bridge 180:96ed750bd169 2228 #define ADC_CCR_PRESC_0 (0x1U << ADC_CCR_PRESC_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 2229 #define ADC_CCR_PRESC_1 (0x2U << ADC_CCR_PRESC_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 2230 #define ADC_CCR_PRESC_2 (0x4U << ADC_CCR_PRESC_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 2231 #define ADC_CCR_PRESC_3 (0x8U << ADC_CCR_PRESC_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 2232
AnnaBridge 181:57724642e740 2233 #define ADC_CCR_VREFEN_Pos (22U)
Anna Bridge 180:96ed750bd169 2234 #define ADC_CCR_VREFEN_Msk (0x1U << ADC_CCR_VREFEN_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 2235 #define ADC_CCR_VREFEN ADC_CCR_VREFEN_Msk /*!< ADC internal path to VrefInt enable */
AnnaBridge 181:57724642e740 2236 #define ADC_CCR_TSEN_Pos (23U)
Anna Bridge 180:96ed750bd169 2237 #define ADC_CCR_TSEN_Msk (0x1U << ADC_CCR_TSEN_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 2238 #define ADC_CCR_TSEN ADC_CCR_TSEN_Msk /*!< ADC internal path to temperature sensor enable */
AnnaBridge 181:57724642e740 2239 #define ADC_CCR_VBATEN_Pos (24U)
Anna Bridge 180:96ed750bd169 2240 #define ADC_CCR_VBATEN_Msk (0x1U << ADC_CCR_VBATEN_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 2241 #define ADC_CCR_VBATEN ADC_CCR_VBATEN_Msk /*!< ADC internal path to battery voltage enable */
Anna Bridge 180:96ed750bd169 2242
Anna Bridge 180:96ed750bd169 2243 /******************************************************************************/
Anna Bridge 180:96ed750bd169 2244 /* */
Anna Bridge 180:96ed750bd169 2245 /* Controller Area Network */
Anna Bridge 180:96ed750bd169 2246 /* */
Anna Bridge 180:96ed750bd169 2247 /******************************************************************************/
Anna Bridge 180:96ed750bd169 2248 /*!<CAN control and status registers */
Anna Bridge 180:96ed750bd169 2249 /******************* Bit definition for CAN_MCR register ********************/
AnnaBridge 181:57724642e740 2250 #define CAN_MCR_INRQ_Pos (0U)
Anna Bridge 180:96ed750bd169 2251 #define CAN_MCR_INRQ_Msk (0x1U << CAN_MCR_INRQ_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 2252 #define CAN_MCR_INRQ CAN_MCR_INRQ_Msk /*!<Initialization Request */
AnnaBridge 181:57724642e740 2253 #define CAN_MCR_SLEEP_Pos (1U)
Anna Bridge 180:96ed750bd169 2254 #define CAN_MCR_SLEEP_Msk (0x1U << CAN_MCR_SLEEP_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 2255 #define CAN_MCR_SLEEP CAN_MCR_SLEEP_Msk /*!<Sleep Mode Request */
AnnaBridge 181:57724642e740 2256 #define CAN_MCR_TXFP_Pos (2U)
Anna Bridge 180:96ed750bd169 2257 #define CAN_MCR_TXFP_Msk (0x1U << CAN_MCR_TXFP_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 2258 #define CAN_MCR_TXFP CAN_MCR_TXFP_Msk /*!<Transmit FIFO Priority */
AnnaBridge 181:57724642e740 2259 #define CAN_MCR_RFLM_Pos (3U)
Anna Bridge 180:96ed750bd169 2260 #define CAN_MCR_RFLM_Msk (0x1U << CAN_MCR_RFLM_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 2261 #define CAN_MCR_RFLM CAN_MCR_RFLM_Msk /*!<Receive FIFO Locked Mode */
AnnaBridge 181:57724642e740 2262 #define CAN_MCR_NART_Pos (4U)
Anna Bridge 180:96ed750bd169 2263 #define CAN_MCR_NART_Msk (0x1U << CAN_MCR_NART_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 2264 #define CAN_MCR_NART CAN_MCR_NART_Msk /*!<No Automatic Retransmission */
AnnaBridge 181:57724642e740 2265 #define CAN_MCR_AWUM_Pos (5U)
Anna Bridge 180:96ed750bd169 2266 #define CAN_MCR_AWUM_Msk (0x1U << CAN_MCR_AWUM_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 2267 #define CAN_MCR_AWUM CAN_MCR_AWUM_Msk /*!<Automatic Wakeup Mode */
AnnaBridge 181:57724642e740 2268 #define CAN_MCR_ABOM_Pos (6U)
Anna Bridge 180:96ed750bd169 2269 #define CAN_MCR_ABOM_Msk (0x1U << CAN_MCR_ABOM_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 2270 #define CAN_MCR_ABOM CAN_MCR_ABOM_Msk /*!<Automatic Bus-Off Management */
AnnaBridge 181:57724642e740 2271 #define CAN_MCR_TTCM_Pos (7U)
Anna Bridge 180:96ed750bd169 2272 #define CAN_MCR_TTCM_Msk (0x1U << CAN_MCR_TTCM_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 2273 #define CAN_MCR_TTCM CAN_MCR_TTCM_Msk /*!<Time Triggered Communication Mode */
AnnaBridge 181:57724642e740 2274 #define CAN_MCR_RESET_Pos (15U)
Anna Bridge 180:96ed750bd169 2275 #define CAN_MCR_RESET_Msk (0x1U << CAN_MCR_RESET_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 2276 #define CAN_MCR_RESET CAN_MCR_RESET_Msk /*!<bxCAN software master reset */
Anna Bridge 180:96ed750bd169 2277
Anna Bridge 180:96ed750bd169 2278 /******************* Bit definition for CAN_MSR register ********************/
AnnaBridge 181:57724642e740 2279 #define CAN_MSR_INAK_Pos (0U)
Anna Bridge 180:96ed750bd169 2280 #define CAN_MSR_INAK_Msk (0x1U << CAN_MSR_INAK_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 2281 #define CAN_MSR_INAK CAN_MSR_INAK_Msk /*!<Initialization Acknowledge */
AnnaBridge 181:57724642e740 2282 #define CAN_MSR_SLAK_Pos (1U)
Anna Bridge 180:96ed750bd169 2283 #define CAN_MSR_SLAK_Msk (0x1U << CAN_MSR_SLAK_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 2284 #define CAN_MSR_SLAK CAN_MSR_SLAK_Msk /*!<Sleep Acknowledge */
AnnaBridge 181:57724642e740 2285 #define CAN_MSR_ERRI_Pos (2U)
Anna Bridge 180:96ed750bd169 2286 #define CAN_MSR_ERRI_Msk (0x1U << CAN_MSR_ERRI_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 2287 #define CAN_MSR_ERRI CAN_MSR_ERRI_Msk /*!<Error Interrupt */
AnnaBridge 181:57724642e740 2288 #define CAN_MSR_WKUI_Pos (3U)
Anna Bridge 180:96ed750bd169 2289 #define CAN_MSR_WKUI_Msk (0x1U << CAN_MSR_WKUI_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 2290 #define CAN_MSR_WKUI CAN_MSR_WKUI_Msk /*!<Wakeup Interrupt */
AnnaBridge 181:57724642e740 2291 #define CAN_MSR_SLAKI_Pos (4U)
Anna Bridge 180:96ed750bd169 2292 #define CAN_MSR_SLAKI_Msk (0x1U << CAN_MSR_SLAKI_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 2293 #define CAN_MSR_SLAKI CAN_MSR_SLAKI_Msk /*!<Sleep Acknowledge Interrupt */
AnnaBridge 181:57724642e740 2294 #define CAN_MSR_TXM_Pos (8U)
Anna Bridge 180:96ed750bd169 2295 #define CAN_MSR_TXM_Msk (0x1U << CAN_MSR_TXM_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 2296 #define CAN_MSR_TXM CAN_MSR_TXM_Msk /*!<Transmit Mode */
AnnaBridge 181:57724642e740 2297 #define CAN_MSR_RXM_Pos (9U)
Anna Bridge 180:96ed750bd169 2298 #define CAN_MSR_RXM_Msk (0x1U << CAN_MSR_RXM_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 2299 #define CAN_MSR_RXM CAN_MSR_RXM_Msk /*!<Receive Mode */
AnnaBridge 181:57724642e740 2300 #define CAN_MSR_SAMP_Pos (10U)
Anna Bridge 180:96ed750bd169 2301 #define CAN_MSR_SAMP_Msk (0x1U << CAN_MSR_SAMP_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 2302 #define CAN_MSR_SAMP CAN_MSR_SAMP_Msk /*!<Last Sample Point */
AnnaBridge 181:57724642e740 2303 #define CAN_MSR_RX_Pos (11U)
Anna Bridge 180:96ed750bd169 2304 #define CAN_MSR_RX_Msk (0x1U << CAN_MSR_RX_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 2305 #define CAN_MSR_RX CAN_MSR_RX_Msk /*!<CAN Rx Signal */
Anna Bridge 180:96ed750bd169 2306
Anna Bridge 180:96ed750bd169 2307 /******************* Bit definition for CAN_TSR register ********************/
AnnaBridge 181:57724642e740 2308 #define CAN_TSR_RQCP0_Pos (0U)
Anna Bridge 180:96ed750bd169 2309 #define CAN_TSR_RQCP0_Msk (0x1U << CAN_TSR_RQCP0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 2310 #define CAN_TSR_RQCP0 CAN_TSR_RQCP0_Msk /*!<Request Completed Mailbox0 */
AnnaBridge 181:57724642e740 2311 #define CAN_TSR_TXOK0_Pos (1U)
Anna Bridge 180:96ed750bd169 2312 #define CAN_TSR_TXOK0_Msk (0x1U << CAN_TSR_TXOK0_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 2313 #define CAN_TSR_TXOK0 CAN_TSR_TXOK0_Msk /*!<Transmission OK of Mailbox0 */
AnnaBridge 181:57724642e740 2314 #define CAN_TSR_ALST0_Pos (2U)
Anna Bridge 180:96ed750bd169 2315 #define CAN_TSR_ALST0_Msk (0x1U << CAN_TSR_ALST0_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 2316 #define CAN_TSR_ALST0 CAN_TSR_ALST0_Msk /*!<Arbitration Lost for Mailbox0 */
AnnaBridge 181:57724642e740 2317 #define CAN_TSR_TERR0_Pos (3U)
Anna Bridge 180:96ed750bd169 2318 #define CAN_TSR_TERR0_Msk (0x1U << CAN_TSR_TERR0_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 2319 #define CAN_TSR_TERR0 CAN_TSR_TERR0_Msk /*!<Transmission Error of Mailbox0 */
AnnaBridge 181:57724642e740 2320 #define CAN_TSR_ABRQ0_Pos (7U)
Anna Bridge 180:96ed750bd169 2321 #define CAN_TSR_ABRQ0_Msk (0x1U << CAN_TSR_ABRQ0_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 2322 #define CAN_TSR_ABRQ0 CAN_TSR_ABRQ0_Msk /*!<Abort Request for Mailbox0 */
AnnaBridge 181:57724642e740 2323 #define CAN_TSR_RQCP1_Pos (8U)
Anna Bridge 180:96ed750bd169 2324 #define CAN_TSR_RQCP1_Msk (0x1U << CAN_TSR_RQCP1_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 2325 #define CAN_TSR_RQCP1 CAN_TSR_RQCP1_Msk /*!<Request Completed Mailbox1 */
AnnaBridge 181:57724642e740 2326 #define CAN_TSR_TXOK1_Pos (9U)
Anna Bridge 180:96ed750bd169 2327 #define CAN_TSR_TXOK1_Msk (0x1U << CAN_TSR_TXOK1_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 2328 #define CAN_TSR_TXOK1 CAN_TSR_TXOK1_Msk /*!<Transmission OK of Mailbox1 */
AnnaBridge 181:57724642e740 2329 #define CAN_TSR_ALST1_Pos (10U)
Anna Bridge 180:96ed750bd169 2330 #define CAN_TSR_ALST1_Msk (0x1U << CAN_TSR_ALST1_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 2331 #define CAN_TSR_ALST1 CAN_TSR_ALST1_Msk /*!<Arbitration Lost for Mailbox1 */
AnnaBridge 181:57724642e740 2332 #define CAN_TSR_TERR1_Pos (11U)
Anna Bridge 180:96ed750bd169 2333 #define CAN_TSR_TERR1_Msk (0x1U << CAN_TSR_TERR1_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 2334 #define CAN_TSR_TERR1 CAN_TSR_TERR1_Msk /*!<Transmission Error of Mailbox1 */
AnnaBridge 181:57724642e740 2335 #define CAN_TSR_ABRQ1_Pos (15U)
Anna Bridge 180:96ed750bd169 2336 #define CAN_TSR_ABRQ1_Msk (0x1U << CAN_TSR_ABRQ1_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 2337 #define CAN_TSR_ABRQ1 CAN_TSR_ABRQ1_Msk /*!<Abort Request for Mailbox 1 */
AnnaBridge 181:57724642e740 2338 #define CAN_TSR_RQCP2_Pos (16U)
Anna Bridge 180:96ed750bd169 2339 #define CAN_TSR_RQCP2_Msk (0x1U << CAN_TSR_RQCP2_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 2340 #define CAN_TSR_RQCP2 CAN_TSR_RQCP2_Msk /*!<Request Completed Mailbox2 */
AnnaBridge 181:57724642e740 2341 #define CAN_TSR_TXOK2_Pos (17U)
Anna Bridge 180:96ed750bd169 2342 #define CAN_TSR_TXOK2_Msk (0x1U << CAN_TSR_TXOK2_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 2343 #define CAN_TSR_TXOK2 CAN_TSR_TXOK2_Msk /*!<Transmission OK of Mailbox 2 */
AnnaBridge 181:57724642e740 2344 #define CAN_TSR_ALST2_Pos (18U)
Anna Bridge 180:96ed750bd169 2345 #define CAN_TSR_ALST2_Msk (0x1U << CAN_TSR_ALST2_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 2346 #define CAN_TSR_ALST2 CAN_TSR_ALST2_Msk /*!<Arbitration Lost for mailbox 2 */
AnnaBridge 181:57724642e740 2347 #define CAN_TSR_TERR2_Pos (19U)
Anna Bridge 180:96ed750bd169 2348 #define CAN_TSR_TERR2_Msk (0x1U << CAN_TSR_TERR2_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 2349 #define CAN_TSR_TERR2 CAN_TSR_TERR2_Msk /*!<Transmission Error of Mailbox 2 */
AnnaBridge 181:57724642e740 2350 #define CAN_TSR_ABRQ2_Pos (23U)
Anna Bridge 180:96ed750bd169 2351 #define CAN_TSR_ABRQ2_Msk (0x1U << CAN_TSR_ABRQ2_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 2352 #define CAN_TSR_ABRQ2 CAN_TSR_ABRQ2_Msk /*!<Abort Request for Mailbox 2 */
AnnaBridge 181:57724642e740 2353 #define CAN_TSR_CODE_Pos (24U)
Anna Bridge 180:96ed750bd169 2354 #define CAN_TSR_CODE_Msk (0x3U << CAN_TSR_CODE_Pos) /*!< 0x03000000 */
Anna Bridge 180:96ed750bd169 2355 #define CAN_TSR_CODE CAN_TSR_CODE_Msk /*!<Mailbox Code */
Anna Bridge 180:96ed750bd169 2356
AnnaBridge 181:57724642e740 2357 #define CAN_TSR_TME_Pos (26U)
Anna Bridge 180:96ed750bd169 2358 #define CAN_TSR_TME_Msk (0x7U << CAN_TSR_TME_Pos) /*!< 0x1C000000 */
Anna Bridge 180:96ed750bd169 2359 #define CAN_TSR_TME CAN_TSR_TME_Msk /*!<TME[2:0] bits */
AnnaBridge 181:57724642e740 2360 #define CAN_TSR_TME0_Pos (26U)
Anna Bridge 180:96ed750bd169 2361 #define CAN_TSR_TME0_Msk (0x1U << CAN_TSR_TME0_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 2362 #define CAN_TSR_TME0 CAN_TSR_TME0_Msk /*!<Transmit Mailbox 0 Empty */
AnnaBridge 181:57724642e740 2363 #define CAN_TSR_TME1_Pos (27U)
Anna Bridge 180:96ed750bd169 2364 #define CAN_TSR_TME1_Msk (0x1U << CAN_TSR_TME1_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 2365 #define CAN_TSR_TME1 CAN_TSR_TME1_Msk /*!<Transmit Mailbox 1 Empty */
AnnaBridge 181:57724642e740 2366 #define CAN_TSR_TME2_Pos (28U)
Anna Bridge 180:96ed750bd169 2367 #define CAN_TSR_TME2_Msk (0x1U << CAN_TSR_TME2_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 2368 #define CAN_TSR_TME2 CAN_TSR_TME2_Msk /*!<Transmit Mailbox 2 Empty */
Anna Bridge 180:96ed750bd169 2369
AnnaBridge 181:57724642e740 2370 #define CAN_TSR_LOW_Pos (29U)
Anna Bridge 180:96ed750bd169 2371 #define CAN_TSR_LOW_Msk (0x7U << CAN_TSR_LOW_Pos) /*!< 0xE0000000 */
Anna Bridge 180:96ed750bd169 2372 #define CAN_TSR_LOW CAN_TSR_LOW_Msk /*!<LOW[2:0] bits */
AnnaBridge 181:57724642e740 2373 #define CAN_TSR_LOW0_Pos (29U)
Anna Bridge 180:96ed750bd169 2374 #define CAN_TSR_LOW0_Msk (0x1U << CAN_TSR_LOW0_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 2375 #define CAN_TSR_LOW0 CAN_TSR_LOW0_Msk /*!<Lowest Priority Flag for Mailbox 0 */
AnnaBridge 181:57724642e740 2376 #define CAN_TSR_LOW1_Pos (30U)
Anna Bridge 180:96ed750bd169 2377 #define CAN_TSR_LOW1_Msk (0x1U << CAN_TSR_LOW1_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 2378 #define CAN_TSR_LOW1 CAN_TSR_LOW1_Msk /*!<Lowest Priority Flag for Mailbox 1 */
AnnaBridge 181:57724642e740 2379 #define CAN_TSR_LOW2_Pos (31U)
Anna Bridge 180:96ed750bd169 2380 #define CAN_TSR_LOW2_Msk (0x1U << CAN_TSR_LOW2_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 2381 #define CAN_TSR_LOW2 CAN_TSR_LOW2_Msk /*!<Lowest Priority Flag for Mailbox 2 */
Anna Bridge 180:96ed750bd169 2382
Anna Bridge 180:96ed750bd169 2383 /******************* Bit definition for CAN_RF0R register *******************/
AnnaBridge 181:57724642e740 2384 #define CAN_RF0R_FMP0_Pos (0U)
Anna Bridge 180:96ed750bd169 2385 #define CAN_RF0R_FMP0_Msk (0x3U << CAN_RF0R_FMP0_Pos) /*!< 0x00000003 */
Anna Bridge 180:96ed750bd169 2386 #define CAN_RF0R_FMP0 CAN_RF0R_FMP0_Msk /*!<FIFO 0 Message Pending */
AnnaBridge 181:57724642e740 2387 #define CAN_RF0R_FULL0_Pos (3U)
Anna Bridge 180:96ed750bd169 2388 #define CAN_RF0R_FULL0_Msk (0x1U << CAN_RF0R_FULL0_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 2389 #define CAN_RF0R_FULL0 CAN_RF0R_FULL0_Msk /*!<FIFO 0 Full */
AnnaBridge 181:57724642e740 2390 #define CAN_RF0R_FOVR0_Pos (4U)
Anna Bridge 180:96ed750bd169 2391 #define CAN_RF0R_FOVR0_Msk (0x1U << CAN_RF0R_FOVR0_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 2392 #define CAN_RF0R_FOVR0 CAN_RF0R_FOVR0_Msk /*!<FIFO 0 Overrun */
AnnaBridge 181:57724642e740 2393 #define CAN_RF0R_RFOM0_Pos (5U)
Anna Bridge 180:96ed750bd169 2394 #define CAN_RF0R_RFOM0_Msk (0x1U << CAN_RF0R_RFOM0_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 2395 #define CAN_RF0R_RFOM0 CAN_RF0R_RFOM0_Msk /*!<Release FIFO 0 Output Mailbox */
Anna Bridge 180:96ed750bd169 2396
Anna Bridge 180:96ed750bd169 2397 /******************* Bit definition for CAN_RF1R register *******************/
AnnaBridge 181:57724642e740 2398 #define CAN_RF1R_FMP1_Pos (0U)
Anna Bridge 180:96ed750bd169 2399 #define CAN_RF1R_FMP1_Msk (0x3U << CAN_RF1R_FMP1_Pos) /*!< 0x00000003 */
Anna Bridge 180:96ed750bd169 2400 #define CAN_RF1R_FMP1 CAN_RF1R_FMP1_Msk /*!<FIFO 1 Message Pending */
AnnaBridge 181:57724642e740 2401 #define CAN_RF1R_FULL1_Pos (3U)
Anna Bridge 180:96ed750bd169 2402 #define CAN_RF1R_FULL1_Msk (0x1U << CAN_RF1R_FULL1_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 2403 #define CAN_RF1R_FULL1 CAN_RF1R_FULL1_Msk /*!<FIFO 1 Full */
AnnaBridge 181:57724642e740 2404 #define CAN_RF1R_FOVR1_Pos (4U)
Anna Bridge 180:96ed750bd169 2405 #define CAN_RF1R_FOVR1_Msk (0x1U << CAN_RF1R_FOVR1_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 2406 #define CAN_RF1R_FOVR1 CAN_RF1R_FOVR1_Msk /*!<FIFO 1 Overrun */
AnnaBridge 181:57724642e740 2407 #define CAN_RF1R_RFOM1_Pos (5U)
Anna Bridge 180:96ed750bd169 2408 #define CAN_RF1R_RFOM1_Msk (0x1U << CAN_RF1R_RFOM1_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 2409 #define CAN_RF1R_RFOM1 CAN_RF1R_RFOM1_Msk /*!<Release FIFO 1 Output Mailbox */
Anna Bridge 180:96ed750bd169 2410
Anna Bridge 180:96ed750bd169 2411 /******************** Bit definition for CAN_IER register *******************/
AnnaBridge 181:57724642e740 2412 #define CAN_IER_TMEIE_Pos (0U)
Anna Bridge 180:96ed750bd169 2413 #define CAN_IER_TMEIE_Msk (0x1U << CAN_IER_TMEIE_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 2414 #define CAN_IER_TMEIE CAN_IER_TMEIE_Msk /*!<Transmit Mailbox Empty Interrupt Enable */
AnnaBridge 181:57724642e740 2415 #define CAN_IER_FMPIE0_Pos (1U)
Anna Bridge 180:96ed750bd169 2416 #define CAN_IER_FMPIE0_Msk (0x1U << CAN_IER_FMPIE0_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 2417 #define CAN_IER_FMPIE0 CAN_IER_FMPIE0_Msk /*!<FIFO Message Pending Interrupt Enable */
AnnaBridge 181:57724642e740 2418 #define CAN_IER_FFIE0_Pos (2U)
Anna Bridge 180:96ed750bd169 2419 #define CAN_IER_FFIE0_Msk (0x1U << CAN_IER_FFIE0_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 2420 #define CAN_IER_FFIE0 CAN_IER_FFIE0_Msk /*!<FIFO Full Interrupt Enable */
AnnaBridge 181:57724642e740 2421 #define CAN_IER_FOVIE0_Pos (3U)
Anna Bridge 180:96ed750bd169 2422 #define CAN_IER_FOVIE0_Msk (0x1U << CAN_IER_FOVIE0_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 2423 #define CAN_IER_FOVIE0 CAN_IER_FOVIE0_Msk /*!<FIFO Overrun Interrupt Enable */
AnnaBridge 181:57724642e740 2424 #define CAN_IER_FMPIE1_Pos (4U)
Anna Bridge 180:96ed750bd169 2425 #define CAN_IER_FMPIE1_Msk (0x1U << CAN_IER_FMPIE1_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 2426 #define CAN_IER_FMPIE1 CAN_IER_FMPIE1_Msk /*!<FIFO Message Pending Interrupt Enable */
AnnaBridge 181:57724642e740 2427 #define CAN_IER_FFIE1_Pos (5U)
Anna Bridge 180:96ed750bd169 2428 #define CAN_IER_FFIE1_Msk (0x1U << CAN_IER_FFIE1_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 2429 #define CAN_IER_FFIE1 CAN_IER_FFIE1_Msk /*!<FIFO Full Interrupt Enable */
AnnaBridge 181:57724642e740 2430 #define CAN_IER_FOVIE1_Pos (6U)
Anna Bridge 180:96ed750bd169 2431 #define CAN_IER_FOVIE1_Msk (0x1U << CAN_IER_FOVIE1_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 2432 #define CAN_IER_FOVIE1 CAN_IER_FOVIE1_Msk /*!<FIFO Overrun Interrupt Enable */
AnnaBridge 181:57724642e740 2433 #define CAN_IER_EWGIE_Pos (8U)
Anna Bridge 180:96ed750bd169 2434 #define CAN_IER_EWGIE_Msk (0x1U << CAN_IER_EWGIE_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 2435 #define CAN_IER_EWGIE CAN_IER_EWGIE_Msk /*!<Error Warning Interrupt Enable */
AnnaBridge 181:57724642e740 2436 #define CAN_IER_EPVIE_Pos (9U)
Anna Bridge 180:96ed750bd169 2437 #define CAN_IER_EPVIE_Msk (0x1U << CAN_IER_EPVIE_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 2438 #define CAN_IER_EPVIE CAN_IER_EPVIE_Msk /*!<Error Passive Interrupt Enable */
AnnaBridge 181:57724642e740 2439 #define CAN_IER_BOFIE_Pos (10U)
Anna Bridge 180:96ed750bd169 2440 #define CAN_IER_BOFIE_Msk (0x1U << CAN_IER_BOFIE_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 2441 #define CAN_IER_BOFIE CAN_IER_BOFIE_Msk /*!<Bus-Off Interrupt Enable */
AnnaBridge 181:57724642e740 2442 #define CAN_IER_LECIE_Pos (11U)
Anna Bridge 180:96ed750bd169 2443 #define CAN_IER_LECIE_Msk (0x1U << CAN_IER_LECIE_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 2444 #define CAN_IER_LECIE CAN_IER_LECIE_Msk /*!<Last Error Code Interrupt Enable */
AnnaBridge 181:57724642e740 2445 #define CAN_IER_ERRIE_Pos (15U)
Anna Bridge 180:96ed750bd169 2446 #define CAN_IER_ERRIE_Msk (0x1U << CAN_IER_ERRIE_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 2447 #define CAN_IER_ERRIE CAN_IER_ERRIE_Msk /*!<Error Interrupt Enable */
AnnaBridge 181:57724642e740 2448 #define CAN_IER_WKUIE_Pos (16U)
Anna Bridge 180:96ed750bd169 2449 #define CAN_IER_WKUIE_Msk (0x1U << CAN_IER_WKUIE_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 2450 #define CAN_IER_WKUIE CAN_IER_WKUIE_Msk /*!<Wakeup Interrupt Enable */
AnnaBridge 181:57724642e740 2451 #define CAN_IER_SLKIE_Pos (17U)
Anna Bridge 180:96ed750bd169 2452 #define CAN_IER_SLKIE_Msk (0x1U << CAN_IER_SLKIE_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 2453 #define CAN_IER_SLKIE CAN_IER_SLKIE_Msk /*!<Sleep Interrupt Enable */
Anna Bridge 180:96ed750bd169 2454
Anna Bridge 180:96ed750bd169 2455 /******************** Bit definition for CAN_ESR register *******************/
AnnaBridge 181:57724642e740 2456 #define CAN_ESR_EWGF_Pos (0U)
Anna Bridge 180:96ed750bd169 2457 #define CAN_ESR_EWGF_Msk (0x1U << CAN_ESR_EWGF_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 2458 #define CAN_ESR_EWGF CAN_ESR_EWGF_Msk /*!<Error Warning Flag */
AnnaBridge 181:57724642e740 2459 #define CAN_ESR_EPVF_Pos (1U)
Anna Bridge 180:96ed750bd169 2460 #define CAN_ESR_EPVF_Msk (0x1U << CAN_ESR_EPVF_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 2461 #define CAN_ESR_EPVF CAN_ESR_EPVF_Msk /*!<Error Passive Flag */
AnnaBridge 181:57724642e740 2462 #define CAN_ESR_BOFF_Pos (2U)
Anna Bridge 180:96ed750bd169 2463 #define CAN_ESR_BOFF_Msk (0x1U << CAN_ESR_BOFF_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 2464 #define CAN_ESR_BOFF CAN_ESR_BOFF_Msk /*!<Bus-Off Flag */
Anna Bridge 180:96ed750bd169 2465
AnnaBridge 181:57724642e740 2466 #define CAN_ESR_LEC_Pos (4U)
Anna Bridge 180:96ed750bd169 2467 #define CAN_ESR_LEC_Msk (0x7U << CAN_ESR_LEC_Pos) /*!< 0x00000070 */
Anna Bridge 180:96ed750bd169 2468 #define CAN_ESR_LEC CAN_ESR_LEC_Msk /*!<LEC[2:0] bits (Last Error Code) */
Anna Bridge 180:96ed750bd169 2469 #define CAN_ESR_LEC_0 (0x1U << CAN_ESR_LEC_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 2470 #define CAN_ESR_LEC_1 (0x2U << CAN_ESR_LEC_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 2471 #define CAN_ESR_LEC_2 (0x4U << CAN_ESR_LEC_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 2472
AnnaBridge 181:57724642e740 2473 #define CAN_ESR_TEC_Pos (16U)
Anna Bridge 180:96ed750bd169 2474 #define CAN_ESR_TEC_Msk (0xFFU << CAN_ESR_TEC_Pos) /*!< 0x00FF0000 */
Anna Bridge 180:96ed750bd169 2475 #define CAN_ESR_TEC CAN_ESR_TEC_Msk /*!<Least significant byte of the 9-bit Transmit Error Counter */
AnnaBridge 181:57724642e740 2476 #define CAN_ESR_REC_Pos (24U)
Anna Bridge 180:96ed750bd169 2477 #define CAN_ESR_REC_Msk (0xFFU << CAN_ESR_REC_Pos) /*!< 0xFF000000 */
Anna Bridge 180:96ed750bd169 2478 #define CAN_ESR_REC CAN_ESR_REC_Msk /*!<Receive Error Counter */
Anna Bridge 180:96ed750bd169 2479
Anna Bridge 180:96ed750bd169 2480 /******************* Bit definition for CAN_BTR register ********************/
AnnaBridge 181:57724642e740 2481 #define CAN_BTR_BRP_Pos (0U)
Anna Bridge 180:96ed750bd169 2482 #define CAN_BTR_BRP_Msk (0x3FFU << CAN_BTR_BRP_Pos) /*!< 0x000003FF */
Anna Bridge 180:96ed750bd169 2483 #define CAN_BTR_BRP CAN_BTR_BRP_Msk /*!<Baud Rate Prescaler */
AnnaBridge 181:57724642e740 2484 #define CAN_BTR_TS1_Pos (16U)
Anna Bridge 180:96ed750bd169 2485 #define CAN_BTR_TS1_Msk (0xFU << CAN_BTR_TS1_Pos) /*!< 0x000F0000 */
Anna Bridge 180:96ed750bd169 2486 #define CAN_BTR_TS1 CAN_BTR_TS1_Msk /*!<Time Segment 1 */
Anna Bridge 180:96ed750bd169 2487 #define CAN_BTR_TS1_0 (0x1U << CAN_BTR_TS1_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 2488 #define CAN_BTR_TS1_1 (0x2U << CAN_BTR_TS1_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 2489 #define CAN_BTR_TS1_2 (0x4U << CAN_BTR_TS1_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 2490 #define CAN_BTR_TS1_3 (0x8U << CAN_BTR_TS1_Pos) /*!< 0x00080000 */
AnnaBridge 181:57724642e740 2491 #define CAN_BTR_TS2_Pos (20U)
Anna Bridge 180:96ed750bd169 2492 #define CAN_BTR_TS2_Msk (0x7U << CAN_BTR_TS2_Pos) /*!< 0x00700000 */
Anna Bridge 180:96ed750bd169 2493 #define CAN_BTR_TS2 CAN_BTR_TS2_Msk /*!<Time Segment 2 */
Anna Bridge 180:96ed750bd169 2494 #define CAN_BTR_TS2_0 (0x1U << CAN_BTR_TS2_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 2495 #define CAN_BTR_TS2_1 (0x2U << CAN_BTR_TS2_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 2496 #define CAN_BTR_TS2_2 (0x4U << CAN_BTR_TS2_Pos) /*!< 0x00400000 */
AnnaBridge 181:57724642e740 2497 #define CAN_BTR_SJW_Pos (24U)
Anna Bridge 180:96ed750bd169 2498 #define CAN_BTR_SJW_Msk (0x3U << CAN_BTR_SJW_Pos) /*!< 0x03000000 */
Anna Bridge 180:96ed750bd169 2499 #define CAN_BTR_SJW CAN_BTR_SJW_Msk /*!<Resynchronization Jump Width */
Anna Bridge 180:96ed750bd169 2500 #define CAN_BTR_SJW_0 (0x1U << CAN_BTR_SJW_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 2501 #define CAN_BTR_SJW_1 (0x2U << CAN_BTR_SJW_Pos) /*!< 0x02000000 */
AnnaBridge 181:57724642e740 2502 #define CAN_BTR_LBKM_Pos (30U)
Anna Bridge 180:96ed750bd169 2503 #define CAN_BTR_LBKM_Msk (0x1U << CAN_BTR_LBKM_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 2504 #define CAN_BTR_LBKM CAN_BTR_LBKM_Msk /*!<Loop Back Mode (Debug) */
AnnaBridge 181:57724642e740 2505 #define CAN_BTR_SILM_Pos (31U)
Anna Bridge 180:96ed750bd169 2506 #define CAN_BTR_SILM_Msk (0x1U << CAN_BTR_SILM_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 2507 #define CAN_BTR_SILM CAN_BTR_SILM_Msk /*!<Silent Mode */
Anna Bridge 180:96ed750bd169 2508
Anna Bridge 180:96ed750bd169 2509 /*!<Mailbox registers */
Anna Bridge 180:96ed750bd169 2510 /****************** Bit definition for CAN_TI0R register ********************/
AnnaBridge 181:57724642e740 2511 #define CAN_TI0R_TXRQ_Pos (0U)
Anna Bridge 180:96ed750bd169 2512 #define CAN_TI0R_TXRQ_Msk (0x1U << CAN_TI0R_TXRQ_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 2513 #define CAN_TI0R_TXRQ CAN_TI0R_TXRQ_Msk /*!<Transmit Mailbox Request */
AnnaBridge 181:57724642e740 2514 #define CAN_TI0R_RTR_Pos (1U)
Anna Bridge 180:96ed750bd169 2515 #define CAN_TI0R_RTR_Msk (0x1U << CAN_TI0R_RTR_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 2516 #define CAN_TI0R_RTR CAN_TI0R_RTR_Msk /*!<Remote Transmission Request */
AnnaBridge 181:57724642e740 2517 #define CAN_TI0R_IDE_Pos (2U)
Anna Bridge 180:96ed750bd169 2518 #define CAN_TI0R_IDE_Msk (0x1U << CAN_TI0R_IDE_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 2519 #define CAN_TI0R_IDE CAN_TI0R_IDE_Msk /*!<Identifier Extension */
AnnaBridge 181:57724642e740 2520 #define CAN_TI0R_EXID_Pos (3U)
Anna Bridge 180:96ed750bd169 2521 #define CAN_TI0R_EXID_Msk (0x3FFFFU << CAN_TI0R_EXID_Pos) /*!< 0x001FFFF8 */
Anna Bridge 180:96ed750bd169 2522 #define CAN_TI0R_EXID CAN_TI0R_EXID_Msk /*!<Extended Identifier */
AnnaBridge 181:57724642e740 2523 #define CAN_TI0R_STID_Pos (21U)
Anna Bridge 180:96ed750bd169 2524 #define CAN_TI0R_STID_Msk (0x7FFU << CAN_TI0R_STID_Pos) /*!< 0xFFE00000 */
Anna Bridge 180:96ed750bd169 2525 #define CAN_TI0R_STID CAN_TI0R_STID_Msk /*!<Standard Identifier or Extended Identifier */
Anna Bridge 180:96ed750bd169 2526
Anna Bridge 180:96ed750bd169 2527 /****************** Bit definition for CAN_TDT0R register *******************/
AnnaBridge 181:57724642e740 2528 #define CAN_TDT0R_DLC_Pos (0U)
Anna Bridge 180:96ed750bd169 2529 #define CAN_TDT0R_DLC_Msk (0xFU << CAN_TDT0R_DLC_Pos) /*!< 0x0000000F */
Anna Bridge 180:96ed750bd169 2530 #define CAN_TDT0R_DLC CAN_TDT0R_DLC_Msk /*!<Data Length Code */
AnnaBridge 181:57724642e740 2531 #define CAN_TDT0R_TGT_Pos (8U)
Anna Bridge 180:96ed750bd169 2532 #define CAN_TDT0R_TGT_Msk (0x1U << CAN_TDT0R_TGT_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 2533 #define CAN_TDT0R_TGT CAN_TDT0R_TGT_Msk /*!<Transmit Global Time */
AnnaBridge 181:57724642e740 2534 #define CAN_TDT0R_TIME_Pos (16U)
Anna Bridge 180:96ed750bd169 2535 #define CAN_TDT0R_TIME_Msk (0xFFFFU << CAN_TDT0R_TIME_Pos) /*!< 0xFFFF0000 */
Anna Bridge 180:96ed750bd169 2536 #define CAN_TDT0R_TIME CAN_TDT0R_TIME_Msk /*!<Message Time Stamp */
Anna Bridge 180:96ed750bd169 2537
Anna Bridge 180:96ed750bd169 2538 /****************** Bit definition for CAN_TDL0R register *******************/
AnnaBridge 181:57724642e740 2539 #define CAN_TDL0R_DATA0_Pos (0U)
Anna Bridge 180:96ed750bd169 2540 #define CAN_TDL0R_DATA0_Msk (0xFFU << CAN_TDL0R_DATA0_Pos) /*!< 0x000000FF */
Anna Bridge 180:96ed750bd169 2541 #define CAN_TDL0R_DATA0 CAN_TDL0R_DATA0_Msk /*!<Data byte 0 */
AnnaBridge 181:57724642e740 2542 #define CAN_TDL0R_DATA1_Pos (8U)
Anna Bridge 180:96ed750bd169 2543 #define CAN_TDL0R_DATA1_Msk (0xFFU << CAN_TDL0R_DATA1_Pos) /*!< 0x0000FF00 */
Anna Bridge 180:96ed750bd169 2544 #define CAN_TDL0R_DATA1 CAN_TDL0R_DATA1_Msk /*!<Data byte 1 */
AnnaBridge 181:57724642e740 2545 #define CAN_TDL0R_DATA2_Pos (16U)
Anna Bridge 180:96ed750bd169 2546 #define CAN_TDL0R_DATA2_Msk (0xFFU << CAN_TDL0R_DATA2_Pos) /*!< 0x00FF0000 */
Anna Bridge 180:96ed750bd169 2547 #define CAN_TDL0R_DATA2 CAN_TDL0R_DATA2_Msk /*!<Data byte 2 */
AnnaBridge 181:57724642e740 2548 #define CAN_TDL0R_DATA3_Pos (24U)
Anna Bridge 180:96ed750bd169 2549 #define CAN_TDL0R_DATA3_Msk (0xFFU << CAN_TDL0R_DATA3_Pos) /*!< 0xFF000000 */
Anna Bridge 180:96ed750bd169 2550 #define CAN_TDL0R_DATA3 CAN_TDL0R_DATA3_Msk /*!<Data byte 3 */
Anna Bridge 180:96ed750bd169 2551
Anna Bridge 180:96ed750bd169 2552 /****************** Bit definition for CAN_TDH0R register *******************/
AnnaBridge 181:57724642e740 2553 #define CAN_TDH0R_DATA4_Pos (0U)
Anna Bridge 180:96ed750bd169 2554 #define CAN_TDH0R_DATA4_Msk (0xFFU << CAN_TDH0R_DATA4_Pos) /*!< 0x000000FF */
Anna Bridge 180:96ed750bd169 2555 #define CAN_TDH0R_DATA4 CAN_TDH0R_DATA4_Msk /*!<Data byte 4 */
AnnaBridge 181:57724642e740 2556 #define CAN_TDH0R_DATA5_Pos (8U)
Anna Bridge 180:96ed750bd169 2557 #define CAN_TDH0R_DATA5_Msk (0xFFU << CAN_TDH0R_DATA5_Pos) /*!< 0x0000FF00 */
Anna Bridge 180:96ed750bd169 2558 #define CAN_TDH0R_DATA5 CAN_TDH0R_DATA5_Msk /*!<Data byte 5 */
AnnaBridge 181:57724642e740 2559 #define CAN_TDH0R_DATA6_Pos (16U)
Anna Bridge 180:96ed750bd169 2560 #define CAN_TDH0R_DATA6_Msk (0xFFU << CAN_TDH0R_DATA6_Pos) /*!< 0x00FF0000 */
Anna Bridge 180:96ed750bd169 2561 #define CAN_TDH0R_DATA6 CAN_TDH0R_DATA6_Msk /*!<Data byte 6 */
AnnaBridge 181:57724642e740 2562 #define CAN_TDH0R_DATA7_Pos (24U)
Anna Bridge 180:96ed750bd169 2563 #define CAN_TDH0R_DATA7_Msk (0xFFU << CAN_TDH0R_DATA7_Pos) /*!< 0xFF000000 */
Anna Bridge 180:96ed750bd169 2564 #define CAN_TDH0R_DATA7 CAN_TDH0R_DATA7_Msk /*!<Data byte 7 */
Anna Bridge 180:96ed750bd169 2565
Anna Bridge 180:96ed750bd169 2566 /******************* Bit definition for CAN_TI1R register *******************/
AnnaBridge 181:57724642e740 2567 #define CAN_TI1R_TXRQ_Pos (0U)
Anna Bridge 180:96ed750bd169 2568 #define CAN_TI1R_TXRQ_Msk (0x1U << CAN_TI1R_TXRQ_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 2569 #define CAN_TI1R_TXRQ CAN_TI1R_TXRQ_Msk /*!<Transmit Mailbox Request */
AnnaBridge 181:57724642e740 2570 #define CAN_TI1R_RTR_Pos (1U)
Anna Bridge 180:96ed750bd169 2571 #define CAN_TI1R_RTR_Msk (0x1U << CAN_TI1R_RTR_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 2572 #define CAN_TI1R_RTR CAN_TI1R_RTR_Msk /*!<Remote Transmission Request */
AnnaBridge 181:57724642e740 2573 #define CAN_TI1R_IDE_Pos (2U)
Anna Bridge 180:96ed750bd169 2574 #define CAN_TI1R_IDE_Msk (0x1U << CAN_TI1R_IDE_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 2575 #define CAN_TI1R_IDE CAN_TI1R_IDE_Msk /*!<Identifier Extension */
AnnaBridge 181:57724642e740 2576 #define CAN_TI1R_EXID_Pos (3U)
Anna Bridge 180:96ed750bd169 2577 #define CAN_TI1R_EXID_Msk (0x3FFFFU << CAN_TI1R_EXID_Pos) /*!< 0x001FFFF8 */
Anna Bridge 180:96ed750bd169 2578 #define CAN_TI1R_EXID CAN_TI1R_EXID_Msk /*!<Extended Identifier */
AnnaBridge 181:57724642e740 2579 #define CAN_TI1R_STID_Pos (21U)
Anna Bridge 180:96ed750bd169 2580 #define CAN_TI1R_STID_Msk (0x7FFU << CAN_TI1R_STID_Pos) /*!< 0xFFE00000 */
Anna Bridge 180:96ed750bd169 2581 #define CAN_TI1R_STID CAN_TI1R_STID_Msk /*!<Standard Identifier or Extended Identifier */
Anna Bridge 180:96ed750bd169 2582
Anna Bridge 180:96ed750bd169 2583 /******************* Bit definition for CAN_TDT1R register ******************/
AnnaBridge 181:57724642e740 2584 #define CAN_TDT1R_DLC_Pos (0U)
Anna Bridge 180:96ed750bd169 2585 #define CAN_TDT1R_DLC_Msk (0xFU << CAN_TDT1R_DLC_Pos) /*!< 0x0000000F */
Anna Bridge 180:96ed750bd169 2586 #define CAN_TDT1R_DLC CAN_TDT1R_DLC_Msk /*!<Data Length Code */
AnnaBridge 181:57724642e740 2587 #define CAN_TDT1R_TGT_Pos (8U)
Anna Bridge 180:96ed750bd169 2588 #define CAN_TDT1R_TGT_Msk (0x1U << CAN_TDT1R_TGT_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 2589 #define CAN_TDT1R_TGT CAN_TDT1R_TGT_Msk /*!<Transmit Global Time */
AnnaBridge 181:57724642e740 2590 #define CAN_TDT1R_TIME_Pos (16U)
Anna Bridge 180:96ed750bd169 2591 #define CAN_TDT1R_TIME_Msk (0xFFFFU << CAN_TDT1R_TIME_Pos) /*!< 0xFFFF0000 */
Anna Bridge 180:96ed750bd169 2592 #define CAN_TDT1R_TIME CAN_TDT1R_TIME_Msk /*!<Message Time Stamp */
Anna Bridge 180:96ed750bd169 2593
Anna Bridge 180:96ed750bd169 2594 /******************* Bit definition for CAN_TDL1R register ******************/
AnnaBridge 181:57724642e740 2595 #define CAN_TDL1R_DATA0_Pos (0U)
Anna Bridge 180:96ed750bd169 2596 #define CAN_TDL1R_DATA0_Msk (0xFFU << CAN_TDL1R_DATA0_Pos) /*!< 0x000000FF */
Anna Bridge 180:96ed750bd169 2597 #define CAN_TDL1R_DATA0 CAN_TDL1R_DATA0_Msk /*!<Data byte 0 */
AnnaBridge 181:57724642e740 2598 #define CAN_TDL1R_DATA1_Pos (8U)
Anna Bridge 180:96ed750bd169 2599 #define CAN_TDL1R_DATA1_Msk (0xFFU << CAN_TDL1R_DATA1_Pos) /*!< 0x0000FF00 */
Anna Bridge 180:96ed750bd169 2600 #define CAN_TDL1R_DATA1 CAN_TDL1R_DATA1_Msk /*!<Data byte 1 */
AnnaBridge 181:57724642e740 2601 #define CAN_TDL1R_DATA2_Pos (16U)
Anna Bridge 180:96ed750bd169 2602 #define CAN_TDL1R_DATA2_Msk (0xFFU << CAN_TDL1R_DATA2_Pos) /*!< 0x00FF0000 */
Anna Bridge 180:96ed750bd169 2603 #define CAN_TDL1R_DATA2 CAN_TDL1R_DATA2_Msk /*!<Data byte 2 */
AnnaBridge 181:57724642e740 2604 #define CAN_TDL1R_DATA3_Pos (24U)
Anna Bridge 180:96ed750bd169 2605 #define CAN_TDL1R_DATA3_Msk (0xFFU << CAN_TDL1R_DATA3_Pos) /*!< 0xFF000000 */
Anna Bridge 180:96ed750bd169 2606 #define CAN_TDL1R_DATA3 CAN_TDL1R_DATA3_Msk /*!<Data byte 3 */
Anna Bridge 180:96ed750bd169 2607
Anna Bridge 180:96ed750bd169 2608 /******************* Bit definition for CAN_TDH1R register ******************/
AnnaBridge 181:57724642e740 2609 #define CAN_TDH1R_DATA4_Pos (0U)
Anna Bridge 180:96ed750bd169 2610 #define CAN_TDH1R_DATA4_Msk (0xFFU << CAN_TDH1R_DATA4_Pos) /*!< 0x000000FF */
Anna Bridge 180:96ed750bd169 2611 #define CAN_TDH1R_DATA4 CAN_TDH1R_DATA4_Msk /*!<Data byte 4 */
AnnaBridge 181:57724642e740 2612 #define CAN_TDH1R_DATA5_Pos (8U)
Anna Bridge 180:96ed750bd169 2613 #define CAN_TDH1R_DATA5_Msk (0xFFU << CAN_TDH1R_DATA5_Pos) /*!< 0x0000FF00 */
Anna Bridge 180:96ed750bd169 2614 #define CAN_TDH1R_DATA5 CAN_TDH1R_DATA5_Msk /*!<Data byte 5 */
AnnaBridge 181:57724642e740 2615 #define CAN_TDH1R_DATA6_Pos (16U)
Anna Bridge 180:96ed750bd169 2616 #define CAN_TDH1R_DATA6_Msk (0xFFU << CAN_TDH1R_DATA6_Pos) /*!< 0x00FF0000 */
Anna Bridge 180:96ed750bd169 2617 #define CAN_TDH1R_DATA6 CAN_TDH1R_DATA6_Msk /*!<Data byte 6 */
AnnaBridge 181:57724642e740 2618 #define CAN_TDH1R_DATA7_Pos (24U)
Anna Bridge 180:96ed750bd169 2619 #define CAN_TDH1R_DATA7_Msk (0xFFU << CAN_TDH1R_DATA7_Pos) /*!< 0xFF000000 */
Anna Bridge 180:96ed750bd169 2620 #define CAN_TDH1R_DATA7 CAN_TDH1R_DATA7_Msk /*!<Data byte 7 */
Anna Bridge 180:96ed750bd169 2621
Anna Bridge 180:96ed750bd169 2622 /******************* Bit definition for CAN_TI2R register *******************/
AnnaBridge 181:57724642e740 2623 #define CAN_TI2R_TXRQ_Pos (0U)
Anna Bridge 180:96ed750bd169 2624 #define CAN_TI2R_TXRQ_Msk (0x1U << CAN_TI2R_TXRQ_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 2625 #define CAN_TI2R_TXRQ CAN_TI2R_TXRQ_Msk /*!<Transmit Mailbox Request */
AnnaBridge 181:57724642e740 2626 #define CAN_TI2R_RTR_Pos (1U)
Anna Bridge 180:96ed750bd169 2627 #define CAN_TI2R_RTR_Msk (0x1U << CAN_TI2R_RTR_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 2628 #define CAN_TI2R_RTR CAN_TI2R_RTR_Msk /*!<Remote Transmission Request */
AnnaBridge 181:57724642e740 2629 #define CAN_TI2R_IDE_Pos (2U)
Anna Bridge 180:96ed750bd169 2630 #define CAN_TI2R_IDE_Msk (0x1U << CAN_TI2R_IDE_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 2631 #define CAN_TI2R_IDE CAN_TI2R_IDE_Msk /*!<Identifier Extension */
AnnaBridge 181:57724642e740 2632 #define CAN_TI2R_EXID_Pos (3U)
Anna Bridge 180:96ed750bd169 2633 #define CAN_TI2R_EXID_Msk (0x3FFFFU << CAN_TI2R_EXID_Pos) /*!< 0x001FFFF8 */
Anna Bridge 180:96ed750bd169 2634 #define CAN_TI2R_EXID CAN_TI2R_EXID_Msk /*!<Extended identifier */
AnnaBridge 181:57724642e740 2635 #define CAN_TI2R_STID_Pos (21U)
Anna Bridge 180:96ed750bd169 2636 #define CAN_TI2R_STID_Msk (0x7FFU << CAN_TI2R_STID_Pos) /*!< 0xFFE00000 */
Anna Bridge 180:96ed750bd169 2637 #define CAN_TI2R_STID CAN_TI2R_STID_Msk /*!<Standard Identifier or Extended Identifier */
Anna Bridge 180:96ed750bd169 2638
Anna Bridge 180:96ed750bd169 2639 /******************* Bit definition for CAN_TDT2R register ******************/
AnnaBridge 181:57724642e740 2640 #define CAN_TDT2R_DLC_Pos (0U)
Anna Bridge 180:96ed750bd169 2641 #define CAN_TDT2R_DLC_Msk (0xFU << CAN_TDT2R_DLC_Pos) /*!< 0x0000000F */
Anna Bridge 180:96ed750bd169 2642 #define CAN_TDT2R_DLC CAN_TDT2R_DLC_Msk /*!<Data Length Code */
AnnaBridge 181:57724642e740 2643 #define CAN_TDT2R_TGT_Pos (8U)
Anna Bridge 180:96ed750bd169 2644 #define CAN_TDT2R_TGT_Msk (0x1U << CAN_TDT2R_TGT_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 2645 #define CAN_TDT2R_TGT CAN_TDT2R_TGT_Msk /*!<Transmit Global Time */
AnnaBridge 181:57724642e740 2646 #define CAN_TDT2R_TIME_Pos (16U)
Anna Bridge 180:96ed750bd169 2647 #define CAN_TDT2R_TIME_Msk (0xFFFFU << CAN_TDT2R_TIME_Pos) /*!< 0xFFFF0000 */
Anna Bridge 180:96ed750bd169 2648 #define CAN_TDT2R_TIME CAN_TDT2R_TIME_Msk /*!<Message Time Stamp */
Anna Bridge 180:96ed750bd169 2649
Anna Bridge 180:96ed750bd169 2650 /******************* Bit definition for CAN_TDL2R register ******************/
AnnaBridge 181:57724642e740 2651 #define CAN_TDL2R_DATA0_Pos (0U)
Anna Bridge 180:96ed750bd169 2652 #define CAN_TDL2R_DATA0_Msk (0xFFU << CAN_TDL2R_DATA0_Pos) /*!< 0x000000FF */
Anna Bridge 180:96ed750bd169 2653 #define CAN_TDL2R_DATA0 CAN_TDL2R_DATA0_Msk /*!<Data byte 0 */
AnnaBridge 181:57724642e740 2654 #define CAN_TDL2R_DATA1_Pos (8U)
Anna Bridge 180:96ed750bd169 2655 #define CAN_TDL2R_DATA1_Msk (0xFFU << CAN_TDL2R_DATA1_Pos) /*!< 0x0000FF00 */
Anna Bridge 180:96ed750bd169 2656 #define CAN_TDL2R_DATA1 CAN_TDL2R_DATA1_Msk /*!<Data byte 1 */
AnnaBridge 181:57724642e740 2657 #define CAN_TDL2R_DATA2_Pos (16U)
Anna Bridge 180:96ed750bd169 2658 #define CAN_TDL2R_DATA2_Msk (0xFFU << CAN_TDL2R_DATA2_Pos) /*!< 0x00FF0000 */
Anna Bridge 180:96ed750bd169 2659 #define CAN_TDL2R_DATA2 CAN_TDL2R_DATA2_Msk /*!<Data byte 2 */
AnnaBridge 181:57724642e740 2660 #define CAN_TDL2R_DATA3_Pos (24U)
Anna Bridge 180:96ed750bd169 2661 #define CAN_TDL2R_DATA3_Msk (0xFFU << CAN_TDL2R_DATA3_Pos) /*!< 0xFF000000 */
Anna Bridge 180:96ed750bd169 2662 #define CAN_TDL2R_DATA3 CAN_TDL2R_DATA3_Msk /*!<Data byte 3 */
Anna Bridge 180:96ed750bd169 2663
Anna Bridge 180:96ed750bd169 2664 /******************* Bit definition for CAN_TDH2R register ******************/
AnnaBridge 181:57724642e740 2665 #define CAN_TDH2R_DATA4_Pos (0U)
Anna Bridge 180:96ed750bd169 2666 #define CAN_TDH2R_DATA4_Msk (0xFFU << CAN_TDH2R_DATA4_Pos) /*!< 0x000000FF */
Anna Bridge 180:96ed750bd169 2667 #define CAN_TDH2R_DATA4 CAN_TDH2R_DATA4_Msk /*!<Data byte 4 */
AnnaBridge 181:57724642e740 2668 #define CAN_TDH2R_DATA5_Pos (8U)
Anna Bridge 180:96ed750bd169 2669 #define CAN_TDH2R_DATA5_Msk (0xFFU << CAN_TDH2R_DATA5_Pos) /*!< 0x0000FF00 */
Anna Bridge 180:96ed750bd169 2670 #define CAN_TDH2R_DATA5 CAN_TDH2R_DATA5_Msk /*!<Data byte 5 */
AnnaBridge 181:57724642e740 2671 #define CAN_TDH2R_DATA6_Pos (16U)
Anna Bridge 180:96ed750bd169 2672 #define CAN_TDH2R_DATA6_Msk (0xFFU << CAN_TDH2R_DATA6_Pos) /*!< 0x00FF0000 */
Anna Bridge 180:96ed750bd169 2673 #define CAN_TDH2R_DATA6 CAN_TDH2R_DATA6_Msk /*!<Data byte 6 */
AnnaBridge 181:57724642e740 2674 #define CAN_TDH2R_DATA7_Pos (24U)
Anna Bridge 180:96ed750bd169 2675 #define CAN_TDH2R_DATA7_Msk (0xFFU << CAN_TDH2R_DATA7_Pos) /*!< 0xFF000000 */
Anna Bridge 180:96ed750bd169 2676 #define CAN_TDH2R_DATA7 CAN_TDH2R_DATA7_Msk /*!<Data byte 7 */
Anna Bridge 180:96ed750bd169 2677
Anna Bridge 180:96ed750bd169 2678 /******************* Bit definition for CAN_RI0R register *******************/
AnnaBridge 181:57724642e740 2679 #define CAN_RI0R_RTR_Pos (1U)
Anna Bridge 180:96ed750bd169 2680 #define CAN_RI0R_RTR_Msk (0x1U << CAN_RI0R_RTR_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 2681 #define CAN_RI0R_RTR CAN_RI0R_RTR_Msk /*!<Remote Transmission Request */
AnnaBridge 181:57724642e740 2682 #define CAN_RI0R_IDE_Pos (2U)
Anna Bridge 180:96ed750bd169 2683 #define CAN_RI0R_IDE_Msk (0x1U << CAN_RI0R_IDE_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 2684 #define CAN_RI0R_IDE CAN_RI0R_IDE_Msk /*!<Identifier Extension */
AnnaBridge 181:57724642e740 2685 #define CAN_RI0R_EXID_Pos (3U)
Anna Bridge 180:96ed750bd169 2686 #define CAN_RI0R_EXID_Msk (0x3FFFFU << CAN_RI0R_EXID_Pos) /*!< 0x001FFFF8 */
Anna Bridge 180:96ed750bd169 2687 #define CAN_RI0R_EXID CAN_RI0R_EXID_Msk /*!<Extended Identifier */
AnnaBridge 181:57724642e740 2688 #define CAN_RI0R_STID_Pos (21U)
Anna Bridge 180:96ed750bd169 2689 #define CAN_RI0R_STID_Msk (0x7FFU << CAN_RI0R_STID_Pos) /*!< 0xFFE00000 */
Anna Bridge 180:96ed750bd169 2690 #define CAN_RI0R_STID CAN_RI0R_STID_Msk /*!<Standard Identifier or Extended Identifier */
Anna Bridge 180:96ed750bd169 2691
Anna Bridge 180:96ed750bd169 2692 /******************* Bit definition for CAN_RDT0R register ******************/
AnnaBridge 181:57724642e740 2693 #define CAN_RDT0R_DLC_Pos (0U)
Anna Bridge 180:96ed750bd169 2694 #define CAN_RDT0R_DLC_Msk (0xFU << CAN_RDT0R_DLC_Pos) /*!< 0x0000000F */
Anna Bridge 180:96ed750bd169 2695 #define CAN_RDT0R_DLC CAN_RDT0R_DLC_Msk /*!<Data Length Code */
AnnaBridge 181:57724642e740 2696 #define CAN_RDT0R_FMI_Pos (8U)
Anna Bridge 180:96ed750bd169 2697 #define CAN_RDT0R_FMI_Msk (0xFFU << CAN_RDT0R_FMI_Pos) /*!< 0x0000FF00 */
Anna Bridge 180:96ed750bd169 2698 #define CAN_RDT0R_FMI CAN_RDT0R_FMI_Msk /*!<Filter Match Index */
AnnaBridge 181:57724642e740 2699 #define CAN_RDT0R_TIME_Pos (16U)
Anna Bridge 180:96ed750bd169 2700 #define CAN_RDT0R_TIME_Msk (0xFFFFU << CAN_RDT0R_TIME_Pos) /*!< 0xFFFF0000 */
Anna Bridge 180:96ed750bd169 2701 #define CAN_RDT0R_TIME CAN_RDT0R_TIME_Msk /*!<Message Time Stamp */
Anna Bridge 180:96ed750bd169 2702
Anna Bridge 180:96ed750bd169 2703 /******************* Bit definition for CAN_RDL0R register ******************/
AnnaBridge 181:57724642e740 2704 #define CAN_RDL0R_DATA0_Pos (0U)
Anna Bridge 180:96ed750bd169 2705 #define CAN_RDL0R_DATA0_Msk (0xFFU << CAN_RDL0R_DATA0_Pos) /*!< 0x000000FF */
Anna Bridge 180:96ed750bd169 2706 #define CAN_RDL0R_DATA0 CAN_RDL0R_DATA0_Msk /*!<Data byte 0 */
AnnaBridge 181:57724642e740 2707 #define CAN_RDL0R_DATA1_Pos (8U)
Anna Bridge 180:96ed750bd169 2708 #define CAN_RDL0R_DATA1_Msk (0xFFU << CAN_RDL0R_DATA1_Pos) /*!< 0x0000FF00 */
Anna Bridge 180:96ed750bd169 2709 #define CAN_RDL0R_DATA1 CAN_RDL0R_DATA1_Msk /*!<Data byte 1 */
AnnaBridge 181:57724642e740 2710 #define CAN_RDL0R_DATA2_Pos (16U)
Anna Bridge 180:96ed750bd169 2711 #define CAN_RDL0R_DATA2_Msk (0xFFU << CAN_RDL0R_DATA2_Pos) /*!< 0x00FF0000 */
Anna Bridge 180:96ed750bd169 2712 #define CAN_RDL0R_DATA2 CAN_RDL0R_DATA2_Msk /*!<Data byte 2 */
AnnaBridge 181:57724642e740 2713 #define CAN_RDL0R_DATA3_Pos (24U)
Anna Bridge 180:96ed750bd169 2714 #define CAN_RDL0R_DATA3_Msk (0xFFU << CAN_RDL0R_DATA3_Pos) /*!< 0xFF000000 */
Anna Bridge 180:96ed750bd169 2715 #define CAN_RDL0R_DATA3 CAN_RDL0R_DATA3_Msk /*!<Data byte 3 */
Anna Bridge 180:96ed750bd169 2716
Anna Bridge 180:96ed750bd169 2717 /******************* Bit definition for CAN_RDH0R register ******************/
AnnaBridge 181:57724642e740 2718 #define CAN_RDH0R_DATA4_Pos (0U)
Anna Bridge 180:96ed750bd169 2719 #define CAN_RDH0R_DATA4_Msk (0xFFU << CAN_RDH0R_DATA4_Pos) /*!< 0x000000FF */
Anna Bridge 180:96ed750bd169 2720 #define CAN_RDH0R_DATA4 CAN_RDH0R_DATA4_Msk /*!<Data byte 4 */
AnnaBridge 181:57724642e740 2721 #define CAN_RDH0R_DATA5_Pos (8U)
Anna Bridge 180:96ed750bd169 2722 #define CAN_RDH0R_DATA5_Msk (0xFFU << CAN_RDH0R_DATA5_Pos) /*!< 0x0000FF00 */
Anna Bridge 180:96ed750bd169 2723 #define CAN_RDH0R_DATA5 CAN_RDH0R_DATA5_Msk /*!<Data byte 5 */
AnnaBridge 181:57724642e740 2724 #define CAN_RDH0R_DATA6_Pos (16U)
Anna Bridge 180:96ed750bd169 2725 #define CAN_RDH0R_DATA6_Msk (0xFFU << CAN_RDH0R_DATA6_Pos) /*!< 0x00FF0000 */
Anna Bridge 180:96ed750bd169 2726 #define CAN_RDH0R_DATA6 CAN_RDH0R_DATA6_Msk /*!<Data byte 6 */
AnnaBridge 181:57724642e740 2727 #define CAN_RDH0R_DATA7_Pos (24U)
Anna Bridge 180:96ed750bd169 2728 #define CAN_RDH0R_DATA7_Msk (0xFFU << CAN_RDH0R_DATA7_Pos) /*!< 0xFF000000 */
Anna Bridge 180:96ed750bd169 2729 #define CAN_RDH0R_DATA7 CAN_RDH0R_DATA7_Msk /*!<Data byte 7 */
Anna Bridge 180:96ed750bd169 2730
Anna Bridge 180:96ed750bd169 2731 /******************* Bit definition for CAN_RI1R register *******************/
AnnaBridge 181:57724642e740 2732 #define CAN_RI1R_RTR_Pos (1U)
Anna Bridge 180:96ed750bd169 2733 #define CAN_RI1R_RTR_Msk (0x1U << CAN_RI1R_RTR_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 2734 #define CAN_RI1R_RTR CAN_RI1R_RTR_Msk /*!<Remote Transmission Request */
AnnaBridge 181:57724642e740 2735 #define CAN_RI1R_IDE_Pos (2U)
Anna Bridge 180:96ed750bd169 2736 #define CAN_RI1R_IDE_Msk (0x1U << CAN_RI1R_IDE_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 2737 #define CAN_RI1R_IDE CAN_RI1R_IDE_Msk /*!<Identifier Extension */
AnnaBridge 181:57724642e740 2738 #define CAN_RI1R_EXID_Pos (3U)
Anna Bridge 180:96ed750bd169 2739 #define CAN_RI1R_EXID_Msk (0x3FFFFU << CAN_RI1R_EXID_Pos) /*!< 0x001FFFF8 */
Anna Bridge 180:96ed750bd169 2740 #define CAN_RI1R_EXID CAN_RI1R_EXID_Msk /*!<Extended identifier */
AnnaBridge 181:57724642e740 2741 #define CAN_RI1R_STID_Pos (21U)
Anna Bridge 180:96ed750bd169 2742 #define CAN_RI1R_STID_Msk (0x7FFU << CAN_RI1R_STID_Pos) /*!< 0xFFE00000 */
Anna Bridge 180:96ed750bd169 2743 #define CAN_RI1R_STID CAN_RI1R_STID_Msk /*!<Standard Identifier or Extended Identifier */
Anna Bridge 180:96ed750bd169 2744
Anna Bridge 180:96ed750bd169 2745 /******************* Bit definition for CAN_RDT1R register ******************/
AnnaBridge 181:57724642e740 2746 #define CAN_RDT1R_DLC_Pos (0U)
Anna Bridge 180:96ed750bd169 2747 #define CAN_RDT1R_DLC_Msk (0xFU << CAN_RDT1R_DLC_Pos) /*!< 0x0000000F */
Anna Bridge 180:96ed750bd169 2748 #define CAN_RDT1R_DLC CAN_RDT1R_DLC_Msk /*!<Data Length Code */
AnnaBridge 181:57724642e740 2749 #define CAN_RDT1R_FMI_Pos (8U)
Anna Bridge 180:96ed750bd169 2750 #define CAN_RDT1R_FMI_Msk (0xFFU << CAN_RDT1R_FMI_Pos) /*!< 0x0000FF00 */
Anna Bridge 180:96ed750bd169 2751 #define CAN_RDT1R_FMI CAN_RDT1R_FMI_Msk /*!<Filter Match Index */
AnnaBridge 181:57724642e740 2752 #define CAN_RDT1R_TIME_Pos (16U)
Anna Bridge 180:96ed750bd169 2753 #define CAN_RDT1R_TIME_Msk (0xFFFFU << CAN_RDT1R_TIME_Pos) /*!< 0xFFFF0000 */
Anna Bridge 180:96ed750bd169 2754 #define CAN_RDT1R_TIME CAN_RDT1R_TIME_Msk /*!<Message Time Stamp */
Anna Bridge 180:96ed750bd169 2755
Anna Bridge 180:96ed750bd169 2756 /******************* Bit definition for CAN_RDL1R register ******************/
AnnaBridge 181:57724642e740 2757 #define CAN_RDL1R_DATA0_Pos (0U)
Anna Bridge 180:96ed750bd169 2758 #define CAN_RDL1R_DATA0_Msk (0xFFU << CAN_RDL1R_DATA0_Pos) /*!< 0x000000FF */
Anna Bridge 180:96ed750bd169 2759 #define CAN_RDL1R_DATA0 CAN_RDL1R_DATA0_Msk /*!<Data byte 0 */
AnnaBridge 181:57724642e740 2760 #define CAN_RDL1R_DATA1_Pos (8U)
Anna Bridge 180:96ed750bd169 2761 #define CAN_RDL1R_DATA1_Msk (0xFFU << CAN_RDL1R_DATA1_Pos) /*!< 0x0000FF00 */
Anna Bridge 180:96ed750bd169 2762 #define CAN_RDL1R_DATA1 CAN_RDL1R_DATA1_Msk /*!<Data byte 1 */
AnnaBridge 181:57724642e740 2763 #define CAN_RDL1R_DATA2_Pos (16U)
Anna Bridge 180:96ed750bd169 2764 #define CAN_RDL1R_DATA2_Msk (0xFFU << CAN_RDL1R_DATA2_Pos) /*!< 0x00FF0000 */
Anna Bridge 180:96ed750bd169 2765 #define CAN_RDL1R_DATA2 CAN_RDL1R_DATA2_Msk /*!<Data byte 2 */
AnnaBridge 181:57724642e740 2766 #define CAN_RDL1R_DATA3_Pos (24U)
Anna Bridge 180:96ed750bd169 2767 #define CAN_RDL1R_DATA3_Msk (0xFFU << CAN_RDL1R_DATA3_Pos) /*!< 0xFF000000 */
Anna Bridge 180:96ed750bd169 2768 #define CAN_RDL1R_DATA3 CAN_RDL1R_DATA3_Msk /*!<Data byte 3 */
Anna Bridge 180:96ed750bd169 2769
Anna Bridge 180:96ed750bd169 2770 /******************* Bit definition for CAN_RDH1R register ******************/
AnnaBridge 181:57724642e740 2771 #define CAN_RDH1R_DATA4_Pos (0U)
Anna Bridge 180:96ed750bd169 2772 #define CAN_RDH1R_DATA4_Msk (0xFFU << CAN_RDH1R_DATA4_Pos) /*!< 0x000000FF */
Anna Bridge 180:96ed750bd169 2773 #define CAN_RDH1R_DATA4 CAN_RDH1R_DATA4_Msk /*!<Data byte 4 */
AnnaBridge 181:57724642e740 2774 #define CAN_RDH1R_DATA5_Pos (8U)
Anna Bridge 180:96ed750bd169 2775 #define CAN_RDH1R_DATA5_Msk (0xFFU << CAN_RDH1R_DATA5_Pos) /*!< 0x0000FF00 */
Anna Bridge 180:96ed750bd169 2776 #define CAN_RDH1R_DATA5 CAN_RDH1R_DATA5_Msk /*!<Data byte 5 */
AnnaBridge 181:57724642e740 2777 #define CAN_RDH1R_DATA6_Pos (16U)
Anna Bridge 180:96ed750bd169 2778 #define CAN_RDH1R_DATA6_Msk (0xFFU << CAN_RDH1R_DATA6_Pos) /*!< 0x00FF0000 */
Anna Bridge 180:96ed750bd169 2779 #define CAN_RDH1R_DATA6 CAN_RDH1R_DATA6_Msk /*!<Data byte 6 */
AnnaBridge 181:57724642e740 2780 #define CAN_RDH1R_DATA7_Pos (24U)
Anna Bridge 180:96ed750bd169 2781 #define CAN_RDH1R_DATA7_Msk (0xFFU << CAN_RDH1R_DATA7_Pos) /*!< 0xFF000000 */
Anna Bridge 180:96ed750bd169 2782 #define CAN_RDH1R_DATA7 CAN_RDH1R_DATA7_Msk /*!<Data byte 7 */
Anna Bridge 180:96ed750bd169 2783
Anna Bridge 180:96ed750bd169 2784 /*!<CAN filter registers */
Anna Bridge 180:96ed750bd169 2785 /******************* Bit definition for CAN_FMR register ********************/
AnnaBridge 181:57724642e740 2786 #define CAN_FMR_FINIT_Pos (0U)
Anna Bridge 180:96ed750bd169 2787 #define CAN_FMR_FINIT_Msk (0x1U << CAN_FMR_FINIT_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 2788 #define CAN_FMR_FINIT CAN_FMR_FINIT_Msk /*!<Filter Init Mode */
Anna Bridge 180:96ed750bd169 2789
Anna Bridge 180:96ed750bd169 2790 /******************* Bit definition for CAN_FM1R register *******************/
AnnaBridge 181:57724642e740 2791 #define CAN_FM1R_FBM_Pos (0U)
Anna Bridge 180:96ed750bd169 2792 #define CAN_FM1R_FBM_Msk (0x3FFFU << CAN_FM1R_FBM_Pos) /*!< 0x00003FFF */
Anna Bridge 180:96ed750bd169 2793 #define CAN_FM1R_FBM CAN_FM1R_FBM_Msk /*!<Filter Mode */
AnnaBridge 181:57724642e740 2794 #define CAN_FM1R_FBM0_Pos (0U)
Anna Bridge 180:96ed750bd169 2795 #define CAN_FM1R_FBM0_Msk (0x1U << CAN_FM1R_FBM0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 2796 #define CAN_FM1R_FBM0 CAN_FM1R_FBM0_Msk /*!<Filter Init Mode bit 0 */
AnnaBridge 181:57724642e740 2797 #define CAN_FM1R_FBM1_Pos (1U)
Anna Bridge 180:96ed750bd169 2798 #define CAN_FM1R_FBM1_Msk (0x1U << CAN_FM1R_FBM1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 2799 #define CAN_FM1R_FBM1 CAN_FM1R_FBM1_Msk /*!<Filter Init Mode bit 1 */
AnnaBridge 181:57724642e740 2800 #define CAN_FM1R_FBM2_Pos (2U)
Anna Bridge 180:96ed750bd169 2801 #define CAN_FM1R_FBM2_Msk (0x1U << CAN_FM1R_FBM2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 2802 #define CAN_FM1R_FBM2 CAN_FM1R_FBM2_Msk /*!<Filter Init Mode bit 2 */
AnnaBridge 181:57724642e740 2803 #define CAN_FM1R_FBM3_Pos (3U)
Anna Bridge 180:96ed750bd169 2804 #define CAN_FM1R_FBM3_Msk (0x1U << CAN_FM1R_FBM3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 2805 #define CAN_FM1R_FBM3 CAN_FM1R_FBM3_Msk /*!<Filter Init Mode bit 3 */
AnnaBridge 181:57724642e740 2806 #define CAN_FM1R_FBM4_Pos (4U)
Anna Bridge 180:96ed750bd169 2807 #define CAN_FM1R_FBM4_Msk (0x1U << CAN_FM1R_FBM4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 2808 #define CAN_FM1R_FBM4 CAN_FM1R_FBM4_Msk /*!<Filter Init Mode bit 4 */
AnnaBridge 181:57724642e740 2809 #define CAN_FM1R_FBM5_Pos (5U)
Anna Bridge 180:96ed750bd169 2810 #define CAN_FM1R_FBM5_Msk (0x1U << CAN_FM1R_FBM5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 2811 #define CAN_FM1R_FBM5 CAN_FM1R_FBM5_Msk /*!<Filter Init Mode bit 5 */
AnnaBridge 181:57724642e740 2812 #define CAN_FM1R_FBM6_Pos (6U)
Anna Bridge 180:96ed750bd169 2813 #define CAN_FM1R_FBM6_Msk (0x1U << CAN_FM1R_FBM6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 2814 #define CAN_FM1R_FBM6 CAN_FM1R_FBM6_Msk /*!<Filter Init Mode bit 6 */
AnnaBridge 181:57724642e740 2815 #define CAN_FM1R_FBM7_Pos (7U)
Anna Bridge 180:96ed750bd169 2816 #define CAN_FM1R_FBM7_Msk (0x1U << CAN_FM1R_FBM7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 2817 #define CAN_FM1R_FBM7 CAN_FM1R_FBM7_Msk /*!<Filter Init Mode bit 7 */
AnnaBridge 181:57724642e740 2818 #define CAN_FM1R_FBM8_Pos (8U)
Anna Bridge 180:96ed750bd169 2819 #define CAN_FM1R_FBM8_Msk (0x1U << CAN_FM1R_FBM8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 2820 #define CAN_FM1R_FBM8 CAN_FM1R_FBM8_Msk /*!<Filter Init Mode bit 8 */
AnnaBridge 181:57724642e740 2821 #define CAN_FM1R_FBM9_Pos (9U)
Anna Bridge 180:96ed750bd169 2822 #define CAN_FM1R_FBM9_Msk (0x1U << CAN_FM1R_FBM9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 2823 #define CAN_FM1R_FBM9 CAN_FM1R_FBM9_Msk /*!<Filter Init Mode bit 9 */
AnnaBridge 181:57724642e740 2824 #define CAN_FM1R_FBM10_Pos (10U)
Anna Bridge 180:96ed750bd169 2825 #define CAN_FM1R_FBM10_Msk (0x1U << CAN_FM1R_FBM10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 2826 #define CAN_FM1R_FBM10 CAN_FM1R_FBM10_Msk /*!<Filter Init Mode bit 10 */
AnnaBridge 181:57724642e740 2827 #define CAN_FM1R_FBM11_Pos (11U)
Anna Bridge 180:96ed750bd169 2828 #define CAN_FM1R_FBM11_Msk (0x1U << CAN_FM1R_FBM11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 2829 #define CAN_FM1R_FBM11 CAN_FM1R_FBM11_Msk /*!<Filter Init Mode bit 11 */
AnnaBridge 181:57724642e740 2830 #define CAN_FM1R_FBM12_Pos (12U)
Anna Bridge 180:96ed750bd169 2831 #define CAN_FM1R_FBM12_Msk (0x1U << CAN_FM1R_FBM12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 2832 #define CAN_FM1R_FBM12 CAN_FM1R_FBM12_Msk /*!<Filter Init Mode bit 12 */
AnnaBridge 181:57724642e740 2833 #define CAN_FM1R_FBM13_Pos (13U)
Anna Bridge 180:96ed750bd169 2834 #define CAN_FM1R_FBM13_Msk (0x1U << CAN_FM1R_FBM13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 2835 #define CAN_FM1R_FBM13 CAN_FM1R_FBM13_Msk /*!<Filter Init Mode bit 13 */
Anna Bridge 180:96ed750bd169 2836
Anna Bridge 180:96ed750bd169 2837 /******************* Bit definition for CAN_FS1R register *******************/
AnnaBridge 181:57724642e740 2838 #define CAN_FS1R_FSC_Pos (0U)
Anna Bridge 180:96ed750bd169 2839 #define CAN_FS1R_FSC_Msk (0x3FFFU << CAN_FS1R_FSC_Pos) /*!< 0x00003FFF */
Anna Bridge 180:96ed750bd169 2840 #define CAN_FS1R_FSC CAN_FS1R_FSC_Msk /*!<Filter Scale Configuration */
AnnaBridge 181:57724642e740 2841 #define CAN_FS1R_FSC0_Pos (0U)
Anna Bridge 180:96ed750bd169 2842 #define CAN_FS1R_FSC0_Msk (0x1U << CAN_FS1R_FSC0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 2843 #define CAN_FS1R_FSC0 CAN_FS1R_FSC0_Msk /*!<Filter Scale Configuration bit 0 */
AnnaBridge 181:57724642e740 2844 #define CAN_FS1R_FSC1_Pos (1U)
Anna Bridge 180:96ed750bd169 2845 #define CAN_FS1R_FSC1_Msk (0x1U << CAN_FS1R_FSC1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 2846 #define CAN_FS1R_FSC1 CAN_FS1R_FSC1_Msk /*!<Filter Scale Configuration bit 1 */
AnnaBridge 181:57724642e740 2847 #define CAN_FS1R_FSC2_Pos (2U)
Anna Bridge 180:96ed750bd169 2848 #define CAN_FS1R_FSC2_Msk (0x1U << CAN_FS1R_FSC2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 2849 #define CAN_FS1R_FSC2 CAN_FS1R_FSC2_Msk /*!<Filter Scale Configuration bit 2 */
AnnaBridge 181:57724642e740 2850 #define CAN_FS1R_FSC3_Pos (3U)
Anna Bridge 180:96ed750bd169 2851 #define CAN_FS1R_FSC3_Msk (0x1U << CAN_FS1R_FSC3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 2852 #define CAN_FS1R_FSC3 CAN_FS1R_FSC3_Msk /*!<Filter Scale Configuration bit 3 */
AnnaBridge 181:57724642e740 2853 #define CAN_FS1R_FSC4_Pos (4U)
Anna Bridge 180:96ed750bd169 2854 #define CAN_FS1R_FSC4_Msk (0x1U << CAN_FS1R_FSC4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 2855 #define CAN_FS1R_FSC4 CAN_FS1R_FSC4_Msk /*!<Filter Scale Configuration bit 4 */
AnnaBridge 181:57724642e740 2856 #define CAN_FS1R_FSC5_Pos (5U)
Anna Bridge 180:96ed750bd169 2857 #define CAN_FS1R_FSC5_Msk (0x1U << CAN_FS1R_FSC5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 2858 #define CAN_FS1R_FSC5 CAN_FS1R_FSC5_Msk /*!<Filter Scale Configuration bit 5 */
AnnaBridge 181:57724642e740 2859 #define CAN_FS1R_FSC6_Pos (6U)
Anna Bridge 180:96ed750bd169 2860 #define CAN_FS1R_FSC6_Msk (0x1U << CAN_FS1R_FSC6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 2861 #define CAN_FS1R_FSC6 CAN_FS1R_FSC6_Msk /*!<Filter Scale Configuration bit 6 */
AnnaBridge 181:57724642e740 2862 #define CAN_FS1R_FSC7_Pos (7U)
Anna Bridge 180:96ed750bd169 2863 #define CAN_FS1R_FSC7_Msk (0x1U << CAN_FS1R_FSC7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 2864 #define CAN_FS1R_FSC7 CAN_FS1R_FSC7_Msk /*!<Filter Scale Configuration bit 7 */
AnnaBridge 181:57724642e740 2865 #define CAN_FS1R_FSC8_Pos (8U)
Anna Bridge 180:96ed750bd169 2866 #define CAN_FS1R_FSC8_Msk (0x1U << CAN_FS1R_FSC8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 2867 #define CAN_FS1R_FSC8 CAN_FS1R_FSC8_Msk /*!<Filter Scale Configuration bit 8 */
AnnaBridge 181:57724642e740 2868 #define CAN_FS1R_FSC9_Pos (9U)
Anna Bridge 180:96ed750bd169 2869 #define CAN_FS1R_FSC9_Msk (0x1U << CAN_FS1R_FSC9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 2870 #define CAN_FS1R_FSC9 CAN_FS1R_FSC9_Msk /*!<Filter Scale Configuration bit 9 */
AnnaBridge 181:57724642e740 2871 #define CAN_FS1R_FSC10_Pos (10U)
Anna Bridge 180:96ed750bd169 2872 #define CAN_FS1R_FSC10_Msk (0x1U << CAN_FS1R_FSC10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 2873 #define CAN_FS1R_FSC10 CAN_FS1R_FSC10_Msk /*!<Filter Scale Configuration bit 10 */
AnnaBridge 181:57724642e740 2874 #define CAN_FS1R_FSC11_Pos (11U)
Anna Bridge 180:96ed750bd169 2875 #define CAN_FS1R_FSC11_Msk (0x1U << CAN_FS1R_FSC11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 2876 #define CAN_FS1R_FSC11 CAN_FS1R_FSC11_Msk /*!<Filter Scale Configuration bit 11 */
AnnaBridge 181:57724642e740 2877 #define CAN_FS1R_FSC12_Pos (12U)
Anna Bridge 180:96ed750bd169 2878 #define CAN_FS1R_FSC12_Msk (0x1U << CAN_FS1R_FSC12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 2879 #define CAN_FS1R_FSC12 CAN_FS1R_FSC12_Msk /*!<Filter Scale Configuration bit 12 */
AnnaBridge 181:57724642e740 2880 #define CAN_FS1R_FSC13_Pos (13U)
Anna Bridge 180:96ed750bd169 2881 #define CAN_FS1R_FSC13_Msk (0x1U << CAN_FS1R_FSC13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 2882 #define CAN_FS1R_FSC13 CAN_FS1R_FSC13_Msk /*!<Filter Scale Configuration bit 13 */
Anna Bridge 180:96ed750bd169 2883
Anna Bridge 180:96ed750bd169 2884 /****************** Bit definition for CAN_FFA1R register *******************/
AnnaBridge 181:57724642e740 2885 #define CAN_FFA1R_FFA_Pos (0U)
Anna Bridge 180:96ed750bd169 2886 #define CAN_FFA1R_FFA_Msk (0x3FFFU << CAN_FFA1R_FFA_Pos) /*!< 0x00003FFF */
Anna Bridge 180:96ed750bd169 2887 #define CAN_FFA1R_FFA CAN_FFA1R_FFA_Msk /*!<Filter FIFO Assignment */
AnnaBridge 181:57724642e740 2888 #define CAN_FFA1R_FFA0_Pos (0U)
Anna Bridge 180:96ed750bd169 2889 #define CAN_FFA1R_FFA0_Msk (0x1U << CAN_FFA1R_FFA0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 2890 #define CAN_FFA1R_FFA0 CAN_FFA1R_FFA0_Msk /*!<Filter FIFO Assignment for Filter 0 */
AnnaBridge 181:57724642e740 2891 #define CAN_FFA1R_FFA1_Pos (1U)
Anna Bridge 180:96ed750bd169 2892 #define CAN_FFA1R_FFA1_Msk (0x1U << CAN_FFA1R_FFA1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 2893 #define CAN_FFA1R_FFA1 CAN_FFA1R_FFA1_Msk /*!<Filter FIFO Assignment for Filter 1 */
AnnaBridge 181:57724642e740 2894 #define CAN_FFA1R_FFA2_Pos (2U)
Anna Bridge 180:96ed750bd169 2895 #define CAN_FFA1R_FFA2_Msk (0x1U << CAN_FFA1R_FFA2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 2896 #define CAN_FFA1R_FFA2 CAN_FFA1R_FFA2_Msk /*!<Filter FIFO Assignment for Filter 2 */
AnnaBridge 181:57724642e740 2897 #define CAN_FFA1R_FFA3_Pos (3U)
Anna Bridge 180:96ed750bd169 2898 #define CAN_FFA1R_FFA3_Msk (0x1U << CAN_FFA1R_FFA3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 2899 #define CAN_FFA1R_FFA3 CAN_FFA1R_FFA3_Msk /*!<Filter FIFO Assignment for Filter 3 */
AnnaBridge 181:57724642e740 2900 #define CAN_FFA1R_FFA4_Pos (4U)
Anna Bridge 180:96ed750bd169 2901 #define CAN_FFA1R_FFA4_Msk (0x1U << CAN_FFA1R_FFA4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 2902 #define CAN_FFA1R_FFA4 CAN_FFA1R_FFA4_Msk /*!<Filter FIFO Assignment for Filter 4 */
AnnaBridge 181:57724642e740 2903 #define CAN_FFA1R_FFA5_Pos (5U)
Anna Bridge 180:96ed750bd169 2904 #define CAN_FFA1R_FFA5_Msk (0x1U << CAN_FFA1R_FFA5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 2905 #define CAN_FFA1R_FFA5 CAN_FFA1R_FFA5_Msk /*!<Filter FIFO Assignment for Filter 5 */
AnnaBridge 181:57724642e740 2906 #define CAN_FFA1R_FFA6_Pos (6U)
Anna Bridge 180:96ed750bd169 2907 #define CAN_FFA1R_FFA6_Msk (0x1U << CAN_FFA1R_FFA6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 2908 #define CAN_FFA1R_FFA6 CAN_FFA1R_FFA6_Msk /*!<Filter FIFO Assignment for Filter 6 */
AnnaBridge 181:57724642e740 2909 #define CAN_FFA1R_FFA7_Pos (7U)
Anna Bridge 180:96ed750bd169 2910 #define CAN_FFA1R_FFA7_Msk (0x1U << CAN_FFA1R_FFA7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 2911 #define CAN_FFA1R_FFA7 CAN_FFA1R_FFA7_Msk /*!<Filter FIFO Assignment for Filter 7 */
AnnaBridge 181:57724642e740 2912 #define CAN_FFA1R_FFA8_Pos (8U)
Anna Bridge 180:96ed750bd169 2913 #define CAN_FFA1R_FFA8_Msk (0x1U << CAN_FFA1R_FFA8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 2914 #define CAN_FFA1R_FFA8 CAN_FFA1R_FFA8_Msk /*!<Filter FIFO Assignment for Filter 8 */
AnnaBridge 181:57724642e740 2915 #define CAN_FFA1R_FFA9_Pos (9U)
Anna Bridge 180:96ed750bd169 2916 #define CAN_FFA1R_FFA9_Msk (0x1U << CAN_FFA1R_FFA9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 2917 #define CAN_FFA1R_FFA9 CAN_FFA1R_FFA9_Msk /*!<Filter FIFO Assignment for Filter 9 */
AnnaBridge 181:57724642e740 2918 #define CAN_FFA1R_FFA10_Pos (10U)
Anna Bridge 180:96ed750bd169 2919 #define CAN_FFA1R_FFA10_Msk (0x1U << CAN_FFA1R_FFA10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 2920 #define CAN_FFA1R_FFA10 CAN_FFA1R_FFA10_Msk /*!<Filter FIFO Assignment for Filter 10 */
AnnaBridge 181:57724642e740 2921 #define CAN_FFA1R_FFA11_Pos (11U)
Anna Bridge 180:96ed750bd169 2922 #define CAN_FFA1R_FFA11_Msk (0x1U << CAN_FFA1R_FFA11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 2923 #define CAN_FFA1R_FFA11 CAN_FFA1R_FFA11_Msk /*!<Filter FIFO Assignment for Filter 11 */
AnnaBridge 181:57724642e740 2924 #define CAN_FFA1R_FFA12_Pos (12U)
Anna Bridge 180:96ed750bd169 2925 #define CAN_FFA1R_FFA12_Msk (0x1U << CAN_FFA1R_FFA12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 2926 #define CAN_FFA1R_FFA12 CAN_FFA1R_FFA12_Msk /*!<Filter FIFO Assignment for Filter 12 */
AnnaBridge 181:57724642e740 2927 #define CAN_FFA1R_FFA13_Pos (13U)
Anna Bridge 180:96ed750bd169 2928 #define CAN_FFA1R_FFA13_Msk (0x1U << CAN_FFA1R_FFA13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 2929 #define CAN_FFA1R_FFA13 CAN_FFA1R_FFA13_Msk /*!<Filter FIFO Assignment for Filter 13 */
Anna Bridge 180:96ed750bd169 2930
Anna Bridge 180:96ed750bd169 2931 /******************* Bit definition for CAN_FA1R register *******************/
AnnaBridge 181:57724642e740 2932 #define CAN_FA1R_FACT_Pos (0U)
Anna Bridge 180:96ed750bd169 2933 #define CAN_FA1R_FACT_Msk (0x3FFFU << CAN_FA1R_FACT_Pos) /*!< 0x00003FFF */
Anna Bridge 180:96ed750bd169 2934 #define CAN_FA1R_FACT CAN_FA1R_FACT_Msk /*!<Filter Active */
AnnaBridge 181:57724642e740 2935 #define CAN_FA1R_FACT0_Pos (0U)
Anna Bridge 180:96ed750bd169 2936 #define CAN_FA1R_FACT0_Msk (0x1U << CAN_FA1R_FACT0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 2937 #define CAN_FA1R_FACT0 CAN_FA1R_FACT0_Msk /*!<Filter 0 Active */
AnnaBridge 181:57724642e740 2938 #define CAN_FA1R_FACT1_Pos (1U)
Anna Bridge 180:96ed750bd169 2939 #define CAN_FA1R_FACT1_Msk (0x1U << CAN_FA1R_FACT1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 2940 #define CAN_FA1R_FACT1 CAN_FA1R_FACT1_Msk /*!<Filter 1 Active */
AnnaBridge 181:57724642e740 2941 #define CAN_FA1R_FACT2_Pos (2U)
Anna Bridge 180:96ed750bd169 2942 #define CAN_FA1R_FACT2_Msk (0x1U << CAN_FA1R_FACT2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 2943 #define CAN_FA1R_FACT2 CAN_FA1R_FACT2_Msk /*!<Filter 2 Active */
AnnaBridge 181:57724642e740 2944 #define CAN_FA1R_FACT3_Pos (3U)
Anna Bridge 180:96ed750bd169 2945 #define CAN_FA1R_FACT3_Msk (0x1U << CAN_FA1R_FACT3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 2946 #define CAN_FA1R_FACT3 CAN_FA1R_FACT3_Msk /*!<Filter 3 Active */
AnnaBridge 181:57724642e740 2947 #define CAN_FA1R_FACT4_Pos (4U)
Anna Bridge 180:96ed750bd169 2948 #define CAN_FA1R_FACT4_Msk (0x1U << CAN_FA1R_FACT4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 2949 #define CAN_FA1R_FACT4 CAN_FA1R_FACT4_Msk /*!<Filter 4 Active */
AnnaBridge 181:57724642e740 2950 #define CAN_FA1R_FACT5_Pos (5U)
Anna Bridge 180:96ed750bd169 2951 #define CAN_FA1R_FACT5_Msk (0x1U << CAN_FA1R_FACT5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 2952 #define CAN_FA1R_FACT5 CAN_FA1R_FACT5_Msk /*!<Filter 5 Active */
AnnaBridge 181:57724642e740 2953 #define CAN_FA1R_FACT6_Pos (6U)
Anna Bridge 180:96ed750bd169 2954 #define CAN_FA1R_FACT6_Msk (0x1U << CAN_FA1R_FACT6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 2955 #define CAN_FA1R_FACT6 CAN_FA1R_FACT6_Msk /*!<Filter 6 Active */
AnnaBridge 181:57724642e740 2956 #define CAN_FA1R_FACT7_Pos (7U)
Anna Bridge 180:96ed750bd169 2957 #define CAN_FA1R_FACT7_Msk (0x1U << CAN_FA1R_FACT7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 2958 #define CAN_FA1R_FACT7 CAN_FA1R_FACT7_Msk /*!<Filter 7 Active */
AnnaBridge 181:57724642e740 2959 #define CAN_FA1R_FACT8_Pos (8U)
Anna Bridge 180:96ed750bd169 2960 #define CAN_FA1R_FACT8_Msk (0x1U << CAN_FA1R_FACT8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 2961 #define CAN_FA1R_FACT8 CAN_FA1R_FACT8_Msk /*!<Filter 8 Active */
AnnaBridge 181:57724642e740 2962 #define CAN_FA1R_FACT9_Pos (9U)
Anna Bridge 180:96ed750bd169 2963 #define CAN_FA1R_FACT9_Msk (0x1U << CAN_FA1R_FACT9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 2964 #define CAN_FA1R_FACT9 CAN_FA1R_FACT9_Msk /*!<Filter 9 Active */
AnnaBridge 181:57724642e740 2965 #define CAN_FA1R_FACT10_Pos (10U)
Anna Bridge 180:96ed750bd169 2966 #define CAN_FA1R_FACT10_Msk (0x1U << CAN_FA1R_FACT10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 2967 #define CAN_FA1R_FACT10 CAN_FA1R_FACT10_Msk /*!<Filter 10 Active */
AnnaBridge 181:57724642e740 2968 #define CAN_FA1R_FACT11_Pos (11U)
Anna Bridge 180:96ed750bd169 2969 #define CAN_FA1R_FACT11_Msk (0x1U << CAN_FA1R_FACT11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 2970 #define CAN_FA1R_FACT11 CAN_FA1R_FACT11_Msk /*!<Filter 11 Active */
AnnaBridge 181:57724642e740 2971 #define CAN_FA1R_FACT12_Pos (12U)
Anna Bridge 180:96ed750bd169 2972 #define CAN_FA1R_FACT12_Msk (0x1U << CAN_FA1R_FACT12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 2973 #define CAN_FA1R_FACT12 CAN_FA1R_FACT12_Msk /*!<Filter 12 Active */
AnnaBridge 181:57724642e740 2974 #define CAN_FA1R_FACT13_Pos (13U)
Anna Bridge 180:96ed750bd169 2975 #define CAN_FA1R_FACT13_Msk (0x1U << CAN_FA1R_FACT13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 2976 #define CAN_FA1R_FACT13 CAN_FA1R_FACT13_Msk /*!<Filter 13 Active */
Anna Bridge 180:96ed750bd169 2977
Anna Bridge 180:96ed750bd169 2978 /******************* Bit definition for CAN_F0R1 register *******************/
AnnaBridge 181:57724642e740 2979 #define CAN_F0R1_FB0_Pos (0U)
Anna Bridge 180:96ed750bd169 2980 #define CAN_F0R1_FB0_Msk (0x1U << CAN_F0R1_FB0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 2981 #define CAN_F0R1_FB0 CAN_F0R1_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 181:57724642e740 2982 #define CAN_F0R1_FB1_Pos (1U)
Anna Bridge 180:96ed750bd169 2983 #define CAN_F0R1_FB1_Msk (0x1U << CAN_F0R1_FB1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 2984 #define CAN_F0R1_FB1 CAN_F0R1_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 181:57724642e740 2985 #define CAN_F0R1_FB2_Pos (2U)
Anna Bridge 180:96ed750bd169 2986 #define CAN_F0R1_FB2_Msk (0x1U << CAN_F0R1_FB2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 2987 #define CAN_F0R1_FB2 CAN_F0R1_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 181:57724642e740 2988 #define CAN_F0R1_FB3_Pos (3U)
Anna Bridge 180:96ed750bd169 2989 #define CAN_F0R1_FB3_Msk (0x1U << CAN_F0R1_FB3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 2990 #define CAN_F0R1_FB3 CAN_F0R1_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 181:57724642e740 2991 #define CAN_F0R1_FB4_Pos (4U)
Anna Bridge 180:96ed750bd169 2992 #define CAN_F0R1_FB4_Msk (0x1U << CAN_F0R1_FB4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 2993 #define CAN_F0R1_FB4 CAN_F0R1_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 181:57724642e740 2994 #define CAN_F0R1_FB5_Pos (5U)
Anna Bridge 180:96ed750bd169 2995 #define CAN_F0R1_FB5_Msk (0x1U << CAN_F0R1_FB5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 2996 #define CAN_F0R1_FB5 CAN_F0R1_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 181:57724642e740 2997 #define CAN_F0R1_FB6_Pos (6U)
Anna Bridge 180:96ed750bd169 2998 #define CAN_F0R1_FB6_Msk (0x1U << CAN_F0R1_FB6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 2999 #define CAN_F0R1_FB6 CAN_F0R1_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 181:57724642e740 3000 #define CAN_F0R1_FB7_Pos (7U)
Anna Bridge 180:96ed750bd169 3001 #define CAN_F0R1_FB7_Msk (0x1U << CAN_F0R1_FB7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 3002 #define CAN_F0R1_FB7 CAN_F0R1_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 181:57724642e740 3003 #define CAN_F0R1_FB8_Pos (8U)
Anna Bridge 180:96ed750bd169 3004 #define CAN_F0R1_FB8_Msk (0x1U << CAN_F0R1_FB8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 3005 #define CAN_F0R1_FB8 CAN_F0R1_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 181:57724642e740 3006 #define CAN_F0R1_FB9_Pos (9U)
Anna Bridge 180:96ed750bd169 3007 #define CAN_F0R1_FB9_Msk (0x1U << CAN_F0R1_FB9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 3008 #define CAN_F0R1_FB9 CAN_F0R1_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 181:57724642e740 3009 #define CAN_F0R1_FB10_Pos (10U)
Anna Bridge 180:96ed750bd169 3010 #define CAN_F0R1_FB10_Msk (0x1U << CAN_F0R1_FB10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 3011 #define CAN_F0R1_FB10 CAN_F0R1_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 181:57724642e740 3012 #define CAN_F0R1_FB11_Pos (11U)
Anna Bridge 180:96ed750bd169 3013 #define CAN_F0R1_FB11_Msk (0x1U << CAN_F0R1_FB11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 3014 #define CAN_F0R1_FB11 CAN_F0R1_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 181:57724642e740 3015 #define CAN_F0R1_FB12_Pos (12U)
Anna Bridge 180:96ed750bd169 3016 #define CAN_F0R1_FB12_Msk (0x1U << CAN_F0R1_FB12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 3017 #define CAN_F0R1_FB12 CAN_F0R1_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 181:57724642e740 3018 #define CAN_F0R1_FB13_Pos (13U)
Anna Bridge 180:96ed750bd169 3019 #define CAN_F0R1_FB13_Msk (0x1U << CAN_F0R1_FB13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 3020 #define CAN_F0R1_FB13 CAN_F0R1_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 181:57724642e740 3021 #define CAN_F0R1_FB14_Pos (14U)
Anna Bridge 180:96ed750bd169 3022 #define CAN_F0R1_FB14_Msk (0x1U << CAN_F0R1_FB14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 3023 #define CAN_F0R1_FB14 CAN_F0R1_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 181:57724642e740 3024 #define CAN_F0R1_FB15_Pos (15U)
Anna Bridge 180:96ed750bd169 3025 #define CAN_F0R1_FB15_Msk (0x1U << CAN_F0R1_FB15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 3026 #define CAN_F0R1_FB15 CAN_F0R1_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 181:57724642e740 3027 #define CAN_F0R1_FB16_Pos (16U)
Anna Bridge 180:96ed750bd169 3028 #define CAN_F0R1_FB16_Msk (0x1U << CAN_F0R1_FB16_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 3029 #define CAN_F0R1_FB16 CAN_F0R1_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 181:57724642e740 3030 #define CAN_F0R1_FB17_Pos (17U)
Anna Bridge 180:96ed750bd169 3031 #define CAN_F0R1_FB17_Msk (0x1U << CAN_F0R1_FB17_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 3032 #define CAN_F0R1_FB17 CAN_F0R1_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 181:57724642e740 3033 #define CAN_F0R1_FB18_Pos (18U)
Anna Bridge 180:96ed750bd169 3034 #define CAN_F0R1_FB18_Msk (0x1U << CAN_F0R1_FB18_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 3035 #define CAN_F0R1_FB18 CAN_F0R1_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 181:57724642e740 3036 #define CAN_F0R1_FB19_Pos (19U)
Anna Bridge 180:96ed750bd169 3037 #define CAN_F0R1_FB19_Msk (0x1U << CAN_F0R1_FB19_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 3038 #define CAN_F0R1_FB19 CAN_F0R1_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 181:57724642e740 3039 #define CAN_F0R1_FB20_Pos (20U)
Anna Bridge 180:96ed750bd169 3040 #define CAN_F0R1_FB20_Msk (0x1U << CAN_F0R1_FB20_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 3041 #define CAN_F0R1_FB20 CAN_F0R1_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 181:57724642e740 3042 #define CAN_F0R1_FB21_Pos (21U)
Anna Bridge 180:96ed750bd169 3043 #define CAN_F0R1_FB21_Msk (0x1U << CAN_F0R1_FB21_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 3044 #define CAN_F0R1_FB21 CAN_F0R1_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 181:57724642e740 3045 #define CAN_F0R1_FB22_Pos (22U)
Anna Bridge 180:96ed750bd169 3046 #define CAN_F0R1_FB22_Msk (0x1U << CAN_F0R1_FB22_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 3047 #define CAN_F0R1_FB22 CAN_F0R1_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 181:57724642e740 3048 #define CAN_F0R1_FB23_Pos (23U)
Anna Bridge 180:96ed750bd169 3049 #define CAN_F0R1_FB23_Msk (0x1U << CAN_F0R1_FB23_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 3050 #define CAN_F0R1_FB23 CAN_F0R1_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 181:57724642e740 3051 #define CAN_F0R1_FB24_Pos (24U)
Anna Bridge 180:96ed750bd169 3052 #define CAN_F0R1_FB24_Msk (0x1U << CAN_F0R1_FB24_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 3053 #define CAN_F0R1_FB24 CAN_F0R1_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 181:57724642e740 3054 #define CAN_F0R1_FB25_Pos (25U)
Anna Bridge 180:96ed750bd169 3055 #define CAN_F0R1_FB25_Msk (0x1U << CAN_F0R1_FB25_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 3056 #define CAN_F0R1_FB25 CAN_F0R1_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 181:57724642e740 3057 #define CAN_F0R1_FB26_Pos (26U)
Anna Bridge 180:96ed750bd169 3058 #define CAN_F0R1_FB26_Msk (0x1U << CAN_F0R1_FB26_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 3059 #define CAN_F0R1_FB26 CAN_F0R1_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 181:57724642e740 3060 #define CAN_F0R1_FB27_Pos (27U)
Anna Bridge 180:96ed750bd169 3061 #define CAN_F0R1_FB27_Msk (0x1U << CAN_F0R1_FB27_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 3062 #define CAN_F0R1_FB27 CAN_F0R1_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 181:57724642e740 3063 #define CAN_F0R1_FB28_Pos (28U)
Anna Bridge 180:96ed750bd169 3064 #define CAN_F0R1_FB28_Msk (0x1U << CAN_F0R1_FB28_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 3065 #define CAN_F0R1_FB28 CAN_F0R1_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 181:57724642e740 3066 #define CAN_F0R1_FB29_Pos (29U)
Anna Bridge 180:96ed750bd169 3067 #define CAN_F0R1_FB29_Msk (0x1U << CAN_F0R1_FB29_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 3068 #define CAN_F0R1_FB29 CAN_F0R1_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 181:57724642e740 3069 #define CAN_F0R1_FB30_Pos (30U)
Anna Bridge 180:96ed750bd169 3070 #define CAN_F0R1_FB30_Msk (0x1U << CAN_F0R1_FB30_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 3071 #define CAN_F0R1_FB30 CAN_F0R1_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 181:57724642e740 3072 #define CAN_F0R1_FB31_Pos (31U)
Anna Bridge 180:96ed750bd169 3073 #define CAN_F0R1_FB31_Msk (0x1U << CAN_F0R1_FB31_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 3074 #define CAN_F0R1_FB31 CAN_F0R1_FB31_Msk /*!<Filter bit 31 */
Anna Bridge 180:96ed750bd169 3075
Anna Bridge 180:96ed750bd169 3076 /******************* Bit definition for CAN_F1R1 register *******************/
AnnaBridge 181:57724642e740 3077 #define CAN_F1R1_FB0_Pos (0U)
Anna Bridge 180:96ed750bd169 3078 #define CAN_F1R1_FB0_Msk (0x1U << CAN_F1R1_FB0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 3079 #define CAN_F1R1_FB0 CAN_F1R1_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 181:57724642e740 3080 #define CAN_F1R1_FB1_Pos (1U)
Anna Bridge 180:96ed750bd169 3081 #define CAN_F1R1_FB1_Msk (0x1U << CAN_F1R1_FB1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 3082 #define CAN_F1R1_FB1 CAN_F1R1_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 181:57724642e740 3083 #define CAN_F1R1_FB2_Pos (2U)
Anna Bridge 180:96ed750bd169 3084 #define CAN_F1R1_FB2_Msk (0x1U << CAN_F1R1_FB2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 3085 #define CAN_F1R1_FB2 CAN_F1R1_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 181:57724642e740 3086 #define CAN_F1R1_FB3_Pos (3U)
Anna Bridge 180:96ed750bd169 3087 #define CAN_F1R1_FB3_Msk (0x1U << CAN_F1R1_FB3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 3088 #define CAN_F1R1_FB3 CAN_F1R1_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 181:57724642e740 3089 #define CAN_F1R1_FB4_Pos (4U)
Anna Bridge 180:96ed750bd169 3090 #define CAN_F1R1_FB4_Msk (0x1U << CAN_F1R1_FB4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 3091 #define CAN_F1R1_FB4 CAN_F1R1_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 181:57724642e740 3092 #define CAN_F1R1_FB5_Pos (5U)
Anna Bridge 180:96ed750bd169 3093 #define CAN_F1R1_FB5_Msk (0x1U << CAN_F1R1_FB5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 3094 #define CAN_F1R1_FB5 CAN_F1R1_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 181:57724642e740 3095 #define CAN_F1R1_FB6_Pos (6U)
Anna Bridge 180:96ed750bd169 3096 #define CAN_F1R1_FB6_Msk (0x1U << CAN_F1R1_FB6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 3097 #define CAN_F1R1_FB6 CAN_F1R1_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 181:57724642e740 3098 #define CAN_F1R1_FB7_Pos (7U)
Anna Bridge 180:96ed750bd169 3099 #define CAN_F1R1_FB7_Msk (0x1U << CAN_F1R1_FB7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 3100 #define CAN_F1R1_FB7 CAN_F1R1_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 181:57724642e740 3101 #define CAN_F1R1_FB8_Pos (8U)
Anna Bridge 180:96ed750bd169 3102 #define CAN_F1R1_FB8_Msk (0x1U << CAN_F1R1_FB8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 3103 #define CAN_F1R1_FB8 CAN_F1R1_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 181:57724642e740 3104 #define CAN_F1R1_FB9_Pos (9U)
Anna Bridge 180:96ed750bd169 3105 #define CAN_F1R1_FB9_Msk (0x1U << CAN_F1R1_FB9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 3106 #define CAN_F1R1_FB9 CAN_F1R1_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 181:57724642e740 3107 #define CAN_F1R1_FB10_Pos (10U)
Anna Bridge 180:96ed750bd169 3108 #define CAN_F1R1_FB10_Msk (0x1U << CAN_F1R1_FB10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 3109 #define CAN_F1R1_FB10 CAN_F1R1_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 181:57724642e740 3110 #define CAN_F1R1_FB11_Pos (11U)
Anna Bridge 180:96ed750bd169 3111 #define CAN_F1R1_FB11_Msk (0x1U << CAN_F1R1_FB11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 3112 #define CAN_F1R1_FB11 CAN_F1R1_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 181:57724642e740 3113 #define CAN_F1R1_FB12_Pos (12U)
Anna Bridge 180:96ed750bd169 3114 #define CAN_F1R1_FB12_Msk (0x1U << CAN_F1R1_FB12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 3115 #define CAN_F1R1_FB12 CAN_F1R1_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 181:57724642e740 3116 #define CAN_F1R1_FB13_Pos (13U)
Anna Bridge 180:96ed750bd169 3117 #define CAN_F1R1_FB13_Msk (0x1U << CAN_F1R1_FB13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 3118 #define CAN_F1R1_FB13 CAN_F1R1_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 181:57724642e740 3119 #define CAN_F1R1_FB14_Pos (14U)
Anna Bridge 180:96ed750bd169 3120 #define CAN_F1R1_FB14_Msk (0x1U << CAN_F1R1_FB14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 3121 #define CAN_F1R1_FB14 CAN_F1R1_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 181:57724642e740 3122 #define CAN_F1R1_FB15_Pos (15U)
Anna Bridge 180:96ed750bd169 3123 #define CAN_F1R1_FB15_Msk (0x1U << CAN_F1R1_FB15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 3124 #define CAN_F1R1_FB15 CAN_F1R1_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 181:57724642e740 3125 #define CAN_F1R1_FB16_Pos (16U)
Anna Bridge 180:96ed750bd169 3126 #define CAN_F1R1_FB16_Msk (0x1U << CAN_F1R1_FB16_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 3127 #define CAN_F1R1_FB16 CAN_F1R1_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 181:57724642e740 3128 #define CAN_F1R1_FB17_Pos (17U)
Anna Bridge 180:96ed750bd169 3129 #define CAN_F1R1_FB17_Msk (0x1U << CAN_F1R1_FB17_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 3130 #define CAN_F1R1_FB17 CAN_F1R1_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 181:57724642e740 3131 #define CAN_F1R1_FB18_Pos (18U)
Anna Bridge 180:96ed750bd169 3132 #define CAN_F1R1_FB18_Msk (0x1U << CAN_F1R1_FB18_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 3133 #define CAN_F1R1_FB18 CAN_F1R1_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 181:57724642e740 3134 #define CAN_F1R1_FB19_Pos (19U)
Anna Bridge 180:96ed750bd169 3135 #define CAN_F1R1_FB19_Msk (0x1U << CAN_F1R1_FB19_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 3136 #define CAN_F1R1_FB19 CAN_F1R1_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 181:57724642e740 3137 #define CAN_F1R1_FB20_Pos (20U)
Anna Bridge 180:96ed750bd169 3138 #define CAN_F1R1_FB20_Msk (0x1U << CAN_F1R1_FB20_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 3139 #define CAN_F1R1_FB20 CAN_F1R1_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 181:57724642e740 3140 #define CAN_F1R1_FB21_Pos (21U)
Anna Bridge 180:96ed750bd169 3141 #define CAN_F1R1_FB21_Msk (0x1U << CAN_F1R1_FB21_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 3142 #define CAN_F1R1_FB21 CAN_F1R1_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 181:57724642e740 3143 #define CAN_F1R1_FB22_Pos (22U)
Anna Bridge 180:96ed750bd169 3144 #define CAN_F1R1_FB22_Msk (0x1U << CAN_F1R1_FB22_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 3145 #define CAN_F1R1_FB22 CAN_F1R1_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 181:57724642e740 3146 #define CAN_F1R1_FB23_Pos (23U)
Anna Bridge 180:96ed750bd169 3147 #define CAN_F1R1_FB23_Msk (0x1U << CAN_F1R1_FB23_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 3148 #define CAN_F1R1_FB23 CAN_F1R1_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 181:57724642e740 3149 #define CAN_F1R1_FB24_Pos (24U)
Anna Bridge 180:96ed750bd169 3150 #define CAN_F1R1_FB24_Msk (0x1U << CAN_F1R1_FB24_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 3151 #define CAN_F1R1_FB24 CAN_F1R1_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 181:57724642e740 3152 #define CAN_F1R1_FB25_Pos (25U)
Anna Bridge 180:96ed750bd169 3153 #define CAN_F1R1_FB25_Msk (0x1U << CAN_F1R1_FB25_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 3154 #define CAN_F1R1_FB25 CAN_F1R1_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 181:57724642e740 3155 #define CAN_F1R1_FB26_Pos (26U)
Anna Bridge 180:96ed750bd169 3156 #define CAN_F1R1_FB26_Msk (0x1U << CAN_F1R1_FB26_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 3157 #define CAN_F1R1_FB26 CAN_F1R1_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 181:57724642e740 3158 #define CAN_F1R1_FB27_Pos (27U)
Anna Bridge 180:96ed750bd169 3159 #define CAN_F1R1_FB27_Msk (0x1U << CAN_F1R1_FB27_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 3160 #define CAN_F1R1_FB27 CAN_F1R1_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 181:57724642e740 3161 #define CAN_F1R1_FB28_Pos (28U)
Anna Bridge 180:96ed750bd169 3162 #define CAN_F1R1_FB28_Msk (0x1U << CAN_F1R1_FB28_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 3163 #define CAN_F1R1_FB28 CAN_F1R1_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 181:57724642e740 3164 #define CAN_F1R1_FB29_Pos (29U)
Anna Bridge 180:96ed750bd169 3165 #define CAN_F1R1_FB29_Msk (0x1U << CAN_F1R1_FB29_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 3166 #define CAN_F1R1_FB29 CAN_F1R1_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 181:57724642e740 3167 #define CAN_F1R1_FB30_Pos (30U)
Anna Bridge 180:96ed750bd169 3168 #define CAN_F1R1_FB30_Msk (0x1U << CAN_F1R1_FB30_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 3169 #define CAN_F1R1_FB30 CAN_F1R1_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 181:57724642e740 3170 #define CAN_F1R1_FB31_Pos (31U)
Anna Bridge 180:96ed750bd169 3171 #define CAN_F1R1_FB31_Msk (0x1U << CAN_F1R1_FB31_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 3172 #define CAN_F1R1_FB31 CAN_F1R1_FB31_Msk /*!<Filter bit 31 */
Anna Bridge 180:96ed750bd169 3173
Anna Bridge 180:96ed750bd169 3174 /******************* Bit definition for CAN_F2R1 register *******************/
AnnaBridge 181:57724642e740 3175 #define CAN_F2R1_FB0_Pos (0U)
Anna Bridge 180:96ed750bd169 3176 #define CAN_F2R1_FB0_Msk (0x1U << CAN_F2R1_FB0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 3177 #define CAN_F2R1_FB0 CAN_F2R1_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 181:57724642e740 3178 #define CAN_F2R1_FB1_Pos (1U)
Anna Bridge 180:96ed750bd169 3179 #define CAN_F2R1_FB1_Msk (0x1U << CAN_F2R1_FB1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 3180 #define CAN_F2R1_FB1 CAN_F2R1_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 181:57724642e740 3181 #define CAN_F2R1_FB2_Pos (2U)
Anna Bridge 180:96ed750bd169 3182 #define CAN_F2R1_FB2_Msk (0x1U << CAN_F2R1_FB2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 3183 #define CAN_F2R1_FB2 CAN_F2R1_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 181:57724642e740 3184 #define CAN_F2R1_FB3_Pos (3U)
Anna Bridge 180:96ed750bd169 3185 #define CAN_F2R1_FB3_Msk (0x1U << CAN_F2R1_FB3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 3186 #define CAN_F2R1_FB3 CAN_F2R1_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 181:57724642e740 3187 #define CAN_F2R1_FB4_Pos (4U)
Anna Bridge 180:96ed750bd169 3188 #define CAN_F2R1_FB4_Msk (0x1U << CAN_F2R1_FB4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 3189 #define CAN_F2R1_FB4 CAN_F2R1_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 181:57724642e740 3190 #define CAN_F2R1_FB5_Pos (5U)
Anna Bridge 180:96ed750bd169 3191 #define CAN_F2R1_FB5_Msk (0x1U << CAN_F2R1_FB5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 3192 #define CAN_F2R1_FB5 CAN_F2R1_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 181:57724642e740 3193 #define CAN_F2R1_FB6_Pos (6U)
Anna Bridge 180:96ed750bd169 3194 #define CAN_F2R1_FB6_Msk (0x1U << CAN_F2R1_FB6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 3195 #define CAN_F2R1_FB6 CAN_F2R1_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 181:57724642e740 3196 #define CAN_F2R1_FB7_Pos (7U)
Anna Bridge 180:96ed750bd169 3197 #define CAN_F2R1_FB7_Msk (0x1U << CAN_F2R1_FB7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 3198 #define CAN_F2R1_FB7 CAN_F2R1_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 181:57724642e740 3199 #define CAN_F2R1_FB8_Pos (8U)
Anna Bridge 180:96ed750bd169 3200 #define CAN_F2R1_FB8_Msk (0x1U << CAN_F2R1_FB8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 3201 #define CAN_F2R1_FB8 CAN_F2R1_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 181:57724642e740 3202 #define CAN_F2R1_FB9_Pos (9U)
Anna Bridge 180:96ed750bd169 3203 #define CAN_F2R1_FB9_Msk (0x1U << CAN_F2R1_FB9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 3204 #define CAN_F2R1_FB9 CAN_F2R1_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 181:57724642e740 3205 #define CAN_F2R1_FB10_Pos (10U)
Anna Bridge 180:96ed750bd169 3206 #define CAN_F2R1_FB10_Msk (0x1U << CAN_F2R1_FB10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 3207 #define CAN_F2R1_FB10 CAN_F2R1_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 181:57724642e740 3208 #define CAN_F2R1_FB11_Pos (11U)
Anna Bridge 180:96ed750bd169 3209 #define CAN_F2R1_FB11_Msk (0x1U << CAN_F2R1_FB11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 3210 #define CAN_F2R1_FB11 CAN_F2R1_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 181:57724642e740 3211 #define CAN_F2R1_FB12_Pos (12U)
Anna Bridge 180:96ed750bd169 3212 #define CAN_F2R1_FB12_Msk (0x1U << CAN_F2R1_FB12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 3213 #define CAN_F2R1_FB12 CAN_F2R1_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 181:57724642e740 3214 #define CAN_F2R1_FB13_Pos (13U)
Anna Bridge 180:96ed750bd169 3215 #define CAN_F2R1_FB13_Msk (0x1U << CAN_F2R1_FB13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 3216 #define CAN_F2R1_FB13 CAN_F2R1_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 181:57724642e740 3217 #define CAN_F2R1_FB14_Pos (14U)
Anna Bridge 180:96ed750bd169 3218 #define CAN_F2R1_FB14_Msk (0x1U << CAN_F2R1_FB14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 3219 #define CAN_F2R1_FB14 CAN_F2R1_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 181:57724642e740 3220 #define CAN_F2R1_FB15_Pos (15U)
Anna Bridge 180:96ed750bd169 3221 #define CAN_F2R1_FB15_Msk (0x1U << CAN_F2R1_FB15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 3222 #define CAN_F2R1_FB15 CAN_F2R1_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 181:57724642e740 3223 #define CAN_F2R1_FB16_Pos (16U)
Anna Bridge 180:96ed750bd169 3224 #define CAN_F2R1_FB16_Msk (0x1U << CAN_F2R1_FB16_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 3225 #define CAN_F2R1_FB16 CAN_F2R1_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 181:57724642e740 3226 #define CAN_F2R1_FB17_Pos (17U)
Anna Bridge 180:96ed750bd169 3227 #define CAN_F2R1_FB17_Msk (0x1U << CAN_F2R1_FB17_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 3228 #define CAN_F2R1_FB17 CAN_F2R1_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 181:57724642e740 3229 #define CAN_F2R1_FB18_Pos (18U)
Anna Bridge 180:96ed750bd169 3230 #define CAN_F2R1_FB18_Msk (0x1U << CAN_F2R1_FB18_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 3231 #define CAN_F2R1_FB18 CAN_F2R1_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 181:57724642e740 3232 #define CAN_F2R1_FB19_Pos (19U)
Anna Bridge 180:96ed750bd169 3233 #define CAN_F2R1_FB19_Msk (0x1U << CAN_F2R1_FB19_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 3234 #define CAN_F2R1_FB19 CAN_F2R1_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 181:57724642e740 3235 #define CAN_F2R1_FB20_Pos (20U)
Anna Bridge 180:96ed750bd169 3236 #define CAN_F2R1_FB20_Msk (0x1U << CAN_F2R1_FB20_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 3237 #define CAN_F2R1_FB20 CAN_F2R1_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 181:57724642e740 3238 #define CAN_F2R1_FB21_Pos (21U)
Anna Bridge 180:96ed750bd169 3239 #define CAN_F2R1_FB21_Msk (0x1U << CAN_F2R1_FB21_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 3240 #define CAN_F2R1_FB21 CAN_F2R1_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 181:57724642e740 3241 #define CAN_F2R1_FB22_Pos (22U)
Anna Bridge 180:96ed750bd169 3242 #define CAN_F2R1_FB22_Msk (0x1U << CAN_F2R1_FB22_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 3243 #define CAN_F2R1_FB22 CAN_F2R1_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 181:57724642e740 3244 #define CAN_F2R1_FB23_Pos (23U)
Anna Bridge 180:96ed750bd169 3245 #define CAN_F2R1_FB23_Msk (0x1U << CAN_F2R1_FB23_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 3246 #define CAN_F2R1_FB23 CAN_F2R1_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 181:57724642e740 3247 #define CAN_F2R1_FB24_Pos (24U)
Anna Bridge 180:96ed750bd169 3248 #define CAN_F2R1_FB24_Msk (0x1U << CAN_F2R1_FB24_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 3249 #define CAN_F2R1_FB24 CAN_F2R1_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 181:57724642e740 3250 #define CAN_F2R1_FB25_Pos (25U)
Anna Bridge 180:96ed750bd169 3251 #define CAN_F2R1_FB25_Msk (0x1U << CAN_F2R1_FB25_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 3252 #define CAN_F2R1_FB25 CAN_F2R1_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 181:57724642e740 3253 #define CAN_F2R1_FB26_Pos (26U)
Anna Bridge 180:96ed750bd169 3254 #define CAN_F2R1_FB26_Msk (0x1U << CAN_F2R1_FB26_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 3255 #define CAN_F2R1_FB26 CAN_F2R1_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 181:57724642e740 3256 #define CAN_F2R1_FB27_Pos (27U)
Anna Bridge 180:96ed750bd169 3257 #define CAN_F2R1_FB27_Msk (0x1U << CAN_F2R1_FB27_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 3258 #define CAN_F2R1_FB27 CAN_F2R1_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 181:57724642e740 3259 #define CAN_F2R1_FB28_Pos (28U)
Anna Bridge 180:96ed750bd169 3260 #define CAN_F2R1_FB28_Msk (0x1U << CAN_F2R1_FB28_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 3261 #define CAN_F2R1_FB28 CAN_F2R1_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 181:57724642e740 3262 #define CAN_F2R1_FB29_Pos (29U)
Anna Bridge 180:96ed750bd169 3263 #define CAN_F2R1_FB29_Msk (0x1U << CAN_F2R1_FB29_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 3264 #define CAN_F2R1_FB29 CAN_F2R1_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 181:57724642e740 3265 #define CAN_F2R1_FB30_Pos (30U)
Anna Bridge 180:96ed750bd169 3266 #define CAN_F2R1_FB30_Msk (0x1U << CAN_F2R1_FB30_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 3267 #define CAN_F2R1_FB30 CAN_F2R1_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 181:57724642e740 3268 #define CAN_F2R1_FB31_Pos (31U)
Anna Bridge 180:96ed750bd169 3269 #define CAN_F2R1_FB31_Msk (0x1U << CAN_F2R1_FB31_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 3270 #define CAN_F2R1_FB31 CAN_F2R1_FB31_Msk /*!<Filter bit 31 */
Anna Bridge 180:96ed750bd169 3271
Anna Bridge 180:96ed750bd169 3272 /******************* Bit definition for CAN_F3R1 register *******************/
AnnaBridge 181:57724642e740 3273 #define CAN_F3R1_FB0_Pos (0U)
Anna Bridge 180:96ed750bd169 3274 #define CAN_F3R1_FB0_Msk (0x1U << CAN_F3R1_FB0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 3275 #define CAN_F3R1_FB0 CAN_F3R1_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 181:57724642e740 3276 #define CAN_F3R1_FB1_Pos (1U)
Anna Bridge 180:96ed750bd169 3277 #define CAN_F3R1_FB1_Msk (0x1U << CAN_F3R1_FB1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 3278 #define CAN_F3R1_FB1 CAN_F3R1_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 181:57724642e740 3279 #define CAN_F3R1_FB2_Pos (2U)
Anna Bridge 180:96ed750bd169 3280 #define CAN_F3R1_FB2_Msk (0x1U << CAN_F3R1_FB2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 3281 #define CAN_F3R1_FB2 CAN_F3R1_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 181:57724642e740 3282 #define CAN_F3R1_FB3_Pos (3U)
Anna Bridge 180:96ed750bd169 3283 #define CAN_F3R1_FB3_Msk (0x1U << CAN_F3R1_FB3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 3284 #define CAN_F3R1_FB3 CAN_F3R1_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 181:57724642e740 3285 #define CAN_F3R1_FB4_Pos (4U)
Anna Bridge 180:96ed750bd169 3286 #define CAN_F3R1_FB4_Msk (0x1U << CAN_F3R1_FB4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 3287 #define CAN_F3R1_FB4 CAN_F3R1_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 181:57724642e740 3288 #define CAN_F3R1_FB5_Pos (5U)
Anna Bridge 180:96ed750bd169 3289 #define CAN_F3R1_FB5_Msk (0x1U << CAN_F3R1_FB5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 3290 #define CAN_F3R1_FB5 CAN_F3R1_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 181:57724642e740 3291 #define CAN_F3R1_FB6_Pos (6U)
Anna Bridge 180:96ed750bd169 3292 #define CAN_F3R1_FB6_Msk (0x1U << CAN_F3R1_FB6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 3293 #define CAN_F3R1_FB6 CAN_F3R1_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 181:57724642e740 3294 #define CAN_F3R1_FB7_Pos (7U)
Anna Bridge 180:96ed750bd169 3295 #define CAN_F3R1_FB7_Msk (0x1U << CAN_F3R1_FB7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 3296 #define CAN_F3R1_FB7 CAN_F3R1_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 181:57724642e740 3297 #define CAN_F3R1_FB8_Pos (8U)
Anna Bridge 180:96ed750bd169 3298 #define CAN_F3R1_FB8_Msk (0x1U << CAN_F3R1_FB8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 3299 #define CAN_F3R1_FB8 CAN_F3R1_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 181:57724642e740 3300 #define CAN_F3R1_FB9_Pos (9U)
Anna Bridge 180:96ed750bd169 3301 #define CAN_F3R1_FB9_Msk (0x1U << CAN_F3R1_FB9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 3302 #define CAN_F3R1_FB9 CAN_F3R1_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 181:57724642e740 3303 #define CAN_F3R1_FB10_Pos (10U)
Anna Bridge 180:96ed750bd169 3304 #define CAN_F3R1_FB10_Msk (0x1U << CAN_F3R1_FB10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 3305 #define CAN_F3R1_FB10 CAN_F3R1_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 181:57724642e740 3306 #define CAN_F3R1_FB11_Pos (11U)
Anna Bridge 180:96ed750bd169 3307 #define CAN_F3R1_FB11_Msk (0x1U << CAN_F3R1_FB11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 3308 #define CAN_F3R1_FB11 CAN_F3R1_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 181:57724642e740 3309 #define CAN_F3R1_FB12_Pos (12U)
Anna Bridge 180:96ed750bd169 3310 #define CAN_F3R1_FB12_Msk (0x1U << CAN_F3R1_FB12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 3311 #define CAN_F3R1_FB12 CAN_F3R1_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 181:57724642e740 3312 #define CAN_F3R1_FB13_Pos (13U)
Anna Bridge 180:96ed750bd169 3313 #define CAN_F3R1_FB13_Msk (0x1U << CAN_F3R1_FB13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 3314 #define CAN_F3R1_FB13 CAN_F3R1_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 181:57724642e740 3315 #define CAN_F3R1_FB14_Pos (14U)
Anna Bridge 180:96ed750bd169 3316 #define CAN_F3R1_FB14_Msk (0x1U << CAN_F3R1_FB14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 3317 #define CAN_F3R1_FB14 CAN_F3R1_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 181:57724642e740 3318 #define CAN_F3R1_FB15_Pos (15U)
Anna Bridge 180:96ed750bd169 3319 #define CAN_F3R1_FB15_Msk (0x1U << CAN_F3R1_FB15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 3320 #define CAN_F3R1_FB15 CAN_F3R1_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 181:57724642e740 3321 #define CAN_F3R1_FB16_Pos (16U)
Anna Bridge 180:96ed750bd169 3322 #define CAN_F3R1_FB16_Msk (0x1U << CAN_F3R1_FB16_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 3323 #define CAN_F3R1_FB16 CAN_F3R1_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 181:57724642e740 3324 #define CAN_F3R1_FB17_Pos (17U)
Anna Bridge 180:96ed750bd169 3325 #define CAN_F3R1_FB17_Msk (0x1U << CAN_F3R1_FB17_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 3326 #define CAN_F3R1_FB17 CAN_F3R1_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 181:57724642e740 3327 #define CAN_F3R1_FB18_Pos (18U)
Anna Bridge 180:96ed750bd169 3328 #define CAN_F3R1_FB18_Msk (0x1U << CAN_F3R1_FB18_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 3329 #define CAN_F3R1_FB18 CAN_F3R1_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 181:57724642e740 3330 #define CAN_F3R1_FB19_Pos (19U)
Anna Bridge 180:96ed750bd169 3331 #define CAN_F3R1_FB19_Msk (0x1U << CAN_F3R1_FB19_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 3332 #define CAN_F3R1_FB19 CAN_F3R1_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 181:57724642e740 3333 #define CAN_F3R1_FB20_Pos (20U)
Anna Bridge 180:96ed750bd169 3334 #define CAN_F3R1_FB20_Msk (0x1U << CAN_F3R1_FB20_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 3335 #define CAN_F3R1_FB20 CAN_F3R1_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 181:57724642e740 3336 #define CAN_F3R1_FB21_Pos (21U)
Anna Bridge 180:96ed750bd169 3337 #define CAN_F3R1_FB21_Msk (0x1U << CAN_F3R1_FB21_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 3338 #define CAN_F3R1_FB21 CAN_F3R1_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 181:57724642e740 3339 #define CAN_F3R1_FB22_Pos (22U)
Anna Bridge 180:96ed750bd169 3340 #define CAN_F3R1_FB22_Msk (0x1U << CAN_F3R1_FB22_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 3341 #define CAN_F3R1_FB22 CAN_F3R1_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 181:57724642e740 3342 #define CAN_F3R1_FB23_Pos (23U)
Anna Bridge 180:96ed750bd169 3343 #define CAN_F3R1_FB23_Msk (0x1U << CAN_F3R1_FB23_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 3344 #define CAN_F3R1_FB23 CAN_F3R1_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 181:57724642e740 3345 #define CAN_F3R1_FB24_Pos (24U)
Anna Bridge 180:96ed750bd169 3346 #define CAN_F3R1_FB24_Msk (0x1U << CAN_F3R1_FB24_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 3347 #define CAN_F3R1_FB24 CAN_F3R1_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 181:57724642e740 3348 #define CAN_F3R1_FB25_Pos (25U)
Anna Bridge 180:96ed750bd169 3349 #define CAN_F3R1_FB25_Msk (0x1U << CAN_F3R1_FB25_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 3350 #define CAN_F3R1_FB25 CAN_F3R1_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 181:57724642e740 3351 #define CAN_F3R1_FB26_Pos (26U)
Anna Bridge 180:96ed750bd169 3352 #define CAN_F3R1_FB26_Msk (0x1U << CAN_F3R1_FB26_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 3353 #define CAN_F3R1_FB26 CAN_F3R1_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 181:57724642e740 3354 #define CAN_F3R1_FB27_Pos (27U)
Anna Bridge 180:96ed750bd169 3355 #define CAN_F3R1_FB27_Msk (0x1U << CAN_F3R1_FB27_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 3356 #define CAN_F3R1_FB27 CAN_F3R1_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 181:57724642e740 3357 #define CAN_F3R1_FB28_Pos (28U)
Anna Bridge 180:96ed750bd169 3358 #define CAN_F3R1_FB28_Msk (0x1U << CAN_F3R1_FB28_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 3359 #define CAN_F3R1_FB28 CAN_F3R1_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 181:57724642e740 3360 #define CAN_F3R1_FB29_Pos (29U)
Anna Bridge 180:96ed750bd169 3361 #define CAN_F3R1_FB29_Msk (0x1U << CAN_F3R1_FB29_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 3362 #define CAN_F3R1_FB29 CAN_F3R1_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 181:57724642e740 3363 #define CAN_F3R1_FB30_Pos (30U)
Anna Bridge 180:96ed750bd169 3364 #define CAN_F3R1_FB30_Msk (0x1U << CAN_F3R1_FB30_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 3365 #define CAN_F3R1_FB30 CAN_F3R1_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 181:57724642e740 3366 #define CAN_F3R1_FB31_Pos (31U)
Anna Bridge 180:96ed750bd169 3367 #define CAN_F3R1_FB31_Msk (0x1U << CAN_F3R1_FB31_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 3368 #define CAN_F3R1_FB31 CAN_F3R1_FB31_Msk /*!<Filter bit 31 */
Anna Bridge 180:96ed750bd169 3369
Anna Bridge 180:96ed750bd169 3370 /******************* Bit definition for CAN_F4R1 register *******************/
AnnaBridge 181:57724642e740 3371 #define CAN_F4R1_FB0_Pos (0U)
Anna Bridge 180:96ed750bd169 3372 #define CAN_F4R1_FB0_Msk (0x1U << CAN_F4R1_FB0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 3373 #define CAN_F4R1_FB0 CAN_F4R1_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 181:57724642e740 3374 #define CAN_F4R1_FB1_Pos (1U)
Anna Bridge 180:96ed750bd169 3375 #define CAN_F4R1_FB1_Msk (0x1U << CAN_F4R1_FB1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 3376 #define CAN_F4R1_FB1 CAN_F4R1_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 181:57724642e740 3377 #define CAN_F4R1_FB2_Pos (2U)
Anna Bridge 180:96ed750bd169 3378 #define CAN_F4R1_FB2_Msk (0x1U << CAN_F4R1_FB2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 3379 #define CAN_F4R1_FB2 CAN_F4R1_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 181:57724642e740 3380 #define CAN_F4R1_FB3_Pos (3U)
Anna Bridge 180:96ed750bd169 3381 #define CAN_F4R1_FB3_Msk (0x1U << CAN_F4R1_FB3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 3382 #define CAN_F4R1_FB3 CAN_F4R1_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 181:57724642e740 3383 #define CAN_F4R1_FB4_Pos (4U)
Anna Bridge 180:96ed750bd169 3384 #define CAN_F4R1_FB4_Msk (0x1U << CAN_F4R1_FB4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 3385 #define CAN_F4R1_FB4 CAN_F4R1_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 181:57724642e740 3386 #define CAN_F4R1_FB5_Pos (5U)
Anna Bridge 180:96ed750bd169 3387 #define CAN_F4R1_FB5_Msk (0x1U << CAN_F4R1_FB5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 3388 #define CAN_F4R1_FB5 CAN_F4R1_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 181:57724642e740 3389 #define CAN_F4R1_FB6_Pos (6U)
Anna Bridge 180:96ed750bd169 3390 #define CAN_F4R1_FB6_Msk (0x1U << CAN_F4R1_FB6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 3391 #define CAN_F4R1_FB6 CAN_F4R1_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 181:57724642e740 3392 #define CAN_F4R1_FB7_Pos (7U)
Anna Bridge 180:96ed750bd169 3393 #define CAN_F4R1_FB7_Msk (0x1U << CAN_F4R1_FB7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 3394 #define CAN_F4R1_FB7 CAN_F4R1_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 181:57724642e740 3395 #define CAN_F4R1_FB8_Pos (8U)
Anna Bridge 180:96ed750bd169 3396 #define CAN_F4R1_FB8_Msk (0x1U << CAN_F4R1_FB8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 3397 #define CAN_F4R1_FB8 CAN_F4R1_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 181:57724642e740 3398 #define CAN_F4R1_FB9_Pos (9U)
Anna Bridge 180:96ed750bd169 3399 #define CAN_F4R1_FB9_Msk (0x1U << CAN_F4R1_FB9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 3400 #define CAN_F4R1_FB9 CAN_F4R1_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 181:57724642e740 3401 #define CAN_F4R1_FB10_Pos (10U)
Anna Bridge 180:96ed750bd169 3402 #define CAN_F4R1_FB10_Msk (0x1U << CAN_F4R1_FB10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 3403 #define CAN_F4R1_FB10 CAN_F4R1_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 181:57724642e740 3404 #define CAN_F4R1_FB11_Pos (11U)
Anna Bridge 180:96ed750bd169 3405 #define CAN_F4R1_FB11_Msk (0x1U << CAN_F4R1_FB11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 3406 #define CAN_F4R1_FB11 CAN_F4R1_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 181:57724642e740 3407 #define CAN_F4R1_FB12_Pos (12U)
Anna Bridge 180:96ed750bd169 3408 #define CAN_F4R1_FB12_Msk (0x1U << CAN_F4R1_FB12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 3409 #define CAN_F4R1_FB12 CAN_F4R1_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 181:57724642e740 3410 #define CAN_F4R1_FB13_Pos (13U)
Anna Bridge 180:96ed750bd169 3411 #define CAN_F4R1_FB13_Msk (0x1U << CAN_F4R1_FB13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 3412 #define CAN_F4R1_FB13 CAN_F4R1_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 181:57724642e740 3413 #define CAN_F4R1_FB14_Pos (14U)
Anna Bridge 180:96ed750bd169 3414 #define CAN_F4R1_FB14_Msk (0x1U << CAN_F4R1_FB14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 3415 #define CAN_F4R1_FB14 CAN_F4R1_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 181:57724642e740 3416 #define CAN_F4R1_FB15_Pos (15U)
Anna Bridge 180:96ed750bd169 3417 #define CAN_F4R1_FB15_Msk (0x1U << CAN_F4R1_FB15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 3418 #define CAN_F4R1_FB15 CAN_F4R1_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 181:57724642e740 3419 #define CAN_F4R1_FB16_Pos (16U)
Anna Bridge 180:96ed750bd169 3420 #define CAN_F4R1_FB16_Msk (0x1U << CAN_F4R1_FB16_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 3421 #define CAN_F4R1_FB16 CAN_F4R1_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 181:57724642e740 3422 #define CAN_F4R1_FB17_Pos (17U)
Anna Bridge 180:96ed750bd169 3423 #define CAN_F4R1_FB17_Msk (0x1U << CAN_F4R1_FB17_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 3424 #define CAN_F4R1_FB17 CAN_F4R1_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 181:57724642e740 3425 #define CAN_F4R1_FB18_Pos (18U)
Anna Bridge 180:96ed750bd169 3426 #define CAN_F4R1_FB18_Msk (0x1U << CAN_F4R1_FB18_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 3427 #define CAN_F4R1_FB18 CAN_F4R1_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 181:57724642e740 3428 #define CAN_F4R1_FB19_Pos (19U)
Anna Bridge 180:96ed750bd169 3429 #define CAN_F4R1_FB19_Msk (0x1U << CAN_F4R1_FB19_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 3430 #define CAN_F4R1_FB19 CAN_F4R1_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 181:57724642e740 3431 #define CAN_F4R1_FB20_Pos (20U)
Anna Bridge 180:96ed750bd169 3432 #define CAN_F4R1_FB20_Msk (0x1U << CAN_F4R1_FB20_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 3433 #define CAN_F4R1_FB20 CAN_F4R1_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 181:57724642e740 3434 #define CAN_F4R1_FB21_Pos (21U)
Anna Bridge 180:96ed750bd169 3435 #define CAN_F4R1_FB21_Msk (0x1U << CAN_F4R1_FB21_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 3436 #define CAN_F4R1_FB21 CAN_F4R1_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 181:57724642e740 3437 #define CAN_F4R1_FB22_Pos (22U)
Anna Bridge 180:96ed750bd169 3438 #define CAN_F4R1_FB22_Msk (0x1U << CAN_F4R1_FB22_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 3439 #define CAN_F4R1_FB22 CAN_F4R1_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 181:57724642e740 3440 #define CAN_F4R1_FB23_Pos (23U)
Anna Bridge 180:96ed750bd169 3441 #define CAN_F4R1_FB23_Msk (0x1U << CAN_F4R1_FB23_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 3442 #define CAN_F4R1_FB23 CAN_F4R1_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 181:57724642e740 3443 #define CAN_F4R1_FB24_Pos (24U)
Anna Bridge 180:96ed750bd169 3444 #define CAN_F4R1_FB24_Msk (0x1U << CAN_F4R1_FB24_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 3445 #define CAN_F4R1_FB24 CAN_F4R1_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 181:57724642e740 3446 #define CAN_F4R1_FB25_Pos (25U)
Anna Bridge 180:96ed750bd169 3447 #define CAN_F4R1_FB25_Msk (0x1U << CAN_F4R1_FB25_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 3448 #define CAN_F4R1_FB25 CAN_F4R1_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 181:57724642e740 3449 #define CAN_F4R1_FB26_Pos (26U)
Anna Bridge 180:96ed750bd169 3450 #define CAN_F4R1_FB26_Msk (0x1U << CAN_F4R1_FB26_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 3451 #define CAN_F4R1_FB26 CAN_F4R1_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 181:57724642e740 3452 #define CAN_F4R1_FB27_Pos (27U)
Anna Bridge 180:96ed750bd169 3453 #define CAN_F4R1_FB27_Msk (0x1U << CAN_F4R1_FB27_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 3454 #define CAN_F4R1_FB27 CAN_F4R1_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 181:57724642e740 3455 #define CAN_F4R1_FB28_Pos (28U)
Anna Bridge 180:96ed750bd169 3456 #define CAN_F4R1_FB28_Msk (0x1U << CAN_F4R1_FB28_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 3457 #define CAN_F4R1_FB28 CAN_F4R1_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 181:57724642e740 3458 #define CAN_F4R1_FB29_Pos (29U)
Anna Bridge 180:96ed750bd169 3459 #define CAN_F4R1_FB29_Msk (0x1U << CAN_F4R1_FB29_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 3460 #define CAN_F4R1_FB29 CAN_F4R1_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 181:57724642e740 3461 #define CAN_F4R1_FB30_Pos (30U)
Anna Bridge 180:96ed750bd169 3462 #define CAN_F4R1_FB30_Msk (0x1U << CAN_F4R1_FB30_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 3463 #define CAN_F4R1_FB30 CAN_F4R1_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 181:57724642e740 3464 #define CAN_F4R1_FB31_Pos (31U)
Anna Bridge 180:96ed750bd169 3465 #define CAN_F4R1_FB31_Msk (0x1U << CAN_F4R1_FB31_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 3466 #define CAN_F4R1_FB31 CAN_F4R1_FB31_Msk /*!<Filter bit 31 */
Anna Bridge 180:96ed750bd169 3467
Anna Bridge 180:96ed750bd169 3468 /******************* Bit definition for CAN_F5R1 register *******************/
AnnaBridge 181:57724642e740 3469 #define CAN_F5R1_FB0_Pos (0U)
Anna Bridge 180:96ed750bd169 3470 #define CAN_F5R1_FB0_Msk (0x1U << CAN_F5R1_FB0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 3471 #define CAN_F5R1_FB0 CAN_F5R1_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 181:57724642e740 3472 #define CAN_F5R1_FB1_Pos (1U)
Anna Bridge 180:96ed750bd169 3473 #define CAN_F5R1_FB1_Msk (0x1U << CAN_F5R1_FB1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 3474 #define CAN_F5R1_FB1 CAN_F5R1_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 181:57724642e740 3475 #define CAN_F5R1_FB2_Pos (2U)
Anna Bridge 180:96ed750bd169 3476 #define CAN_F5R1_FB2_Msk (0x1U << CAN_F5R1_FB2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 3477 #define CAN_F5R1_FB2 CAN_F5R1_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 181:57724642e740 3478 #define CAN_F5R1_FB3_Pos (3U)
Anna Bridge 180:96ed750bd169 3479 #define CAN_F5R1_FB3_Msk (0x1U << CAN_F5R1_FB3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 3480 #define CAN_F5R1_FB3 CAN_F5R1_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 181:57724642e740 3481 #define CAN_F5R1_FB4_Pos (4U)
Anna Bridge 180:96ed750bd169 3482 #define CAN_F5R1_FB4_Msk (0x1U << CAN_F5R1_FB4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 3483 #define CAN_F5R1_FB4 CAN_F5R1_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 181:57724642e740 3484 #define CAN_F5R1_FB5_Pos (5U)
Anna Bridge 180:96ed750bd169 3485 #define CAN_F5R1_FB5_Msk (0x1U << CAN_F5R1_FB5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 3486 #define CAN_F5R1_FB5 CAN_F5R1_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 181:57724642e740 3487 #define CAN_F5R1_FB6_Pos (6U)
Anna Bridge 180:96ed750bd169 3488 #define CAN_F5R1_FB6_Msk (0x1U << CAN_F5R1_FB6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 3489 #define CAN_F5R1_FB6 CAN_F5R1_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 181:57724642e740 3490 #define CAN_F5R1_FB7_Pos (7U)
Anna Bridge 180:96ed750bd169 3491 #define CAN_F5R1_FB7_Msk (0x1U << CAN_F5R1_FB7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 3492 #define CAN_F5R1_FB7 CAN_F5R1_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 181:57724642e740 3493 #define CAN_F5R1_FB8_Pos (8U)
Anna Bridge 180:96ed750bd169 3494 #define CAN_F5R1_FB8_Msk (0x1U << CAN_F5R1_FB8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 3495 #define CAN_F5R1_FB8 CAN_F5R1_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 181:57724642e740 3496 #define CAN_F5R1_FB9_Pos (9U)
Anna Bridge 180:96ed750bd169 3497 #define CAN_F5R1_FB9_Msk (0x1U << CAN_F5R1_FB9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 3498 #define CAN_F5R1_FB9 CAN_F5R1_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 181:57724642e740 3499 #define CAN_F5R1_FB10_Pos (10U)
Anna Bridge 180:96ed750bd169 3500 #define CAN_F5R1_FB10_Msk (0x1U << CAN_F5R1_FB10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 3501 #define CAN_F5R1_FB10 CAN_F5R1_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 181:57724642e740 3502 #define CAN_F5R1_FB11_Pos (11U)
Anna Bridge 180:96ed750bd169 3503 #define CAN_F5R1_FB11_Msk (0x1U << CAN_F5R1_FB11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 3504 #define CAN_F5R1_FB11 CAN_F5R1_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 181:57724642e740 3505 #define CAN_F5R1_FB12_Pos (12U)
Anna Bridge 180:96ed750bd169 3506 #define CAN_F5R1_FB12_Msk (0x1U << CAN_F5R1_FB12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 3507 #define CAN_F5R1_FB12 CAN_F5R1_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 181:57724642e740 3508 #define CAN_F5R1_FB13_Pos (13U)
Anna Bridge 180:96ed750bd169 3509 #define CAN_F5R1_FB13_Msk (0x1U << CAN_F5R1_FB13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 3510 #define CAN_F5R1_FB13 CAN_F5R1_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 181:57724642e740 3511 #define CAN_F5R1_FB14_Pos (14U)
Anna Bridge 180:96ed750bd169 3512 #define CAN_F5R1_FB14_Msk (0x1U << CAN_F5R1_FB14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 3513 #define CAN_F5R1_FB14 CAN_F5R1_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 181:57724642e740 3514 #define CAN_F5R1_FB15_Pos (15U)
Anna Bridge 180:96ed750bd169 3515 #define CAN_F5R1_FB15_Msk (0x1U << CAN_F5R1_FB15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 3516 #define CAN_F5R1_FB15 CAN_F5R1_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 181:57724642e740 3517 #define CAN_F5R1_FB16_Pos (16U)
Anna Bridge 180:96ed750bd169 3518 #define CAN_F5R1_FB16_Msk (0x1U << CAN_F5R1_FB16_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 3519 #define CAN_F5R1_FB16 CAN_F5R1_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 181:57724642e740 3520 #define CAN_F5R1_FB17_Pos (17U)
Anna Bridge 180:96ed750bd169 3521 #define CAN_F5R1_FB17_Msk (0x1U << CAN_F5R1_FB17_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 3522 #define CAN_F5R1_FB17 CAN_F5R1_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 181:57724642e740 3523 #define CAN_F5R1_FB18_Pos (18U)
Anna Bridge 180:96ed750bd169 3524 #define CAN_F5R1_FB18_Msk (0x1U << CAN_F5R1_FB18_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 3525 #define CAN_F5R1_FB18 CAN_F5R1_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 181:57724642e740 3526 #define CAN_F5R1_FB19_Pos (19U)
Anna Bridge 180:96ed750bd169 3527 #define CAN_F5R1_FB19_Msk (0x1U << CAN_F5R1_FB19_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 3528 #define CAN_F5R1_FB19 CAN_F5R1_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 181:57724642e740 3529 #define CAN_F5R1_FB20_Pos (20U)
Anna Bridge 180:96ed750bd169 3530 #define CAN_F5R1_FB20_Msk (0x1U << CAN_F5R1_FB20_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 3531 #define CAN_F5R1_FB20 CAN_F5R1_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 181:57724642e740 3532 #define CAN_F5R1_FB21_Pos (21U)
Anna Bridge 180:96ed750bd169 3533 #define CAN_F5R1_FB21_Msk (0x1U << CAN_F5R1_FB21_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 3534 #define CAN_F5R1_FB21 CAN_F5R1_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 181:57724642e740 3535 #define CAN_F5R1_FB22_Pos (22U)
Anna Bridge 180:96ed750bd169 3536 #define CAN_F5R1_FB22_Msk (0x1U << CAN_F5R1_FB22_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 3537 #define CAN_F5R1_FB22 CAN_F5R1_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 181:57724642e740 3538 #define CAN_F5R1_FB23_Pos (23U)
Anna Bridge 180:96ed750bd169 3539 #define CAN_F5R1_FB23_Msk (0x1U << CAN_F5R1_FB23_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 3540 #define CAN_F5R1_FB23 CAN_F5R1_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 181:57724642e740 3541 #define CAN_F5R1_FB24_Pos (24U)
Anna Bridge 180:96ed750bd169 3542 #define CAN_F5R1_FB24_Msk (0x1U << CAN_F5R1_FB24_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 3543 #define CAN_F5R1_FB24 CAN_F5R1_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 181:57724642e740 3544 #define CAN_F5R1_FB25_Pos (25U)
Anna Bridge 180:96ed750bd169 3545 #define CAN_F5R1_FB25_Msk (0x1U << CAN_F5R1_FB25_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 3546 #define CAN_F5R1_FB25 CAN_F5R1_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 181:57724642e740 3547 #define CAN_F5R1_FB26_Pos (26U)
Anna Bridge 180:96ed750bd169 3548 #define CAN_F5R1_FB26_Msk (0x1U << CAN_F5R1_FB26_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 3549 #define CAN_F5R1_FB26 CAN_F5R1_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 181:57724642e740 3550 #define CAN_F5R1_FB27_Pos (27U)
Anna Bridge 180:96ed750bd169 3551 #define CAN_F5R1_FB27_Msk (0x1U << CAN_F5R1_FB27_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 3552 #define CAN_F5R1_FB27 CAN_F5R1_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 181:57724642e740 3553 #define CAN_F5R1_FB28_Pos (28U)
Anna Bridge 180:96ed750bd169 3554 #define CAN_F5R1_FB28_Msk (0x1U << CAN_F5R1_FB28_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 3555 #define CAN_F5R1_FB28 CAN_F5R1_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 181:57724642e740 3556 #define CAN_F5R1_FB29_Pos (29U)
Anna Bridge 180:96ed750bd169 3557 #define CAN_F5R1_FB29_Msk (0x1U << CAN_F5R1_FB29_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 3558 #define CAN_F5R1_FB29 CAN_F5R1_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 181:57724642e740 3559 #define CAN_F5R1_FB30_Pos (30U)
Anna Bridge 180:96ed750bd169 3560 #define CAN_F5R1_FB30_Msk (0x1U << CAN_F5R1_FB30_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 3561 #define CAN_F5R1_FB30 CAN_F5R1_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 181:57724642e740 3562 #define CAN_F5R1_FB31_Pos (31U)
Anna Bridge 180:96ed750bd169 3563 #define CAN_F5R1_FB31_Msk (0x1U << CAN_F5R1_FB31_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 3564 #define CAN_F5R1_FB31 CAN_F5R1_FB31_Msk /*!<Filter bit 31 */
Anna Bridge 180:96ed750bd169 3565
Anna Bridge 180:96ed750bd169 3566 /******************* Bit definition for CAN_F6R1 register *******************/
AnnaBridge 181:57724642e740 3567 #define CAN_F6R1_FB0_Pos (0U)
Anna Bridge 180:96ed750bd169 3568 #define CAN_F6R1_FB0_Msk (0x1U << CAN_F6R1_FB0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 3569 #define CAN_F6R1_FB0 CAN_F6R1_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 181:57724642e740 3570 #define CAN_F6R1_FB1_Pos (1U)
Anna Bridge 180:96ed750bd169 3571 #define CAN_F6R1_FB1_Msk (0x1U << CAN_F6R1_FB1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 3572 #define CAN_F6R1_FB1 CAN_F6R1_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 181:57724642e740 3573 #define CAN_F6R1_FB2_Pos (2U)
Anna Bridge 180:96ed750bd169 3574 #define CAN_F6R1_FB2_Msk (0x1U << CAN_F6R1_FB2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 3575 #define CAN_F6R1_FB2 CAN_F6R1_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 181:57724642e740 3576 #define CAN_F6R1_FB3_Pos (3U)
Anna Bridge 180:96ed750bd169 3577 #define CAN_F6R1_FB3_Msk (0x1U << CAN_F6R1_FB3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 3578 #define CAN_F6R1_FB3 CAN_F6R1_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 181:57724642e740 3579 #define CAN_F6R1_FB4_Pos (4U)
Anna Bridge 180:96ed750bd169 3580 #define CAN_F6R1_FB4_Msk (0x1U << CAN_F6R1_FB4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 3581 #define CAN_F6R1_FB4 CAN_F6R1_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 181:57724642e740 3582 #define CAN_F6R1_FB5_Pos (5U)
Anna Bridge 180:96ed750bd169 3583 #define CAN_F6R1_FB5_Msk (0x1U << CAN_F6R1_FB5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 3584 #define CAN_F6R1_FB5 CAN_F6R1_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 181:57724642e740 3585 #define CAN_F6R1_FB6_Pos (6U)
Anna Bridge 180:96ed750bd169 3586 #define CAN_F6R1_FB6_Msk (0x1U << CAN_F6R1_FB6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 3587 #define CAN_F6R1_FB6 CAN_F6R1_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 181:57724642e740 3588 #define CAN_F6R1_FB7_Pos (7U)
Anna Bridge 180:96ed750bd169 3589 #define CAN_F6R1_FB7_Msk (0x1U << CAN_F6R1_FB7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 3590 #define CAN_F6R1_FB7 CAN_F6R1_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 181:57724642e740 3591 #define CAN_F6R1_FB8_Pos (8U)
Anna Bridge 180:96ed750bd169 3592 #define CAN_F6R1_FB8_Msk (0x1U << CAN_F6R1_FB8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 3593 #define CAN_F6R1_FB8 CAN_F6R1_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 181:57724642e740 3594 #define CAN_F6R1_FB9_Pos (9U)
Anna Bridge 180:96ed750bd169 3595 #define CAN_F6R1_FB9_Msk (0x1U << CAN_F6R1_FB9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 3596 #define CAN_F6R1_FB9 CAN_F6R1_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 181:57724642e740 3597 #define CAN_F6R1_FB10_Pos (10U)
Anna Bridge 180:96ed750bd169 3598 #define CAN_F6R1_FB10_Msk (0x1U << CAN_F6R1_FB10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 3599 #define CAN_F6R1_FB10 CAN_F6R1_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 181:57724642e740 3600 #define CAN_F6R1_FB11_Pos (11U)
Anna Bridge 180:96ed750bd169 3601 #define CAN_F6R1_FB11_Msk (0x1U << CAN_F6R1_FB11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 3602 #define CAN_F6R1_FB11 CAN_F6R1_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 181:57724642e740 3603 #define CAN_F6R1_FB12_Pos (12U)
Anna Bridge 180:96ed750bd169 3604 #define CAN_F6R1_FB12_Msk (0x1U << CAN_F6R1_FB12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 3605 #define CAN_F6R1_FB12 CAN_F6R1_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 181:57724642e740 3606 #define CAN_F6R1_FB13_Pos (13U)
Anna Bridge 180:96ed750bd169 3607 #define CAN_F6R1_FB13_Msk (0x1U << CAN_F6R1_FB13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 3608 #define CAN_F6R1_FB13 CAN_F6R1_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 181:57724642e740 3609 #define CAN_F6R1_FB14_Pos (14U)
Anna Bridge 180:96ed750bd169 3610 #define CAN_F6R1_FB14_Msk (0x1U << CAN_F6R1_FB14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 3611 #define CAN_F6R1_FB14 CAN_F6R1_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 181:57724642e740 3612 #define CAN_F6R1_FB15_Pos (15U)
Anna Bridge 180:96ed750bd169 3613 #define CAN_F6R1_FB15_Msk (0x1U << CAN_F6R1_FB15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 3614 #define CAN_F6R1_FB15 CAN_F6R1_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 181:57724642e740 3615 #define CAN_F6R1_FB16_Pos (16U)
Anna Bridge 180:96ed750bd169 3616 #define CAN_F6R1_FB16_Msk (0x1U << CAN_F6R1_FB16_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 3617 #define CAN_F6R1_FB16 CAN_F6R1_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 181:57724642e740 3618 #define CAN_F6R1_FB17_Pos (17U)
Anna Bridge 180:96ed750bd169 3619 #define CAN_F6R1_FB17_Msk (0x1U << CAN_F6R1_FB17_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 3620 #define CAN_F6R1_FB17 CAN_F6R1_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 181:57724642e740 3621 #define CAN_F6R1_FB18_Pos (18U)
Anna Bridge 180:96ed750bd169 3622 #define CAN_F6R1_FB18_Msk (0x1U << CAN_F6R1_FB18_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 3623 #define CAN_F6R1_FB18 CAN_F6R1_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 181:57724642e740 3624 #define CAN_F6R1_FB19_Pos (19U)
Anna Bridge 180:96ed750bd169 3625 #define CAN_F6R1_FB19_Msk (0x1U << CAN_F6R1_FB19_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 3626 #define CAN_F6R1_FB19 CAN_F6R1_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 181:57724642e740 3627 #define CAN_F6R1_FB20_Pos (20U)
Anna Bridge 180:96ed750bd169 3628 #define CAN_F6R1_FB20_Msk (0x1U << CAN_F6R1_FB20_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 3629 #define CAN_F6R1_FB20 CAN_F6R1_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 181:57724642e740 3630 #define CAN_F6R1_FB21_Pos (21U)
Anna Bridge 180:96ed750bd169 3631 #define CAN_F6R1_FB21_Msk (0x1U << CAN_F6R1_FB21_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 3632 #define CAN_F6R1_FB21 CAN_F6R1_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 181:57724642e740 3633 #define CAN_F6R1_FB22_Pos (22U)
Anna Bridge 180:96ed750bd169 3634 #define CAN_F6R1_FB22_Msk (0x1U << CAN_F6R1_FB22_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 3635 #define CAN_F6R1_FB22 CAN_F6R1_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 181:57724642e740 3636 #define CAN_F6R1_FB23_Pos (23U)
Anna Bridge 180:96ed750bd169 3637 #define CAN_F6R1_FB23_Msk (0x1U << CAN_F6R1_FB23_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 3638 #define CAN_F6R1_FB23 CAN_F6R1_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 181:57724642e740 3639 #define CAN_F6R1_FB24_Pos (24U)
Anna Bridge 180:96ed750bd169 3640 #define CAN_F6R1_FB24_Msk (0x1U << CAN_F6R1_FB24_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 3641 #define CAN_F6R1_FB24 CAN_F6R1_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 181:57724642e740 3642 #define CAN_F6R1_FB25_Pos (25U)
Anna Bridge 180:96ed750bd169 3643 #define CAN_F6R1_FB25_Msk (0x1U << CAN_F6R1_FB25_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 3644 #define CAN_F6R1_FB25 CAN_F6R1_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 181:57724642e740 3645 #define CAN_F6R1_FB26_Pos (26U)
Anna Bridge 180:96ed750bd169 3646 #define CAN_F6R1_FB26_Msk (0x1U << CAN_F6R1_FB26_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 3647 #define CAN_F6R1_FB26 CAN_F6R1_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 181:57724642e740 3648 #define CAN_F6R1_FB27_Pos (27U)
Anna Bridge 180:96ed750bd169 3649 #define CAN_F6R1_FB27_Msk (0x1U << CAN_F6R1_FB27_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 3650 #define CAN_F6R1_FB27 CAN_F6R1_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 181:57724642e740 3651 #define CAN_F6R1_FB28_Pos (28U)
Anna Bridge 180:96ed750bd169 3652 #define CAN_F6R1_FB28_Msk (0x1U << CAN_F6R1_FB28_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 3653 #define CAN_F6R1_FB28 CAN_F6R1_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 181:57724642e740 3654 #define CAN_F6R1_FB29_Pos (29U)
Anna Bridge 180:96ed750bd169 3655 #define CAN_F6R1_FB29_Msk (0x1U << CAN_F6R1_FB29_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 3656 #define CAN_F6R1_FB29 CAN_F6R1_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 181:57724642e740 3657 #define CAN_F6R1_FB30_Pos (30U)
Anna Bridge 180:96ed750bd169 3658 #define CAN_F6R1_FB30_Msk (0x1U << CAN_F6R1_FB30_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 3659 #define CAN_F6R1_FB30 CAN_F6R1_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 181:57724642e740 3660 #define CAN_F6R1_FB31_Pos (31U)
Anna Bridge 180:96ed750bd169 3661 #define CAN_F6R1_FB31_Msk (0x1U << CAN_F6R1_FB31_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 3662 #define CAN_F6R1_FB31 CAN_F6R1_FB31_Msk /*!<Filter bit 31 */
Anna Bridge 180:96ed750bd169 3663
Anna Bridge 180:96ed750bd169 3664 /******************* Bit definition for CAN_F7R1 register *******************/
AnnaBridge 181:57724642e740 3665 #define CAN_F7R1_FB0_Pos (0U)
Anna Bridge 180:96ed750bd169 3666 #define CAN_F7R1_FB0_Msk (0x1U << CAN_F7R1_FB0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 3667 #define CAN_F7R1_FB0 CAN_F7R1_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 181:57724642e740 3668 #define CAN_F7R1_FB1_Pos (1U)
Anna Bridge 180:96ed750bd169 3669 #define CAN_F7R1_FB1_Msk (0x1U << CAN_F7R1_FB1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 3670 #define CAN_F7R1_FB1 CAN_F7R1_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 181:57724642e740 3671 #define CAN_F7R1_FB2_Pos (2U)
Anna Bridge 180:96ed750bd169 3672 #define CAN_F7R1_FB2_Msk (0x1U << CAN_F7R1_FB2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 3673 #define CAN_F7R1_FB2 CAN_F7R1_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 181:57724642e740 3674 #define CAN_F7R1_FB3_Pos (3U)
Anna Bridge 180:96ed750bd169 3675 #define CAN_F7R1_FB3_Msk (0x1U << CAN_F7R1_FB3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 3676 #define CAN_F7R1_FB3 CAN_F7R1_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 181:57724642e740 3677 #define CAN_F7R1_FB4_Pos (4U)
Anna Bridge 180:96ed750bd169 3678 #define CAN_F7R1_FB4_Msk (0x1U << CAN_F7R1_FB4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 3679 #define CAN_F7R1_FB4 CAN_F7R1_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 181:57724642e740 3680 #define CAN_F7R1_FB5_Pos (5U)
Anna Bridge 180:96ed750bd169 3681 #define CAN_F7R1_FB5_Msk (0x1U << CAN_F7R1_FB5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 3682 #define CAN_F7R1_FB5 CAN_F7R1_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 181:57724642e740 3683 #define CAN_F7R1_FB6_Pos (6U)
Anna Bridge 180:96ed750bd169 3684 #define CAN_F7R1_FB6_Msk (0x1U << CAN_F7R1_FB6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 3685 #define CAN_F7R1_FB6 CAN_F7R1_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 181:57724642e740 3686 #define CAN_F7R1_FB7_Pos (7U)
Anna Bridge 180:96ed750bd169 3687 #define CAN_F7R1_FB7_Msk (0x1U << CAN_F7R1_FB7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 3688 #define CAN_F7R1_FB7 CAN_F7R1_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 181:57724642e740 3689 #define CAN_F7R1_FB8_Pos (8U)
Anna Bridge 180:96ed750bd169 3690 #define CAN_F7R1_FB8_Msk (0x1U << CAN_F7R1_FB8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 3691 #define CAN_F7R1_FB8 CAN_F7R1_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 181:57724642e740 3692 #define CAN_F7R1_FB9_Pos (9U)
Anna Bridge 180:96ed750bd169 3693 #define CAN_F7R1_FB9_Msk (0x1U << CAN_F7R1_FB9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 3694 #define CAN_F7R1_FB9 CAN_F7R1_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 181:57724642e740 3695 #define CAN_F7R1_FB10_Pos (10U)
Anna Bridge 180:96ed750bd169 3696 #define CAN_F7R1_FB10_Msk (0x1U << CAN_F7R1_FB10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 3697 #define CAN_F7R1_FB10 CAN_F7R1_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 181:57724642e740 3698 #define CAN_F7R1_FB11_Pos (11U)
Anna Bridge 180:96ed750bd169 3699 #define CAN_F7R1_FB11_Msk (0x1U << CAN_F7R1_FB11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 3700 #define CAN_F7R1_FB11 CAN_F7R1_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 181:57724642e740 3701 #define CAN_F7R1_FB12_Pos (12U)
Anna Bridge 180:96ed750bd169 3702 #define CAN_F7R1_FB12_Msk (0x1U << CAN_F7R1_FB12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 3703 #define CAN_F7R1_FB12 CAN_F7R1_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 181:57724642e740 3704 #define CAN_F7R1_FB13_Pos (13U)
Anna Bridge 180:96ed750bd169 3705 #define CAN_F7R1_FB13_Msk (0x1U << CAN_F7R1_FB13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 3706 #define CAN_F7R1_FB13 CAN_F7R1_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 181:57724642e740 3707 #define CAN_F7R1_FB14_Pos (14U)
Anna Bridge 180:96ed750bd169 3708 #define CAN_F7R1_FB14_Msk (0x1U << CAN_F7R1_FB14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 3709 #define CAN_F7R1_FB14 CAN_F7R1_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 181:57724642e740 3710 #define CAN_F7R1_FB15_Pos (15U)
Anna Bridge 180:96ed750bd169 3711 #define CAN_F7R1_FB15_Msk (0x1U << CAN_F7R1_FB15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 3712 #define CAN_F7R1_FB15 CAN_F7R1_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 181:57724642e740 3713 #define CAN_F7R1_FB16_Pos (16U)
Anna Bridge 180:96ed750bd169 3714 #define CAN_F7R1_FB16_Msk (0x1U << CAN_F7R1_FB16_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 3715 #define CAN_F7R1_FB16 CAN_F7R1_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 181:57724642e740 3716 #define CAN_F7R1_FB17_Pos (17U)
Anna Bridge 180:96ed750bd169 3717 #define CAN_F7R1_FB17_Msk (0x1U << CAN_F7R1_FB17_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 3718 #define CAN_F7R1_FB17 CAN_F7R1_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 181:57724642e740 3719 #define CAN_F7R1_FB18_Pos (18U)
Anna Bridge 180:96ed750bd169 3720 #define CAN_F7R1_FB18_Msk (0x1U << CAN_F7R1_FB18_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 3721 #define CAN_F7R1_FB18 CAN_F7R1_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 181:57724642e740 3722 #define CAN_F7R1_FB19_Pos (19U)
Anna Bridge 180:96ed750bd169 3723 #define CAN_F7R1_FB19_Msk (0x1U << CAN_F7R1_FB19_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 3724 #define CAN_F7R1_FB19 CAN_F7R1_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 181:57724642e740 3725 #define CAN_F7R1_FB20_Pos (20U)
Anna Bridge 180:96ed750bd169 3726 #define CAN_F7R1_FB20_Msk (0x1U << CAN_F7R1_FB20_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 3727 #define CAN_F7R1_FB20 CAN_F7R1_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 181:57724642e740 3728 #define CAN_F7R1_FB21_Pos (21U)
Anna Bridge 180:96ed750bd169 3729 #define CAN_F7R1_FB21_Msk (0x1U << CAN_F7R1_FB21_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 3730 #define CAN_F7R1_FB21 CAN_F7R1_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 181:57724642e740 3731 #define CAN_F7R1_FB22_Pos (22U)
Anna Bridge 180:96ed750bd169 3732 #define CAN_F7R1_FB22_Msk (0x1U << CAN_F7R1_FB22_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 3733 #define CAN_F7R1_FB22 CAN_F7R1_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 181:57724642e740 3734 #define CAN_F7R1_FB23_Pos (23U)
Anna Bridge 180:96ed750bd169 3735 #define CAN_F7R1_FB23_Msk (0x1U << CAN_F7R1_FB23_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 3736 #define CAN_F7R1_FB23 CAN_F7R1_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 181:57724642e740 3737 #define CAN_F7R1_FB24_Pos (24U)
Anna Bridge 180:96ed750bd169 3738 #define CAN_F7R1_FB24_Msk (0x1U << CAN_F7R1_FB24_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 3739 #define CAN_F7R1_FB24 CAN_F7R1_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 181:57724642e740 3740 #define CAN_F7R1_FB25_Pos (25U)
Anna Bridge 180:96ed750bd169 3741 #define CAN_F7R1_FB25_Msk (0x1U << CAN_F7R1_FB25_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 3742 #define CAN_F7R1_FB25 CAN_F7R1_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 181:57724642e740 3743 #define CAN_F7R1_FB26_Pos (26U)
Anna Bridge 180:96ed750bd169 3744 #define CAN_F7R1_FB26_Msk (0x1U << CAN_F7R1_FB26_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 3745 #define CAN_F7R1_FB26 CAN_F7R1_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 181:57724642e740 3746 #define CAN_F7R1_FB27_Pos (27U)
Anna Bridge 180:96ed750bd169 3747 #define CAN_F7R1_FB27_Msk (0x1U << CAN_F7R1_FB27_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 3748 #define CAN_F7R1_FB27 CAN_F7R1_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 181:57724642e740 3749 #define CAN_F7R1_FB28_Pos (28U)
Anna Bridge 180:96ed750bd169 3750 #define CAN_F7R1_FB28_Msk (0x1U << CAN_F7R1_FB28_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 3751 #define CAN_F7R1_FB28 CAN_F7R1_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 181:57724642e740 3752 #define CAN_F7R1_FB29_Pos (29U)
Anna Bridge 180:96ed750bd169 3753 #define CAN_F7R1_FB29_Msk (0x1U << CAN_F7R1_FB29_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 3754 #define CAN_F7R1_FB29 CAN_F7R1_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 181:57724642e740 3755 #define CAN_F7R1_FB30_Pos (30U)
Anna Bridge 180:96ed750bd169 3756 #define CAN_F7R1_FB30_Msk (0x1U << CAN_F7R1_FB30_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 3757 #define CAN_F7R1_FB30 CAN_F7R1_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 181:57724642e740 3758 #define CAN_F7R1_FB31_Pos (31U)
Anna Bridge 180:96ed750bd169 3759 #define CAN_F7R1_FB31_Msk (0x1U << CAN_F7R1_FB31_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 3760 #define CAN_F7R1_FB31 CAN_F7R1_FB31_Msk /*!<Filter bit 31 */
Anna Bridge 180:96ed750bd169 3761
Anna Bridge 180:96ed750bd169 3762 /******************* Bit definition for CAN_F8R1 register *******************/
AnnaBridge 181:57724642e740 3763 #define CAN_F8R1_FB0_Pos (0U)
Anna Bridge 180:96ed750bd169 3764 #define CAN_F8R1_FB0_Msk (0x1U << CAN_F8R1_FB0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 3765 #define CAN_F8R1_FB0 CAN_F8R1_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 181:57724642e740 3766 #define CAN_F8R1_FB1_Pos (1U)
Anna Bridge 180:96ed750bd169 3767 #define CAN_F8R1_FB1_Msk (0x1U << CAN_F8R1_FB1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 3768 #define CAN_F8R1_FB1 CAN_F8R1_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 181:57724642e740 3769 #define CAN_F8R1_FB2_Pos (2U)
Anna Bridge 180:96ed750bd169 3770 #define CAN_F8R1_FB2_Msk (0x1U << CAN_F8R1_FB2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 3771 #define CAN_F8R1_FB2 CAN_F8R1_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 181:57724642e740 3772 #define CAN_F8R1_FB3_Pos (3U)
Anna Bridge 180:96ed750bd169 3773 #define CAN_F8R1_FB3_Msk (0x1U << CAN_F8R1_FB3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 3774 #define CAN_F8R1_FB3 CAN_F8R1_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 181:57724642e740 3775 #define CAN_F8R1_FB4_Pos (4U)
Anna Bridge 180:96ed750bd169 3776 #define CAN_F8R1_FB4_Msk (0x1U << CAN_F8R1_FB4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 3777 #define CAN_F8R1_FB4 CAN_F8R1_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 181:57724642e740 3778 #define CAN_F8R1_FB5_Pos (5U)
Anna Bridge 180:96ed750bd169 3779 #define CAN_F8R1_FB5_Msk (0x1U << CAN_F8R1_FB5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 3780 #define CAN_F8R1_FB5 CAN_F8R1_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 181:57724642e740 3781 #define CAN_F8R1_FB6_Pos (6U)
Anna Bridge 180:96ed750bd169 3782 #define CAN_F8R1_FB6_Msk (0x1U << CAN_F8R1_FB6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 3783 #define CAN_F8R1_FB6 CAN_F8R1_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 181:57724642e740 3784 #define CAN_F8R1_FB7_Pos (7U)
Anna Bridge 180:96ed750bd169 3785 #define CAN_F8R1_FB7_Msk (0x1U << CAN_F8R1_FB7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 3786 #define CAN_F8R1_FB7 CAN_F8R1_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 181:57724642e740 3787 #define CAN_F8R1_FB8_Pos (8U)
Anna Bridge 180:96ed750bd169 3788 #define CAN_F8R1_FB8_Msk (0x1U << CAN_F8R1_FB8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 3789 #define CAN_F8R1_FB8 CAN_F8R1_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 181:57724642e740 3790 #define CAN_F8R1_FB9_Pos (9U)
Anna Bridge 180:96ed750bd169 3791 #define CAN_F8R1_FB9_Msk (0x1U << CAN_F8R1_FB9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 3792 #define CAN_F8R1_FB9 CAN_F8R1_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 181:57724642e740 3793 #define CAN_F8R1_FB10_Pos (10U)
Anna Bridge 180:96ed750bd169 3794 #define CAN_F8R1_FB10_Msk (0x1U << CAN_F8R1_FB10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 3795 #define CAN_F8R1_FB10 CAN_F8R1_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 181:57724642e740 3796 #define CAN_F8R1_FB11_Pos (11U)
Anna Bridge 180:96ed750bd169 3797 #define CAN_F8R1_FB11_Msk (0x1U << CAN_F8R1_FB11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 3798 #define CAN_F8R1_FB11 CAN_F8R1_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 181:57724642e740 3799 #define CAN_F8R1_FB12_Pos (12U)
Anna Bridge 180:96ed750bd169 3800 #define CAN_F8R1_FB12_Msk (0x1U << CAN_F8R1_FB12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 3801 #define CAN_F8R1_FB12 CAN_F8R1_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 181:57724642e740 3802 #define CAN_F8R1_FB13_Pos (13U)
Anna Bridge 180:96ed750bd169 3803 #define CAN_F8R1_FB13_Msk (0x1U << CAN_F8R1_FB13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 3804 #define CAN_F8R1_FB13 CAN_F8R1_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 181:57724642e740 3805 #define CAN_F8R1_FB14_Pos (14U)
Anna Bridge 180:96ed750bd169 3806 #define CAN_F8R1_FB14_Msk (0x1U << CAN_F8R1_FB14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 3807 #define CAN_F8R1_FB14 CAN_F8R1_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 181:57724642e740 3808 #define CAN_F8R1_FB15_Pos (15U)
Anna Bridge 180:96ed750bd169 3809 #define CAN_F8R1_FB15_Msk (0x1U << CAN_F8R1_FB15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 3810 #define CAN_F8R1_FB15 CAN_F8R1_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 181:57724642e740 3811 #define CAN_F8R1_FB16_Pos (16U)
Anna Bridge 180:96ed750bd169 3812 #define CAN_F8R1_FB16_Msk (0x1U << CAN_F8R1_FB16_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 3813 #define CAN_F8R1_FB16 CAN_F8R1_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 181:57724642e740 3814 #define CAN_F8R1_FB17_Pos (17U)
Anna Bridge 180:96ed750bd169 3815 #define CAN_F8R1_FB17_Msk (0x1U << CAN_F8R1_FB17_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 3816 #define CAN_F8R1_FB17 CAN_F8R1_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 181:57724642e740 3817 #define CAN_F8R1_FB18_Pos (18U)
Anna Bridge 180:96ed750bd169 3818 #define CAN_F8R1_FB18_Msk (0x1U << CAN_F8R1_FB18_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 3819 #define CAN_F8R1_FB18 CAN_F8R1_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 181:57724642e740 3820 #define CAN_F8R1_FB19_Pos (19U)
Anna Bridge 180:96ed750bd169 3821 #define CAN_F8R1_FB19_Msk (0x1U << CAN_F8R1_FB19_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 3822 #define CAN_F8R1_FB19 CAN_F8R1_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 181:57724642e740 3823 #define CAN_F8R1_FB20_Pos (20U)
Anna Bridge 180:96ed750bd169 3824 #define CAN_F8R1_FB20_Msk (0x1U << CAN_F8R1_FB20_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 3825 #define CAN_F8R1_FB20 CAN_F8R1_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 181:57724642e740 3826 #define CAN_F8R1_FB21_Pos (21U)
Anna Bridge 180:96ed750bd169 3827 #define CAN_F8R1_FB21_Msk (0x1U << CAN_F8R1_FB21_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 3828 #define CAN_F8R1_FB21 CAN_F8R1_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 181:57724642e740 3829 #define CAN_F8R1_FB22_Pos (22U)
Anna Bridge 180:96ed750bd169 3830 #define CAN_F8R1_FB22_Msk (0x1U << CAN_F8R1_FB22_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 3831 #define CAN_F8R1_FB22 CAN_F8R1_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 181:57724642e740 3832 #define CAN_F8R1_FB23_Pos (23U)
Anna Bridge 180:96ed750bd169 3833 #define CAN_F8R1_FB23_Msk (0x1U << CAN_F8R1_FB23_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 3834 #define CAN_F8R1_FB23 CAN_F8R1_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 181:57724642e740 3835 #define CAN_F8R1_FB24_Pos (24U)
Anna Bridge 180:96ed750bd169 3836 #define CAN_F8R1_FB24_Msk (0x1U << CAN_F8R1_FB24_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 3837 #define CAN_F8R1_FB24 CAN_F8R1_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 181:57724642e740 3838 #define CAN_F8R1_FB25_Pos (25U)
Anna Bridge 180:96ed750bd169 3839 #define CAN_F8R1_FB25_Msk (0x1U << CAN_F8R1_FB25_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 3840 #define CAN_F8R1_FB25 CAN_F8R1_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 181:57724642e740 3841 #define CAN_F8R1_FB26_Pos (26U)
Anna Bridge 180:96ed750bd169 3842 #define CAN_F8R1_FB26_Msk (0x1U << CAN_F8R1_FB26_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 3843 #define CAN_F8R1_FB26 CAN_F8R1_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 181:57724642e740 3844 #define CAN_F8R1_FB27_Pos (27U)
Anna Bridge 180:96ed750bd169 3845 #define CAN_F8R1_FB27_Msk (0x1U << CAN_F8R1_FB27_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 3846 #define CAN_F8R1_FB27 CAN_F8R1_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 181:57724642e740 3847 #define CAN_F8R1_FB28_Pos (28U)
Anna Bridge 180:96ed750bd169 3848 #define CAN_F8R1_FB28_Msk (0x1U << CAN_F8R1_FB28_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 3849 #define CAN_F8R1_FB28 CAN_F8R1_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 181:57724642e740 3850 #define CAN_F8R1_FB29_Pos (29U)
Anna Bridge 180:96ed750bd169 3851 #define CAN_F8R1_FB29_Msk (0x1U << CAN_F8R1_FB29_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 3852 #define CAN_F8R1_FB29 CAN_F8R1_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 181:57724642e740 3853 #define CAN_F8R1_FB30_Pos (30U)
Anna Bridge 180:96ed750bd169 3854 #define CAN_F8R1_FB30_Msk (0x1U << CAN_F8R1_FB30_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 3855 #define CAN_F8R1_FB30 CAN_F8R1_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 181:57724642e740 3856 #define CAN_F8R1_FB31_Pos (31U)
Anna Bridge 180:96ed750bd169 3857 #define CAN_F8R1_FB31_Msk (0x1U << CAN_F8R1_FB31_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 3858 #define CAN_F8R1_FB31 CAN_F8R1_FB31_Msk /*!<Filter bit 31 */
Anna Bridge 180:96ed750bd169 3859
Anna Bridge 180:96ed750bd169 3860 /******************* Bit definition for CAN_F9R1 register *******************/
AnnaBridge 181:57724642e740 3861 #define CAN_F9R1_FB0_Pos (0U)
Anna Bridge 180:96ed750bd169 3862 #define CAN_F9R1_FB0_Msk (0x1U << CAN_F9R1_FB0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 3863 #define CAN_F9R1_FB0 CAN_F9R1_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 181:57724642e740 3864 #define CAN_F9R1_FB1_Pos (1U)
Anna Bridge 180:96ed750bd169 3865 #define CAN_F9R1_FB1_Msk (0x1U << CAN_F9R1_FB1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 3866 #define CAN_F9R1_FB1 CAN_F9R1_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 181:57724642e740 3867 #define CAN_F9R1_FB2_Pos (2U)
Anna Bridge 180:96ed750bd169 3868 #define CAN_F9R1_FB2_Msk (0x1U << CAN_F9R1_FB2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 3869 #define CAN_F9R1_FB2 CAN_F9R1_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 181:57724642e740 3870 #define CAN_F9R1_FB3_Pos (3U)
Anna Bridge 180:96ed750bd169 3871 #define CAN_F9R1_FB3_Msk (0x1U << CAN_F9R1_FB3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 3872 #define CAN_F9R1_FB3 CAN_F9R1_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 181:57724642e740 3873 #define CAN_F9R1_FB4_Pos (4U)
Anna Bridge 180:96ed750bd169 3874 #define CAN_F9R1_FB4_Msk (0x1U << CAN_F9R1_FB4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 3875 #define CAN_F9R1_FB4 CAN_F9R1_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 181:57724642e740 3876 #define CAN_F9R1_FB5_Pos (5U)
Anna Bridge 180:96ed750bd169 3877 #define CAN_F9R1_FB5_Msk (0x1U << CAN_F9R1_FB5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 3878 #define CAN_F9R1_FB5 CAN_F9R1_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 181:57724642e740 3879 #define CAN_F9R1_FB6_Pos (6U)
Anna Bridge 180:96ed750bd169 3880 #define CAN_F9R1_FB6_Msk (0x1U << CAN_F9R1_FB6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 3881 #define CAN_F9R1_FB6 CAN_F9R1_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 181:57724642e740 3882 #define CAN_F9R1_FB7_Pos (7U)
Anna Bridge 180:96ed750bd169 3883 #define CAN_F9R1_FB7_Msk (0x1U << CAN_F9R1_FB7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 3884 #define CAN_F9R1_FB7 CAN_F9R1_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 181:57724642e740 3885 #define CAN_F9R1_FB8_Pos (8U)
Anna Bridge 180:96ed750bd169 3886 #define CAN_F9R1_FB8_Msk (0x1U << CAN_F9R1_FB8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 3887 #define CAN_F9R1_FB8 CAN_F9R1_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 181:57724642e740 3888 #define CAN_F9R1_FB9_Pos (9U)
Anna Bridge 180:96ed750bd169 3889 #define CAN_F9R1_FB9_Msk (0x1U << CAN_F9R1_FB9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 3890 #define CAN_F9R1_FB9 CAN_F9R1_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 181:57724642e740 3891 #define CAN_F9R1_FB10_Pos (10U)
Anna Bridge 180:96ed750bd169 3892 #define CAN_F9R1_FB10_Msk (0x1U << CAN_F9R1_FB10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 3893 #define CAN_F9R1_FB10 CAN_F9R1_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 181:57724642e740 3894 #define CAN_F9R1_FB11_Pos (11U)
Anna Bridge 180:96ed750bd169 3895 #define CAN_F9R1_FB11_Msk (0x1U << CAN_F9R1_FB11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 3896 #define CAN_F9R1_FB11 CAN_F9R1_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 181:57724642e740 3897 #define CAN_F9R1_FB12_Pos (12U)
Anna Bridge 180:96ed750bd169 3898 #define CAN_F9R1_FB12_Msk (0x1U << CAN_F9R1_FB12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 3899 #define CAN_F9R1_FB12 CAN_F9R1_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 181:57724642e740 3900 #define CAN_F9R1_FB13_Pos (13U)
Anna Bridge 180:96ed750bd169 3901 #define CAN_F9R1_FB13_Msk (0x1U << CAN_F9R1_FB13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 3902 #define CAN_F9R1_FB13 CAN_F9R1_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 181:57724642e740 3903 #define CAN_F9R1_FB14_Pos (14U)
Anna Bridge 180:96ed750bd169 3904 #define CAN_F9R1_FB14_Msk (0x1U << CAN_F9R1_FB14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 3905 #define CAN_F9R1_FB14 CAN_F9R1_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 181:57724642e740 3906 #define CAN_F9R1_FB15_Pos (15U)
Anna Bridge 180:96ed750bd169 3907 #define CAN_F9R1_FB15_Msk (0x1U << CAN_F9R1_FB15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 3908 #define CAN_F9R1_FB15 CAN_F9R1_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 181:57724642e740 3909 #define CAN_F9R1_FB16_Pos (16U)
Anna Bridge 180:96ed750bd169 3910 #define CAN_F9R1_FB16_Msk (0x1U << CAN_F9R1_FB16_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 3911 #define CAN_F9R1_FB16 CAN_F9R1_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 181:57724642e740 3912 #define CAN_F9R1_FB17_Pos (17U)
Anna Bridge 180:96ed750bd169 3913 #define CAN_F9R1_FB17_Msk (0x1U << CAN_F9R1_FB17_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 3914 #define CAN_F9R1_FB17 CAN_F9R1_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 181:57724642e740 3915 #define CAN_F9R1_FB18_Pos (18U)
Anna Bridge 180:96ed750bd169 3916 #define CAN_F9R1_FB18_Msk (0x1U << CAN_F9R1_FB18_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 3917 #define CAN_F9R1_FB18 CAN_F9R1_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 181:57724642e740 3918 #define CAN_F9R1_FB19_Pos (19U)
Anna Bridge 180:96ed750bd169 3919 #define CAN_F9R1_FB19_Msk (0x1U << CAN_F9R1_FB19_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 3920 #define CAN_F9R1_FB19 CAN_F9R1_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 181:57724642e740 3921 #define CAN_F9R1_FB20_Pos (20U)
Anna Bridge 180:96ed750bd169 3922 #define CAN_F9R1_FB20_Msk (0x1U << CAN_F9R1_FB20_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 3923 #define CAN_F9R1_FB20 CAN_F9R1_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 181:57724642e740 3924 #define CAN_F9R1_FB21_Pos (21U)
Anna Bridge 180:96ed750bd169 3925 #define CAN_F9R1_FB21_Msk (0x1U << CAN_F9R1_FB21_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 3926 #define CAN_F9R1_FB21 CAN_F9R1_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 181:57724642e740 3927 #define CAN_F9R1_FB22_Pos (22U)
Anna Bridge 180:96ed750bd169 3928 #define CAN_F9R1_FB22_Msk (0x1U << CAN_F9R1_FB22_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 3929 #define CAN_F9R1_FB22 CAN_F9R1_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 181:57724642e740 3930 #define CAN_F9R1_FB23_Pos (23U)
Anna Bridge 180:96ed750bd169 3931 #define CAN_F9R1_FB23_Msk (0x1U << CAN_F9R1_FB23_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 3932 #define CAN_F9R1_FB23 CAN_F9R1_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 181:57724642e740 3933 #define CAN_F9R1_FB24_Pos (24U)
Anna Bridge 180:96ed750bd169 3934 #define CAN_F9R1_FB24_Msk (0x1U << CAN_F9R1_FB24_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 3935 #define CAN_F9R1_FB24 CAN_F9R1_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 181:57724642e740 3936 #define CAN_F9R1_FB25_Pos (25U)
Anna Bridge 180:96ed750bd169 3937 #define CAN_F9R1_FB25_Msk (0x1U << CAN_F9R1_FB25_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 3938 #define CAN_F9R1_FB25 CAN_F9R1_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 181:57724642e740 3939 #define CAN_F9R1_FB26_Pos (26U)
Anna Bridge 180:96ed750bd169 3940 #define CAN_F9R1_FB26_Msk (0x1U << CAN_F9R1_FB26_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 3941 #define CAN_F9R1_FB26 CAN_F9R1_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 181:57724642e740 3942 #define CAN_F9R1_FB27_Pos (27U)
Anna Bridge 180:96ed750bd169 3943 #define CAN_F9R1_FB27_Msk (0x1U << CAN_F9R1_FB27_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 3944 #define CAN_F9R1_FB27 CAN_F9R1_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 181:57724642e740 3945 #define CAN_F9R1_FB28_Pos (28U)
Anna Bridge 180:96ed750bd169 3946 #define CAN_F9R1_FB28_Msk (0x1U << CAN_F9R1_FB28_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 3947 #define CAN_F9R1_FB28 CAN_F9R1_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 181:57724642e740 3948 #define CAN_F9R1_FB29_Pos (29U)
Anna Bridge 180:96ed750bd169 3949 #define CAN_F9R1_FB29_Msk (0x1U << CAN_F9R1_FB29_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 3950 #define CAN_F9R1_FB29 CAN_F9R1_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 181:57724642e740 3951 #define CAN_F9R1_FB30_Pos (30U)
Anna Bridge 180:96ed750bd169 3952 #define CAN_F9R1_FB30_Msk (0x1U << CAN_F9R1_FB30_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 3953 #define CAN_F9R1_FB30 CAN_F9R1_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 181:57724642e740 3954 #define CAN_F9R1_FB31_Pos (31U)
Anna Bridge 180:96ed750bd169 3955 #define CAN_F9R1_FB31_Msk (0x1U << CAN_F9R1_FB31_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 3956 #define CAN_F9R1_FB31 CAN_F9R1_FB31_Msk /*!<Filter bit 31 */
Anna Bridge 180:96ed750bd169 3957
Anna Bridge 180:96ed750bd169 3958 /******************* Bit definition for CAN_F10R1 register ******************/
AnnaBridge 181:57724642e740 3959 #define CAN_F10R1_FB0_Pos (0U)
Anna Bridge 180:96ed750bd169 3960 #define CAN_F10R1_FB0_Msk (0x1U << CAN_F10R1_FB0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 3961 #define CAN_F10R1_FB0 CAN_F10R1_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 181:57724642e740 3962 #define CAN_F10R1_FB1_Pos (1U)
Anna Bridge 180:96ed750bd169 3963 #define CAN_F10R1_FB1_Msk (0x1U << CAN_F10R1_FB1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 3964 #define CAN_F10R1_FB1 CAN_F10R1_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 181:57724642e740 3965 #define CAN_F10R1_FB2_Pos (2U)
Anna Bridge 180:96ed750bd169 3966 #define CAN_F10R1_FB2_Msk (0x1U << CAN_F10R1_FB2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 3967 #define CAN_F10R1_FB2 CAN_F10R1_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 181:57724642e740 3968 #define CAN_F10R1_FB3_Pos (3U)
Anna Bridge 180:96ed750bd169 3969 #define CAN_F10R1_FB3_Msk (0x1U << CAN_F10R1_FB3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 3970 #define CAN_F10R1_FB3 CAN_F10R1_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 181:57724642e740 3971 #define CAN_F10R1_FB4_Pos (4U)
Anna Bridge 180:96ed750bd169 3972 #define CAN_F10R1_FB4_Msk (0x1U << CAN_F10R1_FB4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 3973 #define CAN_F10R1_FB4 CAN_F10R1_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 181:57724642e740 3974 #define CAN_F10R1_FB5_Pos (5U)
Anna Bridge 180:96ed750bd169 3975 #define CAN_F10R1_FB5_Msk (0x1U << CAN_F10R1_FB5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 3976 #define CAN_F10R1_FB5 CAN_F10R1_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 181:57724642e740 3977 #define CAN_F10R1_FB6_Pos (6U)
Anna Bridge 180:96ed750bd169 3978 #define CAN_F10R1_FB6_Msk (0x1U << CAN_F10R1_FB6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 3979 #define CAN_F10R1_FB6 CAN_F10R1_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 181:57724642e740 3980 #define CAN_F10R1_FB7_Pos (7U)
Anna Bridge 180:96ed750bd169 3981 #define CAN_F10R1_FB7_Msk (0x1U << CAN_F10R1_FB7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 3982 #define CAN_F10R1_FB7 CAN_F10R1_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 181:57724642e740 3983 #define CAN_F10R1_FB8_Pos (8U)
Anna Bridge 180:96ed750bd169 3984 #define CAN_F10R1_FB8_Msk (0x1U << CAN_F10R1_FB8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 3985 #define CAN_F10R1_FB8 CAN_F10R1_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 181:57724642e740 3986 #define CAN_F10R1_FB9_Pos (9U)
Anna Bridge 180:96ed750bd169 3987 #define CAN_F10R1_FB9_Msk (0x1U << CAN_F10R1_FB9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 3988 #define CAN_F10R1_FB9 CAN_F10R1_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 181:57724642e740 3989 #define CAN_F10R1_FB10_Pos (10U)
Anna Bridge 180:96ed750bd169 3990 #define CAN_F10R1_FB10_Msk (0x1U << CAN_F10R1_FB10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 3991 #define CAN_F10R1_FB10 CAN_F10R1_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 181:57724642e740 3992 #define CAN_F10R1_FB11_Pos (11U)
Anna Bridge 180:96ed750bd169 3993 #define CAN_F10R1_FB11_Msk (0x1U << CAN_F10R1_FB11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 3994 #define CAN_F10R1_FB11 CAN_F10R1_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 181:57724642e740 3995 #define CAN_F10R1_FB12_Pos (12U)
Anna Bridge 180:96ed750bd169 3996 #define CAN_F10R1_FB12_Msk (0x1U << CAN_F10R1_FB12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 3997 #define CAN_F10R1_FB12 CAN_F10R1_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 181:57724642e740 3998 #define CAN_F10R1_FB13_Pos (13U)
Anna Bridge 180:96ed750bd169 3999 #define CAN_F10R1_FB13_Msk (0x1U << CAN_F10R1_FB13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 4000 #define CAN_F10R1_FB13 CAN_F10R1_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 181:57724642e740 4001 #define CAN_F10R1_FB14_Pos (14U)
Anna Bridge 180:96ed750bd169 4002 #define CAN_F10R1_FB14_Msk (0x1U << CAN_F10R1_FB14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 4003 #define CAN_F10R1_FB14 CAN_F10R1_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 181:57724642e740 4004 #define CAN_F10R1_FB15_Pos (15U)
Anna Bridge 180:96ed750bd169 4005 #define CAN_F10R1_FB15_Msk (0x1U << CAN_F10R1_FB15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 4006 #define CAN_F10R1_FB15 CAN_F10R1_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 181:57724642e740 4007 #define CAN_F10R1_FB16_Pos (16U)
Anna Bridge 180:96ed750bd169 4008 #define CAN_F10R1_FB16_Msk (0x1U << CAN_F10R1_FB16_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 4009 #define CAN_F10R1_FB16 CAN_F10R1_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 181:57724642e740 4010 #define CAN_F10R1_FB17_Pos (17U)
Anna Bridge 180:96ed750bd169 4011 #define CAN_F10R1_FB17_Msk (0x1U << CAN_F10R1_FB17_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 4012 #define CAN_F10R1_FB17 CAN_F10R1_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 181:57724642e740 4013 #define CAN_F10R1_FB18_Pos (18U)
Anna Bridge 180:96ed750bd169 4014 #define CAN_F10R1_FB18_Msk (0x1U << CAN_F10R1_FB18_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 4015 #define CAN_F10R1_FB18 CAN_F10R1_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 181:57724642e740 4016 #define CAN_F10R1_FB19_Pos (19U)
Anna Bridge 180:96ed750bd169 4017 #define CAN_F10R1_FB19_Msk (0x1U << CAN_F10R1_FB19_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 4018 #define CAN_F10R1_FB19 CAN_F10R1_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 181:57724642e740 4019 #define CAN_F10R1_FB20_Pos (20U)
Anna Bridge 180:96ed750bd169 4020 #define CAN_F10R1_FB20_Msk (0x1U << CAN_F10R1_FB20_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 4021 #define CAN_F10R1_FB20 CAN_F10R1_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 181:57724642e740 4022 #define CAN_F10R1_FB21_Pos (21U)
Anna Bridge 180:96ed750bd169 4023 #define CAN_F10R1_FB21_Msk (0x1U << CAN_F10R1_FB21_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 4024 #define CAN_F10R1_FB21 CAN_F10R1_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 181:57724642e740 4025 #define CAN_F10R1_FB22_Pos (22U)
Anna Bridge 180:96ed750bd169 4026 #define CAN_F10R1_FB22_Msk (0x1U << CAN_F10R1_FB22_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 4027 #define CAN_F10R1_FB22 CAN_F10R1_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 181:57724642e740 4028 #define CAN_F10R1_FB23_Pos (23U)
Anna Bridge 180:96ed750bd169 4029 #define CAN_F10R1_FB23_Msk (0x1U << CAN_F10R1_FB23_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 4030 #define CAN_F10R1_FB23 CAN_F10R1_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 181:57724642e740 4031 #define CAN_F10R1_FB24_Pos (24U)
Anna Bridge 180:96ed750bd169 4032 #define CAN_F10R1_FB24_Msk (0x1U << CAN_F10R1_FB24_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 4033 #define CAN_F10R1_FB24 CAN_F10R1_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 181:57724642e740 4034 #define CAN_F10R1_FB25_Pos (25U)
Anna Bridge 180:96ed750bd169 4035 #define CAN_F10R1_FB25_Msk (0x1U << CAN_F10R1_FB25_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 4036 #define CAN_F10R1_FB25 CAN_F10R1_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 181:57724642e740 4037 #define CAN_F10R1_FB26_Pos (26U)
Anna Bridge 180:96ed750bd169 4038 #define CAN_F10R1_FB26_Msk (0x1U << CAN_F10R1_FB26_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 4039 #define CAN_F10R1_FB26 CAN_F10R1_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 181:57724642e740 4040 #define CAN_F10R1_FB27_Pos (27U)
Anna Bridge 180:96ed750bd169 4041 #define CAN_F10R1_FB27_Msk (0x1U << CAN_F10R1_FB27_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 4042 #define CAN_F10R1_FB27 CAN_F10R1_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 181:57724642e740 4043 #define CAN_F10R1_FB28_Pos (28U)
Anna Bridge 180:96ed750bd169 4044 #define CAN_F10R1_FB28_Msk (0x1U << CAN_F10R1_FB28_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 4045 #define CAN_F10R1_FB28 CAN_F10R1_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 181:57724642e740 4046 #define CAN_F10R1_FB29_Pos (29U)
Anna Bridge 180:96ed750bd169 4047 #define CAN_F10R1_FB29_Msk (0x1U << CAN_F10R1_FB29_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 4048 #define CAN_F10R1_FB29 CAN_F10R1_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 181:57724642e740 4049 #define CAN_F10R1_FB30_Pos (30U)
Anna Bridge 180:96ed750bd169 4050 #define CAN_F10R1_FB30_Msk (0x1U << CAN_F10R1_FB30_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 4051 #define CAN_F10R1_FB30 CAN_F10R1_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 181:57724642e740 4052 #define CAN_F10R1_FB31_Pos (31U)
Anna Bridge 180:96ed750bd169 4053 #define CAN_F10R1_FB31_Msk (0x1U << CAN_F10R1_FB31_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 4054 #define CAN_F10R1_FB31 CAN_F10R1_FB31_Msk /*!<Filter bit 31 */
Anna Bridge 180:96ed750bd169 4055
Anna Bridge 180:96ed750bd169 4056 /******************* Bit definition for CAN_F11R1 register ******************/
AnnaBridge 181:57724642e740 4057 #define CAN_F11R1_FB0_Pos (0U)
Anna Bridge 180:96ed750bd169 4058 #define CAN_F11R1_FB0_Msk (0x1U << CAN_F11R1_FB0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 4059 #define CAN_F11R1_FB0 CAN_F11R1_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 181:57724642e740 4060 #define CAN_F11R1_FB1_Pos (1U)
Anna Bridge 180:96ed750bd169 4061 #define CAN_F11R1_FB1_Msk (0x1U << CAN_F11R1_FB1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 4062 #define CAN_F11R1_FB1 CAN_F11R1_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 181:57724642e740 4063 #define CAN_F11R1_FB2_Pos (2U)
Anna Bridge 180:96ed750bd169 4064 #define CAN_F11R1_FB2_Msk (0x1U << CAN_F11R1_FB2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 4065 #define CAN_F11R1_FB2 CAN_F11R1_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 181:57724642e740 4066 #define CAN_F11R1_FB3_Pos (3U)
Anna Bridge 180:96ed750bd169 4067 #define CAN_F11R1_FB3_Msk (0x1U << CAN_F11R1_FB3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 4068 #define CAN_F11R1_FB3 CAN_F11R1_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 181:57724642e740 4069 #define CAN_F11R1_FB4_Pos (4U)
Anna Bridge 180:96ed750bd169 4070 #define CAN_F11R1_FB4_Msk (0x1U << CAN_F11R1_FB4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 4071 #define CAN_F11R1_FB4 CAN_F11R1_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 181:57724642e740 4072 #define CAN_F11R1_FB5_Pos (5U)
Anna Bridge 180:96ed750bd169 4073 #define CAN_F11R1_FB5_Msk (0x1U << CAN_F11R1_FB5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 4074 #define CAN_F11R1_FB5 CAN_F11R1_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 181:57724642e740 4075 #define CAN_F11R1_FB6_Pos (6U)
Anna Bridge 180:96ed750bd169 4076 #define CAN_F11R1_FB6_Msk (0x1U << CAN_F11R1_FB6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 4077 #define CAN_F11R1_FB6 CAN_F11R1_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 181:57724642e740 4078 #define CAN_F11R1_FB7_Pos (7U)
Anna Bridge 180:96ed750bd169 4079 #define CAN_F11R1_FB7_Msk (0x1U << CAN_F11R1_FB7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 4080 #define CAN_F11R1_FB7 CAN_F11R1_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 181:57724642e740 4081 #define CAN_F11R1_FB8_Pos (8U)
Anna Bridge 180:96ed750bd169 4082 #define CAN_F11R1_FB8_Msk (0x1U << CAN_F11R1_FB8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 4083 #define CAN_F11R1_FB8 CAN_F11R1_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 181:57724642e740 4084 #define CAN_F11R1_FB9_Pos (9U)
Anna Bridge 180:96ed750bd169 4085 #define CAN_F11R1_FB9_Msk (0x1U << CAN_F11R1_FB9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 4086 #define CAN_F11R1_FB9 CAN_F11R1_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 181:57724642e740 4087 #define CAN_F11R1_FB10_Pos (10U)
Anna Bridge 180:96ed750bd169 4088 #define CAN_F11R1_FB10_Msk (0x1U << CAN_F11R1_FB10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 4089 #define CAN_F11R1_FB10 CAN_F11R1_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 181:57724642e740 4090 #define CAN_F11R1_FB11_Pos (11U)
Anna Bridge 180:96ed750bd169 4091 #define CAN_F11R1_FB11_Msk (0x1U << CAN_F11R1_FB11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 4092 #define CAN_F11R1_FB11 CAN_F11R1_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 181:57724642e740 4093 #define CAN_F11R1_FB12_Pos (12U)
Anna Bridge 180:96ed750bd169 4094 #define CAN_F11R1_FB12_Msk (0x1U << CAN_F11R1_FB12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 4095 #define CAN_F11R1_FB12 CAN_F11R1_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 181:57724642e740 4096 #define CAN_F11R1_FB13_Pos (13U)
Anna Bridge 180:96ed750bd169 4097 #define CAN_F11R1_FB13_Msk (0x1U << CAN_F11R1_FB13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 4098 #define CAN_F11R1_FB13 CAN_F11R1_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 181:57724642e740 4099 #define CAN_F11R1_FB14_Pos (14U)
Anna Bridge 180:96ed750bd169 4100 #define CAN_F11R1_FB14_Msk (0x1U << CAN_F11R1_FB14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 4101 #define CAN_F11R1_FB14 CAN_F11R1_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 181:57724642e740 4102 #define CAN_F11R1_FB15_Pos (15U)
Anna Bridge 180:96ed750bd169 4103 #define CAN_F11R1_FB15_Msk (0x1U << CAN_F11R1_FB15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 4104 #define CAN_F11R1_FB15 CAN_F11R1_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 181:57724642e740 4105 #define CAN_F11R1_FB16_Pos (16U)
Anna Bridge 180:96ed750bd169 4106 #define CAN_F11R1_FB16_Msk (0x1U << CAN_F11R1_FB16_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 4107 #define CAN_F11R1_FB16 CAN_F11R1_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 181:57724642e740 4108 #define CAN_F11R1_FB17_Pos (17U)
Anna Bridge 180:96ed750bd169 4109 #define CAN_F11R1_FB17_Msk (0x1U << CAN_F11R1_FB17_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 4110 #define CAN_F11R1_FB17 CAN_F11R1_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 181:57724642e740 4111 #define CAN_F11R1_FB18_Pos (18U)
Anna Bridge 180:96ed750bd169 4112 #define CAN_F11R1_FB18_Msk (0x1U << CAN_F11R1_FB18_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 4113 #define CAN_F11R1_FB18 CAN_F11R1_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 181:57724642e740 4114 #define CAN_F11R1_FB19_Pos (19U)
Anna Bridge 180:96ed750bd169 4115 #define CAN_F11R1_FB19_Msk (0x1U << CAN_F11R1_FB19_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 4116 #define CAN_F11R1_FB19 CAN_F11R1_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 181:57724642e740 4117 #define CAN_F11R1_FB20_Pos (20U)
Anna Bridge 180:96ed750bd169 4118 #define CAN_F11R1_FB20_Msk (0x1U << CAN_F11R1_FB20_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 4119 #define CAN_F11R1_FB20 CAN_F11R1_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 181:57724642e740 4120 #define CAN_F11R1_FB21_Pos (21U)
Anna Bridge 180:96ed750bd169 4121 #define CAN_F11R1_FB21_Msk (0x1U << CAN_F11R1_FB21_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 4122 #define CAN_F11R1_FB21 CAN_F11R1_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 181:57724642e740 4123 #define CAN_F11R1_FB22_Pos (22U)
Anna Bridge 180:96ed750bd169 4124 #define CAN_F11R1_FB22_Msk (0x1U << CAN_F11R1_FB22_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 4125 #define CAN_F11R1_FB22 CAN_F11R1_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 181:57724642e740 4126 #define CAN_F11R1_FB23_Pos (23U)
Anna Bridge 180:96ed750bd169 4127 #define CAN_F11R1_FB23_Msk (0x1U << CAN_F11R1_FB23_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 4128 #define CAN_F11R1_FB23 CAN_F11R1_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 181:57724642e740 4129 #define CAN_F11R1_FB24_Pos (24U)
Anna Bridge 180:96ed750bd169 4130 #define CAN_F11R1_FB24_Msk (0x1U << CAN_F11R1_FB24_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 4131 #define CAN_F11R1_FB24 CAN_F11R1_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 181:57724642e740 4132 #define CAN_F11R1_FB25_Pos (25U)
Anna Bridge 180:96ed750bd169 4133 #define CAN_F11R1_FB25_Msk (0x1U << CAN_F11R1_FB25_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 4134 #define CAN_F11R1_FB25 CAN_F11R1_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 181:57724642e740 4135 #define CAN_F11R1_FB26_Pos (26U)
Anna Bridge 180:96ed750bd169 4136 #define CAN_F11R1_FB26_Msk (0x1U << CAN_F11R1_FB26_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 4137 #define CAN_F11R1_FB26 CAN_F11R1_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 181:57724642e740 4138 #define CAN_F11R1_FB27_Pos (27U)
Anna Bridge 180:96ed750bd169 4139 #define CAN_F11R1_FB27_Msk (0x1U << CAN_F11R1_FB27_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 4140 #define CAN_F11R1_FB27 CAN_F11R1_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 181:57724642e740 4141 #define CAN_F11R1_FB28_Pos (28U)
Anna Bridge 180:96ed750bd169 4142 #define CAN_F11R1_FB28_Msk (0x1U << CAN_F11R1_FB28_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 4143 #define CAN_F11R1_FB28 CAN_F11R1_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 181:57724642e740 4144 #define CAN_F11R1_FB29_Pos (29U)
Anna Bridge 180:96ed750bd169 4145 #define CAN_F11R1_FB29_Msk (0x1U << CAN_F11R1_FB29_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 4146 #define CAN_F11R1_FB29 CAN_F11R1_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 181:57724642e740 4147 #define CAN_F11R1_FB30_Pos (30U)
Anna Bridge 180:96ed750bd169 4148 #define CAN_F11R1_FB30_Msk (0x1U << CAN_F11R1_FB30_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 4149 #define CAN_F11R1_FB30 CAN_F11R1_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 181:57724642e740 4150 #define CAN_F11R1_FB31_Pos (31U)
Anna Bridge 180:96ed750bd169 4151 #define CAN_F11R1_FB31_Msk (0x1U << CAN_F11R1_FB31_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 4152 #define CAN_F11R1_FB31 CAN_F11R1_FB31_Msk /*!<Filter bit 31 */
Anna Bridge 180:96ed750bd169 4153
Anna Bridge 180:96ed750bd169 4154 /******************* Bit definition for CAN_F12R1 register ******************/
AnnaBridge 181:57724642e740 4155 #define CAN_F12R1_FB0_Pos (0U)
Anna Bridge 180:96ed750bd169 4156 #define CAN_F12R1_FB0_Msk (0x1U << CAN_F12R1_FB0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 4157 #define CAN_F12R1_FB0 CAN_F12R1_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 181:57724642e740 4158 #define CAN_F12R1_FB1_Pos (1U)
Anna Bridge 180:96ed750bd169 4159 #define CAN_F12R1_FB1_Msk (0x1U << CAN_F12R1_FB1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 4160 #define CAN_F12R1_FB1 CAN_F12R1_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 181:57724642e740 4161 #define CAN_F12R1_FB2_Pos (2U)
Anna Bridge 180:96ed750bd169 4162 #define CAN_F12R1_FB2_Msk (0x1U << CAN_F12R1_FB2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 4163 #define CAN_F12R1_FB2 CAN_F12R1_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 181:57724642e740 4164 #define CAN_F12R1_FB3_Pos (3U)
Anna Bridge 180:96ed750bd169 4165 #define CAN_F12R1_FB3_Msk (0x1U << CAN_F12R1_FB3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 4166 #define CAN_F12R1_FB3 CAN_F12R1_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 181:57724642e740 4167 #define CAN_F12R1_FB4_Pos (4U)
Anna Bridge 180:96ed750bd169 4168 #define CAN_F12R1_FB4_Msk (0x1U << CAN_F12R1_FB4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 4169 #define CAN_F12R1_FB4 CAN_F12R1_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 181:57724642e740 4170 #define CAN_F12R1_FB5_Pos (5U)
Anna Bridge 180:96ed750bd169 4171 #define CAN_F12R1_FB5_Msk (0x1U << CAN_F12R1_FB5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 4172 #define CAN_F12R1_FB5 CAN_F12R1_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 181:57724642e740 4173 #define CAN_F12R1_FB6_Pos (6U)
Anna Bridge 180:96ed750bd169 4174 #define CAN_F12R1_FB6_Msk (0x1U << CAN_F12R1_FB6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 4175 #define CAN_F12R1_FB6 CAN_F12R1_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 181:57724642e740 4176 #define CAN_F12R1_FB7_Pos (7U)
Anna Bridge 180:96ed750bd169 4177 #define CAN_F12R1_FB7_Msk (0x1U << CAN_F12R1_FB7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 4178 #define CAN_F12R1_FB7 CAN_F12R1_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 181:57724642e740 4179 #define CAN_F12R1_FB8_Pos (8U)
Anna Bridge 180:96ed750bd169 4180 #define CAN_F12R1_FB8_Msk (0x1U << CAN_F12R1_FB8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 4181 #define CAN_F12R1_FB8 CAN_F12R1_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 181:57724642e740 4182 #define CAN_F12R1_FB9_Pos (9U)
Anna Bridge 180:96ed750bd169 4183 #define CAN_F12R1_FB9_Msk (0x1U << CAN_F12R1_FB9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 4184 #define CAN_F12R1_FB9 CAN_F12R1_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 181:57724642e740 4185 #define CAN_F12R1_FB10_Pos (10U)
Anna Bridge 180:96ed750bd169 4186 #define CAN_F12R1_FB10_Msk (0x1U << CAN_F12R1_FB10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 4187 #define CAN_F12R1_FB10 CAN_F12R1_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 181:57724642e740 4188 #define CAN_F12R1_FB11_Pos (11U)
Anna Bridge 180:96ed750bd169 4189 #define CAN_F12R1_FB11_Msk (0x1U << CAN_F12R1_FB11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 4190 #define CAN_F12R1_FB11 CAN_F12R1_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 181:57724642e740 4191 #define CAN_F12R1_FB12_Pos (12U)
Anna Bridge 180:96ed750bd169 4192 #define CAN_F12R1_FB12_Msk (0x1U << CAN_F12R1_FB12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 4193 #define CAN_F12R1_FB12 CAN_F12R1_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 181:57724642e740 4194 #define CAN_F12R1_FB13_Pos (13U)
Anna Bridge 180:96ed750bd169 4195 #define CAN_F12R1_FB13_Msk (0x1U << CAN_F12R1_FB13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 4196 #define CAN_F12R1_FB13 CAN_F12R1_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 181:57724642e740 4197 #define CAN_F12R1_FB14_Pos (14U)
Anna Bridge 180:96ed750bd169 4198 #define CAN_F12R1_FB14_Msk (0x1U << CAN_F12R1_FB14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 4199 #define CAN_F12R1_FB14 CAN_F12R1_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 181:57724642e740 4200 #define CAN_F12R1_FB15_Pos (15U)
Anna Bridge 180:96ed750bd169 4201 #define CAN_F12R1_FB15_Msk (0x1U << CAN_F12R1_FB15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 4202 #define CAN_F12R1_FB15 CAN_F12R1_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 181:57724642e740 4203 #define CAN_F12R1_FB16_Pos (16U)
Anna Bridge 180:96ed750bd169 4204 #define CAN_F12R1_FB16_Msk (0x1U << CAN_F12R1_FB16_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 4205 #define CAN_F12R1_FB16 CAN_F12R1_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 181:57724642e740 4206 #define CAN_F12R1_FB17_Pos (17U)
Anna Bridge 180:96ed750bd169 4207 #define CAN_F12R1_FB17_Msk (0x1U << CAN_F12R1_FB17_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 4208 #define CAN_F12R1_FB17 CAN_F12R1_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 181:57724642e740 4209 #define CAN_F12R1_FB18_Pos (18U)
Anna Bridge 180:96ed750bd169 4210 #define CAN_F12R1_FB18_Msk (0x1U << CAN_F12R1_FB18_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 4211 #define CAN_F12R1_FB18 CAN_F12R1_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 181:57724642e740 4212 #define CAN_F12R1_FB19_Pos (19U)
Anna Bridge 180:96ed750bd169 4213 #define CAN_F12R1_FB19_Msk (0x1U << CAN_F12R1_FB19_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 4214 #define CAN_F12R1_FB19 CAN_F12R1_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 181:57724642e740 4215 #define CAN_F12R1_FB20_Pos (20U)
Anna Bridge 180:96ed750bd169 4216 #define CAN_F12R1_FB20_Msk (0x1U << CAN_F12R1_FB20_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 4217 #define CAN_F12R1_FB20 CAN_F12R1_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 181:57724642e740 4218 #define CAN_F12R1_FB21_Pos (21U)
Anna Bridge 180:96ed750bd169 4219 #define CAN_F12R1_FB21_Msk (0x1U << CAN_F12R1_FB21_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 4220 #define CAN_F12R1_FB21 CAN_F12R1_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 181:57724642e740 4221 #define CAN_F12R1_FB22_Pos (22U)
Anna Bridge 180:96ed750bd169 4222 #define CAN_F12R1_FB22_Msk (0x1U << CAN_F12R1_FB22_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 4223 #define CAN_F12R1_FB22 CAN_F12R1_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 181:57724642e740 4224 #define CAN_F12R1_FB23_Pos (23U)
Anna Bridge 180:96ed750bd169 4225 #define CAN_F12R1_FB23_Msk (0x1U << CAN_F12R1_FB23_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 4226 #define CAN_F12R1_FB23 CAN_F12R1_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 181:57724642e740 4227 #define CAN_F12R1_FB24_Pos (24U)
Anna Bridge 180:96ed750bd169 4228 #define CAN_F12R1_FB24_Msk (0x1U << CAN_F12R1_FB24_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 4229 #define CAN_F12R1_FB24 CAN_F12R1_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 181:57724642e740 4230 #define CAN_F12R1_FB25_Pos (25U)
Anna Bridge 180:96ed750bd169 4231 #define CAN_F12R1_FB25_Msk (0x1U << CAN_F12R1_FB25_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 4232 #define CAN_F12R1_FB25 CAN_F12R1_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 181:57724642e740 4233 #define CAN_F12R1_FB26_Pos (26U)
Anna Bridge 180:96ed750bd169 4234 #define CAN_F12R1_FB26_Msk (0x1U << CAN_F12R1_FB26_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 4235 #define CAN_F12R1_FB26 CAN_F12R1_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 181:57724642e740 4236 #define CAN_F12R1_FB27_Pos (27U)
Anna Bridge 180:96ed750bd169 4237 #define CAN_F12R1_FB27_Msk (0x1U << CAN_F12R1_FB27_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 4238 #define CAN_F12R1_FB27 CAN_F12R1_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 181:57724642e740 4239 #define CAN_F12R1_FB28_Pos (28U)
Anna Bridge 180:96ed750bd169 4240 #define CAN_F12R1_FB28_Msk (0x1U << CAN_F12R1_FB28_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 4241 #define CAN_F12R1_FB28 CAN_F12R1_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 181:57724642e740 4242 #define CAN_F12R1_FB29_Pos (29U)
Anna Bridge 180:96ed750bd169 4243 #define CAN_F12R1_FB29_Msk (0x1U << CAN_F12R1_FB29_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 4244 #define CAN_F12R1_FB29 CAN_F12R1_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 181:57724642e740 4245 #define CAN_F12R1_FB30_Pos (30U)
Anna Bridge 180:96ed750bd169 4246 #define CAN_F12R1_FB30_Msk (0x1U << CAN_F12R1_FB30_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 4247 #define CAN_F12R1_FB30 CAN_F12R1_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 181:57724642e740 4248 #define CAN_F12R1_FB31_Pos (31U)
Anna Bridge 180:96ed750bd169 4249 #define CAN_F12R1_FB31_Msk (0x1U << CAN_F12R1_FB31_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 4250 #define CAN_F12R1_FB31 CAN_F12R1_FB31_Msk /*!<Filter bit 31 */
Anna Bridge 180:96ed750bd169 4251
Anna Bridge 180:96ed750bd169 4252 /******************* Bit definition for CAN_F13R1 register ******************/
AnnaBridge 181:57724642e740 4253 #define CAN_F13R1_FB0_Pos (0U)
Anna Bridge 180:96ed750bd169 4254 #define CAN_F13R1_FB0_Msk (0x1U << CAN_F13R1_FB0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 4255 #define CAN_F13R1_FB0 CAN_F13R1_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 181:57724642e740 4256 #define CAN_F13R1_FB1_Pos (1U)
Anna Bridge 180:96ed750bd169 4257 #define CAN_F13R1_FB1_Msk (0x1U << CAN_F13R1_FB1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 4258 #define CAN_F13R1_FB1 CAN_F13R1_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 181:57724642e740 4259 #define CAN_F13R1_FB2_Pos (2U)
Anna Bridge 180:96ed750bd169 4260 #define CAN_F13R1_FB2_Msk (0x1U << CAN_F13R1_FB2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 4261 #define CAN_F13R1_FB2 CAN_F13R1_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 181:57724642e740 4262 #define CAN_F13R1_FB3_Pos (3U)
Anna Bridge 180:96ed750bd169 4263 #define CAN_F13R1_FB3_Msk (0x1U << CAN_F13R1_FB3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 4264 #define CAN_F13R1_FB3 CAN_F13R1_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 181:57724642e740 4265 #define CAN_F13R1_FB4_Pos (4U)
Anna Bridge 180:96ed750bd169 4266 #define CAN_F13R1_FB4_Msk (0x1U << CAN_F13R1_FB4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 4267 #define CAN_F13R1_FB4 CAN_F13R1_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 181:57724642e740 4268 #define CAN_F13R1_FB5_Pos (5U)
Anna Bridge 180:96ed750bd169 4269 #define CAN_F13R1_FB5_Msk (0x1U << CAN_F13R1_FB5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 4270 #define CAN_F13R1_FB5 CAN_F13R1_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 181:57724642e740 4271 #define CAN_F13R1_FB6_Pos (6U)
Anna Bridge 180:96ed750bd169 4272 #define CAN_F13R1_FB6_Msk (0x1U << CAN_F13R1_FB6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 4273 #define CAN_F13R1_FB6 CAN_F13R1_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 181:57724642e740 4274 #define CAN_F13R1_FB7_Pos (7U)
Anna Bridge 180:96ed750bd169 4275 #define CAN_F13R1_FB7_Msk (0x1U << CAN_F13R1_FB7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 4276 #define CAN_F13R1_FB7 CAN_F13R1_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 181:57724642e740 4277 #define CAN_F13R1_FB8_Pos (8U)
Anna Bridge 180:96ed750bd169 4278 #define CAN_F13R1_FB8_Msk (0x1U << CAN_F13R1_FB8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 4279 #define CAN_F13R1_FB8 CAN_F13R1_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 181:57724642e740 4280 #define CAN_F13R1_FB9_Pos (9U)
Anna Bridge 180:96ed750bd169 4281 #define CAN_F13R1_FB9_Msk (0x1U << CAN_F13R1_FB9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 4282 #define CAN_F13R1_FB9 CAN_F13R1_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 181:57724642e740 4283 #define CAN_F13R1_FB10_Pos (10U)
Anna Bridge 180:96ed750bd169 4284 #define CAN_F13R1_FB10_Msk (0x1U << CAN_F13R1_FB10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 4285 #define CAN_F13R1_FB10 CAN_F13R1_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 181:57724642e740 4286 #define CAN_F13R1_FB11_Pos (11U)
Anna Bridge 180:96ed750bd169 4287 #define CAN_F13R1_FB11_Msk (0x1U << CAN_F13R1_FB11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 4288 #define CAN_F13R1_FB11 CAN_F13R1_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 181:57724642e740 4289 #define CAN_F13R1_FB12_Pos (12U)
Anna Bridge 180:96ed750bd169 4290 #define CAN_F13R1_FB12_Msk (0x1U << CAN_F13R1_FB12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 4291 #define CAN_F13R1_FB12 CAN_F13R1_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 181:57724642e740 4292 #define CAN_F13R1_FB13_Pos (13U)
Anna Bridge 180:96ed750bd169 4293 #define CAN_F13R1_FB13_Msk (0x1U << CAN_F13R1_FB13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 4294 #define CAN_F13R1_FB13 CAN_F13R1_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 181:57724642e740 4295 #define CAN_F13R1_FB14_Pos (14U)
Anna Bridge 180:96ed750bd169 4296 #define CAN_F13R1_FB14_Msk (0x1U << CAN_F13R1_FB14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 4297 #define CAN_F13R1_FB14 CAN_F13R1_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 181:57724642e740 4298 #define CAN_F13R1_FB15_Pos (15U)
Anna Bridge 180:96ed750bd169 4299 #define CAN_F13R1_FB15_Msk (0x1U << CAN_F13R1_FB15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 4300 #define CAN_F13R1_FB15 CAN_F13R1_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 181:57724642e740 4301 #define CAN_F13R1_FB16_Pos (16U)
Anna Bridge 180:96ed750bd169 4302 #define CAN_F13R1_FB16_Msk (0x1U << CAN_F13R1_FB16_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 4303 #define CAN_F13R1_FB16 CAN_F13R1_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 181:57724642e740 4304 #define CAN_F13R1_FB17_Pos (17U)
Anna Bridge 180:96ed750bd169 4305 #define CAN_F13R1_FB17_Msk (0x1U << CAN_F13R1_FB17_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 4306 #define CAN_F13R1_FB17 CAN_F13R1_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 181:57724642e740 4307 #define CAN_F13R1_FB18_Pos (18U)
Anna Bridge 180:96ed750bd169 4308 #define CAN_F13R1_FB18_Msk (0x1U << CAN_F13R1_FB18_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 4309 #define CAN_F13R1_FB18 CAN_F13R1_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 181:57724642e740 4310 #define CAN_F13R1_FB19_Pos (19U)
Anna Bridge 180:96ed750bd169 4311 #define CAN_F13R1_FB19_Msk (0x1U << CAN_F13R1_FB19_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 4312 #define CAN_F13R1_FB19 CAN_F13R1_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 181:57724642e740 4313 #define CAN_F13R1_FB20_Pos (20U)
Anna Bridge 180:96ed750bd169 4314 #define CAN_F13R1_FB20_Msk (0x1U << CAN_F13R1_FB20_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 4315 #define CAN_F13R1_FB20 CAN_F13R1_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 181:57724642e740 4316 #define CAN_F13R1_FB21_Pos (21U)
Anna Bridge 180:96ed750bd169 4317 #define CAN_F13R1_FB21_Msk (0x1U << CAN_F13R1_FB21_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 4318 #define CAN_F13R1_FB21 CAN_F13R1_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 181:57724642e740 4319 #define CAN_F13R1_FB22_Pos (22U)
Anna Bridge 180:96ed750bd169 4320 #define CAN_F13R1_FB22_Msk (0x1U << CAN_F13R1_FB22_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 4321 #define CAN_F13R1_FB22 CAN_F13R1_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 181:57724642e740 4322 #define CAN_F13R1_FB23_Pos (23U)
Anna Bridge 180:96ed750bd169 4323 #define CAN_F13R1_FB23_Msk (0x1U << CAN_F13R1_FB23_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 4324 #define CAN_F13R1_FB23 CAN_F13R1_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 181:57724642e740 4325 #define CAN_F13R1_FB24_Pos (24U)
Anna Bridge 180:96ed750bd169 4326 #define CAN_F13R1_FB24_Msk (0x1U << CAN_F13R1_FB24_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 4327 #define CAN_F13R1_FB24 CAN_F13R1_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 181:57724642e740 4328 #define CAN_F13R1_FB25_Pos (25U)
Anna Bridge 180:96ed750bd169 4329 #define CAN_F13R1_FB25_Msk (0x1U << CAN_F13R1_FB25_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 4330 #define CAN_F13R1_FB25 CAN_F13R1_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 181:57724642e740 4331 #define CAN_F13R1_FB26_Pos (26U)
Anna Bridge 180:96ed750bd169 4332 #define CAN_F13R1_FB26_Msk (0x1U << CAN_F13R1_FB26_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 4333 #define CAN_F13R1_FB26 CAN_F13R1_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 181:57724642e740 4334 #define CAN_F13R1_FB27_Pos (27U)
Anna Bridge 180:96ed750bd169 4335 #define CAN_F13R1_FB27_Msk (0x1U << CAN_F13R1_FB27_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 4336 #define CAN_F13R1_FB27 CAN_F13R1_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 181:57724642e740 4337 #define CAN_F13R1_FB28_Pos (28U)
Anna Bridge 180:96ed750bd169 4338 #define CAN_F13R1_FB28_Msk (0x1U << CAN_F13R1_FB28_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 4339 #define CAN_F13R1_FB28 CAN_F13R1_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 181:57724642e740 4340 #define CAN_F13R1_FB29_Pos (29U)
Anna Bridge 180:96ed750bd169 4341 #define CAN_F13R1_FB29_Msk (0x1U << CAN_F13R1_FB29_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 4342 #define CAN_F13R1_FB29 CAN_F13R1_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 181:57724642e740 4343 #define CAN_F13R1_FB30_Pos (30U)
Anna Bridge 180:96ed750bd169 4344 #define CAN_F13R1_FB30_Msk (0x1U << CAN_F13R1_FB30_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 4345 #define CAN_F13R1_FB30 CAN_F13R1_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 181:57724642e740 4346 #define CAN_F13R1_FB31_Pos (31U)
Anna Bridge 180:96ed750bd169 4347 #define CAN_F13R1_FB31_Msk (0x1U << CAN_F13R1_FB31_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 4348 #define CAN_F13R1_FB31 CAN_F13R1_FB31_Msk /*!<Filter bit 31 */
Anna Bridge 180:96ed750bd169 4349
Anna Bridge 180:96ed750bd169 4350 /******************* Bit definition for CAN_F0R2 register *******************/
AnnaBridge 181:57724642e740 4351 #define CAN_F0R2_FB0_Pos (0U)
Anna Bridge 180:96ed750bd169 4352 #define CAN_F0R2_FB0_Msk (0x1U << CAN_F0R2_FB0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 4353 #define CAN_F0R2_FB0 CAN_F0R2_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 181:57724642e740 4354 #define CAN_F0R2_FB1_Pos (1U)
Anna Bridge 180:96ed750bd169 4355 #define CAN_F0R2_FB1_Msk (0x1U << CAN_F0R2_FB1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 4356 #define CAN_F0R2_FB1 CAN_F0R2_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 181:57724642e740 4357 #define CAN_F0R2_FB2_Pos (2U)
Anna Bridge 180:96ed750bd169 4358 #define CAN_F0R2_FB2_Msk (0x1U << CAN_F0R2_FB2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 4359 #define CAN_F0R2_FB2 CAN_F0R2_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 181:57724642e740 4360 #define CAN_F0R2_FB3_Pos (3U)
Anna Bridge 180:96ed750bd169 4361 #define CAN_F0R2_FB3_Msk (0x1U << CAN_F0R2_FB3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 4362 #define CAN_F0R2_FB3 CAN_F0R2_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 181:57724642e740 4363 #define CAN_F0R2_FB4_Pos (4U)
Anna Bridge 180:96ed750bd169 4364 #define CAN_F0R2_FB4_Msk (0x1U << CAN_F0R2_FB4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 4365 #define CAN_F0R2_FB4 CAN_F0R2_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 181:57724642e740 4366 #define CAN_F0R2_FB5_Pos (5U)
Anna Bridge 180:96ed750bd169 4367 #define CAN_F0R2_FB5_Msk (0x1U << CAN_F0R2_FB5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 4368 #define CAN_F0R2_FB5 CAN_F0R2_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 181:57724642e740 4369 #define CAN_F0R2_FB6_Pos (6U)
Anna Bridge 180:96ed750bd169 4370 #define CAN_F0R2_FB6_Msk (0x1U << CAN_F0R2_FB6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 4371 #define CAN_F0R2_FB6 CAN_F0R2_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 181:57724642e740 4372 #define CAN_F0R2_FB7_Pos (7U)
Anna Bridge 180:96ed750bd169 4373 #define CAN_F0R2_FB7_Msk (0x1U << CAN_F0R2_FB7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 4374 #define CAN_F0R2_FB7 CAN_F0R2_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 181:57724642e740 4375 #define CAN_F0R2_FB8_Pos (8U)
Anna Bridge 180:96ed750bd169 4376 #define CAN_F0R2_FB8_Msk (0x1U << CAN_F0R2_FB8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 4377 #define CAN_F0R2_FB8 CAN_F0R2_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 181:57724642e740 4378 #define CAN_F0R2_FB9_Pos (9U)
Anna Bridge 180:96ed750bd169 4379 #define CAN_F0R2_FB9_Msk (0x1U << CAN_F0R2_FB9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 4380 #define CAN_F0R2_FB9 CAN_F0R2_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 181:57724642e740 4381 #define CAN_F0R2_FB10_Pos (10U)
Anna Bridge 180:96ed750bd169 4382 #define CAN_F0R2_FB10_Msk (0x1U << CAN_F0R2_FB10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 4383 #define CAN_F0R2_FB10 CAN_F0R2_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 181:57724642e740 4384 #define CAN_F0R2_FB11_Pos (11U)
Anna Bridge 180:96ed750bd169 4385 #define CAN_F0R2_FB11_Msk (0x1U << CAN_F0R2_FB11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 4386 #define CAN_F0R2_FB11 CAN_F0R2_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 181:57724642e740 4387 #define CAN_F0R2_FB12_Pos (12U)
Anna Bridge 180:96ed750bd169 4388 #define CAN_F0R2_FB12_Msk (0x1U << CAN_F0R2_FB12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 4389 #define CAN_F0R2_FB12 CAN_F0R2_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 181:57724642e740 4390 #define CAN_F0R2_FB13_Pos (13U)
Anna Bridge 180:96ed750bd169 4391 #define CAN_F0R2_FB13_Msk (0x1U << CAN_F0R2_FB13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 4392 #define CAN_F0R2_FB13 CAN_F0R2_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 181:57724642e740 4393 #define CAN_F0R2_FB14_Pos (14U)
Anna Bridge 180:96ed750bd169 4394 #define CAN_F0R2_FB14_Msk (0x1U << CAN_F0R2_FB14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 4395 #define CAN_F0R2_FB14 CAN_F0R2_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 181:57724642e740 4396 #define CAN_F0R2_FB15_Pos (15U)
Anna Bridge 180:96ed750bd169 4397 #define CAN_F0R2_FB15_Msk (0x1U << CAN_F0R2_FB15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 4398 #define CAN_F0R2_FB15 CAN_F0R2_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 181:57724642e740 4399 #define CAN_F0R2_FB16_Pos (16U)
Anna Bridge 180:96ed750bd169 4400 #define CAN_F0R2_FB16_Msk (0x1U << CAN_F0R2_FB16_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 4401 #define CAN_F0R2_FB16 CAN_F0R2_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 181:57724642e740 4402 #define CAN_F0R2_FB17_Pos (17U)
Anna Bridge 180:96ed750bd169 4403 #define CAN_F0R2_FB17_Msk (0x1U << CAN_F0R2_FB17_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 4404 #define CAN_F0R2_FB17 CAN_F0R2_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 181:57724642e740 4405 #define CAN_F0R2_FB18_Pos (18U)
Anna Bridge 180:96ed750bd169 4406 #define CAN_F0R2_FB18_Msk (0x1U << CAN_F0R2_FB18_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 4407 #define CAN_F0R2_FB18 CAN_F0R2_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 181:57724642e740 4408 #define CAN_F0R2_FB19_Pos (19U)
Anna Bridge 180:96ed750bd169 4409 #define CAN_F0R2_FB19_Msk (0x1U << CAN_F0R2_FB19_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 4410 #define CAN_F0R2_FB19 CAN_F0R2_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 181:57724642e740 4411 #define CAN_F0R2_FB20_Pos (20U)
Anna Bridge 180:96ed750bd169 4412 #define CAN_F0R2_FB20_Msk (0x1U << CAN_F0R2_FB20_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 4413 #define CAN_F0R2_FB20 CAN_F0R2_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 181:57724642e740 4414 #define CAN_F0R2_FB21_Pos (21U)
Anna Bridge 180:96ed750bd169 4415 #define CAN_F0R2_FB21_Msk (0x1U << CAN_F0R2_FB21_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 4416 #define CAN_F0R2_FB21 CAN_F0R2_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 181:57724642e740 4417 #define CAN_F0R2_FB22_Pos (22U)
Anna Bridge 180:96ed750bd169 4418 #define CAN_F0R2_FB22_Msk (0x1U << CAN_F0R2_FB22_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 4419 #define CAN_F0R2_FB22 CAN_F0R2_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 181:57724642e740 4420 #define CAN_F0R2_FB23_Pos (23U)
Anna Bridge 180:96ed750bd169 4421 #define CAN_F0R2_FB23_Msk (0x1U << CAN_F0R2_FB23_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 4422 #define CAN_F0R2_FB23 CAN_F0R2_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 181:57724642e740 4423 #define CAN_F0R2_FB24_Pos (24U)
Anna Bridge 180:96ed750bd169 4424 #define CAN_F0R2_FB24_Msk (0x1U << CAN_F0R2_FB24_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 4425 #define CAN_F0R2_FB24 CAN_F0R2_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 181:57724642e740 4426 #define CAN_F0R2_FB25_Pos (25U)
Anna Bridge 180:96ed750bd169 4427 #define CAN_F0R2_FB25_Msk (0x1U << CAN_F0R2_FB25_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 4428 #define CAN_F0R2_FB25 CAN_F0R2_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 181:57724642e740 4429 #define CAN_F0R2_FB26_Pos (26U)
Anna Bridge 180:96ed750bd169 4430 #define CAN_F0R2_FB26_Msk (0x1U << CAN_F0R2_FB26_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 4431 #define CAN_F0R2_FB26 CAN_F0R2_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 181:57724642e740 4432 #define CAN_F0R2_FB27_Pos (27U)
Anna Bridge 180:96ed750bd169 4433 #define CAN_F0R2_FB27_Msk (0x1U << CAN_F0R2_FB27_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 4434 #define CAN_F0R2_FB27 CAN_F0R2_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 181:57724642e740 4435 #define CAN_F0R2_FB28_Pos (28U)
Anna Bridge 180:96ed750bd169 4436 #define CAN_F0R2_FB28_Msk (0x1U << CAN_F0R2_FB28_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 4437 #define CAN_F0R2_FB28 CAN_F0R2_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 181:57724642e740 4438 #define CAN_F0R2_FB29_Pos (29U)
Anna Bridge 180:96ed750bd169 4439 #define CAN_F0R2_FB29_Msk (0x1U << CAN_F0R2_FB29_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 4440 #define CAN_F0R2_FB29 CAN_F0R2_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 181:57724642e740 4441 #define CAN_F0R2_FB30_Pos (30U)
Anna Bridge 180:96ed750bd169 4442 #define CAN_F0R2_FB30_Msk (0x1U << CAN_F0R2_FB30_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 4443 #define CAN_F0R2_FB30 CAN_F0R2_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 181:57724642e740 4444 #define CAN_F0R2_FB31_Pos (31U)
Anna Bridge 180:96ed750bd169 4445 #define CAN_F0R2_FB31_Msk (0x1U << CAN_F0R2_FB31_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 4446 #define CAN_F0R2_FB31 CAN_F0R2_FB31_Msk /*!<Filter bit 31 */
Anna Bridge 180:96ed750bd169 4447
Anna Bridge 180:96ed750bd169 4448 /******************* Bit definition for CAN_F1R2 register *******************/
AnnaBridge 181:57724642e740 4449 #define CAN_F1R2_FB0_Pos (0U)
Anna Bridge 180:96ed750bd169 4450 #define CAN_F1R2_FB0_Msk (0x1U << CAN_F1R2_FB0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 4451 #define CAN_F1R2_FB0 CAN_F1R2_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 181:57724642e740 4452 #define CAN_F1R2_FB1_Pos (1U)
Anna Bridge 180:96ed750bd169 4453 #define CAN_F1R2_FB1_Msk (0x1U << CAN_F1R2_FB1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 4454 #define CAN_F1R2_FB1 CAN_F1R2_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 181:57724642e740 4455 #define CAN_F1R2_FB2_Pos (2U)
Anna Bridge 180:96ed750bd169 4456 #define CAN_F1R2_FB2_Msk (0x1U << CAN_F1R2_FB2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 4457 #define CAN_F1R2_FB2 CAN_F1R2_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 181:57724642e740 4458 #define CAN_F1R2_FB3_Pos (3U)
Anna Bridge 180:96ed750bd169 4459 #define CAN_F1R2_FB3_Msk (0x1U << CAN_F1R2_FB3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 4460 #define CAN_F1R2_FB3 CAN_F1R2_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 181:57724642e740 4461 #define CAN_F1R2_FB4_Pos (4U)
Anna Bridge 180:96ed750bd169 4462 #define CAN_F1R2_FB4_Msk (0x1U << CAN_F1R2_FB4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 4463 #define CAN_F1R2_FB4 CAN_F1R2_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 181:57724642e740 4464 #define CAN_F1R2_FB5_Pos (5U)
Anna Bridge 180:96ed750bd169 4465 #define CAN_F1R2_FB5_Msk (0x1U << CAN_F1R2_FB5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 4466 #define CAN_F1R2_FB5 CAN_F1R2_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 181:57724642e740 4467 #define CAN_F1R2_FB6_Pos (6U)
Anna Bridge 180:96ed750bd169 4468 #define CAN_F1R2_FB6_Msk (0x1U << CAN_F1R2_FB6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 4469 #define CAN_F1R2_FB6 CAN_F1R2_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 181:57724642e740 4470 #define CAN_F1R2_FB7_Pos (7U)
Anna Bridge 180:96ed750bd169 4471 #define CAN_F1R2_FB7_Msk (0x1U << CAN_F1R2_FB7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 4472 #define CAN_F1R2_FB7 CAN_F1R2_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 181:57724642e740 4473 #define CAN_F1R2_FB8_Pos (8U)
Anna Bridge 180:96ed750bd169 4474 #define CAN_F1R2_FB8_Msk (0x1U << CAN_F1R2_FB8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 4475 #define CAN_F1R2_FB8 CAN_F1R2_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 181:57724642e740 4476 #define CAN_F1R2_FB9_Pos (9U)
Anna Bridge 180:96ed750bd169 4477 #define CAN_F1R2_FB9_Msk (0x1U << CAN_F1R2_FB9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 4478 #define CAN_F1R2_FB9 CAN_F1R2_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 181:57724642e740 4479 #define CAN_F1R2_FB10_Pos (10U)
Anna Bridge 180:96ed750bd169 4480 #define CAN_F1R2_FB10_Msk (0x1U << CAN_F1R2_FB10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 4481 #define CAN_F1R2_FB10 CAN_F1R2_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 181:57724642e740 4482 #define CAN_F1R2_FB11_Pos (11U)
Anna Bridge 180:96ed750bd169 4483 #define CAN_F1R2_FB11_Msk (0x1U << CAN_F1R2_FB11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 4484 #define CAN_F1R2_FB11 CAN_F1R2_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 181:57724642e740 4485 #define CAN_F1R2_FB12_Pos (12U)
Anna Bridge 180:96ed750bd169 4486 #define CAN_F1R2_FB12_Msk (0x1U << CAN_F1R2_FB12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 4487 #define CAN_F1R2_FB12 CAN_F1R2_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 181:57724642e740 4488 #define CAN_F1R2_FB13_Pos (13U)
Anna Bridge 180:96ed750bd169 4489 #define CAN_F1R2_FB13_Msk (0x1U << CAN_F1R2_FB13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 4490 #define CAN_F1R2_FB13 CAN_F1R2_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 181:57724642e740 4491 #define CAN_F1R2_FB14_Pos (14U)
Anna Bridge 180:96ed750bd169 4492 #define CAN_F1R2_FB14_Msk (0x1U << CAN_F1R2_FB14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 4493 #define CAN_F1R2_FB14 CAN_F1R2_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 181:57724642e740 4494 #define CAN_F1R2_FB15_Pos (15U)
Anna Bridge 180:96ed750bd169 4495 #define CAN_F1R2_FB15_Msk (0x1U << CAN_F1R2_FB15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 4496 #define CAN_F1R2_FB15 CAN_F1R2_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 181:57724642e740 4497 #define CAN_F1R2_FB16_Pos (16U)
Anna Bridge 180:96ed750bd169 4498 #define CAN_F1R2_FB16_Msk (0x1U << CAN_F1R2_FB16_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 4499 #define CAN_F1R2_FB16 CAN_F1R2_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 181:57724642e740 4500 #define CAN_F1R2_FB17_Pos (17U)
Anna Bridge 180:96ed750bd169 4501 #define CAN_F1R2_FB17_Msk (0x1U << CAN_F1R2_FB17_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 4502 #define CAN_F1R2_FB17 CAN_F1R2_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 181:57724642e740 4503 #define CAN_F1R2_FB18_Pos (18U)
Anna Bridge 180:96ed750bd169 4504 #define CAN_F1R2_FB18_Msk (0x1U << CAN_F1R2_FB18_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 4505 #define CAN_F1R2_FB18 CAN_F1R2_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 181:57724642e740 4506 #define CAN_F1R2_FB19_Pos (19U)
Anna Bridge 180:96ed750bd169 4507 #define CAN_F1R2_FB19_Msk (0x1U << CAN_F1R2_FB19_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 4508 #define CAN_F1R2_FB19 CAN_F1R2_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 181:57724642e740 4509 #define CAN_F1R2_FB20_Pos (20U)
Anna Bridge 180:96ed750bd169 4510 #define CAN_F1R2_FB20_Msk (0x1U << CAN_F1R2_FB20_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 4511 #define CAN_F1R2_FB20 CAN_F1R2_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 181:57724642e740 4512 #define CAN_F1R2_FB21_Pos (21U)
Anna Bridge 180:96ed750bd169 4513 #define CAN_F1R2_FB21_Msk (0x1U << CAN_F1R2_FB21_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 4514 #define CAN_F1R2_FB21 CAN_F1R2_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 181:57724642e740 4515 #define CAN_F1R2_FB22_Pos (22U)
Anna Bridge 180:96ed750bd169 4516 #define CAN_F1R2_FB22_Msk (0x1U << CAN_F1R2_FB22_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 4517 #define CAN_F1R2_FB22 CAN_F1R2_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 181:57724642e740 4518 #define CAN_F1R2_FB23_Pos (23U)
Anna Bridge 180:96ed750bd169 4519 #define CAN_F1R2_FB23_Msk (0x1U << CAN_F1R2_FB23_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 4520 #define CAN_F1R2_FB23 CAN_F1R2_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 181:57724642e740 4521 #define CAN_F1R2_FB24_Pos (24U)
Anna Bridge 180:96ed750bd169 4522 #define CAN_F1R2_FB24_Msk (0x1U << CAN_F1R2_FB24_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 4523 #define CAN_F1R2_FB24 CAN_F1R2_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 181:57724642e740 4524 #define CAN_F1R2_FB25_Pos (25U)
Anna Bridge 180:96ed750bd169 4525 #define CAN_F1R2_FB25_Msk (0x1U << CAN_F1R2_FB25_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 4526 #define CAN_F1R2_FB25 CAN_F1R2_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 181:57724642e740 4527 #define CAN_F1R2_FB26_Pos (26U)
Anna Bridge 180:96ed750bd169 4528 #define CAN_F1R2_FB26_Msk (0x1U << CAN_F1R2_FB26_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 4529 #define CAN_F1R2_FB26 CAN_F1R2_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 181:57724642e740 4530 #define CAN_F1R2_FB27_Pos (27U)
Anna Bridge 180:96ed750bd169 4531 #define CAN_F1R2_FB27_Msk (0x1U << CAN_F1R2_FB27_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 4532 #define CAN_F1R2_FB27 CAN_F1R2_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 181:57724642e740 4533 #define CAN_F1R2_FB28_Pos (28U)
Anna Bridge 180:96ed750bd169 4534 #define CAN_F1R2_FB28_Msk (0x1U << CAN_F1R2_FB28_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 4535 #define CAN_F1R2_FB28 CAN_F1R2_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 181:57724642e740 4536 #define CAN_F1R2_FB29_Pos (29U)
Anna Bridge 180:96ed750bd169 4537 #define CAN_F1R2_FB29_Msk (0x1U << CAN_F1R2_FB29_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 4538 #define CAN_F1R2_FB29 CAN_F1R2_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 181:57724642e740 4539 #define CAN_F1R2_FB30_Pos (30U)
Anna Bridge 180:96ed750bd169 4540 #define CAN_F1R2_FB30_Msk (0x1U << CAN_F1R2_FB30_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 4541 #define CAN_F1R2_FB30 CAN_F1R2_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 181:57724642e740 4542 #define CAN_F1R2_FB31_Pos (31U)
Anna Bridge 180:96ed750bd169 4543 #define CAN_F1R2_FB31_Msk (0x1U << CAN_F1R2_FB31_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 4544 #define CAN_F1R2_FB31 CAN_F1R2_FB31_Msk /*!<Filter bit 31 */
Anna Bridge 180:96ed750bd169 4545
Anna Bridge 180:96ed750bd169 4546 /******************* Bit definition for CAN_F2R2 register *******************/
AnnaBridge 181:57724642e740 4547 #define CAN_F2R2_FB0_Pos (0U)
Anna Bridge 180:96ed750bd169 4548 #define CAN_F2R2_FB0_Msk (0x1U << CAN_F2R2_FB0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 4549 #define CAN_F2R2_FB0 CAN_F2R2_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 181:57724642e740 4550 #define CAN_F2R2_FB1_Pos (1U)
Anna Bridge 180:96ed750bd169 4551 #define CAN_F2R2_FB1_Msk (0x1U << CAN_F2R2_FB1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 4552 #define CAN_F2R2_FB1 CAN_F2R2_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 181:57724642e740 4553 #define CAN_F2R2_FB2_Pos (2U)
Anna Bridge 180:96ed750bd169 4554 #define CAN_F2R2_FB2_Msk (0x1U << CAN_F2R2_FB2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 4555 #define CAN_F2R2_FB2 CAN_F2R2_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 181:57724642e740 4556 #define CAN_F2R2_FB3_Pos (3U)
Anna Bridge 180:96ed750bd169 4557 #define CAN_F2R2_FB3_Msk (0x1U << CAN_F2R2_FB3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 4558 #define CAN_F2R2_FB3 CAN_F2R2_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 181:57724642e740 4559 #define CAN_F2R2_FB4_Pos (4U)
Anna Bridge 180:96ed750bd169 4560 #define CAN_F2R2_FB4_Msk (0x1U << CAN_F2R2_FB4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 4561 #define CAN_F2R2_FB4 CAN_F2R2_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 181:57724642e740 4562 #define CAN_F2R2_FB5_Pos (5U)
Anna Bridge 180:96ed750bd169 4563 #define CAN_F2R2_FB5_Msk (0x1U << CAN_F2R2_FB5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 4564 #define CAN_F2R2_FB5 CAN_F2R2_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 181:57724642e740 4565 #define CAN_F2R2_FB6_Pos (6U)
Anna Bridge 180:96ed750bd169 4566 #define CAN_F2R2_FB6_Msk (0x1U << CAN_F2R2_FB6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 4567 #define CAN_F2R2_FB6 CAN_F2R2_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 181:57724642e740 4568 #define CAN_F2R2_FB7_Pos (7U)
Anna Bridge 180:96ed750bd169 4569 #define CAN_F2R2_FB7_Msk (0x1U << CAN_F2R2_FB7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 4570 #define CAN_F2R2_FB7 CAN_F2R2_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 181:57724642e740 4571 #define CAN_F2R2_FB8_Pos (8U)
Anna Bridge 180:96ed750bd169 4572 #define CAN_F2R2_FB8_Msk (0x1U << CAN_F2R2_FB8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 4573 #define CAN_F2R2_FB8 CAN_F2R2_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 181:57724642e740 4574 #define CAN_F2R2_FB9_Pos (9U)
Anna Bridge 180:96ed750bd169 4575 #define CAN_F2R2_FB9_Msk (0x1U << CAN_F2R2_FB9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 4576 #define CAN_F2R2_FB9 CAN_F2R2_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 181:57724642e740 4577 #define CAN_F2R2_FB10_Pos (10U)
Anna Bridge 180:96ed750bd169 4578 #define CAN_F2R2_FB10_Msk (0x1U << CAN_F2R2_FB10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 4579 #define CAN_F2R2_FB10 CAN_F2R2_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 181:57724642e740 4580 #define CAN_F2R2_FB11_Pos (11U)
Anna Bridge 180:96ed750bd169 4581 #define CAN_F2R2_FB11_Msk (0x1U << CAN_F2R2_FB11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 4582 #define CAN_F2R2_FB11 CAN_F2R2_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 181:57724642e740 4583 #define CAN_F2R2_FB12_Pos (12U)
Anna Bridge 180:96ed750bd169 4584 #define CAN_F2R2_FB12_Msk (0x1U << CAN_F2R2_FB12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 4585 #define CAN_F2R2_FB12 CAN_F2R2_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 181:57724642e740 4586 #define CAN_F2R2_FB13_Pos (13U)
Anna Bridge 180:96ed750bd169 4587 #define CAN_F2R2_FB13_Msk (0x1U << CAN_F2R2_FB13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 4588 #define CAN_F2R2_FB13 CAN_F2R2_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 181:57724642e740 4589 #define CAN_F2R2_FB14_Pos (14U)
Anna Bridge 180:96ed750bd169 4590 #define CAN_F2R2_FB14_Msk (0x1U << CAN_F2R2_FB14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 4591 #define CAN_F2R2_FB14 CAN_F2R2_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 181:57724642e740 4592 #define CAN_F2R2_FB15_Pos (15U)
Anna Bridge 180:96ed750bd169 4593 #define CAN_F2R2_FB15_Msk (0x1U << CAN_F2R2_FB15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 4594 #define CAN_F2R2_FB15 CAN_F2R2_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 181:57724642e740 4595 #define CAN_F2R2_FB16_Pos (16U)
Anna Bridge 180:96ed750bd169 4596 #define CAN_F2R2_FB16_Msk (0x1U << CAN_F2R2_FB16_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 4597 #define CAN_F2R2_FB16 CAN_F2R2_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 181:57724642e740 4598 #define CAN_F2R2_FB17_Pos (17U)
Anna Bridge 180:96ed750bd169 4599 #define CAN_F2R2_FB17_Msk (0x1U << CAN_F2R2_FB17_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 4600 #define CAN_F2R2_FB17 CAN_F2R2_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 181:57724642e740 4601 #define CAN_F2R2_FB18_Pos (18U)
Anna Bridge 180:96ed750bd169 4602 #define CAN_F2R2_FB18_Msk (0x1U << CAN_F2R2_FB18_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 4603 #define CAN_F2R2_FB18 CAN_F2R2_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 181:57724642e740 4604 #define CAN_F2R2_FB19_Pos (19U)
Anna Bridge 180:96ed750bd169 4605 #define CAN_F2R2_FB19_Msk (0x1U << CAN_F2R2_FB19_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 4606 #define CAN_F2R2_FB19 CAN_F2R2_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 181:57724642e740 4607 #define CAN_F2R2_FB20_Pos (20U)
Anna Bridge 180:96ed750bd169 4608 #define CAN_F2R2_FB20_Msk (0x1U << CAN_F2R2_FB20_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 4609 #define CAN_F2R2_FB20 CAN_F2R2_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 181:57724642e740 4610 #define CAN_F2R2_FB21_Pos (21U)
Anna Bridge 180:96ed750bd169 4611 #define CAN_F2R2_FB21_Msk (0x1U << CAN_F2R2_FB21_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 4612 #define CAN_F2R2_FB21 CAN_F2R2_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 181:57724642e740 4613 #define CAN_F2R2_FB22_Pos (22U)
Anna Bridge 180:96ed750bd169 4614 #define CAN_F2R2_FB22_Msk (0x1U << CAN_F2R2_FB22_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 4615 #define CAN_F2R2_FB22 CAN_F2R2_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 181:57724642e740 4616 #define CAN_F2R2_FB23_Pos (23U)
Anna Bridge 180:96ed750bd169 4617 #define CAN_F2R2_FB23_Msk (0x1U << CAN_F2R2_FB23_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 4618 #define CAN_F2R2_FB23 CAN_F2R2_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 181:57724642e740 4619 #define CAN_F2R2_FB24_Pos (24U)
Anna Bridge 180:96ed750bd169 4620 #define CAN_F2R2_FB24_Msk (0x1U << CAN_F2R2_FB24_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 4621 #define CAN_F2R2_FB24 CAN_F2R2_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 181:57724642e740 4622 #define CAN_F2R2_FB25_Pos (25U)
Anna Bridge 180:96ed750bd169 4623 #define CAN_F2R2_FB25_Msk (0x1U << CAN_F2R2_FB25_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 4624 #define CAN_F2R2_FB25 CAN_F2R2_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 181:57724642e740 4625 #define CAN_F2R2_FB26_Pos (26U)
Anna Bridge 180:96ed750bd169 4626 #define CAN_F2R2_FB26_Msk (0x1U << CAN_F2R2_FB26_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 4627 #define CAN_F2R2_FB26 CAN_F2R2_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 181:57724642e740 4628 #define CAN_F2R2_FB27_Pos (27U)
Anna Bridge 180:96ed750bd169 4629 #define CAN_F2R2_FB27_Msk (0x1U << CAN_F2R2_FB27_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 4630 #define CAN_F2R2_FB27 CAN_F2R2_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 181:57724642e740 4631 #define CAN_F2R2_FB28_Pos (28U)
Anna Bridge 180:96ed750bd169 4632 #define CAN_F2R2_FB28_Msk (0x1U << CAN_F2R2_FB28_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 4633 #define CAN_F2R2_FB28 CAN_F2R2_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 181:57724642e740 4634 #define CAN_F2R2_FB29_Pos (29U)
Anna Bridge 180:96ed750bd169 4635 #define CAN_F2R2_FB29_Msk (0x1U << CAN_F2R2_FB29_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 4636 #define CAN_F2R2_FB29 CAN_F2R2_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 181:57724642e740 4637 #define CAN_F2R2_FB30_Pos (30U)
Anna Bridge 180:96ed750bd169 4638 #define CAN_F2R2_FB30_Msk (0x1U << CAN_F2R2_FB30_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 4639 #define CAN_F2R2_FB30 CAN_F2R2_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 181:57724642e740 4640 #define CAN_F2R2_FB31_Pos (31U)
Anna Bridge 180:96ed750bd169 4641 #define CAN_F2R2_FB31_Msk (0x1U << CAN_F2R2_FB31_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 4642 #define CAN_F2R2_FB31 CAN_F2R2_FB31_Msk /*!<Filter bit 31 */
Anna Bridge 180:96ed750bd169 4643
Anna Bridge 180:96ed750bd169 4644 /******************* Bit definition for CAN_F3R2 register *******************/
AnnaBridge 181:57724642e740 4645 #define CAN_F3R2_FB0_Pos (0U)
Anna Bridge 180:96ed750bd169 4646 #define CAN_F3R2_FB0_Msk (0x1U << CAN_F3R2_FB0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 4647 #define CAN_F3R2_FB0 CAN_F3R2_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 181:57724642e740 4648 #define CAN_F3R2_FB1_Pos (1U)
Anna Bridge 180:96ed750bd169 4649 #define CAN_F3R2_FB1_Msk (0x1U << CAN_F3R2_FB1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 4650 #define CAN_F3R2_FB1 CAN_F3R2_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 181:57724642e740 4651 #define CAN_F3R2_FB2_Pos (2U)
Anna Bridge 180:96ed750bd169 4652 #define CAN_F3R2_FB2_Msk (0x1U << CAN_F3R2_FB2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 4653 #define CAN_F3R2_FB2 CAN_F3R2_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 181:57724642e740 4654 #define CAN_F3R2_FB3_Pos (3U)
Anna Bridge 180:96ed750bd169 4655 #define CAN_F3R2_FB3_Msk (0x1U << CAN_F3R2_FB3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 4656 #define CAN_F3R2_FB3 CAN_F3R2_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 181:57724642e740 4657 #define CAN_F3R2_FB4_Pos (4U)
Anna Bridge 180:96ed750bd169 4658 #define CAN_F3R2_FB4_Msk (0x1U << CAN_F3R2_FB4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 4659 #define CAN_F3R2_FB4 CAN_F3R2_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 181:57724642e740 4660 #define CAN_F3R2_FB5_Pos (5U)
Anna Bridge 180:96ed750bd169 4661 #define CAN_F3R2_FB5_Msk (0x1U << CAN_F3R2_FB5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 4662 #define CAN_F3R2_FB5 CAN_F3R2_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 181:57724642e740 4663 #define CAN_F3R2_FB6_Pos (6U)
Anna Bridge 180:96ed750bd169 4664 #define CAN_F3R2_FB6_Msk (0x1U << CAN_F3R2_FB6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 4665 #define CAN_F3R2_FB6 CAN_F3R2_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 181:57724642e740 4666 #define CAN_F3R2_FB7_Pos (7U)
Anna Bridge 180:96ed750bd169 4667 #define CAN_F3R2_FB7_Msk (0x1U << CAN_F3R2_FB7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 4668 #define CAN_F3R2_FB7 CAN_F3R2_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 181:57724642e740 4669 #define CAN_F3R2_FB8_Pos (8U)
Anna Bridge 180:96ed750bd169 4670 #define CAN_F3R2_FB8_Msk (0x1U << CAN_F3R2_FB8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 4671 #define CAN_F3R2_FB8 CAN_F3R2_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 181:57724642e740 4672 #define CAN_F3R2_FB9_Pos (9U)
Anna Bridge 180:96ed750bd169 4673 #define CAN_F3R2_FB9_Msk (0x1U << CAN_F3R2_FB9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 4674 #define CAN_F3R2_FB9 CAN_F3R2_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 181:57724642e740 4675 #define CAN_F3R2_FB10_Pos (10U)
Anna Bridge 180:96ed750bd169 4676 #define CAN_F3R2_FB10_Msk (0x1U << CAN_F3R2_FB10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 4677 #define CAN_F3R2_FB10 CAN_F3R2_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 181:57724642e740 4678 #define CAN_F3R2_FB11_Pos (11U)
Anna Bridge 180:96ed750bd169 4679 #define CAN_F3R2_FB11_Msk (0x1U << CAN_F3R2_FB11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 4680 #define CAN_F3R2_FB11 CAN_F3R2_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 181:57724642e740 4681 #define CAN_F3R2_FB12_Pos (12U)
Anna Bridge 180:96ed750bd169 4682 #define CAN_F3R2_FB12_Msk (0x1U << CAN_F3R2_FB12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 4683 #define CAN_F3R2_FB12 CAN_F3R2_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 181:57724642e740 4684 #define CAN_F3R2_FB13_Pos (13U)
Anna Bridge 180:96ed750bd169 4685 #define CAN_F3R2_FB13_Msk (0x1U << CAN_F3R2_FB13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 4686 #define CAN_F3R2_FB13 CAN_F3R2_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 181:57724642e740 4687 #define CAN_F3R2_FB14_Pos (14U)
Anna Bridge 180:96ed750bd169 4688 #define CAN_F3R2_FB14_Msk (0x1U << CAN_F3R2_FB14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 4689 #define CAN_F3R2_FB14 CAN_F3R2_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 181:57724642e740 4690 #define CAN_F3R2_FB15_Pos (15U)
Anna Bridge 180:96ed750bd169 4691 #define CAN_F3R2_FB15_Msk (0x1U << CAN_F3R2_FB15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 4692 #define CAN_F3R2_FB15 CAN_F3R2_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 181:57724642e740 4693 #define CAN_F3R2_FB16_Pos (16U)
Anna Bridge 180:96ed750bd169 4694 #define CAN_F3R2_FB16_Msk (0x1U << CAN_F3R2_FB16_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 4695 #define CAN_F3R2_FB16 CAN_F3R2_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 181:57724642e740 4696 #define CAN_F3R2_FB17_Pos (17U)
Anna Bridge 180:96ed750bd169 4697 #define CAN_F3R2_FB17_Msk (0x1U << CAN_F3R2_FB17_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 4698 #define CAN_F3R2_FB17 CAN_F3R2_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 181:57724642e740 4699 #define CAN_F3R2_FB18_Pos (18U)
Anna Bridge 180:96ed750bd169 4700 #define CAN_F3R2_FB18_Msk (0x1U << CAN_F3R2_FB18_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 4701 #define CAN_F3R2_FB18 CAN_F3R2_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 181:57724642e740 4702 #define CAN_F3R2_FB19_Pos (19U)
Anna Bridge 180:96ed750bd169 4703 #define CAN_F3R2_FB19_Msk (0x1U << CAN_F3R2_FB19_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 4704 #define CAN_F3R2_FB19 CAN_F3R2_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 181:57724642e740 4705 #define CAN_F3R2_FB20_Pos (20U)
Anna Bridge 180:96ed750bd169 4706 #define CAN_F3R2_FB20_Msk (0x1U << CAN_F3R2_FB20_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 4707 #define CAN_F3R2_FB20 CAN_F3R2_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 181:57724642e740 4708 #define CAN_F3R2_FB21_Pos (21U)
Anna Bridge 180:96ed750bd169 4709 #define CAN_F3R2_FB21_Msk (0x1U << CAN_F3R2_FB21_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 4710 #define CAN_F3R2_FB21 CAN_F3R2_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 181:57724642e740 4711 #define CAN_F3R2_FB22_Pos (22U)
Anna Bridge 180:96ed750bd169 4712 #define CAN_F3R2_FB22_Msk (0x1U << CAN_F3R2_FB22_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 4713 #define CAN_F3R2_FB22 CAN_F3R2_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 181:57724642e740 4714 #define CAN_F3R2_FB23_Pos (23U)
Anna Bridge 180:96ed750bd169 4715 #define CAN_F3R2_FB23_Msk (0x1U << CAN_F3R2_FB23_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 4716 #define CAN_F3R2_FB23 CAN_F3R2_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 181:57724642e740 4717 #define CAN_F3R2_FB24_Pos (24U)
Anna Bridge 180:96ed750bd169 4718 #define CAN_F3R2_FB24_Msk (0x1U << CAN_F3R2_FB24_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 4719 #define CAN_F3R2_FB24 CAN_F3R2_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 181:57724642e740 4720 #define CAN_F3R2_FB25_Pos (25U)
Anna Bridge 180:96ed750bd169 4721 #define CAN_F3R2_FB25_Msk (0x1U << CAN_F3R2_FB25_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 4722 #define CAN_F3R2_FB25 CAN_F3R2_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 181:57724642e740 4723 #define CAN_F3R2_FB26_Pos (26U)
Anna Bridge 180:96ed750bd169 4724 #define CAN_F3R2_FB26_Msk (0x1U << CAN_F3R2_FB26_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 4725 #define CAN_F3R2_FB26 CAN_F3R2_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 181:57724642e740 4726 #define CAN_F3R2_FB27_Pos (27U)
Anna Bridge 180:96ed750bd169 4727 #define CAN_F3R2_FB27_Msk (0x1U << CAN_F3R2_FB27_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 4728 #define CAN_F3R2_FB27 CAN_F3R2_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 181:57724642e740 4729 #define CAN_F3R2_FB28_Pos (28U)
Anna Bridge 180:96ed750bd169 4730 #define CAN_F3R2_FB28_Msk (0x1U << CAN_F3R2_FB28_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 4731 #define CAN_F3R2_FB28 CAN_F3R2_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 181:57724642e740 4732 #define CAN_F3R2_FB29_Pos (29U)
Anna Bridge 180:96ed750bd169 4733 #define CAN_F3R2_FB29_Msk (0x1U << CAN_F3R2_FB29_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 4734 #define CAN_F3R2_FB29 CAN_F3R2_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 181:57724642e740 4735 #define CAN_F3R2_FB30_Pos (30U)
Anna Bridge 180:96ed750bd169 4736 #define CAN_F3R2_FB30_Msk (0x1U << CAN_F3R2_FB30_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 4737 #define CAN_F3R2_FB30 CAN_F3R2_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 181:57724642e740 4738 #define CAN_F3R2_FB31_Pos (31U)
Anna Bridge 180:96ed750bd169 4739 #define CAN_F3R2_FB31_Msk (0x1U << CAN_F3R2_FB31_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 4740 #define CAN_F3R2_FB31 CAN_F3R2_FB31_Msk /*!<Filter bit 31 */
Anna Bridge 180:96ed750bd169 4741
Anna Bridge 180:96ed750bd169 4742 /******************* Bit definition for CAN_F4R2 register *******************/
AnnaBridge 181:57724642e740 4743 #define CAN_F4R2_FB0_Pos (0U)
Anna Bridge 180:96ed750bd169 4744 #define CAN_F4R2_FB0_Msk (0x1U << CAN_F4R2_FB0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 4745 #define CAN_F4R2_FB0 CAN_F4R2_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 181:57724642e740 4746 #define CAN_F4R2_FB1_Pos (1U)
Anna Bridge 180:96ed750bd169 4747 #define CAN_F4R2_FB1_Msk (0x1U << CAN_F4R2_FB1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 4748 #define CAN_F4R2_FB1 CAN_F4R2_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 181:57724642e740 4749 #define CAN_F4R2_FB2_Pos (2U)
Anna Bridge 180:96ed750bd169 4750 #define CAN_F4R2_FB2_Msk (0x1U << CAN_F4R2_FB2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 4751 #define CAN_F4R2_FB2 CAN_F4R2_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 181:57724642e740 4752 #define CAN_F4R2_FB3_Pos (3U)
Anna Bridge 180:96ed750bd169 4753 #define CAN_F4R2_FB3_Msk (0x1U << CAN_F4R2_FB3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 4754 #define CAN_F4R2_FB3 CAN_F4R2_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 181:57724642e740 4755 #define CAN_F4R2_FB4_Pos (4U)
Anna Bridge 180:96ed750bd169 4756 #define CAN_F4R2_FB4_Msk (0x1U << CAN_F4R2_FB4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 4757 #define CAN_F4R2_FB4 CAN_F4R2_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 181:57724642e740 4758 #define CAN_F4R2_FB5_Pos (5U)
Anna Bridge 180:96ed750bd169 4759 #define CAN_F4R2_FB5_Msk (0x1U << CAN_F4R2_FB5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 4760 #define CAN_F4R2_FB5 CAN_F4R2_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 181:57724642e740 4761 #define CAN_F4R2_FB6_Pos (6U)
Anna Bridge 180:96ed750bd169 4762 #define CAN_F4R2_FB6_Msk (0x1U << CAN_F4R2_FB6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 4763 #define CAN_F4R2_FB6 CAN_F4R2_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 181:57724642e740 4764 #define CAN_F4R2_FB7_Pos (7U)
Anna Bridge 180:96ed750bd169 4765 #define CAN_F4R2_FB7_Msk (0x1U << CAN_F4R2_FB7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 4766 #define CAN_F4R2_FB7 CAN_F4R2_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 181:57724642e740 4767 #define CAN_F4R2_FB8_Pos (8U)
Anna Bridge 180:96ed750bd169 4768 #define CAN_F4R2_FB8_Msk (0x1U << CAN_F4R2_FB8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 4769 #define CAN_F4R2_FB8 CAN_F4R2_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 181:57724642e740 4770 #define CAN_F4R2_FB9_Pos (9U)
Anna Bridge 180:96ed750bd169 4771 #define CAN_F4R2_FB9_Msk (0x1U << CAN_F4R2_FB9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 4772 #define CAN_F4R2_FB9 CAN_F4R2_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 181:57724642e740 4773 #define CAN_F4R2_FB10_Pos (10U)
Anna Bridge 180:96ed750bd169 4774 #define CAN_F4R2_FB10_Msk (0x1U << CAN_F4R2_FB10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 4775 #define CAN_F4R2_FB10 CAN_F4R2_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 181:57724642e740 4776 #define CAN_F4R2_FB11_Pos (11U)
Anna Bridge 180:96ed750bd169 4777 #define CAN_F4R2_FB11_Msk (0x1U << CAN_F4R2_FB11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 4778 #define CAN_F4R2_FB11 CAN_F4R2_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 181:57724642e740 4779 #define CAN_F4R2_FB12_Pos (12U)
Anna Bridge 180:96ed750bd169 4780 #define CAN_F4R2_FB12_Msk (0x1U << CAN_F4R2_FB12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 4781 #define CAN_F4R2_FB12 CAN_F4R2_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 181:57724642e740 4782 #define CAN_F4R2_FB13_Pos (13U)
Anna Bridge 180:96ed750bd169 4783 #define CAN_F4R2_FB13_Msk (0x1U << CAN_F4R2_FB13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 4784 #define CAN_F4R2_FB13 CAN_F4R2_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 181:57724642e740 4785 #define CAN_F4R2_FB14_Pos (14U)
Anna Bridge 180:96ed750bd169 4786 #define CAN_F4R2_FB14_Msk (0x1U << CAN_F4R2_FB14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 4787 #define CAN_F4R2_FB14 CAN_F4R2_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 181:57724642e740 4788 #define CAN_F4R2_FB15_Pos (15U)
Anna Bridge 180:96ed750bd169 4789 #define CAN_F4R2_FB15_Msk (0x1U << CAN_F4R2_FB15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 4790 #define CAN_F4R2_FB15 CAN_F4R2_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 181:57724642e740 4791 #define CAN_F4R2_FB16_Pos (16U)
Anna Bridge 180:96ed750bd169 4792 #define CAN_F4R2_FB16_Msk (0x1U << CAN_F4R2_FB16_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 4793 #define CAN_F4R2_FB16 CAN_F4R2_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 181:57724642e740 4794 #define CAN_F4R2_FB17_Pos (17U)
Anna Bridge 180:96ed750bd169 4795 #define CAN_F4R2_FB17_Msk (0x1U << CAN_F4R2_FB17_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 4796 #define CAN_F4R2_FB17 CAN_F4R2_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 181:57724642e740 4797 #define CAN_F4R2_FB18_Pos (18U)
Anna Bridge 180:96ed750bd169 4798 #define CAN_F4R2_FB18_Msk (0x1U << CAN_F4R2_FB18_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 4799 #define CAN_F4R2_FB18 CAN_F4R2_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 181:57724642e740 4800 #define CAN_F4R2_FB19_Pos (19U)
Anna Bridge 180:96ed750bd169 4801 #define CAN_F4R2_FB19_Msk (0x1U << CAN_F4R2_FB19_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 4802 #define CAN_F4R2_FB19 CAN_F4R2_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 181:57724642e740 4803 #define CAN_F4R2_FB20_Pos (20U)
Anna Bridge 180:96ed750bd169 4804 #define CAN_F4R2_FB20_Msk (0x1U << CAN_F4R2_FB20_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 4805 #define CAN_F4R2_FB20 CAN_F4R2_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 181:57724642e740 4806 #define CAN_F4R2_FB21_Pos (21U)
Anna Bridge 180:96ed750bd169 4807 #define CAN_F4R2_FB21_Msk (0x1U << CAN_F4R2_FB21_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 4808 #define CAN_F4R2_FB21 CAN_F4R2_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 181:57724642e740 4809 #define CAN_F4R2_FB22_Pos (22U)
Anna Bridge 180:96ed750bd169 4810 #define CAN_F4R2_FB22_Msk (0x1U << CAN_F4R2_FB22_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 4811 #define CAN_F4R2_FB22 CAN_F4R2_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 181:57724642e740 4812 #define CAN_F4R2_FB23_Pos (23U)
Anna Bridge 180:96ed750bd169 4813 #define CAN_F4R2_FB23_Msk (0x1U << CAN_F4R2_FB23_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 4814 #define CAN_F4R2_FB23 CAN_F4R2_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 181:57724642e740 4815 #define CAN_F4R2_FB24_Pos (24U)
Anna Bridge 180:96ed750bd169 4816 #define CAN_F4R2_FB24_Msk (0x1U << CAN_F4R2_FB24_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 4817 #define CAN_F4R2_FB24 CAN_F4R2_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 181:57724642e740 4818 #define CAN_F4R2_FB25_Pos (25U)
Anna Bridge 180:96ed750bd169 4819 #define CAN_F4R2_FB25_Msk (0x1U << CAN_F4R2_FB25_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 4820 #define CAN_F4R2_FB25 CAN_F4R2_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 181:57724642e740 4821 #define CAN_F4R2_FB26_Pos (26U)
Anna Bridge 180:96ed750bd169 4822 #define CAN_F4R2_FB26_Msk (0x1U << CAN_F4R2_FB26_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 4823 #define CAN_F4R2_FB26 CAN_F4R2_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 181:57724642e740 4824 #define CAN_F4R2_FB27_Pos (27U)
Anna Bridge 180:96ed750bd169 4825 #define CAN_F4R2_FB27_Msk (0x1U << CAN_F4R2_FB27_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 4826 #define CAN_F4R2_FB27 CAN_F4R2_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 181:57724642e740 4827 #define CAN_F4R2_FB28_Pos (28U)
Anna Bridge 180:96ed750bd169 4828 #define CAN_F4R2_FB28_Msk (0x1U << CAN_F4R2_FB28_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 4829 #define CAN_F4R2_FB28 CAN_F4R2_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 181:57724642e740 4830 #define CAN_F4R2_FB29_Pos (29U)
Anna Bridge 180:96ed750bd169 4831 #define CAN_F4R2_FB29_Msk (0x1U << CAN_F4R2_FB29_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 4832 #define CAN_F4R2_FB29 CAN_F4R2_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 181:57724642e740 4833 #define CAN_F4R2_FB30_Pos (30U)
Anna Bridge 180:96ed750bd169 4834 #define CAN_F4R2_FB30_Msk (0x1U << CAN_F4R2_FB30_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 4835 #define CAN_F4R2_FB30 CAN_F4R2_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 181:57724642e740 4836 #define CAN_F4R2_FB31_Pos (31U)
Anna Bridge 180:96ed750bd169 4837 #define CAN_F4R2_FB31_Msk (0x1U << CAN_F4R2_FB31_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 4838 #define CAN_F4R2_FB31 CAN_F4R2_FB31_Msk /*!<Filter bit 31 */
Anna Bridge 180:96ed750bd169 4839
Anna Bridge 180:96ed750bd169 4840 /******************* Bit definition for CAN_F5R2 register *******************/
AnnaBridge 181:57724642e740 4841 #define CAN_F5R2_FB0_Pos (0U)
Anna Bridge 180:96ed750bd169 4842 #define CAN_F5R2_FB0_Msk (0x1U << CAN_F5R2_FB0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 4843 #define CAN_F5R2_FB0 CAN_F5R2_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 181:57724642e740 4844 #define CAN_F5R2_FB1_Pos (1U)
Anna Bridge 180:96ed750bd169 4845 #define CAN_F5R2_FB1_Msk (0x1U << CAN_F5R2_FB1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 4846 #define CAN_F5R2_FB1 CAN_F5R2_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 181:57724642e740 4847 #define CAN_F5R2_FB2_Pos (2U)
Anna Bridge 180:96ed750bd169 4848 #define CAN_F5R2_FB2_Msk (0x1U << CAN_F5R2_FB2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 4849 #define CAN_F5R2_FB2 CAN_F5R2_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 181:57724642e740 4850 #define CAN_F5R2_FB3_Pos (3U)
Anna Bridge 180:96ed750bd169 4851 #define CAN_F5R2_FB3_Msk (0x1U << CAN_F5R2_FB3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 4852 #define CAN_F5R2_FB3 CAN_F5R2_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 181:57724642e740 4853 #define CAN_F5R2_FB4_Pos (4U)
Anna Bridge 180:96ed750bd169 4854 #define CAN_F5R2_FB4_Msk (0x1U << CAN_F5R2_FB4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 4855 #define CAN_F5R2_FB4 CAN_F5R2_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 181:57724642e740 4856 #define CAN_F5R2_FB5_Pos (5U)
Anna Bridge 180:96ed750bd169 4857 #define CAN_F5R2_FB5_Msk (0x1U << CAN_F5R2_FB5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 4858 #define CAN_F5R2_FB5 CAN_F5R2_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 181:57724642e740 4859 #define CAN_F5R2_FB6_Pos (6U)
Anna Bridge 180:96ed750bd169 4860 #define CAN_F5R2_FB6_Msk (0x1U << CAN_F5R2_FB6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 4861 #define CAN_F5R2_FB6 CAN_F5R2_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 181:57724642e740 4862 #define CAN_F5R2_FB7_Pos (7U)
Anna Bridge 180:96ed750bd169 4863 #define CAN_F5R2_FB7_Msk (0x1U << CAN_F5R2_FB7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 4864 #define CAN_F5R2_FB7 CAN_F5R2_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 181:57724642e740 4865 #define CAN_F5R2_FB8_Pos (8U)
Anna Bridge 180:96ed750bd169 4866 #define CAN_F5R2_FB8_Msk (0x1U << CAN_F5R2_FB8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 4867 #define CAN_F5R2_FB8 CAN_F5R2_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 181:57724642e740 4868 #define CAN_F5R2_FB9_Pos (9U)
Anna Bridge 180:96ed750bd169 4869 #define CAN_F5R2_FB9_Msk (0x1U << CAN_F5R2_FB9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 4870 #define CAN_F5R2_FB9 CAN_F5R2_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 181:57724642e740 4871 #define CAN_F5R2_FB10_Pos (10U)
Anna Bridge 180:96ed750bd169 4872 #define CAN_F5R2_FB10_Msk (0x1U << CAN_F5R2_FB10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 4873 #define CAN_F5R2_FB10 CAN_F5R2_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 181:57724642e740 4874 #define CAN_F5R2_FB11_Pos (11U)
Anna Bridge 180:96ed750bd169 4875 #define CAN_F5R2_FB11_Msk (0x1U << CAN_F5R2_FB11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 4876 #define CAN_F5R2_FB11 CAN_F5R2_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 181:57724642e740 4877 #define CAN_F5R2_FB12_Pos (12U)
Anna Bridge 180:96ed750bd169 4878 #define CAN_F5R2_FB12_Msk (0x1U << CAN_F5R2_FB12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 4879 #define CAN_F5R2_FB12 CAN_F5R2_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 181:57724642e740 4880 #define CAN_F5R2_FB13_Pos (13U)
Anna Bridge 180:96ed750bd169 4881 #define CAN_F5R2_FB13_Msk (0x1U << CAN_F5R2_FB13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 4882 #define CAN_F5R2_FB13 CAN_F5R2_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 181:57724642e740 4883 #define CAN_F5R2_FB14_Pos (14U)
Anna Bridge 180:96ed750bd169 4884 #define CAN_F5R2_FB14_Msk (0x1U << CAN_F5R2_FB14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 4885 #define CAN_F5R2_FB14 CAN_F5R2_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 181:57724642e740 4886 #define CAN_F5R2_FB15_Pos (15U)
Anna Bridge 180:96ed750bd169 4887 #define CAN_F5R2_FB15_Msk (0x1U << CAN_F5R2_FB15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 4888 #define CAN_F5R2_FB15 CAN_F5R2_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 181:57724642e740 4889 #define CAN_F5R2_FB16_Pos (16U)
Anna Bridge 180:96ed750bd169 4890 #define CAN_F5R2_FB16_Msk (0x1U << CAN_F5R2_FB16_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 4891 #define CAN_F5R2_FB16 CAN_F5R2_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 181:57724642e740 4892 #define CAN_F5R2_FB17_Pos (17U)
Anna Bridge 180:96ed750bd169 4893 #define CAN_F5R2_FB17_Msk (0x1U << CAN_F5R2_FB17_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 4894 #define CAN_F5R2_FB17 CAN_F5R2_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 181:57724642e740 4895 #define CAN_F5R2_FB18_Pos (18U)
Anna Bridge 180:96ed750bd169 4896 #define CAN_F5R2_FB18_Msk (0x1U << CAN_F5R2_FB18_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 4897 #define CAN_F5R2_FB18 CAN_F5R2_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 181:57724642e740 4898 #define CAN_F5R2_FB19_Pos (19U)
Anna Bridge 180:96ed750bd169 4899 #define CAN_F5R2_FB19_Msk (0x1U << CAN_F5R2_FB19_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 4900 #define CAN_F5R2_FB19 CAN_F5R2_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 181:57724642e740 4901 #define CAN_F5R2_FB20_Pos (20U)
Anna Bridge 180:96ed750bd169 4902 #define CAN_F5R2_FB20_Msk (0x1U << CAN_F5R2_FB20_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 4903 #define CAN_F5R2_FB20 CAN_F5R2_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 181:57724642e740 4904 #define CAN_F5R2_FB21_Pos (21U)
Anna Bridge 180:96ed750bd169 4905 #define CAN_F5R2_FB21_Msk (0x1U << CAN_F5R2_FB21_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 4906 #define CAN_F5R2_FB21 CAN_F5R2_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 181:57724642e740 4907 #define CAN_F5R2_FB22_Pos (22U)
Anna Bridge 180:96ed750bd169 4908 #define CAN_F5R2_FB22_Msk (0x1U << CAN_F5R2_FB22_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 4909 #define CAN_F5R2_FB22 CAN_F5R2_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 181:57724642e740 4910 #define CAN_F5R2_FB23_Pos (23U)
Anna Bridge 180:96ed750bd169 4911 #define CAN_F5R2_FB23_Msk (0x1U << CAN_F5R2_FB23_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 4912 #define CAN_F5R2_FB23 CAN_F5R2_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 181:57724642e740 4913 #define CAN_F5R2_FB24_Pos (24U)
Anna Bridge 180:96ed750bd169 4914 #define CAN_F5R2_FB24_Msk (0x1U << CAN_F5R2_FB24_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 4915 #define CAN_F5R2_FB24 CAN_F5R2_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 181:57724642e740 4916 #define CAN_F5R2_FB25_Pos (25U)
Anna Bridge 180:96ed750bd169 4917 #define CAN_F5R2_FB25_Msk (0x1U << CAN_F5R2_FB25_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 4918 #define CAN_F5R2_FB25 CAN_F5R2_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 181:57724642e740 4919 #define CAN_F5R2_FB26_Pos (26U)
Anna Bridge 180:96ed750bd169 4920 #define CAN_F5R2_FB26_Msk (0x1U << CAN_F5R2_FB26_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 4921 #define CAN_F5R2_FB26 CAN_F5R2_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 181:57724642e740 4922 #define CAN_F5R2_FB27_Pos (27U)
Anna Bridge 180:96ed750bd169 4923 #define CAN_F5R2_FB27_Msk (0x1U << CAN_F5R2_FB27_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 4924 #define CAN_F5R2_FB27 CAN_F5R2_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 181:57724642e740 4925 #define CAN_F5R2_FB28_Pos (28U)
Anna Bridge 180:96ed750bd169 4926 #define CAN_F5R2_FB28_Msk (0x1U << CAN_F5R2_FB28_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 4927 #define CAN_F5R2_FB28 CAN_F5R2_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 181:57724642e740 4928 #define CAN_F5R2_FB29_Pos (29U)
Anna Bridge 180:96ed750bd169 4929 #define CAN_F5R2_FB29_Msk (0x1U << CAN_F5R2_FB29_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 4930 #define CAN_F5R2_FB29 CAN_F5R2_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 181:57724642e740 4931 #define CAN_F5R2_FB30_Pos (30U)
Anna Bridge 180:96ed750bd169 4932 #define CAN_F5R2_FB30_Msk (0x1U << CAN_F5R2_FB30_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 4933 #define CAN_F5R2_FB30 CAN_F5R2_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 181:57724642e740 4934 #define CAN_F5R2_FB31_Pos (31U)
Anna Bridge 180:96ed750bd169 4935 #define CAN_F5R2_FB31_Msk (0x1U << CAN_F5R2_FB31_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 4936 #define CAN_F5R2_FB31 CAN_F5R2_FB31_Msk /*!<Filter bit 31 */
Anna Bridge 180:96ed750bd169 4937
Anna Bridge 180:96ed750bd169 4938 /******************* Bit definition for CAN_F6R2 register *******************/
AnnaBridge 181:57724642e740 4939 #define CAN_F6R2_FB0_Pos (0U)
Anna Bridge 180:96ed750bd169 4940 #define CAN_F6R2_FB0_Msk (0x1U << CAN_F6R2_FB0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 4941 #define CAN_F6R2_FB0 CAN_F6R2_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 181:57724642e740 4942 #define CAN_F6R2_FB1_Pos (1U)
Anna Bridge 180:96ed750bd169 4943 #define CAN_F6R2_FB1_Msk (0x1U << CAN_F6R2_FB1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 4944 #define CAN_F6R2_FB1 CAN_F6R2_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 181:57724642e740 4945 #define CAN_F6R2_FB2_Pos (2U)
Anna Bridge 180:96ed750bd169 4946 #define CAN_F6R2_FB2_Msk (0x1U << CAN_F6R2_FB2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 4947 #define CAN_F6R2_FB2 CAN_F6R2_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 181:57724642e740 4948 #define CAN_F6R2_FB3_Pos (3U)
Anna Bridge 180:96ed750bd169 4949 #define CAN_F6R2_FB3_Msk (0x1U << CAN_F6R2_FB3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 4950 #define CAN_F6R2_FB3 CAN_F6R2_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 181:57724642e740 4951 #define CAN_F6R2_FB4_Pos (4U)
Anna Bridge 180:96ed750bd169 4952 #define CAN_F6R2_FB4_Msk (0x1U << CAN_F6R2_FB4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 4953 #define CAN_F6R2_FB4 CAN_F6R2_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 181:57724642e740 4954 #define CAN_F6R2_FB5_Pos (5U)
Anna Bridge 180:96ed750bd169 4955 #define CAN_F6R2_FB5_Msk (0x1U << CAN_F6R2_FB5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 4956 #define CAN_F6R2_FB5 CAN_F6R2_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 181:57724642e740 4957 #define CAN_F6R2_FB6_Pos (6U)
Anna Bridge 180:96ed750bd169 4958 #define CAN_F6R2_FB6_Msk (0x1U << CAN_F6R2_FB6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 4959 #define CAN_F6R2_FB6 CAN_F6R2_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 181:57724642e740 4960 #define CAN_F6R2_FB7_Pos (7U)
Anna Bridge 180:96ed750bd169 4961 #define CAN_F6R2_FB7_Msk (0x1U << CAN_F6R2_FB7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 4962 #define CAN_F6R2_FB7 CAN_F6R2_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 181:57724642e740 4963 #define CAN_F6R2_FB8_Pos (8U)
Anna Bridge 180:96ed750bd169 4964 #define CAN_F6R2_FB8_Msk (0x1U << CAN_F6R2_FB8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 4965 #define CAN_F6R2_FB8 CAN_F6R2_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 181:57724642e740 4966 #define CAN_F6R2_FB9_Pos (9U)
Anna Bridge 180:96ed750bd169 4967 #define CAN_F6R2_FB9_Msk (0x1U << CAN_F6R2_FB9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 4968 #define CAN_F6R2_FB9 CAN_F6R2_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 181:57724642e740 4969 #define CAN_F6R2_FB10_Pos (10U)
Anna Bridge 180:96ed750bd169 4970 #define CAN_F6R2_FB10_Msk (0x1U << CAN_F6R2_FB10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 4971 #define CAN_F6R2_FB10 CAN_F6R2_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 181:57724642e740 4972 #define CAN_F6R2_FB11_Pos (11U)
Anna Bridge 180:96ed750bd169 4973 #define CAN_F6R2_FB11_Msk (0x1U << CAN_F6R2_FB11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 4974 #define CAN_F6R2_FB11 CAN_F6R2_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 181:57724642e740 4975 #define CAN_F6R2_FB12_Pos (12U)
Anna Bridge 180:96ed750bd169 4976 #define CAN_F6R2_FB12_Msk (0x1U << CAN_F6R2_FB12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 4977 #define CAN_F6R2_FB12 CAN_F6R2_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 181:57724642e740 4978 #define CAN_F6R2_FB13_Pos (13U)
Anna Bridge 180:96ed750bd169 4979 #define CAN_F6R2_FB13_Msk (0x1U << CAN_F6R2_FB13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 4980 #define CAN_F6R2_FB13 CAN_F6R2_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 181:57724642e740 4981 #define CAN_F6R2_FB14_Pos (14U)
Anna Bridge 180:96ed750bd169 4982 #define CAN_F6R2_FB14_Msk (0x1U << CAN_F6R2_FB14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 4983 #define CAN_F6R2_FB14 CAN_F6R2_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 181:57724642e740 4984 #define CAN_F6R2_FB15_Pos (15U)
Anna Bridge 180:96ed750bd169 4985 #define CAN_F6R2_FB15_Msk (0x1U << CAN_F6R2_FB15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 4986 #define CAN_F6R2_FB15 CAN_F6R2_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 181:57724642e740 4987 #define CAN_F6R2_FB16_Pos (16U)
Anna Bridge 180:96ed750bd169 4988 #define CAN_F6R2_FB16_Msk (0x1U << CAN_F6R2_FB16_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 4989 #define CAN_F6R2_FB16 CAN_F6R2_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 181:57724642e740 4990 #define CAN_F6R2_FB17_Pos (17U)
Anna Bridge 180:96ed750bd169 4991 #define CAN_F6R2_FB17_Msk (0x1U << CAN_F6R2_FB17_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 4992 #define CAN_F6R2_FB17 CAN_F6R2_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 181:57724642e740 4993 #define CAN_F6R2_FB18_Pos (18U)
Anna Bridge 180:96ed750bd169 4994 #define CAN_F6R2_FB18_Msk (0x1U << CAN_F6R2_FB18_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 4995 #define CAN_F6R2_FB18 CAN_F6R2_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 181:57724642e740 4996 #define CAN_F6R2_FB19_Pos (19U)
Anna Bridge 180:96ed750bd169 4997 #define CAN_F6R2_FB19_Msk (0x1U << CAN_F6R2_FB19_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 4998 #define CAN_F6R2_FB19 CAN_F6R2_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 181:57724642e740 4999 #define CAN_F6R2_FB20_Pos (20U)
Anna Bridge 180:96ed750bd169 5000 #define CAN_F6R2_FB20_Msk (0x1U << CAN_F6R2_FB20_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 5001 #define CAN_F6R2_FB20 CAN_F6R2_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 181:57724642e740 5002 #define CAN_F6R2_FB21_Pos (21U)
Anna Bridge 180:96ed750bd169 5003 #define CAN_F6R2_FB21_Msk (0x1U << CAN_F6R2_FB21_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 5004 #define CAN_F6R2_FB21 CAN_F6R2_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 181:57724642e740 5005 #define CAN_F6R2_FB22_Pos (22U)
Anna Bridge 180:96ed750bd169 5006 #define CAN_F6R2_FB22_Msk (0x1U << CAN_F6R2_FB22_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 5007 #define CAN_F6R2_FB22 CAN_F6R2_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 181:57724642e740 5008 #define CAN_F6R2_FB23_Pos (23U)
Anna Bridge 180:96ed750bd169 5009 #define CAN_F6R2_FB23_Msk (0x1U << CAN_F6R2_FB23_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 5010 #define CAN_F6R2_FB23 CAN_F6R2_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 181:57724642e740 5011 #define CAN_F6R2_FB24_Pos (24U)
Anna Bridge 180:96ed750bd169 5012 #define CAN_F6R2_FB24_Msk (0x1U << CAN_F6R2_FB24_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 5013 #define CAN_F6R2_FB24 CAN_F6R2_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 181:57724642e740 5014 #define CAN_F6R2_FB25_Pos (25U)
Anna Bridge 180:96ed750bd169 5015 #define CAN_F6R2_FB25_Msk (0x1U << CAN_F6R2_FB25_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 5016 #define CAN_F6R2_FB25 CAN_F6R2_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 181:57724642e740 5017 #define CAN_F6R2_FB26_Pos (26U)
Anna Bridge 180:96ed750bd169 5018 #define CAN_F6R2_FB26_Msk (0x1U << CAN_F6R2_FB26_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 5019 #define CAN_F6R2_FB26 CAN_F6R2_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 181:57724642e740 5020 #define CAN_F6R2_FB27_Pos (27U)
Anna Bridge 180:96ed750bd169 5021 #define CAN_F6R2_FB27_Msk (0x1U << CAN_F6R2_FB27_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 5022 #define CAN_F6R2_FB27 CAN_F6R2_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 181:57724642e740 5023 #define CAN_F6R2_FB28_Pos (28U)
Anna Bridge 180:96ed750bd169 5024 #define CAN_F6R2_FB28_Msk (0x1U << CAN_F6R2_FB28_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 5025 #define CAN_F6R2_FB28 CAN_F6R2_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 181:57724642e740 5026 #define CAN_F6R2_FB29_Pos (29U)
Anna Bridge 180:96ed750bd169 5027 #define CAN_F6R2_FB29_Msk (0x1U << CAN_F6R2_FB29_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 5028 #define CAN_F6R2_FB29 CAN_F6R2_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 181:57724642e740 5029 #define CAN_F6R2_FB30_Pos (30U)
Anna Bridge 180:96ed750bd169 5030 #define CAN_F6R2_FB30_Msk (0x1U << CAN_F6R2_FB30_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 5031 #define CAN_F6R2_FB30 CAN_F6R2_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 181:57724642e740 5032 #define CAN_F6R2_FB31_Pos (31U)
Anna Bridge 180:96ed750bd169 5033 #define CAN_F6R2_FB31_Msk (0x1U << CAN_F6R2_FB31_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 5034 #define CAN_F6R2_FB31 CAN_F6R2_FB31_Msk /*!<Filter bit 31 */
Anna Bridge 180:96ed750bd169 5035
Anna Bridge 180:96ed750bd169 5036 /******************* Bit definition for CAN_F7R2 register *******************/
AnnaBridge 181:57724642e740 5037 #define CAN_F7R2_FB0_Pos (0U)
Anna Bridge 180:96ed750bd169 5038 #define CAN_F7R2_FB0_Msk (0x1U << CAN_F7R2_FB0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 5039 #define CAN_F7R2_FB0 CAN_F7R2_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 181:57724642e740 5040 #define CAN_F7R2_FB1_Pos (1U)
Anna Bridge 180:96ed750bd169 5041 #define CAN_F7R2_FB1_Msk (0x1U << CAN_F7R2_FB1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 5042 #define CAN_F7R2_FB1 CAN_F7R2_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 181:57724642e740 5043 #define CAN_F7R2_FB2_Pos (2U)
Anna Bridge 180:96ed750bd169 5044 #define CAN_F7R2_FB2_Msk (0x1U << CAN_F7R2_FB2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 5045 #define CAN_F7R2_FB2 CAN_F7R2_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 181:57724642e740 5046 #define CAN_F7R2_FB3_Pos (3U)
Anna Bridge 180:96ed750bd169 5047 #define CAN_F7R2_FB3_Msk (0x1U << CAN_F7R2_FB3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 5048 #define CAN_F7R2_FB3 CAN_F7R2_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 181:57724642e740 5049 #define CAN_F7R2_FB4_Pos (4U)
Anna Bridge 180:96ed750bd169 5050 #define CAN_F7R2_FB4_Msk (0x1U << CAN_F7R2_FB4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 5051 #define CAN_F7R2_FB4 CAN_F7R2_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 181:57724642e740 5052 #define CAN_F7R2_FB5_Pos (5U)
Anna Bridge 180:96ed750bd169 5053 #define CAN_F7R2_FB5_Msk (0x1U << CAN_F7R2_FB5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 5054 #define CAN_F7R2_FB5 CAN_F7R2_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 181:57724642e740 5055 #define CAN_F7R2_FB6_Pos (6U)
Anna Bridge 180:96ed750bd169 5056 #define CAN_F7R2_FB6_Msk (0x1U << CAN_F7R2_FB6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 5057 #define CAN_F7R2_FB6 CAN_F7R2_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 181:57724642e740 5058 #define CAN_F7R2_FB7_Pos (7U)
Anna Bridge 180:96ed750bd169 5059 #define CAN_F7R2_FB7_Msk (0x1U << CAN_F7R2_FB7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 5060 #define CAN_F7R2_FB7 CAN_F7R2_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 181:57724642e740 5061 #define CAN_F7R2_FB8_Pos (8U)
Anna Bridge 180:96ed750bd169 5062 #define CAN_F7R2_FB8_Msk (0x1U << CAN_F7R2_FB8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 5063 #define CAN_F7R2_FB8 CAN_F7R2_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 181:57724642e740 5064 #define CAN_F7R2_FB9_Pos (9U)
Anna Bridge 180:96ed750bd169 5065 #define CAN_F7R2_FB9_Msk (0x1U << CAN_F7R2_FB9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 5066 #define CAN_F7R2_FB9 CAN_F7R2_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 181:57724642e740 5067 #define CAN_F7R2_FB10_Pos (10U)
Anna Bridge 180:96ed750bd169 5068 #define CAN_F7R2_FB10_Msk (0x1U << CAN_F7R2_FB10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 5069 #define CAN_F7R2_FB10 CAN_F7R2_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 181:57724642e740 5070 #define CAN_F7R2_FB11_Pos (11U)
Anna Bridge 180:96ed750bd169 5071 #define CAN_F7R2_FB11_Msk (0x1U << CAN_F7R2_FB11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 5072 #define CAN_F7R2_FB11 CAN_F7R2_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 181:57724642e740 5073 #define CAN_F7R2_FB12_Pos (12U)
Anna Bridge 180:96ed750bd169 5074 #define CAN_F7R2_FB12_Msk (0x1U << CAN_F7R2_FB12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 5075 #define CAN_F7R2_FB12 CAN_F7R2_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 181:57724642e740 5076 #define CAN_F7R2_FB13_Pos (13U)
Anna Bridge 180:96ed750bd169 5077 #define CAN_F7R2_FB13_Msk (0x1U << CAN_F7R2_FB13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 5078 #define CAN_F7R2_FB13 CAN_F7R2_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 181:57724642e740 5079 #define CAN_F7R2_FB14_Pos (14U)
Anna Bridge 180:96ed750bd169 5080 #define CAN_F7R2_FB14_Msk (0x1U << CAN_F7R2_FB14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 5081 #define CAN_F7R2_FB14 CAN_F7R2_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 181:57724642e740 5082 #define CAN_F7R2_FB15_Pos (15U)
Anna Bridge 180:96ed750bd169 5083 #define CAN_F7R2_FB15_Msk (0x1U << CAN_F7R2_FB15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 5084 #define CAN_F7R2_FB15 CAN_F7R2_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 181:57724642e740 5085 #define CAN_F7R2_FB16_Pos (16U)
Anna Bridge 180:96ed750bd169 5086 #define CAN_F7R2_FB16_Msk (0x1U << CAN_F7R2_FB16_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 5087 #define CAN_F7R2_FB16 CAN_F7R2_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 181:57724642e740 5088 #define CAN_F7R2_FB17_Pos (17U)
Anna Bridge 180:96ed750bd169 5089 #define CAN_F7R2_FB17_Msk (0x1U << CAN_F7R2_FB17_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 5090 #define CAN_F7R2_FB17 CAN_F7R2_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 181:57724642e740 5091 #define CAN_F7R2_FB18_Pos (18U)
Anna Bridge 180:96ed750bd169 5092 #define CAN_F7R2_FB18_Msk (0x1U << CAN_F7R2_FB18_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 5093 #define CAN_F7R2_FB18 CAN_F7R2_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 181:57724642e740 5094 #define CAN_F7R2_FB19_Pos (19U)
Anna Bridge 180:96ed750bd169 5095 #define CAN_F7R2_FB19_Msk (0x1U << CAN_F7R2_FB19_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 5096 #define CAN_F7R2_FB19 CAN_F7R2_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 181:57724642e740 5097 #define CAN_F7R2_FB20_Pos (20U)
Anna Bridge 180:96ed750bd169 5098 #define CAN_F7R2_FB20_Msk (0x1U << CAN_F7R2_FB20_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 5099 #define CAN_F7R2_FB20 CAN_F7R2_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 181:57724642e740 5100 #define CAN_F7R2_FB21_Pos (21U)
Anna Bridge 180:96ed750bd169 5101 #define CAN_F7R2_FB21_Msk (0x1U << CAN_F7R2_FB21_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 5102 #define CAN_F7R2_FB21 CAN_F7R2_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 181:57724642e740 5103 #define CAN_F7R2_FB22_Pos (22U)
Anna Bridge 180:96ed750bd169 5104 #define CAN_F7R2_FB22_Msk (0x1U << CAN_F7R2_FB22_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 5105 #define CAN_F7R2_FB22 CAN_F7R2_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 181:57724642e740 5106 #define CAN_F7R2_FB23_Pos (23U)
Anna Bridge 180:96ed750bd169 5107 #define CAN_F7R2_FB23_Msk (0x1U << CAN_F7R2_FB23_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 5108 #define CAN_F7R2_FB23 CAN_F7R2_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 181:57724642e740 5109 #define CAN_F7R2_FB24_Pos (24U)
Anna Bridge 180:96ed750bd169 5110 #define CAN_F7R2_FB24_Msk (0x1U << CAN_F7R2_FB24_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 5111 #define CAN_F7R2_FB24 CAN_F7R2_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 181:57724642e740 5112 #define CAN_F7R2_FB25_Pos (25U)
Anna Bridge 180:96ed750bd169 5113 #define CAN_F7R2_FB25_Msk (0x1U << CAN_F7R2_FB25_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 5114 #define CAN_F7R2_FB25 CAN_F7R2_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 181:57724642e740 5115 #define CAN_F7R2_FB26_Pos (26U)
Anna Bridge 180:96ed750bd169 5116 #define CAN_F7R2_FB26_Msk (0x1U << CAN_F7R2_FB26_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 5117 #define CAN_F7R2_FB26 CAN_F7R2_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 181:57724642e740 5118 #define CAN_F7R2_FB27_Pos (27U)
Anna Bridge 180:96ed750bd169 5119 #define CAN_F7R2_FB27_Msk (0x1U << CAN_F7R2_FB27_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 5120 #define CAN_F7R2_FB27 CAN_F7R2_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 181:57724642e740 5121 #define CAN_F7R2_FB28_Pos (28U)
Anna Bridge 180:96ed750bd169 5122 #define CAN_F7R2_FB28_Msk (0x1U << CAN_F7R2_FB28_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 5123 #define CAN_F7R2_FB28 CAN_F7R2_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 181:57724642e740 5124 #define CAN_F7R2_FB29_Pos (29U)
Anna Bridge 180:96ed750bd169 5125 #define CAN_F7R2_FB29_Msk (0x1U << CAN_F7R2_FB29_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 5126 #define CAN_F7R2_FB29 CAN_F7R2_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 181:57724642e740 5127 #define CAN_F7R2_FB30_Pos (30U)
Anna Bridge 180:96ed750bd169 5128 #define CAN_F7R2_FB30_Msk (0x1U << CAN_F7R2_FB30_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 5129 #define CAN_F7R2_FB30 CAN_F7R2_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 181:57724642e740 5130 #define CAN_F7R2_FB31_Pos (31U)
Anna Bridge 180:96ed750bd169 5131 #define CAN_F7R2_FB31_Msk (0x1U << CAN_F7R2_FB31_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 5132 #define CAN_F7R2_FB31 CAN_F7R2_FB31_Msk /*!<Filter bit 31 */
Anna Bridge 180:96ed750bd169 5133
Anna Bridge 180:96ed750bd169 5134 /******************* Bit definition for CAN_F8R2 register *******************/
AnnaBridge 181:57724642e740 5135 #define CAN_F8R2_FB0_Pos (0U)
Anna Bridge 180:96ed750bd169 5136 #define CAN_F8R2_FB0_Msk (0x1U << CAN_F8R2_FB0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 5137 #define CAN_F8R2_FB0 CAN_F8R2_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 181:57724642e740 5138 #define CAN_F8R2_FB1_Pos (1U)
Anna Bridge 180:96ed750bd169 5139 #define CAN_F8R2_FB1_Msk (0x1U << CAN_F8R2_FB1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 5140 #define CAN_F8R2_FB1 CAN_F8R2_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 181:57724642e740 5141 #define CAN_F8R2_FB2_Pos (2U)
Anna Bridge 180:96ed750bd169 5142 #define CAN_F8R2_FB2_Msk (0x1U << CAN_F8R2_FB2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 5143 #define CAN_F8R2_FB2 CAN_F8R2_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 181:57724642e740 5144 #define CAN_F8R2_FB3_Pos (3U)
Anna Bridge 180:96ed750bd169 5145 #define CAN_F8R2_FB3_Msk (0x1U << CAN_F8R2_FB3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 5146 #define CAN_F8R2_FB3 CAN_F8R2_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 181:57724642e740 5147 #define CAN_F8R2_FB4_Pos (4U)
Anna Bridge 180:96ed750bd169 5148 #define CAN_F8R2_FB4_Msk (0x1U << CAN_F8R2_FB4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 5149 #define CAN_F8R2_FB4 CAN_F8R2_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 181:57724642e740 5150 #define CAN_F8R2_FB5_Pos (5U)
Anna Bridge 180:96ed750bd169 5151 #define CAN_F8R2_FB5_Msk (0x1U << CAN_F8R2_FB5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 5152 #define CAN_F8R2_FB5 CAN_F8R2_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 181:57724642e740 5153 #define CAN_F8R2_FB6_Pos (6U)
Anna Bridge 180:96ed750bd169 5154 #define CAN_F8R2_FB6_Msk (0x1U << CAN_F8R2_FB6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 5155 #define CAN_F8R2_FB6 CAN_F8R2_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 181:57724642e740 5156 #define CAN_F8R2_FB7_Pos (7U)
Anna Bridge 180:96ed750bd169 5157 #define CAN_F8R2_FB7_Msk (0x1U << CAN_F8R2_FB7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 5158 #define CAN_F8R2_FB7 CAN_F8R2_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 181:57724642e740 5159 #define CAN_F8R2_FB8_Pos (8U)
Anna Bridge 180:96ed750bd169 5160 #define CAN_F8R2_FB8_Msk (0x1U << CAN_F8R2_FB8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 5161 #define CAN_F8R2_FB8 CAN_F8R2_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 181:57724642e740 5162 #define CAN_F8R2_FB9_Pos (9U)
Anna Bridge 180:96ed750bd169 5163 #define CAN_F8R2_FB9_Msk (0x1U << CAN_F8R2_FB9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 5164 #define CAN_F8R2_FB9 CAN_F8R2_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 181:57724642e740 5165 #define CAN_F8R2_FB10_Pos (10U)
Anna Bridge 180:96ed750bd169 5166 #define CAN_F8R2_FB10_Msk (0x1U << CAN_F8R2_FB10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 5167 #define CAN_F8R2_FB10 CAN_F8R2_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 181:57724642e740 5168 #define CAN_F8R2_FB11_Pos (11U)
Anna Bridge 180:96ed750bd169 5169 #define CAN_F8R2_FB11_Msk (0x1U << CAN_F8R2_FB11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 5170 #define CAN_F8R2_FB11 CAN_F8R2_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 181:57724642e740 5171 #define CAN_F8R2_FB12_Pos (12U)
Anna Bridge 180:96ed750bd169 5172 #define CAN_F8R2_FB12_Msk (0x1U << CAN_F8R2_FB12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 5173 #define CAN_F8R2_FB12 CAN_F8R2_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 181:57724642e740 5174 #define CAN_F8R2_FB13_Pos (13U)
Anna Bridge 180:96ed750bd169 5175 #define CAN_F8R2_FB13_Msk (0x1U << CAN_F8R2_FB13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 5176 #define CAN_F8R2_FB13 CAN_F8R2_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 181:57724642e740 5177 #define CAN_F8R2_FB14_Pos (14U)
Anna Bridge 180:96ed750bd169 5178 #define CAN_F8R2_FB14_Msk (0x1U << CAN_F8R2_FB14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 5179 #define CAN_F8R2_FB14 CAN_F8R2_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 181:57724642e740 5180 #define CAN_F8R2_FB15_Pos (15U)
Anna Bridge 180:96ed750bd169 5181 #define CAN_F8R2_FB15_Msk (0x1U << CAN_F8R2_FB15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 5182 #define CAN_F8R2_FB15 CAN_F8R2_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 181:57724642e740 5183 #define CAN_F8R2_FB16_Pos (16U)
Anna Bridge 180:96ed750bd169 5184 #define CAN_F8R2_FB16_Msk (0x1U << CAN_F8R2_FB16_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 5185 #define CAN_F8R2_FB16 CAN_F8R2_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 181:57724642e740 5186 #define CAN_F8R2_FB17_Pos (17U)
Anna Bridge 180:96ed750bd169 5187 #define CAN_F8R2_FB17_Msk (0x1U << CAN_F8R2_FB17_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 5188 #define CAN_F8R2_FB17 CAN_F8R2_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 181:57724642e740 5189 #define CAN_F8R2_FB18_Pos (18U)
Anna Bridge 180:96ed750bd169 5190 #define CAN_F8R2_FB18_Msk (0x1U << CAN_F8R2_FB18_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 5191 #define CAN_F8R2_FB18 CAN_F8R2_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 181:57724642e740 5192 #define CAN_F8R2_FB19_Pos (19U)
Anna Bridge 180:96ed750bd169 5193 #define CAN_F8R2_FB19_Msk (0x1U << CAN_F8R2_FB19_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 5194 #define CAN_F8R2_FB19 CAN_F8R2_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 181:57724642e740 5195 #define CAN_F8R2_FB20_Pos (20U)
Anna Bridge 180:96ed750bd169 5196 #define CAN_F8R2_FB20_Msk (0x1U << CAN_F8R2_FB20_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 5197 #define CAN_F8R2_FB20 CAN_F8R2_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 181:57724642e740 5198 #define CAN_F8R2_FB21_Pos (21U)
Anna Bridge 180:96ed750bd169 5199 #define CAN_F8R2_FB21_Msk (0x1U << CAN_F8R2_FB21_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 5200 #define CAN_F8R2_FB21 CAN_F8R2_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 181:57724642e740 5201 #define CAN_F8R2_FB22_Pos (22U)
Anna Bridge 180:96ed750bd169 5202 #define CAN_F8R2_FB22_Msk (0x1U << CAN_F8R2_FB22_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 5203 #define CAN_F8R2_FB22 CAN_F8R2_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 181:57724642e740 5204 #define CAN_F8R2_FB23_Pos (23U)
Anna Bridge 180:96ed750bd169 5205 #define CAN_F8R2_FB23_Msk (0x1U << CAN_F8R2_FB23_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 5206 #define CAN_F8R2_FB23 CAN_F8R2_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 181:57724642e740 5207 #define CAN_F8R2_FB24_Pos (24U)
Anna Bridge 180:96ed750bd169 5208 #define CAN_F8R2_FB24_Msk (0x1U << CAN_F8R2_FB24_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 5209 #define CAN_F8R2_FB24 CAN_F8R2_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 181:57724642e740 5210 #define CAN_F8R2_FB25_Pos (25U)
Anna Bridge 180:96ed750bd169 5211 #define CAN_F8R2_FB25_Msk (0x1U << CAN_F8R2_FB25_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 5212 #define CAN_F8R2_FB25 CAN_F8R2_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 181:57724642e740 5213 #define CAN_F8R2_FB26_Pos (26U)
Anna Bridge 180:96ed750bd169 5214 #define CAN_F8R2_FB26_Msk (0x1U << CAN_F8R2_FB26_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 5215 #define CAN_F8R2_FB26 CAN_F8R2_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 181:57724642e740 5216 #define CAN_F8R2_FB27_Pos (27U)
Anna Bridge 180:96ed750bd169 5217 #define CAN_F8R2_FB27_Msk (0x1U << CAN_F8R2_FB27_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 5218 #define CAN_F8R2_FB27 CAN_F8R2_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 181:57724642e740 5219 #define CAN_F8R2_FB28_Pos (28U)
Anna Bridge 180:96ed750bd169 5220 #define CAN_F8R2_FB28_Msk (0x1U << CAN_F8R2_FB28_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 5221 #define CAN_F8R2_FB28 CAN_F8R2_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 181:57724642e740 5222 #define CAN_F8R2_FB29_Pos (29U)
Anna Bridge 180:96ed750bd169 5223 #define CAN_F8R2_FB29_Msk (0x1U << CAN_F8R2_FB29_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 5224 #define CAN_F8R2_FB29 CAN_F8R2_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 181:57724642e740 5225 #define CAN_F8R2_FB30_Pos (30U)
Anna Bridge 180:96ed750bd169 5226 #define CAN_F8R2_FB30_Msk (0x1U << CAN_F8R2_FB30_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 5227 #define CAN_F8R2_FB30 CAN_F8R2_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 181:57724642e740 5228 #define CAN_F8R2_FB31_Pos (31U)
Anna Bridge 180:96ed750bd169 5229 #define CAN_F8R2_FB31_Msk (0x1U << CAN_F8R2_FB31_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 5230 #define CAN_F8R2_FB31 CAN_F8R2_FB31_Msk /*!<Filter bit 31 */
Anna Bridge 180:96ed750bd169 5231
Anna Bridge 180:96ed750bd169 5232 /******************* Bit definition for CAN_F9R2 register *******************/
AnnaBridge 181:57724642e740 5233 #define CAN_F9R2_FB0_Pos (0U)
Anna Bridge 180:96ed750bd169 5234 #define CAN_F9R2_FB0_Msk (0x1U << CAN_F9R2_FB0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 5235 #define CAN_F9R2_FB0 CAN_F9R2_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 181:57724642e740 5236 #define CAN_F9R2_FB1_Pos (1U)
Anna Bridge 180:96ed750bd169 5237 #define CAN_F9R2_FB1_Msk (0x1U << CAN_F9R2_FB1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 5238 #define CAN_F9R2_FB1 CAN_F9R2_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 181:57724642e740 5239 #define CAN_F9R2_FB2_Pos (2U)
Anna Bridge 180:96ed750bd169 5240 #define CAN_F9R2_FB2_Msk (0x1U << CAN_F9R2_FB2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 5241 #define CAN_F9R2_FB2 CAN_F9R2_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 181:57724642e740 5242 #define CAN_F9R2_FB3_Pos (3U)
Anna Bridge 180:96ed750bd169 5243 #define CAN_F9R2_FB3_Msk (0x1U << CAN_F9R2_FB3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 5244 #define CAN_F9R2_FB3 CAN_F9R2_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 181:57724642e740 5245 #define CAN_F9R2_FB4_Pos (4U)
Anna Bridge 180:96ed750bd169 5246 #define CAN_F9R2_FB4_Msk (0x1U << CAN_F9R2_FB4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 5247 #define CAN_F9R2_FB4 CAN_F9R2_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 181:57724642e740 5248 #define CAN_F9R2_FB5_Pos (5U)
Anna Bridge 180:96ed750bd169 5249 #define CAN_F9R2_FB5_Msk (0x1U << CAN_F9R2_FB5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 5250 #define CAN_F9R2_FB5 CAN_F9R2_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 181:57724642e740 5251 #define CAN_F9R2_FB6_Pos (6U)
Anna Bridge 180:96ed750bd169 5252 #define CAN_F9R2_FB6_Msk (0x1U << CAN_F9R2_FB6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 5253 #define CAN_F9R2_FB6 CAN_F9R2_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 181:57724642e740 5254 #define CAN_F9R2_FB7_Pos (7U)
Anna Bridge 180:96ed750bd169 5255 #define CAN_F9R2_FB7_Msk (0x1U << CAN_F9R2_FB7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 5256 #define CAN_F9R2_FB7 CAN_F9R2_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 181:57724642e740 5257 #define CAN_F9R2_FB8_Pos (8U)
Anna Bridge 180:96ed750bd169 5258 #define CAN_F9R2_FB8_Msk (0x1U << CAN_F9R2_FB8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 5259 #define CAN_F9R2_FB8 CAN_F9R2_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 181:57724642e740 5260 #define CAN_F9R2_FB9_Pos (9U)
Anna Bridge 180:96ed750bd169 5261 #define CAN_F9R2_FB9_Msk (0x1U << CAN_F9R2_FB9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 5262 #define CAN_F9R2_FB9 CAN_F9R2_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 181:57724642e740 5263 #define CAN_F9R2_FB10_Pos (10U)
Anna Bridge 180:96ed750bd169 5264 #define CAN_F9R2_FB10_Msk (0x1U << CAN_F9R2_FB10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 5265 #define CAN_F9R2_FB10 CAN_F9R2_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 181:57724642e740 5266 #define CAN_F9R2_FB11_Pos (11U)
Anna Bridge 180:96ed750bd169 5267 #define CAN_F9R2_FB11_Msk (0x1U << CAN_F9R2_FB11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 5268 #define CAN_F9R2_FB11 CAN_F9R2_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 181:57724642e740 5269 #define CAN_F9R2_FB12_Pos (12U)
Anna Bridge 180:96ed750bd169 5270 #define CAN_F9R2_FB12_Msk (0x1U << CAN_F9R2_FB12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 5271 #define CAN_F9R2_FB12 CAN_F9R2_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 181:57724642e740 5272 #define CAN_F9R2_FB13_Pos (13U)
Anna Bridge 180:96ed750bd169 5273 #define CAN_F9R2_FB13_Msk (0x1U << CAN_F9R2_FB13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 5274 #define CAN_F9R2_FB13 CAN_F9R2_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 181:57724642e740 5275 #define CAN_F9R2_FB14_Pos (14U)
Anna Bridge 180:96ed750bd169 5276 #define CAN_F9R2_FB14_Msk (0x1U << CAN_F9R2_FB14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 5277 #define CAN_F9R2_FB14 CAN_F9R2_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 181:57724642e740 5278 #define CAN_F9R2_FB15_Pos (15U)
Anna Bridge 180:96ed750bd169 5279 #define CAN_F9R2_FB15_Msk (0x1U << CAN_F9R2_FB15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 5280 #define CAN_F9R2_FB15 CAN_F9R2_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 181:57724642e740 5281 #define CAN_F9R2_FB16_Pos (16U)
Anna Bridge 180:96ed750bd169 5282 #define CAN_F9R2_FB16_Msk (0x1U << CAN_F9R2_FB16_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 5283 #define CAN_F9R2_FB16 CAN_F9R2_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 181:57724642e740 5284 #define CAN_F9R2_FB17_Pos (17U)
Anna Bridge 180:96ed750bd169 5285 #define CAN_F9R2_FB17_Msk (0x1U << CAN_F9R2_FB17_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 5286 #define CAN_F9R2_FB17 CAN_F9R2_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 181:57724642e740 5287 #define CAN_F9R2_FB18_Pos (18U)
Anna Bridge 180:96ed750bd169 5288 #define CAN_F9R2_FB18_Msk (0x1U << CAN_F9R2_FB18_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 5289 #define CAN_F9R2_FB18 CAN_F9R2_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 181:57724642e740 5290 #define CAN_F9R2_FB19_Pos (19U)
Anna Bridge 180:96ed750bd169 5291 #define CAN_F9R2_FB19_Msk (0x1U << CAN_F9R2_FB19_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 5292 #define CAN_F9R2_FB19 CAN_F9R2_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 181:57724642e740 5293 #define CAN_F9R2_FB20_Pos (20U)
Anna Bridge 180:96ed750bd169 5294 #define CAN_F9R2_FB20_Msk (0x1U << CAN_F9R2_FB20_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 5295 #define CAN_F9R2_FB20 CAN_F9R2_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 181:57724642e740 5296 #define CAN_F9R2_FB21_Pos (21U)
Anna Bridge 180:96ed750bd169 5297 #define CAN_F9R2_FB21_Msk (0x1U << CAN_F9R2_FB21_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 5298 #define CAN_F9R2_FB21 CAN_F9R2_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 181:57724642e740 5299 #define CAN_F9R2_FB22_Pos (22U)
Anna Bridge 180:96ed750bd169 5300 #define CAN_F9R2_FB22_Msk (0x1U << CAN_F9R2_FB22_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 5301 #define CAN_F9R2_FB22 CAN_F9R2_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 181:57724642e740 5302 #define CAN_F9R2_FB23_Pos (23U)
Anna Bridge 180:96ed750bd169 5303 #define CAN_F9R2_FB23_Msk (0x1U << CAN_F9R2_FB23_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 5304 #define CAN_F9R2_FB23 CAN_F9R2_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 181:57724642e740 5305 #define CAN_F9R2_FB24_Pos (24U)
Anna Bridge 180:96ed750bd169 5306 #define CAN_F9R2_FB24_Msk (0x1U << CAN_F9R2_FB24_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 5307 #define CAN_F9R2_FB24 CAN_F9R2_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 181:57724642e740 5308 #define CAN_F9R2_FB25_Pos (25U)
Anna Bridge 180:96ed750bd169 5309 #define CAN_F9R2_FB25_Msk (0x1U << CAN_F9R2_FB25_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 5310 #define CAN_F9R2_FB25 CAN_F9R2_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 181:57724642e740 5311 #define CAN_F9R2_FB26_Pos (26U)
Anna Bridge 180:96ed750bd169 5312 #define CAN_F9R2_FB26_Msk (0x1U << CAN_F9R2_FB26_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 5313 #define CAN_F9R2_FB26 CAN_F9R2_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 181:57724642e740 5314 #define CAN_F9R2_FB27_Pos (27U)
Anna Bridge 180:96ed750bd169 5315 #define CAN_F9R2_FB27_Msk (0x1U << CAN_F9R2_FB27_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 5316 #define CAN_F9R2_FB27 CAN_F9R2_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 181:57724642e740 5317 #define CAN_F9R2_FB28_Pos (28U)
Anna Bridge 180:96ed750bd169 5318 #define CAN_F9R2_FB28_Msk (0x1U << CAN_F9R2_FB28_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 5319 #define CAN_F9R2_FB28 CAN_F9R2_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 181:57724642e740 5320 #define CAN_F9R2_FB29_Pos (29U)
Anna Bridge 180:96ed750bd169 5321 #define CAN_F9R2_FB29_Msk (0x1U << CAN_F9R2_FB29_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 5322 #define CAN_F9R2_FB29 CAN_F9R2_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 181:57724642e740 5323 #define CAN_F9R2_FB30_Pos (30U)
Anna Bridge 180:96ed750bd169 5324 #define CAN_F9R2_FB30_Msk (0x1U << CAN_F9R2_FB30_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 5325 #define CAN_F9R2_FB30 CAN_F9R2_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 181:57724642e740 5326 #define CAN_F9R2_FB31_Pos (31U)
Anna Bridge 180:96ed750bd169 5327 #define CAN_F9R2_FB31_Msk (0x1U << CAN_F9R2_FB31_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 5328 #define CAN_F9R2_FB31 CAN_F9R2_FB31_Msk /*!<Filter bit 31 */
Anna Bridge 180:96ed750bd169 5329
Anna Bridge 180:96ed750bd169 5330 /******************* Bit definition for CAN_F10R2 register ******************/
AnnaBridge 181:57724642e740 5331 #define CAN_F10R2_FB0_Pos (0U)
Anna Bridge 180:96ed750bd169 5332 #define CAN_F10R2_FB0_Msk (0x1U << CAN_F10R2_FB0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 5333 #define CAN_F10R2_FB0 CAN_F10R2_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 181:57724642e740 5334 #define CAN_F10R2_FB1_Pos (1U)
Anna Bridge 180:96ed750bd169 5335 #define CAN_F10R2_FB1_Msk (0x1U << CAN_F10R2_FB1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 5336 #define CAN_F10R2_FB1 CAN_F10R2_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 181:57724642e740 5337 #define CAN_F10R2_FB2_Pos (2U)
Anna Bridge 180:96ed750bd169 5338 #define CAN_F10R2_FB2_Msk (0x1U << CAN_F10R2_FB2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 5339 #define CAN_F10R2_FB2 CAN_F10R2_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 181:57724642e740 5340 #define CAN_F10R2_FB3_Pos (3U)
Anna Bridge 180:96ed750bd169 5341 #define CAN_F10R2_FB3_Msk (0x1U << CAN_F10R2_FB3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 5342 #define CAN_F10R2_FB3 CAN_F10R2_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 181:57724642e740 5343 #define CAN_F10R2_FB4_Pos (4U)
Anna Bridge 180:96ed750bd169 5344 #define CAN_F10R2_FB4_Msk (0x1U << CAN_F10R2_FB4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 5345 #define CAN_F10R2_FB4 CAN_F10R2_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 181:57724642e740 5346 #define CAN_F10R2_FB5_Pos (5U)
Anna Bridge 180:96ed750bd169 5347 #define CAN_F10R2_FB5_Msk (0x1U << CAN_F10R2_FB5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 5348 #define CAN_F10R2_FB5 CAN_F10R2_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 181:57724642e740 5349 #define CAN_F10R2_FB6_Pos (6U)
Anna Bridge 180:96ed750bd169 5350 #define CAN_F10R2_FB6_Msk (0x1U << CAN_F10R2_FB6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 5351 #define CAN_F10R2_FB6 CAN_F10R2_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 181:57724642e740 5352 #define CAN_F10R2_FB7_Pos (7U)
Anna Bridge 180:96ed750bd169 5353 #define CAN_F10R2_FB7_Msk (0x1U << CAN_F10R2_FB7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 5354 #define CAN_F10R2_FB7 CAN_F10R2_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 181:57724642e740 5355 #define CAN_F10R2_FB8_Pos (8U)
Anna Bridge 180:96ed750bd169 5356 #define CAN_F10R2_FB8_Msk (0x1U << CAN_F10R2_FB8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 5357 #define CAN_F10R2_FB8 CAN_F10R2_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 181:57724642e740 5358 #define CAN_F10R2_FB9_Pos (9U)
Anna Bridge 180:96ed750bd169 5359 #define CAN_F10R2_FB9_Msk (0x1U << CAN_F10R2_FB9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 5360 #define CAN_F10R2_FB9 CAN_F10R2_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 181:57724642e740 5361 #define CAN_F10R2_FB10_Pos (10U)
Anna Bridge 180:96ed750bd169 5362 #define CAN_F10R2_FB10_Msk (0x1U << CAN_F10R2_FB10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 5363 #define CAN_F10R2_FB10 CAN_F10R2_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 181:57724642e740 5364 #define CAN_F10R2_FB11_Pos (11U)
Anna Bridge 180:96ed750bd169 5365 #define CAN_F10R2_FB11_Msk (0x1U << CAN_F10R2_FB11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 5366 #define CAN_F10R2_FB11 CAN_F10R2_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 181:57724642e740 5367 #define CAN_F10R2_FB12_Pos (12U)
Anna Bridge 180:96ed750bd169 5368 #define CAN_F10R2_FB12_Msk (0x1U << CAN_F10R2_FB12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 5369 #define CAN_F10R2_FB12 CAN_F10R2_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 181:57724642e740 5370 #define CAN_F10R2_FB13_Pos (13U)
Anna Bridge 180:96ed750bd169 5371 #define CAN_F10R2_FB13_Msk (0x1U << CAN_F10R2_FB13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 5372 #define CAN_F10R2_FB13 CAN_F10R2_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 181:57724642e740 5373 #define CAN_F10R2_FB14_Pos (14U)
Anna Bridge 180:96ed750bd169 5374 #define CAN_F10R2_FB14_Msk (0x1U << CAN_F10R2_FB14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 5375 #define CAN_F10R2_FB14 CAN_F10R2_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 181:57724642e740 5376 #define CAN_F10R2_FB15_Pos (15U)
Anna Bridge 180:96ed750bd169 5377 #define CAN_F10R2_FB15_Msk (0x1U << CAN_F10R2_FB15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 5378 #define CAN_F10R2_FB15 CAN_F10R2_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 181:57724642e740 5379 #define CAN_F10R2_FB16_Pos (16U)
Anna Bridge 180:96ed750bd169 5380 #define CAN_F10R2_FB16_Msk (0x1U << CAN_F10R2_FB16_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 5381 #define CAN_F10R2_FB16 CAN_F10R2_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 181:57724642e740 5382 #define CAN_F10R2_FB17_Pos (17U)
Anna Bridge 180:96ed750bd169 5383 #define CAN_F10R2_FB17_Msk (0x1U << CAN_F10R2_FB17_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 5384 #define CAN_F10R2_FB17 CAN_F10R2_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 181:57724642e740 5385 #define CAN_F10R2_FB18_Pos (18U)
Anna Bridge 180:96ed750bd169 5386 #define CAN_F10R2_FB18_Msk (0x1U << CAN_F10R2_FB18_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 5387 #define CAN_F10R2_FB18 CAN_F10R2_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 181:57724642e740 5388 #define CAN_F10R2_FB19_Pos (19U)
Anna Bridge 180:96ed750bd169 5389 #define CAN_F10R2_FB19_Msk (0x1U << CAN_F10R2_FB19_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 5390 #define CAN_F10R2_FB19 CAN_F10R2_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 181:57724642e740 5391 #define CAN_F10R2_FB20_Pos (20U)
Anna Bridge 180:96ed750bd169 5392 #define CAN_F10R2_FB20_Msk (0x1U << CAN_F10R2_FB20_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 5393 #define CAN_F10R2_FB20 CAN_F10R2_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 181:57724642e740 5394 #define CAN_F10R2_FB21_Pos (21U)
Anna Bridge 180:96ed750bd169 5395 #define CAN_F10R2_FB21_Msk (0x1U << CAN_F10R2_FB21_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 5396 #define CAN_F10R2_FB21 CAN_F10R2_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 181:57724642e740 5397 #define CAN_F10R2_FB22_Pos (22U)
Anna Bridge 180:96ed750bd169 5398 #define CAN_F10R2_FB22_Msk (0x1U << CAN_F10R2_FB22_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 5399 #define CAN_F10R2_FB22 CAN_F10R2_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 181:57724642e740 5400 #define CAN_F10R2_FB23_Pos (23U)
Anna Bridge 180:96ed750bd169 5401 #define CAN_F10R2_FB23_Msk (0x1U << CAN_F10R2_FB23_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 5402 #define CAN_F10R2_FB23 CAN_F10R2_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 181:57724642e740 5403 #define CAN_F10R2_FB24_Pos (24U)
Anna Bridge 180:96ed750bd169 5404 #define CAN_F10R2_FB24_Msk (0x1U << CAN_F10R2_FB24_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 5405 #define CAN_F10R2_FB24 CAN_F10R2_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 181:57724642e740 5406 #define CAN_F10R2_FB25_Pos (25U)
Anna Bridge 180:96ed750bd169 5407 #define CAN_F10R2_FB25_Msk (0x1U << CAN_F10R2_FB25_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 5408 #define CAN_F10R2_FB25 CAN_F10R2_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 181:57724642e740 5409 #define CAN_F10R2_FB26_Pos (26U)
Anna Bridge 180:96ed750bd169 5410 #define CAN_F10R2_FB26_Msk (0x1U << CAN_F10R2_FB26_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 5411 #define CAN_F10R2_FB26 CAN_F10R2_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 181:57724642e740 5412 #define CAN_F10R2_FB27_Pos (27U)
Anna Bridge 180:96ed750bd169 5413 #define CAN_F10R2_FB27_Msk (0x1U << CAN_F10R2_FB27_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 5414 #define CAN_F10R2_FB27 CAN_F10R2_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 181:57724642e740 5415 #define CAN_F10R2_FB28_Pos (28U)
Anna Bridge 180:96ed750bd169 5416 #define CAN_F10R2_FB28_Msk (0x1U << CAN_F10R2_FB28_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 5417 #define CAN_F10R2_FB28 CAN_F10R2_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 181:57724642e740 5418 #define CAN_F10R2_FB29_Pos (29U)
Anna Bridge 180:96ed750bd169 5419 #define CAN_F10R2_FB29_Msk (0x1U << CAN_F10R2_FB29_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 5420 #define CAN_F10R2_FB29 CAN_F10R2_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 181:57724642e740 5421 #define CAN_F10R2_FB30_Pos (30U)
Anna Bridge 180:96ed750bd169 5422 #define CAN_F10R2_FB30_Msk (0x1U << CAN_F10R2_FB30_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 5423 #define CAN_F10R2_FB30 CAN_F10R2_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 181:57724642e740 5424 #define CAN_F10R2_FB31_Pos (31U)
Anna Bridge 180:96ed750bd169 5425 #define CAN_F10R2_FB31_Msk (0x1U << CAN_F10R2_FB31_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 5426 #define CAN_F10R2_FB31 CAN_F10R2_FB31_Msk /*!<Filter bit 31 */
Anna Bridge 180:96ed750bd169 5427
Anna Bridge 180:96ed750bd169 5428 /******************* Bit definition for CAN_F11R2 register ******************/
AnnaBridge 181:57724642e740 5429 #define CAN_F11R2_FB0_Pos (0U)
Anna Bridge 180:96ed750bd169 5430 #define CAN_F11R2_FB0_Msk (0x1U << CAN_F11R2_FB0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 5431 #define CAN_F11R2_FB0 CAN_F11R2_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 181:57724642e740 5432 #define CAN_F11R2_FB1_Pos (1U)
Anna Bridge 180:96ed750bd169 5433 #define CAN_F11R2_FB1_Msk (0x1U << CAN_F11R2_FB1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 5434 #define CAN_F11R2_FB1 CAN_F11R2_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 181:57724642e740 5435 #define CAN_F11R2_FB2_Pos (2U)
Anna Bridge 180:96ed750bd169 5436 #define CAN_F11R2_FB2_Msk (0x1U << CAN_F11R2_FB2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 5437 #define CAN_F11R2_FB2 CAN_F11R2_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 181:57724642e740 5438 #define CAN_F11R2_FB3_Pos (3U)
Anna Bridge 180:96ed750bd169 5439 #define CAN_F11R2_FB3_Msk (0x1U << CAN_F11R2_FB3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 5440 #define CAN_F11R2_FB3 CAN_F11R2_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 181:57724642e740 5441 #define CAN_F11R2_FB4_Pos (4U)
Anna Bridge 180:96ed750bd169 5442 #define CAN_F11R2_FB4_Msk (0x1U << CAN_F11R2_FB4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 5443 #define CAN_F11R2_FB4 CAN_F11R2_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 181:57724642e740 5444 #define CAN_F11R2_FB5_Pos (5U)
Anna Bridge 180:96ed750bd169 5445 #define CAN_F11R2_FB5_Msk (0x1U << CAN_F11R2_FB5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 5446 #define CAN_F11R2_FB5 CAN_F11R2_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 181:57724642e740 5447 #define CAN_F11R2_FB6_Pos (6U)
Anna Bridge 180:96ed750bd169 5448 #define CAN_F11R2_FB6_Msk (0x1U << CAN_F11R2_FB6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 5449 #define CAN_F11R2_FB6 CAN_F11R2_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 181:57724642e740 5450 #define CAN_F11R2_FB7_Pos (7U)
Anna Bridge 180:96ed750bd169 5451 #define CAN_F11R2_FB7_Msk (0x1U << CAN_F11R2_FB7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 5452 #define CAN_F11R2_FB7 CAN_F11R2_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 181:57724642e740 5453 #define CAN_F11R2_FB8_Pos (8U)
Anna Bridge 180:96ed750bd169 5454 #define CAN_F11R2_FB8_Msk (0x1U << CAN_F11R2_FB8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 5455 #define CAN_F11R2_FB8 CAN_F11R2_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 181:57724642e740 5456 #define CAN_F11R2_FB9_Pos (9U)
Anna Bridge 180:96ed750bd169 5457 #define CAN_F11R2_FB9_Msk (0x1U << CAN_F11R2_FB9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 5458 #define CAN_F11R2_FB9 CAN_F11R2_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 181:57724642e740 5459 #define CAN_F11R2_FB10_Pos (10U)
Anna Bridge 180:96ed750bd169 5460 #define CAN_F11R2_FB10_Msk (0x1U << CAN_F11R2_FB10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 5461 #define CAN_F11R2_FB10 CAN_F11R2_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 181:57724642e740 5462 #define CAN_F11R2_FB11_Pos (11U)
Anna Bridge 180:96ed750bd169 5463 #define CAN_F11R2_FB11_Msk (0x1U << CAN_F11R2_FB11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 5464 #define CAN_F11R2_FB11 CAN_F11R2_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 181:57724642e740 5465 #define CAN_F11R2_FB12_Pos (12U)
Anna Bridge 180:96ed750bd169 5466 #define CAN_F11R2_FB12_Msk (0x1U << CAN_F11R2_FB12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 5467 #define CAN_F11R2_FB12 CAN_F11R2_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 181:57724642e740 5468 #define CAN_F11R2_FB13_Pos (13U)
Anna Bridge 180:96ed750bd169 5469 #define CAN_F11R2_FB13_Msk (0x1U << CAN_F11R2_FB13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 5470 #define CAN_F11R2_FB13 CAN_F11R2_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 181:57724642e740 5471 #define CAN_F11R2_FB14_Pos (14U)
Anna Bridge 180:96ed750bd169 5472 #define CAN_F11R2_FB14_Msk (0x1U << CAN_F11R2_FB14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 5473 #define CAN_F11R2_FB14 CAN_F11R2_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 181:57724642e740 5474 #define CAN_F11R2_FB15_Pos (15U)
Anna Bridge 180:96ed750bd169 5475 #define CAN_F11R2_FB15_Msk (0x1U << CAN_F11R2_FB15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 5476 #define CAN_F11R2_FB15 CAN_F11R2_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 181:57724642e740 5477 #define CAN_F11R2_FB16_Pos (16U)
Anna Bridge 180:96ed750bd169 5478 #define CAN_F11R2_FB16_Msk (0x1U << CAN_F11R2_FB16_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 5479 #define CAN_F11R2_FB16 CAN_F11R2_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 181:57724642e740 5480 #define CAN_F11R2_FB17_Pos (17U)
Anna Bridge 180:96ed750bd169 5481 #define CAN_F11R2_FB17_Msk (0x1U << CAN_F11R2_FB17_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 5482 #define CAN_F11R2_FB17 CAN_F11R2_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 181:57724642e740 5483 #define CAN_F11R2_FB18_Pos (18U)
Anna Bridge 180:96ed750bd169 5484 #define CAN_F11R2_FB18_Msk (0x1U << CAN_F11R2_FB18_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 5485 #define CAN_F11R2_FB18 CAN_F11R2_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 181:57724642e740 5486 #define CAN_F11R2_FB19_Pos (19U)
Anna Bridge 180:96ed750bd169 5487 #define CAN_F11R2_FB19_Msk (0x1U << CAN_F11R2_FB19_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 5488 #define CAN_F11R2_FB19 CAN_F11R2_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 181:57724642e740 5489 #define CAN_F11R2_FB20_Pos (20U)
Anna Bridge 180:96ed750bd169 5490 #define CAN_F11R2_FB20_Msk (0x1U << CAN_F11R2_FB20_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 5491 #define CAN_F11R2_FB20 CAN_F11R2_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 181:57724642e740 5492 #define CAN_F11R2_FB21_Pos (21U)
Anna Bridge 180:96ed750bd169 5493 #define CAN_F11R2_FB21_Msk (0x1U << CAN_F11R2_FB21_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 5494 #define CAN_F11R2_FB21 CAN_F11R2_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 181:57724642e740 5495 #define CAN_F11R2_FB22_Pos (22U)
Anna Bridge 180:96ed750bd169 5496 #define CAN_F11R2_FB22_Msk (0x1U << CAN_F11R2_FB22_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 5497 #define CAN_F11R2_FB22 CAN_F11R2_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 181:57724642e740 5498 #define CAN_F11R2_FB23_Pos (23U)
Anna Bridge 180:96ed750bd169 5499 #define CAN_F11R2_FB23_Msk (0x1U << CAN_F11R2_FB23_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 5500 #define CAN_F11R2_FB23 CAN_F11R2_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 181:57724642e740 5501 #define CAN_F11R2_FB24_Pos (24U)
Anna Bridge 180:96ed750bd169 5502 #define CAN_F11R2_FB24_Msk (0x1U << CAN_F11R2_FB24_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 5503 #define CAN_F11R2_FB24 CAN_F11R2_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 181:57724642e740 5504 #define CAN_F11R2_FB25_Pos (25U)
Anna Bridge 180:96ed750bd169 5505 #define CAN_F11R2_FB25_Msk (0x1U << CAN_F11R2_FB25_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 5506 #define CAN_F11R2_FB25 CAN_F11R2_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 181:57724642e740 5507 #define CAN_F11R2_FB26_Pos (26U)
Anna Bridge 180:96ed750bd169 5508 #define CAN_F11R2_FB26_Msk (0x1U << CAN_F11R2_FB26_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 5509 #define CAN_F11R2_FB26 CAN_F11R2_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 181:57724642e740 5510 #define CAN_F11R2_FB27_Pos (27U)
Anna Bridge 180:96ed750bd169 5511 #define CAN_F11R2_FB27_Msk (0x1U << CAN_F11R2_FB27_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 5512 #define CAN_F11R2_FB27 CAN_F11R2_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 181:57724642e740 5513 #define CAN_F11R2_FB28_Pos (28U)
Anna Bridge 180:96ed750bd169 5514 #define CAN_F11R2_FB28_Msk (0x1U << CAN_F11R2_FB28_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 5515 #define CAN_F11R2_FB28 CAN_F11R2_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 181:57724642e740 5516 #define CAN_F11R2_FB29_Pos (29U)
Anna Bridge 180:96ed750bd169 5517 #define CAN_F11R2_FB29_Msk (0x1U << CAN_F11R2_FB29_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 5518 #define CAN_F11R2_FB29 CAN_F11R2_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 181:57724642e740 5519 #define CAN_F11R2_FB30_Pos (30U)
Anna Bridge 180:96ed750bd169 5520 #define CAN_F11R2_FB30_Msk (0x1U << CAN_F11R2_FB30_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 5521 #define CAN_F11R2_FB30 CAN_F11R2_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 181:57724642e740 5522 #define CAN_F11R2_FB31_Pos (31U)
Anna Bridge 180:96ed750bd169 5523 #define CAN_F11R2_FB31_Msk (0x1U << CAN_F11R2_FB31_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 5524 #define CAN_F11R2_FB31 CAN_F11R2_FB31_Msk /*!<Filter bit 31 */
Anna Bridge 180:96ed750bd169 5525
Anna Bridge 180:96ed750bd169 5526 /******************* Bit definition for CAN_F12R2 register ******************/
AnnaBridge 181:57724642e740 5527 #define CAN_F12R2_FB0_Pos (0U)
Anna Bridge 180:96ed750bd169 5528 #define CAN_F12R2_FB0_Msk (0x1U << CAN_F12R2_FB0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 5529 #define CAN_F12R2_FB0 CAN_F12R2_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 181:57724642e740 5530 #define CAN_F12R2_FB1_Pos (1U)
Anna Bridge 180:96ed750bd169 5531 #define CAN_F12R2_FB1_Msk (0x1U << CAN_F12R2_FB1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 5532 #define CAN_F12R2_FB1 CAN_F12R2_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 181:57724642e740 5533 #define CAN_F12R2_FB2_Pos (2U)
Anna Bridge 180:96ed750bd169 5534 #define CAN_F12R2_FB2_Msk (0x1U << CAN_F12R2_FB2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 5535 #define CAN_F12R2_FB2 CAN_F12R2_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 181:57724642e740 5536 #define CAN_F12R2_FB3_Pos (3U)
Anna Bridge 180:96ed750bd169 5537 #define CAN_F12R2_FB3_Msk (0x1U << CAN_F12R2_FB3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 5538 #define CAN_F12R2_FB3 CAN_F12R2_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 181:57724642e740 5539 #define CAN_F12R2_FB4_Pos (4U)
Anna Bridge 180:96ed750bd169 5540 #define CAN_F12R2_FB4_Msk (0x1U << CAN_F12R2_FB4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 5541 #define CAN_F12R2_FB4 CAN_F12R2_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 181:57724642e740 5542 #define CAN_F12R2_FB5_Pos (5U)
Anna Bridge 180:96ed750bd169 5543 #define CAN_F12R2_FB5_Msk (0x1U << CAN_F12R2_FB5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 5544 #define CAN_F12R2_FB5 CAN_F12R2_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 181:57724642e740 5545 #define CAN_F12R2_FB6_Pos (6U)
Anna Bridge 180:96ed750bd169 5546 #define CAN_F12R2_FB6_Msk (0x1U << CAN_F12R2_FB6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 5547 #define CAN_F12R2_FB6 CAN_F12R2_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 181:57724642e740 5548 #define CAN_F12R2_FB7_Pos (7U)
Anna Bridge 180:96ed750bd169 5549 #define CAN_F12R2_FB7_Msk (0x1U << CAN_F12R2_FB7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 5550 #define CAN_F12R2_FB7 CAN_F12R2_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 181:57724642e740 5551 #define CAN_F12R2_FB8_Pos (8U)
Anna Bridge 180:96ed750bd169 5552 #define CAN_F12R2_FB8_Msk (0x1U << CAN_F12R2_FB8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 5553 #define CAN_F12R2_FB8 CAN_F12R2_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 181:57724642e740 5554 #define CAN_F12R2_FB9_Pos (9U)
Anna Bridge 180:96ed750bd169 5555 #define CAN_F12R2_FB9_Msk (0x1U << CAN_F12R2_FB9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 5556 #define CAN_F12R2_FB9 CAN_F12R2_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 181:57724642e740 5557 #define CAN_F12R2_FB10_Pos (10U)
Anna Bridge 180:96ed750bd169 5558 #define CAN_F12R2_FB10_Msk (0x1U << CAN_F12R2_FB10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 5559 #define CAN_F12R2_FB10 CAN_F12R2_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 181:57724642e740 5560 #define CAN_F12R2_FB11_Pos (11U)
Anna Bridge 180:96ed750bd169 5561 #define CAN_F12R2_FB11_Msk (0x1U << CAN_F12R2_FB11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 5562 #define CAN_F12R2_FB11 CAN_F12R2_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 181:57724642e740 5563 #define CAN_F12R2_FB12_Pos (12U)
Anna Bridge 180:96ed750bd169 5564 #define CAN_F12R2_FB12_Msk (0x1U << CAN_F12R2_FB12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 5565 #define CAN_F12R2_FB12 CAN_F12R2_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 181:57724642e740 5566 #define CAN_F12R2_FB13_Pos (13U)
Anna Bridge 180:96ed750bd169 5567 #define CAN_F12R2_FB13_Msk (0x1U << CAN_F12R2_FB13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 5568 #define CAN_F12R2_FB13 CAN_F12R2_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 181:57724642e740 5569 #define CAN_F12R2_FB14_Pos (14U)
Anna Bridge 180:96ed750bd169 5570 #define CAN_F12R2_FB14_Msk (0x1U << CAN_F12R2_FB14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 5571 #define CAN_F12R2_FB14 CAN_F12R2_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 181:57724642e740 5572 #define CAN_F12R2_FB15_Pos (15U)
Anna Bridge 180:96ed750bd169 5573 #define CAN_F12R2_FB15_Msk (0x1U << CAN_F12R2_FB15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 5574 #define CAN_F12R2_FB15 CAN_F12R2_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 181:57724642e740 5575 #define CAN_F12R2_FB16_Pos (16U)
Anna Bridge 180:96ed750bd169 5576 #define CAN_F12R2_FB16_Msk (0x1U << CAN_F12R2_FB16_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 5577 #define CAN_F12R2_FB16 CAN_F12R2_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 181:57724642e740 5578 #define CAN_F12R2_FB17_Pos (17U)
Anna Bridge 180:96ed750bd169 5579 #define CAN_F12R2_FB17_Msk (0x1U << CAN_F12R2_FB17_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 5580 #define CAN_F12R2_FB17 CAN_F12R2_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 181:57724642e740 5581 #define CAN_F12R2_FB18_Pos (18U)
Anna Bridge 180:96ed750bd169 5582 #define CAN_F12R2_FB18_Msk (0x1U << CAN_F12R2_FB18_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 5583 #define CAN_F12R2_FB18 CAN_F12R2_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 181:57724642e740 5584 #define CAN_F12R2_FB19_Pos (19U)
Anna Bridge 180:96ed750bd169 5585 #define CAN_F12R2_FB19_Msk (0x1U << CAN_F12R2_FB19_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 5586 #define CAN_F12R2_FB19 CAN_F12R2_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 181:57724642e740 5587 #define CAN_F12R2_FB20_Pos (20U)
Anna Bridge 180:96ed750bd169 5588 #define CAN_F12R2_FB20_Msk (0x1U << CAN_F12R2_FB20_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 5589 #define CAN_F12R2_FB20 CAN_F12R2_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 181:57724642e740 5590 #define CAN_F12R2_FB21_Pos (21U)
Anna Bridge 180:96ed750bd169 5591 #define CAN_F12R2_FB21_Msk (0x1U << CAN_F12R2_FB21_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 5592 #define CAN_F12R2_FB21 CAN_F12R2_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 181:57724642e740 5593 #define CAN_F12R2_FB22_Pos (22U)
Anna Bridge 180:96ed750bd169 5594 #define CAN_F12R2_FB22_Msk (0x1U << CAN_F12R2_FB22_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 5595 #define CAN_F12R2_FB22 CAN_F12R2_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 181:57724642e740 5596 #define CAN_F12R2_FB23_Pos (23U)
Anna Bridge 180:96ed750bd169 5597 #define CAN_F12R2_FB23_Msk (0x1U << CAN_F12R2_FB23_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 5598 #define CAN_F12R2_FB23 CAN_F12R2_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 181:57724642e740 5599 #define CAN_F12R2_FB24_Pos (24U)
Anna Bridge 180:96ed750bd169 5600 #define CAN_F12R2_FB24_Msk (0x1U << CAN_F12R2_FB24_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 5601 #define CAN_F12R2_FB24 CAN_F12R2_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 181:57724642e740 5602 #define CAN_F12R2_FB25_Pos (25U)
Anna Bridge 180:96ed750bd169 5603 #define CAN_F12R2_FB25_Msk (0x1U << CAN_F12R2_FB25_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 5604 #define CAN_F12R2_FB25 CAN_F12R2_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 181:57724642e740 5605 #define CAN_F12R2_FB26_Pos (26U)
Anna Bridge 180:96ed750bd169 5606 #define CAN_F12R2_FB26_Msk (0x1U << CAN_F12R2_FB26_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 5607 #define CAN_F12R2_FB26 CAN_F12R2_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 181:57724642e740 5608 #define CAN_F12R2_FB27_Pos (27U)
Anna Bridge 180:96ed750bd169 5609 #define CAN_F12R2_FB27_Msk (0x1U << CAN_F12R2_FB27_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 5610 #define CAN_F12R2_FB27 CAN_F12R2_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 181:57724642e740 5611 #define CAN_F12R2_FB28_Pos (28U)
Anna Bridge 180:96ed750bd169 5612 #define CAN_F12R2_FB28_Msk (0x1U << CAN_F12R2_FB28_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 5613 #define CAN_F12R2_FB28 CAN_F12R2_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 181:57724642e740 5614 #define CAN_F12R2_FB29_Pos (29U)
Anna Bridge 180:96ed750bd169 5615 #define CAN_F12R2_FB29_Msk (0x1U << CAN_F12R2_FB29_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 5616 #define CAN_F12R2_FB29 CAN_F12R2_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 181:57724642e740 5617 #define CAN_F12R2_FB30_Pos (30U)
Anna Bridge 180:96ed750bd169 5618 #define CAN_F12R2_FB30_Msk (0x1U << CAN_F12R2_FB30_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 5619 #define CAN_F12R2_FB30 CAN_F12R2_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 181:57724642e740 5620 #define CAN_F12R2_FB31_Pos (31U)
Anna Bridge 180:96ed750bd169 5621 #define CAN_F12R2_FB31_Msk (0x1U << CAN_F12R2_FB31_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 5622 #define CAN_F12R2_FB31 CAN_F12R2_FB31_Msk /*!<Filter bit 31 */
Anna Bridge 180:96ed750bd169 5623
Anna Bridge 180:96ed750bd169 5624 /******************* Bit definition for CAN_F13R2 register ******************/
AnnaBridge 181:57724642e740 5625 #define CAN_F13R2_FB0_Pos (0U)
Anna Bridge 180:96ed750bd169 5626 #define CAN_F13R2_FB0_Msk (0x1U << CAN_F13R2_FB0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 5627 #define CAN_F13R2_FB0 CAN_F13R2_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 181:57724642e740 5628 #define CAN_F13R2_FB1_Pos (1U)
Anna Bridge 180:96ed750bd169 5629 #define CAN_F13R2_FB1_Msk (0x1U << CAN_F13R2_FB1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 5630 #define CAN_F13R2_FB1 CAN_F13R2_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 181:57724642e740 5631 #define CAN_F13R2_FB2_Pos (2U)
Anna Bridge 180:96ed750bd169 5632 #define CAN_F13R2_FB2_Msk (0x1U << CAN_F13R2_FB2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 5633 #define CAN_F13R2_FB2 CAN_F13R2_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 181:57724642e740 5634 #define CAN_F13R2_FB3_Pos (3U)
Anna Bridge 180:96ed750bd169 5635 #define CAN_F13R2_FB3_Msk (0x1U << CAN_F13R2_FB3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 5636 #define CAN_F13R2_FB3 CAN_F13R2_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 181:57724642e740 5637 #define CAN_F13R2_FB4_Pos (4U)
Anna Bridge 180:96ed750bd169 5638 #define CAN_F13R2_FB4_Msk (0x1U << CAN_F13R2_FB4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 5639 #define CAN_F13R2_FB4 CAN_F13R2_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 181:57724642e740 5640 #define CAN_F13R2_FB5_Pos (5U)
Anna Bridge 180:96ed750bd169 5641 #define CAN_F13R2_FB5_Msk (0x1U << CAN_F13R2_FB5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 5642 #define CAN_F13R2_FB5 CAN_F13R2_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 181:57724642e740 5643 #define CAN_F13R2_FB6_Pos (6U)
Anna Bridge 180:96ed750bd169 5644 #define CAN_F13R2_FB6_Msk (0x1U << CAN_F13R2_FB6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 5645 #define CAN_F13R2_FB6 CAN_F13R2_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 181:57724642e740 5646 #define CAN_F13R2_FB7_Pos (7U)
Anna Bridge 180:96ed750bd169 5647 #define CAN_F13R2_FB7_Msk (0x1U << CAN_F13R2_FB7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 5648 #define CAN_F13R2_FB7 CAN_F13R2_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 181:57724642e740 5649 #define CAN_F13R2_FB8_Pos (8U)
Anna Bridge 180:96ed750bd169 5650 #define CAN_F13R2_FB8_Msk (0x1U << CAN_F13R2_FB8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 5651 #define CAN_F13R2_FB8 CAN_F13R2_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 181:57724642e740 5652 #define CAN_F13R2_FB9_Pos (9U)
Anna Bridge 180:96ed750bd169 5653 #define CAN_F13R2_FB9_Msk (0x1U << CAN_F13R2_FB9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 5654 #define CAN_F13R2_FB9 CAN_F13R2_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 181:57724642e740 5655 #define CAN_F13R2_FB10_Pos (10U)
Anna Bridge 180:96ed750bd169 5656 #define CAN_F13R2_FB10_Msk (0x1U << CAN_F13R2_FB10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 5657 #define CAN_F13R2_FB10 CAN_F13R2_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 181:57724642e740 5658 #define CAN_F13R2_FB11_Pos (11U)
Anna Bridge 180:96ed750bd169 5659 #define CAN_F13R2_FB11_Msk (0x1U << CAN_F13R2_FB11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 5660 #define CAN_F13R2_FB11 CAN_F13R2_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 181:57724642e740 5661 #define CAN_F13R2_FB12_Pos (12U)
Anna Bridge 180:96ed750bd169 5662 #define CAN_F13R2_FB12_Msk (0x1U << CAN_F13R2_FB12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 5663 #define CAN_F13R2_FB12 CAN_F13R2_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 181:57724642e740 5664 #define CAN_F13R2_FB13_Pos (13U)
Anna Bridge 180:96ed750bd169 5665 #define CAN_F13R2_FB13_Msk (0x1U << CAN_F13R2_FB13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 5666 #define CAN_F13R2_FB13 CAN_F13R2_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 181:57724642e740 5667 #define CAN_F13R2_FB14_Pos (14U)
Anna Bridge 180:96ed750bd169 5668 #define CAN_F13R2_FB14_Msk (0x1U << CAN_F13R2_FB14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 5669 #define CAN_F13R2_FB14 CAN_F13R2_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 181:57724642e740 5670 #define CAN_F13R2_FB15_Pos (15U)
Anna Bridge 180:96ed750bd169 5671 #define CAN_F13R2_FB15_Msk (0x1U << CAN_F13R2_FB15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 5672 #define CAN_F13R2_FB15 CAN_F13R2_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 181:57724642e740 5673 #define CAN_F13R2_FB16_Pos (16U)
Anna Bridge 180:96ed750bd169 5674 #define CAN_F13R2_FB16_Msk (0x1U << CAN_F13R2_FB16_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 5675 #define CAN_F13R2_FB16 CAN_F13R2_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 181:57724642e740 5676 #define CAN_F13R2_FB17_Pos (17U)
Anna Bridge 180:96ed750bd169 5677 #define CAN_F13R2_FB17_Msk (0x1U << CAN_F13R2_FB17_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 5678 #define CAN_F13R2_FB17 CAN_F13R2_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 181:57724642e740 5679 #define CAN_F13R2_FB18_Pos (18U)
Anna Bridge 180:96ed750bd169 5680 #define CAN_F13R2_FB18_Msk (0x1U << CAN_F13R2_FB18_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 5681 #define CAN_F13R2_FB18 CAN_F13R2_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 181:57724642e740 5682 #define CAN_F13R2_FB19_Pos (19U)
Anna Bridge 180:96ed750bd169 5683 #define CAN_F13R2_FB19_Msk (0x1U << CAN_F13R2_FB19_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 5684 #define CAN_F13R2_FB19 CAN_F13R2_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 181:57724642e740 5685 #define CAN_F13R2_FB20_Pos (20U)
Anna Bridge 180:96ed750bd169 5686 #define CAN_F13R2_FB20_Msk (0x1U << CAN_F13R2_FB20_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 5687 #define CAN_F13R2_FB20 CAN_F13R2_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 181:57724642e740 5688 #define CAN_F13R2_FB21_Pos (21U)
Anna Bridge 180:96ed750bd169 5689 #define CAN_F13R2_FB21_Msk (0x1U << CAN_F13R2_FB21_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 5690 #define CAN_F13R2_FB21 CAN_F13R2_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 181:57724642e740 5691 #define CAN_F13R2_FB22_Pos (22U)
Anna Bridge 180:96ed750bd169 5692 #define CAN_F13R2_FB22_Msk (0x1U << CAN_F13R2_FB22_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 5693 #define CAN_F13R2_FB22 CAN_F13R2_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 181:57724642e740 5694 #define CAN_F13R2_FB23_Pos (23U)
Anna Bridge 180:96ed750bd169 5695 #define CAN_F13R2_FB23_Msk (0x1U << CAN_F13R2_FB23_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 5696 #define CAN_F13R2_FB23 CAN_F13R2_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 181:57724642e740 5697 #define CAN_F13R2_FB24_Pos (24U)
Anna Bridge 180:96ed750bd169 5698 #define CAN_F13R2_FB24_Msk (0x1U << CAN_F13R2_FB24_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 5699 #define CAN_F13R2_FB24 CAN_F13R2_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 181:57724642e740 5700 #define CAN_F13R2_FB25_Pos (25U)
Anna Bridge 180:96ed750bd169 5701 #define CAN_F13R2_FB25_Msk (0x1U << CAN_F13R2_FB25_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 5702 #define CAN_F13R2_FB25 CAN_F13R2_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 181:57724642e740 5703 #define CAN_F13R2_FB26_Pos (26U)
Anna Bridge 180:96ed750bd169 5704 #define CAN_F13R2_FB26_Msk (0x1U << CAN_F13R2_FB26_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 5705 #define CAN_F13R2_FB26 CAN_F13R2_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 181:57724642e740 5706 #define CAN_F13R2_FB27_Pos (27U)
Anna Bridge 180:96ed750bd169 5707 #define CAN_F13R2_FB27_Msk (0x1U << CAN_F13R2_FB27_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 5708 #define CAN_F13R2_FB27 CAN_F13R2_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 181:57724642e740 5709 #define CAN_F13R2_FB28_Pos (28U)
Anna Bridge 180:96ed750bd169 5710 #define CAN_F13R2_FB28_Msk (0x1U << CAN_F13R2_FB28_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 5711 #define CAN_F13R2_FB28 CAN_F13R2_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 181:57724642e740 5712 #define CAN_F13R2_FB29_Pos (29U)
Anna Bridge 180:96ed750bd169 5713 #define CAN_F13R2_FB29_Msk (0x1U << CAN_F13R2_FB29_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 5714 #define CAN_F13R2_FB29 CAN_F13R2_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 181:57724642e740 5715 #define CAN_F13R2_FB30_Pos (30U)
Anna Bridge 180:96ed750bd169 5716 #define CAN_F13R2_FB30_Msk (0x1U << CAN_F13R2_FB30_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 5717 #define CAN_F13R2_FB30 CAN_F13R2_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 181:57724642e740 5718 #define CAN_F13R2_FB31_Pos (31U)
Anna Bridge 180:96ed750bd169 5719 #define CAN_F13R2_FB31_Msk (0x1U << CAN_F13R2_FB31_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 5720 #define CAN_F13R2_FB31 CAN_F13R2_FB31_Msk /*!<Filter bit 31 */
Anna Bridge 180:96ed750bd169 5721
Anna Bridge 180:96ed750bd169 5722 /******************************************************************************/
Anna Bridge 180:96ed750bd169 5723 /* */
Anna Bridge 180:96ed750bd169 5724 /* CRC calculation unit */
Anna Bridge 180:96ed750bd169 5725 /* */
Anna Bridge 180:96ed750bd169 5726 /******************************************************************************/
Anna Bridge 180:96ed750bd169 5727 /******************* Bit definition for CRC_DR register *********************/
AnnaBridge 181:57724642e740 5728 #define CRC_DR_DR_Pos (0U)
Anna Bridge 180:96ed750bd169 5729 #define CRC_DR_DR_Msk (0xFFFFFFFFU << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */
Anna Bridge 180:96ed750bd169 5730 #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */
Anna Bridge 180:96ed750bd169 5731
Anna Bridge 180:96ed750bd169 5732 /******************* Bit definition for CRC_IDR register ********************/
AnnaBridge 181:57724642e740 5733 #define CRC_IDR_IDR_Pos (0U)
Anna Bridge 180:96ed750bd169 5734 #define CRC_IDR_IDR_Msk (0xFFU << CRC_IDR_IDR_Pos) /*!< 0x000000FF */
Anna Bridge 180:96ed750bd169 5735 #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 8-bit data register bits */
Anna Bridge 180:96ed750bd169 5736
Anna Bridge 180:96ed750bd169 5737 /******************** Bit definition for CRC_CR register ********************/
AnnaBridge 181:57724642e740 5738 #define CRC_CR_RESET_Pos (0U)
Anna Bridge 180:96ed750bd169 5739 #define CRC_CR_RESET_Msk (0x1U << CRC_CR_RESET_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 5740 #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET the CRC computation unit bit */
AnnaBridge 181:57724642e740 5741 #define CRC_CR_POLYSIZE_Pos (3U)
Anna Bridge 180:96ed750bd169 5742 #define CRC_CR_POLYSIZE_Msk (0x3U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000018 */
Anna Bridge 180:96ed750bd169 5743 #define CRC_CR_POLYSIZE CRC_CR_POLYSIZE_Msk /*!< Polynomial size bits */
Anna Bridge 180:96ed750bd169 5744 #define CRC_CR_POLYSIZE_0 (0x1U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 5745 #define CRC_CR_POLYSIZE_1 (0x2U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000010 */
AnnaBridge 181:57724642e740 5746 #define CRC_CR_REV_IN_Pos (5U)
Anna Bridge 180:96ed750bd169 5747 #define CRC_CR_REV_IN_Msk (0x3U << CRC_CR_REV_IN_Pos) /*!< 0x00000060 */
Anna Bridge 180:96ed750bd169 5748 #define CRC_CR_REV_IN CRC_CR_REV_IN_Msk /*!< REV_IN Reverse Input Data bits */
Anna Bridge 180:96ed750bd169 5749 #define CRC_CR_REV_IN_0 (0x1U << CRC_CR_REV_IN_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 5750 #define CRC_CR_REV_IN_1 (0x2U << CRC_CR_REV_IN_Pos) /*!< 0x00000040 */
AnnaBridge 181:57724642e740 5751 #define CRC_CR_REV_OUT_Pos (7U)
Anna Bridge 180:96ed750bd169 5752 #define CRC_CR_REV_OUT_Msk (0x1U << CRC_CR_REV_OUT_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 5753 #define CRC_CR_REV_OUT CRC_CR_REV_OUT_Msk /*!< REV_OUT Reverse Output Data bits */
Anna Bridge 180:96ed750bd169 5754
Anna Bridge 180:96ed750bd169 5755 /******************* Bit definition for CRC_INIT register *******************/
AnnaBridge 181:57724642e740 5756 #define CRC_INIT_INIT_Pos (0U)
Anna Bridge 180:96ed750bd169 5757 #define CRC_INIT_INIT_Msk (0xFFFFFFFFU << CRC_INIT_INIT_Pos) /*!< 0xFFFFFFFF */
Anna Bridge 180:96ed750bd169 5758 #define CRC_INIT_INIT CRC_INIT_INIT_Msk /*!< Initial CRC value bits */
Anna Bridge 180:96ed750bd169 5759
Anna Bridge 180:96ed750bd169 5760 /******************* Bit definition for CRC_POL register ********************/
AnnaBridge 181:57724642e740 5761 #define CRC_POL_POL_Pos (0U)
Anna Bridge 180:96ed750bd169 5762 #define CRC_POL_POL_Msk (0xFFFFFFFFU << CRC_POL_POL_Pos) /*!< 0xFFFFFFFF */
Anna Bridge 180:96ed750bd169 5763 #define CRC_POL_POL CRC_POL_POL_Msk /*!< Coefficients of the polynomial */
Anna Bridge 180:96ed750bd169 5764
Anna Bridge 180:96ed750bd169 5765 /******************************************************************************/
Anna Bridge 180:96ed750bd169 5766 /* */
Anna Bridge 180:96ed750bd169 5767 /* CRS Clock Recovery System */
Anna Bridge 180:96ed750bd169 5768 /******************************************************************************/
Anna Bridge 180:96ed750bd169 5769
Anna Bridge 180:96ed750bd169 5770 /******************* Bit definition for CRS_CR register *********************/
AnnaBridge 181:57724642e740 5771 #define CRS_CR_SYNCOKIE_Pos (0U)
Anna Bridge 180:96ed750bd169 5772 #define CRS_CR_SYNCOKIE_Msk (0x1U << CRS_CR_SYNCOKIE_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 5773 #define CRS_CR_SYNCOKIE CRS_CR_SYNCOKIE_Msk /*!< SYNC event OK interrupt enable */
AnnaBridge 181:57724642e740 5774 #define CRS_CR_SYNCWARNIE_Pos (1U)
Anna Bridge 180:96ed750bd169 5775 #define CRS_CR_SYNCWARNIE_Msk (0x1U << CRS_CR_SYNCWARNIE_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 5776 #define CRS_CR_SYNCWARNIE CRS_CR_SYNCWARNIE_Msk /*!< SYNC warning interrupt enable */
AnnaBridge 181:57724642e740 5777 #define CRS_CR_ERRIE_Pos (2U)
Anna Bridge 180:96ed750bd169 5778 #define CRS_CR_ERRIE_Msk (0x1U << CRS_CR_ERRIE_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 5779 #define CRS_CR_ERRIE CRS_CR_ERRIE_Msk /*!< SYNC error or trimming error interrupt enable */
AnnaBridge 181:57724642e740 5780 #define CRS_CR_ESYNCIE_Pos (3U)
Anna Bridge 180:96ed750bd169 5781 #define CRS_CR_ESYNCIE_Msk (0x1U << CRS_CR_ESYNCIE_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 5782 #define CRS_CR_ESYNCIE CRS_CR_ESYNCIE_Msk /*!< Expected SYNC interrupt enable */
AnnaBridge 181:57724642e740 5783 #define CRS_CR_CEN_Pos (5U)
Anna Bridge 180:96ed750bd169 5784 #define CRS_CR_CEN_Msk (0x1U << CRS_CR_CEN_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 5785 #define CRS_CR_CEN CRS_CR_CEN_Msk /*!< Frequency error counter enable */
AnnaBridge 181:57724642e740 5786 #define CRS_CR_AUTOTRIMEN_Pos (6U)
Anna Bridge 180:96ed750bd169 5787 #define CRS_CR_AUTOTRIMEN_Msk (0x1U << CRS_CR_AUTOTRIMEN_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 5788 #define CRS_CR_AUTOTRIMEN CRS_CR_AUTOTRIMEN_Msk /*!< Automatic trimming enable */
AnnaBridge 181:57724642e740 5789 #define CRS_CR_SWSYNC_Pos (7U)
Anna Bridge 180:96ed750bd169 5790 #define CRS_CR_SWSYNC_Msk (0x1U << CRS_CR_SWSYNC_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 5791 #define CRS_CR_SWSYNC CRS_CR_SWSYNC_Msk /*!< Generate software SYNC event */
AnnaBridge 181:57724642e740 5792 #define CRS_CR_TRIM_Pos (8U)
Anna Bridge 180:96ed750bd169 5793 #define CRS_CR_TRIM_Msk (0x3FU << CRS_CR_TRIM_Pos) /*!< 0x00003F00 */
Anna Bridge 180:96ed750bd169 5794 #define CRS_CR_TRIM CRS_CR_TRIM_Msk /*!< HSI48 oscillator smooth trimming */
Anna Bridge 180:96ed750bd169 5795
Anna Bridge 180:96ed750bd169 5796 /******************* Bit definition for CRS_CFGR register *********************/
AnnaBridge 181:57724642e740 5797 #define CRS_CFGR_RELOAD_Pos (0U)
Anna Bridge 180:96ed750bd169 5798 #define CRS_CFGR_RELOAD_Msk (0xFFFFU << CRS_CFGR_RELOAD_Pos) /*!< 0x0000FFFF */
Anna Bridge 180:96ed750bd169 5799 #define CRS_CFGR_RELOAD CRS_CFGR_RELOAD_Msk /*!< Counter reload value */
AnnaBridge 181:57724642e740 5800 #define CRS_CFGR_FELIM_Pos (16U)
Anna Bridge 180:96ed750bd169 5801 #define CRS_CFGR_FELIM_Msk (0xFFU << CRS_CFGR_FELIM_Pos) /*!< 0x00FF0000 */
Anna Bridge 180:96ed750bd169 5802 #define CRS_CFGR_FELIM CRS_CFGR_FELIM_Msk /*!< Frequency error limit */
Anna Bridge 180:96ed750bd169 5803
AnnaBridge 181:57724642e740 5804 #define CRS_CFGR_SYNCDIV_Pos (24U)
Anna Bridge 180:96ed750bd169 5805 #define CRS_CFGR_SYNCDIV_Msk (0x7U << CRS_CFGR_SYNCDIV_Pos) /*!< 0x07000000 */
Anna Bridge 180:96ed750bd169 5806 #define CRS_CFGR_SYNCDIV CRS_CFGR_SYNCDIV_Msk /*!< SYNC divider */
Anna Bridge 180:96ed750bd169 5807 #define CRS_CFGR_SYNCDIV_0 (0x1U << CRS_CFGR_SYNCDIV_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 5808 #define CRS_CFGR_SYNCDIV_1 (0x2U << CRS_CFGR_SYNCDIV_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 5809 #define CRS_CFGR_SYNCDIV_2 (0x4U << CRS_CFGR_SYNCDIV_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 5810
AnnaBridge 181:57724642e740 5811 #define CRS_CFGR_SYNCSRC_Pos (28U)
Anna Bridge 180:96ed750bd169 5812 #define CRS_CFGR_SYNCSRC_Msk (0x3U << CRS_CFGR_SYNCSRC_Pos) /*!< 0x30000000 */
Anna Bridge 180:96ed750bd169 5813 #define CRS_CFGR_SYNCSRC CRS_CFGR_SYNCSRC_Msk /*!< SYNC signal source selection */
Anna Bridge 180:96ed750bd169 5814 #define CRS_CFGR_SYNCSRC_0 (0x1U << CRS_CFGR_SYNCSRC_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 5815 #define CRS_CFGR_SYNCSRC_1 (0x2U << CRS_CFGR_SYNCSRC_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 5816
AnnaBridge 181:57724642e740 5817 #define CRS_CFGR_SYNCPOL_Pos (31U)
Anna Bridge 180:96ed750bd169 5818 #define CRS_CFGR_SYNCPOL_Msk (0x1U << CRS_CFGR_SYNCPOL_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 5819 #define CRS_CFGR_SYNCPOL CRS_CFGR_SYNCPOL_Msk /*!< SYNC polarity selection */
AnnaBridge 181:57724642e740 5820
Anna Bridge 180:96ed750bd169 5821 /******************* Bit definition for CRS_ISR register *********************/
AnnaBridge 181:57724642e740 5822 #define CRS_ISR_SYNCOKF_Pos (0U)
Anna Bridge 180:96ed750bd169 5823 #define CRS_ISR_SYNCOKF_Msk (0x1U << CRS_ISR_SYNCOKF_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 5824 #define CRS_ISR_SYNCOKF CRS_ISR_SYNCOKF_Msk /*!< SYNC event OK flag */
AnnaBridge 181:57724642e740 5825 #define CRS_ISR_SYNCWARNF_Pos (1U)
Anna Bridge 180:96ed750bd169 5826 #define CRS_ISR_SYNCWARNF_Msk (0x1U << CRS_ISR_SYNCWARNF_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 5827 #define CRS_ISR_SYNCWARNF CRS_ISR_SYNCWARNF_Msk /*!< SYNC warning flag */
AnnaBridge 181:57724642e740 5828 #define CRS_ISR_ERRF_Pos (2U)
Anna Bridge 180:96ed750bd169 5829 #define CRS_ISR_ERRF_Msk (0x1U << CRS_ISR_ERRF_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 5830 #define CRS_ISR_ERRF CRS_ISR_ERRF_Msk /*!< Error flag */
AnnaBridge 181:57724642e740 5831 #define CRS_ISR_ESYNCF_Pos (3U)
Anna Bridge 180:96ed750bd169 5832 #define CRS_ISR_ESYNCF_Msk (0x1U << CRS_ISR_ESYNCF_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 5833 #define CRS_ISR_ESYNCF CRS_ISR_ESYNCF_Msk /*!< Expected SYNC flag */
AnnaBridge 181:57724642e740 5834 #define CRS_ISR_SYNCERR_Pos (8U)
Anna Bridge 180:96ed750bd169 5835 #define CRS_ISR_SYNCERR_Msk (0x1U << CRS_ISR_SYNCERR_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 5836 #define CRS_ISR_SYNCERR CRS_ISR_SYNCERR_Msk /*!< SYNC error */
AnnaBridge 181:57724642e740 5837 #define CRS_ISR_SYNCMISS_Pos (9U)
Anna Bridge 180:96ed750bd169 5838 #define CRS_ISR_SYNCMISS_Msk (0x1U << CRS_ISR_SYNCMISS_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 5839 #define CRS_ISR_SYNCMISS CRS_ISR_SYNCMISS_Msk /*!< SYNC missed */
AnnaBridge 181:57724642e740 5840 #define CRS_ISR_TRIMOVF_Pos (10U)
Anna Bridge 180:96ed750bd169 5841 #define CRS_ISR_TRIMOVF_Msk (0x1U << CRS_ISR_TRIMOVF_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 5842 #define CRS_ISR_TRIMOVF CRS_ISR_TRIMOVF_Msk /*!< Trimming overflow or underflow */
AnnaBridge 181:57724642e740 5843 #define CRS_ISR_FEDIR_Pos (15U)
Anna Bridge 180:96ed750bd169 5844 #define CRS_ISR_FEDIR_Msk (0x1U << CRS_ISR_FEDIR_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 5845 #define CRS_ISR_FEDIR CRS_ISR_FEDIR_Msk /*!< Frequency error direction */
AnnaBridge 181:57724642e740 5846 #define CRS_ISR_FECAP_Pos (16U)
Anna Bridge 180:96ed750bd169 5847 #define CRS_ISR_FECAP_Msk (0xFFFFU << CRS_ISR_FECAP_Pos) /*!< 0xFFFF0000 */
Anna Bridge 180:96ed750bd169 5848 #define CRS_ISR_FECAP CRS_ISR_FECAP_Msk /*!< Frequency error capture */
Anna Bridge 180:96ed750bd169 5849
Anna Bridge 180:96ed750bd169 5850 /******************* Bit definition for CRS_ICR register *********************/
AnnaBridge 181:57724642e740 5851 #define CRS_ICR_SYNCOKC_Pos (0U)
Anna Bridge 180:96ed750bd169 5852 #define CRS_ICR_SYNCOKC_Msk (0x1U << CRS_ICR_SYNCOKC_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 5853 #define CRS_ICR_SYNCOKC CRS_ICR_SYNCOKC_Msk /*!< SYNC event OK clear flag */
AnnaBridge 181:57724642e740 5854 #define CRS_ICR_SYNCWARNC_Pos (1U)
Anna Bridge 180:96ed750bd169 5855 #define CRS_ICR_SYNCWARNC_Msk (0x1U << CRS_ICR_SYNCWARNC_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 5856 #define CRS_ICR_SYNCWARNC CRS_ICR_SYNCWARNC_Msk /*!< SYNC warning clear flag */
AnnaBridge 181:57724642e740 5857 #define CRS_ICR_ERRC_Pos (2U)
Anna Bridge 180:96ed750bd169 5858 #define CRS_ICR_ERRC_Msk (0x1U << CRS_ICR_ERRC_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 5859 #define CRS_ICR_ERRC CRS_ICR_ERRC_Msk /*!< Error clear flag */
AnnaBridge 181:57724642e740 5860 #define CRS_ICR_ESYNCC_Pos (3U)
Anna Bridge 180:96ed750bd169 5861 #define CRS_ICR_ESYNCC_Msk (0x1U << CRS_ICR_ESYNCC_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 5862 #define CRS_ICR_ESYNCC CRS_ICR_ESYNCC_Msk /*!< Expected SYNC clear flag */
Anna Bridge 180:96ed750bd169 5863
Anna Bridge 180:96ed750bd169 5864 /******************************************************************************/
Anna Bridge 180:96ed750bd169 5865 /* */
Anna Bridge 180:96ed750bd169 5866 /* Digital to Analog Converter */
Anna Bridge 180:96ed750bd169 5867 /* */
Anna Bridge 180:96ed750bd169 5868 /******************************************************************************/
Anna Bridge 180:96ed750bd169 5869 /*
Anna Bridge 180:96ed750bd169 5870 * @brief Specific device feature definitions (not present on all devices in the STM32L4 serie)
Anna Bridge 180:96ed750bd169 5871 */
Anna Bridge 180:96ed750bd169 5872 #define DAC_CHANNEL2_SUPPORT /*!< DAC feature available only on specific devices: DAC channel 2 available */
Anna Bridge 180:96ed750bd169 5873
Anna Bridge 180:96ed750bd169 5874 /******************** Bit definition for DAC_CR register ********************/
AnnaBridge 181:57724642e740 5875 #define DAC_CR_EN1_Pos (0U)
Anna Bridge 180:96ed750bd169 5876 #define DAC_CR_EN1_Msk (0x1U << DAC_CR_EN1_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 5877 #define DAC_CR_EN1 DAC_CR_EN1_Msk /*!<DAC channel1 enable */
AnnaBridge 181:57724642e740 5878 #define DAC_CR_TEN1_Pos (2U)
Anna Bridge 180:96ed750bd169 5879 #define DAC_CR_TEN1_Msk (0x1U << DAC_CR_TEN1_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 5880 #define DAC_CR_TEN1 DAC_CR_TEN1_Msk /*!<DAC channel1 Trigger enable */
Anna Bridge 180:96ed750bd169 5881
AnnaBridge 181:57724642e740 5882 #define DAC_CR_TSEL1_Pos (3U)
Anna Bridge 180:96ed750bd169 5883 #define DAC_CR_TSEL1_Msk (0x7U << DAC_CR_TSEL1_Pos) /*!< 0x00000038 */
Anna Bridge 180:96ed750bd169 5884 #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk /*!<TSEL1[2:0] (DAC channel1 Trigger selection) */
Anna Bridge 180:96ed750bd169 5885 #define DAC_CR_TSEL1_0 (0x1U << DAC_CR_TSEL1_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 5886 #define DAC_CR_TSEL1_1 (0x2U << DAC_CR_TSEL1_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 5887 #define DAC_CR_TSEL1_2 (0x4U << DAC_CR_TSEL1_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 5888
AnnaBridge 181:57724642e740 5889 #define DAC_CR_WAVE1_Pos (6U)
Anna Bridge 180:96ed750bd169 5890 #define DAC_CR_WAVE1_Msk (0x3U << DAC_CR_WAVE1_Pos) /*!< 0x000000C0 */
Anna Bridge 180:96ed750bd169 5891 #define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */
Anna Bridge 180:96ed750bd169 5892 #define DAC_CR_WAVE1_0 (0x1U << DAC_CR_WAVE1_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 5893 #define DAC_CR_WAVE1_1 (0x2U << DAC_CR_WAVE1_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 5894
AnnaBridge 181:57724642e740 5895 #define DAC_CR_MAMP1_Pos (8U)
Anna Bridge 180:96ed750bd169 5896 #define DAC_CR_MAMP1_Msk (0xFU << DAC_CR_MAMP1_Pos) /*!< 0x00000F00 */
Anna Bridge 180:96ed750bd169 5897 #define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */
Anna Bridge 180:96ed750bd169 5898 #define DAC_CR_MAMP1_0 (0x1U << DAC_CR_MAMP1_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 5899 #define DAC_CR_MAMP1_1 (0x2U << DAC_CR_MAMP1_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 5900 #define DAC_CR_MAMP1_2 (0x4U << DAC_CR_MAMP1_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 5901 #define DAC_CR_MAMP1_3 (0x8U << DAC_CR_MAMP1_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 5902
AnnaBridge 181:57724642e740 5903 #define DAC_CR_DMAEN1_Pos (12U)
Anna Bridge 180:96ed750bd169 5904 #define DAC_CR_DMAEN1_Msk (0x1U << DAC_CR_DMAEN1_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 5905 #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk /*!<DAC channel1 DMA enable */
AnnaBridge 181:57724642e740 5906 #define DAC_CR_DMAUDRIE1_Pos (13U)
Anna Bridge 180:96ed750bd169 5907 #define DAC_CR_DMAUDRIE1_Msk (0x1U << DAC_CR_DMAUDRIE1_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 5908 #define DAC_CR_DMAUDRIE1 DAC_CR_DMAUDRIE1_Msk /*!<DAC channel 1 DMA underrun interrupt enable >*/
AnnaBridge 181:57724642e740 5909 #define DAC_CR_CEN1_Pos (14U)
Anna Bridge 180:96ed750bd169 5910 #define DAC_CR_CEN1_Msk (0x1U << DAC_CR_CEN1_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 5911 #define DAC_CR_CEN1 DAC_CR_CEN1_Msk /*!<DAC channel 1 calibration enable >*/
Anna Bridge 180:96ed750bd169 5912
AnnaBridge 181:57724642e740 5913 #define DAC_CR_EN2_Pos (16U)
Anna Bridge 180:96ed750bd169 5914 #define DAC_CR_EN2_Msk (0x1U << DAC_CR_EN2_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 5915 #define DAC_CR_EN2 DAC_CR_EN2_Msk /*!<DAC channel2 enable */
AnnaBridge 181:57724642e740 5916 #define DAC_CR_TEN2_Pos (18U)
Anna Bridge 180:96ed750bd169 5917 #define DAC_CR_TEN2_Msk (0x1U << DAC_CR_TEN2_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 5918 #define DAC_CR_TEN2 DAC_CR_TEN2_Msk /*!<DAC channel2 Trigger enable */
Anna Bridge 180:96ed750bd169 5919
AnnaBridge 181:57724642e740 5920 #define DAC_CR_TSEL2_Pos (19U)
Anna Bridge 180:96ed750bd169 5921 #define DAC_CR_TSEL2_Msk (0x7U << DAC_CR_TSEL2_Pos) /*!< 0x00380000 */
Anna Bridge 180:96ed750bd169 5922 #define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk /*!<TSEL2[2:0] (DAC channel2 Trigger selection) */
Anna Bridge 180:96ed750bd169 5923 #define DAC_CR_TSEL2_0 (0x1U << DAC_CR_TSEL2_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 5924 #define DAC_CR_TSEL2_1 (0x2U << DAC_CR_TSEL2_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 5925 #define DAC_CR_TSEL2_2 (0x4U << DAC_CR_TSEL2_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 5926
AnnaBridge 181:57724642e740 5927 #define DAC_CR_WAVE2_Pos (22U)
Anna Bridge 180:96ed750bd169 5928 #define DAC_CR_WAVE2_Msk (0x3U << DAC_CR_WAVE2_Pos) /*!< 0x00C00000 */
Anna Bridge 180:96ed750bd169 5929 #define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */
Anna Bridge 180:96ed750bd169 5930 #define DAC_CR_WAVE2_0 (0x1U << DAC_CR_WAVE2_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 5931 #define DAC_CR_WAVE2_1 (0x2U << DAC_CR_WAVE2_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 5932
AnnaBridge 181:57724642e740 5933 #define DAC_CR_MAMP2_Pos (24U)
Anna Bridge 180:96ed750bd169 5934 #define DAC_CR_MAMP2_Msk (0xFU << DAC_CR_MAMP2_Pos) /*!< 0x0F000000 */
Anna Bridge 180:96ed750bd169 5935 #define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */
Anna Bridge 180:96ed750bd169 5936 #define DAC_CR_MAMP2_0 (0x1U << DAC_CR_MAMP2_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 5937 #define DAC_CR_MAMP2_1 (0x2U << DAC_CR_MAMP2_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 5938 #define DAC_CR_MAMP2_2 (0x4U << DAC_CR_MAMP2_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 5939 #define DAC_CR_MAMP2_3 (0x8U << DAC_CR_MAMP2_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 5940
AnnaBridge 181:57724642e740 5941 #define DAC_CR_DMAEN2_Pos (28U)
Anna Bridge 180:96ed750bd169 5942 #define DAC_CR_DMAEN2_Msk (0x1U << DAC_CR_DMAEN2_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 5943 #define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk /*!<DAC channel2 DMA enabled */
AnnaBridge 181:57724642e740 5944 #define DAC_CR_DMAUDRIE2_Pos (29U)
Anna Bridge 180:96ed750bd169 5945 #define DAC_CR_DMAUDRIE2_Msk (0x1U << DAC_CR_DMAUDRIE2_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 5946 #define DAC_CR_DMAUDRIE2 DAC_CR_DMAUDRIE2_Msk /*!<DAC channel2 DMA underrun interrupt enable >*/
AnnaBridge 181:57724642e740 5947 #define DAC_CR_CEN2_Pos (30U)
Anna Bridge 180:96ed750bd169 5948 #define DAC_CR_CEN2_Msk (0x1U << DAC_CR_CEN2_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 5949 #define DAC_CR_CEN2 DAC_CR_CEN2_Msk /*!<DAC channel2 calibration enable >*/
Anna Bridge 180:96ed750bd169 5950
Anna Bridge 180:96ed750bd169 5951 /***************** Bit definition for DAC_SWTRIGR register ******************/
AnnaBridge 181:57724642e740 5952 #define DAC_SWTRIGR_SWTRIG1_Pos (0U)
Anna Bridge 180:96ed750bd169 5953 #define DAC_SWTRIGR_SWTRIG1_Msk (0x1U << DAC_SWTRIGR_SWTRIG1_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 5954 #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk /*!<DAC channel1 software trigger */
AnnaBridge 181:57724642e740 5955 #define DAC_SWTRIGR_SWTRIG2_Pos (1U)
Anna Bridge 180:96ed750bd169 5956 #define DAC_SWTRIGR_SWTRIG2_Msk (0x1U << DAC_SWTRIGR_SWTRIG2_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 5957 #define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk /*!<DAC channel2 software trigger */
Anna Bridge 180:96ed750bd169 5958
Anna Bridge 180:96ed750bd169 5959 /***************** Bit definition for DAC_DHR12R1 register ******************/
AnnaBridge 181:57724642e740 5960 #define DAC_DHR12R1_DACC1DHR_Pos (0U)
Anna Bridge 180:96ed750bd169 5961 #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFU << DAC_DHR12R1_DACC1DHR_Pos) /*!< 0x00000FFF */
Anna Bridge 180:96ed750bd169 5962 #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk /*!<DAC channel1 12-bit Right aligned data */
Anna Bridge 180:96ed750bd169 5963
Anna Bridge 180:96ed750bd169 5964 /***************** Bit definition for DAC_DHR12L1 register ******************/
AnnaBridge 181:57724642e740 5965 #define DAC_DHR12L1_DACC1DHR_Pos (4U)
Anna Bridge 180:96ed750bd169 5966 #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFU << DAC_DHR12L1_DACC1DHR_Pos) /*!< 0x0000FFF0 */
Anna Bridge 180:96ed750bd169 5967 #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk /*!<DAC channel1 12-bit Left aligned data */
Anna Bridge 180:96ed750bd169 5968
Anna Bridge 180:96ed750bd169 5969 /****************** Bit definition for DAC_DHR8R1 register ******************/
AnnaBridge 181:57724642e740 5970 #define DAC_DHR8R1_DACC1DHR_Pos (0U)
Anna Bridge 180:96ed750bd169 5971 #define DAC_DHR8R1_DACC1DHR_Msk (0xFFU << DAC_DHR8R1_DACC1DHR_Pos) /*!< 0x000000FF */
Anna Bridge 180:96ed750bd169 5972 #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk /*!<DAC channel1 8-bit Right aligned data */
Anna Bridge 180:96ed750bd169 5973
Anna Bridge 180:96ed750bd169 5974 /***************** Bit definition for DAC_DHR12R2 register ******************/
AnnaBridge 181:57724642e740 5975 #define DAC_DHR12R2_DACC2DHR_Pos (0U)
Anna Bridge 180:96ed750bd169 5976 #define DAC_DHR12R2_DACC2DHR_Msk (0xFFFU << DAC_DHR12R2_DACC2DHR_Pos) /*!< 0x00000FFF */
Anna Bridge 180:96ed750bd169 5977 #define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk /*!<DAC channel2 12-bit Right aligned data */
Anna Bridge 180:96ed750bd169 5978
Anna Bridge 180:96ed750bd169 5979 /***************** Bit definition for DAC_DHR12L2 register ******************/
AnnaBridge 181:57724642e740 5980 #define DAC_DHR12L2_DACC2DHR_Pos (4U)
Anna Bridge 180:96ed750bd169 5981 #define DAC_DHR12L2_DACC2DHR_Msk (0xFFFU << DAC_DHR12L2_DACC2DHR_Pos) /*!< 0x0000FFF0 */
Anna Bridge 180:96ed750bd169 5982 #define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk /*!<DAC channel2 12-bit Left aligned data */
Anna Bridge 180:96ed750bd169 5983
Anna Bridge 180:96ed750bd169 5984 /****************** Bit definition for DAC_DHR8R2 register ******************/
AnnaBridge 181:57724642e740 5985 #define DAC_DHR8R2_DACC2DHR_Pos (0U)
Anna Bridge 180:96ed750bd169 5986 #define DAC_DHR8R2_DACC2DHR_Msk (0xFFU << DAC_DHR8R2_DACC2DHR_Pos) /*!< 0x000000FF */
Anna Bridge 180:96ed750bd169 5987 #define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk /*!<DAC channel2 8-bit Right aligned data */
Anna Bridge 180:96ed750bd169 5988
Anna Bridge 180:96ed750bd169 5989 /***************** Bit definition for DAC_DHR12RD register ******************/
AnnaBridge 181:57724642e740 5990 #define DAC_DHR12RD_DACC1DHR_Pos (0U)
Anna Bridge 180:96ed750bd169 5991 #define DAC_DHR12RD_DACC1DHR_Msk (0xFFFU << DAC_DHR12RD_DACC1DHR_Pos) /*!< 0x00000FFF */
Anna Bridge 180:96ed750bd169 5992 #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk /*!<DAC channel1 12-bit Right aligned data */
AnnaBridge 181:57724642e740 5993 #define DAC_DHR12RD_DACC2DHR_Pos (16U)
Anna Bridge 180:96ed750bd169 5994 #define DAC_DHR12RD_DACC2DHR_Msk (0xFFFU << DAC_DHR12RD_DACC2DHR_Pos) /*!< 0x0FFF0000 */
Anna Bridge 180:96ed750bd169 5995 #define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk /*!<DAC channel2 12-bit Right aligned data */
Anna Bridge 180:96ed750bd169 5996
Anna Bridge 180:96ed750bd169 5997 /***************** Bit definition for DAC_DHR12LD register ******************/
AnnaBridge 181:57724642e740 5998 #define DAC_DHR12LD_DACC1DHR_Pos (4U)
Anna Bridge 180:96ed750bd169 5999 #define DAC_DHR12LD_DACC1DHR_Msk (0xFFFU << DAC_DHR12LD_DACC1DHR_Pos) /*!< 0x0000FFF0 */
Anna Bridge 180:96ed750bd169 6000 #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk /*!<DAC channel1 12-bit Left aligned data */
AnnaBridge 181:57724642e740 6001 #define DAC_DHR12LD_DACC2DHR_Pos (20U)
Anna Bridge 180:96ed750bd169 6002 #define DAC_DHR12LD_DACC2DHR_Msk (0xFFFU << DAC_DHR12LD_DACC2DHR_Pos) /*!< 0xFFF00000 */
Anna Bridge 180:96ed750bd169 6003 #define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk /*!<DAC channel2 12-bit Left aligned data */
Anna Bridge 180:96ed750bd169 6004
Anna Bridge 180:96ed750bd169 6005 /****************** Bit definition for DAC_DHR8RD register ******************/
AnnaBridge 181:57724642e740 6006 #define DAC_DHR8RD_DACC1DHR_Pos (0U)
Anna Bridge 180:96ed750bd169 6007 #define DAC_DHR8RD_DACC1DHR_Msk (0xFFU << DAC_DHR8RD_DACC1DHR_Pos) /*!< 0x000000FF */
Anna Bridge 180:96ed750bd169 6008 #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk /*!<DAC channel1 8-bit Right aligned data */
AnnaBridge 181:57724642e740 6009 #define DAC_DHR8RD_DACC2DHR_Pos (8U)
Anna Bridge 180:96ed750bd169 6010 #define DAC_DHR8RD_DACC2DHR_Msk (0xFFU << DAC_DHR8RD_DACC2DHR_Pos) /*!< 0x0000FF00 */
Anna Bridge 180:96ed750bd169 6011 #define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk /*!<DAC channel2 8-bit Right aligned data */
Anna Bridge 180:96ed750bd169 6012
Anna Bridge 180:96ed750bd169 6013 /******************* Bit definition for DAC_DOR1 register *******************/
AnnaBridge 181:57724642e740 6014 #define DAC_DOR1_DACC1DOR_Pos (0U)
Anna Bridge 180:96ed750bd169 6015 #define DAC_DOR1_DACC1DOR_Msk (0xFFFU << DAC_DOR1_DACC1DOR_Pos) /*!< 0x00000FFF */
Anna Bridge 180:96ed750bd169 6016 #define DAC_DOR1_DACC1DOR DAC_DOR1_DACC1DOR_Msk /*!<DAC channel1 data output */
Anna Bridge 180:96ed750bd169 6017
Anna Bridge 180:96ed750bd169 6018 /******************* Bit definition for DAC_DOR2 register *******************/
AnnaBridge 181:57724642e740 6019 #define DAC_DOR2_DACC2DOR_Pos (0U)
Anna Bridge 180:96ed750bd169 6020 #define DAC_DOR2_DACC2DOR_Msk (0xFFFU << DAC_DOR2_DACC2DOR_Pos) /*!< 0x00000FFF */
Anna Bridge 180:96ed750bd169 6021 #define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk /*!<DAC channel2 data output */
Anna Bridge 180:96ed750bd169 6022
Anna Bridge 180:96ed750bd169 6023 /******************** Bit definition for DAC_SR register ********************/
AnnaBridge 181:57724642e740 6024 #define DAC_SR_DMAUDR1_Pos (13U)
Anna Bridge 180:96ed750bd169 6025 #define DAC_SR_DMAUDR1_Msk (0x1U << DAC_SR_DMAUDR1_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 6026 #define DAC_SR_DMAUDR1 DAC_SR_DMAUDR1_Msk /*!<DAC channel1 DMA underrun flag */
AnnaBridge 181:57724642e740 6027 #define DAC_SR_CAL_FLAG1_Pos (14U)
Anna Bridge 180:96ed750bd169 6028 #define DAC_SR_CAL_FLAG1_Msk (0x1U << DAC_SR_CAL_FLAG1_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 6029 #define DAC_SR_CAL_FLAG1 DAC_SR_CAL_FLAG1_Msk /*!<DAC channel1 calibration offset status */
AnnaBridge 181:57724642e740 6030 #define DAC_SR_BWST1_Pos (15U)
Anna Bridge 180:96ed750bd169 6031 #define DAC_SR_BWST1_Msk (0x1U << DAC_SR_BWST1_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 6032 #define DAC_SR_BWST1 DAC_SR_BWST1_Msk /*!<DAC channel1 busy writing sample time flag */
Anna Bridge 180:96ed750bd169 6033
AnnaBridge 181:57724642e740 6034 #define DAC_SR_DMAUDR2_Pos (29U)
Anna Bridge 180:96ed750bd169 6035 #define DAC_SR_DMAUDR2_Msk (0x1U << DAC_SR_DMAUDR2_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 6036 #define DAC_SR_DMAUDR2 DAC_SR_DMAUDR2_Msk /*!<DAC channel2 DMA underrun flag */
AnnaBridge 181:57724642e740 6037 #define DAC_SR_CAL_FLAG2_Pos (30U)
Anna Bridge 180:96ed750bd169 6038 #define DAC_SR_CAL_FLAG2_Msk (0x1U << DAC_SR_CAL_FLAG2_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 6039 #define DAC_SR_CAL_FLAG2 DAC_SR_CAL_FLAG2_Msk /*!<DAC channel2 calibration offset status */
AnnaBridge 181:57724642e740 6040 #define DAC_SR_BWST2_Pos (31U)
Anna Bridge 180:96ed750bd169 6041 #define DAC_SR_BWST2_Msk (0x1U << DAC_SR_BWST2_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 6042 #define DAC_SR_BWST2 DAC_SR_BWST2_Msk /*!<DAC channel2 busy writing sample time flag */
Anna Bridge 180:96ed750bd169 6043
Anna Bridge 180:96ed750bd169 6044 /******************* Bit definition for DAC_CCR register ********************/
AnnaBridge 181:57724642e740 6045 #define DAC_CCR_OTRIM1_Pos (0U)
Anna Bridge 180:96ed750bd169 6046 #define DAC_CCR_OTRIM1_Msk (0x1FU << DAC_CCR_OTRIM1_Pos) /*!< 0x0000001F */
Anna Bridge 180:96ed750bd169 6047 #define DAC_CCR_OTRIM1 DAC_CCR_OTRIM1_Msk /*!<DAC channel1 offset trimming value */
AnnaBridge 181:57724642e740 6048 #define DAC_CCR_OTRIM2_Pos (16U)
Anna Bridge 180:96ed750bd169 6049 #define DAC_CCR_OTRIM2_Msk (0x1FU << DAC_CCR_OTRIM2_Pos) /*!< 0x001F0000 */
Anna Bridge 180:96ed750bd169 6050 #define DAC_CCR_OTRIM2 DAC_CCR_OTRIM2_Msk /*!<DAC channel2 offset trimming value */
Anna Bridge 180:96ed750bd169 6051
Anna Bridge 180:96ed750bd169 6052 /******************* Bit definition for DAC_MCR register *******************/
AnnaBridge 181:57724642e740 6053 #define DAC_MCR_MODE1_Pos (0U)
Anna Bridge 180:96ed750bd169 6054 #define DAC_MCR_MODE1_Msk (0x7U << DAC_MCR_MODE1_Pos) /*!< 0x00000007 */
Anna Bridge 180:96ed750bd169 6055 #define DAC_MCR_MODE1 DAC_MCR_MODE1_Msk /*!<MODE1[2:0] (DAC channel1 mode) */
Anna Bridge 180:96ed750bd169 6056 #define DAC_MCR_MODE1_0 (0x1U << DAC_MCR_MODE1_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 6057 #define DAC_MCR_MODE1_1 (0x2U << DAC_MCR_MODE1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 6058 #define DAC_MCR_MODE1_2 (0x4U << DAC_MCR_MODE1_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 6059
AnnaBridge 181:57724642e740 6060 #define DAC_MCR_MODE2_Pos (16U)
Anna Bridge 180:96ed750bd169 6061 #define DAC_MCR_MODE2_Msk (0x7U << DAC_MCR_MODE2_Pos) /*!< 0x00070000 */
Anna Bridge 180:96ed750bd169 6062 #define DAC_MCR_MODE2 DAC_MCR_MODE2_Msk /*!<MODE2[2:0] (DAC channel2 mode) */
Anna Bridge 180:96ed750bd169 6063 #define DAC_MCR_MODE2_0 (0x1U << DAC_MCR_MODE2_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 6064 #define DAC_MCR_MODE2_1 (0x2U << DAC_MCR_MODE2_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 6065 #define DAC_MCR_MODE2_2 (0x4U << DAC_MCR_MODE2_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 6066
Anna Bridge 180:96ed750bd169 6067 /****************** Bit definition for DAC_SHSR1 register ******************/
AnnaBridge 181:57724642e740 6068 #define DAC_SHSR1_TSAMPLE1_Pos (0U)
Anna Bridge 180:96ed750bd169 6069 #define DAC_SHSR1_TSAMPLE1_Msk (0x3FFU << DAC_SHSR1_TSAMPLE1_Pos) /*!< 0x000003FF */
Anna Bridge 180:96ed750bd169 6070 #define DAC_SHSR1_TSAMPLE1 DAC_SHSR1_TSAMPLE1_Msk /*!<DAC channel1 sample time */
Anna Bridge 180:96ed750bd169 6071
Anna Bridge 180:96ed750bd169 6072 /****************** Bit definition for DAC_SHSR2 register ******************/
AnnaBridge 181:57724642e740 6073 #define DAC_SHSR2_TSAMPLE2_Pos (0U)
Anna Bridge 180:96ed750bd169 6074 #define DAC_SHSR2_TSAMPLE2_Msk (0x3FFU << DAC_SHSR2_TSAMPLE2_Pos) /*!< 0x000003FF */
Anna Bridge 180:96ed750bd169 6075 #define DAC_SHSR2_TSAMPLE2 DAC_SHSR2_TSAMPLE2_Msk /*!<DAC channel2 sample time */
Anna Bridge 180:96ed750bd169 6076
Anna Bridge 180:96ed750bd169 6077 /****************** Bit definition for DAC_SHHR register ******************/
AnnaBridge 181:57724642e740 6078 #define DAC_SHHR_THOLD1_Pos (0U)
Anna Bridge 180:96ed750bd169 6079 #define DAC_SHHR_THOLD1_Msk (0x3FFU << DAC_SHHR_THOLD1_Pos) /*!< 0x000003FF */
Anna Bridge 180:96ed750bd169 6080 #define DAC_SHHR_THOLD1 DAC_SHHR_THOLD1_Msk /*!<DAC channel1 hold time */
AnnaBridge 181:57724642e740 6081 #define DAC_SHHR_THOLD2_Pos (16U)
Anna Bridge 180:96ed750bd169 6082 #define DAC_SHHR_THOLD2_Msk (0x3FFU << DAC_SHHR_THOLD2_Pos) /*!< 0x03FF0000 */
Anna Bridge 180:96ed750bd169 6083 #define DAC_SHHR_THOLD2 DAC_SHHR_THOLD2_Msk /*!<DAC channel2 hold time */
Anna Bridge 180:96ed750bd169 6084
Anna Bridge 180:96ed750bd169 6085 /****************** Bit definition for DAC_SHRR register ******************/
AnnaBridge 181:57724642e740 6086 #define DAC_SHRR_TREFRESH1_Pos (0U)
Anna Bridge 180:96ed750bd169 6087 #define DAC_SHRR_TREFRESH1_Msk (0xFFU << DAC_SHRR_TREFRESH1_Pos) /*!< 0x000000FF */
Anna Bridge 180:96ed750bd169 6088 #define DAC_SHRR_TREFRESH1 DAC_SHRR_TREFRESH1_Msk /*!<DAC channel1 refresh time */
AnnaBridge 181:57724642e740 6089 #define DAC_SHRR_TREFRESH2_Pos (16U)
Anna Bridge 180:96ed750bd169 6090 #define DAC_SHRR_TREFRESH2_Msk (0xFFU << DAC_SHRR_TREFRESH2_Pos) /*!< 0x00FF0000 */
Anna Bridge 180:96ed750bd169 6091 #define DAC_SHRR_TREFRESH2 DAC_SHRR_TREFRESH2_Msk /*!<DAC channel2 refresh time */
Anna Bridge 180:96ed750bd169 6092
Anna Bridge 180:96ed750bd169 6093 /******************************************************************************/
Anna Bridge 180:96ed750bd169 6094 /* */
Anna Bridge 180:96ed750bd169 6095 /* DMA Controller (DMA) */
Anna Bridge 180:96ed750bd169 6096 /* */
Anna Bridge 180:96ed750bd169 6097 /******************************************************************************/
Anna Bridge 180:96ed750bd169 6098
Anna Bridge 180:96ed750bd169 6099 /******************* Bit definition for DMA_ISR register ********************/
AnnaBridge 181:57724642e740 6100 #define DMA_ISR_GIF1_Pos (0U)
Anna Bridge 180:96ed750bd169 6101 #define DMA_ISR_GIF1_Msk (0x1U << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 6102 #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */
AnnaBridge 181:57724642e740 6103 #define DMA_ISR_TCIF1_Pos (1U)
Anna Bridge 180:96ed750bd169 6104 #define DMA_ISR_TCIF1_Msk (0x1U << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 6105 #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */
AnnaBridge 181:57724642e740 6106 #define DMA_ISR_HTIF1_Pos (2U)
Anna Bridge 180:96ed750bd169 6107 #define DMA_ISR_HTIF1_Msk (0x1U << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 6108 #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */
AnnaBridge 181:57724642e740 6109 #define DMA_ISR_TEIF1_Pos (3U)
Anna Bridge 180:96ed750bd169 6110 #define DMA_ISR_TEIF1_Msk (0x1U << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 6111 #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */
AnnaBridge 181:57724642e740 6112 #define DMA_ISR_GIF2_Pos (4U)
Anna Bridge 180:96ed750bd169 6113 #define DMA_ISR_GIF2_Msk (0x1U << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 6114 #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */
AnnaBridge 181:57724642e740 6115 #define DMA_ISR_TCIF2_Pos (5U)
Anna Bridge 180:96ed750bd169 6116 #define DMA_ISR_TCIF2_Msk (0x1U << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 6117 #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */
AnnaBridge 181:57724642e740 6118 #define DMA_ISR_HTIF2_Pos (6U)
Anna Bridge 180:96ed750bd169 6119 #define DMA_ISR_HTIF2_Msk (0x1U << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 6120 #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */
AnnaBridge 181:57724642e740 6121 #define DMA_ISR_TEIF2_Pos (7U)
Anna Bridge 180:96ed750bd169 6122 #define DMA_ISR_TEIF2_Msk (0x1U << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 6123 #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */
AnnaBridge 181:57724642e740 6124 #define DMA_ISR_GIF3_Pos (8U)
Anna Bridge 180:96ed750bd169 6125 #define DMA_ISR_GIF3_Msk (0x1U << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 6126 #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */
AnnaBridge 181:57724642e740 6127 #define DMA_ISR_TCIF3_Pos (9U)
Anna Bridge 180:96ed750bd169 6128 #define DMA_ISR_TCIF3_Msk (0x1U << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 6129 #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */
AnnaBridge 181:57724642e740 6130 #define DMA_ISR_HTIF3_Pos (10U)
Anna Bridge 180:96ed750bd169 6131 #define DMA_ISR_HTIF3_Msk (0x1U << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 6132 #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */
AnnaBridge 181:57724642e740 6133 #define DMA_ISR_TEIF3_Pos (11U)
Anna Bridge 180:96ed750bd169 6134 #define DMA_ISR_TEIF3_Msk (0x1U << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 6135 #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */
AnnaBridge 181:57724642e740 6136 #define DMA_ISR_GIF4_Pos (12U)
Anna Bridge 180:96ed750bd169 6137 #define DMA_ISR_GIF4_Msk (0x1U << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 6138 #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */
AnnaBridge 181:57724642e740 6139 #define DMA_ISR_TCIF4_Pos (13U)
Anna Bridge 180:96ed750bd169 6140 #define DMA_ISR_TCIF4_Msk (0x1U << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 6141 #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */
AnnaBridge 181:57724642e740 6142 #define DMA_ISR_HTIF4_Pos (14U)
Anna Bridge 180:96ed750bd169 6143 #define DMA_ISR_HTIF4_Msk (0x1U << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 6144 #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */
AnnaBridge 181:57724642e740 6145 #define DMA_ISR_TEIF4_Pos (15U)
Anna Bridge 180:96ed750bd169 6146 #define DMA_ISR_TEIF4_Msk (0x1U << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 6147 #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */
AnnaBridge 181:57724642e740 6148 #define DMA_ISR_GIF5_Pos (16U)
Anna Bridge 180:96ed750bd169 6149 #define DMA_ISR_GIF5_Msk (0x1U << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 6150 #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */
AnnaBridge 181:57724642e740 6151 #define DMA_ISR_TCIF5_Pos (17U)
Anna Bridge 180:96ed750bd169 6152 #define DMA_ISR_TCIF5_Msk (0x1U << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 6153 #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */
AnnaBridge 181:57724642e740 6154 #define DMA_ISR_HTIF5_Pos (18U)
Anna Bridge 180:96ed750bd169 6155 #define DMA_ISR_HTIF5_Msk (0x1U << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 6156 #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */
AnnaBridge 181:57724642e740 6157 #define DMA_ISR_TEIF5_Pos (19U)
Anna Bridge 180:96ed750bd169 6158 #define DMA_ISR_TEIF5_Msk (0x1U << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 6159 #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */
AnnaBridge 181:57724642e740 6160 #define DMA_ISR_GIF6_Pos (20U)
Anna Bridge 180:96ed750bd169 6161 #define DMA_ISR_GIF6_Msk (0x1U << DMA_ISR_GIF6_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 6162 #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk /*!< Channel 6 Global interrupt flag */
AnnaBridge 181:57724642e740 6163 #define DMA_ISR_TCIF6_Pos (21U)
Anna Bridge 180:96ed750bd169 6164 #define DMA_ISR_TCIF6_Msk (0x1U << DMA_ISR_TCIF6_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 6165 #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk /*!< Channel 6 Transfer Complete flag */
AnnaBridge 181:57724642e740 6166 #define DMA_ISR_HTIF6_Pos (22U)
Anna Bridge 180:96ed750bd169 6167 #define DMA_ISR_HTIF6_Msk (0x1U << DMA_ISR_HTIF6_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 6168 #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk /*!< Channel 6 Half Transfer flag */
AnnaBridge 181:57724642e740 6169 #define DMA_ISR_TEIF6_Pos (23U)
Anna Bridge 180:96ed750bd169 6170 #define DMA_ISR_TEIF6_Msk (0x1U << DMA_ISR_TEIF6_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 6171 #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk /*!< Channel 6 Transfer Error flag */
AnnaBridge 181:57724642e740 6172 #define DMA_ISR_GIF7_Pos (24U)
Anna Bridge 180:96ed750bd169 6173 #define DMA_ISR_GIF7_Msk (0x1U << DMA_ISR_GIF7_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 6174 #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk /*!< Channel 7 Global interrupt flag */
AnnaBridge 181:57724642e740 6175 #define DMA_ISR_TCIF7_Pos (25U)
Anna Bridge 180:96ed750bd169 6176 #define DMA_ISR_TCIF7_Msk (0x1U << DMA_ISR_TCIF7_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 6177 #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk /*!< Channel 7 Transfer Complete flag */
AnnaBridge 181:57724642e740 6178 #define DMA_ISR_HTIF7_Pos (26U)
Anna Bridge 180:96ed750bd169 6179 #define DMA_ISR_HTIF7_Msk (0x1U << DMA_ISR_HTIF7_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 6180 #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk /*!< Channel 7 Half Transfer flag */
AnnaBridge 181:57724642e740 6181 #define DMA_ISR_TEIF7_Pos (27U)
Anna Bridge 180:96ed750bd169 6182 #define DMA_ISR_TEIF7_Msk (0x1U << DMA_ISR_TEIF7_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 6183 #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk /*!< Channel 7 Transfer Error flag */
Anna Bridge 180:96ed750bd169 6184
Anna Bridge 180:96ed750bd169 6185 /******************* Bit definition for DMA_IFCR register *******************/
AnnaBridge 181:57724642e740 6186 #define DMA_IFCR_CGIF1_Pos (0U)
Anna Bridge 180:96ed750bd169 6187 #define DMA_IFCR_CGIF1_Msk (0x1U << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 6188 #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clearr */
AnnaBridge 181:57724642e740 6189 #define DMA_IFCR_CTCIF1_Pos (1U)
Anna Bridge 180:96ed750bd169 6190 #define DMA_IFCR_CTCIF1_Msk (0x1U << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 6191 #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */
AnnaBridge 181:57724642e740 6192 #define DMA_IFCR_CHTIF1_Pos (2U)
Anna Bridge 180:96ed750bd169 6193 #define DMA_IFCR_CHTIF1_Msk (0x1U << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 6194 #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */
AnnaBridge 181:57724642e740 6195 #define DMA_IFCR_CTEIF1_Pos (3U)
Anna Bridge 180:96ed750bd169 6196 #define DMA_IFCR_CTEIF1_Msk (0x1U << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 6197 #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */
AnnaBridge 181:57724642e740 6198 #define DMA_IFCR_CGIF2_Pos (4U)
Anna Bridge 180:96ed750bd169 6199 #define DMA_IFCR_CGIF2_Msk (0x1U << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 6200 #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */
AnnaBridge 181:57724642e740 6201 #define DMA_IFCR_CTCIF2_Pos (5U)
Anna Bridge 180:96ed750bd169 6202 #define DMA_IFCR_CTCIF2_Msk (0x1U << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 6203 #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */
AnnaBridge 181:57724642e740 6204 #define DMA_IFCR_CHTIF2_Pos (6U)
Anna Bridge 180:96ed750bd169 6205 #define DMA_IFCR_CHTIF2_Msk (0x1U << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 6206 #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */
AnnaBridge 181:57724642e740 6207 #define DMA_IFCR_CTEIF2_Pos (7U)
Anna Bridge 180:96ed750bd169 6208 #define DMA_IFCR_CTEIF2_Msk (0x1U << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 6209 #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */
AnnaBridge 181:57724642e740 6210 #define DMA_IFCR_CGIF3_Pos (8U)
Anna Bridge 180:96ed750bd169 6211 #define DMA_IFCR_CGIF3_Msk (0x1U << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 6212 #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */
AnnaBridge 181:57724642e740 6213 #define DMA_IFCR_CTCIF3_Pos (9U)
Anna Bridge 180:96ed750bd169 6214 #define DMA_IFCR_CTCIF3_Msk (0x1U << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 6215 #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */
AnnaBridge 181:57724642e740 6216 #define DMA_IFCR_CHTIF3_Pos (10U)
Anna Bridge 180:96ed750bd169 6217 #define DMA_IFCR_CHTIF3_Msk (0x1U << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 6218 #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */
AnnaBridge 181:57724642e740 6219 #define DMA_IFCR_CTEIF3_Pos (11U)
Anna Bridge 180:96ed750bd169 6220 #define DMA_IFCR_CTEIF3_Msk (0x1U << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 6221 #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */
AnnaBridge 181:57724642e740 6222 #define DMA_IFCR_CGIF4_Pos (12U)
Anna Bridge 180:96ed750bd169 6223 #define DMA_IFCR_CGIF4_Msk (0x1U << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 6224 #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */
AnnaBridge 181:57724642e740 6225 #define DMA_IFCR_CTCIF4_Pos (13U)
Anna Bridge 180:96ed750bd169 6226 #define DMA_IFCR_CTCIF4_Msk (0x1U << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 6227 #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */
AnnaBridge 181:57724642e740 6228 #define DMA_IFCR_CHTIF4_Pos (14U)
Anna Bridge 180:96ed750bd169 6229 #define DMA_IFCR_CHTIF4_Msk (0x1U << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 6230 #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */
AnnaBridge 181:57724642e740 6231 #define DMA_IFCR_CTEIF4_Pos (15U)
Anna Bridge 180:96ed750bd169 6232 #define DMA_IFCR_CTEIF4_Msk (0x1U << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 6233 #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */
AnnaBridge 181:57724642e740 6234 #define DMA_IFCR_CGIF5_Pos (16U)
Anna Bridge 180:96ed750bd169 6235 #define DMA_IFCR_CGIF5_Msk (0x1U << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 6236 #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */
AnnaBridge 181:57724642e740 6237 #define DMA_IFCR_CTCIF5_Pos (17U)
Anna Bridge 180:96ed750bd169 6238 #define DMA_IFCR_CTCIF5_Msk (0x1U << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 6239 #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */
AnnaBridge 181:57724642e740 6240 #define DMA_IFCR_CHTIF5_Pos (18U)
Anna Bridge 180:96ed750bd169 6241 #define DMA_IFCR_CHTIF5_Msk (0x1U << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 6242 #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */
AnnaBridge 181:57724642e740 6243 #define DMA_IFCR_CTEIF5_Pos (19U)
Anna Bridge 180:96ed750bd169 6244 #define DMA_IFCR_CTEIF5_Msk (0x1U << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 6245 #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */
AnnaBridge 181:57724642e740 6246 #define DMA_IFCR_CGIF6_Pos (20U)
Anna Bridge 180:96ed750bd169 6247 #define DMA_IFCR_CGIF6_Msk (0x1U << DMA_IFCR_CGIF6_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 6248 #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk /*!< Channel 6 Global interrupt clear */
AnnaBridge 181:57724642e740 6249 #define DMA_IFCR_CTCIF6_Pos (21U)
Anna Bridge 180:96ed750bd169 6250 #define DMA_IFCR_CTCIF6_Msk (0x1U << DMA_IFCR_CTCIF6_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 6251 #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk /*!< Channel 6 Transfer Complete clear */
AnnaBridge 181:57724642e740 6252 #define DMA_IFCR_CHTIF6_Pos (22U)
Anna Bridge 180:96ed750bd169 6253 #define DMA_IFCR_CHTIF6_Msk (0x1U << DMA_IFCR_CHTIF6_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 6254 #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk /*!< Channel 6 Half Transfer clear */
AnnaBridge 181:57724642e740 6255 #define DMA_IFCR_CTEIF6_Pos (23U)
Anna Bridge 180:96ed750bd169 6256 #define DMA_IFCR_CTEIF6_Msk (0x1U << DMA_IFCR_CTEIF6_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 6257 #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk /*!< Channel 6 Transfer Error clear */
AnnaBridge 181:57724642e740 6258 #define DMA_IFCR_CGIF7_Pos (24U)
Anna Bridge 180:96ed750bd169 6259 #define DMA_IFCR_CGIF7_Msk (0x1U << DMA_IFCR_CGIF7_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 6260 #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk /*!< Channel 7 Global interrupt clear */
AnnaBridge 181:57724642e740 6261 #define DMA_IFCR_CTCIF7_Pos (25U)
Anna Bridge 180:96ed750bd169 6262 #define DMA_IFCR_CTCIF7_Msk (0x1U << DMA_IFCR_CTCIF7_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 6263 #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk /*!< Channel 7 Transfer Complete clear */
AnnaBridge 181:57724642e740 6264 #define DMA_IFCR_CHTIF7_Pos (26U)
Anna Bridge 180:96ed750bd169 6265 #define DMA_IFCR_CHTIF7_Msk (0x1U << DMA_IFCR_CHTIF7_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 6266 #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk /*!< Channel 7 Half Transfer clear */
AnnaBridge 181:57724642e740 6267 #define DMA_IFCR_CTEIF7_Pos (27U)
Anna Bridge 180:96ed750bd169 6268 #define DMA_IFCR_CTEIF7_Msk (0x1U << DMA_IFCR_CTEIF7_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 6269 #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk /*!< Channel 7 Transfer Error clear */
Anna Bridge 180:96ed750bd169 6270
Anna Bridge 180:96ed750bd169 6271 /******************* Bit definition for DMA_CCR register ********************/
AnnaBridge 181:57724642e740 6272 #define DMA_CCR_EN_Pos (0U)
Anna Bridge 180:96ed750bd169 6273 #define DMA_CCR_EN_Msk (0x1U << DMA_CCR_EN_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 6274 #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable */
AnnaBridge 181:57724642e740 6275 #define DMA_CCR_TCIE_Pos (1U)
Anna Bridge 180:96ed750bd169 6276 #define DMA_CCR_TCIE_Msk (0x1U << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 6277 #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */
AnnaBridge 181:57724642e740 6278 #define DMA_CCR_HTIE_Pos (2U)
Anna Bridge 180:96ed750bd169 6279 #define DMA_CCR_HTIE_Msk (0x1U << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 6280 #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */
AnnaBridge 181:57724642e740 6281 #define DMA_CCR_TEIE_Pos (3U)
Anna Bridge 180:96ed750bd169 6282 #define DMA_CCR_TEIE_Msk (0x1U << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 6283 #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */
AnnaBridge 181:57724642e740 6284 #define DMA_CCR_DIR_Pos (4U)
Anna Bridge 180:96ed750bd169 6285 #define DMA_CCR_DIR_Msk (0x1U << DMA_CCR_DIR_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 6286 #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */
AnnaBridge 181:57724642e740 6287 #define DMA_CCR_CIRC_Pos (5U)
Anna Bridge 180:96ed750bd169 6288 #define DMA_CCR_CIRC_Msk (0x1U << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 6289 #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */
AnnaBridge 181:57724642e740 6290 #define DMA_CCR_PINC_Pos (6U)
Anna Bridge 180:96ed750bd169 6291 #define DMA_CCR_PINC_Msk (0x1U << DMA_CCR_PINC_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 6292 #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */
AnnaBridge 181:57724642e740 6293 #define DMA_CCR_MINC_Pos (7U)
Anna Bridge 180:96ed750bd169 6294 #define DMA_CCR_MINC_Msk (0x1U << DMA_CCR_MINC_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 6295 #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */
Anna Bridge 180:96ed750bd169 6296
AnnaBridge 181:57724642e740 6297 #define DMA_CCR_PSIZE_Pos (8U)
Anna Bridge 180:96ed750bd169 6298 #define DMA_CCR_PSIZE_Msk (0x3U << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */
Anna Bridge 180:96ed750bd169 6299 #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */
Anna Bridge 180:96ed750bd169 6300 #define DMA_CCR_PSIZE_0 (0x1U << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 6301 #define DMA_CCR_PSIZE_1 (0x2U << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 6302
AnnaBridge 181:57724642e740 6303 #define DMA_CCR_MSIZE_Pos (10U)
Anna Bridge 180:96ed750bd169 6304 #define DMA_CCR_MSIZE_Msk (0x3U << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */
Anna Bridge 180:96ed750bd169 6305 #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */
Anna Bridge 180:96ed750bd169 6306 #define DMA_CCR_MSIZE_0 (0x1U << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 6307 #define DMA_CCR_MSIZE_1 (0x2U << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 6308
AnnaBridge 181:57724642e740 6309 #define DMA_CCR_PL_Pos (12U)
Anna Bridge 180:96ed750bd169 6310 #define DMA_CCR_PL_Msk (0x3U << DMA_CCR_PL_Pos) /*!< 0x00003000 */
Anna Bridge 180:96ed750bd169 6311 #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level)*/
Anna Bridge 180:96ed750bd169 6312 #define DMA_CCR_PL_0 (0x1U << DMA_CCR_PL_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 6313 #define DMA_CCR_PL_1 (0x2U << DMA_CCR_PL_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 6314
AnnaBridge 181:57724642e740 6315 #define DMA_CCR_MEM2MEM_Pos (14U)
Anna Bridge 180:96ed750bd169 6316 #define DMA_CCR_MEM2MEM_Msk (0x1U << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 6317 #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */
Anna Bridge 180:96ed750bd169 6318
Anna Bridge 180:96ed750bd169 6319 /****************** Bit definition for DMA_CNDTR register *******************/
AnnaBridge 181:57724642e740 6320 #define DMA_CNDTR_NDT_Pos (0U)
Anna Bridge 180:96ed750bd169 6321 #define DMA_CNDTR_NDT_Msk (0xFFFFU << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */
Anna Bridge 180:96ed750bd169 6322 #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */
Anna Bridge 180:96ed750bd169 6323
Anna Bridge 180:96ed750bd169 6324 /****************** Bit definition for DMA_CPAR register ********************/
AnnaBridge 181:57724642e740 6325 #define DMA_CPAR_PA_Pos (0U)
Anna Bridge 180:96ed750bd169 6326 #define DMA_CPAR_PA_Msk (0xFFFFFFFFU << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */
Anna Bridge 180:96ed750bd169 6327 #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */
Anna Bridge 180:96ed750bd169 6328
Anna Bridge 180:96ed750bd169 6329 /****************** Bit definition for DMA_CMAR register ********************/
AnnaBridge 181:57724642e740 6330 #define DMA_CMAR_MA_Pos (0U)
Anna Bridge 180:96ed750bd169 6331 #define DMA_CMAR_MA_Msk (0xFFFFFFFFU << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */
Anna Bridge 180:96ed750bd169 6332 #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */
Anna Bridge 180:96ed750bd169 6333
Anna Bridge 180:96ed750bd169 6334
Anna Bridge 180:96ed750bd169 6335 /******************* Bit definition for DMA_CSELR register *******************/
AnnaBridge 181:57724642e740 6336 #define DMA_CSELR_C1S_Pos (0U)
Anna Bridge 180:96ed750bd169 6337 #define DMA_CSELR_C1S_Msk (0xFU << DMA_CSELR_C1S_Pos) /*!< 0x0000000F */
Anna Bridge 180:96ed750bd169 6338 #define DMA_CSELR_C1S DMA_CSELR_C1S_Msk /*!< Channel 1 Selection */
AnnaBridge 181:57724642e740 6339 #define DMA_CSELR_C2S_Pos (4U)
Anna Bridge 180:96ed750bd169 6340 #define DMA_CSELR_C2S_Msk (0xFU << DMA_CSELR_C2S_Pos) /*!< 0x000000F0 */
Anna Bridge 180:96ed750bd169 6341 #define DMA_CSELR_C2S DMA_CSELR_C2S_Msk /*!< Channel 2 Selection */
AnnaBridge 181:57724642e740 6342 #define DMA_CSELR_C3S_Pos (8U)
Anna Bridge 180:96ed750bd169 6343 #define DMA_CSELR_C3S_Msk (0xFU << DMA_CSELR_C3S_Pos) /*!< 0x00000F00 */
Anna Bridge 180:96ed750bd169 6344 #define DMA_CSELR_C3S DMA_CSELR_C3S_Msk /*!< Channel 3 Selection */
AnnaBridge 181:57724642e740 6345 #define DMA_CSELR_C4S_Pos (12U)
Anna Bridge 180:96ed750bd169 6346 #define DMA_CSELR_C4S_Msk (0xFU << DMA_CSELR_C4S_Pos) /*!< 0x0000F000 */
Anna Bridge 180:96ed750bd169 6347 #define DMA_CSELR_C4S DMA_CSELR_C4S_Msk /*!< Channel 4 Selection */
AnnaBridge 181:57724642e740 6348 #define DMA_CSELR_C5S_Pos (16U)
Anna Bridge 180:96ed750bd169 6349 #define DMA_CSELR_C5S_Msk (0xFU << DMA_CSELR_C5S_Pos) /*!< 0x000F0000 */
Anna Bridge 180:96ed750bd169 6350 #define DMA_CSELR_C5S DMA_CSELR_C5S_Msk /*!< Channel 5 Selection */
AnnaBridge 181:57724642e740 6351 #define DMA_CSELR_C6S_Pos (20U)
Anna Bridge 180:96ed750bd169 6352 #define DMA_CSELR_C6S_Msk (0xFU << DMA_CSELR_C6S_Pos) /*!< 0x00F00000 */
Anna Bridge 180:96ed750bd169 6353 #define DMA_CSELR_C6S DMA_CSELR_C6S_Msk /*!< Channel 6 Selection */
AnnaBridge 181:57724642e740 6354 #define DMA_CSELR_C7S_Pos (24U)
Anna Bridge 180:96ed750bd169 6355 #define DMA_CSELR_C7S_Msk (0xFU << DMA_CSELR_C7S_Pos) /*!< 0x0F000000 */
Anna Bridge 180:96ed750bd169 6356 #define DMA_CSELR_C7S DMA_CSELR_C7S_Msk /*!< Channel 7 Selection */
Anna Bridge 180:96ed750bd169 6357
Anna Bridge 180:96ed750bd169 6358 /******************************************************************************/
Anna Bridge 180:96ed750bd169 6359 /* */
Anna Bridge 180:96ed750bd169 6360 /* External Interrupt/Event Controller */
Anna Bridge 180:96ed750bd169 6361 /* */
Anna Bridge 180:96ed750bd169 6362 /******************************************************************************/
Anna Bridge 180:96ed750bd169 6363 /******************* Bit definition for EXTI_IMR1 register ******************/
AnnaBridge 181:57724642e740 6364 #define EXTI_IMR1_IM0_Pos (0U)
Anna Bridge 180:96ed750bd169 6365 #define EXTI_IMR1_IM0_Msk (0x1U << EXTI_IMR1_IM0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 6366 #define EXTI_IMR1_IM0 EXTI_IMR1_IM0_Msk /*!< Interrupt Mask on line 0 */
AnnaBridge 181:57724642e740 6367 #define EXTI_IMR1_IM1_Pos (1U)
Anna Bridge 180:96ed750bd169 6368 #define EXTI_IMR1_IM1_Msk (0x1U << EXTI_IMR1_IM1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 6369 #define EXTI_IMR1_IM1 EXTI_IMR1_IM1_Msk /*!< Interrupt Mask on line 1 */
AnnaBridge 181:57724642e740 6370 #define EXTI_IMR1_IM2_Pos (2U)
Anna Bridge 180:96ed750bd169 6371 #define EXTI_IMR1_IM2_Msk (0x1U << EXTI_IMR1_IM2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 6372 #define EXTI_IMR1_IM2 EXTI_IMR1_IM2_Msk /*!< Interrupt Mask on line 2 */
AnnaBridge 181:57724642e740 6373 #define EXTI_IMR1_IM3_Pos (3U)
Anna Bridge 180:96ed750bd169 6374 #define EXTI_IMR1_IM3_Msk (0x1U << EXTI_IMR1_IM3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 6375 #define EXTI_IMR1_IM3 EXTI_IMR1_IM3_Msk /*!< Interrupt Mask on line 3 */
AnnaBridge 181:57724642e740 6376 #define EXTI_IMR1_IM4_Pos (4U)
Anna Bridge 180:96ed750bd169 6377 #define EXTI_IMR1_IM4_Msk (0x1U << EXTI_IMR1_IM4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 6378 #define EXTI_IMR1_IM4 EXTI_IMR1_IM4_Msk /*!< Interrupt Mask on line 4 */
AnnaBridge 181:57724642e740 6379 #define EXTI_IMR1_IM5_Pos (5U)
Anna Bridge 180:96ed750bd169 6380 #define EXTI_IMR1_IM5_Msk (0x1U << EXTI_IMR1_IM5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 6381 #define EXTI_IMR1_IM5 EXTI_IMR1_IM5_Msk /*!< Interrupt Mask on line 5 */
AnnaBridge 181:57724642e740 6382 #define EXTI_IMR1_IM6_Pos (6U)
Anna Bridge 180:96ed750bd169 6383 #define EXTI_IMR1_IM6_Msk (0x1U << EXTI_IMR1_IM6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 6384 #define EXTI_IMR1_IM6 EXTI_IMR1_IM6_Msk /*!< Interrupt Mask on line 6 */
AnnaBridge 181:57724642e740 6385 #define EXTI_IMR1_IM7_Pos (7U)
Anna Bridge 180:96ed750bd169 6386 #define EXTI_IMR1_IM7_Msk (0x1U << EXTI_IMR1_IM7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 6387 #define EXTI_IMR1_IM7 EXTI_IMR1_IM7_Msk /*!< Interrupt Mask on line 7 */
AnnaBridge 181:57724642e740 6388 #define EXTI_IMR1_IM8_Pos (8U)
Anna Bridge 180:96ed750bd169 6389 #define EXTI_IMR1_IM8_Msk (0x1U << EXTI_IMR1_IM8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 6390 #define EXTI_IMR1_IM8 EXTI_IMR1_IM8_Msk /*!< Interrupt Mask on line 8 */
AnnaBridge 181:57724642e740 6391 #define EXTI_IMR1_IM9_Pos (9U)
Anna Bridge 180:96ed750bd169 6392 #define EXTI_IMR1_IM9_Msk (0x1U << EXTI_IMR1_IM9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 6393 #define EXTI_IMR1_IM9 EXTI_IMR1_IM9_Msk /*!< Interrupt Mask on line 9 */
AnnaBridge 181:57724642e740 6394 #define EXTI_IMR1_IM10_Pos (10U)
Anna Bridge 180:96ed750bd169 6395 #define EXTI_IMR1_IM10_Msk (0x1U << EXTI_IMR1_IM10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 6396 #define EXTI_IMR1_IM10 EXTI_IMR1_IM10_Msk /*!< Interrupt Mask on line 10 */
AnnaBridge 181:57724642e740 6397 #define EXTI_IMR1_IM11_Pos (11U)
Anna Bridge 180:96ed750bd169 6398 #define EXTI_IMR1_IM11_Msk (0x1U << EXTI_IMR1_IM11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 6399 #define EXTI_IMR1_IM11 EXTI_IMR1_IM11_Msk /*!< Interrupt Mask on line 11 */
AnnaBridge 181:57724642e740 6400 #define EXTI_IMR1_IM12_Pos (12U)
Anna Bridge 180:96ed750bd169 6401 #define EXTI_IMR1_IM12_Msk (0x1U << EXTI_IMR1_IM12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 6402 #define EXTI_IMR1_IM12 EXTI_IMR1_IM12_Msk /*!< Interrupt Mask on line 12 */
AnnaBridge 181:57724642e740 6403 #define EXTI_IMR1_IM13_Pos (13U)
Anna Bridge 180:96ed750bd169 6404 #define EXTI_IMR1_IM13_Msk (0x1U << EXTI_IMR1_IM13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 6405 #define EXTI_IMR1_IM13 EXTI_IMR1_IM13_Msk /*!< Interrupt Mask on line 13 */
AnnaBridge 181:57724642e740 6406 #define EXTI_IMR1_IM14_Pos (14U)
Anna Bridge 180:96ed750bd169 6407 #define EXTI_IMR1_IM14_Msk (0x1U << EXTI_IMR1_IM14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 6408 #define EXTI_IMR1_IM14 EXTI_IMR1_IM14_Msk /*!< Interrupt Mask on line 14 */
AnnaBridge 181:57724642e740 6409 #define EXTI_IMR1_IM15_Pos (15U)
Anna Bridge 180:96ed750bd169 6410 #define EXTI_IMR1_IM15_Msk (0x1U << EXTI_IMR1_IM15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 6411 #define EXTI_IMR1_IM15 EXTI_IMR1_IM15_Msk /*!< Interrupt Mask on line 15 */
AnnaBridge 181:57724642e740 6412 #define EXTI_IMR1_IM16_Pos (16U)
Anna Bridge 180:96ed750bd169 6413 #define EXTI_IMR1_IM16_Msk (0x1U << EXTI_IMR1_IM16_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 6414 #define EXTI_IMR1_IM16 EXTI_IMR1_IM16_Msk /*!< Interrupt Mask on line 16 */
AnnaBridge 181:57724642e740 6415 #define EXTI_IMR1_IM17_Pos (17U)
Anna Bridge 180:96ed750bd169 6416 #define EXTI_IMR1_IM17_Msk (0x1U << EXTI_IMR1_IM17_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 6417 #define EXTI_IMR1_IM17 EXTI_IMR1_IM17_Msk /*!< Interrupt Mask on line 17 */
AnnaBridge 181:57724642e740 6418 #define EXTI_IMR1_IM18_Pos (18U)
Anna Bridge 180:96ed750bd169 6419 #define EXTI_IMR1_IM18_Msk (0x1U << EXTI_IMR1_IM18_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 6420 #define EXTI_IMR1_IM18 EXTI_IMR1_IM18_Msk /*!< Interrupt Mask on line 18 */
AnnaBridge 181:57724642e740 6421 #define EXTI_IMR1_IM19_Pos (19U)
Anna Bridge 180:96ed750bd169 6422 #define EXTI_IMR1_IM19_Msk (0x1U << EXTI_IMR1_IM19_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 6423 #define EXTI_IMR1_IM19 EXTI_IMR1_IM19_Msk /*!< Interrupt Mask on line 19 */
AnnaBridge 181:57724642e740 6424 #define EXTI_IMR1_IM20_Pos (20U)
Anna Bridge 180:96ed750bd169 6425 #define EXTI_IMR1_IM20_Msk (0x1U << EXTI_IMR1_IM20_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 6426 #define EXTI_IMR1_IM20 EXTI_IMR1_IM20_Msk /*!< Interrupt Mask on line 20 */
AnnaBridge 181:57724642e740 6427 #define EXTI_IMR1_IM21_Pos (21U)
Anna Bridge 180:96ed750bd169 6428 #define EXTI_IMR1_IM21_Msk (0x1U << EXTI_IMR1_IM21_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 6429 #define EXTI_IMR1_IM21 EXTI_IMR1_IM21_Msk /*!< Interrupt Mask on line 21 */
AnnaBridge 181:57724642e740 6430 #define EXTI_IMR1_IM22_Pos (22U)
Anna Bridge 180:96ed750bd169 6431 #define EXTI_IMR1_IM22_Msk (0x1U << EXTI_IMR1_IM22_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 6432 #define EXTI_IMR1_IM22 EXTI_IMR1_IM22_Msk /*!< Interrupt Mask on line 22 */
AnnaBridge 181:57724642e740 6433 #define EXTI_IMR1_IM23_Pos (23U)
Anna Bridge 180:96ed750bd169 6434 #define EXTI_IMR1_IM23_Msk (0x1U << EXTI_IMR1_IM23_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 6435 #define EXTI_IMR1_IM23 EXTI_IMR1_IM23_Msk /*!< Interrupt Mask on line 23 */
AnnaBridge 181:57724642e740 6436 #define EXTI_IMR1_IM24_Pos (24U)
Anna Bridge 180:96ed750bd169 6437 #define EXTI_IMR1_IM24_Msk (0x1U << EXTI_IMR1_IM24_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 6438 #define EXTI_IMR1_IM24 EXTI_IMR1_IM24_Msk /*!< Interrupt Mask on line 24 */
AnnaBridge 181:57724642e740 6439 #define EXTI_IMR1_IM25_Pos (25U)
Anna Bridge 180:96ed750bd169 6440 #define EXTI_IMR1_IM25_Msk (0x1U << EXTI_IMR1_IM25_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 6441 #define EXTI_IMR1_IM25 EXTI_IMR1_IM25_Msk /*!< Interrupt Mask on line 25 */
AnnaBridge 181:57724642e740 6442 #define EXTI_IMR1_IM26_Pos (26U)
Anna Bridge 180:96ed750bd169 6443 #define EXTI_IMR1_IM26_Msk (0x1U << EXTI_IMR1_IM26_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 6444 #define EXTI_IMR1_IM26 EXTI_IMR1_IM26_Msk /*!< Interrupt Mask on line 26 */
AnnaBridge 181:57724642e740 6445 #define EXTI_IMR1_IM27_Pos (27U)
Anna Bridge 180:96ed750bd169 6446 #define EXTI_IMR1_IM27_Msk (0x1U << EXTI_IMR1_IM27_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 6447 #define EXTI_IMR1_IM27 EXTI_IMR1_IM27_Msk /*!< Interrupt Mask on line 27 */
AnnaBridge 181:57724642e740 6448 #define EXTI_IMR1_IM28_Pos (28U)
Anna Bridge 180:96ed750bd169 6449 #define EXTI_IMR1_IM28_Msk (0x1U << EXTI_IMR1_IM28_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 6450 #define EXTI_IMR1_IM28 EXTI_IMR1_IM28_Msk /*!< Interrupt Mask on line 28 */
AnnaBridge 181:57724642e740 6451 #define EXTI_IMR1_IM31_Pos (31U)
Anna Bridge 180:96ed750bd169 6452 #define EXTI_IMR1_IM31_Msk (0x1U << EXTI_IMR1_IM31_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 6453 #define EXTI_IMR1_IM31 EXTI_IMR1_IM31_Msk /*!< Interrupt Mask on line 31 */
AnnaBridge 181:57724642e740 6454 #define EXTI_IMR1_IM_Pos (0U)
Anna Bridge 180:96ed750bd169 6455 #define EXTI_IMR1_IM_Msk (0x9FFFFFFFU << EXTI_IMR1_IM_Pos) /*!< 0x9FFFFFFF */
Anna Bridge 180:96ed750bd169 6456 #define EXTI_IMR1_IM EXTI_IMR1_IM_Msk /*!< Interrupt Mask All */
Anna Bridge 180:96ed750bd169 6457
Anna Bridge 180:96ed750bd169 6458 /******************* Bit definition for EXTI_EMR1 register ******************/
AnnaBridge 181:57724642e740 6459 #define EXTI_EMR1_EM0_Pos (0U)
Anna Bridge 180:96ed750bd169 6460 #define EXTI_EMR1_EM0_Msk (0x1U << EXTI_EMR1_EM0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 6461 #define EXTI_EMR1_EM0 EXTI_EMR1_EM0_Msk /*!< Event Mask on line 0 */
AnnaBridge 181:57724642e740 6462 #define EXTI_EMR1_EM1_Pos (1U)
Anna Bridge 180:96ed750bd169 6463 #define EXTI_EMR1_EM1_Msk (0x1U << EXTI_EMR1_EM1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 6464 #define EXTI_EMR1_EM1 EXTI_EMR1_EM1_Msk /*!< Event Mask on line 1 */
AnnaBridge 181:57724642e740 6465 #define EXTI_EMR1_EM2_Pos (2U)
Anna Bridge 180:96ed750bd169 6466 #define EXTI_EMR1_EM2_Msk (0x1U << EXTI_EMR1_EM2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 6467 #define EXTI_EMR1_EM2 EXTI_EMR1_EM2_Msk /*!< Event Mask on line 2 */
AnnaBridge 181:57724642e740 6468 #define EXTI_EMR1_EM3_Pos (3U)
Anna Bridge 180:96ed750bd169 6469 #define EXTI_EMR1_EM3_Msk (0x1U << EXTI_EMR1_EM3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 6470 #define EXTI_EMR1_EM3 EXTI_EMR1_EM3_Msk /*!< Event Mask on line 3 */
AnnaBridge 181:57724642e740 6471 #define EXTI_EMR1_EM4_Pos (4U)
Anna Bridge 180:96ed750bd169 6472 #define EXTI_EMR1_EM4_Msk (0x1U << EXTI_EMR1_EM4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 6473 #define EXTI_EMR1_EM4 EXTI_EMR1_EM4_Msk /*!< Event Mask on line 4 */
AnnaBridge 181:57724642e740 6474 #define EXTI_EMR1_EM5_Pos (5U)
Anna Bridge 180:96ed750bd169 6475 #define EXTI_EMR1_EM5_Msk (0x1U << EXTI_EMR1_EM5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 6476 #define EXTI_EMR1_EM5 EXTI_EMR1_EM5_Msk /*!< Event Mask on line 5 */
AnnaBridge 181:57724642e740 6477 #define EXTI_EMR1_EM6_Pos (6U)
Anna Bridge 180:96ed750bd169 6478 #define EXTI_EMR1_EM6_Msk (0x1U << EXTI_EMR1_EM6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 6479 #define EXTI_EMR1_EM6 EXTI_EMR1_EM6_Msk /*!< Event Mask on line 6 */
AnnaBridge 181:57724642e740 6480 #define EXTI_EMR1_EM7_Pos (7U)
Anna Bridge 180:96ed750bd169 6481 #define EXTI_EMR1_EM7_Msk (0x1U << EXTI_EMR1_EM7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 6482 #define EXTI_EMR1_EM7 EXTI_EMR1_EM7_Msk /*!< Event Mask on line 7 */
AnnaBridge 181:57724642e740 6483 #define EXTI_EMR1_EM8_Pos (8U)
Anna Bridge 180:96ed750bd169 6484 #define EXTI_EMR1_EM8_Msk (0x1U << EXTI_EMR1_EM8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 6485 #define EXTI_EMR1_EM8 EXTI_EMR1_EM8_Msk /*!< Event Mask on line 8 */
AnnaBridge 181:57724642e740 6486 #define EXTI_EMR1_EM9_Pos (9U)
Anna Bridge 180:96ed750bd169 6487 #define EXTI_EMR1_EM9_Msk (0x1U << EXTI_EMR1_EM9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 6488 #define EXTI_EMR1_EM9 EXTI_EMR1_EM9_Msk /*!< Event Mask on line 9 */
AnnaBridge 181:57724642e740 6489 #define EXTI_EMR1_EM10_Pos (10U)
Anna Bridge 180:96ed750bd169 6490 #define EXTI_EMR1_EM10_Msk (0x1U << EXTI_EMR1_EM10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 6491 #define EXTI_EMR1_EM10 EXTI_EMR1_EM10_Msk /*!< Event Mask on line 10 */
AnnaBridge 181:57724642e740 6492 #define EXTI_EMR1_EM11_Pos (11U)
Anna Bridge 180:96ed750bd169 6493 #define EXTI_EMR1_EM11_Msk (0x1U << EXTI_EMR1_EM11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 6494 #define EXTI_EMR1_EM11 EXTI_EMR1_EM11_Msk /*!< Event Mask on line 11 */
AnnaBridge 181:57724642e740 6495 #define EXTI_EMR1_EM12_Pos (12U)
Anna Bridge 180:96ed750bd169 6496 #define EXTI_EMR1_EM12_Msk (0x1U << EXTI_EMR1_EM12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 6497 #define EXTI_EMR1_EM12 EXTI_EMR1_EM12_Msk /*!< Event Mask on line 12 */
AnnaBridge 181:57724642e740 6498 #define EXTI_EMR1_EM13_Pos (13U)
Anna Bridge 180:96ed750bd169 6499 #define EXTI_EMR1_EM13_Msk (0x1U << EXTI_EMR1_EM13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 6500 #define EXTI_EMR1_EM13 EXTI_EMR1_EM13_Msk /*!< Event Mask on line 13 */
AnnaBridge 181:57724642e740 6501 #define EXTI_EMR1_EM14_Pos (14U)
Anna Bridge 180:96ed750bd169 6502 #define EXTI_EMR1_EM14_Msk (0x1U << EXTI_EMR1_EM14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 6503 #define EXTI_EMR1_EM14 EXTI_EMR1_EM14_Msk /*!< Event Mask on line 14 */
AnnaBridge 181:57724642e740 6504 #define EXTI_EMR1_EM15_Pos (15U)
Anna Bridge 180:96ed750bd169 6505 #define EXTI_EMR1_EM15_Msk (0x1U << EXTI_EMR1_EM15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 6506 #define EXTI_EMR1_EM15 EXTI_EMR1_EM15_Msk /*!< Event Mask on line 15 */
AnnaBridge 181:57724642e740 6507 #define EXTI_EMR1_EM16_Pos (16U)
Anna Bridge 180:96ed750bd169 6508 #define EXTI_EMR1_EM16_Msk (0x1U << EXTI_EMR1_EM16_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 6509 #define EXTI_EMR1_EM16 EXTI_EMR1_EM16_Msk /*!< Event Mask on line 16 */
AnnaBridge 181:57724642e740 6510 #define EXTI_EMR1_EM17_Pos (17U)
Anna Bridge 180:96ed750bd169 6511 #define EXTI_EMR1_EM17_Msk (0x1U << EXTI_EMR1_EM17_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 6512 #define EXTI_EMR1_EM17 EXTI_EMR1_EM17_Msk /*!< Event Mask on line 17 */
AnnaBridge 181:57724642e740 6513 #define EXTI_EMR1_EM18_Pos (18U)
Anna Bridge 180:96ed750bd169 6514 #define EXTI_EMR1_EM18_Msk (0x1U << EXTI_EMR1_EM18_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 6515 #define EXTI_EMR1_EM18 EXTI_EMR1_EM18_Msk /*!< Event Mask on line 18 */
AnnaBridge 181:57724642e740 6516 #define EXTI_EMR1_EM19_Pos (19U)
Anna Bridge 180:96ed750bd169 6517 #define EXTI_EMR1_EM19_Msk (0x1U << EXTI_EMR1_EM19_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 6518 #define EXTI_EMR1_EM19 EXTI_EMR1_EM19_Msk /*!< Event Mask on line 19 */
AnnaBridge 181:57724642e740 6519 #define EXTI_EMR1_EM20_Pos (20U)
Anna Bridge 180:96ed750bd169 6520 #define EXTI_EMR1_EM20_Msk (0x1U << EXTI_EMR1_EM20_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 6521 #define EXTI_EMR1_EM20 EXTI_EMR1_EM20_Msk /*!< Event Mask on line 20 */
AnnaBridge 181:57724642e740 6522 #define EXTI_EMR1_EM21_Pos (21U)
Anna Bridge 180:96ed750bd169 6523 #define EXTI_EMR1_EM21_Msk (0x1U << EXTI_EMR1_EM21_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 6524 #define EXTI_EMR1_EM21 EXTI_EMR1_EM21_Msk /*!< Event Mask on line 21 */
AnnaBridge 181:57724642e740 6525 #define EXTI_EMR1_EM22_Pos (22U)
Anna Bridge 180:96ed750bd169 6526 #define EXTI_EMR1_EM22_Msk (0x1U << EXTI_EMR1_EM22_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 6527 #define EXTI_EMR1_EM22 EXTI_EMR1_EM22_Msk /*!< Event Mask on line 22 */
AnnaBridge 181:57724642e740 6528 #define EXTI_EMR1_EM23_Pos (23U)
Anna Bridge 180:96ed750bd169 6529 #define EXTI_EMR1_EM23_Msk (0x1U << EXTI_EMR1_EM23_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 6530 #define EXTI_EMR1_EM23 EXTI_EMR1_EM23_Msk /*!< Event Mask on line 23 */
AnnaBridge 181:57724642e740 6531 #define EXTI_EMR1_EM24_Pos (24U)
Anna Bridge 180:96ed750bd169 6532 #define EXTI_EMR1_EM24_Msk (0x1U << EXTI_EMR1_EM24_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 6533 #define EXTI_EMR1_EM24 EXTI_EMR1_EM24_Msk /*!< Event Mask on line 24 */
AnnaBridge 181:57724642e740 6534 #define EXTI_EMR1_EM25_Pos (25U)
Anna Bridge 180:96ed750bd169 6535 #define EXTI_EMR1_EM25_Msk (0x1U << EXTI_EMR1_EM25_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 6536 #define EXTI_EMR1_EM25 EXTI_EMR1_EM25_Msk /*!< Event Mask on line 25 */
AnnaBridge 181:57724642e740 6537 #define EXTI_EMR1_EM26_Pos (26U)
Anna Bridge 180:96ed750bd169 6538 #define EXTI_EMR1_EM26_Msk (0x1U << EXTI_EMR1_EM26_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 6539 #define EXTI_EMR1_EM26 EXTI_EMR1_EM26_Msk /*!< Event Mask on line 26 */
AnnaBridge 181:57724642e740 6540 #define EXTI_EMR1_EM27_Pos (27U)
Anna Bridge 180:96ed750bd169 6541 #define EXTI_EMR1_EM27_Msk (0x1U << EXTI_EMR1_EM27_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 6542 #define EXTI_EMR1_EM27 EXTI_EMR1_EM27_Msk /*!< Event Mask on line 27 */
AnnaBridge 181:57724642e740 6543 #define EXTI_EMR1_EM28_Pos (28U)
Anna Bridge 180:96ed750bd169 6544 #define EXTI_EMR1_EM28_Msk (0x1U << EXTI_EMR1_EM28_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 6545 #define EXTI_EMR1_EM28 EXTI_EMR1_EM28_Msk /*!< Event Mask on line 28 */
AnnaBridge 181:57724642e740 6546 #define EXTI_EMR1_EM31_Pos (31U)
Anna Bridge 180:96ed750bd169 6547 #define EXTI_EMR1_EM31_Msk (0x1U << EXTI_EMR1_EM31_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 6548 #define EXTI_EMR1_EM31 EXTI_EMR1_EM31_Msk /*!< Event Mask on line 31 */
Anna Bridge 180:96ed750bd169 6549
Anna Bridge 180:96ed750bd169 6550 /****************** Bit definition for EXTI_RTSR1 register ******************/
AnnaBridge 181:57724642e740 6551 #define EXTI_RTSR1_RT0_Pos (0U)
Anna Bridge 180:96ed750bd169 6552 #define EXTI_RTSR1_RT0_Msk (0x1U << EXTI_RTSR1_RT0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 6553 #define EXTI_RTSR1_RT0 EXTI_RTSR1_RT0_Msk /*!< Rising trigger event configuration bit of line 0 */
AnnaBridge 181:57724642e740 6554 #define EXTI_RTSR1_RT1_Pos (1U)
Anna Bridge 180:96ed750bd169 6555 #define EXTI_RTSR1_RT1_Msk (0x1U << EXTI_RTSR1_RT1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 6556 #define EXTI_RTSR1_RT1 EXTI_RTSR1_RT1_Msk /*!< Rising trigger event configuration bit of line 1 */
AnnaBridge 181:57724642e740 6557 #define EXTI_RTSR1_RT2_Pos (2U)
Anna Bridge 180:96ed750bd169 6558 #define EXTI_RTSR1_RT2_Msk (0x1U << EXTI_RTSR1_RT2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 6559 #define EXTI_RTSR1_RT2 EXTI_RTSR1_RT2_Msk /*!< Rising trigger event configuration bit of line 2 */
AnnaBridge 181:57724642e740 6560 #define EXTI_RTSR1_RT3_Pos (3U)
Anna Bridge 180:96ed750bd169 6561 #define EXTI_RTSR1_RT3_Msk (0x1U << EXTI_RTSR1_RT3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 6562 #define EXTI_RTSR1_RT3 EXTI_RTSR1_RT3_Msk /*!< Rising trigger event configuration bit of line 3 */
AnnaBridge 181:57724642e740 6563 #define EXTI_RTSR1_RT4_Pos (4U)
Anna Bridge 180:96ed750bd169 6564 #define EXTI_RTSR1_RT4_Msk (0x1U << EXTI_RTSR1_RT4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 6565 #define EXTI_RTSR1_RT4 EXTI_RTSR1_RT4_Msk /*!< Rising trigger event configuration bit of line 4 */
AnnaBridge 181:57724642e740 6566 #define EXTI_RTSR1_RT5_Pos (5U)
Anna Bridge 180:96ed750bd169 6567 #define EXTI_RTSR1_RT5_Msk (0x1U << EXTI_RTSR1_RT5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 6568 #define EXTI_RTSR1_RT5 EXTI_RTSR1_RT5_Msk /*!< Rising trigger event configuration bit of line 5 */
AnnaBridge 181:57724642e740 6569 #define EXTI_RTSR1_RT6_Pos (6U)
Anna Bridge 180:96ed750bd169 6570 #define EXTI_RTSR1_RT6_Msk (0x1U << EXTI_RTSR1_RT6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 6571 #define EXTI_RTSR1_RT6 EXTI_RTSR1_RT6_Msk /*!< Rising trigger event configuration bit of line 6 */
AnnaBridge 181:57724642e740 6572 #define EXTI_RTSR1_RT7_Pos (7U)
Anna Bridge 180:96ed750bd169 6573 #define EXTI_RTSR1_RT7_Msk (0x1U << EXTI_RTSR1_RT7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 6574 #define EXTI_RTSR1_RT7 EXTI_RTSR1_RT7_Msk /*!< Rising trigger event configuration bit of line 7 */
AnnaBridge 181:57724642e740 6575 #define EXTI_RTSR1_RT8_Pos (8U)
Anna Bridge 180:96ed750bd169 6576 #define EXTI_RTSR1_RT8_Msk (0x1U << EXTI_RTSR1_RT8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 6577 #define EXTI_RTSR1_RT8 EXTI_RTSR1_RT8_Msk /*!< Rising trigger event configuration bit of line 8 */
AnnaBridge 181:57724642e740 6578 #define EXTI_RTSR1_RT9_Pos (9U)
Anna Bridge 180:96ed750bd169 6579 #define EXTI_RTSR1_RT9_Msk (0x1U << EXTI_RTSR1_RT9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 6580 #define EXTI_RTSR1_RT9 EXTI_RTSR1_RT9_Msk /*!< Rising trigger event configuration bit of line 9 */
AnnaBridge 181:57724642e740 6581 #define EXTI_RTSR1_RT10_Pos (10U)
Anna Bridge 180:96ed750bd169 6582 #define EXTI_RTSR1_RT10_Msk (0x1U << EXTI_RTSR1_RT10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 6583 #define EXTI_RTSR1_RT10 EXTI_RTSR1_RT10_Msk /*!< Rising trigger event configuration bit of line 10 */
AnnaBridge 181:57724642e740 6584 #define EXTI_RTSR1_RT11_Pos (11U)
Anna Bridge 180:96ed750bd169 6585 #define EXTI_RTSR1_RT11_Msk (0x1U << EXTI_RTSR1_RT11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 6586 #define EXTI_RTSR1_RT11 EXTI_RTSR1_RT11_Msk /*!< Rising trigger event configuration bit of line 11 */
AnnaBridge 181:57724642e740 6587 #define EXTI_RTSR1_RT12_Pos (12U)
Anna Bridge 180:96ed750bd169 6588 #define EXTI_RTSR1_RT12_Msk (0x1U << EXTI_RTSR1_RT12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 6589 #define EXTI_RTSR1_RT12 EXTI_RTSR1_RT12_Msk /*!< Rising trigger event configuration bit of line 12 */
AnnaBridge 181:57724642e740 6590 #define EXTI_RTSR1_RT13_Pos (13U)
Anna Bridge 180:96ed750bd169 6591 #define EXTI_RTSR1_RT13_Msk (0x1U << EXTI_RTSR1_RT13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 6592 #define EXTI_RTSR1_RT13 EXTI_RTSR1_RT13_Msk /*!< Rising trigger event configuration bit of line 13 */
AnnaBridge 181:57724642e740 6593 #define EXTI_RTSR1_RT14_Pos (14U)
Anna Bridge 180:96ed750bd169 6594 #define EXTI_RTSR1_RT14_Msk (0x1U << EXTI_RTSR1_RT14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 6595 #define EXTI_RTSR1_RT14 EXTI_RTSR1_RT14_Msk /*!< Rising trigger event configuration bit of line 14 */
AnnaBridge 181:57724642e740 6596 #define EXTI_RTSR1_RT15_Pos (15U)
Anna Bridge 180:96ed750bd169 6597 #define EXTI_RTSR1_RT15_Msk (0x1U << EXTI_RTSR1_RT15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 6598 #define EXTI_RTSR1_RT15 EXTI_RTSR1_RT15_Msk /*!< Rising trigger event configuration bit of line 15 */
AnnaBridge 181:57724642e740 6599 #define EXTI_RTSR1_RT16_Pos (16U)
Anna Bridge 180:96ed750bd169 6600 #define EXTI_RTSR1_RT16_Msk (0x1U << EXTI_RTSR1_RT16_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 6601 #define EXTI_RTSR1_RT16 EXTI_RTSR1_RT16_Msk /*!< Rising trigger event configuration bit of line 16 */
AnnaBridge 181:57724642e740 6602 #define EXTI_RTSR1_RT18_Pos (18U)
Anna Bridge 180:96ed750bd169 6603 #define EXTI_RTSR1_RT18_Msk (0x1U << EXTI_RTSR1_RT18_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 6604 #define EXTI_RTSR1_RT18 EXTI_RTSR1_RT18_Msk /*!< Rising trigger event configuration bit of line 18 */
AnnaBridge 181:57724642e740 6605 #define EXTI_RTSR1_RT19_Pos (19U)
Anna Bridge 180:96ed750bd169 6606 #define EXTI_RTSR1_RT19_Msk (0x1U << EXTI_RTSR1_RT19_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 6607 #define EXTI_RTSR1_RT19 EXTI_RTSR1_RT19_Msk /*!< Rising trigger event configuration bit of line 19 */
AnnaBridge 181:57724642e740 6608 #define EXTI_RTSR1_RT20_Pos (20U)
Anna Bridge 180:96ed750bd169 6609 #define EXTI_RTSR1_RT20_Msk (0x1U << EXTI_RTSR1_RT20_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 6610 #define EXTI_RTSR1_RT20 EXTI_RTSR1_RT20_Msk /*!< Rising trigger event configuration bit of line 20 */
AnnaBridge 181:57724642e740 6611 #define EXTI_RTSR1_RT21_Pos (21U)
Anna Bridge 180:96ed750bd169 6612 #define EXTI_RTSR1_RT21_Msk (0x1U << EXTI_RTSR1_RT21_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 6613 #define EXTI_RTSR1_RT21 EXTI_RTSR1_RT21_Msk /*!< Rising trigger event configuration bit of line 21 */
AnnaBridge 181:57724642e740 6614 #define EXTI_RTSR1_RT22_Pos (22U)
Anna Bridge 180:96ed750bd169 6615 #define EXTI_RTSR1_RT22_Msk (0x1U << EXTI_RTSR1_RT22_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 6616 #define EXTI_RTSR1_RT22 EXTI_RTSR1_RT22_Msk /*!< Rising trigger event configuration bit of line 22 */
Anna Bridge 180:96ed750bd169 6617
Anna Bridge 180:96ed750bd169 6618 /****************** Bit definition for EXTI_FTSR1 register ******************/
AnnaBridge 181:57724642e740 6619 #define EXTI_FTSR1_FT0_Pos (0U)
Anna Bridge 180:96ed750bd169 6620 #define EXTI_FTSR1_FT0_Msk (0x1U << EXTI_FTSR1_FT0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 6621 #define EXTI_FTSR1_FT0 EXTI_FTSR1_FT0_Msk /*!< Falling trigger event configuration bit of line 0 */
AnnaBridge 181:57724642e740 6622 #define EXTI_FTSR1_FT1_Pos (1U)
Anna Bridge 180:96ed750bd169 6623 #define EXTI_FTSR1_FT1_Msk (0x1U << EXTI_FTSR1_FT1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 6624 #define EXTI_FTSR1_FT1 EXTI_FTSR1_FT1_Msk /*!< Falling trigger event configuration bit of line 1 */
AnnaBridge 181:57724642e740 6625 #define EXTI_FTSR1_FT2_Pos (2U)
Anna Bridge 180:96ed750bd169 6626 #define EXTI_FTSR1_FT2_Msk (0x1U << EXTI_FTSR1_FT2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 6627 #define EXTI_FTSR1_FT2 EXTI_FTSR1_FT2_Msk /*!< Falling trigger event configuration bit of line 2 */
AnnaBridge 181:57724642e740 6628 #define EXTI_FTSR1_FT3_Pos (3U)
Anna Bridge 180:96ed750bd169 6629 #define EXTI_FTSR1_FT3_Msk (0x1U << EXTI_FTSR1_FT3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 6630 #define EXTI_FTSR1_FT3 EXTI_FTSR1_FT3_Msk /*!< Falling trigger event configuration bit of line 3 */
AnnaBridge 181:57724642e740 6631 #define EXTI_FTSR1_FT4_Pos (4U)
Anna Bridge 180:96ed750bd169 6632 #define EXTI_FTSR1_FT4_Msk (0x1U << EXTI_FTSR1_FT4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 6633 #define EXTI_FTSR1_FT4 EXTI_FTSR1_FT4_Msk /*!< Falling trigger event configuration bit of line 4 */
AnnaBridge 181:57724642e740 6634 #define EXTI_FTSR1_FT5_Pos (5U)
Anna Bridge 180:96ed750bd169 6635 #define EXTI_FTSR1_FT5_Msk (0x1U << EXTI_FTSR1_FT5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 6636 #define EXTI_FTSR1_FT5 EXTI_FTSR1_FT5_Msk /*!< Falling trigger event configuration bit of line 5 */
AnnaBridge 181:57724642e740 6637 #define EXTI_FTSR1_FT6_Pos (6U)
Anna Bridge 180:96ed750bd169 6638 #define EXTI_FTSR1_FT6_Msk (0x1U << EXTI_FTSR1_FT6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 6639 #define EXTI_FTSR1_FT6 EXTI_FTSR1_FT6_Msk /*!< Falling trigger event configuration bit of line 6 */
AnnaBridge 181:57724642e740 6640 #define EXTI_FTSR1_FT7_Pos (7U)
Anna Bridge 180:96ed750bd169 6641 #define EXTI_FTSR1_FT7_Msk (0x1U << EXTI_FTSR1_FT7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 6642 #define EXTI_FTSR1_FT7 EXTI_FTSR1_FT7_Msk /*!< Falling trigger event configuration bit of line 7 */
AnnaBridge 181:57724642e740 6643 #define EXTI_FTSR1_FT8_Pos (8U)
Anna Bridge 180:96ed750bd169 6644 #define EXTI_FTSR1_FT8_Msk (0x1U << EXTI_FTSR1_FT8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 6645 #define EXTI_FTSR1_FT8 EXTI_FTSR1_FT8_Msk /*!< Falling trigger event configuration bit of line 8 */
AnnaBridge 181:57724642e740 6646 #define EXTI_FTSR1_FT9_Pos (9U)
Anna Bridge 180:96ed750bd169 6647 #define EXTI_FTSR1_FT9_Msk (0x1U << EXTI_FTSR1_FT9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 6648 #define EXTI_FTSR1_FT9 EXTI_FTSR1_FT9_Msk /*!< Falling trigger event configuration bit of line 9 */
AnnaBridge 181:57724642e740 6649 #define EXTI_FTSR1_FT10_Pos (10U)
Anna Bridge 180:96ed750bd169 6650 #define EXTI_FTSR1_FT10_Msk (0x1U << EXTI_FTSR1_FT10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 6651 #define EXTI_FTSR1_FT10 EXTI_FTSR1_FT10_Msk /*!< Falling trigger event configuration bit of line 10 */
AnnaBridge 181:57724642e740 6652 #define EXTI_FTSR1_FT11_Pos (11U)
Anna Bridge 180:96ed750bd169 6653 #define EXTI_FTSR1_FT11_Msk (0x1U << EXTI_FTSR1_FT11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 6654 #define EXTI_FTSR1_FT11 EXTI_FTSR1_FT11_Msk /*!< Falling trigger event configuration bit of line 11 */
AnnaBridge 181:57724642e740 6655 #define EXTI_FTSR1_FT12_Pos (12U)
Anna Bridge 180:96ed750bd169 6656 #define EXTI_FTSR1_FT12_Msk (0x1U << EXTI_FTSR1_FT12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 6657 #define EXTI_FTSR1_FT12 EXTI_FTSR1_FT12_Msk /*!< Falling trigger event configuration bit of line 12 */
AnnaBridge 181:57724642e740 6658 #define EXTI_FTSR1_FT13_Pos (13U)
Anna Bridge 180:96ed750bd169 6659 #define EXTI_FTSR1_FT13_Msk (0x1U << EXTI_FTSR1_FT13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 6660 #define EXTI_FTSR1_FT13 EXTI_FTSR1_FT13_Msk /*!< Falling trigger event configuration bit of line 13 */
AnnaBridge 181:57724642e740 6661 #define EXTI_FTSR1_FT14_Pos (14U)
Anna Bridge 180:96ed750bd169 6662 #define EXTI_FTSR1_FT14_Msk (0x1U << EXTI_FTSR1_FT14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 6663 #define EXTI_FTSR1_FT14 EXTI_FTSR1_FT14_Msk /*!< Falling trigger event configuration bit of line 14 */
AnnaBridge 181:57724642e740 6664 #define EXTI_FTSR1_FT15_Pos (15U)
Anna Bridge 180:96ed750bd169 6665 #define EXTI_FTSR1_FT15_Msk (0x1U << EXTI_FTSR1_FT15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 6666 #define EXTI_FTSR1_FT15 EXTI_FTSR1_FT15_Msk /*!< Falling trigger event configuration bit of line 15 */
AnnaBridge 181:57724642e740 6667 #define EXTI_FTSR1_FT16_Pos (16U)
Anna Bridge 180:96ed750bd169 6668 #define EXTI_FTSR1_FT16_Msk (0x1U << EXTI_FTSR1_FT16_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 6669 #define EXTI_FTSR1_FT16 EXTI_FTSR1_FT16_Msk /*!< Falling trigger event configuration bit of line 16 */
AnnaBridge 181:57724642e740 6670 #define EXTI_FTSR1_FT18_Pos (18U)
Anna Bridge 180:96ed750bd169 6671 #define EXTI_FTSR1_FT18_Msk (0x1U << EXTI_FTSR1_FT18_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 6672 #define EXTI_FTSR1_FT18 EXTI_FTSR1_FT18_Msk /*!< Falling trigger event configuration bit of line 18 */
AnnaBridge 181:57724642e740 6673 #define EXTI_FTSR1_FT19_Pos (19U)
Anna Bridge 180:96ed750bd169 6674 #define EXTI_FTSR1_FT19_Msk (0x1U << EXTI_FTSR1_FT19_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 6675 #define EXTI_FTSR1_FT19 EXTI_FTSR1_FT19_Msk /*!< Falling trigger event configuration bit of line 19 */
AnnaBridge 181:57724642e740 6676 #define EXTI_FTSR1_FT20_Pos (20U)
Anna Bridge 180:96ed750bd169 6677 #define EXTI_FTSR1_FT20_Msk (0x1U << EXTI_FTSR1_FT20_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 6678 #define EXTI_FTSR1_FT20 EXTI_FTSR1_FT20_Msk /*!< Falling trigger event configuration bit of line 20 */
AnnaBridge 181:57724642e740 6679 #define EXTI_FTSR1_FT21_Pos (21U)
Anna Bridge 180:96ed750bd169 6680 #define EXTI_FTSR1_FT21_Msk (0x1U << EXTI_FTSR1_FT21_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 6681 #define EXTI_FTSR1_FT21 EXTI_FTSR1_FT21_Msk /*!< Falling trigger event configuration bit of line 21 */
AnnaBridge 181:57724642e740 6682 #define EXTI_FTSR1_FT22_Pos (22U)
Anna Bridge 180:96ed750bd169 6683 #define EXTI_FTSR1_FT22_Msk (0x1U << EXTI_FTSR1_FT22_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 6684 #define EXTI_FTSR1_FT22 EXTI_FTSR1_FT22_Msk /*!< Falling trigger event configuration bit of line 22 */
Anna Bridge 180:96ed750bd169 6685
Anna Bridge 180:96ed750bd169 6686 /****************** Bit definition for EXTI_SWIER1 register *****************/
AnnaBridge 181:57724642e740 6687 #define EXTI_SWIER1_SWI0_Pos (0U)
Anna Bridge 180:96ed750bd169 6688 #define EXTI_SWIER1_SWI0_Msk (0x1U << EXTI_SWIER1_SWI0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 6689 #define EXTI_SWIER1_SWI0 EXTI_SWIER1_SWI0_Msk /*!< Software Interrupt on line 0 */
AnnaBridge 181:57724642e740 6690 #define EXTI_SWIER1_SWI1_Pos (1U)
Anna Bridge 180:96ed750bd169 6691 #define EXTI_SWIER1_SWI1_Msk (0x1U << EXTI_SWIER1_SWI1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 6692 #define EXTI_SWIER1_SWI1 EXTI_SWIER1_SWI1_Msk /*!< Software Interrupt on line 1 */
AnnaBridge 181:57724642e740 6693 #define EXTI_SWIER1_SWI2_Pos (2U)
Anna Bridge 180:96ed750bd169 6694 #define EXTI_SWIER1_SWI2_Msk (0x1U << EXTI_SWIER1_SWI2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 6695 #define EXTI_SWIER1_SWI2 EXTI_SWIER1_SWI2_Msk /*!< Software Interrupt on line 2 */
AnnaBridge 181:57724642e740 6696 #define EXTI_SWIER1_SWI3_Pos (3U)
Anna Bridge 180:96ed750bd169 6697 #define EXTI_SWIER1_SWI3_Msk (0x1U << EXTI_SWIER1_SWI3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 6698 #define EXTI_SWIER1_SWI3 EXTI_SWIER1_SWI3_Msk /*!< Software Interrupt on line 3 */
AnnaBridge 181:57724642e740 6699 #define EXTI_SWIER1_SWI4_Pos (4U)
Anna Bridge 180:96ed750bd169 6700 #define EXTI_SWIER1_SWI4_Msk (0x1U << EXTI_SWIER1_SWI4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 6701 #define EXTI_SWIER1_SWI4 EXTI_SWIER1_SWI4_Msk /*!< Software Interrupt on line 4 */
AnnaBridge 181:57724642e740 6702 #define EXTI_SWIER1_SWI5_Pos (5U)
Anna Bridge 180:96ed750bd169 6703 #define EXTI_SWIER1_SWI5_Msk (0x1U << EXTI_SWIER1_SWI5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 6704 #define EXTI_SWIER1_SWI5 EXTI_SWIER1_SWI5_Msk /*!< Software Interrupt on line 5 */
AnnaBridge 181:57724642e740 6705 #define EXTI_SWIER1_SWI6_Pos (6U)
Anna Bridge 180:96ed750bd169 6706 #define EXTI_SWIER1_SWI6_Msk (0x1U << EXTI_SWIER1_SWI6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 6707 #define EXTI_SWIER1_SWI6 EXTI_SWIER1_SWI6_Msk /*!< Software Interrupt on line 6 */
AnnaBridge 181:57724642e740 6708 #define EXTI_SWIER1_SWI7_Pos (7U)
Anna Bridge 180:96ed750bd169 6709 #define EXTI_SWIER1_SWI7_Msk (0x1U << EXTI_SWIER1_SWI7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 6710 #define EXTI_SWIER1_SWI7 EXTI_SWIER1_SWI7_Msk /*!< Software Interrupt on line 7 */
AnnaBridge 181:57724642e740 6711 #define EXTI_SWIER1_SWI8_Pos (8U)
Anna Bridge 180:96ed750bd169 6712 #define EXTI_SWIER1_SWI8_Msk (0x1U << EXTI_SWIER1_SWI8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 6713 #define EXTI_SWIER1_SWI8 EXTI_SWIER1_SWI8_Msk /*!< Software Interrupt on line 8 */
AnnaBridge 181:57724642e740 6714 #define EXTI_SWIER1_SWI9_Pos (9U)
Anna Bridge 180:96ed750bd169 6715 #define EXTI_SWIER1_SWI9_Msk (0x1U << EXTI_SWIER1_SWI9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 6716 #define EXTI_SWIER1_SWI9 EXTI_SWIER1_SWI9_Msk /*!< Software Interrupt on line 9 */
AnnaBridge 181:57724642e740 6717 #define EXTI_SWIER1_SWI10_Pos (10U)
Anna Bridge 180:96ed750bd169 6718 #define EXTI_SWIER1_SWI10_Msk (0x1U << EXTI_SWIER1_SWI10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 6719 #define EXTI_SWIER1_SWI10 EXTI_SWIER1_SWI10_Msk /*!< Software Interrupt on line 10 */
AnnaBridge 181:57724642e740 6720 #define EXTI_SWIER1_SWI11_Pos (11U)
Anna Bridge 180:96ed750bd169 6721 #define EXTI_SWIER1_SWI11_Msk (0x1U << EXTI_SWIER1_SWI11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 6722 #define EXTI_SWIER1_SWI11 EXTI_SWIER1_SWI11_Msk /*!< Software Interrupt on line 11 */
AnnaBridge 181:57724642e740 6723 #define EXTI_SWIER1_SWI12_Pos (12U)
Anna Bridge 180:96ed750bd169 6724 #define EXTI_SWIER1_SWI12_Msk (0x1U << EXTI_SWIER1_SWI12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 6725 #define EXTI_SWIER1_SWI12 EXTI_SWIER1_SWI12_Msk /*!< Software Interrupt on line 12 */
AnnaBridge 181:57724642e740 6726 #define EXTI_SWIER1_SWI13_Pos (13U)
Anna Bridge 180:96ed750bd169 6727 #define EXTI_SWIER1_SWI13_Msk (0x1U << EXTI_SWIER1_SWI13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 6728 #define EXTI_SWIER1_SWI13 EXTI_SWIER1_SWI13_Msk /*!< Software Interrupt on line 13 */
AnnaBridge 181:57724642e740 6729 #define EXTI_SWIER1_SWI14_Pos (14U)
Anna Bridge 180:96ed750bd169 6730 #define EXTI_SWIER1_SWI14_Msk (0x1U << EXTI_SWIER1_SWI14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 6731 #define EXTI_SWIER1_SWI14 EXTI_SWIER1_SWI14_Msk /*!< Software Interrupt on line 14 */
AnnaBridge 181:57724642e740 6732 #define EXTI_SWIER1_SWI15_Pos (15U)
Anna Bridge 180:96ed750bd169 6733 #define EXTI_SWIER1_SWI15_Msk (0x1U << EXTI_SWIER1_SWI15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 6734 #define EXTI_SWIER1_SWI15 EXTI_SWIER1_SWI15_Msk /*!< Software Interrupt on line 15 */
AnnaBridge 181:57724642e740 6735 #define EXTI_SWIER1_SWI16_Pos (16U)
Anna Bridge 180:96ed750bd169 6736 #define EXTI_SWIER1_SWI16_Msk (0x1U << EXTI_SWIER1_SWI16_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 6737 #define EXTI_SWIER1_SWI16 EXTI_SWIER1_SWI16_Msk /*!< Software Interrupt on line 16 */
AnnaBridge 181:57724642e740 6738 #define EXTI_SWIER1_SWI18_Pos (18U)
Anna Bridge 180:96ed750bd169 6739 #define EXTI_SWIER1_SWI18_Msk (0x1U << EXTI_SWIER1_SWI18_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 6740 #define EXTI_SWIER1_SWI18 EXTI_SWIER1_SWI18_Msk /*!< Software Interrupt on line 18 */
AnnaBridge 181:57724642e740 6741 #define EXTI_SWIER1_SWI19_Pos (19U)
Anna Bridge 180:96ed750bd169 6742 #define EXTI_SWIER1_SWI19_Msk (0x1U << EXTI_SWIER1_SWI19_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 6743 #define EXTI_SWIER1_SWI19 EXTI_SWIER1_SWI19_Msk /*!< Software Interrupt on line 19 */
AnnaBridge 181:57724642e740 6744 #define EXTI_SWIER1_SWI20_Pos (20U)
Anna Bridge 180:96ed750bd169 6745 #define EXTI_SWIER1_SWI20_Msk (0x1U << EXTI_SWIER1_SWI20_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 6746 #define EXTI_SWIER1_SWI20 EXTI_SWIER1_SWI20_Msk /*!< Software Interrupt on line 20 */
AnnaBridge 181:57724642e740 6747 #define EXTI_SWIER1_SWI21_Pos (21U)
Anna Bridge 180:96ed750bd169 6748 #define EXTI_SWIER1_SWI21_Msk (0x1U << EXTI_SWIER1_SWI21_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 6749 #define EXTI_SWIER1_SWI21 EXTI_SWIER1_SWI21_Msk /*!< Software Interrupt on line 21 */
AnnaBridge 181:57724642e740 6750 #define EXTI_SWIER1_SWI22_Pos (22U)
Anna Bridge 180:96ed750bd169 6751 #define EXTI_SWIER1_SWI22_Msk (0x1U << EXTI_SWIER1_SWI22_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 6752 #define EXTI_SWIER1_SWI22 EXTI_SWIER1_SWI22_Msk /*!< Software Interrupt on line 22 */
Anna Bridge 180:96ed750bd169 6753
Anna Bridge 180:96ed750bd169 6754 /******************* Bit definition for EXTI_PR1 register *******************/
AnnaBridge 181:57724642e740 6755 #define EXTI_PR1_PIF0_Pos (0U)
Anna Bridge 180:96ed750bd169 6756 #define EXTI_PR1_PIF0_Msk (0x1U << EXTI_PR1_PIF0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 6757 #define EXTI_PR1_PIF0 EXTI_PR1_PIF0_Msk /*!< Pending bit for line 0 */
AnnaBridge 181:57724642e740 6758 #define EXTI_PR1_PIF1_Pos (1U)
Anna Bridge 180:96ed750bd169 6759 #define EXTI_PR1_PIF1_Msk (0x1U << EXTI_PR1_PIF1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 6760 #define EXTI_PR1_PIF1 EXTI_PR1_PIF1_Msk /*!< Pending bit for line 1 */
AnnaBridge 181:57724642e740 6761 #define EXTI_PR1_PIF2_Pos (2U)
Anna Bridge 180:96ed750bd169 6762 #define EXTI_PR1_PIF2_Msk (0x1U << EXTI_PR1_PIF2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 6763 #define EXTI_PR1_PIF2 EXTI_PR1_PIF2_Msk /*!< Pending bit for line 2 */
AnnaBridge 181:57724642e740 6764 #define EXTI_PR1_PIF3_Pos (3U)
Anna Bridge 180:96ed750bd169 6765 #define EXTI_PR1_PIF3_Msk (0x1U << EXTI_PR1_PIF3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 6766 #define EXTI_PR1_PIF3 EXTI_PR1_PIF3_Msk /*!< Pending bit for line 3 */
AnnaBridge 181:57724642e740 6767 #define EXTI_PR1_PIF4_Pos (4U)
Anna Bridge 180:96ed750bd169 6768 #define EXTI_PR1_PIF4_Msk (0x1U << EXTI_PR1_PIF4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 6769 #define EXTI_PR1_PIF4 EXTI_PR1_PIF4_Msk /*!< Pending bit for line 4 */
AnnaBridge 181:57724642e740 6770 #define EXTI_PR1_PIF5_Pos (5U)
Anna Bridge 180:96ed750bd169 6771 #define EXTI_PR1_PIF5_Msk (0x1U << EXTI_PR1_PIF5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 6772 #define EXTI_PR1_PIF5 EXTI_PR1_PIF5_Msk /*!< Pending bit for line 5 */
AnnaBridge 181:57724642e740 6773 #define EXTI_PR1_PIF6_Pos (6U)
Anna Bridge 180:96ed750bd169 6774 #define EXTI_PR1_PIF6_Msk (0x1U << EXTI_PR1_PIF6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 6775 #define EXTI_PR1_PIF6 EXTI_PR1_PIF6_Msk /*!< Pending bit for line 6 */
AnnaBridge 181:57724642e740 6776 #define EXTI_PR1_PIF7_Pos (7U)
Anna Bridge 180:96ed750bd169 6777 #define EXTI_PR1_PIF7_Msk (0x1U << EXTI_PR1_PIF7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 6778 #define EXTI_PR1_PIF7 EXTI_PR1_PIF7_Msk /*!< Pending bit for line 7 */
AnnaBridge 181:57724642e740 6779 #define EXTI_PR1_PIF8_Pos (8U)
Anna Bridge 180:96ed750bd169 6780 #define EXTI_PR1_PIF8_Msk (0x1U << EXTI_PR1_PIF8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 6781 #define EXTI_PR1_PIF8 EXTI_PR1_PIF8_Msk /*!< Pending bit for line 8 */
AnnaBridge 181:57724642e740 6782 #define EXTI_PR1_PIF9_Pos (9U)
Anna Bridge 180:96ed750bd169 6783 #define EXTI_PR1_PIF9_Msk (0x1U << EXTI_PR1_PIF9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 6784 #define EXTI_PR1_PIF9 EXTI_PR1_PIF9_Msk /*!< Pending bit for line 9 */
AnnaBridge 181:57724642e740 6785 #define EXTI_PR1_PIF10_Pos (10U)
Anna Bridge 180:96ed750bd169 6786 #define EXTI_PR1_PIF10_Msk (0x1U << EXTI_PR1_PIF10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 6787 #define EXTI_PR1_PIF10 EXTI_PR1_PIF10_Msk /*!< Pending bit for line 10 */
AnnaBridge 181:57724642e740 6788 #define EXTI_PR1_PIF11_Pos (11U)
Anna Bridge 180:96ed750bd169 6789 #define EXTI_PR1_PIF11_Msk (0x1U << EXTI_PR1_PIF11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 6790 #define EXTI_PR1_PIF11 EXTI_PR1_PIF11_Msk /*!< Pending bit for line 11 */
AnnaBridge 181:57724642e740 6791 #define EXTI_PR1_PIF12_Pos (12U)
Anna Bridge 180:96ed750bd169 6792 #define EXTI_PR1_PIF12_Msk (0x1U << EXTI_PR1_PIF12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 6793 #define EXTI_PR1_PIF12 EXTI_PR1_PIF12_Msk /*!< Pending bit for line 12 */
AnnaBridge 181:57724642e740 6794 #define EXTI_PR1_PIF13_Pos (13U)
Anna Bridge 180:96ed750bd169 6795 #define EXTI_PR1_PIF13_Msk (0x1U << EXTI_PR1_PIF13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 6796 #define EXTI_PR1_PIF13 EXTI_PR1_PIF13_Msk /*!< Pending bit for line 13 */
AnnaBridge 181:57724642e740 6797 #define EXTI_PR1_PIF14_Pos (14U)
Anna Bridge 180:96ed750bd169 6798 #define EXTI_PR1_PIF14_Msk (0x1U << EXTI_PR1_PIF14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 6799 #define EXTI_PR1_PIF14 EXTI_PR1_PIF14_Msk /*!< Pending bit for line 14 */
AnnaBridge 181:57724642e740 6800 #define EXTI_PR1_PIF15_Pos (15U)
Anna Bridge 180:96ed750bd169 6801 #define EXTI_PR1_PIF15_Msk (0x1U << EXTI_PR1_PIF15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 6802 #define EXTI_PR1_PIF15 EXTI_PR1_PIF15_Msk /*!< Pending bit for line 15 */
AnnaBridge 181:57724642e740 6803 #define EXTI_PR1_PIF16_Pos (16U)
Anna Bridge 180:96ed750bd169 6804 #define EXTI_PR1_PIF16_Msk (0x1U << EXTI_PR1_PIF16_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 6805 #define EXTI_PR1_PIF16 EXTI_PR1_PIF16_Msk /*!< Pending bit for line 16 */
AnnaBridge 181:57724642e740 6806 #define EXTI_PR1_PIF18_Pos (18U)
Anna Bridge 180:96ed750bd169 6807 #define EXTI_PR1_PIF18_Msk (0x1U << EXTI_PR1_PIF18_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 6808 #define EXTI_PR1_PIF18 EXTI_PR1_PIF18_Msk /*!< Pending bit for line 18 */
AnnaBridge 181:57724642e740 6809 #define EXTI_PR1_PIF19_Pos (19U)
Anna Bridge 180:96ed750bd169 6810 #define EXTI_PR1_PIF19_Msk (0x1U << EXTI_PR1_PIF19_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 6811 #define EXTI_PR1_PIF19 EXTI_PR1_PIF19_Msk /*!< Pending bit for line 19 */
AnnaBridge 181:57724642e740 6812 #define EXTI_PR1_PIF20_Pos (20U)
Anna Bridge 180:96ed750bd169 6813 #define EXTI_PR1_PIF20_Msk (0x1U << EXTI_PR1_PIF20_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 6814 #define EXTI_PR1_PIF20 EXTI_PR1_PIF20_Msk /*!< Pending bit for line 20 */
AnnaBridge 181:57724642e740 6815 #define EXTI_PR1_PIF21_Pos (21U)
Anna Bridge 180:96ed750bd169 6816 #define EXTI_PR1_PIF21_Msk (0x1U << EXTI_PR1_PIF21_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 6817 #define EXTI_PR1_PIF21 EXTI_PR1_PIF21_Msk /*!< Pending bit for line 21 */
AnnaBridge 181:57724642e740 6818 #define EXTI_PR1_PIF22_Pos (22U)
Anna Bridge 180:96ed750bd169 6819 #define EXTI_PR1_PIF22_Msk (0x1U << EXTI_PR1_PIF22_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 6820 #define EXTI_PR1_PIF22 EXTI_PR1_PIF22_Msk /*!< Pending bit for line 22 */
Anna Bridge 180:96ed750bd169 6821
Anna Bridge 180:96ed750bd169 6822 /******************* Bit definition for EXTI_IMR2 register ******************/
AnnaBridge 181:57724642e740 6823 #define EXTI_IMR2_IM32_Pos (0U)
Anna Bridge 180:96ed750bd169 6824 #define EXTI_IMR2_IM32_Msk (0x1U << EXTI_IMR2_IM32_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 6825 #define EXTI_IMR2_IM32 EXTI_IMR2_IM32_Msk /*!< Interrupt Mask on line 32 */
AnnaBridge 181:57724642e740 6826 #define EXTI_IMR2_IM33_Pos (1U)
Anna Bridge 180:96ed750bd169 6827 #define EXTI_IMR2_IM33_Msk (0x1U << EXTI_IMR2_IM33_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 6828 #define EXTI_IMR2_IM33 EXTI_IMR2_IM33_Msk /*!< Interrupt Mask on line 33 */
AnnaBridge 181:57724642e740 6829 #define EXTI_IMR2_IM34_Pos (2U)
Anna Bridge 180:96ed750bd169 6830 #define EXTI_IMR2_IM34_Msk (0x1U << EXTI_IMR2_IM34_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 6831 #define EXTI_IMR2_IM34 EXTI_IMR2_IM34_Msk /*!< Interrupt Mask on line 34 */
AnnaBridge 181:57724642e740 6832 #define EXTI_IMR2_IM35_Pos (3U)
Anna Bridge 180:96ed750bd169 6833 #define EXTI_IMR2_IM35_Msk (0x1U << EXTI_IMR2_IM35_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 6834 #define EXTI_IMR2_IM35 EXTI_IMR2_IM35_Msk /*!< Interrupt Mask on line 35 */
AnnaBridge 181:57724642e740 6835 #define EXTI_IMR2_IM37_Pos (5U)
Anna Bridge 180:96ed750bd169 6836 #define EXTI_IMR2_IM37_Msk (0x1U << EXTI_IMR2_IM37_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 6837 #define EXTI_IMR2_IM37 EXTI_IMR2_IM37_Msk /*!< Interrupt Mask on line 37 */
AnnaBridge 181:57724642e740 6838 #define EXTI_IMR2_IM38_Pos (6U)
Anna Bridge 180:96ed750bd169 6839 #define EXTI_IMR2_IM38_Msk (0x1U << EXTI_IMR2_IM38_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 6840 #define EXTI_IMR2_IM38 EXTI_IMR2_IM38_Msk /*!< Interrupt Mask on line 38 */
AnnaBridge 181:57724642e740 6841 #define EXTI_IMR2_IM39_Pos (7U)
Anna Bridge 180:96ed750bd169 6842 #define EXTI_IMR2_IM39_Msk (0x1U << EXTI_IMR2_IM39_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 6843 #define EXTI_IMR2_IM39 EXTI_IMR2_IM39_Msk /*!< Interrupt Mask on line 39 */
AnnaBridge 181:57724642e740 6844 #define EXTI_IMR2_IM_Pos (0U)
AnnaBridge 181:57724642e740 6845 #define EXTI_IMR2_IM_Msk (0xEFU << EXTI_IMR2_IM_Pos) /*!< 0x000000EF */
Anna Bridge 180:96ed750bd169 6846 #define EXTI_IMR2_IM EXTI_IMR2_IM_Msk /*!< Interrupt Mask all */
Anna Bridge 180:96ed750bd169 6847
Anna Bridge 180:96ed750bd169 6848 /******************* Bit definition for EXTI_EMR2 register ******************/
AnnaBridge 181:57724642e740 6849 #define EXTI_EMR2_EM32_Pos (0U)
Anna Bridge 180:96ed750bd169 6850 #define EXTI_EMR2_EM32_Msk (0x1U << EXTI_EMR2_EM32_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 6851 #define EXTI_EMR2_EM32 EXTI_EMR2_EM32_Msk /*!< Event Mask on line 32 */
AnnaBridge 181:57724642e740 6852 #define EXTI_EMR2_EM33_Pos (1U)
Anna Bridge 180:96ed750bd169 6853 #define EXTI_EMR2_EM33_Msk (0x1U << EXTI_EMR2_EM33_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 6854 #define EXTI_EMR2_EM33 EXTI_EMR2_EM33_Msk /*!< Event Mask on line 33 */
AnnaBridge 181:57724642e740 6855 #define EXTI_EMR2_EM34_Pos (2U)
Anna Bridge 180:96ed750bd169 6856 #define EXTI_EMR2_EM34_Msk (0x1U << EXTI_EMR2_EM34_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 6857 #define EXTI_EMR2_EM34 EXTI_EMR2_EM34_Msk /*!< Event Mask on line 34 */
AnnaBridge 181:57724642e740 6858 #define EXTI_EMR2_EM35_Pos (3U)
Anna Bridge 180:96ed750bd169 6859 #define EXTI_EMR2_EM35_Msk (0x1U << EXTI_EMR2_EM35_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 6860 #define EXTI_EMR2_EM35 EXTI_EMR2_EM35_Msk /*!< Event Mask on line 35 */
AnnaBridge 181:57724642e740 6861 #define EXTI_EMR2_EM37_Pos (5U)
Anna Bridge 180:96ed750bd169 6862 #define EXTI_EMR2_EM37_Msk (0x1U << EXTI_EMR2_EM37_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 6863 #define EXTI_EMR2_EM37 EXTI_EMR2_EM37_Msk /*!< Event Mask on line 37 */
AnnaBridge 181:57724642e740 6864 #define EXTI_EMR2_EM38_Pos (6U)
Anna Bridge 180:96ed750bd169 6865 #define EXTI_EMR2_EM38_Msk (0x1U << EXTI_EMR2_EM38_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 6866 #define EXTI_EMR2_EM38 EXTI_EMR2_EM38_Msk /*!< Event Mask on line 38 */
AnnaBridge 181:57724642e740 6867 #define EXTI_EMR2_EM39_Pos (7U)
Anna Bridge 180:96ed750bd169 6868 #define EXTI_EMR2_EM39_Msk (0x1U << EXTI_EMR2_EM39_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 6869 #define EXTI_EMR2_EM39 EXTI_EMR2_EM39_Msk /*!< Event Mask on line 39 */
AnnaBridge 181:57724642e740 6870 #define EXTI_EMR2_EM_Pos (0U)
AnnaBridge 181:57724642e740 6871 #define EXTI_EMR2_EM_Msk (0xEFU << EXTI_EMR2_EM_Pos) /*!< 0x000000EF */
Anna Bridge 180:96ed750bd169 6872 #define EXTI_EMR2_EM EXTI_EMR2_EM_Msk /*!< Interrupt Mask all */
Anna Bridge 180:96ed750bd169 6873
Anna Bridge 180:96ed750bd169 6874 /****************** Bit definition for EXTI_RTSR2 register ******************/
AnnaBridge 181:57724642e740 6875 #define EXTI_RTSR2_RT35_Pos (3U)
Anna Bridge 180:96ed750bd169 6876 #define EXTI_RTSR2_RT35_Msk (0x1U << EXTI_RTSR2_RT35_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 6877 #define EXTI_RTSR2_RT35 EXTI_RTSR2_RT35_Msk /*!< Rising trigger event configuration bit of line 35 */
AnnaBridge 181:57724642e740 6878 #define EXTI_RTSR2_RT37_Pos (5U)
Anna Bridge 180:96ed750bd169 6879 #define EXTI_RTSR2_RT37_Msk (0x1U << EXTI_RTSR2_RT37_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 6880 #define EXTI_RTSR2_RT37 EXTI_RTSR2_RT37_Msk /*!< Rising trigger event configuration bit of line 37 */
AnnaBridge 181:57724642e740 6881 #define EXTI_RTSR2_RT38_Pos (6U)
Anna Bridge 180:96ed750bd169 6882 #define EXTI_RTSR2_RT38_Msk (0x1U << EXTI_RTSR2_RT38_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 6883 #define EXTI_RTSR2_RT38 EXTI_RTSR2_RT38_Msk /*!< Rising trigger event configuration bit of line 38 */
Anna Bridge 180:96ed750bd169 6884
Anna Bridge 180:96ed750bd169 6885 /****************** Bit definition for EXTI_FTSR2 register ******************/
AnnaBridge 181:57724642e740 6886 #define EXTI_FTSR2_FT35_Pos (3U)
Anna Bridge 180:96ed750bd169 6887 #define EXTI_FTSR2_FT35_Msk (0x1U << EXTI_FTSR2_FT35_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 6888 #define EXTI_FTSR2_FT35 EXTI_FTSR2_FT35_Msk /*!< Falling trigger event configuration bit of line 35 */
AnnaBridge 181:57724642e740 6889 #define EXTI_FTSR2_FT37_Pos (5U)
Anna Bridge 180:96ed750bd169 6890 #define EXTI_FTSR2_FT37_Msk (0x1U << EXTI_FTSR2_FT37_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 6891 #define EXTI_FTSR2_FT37 EXTI_FTSR2_FT37_Msk /*!< Falling trigger event configuration bit of line 37 */
AnnaBridge 181:57724642e740 6892 #define EXTI_FTSR2_FT38_Pos (6U)
Anna Bridge 180:96ed750bd169 6893 #define EXTI_FTSR2_FT38_Msk (0x1U << EXTI_FTSR2_FT38_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 6894 #define EXTI_FTSR2_FT38 EXTI_FTSR2_FT38_Msk /*!< Falling trigger event configuration bit of line 38 */
Anna Bridge 180:96ed750bd169 6895
Anna Bridge 180:96ed750bd169 6896 /****************** Bit definition for EXTI_SWIER2 register *****************/
AnnaBridge 181:57724642e740 6897 #define EXTI_SWIER2_SWI35_Pos (3U)
Anna Bridge 180:96ed750bd169 6898 #define EXTI_SWIER2_SWI35_Msk (0x1U << EXTI_SWIER2_SWI35_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 6899 #define EXTI_SWIER2_SWI35 EXTI_SWIER2_SWI35_Msk /*!< Software Interrupt on line 35 */
AnnaBridge 181:57724642e740 6900 #define EXTI_SWIER2_SWI37_Pos (5U)
Anna Bridge 180:96ed750bd169 6901 #define EXTI_SWIER2_SWI37_Msk (0x1U << EXTI_SWIER2_SWI37_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 6902 #define EXTI_SWIER2_SWI37 EXTI_SWIER2_SWI37_Msk /*!< Software Interrupt on line 37 */
AnnaBridge 181:57724642e740 6903 #define EXTI_SWIER2_SWI38_Pos (6U)
Anna Bridge 180:96ed750bd169 6904 #define EXTI_SWIER2_SWI38_Msk (0x1U << EXTI_SWIER2_SWI38_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 6905 #define EXTI_SWIER2_SWI38 EXTI_SWIER2_SWI38_Msk /*!< Software Interrupt on line 38 */
Anna Bridge 180:96ed750bd169 6906
Anna Bridge 180:96ed750bd169 6907 /******************* Bit definition for EXTI_PR2 register *******************/
AnnaBridge 181:57724642e740 6908 #define EXTI_PR2_PIF35_Pos (3U)
Anna Bridge 180:96ed750bd169 6909 #define EXTI_PR2_PIF35_Msk (0x1U << EXTI_PR2_PIF35_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 6910 #define EXTI_PR2_PIF35 EXTI_PR2_PIF35_Msk /*!< Pending bit for line 35 */
AnnaBridge 181:57724642e740 6911 #define EXTI_PR2_PIF37_Pos (5U)
Anna Bridge 180:96ed750bd169 6912 #define EXTI_PR2_PIF37_Msk (0x1U << EXTI_PR2_PIF37_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 6913 #define EXTI_PR2_PIF37 EXTI_PR2_PIF37_Msk /*!< Pending bit for line 37 */
AnnaBridge 181:57724642e740 6914 #define EXTI_PR2_PIF38_Pos (6U)
Anna Bridge 180:96ed750bd169 6915 #define EXTI_PR2_PIF38_Msk (0x1U << EXTI_PR2_PIF38_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 6916 #define EXTI_PR2_PIF38 EXTI_PR2_PIF38_Msk /*!< Pending bit for line 38 */
Anna Bridge 180:96ed750bd169 6917
Anna Bridge 180:96ed750bd169 6918
Anna Bridge 180:96ed750bd169 6919 /******************************************************************************/
Anna Bridge 180:96ed750bd169 6920 /* */
Anna Bridge 180:96ed750bd169 6921 /* FLASH */
Anna Bridge 180:96ed750bd169 6922 /* */
Anna Bridge 180:96ed750bd169 6923 /******************************************************************************/
Anna Bridge 180:96ed750bd169 6924 /******************* Bits definition for FLASH_ACR register *****************/
AnnaBridge 181:57724642e740 6925 #define FLASH_ACR_LATENCY_Pos (0U)
Anna Bridge 180:96ed750bd169 6926 #define FLASH_ACR_LATENCY_Msk (0x7U << FLASH_ACR_LATENCY_Pos) /*!< 0x00000007 */
AnnaBridge 181:57724642e740 6927 #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk
Anna Bridge 180:96ed750bd169 6928 #define FLASH_ACR_LATENCY_0WS (0x00000000U)
Anna Bridge 180:96ed750bd169 6929 #define FLASH_ACR_LATENCY_1WS (0x00000001U)
Anna Bridge 180:96ed750bd169 6930 #define FLASH_ACR_LATENCY_2WS (0x00000002U)
Anna Bridge 180:96ed750bd169 6931 #define FLASH_ACR_LATENCY_3WS (0x00000003U)
Anna Bridge 180:96ed750bd169 6932 #define FLASH_ACR_LATENCY_4WS (0x00000004U)
AnnaBridge 181:57724642e740 6933 #define FLASH_ACR_PRFTEN_Pos (8U)
Anna Bridge 180:96ed750bd169 6934 #define FLASH_ACR_PRFTEN_Msk (0x1U << FLASH_ACR_PRFTEN_Pos) /*!< 0x00000100 */
AnnaBridge 181:57724642e740 6935 #define FLASH_ACR_PRFTEN FLASH_ACR_PRFTEN_Msk
AnnaBridge 181:57724642e740 6936 #define FLASH_ACR_ICEN_Pos (9U)
Anna Bridge 180:96ed750bd169 6937 #define FLASH_ACR_ICEN_Msk (0x1U << FLASH_ACR_ICEN_Pos) /*!< 0x00000200 */
AnnaBridge 181:57724642e740 6938 #define FLASH_ACR_ICEN FLASH_ACR_ICEN_Msk
AnnaBridge 181:57724642e740 6939 #define FLASH_ACR_DCEN_Pos (10U)
Anna Bridge 180:96ed750bd169 6940 #define FLASH_ACR_DCEN_Msk (0x1U << FLASH_ACR_DCEN_Pos) /*!< 0x00000400 */
AnnaBridge 181:57724642e740 6941 #define FLASH_ACR_DCEN FLASH_ACR_DCEN_Msk
AnnaBridge 181:57724642e740 6942 #define FLASH_ACR_ICRST_Pos (11U)
Anna Bridge 180:96ed750bd169 6943 #define FLASH_ACR_ICRST_Msk (0x1U << FLASH_ACR_ICRST_Pos) /*!< 0x00000800 */
AnnaBridge 181:57724642e740 6944 #define FLASH_ACR_ICRST FLASH_ACR_ICRST_Msk
AnnaBridge 181:57724642e740 6945 #define FLASH_ACR_DCRST_Pos (12U)
Anna Bridge 180:96ed750bd169 6946 #define FLASH_ACR_DCRST_Msk (0x1U << FLASH_ACR_DCRST_Pos) /*!< 0x00001000 */
AnnaBridge 181:57724642e740 6947 #define FLASH_ACR_DCRST FLASH_ACR_DCRST_Msk
AnnaBridge 181:57724642e740 6948 #define FLASH_ACR_RUN_PD_Pos (13U)
Anna Bridge 180:96ed750bd169 6949 #define FLASH_ACR_RUN_PD_Msk (0x1U << FLASH_ACR_RUN_PD_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 6950 #define FLASH_ACR_RUN_PD FLASH_ACR_RUN_PD_Msk /*!< Flash power down mode during run */
AnnaBridge 181:57724642e740 6951 #define FLASH_ACR_SLEEP_PD_Pos (14U)
Anna Bridge 180:96ed750bd169 6952 #define FLASH_ACR_SLEEP_PD_Msk (0x1U << FLASH_ACR_SLEEP_PD_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 6953 #define FLASH_ACR_SLEEP_PD FLASH_ACR_SLEEP_PD_Msk /*!< Flash power down mode during sleep */
Anna Bridge 180:96ed750bd169 6954
Anna Bridge 180:96ed750bd169 6955 /******************* Bits definition for FLASH_SR register ******************/
AnnaBridge 181:57724642e740 6956 #define FLASH_SR_EOP_Pos (0U)
Anna Bridge 180:96ed750bd169 6957 #define FLASH_SR_EOP_Msk (0x1U << FLASH_SR_EOP_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 6958 #define FLASH_SR_EOP FLASH_SR_EOP_Msk
AnnaBridge 181:57724642e740 6959 #define FLASH_SR_OPERR_Pos (1U)
Anna Bridge 180:96ed750bd169 6960 #define FLASH_SR_OPERR_Msk (0x1U << FLASH_SR_OPERR_Pos) /*!< 0x00000002 */
AnnaBridge 181:57724642e740 6961 #define FLASH_SR_OPERR FLASH_SR_OPERR_Msk
AnnaBridge 181:57724642e740 6962 #define FLASH_SR_PROGERR_Pos (3U)
Anna Bridge 180:96ed750bd169 6963 #define FLASH_SR_PROGERR_Msk (0x1U << FLASH_SR_PROGERR_Pos) /*!< 0x00000008 */
AnnaBridge 181:57724642e740 6964 #define FLASH_SR_PROGERR FLASH_SR_PROGERR_Msk
AnnaBridge 181:57724642e740 6965 #define FLASH_SR_WRPERR_Pos (4U)
Anna Bridge 180:96ed750bd169 6966 #define FLASH_SR_WRPERR_Msk (0x1U << FLASH_SR_WRPERR_Pos) /*!< 0x00000010 */
AnnaBridge 181:57724642e740 6967 #define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk
AnnaBridge 181:57724642e740 6968 #define FLASH_SR_PGAERR_Pos (5U)
Anna Bridge 180:96ed750bd169 6969 #define FLASH_SR_PGAERR_Msk (0x1U << FLASH_SR_PGAERR_Pos) /*!< 0x00000020 */
AnnaBridge 181:57724642e740 6970 #define FLASH_SR_PGAERR FLASH_SR_PGAERR_Msk
AnnaBridge 181:57724642e740 6971 #define FLASH_SR_SIZERR_Pos (6U)
Anna Bridge 180:96ed750bd169 6972 #define FLASH_SR_SIZERR_Msk (0x1U << FLASH_SR_SIZERR_Pos) /*!< 0x00000040 */
AnnaBridge 181:57724642e740 6973 #define FLASH_SR_SIZERR FLASH_SR_SIZERR_Msk
AnnaBridge 181:57724642e740 6974 #define FLASH_SR_PGSERR_Pos (7U)
Anna Bridge 180:96ed750bd169 6975 #define FLASH_SR_PGSERR_Msk (0x1U << FLASH_SR_PGSERR_Pos) /*!< 0x00000080 */
AnnaBridge 181:57724642e740 6976 #define FLASH_SR_PGSERR FLASH_SR_PGSERR_Msk
AnnaBridge 181:57724642e740 6977 #define FLASH_SR_MISERR_Pos (8U)
Anna Bridge 180:96ed750bd169 6978 #define FLASH_SR_MISERR_Msk (0x1U << FLASH_SR_MISERR_Pos) /*!< 0x00000100 */
AnnaBridge 181:57724642e740 6979 #define FLASH_SR_MISERR FLASH_SR_MISERR_Msk
AnnaBridge 181:57724642e740 6980 #define FLASH_SR_FASTERR_Pos (9U)
Anna Bridge 180:96ed750bd169 6981 #define FLASH_SR_FASTERR_Msk (0x1U << FLASH_SR_FASTERR_Pos) /*!< 0x00000200 */
AnnaBridge 181:57724642e740 6982 #define FLASH_SR_FASTERR FLASH_SR_FASTERR_Msk
AnnaBridge 181:57724642e740 6983 #define FLASH_SR_RDERR_Pos (14U)
Anna Bridge 180:96ed750bd169 6984 #define FLASH_SR_RDERR_Msk (0x1U << FLASH_SR_RDERR_Pos) /*!< 0x00004000 */
AnnaBridge 181:57724642e740 6985 #define FLASH_SR_RDERR FLASH_SR_RDERR_Msk
AnnaBridge 181:57724642e740 6986 #define FLASH_SR_OPTVERR_Pos (15U)
Anna Bridge 180:96ed750bd169 6987 #define FLASH_SR_OPTVERR_Msk (0x1U << FLASH_SR_OPTVERR_Pos) /*!< 0x00008000 */
AnnaBridge 181:57724642e740 6988 #define FLASH_SR_OPTVERR FLASH_SR_OPTVERR_Msk
AnnaBridge 181:57724642e740 6989 #define FLASH_SR_BSY_Pos (16U)
Anna Bridge 180:96ed750bd169 6990 #define FLASH_SR_BSY_Msk (0x1U << FLASH_SR_BSY_Pos) /*!< 0x00010000 */
AnnaBridge 181:57724642e740 6991 #define FLASH_SR_BSY FLASH_SR_BSY_Msk
AnnaBridge 181:57724642e740 6992 #define FLASH_SR_PEMPTY_Pos (17U)
Anna Bridge 180:96ed750bd169 6993 #define FLASH_SR_PEMPTY_Msk (0x1U << FLASH_SR_PEMPTY_Pos) /*!< 0x00020000 */
AnnaBridge 181:57724642e740 6994 #define FLASH_SR_PEMPTY FLASH_SR_PEMPTY_Msk
Anna Bridge 180:96ed750bd169 6995
Anna Bridge 180:96ed750bd169 6996 /******************* Bits definition for FLASH_CR register ******************/
AnnaBridge 181:57724642e740 6997 #define FLASH_CR_PG_Pos (0U)
Anna Bridge 180:96ed750bd169 6998 #define FLASH_CR_PG_Msk (0x1U << FLASH_CR_PG_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 6999 #define FLASH_CR_PG FLASH_CR_PG_Msk
AnnaBridge 181:57724642e740 7000 #define FLASH_CR_PER_Pos (1U)
Anna Bridge 180:96ed750bd169 7001 #define FLASH_CR_PER_Msk (0x1U << FLASH_CR_PER_Pos) /*!< 0x00000002 */
AnnaBridge 181:57724642e740 7002 #define FLASH_CR_PER FLASH_CR_PER_Msk
AnnaBridge 181:57724642e740 7003 #define FLASH_CR_MER1_Pos (2U)
Anna Bridge 180:96ed750bd169 7004 #define FLASH_CR_MER1_Msk (0x1U << FLASH_CR_MER1_Pos) /*!< 0x00000004 */
AnnaBridge 181:57724642e740 7005 #define FLASH_CR_MER1 FLASH_CR_MER1_Msk
AnnaBridge 181:57724642e740 7006 #define FLASH_CR_PNB_Pos (3U)
Anna Bridge 180:96ed750bd169 7007 #define FLASH_CR_PNB_Msk (0xFFU << FLASH_CR_PNB_Pos) /*!< 0x000007F8 */
AnnaBridge 181:57724642e740 7008 #define FLASH_CR_PNB FLASH_CR_PNB_Msk
AnnaBridge 181:57724642e740 7009 #define FLASH_CR_STRT_Pos (16U)
Anna Bridge 180:96ed750bd169 7010 #define FLASH_CR_STRT_Msk (0x1U << FLASH_CR_STRT_Pos) /*!< 0x00010000 */
AnnaBridge 181:57724642e740 7011 #define FLASH_CR_STRT FLASH_CR_STRT_Msk
AnnaBridge 181:57724642e740 7012 #define FLASH_CR_OPTSTRT_Pos (17U)
Anna Bridge 180:96ed750bd169 7013 #define FLASH_CR_OPTSTRT_Msk (0x1U << FLASH_CR_OPTSTRT_Pos) /*!< 0x00020000 */
AnnaBridge 181:57724642e740 7014 #define FLASH_CR_OPTSTRT FLASH_CR_OPTSTRT_Msk
AnnaBridge 181:57724642e740 7015 #define FLASH_CR_FSTPG_Pos (18U)
Anna Bridge 180:96ed750bd169 7016 #define FLASH_CR_FSTPG_Msk (0x1U << FLASH_CR_FSTPG_Pos) /*!< 0x00040000 */
AnnaBridge 181:57724642e740 7017 #define FLASH_CR_FSTPG FLASH_CR_FSTPG_Msk
AnnaBridge 181:57724642e740 7018 #define FLASH_CR_EOPIE_Pos (24U)
Anna Bridge 180:96ed750bd169 7019 #define FLASH_CR_EOPIE_Msk (0x1U << FLASH_CR_EOPIE_Pos) /*!< 0x01000000 */
AnnaBridge 181:57724642e740 7020 #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk
AnnaBridge 181:57724642e740 7021 #define FLASH_CR_ERRIE_Pos (25U)
Anna Bridge 180:96ed750bd169 7022 #define FLASH_CR_ERRIE_Msk (0x1U << FLASH_CR_ERRIE_Pos) /*!< 0x02000000 */
AnnaBridge 181:57724642e740 7023 #define FLASH_CR_ERRIE FLASH_CR_ERRIE_Msk
AnnaBridge 181:57724642e740 7024 #define FLASH_CR_RDERRIE_Pos (26U)
Anna Bridge 180:96ed750bd169 7025 #define FLASH_CR_RDERRIE_Msk (0x1U << FLASH_CR_RDERRIE_Pos) /*!< 0x04000000 */
AnnaBridge 181:57724642e740 7026 #define FLASH_CR_RDERRIE FLASH_CR_RDERRIE_Msk
AnnaBridge 181:57724642e740 7027 #define FLASH_CR_OBL_LAUNCH_Pos (27U)
Anna Bridge 180:96ed750bd169 7028 #define FLASH_CR_OBL_LAUNCH_Msk (0x1U << FLASH_CR_OBL_LAUNCH_Pos) /*!< 0x08000000 */
AnnaBridge 181:57724642e740 7029 #define FLASH_CR_OBL_LAUNCH FLASH_CR_OBL_LAUNCH_Msk
AnnaBridge 181:57724642e740 7030 #define FLASH_CR_OPTLOCK_Pos (30U)
Anna Bridge 180:96ed750bd169 7031 #define FLASH_CR_OPTLOCK_Msk (0x1U << FLASH_CR_OPTLOCK_Pos) /*!< 0x40000000 */
AnnaBridge 181:57724642e740 7032 #define FLASH_CR_OPTLOCK FLASH_CR_OPTLOCK_Msk
AnnaBridge 181:57724642e740 7033 #define FLASH_CR_LOCK_Pos (31U)
Anna Bridge 180:96ed750bd169 7034 #define FLASH_CR_LOCK_Msk (0x1U << FLASH_CR_LOCK_Pos) /*!< 0x80000000 */
AnnaBridge 181:57724642e740 7035 #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk
Anna Bridge 180:96ed750bd169 7036
Anna Bridge 180:96ed750bd169 7037 /******************* Bits definition for FLASH_ECCR register ***************/
AnnaBridge 181:57724642e740 7038 #define FLASH_ECCR_ADDR_ECC_Pos (0U)
Anna Bridge 180:96ed750bd169 7039 #define FLASH_ECCR_ADDR_ECC_Msk (0x7FFFFU << FLASH_ECCR_ADDR_ECC_Pos) /*!< 0x0007FFFF */
AnnaBridge 181:57724642e740 7040 #define FLASH_ECCR_ADDR_ECC FLASH_ECCR_ADDR_ECC_Msk
AnnaBridge 181:57724642e740 7041 #define FLASH_ECCR_SYSF_ECC_Pos (20U)
Anna Bridge 180:96ed750bd169 7042 #define FLASH_ECCR_SYSF_ECC_Msk (0x1U << FLASH_ECCR_SYSF_ECC_Pos) /*!< 0x00100000 */
AnnaBridge 181:57724642e740 7043 #define FLASH_ECCR_SYSF_ECC FLASH_ECCR_SYSF_ECC_Msk
AnnaBridge 181:57724642e740 7044 #define FLASH_ECCR_ECCIE_Pos (24U)
Anna Bridge 180:96ed750bd169 7045 #define FLASH_ECCR_ECCIE_Msk (0x1U << FLASH_ECCR_ECCIE_Pos) /*!< 0x01000000 */
AnnaBridge 181:57724642e740 7046 #define FLASH_ECCR_ECCIE FLASH_ECCR_ECCIE_Msk
AnnaBridge 181:57724642e740 7047 #define FLASH_ECCR_ECCC_Pos (30U)
Anna Bridge 180:96ed750bd169 7048 #define FLASH_ECCR_ECCC_Msk (0x1U << FLASH_ECCR_ECCC_Pos) /*!< 0x40000000 */
AnnaBridge 181:57724642e740 7049 #define FLASH_ECCR_ECCC FLASH_ECCR_ECCC_Msk
AnnaBridge 181:57724642e740 7050 #define FLASH_ECCR_ECCD_Pos (31U)
Anna Bridge 180:96ed750bd169 7051 #define FLASH_ECCR_ECCD_Msk (0x1U << FLASH_ECCR_ECCD_Pos) /*!< 0x80000000 */
AnnaBridge 181:57724642e740 7052 #define FLASH_ECCR_ECCD FLASH_ECCR_ECCD_Msk
Anna Bridge 180:96ed750bd169 7053
Anna Bridge 180:96ed750bd169 7054 /******************* Bits definition for FLASH_OPTR register ***************/
AnnaBridge 181:57724642e740 7055 #define FLASH_OPTR_RDP_Pos (0U)
Anna Bridge 180:96ed750bd169 7056 #define FLASH_OPTR_RDP_Msk (0xFFU << FLASH_OPTR_RDP_Pos) /*!< 0x000000FF */
AnnaBridge 181:57724642e740 7057 #define FLASH_OPTR_RDP FLASH_OPTR_RDP_Msk
AnnaBridge 181:57724642e740 7058 #define FLASH_OPTR_BOR_LEV_Pos (8U)
Anna Bridge 180:96ed750bd169 7059 #define FLASH_OPTR_BOR_LEV_Msk (0x7U << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000700 */
AnnaBridge 181:57724642e740 7060 #define FLASH_OPTR_BOR_LEV FLASH_OPTR_BOR_LEV_Msk
Anna Bridge 180:96ed750bd169 7061 #define FLASH_OPTR_BOR_LEV_0 (0x0U << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000000 */
Anna Bridge 180:96ed750bd169 7062 #define FLASH_OPTR_BOR_LEV_1 (0x1U << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 7063 #define FLASH_OPTR_BOR_LEV_2 (0x2U << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 7064 #define FLASH_OPTR_BOR_LEV_3 (0x3U << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000300 */
Anna Bridge 180:96ed750bd169 7065 #define FLASH_OPTR_BOR_LEV_4 (0x4U << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000400 */
AnnaBridge 181:57724642e740 7066 #define FLASH_OPTR_nRST_STOP_Pos (12U)
Anna Bridge 180:96ed750bd169 7067 #define FLASH_OPTR_nRST_STOP_Msk (0x1U << FLASH_OPTR_nRST_STOP_Pos) /*!< 0x00001000 */
AnnaBridge 181:57724642e740 7068 #define FLASH_OPTR_nRST_STOP FLASH_OPTR_nRST_STOP_Msk
AnnaBridge 181:57724642e740 7069 #define FLASH_OPTR_nRST_STDBY_Pos (13U)
Anna Bridge 180:96ed750bd169 7070 #define FLASH_OPTR_nRST_STDBY_Msk (0x1U << FLASH_OPTR_nRST_STDBY_Pos) /*!< 0x00002000 */
AnnaBridge 181:57724642e740 7071 #define FLASH_OPTR_nRST_STDBY FLASH_OPTR_nRST_STDBY_Msk
AnnaBridge 181:57724642e740 7072 #define FLASH_OPTR_nRST_SHDW_Pos (14U)
Anna Bridge 180:96ed750bd169 7073 #define FLASH_OPTR_nRST_SHDW_Msk (0x1U << FLASH_OPTR_nRST_SHDW_Pos) /*!< 0x00004000 */
AnnaBridge 181:57724642e740 7074 #define FLASH_OPTR_nRST_SHDW FLASH_OPTR_nRST_SHDW_Msk
AnnaBridge 181:57724642e740 7075 #define FLASH_OPTR_IWDG_SW_Pos (16U)
Anna Bridge 180:96ed750bd169 7076 #define FLASH_OPTR_IWDG_SW_Msk (0x1U << FLASH_OPTR_IWDG_SW_Pos) /*!< 0x00010000 */
AnnaBridge 181:57724642e740 7077 #define FLASH_OPTR_IWDG_SW FLASH_OPTR_IWDG_SW_Msk
AnnaBridge 181:57724642e740 7078 #define FLASH_OPTR_IWDG_STOP_Pos (17U)
Anna Bridge 180:96ed750bd169 7079 #define FLASH_OPTR_IWDG_STOP_Msk (0x1U << FLASH_OPTR_IWDG_STOP_Pos) /*!< 0x00020000 */
AnnaBridge 181:57724642e740 7080 #define FLASH_OPTR_IWDG_STOP FLASH_OPTR_IWDG_STOP_Msk
AnnaBridge 181:57724642e740 7081 #define FLASH_OPTR_IWDG_STDBY_Pos (18U)
Anna Bridge 180:96ed750bd169 7082 #define FLASH_OPTR_IWDG_STDBY_Msk (0x1U << FLASH_OPTR_IWDG_STDBY_Pos) /*!< 0x00040000 */
AnnaBridge 181:57724642e740 7083 #define FLASH_OPTR_IWDG_STDBY FLASH_OPTR_IWDG_STDBY_Msk
AnnaBridge 181:57724642e740 7084 #define FLASH_OPTR_WWDG_SW_Pos (19U)
Anna Bridge 180:96ed750bd169 7085 #define FLASH_OPTR_WWDG_SW_Msk (0x1U << FLASH_OPTR_WWDG_SW_Pos) /*!< 0x00080000 */
AnnaBridge 181:57724642e740 7086 #define FLASH_OPTR_WWDG_SW FLASH_OPTR_WWDG_SW_Msk
AnnaBridge 181:57724642e740 7087 #define FLASH_OPTR_nBOOT1_Pos (23U)
Anna Bridge 180:96ed750bd169 7088 #define FLASH_OPTR_nBOOT1_Msk (0x1U << FLASH_OPTR_nBOOT1_Pos) /*!< 0x00800000 */
AnnaBridge 181:57724642e740 7089 #define FLASH_OPTR_nBOOT1 FLASH_OPTR_nBOOT1_Msk
AnnaBridge 181:57724642e740 7090 #define FLASH_OPTR_SRAM2_PE_Pos (24U)
Anna Bridge 180:96ed750bd169 7091 #define FLASH_OPTR_SRAM2_PE_Msk (0x1U << FLASH_OPTR_SRAM2_PE_Pos) /*!< 0x01000000 */
AnnaBridge 181:57724642e740 7092 #define FLASH_OPTR_SRAM2_PE FLASH_OPTR_SRAM2_PE_Msk
AnnaBridge 181:57724642e740 7093 #define FLASH_OPTR_SRAM2_RST_Pos (25U)
Anna Bridge 180:96ed750bd169 7094 #define FLASH_OPTR_SRAM2_RST_Msk (0x1U << FLASH_OPTR_SRAM2_RST_Pos) /*!< 0x02000000 */
AnnaBridge 181:57724642e740 7095 #define FLASH_OPTR_SRAM2_RST FLASH_OPTR_SRAM2_RST_Msk
AnnaBridge 181:57724642e740 7096 #define FLASH_OPTR_nSWBOOT0_Pos (26U)
Anna Bridge 180:96ed750bd169 7097 #define FLASH_OPTR_nSWBOOT0_Msk (0x1U << FLASH_OPTR_nSWBOOT0_Pos) /*!< 0x04000000 */
AnnaBridge 181:57724642e740 7098 #define FLASH_OPTR_nSWBOOT0 FLASH_OPTR_nSWBOOT0_Msk
AnnaBridge 181:57724642e740 7099 #define FLASH_OPTR_nBOOT0_Pos (27U)
Anna Bridge 180:96ed750bd169 7100 #define FLASH_OPTR_nBOOT0_Msk (0x1U << FLASH_OPTR_nBOOT0_Pos) /*!< 0x08000000 */
AnnaBridge 181:57724642e740 7101 #define FLASH_OPTR_nBOOT0 FLASH_OPTR_nBOOT0_Msk
Anna Bridge 180:96ed750bd169 7102
Anna Bridge 180:96ed750bd169 7103 /****************** Bits definition for FLASH_PCROP1SR register **********/
AnnaBridge 181:57724642e740 7104 #define FLASH_PCROP1SR_PCROP1_STRT_Pos (0U)
Anna Bridge 180:96ed750bd169 7105 #define FLASH_PCROP1SR_PCROP1_STRT_Msk (0xFFFFU << FLASH_PCROP1SR_PCROP1_STRT_Pos) /*!< 0x0000FFFF */
AnnaBridge 181:57724642e740 7106 #define FLASH_PCROP1SR_PCROP1_STRT FLASH_PCROP1SR_PCROP1_STRT_Msk
Anna Bridge 180:96ed750bd169 7107
Anna Bridge 180:96ed750bd169 7108 /****************** Bits definition for FLASH_PCROP1ER register ***********/
AnnaBridge 181:57724642e740 7109 #define FLASH_PCROP1ER_PCROP1_END_Pos (0U)
Anna Bridge 180:96ed750bd169 7110 #define FLASH_PCROP1ER_PCROP1_END_Msk (0xFFFFU << FLASH_PCROP1ER_PCROP1_END_Pos) /*!< 0x0000FFFF */
AnnaBridge 181:57724642e740 7111 #define FLASH_PCROP1ER_PCROP1_END FLASH_PCROP1ER_PCROP1_END_Msk
AnnaBridge 181:57724642e740 7112 #define FLASH_PCROP1ER_PCROP_RDP_Pos (31U)
Anna Bridge 180:96ed750bd169 7113 #define FLASH_PCROP1ER_PCROP_RDP_Msk (0x1U << FLASH_PCROP1ER_PCROP_RDP_Pos) /*!< 0x80000000 */
AnnaBridge 181:57724642e740 7114 #define FLASH_PCROP1ER_PCROP_RDP FLASH_PCROP1ER_PCROP_RDP_Msk
Anna Bridge 180:96ed750bd169 7115
Anna Bridge 180:96ed750bd169 7116 /****************** Bits definition for FLASH_WRP1AR register ***************/
AnnaBridge 181:57724642e740 7117 #define FLASH_WRP1AR_WRP1A_STRT_Pos (0U)
Anna Bridge 180:96ed750bd169 7118 #define FLASH_WRP1AR_WRP1A_STRT_Msk (0xFFU << FLASH_WRP1AR_WRP1A_STRT_Pos) /*!< 0x000000FF */
AnnaBridge 181:57724642e740 7119 #define FLASH_WRP1AR_WRP1A_STRT FLASH_WRP1AR_WRP1A_STRT_Msk
AnnaBridge 181:57724642e740 7120 #define FLASH_WRP1AR_WRP1A_END_Pos (16U)
Anna Bridge 180:96ed750bd169 7121 #define FLASH_WRP1AR_WRP1A_END_Msk (0xFFU << FLASH_WRP1AR_WRP1A_END_Pos) /*!< 0x00FF0000 */
AnnaBridge 181:57724642e740 7122 #define FLASH_WRP1AR_WRP1A_END FLASH_WRP1AR_WRP1A_END_Msk
Anna Bridge 180:96ed750bd169 7123
Anna Bridge 180:96ed750bd169 7124 /****************** Bits definition for FLASH_WRPB1R register ***************/
AnnaBridge 181:57724642e740 7125 #define FLASH_WRP1BR_WRP1B_STRT_Pos (0U)
Anna Bridge 180:96ed750bd169 7126 #define FLASH_WRP1BR_WRP1B_STRT_Msk (0xFFU << FLASH_WRP1BR_WRP1B_STRT_Pos) /*!< 0x000000FF */
AnnaBridge 181:57724642e740 7127 #define FLASH_WRP1BR_WRP1B_STRT FLASH_WRP1BR_WRP1B_STRT_Msk
AnnaBridge 181:57724642e740 7128 #define FLASH_WRP1BR_WRP1B_END_Pos (16U)
Anna Bridge 180:96ed750bd169 7129 #define FLASH_WRP1BR_WRP1B_END_Msk (0xFFU << FLASH_WRP1BR_WRP1B_END_Pos) /*!< 0x00FF0000 */
AnnaBridge 181:57724642e740 7130 #define FLASH_WRP1BR_WRP1B_END FLASH_WRP1BR_WRP1B_END_Msk
Anna Bridge 180:96ed750bd169 7131
Anna Bridge 180:96ed750bd169 7132
Anna Bridge 180:96ed750bd169 7133
Anna Bridge 180:96ed750bd169 7134
Anna Bridge 180:96ed750bd169 7135 /******************************************************************************/
Anna Bridge 180:96ed750bd169 7136 /* */
Anna Bridge 180:96ed750bd169 7137 /* General Purpose IOs (GPIO) */
Anna Bridge 180:96ed750bd169 7138 /* */
Anna Bridge 180:96ed750bd169 7139 /******************************************************************************/
Anna Bridge 180:96ed750bd169 7140 /****************** Bits definition for GPIO_MODER register *****************/
AnnaBridge 181:57724642e740 7141 #define GPIO_MODER_MODE0_Pos (0U)
Anna Bridge 180:96ed750bd169 7142 #define GPIO_MODER_MODE0_Msk (0x3U << GPIO_MODER_MODE0_Pos) /*!< 0x00000003 */
AnnaBridge 181:57724642e740 7143 #define GPIO_MODER_MODE0 GPIO_MODER_MODE0_Msk
Anna Bridge 180:96ed750bd169 7144 #define GPIO_MODER_MODE0_0 (0x1U << GPIO_MODER_MODE0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 7145 #define GPIO_MODER_MODE0_1 (0x2U << GPIO_MODER_MODE0_Pos) /*!< 0x00000002 */
AnnaBridge 181:57724642e740 7146 #define GPIO_MODER_MODE1_Pos (2U)
Anna Bridge 180:96ed750bd169 7147 #define GPIO_MODER_MODE1_Msk (0x3U << GPIO_MODER_MODE1_Pos) /*!< 0x0000000C */
AnnaBridge 181:57724642e740 7148 #define GPIO_MODER_MODE1 GPIO_MODER_MODE1_Msk
Anna Bridge 180:96ed750bd169 7149 #define GPIO_MODER_MODE1_0 (0x1U << GPIO_MODER_MODE1_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 7150 #define GPIO_MODER_MODE1_1 (0x2U << GPIO_MODER_MODE1_Pos) /*!< 0x00000008 */
AnnaBridge 181:57724642e740 7151 #define GPIO_MODER_MODE2_Pos (4U)
Anna Bridge 180:96ed750bd169 7152 #define GPIO_MODER_MODE2_Msk (0x3U << GPIO_MODER_MODE2_Pos) /*!< 0x00000030 */
AnnaBridge 181:57724642e740 7153 #define GPIO_MODER_MODE2 GPIO_MODER_MODE2_Msk
Anna Bridge 180:96ed750bd169 7154 #define GPIO_MODER_MODE2_0 (0x1U << GPIO_MODER_MODE2_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 7155 #define GPIO_MODER_MODE2_1 (0x2U << GPIO_MODER_MODE2_Pos) /*!< 0x00000020 */
AnnaBridge 181:57724642e740 7156 #define GPIO_MODER_MODE3_Pos (6U)
Anna Bridge 180:96ed750bd169 7157 #define GPIO_MODER_MODE3_Msk (0x3U << GPIO_MODER_MODE3_Pos) /*!< 0x000000C0 */
AnnaBridge 181:57724642e740 7158 #define GPIO_MODER_MODE3 GPIO_MODER_MODE3_Msk
Anna Bridge 180:96ed750bd169 7159 #define GPIO_MODER_MODE3_0 (0x1U << GPIO_MODER_MODE3_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 7160 #define GPIO_MODER_MODE3_1 (0x2U << GPIO_MODER_MODE3_Pos) /*!< 0x00000080 */
AnnaBridge 181:57724642e740 7161 #define GPIO_MODER_MODE4_Pos (8U)
Anna Bridge 180:96ed750bd169 7162 #define GPIO_MODER_MODE4_Msk (0x3U << GPIO_MODER_MODE4_Pos) /*!< 0x00000300 */
AnnaBridge 181:57724642e740 7163 #define GPIO_MODER_MODE4 GPIO_MODER_MODE4_Msk
Anna Bridge 180:96ed750bd169 7164 #define GPIO_MODER_MODE4_0 (0x1U << GPIO_MODER_MODE4_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 7165 #define GPIO_MODER_MODE4_1 (0x2U << GPIO_MODER_MODE4_Pos) /*!< 0x00000200 */
AnnaBridge 181:57724642e740 7166 #define GPIO_MODER_MODE5_Pos (10U)
Anna Bridge 180:96ed750bd169 7167 #define GPIO_MODER_MODE5_Msk (0x3U << GPIO_MODER_MODE5_Pos) /*!< 0x00000C00 */
AnnaBridge 181:57724642e740 7168 #define GPIO_MODER_MODE5 GPIO_MODER_MODE5_Msk
Anna Bridge 180:96ed750bd169 7169 #define GPIO_MODER_MODE5_0 (0x1U << GPIO_MODER_MODE5_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 7170 #define GPIO_MODER_MODE5_1 (0x2U << GPIO_MODER_MODE5_Pos) /*!< 0x00000800 */
AnnaBridge 181:57724642e740 7171 #define GPIO_MODER_MODE6_Pos (12U)
Anna Bridge 180:96ed750bd169 7172 #define GPIO_MODER_MODE6_Msk (0x3U << GPIO_MODER_MODE6_Pos) /*!< 0x00003000 */
AnnaBridge 181:57724642e740 7173 #define GPIO_MODER_MODE6 GPIO_MODER_MODE6_Msk
Anna Bridge 180:96ed750bd169 7174 #define GPIO_MODER_MODE6_0 (0x1U << GPIO_MODER_MODE6_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 7175 #define GPIO_MODER_MODE6_1 (0x2U << GPIO_MODER_MODE6_Pos) /*!< 0x00002000 */
AnnaBridge 181:57724642e740 7176 #define GPIO_MODER_MODE7_Pos (14U)
Anna Bridge 180:96ed750bd169 7177 #define GPIO_MODER_MODE7_Msk (0x3U << GPIO_MODER_MODE7_Pos) /*!< 0x0000C000 */
AnnaBridge 181:57724642e740 7178 #define GPIO_MODER_MODE7 GPIO_MODER_MODE7_Msk
Anna Bridge 180:96ed750bd169 7179 #define GPIO_MODER_MODE7_0 (0x1U << GPIO_MODER_MODE7_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 7180 #define GPIO_MODER_MODE7_1 (0x2U << GPIO_MODER_MODE7_Pos) /*!< 0x00008000 */
AnnaBridge 181:57724642e740 7181 #define GPIO_MODER_MODE8_Pos (16U)
Anna Bridge 180:96ed750bd169 7182 #define GPIO_MODER_MODE8_Msk (0x3U << GPIO_MODER_MODE8_Pos) /*!< 0x00030000 */
AnnaBridge 181:57724642e740 7183 #define GPIO_MODER_MODE8 GPIO_MODER_MODE8_Msk
Anna Bridge 180:96ed750bd169 7184 #define GPIO_MODER_MODE8_0 (0x1U << GPIO_MODER_MODE8_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 7185 #define GPIO_MODER_MODE8_1 (0x2U << GPIO_MODER_MODE8_Pos) /*!< 0x00020000 */
AnnaBridge 181:57724642e740 7186 #define GPIO_MODER_MODE9_Pos (18U)
Anna Bridge 180:96ed750bd169 7187 #define GPIO_MODER_MODE9_Msk (0x3U << GPIO_MODER_MODE9_Pos) /*!< 0x000C0000 */
AnnaBridge 181:57724642e740 7188 #define GPIO_MODER_MODE9 GPIO_MODER_MODE9_Msk
Anna Bridge 180:96ed750bd169 7189 #define GPIO_MODER_MODE9_0 (0x1U << GPIO_MODER_MODE9_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 7190 #define GPIO_MODER_MODE9_1 (0x2U << GPIO_MODER_MODE9_Pos) /*!< 0x00080000 */
AnnaBridge 181:57724642e740 7191 #define GPIO_MODER_MODE10_Pos (20U)
Anna Bridge 180:96ed750bd169 7192 #define GPIO_MODER_MODE10_Msk (0x3U << GPIO_MODER_MODE10_Pos) /*!< 0x00300000 */
AnnaBridge 181:57724642e740 7193 #define GPIO_MODER_MODE10 GPIO_MODER_MODE10_Msk
Anna Bridge 180:96ed750bd169 7194 #define GPIO_MODER_MODE10_0 (0x1U << GPIO_MODER_MODE10_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 7195 #define GPIO_MODER_MODE10_1 (0x2U << GPIO_MODER_MODE10_Pos) /*!< 0x00200000 */
AnnaBridge 181:57724642e740 7196 #define GPIO_MODER_MODE11_Pos (22U)
Anna Bridge 180:96ed750bd169 7197 #define GPIO_MODER_MODE11_Msk (0x3U << GPIO_MODER_MODE11_Pos) /*!< 0x00C00000 */
AnnaBridge 181:57724642e740 7198 #define GPIO_MODER_MODE11 GPIO_MODER_MODE11_Msk
Anna Bridge 180:96ed750bd169 7199 #define GPIO_MODER_MODE11_0 (0x1U << GPIO_MODER_MODE11_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 7200 #define GPIO_MODER_MODE11_1 (0x2U << GPIO_MODER_MODE11_Pos) /*!< 0x00800000 */
AnnaBridge 181:57724642e740 7201 #define GPIO_MODER_MODE12_Pos (24U)
Anna Bridge 180:96ed750bd169 7202 #define GPIO_MODER_MODE12_Msk (0x3U << GPIO_MODER_MODE12_Pos) /*!< 0x03000000 */
AnnaBridge 181:57724642e740 7203 #define GPIO_MODER_MODE12 GPIO_MODER_MODE12_Msk
Anna Bridge 180:96ed750bd169 7204 #define GPIO_MODER_MODE12_0 (0x1U << GPIO_MODER_MODE12_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 7205 #define GPIO_MODER_MODE12_1 (0x2U << GPIO_MODER_MODE12_Pos) /*!< 0x02000000 */
AnnaBridge 181:57724642e740 7206 #define GPIO_MODER_MODE13_Pos (26U)
Anna Bridge 180:96ed750bd169 7207 #define GPIO_MODER_MODE13_Msk (0x3U << GPIO_MODER_MODE13_Pos) /*!< 0x0C000000 */
AnnaBridge 181:57724642e740 7208 #define GPIO_MODER_MODE13 GPIO_MODER_MODE13_Msk
Anna Bridge 180:96ed750bd169 7209 #define GPIO_MODER_MODE13_0 (0x1U << GPIO_MODER_MODE13_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 7210 #define GPIO_MODER_MODE13_1 (0x2U << GPIO_MODER_MODE13_Pos) /*!< 0x08000000 */
AnnaBridge 181:57724642e740 7211 #define GPIO_MODER_MODE14_Pos (28U)
Anna Bridge 180:96ed750bd169 7212 #define GPIO_MODER_MODE14_Msk (0x3U << GPIO_MODER_MODE14_Pos) /*!< 0x30000000 */
AnnaBridge 181:57724642e740 7213 #define GPIO_MODER_MODE14 GPIO_MODER_MODE14_Msk
Anna Bridge 180:96ed750bd169 7214 #define GPIO_MODER_MODE14_0 (0x1U << GPIO_MODER_MODE14_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 7215 #define GPIO_MODER_MODE14_1 (0x2U << GPIO_MODER_MODE14_Pos) /*!< 0x20000000 */
AnnaBridge 181:57724642e740 7216 #define GPIO_MODER_MODE15_Pos (30U)
Anna Bridge 180:96ed750bd169 7217 #define GPIO_MODER_MODE15_Msk (0x3U << GPIO_MODER_MODE15_Pos) /*!< 0xC0000000 */
AnnaBridge 181:57724642e740 7218 #define GPIO_MODER_MODE15 GPIO_MODER_MODE15_Msk
Anna Bridge 180:96ed750bd169 7219 #define GPIO_MODER_MODE15_0 (0x1U << GPIO_MODER_MODE15_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 7220 #define GPIO_MODER_MODE15_1 (0x2U << GPIO_MODER_MODE15_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 7221
Anna Bridge 180:96ed750bd169 7222 /* Legacy defines */
Anna Bridge 180:96ed750bd169 7223 #define GPIO_MODER_MODER0 GPIO_MODER_MODE0
Anna Bridge 180:96ed750bd169 7224 #define GPIO_MODER_MODER0_0 GPIO_MODER_MODE0_0
Anna Bridge 180:96ed750bd169 7225 #define GPIO_MODER_MODER0_1 GPIO_MODER_MODE0_1
Anna Bridge 180:96ed750bd169 7226 #define GPIO_MODER_MODER1 GPIO_MODER_MODE1
Anna Bridge 180:96ed750bd169 7227 #define GPIO_MODER_MODER1_0 GPIO_MODER_MODE1_0
Anna Bridge 180:96ed750bd169 7228 #define GPIO_MODER_MODER1_1 GPIO_MODER_MODE1_1
Anna Bridge 180:96ed750bd169 7229 #define GPIO_MODER_MODER2 GPIO_MODER_MODE2
Anna Bridge 180:96ed750bd169 7230 #define GPIO_MODER_MODER2_0 GPIO_MODER_MODE2_0
Anna Bridge 180:96ed750bd169 7231 #define GPIO_MODER_MODER2_1 GPIO_MODER_MODE2_1
Anna Bridge 180:96ed750bd169 7232 #define GPIO_MODER_MODER3 GPIO_MODER_MODE3
Anna Bridge 180:96ed750bd169 7233 #define GPIO_MODER_MODER3_0 GPIO_MODER_MODE3_0
Anna Bridge 180:96ed750bd169 7234 #define GPIO_MODER_MODER3_1 GPIO_MODER_MODE3_1
Anna Bridge 180:96ed750bd169 7235 #define GPIO_MODER_MODER4 GPIO_MODER_MODE4
Anna Bridge 180:96ed750bd169 7236 #define GPIO_MODER_MODER4_0 GPIO_MODER_MODE4_0
Anna Bridge 180:96ed750bd169 7237 #define GPIO_MODER_MODER4_1 GPIO_MODER_MODE4_1
Anna Bridge 180:96ed750bd169 7238 #define GPIO_MODER_MODER5 GPIO_MODER_MODE5
Anna Bridge 180:96ed750bd169 7239 #define GPIO_MODER_MODER5_0 GPIO_MODER_MODE5_0
Anna Bridge 180:96ed750bd169 7240 #define GPIO_MODER_MODER5_1 GPIO_MODER_MODE5_1
Anna Bridge 180:96ed750bd169 7241 #define GPIO_MODER_MODER6 GPIO_MODER_MODE6
Anna Bridge 180:96ed750bd169 7242 #define GPIO_MODER_MODER6_0 GPIO_MODER_MODE6_0
Anna Bridge 180:96ed750bd169 7243 #define GPIO_MODER_MODER6_1 GPIO_MODER_MODE6_1
Anna Bridge 180:96ed750bd169 7244 #define GPIO_MODER_MODER7 GPIO_MODER_MODE7
Anna Bridge 180:96ed750bd169 7245 #define GPIO_MODER_MODER7_0 GPIO_MODER_MODE7_0
Anna Bridge 180:96ed750bd169 7246 #define GPIO_MODER_MODER7_1 GPIO_MODER_MODE7_1
Anna Bridge 180:96ed750bd169 7247 #define GPIO_MODER_MODER8 GPIO_MODER_MODE8
Anna Bridge 180:96ed750bd169 7248 #define GPIO_MODER_MODER8_0 GPIO_MODER_MODE8_0
Anna Bridge 180:96ed750bd169 7249 #define GPIO_MODER_MODER8_1 GPIO_MODER_MODE8_1
Anna Bridge 180:96ed750bd169 7250 #define GPIO_MODER_MODER9 GPIO_MODER_MODE9
Anna Bridge 180:96ed750bd169 7251 #define GPIO_MODER_MODER9_0 GPIO_MODER_MODE9_0
Anna Bridge 180:96ed750bd169 7252 #define GPIO_MODER_MODER9_1 GPIO_MODER_MODE9_1
Anna Bridge 180:96ed750bd169 7253 #define GPIO_MODER_MODER10 GPIO_MODER_MODE10
Anna Bridge 180:96ed750bd169 7254 #define GPIO_MODER_MODER10_0 GPIO_MODER_MODE10_0
Anna Bridge 180:96ed750bd169 7255 #define GPIO_MODER_MODER10_1 GPIO_MODER_MODE10_1
Anna Bridge 180:96ed750bd169 7256 #define GPIO_MODER_MODER11 GPIO_MODER_MODE11
Anna Bridge 180:96ed750bd169 7257 #define GPIO_MODER_MODER11_0 GPIO_MODER_MODE11_0
Anna Bridge 180:96ed750bd169 7258 #define GPIO_MODER_MODER11_1 GPIO_MODER_MODE11_1
Anna Bridge 180:96ed750bd169 7259 #define GPIO_MODER_MODER12 GPIO_MODER_MODE12
Anna Bridge 180:96ed750bd169 7260 #define GPIO_MODER_MODER12_0 GPIO_MODER_MODE12_0
Anna Bridge 180:96ed750bd169 7261 #define GPIO_MODER_MODER12_1 GPIO_MODER_MODE12_1
Anna Bridge 180:96ed750bd169 7262 #define GPIO_MODER_MODER13 GPIO_MODER_MODE13
Anna Bridge 180:96ed750bd169 7263 #define GPIO_MODER_MODER13_0 GPIO_MODER_MODE13_0
Anna Bridge 180:96ed750bd169 7264 #define GPIO_MODER_MODER13_1 GPIO_MODER_MODE13_1
Anna Bridge 180:96ed750bd169 7265 #define GPIO_MODER_MODER14 GPIO_MODER_MODE14
Anna Bridge 180:96ed750bd169 7266 #define GPIO_MODER_MODER14_0 GPIO_MODER_MODE14_0
Anna Bridge 180:96ed750bd169 7267 #define GPIO_MODER_MODER14_1 GPIO_MODER_MODE14_1
Anna Bridge 180:96ed750bd169 7268 #define GPIO_MODER_MODER15 GPIO_MODER_MODE15
Anna Bridge 180:96ed750bd169 7269 #define GPIO_MODER_MODER15_0 GPIO_MODER_MODE15_0
Anna Bridge 180:96ed750bd169 7270 #define GPIO_MODER_MODER15_1 GPIO_MODER_MODE15_1
Anna Bridge 180:96ed750bd169 7271
Anna Bridge 180:96ed750bd169 7272 /****************** Bits definition for GPIO_OTYPER register ****************/
AnnaBridge 181:57724642e740 7273 #define GPIO_OTYPER_OT0_Pos (0U)
Anna Bridge 180:96ed750bd169 7274 #define GPIO_OTYPER_OT0_Msk (0x1U << GPIO_OTYPER_OT0_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 7275 #define GPIO_OTYPER_OT0 GPIO_OTYPER_OT0_Msk
AnnaBridge 181:57724642e740 7276 #define GPIO_OTYPER_OT1_Pos (1U)
Anna Bridge 180:96ed750bd169 7277 #define GPIO_OTYPER_OT1_Msk (0x1U << GPIO_OTYPER_OT1_Pos) /*!< 0x00000002 */
AnnaBridge 181:57724642e740 7278 #define GPIO_OTYPER_OT1 GPIO_OTYPER_OT1_Msk
AnnaBridge 181:57724642e740 7279 #define GPIO_OTYPER_OT2_Pos (2U)
Anna Bridge 180:96ed750bd169 7280 #define GPIO_OTYPER_OT2_Msk (0x1U << GPIO_OTYPER_OT2_Pos) /*!< 0x00000004 */
AnnaBridge 181:57724642e740 7281 #define GPIO_OTYPER_OT2 GPIO_OTYPER_OT2_Msk
AnnaBridge 181:57724642e740 7282 #define GPIO_OTYPER_OT3_Pos (3U)
Anna Bridge 180:96ed750bd169 7283 #define GPIO_OTYPER_OT3_Msk (0x1U << GPIO_OTYPER_OT3_Pos) /*!< 0x00000008 */
AnnaBridge 181:57724642e740 7284 #define GPIO_OTYPER_OT3 GPIO_OTYPER_OT3_Msk
AnnaBridge 181:57724642e740 7285 #define GPIO_OTYPER_OT4_Pos (4U)
Anna Bridge 180:96ed750bd169 7286 #define GPIO_OTYPER_OT4_Msk (0x1U << GPIO_OTYPER_OT4_Pos) /*!< 0x00000010 */
AnnaBridge 181:57724642e740 7287 #define GPIO_OTYPER_OT4 GPIO_OTYPER_OT4_Msk
AnnaBridge 181:57724642e740 7288 #define GPIO_OTYPER_OT5_Pos (5U)
Anna Bridge 180:96ed750bd169 7289 #define GPIO_OTYPER_OT5_Msk (0x1U << GPIO_OTYPER_OT5_Pos) /*!< 0x00000020 */
AnnaBridge 181:57724642e740 7290 #define GPIO_OTYPER_OT5 GPIO_OTYPER_OT5_Msk
AnnaBridge 181:57724642e740 7291 #define GPIO_OTYPER_OT6_Pos (6U)
Anna Bridge 180:96ed750bd169 7292 #define GPIO_OTYPER_OT6_Msk (0x1U << GPIO_OTYPER_OT6_Pos) /*!< 0x00000040 */
AnnaBridge 181:57724642e740 7293 #define GPIO_OTYPER_OT6 GPIO_OTYPER_OT6_Msk
AnnaBridge 181:57724642e740 7294 #define GPIO_OTYPER_OT7_Pos (7U)
Anna Bridge 180:96ed750bd169 7295 #define GPIO_OTYPER_OT7_Msk (0x1U << GPIO_OTYPER_OT7_Pos) /*!< 0x00000080 */
AnnaBridge 181:57724642e740 7296 #define GPIO_OTYPER_OT7 GPIO_OTYPER_OT7_Msk
AnnaBridge 181:57724642e740 7297 #define GPIO_OTYPER_OT8_Pos (8U)
Anna Bridge 180:96ed750bd169 7298 #define GPIO_OTYPER_OT8_Msk (0x1U << GPIO_OTYPER_OT8_Pos) /*!< 0x00000100 */
AnnaBridge 181:57724642e740 7299 #define GPIO_OTYPER_OT8 GPIO_OTYPER_OT8_Msk
AnnaBridge 181:57724642e740 7300 #define GPIO_OTYPER_OT9_Pos (9U)
Anna Bridge 180:96ed750bd169 7301 #define GPIO_OTYPER_OT9_Msk (0x1U << GPIO_OTYPER_OT9_Pos) /*!< 0x00000200 */
AnnaBridge 181:57724642e740 7302 #define GPIO_OTYPER_OT9 GPIO_OTYPER_OT9_Msk
AnnaBridge 181:57724642e740 7303 #define GPIO_OTYPER_OT10_Pos (10U)
Anna Bridge 180:96ed750bd169 7304 #define GPIO_OTYPER_OT10_Msk (0x1U << GPIO_OTYPER_OT10_Pos) /*!< 0x00000400 */
AnnaBridge 181:57724642e740 7305 #define GPIO_OTYPER_OT10 GPIO_OTYPER_OT10_Msk
AnnaBridge 181:57724642e740 7306 #define GPIO_OTYPER_OT11_Pos (11U)
Anna Bridge 180:96ed750bd169 7307 #define GPIO_OTYPER_OT11_Msk (0x1U << GPIO_OTYPER_OT11_Pos) /*!< 0x00000800 */
AnnaBridge 181:57724642e740 7308 #define GPIO_OTYPER_OT11 GPIO_OTYPER_OT11_Msk
AnnaBridge 181:57724642e740 7309 #define GPIO_OTYPER_OT12_Pos (12U)
Anna Bridge 180:96ed750bd169 7310 #define GPIO_OTYPER_OT12_Msk (0x1U << GPIO_OTYPER_OT12_Pos) /*!< 0x00001000 */
AnnaBridge 181:57724642e740 7311 #define GPIO_OTYPER_OT12 GPIO_OTYPER_OT12_Msk
AnnaBridge 181:57724642e740 7312 #define GPIO_OTYPER_OT13_Pos (13U)
Anna Bridge 180:96ed750bd169 7313 #define GPIO_OTYPER_OT13_Msk (0x1U << GPIO_OTYPER_OT13_Pos) /*!< 0x00002000 */
AnnaBridge 181:57724642e740 7314 #define GPIO_OTYPER_OT13 GPIO_OTYPER_OT13_Msk
AnnaBridge 181:57724642e740 7315 #define GPIO_OTYPER_OT14_Pos (14U)
Anna Bridge 180:96ed750bd169 7316 #define GPIO_OTYPER_OT14_Msk (0x1U << GPIO_OTYPER_OT14_Pos) /*!< 0x00004000 */
AnnaBridge 181:57724642e740 7317 #define GPIO_OTYPER_OT14 GPIO_OTYPER_OT14_Msk
AnnaBridge 181:57724642e740 7318 #define GPIO_OTYPER_OT15_Pos (15U)
Anna Bridge 180:96ed750bd169 7319 #define GPIO_OTYPER_OT15_Msk (0x1U << GPIO_OTYPER_OT15_Pos) /*!< 0x00008000 */
AnnaBridge 181:57724642e740 7320 #define GPIO_OTYPER_OT15 GPIO_OTYPER_OT15_Msk
Anna Bridge 180:96ed750bd169 7321
Anna Bridge 180:96ed750bd169 7322 /* Legacy defines */
Anna Bridge 180:96ed750bd169 7323 #define GPIO_OTYPER_OT_0 GPIO_OTYPER_OT0
Anna Bridge 180:96ed750bd169 7324 #define GPIO_OTYPER_OT_1 GPIO_OTYPER_OT1
Anna Bridge 180:96ed750bd169 7325 #define GPIO_OTYPER_OT_2 GPIO_OTYPER_OT2
Anna Bridge 180:96ed750bd169 7326 #define GPIO_OTYPER_OT_3 GPIO_OTYPER_OT3
Anna Bridge 180:96ed750bd169 7327 #define GPIO_OTYPER_OT_4 GPIO_OTYPER_OT4
Anna Bridge 180:96ed750bd169 7328 #define GPIO_OTYPER_OT_5 GPIO_OTYPER_OT5
Anna Bridge 180:96ed750bd169 7329 #define GPIO_OTYPER_OT_6 GPIO_OTYPER_OT6
Anna Bridge 180:96ed750bd169 7330 #define GPIO_OTYPER_OT_7 GPIO_OTYPER_OT7
Anna Bridge 180:96ed750bd169 7331 #define GPIO_OTYPER_OT_8 GPIO_OTYPER_OT8
Anna Bridge 180:96ed750bd169 7332 #define GPIO_OTYPER_OT_9 GPIO_OTYPER_OT9
Anna Bridge 180:96ed750bd169 7333 #define GPIO_OTYPER_OT_10 GPIO_OTYPER_OT10
Anna Bridge 180:96ed750bd169 7334 #define GPIO_OTYPER_OT_11 GPIO_OTYPER_OT11
Anna Bridge 180:96ed750bd169 7335 #define GPIO_OTYPER_OT_12 GPIO_OTYPER_OT12
Anna Bridge 180:96ed750bd169 7336 #define GPIO_OTYPER_OT_13 GPIO_OTYPER_OT13
Anna Bridge 180:96ed750bd169 7337 #define GPIO_OTYPER_OT_14 GPIO_OTYPER_OT14
Anna Bridge 180:96ed750bd169 7338 #define GPIO_OTYPER_OT_15 GPIO_OTYPER_OT15
Anna Bridge 180:96ed750bd169 7339
Anna Bridge 180:96ed750bd169 7340 /****************** Bits definition for GPIO_OSPEEDR register ***************/
AnnaBridge 181:57724642e740 7341 #define GPIO_OSPEEDR_OSPEED0_Pos (0U)
Anna Bridge 180:96ed750bd169 7342 #define GPIO_OSPEEDR_OSPEED0_Msk (0x3U << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000003 */
AnnaBridge 181:57724642e740 7343 #define GPIO_OSPEEDR_OSPEED0 GPIO_OSPEEDR_OSPEED0_Msk
Anna Bridge 180:96ed750bd169 7344 #define GPIO_OSPEEDR_OSPEED0_0 (0x1U << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 7345 #define GPIO_OSPEEDR_OSPEED0_1 (0x2U << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000002 */
AnnaBridge 181:57724642e740 7346 #define GPIO_OSPEEDR_OSPEED1_Pos (2U)
Anna Bridge 180:96ed750bd169 7347 #define GPIO_OSPEEDR_OSPEED1_Msk (0x3U << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x0000000C */
AnnaBridge 181:57724642e740 7348 #define GPIO_OSPEEDR_OSPEED1 GPIO_OSPEEDR_OSPEED1_Msk
Anna Bridge 180:96ed750bd169 7349 #define GPIO_OSPEEDR_OSPEED1_0 (0x1U << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 7350 #define GPIO_OSPEEDR_OSPEED1_1 (0x2U << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000008 */
AnnaBridge 181:57724642e740 7351 #define GPIO_OSPEEDR_OSPEED2_Pos (4U)
Anna Bridge 180:96ed750bd169 7352 #define GPIO_OSPEEDR_OSPEED2_Msk (0x3U << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000030 */
AnnaBridge 181:57724642e740 7353 #define GPIO_OSPEEDR_OSPEED2 GPIO_OSPEEDR_OSPEED2_Msk
Anna Bridge 180:96ed750bd169 7354 #define GPIO_OSPEEDR_OSPEED2_0 (0x1U << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 7355 #define GPIO_OSPEEDR_OSPEED2_1 (0x2U << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000020 */
AnnaBridge 181:57724642e740 7356 #define GPIO_OSPEEDR_OSPEED3_Pos (6U)
Anna Bridge 180:96ed750bd169 7357 #define GPIO_OSPEEDR_OSPEED3_Msk (0x3U << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x000000C0 */
AnnaBridge 181:57724642e740 7358 #define GPIO_OSPEEDR_OSPEED3 GPIO_OSPEEDR_OSPEED3_Msk
Anna Bridge 180:96ed750bd169 7359 #define GPIO_OSPEEDR_OSPEED3_0 (0x1U << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 7360 #define GPIO_OSPEEDR_OSPEED3_1 (0x2U << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000080 */
AnnaBridge 181:57724642e740 7361 #define GPIO_OSPEEDR_OSPEED4_Pos (8U)
Anna Bridge 180:96ed750bd169 7362 #define GPIO_OSPEEDR_OSPEED4_Msk (0x3U << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000300 */
AnnaBridge 181:57724642e740 7363 #define GPIO_OSPEEDR_OSPEED4 GPIO_OSPEEDR_OSPEED4_Msk
Anna Bridge 180:96ed750bd169 7364 #define GPIO_OSPEEDR_OSPEED4_0 (0x1U << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 7365 #define GPIO_OSPEEDR_OSPEED4_1 (0x2U << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000200 */
AnnaBridge 181:57724642e740 7366 #define GPIO_OSPEEDR_OSPEED5_Pos (10U)
Anna Bridge 180:96ed750bd169 7367 #define GPIO_OSPEEDR_OSPEED5_Msk (0x3U << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000C00 */
AnnaBridge 181:57724642e740 7368 #define GPIO_OSPEEDR_OSPEED5 GPIO_OSPEEDR_OSPEED5_Msk
Anna Bridge 180:96ed750bd169 7369 #define GPIO_OSPEEDR_OSPEED5_0 (0x1U << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 7370 #define GPIO_OSPEEDR_OSPEED5_1 (0x2U << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000800 */
AnnaBridge 181:57724642e740 7371 #define GPIO_OSPEEDR_OSPEED6_Pos (12U)
Anna Bridge 180:96ed750bd169 7372 #define GPIO_OSPEEDR_OSPEED6_Msk (0x3U << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00003000 */
AnnaBridge 181:57724642e740 7373 #define GPIO_OSPEEDR_OSPEED6 GPIO_OSPEEDR_OSPEED6_Msk
Anna Bridge 180:96ed750bd169 7374 #define GPIO_OSPEEDR_OSPEED6_0 (0x1U << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 7375 #define GPIO_OSPEEDR_OSPEED6_1 (0x2U << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00002000 */
AnnaBridge 181:57724642e740 7376 #define GPIO_OSPEEDR_OSPEED7_Pos (14U)
Anna Bridge 180:96ed750bd169 7377 #define GPIO_OSPEEDR_OSPEED7_Msk (0x3U << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x0000C000 */
AnnaBridge 181:57724642e740 7378 #define GPIO_OSPEEDR_OSPEED7 GPIO_OSPEEDR_OSPEED7_Msk
Anna Bridge 180:96ed750bd169 7379 #define GPIO_OSPEEDR_OSPEED7_0 (0x1U << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 7380 #define GPIO_OSPEEDR_OSPEED7_1 (0x2U << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00008000 */
AnnaBridge 181:57724642e740 7381 #define GPIO_OSPEEDR_OSPEED8_Pos (16U)
Anna Bridge 180:96ed750bd169 7382 #define GPIO_OSPEEDR_OSPEED8_Msk (0x3U << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00030000 */
AnnaBridge 181:57724642e740 7383 #define GPIO_OSPEEDR_OSPEED8 GPIO_OSPEEDR_OSPEED8_Msk
Anna Bridge 180:96ed750bd169 7384 #define GPIO_OSPEEDR_OSPEED8_0 (0x1U << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 7385 #define GPIO_OSPEEDR_OSPEED8_1 (0x2U << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00020000 */
AnnaBridge 181:57724642e740 7386 #define GPIO_OSPEEDR_OSPEED9_Pos (18U)
Anna Bridge 180:96ed750bd169 7387 #define GPIO_OSPEEDR_OSPEED9_Msk (0x3U << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x000C0000 */
AnnaBridge 181:57724642e740 7388 #define GPIO_OSPEEDR_OSPEED9 GPIO_OSPEEDR_OSPEED9_Msk
Anna Bridge 180:96ed750bd169 7389 #define GPIO_OSPEEDR_OSPEED9_0 (0x1U << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 7390 #define GPIO_OSPEEDR_OSPEED9_1 (0x2U << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00080000 */
AnnaBridge 181:57724642e740 7391 #define GPIO_OSPEEDR_OSPEED10_Pos (20U)
Anna Bridge 180:96ed750bd169 7392 #define GPIO_OSPEEDR_OSPEED10_Msk (0x3U << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00300000 */
AnnaBridge 181:57724642e740 7393 #define GPIO_OSPEEDR_OSPEED10 GPIO_OSPEEDR_OSPEED10_Msk
Anna Bridge 180:96ed750bd169 7394 #define GPIO_OSPEEDR_OSPEED10_0 (0x1U << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 7395 #define GPIO_OSPEEDR_OSPEED10_1 (0x2U << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00200000 */
AnnaBridge 181:57724642e740 7396 #define GPIO_OSPEEDR_OSPEED11_Pos (22U)
Anna Bridge 180:96ed750bd169 7397 #define GPIO_OSPEEDR_OSPEED11_Msk (0x3U << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00C00000 */
AnnaBridge 181:57724642e740 7398 #define GPIO_OSPEEDR_OSPEED11 GPIO_OSPEEDR_OSPEED11_Msk
Anna Bridge 180:96ed750bd169 7399 #define GPIO_OSPEEDR_OSPEED11_0 (0x1U << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 7400 #define GPIO_OSPEEDR_OSPEED11_1 (0x2U << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00800000 */
AnnaBridge 181:57724642e740 7401 #define GPIO_OSPEEDR_OSPEED12_Pos (24U)
Anna Bridge 180:96ed750bd169 7402 #define GPIO_OSPEEDR_OSPEED12_Msk (0x3U << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x03000000 */
AnnaBridge 181:57724642e740 7403 #define GPIO_OSPEEDR_OSPEED12 GPIO_OSPEEDR_OSPEED12_Msk
Anna Bridge 180:96ed750bd169 7404 #define GPIO_OSPEEDR_OSPEED12_0 (0x1U << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 7405 #define GPIO_OSPEEDR_OSPEED12_1 (0x2U << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x02000000 */
AnnaBridge 181:57724642e740 7406 #define GPIO_OSPEEDR_OSPEED13_Pos (26U)
Anna Bridge 180:96ed750bd169 7407 #define GPIO_OSPEEDR_OSPEED13_Msk (0x3U << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x0C000000 */
AnnaBridge 181:57724642e740 7408 #define GPIO_OSPEEDR_OSPEED13 GPIO_OSPEEDR_OSPEED13_Msk
Anna Bridge 180:96ed750bd169 7409 #define GPIO_OSPEEDR_OSPEED13_0 (0x1U << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 7410 #define GPIO_OSPEEDR_OSPEED13_1 (0x2U << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x08000000 */
AnnaBridge 181:57724642e740 7411 #define GPIO_OSPEEDR_OSPEED14_Pos (28U)
Anna Bridge 180:96ed750bd169 7412 #define GPIO_OSPEEDR_OSPEED14_Msk (0x3U << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x30000000 */
AnnaBridge 181:57724642e740 7413 #define GPIO_OSPEEDR_OSPEED14 GPIO_OSPEEDR_OSPEED14_Msk
Anna Bridge 180:96ed750bd169 7414 #define GPIO_OSPEEDR_OSPEED14_0 (0x1U << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 7415 #define GPIO_OSPEEDR_OSPEED14_1 (0x2U << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x20000000 */
AnnaBridge 181:57724642e740 7416 #define GPIO_OSPEEDR_OSPEED15_Pos (30U)
Anna Bridge 180:96ed750bd169 7417 #define GPIO_OSPEEDR_OSPEED15_Msk (0x3U << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0xC0000000 */
AnnaBridge 181:57724642e740 7418 #define GPIO_OSPEEDR_OSPEED15 GPIO_OSPEEDR_OSPEED15_Msk
Anna Bridge 180:96ed750bd169 7419 #define GPIO_OSPEEDR_OSPEED15_0 (0x1U << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 7420 #define GPIO_OSPEEDR_OSPEED15_1 (0x2U << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 7421
Anna Bridge 180:96ed750bd169 7422 /* Legacy defines */
Anna Bridge 180:96ed750bd169 7423 #define GPIO_OSPEEDER_OSPEEDR0 GPIO_OSPEEDR_OSPEED0
Anna Bridge 180:96ed750bd169 7424 #define GPIO_OSPEEDER_OSPEEDR0_0 GPIO_OSPEEDR_OSPEED0_0
Anna Bridge 180:96ed750bd169 7425 #define GPIO_OSPEEDER_OSPEEDR0_1 GPIO_OSPEEDR_OSPEED0_1
Anna Bridge 180:96ed750bd169 7426 #define GPIO_OSPEEDER_OSPEEDR1 GPIO_OSPEEDR_OSPEED1
Anna Bridge 180:96ed750bd169 7427 #define GPIO_OSPEEDER_OSPEEDR1_0 GPIO_OSPEEDR_OSPEED1_0
Anna Bridge 180:96ed750bd169 7428 #define GPIO_OSPEEDER_OSPEEDR1_1 GPIO_OSPEEDR_OSPEED1_1
Anna Bridge 180:96ed750bd169 7429 #define GPIO_OSPEEDER_OSPEEDR2 GPIO_OSPEEDR_OSPEED2
Anna Bridge 180:96ed750bd169 7430 #define GPIO_OSPEEDER_OSPEEDR2_0 GPIO_OSPEEDR_OSPEED2_0
Anna Bridge 180:96ed750bd169 7431 #define GPIO_OSPEEDER_OSPEEDR2_1 GPIO_OSPEEDR_OSPEED2_1
Anna Bridge 180:96ed750bd169 7432 #define GPIO_OSPEEDER_OSPEEDR3 GPIO_OSPEEDR_OSPEED3
Anna Bridge 180:96ed750bd169 7433 #define GPIO_OSPEEDER_OSPEEDR3_0 GPIO_OSPEEDR_OSPEED3_0
Anna Bridge 180:96ed750bd169 7434 #define GPIO_OSPEEDER_OSPEEDR3_1 GPIO_OSPEEDR_OSPEED3_1
Anna Bridge 180:96ed750bd169 7435 #define GPIO_OSPEEDER_OSPEEDR4 GPIO_OSPEEDR_OSPEED4
Anna Bridge 180:96ed750bd169 7436 #define GPIO_OSPEEDER_OSPEEDR4_0 GPIO_OSPEEDR_OSPEED4_0
Anna Bridge 180:96ed750bd169 7437 #define GPIO_OSPEEDER_OSPEEDR4_1 GPIO_OSPEEDR_OSPEED4_1
Anna Bridge 180:96ed750bd169 7438 #define GPIO_OSPEEDER_OSPEEDR5 GPIO_OSPEEDR_OSPEED5
Anna Bridge 180:96ed750bd169 7439 #define GPIO_OSPEEDER_OSPEEDR5_0 GPIO_OSPEEDR_OSPEED5_0
Anna Bridge 180:96ed750bd169 7440 #define GPIO_OSPEEDER_OSPEEDR5_1 GPIO_OSPEEDR_OSPEED5_1
Anna Bridge 180:96ed750bd169 7441 #define GPIO_OSPEEDER_OSPEEDR6 GPIO_OSPEEDR_OSPEED6
Anna Bridge 180:96ed750bd169 7442 #define GPIO_OSPEEDER_OSPEEDR6_0 GPIO_OSPEEDR_OSPEED6_0
Anna Bridge 180:96ed750bd169 7443 #define GPIO_OSPEEDER_OSPEEDR6_1 GPIO_OSPEEDR_OSPEED6_1
Anna Bridge 180:96ed750bd169 7444 #define GPIO_OSPEEDER_OSPEEDR7 GPIO_OSPEEDR_OSPEED7
Anna Bridge 180:96ed750bd169 7445 #define GPIO_OSPEEDER_OSPEEDR7_0 GPIO_OSPEEDR_OSPEED7_0
Anna Bridge 180:96ed750bd169 7446 #define GPIO_OSPEEDER_OSPEEDR7_1 GPIO_OSPEEDR_OSPEED7_1
Anna Bridge 180:96ed750bd169 7447 #define GPIO_OSPEEDER_OSPEEDR8 GPIO_OSPEEDR_OSPEED8
Anna Bridge 180:96ed750bd169 7448 #define GPIO_OSPEEDER_OSPEEDR8_0 GPIO_OSPEEDR_OSPEED8_0
Anna Bridge 180:96ed750bd169 7449 #define GPIO_OSPEEDER_OSPEEDR8_1 GPIO_OSPEEDR_OSPEED8_1
Anna Bridge 180:96ed750bd169 7450 #define GPIO_OSPEEDER_OSPEEDR9 GPIO_OSPEEDR_OSPEED9
Anna Bridge 180:96ed750bd169 7451 #define GPIO_OSPEEDER_OSPEEDR9_0 GPIO_OSPEEDR_OSPEED9_0
Anna Bridge 180:96ed750bd169 7452 #define GPIO_OSPEEDER_OSPEEDR9_1 GPIO_OSPEEDR_OSPEED9_1
Anna Bridge 180:96ed750bd169 7453 #define GPIO_OSPEEDER_OSPEEDR10 GPIO_OSPEEDR_OSPEED10
Anna Bridge 180:96ed750bd169 7454 #define GPIO_OSPEEDER_OSPEEDR10_0 GPIO_OSPEEDR_OSPEED10_0
Anna Bridge 180:96ed750bd169 7455 #define GPIO_OSPEEDER_OSPEEDR10_1 GPIO_OSPEEDR_OSPEED10_1
Anna Bridge 180:96ed750bd169 7456 #define GPIO_OSPEEDER_OSPEEDR11 GPIO_OSPEEDR_OSPEED11
Anna Bridge 180:96ed750bd169 7457 #define GPIO_OSPEEDER_OSPEEDR11_0 GPIO_OSPEEDR_OSPEED11_0
Anna Bridge 180:96ed750bd169 7458 #define GPIO_OSPEEDER_OSPEEDR11_1 GPIO_OSPEEDR_OSPEED11_1
Anna Bridge 180:96ed750bd169 7459 #define GPIO_OSPEEDER_OSPEEDR12 GPIO_OSPEEDR_OSPEED12
Anna Bridge 180:96ed750bd169 7460 #define GPIO_OSPEEDER_OSPEEDR12_0 GPIO_OSPEEDR_OSPEED12_0
Anna Bridge 180:96ed750bd169 7461 #define GPIO_OSPEEDER_OSPEEDR12_1 GPIO_OSPEEDR_OSPEED12_1
Anna Bridge 180:96ed750bd169 7462 #define GPIO_OSPEEDER_OSPEEDR13 GPIO_OSPEEDR_OSPEED13
Anna Bridge 180:96ed750bd169 7463 #define GPIO_OSPEEDER_OSPEEDR13_0 GPIO_OSPEEDR_OSPEED13_0
Anna Bridge 180:96ed750bd169 7464 #define GPIO_OSPEEDER_OSPEEDR13_1 GPIO_OSPEEDR_OSPEED13_1
Anna Bridge 180:96ed750bd169 7465 #define GPIO_OSPEEDER_OSPEEDR14 GPIO_OSPEEDR_OSPEED14
Anna Bridge 180:96ed750bd169 7466 #define GPIO_OSPEEDER_OSPEEDR14_0 GPIO_OSPEEDR_OSPEED14_0
Anna Bridge 180:96ed750bd169 7467 #define GPIO_OSPEEDER_OSPEEDR14_1 GPIO_OSPEEDR_OSPEED14_1
Anna Bridge 180:96ed750bd169 7468 #define GPIO_OSPEEDER_OSPEEDR15 GPIO_OSPEEDR_OSPEED15
Anna Bridge 180:96ed750bd169 7469 #define GPIO_OSPEEDER_OSPEEDR15_0 GPIO_OSPEEDR_OSPEED15_0
Anna Bridge 180:96ed750bd169 7470 #define GPIO_OSPEEDER_OSPEEDR15_1 GPIO_OSPEEDR_OSPEED15_1
Anna Bridge 180:96ed750bd169 7471
Anna Bridge 180:96ed750bd169 7472 /****************** Bits definition for GPIO_PUPDR register *****************/
AnnaBridge 181:57724642e740 7473 #define GPIO_PUPDR_PUPD0_Pos (0U)
Anna Bridge 180:96ed750bd169 7474 #define GPIO_PUPDR_PUPD0_Msk (0x3U << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000003 */
AnnaBridge 181:57724642e740 7475 #define GPIO_PUPDR_PUPD0 GPIO_PUPDR_PUPD0_Msk
Anna Bridge 180:96ed750bd169 7476 #define GPIO_PUPDR_PUPD0_0 (0x1U << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 7477 #define GPIO_PUPDR_PUPD0_1 (0x2U << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000002 */
AnnaBridge 181:57724642e740 7478 #define GPIO_PUPDR_PUPD1_Pos (2U)
Anna Bridge 180:96ed750bd169 7479 #define GPIO_PUPDR_PUPD1_Msk (0x3U << GPIO_PUPDR_PUPD1_Pos) /*!< 0x0000000C */
AnnaBridge 181:57724642e740 7480 #define GPIO_PUPDR_PUPD1 GPIO_PUPDR_PUPD1_Msk
Anna Bridge 180:96ed750bd169 7481 #define GPIO_PUPDR_PUPD1_0 (0x1U << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 7482 #define GPIO_PUPDR_PUPD1_1 (0x2U << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000008 */
AnnaBridge 181:57724642e740 7483 #define GPIO_PUPDR_PUPD2_Pos (4U)
Anna Bridge 180:96ed750bd169 7484 #define GPIO_PUPDR_PUPD2_Msk (0x3U << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000030 */
AnnaBridge 181:57724642e740 7485 #define GPIO_PUPDR_PUPD2 GPIO_PUPDR_PUPD2_Msk
Anna Bridge 180:96ed750bd169 7486 #define GPIO_PUPDR_PUPD2_0 (0x1U << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 7487 #define GPIO_PUPDR_PUPD2_1 (0x2U << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000020 */
AnnaBridge 181:57724642e740 7488 #define GPIO_PUPDR_PUPD3_Pos (6U)
Anna Bridge 180:96ed750bd169 7489 #define GPIO_PUPDR_PUPD3_Msk (0x3U << GPIO_PUPDR_PUPD3_Pos) /*!< 0x000000C0 */
AnnaBridge 181:57724642e740 7490 #define GPIO_PUPDR_PUPD3 GPIO_PUPDR_PUPD3_Msk
Anna Bridge 180:96ed750bd169 7491 #define GPIO_PUPDR_PUPD3_0 (0x1U << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 7492 #define GPIO_PUPDR_PUPD3_1 (0x2U << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000080 */
AnnaBridge 181:57724642e740 7493 #define GPIO_PUPDR_PUPD4_Pos (8U)
Anna Bridge 180:96ed750bd169 7494 #define GPIO_PUPDR_PUPD4_Msk (0x3U << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000300 */
AnnaBridge 181:57724642e740 7495 #define GPIO_PUPDR_PUPD4 GPIO_PUPDR_PUPD4_Msk
Anna Bridge 180:96ed750bd169 7496 #define GPIO_PUPDR_PUPD4_0 (0x1U << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 7497 #define GPIO_PUPDR_PUPD4_1 (0x2U << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000200 */
AnnaBridge 181:57724642e740 7498 #define GPIO_PUPDR_PUPD5_Pos (10U)
Anna Bridge 180:96ed750bd169 7499 #define GPIO_PUPDR_PUPD5_Msk (0x3U << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000C00 */
AnnaBridge 181:57724642e740 7500 #define GPIO_PUPDR_PUPD5 GPIO_PUPDR_PUPD5_Msk
Anna Bridge 180:96ed750bd169 7501 #define GPIO_PUPDR_PUPD5_0 (0x1U << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 7502 #define GPIO_PUPDR_PUPD5_1 (0x2U << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000800 */
AnnaBridge 181:57724642e740 7503 #define GPIO_PUPDR_PUPD6_Pos (12U)
Anna Bridge 180:96ed750bd169 7504 #define GPIO_PUPDR_PUPD6_Msk (0x3U << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00003000 */
AnnaBridge 181:57724642e740 7505 #define GPIO_PUPDR_PUPD6 GPIO_PUPDR_PUPD6_Msk
Anna Bridge 180:96ed750bd169 7506 #define GPIO_PUPDR_PUPD6_0 (0x1U << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 7507 #define GPIO_PUPDR_PUPD6_1 (0x2U << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00002000 */
AnnaBridge 181:57724642e740 7508 #define GPIO_PUPDR_PUPD7_Pos (14U)
Anna Bridge 180:96ed750bd169 7509 #define GPIO_PUPDR_PUPD7_Msk (0x3U << GPIO_PUPDR_PUPD7_Pos) /*!< 0x0000C000 */
AnnaBridge 181:57724642e740 7510 #define GPIO_PUPDR_PUPD7 GPIO_PUPDR_PUPD7_Msk
Anna Bridge 180:96ed750bd169 7511 #define GPIO_PUPDR_PUPD7_0 (0x1U << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 7512 #define GPIO_PUPDR_PUPD7_1 (0x2U << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00008000 */
AnnaBridge 181:57724642e740 7513 #define GPIO_PUPDR_PUPD8_Pos (16U)
Anna Bridge 180:96ed750bd169 7514 #define GPIO_PUPDR_PUPD8_Msk (0x3U << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00030000 */
AnnaBridge 181:57724642e740 7515 #define GPIO_PUPDR_PUPD8 GPIO_PUPDR_PUPD8_Msk
Anna Bridge 180:96ed750bd169 7516 #define GPIO_PUPDR_PUPD8_0 (0x1U << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 7517 #define GPIO_PUPDR_PUPD8_1 (0x2U << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00020000 */
AnnaBridge 181:57724642e740 7518 #define GPIO_PUPDR_PUPD9_Pos (18U)
Anna Bridge 180:96ed750bd169 7519 #define GPIO_PUPDR_PUPD9_Msk (0x3U << GPIO_PUPDR_PUPD9_Pos) /*!< 0x000C0000 */
AnnaBridge 181:57724642e740 7520 #define GPIO_PUPDR_PUPD9 GPIO_PUPDR_PUPD9_Msk
Anna Bridge 180:96ed750bd169 7521 #define GPIO_PUPDR_PUPD9_0 (0x1U << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 7522 #define GPIO_PUPDR_PUPD9_1 (0x2U << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00080000 */
AnnaBridge 181:57724642e740 7523 #define GPIO_PUPDR_PUPD10_Pos (20U)
Anna Bridge 180:96ed750bd169 7524 #define GPIO_PUPDR_PUPD10_Msk (0x3U << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00300000 */
AnnaBridge 181:57724642e740 7525 #define GPIO_PUPDR_PUPD10 GPIO_PUPDR_PUPD10_Msk
Anna Bridge 180:96ed750bd169 7526 #define GPIO_PUPDR_PUPD10_0 (0x1U << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 7527 #define GPIO_PUPDR_PUPD10_1 (0x2U << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00200000 */
AnnaBridge 181:57724642e740 7528 #define GPIO_PUPDR_PUPD11_Pos (22U)
Anna Bridge 180:96ed750bd169 7529 #define GPIO_PUPDR_PUPD11_Msk (0x3U << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00C00000 */
AnnaBridge 181:57724642e740 7530 #define GPIO_PUPDR_PUPD11 GPIO_PUPDR_PUPD11_Msk
Anna Bridge 180:96ed750bd169 7531 #define GPIO_PUPDR_PUPD11_0 (0x1U << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 7532 #define GPIO_PUPDR_PUPD11_1 (0x2U << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00800000 */
AnnaBridge 181:57724642e740 7533 #define GPIO_PUPDR_PUPD12_Pos (24U)
Anna Bridge 180:96ed750bd169 7534 #define GPIO_PUPDR_PUPD12_Msk (0x3U << GPIO_PUPDR_PUPD12_Pos) /*!< 0x03000000 */
AnnaBridge 181:57724642e740 7535 #define GPIO_PUPDR_PUPD12 GPIO_PUPDR_PUPD12_Msk
Anna Bridge 180:96ed750bd169 7536 #define GPIO_PUPDR_PUPD12_0 (0x1U << GPIO_PUPDR_PUPD12_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 7537 #define GPIO_PUPDR_PUPD12_1 (0x2U << GPIO_PUPDR_PUPD12_Pos) /*!< 0x02000000 */
AnnaBridge 181:57724642e740 7538 #define GPIO_PUPDR_PUPD13_Pos (26U)
Anna Bridge 180:96ed750bd169 7539 #define GPIO_PUPDR_PUPD13_Msk (0x3U << GPIO_PUPDR_PUPD13_Pos) /*!< 0x0C000000 */
AnnaBridge 181:57724642e740 7540 #define GPIO_PUPDR_PUPD13 GPIO_PUPDR_PUPD13_Msk
Anna Bridge 180:96ed750bd169 7541 #define GPIO_PUPDR_PUPD13_0 (0x1U << GPIO_PUPDR_PUPD13_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 7542 #define GPIO_PUPDR_PUPD13_1 (0x2U << GPIO_PUPDR_PUPD13_Pos) /*!< 0x08000000 */
AnnaBridge 181:57724642e740 7543 #define GPIO_PUPDR_PUPD14_Pos (28U)
Anna Bridge 180:96ed750bd169 7544 #define GPIO_PUPDR_PUPD14_Msk (0x3U << GPIO_PUPDR_PUPD14_Pos) /*!< 0x30000000 */
AnnaBridge 181:57724642e740 7545 #define GPIO_PUPDR_PUPD14 GPIO_PUPDR_PUPD14_Msk
Anna Bridge 180:96ed750bd169 7546 #define GPIO_PUPDR_PUPD14_0 (0x1U << GPIO_PUPDR_PUPD14_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 7547 #define GPIO_PUPDR_PUPD14_1 (0x2U << GPIO_PUPDR_PUPD14_Pos) /*!< 0x20000000 */
AnnaBridge 181:57724642e740 7548 #define GPIO_PUPDR_PUPD15_Pos (30U)
Anna Bridge 180:96ed750bd169 7549 #define GPIO_PUPDR_PUPD15_Msk (0x3U << GPIO_PUPDR_PUPD15_Pos) /*!< 0xC0000000 */
AnnaBridge 181:57724642e740 7550 #define GPIO_PUPDR_PUPD15 GPIO_PUPDR_PUPD15_Msk
Anna Bridge 180:96ed750bd169 7551 #define GPIO_PUPDR_PUPD15_0 (0x1U << GPIO_PUPDR_PUPD15_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 7552 #define GPIO_PUPDR_PUPD15_1 (0x2U << GPIO_PUPDR_PUPD15_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 7553
Anna Bridge 180:96ed750bd169 7554 /* Legacy defines */
Anna Bridge 180:96ed750bd169 7555 #define GPIO_PUPDR_PUPDR0 GPIO_PUPDR_PUPD0
Anna Bridge 180:96ed750bd169 7556 #define GPIO_PUPDR_PUPDR0_0 GPIO_PUPDR_PUPD0_0
Anna Bridge 180:96ed750bd169 7557 #define GPIO_PUPDR_PUPDR0_1 GPIO_PUPDR_PUPD0_1
Anna Bridge 180:96ed750bd169 7558 #define GPIO_PUPDR_PUPDR1 GPIO_PUPDR_PUPD1
Anna Bridge 180:96ed750bd169 7559 #define GPIO_PUPDR_PUPDR1_0 GPIO_PUPDR_PUPD1_0
Anna Bridge 180:96ed750bd169 7560 #define GPIO_PUPDR_PUPDR1_1 GPIO_PUPDR_PUPD1_1
Anna Bridge 180:96ed750bd169 7561 #define GPIO_PUPDR_PUPDR2 GPIO_PUPDR_PUPD2
Anna Bridge 180:96ed750bd169 7562 #define GPIO_PUPDR_PUPDR2_0 GPIO_PUPDR_PUPD2_0
Anna Bridge 180:96ed750bd169 7563 #define GPIO_PUPDR_PUPDR2_1 GPIO_PUPDR_PUPD2_1
Anna Bridge 180:96ed750bd169 7564 #define GPIO_PUPDR_PUPDR3 GPIO_PUPDR_PUPD3
Anna Bridge 180:96ed750bd169 7565 #define GPIO_PUPDR_PUPDR3_0 GPIO_PUPDR_PUPD3_0
Anna Bridge 180:96ed750bd169 7566 #define GPIO_PUPDR_PUPDR3_1 GPIO_PUPDR_PUPD3_1
Anna Bridge 180:96ed750bd169 7567 #define GPIO_PUPDR_PUPDR4 GPIO_PUPDR_PUPD4
Anna Bridge 180:96ed750bd169 7568 #define GPIO_PUPDR_PUPDR4_0 GPIO_PUPDR_PUPD4_0
Anna Bridge 180:96ed750bd169 7569 #define GPIO_PUPDR_PUPDR4_1 GPIO_PUPDR_PUPD4_1
Anna Bridge 180:96ed750bd169 7570 #define GPIO_PUPDR_PUPDR5 GPIO_PUPDR_PUPD5
Anna Bridge 180:96ed750bd169 7571 #define GPIO_PUPDR_PUPDR5_0 GPIO_PUPDR_PUPD5_0
Anna Bridge 180:96ed750bd169 7572 #define GPIO_PUPDR_PUPDR5_1 GPIO_PUPDR_PUPD5_1
Anna Bridge 180:96ed750bd169 7573 #define GPIO_PUPDR_PUPDR6 GPIO_PUPDR_PUPD6
Anna Bridge 180:96ed750bd169 7574 #define GPIO_PUPDR_PUPDR6_0 GPIO_PUPDR_PUPD6_0
Anna Bridge 180:96ed750bd169 7575 #define GPIO_PUPDR_PUPDR6_1 GPIO_PUPDR_PUPD6_1
Anna Bridge 180:96ed750bd169 7576 #define GPIO_PUPDR_PUPDR7 GPIO_PUPDR_PUPD7
Anna Bridge 180:96ed750bd169 7577 #define GPIO_PUPDR_PUPDR7_0 GPIO_PUPDR_PUPD7_0
Anna Bridge 180:96ed750bd169 7578 #define GPIO_PUPDR_PUPDR7_1 GPIO_PUPDR_PUPD7_1
Anna Bridge 180:96ed750bd169 7579 #define GPIO_PUPDR_PUPDR8 GPIO_PUPDR_PUPD8
Anna Bridge 180:96ed750bd169 7580 #define GPIO_PUPDR_PUPDR8_0 GPIO_PUPDR_PUPD8_0
Anna Bridge 180:96ed750bd169 7581 #define GPIO_PUPDR_PUPDR8_1 GPIO_PUPDR_PUPD8_1
Anna Bridge 180:96ed750bd169 7582 #define GPIO_PUPDR_PUPDR9 GPIO_PUPDR_PUPD9
Anna Bridge 180:96ed750bd169 7583 #define GPIO_PUPDR_PUPDR9_0 GPIO_PUPDR_PUPD9_0
Anna Bridge 180:96ed750bd169 7584 #define GPIO_PUPDR_PUPDR9_1 GPIO_PUPDR_PUPD9_1
Anna Bridge 180:96ed750bd169 7585 #define GPIO_PUPDR_PUPDR10 GPIO_PUPDR_PUPD10
Anna Bridge 180:96ed750bd169 7586 #define GPIO_PUPDR_PUPDR10_0 GPIO_PUPDR_PUPD10_0
Anna Bridge 180:96ed750bd169 7587 #define GPIO_PUPDR_PUPDR10_1 GPIO_PUPDR_PUPD10_1
Anna Bridge 180:96ed750bd169 7588 #define GPIO_PUPDR_PUPDR11 GPIO_PUPDR_PUPD11
Anna Bridge 180:96ed750bd169 7589 #define GPIO_PUPDR_PUPDR11_0 GPIO_PUPDR_PUPD11_0
Anna Bridge 180:96ed750bd169 7590 #define GPIO_PUPDR_PUPDR11_1 GPIO_PUPDR_PUPD11_1
Anna Bridge 180:96ed750bd169 7591 #define GPIO_PUPDR_PUPDR12 GPIO_PUPDR_PUPD12
Anna Bridge 180:96ed750bd169 7592 #define GPIO_PUPDR_PUPDR12_0 GPIO_PUPDR_PUPD12_0
Anna Bridge 180:96ed750bd169 7593 #define GPIO_PUPDR_PUPDR12_1 GPIO_PUPDR_PUPD12_1
Anna Bridge 180:96ed750bd169 7594 #define GPIO_PUPDR_PUPDR13 GPIO_PUPDR_PUPD13
Anna Bridge 180:96ed750bd169 7595 #define GPIO_PUPDR_PUPDR13_0 GPIO_PUPDR_PUPD13_0
Anna Bridge 180:96ed750bd169 7596 #define GPIO_PUPDR_PUPDR13_1 GPIO_PUPDR_PUPD13_1
Anna Bridge 180:96ed750bd169 7597 #define GPIO_PUPDR_PUPDR14 GPIO_PUPDR_PUPD14
Anna Bridge 180:96ed750bd169 7598 #define GPIO_PUPDR_PUPDR14_0 GPIO_PUPDR_PUPD14_0
Anna Bridge 180:96ed750bd169 7599 #define GPIO_PUPDR_PUPDR14_1 GPIO_PUPDR_PUPD14_1
Anna Bridge 180:96ed750bd169 7600 #define GPIO_PUPDR_PUPDR15 GPIO_PUPDR_PUPD15
Anna Bridge 180:96ed750bd169 7601 #define GPIO_PUPDR_PUPDR15_0 GPIO_PUPDR_PUPD15_0
Anna Bridge 180:96ed750bd169 7602 #define GPIO_PUPDR_PUPDR15_1 GPIO_PUPDR_PUPD15_1
Anna Bridge 180:96ed750bd169 7603
Anna Bridge 180:96ed750bd169 7604 /****************** Bits definition for GPIO_IDR register *******************/
AnnaBridge 181:57724642e740 7605 #define GPIO_IDR_ID0_Pos (0U)
Anna Bridge 180:96ed750bd169 7606 #define GPIO_IDR_ID0_Msk (0x1U << GPIO_IDR_ID0_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 7607 #define GPIO_IDR_ID0 GPIO_IDR_ID0_Msk
AnnaBridge 181:57724642e740 7608 #define GPIO_IDR_ID1_Pos (1U)
Anna Bridge 180:96ed750bd169 7609 #define GPIO_IDR_ID1_Msk (0x1U << GPIO_IDR_ID1_Pos) /*!< 0x00000002 */
AnnaBridge 181:57724642e740 7610 #define GPIO_IDR_ID1 GPIO_IDR_ID1_Msk
AnnaBridge 181:57724642e740 7611 #define GPIO_IDR_ID2_Pos (2U)
Anna Bridge 180:96ed750bd169 7612 #define GPIO_IDR_ID2_Msk (0x1U << GPIO_IDR_ID2_Pos) /*!< 0x00000004 */
AnnaBridge 181:57724642e740 7613 #define GPIO_IDR_ID2 GPIO_IDR_ID2_Msk
AnnaBridge 181:57724642e740 7614 #define GPIO_IDR_ID3_Pos (3U)
Anna Bridge 180:96ed750bd169 7615 #define GPIO_IDR_ID3_Msk (0x1U << GPIO_IDR_ID3_Pos) /*!< 0x00000008 */
AnnaBridge 181:57724642e740 7616 #define GPIO_IDR_ID3 GPIO_IDR_ID3_Msk
AnnaBridge 181:57724642e740 7617 #define GPIO_IDR_ID4_Pos (4U)
Anna Bridge 180:96ed750bd169 7618 #define GPIO_IDR_ID4_Msk (0x1U << GPIO_IDR_ID4_Pos) /*!< 0x00000010 */
AnnaBridge 181:57724642e740 7619 #define GPIO_IDR_ID4 GPIO_IDR_ID4_Msk
AnnaBridge 181:57724642e740 7620 #define GPIO_IDR_ID5_Pos (5U)
Anna Bridge 180:96ed750bd169 7621 #define GPIO_IDR_ID5_Msk (0x1U << GPIO_IDR_ID5_Pos) /*!< 0x00000020 */
AnnaBridge 181:57724642e740 7622 #define GPIO_IDR_ID5 GPIO_IDR_ID5_Msk
AnnaBridge 181:57724642e740 7623 #define GPIO_IDR_ID6_Pos (6U)
Anna Bridge 180:96ed750bd169 7624 #define GPIO_IDR_ID6_Msk (0x1U << GPIO_IDR_ID6_Pos) /*!< 0x00000040 */
AnnaBridge 181:57724642e740 7625 #define GPIO_IDR_ID6 GPIO_IDR_ID6_Msk
AnnaBridge 181:57724642e740 7626 #define GPIO_IDR_ID7_Pos (7U)
Anna Bridge 180:96ed750bd169 7627 #define GPIO_IDR_ID7_Msk (0x1U << GPIO_IDR_ID7_Pos) /*!< 0x00000080 */
AnnaBridge 181:57724642e740 7628 #define GPIO_IDR_ID7 GPIO_IDR_ID7_Msk
AnnaBridge 181:57724642e740 7629 #define GPIO_IDR_ID8_Pos (8U)
Anna Bridge 180:96ed750bd169 7630 #define GPIO_IDR_ID8_Msk (0x1U << GPIO_IDR_ID8_Pos) /*!< 0x00000100 */
AnnaBridge 181:57724642e740 7631 #define GPIO_IDR_ID8 GPIO_IDR_ID8_Msk
AnnaBridge 181:57724642e740 7632 #define GPIO_IDR_ID9_Pos (9U)
Anna Bridge 180:96ed750bd169 7633 #define GPIO_IDR_ID9_Msk (0x1U << GPIO_IDR_ID9_Pos) /*!< 0x00000200 */
AnnaBridge 181:57724642e740 7634 #define GPIO_IDR_ID9 GPIO_IDR_ID9_Msk
AnnaBridge 181:57724642e740 7635 #define GPIO_IDR_ID10_Pos (10U)
Anna Bridge 180:96ed750bd169 7636 #define GPIO_IDR_ID10_Msk (0x1U << GPIO_IDR_ID10_Pos) /*!< 0x00000400 */
AnnaBridge 181:57724642e740 7637 #define GPIO_IDR_ID10 GPIO_IDR_ID10_Msk
AnnaBridge 181:57724642e740 7638 #define GPIO_IDR_ID11_Pos (11U)
Anna Bridge 180:96ed750bd169 7639 #define GPIO_IDR_ID11_Msk (0x1U << GPIO_IDR_ID11_Pos) /*!< 0x00000800 */
AnnaBridge 181:57724642e740 7640 #define GPIO_IDR_ID11 GPIO_IDR_ID11_Msk
AnnaBridge 181:57724642e740 7641 #define GPIO_IDR_ID12_Pos (12U)
Anna Bridge 180:96ed750bd169 7642 #define GPIO_IDR_ID12_Msk (0x1U << GPIO_IDR_ID12_Pos) /*!< 0x00001000 */
AnnaBridge 181:57724642e740 7643 #define GPIO_IDR_ID12 GPIO_IDR_ID12_Msk
AnnaBridge 181:57724642e740 7644 #define GPIO_IDR_ID13_Pos (13U)
Anna Bridge 180:96ed750bd169 7645 #define GPIO_IDR_ID13_Msk (0x1U << GPIO_IDR_ID13_Pos) /*!< 0x00002000 */
AnnaBridge 181:57724642e740 7646 #define GPIO_IDR_ID13 GPIO_IDR_ID13_Msk
AnnaBridge 181:57724642e740 7647 #define GPIO_IDR_ID14_Pos (14U)
Anna Bridge 180:96ed750bd169 7648 #define GPIO_IDR_ID14_Msk (0x1U << GPIO_IDR_ID14_Pos) /*!< 0x00004000 */
AnnaBridge 181:57724642e740 7649 #define GPIO_IDR_ID14 GPIO_IDR_ID14_Msk
AnnaBridge 181:57724642e740 7650 #define GPIO_IDR_ID15_Pos (15U)
Anna Bridge 180:96ed750bd169 7651 #define GPIO_IDR_ID15_Msk (0x1U << GPIO_IDR_ID15_Pos) /*!< 0x00008000 */
AnnaBridge 181:57724642e740 7652 #define GPIO_IDR_ID15 GPIO_IDR_ID15_Msk
Anna Bridge 180:96ed750bd169 7653
Anna Bridge 180:96ed750bd169 7654 /* Legacy defines */
Anna Bridge 180:96ed750bd169 7655 #define GPIO_IDR_IDR_0 GPIO_IDR_ID0
Anna Bridge 180:96ed750bd169 7656 #define GPIO_IDR_IDR_1 GPIO_IDR_ID1
Anna Bridge 180:96ed750bd169 7657 #define GPIO_IDR_IDR_2 GPIO_IDR_ID2
Anna Bridge 180:96ed750bd169 7658 #define GPIO_IDR_IDR_3 GPIO_IDR_ID3
Anna Bridge 180:96ed750bd169 7659 #define GPIO_IDR_IDR_4 GPIO_IDR_ID4
Anna Bridge 180:96ed750bd169 7660 #define GPIO_IDR_IDR_5 GPIO_IDR_ID5
Anna Bridge 180:96ed750bd169 7661 #define GPIO_IDR_IDR_6 GPIO_IDR_ID6
Anna Bridge 180:96ed750bd169 7662 #define GPIO_IDR_IDR_7 GPIO_IDR_ID7
Anna Bridge 180:96ed750bd169 7663 #define GPIO_IDR_IDR_8 GPIO_IDR_ID8
Anna Bridge 180:96ed750bd169 7664 #define GPIO_IDR_IDR_9 GPIO_IDR_ID9
Anna Bridge 180:96ed750bd169 7665 #define GPIO_IDR_IDR_10 GPIO_IDR_ID10
Anna Bridge 180:96ed750bd169 7666 #define GPIO_IDR_IDR_11 GPIO_IDR_ID11
Anna Bridge 180:96ed750bd169 7667 #define GPIO_IDR_IDR_12 GPIO_IDR_ID12
Anna Bridge 180:96ed750bd169 7668 #define GPIO_IDR_IDR_13 GPIO_IDR_ID13
Anna Bridge 180:96ed750bd169 7669 #define GPIO_IDR_IDR_14 GPIO_IDR_ID14
Anna Bridge 180:96ed750bd169 7670 #define GPIO_IDR_IDR_15 GPIO_IDR_ID15
Anna Bridge 180:96ed750bd169 7671
Anna Bridge 180:96ed750bd169 7672 /* Old GPIO_IDR register bits definition, maintained for legacy purpose */
Anna Bridge 180:96ed750bd169 7673 #define GPIO_OTYPER_IDR_0 GPIO_IDR_ID0
Anna Bridge 180:96ed750bd169 7674 #define GPIO_OTYPER_IDR_1 GPIO_IDR_ID1
Anna Bridge 180:96ed750bd169 7675 #define GPIO_OTYPER_IDR_2 GPIO_IDR_ID2
Anna Bridge 180:96ed750bd169 7676 #define GPIO_OTYPER_IDR_3 GPIO_IDR_ID3
Anna Bridge 180:96ed750bd169 7677 #define GPIO_OTYPER_IDR_4 GPIO_IDR_ID4
Anna Bridge 180:96ed750bd169 7678 #define GPIO_OTYPER_IDR_5 GPIO_IDR_ID5
Anna Bridge 180:96ed750bd169 7679 #define GPIO_OTYPER_IDR_6 GPIO_IDR_ID6
Anna Bridge 180:96ed750bd169 7680 #define GPIO_OTYPER_IDR_7 GPIO_IDR_ID7
Anna Bridge 180:96ed750bd169 7681 #define GPIO_OTYPER_IDR_8 GPIO_IDR_ID8
Anna Bridge 180:96ed750bd169 7682 #define GPIO_OTYPER_IDR_9 GPIO_IDR_ID9
Anna Bridge 180:96ed750bd169 7683 #define GPIO_OTYPER_IDR_10 GPIO_IDR_ID10
Anna Bridge 180:96ed750bd169 7684 #define GPIO_OTYPER_IDR_11 GPIO_IDR_ID11
Anna Bridge 180:96ed750bd169 7685 #define GPIO_OTYPER_IDR_12 GPIO_IDR_ID12
Anna Bridge 180:96ed750bd169 7686 #define GPIO_OTYPER_IDR_13 GPIO_IDR_ID13
Anna Bridge 180:96ed750bd169 7687 #define GPIO_OTYPER_IDR_14 GPIO_IDR_ID14
Anna Bridge 180:96ed750bd169 7688 #define GPIO_OTYPER_IDR_15 GPIO_IDR_ID15
Anna Bridge 180:96ed750bd169 7689
Anna Bridge 180:96ed750bd169 7690 /****************** Bits definition for GPIO_ODR register *******************/
AnnaBridge 181:57724642e740 7691 #define GPIO_ODR_OD0_Pos (0U)
Anna Bridge 180:96ed750bd169 7692 #define GPIO_ODR_OD0_Msk (0x1U << GPIO_ODR_OD0_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 7693 #define GPIO_ODR_OD0 GPIO_ODR_OD0_Msk
AnnaBridge 181:57724642e740 7694 #define GPIO_ODR_OD1_Pos (1U)
Anna Bridge 180:96ed750bd169 7695 #define GPIO_ODR_OD1_Msk (0x1U << GPIO_ODR_OD1_Pos) /*!< 0x00000002 */
AnnaBridge 181:57724642e740 7696 #define GPIO_ODR_OD1 GPIO_ODR_OD1_Msk
AnnaBridge 181:57724642e740 7697 #define GPIO_ODR_OD2_Pos (2U)
Anna Bridge 180:96ed750bd169 7698 #define GPIO_ODR_OD2_Msk (0x1U << GPIO_ODR_OD2_Pos) /*!< 0x00000004 */
AnnaBridge 181:57724642e740 7699 #define GPIO_ODR_OD2 GPIO_ODR_OD2_Msk
AnnaBridge 181:57724642e740 7700 #define GPIO_ODR_OD3_Pos (3U)
Anna Bridge 180:96ed750bd169 7701 #define GPIO_ODR_OD3_Msk (0x1U << GPIO_ODR_OD3_Pos) /*!< 0x00000008 */
AnnaBridge 181:57724642e740 7702 #define GPIO_ODR_OD3 GPIO_ODR_OD3_Msk
AnnaBridge 181:57724642e740 7703 #define GPIO_ODR_OD4_Pos (4U)
Anna Bridge 180:96ed750bd169 7704 #define GPIO_ODR_OD4_Msk (0x1U << GPIO_ODR_OD4_Pos) /*!< 0x00000010 */
AnnaBridge 181:57724642e740 7705 #define GPIO_ODR_OD4 GPIO_ODR_OD4_Msk
AnnaBridge 181:57724642e740 7706 #define GPIO_ODR_OD5_Pos (5U)
Anna Bridge 180:96ed750bd169 7707 #define GPIO_ODR_OD5_Msk (0x1U << GPIO_ODR_OD5_Pos) /*!< 0x00000020 */
AnnaBridge 181:57724642e740 7708 #define GPIO_ODR_OD5 GPIO_ODR_OD5_Msk
AnnaBridge 181:57724642e740 7709 #define GPIO_ODR_OD6_Pos (6U)
Anna Bridge 180:96ed750bd169 7710 #define GPIO_ODR_OD6_Msk (0x1U << GPIO_ODR_OD6_Pos) /*!< 0x00000040 */
AnnaBridge 181:57724642e740 7711 #define GPIO_ODR_OD6 GPIO_ODR_OD6_Msk
AnnaBridge 181:57724642e740 7712 #define GPIO_ODR_OD7_Pos (7U)
Anna Bridge 180:96ed750bd169 7713 #define GPIO_ODR_OD7_Msk (0x1U << GPIO_ODR_OD7_Pos) /*!< 0x00000080 */
AnnaBridge 181:57724642e740 7714 #define GPIO_ODR_OD7 GPIO_ODR_OD7_Msk
AnnaBridge 181:57724642e740 7715 #define GPIO_ODR_OD8_Pos (8U)
Anna Bridge 180:96ed750bd169 7716 #define GPIO_ODR_OD8_Msk (0x1U << GPIO_ODR_OD8_Pos) /*!< 0x00000100 */
AnnaBridge 181:57724642e740 7717 #define GPIO_ODR_OD8 GPIO_ODR_OD8_Msk
AnnaBridge 181:57724642e740 7718 #define GPIO_ODR_OD9_Pos (9U)
Anna Bridge 180:96ed750bd169 7719 #define GPIO_ODR_OD9_Msk (0x1U << GPIO_ODR_OD9_Pos) /*!< 0x00000200 */
AnnaBridge 181:57724642e740 7720 #define GPIO_ODR_OD9 GPIO_ODR_OD9_Msk
AnnaBridge 181:57724642e740 7721 #define GPIO_ODR_OD10_Pos (10U)
Anna Bridge 180:96ed750bd169 7722 #define GPIO_ODR_OD10_Msk (0x1U << GPIO_ODR_OD10_Pos) /*!< 0x00000400 */
AnnaBridge 181:57724642e740 7723 #define GPIO_ODR_OD10 GPIO_ODR_OD10_Msk
AnnaBridge 181:57724642e740 7724 #define GPIO_ODR_OD11_Pos (11U)
Anna Bridge 180:96ed750bd169 7725 #define GPIO_ODR_OD11_Msk (0x1U << GPIO_ODR_OD11_Pos) /*!< 0x00000800 */
AnnaBridge 181:57724642e740 7726 #define GPIO_ODR_OD11 GPIO_ODR_OD11_Msk
AnnaBridge 181:57724642e740 7727 #define GPIO_ODR_OD12_Pos (12U)
Anna Bridge 180:96ed750bd169 7728 #define GPIO_ODR_OD12_Msk (0x1U << GPIO_ODR_OD12_Pos) /*!< 0x00001000 */
AnnaBridge 181:57724642e740 7729 #define GPIO_ODR_OD12 GPIO_ODR_OD12_Msk
AnnaBridge 181:57724642e740 7730 #define GPIO_ODR_OD13_Pos (13U)
Anna Bridge 180:96ed750bd169 7731 #define GPIO_ODR_OD13_Msk (0x1U << GPIO_ODR_OD13_Pos) /*!< 0x00002000 */
AnnaBridge 181:57724642e740 7732 #define GPIO_ODR_OD13 GPIO_ODR_OD13_Msk
AnnaBridge 181:57724642e740 7733 #define GPIO_ODR_OD14_Pos (14U)
Anna Bridge 180:96ed750bd169 7734 #define GPIO_ODR_OD14_Msk (0x1U << GPIO_ODR_OD14_Pos) /*!< 0x00004000 */
AnnaBridge 181:57724642e740 7735 #define GPIO_ODR_OD14 GPIO_ODR_OD14_Msk
AnnaBridge 181:57724642e740 7736 #define GPIO_ODR_OD15_Pos (15U)
Anna Bridge 180:96ed750bd169 7737 #define GPIO_ODR_OD15_Msk (0x1U << GPIO_ODR_OD15_Pos) /*!< 0x00008000 */
AnnaBridge 181:57724642e740 7738 #define GPIO_ODR_OD15 GPIO_ODR_OD15_Msk
Anna Bridge 180:96ed750bd169 7739
Anna Bridge 180:96ed750bd169 7740 /* Legacy defines */
Anna Bridge 180:96ed750bd169 7741 #define GPIO_ODR_ODR_0 GPIO_ODR_OD0
Anna Bridge 180:96ed750bd169 7742 #define GPIO_ODR_ODR_1 GPIO_ODR_OD1
Anna Bridge 180:96ed750bd169 7743 #define GPIO_ODR_ODR_2 GPIO_ODR_OD2
Anna Bridge 180:96ed750bd169 7744 #define GPIO_ODR_ODR_3 GPIO_ODR_OD3
Anna Bridge 180:96ed750bd169 7745 #define GPIO_ODR_ODR_4 GPIO_ODR_OD4
Anna Bridge 180:96ed750bd169 7746 #define GPIO_ODR_ODR_5 GPIO_ODR_OD5
Anna Bridge 180:96ed750bd169 7747 #define GPIO_ODR_ODR_6 GPIO_ODR_OD6
Anna Bridge 180:96ed750bd169 7748 #define GPIO_ODR_ODR_7 GPIO_ODR_OD7
Anna Bridge 180:96ed750bd169 7749 #define GPIO_ODR_ODR_8 GPIO_ODR_OD8
Anna Bridge 180:96ed750bd169 7750 #define GPIO_ODR_ODR_9 GPIO_ODR_OD9
Anna Bridge 180:96ed750bd169 7751 #define GPIO_ODR_ODR_10 GPIO_ODR_OD10
Anna Bridge 180:96ed750bd169 7752 #define GPIO_ODR_ODR_11 GPIO_ODR_OD11
Anna Bridge 180:96ed750bd169 7753 #define GPIO_ODR_ODR_12 GPIO_ODR_OD12
Anna Bridge 180:96ed750bd169 7754 #define GPIO_ODR_ODR_13 GPIO_ODR_OD13
Anna Bridge 180:96ed750bd169 7755 #define GPIO_ODR_ODR_14 GPIO_ODR_OD14
Anna Bridge 180:96ed750bd169 7756 #define GPIO_ODR_ODR_15 GPIO_ODR_OD15
Anna Bridge 180:96ed750bd169 7757
Anna Bridge 180:96ed750bd169 7758 /* Old GPIO_ODR register bits definition, maintained for legacy purpose */
Anna Bridge 180:96ed750bd169 7759 #define GPIO_OTYPER_ODR_0 GPIO_ODR_OD0
Anna Bridge 180:96ed750bd169 7760 #define GPIO_OTYPER_ODR_1 GPIO_ODR_OD1
Anna Bridge 180:96ed750bd169 7761 #define GPIO_OTYPER_ODR_2 GPIO_ODR_OD2
Anna Bridge 180:96ed750bd169 7762 #define GPIO_OTYPER_ODR_3 GPIO_ODR_OD3
Anna Bridge 180:96ed750bd169 7763 #define GPIO_OTYPER_ODR_4 GPIO_ODR_OD4
Anna Bridge 180:96ed750bd169 7764 #define GPIO_OTYPER_ODR_5 GPIO_ODR_OD5
Anna Bridge 180:96ed750bd169 7765 #define GPIO_OTYPER_ODR_6 GPIO_ODR_OD6
Anna Bridge 180:96ed750bd169 7766 #define GPIO_OTYPER_ODR_7 GPIO_ODR_OD7
Anna Bridge 180:96ed750bd169 7767 #define GPIO_OTYPER_ODR_8 GPIO_ODR_OD8
Anna Bridge 180:96ed750bd169 7768 #define GPIO_OTYPER_ODR_9 GPIO_ODR_OD9
Anna Bridge 180:96ed750bd169 7769 #define GPIO_OTYPER_ODR_10 GPIO_ODR_OD10
Anna Bridge 180:96ed750bd169 7770 #define GPIO_OTYPER_ODR_11 GPIO_ODR_OD11
Anna Bridge 180:96ed750bd169 7771 #define GPIO_OTYPER_ODR_12 GPIO_ODR_OD12
Anna Bridge 180:96ed750bd169 7772 #define GPIO_OTYPER_ODR_13 GPIO_ODR_OD13
Anna Bridge 180:96ed750bd169 7773 #define GPIO_OTYPER_ODR_14 GPIO_ODR_OD14
Anna Bridge 180:96ed750bd169 7774 #define GPIO_OTYPER_ODR_15 GPIO_ODR_OD15
Anna Bridge 180:96ed750bd169 7775
Anna Bridge 180:96ed750bd169 7776 /****************** Bits definition for GPIO_BSRR register ******************/
AnnaBridge 181:57724642e740 7777 #define GPIO_BSRR_BS0_Pos (0U)
Anna Bridge 180:96ed750bd169 7778 #define GPIO_BSRR_BS0_Msk (0x1U << GPIO_BSRR_BS0_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 7779 #define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk
AnnaBridge 181:57724642e740 7780 #define GPIO_BSRR_BS1_Pos (1U)
Anna Bridge 180:96ed750bd169 7781 #define GPIO_BSRR_BS1_Msk (0x1U << GPIO_BSRR_BS1_Pos) /*!< 0x00000002 */
AnnaBridge 181:57724642e740 7782 #define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk
AnnaBridge 181:57724642e740 7783 #define GPIO_BSRR_BS2_Pos (2U)
Anna Bridge 180:96ed750bd169 7784 #define GPIO_BSRR_BS2_Msk (0x1U << GPIO_BSRR_BS2_Pos) /*!< 0x00000004 */
AnnaBridge 181:57724642e740 7785 #define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk
AnnaBridge 181:57724642e740 7786 #define GPIO_BSRR_BS3_Pos (3U)
Anna Bridge 180:96ed750bd169 7787 #define GPIO_BSRR_BS3_Msk (0x1U << GPIO_BSRR_BS3_Pos) /*!< 0x00000008 */
AnnaBridge 181:57724642e740 7788 #define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk
AnnaBridge 181:57724642e740 7789 #define GPIO_BSRR_BS4_Pos (4U)
Anna Bridge 180:96ed750bd169 7790 #define GPIO_BSRR_BS4_Msk (0x1U << GPIO_BSRR_BS4_Pos) /*!< 0x00000010 */
AnnaBridge 181:57724642e740 7791 #define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk
AnnaBridge 181:57724642e740 7792 #define GPIO_BSRR_BS5_Pos (5U)
Anna Bridge 180:96ed750bd169 7793 #define GPIO_BSRR_BS5_Msk (0x1U << GPIO_BSRR_BS5_Pos) /*!< 0x00000020 */
AnnaBridge 181:57724642e740 7794 #define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk
AnnaBridge 181:57724642e740 7795 #define GPIO_BSRR_BS6_Pos (6U)
Anna Bridge 180:96ed750bd169 7796 #define GPIO_BSRR_BS6_Msk (0x1U << GPIO_BSRR_BS6_Pos) /*!< 0x00000040 */
AnnaBridge 181:57724642e740 7797 #define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk
AnnaBridge 181:57724642e740 7798 #define GPIO_BSRR_BS7_Pos (7U)
Anna Bridge 180:96ed750bd169 7799 #define GPIO_BSRR_BS7_Msk (0x1U << GPIO_BSRR_BS7_Pos) /*!< 0x00000080 */
AnnaBridge 181:57724642e740 7800 #define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk
AnnaBridge 181:57724642e740 7801 #define GPIO_BSRR_BS8_Pos (8U)
Anna Bridge 180:96ed750bd169 7802 #define GPIO_BSRR_BS8_Msk (0x1U << GPIO_BSRR_BS8_Pos) /*!< 0x00000100 */
AnnaBridge 181:57724642e740 7803 #define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk
AnnaBridge 181:57724642e740 7804 #define GPIO_BSRR_BS9_Pos (9U)
Anna Bridge 180:96ed750bd169 7805 #define GPIO_BSRR_BS9_Msk (0x1U << GPIO_BSRR_BS9_Pos) /*!< 0x00000200 */
AnnaBridge 181:57724642e740 7806 #define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk
AnnaBridge 181:57724642e740 7807 #define GPIO_BSRR_BS10_Pos (10U)
Anna Bridge 180:96ed750bd169 7808 #define GPIO_BSRR_BS10_Msk (0x1U << GPIO_BSRR_BS10_Pos) /*!< 0x00000400 */
AnnaBridge 181:57724642e740 7809 #define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk
AnnaBridge 181:57724642e740 7810 #define GPIO_BSRR_BS11_Pos (11U)
Anna Bridge 180:96ed750bd169 7811 #define GPIO_BSRR_BS11_Msk (0x1U << GPIO_BSRR_BS11_Pos) /*!< 0x00000800 */
AnnaBridge 181:57724642e740 7812 #define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk
AnnaBridge 181:57724642e740 7813 #define GPIO_BSRR_BS12_Pos (12U)
Anna Bridge 180:96ed750bd169 7814 #define GPIO_BSRR_BS12_Msk (0x1U << GPIO_BSRR_BS12_Pos) /*!< 0x00001000 */
AnnaBridge 181:57724642e740 7815 #define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk
AnnaBridge 181:57724642e740 7816 #define GPIO_BSRR_BS13_Pos (13U)
Anna Bridge 180:96ed750bd169 7817 #define GPIO_BSRR_BS13_Msk (0x1U << GPIO_BSRR_BS13_Pos) /*!< 0x00002000 */
AnnaBridge 181:57724642e740 7818 #define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk
AnnaBridge 181:57724642e740 7819 #define GPIO_BSRR_BS14_Pos (14U)
Anna Bridge 180:96ed750bd169 7820 #define GPIO_BSRR_BS14_Msk (0x1U << GPIO_BSRR_BS14_Pos) /*!< 0x00004000 */
AnnaBridge 181:57724642e740 7821 #define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk
AnnaBridge 181:57724642e740 7822 #define GPIO_BSRR_BS15_Pos (15U)
Anna Bridge 180:96ed750bd169 7823 #define GPIO_BSRR_BS15_Msk (0x1U << GPIO_BSRR_BS15_Pos) /*!< 0x00008000 */
AnnaBridge 181:57724642e740 7824 #define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk
AnnaBridge 181:57724642e740 7825 #define GPIO_BSRR_BR0_Pos (16U)
Anna Bridge 180:96ed750bd169 7826 #define GPIO_BSRR_BR0_Msk (0x1U << GPIO_BSRR_BR0_Pos) /*!< 0x00010000 */
AnnaBridge 181:57724642e740 7827 #define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk
AnnaBridge 181:57724642e740 7828 #define GPIO_BSRR_BR1_Pos (17U)
Anna Bridge 180:96ed750bd169 7829 #define GPIO_BSRR_BR1_Msk (0x1U << GPIO_BSRR_BR1_Pos) /*!< 0x00020000 */
AnnaBridge 181:57724642e740 7830 #define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk
AnnaBridge 181:57724642e740 7831 #define GPIO_BSRR_BR2_Pos (18U)
Anna Bridge 180:96ed750bd169 7832 #define GPIO_BSRR_BR2_Msk (0x1U << GPIO_BSRR_BR2_Pos) /*!< 0x00040000 */
AnnaBridge 181:57724642e740 7833 #define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk
AnnaBridge 181:57724642e740 7834 #define GPIO_BSRR_BR3_Pos (19U)
Anna Bridge 180:96ed750bd169 7835 #define GPIO_BSRR_BR3_Msk (0x1U << GPIO_BSRR_BR3_Pos) /*!< 0x00080000 */
AnnaBridge 181:57724642e740 7836 #define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk
AnnaBridge 181:57724642e740 7837 #define GPIO_BSRR_BR4_Pos (20U)
Anna Bridge 180:96ed750bd169 7838 #define GPIO_BSRR_BR4_Msk (0x1U << GPIO_BSRR_BR4_Pos) /*!< 0x00100000 */
AnnaBridge 181:57724642e740 7839 #define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk
AnnaBridge 181:57724642e740 7840 #define GPIO_BSRR_BR5_Pos (21U)
Anna Bridge 180:96ed750bd169 7841 #define GPIO_BSRR_BR5_Msk (0x1U << GPIO_BSRR_BR5_Pos) /*!< 0x00200000 */
AnnaBridge 181:57724642e740 7842 #define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk
AnnaBridge 181:57724642e740 7843 #define GPIO_BSRR_BR6_Pos (22U)
Anna Bridge 180:96ed750bd169 7844 #define GPIO_BSRR_BR6_Msk (0x1U << GPIO_BSRR_BR6_Pos) /*!< 0x00400000 */
AnnaBridge 181:57724642e740 7845 #define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk
AnnaBridge 181:57724642e740 7846 #define GPIO_BSRR_BR7_Pos (23U)
Anna Bridge 180:96ed750bd169 7847 #define GPIO_BSRR_BR7_Msk (0x1U << GPIO_BSRR_BR7_Pos) /*!< 0x00800000 */
AnnaBridge 181:57724642e740 7848 #define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk
AnnaBridge 181:57724642e740 7849 #define GPIO_BSRR_BR8_Pos (24U)
Anna Bridge 180:96ed750bd169 7850 #define GPIO_BSRR_BR8_Msk (0x1U << GPIO_BSRR_BR8_Pos) /*!< 0x01000000 */
AnnaBridge 181:57724642e740 7851 #define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk
AnnaBridge 181:57724642e740 7852 #define GPIO_BSRR_BR9_Pos (25U)
Anna Bridge 180:96ed750bd169 7853 #define GPIO_BSRR_BR9_Msk (0x1U << GPIO_BSRR_BR9_Pos) /*!< 0x02000000 */
AnnaBridge 181:57724642e740 7854 #define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk
AnnaBridge 181:57724642e740 7855 #define GPIO_BSRR_BR10_Pos (26U)
Anna Bridge 180:96ed750bd169 7856 #define GPIO_BSRR_BR10_Msk (0x1U << GPIO_BSRR_BR10_Pos) /*!< 0x04000000 */
AnnaBridge 181:57724642e740 7857 #define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk
AnnaBridge 181:57724642e740 7858 #define GPIO_BSRR_BR11_Pos (27U)
Anna Bridge 180:96ed750bd169 7859 #define GPIO_BSRR_BR11_Msk (0x1U << GPIO_BSRR_BR11_Pos) /*!< 0x08000000 */
AnnaBridge 181:57724642e740 7860 #define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk
AnnaBridge 181:57724642e740 7861 #define GPIO_BSRR_BR12_Pos (28U)
Anna Bridge 180:96ed750bd169 7862 #define GPIO_BSRR_BR12_Msk (0x1U << GPIO_BSRR_BR12_Pos) /*!< 0x10000000 */
AnnaBridge 181:57724642e740 7863 #define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk
AnnaBridge 181:57724642e740 7864 #define GPIO_BSRR_BR13_Pos (29U)
Anna Bridge 180:96ed750bd169 7865 #define GPIO_BSRR_BR13_Msk (0x1U << GPIO_BSRR_BR13_Pos) /*!< 0x20000000 */
AnnaBridge 181:57724642e740 7866 #define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk
AnnaBridge 181:57724642e740 7867 #define GPIO_BSRR_BR14_Pos (30U)
Anna Bridge 180:96ed750bd169 7868 #define GPIO_BSRR_BR14_Msk (0x1U << GPIO_BSRR_BR14_Pos) /*!< 0x40000000 */
AnnaBridge 181:57724642e740 7869 #define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk
AnnaBridge 181:57724642e740 7870 #define GPIO_BSRR_BR15_Pos (31U)
Anna Bridge 180:96ed750bd169 7871 #define GPIO_BSRR_BR15_Msk (0x1U << GPIO_BSRR_BR15_Pos) /*!< 0x80000000 */
AnnaBridge 181:57724642e740 7872 #define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk
Anna Bridge 180:96ed750bd169 7873
Anna Bridge 180:96ed750bd169 7874 /* Legacy defines */
Anna Bridge 180:96ed750bd169 7875 #define GPIO_BSRR_BS_0 GPIO_BSRR_BS0
Anna Bridge 180:96ed750bd169 7876 #define GPIO_BSRR_BS_1 GPIO_BSRR_BS1
Anna Bridge 180:96ed750bd169 7877 #define GPIO_BSRR_BS_2 GPIO_BSRR_BS2
Anna Bridge 180:96ed750bd169 7878 #define GPIO_BSRR_BS_3 GPIO_BSRR_BS3
Anna Bridge 180:96ed750bd169 7879 #define GPIO_BSRR_BS_4 GPIO_BSRR_BS4
Anna Bridge 180:96ed750bd169 7880 #define GPIO_BSRR_BS_5 GPIO_BSRR_BS5
Anna Bridge 180:96ed750bd169 7881 #define GPIO_BSRR_BS_6 GPIO_BSRR_BS6
Anna Bridge 180:96ed750bd169 7882 #define GPIO_BSRR_BS_7 GPIO_BSRR_BS7
Anna Bridge 180:96ed750bd169 7883 #define GPIO_BSRR_BS_8 GPIO_BSRR_BS8
Anna Bridge 180:96ed750bd169 7884 #define GPIO_BSRR_BS_9 GPIO_BSRR_BS9
Anna Bridge 180:96ed750bd169 7885 #define GPIO_BSRR_BS_10 GPIO_BSRR_BS10
Anna Bridge 180:96ed750bd169 7886 #define GPIO_BSRR_BS_11 GPIO_BSRR_BS11
Anna Bridge 180:96ed750bd169 7887 #define GPIO_BSRR_BS_12 GPIO_BSRR_BS12
Anna Bridge 180:96ed750bd169 7888 #define GPIO_BSRR_BS_13 GPIO_BSRR_BS13
Anna Bridge 180:96ed750bd169 7889 #define GPIO_BSRR_BS_14 GPIO_BSRR_BS14
Anna Bridge 180:96ed750bd169 7890 #define GPIO_BSRR_BS_15 GPIO_BSRR_BS15
Anna Bridge 180:96ed750bd169 7891 #define GPIO_BSRR_BR_0 GPIO_BSRR_BR0
Anna Bridge 180:96ed750bd169 7892 #define GPIO_BSRR_BR_1 GPIO_BSRR_BR1
Anna Bridge 180:96ed750bd169 7893 #define GPIO_BSRR_BR_2 GPIO_BSRR_BR2
Anna Bridge 180:96ed750bd169 7894 #define GPIO_BSRR_BR_3 GPIO_BSRR_BR3
Anna Bridge 180:96ed750bd169 7895 #define GPIO_BSRR_BR_4 GPIO_BSRR_BR4
Anna Bridge 180:96ed750bd169 7896 #define GPIO_BSRR_BR_5 GPIO_BSRR_BR5
Anna Bridge 180:96ed750bd169 7897 #define GPIO_BSRR_BR_6 GPIO_BSRR_BR6
Anna Bridge 180:96ed750bd169 7898 #define GPIO_BSRR_BR_7 GPIO_BSRR_BR7
Anna Bridge 180:96ed750bd169 7899 #define GPIO_BSRR_BR_8 GPIO_BSRR_BR8
Anna Bridge 180:96ed750bd169 7900 #define GPIO_BSRR_BR_9 GPIO_BSRR_BR9
Anna Bridge 180:96ed750bd169 7901 #define GPIO_BSRR_BR_10 GPIO_BSRR_BR10
Anna Bridge 180:96ed750bd169 7902 #define GPIO_BSRR_BR_11 GPIO_BSRR_BR11
Anna Bridge 180:96ed750bd169 7903 #define GPIO_BSRR_BR_12 GPIO_BSRR_BR12
Anna Bridge 180:96ed750bd169 7904 #define GPIO_BSRR_BR_13 GPIO_BSRR_BR13
Anna Bridge 180:96ed750bd169 7905 #define GPIO_BSRR_BR_14 GPIO_BSRR_BR14
Anna Bridge 180:96ed750bd169 7906 #define GPIO_BSRR_BR_15 GPIO_BSRR_BR15
Anna Bridge 180:96ed750bd169 7907
Anna Bridge 180:96ed750bd169 7908 /****************** Bit definition for GPIO_LCKR register *********************/
AnnaBridge 181:57724642e740 7909 #define GPIO_LCKR_LCK0_Pos (0U)
Anna Bridge 180:96ed750bd169 7910 #define GPIO_LCKR_LCK0_Msk (0x1U << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 7911 #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk
AnnaBridge 181:57724642e740 7912 #define GPIO_LCKR_LCK1_Pos (1U)
Anna Bridge 180:96ed750bd169 7913 #define GPIO_LCKR_LCK1_Msk (0x1U << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */
AnnaBridge 181:57724642e740 7914 #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk
AnnaBridge 181:57724642e740 7915 #define GPIO_LCKR_LCK2_Pos (2U)
Anna Bridge 180:96ed750bd169 7916 #define GPIO_LCKR_LCK2_Msk (0x1U << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */
AnnaBridge 181:57724642e740 7917 #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk
AnnaBridge 181:57724642e740 7918 #define GPIO_LCKR_LCK3_Pos (3U)
Anna Bridge 180:96ed750bd169 7919 #define GPIO_LCKR_LCK3_Msk (0x1U << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */
AnnaBridge 181:57724642e740 7920 #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk
AnnaBridge 181:57724642e740 7921 #define GPIO_LCKR_LCK4_Pos (4U)
Anna Bridge 180:96ed750bd169 7922 #define GPIO_LCKR_LCK4_Msk (0x1U << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */
AnnaBridge 181:57724642e740 7923 #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk
AnnaBridge 181:57724642e740 7924 #define GPIO_LCKR_LCK5_Pos (5U)
Anna Bridge 180:96ed750bd169 7925 #define GPIO_LCKR_LCK5_Msk (0x1U << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */
AnnaBridge 181:57724642e740 7926 #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk
AnnaBridge 181:57724642e740 7927 #define GPIO_LCKR_LCK6_Pos (6U)
Anna Bridge 180:96ed750bd169 7928 #define GPIO_LCKR_LCK6_Msk (0x1U << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */
AnnaBridge 181:57724642e740 7929 #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk
AnnaBridge 181:57724642e740 7930 #define GPIO_LCKR_LCK7_Pos (7U)
Anna Bridge 180:96ed750bd169 7931 #define GPIO_LCKR_LCK7_Msk (0x1U << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */
AnnaBridge 181:57724642e740 7932 #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk
AnnaBridge 181:57724642e740 7933 #define GPIO_LCKR_LCK8_Pos (8U)
Anna Bridge 180:96ed750bd169 7934 #define GPIO_LCKR_LCK8_Msk (0x1U << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */
AnnaBridge 181:57724642e740 7935 #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk
AnnaBridge 181:57724642e740 7936 #define GPIO_LCKR_LCK9_Pos (9U)
Anna Bridge 180:96ed750bd169 7937 #define GPIO_LCKR_LCK9_Msk (0x1U << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */
AnnaBridge 181:57724642e740 7938 #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk
AnnaBridge 181:57724642e740 7939 #define GPIO_LCKR_LCK10_Pos (10U)
Anna Bridge 180:96ed750bd169 7940 #define GPIO_LCKR_LCK10_Msk (0x1U << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */
AnnaBridge 181:57724642e740 7941 #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk
AnnaBridge 181:57724642e740 7942 #define GPIO_LCKR_LCK11_Pos (11U)
Anna Bridge 180:96ed750bd169 7943 #define GPIO_LCKR_LCK11_Msk (0x1U << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */
AnnaBridge 181:57724642e740 7944 #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk
AnnaBridge 181:57724642e740 7945 #define GPIO_LCKR_LCK12_Pos (12U)
Anna Bridge 180:96ed750bd169 7946 #define GPIO_LCKR_LCK12_Msk (0x1U << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */
AnnaBridge 181:57724642e740 7947 #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk
AnnaBridge 181:57724642e740 7948 #define GPIO_LCKR_LCK13_Pos (13U)
Anna Bridge 180:96ed750bd169 7949 #define GPIO_LCKR_LCK13_Msk (0x1U << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */
AnnaBridge 181:57724642e740 7950 #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk
AnnaBridge 181:57724642e740 7951 #define GPIO_LCKR_LCK14_Pos (14U)
Anna Bridge 180:96ed750bd169 7952 #define GPIO_LCKR_LCK14_Msk (0x1U << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */
AnnaBridge 181:57724642e740 7953 #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk
AnnaBridge 181:57724642e740 7954 #define GPIO_LCKR_LCK15_Pos (15U)
Anna Bridge 180:96ed750bd169 7955 #define GPIO_LCKR_LCK15_Msk (0x1U << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */
AnnaBridge 181:57724642e740 7956 #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk
AnnaBridge 181:57724642e740 7957 #define GPIO_LCKR_LCKK_Pos (16U)
Anna Bridge 180:96ed750bd169 7958 #define GPIO_LCKR_LCKK_Msk (0x1U << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */
AnnaBridge 181:57724642e740 7959 #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk
Anna Bridge 180:96ed750bd169 7960
Anna Bridge 180:96ed750bd169 7961 /****************** Bit definition for GPIO_AFRL register *********************/
AnnaBridge 181:57724642e740 7962 #define GPIO_AFRL_AFSEL0_Pos (0U)
Anna Bridge 180:96ed750bd169 7963 #define GPIO_AFRL_AFSEL0_Msk (0xFU << GPIO_AFRL_AFSEL0_Pos) /*!< 0x0000000F */
AnnaBridge 181:57724642e740 7964 #define GPIO_AFRL_AFSEL0 GPIO_AFRL_AFSEL0_Msk
Anna Bridge 180:96ed750bd169 7965 #define GPIO_AFRL_AFSEL0_0 (0x1U << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 7966 #define GPIO_AFRL_AFSEL0_1 (0x2U << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 7967 #define GPIO_AFRL_AFSEL0_2 (0x4U << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 7968 #define GPIO_AFRL_AFSEL0_3 (0x8U << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000008 */
AnnaBridge 181:57724642e740 7969 #define GPIO_AFRL_AFSEL1_Pos (4U)
Anna Bridge 180:96ed750bd169 7970 #define GPIO_AFRL_AFSEL1_Msk (0xFU << GPIO_AFRL_AFSEL1_Pos) /*!< 0x000000F0 */
AnnaBridge 181:57724642e740 7971 #define GPIO_AFRL_AFSEL1 GPIO_AFRL_AFSEL1_Msk
Anna Bridge 180:96ed750bd169 7972 #define GPIO_AFRL_AFSEL1_0 (0x1U << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 7973 #define GPIO_AFRL_AFSEL1_1 (0x2U << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 7974 #define GPIO_AFRL_AFSEL1_2 (0x4U << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 7975 #define GPIO_AFRL_AFSEL1_3 (0x8U << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000080 */
AnnaBridge 181:57724642e740 7976 #define GPIO_AFRL_AFSEL2_Pos (8U)
Anna Bridge 180:96ed750bd169 7977 #define GPIO_AFRL_AFSEL2_Msk (0xFU << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000F00 */
AnnaBridge 181:57724642e740 7978 #define GPIO_AFRL_AFSEL2 GPIO_AFRL_AFSEL2_Msk
Anna Bridge 180:96ed750bd169 7979 #define GPIO_AFRL_AFSEL2_0 (0x1U << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 7980 #define GPIO_AFRL_AFSEL2_1 (0x2U << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 7981 #define GPIO_AFRL_AFSEL2_2 (0x4U << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 7982 #define GPIO_AFRL_AFSEL2_3 (0x8U << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000800 */
AnnaBridge 181:57724642e740 7983 #define GPIO_AFRL_AFSEL3_Pos (12U)
Anna Bridge 180:96ed750bd169 7984 #define GPIO_AFRL_AFSEL3_Msk (0xFU << GPIO_AFRL_AFSEL3_Pos) /*!< 0x0000F000 */
AnnaBridge 181:57724642e740 7985 #define GPIO_AFRL_AFSEL3 GPIO_AFRL_AFSEL3_Msk
Anna Bridge 180:96ed750bd169 7986 #define GPIO_AFRL_AFSEL3_0 (0x1U << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 7987 #define GPIO_AFRL_AFSEL3_1 (0x2U << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 7988 #define GPIO_AFRL_AFSEL3_2 (0x4U << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 7989 #define GPIO_AFRL_AFSEL3_3 (0x8U << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00008000 */
AnnaBridge 181:57724642e740 7990 #define GPIO_AFRL_AFSEL4_Pos (16U)
Anna Bridge 180:96ed750bd169 7991 #define GPIO_AFRL_AFSEL4_Msk (0xFU << GPIO_AFRL_AFSEL4_Pos) /*!< 0x000F0000 */
AnnaBridge 181:57724642e740 7992 #define GPIO_AFRL_AFSEL4 GPIO_AFRL_AFSEL4_Msk
Anna Bridge 180:96ed750bd169 7993 #define GPIO_AFRL_AFSEL4_0 (0x1U << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 7994 #define GPIO_AFRL_AFSEL4_1 (0x2U << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 7995 #define GPIO_AFRL_AFSEL4_2 (0x4U << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 7996 #define GPIO_AFRL_AFSEL4_3 (0x8U << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00080000 */
AnnaBridge 181:57724642e740 7997 #define GPIO_AFRL_AFSEL5_Pos (20U)
Anna Bridge 180:96ed750bd169 7998 #define GPIO_AFRL_AFSEL5_Msk (0xFU << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00F00000 */
AnnaBridge 181:57724642e740 7999 #define GPIO_AFRL_AFSEL5 GPIO_AFRL_AFSEL5_Msk
Anna Bridge 180:96ed750bd169 8000 #define GPIO_AFRL_AFSEL5_0 (0x1U << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 8001 #define GPIO_AFRL_AFSEL5_1 (0x2U << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 8002 #define GPIO_AFRL_AFSEL5_2 (0x4U << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 8003 #define GPIO_AFRL_AFSEL5_3 (0x8U << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00800000 */
AnnaBridge 181:57724642e740 8004 #define GPIO_AFRL_AFSEL6_Pos (24U)
Anna Bridge 180:96ed750bd169 8005 #define GPIO_AFRL_AFSEL6_Msk (0xFU << GPIO_AFRL_AFSEL6_Pos) /*!< 0x0F000000 */
AnnaBridge 181:57724642e740 8006 #define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk
Anna Bridge 180:96ed750bd169 8007 #define GPIO_AFRL_AFSEL6_0 (0x1U << GPIO_AFRL_AFSEL6_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 8008 #define GPIO_AFRL_AFSEL6_1 (0x2U << GPIO_AFRL_AFSEL6_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 8009 #define GPIO_AFRL_AFSEL6_2 (0x4U << GPIO_AFRL_AFSEL6_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 8010 #define GPIO_AFRL_AFSEL6_3 (0x8U << GPIO_AFRL_AFSEL6_Pos) /*!< 0x08000000 */
AnnaBridge 181:57724642e740 8011 #define GPIO_AFRL_AFSEL7_Pos (28U)
Anna Bridge 180:96ed750bd169 8012 #define GPIO_AFRL_AFSEL7_Msk (0xFU << GPIO_AFRL_AFSEL7_Pos) /*!< 0xF0000000 */
AnnaBridge 181:57724642e740 8013 #define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk
Anna Bridge 180:96ed750bd169 8014 #define GPIO_AFRL_AFSEL7_0 (0x1U << GPIO_AFRL_AFSEL7_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 8015 #define GPIO_AFRL_AFSEL7_1 (0x2U << GPIO_AFRL_AFSEL7_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 8016 #define GPIO_AFRL_AFSEL7_2 (0x4U << GPIO_AFRL_AFSEL7_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 8017 #define GPIO_AFRL_AFSEL7_3 (0x8U << GPIO_AFRL_AFSEL7_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 8018
Anna Bridge 180:96ed750bd169 8019 /* Legacy defines */
Anna Bridge 180:96ed750bd169 8020 #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFSEL0
Anna Bridge 180:96ed750bd169 8021 #define GPIO_AFRL_AFRL1 GPIO_AFRL_AFSEL1
Anna Bridge 180:96ed750bd169 8022 #define GPIO_AFRL_AFRL2 GPIO_AFRL_AFSEL2
Anna Bridge 180:96ed750bd169 8023 #define GPIO_AFRL_AFRL3 GPIO_AFRL_AFSEL3
Anna Bridge 180:96ed750bd169 8024 #define GPIO_AFRL_AFRL4 GPIO_AFRL_AFSEL4
Anna Bridge 180:96ed750bd169 8025 #define GPIO_AFRL_AFRL5 GPIO_AFRL_AFSEL5
Anna Bridge 180:96ed750bd169 8026 #define GPIO_AFRL_AFRL6 GPIO_AFRL_AFSEL6
Anna Bridge 180:96ed750bd169 8027 #define GPIO_AFRL_AFRL7 GPIO_AFRL_AFSEL7
Anna Bridge 180:96ed750bd169 8028
Anna Bridge 180:96ed750bd169 8029 /****************** Bit definition for GPIO_AFRH register *********************/
AnnaBridge 181:57724642e740 8030 #define GPIO_AFRH_AFSEL8_Pos (0U)
Anna Bridge 180:96ed750bd169 8031 #define GPIO_AFRH_AFSEL8_Msk (0xFU << GPIO_AFRH_AFSEL8_Pos) /*!< 0x0000000F */
AnnaBridge 181:57724642e740 8032 #define GPIO_AFRH_AFSEL8 GPIO_AFRH_AFSEL8_Msk
Anna Bridge 180:96ed750bd169 8033 #define GPIO_AFRH_AFSEL8_0 (0x1U << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 8034 #define GPIO_AFRH_AFSEL8_1 (0x2U << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 8035 #define GPIO_AFRH_AFSEL8_2 (0x4U << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 8036 #define GPIO_AFRH_AFSEL8_3 (0x8U << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000008 */
AnnaBridge 181:57724642e740 8037 #define GPIO_AFRH_AFSEL9_Pos (4U)
Anna Bridge 180:96ed750bd169 8038 #define GPIO_AFRH_AFSEL9_Msk (0xFU << GPIO_AFRH_AFSEL9_Pos) /*!< 0x000000F0 */
AnnaBridge 181:57724642e740 8039 #define GPIO_AFRH_AFSEL9 GPIO_AFRH_AFSEL9_Msk
Anna Bridge 180:96ed750bd169 8040 #define GPIO_AFRH_AFSEL9_0 (0x1U << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 8041 #define GPIO_AFRH_AFSEL9_1 (0x2U << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 8042 #define GPIO_AFRH_AFSEL9_2 (0x4U << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 8043 #define GPIO_AFRH_AFSEL9_3 (0x8U << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000080 */
AnnaBridge 181:57724642e740 8044 #define GPIO_AFRH_AFSEL10_Pos (8U)
Anna Bridge 180:96ed750bd169 8045 #define GPIO_AFRH_AFSEL10_Msk (0xFU << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000F00 */
AnnaBridge 181:57724642e740 8046 #define GPIO_AFRH_AFSEL10 GPIO_AFRH_AFSEL10_Msk
Anna Bridge 180:96ed750bd169 8047 #define GPIO_AFRH_AFSEL10_0 (0x1U << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 8048 #define GPIO_AFRH_AFSEL10_1 (0x2U << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 8049 #define GPIO_AFRH_AFSEL10_2 (0x4U << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 8050 #define GPIO_AFRH_AFSEL10_3 (0x8U << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000800 */
AnnaBridge 181:57724642e740 8051 #define GPIO_AFRH_AFSEL11_Pos (12U)
Anna Bridge 180:96ed750bd169 8052 #define GPIO_AFRH_AFSEL11_Msk (0xFU << GPIO_AFRH_AFSEL11_Pos) /*!< 0x0000F000 */
AnnaBridge 181:57724642e740 8053 #define GPIO_AFRH_AFSEL11 GPIO_AFRH_AFSEL11_Msk
Anna Bridge 180:96ed750bd169 8054 #define GPIO_AFRH_AFSEL11_0 (0x1U << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 8055 #define GPIO_AFRH_AFSEL11_1 (0x2U << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 8056 #define GPIO_AFRH_AFSEL11_2 (0x4U << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 8057 #define GPIO_AFRH_AFSEL11_3 (0x8U << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00008000 */
AnnaBridge 181:57724642e740 8058 #define GPIO_AFRH_AFSEL12_Pos (16U)
Anna Bridge 180:96ed750bd169 8059 #define GPIO_AFRH_AFSEL12_Msk (0xFU << GPIO_AFRH_AFSEL12_Pos) /*!< 0x000F0000 */
AnnaBridge 181:57724642e740 8060 #define GPIO_AFRH_AFSEL12 GPIO_AFRH_AFSEL12_Msk
Anna Bridge 180:96ed750bd169 8061 #define GPIO_AFRH_AFSEL12_0 (0x1U << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 8062 #define GPIO_AFRH_AFSEL12_1 (0x2U << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 8063 #define GPIO_AFRH_AFSEL12_2 (0x4U << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 8064 #define GPIO_AFRH_AFSEL12_3 (0x8U << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00080000 */
AnnaBridge 181:57724642e740 8065 #define GPIO_AFRH_AFSEL13_Pos (20U)
Anna Bridge 180:96ed750bd169 8066 #define GPIO_AFRH_AFSEL13_Msk (0xFU << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00F00000 */
AnnaBridge 181:57724642e740 8067 #define GPIO_AFRH_AFSEL13 GPIO_AFRH_AFSEL13_Msk
Anna Bridge 180:96ed750bd169 8068 #define GPIO_AFRH_AFSEL13_0 (0x1U << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 8069 #define GPIO_AFRH_AFSEL13_1 (0x2U << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 8070 #define GPIO_AFRH_AFSEL13_2 (0x4U << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 8071 #define GPIO_AFRH_AFSEL13_3 (0x8U << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00800000 */
AnnaBridge 181:57724642e740 8072 #define GPIO_AFRH_AFSEL14_Pos (24U)
Anna Bridge 180:96ed750bd169 8073 #define GPIO_AFRH_AFSEL14_Msk (0xFU << GPIO_AFRH_AFSEL14_Pos) /*!< 0x0F000000 */
AnnaBridge 181:57724642e740 8074 #define GPIO_AFRH_AFSEL14 GPIO_AFRH_AFSEL14_Msk
Anna Bridge 180:96ed750bd169 8075 #define GPIO_AFRH_AFSEL14_0 (0x1U << GPIO_AFRH_AFSEL14_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 8076 #define GPIO_AFRH_AFSEL14_1 (0x2U << GPIO_AFRH_AFSEL14_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 8077 #define GPIO_AFRH_AFSEL14_2 (0x4U << GPIO_AFRH_AFSEL14_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 8078 #define GPIO_AFRH_AFSEL14_3 (0x8U << GPIO_AFRH_AFSEL14_Pos) /*!< 0x08000000 */
AnnaBridge 181:57724642e740 8079 #define GPIO_AFRH_AFSEL15_Pos (28U)
Anna Bridge 180:96ed750bd169 8080 #define GPIO_AFRH_AFSEL15_Msk (0xFU << GPIO_AFRH_AFSEL15_Pos) /*!< 0xF0000000 */
AnnaBridge 181:57724642e740 8081 #define GPIO_AFRH_AFSEL15 GPIO_AFRH_AFSEL15_Msk
Anna Bridge 180:96ed750bd169 8082 #define GPIO_AFRH_AFSEL15_0 (0x1U << GPIO_AFRH_AFSEL15_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 8083 #define GPIO_AFRH_AFSEL15_1 (0x2U << GPIO_AFRH_AFSEL15_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 8084 #define GPIO_AFRH_AFSEL15_2 (0x4U << GPIO_AFRH_AFSEL15_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 8085 #define GPIO_AFRH_AFSEL15_3 (0x8U << GPIO_AFRH_AFSEL15_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 8086
Anna Bridge 180:96ed750bd169 8087 /* Legacy defines */
Anna Bridge 180:96ed750bd169 8088 #define GPIO_AFRH_AFRH0 GPIO_AFRH_AFSEL8
Anna Bridge 180:96ed750bd169 8089 #define GPIO_AFRH_AFRH1 GPIO_AFRH_AFSEL9
Anna Bridge 180:96ed750bd169 8090 #define GPIO_AFRH_AFRH2 GPIO_AFRH_AFSEL10
Anna Bridge 180:96ed750bd169 8091 #define GPIO_AFRH_AFRH3 GPIO_AFRH_AFSEL11
Anna Bridge 180:96ed750bd169 8092 #define GPIO_AFRH_AFRH4 GPIO_AFRH_AFSEL12
Anna Bridge 180:96ed750bd169 8093 #define GPIO_AFRH_AFRH5 GPIO_AFRH_AFSEL13
Anna Bridge 180:96ed750bd169 8094 #define GPIO_AFRH_AFRH6 GPIO_AFRH_AFSEL14
Anna Bridge 180:96ed750bd169 8095 #define GPIO_AFRH_AFRH7 GPIO_AFRH_AFSEL15
Anna Bridge 180:96ed750bd169 8096
Anna Bridge 180:96ed750bd169 8097 /****************** Bits definition for GPIO_BRR register ******************/
AnnaBridge 181:57724642e740 8098 #define GPIO_BRR_BR0_Pos (0U)
Anna Bridge 180:96ed750bd169 8099 #define GPIO_BRR_BR0_Msk (0x1U << GPIO_BRR_BR0_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 8100 #define GPIO_BRR_BR0 GPIO_BRR_BR0_Msk
AnnaBridge 181:57724642e740 8101 #define GPIO_BRR_BR1_Pos (1U)
Anna Bridge 180:96ed750bd169 8102 #define GPIO_BRR_BR1_Msk (0x1U << GPIO_BRR_BR1_Pos) /*!< 0x00000002 */
AnnaBridge 181:57724642e740 8103 #define GPIO_BRR_BR1 GPIO_BRR_BR1_Msk
AnnaBridge 181:57724642e740 8104 #define GPIO_BRR_BR2_Pos (2U)
Anna Bridge 180:96ed750bd169 8105 #define GPIO_BRR_BR2_Msk (0x1U << GPIO_BRR_BR2_Pos) /*!< 0x00000004 */
AnnaBridge 181:57724642e740 8106 #define GPIO_BRR_BR2 GPIO_BRR_BR2_Msk
AnnaBridge 181:57724642e740 8107 #define GPIO_BRR_BR3_Pos (3U)
Anna Bridge 180:96ed750bd169 8108 #define GPIO_BRR_BR3_Msk (0x1U << GPIO_BRR_BR3_Pos) /*!< 0x00000008 */
AnnaBridge 181:57724642e740 8109 #define GPIO_BRR_BR3 GPIO_BRR_BR3_Msk
AnnaBridge 181:57724642e740 8110 #define GPIO_BRR_BR4_Pos (4U)
Anna Bridge 180:96ed750bd169 8111 #define GPIO_BRR_BR4_Msk (0x1U << GPIO_BRR_BR4_Pos) /*!< 0x00000010 */
AnnaBridge 181:57724642e740 8112 #define GPIO_BRR_BR4 GPIO_BRR_BR4_Msk
AnnaBridge 181:57724642e740 8113 #define GPIO_BRR_BR5_Pos (5U)
Anna Bridge 180:96ed750bd169 8114 #define GPIO_BRR_BR5_Msk (0x1U << GPIO_BRR_BR5_Pos) /*!< 0x00000020 */
AnnaBridge 181:57724642e740 8115 #define GPIO_BRR_BR5 GPIO_BRR_BR5_Msk
AnnaBridge 181:57724642e740 8116 #define GPIO_BRR_BR6_Pos (6U)
Anna Bridge 180:96ed750bd169 8117 #define GPIO_BRR_BR6_Msk (0x1U << GPIO_BRR_BR6_Pos) /*!< 0x00000040 */
AnnaBridge 181:57724642e740 8118 #define GPIO_BRR_BR6 GPIO_BRR_BR6_Msk
AnnaBridge 181:57724642e740 8119 #define GPIO_BRR_BR7_Pos (7U)
Anna Bridge 180:96ed750bd169 8120 #define GPIO_BRR_BR7_Msk (0x1U << GPIO_BRR_BR7_Pos) /*!< 0x00000080 */
AnnaBridge 181:57724642e740 8121 #define GPIO_BRR_BR7 GPIO_BRR_BR7_Msk
AnnaBridge 181:57724642e740 8122 #define GPIO_BRR_BR8_Pos (8U)
Anna Bridge 180:96ed750bd169 8123 #define GPIO_BRR_BR8_Msk (0x1U << GPIO_BRR_BR8_Pos) /*!< 0x00000100 */
AnnaBridge 181:57724642e740 8124 #define GPIO_BRR_BR8 GPIO_BRR_BR8_Msk
AnnaBridge 181:57724642e740 8125 #define GPIO_BRR_BR9_Pos (9U)
Anna Bridge 180:96ed750bd169 8126 #define GPIO_BRR_BR9_Msk (0x1U << GPIO_BRR_BR9_Pos) /*!< 0x00000200 */
AnnaBridge 181:57724642e740 8127 #define GPIO_BRR_BR9 GPIO_BRR_BR9_Msk
AnnaBridge 181:57724642e740 8128 #define GPIO_BRR_BR10_Pos (10U)
Anna Bridge 180:96ed750bd169 8129 #define GPIO_BRR_BR10_Msk (0x1U << GPIO_BRR_BR10_Pos) /*!< 0x00000400 */
AnnaBridge 181:57724642e740 8130 #define GPIO_BRR_BR10 GPIO_BRR_BR10_Msk
AnnaBridge 181:57724642e740 8131 #define GPIO_BRR_BR11_Pos (11U)
Anna Bridge 180:96ed750bd169 8132 #define GPIO_BRR_BR11_Msk (0x1U << GPIO_BRR_BR11_Pos) /*!< 0x00000800 */
AnnaBridge 181:57724642e740 8133 #define GPIO_BRR_BR11 GPIO_BRR_BR11_Msk
AnnaBridge 181:57724642e740 8134 #define GPIO_BRR_BR12_Pos (12U)
Anna Bridge 180:96ed750bd169 8135 #define GPIO_BRR_BR12_Msk (0x1U << GPIO_BRR_BR12_Pos) /*!< 0x00001000 */
AnnaBridge 181:57724642e740 8136 #define GPIO_BRR_BR12 GPIO_BRR_BR12_Msk
AnnaBridge 181:57724642e740 8137 #define GPIO_BRR_BR13_Pos (13U)
Anna Bridge 180:96ed750bd169 8138 #define GPIO_BRR_BR13_Msk (0x1U << GPIO_BRR_BR13_Pos) /*!< 0x00002000 */
AnnaBridge 181:57724642e740 8139 #define GPIO_BRR_BR13 GPIO_BRR_BR13_Msk
AnnaBridge 181:57724642e740 8140 #define GPIO_BRR_BR14_Pos (14U)
Anna Bridge 180:96ed750bd169 8141 #define GPIO_BRR_BR14_Msk (0x1U << GPIO_BRR_BR14_Pos) /*!< 0x00004000 */
AnnaBridge 181:57724642e740 8142 #define GPIO_BRR_BR14 GPIO_BRR_BR14_Msk
AnnaBridge 181:57724642e740 8143 #define GPIO_BRR_BR15_Pos (15U)
Anna Bridge 180:96ed750bd169 8144 #define GPIO_BRR_BR15_Msk (0x1U << GPIO_BRR_BR15_Pos) /*!< 0x00008000 */
AnnaBridge 181:57724642e740 8145 #define GPIO_BRR_BR15 GPIO_BRR_BR15_Msk
Anna Bridge 180:96ed750bd169 8146
Anna Bridge 180:96ed750bd169 8147 /* Legacy defines */
Anna Bridge 180:96ed750bd169 8148 #define GPIO_BRR_BR_0 GPIO_BRR_BR0
Anna Bridge 180:96ed750bd169 8149 #define GPIO_BRR_BR_1 GPIO_BRR_BR1
Anna Bridge 180:96ed750bd169 8150 #define GPIO_BRR_BR_2 GPIO_BRR_BR2
Anna Bridge 180:96ed750bd169 8151 #define GPIO_BRR_BR_3 GPIO_BRR_BR3
Anna Bridge 180:96ed750bd169 8152 #define GPIO_BRR_BR_4 GPIO_BRR_BR4
Anna Bridge 180:96ed750bd169 8153 #define GPIO_BRR_BR_5 GPIO_BRR_BR5
Anna Bridge 180:96ed750bd169 8154 #define GPIO_BRR_BR_6 GPIO_BRR_BR6
Anna Bridge 180:96ed750bd169 8155 #define GPIO_BRR_BR_7 GPIO_BRR_BR7
Anna Bridge 180:96ed750bd169 8156 #define GPIO_BRR_BR_8 GPIO_BRR_BR8
Anna Bridge 180:96ed750bd169 8157 #define GPIO_BRR_BR_9 GPIO_BRR_BR9
Anna Bridge 180:96ed750bd169 8158 #define GPIO_BRR_BR_10 GPIO_BRR_BR10
Anna Bridge 180:96ed750bd169 8159 #define GPIO_BRR_BR_11 GPIO_BRR_BR11
Anna Bridge 180:96ed750bd169 8160 #define GPIO_BRR_BR_12 GPIO_BRR_BR12
Anna Bridge 180:96ed750bd169 8161 #define GPIO_BRR_BR_13 GPIO_BRR_BR13
Anna Bridge 180:96ed750bd169 8162 #define GPIO_BRR_BR_14 GPIO_BRR_BR14
Anna Bridge 180:96ed750bd169 8163 #define GPIO_BRR_BR_15 GPIO_BRR_BR15
Anna Bridge 180:96ed750bd169 8164
Anna Bridge 180:96ed750bd169 8165
Anna Bridge 180:96ed750bd169 8166
Anna Bridge 180:96ed750bd169 8167 /******************************************************************************/
Anna Bridge 180:96ed750bd169 8168 /* */
Anna Bridge 180:96ed750bd169 8169 /* Inter-integrated Circuit Interface (I2C) */
Anna Bridge 180:96ed750bd169 8170 /* */
Anna Bridge 180:96ed750bd169 8171 /******************************************************************************/
Anna Bridge 180:96ed750bd169 8172 /******************* Bit definition for I2C_CR1 register *******************/
AnnaBridge 181:57724642e740 8173 #define I2C_CR1_PE_Pos (0U)
Anna Bridge 180:96ed750bd169 8174 #define I2C_CR1_PE_Msk (0x1U << I2C_CR1_PE_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 8175 #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral enable */
AnnaBridge 181:57724642e740 8176 #define I2C_CR1_TXIE_Pos (1U)
Anna Bridge 180:96ed750bd169 8177 #define I2C_CR1_TXIE_Msk (0x1U << I2C_CR1_TXIE_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 8178 #define I2C_CR1_TXIE I2C_CR1_TXIE_Msk /*!< TX interrupt enable */
AnnaBridge 181:57724642e740 8179 #define I2C_CR1_RXIE_Pos (2U)
Anna Bridge 180:96ed750bd169 8180 #define I2C_CR1_RXIE_Msk (0x1U << I2C_CR1_RXIE_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 8181 #define I2C_CR1_RXIE I2C_CR1_RXIE_Msk /*!< RX interrupt enable */
AnnaBridge 181:57724642e740 8182 #define I2C_CR1_ADDRIE_Pos (3U)
Anna Bridge 180:96ed750bd169 8183 #define I2C_CR1_ADDRIE_Msk (0x1U << I2C_CR1_ADDRIE_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 8184 #define I2C_CR1_ADDRIE I2C_CR1_ADDRIE_Msk /*!< Address match interrupt enable */
AnnaBridge 181:57724642e740 8185 #define I2C_CR1_NACKIE_Pos (4U)
Anna Bridge 180:96ed750bd169 8186 #define I2C_CR1_NACKIE_Msk (0x1U << I2C_CR1_NACKIE_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 8187 #define I2C_CR1_NACKIE I2C_CR1_NACKIE_Msk /*!< NACK received interrupt enable */
AnnaBridge 181:57724642e740 8188 #define I2C_CR1_STOPIE_Pos (5U)
Anna Bridge 180:96ed750bd169 8189 #define I2C_CR1_STOPIE_Msk (0x1U << I2C_CR1_STOPIE_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 8190 #define I2C_CR1_STOPIE I2C_CR1_STOPIE_Msk /*!< STOP detection interrupt enable */
AnnaBridge 181:57724642e740 8191 #define I2C_CR1_TCIE_Pos (6U)
Anna Bridge 180:96ed750bd169 8192 #define I2C_CR1_TCIE_Msk (0x1U << I2C_CR1_TCIE_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 8193 #define I2C_CR1_TCIE I2C_CR1_TCIE_Msk /*!< Transfer complete interrupt enable */
AnnaBridge 181:57724642e740 8194 #define I2C_CR1_ERRIE_Pos (7U)
Anna Bridge 180:96ed750bd169 8195 #define I2C_CR1_ERRIE_Msk (0x1U << I2C_CR1_ERRIE_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 8196 #define I2C_CR1_ERRIE I2C_CR1_ERRIE_Msk /*!< Errors interrupt enable */
AnnaBridge 181:57724642e740 8197 #define I2C_CR1_DNF_Pos (8U)
Anna Bridge 180:96ed750bd169 8198 #define I2C_CR1_DNF_Msk (0xFU << I2C_CR1_DNF_Pos) /*!< 0x00000F00 */
Anna Bridge 180:96ed750bd169 8199 #define I2C_CR1_DNF I2C_CR1_DNF_Msk /*!< Digital noise filter */
AnnaBridge 181:57724642e740 8200 #define I2C_CR1_ANFOFF_Pos (12U)
Anna Bridge 180:96ed750bd169 8201 #define I2C_CR1_ANFOFF_Msk (0x1U << I2C_CR1_ANFOFF_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 8202 #define I2C_CR1_ANFOFF I2C_CR1_ANFOFF_Msk /*!< Analog noise filter OFF */
AnnaBridge 181:57724642e740 8203 #define I2C_CR1_SWRST_Pos (13U)
Anna Bridge 180:96ed750bd169 8204 #define I2C_CR1_SWRST_Msk (0x1U << I2C_CR1_SWRST_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 8205 #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!< Software reset */
AnnaBridge 181:57724642e740 8206 #define I2C_CR1_TXDMAEN_Pos (14U)
Anna Bridge 180:96ed750bd169 8207 #define I2C_CR1_TXDMAEN_Msk (0x1U << I2C_CR1_TXDMAEN_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 8208 #define I2C_CR1_TXDMAEN I2C_CR1_TXDMAEN_Msk /*!< DMA transmission requests enable */
AnnaBridge 181:57724642e740 8209 #define I2C_CR1_RXDMAEN_Pos (15U)
Anna Bridge 180:96ed750bd169 8210 #define I2C_CR1_RXDMAEN_Msk (0x1U << I2C_CR1_RXDMAEN_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 8211 #define I2C_CR1_RXDMAEN I2C_CR1_RXDMAEN_Msk /*!< DMA reception requests enable */
AnnaBridge 181:57724642e740 8212 #define I2C_CR1_SBC_Pos (16U)
Anna Bridge 180:96ed750bd169 8213 #define I2C_CR1_SBC_Msk (0x1U << I2C_CR1_SBC_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 8214 #define I2C_CR1_SBC I2C_CR1_SBC_Msk /*!< Slave byte control */
AnnaBridge 181:57724642e740 8215 #define I2C_CR1_NOSTRETCH_Pos (17U)
Anna Bridge 180:96ed750bd169 8216 #define I2C_CR1_NOSTRETCH_Msk (0x1U << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 8217 #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock stretching disable */
AnnaBridge 181:57724642e740 8218 #define I2C_CR1_WUPEN_Pos (18U)
Anna Bridge 180:96ed750bd169 8219 #define I2C_CR1_WUPEN_Msk (0x1U << I2C_CR1_WUPEN_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 8220 #define I2C_CR1_WUPEN I2C_CR1_WUPEN_Msk /*!< Wakeup from STOP enable */
AnnaBridge 181:57724642e740 8221 #define I2C_CR1_GCEN_Pos (19U)
Anna Bridge 180:96ed750bd169 8222 #define I2C_CR1_GCEN_Msk (0x1U << I2C_CR1_GCEN_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 8223 #define I2C_CR1_GCEN I2C_CR1_GCEN_Msk /*!< General call enable */
AnnaBridge 181:57724642e740 8224 #define I2C_CR1_SMBHEN_Pos (20U)
Anna Bridge 180:96ed750bd169 8225 #define I2C_CR1_SMBHEN_Msk (0x1U << I2C_CR1_SMBHEN_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 8226 #define I2C_CR1_SMBHEN I2C_CR1_SMBHEN_Msk /*!< SMBus host address enable */
AnnaBridge 181:57724642e740 8227 #define I2C_CR1_SMBDEN_Pos (21U)
Anna Bridge 180:96ed750bd169 8228 #define I2C_CR1_SMBDEN_Msk (0x1U << I2C_CR1_SMBDEN_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 8229 #define I2C_CR1_SMBDEN I2C_CR1_SMBDEN_Msk /*!< SMBus device default address enable */
AnnaBridge 181:57724642e740 8230 #define I2C_CR1_ALERTEN_Pos (22U)
Anna Bridge 180:96ed750bd169 8231 #define I2C_CR1_ALERTEN_Msk (0x1U << I2C_CR1_ALERTEN_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 8232 #define I2C_CR1_ALERTEN I2C_CR1_ALERTEN_Msk /*!< SMBus alert enable */
AnnaBridge 181:57724642e740 8233 #define I2C_CR1_PECEN_Pos (23U)
Anna Bridge 180:96ed750bd169 8234 #define I2C_CR1_PECEN_Msk (0x1U << I2C_CR1_PECEN_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 8235 #define I2C_CR1_PECEN I2C_CR1_PECEN_Msk /*!< PEC enable */
Anna Bridge 180:96ed750bd169 8236
Anna Bridge 180:96ed750bd169 8237 /****************** Bit definition for I2C_CR2 register ********************/
AnnaBridge 181:57724642e740 8238 #define I2C_CR2_SADD_Pos (0U)
Anna Bridge 180:96ed750bd169 8239 #define I2C_CR2_SADD_Msk (0x3FFU << I2C_CR2_SADD_Pos) /*!< 0x000003FF */
Anna Bridge 180:96ed750bd169 8240 #define I2C_CR2_SADD I2C_CR2_SADD_Msk /*!< Slave address (master mode) */
AnnaBridge 181:57724642e740 8241 #define I2C_CR2_RD_WRN_Pos (10U)
Anna Bridge 180:96ed750bd169 8242 #define I2C_CR2_RD_WRN_Msk (0x1U << I2C_CR2_RD_WRN_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 8243 #define I2C_CR2_RD_WRN I2C_CR2_RD_WRN_Msk /*!< Transfer direction (master mode) */
AnnaBridge 181:57724642e740 8244 #define I2C_CR2_ADD10_Pos (11U)
Anna Bridge 180:96ed750bd169 8245 #define I2C_CR2_ADD10_Msk (0x1U << I2C_CR2_ADD10_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 8246 #define I2C_CR2_ADD10 I2C_CR2_ADD10_Msk /*!< 10-bit addressing mode (master mode) */
AnnaBridge 181:57724642e740 8247 #define I2C_CR2_HEAD10R_Pos (12U)
Anna Bridge 180:96ed750bd169 8248 #define I2C_CR2_HEAD10R_Msk (0x1U << I2C_CR2_HEAD10R_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 8249 #define I2C_CR2_HEAD10R I2C_CR2_HEAD10R_Msk /*!< 10-bit address header only read direction (master mode) */
AnnaBridge 181:57724642e740 8250 #define I2C_CR2_START_Pos (13U)
Anna Bridge 180:96ed750bd169 8251 #define I2C_CR2_START_Msk (0x1U << I2C_CR2_START_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 8252 #define I2C_CR2_START I2C_CR2_START_Msk /*!< START generation */
AnnaBridge 181:57724642e740 8253 #define I2C_CR2_STOP_Pos (14U)
Anna Bridge 180:96ed750bd169 8254 #define I2C_CR2_STOP_Msk (0x1U << I2C_CR2_STOP_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 8255 #define I2C_CR2_STOP I2C_CR2_STOP_Msk /*!< STOP generation (master mode) */
AnnaBridge 181:57724642e740 8256 #define I2C_CR2_NACK_Pos (15U)
Anna Bridge 180:96ed750bd169 8257 #define I2C_CR2_NACK_Msk (0x1U << I2C_CR2_NACK_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 8258 #define I2C_CR2_NACK I2C_CR2_NACK_Msk /*!< NACK generation (slave mode) */
AnnaBridge 181:57724642e740 8259 #define I2C_CR2_NBYTES_Pos (16U)
Anna Bridge 180:96ed750bd169 8260 #define I2C_CR2_NBYTES_Msk (0xFFU << I2C_CR2_NBYTES_Pos) /*!< 0x00FF0000 */
Anna Bridge 180:96ed750bd169 8261 #define I2C_CR2_NBYTES I2C_CR2_NBYTES_Msk /*!< Number of bytes */
AnnaBridge 181:57724642e740 8262 #define I2C_CR2_RELOAD_Pos (24U)
Anna Bridge 180:96ed750bd169 8263 #define I2C_CR2_RELOAD_Msk (0x1U << I2C_CR2_RELOAD_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 8264 #define I2C_CR2_RELOAD I2C_CR2_RELOAD_Msk /*!< NBYTES reload mode */
AnnaBridge 181:57724642e740 8265 #define I2C_CR2_AUTOEND_Pos (25U)
Anna Bridge 180:96ed750bd169 8266 #define I2C_CR2_AUTOEND_Msk (0x1U << I2C_CR2_AUTOEND_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 8267 #define I2C_CR2_AUTOEND I2C_CR2_AUTOEND_Msk /*!< Automatic end mode (master mode) */
AnnaBridge 181:57724642e740 8268 #define I2C_CR2_PECBYTE_Pos (26U)
Anna Bridge 180:96ed750bd169 8269 #define I2C_CR2_PECBYTE_Msk (0x1U << I2C_CR2_PECBYTE_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 8270 #define I2C_CR2_PECBYTE I2C_CR2_PECBYTE_Msk /*!< Packet error checking byte */
Anna Bridge 180:96ed750bd169 8271
Anna Bridge 180:96ed750bd169 8272 /******************* Bit definition for I2C_OAR1 register ******************/
AnnaBridge 181:57724642e740 8273 #define I2C_OAR1_OA1_Pos (0U)
Anna Bridge 180:96ed750bd169 8274 #define I2C_OAR1_OA1_Msk (0x3FFU << I2C_OAR1_OA1_Pos) /*!< 0x000003FF */
Anna Bridge 180:96ed750bd169 8275 #define I2C_OAR1_OA1 I2C_OAR1_OA1_Msk /*!< Interface own address 1 */
AnnaBridge 181:57724642e740 8276 #define I2C_OAR1_OA1MODE_Pos (10U)
Anna Bridge 180:96ed750bd169 8277 #define I2C_OAR1_OA1MODE_Msk (0x1U << I2C_OAR1_OA1MODE_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 8278 #define I2C_OAR1_OA1MODE I2C_OAR1_OA1MODE_Msk /*!< Own address 1 10-bit mode */
AnnaBridge 181:57724642e740 8279 #define I2C_OAR1_OA1EN_Pos (15U)
Anna Bridge 180:96ed750bd169 8280 #define I2C_OAR1_OA1EN_Msk (0x1U << I2C_OAR1_OA1EN_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 8281 #define I2C_OAR1_OA1EN I2C_OAR1_OA1EN_Msk /*!< Own address 1 enable */
Anna Bridge 180:96ed750bd169 8282
Anna Bridge 180:96ed750bd169 8283 /******************* Bit definition for I2C_OAR2 register ******************/
AnnaBridge 181:57724642e740 8284 #define I2C_OAR2_OA2_Pos (1U)
Anna Bridge 180:96ed750bd169 8285 #define I2C_OAR2_OA2_Msk (0x7FU << I2C_OAR2_OA2_Pos) /*!< 0x000000FE */
Anna Bridge 180:96ed750bd169 8286 #define I2C_OAR2_OA2 I2C_OAR2_OA2_Msk /*!< Interface own address 2 */
AnnaBridge 181:57724642e740 8287 #define I2C_OAR2_OA2MSK_Pos (8U)
Anna Bridge 180:96ed750bd169 8288 #define I2C_OAR2_OA2MSK_Msk (0x7U << I2C_OAR2_OA2MSK_Pos) /*!< 0x00000700 */
Anna Bridge 180:96ed750bd169 8289 #define I2C_OAR2_OA2MSK I2C_OAR2_OA2MSK_Msk /*!< Own address 2 masks */
Anna Bridge 180:96ed750bd169 8290 #define I2C_OAR2_OA2NOMASK (0x00000000U) /*!< No mask */
AnnaBridge 181:57724642e740 8291 #define I2C_OAR2_OA2MASK01_Pos (8U)
Anna Bridge 180:96ed750bd169 8292 #define I2C_OAR2_OA2MASK01_Msk (0x1U << I2C_OAR2_OA2MASK01_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 8293 #define I2C_OAR2_OA2MASK01 I2C_OAR2_OA2MASK01_Msk /*!< OA2[1] is masked, Only OA2[7:2] are compared */
AnnaBridge 181:57724642e740 8294 #define I2C_OAR2_OA2MASK02_Pos (9U)
Anna Bridge 180:96ed750bd169 8295 #define I2C_OAR2_OA2MASK02_Msk (0x1U << I2C_OAR2_OA2MASK02_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 8296 #define I2C_OAR2_OA2MASK02 I2C_OAR2_OA2MASK02_Msk /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */
AnnaBridge 181:57724642e740 8297 #define I2C_OAR2_OA2MASK03_Pos (8U)
Anna Bridge 180:96ed750bd169 8298 #define I2C_OAR2_OA2MASK03_Msk (0x3U << I2C_OAR2_OA2MASK03_Pos) /*!< 0x00000300 */
Anna Bridge 180:96ed750bd169 8299 #define I2C_OAR2_OA2MASK03 I2C_OAR2_OA2MASK03_Msk /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */
AnnaBridge 181:57724642e740 8300 #define I2C_OAR2_OA2MASK04_Pos (10U)
Anna Bridge 180:96ed750bd169 8301 #define I2C_OAR2_OA2MASK04_Msk (0x1U << I2C_OAR2_OA2MASK04_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 8302 #define I2C_OAR2_OA2MASK04 I2C_OAR2_OA2MASK04_Msk /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */
AnnaBridge 181:57724642e740 8303 #define I2C_OAR2_OA2MASK05_Pos (8U)
Anna Bridge 180:96ed750bd169 8304 #define I2C_OAR2_OA2MASK05_Msk (0x5U << I2C_OAR2_OA2MASK05_Pos) /*!< 0x00000500 */
Anna Bridge 180:96ed750bd169 8305 #define I2C_OAR2_OA2MASK05 I2C_OAR2_OA2MASK05_Msk /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */
AnnaBridge 181:57724642e740 8306 #define I2C_OAR2_OA2MASK06_Pos (9U)
Anna Bridge 180:96ed750bd169 8307 #define I2C_OAR2_OA2MASK06_Msk (0x3U << I2C_OAR2_OA2MASK06_Pos) /*!< 0x00000600 */
Anna Bridge 180:96ed750bd169 8308 #define I2C_OAR2_OA2MASK06 I2C_OAR2_OA2MASK06_Msk /*!< OA2[6:1] is masked, Only OA2[7] are compared */
AnnaBridge 181:57724642e740 8309 #define I2C_OAR2_OA2MASK07_Pos (8U)
Anna Bridge 180:96ed750bd169 8310 #define I2C_OAR2_OA2MASK07_Msk (0x7U << I2C_OAR2_OA2MASK07_Pos) /*!< 0x00000700 */
Anna Bridge 180:96ed750bd169 8311 #define I2C_OAR2_OA2MASK07 I2C_OAR2_OA2MASK07_Msk /*!< OA2[7:1] is masked, No comparison is done */
AnnaBridge 181:57724642e740 8312 #define I2C_OAR2_OA2EN_Pos (15U)
Anna Bridge 180:96ed750bd169 8313 #define I2C_OAR2_OA2EN_Msk (0x1U << I2C_OAR2_OA2EN_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 8314 #define I2C_OAR2_OA2EN I2C_OAR2_OA2EN_Msk /*!< Own address 2 enable */
Anna Bridge 180:96ed750bd169 8315
Anna Bridge 180:96ed750bd169 8316 /******************* Bit definition for I2C_TIMINGR register *******************/
AnnaBridge 181:57724642e740 8317 #define I2C_TIMINGR_SCLL_Pos (0U)
Anna Bridge 180:96ed750bd169 8318 #define I2C_TIMINGR_SCLL_Msk (0xFFU << I2C_TIMINGR_SCLL_Pos) /*!< 0x000000FF */
Anna Bridge 180:96ed750bd169 8319 #define I2C_TIMINGR_SCLL I2C_TIMINGR_SCLL_Msk /*!< SCL low period (master mode) */
AnnaBridge 181:57724642e740 8320 #define I2C_TIMINGR_SCLH_Pos (8U)
Anna Bridge 180:96ed750bd169 8321 #define I2C_TIMINGR_SCLH_Msk (0xFFU << I2C_TIMINGR_SCLH_Pos) /*!< 0x0000FF00 */
Anna Bridge 180:96ed750bd169 8322 #define I2C_TIMINGR_SCLH I2C_TIMINGR_SCLH_Msk /*!< SCL high period (master mode) */
AnnaBridge 181:57724642e740 8323 #define I2C_TIMINGR_SDADEL_Pos (16U)
Anna Bridge 180:96ed750bd169 8324 #define I2C_TIMINGR_SDADEL_Msk (0xFU << I2C_TIMINGR_SDADEL_Pos) /*!< 0x000F0000 */
Anna Bridge 180:96ed750bd169 8325 #define I2C_TIMINGR_SDADEL I2C_TIMINGR_SDADEL_Msk /*!< Data hold time */
AnnaBridge 181:57724642e740 8326 #define I2C_TIMINGR_SCLDEL_Pos (20U)
Anna Bridge 180:96ed750bd169 8327 #define I2C_TIMINGR_SCLDEL_Msk (0xFU << I2C_TIMINGR_SCLDEL_Pos) /*!< 0x00F00000 */
Anna Bridge 180:96ed750bd169 8328 #define I2C_TIMINGR_SCLDEL I2C_TIMINGR_SCLDEL_Msk /*!< Data setup time */
AnnaBridge 181:57724642e740 8329 #define I2C_TIMINGR_PRESC_Pos (28U)
Anna Bridge 180:96ed750bd169 8330 #define I2C_TIMINGR_PRESC_Msk (0xFU << I2C_TIMINGR_PRESC_Pos) /*!< 0xF0000000 */
Anna Bridge 180:96ed750bd169 8331 #define I2C_TIMINGR_PRESC I2C_TIMINGR_PRESC_Msk /*!< Timings prescaler */
Anna Bridge 180:96ed750bd169 8332
Anna Bridge 180:96ed750bd169 8333 /******************* Bit definition for I2C_TIMEOUTR register *******************/
AnnaBridge 181:57724642e740 8334 #define I2C_TIMEOUTR_TIMEOUTA_Pos (0U)
Anna Bridge 180:96ed750bd169 8335 #define I2C_TIMEOUTR_TIMEOUTA_Msk (0xFFFU << I2C_TIMEOUTR_TIMEOUTA_Pos) /*!< 0x00000FFF */
Anna Bridge 180:96ed750bd169 8336 #define I2C_TIMEOUTR_TIMEOUTA I2C_TIMEOUTR_TIMEOUTA_Msk /*!< Bus timeout A */
AnnaBridge 181:57724642e740 8337 #define I2C_TIMEOUTR_TIDLE_Pos (12U)
Anna Bridge 180:96ed750bd169 8338 #define I2C_TIMEOUTR_TIDLE_Msk (0x1U << I2C_TIMEOUTR_TIDLE_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 8339 #define I2C_TIMEOUTR_TIDLE I2C_TIMEOUTR_TIDLE_Msk /*!< Idle clock timeout detection */
AnnaBridge 181:57724642e740 8340 #define I2C_TIMEOUTR_TIMOUTEN_Pos (15U)
Anna Bridge 180:96ed750bd169 8341 #define I2C_TIMEOUTR_TIMOUTEN_Msk (0x1U << I2C_TIMEOUTR_TIMOUTEN_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 8342 #define I2C_TIMEOUTR_TIMOUTEN I2C_TIMEOUTR_TIMOUTEN_Msk /*!< Clock timeout enable */
AnnaBridge 181:57724642e740 8343 #define I2C_TIMEOUTR_TIMEOUTB_Pos (16U)
Anna Bridge 180:96ed750bd169 8344 #define I2C_TIMEOUTR_TIMEOUTB_Msk (0xFFFU << I2C_TIMEOUTR_TIMEOUTB_Pos) /*!< 0x0FFF0000 */
Anna Bridge 180:96ed750bd169 8345 #define I2C_TIMEOUTR_TIMEOUTB I2C_TIMEOUTR_TIMEOUTB_Msk /*!< Bus timeout B */
AnnaBridge 181:57724642e740 8346 #define I2C_TIMEOUTR_TEXTEN_Pos (31U)
Anna Bridge 180:96ed750bd169 8347 #define I2C_TIMEOUTR_TEXTEN_Msk (0x1U << I2C_TIMEOUTR_TEXTEN_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 8348 #define I2C_TIMEOUTR_TEXTEN I2C_TIMEOUTR_TEXTEN_Msk /*!< Extended clock timeout enable */
Anna Bridge 180:96ed750bd169 8349
Anna Bridge 180:96ed750bd169 8350 /****************** Bit definition for I2C_ISR register *********************/
AnnaBridge 181:57724642e740 8351 #define I2C_ISR_TXE_Pos (0U)
Anna Bridge 180:96ed750bd169 8352 #define I2C_ISR_TXE_Msk (0x1U << I2C_ISR_TXE_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 8353 #define I2C_ISR_TXE I2C_ISR_TXE_Msk /*!< Transmit data register empty */
AnnaBridge 181:57724642e740 8354 #define I2C_ISR_TXIS_Pos (1U)
Anna Bridge 180:96ed750bd169 8355 #define I2C_ISR_TXIS_Msk (0x1U << I2C_ISR_TXIS_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 8356 #define I2C_ISR_TXIS I2C_ISR_TXIS_Msk /*!< Transmit interrupt status */
AnnaBridge 181:57724642e740 8357 #define I2C_ISR_RXNE_Pos (2U)
Anna Bridge 180:96ed750bd169 8358 #define I2C_ISR_RXNE_Msk (0x1U << I2C_ISR_RXNE_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 8359 #define I2C_ISR_RXNE I2C_ISR_RXNE_Msk /*!< Receive data register not empty */
AnnaBridge 181:57724642e740 8360 #define I2C_ISR_ADDR_Pos (3U)
Anna Bridge 180:96ed750bd169 8361 #define I2C_ISR_ADDR_Msk (0x1U << I2C_ISR_ADDR_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 8362 #define I2C_ISR_ADDR I2C_ISR_ADDR_Msk /*!< Address matched (slave mode) */
AnnaBridge 181:57724642e740 8363 #define I2C_ISR_NACKF_Pos (4U)
Anna Bridge 180:96ed750bd169 8364 #define I2C_ISR_NACKF_Msk (0x1U << I2C_ISR_NACKF_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 8365 #define I2C_ISR_NACKF I2C_ISR_NACKF_Msk /*!< NACK received flag */
AnnaBridge 181:57724642e740 8366 #define I2C_ISR_STOPF_Pos (5U)
Anna Bridge 180:96ed750bd169 8367 #define I2C_ISR_STOPF_Msk (0x1U << I2C_ISR_STOPF_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 8368 #define I2C_ISR_STOPF I2C_ISR_STOPF_Msk /*!< STOP detection flag */
AnnaBridge 181:57724642e740 8369 #define I2C_ISR_TC_Pos (6U)
Anna Bridge 180:96ed750bd169 8370 #define I2C_ISR_TC_Msk (0x1U << I2C_ISR_TC_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 8371 #define I2C_ISR_TC I2C_ISR_TC_Msk /*!< Transfer complete (master mode) */
AnnaBridge 181:57724642e740 8372 #define I2C_ISR_TCR_Pos (7U)
Anna Bridge 180:96ed750bd169 8373 #define I2C_ISR_TCR_Msk (0x1U << I2C_ISR_TCR_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 8374 #define I2C_ISR_TCR I2C_ISR_TCR_Msk /*!< Transfer complete reload */
AnnaBridge 181:57724642e740 8375 #define I2C_ISR_BERR_Pos (8U)
Anna Bridge 180:96ed750bd169 8376 #define I2C_ISR_BERR_Msk (0x1U << I2C_ISR_BERR_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 8377 #define I2C_ISR_BERR I2C_ISR_BERR_Msk /*!< Bus error */
AnnaBridge 181:57724642e740 8378 #define I2C_ISR_ARLO_Pos (9U)
Anna Bridge 180:96ed750bd169 8379 #define I2C_ISR_ARLO_Msk (0x1U << I2C_ISR_ARLO_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 8380 #define I2C_ISR_ARLO I2C_ISR_ARLO_Msk /*!< Arbitration lost */
AnnaBridge 181:57724642e740 8381 #define I2C_ISR_OVR_Pos (10U)
Anna Bridge 180:96ed750bd169 8382 #define I2C_ISR_OVR_Msk (0x1U << I2C_ISR_OVR_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 8383 #define I2C_ISR_OVR I2C_ISR_OVR_Msk /*!< Overrun/Underrun */
AnnaBridge 181:57724642e740 8384 #define I2C_ISR_PECERR_Pos (11U)
Anna Bridge 180:96ed750bd169 8385 #define I2C_ISR_PECERR_Msk (0x1U << I2C_ISR_PECERR_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 8386 #define I2C_ISR_PECERR I2C_ISR_PECERR_Msk /*!< PEC error in reception */
AnnaBridge 181:57724642e740 8387 #define I2C_ISR_TIMEOUT_Pos (12U)
Anna Bridge 180:96ed750bd169 8388 #define I2C_ISR_TIMEOUT_Msk (0x1U << I2C_ISR_TIMEOUT_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 8389 #define I2C_ISR_TIMEOUT I2C_ISR_TIMEOUT_Msk /*!< Timeout or Tlow detection flag */
AnnaBridge 181:57724642e740 8390 #define I2C_ISR_ALERT_Pos (13U)
Anna Bridge 180:96ed750bd169 8391 #define I2C_ISR_ALERT_Msk (0x1U << I2C_ISR_ALERT_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 8392 #define I2C_ISR_ALERT I2C_ISR_ALERT_Msk /*!< SMBus alert */
AnnaBridge 181:57724642e740 8393 #define I2C_ISR_BUSY_Pos (15U)
Anna Bridge 180:96ed750bd169 8394 #define I2C_ISR_BUSY_Msk (0x1U << I2C_ISR_BUSY_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 8395 #define I2C_ISR_BUSY I2C_ISR_BUSY_Msk /*!< Bus busy */
AnnaBridge 181:57724642e740 8396 #define I2C_ISR_DIR_Pos (16U)
Anna Bridge 180:96ed750bd169 8397 #define I2C_ISR_DIR_Msk (0x1U << I2C_ISR_DIR_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 8398 #define I2C_ISR_DIR I2C_ISR_DIR_Msk /*!< Transfer direction (slave mode) */
AnnaBridge 181:57724642e740 8399 #define I2C_ISR_ADDCODE_Pos (17U)
Anna Bridge 180:96ed750bd169 8400 #define I2C_ISR_ADDCODE_Msk (0x7FU << I2C_ISR_ADDCODE_Pos) /*!< 0x00FE0000 */
Anna Bridge 180:96ed750bd169 8401 #define I2C_ISR_ADDCODE I2C_ISR_ADDCODE_Msk /*!< Address match code (slave mode) */
Anna Bridge 180:96ed750bd169 8402
Anna Bridge 180:96ed750bd169 8403 /****************** Bit definition for I2C_ICR register *********************/
AnnaBridge 181:57724642e740 8404 #define I2C_ICR_ADDRCF_Pos (3U)
Anna Bridge 180:96ed750bd169 8405 #define I2C_ICR_ADDRCF_Msk (0x1U << I2C_ICR_ADDRCF_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 8406 #define I2C_ICR_ADDRCF I2C_ICR_ADDRCF_Msk /*!< Address matched clear flag */
AnnaBridge 181:57724642e740 8407 #define I2C_ICR_NACKCF_Pos (4U)
Anna Bridge 180:96ed750bd169 8408 #define I2C_ICR_NACKCF_Msk (0x1U << I2C_ICR_NACKCF_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 8409 #define I2C_ICR_NACKCF I2C_ICR_NACKCF_Msk /*!< NACK clear flag */
AnnaBridge 181:57724642e740 8410 #define I2C_ICR_STOPCF_Pos (5U)
Anna Bridge 180:96ed750bd169 8411 #define I2C_ICR_STOPCF_Msk (0x1U << I2C_ICR_STOPCF_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 8412 #define I2C_ICR_STOPCF I2C_ICR_STOPCF_Msk /*!< STOP detection clear flag */
AnnaBridge 181:57724642e740 8413 #define I2C_ICR_BERRCF_Pos (8U)
Anna Bridge 180:96ed750bd169 8414 #define I2C_ICR_BERRCF_Msk (0x1U << I2C_ICR_BERRCF_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 8415 #define I2C_ICR_BERRCF I2C_ICR_BERRCF_Msk /*!< Bus error clear flag */
AnnaBridge 181:57724642e740 8416 #define I2C_ICR_ARLOCF_Pos (9U)
Anna Bridge 180:96ed750bd169 8417 #define I2C_ICR_ARLOCF_Msk (0x1U << I2C_ICR_ARLOCF_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 8418 #define I2C_ICR_ARLOCF I2C_ICR_ARLOCF_Msk /*!< Arbitration lost clear flag */
AnnaBridge 181:57724642e740 8419 #define I2C_ICR_OVRCF_Pos (10U)
Anna Bridge 180:96ed750bd169 8420 #define I2C_ICR_OVRCF_Msk (0x1U << I2C_ICR_OVRCF_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 8421 #define I2C_ICR_OVRCF I2C_ICR_OVRCF_Msk /*!< Overrun/Underrun clear flag */
AnnaBridge 181:57724642e740 8422 #define I2C_ICR_PECCF_Pos (11U)
Anna Bridge 180:96ed750bd169 8423 #define I2C_ICR_PECCF_Msk (0x1U << I2C_ICR_PECCF_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 8424 #define I2C_ICR_PECCF I2C_ICR_PECCF_Msk /*!< PAC error clear flag */
AnnaBridge 181:57724642e740 8425 #define I2C_ICR_TIMOUTCF_Pos (12U)
Anna Bridge 180:96ed750bd169 8426 #define I2C_ICR_TIMOUTCF_Msk (0x1U << I2C_ICR_TIMOUTCF_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 8427 #define I2C_ICR_TIMOUTCF I2C_ICR_TIMOUTCF_Msk /*!< Timeout clear flag */
AnnaBridge 181:57724642e740 8428 #define I2C_ICR_ALERTCF_Pos (13U)
Anna Bridge 180:96ed750bd169 8429 #define I2C_ICR_ALERTCF_Msk (0x1U << I2C_ICR_ALERTCF_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 8430 #define I2C_ICR_ALERTCF I2C_ICR_ALERTCF_Msk /*!< Alert clear flag */
Anna Bridge 180:96ed750bd169 8431
Anna Bridge 180:96ed750bd169 8432 /****************** Bit definition for I2C_PECR register *********************/
AnnaBridge 181:57724642e740 8433 #define I2C_PECR_PEC_Pos (0U)
Anna Bridge 180:96ed750bd169 8434 #define I2C_PECR_PEC_Msk (0xFFU << I2C_PECR_PEC_Pos) /*!< 0x000000FF */
Anna Bridge 180:96ed750bd169 8435 #define I2C_PECR_PEC I2C_PECR_PEC_Msk /*!< PEC register */
Anna Bridge 180:96ed750bd169 8436
Anna Bridge 180:96ed750bd169 8437 /****************** Bit definition for I2C_RXDR register *********************/
AnnaBridge 181:57724642e740 8438 #define I2C_RXDR_RXDATA_Pos (0U)
Anna Bridge 180:96ed750bd169 8439 #define I2C_RXDR_RXDATA_Msk (0xFFU << I2C_RXDR_RXDATA_Pos) /*!< 0x000000FF */
Anna Bridge 180:96ed750bd169 8440 #define I2C_RXDR_RXDATA I2C_RXDR_RXDATA_Msk /*!< 8-bit receive data */
Anna Bridge 180:96ed750bd169 8441
Anna Bridge 180:96ed750bd169 8442 /****************** Bit definition for I2C_TXDR register *********************/
AnnaBridge 181:57724642e740 8443 #define I2C_TXDR_TXDATA_Pos (0U)
Anna Bridge 180:96ed750bd169 8444 #define I2C_TXDR_TXDATA_Msk (0xFFU << I2C_TXDR_TXDATA_Pos) /*!< 0x000000FF */
Anna Bridge 180:96ed750bd169 8445 #define I2C_TXDR_TXDATA I2C_TXDR_TXDATA_Msk /*!< 8-bit transmit data */
Anna Bridge 180:96ed750bd169 8446
Anna Bridge 180:96ed750bd169 8447 /******************************************************************************/
Anna Bridge 180:96ed750bd169 8448 /* */
Anna Bridge 180:96ed750bd169 8449 /* Independent WATCHDOG */
Anna Bridge 180:96ed750bd169 8450 /* */
Anna Bridge 180:96ed750bd169 8451 /******************************************************************************/
Anna Bridge 180:96ed750bd169 8452 /******************* Bit definition for IWDG_KR register ********************/
AnnaBridge 181:57724642e740 8453 #define IWDG_KR_KEY_Pos (0U)
Anna Bridge 180:96ed750bd169 8454 #define IWDG_KR_KEY_Msk (0xFFFFU << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */
Anna Bridge 180:96ed750bd169 8455 #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!<Key value (write only, read 0000h) */
Anna Bridge 180:96ed750bd169 8456
Anna Bridge 180:96ed750bd169 8457 /******************* Bit definition for IWDG_PR register ********************/
AnnaBridge 181:57724642e740 8458 #define IWDG_PR_PR_Pos (0U)
Anna Bridge 180:96ed750bd169 8459 #define IWDG_PR_PR_Msk (0x7U << IWDG_PR_PR_Pos) /*!< 0x00000007 */
Anna Bridge 180:96ed750bd169 8460 #define IWDG_PR_PR IWDG_PR_PR_Msk /*!<PR[2:0] (Prescaler divider) */
Anna Bridge 180:96ed750bd169 8461 #define IWDG_PR_PR_0 (0x1U << IWDG_PR_PR_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 8462 #define IWDG_PR_PR_1 (0x2U << IWDG_PR_PR_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 8463 #define IWDG_PR_PR_2 (0x4U << IWDG_PR_PR_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 8464
Anna Bridge 180:96ed750bd169 8465 /******************* Bit definition for IWDG_RLR register *******************/
AnnaBridge 181:57724642e740 8466 #define IWDG_RLR_RL_Pos (0U)
Anna Bridge 180:96ed750bd169 8467 #define IWDG_RLR_RL_Msk (0xFFFU << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */
Anna Bridge 180:96ed750bd169 8468 #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!<Watchdog counter reload value */
Anna Bridge 180:96ed750bd169 8469
Anna Bridge 180:96ed750bd169 8470 /******************* Bit definition for IWDG_SR register ********************/
AnnaBridge 181:57724642e740 8471 #define IWDG_SR_PVU_Pos (0U)
Anna Bridge 180:96ed750bd169 8472 #define IWDG_SR_PVU_Msk (0x1U << IWDG_SR_PVU_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 8473 #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */
AnnaBridge 181:57724642e740 8474 #define IWDG_SR_RVU_Pos (1U)
Anna Bridge 180:96ed750bd169 8475 #define IWDG_SR_RVU_Msk (0x1U << IWDG_SR_RVU_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 8476 #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */
AnnaBridge 181:57724642e740 8477 #define IWDG_SR_WVU_Pos (2U)
Anna Bridge 180:96ed750bd169 8478 #define IWDG_SR_WVU_Msk (0x1U << IWDG_SR_WVU_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 8479 #define IWDG_SR_WVU IWDG_SR_WVU_Msk /*!< Watchdog counter window value update */
Anna Bridge 180:96ed750bd169 8480
Anna Bridge 180:96ed750bd169 8481 /******************* Bit definition for IWDG_KR register ********************/
AnnaBridge 181:57724642e740 8482 #define IWDG_WINR_WIN_Pos (0U)
Anna Bridge 180:96ed750bd169 8483 #define IWDG_WINR_WIN_Msk (0xFFFU << IWDG_WINR_WIN_Pos) /*!< 0x00000FFF */
Anna Bridge 180:96ed750bd169 8484 #define IWDG_WINR_WIN IWDG_WINR_WIN_Msk /*!< Watchdog counter window value */
Anna Bridge 180:96ed750bd169 8485
Anna Bridge 180:96ed750bd169 8486 /******************************************************************************/
Anna Bridge 180:96ed750bd169 8487 /* */
Anna Bridge 180:96ed750bd169 8488 /* Firewall */
Anna Bridge 180:96ed750bd169 8489 /* */
Anna Bridge 180:96ed750bd169 8490 /******************************************************************************/
Anna Bridge 180:96ed750bd169 8491
Anna Bridge 180:96ed750bd169 8492 /*******Bit definition for CSSA;CSL;NVDSSA;NVDSL;VDSSA;VDSL register */
AnnaBridge 181:57724642e740 8493 #define FW_CSSA_ADD_Pos (8U)
Anna Bridge 180:96ed750bd169 8494 #define FW_CSSA_ADD_Msk (0xFFFFU << FW_CSSA_ADD_Pos) /*!< 0x00FFFF00 */
Anna Bridge 180:96ed750bd169 8495 #define FW_CSSA_ADD FW_CSSA_ADD_Msk /*!< Code Segment Start Address */
AnnaBridge 181:57724642e740 8496 #define FW_CSL_LENG_Pos (8U)
Anna Bridge 180:96ed750bd169 8497 #define FW_CSL_LENG_Msk (0x3FFFU << FW_CSL_LENG_Pos) /*!< 0x003FFF00 */
Anna Bridge 180:96ed750bd169 8498 #define FW_CSL_LENG FW_CSL_LENG_Msk /*!< Code Segment Length */
AnnaBridge 181:57724642e740 8499 #define FW_NVDSSA_ADD_Pos (8U)
Anna Bridge 180:96ed750bd169 8500 #define FW_NVDSSA_ADD_Msk (0xFFFFU << FW_NVDSSA_ADD_Pos) /*!< 0x00FFFF00 */
Anna Bridge 180:96ed750bd169 8501 #define FW_NVDSSA_ADD FW_NVDSSA_ADD_Msk /*!< Non Volatile Dat Segment Start Address */
AnnaBridge 181:57724642e740 8502 #define FW_NVDSL_LENG_Pos (8U)
Anna Bridge 180:96ed750bd169 8503 #define FW_NVDSL_LENG_Msk (0x3FFFU << FW_NVDSL_LENG_Pos) /*!< 0x003FFF00 */
Anna Bridge 180:96ed750bd169 8504 #define FW_NVDSL_LENG FW_NVDSL_LENG_Msk /*!< Non Volatile Data Segment Length */
AnnaBridge 181:57724642e740 8505 #define FW_VDSSA_ADD_Pos (6U)
Anna Bridge 180:96ed750bd169 8506 #define FW_VDSSA_ADD_Msk (0x7FFU << FW_VDSSA_ADD_Pos) /*!< 0x0001FFC0 */
Anna Bridge 180:96ed750bd169 8507 #define FW_VDSSA_ADD FW_VDSSA_ADD_Msk /*!< Volatile Data Segment Start Address */
AnnaBridge 181:57724642e740 8508 #define FW_VDSL_LENG_Pos (6U)
Anna Bridge 180:96ed750bd169 8509 #define FW_VDSL_LENG_Msk (0x7FFU << FW_VDSL_LENG_Pos) /*!< 0x0001FFC0 */
Anna Bridge 180:96ed750bd169 8510 #define FW_VDSL_LENG FW_VDSL_LENG_Msk /*!< Volatile Data Segment Length */
Anna Bridge 180:96ed750bd169 8511
Anna Bridge 180:96ed750bd169 8512 /**************************Bit definition for CR register *********************/
AnnaBridge 181:57724642e740 8513 #define FW_CR_FPA_Pos (0U)
Anna Bridge 180:96ed750bd169 8514 #define FW_CR_FPA_Msk (0x1U << FW_CR_FPA_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 8515 #define FW_CR_FPA FW_CR_FPA_Msk /*!< Firewall Pre Arm*/
AnnaBridge 181:57724642e740 8516 #define FW_CR_VDS_Pos (1U)
Anna Bridge 180:96ed750bd169 8517 #define FW_CR_VDS_Msk (0x1U << FW_CR_VDS_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 8518 #define FW_CR_VDS FW_CR_VDS_Msk /*!< Volatile Data Sharing*/
AnnaBridge 181:57724642e740 8519 #define FW_CR_VDE_Pos (2U)
Anna Bridge 180:96ed750bd169 8520 #define FW_CR_VDE_Msk (0x1U << FW_CR_VDE_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 8521 #define FW_CR_VDE FW_CR_VDE_Msk /*!< Volatile Data Execution*/
Anna Bridge 180:96ed750bd169 8522
Anna Bridge 180:96ed750bd169 8523 /******************************************************************************/
Anna Bridge 180:96ed750bd169 8524 /* */
Anna Bridge 180:96ed750bd169 8525 /* Power Control */
Anna Bridge 180:96ed750bd169 8526 /* */
Anna Bridge 180:96ed750bd169 8527 /******************************************************************************/
Anna Bridge 180:96ed750bd169 8528
Anna Bridge 180:96ed750bd169 8529 /******************** Bit definition for PWR_CR1 register ********************/
Anna Bridge 180:96ed750bd169 8530
AnnaBridge 181:57724642e740 8531 #define PWR_CR1_LPR_Pos (14U)
Anna Bridge 180:96ed750bd169 8532 #define PWR_CR1_LPR_Msk (0x1U << PWR_CR1_LPR_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 8533 #define PWR_CR1_LPR PWR_CR1_LPR_Msk /*!< Regulator low-power mode */
AnnaBridge 181:57724642e740 8534 #define PWR_CR1_VOS_Pos (9U)
Anna Bridge 180:96ed750bd169 8535 #define PWR_CR1_VOS_Msk (0x3U << PWR_CR1_VOS_Pos) /*!< 0x00000600 */
Anna Bridge 180:96ed750bd169 8536 #define PWR_CR1_VOS PWR_CR1_VOS_Msk /*!< VOS[1:0] bits (Regulator voltage scaling output selection) */
Anna Bridge 180:96ed750bd169 8537 #define PWR_CR1_VOS_0 (0x1U << PWR_CR1_VOS_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 8538 #define PWR_CR1_VOS_1 (0x2U << PWR_CR1_VOS_Pos) /*!< 0x00000400 */
AnnaBridge 181:57724642e740 8539 #define PWR_CR1_DBP_Pos (8U)
Anna Bridge 180:96ed750bd169 8540 #define PWR_CR1_DBP_Msk (0x1U << PWR_CR1_DBP_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 8541 #define PWR_CR1_DBP PWR_CR1_DBP_Msk /*!< Disable Back-up domain Protection */
AnnaBridge 181:57724642e740 8542 #define PWR_CR1_LPMS_Pos (0U)
Anna Bridge 180:96ed750bd169 8543 #define PWR_CR1_LPMS_Msk (0x7U << PWR_CR1_LPMS_Pos) /*!< 0x00000007 */
Anna Bridge 180:96ed750bd169 8544 #define PWR_CR1_LPMS PWR_CR1_LPMS_Msk /*!< Low-power mode selection field */
Anna Bridge 180:96ed750bd169 8545 #define PWR_CR1_LPMS_STOP0 (0x00000000U) /*!< Stop 0 mode */
AnnaBridge 181:57724642e740 8546 #define PWR_CR1_LPMS_STOP1_Pos (0U)
Anna Bridge 180:96ed750bd169 8547 #define PWR_CR1_LPMS_STOP1_Msk (0x1U << PWR_CR1_LPMS_STOP1_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 8548 #define PWR_CR1_LPMS_STOP1 PWR_CR1_LPMS_STOP1_Msk /*!< Stop 1 mode */
AnnaBridge 181:57724642e740 8549 #define PWR_CR1_LPMS_STOP2_Pos (1U)
Anna Bridge 180:96ed750bd169 8550 #define PWR_CR1_LPMS_STOP2_Msk (0x1U << PWR_CR1_LPMS_STOP2_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 8551 #define PWR_CR1_LPMS_STOP2 PWR_CR1_LPMS_STOP2_Msk /*!< Stop 2 mode */
AnnaBridge 181:57724642e740 8552 #define PWR_CR1_LPMS_STANDBY_Pos (0U)
Anna Bridge 180:96ed750bd169 8553 #define PWR_CR1_LPMS_STANDBY_Msk (0x3U << PWR_CR1_LPMS_STANDBY_Pos) /*!< 0x00000003 */
Anna Bridge 180:96ed750bd169 8554 #define PWR_CR1_LPMS_STANDBY PWR_CR1_LPMS_STANDBY_Msk /*!< Stand-by mode */
AnnaBridge 181:57724642e740 8555 #define PWR_CR1_LPMS_SHUTDOWN_Pos (2U)
Anna Bridge 180:96ed750bd169 8556 #define PWR_CR1_LPMS_SHUTDOWN_Msk (0x1U << PWR_CR1_LPMS_SHUTDOWN_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 8557 #define PWR_CR1_LPMS_SHUTDOWN PWR_CR1_LPMS_SHUTDOWN_Msk /*!< Shut-down mode */
Anna Bridge 180:96ed750bd169 8558
Anna Bridge 180:96ed750bd169 8559
Anna Bridge 180:96ed750bd169 8560 /******************** Bit definition for PWR_CR2 register ********************/
AnnaBridge 181:57724642e740 8561 #define PWR_CR2_USV_Pos (10U)
Anna Bridge 180:96ed750bd169 8562 #define PWR_CR2_USV_Msk (0x1U << PWR_CR2_USV_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 8563 #define PWR_CR2_USV PWR_CR2_USV_Msk /*!< VDD USB Supply Valid */
Anna Bridge 180:96ed750bd169 8564 /*!< PVME Peripheral Voltage Monitor Enable */
AnnaBridge 181:57724642e740 8565 #define PWR_CR2_PVME_Pos (4U)
Anna Bridge 180:96ed750bd169 8566 #define PWR_CR2_PVME_Msk (0xDU << PWR_CR2_PVME_Pos) /*!< 0x000000D0 */
Anna Bridge 180:96ed750bd169 8567 #define PWR_CR2_PVME PWR_CR2_PVME_Msk /*!< PVM bits field */
AnnaBridge 181:57724642e740 8568 #define PWR_CR2_PVME4_Pos (7U)
Anna Bridge 180:96ed750bd169 8569 #define PWR_CR2_PVME4_Msk (0x1U << PWR_CR2_PVME4_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 8570 #define PWR_CR2_PVME4 PWR_CR2_PVME4_Msk /*!< PVM 4 Enable */
AnnaBridge 181:57724642e740 8571 #define PWR_CR2_PVME3_Pos (6U)
Anna Bridge 180:96ed750bd169 8572 #define PWR_CR2_PVME3_Msk (0x1U << PWR_CR2_PVME3_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 8573 #define PWR_CR2_PVME3 PWR_CR2_PVME3_Msk /*!< PVM 3 Enable */
AnnaBridge 181:57724642e740 8574 #define PWR_CR2_PVME1_Pos (4U)
Anna Bridge 180:96ed750bd169 8575 #define PWR_CR2_PVME1_Msk (0x1U << PWR_CR2_PVME1_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 8576 #define PWR_CR2_PVME1 PWR_CR2_PVME1_Msk /*!< PVM 1 Enable */
Anna Bridge 180:96ed750bd169 8577 /*!< PVD level configuration */
AnnaBridge 181:57724642e740 8578 #define PWR_CR2_PLS_Pos (1U)
Anna Bridge 180:96ed750bd169 8579 #define PWR_CR2_PLS_Msk (0x7U << PWR_CR2_PLS_Pos) /*!< 0x0000000E */
Anna Bridge 180:96ed750bd169 8580 #define PWR_CR2_PLS PWR_CR2_PLS_Msk /*!< PVD level selection */
Anna Bridge 180:96ed750bd169 8581 #define PWR_CR2_PLS_LEV0 (0x00000000U) /*!< PVD level 0 */
AnnaBridge 181:57724642e740 8582 #define PWR_CR2_PLS_LEV1_Pos (1U)
Anna Bridge 180:96ed750bd169 8583 #define PWR_CR2_PLS_LEV1_Msk (0x1U << PWR_CR2_PLS_LEV1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 8584 #define PWR_CR2_PLS_LEV1 PWR_CR2_PLS_LEV1_Msk /*!< PVD level 1 */
AnnaBridge 181:57724642e740 8585 #define PWR_CR2_PLS_LEV2_Pos (2U)
Anna Bridge 180:96ed750bd169 8586 #define PWR_CR2_PLS_LEV2_Msk (0x1U << PWR_CR2_PLS_LEV2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 8587 #define PWR_CR2_PLS_LEV2 PWR_CR2_PLS_LEV2_Msk /*!< PVD level 2 */
AnnaBridge 181:57724642e740 8588 #define PWR_CR2_PLS_LEV3_Pos (1U)
Anna Bridge 180:96ed750bd169 8589 #define PWR_CR2_PLS_LEV3_Msk (0x3U << PWR_CR2_PLS_LEV3_Pos) /*!< 0x00000006 */
Anna Bridge 180:96ed750bd169 8590 #define PWR_CR2_PLS_LEV3 PWR_CR2_PLS_LEV3_Msk /*!< PVD level 3 */
AnnaBridge 181:57724642e740 8591 #define PWR_CR2_PLS_LEV4_Pos (3U)
Anna Bridge 180:96ed750bd169 8592 #define PWR_CR2_PLS_LEV4_Msk (0x1U << PWR_CR2_PLS_LEV4_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 8593 #define PWR_CR2_PLS_LEV4 PWR_CR2_PLS_LEV4_Msk /*!< PVD level 4 */
AnnaBridge 181:57724642e740 8594 #define PWR_CR2_PLS_LEV5_Pos (1U)
Anna Bridge 180:96ed750bd169 8595 #define PWR_CR2_PLS_LEV5_Msk (0x5U << PWR_CR2_PLS_LEV5_Pos) /*!< 0x0000000A */
Anna Bridge 180:96ed750bd169 8596 #define PWR_CR2_PLS_LEV5 PWR_CR2_PLS_LEV5_Msk /*!< PVD level 5 */
AnnaBridge 181:57724642e740 8597 #define PWR_CR2_PLS_LEV6_Pos (2U)
Anna Bridge 180:96ed750bd169 8598 #define PWR_CR2_PLS_LEV6_Msk (0x3U << PWR_CR2_PLS_LEV6_Pos) /*!< 0x0000000C */
Anna Bridge 180:96ed750bd169 8599 #define PWR_CR2_PLS_LEV6 PWR_CR2_PLS_LEV6_Msk /*!< PVD level 6 */
AnnaBridge 181:57724642e740 8600 #define PWR_CR2_PLS_LEV7_Pos (1U)
Anna Bridge 180:96ed750bd169 8601 #define PWR_CR2_PLS_LEV7_Msk (0x7U << PWR_CR2_PLS_LEV7_Pos) /*!< 0x0000000E */
Anna Bridge 180:96ed750bd169 8602 #define PWR_CR2_PLS_LEV7 PWR_CR2_PLS_LEV7_Msk /*!< PVD level 7 */
AnnaBridge 181:57724642e740 8603 #define PWR_CR2_PVDE_Pos (0U)
Anna Bridge 180:96ed750bd169 8604 #define PWR_CR2_PVDE_Msk (0x1U << PWR_CR2_PVDE_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 8605 #define PWR_CR2_PVDE PWR_CR2_PVDE_Msk /*!< Power Voltage Detector Enable */
Anna Bridge 180:96ed750bd169 8606
Anna Bridge 180:96ed750bd169 8607 /******************** Bit definition for PWR_CR3 register ********************/
AnnaBridge 181:57724642e740 8608 #define PWR_CR3_EIWUL_Pos (15U)
AnnaBridge 181:57724642e740 8609 #define PWR_CR3_EIWUL_Msk (0x1U << PWR_CR3_EIWUL_Pos) /*!< 0x00008000 */
AnnaBridge 181:57724642e740 8610 #define PWR_CR3_EIWUL PWR_CR3_EIWUL_Msk /*!< Enable Internal Wake-up line */
AnnaBridge 181:57724642e740 8611 #define PWR_CR3_APC_Pos (10U)
Anna Bridge 180:96ed750bd169 8612 #define PWR_CR3_APC_Msk (0x1U << PWR_CR3_APC_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 8613 #define PWR_CR3_APC PWR_CR3_APC_Msk /*!< Apply pull-up and pull-down configuration */
AnnaBridge 181:57724642e740 8614 #define PWR_CR3_RRS_Pos (8U)
Anna Bridge 180:96ed750bd169 8615 #define PWR_CR3_RRS_Msk (0x1U << PWR_CR3_RRS_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 8616 #define PWR_CR3_RRS PWR_CR3_RRS_Msk /*!< SRAM2 Retention in Stand-by mode */
AnnaBridge 181:57724642e740 8617 #define PWR_CR3_EWUP5_Pos (4U)
Anna Bridge 180:96ed750bd169 8618 #define PWR_CR3_EWUP5_Msk (0x1U << PWR_CR3_EWUP5_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 8619 #define PWR_CR3_EWUP5 PWR_CR3_EWUP5_Msk /*!< Enable Wake-Up Pin 5 */
AnnaBridge 181:57724642e740 8620 #define PWR_CR3_EWUP4_Pos (3U)
Anna Bridge 180:96ed750bd169 8621 #define PWR_CR3_EWUP4_Msk (0x1U << PWR_CR3_EWUP4_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 8622 #define PWR_CR3_EWUP4 PWR_CR3_EWUP4_Msk /*!< Enable Wake-Up Pin 4 */
AnnaBridge 181:57724642e740 8623 #define PWR_CR3_EWUP3_Pos (2U)
Anna Bridge 180:96ed750bd169 8624 #define PWR_CR3_EWUP3_Msk (0x1U << PWR_CR3_EWUP3_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 8625 #define PWR_CR3_EWUP3 PWR_CR3_EWUP3_Msk /*!< Enable Wake-Up Pin 3 */
AnnaBridge 181:57724642e740 8626 #define PWR_CR3_EWUP2_Pos (1U)
Anna Bridge 180:96ed750bd169 8627 #define PWR_CR3_EWUP2_Msk (0x1U << PWR_CR3_EWUP2_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 8628 #define PWR_CR3_EWUP2 PWR_CR3_EWUP2_Msk /*!< Enable Wake-Up Pin 2 */
AnnaBridge 181:57724642e740 8629 #define PWR_CR3_EWUP1_Pos (0U)
Anna Bridge 180:96ed750bd169 8630 #define PWR_CR3_EWUP1_Msk (0x1U << PWR_CR3_EWUP1_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 8631 #define PWR_CR3_EWUP1 PWR_CR3_EWUP1_Msk /*!< Enable Wake-Up Pin 1 */
AnnaBridge 181:57724642e740 8632 #define PWR_CR3_EWUP_Pos (0U)
Anna Bridge 180:96ed750bd169 8633 #define PWR_CR3_EWUP_Msk (0x1FU << PWR_CR3_EWUP_Pos) /*!< 0x0000001F */
Anna Bridge 180:96ed750bd169 8634 #define PWR_CR3_EWUP PWR_CR3_EWUP_Msk /*!< Enable Wake-Up Pins */
Anna Bridge 180:96ed750bd169 8635
AnnaBridge 181:57724642e740 8636 /* Legacy defines */
AnnaBridge 181:57724642e740 8637 #define PWR_CR3_EIWF_Pos PWR_CR3_EIWUL_Pos
AnnaBridge 181:57724642e740 8638 #define PWR_CR3_EIWF_Msk PWR_CR3_EIWUL_Msk
AnnaBridge 181:57724642e740 8639 #define PWR_CR3_EIWF PWR_CR3_EIWUL
AnnaBridge 181:57724642e740 8640
AnnaBridge 181:57724642e740 8641
Anna Bridge 180:96ed750bd169 8642 /******************** Bit definition for PWR_CR4 register ********************/
AnnaBridge 181:57724642e740 8643 #define PWR_CR4_VBRS_Pos (9U)
Anna Bridge 180:96ed750bd169 8644 #define PWR_CR4_VBRS_Msk (0x1U << PWR_CR4_VBRS_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 8645 #define PWR_CR4_VBRS PWR_CR4_VBRS_Msk /*!< VBAT Battery charging Resistor Selection */
AnnaBridge 181:57724642e740 8646 #define PWR_CR4_VBE_Pos (8U)
Anna Bridge 180:96ed750bd169 8647 #define PWR_CR4_VBE_Msk (0x1U << PWR_CR4_VBE_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 8648 #define PWR_CR4_VBE PWR_CR4_VBE_Msk /*!< VBAT Battery charging Enable */
AnnaBridge 181:57724642e740 8649 #define PWR_CR4_WP5_Pos (4U)
Anna Bridge 180:96ed750bd169 8650 #define PWR_CR4_WP5_Msk (0x1U << PWR_CR4_WP5_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 8651 #define PWR_CR4_WP5 PWR_CR4_WP5_Msk /*!< Wake-Up Pin 5 polarity */
AnnaBridge 181:57724642e740 8652 #define PWR_CR4_WP4_Pos (3U)
Anna Bridge 180:96ed750bd169 8653 #define PWR_CR4_WP4_Msk (0x1U << PWR_CR4_WP4_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 8654 #define PWR_CR4_WP4 PWR_CR4_WP4_Msk /*!< Wake-Up Pin 4 polarity */
AnnaBridge 181:57724642e740 8655 #define PWR_CR4_WP3_Pos (2U)
Anna Bridge 180:96ed750bd169 8656 #define PWR_CR4_WP3_Msk (0x1U << PWR_CR4_WP3_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 8657 #define PWR_CR4_WP3 PWR_CR4_WP3_Msk /*!< Wake-Up Pin 3 polarity */
AnnaBridge 181:57724642e740 8658 #define PWR_CR4_WP2_Pos (1U)
Anna Bridge 180:96ed750bd169 8659 #define PWR_CR4_WP2_Msk (0x1U << PWR_CR4_WP2_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 8660 #define PWR_CR4_WP2 PWR_CR4_WP2_Msk /*!< Wake-Up Pin 2 polarity */
AnnaBridge 181:57724642e740 8661 #define PWR_CR4_WP1_Pos (0U)
Anna Bridge 180:96ed750bd169 8662 #define PWR_CR4_WP1_Msk (0x1U << PWR_CR4_WP1_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 8663 #define PWR_CR4_WP1 PWR_CR4_WP1_Msk /*!< Wake-Up Pin 1 polarity */
Anna Bridge 180:96ed750bd169 8664
Anna Bridge 180:96ed750bd169 8665 /******************** Bit definition for PWR_SR1 register ********************/
AnnaBridge 181:57724642e740 8666 #define PWR_SR1_WUFI_Pos (15U)
Anna Bridge 180:96ed750bd169 8667 #define PWR_SR1_WUFI_Msk (0x1U << PWR_SR1_WUFI_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 8668 #define PWR_SR1_WUFI PWR_SR1_WUFI_Msk /*!< Wake-Up Flag Internal */
AnnaBridge 181:57724642e740 8669 #define PWR_SR1_SBF_Pos (8U)
Anna Bridge 180:96ed750bd169 8670 #define PWR_SR1_SBF_Msk (0x1U << PWR_SR1_SBF_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 8671 #define PWR_SR1_SBF PWR_SR1_SBF_Msk /*!< Stand-By Flag */
AnnaBridge 181:57724642e740 8672 #define PWR_SR1_WUF_Pos (0U)
Anna Bridge 180:96ed750bd169 8673 #define PWR_SR1_WUF_Msk (0x1FU << PWR_SR1_WUF_Pos) /*!< 0x0000001F */
Anna Bridge 180:96ed750bd169 8674 #define PWR_SR1_WUF PWR_SR1_WUF_Msk /*!< Wake-up Flags */
AnnaBridge 181:57724642e740 8675 #define PWR_SR1_WUF5_Pos (4U)
Anna Bridge 180:96ed750bd169 8676 #define PWR_SR1_WUF5_Msk (0x1U << PWR_SR1_WUF5_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 8677 #define PWR_SR1_WUF5 PWR_SR1_WUF5_Msk /*!< Wake-up Flag 5 */
AnnaBridge 181:57724642e740 8678 #define PWR_SR1_WUF4_Pos (3U)
Anna Bridge 180:96ed750bd169 8679 #define PWR_SR1_WUF4_Msk (0x1U << PWR_SR1_WUF4_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 8680 #define PWR_SR1_WUF4 PWR_SR1_WUF4_Msk /*!< Wake-up Flag 4 */
AnnaBridge 181:57724642e740 8681 #define PWR_SR1_WUF3_Pos (2U)
Anna Bridge 180:96ed750bd169 8682 #define PWR_SR1_WUF3_Msk (0x1U << PWR_SR1_WUF3_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 8683 #define PWR_SR1_WUF3 PWR_SR1_WUF3_Msk /*!< Wake-up Flag 3 */
AnnaBridge 181:57724642e740 8684 #define PWR_SR1_WUF2_Pos (1U)
Anna Bridge 180:96ed750bd169 8685 #define PWR_SR1_WUF2_Msk (0x1U << PWR_SR1_WUF2_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 8686 #define PWR_SR1_WUF2 PWR_SR1_WUF2_Msk /*!< Wake-up Flag 2 */
AnnaBridge 181:57724642e740 8687 #define PWR_SR1_WUF1_Pos (0U)
Anna Bridge 180:96ed750bd169 8688 #define PWR_SR1_WUF1_Msk (0x1U << PWR_SR1_WUF1_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 8689 #define PWR_SR1_WUF1 PWR_SR1_WUF1_Msk /*!< Wake-up Flag 1 */
Anna Bridge 180:96ed750bd169 8690
Anna Bridge 180:96ed750bd169 8691 /******************** Bit definition for PWR_SR2 register ********************/
AnnaBridge 181:57724642e740 8692 #define PWR_SR2_PVMO4_Pos (15U)
Anna Bridge 180:96ed750bd169 8693 #define PWR_SR2_PVMO4_Msk (0x1U << PWR_SR2_PVMO4_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 8694 #define PWR_SR2_PVMO4 PWR_SR2_PVMO4_Msk /*!< Peripheral Voltage Monitoring Output 4 */
AnnaBridge 181:57724642e740 8695 #define PWR_SR2_PVMO3_Pos (14U)
Anna Bridge 180:96ed750bd169 8696 #define PWR_SR2_PVMO3_Msk (0x1U << PWR_SR2_PVMO3_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 8697 #define PWR_SR2_PVMO3 PWR_SR2_PVMO3_Msk /*!< Peripheral Voltage Monitoring Output 3 */
AnnaBridge 181:57724642e740 8698 #define PWR_SR2_PVMO1_Pos (12U)
Anna Bridge 180:96ed750bd169 8699 #define PWR_SR2_PVMO1_Msk (0x1U << PWR_SR2_PVMO1_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 8700 #define PWR_SR2_PVMO1 PWR_SR2_PVMO1_Msk /*!< Peripheral Voltage Monitoring Output 1 */
AnnaBridge 181:57724642e740 8701 #define PWR_SR2_PVDO_Pos (11U)
Anna Bridge 180:96ed750bd169 8702 #define PWR_SR2_PVDO_Msk (0x1U << PWR_SR2_PVDO_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 8703 #define PWR_SR2_PVDO PWR_SR2_PVDO_Msk /*!< Power Voltage Detector Output */
AnnaBridge 181:57724642e740 8704 #define PWR_SR2_VOSF_Pos (10U)
Anna Bridge 180:96ed750bd169 8705 #define PWR_SR2_VOSF_Msk (0x1U << PWR_SR2_VOSF_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 8706 #define PWR_SR2_VOSF PWR_SR2_VOSF_Msk /*!< Voltage Scaling Flag */
AnnaBridge 181:57724642e740 8707 #define PWR_SR2_REGLPF_Pos (9U)
Anna Bridge 180:96ed750bd169 8708 #define PWR_SR2_REGLPF_Msk (0x1U << PWR_SR2_REGLPF_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 8709 #define PWR_SR2_REGLPF PWR_SR2_REGLPF_Msk /*!< Low-power Regulator Flag */
AnnaBridge 181:57724642e740 8710 #define PWR_SR2_REGLPS_Pos (8U)
Anna Bridge 180:96ed750bd169 8711 #define PWR_SR2_REGLPS_Msk (0x1U << PWR_SR2_REGLPS_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 8712 #define PWR_SR2_REGLPS PWR_SR2_REGLPS_Msk /*!< Low-power Regulator Started */
Anna Bridge 180:96ed750bd169 8713
Anna Bridge 180:96ed750bd169 8714 /******************** Bit definition for PWR_SCR register ********************/
AnnaBridge 181:57724642e740 8715 #define PWR_SCR_CSBF_Pos (8U)
Anna Bridge 180:96ed750bd169 8716 #define PWR_SCR_CSBF_Msk (0x1U << PWR_SCR_CSBF_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 8717 #define PWR_SCR_CSBF PWR_SCR_CSBF_Msk /*!< Clear Stand-By Flag */
AnnaBridge 181:57724642e740 8718 #define PWR_SCR_CWUF_Pos (0U)
Anna Bridge 180:96ed750bd169 8719 #define PWR_SCR_CWUF_Msk (0x1FU << PWR_SCR_CWUF_Pos) /*!< 0x0000001F */
Anna Bridge 180:96ed750bd169 8720 #define PWR_SCR_CWUF PWR_SCR_CWUF_Msk /*!< Clear Wake-up Flags */
AnnaBridge 181:57724642e740 8721 #define PWR_SCR_CWUF5_Pos (4U)
Anna Bridge 180:96ed750bd169 8722 #define PWR_SCR_CWUF5_Msk (0x1U << PWR_SCR_CWUF5_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 8723 #define PWR_SCR_CWUF5 PWR_SCR_CWUF5_Msk /*!< Clear Wake-up Flag 5 */
AnnaBridge 181:57724642e740 8724 #define PWR_SCR_CWUF4_Pos (3U)
Anna Bridge 180:96ed750bd169 8725 #define PWR_SCR_CWUF4_Msk (0x1U << PWR_SCR_CWUF4_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 8726 #define PWR_SCR_CWUF4 PWR_SCR_CWUF4_Msk /*!< Clear Wake-up Flag 4 */
AnnaBridge 181:57724642e740 8727 #define PWR_SCR_CWUF3_Pos (2U)
Anna Bridge 180:96ed750bd169 8728 #define PWR_SCR_CWUF3_Msk (0x1U << PWR_SCR_CWUF3_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 8729 #define PWR_SCR_CWUF3 PWR_SCR_CWUF3_Msk /*!< Clear Wake-up Flag 3 */
AnnaBridge 181:57724642e740 8730 #define PWR_SCR_CWUF2_Pos (1U)
Anna Bridge 180:96ed750bd169 8731 #define PWR_SCR_CWUF2_Msk (0x1U << PWR_SCR_CWUF2_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 8732 #define PWR_SCR_CWUF2 PWR_SCR_CWUF2_Msk /*!< Clear Wake-up Flag 2 */
AnnaBridge 181:57724642e740 8733 #define PWR_SCR_CWUF1_Pos (0U)
Anna Bridge 180:96ed750bd169 8734 #define PWR_SCR_CWUF1_Msk (0x1U << PWR_SCR_CWUF1_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 8735 #define PWR_SCR_CWUF1 PWR_SCR_CWUF1_Msk /*!< Clear Wake-up Flag 1 */
Anna Bridge 180:96ed750bd169 8736
Anna Bridge 180:96ed750bd169 8737 /******************** Bit definition for PWR_PUCRA register ********************/
AnnaBridge 181:57724642e740 8738 #define PWR_PUCRA_PA15_Pos (15U)
Anna Bridge 180:96ed750bd169 8739 #define PWR_PUCRA_PA15_Msk (0x1U << PWR_PUCRA_PA15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 8740 #define PWR_PUCRA_PA15 PWR_PUCRA_PA15_Msk /*!< Port PA15 Pull-Up set */
AnnaBridge 181:57724642e740 8741 #define PWR_PUCRA_PA13_Pos (13U)
Anna Bridge 180:96ed750bd169 8742 #define PWR_PUCRA_PA13_Msk (0x1U << PWR_PUCRA_PA13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 8743 #define PWR_PUCRA_PA13 PWR_PUCRA_PA13_Msk /*!< Port PA13 Pull-Up set */
AnnaBridge 181:57724642e740 8744 #define PWR_PUCRA_PA12_Pos (12U)
Anna Bridge 180:96ed750bd169 8745 #define PWR_PUCRA_PA12_Msk (0x1U << PWR_PUCRA_PA12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 8746 #define PWR_PUCRA_PA12 PWR_PUCRA_PA12_Msk /*!< Port PA12 Pull-Up set */
AnnaBridge 181:57724642e740 8747 #define PWR_PUCRA_PA11_Pos (11U)
Anna Bridge 180:96ed750bd169 8748 #define PWR_PUCRA_PA11_Msk (0x1U << PWR_PUCRA_PA11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 8749 #define PWR_PUCRA_PA11 PWR_PUCRA_PA11_Msk /*!< Port PA11 Pull-Up set */
AnnaBridge 181:57724642e740 8750 #define PWR_PUCRA_PA10_Pos (10U)
Anna Bridge 180:96ed750bd169 8751 #define PWR_PUCRA_PA10_Msk (0x1U << PWR_PUCRA_PA10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 8752 #define PWR_PUCRA_PA10 PWR_PUCRA_PA10_Msk /*!< Port PA10 Pull-Up set */
AnnaBridge 181:57724642e740 8753 #define PWR_PUCRA_PA9_Pos (9U)
Anna Bridge 180:96ed750bd169 8754 #define PWR_PUCRA_PA9_Msk (0x1U << PWR_PUCRA_PA9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 8755 #define PWR_PUCRA_PA9 PWR_PUCRA_PA9_Msk /*!< Port PA9 Pull-Up set */
AnnaBridge 181:57724642e740 8756 #define PWR_PUCRA_PA8_Pos (8U)
Anna Bridge 180:96ed750bd169 8757 #define PWR_PUCRA_PA8_Msk (0x1U << PWR_PUCRA_PA8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 8758 #define PWR_PUCRA_PA8 PWR_PUCRA_PA8_Msk /*!< Port PA8 Pull-Up set */
AnnaBridge 181:57724642e740 8759 #define PWR_PUCRA_PA7_Pos (7U)
Anna Bridge 180:96ed750bd169 8760 #define PWR_PUCRA_PA7_Msk (0x1U << PWR_PUCRA_PA7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 8761 #define PWR_PUCRA_PA7 PWR_PUCRA_PA7_Msk /*!< Port PA7 Pull-Up set */
AnnaBridge 181:57724642e740 8762 #define PWR_PUCRA_PA6_Pos (6U)
Anna Bridge 180:96ed750bd169 8763 #define PWR_PUCRA_PA6_Msk (0x1U << PWR_PUCRA_PA6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 8764 #define PWR_PUCRA_PA6 PWR_PUCRA_PA6_Msk /*!< Port PA6 Pull-Up set */
AnnaBridge 181:57724642e740 8765 #define PWR_PUCRA_PA5_Pos (5U)
Anna Bridge 180:96ed750bd169 8766 #define PWR_PUCRA_PA5_Msk (0x1U << PWR_PUCRA_PA5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 8767 #define PWR_PUCRA_PA5 PWR_PUCRA_PA5_Msk /*!< Port PA5 Pull-Up set */
AnnaBridge 181:57724642e740 8768 #define PWR_PUCRA_PA4_Pos (4U)
Anna Bridge 180:96ed750bd169 8769 #define PWR_PUCRA_PA4_Msk (0x1U << PWR_PUCRA_PA4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 8770 #define PWR_PUCRA_PA4 PWR_PUCRA_PA4_Msk /*!< Port PA4 Pull-Up set */
AnnaBridge 181:57724642e740 8771 #define PWR_PUCRA_PA3_Pos (3U)
Anna Bridge 180:96ed750bd169 8772 #define PWR_PUCRA_PA3_Msk (0x1U << PWR_PUCRA_PA3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 8773 #define PWR_PUCRA_PA3 PWR_PUCRA_PA3_Msk /*!< Port PA3 Pull-Up set */
AnnaBridge 181:57724642e740 8774 #define PWR_PUCRA_PA2_Pos (2U)
Anna Bridge 180:96ed750bd169 8775 #define PWR_PUCRA_PA2_Msk (0x1U << PWR_PUCRA_PA2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 8776 #define PWR_PUCRA_PA2 PWR_PUCRA_PA2_Msk /*!< Port PA2 Pull-Up set */
AnnaBridge 181:57724642e740 8777 #define PWR_PUCRA_PA1_Pos (1U)
Anna Bridge 180:96ed750bd169 8778 #define PWR_PUCRA_PA1_Msk (0x1U << PWR_PUCRA_PA1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 8779 #define PWR_PUCRA_PA1 PWR_PUCRA_PA1_Msk /*!< Port PA1 Pull-Up set */
AnnaBridge 181:57724642e740 8780 #define PWR_PUCRA_PA0_Pos (0U)
Anna Bridge 180:96ed750bd169 8781 #define PWR_PUCRA_PA0_Msk (0x1U << PWR_PUCRA_PA0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 8782 #define PWR_PUCRA_PA0 PWR_PUCRA_PA0_Msk /*!< Port PA0 Pull-Up set */
Anna Bridge 180:96ed750bd169 8783
Anna Bridge 180:96ed750bd169 8784 /******************** Bit definition for PWR_PDCRA register ********************/
AnnaBridge 181:57724642e740 8785 #define PWR_PDCRA_PA14_Pos (14U)
Anna Bridge 180:96ed750bd169 8786 #define PWR_PDCRA_PA14_Msk (0x1U << PWR_PDCRA_PA14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 8787 #define PWR_PDCRA_PA14 PWR_PDCRA_PA14_Msk /*!< Port PA14 Pull-Down set */
AnnaBridge 181:57724642e740 8788 #define PWR_PDCRA_PA12_Pos (12U)
Anna Bridge 180:96ed750bd169 8789 #define PWR_PDCRA_PA12_Msk (0x1U << PWR_PDCRA_PA12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 8790 #define PWR_PDCRA_PA12 PWR_PDCRA_PA12_Msk /*!< Port PA12 Pull-Down set */
AnnaBridge 181:57724642e740 8791 #define PWR_PDCRA_PA11_Pos (11U)
Anna Bridge 180:96ed750bd169 8792 #define PWR_PDCRA_PA11_Msk (0x1U << PWR_PDCRA_PA11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 8793 #define PWR_PDCRA_PA11 PWR_PDCRA_PA11_Msk /*!< Port PA11 Pull-Down set */
AnnaBridge 181:57724642e740 8794 #define PWR_PDCRA_PA10_Pos (10U)
Anna Bridge 180:96ed750bd169 8795 #define PWR_PDCRA_PA10_Msk (0x1U << PWR_PDCRA_PA10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 8796 #define PWR_PDCRA_PA10 PWR_PDCRA_PA10_Msk /*!< Port PA10 Pull-Down set */
AnnaBridge 181:57724642e740 8797 #define PWR_PDCRA_PA9_Pos (9U)
Anna Bridge 180:96ed750bd169 8798 #define PWR_PDCRA_PA9_Msk (0x1U << PWR_PDCRA_PA9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 8799 #define PWR_PDCRA_PA9 PWR_PDCRA_PA9_Msk /*!< Port PA9 Pull-Down set */
AnnaBridge 181:57724642e740 8800 #define PWR_PDCRA_PA8_Pos (8U)
Anna Bridge 180:96ed750bd169 8801 #define PWR_PDCRA_PA8_Msk (0x1U << PWR_PDCRA_PA8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 8802 #define PWR_PDCRA_PA8 PWR_PDCRA_PA8_Msk /*!< Port PA8 Pull-Down set */
AnnaBridge 181:57724642e740 8803 #define PWR_PDCRA_PA7_Pos (7U)
Anna Bridge 180:96ed750bd169 8804 #define PWR_PDCRA_PA7_Msk (0x1U << PWR_PDCRA_PA7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 8805 #define PWR_PDCRA_PA7 PWR_PDCRA_PA7_Msk /*!< Port PA7 Pull-Down set */
AnnaBridge 181:57724642e740 8806 #define PWR_PDCRA_PA6_Pos (6U)
Anna Bridge 180:96ed750bd169 8807 #define PWR_PDCRA_PA6_Msk (0x1U << PWR_PDCRA_PA6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 8808 #define PWR_PDCRA_PA6 PWR_PDCRA_PA6_Msk /*!< Port PA6 Pull-Down set */
AnnaBridge 181:57724642e740 8809 #define PWR_PDCRA_PA5_Pos (5U)
Anna Bridge 180:96ed750bd169 8810 #define PWR_PDCRA_PA5_Msk (0x1U << PWR_PDCRA_PA5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 8811 #define PWR_PDCRA_PA5 PWR_PDCRA_PA5_Msk /*!< Port PA5 Pull-Down set */
AnnaBridge 181:57724642e740 8812 #define PWR_PDCRA_PA4_Pos (4U)
Anna Bridge 180:96ed750bd169 8813 #define PWR_PDCRA_PA4_Msk (0x1U << PWR_PDCRA_PA4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 8814 #define PWR_PDCRA_PA4 PWR_PDCRA_PA4_Msk /*!< Port PA4 Pull-Down set */
AnnaBridge 181:57724642e740 8815 #define PWR_PDCRA_PA3_Pos (3U)
Anna Bridge 180:96ed750bd169 8816 #define PWR_PDCRA_PA3_Msk (0x1U << PWR_PDCRA_PA3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 8817 #define PWR_PDCRA_PA3 PWR_PDCRA_PA3_Msk /*!< Port PA3 Pull-Down set */
AnnaBridge 181:57724642e740 8818 #define PWR_PDCRA_PA2_Pos (2U)
Anna Bridge 180:96ed750bd169 8819 #define PWR_PDCRA_PA2_Msk (0x1U << PWR_PDCRA_PA2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 8820 #define PWR_PDCRA_PA2 PWR_PDCRA_PA2_Msk /*!< Port PA2 Pull-Down set */
AnnaBridge 181:57724642e740 8821 #define PWR_PDCRA_PA1_Pos (1U)
Anna Bridge 180:96ed750bd169 8822 #define PWR_PDCRA_PA1_Msk (0x1U << PWR_PDCRA_PA1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 8823 #define PWR_PDCRA_PA1 PWR_PDCRA_PA1_Msk /*!< Port PA1 Pull-Down set */
AnnaBridge 181:57724642e740 8824 #define PWR_PDCRA_PA0_Pos (0U)
Anna Bridge 180:96ed750bd169 8825 #define PWR_PDCRA_PA0_Msk (0x1U << PWR_PDCRA_PA0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 8826 #define PWR_PDCRA_PA0 PWR_PDCRA_PA0_Msk /*!< Port PA0 Pull-Down set */
Anna Bridge 180:96ed750bd169 8827
Anna Bridge 180:96ed750bd169 8828 /******************** Bit definition for PWR_PUCRB register ********************/
AnnaBridge 181:57724642e740 8829 #define PWR_PUCRB_PB15_Pos (15U)
Anna Bridge 180:96ed750bd169 8830 #define PWR_PUCRB_PB15_Msk (0x1U << PWR_PUCRB_PB15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 8831 #define PWR_PUCRB_PB15 PWR_PUCRB_PB15_Msk /*!< Port PB15 Pull-Up set */
AnnaBridge 181:57724642e740 8832 #define PWR_PUCRB_PB14_Pos (14U)
Anna Bridge 180:96ed750bd169 8833 #define PWR_PUCRB_PB14_Msk (0x1U << PWR_PUCRB_PB14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 8834 #define PWR_PUCRB_PB14 PWR_PUCRB_PB14_Msk /*!< Port PB14 Pull-Up set */
AnnaBridge 181:57724642e740 8835 #define PWR_PUCRB_PB13_Pos (13U)
Anna Bridge 180:96ed750bd169 8836 #define PWR_PUCRB_PB13_Msk (0x1U << PWR_PUCRB_PB13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 8837 #define PWR_PUCRB_PB13 PWR_PUCRB_PB13_Msk /*!< Port PB13 Pull-Up set */
AnnaBridge 181:57724642e740 8838 #define PWR_PUCRB_PB12_Pos (12U)
Anna Bridge 180:96ed750bd169 8839 #define PWR_PUCRB_PB12_Msk (0x1U << PWR_PUCRB_PB12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 8840 #define PWR_PUCRB_PB12 PWR_PUCRB_PB12_Msk /*!< Port PB12 Pull-Up set */
AnnaBridge 181:57724642e740 8841 #define PWR_PUCRB_PB11_Pos (11U)
Anna Bridge 180:96ed750bd169 8842 #define PWR_PUCRB_PB11_Msk (0x1U << PWR_PUCRB_PB11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 8843 #define PWR_PUCRB_PB11 PWR_PUCRB_PB11_Msk /*!< Port PB11 Pull-Up set */
AnnaBridge 181:57724642e740 8844 #define PWR_PUCRB_PB10_Pos (10U)
Anna Bridge 180:96ed750bd169 8845 #define PWR_PUCRB_PB10_Msk (0x1U << PWR_PUCRB_PB10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 8846 #define PWR_PUCRB_PB10 PWR_PUCRB_PB10_Msk /*!< Port PB10 Pull-Up set */
AnnaBridge 181:57724642e740 8847 #define PWR_PUCRB_PB9_Pos (9U)
Anna Bridge 180:96ed750bd169 8848 #define PWR_PUCRB_PB9_Msk (0x1U << PWR_PUCRB_PB9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 8849 #define PWR_PUCRB_PB9 PWR_PUCRB_PB9_Msk /*!< Port PB9 Pull-Up set */
AnnaBridge 181:57724642e740 8850 #define PWR_PUCRB_PB8_Pos (8U)
Anna Bridge 180:96ed750bd169 8851 #define PWR_PUCRB_PB8_Msk (0x1U << PWR_PUCRB_PB8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 8852 #define PWR_PUCRB_PB8 PWR_PUCRB_PB8_Msk /*!< Port PB8 Pull-Up set */
AnnaBridge 181:57724642e740 8853 #define PWR_PUCRB_PB7_Pos (7U)
Anna Bridge 180:96ed750bd169 8854 #define PWR_PUCRB_PB7_Msk (0x1U << PWR_PUCRB_PB7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 8855 #define PWR_PUCRB_PB7 PWR_PUCRB_PB7_Msk /*!< Port PB7 Pull-Up set */
AnnaBridge 181:57724642e740 8856 #define PWR_PUCRB_PB6_Pos (6U)
Anna Bridge 180:96ed750bd169 8857 #define PWR_PUCRB_PB6_Msk (0x1U << PWR_PUCRB_PB6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 8858 #define PWR_PUCRB_PB6 PWR_PUCRB_PB6_Msk /*!< Port PB6 Pull-Up set */
AnnaBridge 181:57724642e740 8859 #define PWR_PUCRB_PB5_Pos (5U)
Anna Bridge 180:96ed750bd169 8860 #define PWR_PUCRB_PB5_Msk (0x1U << PWR_PUCRB_PB5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 8861 #define PWR_PUCRB_PB5 PWR_PUCRB_PB5_Msk /*!< Port PB5 Pull-Up set */
AnnaBridge 181:57724642e740 8862 #define PWR_PUCRB_PB4_Pos (4U)
Anna Bridge 180:96ed750bd169 8863 #define PWR_PUCRB_PB4_Msk (0x1U << PWR_PUCRB_PB4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 8864 #define PWR_PUCRB_PB4 PWR_PUCRB_PB4_Msk /*!< Port PB4 Pull-Up set */
AnnaBridge 181:57724642e740 8865 #define PWR_PUCRB_PB3_Pos (3U)
Anna Bridge 180:96ed750bd169 8866 #define PWR_PUCRB_PB3_Msk (0x1U << PWR_PUCRB_PB3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 8867 #define PWR_PUCRB_PB3 PWR_PUCRB_PB3_Msk /*!< Port PB3 Pull-Up set */
AnnaBridge 181:57724642e740 8868 #define PWR_PUCRB_PB2_Pos (2U)
Anna Bridge 180:96ed750bd169 8869 #define PWR_PUCRB_PB2_Msk (0x1U << PWR_PUCRB_PB2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 8870 #define PWR_PUCRB_PB2 PWR_PUCRB_PB2_Msk /*!< Port PB2 Pull-Up set */
AnnaBridge 181:57724642e740 8871 #define PWR_PUCRB_PB1_Pos (1U)
Anna Bridge 180:96ed750bd169 8872 #define PWR_PUCRB_PB1_Msk (0x1U << PWR_PUCRB_PB1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 8873 #define PWR_PUCRB_PB1 PWR_PUCRB_PB1_Msk /*!< Port PB1 Pull-Up set */
AnnaBridge 181:57724642e740 8874 #define PWR_PUCRB_PB0_Pos (0U)
Anna Bridge 180:96ed750bd169 8875 #define PWR_PUCRB_PB0_Msk (0x1U << PWR_PUCRB_PB0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 8876 #define PWR_PUCRB_PB0 PWR_PUCRB_PB0_Msk /*!< Port PB0 Pull-Up set */
Anna Bridge 180:96ed750bd169 8877
Anna Bridge 180:96ed750bd169 8878 /******************** Bit definition for PWR_PDCRB register ********************/
AnnaBridge 181:57724642e740 8879 #define PWR_PDCRB_PB15_Pos (15U)
Anna Bridge 180:96ed750bd169 8880 #define PWR_PDCRB_PB15_Msk (0x1U << PWR_PDCRB_PB15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 8881 #define PWR_PDCRB_PB15 PWR_PDCRB_PB15_Msk /*!< Port PB15 Pull-Down set */
AnnaBridge 181:57724642e740 8882 #define PWR_PDCRB_PB14_Pos (14U)
Anna Bridge 180:96ed750bd169 8883 #define PWR_PDCRB_PB14_Msk (0x1U << PWR_PDCRB_PB14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 8884 #define PWR_PDCRB_PB14 PWR_PDCRB_PB14_Msk /*!< Port PB14 Pull-Down set */
AnnaBridge 181:57724642e740 8885 #define PWR_PDCRB_PB13_Pos (13U)
Anna Bridge 180:96ed750bd169 8886 #define PWR_PDCRB_PB13_Msk (0x1U << PWR_PDCRB_PB13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 8887 #define PWR_PDCRB_PB13 PWR_PDCRB_PB13_Msk /*!< Port PB13 Pull-Down set */
AnnaBridge 181:57724642e740 8888 #define PWR_PDCRB_PB12_Pos (12U)
Anna Bridge 180:96ed750bd169 8889 #define PWR_PDCRB_PB12_Msk (0x1U << PWR_PDCRB_PB12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 8890 #define PWR_PDCRB_PB12 PWR_PDCRB_PB12_Msk /*!< Port PB12 Pull-Down set */
AnnaBridge 181:57724642e740 8891 #define PWR_PDCRB_PB11_Pos (11U)
Anna Bridge 180:96ed750bd169 8892 #define PWR_PDCRB_PB11_Msk (0x1U << PWR_PDCRB_PB11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 8893 #define PWR_PDCRB_PB11 PWR_PDCRB_PB11_Msk /*!< Port PB11 Pull-Down set */
AnnaBridge 181:57724642e740 8894 #define PWR_PDCRB_PB10_Pos (10U)
Anna Bridge 180:96ed750bd169 8895 #define PWR_PDCRB_PB10_Msk (0x1U << PWR_PDCRB_PB10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 8896 #define PWR_PDCRB_PB10 PWR_PDCRB_PB10_Msk /*!< Port PB10 Pull-Down set */
AnnaBridge 181:57724642e740 8897 #define PWR_PDCRB_PB9_Pos (9U)
Anna Bridge 180:96ed750bd169 8898 #define PWR_PDCRB_PB9_Msk (0x1U << PWR_PDCRB_PB9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 8899 #define PWR_PDCRB_PB9 PWR_PDCRB_PB9_Msk /*!< Port PB9 Pull-Down set */
AnnaBridge 181:57724642e740 8900 #define PWR_PDCRB_PB8_Pos (8U)
Anna Bridge 180:96ed750bd169 8901 #define PWR_PDCRB_PB8_Msk (0x1U << PWR_PDCRB_PB8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 8902 #define PWR_PDCRB_PB8 PWR_PDCRB_PB8_Msk /*!< Port PB8 Pull-Down set */
AnnaBridge 181:57724642e740 8903 #define PWR_PDCRB_PB7_Pos (7U)
Anna Bridge 180:96ed750bd169 8904 #define PWR_PDCRB_PB7_Msk (0x1U << PWR_PDCRB_PB7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 8905 #define PWR_PDCRB_PB7 PWR_PDCRB_PB7_Msk /*!< Port PB7 Pull-Down set */
AnnaBridge 181:57724642e740 8906 #define PWR_PDCRB_PB6_Pos (6U)
Anna Bridge 180:96ed750bd169 8907 #define PWR_PDCRB_PB6_Msk (0x1U << PWR_PDCRB_PB6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 8908 #define PWR_PDCRB_PB6 PWR_PDCRB_PB6_Msk /*!< Port PB6 Pull-Down set */
AnnaBridge 181:57724642e740 8909 #define PWR_PDCRB_PB5_Pos (5U)
Anna Bridge 180:96ed750bd169 8910 #define PWR_PDCRB_PB5_Msk (0x1U << PWR_PDCRB_PB5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 8911 #define PWR_PDCRB_PB5 PWR_PDCRB_PB5_Msk /*!< Port PB5 Pull-Down set */
AnnaBridge 181:57724642e740 8912 #define PWR_PDCRB_PB3_Pos (3U)
Anna Bridge 180:96ed750bd169 8913 #define PWR_PDCRB_PB3_Msk (0x1U << PWR_PDCRB_PB3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 8914 #define PWR_PDCRB_PB3 PWR_PDCRB_PB3_Msk /*!< Port PB3 Pull-Down set */
AnnaBridge 181:57724642e740 8915 #define PWR_PDCRB_PB2_Pos (2U)
Anna Bridge 180:96ed750bd169 8916 #define PWR_PDCRB_PB2_Msk (0x1U << PWR_PDCRB_PB2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 8917 #define PWR_PDCRB_PB2 PWR_PDCRB_PB2_Msk /*!< Port PB2 Pull-Down set */
AnnaBridge 181:57724642e740 8918 #define PWR_PDCRB_PB1_Pos (1U)
Anna Bridge 180:96ed750bd169 8919 #define PWR_PDCRB_PB1_Msk (0x1U << PWR_PDCRB_PB1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 8920 #define PWR_PDCRB_PB1 PWR_PDCRB_PB1_Msk /*!< Port PB1 Pull-Down set */
AnnaBridge 181:57724642e740 8921 #define PWR_PDCRB_PB0_Pos (0U)
Anna Bridge 180:96ed750bd169 8922 #define PWR_PDCRB_PB0_Msk (0x1U << PWR_PDCRB_PB0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 8923 #define PWR_PDCRB_PB0 PWR_PDCRB_PB0_Msk /*!< Port PB0 Pull-Down set */
Anna Bridge 180:96ed750bd169 8924
Anna Bridge 180:96ed750bd169 8925 /******************** Bit definition for PWR_PUCRC register ********************/
AnnaBridge 181:57724642e740 8926 #define PWR_PUCRC_PC15_Pos (15U)
Anna Bridge 180:96ed750bd169 8927 #define PWR_PUCRC_PC15_Msk (0x1U << PWR_PUCRC_PC15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 8928 #define PWR_PUCRC_PC15 PWR_PUCRC_PC15_Msk /*!< Port PC15 Pull-Up set */
AnnaBridge 181:57724642e740 8929 #define PWR_PUCRC_PC14_Pos (14U)
Anna Bridge 180:96ed750bd169 8930 #define PWR_PUCRC_PC14_Msk (0x1U << PWR_PUCRC_PC14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 8931 #define PWR_PUCRC_PC14 PWR_PUCRC_PC14_Msk /*!< Port PC14 Pull-Up set */
AnnaBridge 181:57724642e740 8932 #define PWR_PUCRC_PC13_Pos (13U)
Anna Bridge 180:96ed750bd169 8933 #define PWR_PUCRC_PC13_Msk (0x1U << PWR_PUCRC_PC13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 8934 #define PWR_PUCRC_PC13 PWR_PUCRC_PC13_Msk /*!< Port PC13 Pull-Up set */
AnnaBridge 181:57724642e740 8935 #define PWR_PUCRC_PC12_Pos (12U)
Anna Bridge 180:96ed750bd169 8936 #define PWR_PUCRC_PC12_Msk (0x1U << PWR_PUCRC_PC12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 8937 #define PWR_PUCRC_PC12 PWR_PUCRC_PC12_Msk /*!< Port PC12 Pull-Up set */
AnnaBridge 181:57724642e740 8938 #define PWR_PUCRC_PC11_Pos (11U)
Anna Bridge 180:96ed750bd169 8939 #define PWR_PUCRC_PC11_Msk (0x1U << PWR_PUCRC_PC11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 8940 #define PWR_PUCRC_PC11 PWR_PUCRC_PC11_Msk /*!< Port PC11 Pull-Up set */
AnnaBridge 181:57724642e740 8941 #define PWR_PUCRC_PC10_Pos (10U)
Anna Bridge 180:96ed750bd169 8942 #define PWR_PUCRC_PC10_Msk (0x1U << PWR_PUCRC_PC10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 8943 #define PWR_PUCRC_PC10 PWR_PUCRC_PC10_Msk /*!< Port PC10 Pull-Up set */
AnnaBridge 181:57724642e740 8944 #define PWR_PUCRC_PC9_Pos (9U)
Anna Bridge 180:96ed750bd169 8945 #define PWR_PUCRC_PC9_Msk (0x1U << PWR_PUCRC_PC9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 8946 #define PWR_PUCRC_PC9 PWR_PUCRC_PC9_Msk /*!< Port PC9 Pull-Up set */
AnnaBridge 181:57724642e740 8947 #define PWR_PUCRC_PC8_Pos (8U)
Anna Bridge 180:96ed750bd169 8948 #define PWR_PUCRC_PC8_Msk (0x1U << PWR_PUCRC_PC8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 8949 #define PWR_PUCRC_PC8 PWR_PUCRC_PC8_Msk /*!< Port PC8 Pull-Up set */
AnnaBridge 181:57724642e740 8950 #define PWR_PUCRC_PC7_Pos (7U)
Anna Bridge 180:96ed750bd169 8951 #define PWR_PUCRC_PC7_Msk (0x1U << PWR_PUCRC_PC7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 8952 #define PWR_PUCRC_PC7 PWR_PUCRC_PC7_Msk /*!< Port PC7 Pull-Up set */
AnnaBridge 181:57724642e740 8953 #define PWR_PUCRC_PC6_Pos (6U)
Anna Bridge 180:96ed750bd169 8954 #define PWR_PUCRC_PC6_Msk (0x1U << PWR_PUCRC_PC6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 8955 #define PWR_PUCRC_PC6 PWR_PUCRC_PC6_Msk /*!< Port PC6 Pull-Up set */
AnnaBridge 181:57724642e740 8956 #define PWR_PUCRC_PC5_Pos (5U)
Anna Bridge 180:96ed750bd169 8957 #define PWR_PUCRC_PC5_Msk (0x1U << PWR_PUCRC_PC5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 8958 #define PWR_PUCRC_PC5 PWR_PUCRC_PC5_Msk /*!< Port PC5 Pull-Up set */
AnnaBridge 181:57724642e740 8959 #define PWR_PUCRC_PC4_Pos (4U)
Anna Bridge 180:96ed750bd169 8960 #define PWR_PUCRC_PC4_Msk (0x1U << PWR_PUCRC_PC4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 8961 #define PWR_PUCRC_PC4 PWR_PUCRC_PC4_Msk /*!< Port PC4 Pull-Up set */
AnnaBridge 181:57724642e740 8962 #define PWR_PUCRC_PC3_Pos (3U)
Anna Bridge 180:96ed750bd169 8963 #define PWR_PUCRC_PC3_Msk (0x1U << PWR_PUCRC_PC3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 8964 #define PWR_PUCRC_PC3 PWR_PUCRC_PC3_Msk /*!< Port PC3 Pull-Up set */
AnnaBridge 181:57724642e740 8965 #define PWR_PUCRC_PC2_Pos (2U)
Anna Bridge 180:96ed750bd169 8966 #define PWR_PUCRC_PC2_Msk (0x1U << PWR_PUCRC_PC2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 8967 #define PWR_PUCRC_PC2 PWR_PUCRC_PC2_Msk /*!< Port PC2 Pull-Up set */
AnnaBridge 181:57724642e740 8968 #define PWR_PUCRC_PC1_Pos (1U)
Anna Bridge 180:96ed750bd169 8969 #define PWR_PUCRC_PC1_Msk (0x1U << PWR_PUCRC_PC1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 8970 #define PWR_PUCRC_PC1 PWR_PUCRC_PC1_Msk /*!< Port PC1 Pull-Up set */
AnnaBridge 181:57724642e740 8971 #define PWR_PUCRC_PC0_Pos (0U)
Anna Bridge 180:96ed750bd169 8972 #define PWR_PUCRC_PC0_Msk (0x1U << PWR_PUCRC_PC0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 8973 #define PWR_PUCRC_PC0 PWR_PUCRC_PC0_Msk /*!< Port PC0 Pull-Up set */
Anna Bridge 180:96ed750bd169 8974
Anna Bridge 180:96ed750bd169 8975 /******************** Bit definition for PWR_PDCRC register ********************/
AnnaBridge 181:57724642e740 8976 #define PWR_PDCRC_PC15_Pos (15U)
Anna Bridge 180:96ed750bd169 8977 #define PWR_PDCRC_PC15_Msk (0x1U << PWR_PDCRC_PC15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 8978 #define PWR_PDCRC_PC15 PWR_PDCRC_PC15_Msk /*!< Port PC15 Pull-Down set */
AnnaBridge 181:57724642e740 8979 #define PWR_PDCRC_PC14_Pos (14U)
Anna Bridge 180:96ed750bd169 8980 #define PWR_PDCRC_PC14_Msk (0x1U << PWR_PDCRC_PC14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 8981 #define PWR_PDCRC_PC14 PWR_PDCRC_PC14_Msk /*!< Port PC14 Pull-Down set */
AnnaBridge 181:57724642e740 8982 #define PWR_PDCRC_PC13_Pos (13U)
Anna Bridge 180:96ed750bd169 8983 #define PWR_PDCRC_PC13_Msk (0x1U << PWR_PDCRC_PC13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 8984 #define PWR_PDCRC_PC13 PWR_PDCRC_PC13_Msk /*!< Port PC13 Pull-Down set */
AnnaBridge 181:57724642e740 8985 #define PWR_PDCRC_PC12_Pos (12U)
Anna Bridge 180:96ed750bd169 8986 #define PWR_PDCRC_PC12_Msk (0x1U << PWR_PDCRC_PC12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 8987 #define PWR_PDCRC_PC12 PWR_PDCRC_PC12_Msk /*!< Port PC12 Pull-Down set */
AnnaBridge 181:57724642e740 8988 #define PWR_PDCRC_PC11_Pos (11U)
Anna Bridge 180:96ed750bd169 8989 #define PWR_PDCRC_PC11_Msk (0x1U << PWR_PDCRC_PC11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 8990 #define PWR_PDCRC_PC11 PWR_PDCRC_PC11_Msk /*!< Port PC11 Pull-Down set */
AnnaBridge 181:57724642e740 8991 #define PWR_PDCRC_PC10_Pos (10U)
Anna Bridge 180:96ed750bd169 8992 #define PWR_PDCRC_PC10_Msk (0x1U << PWR_PDCRC_PC10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 8993 #define PWR_PDCRC_PC10 PWR_PDCRC_PC10_Msk /*!< Port PC10 Pull-Down set */
AnnaBridge 181:57724642e740 8994 #define PWR_PDCRC_PC9_Pos (9U)
Anna Bridge 180:96ed750bd169 8995 #define PWR_PDCRC_PC9_Msk (0x1U << PWR_PDCRC_PC9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 8996 #define PWR_PDCRC_PC9 PWR_PDCRC_PC9_Msk /*!< Port PC9 Pull-Down set */
AnnaBridge 181:57724642e740 8997 #define PWR_PDCRC_PC8_Pos (8U)
Anna Bridge 180:96ed750bd169 8998 #define PWR_PDCRC_PC8_Msk (0x1U << PWR_PDCRC_PC8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 8999 #define PWR_PDCRC_PC8 PWR_PDCRC_PC8_Msk /*!< Port PC8 Pull-Down set */
AnnaBridge 181:57724642e740 9000 #define PWR_PDCRC_PC7_Pos (7U)
Anna Bridge 180:96ed750bd169 9001 #define PWR_PDCRC_PC7_Msk (0x1U << PWR_PDCRC_PC7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 9002 #define PWR_PDCRC_PC7 PWR_PDCRC_PC7_Msk /*!< Port PC7 Pull-Down set */
AnnaBridge 181:57724642e740 9003 #define PWR_PDCRC_PC6_Pos (6U)
Anna Bridge 180:96ed750bd169 9004 #define PWR_PDCRC_PC6_Msk (0x1U << PWR_PDCRC_PC6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 9005 #define PWR_PDCRC_PC6 PWR_PDCRC_PC6_Msk /*!< Port PC6 Pull-Down set */
AnnaBridge 181:57724642e740 9006 #define PWR_PDCRC_PC5_Pos (5U)
Anna Bridge 180:96ed750bd169 9007 #define PWR_PDCRC_PC5_Msk (0x1U << PWR_PDCRC_PC5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 9008 #define PWR_PDCRC_PC5 PWR_PDCRC_PC5_Msk /*!< Port PC5 Pull-Down set */
AnnaBridge 181:57724642e740 9009 #define PWR_PDCRC_PC4_Pos (4U)
Anna Bridge 180:96ed750bd169 9010 #define PWR_PDCRC_PC4_Msk (0x1U << PWR_PDCRC_PC4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 9011 #define PWR_PDCRC_PC4 PWR_PDCRC_PC4_Msk /*!< Port PC4 Pull-Down set */
AnnaBridge 181:57724642e740 9012 #define PWR_PDCRC_PC3_Pos (3U)
Anna Bridge 180:96ed750bd169 9013 #define PWR_PDCRC_PC3_Msk (0x1U << PWR_PDCRC_PC3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 9014 #define PWR_PDCRC_PC3 PWR_PDCRC_PC3_Msk /*!< Port PC3 Pull-Down set */
AnnaBridge 181:57724642e740 9015 #define PWR_PDCRC_PC2_Pos (2U)
Anna Bridge 180:96ed750bd169 9016 #define PWR_PDCRC_PC2_Msk (0x1U << PWR_PDCRC_PC2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 9017 #define PWR_PDCRC_PC2 PWR_PDCRC_PC2_Msk /*!< Port PC2 Pull-Down set */
AnnaBridge 181:57724642e740 9018 #define PWR_PDCRC_PC1_Pos (1U)
Anna Bridge 180:96ed750bd169 9019 #define PWR_PDCRC_PC1_Msk (0x1U << PWR_PDCRC_PC1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 9020 #define PWR_PDCRC_PC1 PWR_PDCRC_PC1_Msk /*!< Port PC1 Pull-Down set */
AnnaBridge 181:57724642e740 9021 #define PWR_PDCRC_PC0_Pos (0U)
Anna Bridge 180:96ed750bd169 9022 #define PWR_PDCRC_PC0_Msk (0x1U << PWR_PDCRC_PC0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 9023 #define PWR_PDCRC_PC0 PWR_PDCRC_PC0_Msk /*!< Port PC0 Pull-Down set */
Anna Bridge 180:96ed750bd169 9024
Anna Bridge 180:96ed750bd169 9025 /******************** Bit definition for PWR_PUCRD register ********************/
AnnaBridge 181:57724642e740 9026 #define PWR_PUCRD_PD15_Pos (15U)
Anna Bridge 180:96ed750bd169 9027 #define PWR_PUCRD_PD15_Msk (0x1U << PWR_PUCRD_PD15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 9028 #define PWR_PUCRD_PD15 PWR_PUCRD_PD15_Msk /*!< Port PD15 Pull-Up set */
AnnaBridge 181:57724642e740 9029 #define PWR_PUCRD_PD14_Pos (14U)
Anna Bridge 180:96ed750bd169 9030 #define PWR_PUCRD_PD14_Msk (0x1U << PWR_PUCRD_PD14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 9031 #define PWR_PUCRD_PD14 PWR_PUCRD_PD14_Msk /*!< Port PD14 Pull-Up set */
AnnaBridge 181:57724642e740 9032 #define PWR_PUCRD_PD13_Pos (13U)
Anna Bridge 180:96ed750bd169 9033 #define PWR_PUCRD_PD13_Msk (0x1U << PWR_PUCRD_PD13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 9034 #define PWR_PUCRD_PD13 PWR_PUCRD_PD13_Msk /*!< Port PD13 Pull-Up set */
AnnaBridge 181:57724642e740 9035 #define PWR_PUCRD_PD12_Pos (12U)
Anna Bridge 180:96ed750bd169 9036 #define PWR_PUCRD_PD12_Msk (0x1U << PWR_PUCRD_PD12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 9037 #define PWR_PUCRD_PD12 PWR_PUCRD_PD12_Msk /*!< Port PD12 Pull-Up set */
AnnaBridge 181:57724642e740 9038 #define PWR_PUCRD_PD11_Pos (11U)
Anna Bridge 180:96ed750bd169 9039 #define PWR_PUCRD_PD11_Msk (0x1U << PWR_PUCRD_PD11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 9040 #define PWR_PUCRD_PD11 PWR_PUCRD_PD11_Msk /*!< Port PD11 Pull-Up set */
AnnaBridge 181:57724642e740 9041 #define PWR_PUCRD_PD10_Pos (10U)
Anna Bridge 180:96ed750bd169 9042 #define PWR_PUCRD_PD10_Msk (0x1U << PWR_PUCRD_PD10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 9043 #define PWR_PUCRD_PD10 PWR_PUCRD_PD10_Msk /*!< Port PD10 Pull-Up set */
AnnaBridge 181:57724642e740 9044 #define PWR_PUCRD_PD9_Pos (9U)
Anna Bridge 180:96ed750bd169 9045 #define PWR_PUCRD_PD9_Msk (0x1U << PWR_PUCRD_PD9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 9046 #define PWR_PUCRD_PD9 PWR_PUCRD_PD9_Msk /*!< Port PD9 Pull-Up set */
AnnaBridge 181:57724642e740 9047 #define PWR_PUCRD_PD8_Pos (8U)
Anna Bridge 180:96ed750bd169 9048 #define PWR_PUCRD_PD8_Msk (0x1U << PWR_PUCRD_PD8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 9049 #define PWR_PUCRD_PD8 PWR_PUCRD_PD8_Msk /*!< Port PD8 Pull-Up set */
AnnaBridge 181:57724642e740 9050 #define PWR_PUCRD_PD7_Pos (7U)
Anna Bridge 180:96ed750bd169 9051 #define PWR_PUCRD_PD7_Msk (0x1U << PWR_PUCRD_PD7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 9052 #define PWR_PUCRD_PD7 PWR_PUCRD_PD7_Msk /*!< Port PD7 Pull-Up set */
AnnaBridge 181:57724642e740 9053 #define PWR_PUCRD_PD6_Pos (6U)
Anna Bridge 180:96ed750bd169 9054 #define PWR_PUCRD_PD6_Msk (0x1U << PWR_PUCRD_PD6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 9055 #define PWR_PUCRD_PD6 PWR_PUCRD_PD6_Msk /*!< Port PD6 Pull-Up set */
AnnaBridge 181:57724642e740 9056 #define PWR_PUCRD_PD5_Pos (5U)
Anna Bridge 180:96ed750bd169 9057 #define PWR_PUCRD_PD5_Msk (0x1U << PWR_PUCRD_PD5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 9058 #define PWR_PUCRD_PD5 PWR_PUCRD_PD5_Msk /*!< Port PD5 Pull-Up set */
AnnaBridge 181:57724642e740 9059 #define PWR_PUCRD_PD4_Pos (4U)
Anna Bridge 180:96ed750bd169 9060 #define PWR_PUCRD_PD4_Msk (0x1U << PWR_PUCRD_PD4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 9061 #define PWR_PUCRD_PD4 PWR_PUCRD_PD4_Msk /*!< Port PD4 Pull-Up set */
AnnaBridge 181:57724642e740 9062 #define PWR_PUCRD_PD3_Pos (3U)
Anna Bridge 180:96ed750bd169 9063 #define PWR_PUCRD_PD3_Msk (0x1U << PWR_PUCRD_PD3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 9064 #define PWR_PUCRD_PD3 PWR_PUCRD_PD3_Msk /*!< Port PD3 Pull-Up set */
AnnaBridge 181:57724642e740 9065 #define PWR_PUCRD_PD2_Pos (2U)
Anna Bridge 180:96ed750bd169 9066 #define PWR_PUCRD_PD2_Msk (0x1U << PWR_PUCRD_PD2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 9067 #define PWR_PUCRD_PD2 PWR_PUCRD_PD2_Msk /*!< Port PD2 Pull-Up set */
AnnaBridge 181:57724642e740 9068 #define PWR_PUCRD_PD1_Pos (1U)
Anna Bridge 180:96ed750bd169 9069 #define PWR_PUCRD_PD1_Msk (0x1U << PWR_PUCRD_PD1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 9070 #define PWR_PUCRD_PD1 PWR_PUCRD_PD1_Msk /*!< Port PD1 Pull-Up set */
AnnaBridge 181:57724642e740 9071 #define PWR_PUCRD_PD0_Pos (0U)
Anna Bridge 180:96ed750bd169 9072 #define PWR_PUCRD_PD0_Msk (0x1U << PWR_PUCRD_PD0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 9073 #define PWR_PUCRD_PD0 PWR_PUCRD_PD0_Msk /*!< Port PD0 Pull-Up set */
Anna Bridge 180:96ed750bd169 9074
Anna Bridge 180:96ed750bd169 9075 /******************** Bit definition for PWR_PDCRD register ********************/
AnnaBridge 181:57724642e740 9076 #define PWR_PDCRD_PD15_Pos (15U)
Anna Bridge 180:96ed750bd169 9077 #define PWR_PDCRD_PD15_Msk (0x1U << PWR_PDCRD_PD15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 9078 #define PWR_PDCRD_PD15 PWR_PDCRD_PD15_Msk /*!< Port PD15 Pull-Down set */
AnnaBridge 181:57724642e740 9079 #define PWR_PDCRD_PD14_Pos (14U)
Anna Bridge 180:96ed750bd169 9080 #define PWR_PDCRD_PD14_Msk (0x1U << PWR_PDCRD_PD14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 9081 #define PWR_PDCRD_PD14 PWR_PDCRD_PD14_Msk /*!< Port PD14 Pull-Down set */
AnnaBridge 181:57724642e740 9082 #define PWR_PDCRD_PD13_Pos (13U)
Anna Bridge 180:96ed750bd169 9083 #define PWR_PDCRD_PD13_Msk (0x1U << PWR_PDCRD_PD13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 9084 #define PWR_PDCRD_PD13 PWR_PDCRD_PD13_Msk /*!< Port PD13 Pull-Down set */
AnnaBridge 181:57724642e740 9085 #define PWR_PDCRD_PD12_Pos (12U)
Anna Bridge 180:96ed750bd169 9086 #define PWR_PDCRD_PD12_Msk (0x1U << PWR_PDCRD_PD12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 9087 #define PWR_PDCRD_PD12 PWR_PDCRD_PD12_Msk /*!< Port PD12 Pull-Down set */
AnnaBridge 181:57724642e740 9088 #define PWR_PDCRD_PD11_Pos (11U)
Anna Bridge 180:96ed750bd169 9089 #define PWR_PDCRD_PD11_Msk (0x1U << PWR_PDCRD_PD11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 9090 #define PWR_PDCRD_PD11 PWR_PDCRD_PD11_Msk /*!< Port PD11 Pull-Down set */
AnnaBridge 181:57724642e740 9091 #define PWR_PDCRD_PD10_Pos (10U)
Anna Bridge 180:96ed750bd169 9092 #define PWR_PDCRD_PD10_Msk (0x1U << PWR_PDCRD_PD10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 9093 #define PWR_PDCRD_PD10 PWR_PDCRD_PD10_Msk /*!< Port PD10 Pull-Down set */
AnnaBridge 181:57724642e740 9094 #define PWR_PDCRD_PD9_Pos (9U)
Anna Bridge 180:96ed750bd169 9095 #define PWR_PDCRD_PD9_Msk (0x1U << PWR_PDCRD_PD9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 9096 #define PWR_PDCRD_PD9 PWR_PDCRD_PD9_Msk /*!< Port PD9 Pull-Down set */
AnnaBridge 181:57724642e740 9097 #define PWR_PDCRD_PD8_Pos (8U)
Anna Bridge 180:96ed750bd169 9098 #define PWR_PDCRD_PD8_Msk (0x1U << PWR_PDCRD_PD8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 9099 #define PWR_PDCRD_PD8 PWR_PDCRD_PD8_Msk /*!< Port PD8 Pull-Down set */
AnnaBridge 181:57724642e740 9100 #define PWR_PDCRD_PD7_Pos (7U)
Anna Bridge 180:96ed750bd169 9101 #define PWR_PDCRD_PD7_Msk (0x1U << PWR_PDCRD_PD7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 9102 #define PWR_PDCRD_PD7 PWR_PDCRD_PD7_Msk /*!< Port PD7 Pull-Down set */
AnnaBridge 181:57724642e740 9103 #define PWR_PDCRD_PD6_Pos (6U)
Anna Bridge 180:96ed750bd169 9104 #define PWR_PDCRD_PD6_Msk (0x1U << PWR_PDCRD_PD6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 9105 #define PWR_PDCRD_PD6 PWR_PDCRD_PD6_Msk /*!< Port PD6 Pull-Down set */
AnnaBridge 181:57724642e740 9106 #define PWR_PDCRD_PD5_Pos (5U)
Anna Bridge 180:96ed750bd169 9107 #define PWR_PDCRD_PD5_Msk (0x1U << PWR_PDCRD_PD5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 9108 #define PWR_PDCRD_PD5 PWR_PDCRD_PD5_Msk /*!< Port PD5 Pull-Down set */
AnnaBridge 181:57724642e740 9109 #define PWR_PDCRD_PD4_Pos (4U)
Anna Bridge 180:96ed750bd169 9110 #define PWR_PDCRD_PD4_Msk (0x1U << PWR_PDCRD_PD4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 9111 #define PWR_PDCRD_PD4 PWR_PDCRD_PD4_Msk /*!< Port PD4 Pull-Down set */
AnnaBridge 181:57724642e740 9112 #define PWR_PDCRD_PD3_Pos (3U)
Anna Bridge 180:96ed750bd169 9113 #define PWR_PDCRD_PD3_Msk (0x1U << PWR_PDCRD_PD3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 9114 #define PWR_PDCRD_PD3 PWR_PDCRD_PD3_Msk /*!< Port PD3 Pull-Down set */
AnnaBridge 181:57724642e740 9115 #define PWR_PDCRD_PD2_Pos (2U)
Anna Bridge 180:96ed750bd169 9116 #define PWR_PDCRD_PD2_Msk (0x1U << PWR_PDCRD_PD2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 9117 #define PWR_PDCRD_PD2 PWR_PDCRD_PD2_Msk /*!< Port PD2 Pull-Down set */
AnnaBridge 181:57724642e740 9118 #define PWR_PDCRD_PD1_Pos (1U)
Anna Bridge 180:96ed750bd169 9119 #define PWR_PDCRD_PD1_Msk (0x1U << PWR_PDCRD_PD1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 9120 #define PWR_PDCRD_PD1 PWR_PDCRD_PD1_Msk /*!< Port PD1 Pull-Down set */
AnnaBridge 181:57724642e740 9121 #define PWR_PDCRD_PD0_Pos (0U)
Anna Bridge 180:96ed750bd169 9122 #define PWR_PDCRD_PD0_Msk (0x1U << PWR_PDCRD_PD0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 9123 #define PWR_PDCRD_PD0 PWR_PDCRD_PD0_Msk /*!< Port PD0 Pull-Down set */
Anna Bridge 180:96ed750bd169 9124
Anna Bridge 180:96ed750bd169 9125 /******************** Bit definition for PWR_PUCRE register ********************/
AnnaBridge 181:57724642e740 9126 #define PWR_PUCRE_PE15_Pos (15U)
Anna Bridge 180:96ed750bd169 9127 #define PWR_PUCRE_PE15_Msk (0x1U << PWR_PUCRE_PE15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 9128 #define PWR_PUCRE_PE15 PWR_PUCRE_PE15_Msk /*!< Port PE15 Pull-Up set */
AnnaBridge 181:57724642e740 9129 #define PWR_PUCRE_PE14_Pos (14U)
Anna Bridge 180:96ed750bd169 9130 #define PWR_PUCRE_PE14_Msk (0x1U << PWR_PUCRE_PE14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 9131 #define PWR_PUCRE_PE14 PWR_PUCRE_PE14_Msk /*!< Port PE14 Pull-Up set */
AnnaBridge 181:57724642e740 9132 #define PWR_PUCRE_PE13_Pos (13U)
Anna Bridge 180:96ed750bd169 9133 #define PWR_PUCRE_PE13_Msk (0x1U << PWR_PUCRE_PE13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 9134 #define PWR_PUCRE_PE13 PWR_PUCRE_PE13_Msk /*!< Port PE13 Pull-Up set */
AnnaBridge 181:57724642e740 9135 #define PWR_PUCRE_PE12_Pos (12U)
Anna Bridge 180:96ed750bd169 9136 #define PWR_PUCRE_PE12_Msk (0x1U << PWR_PUCRE_PE12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 9137 #define PWR_PUCRE_PE12 PWR_PUCRE_PE12_Msk /*!< Port PE12 Pull-Up set */
AnnaBridge 181:57724642e740 9138 #define PWR_PUCRE_PE11_Pos (11U)
Anna Bridge 180:96ed750bd169 9139 #define PWR_PUCRE_PE11_Msk (0x1U << PWR_PUCRE_PE11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 9140 #define PWR_PUCRE_PE11 PWR_PUCRE_PE11_Msk /*!< Port PE11 Pull-Up set */
AnnaBridge 181:57724642e740 9141 #define PWR_PUCRE_PE10_Pos (10U)
Anna Bridge 180:96ed750bd169 9142 #define PWR_PUCRE_PE10_Msk (0x1U << PWR_PUCRE_PE10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 9143 #define PWR_PUCRE_PE10 PWR_PUCRE_PE10_Msk /*!< Port PE10 Pull-Up set */
AnnaBridge 181:57724642e740 9144 #define PWR_PUCRE_PE9_Pos (9U)
Anna Bridge 180:96ed750bd169 9145 #define PWR_PUCRE_PE9_Msk (0x1U << PWR_PUCRE_PE9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 9146 #define PWR_PUCRE_PE9 PWR_PUCRE_PE9_Msk /*!< Port PE9 Pull-Up set */
AnnaBridge 181:57724642e740 9147 #define PWR_PUCRE_PE8_Pos (8U)
Anna Bridge 180:96ed750bd169 9148 #define PWR_PUCRE_PE8_Msk (0x1U << PWR_PUCRE_PE8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 9149 #define PWR_PUCRE_PE8 PWR_PUCRE_PE8_Msk /*!< Port PE8 Pull-Up set */
AnnaBridge 181:57724642e740 9150 #define PWR_PUCRE_PE7_Pos (7U)
Anna Bridge 180:96ed750bd169 9151 #define PWR_PUCRE_PE7_Msk (0x1U << PWR_PUCRE_PE7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 9152 #define PWR_PUCRE_PE7 PWR_PUCRE_PE7_Msk /*!< Port PE7 Pull-Up set */
AnnaBridge 181:57724642e740 9153 #define PWR_PUCRE_PE6_Pos (6U)
Anna Bridge 180:96ed750bd169 9154 #define PWR_PUCRE_PE6_Msk (0x1U << PWR_PUCRE_PE6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 9155 #define PWR_PUCRE_PE6 PWR_PUCRE_PE6_Msk /*!< Port PE6 Pull-Up set */
AnnaBridge 181:57724642e740 9156 #define PWR_PUCRE_PE5_Pos (5U)
Anna Bridge 180:96ed750bd169 9157 #define PWR_PUCRE_PE5_Msk (0x1U << PWR_PUCRE_PE5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 9158 #define PWR_PUCRE_PE5 PWR_PUCRE_PE5_Msk /*!< Port PE5 Pull-Up set */
AnnaBridge 181:57724642e740 9159 #define PWR_PUCRE_PE4_Pos (4U)
Anna Bridge 180:96ed750bd169 9160 #define PWR_PUCRE_PE4_Msk (0x1U << PWR_PUCRE_PE4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 9161 #define PWR_PUCRE_PE4 PWR_PUCRE_PE4_Msk /*!< Port PE4 Pull-Up set */
AnnaBridge 181:57724642e740 9162 #define PWR_PUCRE_PE3_Pos (3U)
Anna Bridge 180:96ed750bd169 9163 #define PWR_PUCRE_PE3_Msk (0x1U << PWR_PUCRE_PE3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 9164 #define PWR_PUCRE_PE3 PWR_PUCRE_PE3_Msk /*!< Port PE3 Pull-Up set */
AnnaBridge 181:57724642e740 9165 #define PWR_PUCRE_PE2_Pos (2U)
Anna Bridge 180:96ed750bd169 9166 #define PWR_PUCRE_PE2_Msk (0x1U << PWR_PUCRE_PE2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 9167 #define PWR_PUCRE_PE2 PWR_PUCRE_PE2_Msk /*!< Port PE2 Pull-Up set */
AnnaBridge 181:57724642e740 9168 #define PWR_PUCRE_PE1_Pos (1U)
Anna Bridge 180:96ed750bd169 9169 #define PWR_PUCRE_PE1_Msk (0x1U << PWR_PUCRE_PE1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 9170 #define PWR_PUCRE_PE1 PWR_PUCRE_PE1_Msk /*!< Port PE1 Pull-Up set */
AnnaBridge 181:57724642e740 9171 #define PWR_PUCRE_PE0_Pos (0U)
Anna Bridge 180:96ed750bd169 9172 #define PWR_PUCRE_PE0_Msk (0x1U << PWR_PUCRE_PE0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 9173 #define PWR_PUCRE_PE0 PWR_PUCRE_PE0_Msk /*!< Port PE0 Pull-Up set */
Anna Bridge 180:96ed750bd169 9174
Anna Bridge 180:96ed750bd169 9175 /******************** Bit definition for PWR_PDCRE register ********************/
AnnaBridge 181:57724642e740 9176 #define PWR_PDCRE_PE15_Pos (15U)
Anna Bridge 180:96ed750bd169 9177 #define PWR_PDCRE_PE15_Msk (0x1U << PWR_PDCRE_PE15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 9178 #define PWR_PDCRE_PE15 PWR_PDCRE_PE15_Msk /*!< Port PE15 Pull-Down set */
AnnaBridge 181:57724642e740 9179 #define PWR_PDCRE_PE14_Pos (14U)
Anna Bridge 180:96ed750bd169 9180 #define PWR_PDCRE_PE14_Msk (0x1U << PWR_PDCRE_PE14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 9181 #define PWR_PDCRE_PE14 PWR_PDCRE_PE14_Msk /*!< Port PE14 Pull-Down set */
AnnaBridge 181:57724642e740 9182 #define PWR_PDCRE_PE13_Pos (13U)
Anna Bridge 180:96ed750bd169 9183 #define PWR_PDCRE_PE13_Msk (0x1U << PWR_PDCRE_PE13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 9184 #define PWR_PDCRE_PE13 PWR_PDCRE_PE13_Msk /*!< Port PE13 Pull-Down set */
AnnaBridge 181:57724642e740 9185 #define PWR_PDCRE_PE12_Pos (12U)
Anna Bridge 180:96ed750bd169 9186 #define PWR_PDCRE_PE12_Msk (0x1U << PWR_PDCRE_PE12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 9187 #define PWR_PDCRE_PE12 PWR_PDCRE_PE12_Msk /*!< Port PE12 Pull-Down set */
AnnaBridge 181:57724642e740 9188 #define PWR_PDCRE_PE11_Pos (11U)
Anna Bridge 180:96ed750bd169 9189 #define PWR_PDCRE_PE11_Msk (0x1U << PWR_PDCRE_PE11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 9190 #define PWR_PDCRE_PE11 PWR_PDCRE_PE11_Msk /*!< Port PE11 Pull-Down set */
AnnaBridge 181:57724642e740 9191 #define PWR_PDCRE_PE10_Pos (10U)
Anna Bridge 180:96ed750bd169 9192 #define PWR_PDCRE_PE10_Msk (0x1U << PWR_PDCRE_PE10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 9193 #define PWR_PDCRE_PE10 PWR_PDCRE_PE10_Msk /*!< Port PE10 Pull-Down set */
AnnaBridge 181:57724642e740 9194 #define PWR_PDCRE_PE9_Pos (9U)
Anna Bridge 180:96ed750bd169 9195 #define PWR_PDCRE_PE9_Msk (0x1U << PWR_PDCRE_PE9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 9196 #define PWR_PDCRE_PE9 PWR_PDCRE_PE9_Msk /*!< Port PE9 Pull-Down set */
AnnaBridge 181:57724642e740 9197 #define PWR_PDCRE_PE8_Pos (8U)
Anna Bridge 180:96ed750bd169 9198 #define PWR_PDCRE_PE8_Msk (0x1U << PWR_PDCRE_PE8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 9199 #define PWR_PDCRE_PE8 PWR_PDCRE_PE8_Msk /*!< Port PE8 Pull-Down set */
AnnaBridge 181:57724642e740 9200 #define PWR_PDCRE_PE7_Pos (7U)
Anna Bridge 180:96ed750bd169 9201 #define PWR_PDCRE_PE7_Msk (0x1U << PWR_PDCRE_PE7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 9202 #define PWR_PDCRE_PE7 PWR_PDCRE_PE7_Msk /*!< Port PE7 Pull-Down set */
AnnaBridge 181:57724642e740 9203 #define PWR_PDCRE_PE6_Pos (6U)
Anna Bridge 180:96ed750bd169 9204 #define PWR_PDCRE_PE6_Msk (0x1U << PWR_PDCRE_PE6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 9205 #define PWR_PDCRE_PE6 PWR_PDCRE_PE6_Msk /*!< Port PE6 Pull-Down set */
AnnaBridge 181:57724642e740 9206 #define PWR_PDCRE_PE5_Pos (5U)
Anna Bridge 180:96ed750bd169 9207 #define PWR_PDCRE_PE5_Msk (0x1U << PWR_PDCRE_PE5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 9208 #define PWR_PDCRE_PE5 PWR_PDCRE_PE5_Msk /*!< Port PE5 Pull-Down set */
AnnaBridge 181:57724642e740 9209 #define PWR_PDCRE_PE4_Pos (4U)
Anna Bridge 180:96ed750bd169 9210 #define PWR_PDCRE_PE4_Msk (0x1U << PWR_PDCRE_PE4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 9211 #define PWR_PDCRE_PE4 PWR_PDCRE_PE4_Msk /*!< Port PE4 Pull-Down set */
AnnaBridge 181:57724642e740 9212 #define PWR_PDCRE_PE3_Pos (3U)
Anna Bridge 180:96ed750bd169 9213 #define PWR_PDCRE_PE3_Msk (0x1U << PWR_PDCRE_PE3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 9214 #define PWR_PDCRE_PE3 PWR_PDCRE_PE3_Msk /*!< Port PE3 Pull-Down set */
AnnaBridge 181:57724642e740 9215 #define PWR_PDCRE_PE2_Pos (2U)
Anna Bridge 180:96ed750bd169 9216 #define PWR_PDCRE_PE2_Msk (0x1U << PWR_PDCRE_PE2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 9217 #define PWR_PDCRE_PE2 PWR_PDCRE_PE2_Msk /*!< Port PE2 Pull-Down set */
AnnaBridge 181:57724642e740 9218 #define PWR_PDCRE_PE1_Pos (1U)
Anna Bridge 180:96ed750bd169 9219 #define PWR_PDCRE_PE1_Msk (0x1U << PWR_PDCRE_PE1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 9220 #define PWR_PDCRE_PE1 PWR_PDCRE_PE1_Msk /*!< Port PE1 Pull-Down set */
AnnaBridge 181:57724642e740 9221 #define PWR_PDCRE_PE0_Pos (0U)
Anna Bridge 180:96ed750bd169 9222 #define PWR_PDCRE_PE0_Msk (0x1U << PWR_PDCRE_PE0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 9223 #define PWR_PDCRE_PE0 PWR_PDCRE_PE0_Msk /*!< Port PE0 Pull-Down set */
Anna Bridge 180:96ed750bd169 9224
Anna Bridge 180:96ed750bd169 9225
Anna Bridge 180:96ed750bd169 9226 /******************** Bit definition for PWR_PUCRH register ********************/
AnnaBridge 181:57724642e740 9227 #define PWR_PUCRH_PH3_Pos (3U)
Anna Bridge 180:96ed750bd169 9228 #define PWR_PUCRH_PH3_Msk (0x1U << PWR_PUCRH_PH3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 9229 #define PWR_PUCRH_PH3 PWR_PUCRH_PH3_Msk /*!< Port PH3 Pull-Up set */
AnnaBridge 181:57724642e740 9230 #define PWR_PUCRH_PH1_Pos (1U)
Anna Bridge 180:96ed750bd169 9231 #define PWR_PUCRH_PH1_Msk (0x1U << PWR_PUCRH_PH1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 9232 #define PWR_PUCRH_PH1 PWR_PUCRH_PH1_Msk /*!< Port PH1 Pull-Up set */
AnnaBridge 181:57724642e740 9233 #define PWR_PUCRH_PH0_Pos (0U)
Anna Bridge 180:96ed750bd169 9234 #define PWR_PUCRH_PH0_Msk (0x1U << PWR_PUCRH_PH0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 9235 #define PWR_PUCRH_PH0 PWR_PUCRH_PH0_Msk /*!< Port PH0 Pull-Up set */
Anna Bridge 180:96ed750bd169 9236
Anna Bridge 180:96ed750bd169 9237 /******************** Bit definition for PWR_PDCRH register ********************/
AnnaBridge 181:57724642e740 9238 #define PWR_PDCRH_PH3_Pos (3U)
Anna Bridge 180:96ed750bd169 9239 #define PWR_PDCRH_PH3_Msk (0x1U << PWR_PDCRH_PH3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 9240 #define PWR_PDCRH_PH3 PWR_PDCRH_PH3_Msk /*!< Port PH3 Pull-Down set */
AnnaBridge 181:57724642e740 9241 #define PWR_PDCRH_PH1_Pos (1U)
Anna Bridge 180:96ed750bd169 9242 #define PWR_PDCRH_PH1_Msk (0x1U << PWR_PDCRH_PH1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 9243 #define PWR_PDCRH_PH1 PWR_PDCRH_PH1_Msk /*!< Port PH1 Pull-Down set */
AnnaBridge 181:57724642e740 9244 #define PWR_PDCRH_PH0_Pos (0U)
Anna Bridge 180:96ed750bd169 9245 #define PWR_PDCRH_PH0_Msk (0x1U << PWR_PDCRH_PH0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 9246 #define PWR_PDCRH_PH0 PWR_PDCRH_PH0_Msk /*!< Port PH0 Pull-Down set */
Anna Bridge 180:96ed750bd169 9247
Anna Bridge 180:96ed750bd169 9248
Anna Bridge 180:96ed750bd169 9249 /******************************************************************************/
Anna Bridge 180:96ed750bd169 9250 /* */
Anna Bridge 180:96ed750bd169 9251 /* Reset and Clock Control */
Anna Bridge 180:96ed750bd169 9252 /* */
Anna Bridge 180:96ed750bd169 9253 /******************************************************************************/
Anna Bridge 180:96ed750bd169 9254 /*
Anna Bridge 180:96ed750bd169 9255 * @brief Specific device feature definitions (not present on all devices in the STM32L4 serie)
Anna Bridge 180:96ed750bd169 9256 */
Anna Bridge 180:96ed750bd169 9257 #define RCC_HSI48_SUPPORT
Anna Bridge 180:96ed750bd169 9258 #define RCC_PLLP_DIV_2_31_SUPPORT
Anna Bridge 180:96ed750bd169 9259 #define RCC_PLLSAI1P_DIV_2_31_SUPPORT
Anna Bridge 180:96ed750bd169 9260
Anna Bridge 180:96ed750bd169 9261 /******************** Bit definition for RCC_CR register ********************/
AnnaBridge 181:57724642e740 9262 #define RCC_CR_MSION_Pos (0U)
Anna Bridge 180:96ed750bd169 9263 #define RCC_CR_MSION_Msk (0x1U << RCC_CR_MSION_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 9264 #define RCC_CR_MSION RCC_CR_MSION_Msk /*!< Internal Multi Speed oscillator (MSI) clock enable */
AnnaBridge 181:57724642e740 9265 #define RCC_CR_MSIRDY_Pos (1U)
Anna Bridge 180:96ed750bd169 9266 #define RCC_CR_MSIRDY_Msk (0x1U << RCC_CR_MSIRDY_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 9267 #define RCC_CR_MSIRDY RCC_CR_MSIRDY_Msk /*!< Internal Multi Speed oscillator (MSI) clock ready flag */
AnnaBridge 181:57724642e740 9268 #define RCC_CR_MSIPLLEN_Pos (2U)
Anna Bridge 180:96ed750bd169 9269 #define RCC_CR_MSIPLLEN_Msk (0x1U << RCC_CR_MSIPLLEN_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 9270 #define RCC_CR_MSIPLLEN RCC_CR_MSIPLLEN_Msk /*!< Internal Multi Speed oscillator (MSI) PLL enable */
AnnaBridge 181:57724642e740 9271 #define RCC_CR_MSIRGSEL_Pos (3U)
Anna Bridge 180:96ed750bd169 9272 #define RCC_CR_MSIRGSEL_Msk (0x1U << RCC_CR_MSIRGSEL_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 9273 #define RCC_CR_MSIRGSEL RCC_CR_MSIRGSEL_Msk /*!< Internal Multi Speed oscillator (MSI) range selection */
Anna Bridge 180:96ed750bd169 9274
Anna Bridge 180:96ed750bd169 9275 /*!< MSIRANGE configuration : 12 frequency ranges available */
AnnaBridge 181:57724642e740 9276 #define RCC_CR_MSIRANGE_Pos (4U)
Anna Bridge 180:96ed750bd169 9277 #define RCC_CR_MSIRANGE_Msk (0xFU << RCC_CR_MSIRANGE_Pos) /*!< 0x000000F0 */
Anna Bridge 180:96ed750bd169 9278 #define RCC_CR_MSIRANGE RCC_CR_MSIRANGE_Msk /*!< Internal Multi Speed oscillator (MSI) clock Range */
Anna Bridge 180:96ed750bd169 9279 #define RCC_CR_MSIRANGE_0 (0x0U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000000 */
Anna Bridge 180:96ed750bd169 9280 #define RCC_CR_MSIRANGE_1 (0x1U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 9281 #define RCC_CR_MSIRANGE_2 (0x2U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 9282 #define RCC_CR_MSIRANGE_3 (0x3U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000030 */
Anna Bridge 180:96ed750bd169 9283 #define RCC_CR_MSIRANGE_4 (0x4U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 9284 #define RCC_CR_MSIRANGE_5 (0x5U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000050 */
Anna Bridge 180:96ed750bd169 9285 #define RCC_CR_MSIRANGE_6 (0x6U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000060 */
Anna Bridge 180:96ed750bd169 9286 #define RCC_CR_MSIRANGE_7 (0x7U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000070 */
Anna Bridge 180:96ed750bd169 9287 #define RCC_CR_MSIRANGE_8 (0x8U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 9288 #define RCC_CR_MSIRANGE_9 (0x9U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000090 */
Anna Bridge 180:96ed750bd169 9289 #define RCC_CR_MSIRANGE_10 (0xAU << RCC_CR_MSIRANGE_Pos) /*!< 0x000000A0 */
Anna Bridge 180:96ed750bd169 9290 #define RCC_CR_MSIRANGE_11 (0xBU << RCC_CR_MSIRANGE_Pos) /*!< 0x000000B0 */
Anna Bridge 180:96ed750bd169 9291
AnnaBridge 181:57724642e740 9292 #define RCC_CR_HSION_Pos (8U)
Anna Bridge 180:96ed750bd169 9293 #define RCC_CR_HSION_Msk (0x1U << RCC_CR_HSION_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 9294 #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed oscillator (HSI16) clock enable */
AnnaBridge 181:57724642e740 9295 #define RCC_CR_HSIKERON_Pos (9U)
Anna Bridge 180:96ed750bd169 9296 #define RCC_CR_HSIKERON_Msk (0x1U << RCC_CR_HSIKERON_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 9297 #define RCC_CR_HSIKERON RCC_CR_HSIKERON_Msk /*!< Internal High Speed oscillator (HSI16) clock enable for some IPs Kernel */
AnnaBridge 181:57724642e740 9298 #define RCC_CR_HSIRDY_Pos (10U)
Anna Bridge 180:96ed750bd169 9299 #define RCC_CR_HSIRDY_Msk (0x1U << RCC_CR_HSIRDY_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 9300 #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed oscillator (HSI16) clock ready flag */
AnnaBridge 181:57724642e740 9301 #define RCC_CR_HSIASFS_Pos (11U)
Anna Bridge 180:96ed750bd169 9302 #define RCC_CR_HSIASFS_Msk (0x1U << RCC_CR_HSIASFS_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 9303 #define RCC_CR_HSIASFS RCC_CR_HSIASFS_Msk /*!< HSI16 Automatic Start from Stop */
Anna Bridge 180:96ed750bd169 9304
AnnaBridge 181:57724642e740 9305 #define RCC_CR_HSEON_Pos (16U)
Anna Bridge 180:96ed750bd169 9306 #define RCC_CR_HSEON_Msk (0x1U << RCC_CR_HSEON_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 9307 #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed oscillator (HSE) clock enable */
AnnaBridge 181:57724642e740 9308 #define RCC_CR_HSERDY_Pos (17U)
Anna Bridge 180:96ed750bd169 9309 #define RCC_CR_HSERDY_Msk (0x1U << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 9310 #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed oscillator (HSE) clock ready */
AnnaBridge 181:57724642e740 9311 #define RCC_CR_HSEBYP_Pos (18U)
Anna Bridge 180:96ed750bd169 9312 #define RCC_CR_HSEBYP_Msk (0x1U << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 9313 #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed oscillator (HSE) clock bypass */
AnnaBridge 181:57724642e740 9314 #define RCC_CR_CSSON_Pos (19U)
Anna Bridge 180:96ed750bd169 9315 #define RCC_CR_CSSON_Msk (0x1U << RCC_CR_CSSON_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 9316 #define RCC_CR_CSSON RCC_CR_CSSON_Msk /*!< HSE Clock Security System enable */
Anna Bridge 180:96ed750bd169 9317
AnnaBridge 181:57724642e740 9318 #define RCC_CR_PLLON_Pos (24U)
Anna Bridge 180:96ed750bd169 9319 #define RCC_CR_PLLON_Msk (0x1U << RCC_CR_PLLON_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 9320 #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< System PLL clock enable */
AnnaBridge 181:57724642e740 9321 #define RCC_CR_PLLRDY_Pos (25U)
Anna Bridge 180:96ed750bd169 9322 #define RCC_CR_PLLRDY_Msk (0x1U << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 9323 #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< System PLL clock ready */
AnnaBridge 181:57724642e740 9324 #define RCC_CR_PLLSAI1ON_Pos (26U)
Anna Bridge 180:96ed750bd169 9325 #define RCC_CR_PLLSAI1ON_Msk (0x1U << RCC_CR_PLLSAI1ON_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 9326 #define RCC_CR_PLLSAI1ON RCC_CR_PLLSAI1ON_Msk /*!< SAI1 PLL enable */
AnnaBridge 181:57724642e740 9327 #define RCC_CR_PLLSAI1RDY_Pos (27U)
Anna Bridge 180:96ed750bd169 9328 #define RCC_CR_PLLSAI1RDY_Msk (0x1U << RCC_CR_PLLSAI1RDY_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 9329 #define RCC_CR_PLLSAI1RDY RCC_CR_PLLSAI1RDY_Msk /*!< SAI1 PLL ready */
Anna Bridge 180:96ed750bd169 9330
Anna Bridge 180:96ed750bd169 9331 /******************** Bit definition for RCC_ICSCR register ***************/
Anna Bridge 180:96ed750bd169 9332 /*!< MSICAL configuration */
AnnaBridge 181:57724642e740 9333 #define RCC_ICSCR_MSICAL_Pos (0U)
Anna Bridge 180:96ed750bd169 9334 #define RCC_ICSCR_MSICAL_Msk (0xFFU << RCC_ICSCR_MSICAL_Pos) /*!< 0x000000FF */
Anna Bridge 180:96ed750bd169 9335 #define RCC_ICSCR_MSICAL RCC_ICSCR_MSICAL_Msk /*!< MSICAL[7:0] bits */
Anna Bridge 180:96ed750bd169 9336 #define RCC_ICSCR_MSICAL_0 (0x01U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 9337 #define RCC_ICSCR_MSICAL_1 (0x02U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 9338 #define RCC_ICSCR_MSICAL_2 (0x04U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 9339 #define RCC_ICSCR_MSICAL_3 (0x08U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 9340 #define RCC_ICSCR_MSICAL_4 (0x10U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 9341 #define RCC_ICSCR_MSICAL_5 (0x20U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 9342 #define RCC_ICSCR_MSICAL_6 (0x40U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 9343 #define RCC_ICSCR_MSICAL_7 (0x80U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 9344
Anna Bridge 180:96ed750bd169 9345 /*!< MSITRIM configuration */
AnnaBridge 181:57724642e740 9346 #define RCC_ICSCR_MSITRIM_Pos (8U)
Anna Bridge 180:96ed750bd169 9347 #define RCC_ICSCR_MSITRIM_Msk (0xFFU << RCC_ICSCR_MSITRIM_Pos) /*!< 0x0000FF00 */
Anna Bridge 180:96ed750bd169 9348 #define RCC_ICSCR_MSITRIM RCC_ICSCR_MSITRIM_Msk /*!< MSITRIM[7:0] bits */
Anna Bridge 180:96ed750bd169 9349 #define RCC_ICSCR_MSITRIM_0 (0x01U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 9350 #define RCC_ICSCR_MSITRIM_1 (0x02U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 9351 #define RCC_ICSCR_MSITRIM_2 (0x04U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 9352 #define RCC_ICSCR_MSITRIM_3 (0x08U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 9353 #define RCC_ICSCR_MSITRIM_4 (0x10U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 9354 #define RCC_ICSCR_MSITRIM_5 (0x20U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 9355 #define RCC_ICSCR_MSITRIM_6 (0x40U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 9356 #define RCC_ICSCR_MSITRIM_7 (0x80U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 9357
Anna Bridge 180:96ed750bd169 9358 /*!< HSICAL configuration */
AnnaBridge 181:57724642e740 9359 #define RCC_ICSCR_HSICAL_Pos (16U)
Anna Bridge 180:96ed750bd169 9360 #define RCC_ICSCR_HSICAL_Msk (0xFFU << RCC_ICSCR_HSICAL_Pos) /*!< 0x00FF0000 */
Anna Bridge 180:96ed750bd169 9361 #define RCC_ICSCR_HSICAL RCC_ICSCR_HSICAL_Msk /*!< HSICAL[7:0] bits */
Anna Bridge 180:96ed750bd169 9362 #define RCC_ICSCR_HSICAL_0 (0x01U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 9363 #define RCC_ICSCR_HSICAL_1 (0x02U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 9364 #define RCC_ICSCR_HSICAL_2 (0x04U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 9365 #define RCC_ICSCR_HSICAL_3 (0x08U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 9366 #define RCC_ICSCR_HSICAL_4 (0x10U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 9367 #define RCC_ICSCR_HSICAL_5 (0x20U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 9368 #define RCC_ICSCR_HSICAL_6 (0x40U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 9369 #define RCC_ICSCR_HSICAL_7 (0x80U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 9370
Anna Bridge 180:96ed750bd169 9371 /*!< HSITRIM configuration */
AnnaBridge 181:57724642e740 9372 #define RCC_ICSCR_HSITRIM_Pos (24U)
Anna Bridge 180:96ed750bd169 9373 #define RCC_ICSCR_HSITRIM_Msk (0x1FU << RCC_ICSCR_HSITRIM_Pos) /*!< 0x1F000000 */
Anna Bridge 180:96ed750bd169 9374 #define RCC_ICSCR_HSITRIM RCC_ICSCR_HSITRIM_Msk /*!< HSITRIM[4:0] bits */
Anna Bridge 180:96ed750bd169 9375 #define RCC_ICSCR_HSITRIM_0 (0x01U << RCC_ICSCR_HSITRIM_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 9376 #define RCC_ICSCR_HSITRIM_1 (0x02U << RCC_ICSCR_HSITRIM_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 9377 #define RCC_ICSCR_HSITRIM_2 (0x04U << RCC_ICSCR_HSITRIM_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 9378 #define RCC_ICSCR_HSITRIM_3 (0x08U << RCC_ICSCR_HSITRIM_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 9379 #define RCC_ICSCR_HSITRIM_4 (0x10U << RCC_ICSCR_HSITRIM_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 9380
Anna Bridge 180:96ed750bd169 9381 /******************** Bit definition for RCC_CFGR register ******************/
Anna Bridge 180:96ed750bd169 9382 /*!< SW configuration */
AnnaBridge 181:57724642e740 9383 #define RCC_CFGR_SW_Pos (0U)
Anna Bridge 180:96ed750bd169 9384 #define RCC_CFGR_SW_Msk (0x3U << RCC_CFGR_SW_Pos) /*!< 0x00000003 */
Anna Bridge 180:96ed750bd169 9385 #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */
Anna Bridge 180:96ed750bd169 9386 #define RCC_CFGR_SW_0 (0x1U << RCC_CFGR_SW_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 9387 #define RCC_CFGR_SW_1 (0x2U << RCC_CFGR_SW_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 9388
Anna Bridge 180:96ed750bd169 9389 #define RCC_CFGR_SW_MSI (0x00000000U) /*!< MSI oscillator selection as system clock */
Anna Bridge 180:96ed750bd169 9390 #define RCC_CFGR_SW_HSI (0x00000001U) /*!< HSI16 oscillator selection as system clock */
Anna Bridge 180:96ed750bd169 9391 #define RCC_CFGR_SW_HSE (0x00000002U) /*!< HSE oscillator selection as system clock */
Anna Bridge 180:96ed750bd169 9392 #define RCC_CFGR_SW_PLL (0x00000003U) /*!< PLL selection as system clock */
Anna Bridge 180:96ed750bd169 9393
Anna Bridge 180:96ed750bd169 9394 /*!< SWS configuration */
AnnaBridge 181:57724642e740 9395 #define RCC_CFGR_SWS_Pos (2U)
Anna Bridge 180:96ed750bd169 9396 #define RCC_CFGR_SWS_Msk (0x3U << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */
Anna Bridge 180:96ed750bd169 9397 #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */
Anna Bridge 180:96ed750bd169 9398 #define RCC_CFGR_SWS_0 (0x1U << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 9399 #define RCC_CFGR_SWS_1 (0x2U << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 9400
Anna Bridge 180:96ed750bd169 9401 #define RCC_CFGR_SWS_MSI (0x00000000U) /*!< MSI oscillator used as system clock */
Anna Bridge 180:96ed750bd169 9402 #define RCC_CFGR_SWS_HSI (0x00000004U) /*!< HSI16 oscillator used as system clock */
Anna Bridge 180:96ed750bd169 9403 #define RCC_CFGR_SWS_HSE (0x00000008U) /*!< HSE oscillator used as system clock */
Anna Bridge 180:96ed750bd169 9404 #define RCC_CFGR_SWS_PLL (0x0000000CU) /*!< PLL used as system clock */
Anna Bridge 180:96ed750bd169 9405
Anna Bridge 180:96ed750bd169 9406 /*!< HPRE configuration */
AnnaBridge 181:57724642e740 9407 #define RCC_CFGR_HPRE_Pos (4U)
Anna Bridge 180:96ed750bd169 9408 #define RCC_CFGR_HPRE_Msk (0xFU << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */
Anna Bridge 180:96ed750bd169 9409 #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */
Anna Bridge 180:96ed750bd169 9410 #define RCC_CFGR_HPRE_0 (0x1U << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 9411 #define RCC_CFGR_HPRE_1 (0x2U << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 9412 #define RCC_CFGR_HPRE_2 (0x4U << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 9413 #define RCC_CFGR_HPRE_3 (0x8U << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 9414
Anna Bridge 180:96ed750bd169 9415 #define RCC_CFGR_HPRE_DIV1 (0x00000000U) /*!< SYSCLK not divided */
Anna Bridge 180:96ed750bd169 9416 #define RCC_CFGR_HPRE_DIV2 (0x00000080U) /*!< SYSCLK divided by 2 */
Anna Bridge 180:96ed750bd169 9417 #define RCC_CFGR_HPRE_DIV4 (0x00000090U) /*!< SYSCLK divided by 4 */
Anna Bridge 180:96ed750bd169 9418 #define RCC_CFGR_HPRE_DIV8 (0x000000A0U) /*!< SYSCLK divided by 8 */
Anna Bridge 180:96ed750bd169 9419 #define RCC_CFGR_HPRE_DIV16 (0x000000B0U) /*!< SYSCLK divided by 16 */
Anna Bridge 180:96ed750bd169 9420 #define RCC_CFGR_HPRE_DIV64 (0x000000C0U) /*!< SYSCLK divided by 64 */
Anna Bridge 180:96ed750bd169 9421 #define RCC_CFGR_HPRE_DIV128 (0x000000D0U) /*!< SYSCLK divided by 128 */
Anna Bridge 180:96ed750bd169 9422 #define RCC_CFGR_HPRE_DIV256 (0x000000E0U) /*!< SYSCLK divided by 256 */
Anna Bridge 180:96ed750bd169 9423 #define RCC_CFGR_HPRE_DIV512 (0x000000F0U) /*!< SYSCLK divided by 512 */
Anna Bridge 180:96ed750bd169 9424
Anna Bridge 180:96ed750bd169 9425 /*!< PPRE1 configuration */
AnnaBridge 181:57724642e740 9426 #define RCC_CFGR_PPRE1_Pos (8U)
Anna Bridge 180:96ed750bd169 9427 #define RCC_CFGR_PPRE1_Msk (0x7U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000700 */
Anna Bridge 180:96ed750bd169 9428 #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk /*!< PRE1[2:0] bits (APB2 prescaler) */
Anna Bridge 180:96ed750bd169 9429 #define RCC_CFGR_PPRE1_0 (0x1U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 9430 #define RCC_CFGR_PPRE1_1 (0x2U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 9431 #define RCC_CFGR_PPRE1_2 (0x4U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 9432
Anna Bridge 180:96ed750bd169 9433 #define RCC_CFGR_PPRE1_DIV1 (0x00000000U) /*!< HCLK not divided */
Anna Bridge 180:96ed750bd169 9434 #define RCC_CFGR_PPRE1_DIV2 (0x00000400U) /*!< HCLK divided by 2 */
Anna Bridge 180:96ed750bd169 9435 #define RCC_CFGR_PPRE1_DIV4 (0x00000500U) /*!< HCLK divided by 4 */
Anna Bridge 180:96ed750bd169 9436 #define RCC_CFGR_PPRE1_DIV8 (0x00000600U) /*!< HCLK divided by 8 */
Anna Bridge 180:96ed750bd169 9437 #define RCC_CFGR_PPRE1_DIV16 (0x00000700U) /*!< HCLK divided by 16 */
Anna Bridge 180:96ed750bd169 9438
Anna Bridge 180:96ed750bd169 9439 /*!< PPRE2 configuration */
AnnaBridge 181:57724642e740 9440 #define RCC_CFGR_PPRE2_Pos (11U)
Anna Bridge 180:96ed750bd169 9441 #define RCC_CFGR_PPRE2_Msk (0x7U << RCC_CFGR_PPRE2_Pos) /*!< 0x00003800 */
Anna Bridge 180:96ed750bd169 9442 #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk /*!< PRE2[2:0] bits (APB2 prescaler) */
Anna Bridge 180:96ed750bd169 9443 #define RCC_CFGR_PPRE2_0 (0x1U << RCC_CFGR_PPRE2_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 9444 #define RCC_CFGR_PPRE2_1 (0x2U << RCC_CFGR_PPRE2_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 9445 #define RCC_CFGR_PPRE2_2 (0x4U << RCC_CFGR_PPRE2_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 9446
Anna Bridge 180:96ed750bd169 9447 #define RCC_CFGR_PPRE2_DIV1 (0x00000000U) /*!< HCLK not divided */
Anna Bridge 180:96ed750bd169 9448 #define RCC_CFGR_PPRE2_DIV2 (0x00002000U) /*!< HCLK divided by 2 */
Anna Bridge 180:96ed750bd169 9449 #define RCC_CFGR_PPRE2_DIV4 (0x00002800U) /*!< HCLK divided by 4 */
Anna Bridge 180:96ed750bd169 9450 #define RCC_CFGR_PPRE2_DIV8 (0x00003000U) /*!< HCLK divided by 8 */
Anna Bridge 180:96ed750bd169 9451 #define RCC_CFGR_PPRE2_DIV16 (0x00003800U) /*!< HCLK divided by 16 */
Anna Bridge 180:96ed750bd169 9452
AnnaBridge 181:57724642e740 9453 #define RCC_CFGR_STOPWUCK_Pos (15U)
Anna Bridge 180:96ed750bd169 9454 #define RCC_CFGR_STOPWUCK_Msk (0x1U << RCC_CFGR_STOPWUCK_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 9455 #define RCC_CFGR_STOPWUCK RCC_CFGR_STOPWUCK_Msk /*!< Wake Up from stop and CSS backup clock selection */
Anna Bridge 180:96ed750bd169 9456
Anna Bridge 180:96ed750bd169 9457 /*!< MCOSEL configuration */
AnnaBridge 181:57724642e740 9458 #define RCC_CFGR_MCOSEL_Pos (24U)
Anna Bridge 180:96ed750bd169 9459 #define RCC_CFGR_MCOSEL_Msk (0xFU << RCC_CFGR_MCOSEL_Pos) /*!< 0x0F000000 */
Anna Bridge 180:96ed750bd169 9460 #define RCC_CFGR_MCOSEL RCC_CFGR_MCOSEL_Msk /*!< MCOSEL [3:0] bits (Clock output selection) */
Anna Bridge 180:96ed750bd169 9461 #define RCC_CFGR_MCOSEL_0 (0x1U << RCC_CFGR_MCOSEL_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 9462 #define RCC_CFGR_MCOSEL_1 (0x2U << RCC_CFGR_MCOSEL_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 9463 #define RCC_CFGR_MCOSEL_2 (0x4U << RCC_CFGR_MCOSEL_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 9464 #define RCC_CFGR_MCOSEL_3 (0x8U << RCC_CFGR_MCOSEL_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 9465
AnnaBridge 181:57724642e740 9466 #define RCC_CFGR_MCOPRE_Pos (28U)
Anna Bridge 180:96ed750bd169 9467 #define RCC_CFGR_MCOPRE_Msk (0x7U << RCC_CFGR_MCOPRE_Pos) /*!< 0x70000000 */
Anna Bridge 180:96ed750bd169 9468 #define RCC_CFGR_MCOPRE RCC_CFGR_MCOPRE_Msk /*!< MCO prescaler */
Anna Bridge 180:96ed750bd169 9469 #define RCC_CFGR_MCOPRE_0 (0x1U << RCC_CFGR_MCOPRE_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 9470 #define RCC_CFGR_MCOPRE_1 (0x2U << RCC_CFGR_MCOPRE_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 9471 #define RCC_CFGR_MCOPRE_2 (0x4U << RCC_CFGR_MCOPRE_Pos) /*!< 0x40000000 */
AnnaBridge 181:57724642e740 9472
Anna Bridge 180:96ed750bd169 9473 #define RCC_CFGR_MCOPRE_DIV1 (0x00000000U) /*!< MCO is divided by 1 */
Anna Bridge 180:96ed750bd169 9474 #define RCC_CFGR_MCOPRE_DIV2 (0x10000000U) /*!< MCO is divided by 2 */
Anna Bridge 180:96ed750bd169 9475 #define RCC_CFGR_MCOPRE_DIV4 (0x20000000U) /*!< MCO is divided by 4 */
Anna Bridge 180:96ed750bd169 9476 #define RCC_CFGR_MCOPRE_DIV8 (0x30000000U) /*!< MCO is divided by 8 */
Anna Bridge 180:96ed750bd169 9477 #define RCC_CFGR_MCOPRE_DIV16 (0x40000000U) /*!< MCO is divided by 16 */
AnnaBridge 181:57724642e740 9478
Anna Bridge 180:96ed750bd169 9479 /* Legacy aliases */
Anna Bridge 180:96ed750bd169 9480 #define RCC_CFGR_MCO_PRE RCC_CFGR_MCOPRE
Anna Bridge 180:96ed750bd169 9481 #define RCC_CFGR_MCO_PRE_1 RCC_CFGR_MCOPRE_DIV1
Anna Bridge 180:96ed750bd169 9482 #define RCC_CFGR_MCO_PRE_2 RCC_CFGR_MCOPRE_DIV2
Anna Bridge 180:96ed750bd169 9483 #define RCC_CFGR_MCO_PRE_4 RCC_CFGR_MCOPRE_DIV4
Anna Bridge 180:96ed750bd169 9484 #define RCC_CFGR_MCO_PRE_8 RCC_CFGR_MCOPRE_DIV8
Anna Bridge 180:96ed750bd169 9485 #define RCC_CFGR_MCO_PRE_16 RCC_CFGR_MCOPRE_DIV16
Anna Bridge 180:96ed750bd169 9486
Anna Bridge 180:96ed750bd169 9487 /******************** Bit definition for RCC_PLLCFGR register ***************/
AnnaBridge 181:57724642e740 9488 #define RCC_PLLCFGR_PLLSRC_Pos (0U)
Anna Bridge 180:96ed750bd169 9489 #define RCC_PLLCFGR_PLLSRC_Msk (0x3U << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000003 */
AnnaBridge 181:57724642e740 9490 #define RCC_PLLCFGR_PLLSRC RCC_PLLCFGR_PLLSRC_Msk
AnnaBridge 181:57724642e740 9491
AnnaBridge 181:57724642e740 9492 #define RCC_PLLCFGR_PLLSRC_MSI_Pos (0U)
Anna Bridge 180:96ed750bd169 9493 #define RCC_PLLCFGR_PLLSRC_MSI_Msk (0x1U << RCC_PLLCFGR_PLLSRC_MSI_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 9494 #define RCC_PLLCFGR_PLLSRC_MSI RCC_PLLCFGR_PLLSRC_MSI_Msk /*!< MSI oscillator source clock selected */
AnnaBridge 181:57724642e740 9495 #define RCC_PLLCFGR_PLLSRC_HSI_Pos (1U)
Anna Bridge 180:96ed750bd169 9496 #define RCC_PLLCFGR_PLLSRC_HSI_Msk (0x1U << RCC_PLLCFGR_PLLSRC_HSI_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 9497 #define RCC_PLLCFGR_PLLSRC_HSI RCC_PLLCFGR_PLLSRC_HSI_Msk /*!< HSI16 oscillator source clock selected */
AnnaBridge 181:57724642e740 9498 #define RCC_PLLCFGR_PLLSRC_HSE_Pos (0U)
Anna Bridge 180:96ed750bd169 9499 #define RCC_PLLCFGR_PLLSRC_HSE_Msk (0x3U << RCC_PLLCFGR_PLLSRC_HSE_Pos) /*!< 0x00000003 */
Anna Bridge 180:96ed750bd169 9500 #define RCC_PLLCFGR_PLLSRC_HSE RCC_PLLCFGR_PLLSRC_HSE_Msk /*!< HSE oscillator source clock selected */
Anna Bridge 180:96ed750bd169 9501
AnnaBridge 181:57724642e740 9502 #define RCC_PLLCFGR_PLLM_Pos (4U)
Anna Bridge 180:96ed750bd169 9503 #define RCC_PLLCFGR_PLLM_Msk (0x7U << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000070 */
AnnaBridge 181:57724642e740 9504 #define RCC_PLLCFGR_PLLM RCC_PLLCFGR_PLLM_Msk
Anna Bridge 180:96ed750bd169 9505 #define RCC_PLLCFGR_PLLM_0 (0x1U << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 9506 #define RCC_PLLCFGR_PLLM_1 (0x2U << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 9507 #define RCC_PLLCFGR_PLLM_2 (0x4U << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 9508
AnnaBridge 181:57724642e740 9509 #define RCC_PLLCFGR_PLLN_Pos (8U)
Anna Bridge 180:96ed750bd169 9510 #define RCC_PLLCFGR_PLLN_Msk (0x7FU << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00007F00 */
AnnaBridge 181:57724642e740 9511 #define RCC_PLLCFGR_PLLN RCC_PLLCFGR_PLLN_Msk
Anna Bridge 180:96ed750bd169 9512 #define RCC_PLLCFGR_PLLN_0 (0x01U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 9513 #define RCC_PLLCFGR_PLLN_1 (0x02U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 9514 #define RCC_PLLCFGR_PLLN_2 (0x04U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 9515 #define RCC_PLLCFGR_PLLN_3 (0x08U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 9516 #define RCC_PLLCFGR_PLLN_4 (0x10U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 9517 #define RCC_PLLCFGR_PLLN_5 (0x20U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 9518 #define RCC_PLLCFGR_PLLN_6 (0x40U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 9519
AnnaBridge 181:57724642e740 9520 #define RCC_PLLCFGR_PLLPEN_Pos (16U)
Anna Bridge 180:96ed750bd169 9521 #define RCC_PLLCFGR_PLLPEN_Msk (0x1U << RCC_PLLCFGR_PLLPEN_Pos) /*!< 0x00010000 */
AnnaBridge 181:57724642e740 9522 #define RCC_PLLCFGR_PLLPEN RCC_PLLCFGR_PLLPEN_Msk
AnnaBridge 181:57724642e740 9523 #define RCC_PLLCFGR_PLLP_Pos (17U)
Anna Bridge 180:96ed750bd169 9524 #define RCC_PLLCFGR_PLLP_Msk (0x1U << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00020000 */
AnnaBridge 181:57724642e740 9525 #define RCC_PLLCFGR_PLLP RCC_PLLCFGR_PLLP_Msk
AnnaBridge 181:57724642e740 9526 #define RCC_PLLCFGR_PLLQEN_Pos (20U)
Anna Bridge 180:96ed750bd169 9527 #define RCC_PLLCFGR_PLLQEN_Msk (0x1U << RCC_PLLCFGR_PLLQEN_Pos) /*!< 0x00100000 */
AnnaBridge 181:57724642e740 9528 #define RCC_PLLCFGR_PLLQEN RCC_PLLCFGR_PLLQEN_Msk
AnnaBridge 181:57724642e740 9529
AnnaBridge 181:57724642e740 9530 #define RCC_PLLCFGR_PLLQ_Pos (21U)
Anna Bridge 180:96ed750bd169 9531 #define RCC_PLLCFGR_PLLQ_Msk (0x3U << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x00600000 */
AnnaBridge 181:57724642e740 9532 #define RCC_PLLCFGR_PLLQ RCC_PLLCFGR_PLLQ_Msk
Anna Bridge 180:96ed750bd169 9533 #define RCC_PLLCFGR_PLLQ_0 (0x1U << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 9534 #define RCC_PLLCFGR_PLLQ_1 (0x2U << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 9535
AnnaBridge 181:57724642e740 9536 #define RCC_PLLCFGR_PLLREN_Pos (24U)
Anna Bridge 180:96ed750bd169 9537 #define RCC_PLLCFGR_PLLREN_Msk (0x1U << RCC_PLLCFGR_PLLREN_Pos) /*!< 0x01000000 */
AnnaBridge 181:57724642e740 9538 #define RCC_PLLCFGR_PLLREN RCC_PLLCFGR_PLLREN_Msk
AnnaBridge 181:57724642e740 9539 #define RCC_PLLCFGR_PLLR_Pos (25U)
Anna Bridge 180:96ed750bd169 9540 #define RCC_PLLCFGR_PLLR_Msk (0x3U << RCC_PLLCFGR_PLLR_Pos) /*!< 0x06000000 */
AnnaBridge 181:57724642e740 9541 #define RCC_PLLCFGR_PLLR RCC_PLLCFGR_PLLR_Msk
Anna Bridge 180:96ed750bd169 9542 #define RCC_PLLCFGR_PLLR_0 (0x1U << RCC_PLLCFGR_PLLR_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 9543 #define RCC_PLLCFGR_PLLR_1 (0x2U << RCC_PLLCFGR_PLLR_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 9544
AnnaBridge 181:57724642e740 9545 #define RCC_PLLCFGR_PLLPDIV_Pos (27U)
Anna Bridge 180:96ed750bd169 9546 #define RCC_PLLCFGR_PLLPDIV_Msk (0x1FU << RCC_PLLCFGR_PLLPDIV_Pos) /*!< 0xF8000000 */
AnnaBridge 181:57724642e740 9547 #define RCC_PLLCFGR_PLLPDIV RCC_PLLCFGR_PLLPDIV_Msk
Anna Bridge 180:96ed750bd169 9548 #define RCC_PLLCFGR_PLLPDIV_0 (0x01U << RCC_PLLCFGR_PLLPDIV_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 9549 #define RCC_PLLCFGR_PLLPDIV_1 (0x02U << RCC_PLLCFGR_PLLPDIV_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 9550 #define RCC_PLLCFGR_PLLPDIV_2 (0x04U << RCC_PLLCFGR_PLLPDIV_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 9551 #define RCC_PLLCFGR_PLLPDIV_3 (0x08U << RCC_PLLCFGR_PLLPDIV_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 9552 #define RCC_PLLCFGR_PLLPDIV_4 (0x10U << RCC_PLLCFGR_PLLPDIV_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 9553
Anna Bridge 180:96ed750bd169 9554 /******************** Bit definition for RCC_PLLSAI1CFGR register ************/
AnnaBridge 181:57724642e740 9555 #define RCC_PLLSAI1CFGR_PLLSAI1N_Pos (8U)
Anna Bridge 180:96ed750bd169 9556 #define RCC_PLLSAI1CFGR_PLLSAI1N_Msk (0x7FU << RCC_PLLSAI1CFGR_PLLSAI1N_Pos) /*!< 0x00007F00 */
AnnaBridge 181:57724642e740 9557 #define RCC_PLLSAI1CFGR_PLLSAI1N RCC_PLLSAI1CFGR_PLLSAI1N_Msk
Anna Bridge 180:96ed750bd169 9558 #define RCC_PLLSAI1CFGR_PLLSAI1N_0 (0x01U << RCC_PLLSAI1CFGR_PLLSAI1N_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 9559 #define RCC_PLLSAI1CFGR_PLLSAI1N_1 (0x02U << RCC_PLLSAI1CFGR_PLLSAI1N_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 9560 #define RCC_PLLSAI1CFGR_PLLSAI1N_2 (0x04U << RCC_PLLSAI1CFGR_PLLSAI1N_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 9561 #define RCC_PLLSAI1CFGR_PLLSAI1N_3 (0x08U << RCC_PLLSAI1CFGR_PLLSAI1N_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 9562 #define RCC_PLLSAI1CFGR_PLLSAI1N_4 (0x10U << RCC_PLLSAI1CFGR_PLLSAI1N_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 9563 #define RCC_PLLSAI1CFGR_PLLSAI1N_5 (0x20U << RCC_PLLSAI1CFGR_PLLSAI1N_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 9564 #define RCC_PLLSAI1CFGR_PLLSAI1N_6 (0x40U << RCC_PLLSAI1CFGR_PLLSAI1N_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 9565
AnnaBridge 181:57724642e740 9566 #define RCC_PLLSAI1CFGR_PLLSAI1PEN_Pos (16U)
Anna Bridge 180:96ed750bd169 9567 #define RCC_PLLSAI1CFGR_PLLSAI1PEN_Msk (0x1U << RCC_PLLSAI1CFGR_PLLSAI1PEN_Pos) /*!< 0x00010000 */
AnnaBridge 181:57724642e740 9568 #define RCC_PLLSAI1CFGR_PLLSAI1PEN RCC_PLLSAI1CFGR_PLLSAI1PEN_Msk
AnnaBridge 181:57724642e740 9569 #define RCC_PLLSAI1CFGR_PLLSAI1P_Pos (17U)
Anna Bridge 180:96ed750bd169 9570 #define RCC_PLLSAI1CFGR_PLLSAI1P_Msk (0x1U << RCC_PLLSAI1CFGR_PLLSAI1P_Pos) /*!< 0x00020000 */
AnnaBridge 181:57724642e740 9571 #define RCC_PLLSAI1CFGR_PLLSAI1P RCC_PLLSAI1CFGR_PLLSAI1P_Msk
AnnaBridge 181:57724642e740 9572
AnnaBridge 181:57724642e740 9573 #define RCC_PLLSAI1CFGR_PLLSAI1QEN_Pos (20U)
Anna Bridge 180:96ed750bd169 9574 #define RCC_PLLSAI1CFGR_PLLSAI1QEN_Msk (0x1U << RCC_PLLSAI1CFGR_PLLSAI1QEN_Pos) /*!< 0x00100000 */
AnnaBridge 181:57724642e740 9575 #define RCC_PLLSAI1CFGR_PLLSAI1QEN RCC_PLLSAI1CFGR_PLLSAI1QEN_Msk
AnnaBridge 181:57724642e740 9576 #define RCC_PLLSAI1CFGR_PLLSAI1Q_Pos (21U)
Anna Bridge 180:96ed750bd169 9577 #define RCC_PLLSAI1CFGR_PLLSAI1Q_Msk (0x3U << RCC_PLLSAI1CFGR_PLLSAI1Q_Pos) /*!< 0x00600000 */
AnnaBridge 181:57724642e740 9578 #define RCC_PLLSAI1CFGR_PLLSAI1Q RCC_PLLSAI1CFGR_PLLSAI1Q_Msk
Anna Bridge 180:96ed750bd169 9579 #define RCC_PLLSAI1CFGR_PLLSAI1Q_0 (0x1U << RCC_PLLSAI1CFGR_PLLSAI1Q_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 9580 #define RCC_PLLSAI1CFGR_PLLSAI1Q_1 (0x2U << RCC_PLLSAI1CFGR_PLLSAI1Q_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 9581
AnnaBridge 181:57724642e740 9582 #define RCC_PLLSAI1CFGR_PLLSAI1REN_Pos (24U)
Anna Bridge 180:96ed750bd169 9583 #define RCC_PLLSAI1CFGR_PLLSAI1REN_Msk (0x1U << RCC_PLLSAI1CFGR_PLLSAI1REN_Pos) /*!< 0x01000000 */
AnnaBridge 181:57724642e740 9584 #define RCC_PLLSAI1CFGR_PLLSAI1REN RCC_PLLSAI1CFGR_PLLSAI1REN_Msk
AnnaBridge 181:57724642e740 9585 #define RCC_PLLSAI1CFGR_PLLSAI1R_Pos (25U)
Anna Bridge 180:96ed750bd169 9586 #define RCC_PLLSAI1CFGR_PLLSAI1R_Msk (0x3U << RCC_PLLSAI1CFGR_PLLSAI1R_Pos) /*!< 0x06000000 */
AnnaBridge 181:57724642e740 9587 #define RCC_PLLSAI1CFGR_PLLSAI1R RCC_PLLSAI1CFGR_PLLSAI1R_Msk
Anna Bridge 180:96ed750bd169 9588 #define RCC_PLLSAI1CFGR_PLLSAI1R_0 (0x1U << RCC_PLLSAI1CFGR_PLLSAI1R_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 9589 #define RCC_PLLSAI1CFGR_PLLSAI1R_1 (0x2U << RCC_PLLSAI1CFGR_PLLSAI1R_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 9590
AnnaBridge 181:57724642e740 9591 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV_Pos (27U)
Anna Bridge 180:96ed750bd169 9592 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV_Msk (0x1FU << RCC_PLLSAI1CFGR_PLLSAI1PDIV_Pos) /*!< 0xF8000000 */
AnnaBridge 181:57724642e740 9593 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV RCC_PLLSAI1CFGR_PLLSAI1PDIV_Msk
Anna Bridge 180:96ed750bd169 9594 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV_0 (0x01U << RCC_PLLSAI1CFGR_PLLSAI1PDIV_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 9595 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV_1 (0x02U << RCC_PLLSAI1CFGR_PLLSAI1PDIV_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 9596 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV_2 (0x04U << RCC_PLLSAI1CFGR_PLLSAI1PDIV_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 9597 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV_3 (0x08U << RCC_PLLSAI1CFGR_PLLSAI1PDIV_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 9598 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV_4 (0x10U << RCC_PLLSAI1CFGR_PLLSAI1PDIV_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 9599
Anna Bridge 180:96ed750bd169 9600 /******************** Bit definition for RCC_CIER register ******************/
AnnaBridge 181:57724642e740 9601 #define RCC_CIER_LSIRDYIE_Pos (0U)
Anna Bridge 180:96ed750bd169 9602 #define RCC_CIER_LSIRDYIE_Msk (0x1U << RCC_CIER_LSIRDYIE_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 9603 #define RCC_CIER_LSIRDYIE RCC_CIER_LSIRDYIE_Msk
AnnaBridge 181:57724642e740 9604 #define RCC_CIER_LSERDYIE_Pos (1U)
Anna Bridge 180:96ed750bd169 9605 #define RCC_CIER_LSERDYIE_Msk (0x1U << RCC_CIER_LSERDYIE_Pos) /*!< 0x00000002 */
AnnaBridge 181:57724642e740 9606 #define RCC_CIER_LSERDYIE RCC_CIER_LSERDYIE_Msk
AnnaBridge 181:57724642e740 9607 #define RCC_CIER_MSIRDYIE_Pos (2U)
Anna Bridge 180:96ed750bd169 9608 #define RCC_CIER_MSIRDYIE_Msk (0x1U << RCC_CIER_MSIRDYIE_Pos) /*!< 0x00000004 */
AnnaBridge 181:57724642e740 9609 #define RCC_CIER_MSIRDYIE RCC_CIER_MSIRDYIE_Msk
AnnaBridge 181:57724642e740 9610 #define RCC_CIER_HSIRDYIE_Pos (3U)
Anna Bridge 180:96ed750bd169 9611 #define RCC_CIER_HSIRDYIE_Msk (0x1U << RCC_CIER_HSIRDYIE_Pos) /*!< 0x00000008 */
AnnaBridge 181:57724642e740 9612 #define RCC_CIER_HSIRDYIE RCC_CIER_HSIRDYIE_Msk
AnnaBridge 181:57724642e740 9613 #define RCC_CIER_HSERDYIE_Pos (4U)
Anna Bridge 180:96ed750bd169 9614 #define RCC_CIER_HSERDYIE_Msk (0x1U << RCC_CIER_HSERDYIE_Pos) /*!< 0x00000010 */
AnnaBridge 181:57724642e740 9615 #define RCC_CIER_HSERDYIE RCC_CIER_HSERDYIE_Msk
AnnaBridge 181:57724642e740 9616 #define RCC_CIER_PLLRDYIE_Pos (5U)
Anna Bridge 180:96ed750bd169 9617 #define RCC_CIER_PLLRDYIE_Msk (0x1U << RCC_CIER_PLLRDYIE_Pos) /*!< 0x00000020 */
AnnaBridge 181:57724642e740 9618 #define RCC_CIER_PLLRDYIE RCC_CIER_PLLRDYIE_Msk
AnnaBridge 181:57724642e740 9619 #define RCC_CIER_PLLSAI1RDYIE_Pos (6U)
Anna Bridge 180:96ed750bd169 9620 #define RCC_CIER_PLLSAI1RDYIE_Msk (0x1U << RCC_CIER_PLLSAI1RDYIE_Pos) /*!< 0x00000040 */
AnnaBridge 181:57724642e740 9621 #define RCC_CIER_PLLSAI1RDYIE RCC_CIER_PLLSAI1RDYIE_Msk
AnnaBridge 181:57724642e740 9622 #define RCC_CIER_LSECSSIE_Pos (9U)
Anna Bridge 180:96ed750bd169 9623 #define RCC_CIER_LSECSSIE_Msk (0x1U << RCC_CIER_LSECSSIE_Pos) /*!< 0x00000200 */
AnnaBridge 181:57724642e740 9624 #define RCC_CIER_LSECSSIE RCC_CIER_LSECSSIE_Msk
AnnaBridge 181:57724642e740 9625 #define RCC_CIER_HSI48RDYIE_Pos (10U)
Anna Bridge 180:96ed750bd169 9626 #define RCC_CIER_HSI48RDYIE_Msk (0x1U << RCC_CIER_HSI48RDYIE_Pos) /*!< 0x00000400 */
AnnaBridge 181:57724642e740 9627 #define RCC_CIER_HSI48RDYIE RCC_CIER_HSI48RDYIE_Msk
Anna Bridge 180:96ed750bd169 9628
Anna Bridge 180:96ed750bd169 9629 /******************** Bit definition for RCC_CIFR register ******************/
AnnaBridge 181:57724642e740 9630 #define RCC_CIFR_LSIRDYF_Pos (0U)
Anna Bridge 180:96ed750bd169 9631 #define RCC_CIFR_LSIRDYF_Msk (0x1U << RCC_CIFR_LSIRDYF_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 9632 #define RCC_CIFR_LSIRDYF RCC_CIFR_LSIRDYF_Msk
AnnaBridge 181:57724642e740 9633 #define RCC_CIFR_LSERDYF_Pos (1U)
Anna Bridge 180:96ed750bd169 9634 #define RCC_CIFR_LSERDYF_Msk (0x1U << RCC_CIFR_LSERDYF_Pos) /*!< 0x00000002 */
AnnaBridge 181:57724642e740 9635 #define RCC_CIFR_LSERDYF RCC_CIFR_LSERDYF_Msk
AnnaBridge 181:57724642e740 9636 #define RCC_CIFR_MSIRDYF_Pos (2U)
Anna Bridge 180:96ed750bd169 9637 #define RCC_CIFR_MSIRDYF_Msk (0x1U << RCC_CIFR_MSIRDYF_Pos) /*!< 0x00000004 */
AnnaBridge 181:57724642e740 9638 #define RCC_CIFR_MSIRDYF RCC_CIFR_MSIRDYF_Msk
AnnaBridge 181:57724642e740 9639 #define RCC_CIFR_HSIRDYF_Pos (3U)
Anna Bridge 180:96ed750bd169 9640 #define RCC_CIFR_HSIRDYF_Msk (0x1U << RCC_CIFR_HSIRDYF_Pos) /*!< 0x00000008 */
AnnaBridge 181:57724642e740 9641 #define RCC_CIFR_HSIRDYF RCC_CIFR_HSIRDYF_Msk
AnnaBridge 181:57724642e740 9642 #define RCC_CIFR_HSERDYF_Pos (4U)
Anna Bridge 180:96ed750bd169 9643 #define RCC_CIFR_HSERDYF_Msk (0x1U << RCC_CIFR_HSERDYF_Pos) /*!< 0x00000010 */
AnnaBridge 181:57724642e740 9644 #define RCC_CIFR_HSERDYF RCC_CIFR_HSERDYF_Msk
AnnaBridge 181:57724642e740 9645 #define RCC_CIFR_PLLRDYF_Pos (5U)
Anna Bridge 180:96ed750bd169 9646 #define RCC_CIFR_PLLRDYF_Msk (0x1U << RCC_CIFR_PLLRDYF_Pos) /*!< 0x00000020 */
AnnaBridge 181:57724642e740 9647 #define RCC_CIFR_PLLRDYF RCC_CIFR_PLLRDYF_Msk
AnnaBridge 181:57724642e740 9648 #define RCC_CIFR_PLLSAI1RDYF_Pos (6U)
Anna Bridge 180:96ed750bd169 9649 #define RCC_CIFR_PLLSAI1RDYF_Msk (0x1U << RCC_CIFR_PLLSAI1RDYF_Pos) /*!< 0x00000040 */
AnnaBridge 181:57724642e740 9650 #define RCC_CIFR_PLLSAI1RDYF RCC_CIFR_PLLSAI1RDYF_Msk
AnnaBridge 181:57724642e740 9651 #define RCC_CIFR_CSSF_Pos (8U)
Anna Bridge 180:96ed750bd169 9652 #define RCC_CIFR_CSSF_Msk (0x1U << RCC_CIFR_CSSF_Pos) /*!< 0x00000100 */
AnnaBridge 181:57724642e740 9653 #define RCC_CIFR_CSSF RCC_CIFR_CSSF_Msk
AnnaBridge 181:57724642e740 9654 #define RCC_CIFR_LSECSSF_Pos (9U)
Anna Bridge 180:96ed750bd169 9655 #define RCC_CIFR_LSECSSF_Msk (0x1U << RCC_CIFR_LSECSSF_Pos) /*!< 0x00000200 */
AnnaBridge 181:57724642e740 9656 #define RCC_CIFR_LSECSSF RCC_CIFR_LSECSSF_Msk
AnnaBridge 181:57724642e740 9657 #define RCC_CIFR_HSI48RDYF_Pos (10U)
Anna Bridge 180:96ed750bd169 9658 #define RCC_CIFR_HSI48RDYF_Msk (0x1U << RCC_CIFR_HSI48RDYF_Pos) /*!< 0x00000400 */
AnnaBridge 181:57724642e740 9659 #define RCC_CIFR_HSI48RDYF RCC_CIFR_HSI48RDYF_Msk
Anna Bridge 180:96ed750bd169 9660
Anna Bridge 180:96ed750bd169 9661 /******************** Bit definition for RCC_CICR register ******************/
AnnaBridge 181:57724642e740 9662 #define RCC_CICR_LSIRDYC_Pos (0U)
Anna Bridge 180:96ed750bd169 9663 #define RCC_CICR_LSIRDYC_Msk (0x1U << RCC_CICR_LSIRDYC_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 9664 #define RCC_CICR_LSIRDYC RCC_CICR_LSIRDYC_Msk
AnnaBridge 181:57724642e740 9665 #define RCC_CICR_LSERDYC_Pos (1U)
Anna Bridge 180:96ed750bd169 9666 #define RCC_CICR_LSERDYC_Msk (0x1U << RCC_CICR_LSERDYC_Pos) /*!< 0x00000002 */
AnnaBridge 181:57724642e740 9667 #define RCC_CICR_LSERDYC RCC_CICR_LSERDYC_Msk
AnnaBridge 181:57724642e740 9668 #define RCC_CICR_MSIRDYC_Pos (2U)
Anna Bridge 180:96ed750bd169 9669 #define RCC_CICR_MSIRDYC_Msk (0x1U << RCC_CICR_MSIRDYC_Pos) /*!< 0x00000004 */
AnnaBridge 181:57724642e740 9670 #define RCC_CICR_MSIRDYC RCC_CICR_MSIRDYC_Msk
AnnaBridge 181:57724642e740 9671 #define RCC_CICR_HSIRDYC_Pos (3U)
Anna Bridge 180:96ed750bd169 9672 #define RCC_CICR_HSIRDYC_Msk (0x1U << RCC_CICR_HSIRDYC_Pos) /*!< 0x00000008 */
AnnaBridge 181:57724642e740 9673 #define RCC_CICR_HSIRDYC RCC_CICR_HSIRDYC_Msk
AnnaBridge 181:57724642e740 9674 #define RCC_CICR_HSERDYC_Pos (4U)
Anna Bridge 180:96ed750bd169 9675 #define RCC_CICR_HSERDYC_Msk (0x1U << RCC_CICR_HSERDYC_Pos) /*!< 0x00000010 */
AnnaBridge 181:57724642e740 9676 #define RCC_CICR_HSERDYC RCC_CICR_HSERDYC_Msk
AnnaBridge 181:57724642e740 9677 #define RCC_CICR_PLLRDYC_Pos (5U)
Anna Bridge 180:96ed750bd169 9678 #define RCC_CICR_PLLRDYC_Msk (0x1U << RCC_CICR_PLLRDYC_Pos) /*!< 0x00000020 */
AnnaBridge 181:57724642e740 9679 #define RCC_CICR_PLLRDYC RCC_CICR_PLLRDYC_Msk
AnnaBridge 181:57724642e740 9680 #define RCC_CICR_PLLSAI1RDYC_Pos (6U)
Anna Bridge 180:96ed750bd169 9681 #define RCC_CICR_PLLSAI1RDYC_Msk (0x1U << RCC_CICR_PLLSAI1RDYC_Pos) /*!< 0x00000040 */
AnnaBridge 181:57724642e740 9682 #define RCC_CICR_PLLSAI1RDYC RCC_CICR_PLLSAI1RDYC_Msk
AnnaBridge 181:57724642e740 9683 #define RCC_CICR_CSSC_Pos (8U)
Anna Bridge 180:96ed750bd169 9684 #define RCC_CICR_CSSC_Msk (0x1U << RCC_CICR_CSSC_Pos) /*!< 0x00000100 */
AnnaBridge 181:57724642e740 9685 #define RCC_CICR_CSSC RCC_CICR_CSSC_Msk
AnnaBridge 181:57724642e740 9686 #define RCC_CICR_LSECSSC_Pos (9U)
Anna Bridge 180:96ed750bd169 9687 #define RCC_CICR_LSECSSC_Msk (0x1U << RCC_CICR_LSECSSC_Pos) /*!< 0x00000200 */
AnnaBridge 181:57724642e740 9688 #define RCC_CICR_LSECSSC RCC_CICR_LSECSSC_Msk
AnnaBridge 181:57724642e740 9689 #define RCC_CICR_HSI48RDYC_Pos (10U)
Anna Bridge 180:96ed750bd169 9690 #define RCC_CICR_HSI48RDYC_Msk (0x1U << RCC_CICR_HSI48RDYC_Pos) /*!< 0x00000400 */
AnnaBridge 181:57724642e740 9691 #define RCC_CICR_HSI48RDYC RCC_CICR_HSI48RDYC_Msk
Anna Bridge 180:96ed750bd169 9692
Anna Bridge 180:96ed750bd169 9693 /******************** Bit definition for RCC_AHB1RSTR register **************/
AnnaBridge 181:57724642e740 9694 #define RCC_AHB1RSTR_DMA1RST_Pos (0U)
Anna Bridge 180:96ed750bd169 9695 #define RCC_AHB1RSTR_DMA1RST_Msk (0x1U << RCC_AHB1RSTR_DMA1RST_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 9696 #define RCC_AHB1RSTR_DMA1RST RCC_AHB1RSTR_DMA1RST_Msk
AnnaBridge 181:57724642e740 9697 #define RCC_AHB1RSTR_DMA2RST_Pos (1U)
Anna Bridge 180:96ed750bd169 9698 #define RCC_AHB1RSTR_DMA2RST_Msk (0x1U << RCC_AHB1RSTR_DMA2RST_Pos) /*!< 0x00000002 */
AnnaBridge 181:57724642e740 9699 #define RCC_AHB1RSTR_DMA2RST RCC_AHB1RSTR_DMA2RST_Msk
AnnaBridge 181:57724642e740 9700 #define RCC_AHB1RSTR_FLASHRST_Pos (8U)
Anna Bridge 180:96ed750bd169 9701 #define RCC_AHB1RSTR_FLASHRST_Msk (0x1U << RCC_AHB1RSTR_FLASHRST_Pos) /*!< 0x00000100 */
AnnaBridge 181:57724642e740 9702 #define RCC_AHB1RSTR_FLASHRST RCC_AHB1RSTR_FLASHRST_Msk
AnnaBridge 181:57724642e740 9703 #define RCC_AHB1RSTR_CRCRST_Pos (12U)
Anna Bridge 180:96ed750bd169 9704 #define RCC_AHB1RSTR_CRCRST_Msk (0x1U << RCC_AHB1RSTR_CRCRST_Pos) /*!< 0x00001000 */
AnnaBridge 181:57724642e740 9705 #define RCC_AHB1RSTR_CRCRST RCC_AHB1RSTR_CRCRST_Msk
AnnaBridge 181:57724642e740 9706 #define RCC_AHB1RSTR_TSCRST_Pos (16U)
Anna Bridge 180:96ed750bd169 9707 #define RCC_AHB1RSTR_TSCRST_Msk (0x1U << RCC_AHB1RSTR_TSCRST_Pos) /*!< 0x00010000 */
AnnaBridge 181:57724642e740 9708 #define RCC_AHB1RSTR_TSCRST RCC_AHB1RSTR_TSCRST_Msk
Anna Bridge 180:96ed750bd169 9709
Anna Bridge 180:96ed750bd169 9710 /******************** Bit definition for RCC_AHB2RSTR register **************/
AnnaBridge 181:57724642e740 9711 #define RCC_AHB2RSTR_GPIOARST_Pos (0U)
Anna Bridge 180:96ed750bd169 9712 #define RCC_AHB2RSTR_GPIOARST_Msk (0x1U << RCC_AHB2RSTR_GPIOARST_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 9713 #define RCC_AHB2RSTR_GPIOARST RCC_AHB2RSTR_GPIOARST_Msk
AnnaBridge 181:57724642e740 9714 #define RCC_AHB2RSTR_GPIOBRST_Pos (1U)
Anna Bridge 180:96ed750bd169 9715 #define RCC_AHB2RSTR_GPIOBRST_Msk (0x1U << RCC_AHB2RSTR_GPIOBRST_Pos) /*!< 0x00000002 */
AnnaBridge 181:57724642e740 9716 #define RCC_AHB2RSTR_GPIOBRST RCC_AHB2RSTR_GPIOBRST_Msk
AnnaBridge 181:57724642e740 9717 #define RCC_AHB2RSTR_GPIOCRST_Pos (2U)
Anna Bridge 180:96ed750bd169 9718 #define RCC_AHB2RSTR_GPIOCRST_Msk (0x1U << RCC_AHB2RSTR_GPIOCRST_Pos) /*!< 0x00000004 */
AnnaBridge 181:57724642e740 9719 #define RCC_AHB2RSTR_GPIOCRST RCC_AHB2RSTR_GPIOCRST_Msk
AnnaBridge 181:57724642e740 9720 #define RCC_AHB2RSTR_GPIODRST_Pos (3U)
Anna Bridge 180:96ed750bd169 9721 #define RCC_AHB2RSTR_GPIODRST_Msk (0x1U << RCC_AHB2RSTR_GPIODRST_Pos) /*!< 0x00000008 */
AnnaBridge 181:57724642e740 9722 #define RCC_AHB2RSTR_GPIODRST RCC_AHB2RSTR_GPIODRST_Msk
AnnaBridge 181:57724642e740 9723 #define RCC_AHB2RSTR_GPIOERST_Pos (4U)
Anna Bridge 180:96ed750bd169 9724 #define RCC_AHB2RSTR_GPIOERST_Msk (0x1U << RCC_AHB2RSTR_GPIOERST_Pos) /*!< 0x00000010 */
AnnaBridge 181:57724642e740 9725 #define RCC_AHB2RSTR_GPIOERST RCC_AHB2RSTR_GPIOERST_Msk
AnnaBridge 181:57724642e740 9726 #define RCC_AHB2RSTR_GPIOHRST_Pos (7U)
Anna Bridge 180:96ed750bd169 9727 #define RCC_AHB2RSTR_GPIOHRST_Msk (0x1U << RCC_AHB2RSTR_GPIOHRST_Pos) /*!< 0x00000080 */
AnnaBridge 181:57724642e740 9728 #define RCC_AHB2RSTR_GPIOHRST RCC_AHB2RSTR_GPIOHRST_Msk
AnnaBridge 181:57724642e740 9729 #define RCC_AHB2RSTR_ADCRST_Pos (13U)
Anna Bridge 180:96ed750bd169 9730 #define RCC_AHB2RSTR_ADCRST_Msk (0x1U << RCC_AHB2RSTR_ADCRST_Pos) /*!< 0x00002000 */
AnnaBridge 181:57724642e740 9731 #define RCC_AHB2RSTR_ADCRST RCC_AHB2RSTR_ADCRST_Msk
AnnaBridge 181:57724642e740 9732 #define RCC_AHB2RSTR_RNGRST_Pos (18U)
Anna Bridge 180:96ed750bd169 9733 #define RCC_AHB2RSTR_RNGRST_Msk (0x1U << RCC_AHB2RSTR_RNGRST_Pos) /*!< 0x00040000 */
AnnaBridge 181:57724642e740 9734 #define RCC_AHB2RSTR_RNGRST RCC_AHB2RSTR_RNGRST_Msk
Anna Bridge 180:96ed750bd169 9735
Anna Bridge 180:96ed750bd169 9736 /******************** Bit definition for RCC_AHB3RSTR register **************/
AnnaBridge 181:57724642e740 9737 #define RCC_AHB3RSTR_QSPIRST_Pos (8U)
Anna Bridge 180:96ed750bd169 9738 #define RCC_AHB3RSTR_QSPIRST_Msk (0x1U << RCC_AHB3RSTR_QSPIRST_Pos) /*!< 0x00000100 */
AnnaBridge 181:57724642e740 9739 #define RCC_AHB3RSTR_QSPIRST RCC_AHB3RSTR_QSPIRST_Msk
Anna Bridge 180:96ed750bd169 9740
Anna Bridge 180:96ed750bd169 9741 /******************** Bit definition for RCC_APB1RSTR1 register **************/
AnnaBridge 181:57724642e740 9742 #define RCC_APB1RSTR1_TIM2RST_Pos (0U)
Anna Bridge 180:96ed750bd169 9743 #define RCC_APB1RSTR1_TIM2RST_Msk (0x1U << RCC_APB1RSTR1_TIM2RST_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 9744 #define RCC_APB1RSTR1_TIM2RST RCC_APB1RSTR1_TIM2RST_Msk
AnnaBridge 181:57724642e740 9745 #define RCC_APB1RSTR1_TIM6RST_Pos (4U)
Anna Bridge 180:96ed750bd169 9746 #define RCC_APB1RSTR1_TIM6RST_Msk (0x1U << RCC_APB1RSTR1_TIM6RST_Pos) /*!< 0x00000010 */
AnnaBridge 181:57724642e740 9747 #define RCC_APB1RSTR1_TIM6RST RCC_APB1RSTR1_TIM6RST_Msk
AnnaBridge 181:57724642e740 9748 #define RCC_APB1RSTR1_TIM7RST_Pos (5U)
Anna Bridge 180:96ed750bd169 9749 #define RCC_APB1RSTR1_TIM7RST_Msk (0x1U << RCC_APB1RSTR1_TIM7RST_Pos) /*!< 0x00000020 */
AnnaBridge 181:57724642e740 9750 #define RCC_APB1RSTR1_TIM7RST RCC_APB1RSTR1_TIM7RST_Msk
AnnaBridge 181:57724642e740 9751 #define RCC_APB1RSTR1_LCDRST_Pos (9U)
Anna Bridge 180:96ed750bd169 9752 #define RCC_APB1RSTR1_LCDRST_Msk (0x1U << RCC_APB1RSTR1_LCDRST_Pos) /*!< 0x00000200 */
AnnaBridge 181:57724642e740 9753 #define RCC_APB1RSTR1_LCDRST RCC_APB1RSTR1_LCDRST_Msk
AnnaBridge 181:57724642e740 9754 #define RCC_APB1RSTR1_SPI2RST_Pos (14U)
Anna Bridge 180:96ed750bd169 9755 #define RCC_APB1RSTR1_SPI2RST_Msk (0x1U << RCC_APB1RSTR1_SPI2RST_Pos) /*!< 0x00004000 */
AnnaBridge 181:57724642e740 9756 #define RCC_APB1RSTR1_SPI2RST RCC_APB1RSTR1_SPI2RST_Msk
AnnaBridge 181:57724642e740 9757 #define RCC_APB1RSTR1_SPI3RST_Pos (15U)
Anna Bridge 180:96ed750bd169 9758 #define RCC_APB1RSTR1_SPI3RST_Msk (0x1U << RCC_APB1RSTR1_SPI3RST_Pos) /*!< 0x00008000 */
AnnaBridge 181:57724642e740 9759 #define RCC_APB1RSTR1_SPI3RST RCC_APB1RSTR1_SPI3RST_Msk
AnnaBridge 181:57724642e740 9760 #define RCC_APB1RSTR1_USART2RST_Pos (17U)
Anna Bridge 180:96ed750bd169 9761 #define RCC_APB1RSTR1_USART2RST_Msk (0x1U << RCC_APB1RSTR1_USART2RST_Pos) /*!< 0x00020000 */
AnnaBridge 181:57724642e740 9762 #define RCC_APB1RSTR1_USART2RST RCC_APB1RSTR1_USART2RST_Msk
AnnaBridge 181:57724642e740 9763 #define RCC_APB1RSTR1_USART3RST_Pos (18U)
Anna Bridge 180:96ed750bd169 9764 #define RCC_APB1RSTR1_USART3RST_Msk (0x1U << RCC_APB1RSTR1_USART3RST_Pos) /*!< 0x00040000 */
AnnaBridge 181:57724642e740 9765 #define RCC_APB1RSTR1_USART3RST RCC_APB1RSTR1_USART3RST_Msk
AnnaBridge 181:57724642e740 9766 #define RCC_APB1RSTR1_I2C1RST_Pos (21U)
Anna Bridge 180:96ed750bd169 9767 #define RCC_APB1RSTR1_I2C1RST_Msk (0x1U << RCC_APB1RSTR1_I2C1RST_Pos) /*!< 0x00200000 */
AnnaBridge 181:57724642e740 9768 #define RCC_APB1RSTR1_I2C1RST RCC_APB1RSTR1_I2C1RST_Msk
AnnaBridge 181:57724642e740 9769 #define RCC_APB1RSTR1_I2C2RST_Pos (22U)
Anna Bridge 180:96ed750bd169 9770 #define RCC_APB1RSTR1_I2C2RST_Msk (0x1U << RCC_APB1RSTR1_I2C2RST_Pos) /*!< 0x00400000 */
AnnaBridge 181:57724642e740 9771 #define RCC_APB1RSTR1_I2C2RST RCC_APB1RSTR1_I2C2RST_Msk
AnnaBridge 181:57724642e740 9772 #define RCC_APB1RSTR1_I2C3RST_Pos (23U)
Anna Bridge 180:96ed750bd169 9773 #define RCC_APB1RSTR1_I2C3RST_Msk (0x1U << RCC_APB1RSTR1_I2C3RST_Pos) /*!< 0x00800000 */
AnnaBridge 181:57724642e740 9774 #define RCC_APB1RSTR1_I2C3RST RCC_APB1RSTR1_I2C3RST_Msk
AnnaBridge 181:57724642e740 9775 #define RCC_APB1RSTR1_CRSRST_Pos (24U)
Anna Bridge 180:96ed750bd169 9776 #define RCC_APB1RSTR1_CRSRST_Msk (0x1U << RCC_APB1RSTR1_CRSRST_Pos) /*!< 0x01000000 */
AnnaBridge 181:57724642e740 9777 #define RCC_APB1RSTR1_CRSRST RCC_APB1RSTR1_CRSRST_Msk
AnnaBridge 181:57724642e740 9778 #define RCC_APB1RSTR1_CAN1RST_Pos (25U)
Anna Bridge 180:96ed750bd169 9779 #define RCC_APB1RSTR1_CAN1RST_Msk (0x1U << RCC_APB1RSTR1_CAN1RST_Pos) /*!< 0x02000000 */
AnnaBridge 181:57724642e740 9780 #define RCC_APB1RSTR1_CAN1RST RCC_APB1RSTR1_CAN1RST_Msk
AnnaBridge 181:57724642e740 9781 #define RCC_APB1RSTR1_USBFSRST_Pos (26U)
Anna Bridge 180:96ed750bd169 9782 #define RCC_APB1RSTR1_USBFSRST_Msk (0x1U << RCC_APB1RSTR1_USBFSRST_Pos) /*!< 0x04000000 */
AnnaBridge 181:57724642e740 9783 #define RCC_APB1RSTR1_USBFSRST RCC_APB1RSTR1_USBFSRST_Msk
AnnaBridge 181:57724642e740 9784 #define RCC_APB1RSTR1_PWRRST_Pos (28U)
Anna Bridge 180:96ed750bd169 9785 #define RCC_APB1RSTR1_PWRRST_Msk (0x1U << RCC_APB1RSTR1_PWRRST_Pos) /*!< 0x10000000 */
AnnaBridge 181:57724642e740 9786 #define RCC_APB1RSTR1_PWRRST RCC_APB1RSTR1_PWRRST_Msk
AnnaBridge 181:57724642e740 9787 #define RCC_APB1RSTR1_DAC1RST_Pos (29U)
Anna Bridge 180:96ed750bd169 9788 #define RCC_APB1RSTR1_DAC1RST_Msk (0x1U << RCC_APB1RSTR1_DAC1RST_Pos) /*!< 0x20000000 */
AnnaBridge 181:57724642e740 9789 #define RCC_APB1RSTR1_DAC1RST RCC_APB1RSTR1_DAC1RST_Msk
AnnaBridge 181:57724642e740 9790 #define RCC_APB1RSTR1_OPAMPRST_Pos (30U)
Anna Bridge 180:96ed750bd169 9791 #define RCC_APB1RSTR1_OPAMPRST_Msk (0x1U << RCC_APB1RSTR1_OPAMPRST_Pos) /*!< 0x40000000 */
AnnaBridge 181:57724642e740 9792 #define RCC_APB1RSTR1_OPAMPRST RCC_APB1RSTR1_OPAMPRST_Msk
AnnaBridge 181:57724642e740 9793 #define RCC_APB1RSTR1_LPTIM1RST_Pos (31U)
Anna Bridge 180:96ed750bd169 9794 #define RCC_APB1RSTR1_LPTIM1RST_Msk (0x1U << RCC_APB1RSTR1_LPTIM1RST_Pos) /*!< 0x80000000 */
AnnaBridge 181:57724642e740 9795 #define RCC_APB1RSTR1_LPTIM1RST RCC_APB1RSTR1_LPTIM1RST_Msk
Anna Bridge 180:96ed750bd169 9796
Anna Bridge 180:96ed750bd169 9797 /******************** Bit definition for RCC_APB1RSTR2 register **************/
AnnaBridge 181:57724642e740 9798 #define RCC_APB1RSTR2_LPUART1RST_Pos (0U)
Anna Bridge 180:96ed750bd169 9799 #define RCC_APB1RSTR2_LPUART1RST_Msk (0x1U << RCC_APB1RSTR2_LPUART1RST_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 9800 #define RCC_APB1RSTR2_LPUART1RST RCC_APB1RSTR2_LPUART1RST_Msk
AnnaBridge 181:57724642e740 9801 #define RCC_APB1RSTR2_SWPMI1RST_Pos (2U)
Anna Bridge 180:96ed750bd169 9802 #define RCC_APB1RSTR2_SWPMI1RST_Msk (0x1U << RCC_APB1RSTR2_SWPMI1RST_Pos) /*!< 0x00000004 */
AnnaBridge 181:57724642e740 9803 #define RCC_APB1RSTR2_SWPMI1RST RCC_APB1RSTR2_SWPMI1RST_Msk
AnnaBridge 181:57724642e740 9804 #define RCC_APB1RSTR2_LPTIM2RST_Pos (5U)
Anna Bridge 180:96ed750bd169 9805 #define RCC_APB1RSTR2_LPTIM2RST_Msk (0x1U << RCC_APB1RSTR2_LPTIM2RST_Pos) /*!< 0x00000020 */
AnnaBridge 181:57724642e740 9806 #define RCC_APB1RSTR2_LPTIM2RST RCC_APB1RSTR2_LPTIM2RST_Msk
Anna Bridge 180:96ed750bd169 9807
Anna Bridge 180:96ed750bd169 9808 /******************** Bit definition for RCC_APB2RSTR register **************/
AnnaBridge 181:57724642e740 9809 #define RCC_APB2RSTR_SYSCFGRST_Pos (0U)
Anna Bridge 180:96ed750bd169 9810 #define RCC_APB2RSTR_SYSCFGRST_Msk (0x1U << RCC_APB2RSTR_SYSCFGRST_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 9811 #define RCC_APB2RSTR_SYSCFGRST RCC_APB2RSTR_SYSCFGRST_Msk
AnnaBridge 181:57724642e740 9812 #define RCC_APB2RSTR_SDMMC1RST_Pos (10U)
Anna Bridge 180:96ed750bd169 9813 #define RCC_APB2RSTR_SDMMC1RST_Msk (0x1U << RCC_APB2RSTR_SDMMC1RST_Pos) /*!< 0x00000400 */
AnnaBridge 181:57724642e740 9814 #define RCC_APB2RSTR_SDMMC1RST RCC_APB2RSTR_SDMMC1RST_Msk
AnnaBridge 181:57724642e740 9815 #define RCC_APB2RSTR_TIM1RST_Pos (11U)
Anna Bridge 180:96ed750bd169 9816 #define RCC_APB2RSTR_TIM1RST_Msk (0x1U << RCC_APB2RSTR_TIM1RST_Pos) /*!< 0x00000800 */
AnnaBridge 181:57724642e740 9817 #define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk
AnnaBridge 181:57724642e740 9818 #define RCC_APB2RSTR_SPI1RST_Pos (12U)
Anna Bridge 180:96ed750bd169 9819 #define RCC_APB2RSTR_SPI1RST_Msk (0x1U << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */
AnnaBridge 181:57724642e740 9820 #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk
AnnaBridge 181:57724642e740 9821 #define RCC_APB2RSTR_USART1RST_Pos (14U)
Anna Bridge 180:96ed750bd169 9822 #define RCC_APB2RSTR_USART1RST_Msk (0x1U << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00004000 */
AnnaBridge 181:57724642e740 9823 #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk
AnnaBridge 181:57724642e740 9824 #define RCC_APB2RSTR_TIM15RST_Pos (16U)
Anna Bridge 180:96ed750bd169 9825 #define RCC_APB2RSTR_TIM15RST_Msk (0x1U << RCC_APB2RSTR_TIM15RST_Pos) /*!< 0x00010000 */
AnnaBridge 181:57724642e740 9826 #define RCC_APB2RSTR_TIM15RST RCC_APB2RSTR_TIM15RST_Msk
AnnaBridge 181:57724642e740 9827 #define RCC_APB2RSTR_TIM16RST_Pos (17U)
Anna Bridge 180:96ed750bd169 9828 #define RCC_APB2RSTR_TIM16RST_Msk (0x1U << RCC_APB2RSTR_TIM16RST_Pos) /*!< 0x00020000 */
AnnaBridge 181:57724642e740 9829 #define RCC_APB2RSTR_TIM16RST RCC_APB2RSTR_TIM16RST_Msk
AnnaBridge 181:57724642e740 9830 #define RCC_APB2RSTR_SAI1RST_Pos (21U)
Anna Bridge 180:96ed750bd169 9831 #define RCC_APB2RSTR_SAI1RST_Msk (0x1U << RCC_APB2RSTR_SAI1RST_Pos) /*!< 0x00200000 */
AnnaBridge 181:57724642e740 9832 #define RCC_APB2RSTR_SAI1RST RCC_APB2RSTR_SAI1RST_Msk
Anna Bridge 180:96ed750bd169 9833
Anna Bridge 180:96ed750bd169 9834 /******************** Bit definition for RCC_AHB1ENR register ***************/
AnnaBridge 181:57724642e740 9835 #define RCC_AHB1ENR_DMA1EN_Pos (0U)
Anna Bridge 180:96ed750bd169 9836 #define RCC_AHB1ENR_DMA1EN_Msk (0x1U << RCC_AHB1ENR_DMA1EN_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 9837 #define RCC_AHB1ENR_DMA1EN RCC_AHB1ENR_DMA1EN_Msk
AnnaBridge 181:57724642e740 9838 #define RCC_AHB1ENR_DMA2EN_Pos (1U)
Anna Bridge 180:96ed750bd169 9839 #define RCC_AHB1ENR_DMA2EN_Msk (0x1U << RCC_AHB1ENR_DMA2EN_Pos) /*!< 0x00000002 */
AnnaBridge 181:57724642e740 9840 #define RCC_AHB1ENR_DMA2EN RCC_AHB1ENR_DMA2EN_Msk
AnnaBridge 181:57724642e740 9841 #define RCC_AHB1ENR_FLASHEN_Pos (8U)
Anna Bridge 180:96ed750bd169 9842 #define RCC_AHB1ENR_FLASHEN_Msk (0x1U << RCC_AHB1ENR_FLASHEN_Pos) /*!< 0x00000100 */
AnnaBridge 181:57724642e740 9843 #define RCC_AHB1ENR_FLASHEN RCC_AHB1ENR_FLASHEN_Msk
AnnaBridge 181:57724642e740 9844 #define RCC_AHB1ENR_CRCEN_Pos (12U)
Anna Bridge 180:96ed750bd169 9845 #define RCC_AHB1ENR_CRCEN_Msk (0x1U << RCC_AHB1ENR_CRCEN_Pos) /*!< 0x00001000 */
AnnaBridge 181:57724642e740 9846 #define RCC_AHB1ENR_CRCEN RCC_AHB1ENR_CRCEN_Msk
AnnaBridge 181:57724642e740 9847 #define RCC_AHB1ENR_TSCEN_Pos (16U)
Anna Bridge 180:96ed750bd169 9848 #define RCC_AHB1ENR_TSCEN_Msk (0x1U << RCC_AHB1ENR_TSCEN_Pos) /*!< 0x00010000 */
AnnaBridge 181:57724642e740 9849 #define RCC_AHB1ENR_TSCEN RCC_AHB1ENR_TSCEN_Msk
Anna Bridge 180:96ed750bd169 9850
Anna Bridge 180:96ed750bd169 9851 /******************** Bit definition for RCC_AHB2ENR register ***************/
AnnaBridge 181:57724642e740 9852 #define RCC_AHB2ENR_GPIOAEN_Pos (0U)
Anna Bridge 180:96ed750bd169 9853 #define RCC_AHB2ENR_GPIOAEN_Msk (0x1U << RCC_AHB2ENR_GPIOAEN_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 9854 #define RCC_AHB2ENR_GPIOAEN RCC_AHB2ENR_GPIOAEN_Msk
AnnaBridge 181:57724642e740 9855 #define RCC_AHB2ENR_GPIOBEN_Pos (1U)
Anna Bridge 180:96ed750bd169 9856 #define RCC_AHB2ENR_GPIOBEN_Msk (0x1U << RCC_AHB2ENR_GPIOBEN_Pos) /*!< 0x00000002 */
AnnaBridge 181:57724642e740 9857 #define RCC_AHB2ENR_GPIOBEN RCC_AHB2ENR_GPIOBEN_Msk
AnnaBridge 181:57724642e740 9858 #define RCC_AHB2ENR_GPIOCEN_Pos (2U)
Anna Bridge 180:96ed750bd169 9859 #define RCC_AHB2ENR_GPIOCEN_Msk (0x1U << RCC_AHB2ENR_GPIOCEN_Pos) /*!< 0x00000004 */
AnnaBridge 181:57724642e740 9860 #define RCC_AHB2ENR_GPIOCEN RCC_AHB2ENR_GPIOCEN_Msk
AnnaBridge 181:57724642e740 9861 #define RCC_AHB2ENR_GPIODEN_Pos (3U)
Anna Bridge 180:96ed750bd169 9862 #define RCC_AHB2ENR_GPIODEN_Msk (0x1U << RCC_AHB2ENR_GPIODEN_Pos) /*!< 0x00000008 */
AnnaBridge 181:57724642e740 9863 #define RCC_AHB2ENR_GPIODEN RCC_AHB2ENR_GPIODEN_Msk
AnnaBridge 181:57724642e740 9864 #define RCC_AHB2ENR_GPIOEEN_Pos (4U)
Anna Bridge 180:96ed750bd169 9865 #define RCC_AHB2ENR_GPIOEEN_Msk (0x1U << RCC_AHB2ENR_GPIOEEN_Pos) /*!< 0x00000010 */
AnnaBridge 181:57724642e740 9866 #define RCC_AHB2ENR_GPIOEEN RCC_AHB2ENR_GPIOEEN_Msk
AnnaBridge 181:57724642e740 9867 #define RCC_AHB2ENR_GPIOHEN_Pos (7U)
Anna Bridge 180:96ed750bd169 9868 #define RCC_AHB2ENR_GPIOHEN_Msk (0x1U << RCC_AHB2ENR_GPIOHEN_Pos) /*!< 0x00000080 */
AnnaBridge 181:57724642e740 9869 #define RCC_AHB2ENR_GPIOHEN RCC_AHB2ENR_GPIOHEN_Msk
AnnaBridge 181:57724642e740 9870 #define RCC_AHB2ENR_ADCEN_Pos (13U)
Anna Bridge 180:96ed750bd169 9871 #define RCC_AHB2ENR_ADCEN_Msk (0x1U << RCC_AHB2ENR_ADCEN_Pos) /*!< 0x00002000 */
AnnaBridge 181:57724642e740 9872 #define RCC_AHB2ENR_ADCEN RCC_AHB2ENR_ADCEN_Msk
AnnaBridge 181:57724642e740 9873 #define RCC_AHB2ENR_RNGEN_Pos (18U)
Anna Bridge 180:96ed750bd169 9874 #define RCC_AHB2ENR_RNGEN_Msk (0x1U << RCC_AHB2ENR_RNGEN_Pos) /*!< 0x00040000 */
AnnaBridge 181:57724642e740 9875 #define RCC_AHB2ENR_RNGEN RCC_AHB2ENR_RNGEN_Msk
Anna Bridge 180:96ed750bd169 9876
Anna Bridge 180:96ed750bd169 9877 /******************** Bit definition for RCC_AHB3ENR register ***************/
AnnaBridge 181:57724642e740 9878 #define RCC_AHB3ENR_QSPIEN_Pos (8U)
Anna Bridge 180:96ed750bd169 9879 #define RCC_AHB3ENR_QSPIEN_Msk (0x1U << RCC_AHB3ENR_QSPIEN_Pos) /*!< 0x00000100 */
AnnaBridge 181:57724642e740 9880 #define RCC_AHB3ENR_QSPIEN RCC_AHB3ENR_QSPIEN_Msk
Anna Bridge 180:96ed750bd169 9881
Anna Bridge 180:96ed750bd169 9882 /******************** Bit definition for RCC_APB1ENR1 register ***************/
AnnaBridge 181:57724642e740 9883 #define RCC_APB1ENR1_TIM2EN_Pos (0U)
Anna Bridge 180:96ed750bd169 9884 #define RCC_APB1ENR1_TIM2EN_Msk (0x1U << RCC_APB1ENR1_TIM2EN_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 9885 #define RCC_APB1ENR1_TIM2EN RCC_APB1ENR1_TIM2EN_Msk
AnnaBridge 181:57724642e740 9886 #define RCC_APB1ENR1_TIM6EN_Pos (4U)
Anna Bridge 180:96ed750bd169 9887 #define RCC_APB1ENR1_TIM6EN_Msk (0x1U << RCC_APB1ENR1_TIM6EN_Pos) /*!< 0x00000010 */
AnnaBridge 181:57724642e740 9888 #define RCC_APB1ENR1_TIM6EN RCC_APB1ENR1_TIM6EN_Msk
AnnaBridge 181:57724642e740 9889 #define RCC_APB1ENR1_TIM7EN_Pos (5U)
Anna Bridge 180:96ed750bd169 9890 #define RCC_APB1ENR1_TIM7EN_Msk (0x1U << RCC_APB1ENR1_TIM7EN_Pos) /*!< 0x00000020 */
AnnaBridge 181:57724642e740 9891 #define RCC_APB1ENR1_TIM7EN RCC_APB1ENR1_TIM7EN_Msk
AnnaBridge 181:57724642e740 9892 #define RCC_APB1ENR1_LCDEN_Pos (9U)
Anna Bridge 180:96ed750bd169 9893 #define RCC_APB1ENR1_LCDEN_Msk (0x1U << RCC_APB1ENR1_LCDEN_Pos) /*!< 0x00000200 */
AnnaBridge 181:57724642e740 9894 #define RCC_APB1ENR1_LCDEN RCC_APB1ENR1_LCDEN_Msk
AnnaBridge 181:57724642e740 9895 #define RCC_APB1ENR1_RTCAPBEN_Pos (10U)
Anna Bridge 180:96ed750bd169 9896 #define RCC_APB1ENR1_RTCAPBEN_Msk (0x1U << RCC_APB1ENR1_RTCAPBEN_Pos) /*!< 0x00000400 */
AnnaBridge 181:57724642e740 9897 #define RCC_APB1ENR1_RTCAPBEN RCC_APB1ENR1_RTCAPBEN_Msk
AnnaBridge 181:57724642e740 9898 #define RCC_APB1ENR1_WWDGEN_Pos (11U)
Anna Bridge 180:96ed750bd169 9899 #define RCC_APB1ENR1_WWDGEN_Msk (0x1U << RCC_APB1ENR1_WWDGEN_Pos) /*!< 0x00000800 */
AnnaBridge 181:57724642e740 9900 #define RCC_APB1ENR1_WWDGEN RCC_APB1ENR1_WWDGEN_Msk
AnnaBridge 181:57724642e740 9901 #define RCC_APB1ENR1_SPI2EN_Pos (14U)
Anna Bridge 180:96ed750bd169 9902 #define RCC_APB1ENR1_SPI2EN_Msk (0x1U << RCC_APB1ENR1_SPI2EN_Pos) /*!< 0x00004000 */
AnnaBridge 181:57724642e740 9903 #define RCC_APB1ENR1_SPI2EN RCC_APB1ENR1_SPI2EN_Msk
AnnaBridge 181:57724642e740 9904 #define RCC_APB1ENR1_SPI3EN_Pos (15U)
Anna Bridge 180:96ed750bd169 9905 #define RCC_APB1ENR1_SPI3EN_Msk (0x1U << RCC_APB1ENR1_SPI3EN_Pos) /*!< 0x00008000 */
AnnaBridge 181:57724642e740 9906 #define RCC_APB1ENR1_SPI3EN RCC_APB1ENR1_SPI3EN_Msk
AnnaBridge 181:57724642e740 9907 #define RCC_APB1ENR1_USART2EN_Pos (17U)
Anna Bridge 180:96ed750bd169 9908 #define RCC_APB1ENR1_USART2EN_Msk (0x1U << RCC_APB1ENR1_USART2EN_Pos) /*!< 0x00020000 */
AnnaBridge 181:57724642e740 9909 #define RCC_APB1ENR1_USART2EN RCC_APB1ENR1_USART2EN_Msk
AnnaBridge 181:57724642e740 9910 #define RCC_APB1ENR1_USART3EN_Pos (18U)
Anna Bridge 180:96ed750bd169 9911 #define RCC_APB1ENR1_USART3EN_Msk (0x1U << RCC_APB1ENR1_USART3EN_Pos) /*!< 0x00040000 */
AnnaBridge 181:57724642e740 9912 #define RCC_APB1ENR1_USART3EN RCC_APB1ENR1_USART3EN_Msk
AnnaBridge 181:57724642e740 9913 #define RCC_APB1ENR1_I2C1EN_Pos (21U)
Anna Bridge 180:96ed750bd169 9914 #define RCC_APB1ENR1_I2C1EN_Msk (0x1U << RCC_APB1ENR1_I2C1EN_Pos) /*!< 0x00200000 */
AnnaBridge 181:57724642e740 9915 #define RCC_APB1ENR1_I2C1EN RCC_APB1ENR1_I2C1EN_Msk
AnnaBridge 181:57724642e740 9916 #define RCC_APB1ENR1_I2C2EN_Pos (22U)
Anna Bridge 180:96ed750bd169 9917 #define RCC_APB1ENR1_I2C2EN_Msk (0x1U << RCC_APB1ENR1_I2C2EN_Pos) /*!< 0x00400000 */
AnnaBridge 181:57724642e740 9918 #define RCC_APB1ENR1_I2C2EN RCC_APB1ENR1_I2C2EN_Msk
AnnaBridge 181:57724642e740 9919 #define RCC_APB1ENR1_I2C3EN_Pos (23U)
Anna Bridge 180:96ed750bd169 9920 #define RCC_APB1ENR1_I2C3EN_Msk (0x1U << RCC_APB1ENR1_I2C3EN_Pos) /*!< 0x00800000 */
AnnaBridge 181:57724642e740 9921 #define RCC_APB1ENR1_I2C3EN RCC_APB1ENR1_I2C3EN_Msk
AnnaBridge 181:57724642e740 9922 #define RCC_APB1ENR1_CRSEN_Pos (24U)
Anna Bridge 180:96ed750bd169 9923 #define RCC_APB1ENR1_CRSEN_Msk (0x1U << RCC_APB1ENR1_CRSEN_Pos) /*!< 0x01000000 */
AnnaBridge 181:57724642e740 9924 #define RCC_APB1ENR1_CRSEN RCC_APB1ENR1_CRSEN_Msk
AnnaBridge 181:57724642e740 9925 #define RCC_APB1ENR1_CAN1EN_Pos (25U)
Anna Bridge 180:96ed750bd169 9926 #define RCC_APB1ENR1_CAN1EN_Msk (0x1U << RCC_APB1ENR1_CAN1EN_Pos) /*!< 0x02000000 */
AnnaBridge 181:57724642e740 9927 #define RCC_APB1ENR1_CAN1EN RCC_APB1ENR1_CAN1EN_Msk
AnnaBridge 181:57724642e740 9928 #define RCC_APB1ENR1_USBFSEN_Pos (26U)
Anna Bridge 180:96ed750bd169 9929 #define RCC_APB1ENR1_USBFSEN_Msk (0x1U << RCC_APB1ENR1_USBFSEN_Pos) /*!< 0x04000000 */
AnnaBridge 181:57724642e740 9930 #define RCC_APB1ENR1_USBFSEN RCC_APB1ENR1_USBFSEN_Msk
AnnaBridge 181:57724642e740 9931 #define RCC_APB1ENR1_PWREN_Pos (28U)
Anna Bridge 180:96ed750bd169 9932 #define RCC_APB1ENR1_PWREN_Msk (0x1U << RCC_APB1ENR1_PWREN_Pos) /*!< 0x10000000 */
AnnaBridge 181:57724642e740 9933 #define RCC_APB1ENR1_PWREN RCC_APB1ENR1_PWREN_Msk
AnnaBridge 181:57724642e740 9934 #define RCC_APB1ENR1_DAC1EN_Pos (29U)
Anna Bridge 180:96ed750bd169 9935 #define RCC_APB1ENR1_DAC1EN_Msk (0x1U << RCC_APB1ENR1_DAC1EN_Pos) /*!< 0x20000000 */
AnnaBridge 181:57724642e740 9936 #define RCC_APB1ENR1_DAC1EN RCC_APB1ENR1_DAC1EN_Msk
AnnaBridge 181:57724642e740 9937 #define RCC_APB1ENR1_OPAMPEN_Pos (30U)
Anna Bridge 180:96ed750bd169 9938 #define RCC_APB1ENR1_OPAMPEN_Msk (0x1U << RCC_APB1ENR1_OPAMPEN_Pos) /*!< 0x40000000 */
AnnaBridge 181:57724642e740 9939 #define RCC_APB1ENR1_OPAMPEN RCC_APB1ENR1_OPAMPEN_Msk
AnnaBridge 181:57724642e740 9940 #define RCC_APB1ENR1_LPTIM1EN_Pos (31U)
Anna Bridge 180:96ed750bd169 9941 #define RCC_APB1ENR1_LPTIM1EN_Msk (0x1U << RCC_APB1ENR1_LPTIM1EN_Pos) /*!< 0x80000000 */
AnnaBridge 181:57724642e740 9942 #define RCC_APB1ENR1_LPTIM1EN RCC_APB1ENR1_LPTIM1EN_Msk
Anna Bridge 180:96ed750bd169 9943
Anna Bridge 180:96ed750bd169 9944 /******************** Bit definition for RCC_APB1RSTR2 register **************/
AnnaBridge 181:57724642e740 9945 #define RCC_APB1ENR2_LPUART1EN_Pos (0U)
Anna Bridge 180:96ed750bd169 9946 #define RCC_APB1ENR2_LPUART1EN_Msk (0x1U << RCC_APB1ENR2_LPUART1EN_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 9947 #define RCC_APB1ENR2_LPUART1EN RCC_APB1ENR2_LPUART1EN_Msk
AnnaBridge 181:57724642e740 9948 #define RCC_APB1ENR2_SWPMI1EN_Pos (2U)
Anna Bridge 180:96ed750bd169 9949 #define RCC_APB1ENR2_SWPMI1EN_Msk (0x1U << RCC_APB1ENR2_SWPMI1EN_Pos) /*!< 0x00000004 */
AnnaBridge 181:57724642e740 9950 #define RCC_APB1ENR2_SWPMI1EN RCC_APB1ENR2_SWPMI1EN_Msk
AnnaBridge 181:57724642e740 9951 #define RCC_APB1ENR2_LPTIM2EN_Pos (5U)
Anna Bridge 180:96ed750bd169 9952 #define RCC_APB1ENR2_LPTIM2EN_Msk (0x1U << RCC_APB1ENR2_LPTIM2EN_Pos) /*!< 0x00000020 */
AnnaBridge 181:57724642e740 9953 #define RCC_APB1ENR2_LPTIM2EN RCC_APB1ENR2_LPTIM2EN_Msk
Anna Bridge 180:96ed750bd169 9954
Anna Bridge 180:96ed750bd169 9955 /******************** Bit definition for RCC_APB2ENR register ***************/
AnnaBridge 181:57724642e740 9956 #define RCC_APB2ENR_SYSCFGEN_Pos (0U)
Anna Bridge 180:96ed750bd169 9957 #define RCC_APB2ENR_SYSCFGEN_Msk (0x1U << RCC_APB2ENR_SYSCFGEN_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 9958 #define RCC_APB2ENR_SYSCFGEN RCC_APB2ENR_SYSCFGEN_Msk
AnnaBridge 181:57724642e740 9959 #define RCC_APB2ENR_FWEN_Pos (7U)
Anna Bridge 180:96ed750bd169 9960 #define RCC_APB2ENR_FWEN_Msk (0x1U << RCC_APB2ENR_FWEN_Pos) /*!< 0x00000080 */
AnnaBridge 181:57724642e740 9961 #define RCC_APB2ENR_FWEN RCC_APB2ENR_FWEN_Msk
AnnaBridge 181:57724642e740 9962 #define RCC_APB2ENR_SDMMC1EN_Pos (10U)
Anna Bridge 180:96ed750bd169 9963 #define RCC_APB2ENR_SDMMC1EN_Msk (0x1U << RCC_APB2ENR_SDMMC1EN_Pos) /*!< 0x00000400 */
AnnaBridge 181:57724642e740 9964 #define RCC_APB2ENR_SDMMC1EN RCC_APB2ENR_SDMMC1EN_Msk
AnnaBridge 181:57724642e740 9965 #define RCC_APB2ENR_TIM1EN_Pos (11U)
Anna Bridge 180:96ed750bd169 9966 #define RCC_APB2ENR_TIM1EN_Msk (0x1U << RCC_APB2ENR_TIM1EN_Pos) /*!< 0x00000800 */
AnnaBridge 181:57724642e740 9967 #define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk
AnnaBridge 181:57724642e740 9968 #define RCC_APB2ENR_SPI1EN_Pos (12U)
Anna Bridge 180:96ed750bd169 9969 #define RCC_APB2ENR_SPI1EN_Msk (0x1U << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */
AnnaBridge 181:57724642e740 9970 #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk
AnnaBridge 181:57724642e740 9971 #define RCC_APB2ENR_USART1EN_Pos (14U)
Anna Bridge 180:96ed750bd169 9972 #define RCC_APB2ENR_USART1EN_Msk (0x1U << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00004000 */
AnnaBridge 181:57724642e740 9973 #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk
AnnaBridge 181:57724642e740 9974 #define RCC_APB2ENR_TIM15EN_Pos (16U)
Anna Bridge 180:96ed750bd169 9975 #define RCC_APB2ENR_TIM15EN_Msk (0x1U << RCC_APB2ENR_TIM15EN_Pos) /*!< 0x00010000 */
AnnaBridge 181:57724642e740 9976 #define RCC_APB2ENR_TIM15EN RCC_APB2ENR_TIM15EN_Msk
AnnaBridge 181:57724642e740 9977 #define RCC_APB2ENR_TIM16EN_Pos (17U)
Anna Bridge 180:96ed750bd169 9978 #define RCC_APB2ENR_TIM16EN_Msk (0x1U << RCC_APB2ENR_TIM16EN_Pos) /*!< 0x00020000 */
AnnaBridge 181:57724642e740 9979 #define RCC_APB2ENR_TIM16EN RCC_APB2ENR_TIM16EN_Msk
AnnaBridge 181:57724642e740 9980 #define RCC_APB2ENR_SAI1EN_Pos (21U)
Anna Bridge 180:96ed750bd169 9981 #define RCC_APB2ENR_SAI1EN_Msk (0x1U << RCC_APB2ENR_SAI1EN_Pos) /*!< 0x00200000 */
AnnaBridge 181:57724642e740 9982 #define RCC_APB2ENR_SAI1EN RCC_APB2ENR_SAI1EN_Msk
Anna Bridge 180:96ed750bd169 9983
Anna Bridge 180:96ed750bd169 9984 /******************** Bit definition for RCC_AHB1SMENR register ***************/
AnnaBridge 181:57724642e740 9985 #define RCC_AHB1SMENR_DMA1SMEN_Pos (0U)
Anna Bridge 180:96ed750bd169 9986 #define RCC_AHB1SMENR_DMA1SMEN_Msk (0x1U << RCC_AHB1SMENR_DMA1SMEN_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 9987 #define RCC_AHB1SMENR_DMA1SMEN RCC_AHB1SMENR_DMA1SMEN_Msk
AnnaBridge 181:57724642e740 9988 #define RCC_AHB1SMENR_DMA2SMEN_Pos (1U)
Anna Bridge 180:96ed750bd169 9989 #define RCC_AHB1SMENR_DMA2SMEN_Msk (0x1U << RCC_AHB1SMENR_DMA2SMEN_Pos) /*!< 0x00000002 */
AnnaBridge 181:57724642e740 9990 #define RCC_AHB1SMENR_DMA2SMEN RCC_AHB1SMENR_DMA2SMEN_Msk
AnnaBridge 181:57724642e740 9991 #define RCC_AHB1SMENR_FLASHSMEN_Pos (8U)
Anna Bridge 180:96ed750bd169 9992 #define RCC_AHB1SMENR_FLASHSMEN_Msk (0x1U << RCC_AHB1SMENR_FLASHSMEN_Pos) /*!< 0x00000100 */
AnnaBridge 181:57724642e740 9993 #define RCC_AHB1SMENR_FLASHSMEN RCC_AHB1SMENR_FLASHSMEN_Msk
AnnaBridge 181:57724642e740 9994 #define RCC_AHB1SMENR_SRAM1SMEN_Pos (9U)
Anna Bridge 180:96ed750bd169 9995 #define RCC_AHB1SMENR_SRAM1SMEN_Msk (0x1U << RCC_AHB1SMENR_SRAM1SMEN_Pos) /*!< 0x00000200 */
AnnaBridge 181:57724642e740 9996 #define RCC_AHB1SMENR_SRAM1SMEN RCC_AHB1SMENR_SRAM1SMEN_Msk
AnnaBridge 181:57724642e740 9997 #define RCC_AHB1SMENR_CRCSMEN_Pos (12U)
Anna Bridge 180:96ed750bd169 9998 #define RCC_AHB1SMENR_CRCSMEN_Msk (0x1U << RCC_AHB1SMENR_CRCSMEN_Pos) /*!< 0x00001000 */
AnnaBridge 181:57724642e740 9999 #define RCC_AHB1SMENR_CRCSMEN RCC_AHB1SMENR_CRCSMEN_Msk
AnnaBridge 181:57724642e740 10000 #define RCC_AHB1SMENR_TSCSMEN_Pos (16U)
Anna Bridge 180:96ed750bd169 10001 #define RCC_AHB1SMENR_TSCSMEN_Msk (0x1U << RCC_AHB1SMENR_TSCSMEN_Pos) /*!< 0x00010000 */
AnnaBridge 181:57724642e740 10002 #define RCC_AHB1SMENR_TSCSMEN RCC_AHB1SMENR_TSCSMEN_Msk
Anna Bridge 180:96ed750bd169 10003
Anna Bridge 180:96ed750bd169 10004 /******************** Bit definition for RCC_AHB2SMENR register *************/
AnnaBridge 181:57724642e740 10005 #define RCC_AHB2SMENR_GPIOASMEN_Pos (0U)
Anna Bridge 180:96ed750bd169 10006 #define RCC_AHB2SMENR_GPIOASMEN_Msk (0x1U << RCC_AHB2SMENR_GPIOASMEN_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 10007 #define RCC_AHB2SMENR_GPIOASMEN RCC_AHB2SMENR_GPIOASMEN_Msk
AnnaBridge 181:57724642e740 10008 #define RCC_AHB2SMENR_GPIOBSMEN_Pos (1U)
Anna Bridge 180:96ed750bd169 10009 #define RCC_AHB2SMENR_GPIOBSMEN_Msk (0x1U << RCC_AHB2SMENR_GPIOBSMEN_Pos) /*!< 0x00000002 */
AnnaBridge 181:57724642e740 10010 #define RCC_AHB2SMENR_GPIOBSMEN RCC_AHB2SMENR_GPIOBSMEN_Msk
AnnaBridge 181:57724642e740 10011 #define RCC_AHB2SMENR_GPIOCSMEN_Pos (2U)
Anna Bridge 180:96ed750bd169 10012 #define RCC_AHB2SMENR_GPIOCSMEN_Msk (0x1U << RCC_AHB2SMENR_GPIOCSMEN_Pos) /*!< 0x00000004 */
AnnaBridge 181:57724642e740 10013 #define RCC_AHB2SMENR_GPIOCSMEN RCC_AHB2SMENR_GPIOCSMEN_Msk
AnnaBridge 181:57724642e740 10014 #define RCC_AHB2SMENR_GPIODSMEN_Pos (3U)
Anna Bridge 180:96ed750bd169 10015 #define RCC_AHB2SMENR_GPIODSMEN_Msk (0x1U << RCC_AHB2SMENR_GPIODSMEN_Pos) /*!< 0x00000008 */
AnnaBridge 181:57724642e740 10016 #define RCC_AHB2SMENR_GPIODSMEN RCC_AHB2SMENR_GPIODSMEN_Msk
AnnaBridge 181:57724642e740 10017 #define RCC_AHB2SMENR_GPIOESMEN_Pos (4U)
Anna Bridge 180:96ed750bd169 10018 #define RCC_AHB2SMENR_GPIOESMEN_Msk (0x1U << RCC_AHB2SMENR_GPIOESMEN_Pos) /*!< 0x00000010 */
AnnaBridge 181:57724642e740 10019 #define RCC_AHB2SMENR_GPIOESMEN RCC_AHB2SMENR_GPIOESMEN_Msk
AnnaBridge 181:57724642e740 10020 #define RCC_AHB2SMENR_GPIOHSMEN_Pos (7U)
Anna Bridge 180:96ed750bd169 10021 #define RCC_AHB2SMENR_GPIOHSMEN_Msk (0x1U << RCC_AHB2SMENR_GPIOHSMEN_Pos) /*!< 0x00000080 */
AnnaBridge 181:57724642e740 10022 #define RCC_AHB2SMENR_GPIOHSMEN RCC_AHB2SMENR_GPIOHSMEN_Msk
AnnaBridge 181:57724642e740 10023 #define RCC_AHB2SMENR_SRAM2SMEN_Pos (9U)
Anna Bridge 180:96ed750bd169 10024 #define RCC_AHB2SMENR_SRAM2SMEN_Msk (0x1U << RCC_AHB2SMENR_SRAM2SMEN_Pos) /*!< 0x00000200 */
AnnaBridge 181:57724642e740 10025 #define RCC_AHB2SMENR_SRAM2SMEN RCC_AHB2SMENR_SRAM2SMEN_Msk
AnnaBridge 181:57724642e740 10026 #define RCC_AHB2SMENR_ADCSMEN_Pos (13U)
Anna Bridge 180:96ed750bd169 10027 #define RCC_AHB2SMENR_ADCSMEN_Msk (0x1U << RCC_AHB2SMENR_ADCSMEN_Pos) /*!< 0x00002000 */
AnnaBridge 181:57724642e740 10028 #define RCC_AHB2SMENR_ADCSMEN RCC_AHB2SMENR_ADCSMEN_Msk
AnnaBridge 181:57724642e740 10029 #define RCC_AHB2SMENR_RNGSMEN_Pos (18U)
Anna Bridge 180:96ed750bd169 10030 #define RCC_AHB2SMENR_RNGSMEN_Msk (0x1U << RCC_AHB2SMENR_RNGSMEN_Pos) /*!< 0x00040000 */
AnnaBridge 181:57724642e740 10031 #define RCC_AHB2SMENR_RNGSMEN RCC_AHB2SMENR_RNGSMEN_Msk
Anna Bridge 180:96ed750bd169 10032
Anna Bridge 180:96ed750bd169 10033 /******************** Bit definition for RCC_AHB3SMENR register *************/
AnnaBridge 181:57724642e740 10034 #define RCC_AHB3SMENR_QSPISMEN_Pos (8U)
Anna Bridge 180:96ed750bd169 10035 #define RCC_AHB3SMENR_QSPISMEN_Msk (0x1U << RCC_AHB3SMENR_QSPISMEN_Pos) /*!< 0x00000100 */
AnnaBridge 181:57724642e740 10036 #define RCC_AHB3SMENR_QSPISMEN RCC_AHB3SMENR_QSPISMEN_Msk
Anna Bridge 180:96ed750bd169 10037
Anna Bridge 180:96ed750bd169 10038 /******************** Bit definition for RCC_APB1SMENR1 register *************/
AnnaBridge 181:57724642e740 10039 #define RCC_APB1SMENR1_TIM2SMEN_Pos (0U)
Anna Bridge 180:96ed750bd169 10040 #define RCC_APB1SMENR1_TIM2SMEN_Msk (0x1U << RCC_APB1SMENR1_TIM2SMEN_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 10041 #define RCC_APB1SMENR1_TIM2SMEN RCC_APB1SMENR1_TIM2SMEN_Msk
AnnaBridge 181:57724642e740 10042 #define RCC_APB1SMENR1_TIM6SMEN_Pos (4U)
Anna Bridge 180:96ed750bd169 10043 #define RCC_APB1SMENR1_TIM6SMEN_Msk (0x1U << RCC_APB1SMENR1_TIM6SMEN_Pos) /*!< 0x00000010 */
AnnaBridge 181:57724642e740 10044 #define RCC_APB1SMENR1_TIM6SMEN RCC_APB1SMENR1_TIM6SMEN_Msk
AnnaBridge 181:57724642e740 10045 #define RCC_APB1SMENR1_TIM7SMEN_Pos (5U)
Anna Bridge 180:96ed750bd169 10046 #define RCC_APB1SMENR1_TIM7SMEN_Msk (0x1U << RCC_APB1SMENR1_TIM7SMEN_Pos) /*!< 0x00000020 */
AnnaBridge 181:57724642e740 10047 #define RCC_APB1SMENR1_TIM7SMEN RCC_APB1SMENR1_TIM7SMEN_Msk
AnnaBridge 181:57724642e740 10048 #define RCC_APB1SMENR1_LCDSMEN_Pos (9U)
Anna Bridge 180:96ed750bd169 10049 #define RCC_APB1SMENR1_LCDSMEN_Msk (0x1U << RCC_APB1SMENR1_LCDSMEN_Pos) /*!< 0x00000200 */
AnnaBridge 181:57724642e740 10050 #define RCC_APB1SMENR1_LCDSMEN RCC_APB1SMENR1_LCDSMEN_Msk
AnnaBridge 181:57724642e740 10051 #define RCC_APB1SMENR1_RTCAPBSMEN_Pos (10U)
Anna Bridge 180:96ed750bd169 10052 #define RCC_APB1SMENR1_RTCAPBSMEN_Msk (0x1U << RCC_APB1SMENR1_RTCAPBSMEN_Pos) /*!< 0x00000400 */
AnnaBridge 181:57724642e740 10053 #define RCC_APB1SMENR1_RTCAPBSMEN RCC_APB1SMENR1_RTCAPBSMEN_Msk
AnnaBridge 181:57724642e740 10054 #define RCC_APB1SMENR1_WWDGSMEN_Pos (11U)
Anna Bridge 180:96ed750bd169 10055 #define RCC_APB1SMENR1_WWDGSMEN_Msk (0x1U << RCC_APB1SMENR1_WWDGSMEN_Pos) /*!< 0x00000800 */
AnnaBridge 181:57724642e740 10056 #define RCC_APB1SMENR1_WWDGSMEN RCC_APB1SMENR1_WWDGSMEN_Msk
AnnaBridge 181:57724642e740 10057 #define RCC_APB1SMENR1_SPI2SMEN_Pos (14U)
Anna Bridge 180:96ed750bd169 10058 #define RCC_APB1SMENR1_SPI2SMEN_Msk (0x1U << RCC_APB1SMENR1_SPI2SMEN_Pos) /*!< 0x00004000 */
AnnaBridge 181:57724642e740 10059 #define RCC_APB1SMENR1_SPI2SMEN RCC_APB1SMENR1_SPI2SMEN_Msk
AnnaBridge 181:57724642e740 10060 #define RCC_APB1SMENR1_SPI3SMEN_Pos (15U)
Anna Bridge 180:96ed750bd169 10061 #define RCC_APB1SMENR1_SPI3SMEN_Msk (0x1U << RCC_APB1SMENR1_SPI3SMEN_Pos) /*!< 0x00008000 */
AnnaBridge 181:57724642e740 10062 #define RCC_APB1SMENR1_SPI3SMEN RCC_APB1SMENR1_SPI3SMEN_Msk
AnnaBridge 181:57724642e740 10063 #define RCC_APB1SMENR1_USART2SMEN_Pos (17U)
Anna Bridge 180:96ed750bd169 10064 #define RCC_APB1SMENR1_USART2SMEN_Msk (0x1U << RCC_APB1SMENR1_USART2SMEN_Pos) /*!< 0x00020000 */
AnnaBridge 181:57724642e740 10065 #define RCC_APB1SMENR1_USART2SMEN RCC_APB1SMENR1_USART2SMEN_Msk
AnnaBridge 181:57724642e740 10066 #define RCC_APB1SMENR1_USART3SMEN_Pos (18U)
Anna Bridge 180:96ed750bd169 10067 #define RCC_APB1SMENR1_USART3SMEN_Msk (0x1U << RCC_APB1SMENR1_USART3SMEN_Pos) /*!< 0x00040000 */
AnnaBridge 181:57724642e740 10068 #define RCC_APB1SMENR1_USART3SMEN RCC_APB1SMENR1_USART3SMEN_Msk
AnnaBridge 181:57724642e740 10069 #define RCC_APB1SMENR1_I2C1SMEN_Pos (21U)
Anna Bridge 180:96ed750bd169 10070 #define RCC_APB1SMENR1_I2C1SMEN_Msk (0x1U << RCC_APB1SMENR1_I2C1SMEN_Pos) /*!< 0x00200000 */
AnnaBridge 181:57724642e740 10071 #define RCC_APB1SMENR1_I2C1SMEN RCC_APB1SMENR1_I2C1SMEN_Msk
AnnaBridge 181:57724642e740 10072 #define RCC_APB1SMENR1_I2C2SMEN_Pos (22U)
Anna Bridge 180:96ed750bd169 10073 #define RCC_APB1SMENR1_I2C2SMEN_Msk (0x1U << RCC_APB1SMENR1_I2C2SMEN_Pos) /*!< 0x00400000 */
AnnaBridge 181:57724642e740 10074 #define RCC_APB1SMENR1_I2C2SMEN RCC_APB1SMENR1_I2C2SMEN_Msk
AnnaBridge 181:57724642e740 10075 #define RCC_APB1SMENR1_I2C3SMEN_Pos (23U)
Anna Bridge 180:96ed750bd169 10076 #define RCC_APB1SMENR1_I2C3SMEN_Msk (0x1U << RCC_APB1SMENR1_I2C3SMEN_Pos) /*!< 0x00800000 */
AnnaBridge 181:57724642e740 10077 #define RCC_APB1SMENR1_I2C3SMEN RCC_APB1SMENR1_I2C3SMEN_Msk
AnnaBridge 181:57724642e740 10078 #define RCC_APB1SMENR1_CRSSMEN_Pos (24U)
Anna Bridge 180:96ed750bd169 10079 #define RCC_APB1SMENR1_CRSSMEN_Msk (0x1U << RCC_APB1SMENR1_CRSSMEN_Pos) /*!< 0x01000000 */
AnnaBridge 181:57724642e740 10080 #define RCC_APB1SMENR1_CRSSMEN RCC_APB1SMENR1_CRSSMEN_Msk
AnnaBridge 181:57724642e740 10081 #define RCC_APB1SMENR1_CAN1SMEN_Pos (25U)
Anna Bridge 180:96ed750bd169 10082 #define RCC_APB1SMENR1_CAN1SMEN_Msk (0x1U << RCC_APB1SMENR1_CAN1SMEN_Pos) /*!< 0x02000000 */
AnnaBridge 181:57724642e740 10083 #define RCC_APB1SMENR1_CAN1SMEN RCC_APB1SMENR1_CAN1SMEN_Msk
AnnaBridge 181:57724642e740 10084 #define RCC_APB1SMENR1_USBFSSMEN_Pos (26U)
Anna Bridge 180:96ed750bd169 10085 #define RCC_APB1SMENR1_USBFSSMEN_Msk (0x1U << RCC_APB1SMENR1_USBFSSMEN_Pos) /*!< 0x04000000 */
AnnaBridge 181:57724642e740 10086 #define RCC_APB1SMENR1_USBFSSMEN RCC_APB1SMENR1_USBFSSMEN_Msk
AnnaBridge 181:57724642e740 10087 #define RCC_APB1SMENR1_PWRSMEN_Pos (28U)
Anna Bridge 180:96ed750bd169 10088 #define RCC_APB1SMENR1_PWRSMEN_Msk (0x1U << RCC_APB1SMENR1_PWRSMEN_Pos) /*!< 0x10000000 */
AnnaBridge 181:57724642e740 10089 #define RCC_APB1SMENR1_PWRSMEN RCC_APB1SMENR1_PWRSMEN_Msk
AnnaBridge 181:57724642e740 10090 #define RCC_APB1SMENR1_DAC1SMEN_Pos (29U)
Anna Bridge 180:96ed750bd169 10091 #define RCC_APB1SMENR1_DAC1SMEN_Msk (0x1U << RCC_APB1SMENR1_DAC1SMEN_Pos) /*!< 0x20000000 */
AnnaBridge 181:57724642e740 10092 #define RCC_APB1SMENR1_DAC1SMEN RCC_APB1SMENR1_DAC1SMEN_Msk
AnnaBridge 181:57724642e740 10093 #define RCC_APB1SMENR1_OPAMPSMEN_Pos (30U)
Anna Bridge 180:96ed750bd169 10094 #define RCC_APB1SMENR1_OPAMPSMEN_Msk (0x1U << RCC_APB1SMENR1_OPAMPSMEN_Pos) /*!< 0x40000000 */
AnnaBridge 181:57724642e740 10095 #define RCC_APB1SMENR1_OPAMPSMEN RCC_APB1SMENR1_OPAMPSMEN_Msk
AnnaBridge 181:57724642e740 10096 #define RCC_APB1SMENR1_LPTIM1SMEN_Pos (31U)
Anna Bridge 180:96ed750bd169 10097 #define RCC_APB1SMENR1_LPTIM1SMEN_Msk (0x1U << RCC_APB1SMENR1_LPTIM1SMEN_Pos) /*!< 0x80000000 */
AnnaBridge 181:57724642e740 10098 #define RCC_APB1SMENR1_LPTIM1SMEN RCC_APB1SMENR1_LPTIM1SMEN_Msk
Anna Bridge 180:96ed750bd169 10099
Anna Bridge 180:96ed750bd169 10100 /******************** Bit definition for RCC_APB1SMENR2 register *************/
AnnaBridge 181:57724642e740 10101 #define RCC_APB1SMENR2_LPUART1SMEN_Pos (0U)
Anna Bridge 180:96ed750bd169 10102 #define RCC_APB1SMENR2_LPUART1SMEN_Msk (0x1U << RCC_APB1SMENR2_LPUART1SMEN_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 10103 #define RCC_APB1SMENR2_LPUART1SMEN RCC_APB1SMENR2_LPUART1SMEN_Msk
AnnaBridge 181:57724642e740 10104 #define RCC_APB1SMENR2_SWPMI1SMEN_Pos (2U)
Anna Bridge 180:96ed750bd169 10105 #define RCC_APB1SMENR2_SWPMI1SMEN_Msk (0x1U << RCC_APB1SMENR2_SWPMI1SMEN_Pos) /*!< 0x00000004 */
AnnaBridge 181:57724642e740 10106 #define RCC_APB1SMENR2_SWPMI1SMEN RCC_APB1SMENR2_SWPMI1SMEN_Msk
AnnaBridge 181:57724642e740 10107 #define RCC_APB1SMENR2_LPTIM2SMEN_Pos (5U)
Anna Bridge 180:96ed750bd169 10108 #define RCC_APB1SMENR2_LPTIM2SMEN_Msk (0x1U << RCC_APB1SMENR2_LPTIM2SMEN_Pos) /*!< 0x00000020 */
AnnaBridge 181:57724642e740 10109 #define RCC_APB1SMENR2_LPTIM2SMEN RCC_APB1SMENR2_LPTIM2SMEN_Msk
Anna Bridge 180:96ed750bd169 10110
Anna Bridge 180:96ed750bd169 10111 /******************** Bit definition for RCC_APB2SMENR register *************/
AnnaBridge 181:57724642e740 10112 #define RCC_APB2SMENR_SYSCFGSMEN_Pos (0U)
Anna Bridge 180:96ed750bd169 10113 #define RCC_APB2SMENR_SYSCFGSMEN_Msk (0x1U << RCC_APB2SMENR_SYSCFGSMEN_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 10114 #define RCC_APB2SMENR_SYSCFGSMEN RCC_APB2SMENR_SYSCFGSMEN_Msk
AnnaBridge 181:57724642e740 10115 #define RCC_APB2SMENR_SDMMC1SMEN_Pos (10U)
Anna Bridge 180:96ed750bd169 10116 #define RCC_APB2SMENR_SDMMC1SMEN_Msk (0x1U << RCC_APB2SMENR_SDMMC1SMEN_Pos) /*!< 0x00000400 */
AnnaBridge 181:57724642e740 10117 #define RCC_APB2SMENR_SDMMC1SMEN RCC_APB2SMENR_SDMMC1SMEN_Msk
AnnaBridge 181:57724642e740 10118 #define RCC_APB2SMENR_TIM1SMEN_Pos (11U)
Anna Bridge 180:96ed750bd169 10119 #define RCC_APB2SMENR_TIM1SMEN_Msk (0x1U << RCC_APB2SMENR_TIM1SMEN_Pos) /*!< 0x00000800 */
AnnaBridge 181:57724642e740 10120 #define RCC_APB2SMENR_TIM1SMEN RCC_APB2SMENR_TIM1SMEN_Msk
AnnaBridge 181:57724642e740 10121 #define RCC_APB2SMENR_SPI1SMEN_Pos (12U)
Anna Bridge 180:96ed750bd169 10122 #define RCC_APB2SMENR_SPI1SMEN_Msk (0x1U << RCC_APB2SMENR_SPI1SMEN_Pos) /*!< 0x00001000 */
AnnaBridge 181:57724642e740 10123 #define RCC_APB2SMENR_SPI1SMEN RCC_APB2SMENR_SPI1SMEN_Msk
AnnaBridge 181:57724642e740 10124 #define RCC_APB2SMENR_USART1SMEN_Pos (14U)
Anna Bridge 180:96ed750bd169 10125 #define RCC_APB2SMENR_USART1SMEN_Msk (0x1U << RCC_APB2SMENR_USART1SMEN_Pos) /*!< 0x00004000 */
AnnaBridge 181:57724642e740 10126 #define RCC_APB2SMENR_USART1SMEN RCC_APB2SMENR_USART1SMEN_Msk
AnnaBridge 181:57724642e740 10127 #define RCC_APB2SMENR_TIM15SMEN_Pos (16U)
Anna Bridge 180:96ed750bd169 10128 #define RCC_APB2SMENR_TIM15SMEN_Msk (0x1U << RCC_APB2SMENR_TIM15SMEN_Pos) /*!< 0x00010000 */
AnnaBridge 181:57724642e740 10129 #define RCC_APB2SMENR_TIM15SMEN RCC_APB2SMENR_TIM15SMEN_Msk
AnnaBridge 181:57724642e740 10130 #define RCC_APB2SMENR_TIM16SMEN_Pos (17U)
Anna Bridge 180:96ed750bd169 10131 #define RCC_APB2SMENR_TIM16SMEN_Msk (0x1U << RCC_APB2SMENR_TIM16SMEN_Pos) /*!< 0x00020000 */
AnnaBridge 181:57724642e740 10132 #define RCC_APB2SMENR_TIM16SMEN RCC_APB2SMENR_TIM16SMEN_Msk
AnnaBridge 181:57724642e740 10133 #define RCC_APB2SMENR_SAI1SMEN_Pos (21U)
Anna Bridge 180:96ed750bd169 10134 #define RCC_APB2SMENR_SAI1SMEN_Msk (0x1U << RCC_APB2SMENR_SAI1SMEN_Pos) /*!< 0x00200000 */
AnnaBridge 181:57724642e740 10135 #define RCC_APB2SMENR_SAI1SMEN RCC_APB2SMENR_SAI1SMEN_Msk
Anna Bridge 180:96ed750bd169 10136
Anna Bridge 180:96ed750bd169 10137 /******************** Bit definition for RCC_CCIPR register ******************/
AnnaBridge 181:57724642e740 10138 #define RCC_CCIPR_USART1SEL_Pos (0U)
Anna Bridge 180:96ed750bd169 10139 #define RCC_CCIPR_USART1SEL_Msk (0x3U << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000003 */
AnnaBridge 181:57724642e740 10140 #define RCC_CCIPR_USART1SEL RCC_CCIPR_USART1SEL_Msk
Anna Bridge 180:96ed750bd169 10141 #define RCC_CCIPR_USART1SEL_0 (0x1U << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 10142 #define RCC_CCIPR_USART1SEL_1 (0x2U << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 10143
AnnaBridge 181:57724642e740 10144 #define RCC_CCIPR_USART2SEL_Pos (2U)
Anna Bridge 180:96ed750bd169 10145 #define RCC_CCIPR_USART2SEL_Msk (0x3U << RCC_CCIPR_USART2SEL_Pos) /*!< 0x0000000C */
AnnaBridge 181:57724642e740 10146 #define RCC_CCIPR_USART2SEL RCC_CCIPR_USART2SEL_Msk
Anna Bridge 180:96ed750bd169 10147 #define RCC_CCIPR_USART2SEL_0 (0x1U << RCC_CCIPR_USART2SEL_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 10148 #define RCC_CCIPR_USART2SEL_1 (0x2U << RCC_CCIPR_USART2SEL_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 10149
AnnaBridge 181:57724642e740 10150 #define RCC_CCIPR_USART3SEL_Pos (4U)
Anna Bridge 180:96ed750bd169 10151 #define RCC_CCIPR_USART3SEL_Msk (0x3U << RCC_CCIPR_USART3SEL_Pos) /*!< 0x00000030 */
AnnaBridge 181:57724642e740 10152 #define RCC_CCIPR_USART3SEL RCC_CCIPR_USART3SEL_Msk
Anna Bridge 180:96ed750bd169 10153 #define RCC_CCIPR_USART3SEL_0 (0x1U << RCC_CCIPR_USART3SEL_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 10154 #define RCC_CCIPR_USART3SEL_1 (0x2U << RCC_CCIPR_USART3SEL_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 10155
AnnaBridge 181:57724642e740 10156 #define RCC_CCIPR_LPUART1SEL_Pos (10U)
Anna Bridge 180:96ed750bd169 10157 #define RCC_CCIPR_LPUART1SEL_Msk (0x3U << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x00000C00 */
AnnaBridge 181:57724642e740 10158 #define RCC_CCIPR_LPUART1SEL RCC_CCIPR_LPUART1SEL_Msk
Anna Bridge 180:96ed750bd169 10159 #define RCC_CCIPR_LPUART1SEL_0 (0x1U << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 10160 #define RCC_CCIPR_LPUART1SEL_1 (0x2U << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 10161
AnnaBridge 181:57724642e740 10162 #define RCC_CCIPR_I2C1SEL_Pos (12U)
Anna Bridge 180:96ed750bd169 10163 #define RCC_CCIPR_I2C1SEL_Msk (0x3U << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00003000 */
AnnaBridge 181:57724642e740 10164 #define RCC_CCIPR_I2C1SEL RCC_CCIPR_I2C1SEL_Msk
Anna Bridge 180:96ed750bd169 10165 #define RCC_CCIPR_I2C1SEL_0 (0x1U << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 10166 #define RCC_CCIPR_I2C1SEL_1 (0x2U << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 10167
AnnaBridge 181:57724642e740 10168 #define RCC_CCIPR_I2C2SEL_Pos (14U)
Anna Bridge 180:96ed750bd169 10169 #define RCC_CCIPR_I2C2SEL_Msk (0x3U << RCC_CCIPR_I2C2SEL_Pos) /*!< 0x0000C000 */
AnnaBridge 181:57724642e740 10170 #define RCC_CCIPR_I2C2SEL RCC_CCIPR_I2C2SEL_Msk
Anna Bridge 180:96ed750bd169 10171 #define RCC_CCIPR_I2C2SEL_0 (0x1U << RCC_CCIPR_I2C2SEL_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 10172 #define RCC_CCIPR_I2C2SEL_1 (0x2U << RCC_CCIPR_I2C2SEL_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 10173
AnnaBridge 181:57724642e740 10174 #define RCC_CCIPR_I2C3SEL_Pos (16U)
Anna Bridge 180:96ed750bd169 10175 #define RCC_CCIPR_I2C3SEL_Msk (0x3U << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00030000 */
AnnaBridge 181:57724642e740 10176 #define RCC_CCIPR_I2C3SEL RCC_CCIPR_I2C3SEL_Msk
Anna Bridge 180:96ed750bd169 10177 #define RCC_CCIPR_I2C3SEL_0 (0x1U << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 10178 #define RCC_CCIPR_I2C3SEL_1 (0x2U << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 10179
AnnaBridge 181:57724642e740 10180 #define RCC_CCIPR_LPTIM1SEL_Pos (18U)
Anna Bridge 180:96ed750bd169 10181 #define RCC_CCIPR_LPTIM1SEL_Msk (0x3U << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x000C0000 */
AnnaBridge 181:57724642e740 10182 #define RCC_CCIPR_LPTIM1SEL RCC_CCIPR_LPTIM1SEL_Msk
Anna Bridge 180:96ed750bd169 10183 #define RCC_CCIPR_LPTIM1SEL_0 (0x1U << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 10184 #define RCC_CCIPR_LPTIM1SEL_1 (0x2U << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 10185
AnnaBridge 181:57724642e740 10186 #define RCC_CCIPR_LPTIM2SEL_Pos (20U)
Anna Bridge 180:96ed750bd169 10187 #define RCC_CCIPR_LPTIM2SEL_Msk (0x3U << RCC_CCIPR_LPTIM2SEL_Pos) /*!< 0x00300000 */
AnnaBridge 181:57724642e740 10188 #define RCC_CCIPR_LPTIM2SEL RCC_CCIPR_LPTIM2SEL_Msk
Anna Bridge 180:96ed750bd169 10189 #define RCC_CCIPR_LPTIM2SEL_0 (0x1U << RCC_CCIPR_LPTIM2SEL_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 10190 #define RCC_CCIPR_LPTIM2SEL_1 (0x2U << RCC_CCIPR_LPTIM2SEL_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 10191
AnnaBridge 181:57724642e740 10192 #define RCC_CCIPR_SAI1SEL_Pos (22U)
Anna Bridge 180:96ed750bd169 10193 #define RCC_CCIPR_SAI1SEL_Msk (0x3U << RCC_CCIPR_SAI1SEL_Pos) /*!< 0x00C00000 */
AnnaBridge 181:57724642e740 10194 #define RCC_CCIPR_SAI1SEL RCC_CCIPR_SAI1SEL_Msk
Anna Bridge 180:96ed750bd169 10195 #define RCC_CCIPR_SAI1SEL_0 (0x1U << RCC_CCIPR_SAI1SEL_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 10196 #define RCC_CCIPR_SAI1SEL_1 (0x2U << RCC_CCIPR_SAI1SEL_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 10197
AnnaBridge 181:57724642e740 10198 #define RCC_CCIPR_CLK48SEL_Pos (26U)
Anna Bridge 180:96ed750bd169 10199 #define RCC_CCIPR_CLK48SEL_Msk (0x3U << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x0C000000 */
AnnaBridge 181:57724642e740 10200 #define RCC_CCIPR_CLK48SEL RCC_CCIPR_CLK48SEL_Msk
Anna Bridge 180:96ed750bd169 10201 #define RCC_CCIPR_CLK48SEL_0 (0x1U << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 10202 #define RCC_CCIPR_CLK48SEL_1 (0x2U << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 10203
AnnaBridge 181:57724642e740 10204 #define RCC_CCIPR_ADCSEL_Pos (28U)
Anna Bridge 180:96ed750bd169 10205 #define RCC_CCIPR_ADCSEL_Msk (0x3U << RCC_CCIPR_ADCSEL_Pos) /*!< 0x30000000 */
AnnaBridge 181:57724642e740 10206 #define RCC_CCIPR_ADCSEL RCC_CCIPR_ADCSEL_Msk
Anna Bridge 180:96ed750bd169 10207 #define RCC_CCIPR_ADCSEL_0 (0x1U << RCC_CCIPR_ADCSEL_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 10208 #define RCC_CCIPR_ADCSEL_1 (0x2U << RCC_CCIPR_ADCSEL_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 10209
AnnaBridge 181:57724642e740 10210 #define RCC_CCIPR_SWPMI1SEL_Pos (30U)
Anna Bridge 180:96ed750bd169 10211 #define RCC_CCIPR_SWPMI1SEL_Msk (0x1U << RCC_CCIPR_SWPMI1SEL_Pos) /*!< 0x40000000 */
AnnaBridge 181:57724642e740 10212 #define RCC_CCIPR_SWPMI1SEL RCC_CCIPR_SWPMI1SEL_Msk
Anna Bridge 180:96ed750bd169 10213
Anna Bridge 180:96ed750bd169 10214 /******************** Bit definition for RCC_BDCR register ******************/
AnnaBridge 181:57724642e740 10215 #define RCC_BDCR_LSEON_Pos (0U)
Anna Bridge 180:96ed750bd169 10216 #define RCC_BDCR_LSEON_Msk (0x1U << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 10217 #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk
AnnaBridge 181:57724642e740 10218 #define RCC_BDCR_LSERDY_Pos (1U)
Anna Bridge 180:96ed750bd169 10219 #define RCC_BDCR_LSERDY_Msk (0x1U << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */
AnnaBridge 181:57724642e740 10220 #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk
AnnaBridge 181:57724642e740 10221 #define RCC_BDCR_LSEBYP_Pos (2U)
Anna Bridge 180:96ed750bd169 10222 #define RCC_BDCR_LSEBYP_Msk (0x1U << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */
AnnaBridge 181:57724642e740 10223 #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk
AnnaBridge 181:57724642e740 10224
AnnaBridge 181:57724642e740 10225 #define RCC_BDCR_LSEDRV_Pos (3U)
Anna Bridge 180:96ed750bd169 10226 #define RCC_BDCR_LSEDRV_Msk (0x3U << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000018 */
AnnaBridge 181:57724642e740 10227 #define RCC_BDCR_LSEDRV RCC_BDCR_LSEDRV_Msk
Anna Bridge 180:96ed750bd169 10228 #define RCC_BDCR_LSEDRV_0 (0x1U << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 10229 #define RCC_BDCR_LSEDRV_1 (0x2U << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 10230
AnnaBridge 181:57724642e740 10231 #define RCC_BDCR_LSECSSON_Pos (5U)
Anna Bridge 180:96ed750bd169 10232 #define RCC_BDCR_LSECSSON_Msk (0x1U << RCC_BDCR_LSECSSON_Pos) /*!< 0x00000020 */
AnnaBridge 181:57724642e740 10233 #define RCC_BDCR_LSECSSON RCC_BDCR_LSECSSON_Msk
AnnaBridge 181:57724642e740 10234 #define RCC_BDCR_LSECSSD_Pos (6U)
Anna Bridge 180:96ed750bd169 10235 #define RCC_BDCR_LSECSSD_Msk (0x1U << RCC_BDCR_LSECSSD_Pos) /*!< 0x00000040 */
AnnaBridge 181:57724642e740 10236 #define RCC_BDCR_LSECSSD RCC_BDCR_LSECSSD_Msk
AnnaBridge 181:57724642e740 10237
AnnaBridge 181:57724642e740 10238 #define RCC_BDCR_RTCSEL_Pos (8U)
Anna Bridge 180:96ed750bd169 10239 #define RCC_BDCR_RTCSEL_Msk (0x3U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000300 */
AnnaBridge 181:57724642e740 10240 #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk
Anna Bridge 180:96ed750bd169 10241 #define RCC_BDCR_RTCSEL_0 (0x1U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 10242 #define RCC_BDCR_RTCSEL_1 (0x2U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 10243
AnnaBridge 181:57724642e740 10244 #define RCC_BDCR_RTCEN_Pos (15U)
Anna Bridge 180:96ed750bd169 10245 #define RCC_BDCR_RTCEN_Msk (0x1U << RCC_BDCR_RTCEN_Pos) /*!< 0x00008000 */
AnnaBridge 181:57724642e740 10246 #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk
AnnaBridge 181:57724642e740 10247 #define RCC_BDCR_BDRST_Pos (16U)
Anna Bridge 180:96ed750bd169 10248 #define RCC_BDCR_BDRST_Msk (0x1U << RCC_BDCR_BDRST_Pos) /*!< 0x00010000 */
AnnaBridge 181:57724642e740 10249 #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk
AnnaBridge 181:57724642e740 10250 #define RCC_BDCR_LSCOEN_Pos (24U)
Anna Bridge 180:96ed750bd169 10251 #define RCC_BDCR_LSCOEN_Msk (0x1U << RCC_BDCR_LSCOEN_Pos) /*!< 0x01000000 */
AnnaBridge 181:57724642e740 10252 #define RCC_BDCR_LSCOEN RCC_BDCR_LSCOEN_Msk
AnnaBridge 181:57724642e740 10253 #define RCC_BDCR_LSCOSEL_Pos (25U)
Anna Bridge 180:96ed750bd169 10254 #define RCC_BDCR_LSCOSEL_Msk (0x1U << RCC_BDCR_LSCOSEL_Pos) /*!< 0x02000000 */
AnnaBridge 181:57724642e740 10255 #define RCC_BDCR_LSCOSEL RCC_BDCR_LSCOSEL_Msk
Anna Bridge 180:96ed750bd169 10256
Anna Bridge 180:96ed750bd169 10257 /******************** Bit definition for RCC_CSR register *******************/
AnnaBridge 181:57724642e740 10258 #define RCC_CSR_LSION_Pos (0U)
Anna Bridge 180:96ed750bd169 10259 #define RCC_CSR_LSION_Msk (0x1U << RCC_CSR_LSION_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 10260 #define RCC_CSR_LSION RCC_CSR_LSION_Msk
AnnaBridge 181:57724642e740 10261 #define RCC_CSR_LSIRDY_Pos (1U)
Anna Bridge 180:96ed750bd169 10262 #define RCC_CSR_LSIRDY_Msk (0x1U << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */
AnnaBridge 181:57724642e740 10263 #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk
AnnaBridge 181:57724642e740 10264
AnnaBridge 181:57724642e740 10265 #define RCC_CSR_MSISRANGE_Pos (8U)
Anna Bridge 180:96ed750bd169 10266 #define RCC_CSR_MSISRANGE_Msk (0xFU << RCC_CSR_MSISRANGE_Pos) /*!< 0x00000F00 */
AnnaBridge 181:57724642e740 10267 #define RCC_CSR_MSISRANGE RCC_CSR_MSISRANGE_Msk
Anna Bridge 180:96ed750bd169 10268 #define RCC_CSR_MSISRANGE_1 (0x4U << RCC_CSR_MSISRANGE_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 10269 #define RCC_CSR_MSISRANGE_2 (0x5U << RCC_CSR_MSISRANGE_Pos) /*!< 0x00000500 */
Anna Bridge 180:96ed750bd169 10270 #define RCC_CSR_MSISRANGE_4 (0x6U << RCC_CSR_MSISRANGE_Pos) /*!< 0x00000600 */
Anna Bridge 180:96ed750bd169 10271 #define RCC_CSR_MSISRANGE_8 (0x7U << RCC_CSR_MSISRANGE_Pos) /*!< 0x00000700 */
Anna Bridge 180:96ed750bd169 10272
AnnaBridge 181:57724642e740 10273 #define RCC_CSR_RMVF_Pos (23U)
Anna Bridge 180:96ed750bd169 10274 #define RCC_CSR_RMVF_Msk (0x1U << RCC_CSR_RMVF_Pos) /*!< 0x00800000 */
AnnaBridge 181:57724642e740 10275 #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk
AnnaBridge 181:57724642e740 10276 #define RCC_CSR_FWRSTF_Pos (24U)
Anna Bridge 180:96ed750bd169 10277 #define RCC_CSR_FWRSTF_Msk (0x1U << RCC_CSR_FWRSTF_Pos) /*!< 0x01000000 */
AnnaBridge 181:57724642e740 10278 #define RCC_CSR_FWRSTF RCC_CSR_FWRSTF_Msk
AnnaBridge 181:57724642e740 10279 #define RCC_CSR_OBLRSTF_Pos (25U)
Anna Bridge 180:96ed750bd169 10280 #define RCC_CSR_OBLRSTF_Msk (0x1U << RCC_CSR_OBLRSTF_Pos) /*!< 0x02000000 */
AnnaBridge 181:57724642e740 10281 #define RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF_Msk
AnnaBridge 181:57724642e740 10282 #define RCC_CSR_PINRSTF_Pos (26U)
Anna Bridge 180:96ed750bd169 10283 #define RCC_CSR_PINRSTF_Msk (0x1U << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */
AnnaBridge 181:57724642e740 10284 #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk
AnnaBridge 181:57724642e740 10285 #define RCC_CSR_BORRSTF_Pos (27U)
Anna Bridge 180:96ed750bd169 10286 #define RCC_CSR_BORRSTF_Msk (0x1U << RCC_CSR_BORRSTF_Pos) /*!< 0x08000000 */
AnnaBridge 181:57724642e740 10287 #define RCC_CSR_BORRSTF RCC_CSR_BORRSTF_Msk
AnnaBridge 181:57724642e740 10288 #define RCC_CSR_SFTRSTF_Pos (28U)
Anna Bridge 180:96ed750bd169 10289 #define RCC_CSR_SFTRSTF_Msk (0x1U << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */
AnnaBridge 181:57724642e740 10290 #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk
AnnaBridge 181:57724642e740 10291 #define RCC_CSR_IWDGRSTF_Pos (29U)
Anna Bridge 180:96ed750bd169 10292 #define RCC_CSR_IWDGRSTF_Msk (0x1U << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */
AnnaBridge 181:57724642e740 10293 #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk
AnnaBridge 181:57724642e740 10294 #define RCC_CSR_WWDGRSTF_Pos (30U)
Anna Bridge 180:96ed750bd169 10295 #define RCC_CSR_WWDGRSTF_Msk (0x1U << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */
AnnaBridge 181:57724642e740 10296 #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk
AnnaBridge 181:57724642e740 10297 #define RCC_CSR_LPWRRSTF_Pos (31U)
Anna Bridge 180:96ed750bd169 10298 #define RCC_CSR_LPWRRSTF_Msk (0x1U << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */
AnnaBridge 181:57724642e740 10299 #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk
Anna Bridge 180:96ed750bd169 10300
Anna Bridge 180:96ed750bd169 10301 /******************** Bit definition for RCC_CRRCR register *****************/
AnnaBridge 181:57724642e740 10302 #define RCC_CRRCR_HSI48ON_Pos (0U)
Anna Bridge 180:96ed750bd169 10303 #define RCC_CRRCR_HSI48ON_Msk (0x1U << RCC_CRRCR_HSI48ON_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 10304 #define RCC_CRRCR_HSI48ON RCC_CRRCR_HSI48ON_Msk
AnnaBridge 181:57724642e740 10305 #define RCC_CRRCR_HSI48RDY_Pos (1U)
Anna Bridge 180:96ed750bd169 10306 #define RCC_CRRCR_HSI48RDY_Msk (0x1U << RCC_CRRCR_HSI48RDY_Pos) /*!< 0x00000002 */
AnnaBridge 181:57724642e740 10307 #define RCC_CRRCR_HSI48RDY RCC_CRRCR_HSI48RDY_Msk
Anna Bridge 180:96ed750bd169 10308
Anna Bridge 180:96ed750bd169 10309 /*!< HSI48CAL configuration */
AnnaBridge 181:57724642e740 10310 #define RCC_CRRCR_HSI48CAL_Pos (7U)
Anna Bridge 180:96ed750bd169 10311 #define RCC_CRRCR_HSI48CAL_Msk (0x1FFU << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x0000FF80 */
Anna Bridge 180:96ed750bd169 10312 #define RCC_CRRCR_HSI48CAL RCC_CRRCR_HSI48CAL_Msk /*!< HSI48CAL[8:0] bits */
Anna Bridge 180:96ed750bd169 10313 #define RCC_CRRCR_HSI48CAL_0 (0x001U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 10314 #define RCC_CRRCR_HSI48CAL_1 (0x002U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 10315 #define RCC_CRRCR_HSI48CAL_2 (0x004U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 10316 #define RCC_CRRCR_HSI48CAL_3 (0x008U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 10317 #define RCC_CRRCR_HSI48CAL_4 (0x010U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 10318 #define RCC_CRRCR_HSI48CAL_5 (0x020U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 10319 #define RCC_CRRCR_HSI48CAL_6 (0x040U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 10320 #define RCC_CRRCR_HSI48CAL_7 (0x080U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 10321 #define RCC_CRRCR_HSI48CAL_8 (0x100U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 10322
Anna Bridge 180:96ed750bd169 10323 /******************************************************************************/
Anna Bridge 180:96ed750bd169 10324 /* */
Anna Bridge 180:96ed750bd169 10325 /* RNG */
Anna Bridge 180:96ed750bd169 10326 /* */
Anna Bridge 180:96ed750bd169 10327 /******************************************************************************/
Anna Bridge 180:96ed750bd169 10328 /******************** Bits definition for RNG_CR register *******************/
AnnaBridge 181:57724642e740 10329 #define RNG_CR_RNGEN_Pos (2U)
Anna Bridge 180:96ed750bd169 10330 #define RNG_CR_RNGEN_Msk (0x1U << RNG_CR_RNGEN_Pos) /*!< 0x00000004 */
AnnaBridge 181:57724642e740 10331 #define RNG_CR_RNGEN RNG_CR_RNGEN_Msk
AnnaBridge 181:57724642e740 10332 #define RNG_CR_IE_Pos (3U)
Anna Bridge 180:96ed750bd169 10333 #define RNG_CR_IE_Msk (0x1U << RNG_CR_IE_Pos) /*!< 0x00000008 */
AnnaBridge 181:57724642e740 10334 #define RNG_CR_IE RNG_CR_IE_Msk
Anna Bridge 180:96ed750bd169 10335
Anna Bridge 180:96ed750bd169 10336 /******************** Bits definition for RNG_SR register *******************/
AnnaBridge 181:57724642e740 10337 #define RNG_SR_DRDY_Pos (0U)
Anna Bridge 180:96ed750bd169 10338 #define RNG_SR_DRDY_Msk (0x1U << RNG_SR_DRDY_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 10339 #define RNG_SR_DRDY RNG_SR_DRDY_Msk
AnnaBridge 181:57724642e740 10340 #define RNG_SR_CECS_Pos (1U)
Anna Bridge 180:96ed750bd169 10341 #define RNG_SR_CECS_Msk (0x1U << RNG_SR_CECS_Pos) /*!< 0x00000002 */
AnnaBridge 181:57724642e740 10342 #define RNG_SR_CECS RNG_SR_CECS_Msk
AnnaBridge 181:57724642e740 10343 #define RNG_SR_SECS_Pos (2U)
Anna Bridge 180:96ed750bd169 10344 #define RNG_SR_SECS_Msk (0x1U << RNG_SR_SECS_Pos) /*!< 0x00000004 */
AnnaBridge 181:57724642e740 10345 #define RNG_SR_SECS RNG_SR_SECS_Msk
AnnaBridge 181:57724642e740 10346 #define RNG_SR_CEIS_Pos (5U)
Anna Bridge 180:96ed750bd169 10347 #define RNG_SR_CEIS_Msk (0x1U << RNG_SR_CEIS_Pos) /*!< 0x00000020 */
AnnaBridge 181:57724642e740 10348 #define RNG_SR_CEIS RNG_SR_CEIS_Msk
AnnaBridge 181:57724642e740 10349 #define RNG_SR_SEIS_Pos (6U)
Anna Bridge 180:96ed750bd169 10350 #define RNG_SR_SEIS_Msk (0x1U << RNG_SR_SEIS_Pos) /*!< 0x00000040 */
AnnaBridge 181:57724642e740 10351 #define RNG_SR_SEIS RNG_SR_SEIS_Msk
Anna Bridge 180:96ed750bd169 10352
Anna Bridge 180:96ed750bd169 10353 /******************************************************************************/
Anna Bridge 180:96ed750bd169 10354 /* */
Anna Bridge 180:96ed750bd169 10355 /* Real-Time Clock (RTC) */
Anna Bridge 180:96ed750bd169 10356 /* */
Anna Bridge 180:96ed750bd169 10357 /******************************************************************************/
Anna Bridge 180:96ed750bd169 10358 /*
Anna Bridge 180:96ed750bd169 10359 * @brief Specific device feature definitions
Anna Bridge 180:96ed750bd169 10360 */
Anna Bridge 180:96ed750bd169 10361 #define RTC_TAMPER1_SUPPORT
Anna Bridge 180:96ed750bd169 10362 #define RTC_TAMPER2_SUPPORT
Anna Bridge 180:96ed750bd169 10363 #define RTC_TAMPER3_SUPPORT
Anna Bridge 180:96ed750bd169 10364 #define RTC_WAKEUP_SUPPORT
Anna Bridge 180:96ed750bd169 10365 #define RTC_BACKUP_SUPPORT
Anna Bridge 180:96ed750bd169 10366
Anna Bridge 180:96ed750bd169 10367 /******************** Bits definition for RTC_TR register *******************/
AnnaBridge 181:57724642e740 10368 #define RTC_TR_PM_Pos (22U)
Anna Bridge 180:96ed750bd169 10369 #define RTC_TR_PM_Msk (0x1U << RTC_TR_PM_Pos) /*!< 0x00400000 */
AnnaBridge 181:57724642e740 10370 #define RTC_TR_PM RTC_TR_PM_Msk
AnnaBridge 181:57724642e740 10371 #define RTC_TR_HT_Pos (20U)
Anna Bridge 180:96ed750bd169 10372 #define RTC_TR_HT_Msk (0x3U << RTC_TR_HT_Pos) /*!< 0x00300000 */
AnnaBridge 181:57724642e740 10373 #define RTC_TR_HT RTC_TR_HT_Msk
Anna Bridge 180:96ed750bd169 10374 #define RTC_TR_HT_0 (0x1U << RTC_TR_HT_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 10375 #define RTC_TR_HT_1 (0x2U << RTC_TR_HT_Pos) /*!< 0x00200000 */
AnnaBridge 181:57724642e740 10376 #define RTC_TR_HU_Pos (16U)
Anna Bridge 180:96ed750bd169 10377 #define RTC_TR_HU_Msk (0xFU << RTC_TR_HU_Pos) /*!< 0x000F0000 */
AnnaBridge 181:57724642e740 10378 #define RTC_TR_HU RTC_TR_HU_Msk
Anna Bridge 180:96ed750bd169 10379 #define RTC_TR_HU_0 (0x1U << RTC_TR_HU_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 10380 #define RTC_TR_HU_1 (0x2U << RTC_TR_HU_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 10381 #define RTC_TR_HU_2 (0x4U << RTC_TR_HU_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 10382 #define RTC_TR_HU_3 (0x8U << RTC_TR_HU_Pos) /*!< 0x00080000 */
AnnaBridge 181:57724642e740 10383 #define RTC_TR_MNT_Pos (12U)
Anna Bridge 180:96ed750bd169 10384 #define RTC_TR_MNT_Msk (0x7U << RTC_TR_MNT_Pos) /*!< 0x00007000 */
AnnaBridge 181:57724642e740 10385 #define RTC_TR_MNT RTC_TR_MNT_Msk
Anna Bridge 180:96ed750bd169 10386 #define RTC_TR_MNT_0 (0x1U << RTC_TR_MNT_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 10387 #define RTC_TR_MNT_1 (0x2U << RTC_TR_MNT_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 10388 #define RTC_TR_MNT_2 (0x4U << RTC_TR_MNT_Pos) /*!< 0x00004000 */
AnnaBridge 181:57724642e740 10389 #define RTC_TR_MNU_Pos (8U)
Anna Bridge 180:96ed750bd169 10390 #define RTC_TR_MNU_Msk (0xFU << RTC_TR_MNU_Pos) /*!< 0x00000F00 */
AnnaBridge 181:57724642e740 10391 #define RTC_TR_MNU RTC_TR_MNU_Msk
Anna Bridge 180:96ed750bd169 10392 #define RTC_TR_MNU_0 (0x1U << RTC_TR_MNU_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 10393 #define RTC_TR_MNU_1 (0x2U << RTC_TR_MNU_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 10394 #define RTC_TR_MNU_2 (0x4U << RTC_TR_MNU_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 10395 #define RTC_TR_MNU_3 (0x8U << RTC_TR_MNU_Pos) /*!< 0x00000800 */
AnnaBridge 181:57724642e740 10396 #define RTC_TR_ST_Pos (4U)
Anna Bridge 180:96ed750bd169 10397 #define RTC_TR_ST_Msk (0x7U << RTC_TR_ST_Pos) /*!< 0x00000070 */
AnnaBridge 181:57724642e740 10398 #define RTC_TR_ST RTC_TR_ST_Msk
Anna Bridge 180:96ed750bd169 10399 #define RTC_TR_ST_0 (0x1U << RTC_TR_ST_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 10400 #define RTC_TR_ST_1 (0x2U << RTC_TR_ST_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 10401 #define RTC_TR_ST_2 (0x4U << RTC_TR_ST_Pos) /*!< 0x00000040 */
AnnaBridge 181:57724642e740 10402 #define RTC_TR_SU_Pos (0U)
Anna Bridge 180:96ed750bd169 10403 #define RTC_TR_SU_Msk (0xFU << RTC_TR_SU_Pos) /*!< 0x0000000F */
AnnaBridge 181:57724642e740 10404 #define RTC_TR_SU RTC_TR_SU_Msk
Anna Bridge 180:96ed750bd169 10405 #define RTC_TR_SU_0 (0x1U << RTC_TR_SU_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 10406 #define RTC_TR_SU_1 (0x2U << RTC_TR_SU_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 10407 #define RTC_TR_SU_2 (0x4U << RTC_TR_SU_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 10408 #define RTC_TR_SU_3 (0x8U << RTC_TR_SU_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 10409
Anna Bridge 180:96ed750bd169 10410 /******************** Bits definition for RTC_DR register *******************/
AnnaBridge 181:57724642e740 10411 #define RTC_DR_YT_Pos (20U)
Anna Bridge 180:96ed750bd169 10412 #define RTC_DR_YT_Msk (0xFU << RTC_DR_YT_Pos) /*!< 0x00F00000 */
AnnaBridge 181:57724642e740 10413 #define RTC_DR_YT RTC_DR_YT_Msk
Anna Bridge 180:96ed750bd169 10414 #define RTC_DR_YT_0 (0x1U << RTC_DR_YT_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 10415 #define RTC_DR_YT_1 (0x2U << RTC_DR_YT_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 10416 #define RTC_DR_YT_2 (0x4U << RTC_DR_YT_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 10417 #define RTC_DR_YT_3 (0x8U << RTC_DR_YT_Pos) /*!< 0x00800000 */
AnnaBridge 181:57724642e740 10418 #define RTC_DR_YU_Pos (16U)
Anna Bridge 180:96ed750bd169 10419 #define RTC_DR_YU_Msk (0xFU << RTC_DR_YU_Pos) /*!< 0x000F0000 */
AnnaBridge 181:57724642e740 10420 #define RTC_DR_YU RTC_DR_YU_Msk
Anna Bridge 180:96ed750bd169 10421 #define RTC_DR_YU_0 (0x1U << RTC_DR_YU_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 10422 #define RTC_DR_YU_1 (0x2U << RTC_DR_YU_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 10423 #define RTC_DR_YU_2 (0x4U << RTC_DR_YU_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 10424 #define RTC_DR_YU_3 (0x8U << RTC_DR_YU_Pos) /*!< 0x00080000 */
AnnaBridge 181:57724642e740 10425 #define RTC_DR_WDU_Pos (13U)
Anna Bridge 180:96ed750bd169 10426 #define RTC_DR_WDU_Msk (0x7U << RTC_DR_WDU_Pos) /*!< 0x0000E000 */
AnnaBridge 181:57724642e740 10427 #define RTC_DR_WDU RTC_DR_WDU_Msk
Anna Bridge 180:96ed750bd169 10428 #define RTC_DR_WDU_0 (0x1U << RTC_DR_WDU_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 10429 #define RTC_DR_WDU_1 (0x2U << RTC_DR_WDU_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 10430 #define RTC_DR_WDU_2 (0x4U << RTC_DR_WDU_Pos) /*!< 0x00008000 */
AnnaBridge 181:57724642e740 10431 #define RTC_DR_MT_Pos (12U)
Anna Bridge 180:96ed750bd169 10432 #define RTC_DR_MT_Msk (0x1U << RTC_DR_MT_Pos) /*!< 0x00001000 */
AnnaBridge 181:57724642e740 10433 #define RTC_DR_MT RTC_DR_MT_Msk
AnnaBridge 181:57724642e740 10434 #define RTC_DR_MU_Pos (8U)
Anna Bridge 180:96ed750bd169 10435 #define RTC_DR_MU_Msk (0xFU << RTC_DR_MU_Pos) /*!< 0x00000F00 */
AnnaBridge 181:57724642e740 10436 #define RTC_DR_MU RTC_DR_MU_Msk
Anna Bridge 180:96ed750bd169 10437 #define RTC_DR_MU_0 (0x1U << RTC_DR_MU_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 10438 #define RTC_DR_MU_1 (0x2U << RTC_DR_MU_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 10439 #define RTC_DR_MU_2 (0x4U << RTC_DR_MU_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 10440 #define RTC_DR_MU_3 (0x8U << RTC_DR_MU_Pos) /*!< 0x00000800 */
AnnaBridge 181:57724642e740 10441 #define RTC_DR_DT_Pos (4U)
Anna Bridge 180:96ed750bd169 10442 #define RTC_DR_DT_Msk (0x3U << RTC_DR_DT_Pos) /*!< 0x00000030 */
AnnaBridge 181:57724642e740 10443 #define RTC_DR_DT RTC_DR_DT_Msk
Anna Bridge 180:96ed750bd169 10444 #define RTC_DR_DT_0 (0x1U << RTC_DR_DT_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 10445 #define RTC_DR_DT_1 (0x2U << RTC_DR_DT_Pos) /*!< 0x00000020 */
AnnaBridge 181:57724642e740 10446 #define RTC_DR_DU_Pos (0U)
Anna Bridge 180:96ed750bd169 10447 #define RTC_DR_DU_Msk (0xFU << RTC_DR_DU_Pos) /*!< 0x0000000F */
AnnaBridge 181:57724642e740 10448 #define RTC_DR_DU RTC_DR_DU_Msk
Anna Bridge 180:96ed750bd169 10449 #define RTC_DR_DU_0 (0x1U << RTC_DR_DU_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 10450 #define RTC_DR_DU_1 (0x2U << RTC_DR_DU_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 10451 #define RTC_DR_DU_2 (0x4U << RTC_DR_DU_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 10452 #define RTC_DR_DU_3 (0x8U << RTC_DR_DU_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 10453
Anna Bridge 180:96ed750bd169 10454 /******************** Bits definition for RTC_CR register *******************/
AnnaBridge 181:57724642e740 10455 #define RTC_CR_ITSE_Pos (24U)
Anna Bridge 180:96ed750bd169 10456 #define RTC_CR_ITSE_Msk (0x1U << RTC_CR_ITSE_Pos) /*!< 0x01000000 */
AnnaBridge 181:57724642e740 10457 #define RTC_CR_ITSE RTC_CR_ITSE_Msk
AnnaBridge 181:57724642e740 10458 #define RTC_CR_COE_Pos (23U)
Anna Bridge 180:96ed750bd169 10459 #define RTC_CR_COE_Msk (0x1U << RTC_CR_COE_Pos) /*!< 0x00800000 */
AnnaBridge 181:57724642e740 10460 #define RTC_CR_COE RTC_CR_COE_Msk
AnnaBridge 181:57724642e740 10461 #define RTC_CR_OSEL_Pos (21U)
Anna Bridge 180:96ed750bd169 10462 #define RTC_CR_OSEL_Msk (0x3U << RTC_CR_OSEL_Pos) /*!< 0x00600000 */
AnnaBridge 181:57724642e740 10463 #define RTC_CR_OSEL RTC_CR_OSEL_Msk
Anna Bridge 180:96ed750bd169 10464 #define RTC_CR_OSEL_0 (0x1U << RTC_CR_OSEL_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 10465 #define RTC_CR_OSEL_1 (0x2U << RTC_CR_OSEL_Pos) /*!< 0x00400000 */
AnnaBridge 181:57724642e740 10466 #define RTC_CR_POL_Pos (20U)
Anna Bridge 180:96ed750bd169 10467 #define RTC_CR_POL_Msk (0x1U << RTC_CR_POL_Pos) /*!< 0x00100000 */
AnnaBridge 181:57724642e740 10468 #define RTC_CR_POL RTC_CR_POL_Msk
AnnaBridge 181:57724642e740 10469 #define RTC_CR_COSEL_Pos (19U)
Anna Bridge 180:96ed750bd169 10470 #define RTC_CR_COSEL_Msk (0x1U << RTC_CR_COSEL_Pos) /*!< 0x00080000 */
AnnaBridge 181:57724642e740 10471 #define RTC_CR_COSEL RTC_CR_COSEL_Msk
AnnaBridge 181:57724642e740 10472 #define RTC_CR_BKP_Pos (18U)
Anna Bridge 180:96ed750bd169 10473 #define RTC_CR_BKP_Msk (0x1U << RTC_CR_BKP_Pos) /*!< 0x00040000 */
AnnaBridge 181:57724642e740 10474 #define RTC_CR_BKP RTC_CR_BKP_Msk
AnnaBridge 181:57724642e740 10475 #define RTC_CR_SUB1H_Pos (17U)
Anna Bridge 180:96ed750bd169 10476 #define RTC_CR_SUB1H_Msk (0x1U << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */
AnnaBridge 181:57724642e740 10477 #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk
AnnaBridge 181:57724642e740 10478 #define RTC_CR_ADD1H_Pos (16U)
Anna Bridge 180:96ed750bd169 10479 #define RTC_CR_ADD1H_Msk (0x1U << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */
AnnaBridge 181:57724642e740 10480 #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk
AnnaBridge 181:57724642e740 10481 #define RTC_CR_TSIE_Pos (15U)
Anna Bridge 180:96ed750bd169 10482 #define RTC_CR_TSIE_Msk (0x1U << RTC_CR_TSIE_Pos) /*!< 0x00008000 */
AnnaBridge 181:57724642e740 10483 #define RTC_CR_TSIE RTC_CR_TSIE_Msk
AnnaBridge 181:57724642e740 10484 #define RTC_CR_WUTIE_Pos (14U)
Anna Bridge 180:96ed750bd169 10485 #define RTC_CR_WUTIE_Msk (0x1U << RTC_CR_WUTIE_Pos) /*!< 0x00004000 */
AnnaBridge 181:57724642e740 10486 #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk
AnnaBridge 181:57724642e740 10487 #define RTC_CR_ALRBIE_Pos (13U)
Anna Bridge 180:96ed750bd169 10488 #define RTC_CR_ALRBIE_Msk (0x1U << RTC_CR_ALRBIE_Pos) /*!< 0x00002000 */
AnnaBridge 181:57724642e740 10489 #define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk
AnnaBridge 181:57724642e740 10490 #define RTC_CR_ALRAIE_Pos (12U)
Anna Bridge 180:96ed750bd169 10491 #define RTC_CR_ALRAIE_Msk (0x1U << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */
AnnaBridge 181:57724642e740 10492 #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk
AnnaBridge 181:57724642e740 10493 #define RTC_CR_TSE_Pos (11U)
Anna Bridge 180:96ed750bd169 10494 #define RTC_CR_TSE_Msk (0x1U << RTC_CR_TSE_Pos) /*!< 0x00000800 */
AnnaBridge 181:57724642e740 10495 #define RTC_CR_TSE RTC_CR_TSE_Msk
AnnaBridge 181:57724642e740 10496 #define RTC_CR_WUTE_Pos (10U)
Anna Bridge 180:96ed750bd169 10497 #define RTC_CR_WUTE_Msk (0x1U << RTC_CR_WUTE_Pos) /*!< 0x00000400 */
AnnaBridge 181:57724642e740 10498 #define RTC_CR_WUTE RTC_CR_WUTE_Msk
AnnaBridge 181:57724642e740 10499 #define RTC_CR_ALRBE_Pos (9U)
Anna Bridge 180:96ed750bd169 10500 #define RTC_CR_ALRBE_Msk (0x1U << RTC_CR_ALRBE_Pos) /*!< 0x00000200 */
AnnaBridge 181:57724642e740 10501 #define RTC_CR_ALRBE RTC_CR_ALRBE_Msk
AnnaBridge 181:57724642e740 10502 #define RTC_CR_ALRAE_Pos (8U)
Anna Bridge 180:96ed750bd169 10503 #define RTC_CR_ALRAE_Msk (0x1U << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */
AnnaBridge 181:57724642e740 10504 #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk
AnnaBridge 181:57724642e740 10505 #define RTC_CR_FMT_Pos (6U)
Anna Bridge 180:96ed750bd169 10506 #define RTC_CR_FMT_Msk (0x1U << RTC_CR_FMT_Pos) /*!< 0x00000040 */
AnnaBridge 181:57724642e740 10507 #define RTC_CR_FMT RTC_CR_FMT_Msk
AnnaBridge 181:57724642e740 10508 #define RTC_CR_BYPSHAD_Pos (5U)
Anna Bridge 180:96ed750bd169 10509 #define RTC_CR_BYPSHAD_Msk (0x1U << RTC_CR_BYPSHAD_Pos) /*!< 0x00000020 */
AnnaBridge 181:57724642e740 10510 #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk
AnnaBridge 181:57724642e740 10511 #define RTC_CR_REFCKON_Pos (4U)
Anna Bridge 180:96ed750bd169 10512 #define RTC_CR_REFCKON_Msk (0x1U << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */
AnnaBridge 181:57724642e740 10513 #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk
AnnaBridge 181:57724642e740 10514 #define RTC_CR_TSEDGE_Pos (3U)
Anna Bridge 180:96ed750bd169 10515 #define RTC_CR_TSEDGE_Msk (0x1U << RTC_CR_TSEDGE_Pos) /*!< 0x00000008 */
AnnaBridge 181:57724642e740 10516 #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk
AnnaBridge 181:57724642e740 10517 #define RTC_CR_WUCKSEL_Pos (0U)
Anna Bridge 180:96ed750bd169 10518 #define RTC_CR_WUCKSEL_Msk (0x7U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000007 */
AnnaBridge 181:57724642e740 10519 #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk
Anna Bridge 180:96ed750bd169 10520 #define RTC_CR_WUCKSEL_0 (0x1U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 10521 #define RTC_CR_WUCKSEL_1 (0x2U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 10522 #define RTC_CR_WUCKSEL_2 (0x4U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 10523
Anna Bridge 180:96ed750bd169 10524 /* Legacy defines */
Anna Bridge 180:96ed750bd169 10525 #define RTC_CR_BCK_Pos RTC_CR_BKP_Pos
Anna Bridge 180:96ed750bd169 10526 #define RTC_CR_BCK_Msk RTC_CR_BKP_Msk
Anna Bridge 180:96ed750bd169 10527 #define RTC_CR_BCK RTC_CR_BKP
Anna Bridge 180:96ed750bd169 10528
Anna Bridge 180:96ed750bd169 10529 /******************** Bits definition for RTC_ISR register ******************/
AnnaBridge 181:57724642e740 10530 #define RTC_ISR_ITSF_Pos (17U)
Anna Bridge 180:96ed750bd169 10531 #define RTC_ISR_ITSF_Msk (0x1U << RTC_ISR_ITSF_Pos) /*!< 0x00020000 */
AnnaBridge 181:57724642e740 10532 #define RTC_ISR_ITSF RTC_ISR_ITSF_Msk
AnnaBridge 181:57724642e740 10533 #define RTC_ISR_RECALPF_Pos (16U)
Anna Bridge 180:96ed750bd169 10534 #define RTC_ISR_RECALPF_Msk (0x1U << RTC_ISR_RECALPF_Pos) /*!< 0x00010000 */
AnnaBridge 181:57724642e740 10535 #define RTC_ISR_RECALPF RTC_ISR_RECALPF_Msk
AnnaBridge 181:57724642e740 10536 #define RTC_ISR_TAMP3F_Pos (15U)
Anna Bridge 180:96ed750bd169 10537 #define RTC_ISR_TAMP3F_Msk (0x1U << RTC_ISR_TAMP3F_Pos) /*!< 0x00008000 */
AnnaBridge 181:57724642e740 10538 #define RTC_ISR_TAMP3F RTC_ISR_TAMP3F_Msk
AnnaBridge 181:57724642e740 10539 #define RTC_ISR_TAMP2F_Pos (14U)
Anna Bridge 180:96ed750bd169 10540 #define RTC_ISR_TAMP2F_Msk (0x1U << RTC_ISR_TAMP2F_Pos) /*!< 0x00004000 */
AnnaBridge 181:57724642e740 10541 #define RTC_ISR_TAMP2F RTC_ISR_TAMP2F_Msk
AnnaBridge 181:57724642e740 10542 #define RTC_ISR_TAMP1F_Pos (13U)
Anna Bridge 180:96ed750bd169 10543 #define RTC_ISR_TAMP1F_Msk (0x1U << RTC_ISR_TAMP1F_Pos) /*!< 0x00002000 */
AnnaBridge 181:57724642e740 10544 #define RTC_ISR_TAMP1F RTC_ISR_TAMP1F_Msk
AnnaBridge 181:57724642e740 10545 #define RTC_ISR_TSOVF_Pos (12U)
Anna Bridge 180:96ed750bd169 10546 #define RTC_ISR_TSOVF_Msk (0x1U << RTC_ISR_TSOVF_Pos) /*!< 0x00001000 */
AnnaBridge 181:57724642e740 10547 #define RTC_ISR_TSOVF RTC_ISR_TSOVF_Msk
AnnaBridge 181:57724642e740 10548 #define RTC_ISR_TSF_Pos (11U)
Anna Bridge 180:96ed750bd169 10549 #define RTC_ISR_TSF_Msk (0x1U << RTC_ISR_TSF_Pos) /*!< 0x00000800 */
AnnaBridge 181:57724642e740 10550 #define RTC_ISR_TSF RTC_ISR_TSF_Msk
AnnaBridge 181:57724642e740 10551 #define RTC_ISR_WUTF_Pos (10U)
Anna Bridge 180:96ed750bd169 10552 #define RTC_ISR_WUTF_Msk (0x1U << RTC_ISR_WUTF_Pos) /*!< 0x00000400 */
AnnaBridge 181:57724642e740 10553 #define RTC_ISR_WUTF RTC_ISR_WUTF_Msk
AnnaBridge 181:57724642e740 10554 #define RTC_ISR_ALRBF_Pos (9U)
Anna Bridge 180:96ed750bd169 10555 #define RTC_ISR_ALRBF_Msk (0x1U << RTC_ISR_ALRBF_Pos) /*!< 0x00000200 */
AnnaBridge 181:57724642e740 10556 #define RTC_ISR_ALRBF RTC_ISR_ALRBF_Msk
AnnaBridge 181:57724642e740 10557 #define RTC_ISR_ALRAF_Pos (8U)
Anna Bridge 180:96ed750bd169 10558 #define RTC_ISR_ALRAF_Msk (0x1U << RTC_ISR_ALRAF_Pos) /*!< 0x00000100 */
AnnaBridge 181:57724642e740 10559 #define RTC_ISR_ALRAF RTC_ISR_ALRAF_Msk
AnnaBridge 181:57724642e740 10560 #define RTC_ISR_INIT_Pos (7U)
Anna Bridge 180:96ed750bd169 10561 #define RTC_ISR_INIT_Msk (0x1U << RTC_ISR_INIT_Pos) /*!< 0x00000080 */
AnnaBridge 181:57724642e740 10562 #define RTC_ISR_INIT RTC_ISR_INIT_Msk
AnnaBridge 181:57724642e740 10563 #define RTC_ISR_INITF_Pos (6U)
Anna Bridge 180:96ed750bd169 10564 #define RTC_ISR_INITF_Msk (0x1U << RTC_ISR_INITF_Pos) /*!< 0x00000040 */
AnnaBridge 181:57724642e740 10565 #define RTC_ISR_INITF RTC_ISR_INITF_Msk
AnnaBridge 181:57724642e740 10566 #define RTC_ISR_RSF_Pos (5U)
Anna Bridge 180:96ed750bd169 10567 #define RTC_ISR_RSF_Msk (0x1U << RTC_ISR_RSF_Pos) /*!< 0x00000020 */
AnnaBridge 181:57724642e740 10568 #define RTC_ISR_RSF RTC_ISR_RSF_Msk
AnnaBridge 181:57724642e740 10569 #define RTC_ISR_INITS_Pos (4U)
Anna Bridge 180:96ed750bd169 10570 #define RTC_ISR_INITS_Msk (0x1U << RTC_ISR_INITS_Pos) /*!< 0x00000010 */
AnnaBridge 181:57724642e740 10571 #define RTC_ISR_INITS RTC_ISR_INITS_Msk
AnnaBridge 181:57724642e740 10572 #define RTC_ISR_SHPF_Pos (3U)
Anna Bridge 180:96ed750bd169 10573 #define RTC_ISR_SHPF_Msk (0x1U << RTC_ISR_SHPF_Pos) /*!< 0x00000008 */
AnnaBridge 181:57724642e740 10574 #define RTC_ISR_SHPF RTC_ISR_SHPF_Msk
AnnaBridge 181:57724642e740 10575 #define RTC_ISR_WUTWF_Pos (2U)
Anna Bridge 180:96ed750bd169 10576 #define RTC_ISR_WUTWF_Msk (0x1U << RTC_ISR_WUTWF_Pos) /*!< 0x00000004 */
AnnaBridge 181:57724642e740 10577 #define RTC_ISR_WUTWF RTC_ISR_WUTWF_Msk
AnnaBridge 181:57724642e740 10578 #define RTC_ISR_ALRBWF_Pos (1U)
Anna Bridge 180:96ed750bd169 10579 #define RTC_ISR_ALRBWF_Msk (0x1U << RTC_ISR_ALRBWF_Pos) /*!< 0x00000002 */
AnnaBridge 181:57724642e740 10580 #define RTC_ISR_ALRBWF RTC_ISR_ALRBWF_Msk
AnnaBridge 181:57724642e740 10581 #define RTC_ISR_ALRAWF_Pos (0U)
Anna Bridge 180:96ed750bd169 10582 #define RTC_ISR_ALRAWF_Msk (0x1U << RTC_ISR_ALRAWF_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 10583 #define RTC_ISR_ALRAWF RTC_ISR_ALRAWF_Msk
Anna Bridge 180:96ed750bd169 10584
Anna Bridge 180:96ed750bd169 10585 /******************** Bits definition for RTC_PRER register *****************/
AnnaBridge 181:57724642e740 10586 #define RTC_PRER_PREDIV_A_Pos (16U)
Anna Bridge 180:96ed750bd169 10587 #define RTC_PRER_PREDIV_A_Msk (0x7FU << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */
AnnaBridge 181:57724642e740 10588 #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk
AnnaBridge 181:57724642e740 10589 #define RTC_PRER_PREDIV_S_Pos (0U)
Anna Bridge 180:96ed750bd169 10590 #define RTC_PRER_PREDIV_S_Msk (0x7FFFU << RTC_PRER_PREDIV_S_Pos) /*!< 0x00007FFF */
AnnaBridge 181:57724642e740 10591 #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk
Anna Bridge 180:96ed750bd169 10592
Anna Bridge 180:96ed750bd169 10593 /******************** Bits definition for RTC_WUTR register *****************/
AnnaBridge 181:57724642e740 10594 #define RTC_WUTR_WUT_Pos (0U)
Anna Bridge 180:96ed750bd169 10595 #define RTC_WUTR_WUT_Msk (0xFFFFU << RTC_WUTR_WUT_Pos) /*!< 0x0000FFFF */
AnnaBridge 181:57724642e740 10596 #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk
Anna Bridge 180:96ed750bd169 10597
Anna Bridge 180:96ed750bd169 10598 /******************** Bits definition for RTC_ALRMAR register ***************/
AnnaBridge 181:57724642e740 10599 #define RTC_ALRMAR_MSK4_Pos (31U)
Anna Bridge 180:96ed750bd169 10600 #define RTC_ALRMAR_MSK4_Msk (0x1U << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */
AnnaBridge 181:57724642e740 10601 #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk
AnnaBridge 181:57724642e740 10602 #define RTC_ALRMAR_WDSEL_Pos (30U)
Anna Bridge 180:96ed750bd169 10603 #define RTC_ALRMAR_WDSEL_Msk (0x1U << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */
AnnaBridge 181:57724642e740 10604 #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk
AnnaBridge 181:57724642e740 10605 #define RTC_ALRMAR_DT_Pos (28U)
Anna Bridge 180:96ed750bd169 10606 #define RTC_ALRMAR_DT_Msk (0x3U << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */
AnnaBridge 181:57724642e740 10607 #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk
Anna Bridge 180:96ed750bd169 10608 #define RTC_ALRMAR_DT_0 (0x1U << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 10609 #define RTC_ALRMAR_DT_1 (0x2U << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */
AnnaBridge 181:57724642e740 10610 #define RTC_ALRMAR_DU_Pos (24U)
Anna Bridge 180:96ed750bd169 10611 #define RTC_ALRMAR_DU_Msk (0xFU << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */
AnnaBridge 181:57724642e740 10612 #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk
Anna Bridge 180:96ed750bd169 10613 #define RTC_ALRMAR_DU_0 (0x1U << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 10614 #define RTC_ALRMAR_DU_1 (0x2U << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 10615 #define RTC_ALRMAR_DU_2 (0x4U << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 10616 #define RTC_ALRMAR_DU_3 (0x8U << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */
AnnaBridge 181:57724642e740 10617 #define RTC_ALRMAR_MSK3_Pos (23U)
Anna Bridge 180:96ed750bd169 10618 #define RTC_ALRMAR_MSK3_Msk (0x1U << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */
AnnaBridge 181:57724642e740 10619 #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk
AnnaBridge 181:57724642e740 10620 #define RTC_ALRMAR_PM_Pos (22U)
Anna Bridge 180:96ed750bd169 10621 #define RTC_ALRMAR_PM_Msk (0x1U << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */
AnnaBridge 181:57724642e740 10622 #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk
AnnaBridge 181:57724642e740 10623 #define RTC_ALRMAR_HT_Pos (20U)
Anna Bridge 180:96ed750bd169 10624 #define RTC_ALRMAR_HT_Msk (0x3U << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */
AnnaBridge 181:57724642e740 10625 #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk
Anna Bridge 180:96ed750bd169 10626 #define RTC_ALRMAR_HT_0 (0x1U << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 10627 #define RTC_ALRMAR_HT_1 (0x2U << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */
AnnaBridge 181:57724642e740 10628 #define RTC_ALRMAR_HU_Pos (16U)
Anna Bridge 180:96ed750bd169 10629 #define RTC_ALRMAR_HU_Msk (0xFU << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */
AnnaBridge 181:57724642e740 10630 #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk
Anna Bridge 180:96ed750bd169 10631 #define RTC_ALRMAR_HU_0 (0x1U << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 10632 #define RTC_ALRMAR_HU_1 (0x2U << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 10633 #define RTC_ALRMAR_HU_2 (0x4U << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 10634 #define RTC_ALRMAR_HU_3 (0x8U << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */
AnnaBridge 181:57724642e740 10635 #define RTC_ALRMAR_MSK2_Pos (15U)
Anna Bridge 180:96ed750bd169 10636 #define RTC_ALRMAR_MSK2_Msk (0x1U << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */
AnnaBridge 181:57724642e740 10637 #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk
AnnaBridge 181:57724642e740 10638 #define RTC_ALRMAR_MNT_Pos (12U)
Anna Bridge 180:96ed750bd169 10639 #define RTC_ALRMAR_MNT_Msk (0x7U << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */
AnnaBridge 181:57724642e740 10640 #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk
Anna Bridge 180:96ed750bd169 10641 #define RTC_ALRMAR_MNT_0 (0x1U << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 10642 #define RTC_ALRMAR_MNT_1 (0x2U << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 10643 #define RTC_ALRMAR_MNT_2 (0x4U << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */
AnnaBridge 181:57724642e740 10644 #define RTC_ALRMAR_MNU_Pos (8U)
Anna Bridge 180:96ed750bd169 10645 #define RTC_ALRMAR_MNU_Msk (0xFU << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */
AnnaBridge 181:57724642e740 10646 #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk
Anna Bridge 180:96ed750bd169 10647 #define RTC_ALRMAR_MNU_0 (0x1U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 10648 #define RTC_ALRMAR_MNU_1 (0x2U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 10649 #define RTC_ALRMAR_MNU_2 (0x4U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 10650 #define RTC_ALRMAR_MNU_3 (0x8U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */
AnnaBridge 181:57724642e740 10651 #define RTC_ALRMAR_MSK1_Pos (7U)
Anna Bridge 180:96ed750bd169 10652 #define RTC_ALRMAR_MSK1_Msk (0x1U << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */
AnnaBridge 181:57724642e740 10653 #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk
AnnaBridge 181:57724642e740 10654 #define RTC_ALRMAR_ST_Pos (4U)
Anna Bridge 180:96ed750bd169 10655 #define RTC_ALRMAR_ST_Msk (0x7U << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */
AnnaBridge 181:57724642e740 10656 #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk
Anna Bridge 180:96ed750bd169 10657 #define RTC_ALRMAR_ST_0 (0x1U << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 10658 #define RTC_ALRMAR_ST_1 (0x2U << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 10659 #define RTC_ALRMAR_ST_2 (0x4U << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */
AnnaBridge 181:57724642e740 10660 #define RTC_ALRMAR_SU_Pos (0U)
Anna Bridge 180:96ed750bd169 10661 #define RTC_ALRMAR_SU_Msk (0xFU << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */
AnnaBridge 181:57724642e740 10662 #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk
Anna Bridge 180:96ed750bd169 10663 #define RTC_ALRMAR_SU_0 (0x1U << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 10664 #define RTC_ALRMAR_SU_1 (0x2U << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 10665 #define RTC_ALRMAR_SU_2 (0x4U << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 10666 #define RTC_ALRMAR_SU_3 (0x8U << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 10667
Anna Bridge 180:96ed750bd169 10668 /******************** Bits definition for RTC_ALRMBR register ***************/
AnnaBridge 181:57724642e740 10669 #define RTC_ALRMBR_MSK4_Pos (31U)
Anna Bridge 180:96ed750bd169 10670 #define RTC_ALRMBR_MSK4_Msk (0x1U << RTC_ALRMBR_MSK4_Pos) /*!< 0x80000000 */
AnnaBridge 181:57724642e740 10671 #define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk
AnnaBridge 181:57724642e740 10672 #define RTC_ALRMBR_WDSEL_Pos (30U)
Anna Bridge 180:96ed750bd169 10673 #define RTC_ALRMBR_WDSEL_Msk (0x1U << RTC_ALRMBR_WDSEL_Pos) /*!< 0x40000000 */
AnnaBridge 181:57724642e740 10674 #define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk
AnnaBridge 181:57724642e740 10675 #define RTC_ALRMBR_DT_Pos (28U)
Anna Bridge 180:96ed750bd169 10676 #define RTC_ALRMBR_DT_Msk (0x3U << RTC_ALRMBR_DT_Pos) /*!< 0x30000000 */
AnnaBridge 181:57724642e740 10677 #define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk
Anna Bridge 180:96ed750bd169 10678 #define RTC_ALRMBR_DT_0 (0x1U << RTC_ALRMBR_DT_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 10679 #define RTC_ALRMBR_DT_1 (0x2U << RTC_ALRMBR_DT_Pos) /*!< 0x20000000 */
AnnaBridge 181:57724642e740 10680 #define RTC_ALRMBR_DU_Pos (24U)
Anna Bridge 180:96ed750bd169 10681 #define RTC_ALRMBR_DU_Msk (0xFU << RTC_ALRMBR_DU_Pos) /*!< 0x0F000000 */
AnnaBridge 181:57724642e740 10682 #define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk
Anna Bridge 180:96ed750bd169 10683 #define RTC_ALRMBR_DU_0 (0x1U << RTC_ALRMBR_DU_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 10684 #define RTC_ALRMBR_DU_1 (0x2U << RTC_ALRMBR_DU_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 10685 #define RTC_ALRMBR_DU_2 (0x4U << RTC_ALRMBR_DU_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 10686 #define RTC_ALRMBR_DU_3 (0x8U << RTC_ALRMBR_DU_Pos) /*!< 0x08000000 */
AnnaBridge 181:57724642e740 10687 #define RTC_ALRMBR_MSK3_Pos (23U)
Anna Bridge 180:96ed750bd169 10688 #define RTC_ALRMBR_MSK3_Msk (0x1U << RTC_ALRMBR_MSK3_Pos) /*!< 0x00800000 */
AnnaBridge 181:57724642e740 10689 #define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk
AnnaBridge 181:57724642e740 10690 #define RTC_ALRMBR_PM_Pos (22U)
Anna Bridge 180:96ed750bd169 10691 #define RTC_ALRMBR_PM_Msk (0x1U << RTC_ALRMBR_PM_Pos) /*!< 0x00400000 */
AnnaBridge 181:57724642e740 10692 #define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk
AnnaBridge 181:57724642e740 10693 #define RTC_ALRMBR_HT_Pos (20U)
Anna Bridge 180:96ed750bd169 10694 #define RTC_ALRMBR_HT_Msk (0x3U << RTC_ALRMBR_HT_Pos) /*!< 0x00300000 */
AnnaBridge 181:57724642e740 10695 #define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk
Anna Bridge 180:96ed750bd169 10696 #define RTC_ALRMBR_HT_0 (0x1U << RTC_ALRMBR_HT_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 10697 #define RTC_ALRMBR_HT_1 (0x2U << RTC_ALRMBR_HT_Pos) /*!< 0x00200000 */
AnnaBridge 181:57724642e740 10698 #define RTC_ALRMBR_HU_Pos (16U)
Anna Bridge 180:96ed750bd169 10699 #define RTC_ALRMBR_HU_Msk (0xFU << RTC_ALRMBR_HU_Pos) /*!< 0x000F0000 */
AnnaBridge 181:57724642e740 10700 #define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk
Anna Bridge 180:96ed750bd169 10701 #define RTC_ALRMBR_HU_0 (0x1U << RTC_ALRMBR_HU_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 10702 #define RTC_ALRMBR_HU_1 (0x2U << RTC_ALRMBR_HU_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 10703 #define RTC_ALRMBR_HU_2 (0x4U << RTC_ALRMBR_HU_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 10704 #define RTC_ALRMBR_HU_3 (0x8U << RTC_ALRMBR_HU_Pos) /*!< 0x00080000 */
AnnaBridge 181:57724642e740 10705 #define RTC_ALRMBR_MSK2_Pos (15U)
Anna Bridge 180:96ed750bd169 10706 #define RTC_ALRMBR_MSK2_Msk (0x1U << RTC_ALRMBR_MSK2_Pos) /*!< 0x00008000 */
AnnaBridge 181:57724642e740 10707 #define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk
AnnaBridge 181:57724642e740 10708 #define RTC_ALRMBR_MNT_Pos (12U)
Anna Bridge 180:96ed750bd169 10709 #define RTC_ALRMBR_MNT_Msk (0x7U << RTC_ALRMBR_MNT_Pos) /*!< 0x00007000 */
AnnaBridge 181:57724642e740 10710 #define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk
Anna Bridge 180:96ed750bd169 10711 #define RTC_ALRMBR_MNT_0 (0x1U << RTC_ALRMBR_MNT_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 10712 #define RTC_ALRMBR_MNT_1 (0x2U << RTC_ALRMBR_MNT_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 10713 #define RTC_ALRMBR_MNT_2 (0x4U << RTC_ALRMBR_MNT_Pos) /*!< 0x00004000 */
AnnaBridge 181:57724642e740 10714 #define RTC_ALRMBR_MNU_Pos (8U)
Anna Bridge 180:96ed750bd169 10715 #define RTC_ALRMBR_MNU_Msk (0xFU << RTC_ALRMBR_MNU_Pos) /*!< 0x00000F00 */
AnnaBridge 181:57724642e740 10716 #define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk
Anna Bridge 180:96ed750bd169 10717 #define RTC_ALRMBR_MNU_0 (0x1U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 10718 #define RTC_ALRMBR_MNU_1 (0x2U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 10719 #define RTC_ALRMBR_MNU_2 (0x4U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 10720 #define RTC_ALRMBR_MNU_3 (0x8U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000800 */
AnnaBridge 181:57724642e740 10721 #define RTC_ALRMBR_MSK1_Pos (7U)
Anna Bridge 180:96ed750bd169 10722 #define RTC_ALRMBR_MSK1_Msk (0x1U << RTC_ALRMBR_MSK1_Pos) /*!< 0x00000080 */
AnnaBridge 181:57724642e740 10723 #define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk
AnnaBridge 181:57724642e740 10724 #define RTC_ALRMBR_ST_Pos (4U)
Anna Bridge 180:96ed750bd169 10725 #define RTC_ALRMBR_ST_Msk (0x7U << RTC_ALRMBR_ST_Pos) /*!< 0x00000070 */
AnnaBridge 181:57724642e740 10726 #define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk
Anna Bridge 180:96ed750bd169 10727 #define RTC_ALRMBR_ST_0 (0x1U << RTC_ALRMBR_ST_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 10728 #define RTC_ALRMBR_ST_1 (0x2U << RTC_ALRMBR_ST_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 10729 #define RTC_ALRMBR_ST_2 (0x4U << RTC_ALRMBR_ST_Pos) /*!< 0x00000040 */
AnnaBridge 181:57724642e740 10730 #define RTC_ALRMBR_SU_Pos (0U)
Anna Bridge 180:96ed750bd169 10731 #define RTC_ALRMBR_SU_Msk (0xFU << RTC_ALRMBR_SU_Pos) /*!< 0x0000000F */
AnnaBridge 181:57724642e740 10732 #define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk
Anna Bridge 180:96ed750bd169 10733 #define RTC_ALRMBR_SU_0 (0x1U << RTC_ALRMBR_SU_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 10734 #define RTC_ALRMBR_SU_1 (0x2U << RTC_ALRMBR_SU_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 10735 #define RTC_ALRMBR_SU_2 (0x4U << RTC_ALRMBR_SU_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 10736 #define RTC_ALRMBR_SU_3 (0x8U << RTC_ALRMBR_SU_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 10737
Anna Bridge 180:96ed750bd169 10738 /******************** Bits definition for RTC_WPR register ******************/
AnnaBridge 181:57724642e740 10739 #define RTC_WPR_KEY_Pos (0U)
Anna Bridge 180:96ed750bd169 10740 #define RTC_WPR_KEY_Msk (0xFFU << RTC_WPR_KEY_Pos) /*!< 0x000000FF */
AnnaBridge 181:57724642e740 10741 #define RTC_WPR_KEY RTC_WPR_KEY_Msk
Anna Bridge 180:96ed750bd169 10742
Anna Bridge 180:96ed750bd169 10743 /******************** Bits definition for RTC_SSR register ******************/
AnnaBridge 181:57724642e740 10744 #define RTC_SSR_SS_Pos (0U)
Anna Bridge 180:96ed750bd169 10745 #define RTC_SSR_SS_Msk (0xFFFFU << RTC_SSR_SS_Pos) /*!< 0x0000FFFF */
AnnaBridge 181:57724642e740 10746 #define RTC_SSR_SS RTC_SSR_SS_Msk
Anna Bridge 180:96ed750bd169 10747
Anna Bridge 180:96ed750bd169 10748 /******************** Bits definition for RTC_SHIFTR register ***************/
AnnaBridge 181:57724642e740 10749 #define RTC_SHIFTR_SUBFS_Pos (0U)
Anna Bridge 180:96ed750bd169 10750 #define RTC_SHIFTR_SUBFS_Msk (0x7FFFU << RTC_SHIFTR_SUBFS_Pos) /*!< 0x00007FFF */
AnnaBridge 181:57724642e740 10751 #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk
AnnaBridge 181:57724642e740 10752 #define RTC_SHIFTR_ADD1S_Pos (31U)
Anna Bridge 180:96ed750bd169 10753 #define RTC_SHIFTR_ADD1S_Msk (0x1U << RTC_SHIFTR_ADD1S_Pos) /*!< 0x80000000 */
AnnaBridge 181:57724642e740 10754 #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk
Anna Bridge 180:96ed750bd169 10755
Anna Bridge 180:96ed750bd169 10756 /******************** Bits definition for RTC_TSTR register *****************/
AnnaBridge 181:57724642e740 10757 #define RTC_TSTR_PM_Pos (22U)
Anna Bridge 180:96ed750bd169 10758 #define RTC_TSTR_PM_Msk (0x1U << RTC_TSTR_PM_Pos) /*!< 0x00400000 */
AnnaBridge 181:57724642e740 10759 #define RTC_TSTR_PM RTC_TSTR_PM_Msk
AnnaBridge 181:57724642e740 10760 #define RTC_TSTR_HT_Pos (20U)
Anna Bridge 180:96ed750bd169 10761 #define RTC_TSTR_HT_Msk (0x3U << RTC_TSTR_HT_Pos) /*!< 0x00300000 */
AnnaBridge 181:57724642e740 10762 #define RTC_TSTR_HT RTC_TSTR_HT_Msk
Anna Bridge 180:96ed750bd169 10763 #define RTC_TSTR_HT_0 (0x1U << RTC_TSTR_HT_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 10764 #define RTC_TSTR_HT_1 (0x2U << RTC_TSTR_HT_Pos) /*!< 0x00200000 */
AnnaBridge 181:57724642e740 10765 #define RTC_TSTR_HU_Pos (16U)
Anna Bridge 180:96ed750bd169 10766 #define RTC_TSTR_HU_Msk (0xFU << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */
AnnaBridge 181:57724642e740 10767 #define RTC_TSTR_HU RTC_TSTR_HU_Msk
Anna Bridge 180:96ed750bd169 10768 #define RTC_TSTR_HU_0 (0x1U << RTC_TSTR_HU_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 10769 #define RTC_TSTR_HU_1 (0x2U << RTC_TSTR_HU_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 10770 #define RTC_TSTR_HU_2 (0x4U << RTC_TSTR_HU_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 10771 #define RTC_TSTR_HU_3 (0x8U << RTC_TSTR_HU_Pos) /*!< 0x00080000 */
AnnaBridge 181:57724642e740 10772 #define RTC_TSTR_MNT_Pos (12U)
Anna Bridge 180:96ed750bd169 10773 #define RTC_TSTR_MNT_Msk (0x7U << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */
AnnaBridge 181:57724642e740 10774 #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk
Anna Bridge 180:96ed750bd169 10775 #define RTC_TSTR_MNT_0 (0x1U << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 10776 #define RTC_TSTR_MNT_1 (0x2U << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 10777 #define RTC_TSTR_MNT_2 (0x4U << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */
AnnaBridge 181:57724642e740 10778 #define RTC_TSTR_MNU_Pos (8U)
Anna Bridge 180:96ed750bd169 10779 #define RTC_TSTR_MNU_Msk (0xFU << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */
AnnaBridge 181:57724642e740 10780 #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk
Anna Bridge 180:96ed750bd169 10781 #define RTC_TSTR_MNU_0 (0x1U << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 10782 #define RTC_TSTR_MNU_1 (0x2U << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 10783 #define RTC_TSTR_MNU_2 (0x4U << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 10784 #define RTC_TSTR_MNU_3 (0x8U << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */
AnnaBridge 181:57724642e740 10785 #define RTC_TSTR_ST_Pos (4U)
Anna Bridge 180:96ed750bd169 10786 #define RTC_TSTR_ST_Msk (0x7U << RTC_TSTR_ST_Pos) /*!< 0x00000070 */
AnnaBridge 181:57724642e740 10787 #define RTC_TSTR_ST RTC_TSTR_ST_Msk
Anna Bridge 180:96ed750bd169 10788 #define RTC_TSTR_ST_0 (0x1U << RTC_TSTR_ST_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 10789 #define RTC_TSTR_ST_1 (0x2U << RTC_TSTR_ST_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 10790 #define RTC_TSTR_ST_2 (0x4U << RTC_TSTR_ST_Pos) /*!< 0x00000040 */
AnnaBridge 181:57724642e740 10791 #define RTC_TSTR_SU_Pos (0U)
Anna Bridge 180:96ed750bd169 10792 #define RTC_TSTR_SU_Msk (0xFU << RTC_TSTR_SU_Pos) /*!< 0x0000000F */
AnnaBridge 181:57724642e740 10793 #define RTC_TSTR_SU RTC_TSTR_SU_Msk
Anna Bridge 180:96ed750bd169 10794 #define RTC_TSTR_SU_0 (0x1U << RTC_TSTR_SU_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 10795 #define RTC_TSTR_SU_1 (0x2U << RTC_TSTR_SU_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 10796 #define RTC_TSTR_SU_2 (0x4U << RTC_TSTR_SU_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 10797 #define RTC_TSTR_SU_3 (0x8U << RTC_TSTR_SU_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 10798
Anna Bridge 180:96ed750bd169 10799 /******************** Bits definition for RTC_TSDR register *****************/
AnnaBridge 181:57724642e740 10800 #define RTC_TSDR_WDU_Pos (13U)
Anna Bridge 180:96ed750bd169 10801 #define RTC_TSDR_WDU_Msk (0x7U << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */
AnnaBridge 181:57724642e740 10802 #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk
Anna Bridge 180:96ed750bd169 10803 #define RTC_TSDR_WDU_0 (0x1U << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 10804 #define RTC_TSDR_WDU_1 (0x2U << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 10805 #define RTC_TSDR_WDU_2 (0x4U << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */
AnnaBridge 181:57724642e740 10806 #define RTC_TSDR_MT_Pos (12U)
Anna Bridge 180:96ed750bd169 10807 #define RTC_TSDR_MT_Msk (0x1U << RTC_TSDR_MT_Pos) /*!< 0x00001000 */
AnnaBridge 181:57724642e740 10808 #define RTC_TSDR_MT RTC_TSDR_MT_Msk
AnnaBridge 181:57724642e740 10809 #define RTC_TSDR_MU_Pos (8U)
Anna Bridge 180:96ed750bd169 10810 #define RTC_TSDR_MU_Msk (0xFU << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */
AnnaBridge 181:57724642e740 10811 #define RTC_TSDR_MU RTC_TSDR_MU_Msk
Anna Bridge 180:96ed750bd169 10812 #define RTC_TSDR_MU_0 (0x1U << RTC_TSDR_MU_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 10813 #define RTC_TSDR_MU_1 (0x2U << RTC_TSDR_MU_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 10814 #define RTC_TSDR_MU_2 (0x4U << RTC_TSDR_MU_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 10815 #define RTC_TSDR_MU_3 (0x8U << RTC_TSDR_MU_Pos) /*!< 0x00000800 */
AnnaBridge 181:57724642e740 10816 #define RTC_TSDR_DT_Pos (4U)
Anna Bridge 180:96ed750bd169 10817 #define RTC_TSDR_DT_Msk (0x3U << RTC_TSDR_DT_Pos) /*!< 0x00000030 */
AnnaBridge 181:57724642e740 10818 #define RTC_TSDR_DT RTC_TSDR_DT_Msk
Anna Bridge 180:96ed750bd169 10819 #define RTC_TSDR_DT_0 (0x1U << RTC_TSDR_DT_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 10820 #define RTC_TSDR_DT_1 (0x2U << RTC_TSDR_DT_Pos) /*!< 0x00000020 */
AnnaBridge 181:57724642e740 10821 #define RTC_TSDR_DU_Pos (0U)
Anna Bridge 180:96ed750bd169 10822 #define RTC_TSDR_DU_Msk (0xFU << RTC_TSDR_DU_Pos) /*!< 0x0000000F */
AnnaBridge 181:57724642e740 10823 #define RTC_TSDR_DU RTC_TSDR_DU_Msk
Anna Bridge 180:96ed750bd169 10824 #define RTC_TSDR_DU_0 (0x1U << RTC_TSDR_DU_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 10825 #define RTC_TSDR_DU_1 (0x2U << RTC_TSDR_DU_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 10826 #define RTC_TSDR_DU_2 (0x4U << RTC_TSDR_DU_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 10827 #define RTC_TSDR_DU_3 (0x8U << RTC_TSDR_DU_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 10828
Anna Bridge 180:96ed750bd169 10829 /******************** Bits definition for RTC_TSSSR register ****************/
AnnaBridge 181:57724642e740 10830 #define RTC_TSSSR_SS_Pos (0U)
Anna Bridge 180:96ed750bd169 10831 #define RTC_TSSSR_SS_Msk (0xFFFFU << RTC_TSSSR_SS_Pos) /*!< 0x0000FFFF */
AnnaBridge 181:57724642e740 10832 #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk
Anna Bridge 180:96ed750bd169 10833
Anna Bridge 180:96ed750bd169 10834 /******************** Bits definition for RTC_CAL register *****************/
AnnaBridge 181:57724642e740 10835 #define RTC_CALR_CALP_Pos (15U)
Anna Bridge 180:96ed750bd169 10836 #define RTC_CALR_CALP_Msk (0x1U << RTC_CALR_CALP_Pos) /*!< 0x00008000 */
AnnaBridge 181:57724642e740 10837 #define RTC_CALR_CALP RTC_CALR_CALP_Msk
AnnaBridge 181:57724642e740 10838 #define RTC_CALR_CALW8_Pos (14U)
Anna Bridge 180:96ed750bd169 10839 #define RTC_CALR_CALW8_Msk (0x1U << RTC_CALR_CALW8_Pos) /*!< 0x00004000 */
AnnaBridge 181:57724642e740 10840 #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk
AnnaBridge 181:57724642e740 10841 #define RTC_CALR_CALW16_Pos (13U)
Anna Bridge 180:96ed750bd169 10842 #define RTC_CALR_CALW16_Msk (0x1U << RTC_CALR_CALW16_Pos) /*!< 0x00002000 */
AnnaBridge 181:57724642e740 10843 #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk
AnnaBridge 181:57724642e740 10844 #define RTC_CALR_CALM_Pos (0U)
Anna Bridge 180:96ed750bd169 10845 #define RTC_CALR_CALM_Msk (0x1FFU << RTC_CALR_CALM_Pos) /*!< 0x000001FF */
AnnaBridge 181:57724642e740 10846 #define RTC_CALR_CALM RTC_CALR_CALM_Msk
Anna Bridge 180:96ed750bd169 10847 #define RTC_CALR_CALM_0 (0x001U << RTC_CALR_CALM_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 10848 #define RTC_CALR_CALM_1 (0x002U << RTC_CALR_CALM_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 10849 #define RTC_CALR_CALM_2 (0x004U << RTC_CALR_CALM_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 10850 #define RTC_CALR_CALM_3 (0x008U << RTC_CALR_CALM_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 10851 #define RTC_CALR_CALM_4 (0x010U << RTC_CALR_CALM_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 10852 #define RTC_CALR_CALM_5 (0x020U << RTC_CALR_CALM_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 10853 #define RTC_CALR_CALM_6 (0x040U << RTC_CALR_CALM_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 10854 #define RTC_CALR_CALM_7 (0x080U << RTC_CALR_CALM_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 10855 #define RTC_CALR_CALM_8 (0x100U << RTC_CALR_CALM_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 10856
Anna Bridge 180:96ed750bd169 10857 /******************** Bits definition for RTC_TAMPCR register ***************/
AnnaBridge 181:57724642e740 10858 #define RTC_TAMPCR_TAMP3MF_Pos (24U)
Anna Bridge 180:96ed750bd169 10859 #define RTC_TAMPCR_TAMP3MF_Msk (0x1U << RTC_TAMPCR_TAMP3MF_Pos) /*!< 0x01000000 */
AnnaBridge 181:57724642e740 10860 #define RTC_TAMPCR_TAMP3MF RTC_TAMPCR_TAMP3MF_Msk
AnnaBridge 181:57724642e740 10861 #define RTC_TAMPCR_TAMP3NOERASE_Pos (23U)
Anna Bridge 180:96ed750bd169 10862 #define RTC_TAMPCR_TAMP3NOERASE_Msk (0x1U << RTC_TAMPCR_TAMP3NOERASE_Pos) /*!< 0x00800000 */
AnnaBridge 181:57724642e740 10863 #define RTC_TAMPCR_TAMP3NOERASE RTC_TAMPCR_TAMP3NOERASE_Msk
AnnaBridge 181:57724642e740 10864 #define RTC_TAMPCR_TAMP3IE_Pos (22U)
Anna Bridge 180:96ed750bd169 10865 #define RTC_TAMPCR_TAMP3IE_Msk (0x1U << RTC_TAMPCR_TAMP3IE_Pos) /*!< 0x00400000 */
AnnaBridge 181:57724642e740 10866 #define RTC_TAMPCR_TAMP3IE RTC_TAMPCR_TAMP3IE_Msk
AnnaBridge 181:57724642e740 10867 #define RTC_TAMPCR_TAMP2MF_Pos (21U)
Anna Bridge 180:96ed750bd169 10868 #define RTC_TAMPCR_TAMP2MF_Msk (0x1U << RTC_TAMPCR_TAMP2MF_Pos) /*!< 0x00200000 */
AnnaBridge 181:57724642e740 10869 #define RTC_TAMPCR_TAMP2MF RTC_TAMPCR_TAMP2MF_Msk
AnnaBridge 181:57724642e740 10870 #define RTC_TAMPCR_TAMP2NOERASE_Pos (20U)
Anna Bridge 180:96ed750bd169 10871 #define RTC_TAMPCR_TAMP2NOERASE_Msk (0x1U << RTC_TAMPCR_TAMP2NOERASE_Pos) /*!< 0x00100000 */
AnnaBridge 181:57724642e740 10872 #define RTC_TAMPCR_TAMP2NOERASE RTC_TAMPCR_TAMP2NOERASE_Msk
AnnaBridge 181:57724642e740 10873 #define RTC_TAMPCR_TAMP2IE_Pos (19U)
Anna Bridge 180:96ed750bd169 10874 #define RTC_TAMPCR_TAMP2IE_Msk (0x1U << RTC_TAMPCR_TAMP2IE_Pos) /*!< 0x00080000 */
AnnaBridge 181:57724642e740 10875 #define RTC_TAMPCR_TAMP2IE RTC_TAMPCR_TAMP2IE_Msk
AnnaBridge 181:57724642e740 10876 #define RTC_TAMPCR_TAMP1MF_Pos (18U)
Anna Bridge 180:96ed750bd169 10877 #define RTC_TAMPCR_TAMP1MF_Msk (0x1U << RTC_TAMPCR_TAMP1MF_Pos) /*!< 0x00040000 */
AnnaBridge 181:57724642e740 10878 #define RTC_TAMPCR_TAMP1MF RTC_TAMPCR_TAMP1MF_Msk
AnnaBridge 181:57724642e740 10879 #define RTC_TAMPCR_TAMP1NOERASE_Pos (17U)
Anna Bridge 180:96ed750bd169 10880 #define RTC_TAMPCR_TAMP1NOERASE_Msk (0x1U << RTC_TAMPCR_TAMP1NOERASE_Pos) /*!< 0x00020000 */
AnnaBridge 181:57724642e740 10881 #define RTC_TAMPCR_TAMP1NOERASE RTC_TAMPCR_TAMP1NOERASE_Msk
AnnaBridge 181:57724642e740 10882 #define RTC_TAMPCR_TAMP1IE_Pos (16U)
Anna Bridge 180:96ed750bd169 10883 #define RTC_TAMPCR_TAMP1IE_Msk (0x1U << RTC_TAMPCR_TAMP1IE_Pos) /*!< 0x00010000 */
AnnaBridge 181:57724642e740 10884 #define RTC_TAMPCR_TAMP1IE RTC_TAMPCR_TAMP1IE_Msk
AnnaBridge 181:57724642e740 10885 #define RTC_TAMPCR_TAMPPUDIS_Pos (15U)
Anna Bridge 180:96ed750bd169 10886 #define RTC_TAMPCR_TAMPPUDIS_Msk (0x1U << RTC_TAMPCR_TAMPPUDIS_Pos) /*!< 0x00008000 */
AnnaBridge 181:57724642e740 10887 #define RTC_TAMPCR_TAMPPUDIS RTC_TAMPCR_TAMPPUDIS_Msk
AnnaBridge 181:57724642e740 10888 #define RTC_TAMPCR_TAMPPRCH_Pos (13U)
Anna Bridge 180:96ed750bd169 10889 #define RTC_TAMPCR_TAMPPRCH_Msk (0x3U << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00006000 */
AnnaBridge 181:57724642e740 10890 #define RTC_TAMPCR_TAMPPRCH RTC_TAMPCR_TAMPPRCH_Msk
Anna Bridge 180:96ed750bd169 10891 #define RTC_TAMPCR_TAMPPRCH_0 (0x1U << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 10892 #define RTC_TAMPCR_TAMPPRCH_1 (0x2U << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00004000 */
AnnaBridge 181:57724642e740 10893 #define RTC_TAMPCR_TAMPFLT_Pos (11U)
Anna Bridge 180:96ed750bd169 10894 #define RTC_TAMPCR_TAMPFLT_Msk (0x3U << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00001800 */
AnnaBridge 181:57724642e740 10895 #define RTC_TAMPCR_TAMPFLT RTC_TAMPCR_TAMPFLT_Msk
Anna Bridge 180:96ed750bd169 10896 #define RTC_TAMPCR_TAMPFLT_0 (0x1U << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 10897 #define RTC_TAMPCR_TAMPFLT_1 (0x2U << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00001000 */
AnnaBridge 181:57724642e740 10898 #define RTC_TAMPCR_TAMPFREQ_Pos (8U)
Anna Bridge 180:96ed750bd169 10899 #define RTC_TAMPCR_TAMPFREQ_Msk (0x7U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000700 */
AnnaBridge 181:57724642e740 10900 #define RTC_TAMPCR_TAMPFREQ RTC_TAMPCR_TAMPFREQ_Msk
Anna Bridge 180:96ed750bd169 10901 #define RTC_TAMPCR_TAMPFREQ_0 (0x1U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 10902 #define RTC_TAMPCR_TAMPFREQ_1 (0x2U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 10903 #define RTC_TAMPCR_TAMPFREQ_2 (0x4U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000400 */
AnnaBridge 181:57724642e740 10904 #define RTC_TAMPCR_TAMPTS_Pos (7U)
Anna Bridge 180:96ed750bd169 10905 #define RTC_TAMPCR_TAMPTS_Msk (0x1U << RTC_TAMPCR_TAMPTS_Pos) /*!< 0x00000080 */
AnnaBridge 181:57724642e740 10906 #define RTC_TAMPCR_TAMPTS RTC_TAMPCR_TAMPTS_Msk
AnnaBridge 181:57724642e740 10907 #define RTC_TAMPCR_TAMP3TRG_Pos (6U)
Anna Bridge 180:96ed750bd169 10908 #define RTC_TAMPCR_TAMP3TRG_Msk (0x1U << RTC_TAMPCR_TAMP3TRG_Pos) /*!< 0x00000040 */
AnnaBridge 181:57724642e740 10909 #define RTC_TAMPCR_TAMP3TRG RTC_TAMPCR_TAMP3TRG_Msk
AnnaBridge 181:57724642e740 10910 #define RTC_TAMPCR_TAMP3E_Pos (5U)
Anna Bridge 180:96ed750bd169 10911 #define RTC_TAMPCR_TAMP3E_Msk (0x1U << RTC_TAMPCR_TAMP3E_Pos) /*!< 0x00000020 */
AnnaBridge 181:57724642e740 10912 #define RTC_TAMPCR_TAMP3E RTC_TAMPCR_TAMP3E_Msk
AnnaBridge 181:57724642e740 10913 #define RTC_TAMPCR_TAMP2TRG_Pos (4U)
Anna Bridge 180:96ed750bd169 10914 #define RTC_TAMPCR_TAMP2TRG_Msk (0x1U << RTC_TAMPCR_TAMP2TRG_Pos) /*!< 0x00000010 */
AnnaBridge 181:57724642e740 10915 #define RTC_TAMPCR_TAMP2TRG RTC_TAMPCR_TAMP2TRG_Msk
AnnaBridge 181:57724642e740 10916 #define RTC_TAMPCR_TAMP2E_Pos (3U)
Anna Bridge 180:96ed750bd169 10917 #define RTC_TAMPCR_TAMP2E_Msk (0x1U << RTC_TAMPCR_TAMP2E_Pos) /*!< 0x00000008 */
AnnaBridge 181:57724642e740 10918 #define RTC_TAMPCR_TAMP2E RTC_TAMPCR_TAMP2E_Msk
AnnaBridge 181:57724642e740 10919 #define RTC_TAMPCR_TAMPIE_Pos (2U)
Anna Bridge 180:96ed750bd169 10920 #define RTC_TAMPCR_TAMPIE_Msk (0x1U << RTC_TAMPCR_TAMPIE_Pos) /*!< 0x00000004 */
AnnaBridge 181:57724642e740 10921 #define RTC_TAMPCR_TAMPIE RTC_TAMPCR_TAMPIE_Msk
AnnaBridge 181:57724642e740 10922 #define RTC_TAMPCR_TAMP1TRG_Pos (1U)
Anna Bridge 180:96ed750bd169 10923 #define RTC_TAMPCR_TAMP1TRG_Msk (0x1U << RTC_TAMPCR_TAMP1TRG_Pos) /*!< 0x00000002 */
AnnaBridge 181:57724642e740 10924 #define RTC_TAMPCR_TAMP1TRG RTC_TAMPCR_TAMP1TRG_Msk
AnnaBridge 181:57724642e740 10925 #define RTC_TAMPCR_TAMP1E_Pos (0U)
Anna Bridge 180:96ed750bd169 10926 #define RTC_TAMPCR_TAMP1E_Msk (0x1U << RTC_TAMPCR_TAMP1E_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 10927 #define RTC_TAMPCR_TAMP1E RTC_TAMPCR_TAMP1E_Msk
Anna Bridge 180:96ed750bd169 10928
Anna Bridge 180:96ed750bd169 10929 /******************** Bits definition for RTC_ALRMASSR register *************/
AnnaBridge 181:57724642e740 10930 #define RTC_ALRMASSR_MASKSS_Pos (24U)
Anna Bridge 180:96ed750bd169 10931 #define RTC_ALRMASSR_MASKSS_Msk (0xFU << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x0F000000 */
AnnaBridge 181:57724642e740 10932 #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk
Anna Bridge 180:96ed750bd169 10933 #define RTC_ALRMASSR_MASKSS_0 (0x1U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 10934 #define RTC_ALRMASSR_MASKSS_1 (0x2U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 10935 #define RTC_ALRMASSR_MASKSS_2 (0x4U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 10936 #define RTC_ALRMASSR_MASKSS_3 (0x8U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x08000000 */
AnnaBridge 181:57724642e740 10937 #define RTC_ALRMASSR_SS_Pos (0U)
Anna Bridge 180:96ed750bd169 10938 #define RTC_ALRMASSR_SS_Msk (0x7FFFU << RTC_ALRMASSR_SS_Pos) /*!< 0x00007FFF */
AnnaBridge 181:57724642e740 10939 #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk
Anna Bridge 180:96ed750bd169 10940
Anna Bridge 180:96ed750bd169 10941 /******************** Bits definition for RTC_ALRMBSSR register *************/
AnnaBridge 181:57724642e740 10942 #define RTC_ALRMBSSR_MASKSS_Pos (24U)
Anna Bridge 180:96ed750bd169 10943 #define RTC_ALRMBSSR_MASKSS_Msk (0xFU << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x0F000000 */
AnnaBridge 181:57724642e740 10944 #define RTC_ALRMBSSR_MASKSS RTC_ALRMBSSR_MASKSS_Msk
Anna Bridge 180:96ed750bd169 10945 #define RTC_ALRMBSSR_MASKSS_0 (0x1U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 10946 #define RTC_ALRMBSSR_MASKSS_1 (0x2U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 10947 #define RTC_ALRMBSSR_MASKSS_2 (0x4U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 10948 #define RTC_ALRMBSSR_MASKSS_3 (0x8U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x08000000 */
AnnaBridge 181:57724642e740 10949 #define RTC_ALRMBSSR_SS_Pos (0U)
Anna Bridge 180:96ed750bd169 10950 #define RTC_ALRMBSSR_SS_Msk (0x7FFFU << RTC_ALRMBSSR_SS_Pos) /*!< 0x00007FFF */
AnnaBridge 181:57724642e740 10951 #define RTC_ALRMBSSR_SS RTC_ALRMBSSR_SS_Msk
Anna Bridge 180:96ed750bd169 10952
Anna Bridge 180:96ed750bd169 10953 /******************** Bits definition for RTC_0R register *******************/
AnnaBridge 181:57724642e740 10954 #define RTC_OR_OUT_RMP_Pos (1U)
Anna Bridge 180:96ed750bd169 10955 #define RTC_OR_OUT_RMP_Msk (0x1U << RTC_OR_OUT_RMP_Pos) /*!< 0x00000002 */
AnnaBridge 181:57724642e740 10956 #define RTC_OR_OUT_RMP RTC_OR_OUT_RMP_Msk
AnnaBridge 181:57724642e740 10957 #define RTC_OR_ALARMOUTTYPE_Pos (0U)
Anna Bridge 180:96ed750bd169 10958 #define RTC_OR_ALARMOUTTYPE_Msk (0x1U << RTC_OR_ALARMOUTTYPE_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 10959 #define RTC_OR_ALARMOUTTYPE RTC_OR_ALARMOUTTYPE_Msk
Anna Bridge 180:96ed750bd169 10960
Anna Bridge 180:96ed750bd169 10961
Anna Bridge 180:96ed750bd169 10962 /******************** Bits definition for RTC_BKP0R register ****************/
AnnaBridge 181:57724642e740 10963 #define RTC_BKP0R_Pos (0U)
Anna Bridge 180:96ed750bd169 10964 #define RTC_BKP0R_Msk (0xFFFFFFFFU << RTC_BKP0R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 181:57724642e740 10965 #define RTC_BKP0R RTC_BKP0R_Msk
Anna Bridge 180:96ed750bd169 10966
Anna Bridge 180:96ed750bd169 10967 /******************** Bits definition for RTC_BKP1R register ****************/
AnnaBridge 181:57724642e740 10968 #define RTC_BKP1R_Pos (0U)
Anna Bridge 180:96ed750bd169 10969 #define RTC_BKP1R_Msk (0xFFFFFFFFU << RTC_BKP1R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 181:57724642e740 10970 #define RTC_BKP1R RTC_BKP1R_Msk
Anna Bridge 180:96ed750bd169 10971
Anna Bridge 180:96ed750bd169 10972 /******************** Bits definition for RTC_BKP2R register ****************/
AnnaBridge 181:57724642e740 10973 #define RTC_BKP2R_Pos (0U)
Anna Bridge 180:96ed750bd169 10974 #define RTC_BKP2R_Msk (0xFFFFFFFFU << RTC_BKP2R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 181:57724642e740 10975 #define RTC_BKP2R RTC_BKP2R_Msk
Anna Bridge 180:96ed750bd169 10976
Anna Bridge 180:96ed750bd169 10977 /******************** Bits definition for RTC_BKP3R register ****************/
AnnaBridge 181:57724642e740 10978 #define RTC_BKP3R_Pos (0U)
Anna Bridge 180:96ed750bd169 10979 #define RTC_BKP3R_Msk (0xFFFFFFFFU << RTC_BKP3R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 181:57724642e740 10980 #define RTC_BKP3R RTC_BKP3R_Msk
Anna Bridge 180:96ed750bd169 10981
Anna Bridge 180:96ed750bd169 10982 /******************** Bits definition for RTC_BKP4R register ****************/
AnnaBridge 181:57724642e740 10983 #define RTC_BKP4R_Pos (0U)
Anna Bridge 180:96ed750bd169 10984 #define RTC_BKP4R_Msk (0xFFFFFFFFU << RTC_BKP4R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 181:57724642e740 10985 #define RTC_BKP4R RTC_BKP4R_Msk
Anna Bridge 180:96ed750bd169 10986
Anna Bridge 180:96ed750bd169 10987 /******************** Bits definition for RTC_BKP5R register ****************/
AnnaBridge 181:57724642e740 10988 #define RTC_BKP5R_Pos (0U)
Anna Bridge 180:96ed750bd169 10989 #define RTC_BKP5R_Msk (0xFFFFFFFFU << RTC_BKP5R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 181:57724642e740 10990 #define RTC_BKP5R RTC_BKP5R_Msk
Anna Bridge 180:96ed750bd169 10991
Anna Bridge 180:96ed750bd169 10992 /******************** Bits definition for RTC_BKP6R register ****************/
AnnaBridge 181:57724642e740 10993 #define RTC_BKP6R_Pos (0U)
Anna Bridge 180:96ed750bd169 10994 #define RTC_BKP6R_Msk (0xFFFFFFFFU << RTC_BKP6R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 181:57724642e740 10995 #define RTC_BKP6R RTC_BKP6R_Msk
Anna Bridge 180:96ed750bd169 10996
Anna Bridge 180:96ed750bd169 10997 /******************** Bits definition for RTC_BKP7R register ****************/
AnnaBridge 181:57724642e740 10998 #define RTC_BKP7R_Pos (0U)
Anna Bridge 180:96ed750bd169 10999 #define RTC_BKP7R_Msk (0xFFFFFFFFU << RTC_BKP7R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 181:57724642e740 11000 #define RTC_BKP7R RTC_BKP7R_Msk
Anna Bridge 180:96ed750bd169 11001
Anna Bridge 180:96ed750bd169 11002 /******************** Bits definition for RTC_BKP8R register ****************/
AnnaBridge 181:57724642e740 11003 #define RTC_BKP8R_Pos (0U)
Anna Bridge 180:96ed750bd169 11004 #define RTC_BKP8R_Msk (0xFFFFFFFFU << RTC_BKP8R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 181:57724642e740 11005 #define RTC_BKP8R RTC_BKP8R_Msk
Anna Bridge 180:96ed750bd169 11006
Anna Bridge 180:96ed750bd169 11007 /******************** Bits definition for RTC_BKP9R register ****************/
AnnaBridge 181:57724642e740 11008 #define RTC_BKP9R_Pos (0U)
Anna Bridge 180:96ed750bd169 11009 #define RTC_BKP9R_Msk (0xFFFFFFFFU << RTC_BKP9R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 181:57724642e740 11010 #define RTC_BKP9R RTC_BKP9R_Msk
Anna Bridge 180:96ed750bd169 11011
Anna Bridge 180:96ed750bd169 11012 /******************** Bits definition for RTC_BKP10R register ***************/
AnnaBridge 181:57724642e740 11013 #define RTC_BKP10R_Pos (0U)
Anna Bridge 180:96ed750bd169 11014 #define RTC_BKP10R_Msk (0xFFFFFFFFU << RTC_BKP10R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 181:57724642e740 11015 #define RTC_BKP10R RTC_BKP10R_Msk
Anna Bridge 180:96ed750bd169 11016
Anna Bridge 180:96ed750bd169 11017 /******************** Bits definition for RTC_BKP11R register ***************/
AnnaBridge 181:57724642e740 11018 #define RTC_BKP11R_Pos (0U)
Anna Bridge 180:96ed750bd169 11019 #define RTC_BKP11R_Msk (0xFFFFFFFFU << RTC_BKP11R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 181:57724642e740 11020 #define RTC_BKP11R RTC_BKP11R_Msk
Anna Bridge 180:96ed750bd169 11021
Anna Bridge 180:96ed750bd169 11022 /******************** Bits definition for RTC_BKP12R register ***************/
AnnaBridge 181:57724642e740 11023 #define RTC_BKP12R_Pos (0U)
Anna Bridge 180:96ed750bd169 11024 #define RTC_BKP12R_Msk (0xFFFFFFFFU << RTC_BKP12R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 181:57724642e740 11025 #define RTC_BKP12R RTC_BKP12R_Msk
Anna Bridge 180:96ed750bd169 11026
Anna Bridge 180:96ed750bd169 11027 /******************** Bits definition for RTC_BKP13R register ***************/
AnnaBridge 181:57724642e740 11028 #define RTC_BKP13R_Pos (0U)
Anna Bridge 180:96ed750bd169 11029 #define RTC_BKP13R_Msk (0xFFFFFFFFU << RTC_BKP13R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 181:57724642e740 11030 #define RTC_BKP13R RTC_BKP13R_Msk
Anna Bridge 180:96ed750bd169 11031
Anna Bridge 180:96ed750bd169 11032 /******************** Bits definition for RTC_BKP14R register ***************/
AnnaBridge 181:57724642e740 11033 #define RTC_BKP14R_Pos (0U)
Anna Bridge 180:96ed750bd169 11034 #define RTC_BKP14R_Msk (0xFFFFFFFFU << RTC_BKP14R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 181:57724642e740 11035 #define RTC_BKP14R RTC_BKP14R_Msk
Anna Bridge 180:96ed750bd169 11036
Anna Bridge 180:96ed750bd169 11037 /******************** Bits definition for RTC_BKP15R register ***************/
AnnaBridge 181:57724642e740 11038 #define RTC_BKP15R_Pos (0U)
Anna Bridge 180:96ed750bd169 11039 #define RTC_BKP15R_Msk (0xFFFFFFFFU << RTC_BKP15R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 181:57724642e740 11040 #define RTC_BKP15R RTC_BKP15R_Msk
Anna Bridge 180:96ed750bd169 11041
Anna Bridge 180:96ed750bd169 11042 /******************** Bits definition for RTC_BKP16R register ***************/
AnnaBridge 181:57724642e740 11043 #define RTC_BKP16R_Pos (0U)
Anna Bridge 180:96ed750bd169 11044 #define RTC_BKP16R_Msk (0xFFFFFFFFU << RTC_BKP16R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 181:57724642e740 11045 #define RTC_BKP16R RTC_BKP16R_Msk
Anna Bridge 180:96ed750bd169 11046
Anna Bridge 180:96ed750bd169 11047 /******************** Bits definition for RTC_BKP17R register ***************/
AnnaBridge 181:57724642e740 11048 #define RTC_BKP17R_Pos (0U)
Anna Bridge 180:96ed750bd169 11049 #define RTC_BKP17R_Msk (0xFFFFFFFFU << RTC_BKP17R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 181:57724642e740 11050 #define RTC_BKP17R RTC_BKP17R_Msk
Anna Bridge 180:96ed750bd169 11051
Anna Bridge 180:96ed750bd169 11052 /******************** Bits definition for RTC_BKP18R register ***************/
AnnaBridge 181:57724642e740 11053 #define RTC_BKP18R_Pos (0U)
Anna Bridge 180:96ed750bd169 11054 #define RTC_BKP18R_Msk (0xFFFFFFFFU << RTC_BKP18R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 181:57724642e740 11055 #define RTC_BKP18R RTC_BKP18R_Msk
Anna Bridge 180:96ed750bd169 11056
Anna Bridge 180:96ed750bd169 11057 /******************** Bits definition for RTC_BKP19R register ***************/
AnnaBridge 181:57724642e740 11058 #define RTC_BKP19R_Pos (0U)
Anna Bridge 180:96ed750bd169 11059 #define RTC_BKP19R_Msk (0xFFFFFFFFU << RTC_BKP19R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 181:57724642e740 11060 #define RTC_BKP19R RTC_BKP19R_Msk
Anna Bridge 180:96ed750bd169 11061
Anna Bridge 180:96ed750bd169 11062 /******************** Bits definition for RTC_BKP20R register ***************/
AnnaBridge 181:57724642e740 11063 #define RTC_BKP20R_Pos (0U)
Anna Bridge 180:96ed750bd169 11064 #define RTC_BKP20R_Msk (0xFFFFFFFFU << RTC_BKP20R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 181:57724642e740 11065 #define RTC_BKP20R RTC_BKP20R_Msk
Anna Bridge 180:96ed750bd169 11066
Anna Bridge 180:96ed750bd169 11067 /******************** Bits definition for RTC_BKP21R register ***************/
AnnaBridge 181:57724642e740 11068 #define RTC_BKP21R_Pos (0U)
Anna Bridge 180:96ed750bd169 11069 #define RTC_BKP21R_Msk (0xFFFFFFFFU << RTC_BKP21R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 181:57724642e740 11070 #define RTC_BKP21R RTC_BKP21R_Msk
Anna Bridge 180:96ed750bd169 11071
Anna Bridge 180:96ed750bd169 11072 /******************** Bits definition for RTC_BKP22R register ***************/
AnnaBridge 181:57724642e740 11073 #define RTC_BKP22R_Pos (0U)
Anna Bridge 180:96ed750bd169 11074 #define RTC_BKP22R_Msk (0xFFFFFFFFU << RTC_BKP22R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 181:57724642e740 11075 #define RTC_BKP22R RTC_BKP22R_Msk
Anna Bridge 180:96ed750bd169 11076
Anna Bridge 180:96ed750bd169 11077 /******************** Bits definition for RTC_BKP23R register ***************/
AnnaBridge 181:57724642e740 11078 #define RTC_BKP23R_Pos (0U)
Anna Bridge 180:96ed750bd169 11079 #define RTC_BKP23R_Msk (0xFFFFFFFFU << RTC_BKP23R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 181:57724642e740 11080 #define RTC_BKP23R RTC_BKP23R_Msk
Anna Bridge 180:96ed750bd169 11081
Anna Bridge 180:96ed750bd169 11082 /******************** Bits definition for RTC_BKP24R register ***************/
AnnaBridge 181:57724642e740 11083 #define RTC_BKP24R_Pos (0U)
Anna Bridge 180:96ed750bd169 11084 #define RTC_BKP24R_Msk (0xFFFFFFFFU << RTC_BKP24R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 181:57724642e740 11085 #define RTC_BKP24R RTC_BKP24R_Msk
Anna Bridge 180:96ed750bd169 11086
Anna Bridge 180:96ed750bd169 11087 /******************** Bits definition for RTC_BKP25R register ***************/
AnnaBridge 181:57724642e740 11088 #define RTC_BKP25R_Pos (0U)
Anna Bridge 180:96ed750bd169 11089 #define RTC_BKP25R_Msk (0xFFFFFFFFU << RTC_BKP25R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 181:57724642e740 11090 #define RTC_BKP25R RTC_BKP25R_Msk
Anna Bridge 180:96ed750bd169 11091
Anna Bridge 180:96ed750bd169 11092 /******************** Bits definition for RTC_BKP26R register ***************/
AnnaBridge 181:57724642e740 11093 #define RTC_BKP26R_Pos (0U)
Anna Bridge 180:96ed750bd169 11094 #define RTC_BKP26R_Msk (0xFFFFFFFFU << RTC_BKP26R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 181:57724642e740 11095 #define RTC_BKP26R RTC_BKP26R_Msk
Anna Bridge 180:96ed750bd169 11096
Anna Bridge 180:96ed750bd169 11097 /******************** Bits definition for RTC_BKP27R register ***************/
AnnaBridge 181:57724642e740 11098 #define RTC_BKP27R_Pos (0U)
Anna Bridge 180:96ed750bd169 11099 #define RTC_BKP27R_Msk (0xFFFFFFFFU << RTC_BKP27R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 181:57724642e740 11100 #define RTC_BKP27R RTC_BKP27R_Msk
Anna Bridge 180:96ed750bd169 11101
Anna Bridge 180:96ed750bd169 11102 /******************** Bits definition for RTC_BKP28R register ***************/
AnnaBridge 181:57724642e740 11103 #define RTC_BKP28R_Pos (0U)
Anna Bridge 180:96ed750bd169 11104 #define RTC_BKP28R_Msk (0xFFFFFFFFU << RTC_BKP28R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 181:57724642e740 11105 #define RTC_BKP28R RTC_BKP28R_Msk
Anna Bridge 180:96ed750bd169 11106
Anna Bridge 180:96ed750bd169 11107 /******************** Bits definition for RTC_BKP29R register ***************/
AnnaBridge 181:57724642e740 11108 #define RTC_BKP29R_Pos (0U)
Anna Bridge 180:96ed750bd169 11109 #define RTC_BKP29R_Msk (0xFFFFFFFFU << RTC_BKP29R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 181:57724642e740 11110 #define RTC_BKP29R RTC_BKP29R_Msk
Anna Bridge 180:96ed750bd169 11111
Anna Bridge 180:96ed750bd169 11112 /******************** Bits definition for RTC_BKP30R register ***************/
AnnaBridge 181:57724642e740 11113 #define RTC_BKP30R_Pos (0U)
Anna Bridge 180:96ed750bd169 11114 #define RTC_BKP30R_Msk (0xFFFFFFFFU << RTC_BKP30R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 181:57724642e740 11115 #define RTC_BKP30R RTC_BKP30R_Msk
Anna Bridge 180:96ed750bd169 11116
Anna Bridge 180:96ed750bd169 11117 /******************** Bits definition for RTC_BKP31R register ***************/
AnnaBridge 181:57724642e740 11118 #define RTC_BKP31R_Pos (0U)
Anna Bridge 180:96ed750bd169 11119 #define RTC_BKP31R_Msk (0xFFFFFFFFU << RTC_BKP31R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 181:57724642e740 11120 #define RTC_BKP31R RTC_BKP31R_Msk
Anna Bridge 180:96ed750bd169 11121
Anna Bridge 180:96ed750bd169 11122 /******************** Number of backup registers ******************************/
Anna Bridge 180:96ed750bd169 11123 #define RTC_BKP_NUMBER 32U
Anna Bridge 180:96ed750bd169 11124
Anna Bridge 180:96ed750bd169 11125 /******************************************************************************/
Anna Bridge 180:96ed750bd169 11126 /* */
Anna Bridge 180:96ed750bd169 11127 /* Serial Audio Interface */
Anna Bridge 180:96ed750bd169 11128 /* */
Anna Bridge 180:96ed750bd169 11129 /******************************************************************************/
Anna Bridge 180:96ed750bd169 11130 /******************** Bit definition for SAI_GCR register *******************/
AnnaBridge 181:57724642e740 11131 #define SAI_GCR_SYNCIN_Pos (0U)
Anna Bridge 180:96ed750bd169 11132 #define SAI_GCR_SYNCIN_Msk (0x3U << SAI_GCR_SYNCIN_Pos) /*!< 0x00000003 */
Anna Bridge 180:96ed750bd169 11133 #define SAI_GCR_SYNCIN SAI_GCR_SYNCIN_Msk /*!<SYNCIN[1:0] bits (Synchronization Inputs) */
Anna Bridge 180:96ed750bd169 11134 #define SAI_GCR_SYNCIN_0 (0x1U << SAI_GCR_SYNCIN_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 11135 #define SAI_GCR_SYNCIN_1 (0x2U << SAI_GCR_SYNCIN_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 11136
AnnaBridge 181:57724642e740 11137 #define SAI_GCR_SYNCOUT_Pos (4U)
Anna Bridge 180:96ed750bd169 11138 #define SAI_GCR_SYNCOUT_Msk (0x3U << SAI_GCR_SYNCOUT_Pos) /*!< 0x00000030 */
Anna Bridge 180:96ed750bd169 11139 #define SAI_GCR_SYNCOUT SAI_GCR_SYNCOUT_Msk /*!<SYNCOUT[1:0] bits (Synchronization Outputs) */
Anna Bridge 180:96ed750bd169 11140 #define SAI_GCR_SYNCOUT_0 (0x1U << SAI_GCR_SYNCOUT_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 11141 #define SAI_GCR_SYNCOUT_1 (0x2U << SAI_GCR_SYNCOUT_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 11142
Anna Bridge 180:96ed750bd169 11143 /******************* Bit definition for SAI_xCR1 register *******************/
AnnaBridge 181:57724642e740 11144 #define SAI_xCR1_MODE_Pos (0U)
Anna Bridge 180:96ed750bd169 11145 #define SAI_xCR1_MODE_Msk (0x3U << SAI_xCR1_MODE_Pos) /*!< 0x00000003 */
Anna Bridge 180:96ed750bd169 11146 #define SAI_xCR1_MODE SAI_xCR1_MODE_Msk /*!<MODE[1:0] bits (Audio Block Mode) */
Anna Bridge 180:96ed750bd169 11147 #define SAI_xCR1_MODE_0 (0x1U << SAI_xCR1_MODE_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 11148 #define SAI_xCR1_MODE_1 (0x2U << SAI_xCR1_MODE_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 11149
AnnaBridge 181:57724642e740 11150 #define SAI_xCR1_PRTCFG_Pos (2U)
Anna Bridge 180:96ed750bd169 11151 #define SAI_xCR1_PRTCFG_Msk (0x3U << SAI_xCR1_PRTCFG_Pos) /*!< 0x0000000C */
Anna Bridge 180:96ed750bd169 11152 #define SAI_xCR1_PRTCFG SAI_xCR1_PRTCFG_Msk /*!<PRTCFG[1:0] bits (Protocol Configuration) */
Anna Bridge 180:96ed750bd169 11153 #define SAI_xCR1_PRTCFG_0 (0x1U << SAI_xCR1_PRTCFG_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 11154 #define SAI_xCR1_PRTCFG_1 (0x2U << SAI_xCR1_PRTCFG_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 11155
AnnaBridge 181:57724642e740 11156 #define SAI_xCR1_DS_Pos (5U)
Anna Bridge 180:96ed750bd169 11157 #define SAI_xCR1_DS_Msk (0x7U << SAI_xCR1_DS_Pos) /*!< 0x000000E0 */
Anna Bridge 180:96ed750bd169 11158 #define SAI_xCR1_DS SAI_xCR1_DS_Msk /*!<DS[1:0] bits (Data Size) */
Anna Bridge 180:96ed750bd169 11159 #define SAI_xCR1_DS_0 (0x1U << SAI_xCR1_DS_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 11160 #define SAI_xCR1_DS_1 (0x2U << SAI_xCR1_DS_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 11161 #define SAI_xCR1_DS_2 (0x4U << SAI_xCR1_DS_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 11162
AnnaBridge 181:57724642e740 11163 #define SAI_xCR1_LSBFIRST_Pos (8U)
Anna Bridge 180:96ed750bd169 11164 #define SAI_xCR1_LSBFIRST_Msk (0x1U << SAI_xCR1_LSBFIRST_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 11165 #define SAI_xCR1_LSBFIRST SAI_xCR1_LSBFIRST_Msk /*!<LSB First Configuration */
AnnaBridge 181:57724642e740 11166 #define SAI_xCR1_CKSTR_Pos (9U)
Anna Bridge 180:96ed750bd169 11167 #define SAI_xCR1_CKSTR_Msk (0x1U << SAI_xCR1_CKSTR_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 11168 #define SAI_xCR1_CKSTR SAI_xCR1_CKSTR_Msk /*!<ClocK STRobing edge */
Anna Bridge 180:96ed750bd169 11169
AnnaBridge 181:57724642e740 11170 #define SAI_xCR1_SYNCEN_Pos (10U)
Anna Bridge 180:96ed750bd169 11171 #define SAI_xCR1_SYNCEN_Msk (0x3U << SAI_xCR1_SYNCEN_Pos) /*!< 0x00000C00 */
Anna Bridge 180:96ed750bd169 11172 #define SAI_xCR1_SYNCEN SAI_xCR1_SYNCEN_Msk /*!<SYNCEN[1:0](SYNChronization ENable) */
Anna Bridge 180:96ed750bd169 11173 #define SAI_xCR1_SYNCEN_0 (0x1U << SAI_xCR1_SYNCEN_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 11174 #define SAI_xCR1_SYNCEN_1 (0x2U << SAI_xCR1_SYNCEN_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 11175
AnnaBridge 181:57724642e740 11176 #define SAI_xCR1_MONO_Pos (12U)
Anna Bridge 180:96ed750bd169 11177 #define SAI_xCR1_MONO_Msk (0x1U << SAI_xCR1_MONO_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 11178 #define SAI_xCR1_MONO SAI_xCR1_MONO_Msk /*!<Mono mode */
AnnaBridge 181:57724642e740 11179 #define SAI_xCR1_OUTDRIV_Pos (13U)
Anna Bridge 180:96ed750bd169 11180 #define SAI_xCR1_OUTDRIV_Msk (0x1U << SAI_xCR1_OUTDRIV_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 11181 #define SAI_xCR1_OUTDRIV SAI_xCR1_OUTDRIV_Msk /*!<Output Drive */
AnnaBridge 181:57724642e740 11182 #define SAI_xCR1_SAIEN_Pos (16U)
Anna Bridge 180:96ed750bd169 11183 #define SAI_xCR1_SAIEN_Msk (0x1U << SAI_xCR1_SAIEN_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 11184 #define SAI_xCR1_SAIEN SAI_xCR1_SAIEN_Msk /*!<Audio Block enable */
AnnaBridge 181:57724642e740 11185 #define SAI_xCR1_DMAEN_Pos (17U)
Anna Bridge 180:96ed750bd169 11186 #define SAI_xCR1_DMAEN_Msk (0x1U << SAI_xCR1_DMAEN_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 11187 #define SAI_xCR1_DMAEN SAI_xCR1_DMAEN_Msk /*!<DMA enable */
AnnaBridge 181:57724642e740 11188 #define SAI_xCR1_NODIV_Pos (19U)
Anna Bridge 180:96ed750bd169 11189 #define SAI_xCR1_NODIV_Msk (0x1U << SAI_xCR1_NODIV_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 11190 #define SAI_xCR1_NODIV SAI_xCR1_NODIV_Msk /*!<No Divider Configuration */
Anna Bridge 180:96ed750bd169 11191
AnnaBridge 181:57724642e740 11192 #define SAI_xCR1_MCKDIV_Pos (20U)
Anna Bridge 180:96ed750bd169 11193 #define SAI_xCR1_MCKDIV_Msk (0xFU << SAI_xCR1_MCKDIV_Pos) /*!< 0x00F00000 */
Anna Bridge 180:96ed750bd169 11194 #define SAI_xCR1_MCKDIV SAI_xCR1_MCKDIV_Msk /*!<MCKDIV[3:0] (Master ClocK Divider) */
Anna Bridge 180:96ed750bd169 11195 #define SAI_xCR1_MCKDIV_0 (0x00100000U) /*!<Bit 0 */
Anna Bridge 180:96ed750bd169 11196 #define SAI_xCR1_MCKDIV_1 (0x00200000U) /*!<Bit 1 */
Anna Bridge 180:96ed750bd169 11197 #define SAI_xCR1_MCKDIV_2 (0x00400000U) /*!<Bit 2 */
Anna Bridge 180:96ed750bd169 11198 #define SAI_xCR1_MCKDIV_3 (0x00800000U) /*!<Bit 3 */
Anna Bridge 180:96ed750bd169 11199
Anna Bridge 180:96ed750bd169 11200 /******************* Bit definition for SAI_xCR2 register *******************/
AnnaBridge 181:57724642e740 11201 #define SAI_xCR2_FTH_Pos (0U)
Anna Bridge 180:96ed750bd169 11202 #define SAI_xCR2_FTH_Msk (0x7U << SAI_xCR2_FTH_Pos) /*!< 0x00000007 */
Anna Bridge 180:96ed750bd169 11203 #define SAI_xCR2_FTH SAI_xCR2_FTH_Msk /*!<FTH[2:0](Fifo THreshold) */
Anna Bridge 180:96ed750bd169 11204 #define SAI_xCR2_FTH_0 (0x1U << SAI_xCR2_FTH_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 11205 #define SAI_xCR2_FTH_1 (0x2U << SAI_xCR2_FTH_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 11206 #define SAI_xCR2_FTH_2 (0x4U << SAI_xCR2_FTH_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 11207
AnnaBridge 181:57724642e740 11208 #define SAI_xCR2_FFLUSH_Pos (3U)
Anna Bridge 180:96ed750bd169 11209 #define SAI_xCR2_FFLUSH_Msk (0x1U << SAI_xCR2_FFLUSH_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 11210 #define SAI_xCR2_FFLUSH SAI_xCR2_FFLUSH_Msk /*!<Fifo FLUSH */
AnnaBridge 181:57724642e740 11211 #define SAI_xCR2_TRIS_Pos (4U)
Anna Bridge 180:96ed750bd169 11212 #define SAI_xCR2_TRIS_Msk (0x1U << SAI_xCR2_TRIS_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 11213 #define SAI_xCR2_TRIS SAI_xCR2_TRIS_Msk /*!<TRIState Management on data line */
AnnaBridge 181:57724642e740 11214 #define SAI_xCR2_MUTE_Pos (5U)
Anna Bridge 180:96ed750bd169 11215 #define SAI_xCR2_MUTE_Msk (0x1U << SAI_xCR2_MUTE_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 11216 #define SAI_xCR2_MUTE SAI_xCR2_MUTE_Msk /*!<Mute mode */
AnnaBridge 181:57724642e740 11217 #define SAI_xCR2_MUTEVAL_Pos (6U)
Anna Bridge 180:96ed750bd169 11218 #define SAI_xCR2_MUTEVAL_Msk (0x1U << SAI_xCR2_MUTEVAL_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 11219 #define SAI_xCR2_MUTEVAL SAI_xCR2_MUTEVAL_Msk /*!<Muate value */
Anna Bridge 180:96ed750bd169 11220
Anna Bridge 180:96ed750bd169 11221
AnnaBridge 181:57724642e740 11222 #define SAI_xCR2_MUTECNT_Pos (7U)
Anna Bridge 180:96ed750bd169 11223 #define SAI_xCR2_MUTECNT_Msk (0x3FU << SAI_xCR2_MUTECNT_Pos) /*!< 0x00001F80 */
Anna Bridge 180:96ed750bd169 11224 #define SAI_xCR2_MUTECNT SAI_xCR2_MUTECNT_Msk /*!<MUTECNT[5:0] (MUTE counter) */
Anna Bridge 180:96ed750bd169 11225 #define SAI_xCR2_MUTECNT_0 (0x01U << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 11226 #define SAI_xCR2_MUTECNT_1 (0x02U << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 11227 #define SAI_xCR2_MUTECNT_2 (0x04U << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 11228 #define SAI_xCR2_MUTECNT_3 (0x08U << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 11229 #define SAI_xCR2_MUTECNT_4 (0x10U << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 11230 #define SAI_xCR2_MUTECNT_5 (0x20U << SAI_xCR2_MUTECNT_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 11231
AnnaBridge 181:57724642e740 11232 #define SAI_xCR2_CPL_Pos (13U)
Anna Bridge 180:96ed750bd169 11233 #define SAI_xCR2_CPL_Msk (0x1U << SAI_xCR2_CPL_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 11234 #define SAI_xCR2_CPL SAI_xCR2_CPL_Msk /*!<CPL mode */
AnnaBridge 181:57724642e740 11235 #define SAI_xCR2_COMP_Pos (14U)
Anna Bridge 180:96ed750bd169 11236 #define SAI_xCR2_COMP_Msk (0x3U << SAI_xCR2_COMP_Pos) /*!< 0x0000C000 */
Anna Bridge 180:96ed750bd169 11237 #define SAI_xCR2_COMP SAI_xCR2_COMP_Msk /*!<COMP[1:0] (Companding mode) */
Anna Bridge 180:96ed750bd169 11238 #define SAI_xCR2_COMP_0 (0x1U << SAI_xCR2_COMP_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 11239 #define SAI_xCR2_COMP_1 (0x2U << SAI_xCR2_COMP_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 11240
Anna Bridge 180:96ed750bd169 11241
Anna Bridge 180:96ed750bd169 11242 /****************** Bit definition for SAI_xFRCR register *******************/
AnnaBridge 181:57724642e740 11243 #define SAI_xFRCR_FRL_Pos (0U)
Anna Bridge 180:96ed750bd169 11244 #define SAI_xFRCR_FRL_Msk (0xFFU << SAI_xFRCR_FRL_Pos) /*!< 0x000000FF */
Anna Bridge 180:96ed750bd169 11245 #define SAI_xFRCR_FRL SAI_xFRCR_FRL_Msk /*!<FRL[7:0](Frame length) */
Anna Bridge 180:96ed750bd169 11246 #define SAI_xFRCR_FRL_0 (0x01U << SAI_xFRCR_FRL_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 11247 #define SAI_xFRCR_FRL_1 (0x02U << SAI_xFRCR_FRL_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 11248 #define SAI_xFRCR_FRL_2 (0x04U << SAI_xFRCR_FRL_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 11249 #define SAI_xFRCR_FRL_3 (0x08U << SAI_xFRCR_FRL_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 11250 #define SAI_xFRCR_FRL_4 (0x10U << SAI_xFRCR_FRL_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 11251 #define SAI_xFRCR_FRL_5 (0x20U << SAI_xFRCR_FRL_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 11252 #define SAI_xFRCR_FRL_6 (0x40U << SAI_xFRCR_FRL_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 11253 #define SAI_xFRCR_FRL_7 (0x80U << SAI_xFRCR_FRL_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 11254
AnnaBridge 181:57724642e740 11255 #define SAI_xFRCR_FSALL_Pos (8U)
Anna Bridge 180:96ed750bd169 11256 #define SAI_xFRCR_FSALL_Msk (0x7FU << SAI_xFRCR_FSALL_Pos) /*!< 0x00007F00 */
Anna Bridge 180:96ed750bd169 11257 #define SAI_xFRCR_FSALL SAI_xFRCR_FSALL_Msk /*!<FRL[6:0] (Frame synchronization active level length) */
Anna Bridge 180:96ed750bd169 11258 #define SAI_xFRCR_FSALL_0 (0x01U << SAI_xFRCR_FSALL_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 11259 #define SAI_xFRCR_FSALL_1 (0x02U << SAI_xFRCR_FSALL_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 11260 #define SAI_xFRCR_FSALL_2 (0x04U << SAI_xFRCR_FSALL_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 11261 #define SAI_xFRCR_FSALL_3 (0x08U << SAI_xFRCR_FSALL_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 11262 #define SAI_xFRCR_FSALL_4 (0x10U << SAI_xFRCR_FSALL_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 11263 #define SAI_xFRCR_FSALL_5 (0x20U << SAI_xFRCR_FSALL_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 11264 #define SAI_xFRCR_FSALL_6 (0x40U << SAI_xFRCR_FSALL_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 11265
AnnaBridge 181:57724642e740 11266 #define SAI_xFRCR_FSDEF_Pos (16U)
Anna Bridge 180:96ed750bd169 11267 #define SAI_xFRCR_FSDEF_Msk (0x1U << SAI_xFRCR_FSDEF_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 11268 #define SAI_xFRCR_FSDEF SAI_xFRCR_FSDEF_Msk /*!< Frame Synchronization Definition */
AnnaBridge 181:57724642e740 11269 #define SAI_xFRCR_FSPOL_Pos (17U)
Anna Bridge 180:96ed750bd169 11270 #define SAI_xFRCR_FSPOL_Msk (0x1U << SAI_xFRCR_FSPOL_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 11271 #define SAI_xFRCR_FSPOL SAI_xFRCR_FSPOL_Msk /*!<Frame Synchronization POLarity */
AnnaBridge 181:57724642e740 11272 #define SAI_xFRCR_FSOFF_Pos (18U)
Anna Bridge 180:96ed750bd169 11273 #define SAI_xFRCR_FSOFF_Msk (0x1U << SAI_xFRCR_FSOFF_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 11274 #define SAI_xFRCR_FSOFF SAI_xFRCR_FSOFF_Msk /*!<Frame Synchronization OFFset */
Anna Bridge 180:96ed750bd169 11275
Anna Bridge 180:96ed750bd169 11276 /****************** Bit definition for SAI_xSLOTR register *******************/
AnnaBridge 181:57724642e740 11277 #define SAI_xSLOTR_FBOFF_Pos (0U)
Anna Bridge 180:96ed750bd169 11278 #define SAI_xSLOTR_FBOFF_Msk (0x1FU << SAI_xSLOTR_FBOFF_Pos) /*!< 0x0000001F */
Anna Bridge 180:96ed750bd169 11279 #define SAI_xSLOTR_FBOFF SAI_xSLOTR_FBOFF_Msk /*!<FRL[4:0](First Bit Offset) */
Anna Bridge 180:96ed750bd169 11280 #define SAI_xSLOTR_FBOFF_0 (0x01U << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 11281 #define SAI_xSLOTR_FBOFF_1 (0x02U << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 11282 #define SAI_xSLOTR_FBOFF_2 (0x04U << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 11283 #define SAI_xSLOTR_FBOFF_3 (0x08U << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 11284 #define SAI_xSLOTR_FBOFF_4 (0x10U << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 11285
AnnaBridge 181:57724642e740 11286 #define SAI_xSLOTR_SLOTSZ_Pos (6U)
Anna Bridge 180:96ed750bd169 11287 #define SAI_xSLOTR_SLOTSZ_Msk (0x3U << SAI_xSLOTR_SLOTSZ_Pos) /*!< 0x000000C0 */
Anna Bridge 180:96ed750bd169 11288 #define SAI_xSLOTR_SLOTSZ SAI_xSLOTR_SLOTSZ_Msk /*!<SLOTSZ[1:0] (Slot size) */
Anna Bridge 180:96ed750bd169 11289 #define SAI_xSLOTR_SLOTSZ_0 (0x1U << SAI_xSLOTR_SLOTSZ_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 11290 #define SAI_xSLOTR_SLOTSZ_1 (0x2U << SAI_xSLOTR_SLOTSZ_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 11291
AnnaBridge 181:57724642e740 11292 #define SAI_xSLOTR_NBSLOT_Pos (8U)
Anna Bridge 180:96ed750bd169 11293 #define SAI_xSLOTR_NBSLOT_Msk (0xFU << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000F00 */
Anna Bridge 180:96ed750bd169 11294 #define SAI_xSLOTR_NBSLOT SAI_xSLOTR_NBSLOT_Msk /*!<NBSLOT[3:0] (Number of Slot in audio Frame) */
Anna Bridge 180:96ed750bd169 11295 #define SAI_xSLOTR_NBSLOT_0 (0x1U << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 11296 #define SAI_xSLOTR_NBSLOT_1 (0x2U << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 11297 #define SAI_xSLOTR_NBSLOT_2 (0x4U << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 11298 #define SAI_xSLOTR_NBSLOT_3 (0x8U << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 11299
AnnaBridge 181:57724642e740 11300 #define SAI_xSLOTR_SLOTEN_Pos (16U)
Anna Bridge 180:96ed750bd169 11301 #define SAI_xSLOTR_SLOTEN_Msk (0xFFFFU << SAI_xSLOTR_SLOTEN_Pos) /*!< 0xFFFF0000 */
Anna Bridge 180:96ed750bd169 11302 #define SAI_xSLOTR_SLOTEN SAI_xSLOTR_SLOTEN_Msk /*!<SLOTEN[15:0] (Slot Enable) */
Anna Bridge 180:96ed750bd169 11303
Anna Bridge 180:96ed750bd169 11304 /******************* Bit definition for SAI_xIMR register *******************/
AnnaBridge 181:57724642e740 11305 #define SAI_xIMR_OVRUDRIE_Pos (0U)
Anna Bridge 180:96ed750bd169 11306 #define SAI_xIMR_OVRUDRIE_Msk (0x1U << SAI_xIMR_OVRUDRIE_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 11307 #define SAI_xIMR_OVRUDRIE SAI_xIMR_OVRUDRIE_Msk /*!<Overrun underrun interrupt enable */
AnnaBridge 181:57724642e740 11308 #define SAI_xIMR_MUTEDETIE_Pos (1U)
Anna Bridge 180:96ed750bd169 11309 #define SAI_xIMR_MUTEDETIE_Msk (0x1U << SAI_xIMR_MUTEDETIE_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 11310 #define SAI_xIMR_MUTEDETIE SAI_xIMR_MUTEDETIE_Msk /*!<Mute detection interrupt enable */
AnnaBridge 181:57724642e740 11311 #define SAI_xIMR_WCKCFGIE_Pos (2U)
Anna Bridge 180:96ed750bd169 11312 #define SAI_xIMR_WCKCFGIE_Msk (0x1U << SAI_xIMR_WCKCFGIE_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 11313 #define SAI_xIMR_WCKCFGIE SAI_xIMR_WCKCFGIE_Msk /*!<Wrong Clock Configuration interrupt enable */
AnnaBridge 181:57724642e740 11314 #define SAI_xIMR_FREQIE_Pos (3U)
Anna Bridge 180:96ed750bd169 11315 #define SAI_xIMR_FREQIE_Msk (0x1U << SAI_xIMR_FREQIE_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 11316 #define SAI_xIMR_FREQIE SAI_xIMR_FREQIE_Msk /*!<FIFO request interrupt enable */
AnnaBridge 181:57724642e740 11317 #define SAI_xIMR_CNRDYIE_Pos (4U)
Anna Bridge 180:96ed750bd169 11318 #define SAI_xIMR_CNRDYIE_Msk (0x1U << SAI_xIMR_CNRDYIE_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 11319 #define SAI_xIMR_CNRDYIE SAI_xIMR_CNRDYIE_Msk /*!<Codec not ready interrupt enable */
AnnaBridge 181:57724642e740 11320 #define SAI_xIMR_AFSDETIE_Pos (5U)
Anna Bridge 180:96ed750bd169 11321 #define SAI_xIMR_AFSDETIE_Msk (0x1U << SAI_xIMR_AFSDETIE_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 11322 #define SAI_xIMR_AFSDETIE SAI_xIMR_AFSDETIE_Msk /*!<Anticipated frame synchronization detection interrupt enable */
AnnaBridge 181:57724642e740 11323 #define SAI_xIMR_LFSDETIE_Pos (6U)
Anna Bridge 180:96ed750bd169 11324 #define SAI_xIMR_LFSDETIE_Msk (0x1U << SAI_xIMR_LFSDETIE_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 11325 #define SAI_xIMR_LFSDETIE SAI_xIMR_LFSDETIE_Msk /*!<Late frame synchronization detection interrupt enable */
Anna Bridge 180:96ed750bd169 11326
Anna Bridge 180:96ed750bd169 11327 /******************** Bit definition for SAI_xSR register *******************/
AnnaBridge 181:57724642e740 11328 #define SAI_xSR_OVRUDR_Pos (0U)
Anna Bridge 180:96ed750bd169 11329 #define SAI_xSR_OVRUDR_Msk (0x1U << SAI_xSR_OVRUDR_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 11330 #define SAI_xSR_OVRUDR SAI_xSR_OVRUDR_Msk /*!<Overrun underrun */
AnnaBridge 181:57724642e740 11331 #define SAI_xSR_MUTEDET_Pos (1U)
Anna Bridge 180:96ed750bd169 11332 #define SAI_xSR_MUTEDET_Msk (0x1U << SAI_xSR_MUTEDET_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 11333 #define SAI_xSR_MUTEDET SAI_xSR_MUTEDET_Msk /*!<Mute detection */
AnnaBridge 181:57724642e740 11334 #define SAI_xSR_WCKCFG_Pos (2U)
Anna Bridge 180:96ed750bd169 11335 #define SAI_xSR_WCKCFG_Msk (0x1U << SAI_xSR_WCKCFG_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 11336 #define SAI_xSR_WCKCFG SAI_xSR_WCKCFG_Msk /*!<Wrong Clock Configuration */
AnnaBridge 181:57724642e740 11337 #define SAI_xSR_FREQ_Pos (3U)
Anna Bridge 180:96ed750bd169 11338 #define SAI_xSR_FREQ_Msk (0x1U << SAI_xSR_FREQ_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 11339 #define SAI_xSR_FREQ SAI_xSR_FREQ_Msk /*!<FIFO request */
AnnaBridge 181:57724642e740 11340 #define SAI_xSR_CNRDY_Pos (4U)
Anna Bridge 180:96ed750bd169 11341 #define SAI_xSR_CNRDY_Msk (0x1U << SAI_xSR_CNRDY_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 11342 #define SAI_xSR_CNRDY SAI_xSR_CNRDY_Msk /*!<Codec not ready */
AnnaBridge 181:57724642e740 11343 #define SAI_xSR_AFSDET_Pos (5U)
Anna Bridge 180:96ed750bd169 11344 #define SAI_xSR_AFSDET_Msk (0x1U << SAI_xSR_AFSDET_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 11345 #define SAI_xSR_AFSDET SAI_xSR_AFSDET_Msk /*!<Anticipated frame synchronization detection */
AnnaBridge 181:57724642e740 11346 #define SAI_xSR_LFSDET_Pos (6U)
Anna Bridge 180:96ed750bd169 11347 #define SAI_xSR_LFSDET_Msk (0x1U << SAI_xSR_LFSDET_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 11348 #define SAI_xSR_LFSDET SAI_xSR_LFSDET_Msk /*!<Late frame synchronization detection */
Anna Bridge 180:96ed750bd169 11349
AnnaBridge 181:57724642e740 11350 #define SAI_xSR_FLVL_Pos (16U)
Anna Bridge 180:96ed750bd169 11351 #define SAI_xSR_FLVL_Msk (0x7U << SAI_xSR_FLVL_Pos) /*!< 0x00070000 */
Anna Bridge 180:96ed750bd169 11352 #define SAI_xSR_FLVL SAI_xSR_FLVL_Msk /*!<FLVL[2:0] (FIFO Level Threshold) */
Anna Bridge 180:96ed750bd169 11353 #define SAI_xSR_FLVL_0 (0x1U << SAI_xSR_FLVL_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 11354 #define SAI_xSR_FLVL_1 (0x2U << SAI_xSR_FLVL_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 11355 #define SAI_xSR_FLVL_2 (0x4U << SAI_xSR_FLVL_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 11356
Anna Bridge 180:96ed750bd169 11357 /****************** Bit definition for SAI_xCLRFR register ******************/
AnnaBridge 181:57724642e740 11358 #define SAI_xCLRFR_COVRUDR_Pos (0U)
Anna Bridge 180:96ed750bd169 11359 #define SAI_xCLRFR_COVRUDR_Msk (0x1U << SAI_xCLRFR_COVRUDR_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 11360 #define SAI_xCLRFR_COVRUDR SAI_xCLRFR_COVRUDR_Msk /*!<Clear Overrun underrun */
AnnaBridge 181:57724642e740 11361 #define SAI_xCLRFR_CMUTEDET_Pos (1U)
Anna Bridge 180:96ed750bd169 11362 #define SAI_xCLRFR_CMUTEDET_Msk (0x1U << SAI_xCLRFR_CMUTEDET_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 11363 #define SAI_xCLRFR_CMUTEDET SAI_xCLRFR_CMUTEDET_Msk /*!<Clear Mute detection */
AnnaBridge 181:57724642e740 11364 #define SAI_xCLRFR_CWCKCFG_Pos (2U)
Anna Bridge 180:96ed750bd169 11365 #define SAI_xCLRFR_CWCKCFG_Msk (0x1U << SAI_xCLRFR_CWCKCFG_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 11366 #define SAI_xCLRFR_CWCKCFG SAI_xCLRFR_CWCKCFG_Msk /*!<Clear Wrong Clock Configuration */
AnnaBridge 181:57724642e740 11367 #define SAI_xCLRFR_CFREQ_Pos (3U)
Anna Bridge 180:96ed750bd169 11368 #define SAI_xCLRFR_CFREQ_Msk (0x1U << SAI_xCLRFR_CFREQ_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 11369 #define SAI_xCLRFR_CFREQ SAI_xCLRFR_CFREQ_Msk /*!<Clear FIFO request */
AnnaBridge 181:57724642e740 11370 #define SAI_xCLRFR_CCNRDY_Pos (4U)
Anna Bridge 180:96ed750bd169 11371 #define SAI_xCLRFR_CCNRDY_Msk (0x1U << SAI_xCLRFR_CCNRDY_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 11372 #define SAI_xCLRFR_CCNRDY SAI_xCLRFR_CCNRDY_Msk /*!<Clear Codec not ready */
AnnaBridge 181:57724642e740 11373 #define SAI_xCLRFR_CAFSDET_Pos (5U)
Anna Bridge 180:96ed750bd169 11374 #define SAI_xCLRFR_CAFSDET_Msk (0x1U << SAI_xCLRFR_CAFSDET_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 11375 #define SAI_xCLRFR_CAFSDET SAI_xCLRFR_CAFSDET_Msk /*!<Clear Anticipated frame synchronization detection */
AnnaBridge 181:57724642e740 11376 #define SAI_xCLRFR_CLFSDET_Pos (6U)
Anna Bridge 180:96ed750bd169 11377 #define SAI_xCLRFR_CLFSDET_Msk (0x1U << SAI_xCLRFR_CLFSDET_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 11378 #define SAI_xCLRFR_CLFSDET SAI_xCLRFR_CLFSDET_Msk /*!<Clear Late frame synchronization detection */
Anna Bridge 180:96ed750bd169 11379
Anna Bridge 180:96ed750bd169 11380 /****************** Bit definition for SAI_xDR register ******************/
AnnaBridge 181:57724642e740 11381 #define SAI_xDR_DATA_Pos (0U)
Anna Bridge 180:96ed750bd169 11382 #define SAI_xDR_DATA_Msk (0xFFFFFFFFU << SAI_xDR_DATA_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 181:57724642e740 11383 #define SAI_xDR_DATA SAI_xDR_DATA_Msk
Anna Bridge 180:96ed750bd169 11384
Anna Bridge 180:96ed750bd169 11385 /******************************************************************************/
Anna Bridge 180:96ed750bd169 11386 /* */
Anna Bridge 180:96ed750bd169 11387 /* LCD Controller (LCD) */
Anna Bridge 180:96ed750bd169 11388 /* */
Anna Bridge 180:96ed750bd169 11389 /******************************************************************************/
Anna Bridge 180:96ed750bd169 11390
Anna Bridge 180:96ed750bd169 11391 /******************* Bit definition for LCD_CR register *********************/
AnnaBridge 181:57724642e740 11392 #define LCD_CR_LCDEN_Pos (0U)
Anna Bridge 180:96ed750bd169 11393 #define LCD_CR_LCDEN_Msk (0x1U << LCD_CR_LCDEN_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 11394 #define LCD_CR_LCDEN LCD_CR_LCDEN_Msk /*!< LCD Enable Bit */
AnnaBridge 181:57724642e740 11395 #define LCD_CR_VSEL_Pos (1U)
Anna Bridge 180:96ed750bd169 11396 #define LCD_CR_VSEL_Msk (0x1U << LCD_CR_VSEL_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 11397 #define LCD_CR_VSEL LCD_CR_VSEL_Msk /*!< Voltage source selector Bit */
Anna Bridge 180:96ed750bd169 11398
AnnaBridge 181:57724642e740 11399 #define LCD_CR_DUTY_Pos (2U)
Anna Bridge 180:96ed750bd169 11400 #define LCD_CR_DUTY_Msk (0x7U << LCD_CR_DUTY_Pos) /*!< 0x0000001C */
Anna Bridge 180:96ed750bd169 11401 #define LCD_CR_DUTY LCD_CR_DUTY_Msk /*!< DUTY[2:0] bits (Duty selector) */
Anna Bridge 180:96ed750bd169 11402 #define LCD_CR_DUTY_0 (0x1U << LCD_CR_DUTY_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 11403 #define LCD_CR_DUTY_1 (0x2U << LCD_CR_DUTY_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 11404 #define LCD_CR_DUTY_2 (0x4U << LCD_CR_DUTY_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 11405
AnnaBridge 181:57724642e740 11406 #define LCD_CR_BIAS_Pos (5U)
Anna Bridge 180:96ed750bd169 11407 #define LCD_CR_BIAS_Msk (0x3U << LCD_CR_BIAS_Pos) /*!< 0x00000060 */
Anna Bridge 180:96ed750bd169 11408 #define LCD_CR_BIAS LCD_CR_BIAS_Msk /*!< BIAS[1:0] bits (Bias selector) */
Anna Bridge 180:96ed750bd169 11409 #define LCD_CR_BIAS_0 (0x1U << LCD_CR_BIAS_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 11410 #define LCD_CR_BIAS_1 (0x2U << LCD_CR_BIAS_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 11411
AnnaBridge 181:57724642e740 11412 #define LCD_CR_MUX_SEG_Pos (7U)
Anna Bridge 180:96ed750bd169 11413 #define LCD_CR_MUX_SEG_Msk (0x1U << LCD_CR_MUX_SEG_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 11414 #define LCD_CR_MUX_SEG LCD_CR_MUX_SEG_Msk /*!< Mux Segment Enable Bit */
AnnaBridge 181:57724642e740 11415 #define LCD_CR_BUFEN_Pos (8U)
Anna Bridge 180:96ed750bd169 11416 #define LCD_CR_BUFEN_Msk (0x1U << LCD_CR_BUFEN_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 11417 #define LCD_CR_BUFEN LCD_CR_BUFEN_Msk /*!< Voltage output buffer enable */
Anna Bridge 180:96ed750bd169 11418
Anna Bridge 180:96ed750bd169 11419 /******************* Bit definition for LCD_FCR register ********************/
AnnaBridge 181:57724642e740 11420 #define LCD_FCR_HD_Pos (0U)
Anna Bridge 180:96ed750bd169 11421 #define LCD_FCR_HD_Msk (0x1U << LCD_FCR_HD_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 11422 #define LCD_FCR_HD LCD_FCR_HD_Msk /*!< High Drive Enable Bit */
AnnaBridge 181:57724642e740 11423 #define LCD_FCR_SOFIE_Pos (1U)
Anna Bridge 180:96ed750bd169 11424 #define LCD_FCR_SOFIE_Msk (0x1U << LCD_FCR_SOFIE_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 11425 #define LCD_FCR_SOFIE LCD_FCR_SOFIE_Msk /*!< Start of Frame Interrupt Enable Bit */
AnnaBridge 181:57724642e740 11426 #define LCD_FCR_UDDIE_Pos (3U)
Anna Bridge 180:96ed750bd169 11427 #define LCD_FCR_UDDIE_Msk (0x1U << LCD_FCR_UDDIE_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 11428 #define LCD_FCR_UDDIE LCD_FCR_UDDIE_Msk /*!< Update Display Done Interrupt Enable Bit */
Anna Bridge 180:96ed750bd169 11429
AnnaBridge 181:57724642e740 11430 #define LCD_FCR_PON_Pos (4U)
Anna Bridge 180:96ed750bd169 11431 #define LCD_FCR_PON_Msk (0x7U << LCD_FCR_PON_Pos) /*!< 0x00000070 */
Anna Bridge 180:96ed750bd169 11432 #define LCD_FCR_PON LCD_FCR_PON_Msk /*!< PON[2:0] bits (Pulse ON Duration) */
Anna Bridge 180:96ed750bd169 11433 #define LCD_FCR_PON_0 (0x1U << LCD_FCR_PON_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 11434 #define LCD_FCR_PON_1 (0x2U << LCD_FCR_PON_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 11435 #define LCD_FCR_PON_2 (0x4U << LCD_FCR_PON_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 11436
AnnaBridge 181:57724642e740 11437 #define LCD_FCR_DEAD_Pos (7U)
Anna Bridge 180:96ed750bd169 11438 #define LCD_FCR_DEAD_Msk (0x7U << LCD_FCR_DEAD_Pos) /*!< 0x00000380 */
Anna Bridge 180:96ed750bd169 11439 #define LCD_FCR_DEAD LCD_FCR_DEAD_Msk /*!< DEAD[2:0] bits (DEAD Time) */
Anna Bridge 180:96ed750bd169 11440 #define LCD_FCR_DEAD_0 (0x1U << LCD_FCR_DEAD_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 11441 #define LCD_FCR_DEAD_1 (0x2U << LCD_FCR_DEAD_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 11442 #define LCD_FCR_DEAD_2 (0x4U << LCD_FCR_DEAD_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 11443
AnnaBridge 181:57724642e740 11444 #define LCD_FCR_CC_Pos (10U)
Anna Bridge 180:96ed750bd169 11445 #define LCD_FCR_CC_Msk (0x7U << LCD_FCR_CC_Pos) /*!< 0x00001C00 */
Anna Bridge 180:96ed750bd169 11446 #define LCD_FCR_CC LCD_FCR_CC_Msk /*!< CC[2:0] bits (Contrast Control) */
Anna Bridge 180:96ed750bd169 11447 #define LCD_FCR_CC_0 (0x1U << LCD_FCR_CC_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 11448 #define LCD_FCR_CC_1 (0x2U << LCD_FCR_CC_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 11449 #define LCD_FCR_CC_2 (0x4U << LCD_FCR_CC_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 11450
AnnaBridge 181:57724642e740 11451 #define LCD_FCR_BLINKF_Pos (13U)
Anna Bridge 180:96ed750bd169 11452 #define LCD_FCR_BLINKF_Msk (0x7U << LCD_FCR_BLINKF_Pos) /*!< 0x0000E000 */
Anna Bridge 180:96ed750bd169 11453 #define LCD_FCR_BLINKF LCD_FCR_BLINKF_Msk /*!< BLINKF[2:0] bits (Blink Frequency) */
Anna Bridge 180:96ed750bd169 11454 #define LCD_FCR_BLINKF_0 (0x1U << LCD_FCR_BLINKF_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 11455 #define LCD_FCR_BLINKF_1 (0x2U << LCD_FCR_BLINKF_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 11456 #define LCD_FCR_BLINKF_2 (0x4U << LCD_FCR_BLINKF_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 11457
AnnaBridge 181:57724642e740 11458 #define LCD_FCR_BLINK_Pos (16U)
Anna Bridge 180:96ed750bd169 11459 #define LCD_FCR_BLINK_Msk (0x3U << LCD_FCR_BLINK_Pos) /*!< 0x00030000 */
Anna Bridge 180:96ed750bd169 11460 #define LCD_FCR_BLINK LCD_FCR_BLINK_Msk /*!< BLINK[1:0] bits (Blink Enable) */
Anna Bridge 180:96ed750bd169 11461 #define LCD_FCR_BLINK_0 (0x1U << LCD_FCR_BLINK_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 11462 #define LCD_FCR_BLINK_1 (0x2U << LCD_FCR_BLINK_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 11463
AnnaBridge 181:57724642e740 11464 #define LCD_FCR_DIV_Pos (18U)
Anna Bridge 180:96ed750bd169 11465 #define LCD_FCR_DIV_Msk (0xFU << LCD_FCR_DIV_Pos) /*!< 0x003C0000 */
Anna Bridge 180:96ed750bd169 11466 #define LCD_FCR_DIV LCD_FCR_DIV_Msk /*!< DIV[3:0] bits (Divider) */
AnnaBridge 181:57724642e740 11467 #define LCD_FCR_PS_Pos (22U)
Anna Bridge 180:96ed750bd169 11468 #define LCD_FCR_PS_Msk (0xFU << LCD_FCR_PS_Pos) /*!< 0x03C00000 */
Anna Bridge 180:96ed750bd169 11469 #define LCD_FCR_PS LCD_FCR_PS_Msk /*!< PS[3:0] bits (Prescaler) */
Anna Bridge 180:96ed750bd169 11470
Anna Bridge 180:96ed750bd169 11471 /******************* Bit definition for LCD_SR register *********************/
AnnaBridge 181:57724642e740 11472 #define LCD_SR_ENS_Pos (0U)
Anna Bridge 180:96ed750bd169 11473 #define LCD_SR_ENS_Msk (0x1U << LCD_SR_ENS_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 11474 #define LCD_SR_ENS LCD_SR_ENS_Msk /*!< LCD Enabled Bit */
AnnaBridge 181:57724642e740 11475 #define LCD_SR_SOF_Pos (1U)
Anna Bridge 180:96ed750bd169 11476 #define LCD_SR_SOF_Msk (0x1U << LCD_SR_SOF_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 11477 #define LCD_SR_SOF LCD_SR_SOF_Msk /*!< Start Of Frame Flag Bit */
AnnaBridge 181:57724642e740 11478 #define LCD_SR_UDR_Pos (2U)
Anna Bridge 180:96ed750bd169 11479 #define LCD_SR_UDR_Msk (0x1U << LCD_SR_UDR_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 11480 #define LCD_SR_UDR LCD_SR_UDR_Msk /*!< Update Display Request Bit */
AnnaBridge 181:57724642e740 11481 #define LCD_SR_UDD_Pos (3U)
Anna Bridge 180:96ed750bd169 11482 #define LCD_SR_UDD_Msk (0x1U << LCD_SR_UDD_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 11483 #define LCD_SR_UDD LCD_SR_UDD_Msk /*!< Update Display Done Flag Bit */
AnnaBridge 181:57724642e740 11484 #define LCD_SR_RDY_Pos (4U)
Anna Bridge 180:96ed750bd169 11485 #define LCD_SR_RDY_Msk (0x1U << LCD_SR_RDY_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 11486 #define LCD_SR_RDY LCD_SR_RDY_Msk /*!< Ready Flag Bit */
AnnaBridge 181:57724642e740 11487 #define LCD_SR_FCRSR_Pos (5U)
Anna Bridge 180:96ed750bd169 11488 #define LCD_SR_FCRSR_Msk (0x1U << LCD_SR_FCRSR_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 11489 #define LCD_SR_FCRSR LCD_SR_FCRSR_Msk /*!< LCD FCR Register Synchronization Flag Bit */
Anna Bridge 180:96ed750bd169 11490
Anna Bridge 180:96ed750bd169 11491 /******************* Bit definition for LCD_CLR register ********************/
AnnaBridge 181:57724642e740 11492 #define LCD_CLR_SOFC_Pos (1U)
Anna Bridge 180:96ed750bd169 11493 #define LCD_CLR_SOFC_Msk (0x1U << LCD_CLR_SOFC_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 11494 #define LCD_CLR_SOFC LCD_CLR_SOFC_Msk /*!< Start Of Frame Flag Clear Bit */
AnnaBridge 181:57724642e740 11495 #define LCD_CLR_UDDC_Pos (3U)
Anna Bridge 180:96ed750bd169 11496 #define LCD_CLR_UDDC_Msk (0x1U << LCD_CLR_UDDC_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 11497 #define LCD_CLR_UDDC LCD_CLR_UDDC_Msk /*!< Update Display Done Flag Clear Bit */
Anna Bridge 180:96ed750bd169 11498
Anna Bridge 180:96ed750bd169 11499 /******************* Bit definition for LCD_RAM register ********************/
AnnaBridge 181:57724642e740 11500 #define LCD_RAM_SEGMENT_DATA_Pos (0U)
Anna Bridge 180:96ed750bd169 11501 #define LCD_RAM_SEGMENT_DATA_Msk (0xFFFFFFFFU << LCD_RAM_SEGMENT_DATA_Pos) /*!< 0xFFFFFFFF */
Anna Bridge 180:96ed750bd169 11502 #define LCD_RAM_SEGMENT_DATA LCD_RAM_SEGMENT_DATA_Msk /*!< Segment Data Bits */
Anna Bridge 180:96ed750bd169 11503
Anna Bridge 180:96ed750bd169 11504 /******************************************************************************/
Anna Bridge 180:96ed750bd169 11505 /* */
Anna Bridge 180:96ed750bd169 11506 /* SDMMC Interface */
Anna Bridge 180:96ed750bd169 11507 /* */
Anna Bridge 180:96ed750bd169 11508 /******************************************************************************/
Anna Bridge 180:96ed750bd169 11509 /****************** Bit definition for SDMMC_POWER register ******************/
AnnaBridge 181:57724642e740 11510 #define SDMMC_POWER_PWRCTRL_Pos (0U)
Anna Bridge 180:96ed750bd169 11511 #define SDMMC_POWER_PWRCTRL_Msk (0x3U << SDMMC_POWER_PWRCTRL_Pos) /*!< 0x00000003 */
Anna Bridge 180:96ed750bd169 11512 #define SDMMC_POWER_PWRCTRL SDMMC_POWER_PWRCTRL_Msk /*!<PWRCTRL[1:0] bits (Power supply control bits) */
Anna Bridge 180:96ed750bd169 11513 #define SDMMC_POWER_PWRCTRL_0 (0x1U << SDMMC_POWER_PWRCTRL_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 11514 #define SDMMC_POWER_PWRCTRL_1 (0x2U << SDMMC_POWER_PWRCTRL_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 11515
Anna Bridge 180:96ed750bd169 11516 /****************** Bit definition for SDMMC_CLKCR register ******************/
AnnaBridge 181:57724642e740 11517 #define SDMMC_CLKCR_CLKDIV_Pos (0U)
Anna Bridge 180:96ed750bd169 11518 #define SDMMC_CLKCR_CLKDIV_Msk (0xFFU << SDMMC_CLKCR_CLKDIV_Pos) /*!< 0x000000FF */
Anna Bridge 180:96ed750bd169 11519 #define SDMMC_CLKCR_CLKDIV SDMMC_CLKCR_CLKDIV_Msk /*!<Clock divide factor */
AnnaBridge 181:57724642e740 11520 #define SDMMC_CLKCR_CLKEN_Pos (8U)
Anna Bridge 180:96ed750bd169 11521 #define SDMMC_CLKCR_CLKEN_Msk (0x1U << SDMMC_CLKCR_CLKEN_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 11522 #define SDMMC_CLKCR_CLKEN SDMMC_CLKCR_CLKEN_Msk /*!<Clock enable bit */
AnnaBridge 181:57724642e740 11523 #define SDMMC_CLKCR_PWRSAV_Pos (9U)
Anna Bridge 180:96ed750bd169 11524 #define SDMMC_CLKCR_PWRSAV_Msk (0x1U << SDMMC_CLKCR_PWRSAV_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 11525 #define SDMMC_CLKCR_PWRSAV SDMMC_CLKCR_PWRSAV_Msk /*!<Power saving configuration bit */
AnnaBridge 181:57724642e740 11526 #define SDMMC_CLKCR_BYPASS_Pos (10U)
Anna Bridge 180:96ed750bd169 11527 #define SDMMC_CLKCR_BYPASS_Msk (0x1U << SDMMC_CLKCR_BYPASS_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 11528 #define SDMMC_CLKCR_BYPASS SDMMC_CLKCR_BYPASS_Msk /*!<Clock divider bypass enable bit */
Anna Bridge 180:96ed750bd169 11529
AnnaBridge 181:57724642e740 11530 #define SDMMC_CLKCR_WIDBUS_Pos (11U)
Anna Bridge 180:96ed750bd169 11531 #define SDMMC_CLKCR_WIDBUS_Msk (0x3U << SDMMC_CLKCR_WIDBUS_Pos) /*!< 0x00001800 */
Anna Bridge 180:96ed750bd169 11532 #define SDMMC_CLKCR_WIDBUS SDMMC_CLKCR_WIDBUS_Msk /*!<WIDBUS[1:0] bits (Wide bus mode enable bit) */
Anna Bridge 180:96ed750bd169 11533 #define SDMMC_CLKCR_WIDBUS_0 (0x1U << SDMMC_CLKCR_WIDBUS_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 11534 #define SDMMC_CLKCR_WIDBUS_1 (0x2U << SDMMC_CLKCR_WIDBUS_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 11535
AnnaBridge 181:57724642e740 11536 #define SDMMC_CLKCR_NEGEDGE_Pos (13U)
Anna Bridge 180:96ed750bd169 11537 #define SDMMC_CLKCR_NEGEDGE_Msk (0x1U << SDMMC_CLKCR_NEGEDGE_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 11538 #define SDMMC_CLKCR_NEGEDGE SDMMC_CLKCR_NEGEDGE_Msk /*!<SDMMC_CK dephasing selection bit */
AnnaBridge 181:57724642e740 11539 #define SDMMC_CLKCR_HWFC_EN_Pos (14U)
Anna Bridge 180:96ed750bd169 11540 #define SDMMC_CLKCR_HWFC_EN_Msk (0x1U << SDMMC_CLKCR_HWFC_EN_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 11541 #define SDMMC_CLKCR_HWFC_EN SDMMC_CLKCR_HWFC_EN_Msk /*!<HW Flow Control enable */
Anna Bridge 180:96ed750bd169 11542
Anna Bridge 180:96ed750bd169 11543 /******************* Bit definition for SDMMC_ARG register *******************/
AnnaBridge 181:57724642e740 11544 #define SDMMC_ARG_CMDARG_Pos (0U)
Anna Bridge 180:96ed750bd169 11545 #define SDMMC_ARG_CMDARG_Msk (0xFFFFFFFFU << SDMMC_ARG_CMDARG_Pos) /*!< 0xFFFFFFFF */
Anna Bridge 180:96ed750bd169 11546 #define SDMMC_ARG_CMDARG SDMMC_ARG_CMDARG_Msk /*!<Command argument */
Anna Bridge 180:96ed750bd169 11547
Anna Bridge 180:96ed750bd169 11548 /******************* Bit definition for SDMMC_CMD register *******************/
AnnaBridge 181:57724642e740 11549 #define SDMMC_CMD_CMDINDEX_Pos (0U)
Anna Bridge 180:96ed750bd169 11550 #define SDMMC_CMD_CMDINDEX_Msk (0x3FU << SDMMC_CMD_CMDINDEX_Pos) /*!< 0x0000003F */
Anna Bridge 180:96ed750bd169 11551 #define SDMMC_CMD_CMDINDEX SDMMC_CMD_CMDINDEX_Msk /*!<Command Index */
Anna Bridge 180:96ed750bd169 11552
AnnaBridge 181:57724642e740 11553 #define SDMMC_CMD_WAITRESP_Pos (6U)
Anna Bridge 180:96ed750bd169 11554 #define SDMMC_CMD_WAITRESP_Msk (0x3U << SDMMC_CMD_WAITRESP_Pos) /*!< 0x000000C0 */
Anna Bridge 180:96ed750bd169 11555 #define SDMMC_CMD_WAITRESP SDMMC_CMD_WAITRESP_Msk /*!<WAITRESP[1:0] bits (Wait for response bits) */
Anna Bridge 180:96ed750bd169 11556 #define SDMMC_CMD_WAITRESP_0 (0x1U << SDMMC_CMD_WAITRESP_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 11557 #define SDMMC_CMD_WAITRESP_1 (0x2U << SDMMC_CMD_WAITRESP_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 11558
AnnaBridge 181:57724642e740 11559 #define SDMMC_CMD_WAITINT_Pos (8U)
Anna Bridge 180:96ed750bd169 11560 #define SDMMC_CMD_WAITINT_Msk (0x1U << SDMMC_CMD_WAITINT_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 11561 #define SDMMC_CMD_WAITINT SDMMC_CMD_WAITINT_Msk /*!<CPSM Waits for Interrupt Request */
AnnaBridge 181:57724642e740 11562 #define SDMMC_CMD_WAITPEND_Pos (9U)
Anna Bridge 180:96ed750bd169 11563 #define SDMMC_CMD_WAITPEND_Msk (0x1U << SDMMC_CMD_WAITPEND_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 11564 #define SDMMC_CMD_WAITPEND SDMMC_CMD_WAITPEND_Msk /*!<CPSM Waits for ends of data transfer (CmdPend internal signal) */
AnnaBridge 181:57724642e740 11565 #define SDMMC_CMD_CPSMEN_Pos (10U)
Anna Bridge 180:96ed750bd169 11566 #define SDMMC_CMD_CPSMEN_Msk (0x1U << SDMMC_CMD_CPSMEN_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 11567 #define SDMMC_CMD_CPSMEN SDMMC_CMD_CPSMEN_Msk /*!<Command path state machine (CPSM) Enable bit */
AnnaBridge 181:57724642e740 11568 #define SDMMC_CMD_SDIOSUSPEND_Pos (11U)
Anna Bridge 180:96ed750bd169 11569 #define SDMMC_CMD_SDIOSUSPEND_Msk (0x1U << SDMMC_CMD_SDIOSUSPEND_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 11570 #define SDMMC_CMD_SDIOSUSPEND SDMMC_CMD_SDIOSUSPEND_Msk /*!<SD I/O suspend command */
Anna Bridge 180:96ed750bd169 11571
Anna Bridge 180:96ed750bd169 11572 /***************** Bit definition for SDMMC_RESPCMD register *****************/
AnnaBridge 181:57724642e740 11573 #define SDMMC_RESPCMD_RESPCMD_Pos (0U)
Anna Bridge 180:96ed750bd169 11574 #define SDMMC_RESPCMD_RESPCMD_Msk (0x3FU << SDMMC_RESPCMD_RESPCMD_Pos) /*!< 0x0000003F */
Anna Bridge 180:96ed750bd169 11575 #define SDMMC_RESPCMD_RESPCMD SDMMC_RESPCMD_RESPCMD_Msk /*!<Response command index */
Anna Bridge 180:96ed750bd169 11576
Anna Bridge 180:96ed750bd169 11577 /****************** Bit definition for SDMMC_RESP1 register ******************/
AnnaBridge 181:57724642e740 11578 #define SDMMC_RESP1_CARDSTATUS1_Pos (0U)
Anna Bridge 180:96ed750bd169 11579 #define SDMMC_RESP1_CARDSTATUS1_Msk (0xFFFFFFFFU << SDMMC_RESP1_CARDSTATUS1_Pos) /*!< 0xFFFFFFFF */
Anna Bridge 180:96ed750bd169 11580 #define SDMMC_RESP1_CARDSTATUS1 SDMMC_RESP1_CARDSTATUS1_Msk /*!<Card Status */
Anna Bridge 180:96ed750bd169 11581
Anna Bridge 180:96ed750bd169 11582 /****************** Bit definition for SDMMC_RESP2 register ******************/
AnnaBridge 181:57724642e740 11583 #define SDMMC_RESP2_CARDSTATUS2_Pos (0U)
Anna Bridge 180:96ed750bd169 11584 #define SDMMC_RESP2_CARDSTATUS2_Msk (0xFFFFFFFFU << SDMMC_RESP2_CARDSTATUS2_Pos) /*!< 0xFFFFFFFF */
Anna Bridge 180:96ed750bd169 11585 #define SDMMC_RESP2_CARDSTATUS2 SDMMC_RESP2_CARDSTATUS2_Msk /*!<Card Status */
Anna Bridge 180:96ed750bd169 11586
Anna Bridge 180:96ed750bd169 11587 /****************** Bit definition for SDMMC_RESP3 register ******************/
AnnaBridge 181:57724642e740 11588 #define SDMMC_RESP3_CARDSTATUS3_Pos (0U)
Anna Bridge 180:96ed750bd169 11589 #define SDMMC_RESP3_CARDSTATUS3_Msk (0xFFFFFFFFU << SDMMC_RESP3_CARDSTATUS3_Pos) /*!< 0xFFFFFFFF */
Anna Bridge 180:96ed750bd169 11590 #define SDMMC_RESP3_CARDSTATUS3 SDMMC_RESP3_CARDSTATUS3_Msk /*!<Card Status */
Anna Bridge 180:96ed750bd169 11591
Anna Bridge 180:96ed750bd169 11592 /****************** Bit definition for SDMMC_RESP4 register ******************/
AnnaBridge 181:57724642e740 11593 #define SDMMC_RESP4_CARDSTATUS4_Pos (0U)
Anna Bridge 180:96ed750bd169 11594 #define SDMMC_RESP4_CARDSTATUS4_Msk (0xFFFFFFFFU << SDMMC_RESP4_CARDSTATUS4_Pos) /*!< 0xFFFFFFFF */
Anna Bridge 180:96ed750bd169 11595 #define SDMMC_RESP4_CARDSTATUS4 SDMMC_RESP4_CARDSTATUS4_Msk /*!<Card Status */
Anna Bridge 180:96ed750bd169 11596
Anna Bridge 180:96ed750bd169 11597 /****************** Bit definition for SDMMC_DTIMER register *****************/
AnnaBridge 181:57724642e740 11598 #define SDMMC_DTIMER_DATATIME_Pos (0U)
Anna Bridge 180:96ed750bd169 11599 #define SDMMC_DTIMER_DATATIME_Msk (0xFFFFFFFFU << SDMMC_DTIMER_DATATIME_Pos) /*!< 0xFFFFFFFF */
Anna Bridge 180:96ed750bd169 11600 #define SDMMC_DTIMER_DATATIME SDMMC_DTIMER_DATATIME_Msk /*!<Data timeout period. */
Anna Bridge 180:96ed750bd169 11601
Anna Bridge 180:96ed750bd169 11602 /****************** Bit definition for SDMMC_DLEN register *******************/
AnnaBridge 181:57724642e740 11603 #define SDMMC_DLEN_DATALENGTH_Pos (0U)
Anna Bridge 180:96ed750bd169 11604 #define SDMMC_DLEN_DATALENGTH_Msk (0x1FFFFFFU << SDMMC_DLEN_DATALENGTH_Pos) /*!< 0x01FFFFFF */
Anna Bridge 180:96ed750bd169 11605 #define SDMMC_DLEN_DATALENGTH SDMMC_DLEN_DATALENGTH_Msk /*!<Data length value */
Anna Bridge 180:96ed750bd169 11606
Anna Bridge 180:96ed750bd169 11607 /****************** Bit definition for SDMMC_DCTRL register ******************/
AnnaBridge 181:57724642e740 11608 #define SDMMC_DCTRL_DTEN_Pos (0U)
Anna Bridge 180:96ed750bd169 11609 #define SDMMC_DCTRL_DTEN_Msk (0x1U << SDMMC_DCTRL_DTEN_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 11610 #define SDMMC_DCTRL_DTEN SDMMC_DCTRL_DTEN_Msk /*!<Data transfer enabled bit */
AnnaBridge 181:57724642e740 11611 #define SDMMC_DCTRL_DTDIR_Pos (1U)
Anna Bridge 180:96ed750bd169 11612 #define SDMMC_DCTRL_DTDIR_Msk (0x1U << SDMMC_DCTRL_DTDIR_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 11613 #define SDMMC_DCTRL_DTDIR SDMMC_DCTRL_DTDIR_Msk /*!<Data transfer direction selection */
AnnaBridge 181:57724642e740 11614 #define SDMMC_DCTRL_DTMODE_Pos (2U)
Anna Bridge 180:96ed750bd169 11615 #define SDMMC_DCTRL_DTMODE_Msk (0x1U << SDMMC_DCTRL_DTMODE_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 11616 #define SDMMC_DCTRL_DTMODE SDMMC_DCTRL_DTMODE_Msk /*!<Data transfer mode selection */
AnnaBridge 181:57724642e740 11617 #define SDMMC_DCTRL_DMAEN_Pos (3U)
Anna Bridge 180:96ed750bd169 11618 #define SDMMC_DCTRL_DMAEN_Msk (0x1U << SDMMC_DCTRL_DMAEN_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 11619 #define SDMMC_DCTRL_DMAEN SDMMC_DCTRL_DMAEN_Msk /*!<DMA enabled bit */
Anna Bridge 180:96ed750bd169 11620
AnnaBridge 181:57724642e740 11621 #define SDMMC_DCTRL_DBLOCKSIZE_Pos (4U)
Anna Bridge 180:96ed750bd169 11622 #define SDMMC_DCTRL_DBLOCKSIZE_Msk (0xFU << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x000000F0 */
Anna Bridge 180:96ed750bd169 11623 #define SDMMC_DCTRL_DBLOCKSIZE SDMMC_DCTRL_DBLOCKSIZE_Msk /*!<DBLOCKSIZE[3:0] bits (Data block size) */
Anna Bridge 180:96ed750bd169 11624 #define SDMMC_DCTRL_DBLOCKSIZE_0 (0x1U << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 11625 #define SDMMC_DCTRL_DBLOCKSIZE_1 (0x2U << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 11626 #define SDMMC_DCTRL_DBLOCKSIZE_2 (0x4U << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 11627 #define SDMMC_DCTRL_DBLOCKSIZE_3 (0x8U << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 11628
AnnaBridge 181:57724642e740 11629 #define SDMMC_DCTRL_RWSTART_Pos (8U)
Anna Bridge 180:96ed750bd169 11630 #define SDMMC_DCTRL_RWSTART_Msk (0x1U << SDMMC_DCTRL_RWSTART_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 11631 #define SDMMC_DCTRL_RWSTART SDMMC_DCTRL_RWSTART_Msk /*!<Read wait start */
AnnaBridge 181:57724642e740 11632 #define SDMMC_DCTRL_RWSTOP_Pos (9U)
Anna Bridge 180:96ed750bd169 11633 #define SDMMC_DCTRL_RWSTOP_Msk (0x1U << SDMMC_DCTRL_RWSTOP_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 11634 #define SDMMC_DCTRL_RWSTOP SDMMC_DCTRL_RWSTOP_Msk /*!<Read wait stop */
AnnaBridge 181:57724642e740 11635 #define SDMMC_DCTRL_RWMOD_Pos (10U)
Anna Bridge 180:96ed750bd169 11636 #define SDMMC_DCTRL_RWMOD_Msk (0x1U << SDMMC_DCTRL_RWMOD_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 11637 #define SDMMC_DCTRL_RWMOD SDMMC_DCTRL_RWMOD_Msk /*!<Read wait mode */
AnnaBridge 181:57724642e740 11638 #define SDMMC_DCTRL_SDIOEN_Pos (11U)
Anna Bridge 180:96ed750bd169 11639 #define SDMMC_DCTRL_SDIOEN_Msk (0x1U << SDMMC_DCTRL_SDIOEN_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 11640 #define SDMMC_DCTRL_SDIOEN SDMMC_DCTRL_SDIOEN_Msk /*!<SD I/O enable functions */
Anna Bridge 180:96ed750bd169 11641
Anna Bridge 180:96ed750bd169 11642 /****************** Bit definition for SDMMC_DCOUNT register *****************/
AnnaBridge 181:57724642e740 11643 #define SDMMC_DCOUNT_DATACOUNT_Pos (0U)
Anna Bridge 180:96ed750bd169 11644 #define SDMMC_DCOUNT_DATACOUNT_Msk (0x1FFFFFFU << SDMMC_DCOUNT_DATACOUNT_Pos) /*!< 0x01FFFFFF */
Anna Bridge 180:96ed750bd169 11645 #define SDMMC_DCOUNT_DATACOUNT SDMMC_DCOUNT_DATACOUNT_Msk /*!<Data count value */
Anna Bridge 180:96ed750bd169 11646
Anna Bridge 180:96ed750bd169 11647 /****************** Bit definition for SDMMC_STA register ********************/
AnnaBridge 181:57724642e740 11648 #define SDMMC_STA_CCRCFAIL_Pos (0U)
Anna Bridge 180:96ed750bd169 11649 #define SDMMC_STA_CCRCFAIL_Msk (0x1U << SDMMC_STA_CCRCFAIL_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 11650 #define SDMMC_STA_CCRCFAIL SDMMC_STA_CCRCFAIL_Msk /*!<Command response received (CRC check failed) */
AnnaBridge 181:57724642e740 11651 #define SDMMC_STA_DCRCFAIL_Pos (1U)
Anna Bridge 180:96ed750bd169 11652 #define SDMMC_STA_DCRCFAIL_Msk (0x1U << SDMMC_STA_DCRCFAIL_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 11653 #define SDMMC_STA_DCRCFAIL SDMMC_STA_DCRCFAIL_Msk /*!<Data block sent/received (CRC check failed) */
AnnaBridge 181:57724642e740 11654 #define SDMMC_STA_CTIMEOUT_Pos (2U)
Anna Bridge 180:96ed750bd169 11655 #define SDMMC_STA_CTIMEOUT_Msk (0x1U << SDMMC_STA_CTIMEOUT_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 11656 #define SDMMC_STA_CTIMEOUT SDMMC_STA_CTIMEOUT_Msk /*!<Command response timeout */
AnnaBridge 181:57724642e740 11657 #define SDMMC_STA_DTIMEOUT_Pos (3U)
Anna Bridge 180:96ed750bd169 11658 #define SDMMC_STA_DTIMEOUT_Msk (0x1U << SDMMC_STA_DTIMEOUT_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 11659 #define SDMMC_STA_DTIMEOUT SDMMC_STA_DTIMEOUT_Msk /*!<Data timeout */
AnnaBridge 181:57724642e740 11660 #define SDMMC_STA_TXUNDERR_Pos (4U)
Anna Bridge 180:96ed750bd169 11661 #define SDMMC_STA_TXUNDERR_Msk (0x1U << SDMMC_STA_TXUNDERR_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 11662 #define SDMMC_STA_TXUNDERR SDMMC_STA_TXUNDERR_Msk /*!<Transmit FIFO underrun error */
AnnaBridge 181:57724642e740 11663 #define SDMMC_STA_RXOVERR_Pos (5U)
Anna Bridge 180:96ed750bd169 11664 #define SDMMC_STA_RXOVERR_Msk (0x1U << SDMMC_STA_RXOVERR_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 11665 #define SDMMC_STA_RXOVERR SDMMC_STA_RXOVERR_Msk /*!<Received FIFO overrun error */
AnnaBridge 181:57724642e740 11666 #define SDMMC_STA_CMDREND_Pos (6U)
Anna Bridge 180:96ed750bd169 11667 #define SDMMC_STA_CMDREND_Msk (0x1U << SDMMC_STA_CMDREND_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 11668 #define SDMMC_STA_CMDREND SDMMC_STA_CMDREND_Msk /*!<Command response received (CRC check passed) */
AnnaBridge 181:57724642e740 11669 #define SDMMC_STA_CMDSENT_Pos (7U)
Anna Bridge 180:96ed750bd169 11670 #define SDMMC_STA_CMDSENT_Msk (0x1U << SDMMC_STA_CMDSENT_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 11671 #define SDMMC_STA_CMDSENT SDMMC_STA_CMDSENT_Msk /*!<Command sent (no response required) */
AnnaBridge 181:57724642e740 11672 #define SDMMC_STA_DATAEND_Pos (8U)
Anna Bridge 180:96ed750bd169 11673 #define SDMMC_STA_DATAEND_Msk (0x1U << SDMMC_STA_DATAEND_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 11674 #define SDMMC_STA_DATAEND SDMMC_STA_DATAEND_Msk /*!<Data end (data counter, SDIDCOUNT, is zero) */
AnnaBridge 181:57724642e740 11675 #define SDMMC_STA_STBITERR_Pos (9U)
Anna Bridge 180:96ed750bd169 11676 #define SDMMC_STA_STBITERR_Msk (0x1U << SDMMC_STA_STBITERR_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 11677 #define SDMMC_STA_STBITERR SDMMC_STA_STBITERR_Msk /*!<Start bit not detected on all data signals in wide bus mode */
AnnaBridge 181:57724642e740 11678 #define SDMMC_STA_DBCKEND_Pos (10U)
Anna Bridge 180:96ed750bd169 11679 #define SDMMC_STA_DBCKEND_Msk (0x1U << SDMMC_STA_DBCKEND_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 11680 #define SDMMC_STA_DBCKEND SDMMC_STA_DBCKEND_Msk /*!<Data block sent/received (CRC check passed) */
AnnaBridge 181:57724642e740 11681 #define SDMMC_STA_CMDACT_Pos (11U)
Anna Bridge 180:96ed750bd169 11682 #define SDMMC_STA_CMDACT_Msk (0x1U << SDMMC_STA_CMDACT_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 11683 #define SDMMC_STA_CMDACT SDMMC_STA_CMDACT_Msk /*!<Command transfer in progress */
AnnaBridge 181:57724642e740 11684 #define SDMMC_STA_TXACT_Pos (12U)
Anna Bridge 180:96ed750bd169 11685 #define SDMMC_STA_TXACT_Msk (0x1U << SDMMC_STA_TXACT_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 11686 #define SDMMC_STA_TXACT SDMMC_STA_TXACT_Msk /*!<Data transmit in progress */
AnnaBridge 181:57724642e740 11687 #define SDMMC_STA_RXACT_Pos (13U)
Anna Bridge 180:96ed750bd169 11688 #define SDMMC_STA_RXACT_Msk (0x1U << SDMMC_STA_RXACT_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 11689 #define SDMMC_STA_RXACT SDMMC_STA_RXACT_Msk /*!<Data receive in progress */
AnnaBridge 181:57724642e740 11690 #define SDMMC_STA_TXFIFOHE_Pos (14U)
Anna Bridge 180:96ed750bd169 11691 #define SDMMC_STA_TXFIFOHE_Msk (0x1U << SDMMC_STA_TXFIFOHE_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 11692 #define SDMMC_STA_TXFIFOHE SDMMC_STA_TXFIFOHE_Msk /*!<Transmit FIFO Half Empty: at least 8 words can be written into the FIFO */
AnnaBridge 181:57724642e740 11693 #define SDMMC_STA_RXFIFOHF_Pos (15U)
Anna Bridge 180:96ed750bd169 11694 #define SDMMC_STA_RXFIFOHF_Msk (0x1U << SDMMC_STA_RXFIFOHF_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 11695 #define SDMMC_STA_RXFIFOHF SDMMC_STA_RXFIFOHF_Msk /*!<Receive FIFO Half Full: there are at least 8 words in the FIFO */
AnnaBridge 181:57724642e740 11696 #define SDMMC_STA_TXFIFOF_Pos (16U)
Anna Bridge 180:96ed750bd169 11697 #define SDMMC_STA_TXFIFOF_Msk (0x1U << SDMMC_STA_TXFIFOF_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 11698 #define SDMMC_STA_TXFIFOF SDMMC_STA_TXFIFOF_Msk /*!<Transmit FIFO full */
AnnaBridge 181:57724642e740 11699 #define SDMMC_STA_RXFIFOF_Pos (17U)
Anna Bridge 180:96ed750bd169 11700 #define SDMMC_STA_RXFIFOF_Msk (0x1U << SDMMC_STA_RXFIFOF_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 11701 #define SDMMC_STA_RXFIFOF SDMMC_STA_RXFIFOF_Msk /*!<Receive FIFO full */
AnnaBridge 181:57724642e740 11702 #define SDMMC_STA_TXFIFOE_Pos (18U)
Anna Bridge 180:96ed750bd169 11703 #define SDMMC_STA_TXFIFOE_Msk (0x1U << SDMMC_STA_TXFIFOE_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 11704 #define SDMMC_STA_TXFIFOE SDMMC_STA_TXFIFOE_Msk /*!<Transmit FIFO empty */
AnnaBridge 181:57724642e740 11705 #define SDMMC_STA_RXFIFOE_Pos (19U)
Anna Bridge 180:96ed750bd169 11706 #define SDMMC_STA_RXFIFOE_Msk (0x1U << SDMMC_STA_RXFIFOE_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 11707 #define SDMMC_STA_RXFIFOE SDMMC_STA_RXFIFOE_Msk /*!<Receive FIFO empty */
AnnaBridge 181:57724642e740 11708 #define SDMMC_STA_TXDAVL_Pos (20U)
Anna Bridge 180:96ed750bd169 11709 #define SDMMC_STA_TXDAVL_Msk (0x1U << SDMMC_STA_TXDAVL_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 11710 #define SDMMC_STA_TXDAVL SDMMC_STA_TXDAVL_Msk /*!<Data available in transmit FIFO */
AnnaBridge 181:57724642e740 11711 #define SDMMC_STA_RXDAVL_Pos (21U)
Anna Bridge 180:96ed750bd169 11712 #define SDMMC_STA_RXDAVL_Msk (0x1U << SDMMC_STA_RXDAVL_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 11713 #define SDMMC_STA_RXDAVL SDMMC_STA_RXDAVL_Msk /*!<Data available in receive FIFO */
AnnaBridge 181:57724642e740 11714 #define SDMMC_STA_SDIOIT_Pos (22U)
Anna Bridge 180:96ed750bd169 11715 #define SDMMC_STA_SDIOIT_Msk (0x1U << SDMMC_STA_SDIOIT_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 11716 #define SDMMC_STA_SDIOIT SDMMC_STA_SDIOIT_Msk /*!<SDIO interrupt received */
Anna Bridge 180:96ed750bd169 11717
Anna Bridge 180:96ed750bd169 11718 /******************* Bit definition for SDMMC_ICR register *******************/
AnnaBridge 181:57724642e740 11719 #define SDMMC_ICR_CCRCFAILC_Pos (0U)
Anna Bridge 180:96ed750bd169 11720 #define SDMMC_ICR_CCRCFAILC_Msk (0x1U << SDMMC_ICR_CCRCFAILC_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 11721 #define SDMMC_ICR_CCRCFAILC SDMMC_ICR_CCRCFAILC_Msk /*!<CCRCFAIL flag clear bit */
AnnaBridge 181:57724642e740 11722 #define SDMMC_ICR_DCRCFAILC_Pos (1U)
Anna Bridge 180:96ed750bd169 11723 #define SDMMC_ICR_DCRCFAILC_Msk (0x1U << SDMMC_ICR_DCRCFAILC_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 11724 #define SDMMC_ICR_DCRCFAILC SDMMC_ICR_DCRCFAILC_Msk /*!<DCRCFAIL flag clear bit */
AnnaBridge 181:57724642e740 11725 #define SDMMC_ICR_CTIMEOUTC_Pos (2U)
Anna Bridge 180:96ed750bd169 11726 #define SDMMC_ICR_CTIMEOUTC_Msk (0x1U << SDMMC_ICR_CTIMEOUTC_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 11727 #define SDMMC_ICR_CTIMEOUTC SDMMC_ICR_CTIMEOUTC_Msk /*!<CTIMEOUT flag clear bit */
AnnaBridge 181:57724642e740 11728 #define SDMMC_ICR_DTIMEOUTC_Pos (3U)
Anna Bridge 180:96ed750bd169 11729 #define SDMMC_ICR_DTIMEOUTC_Msk (0x1U << SDMMC_ICR_DTIMEOUTC_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 11730 #define SDMMC_ICR_DTIMEOUTC SDMMC_ICR_DTIMEOUTC_Msk /*!<DTIMEOUT flag clear bit */
AnnaBridge 181:57724642e740 11731 #define SDMMC_ICR_TXUNDERRC_Pos (4U)
Anna Bridge 180:96ed750bd169 11732 #define SDMMC_ICR_TXUNDERRC_Msk (0x1U << SDMMC_ICR_TXUNDERRC_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 11733 #define SDMMC_ICR_TXUNDERRC SDMMC_ICR_TXUNDERRC_Msk /*!<TXUNDERR flag clear bit */
AnnaBridge 181:57724642e740 11734 #define SDMMC_ICR_RXOVERRC_Pos (5U)
Anna Bridge 180:96ed750bd169 11735 #define SDMMC_ICR_RXOVERRC_Msk (0x1U << SDMMC_ICR_RXOVERRC_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 11736 #define SDMMC_ICR_RXOVERRC SDMMC_ICR_RXOVERRC_Msk /*!<RXOVERR flag clear bit */
AnnaBridge 181:57724642e740 11737 #define SDMMC_ICR_CMDRENDC_Pos (6U)
Anna Bridge 180:96ed750bd169 11738 #define SDMMC_ICR_CMDRENDC_Msk (0x1U << SDMMC_ICR_CMDRENDC_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 11739 #define SDMMC_ICR_CMDRENDC SDMMC_ICR_CMDRENDC_Msk /*!<CMDREND flag clear bit */
AnnaBridge 181:57724642e740 11740 #define SDMMC_ICR_CMDSENTC_Pos (7U)
Anna Bridge 180:96ed750bd169 11741 #define SDMMC_ICR_CMDSENTC_Msk (0x1U << SDMMC_ICR_CMDSENTC_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 11742 #define SDMMC_ICR_CMDSENTC SDMMC_ICR_CMDSENTC_Msk /*!<CMDSENT flag clear bit */
AnnaBridge 181:57724642e740 11743 #define SDMMC_ICR_DATAENDC_Pos (8U)
Anna Bridge 180:96ed750bd169 11744 #define SDMMC_ICR_DATAENDC_Msk (0x1U << SDMMC_ICR_DATAENDC_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 11745 #define SDMMC_ICR_DATAENDC SDMMC_ICR_DATAENDC_Msk /*!<DATAEND flag clear bit */
AnnaBridge 181:57724642e740 11746 #define SDMMC_ICR_STBITERRC_Pos (9U)
Anna Bridge 180:96ed750bd169 11747 #define SDMMC_ICR_STBITERRC_Msk (0x1U << SDMMC_ICR_STBITERRC_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 11748 #define SDMMC_ICR_STBITERRC SDMMC_ICR_STBITERRC_Msk /*!<STBITERR flag clear bit */
AnnaBridge 181:57724642e740 11749 #define SDMMC_ICR_DBCKENDC_Pos (10U)
Anna Bridge 180:96ed750bd169 11750 #define SDMMC_ICR_DBCKENDC_Msk (0x1U << SDMMC_ICR_DBCKENDC_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 11751 #define SDMMC_ICR_DBCKENDC SDMMC_ICR_DBCKENDC_Msk /*!<DBCKEND flag clear bit */
AnnaBridge 181:57724642e740 11752 #define SDMMC_ICR_SDIOITC_Pos (22U)
Anna Bridge 180:96ed750bd169 11753 #define SDMMC_ICR_SDIOITC_Msk (0x1U << SDMMC_ICR_SDIOITC_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 11754 #define SDMMC_ICR_SDIOITC SDMMC_ICR_SDIOITC_Msk /*!<SDIOIT flag clear bit */
Anna Bridge 180:96ed750bd169 11755
Anna Bridge 180:96ed750bd169 11756 /****************** Bit definition for SDMMC_MASK register *******************/
AnnaBridge 181:57724642e740 11757 #define SDMMC_MASK_CCRCFAILIE_Pos (0U)
Anna Bridge 180:96ed750bd169 11758 #define SDMMC_MASK_CCRCFAILIE_Msk (0x1U << SDMMC_MASK_CCRCFAILIE_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 11759 #define SDMMC_MASK_CCRCFAILIE SDMMC_MASK_CCRCFAILIE_Msk /*!<Command CRC Fail Interrupt Enable */
AnnaBridge 181:57724642e740 11760 #define SDMMC_MASK_DCRCFAILIE_Pos (1U)
Anna Bridge 180:96ed750bd169 11761 #define SDMMC_MASK_DCRCFAILIE_Msk (0x1U << SDMMC_MASK_DCRCFAILIE_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 11762 #define SDMMC_MASK_DCRCFAILIE SDMMC_MASK_DCRCFAILIE_Msk /*!<Data CRC Fail Interrupt Enable */
AnnaBridge 181:57724642e740 11763 #define SDMMC_MASK_CTIMEOUTIE_Pos (2U)
Anna Bridge 180:96ed750bd169 11764 #define SDMMC_MASK_CTIMEOUTIE_Msk (0x1U << SDMMC_MASK_CTIMEOUTIE_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 11765 #define SDMMC_MASK_CTIMEOUTIE SDMMC_MASK_CTIMEOUTIE_Msk /*!<Command TimeOut Interrupt Enable */
AnnaBridge 181:57724642e740 11766 #define SDMMC_MASK_DTIMEOUTIE_Pos (3U)
Anna Bridge 180:96ed750bd169 11767 #define SDMMC_MASK_DTIMEOUTIE_Msk (0x1U << SDMMC_MASK_DTIMEOUTIE_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 11768 #define SDMMC_MASK_DTIMEOUTIE SDMMC_MASK_DTIMEOUTIE_Msk /*!<Data TimeOut Interrupt Enable */
AnnaBridge 181:57724642e740 11769 #define SDMMC_MASK_TXUNDERRIE_Pos (4U)
Anna Bridge 180:96ed750bd169 11770 #define SDMMC_MASK_TXUNDERRIE_Msk (0x1U << SDMMC_MASK_TXUNDERRIE_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 11771 #define SDMMC_MASK_TXUNDERRIE SDMMC_MASK_TXUNDERRIE_Msk /*!<Tx FIFO UnderRun Error Interrupt Enable */
AnnaBridge 181:57724642e740 11772 #define SDMMC_MASK_RXOVERRIE_Pos (5U)
Anna Bridge 180:96ed750bd169 11773 #define SDMMC_MASK_RXOVERRIE_Msk (0x1U << SDMMC_MASK_RXOVERRIE_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 11774 #define SDMMC_MASK_RXOVERRIE SDMMC_MASK_RXOVERRIE_Msk /*!<Rx FIFO OverRun Error Interrupt Enable */
AnnaBridge 181:57724642e740 11775 #define SDMMC_MASK_CMDRENDIE_Pos (6U)
Anna Bridge 180:96ed750bd169 11776 #define SDMMC_MASK_CMDRENDIE_Msk (0x1U << SDMMC_MASK_CMDRENDIE_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 11777 #define SDMMC_MASK_CMDRENDIE SDMMC_MASK_CMDRENDIE_Msk /*!<Command Response Received Interrupt Enable */
AnnaBridge 181:57724642e740 11778 #define SDMMC_MASK_CMDSENTIE_Pos (7U)
Anna Bridge 180:96ed750bd169 11779 #define SDMMC_MASK_CMDSENTIE_Msk (0x1U << SDMMC_MASK_CMDSENTIE_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 11780 #define SDMMC_MASK_CMDSENTIE SDMMC_MASK_CMDSENTIE_Msk /*!<Command Sent Interrupt Enable */
AnnaBridge 181:57724642e740 11781 #define SDMMC_MASK_DATAENDIE_Pos (8U)
Anna Bridge 180:96ed750bd169 11782 #define SDMMC_MASK_DATAENDIE_Msk (0x1U << SDMMC_MASK_DATAENDIE_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 11783 #define SDMMC_MASK_DATAENDIE SDMMC_MASK_DATAENDIE_Msk /*!<Data End Interrupt Enable */
AnnaBridge 181:57724642e740 11784 #define SDMMC_MASK_DBCKENDIE_Pos (10U)
Anna Bridge 180:96ed750bd169 11785 #define SDMMC_MASK_DBCKENDIE_Msk (0x1U << SDMMC_MASK_DBCKENDIE_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 11786 #define SDMMC_MASK_DBCKENDIE SDMMC_MASK_DBCKENDIE_Msk /*!<Data Block End Interrupt Enable */
AnnaBridge 181:57724642e740 11787 #define SDMMC_MASK_CMDACTIE_Pos (11U)
Anna Bridge 180:96ed750bd169 11788 #define SDMMC_MASK_CMDACTIE_Msk (0x1U << SDMMC_MASK_CMDACTIE_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 11789 #define SDMMC_MASK_CMDACTIE SDMMC_MASK_CMDACTIE_Msk /*!<CCommand Acting Interrupt Enable */
AnnaBridge 181:57724642e740 11790 #define SDMMC_MASK_TXACTIE_Pos (12U)
Anna Bridge 180:96ed750bd169 11791 #define SDMMC_MASK_TXACTIE_Msk (0x1U << SDMMC_MASK_TXACTIE_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 11792 #define SDMMC_MASK_TXACTIE SDMMC_MASK_TXACTIE_Msk /*!<Data Transmit Acting Interrupt Enable */
AnnaBridge 181:57724642e740 11793 #define SDMMC_MASK_RXACTIE_Pos (13U)
Anna Bridge 180:96ed750bd169 11794 #define SDMMC_MASK_RXACTIE_Msk (0x1U << SDMMC_MASK_RXACTIE_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 11795 #define SDMMC_MASK_RXACTIE SDMMC_MASK_RXACTIE_Msk /*!<Data receive acting interrupt enabled */
AnnaBridge 181:57724642e740 11796 #define SDMMC_MASK_TXFIFOHEIE_Pos (14U)
Anna Bridge 180:96ed750bd169 11797 #define SDMMC_MASK_TXFIFOHEIE_Msk (0x1U << SDMMC_MASK_TXFIFOHEIE_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 11798 #define SDMMC_MASK_TXFIFOHEIE SDMMC_MASK_TXFIFOHEIE_Msk /*!<Tx FIFO Half Empty interrupt Enable */
AnnaBridge 181:57724642e740 11799 #define SDMMC_MASK_RXFIFOHFIE_Pos (15U)
Anna Bridge 180:96ed750bd169 11800 #define SDMMC_MASK_RXFIFOHFIE_Msk (0x1U << SDMMC_MASK_RXFIFOHFIE_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 11801 #define SDMMC_MASK_RXFIFOHFIE SDMMC_MASK_RXFIFOHFIE_Msk /*!<Rx FIFO Half Full interrupt Enable */
AnnaBridge 181:57724642e740 11802 #define SDMMC_MASK_TXFIFOFIE_Pos (16U)
Anna Bridge 180:96ed750bd169 11803 #define SDMMC_MASK_TXFIFOFIE_Msk (0x1U << SDMMC_MASK_TXFIFOFIE_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 11804 #define SDMMC_MASK_TXFIFOFIE SDMMC_MASK_TXFIFOFIE_Msk /*!<Tx FIFO Full interrupt Enable */
AnnaBridge 181:57724642e740 11805 #define SDMMC_MASK_RXFIFOFIE_Pos (17U)
Anna Bridge 180:96ed750bd169 11806 #define SDMMC_MASK_RXFIFOFIE_Msk (0x1U << SDMMC_MASK_RXFIFOFIE_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 11807 #define SDMMC_MASK_RXFIFOFIE SDMMC_MASK_RXFIFOFIE_Msk /*!<Rx FIFO Full interrupt Enable */
AnnaBridge 181:57724642e740 11808 #define SDMMC_MASK_TXFIFOEIE_Pos (18U)
Anna Bridge 180:96ed750bd169 11809 #define SDMMC_MASK_TXFIFOEIE_Msk (0x1U << SDMMC_MASK_TXFIFOEIE_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 11810 #define SDMMC_MASK_TXFIFOEIE SDMMC_MASK_TXFIFOEIE_Msk /*!<Tx FIFO Empty interrupt Enable */
AnnaBridge 181:57724642e740 11811 #define SDMMC_MASK_RXFIFOEIE_Pos (19U)
Anna Bridge 180:96ed750bd169 11812 #define SDMMC_MASK_RXFIFOEIE_Msk (0x1U << SDMMC_MASK_RXFIFOEIE_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 11813 #define SDMMC_MASK_RXFIFOEIE SDMMC_MASK_RXFIFOEIE_Msk /*!<Rx FIFO Empty interrupt Enable */
AnnaBridge 181:57724642e740 11814 #define SDMMC_MASK_TXDAVLIE_Pos (20U)
Anna Bridge 180:96ed750bd169 11815 #define SDMMC_MASK_TXDAVLIE_Msk (0x1U << SDMMC_MASK_TXDAVLIE_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 11816 #define SDMMC_MASK_TXDAVLIE SDMMC_MASK_TXDAVLIE_Msk /*!<Data available in Tx FIFO interrupt Enable */
AnnaBridge 181:57724642e740 11817 #define SDMMC_MASK_RXDAVLIE_Pos (21U)
Anna Bridge 180:96ed750bd169 11818 #define SDMMC_MASK_RXDAVLIE_Msk (0x1U << SDMMC_MASK_RXDAVLIE_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 11819 #define SDMMC_MASK_RXDAVLIE SDMMC_MASK_RXDAVLIE_Msk /*!<Data available in Rx FIFO interrupt Enable */
AnnaBridge 181:57724642e740 11820 #define SDMMC_MASK_SDIOITIE_Pos (22U)
Anna Bridge 180:96ed750bd169 11821 #define SDMMC_MASK_SDIOITIE_Msk (0x1U << SDMMC_MASK_SDIOITIE_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 11822 #define SDMMC_MASK_SDIOITIE SDMMC_MASK_SDIOITIE_Msk /*!<SDIO Mode Interrupt Received interrupt Enable */
Anna Bridge 180:96ed750bd169 11823
Anna Bridge 180:96ed750bd169 11824 /***************** Bit definition for SDMMC_FIFOCNT register *****************/
AnnaBridge 181:57724642e740 11825 #define SDMMC_FIFOCNT_FIFOCOUNT_Pos (0U)
Anna Bridge 180:96ed750bd169 11826 #define SDMMC_FIFOCNT_FIFOCOUNT_Msk (0xFFFFFFU << SDMMC_FIFOCNT_FIFOCOUNT_Pos) /*!< 0x00FFFFFF */
Anna Bridge 180:96ed750bd169 11827 #define SDMMC_FIFOCNT_FIFOCOUNT SDMMC_FIFOCNT_FIFOCOUNT_Msk /*!<Remaining number of words to be written to or read from the FIFO */
Anna Bridge 180:96ed750bd169 11828
Anna Bridge 180:96ed750bd169 11829 /****************** Bit definition for SDMMC_FIFO register *******************/
AnnaBridge 181:57724642e740 11830 #define SDMMC_FIFO_FIFODATA_Pos (0U)
Anna Bridge 180:96ed750bd169 11831 #define SDMMC_FIFO_FIFODATA_Msk (0xFFFFFFFFU << SDMMC_FIFO_FIFODATA_Pos) /*!< 0xFFFFFFFF */
Anna Bridge 180:96ed750bd169 11832 #define SDMMC_FIFO_FIFODATA SDMMC_FIFO_FIFODATA_Msk /*!<Receive and transmit FIFO data */
Anna Bridge 180:96ed750bd169 11833
Anna Bridge 180:96ed750bd169 11834 /******************************************************************************/
Anna Bridge 180:96ed750bd169 11835 /* */
Anna Bridge 180:96ed750bd169 11836 /* Serial Peripheral Interface (SPI) */
Anna Bridge 180:96ed750bd169 11837 /* */
Anna Bridge 180:96ed750bd169 11838 /******************************************************************************/
Anna Bridge 180:96ed750bd169 11839 /******************* Bit definition for SPI_CR1 register ********************/
AnnaBridge 181:57724642e740 11840 #define SPI_CR1_CPHA_Pos (0U)
Anna Bridge 180:96ed750bd169 11841 #define SPI_CR1_CPHA_Msk (0x1U << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 11842 #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!<Clock Phase */
AnnaBridge 181:57724642e740 11843 #define SPI_CR1_CPOL_Pos (1U)
Anna Bridge 180:96ed750bd169 11844 #define SPI_CR1_CPOL_Msk (0x1U << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 11845 #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!<Clock Polarity */
AnnaBridge 181:57724642e740 11846 #define SPI_CR1_MSTR_Pos (2U)
Anna Bridge 180:96ed750bd169 11847 #define SPI_CR1_MSTR_Msk (0x1U << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 11848 #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!<Master Selection */
Anna Bridge 180:96ed750bd169 11849
AnnaBridge 181:57724642e740 11850 #define SPI_CR1_BR_Pos (3U)
Anna Bridge 180:96ed750bd169 11851 #define SPI_CR1_BR_Msk (0x7U << SPI_CR1_BR_Pos) /*!< 0x00000038 */
Anna Bridge 180:96ed750bd169 11852 #define SPI_CR1_BR SPI_CR1_BR_Msk /*!<BR[2:0] bits (Baud Rate Control) */
Anna Bridge 180:96ed750bd169 11853 #define SPI_CR1_BR_0 (0x1U << SPI_CR1_BR_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 11854 #define SPI_CR1_BR_1 (0x2U << SPI_CR1_BR_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 11855 #define SPI_CR1_BR_2 (0x4U << SPI_CR1_BR_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 11856
AnnaBridge 181:57724642e740 11857 #define SPI_CR1_SPE_Pos (6U)
Anna Bridge 180:96ed750bd169 11858 #define SPI_CR1_SPE_Msk (0x1U << SPI_CR1_SPE_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 11859 #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!<SPI Enable */
AnnaBridge 181:57724642e740 11860 #define SPI_CR1_LSBFIRST_Pos (7U)
Anna Bridge 180:96ed750bd169 11861 #define SPI_CR1_LSBFIRST_Msk (0x1U << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 11862 #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!<Frame Format */
AnnaBridge 181:57724642e740 11863 #define SPI_CR1_SSI_Pos (8U)
Anna Bridge 180:96ed750bd169 11864 #define SPI_CR1_SSI_Msk (0x1U << SPI_CR1_SSI_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 11865 #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!<Internal slave select */
AnnaBridge 181:57724642e740 11866 #define SPI_CR1_SSM_Pos (9U)
Anna Bridge 180:96ed750bd169 11867 #define SPI_CR1_SSM_Msk (0x1U << SPI_CR1_SSM_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 11868 #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!<Software slave management */
AnnaBridge 181:57724642e740 11869 #define SPI_CR1_RXONLY_Pos (10U)
Anna Bridge 180:96ed750bd169 11870 #define SPI_CR1_RXONLY_Msk (0x1U << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 11871 #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!<Receive only */
AnnaBridge 181:57724642e740 11872 #define SPI_CR1_CRCL_Pos (11U)
Anna Bridge 180:96ed750bd169 11873 #define SPI_CR1_CRCL_Msk (0x1U << SPI_CR1_CRCL_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 11874 #define SPI_CR1_CRCL SPI_CR1_CRCL_Msk /*!< CRC Length */
AnnaBridge 181:57724642e740 11875 #define SPI_CR1_CRCNEXT_Pos (12U)
Anna Bridge 180:96ed750bd169 11876 #define SPI_CR1_CRCNEXT_Msk (0x1U << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 11877 #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!<Transmit CRC next */
AnnaBridge 181:57724642e740 11878 #define SPI_CR1_CRCEN_Pos (13U)
Anna Bridge 180:96ed750bd169 11879 #define SPI_CR1_CRCEN_Msk (0x1U << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 11880 #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!<Hardware CRC calculation enable */
AnnaBridge 181:57724642e740 11881 #define SPI_CR1_BIDIOE_Pos (14U)
Anna Bridge 180:96ed750bd169 11882 #define SPI_CR1_BIDIOE_Msk (0x1U << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 11883 #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!<Output enable in bidirectional mode */
AnnaBridge 181:57724642e740 11884 #define SPI_CR1_BIDIMODE_Pos (15U)
Anna Bridge 180:96ed750bd169 11885 #define SPI_CR1_BIDIMODE_Msk (0x1U << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 11886 #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!<Bidirectional data mode enable */
Anna Bridge 180:96ed750bd169 11887
Anna Bridge 180:96ed750bd169 11888 /******************* Bit definition for SPI_CR2 register ********************/
AnnaBridge 181:57724642e740 11889 #define SPI_CR2_RXDMAEN_Pos (0U)
Anna Bridge 180:96ed750bd169 11890 #define SPI_CR2_RXDMAEN_Msk (0x1U << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 11891 #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */
AnnaBridge 181:57724642e740 11892 #define SPI_CR2_TXDMAEN_Pos (1U)
Anna Bridge 180:96ed750bd169 11893 #define SPI_CR2_TXDMAEN_Msk (0x1U << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 11894 #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */
AnnaBridge 181:57724642e740 11895 #define SPI_CR2_SSOE_Pos (2U)
Anna Bridge 180:96ed750bd169 11896 #define SPI_CR2_SSOE_Msk (0x1U << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 11897 #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */
AnnaBridge 181:57724642e740 11898 #define SPI_CR2_NSSP_Pos (3U)
Anna Bridge 180:96ed750bd169 11899 #define SPI_CR2_NSSP_Msk (0x1U << SPI_CR2_NSSP_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 11900 #define SPI_CR2_NSSP SPI_CR2_NSSP_Msk /*!< NSS pulse management Enable */
AnnaBridge 181:57724642e740 11901 #define SPI_CR2_FRF_Pos (4U)
Anna Bridge 180:96ed750bd169 11902 #define SPI_CR2_FRF_Msk (0x1U << SPI_CR2_FRF_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 11903 #define SPI_CR2_FRF SPI_CR2_FRF_Msk /*!< Frame Format Enable */
AnnaBridge 181:57724642e740 11904 #define SPI_CR2_ERRIE_Pos (5U)
Anna Bridge 180:96ed750bd169 11905 #define SPI_CR2_ERRIE_Msk (0x1U << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 11906 #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */
AnnaBridge 181:57724642e740 11907 #define SPI_CR2_RXNEIE_Pos (6U)
Anna Bridge 180:96ed750bd169 11908 #define SPI_CR2_RXNEIE_Msk (0x1U << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 11909 #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */
AnnaBridge 181:57724642e740 11910 #define SPI_CR2_TXEIE_Pos (7U)
Anna Bridge 180:96ed750bd169 11911 #define SPI_CR2_TXEIE_Msk (0x1U << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 11912 #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */
AnnaBridge 181:57724642e740 11913 #define SPI_CR2_DS_Pos (8U)
Anna Bridge 180:96ed750bd169 11914 #define SPI_CR2_DS_Msk (0xFU << SPI_CR2_DS_Pos) /*!< 0x00000F00 */
Anna Bridge 180:96ed750bd169 11915 #define SPI_CR2_DS SPI_CR2_DS_Msk /*!< DS[3:0] Data Size */
Anna Bridge 180:96ed750bd169 11916 #define SPI_CR2_DS_0 (0x1U << SPI_CR2_DS_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 11917 #define SPI_CR2_DS_1 (0x2U << SPI_CR2_DS_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 11918 #define SPI_CR2_DS_2 (0x4U << SPI_CR2_DS_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 11919 #define SPI_CR2_DS_3 (0x8U << SPI_CR2_DS_Pos) /*!< 0x00000800 */
AnnaBridge 181:57724642e740 11920 #define SPI_CR2_FRXTH_Pos (12U)
Anna Bridge 180:96ed750bd169 11921 #define SPI_CR2_FRXTH_Msk (0x1U << SPI_CR2_FRXTH_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 11922 #define SPI_CR2_FRXTH SPI_CR2_FRXTH_Msk /*!< FIFO reception Threshold */
AnnaBridge 181:57724642e740 11923 #define SPI_CR2_LDMARX_Pos (13U)
Anna Bridge 180:96ed750bd169 11924 #define SPI_CR2_LDMARX_Msk (0x1U << SPI_CR2_LDMARX_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 11925 #define SPI_CR2_LDMARX SPI_CR2_LDMARX_Msk /*!< Last DMA transfer for reception */
AnnaBridge 181:57724642e740 11926 #define SPI_CR2_LDMATX_Pos (14U)
Anna Bridge 180:96ed750bd169 11927 #define SPI_CR2_LDMATX_Msk (0x1U << SPI_CR2_LDMATX_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 11928 #define SPI_CR2_LDMATX SPI_CR2_LDMATX_Msk /*!< Last DMA transfer for transmission */
Anna Bridge 180:96ed750bd169 11929
Anna Bridge 180:96ed750bd169 11930 /******************** Bit definition for SPI_SR register ********************/
AnnaBridge 181:57724642e740 11931 #define SPI_SR_RXNE_Pos (0U)
Anna Bridge 180:96ed750bd169 11932 #define SPI_SR_RXNE_Msk (0x1U << SPI_SR_RXNE_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 11933 #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */
AnnaBridge 181:57724642e740 11934 #define SPI_SR_TXE_Pos (1U)
Anna Bridge 180:96ed750bd169 11935 #define SPI_SR_TXE_Msk (0x1U << SPI_SR_TXE_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 11936 #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */
AnnaBridge 181:57724642e740 11937 #define SPI_SR_CHSIDE_Pos (2U)
Anna Bridge 180:96ed750bd169 11938 #define SPI_SR_CHSIDE_Msk (0x1U << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 11939 #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!< Channel side */
AnnaBridge 181:57724642e740 11940 #define SPI_SR_UDR_Pos (3U)
Anna Bridge 180:96ed750bd169 11941 #define SPI_SR_UDR_Msk (0x1U << SPI_SR_UDR_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 11942 #define SPI_SR_UDR SPI_SR_UDR_Msk /*!< Underrun flag */
AnnaBridge 181:57724642e740 11943 #define SPI_SR_CRCERR_Pos (4U)
Anna Bridge 180:96ed750bd169 11944 #define SPI_SR_CRCERR_Msk (0x1U << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 11945 #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */
AnnaBridge 181:57724642e740 11946 #define SPI_SR_MODF_Pos (5U)
Anna Bridge 180:96ed750bd169 11947 #define SPI_SR_MODF_Msk (0x1U << SPI_SR_MODF_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 11948 #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */
AnnaBridge 181:57724642e740 11949 #define SPI_SR_OVR_Pos (6U)
Anna Bridge 180:96ed750bd169 11950 #define SPI_SR_OVR_Msk (0x1U << SPI_SR_OVR_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 11951 #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */
AnnaBridge 181:57724642e740 11952 #define SPI_SR_BSY_Pos (7U)
Anna Bridge 180:96ed750bd169 11953 #define SPI_SR_BSY_Msk (0x1U << SPI_SR_BSY_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 11954 #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */
AnnaBridge 181:57724642e740 11955 #define SPI_SR_FRE_Pos (8U)
Anna Bridge 180:96ed750bd169 11956 #define SPI_SR_FRE_Msk (0x1U << SPI_SR_FRE_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 11957 #define SPI_SR_FRE SPI_SR_FRE_Msk /*!< TI frame format error */
AnnaBridge 181:57724642e740 11958 #define SPI_SR_FRLVL_Pos (9U)
Anna Bridge 180:96ed750bd169 11959 #define SPI_SR_FRLVL_Msk (0x3U << SPI_SR_FRLVL_Pos) /*!< 0x00000600 */
Anna Bridge 180:96ed750bd169 11960 #define SPI_SR_FRLVL SPI_SR_FRLVL_Msk /*!< FIFO Reception Level */
Anna Bridge 180:96ed750bd169 11961 #define SPI_SR_FRLVL_0 (0x1U << SPI_SR_FRLVL_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 11962 #define SPI_SR_FRLVL_1 (0x2U << SPI_SR_FRLVL_Pos) /*!< 0x00000400 */
AnnaBridge 181:57724642e740 11963 #define SPI_SR_FTLVL_Pos (11U)
Anna Bridge 180:96ed750bd169 11964 #define SPI_SR_FTLVL_Msk (0x3U << SPI_SR_FTLVL_Pos) /*!< 0x00001800 */
Anna Bridge 180:96ed750bd169 11965 #define SPI_SR_FTLVL SPI_SR_FTLVL_Msk /*!< FIFO Transmission Level */
Anna Bridge 180:96ed750bd169 11966 #define SPI_SR_FTLVL_0 (0x1U << SPI_SR_FTLVL_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 11967 #define SPI_SR_FTLVL_1 (0x2U << SPI_SR_FTLVL_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 11968
Anna Bridge 180:96ed750bd169 11969 /******************** Bit definition for SPI_DR register ********************/
AnnaBridge 181:57724642e740 11970 #define SPI_DR_DR_Pos (0U)
Anna Bridge 180:96ed750bd169 11971 #define SPI_DR_DR_Msk (0xFFFFU << SPI_DR_DR_Pos) /*!< 0x0000FFFF */
Anna Bridge 180:96ed750bd169 11972 #define SPI_DR_DR SPI_DR_DR_Msk /*!<Data Register */
Anna Bridge 180:96ed750bd169 11973
Anna Bridge 180:96ed750bd169 11974 /******************* Bit definition for SPI_CRCPR register ******************/
AnnaBridge 181:57724642e740 11975 #define SPI_CRCPR_CRCPOLY_Pos (0U)
Anna Bridge 180:96ed750bd169 11976 #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFU << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */
Anna Bridge 180:96ed750bd169 11977 #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!<CRC polynomial register */
Anna Bridge 180:96ed750bd169 11978
Anna Bridge 180:96ed750bd169 11979 /****************** Bit definition for SPI_RXCRCR register ******************/
AnnaBridge 181:57724642e740 11980 #define SPI_RXCRCR_RXCRC_Pos (0U)
Anna Bridge 180:96ed750bd169 11981 #define SPI_RXCRCR_RXCRC_Msk (0xFFFFU << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */
Anna Bridge 180:96ed750bd169 11982 #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!<Rx CRC Register */
Anna Bridge 180:96ed750bd169 11983
Anna Bridge 180:96ed750bd169 11984 /****************** Bit definition for SPI_TXCRCR register ******************/
AnnaBridge 181:57724642e740 11985 #define SPI_TXCRCR_TXCRC_Pos (0U)
Anna Bridge 180:96ed750bd169 11986 #define SPI_TXCRCR_TXCRC_Msk (0xFFFFU << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */
Anna Bridge 180:96ed750bd169 11987 #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!<Tx CRC Register */
Anna Bridge 180:96ed750bd169 11988
Anna Bridge 180:96ed750bd169 11989 /******************************************************************************/
Anna Bridge 180:96ed750bd169 11990 /* */
Anna Bridge 180:96ed750bd169 11991 /* QUADSPI */
Anna Bridge 180:96ed750bd169 11992 /* */
Anna Bridge 180:96ed750bd169 11993 /******************************************************************************/
Anna Bridge 180:96ed750bd169 11994 /***************** Bit definition for QUADSPI_CR register *******************/
AnnaBridge 181:57724642e740 11995 #define QUADSPI_CR_EN_Pos (0U)
Anna Bridge 180:96ed750bd169 11996 #define QUADSPI_CR_EN_Msk (0x1U << QUADSPI_CR_EN_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 11997 #define QUADSPI_CR_EN QUADSPI_CR_EN_Msk /*!< Enable */
AnnaBridge 181:57724642e740 11998 #define QUADSPI_CR_ABORT_Pos (1U)
Anna Bridge 180:96ed750bd169 11999 #define QUADSPI_CR_ABORT_Msk (0x1U << QUADSPI_CR_ABORT_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 12000 #define QUADSPI_CR_ABORT QUADSPI_CR_ABORT_Msk /*!< Abort request */
AnnaBridge 181:57724642e740 12001 #define QUADSPI_CR_DMAEN_Pos (2U)
Anna Bridge 180:96ed750bd169 12002 #define QUADSPI_CR_DMAEN_Msk (0x1U << QUADSPI_CR_DMAEN_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 12003 #define QUADSPI_CR_DMAEN QUADSPI_CR_DMAEN_Msk /*!< DMA Enable */
AnnaBridge 181:57724642e740 12004 #define QUADSPI_CR_TCEN_Pos (3U)
Anna Bridge 180:96ed750bd169 12005 #define QUADSPI_CR_TCEN_Msk (0x1U << QUADSPI_CR_TCEN_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 12006 #define QUADSPI_CR_TCEN QUADSPI_CR_TCEN_Msk /*!< Timeout Counter Enable */
AnnaBridge 181:57724642e740 12007 #define QUADSPI_CR_SSHIFT_Pos (4U)
Anna Bridge 180:96ed750bd169 12008 #define QUADSPI_CR_SSHIFT_Msk (0x1U << QUADSPI_CR_SSHIFT_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 12009 #define QUADSPI_CR_SSHIFT QUADSPI_CR_SSHIFT_Msk /*!< Sample Shift */
AnnaBridge 181:57724642e740 12010 #define QUADSPI_CR_DFM_Pos (6U)
Anna Bridge 180:96ed750bd169 12011 #define QUADSPI_CR_DFM_Msk (0x1U << QUADSPI_CR_DFM_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 12012 #define QUADSPI_CR_DFM QUADSPI_CR_DFM_Msk /*!< Dual-flash mode */
AnnaBridge 181:57724642e740 12013 #define QUADSPI_CR_FSEL_Pos (7U)
Anna Bridge 180:96ed750bd169 12014 #define QUADSPI_CR_FSEL_Msk (0x1U << QUADSPI_CR_FSEL_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 12015 #define QUADSPI_CR_FSEL QUADSPI_CR_FSEL_Msk /*!< Flash memory selection */
AnnaBridge 181:57724642e740 12016 #define QUADSPI_CR_FTHRES_Pos (8U)
Anna Bridge 180:96ed750bd169 12017 #define QUADSPI_CR_FTHRES_Msk (0xFU << QUADSPI_CR_FTHRES_Pos) /*!< 0x00000F00 */
Anna Bridge 180:96ed750bd169 12018 #define QUADSPI_CR_FTHRES QUADSPI_CR_FTHRES_Msk /*!< FTHRES[3:0] FIFO Level */
AnnaBridge 181:57724642e740 12019 #define QUADSPI_CR_TEIE_Pos (16U)
Anna Bridge 180:96ed750bd169 12020 #define QUADSPI_CR_TEIE_Msk (0x1U << QUADSPI_CR_TEIE_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 12021 #define QUADSPI_CR_TEIE QUADSPI_CR_TEIE_Msk /*!< Transfer Error Interrupt Enable */
AnnaBridge 181:57724642e740 12022 #define QUADSPI_CR_TCIE_Pos (17U)
Anna Bridge 180:96ed750bd169 12023 #define QUADSPI_CR_TCIE_Msk (0x1U << QUADSPI_CR_TCIE_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 12024 #define QUADSPI_CR_TCIE QUADSPI_CR_TCIE_Msk /*!< Transfer Complete Interrupt Enable */
AnnaBridge 181:57724642e740 12025 #define QUADSPI_CR_FTIE_Pos (18U)
Anna Bridge 180:96ed750bd169 12026 #define QUADSPI_CR_FTIE_Msk (0x1U << QUADSPI_CR_FTIE_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 12027 #define QUADSPI_CR_FTIE QUADSPI_CR_FTIE_Msk /*!< FIFO Threshold Interrupt Enable */
AnnaBridge 181:57724642e740 12028 #define QUADSPI_CR_SMIE_Pos (19U)
Anna Bridge 180:96ed750bd169 12029 #define QUADSPI_CR_SMIE_Msk (0x1U << QUADSPI_CR_SMIE_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 12030 #define QUADSPI_CR_SMIE QUADSPI_CR_SMIE_Msk /*!< Status Match Interrupt Enable */
AnnaBridge 181:57724642e740 12031 #define QUADSPI_CR_TOIE_Pos (20U)
Anna Bridge 180:96ed750bd169 12032 #define QUADSPI_CR_TOIE_Msk (0x1U << QUADSPI_CR_TOIE_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 12033 #define QUADSPI_CR_TOIE QUADSPI_CR_TOIE_Msk /*!< TimeOut Interrupt Enable */
AnnaBridge 181:57724642e740 12034 #define QUADSPI_CR_APMS_Pos (22U)
Anna Bridge 180:96ed750bd169 12035 #define QUADSPI_CR_APMS_Msk (0x1U << QUADSPI_CR_APMS_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 12036 #define QUADSPI_CR_APMS QUADSPI_CR_APMS_Msk /*!< Automatic Polling Mode Stop */
AnnaBridge 181:57724642e740 12037 #define QUADSPI_CR_PMM_Pos (23U)
Anna Bridge 180:96ed750bd169 12038 #define QUADSPI_CR_PMM_Msk (0x1U << QUADSPI_CR_PMM_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 12039 #define QUADSPI_CR_PMM QUADSPI_CR_PMM_Msk /*!< Polling Match Mode */
AnnaBridge 181:57724642e740 12040 #define QUADSPI_CR_PRESCALER_Pos (24U)
Anna Bridge 180:96ed750bd169 12041 #define QUADSPI_CR_PRESCALER_Msk (0xFFU << QUADSPI_CR_PRESCALER_Pos) /*!< 0xFF000000 */
Anna Bridge 180:96ed750bd169 12042 #define QUADSPI_CR_PRESCALER QUADSPI_CR_PRESCALER_Msk /*!< PRESCALER[7:0] Clock prescaler */
Anna Bridge 180:96ed750bd169 12043
Anna Bridge 180:96ed750bd169 12044 /***************** Bit definition for QUADSPI_DCR register ******************/
AnnaBridge 181:57724642e740 12045 #define QUADSPI_DCR_CKMODE_Pos (0U)
Anna Bridge 180:96ed750bd169 12046 #define QUADSPI_DCR_CKMODE_Msk (0x1U << QUADSPI_DCR_CKMODE_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 12047 #define QUADSPI_DCR_CKMODE QUADSPI_DCR_CKMODE_Msk /*!< Mode 0 / Mode 3 */
AnnaBridge 181:57724642e740 12048 #define QUADSPI_DCR_CSHT_Pos (8U)
Anna Bridge 180:96ed750bd169 12049 #define QUADSPI_DCR_CSHT_Msk (0x7U << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000700 */
Anna Bridge 180:96ed750bd169 12050 #define QUADSPI_DCR_CSHT QUADSPI_DCR_CSHT_Msk /*!< CSHT[2:0]: ChipSelect High Time */
Anna Bridge 180:96ed750bd169 12051 #define QUADSPI_DCR_CSHT_0 (0x1U << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 12052 #define QUADSPI_DCR_CSHT_1 (0x2U << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 12053 #define QUADSPI_DCR_CSHT_2 (0x4U << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000400 */
AnnaBridge 181:57724642e740 12054 #define QUADSPI_DCR_FSIZE_Pos (16U)
Anna Bridge 180:96ed750bd169 12055 #define QUADSPI_DCR_FSIZE_Msk (0x1FU << QUADSPI_DCR_FSIZE_Pos) /*!< 0x001F0000 */
Anna Bridge 180:96ed750bd169 12056 #define QUADSPI_DCR_FSIZE QUADSPI_DCR_FSIZE_Msk /*!< FSIZE[4:0]: Flash Size */
Anna Bridge 180:96ed750bd169 12057
Anna Bridge 180:96ed750bd169 12058 /****************** Bit definition for QUADSPI_SR register *******************/
AnnaBridge 181:57724642e740 12059 #define QUADSPI_SR_TEF_Pos (0U)
Anna Bridge 180:96ed750bd169 12060 #define QUADSPI_SR_TEF_Msk (0x1U << QUADSPI_SR_TEF_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 12061 #define QUADSPI_SR_TEF QUADSPI_SR_TEF_Msk /*!< Transfer Error Flag */
AnnaBridge 181:57724642e740 12062 #define QUADSPI_SR_TCF_Pos (1U)
Anna Bridge 180:96ed750bd169 12063 #define QUADSPI_SR_TCF_Msk (0x1U << QUADSPI_SR_TCF_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 12064 #define QUADSPI_SR_TCF QUADSPI_SR_TCF_Msk /*!< Transfer Complete Flag */
AnnaBridge 181:57724642e740 12065 #define QUADSPI_SR_FTF_Pos (2U)
Anna Bridge 180:96ed750bd169 12066 #define QUADSPI_SR_FTF_Msk (0x1U << QUADSPI_SR_FTF_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 12067 #define QUADSPI_SR_FTF QUADSPI_SR_FTF_Msk /*!< FIFO Threshlod Flag */
AnnaBridge 181:57724642e740 12068 #define QUADSPI_SR_SMF_Pos (3U)
Anna Bridge 180:96ed750bd169 12069 #define QUADSPI_SR_SMF_Msk (0x1U << QUADSPI_SR_SMF_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 12070 #define QUADSPI_SR_SMF QUADSPI_SR_SMF_Msk /*!< Status Match Flag */
AnnaBridge 181:57724642e740 12071 #define QUADSPI_SR_TOF_Pos (4U)
Anna Bridge 180:96ed750bd169 12072 #define QUADSPI_SR_TOF_Msk (0x1U << QUADSPI_SR_TOF_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 12073 #define QUADSPI_SR_TOF QUADSPI_SR_TOF_Msk /*!< Timeout Flag */
AnnaBridge 181:57724642e740 12074 #define QUADSPI_SR_BUSY_Pos (5U)
Anna Bridge 180:96ed750bd169 12075 #define QUADSPI_SR_BUSY_Msk (0x1U << QUADSPI_SR_BUSY_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 12076 #define QUADSPI_SR_BUSY QUADSPI_SR_BUSY_Msk /*!< Busy */
AnnaBridge 181:57724642e740 12077 #define QUADSPI_SR_FLEVEL_Pos (8U)
Anna Bridge 180:96ed750bd169 12078 #define QUADSPI_SR_FLEVEL_Msk (0x1FU << QUADSPI_SR_FLEVEL_Pos) /*!< 0x00001F00 */
Anna Bridge 180:96ed750bd169 12079 #define QUADSPI_SR_FLEVEL QUADSPI_SR_FLEVEL_Msk /*!< FIFO Threshlod Flag */
Anna Bridge 180:96ed750bd169 12080
Anna Bridge 180:96ed750bd169 12081 /****************** Bit definition for QUADSPI_FCR register ******************/
AnnaBridge 181:57724642e740 12082 #define QUADSPI_FCR_CTEF_Pos (0U)
Anna Bridge 180:96ed750bd169 12083 #define QUADSPI_FCR_CTEF_Msk (0x1U << QUADSPI_FCR_CTEF_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 12084 #define QUADSPI_FCR_CTEF QUADSPI_FCR_CTEF_Msk /*!< Clear Transfer Error Flag */
AnnaBridge 181:57724642e740 12085 #define QUADSPI_FCR_CTCF_Pos (1U)
Anna Bridge 180:96ed750bd169 12086 #define QUADSPI_FCR_CTCF_Msk (0x1U << QUADSPI_FCR_CTCF_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 12087 #define QUADSPI_FCR_CTCF QUADSPI_FCR_CTCF_Msk /*!< Clear Transfer Complete Flag */
AnnaBridge 181:57724642e740 12088 #define QUADSPI_FCR_CSMF_Pos (3U)
Anna Bridge 180:96ed750bd169 12089 #define QUADSPI_FCR_CSMF_Msk (0x1U << QUADSPI_FCR_CSMF_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 12090 #define QUADSPI_FCR_CSMF QUADSPI_FCR_CSMF_Msk /*!< Clear Status Match Flag */
AnnaBridge 181:57724642e740 12091 #define QUADSPI_FCR_CTOF_Pos (4U)
Anna Bridge 180:96ed750bd169 12092 #define QUADSPI_FCR_CTOF_Msk (0x1U << QUADSPI_FCR_CTOF_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 12093 #define QUADSPI_FCR_CTOF QUADSPI_FCR_CTOF_Msk /*!< Clear Timeout Flag */
Anna Bridge 180:96ed750bd169 12094
Anna Bridge 180:96ed750bd169 12095 /****************** Bit definition for QUADSPI_DLR register ******************/
AnnaBridge 181:57724642e740 12096 #define QUADSPI_DLR_DL_Pos (0U)
Anna Bridge 180:96ed750bd169 12097 #define QUADSPI_DLR_DL_Msk (0xFFFFFFFFU << QUADSPI_DLR_DL_Pos) /*!< 0xFFFFFFFF */
Anna Bridge 180:96ed750bd169 12098 #define QUADSPI_DLR_DL QUADSPI_DLR_DL_Msk /*!< DL[31:0]: Data Length */
Anna Bridge 180:96ed750bd169 12099
Anna Bridge 180:96ed750bd169 12100 /****************** Bit definition for QUADSPI_CCR register ******************/
AnnaBridge 181:57724642e740 12101 #define QUADSPI_CCR_INSTRUCTION_Pos (0U)
Anna Bridge 180:96ed750bd169 12102 #define QUADSPI_CCR_INSTRUCTION_Msk (0xFFU << QUADSPI_CCR_INSTRUCTION_Pos) /*!< 0x000000FF */
Anna Bridge 180:96ed750bd169 12103 #define QUADSPI_CCR_INSTRUCTION QUADSPI_CCR_INSTRUCTION_Msk /*!< INSTRUCTION[7:0]: Instruction */
AnnaBridge 181:57724642e740 12104 #define QUADSPI_CCR_IMODE_Pos (8U)
Anna Bridge 180:96ed750bd169 12105 #define QUADSPI_CCR_IMODE_Msk (0x3U << QUADSPI_CCR_IMODE_Pos) /*!< 0x00000300 */
Anna Bridge 180:96ed750bd169 12106 #define QUADSPI_CCR_IMODE QUADSPI_CCR_IMODE_Msk /*!< IMODE[1:0]: Instruction Mode */
Anna Bridge 180:96ed750bd169 12107 #define QUADSPI_CCR_IMODE_0 (0x1U << QUADSPI_CCR_IMODE_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 12108 #define QUADSPI_CCR_IMODE_1 (0x2U << QUADSPI_CCR_IMODE_Pos) /*!< 0x00000200 */
AnnaBridge 181:57724642e740 12109 #define QUADSPI_CCR_ADMODE_Pos (10U)
Anna Bridge 180:96ed750bd169 12110 #define QUADSPI_CCR_ADMODE_Msk (0x3U << QUADSPI_CCR_ADMODE_Pos) /*!< 0x00000C00 */
Anna Bridge 180:96ed750bd169 12111 #define QUADSPI_CCR_ADMODE QUADSPI_CCR_ADMODE_Msk /*!< ADMODE[1:0]: Address Mode */
Anna Bridge 180:96ed750bd169 12112 #define QUADSPI_CCR_ADMODE_0 (0x1U << QUADSPI_CCR_ADMODE_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 12113 #define QUADSPI_CCR_ADMODE_1 (0x2U << QUADSPI_CCR_ADMODE_Pos) /*!< 0x00000800 */
AnnaBridge 181:57724642e740 12114 #define QUADSPI_CCR_ADSIZE_Pos (12U)
Anna Bridge 180:96ed750bd169 12115 #define QUADSPI_CCR_ADSIZE_Msk (0x3U << QUADSPI_CCR_ADSIZE_Pos) /*!< 0x00003000 */
Anna Bridge 180:96ed750bd169 12116 #define QUADSPI_CCR_ADSIZE QUADSPI_CCR_ADSIZE_Msk /*!< ADSIZE[1:0]: Address Size */
Anna Bridge 180:96ed750bd169 12117 #define QUADSPI_CCR_ADSIZE_0 (0x1U << QUADSPI_CCR_ADSIZE_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 12118 #define QUADSPI_CCR_ADSIZE_1 (0x2U << QUADSPI_CCR_ADSIZE_Pos) /*!< 0x00002000 */
AnnaBridge 181:57724642e740 12119 #define QUADSPI_CCR_ABMODE_Pos (14U)
Anna Bridge 180:96ed750bd169 12120 #define QUADSPI_CCR_ABMODE_Msk (0x3U << QUADSPI_CCR_ABMODE_Pos) /*!< 0x0000C000 */
Anna Bridge 180:96ed750bd169 12121 #define QUADSPI_CCR_ABMODE QUADSPI_CCR_ABMODE_Msk /*!< ABMODE[1:0]: Alternate Bytes Mode */
Anna Bridge 180:96ed750bd169 12122 #define QUADSPI_CCR_ABMODE_0 (0x1U << QUADSPI_CCR_ABMODE_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 12123 #define QUADSPI_CCR_ABMODE_1 (0x2U << QUADSPI_CCR_ABMODE_Pos) /*!< 0x00008000 */
AnnaBridge 181:57724642e740 12124 #define QUADSPI_CCR_ABSIZE_Pos (16U)
Anna Bridge 180:96ed750bd169 12125 #define QUADSPI_CCR_ABSIZE_Msk (0x3U << QUADSPI_CCR_ABSIZE_Pos) /*!< 0x00030000 */
Anna Bridge 180:96ed750bd169 12126 #define QUADSPI_CCR_ABSIZE QUADSPI_CCR_ABSIZE_Msk /*!< ABSIZE[1:0]: Instruction Mode */
Anna Bridge 180:96ed750bd169 12127 #define QUADSPI_CCR_ABSIZE_0 (0x1U << QUADSPI_CCR_ABSIZE_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 12128 #define QUADSPI_CCR_ABSIZE_1 (0x2U << QUADSPI_CCR_ABSIZE_Pos) /*!< 0x00020000 */
AnnaBridge 181:57724642e740 12129 #define QUADSPI_CCR_DCYC_Pos (18U)
Anna Bridge 180:96ed750bd169 12130 #define QUADSPI_CCR_DCYC_Msk (0x1FU << QUADSPI_CCR_DCYC_Pos) /*!< 0x007C0000 */
Anna Bridge 180:96ed750bd169 12131 #define QUADSPI_CCR_DCYC QUADSPI_CCR_DCYC_Msk /*!< DCYC[4:0]: Dummy Cycles */
AnnaBridge 181:57724642e740 12132 #define QUADSPI_CCR_DMODE_Pos (24U)
Anna Bridge 180:96ed750bd169 12133 #define QUADSPI_CCR_DMODE_Msk (0x3U << QUADSPI_CCR_DMODE_Pos) /*!< 0x03000000 */
Anna Bridge 180:96ed750bd169 12134 #define QUADSPI_CCR_DMODE QUADSPI_CCR_DMODE_Msk /*!< DMODE[1:0]: Data Mode */
Anna Bridge 180:96ed750bd169 12135 #define QUADSPI_CCR_DMODE_0 (0x1U << QUADSPI_CCR_DMODE_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 12136 #define QUADSPI_CCR_DMODE_1 (0x2U << QUADSPI_CCR_DMODE_Pos) /*!< 0x02000000 */
AnnaBridge 181:57724642e740 12137 #define QUADSPI_CCR_FMODE_Pos (26U)
Anna Bridge 180:96ed750bd169 12138 #define QUADSPI_CCR_FMODE_Msk (0x3U << QUADSPI_CCR_FMODE_Pos) /*!< 0x0C000000 */
Anna Bridge 180:96ed750bd169 12139 #define QUADSPI_CCR_FMODE QUADSPI_CCR_FMODE_Msk /*!< FMODE[1:0]: Functional Mode */
Anna Bridge 180:96ed750bd169 12140 #define QUADSPI_CCR_FMODE_0 (0x1U << QUADSPI_CCR_FMODE_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 12141 #define QUADSPI_CCR_FMODE_1 (0x2U << QUADSPI_CCR_FMODE_Pos) /*!< 0x08000000 */
AnnaBridge 181:57724642e740 12142 #define QUADSPI_CCR_SIOO_Pos (28U)
Anna Bridge 180:96ed750bd169 12143 #define QUADSPI_CCR_SIOO_Msk (0x1U << QUADSPI_CCR_SIOO_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 12144 #define QUADSPI_CCR_SIOO QUADSPI_CCR_SIOO_Msk /*!< SIOO: Send Instruction Only Once Mode */
AnnaBridge 181:57724642e740 12145 #define QUADSPI_CCR_DHHC_Pos (30U)
Anna Bridge 180:96ed750bd169 12146 #define QUADSPI_CCR_DHHC_Msk (0x1U << QUADSPI_CCR_DHHC_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 12147 #define QUADSPI_CCR_DHHC QUADSPI_CCR_DHHC_Msk /*!< DHHC: DDR hold */
AnnaBridge 181:57724642e740 12148 #define QUADSPI_CCR_DDRM_Pos (31U)
Anna Bridge 180:96ed750bd169 12149 #define QUADSPI_CCR_DDRM_Msk (0x1U << QUADSPI_CCR_DDRM_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 12150 #define QUADSPI_CCR_DDRM QUADSPI_CCR_DDRM_Msk /*!< DDRM: Double Data Rate Mode */
Anna Bridge 180:96ed750bd169 12151
Anna Bridge 180:96ed750bd169 12152 /****************** Bit definition for QUADSPI_AR register *******************/
AnnaBridge 181:57724642e740 12153 #define QUADSPI_AR_ADDRESS_Pos (0U)
Anna Bridge 180:96ed750bd169 12154 #define QUADSPI_AR_ADDRESS_Msk (0xFFFFFFFFU << QUADSPI_AR_ADDRESS_Pos) /*!< 0xFFFFFFFF */
Anna Bridge 180:96ed750bd169 12155 #define QUADSPI_AR_ADDRESS QUADSPI_AR_ADDRESS_Msk /*!< ADDRESS[31:0]: Address */
Anna Bridge 180:96ed750bd169 12156
Anna Bridge 180:96ed750bd169 12157 /****************** Bit definition for QUADSPI_ABR register ******************/
AnnaBridge 181:57724642e740 12158 #define QUADSPI_ABR_ALTERNATE_Pos (0U)
Anna Bridge 180:96ed750bd169 12159 #define QUADSPI_ABR_ALTERNATE_Msk (0xFFFFFFFFU << QUADSPI_ABR_ALTERNATE_Pos) /*!< 0xFFFFFFFF */
Anna Bridge 180:96ed750bd169 12160 #define QUADSPI_ABR_ALTERNATE QUADSPI_ABR_ALTERNATE_Msk /*!< ALTERNATE[31:0]: Alternate Bytes */
Anna Bridge 180:96ed750bd169 12161
Anna Bridge 180:96ed750bd169 12162 /****************** Bit definition for QUADSPI_DR register *******************/
AnnaBridge 181:57724642e740 12163 #define QUADSPI_DR_DATA_Pos (0U)
Anna Bridge 180:96ed750bd169 12164 #define QUADSPI_DR_DATA_Msk (0xFFFFFFFFU << QUADSPI_DR_DATA_Pos) /*!< 0xFFFFFFFF */
Anna Bridge 180:96ed750bd169 12165 #define QUADSPI_DR_DATA QUADSPI_DR_DATA_Msk /*!< DATA[31:0]: Data */
Anna Bridge 180:96ed750bd169 12166
Anna Bridge 180:96ed750bd169 12167 /****************** Bit definition for QUADSPI_PSMKR register ****************/
AnnaBridge 181:57724642e740 12168 #define QUADSPI_PSMKR_MASK_Pos (0U)
Anna Bridge 180:96ed750bd169 12169 #define QUADSPI_PSMKR_MASK_Msk (0xFFFFFFFFU << QUADSPI_PSMKR_MASK_Pos) /*!< 0xFFFFFFFF */
Anna Bridge 180:96ed750bd169 12170 #define QUADSPI_PSMKR_MASK QUADSPI_PSMKR_MASK_Msk /*!< MASK[31:0]: Status Mask */
Anna Bridge 180:96ed750bd169 12171
Anna Bridge 180:96ed750bd169 12172 /****************** Bit definition for QUADSPI_PSMAR register ****************/
AnnaBridge 181:57724642e740 12173 #define QUADSPI_PSMAR_MATCH_Pos (0U)
Anna Bridge 180:96ed750bd169 12174 #define QUADSPI_PSMAR_MATCH_Msk (0xFFFFFFFFU << QUADSPI_PSMAR_MATCH_Pos) /*!< 0xFFFFFFFF */
Anna Bridge 180:96ed750bd169 12175 #define QUADSPI_PSMAR_MATCH QUADSPI_PSMAR_MATCH_Msk /*!< MATCH[31:0]: Status Match */
Anna Bridge 180:96ed750bd169 12176
Anna Bridge 180:96ed750bd169 12177 /****************** Bit definition for QUADSPI_PIR register *****************/
AnnaBridge 181:57724642e740 12178 #define QUADSPI_PIR_INTERVAL_Pos (0U)
Anna Bridge 180:96ed750bd169 12179 #define QUADSPI_PIR_INTERVAL_Msk (0xFFFFU << QUADSPI_PIR_INTERVAL_Pos) /*!< 0x0000FFFF */
Anna Bridge 180:96ed750bd169 12180 #define QUADSPI_PIR_INTERVAL QUADSPI_PIR_INTERVAL_Msk /*!< INTERVAL[15:0]: Polling Interval */
Anna Bridge 180:96ed750bd169 12181
Anna Bridge 180:96ed750bd169 12182 /****************** Bit definition for QUADSPI_LPTR register *****************/
AnnaBridge 181:57724642e740 12183 #define QUADSPI_LPTR_TIMEOUT_Pos (0U)
Anna Bridge 180:96ed750bd169 12184 #define QUADSPI_LPTR_TIMEOUT_Msk (0xFFFFU << QUADSPI_LPTR_TIMEOUT_Pos) /*!< 0x0000FFFF */
Anna Bridge 180:96ed750bd169 12185 #define QUADSPI_LPTR_TIMEOUT QUADSPI_LPTR_TIMEOUT_Msk /*!< TIMEOUT[15:0]: Timeout period */
Anna Bridge 180:96ed750bd169 12186
Anna Bridge 180:96ed750bd169 12187 /******************************************************************************/
Anna Bridge 180:96ed750bd169 12188 /* */
Anna Bridge 180:96ed750bd169 12189 /* SYSCFG */
Anna Bridge 180:96ed750bd169 12190 /* */
Anna Bridge 180:96ed750bd169 12191 /******************************************************************************/
Anna Bridge 180:96ed750bd169 12192 /****************** Bit definition for SYSCFG_MEMRMP register ***************/
AnnaBridge 181:57724642e740 12193 #define SYSCFG_MEMRMP_MEM_MODE_Pos (0U)
Anna Bridge 180:96ed750bd169 12194 #define SYSCFG_MEMRMP_MEM_MODE_Msk (0x7U << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000007 */
Anna Bridge 180:96ed750bd169 12195 #define SYSCFG_MEMRMP_MEM_MODE SYSCFG_MEMRMP_MEM_MODE_Msk /*!< SYSCFG_Memory Remap Config */
Anna Bridge 180:96ed750bd169 12196 #define SYSCFG_MEMRMP_MEM_MODE_0 (0x1U << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 12197 #define SYSCFG_MEMRMP_MEM_MODE_1 (0x2U << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 12198 #define SYSCFG_MEMRMP_MEM_MODE_2 (0x4U << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 12199
Anna Bridge 180:96ed750bd169 12200 /****************** Bit definition for SYSCFG_CFGR1 register ******************/
AnnaBridge 181:57724642e740 12201 #define SYSCFG_CFGR1_FWDIS_Pos (0U)
Anna Bridge 180:96ed750bd169 12202 #define SYSCFG_CFGR1_FWDIS_Msk (0x1U << SYSCFG_CFGR1_FWDIS_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 12203 #define SYSCFG_CFGR1_FWDIS SYSCFG_CFGR1_FWDIS_Msk /*!< FIREWALL access enable*/
AnnaBridge 181:57724642e740 12204 #define SYSCFG_CFGR1_BOOSTEN_Pos (8U)
Anna Bridge 180:96ed750bd169 12205 #define SYSCFG_CFGR1_BOOSTEN_Msk (0x1U << SYSCFG_CFGR1_BOOSTEN_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 12206 #define SYSCFG_CFGR1_BOOSTEN SYSCFG_CFGR1_BOOSTEN_Msk /*!< I/O analog switch voltage booster enable */
AnnaBridge 181:57724642e740 12207 #define SYSCFG_CFGR1_I2C_PB6_FMP_Pos (16U)
Anna Bridge 180:96ed750bd169 12208 #define SYSCFG_CFGR1_I2C_PB6_FMP_Msk (0x1U << SYSCFG_CFGR1_I2C_PB6_FMP_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 12209 #define SYSCFG_CFGR1_I2C_PB6_FMP SYSCFG_CFGR1_I2C_PB6_FMP_Msk /*!< I2C PB6 Fast mode plus */
AnnaBridge 181:57724642e740 12210 #define SYSCFG_CFGR1_I2C_PB7_FMP_Pos (17U)
Anna Bridge 180:96ed750bd169 12211 #define SYSCFG_CFGR1_I2C_PB7_FMP_Msk (0x1U << SYSCFG_CFGR1_I2C_PB7_FMP_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 12212 #define SYSCFG_CFGR1_I2C_PB7_FMP SYSCFG_CFGR1_I2C_PB7_FMP_Msk /*!< I2C PB7 Fast mode plus */
AnnaBridge 181:57724642e740 12213 #define SYSCFG_CFGR1_I2C_PB8_FMP_Pos (18U)
Anna Bridge 180:96ed750bd169 12214 #define SYSCFG_CFGR1_I2C_PB8_FMP_Msk (0x1U << SYSCFG_CFGR1_I2C_PB8_FMP_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 12215 #define SYSCFG_CFGR1_I2C_PB8_FMP SYSCFG_CFGR1_I2C_PB8_FMP_Msk /*!< I2C PB8 Fast mode plus */
AnnaBridge 181:57724642e740 12216 #define SYSCFG_CFGR1_I2C_PB9_FMP_Pos (19U)
Anna Bridge 180:96ed750bd169 12217 #define SYSCFG_CFGR1_I2C_PB9_FMP_Msk (0x1U << SYSCFG_CFGR1_I2C_PB9_FMP_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 12218 #define SYSCFG_CFGR1_I2C_PB9_FMP SYSCFG_CFGR1_I2C_PB9_FMP_Msk /*!< I2C PB9 Fast mode plus */
AnnaBridge 181:57724642e740 12219 #define SYSCFG_CFGR1_I2C1_FMP_Pos (20U)
Anna Bridge 180:96ed750bd169 12220 #define SYSCFG_CFGR1_I2C1_FMP_Msk (0x1U << SYSCFG_CFGR1_I2C1_FMP_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 12221 #define SYSCFG_CFGR1_I2C1_FMP SYSCFG_CFGR1_I2C1_FMP_Msk /*!< I2C1 Fast mode plus */
AnnaBridge 181:57724642e740 12222 #define SYSCFG_CFGR1_I2C2_FMP_Pos (21U)
Anna Bridge 180:96ed750bd169 12223 #define SYSCFG_CFGR1_I2C2_FMP_Msk (0x1U << SYSCFG_CFGR1_I2C2_FMP_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 12224 #define SYSCFG_CFGR1_I2C2_FMP SYSCFG_CFGR1_I2C2_FMP_Msk /*!< I2C2 Fast mode plus */
AnnaBridge 181:57724642e740 12225 #define SYSCFG_CFGR1_I2C3_FMP_Pos (22U)
Anna Bridge 180:96ed750bd169 12226 #define SYSCFG_CFGR1_I2C3_FMP_Msk (0x1U << SYSCFG_CFGR1_I2C3_FMP_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 12227 #define SYSCFG_CFGR1_I2C3_FMP SYSCFG_CFGR1_I2C3_FMP_Msk /*!< I2C3 Fast mode plus */
Anna Bridge 180:96ed750bd169 12228 #define SYSCFG_CFGR1_FPU_IE_0 (0x04000000U) /*!< Invalid operation Interrupt enable */
Anna Bridge 180:96ed750bd169 12229 #define SYSCFG_CFGR1_FPU_IE_1 (0x08000000U) /*!< Divide-by-zero Interrupt enable */
Anna Bridge 180:96ed750bd169 12230 #define SYSCFG_CFGR1_FPU_IE_2 (0x10000000U) /*!< Underflow Interrupt enable */
Anna Bridge 180:96ed750bd169 12231 #define SYSCFG_CFGR1_FPU_IE_3 (0x20000000U) /*!< Overflow Interrupt enable */
Anna Bridge 180:96ed750bd169 12232 #define SYSCFG_CFGR1_FPU_IE_4 (0x40000000U) /*!< Input denormal Interrupt enable */
Anna Bridge 180:96ed750bd169 12233 #define SYSCFG_CFGR1_FPU_IE_5 (0x80000000U) /*!< Inexact Interrupt enable (interrupt disabled at reset) */
Anna Bridge 180:96ed750bd169 12234
Anna Bridge 180:96ed750bd169 12235 /***************** Bit definition for SYSCFG_EXTICR1 register ***************/
AnnaBridge 181:57724642e740 12236 #define SYSCFG_EXTICR1_EXTI0_Pos (0U)
Anna Bridge 180:96ed750bd169 12237 #define SYSCFG_EXTICR1_EXTI0_Msk (0x7U << SYSCFG_EXTICR1_EXTI0_Pos) /*!< 0x00000007 */
Anna Bridge 180:96ed750bd169 12238 #define SYSCFG_EXTICR1_EXTI0 SYSCFG_EXTICR1_EXTI0_Msk /*!<EXTI 0 configuration */
AnnaBridge 181:57724642e740 12239 #define SYSCFG_EXTICR1_EXTI1_Pos (4U)
Anna Bridge 180:96ed750bd169 12240 #define SYSCFG_EXTICR1_EXTI1_Msk (0x7U << SYSCFG_EXTICR1_EXTI1_Pos) /*!< 0x00000070 */
Anna Bridge 180:96ed750bd169 12241 #define SYSCFG_EXTICR1_EXTI1 SYSCFG_EXTICR1_EXTI1_Msk /*!<EXTI 1 configuration */
AnnaBridge 181:57724642e740 12242 #define SYSCFG_EXTICR1_EXTI2_Pos (8U)
Anna Bridge 180:96ed750bd169 12243 #define SYSCFG_EXTICR1_EXTI2_Msk (0x7U << SYSCFG_EXTICR1_EXTI2_Pos) /*!< 0x00000700 */
Anna Bridge 180:96ed750bd169 12244 #define SYSCFG_EXTICR1_EXTI2 SYSCFG_EXTICR1_EXTI2_Msk /*!<EXTI 2 configuration */
AnnaBridge 181:57724642e740 12245 #define SYSCFG_EXTICR1_EXTI3_Pos (12U)
Anna Bridge 180:96ed750bd169 12246 #define SYSCFG_EXTICR1_EXTI3_Msk (0x7U << SYSCFG_EXTICR1_EXTI3_Pos) /*!< 0x00007000 */
Anna Bridge 180:96ed750bd169 12247 #define SYSCFG_EXTICR1_EXTI3 SYSCFG_EXTICR1_EXTI3_Msk /*!<EXTI 3 configuration */
Anna Bridge 180:96ed750bd169 12248
Anna Bridge 180:96ed750bd169 12249 /**
Anna Bridge 180:96ed750bd169 12250 * @brief EXTI0 configuration
Anna Bridge 180:96ed750bd169 12251 */
Anna Bridge 180:96ed750bd169 12252 #define SYSCFG_EXTICR1_EXTI0_PA (0x00000000U) /*!<PA[0] pin */
Anna Bridge 180:96ed750bd169 12253 #define SYSCFG_EXTICR1_EXTI0_PB (0x00000001U) /*!<PB[0] pin */
Anna Bridge 180:96ed750bd169 12254 #define SYSCFG_EXTICR1_EXTI0_PC (0x00000002U) /*!<PC[0] pin */
Anna Bridge 180:96ed750bd169 12255 #define SYSCFG_EXTICR1_EXTI0_PD (0x00000003U) /*!<PD[0] pin */
Anna Bridge 180:96ed750bd169 12256 #define SYSCFG_EXTICR1_EXTI0_PE (0x00000004U) /*!<PE[0] pin */
Anna Bridge 180:96ed750bd169 12257 #define SYSCFG_EXTICR1_EXTI0_PH (0x00000007U) /*!<PH[0] pin */
Anna Bridge 180:96ed750bd169 12258
Anna Bridge 180:96ed750bd169 12259 /**
Anna Bridge 180:96ed750bd169 12260 * @brief EXTI1 configuration
Anna Bridge 180:96ed750bd169 12261 */
Anna Bridge 180:96ed750bd169 12262 #define SYSCFG_EXTICR1_EXTI1_PA (0x00000000U) /*!<PA[1] pin */
Anna Bridge 180:96ed750bd169 12263 #define SYSCFG_EXTICR1_EXTI1_PB (0x00000010U) /*!<PB[1] pin */
Anna Bridge 180:96ed750bd169 12264 #define SYSCFG_EXTICR1_EXTI1_PC (0x00000020U) /*!<PC[1] pin */
Anna Bridge 180:96ed750bd169 12265 #define SYSCFG_EXTICR1_EXTI1_PD (0x00000030U) /*!<PD[1] pin */
Anna Bridge 180:96ed750bd169 12266 #define SYSCFG_EXTICR1_EXTI1_PE (0x00000040U) /*!<PE[1] pin */
Anna Bridge 180:96ed750bd169 12267 #define SYSCFG_EXTICR1_EXTI1_PH (0x00000070U) /*!<PH[1] pin */
Anna Bridge 180:96ed750bd169 12268
Anna Bridge 180:96ed750bd169 12269 /**
Anna Bridge 180:96ed750bd169 12270 * @brief EXTI2 configuration
Anna Bridge 180:96ed750bd169 12271 */
Anna Bridge 180:96ed750bd169 12272 #define SYSCFG_EXTICR1_EXTI2_PA (0x00000000U) /*!<PA[2] pin */
Anna Bridge 180:96ed750bd169 12273 #define SYSCFG_EXTICR1_EXTI2_PB (0x00000100U) /*!<PB[2] pin */
Anna Bridge 180:96ed750bd169 12274 #define SYSCFG_EXTICR1_EXTI2_PC (0x00000200U) /*!<PC[2] pin */
Anna Bridge 180:96ed750bd169 12275 #define SYSCFG_EXTICR1_EXTI2_PD (0x00000300U) /*!<PD[2] pin */
Anna Bridge 180:96ed750bd169 12276 #define SYSCFG_EXTICR1_EXTI2_PE (0x00000400U) /*!<PE[2] pin */
Anna Bridge 180:96ed750bd169 12277
Anna Bridge 180:96ed750bd169 12278 /**
Anna Bridge 180:96ed750bd169 12279 * @brief EXTI3 configuration
Anna Bridge 180:96ed750bd169 12280 */
Anna Bridge 180:96ed750bd169 12281 #define SYSCFG_EXTICR1_EXTI3_PA (0x00000000U) /*!<PA[3] pin */
Anna Bridge 180:96ed750bd169 12282 #define SYSCFG_EXTICR1_EXTI3_PB (0x00001000U) /*!<PB[3] pin */
Anna Bridge 180:96ed750bd169 12283 #define SYSCFG_EXTICR1_EXTI3_PC (0x00002000U) /*!<PC[3] pin */
Anna Bridge 180:96ed750bd169 12284 #define SYSCFG_EXTICR1_EXTI3_PD (0x00003000U) /*!<PD[3] pin */
Anna Bridge 180:96ed750bd169 12285 #define SYSCFG_EXTICR1_EXTI3_PE (0x00004000U) /*!<PE[3] pin */
Anna Bridge 180:96ed750bd169 12286 #define SYSCFG_EXTICR1_EXTI3_PG (0x00006000U) /*!<PG[3] pin */
Anna Bridge 180:96ed750bd169 12287
Anna Bridge 180:96ed750bd169 12288 /***************** Bit definition for SYSCFG_EXTICR2 register ***************/
AnnaBridge 181:57724642e740 12289 #define SYSCFG_EXTICR2_EXTI4_Pos (0U)
Anna Bridge 180:96ed750bd169 12290 #define SYSCFG_EXTICR2_EXTI4_Msk (0x7U << SYSCFG_EXTICR2_EXTI4_Pos) /*!< 0x00000007 */
Anna Bridge 180:96ed750bd169 12291 #define SYSCFG_EXTICR2_EXTI4 SYSCFG_EXTICR2_EXTI4_Msk /*!<EXTI 4 configuration */
AnnaBridge 181:57724642e740 12292 #define SYSCFG_EXTICR2_EXTI5_Pos (4U)
Anna Bridge 180:96ed750bd169 12293 #define SYSCFG_EXTICR2_EXTI5_Msk (0x7U << SYSCFG_EXTICR2_EXTI5_Pos) /*!< 0x00000070 */
Anna Bridge 180:96ed750bd169 12294 #define SYSCFG_EXTICR2_EXTI5 SYSCFG_EXTICR2_EXTI5_Msk /*!<EXTI 5 configuration */
AnnaBridge 181:57724642e740 12295 #define SYSCFG_EXTICR2_EXTI6_Pos (8U)
Anna Bridge 180:96ed750bd169 12296 #define SYSCFG_EXTICR2_EXTI6_Msk (0x7U << SYSCFG_EXTICR2_EXTI6_Pos) /*!< 0x00000700 */
Anna Bridge 180:96ed750bd169 12297 #define SYSCFG_EXTICR2_EXTI6 SYSCFG_EXTICR2_EXTI6_Msk /*!<EXTI 6 configuration */
AnnaBridge 181:57724642e740 12298 #define SYSCFG_EXTICR2_EXTI7_Pos (12U)
Anna Bridge 180:96ed750bd169 12299 #define SYSCFG_EXTICR2_EXTI7_Msk (0x7U << SYSCFG_EXTICR2_EXTI7_Pos) /*!< 0x00007000 */
Anna Bridge 180:96ed750bd169 12300 #define SYSCFG_EXTICR2_EXTI7 SYSCFG_EXTICR2_EXTI7_Msk /*!<EXTI 7 configuration */
Anna Bridge 180:96ed750bd169 12301 /**
Anna Bridge 180:96ed750bd169 12302 * @brief EXTI4 configuration
Anna Bridge 180:96ed750bd169 12303 */
Anna Bridge 180:96ed750bd169 12304 #define SYSCFG_EXTICR2_EXTI4_PA (0x00000000U) /*!<PA[4] pin */
Anna Bridge 180:96ed750bd169 12305 #define SYSCFG_EXTICR2_EXTI4_PB (0x00000001U) /*!<PB[4] pin */
Anna Bridge 180:96ed750bd169 12306 #define SYSCFG_EXTICR2_EXTI4_PC (0x00000002U) /*!<PC[4] pin */
Anna Bridge 180:96ed750bd169 12307 #define SYSCFG_EXTICR2_EXTI4_PD (0x00000003U) /*!<PD[4] pin */
Anna Bridge 180:96ed750bd169 12308 #define SYSCFG_EXTICR2_EXTI4_PE (0x00000004U) /*!<PE[4] pin */
Anna Bridge 180:96ed750bd169 12309
Anna Bridge 180:96ed750bd169 12310 /**
Anna Bridge 180:96ed750bd169 12311 * @brief EXTI5 configuration
Anna Bridge 180:96ed750bd169 12312 */
Anna Bridge 180:96ed750bd169 12313 #define SYSCFG_EXTICR2_EXTI5_PA (0x00000000U) /*!<PA[5] pin */
Anna Bridge 180:96ed750bd169 12314 #define SYSCFG_EXTICR2_EXTI5_PB (0x00000010U) /*!<PB[5] pin */
Anna Bridge 180:96ed750bd169 12315 #define SYSCFG_EXTICR2_EXTI5_PC (0x00000020U) /*!<PC[5] pin */
Anna Bridge 180:96ed750bd169 12316 #define SYSCFG_EXTICR2_EXTI5_PD (0x00000030U) /*!<PD[5] pin */
Anna Bridge 180:96ed750bd169 12317 #define SYSCFG_EXTICR2_EXTI5_PE (0x00000040U) /*!<PE[5] pin */
Anna Bridge 180:96ed750bd169 12318
Anna Bridge 180:96ed750bd169 12319 /**
Anna Bridge 180:96ed750bd169 12320 * @brief EXTI6 configuration
Anna Bridge 180:96ed750bd169 12321 */
Anna Bridge 180:96ed750bd169 12322 #define SYSCFG_EXTICR2_EXTI6_PA (0x00000000U) /*!<PA[6] pin */
Anna Bridge 180:96ed750bd169 12323 #define SYSCFG_EXTICR2_EXTI6_PB (0x00000100U) /*!<PB[6] pin */
Anna Bridge 180:96ed750bd169 12324 #define SYSCFG_EXTICR2_EXTI6_PC (0x00000200U) /*!<PC[6] pin */
Anna Bridge 180:96ed750bd169 12325 #define SYSCFG_EXTICR2_EXTI6_PD (0x00000300U) /*!<PD[6] pin */
Anna Bridge 180:96ed750bd169 12326 #define SYSCFG_EXTICR2_EXTI6_PE (0x00000400U) /*!<PE[6] pin */
Anna Bridge 180:96ed750bd169 12327
Anna Bridge 180:96ed750bd169 12328 /**
Anna Bridge 180:96ed750bd169 12329 * @brief EXTI7 configuration
Anna Bridge 180:96ed750bd169 12330 */
Anna Bridge 180:96ed750bd169 12331 #define SYSCFG_EXTICR2_EXTI7_PA (0x00000000U) /*!<PA[7] pin */
Anna Bridge 180:96ed750bd169 12332 #define SYSCFG_EXTICR2_EXTI7_PB (0x00001000U) /*!<PB[7] pin */
Anna Bridge 180:96ed750bd169 12333 #define SYSCFG_EXTICR2_EXTI7_PC (0x00002000U) /*!<PC[7] pin */
Anna Bridge 180:96ed750bd169 12334 #define SYSCFG_EXTICR2_EXTI7_PD (0x00003000U) /*!<PD[7] pin */
Anna Bridge 180:96ed750bd169 12335 #define SYSCFG_EXTICR2_EXTI7_PE (0x00004000U) /*!<PE[7] pin */
Anna Bridge 180:96ed750bd169 12336
Anna Bridge 180:96ed750bd169 12337 /***************** Bit definition for SYSCFG_EXTICR3 register ***************/
AnnaBridge 181:57724642e740 12338 #define SYSCFG_EXTICR3_EXTI8_Pos (0U)
Anna Bridge 180:96ed750bd169 12339 #define SYSCFG_EXTICR3_EXTI8_Msk (0x7U << SYSCFG_EXTICR3_EXTI8_Pos) /*!< 0x00000007 */
Anna Bridge 180:96ed750bd169 12340 #define SYSCFG_EXTICR3_EXTI8 SYSCFG_EXTICR3_EXTI8_Msk /*!<EXTI 8 configuration */
AnnaBridge 181:57724642e740 12341 #define SYSCFG_EXTICR3_EXTI9_Pos (4U)
Anna Bridge 180:96ed750bd169 12342 #define SYSCFG_EXTICR3_EXTI9_Msk (0x7U << SYSCFG_EXTICR3_EXTI9_Pos) /*!< 0x00000070 */
Anna Bridge 180:96ed750bd169 12343 #define SYSCFG_EXTICR3_EXTI9 SYSCFG_EXTICR3_EXTI9_Msk /*!<EXTI 9 configuration */
AnnaBridge 181:57724642e740 12344 #define SYSCFG_EXTICR3_EXTI10_Pos (8U)
Anna Bridge 180:96ed750bd169 12345 #define SYSCFG_EXTICR3_EXTI10_Msk (0x7U << SYSCFG_EXTICR3_EXTI10_Pos) /*!< 0x00000700 */
Anna Bridge 180:96ed750bd169 12346 #define SYSCFG_EXTICR3_EXTI10 SYSCFG_EXTICR3_EXTI10_Msk /*!<EXTI 10 configuration */
AnnaBridge 181:57724642e740 12347 #define SYSCFG_EXTICR3_EXTI11_Pos (12U)
Anna Bridge 180:96ed750bd169 12348 #define SYSCFG_EXTICR3_EXTI11_Msk (0x7U << SYSCFG_EXTICR3_EXTI11_Pos) /*!< 0x00007000 */
Anna Bridge 180:96ed750bd169 12349 #define SYSCFG_EXTICR3_EXTI11 SYSCFG_EXTICR3_EXTI11_Msk /*!<EXTI 11 configuration */
Anna Bridge 180:96ed750bd169 12350
Anna Bridge 180:96ed750bd169 12351 /**
Anna Bridge 180:96ed750bd169 12352 * @brief EXTI8 configuration
Anna Bridge 180:96ed750bd169 12353 */
Anna Bridge 180:96ed750bd169 12354 #define SYSCFG_EXTICR3_EXTI8_PA (0x00000000U) /*!<PA[8] pin */
Anna Bridge 180:96ed750bd169 12355 #define SYSCFG_EXTICR3_EXTI8_PB (0x00000001U) /*!<PB[8] pin */
Anna Bridge 180:96ed750bd169 12356 #define SYSCFG_EXTICR3_EXTI8_PC (0x00000002U) /*!<PC[8] pin */
Anna Bridge 180:96ed750bd169 12357 #define SYSCFG_EXTICR3_EXTI8_PD (0x00000003U) /*!<PD[8] pin */
Anna Bridge 180:96ed750bd169 12358 #define SYSCFG_EXTICR3_EXTI8_PE (0x00000004U) /*!<PE[8] pin */
Anna Bridge 180:96ed750bd169 12359
Anna Bridge 180:96ed750bd169 12360 /**
Anna Bridge 180:96ed750bd169 12361 * @brief EXTI9 configuration
Anna Bridge 180:96ed750bd169 12362 */
Anna Bridge 180:96ed750bd169 12363 #define SYSCFG_EXTICR3_EXTI9_PA (0x00000000U) /*!<PA[9] pin */
Anna Bridge 180:96ed750bd169 12364 #define SYSCFG_EXTICR3_EXTI9_PB (0x00000010U) /*!<PB[9] pin */
Anna Bridge 180:96ed750bd169 12365 #define SYSCFG_EXTICR3_EXTI9_PC (0x00000020U) /*!<PC[9] pin */
Anna Bridge 180:96ed750bd169 12366 #define SYSCFG_EXTICR3_EXTI9_PD (0x00000030U) /*!<PD[9] pin */
Anna Bridge 180:96ed750bd169 12367 #define SYSCFG_EXTICR3_EXTI9_PE (0x00000040U) /*!<PE[9] pin */
Anna Bridge 180:96ed750bd169 12368
Anna Bridge 180:96ed750bd169 12369 /**
Anna Bridge 180:96ed750bd169 12370 * @brief EXTI10 configuration
Anna Bridge 180:96ed750bd169 12371 */
Anna Bridge 180:96ed750bd169 12372 #define SYSCFG_EXTICR3_EXTI10_PA (0x00000000U) /*!<PA[10] pin */
Anna Bridge 180:96ed750bd169 12373 #define SYSCFG_EXTICR3_EXTI10_PB (0x00000100U) /*!<PB[10] pin */
Anna Bridge 180:96ed750bd169 12374 #define SYSCFG_EXTICR3_EXTI10_PC (0x00000200U) /*!<PC[10] pin */
Anna Bridge 180:96ed750bd169 12375 #define SYSCFG_EXTICR3_EXTI10_PD (0x00000300U) /*!<PD[10] pin */
Anna Bridge 180:96ed750bd169 12376 #define SYSCFG_EXTICR3_EXTI10_PE (0x00000400U) /*!<PE[10] pin */
Anna Bridge 180:96ed750bd169 12377
Anna Bridge 180:96ed750bd169 12378 /**
Anna Bridge 180:96ed750bd169 12379 * @brief EXTI11 configuration
Anna Bridge 180:96ed750bd169 12380 */
Anna Bridge 180:96ed750bd169 12381 #define SYSCFG_EXTICR3_EXTI11_PA (0x00000000U) /*!<PA[11] pin */
Anna Bridge 180:96ed750bd169 12382 #define SYSCFG_EXTICR3_EXTI11_PB (0x00001000U) /*!<PB[11] pin */
Anna Bridge 180:96ed750bd169 12383 #define SYSCFG_EXTICR3_EXTI11_PC (0x00002000U) /*!<PC[11] pin */
Anna Bridge 180:96ed750bd169 12384 #define SYSCFG_EXTICR3_EXTI11_PD (0x00003000U) /*!<PD[11] pin */
Anna Bridge 180:96ed750bd169 12385 #define SYSCFG_EXTICR3_EXTI11_PE (0x00004000U) /*!<PE[11] pin */
Anna Bridge 180:96ed750bd169 12386
Anna Bridge 180:96ed750bd169 12387 /***************** Bit definition for SYSCFG_EXTICR4 register ***************/
AnnaBridge 181:57724642e740 12388 #define SYSCFG_EXTICR4_EXTI12_Pos (0U)
Anna Bridge 180:96ed750bd169 12389 #define SYSCFG_EXTICR4_EXTI12_Msk (0x7U << SYSCFG_EXTICR4_EXTI12_Pos) /*!< 0x00000007 */
Anna Bridge 180:96ed750bd169 12390 #define SYSCFG_EXTICR4_EXTI12 SYSCFG_EXTICR4_EXTI12_Msk /*!<EXTI 12 configuration */
AnnaBridge 181:57724642e740 12391 #define SYSCFG_EXTICR4_EXTI13_Pos (4U)
Anna Bridge 180:96ed750bd169 12392 #define SYSCFG_EXTICR4_EXTI13_Msk (0x7U << SYSCFG_EXTICR4_EXTI13_Pos) /*!< 0x00000070 */
Anna Bridge 180:96ed750bd169 12393 #define SYSCFG_EXTICR4_EXTI13 SYSCFG_EXTICR4_EXTI13_Msk /*!<EXTI 13 configuration */
AnnaBridge 181:57724642e740 12394 #define SYSCFG_EXTICR4_EXTI14_Pos (8U)
Anna Bridge 180:96ed750bd169 12395 #define SYSCFG_EXTICR4_EXTI14_Msk (0x7U << SYSCFG_EXTICR4_EXTI14_Pos) /*!< 0x00000700 */
Anna Bridge 180:96ed750bd169 12396 #define SYSCFG_EXTICR4_EXTI14 SYSCFG_EXTICR4_EXTI14_Msk /*!<EXTI 14 configuration */
AnnaBridge 181:57724642e740 12397 #define SYSCFG_EXTICR4_EXTI15_Pos (12U)
Anna Bridge 180:96ed750bd169 12398 #define SYSCFG_EXTICR4_EXTI15_Msk (0x7U << SYSCFG_EXTICR4_EXTI15_Pos) /*!< 0x00007000 */
Anna Bridge 180:96ed750bd169 12399 #define SYSCFG_EXTICR4_EXTI15 SYSCFG_EXTICR4_EXTI15_Msk /*!<EXTI 15 configuration */
Anna Bridge 180:96ed750bd169 12400
Anna Bridge 180:96ed750bd169 12401 /**
Anna Bridge 180:96ed750bd169 12402 * @brief EXTI12 configuration
Anna Bridge 180:96ed750bd169 12403 */
Anna Bridge 180:96ed750bd169 12404 #define SYSCFG_EXTICR4_EXTI12_PA (0x00000000U) /*!<PA[12] pin */
Anna Bridge 180:96ed750bd169 12405 #define SYSCFG_EXTICR4_EXTI12_PB (0x00000001U) /*!<PB[12] pin */
Anna Bridge 180:96ed750bd169 12406 #define SYSCFG_EXTICR4_EXTI12_PC (0x00000002U) /*!<PC[12] pin */
Anna Bridge 180:96ed750bd169 12407 #define SYSCFG_EXTICR4_EXTI12_PD (0x00000003U) /*!<PD[12] pin */
Anna Bridge 180:96ed750bd169 12408 #define SYSCFG_EXTICR4_EXTI12_PE (0x00000004U) /*!<PE[12] pin */
Anna Bridge 180:96ed750bd169 12409
Anna Bridge 180:96ed750bd169 12410 /**
Anna Bridge 180:96ed750bd169 12411 * @brief EXTI13 configuration
Anna Bridge 180:96ed750bd169 12412 */
Anna Bridge 180:96ed750bd169 12413 #define SYSCFG_EXTICR4_EXTI13_PA (0x00000000U) /*!<PA[13] pin */
Anna Bridge 180:96ed750bd169 12414 #define SYSCFG_EXTICR4_EXTI13_PB (0x00000010U) /*!<PB[13] pin */
Anna Bridge 180:96ed750bd169 12415 #define SYSCFG_EXTICR4_EXTI13_PC (0x00000020U) /*!<PC[13] pin */
Anna Bridge 180:96ed750bd169 12416 #define SYSCFG_EXTICR4_EXTI13_PD (0x00000030U) /*!<PD[13] pin */
Anna Bridge 180:96ed750bd169 12417 #define SYSCFG_EXTICR4_EXTI13_PE (0x00000040U) /*!<PE[13] pin */
Anna Bridge 180:96ed750bd169 12418
Anna Bridge 180:96ed750bd169 12419 /**
Anna Bridge 180:96ed750bd169 12420 * @brief EXTI14 configuration
Anna Bridge 180:96ed750bd169 12421 */
Anna Bridge 180:96ed750bd169 12422 #define SYSCFG_EXTICR4_EXTI14_PA (0x00000000U) /*!<PA[14] pin */
Anna Bridge 180:96ed750bd169 12423 #define SYSCFG_EXTICR4_EXTI14_PB (0x00000100U) /*!<PB[14] pin */
Anna Bridge 180:96ed750bd169 12424 #define SYSCFG_EXTICR4_EXTI14_PC (0x00000200U) /*!<PC[14] pin */
Anna Bridge 180:96ed750bd169 12425 #define SYSCFG_EXTICR4_EXTI14_PD (0x00000300U) /*!<PD[14] pin */
Anna Bridge 180:96ed750bd169 12426 #define SYSCFG_EXTICR4_EXTI14_PE (0x00000400U) /*!<PE[14] pin */
Anna Bridge 180:96ed750bd169 12427
Anna Bridge 180:96ed750bd169 12428 /**
Anna Bridge 180:96ed750bd169 12429 * @brief EXTI15 configuration
Anna Bridge 180:96ed750bd169 12430 */
Anna Bridge 180:96ed750bd169 12431 #define SYSCFG_EXTICR4_EXTI15_PA (0x00000000U) /*!<PA[15] pin */
Anna Bridge 180:96ed750bd169 12432 #define SYSCFG_EXTICR4_EXTI15_PB (0x00001000U) /*!<PB[15] pin */
Anna Bridge 180:96ed750bd169 12433 #define SYSCFG_EXTICR4_EXTI15_PC (0x00002000U) /*!<PC[15] pin */
Anna Bridge 180:96ed750bd169 12434 #define SYSCFG_EXTICR4_EXTI15_PD (0x00003000U) /*!<PD[15] pin */
Anna Bridge 180:96ed750bd169 12435 #define SYSCFG_EXTICR4_EXTI15_PE (0x00004000U) /*!<PE[15] pin */
Anna Bridge 180:96ed750bd169 12436
Anna Bridge 180:96ed750bd169 12437 /****************** Bit definition for SYSCFG_SCSR register ****************/
AnnaBridge 181:57724642e740 12438 #define SYSCFG_SCSR_SRAM2ER_Pos (0U)
Anna Bridge 180:96ed750bd169 12439 #define SYSCFG_SCSR_SRAM2ER_Msk (0x1U << SYSCFG_SCSR_SRAM2ER_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 12440 #define SYSCFG_SCSR_SRAM2ER SYSCFG_SCSR_SRAM2ER_Msk /*!< SRAM2 Erase Request */
AnnaBridge 181:57724642e740 12441 #define SYSCFG_SCSR_SRAM2BSY_Pos (1U)
Anna Bridge 180:96ed750bd169 12442 #define SYSCFG_SCSR_SRAM2BSY_Msk (0x1U << SYSCFG_SCSR_SRAM2BSY_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 12443 #define SYSCFG_SCSR_SRAM2BSY SYSCFG_SCSR_SRAM2BSY_Msk /*!< SRAM2 Erase Ongoing */
Anna Bridge 180:96ed750bd169 12444
Anna Bridge 180:96ed750bd169 12445 /****************** Bit definition for SYSCFG_CFGR2 register ****************/
AnnaBridge 181:57724642e740 12446 #define SYSCFG_CFGR2_CLL_Pos (0U)
Anna Bridge 180:96ed750bd169 12447 #define SYSCFG_CFGR2_CLL_Msk (0x1U << SYSCFG_CFGR2_CLL_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 12448 #define SYSCFG_CFGR2_CLL SYSCFG_CFGR2_CLL_Msk /*!< Core Lockup Lock */
AnnaBridge 181:57724642e740 12449 #define SYSCFG_CFGR2_SPL_Pos (1U)
Anna Bridge 180:96ed750bd169 12450 #define SYSCFG_CFGR2_SPL_Msk (0x1U << SYSCFG_CFGR2_SPL_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 12451 #define SYSCFG_CFGR2_SPL SYSCFG_CFGR2_SPL_Msk /*!< SRAM Parity Lock*/
AnnaBridge 181:57724642e740 12452 #define SYSCFG_CFGR2_PVDL_Pos (2U)
Anna Bridge 180:96ed750bd169 12453 #define SYSCFG_CFGR2_PVDL_Msk (0x1U << SYSCFG_CFGR2_PVDL_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 12454 #define SYSCFG_CFGR2_PVDL SYSCFG_CFGR2_PVDL_Msk /*!< PVD Lock */
AnnaBridge 181:57724642e740 12455 #define SYSCFG_CFGR2_ECCL_Pos (3U)
Anna Bridge 180:96ed750bd169 12456 #define SYSCFG_CFGR2_ECCL_Msk (0x1U << SYSCFG_CFGR2_ECCL_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 12457 #define SYSCFG_CFGR2_ECCL SYSCFG_CFGR2_ECCL_Msk /*!< ECC Lock*/
AnnaBridge 181:57724642e740 12458 #define SYSCFG_CFGR2_SPF_Pos (8U)
Anna Bridge 180:96ed750bd169 12459 #define SYSCFG_CFGR2_SPF_Msk (0x1U << SYSCFG_CFGR2_SPF_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 12460 #define SYSCFG_CFGR2_SPF SYSCFG_CFGR2_SPF_Msk /*!< SRAM Parity Flag */
Anna Bridge 180:96ed750bd169 12461
Anna Bridge 180:96ed750bd169 12462 /****************** Bit definition for SYSCFG_SWPR register ****************/
AnnaBridge 181:57724642e740 12463 #define SYSCFG_SWPR_PAGE0_Pos (0U)
Anna Bridge 180:96ed750bd169 12464 #define SYSCFG_SWPR_PAGE0_Msk (0x1U << SYSCFG_SWPR_PAGE0_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 12465 #define SYSCFG_SWPR_PAGE0 SYSCFG_SWPR_PAGE0_Msk /*!< SRAM2 Write protection page 0 */
AnnaBridge 181:57724642e740 12466 #define SYSCFG_SWPR_PAGE1_Pos (1U)
Anna Bridge 180:96ed750bd169 12467 #define SYSCFG_SWPR_PAGE1_Msk (0x1U << SYSCFG_SWPR_PAGE1_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 12468 #define SYSCFG_SWPR_PAGE1 SYSCFG_SWPR_PAGE1_Msk /*!< SRAM2 Write protection page 1 */
AnnaBridge 181:57724642e740 12469 #define SYSCFG_SWPR_PAGE2_Pos (2U)
Anna Bridge 180:96ed750bd169 12470 #define SYSCFG_SWPR_PAGE2_Msk (0x1U << SYSCFG_SWPR_PAGE2_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 12471 #define SYSCFG_SWPR_PAGE2 SYSCFG_SWPR_PAGE2_Msk /*!< SRAM2 Write protection page 2 */
AnnaBridge 181:57724642e740 12472 #define SYSCFG_SWPR_PAGE3_Pos (3U)
Anna Bridge 180:96ed750bd169 12473 #define SYSCFG_SWPR_PAGE3_Msk (0x1U << SYSCFG_SWPR_PAGE3_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 12474 #define SYSCFG_SWPR_PAGE3 SYSCFG_SWPR_PAGE3_Msk /*!< SRAM2 Write protection page 3 */
AnnaBridge 181:57724642e740 12475 #define SYSCFG_SWPR_PAGE4_Pos (4U)
Anna Bridge 180:96ed750bd169 12476 #define SYSCFG_SWPR_PAGE4_Msk (0x1U << SYSCFG_SWPR_PAGE4_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 12477 #define SYSCFG_SWPR_PAGE4 SYSCFG_SWPR_PAGE4_Msk /*!< SRAM2 Write protection page 4 */
AnnaBridge 181:57724642e740 12478 #define SYSCFG_SWPR_PAGE5_Pos (5U)
Anna Bridge 180:96ed750bd169 12479 #define SYSCFG_SWPR_PAGE5_Msk (0x1U << SYSCFG_SWPR_PAGE5_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 12480 #define SYSCFG_SWPR_PAGE5 SYSCFG_SWPR_PAGE5_Msk /*!< SRAM2 Write protection page 5 */
AnnaBridge 181:57724642e740 12481 #define SYSCFG_SWPR_PAGE6_Pos (6U)
Anna Bridge 180:96ed750bd169 12482 #define SYSCFG_SWPR_PAGE6_Msk (0x1U << SYSCFG_SWPR_PAGE6_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 12483 #define SYSCFG_SWPR_PAGE6 SYSCFG_SWPR_PAGE6_Msk /*!< SRAM2 Write protection page 6 */
AnnaBridge 181:57724642e740 12484 #define SYSCFG_SWPR_PAGE7_Pos (7U)
Anna Bridge 180:96ed750bd169 12485 #define SYSCFG_SWPR_PAGE7_Msk (0x1U << SYSCFG_SWPR_PAGE7_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 12486 #define SYSCFG_SWPR_PAGE7 SYSCFG_SWPR_PAGE7_Msk /*!< SRAM2 Write protection page 7 */
AnnaBridge 181:57724642e740 12487 #define SYSCFG_SWPR_PAGE8_Pos (8U)
Anna Bridge 180:96ed750bd169 12488 #define SYSCFG_SWPR_PAGE8_Msk (0x1U << SYSCFG_SWPR_PAGE8_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 12489 #define SYSCFG_SWPR_PAGE8 SYSCFG_SWPR_PAGE8_Msk /*!< SRAM2 Write protection page 8 */
AnnaBridge 181:57724642e740 12490 #define SYSCFG_SWPR_PAGE9_Pos (9U)
Anna Bridge 180:96ed750bd169 12491 #define SYSCFG_SWPR_PAGE9_Msk (0x1U << SYSCFG_SWPR_PAGE9_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 12492 #define SYSCFG_SWPR_PAGE9 SYSCFG_SWPR_PAGE9_Msk /*!< SRAM2 Write protection page 9 */
AnnaBridge 181:57724642e740 12493 #define SYSCFG_SWPR_PAGE10_Pos (10U)
Anna Bridge 180:96ed750bd169 12494 #define SYSCFG_SWPR_PAGE10_Msk (0x1U << SYSCFG_SWPR_PAGE10_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 12495 #define SYSCFG_SWPR_PAGE10 SYSCFG_SWPR_PAGE10_Msk /*!< SRAM2 Write protection page 10*/
AnnaBridge 181:57724642e740 12496 #define SYSCFG_SWPR_PAGE11_Pos (11U)
Anna Bridge 180:96ed750bd169 12497 #define SYSCFG_SWPR_PAGE11_Msk (0x1U << SYSCFG_SWPR_PAGE11_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 12498 #define SYSCFG_SWPR_PAGE11 SYSCFG_SWPR_PAGE11_Msk /*!< SRAM2 Write protection page 11*/
AnnaBridge 181:57724642e740 12499 #define SYSCFG_SWPR_PAGE12_Pos (12U)
Anna Bridge 180:96ed750bd169 12500 #define SYSCFG_SWPR_PAGE12_Msk (0x1U << SYSCFG_SWPR_PAGE12_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 12501 #define SYSCFG_SWPR_PAGE12 SYSCFG_SWPR_PAGE12_Msk /*!< SRAM2 Write protection page 12*/
AnnaBridge 181:57724642e740 12502 #define SYSCFG_SWPR_PAGE13_Pos (13U)
Anna Bridge 180:96ed750bd169 12503 #define SYSCFG_SWPR_PAGE13_Msk (0x1U << SYSCFG_SWPR_PAGE13_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 12504 #define SYSCFG_SWPR_PAGE13 SYSCFG_SWPR_PAGE13_Msk /*!< SRAM2 Write protection page 13*/
AnnaBridge 181:57724642e740 12505 #define SYSCFG_SWPR_PAGE14_Pos (14U)
Anna Bridge 180:96ed750bd169 12506 #define SYSCFG_SWPR_PAGE14_Msk (0x1U << SYSCFG_SWPR_PAGE14_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 12507 #define SYSCFG_SWPR_PAGE14 SYSCFG_SWPR_PAGE14_Msk /*!< SRAM2 Write protection page 14*/
AnnaBridge 181:57724642e740 12508 #define SYSCFG_SWPR_PAGE15_Pos (15U)
Anna Bridge 180:96ed750bd169 12509 #define SYSCFG_SWPR_PAGE15_Msk (0x1U << SYSCFG_SWPR_PAGE15_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 12510 #define SYSCFG_SWPR_PAGE15 SYSCFG_SWPR_PAGE15_Msk /*!< SRAM2 Write protection page 15*/
Anna Bridge 180:96ed750bd169 12511
Anna Bridge 180:96ed750bd169 12512 /****************** Bit definition for SYSCFG_SKR register ****************/
AnnaBridge 181:57724642e740 12513 #define SYSCFG_SKR_KEY_Pos (0U)
Anna Bridge 180:96ed750bd169 12514 #define SYSCFG_SKR_KEY_Msk (0xFFU << SYSCFG_SKR_KEY_Pos) /*!< 0x000000FF */
Anna Bridge 180:96ed750bd169 12515 #define SYSCFG_SKR_KEY SYSCFG_SKR_KEY_Msk /*!< SRAM2 write protection key for software erase */
Anna Bridge 180:96ed750bd169 12516
Anna Bridge 180:96ed750bd169 12517
Anna Bridge 180:96ed750bd169 12518
Anna Bridge 180:96ed750bd169 12519
Anna Bridge 180:96ed750bd169 12520 /******************************************************************************/
Anna Bridge 180:96ed750bd169 12521 /* */
Anna Bridge 180:96ed750bd169 12522 /* TIM */
Anna Bridge 180:96ed750bd169 12523 /* */
Anna Bridge 180:96ed750bd169 12524 /******************************************************************************/
Anna Bridge 180:96ed750bd169 12525 /******************* Bit definition for TIM_CR1 register ********************/
AnnaBridge 181:57724642e740 12526 #define TIM_CR1_CEN_Pos (0U)
Anna Bridge 180:96ed750bd169 12527 #define TIM_CR1_CEN_Msk (0x1U << TIM_CR1_CEN_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 12528 #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */
AnnaBridge 181:57724642e740 12529 #define TIM_CR1_UDIS_Pos (1U)
Anna Bridge 180:96ed750bd169 12530 #define TIM_CR1_UDIS_Msk (0x1U << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 12531 #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */
AnnaBridge 181:57724642e740 12532 #define TIM_CR1_URS_Pos (2U)
Anna Bridge 180:96ed750bd169 12533 #define TIM_CR1_URS_Msk (0x1U << TIM_CR1_URS_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 12534 #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */
AnnaBridge 181:57724642e740 12535 #define TIM_CR1_OPM_Pos (3U)
Anna Bridge 180:96ed750bd169 12536 #define TIM_CR1_OPM_Msk (0x1U << TIM_CR1_OPM_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 12537 #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */
AnnaBridge 181:57724642e740 12538 #define TIM_CR1_DIR_Pos (4U)
Anna Bridge 180:96ed750bd169 12539 #define TIM_CR1_DIR_Msk (0x1U << TIM_CR1_DIR_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 12540 #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */
Anna Bridge 180:96ed750bd169 12541
AnnaBridge 181:57724642e740 12542 #define TIM_CR1_CMS_Pos (5U)
Anna Bridge 180:96ed750bd169 12543 #define TIM_CR1_CMS_Msk (0x3U << TIM_CR1_CMS_Pos) /*!< 0x00000060 */
Anna Bridge 180:96ed750bd169 12544 #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */
Anna Bridge 180:96ed750bd169 12545 #define TIM_CR1_CMS_0 (0x1U << TIM_CR1_CMS_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 12546 #define TIM_CR1_CMS_1 (0x2U << TIM_CR1_CMS_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 12547
AnnaBridge 181:57724642e740 12548 #define TIM_CR1_ARPE_Pos (7U)
Anna Bridge 180:96ed750bd169 12549 #define TIM_CR1_ARPE_Msk (0x1U << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 12550 #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */
Anna Bridge 180:96ed750bd169 12551
AnnaBridge 181:57724642e740 12552 #define TIM_CR1_CKD_Pos (8U)
Anna Bridge 180:96ed750bd169 12553 #define TIM_CR1_CKD_Msk (0x3U << TIM_CR1_CKD_Pos) /*!< 0x00000300 */
Anna Bridge 180:96ed750bd169 12554 #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */
Anna Bridge 180:96ed750bd169 12555 #define TIM_CR1_CKD_0 (0x1U << TIM_CR1_CKD_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 12556 #define TIM_CR1_CKD_1 (0x2U << TIM_CR1_CKD_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 12557
AnnaBridge 181:57724642e740 12558 #define TIM_CR1_UIFREMAP_Pos (11U)
Anna Bridge 180:96ed750bd169 12559 #define TIM_CR1_UIFREMAP_Msk (0x1U << TIM_CR1_UIFREMAP_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 12560 #define TIM_CR1_UIFREMAP TIM_CR1_UIFREMAP_Msk /*!<Update interrupt flag remap */
Anna Bridge 180:96ed750bd169 12561
Anna Bridge 180:96ed750bd169 12562 /******************* Bit definition for TIM_CR2 register ********************/
AnnaBridge 181:57724642e740 12563 #define TIM_CR2_CCPC_Pos (0U)
Anna Bridge 180:96ed750bd169 12564 #define TIM_CR2_CCPC_Msk (0x1U << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 12565 #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */
AnnaBridge 181:57724642e740 12566 #define TIM_CR2_CCUS_Pos (2U)
Anna Bridge 180:96ed750bd169 12567 #define TIM_CR2_CCUS_Msk (0x1U << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 12568 #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */
AnnaBridge 181:57724642e740 12569 #define TIM_CR2_CCDS_Pos (3U)
Anna Bridge 180:96ed750bd169 12570 #define TIM_CR2_CCDS_Msk (0x1U << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 12571 #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */
Anna Bridge 180:96ed750bd169 12572
AnnaBridge 181:57724642e740 12573 #define TIM_CR2_MMS_Pos (4U)
Anna Bridge 180:96ed750bd169 12574 #define TIM_CR2_MMS_Msk (0x7U << TIM_CR2_MMS_Pos) /*!< 0x00000070 */
Anna Bridge 180:96ed750bd169 12575 #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */
Anna Bridge 180:96ed750bd169 12576 #define TIM_CR2_MMS_0 (0x1U << TIM_CR2_MMS_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 12577 #define TIM_CR2_MMS_1 (0x2U << TIM_CR2_MMS_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 12578 #define TIM_CR2_MMS_2 (0x4U << TIM_CR2_MMS_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 12579
AnnaBridge 181:57724642e740 12580 #define TIM_CR2_TI1S_Pos (7U)
Anna Bridge 180:96ed750bd169 12581 #define TIM_CR2_TI1S_Msk (0x1U << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 12582 #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */
AnnaBridge 181:57724642e740 12583 #define TIM_CR2_OIS1_Pos (8U)
Anna Bridge 180:96ed750bd169 12584 #define TIM_CR2_OIS1_Msk (0x1U << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 12585 #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */
AnnaBridge 181:57724642e740 12586 #define TIM_CR2_OIS1N_Pos (9U)
Anna Bridge 180:96ed750bd169 12587 #define TIM_CR2_OIS1N_Msk (0x1U << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 12588 #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */
AnnaBridge 181:57724642e740 12589 #define TIM_CR2_OIS2_Pos (10U)
Anna Bridge 180:96ed750bd169 12590 #define TIM_CR2_OIS2_Msk (0x1U << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 12591 #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */
AnnaBridge 181:57724642e740 12592 #define TIM_CR2_OIS2N_Pos (11U)
Anna Bridge 180:96ed750bd169 12593 #define TIM_CR2_OIS2N_Msk (0x1U << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 12594 #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */
AnnaBridge 181:57724642e740 12595 #define TIM_CR2_OIS3_Pos (12U)
Anna Bridge 180:96ed750bd169 12596 #define TIM_CR2_OIS3_Msk (0x1U << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 12597 #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */
AnnaBridge 181:57724642e740 12598 #define TIM_CR2_OIS3N_Pos (13U)
Anna Bridge 180:96ed750bd169 12599 #define TIM_CR2_OIS3N_Msk (0x1U << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 12600 #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */
AnnaBridge 181:57724642e740 12601 #define TIM_CR2_OIS4_Pos (14U)
Anna Bridge 180:96ed750bd169 12602 #define TIM_CR2_OIS4_Msk (0x1U << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 12603 #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */
AnnaBridge 181:57724642e740 12604 #define TIM_CR2_OIS5_Pos (16U)
Anna Bridge 180:96ed750bd169 12605 #define TIM_CR2_OIS5_Msk (0x1U << TIM_CR2_OIS5_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 12606 #define TIM_CR2_OIS5 TIM_CR2_OIS5_Msk /*!<Output Idle state 5 (OC5 output) */
AnnaBridge 181:57724642e740 12607 #define TIM_CR2_OIS6_Pos (18U)
Anna Bridge 180:96ed750bd169 12608 #define TIM_CR2_OIS6_Msk (0x1U << TIM_CR2_OIS6_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 12609 #define TIM_CR2_OIS6 TIM_CR2_OIS6_Msk /*!<Output Idle state 6 (OC6 output) */
Anna Bridge 180:96ed750bd169 12610
AnnaBridge 181:57724642e740 12611 #define TIM_CR2_MMS2_Pos (20U)
Anna Bridge 180:96ed750bd169 12612 #define TIM_CR2_MMS2_Msk (0xFU << TIM_CR2_MMS2_Pos) /*!< 0x00F00000 */
Anna Bridge 180:96ed750bd169 12613 #define TIM_CR2_MMS2 TIM_CR2_MMS2_Msk /*!<MMS[2:0] bits (Master Mode Selection) */
Anna Bridge 180:96ed750bd169 12614 #define TIM_CR2_MMS2_0 (0x1U << TIM_CR2_MMS2_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 12615 #define TIM_CR2_MMS2_1 (0x2U << TIM_CR2_MMS2_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 12616 #define TIM_CR2_MMS2_2 (0x4U << TIM_CR2_MMS2_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 12617 #define TIM_CR2_MMS2_3 (0x8U << TIM_CR2_MMS2_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 12618
Anna Bridge 180:96ed750bd169 12619 /******************* Bit definition for TIM_SMCR register *******************/
AnnaBridge 181:57724642e740 12620 #define TIM_SMCR_SMS_Pos (0U)
Anna Bridge 180:96ed750bd169 12621 #define TIM_SMCR_SMS_Msk (0x10007U << TIM_SMCR_SMS_Pos) /*!< 0x00010007 */
Anna Bridge 180:96ed750bd169 12622 #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */
Anna Bridge 180:96ed750bd169 12623 #define TIM_SMCR_SMS_0 (0x00001U << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 12624 #define TIM_SMCR_SMS_1 (0x00002U << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 12625 #define TIM_SMCR_SMS_2 (0x00004U << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 12626 #define TIM_SMCR_SMS_3 (0x10000U << TIM_SMCR_SMS_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 12627
AnnaBridge 181:57724642e740 12628 #define TIM_SMCR_OCCS_Pos (3U)
Anna Bridge 180:96ed750bd169 12629 #define TIM_SMCR_OCCS_Msk (0x1U << TIM_SMCR_OCCS_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 12630 #define TIM_SMCR_OCCS TIM_SMCR_OCCS_Msk /*!< OCREF clear selection */
Anna Bridge 180:96ed750bd169 12631
AnnaBridge 181:57724642e740 12632 #define TIM_SMCR_TS_Pos (4U)
Anna Bridge 180:96ed750bd169 12633 #define TIM_SMCR_TS_Msk (0x7U << TIM_SMCR_TS_Pos) /*!< 0x00000070 */
Anna Bridge 180:96ed750bd169 12634 #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */
Anna Bridge 180:96ed750bd169 12635 #define TIM_SMCR_TS_0 (0x1U << TIM_SMCR_TS_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 12636 #define TIM_SMCR_TS_1 (0x2U << TIM_SMCR_TS_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 12637 #define TIM_SMCR_TS_2 (0x4U << TIM_SMCR_TS_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 12638
AnnaBridge 181:57724642e740 12639 #define TIM_SMCR_MSM_Pos (7U)
Anna Bridge 180:96ed750bd169 12640 #define TIM_SMCR_MSM_Msk (0x1U << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 12641 #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */
Anna Bridge 180:96ed750bd169 12642
AnnaBridge 181:57724642e740 12643 #define TIM_SMCR_ETF_Pos (8U)
Anna Bridge 180:96ed750bd169 12644 #define TIM_SMCR_ETF_Msk (0xFU << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */
Anna Bridge 180:96ed750bd169 12645 #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */
Anna Bridge 180:96ed750bd169 12646 #define TIM_SMCR_ETF_0 (0x1U << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 12647 #define TIM_SMCR_ETF_1 (0x2U << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 12648 #define TIM_SMCR_ETF_2 (0x4U << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 12649 #define TIM_SMCR_ETF_3 (0x8U << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 12650
AnnaBridge 181:57724642e740 12651 #define TIM_SMCR_ETPS_Pos (12U)
Anna Bridge 180:96ed750bd169 12652 #define TIM_SMCR_ETPS_Msk (0x3U << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */
Anna Bridge 180:96ed750bd169 12653 #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */
Anna Bridge 180:96ed750bd169 12654 #define TIM_SMCR_ETPS_0 (0x1U << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 12655 #define TIM_SMCR_ETPS_1 (0x2U << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 12656
AnnaBridge 181:57724642e740 12657 #define TIM_SMCR_ECE_Pos (14U)
Anna Bridge 180:96ed750bd169 12658 #define TIM_SMCR_ECE_Msk (0x1U << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 12659 #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */
AnnaBridge 181:57724642e740 12660 #define TIM_SMCR_ETP_Pos (15U)
Anna Bridge 180:96ed750bd169 12661 #define TIM_SMCR_ETP_Msk (0x1U << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 12662 #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */
Anna Bridge 180:96ed750bd169 12663
Anna Bridge 180:96ed750bd169 12664 /******************* Bit definition for TIM_DIER register *******************/
AnnaBridge 181:57724642e740 12665 #define TIM_DIER_UIE_Pos (0U)
Anna Bridge 180:96ed750bd169 12666 #define TIM_DIER_UIE_Msk (0x1U << TIM_DIER_UIE_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 12667 #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */
AnnaBridge 181:57724642e740 12668 #define TIM_DIER_CC1IE_Pos (1U)
Anna Bridge 180:96ed750bd169 12669 #define TIM_DIER_CC1IE_Msk (0x1U << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 12670 #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */
AnnaBridge 181:57724642e740 12671 #define TIM_DIER_CC2IE_Pos (2U)
Anna Bridge 180:96ed750bd169 12672 #define TIM_DIER_CC2IE_Msk (0x1U << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 12673 #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */
AnnaBridge 181:57724642e740 12674 #define TIM_DIER_CC3IE_Pos (3U)
Anna Bridge 180:96ed750bd169 12675 #define TIM_DIER_CC3IE_Msk (0x1U << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 12676 #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */
AnnaBridge 181:57724642e740 12677 #define TIM_DIER_CC4IE_Pos (4U)
Anna Bridge 180:96ed750bd169 12678 #define TIM_DIER_CC4IE_Msk (0x1U << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 12679 #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */
AnnaBridge 181:57724642e740 12680 #define TIM_DIER_COMIE_Pos (5U)
Anna Bridge 180:96ed750bd169 12681 #define TIM_DIER_COMIE_Msk (0x1U << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 12682 #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */
AnnaBridge 181:57724642e740 12683 #define TIM_DIER_TIE_Pos (6U)
Anna Bridge 180:96ed750bd169 12684 #define TIM_DIER_TIE_Msk (0x1U << TIM_DIER_TIE_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 12685 #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */
AnnaBridge 181:57724642e740 12686 #define TIM_DIER_BIE_Pos (7U)
Anna Bridge 180:96ed750bd169 12687 #define TIM_DIER_BIE_Msk (0x1U << TIM_DIER_BIE_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 12688 #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */
AnnaBridge 181:57724642e740 12689 #define TIM_DIER_UDE_Pos (8U)
Anna Bridge 180:96ed750bd169 12690 #define TIM_DIER_UDE_Msk (0x1U << TIM_DIER_UDE_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 12691 #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */
AnnaBridge 181:57724642e740 12692 #define TIM_DIER_CC1DE_Pos (9U)
Anna Bridge 180:96ed750bd169 12693 #define TIM_DIER_CC1DE_Msk (0x1U << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 12694 #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */
AnnaBridge 181:57724642e740 12695 #define TIM_DIER_CC2DE_Pos (10U)
Anna Bridge 180:96ed750bd169 12696 #define TIM_DIER_CC2DE_Msk (0x1U << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 12697 #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */
AnnaBridge 181:57724642e740 12698 #define TIM_DIER_CC3DE_Pos (11U)
Anna Bridge 180:96ed750bd169 12699 #define TIM_DIER_CC3DE_Msk (0x1U << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 12700 #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */
AnnaBridge 181:57724642e740 12701 #define TIM_DIER_CC4DE_Pos (12U)
Anna Bridge 180:96ed750bd169 12702 #define TIM_DIER_CC4DE_Msk (0x1U << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 12703 #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */
AnnaBridge 181:57724642e740 12704 #define TIM_DIER_COMDE_Pos (13U)
Anna Bridge 180:96ed750bd169 12705 #define TIM_DIER_COMDE_Msk (0x1U << TIM_DIER_COMDE_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 12706 #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk /*!<COM DMA request enable */
AnnaBridge 181:57724642e740 12707 #define TIM_DIER_TDE_Pos (14U)
Anna Bridge 180:96ed750bd169 12708 #define TIM_DIER_TDE_Msk (0x1U << TIM_DIER_TDE_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 12709 #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */
Anna Bridge 180:96ed750bd169 12710
Anna Bridge 180:96ed750bd169 12711 /******************** Bit definition for TIM_SR register ********************/
AnnaBridge 181:57724642e740 12712 #define TIM_SR_UIF_Pos (0U)
Anna Bridge 180:96ed750bd169 12713 #define TIM_SR_UIF_Msk (0x1U << TIM_SR_UIF_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 12714 #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */
AnnaBridge 181:57724642e740 12715 #define TIM_SR_CC1IF_Pos (1U)
Anna Bridge 180:96ed750bd169 12716 #define TIM_SR_CC1IF_Msk (0x1U << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 12717 #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */
AnnaBridge 181:57724642e740 12718 #define TIM_SR_CC2IF_Pos (2U)
Anna Bridge 180:96ed750bd169 12719 #define TIM_SR_CC2IF_Msk (0x1U << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 12720 #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */
AnnaBridge 181:57724642e740 12721 #define TIM_SR_CC3IF_Pos (3U)
Anna Bridge 180:96ed750bd169 12722 #define TIM_SR_CC3IF_Msk (0x1U << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 12723 #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */
AnnaBridge 181:57724642e740 12724 #define TIM_SR_CC4IF_Pos (4U)
Anna Bridge 180:96ed750bd169 12725 #define TIM_SR_CC4IF_Msk (0x1U << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 12726 #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */
AnnaBridge 181:57724642e740 12727 #define TIM_SR_COMIF_Pos (5U)
Anna Bridge 180:96ed750bd169 12728 #define TIM_SR_COMIF_Msk (0x1U << TIM_SR_COMIF_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 12729 #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */
AnnaBridge 181:57724642e740 12730 #define TIM_SR_TIF_Pos (6U)
Anna Bridge 180:96ed750bd169 12731 #define TIM_SR_TIF_Msk (0x1U << TIM_SR_TIF_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 12732 #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */
AnnaBridge 181:57724642e740 12733 #define TIM_SR_BIF_Pos (7U)
Anna Bridge 180:96ed750bd169 12734 #define TIM_SR_BIF_Msk (0x1U << TIM_SR_BIF_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 12735 #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */
AnnaBridge 181:57724642e740 12736 #define TIM_SR_B2IF_Pos (8U)
Anna Bridge 180:96ed750bd169 12737 #define TIM_SR_B2IF_Msk (0x1U << TIM_SR_B2IF_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 12738 #define TIM_SR_B2IF TIM_SR_B2IF_Msk /*!<Break 2 interrupt Flag */
AnnaBridge 181:57724642e740 12739 #define TIM_SR_CC1OF_Pos (9U)
Anna Bridge 180:96ed750bd169 12740 #define TIM_SR_CC1OF_Msk (0x1U << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 12741 #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */
AnnaBridge 181:57724642e740 12742 #define TIM_SR_CC2OF_Pos (10U)
Anna Bridge 180:96ed750bd169 12743 #define TIM_SR_CC2OF_Msk (0x1U << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 12744 #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */
AnnaBridge 181:57724642e740 12745 #define TIM_SR_CC3OF_Pos (11U)
Anna Bridge 180:96ed750bd169 12746 #define TIM_SR_CC3OF_Msk (0x1U << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 12747 #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */
AnnaBridge 181:57724642e740 12748 #define TIM_SR_CC4OF_Pos (12U)
Anna Bridge 180:96ed750bd169 12749 #define TIM_SR_CC4OF_Msk (0x1U << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 12750 #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */
AnnaBridge 181:57724642e740 12751 #define TIM_SR_SBIF_Pos (13U)
Anna Bridge 180:96ed750bd169 12752 #define TIM_SR_SBIF_Msk (0x1U << TIM_SR_SBIF_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 12753 #define TIM_SR_SBIF TIM_SR_SBIF_Msk /*!<System Break interrupt Flag */
AnnaBridge 181:57724642e740 12754 #define TIM_SR_CC5IF_Pos (16U)
Anna Bridge 180:96ed750bd169 12755 #define TIM_SR_CC5IF_Msk (0x1U << TIM_SR_CC5IF_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 12756 #define TIM_SR_CC5IF TIM_SR_CC5IF_Msk /*!<Capture/Compare 5 interrupt Flag */
AnnaBridge 181:57724642e740 12757 #define TIM_SR_CC6IF_Pos (17U)
Anna Bridge 180:96ed750bd169 12758 #define TIM_SR_CC6IF_Msk (0x1U << TIM_SR_CC6IF_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 12759 #define TIM_SR_CC6IF TIM_SR_CC6IF_Msk /*!<Capture/Compare 6 interrupt Flag */
Anna Bridge 180:96ed750bd169 12760
Anna Bridge 180:96ed750bd169 12761
Anna Bridge 180:96ed750bd169 12762 /******************* Bit definition for TIM_EGR register ********************/
AnnaBridge 181:57724642e740 12763 #define TIM_EGR_UG_Pos (0U)
Anna Bridge 180:96ed750bd169 12764 #define TIM_EGR_UG_Msk (0x1U << TIM_EGR_UG_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 12765 #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */
AnnaBridge 181:57724642e740 12766 #define TIM_EGR_CC1G_Pos (1U)
Anna Bridge 180:96ed750bd169 12767 #define TIM_EGR_CC1G_Msk (0x1U << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 12768 #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */
AnnaBridge 181:57724642e740 12769 #define TIM_EGR_CC2G_Pos (2U)
Anna Bridge 180:96ed750bd169 12770 #define TIM_EGR_CC2G_Msk (0x1U << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 12771 #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */
AnnaBridge 181:57724642e740 12772 #define TIM_EGR_CC3G_Pos (3U)
Anna Bridge 180:96ed750bd169 12773 #define TIM_EGR_CC3G_Msk (0x1U << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 12774 #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */
AnnaBridge 181:57724642e740 12775 #define TIM_EGR_CC4G_Pos (4U)
Anna Bridge 180:96ed750bd169 12776 #define TIM_EGR_CC4G_Msk (0x1U << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 12777 #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */
AnnaBridge 181:57724642e740 12778 #define TIM_EGR_COMG_Pos (5U)
Anna Bridge 180:96ed750bd169 12779 #define TIM_EGR_COMG_Msk (0x1U << TIM_EGR_COMG_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 12780 #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */
AnnaBridge 181:57724642e740 12781 #define TIM_EGR_TG_Pos (6U)
Anna Bridge 180:96ed750bd169 12782 #define TIM_EGR_TG_Msk (0x1U << TIM_EGR_TG_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 12783 #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */
AnnaBridge 181:57724642e740 12784 #define TIM_EGR_BG_Pos (7U)
Anna Bridge 180:96ed750bd169 12785 #define TIM_EGR_BG_Msk (0x1U << TIM_EGR_BG_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 12786 #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */
AnnaBridge 181:57724642e740 12787 #define TIM_EGR_B2G_Pos (8U)
Anna Bridge 180:96ed750bd169 12788 #define TIM_EGR_B2G_Msk (0x1U << TIM_EGR_B2G_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 12789 #define TIM_EGR_B2G TIM_EGR_B2G_Msk /*!<Break 2 Generation */
Anna Bridge 180:96ed750bd169 12790
Anna Bridge 180:96ed750bd169 12791
Anna Bridge 180:96ed750bd169 12792 /****************** Bit definition for TIM_CCMR1 register *******************/
AnnaBridge 181:57724642e740 12793 #define TIM_CCMR1_CC1S_Pos (0U)
Anna Bridge 180:96ed750bd169 12794 #define TIM_CCMR1_CC1S_Msk (0x3U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */
Anna Bridge 180:96ed750bd169 12795 #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
Anna Bridge 180:96ed750bd169 12796 #define TIM_CCMR1_CC1S_0 (0x1U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 12797 #define TIM_CCMR1_CC1S_1 (0x2U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 12798
AnnaBridge 181:57724642e740 12799 #define TIM_CCMR1_OC1FE_Pos (2U)
Anna Bridge 180:96ed750bd169 12800 #define TIM_CCMR1_OC1FE_Msk (0x1U << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 12801 #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */
AnnaBridge 181:57724642e740 12802 #define TIM_CCMR1_OC1PE_Pos (3U)
Anna Bridge 180:96ed750bd169 12803 #define TIM_CCMR1_OC1PE_Msk (0x1U << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 12804 #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */
Anna Bridge 180:96ed750bd169 12805
AnnaBridge 181:57724642e740 12806 #define TIM_CCMR1_OC1M_Pos (4U)
Anna Bridge 180:96ed750bd169 12807 #define TIM_CCMR1_OC1M_Msk (0x1007U << TIM_CCMR1_OC1M_Pos) /*!< 0x00010070 */
Anna Bridge 180:96ed750bd169 12808 #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
Anna Bridge 180:96ed750bd169 12809 #define TIM_CCMR1_OC1M_0 (0x0001U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 12810 #define TIM_CCMR1_OC1M_1 (0x0002U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 12811 #define TIM_CCMR1_OC1M_2 (0x0004U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 12812 #define TIM_CCMR1_OC1M_3 (0x1000U << TIM_CCMR1_OC1M_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 12813
AnnaBridge 181:57724642e740 12814 #define TIM_CCMR1_OC1CE_Pos (7U)
Anna Bridge 180:96ed750bd169 12815 #define TIM_CCMR1_OC1CE_Msk (0x1U << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 12816 #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1 Clear Enable */
Anna Bridge 180:96ed750bd169 12817
AnnaBridge 181:57724642e740 12818 #define TIM_CCMR1_CC2S_Pos (8U)
Anna Bridge 180:96ed750bd169 12819 #define TIM_CCMR1_CC2S_Msk (0x3U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */
Anna Bridge 180:96ed750bd169 12820 #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
Anna Bridge 180:96ed750bd169 12821 #define TIM_CCMR1_CC2S_0 (0x1U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 12822 #define TIM_CCMR1_CC2S_1 (0x2U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 12823
AnnaBridge 181:57724642e740 12824 #define TIM_CCMR1_OC2FE_Pos (10U)
Anna Bridge 180:96ed750bd169 12825 #define TIM_CCMR1_OC2FE_Msk (0x1U << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 12826 #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */
AnnaBridge 181:57724642e740 12827 #define TIM_CCMR1_OC2PE_Pos (11U)
Anna Bridge 180:96ed750bd169 12828 #define TIM_CCMR1_OC2PE_Msk (0x1U << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 12829 #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */
Anna Bridge 180:96ed750bd169 12830
AnnaBridge 181:57724642e740 12831 #define TIM_CCMR1_OC2M_Pos (12U)
Anna Bridge 180:96ed750bd169 12832 #define TIM_CCMR1_OC2M_Msk (0x1007U << TIM_CCMR1_OC2M_Pos) /*!< 0x01007000 */
Anna Bridge 180:96ed750bd169 12833 #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
Anna Bridge 180:96ed750bd169 12834 #define TIM_CCMR1_OC2M_0 (0x0001U << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 12835 #define TIM_CCMR1_OC2M_1 (0x0002U << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 12836 #define TIM_CCMR1_OC2M_2 (0x0004U << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 12837 #define TIM_CCMR1_OC2M_3 (0x1000U << TIM_CCMR1_OC2M_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 12838
AnnaBridge 181:57724642e740 12839 #define TIM_CCMR1_OC2CE_Pos (15U)
Anna Bridge 180:96ed750bd169 12840 #define TIM_CCMR1_OC2CE_Msk (0x1U << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 12841 #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */
Anna Bridge 180:96ed750bd169 12842
Anna Bridge 180:96ed750bd169 12843 /*----------------------------------------------------------------------------*/
AnnaBridge 181:57724642e740 12844 #define TIM_CCMR1_IC1PSC_Pos (2U)
Anna Bridge 180:96ed750bd169 12845 #define TIM_CCMR1_IC1PSC_Msk (0x3U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */
Anna Bridge 180:96ed750bd169 12846 #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
Anna Bridge 180:96ed750bd169 12847 #define TIM_CCMR1_IC1PSC_0 (0x1U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 12848 #define TIM_CCMR1_IC1PSC_1 (0x2U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 12849
AnnaBridge 181:57724642e740 12850 #define TIM_CCMR1_IC1F_Pos (4U)
Anna Bridge 180:96ed750bd169 12851 #define TIM_CCMR1_IC1F_Msk (0xFU << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */
Anna Bridge 180:96ed750bd169 12852 #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
Anna Bridge 180:96ed750bd169 12853 #define TIM_CCMR1_IC1F_0 (0x1U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 12854 #define TIM_CCMR1_IC1F_1 (0x2U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 12855 #define TIM_CCMR1_IC1F_2 (0x4U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 12856 #define TIM_CCMR1_IC1F_3 (0x8U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 12857
AnnaBridge 181:57724642e740 12858 #define TIM_CCMR1_IC2PSC_Pos (10U)
Anna Bridge 180:96ed750bd169 12859 #define TIM_CCMR1_IC2PSC_Msk (0x3U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */
Anna Bridge 180:96ed750bd169 12860 #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
Anna Bridge 180:96ed750bd169 12861 #define TIM_CCMR1_IC2PSC_0 (0x1U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 12862 #define TIM_CCMR1_IC2PSC_1 (0x2U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 12863
AnnaBridge 181:57724642e740 12864 #define TIM_CCMR1_IC2F_Pos (12U)
Anna Bridge 180:96ed750bd169 12865 #define TIM_CCMR1_IC2F_Msk (0xFU << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */
Anna Bridge 180:96ed750bd169 12866 #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
Anna Bridge 180:96ed750bd169 12867 #define TIM_CCMR1_IC2F_0 (0x1U << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 12868 #define TIM_CCMR1_IC2F_1 (0x2U << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 12869 #define TIM_CCMR1_IC2F_2 (0x4U << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 12870 #define TIM_CCMR1_IC2F_3 (0x8U << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 12871
Anna Bridge 180:96ed750bd169 12872 /****************** Bit definition for TIM_CCMR2 register *******************/
AnnaBridge 181:57724642e740 12873 #define TIM_CCMR2_CC3S_Pos (0U)
Anna Bridge 180:96ed750bd169 12874 #define TIM_CCMR2_CC3S_Msk (0x3U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */
Anna Bridge 180:96ed750bd169 12875 #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
Anna Bridge 180:96ed750bd169 12876 #define TIM_CCMR2_CC3S_0 (0x1U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 12877 #define TIM_CCMR2_CC3S_1 (0x2U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 12878
AnnaBridge 181:57724642e740 12879 #define TIM_CCMR2_OC3FE_Pos (2U)
Anna Bridge 180:96ed750bd169 12880 #define TIM_CCMR2_OC3FE_Msk (0x1U << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 12881 #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */
AnnaBridge 181:57724642e740 12882 #define TIM_CCMR2_OC3PE_Pos (3U)
Anna Bridge 180:96ed750bd169 12883 #define TIM_CCMR2_OC3PE_Msk (0x1U << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 12884 #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */
Anna Bridge 180:96ed750bd169 12885
AnnaBridge 181:57724642e740 12886 #define TIM_CCMR2_OC3M_Pos (4U)
Anna Bridge 180:96ed750bd169 12887 #define TIM_CCMR2_OC3M_Msk (0x1007U << TIM_CCMR2_OC3M_Pos) /*!< 0x00010070 */
Anna Bridge 180:96ed750bd169 12888 #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
Anna Bridge 180:96ed750bd169 12889 #define TIM_CCMR2_OC3M_0 (0x0001U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 12890 #define TIM_CCMR2_OC3M_1 (0x0002U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 12891 #define TIM_CCMR2_OC3M_2 (0x0004U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 12892 #define TIM_CCMR2_OC3M_3 (0x1000U << TIM_CCMR2_OC3M_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 12893
AnnaBridge 181:57724642e740 12894 #define TIM_CCMR2_OC3CE_Pos (7U)
Anna Bridge 180:96ed750bd169 12895 #define TIM_CCMR2_OC3CE_Msk (0x1U << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 12896 #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */
Anna Bridge 180:96ed750bd169 12897
AnnaBridge 181:57724642e740 12898 #define TIM_CCMR2_CC4S_Pos (8U)
Anna Bridge 180:96ed750bd169 12899 #define TIM_CCMR2_CC4S_Msk (0x3U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */
Anna Bridge 180:96ed750bd169 12900 #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
Anna Bridge 180:96ed750bd169 12901 #define TIM_CCMR2_CC4S_0 (0x1U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 12902 #define TIM_CCMR2_CC4S_1 (0x2U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 12903
AnnaBridge 181:57724642e740 12904 #define TIM_CCMR2_OC4FE_Pos (10U)
Anna Bridge 180:96ed750bd169 12905 #define TIM_CCMR2_OC4FE_Msk (0x1U << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 12906 #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */
AnnaBridge 181:57724642e740 12907 #define TIM_CCMR2_OC4PE_Pos (11U)
Anna Bridge 180:96ed750bd169 12908 #define TIM_CCMR2_OC4PE_Msk (0x1U << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 12909 #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */
Anna Bridge 180:96ed750bd169 12910
AnnaBridge 181:57724642e740 12911 #define TIM_CCMR2_OC4M_Pos (12U)
Anna Bridge 180:96ed750bd169 12912 #define TIM_CCMR2_OC4M_Msk (0x1007U << TIM_CCMR2_OC4M_Pos) /*!< 0x01007000 */
Anna Bridge 180:96ed750bd169 12913 #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
Anna Bridge 180:96ed750bd169 12914 #define TIM_CCMR2_OC4M_0 (0x0001U << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 12915 #define TIM_CCMR2_OC4M_1 (0x0002U << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 12916 #define TIM_CCMR2_OC4M_2 (0x0004U << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 12917 #define TIM_CCMR2_OC4M_3 (0x1000U << TIM_CCMR2_OC4M_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 12918
AnnaBridge 181:57724642e740 12919 #define TIM_CCMR2_OC4CE_Pos (15U)
Anna Bridge 180:96ed750bd169 12920 #define TIM_CCMR2_OC4CE_Msk (0x1U << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 12921 #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */
Anna Bridge 180:96ed750bd169 12922
Anna Bridge 180:96ed750bd169 12923 /*----------------------------------------------------------------------------*/
AnnaBridge 181:57724642e740 12924 #define TIM_CCMR2_IC3PSC_Pos (2U)
Anna Bridge 180:96ed750bd169 12925 #define TIM_CCMR2_IC3PSC_Msk (0x3U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */
Anna Bridge 180:96ed750bd169 12926 #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
Anna Bridge 180:96ed750bd169 12927 #define TIM_CCMR2_IC3PSC_0 (0x1U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 12928 #define TIM_CCMR2_IC3PSC_1 (0x2U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 12929
AnnaBridge 181:57724642e740 12930 #define TIM_CCMR2_IC3F_Pos (4U)
Anna Bridge 180:96ed750bd169 12931 #define TIM_CCMR2_IC3F_Msk (0xFU << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */
Anna Bridge 180:96ed750bd169 12932 #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
Anna Bridge 180:96ed750bd169 12933 #define TIM_CCMR2_IC3F_0 (0x1U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 12934 #define TIM_CCMR2_IC3F_1 (0x2U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 12935 #define TIM_CCMR2_IC3F_2 (0x4U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 12936 #define TIM_CCMR2_IC3F_3 (0x8U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 12937
AnnaBridge 181:57724642e740 12938 #define TIM_CCMR2_IC4PSC_Pos (10U)
Anna Bridge 180:96ed750bd169 12939 #define TIM_CCMR2_IC4PSC_Msk (0x3U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */
Anna Bridge 180:96ed750bd169 12940 #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
Anna Bridge 180:96ed750bd169 12941 #define TIM_CCMR2_IC4PSC_0 (0x1U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 12942 #define TIM_CCMR2_IC4PSC_1 (0x2U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 12943
AnnaBridge 181:57724642e740 12944 #define TIM_CCMR2_IC4F_Pos (12U)
Anna Bridge 180:96ed750bd169 12945 #define TIM_CCMR2_IC4F_Msk (0xFU << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */
Anna Bridge 180:96ed750bd169 12946 #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
Anna Bridge 180:96ed750bd169 12947 #define TIM_CCMR2_IC4F_0 (0x1U << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 12948 #define TIM_CCMR2_IC4F_1 (0x2U << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 12949 #define TIM_CCMR2_IC4F_2 (0x4U << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 12950 #define TIM_CCMR2_IC4F_3 (0x8U << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 12951
Anna Bridge 180:96ed750bd169 12952 /****************** Bit definition for TIM_CCMR3 register *******************/
AnnaBridge 181:57724642e740 12953 #define TIM_CCMR3_OC5FE_Pos (2U)
Anna Bridge 180:96ed750bd169 12954 #define TIM_CCMR3_OC5FE_Msk (0x1U << TIM_CCMR3_OC5FE_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 12955 #define TIM_CCMR3_OC5FE TIM_CCMR3_OC5FE_Msk /*!<Output Compare 5 Fast enable */
AnnaBridge 181:57724642e740 12956 #define TIM_CCMR3_OC5PE_Pos (3U)
Anna Bridge 180:96ed750bd169 12957 #define TIM_CCMR3_OC5PE_Msk (0x1U << TIM_CCMR3_OC5PE_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 12958 #define TIM_CCMR3_OC5PE TIM_CCMR3_OC5PE_Msk /*!<Output Compare 5 Preload enable */
Anna Bridge 180:96ed750bd169 12959
AnnaBridge 181:57724642e740 12960 #define TIM_CCMR3_OC5M_Pos (4U)
Anna Bridge 180:96ed750bd169 12961 #define TIM_CCMR3_OC5M_Msk (0x1007U << TIM_CCMR3_OC5M_Pos) /*!< 0x00010070 */
Anna Bridge 180:96ed750bd169 12962 #define TIM_CCMR3_OC5M TIM_CCMR3_OC5M_Msk /*!<OC5M[3:0] bits (Output Compare 5 Mode) */
Anna Bridge 180:96ed750bd169 12963 #define TIM_CCMR3_OC5M_0 (0x0001U << TIM_CCMR3_OC5M_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 12964 #define TIM_CCMR3_OC5M_1 (0x0002U << TIM_CCMR3_OC5M_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 12965 #define TIM_CCMR3_OC5M_2 (0x0004U << TIM_CCMR3_OC5M_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 12966 #define TIM_CCMR3_OC5M_3 (0x1000U << TIM_CCMR3_OC5M_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 12967
AnnaBridge 181:57724642e740 12968 #define TIM_CCMR3_OC5CE_Pos (7U)
Anna Bridge 180:96ed750bd169 12969 #define TIM_CCMR3_OC5CE_Msk (0x1U << TIM_CCMR3_OC5CE_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 12970 #define TIM_CCMR3_OC5CE TIM_CCMR3_OC5CE_Msk /*!<Output Compare 5 Clear Enable */
Anna Bridge 180:96ed750bd169 12971
AnnaBridge 181:57724642e740 12972 #define TIM_CCMR3_OC6FE_Pos (10U)
Anna Bridge 180:96ed750bd169 12973 #define TIM_CCMR3_OC6FE_Msk (0x1U << TIM_CCMR3_OC6FE_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 12974 #define TIM_CCMR3_OC6FE TIM_CCMR3_OC6FE_Msk /*!<Output Compare 6 Fast enable */
AnnaBridge 181:57724642e740 12975 #define TIM_CCMR3_OC6PE_Pos (11U)
Anna Bridge 180:96ed750bd169 12976 #define TIM_CCMR3_OC6PE_Msk (0x1U << TIM_CCMR3_OC6PE_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 12977 #define TIM_CCMR3_OC6PE TIM_CCMR3_OC6PE_Msk /*!<Output Compare 6 Preload enable */
Anna Bridge 180:96ed750bd169 12978
AnnaBridge 181:57724642e740 12979 #define TIM_CCMR3_OC6M_Pos (12U)
Anna Bridge 180:96ed750bd169 12980 #define TIM_CCMR3_OC6M_Msk (0x1007U << TIM_CCMR3_OC6M_Pos) /*!< 0x01007000 */
Anna Bridge 180:96ed750bd169 12981 #define TIM_CCMR3_OC6M TIM_CCMR3_OC6M_Msk /*!<OC6M[3:0] bits (Output Compare 6 Mode) */
Anna Bridge 180:96ed750bd169 12982 #define TIM_CCMR3_OC6M_0 (0x0001U << TIM_CCMR3_OC6M_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 12983 #define TIM_CCMR3_OC6M_1 (0x0002U << TIM_CCMR3_OC6M_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 12984 #define TIM_CCMR3_OC6M_2 (0x0004U << TIM_CCMR3_OC6M_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 12985 #define TIM_CCMR3_OC6M_3 (0x1000U << TIM_CCMR3_OC6M_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 12986
AnnaBridge 181:57724642e740 12987 #define TIM_CCMR3_OC6CE_Pos (15U)
Anna Bridge 180:96ed750bd169 12988 #define TIM_CCMR3_OC6CE_Msk (0x1U << TIM_CCMR3_OC6CE_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 12989 #define TIM_CCMR3_OC6CE TIM_CCMR3_OC6CE_Msk /*!<Output Compare 6 Clear Enable */
Anna Bridge 180:96ed750bd169 12990
Anna Bridge 180:96ed750bd169 12991 /******************* Bit definition for TIM_CCER register *******************/
AnnaBridge 181:57724642e740 12992 #define TIM_CCER_CC1E_Pos (0U)
Anna Bridge 180:96ed750bd169 12993 #define TIM_CCER_CC1E_Msk (0x1U << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 12994 #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */
AnnaBridge 181:57724642e740 12995 #define TIM_CCER_CC1P_Pos (1U)
Anna Bridge 180:96ed750bd169 12996 #define TIM_CCER_CC1P_Msk (0x1U << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 12997 #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */
AnnaBridge 181:57724642e740 12998 #define TIM_CCER_CC1NE_Pos (2U)
Anna Bridge 180:96ed750bd169 12999 #define TIM_CCER_CC1NE_Msk (0x1U << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 13000 #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */
AnnaBridge 181:57724642e740 13001 #define TIM_CCER_CC1NP_Pos (3U)
Anna Bridge 180:96ed750bd169 13002 #define TIM_CCER_CC1NP_Msk (0x1U << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 13003 #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */
AnnaBridge 181:57724642e740 13004 #define TIM_CCER_CC2E_Pos (4U)
Anna Bridge 180:96ed750bd169 13005 #define TIM_CCER_CC2E_Msk (0x1U << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 13006 #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */
AnnaBridge 181:57724642e740 13007 #define TIM_CCER_CC2P_Pos (5U)
Anna Bridge 180:96ed750bd169 13008 #define TIM_CCER_CC2P_Msk (0x1U << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 13009 #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */
AnnaBridge 181:57724642e740 13010 #define TIM_CCER_CC2NE_Pos (6U)
Anna Bridge 180:96ed750bd169 13011 #define TIM_CCER_CC2NE_Msk (0x1U << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 13012 #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */
AnnaBridge 181:57724642e740 13013 #define TIM_CCER_CC2NP_Pos (7U)
Anna Bridge 180:96ed750bd169 13014 #define TIM_CCER_CC2NP_Msk (0x1U << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 13015 #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */
AnnaBridge 181:57724642e740 13016 #define TIM_CCER_CC3E_Pos (8U)
Anna Bridge 180:96ed750bd169 13017 #define TIM_CCER_CC3E_Msk (0x1U << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 13018 #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */
AnnaBridge 181:57724642e740 13019 #define TIM_CCER_CC3P_Pos (9U)
Anna Bridge 180:96ed750bd169 13020 #define TIM_CCER_CC3P_Msk (0x1U << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 13021 #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */
AnnaBridge 181:57724642e740 13022 #define TIM_CCER_CC3NE_Pos (10U)
Anna Bridge 180:96ed750bd169 13023 #define TIM_CCER_CC3NE_Msk (0x1U << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 13024 #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */
AnnaBridge 181:57724642e740 13025 #define TIM_CCER_CC3NP_Pos (11U)
Anna Bridge 180:96ed750bd169 13026 #define TIM_CCER_CC3NP_Msk (0x1U << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 13027 #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */
AnnaBridge 181:57724642e740 13028 #define TIM_CCER_CC4E_Pos (12U)
Anna Bridge 180:96ed750bd169 13029 #define TIM_CCER_CC4E_Msk (0x1U << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 13030 #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */
AnnaBridge 181:57724642e740 13031 #define TIM_CCER_CC4P_Pos (13U)
Anna Bridge 180:96ed750bd169 13032 #define TIM_CCER_CC4P_Msk (0x1U << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 13033 #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */
AnnaBridge 181:57724642e740 13034 #define TIM_CCER_CC4NP_Pos (15U)
Anna Bridge 180:96ed750bd169 13035 #define TIM_CCER_CC4NP_Msk (0x1U << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 13036 #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */
AnnaBridge 181:57724642e740 13037 #define TIM_CCER_CC5E_Pos (16U)
Anna Bridge 180:96ed750bd169 13038 #define TIM_CCER_CC5E_Msk (0x1U << TIM_CCER_CC5E_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 13039 #define TIM_CCER_CC5E TIM_CCER_CC5E_Msk /*!<Capture/Compare 5 output enable */
AnnaBridge 181:57724642e740 13040 #define TIM_CCER_CC5P_Pos (17U)
Anna Bridge 180:96ed750bd169 13041 #define TIM_CCER_CC5P_Msk (0x1U << TIM_CCER_CC5P_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 13042 #define TIM_CCER_CC5P TIM_CCER_CC5P_Msk /*!<Capture/Compare 5 output Polarity */
AnnaBridge 181:57724642e740 13043 #define TIM_CCER_CC6E_Pos (20U)
Anna Bridge 180:96ed750bd169 13044 #define TIM_CCER_CC6E_Msk (0x1U << TIM_CCER_CC6E_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 13045 #define TIM_CCER_CC6E TIM_CCER_CC6E_Msk /*!<Capture/Compare 6 output enable */
AnnaBridge 181:57724642e740 13046 #define TIM_CCER_CC6P_Pos (21U)
Anna Bridge 180:96ed750bd169 13047 #define TIM_CCER_CC6P_Msk (0x1U << TIM_CCER_CC6P_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 13048 #define TIM_CCER_CC6P TIM_CCER_CC6P_Msk /*!<Capture/Compare 6 output Polarity */
Anna Bridge 180:96ed750bd169 13049
Anna Bridge 180:96ed750bd169 13050 /******************* Bit definition for TIM_CNT register ********************/
AnnaBridge 181:57724642e740 13051 #define TIM_CNT_CNT_Pos (0U)
Anna Bridge 180:96ed750bd169 13052 #define TIM_CNT_CNT_Msk (0xFFFFFFFFU << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */
Anna Bridge 180:96ed750bd169 13053 #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */
AnnaBridge 181:57724642e740 13054 #define TIM_CNT_UIFCPY_Pos (31U)
Anna Bridge 180:96ed750bd169 13055 #define TIM_CNT_UIFCPY_Msk (0x1U << TIM_CNT_UIFCPY_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 13056 #define TIM_CNT_UIFCPY TIM_CNT_UIFCPY_Msk /*!<Update interrupt flag copy (if UIFREMAP=1) */
Anna Bridge 180:96ed750bd169 13057
Anna Bridge 180:96ed750bd169 13058 /******************* Bit definition for TIM_PSC register ********************/
AnnaBridge 181:57724642e740 13059 #define TIM_PSC_PSC_Pos (0U)
Anna Bridge 180:96ed750bd169 13060 #define TIM_PSC_PSC_Msk (0xFFFFU << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */
Anna Bridge 180:96ed750bd169 13061 #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */
Anna Bridge 180:96ed750bd169 13062
Anna Bridge 180:96ed750bd169 13063 /******************* Bit definition for TIM_ARR register ********************/
AnnaBridge 181:57724642e740 13064 #define TIM_ARR_ARR_Pos (0U)
Anna Bridge 180:96ed750bd169 13065 #define TIM_ARR_ARR_Msk (0xFFFFFFFFU << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */
Anna Bridge 180:96ed750bd169 13066 #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<Actual auto-reload Value */
Anna Bridge 180:96ed750bd169 13067
Anna Bridge 180:96ed750bd169 13068 /******************* Bit definition for TIM_RCR register ********************/
AnnaBridge 181:57724642e740 13069 #define TIM_RCR_REP_Pos (0U)
Anna Bridge 180:96ed750bd169 13070 #define TIM_RCR_REP_Msk (0xFFFFU << TIM_RCR_REP_Pos) /*!< 0x0000FFFF */
Anna Bridge 180:96ed750bd169 13071 #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */
Anna Bridge 180:96ed750bd169 13072
Anna Bridge 180:96ed750bd169 13073 /******************* Bit definition for TIM_CCR1 register *******************/
AnnaBridge 181:57724642e740 13074 #define TIM_CCR1_CCR1_Pos (0U)
Anna Bridge 180:96ed750bd169 13075 #define TIM_CCR1_CCR1_Msk (0xFFFFU << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */
Anna Bridge 180:96ed750bd169 13076 #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */
Anna Bridge 180:96ed750bd169 13077
Anna Bridge 180:96ed750bd169 13078 /******************* Bit definition for TIM_CCR2 register *******************/
AnnaBridge 181:57724642e740 13079 #define TIM_CCR2_CCR2_Pos (0U)
Anna Bridge 180:96ed750bd169 13080 #define TIM_CCR2_CCR2_Msk (0xFFFFU << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */
Anna Bridge 180:96ed750bd169 13081 #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */
Anna Bridge 180:96ed750bd169 13082
Anna Bridge 180:96ed750bd169 13083 /******************* Bit definition for TIM_CCR3 register *******************/
AnnaBridge 181:57724642e740 13084 #define TIM_CCR3_CCR3_Pos (0U)
Anna Bridge 180:96ed750bd169 13085 #define TIM_CCR3_CCR3_Msk (0xFFFFU << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */
Anna Bridge 180:96ed750bd169 13086 #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */
Anna Bridge 180:96ed750bd169 13087
Anna Bridge 180:96ed750bd169 13088 /******************* Bit definition for TIM_CCR4 register *******************/
AnnaBridge 181:57724642e740 13089 #define TIM_CCR4_CCR4_Pos (0U)
Anna Bridge 180:96ed750bd169 13090 #define TIM_CCR4_CCR4_Msk (0xFFFFU << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */
Anna Bridge 180:96ed750bd169 13091 #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */
Anna Bridge 180:96ed750bd169 13092
Anna Bridge 180:96ed750bd169 13093 /******************* Bit definition for TIM_CCR5 register *******************/
AnnaBridge 181:57724642e740 13094 #define TIM_CCR5_CCR5_Pos (0U)
Anna Bridge 180:96ed750bd169 13095 #define TIM_CCR5_CCR5_Msk (0xFFFFFFFFU << TIM_CCR5_CCR5_Pos) /*!< 0xFFFFFFFF */
Anna Bridge 180:96ed750bd169 13096 #define TIM_CCR5_CCR5 TIM_CCR5_CCR5_Msk /*!<Capture/Compare 5 Value */
AnnaBridge 181:57724642e740 13097 #define TIM_CCR5_GC5C1_Pos (29U)
Anna Bridge 180:96ed750bd169 13098 #define TIM_CCR5_GC5C1_Msk (0x1U << TIM_CCR5_GC5C1_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 13099 #define TIM_CCR5_GC5C1 TIM_CCR5_GC5C1_Msk /*!<Group Channel 5 and Channel 1 */
AnnaBridge 181:57724642e740 13100 #define TIM_CCR5_GC5C2_Pos (30U)
Anna Bridge 180:96ed750bd169 13101 #define TIM_CCR5_GC5C2_Msk (0x1U << TIM_CCR5_GC5C2_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 13102 #define TIM_CCR5_GC5C2 TIM_CCR5_GC5C2_Msk /*!<Group Channel 5 and Channel 2 */
AnnaBridge 181:57724642e740 13103 #define TIM_CCR5_GC5C3_Pos (31U)
Anna Bridge 180:96ed750bd169 13104 #define TIM_CCR5_GC5C3_Msk (0x1U << TIM_CCR5_GC5C3_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 13105 #define TIM_CCR5_GC5C3 TIM_CCR5_GC5C3_Msk /*!<Group Channel 5 and Channel 3 */
Anna Bridge 180:96ed750bd169 13106
Anna Bridge 180:96ed750bd169 13107 /******************* Bit definition for TIM_CCR6 register *******************/
AnnaBridge 181:57724642e740 13108 #define TIM_CCR6_CCR6_Pos (0U)
Anna Bridge 180:96ed750bd169 13109 #define TIM_CCR6_CCR6_Msk (0xFFFFU << TIM_CCR6_CCR6_Pos) /*!< 0x0000FFFF */
Anna Bridge 180:96ed750bd169 13110 #define TIM_CCR6_CCR6 TIM_CCR6_CCR6_Msk /*!<Capture/Compare 6 Value */
Anna Bridge 180:96ed750bd169 13111
Anna Bridge 180:96ed750bd169 13112 /******************* Bit definition for TIM_BDTR register *******************/
AnnaBridge 181:57724642e740 13113 #define TIM_BDTR_DTG_Pos (0U)
Anna Bridge 180:96ed750bd169 13114 #define TIM_BDTR_DTG_Msk (0xFFU << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */
Anna Bridge 180:96ed750bd169 13115 #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
Anna Bridge 180:96ed750bd169 13116 #define TIM_BDTR_DTG_0 (0x01U << TIM_BDTR_DTG_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 13117 #define TIM_BDTR_DTG_1 (0x02U << TIM_BDTR_DTG_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 13118 #define TIM_BDTR_DTG_2 (0x04U << TIM_BDTR_DTG_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 13119 #define TIM_BDTR_DTG_3 (0x08U << TIM_BDTR_DTG_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 13120 #define TIM_BDTR_DTG_4 (0x10U << TIM_BDTR_DTG_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 13121 #define TIM_BDTR_DTG_5 (0x20U << TIM_BDTR_DTG_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 13122 #define TIM_BDTR_DTG_6 (0x40U << TIM_BDTR_DTG_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 13123 #define TIM_BDTR_DTG_7 (0x80U << TIM_BDTR_DTG_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 13124
AnnaBridge 181:57724642e740 13125 #define TIM_BDTR_LOCK_Pos (8U)
Anna Bridge 180:96ed750bd169 13126 #define TIM_BDTR_LOCK_Msk (0x3U << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */
Anna Bridge 180:96ed750bd169 13127 #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */
Anna Bridge 180:96ed750bd169 13128 #define TIM_BDTR_LOCK_0 (0x1U << TIM_BDTR_LOCK_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 13129 #define TIM_BDTR_LOCK_1 (0x2U << TIM_BDTR_LOCK_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 13130
AnnaBridge 181:57724642e740 13131 #define TIM_BDTR_OSSI_Pos (10U)
Anna Bridge 180:96ed750bd169 13132 #define TIM_BDTR_OSSI_Msk (0x1U << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 13133 #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */
AnnaBridge 181:57724642e740 13134 #define TIM_BDTR_OSSR_Pos (11U)
Anna Bridge 180:96ed750bd169 13135 #define TIM_BDTR_OSSR_Msk (0x1U << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 13136 #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */
AnnaBridge 181:57724642e740 13137 #define TIM_BDTR_BKE_Pos (12U)
Anna Bridge 180:96ed750bd169 13138 #define TIM_BDTR_BKE_Msk (0x1U << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 13139 #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable for Break 1 */
AnnaBridge 181:57724642e740 13140 #define TIM_BDTR_BKP_Pos (13U)
Anna Bridge 180:96ed750bd169 13141 #define TIM_BDTR_BKP_Msk (0x1U << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 13142 #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity for Break 1 */
AnnaBridge 181:57724642e740 13143 #define TIM_BDTR_AOE_Pos (14U)
Anna Bridge 180:96ed750bd169 13144 #define TIM_BDTR_AOE_Msk (0x1U << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 13145 #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */
AnnaBridge 181:57724642e740 13146 #define TIM_BDTR_MOE_Pos (15U)
Anna Bridge 180:96ed750bd169 13147 #define TIM_BDTR_MOE_Msk (0x1U << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 13148 #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */
Anna Bridge 180:96ed750bd169 13149
AnnaBridge 181:57724642e740 13150 #define TIM_BDTR_BKF_Pos (16U)
Anna Bridge 180:96ed750bd169 13151 #define TIM_BDTR_BKF_Msk (0xFU << TIM_BDTR_BKF_Pos) /*!< 0x000F0000 */
Anna Bridge 180:96ed750bd169 13152 #define TIM_BDTR_BKF TIM_BDTR_BKF_Msk /*!<Break Filter for Break 1 */
AnnaBridge 181:57724642e740 13153 #define TIM_BDTR_BK2F_Pos (20U)
Anna Bridge 180:96ed750bd169 13154 #define TIM_BDTR_BK2F_Msk (0xFU << TIM_BDTR_BK2F_Pos) /*!< 0x00F00000 */
Anna Bridge 180:96ed750bd169 13155 #define TIM_BDTR_BK2F TIM_BDTR_BK2F_Msk /*!<Break Filter for Break 2 */
Anna Bridge 180:96ed750bd169 13156
AnnaBridge 181:57724642e740 13157 #define TIM_BDTR_BK2E_Pos (24U)
Anna Bridge 180:96ed750bd169 13158 #define TIM_BDTR_BK2E_Msk (0x1U << TIM_BDTR_BK2E_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 13159 #define TIM_BDTR_BK2E TIM_BDTR_BK2E_Msk /*!<Break enable for Break 2 */
AnnaBridge 181:57724642e740 13160 #define TIM_BDTR_BK2P_Pos (25U)
Anna Bridge 180:96ed750bd169 13161 #define TIM_BDTR_BK2P_Msk (0x1U << TIM_BDTR_BK2P_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 13162 #define TIM_BDTR_BK2P TIM_BDTR_BK2P_Msk /*!<Break Polarity for Break 2 */
Anna Bridge 180:96ed750bd169 13163
Anna Bridge 180:96ed750bd169 13164 /******************* Bit definition for TIM_DCR register ********************/
AnnaBridge 181:57724642e740 13165 #define TIM_DCR_DBA_Pos (0U)
Anna Bridge 180:96ed750bd169 13166 #define TIM_DCR_DBA_Msk (0x1FU << TIM_DCR_DBA_Pos) /*!< 0x0000001F */
Anna Bridge 180:96ed750bd169 13167 #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */
Anna Bridge 180:96ed750bd169 13168 #define TIM_DCR_DBA_0 (0x01U << TIM_DCR_DBA_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 13169 #define TIM_DCR_DBA_1 (0x02U << TIM_DCR_DBA_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 13170 #define TIM_DCR_DBA_2 (0x04U << TIM_DCR_DBA_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 13171 #define TIM_DCR_DBA_3 (0x08U << TIM_DCR_DBA_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 13172 #define TIM_DCR_DBA_4 (0x10U << TIM_DCR_DBA_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 13173
AnnaBridge 181:57724642e740 13174 #define TIM_DCR_DBL_Pos (8U)
Anna Bridge 180:96ed750bd169 13175 #define TIM_DCR_DBL_Msk (0x1FU << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */
Anna Bridge 180:96ed750bd169 13176 #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */
Anna Bridge 180:96ed750bd169 13177 #define TIM_DCR_DBL_0 (0x01U << TIM_DCR_DBL_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 13178 #define TIM_DCR_DBL_1 (0x02U << TIM_DCR_DBL_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 13179 #define TIM_DCR_DBL_2 (0x04U << TIM_DCR_DBL_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 13180 #define TIM_DCR_DBL_3 (0x08U << TIM_DCR_DBL_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 13181 #define TIM_DCR_DBL_4 (0x10U << TIM_DCR_DBL_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 13182
Anna Bridge 180:96ed750bd169 13183 /******************* Bit definition for TIM_DMAR register *******************/
AnnaBridge 181:57724642e740 13184 #define TIM_DMAR_DMAB_Pos (0U)
Anna Bridge 180:96ed750bd169 13185 #define TIM_DMAR_DMAB_Msk (0xFFFFU << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */
Anna Bridge 180:96ed750bd169 13186 #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */
Anna Bridge 180:96ed750bd169 13187
Anna Bridge 180:96ed750bd169 13188 /******************* Bit definition for TIM1_OR1 register *******************/
AnnaBridge 181:57724642e740 13189 #define TIM1_OR1_ETR_ADC1_RMP_Pos (0U)
Anna Bridge 180:96ed750bd169 13190 #define TIM1_OR1_ETR_ADC1_RMP_Msk (0x3U << TIM1_OR1_ETR_ADC1_RMP_Pos) /*!< 0x00000003 */
Anna Bridge 180:96ed750bd169 13191 #define TIM1_OR1_ETR_ADC1_RMP TIM1_OR1_ETR_ADC1_RMP_Msk /*!<ETR_ADC1_RMP[1:0] bits (TIM1 ETR remap on ADC1) */
Anna Bridge 180:96ed750bd169 13192 #define TIM1_OR1_ETR_ADC1_RMP_0 (0x1U << TIM1_OR1_ETR_ADC1_RMP_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 13193 #define TIM1_OR1_ETR_ADC1_RMP_1 (0x2U << TIM1_OR1_ETR_ADC1_RMP_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 13194
AnnaBridge 181:57724642e740 13195 #define TIM1_OR1_TI1_RMP_Pos (4U)
Anna Bridge 180:96ed750bd169 13196 #define TIM1_OR1_TI1_RMP_Msk (0x1U << TIM1_OR1_TI1_RMP_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 13197 #define TIM1_OR1_TI1_RMP TIM1_OR1_TI1_RMP_Msk /*!<TIM1 Input Capture 1 remap */
Anna Bridge 180:96ed750bd169 13198
Anna Bridge 180:96ed750bd169 13199 /******************* Bit definition for TIM1_OR2 register *******************/
AnnaBridge 181:57724642e740 13200 #define TIM1_OR2_BKINE_Pos (0U)
Anna Bridge 180:96ed750bd169 13201 #define TIM1_OR2_BKINE_Msk (0x1U << TIM1_OR2_BKINE_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 13202 #define TIM1_OR2_BKINE TIM1_OR2_BKINE_Msk /*!<BRK BKIN input enable */
AnnaBridge 181:57724642e740 13203 #define TIM1_OR2_BKCMP1E_Pos (1U)
Anna Bridge 180:96ed750bd169 13204 #define TIM1_OR2_BKCMP1E_Msk (0x1U << TIM1_OR2_BKCMP1E_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 13205 #define TIM1_OR2_BKCMP1E TIM1_OR2_BKCMP1E_Msk /*!<BRK COMP1 enable */
AnnaBridge 181:57724642e740 13206 #define TIM1_OR2_BKCMP2E_Pos (2U)
Anna Bridge 180:96ed750bd169 13207 #define TIM1_OR2_BKCMP2E_Msk (0x1U << TIM1_OR2_BKCMP2E_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 13208 #define TIM1_OR2_BKCMP2E TIM1_OR2_BKCMP2E_Msk /*!<BRK COMP2 enable */
AnnaBridge 181:57724642e740 13209 #define TIM1_OR2_BKINP_Pos (9U)
Anna Bridge 180:96ed750bd169 13210 #define TIM1_OR2_BKINP_Msk (0x1U << TIM1_OR2_BKINP_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 13211 #define TIM1_OR2_BKINP TIM1_OR2_BKINP_Msk /*!<BRK BKIN input polarity */
AnnaBridge 181:57724642e740 13212 #define TIM1_OR2_BKCMP1P_Pos (10U)
Anna Bridge 180:96ed750bd169 13213 #define TIM1_OR2_BKCMP1P_Msk (0x1U << TIM1_OR2_BKCMP1P_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 13214 #define TIM1_OR2_BKCMP1P TIM1_OR2_BKCMP1P_Msk /*!<BRK COMP1 input polarity */
AnnaBridge 181:57724642e740 13215 #define TIM1_OR2_BKCMP2P_Pos (11U)
Anna Bridge 180:96ed750bd169 13216 #define TIM1_OR2_BKCMP2P_Msk (0x1U << TIM1_OR2_BKCMP2P_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 13217 #define TIM1_OR2_BKCMP2P TIM1_OR2_BKCMP2P_Msk /*!<BRK COMP2 input polarity */
Anna Bridge 180:96ed750bd169 13218
AnnaBridge 181:57724642e740 13219 #define TIM1_OR2_ETRSEL_Pos (14U)
Anna Bridge 180:96ed750bd169 13220 #define TIM1_OR2_ETRSEL_Msk (0x7U << TIM1_OR2_ETRSEL_Pos) /*!< 0x0001C000 */
Anna Bridge 180:96ed750bd169 13221 #define TIM1_OR2_ETRSEL TIM1_OR2_ETRSEL_Msk /*!<ETRSEL[2:0] bits (TIM1 ETR source selection) */
Anna Bridge 180:96ed750bd169 13222 #define TIM1_OR2_ETRSEL_0 (0x1U << TIM1_OR2_ETRSEL_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 13223 #define TIM1_OR2_ETRSEL_1 (0x2U << TIM1_OR2_ETRSEL_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 13224 #define TIM1_OR2_ETRSEL_2 (0x4U << TIM1_OR2_ETRSEL_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 13225
Anna Bridge 180:96ed750bd169 13226 /******************* Bit definition for TIM1_OR3 register *******************/
AnnaBridge 181:57724642e740 13227 #define TIM1_OR3_BK2INE_Pos (0U)
Anna Bridge 180:96ed750bd169 13228 #define TIM1_OR3_BK2INE_Msk (0x1U << TIM1_OR3_BK2INE_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 13229 #define TIM1_OR3_BK2INE TIM1_OR3_BK2INE_Msk /*!<BRK2 BKIN2 input enable */
AnnaBridge 181:57724642e740 13230 #define TIM1_OR3_BK2CMP1E_Pos (1U)
Anna Bridge 180:96ed750bd169 13231 #define TIM1_OR3_BK2CMP1E_Msk (0x1U << TIM1_OR3_BK2CMP1E_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 13232 #define TIM1_OR3_BK2CMP1E TIM1_OR3_BK2CMP1E_Msk /*!<BRK2 COMP1 enable */
AnnaBridge 181:57724642e740 13233 #define TIM1_OR3_BK2CMP2E_Pos (2U)
Anna Bridge 180:96ed750bd169 13234 #define TIM1_OR3_BK2CMP2E_Msk (0x1U << TIM1_OR3_BK2CMP2E_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 13235 #define TIM1_OR3_BK2CMP2E TIM1_OR3_BK2CMP2E_Msk /*!<BRK2 COMP2 enable */
AnnaBridge 181:57724642e740 13236 #define TIM1_OR3_BK2INP_Pos (9U)
Anna Bridge 180:96ed750bd169 13237 #define TIM1_OR3_BK2INP_Msk (0x1U << TIM1_OR3_BK2INP_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 13238 #define TIM1_OR3_BK2INP TIM1_OR3_BK2INP_Msk /*!<BRK2 BKIN2 input polarity */
AnnaBridge 181:57724642e740 13239 #define TIM1_OR3_BK2CMP1P_Pos (10U)
Anna Bridge 180:96ed750bd169 13240 #define TIM1_OR3_BK2CMP1P_Msk (0x1U << TIM1_OR3_BK2CMP1P_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 13241 #define TIM1_OR3_BK2CMP1P TIM1_OR3_BK2CMP1P_Msk /*!<BRK2 COMP1 input polarity */
AnnaBridge 181:57724642e740 13242 #define TIM1_OR3_BK2CMP2P_Pos (11U)
Anna Bridge 180:96ed750bd169 13243 #define TIM1_OR3_BK2CMP2P_Msk (0x1U << TIM1_OR3_BK2CMP2P_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 13244 #define TIM1_OR3_BK2CMP2P TIM1_OR3_BK2CMP2P_Msk /*!<BRK2 COMP2 input polarity */
Anna Bridge 180:96ed750bd169 13245
Anna Bridge 180:96ed750bd169 13246
Anna Bridge 180:96ed750bd169 13247 /******************* Bit definition for TIM2_OR1 register *******************/
AnnaBridge 181:57724642e740 13248 #define TIM2_OR1_ITR1_RMP_Pos (0U)
Anna Bridge 180:96ed750bd169 13249 #define TIM2_OR1_ITR1_RMP_Msk (0x1U << TIM2_OR1_ITR1_RMP_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 13250 #define TIM2_OR1_ITR1_RMP TIM2_OR1_ITR1_RMP_Msk /*!<TIM2 Internal trigger 1 remap */
AnnaBridge 181:57724642e740 13251 #define TIM2_OR1_ETR1_RMP_Pos (1U)
Anna Bridge 180:96ed750bd169 13252 #define TIM2_OR1_ETR1_RMP_Msk (0x1U << TIM2_OR1_ETR1_RMP_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 13253 #define TIM2_OR1_ETR1_RMP TIM2_OR1_ETR1_RMP_Msk /*!<TIM2 External trigger 1 remap */
Anna Bridge 180:96ed750bd169 13254
AnnaBridge 181:57724642e740 13255 #define TIM2_OR1_TI4_RMP_Pos (2U)
Anna Bridge 180:96ed750bd169 13256 #define TIM2_OR1_TI4_RMP_Msk (0x3U << TIM2_OR1_TI4_RMP_Pos) /*!< 0x0000000C */
Anna Bridge 180:96ed750bd169 13257 #define TIM2_OR1_TI4_RMP TIM2_OR1_TI4_RMP_Msk /*!<TI4_RMP[1:0] bits (TIM2 Input Capture 4 remap) */
Anna Bridge 180:96ed750bd169 13258 #define TIM2_OR1_TI4_RMP_0 (0x1U << TIM2_OR1_TI4_RMP_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 13259 #define TIM2_OR1_TI4_RMP_1 (0x2U << TIM2_OR1_TI4_RMP_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 13260
Anna Bridge 180:96ed750bd169 13261 /******************* Bit definition for TIM2_OR2 register *******************/
AnnaBridge 181:57724642e740 13262 #define TIM2_OR2_ETRSEL_Pos (14U)
Anna Bridge 180:96ed750bd169 13263 #define TIM2_OR2_ETRSEL_Msk (0x7U << TIM2_OR2_ETRSEL_Pos) /*!< 0x0001C000 */
Anna Bridge 180:96ed750bd169 13264 #define TIM2_OR2_ETRSEL TIM2_OR2_ETRSEL_Msk /*!<ETRSEL[2:0] bits (TIM2 ETR source selection) */
Anna Bridge 180:96ed750bd169 13265 #define TIM2_OR2_ETRSEL_0 (0x1U << TIM2_OR2_ETRSEL_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 13266 #define TIM2_OR2_ETRSEL_1 (0x2U << TIM2_OR2_ETRSEL_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 13267 #define TIM2_OR2_ETRSEL_2 (0x4U << TIM2_OR2_ETRSEL_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 13268
Anna Bridge 180:96ed750bd169 13269
Anna Bridge 180:96ed750bd169 13270 /******************* Bit definition for TIM15_OR1 register ******************/
AnnaBridge 181:57724642e740 13271 #define TIM15_OR1_TI1_RMP_Pos (0U)
Anna Bridge 180:96ed750bd169 13272 #define TIM15_OR1_TI1_RMP_Msk (0x1U << TIM15_OR1_TI1_RMP_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 13273 #define TIM15_OR1_TI1_RMP TIM15_OR1_TI1_RMP_Msk /*!<TIM15 Input Capture 1 remap */
Anna Bridge 180:96ed750bd169 13274
AnnaBridge 181:57724642e740 13275 #define TIM15_OR1_ENCODER_MODE_Pos (1U)
Anna Bridge 180:96ed750bd169 13276 #define TIM15_OR1_ENCODER_MODE_Msk (0x3U << TIM15_OR1_ENCODER_MODE_Pos) /*!< 0x00000006 */
Anna Bridge 180:96ed750bd169 13277 #define TIM15_OR1_ENCODER_MODE TIM15_OR1_ENCODER_MODE_Msk /*!<ENCODER_MODE[1:0] bits (TIM15 Encoder mode) */
Anna Bridge 180:96ed750bd169 13278 #define TIM15_OR1_ENCODER_MODE_0 (0x1U << TIM15_OR1_ENCODER_MODE_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 13279 #define TIM15_OR1_ENCODER_MODE_1 (0x2U << TIM15_OR1_ENCODER_MODE_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 13280
Anna Bridge 180:96ed750bd169 13281 /******************* Bit definition for TIM15_OR2 register ******************/
AnnaBridge 181:57724642e740 13282 #define TIM15_OR2_BKINE_Pos (0U)
Anna Bridge 180:96ed750bd169 13283 #define TIM15_OR2_BKINE_Msk (0x1U << TIM15_OR2_BKINE_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 13284 #define TIM15_OR2_BKINE TIM15_OR2_BKINE_Msk /*!<BRK BKIN input enable */
AnnaBridge 181:57724642e740 13285 #define TIM15_OR2_BKCMP1E_Pos (1U)
Anna Bridge 180:96ed750bd169 13286 #define TIM15_OR2_BKCMP1E_Msk (0x1U << TIM15_OR2_BKCMP1E_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 13287 #define TIM15_OR2_BKCMP1E TIM15_OR2_BKCMP1E_Msk /*!<BRK COMP1 enable */
AnnaBridge 181:57724642e740 13288 #define TIM15_OR2_BKCMP2E_Pos (2U)
Anna Bridge 180:96ed750bd169 13289 #define TIM15_OR2_BKCMP2E_Msk (0x1U << TIM15_OR2_BKCMP2E_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 13290 #define TIM15_OR2_BKCMP2E TIM15_OR2_BKCMP2E_Msk /*!<BRK COMP2 enable */
AnnaBridge 181:57724642e740 13291 #define TIM15_OR2_BKINP_Pos (9U)
Anna Bridge 180:96ed750bd169 13292 #define TIM15_OR2_BKINP_Msk (0x1U << TIM15_OR2_BKINP_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 13293 #define TIM15_OR2_BKINP TIM15_OR2_BKINP_Msk /*!<BRK BKIN input polarity */
AnnaBridge 181:57724642e740 13294 #define TIM15_OR2_BKCMP1P_Pos (10U)
Anna Bridge 180:96ed750bd169 13295 #define TIM15_OR2_BKCMP1P_Msk (0x1U << TIM15_OR2_BKCMP1P_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 13296 #define TIM15_OR2_BKCMP1P TIM15_OR2_BKCMP1P_Msk /*!<BRK COMP1 input polarity */
AnnaBridge 181:57724642e740 13297 #define TIM15_OR2_BKCMP2P_Pos (11U)
Anna Bridge 180:96ed750bd169 13298 #define TIM15_OR2_BKCMP2P_Msk (0x1U << TIM15_OR2_BKCMP2P_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 13299 #define TIM15_OR2_BKCMP2P TIM15_OR2_BKCMP2P_Msk /*!<BRK COMP2 input polarity */
Anna Bridge 180:96ed750bd169 13300
Anna Bridge 180:96ed750bd169 13301 /******************* Bit definition for TIM16_OR1 register ******************/
AnnaBridge 181:57724642e740 13302 #define TIM16_OR1_TI1_RMP_Pos (0U)
Anna Bridge 180:96ed750bd169 13303 #define TIM16_OR1_TI1_RMP_Msk (0x7U << TIM16_OR1_TI1_RMP_Pos) /*!< 0x00000007 */
Anna Bridge 180:96ed750bd169 13304 #define TIM16_OR1_TI1_RMP TIM16_OR1_TI1_RMP_Msk /*!<TI1_RMP[2:0] bits (TIM16 Input Capture 1 remap) */
Anna Bridge 180:96ed750bd169 13305 #define TIM16_OR1_TI1_RMP_0 (0x1U << TIM16_OR1_TI1_RMP_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 13306 #define TIM16_OR1_TI1_RMP_1 (0x2U << TIM16_OR1_TI1_RMP_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 13307 #define TIM16_OR1_TI1_RMP_2 (0x4U << TIM16_OR1_TI1_RMP_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 13308
Anna Bridge 180:96ed750bd169 13309 /******************* Bit definition for TIM16_OR2 register ******************/
AnnaBridge 181:57724642e740 13310 #define TIM16_OR2_BKINE_Pos (0U)
Anna Bridge 180:96ed750bd169 13311 #define TIM16_OR2_BKINE_Msk (0x1U << TIM16_OR2_BKINE_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 13312 #define TIM16_OR2_BKINE TIM16_OR2_BKINE_Msk /*!<BRK BKIN input enable */
AnnaBridge 181:57724642e740 13313 #define TIM16_OR2_BKCMP1E_Pos (1U)
Anna Bridge 180:96ed750bd169 13314 #define TIM16_OR2_BKCMP1E_Msk (0x1U << TIM16_OR2_BKCMP1E_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 13315 #define TIM16_OR2_BKCMP1E TIM16_OR2_BKCMP1E_Msk /*!<BRK COMP1 enable */
AnnaBridge 181:57724642e740 13316 #define TIM16_OR2_BKCMP2E_Pos (2U)
Anna Bridge 180:96ed750bd169 13317 #define TIM16_OR2_BKCMP2E_Msk (0x1U << TIM16_OR2_BKCMP2E_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 13318 #define TIM16_OR2_BKCMP2E TIM16_OR2_BKCMP2E_Msk /*!<BRK COMP2 enable */
AnnaBridge 181:57724642e740 13319 #define TIM16_OR2_BKINP_Pos (9U)
Anna Bridge 180:96ed750bd169 13320 #define TIM16_OR2_BKINP_Msk (0x1U << TIM16_OR2_BKINP_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 13321 #define TIM16_OR2_BKINP TIM16_OR2_BKINP_Msk /*!<BRK BKIN input polarity */
AnnaBridge 181:57724642e740 13322 #define TIM16_OR2_BKCMP1P_Pos (10U)
Anna Bridge 180:96ed750bd169 13323 #define TIM16_OR2_BKCMP1P_Msk (0x1U << TIM16_OR2_BKCMP1P_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 13324 #define TIM16_OR2_BKCMP1P TIM16_OR2_BKCMP1P_Msk /*!<BRK COMP1 input polarity */
AnnaBridge 181:57724642e740 13325 #define TIM16_OR2_BKCMP2P_Pos (11U)
Anna Bridge 180:96ed750bd169 13326 #define TIM16_OR2_BKCMP2P_Msk (0x1U << TIM16_OR2_BKCMP2P_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 13327 #define TIM16_OR2_BKCMP2P TIM16_OR2_BKCMP2P_Msk /*!<BRK COMP2 input polarity */
Anna Bridge 180:96ed750bd169 13328
Anna Bridge 180:96ed750bd169 13329
Anna Bridge 180:96ed750bd169 13330 /******************************************************************************/
Anna Bridge 180:96ed750bd169 13331 /* */
Anna Bridge 180:96ed750bd169 13332 /* Low Power Timer (LPTTIM) */
Anna Bridge 180:96ed750bd169 13333 /* */
Anna Bridge 180:96ed750bd169 13334 /******************************************************************************/
Anna Bridge 180:96ed750bd169 13335 /****************** Bit definition for LPTIM_ISR register *******************/
AnnaBridge 181:57724642e740 13336 #define LPTIM_ISR_CMPM_Pos (0U)
Anna Bridge 180:96ed750bd169 13337 #define LPTIM_ISR_CMPM_Msk (0x1U << LPTIM_ISR_CMPM_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 13338 #define LPTIM_ISR_CMPM LPTIM_ISR_CMPM_Msk /*!< Compare match */
AnnaBridge 181:57724642e740 13339 #define LPTIM_ISR_ARRM_Pos (1U)
Anna Bridge 180:96ed750bd169 13340 #define LPTIM_ISR_ARRM_Msk (0x1U << LPTIM_ISR_ARRM_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 13341 #define LPTIM_ISR_ARRM LPTIM_ISR_ARRM_Msk /*!< Autoreload match */
AnnaBridge 181:57724642e740 13342 #define LPTIM_ISR_EXTTRIG_Pos (2U)
Anna Bridge 180:96ed750bd169 13343 #define LPTIM_ISR_EXTTRIG_Msk (0x1U << LPTIM_ISR_EXTTRIG_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 13344 #define LPTIM_ISR_EXTTRIG LPTIM_ISR_EXTTRIG_Msk /*!< External trigger edge event */
AnnaBridge 181:57724642e740 13345 #define LPTIM_ISR_CMPOK_Pos (3U)
Anna Bridge 180:96ed750bd169 13346 #define LPTIM_ISR_CMPOK_Msk (0x1U << LPTIM_ISR_CMPOK_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 13347 #define LPTIM_ISR_CMPOK LPTIM_ISR_CMPOK_Msk /*!< Compare register update OK */
AnnaBridge 181:57724642e740 13348 #define LPTIM_ISR_ARROK_Pos (4U)
Anna Bridge 180:96ed750bd169 13349 #define LPTIM_ISR_ARROK_Msk (0x1U << LPTIM_ISR_ARROK_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 13350 #define LPTIM_ISR_ARROK LPTIM_ISR_ARROK_Msk /*!< Autoreload register update OK */
AnnaBridge 181:57724642e740 13351 #define LPTIM_ISR_UP_Pos (5U)
Anna Bridge 180:96ed750bd169 13352 #define LPTIM_ISR_UP_Msk (0x1U << LPTIM_ISR_UP_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 13353 #define LPTIM_ISR_UP LPTIM_ISR_UP_Msk /*!< Counter direction change down to up */
AnnaBridge 181:57724642e740 13354 #define LPTIM_ISR_DOWN_Pos (6U)
Anna Bridge 180:96ed750bd169 13355 #define LPTIM_ISR_DOWN_Msk (0x1U << LPTIM_ISR_DOWN_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 13356 #define LPTIM_ISR_DOWN LPTIM_ISR_DOWN_Msk /*!< Counter direction change up to down */
Anna Bridge 180:96ed750bd169 13357
Anna Bridge 180:96ed750bd169 13358 /****************** Bit definition for LPTIM_ICR register *******************/
AnnaBridge 181:57724642e740 13359 #define LPTIM_ICR_CMPMCF_Pos (0U)
Anna Bridge 180:96ed750bd169 13360 #define LPTIM_ICR_CMPMCF_Msk (0x1U << LPTIM_ICR_CMPMCF_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 13361 #define LPTIM_ICR_CMPMCF LPTIM_ICR_CMPMCF_Msk /*!< Compare match Clear Flag */
AnnaBridge 181:57724642e740 13362 #define LPTIM_ICR_ARRMCF_Pos (1U)
Anna Bridge 180:96ed750bd169 13363 #define LPTIM_ICR_ARRMCF_Msk (0x1U << LPTIM_ICR_ARRMCF_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 13364 #define LPTIM_ICR_ARRMCF LPTIM_ICR_ARRMCF_Msk /*!< Autoreload match Clear Flag */
AnnaBridge 181:57724642e740 13365 #define LPTIM_ICR_EXTTRIGCF_Pos (2U)
Anna Bridge 180:96ed750bd169 13366 #define LPTIM_ICR_EXTTRIGCF_Msk (0x1U << LPTIM_ICR_EXTTRIGCF_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 13367 #define LPTIM_ICR_EXTTRIGCF LPTIM_ICR_EXTTRIGCF_Msk /*!< External trigger edge event Clear Flag */
AnnaBridge 181:57724642e740 13368 #define LPTIM_ICR_CMPOKCF_Pos (3U)
Anna Bridge 180:96ed750bd169 13369 #define LPTIM_ICR_CMPOKCF_Msk (0x1U << LPTIM_ICR_CMPOKCF_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 13370 #define LPTIM_ICR_CMPOKCF LPTIM_ICR_CMPOKCF_Msk /*!< Compare register update OK Clear Flag */
AnnaBridge 181:57724642e740 13371 #define LPTIM_ICR_ARROKCF_Pos (4U)
Anna Bridge 180:96ed750bd169 13372 #define LPTIM_ICR_ARROKCF_Msk (0x1U << LPTIM_ICR_ARROKCF_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 13373 #define LPTIM_ICR_ARROKCF LPTIM_ICR_ARROKCF_Msk /*!< Autoreload register update OK Clear Flag */
AnnaBridge 181:57724642e740 13374 #define LPTIM_ICR_UPCF_Pos (5U)
Anna Bridge 180:96ed750bd169 13375 #define LPTIM_ICR_UPCF_Msk (0x1U << LPTIM_ICR_UPCF_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 13376 #define LPTIM_ICR_UPCF LPTIM_ICR_UPCF_Msk /*!< Counter direction change down to up Clear Flag */
AnnaBridge 181:57724642e740 13377 #define LPTIM_ICR_DOWNCF_Pos (6U)
Anna Bridge 180:96ed750bd169 13378 #define LPTIM_ICR_DOWNCF_Msk (0x1U << LPTIM_ICR_DOWNCF_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 13379 #define LPTIM_ICR_DOWNCF LPTIM_ICR_DOWNCF_Msk /*!< Counter direction change up to down Clear Flag */
Anna Bridge 180:96ed750bd169 13380
Anna Bridge 180:96ed750bd169 13381 /****************** Bit definition for LPTIM_IER register ********************/
AnnaBridge 181:57724642e740 13382 #define LPTIM_IER_CMPMIE_Pos (0U)
Anna Bridge 180:96ed750bd169 13383 #define LPTIM_IER_CMPMIE_Msk (0x1U << LPTIM_IER_CMPMIE_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 13384 #define LPTIM_IER_CMPMIE LPTIM_IER_CMPMIE_Msk /*!< Compare match Interrupt Enable */
AnnaBridge 181:57724642e740 13385 #define LPTIM_IER_ARRMIE_Pos (1U)
Anna Bridge 180:96ed750bd169 13386 #define LPTIM_IER_ARRMIE_Msk (0x1U << LPTIM_IER_ARRMIE_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 13387 #define LPTIM_IER_ARRMIE LPTIM_IER_ARRMIE_Msk /*!< Autoreload match Interrupt Enable */
AnnaBridge 181:57724642e740 13388 #define LPTIM_IER_EXTTRIGIE_Pos (2U)
Anna Bridge 180:96ed750bd169 13389 #define LPTIM_IER_EXTTRIGIE_Msk (0x1U << LPTIM_IER_EXTTRIGIE_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 13390 #define LPTIM_IER_EXTTRIGIE LPTIM_IER_EXTTRIGIE_Msk /*!< External trigger edge event Interrupt Enable */
AnnaBridge 181:57724642e740 13391 #define LPTIM_IER_CMPOKIE_Pos (3U)
Anna Bridge 180:96ed750bd169 13392 #define LPTIM_IER_CMPOKIE_Msk (0x1U << LPTIM_IER_CMPOKIE_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 13393 #define LPTIM_IER_CMPOKIE LPTIM_IER_CMPOKIE_Msk /*!< Compare register update OK Interrupt Enable */
AnnaBridge 181:57724642e740 13394 #define LPTIM_IER_ARROKIE_Pos (4U)
Anna Bridge 180:96ed750bd169 13395 #define LPTIM_IER_ARROKIE_Msk (0x1U << LPTIM_IER_ARROKIE_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 13396 #define LPTIM_IER_ARROKIE LPTIM_IER_ARROKIE_Msk /*!< Autoreload register update OK Interrupt Enable */
AnnaBridge 181:57724642e740 13397 #define LPTIM_IER_UPIE_Pos (5U)
Anna Bridge 180:96ed750bd169 13398 #define LPTIM_IER_UPIE_Msk (0x1U << LPTIM_IER_UPIE_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 13399 #define LPTIM_IER_UPIE LPTIM_IER_UPIE_Msk /*!< Counter direction change down to up Interrupt Enable */
AnnaBridge 181:57724642e740 13400 #define LPTIM_IER_DOWNIE_Pos (6U)
Anna Bridge 180:96ed750bd169 13401 #define LPTIM_IER_DOWNIE_Msk (0x1U << LPTIM_IER_DOWNIE_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 13402 #define LPTIM_IER_DOWNIE LPTIM_IER_DOWNIE_Msk /*!< Counter direction change up to down Interrupt Enable */
Anna Bridge 180:96ed750bd169 13403
Anna Bridge 180:96ed750bd169 13404 /****************** Bit definition for LPTIM_CFGR register *******************/
AnnaBridge 181:57724642e740 13405 #define LPTIM_CFGR_CKSEL_Pos (0U)
Anna Bridge 180:96ed750bd169 13406 #define LPTIM_CFGR_CKSEL_Msk (0x1U << LPTIM_CFGR_CKSEL_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 13407 #define LPTIM_CFGR_CKSEL LPTIM_CFGR_CKSEL_Msk /*!< Clock selector */
Anna Bridge 180:96ed750bd169 13408
AnnaBridge 181:57724642e740 13409 #define LPTIM_CFGR_CKPOL_Pos (1U)
Anna Bridge 180:96ed750bd169 13410 #define LPTIM_CFGR_CKPOL_Msk (0x3U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000006 */
Anna Bridge 180:96ed750bd169 13411 #define LPTIM_CFGR_CKPOL LPTIM_CFGR_CKPOL_Msk /*!< CKPOL[1:0] bits (Clock polarity) */
Anna Bridge 180:96ed750bd169 13412 #define LPTIM_CFGR_CKPOL_0 (0x1U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 13413 #define LPTIM_CFGR_CKPOL_1 (0x2U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 13414
AnnaBridge 181:57724642e740 13415 #define LPTIM_CFGR_CKFLT_Pos (3U)
Anna Bridge 180:96ed750bd169 13416 #define LPTIM_CFGR_CKFLT_Msk (0x3U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000018 */
Anna Bridge 180:96ed750bd169 13417 #define LPTIM_CFGR_CKFLT LPTIM_CFGR_CKFLT_Msk /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */
Anna Bridge 180:96ed750bd169 13418 #define LPTIM_CFGR_CKFLT_0 (0x1U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 13419 #define LPTIM_CFGR_CKFLT_1 (0x2U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 13420
AnnaBridge 181:57724642e740 13421 #define LPTIM_CFGR_TRGFLT_Pos (6U)
Anna Bridge 180:96ed750bd169 13422 #define LPTIM_CFGR_TRGFLT_Msk (0x3U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x000000C0 */
Anna Bridge 180:96ed750bd169 13423 #define LPTIM_CFGR_TRGFLT LPTIM_CFGR_TRGFLT_Msk /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */
Anna Bridge 180:96ed750bd169 13424 #define LPTIM_CFGR_TRGFLT_0 (0x1U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 13425 #define LPTIM_CFGR_TRGFLT_1 (0x2U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 13426
AnnaBridge 181:57724642e740 13427 #define LPTIM_CFGR_PRESC_Pos (9U)
Anna Bridge 180:96ed750bd169 13428 #define LPTIM_CFGR_PRESC_Msk (0x7U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000E00 */
Anna Bridge 180:96ed750bd169 13429 #define LPTIM_CFGR_PRESC LPTIM_CFGR_PRESC_Msk /*!< PRESC[2:0] bits (Clock prescaler) */
Anna Bridge 180:96ed750bd169 13430 #define LPTIM_CFGR_PRESC_0 (0x1U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 13431 #define LPTIM_CFGR_PRESC_1 (0x2U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 13432 #define LPTIM_CFGR_PRESC_2 (0x4U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 13433
AnnaBridge 181:57724642e740 13434 #define LPTIM_CFGR_TRIGSEL_Pos (13U)
Anna Bridge 180:96ed750bd169 13435 #define LPTIM_CFGR_TRIGSEL_Msk (0x7U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x0000E000 */
Anna Bridge 180:96ed750bd169 13436 #define LPTIM_CFGR_TRIGSEL LPTIM_CFGR_TRIGSEL_Msk /*!< TRIGSEL[2:0]] bits (Trigger selector) */
Anna Bridge 180:96ed750bd169 13437 #define LPTIM_CFGR_TRIGSEL_0 (0x1U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 13438 #define LPTIM_CFGR_TRIGSEL_1 (0x2U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 13439 #define LPTIM_CFGR_TRIGSEL_2 (0x4U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 13440
AnnaBridge 181:57724642e740 13441 #define LPTIM_CFGR_TRIGEN_Pos (17U)
Anna Bridge 180:96ed750bd169 13442 #define LPTIM_CFGR_TRIGEN_Msk (0x3U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00060000 */
Anna Bridge 180:96ed750bd169 13443 #define LPTIM_CFGR_TRIGEN LPTIM_CFGR_TRIGEN_Msk /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */
Anna Bridge 180:96ed750bd169 13444 #define LPTIM_CFGR_TRIGEN_0 (0x1U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 13445 #define LPTIM_CFGR_TRIGEN_1 (0x2U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 13446
AnnaBridge 181:57724642e740 13447 #define LPTIM_CFGR_TIMOUT_Pos (19U)
Anna Bridge 180:96ed750bd169 13448 #define LPTIM_CFGR_TIMOUT_Msk (0x1U << LPTIM_CFGR_TIMOUT_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 13449 #define LPTIM_CFGR_TIMOUT LPTIM_CFGR_TIMOUT_Msk /*!< Timout enable */
AnnaBridge 181:57724642e740 13450 #define LPTIM_CFGR_WAVE_Pos (20U)
Anna Bridge 180:96ed750bd169 13451 #define LPTIM_CFGR_WAVE_Msk (0x1U << LPTIM_CFGR_WAVE_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 13452 #define LPTIM_CFGR_WAVE LPTIM_CFGR_WAVE_Msk /*!< Waveform shape */
AnnaBridge 181:57724642e740 13453 #define LPTIM_CFGR_WAVPOL_Pos (21U)
Anna Bridge 180:96ed750bd169 13454 #define LPTIM_CFGR_WAVPOL_Msk (0x1U << LPTIM_CFGR_WAVPOL_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 13455 #define LPTIM_CFGR_WAVPOL LPTIM_CFGR_WAVPOL_Msk /*!< Waveform shape polarity */
AnnaBridge 181:57724642e740 13456 #define LPTIM_CFGR_PRELOAD_Pos (22U)
Anna Bridge 180:96ed750bd169 13457 #define LPTIM_CFGR_PRELOAD_Msk (0x1U << LPTIM_CFGR_PRELOAD_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 13458 #define LPTIM_CFGR_PRELOAD LPTIM_CFGR_PRELOAD_Msk /*!< Reg update mode */
AnnaBridge 181:57724642e740 13459 #define LPTIM_CFGR_COUNTMODE_Pos (23U)
Anna Bridge 180:96ed750bd169 13460 #define LPTIM_CFGR_COUNTMODE_Msk (0x1U << LPTIM_CFGR_COUNTMODE_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 13461 #define LPTIM_CFGR_COUNTMODE LPTIM_CFGR_COUNTMODE_Msk /*!< Counter mode enable */
AnnaBridge 181:57724642e740 13462 #define LPTIM_CFGR_ENC_Pos (24U)
Anna Bridge 180:96ed750bd169 13463 #define LPTIM_CFGR_ENC_Msk (0x1U << LPTIM_CFGR_ENC_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 13464 #define LPTIM_CFGR_ENC LPTIM_CFGR_ENC_Msk /*!< Encoder mode enable */
Anna Bridge 180:96ed750bd169 13465
Anna Bridge 180:96ed750bd169 13466 /****************** Bit definition for LPTIM_CR register ********************/
AnnaBridge 181:57724642e740 13467 #define LPTIM_CR_ENABLE_Pos (0U)
Anna Bridge 180:96ed750bd169 13468 #define LPTIM_CR_ENABLE_Msk (0x1U << LPTIM_CR_ENABLE_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 13469 #define LPTIM_CR_ENABLE LPTIM_CR_ENABLE_Msk /*!< LPTIMer enable */
AnnaBridge 181:57724642e740 13470 #define LPTIM_CR_SNGSTRT_Pos (1U)
Anna Bridge 180:96ed750bd169 13471 #define LPTIM_CR_SNGSTRT_Msk (0x1U << LPTIM_CR_SNGSTRT_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 13472 #define LPTIM_CR_SNGSTRT LPTIM_CR_SNGSTRT_Msk /*!< Timer start in single mode */
AnnaBridge 181:57724642e740 13473 #define LPTIM_CR_CNTSTRT_Pos (2U)
Anna Bridge 180:96ed750bd169 13474 #define LPTIM_CR_CNTSTRT_Msk (0x1U << LPTIM_CR_CNTSTRT_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 13475 #define LPTIM_CR_CNTSTRT LPTIM_CR_CNTSTRT_Msk /*!< Timer start in continuous mode */
Anna Bridge 180:96ed750bd169 13476
Anna Bridge 180:96ed750bd169 13477 /****************** Bit definition for LPTIM_CMP register *******************/
AnnaBridge 181:57724642e740 13478 #define LPTIM_CMP_CMP_Pos (0U)
Anna Bridge 180:96ed750bd169 13479 #define LPTIM_CMP_CMP_Msk (0xFFFFU << LPTIM_CMP_CMP_Pos) /*!< 0x0000FFFF */
Anna Bridge 180:96ed750bd169 13480 #define LPTIM_CMP_CMP LPTIM_CMP_CMP_Msk /*!< Compare register */
Anna Bridge 180:96ed750bd169 13481
Anna Bridge 180:96ed750bd169 13482 /****************** Bit definition for LPTIM_ARR register *******************/
AnnaBridge 181:57724642e740 13483 #define LPTIM_ARR_ARR_Pos (0U)
Anna Bridge 180:96ed750bd169 13484 #define LPTIM_ARR_ARR_Msk (0xFFFFU << LPTIM_ARR_ARR_Pos) /*!< 0x0000FFFF */
Anna Bridge 180:96ed750bd169 13485 #define LPTIM_ARR_ARR LPTIM_ARR_ARR_Msk /*!< Auto reload register */
Anna Bridge 180:96ed750bd169 13486
Anna Bridge 180:96ed750bd169 13487 /****************** Bit definition for LPTIM_CNT register *******************/
AnnaBridge 181:57724642e740 13488 #define LPTIM_CNT_CNT_Pos (0U)
Anna Bridge 180:96ed750bd169 13489 #define LPTIM_CNT_CNT_Msk (0xFFFFU << LPTIM_CNT_CNT_Pos) /*!< 0x0000FFFF */
Anna Bridge 180:96ed750bd169 13490 #define LPTIM_CNT_CNT LPTIM_CNT_CNT_Msk /*!< Counter register */
Anna Bridge 180:96ed750bd169 13491
Anna Bridge 180:96ed750bd169 13492 /****************** Bit definition for LPTIM_OR register ********************/
AnnaBridge 181:57724642e740 13493 #define LPTIM_OR_OR_Pos (0U)
Anna Bridge 180:96ed750bd169 13494 #define LPTIM_OR_OR_Msk (0x3U << LPTIM_OR_OR_Pos) /*!< 0x00000003 */
Anna Bridge 180:96ed750bd169 13495 #define LPTIM_OR_OR LPTIM_OR_OR_Msk /*!< OR[1:0] bits (Remap selection) */
Anna Bridge 180:96ed750bd169 13496 #define LPTIM_OR_OR_0 (0x1U << LPTIM_OR_OR_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 13497 #define LPTIM_OR_OR_1 (0x2U << LPTIM_OR_OR_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 13498
Anna Bridge 180:96ed750bd169 13499 /******************************************************************************/
Anna Bridge 180:96ed750bd169 13500 /* */
Anna Bridge 180:96ed750bd169 13501 /* Analog Comparators (COMP) */
Anna Bridge 180:96ed750bd169 13502 /* */
Anna Bridge 180:96ed750bd169 13503 /******************************************************************************/
Anna Bridge 180:96ed750bd169 13504 /********************** Bit definition for COMP_CSR register ****************/
AnnaBridge 181:57724642e740 13505 #define COMP_CSR_EN_Pos (0U)
Anna Bridge 180:96ed750bd169 13506 #define COMP_CSR_EN_Msk (0x1U << COMP_CSR_EN_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 13507 #define COMP_CSR_EN COMP_CSR_EN_Msk /*!< Comparator enable */
Anna Bridge 180:96ed750bd169 13508
AnnaBridge 181:57724642e740 13509 #define COMP_CSR_PWRMODE_Pos (2U)
Anna Bridge 180:96ed750bd169 13510 #define COMP_CSR_PWRMODE_Msk (0x3U << COMP_CSR_PWRMODE_Pos) /*!< 0x0000000C */
Anna Bridge 180:96ed750bd169 13511 #define COMP_CSR_PWRMODE COMP_CSR_PWRMODE_Msk /*!< Comparator power mode */
Anna Bridge 180:96ed750bd169 13512 #define COMP_CSR_PWRMODE_0 (0x1U << COMP_CSR_PWRMODE_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 13513 #define COMP_CSR_PWRMODE_1 (0x2U << COMP_CSR_PWRMODE_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 13514
AnnaBridge 181:57724642e740 13515 #define COMP_CSR_INMSEL_Pos (4U)
Anna Bridge 180:96ed750bd169 13516 #define COMP_CSR_INMSEL_Msk (0x7U << COMP_CSR_INMSEL_Pos) /*!< 0x00000070 */
Anna Bridge 180:96ed750bd169 13517 #define COMP_CSR_INMSEL COMP_CSR_INMSEL_Msk /*!< Comparator input minus selection */
Anna Bridge 180:96ed750bd169 13518 #define COMP_CSR_INMSEL_0 (0x1U << COMP_CSR_INMSEL_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 13519 #define COMP_CSR_INMSEL_1 (0x2U << COMP_CSR_INMSEL_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 13520 #define COMP_CSR_INMSEL_2 (0x4U << COMP_CSR_INMSEL_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 13521
AnnaBridge 181:57724642e740 13522 #define COMP_CSR_INPSEL_Pos (7U)
Anna Bridge 180:96ed750bd169 13523 #define COMP_CSR_INPSEL_Msk (0x3U << COMP_CSR_INPSEL_Pos) /*!< 0x00000180 */
Anna Bridge 180:96ed750bd169 13524 #define COMP_CSR_INPSEL COMP_CSR_INPSEL_Msk /*!< Comparator input plus selection */
Anna Bridge 180:96ed750bd169 13525 #define COMP_CSR_INPSEL_0 (0x1U << COMP_CSR_INPSEL_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 13526 #define COMP_CSR_INPSEL_1 (0x2U << COMP_CSR_INPSEL_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 13527
AnnaBridge 181:57724642e740 13528 #define COMP_CSR_WINMODE_Pos (9U)
Anna Bridge 180:96ed750bd169 13529 #define COMP_CSR_WINMODE_Msk (0x1U << COMP_CSR_WINMODE_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 13530 #define COMP_CSR_WINMODE COMP_CSR_WINMODE_Msk /*!< Pair of comparators window mode. Bit intended to be used with COMP common instance (COMP_Common_TypeDef) */
Anna Bridge 180:96ed750bd169 13531
AnnaBridge 181:57724642e740 13532 #define COMP_CSR_POLARITY_Pos (15U)
Anna Bridge 180:96ed750bd169 13533 #define COMP_CSR_POLARITY_Msk (0x1U << COMP_CSR_POLARITY_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 13534 #define COMP_CSR_POLARITY COMP_CSR_POLARITY_Msk /*!< Comparator output polarity */
Anna Bridge 180:96ed750bd169 13535
AnnaBridge 181:57724642e740 13536 #define COMP_CSR_HYST_Pos (16U)
Anna Bridge 180:96ed750bd169 13537 #define COMP_CSR_HYST_Msk (0x3U << COMP_CSR_HYST_Pos) /*!< 0x00030000 */
Anna Bridge 180:96ed750bd169 13538 #define COMP_CSR_HYST COMP_CSR_HYST_Msk /*!< Comparator hysteresis */
Anna Bridge 180:96ed750bd169 13539 #define COMP_CSR_HYST_0 (0x1U << COMP_CSR_HYST_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 13540 #define COMP_CSR_HYST_1 (0x2U << COMP_CSR_HYST_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 13541
AnnaBridge 181:57724642e740 13542 #define COMP_CSR_BLANKING_Pos (18U)
Anna Bridge 180:96ed750bd169 13543 #define COMP_CSR_BLANKING_Msk (0x7U << COMP_CSR_BLANKING_Pos) /*!< 0x001C0000 */
Anna Bridge 180:96ed750bd169 13544 #define COMP_CSR_BLANKING COMP_CSR_BLANKING_Msk /*!< Comparator blanking source */
Anna Bridge 180:96ed750bd169 13545 #define COMP_CSR_BLANKING_0 (0x1U << COMP_CSR_BLANKING_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 13546 #define COMP_CSR_BLANKING_1 (0x2U << COMP_CSR_BLANKING_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 13547 #define COMP_CSR_BLANKING_2 (0x4U << COMP_CSR_BLANKING_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 13548
AnnaBridge 181:57724642e740 13549 #define COMP_CSR_BRGEN_Pos (22U)
Anna Bridge 180:96ed750bd169 13550 #define COMP_CSR_BRGEN_Msk (0x1U << COMP_CSR_BRGEN_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 13551 #define COMP_CSR_BRGEN COMP_CSR_BRGEN_Msk /*!< Comparator voltage scaler enable */
AnnaBridge 181:57724642e740 13552 #define COMP_CSR_SCALEN_Pos (23U)
Anna Bridge 180:96ed750bd169 13553 #define COMP_CSR_SCALEN_Msk (0x1U << COMP_CSR_SCALEN_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 13554 #define COMP_CSR_SCALEN COMP_CSR_SCALEN_Msk /*!< Comparator scaler bridge enable */
Anna Bridge 180:96ed750bd169 13555
AnnaBridge 181:57724642e740 13556 #define COMP_CSR_INMESEL_Pos (25U)
Anna Bridge 180:96ed750bd169 13557 #define COMP_CSR_INMESEL_Msk (0x3U << COMP_CSR_INMESEL_Pos) /*!< 0x06000000 */
Anna Bridge 180:96ed750bd169 13558 #define COMP_CSR_INMESEL COMP_CSR_INMESEL_Msk /*!< Comparator input minus extended selection */
Anna Bridge 180:96ed750bd169 13559 #define COMP_CSR_INMESEL_0 (0x1U << COMP_CSR_INMESEL_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 13560 #define COMP_CSR_INMESEL_1 (0x2U << COMP_CSR_INMESEL_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 13561
AnnaBridge 181:57724642e740 13562 #define COMP_CSR_VALUE_Pos (30U)
Anna Bridge 180:96ed750bd169 13563 #define COMP_CSR_VALUE_Msk (0x1U << COMP_CSR_VALUE_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 13564 #define COMP_CSR_VALUE COMP_CSR_VALUE_Msk /*!< Comparator output level */
Anna Bridge 180:96ed750bd169 13565
AnnaBridge 181:57724642e740 13566 #define COMP_CSR_LOCK_Pos (31U)
Anna Bridge 180:96ed750bd169 13567 #define COMP_CSR_LOCK_Msk (0x1U << COMP_CSR_LOCK_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 13568 #define COMP_CSR_LOCK COMP_CSR_LOCK_Msk /*!< Comparator lock */
Anna Bridge 180:96ed750bd169 13569
Anna Bridge 180:96ed750bd169 13570 /******************************************************************************/
Anna Bridge 180:96ed750bd169 13571 /* */
Anna Bridge 180:96ed750bd169 13572 /* Operational Amplifier (OPAMP) */
Anna Bridge 180:96ed750bd169 13573 /* */
Anna Bridge 180:96ed750bd169 13574 /******************************************************************************/
Anna Bridge 180:96ed750bd169 13575 /********************* Bit definition for OPAMPx_CSR register ***************/
AnnaBridge 181:57724642e740 13576 #define OPAMP_CSR_OPAMPxEN_Pos (0U)
Anna Bridge 180:96ed750bd169 13577 #define OPAMP_CSR_OPAMPxEN_Msk (0x1U << OPAMP_CSR_OPAMPxEN_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 13578 #define OPAMP_CSR_OPAMPxEN OPAMP_CSR_OPAMPxEN_Msk /*!< OPAMP enable */
AnnaBridge 181:57724642e740 13579 #define OPAMP_CSR_OPALPM_Pos (1U)
Anna Bridge 180:96ed750bd169 13580 #define OPAMP_CSR_OPALPM_Msk (0x1U << OPAMP_CSR_OPALPM_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 13581 #define OPAMP_CSR_OPALPM OPAMP_CSR_OPALPM_Msk /*!< Operational amplifier Low Power Mode */
Anna Bridge 180:96ed750bd169 13582
AnnaBridge 181:57724642e740 13583 #define OPAMP_CSR_OPAMODE_Pos (2U)
Anna Bridge 180:96ed750bd169 13584 #define OPAMP_CSR_OPAMODE_Msk (0x3U << OPAMP_CSR_OPAMODE_Pos) /*!< 0x0000000C */
Anna Bridge 180:96ed750bd169 13585 #define OPAMP_CSR_OPAMODE OPAMP_CSR_OPAMODE_Msk /*!< Operational amplifier PGA mode */
Anna Bridge 180:96ed750bd169 13586 #define OPAMP_CSR_OPAMODE_0 (0x1U << OPAMP_CSR_OPAMODE_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 13587 #define OPAMP_CSR_OPAMODE_1 (0x2U << OPAMP_CSR_OPAMODE_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 13588
AnnaBridge 181:57724642e740 13589 #define OPAMP_CSR_PGGAIN_Pos (4U)
Anna Bridge 180:96ed750bd169 13590 #define OPAMP_CSR_PGGAIN_Msk (0x3U << OPAMP_CSR_PGGAIN_Pos) /*!< 0x00000030 */
Anna Bridge 180:96ed750bd169 13591 #define OPAMP_CSR_PGGAIN OPAMP_CSR_PGGAIN_Msk /*!< Operational amplifier Programmable amplifier gain value */
Anna Bridge 180:96ed750bd169 13592 #define OPAMP_CSR_PGGAIN_0 (0x1U << OPAMP_CSR_PGGAIN_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 13593 #define OPAMP_CSR_PGGAIN_1 (0x2U << OPAMP_CSR_PGGAIN_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 13594
AnnaBridge 181:57724642e740 13595 #define OPAMP_CSR_VMSEL_Pos (8U)
Anna Bridge 180:96ed750bd169 13596 #define OPAMP_CSR_VMSEL_Msk (0x3U << OPAMP_CSR_VMSEL_Pos) /*!< 0x00000300 */
Anna Bridge 180:96ed750bd169 13597 #define OPAMP_CSR_VMSEL OPAMP_CSR_VMSEL_Msk /*!< Inverting input selection */
Anna Bridge 180:96ed750bd169 13598 #define OPAMP_CSR_VMSEL_0 (0x1U << OPAMP_CSR_VMSEL_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 13599 #define OPAMP_CSR_VMSEL_1 (0x2U << OPAMP_CSR_VMSEL_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 13600
AnnaBridge 181:57724642e740 13601 #define OPAMP_CSR_VPSEL_Pos (10U)
Anna Bridge 180:96ed750bd169 13602 #define OPAMP_CSR_VPSEL_Msk (0x1U << OPAMP_CSR_VPSEL_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 13603 #define OPAMP_CSR_VPSEL OPAMP_CSR_VPSEL_Msk /*!< Non inverted input selection */
AnnaBridge 181:57724642e740 13604 #define OPAMP_CSR_CALON_Pos (12U)
Anna Bridge 180:96ed750bd169 13605 #define OPAMP_CSR_CALON_Msk (0x1U << OPAMP_CSR_CALON_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 13606 #define OPAMP_CSR_CALON OPAMP_CSR_CALON_Msk /*!< Calibration mode enable */
AnnaBridge 181:57724642e740 13607 #define OPAMP_CSR_CALSEL_Pos (13U)
Anna Bridge 180:96ed750bd169 13608 #define OPAMP_CSR_CALSEL_Msk (0x1U << OPAMP_CSR_CALSEL_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 13609 #define OPAMP_CSR_CALSEL OPAMP_CSR_CALSEL_Msk /*!< Calibration selection */
AnnaBridge 181:57724642e740 13610 #define OPAMP_CSR_USERTRIM_Pos (14U)
Anna Bridge 180:96ed750bd169 13611 #define OPAMP_CSR_USERTRIM_Msk (0x1U << OPAMP_CSR_USERTRIM_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 13612 #define OPAMP_CSR_USERTRIM OPAMP_CSR_USERTRIM_Msk /*!< User trimming enable */
AnnaBridge 181:57724642e740 13613 #define OPAMP_CSR_CALOUT_Pos (15U)
Anna Bridge 180:96ed750bd169 13614 #define OPAMP_CSR_CALOUT_Msk (0x1U << OPAMP_CSR_CALOUT_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 13615 #define OPAMP_CSR_CALOUT OPAMP_CSR_CALOUT_Msk /*!< Operational amplifier1 calibration output */
Anna Bridge 180:96ed750bd169 13616
Anna Bridge 180:96ed750bd169 13617 /********************* Bit definition for OPAMP1_CSR register ***************/
AnnaBridge 181:57724642e740 13618 #define OPAMP1_CSR_OPAEN_Pos (0U)
Anna Bridge 180:96ed750bd169 13619 #define OPAMP1_CSR_OPAEN_Msk (0x1U << OPAMP1_CSR_OPAEN_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 13620 #define OPAMP1_CSR_OPAEN OPAMP1_CSR_OPAEN_Msk /*!< Operational amplifier1 Enable */
AnnaBridge 181:57724642e740 13621 #define OPAMP1_CSR_OPALPM_Pos (1U)
Anna Bridge 180:96ed750bd169 13622 #define OPAMP1_CSR_OPALPM_Msk (0x1U << OPAMP1_CSR_OPALPM_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 13623 #define OPAMP1_CSR_OPALPM OPAMP1_CSR_OPALPM_Msk /*!< Operational amplifier1 Low Power Mode */
Anna Bridge 180:96ed750bd169 13624
AnnaBridge 181:57724642e740 13625 #define OPAMP1_CSR_OPAMODE_Pos (2U)
Anna Bridge 180:96ed750bd169 13626 #define OPAMP1_CSR_OPAMODE_Msk (0x3U << OPAMP1_CSR_OPAMODE_Pos) /*!< 0x0000000C */
Anna Bridge 180:96ed750bd169 13627 #define OPAMP1_CSR_OPAMODE OPAMP1_CSR_OPAMODE_Msk /*!< Operational amplifier1 PGA mode */
Anna Bridge 180:96ed750bd169 13628 #define OPAMP1_CSR_OPAMODE_0 (0x1U << OPAMP1_CSR_OPAMODE_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 13629 #define OPAMP1_CSR_OPAMODE_1 (0x2U << OPAMP1_CSR_OPAMODE_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 13630
AnnaBridge 181:57724642e740 13631 #define OPAMP1_CSR_PGAGAIN_Pos (4U)
Anna Bridge 180:96ed750bd169 13632 #define OPAMP1_CSR_PGAGAIN_Msk (0x3U << OPAMP1_CSR_PGAGAIN_Pos) /*!< 0x00000030 */
Anna Bridge 180:96ed750bd169 13633 #define OPAMP1_CSR_PGAGAIN OPAMP1_CSR_PGAGAIN_Msk /*!< Operational amplifier1 Programmable amplifier gain value */
Anna Bridge 180:96ed750bd169 13634 #define OPAMP1_CSR_PGAGAIN_0 (0x1U << OPAMP1_CSR_PGAGAIN_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 13635 #define OPAMP1_CSR_PGAGAIN_1 (0x2U << OPAMP1_CSR_PGAGAIN_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 13636
AnnaBridge 181:57724642e740 13637 #define OPAMP1_CSR_VMSEL_Pos (8U)
Anna Bridge 180:96ed750bd169 13638 #define OPAMP1_CSR_VMSEL_Msk (0x3U << OPAMP1_CSR_VMSEL_Pos) /*!< 0x00000300 */
Anna Bridge 180:96ed750bd169 13639 #define OPAMP1_CSR_VMSEL OPAMP1_CSR_VMSEL_Msk /*!< Inverting input selection */
Anna Bridge 180:96ed750bd169 13640 #define OPAMP1_CSR_VMSEL_0 (0x1U << OPAMP1_CSR_VMSEL_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 13641 #define OPAMP1_CSR_VMSEL_1 (0x2U << OPAMP1_CSR_VMSEL_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 13642
AnnaBridge 181:57724642e740 13643 #define OPAMP1_CSR_VPSEL_Pos (10U)
Anna Bridge 180:96ed750bd169 13644 #define OPAMP1_CSR_VPSEL_Msk (0x1U << OPAMP1_CSR_VPSEL_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 13645 #define OPAMP1_CSR_VPSEL OPAMP1_CSR_VPSEL_Msk /*!< Non inverted input selection */
AnnaBridge 181:57724642e740 13646 #define OPAMP1_CSR_CALON_Pos (12U)
Anna Bridge 180:96ed750bd169 13647 #define OPAMP1_CSR_CALON_Msk (0x1U << OPAMP1_CSR_CALON_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 13648 #define OPAMP1_CSR_CALON OPAMP1_CSR_CALON_Msk /*!< Calibration mode enable */
AnnaBridge 181:57724642e740 13649 #define OPAMP1_CSR_CALSEL_Pos (13U)
Anna Bridge 180:96ed750bd169 13650 #define OPAMP1_CSR_CALSEL_Msk (0x1U << OPAMP1_CSR_CALSEL_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 13651 #define OPAMP1_CSR_CALSEL OPAMP1_CSR_CALSEL_Msk /*!< Calibration selection */
AnnaBridge 181:57724642e740 13652 #define OPAMP1_CSR_USERTRIM_Pos (14U)
Anna Bridge 180:96ed750bd169 13653 #define OPAMP1_CSR_USERTRIM_Msk (0x1U << OPAMP1_CSR_USERTRIM_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 13654 #define OPAMP1_CSR_USERTRIM OPAMP1_CSR_USERTRIM_Msk /*!< User trimming enable */
AnnaBridge 181:57724642e740 13655 #define OPAMP1_CSR_CALOUT_Pos (15U)
Anna Bridge 180:96ed750bd169 13656 #define OPAMP1_CSR_CALOUT_Msk (0x1U << OPAMP1_CSR_CALOUT_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 13657 #define OPAMP1_CSR_CALOUT OPAMP1_CSR_CALOUT_Msk /*!< Operational amplifier1 calibration output */
Anna Bridge 180:96ed750bd169 13658
AnnaBridge 181:57724642e740 13659 #define OPAMP1_CSR_OPARANGE_Pos (31U)
Anna Bridge 180:96ed750bd169 13660 #define OPAMP1_CSR_OPARANGE_Msk (0x1U << OPAMP1_CSR_OPARANGE_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 13661 #define OPAMP1_CSR_OPARANGE OPAMP1_CSR_OPARANGE_Msk /*!< Common to several OPAMP instances: Operational amplifier voltage supply range. Bit intended to be used with OPAMP common instance (OPAMP_Common_TypeDef) */
Anna Bridge 180:96ed750bd169 13662
Anna Bridge 180:96ed750bd169 13663 /******************* Bit definition for OPAMP_OTR register ******************/
AnnaBridge 181:57724642e740 13664 #define OPAMP_OTR_TRIMOFFSETN_Pos (0U)
Anna Bridge 180:96ed750bd169 13665 #define OPAMP_OTR_TRIMOFFSETN_Msk (0x1FU << OPAMP_OTR_TRIMOFFSETN_Pos) /*!< 0x0000001F */
Anna Bridge 180:96ed750bd169 13666 #define OPAMP_OTR_TRIMOFFSETN OPAMP_OTR_TRIMOFFSETN_Msk /*!< Trim for NMOS differential pairs */
AnnaBridge 181:57724642e740 13667 #define OPAMP_OTR_TRIMOFFSETP_Pos (8U)
Anna Bridge 180:96ed750bd169 13668 #define OPAMP_OTR_TRIMOFFSETP_Msk (0x1FU << OPAMP_OTR_TRIMOFFSETP_Pos) /*!< 0x00001F00 */
Anna Bridge 180:96ed750bd169 13669 #define OPAMP_OTR_TRIMOFFSETP OPAMP_OTR_TRIMOFFSETP_Msk /*!< Trim for PMOS differential pairs */
Anna Bridge 180:96ed750bd169 13670
Anna Bridge 180:96ed750bd169 13671 /******************* Bit definition for OPAMP1_OTR register ******************/
AnnaBridge 181:57724642e740 13672 #define OPAMP1_OTR_TRIMOFFSETN_Pos (0U)
Anna Bridge 180:96ed750bd169 13673 #define OPAMP1_OTR_TRIMOFFSETN_Msk (0x1FU << OPAMP1_OTR_TRIMOFFSETN_Pos) /*!< 0x0000001F */
Anna Bridge 180:96ed750bd169 13674 #define OPAMP1_OTR_TRIMOFFSETN OPAMP1_OTR_TRIMOFFSETN_Msk /*!< Trim for NMOS differential pairs */
AnnaBridge 181:57724642e740 13675 #define OPAMP1_OTR_TRIMOFFSETP_Pos (8U)
Anna Bridge 180:96ed750bd169 13676 #define OPAMP1_OTR_TRIMOFFSETP_Msk (0x1FU << OPAMP1_OTR_TRIMOFFSETP_Pos) /*!< 0x00001F00 */
Anna Bridge 180:96ed750bd169 13677 #define OPAMP1_OTR_TRIMOFFSETP OPAMP1_OTR_TRIMOFFSETP_Msk /*!< Trim for PMOS differential pairs */
Anna Bridge 180:96ed750bd169 13678
Anna Bridge 180:96ed750bd169 13679 /******************* Bit definition for OPAMP_LPOTR register ****************/
AnnaBridge 181:57724642e740 13680 #define OPAMP_LPOTR_TRIMLPOFFSETN_Pos (0U)
Anna Bridge 180:96ed750bd169 13681 #define OPAMP_LPOTR_TRIMLPOFFSETN_Msk (0x1FU << OPAMP_LPOTR_TRIMLPOFFSETN_Pos) /*!< 0x0000001F */
Anna Bridge 180:96ed750bd169 13682 #define OPAMP_LPOTR_TRIMLPOFFSETN OPAMP_LPOTR_TRIMLPOFFSETN_Msk /*!< Trim for NMOS differential pairs */
AnnaBridge 181:57724642e740 13683 #define OPAMP_LPOTR_TRIMLPOFFSETP_Pos (8U)
Anna Bridge 180:96ed750bd169 13684 #define OPAMP_LPOTR_TRIMLPOFFSETP_Msk (0x1FU << OPAMP_LPOTR_TRIMLPOFFSETP_Pos) /*!< 0x00001F00 */
Anna Bridge 180:96ed750bd169 13685 #define OPAMP_LPOTR_TRIMLPOFFSETP OPAMP_LPOTR_TRIMLPOFFSETP_Msk /*!< Trim for PMOS differential pairs */
Anna Bridge 180:96ed750bd169 13686
Anna Bridge 180:96ed750bd169 13687 /******************* Bit definition for OPAMP1_LPOTR register ****************/
AnnaBridge 181:57724642e740 13688 #define OPAMP1_LPOTR_TRIMLPOFFSETN_Pos (0U)
Anna Bridge 180:96ed750bd169 13689 #define OPAMP1_LPOTR_TRIMLPOFFSETN_Msk (0x1FU << OPAMP1_LPOTR_TRIMLPOFFSETN_Pos) /*!< 0x0000001F */
Anna Bridge 180:96ed750bd169 13690 #define OPAMP1_LPOTR_TRIMLPOFFSETN OPAMP1_LPOTR_TRIMLPOFFSETN_Msk /*!< Trim for NMOS differential pairs */
AnnaBridge 181:57724642e740 13691 #define OPAMP1_LPOTR_TRIMLPOFFSETP_Pos (8U)
Anna Bridge 180:96ed750bd169 13692 #define OPAMP1_LPOTR_TRIMLPOFFSETP_Msk (0x1FU << OPAMP1_LPOTR_TRIMLPOFFSETP_Pos) /*!< 0x00001F00 */
Anna Bridge 180:96ed750bd169 13693 #define OPAMP1_LPOTR_TRIMLPOFFSETP OPAMP1_LPOTR_TRIMLPOFFSETP_Msk /*!< Trim for PMOS differential pairs */
Anna Bridge 180:96ed750bd169 13694
Anna Bridge 180:96ed750bd169 13695 /******************************************************************************/
Anna Bridge 180:96ed750bd169 13696 /* */
Anna Bridge 180:96ed750bd169 13697 /* Touch Sensing Controller (TSC) */
Anna Bridge 180:96ed750bd169 13698 /* */
Anna Bridge 180:96ed750bd169 13699 /******************************************************************************/
Anna Bridge 180:96ed750bd169 13700 /******************* Bit definition for TSC_CR register *********************/
AnnaBridge 181:57724642e740 13701 #define TSC_CR_TSCE_Pos (0U)
Anna Bridge 180:96ed750bd169 13702 #define TSC_CR_TSCE_Msk (0x1U << TSC_CR_TSCE_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 13703 #define TSC_CR_TSCE TSC_CR_TSCE_Msk /*!<Touch sensing controller enable */
AnnaBridge 181:57724642e740 13704 #define TSC_CR_START_Pos (1U)
Anna Bridge 180:96ed750bd169 13705 #define TSC_CR_START_Msk (0x1U << TSC_CR_START_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 13706 #define TSC_CR_START TSC_CR_START_Msk /*!<Start acquisition */
AnnaBridge 181:57724642e740 13707 #define TSC_CR_AM_Pos (2U)
Anna Bridge 180:96ed750bd169 13708 #define TSC_CR_AM_Msk (0x1U << TSC_CR_AM_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 13709 #define TSC_CR_AM TSC_CR_AM_Msk /*!<Acquisition mode */
AnnaBridge 181:57724642e740 13710 #define TSC_CR_SYNCPOL_Pos (3U)
Anna Bridge 180:96ed750bd169 13711 #define TSC_CR_SYNCPOL_Msk (0x1U << TSC_CR_SYNCPOL_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 13712 #define TSC_CR_SYNCPOL TSC_CR_SYNCPOL_Msk /*!<Synchronization pin polarity */
AnnaBridge 181:57724642e740 13713 #define TSC_CR_IODEF_Pos (4U)
Anna Bridge 180:96ed750bd169 13714 #define TSC_CR_IODEF_Msk (0x1U << TSC_CR_IODEF_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 13715 #define TSC_CR_IODEF TSC_CR_IODEF_Msk /*!<IO default mode */
Anna Bridge 180:96ed750bd169 13716
AnnaBridge 181:57724642e740 13717 #define TSC_CR_MCV_Pos (5U)
Anna Bridge 180:96ed750bd169 13718 #define TSC_CR_MCV_Msk (0x7U << TSC_CR_MCV_Pos) /*!< 0x000000E0 */
Anna Bridge 180:96ed750bd169 13719 #define TSC_CR_MCV TSC_CR_MCV_Msk /*!<MCV[2:0] bits (Max Count Value) */
Anna Bridge 180:96ed750bd169 13720 #define TSC_CR_MCV_0 (0x1U << TSC_CR_MCV_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 13721 #define TSC_CR_MCV_1 (0x2U << TSC_CR_MCV_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 13722 #define TSC_CR_MCV_2 (0x4U << TSC_CR_MCV_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 13723
AnnaBridge 181:57724642e740 13724 #define TSC_CR_PGPSC_Pos (12U)
Anna Bridge 180:96ed750bd169 13725 #define TSC_CR_PGPSC_Msk (0x7U << TSC_CR_PGPSC_Pos) /*!< 0x00007000 */
Anna Bridge 180:96ed750bd169 13726 #define TSC_CR_PGPSC TSC_CR_PGPSC_Msk /*!<PGPSC[2:0] bits (Pulse Generator Prescaler) */
Anna Bridge 180:96ed750bd169 13727 #define TSC_CR_PGPSC_0 (0x1U << TSC_CR_PGPSC_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 13728 #define TSC_CR_PGPSC_1 (0x2U << TSC_CR_PGPSC_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 13729 #define TSC_CR_PGPSC_2 (0x4U << TSC_CR_PGPSC_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 13730
AnnaBridge 181:57724642e740 13731 #define TSC_CR_SSPSC_Pos (15U)
Anna Bridge 180:96ed750bd169 13732 #define TSC_CR_SSPSC_Msk (0x1U << TSC_CR_SSPSC_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 13733 #define TSC_CR_SSPSC TSC_CR_SSPSC_Msk /*!<Spread Spectrum Prescaler */
AnnaBridge 181:57724642e740 13734 #define TSC_CR_SSE_Pos (16U)
Anna Bridge 180:96ed750bd169 13735 #define TSC_CR_SSE_Msk (0x1U << TSC_CR_SSE_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 13736 #define TSC_CR_SSE TSC_CR_SSE_Msk /*!<Spread Spectrum Enable */
Anna Bridge 180:96ed750bd169 13737
AnnaBridge 181:57724642e740 13738 #define TSC_CR_SSD_Pos (17U)
Anna Bridge 180:96ed750bd169 13739 #define TSC_CR_SSD_Msk (0x7FU << TSC_CR_SSD_Pos) /*!< 0x00FE0000 */
Anna Bridge 180:96ed750bd169 13740 #define TSC_CR_SSD TSC_CR_SSD_Msk /*!<SSD[6:0] bits (Spread Spectrum Deviation) */
Anna Bridge 180:96ed750bd169 13741 #define TSC_CR_SSD_0 (0x01U << TSC_CR_SSD_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 13742 #define TSC_CR_SSD_1 (0x02U << TSC_CR_SSD_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 13743 #define TSC_CR_SSD_2 (0x04U << TSC_CR_SSD_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 13744 #define TSC_CR_SSD_3 (0x08U << TSC_CR_SSD_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 13745 #define TSC_CR_SSD_4 (0x10U << TSC_CR_SSD_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 13746 #define TSC_CR_SSD_5 (0x20U << TSC_CR_SSD_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 13747 #define TSC_CR_SSD_6 (0x40U << TSC_CR_SSD_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 13748
AnnaBridge 181:57724642e740 13749 #define TSC_CR_CTPL_Pos (24U)
Anna Bridge 180:96ed750bd169 13750 #define TSC_CR_CTPL_Msk (0xFU << TSC_CR_CTPL_Pos) /*!< 0x0F000000 */
Anna Bridge 180:96ed750bd169 13751 #define TSC_CR_CTPL TSC_CR_CTPL_Msk /*!<CTPL[3:0] bits (Charge Transfer pulse low) */
Anna Bridge 180:96ed750bd169 13752 #define TSC_CR_CTPL_0 (0x1U << TSC_CR_CTPL_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 13753 #define TSC_CR_CTPL_1 (0x2U << TSC_CR_CTPL_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 13754 #define TSC_CR_CTPL_2 (0x4U << TSC_CR_CTPL_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 13755 #define TSC_CR_CTPL_3 (0x8U << TSC_CR_CTPL_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 13756
AnnaBridge 181:57724642e740 13757 #define TSC_CR_CTPH_Pos (28U)
Anna Bridge 180:96ed750bd169 13758 #define TSC_CR_CTPH_Msk (0xFU << TSC_CR_CTPH_Pos) /*!< 0xF0000000 */
Anna Bridge 180:96ed750bd169 13759 #define TSC_CR_CTPH TSC_CR_CTPH_Msk /*!<CTPH[3:0] bits (Charge Transfer pulse high) */
Anna Bridge 180:96ed750bd169 13760 #define TSC_CR_CTPH_0 (0x1U << TSC_CR_CTPH_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 13761 #define TSC_CR_CTPH_1 (0x2U << TSC_CR_CTPH_Pos) /*!< 0x20000000 */
Anna Bridge 180:96ed750bd169 13762 #define TSC_CR_CTPH_2 (0x4U << TSC_CR_CTPH_Pos) /*!< 0x40000000 */
Anna Bridge 180:96ed750bd169 13763 #define TSC_CR_CTPH_3 (0x8U << TSC_CR_CTPH_Pos) /*!< 0x80000000 */
Anna Bridge 180:96ed750bd169 13764
Anna Bridge 180:96ed750bd169 13765 /******************* Bit definition for TSC_IER register ********************/
AnnaBridge 181:57724642e740 13766 #define TSC_IER_EOAIE_Pos (0U)
Anna Bridge 180:96ed750bd169 13767 #define TSC_IER_EOAIE_Msk (0x1U << TSC_IER_EOAIE_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 13768 #define TSC_IER_EOAIE TSC_IER_EOAIE_Msk /*!<End of acquisition interrupt enable */
AnnaBridge 181:57724642e740 13769 #define TSC_IER_MCEIE_Pos (1U)
Anna Bridge 180:96ed750bd169 13770 #define TSC_IER_MCEIE_Msk (0x1U << TSC_IER_MCEIE_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 13771 #define TSC_IER_MCEIE TSC_IER_MCEIE_Msk /*!<Max count error interrupt enable */
Anna Bridge 180:96ed750bd169 13772
Anna Bridge 180:96ed750bd169 13773 /******************* Bit definition for TSC_ICR register ********************/
AnnaBridge 181:57724642e740 13774 #define TSC_ICR_EOAIC_Pos (0U)
Anna Bridge 180:96ed750bd169 13775 #define TSC_ICR_EOAIC_Msk (0x1U << TSC_ICR_EOAIC_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 13776 #define TSC_ICR_EOAIC TSC_ICR_EOAIC_Msk /*!<End of acquisition interrupt clear */
AnnaBridge 181:57724642e740 13777 #define TSC_ICR_MCEIC_Pos (1U)
Anna Bridge 180:96ed750bd169 13778 #define TSC_ICR_MCEIC_Msk (0x1U << TSC_ICR_MCEIC_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 13779 #define TSC_ICR_MCEIC TSC_ICR_MCEIC_Msk /*!<Max count error interrupt clear */
Anna Bridge 180:96ed750bd169 13780
Anna Bridge 180:96ed750bd169 13781 /******************* Bit definition for TSC_ISR register ********************/
AnnaBridge 181:57724642e740 13782 #define TSC_ISR_EOAF_Pos (0U)
Anna Bridge 180:96ed750bd169 13783 #define TSC_ISR_EOAF_Msk (0x1U << TSC_ISR_EOAF_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 13784 #define TSC_ISR_EOAF TSC_ISR_EOAF_Msk /*!<End of acquisition flag */
AnnaBridge 181:57724642e740 13785 #define TSC_ISR_MCEF_Pos (1U)
Anna Bridge 180:96ed750bd169 13786 #define TSC_ISR_MCEF_Msk (0x1U << TSC_ISR_MCEF_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 13787 #define TSC_ISR_MCEF TSC_ISR_MCEF_Msk /*!<Max count error flag */
Anna Bridge 180:96ed750bd169 13788
Anna Bridge 180:96ed750bd169 13789 /******************* Bit definition for TSC_IOHCR register ******************/
AnnaBridge 181:57724642e740 13790 #define TSC_IOHCR_G1_IO1_Pos (0U)
Anna Bridge 180:96ed750bd169 13791 #define TSC_IOHCR_G1_IO1_Msk (0x1U << TSC_IOHCR_G1_IO1_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 13792 #define TSC_IOHCR_G1_IO1 TSC_IOHCR_G1_IO1_Msk /*!<GROUP1_IO1 schmitt trigger hysteresis mode */
AnnaBridge 181:57724642e740 13793 #define TSC_IOHCR_G1_IO2_Pos (1U)
Anna Bridge 180:96ed750bd169 13794 #define TSC_IOHCR_G1_IO2_Msk (0x1U << TSC_IOHCR_G1_IO2_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 13795 #define TSC_IOHCR_G1_IO2 TSC_IOHCR_G1_IO2_Msk /*!<GROUP1_IO2 schmitt trigger hysteresis mode */
AnnaBridge 181:57724642e740 13796 #define TSC_IOHCR_G1_IO3_Pos (2U)
Anna Bridge 180:96ed750bd169 13797 #define TSC_IOHCR_G1_IO3_Msk (0x1U << TSC_IOHCR_G1_IO3_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 13798 #define TSC_IOHCR_G1_IO3 TSC_IOHCR_G1_IO3_Msk /*!<GROUP1_IO3 schmitt trigger hysteresis mode */
AnnaBridge 181:57724642e740 13799 #define TSC_IOHCR_G1_IO4_Pos (3U)
Anna Bridge 180:96ed750bd169 13800 #define TSC_IOHCR_G1_IO4_Msk (0x1U << TSC_IOHCR_G1_IO4_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 13801 #define TSC_IOHCR_G1_IO4 TSC_IOHCR_G1_IO4_Msk /*!<GROUP1_IO4 schmitt trigger hysteresis mode */
AnnaBridge 181:57724642e740 13802 #define TSC_IOHCR_G2_IO1_Pos (4U)
Anna Bridge 180:96ed750bd169 13803 #define TSC_IOHCR_G2_IO1_Msk (0x1U << TSC_IOHCR_G2_IO1_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 13804 #define TSC_IOHCR_G2_IO1 TSC_IOHCR_G2_IO1_Msk /*!<GROUP2_IO1 schmitt trigger hysteresis mode */
AnnaBridge 181:57724642e740 13805 #define TSC_IOHCR_G2_IO2_Pos (5U)
Anna Bridge 180:96ed750bd169 13806 #define TSC_IOHCR_G2_IO2_Msk (0x1U << TSC_IOHCR_G2_IO2_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 13807 #define TSC_IOHCR_G2_IO2 TSC_IOHCR_G2_IO2_Msk /*!<GROUP2_IO2 schmitt trigger hysteresis mode */
AnnaBridge 181:57724642e740 13808 #define TSC_IOHCR_G2_IO3_Pos (6U)
Anna Bridge 180:96ed750bd169 13809 #define TSC_IOHCR_G2_IO3_Msk (0x1U << TSC_IOHCR_G2_IO3_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 13810 #define TSC_IOHCR_G2_IO3 TSC_IOHCR_G2_IO3_Msk /*!<GROUP2_IO3 schmitt trigger hysteresis mode */
AnnaBridge 181:57724642e740 13811 #define TSC_IOHCR_G2_IO4_Pos (7U)
Anna Bridge 180:96ed750bd169 13812 #define TSC_IOHCR_G2_IO4_Msk (0x1U << TSC_IOHCR_G2_IO4_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 13813 #define TSC_IOHCR_G2_IO4 TSC_IOHCR_G2_IO4_Msk /*!<GROUP2_IO4 schmitt trigger hysteresis mode */
AnnaBridge 181:57724642e740 13814 #define TSC_IOHCR_G3_IO1_Pos (8U)
Anna Bridge 180:96ed750bd169 13815 #define TSC_IOHCR_G3_IO1_Msk (0x1U << TSC_IOHCR_G3_IO1_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 13816 #define TSC_IOHCR_G3_IO1 TSC_IOHCR_G3_IO1_Msk /*!<GROUP3_IO1 schmitt trigger hysteresis mode */
AnnaBridge 181:57724642e740 13817 #define TSC_IOHCR_G3_IO2_Pos (9U)
Anna Bridge 180:96ed750bd169 13818 #define TSC_IOHCR_G3_IO2_Msk (0x1U << TSC_IOHCR_G3_IO2_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 13819 #define TSC_IOHCR_G3_IO2 TSC_IOHCR_G3_IO2_Msk /*!<GROUP3_IO2 schmitt trigger hysteresis mode */
AnnaBridge 181:57724642e740 13820 #define TSC_IOHCR_G3_IO3_Pos (10U)
Anna Bridge 180:96ed750bd169 13821 #define TSC_IOHCR_G3_IO3_Msk (0x1U << TSC_IOHCR_G3_IO3_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 13822 #define TSC_IOHCR_G3_IO3 TSC_IOHCR_G3_IO3_Msk /*!<GROUP3_IO3 schmitt trigger hysteresis mode */
AnnaBridge 181:57724642e740 13823 #define TSC_IOHCR_G3_IO4_Pos (11U)
Anna Bridge 180:96ed750bd169 13824 #define TSC_IOHCR_G3_IO4_Msk (0x1U << TSC_IOHCR_G3_IO4_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 13825 #define TSC_IOHCR_G3_IO4 TSC_IOHCR_G3_IO4_Msk /*!<GROUP3_IO4 schmitt trigger hysteresis mode */
AnnaBridge 181:57724642e740 13826 #define TSC_IOHCR_G4_IO1_Pos (12U)
Anna Bridge 180:96ed750bd169 13827 #define TSC_IOHCR_G4_IO1_Msk (0x1U << TSC_IOHCR_G4_IO1_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 13828 #define TSC_IOHCR_G4_IO1 TSC_IOHCR_G4_IO1_Msk /*!<GROUP4_IO1 schmitt trigger hysteresis mode */
AnnaBridge 181:57724642e740 13829 #define TSC_IOHCR_G4_IO2_Pos (13U)
Anna Bridge 180:96ed750bd169 13830 #define TSC_IOHCR_G4_IO2_Msk (0x1U << TSC_IOHCR_G4_IO2_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 13831 #define TSC_IOHCR_G4_IO2 TSC_IOHCR_G4_IO2_Msk /*!<GROUP4_IO2 schmitt trigger hysteresis mode */
AnnaBridge 181:57724642e740 13832 #define TSC_IOHCR_G4_IO3_Pos (14U)
Anna Bridge 180:96ed750bd169 13833 #define TSC_IOHCR_G4_IO3_Msk (0x1U << TSC_IOHCR_G4_IO3_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 13834 #define TSC_IOHCR_G4_IO3 TSC_IOHCR_G4_IO3_Msk /*!<GROUP4_IO3 schmitt trigger hysteresis mode */
AnnaBridge 181:57724642e740 13835 #define TSC_IOHCR_G4_IO4_Pos (15U)
Anna Bridge 180:96ed750bd169 13836 #define TSC_IOHCR_G4_IO4_Msk (0x1U << TSC_IOHCR_G4_IO4_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 13837 #define TSC_IOHCR_G4_IO4 TSC_IOHCR_G4_IO4_Msk /*!<GROUP4_IO4 schmitt trigger hysteresis mode */
AnnaBridge 181:57724642e740 13838 #define TSC_IOHCR_G5_IO1_Pos (16U)
Anna Bridge 180:96ed750bd169 13839 #define TSC_IOHCR_G5_IO1_Msk (0x1U << TSC_IOHCR_G5_IO1_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 13840 #define TSC_IOHCR_G5_IO1 TSC_IOHCR_G5_IO1_Msk /*!<GROUP5_IO1 schmitt trigger hysteresis mode */
AnnaBridge 181:57724642e740 13841 #define TSC_IOHCR_G5_IO2_Pos (17U)
Anna Bridge 180:96ed750bd169 13842 #define TSC_IOHCR_G5_IO2_Msk (0x1U << TSC_IOHCR_G5_IO2_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 13843 #define TSC_IOHCR_G5_IO2 TSC_IOHCR_G5_IO2_Msk /*!<GROUP5_IO2 schmitt trigger hysteresis mode */
AnnaBridge 181:57724642e740 13844 #define TSC_IOHCR_G5_IO3_Pos (18U)
Anna Bridge 180:96ed750bd169 13845 #define TSC_IOHCR_G5_IO3_Msk (0x1U << TSC_IOHCR_G5_IO3_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 13846 #define TSC_IOHCR_G5_IO3 TSC_IOHCR_G5_IO3_Msk /*!<GROUP5_IO3 schmitt trigger hysteresis mode */
AnnaBridge 181:57724642e740 13847 #define TSC_IOHCR_G5_IO4_Pos (19U)
Anna Bridge 180:96ed750bd169 13848 #define TSC_IOHCR_G5_IO4_Msk (0x1U << TSC_IOHCR_G5_IO4_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 13849 #define TSC_IOHCR_G5_IO4 TSC_IOHCR_G5_IO4_Msk /*!<GROUP5_IO4 schmitt trigger hysteresis mode */
AnnaBridge 181:57724642e740 13850 #define TSC_IOHCR_G6_IO1_Pos (20U)
Anna Bridge 180:96ed750bd169 13851 #define TSC_IOHCR_G6_IO1_Msk (0x1U << TSC_IOHCR_G6_IO1_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 13852 #define TSC_IOHCR_G6_IO1 TSC_IOHCR_G6_IO1_Msk /*!<GROUP6_IO1 schmitt trigger hysteresis mode */
AnnaBridge 181:57724642e740 13853 #define TSC_IOHCR_G6_IO2_Pos (21U)
Anna Bridge 180:96ed750bd169 13854 #define TSC_IOHCR_G6_IO2_Msk (0x1U << TSC_IOHCR_G6_IO2_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 13855 #define TSC_IOHCR_G6_IO2 TSC_IOHCR_G6_IO2_Msk /*!<GROUP6_IO2 schmitt trigger hysteresis mode */
AnnaBridge 181:57724642e740 13856 #define TSC_IOHCR_G6_IO3_Pos (22U)
Anna Bridge 180:96ed750bd169 13857 #define TSC_IOHCR_G6_IO3_Msk (0x1U << TSC_IOHCR_G6_IO3_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 13858 #define TSC_IOHCR_G6_IO3 TSC_IOHCR_G6_IO3_Msk /*!<GROUP6_IO3 schmitt trigger hysteresis mode */
AnnaBridge 181:57724642e740 13859 #define TSC_IOHCR_G6_IO4_Pos (23U)
Anna Bridge 180:96ed750bd169 13860 #define TSC_IOHCR_G6_IO4_Msk (0x1U << TSC_IOHCR_G6_IO4_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 13861 #define TSC_IOHCR_G6_IO4 TSC_IOHCR_G6_IO4_Msk /*!<GROUP6_IO4 schmitt trigger hysteresis mode */
AnnaBridge 181:57724642e740 13862 #define TSC_IOHCR_G7_IO1_Pos (24U)
Anna Bridge 180:96ed750bd169 13863 #define TSC_IOHCR_G7_IO1_Msk (0x1U << TSC_IOHCR_G7_IO1_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 13864 #define TSC_IOHCR_G7_IO1 TSC_IOHCR_G7_IO1_Msk /*!<GROUP7_IO1 schmitt trigger hysteresis mode */
AnnaBridge 181:57724642e740 13865 #define TSC_IOHCR_G7_IO2_Pos (25U)
Anna Bridge 180:96ed750bd169 13866 #define TSC_IOHCR_G7_IO2_Msk (0x1U << TSC_IOHCR_G7_IO2_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 13867 #define TSC_IOHCR_G7_IO2 TSC_IOHCR_G7_IO2_Msk /*!<GROUP7_IO2 schmitt trigger hysteresis mode */
AnnaBridge 181:57724642e740 13868 #define TSC_IOHCR_G7_IO3_Pos (26U)
Anna Bridge 180:96ed750bd169 13869 #define TSC_IOHCR_G7_IO3_Msk (0x1U << TSC_IOHCR_G7_IO3_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 13870 #define TSC_IOHCR_G7_IO3 TSC_IOHCR_G7_IO3_Msk /*!<GROUP7_IO3 schmitt trigger hysteresis mode */
AnnaBridge 181:57724642e740 13871 #define TSC_IOHCR_G7_IO4_Pos (27U)
Anna Bridge 180:96ed750bd169 13872 #define TSC_IOHCR_G7_IO4_Msk (0x1U << TSC_IOHCR_G7_IO4_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 13873 #define TSC_IOHCR_G7_IO4 TSC_IOHCR_G7_IO4_Msk /*!<GROUP7_IO4 schmitt trigger hysteresis mode */
Anna Bridge 180:96ed750bd169 13874
Anna Bridge 180:96ed750bd169 13875 /******************* Bit definition for TSC_IOASCR register *****************/
AnnaBridge 181:57724642e740 13876 #define TSC_IOASCR_G1_IO1_Pos (0U)
Anna Bridge 180:96ed750bd169 13877 #define TSC_IOASCR_G1_IO1_Msk (0x1U << TSC_IOASCR_G1_IO1_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 13878 #define TSC_IOASCR_G1_IO1 TSC_IOASCR_G1_IO1_Msk /*!<GROUP1_IO1 analog switch enable */
AnnaBridge 181:57724642e740 13879 #define TSC_IOASCR_G1_IO2_Pos (1U)
Anna Bridge 180:96ed750bd169 13880 #define TSC_IOASCR_G1_IO2_Msk (0x1U << TSC_IOASCR_G1_IO2_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 13881 #define TSC_IOASCR_G1_IO2 TSC_IOASCR_G1_IO2_Msk /*!<GROUP1_IO2 analog switch enable */
AnnaBridge 181:57724642e740 13882 #define TSC_IOASCR_G1_IO3_Pos (2U)
Anna Bridge 180:96ed750bd169 13883 #define TSC_IOASCR_G1_IO3_Msk (0x1U << TSC_IOASCR_G1_IO3_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 13884 #define TSC_IOASCR_G1_IO3 TSC_IOASCR_G1_IO3_Msk /*!<GROUP1_IO3 analog switch enable */
AnnaBridge 181:57724642e740 13885 #define TSC_IOASCR_G1_IO4_Pos (3U)
Anna Bridge 180:96ed750bd169 13886 #define TSC_IOASCR_G1_IO4_Msk (0x1U << TSC_IOASCR_G1_IO4_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 13887 #define TSC_IOASCR_G1_IO4 TSC_IOASCR_G1_IO4_Msk /*!<GROUP1_IO4 analog switch enable */
AnnaBridge 181:57724642e740 13888 #define TSC_IOASCR_G2_IO1_Pos (4U)
Anna Bridge 180:96ed750bd169 13889 #define TSC_IOASCR_G2_IO1_Msk (0x1U << TSC_IOASCR_G2_IO1_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 13890 #define TSC_IOASCR_G2_IO1 TSC_IOASCR_G2_IO1_Msk /*!<GROUP2_IO1 analog switch enable */
AnnaBridge 181:57724642e740 13891 #define TSC_IOASCR_G2_IO2_Pos (5U)
Anna Bridge 180:96ed750bd169 13892 #define TSC_IOASCR_G2_IO2_Msk (0x1U << TSC_IOASCR_G2_IO2_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 13893 #define TSC_IOASCR_G2_IO2 TSC_IOASCR_G2_IO2_Msk /*!<GROUP2_IO2 analog switch enable */
AnnaBridge 181:57724642e740 13894 #define TSC_IOASCR_G2_IO3_Pos (6U)
Anna Bridge 180:96ed750bd169 13895 #define TSC_IOASCR_G2_IO3_Msk (0x1U << TSC_IOASCR_G2_IO3_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 13896 #define TSC_IOASCR_G2_IO3 TSC_IOASCR_G2_IO3_Msk /*!<GROUP2_IO3 analog switch enable */
AnnaBridge 181:57724642e740 13897 #define TSC_IOASCR_G2_IO4_Pos (7U)
Anna Bridge 180:96ed750bd169 13898 #define TSC_IOASCR_G2_IO4_Msk (0x1U << TSC_IOASCR_G2_IO4_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 13899 #define TSC_IOASCR_G2_IO4 TSC_IOASCR_G2_IO4_Msk /*!<GROUP2_IO4 analog switch enable */
AnnaBridge 181:57724642e740 13900 #define TSC_IOASCR_G3_IO1_Pos (8U)
Anna Bridge 180:96ed750bd169 13901 #define TSC_IOASCR_G3_IO1_Msk (0x1U << TSC_IOASCR_G3_IO1_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 13902 #define TSC_IOASCR_G3_IO1 TSC_IOASCR_G3_IO1_Msk /*!<GROUP3_IO1 analog switch enable */
AnnaBridge 181:57724642e740 13903 #define TSC_IOASCR_G3_IO2_Pos (9U)
Anna Bridge 180:96ed750bd169 13904 #define TSC_IOASCR_G3_IO2_Msk (0x1U << TSC_IOASCR_G3_IO2_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 13905 #define TSC_IOASCR_G3_IO2 TSC_IOASCR_G3_IO2_Msk /*!<GROUP3_IO2 analog switch enable */
AnnaBridge 181:57724642e740 13906 #define TSC_IOASCR_G3_IO3_Pos (10U)
Anna Bridge 180:96ed750bd169 13907 #define TSC_IOASCR_G3_IO3_Msk (0x1U << TSC_IOASCR_G3_IO3_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 13908 #define TSC_IOASCR_G3_IO3 TSC_IOASCR_G3_IO3_Msk /*!<GROUP3_IO3 analog switch enable */
AnnaBridge 181:57724642e740 13909 #define TSC_IOASCR_G3_IO4_Pos (11U)
Anna Bridge 180:96ed750bd169 13910 #define TSC_IOASCR_G3_IO4_Msk (0x1U << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 13911 #define TSC_IOASCR_G3_IO4 TSC_IOASCR_G3_IO4_Msk /*!<GROUP3_IO4 analog switch enable */
AnnaBridge 181:57724642e740 13912 #define TSC_IOASCR_G4_IO1_Pos (12U)
Anna Bridge 180:96ed750bd169 13913 #define TSC_IOASCR_G4_IO1_Msk (0x1U << TSC_IOASCR_G4_IO1_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 13914 #define TSC_IOASCR_G4_IO1 TSC_IOASCR_G4_IO1_Msk /*!<GROUP4_IO1 analog switch enable */
AnnaBridge 181:57724642e740 13915 #define TSC_IOASCR_G4_IO2_Pos (13U)
Anna Bridge 180:96ed750bd169 13916 #define TSC_IOASCR_G4_IO2_Msk (0x1U << TSC_IOASCR_G4_IO2_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 13917 #define TSC_IOASCR_G4_IO2 TSC_IOASCR_G4_IO2_Msk /*!<GROUP4_IO2 analog switch enable */
AnnaBridge 181:57724642e740 13918 #define TSC_IOASCR_G4_IO3_Pos (14U)
Anna Bridge 180:96ed750bd169 13919 #define TSC_IOASCR_G4_IO3_Msk (0x1U << TSC_IOASCR_G4_IO3_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 13920 #define TSC_IOASCR_G4_IO3 TSC_IOASCR_G4_IO3_Msk /*!<GROUP4_IO3 analog switch enable */
AnnaBridge 181:57724642e740 13921 #define TSC_IOASCR_G4_IO4_Pos (15U)
Anna Bridge 180:96ed750bd169 13922 #define TSC_IOASCR_G4_IO4_Msk (0x1U << TSC_IOASCR_G4_IO4_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 13923 #define TSC_IOASCR_G4_IO4 TSC_IOASCR_G4_IO4_Msk /*!<GROUP4_IO4 analog switch enable */
AnnaBridge 181:57724642e740 13924 #define TSC_IOASCR_G5_IO1_Pos (16U)
Anna Bridge 180:96ed750bd169 13925 #define TSC_IOASCR_G5_IO1_Msk (0x1U << TSC_IOASCR_G5_IO1_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 13926 #define TSC_IOASCR_G5_IO1 TSC_IOASCR_G5_IO1_Msk /*!<GROUP5_IO1 analog switch enable */
AnnaBridge 181:57724642e740 13927 #define TSC_IOASCR_G5_IO2_Pos (17U)
Anna Bridge 180:96ed750bd169 13928 #define TSC_IOASCR_G5_IO2_Msk (0x1U << TSC_IOASCR_G5_IO2_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 13929 #define TSC_IOASCR_G5_IO2 TSC_IOASCR_G5_IO2_Msk /*!<GROUP5_IO2 analog switch enable */
AnnaBridge 181:57724642e740 13930 #define TSC_IOASCR_G5_IO3_Pos (18U)
Anna Bridge 180:96ed750bd169 13931 #define TSC_IOASCR_G5_IO3_Msk (0x1U << TSC_IOASCR_G5_IO3_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 13932 #define TSC_IOASCR_G5_IO3 TSC_IOASCR_G5_IO3_Msk /*!<GROUP5_IO3 analog switch enable */
AnnaBridge 181:57724642e740 13933 #define TSC_IOASCR_G5_IO4_Pos (19U)
Anna Bridge 180:96ed750bd169 13934 #define TSC_IOASCR_G5_IO4_Msk (0x1U << TSC_IOASCR_G5_IO4_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 13935 #define TSC_IOASCR_G5_IO4 TSC_IOASCR_G5_IO4_Msk /*!<GROUP5_IO4 analog switch enable */
AnnaBridge 181:57724642e740 13936 #define TSC_IOASCR_G6_IO1_Pos (20U)
Anna Bridge 180:96ed750bd169 13937 #define TSC_IOASCR_G6_IO1_Msk (0x1U << TSC_IOASCR_G6_IO1_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 13938 #define TSC_IOASCR_G6_IO1 TSC_IOASCR_G6_IO1_Msk /*!<GROUP6_IO1 analog switch enable */
AnnaBridge 181:57724642e740 13939 #define TSC_IOASCR_G6_IO2_Pos (21U)
Anna Bridge 180:96ed750bd169 13940 #define TSC_IOASCR_G6_IO2_Msk (0x1U << TSC_IOASCR_G6_IO2_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 13941 #define TSC_IOASCR_G6_IO2 TSC_IOASCR_G6_IO2_Msk /*!<GROUP6_IO2 analog switch enable */
AnnaBridge 181:57724642e740 13942 #define TSC_IOASCR_G6_IO3_Pos (22U)
Anna Bridge 180:96ed750bd169 13943 #define TSC_IOASCR_G6_IO3_Msk (0x1U << TSC_IOASCR_G6_IO3_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 13944 #define TSC_IOASCR_G6_IO3 TSC_IOASCR_G6_IO3_Msk /*!<GROUP6_IO3 analog switch enable */
AnnaBridge 181:57724642e740 13945 #define TSC_IOASCR_G6_IO4_Pos (23U)
Anna Bridge 180:96ed750bd169 13946 #define TSC_IOASCR_G6_IO4_Msk (0x1U << TSC_IOASCR_G6_IO4_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 13947 #define TSC_IOASCR_G6_IO4 TSC_IOASCR_G6_IO4_Msk /*!<GROUP6_IO4 analog switch enable */
AnnaBridge 181:57724642e740 13948 #define TSC_IOASCR_G7_IO1_Pos (24U)
Anna Bridge 180:96ed750bd169 13949 #define TSC_IOASCR_G7_IO1_Msk (0x1U << TSC_IOASCR_G7_IO1_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 13950 #define TSC_IOASCR_G7_IO1 TSC_IOASCR_G7_IO1_Msk /*!<GROUP7_IO1 analog switch enable */
AnnaBridge 181:57724642e740 13951 #define TSC_IOASCR_G7_IO2_Pos (25U)
Anna Bridge 180:96ed750bd169 13952 #define TSC_IOASCR_G7_IO2_Msk (0x1U << TSC_IOASCR_G7_IO2_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 13953 #define TSC_IOASCR_G7_IO2 TSC_IOASCR_G7_IO2_Msk /*!<GROUP7_IO2 analog switch enable */
AnnaBridge 181:57724642e740 13954 #define TSC_IOASCR_G7_IO3_Pos (26U)
Anna Bridge 180:96ed750bd169 13955 #define TSC_IOASCR_G7_IO3_Msk (0x1U << TSC_IOASCR_G7_IO3_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 13956 #define TSC_IOASCR_G7_IO3 TSC_IOASCR_G7_IO3_Msk /*!<GROUP7_IO3 analog switch enable */
AnnaBridge 181:57724642e740 13957 #define TSC_IOASCR_G7_IO4_Pos (27U)
Anna Bridge 180:96ed750bd169 13958 #define TSC_IOASCR_G7_IO4_Msk (0x1U << TSC_IOASCR_G7_IO4_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 13959 #define TSC_IOASCR_G7_IO4 TSC_IOASCR_G7_IO4_Msk /*!<GROUP7_IO4 analog switch enable */
Anna Bridge 180:96ed750bd169 13960
Anna Bridge 180:96ed750bd169 13961 /******************* Bit definition for TSC_IOSCR register ******************/
AnnaBridge 181:57724642e740 13962 #define TSC_IOSCR_G1_IO1_Pos (0U)
Anna Bridge 180:96ed750bd169 13963 #define TSC_IOSCR_G1_IO1_Msk (0x1U << TSC_IOSCR_G1_IO1_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 13964 #define TSC_IOSCR_G1_IO1 TSC_IOSCR_G1_IO1_Msk /*!<GROUP1_IO1 sampling mode */
AnnaBridge 181:57724642e740 13965 #define TSC_IOSCR_G1_IO2_Pos (1U)
Anna Bridge 180:96ed750bd169 13966 #define TSC_IOSCR_G1_IO2_Msk (0x1U << TSC_IOSCR_G1_IO2_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 13967 #define TSC_IOSCR_G1_IO2 TSC_IOSCR_G1_IO2_Msk /*!<GROUP1_IO2 sampling mode */
AnnaBridge 181:57724642e740 13968 #define TSC_IOSCR_G1_IO3_Pos (2U)
Anna Bridge 180:96ed750bd169 13969 #define TSC_IOSCR_G1_IO3_Msk (0x1U << TSC_IOSCR_G1_IO3_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 13970 #define TSC_IOSCR_G1_IO3 TSC_IOSCR_G1_IO3_Msk /*!<GROUP1_IO3 sampling mode */
AnnaBridge 181:57724642e740 13971 #define TSC_IOSCR_G1_IO4_Pos (3U)
Anna Bridge 180:96ed750bd169 13972 #define TSC_IOSCR_G1_IO4_Msk (0x1U << TSC_IOSCR_G1_IO4_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 13973 #define TSC_IOSCR_G1_IO4 TSC_IOSCR_G1_IO4_Msk /*!<GROUP1_IO4 sampling mode */
AnnaBridge 181:57724642e740 13974 #define TSC_IOSCR_G2_IO1_Pos (4U)
Anna Bridge 180:96ed750bd169 13975 #define TSC_IOSCR_G2_IO1_Msk (0x1U << TSC_IOSCR_G2_IO1_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 13976 #define TSC_IOSCR_G2_IO1 TSC_IOSCR_G2_IO1_Msk /*!<GROUP2_IO1 sampling mode */
AnnaBridge 181:57724642e740 13977 #define TSC_IOSCR_G2_IO2_Pos (5U)
Anna Bridge 180:96ed750bd169 13978 #define TSC_IOSCR_G2_IO2_Msk (0x1U << TSC_IOSCR_G2_IO2_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 13979 #define TSC_IOSCR_G2_IO2 TSC_IOSCR_G2_IO2_Msk /*!<GROUP2_IO2 sampling mode */
AnnaBridge 181:57724642e740 13980 #define TSC_IOSCR_G2_IO3_Pos (6U)
Anna Bridge 180:96ed750bd169 13981 #define TSC_IOSCR_G2_IO3_Msk (0x1U << TSC_IOSCR_G2_IO3_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 13982 #define TSC_IOSCR_G2_IO3 TSC_IOSCR_G2_IO3_Msk /*!<GROUP2_IO3 sampling mode */
AnnaBridge 181:57724642e740 13983 #define TSC_IOSCR_G2_IO4_Pos (7U)
Anna Bridge 180:96ed750bd169 13984 #define TSC_IOSCR_G2_IO4_Msk (0x1U << TSC_IOSCR_G2_IO4_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 13985 #define TSC_IOSCR_G2_IO4 TSC_IOSCR_G2_IO4_Msk /*!<GROUP2_IO4 sampling mode */
AnnaBridge 181:57724642e740 13986 #define TSC_IOSCR_G3_IO1_Pos (8U)
Anna Bridge 180:96ed750bd169 13987 #define TSC_IOSCR_G3_IO1_Msk (0x1U << TSC_IOSCR_G3_IO1_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 13988 #define TSC_IOSCR_G3_IO1 TSC_IOSCR_G3_IO1_Msk /*!<GROUP3_IO1 sampling mode */
AnnaBridge 181:57724642e740 13989 #define TSC_IOSCR_G3_IO2_Pos (9U)
Anna Bridge 180:96ed750bd169 13990 #define TSC_IOSCR_G3_IO2_Msk (0x1U << TSC_IOSCR_G3_IO2_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 13991 #define TSC_IOSCR_G3_IO2 TSC_IOSCR_G3_IO2_Msk /*!<GROUP3_IO2 sampling mode */
AnnaBridge 181:57724642e740 13992 #define TSC_IOSCR_G3_IO3_Pos (10U)
Anna Bridge 180:96ed750bd169 13993 #define TSC_IOSCR_G3_IO3_Msk (0x1U << TSC_IOSCR_G3_IO3_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 13994 #define TSC_IOSCR_G3_IO3 TSC_IOSCR_G3_IO3_Msk /*!<GROUP3_IO3 sampling mode */
AnnaBridge 181:57724642e740 13995 #define TSC_IOSCR_G3_IO4_Pos (11U)
Anna Bridge 180:96ed750bd169 13996 #define TSC_IOSCR_G3_IO4_Msk (0x1U << TSC_IOSCR_G3_IO4_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 13997 #define TSC_IOSCR_G3_IO4 TSC_IOSCR_G3_IO4_Msk /*!<GROUP3_IO4 sampling mode */
AnnaBridge 181:57724642e740 13998 #define TSC_IOSCR_G4_IO1_Pos (12U)
Anna Bridge 180:96ed750bd169 13999 #define TSC_IOSCR_G4_IO1_Msk (0x1U << TSC_IOSCR_G4_IO1_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 14000 #define TSC_IOSCR_G4_IO1 TSC_IOSCR_G4_IO1_Msk /*!<GROUP4_IO1 sampling mode */
AnnaBridge 181:57724642e740 14001 #define TSC_IOSCR_G4_IO2_Pos (13U)
Anna Bridge 180:96ed750bd169 14002 #define TSC_IOSCR_G4_IO2_Msk (0x1U << TSC_IOSCR_G4_IO2_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 14003 #define TSC_IOSCR_G4_IO2 TSC_IOSCR_G4_IO2_Msk /*!<GROUP4_IO2 sampling mode */
AnnaBridge 181:57724642e740 14004 #define TSC_IOSCR_G4_IO3_Pos (14U)
Anna Bridge 180:96ed750bd169 14005 #define TSC_IOSCR_G4_IO3_Msk (0x1U << TSC_IOSCR_G4_IO3_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 14006 #define TSC_IOSCR_G4_IO3 TSC_IOSCR_G4_IO3_Msk /*!<GROUP4_IO3 sampling mode */
AnnaBridge 181:57724642e740 14007 #define TSC_IOSCR_G4_IO4_Pos (15U)
Anna Bridge 180:96ed750bd169 14008 #define TSC_IOSCR_G4_IO4_Msk (0x1U << TSC_IOSCR_G4_IO4_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 14009 #define TSC_IOSCR_G4_IO4 TSC_IOSCR_G4_IO4_Msk /*!<GROUP4_IO4 sampling mode */
AnnaBridge 181:57724642e740 14010 #define TSC_IOSCR_G5_IO1_Pos (16U)
Anna Bridge 180:96ed750bd169 14011 #define TSC_IOSCR_G5_IO1_Msk (0x1U << TSC_IOSCR_G5_IO1_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 14012 #define TSC_IOSCR_G5_IO1 TSC_IOSCR_G5_IO1_Msk /*!<GROUP5_IO1 sampling mode */
AnnaBridge 181:57724642e740 14013 #define TSC_IOSCR_G5_IO2_Pos (17U)
Anna Bridge 180:96ed750bd169 14014 #define TSC_IOSCR_G5_IO2_Msk (0x1U << TSC_IOSCR_G5_IO2_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 14015 #define TSC_IOSCR_G5_IO2 TSC_IOSCR_G5_IO2_Msk /*!<GROUP5_IO2 sampling mode */
AnnaBridge 181:57724642e740 14016 #define TSC_IOSCR_G5_IO3_Pos (18U)
Anna Bridge 180:96ed750bd169 14017 #define TSC_IOSCR_G5_IO3_Msk (0x1U << TSC_IOSCR_G5_IO3_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 14018 #define TSC_IOSCR_G5_IO3 TSC_IOSCR_G5_IO3_Msk /*!<GROUP5_IO3 sampling mode */
AnnaBridge 181:57724642e740 14019 #define TSC_IOSCR_G5_IO4_Pos (19U)
Anna Bridge 180:96ed750bd169 14020 #define TSC_IOSCR_G5_IO4_Msk (0x1U << TSC_IOSCR_G5_IO4_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 14021 #define TSC_IOSCR_G5_IO4 TSC_IOSCR_G5_IO4_Msk /*!<GROUP5_IO4 sampling mode */
AnnaBridge 181:57724642e740 14022 #define TSC_IOSCR_G6_IO1_Pos (20U)
Anna Bridge 180:96ed750bd169 14023 #define TSC_IOSCR_G6_IO1_Msk (0x1U << TSC_IOSCR_G6_IO1_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 14024 #define TSC_IOSCR_G6_IO1 TSC_IOSCR_G6_IO1_Msk /*!<GROUP6_IO1 sampling mode */
AnnaBridge 181:57724642e740 14025 #define TSC_IOSCR_G6_IO2_Pos (21U)
Anna Bridge 180:96ed750bd169 14026 #define TSC_IOSCR_G6_IO2_Msk (0x1U << TSC_IOSCR_G6_IO2_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 14027 #define TSC_IOSCR_G6_IO2 TSC_IOSCR_G6_IO2_Msk /*!<GROUP6_IO2 sampling mode */
AnnaBridge 181:57724642e740 14028 #define TSC_IOSCR_G6_IO3_Pos (22U)
Anna Bridge 180:96ed750bd169 14029 #define TSC_IOSCR_G6_IO3_Msk (0x1U << TSC_IOSCR_G6_IO3_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 14030 #define TSC_IOSCR_G6_IO3 TSC_IOSCR_G6_IO3_Msk /*!<GROUP6_IO3 sampling mode */
AnnaBridge 181:57724642e740 14031 #define TSC_IOSCR_G6_IO4_Pos (23U)
Anna Bridge 180:96ed750bd169 14032 #define TSC_IOSCR_G6_IO4_Msk (0x1U << TSC_IOSCR_G6_IO4_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 14033 #define TSC_IOSCR_G6_IO4 TSC_IOSCR_G6_IO4_Msk /*!<GROUP6_IO4 sampling mode */
AnnaBridge 181:57724642e740 14034 #define TSC_IOSCR_G7_IO1_Pos (24U)
Anna Bridge 180:96ed750bd169 14035 #define TSC_IOSCR_G7_IO1_Msk (0x1U << TSC_IOSCR_G7_IO1_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 14036 #define TSC_IOSCR_G7_IO1 TSC_IOSCR_G7_IO1_Msk /*!<GROUP7_IO1 sampling mode */
AnnaBridge 181:57724642e740 14037 #define TSC_IOSCR_G7_IO2_Pos (25U)
Anna Bridge 180:96ed750bd169 14038 #define TSC_IOSCR_G7_IO2_Msk (0x1U << TSC_IOSCR_G7_IO2_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 14039 #define TSC_IOSCR_G7_IO2 TSC_IOSCR_G7_IO2_Msk /*!<GROUP7_IO2 sampling mode */
AnnaBridge 181:57724642e740 14040 #define TSC_IOSCR_G7_IO3_Pos (26U)
Anna Bridge 180:96ed750bd169 14041 #define TSC_IOSCR_G7_IO3_Msk (0x1U << TSC_IOSCR_G7_IO3_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 14042 #define TSC_IOSCR_G7_IO3 TSC_IOSCR_G7_IO3_Msk /*!<GROUP7_IO3 sampling mode */
AnnaBridge 181:57724642e740 14043 #define TSC_IOSCR_G7_IO4_Pos (27U)
Anna Bridge 180:96ed750bd169 14044 #define TSC_IOSCR_G7_IO4_Msk (0x1U << TSC_IOSCR_G7_IO4_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 14045 #define TSC_IOSCR_G7_IO4 TSC_IOSCR_G7_IO4_Msk /*!<GROUP7_IO4 sampling mode */
Anna Bridge 180:96ed750bd169 14046
Anna Bridge 180:96ed750bd169 14047 /******************* Bit definition for TSC_IOCCR register ******************/
AnnaBridge 181:57724642e740 14048 #define TSC_IOCCR_G1_IO1_Pos (0U)
Anna Bridge 180:96ed750bd169 14049 #define TSC_IOCCR_G1_IO1_Msk (0x1U << TSC_IOCCR_G1_IO1_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 14050 #define TSC_IOCCR_G1_IO1 TSC_IOCCR_G1_IO1_Msk /*!<GROUP1_IO1 channel mode */
AnnaBridge 181:57724642e740 14051 #define TSC_IOCCR_G1_IO2_Pos (1U)
Anna Bridge 180:96ed750bd169 14052 #define TSC_IOCCR_G1_IO2_Msk (0x1U << TSC_IOCCR_G1_IO2_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 14053 #define TSC_IOCCR_G1_IO2 TSC_IOCCR_G1_IO2_Msk /*!<GROUP1_IO2 channel mode */
AnnaBridge 181:57724642e740 14054 #define TSC_IOCCR_G1_IO3_Pos (2U)
Anna Bridge 180:96ed750bd169 14055 #define TSC_IOCCR_G1_IO3_Msk (0x1U << TSC_IOCCR_G1_IO3_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 14056 #define TSC_IOCCR_G1_IO3 TSC_IOCCR_G1_IO3_Msk /*!<GROUP1_IO3 channel mode */
AnnaBridge 181:57724642e740 14057 #define TSC_IOCCR_G1_IO4_Pos (3U)
Anna Bridge 180:96ed750bd169 14058 #define TSC_IOCCR_G1_IO4_Msk (0x1U << TSC_IOCCR_G1_IO4_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 14059 #define TSC_IOCCR_G1_IO4 TSC_IOCCR_G1_IO4_Msk /*!<GROUP1_IO4 channel mode */
AnnaBridge 181:57724642e740 14060 #define TSC_IOCCR_G2_IO1_Pos (4U)
Anna Bridge 180:96ed750bd169 14061 #define TSC_IOCCR_G2_IO1_Msk (0x1U << TSC_IOCCR_G2_IO1_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 14062 #define TSC_IOCCR_G2_IO1 TSC_IOCCR_G2_IO1_Msk /*!<GROUP2_IO1 channel mode */
AnnaBridge 181:57724642e740 14063 #define TSC_IOCCR_G2_IO2_Pos (5U)
Anna Bridge 180:96ed750bd169 14064 #define TSC_IOCCR_G2_IO2_Msk (0x1U << TSC_IOCCR_G2_IO2_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 14065 #define TSC_IOCCR_G2_IO2 TSC_IOCCR_G2_IO2_Msk /*!<GROUP2_IO2 channel mode */
AnnaBridge 181:57724642e740 14066 #define TSC_IOCCR_G2_IO3_Pos (6U)
Anna Bridge 180:96ed750bd169 14067 #define TSC_IOCCR_G2_IO3_Msk (0x1U << TSC_IOCCR_G2_IO3_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 14068 #define TSC_IOCCR_G2_IO3 TSC_IOCCR_G2_IO3_Msk /*!<GROUP2_IO3 channel mode */
AnnaBridge 181:57724642e740 14069 #define TSC_IOCCR_G2_IO4_Pos (7U)
Anna Bridge 180:96ed750bd169 14070 #define TSC_IOCCR_G2_IO4_Msk (0x1U << TSC_IOCCR_G2_IO4_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 14071 #define TSC_IOCCR_G2_IO4 TSC_IOCCR_G2_IO4_Msk /*!<GROUP2_IO4 channel mode */
AnnaBridge 181:57724642e740 14072 #define TSC_IOCCR_G3_IO1_Pos (8U)
Anna Bridge 180:96ed750bd169 14073 #define TSC_IOCCR_G3_IO1_Msk (0x1U << TSC_IOCCR_G3_IO1_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 14074 #define TSC_IOCCR_G3_IO1 TSC_IOCCR_G3_IO1_Msk /*!<GROUP3_IO1 channel mode */
AnnaBridge 181:57724642e740 14075 #define TSC_IOCCR_G3_IO2_Pos (9U)
Anna Bridge 180:96ed750bd169 14076 #define TSC_IOCCR_G3_IO2_Msk (0x1U << TSC_IOCCR_G3_IO2_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 14077 #define TSC_IOCCR_G3_IO2 TSC_IOCCR_G3_IO2_Msk /*!<GROUP3_IO2 channel mode */
AnnaBridge 181:57724642e740 14078 #define TSC_IOCCR_G3_IO3_Pos (10U)
Anna Bridge 180:96ed750bd169 14079 #define TSC_IOCCR_G3_IO3_Msk (0x1U << TSC_IOCCR_G3_IO3_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 14080 #define TSC_IOCCR_G3_IO3 TSC_IOCCR_G3_IO3_Msk /*!<GROUP3_IO3 channel mode */
AnnaBridge 181:57724642e740 14081 #define TSC_IOCCR_G3_IO4_Pos (11U)
Anna Bridge 180:96ed750bd169 14082 #define TSC_IOCCR_G3_IO4_Msk (0x1U << TSC_IOCCR_G3_IO4_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 14083 #define TSC_IOCCR_G3_IO4 TSC_IOCCR_G3_IO4_Msk /*!<GROUP3_IO4 channel mode */
AnnaBridge 181:57724642e740 14084 #define TSC_IOCCR_G4_IO1_Pos (12U)
Anna Bridge 180:96ed750bd169 14085 #define TSC_IOCCR_G4_IO1_Msk (0x1U << TSC_IOCCR_G4_IO1_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 14086 #define TSC_IOCCR_G4_IO1 TSC_IOCCR_G4_IO1_Msk /*!<GROUP4_IO1 channel mode */
AnnaBridge 181:57724642e740 14087 #define TSC_IOCCR_G4_IO2_Pos (13U)
Anna Bridge 180:96ed750bd169 14088 #define TSC_IOCCR_G4_IO2_Msk (0x1U << TSC_IOCCR_G4_IO2_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 14089 #define TSC_IOCCR_G4_IO2 TSC_IOCCR_G4_IO2_Msk /*!<GROUP4_IO2 channel mode */
AnnaBridge 181:57724642e740 14090 #define TSC_IOCCR_G4_IO3_Pos (14U)
Anna Bridge 180:96ed750bd169 14091 #define TSC_IOCCR_G4_IO3_Msk (0x1U << TSC_IOCCR_G4_IO3_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 14092 #define TSC_IOCCR_G4_IO3 TSC_IOCCR_G4_IO3_Msk /*!<GROUP4_IO3 channel mode */
AnnaBridge 181:57724642e740 14093 #define TSC_IOCCR_G4_IO4_Pos (15U)
Anna Bridge 180:96ed750bd169 14094 #define TSC_IOCCR_G4_IO4_Msk (0x1U << TSC_IOCCR_G4_IO4_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 14095 #define TSC_IOCCR_G4_IO4 TSC_IOCCR_G4_IO4_Msk /*!<GROUP4_IO4 channel mode */
AnnaBridge 181:57724642e740 14096 #define TSC_IOCCR_G5_IO1_Pos (16U)
Anna Bridge 180:96ed750bd169 14097 #define TSC_IOCCR_G5_IO1_Msk (0x1U << TSC_IOCCR_G5_IO1_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 14098 #define TSC_IOCCR_G5_IO1 TSC_IOCCR_G5_IO1_Msk /*!<GROUP5_IO1 channel mode */
AnnaBridge 181:57724642e740 14099 #define TSC_IOCCR_G5_IO2_Pos (17U)
Anna Bridge 180:96ed750bd169 14100 #define TSC_IOCCR_G5_IO2_Msk (0x1U << TSC_IOCCR_G5_IO2_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 14101 #define TSC_IOCCR_G5_IO2 TSC_IOCCR_G5_IO2_Msk /*!<GROUP5_IO2 channel mode */
AnnaBridge 181:57724642e740 14102 #define TSC_IOCCR_G5_IO3_Pos (18U)
Anna Bridge 180:96ed750bd169 14103 #define TSC_IOCCR_G5_IO3_Msk (0x1U << TSC_IOCCR_G5_IO3_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 14104 #define TSC_IOCCR_G5_IO3 TSC_IOCCR_G5_IO3_Msk /*!<GROUP5_IO3 channel mode */
AnnaBridge 181:57724642e740 14105 #define TSC_IOCCR_G5_IO4_Pos (19U)
Anna Bridge 180:96ed750bd169 14106 #define TSC_IOCCR_G5_IO4_Msk (0x1U << TSC_IOCCR_G5_IO4_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 14107 #define TSC_IOCCR_G5_IO4 TSC_IOCCR_G5_IO4_Msk /*!<GROUP5_IO4 channel mode */
AnnaBridge 181:57724642e740 14108 #define TSC_IOCCR_G6_IO1_Pos (20U)
Anna Bridge 180:96ed750bd169 14109 #define TSC_IOCCR_G6_IO1_Msk (0x1U << TSC_IOCCR_G6_IO1_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 14110 #define TSC_IOCCR_G6_IO1 TSC_IOCCR_G6_IO1_Msk /*!<GROUP6_IO1 channel mode */
AnnaBridge 181:57724642e740 14111 #define TSC_IOCCR_G6_IO2_Pos (21U)
Anna Bridge 180:96ed750bd169 14112 #define TSC_IOCCR_G6_IO2_Msk (0x1U << TSC_IOCCR_G6_IO2_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 14113 #define TSC_IOCCR_G6_IO2 TSC_IOCCR_G6_IO2_Msk /*!<GROUP6_IO2 channel mode */
AnnaBridge 181:57724642e740 14114 #define TSC_IOCCR_G6_IO3_Pos (22U)
Anna Bridge 180:96ed750bd169 14115 #define TSC_IOCCR_G6_IO3_Msk (0x1U << TSC_IOCCR_G6_IO3_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 14116 #define TSC_IOCCR_G6_IO3 TSC_IOCCR_G6_IO3_Msk /*!<GROUP6_IO3 channel mode */
AnnaBridge 181:57724642e740 14117 #define TSC_IOCCR_G6_IO4_Pos (23U)
Anna Bridge 180:96ed750bd169 14118 #define TSC_IOCCR_G6_IO4_Msk (0x1U << TSC_IOCCR_G6_IO4_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 14119 #define TSC_IOCCR_G6_IO4 TSC_IOCCR_G6_IO4_Msk /*!<GROUP6_IO4 channel mode */
AnnaBridge 181:57724642e740 14120 #define TSC_IOCCR_G7_IO1_Pos (24U)
Anna Bridge 180:96ed750bd169 14121 #define TSC_IOCCR_G7_IO1_Msk (0x1U << TSC_IOCCR_G7_IO1_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 14122 #define TSC_IOCCR_G7_IO1 TSC_IOCCR_G7_IO1_Msk /*!<GROUP7_IO1 channel mode */
AnnaBridge 181:57724642e740 14123 #define TSC_IOCCR_G7_IO2_Pos (25U)
Anna Bridge 180:96ed750bd169 14124 #define TSC_IOCCR_G7_IO2_Msk (0x1U << TSC_IOCCR_G7_IO2_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 14125 #define TSC_IOCCR_G7_IO2 TSC_IOCCR_G7_IO2_Msk /*!<GROUP7_IO2 channel mode */
AnnaBridge 181:57724642e740 14126 #define TSC_IOCCR_G7_IO3_Pos (26U)
Anna Bridge 180:96ed750bd169 14127 #define TSC_IOCCR_G7_IO3_Msk (0x1U << TSC_IOCCR_G7_IO3_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 14128 #define TSC_IOCCR_G7_IO3 TSC_IOCCR_G7_IO3_Msk /*!<GROUP7_IO3 channel mode */
AnnaBridge 181:57724642e740 14129 #define TSC_IOCCR_G7_IO4_Pos (27U)
Anna Bridge 180:96ed750bd169 14130 #define TSC_IOCCR_G7_IO4_Msk (0x1U << TSC_IOCCR_G7_IO4_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 14131 #define TSC_IOCCR_G7_IO4 TSC_IOCCR_G7_IO4_Msk /*!<GROUP7_IO4 channel mode */
Anna Bridge 180:96ed750bd169 14132
Anna Bridge 180:96ed750bd169 14133 /******************* Bit definition for TSC_IOGCSR register *****************/
AnnaBridge 181:57724642e740 14134 #define TSC_IOGCSR_G1E_Pos (0U)
Anna Bridge 180:96ed750bd169 14135 #define TSC_IOGCSR_G1E_Msk (0x1U << TSC_IOGCSR_G1E_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 14136 #define TSC_IOGCSR_G1E TSC_IOGCSR_G1E_Msk /*!<Analog IO GROUP1 enable */
AnnaBridge 181:57724642e740 14137 #define TSC_IOGCSR_G2E_Pos (1U)
Anna Bridge 180:96ed750bd169 14138 #define TSC_IOGCSR_G2E_Msk (0x1U << TSC_IOGCSR_G2E_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 14139 #define TSC_IOGCSR_G2E TSC_IOGCSR_G2E_Msk /*!<Analog IO GROUP2 enable */
AnnaBridge 181:57724642e740 14140 #define TSC_IOGCSR_G3E_Pos (2U)
Anna Bridge 180:96ed750bd169 14141 #define TSC_IOGCSR_G3E_Msk (0x1U << TSC_IOGCSR_G3E_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 14142 #define TSC_IOGCSR_G3E TSC_IOGCSR_G3E_Msk /*!<Analog IO GROUP3 enable */
AnnaBridge 181:57724642e740 14143 #define TSC_IOGCSR_G4E_Pos (3U)
Anna Bridge 180:96ed750bd169 14144 #define TSC_IOGCSR_G4E_Msk (0x1U << TSC_IOGCSR_G4E_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 14145 #define TSC_IOGCSR_G4E TSC_IOGCSR_G4E_Msk /*!<Analog IO GROUP4 enable */
AnnaBridge 181:57724642e740 14146 #define TSC_IOGCSR_G5E_Pos (4U)
Anna Bridge 180:96ed750bd169 14147 #define TSC_IOGCSR_G5E_Msk (0x1U << TSC_IOGCSR_G5E_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 14148 #define TSC_IOGCSR_G5E TSC_IOGCSR_G5E_Msk /*!<Analog IO GROUP5 enable */
AnnaBridge 181:57724642e740 14149 #define TSC_IOGCSR_G6E_Pos (5U)
Anna Bridge 180:96ed750bd169 14150 #define TSC_IOGCSR_G6E_Msk (0x1U << TSC_IOGCSR_G6E_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 14151 #define TSC_IOGCSR_G6E TSC_IOGCSR_G6E_Msk /*!<Analog IO GROUP6 enable */
AnnaBridge 181:57724642e740 14152 #define TSC_IOGCSR_G7E_Pos (6U)
Anna Bridge 180:96ed750bd169 14153 #define TSC_IOGCSR_G7E_Msk (0x1U << TSC_IOGCSR_G7E_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 14154 #define TSC_IOGCSR_G7E TSC_IOGCSR_G7E_Msk /*!<Analog IO GROUP7 enable */
AnnaBridge 181:57724642e740 14155 #define TSC_IOGCSR_G1S_Pos (16U)
Anna Bridge 180:96ed750bd169 14156 #define TSC_IOGCSR_G1S_Msk (0x1U << TSC_IOGCSR_G1S_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 14157 #define TSC_IOGCSR_G1S TSC_IOGCSR_G1S_Msk /*!<Analog IO GROUP1 status */
AnnaBridge 181:57724642e740 14158 #define TSC_IOGCSR_G2S_Pos (17U)
Anna Bridge 180:96ed750bd169 14159 #define TSC_IOGCSR_G2S_Msk (0x1U << TSC_IOGCSR_G2S_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 14160 #define TSC_IOGCSR_G2S TSC_IOGCSR_G2S_Msk /*!<Analog IO GROUP2 status */
AnnaBridge 181:57724642e740 14161 #define TSC_IOGCSR_G3S_Pos (18U)
Anna Bridge 180:96ed750bd169 14162 #define TSC_IOGCSR_G3S_Msk (0x1U << TSC_IOGCSR_G3S_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 14163 #define TSC_IOGCSR_G3S TSC_IOGCSR_G3S_Msk /*!<Analog IO GROUP3 status */
AnnaBridge 181:57724642e740 14164 #define TSC_IOGCSR_G4S_Pos (19U)
Anna Bridge 180:96ed750bd169 14165 #define TSC_IOGCSR_G4S_Msk (0x1U << TSC_IOGCSR_G4S_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 14166 #define TSC_IOGCSR_G4S TSC_IOGCSR_G4S_Msk /*!<Analog IO GROUP4 status */
AnnaBridge 181:57724642e740 14167 #define TSC_IOGCSR_G5S_Pos (20U)
Anna Bridge 180:96ed750bd169 14168 #define TSC_IOGCSR_G5S_Msk (0x1U << TSC_IOGCSR_G5S_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 14169 #define TSC_IOGCSR_G5S TSC_IOGCSR_G5S_Msk /*!<Analog IO GROUP5 status */
AnnaBridge 181:57724642e740 14170 #define TSC_IOGCSR_G6S_Pos (21U)
Anna Bridge 180:96ed750bd169 14171 #define TSC_IOGCSR_G6S_Msk (0x1U << TSC_IOGCSR_G6S_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 14172 #define TSC_IOGCSR_G6S TSC_IOGCSR_G6S_Msk /*!<Analog IO GROUP6 status */
AnnaBridge 181:57724642e740 14173 #define TSC_IOGCSR_G7S_Pos (22U)
Anna Bridge 180:96ed750bd169 14174 #define TSC_IOGCSR_G7S_Msk (0x1U << TSC_IOGCSR_G7S_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 14175 #define TSC_IOGCSR_G7S TSC_IOGCSR_G7S_Msk /*!<Analog IO GROUP7 status */
Anna Bridge 180:96ed750bd169 14176
Anna Bridge 180:96ed750bd169 14177 /******************* Bit definition for TSC_IOGXCR register *****************/
AnnaBridge 181:57724642e740 14178 #define TSC_IOGXCR_CNT_Pos (0U)
Anna Bridge 180:96ed750bd169 14179 #define TSC_IOGXCR_CNT_Msk (0x3FFFU << TSC_IOGXCR_CNT_Pos) /*!< 0x00003FFF */
Anna Bridge 180:96ed750bd169 14180 #define TSC_IOGXCR_CNT TSC_IOGXCR_CNT_Msk /*!<CNT[13:0] bits (Counter value) */
Anna Bridge 180:96ed750bd169 14181
Anna Bridge 180:96ed750bd169 14182 /******************************************************************************/
Anna Bridge 180:96ed750bd169 14183 /* */
Anna Bridge 180:96ed750bd169 14184 /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */
Anna Bridge 180:96ed750bd169 14185 /* */
Anna Bridge 180:96ed750bd169 14186 /******************************************************************************/
Anna Bridge 180:96ed750bd169 14187
Anna Bridge 180:96ed750bd169 14188 /*
Anna Bridge 180:96ed750bd169 14189 * @brief Specific device feature definitions (not present on all devices in the STM32L4 serie)
Anna Bridge 180:96ed750bd169 14190 */
Anna Bridge 180:96ed750bd169 14191 #define USART_TCBGT_SUPPORT
Anna Bridge 180:96ed750bd169 14192
Anna Bridge 180:96ed750bd169 14193 /****************** Bit definition for USART_CR1 register *******************/
AnnaBridge 181:57724642e740 14194 #define USART_CR1_UE_Pos (0U)
Anna Bridge 180:96ed750bd169 14195 #define USART_CR1_UE_Msk (0x1U << USART_CR1_UE_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 14196 #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */
AnnaBridge 181:57724642e740 14197 #define USART_CR1_UESM_Pos (1U)
Anna Bridge 180:96ed750bd169 14198 #define USART_CR1_UESM_Msk (0x1U << USART_CR1_UESM_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 14199 #define USART_CR1_UESM USART_CR1_UESM_Msk /*!< USART Enable in STOP Mode */
AnnaBridge 181:57724642e740 14200 #define USART_CR1_RE_Pos (2U)
Anna Bridge 180:96ed750bd169 14201 #define USART_CR1_RE_Msk (0x1U << USART_CR1_RE_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 14202 #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */
AnnaBridge 181:57724642e740 14203 #define USART_CR1_TE_Pos (3U)
Anna Bridge 180:96ed750bd169 14204 #define USART_CR1_TE_Msk (0x1U << USART_CR1_TE_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 14205 #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */
AnnaBridge 181:57724642e740 14206 #define USART_CR1_IDLEIE_Pos (4U)
Anna Bridge 180:96ed750bd169 14207 #define USART_CR1_IDLEIE_Msk (0x1U << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 14208 #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */
AnnaBridge 181:57724642e740 14209 #define USART_CR1_RXNEIE_Pos (5U)
Anna Bridge 180:96ed750bd169 14210 #define USART_CR1_RXNEIE_Msk (0x1U << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 14211 #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */
AnnaBridge 181:57724642e740 14212 #define USART_CR1_TCIE_Pos (6U)
Anna Bridge 180:96ed750bd169 14213 #define USART_CR1_TCIE_Msk (0x1U << USART_CR1_TCIE_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 14214 #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */
AnnaBridge 181:57724642e740 14215 #define USART_CR1_TXEIE_Pos (7U)
Anna Bridge 180:96ed750bd169 14216 #define USART_CR1_TXEIE_Msk (0x1U << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 14217 #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< TXE Interrupt Enable */
AnnaBridge 181:57724642e740 14218 #define USART_CR1_PEIE_Pos (8U)
Anna Bridge 180:96ed750bd169 14219 #define USART_CR1_PEIE_Msk (0x1U << USART_CR1_PEIE_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 14220 #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */
AnnaBridge 181:57724642e740 14221 #define USART_CR1_PS_Pos (9U)
Anna Bridge 180:96ed750bd169 14222 #define USART_CR1_PS_Msk (0x1U << USART_CR1_PS_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 14223 #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */
AnnaBridge 181:57724642e740 14224 #define USART_CR1_PCE_Pos (10U)
Anna Bridge 180:96ed750bd169 14225 #define USART_CR1_PCE_Msk (0x1U << USART_CR1_PCE_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 14226 #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */
AnnaBridge 181:57724642e740 14227 #define USART_CR1_WAKE_Pos (11U)
Anna Bridge 180:96ed750bd169 14228 #define USART_CR1_WAKE_Msk (0x1U << USART_CR1_WAKE_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 14229 #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Receiver Wakeup method */
AnnaBridge 181:57724642e740 14230 #define USART_CR1_M_Pos (12U)
Anna Bridge 180:96ed750bd169 14231 #define USART_CR1_M_Msk (0x10001U << USART_CR1_M_Pos) /*!< 0x10001000 */
Anna Bridge 180:96ed750bd169 14232 #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */
AnnaBridge 181:57724642e740 14233 #define USART_CR1_M0_Pos (12U)
Anna Bridge 180:96ed750bd169 14234 #define USART_CR1_M0_Msk (0x1U << USART_CR1_M0_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 14235 #define USART_CR1_M0 USART_CR1_M0_Msk /*!< Word length - Bit 0 */
AnnaBridge 181:57724642e740 14236 #define USART_CR1_MME_Pos (13U)
Anna Bridge 180:96ed750bd169 14237 #define USART_CR1_MME_Msk (0x1U << USART_CR1_MME_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 14238 #define USART_CR1_MME USART_CR1_MME_Msk /*!< Mute Mode Enable */
AnnaBridge 181:57724642e740 14239 #define USART_CR1_CMIE_Pos (14U)
Anna Bridge 180:96ed750bd169 14240 #define USART_CR1_CMIE_Msk (0x1U << USART_CR1_CMIE_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 14241 #define USART_CR1_CMIE USART_CR1_CMIE_Msk /*!< Character match interrupt enable */
AnnaBridge 181:57724642e740 14242 #define USART_CR1_OVER8_Pos (15U)
Anna Bridge 180:96ed750bd169 14243 #define USART_CR1_OVER8_Msk (0x1U << USART_CR1_OVER8_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 14244 #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!< Oversampling by 8-bit or 16-bit mode */
AnnaBridge 181:57724642e740 14245 #define USART_CR1_DEDT_Pos (16U)
Anna Bridge 180:96ed750bd169 14246 #define USART_CR1_DEDT_Msk (0x1FU << USART_CR1_DEDT_Pos) /*!< 0x001F0000 */
Anna Bridge 180:96ed750bd169 14247 #define USART_CR1_DEDT USART_CR1_DEDT_Msk /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */
Anna Bridge 180:96ed750bd169 14248 #define USART_CR1_DEDT_0 (0x01U << USART_CR1_DEDT_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 14249 #define USART_CR1_DEDT_1 (0x02U << USART_CR1_DEDT_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 14250 #define USART_CR1_DEDT_2 (0x04U << USART_CR1_DEDT_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 14251 #define USART_CR1_DEDT_3 (0x08U << USART_CR1_DEDT_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 14252 #define USART_CR1_DEDT_4 (0x10U << USART_CR1_DEDT_Pos) /*!< 0x00100000 */
AnnaBridge 181:57724642e740 14253 #define USART_CR1_DEAT_Pos (21U)
Anna Bridge 180:96ed750bd169 14254 #define USART_CR1_DEAT_Msk (0x1FU << USART_CR1_DEAT_Pos) /*!< 0x03E00000 */
Anna Bridge 180:96ed750bd169 14255 #define USART_CR1_DEAT USART_CR1_DEAT_Msk /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */
Anna Bridge 180:96ed750bd169 14256 #define USART_CR1_DEAT_0 (0x01U << USART_CR1_DEAT_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 14257 #define USART_CR1_DEAT_1 (0x02U << USART_CR1_DEAT_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 14258 #define USART_CR1_DEAT_2 (0x04U << USART_CR1_DEAT_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 14259 #define USART_CR1_DEAT_3 (0x08U << USART_CR1_DEAT_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 14260 #define USART_CR1_DEAT_4 (0x10U << USART_CR1_DEAT_Pos) /*!< 0x02000000 */
AnnaBridge 181:57724642e740 14261 #define USART_CR1_RTOIE_Pos (26U)
Anna Bridge 180:96ed750bd169 14262 #define USART_CR1_RTOIE_Msk (0x1U << USART_CR1_RTOIE_Pos) /*!< 0x04000000 */
Anna Bridge 180:96ed750bd169 14263 #define USART_CR1_RTOIE USART_CR1_RTOIE_Msk /*!< Receive Time Out interrupt enable */
AnnaBridge 181:57724642e740 14264 #define USART_CR1_EOBIE_Pos (27U)
Anna Bridge 180:96ed750bd169 14265 #define USART_CR1_EOBIE_Msk (0x1U << USART_CR1_EOBIE_Pos) /*!< 0x08000000 */
Anna Bridge 180:96ed750bd169 14266 #define USART_CR1_EOBIE USART_CR1_EOBIE_Msk /*!< End of Block interrupt enable */
AnnaBridge 181:57724642e740 14267 #define USART_CR1_M1_Pos (28U)
Anna Bridge 180:96ed750bd169 14268 #define USART_CR1_M1_Msk (0x1U << USART_CR1_M1_Pos) /*!< 0x10000000 */
Anna Bridge 180:96ed750bd169 14269 #define USART_CR1_M1 USART_CR1_M1_Msk /*!< Word length - Bit 1 */
Anna Bridge 180:96ed750bd169 14270
Anna Bridge 180:96ed750bd169 14271 /****************** Bit definition for USART_CR2 register *******************/
AnnaBridge 181:57724642e740 14272 #define USART_CR2_ADDM7_Pos (4U)
Anna Bridge 180:96ed750bd169 14273 #define USART_CR2_ADDM7_Msk (0x1U << USART_CR2_ADDM7_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 14274 #define USART_CR2_ADDM7 USART_CR2_ADDM7_Msk /*!< 7-bit or 4-bit Address Detection */
AnnaBridge 181:57724642e740 14275 #define USART_CR2_LBDL_Pos (5U)
Anna Bridge 180:96ed750bd169 14276 #define USART_CR2_LBDL_Msk (0x1U << USART_CR2_LBDL_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 14277 #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */
AnnaBridge 181:57724642e740 14278 #define USART_CR2_LBDIE_Pos (6U)
Anna Bridge 180:96ed750bd169 14279 #define USART_CR2_LBDIE_Msk (0x1U << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 14280 #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */
AnnaBridge 181:57724642e740 14281 #define USART_CR2_LBCL_Pos (8U)
Anna Bridge 180:96ed750bd169 14282 #define USART_CR2_LBCL_Msk (0x1U << USART_CR2_LBCL_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 14283 #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */
AnnaBridge 181:57724642e740 14284 #define USART_CR2_CPHA_Pos (9U)
Anna Bridge 180:96ed750bd169 14285 #define USART_CR2_CPHA_Msk (0x1U << USART_CR2_CPHA_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 14286 #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */
AnnaBridge 181:57724642e740 14287 #define USART_CR2_CPOL_Pos (10U)
Anna Bridge 180:96ed750bd169 14288 #define USART_CR2_CPOL_Msk (0x1U << USART_CR2_CPOL_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 14289 #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */
AnnaBridge 181:57724642e740 14290 #define USART_CR2_CLKEN_Pos (11U)
Anna Bridge 180:96ed750bd169 14291 #define USART_CR2_CLKEN_Msk (0x1U << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 14292 #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */
AnnaBridge 181:57724642e740 14293 #define USART_CR2_STOP_Pos (12U)
Anna Bridge 180:96ed750bd169 14294 #define USART_CR2_STOP_Msk (0x3U << USART_CR2_STOP_Pos) /*!< 0x00003000 */
Anna Bridge 180:96ed750bd169 14295 #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */
Anna Bridge 180:96ed750bd169 14296 #define USART_CR2_STOP_0 (0x1U << USART_CR2_STOP_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 14297 #define USART_CR2_STOP_1 (0x2U << USART_CR2_STOP_Pos) /*!< 0x00002000 */
AnnaBridge 181:57724642e740 14298 #define USART_CR2_LINEN_Pos (14U)
Anna Bridge 180:96ed750bd169 14299 #define USART_CR2_LINEN_Msk (0x1U << USART_CR2_LINEN_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 14300 #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */
AnnaBridge 181:57724642e740 14301 #define USART_CR2_SWAP_Pos (15U)
Anna Bridge 180:96ed750bd169 14302 #define USART_CR2_SWAP_Msk (0x1U << USART_CR2_SWAP_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 14303 #define USART_CR2_SWAP USART_CR2_SWAP_Msk /*!< SWAP TX/RX pins */
AnnaBridge 181:57724642e740 14304 #define USART_CR2_RXINV_Pos (16U)
Anna Bridge 180:96ed750bd169 14305 #define USART_CR2_RXINV_Msk (0x1U << USART_CR2_RXINV_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 14306 #define USART_CR2_RXINV USART_CR2_RXINV_Msk /*!< RX pin active level inversion */
AnnaBridge 181:57724642e740 14307 #define USART_CR2_TXINV_Pos (17U)
Anna Bridge 180:96ed750bd169 14308 #define USART_CR2_TXINV_Msk (0x1U << USART_CR2_TXINV_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 14309 #define USART_CR2_TXINV USART_CR2_TXINV_Msk /*!< TX pin active level inversion */
AnnaBridge 181:57724642e740 14310 #define USART_CR2_DATAINV_Pos (18U)
Anna Bridge 180:96ed750bd169 14311 #define USART_CR2_DATAINV_Msk (0x1U << USART_CR2_DATAINV_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 14312 #define USART_CR2_DATAINV USART_CR2_DATAINV_Msk /*!< Binary data inversion */
AnnaBridge 181:57724642e740 14313 #define USART_CR2_MSBFIRST_Pos (19U)
Anna Bridge 180:96ed750bd169 14314 #define USART_CR2_MSBFIRST_Msk (0x1U << USART_CR2_MSBFIRST_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 14315 #define USART_CR2_MSBFIRST USART_CR2_MSBFIRST_Msk /*!< Most Significant Bit First */
AnnaBridge 181:57724642e740 14316 #define USART_CR2_ABREN_Pos (20U)
Anna Bridge 180:96ed750bd169 14317 #define USART_CR2_ABREN_Msk (0x1U << USART_CR2_ABREN_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 14318 #define USART_CR2_ABREN USART_CR2_ABREN_Msk /*!< Auto Baud-Rate Enable*/
AnnaBridge 181:57724642e740 14319 #define USART_CR2_ABRMODE_Pos (21U)
Anna Bridge 180:96ed750bd169 14320 #define USART_CR2_ABRMODE_Msk (0x3U << USART_CR2_ABRMODE_Pos) /*!< 0x00600000 */
Anna Bridge 180:96ed750bd169 14321 #define USART_CR2_ABRMODE USART_CR2_ABRMODE_Msk /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */
Anna Bridge 180:96ed750bd169 14322 #define USART_CR2_ABRMODE_0 (0x1U << USART_CR2_ABRMODE_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 14323 #define USART_CR2_ABRMODE_1 (0x2U << USART_CR2_ABRMODE_Pos) /*!< 0x00400000 */
AnnaBridge 181:57724642e740 14324 #define USART_CR2_RTOEN_Pos (23U)
Anna Bridge 180:96ed750bd169 14325 #define USART_CR2_RTOEN_Msk (0x1U << USART_CR2_RTOEN_Pos) /*!< 0x00800000 */
Anna Bridge 180:96ed750bd169 14326 #define USART_CR2_RTOEN USART_CR2_RTOEN_Msk /*!< Receiver Time-Out enable */
AnnaBridge 181:57724642e740 14327 #define USART_CR2_ADD_Pos (24U)
Anna Bridge 180:96ed750bd169 14328 #define USART_CR2_ADD_Msk (0xFFU << USART_CR2_ADD_Pos) /*!< 0xFF000000 */
Anna Bridge 180:96ed750bd169 14329 #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */
Anna Bridge 180:96ed750bd169 14330
Anna Bridge 180:96ed750bd169 14331 /****************** Bit definition for USART_CR3 register *******************/
AnnaBridge 181:57724642e740 14332 #define USART_CR3_EIE_Pos (0U)
Anna Bridge 180:96ed750bd169 14333 #define USART_CR3_EIE_Msk (0x1U << USART_CR3_EIE_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 14334 #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */
AnnaBridge 181:57724642e740 14335 #define USART_CR3_IREN_Pos (1U)
Anna Bridge 180:96ed750bd169 14336 #define USART_CR3_IREN_Msk (0x1U << USART_CR3_IREN_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 14337 #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */
AnnaBridge 181:57724642e740 14338 #define USART_CR3_IRLP_Pos (2U)
Anna Bridge 180:96ed750bd169 14339 #define USART_CR3_IRLP_Msk (0x1U << USART_CR3_IRLP_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 14340 #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */
AnnaBridge 181:57724642e740 14341 #define USART_CR3_HDSEL_Pos (3U)
Anna Bridge 180:96ed750bd169 14342 #define USART_CR3_HDSEL_Msk (0x1U << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 14343 #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */
AnnaBridge 181:57724642e740 14344 #define USART_CR3_NACK_Pos (4U)
Anna Bridge 180:96ed750bd169 14345 #define USART_CR3_NACK_Msk (0x1U << USART_CR3_NACK_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 14346 #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< SmartCard NACK enable */
AnnaBridge 181:57724642e740 14347 #define USART_CR3_SCEN_Pos (5U)
Anna Bridge 180:96ed750bd169 14348 #define USART_CR3_SCEN_Msk (0x1U << USART_CR3_SCEN_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 14349 #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< SmartCard mode enable */
AnnaBridge 181:57724642e740 14350 #define USART_CR3_DMAR_Pos (6U)
Anna Bridge 180:96ed750bd169 14351 #define USART_CR3_DMAR_Msk (0x1U << USART_CR3_DMAR_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 14352 #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */
AnnaBridge 181:57724642e740 14353 #define USART_CR3_DMAT_Pos (7U)
Anna Bridge 180:96ed750bd169 14354 #define USART_CR3_DMAT_Msk (0x1U << USART_CR3_DMAT_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 14355 #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */
AnnaBridge 181:57724642e740 14356 #define USART_CR3_RTSE_Pos (8U)
Anna Bridge 180:96ed750bd169 14357 #define USART_CR3_RTSE_Msk (0x1U << USART_CR3_RTSE_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 14358 #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */
AnnaBridge 181:57724642e740 14359 #define USART_CR3_CTSE_Pos (9U)
Anna Bridge 180:96ed750bd169 14360 #define USART_CR3_CTSE_Msk (0x1U << USART_CR3_CTSE_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 14361 #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */
AnnaBridge 181:57724642e740 14362 #define USART_CR3_CTSIE_Pos (10U)
Anna Bridge 180:96ed750bd169 14363 #define USART_CR3_CTSIE_Msk (0x1U << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 14364 #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */
AnnaBridge 181:57724642e740 14365 #define USART_CR3_ONEBIT_Pos (11U)
Anna Bridge 180:96ed750bd169 14366 #define USART_CR3_ONEBIT_Msk (0x1U << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 14367 #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!< One sample bit method enable */
AnnaBridge 181:57724642e740 14368 #define USART_CR3_OVRDIS_Pos (12U)
Anna Bridge 180:96ed750bd169 14369 #define USART_CR3_OVRDIS_Msk (0x1U << USART_CR3_OVRDIS_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 14370 #define USART_CR3_OVRDIS USART_CR3_OVRDIS_Msk /*!< Overrun Disable */
AnnaBridge 181:57724642e740 14371 #define USART_CR3_DDRE_Pos (13U)
Anna Bridge 180:96ed750bd169 14372 #define USART_CR3_DDRE_Msk (0x1U << USART_CR3_DDRE_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 14373 #define USART_CR3_DDRE USART_CR3_DDRE_Msk /*!< DMA Disable on Reception Error */
AnnaBridge 181:57724642e740 14374 #define USART_CR3_DEM_Pos (14U)
Anna Bridge 180:96ed750bd169 14375 #define USART_CR3_DEM_Msk (0x1U << USART_CR3_DEM_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 14376 #define USART_CR3_DEM USART_CR3_DEM_Msk /*!< Driver Enable Mode */
AnnaBridge 181:57724642e740 14377 #define USART_CR3_DEP_Pos (15U)
Anna Bridge 180:96ed750bd169 14378 #define USART_CR3_DEP_Msk (0x1U << USART_CR3_DEP_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 14379 #define USART_CR3_DEP USART_CR3_DEP_Msk /*!< Driver Enable Polarity Selection */
AnnaBridge 181:57724642e740 14380 #define USART_CR3_SCARCNT_Pos (17U)
Anna Bridge 180:96ed750bd169 14381 #define USART_CR3_SCARCNT_Msk (0x7U << USART_CR3_SCARCNT_Pos) /*!< 0x000E0000 */
Anna Bridge 180:96ed750bd169 14382 #define USART_CR3_SCARCNT USART_CR3_SCARCNT_Msk /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */
Anna Bridge 180:96ed750bd169 14383 #define USART_CR3_SCARCNT_0 (0x1U << USART_CR3_SCARCNT_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 14384 #define USART_CR3_SCARCNT_1 (0x2U << USART_CR3_SCARCNT_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 14385 #define USART_CR3_SCARCNT_2 (0x4U << USART_CR3_SCARCNT_Pos) /*!< 0x00080000 */
AnnaBridge 181:57724642e740 14386 #define USART_CR3_WUS_Pos (20U)
Anna Bridge 180:96ed750bd169 14387 #define USART_CR3_WUS_Msk (0x3U << USART_CR3_WUS_Pos) /*!< 0x00300000 */
Anna Bridge 180:96ed750bd169 14388 #define USART_CR3_WUS USART_CR3_WUS_Msk /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */
Anna Bridge 180:96ed750bd169 14389 #define USART_CR3_WUS_0 (0x1U << USART_CR3_WUS_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 14390 #define USART_CR3_WUS_1 (0x2U << USART_CR3_WUS_Pos) /*!< 0x00200000 */
AnnaBridge 181:57724642e740 14391 #define USART_CR3_WUFIE_Pos (22U)
Anna Bridge 180:96ed750bd169 14392 #define USART_CR3_WUFIE_Msk (0x1U << USART_CR3_WUFIE_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 14393 #define USART_CR3_WUFIE USART_CR3_WUFIE_Msk /*!< Wake Up Interrupt Enable */
AnnaBridge 181:57724642e740 14394 /* MBED */
AnnaBridge 181:57724642e740 14395 #define USART_CR3_UCESM_Pos (23U)
AnnaBridge 181:57724642e740 14396 #define USART_CR3_UCESM_Msk (0x1U << USART_CR3_UCESM_Pos) /*!< 0x00800000 */
AnnaBridge 181:57724642e740 14397 #define USART_CR3_UCESM USART_CR3_UCESM_Msk /*!< Clock Enable in Stop mode */
AnnaBridge 181:57724642e740 14398 /* MBED */
AnnaBridge 181:57724642e740 14399 #define USART_CR3_TCBGTIE_Pos (24U)
Anna Bridge 180:96ed750bd169 14400 #define USART_CR3_TCBGTIE_Msk (0x1U << USART_CR3_TCBGTIE_Pos) /*!< 0x01000000 */
Anna Bridge 180:96ed750bd169 14401 #define USART_CR3_TCBGTIE USART_CR3_TCBGTIE_Msk /*!< Transmission Complete Before Guard Time Interrupt Enable */
Anna Bridge 180:96ed750bd169 14402
Anna Bridge 180:96ed750bd169 14403 /****************** Bit definition for USART_BRR register *******************/
AnnaBridge 181:57724642e740 14404 #define USART_BRR_DIV_FRACTION_Pos (0U)
Anna Bridge 180:96ed750bd169 14405 #define USART_BRR_DIV_FRACTION_Msk (0xFU << USART_BRR_DIV_FRACTION_Pos) /*!< 0x0000000F */
Anna Bridge 180:96ed750bd169 14406 #define USART_BRR_DIV_FRACTION USART_BRR_DIV_FRACTION_Msk /*!< Fraction of USARTDIV */
AnnaBridge 181:57724642e740 14407 #define USART_BRR_DIV_MANTISSA_Pos (4U)
Anna Bridge 180:96ed750bd169 14408 #define USART_BRR_DIV_MANTISSA_Msk (0xFFFU << USART_BRR_DIV_MANTISSA_Pos) /*!< 0x0000FFF0 */
Anna Bridge 180:96ed750bd169 14409 #define USART_BRR_DIV_MANTISSA USART_BRR_DIV_MANTISSA_Msk /*!< Mantissa of USARTDIV */
Anna Bridge 180:96ed750bd169 14410
Anna Bridge 180:96ed750bd169 14411 /****************** Bit definition for USART_GTPR register ******************/
AnnaBridge 181:57724642e740 14412 #define USART_GTPR_PSC_Pos (0U)
Anna Bridge 180:96ed750bd169 14413 #define USART_GTPR_PSC_Msk (0xFFU << USART_GTPR_PSC_Pos) /*!< 0x000000FF */
Anna Bridge 180:96ed750bd169 14414 #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */
AnnaBridge 181:57724642e740 14415 #define USART_GTPR_GT_Pos (8U)
Anna Bridge 180:96ed750bd169 14416 #define USART_GTPR_GT_Msk (0xFFU << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */
Anna Bridge 180:96ed750bd169 14417 #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< GT[7:0] bits (Guard time value) */
Anna Bridge 180:96ed750bd169 14418
Anna Bridge 180:96ed750bd169 14419 /******************* Bit definition for USART_RTOR register *****************/
AnnaBridge 181:57724642e740 14420 #define USART_RTOR_RTO_Pos (0U)
Anna Bridge 180:96ed750bd169 14421 #define USART_RTOR_RTO_Msk (0xFFFFFFU << USART_RTOR_RTO_Pos) /*!< 0x00FFFFFF */
Anna Bridge 180:96ed750bd169 14422 #define USART_RTOR_RTO USART_RTOR_RTO_Msk /*!< Receiver Time Out Value */
AnnaBridge 181:57724642e740 14423 #define USART_RTOR_BLEN_Pos (24U)
Anna Bridge 180:96ed750bd169 14424 #define USART_RTOR_BLEN_Msk (0xFFU << USART_RTOR_BLEN_Pos) /*!< 0xFF000000 */
Anna Bridge 180:96ed750bd169 14425 #define USART_RTOR_BLEN USART_RTOR_BLEN_Msk /*!< Block Length */
Anna Bridge 180:96ed750bd169 14426
Anna Bridge 180:96ed750bd169 14427 /******************* Bit definition for USART_RQR register ******************/
AnnaBridge 181:57724642e740 14428 #define USART_RQR_ABRRQ_Pos (0U)
Anna Bridge 180:96ed750bd169 14429 #define USART_RQR_ABRRQ_Msk (0x1U << USART_RQR_ABRRQ_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 14430 #define USART_RQR_ABRRQ USART_RQR_ABRRQ_Msk /*!< Auto-Baud Rate Request */
AnnaBridge 181:57724642e740 14431 #define USART_RQR_SBKRQ_Pos (1U)
Anna Bridge 180:96ed750bd169 14432 #define USART_RQR_SBKRQ_Msk (0x1U << USART_RQR_SBKRQ_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 14433 #define USART_RQR_SBKRQ USART_RQR_SBKRQ_Msk /*!< Send Break Request */
AnnaBridge 181:57724642e740 14434 #define USART_RQR_MMRQ_Pos (2U)
Anna Bridge 180:96ed750bd169 14435 #define USART_RQR_MMRQ_Msk (0x1U << USART_RQR_MMRQ_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 14436 #define USART_RQR_MMRQ USART_RQR_MMRQ_Msk /*!< Mute Mode Request */
AnnaBridge 181:57724642e740 14437 #define USART_RQR_RXFRQ_Pos (3U)
Anna Bridge 180:96ed750bd169 14438 #define USART_RQR_RXFRQ_Msk (0x1U << USART_RQR_RXFRQ_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 14439 #define USART_RQR_RXFRQ USART_RQR_RXFRQ_Msk /*!< Receive Data flush Request */
AnnaBridge 181:57724642e740 14440 #define USART_RQR_TXFRQ_Pos (4U)
Anna Bridge 180:96ed750bd169 14441 #define USART_RQR_TXFRQ_Msk (0x1U << USART_RQR_TXFRQ_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 14442 #define USART_RQR_TXFRQ USART_RQR_TXFRQ_Msk /*!< Transmit data flush Request */
Anna Bridge 180:96ed750bd169 14443
Anna Bridge 180:96ed750bd169 14444 /******************* Bit definition for USART_ISR register ******************/
AnnaBridge 181:57724642e740 14445 #define USART_ISR_PE_Pos (0U)
Anna Bridge 180:96ed750bd169 14446 #define USART_ISR_PE_Msk (0x1U << USART_ISR_PE_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 14447 #define USART_ISR_PE USART_ISR_PE_Msk /*!< Parity Error */
AnnaBridge 181:57724642e740 14448 #define USART_ISR_FE_Pos (1U)
Anna Bridge 180:96ed750bd169 14449 #define USART_ISR_FE_Msk (0x1U << USART_ISR_FE_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 14450 #define USART_ISR_FE USART_ISR_FE_Msk /*!< Framing Error */
AnnaBridge 181:57724642e740 14451 #define USART_ISR_NE_Pos (2U)
Anna Bridge 180:96ed750bd169 14452 #define USART_ISR_NE_Msk (0x1U << USART_ISR_NE_Pos) /*!< 0x00000004 */
AnnaBridge 181:57724642e740 14453 #define USART_ISR_NE USART_ISR_NE_Msk /*!< Noise Error detected Flag */
AnnaBridge 181:57724642e740 14454 #define USART_ISR_ORE_Pos (3U)
Anna Bridge 180:96ed750bd169 14455 #define USART_ISR_ORE_Msk (0x1U << USART_ISR_ORE_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 14456 #define USART_ISR_ORE USART_ISR_ORE_Msk /*!< OverRun Error */
AnnaBridge 181:57724642e740 14457 #define USART_ISR_IDLE_Pos (4U)
Anna Bridge 180:96ed750bd169 14458 #define USART_ISR_IDLE_Msk (0x1U << USART_ISR_IDLE_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 14459 #define USART_ISR_IDLE USART_ISR_IDLE_Msk /*!< IDLE line detected */
AnnaBridge 181:57724642e740 14460 #define USART_ISR_RXNE_Pos (5U)
Anna Bridge 180:96ed750bd169 14461 #define USART_ISR_RXNE_Msk (0x1U << USART_ISR_RXNE_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 14462 #define USART_ISR_RXNE USART_ISR_RXNE_Msk /*!< Read Data Register Not Empty */
AnnaBridge 181:57724642e740 14463 #define USART_ISR_TC_Pos (6U)
Anna Bridge 180:96ed750bd169 14464 #define USART_ISR_TC_Msk (0x1U << USART_ISR_TC_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 14465 #define USART_ISR_TC USART_ISR_TC_Msk /*!< Transmission Complete */
AnnaBridge 181:57724642e740 14466 #define USART_ISR_TXE_Pos (7U)
Anna Bridge 180:96ed750bd169 14467 #define USART_ISR_TXE_Msk (0x1U << USART_ISR_TXE_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 14468 #define USART_ISR_TXE USART_ISR_TXE_Msk /*!< Transmit Data Register Empty */
AnnaBridge 181:57724642e740 14469 #define USART_ISR_LBDF_Pos (8U)
Anna Bridge 180:96ed750bd169 14470 #define USART_ISR_LBDF_Msk (0x1U << USART_ISR_LBDF_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 14471 #define USART_ISR_LBDF USART_ISR_LBDF_Msk /*!< LIN Break Detection Flag */
AnnaBridge 181:57724642e740 14472 #define USART_ISR_CTSIF_Pos (9U)
Anna Bridge 180:96ed750bd169 14473 #define USART_ISR_CTSIF_Msk (0x1U << USART_ISR_CTSIF_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 14474 #define USART_ISR_CTSIF USART_ISR_CTSIF_Msk /*!< CTS interrupt flag */
AnnaBridge 181:57724642e740 14475 #define USART_ISR_CTS_Pos (10U)
Anna Bridge 180:96ed750bd169 14476 #define USART_ISR_CTS_Msk (0x1U << USART_ISR_CTS_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 14477 #define USART_ISR_CTS USART_ISR_CTS_Msk /*!< CTS flag */
AnnaBridge 181:57724642e740 14478 #define USART_ISR_RTOF_Pos (11U)
Anna Bridge 180:96ed750bd169 14479 #define USART_ISR_RTOF_Msk (0x1U << USART_ISR_RTOF_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 14480 #define USART_ISR_RTOF USART_ISR_RTOF_Msk /*!< Receiver Time Out */
AnnaBridge 181:57724642e740 14481 #define USART_ISR_EOBF_Pos (12U)
Anna Bridge 180:96ed750bd169 14482 #define USART_ISR_EOBF_Msk (0x1U << USART_ISR_EOBF_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 14483 #define USART_ISR_EOBF USART_ISR_EOBF_Msk /*!< End Of Block Flag */
AnnaBridge 181:57724642e740 14484 #define USART_ISR_ABRE_Pos (14U)
Anna Bridge 180:96ed750bd169 14485 #define USART_ISR_ABRE_Msk (0x1U << USART_ISR_ABRE_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 14486 #define USART_ISR_ABRE USART_ISR_ABRE_Msk /*!< Auto-Baud Rate Error */
AnnaBridge 181:57724642e740 14487 #define USART_ISR_ABRF_Pos (15U)
Anna Bridge 180:96ed750bd169 14488 #define USART_ISR_ABRF_Msk (0x1U << USART_ISR_ABRF_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 14489 #define USART_ISR_ABRF USART_ISR_ABRF_Msk /*!< Auto-Baud Rate Flag */
AnnaBridge 181:57724642e740 14490 #define USART_ISR_BUSY_Pos (16U)
Anna Bridge 180:96ed750bd169 14491 #define USART_ISR_BUSY_Msk (0x1U << USART_ISR_BUSY_Pos) /*!< 0x00010000 */
Anna Bridge 180:96ed750bd169 14492 #define USART_ISR_BUSY USART_ISR_BUSY_Msk /*!< Busy Flag */
AnnaBridge 181:57724642e740 14493 #define USART_ISR_CMF_Pos (17U)
Anna Bridge 180:96ed750bd169 14494 #define USART_ISR_CMF_Msk (0x1U << USART_ISR_CMF_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 14495 #define USART_ISR_CMF USART_ISR_CMF_Msk /*!< Character Match Flag */
AnnaBridge 181:57724642e740 14496 #define USART_ISR_SBKF_Pos (18U)
Anna Bridge 180:96ed750bd169 14497 #define USART_ISR_SBKF_Msk (0x1U << USART_ISR_SBKF_Pos) /*!< 0x00040000 */
Anna Bridge 180:96ed750bd169 14498 #define USART_ISR_SBKF USART_ISR_SBKF_Msk /*!< Send Break Flag */
AnnaBridge 181:57724642e740 14499 #define USART_ISR_RWU_Pos (19U)
Anna Bridge 180:96ed750bd169 14500 #define USART_ISR_RWU_Msk (0x1U << USART_ISR_RWU_Pos) /*!< 0x00080000 */
Anna Bridge 180:96ed750bd169 14501 #define USART_ISR_RWU USART_ISR_RWU_Msk /*!< Receive Wake Up from mute mode Flag */
AnnaBridge 181:57724642e740 14502 #define USART_ISR_WUF_Pos (20U)
Anna Bridge 180:96ed750bd169 14503 #define USART_ISR_WUF_Msk (0x1U << USART_ISR_WUF_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 14504 #define USART_ISR_WUF USART_ISR_WUF_Msk /*!< Wake Up from stop mode Flag */
AnnaBridge 181:57724642e740 14505 #define USART_ISR_TEACK_Pos (21U)
Anna Bridge 180:96ed750bd169 14506 #define USART_ISR_TEACK_Msk (0x1U << USART_ISR_TEACK_Pos) /*!< 0x00200000 */
Anna Bridge 180:96ed750bd169 14507 #define USART_ISR_TEACK USART_ISR_TEACK_Msk /*!< Transmit Enable Acknowledge Flag */
AnnaBridge 181:57724642e740 14508 #define USART_ISR_REACK_Pos (22U)
Anna Bridge 180:96ed750bd169 14509 #define USART_ISR_REACK_Msk (0x1U << USART_ISR_REACK_Pos) /*!< 0x00400000 */
Anna Bridge 180:96ed750bd169 14510 #define USART_ISR_REACK USART_ISR_REACK_Msk /*!< Receive Enable Acknowledge Flag */
AnnaBridge 181:57724642e740 14511 #define USART_ISR_TCBGT_Pos (25U)
Anna Bridge 180:96ed750bd169 14512 #define USART_ISR_TCBGT_Msk (0x1U << USART_ISR_TCBGT_Pos) /*!< 0x02000000 */
Anna Bridge 180:96ed750bd169 14513 #define USART_ISR_TCBGT USART_ISR_TCBGT_Msk /*!< Transmission Complete Before Guard Time Completion Flag */
Anna Bridge 180:96ed750bd169 14514
Anna Bridge 180:96ed750bd169 14515 /******************* Bit definition for USART_ICR register ******************/
AnnaBridge 181:57724642e740 14516 #define USART_ICR_PECF_Pos (0U)
Anna Bridge 180:96ed750bd169 14517 #define USART_ICR_PECF_Msk (0x1U << USART_ICR_PECF_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 14518 #define USART_ICR_PECF USART_ICR_PECF_Msk /*!< Parity Error Clear Flag */
AnnaBridge 181:57724642e740 14519 #define USART_ICR_FECF_Pos (1U)
Anna Bridge 180:96ed750bd169 14520 #define USART_ICR_FECF_Msk (0x1U << USART_ICR_FECF_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 14521 #define USART_ICR_FECF USART_ICR_FECF_Msk /*!< Framing Error Clear Flag */
AnnaBridge 181:57724642e740 14522 #define USART_ICR_NECF_Pos (2U)
AnnaBridge 181:57724642e740 14523 #define USART_ICR_NECF_Msk (0x1U << USART_ICR_NECF_Pos) /*!< 0x00000004 */
AnnaBridge 181:57724642e740 14524 #define USART_ICR_NECF USART_ICR_NECF_Msk /*!< Noise Error detected Clear Flag */
AnnaBridge 181:57724642e740 14525 #define USART_ICR_ORECF_Pos (3U)
Anna Bridge 180:96ed750bd169 14526 #define USART_ICR_ORECF_Msk (0x1U << USART_ICR_ORECF_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 14527 #define USART_ICR_ORECF USART_ICR_ORECF_Msk /*!< OverRun Error Clear Flag */
AnnaBridge 181:57724642e740 14528 #define USART_ICR_IDLECF_Pos (4U)
Anna Bridge 180:96ed750bd169 14529 #define USART_ICR_IDLECF_Msk (0x1U << USART_ICR_IDLECF_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 14530 #define USART_ICR_IDLECF USART_ICR_IDLECF_Msk /*!< IDLE line detected Clear Flag */
AnnaBridge 181:57724642e740 14531 #define USART_ICR_TCCF_Pos (6U)
Anna Bridge 180:96ed750bd169 14532 #define USART_ICR_TCCF_Msk (0x1U << USART_ICR_TCCF_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 14533 #define USART_ICR_TCCF USART_ICR_TCCF_Msk /*!< Transmission Complete Clear Flag */
AnnaBridge 181:57724642e740 14534 #define USART_ICR_TCBGTCF_Pos (7U)
Anna Bridge 180:96ed750bd169 14535 #define USART_ICR_TCBGTCF_Msk (0x1U << USART_ICR_TCBGTCF_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 14536 #define USART_ICR_TCBGTCF USART_ICR_TCBGTCF_Msk /*!< Transmission Complete Before Guard Time Clear Flag */
AnnaBridge 181:57724642e740 14537 #define USART_ICR_LBDCF_Pos (8U)
Anna Bridge 180:96ed750bd169 14538 #define USART_ICR_LBDCF_Msk (0x1U << USART_ICR_LBDCF_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 14539 #define USART_ICR_LBDCF USART_ICR_LBDCF_Msk /*!< LIN Break Detection Clear Flag */
AnnaBridge 181:57724642e740 14540 #define USART_ICR_CTSCF_Pos (9U)
Anna Bridge 180:96ed750bd169 14541 #define USART_ICR_CTSCF_Msk (0x1U << USART_ICR_CTSCF_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 14542 #define USART_ICR_CTSCF USART_ICR_CTSCF_Msk /*!< CTS Interrupt Clear Flag */
AnnaBridge 181:57724642e740 14543 #define USART_ICR_RTOCF_Pos (11U)
Anna Bridge 180:96ed750bd169 14544 #define USART_ICR_RTOCF_Msk (0x1U << USART_ICR_RTOCF_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 14545 #define USART_ICR_RTOCF USART_ICR_RTOCF_Msk /*!< Receiver Time Out Clear Flag */
AnnaBridge 181:57724642e740 14546 #define USART_ICR_EOBCF_Pos (12U)
Anna Bridge 180:96ed750bd169 14547 #define USART_ICR_EOBCF_Msk (0x1U << USART_ICR_EOBCF_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 14548 #define USART_ICR_EOBCF USART_ICR_EOBCF_Msk /*!< End Of Block Clear Flag */
AnnaBridge 181:57724642e740 14549 #define USART_ICR_CMCF_Pos (17U)
Anna Bridge 180:96ed750bd169 14550 #define USART_ICR_CMCF_Msk (0x1U << USART_ICR_CMCF_Pos) /*!< 0x00020000 */
Anna Bridge 180:96ed750bd169 14551 #define USART_ICR_CMCF USART_ICR_CMCF_Msk /*!< Character Match Clear Flag */
AnnaBridge 181:57724642e740 14552 #define USART_ICR_WUCF_Pos (20U)
Anna Bridge 180:96ed750bd169 14553 #define USART_ICR_WUCF_Msk (0x1U << USART_ICR_WUCF_Pos) /*!< 0x00100000 */
Anna Bridge 180:96ed750bd169 14554 #define USART_ICR_WUCF USART_ICR_WUCF_Msk /*!< Wake Up from stop mode Clear Flag */
Anna Bridge 180:96ed750bd169 14555
AnnaBridge 181:57724642e740 14556 /* Legacy defines */
AnnaBridge 181:57724642e740 14557 #define USART_ICR_NCF_Pos USART_ICR_NECF_Pos
AnnaBridge 181:57724642e740 14558 #define USART_ICR_NCF_Msk USART_ICR_NECF_Msk
AnnaBridge 181:57724642e740 14559 #define USART_ICR_NCF USART_ICR_NECF
AnnaBridge 181:57724642e740 14560
Anna Bridge 180:96ed750bd169 14561 /******************* Bit definition for USART_RDR register ******************/
AnnaBridge 181:57724642e740 14562 #define USART_RDR_RDR_Pos (0U)
Anna Bridge 180:96ed750bd169 14563 #define USART_RDR_RDR_Msk (0x1FFU << USART_RDR_RDR_Pos) /*!< 0x000001FF */
Anna Bridge 180:96ed750bd169 14564 #define USART_RDR_RDR USART_RDR_RDR_Msk /*!< RDR[8:0] bits (Receive Data value) */
Anna Bridge 180:96ed750bd169 14565
Anna Bridge 180:96ed750bd169 14566 /******************* Bit definition for USART_TDR register ******************/
AnnaBridge 181:57724642e740 14567 #define USART_TDR_TDR_Pos (0U)
Anna Bridge 180:96ed750bd169 14568 #define USART_TDR_TDR_Msk (0x1FFU << USART_TDR_TDR_Pos) /*!< 0x000001FF */
Anna Bridge 180:96ed750bd169 14569 #define USART_TDR_TDR USART_TDR_TDR_Msk /*!< TDR[8:0] bits (Transmit Data value) */
Anna Bridge 180:96ed750bd169 14570
Anna Bridge 180:96ed750bd169 14571 /******************************************************************************/
Anna Bridge 180:96ed750bd169 14572 /* */
Anna Bridge 180:96ed750bd169 14573 /* Single Wire Protocol Master Interface (SWPMI) */
Anna Bridge 180:96ed750bd169 14574 /* */
Anna Bridge 180:96ed750bd169 14575 /******************************************************************************/
Anna Bridge 180:96ed750bd169 14576
Anna Bridge 180:96ed750bd169 14577 /******************* Bit definition for SWPMI_CR register ********************/
AnnaBridge 181:57724642e740 14578 #define SWPMI_CR_RXDMA_Pos (0U)
Anna Bridge 180:96ed750bd169 14579 #define SWPMI_CR_RXDMA_Msk (0x1U << SWPMI_CR_RXDMA_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 14580 #define SWPMI_CR_RXDMA SWPMI_CR_RXDMA_Msk /*!<Reception DMA enable */
AnnaBridge 181:57724642e740 14581 #define SWPMI_CR_TXDMA_Pos (1U)
Anna Bridge 180:96ed750bd169 14582 #define SWPMI_CR_TXDMA_Msk (0x1U << SWPMI_CR_TXDMA_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 14583 #define SWPMI_CR_TXDMA SWPMI_CR_TXDMA_Msk /*!<Transmission DMA enable */
AnnaBridge 181:57724642e740 14584 #define SWPMI_CR_RXMODE_Pos (2U)
Anna Bridge 180:96ed750bd169 14585 #define SWPMI_CR_RXMODE_Msk (0x1U << SWPMI_CR_RXMODE_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 14586 #define SWPMI_CR_RXMODE SWPMI_CR_RXMODE_Msk /*!<Reception buffering mode */
AnnaBridge 181:57724642e740 14587 #define SWPMI_CR_TXMODE_Pos (3U)
Anna Bridge 180:96ed750bd169 14588 #define SWPMI_CR_TXMODE_Msk (0x1U << SWPMI_CR_TXMODE_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 14589 #define SWPMI_CR_TXMODE SWPMI_CR_TXMODE_Msk /*!<Transmission buffering mode */
AnnaBridge 181:57724642e740 14590 #define SWPMI_CR_LPBK_Pos (4U)
Anna Bridge 180:96ed750bd169 14591 #define SWPMI_CR_LPBK_Msk (0x1U << SWPMI_CR_LPBK_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 14592 #define SWPMI_CR_LPBK SWPMI_CR_LPBK_Msk /*!<Loopback mode enable */
AnnaBridge 181:57724642e740 14593 #define SWPMI_CR_SWPACT_Pos (5U)
Anna Bridge 180:96ed750bd169 14594 #define SWPMI_CR_SWPACT_Msk (0x1U << SWPMI_CR_SWPACT_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 14595 #define SWPMI_CR_SWPACT SWPMI_CR_SWPACT_Msk /*!<Single wire protocol master interface activate */
AnnaBridge 181:57724642e740 14596 #define SWPMI_CR_DEACT_Pos (10U)
Anna Bridge 180:96ed750bd169 14597 #define SWPMI_CR_DEACT_Msk (0x1U << SWPMI_CR_DEACT_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 14598 #define SWPMI_CR_DEACT SWPMI_CR_DEACT_Msk /*!<Single wire protocol master interface deactivate */
Anna Bridge 180:96ed750bd169 14599
Anna Bridge 180:96ed750bd169 14600 /******************* Bit definition for SWPMI_BRR register ********************/
AnnaBridge 181:57724642e740 14601 #define SWPMI_BRR_BR_Pos (0U)
Anna Bridge 180:96ed750bd169 14602 #define SWPMI_BRR_BR_Msk (0x3FU << SWPMI_BRR_BR_Pos) /*!< 0x0000003F */
Anna Bridge 180:96ed750bd169 14603 #define SWPMI_BRR_BR SWPMI_BRR_BR_Msk /*!<BR[5:0] bits (Bitrate prescaler) */
Anna Bridge 180:96ed750bd169 14604
Anna Bridge 180:96ed750bd169 14605 /******************* Bit definition for SWPMI_ISR register ********************/
AnnaBridge 181:57724642e740 14606 #define SWPMI_ISR_RXBFF_Pos (0U)
Anna Bridge 180:96ed750bd169 14607 #define SWPMI_ISR_RXBFF_Msk (0x1U << SWPMI_ISR_RXBFF_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 14608 #define SWPMI_ISR_RXBFF SWPMI_ISR_RXBFF_Msk /*!<Receive buffer full flag */
AnnaBridge 181:57724642e740 14609 #define SWPMI_ISR_TXBEF_Pos (1U)
Anna Bridge 180:96ed750bd169 14610 #define SWPMI_ISR_TXBEF_Msk (0x1U << SWPMI_ISR_TXBEF_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 14611 #define SWPMI_ISR_TXBEF SWPMI_ISR_TXBEF_Msk /*!<Transmit buffer empty flag */
AnnaBridge 181:57724642e740 14612 #define SWPMI_ISR_RXBERF_Pos (2U)
Anna Bridge 180:96ed750bd169 14613 #define SWPMI_ISR_RXBERF_Msk (0x1U << SWPMI_ISR_RXBERF_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 14614 #define SWPMI_ISR_RXBERF SWPMI_ISR_RXBERF_Msk /*!<Receive CRC error flag */
AnnaBridge 181:57724642e740 14615 #define SWPMI_ISR_RXOVRF_Pos (3U)
Anna Bridge 180:96ed750bd169 14616 #define SWPMI_ISR_RXOVRF_Msk (0x1U << SWPMI_ISR_RXOVRF_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 14617 #define SWPMI_ISR_RXOVRF SWPMI_ISR_RXOVRF_Msk /*!<Receive overrun error flag */
AnnaBridge 181:57724642e740 14618 #define SWPMI_ISR_TXUNRF_Pos (4U)
Anna Bridge 180:96ed750bd169 14619 #define SWPMI_ISR_TXUNRF_Msk (0x1U << SWPMI_ISR_TXUNRF_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 14620 #define SWPMI_ISR_TXUNRF SWPMI_ISR_TXUNRF_Msk /*!<Transmit underrun error flag */
AnnaBridge 181:57724642e740 14621 #define SWPMI_ISR_RXNE_Pos (5U)
Anna Bridge 180:96ed750bd169 14622 #define SWPMI_ISR_RXNE_Msk (0x1U << SWPMI_ISR_RXNE_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 14623 #define SWPMI_ISR_RXNE SWPMI_ISR_RXNE_Msk /*!<Receive data register not empty */
AnnaBridge 181:57724642e740 14624 #define SWPMI_ISR_TXE_Pos (6U)
Anna Bridge 180:96ed750bd169 14625 #define SWPMI_ISR_TXE_Msk (0x1U << SWPMI_ISR_TXE_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 14626 #define SWPMI_ISR_TXE SWPMI_ISR_TXE_Msk /*!<Transmit data register empty */
AnnaBridge 181:57724642e740 14627 #define SWPMI_ISR_TCF_Pos (7U)
Anna Bridge 180:96ed750bd169 14628 #define SWPMI_ISR_TCF_Msk (0x1U << SWPMI_ISR_TCF_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 14629 #define SWPMI_ISR_TCF SWPMI_ISR_TCF_Msk /*!<Transfer complete flag */
AnnaBridge 181:57724642e740 14630 #define SWPMI_ISR_SRF_Pos (8U)
Anna Bridge 180:96ed750bd169 14631 #define SWPMI_ISR_SRF_Msk (0x1U << SWPMI_ISR_SRF_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 14632 #define SWPMI_ISR_SRF SWPMI_ISR_SRF_Msk /*!<Slave resume flag */
AnnaBridge 181:57724642e740 14633 #define SWPMI_ISR_SUSP_Pos (9U)
Anna Bridge 180:96ed750bd169 14634 #define SWPMI_ISR_SUSP_Msk (0x1U << SWPMI_ISR_SUSP_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 14635 #define SWPMI_ISR_SUSP SWPMI_ISR_SUSP_Msk /*!<SUSPEND flag */
AnnaBridge 181:57724642e740 14636 #define SWPMI_ISR_DEACTF_Pos (10U)
Anna Bridge 180:96ed750bd169 14637 #define SWPMI_ISR_DEACTF_Msk (0x1U << SWPMI_ISR_DEACTF_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 14638 #define SWPMI_ISR_DEACTF SWPMI_ISR_DEACTF_Msk /*!<DEACTIVATED flag */
Anna Bridge 180:96ed750bd169 14639
Anna Bridge 180:96ed750bd169 14640 /******************* Bit definition for SWPMI_ICR register ********************/
AnnaBridge 181:57724642e740 14641 #define SWPMI_ICR_CRXBFF_Pos (0U)
Anna Bridge 180:96ed750bd169 14642 #define SWPMI_ICR_CRXBFF_Msk (0x1U << SWPMI_ICR_CRXBFF_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 14643 #define SWPMI_ICR_CRXBFF SWPMI_ICR_CRXBFF_Msk /*!<Clear receive buffer full flag */
AnnaBridge 181:57724642e740 14644 #define SWPMI_ICR_CTXBEF_Pos (1U)
Anna Bridge 180:96ed750bd169 14645 #define SWPMI_ICR_CTXBEF_Msk (0x1U << SWPMI_ICR_CTXBEF_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 14646 #define SWPMI_ICR_CTXBEF SWPMI_ICR_CTXBEF_Msk /*!<Clear transmit buffer empty flag */
AnnaBridge 181:57724642e740 14647 #define SWPMI_ICR_CRXBERF_Pos (2U)
Anna Bridge 180:96ed750bd169 14648 #define SWPMI_ICR_CRXBERF_Msk (0x1U << SWPMI_ICR_CRXBERF_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 14649 #define SWPMI_ICR_CRXBERF SWPMI_ICR_CRXBERF_Msk /*!<Clear receive CRC error flag */
AnnaBridge 181:57724642e740 14650 #define SWPMI_ICR_CRXOVRF_Pos (3U)
Anna Bridge 180:96ed750bd169 14651 #define SWPMI_ICR_CRXOVRF_Msk (0x1U << SWPMI_ICR_CRXOVRF_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 14652 #define SWPMI_ICR_CRXOVRF SWPMI_ICR_CRXOVRF_Msk /*!<Clear receive overrun error flag */
AnnaBridge 181:57724642e740 14653 #define SWPMI_ICR_CTXUNRF_Pos (4U)
Anna Bridge 180:96ed750bd169 14654 #define SWPMI_ICR_CTXUNRF_Msk (0x1U << SWPMI_ICR_CTXUNRF_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 14655 #define SWPMI_ICR_CTXUNRF SWPMI_ICR_CTXUNRF_Msk /*!<Clear transmit underrun error flag */
AnnaBridge 181:57724642e740 14656 #define SWPMI_ICR_CTCF_Pos (7U)
Anna Bridge 180:96ed750bd169 14657 #define SWPMI_ICR_CTCF_Msk (0x1U << SWPMI_ICR_CTCF_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 14658 #define SWPMI_ICR_CTCF SWPMI_ICR_CTCF_Msk /*!<Clear transfer complete flag */
AnnaBridge 181:57724642e740 14659 #define SWPMI_ICR_CSRF_Pos (8U)
Anna Bridge 180:96ed750bd169 14660 #define SWPMI_ICR_CSRF_Msk (0x1U << SWPMI_ICR_CSRF_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 14661 #define SWPMI_ICR_CSRF SWPMI_ICR_CSRF_Msk /*!<Clear slave resume flag */
Anna Bridge 180:96ed750bd169 14662
Anna Bridge 180:96ed750bd169 14663 /******************* Bit definition for SWPMI_IER register ********************/
AnnaBridge 181:57724642e740 14664 #define SWPMI_IER_SRIE_Pos (8U)
Anna Bridge 180:96ed750bd169 14665 #define SWPMI_IER_SRIE_Msk (0x1U << SWPMI_IER_SRIE_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 14666 #define SWPMI_IER_SRIE SWPMI_IER_SRIE_Msk /*!<Slave resume interrupt enable */
AnnaBridge 181:57724642e740 14667 #define SWPMI_IER_TCIE_Pos (7U)
Anna Bridge 180:96ed750bd169 14668 #define SWPMI_IER_TCIE_Msk (0x1U << SWPMI_IER_TCIE_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 14669 #define SWPMI_IER_TCIE SWPMI_IER_TCIE_Msk /*!<Transmit complete interrupt enable */
AnnaBridge 181:57724642e740 14670 #define SWPMI_IER_TIE_Pos (6U)
Anna Bridge 180:96ed750bd169 14671 #define SWPMI_IER_TIE_Msk (0x1U << SWPMI_IER_TIE_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 14672 #define SWPMI_IER_TIE SWPMI_IER_TIE_Msk /*!<Transmit interrupt enable */
AnnaBridge 181:57724642e740 14673 #define SWPMI_IER_RIE_Pos (5U)
Anna Bridge 180:96ed750bd169 14674 #define SWPMI_IER_RIE_Msk (0x1U << SWPMI_IER_RIE_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 14675 #define SWPMI_IER_RIE SWPMI_IER_RIE_Msk /*!<Receive interrupt enable */
AnnaBridge 181:57724642e740 14676 #define SWPMI_IER_TXUNRIE_Pos (4U)
Anna Bridge 180:96ed750bd169 14677 #define SWPMI_IER_TXUNRIE_Msk (0x1U << SWPMI_IER_TXUNRIE_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 14678 #define SWPMI_IER_TXUNRIE SWPMI_IER_TXUNRIE_Msk /*!<Transmit underrun error interrupt enable */
AnnaBridge 181:57724642e740 14679 #define SWPMI_IER_RXOVRIE_Pos (3U)
Anna Bridge 180:96ed750bd169 14680 #define SWPMI_IER_RXOVRIE_Msk (0x1U << SWPMI_IER_RXOVRIE_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 14681 #define SWPMI_IER_RXOVRIE SWPMI_IER_RXOVRIE_Msk /*!<Receive overrun error interrupt enable */
AnnaBridge 181:57724642e740 14682 #define SWPMI_IER_RXBERIE_Pos (2U)
Anna Bridge 180:96ed750bd169 14683 #define SWPMI_IER_RXBERIE_Msk (0x1U << SWPMI_IER_RXBERIE_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 14684 #define SWPMI_IER_RXBERIE SWPMI_IER_RXBERIE_Msk /*!<Receive CRC error interrupt enable */
AnnaBridge 181:57724642e740 14685 #define SWPMI_IER_TXBEIE_Pos (1U)
Anna Bridge 180:96ed750bd169 14686 #define SWPMI_IER_TXBEIE_Msk (0x1U << SWPMI_IER_TXBEIE_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 14687 #define SWPMI_IER_TXBEIE SWPMI_IER_TXBEIE_Msk /*!<Transmit buffer empty interrupt enable */
AnnaBridge 181:57724642e740 14688 #define SWPMI_IER_RXBFIE_Pos (0U)
Anna Bridge 180:96ed750bd169 14689 #define SWPMI_IER_RXBFIE_Msk (0x1U << SWPMI_IER_RXBFIE_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 14690 #define SWPMI_IER_RXBFIE SWPMI_IER_RXBFIE_Msk /*!<Receive buffer full interrupt enable */
Anna Bridge 180:96ed750bd169 14691
Anna Bridge 180:96ed750bd169 14692 /******************* Bit definition for SWPMI_RFL register ********************/
AnnaBridge 181:57724642e740 14693 #define SWPMI_RFL_RFL_Pos (0U)
Anna Bridge 180:96ed750bd169 14694 #define SWPMI_RFL_RFL_Msk (0x1FU << SWPMI_RFL_RFL_Pos) /*!< 0x0000001F */
Anna Bridge 180:96ed750bd169 14695 #define SWPMI_RFL_RFL SWPMI_RFL_RFL_Msk /*!<RFL[4:0] bits (Receive Frame length) */
AnnaBridge 181:57724642e740 14696 #define SWPMI_RFL_RFL_0_1_Pos (0U)
Anna Bridge 180:96ed750bd169 14697 #define SWPMI_RFL_RFL_0_1_Msk (0x3U << SWPMI_RFL_RFL_0_1_Pos) /*!< 0x00000003 */
Anna Bridge 180:96ed750bd169 14698 #define SWPMI_RFL_RFL_0_1 SWPMI_RFL_RFL_0_1_Msk /*!<RFL[1:0] bits (number of relevant bytes for the last SWPMI_RDR register read.) */
Anna Bridge 180:96ed750bd169 14699
Anna Bridge 180:96ed750bd169 14700 /******************* Bit definition for SWPMI_TDR register ********************/
AnnaBridge 181:57724642e740 14701 #define SWPMI_TDR_TD_Pos (0U)
Anna Bridge 180:96ed750bd169 14702 #define SWPMI_TDR_TD_Msk (0xFFFFFFFFU << SWPMI_TDR_TD_Pos) /*!< 0xFFFFFFFF */
Anna Bridge 180:96ed750bd169 14703 #define SWPMI_TDR_TD SWPMI_TDR_TD_Msk /*!<Transmit Data Register */
Anna Bridge 180:96ed750bd169 14704
Anna Bridge 180:96ed750bd169 14705 /******************* Bit definition for SWPMI_RDR register ********************/
AnnaBridge 181:57724642e740 14706 #define SWPMI_RDR_RD_Pos (0U)
Anna Bridge 180:96ed750bd169 14707 #define SWPMI_RDR_RD_Msk (0xFFFFFFFFU << SWPMI_RDR_RD_Pos) /*!< 0xFFFFFFFF */
Anna Bridge 180:96ed750bd169 14708 #define SWPMI_RDR_RD SWPMI_RDR_RD_Msk /*!<Receive Data Register */
Anna Bridge 180:96ed750bd169 14709
Anna Bridge 180:96ed750bd169 14710 /******************* Bit definition for SWPMI_OR register ********************/
AnnaBridge 181:57724642e740 14711 #define SWPMI_OR_TBYP_Pos (0U)
Anna Bridge 180:96ed750bd169 14712 #define SWPMI_OR_TBYP_Msk (0x1U << SWPMI_OR_TBYP_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 14713 #define SWPMI_OR_TBYP SWPMI_OR_TBYP_Msk /*!<SWP Transceiver Bypass */
AnnaBridge 181:57724642e740 14714 #define SWPMI_OR_CLASS_Pos (1U)
Anna Bridge 180:96ed750bd169 14715 #define SWPMI_OR_CLASS_Msk (0x1U << SWPMI_OR_CLASS_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 14716 #define SWPMI_OR_CLASS SWPMI_OR_CLASS_Msk /*!<SWP Voltage Class selection */
Anna Bridge 180:96ed750bd169 14717
Anna Bridge 180:96ed750bd169 14718 /******************************************************************************/
Anna Bridge 180:96ed750bd169 14719 /* */
Anna Bridge 180:96ed750bd169 14720 /* VREFBUF */
Anna Bridge 180:96ed750bd169 14721 /* */
Anna Bridge 180:96ed750bd169 14722 /******************************************************************************/
Anna Bridge 180:96ed750bd169 14723 /******************* Bit definition for VREFBUF_CSR register ****************/
AnnaBridge 181:57724642e740 14724 #define VREFBUF_CSR_ENVR_Pos (0U)
Anna Bridge 180:96ed750bd169 14725 #define VREFBUF_CSR_ENVR_Msk (0x1U << VREFBUF_CSR_ENVR_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 14726 #define VREFBUF_CSR_ENVR VREFBUF_CSR_ENVR_Msk /*!<Voltage reference buffer enable */
AnnaBridge 181:57724642e740 14727 #define VREFBUF_CSR_HIZ_Pos (1U)
Anna Bridge 180:96ed750bd169 14728 #define VREFBUF_CSR_HIZ_Msk (0x1U << VREFBUF_CSR_HIZ_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 14729 #define VREFBUF_CSR_HIZ VREFBUF_CSR_HIZ_Msk /*!<High impedance mode */
AnnaBridge 181:57724642e740 14730 #define VREFBUF_CSR_VRS_Pos (2U)
Anna Bridge 180:96ed750bd169 14731 #define VREFBUF_CSR_VRS_Msk (0x1U << VREFBUF_CSR_VRS_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 14732 #define VREFBUF_CSR_VRS VREFBUF_CSR_VRS_Msk /*!<Voltage reference scale */
AnnaBridge 181:57724642e740 14733 #define VREFBUF_CSR_VRR_Pos (3U)
Anna Bridge 180:96ed750bd169 14734 #define VREFBUF_CSR_VRR_Msk (0x1U << VREFBUF_CSR_VRR_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 14735 #define VREFBUF_CSR_VRR VREFBUF_CSR_VRR_Msk /*!<Voltage reference buffer ready */
Anna Bridge 180:96ed750bd169 14736
Anna Bridge 180:96ed750bd169 14737 /******************* Bit definition for VREFBUF_CCR register ******************/
AnnaBridge 181:57724642e740 14738 #define VREFBUF_CCR_TRIM_Pos (0U)
Anna Bridge 180:96ed750bd169 14739 #define VREFBUF_CCR_TRIM_Msk (0x3FU << VREFBUF_CCR_TRIM_Pos) /*!< 0x0000003F */
Anna Bridge 180:96ed750bd169 14740 #define VREFBUF_CCR_TRIM VREFBUF_CCR_TRIM_Msk /*!<TRIM[5:0] bits (Trimming code) */
Anna Bridge 180:96ed750bd169 14741
Anna Bridge 180:96ed750bd169 14742 /******************************************************************************/
Anna Bridge 180:96ed750bd169 14743 /* */
Anna Bridge 180:96ed750bd169 14744 /* Window WATCHDOG */
Anna Bridge 180:96ed750bd169 14745 /* */
Anna Bridge 180:96ed750bd169 14746 /******************************************************************************/
Anna Bridge 180:96ed750bd169 14747 /******************* Bit definition for WWDG_CR register ********************/
AnnaBridge 181:57724642e740 14748 #define WWDG_CR_T_Pos (0U)
Anna Bridge 180:96ed750bd169 14749 #define WWDG_CR_T_Msk (0x7FU << WWDG_CR_T_Pos) /*!< 0x0000007F */
Anna Bridge 180:96ed750bd169 14750 #define WWDG_CR_T WWDG_CR_T_Msk /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */
Anna Bridge 180:96ed750bd169 14751 #define WWDG_CR_T_0 (0x01U << WWDG_CR_T_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 14752 #define WWDG_CR_T_1 (0x02U << WWDG_CR_T_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 14753 #define WWDG_CR_T_2 (0x04U << WWDG_CR_T_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 14754 #define WWDG_CR_T_3 (0x08U << WWDG_CR_T_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 14755 #define WWDG_CR_T_4 (0x10U << WWDG_CR_T_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 14756 #define WWDG_CR_T_5 (0x20U << WWDG_CR_T_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 14757 #define WWDG_CR_T_6 (0x40U << WWDG_CR_T_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 14758
AnnaBridge 181:57724642e740 14759 #define WWDG_CR_WDGA_Pos (7U)
Anna Bridge 180:96ed750bd169 14760 #define WWDG_CR_WDGA_Msk (0x1U << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 14761 #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!<Activation bit */
Anna Bridge 180:96ed750bd169 14762
Anna Bridge 180:96ed750bd169 14763 /******************* Bit definition for WWDG_CFR register *******************/
AnnaBridge 181:57724642e740 14764 #define WWDG_CFR_W_Pos (0U)
Anna Bridge 180:96ed750bd169 14765 #define WWDG_CFR_W_Msk (0x7FU << WWDG_CFR_W_Pos) /*!< 0x0000007F */
Anna Bridge 180:96ed750bd169 14766 #define WWDG_CFR_W WWDG_CFR_W_Msk /*!<W[6:0] bits (7-bit window value) */
Anna Bridge 180:96ed750bd169 14767 #define WWDG_CFR_W_0 (0x01U << WWDG_CFR_W_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 14768 #define WWDG_CFR_W_1 (0x02U << WWDG_CFR_W_Pos) /*!< 0x00000002 */
Anna Bridge 180:96ed750bd169 14769 #define WWDG_CFR_W_2 (0x04U << WWDG_CFR_W_Pos) /*!< 0x00000004 */
Anna Bridge 180:96ed750bd169 14770 #define WWDG_CFR_W_3 (0x08U << WWDG_CFR_W_Pos) /*!< 0x00000008 */
Anna Bridge 180:96ed750bd169 14771 #define WWDG_CFR_W_4 (0x10U << WWDG_CFR_W_Pos) /*!< 0x00000010 */
Anna Bridge 180:96ed750bd169 14772 #define WWDG_CFR_W_5 (0x20U << WWDG_CFR_W_Pos) /*!< 0x00000020 */
Anna Bridge 180:96ed750bd169 14773 #define WWDG_CFR_W_6 (0x40U << WWDG_CFR_W_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 14774
AnnaBridge 181:57724642e740 14775 #define WWDG_CFR_WDGTB_Pos (7U)
Anna Bridge 180:96ed750bd169 14776 #define WWDG_CFR_WDGTB_Msk (0x3U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000180 */
Anna Bridge 180:96ed750bd169 14777 #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!<WDGTB[1:0] bits (Timer Base) */
Anna Bridge 180:96ed750bd169 14778 #define WWDG_CFR_WDGTB_0 (0x1U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 14779 #define WWDG_CFR_WDGTB_1 (0x2U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000100 */
Anna Bridge 180:96ed750bd169 14780
AnnaBridge 181:57724642e740 14781 #define WWDG_CFR_EWI_Pos (9U)
Anna Bridge 180:96ed750bd169 14782 #define WWDG_CFR_EWI_Msk (0x1U << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */
Anna Bridge 180:96ed750bd169 14783 #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!<Early Wakeup Interrupt */
Anna Bridge 180:96ed750bd169 14784
Anna Bridge 180:96ed750bd169 14785 /******************* Bit definition for WWDG_SR register ********************/
AnnaBridge 181:57724642e740 14786 #define WWDG_SR_EWIF_Pos (0U)
Anna Bridge 180:96ed750bd169 14787 #define WWDG_SR_EWIF_Msk (0x1U << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */
Anna Bridge 180:96ed750bd169 14788 #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!<Early Wakeup Interrupt Flag */
Anna Bridge 180:96ed750bd169 14789
Anna Bridge 180:96ed750bd169 14790
Anna Bridge 180:96ed750bd169 14791 /******************************************************************************/
Anna Bridge 180:96ed750bd169 14792 /* */
Anna Bridge 180:96ed750bd169 14793 /* Debug MCU */
Anna Bridge 180:96ed750bd169 14794 /* */
Anna Bridge 180:96ed750bd169 14795 /******************************************************************************/
Anna Bridge 180:96ed750bd169 14796 /******************** Bit definition for DBGMCU_IDCODE register *************/
AnnaBridge 181:57724642e740 14797 #define DBGMCU_IDCODE_DEV_ID_Pos (0U)
Anna Bridge 180:96ed750bd169 14798 #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFU << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */
AnnaBridge 181:57724642e740 14799 #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk
AnnaBridge 181:57724642e740 14800 #define DBGMCU_IDCODE_REV_ID_Pos (16U)
Anna Bridge 180:96ed750bd169 14801 #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFU << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */
AnnaBridge 181:57724642e740 14802 #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk
Anna Bridge 180:96ed750bd169 14803
Anna Bridge 180:96ed750bd169 14804 /******************** Bit definition for DBGMCU_CR register *****************/
AnnaBridge 181:57724642e740 14805 #define DBGMCU_CR_DBG_SLEEP_Pos (0U)
Anna Bridge 180:96ed750bd169 14806 #define DBGMCU_CR_DBG_SLEEP_Msk (0x1U << DBGMCU_CR_DBG_SLEEP_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 14807 #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk
AnnaBridge 181:57724642e740 14808 #define DBGMCU_CR_DBG_STOP_Pos (1U)
Anna Bridge 180:96ed750bd169 14809 #define DBGMCU_CR_DBG_STOP_Msk (0x1U << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */
AnnaBridge 181:57724642e740 14810 #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk
AnnaBridge 181:57724642e740 14811 #define DBGMCU_CR_DBG_STANDBY_Pos (2U)
Anna Bridge 180:96ed750bd169 14812 #define DBGMCU_CR_DBG_STANDBY_Msk (0x1U << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */
AnnaBridge 181:57724642e740 14813 #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk
AnnaBridge 181:57724642e740 14814 #define DBGMCU_CR_TRACE_IOEN_Pos (5U)
Anna Bridge 180:96ed750bd169 14815 #define DBGMCU_CR_TRACE_IOEN_Msk (0x1U << DBGMCU_CR_TRACE_IOEN_Pos) /*!< 0x00000020 */
AnnaBridge 181:57724642e740 14816 #define DBGMCU_CR_TRACE_IOEN DBGMCU_CR_TRACE_IOEN_Msk
AnnaBridge 181:57724642e740 14817
AnnaBridge 181:57724642e740 14818 #define DBGMCU_CR_TRACE_MODE_Pos (6U)
Anna Bridge 180:96ed750bd169 14819 #define DBGMCU_CR_TRACE_MODE_Msk (0x3U << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x000000C0 */
AnnaBridge 181:57724642e740 14820 #define DBGMCU_CR_TRACE_MODE DBGMCU_CR_TRACE_MODE_Msk
Anna Bridge 180:96ed750bd169 14821 #define DBGMCU_CR_TRACE_MODE_0 (0x1U << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000040 */
Anna Bridge 180:96ed750bd169 14822 #define DBGMCU_CR_TRACE_MODE_1 (0x2U << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000080 */
Anna Bridge 180:96ed750bd169 14823
Anna Bridge 180:96ed750bd169 14824 /******************** Bit definition for DBGMCU_APB1FZR1 register ***********/
AnnaBridge 181:57724642e740 14825 #define DBGMCU_APB1FZR1_DBG_TIM2_STOP_Pos (0U)
Anna Bridge 180:96ed750bd169 14826 #define DBGMCU_APB1FZR1_DBG_TIM2_STOP_Msk (0x1U << DBGMCU_APB1FZR1_DBG_TIM2_STOP_Pos) /*!< 0x00000001 */
AnnaBridge 181:57724642e740 14827 #define DBGMCU_APB1FZR1_DBG_TIM2_STOP DBGMCU_APB1FZR1_DBG_TIM2_STOP_Msk
AnnaBridge 181:57724642e740 14828 #define DBGMCU_APB1FZR1_DBG_TIM6_STOP_Pos (4U)
Anna Bridge 180:96ed750bd169 14829 #define DBGMCU_APB1FZR1_DBG_TIM6_STOP_Msk (0x1U << DBGMCU_APB1FZR1_DBG_TIM6_STOP_Pos) /*!< 0x00000010 */
AnnaBridge 181:57724642e740 14830 #define DBGMCU_APB1FZR1_DBG_TIM6_STOP DBGMCU_APB1FZR1_DBG_TIM6_STOP_Msk
AnnaBridge 181:57724642e740 14831 #define DBGMCU_APB1FZR1_DBG_TIM7_STOP_Pos (5U)
Anna Bridge 180:96ed750bd169 14832 #define DBGMCU_APB1FZR1_DBG_TIM7_STOP_Msk (0x1U << DBGMCU_APB1FZR1_DBG_TIM7_STOP_Pos) /*!< 0x00000020 */
AnnaBridge 181:57724642e740 14833 #define DBGMCU_APB1FZR1_DBG_TIM7_STOP DBGMCU_APB1FZR1_DBG_TIM7_STOP_Msk
AnnaBridge 181:57724642e740 14834 #define DBGMCU_APB1FZR1_DBG_RTC_STOP_Pos (10U)
Anna Bridge 180:96ed750bd169 14835 #define DBGMCU_APB1FZR1_DBG_RTC_STOP_Msk (0x1U << DBGMCU_APB1FZR1_DBG_RTC_STOP_Pos) /*!< 0x00000400 */
AnnaBridge 181:57724642e740 14836 #define DBGMCU_APB1FZR1_DBG_RTC_STOP DBGMCU_APB1FZR1_DBG_RTC_STOP_Msk
AnnaBridge 181:57724642e740 14837 #define DBGMCU_APB1FZR1_DBG_WWDG_STOP_Pos (11U)
Anna Bridge 180:96ed750bd169 14838 #define DBGMCU_APB1FZR1_DBG_WWDG_STOP_Msk (0x1U << DBGMCU_APB1FZR1_DBG_WWDG_STOP_Pos) /*!< 0x00000800 */
AnnaBridge 181:57724642e740 14839 #define DBGMCU_APB1FZR1_DBG_WWDG_STOP DBGMCU_APB1FZR1_DBG_WWDG_STOP_Msk
AnnaBridge 181:57724642e740 14840 #define DBGMCU_APB1FZR1_DBG_IWDG_STOP_Pos (12U)
Anna Bridge 180:96ed750bd169 14841 #define DBGMCU_APB1FZR1_DBG_IWDG_STOP_Msk (0x1U << DBGMCU_APB1FZR1_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */
AnnaBridge 181:57724642e740 14842 #define DBGMCU_APB1FZR1_DBG_IWDG_STOP DBGMCU_APB1FZR1_DBG_IWDG_STOP_Msk
AnnaBridge 181:57724642e740 14843 #define DBGMCU_APB1FZR1_DBG_I2C1_STOP_Pos (21U)
Anna Bridge 180:96ed750bd169 14844 #define DBGMCU_APB1FZR1_DBG_I2C1_STOP_Msk (0x1U << DBGMCU_APB1FZR1_DBG_I2C1_STOP_Pos) /*!< 0x00200000 */
AnnaBridge 181:57724642e740 14845 #define DBGMCU_APB1FZR1_DBG_I2C1_STOP DBGMCU_APB1FZR1_DBG_I2C1_STOP_Msk
AnnaBridge 181:57724642e740 14846 #define DBGMCU_APB1FZR1_DBG_I2C2_STOP_Pos (22U)
Anna Bridge 180:96ed750bd169 14847 #define DBGMCU_APB1FZR1_DBG_I2C2_STOP_Msk (0x1U << DBGMCU_APB1FZR1_DBG_I2C2_STOP_Pos) /*!< 0x00400000 */
AnnaBridge 181:57724642e740 14848 #define DBGMCU_APB1FZR1_DBG_I2C2_STOP DBGMCU_APB1FZR1_DBG_I2C2_STOP_Msk
AnnaBridge 181:57724642e740 14849 #define DBGMCU_APB1FZR1_DBG_I2C3_STOP_Pos (23U)
Anna Bridge 180:96ed750bd169 14850 #define DBGMCU_APB1FZR1_DBG_I2C3_STOP_Msk (0x1U << DBGMCU_APB1FZR1_DBG_I2C3_STOP_Pos) /*!< 0x00800000 */
AnnaBridge 181:57724642e740 14851 #define DBGMCU_APB1FZR1_DBG_I2C3_STOP DBGMCU_APB1FZR1_DBG_I2C3_STOP_Msk
AnnaBridge 181:57724642e740 14852 #define DBGMCU_APB1FZR1_DBG_CAN_STOP_Pos (25U)
Anna Bridge 180:96ed750bd169 14853 #define DBGMCU_APB1FZR1_DBG_CAN_STOP_Msk (0x1U << DBGMCU_APB1FZR1_DBG_CAN_STOP_Pos) /*!< 0x02000000 */
AnnaBridge 181:57724642e740 14854 #define DBGMCU_APB1FZR1_DBG_CAN_STOP DBGMCU_APB1FZR1_DBG_CAN_STOP_Msk
AnnaBridge 181:57724642e740 14855 #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Pos (31U)
Anna Bridge 180:96ed750bd169 14856 #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Msk (0x1U << DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Pos) /*!< 0x80000000 */
AnnaBridge 181:57724642e740 14857 #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Msk
Anna Bridge 180:96ed750bd169 14858
Anna Bridge 180:96ed750bd169 14859 /******************** Bit definition for DBGMCU_APB1FZR2 register **********/
AnnaBridge 181:57724642e740 14860 #define DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Pos (5U)
Anna Bridge 180:96ed750bd169 14861 #define DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Msk (0x1U << DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Pos) /*!< 0x00000020 */
AnnaBridge 181:57724642e740 14862 #define DBGMCU_APB1FZR2_DBG_LPTIM2_STOP DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Msk
Anna Bridge 180:96ed750bd169 14863
Anna Bridge 180:96ed750bd169 14864 /******************** Bit definition for DBGMCU_APB2FZ register ************/
AnnaBridge 181:57724642e740 14865 #define DBGMCU_APB2FZ_DBG_TIM1_STOP_Pos (11U)
Anna Bridge 180:96ed750bd169 14866 #define DBGMCU_APB2FZ_DBG_TIM1_STOP_Msk (0x1U << DBGMCU_APB2FZ_DBG_TIM1_STOP_Pos) /*!< 0x00000800 */
AnnaBridge 181:57724642e740 14867 #define DBGMCU_APB2FZ_DBG_TIM1_STOP DBGMCU_APB2FZ_DBG_TIM1_STOP_Msk
AnnaBridge 181:57724642e740 14868 #define DBGMCU_APB2FZ_DBG_TIM15_STOP_Pos (16U)
Anna Bridge 180:96ed750bd169 14869 #define DBGMCU_APB2FZ_DBG_TIM15_STOP_Msk (0x1U << DBGMCU_APB2FZ_DBG_TIM15_STOP_Pos) /*!< 0x00010000 */
AnnaBridge 181:57724642e740 14870 #define DBGMCU_APB2FZ_DBG_TIM15_STOP DBGMCU_APB2FZ_DBG_TIM15_STOP_Msk
AnnaBridge 181:57724642e740 14871 #define DBGMCU_APB2FZ_DBG_TIM16_STOP_Pos (17U)
Anna Bridge 180:96ed750bd169 14872 #define DBGMCU_APB2FZ_DBG_TIM16_STOP_Msk (0x1U << DBGMCU_APB2FZ_DBG_TIM16_STOP_Pos) /*!< 0x00020000 */
AnnaBridge 181:57724642e740 14873 #define DBGMCU_APB2FZ_DBG_TIM16_STOP DBGMCU_APB2FZ_DBG_TIM16_STOP_Msk
Anna Bridge 180:96ed750bd169 14874
Anna Bridge 180:96ed750bd169 14875 /******************************************************************************/
Anna Bridge 180:96ed750bd169 14876 /* */
Anna Bridge 180:96ed750bd169 14877 /* USB Device FS Endpoint registers */
Anna Bridge 180:96ed750bd169 14878 /* */
Anna Bridge 180:96ed750bd169 14879 /******************************************************************************/
AnnaBridge 181:57724642e740 14880 #define USB_EP0R USB_BASE /*!< endpoint 0 register address */
AnnaBridge 181:57724642e740 14881 #define USB_EP1R (USB_BASE + 0x00000004) /*!< endpoint 1 register address */
AnnaBridge 181:57724642e740 14882 #define USB_EP2R (USB_BASE + 0x00000008) /*!< endpoint 2 register address */
AnnaBridge 181:57724642e740 14883 #define USB_EP3R (USB_BASE + 0x0000000C) /*!< endpoint 3 register address */
AnnaBridge 181:57724642e740 14884 #define USB_EP4R (USB_BASE + 0x00000010) /*!< endpoint 4 register address */
AnnaBridge 181:57724642e740 14885 #define USB_EP5R (USB_BASE + 0x00000014) /*!< endpoint 5 register address */
AnnaBridge 181:57724642e740 14886 #define USB_EP6R (USB_BASE + 0x00000018) /*!< endpoint 6 register address */
AnnaBridge 181:57724642e740 14887 #define USB_EP7R (USB_BASE + 0x0000001C) /*!< endpoint 7 register address */
AnnaBridge 181:57724642e740 14888
AnnaBridge 181:57724642e740 14889 /* bit positions */
Anna Bridge 180:96ed750bd169 14890 #define USB_EP_CTR_RX ((uint16_t)0x8000U) /*!< EndPoint Correct TRansfer RX */
Anna Bridge 180:96ed750bd169 14891 #define USB_EP_DTOG_RX ((uint16_t)0x4000U) /*!< EndPoint Data TOGGLE RX */
Anna Bridge 180:96ed750bd169 14892 #define USB_EPRX_STAT ((uint16_t)0x3000U) /*!< EndPoint RX STATus bit field */
Anna Bridge 180:96ed750bd169 14893 #define USB_EP_SETUP ((uint16_t)0x0800U) /*!< EndPoint SETUP */
Anna Bridge 180:96ed750bd169 14894 #define USB_EP_T_FIELD ((uint16_t)0x0600U) /*!< EndPoint TYPE */
Anna Bridge 180:96ed750bd169 14895 #define USB_EP_KIND ((uint16_t)0x0100U) /*!< EndPoint KIND */
Anna Bridge 180:96ed750bd169 14896 #define USB_EP_CTR_TX ((uint16_t)0x0080U) /*!< EndPoint Correct TRansfer TX */
Anna Bridge 180:96ed750bd169 14897 #define USB_EP_DTOG_TX ((uint16_t)0x0040U) /*!< EndPoint Data TOGGLE TX */
Anna Bridge 180:96ed750bd169 14898 #define USB_EPTX_STAT ((uint16_t)0x0030U) /*!< EndPoint TX STATus bit field */
Anna Bridge 180:96ed750bd169 14899 #define USB_EPADDR_FIELD ((uint16_t)0x000FU) /*!< EndPoint ADDRess FIELD */
Anna Bridge 180:96ed750bd169 14900
Anna Bridge 180:96ed750bd169 14901 /* EndPoint REGister MASK (no toggle fields) */
Anna Bridge 180:96ed750bd169 14902 #define USB_EPREG_MASK (USB_EP_CTR_RX|USB_EP_SETUP|USB_EP_T_FIELD|USB_EP_KIND|USB_EP_CTR_TX|USB_EPADDR_FIELD)
Anna Bridge 180:96ed750bd169 14903 /*!< EP_TYPE[1:0] EndPoint TYPE */
Anna Bridge 180:96ed750bd169 14904 #define USB_EP_TYPE_MASK ((uint16_t)0x0600U) /*!< EndPoint TYPE Mask */
Anna Bridge 180:96ed750bd169 14905 #define USB_EP_BULK ((uint16_t)0x0000U) /*!< EndPoint BULK */
Anna Bridge 180:96ed750bd169 14906 #define USB_EP_CONTROL ((uint16_t)0x0200U) /*!< EndPoint CONTROL */
Anna Bridge 180:96ed750bd169 14907 #define USB_EP_ISOCHRONOUS ((uint16_t)0x0400U) /*!< EndPoint ISOCHRONOUS */
Anna Bridge 180:96ed750bd169 14908 #define USB_EP_INTERRUPT ((uint16_t)0x0600U) /*!< EndPoint INTERRUPT */
Anna Bridge 180:96ed750bd169 14909 #define USB_EP_T_MASK ((uint16_t) ~USB_EP_T_FIELD & USB_EPREG_MASK)
AnnaBridge 181:57724642e740 14910
Anna Bridge 180:96ed750bd169 14911 #define USB_EPKIND_MASK ((uint16_t)~USB_EP_KIND & USB_EPREG_MASK) /*!< EP_KIND EndPoint KIND */
Anna Bridge 180:96ed750bd169 14912 /*!< STAT_TX[1:0] STATus for TX transfer */
Anna Bridge 180:96ed750bd169 14913 #define USB_EP_TX_DIS ((uint16_t)0x0000U) /*!< EndPoint TX DISabled */
Anna Bridge 180:96ed750bd169 14914 #define USB_EP_TX_STALL ((uint16_t)0x0010U) /*!< EndPoint TX STALLed */
Anna Bridge 180:96ed750bd169 14915 #define USB_EP_TX_NAK ((uint16_t)0x0020U) /*!< EndPoint TX NAKed */
Anna Bridge 180:96ed750bd169 14916 #define USB_EP_TX_VALID ((uint16_t)0x0030U) /*!< EndPoint TX VALID */
Anna Bridge 180:96ed750bd169 14917 #define USB_EPTX_DTOG1 ((uint16_t)0x0010U) /*!< EndPoint TX Data TOGgle bit1 */
Anna Bridge 180:96ed750bd169 14918 #define USB_EPTX_DTOG2 ((uint16_t)0x0020U) /*!< EndPoint TX Data TOGgle bit2 */
Anna Bridge 180:96ed750bd169 14919 #define USB_EPTX_DTOGMASK (USB_EPTX_STAT|USB_EPREG_MASK)
Anna Bridge 180:96ed750bd169 14920 /*!< STAT_RX[1:0] STATus for RX transfer */
Anna Bridge 180:96ed750bd169 14921 #define USB_EP_RX_DIS ((uint16_t)0x0000U) /*!< EndPoint RX DISabled */
Anna Bridge 180:96ed750bd169 14922 #define USB_EP_RX_STALL ((uint16_t)0x1000U) /*!< EndPoint RX STALLed */
Anna Bridge 180:96ed750bd169 14923 #define USB_EP_RX_NAK ((uint16_t)0x2000U) /*!< EndPoint RX NAKed */
Anna Bridge 180:96ed750bd169 14924 #define USB_EP_RX_VALID ((uint16_t)0x3000U) /*!< EndPoint RX VALID */
Anna Bridge 180:96ed750bd169 14925 #define USB_EPRX_DTOG1 ((uint16_t)0x1000U) /*!< EndPoint RX Data TOGgle bit1 */
Anna Bridge 180:96ed750bd169 14926 #define USB_EPRX_DTOG2 ((uint16_t)0x2000U) /*!< EndPoint RX Data TOGgle bit1 */
Anna Bridge 180:96ed750bd169 14927 #define USB_EPRX_DTOGMASK (USB_EPRX_STAT|USB_EPREG_MASK)
Anna Bridge 180:96ed750bd169 14928
Anna Bridge 180:96ed750bd169 14929 /******************************************************************************/
Anna Bridge 180:96ed750bd169 14930 /* */
Anna Bridge 180:96ed750bd169 14931 /* USB Device FS General registers */
Anna Bridge 180:96ed750bd169 14932 /* */
Anna Bridge 180:96ed750bd169 14933 /******************************************************************************/
Anna Bridge 180:96ed750bd169 14934 #define USB_CNTR (USB_BASE + 0x00000040U) /*!< Control register */
Anna Bridge 180:96ed750bd169 14935 #define USB_ISTR (USB_BASE + 0x00000044U) /*!< Interrupt status register */
Anna Bridge 180:96ed750bd169 14936 #define USB_FNR (USB_BASE + 0x00000048U) /*!< Frame number register */
Anna Bridge 180:96ed750bd169 14937 #define USB_DADDR (USB_BASE + 0x0000004CU) /*!< Device address register */
Anna Bridge 180:96ed750bd169 14938 #define USB_BTABLE (USB_BASE + 0x00000050U) /*!< Buffer Table address register */
Anna Bridge 180:96ed750bd169 14939 #define USB_LPMCSR (USB_BASE + 0x00000054U) /*!< LPM Control and Status register */
Anna Bridge 180:96ed750bd169 14940 #define USB_BCDR (USB_BASE + 0x00000058U) /*!< Battery Charging detector register*/
Anna Bridge 180:96ed750bd169 14941
Anna Bridge 180:96ed750bd169 14942 /****************** Bits definition for USB_CNTR register *******************/
Anna Bridge 180:96ed750bd169 14943 #define USB_CNTR_CTRM ((uint16_t)0x8000U) /*!< Correct TRansfer Mask */
Anna Bridge 180:96ed750bd169 14944 #define USB_CNTR_PMAOVRM ((uint16_t)0x4000U) /*!< DMA OVeR/underrun Mask */
Anna Bridge 180:96ed750bd169 14945 #define USB_CNTR_ERRM ((uint16_t)0x2000U) /*!< ERRor Mask */
Anna Bridge 180:96ed750bd169 14946 #define USB_CNTR_WKUPM ((uint16_t)0x1000U) /*!< WaKe UP Mask */
Anna Bridge 180:96ed750bd169 14947 #define USB_CNTR_SUSPM ((uint16_t)0x0800U) /*!< SUSPend Mask */
Anna Bridge 180:96ed750bd169 14948 #define USB_CNTR_RESETM ((uint16_t)0x0400U) /*!< RESET Mask */
Anna Bridge 180:96ed750bd169 14949 #define USB_CNTR_SOFM ((uint16_t)0x0200U) /*!< Start Of Frame Mask */
Anna Bridge 180:96ed750bd169 14950 #define USB_CNTR_ESOFM ((uint16_t)0x0100U) /*!< Expected Start Of Frame Mask */
Anna Bridge 180:96ed750bd169 14951 #define USB_CNTR_L1REQM ((uint16_t)0x0080U) /*!< LPM L1 state request interrupt mask */
Anna Bridge 180:96ed750bd169 14952 #define USB_CNTR_L1RESUME ((uint16_t)0x0020U) /*!< LPM L1 Resume request */
Anna Bridge 180:96ed750bd169 14953 #define USB_CNTR_RESUME ((uint16_t)0x0010U) /*!< RESUME request */
Anna Bridge 180:96ed750bd169 14954 #define USB_CNTR_FSUSP ((uint16_t)0x0008U) /*!< Force SUSPend */
Anna Bridge 180:96ed750bd169 14955 #define USB_CNTR_LPMODE ((uint16_t)0x0004U) /*!< Low-power MODE */
Anna Bridge 180:96ed750bd169 14956 #define USB_CNTR_PDWN ((uint16_t)0x0002U) /*!< Power DoWN */
Anna Bridge 180:96ed750bd169 14957 #define USB_CNTR_FRES ((uint16_t)0x0001U) /*!< Force USB RESet */
Anna Bridge 180:96ed750bd169 14958
Anna Bridge 180:96ed750bd169 14959 /****************** Bits definition for USB_ISTR register *******************/
Anna Bridge 180:96ed750bd169 14960 #define USB_ISTR_EP_ID ((uint16_t)0x000FU) /*!< EndPoint IDentifier (read-only bit) */
Anna Bridge 180:96ed750bd169 14961 #define USB_ISTR_DIR ((uint16_t)0x0010U) /*!< DIRection of transaction (read-only bit) */
Anna Bridge 180:96ed750bd169 14962 #define USB_ISTR_L1REQ ((uint16_t)0x0080U) /*!< LPM L1 state request */
Anna Bridge 180:96ed750bd169 14963 #define USB_ISTR_ESOF ((uint16_t)0x0100U) /*!< Expected Start Of Frame (clear-only bit) */
Anna Bridge 180:96ed750bd169 14964 #define USB_ISTR_SOF ((uint16_t)0x0200U) /*!< Start Of Frame (clear-only bit) */
Anna Bridge 180:96ed750bd169 14965 #define USB_ISTR_RESET ((uint16_t)0x0400U) /*!< RESET (clear-only bit) */
Anna Bridge 180:96ed750bd169 14966 #define USB_ISTR_SUSP ((uint16_t)0x0800U) /*!< SUSPend (clear-only bit) */
Anna Bridge 180:96ed750bd169 14967 #define USB_ISTR_WKUP ((uint16_t)0x1000U) /*!< WaKe UP (clear-only bit) */
Anna Bridge 180:96ed750bd169 14968 #define USB_ISTR_ERR ((uint16_t)0x2000U) /*!< ERRor (clear-only bit) */
Anna Bridge 180:96ed750bd169 14969 #define USB_ISTR_PMAOVR ((uint16_t)0x4000U) /*!< DMA OVeR/underrun (clear-only bit) */
Anna Bridge 180:96ed750bd169 14970 #define USB_ISTR_CTR ((uint16_t)0x8000U) /*!< Correct TRansfer (clear-only bit) */
Anna Bridge 180:96ed750bd169 14971
Anna Bridge 180:96ed750bd169 14972 #define USB_CLR_L1REQ (~USB_ISTR_L1REQ) /*!< clear LPM L1 bit */
Anna Bridge 180:96ed750bd169 14973 #define USB_CLR_ESOF (~USB_ISTR_ESOF) /*!< clear Expected Start Of Frame bit */
Anna Bridge 180:96ed750bd169 14974 #define USB_CLR_SOF (~USB_ISTR_SOF) /*!< clear Start Of Frame bit */
Anna Bridge 180:96ed750bd169 14975 #define USB_CLR_RESET (~USB_ISTR_RESET) /*!< clear RESET bit */
Anna Bridge 180:96ed750bd169 14976 #define USB_CLR_SUSP (~USB_ISTR_SUSP) /*!< clear SUSPend bit */
Anna Bridge 180:96ed750bd169 14977 #define USB_CLR_WKUP (~USB_ISTR_WKUP) /*!< clear WaKe UP bit */
Anna Bridge 180:96ed750bd169 14978 #define USB_CLR_ERR (~USB_ISTR_ERR) /*!< clear ERRor bit */
Anna Bridge 180:96ed750bd169 14979 #define USB_CLR_PMAOVR (~USB_ISTR_PMAOVR) /*!< clear DMA OVeR/underrun bit*/
Anna Bridge 180:96ed750bd169 14980 #define USB_CLR_CTR (~USB_ISTR_CTR) /*!< clear Correct TRansfer bit */
Anna Bridge 180:96ed750bd169 14981
Anna Bridge 180:96ed750bd169 14982 /****************** Bits definition for USB_FNR register ********************/
Anna Bridge 180:96ed750bd169 14983 #define USB_FNR_FN ((uint16_t)0x07FFU) /*!< Frame Number */
Anna Bridge 180:96ed750bd169 14984 #define USB_FNR_LSOF ((uint16_t)0x1800U) /*!< Lost SOF */
Anna Bridge 180:96ed750bd169 14985 #define USB_FNR_LCK ((uint16_t)0x2000U) /*!< LoCKed */
Anna Bridge 180:96ed750bd169 14986 #define USB_FNR_RXDM ((uint16_t)0x4000U) /*!< status of D- data line */
Anna Bridge 180:96ed750bd169 14987 #define USB_FNR_RXDP ((uint16_t)0x8000U) /*!< status of D+ data line */
Anna Bridge 180:96ed750bd169 14988
Anna Bridge 180:96ed750bd169 14989 /****************** Bits definition for USB_DADDR register ****************/
Anna Bridge 180:96ed750bd169 14990 #define USB_DADDR_ADD ((uint8_t)0x7FU) /*!< ADD[6:0] bits (Device Address) */
Anna Bridge 180:96ed750bd169 14991 #define USB_DADDR_ADD0 ((uint8_t)0x01U) /*!< Bit 0 */
Anna Bridge 180:96ed750bd169 14992 #define USB_DADDR_ADD1 ((uint8_t)0x02U) /*!< Bit 1 */
Anna Bridge 180:96ed750bd169 14993 #define USB_DADDR_ADD2 ((uint8_t)0x04U) /*!< Bit 2 */
Anna Bridge 180:96ed750bd169 14994 #define USB_DADDR_ADD3 ((uint8_t)0x08U) /*!< Bit 3 */
Anna Bridge 180:96ed750bd169 14995 #define USB_DADDR_ADD4 ((uint8_t)0x10U) /*!< Bit 4 */
Anna Bridge 180:96ed750bd169 14996 #define USB_DADDR_ADD5 ((uint8_t)0x20U) /*!< Bit 5 */
Anna Bridge 180:96ed750bd169 14997 #define USB_DADDR_ADD6 ((uint8_t)0x40U) /*!< Bit 6 */
Anna Bridge 180:96ed750bd169 14998
Anna Bridge 180:96ed750bd169 14999 #define USB_DADDR_EF ((uint8_t)0x80U) /*!< Enable Function */
Anna Bridge 180:96ed750bd169 15000
Anna Bridge 180:96ed750bd169 15001 /****************** Bit definition for USB_BTABLE register ******************/
Anna Bridge 180:96ed750bd169 15002 #define USB_BTABLE_BTABLE ((uint16_t)0xFFF8U) /*!< Buffer Table */
Anna Bridge 180:96ed750bd169 15003
Anna Bridge 180:96ed750bd169 15004 /****************** Bits definition for USB_BCDR register *******************/
Anna Bridge 180:96ed750bd169 15005 #define USB_BCDR_BCDEN ((uint16_t)0x0001U) /*!< Battery charging detector (BCD) enable */
Anna Bridge 180:96ed750bd169 15006 #define USB_BCDR_DCDEN ((uint16_t)0x0002U) /*!< Data contact detection (DCD) mode enable */
AnnaBridge 181:57724642e740 15007 #define USB_BCDR_PDEN ((uint16_t)0x0004U) /*!< Primary detection (PD) mode enable */
AnnaBridge 181:57724642e740 15008 #define USB_BCDR_SDEN ((uint16_t)0x0008U) /*!< Secondary detection (SD) mode enable */
AnnaBridge 181:57724642e740 15009 #define USB_BCDR_DCDET ((uint16_t)0x0010U) /*!< Data contact detection (DCD) status */
AnnaBridge 181:57724642e740 15010 #define USB_BCDR_PDET ((uint16_t)0x0020U) /*!< Primary detection (PD) status */
AnnaBridge 181:57724642e740 15011 #define USB_BCDR_SDET ((uint16_t)0x0040U) /*!< Secondary detection (SD) status */
AnnaBridge 181:57724642e740 15012 #define USB_BCDR_PS2DET ((uint16_t)0x0080U) /*!< PS2 port or proprietary charger detected */
AnnaBridge 181:57724642e740 15013 #define USB_BCDR_DPPU ((uint16_t)0x8000U) /*!< DP Pull-up Enable */
Anna Bridge 180:96ed750bd169 15014
Anna Bridge 180:96ed750bd169 15015 /******************* Bit definition for LPMCSR register *********************/
Anna Bridge 180:96ed750bd169 15016 #define USB_LPMCSR_LMPEN ((uint16_t)0x0001U) /*!< LPM support enable */
Anna Bridge 180:96ed750bd169 15017 #define USB_LPMCSR_LPMACK ((uint16_t)0x0002U) /*!< LPM Token acknowledge enable*/
AnnaBridge 181:57724642e740 15018 #define USB_LPMCSR_REMWAKE ((uint16_t)0x0008U) /*!< bRemoteWake value received with last ACKed LPM Token */
AnnaBridge 181:57724642e740 15019 #define USB_LPMCSR_BESL ((uint16_t)0x00F0U) /*!< BESL value received with last ACKed LPM Token */
Anna Bridge 180:96ed750bd169 15020
Anna Bridge 180:96ed750bd169 15021 /*!< Buffer descriptor table */
Anna Bridge 180:96ed750bd169 15022 /***************** Bit definition for USB_ADDR0_TX register *****************/
AnnaBridge 181:57724642e740 15023 #define USB_ADDR0_TX_ADDR0_TX_Pos (1U)
Anna Bridge 180:96ed750bd169 15024 #define USB_ADDR0_TX_ADDR0_TX_Msk (0x7FFFU << USB_ADDR0_TX_ADDR0_TX_Pos) /*!< 0x0000FFFE */
Anna Bridge 180:96ed750bd169 15025 #define USB_ADDR0_TX_ADDR0_TX USB_ADDR0_TX_ADDR0_TX_Msk /*!< Transmission Buffer Address 0 */
Anna Bridge 180:96ed750bd169 15026
Anna Bridge 180:96ed750bd169 15027 /***************** Bit definition for USB_ADDR1_TX register *****************/
AnnaBridge 181:57724642e740 15028 #define USB_ADDR1_TX_ADDR1_TX_Pos (1U)
Anna Bridge 180:96ed750bd169 15029 #define USB_ADDR1_TX_ADDR1_TX_Msk (0x7FFFU << USB_ADDR1_TX_ADDR1_TX_Pos) /*!< 0x0000FFFE */
Anna Bridge 180:96ed750bd169 15030 #define USB_ADDR1_TX_ADDR1_TX USB_ADDR1_TX_ADDR1_TX_Msk /*!< Transmission Buffer Address 1 */
Anna Bridge 180:96ed750bd169 15031
Anna Bridge 180:96ed750bd169 15032 /***************** Bit definition for USB_ADDR2_TX register *****************/
AnnaBridge 181:57724642e740 15033 #define USB_ADDR2_TX_ADDR2_TX_Pos (1U)
Anna Bridge 180:96ed750bd169 15034 #define USB_ADDR2_TX_ADDR2_TX_Msk (0x7FFFU << USB_ADDR2_TX_ADDR2_TX_Pos) /*!< 0x0000FFFE */
Anna Bridge 180:96ed750bd169 15035 #define USB_ADDR2_TX_ADDR2_TX USB_ADDR2_TX_ADDR2_TX_Msk /*!< Transmission Buffer Address 2 */
Anna Bridge 180:96ed750bd169 15036
Anna Bridge 180:96ed750bd169 15037 /***************** Bit definition for USB_ADDR3_TX register *****************/
AnnaBridge 181:57724642e740 15038 #define USB_ADDR3_TX_ADDR3_TX_Pos (1U)
Anna Bridge 180:96ed750bd169 15039 #define USB_ADDR3_TX_ADDR3_TX_Msk (0x7FFFU << USB_ADDR3_TX_ADDR3_TX_Pos) /*!< 0x0000FFFE */
Anna Bridge 180:96ed750bd169 15040 #define USB_ADDR3_TX_ADDR3_TX USB_ADDR3_TX_ADDR3_TX_Msk /*!< Transmission Buffer Address 3 */
Anna Bridge 180:96ed750bd169 15041
Anna Bridge 180:96ed750bd169 15042 /***************** Bit definition for USB_ADDR4_TX register *****************/
AnnaBridge 181:57724642e740 15043 #define USB_ADDR4_TX_ADDR4_TX_Pos (1U)
Anna Bridge 180:96ed750bd169 15044 #define USB_ADDR4_TX_ADDR4_TX_Msk (0x7FFFU << USB_ADDR4_TX_ADDR4_TX_Pos) /*!< 0x0000FFFE */
Anna Bridge 180:96ed750bd169 15045 #define USB_ADDR4_TX_ADDR4_TX USB_ADDR4_TX_ADDR4_TX_Msk /*!< Transmission Buffer Address 4 */
Anna Bridge 180:96ed750bd169 15046
Anna Bridge 180:96ed750bd169 15047 /***************** Bit definition for USB_ADDR5_TX register *****************/
AnnaBridge 181:57724642e740 15048 #define USB_ADDR5_TX_ADDR5_TX_Pos (1U)
Anna Bridge 180:96ed750bd169 15049 #define USB_ADDR5_TX_ADDR5_TX_Msk (0x7FFFU << USB_ADDR5_TX_ADDR5_TX_Pos) /*!< 0x0000FFFE */
Anna Bridge 180:96ed750bd169 15050 #define USB_ADDR5_TX_ADDR5_TX USB_ADDR5_TX_ADDR5_TX_Msk /*!< Transmission Buffer Address 5 */
Anna Bridge 180:96ed750bd169 15051
Anna Bridge 180:96ed750bd169 15052 /***************** Bit definition for USB_ADDR6_TX register *****************/
AnnaBridge 181:57724642e740 15053 #define USB_ADDR6_TX_ADDR6_TX_Pos (1U)
Anna Bridge 180:96ed750bd169 15054 #define USB_ADDR6_TX_ADDR6_TX_Msk (0x7FFFU << USB_ADDR6_TX_ADDR6_TX_Pos) /*!< 0x0000FFFE */
Anna Bridge 180:96ed750bd169 15055 #define USB_ADDR6_TX_ADDR6_TX USB_ADDR6_TX_ADDR6_TX_Msk /*!< Transmission Buffer Address 6 */
Anna Bridge 180:96ed750bd169 15056
Anna Bridge 180:96ed750bd169 15057 /***************** Bit definition for USB_ADDR7_TX register *****************/
AnnaBridge 181:57724642e740 15058 #define USB_ADDR7_TX_ADDR7_TX_Pos (1U)
Anna Bridge 180:96ed750bd169 15059 #define USB_ADDR7_TX_ADDR7_TX_Msk (0x7FFFU << USB_ADDR7_TX_ADDR7_TX_Pos) /*!< 0x0000FFFE */
Anna Bridge 180:96ed750bd169 15060 #define USB_ADDR7_TX_ADDR7_TX USB_ADDR7_TX_ADDR7_TX_Msk /*!< Transmission Buffer Address 7 */
Anna Bridge 180:96ed750bd169 15061
Anna Bridge 180:96ed750bd169 15062 /*----------------------------------------------------------------------------*/
Anna Bridge 180:96ed750bd169 15063
Anna Bridge 180:96ed750bd169 15064 /***************** Bit definition for USB_COUNT0_TX register ****************/
AnnaBridge 181:57724642e740 15065 #define USB_COUNT0_TX_COUNT0_TX_Pos (0U)
Anna Bridge 180:96ed750bd169 15066 #define USB_COUNT0_TX_COUNT0_TX_Msk (0x3FFU << USB_COUNT0_TX_COUNT0_TX_Pos) /*!< 0x000003FF */
Anna Bridge 180:96ed750bd169 15067 #define USB_COUNT0_TX_COUNT0_TX USB_COUNT0_TX_COUNT0_TX_Msk /*!< Transmission Byte Count 0 */
Anna Bridge 180:96ed750bd169 15068
Anna Bridge 180:96ed750bd169 15069 /***************** Bit definition for USB_COUNT1_TX register ****************/
AnnaBridge 181:57724642e740 15070 #define USB_COUNT1_TX_COUNT1_TX_Pos (0U)
Anna Bridge 180:96ed750bd169 15071 #define USB_COUNT1_TX_COUNT1_TX_Msk (0x3FFU << USB_COUNT1_TX_COUNT1_TX_Pos) /*!< 0x000003FF */
Anna Bridge 180:96ed750bd169 15072 #define USB_COUNT1_TX_COUNT1_TX USB_COUNT1_TX_COUNT1_TX_Msk /*!< Transmission Byte Count 1 */
Anna Bridge 180:96ed750bd169 15073
Anna Bridge 180:96ed750bd169 15074 /***************** Bit definition for USB_COUNT2_TX register ****************/
AnnaBridge 181:57724642e740 15075 #define USB_COUNT2_TX_COUNT2_TX_Pos (0U)
Anna Bridge 180:96ed750bd169 15076 #define USB_COUNT2_TX_COUNT2_TX_Msk (0x3FFU << USB_COUNT2_TX_COUNT2_TX_Pos) /*!< 0x000003FF */
Anna Bridge 180:96ed750bd169 15077 #define USB_COUNT2_TX_COUNT2_TX USB_COUNT2_TX_COUNT2_TX_Msk /*!< Transmission Byte Count 2 */
Anna Bridge 180:96ed750bd169 15078
Anna Bridge 180:96ed750bd169 15079 /***************** Bit definition for USB_COUNT3_TX register ****************/
AnnaBridge 181:57724642e740 15080 #define USB_COUNT3_TX_COUNT3_TX_Pos (0U)
Anna Bridge 180:96ed750bd169 15081 #define USB_COUNT3_TX_COUNT3_TX_Msk (0x3FFU << USB_COUNT3_TX_COUNT3_TX_Pos) /*!< 0x000003FF */
Anna Bridge 180:96ed750bd169 15082 #define USB_COUNT3_TX_COUNT3_TX USB_COUNT3_TX_COUNT3_TX_Msk /*!< Transmission Byte Count 3 */
Anna Bridge 180:96ed750bd169 15083
Anna Bridge 180:96ed750bd169 15084 /***************** Bit definition for USB_COUNT4_TX register ****************/
AnnaBridge 181:57724642e740 15085 #define USB_COUNT4_TX_COUNT4_TX_Pos (0U)
Anna Bridge 180:96ed750bd169 15086 #define USB_COUNT4_TX_COUNT4_TX_Msk (0x3FFU << USB_COUNT4_TX_COUNT4_TX_Pos) /*!< 0x000003FF */
Anna Bridge 180:96ed750bd169 15087 #define USB_COUNT4_TX_COUNT4_TX USB_COUNT4_TX_COUNT4_TX_Msk /*!< Transmission Byte Count 4 */
Anna Bridge 180:96ed750bd169 15088
Anna Bridge 180:96ed750bd169 15089 /***************** Bit definition for USB_COUNT5_TX register ****************/
AnnaBridge 181:57724642e740 15090 #define USB_COUNT5_TX_COUNT5_TX_Pos (0U)
Anna Bridge 180:96ed750bd169 15091 #define USB_COUNT5_TX_COUNT5_TX_Msk (0x3FFU << USB_COUNT5_TX_COUNT5_TX_Pos) /*!< 0x000003FF */
Anna Bridge 180:96ed750bd169 15092 #define USB_COUNT5_TX_COUNT5_TX USB_COUNT5_TX_COUNT5_TX_Msk /*!< Transmission Byte Count 5 */
Anna Bridge 180:96ed750bd169 15093
Anna Bridge 180:96ed750bd169 15094 /***************** Bit definition for USB_COUNT6_TX register ****************/
AnnaBridge 181:57724642e740 15095 #define USB_COUNT6_TX_COUNT6_TX_Pos (0U)
Anna Bridge 180:96ed750bd169 15096 #define USB_COUNT6_TX_COUNT6_TX_Msk (0x3FFU << USB_COUNT6_TX_COUNT6_TX_Pos) /*!< 0x000003FF */
Anna Bridge 180:96ed750bd169 15097 #define USB_COUNT6_TX_COUNT6_TX USB_COUNT6_TX_COUNT6_TX_Msk /*!< Transmission Byte Count 6 */
Anna Bridge 180:96ed750bd169 15098
Anna Bridge 180:96ed750bd169 15099 /***************** Bit definition for USB_COUNT7_TX register ****************/
AnnaBridge 181:57724642e740 15100 #define USB_COUNT7_TX_COUNT7_TX_Pos (0U)
Anna Bridge 180:96ed750bd169 15101 #define USB_COUNT7_TX_COUNT7_TX_Msk (0x3FFU << USB_COUNT7_TX_COUNT7_TX_Pos) /*!< 0x000003FF */
Anna Bridge 180:96ed750bd169 15102 #define USB_COUNT7_TX_COUNT7_TX USB_COUNT7_TX_COUNT7_TX_Msk /*!< Transmission Byte Count 7 */
Anna Bridge 180:96ed750bd169 15103
Anna Bridge 180:96ed750bd169 15104 /*----------------------------------------------------------------------------*/
Anna Bridge 180:96ed750bd169 15105
Anna Bridge 180:96ed750bd169 15106 /**************** Bit definition for USB_COUNT0_TX_0 register ***************/
Anna Bridge 180:96ed750bd169 15107 #define USB_COUNT0_TX_0_COUNT0_TX_0 (0x000003FFU) /*!< Transmission Byte Count 0 (low) */
Anna Bridge 180:96ed750bd169 15108
Anna Bridge 180:96ed750bd169 15109 /**************** Bit definition for USB_COUNT0_TX_1 register ***************/
Anna Bridge 180:96ed750bd169 15110 #define USB_COUNT0_TX_1_COUNT0_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 0 (high) */
Anna Bridge 180:96ed750bd169 15111
Anna Bridge 180:96ed750bd169 15112 /**************** Bit definition for USB_COUNT1_TX_0 register ***************/
Anna Bridge 180:96ed750bd169 15113 #define USB_COUNT1_TX_0_COUNT1_TX_0 (0x000003FFU) /*!< Transmission Byte Count 1 (low) */
Anna Bridge 180:96ed750bd169 15114
Anna Bridge 180:96ed750bd169 15115 /**************** Bit definition for USB_COUNT1_TX_1 register ***************/
Anna Bridge 180:96ed750bd169 15116 #define USB_COUNT1_TX_1_COUNT1_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 1 (high) */
Anna Bridge 180:96ed750bd169 15117
Anna Bridge 180:96ed750bd169 15118 /**************** Bit definition for USB_COUNT2_TX_0 register ***************/
Anna Bridge 180:96ed750bd169 15119 #define USB_COUNT2_TX_0_COUNT2_TX_0 (0x000003FFU) /*!< Transmission Byte Count 2 (low) */
Anna Bridge 180:96ed750bd169 15120
Anna Bridge 180:96ed750bd169 15121 /**************** Bit definition for USB_COUNT2_TX_1 register ***************/
Anna Bridge 180:96ed750bd169 15122 #define USB_COUNT2_TX_1_COUNT2_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 2 (high) */
Anna Bridge 180:96ed750bd169 15123
Anna Bridge 180:96ed750bd169 15124 /**************** Bit definition for USB_COUNT3_TX_0 register ***************/
Anna Bridge 180:96ed750bd169 15125 #define USB_COUNT3_TX_0_COUNT3_TX_0 (0x000003FFU) /*!< Transmission Byte Count 3 (low) */
Anna Bridge 180:96ed750bd169 15126
Anna Bridge 180:96ed750bd169 15127 /**************** Bit definition for USB_COUNT3_TX_1 register ***************/
Anna Bridge 180:96ed750bd169 15128 #define USB_COUNT3_TX_1_COUNT3_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 3 (high) */
Anna Bridge 180:96ed750bd169 15129
Anna Bridge 180:96ed750bd169 15130 /**************** Bit definition for USB_COUNT4_TX_0 register ***************/
Anna Bridge 180:96ed750bd169 15131 #define USB_COUNT4_TX_0_COUNT4_TX_0 (0x000003FFU) /*!< Transmission Byte Count 4 (low) */
Anna Bridge 180:96ed750bd169 15132
Anna Bridge 180:96ed750bd169 15133 /**************** Bit definition for USB_COUNT4_TX_1 register ***************/
Anna Bridge 180:96ed750bd169 15134 #define USB_COUNT4_TX_1_COUNT4_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 4 (high) */
Anna Bridge 180:96ed750bd169 15135
Anna Bridge 180:96ed750bd169 15136 /**************** Bit definition for USB_COUNT5_TX_0 register ***************/
Anna Bridge 180:96ed750bd169 15137 #define USB_COUNT5_TX_0_COUNT5_TX_0 (0x000003FFU) /*!< Transmission Byte Count 5 (low) */
Anna Bridge 180:96ed750bd169 15138
Anna Bridge 180:96ed750bd169 15139 /**************** Bit definition for USB_COUNT5_TX_1 register ***************/
Anna Bridge 180:96ed750bd169 15140 #define USB_COUNT5_TX_1_COUNT5_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 5 (high) */
Anna Bridge 180:96ed750bd169 15141
Anna Bridge 180:96ed750bd169 15142 /**************** Bit definition for USB_COUNT6_TX_0 register ***************/
Anna Bridge 180:96ed750bd169 15143 #define USB_COUNT6_TX_0_COUNT6_TX_0 (0x000003FFU) /*!< Transmission Byte Count 6 (low) */
Anna Bridge 180:96ed750bd169 15144
Anna Bridge 180:96ed750bd169 15145 /**************** Bit definition for USB_COUNT6_TX_1 register ***************/
Anna Bridge 180:96ed750bd169 15146 #define USB_COUNT6_TX_1_COUNT6_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 6 (high) */
Anna Bridge 180:96ed750bd169 15147
Anna Bridge 180:96ed750bd169 15148 /**************** Bit definition for USB_COUNT7_TX_0 register ***************/
Anna Bridge 180:96ed750bd169 15149 #define USB_COUNT7_TX_0_COUNT7_TX_0 (0x000003FFU) /*!< Transmission Byte Count 7 (low) */
Anna Bridge 180:96ed750bd169 15150
Anna Bridge 180:96ed750bd169 15151 /**************** Bit definition for USB_COUNT7_TX_1 register ***************/
Anna Bridge 180:96ed750bd169 15152 #define USB_COUNT7_TX_1_COUNT7_TX_1 (0x03FF0000U) /*!< Transmission Byte Count 7 (high) */
Anna Bridge 180:96ed750bd169 15153
Anna Bridge 180:96ed750bd169 15154 /*----------------------------------------------------------------------------*/
Anna Bridge 180:96ed750bd169 15155
Anna Bridge 180:96ed750bd169 15156 /***************** Bit definition for USB_ADDR0_RX register *****************/
AnnaBridge 181:57724642e740 15157 #define USB_ADDR0_RX_ADDR0_RX_Pos (1U)
Anna Bridge 180:96ed750bd169 15158 #define USB_ADDR0_RX_ADDR0_RX_Msk (0x7FFFU << USB_ADDR0_RX_ADDR0_RX_Pos) /*!< 0x0000FFFE */
Anna Bridge 180:96ed750bd169 15159 #define USB_ADDR0_RX_ADDR0_RX USB_ADDR0_RX_ADDR0_RX_Msk /*!< Reception Buffer Address 0 */
Anna Bridge 180:96ed750bd169 15160
Anna Bridge 180:96ed750bd169 15161 /***************** Bit definition for USB_ADDR1_RX register *****************/
AnnaBridge 181:57724642e740 15162 #define USB_ADDR1_RX_ADDR1_RX_Pos (1U)
Anna Bridge 180:96ed750bd169 15163 #define USB_ADDR1_RX_ADDR1_RX_Msk (0x7FFFU << USB_ADDR1_RX_ADDR1_RX_Pos) /*!< 0x0000FFFE */
Anna Bridge 180:96ed750bd169 15164 #define USB_ADDR1_RX_ADDR1_RX USB_ADDR1_RX_ADDR1_RX_Msk /*!< Reception Buffer Address 1 */
Anna Bridge 180:96ed750bd169 15165
Anna Bridge 180:96ed750bd169 15166 /***************** Bit definition for USB_ADDR2_RX register *****************/
AnnaBridge 181:57724642e740 15167 #define USB_ADDR2_RX_ADDR2_RX_Pos (1U)
Anna Bridge 180:96ed750bd169 15168 #define USB_ADDR2_RX_ADDR2_RX_Msk (0x7FFFU << USB_ADDR2_RX_ADDR2_RX_Pos) /*!< 0x0000FFFE */
Anna Bridge 180:96ed750bd169 15169 #define USB_ADDR2_RX_ADDR2_RX USB_ADDR2_RX_ADDR2_RX_Msk /*!< Reception Buffer Address 2 */
Anna Bridge 180:96ed750bd169 15170
Anna Bridge 180:96ed750bd169 15171 /***************** Bit definition for USB_ADDR3_RX register *****************/
AnnaBridge 181:57724642e740 15172 #define USB_ADDR3_RX_ADDR3_RX_Pos (1U)
Anna Bridge 180:96ed750bd169 15173 #define USB_ADDR3_RX_ADDR3_RX_Msk (0x7FFFU << USB_ADDR3_RX_ADDR3_RX_Pos) /*!< 0x0000FFFE */
Anna Bridge 180:96ed750bd169 15174 #define USB_ADDR3_RX_ADDR3_RX USB_ADDR3_RX_ADDR3_RX_Msk /*!< Reception Buffer Address 3 */
Anna Bridge 180:96ed750bd169 15175
Anna Bridge 180:96ed750bd169 15176 /***************** Bit definition for USB_ADDR4_RX register *****************/
AnnaBridge 181:57724642e740 15177 #define USB_ADDR4_RX_ADDR4_RX_Pos (1U)
Anna Bridge 180:96ed750bd169 15178 #define USB_ADDR4_RX_ADDR4_RX_Msk (0x7FFFU << USB_ADDR4_RX_ADDR4_RX_Pos) /*!< 0x0000FFFE */
Anna Bridge 180:96ed750bd169 15179 #define USB_ADDR4_RX_ADDR4_RX USB_ADDR4_RX_ADDR4_RX_Msk /*!< Reception Buffer Address 4 */
Anna Bridge 180:96ed750bd169 15180
Anna Bridge 180:96ed750bd169 15181 /***************** Bit definition for USB_ADDR5_RX register *****************/
AnnaBridge 181:57724642e740 15182 #define USB_ADDR5_RX_ADDR5_RX_Pos (1U)
Anna Bridge 180:96ed750bd169 15183 #define USB_ADDR5_RX_ADDR5_RX_Msk (0x7FFFU << USB_ADDR5_RX_ADDR5_RX_Pos) /*!< 0x0000FFFE */
Anna Bridge 180:96ed750bd169 15184 #define USB_ADDR5_RX_ADDR5_RX USB_ADDR5_RX_ADDR5_RX_Msk /*!< Reception Buffer Address 5 */
Anna Bridge 180:96ed750bd169 15185
Anna Bridge 180:96ed750bd169 15186 /***************** Bit definition for USB_ADDR6_RX register *****************/
AnnaBridge 181:57724642e740 15187 #define USB_ADDR6_RX_ADDR6_RX_Pos (1U)
Anna Bridge 180:96ed750bd169 15188 #define USB_ADDR6_RX_ADDR6_RX_Msk (0x7FFFU << USB_ADDR6_RX_ADDR6_RX_Pos) /*!< 0x0000FFFE */
Anna Bridge 180:96ed750bd169 15189 #define USB_ADDR6_RX_ADDR6_RX USB_ADDR6_RX_ADDR6_RX_Msk /*!< Reception Buffer Address 6 */
Anna Bridge 180:96ed750bd169 15190
Anna Bridge 180:96ed750bd169 15191 /***************** Bit definition for USB_ADDR7_RX register *****************/
AnnaBridge 181:57724642e740 15192 #define USB_ADDR7_RX_ADDR7_RX_Pos (1U)
Anna Bridge 180:96ed750bd169 15193 #define USB_ADDR7_RX_ADDR7_RX_Msk (0x7FFFU << USB_ADDR7_RX_ADDR7_RX_Pos) /*!< 0x0000FFFE */
Anna Bridge 180:96ed750bd169 15194 #define USB_ADDR7_RX_ADDR7_RX USB_ADDR7_RX_ADDR7_RX_Msk /*!< Reception Buffer Address 7 */
Anna Bridge 180:96ed750bd169 15195
Anna Bridge 180:96ed750bd169 15196 /*----------------------------------------------------------------------------*/
Anna Bridge 180:96ed750bd169 15197
Anna Bridge 180:96ed750bd169 15198 /***************** Bit definition for USB_COUNT0_RX register ****************/
AnnaBridge 181:57724642e740 15199 #define USB_COUNT0_RX_COUNT0_RX_Pos (0U)
Anna Bridge 180:96ed750bd169 15200 #define USB_COUNT0_RX_COUNT0_RX_Msk (0x3FFU << USB_COUNT0_RX_COUNT0_RX_Pos) /*!< 0x000003FF */
Anna Bridge 180:96ed750bd169 15201 #define USB_COUNT0_RX_COUNT0_RX USB_COUNT0_RX_COUNT0_RX_Msk /*!< Reception Byte Count */
Anna Bridge 180:96ed750bd169 15202
AnnaBridge 181:57724642e740 15203 #define USB_COUNT0_RX_NUM_BLOCK_Pos (10U)
Anna Bridge 180:96ed750bd169 15204 #define USB_COUNT0_RX_NUM_BLOCK_Msk (0x1FU << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
Anna Bridge 180:96ed750bd169 15205 #define USB_COUNT0_RX_NUM_BLOCK USB_COUNT0_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
Anna Bridge 180:96ed750bd169 15206 #define USB_COUNT0_RX_NUM_BLOCK_0 (0x01U << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 15207 #define USB_COUNT0_RX_NUM_BLOCK_1 (0x02U << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 15208 #define USB_COUNT0_RX_NUM_BLOCK_2 (0x04U << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 15209 #define USB_COUNT0_RX_NUM_BLOCK_3 (0x08U << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 15210 #define USB_COUNT0_RX_NUM_BLOCK_4 (0x10U << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 15211
AnnaBridge 181:57724642e740 15212 #define USB_COUNT0_RX_BLSIZE_Pos (15U)
Anna Bridge 180:96ed750bd169 15213 #define USB_COUNT0_RX_BLSIZE_Msk (0x1U << USB_COUNT0_RX_BLSIZE_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 15214 #define USB_COUNT0_RX_BLSIZE USB_COUNT0_RX_BLSIZE_Msk /*!< BLock SIZE */
Anna Bridge 180:96ed750bd169 15215
Anna Bridge 180:96ed750bd169 15216 /***************** Bit definition for USB_COUNT1_RX register ****************/
AnnaBridge 181:57724642e740 15217 #define USB_COUNT1_RX_COUNT1_RX_Pos (0U)
Anna Bridge 180:96ed750bd169 15218 #define USB_COUNT1_RX_COUNT1_RX_Msk (0x3FFU << USB_COUNT1_RX_COUNT1_RX_Pos) /*!< 0x000003FF */
Anna Bridge 180:96ed750bd169 15219 #define USB_COUNT1_RX_COUNT1_RX USB_COUNT1_RX_COUNT1_RX_Msk /*!< Reception Byte Count */
Anna Bridge 180:96ed750bd169 15220
AnnaBridge 181:57724642e740 15221 #define USB_COUNT1_RX_NUM_BLOCK_Pos (10U)
Anna Bridge 180:96ed750bd169 15222 #define USB_COUNT1_RX_NUM_BLOCK_Msk (0x1FU << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
Anna Bridge 180:96ed750bd169 15223 #define USB_COUNT1_RX_NUM_BLOCK USB_COUNT1_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
Anna Bridge 180:96ed750bd169 15224 #define USB_COUNT1_RX_NUM_BLOCK_0 (0x01U << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 15225 #define USB_COUNT1_RX_NUM_BLOCK_1 (0x02U << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 15226 #define USB_COUNT1_RX_NUM_BLOCK_2 (0x04U << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 15227 #define USB_COUNT1_RX_NUM_BLOCK_3 (0x08U << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 15228 #define USB_COUNT1_RX_NUM_BLOCK_4 (0x10U << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 15229
AnnaBridge 181:57724642e740 15230 #define USB_COUNT1_RX_BLSIZE_Pos (15U)
Anna Bridge 180:96ed750bd169 15231 #define USB_COUNT1_RX_BLSIZE_Msk (0x1U << USB_COUNT1_RX_BLSIZE_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 15232 #define USB_COUNT1_RX_BLSIZE USB_COUNT1_RX_BLSIZE_Msk /*!< BLock SIZE */
Anna Bridge 180:96ed750bd169 15233
Anna Bridge 180:96ed750bd169 15234 /***************** Bit definition for USB_COUNT2_RX register ****************/
AnnaBridge 181:57724642e740 15235 #define USB_COUNT2_RX_COUNT2_RX_Pos (0U)
Anna Bridge 180:96ed750bd169 15236 #define USB_COUNT2_RX_COUNT2_RX_Msk (0x3FFU << USB_COUNT2_RX_COUNT2_RX_Pos) /*!< 0x000003FF */
Anna Bridge 180:96ed750bd169 15237 #define USB_COUNT2_RX_COUNT2_RX USB_COUNT2_RX_COUNT2_RX_Msk /*!< Reception Byte Count */
Anna Bridge 180:96ed750bd169 15238
AnnaBridge 181:57724642e740 15239 #define USB_COUNT2_RX_NUM_BLOCK_Pos (10U)
Anna Bridge 180:96ed750bd169 15240 #define USB_COUNT2_RX_NUM_BLOCK_Msk (0x1FU << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
Anna Bridge 180:96ed750bd169 15241 #define USB_COUNT2_RX_NUM_BLOCK USB_COUNT2_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
Anna Bridge 180:96ed750bd169 15242 #define USB_COUNT2_RX_NUM_BLOCK_0 (0x01U << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 15243 #define USB_COUNT2_RX_NUM_BLOCK_1 (0x02U << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 15244 #define USB_COUNT2_RX_NUM_BLOCK_2 (0x04U << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 15245 #define USB_COUNT2_RX_NUM_BLOCK_3 (0x08U << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 15246 #define USB_COUNT2_RX_NUM_BLOCK_4 (0x10U << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 15247
AnnaBridge 181:57724642e740 15248 #define USB_COUNT2_RX_BLSIZE_Pos (15U)
Anna Bridge 180:96ed750bd169 15249 #define USB_COUNT2_RX_BLSIZE_Msk (0x1U << USB_COUNT2_RX_BLSIZE_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 15250 #define USB_COUNT2_RX_BLSIZE USB_COUNT2_RX_BLSIZE_Msk /*!< BLock SIZE */
Anna Bridge 180:96ed750bd169 15251
Anna Bridge 180:96ed750bd169 15252 /***************** Bit definition for USB_COUNT3_RX register ****************/
AnnaBridge 181:57724642e740 15253 #define USB_COUNT3_RX_COUNT3_RX_Pos (0U)
Anna Bridge 180:96ed750bd169 15254 #define USB_COUNT3_RX_COUNT3_RX_Msk (0x3FFU << USB_COUNT3_RX_COUNT3_RX_Pos) /*!< 0x000003FF */
Anna Bridge 180:96ed750bd169 15255 #define USB_COUNT3_RX_COUNT3_RX USB_COUNT3_RX_COUNT3_RX_Msk /*!< Reception Byte Count */
Anna Bridge 180:96ed750bd169 15256
AnnaBridge 181:57724642e740 15257 #define USB_COUNT3_RX_NUM_BLOCK_Pos (10U)
Anna Bridge 180:96ed750bd169 15258 #define USB_COUNT3_RX_NUM_BLOCK_Msk (0x1FU << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
Anna Bridge 180:96ed750bd169 15259 #define USB_COUNT3_RX_NUM_BLOCK USB_COUNT3_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
Anna Bridge 180:96ed750bd169 15260 #define USB_COUNT3_RX_NUM_BLOCK_0 (0x01U << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 15261 #define USB_COUNT3_RX_NUM_BLOCK_1 (0x02U << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 15262 #define USB_COUNT3_RX_NUM_BLOCK_2 (0x04U << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 15263 #define USB_COUNT3_RX_NUM_BLOCK_3 (0x08U << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 15264 #define USB_COUNT3_RX_NUM_BLOCK_4 (0x10U << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 15265
AnnaBridge 181:57724642e740 15266 #define USB_COUNT3_RX_BLSIZE_Pos (15U)
Anna Bridge 180:96ed750bd169 15267 #define USB_COUNT3_RX_BLSIZE_Msk (0x1U << USB_COUNT3_RX_BLSIZE_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 15268 #define USB_COUNT3_RX_BLSIZE USB_COUNT3_RX_BLSIZE_Msk /*!< BLock SIZE */
Anna Bridge 180:96ed750bd169 15269
Anna Bridge 180:96ed750bd169 15270 /***************** Bit definition for USB_COUNT4_RX register ****************/
AnnaBridge 181:57724642e740 15271 #define USB_COUNT4_RX_COUNT4_RX_Pos (0U)
Anna Bridge 180:96ed750bd169 15272 #define USB_COUNT4_RX_COUNT4_RX_Msk (0x3FFU << USB_COUNT4_RX_COUNT4_RX_Pos) /*!< 0x000003FF */
Anna Bridge 180:96ed750bd169 15273 #define USB_COUNT4_RX_COUNT4_RX USB_COUNT4_RX_COUNT4_RX_Msk /*!< Reception Byte Count */
Anna Bridge 180:96ed750bd169 15274
AnnaBridge 181:57724642e740 15275 #define USB_COUNT4_RX_NUM_BLOCK_Pos (10U)
Anna Bridge 180:96ed750bd169 15276 #define USB_COUNT4_RX_NUM_BLOCK_Msk (0x1FU << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
Anna Bridge 180:96ed750bd169 15277 #define USB_COUNT4_RX_NUM_BLOCK USB_COUNT4_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
Anna Bridge 180:96ed750bd169 15278 #define USB_COUNT4_RX_NUM_BLOCK_0 (0x01U << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 15279 #define USB_COUNT4_RX_NUM_BLOCK_1 (0x02U << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 15280 #define USB_COUNT4_RX_NUM_BLOCK_2 (0x04U << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 15281 #define USB_COUNT4_RX_NUM_BLOCK_3 (0x08U << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 15282 #define USB_COUNT4_RX_NUM_BLOCK_4 (0x10U << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 15283
AnnaBridge 181:57724642e740 15284 #define USB_COUNT4_RX_BLSIZE_Pos (15U)
Anna Bridge 180:96ed750bd169 15285 #define USB_COUNT4_RX_BLSIZE_Msk (0x1U << USB_COUNT4_RX_BLSIZE_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 15286 #define USB_COUNT4_RX_BLSIZE USB_COUNT4_RX_BLSIZE_Msk /*!< BLock SIZE */
Anna Bridge 180:96ed750bd169 15287
Anna Bridge 180:96ed750bd169 15288 /***************** Bit definition for USB_COUNT5_RX register ****************/
AnnaBridge 181:57724642e740 15289 #define USB_COUNT5_RX_COUNT5_RX_Pos (0U)
Anna Bridge 180:96ed750bd169 15290 #define USB_COUNT5_RX_COUNT5_RX_Msk (0x3FFU << USB_COUNT5_RX_COUNT5_RX_Pos) /*!< 0x000003FF */
Anna Bridge 180:96ed750bd169 15291 #define USB_COUNT5_RX_COUNT5_RX USB_COUNT5_RX_COUNT5_RX_Msk /*!< Reception Byte Count */
Anna Bridge 180:96ed750bd169 15292
AnnaBridge 181:57724642e740 15293 #define USB_COUNT5_RX_NUM_BLOCK_Pos (10U)
Anna Bridge 180:96ed750bd169 15294 #define USB_COUNT5_RX_NUM_BLOCK_Msk (0x1FU << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
Anna Bridge 180:96ed750bd169 15295 #define USB_COUNT5_RX_NUM_BLOCK USB_COUNT5_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
Anna Bridge 180:96ed750bd169 15296 #define USB_COUNT5_RX_NUM_BLOCK_0 (0x01U << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 15297 #define USB_COUNT5_RX_NUM_BLOCK_1 (0x02U << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 15298 #define USB_COUNT5_RX_NUM_BLOCK_2 (0x04U << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 15299 #define USB_COUNT5_RX_NUM_BLOCK_3 (0x08U << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 15300 #define USB_COUNT5_RX_NUM_BLOCK_4 (0x10U << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 15301
AnnaBridge 181:57724642e740 15302 #define USB_COUNT5_RX_BLSIZE_Pos (15U)
Anna Bridge 180:96ed750bd169 15303 #define USB_COUNT5_RX_BLSIZE_Msk (0x1U << USB_COUNT5_RX_BLSIZE_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 15304 #define USB_COUNT5_RX_BLSIZE USB_COUNT5_RX_BLSIZE_Msk /*!< BLock SIZE */
Anna Bridge 180:96ed750bd169 15305
Anna Bridge 180:96ed750bd169 15306 /***************** Bit definition for USB_COUNT6_RX register ****************/
AnnaBridge 181:57724642e740 15307 #define USB_COUNT6_RX_COUNT6_RX_Pos (0U)
Anna Bridge 180:96ed750bd169 15308 #define USB_COUNT6_RX_COUNT6_RX_Msk (0x3FFU << USB_COUNT6_RX_COUNT6_RX_Pos) /*!< 0x000003FF */
Anna Bridge 180:96ed750bd169 15309 #define USB_COUNT6_RX_COUNT6_RX USB_COUNT6_RX_COUNT6_RX_Msk /*!< Reception Byte Count */
Anna Bridge 180:96ed750bd169 15310
AnnaBridge 181:57724642e740 15311 #define USB_COUNT6_RX_NUM_BLOCK_Pos (10U)
Anna Bridge 180:96ed750bd169 15312 #define USB_COUNT6_RX_NUM_BLOCK_Msk (0x1FU << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
Anna Bridge 180:96ed750bd169 15313 #define USB_COUNT6_RX_NUM_BLOCK USB_COUNT6_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
Anna Bridge 180:96ed750bd169 15314 #define USB_COUNT6_RX_NUM_BLOCK_0 (0x01U << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 15315 #define USB_COUNT6_RX_NUM_BLOCK_1 (0x02U << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 15316 #define USB_COUNT6_RX_NUM_BLOCK_2 (0x04U << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 15317 #define USB_COUNT6_RX_NUM_BLOCK_3 (0x08U << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 15318 #define USB_COUNT6_RX_NUM_BLOCK_4 (0x10U << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 15319
AnnaBridge 181:57724642e740 15320 #define USB_COUNT6_RX_BLSIZE_Pos (15U)
Anna Bridge 180:96ed750bd169 15321 #define USB_COUNT6_RX_BLSIZE_Msk (0x1U << USB_COUNT6_RX_BLSIZE_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 15322 #define USB_COUNT6_RX_BLSIZE USB_COUNT6_RX_BLSIZE_Msk /*!< BLock SIZE */
Anna Bridge 180:96ed750bd169 15323
Anna Bridge 180:96ed750bd169 15324 /***************** Bit definition for USB_COUNT7_RX register ****************/
AnnaBridge 181:57724642e740 15325 #define USB_COUNT7_RX_COUNT7_RX_Pos (0U)
Anna Bridge 180:96ed750bd169 15326 #define USB_COUNT7_RX_COUNT7_RX_Msk (0x3FFU << USB_COUNT7_RX_COUNT7_RX_Pos) /*!< 0x000003FF */
Anna Bridge 180:96ed750bd169 15327 #define USB_COUNT7_RX_COUNT7_RX USB_COUNT7_RX_COUNT7_RX_Msk /*!< Reception Byte Count */
Anna Bridge 180:96ed750bd169 15328
AnnaBridge 181:57724642e740 15329 #define USB_COUNT7_RX_NUM_BLOCK_Pos (10U)
Anna Bridge 180:96ed750bd169 15330 #define USB_COUNT7_RX_NUM_BLOCK_Msk (0x1FU << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
Anna Bridge 180:96ed750bd169 15331 #define USB_COUNT7_RX_NUM_BLOCK USB_COUNT7_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
Anna Bridge 180:96ed750bd169 15332 #define USB_COUNT7_RX_NUM_BLOCK_0 (0x01U << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
Anna Bridge 180:96ed750bd169 15333 #define USB_COUNT7_RX_NUM_BLOCK_1 (0x02U << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
Anna Bridge 180:96ed750bd169 15334 #define USB_COUNT7_RX_NUM_BLOCK_2 (0x04U << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
Anna Bridge 180:96ed750bd169 15335 #define USB_COUNT7_RX_NUM_BLOCK_3 (0x08U << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
Anna Bridge 180:96ed750bd169 15336 #define USB_COUNT7_RX_NUM_BLOCK_4 (0x10U << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
Anna Bridge 180:96ed750bd169 15337
AnnaBridge 181:57724642e740 15338 #define USB_COUNT7_RX_BLSIZE_Pos (15U)
Anna Bridge 180:96ed750bd169 15339 #define USB_COUNT7_RX_BLSIZE_Msk (0x1U << USB_COUNT7_RX_BLSIZE_Pos) /*!< 0x00008000 */
Anna Bridge 180:96ed750bd169 15340 #define USB_COUNT7_RX_BLSIZE USB_COUNT7_RX_BLSIZE_Msk /*!< BLock SIZE */
Anna Bridge 180:96ed750bd169 15341
Anna Bridge 180:96ed750bd169 15342 /*----------------------------------------------------------------------------*/
Anna Bridge 180:96ed750bd169 15343
Anna Bridge 180:96ed750bd169 15344 /**************** Bit definition for USB_COUNT0_RX_0 register ***************/
Anna Bridge 180:96ed750bd169 15345 #define USB_COUNT0_RX_0_COUNT0_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */
Anna Bridge 180:96ed750bd169 15346
Anna Bridge 180:96ed750bd169 15347 #define USB_COUNT0_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
Anna Bridge 180:96ed750bd169 15348 #define USB_COUNT0_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */
Anna Bridge 180:96ed750bd169 15349 #define USB_COUNT0_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */
Anna Bridge 180:96ed750bd169 15350 #define USB_COUNT0_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */
Anna Bridge 180:96ed750bd169 15351 #define USB_COUNT0_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */
Anna Bridge 180:96ed750bd169 15352 #define USB_COUNT0_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */
Anna Bridge 180:96ed750bd169 15353
Anna Bridge 180:96ed750bd169 15354 #define USB_COUNT0_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */
Anna Bridge 180:96ed750bd169 15355
Anna Bridge 180:96ed750bd169 15356 /**************** Bit definition for USB_COUNT0_RX_1 register ***************/
Anna Bridge 180:96ed750bd169 15357 #define USB_COUNT0_RX_1_COUNT0_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */
Anna Bridge 180:96ed750bd169 15358
Anna Bridge 180:96ed750bd169 15359 #define USB_COUNT0_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
Anna Bridge 180:96ed750bd169 15360 #define USB_COUNT0_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 1 */
Anna Bridge 180:96ed750bd169 15361 #define USB_COUNT0_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */
Anna Bridge 180:96ed750bd169 15362 #define USB_COUNT0_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */
Anna Bridge 180:96ed750bd169 15363 #define USB_COUNT0_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */
Anna Bridge 180:96ed750bd169 15364 #define USB_COUNT0_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */
Anna Bridge 180:96ed750bd169 15365
Anna Bridge 180:96ed750bd169 15366 #define USB_COUNT0_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */
Anna Bridge 180:96ed750bd169 15367
Anna Bridge 180:96ed750bd169 15368 /**************** Bit definition for USB_COUNT1_RX_0 register ***************/
Anna Bridge 180:96ed750bd169 15369 #define USB_COUNT1_RX_0_COUNT1_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */
Anna Bridge 180:96ed750bd169 15370
Anna Bridge 180:96ed750bd169 15371 #define USB_COUNT1_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
Anna Bridge 180:96ed750bd169 15372 #define USB_COUNT1_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */
Anna Bridge 180:96ed750bd169 15373 #define USB_COUNT1_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */
Anna Bridge 180:96ed750bd169 15374 #define USB_COUNT1_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */
Anna Bridge 180:96ed750bd169 15375 #define USB_COUNT1_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */
Anna Bridge 180:96ed750bd169 15376 #define USB_COUNT1_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */
Anna Bridge 180:96ed750bd169 15377
Anna Bridge 180:96ed750bd169 15378 #define USB_COUNT1_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */
Anna Bridge 180:96ed750bd169 15379
Anna Bridge 180:96ed750bd169 15380 /**************** Bit definition for USB_COUNT1_RX_1 register ***************/
Anna Bridge 180:96ed750bd169 15381 #define USB_COUNT1_RX_1_COUNT1_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */
Anna Bridge 180:96ed750bd169 15382
Anna Bridge 180:96ed750bd169 15383 #define USB_COUNT1_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
Anna Bridge 180:96ed750bd169 15384 #define USB_COUNT1_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */
Anna Bridge 180:96ed750bd169 15385 #define USB_COUNT1_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */
Anna Bridge 180:96ed750bd169 15386 #define USB_COUNT1_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */
Anna Bridge 180:96ed750bd169 15387 #define USB_COUNT1_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */
Anna Bridge 180:96ed750bd169 15388 #define USB_COUNT1_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */
Anna Bridge 180:96ed750bd169 15389
Anna Bridge 180:96ed750bd169 15390 #define USB_COUNT1_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */
Anna Bridge 180:96ed750bd169 15391
Anna Bridge 180:96ed750bd169 15392 /**************** Bit definition for USB_COUNT2_RX_0 register ***************/
Anna Bridge 180:96ed750bd169 15393 #define USB_COUNT2_RX_0_COUNT2_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */
Anna Bridge 180:96ed750bd169 15394
Anna Bridge 180:96ed750bd169 15395 #define USB_COUNT2_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
Anna Bridge 180:96ed750bd169 15396 #define USB_COUNT2_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */
Anna Bridge 180:96ed750bd169 15397 #define USB_COUNT2_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */
Anna Bridge 180:96ed750bd169 15398 #define USB_COUNT2_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */
Anna Bridge 180:96ed750bd169 15399 #define USB_COUNT2_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */
Anna Bridge 180:96ed750bd169 15400 #define USB_COUNT2_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */
Anna Bridge 180:96ed750bd169 15401
Anna Bridge 180:96ed750bd169 15402 #define USB_COUNT2_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */
Anna Bridge 180:96ed750bd169 15403
Anna Bridge 180:96ed750bd169 15404 /**************** Bit definition for USB_COUNT2_RX_1 register ***************/
Anna Bridge 180:96ed750bd169 15405 #define USB_COUNT2_RX_1_COUNT2_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */
Anna Bridge 180:96ed750bd169 15406
Anna Bridge 180:96ed750bd169 15407 #define USB_COUNT2_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
Anna Bridge 180:96ed750bd169 15408 #define USB_COUNT2_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */
Anna Bridge 180:96ed750bd169 15409 #define USB_COUNT2_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */
Anna Bridge 180:96ed750bd169 15410 #define USB_COUNT2_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */
Anna Bridge 180:96ed750bd169 15411 #define USB_COUNT2_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */
Anna Bridge 180:96ed750bd169 15412 #define USB_COUNT2_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */
Anna Bridge 180:96ed750bd169 15413
Anna Bridge 180:96ed750bd169 15414 #define USB_COUNT2_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */
Anna Bridge 180:96ed750bd169 15415
Anna Bridge 180:96ed750bd169 15416 /**************** Bit definition for USB_COUNT3_RX_0 register ***************/
Anna Bridge 180:96ed750bd169 15417 #define USB_COUNT3_RX_0_COUNT3_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */
Anna Bridge 180:96ed750bd169 15418
Anna Bridge 180:96ed750bd169 15419 #define USB_COUNT3_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
Anna Bridge 180:96ed750bd169 15420 #define USB_COUNT3_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */
Anna Bridge 180:96ed750bd169 15421 #define USB_COUNT3_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */
Anna Bridge 180:96ed750bd169 15422 #define USB_COUNT3_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */
Anna Bridge 180:96ed750bd169 15423 #define USB_COUNT3_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */
Anna Bridge 180:96ed750bd169 15424 #define USB_COUNT3_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */
Anna Bridge 180:96ed750bd169 15425
Anna Bridge 180:96ed750bd169 15426 #define USB_COUNT3_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */
Anna Bridge 180:96ed750bd169 15427
Anna Bridge 180:96ed750bd169 15428 /**************** Bit definition for USB_COUNT3_RX_1 register ***************/
Anna Bridge 180:96ed750bd169 15429 #define USB_COUNT3_RX_1_COUNT3_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */
Anna Bridge 180:96ed750bd169 15430
Anna Bridge 180:96ed750bd169 15431 #define USB_COUNT3_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
Anna Bridge 180:96ed750bd169 15432 #define USB_COUNT3_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */
Anna Bridge 180:96ed750bd169 15433 #define USB_COUNT3_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */
Anna Bridge 180:96ed750bd169 15434 #define USB_COUNT3_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */
Anna Bridge 180:96ed750bd169 15435 #define USB_COUNT3_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */
Anna Bridge 180:96ed750bd169 15436 #define USB_COUNT3_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */
Anna Bridge 180:96ed750bd169 15437
Anna Bridge 180:96ed750bd169 15438 #define USB_COUNT3_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */
Anna Bridge 180:96ed750bd169 15439
Anna Bridge 180:96ed750bd169 15440 /**************** Bit definition for USB_COUNT4_RX_0 register ***************/
Anna Bridge 180:96ed750bd169 15441 #define USB_COUNT4_RX_0_COUNT4_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */
Anna Bridge 180:96ed750bd169 15442
Anna Bridge 180:96ed750bd169 15443 #define USB_COUNT4_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
Anna Bridge 180:96ed750bd169 15444 #define USB_COUNT4_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */
Anna Bridge 180:96ed750bd169 15445 #define USB_COUNT4_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */
Anna Bridge 180:96ed750bd169 15446 #define USB_COUNT4_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */
Anna Bridge 180:96ed750bd169 15447 #define USB_COUNT4_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */
Anna Bridge 180:96ed750bd169 15448 #define USB_COUNT4_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */
Anna Bridge 180:96ed750bd169 15449
Anna Bridge 180:96ed750bd169 15450 #define USB_COUNT4_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */
Anna Bridge 180:96ed750bd169 15451
Anna Bridge 180:96ed750bd169 15452 /**************** Bit definition for USB_COUNT4_RX_1 register ***************/
Anna Bridge 180:96ed750bd169 15453 #define USB_COUNT4_RX_1_COUNT4_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */
Anna Bridge 180:96ed750bd169 15454
Anna Bridge 180:96ed750bd169 15455 #define USB_COUNT4_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
Anna Bridge 180:96ed750bd169 15456 #define USB_COUNT4_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */
Anna Bridge 180:96ed750bd169 15457 #define USB_COUNT4_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */
Anna Bridge 180:96ed750bd169 15458 #define USB_COUNT4_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */
Anna Bridge 180:96ed750bd169 15459 #define USB_COUNT4_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */
Anna Bridge 180:96ed750bd169 15460 #define USB_COUNT4_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */
Anna Bridge 180:96ed750bd169 15461
Anna Bridge 180:96ed750bd169 15462 #define USB_COUNT4_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */
Anna Bridge 180:96ed750bd169 15463
Anna Bridge 180:96ed750bd169 15464 /**************** Bit definition for USB_COUNT5_RX_0 register ***************/
Anna Bridge 180:96ed750bd169 15465 #define USB_COUNT5_RX_0_COUNT5_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */
Anna Bridge 180:96ed750bd169 15466
Anna Bridge 180:96ed750bd169 15467 #define USB_COUNT5_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
Anna Bridge 180:96ed750bd169 15468 #define USB_COUNT5_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */
Anna Bridge 180:96ed750bd169 15469 #define USB_COUNT5_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */
Anna Bridge 180:96ed750bd169 15470 #define USB_COUNT5_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */
Anna Bridge 180:96ed750bd169 15471 #define USB_COUNT5_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */
Anna Bridge 180:96ed750bd169 15472 #define USB_COUNT5_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */
Anna Bridge 180:96ed750bd169 15473
Anna Bridge 180:96ed750bd169 15474 #define USB_COUNT5_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */
Anna Bridge 180:96ed750bd169 15475
Anna Bridge 180:96ed750bd169 15476 /**************** Bit definition for USB_COUNT5_RX_1 register ***************/
Anna Bridge 180:96ed750bd169 15477 #define USB_COUNT5_RX_1_COUNT5_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */
Anna Bridge 180:96ed750bd169 15478
Anna Bridge 180:96ed750bd169 15479 #define USB_COUNT5_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
Anna Bridge 180:96ed750bd169 15480 #define USB_COUNT5_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */
Anna Bridge 180:96ed750bd169 15481 #define USB_COUNT5_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */
Anna Bridge 180:96ed750bd169 15482 #define USB_COUNT5_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */
Anna Bridge 180:96ed750bd169 15483 #define USB_COUNT5_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */
Anna Bridge 180:96ed750bd169 15484 #define USB_COUNT5_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */
Anna Bridge 180:96ed750bd169 15485
Anna Bridge 180:96ed750bd169 15486 #define USB_COUNT5_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */
Anna Bridge 180:96ed750bd169 15487
Anna Bridge 180:96ed750bd169 15488 /*************** Bit definition for USB_COUNT6_RX_0 register ***************/
Anna Bridge 180:96ed750bd169 15489 #define USB_COUNT6_RX_0_COUNT6_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */
Anna Bridge 180:96ed750bd169 15490
Anna Bridge 180:96ed750bd169 15491 #define USB_COUNT6_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
Anna Bridge 180:96ed750bd169 15492 #define USB_COUNT6_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */
Anna Bridge 180:96ed750bd169 15493 #define USB_COUNT6_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */
Anna Bridge 180:96ed750bd169 15494 #define USB_COUNT6_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */
Anna Bridge 180:96ed750bd169 15495 #define USB_COUNT6_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */
Anna Bridge 180:96ed750bd169 15496 #define USB_COUNT6_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */
Anna Bridge 180:96ed750bd169 15497
Anna Bridge 180:96ed750bd169 15498 #define USB_COUNT6_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */
Anna Bridge 180:96ed750bd169 15499
Anna Bridge 180:96ed750bd169 15500 /**************** Bit definition for USB_COUNT6_RX_1 register ***************/
Anna Bridge 180:96ed750bd169 15501 #define USB_COUNT6_RX_1_COUNT6_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */
Anna Bridge 180:96ed750bd169 15502
Anna Bridge 180:96ed750bd169 15503 #define USB_COUNT6_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
Anna Bridge 180:96ed750bd169 15504 #define USB_COUNT6_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */
Anna Bridge 180:96ed750bd169 15505 #define USB_COUNT6_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */
Anna Bridge 180:96ed750bd169 15506 #define USB_COUNT6_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */
Anna Bridge 180:96ed750bd169 15507 #define USB_COUNT6_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */
Anna Bridge 180:96ed750bd169 15508 #define USB_COUNT6_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */
Anna Bridge 180:96ed750bd169 15509
Anna Bridge 180:96ed750bd169 15510 #define USB_COUNT6_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */
Anna Bridge 180:96ed750bd169 15511
Anna Bridge 180:96ed750bd169 15512 /*************** Bit definition for USB_COUNT7_RX_0 register ****************/
Anna Bridge 180:96ed750bd169 15513 #define USB_COUNT7_RX_0_COUNT7_RX_0 (0x000003FFU) /*!< Reception Byte Count (low) */
Anna Bridge 180:96ed750bd169 15514
Anna Bridge 180:96ed750bd169 15515 #define USB_COUNT7_RX_0_NUM_BLOCK_0 (0x00007C00U) /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
Anna Bridge 180:96ed750bd169 15516 #define USB_COUNT7_RX_0_NUM_BLOCK_0_0 (0x00000400U) /*!< Bit 0 */
Anna Bridge 180:96ed750bd169 15517 #define USB_COUNT7_RX_0_NUM_BLOCK_0_1 (0x00000800U) /*!< Bit 1 */
Anna Bridge 180:96ed750bd169 15518 #define USB_COUNT7_RX_0_NUM_BLOCK_0_2 (0x00001000U) /*!< Bit 2 */
Anna Bridge 180:96ed750bd169 15519 #define USB_COUNT7_RX_0_NUM_BLOCK_0_3 (0x00002000U) /*!< Bit 3 */
Anna Bridge 180:96ed750bd169 15520 #define USB_COUNT7_RX_0_NUM_BLOCK_0_4 (0x00004000U) /*!< Bit 4 */
Anna Bridge 180:96ed750bd169 15521
Anna Bridge 180:96ed750bd169 15522 #define USB_COUNT7_RX_0_BLSIZE_0 (0x00008000U) /*!< BLock SIZE (low) */
Anna Bridge 180:96ed750bd169 15523
Anna Bridge 180:96ed750bd169 15524 /*************** Bit definition for USB_COUNT7_RX_1 register ****************/
Anna Bridge 180:96ed750bd169 15525 #define USB_COUNT7_RX_1_COUNT7_RX_1 (0x03FF0000U) /*!< Reception Byte Count (high) */
Anna Bridge 180:96ed750bd169 15526
Anna Bridge 180:96ed750bd169 15527 #define USB_COUNT7_RX_1_NUM_BLOCK_1 (0x7C000000U) /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
Anna Bridge 180:96ed750bd169 15528 #define USB_COUNT7_RX_1_NUM_BLOCK_1_0 (0x04000000U) /*!< Bit 0 */
Anna Bridge 180:96ed750bd169 15529 #define USB_COUNT7_RX_1_NUM_BLOCK_1_1 (0x08000000U) /*!< Bit 1 */
Anna Bridge 180:96ed750bd169 15530 #define USB_COUNT7_RX_1_NUM_BLOCK_1_2 (0x10000000U) /*!< Bit 2 */
Anna Bridge 180:96ed750bd169 15531 #define USB_COUNT7_RX_1_NUM_BLOCK_1_3 (0x20000000U) /*!< Bit 3 */
Anna Bridge 180:96ed750bd169 15532 #define USB_COUNT7_RX_1_NUM_BLOCK_1_4 (0x40000000U) /*!< Bit 4 */
Anna Bridge 180:96ed750bd169 15533
Anna Bridge 180:96ed750bd169 15534 #define USB_COUNT7_RX_1_BLSIZE_1 (0x80000000U) /*!< BLock SIZE (high) */
Anna Bridge 180:96ed750bd169 15535
Anna Bridge 180:96ed750bd169 15536
Anna Bridge 180:96ed750bd169 15537 /**
Anna Bridge 180:96ed750bd169 15538 * @}
Anna Bridge 180:96ed750bd169 15539 */
Anna Bridge 180:96ed750bd169 15540
Anna Bridge 180:96ed750bd169 15541 /**
Anna Bridge 180:96ed750bd169 15542 * @}
Anna Bridge 180:96ed750bd169 15543 */
Anna Bridge 180:96ed750bd169 15544
Anna Bridge 180:96ed750bd169 15545 /** @addtogroup Exported_macros
Anna Bridge 180:96ed750bd169 15546 * @{
Anna Bridge 180:96ed750bd169 15547 */
Anna Bridge 180:96ed750bd169 15548
Anna Bridge 180:96ed750bd169 15549 /******************************* ADC Instances ********************************/
Anna Bridge 180:96ed750bd169 15550 #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
Anna Bridge 180:96ed750bd169 15551
Anna Bridge 180:96ed750bd169 15552 #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC1_COMMON)
Anna Bridge 180:96ed750bd169 15553
Anna Bridge 180:96ed750bd169 15554 /******************************** CAN Instances ******************************/
Anna Bridge 180:96ed750bd169 15555 #define IS_CAN_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CAN1)
Anna Bridge 180:96ed750bd169 15556
Anna Bridge 180:96ed750bd169 15557 /******************************** COMP Instances ******************************/
Anna Bridge 180:96ed750bd169 15558 #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \
Anna Bridge 180:96ed750bd169 15559 ((INSTANCE) == COMP2))
Anna Bridge 180:96ed750bd169 15560
Anna Bridge 180:96ed750bd169 15561 #define IS_COMP_COMMON_INSTANCE(COMMON_INSTANCE) ((COMMON_INSTANCE) == COMP12_COMMON)
Anna Bridge 180:96ed750bd169 15562
Anna Bridge 180:96ed750bd169 15563 /******************** COMP Instances with window mode capability **************/
Anna Bridge 180:96ed750bd169 15564 #define IS_COMP_WINDOWMODE_INSTANCE(INSTANCE) ((INSTANCE) == COMP2)
Anna Bridge 180:96ed750bd169 15565
Anna Bridge 180:96ed750bd169 15566 /******************************* CRC Instances ********************************/
Anna Bridge 180:96ed750bd169 15567 #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
Anna Bridge 180:96ed750bd169 15568
Anna Bridge 180:96ed750bd169 15569 /******************************* DAC Instances ********************************/
Anna Bridge 180:96ed750bd169 15570 #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC1)
Anna Bridge 180:96ed750bd169 15571
Anna Bridge 180:96ed750bd169 15572 /******************************** DMA Instances *******************************/
Anna Bridge 180:96ed750bd169 15573 #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \
Anna Bridge 180:96ed750bd169 15574 ((INSTANCE) == DMA1_Channel2) || \
Anna Bridge 180:96ed750bd169 15575 ((INSTANCE) == DMA1_Channel3) || \
Anna Bridge 180:96ed750bd169 15576 ((INSTANCE) == DMA1_Channel4) || \
Anna Bridge 180:96ed750bd169 15577 ((INSTANCE) == DMA1_Channel5) || \
Anna Bridge 180:96ed750bd169 15578 ((INSTANCE) == DMA1_Channel6) || \
Anna Bridge 180:96ed750bd169 15579 ((INSTANCE) == DMA1_Channel7) || \
Anna Bridge 180:96ed750bd169 15580 ((INSTANCE) == DMA2_Channel1) || \
Anna Bridge 180:96ed750bd169 15581 ((INSTANCE) == DMA2_Channel2) || \
Anna Bridge 180:96ed750bd169 15582 ((INSTANCE) == DMA2_Channel3) || \
Anna Bridge 180:96ed750bd169 15583 ((INSTANCE) == DMA2_Channel4) || \
Anna Bridge 180:96ed750bd169 15584 ((INSTANCE) == DMA2_Channel5) || \
Anna Bridge 180:96ed750bd169 15585 ((INSTANCE) == DMA2_Channel6) || \
Anna Bridge 180:96ed750bd169 15586 ((INSTANCE) == DMA2_Channel7))
Anna Bridge 180:96ed750bd169 15587
Anna Bridge 180:96ed750bd169 15588 /******************************* GPIO Instances *******************************/
Anna Bridge 180:96ed750bd169 15589 #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
Anna Bridge 180:96ed750bd169 15590 ((INSTANCE) == GPIOB) || \
Anna Bridge 180:96ed750bd169 15591 ((INSTANCE) == GPIOC) || \
Anna Bridge 180:96ed750bd169 15592 ((INSTANCE) == GPIOD) || \
Anna Bridge 180:96ed750bd169 15593 ((INSTANCE) == GPIOE) || \
Anna Bridge 180:96ed750bd169 15594 ((INSTANCE) == GPIOH))
Anna Bridge 180:96ed750bd169 15595
Anna Bridge 180:96ed750bd169 15596 /******************************* GPIO AF Instances ****************************/
Anna Bridge 180:96ed750bd169 15597 /* On L4, all GPIO Bank support AF */
Anna Bridge 180:96ed750bd169 15598 #define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
Anna Bridge 180:96ed750bd169 15599
Anna Bridge 180:96ed750bd169 15600 /**************************** GPIO Lock Instances *****************************/
Anna Bridge 180:96ed750bd169 15601 /* On L4, all GPIO Bank support the Lock mechanism */
Anna Bridge 180:96ed750bd169 15602 #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
Anna Bridge 180:96ed750bd169 15603
Anna Bridge 180:96ed750bd169 15604 /******************************** I2C Instances *******************************/
Anna Bridge 180:96ed750bd169 15605 #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
Anna Bridge 180:96ed750bd169 15606 ((INSTANCE) == I2C2) || \
Anna Bridge 180:96ed750bd169 15607 ((INSTANCE) == I2C3))
Anna Bridge 180:96ed750bd169 15608
Anna Bridge 180:96ed750bd169 15609 /****************** I2C Instances : wakeup capability from stop modes *********/
Anna Bridge 180:96ed750bd169 15610 #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) IS_I2C_ALL_INSTANCE(INSTANCE)
Anna Bridge 180:96ed750bd169 15611
Anna Bridge 180:96ed750bd169 15612 /******************************* LCD Instances ********************************/
Anna Bridge 180:96ed750bd169 15613 #define IS_LCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == LCD)
Anna Bridge 180:96ed750bd169 15614
Anna Bridge 180:96ed750bd169 15615 /****************************** OPAMP Instances *******************************/
Anna Bridge 180:96ed750bd169 15616 #define IS_OPAMP_ALL_INSTANCE(INSTANCE) ((INSTANCE) == OPAMP1)
Anna Bridge 180:96ed750bd169 15617
Anna Bridge 180:96ed750bd169 15618 #define IS_OPAMP_COMMON_INSTANCE(COMMON_INSTANCE) ((COMMON_INSTANCE) == OPAMP1_COMMON)
Anna Bridge 180:96ed750bd169 15619
Anna Bridge 180:96ed750bd169 15620 /******************************* QSPI Instances *******************************/
Anna Bridge 180:96ed750bd169 15621 #define IS_QSPI_ALL_INSTANCE(INSTANCE) ((INSTANCE) == QUADSPI)
Anna Bridge 180:96ed750bd169 15622
Anna Bridge 180:96ed750bd169 15623 /******************************* RNG Instances ********************************/
Anna Bridge 180:96ed750bd169 15624 #define IS_RNG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RNG)
Anna Bridge 180:96ed750bd169 15625
Anna Bridge 180:96ed750bd169 15626 /****************************** RTC Instances *********************************/
Anna Bridge 180:96ed750bd169 15627 #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
Anna Bridge 180:96ed750bd169 15628
Anna Bridge 180:96ed750bd169 15629 /******************************** SAI Instances *******************************/
Anna Bridge 180:96ed750bd169 15630 #define IS_SAI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SAI1_Block_A) || \
Anna Bridge 180:96ed750bd169 15631 ((INSTANCE) == SAI1_Block_B))
Anna Bridge 180:96ed750bd169 15632
Anna Bridge 180:96ed750bd169 15633 /****************************** SDMMC Instances *******************************/
Anna Bridge 180:96ed750bd169 15634 #define IS_SDMMC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SDMMC1)
Anna Bridge 180:96ed750bd169 15635
Anna Bridge 180:96ed750bd169 15636 /****************************** SMBUS Instances *******************************/
Anna Bridge 180:96ed750bd169 15637 #define IS_SMBUS_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
Anna Bridge 180:96ed750bd169 15638 ((INSTANCE) == I2C2) || \
Anna Bridge 180:96ed750bd169 15639 ((INSTANCE) == I2C3))
Anna Bridge 180:96ed750bd169 15640
Anna Bridge 180:96ed750bd169 15641 /******************************** SPI Instances *******************************/
Anna Bridge 180:96ed750bd169 15642 #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
Anna Bridge 180:96ed750bd169 15643 ((INSTANCE) == SPI2) || \
Anna Bridge 180:96ed750bd169 15644 ((INSTANCE) == SPI3))
Anna Bridge 180:96ed750bd169 15645
Anna Bridge 180:96ed750bd169 15646 /******************************** SWPMI Instances *****************************/
Anna Bridge 180:96ed750bd169 15647 #define IS_SWPMI_INSTANCE(INSTANCE) ((INSTANCE) == SWPMI1)
Anna Bridge 180:96ed750bd169 15648
Anna Bridge 180:96ed750bd169 15649 /****************** LPTIM Instances : All supported instances *****************/
Anna Bridge 180:96ed750bd169 15650 #define IS_LPTIM_INSTANCE(INSTANCE) (((INSTANCE) == LPTIM1) || \
Anna Bridge 180:96ed750bd169 15651 ((INSTANCE) == LPTIM2))
Anna Bridge 180:96ed750bd169 15652
Anna Bridge 180:96ed750bd169 15653 /****************** TIM Instances : All supported instances *******************/
Anna Bridge 180:96ed750bd169 15654 #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
Anna Bridge 180:96ed750bd169 15655 ((INSTANCE) == TIM2) || \
Anna Bridge 180:96ed750bd169 15656 ((INSTANCE) == TIM6) || \
Anna Bridge 180:96ed750bd169 15657 ((INSTANCE) == TIM7) || \
Anna Bridge 180:96ed750bd169 15658 ((INSTANCE) == TIM15) || \
Anna Bridge 180:96ed750bd169 15659 ((INSTANCE) == TIM16))
Anna Bridge 180:96ed750bd169 15660
Anna Bridge 180:96ed750bd169 15661 /****************** TIM Instances : supporting 32 bits counter ****************/
Anna Bridge 180:96ed750bd169 15662 #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE) ((INSTANCE) == TIM2)
Anna Bridge 180:96ed750bd169 15663
Anna Bridge 180:96ed750bd169 15664 /****************** TIM Instances : supporting the break function *************/
Anna Bridge 180:96ed750bd169 15665 #define IS_TIM_BREAK_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
Anna Bridge 180:96ed750bd169 15666 ((INSTANCE) == TIM15) || \
Anna Bridge 180:96ed750bd169 15667 ((INSTANCE) == TIM16))
Anna Bridge 180:96ed750bd169 15668
Anna Bridge 180:96ed750bd169 15669 /************** TIM Instances : supporting Break source selection *************/
Anna Bridge 180:96ed750bd169 15670 #define IS_TIM_BREAKSOURCE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
Anna Bridge 180:96ed750bd169 15671 ((INSTANCE) == TIM15) || \
Anna Bridge 180:96ed750bd169 15672 ((INSTANCE) == TIM16))
Anna Bridge 180:96ed750bd169 15673
Anna Bridge 180:96ed750bd169 15674 /****************** TIM Instances : supporting 2 break inputs *****************/
Anna Bridge 180:96ed750bd169 15675 #define IS_TIM_BKIN2_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
Anna Bridge 180:96ed750bd169 15676
Anna Bridge 180:96ed750bd169 15677 /************* TIM Instances : at least 1 capture/compare channel *************/
Anna Bridge 180:96ed750bd169 15678 #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
Anna Bridge 180:96ed750bd169 15679 ((INSTANCE) == TIM2) || \
Anna Bridge 180:96ed750bd169 15680 ((INSTANCE) == TIM15) || \
Anna Bridge 180:96ed750bd169 15681 ((INSTANCE) == TIM16))
Anna Bridge 180:96ed750bd169 15682
Anna Bridge 180:96ed750bd169 15683 /************ TIM Instances : at least 2 capture/compare channels *************/
Anna Bridge 180:96ed750bd169 15684 #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
Anna Bridge 180:96ed750bd169 15685 ((INSTANCE) == TIM2) || \
Anna Bridge 180:96ed750bd169 15686 ((INSTANCE) == TIM15))
Anna Bridge 180:96ed750bd169 15687
Anna Bridge 180:96ed750bd169 15688 /************ TIM Instances : at least 3 capture/compare channels *************/
Anna Bridge 180:96ed750bd169 15689 #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
Anna Bridge 180:96ed750bd169 15690 ((INSTANCE) == TIM2))
Anna Bridge 180:96ed750bd169 15691
Anna Bridge 180:96ed750bd169 15692 /************ TIM Instances : at least 4 capture/compare channels *************/
Anna Bridge 180:96ed750bd169 15693 #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
Anna Bridge 180:96ed750bd169 15694 ((INSTANCE) == TIM2))
Anna Bridge 180:96ed750bd169 15695
Anna Bridge 180:96ed750bd169 15696 /****************** TIM Instances : at least 5 capture/compare channels *******/
Anna Bridge 180:96ed750bd169 15697 #define IS_TIM_CC5_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
Anna Bridge 180:96ed750bd169 15698
Anna Bridge 180:96ed750bd169 15699 /****************** TIM Instances : at least 6 capture/compare channels *******/
Anna Bridge 180:96ed750bd169 15700 #define IS_TIM_CC6_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
Anna Bridge 180:96ed750bd169 15701
Anna Bridge 180:96ed750bd169 15702 /************ TIM Instances : DMA requests generation (TIMx_DIER.COMDE) *******/
Anna Bridge 180:96ed750bd169 15703 #define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
Anna Bridge 180:96ed750bd169 15704 ((INSTANCE) == TIM15) || \
Anna Bridge 180:96ed750bd169 15705 ((INSTANCE) == TIM16))
Anna Bridge 180:96ed750bd169 15706
Anna Bridge 180:96ed750bd169 15707 /****************** TIM Instances : DMA requests generation (TIMx_DIER.UDE) ***/
Anna Bridge 180:96ed750bd169 15708 #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
Anna Bridge 180:96ed750bd169 15709 ((INSTANCE) == TIM2) || \
Anna Bridge 180:96ed750bd169 15710 ((INSTANCE) == TIM6) || \
Anna Bridge 180:96ed750bd169 15711 ((INSTANCE) == TIM7) || \
Anna Bridge 180:96ed750bd169 15712 ((INSTANCE) == TIM15) || \
Anna Bridge 180:96ed750bd169 15713 ((INSTANCE) == TIM16))
Anna Bridge 180:96ed750bd169 15714
Anna Bridge 180:96ed750bd169 15715 /************ TIM Instances : DMA requests generation (TIMx_DIER.CCxDE) *******/
Anna Bridge 180:96ed750bd169 15716 #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
Anna Bridge 180:96ed750bd169 15717 ((INSTANCE) == TIM2) || \
Anna Bridge 180:96ed750bd169 15718 ((INSTANCE) == TIM15) || \
Anna Bridge 180:96ed750bd169 15719 ((INSTANCE) == TIM16))
Anna Bridge 180:96ed750bd169 15720
Anna Bridge 180:96ed750bd169 15721 /******************** TIM Instances : DMA burst feature ***********************/
Anna Bridge 180:96ed750bd169 15722 #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
Anna Bridge 180:96ed750bd169 15723 ((INSTANCE) == TIM2) || \
Anna Bridge 180:96ed750bd169 15724 ((INSTANCE) == TIM15) || \
Anna Bridge 180:96ed750bd169 15725 ((INSTANCE) == TIM16))
Anna Bridge 180:96ed750bd169 15726
Anna Bridge 180:96ed750bd169 15727 /******************* TIM Instances : output(s) available **********************/
Anna Bridge 180:96ed750bd169 15728 #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
Anna Bridge 180:96ed750bd169 15729 ((((INSTANCE) == TIM1) && \
Anna Bridge 180:96ed750bd169 15730 (((CHANNEL) == TIM_CHANNEL_1) || \
Anna Bridge 180:96ed750bd169 15731 ((CHANNEL) == TIM_CHANNEL_2) || \
Anna Bridge 180:96ed750bd169 15732 ((CHANNEL) == TIM_CHANNEL_3) || \
Anna Bridge 180:96ed750bd169 15733 ((CHANNEL) == TIM_CHANNEL_4) || \
Anna Bridge 180:96ed750bd169 15734 ((CHANNEL) == TIM_CHANNEL_5) || \
Anna Bridge 180:96ed750bd169 15735 ((CHANNEL) == TIM_CHANNEL_6))) \
Anna Bridge 180:96ed750bd169 15736 || \
Anna Bridge 180:96ed750bd169 15737 (((INSTANCE) == TIM2) && \
Anna Bridge 180:96ed750bd169 15738 (((CHANNEL) == TIM_CHANNEL_1) || \
Anna Bridge 180:96ed750bd169 15739 ((CHANNEL) == TIM_CHANNEL_2) || \
Anna Bridge 180:96ed750bd169 15740 ((CHANNEL) == TIM_CHANNEL_3) || \
Anna Bridge 180:96ed750bd169 15741 ((CHANNEL) == TIM_CHANNEL_4))) \
Anna Bridge 180:96ed750bd169 15742 || \
Anna Bridge 180:96ed750bd169 15743 (((INSTANCE) == TIM15) && \
Anna Bridge 180:96ed750bd169 15744 (((CHANNEL) == TIM_CHANNEL_1) || \
Anna Bridge 180:96ed750bd169 15745 ((CHANNEL) == TIM_CHANNEL_2))) \
Anna Bridge 180:96ed750bd169 15746 || \
Anna Bridge 180:96ed750bd169 15747 (((INSTANCE) == TIM16) && \
Anna Bridge 180:96ed750bd169 15748 (((CHANNEL) == TIM_CHANNEL_1))))
Anna Bridge 180:96ed750bd169 15749
Anna Bridge 180:96ed750bd169 15750 /****************** TIM Instances : supporting complementary output(s) ********/
Anna Bridge 180:96ed750bd169 15751 #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
Anna Bridge 180:96ed750bd169 15752 ((((INSTANCE) == TIM1) && \
Anna Bridge 180:96ed750bd169 15753 (((CHANNEL) == TIM_CHANNEL_1) || \
Anna Bridge 180:96ed750bd169 15754 ((CHANNEL) == TIM_CHANNEL_2) || \
Anna Bridge 180:96ed750bd169 15755 ((CHANNEL) == TIM_CHANNEL_3))) \
Anna Bridge 180:96ed750bd169 15756 || \
Anna Bridge 180:96ed750bd169 15757 (((INSTANCE) == TIM15) && \
Anna Bridge 180:96ed750bd169 15758 ((CHANNEL) == TIM_CHANNEL_1)) \
Anna Bridge 180:96ed750bd169 15759 || \
Anna Bridge 180:96ed750bd169 15760 (((INSTANCE) == TIM16) && \
Anna Bridge 180:96ed750bd169 15761 ((CHANNEL) == TIM_CHANNEL_1)))
Anna Bridge 180:96ed750bd169 15762
Anna Bridge 180:96ed750bd169 15763 /****************** TIM Instances : supporting clock division *****************/
Anna Bridge 180:96ed750bd169 15764 #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
Anna Bridge 180:96ed750bd169 15765 ((INSTANCE) == TIM2) || \
Anna Bridge 180:96ed750bd169 15766 ((INSTANCE) == TIM15) || \
Anna Bridge 180:96ed750bd169 15767 ((INSTANCE) == TIM16))
Anna Bridge 180:96ed750bd169 15768
Anna Bridge 180:96ed750bd169 15769 /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/
Anna Bridge 180:96ed750bd169 15770 #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
Anna Bridge 180:96ed750bd169 15771 ((INSTANCE) == TIM2) || \
Anna Bridge 180:96ed750bd169 15772 ((INSTANCE) == TIM15))
Anna Bridge 180:96ed750bd169 15773
Anna Bridge 180:96ed750bd169 15774 /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/
Anna Bridge 180:96ed750bd169 15775 #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
Anna Bridge 180:96ed750bd169 15776 ((INSTANCE) == TIM2))
Anna Bridge 180:96ed750bd169 15777
Anna Bridge 180:96ed750bd169 15778 /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/
Anna Bridge 180:96ed750bd169 15779 #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
Anna Bridge 180:96ed750bd169 15780 ((INSTANCE) == TIM2) || \
Anna Bridge 180:96ed750bd169 15781 ((INSTANCE) == TIM15))
Anna Bridge 180:96ed750bd169 15782
Anna Bridge 180:96ed750bd169 15783 /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/
Anna Bridge 180:96ed750bd169 15784 #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
Anna Bridge 180:96ed750bd169 15785 ((INSTANCE) == TIM2) || \
Anna Bridge 180:96ed750bd169 15786 ((INSTANCE) == TIM15))
Anna Bridge 180:96ed750bd169 15787
Anna Bridge 180:96ed750bd169 15788 /****************** TIM Instances : supporting combined 3-phase PWM mode ******/
Anna Bridge 180:96ed750bd169 15789 #define IS_TIM_COMBINED3PHASEPWM_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
Anna Bridge 180:96ed750bd169 15790
Anna Bridge 180:96ed750bd169 15791 /****************** TIM Instances : supporting commutation event generation ***/
Anna Bridge 180:96ed750bd169 15792 #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
Anna Bridge 180:96ed750bd169 15793 ((INSTANCE) == TIM15) || \
Anna Bridge 180:96ed750bd169 15794 ((INSTANCE) == TIM16))
Anna Bridge 180:96ed750bd169 15795
Anna Bridge 180:96ed750bd169 15796 /****************** TIM Instances : supporting counting mode selection ********/
Anna Bridge 180:96ed750bd169 15797 #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
Anna Bridge 180:96ed750bd169 15798 ((INSTANCE) == TIM2))
Anna Bridge 180:96ed750bd169 15799
Anna Bridge 180:96ed750bd169 15800 /****************** TIM Instances : supporting encoder interface **************/
Anna Bridge 180:96ed750bd169 15801 #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
Anna Bridge 180:96ed750bd169 15802 ((INSTANCE) == TIM2))
Anna Bridge 180:96ed750bd169 15803
Anna Bridge 180:96ed750bd169 15804 /****************** TIM Instances : supporting Hall sensor interface **********/
Anna Bridge 180:96ed750bd169 15805 #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
Anna Bridge 180:96ed750bd169 15806 ((INSTANCE) == TIM2))
Anna Bridge 180:96ed750bd169 15807
Anna Bridge 180:96ed750bd169 15808 /**************** TIM Instances : external trigger input available ************/
Anna Bridge 180:96ed750bd169 15809 #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
Anna Bridge 180:96ed750bd169 15810 ((INSTANCE) == TIM2))
Anna Bridge 180:96ed750bd169 15811
Anna Bridge 180:96ed750bd169 15812 /************* TIM Instances : supporting ETR source selection ***************/
Anna Bridge 180:96ed750bd169 15813 #define IS_TIM_ETRSEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
Anna Bridge 180:96ed750bd169 15814 ((INSTANCE) == TIM2))
AnnaBridge 181:57724642e740 15815
Anna Bridge 180:96ed750bd169 15816 /****** TIM Instances : Master mode available (TIMx_CR2.MMS available )********/
Anna Bridge 180:96ed750bd169 15817 #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
Anna Bridge 180:96ed750bd169 15818 ((INSTANCE) == TIM2) || \
Anna Bridge 180:96ed750bd169 15819 ((INSTANCE) == TIM6) || \
Anna Bridge 180:96ed750bd169 15820 ((INSTANCE) == TIM7) || \
Anna Bridge 180:96ed750bd169 15821 ((INSTANCE) == TIM15))
Anna Bridge 180:96ed750bd169 15822
Anna Bridge 180:96ed750bd169 15823 /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
Anna Bridge 180:96ed750bd169 15824 #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
Anna Bridge 180:96ed750bd169 15825 ((INSTANCE) == TIM2) || \
Anna Bridge 180:96ed750bd169 15826 ((INSTANCE) == TIM15))
Anna Bridge 180:96ed750bd169 15827
Anna Bridge 180:96ed750bd169 15828 /****************** TIM Instances : supporting OCxREF clear *******************/
Anna Bridge 180:96ed750bd169 15829 #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
Anna Bridge 180:96ed750bd169 15830 ((INSTANCE) == TIM2))
Anna Bridge 180:96ed750bd169 15831
Anna Bridge 180:96ed750bd169 15832 /****************** TIM Instances : remapping capability **********************/
Anna Bridge 180:96ed750bd169 15833 #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
Anna Bridge 180:96ed750bd169 15834 ((INSTANCE) == TIM2) || \
Anna Bridge 180:96ed750bd169 15835 ((INSTANCE) == TIM15) || \
Anna Bridge 180:96ed750bd169 15836 ((INSTANCE) == TIM16))
Anna Bridge 180:96ed750bd169 15837
Anna Bridge 180:96ed750bd169 15838 /****************** TIM Instances : supporting repetition counter *************/
Anna Bridge 180:96ed750bd169 15839 #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
Anna Bridge 180:96ed750bd169 15840 ((INSTANCE) == TIM15) || \
Anna Bridge 180:96ed750bd169 15841 ((INSTANCE) == TIM16))
Anna Bridge 180:96ed750bd169 15842
Anna Bridge 180:96ed750bd169 15843 /****************** TIM Instances : supporting synchronization ****************/
Anna Bridge 180:96ed750bd169 15844 #define IS_TIM_SYNCHRO_INSTANCE(INSTANCE) IS_TIM_MASTER_INSTANCE(INSTANCE)
Anna Bridge 180:96ed750bd169 15845
Anna Bridge 180:96ed750bd169 15846 /****************** TIM Instances : supporting ADC triggering through TRGO2 ***/
Anna Bridge 180:96ed750bd169 15847 #define IS_TIM_TRGO2_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
Anna Bridge 180:96ed750bd169 15848
Anna Bridge 180:96ed750bd169 15849 /******************* TIM Instances : Timer input XOR function *****************/
Anna Bridge 180:96ed750bd169 15850 #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
Anna Bridge 180:96ed750bd169 15851 ((INSTANCE) == TIM2) || \
Anna Bridge 180:96ed750bd169 15852 ((INSTANCE) == TIM15))
Anna Bridge 180:96ed750bd169 15853
Anna Bridge 180:96ed750bd169 15854 /****************** TIM Instances : Advanced timer instances *******************/
Anna Bridge 180:96ed750bd169 15855 #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
Anna Bridge 180:96ed750bd169 15856
Anna Bridge 180:96ed750bd169 15857 /****************************** TSC Instances *********************************/
Anna Bridge 180:96ed750bd169 15858 #define IS_TSC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == TSC)
Anna Bridge 180:96ed750bd169 15859
Anna Bridge 180:96ed750bd169 15860 /******************** USART Instances : Synchronous mode **********************/
Anna Bridge 180:96ed750bd169 15861 #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
Anna Bridge 180:96ed750bd169 15862 ((INSTANCE) == USART2) || \
Anna Bridge 180:96ed750bd169 15863 ((INSTANCE) == USART3))
Anna Bridge 180:96ed750bd169 15864
Anna Bridge 180:96ed750bd169 15865 /******************** UART Instances : Asynchronous mode **********************/
Anna Bridge 180:96ed750bd169 15866 #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
Anna Bridge 180:96ed750bd169 15867 ((INSTANCE) == USART2) || \
Anna Bridge 180:96ed750bd169 15868 ((INSTANCE) == USART3))
Anna Bridge 180:96ed750bd169 15869
Anna Bridge 180:96ed750bd169 15870 /****************** UART Instances : Auto Baud Rate detection ****************/
Anna Bridge 180:96ed750bd169 15871 #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
Anna Bridge 180:96ed750bd169 15872 ((INSTANCE) == USART2) || \
Anna Bridge 180:96ed750bd169 15873 ((INSTANCE) == USART3))
Anna Bridge 180:96ed750bd169 15874
Anna Bridge 180:96ed750bd169 15875 /****************** UART Instances : Driver Enable *****************/
Anna Bridge 180:96ed750bd169 15876 #define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
Anna Bridge 180:96ed750bd169 15877 ((INSTANCE) == USART2) || \
Anna Bridge 180:96ed750bd169 15878 ((INSTANCE) == USART3) || \
Anna Bridge 180:96ed750bd169 15879 ((INSTANCE) == LPUART1))
Anna Bridge 180:96ed750bd169 15880
Anna Bridge 180:96ed750bd169 15881 /******************** UART Instances : Half-Duplex mode **********************/
Anna Bridge 180:96ed750bd169 15882 #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
Anna Bridge 180:96ed750bd169 15883 ((INSTANCE) == USART2) || \
Anna Bridge 180:96ed750bd169 15884 ((INSTANCE) == USART3) || \
Anna Bridge 180:96ed750bd169 15885 ((INSTANCE) == LPUART1))
Anna Bridge 180:96ed750bd169 15886
Anna Bridge 180:96ed750bd169 15887 /****************** UART Instances : Hardware Flow control ********************/
Anna Bridge 180:96ed750bd169 15888 #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
Anna Bridge 180:96ed750bd169 15889 ((INSTANCE) == USART2) || \
Anna Bridge 180:96ed750bd169 15890 ((INSTANCE) == USART3) || \
Anna Bridge 180:96ed750bd169 15891 ((INSTANCE) == LPUART1))
Anna Bridge 180:96ed750bd169 15892
Anna Bridge 180:96ed750bd169 15893 /******************** UART Instances : LIN mode **********************/
Anna Bridge 180:96ed750bd169 15894 #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
Anna Bridge 180:96ed750bd169 15895 ((INSTANCE) == USART2) || \
Anna Bridge 180:96ed750bd169 15896 ((INSTANCE) == USART3))
Anna Bridge 180:96ed750bd169 15897
Anna Bridge 180:96ed750bd169 15898 /******************** UART Instances : Wake-up from Stop mode **********************/
Anna Bridge 180:96ed750bd169 15899 #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
Anna Bridge 180:96ed750bd169 15900 ((INSTANCE) == USART2) || \
Anna Bridge 180:96ed750bd169 15901 ((INSTANCE) == USART3) || \
Anna Bridge 180:96ed750bd169 15902 ((INSTANCE) == LPUART1))
Anna Bridge 180:96ed750bd169 15903
Anna Bridge 180:96ed750bd169 15904 /*********************** UART Instances : IRDA mode ***************************/
Anna Bridge 180:96ed750bd169 15905 #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
Anna Bridge 180:96ed750bd169 15906 ((INSTANCE) == USART2) || \
Anna Bridge 180:96ed750bd169 15907 ((INSTANCE) == USART3))
Anna Bridge 180:96ed750bd169 15908
Anna Bridge 180:96ed750bd169 15909 /********************* USART Instances : Smard card mode ***********************/
Anna Bridge 180:96ed750bd169 15910 #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
Anna Bridge 180:96ed750bd169 15911 ((INSTANCE) == USART2) || \
Anna Bridge 180:96ed750bd169 15912 ((INSTANCE) == USART3))
Anna Bridge 180:96ed750bd169 15913
Anna Bridge 180:96ed750bd169 15914 /******************** LPUART Instance *****************************************/
Anna Bridge 180:96ed750bd169 15915 #define IS_LPUART_INSTANCE(INSTANCE) ((INSTANCE) == LPUART1)
Anna Bridge 180:96ed750bd169 15916
Anna Bridge 180:96ed750bd169 15917 /****************************** IWDG Instances ********************************/
Anna Bridge 180:96ed750bd169 15918 #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
Anna Bridge 180:96ed750bd169 15919
Anna Bridge 180:96ed750bd169 15920 /****************************** WWDG Instances ********************************/
Anna Bridge 180:96ed750bd169 15921 #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
Anna Bridge 180:96ed750bd169 15922
Anna Bridge 180:96ed750bd169 15923 /******************************* USB Instances *******************************/
Anna Bridge 180:96ed750bd169 15924 #define IS_USB_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB)
Anna Bridge 180:96ed750bd169 15925
Anna Bridge 180:96ed750bd169 15926 /**
Anna Bridge 180:96ed750bd169 15927 * @}
Anna Bridge 180:96ed750bd169 15928 */
Anna Bridge 180:96ed750bd169 15929
Anna Bridge 180:96ed750bd169 15930
Anna Bridge 180:96ed750bd169 15931 /******************************************************************************/
Anna Bridge 180:96ed750bd169 15932 /* For a painless codes migration between the STM32L4xx device product */
Anna Bridge 180:96ed750bd169 15933 /* lines, the aliases defined below are put in place to overcome the */
Anna Bridge 180:96ed750bd169 15934 /* differences in the interrupt handlers and IRQn definitions. */
AnnaBridge 181:57724642e740 15935 /* No need to update developed interrupt code when moving across */
Anna Bridge 180:96ed750bd169 15936 /* product lines within the same STM32L4 Family */
Anna Bridge 180:96ed750bd169 15937 /******************************************************************************/
Anna Bridge 180:96ed750bd169 15938
Anna Bridge 180:96ed750bd169 15939 /* Aliases for __IRQn */
Anna Bridge 180:96ed750bd169 15940 #define ADC1_2_IRQn ADC1_IRQn
Anna Bridge 180:96ed750bd169 15941 #define TIM1_TRG_COM_TIM17_IRQn TIM1_TRG_COM_IRQn
Anna Bridge 180:96ed750bd169 15942 #define HASH_RNG_IRQn RNG_IRQn
Anna Bridge 180:96ed750bd169 15943 #define HASH_CRS_IRQn CRS_IRQn
Anna Bridge 180:96ed750bd169 15944 #define USB_FS_IRQn USB_IRQn
Anna Bridge 180:96ed750bd169 15945
Anna Bridge 180:96ed750bd169 15946 /* Aliases for __IRQHandler */
Anna Bridge 180:96ed750bd169 15947 #define ADC1_2_IRQHandler ADC1_IRQHandler
Anna Bridge 180:96ed750bd169 15948 #define TIM1_TRG_COM_TIM17_IRQHandler TIM1_TRG_COM_IRQHandler
Anna Bridge 180:96ed750bd169 15949 #define HASH_RNG_IRQHandler RNG_IRQHandler
Anna Bridge 180:96ed750bd169 15950 #define HASH_CRS_IRQHandler CRS_IRQHandler
Anna Bridge 180:96ed750bd169 15951 #define USB_FS_IRQHandler USB_IRQHandler
Anna Bridge 180:96ed750bd169 15952
Anna Bridge 180:96ed750bd169 15953 #ifdef __cplusplus
Anna Bridge 180:96ed750bd169 15954 }
Anna Bridge 180:96ed750bd169 15955 #endif /* __cplusplus */
Anna Bridge 180:96ed750bd169 15956
Anna Bridge 180:96ed750bd169 15957 #endif /* __STM32L433xx_H */
Anna Bridge 180:96ed750bd169 15958
Anna Bridge 180:96ed750bd169 15959 /**
Anna Bridge 180:96ed750bd169 15960 * @}
Anna Bridge 180:96ed750bd169 15961 */
Anna Bridge 180:96ed750bd169 15962
Anna Bridge 180:96ed750bd169 15963 /**
Anna Bridge 180:96ed750bd169 15964 * @}
Anna Bridge 180:96ed750bd169 15965 */
Anna Bridge 180:96ed750bd169 15966
Anna Bridge 180:96ed750bd169 15967 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/