mbed library sources. Supersedes mbed-src.

Dependents:   Nucleo_Hello_Encoder BLE_iBeaconScan AM1805_DEMO DISCO-F429ZI_ExportTemplate1 ... more

Committer:
AnnaBridge
Date:
Wed Feb 20 22:31:08 2019 +0000
Revision:
189:f392fc9709a3
Parent:
186:707f6e361f3e
mbed library release version 165

Who changed what in which revision?

UserRevisionLine numberNew contents of line
AnnaBridge 165:e614a9f1c9e2 1 /**
AnnaBridge 165:e614a9f1c9e2 2 ******************************************************************************
AnnaBridge 165:e614a9f1c9e2 3 * @file stm32l072xx.h
AnnaBridge 165:e614a9f1c9e2 4 * @author MCD Application Team
AnnaBridge 165:e614a9f1c9e2 5 * @brief CMSIS Cortex-M0+ Device Peripheral Access Layer Header File.
AnnaBridge 165:e614a9f1c9e2 6 * This file contains all the peripheral register's definitions, bits
AnnaBridge 165:e614a9f1c9e2 7 * definitions and memory mapping for stm32l072xx devices.
AnnaBridge 165:e614a9f1c9e2 8 *
AnnaBridge 165:e614a9f1c9e2 9 * This file contains:
AnnaBridge 165:e614a9f1c9e2 10 * - Data structures and the address mapping for all peripherals
AnnaBridge 165:e614a9f1c9e2 11 * - Peripheral's registers declarations and bits definition
AnnaBridge 165:e614a9f1c9e2 12 * - Macros to access peripheral's registers hardware
AnnaBridge 165:e614a9f1c9e2 13 *
AnnaBridge 165:e614a9f1c9e2 14 ******************************************************************************
AnnaBridge 165:e614a9f1c9e2 15 * @attention
AnnaBridge 165:e614a9f1c9e2 16 *
AnnaBridge 165:e614a9f1c9e2 17 * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
AnnaBridge 165:e614a9f1c9e2 18 *
AnnaBridge 165:e614a9f1c9e2 19 * Redistribution and use in source and binary forms, with or without modification,
AnnaBridge 165:e614a9f1c9e2 20 * are permitted provided that the following conditions are met:
AnnaBridge 165:e614a9f1c9e2 21 * 1. Redistributions of source code must retain the above copyright notice,
AnnaBridge 165:e614a9f1c9e2 22 * this list of conditions and the following disclaimer.
AnnaBridge 165:e614a9f1c9e2 23 * 2. Redistributions in binary form must reproduce the above copyright notice,
AnnaBridge 165:e614a9f1c9e2 24 * this list of conditions and the following disclaimer in the documentation
AnnaBridge 165:e614a9f1c9e2 25 * and/or other materials provided with the distribution.
AnnaBridge 165:e614a9f1c9e2 26 * 3. Neither the name of STMicroelectronics nor the names of its contributors
AnnaBridge 165:e614a9f1c9e2 27 * may be used to endorse or promote products derived from this software
AnnaBridge 165:e614a9f1c9e2 28 * without specific prior written permission.
AnnaBridge 165:e614a9f1c9e2 29 *
AnnaBridge 165:e614a9f1c9e2 30 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
AnnaBridge 165:e614a9f1c9e2 31 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
AnnaBridge 165:e614a9f1c9e2 32 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
AnnaBridge 165:e614a9f1c9e2 33 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
AnnaBridge 165:e614a9f1c9e2 34 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
AnnaBridge 165:e614a9f1c9e2 35 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
AnnaBridge 165:e614a9f1c9e2 36 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
AnnaBridge 165:e614a9f1c9e2 37 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
AnnaBridge 165:e614a9f1c9e2 38 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
AnnaBridge 165:e614a9f1c9e2 39 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
AnnaBridge 165:e614a9f1c9e2 40 *
AnnaBridge 165:e614a9f1c9e2 41 ******************************************************************************
AnnaBridge 165:e614a9f1c9e2 42 */
AnnaBridge 165:e614a9f1c9e2 43
AnnaBridge 165:e614a9f1c9e2 44 /** @addtogroup CMSIS
AnnaBridge 165:e614a9f1c9e2 45 * @{
AnnaBridge 165:e614a9f1c9e2 46 */
AnnaBridge 165:e614a9f1c9e2 47
AnnaBridge 165:e614a9f1c9e2 48 /** @addtogroup stm32l072xx
AnnaBridge 165:e614a9f1c9e2 49 * @{
AnnaBridge 165:e614a9f1c9e2 50 */
AnnaBridge 165:e614a9f1c9e2 51
AnnaBridge 165:e614a9f1c9e2 52 #ifndef __STM32L072xx_H
AnnaBridge 165:e614a9f1c9e2 53 #define __STM32L072xx_H
AnnaBridge 165:e614a9f1c9e2 54
AnnaBridge 165:e614a9f1c9e2 55 #ifdef __cplusplus
AnnaBridge 165:e614a9f1c9e2 56 extern "C" {
AnnaBridge 165:e614a9f1c9e2 57 #endif
AnnaBridge 165:e614a9f1c9e2 58
AnnaBridge 165:e614a9f1c9e2 59
AnnaBridge 165:e614a9f1c9e2 60 /** @addtogroup Configuration_section_for_CMSIS
AnnaBridge 165:e614a9f1c9e2 61 * @{
AnnaBridge 165:e614a9f1c9e2 62 */
AnnaBridge 165:e614a9f1c9e2 63 /**
AnnaBridge 165:e614a9f1c9e2 64 * @brief Configuration of the Cortex-M0+ Processor and Core Peripherals
AnnaBridge 165:e614a9f1c9e2 65 */
AnnaBridge 165:e614a9f1c9e2 66 #define __CM0PLUS_REV 0 /*!< Core Revision r0p0 */
AnnaBridge 165:e614a9f1c9e2 67 #define __MPU_PRESENT 1 /*!< STM32L0xx provides an MPU */
AnnaBridge 165:e614a9f1c9e2 68 #define __VTOR_PRESENT 1 /*!< Vector Table Register supported */
AnnaBridge 165:e614a9f1c9e2 69 #define __NVIC_PRIO_BITS 2 /*!< STM32L0xx uses 2 Bits for the Priority Levels */
AnnaBridge 165:e614a9f1c9e2 70 #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */
AnnaBridge 165:e614a9f1c9e2 71
AnnaBridge 165:e614a9f1c9e2 72 /**
AnnaBridge 165:e614a9f1c9e2 73 * @}
AnnaBridge 165:e614a9f1c9e2 74 */
AnnaBridge 165:e614a9f1c9e2 75
AnnaBridge 165:e614a9f1c9e2 76 /** @addtogroup Peripheral_interrupt_number_definition
AnnaBridge 165:e614a9f1c9e2 77 * @{
AnnaBridge 165:e614a9f1c9e2 78 */
AnnaBridge 165:e614a9f1c9e2 79
AnnaBridge 165:e614a9f1c9e2 80 /**
AnnaBridge 165:e614a9f1c9e2 81 * @brief stm32l072xx Interrupt Number Definition, according to the selected device
AnnaBridge 165:e614a9f1c9e2 82 * in @ref Library_configuration_section
AnnaBridge 165:e614a9f1c9e2 83 */
AnnaBridge 165:e614a9f1c9e2 84
AnnaBridge 165:e614a9f1c9e2 85 /*!< Interrupt Number Definition */
AnnaBridge 165:e614a9f1c9e2 86 typedef enum
AnnaBridge 165:e614a9f1c9e2 87 {
AnnaBridge 165:e614a9f1c9e2 88 /****** Cortex-M0 Processor Exceptions Numbers ******************************************************/
AnnaBridge 165:e614a9f1c9e2 89 NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */
AnnaBridge 165:e614a9f1c9e2 90 HardFault_IRQn = -13, /*!< 3 Cortex-M0+ Hard Fault Interrupt */
AnnaBridge 165:e614a9f1c9e2 91 SVC_IRQn = -5, /*!< 11 Cortex-M0+ SV Call Interrupt */
AnnaBridge 165:e614a9f1c9e2 92 PendSV_IRQn = -2, /*!< 14 Cortex-M0+ Pend SV Interrupt */
AnnaBridge 165:e614a9f1c9e2 93 SysTick_IRQn = -1, /*!< 15 Cortex-M0+ System Tick Interrupt */
AnnaBridge 165:e614a9f1c9e2 94
AnnaBridge 165:e614a9f1c9e2 95 /****** STM32L-0 specific Interrupt Numbers *********************************************************/
AnnaBridge 165:e614a9f1c9e2 96 WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
AnnaBridge 165:e614a9f1c9e2 97 PVD_IRQn = 1, /*!< PVD through EXTI Line detect Interrupt */
AnnaBridge 165:e614a9f1c9e2 98 RTC_IRQn = 2, /*!< RTC through EXTI Line Interrupt */
AnnaBridge 165:e614a9f1c9e2 99 FLASH_IRQn = 3, /*!< FLASH Interrupt */
AnnaBridge 165:e614a9f1c9e2 100 RCC_CRS_IRQn = 4, /*!< RCC and CRS Interrupts */
AnnaBridge 165:e614a9f1c9e2 101 EXTI0_1_IRQn = 5, /*!< EXTI Line 0 and 1 Interrupts */
AnnaBridge 165:e614a9f1c9e2 102 EXTI2_3_IRQn = 6, /*!< EXTI Line 2 and 3 Interrupts */
AnnaBridge 165:e614a9f1c9e2 103 EXTI4_15_IRQn = 7, /*!< EXTI Line 4 to 15 Interrupts */
AnnaBridge 165:e614a9f1c9e2 104 TSC_IRQn = 8, /*!< TSC Interrupt */
AnnaBridge 165:e614a9f1c9e2 105 DMA1_Channel1_IRQn = 9, /*!< DMA1 Channel 1 Interrupt */
AnnaBridge 165:e614a9f1c9e2 106 DMA1_Channel2_3_IRQn = 10, /*!< DMA1 Channel 2 and Channel 3 Interrupts */
AnnaBridge 165:e614a9f1c9e2 107 DMA1_Channel4_5_6_7_IRQn = 11, /*!< DMA1 Channel 4, Channel 5, Channel 6 and Channel 7 Interrupts */
AnnaBridge 165:e614a9f1c9e2 108 ADC1_COMP_IRQn = 12, /*!< ADC1, COMP1 and COMP2 Interrupts */
AnnaBridge 165:e614a9f1c9e2 109 LPTIM1_IRQn = 13, /*!< LPTIM1 Interrupt */
AnnaBridge 165:e614a9f1c9e2 110 USART4_5_IRQn = 14, /*!< USART4 and USART5 Interrupt */
AnnaBridge 165:e614a9f1c9e2 111 TIM2_IRQn = 15, /*!< TIM2 Interrupt */
AnnaBridge 165:e614a9f1c9e2 112 TIM3_IRQn = 16, /*!< TIM3 Interrupt */
AnnaBridge 165:e614a9f1c9e2 113 TIM6_DAC_IRQn = 17, /*!< TIM6 and DAC Interrupts */
AnnaBridge 165:e614a9f1c9e2 114 TIM7_IRQn = 18, /*!< TIM7 Interrupt */
AnnaBridge 165:e614a9f1c9e2 115 TIM21_IRQn = 20, /*!< TIM21 Interrupt */
AnnaBridge 165:e614a9f1c9e2 116 I2C3_IRQn = 21, /*!< I2C3 Interrupt */
AnnaBridge 165:e614a9f1c9e2 117 TIM22_IRQn = 22, /*!< TIM22 Interrupt */
AnnaBridge 165:e614a9f1c9e2 118 I2C1_IRQn = 23, /*!< I2C1 Interrupt */
AnnaBridge 165:e614a9f1c9e2 119 I2C2_IRQn = 24, /*!< I2C2 Interrupt */
AnnaBridge 165:e614a9f1c9e2 120 SPI1_IRQn = 25, /*!< SPI1 Interrupt */
AnnaBridge 165:e614a9f1c9e2 121 SPI2_IRQn = 26, /*!< SPI2 Interrupt */
AnnaBridge 165:e614a9f1c9e2 122 USART1_IRQn = 27, /*!< USART1 Interrupt */
AnnaBridge 165:e614a9f1c9e2 123 USART2_IRQn = 28, /*!< USART2 Interrupt */
AnnaBridge 165:e614a9f1c9e2 124 RNG_LPUART1_IRQn = 29, /*!< RNG and LPUART1 Interrupts */
AnnaBridge 165:e614a9f1c9e2 125 USB_IRQn = 31, /*!< USB global Interrupt */
AnnaBridge 165:e614a9f1c9e2 126 } IRQn_Type;
AnnaBridge 165:e614a9f1c9e2 127
AnnaBridge 165:e614a9f1c9e2 128 /**
AnnaBridge 165:e614a9f1c9e2 129 * @}
AnnaBridge 165:e614a9f1c9e2 130 */
AnnaBridge 165:e614a9f1c9e2 131
AnnaBridge 165:e614a9f1c9e2 132 #include "core_cm0plus.h"
AnnaBridge 165:e614a9f1c9e2 133 #include "system_stm32l0xx.h"
AnnaBridge 165:e614a9f1c9e2 134 #include <stdint.h>
AnnaBridge 165:e614a9f1c9e2 135
AnnaBridge 165:e614a9f1c9e2 136 /** @addtogroup Peripheral_registers_structures
AnnaBridge 165:e614a9f1c9e2 137 * @{
AnnaBridge 165:e614a9f1c9e2 138 */
AnnaBridge 165:e614a9f1c9e2 139
AnnaBridge 165:e614a9f1c9e2 140 /**
AnnaBridge 165:e614a9f1c9e2 141 * @brief Analog to Digital Converter
AnnaBridge 165:e614a9f1c9e2 142 */
AnnaBridge 165:e614a9f1c9e2 143
AnnaBridge 165:e614a9f1c9e2 144 typedef struct
AnnaBridge 165:e614a9f1c9e2 145 {
AnnaBridge 165:e614a9f1c9e2 146 __IO uint32_t ISR; /*!< ADC Interrupt and Status register, Address offset:0x00 */
AnnaBridge 165:e614a9f1c9e2 147 __IO uint32_t IER; /*!< ADC Interrupt Enable register, Address offset:0x04 */
AnnaBridge 165:e614a9f1c9e2 148 __IO uint32_t CR; /*!< ADC Control register, Address offset:0x08 */
AnnaBridge 165:e614a9f1c9e2 149 __IO uint32_t CFGR1; /*!< ADC Configuration register 1, Address offset:0x0C */
AnnaBridge 165:e614a9f1c9e2 150 __IO uint32_t CFGR2; /*!< ADC Configuration register 2, Address offset:0x10 */
AnnaBridge 165:e614a9f1c9e2 151 __IO uint32_t SMPR; /*!< ADC Sampling time register, Address offset:0x14 */
AnnaBridge 165:e614a9f1c9e2 152 uint32_t RESERVED1; /*!< Reserved, 0x18 */
AnnaBridge 165:e614a9f1c9e2 153 uint32_t RESERVED2; /*!< Reserved, 0x1C */
AnnaBridge 165:e614a9f1c9e2 154 __IO uint32_t TR; /*!< ADC watchdog threshold register, Address offset:0x20 */
AnnaBridge 165:e614a9f1c9e2 155 uint32_t RESERVED3; /*!< Reserved, 0x24 */
AnnaBridge 165:e614a9f1c9e2 156 __IO uint32_t CHSELR; /*!< ADC channel selection register, Address offset:0x28 */
AnnaBridge 165:e614a9f1c9e2 157 uint32_t RESERVED4[5]; /*!< Reserved, 0x2C */
AnnaBridge 165:e614a9f1c9e2 158 __IO uint32_t DR; /*!< ADC data register, Address offset:0x40 */
AnnaBridge 165:e614a9f1c9e2 159 uint32_t RESERVED5[28]; /*!< Reserved, 0x44 - 0xB0 */
AnnaBridge 165:e614a9f1c9e2 160 __IO uint32_t CALFACT; /*!< ADC data register, Address offset:0xB4 */
AnnaBridge 165:e614a9f1c9e2 161 } ADC_TypeDef;
AnnaBridge 165:e614a9f1c9e2 162
AnnaBridge 165:e614a9f1c9e2 163 typedef struct
AnnaBridge 165:e614a9f1c9e2 164 {
AnnaBridge 165:e614a9f1c9e2 165 __IO uint32_t CCR;
AnnaBridge 165:e614a9f1c9e2 166 } ADC_Common_TypeDef;
AnnaBridge 165:e614a9f1c9e2 167
AnnaBridge 165:e614a9f1c9e2 168
AnnaBridge 165:e614a9f1c9e2 169 /**
AnnaBridge 165:e614a9f1c9e2 170 * @brief Comparator
AnnaBridge 165:e614a9f1c9e2 171 */
AnnaBridge 165:e614a9f1c9e2 172
AnnaBridge 165:e614a9f1c9e2 173 typedef struct
AnnaBridge 165:e614a9f1c9e2 174 {
AnnaBridge 165:e614a9f1c9e2 175 __IO uint32_t CSR; /*!< COMP comparator control and status register, Address offset: 0x18 */
AnnaBridge 165:e614a9f1c9e2 176 } COMP_TypeDef;
AnnaBridge 165:e614a9f1c9e2 177
AnnaBridge 165:e614a9f1c9e2 178 typedef struct
AnnaBridge 165:e614a9f1c9e2 179 {
AnnaBridge 165:e614a9f1c9e2 180 __IO uint32_t CSR; /*!< COMP control and status register, used for bits common to several COMP instances, Address offset: 0x00 */
AnnaBridge 165:e614a9f1c9e2 181 } COMP_Common_TypeDef;
AnnaBridge 165:e614a9f1c9e2 182
AnnaBridge 165:e614a9f1c9e2 183
AnnaBridge 165:e614a9f1c9e2 184 /**
AnnaBridge 165:e614a9f1c9e2 185 * @brief CRC calculation unit
AnnaBridge 165:e614a9f1c9e2 186 */
AnnaBridge 165:e614a9f1c9e2 187
AnnaBridge 165:e614a9f1c9e2 188 typedef struct
AnnaBridge 165:e614a9f1c9e2 189 {
AnnaBridge 165:e614a9f1c9e2 190 __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
AnnaBridge 165:e614a9f1c9e2 191 __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
AnnaBridge 165:e614a9f1c9e2 192 uint8_t RESERVED0; /*!< Reserved, 0x05 */
AnnaBridge 165:e614a9f1c9e2 193 uint16_t RESERVED1; /*!< Reserved, 0x06 */
AnnaBridge 165:e614a9f1c9e2 194 __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
AnnaBridge 165:e614a9f1c9e2 195 uint32_t RESERVED2; /*!< Reserved, 0x0C */
AnnaBridge 165:e614a9f1c9e2 196 __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */
AnnaBridge 165:e614a9f1c9e2 197 __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */
AnnaBridge 165:e614a9f1c9e2 198 } CRC_TypeDef;
AnnaBridge 165:e614a9f1c9e2 199
AnnaBridge 165:e614a9f1c9e2 200 /**
AnnaBridge 165:e614a9f1c9e2 201 * @brief Clock Recovery System
AnnaBridge 165:e614a9f1c9e2 202 */
AnnaBridge 165:e614a9f1c9e2 203
AnnaBridge 165:e614a9f1c9e2 204 typedef struct
AnnaBridge 165:e614a9f1c9e2 205 {
AnnaBridge 165:e614a9f1c9e2 206 __IO uint32_t CR; /*!< CRS ccontrol register, Address offset: 0x00 */
AnnaBridge 165:e614a9f1c9e2 207 __IO uint32_t CFGR; /*!< CRS configuration register, Address offset: 0x04 */
AnnaBridge 165:e614a9f1c9e2 208 __IO uint32_t ISR; /*!< CRS interrupt and status register, Address offset: 0x08 */
AnnaBridge 165:e614a9f1c9e2 209 __IO uint32_t ICR; /*!< CRS interrupt flag clear register, Address offset: 0x0C */
AnnaBridge 165:e614a9f1c9e2 210 } CRS_TypeDef;
AnnaBridge 165:e614a9f1c9e2 211
AnnaBridge 165:e614a9f1c9e2 212 /**
AnnaBridge 165:e614a9f1c9e2 213 * @brief Digital to Analog Converter
AnnaBridge 165:e614a9f1c9e2 214 */
AnnaBridge 165:e614a9f1c9e2 215
AnnaBridge 165:e614a9f1c9e2 216 typedef struct
AnnaBridge 165:e614a9f1c9e2 217 {
AnnaBridge 165:e614a9f1c9e2 218 __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */
AnnaBridge 165:e614a9f1c9e2 219 __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */
AnnaBridge 165:e614a9f1c9e2 220 __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */
AnnaBridge 165:e614a9f1c9e2 221 __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */
AnnaBridge 165:e614a9f1c9e2 222 __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */
AnnaBridge 165:e614a9f1c9e2 223 __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */
AnnaBridge 165:e614a9f1c9e2 224 __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */
AnnaBridge 165:e614a9f1c9e2 225 __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */
AnnaBridge 165:e614a9f1c9e2 226 __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */
AnnaBridge 165:e614a9f1c9e2 227 __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */
AnnaBridge 165:e614a9f1c9e2 228 __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */
AnnaBridge 165:e614a9f1c9e2 229 __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */
AnnaBridge 165:e614a9f1c9e2 230 __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */
AnnaBridge 165:e614a9f1c9e2 231 __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */
AnnaBridge 165:e614a9f1c9e2 232 } DAC_TypeDef;
AnnaBridge 165:e614a9f1c9e2 233
AnnaBridge 165:e614a9f1c9e2 234 /**
AnnaBridge 165:e614a9f1c9e2 235 * @brief Debug MCU
AnnaBridge 165:e614a9f1c9e2 236 */
AnnaBridge 165:e614a9f1c9e2 237
AnnaBridge 165:e614a9f1c9e2 238 typedef struct
AnnaBridge 165:e614a9f1c9e2 239 {
AnnaBridge 165:e614a9f1c9e2 240 __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
AnnaBridge 165:e614a9f1c9e2 241 __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */
AnnaBridge 165:e614a9f1c9e2 242 __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */
AnnaBridge 165:e614a9f1c9e2 243 __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */
AnnaBridge 165:e614a9f1c9e2 244 }DBGMCU_TypeDef;
AnnaBridge 165:e614a9f1c9e2 245
AnnaBridge 165:e614a9f1c9e2 246 /**
AnnaBridge 165:e614a9f1c9e2 247 * @brief DMA Controller
AnnaBridge 165:e614a9f1c9e2 248 */
AnnaBridge 165:e614a9f1c9e2 249
AnnaBridge 165:e614a9f1c9e2 250 typedef struct
AnnaBridge 165:e614a9f1c9e2 251 {
AnnaBridge 165:e614a9f1c9e2 252 __IO uint32_t CCR; /*!< DMA channel x configuration register */
AnnaBridge 165:e614a9f1c9e2 253 __IO uint32_t CNDTR; /*!< DMA channel x number of data register */
AnnaBridge 165:e614a9f1c9e2 254 __IO uint32_t CPAR; /*!< DMA channel x peripheral address register */
AnnaBridge 165:e614a9f1c9e2 255 __IO uint32_t CMAR; /*!< DMA channel x memory address register */
AnnaBridge 165:e614a9f1c9e2 256 } DMA_Channel_TypeDef;
AnnaBridge 165:e614a9f1c9e2 257
AnnaBridge 165:e614a9f1c9e2 258 typedef struct
AnnaBridge 165:e614a9f1c9e2 259 {
AnnaBridge 165:e614a9f1c9e2 260 __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */
AnnaBridge 165:e614a9f1c9e2 261 __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */
AnnaBridge 165:e614a9f1c9e2 262 } DMA_TypeDef;
AnnaBridge 165:e614a9f1c9e2 263
AnnaBridge 165:e614a9f1c9e2 264 typedef struct
AnnaBridge 165:e614a9f1c9e2 265 {
AnnaBridge 165:e614a9f1c9e2 266 __IO uint32_t CSELR; /*!< DMA channel selection register, Address offset: 0xA8 */
AnnaBridge 165:e614a9f1c9e2 267 } DMA_Request_TypeDef;
AnnaBridge 165:e614a9f1c9e2 268
AnnaBridge 165:e614a9f1c9e2 269 /**
AnnaBridge 165:e614a9f1c9e2 270 * @brief External Interrupt/Event Controller
AnnaBridge 165:e614a9f1c9e2 271 */
AnnaBridge 165:e614a9f1c9e2 272
AnnaBridge 165:e614a9f1c9e2 273 typedef struct
AnnaBridge 165:e614a9f1c9e2 274 {
AnnaBridge 165:e614a9f1c9e2 275 __IO uint32_t IMR; /*!<EXTI Interrupt mask register, Address offset: 0x00 */
AnnaBridge 165:e614a9f1c9e2 276 __IO uint32_t EMR; /*!<EXTI Event mask register, Address offset: 0x04 */
AnnaBridge 165:e614a9f1c9e2 277 __IO uint32_t RTSR; /*!<EXTI Rising trigger selection register , Address offset: 0x08 */
AnnaBridge 165:e614a9f1c9e2 278 __IO uint32_t FTSR; /*!<EXTI Falling trigger selection register, Address offset: 0x0C */
AnnaBridge 165:e614a9f1c9e2 279 __IO uint32_t SWIER; /*!<EXTI Software interrupt event register, Address offset: 0x10 */
AnnaBridge 165:e614a9f1c9e2 280 __IO uint32_t PR; /*!<EXTI Pending register, Address offset: 0x14 */
AnnaBridge 165:e614a9f1c9e2 281 }EXTI_TypeDef;
AnnaBridge 165:e614a9f1c9e2 282
AnnaBridge 165:e614a9f1c9e2 283 /**
AnnaBridge 165:e614a9f1c9e2 284 * @brief FLASH Registers
AnnaBridge 165:e614a9f1c9e2 285 */
AnnaBridge 165:e614a9f1c9e2 286 typedef struct
AnnaBridge 165:e614a9f1c9e2 287 {
AnnaBridge 165:e614a9f1c9e2 288 __IO uint32_t ACR; /*!< Access control register, Address offset: 0x00 */
AnnaBridge 165:e614a9f1c9e2 289 __IO uint32_t PECR; /*!< Program/erase control register, Address offset: 0x04 */
AnnaBridge 165:e614a9f1c9e2 290 __IO uint32_t PDKEYR; /*!< Power down key register, Address offset: 0x08 */
AnnaBridge 165:e614a9f1c9e2 291 __IO uint32_t PEKEYR; /*!< Program/erase key register, Address offset: 0x0c */
AnnaBridge 165:e614a9f1c9e2 292 __IO uint32_t PRGKEYR; /*!< Program memory key register, Address offset: 0x10 */
AnnaBridge 165:e614a9f1c9e2 293 __IO uint32_t OPTKEYR; /*!< Option byte key register, Address offset: 0x14 */
AnnaBridge 165:e614a9f1c9e2 294 __IO uint32_t SR; /*!< Status register, Address offset: 0x18 */
AnnaBridge 165:e614a9f1c9e2 295 __IO uint32_t OPTR; /*!< Option byte register, Address offset: 0x1c */
AnnaBridge 165:e614a9f1c9e2 296 __IO uint32_t WRPR; /*!< Write protection register, Address offset: 0x20 */
AnnaBridge 165:e614a9f1c9e2 297 __IO uint32_t RESERVED1[23]; /*!< Reserved1, Address offset: 0x24 */
AnnaBridge 165:e614a9f1c9e2 298 __IO uint32_t WRPR2; /*!< Write protection register 2, Address offset: 0x80 */
AnnaBridge 165:e614a9f1c9e2 299 } FLASH_TypeDef;
AnnaBridge 165:e614a9f1c9e2 300
AnnaBridge 165:e614a9f1c9e2 301
AnnaBridge 165:e614a9f1c9e2 302 /**
AnnaBridge 165:e614a9f1c9e2 303 * @brief Option Bytes Registers
AnnaBridge 165:e614a9f1c9e2 304 */
AnnaBridge 165:e614a9f1c9e2 305 typedef struct
AnnaBridge 165:e614a9f1c9e2 306 {
AnnaBridge 165:e614a9f1c9e2 307 __IO uint32_t RDP; /*!< Read protection register, Address offset: 0x00 */
AnnaBridge 165:e614a9f1c9e2 308 __IO uint32_t USER; /*!< user register, Address offset: 0x04 */
AnnaBridge 165:e614a9f1c9e2 309 __IO uint32_t WRP01; /*!< write protection Bytes 0 and 1 Address offset: 0x08 */
AnnaBridge 165:e614a9f1c9e2 310 __IO uint32_t WRP23; /*!< write protection Bytes 2 and 3 Address offset: 0x0C */
AnnaBridge 165:e614a9f1c9e2 311 __IO uint32_t WRP45; /*!< write protection Bytes 4 and 5 Address offset: 0x10 */
AnnaBridge 165:e614a9f1c9e2 312 } OB_TypeDef;
AnnaBridge 165:e614a9f1c9e2 313
AnnaBridge 165:e614a9f1c9e2 314
AnnaBridge 165:e614a9f1c9e2 315 /**
AnnaBridge 165:e614a9f1c9e2 316 * @brief General Purpose IO
AnnaBridge 165:e614a9f1c9e2 317 */
AnnaBridge 165:e614a9f1c9e2 318
AnnaBridge 165:e614a9f1c9e2 319 typedef struct
AnnaBridge 165:e614a9f1c9e2 320 {
AnnaBridge 165:e614a9f1c9e2 321 __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
AnnaBridge 165:e614a9f1c9e2 322 __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
AnnaBridge 165:e614a9f1c9e2 323 __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
AnnaBridge 165:e614a9f1c9e2 324 __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
AnnaBridge 165:e614a9f1c9e2 325 __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
AnnaBridge 165:e614a9f1c9e2 326 __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
AnnaBridge 165:e614a9f1c9e2 327 __IO uint32_t BSRR; /*!< GPIO port bit set/reset registerBSRR, Address offset: 0x18 */
AnnaBridge 165:e614a9f1c9e2 328 __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
AnnaBridge 165:e614a9f1c9e2 329 __IO uint32_t AFR[2]; /*!< GPIO alternate function register, Address offset: 0x20-0x24 */
AnnaBridge 165:e614a9f1c9e2 330 __IO uint32_t BRR; /*!< GPIO bit reset register, Address offset: 0x28 */
AnnaBridge 165:e614a9f1c9e2 331 }GPIO_TypeDef;
AnnaBridge 165:e614a9f1c9e2 332
AnnaBridge 165:e614a9f1c9e2 333 /**
AnnaBridge 165:e614a9f1c9e2 334 * @brief LPTIMIMER
AnnaBridge 165:e614a9f1c9e2 335 */
AnnaBridge 165:e614a9f1c9e2 336 typedef struct
AnnaBridge 165:e614a9f1c9e2 337 {
AnnaBridge 165:e614a9f1c9e2 338 __IO uint32_t ISR; /*!< LPTIM Interrupt and Status register, Address offset: 0x00 */
AnnaBridge 165:e614a9f1c9e2 339 __IO uint32_t ICR; /*!< LPTIM Interrupt Clear register, Address offset: 0x04 */
AnnaBridge 165:e614a9f1c9e2 340 __IO uint32_t IER; /*!< LPTIM Interrupt Enable register, Address offset: 0x08 */
AnnaBridge 165:e614a9f1c9e2 341 __IO uint32_t CFGR; /*!< LPTIM Configuration register, Address offset: 0x0C */
AnnaBridge 165:e614a9f1c9e2 342 __IO uint32_t CR; /*!< LPTIM Control register, Address offset: 0x10 */
AnnaBridge 165:e614a9f1c9e2 343 __IO uint32_t CMP; /*!< LPTIM Compare register, Address offset: 0x14 */
AnnaBridge 165:e614a9f1c9e2 344 __IO uint32_t ARR; /*!< LPTIM Autoreload register, Address offset: 0x18 */
AnnaBridge 165:e614a9f1c9e2 345 __IO uint32_t CNT; /*!< LPTIM Counter register, Address offset: 0x1C */
AnnaBridge 165:e614a9f1c9e2 346 } LPTIM_TypeDef;
AnnaBridge 165:e614a9f1c9e2 347
AnnaBridge 165:e614a9f1c9e2 348 /**
AnnaBridge 165:e614a9f1c9e2 349 * @brief SysTem Configuration
AnnaBridge 165:e614a9f1c9e2 350 */
AnnaBridge 165:e614a9f1c9e2 351
AnnaBridge 165:e614a9f1c9e2 352 typedef struct
AnnaBridge 165:e614a9f1c9e2 353 {
AnnaBridge 165:e614a9f1c9e2 354 __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x00 */
AnnaBridge 165:e614a9f1c9e2 355 __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x04 */
AnnaBridge 165:e614a9f1c9e2 356 __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration register, Address offset: 0x14-0x08 */
AnnaBridge 165:e614a9f1c9e2 357 uint32_t RESERVED[2]; /*!< Reserved, 0x18-0x1C */
AnnaBridge 165:e614a9f1c9e2 358 __IO uint32_t CFGR3; /*!< SYSCFG configuration register 3, Address offset: 0x20 */
AnnaBridge 165:e614a9f1c9e2 359 } SYSCFG_TypeDef;
AnnaBridge 165:e614a9f1c9e2 360
AnnaBridge 165:e614a9f1c9e2 361
AnnaBridge 165:e614a9f1c9e2 362
AnnaBridge 165:e614a9f1c9e2 363 /**
AnnaBridge 165:e614a9f1c9e2 364 * @brief Inter-integrated Circuit Interface
AnnaBridge 165:e614a9f1c9e2 365 */
AnnaBridge 165:e614a9f1c9e2 366
AnnaBridge 165:e614a9f1c9e2 367 typedef struct
AnnaBridge 165:e614a9f1c9e2 368 {
AnnaBridge 165:e614a9f1c9e2 369 __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
AnnaBridge 165:e614a9f1c9e2 370 __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
AnnaBridge 165:e614a9f1c9e2 371 __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */
AnnaBridge 165:e614a9f1c9e2 372 __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */
AnnaBridge 165:e614a9f1c9e2 373 __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */
AnnaBridge 165:e614a9f1c9e2 374 __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */
AnnaBridge 165:e614a9f1c9e2 375 __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */
AnnaBridge 165:e614a9f1c9e2 376 __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */
AnnaBridge 165:e614a9f1c9e2 377 __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */
AnnaBridge 165:e614a9f1c9e2 378 __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */
AnnaBridge 165:e614a9f1c9e2 379 __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */
AnnaBridge 165:e614a9f1c9e2 380 }I2C_TypeDef;
AnnaBridge 165:e614a9f1c9e2 381
AnnaBridge 165:e614a9f1c9e2 382
AnnaBridge 165:e614a9f1c9e2 383 /**
AnnaBridge 165:e614a9f1c9e2 384 * @brief Independent WATCHDOG
AnnaBridge 165:e614a9f1c9e2 385 */
AnnaBridge 165:e614a9f1c9e2 386 typedef struct
AnnaBridge 165:e614a9f1c9e2 387 {
AnnaBridge 165:e614a9f1c9e2 388 __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
AnnaBridge 165:e614a9f1c9e2 389 __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
AnnaBridge 165:e614a9f1c9e2 390 __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
AnnaBridge 165:e614a9f1c9e2 391 __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
AnnaBridge 165:e614a9f1c9e2 392 __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */
AnnaBridge 165:e614a9f1c9e2 393 } IWDG_TypeDef;
AnnaBridge 165:e614a9f1c9e2 394
AnnaBridge 165:e614a9f1c9e2 395 /**
AnnaBridge 165:e614a9f1c9e2 396 * @brief MIFARE Firewall
AnnaBridge 165:e614a9f1c9e2 397 */
AnnaBridge 165:e614a9f1c9e2 398 typedef struct
AnnaBridge 165:e614a9f1c9e2 399 {
AnnaBridge 165:e614a9f1c9e2 400 __IO uint32_t CSSA; /*!< Code Segment Start Address register, Address offset: 0x00 */
AnnaBridge 165:e614a9f1c9e2 401 __IO uint32_t CSL; /*!< Code Segment Length register, Address offset: 0x04 */
AnnaBridge 165:e614a9f1c9e2 402 __IO uint32_t NVDSSA; /*!< NON volatile data Segment Start Address register, Address offset: 0x08 */
AnnaBridge 165:e614a9f1c9e2 403 __IO uint32_t NVDSL; /*!< NON volatile data Segment Length register, Address offset: 0x0C */
AnnaBridge 165:e614a9f1c9e2 404 __IO uint32_t VDSSA ; /*!< Volatile data Segment Start Address register, Address offset: 0x10 */
AnnaBridge 165:e614a9f1c9e2 405 __IO uint32_t VDSL ; /*!< Volatile data Segment Length register, Address offset: 0x14 */
AnnaBridge 165:e614a9f1c9e2 406 __IO uint32_t LSSA ; /*!< Library Segment Start Address register, Address offset: 0x18 */
AnnaBridge 165:e614a9f1c9e2 407 __IO uint32_t LSL ; /*!< Library Segment Length register, Address offset: 0x1C */
AnnaBridge 165:e614a9f1c9e2 408 __IO uint32_t CR ; /*!< Configuration register, Address offset: 0x20 */
AnnaBridge 165:e614a9f1c9e2 409
AnnaBridge 165:e614a9f1c9e2 410 } FIREWALL_TypeDef;
AnnaBridge 165:e614a9f1c9e2 411
AnnaBridge 165:e614a9f1c9e2 412 /**
AnnaBridge 165:e614a9f1c9e2 413 * @brief Power Control
AnnaBridge 165:e614a9f1c9e2 414 */
AnnaBridge 165:e614a9f1c9e2 415 typedef struct
AnnaBridge 165:e614a9f1c9e2 416 {
AnnaBridge 165:e614a9f1c9e2 417 __IO uint32_t CR; /*!< PWR power control register, Address offset: 0x00 */
AnnaBridge 165:e614a9f1c9e2 418 __IO uint32_t CSR; /*!< PWR power control/status register, Address offset: 0x04 */
AnnaBridge 165:e614a9f1c9e2 419 } PWR_TypeDef;
AnnaBridge 165:e614a9f1c9e2 420
AnnaBridge 165:e614a9f1c9e2 421 /**
AnnaBridge 165:e614a9f1c9e2 422 * @brief Reset and Clock Control
AnnaBridge 165:e614a9f1c9e2 423 */
AnnaBridge 165:e614a9f1c9e2 424 typedef struct
AnnaBridge 165:e614a9f1c9e2 425 {
AnnaBridge 165:e614a9f1c9e2 426 __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */
AnnaBridge 165:e614a9f1c9e2 427 __IO uint32_t ICSCR; /*!< RCC Internal clock sources calibration register, Address offset: 0x04 */
AnnaBridge 165:e614a9f1c9e2 428 __IO uint32_t CRRCR; /*!< RCC Clock recovery RC register, Address offset: 0x08 */
AnnaBridge 165:e614a9f1c9e2 429 __IO uint32_t CFGR; /*!< RCC Clock configuration register, Address offset: 0x0C */
AnnaBridge 165:e614a9f1c9e2 430 __IO uint32_t CIER; /*!< RCC Clock interrupt enable register, Address offset: 0x10 */
AnnaBridge 165:e614a9f1c9e2 431 __IO uint32_t CIFR; /*!< RCC Clock interrupt flag register, Address offset: 0x14 */
AnnaBridge 165:e614a9f1c9e2 432 __IO uint32_t CICR; /*!< RCC Clock interrupt clear register, Address offset: 0x18 */
AnnaBridge 165:e614a9f1c9e2 433 __IO uint32_t IOPRSTR; /*!< RCC IO port reset register, Address offset: 0x1C */
AnnaBridge 165:e614a9f1c9e2 434 __IO uint32_t AHBRSTR; /*!< RCC AHB peripheral reset register, Address offset: 0x20 */
AnnaBridge 165:e614a9f1c9e2 435 __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x24 */
AnnaBridge 165:e614a9f1c9e2 436 __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x28 */
AnnaBridge 165:e614a9f1c9e2 437 __IO uint32_t IOPENR; /*!< RCC Clock IO port enable register, Address offset: 0x2C */
AnnaBridge 165:e614a9f1c9e2 438 __IO uint32_t AHBENR; /*!< RCC AHB peripheral clock enable register, Address offset: 0x30 */
AnnaBridge 165:e614a9f1c9e2 439 __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral enable register, Address offset: 0x34 */
AnnaBridge 165:e614a9f1c9e2 440 __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral enable register, Address offset: 0x38 */
AnnaBridge 165:e614a9f1c9e2 441 __IO uint32_t IOPSMENR; /*!< RCC IO port clock enable in sleep mode register, Address offset: 0x3C */
AnnaBridge 165:e614a9f1c9e2 442 __IO uint32_t AHBSMENR; /*!< RCC AHB peripheral clock enable in sleep mode register, Address offset: 0x40 */
AnnaBridge 165:e614a9f1c9e2 443 __IO uint32_t APB2SMENR; /*!< RCC APB2 peripheral clock enable in sleep mode register, Address offset: 0x44 */
AnnaBridge 165:e614a9f1c9e2 444 __IO uint32_t APB1SMENR; /*!< RCC APB1 peripheral clock enable in sleep mode register, Address offset: 0x48 */
AnnaBridge 165:e614a9f1c9e2 445 __IO uint32_t CCIPR; /*!< RCC clock configuration register, Address offset: 0x4C */
AnnaBridge 165:e614a9f1c9e2 446 __IO uint32_t CSR; /*!< RCC Control/status register, Address offset: 0x50 */
AnnaBridge 165:e614a9f1c9e2 447 } RCC_TypeDef;
AnnaBridge 165:e614a9f1c9e2 448
AnnaBridge 165:e614a9f1c9e2 449 /**
AnnaBridge 165:e614a9f1c9e2 450 * @brief Random numbers generator
AnnaBridge 165:e614a9f1c9e2 451 */
AnnaBridge 165:e614a9f1c9e2 452 typedef struct
AnnaBridge 165:e614a9f1c9e2 453 {
AnnaBridge 165:e614a9f1c9e2 454 __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */
AnnaBridge 165:e614a9f1c9e2 455 __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */
AnnaBridge 165:e614a9f1c9e2 456 __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */
AnnaBridge 165:e614a9f1c9e2 457 } RNG_TypeDef;
AnnaBridge 165:e614a9f1c9e2 458
AnnaBridge 165:e614a9f1c9e2 459 /**
AnnaBridge 165:e614a9f1c9e2 460 * @brief Real-Time Clock
AnnaBridge 165:e614a9f1c9e2 461 */
AnnaBridge 165:e614a9f1c9e2 462 typedef struct
AnnaBridge 165:e614a9f1c9e2 463 {
AnnaBridge 165:e614a9f1c9e2 464 __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
AnnaBridge 165:e614a9f1c9e2 465 __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
AnnaBridge 165:e614a9f1c9e2 466 __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */
AnnaBridge 165:e614a9f1c9e2 467 __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */
AnnaBridge 165:e614a9f1c9e2 468 __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
AnnaBridge 165:e614a9f1c9e2 469 __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */
AnnaBridge 165:e614a9f1c9e2 470 uint32_t RESERVED; /*!< Reserved, Address offset: 0x18 */
AnnaBridge 165:e614a9f1c9e2 471 __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */
AnnaBridge 165:e614a9f1c9e2 472 __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */
AnnaBridge 165:e614a9f1c9e2 473 __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
AnnaBridge 165:e614a9f1c9e2 474 __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */
AnnaBridge 165:e614a9f1c9e2 475 __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */
AnnaBridge 165:e614a9f1c9e2 476 __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
AnnaBridge 165:e614a9f1c9e2 477 __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
AnnaBridge 165:e614a9f1c9e2 478 __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */
AnnaBridge 165:e614a9f1c9e2 479 __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */
AnnaBridge 165:e614a9f1c9e2 480 __IO uint32_t TAMPCR; /*!< RTC tamper configuration register, Address offset: 0x40 */
AnnaBridge 165:e614a9f1c9e2 481 __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */
AnnaBridge 165:e614a9f1c9e2 482 __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x48 */
AnnaBridge 165:e614a9f1c9e2 483 __IO uint32_t OR; /*!< RTC option register, Address offset 0x4C */
AnnaBridge 165:e614a9f1c9e2 484 __IO uint32_t BKP0R; /*!< RTC backup register 0, Address offset: 0x50 */
AnnaBridge 165:e614a9f1c9e2 485 __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */
AnnaBridge 165:e614a9f1c9e2 486 __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */
AnnaBridge 165:e614a9f1c9e2 487 __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */
AnnaBridge 165:e614a9f1c9e2 488 __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */
AnnaBridge 165:e614a9f1c9e2 489 } RTC_TypeDef;
AnnaBridge 165:e614a9f1c9e2 490
AnnaBridge 165:e614a9f1c9e2 491
AnnaBridge 165:e614a9f1c9e2 492 /**
AnnaBridge 165:e614a9f1c9e2 493 * @brief Serial Peripheral Interface
AnnaBridge 165:e614a9f1c9e2 494 */
AnnaBridge 165:e614a9f1c9e2 495 typedef struct
AnnaBridge 165:e614a9f1c9e2 496 {
AnnaBridge 165:e614a9f1c9e2 497 __IO uint32_t CR1; /*!< SPI Control register 1 (not used in I2S mode), Address offset: 0x00 */
AnnaBridge 165:e614a9f1c9e2 498 __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */
AnnaBridge 165:e614a9f1c9e2 499 __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */
AnnaBridge 165:e614a9f1c9e2 500 __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
AnnaBridge 165:e614a9f1c9e2 501 __IO uint32_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */
AnnaBridge 165:e614a9f1c9e2 502 __IO uint32_t RXCRCR; /*!< SPI Rx CRC register (not used in I2S mode), Address offset: 0x14 */
AnnaBridge 165:e614a9f1c9e2 503 __IO uint32_t TXCRCR; /*!< SPI Tx CRC register (not used in I2S mode), Address offset: 0x18 */
AnnaBridge 165:e614a9f1c9e2 504 __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */
AnnaBridge 165:e614a9f1c9e2 505 __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */
AnnaBridge 165:e614a9f1c9e2 506 } SPI_TypeDef;
AnnaBridge 165:e614a9f1c9e2 507
AnnaBridge 165:e614a9f1c9e2 508 /**
AnnaBridge 165:e614a9f1c9e2 509 * @brief TIM
AnnaBridge 165:e614a9f1c9e2 510 */
AnnaBridge 165:e614a9f1c9e2 511 typedef struct
AnnaBridge 165:e614a9f1c9e2 512 {
AnnaBridge 165:e614a9f1c9e2 513 __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
AnnaBridge 165:e614a9f1c9e2 514 __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
AnnaBridge 165:e614a9f1c9e2 515 __IO uint32_t SMCR; /*!< TIM slave Mode Control register, Address offset: 0x08 */
AnnaBridge 165:e614a9f1c9e2 516 __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
AnnaBridge 165:e614a9f1c9e2 517 __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
AnnaBridge 165:e614a9f1c9e2 518 __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
AnnaBridge 165:e614a9f1c9e2 519 __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
AnnaBridge 165:e614a9f1c9e2 520 __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
AnnaBridge 165:e614a9f1c9e2 521 __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
AnnaBridge 165:e614a9f1c9e2 522 __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
AnnaBridge 165:e614a9f1c9e2 523 __IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */
AnnaBridge 165:e614a9f1c9e2 524 __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
AnnaBridge 165:e614a9f1c9e2 525 uint32_t RESERVED12;/*!< Reserved Address offset: 0x30 */
AnnaBridge 165:e614a9f1c9e2 526 __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
AnnaBridge 165:e614a9f1c9e2 527 __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
AnnaBridge 165:e614a9f1c9e2 528 __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
AnnaBridge 165:e614a9f1c9e2 529 __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
AnnaBridge 165:e614a9f1c9e2 530 uint32_t RESERVED17;/*!< Reserved, Address offset: 0x44 */
AnnaBridge 165:e614a9f1c9e2 531 __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
AnnaBridge 165:e614a9f1c9e2 532 __IO uint32_t DMAR; /*!< TIM DMA address for full transfer register, Address offset: 0x4C */
AnnaBridge 165:e614a9f1c9e2 533 __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */
AnnaBridge 165:e614a9f1c9e2 534 } TIM_TypeDef;
AnnaBridge 165:e614a9f1c9e2 535
AnnaBridge 165:e614a9f1c9e2 536 /**
AnnaBridge 165:e614a9f1c9e2 537 * @brief Touch Sensing Controller (TSC)
AnnaBridge 165:e614a9f1c9e2 538 */
AnnaBridge 165:e614a9f1c9e2 539 typedef struct
AnnaBridge 165:e614a9f1c9e2 540 {
AnnaBridge 165:e614a9f1c9e2 541 __IO uint32_t CR; /*!< TSC control register, Address offset: 0x00 */
AnnaBridge 165:e614a9f1c9e2 542 __IO uint32_t IER; /*!< TSC interrupt enable register, Address offset: 0x04 */
AnnaBridge 165:e614a9f1c9e2 543 __IO uint32_t ICR; /*!< TSC interrupt clear register, Address offset: 0x08 */
AnnaBridge 165:e614a9f1c9e2 544 __IO uint32_t ISR; /*!< TSC interrupt status register, Address offset: 0x0C */
AnnaBridge 165:e614a9f1c9e2 545 __IO uint32_t IOHCR; /*!< TSC I/O hysteresis control register, Address offset: 0x10 */
AnnaBridge 165:e614a9f1c9e2 546 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x14 */
AnnaBridge 165:e614a9f1c9e2 547 __IO uint32_t IOASCR; /*!< TSC I/O analog switch control register, Address offset: 0x18 */
AnnaBridge 165:e614a9f1c9e2 548 uint32_t RESERVED2; /*!< Reserved, Address offset: 0x1C */
AnnaBridge 165:e614a9f1c9e2 549 __IO uint32_t IOSCR; /*!< TSC I/O sampling control register, Address offset: 0x20 */
AnnaBridge 165:e614a9f1c9e2 550 uint32_t RESERVED3; /*!< Reserved, Address offset: 0x24 */
AnnaBridge 165:e614a9f1c9e2 551 __IO uint32_t IOCCR; /*!< TSC I/O channel control register, Address offset: 0x28 */
AnnaBridge 165:e614a9f1c9e2 552 uint32_t RESERVED4; /*!< Reserved, Address offset: 0x2C */
AnnaBridge 165:e614a9f1c9e2 553 __IO uint32_t IOGCSR; /*!< TSC I/O group control status register, Address offset: 0x30 */
AnnaBridge 165:e614a9f1c9e2 554 __IO uint32_t IOGXCR[8]; /*!< TSC I/O group x counter register, Address offset: 0x34-50 */
AnnaBridge 165:e614a9f1c9e2 555 } TSC_TypeDef;
AnnaBridge 165:e614a9f1c9e2 556
AnnaBridge 165:e614a9f1c9e2 557 /**
AnnaBridge 165:e614a9f1c9e2 558 * @brief Universal Synchronous Asynchronous Receiver Transmitter
AnnaBridge 165:e614a9f1c9e2 559 */
AnnaBridge 165:e614a9f1c9e2 560 typedef struct
AnnaBridge 165:e614a9f1c9e2 561 {
AnnaBridge 165:e614a9f1c9e2 562 __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */
AnnaBridge 165:e614a9f1c9e2 563 __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */
AnnaBridge 165:e614a9f1c9e2 564 __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */
AnnaBridge 165:e614a9f1c9e2 565 __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */
AnnaBridge 165:e614a9f1c9e2 566 __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */
AnnaBridge 165:e614a9f1c9e2 567 __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */
AnnaBridge 165:e614a9f1c9e2 568 __IO uint32_t RQR; /*!< USART Request register, Address offset: 0x18 */
AnnaBridge 165:e614a9f1c9e2 569 __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */
AnnaBridge 165:e614a9f1c9e2 570 __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */
AnnaBridge 165:e614a9f1c9e2 571 __IO uint32_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */
AnnaBridge 165:e614a9f1c9e2 572 __IO uint32_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */
AnnaBridge 165:e614a9f1c9e2 573 } USART_TypeDef;
AnnaBridge 165:e614a9f1c9e2 574
AnnaBridge 165:e614a9f1c9e2 575 /**
AnnaBridge 165:e614a9f1c9e2 576 * @brief Window WATCHDOG
AnnaBridge 165:e614a9f1c9e2 577 */
AnnaBridge 165:e614a9f1c9e2 578 typedef struct
AnnaBridge 165:e614a9f1c9e2 579 {
AnnaBridge 165:e614a9f1c9e2 580 __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
AnnaBridge 165:e614a9f1c9e2 581 __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
AnnaBridge 165:e614a9f1c9e2 582 __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
AnnaBridge 165:e614a9f1c9e2 583 } WWDG_TypeDef;
AnnaBridge 165:e614a9f1c9e2 584
AnnaBridge 165:e614a9f1c9e2 585 /**
AnnaBridge 165:e614a9f1c9e2 586 * @brief Universal Serial Bus Full Speed Device
AnnaBridge 165:e614a9f1c9e2 587 */
AnnaBridge 165:e614a9f1c9e2 588 typedef struct
AnnaBridge 165:e614a9f1c9e2 589 {
AnnaBridge 165:e614a9f1c9e2 590 __IO uint16_t EP0R; /*!< USB Endpoint 0 register, Address offset: 0x00 */
AnnaBridge 165:e614a9f1c9e2 591 __IO uint16_t RESERVED0; /*!< Reserved */
AnnaBridge 165:e614a9f1c9e2 592 __IO uint16_t EP1R; /*!< USB Endpoint 1 register, Address offset: 0x04 */
AnnaBridge 165:e614a9f1c9e2 593 __IO uint16_t RESERVED1; /*!< Reserved */
AnnaBridge 165:e614a9f1c9e2 594 __IO uint16_t EP2R; /*!< USB Endpoint 2 register, Address offset: 0x08 */
AnnaBridge 165:e614a9f1c9e2 595 __IO uint16_t RESERVED2; /*!< Reserved */
AnnaBridge 165:e614a9f1c9e2 596 __IO uint16_t EP3R; /*!< USB Endpoint 3 register, Address offset: 0x0C */
AnnaBridge 165:e614a9f1c9e2 597 __IO uint16_t RESERVED3; /*!< Reserved */
AnnaBridge 165:e614a9f1c9e2 598 __IO uint16_t EP4R; /*!< USB Endpoint 4 register, Address offset: 0x10 */
AnnaBridge 165:e614a9f1c9e2 599 __IO uint16_t RESERVED4; /*!< Reserved */
AnnaBridge 165:e614a9f1c9e2 600 __IO uint16_t EP5R; /*!< USB Endpoint 5 register, Address offset: 0x14 */
AnnaBridge 165:e614a9f1c9e2 601 __IO uint16_t RESERVED5; /*!< Reserved */
AnnaBridge 165:e614a9f1c9e2 602 __IO uint16_t EP6R; /*!< USB Endpoint 6 register, Address offset: 0x18 */
AnnaBridge 165:e614a9f1c9e2 603 __IO uint16_t RESERVED6; /*!< Reserved */
AnnaBridge 165:e614a9f1c9e2 604 __IO uint16_t EP7R; /*!< USB Endpoint 7 register, Address offset: 0x1C */
AnnaBridge 165:e614a9f1c9e2 605 __IO uint16_t RESERVED7[17]; /*!< Reserved */
AnnaBridge 165:e614a9f1c9e2 606 __IO uint16_t CNTR; /*!< Control register, Address offset: 0x40 */
AnnaBridge 165:e614a9f1c9e2 607 __IO uint16_t RESERVED8; /*!< Reserved */
AnnaBridge 165:e614a9f1c9e2 608 __IO uint16_t ISTR; /*!< Interrupt status register, Address offset: 0x44 */
AnnaBridge 165:e614a9f1c9e2 609 __IO uint16_t RESERVED9; /*!< Reserved */
AnnaBridge 165:e614a9f1c9e2 610 __IO uint16_t FNR; /*!< Frame number register, Address offset: 0x48 */
AnnaBridge 165:e614a9f1c9e2 611 __IO uint16_t RESERVEDA; /*!< Reserved */
AnnaBridge 165:e614a9f1c9e2 612 __IO uint16_t DADDR; /*!< Device address register, Address offset: 0x4C */
AnnaBridge 165:e614a9f1c9e2 613 __IO uint16_t RESERVEDB; /*!< Reserved */
AnnaBridge 165:e614a9f1c9e2 614 __IO uint16_t BTABLE; /*!< Buffer Table address register, Address offset: 0x50 */
AnnaBridge 165:e614a9f1c9e2 615 __IO uint16_t RESERVEDC; /*!< Reserved */
AnnaBridge 165:e614a9f1c9e2 616 __IO uint16_t LPMCSR; /*!< LPM Control and Status register, Address offset: 0x54 */
AnnaBridge 165:e614a9f1c9e2 617 __IO uint16_t RESERVEDD; /*!< Reserved */
AnnaBridge 165:e614a9f1c9e2 618 __IO uint16_t BCDR; /*!< Battery Charging detector register, Address offset: 0x58 */
AnnaBridge 165:e614a9f1c9e2 619 __IO uint16_t RESERVEDE; /*!< Reserved */
AnnaBridge 165:e614a9f1c9e2 620 } USB_TypeDef;
AnnaBridge 165:e614a9f1c9e2 621
AnnaBridge 165:e614a9f1c9e2 622 /**
AnnaBridge 165:e614a9f1c9e2 623 * @}
AnnaBridge 165:e614a9f1c9e2 624 */
AnnaBridge 165:e614a9f1c9e2 625
AnnaBridge 165:e614a9f1c9e2 626 /** @addtogroup Peripheral_memory_map
AnnaBridge 165:e614a9f1c9e2 627 * @{
AnnaBridge 165:e614a9f1c9e2 628 */
AnnaBridge 165:e614a9f1c9e2 629 #define FLASH_BASE ((uint32_t)0x08000000U) /*!< FLASH base address in the alias region */
AnnaBridge 165:e614a9f1c9e2 630 #define FLASH_BANK2_BASE ((uint32_t)0x08018000U) /*!< FLASH BANK2 base address in the alias region */
AnnaBridge 165:e614a9f1c9e2 631 #define FLASH_BANK1_END ((uint32_t)0x08017FFFU) /*!< Program end FLASH BANK1 address */
AnnaBridge 165:e614a9f1c9e2 632 #define FLASH_BANK2_END ((uint32_t)0x0802FFFFU) /*!< Program end FLASH BANK2 address */
AnnaBridge 165:e614a9f1c9e2 633 #define DATA_EEPROM_BASE ((uint32_t)0x08080000U) /*!< DATA_EEPROM base address in the alias region */
AnnaBridge 165:e614a9f1c9e2 634 #define DATA_EEPROM_BANK2_BASE ((uint32_t)0x08080C00U) /*!< DATA EEPROM BANK2 base address in the alias region */
AnnaBridge 165:e614a9f1c9e2 635 #define DATA_EEPROM_BANK1_END ((uint32_t)0x08080BFFU) /*!< Program end DATA EEPROM BANK1 address */
AnnaBridge 165:e614a9f1c9e2 636 #define DATA_EEPROM_BANK2_END ((uint32_t)0x080817FFU) /*!< Program end DATA EEPROM BANK2 address */
AnnaBridge 165:e614a9f1c9e2 637 #define SRAM_BASE ((uint32_t)0x20000000U) /*!< SRAM base address in the alias region */
AnnaBridge 165:e614a9f1c9e2 638 #define SRAM_SIZE_MAX ((uint32_t)0x00005000U) /*!< maximum SRAM size (up to 20KBytes) */
AnnaBridge 165:e614a9f1c9e2 639
AnnaBridge 165:e614a9f1c9e2 640 #define PERIPH_BASE ((uint32_t)0x40000000U) /*!< Peripheral base address in the alias region */
AnnaBridge 165:e614a9f1c9e2 641
AnnaBridge 165:e614a9f1c9e2 642 /*!< Peripheral memory map */
AnnaBridge 165:e614a9f1c9e2 643 #define APBPERIPH_BASE PERIPH_BASE
AnnaBridge 165:e614a9f1c9e2 644 #define AHBPERIPH_BASE (PERIPH_BASE + 0x00020000U)
AnnaBridge 165:e614a9f1c9e2 645 #define IOPPERIPH_BASE (PERIPH_BASE + 0x10000000U)
AnnaBridge 165:e614a9f1c9e2 646
AnnaBridge 165:e614a9f1c9e2 647 #define TIM2_BASE (APBPERIPH_BASE + 0x00000000U)
AnnaBridge 165:e614a9f1c9e2 648 #define TIM3_BASE (APBPERIPH_BASE + 0x00000400U)
AnnaBridge 165:e614a9f1c9e2 649 #define TIM6_BASE (APBPERIPH_BASE + 0x00001000U)
AnnaBridge 165:e614a9f1c9e2 650 #define TIM7_BASE (APBPERIPH_BASE + 0x00001400U)
AnnaBridge 165:e614a9f1c9e2 651 #define RTC_BASE (APBPERIPH_BASE + 0x00002800U)
AnnaBridge 165:e614a9f1c9e2 652 #define WWDG_BASE (APBPERIPH_BASE + 0x00002C00U)
AnnaBridge 165:e614a9f1c9e2 653 #define IWDG_BASE (APBPERIPH_BASE + 0x00003000U)
AnnaBridge 165:e614a9f1c9e2 654 #define SPI2_BASE (APBPERIPH_BASE + 0x00003800U)
AnnaBridge 165:e614a9f1c9e2 655 #define USART2_BASE (APBPERIPH_BASE + 0x00004400U)
AnnaBridge 165:e614a9f1c9e2 656 #define LPUART1_BASE (APBPERIPH_BASE + 0x00004800U)
AnnaBridge 165:e614a9f1c9e2 657 #define USART4_BASE (APBPERIPH_BASE + 0x00004C00U)
AnnaBridge 165:e614a9f1c9e2 658 #define USART5_BASE (APBPERIPH_BASE + 0x00005000U)
AnnaBridge 165:e614a9f1c9e2 659 #define I2C1_BASE (APBPERIPH_BASE + 0x00005400U)
AnnaBridge 165:e614a9f1c9e2 660 #define I2C2_BASE (APBPERIPH_BASE + 0x00005800U)
AnnaBridge 165:e614a9f1c9e2 661 #define CRS_BASE (APBPERIPH_BASE + 0x00006C00U)
AnnaBridge 165:e614a9f1c9e2 662 #define PWR_BASE (APBPERIPH_BASE + 0x00007000U)
AnnaBridge 165:e614a9f1c9e2 663 #define DAC_BASE (APBPERIPH_BASE + 0x00007400U)
AnnaBridge 165:e614a9f1c9e2 664 #define LPTIM1_BASE (APBPERIPH_BASE + 0x00007C00U)
AnnaBridge 165:e614a9f1c9e2 665 #define I2C3_BASE (APBPERIPH_BASE + 0x00007800U)
AnnaBridge 165:e614a9f1c9e2 666
AnnaBridge 165:e614a9f1c9e2 667 #define SYSCFG_BASE (APBPERIPH_BASE + 0x00010000U)
AnnaBridge 165:e614a9f1c9e2 668 #define COMP1_BASE (APBPERIPH_BASE + 0x00010018U)
AnnaBridge 165:e614a9f1c9e2 669 #define COMP2_BASE (APBPERIPH_BASE + 0x0001001CU)
AnnaBridge 165:e614a9f1c9e2 670 #define COMP12_COMMON ((COMP_Common_TypeDef *) COMP1_BASE)
AnnaBridge 165:e614a9f1c9e2 671 #define EXTI_BASE (APBPERIPH_BASE + 0x00010400U)
AnnaBridge 165:e614a9f1c9e2 672 #define TIM21_BASE (APBPERIPH_BASE + 0x00010800U)
AnnaBridge 165:e614a9f1c9e2 673 #define TIM22_BASE (APBPERIPH_BASE + 0x00011400U)
AnnaBridge 165:e614a9f1c9e2 674 #define FIREWALL_BASE (APBPERIPH_BASE + 0x00011C00U)
AnnaBridge 165:e614a9f1c9e2 675 #define ADC1_BASE (APBPERIPH_BASE + 0x00012400U)
AnnaBridge 165:e614a9f1c9e2 676 #define ADC_BASE (APBPERIPH_BASE + 0x00012708U)
AnnaBridge 165:e614a9f1c9e2 677 #define SPI1_BASE (APBPERIPH_BASE + 0x00013000U)
AnnaBridge 165:e614a9f1c9e2 678 #define USART1_BASE (APBPERIPH_BASE + 0x00013800U)
AnnaBridge 165:e614a9f1c9e2 679 #define DBGMCU_BASE (APBPERIPH_BASE + 0x00015800U)
AnnaBridge 165:e614a9f1c9e2 680
AnnaBridge 165:e614a9f1c9e2 681 #define DMA1_BASE (AHBPERIPH_BASE + 0x00000000U)
AnnaBridge 165:e614a9f1c9e2 682 #define DMA1_Channel1_BASE (DMA1_BASE + 0x00000008U)
AnnaBridge 165:e614a9f1c9e2 683 #define DMA1_Channel2_BASE (DMA1_BASE + 0x0000001CU)
AnnaBridge 165:e614a9f1c9e2 684 #define DMA1_Channel3_BASE (DMA1_BASE + 0x00000030U)
AnnaBridge 165:e614a9f1c9e2 685 #define DMA1_Channel4_BASE (DMA1_BASE + 0x00000044U)
AnnaBridge 165:e614a9f1c9e2 686 #define DMA1_Channel5_BASE (DMA1_BASE + 0x00000058U)
AnnaBridge 165:e614a9f1c9e2 687 #define DMA1_Channel6_BASE (DMA1_BASE + 0x0000006CU)
AnnaBridge 165:e614a9f1c9e2 688 #define DMA1_Channel7_BASE (DMA1_BASE + 0x00000080U)
AnnaBridge 165:e614a9f1c9e2 689 #define DMA1_CSELR_BASE (DMA1_BASE + 0x000000A8U)
AnnaBridge 165:e614a9f1c9e2 690
AnnaBridge 165:e614a9f1c9e2 691
AnnaBridge 165:e614a9f1c9e2 692 #define RCC_BASE (AHBPERIPH_BASE + 0x00001000U)
AnnaBridge 165:e614a9f1c9e2 693 #define FLASH_R_BASE (AHBPERIPH_BASE + 0x00002000U) /*!< FLASH registers base address */
AnnaBridge 165:e614a9f1c9e2 694 #define OB_BASE ((uint32_t)0x1FF80000U) /*!< FLASH Option Bytes base address */
AnnaBridge 165:e614a9f1c9e2 695 #define FLASHSIZE_BASE ((uint32_t)0x1FF8007CU) /*!< FLASH Size register base address */
AnnaBridge 165:e614a9f1c9e2 696 #define UID_BASE ((uint32_t)0x1FF80050U) /*!< Unique device ID register base address */
AnnaBridge 165:e614a9f1c9e2 697 #define CRC_BASE (AHBPERIPH_BASE + 0x00003000U)
AnnaBridge 165:e614a9f1c9e2 698 #define TSC_BASE (AHBPERIPH_BASE + 0x00004000U)
AnnaBridge 165:e614a9f1c9e2 699 #define RNG_BASE (AHBPERIPH_BASE + 0x00005000U)
AnnaBridge 165:e614a9f1c9e2 700
AnnaBridge 165:e614a9f1c9e2 701 #define GPIOA_BASE (IOPPERIPH_BASE + 0x00000000U)
AnnaBridge 165:e614a9f1c9e2 702 #define GPIOB_BASE (IOPPERIPH_BASE + 0x00000400U)
AnnaBridge 165:e614a9f1c9e2 703 #define GPIOC_BASE (IOPPERIPH_BASE + 0x00000800U)
AnnaBridge 165:e614a9f1c9e2 704 #define GPIOD_BASE (IOPPERIPH_BASE + 0x00000C00U)
AnnaBridge 165:e614a9f1c9e2 705 #define GPIOE_BASE (IOPPERIPH_BASE + 0x00001000U)
AnnaBridge 165:e614a9f1c9e2 706 #define GPIOH_BASE (IOPPERIPH_BASE + 0x00001C00U)
AnnaBridge 165:e614a9f1c9e2 707
AnnaBridge 165:e614a9f1c9e2 708 /**
AnnaBridge 165:e614a9f1c9e2 709 * @}
AnnaBridge 165:e614a9f1c9e2 710 */
AnnaBridge 165:e614a9f1c9e2 711
AnnaBridge 165:e614a9f1c9e2 712 /** @addtogroup Peripheral_declaration
AnnaBridge 165:e614a9f1c9e2 713 * @{
AnnaBridge 165:e614a9f1c9e2 714 */
AnnaBridge 165:e614a9f1c9e2 715
AnnaBridge 165:e614a9f1c9e2 716 #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
AnnaBridge 165:e614a9f1c9e2 717 #define TIM3 ((TIM_TypeDef *) TIM3_BASE)
AnnaBridge 165:e614a9f1c9e2 718 #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
AnnaBridge 165:e614a9f1c9e2 719 #define TIM7 ((TIM_TypeDef *) TIM7_BASE)
AnnaBridge 165:e614a9f1c9e2 720 #define RTC ((RTC_TypeDef *) RTC_BASE)
AnnaBridge 165:e614a9f1c9e2 721 #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
AnnaBridge 165:e614a9f1c9e2 722 #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
AnnaBridge 165:e614a9f1c9e2 723 #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
AnnaBridge 165:e614a9f1c9e2 724 #define USART2 ((USART_TypeDef *) USART2_BASE)
AnnaBridge 165:e614a9f1c9e2 725 #define LPUART1 ((USART_TypeDef *) LPUART1_BASE)
AnnaBridge 165:e614a9f1c9e2 726 #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
AnnaBridge 165:e614a9f1c9e2 727 #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
AnnaBridge 165:e614a9f1c9e2 728 #define I2C3 ((I2C_TypeDef *) I2C3_BASE)
AnnaBridge 165:e614a9f1c9e2 729 #define CRS ((CRS_TypeDef *) CRS_BASE)
AnnaBridge 165:e614a9f1c9e2 730 #define PWR ((PWR_TypeDef *) PWR_BASE)
AnnaBridge 165:e614a9f1c9e2 731 #define DAC ((DAC_TypeDef *) DAC_BASE)
AnnaBridge 165:e614a9f1c9e2 732 #define DAC1 ((DAC_TypeDef *) DAC_BASE)
AnnaBridge 165:e614a9f1c9e2 733 #define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE)
AnnaBridge 165:e614a9f1c9e2 734 #define USART4 ((USART_TypeDef *) USART4_BASE)
AnnaBridge 165:e614a9f1c9e2 735 #define USART5 ((USART_TypeDef *) USART5_BASE)
AnnaBridge 165:e614a9f1c9e2 736
AnnaBridge 165:e614a9f1c9e2 737 #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
AnnaBridge 165:e614a9f1c9e2 738 #define COMP1 ((COMP_TypeDef *) COMP1_BASE)
AnnaBridge 165:e614a9f1c9e2 739 #define COMP2 ((COMP_TypeDef *) COMP2_BASE)
AnnaBridge 165:e614a9f1c9e2 740 #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
AnnaBridge 165:e614a9f1c9e2 741 #define TIM21 ((TIM_TypeDef *) TIM21_BASE)
AnnaBridge 165:e614a9f1c9e2 742 #define TIM22 ((TIM_TypeDef *) TIM22_BASE)
AnnaBridge 165:e614a9f1c9e2 743 #define FIREWALL ((FIREWALL_TypeDef *) FIREWALL_BASE)
AnnaBridge 165:e614a9f1c9e2 744 #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
AnnaBridge 165:e614a9f1c9e2 745 #define ADC1_COMMON ((ADC_Common_TypeDef *) ADC_BASE)
AnnaBridge 165:e614a9f1c9e2 746 /* Legacy defines */
AnnaBridge 165:e614a9f1c9e2 747 #define ADC ADC1_COMMON
AnnaBridge 165:e614a9f1c9e2 748 #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
AnnaBridge 165:e614a9f1c9e2 749 #define USART1 ((USART_TypeDef *) USART1_BASE)
AnnaBridge 165:e614a9f1c9e2 750 #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
AnnaBridge 165:e614a9f1c9e2 751
AnnaBridge 165:e614a9f1c9e2 752 #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
AnnaBridge 165:e614a9f1c9e2 753 #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE)
AnnaBridge 165:e614a9f1c9e2 754 #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE)
AnnaBridge 165:e614a9f1c9e2 755 #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE)
AnnaBridge 165:e614a9f1c9e2 756 #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE)
AnnaBridge 165:e614a9f1c9e2 757 #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE)
AnnaBridge 165:e614a9f1c9e2 758 #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE)
AnnaBridge 165:e614a9f1c9e2 759 #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE)
AnnaBridge 165:e614a9f1c9e2 760 #define DMA1_CSELR ((DMA_Request_TypeDef *) DMA1_CSELR_BASE)
AnnaBridge 165:e614a9f1c9e2 761
AnnaBridge 165:e614a9f1c9e2 762
AnnaBridge 165:e614a9f1c9e2 763 #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
AnnaBridge 165:e614a9f1c9e2 764 #define OB ((OB_TypeDef *) OB_BASE)
AnnaBridge 165:e614a9f1c9e2 765 #define RCC ((RCC_TypeDef *) RCC_BASE)
AnnaBridge 165:e614a9f1c9e2 766 #define CRC ((CRC_TypeDef *) CRC_BASE)
AnnaBridge 165:e614a9f1c9e2 767 #define TSC ((TSC_TypeDef *) TSC_BASE)
AnnaBridge 165:e614a9f1c9e2 768 #define RNG ((RNG_TypeDef *) RNG_BASE)
AnnaBridge 165:e614a9f1c9e2 769
AnnaBridge 165:e614a9f1c9e2 770 #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
AnnaBridge 165:e614a9f1c9e2 771 #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
AnnaBridge 165:e614a9f1c9e2 772 #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
AnnaBridge 165:e614a9f1c9e2 773 #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
AnnaBridge 165:e614a9f1c9e2 774 #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE)
AnnaBridge 165:e614a9f1c9e2 775 #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE)
AnnaBridge 165:e614a9f1c9e2 776
AnnaBridge 165:e614a9f1c9e2 777 #define USB ((USB_TypeDef *) USB_BASE)
AnnaBridge 165:e614a9f1c9e2 778
AnnaBridge 165:e614a9f1c9e2 779 /**
AnnaBridge 165:e614a9f1c9e2 780 * @}
AnnaBridge 165:e614a9f1c9e2 781 */
AnnaBridge 165:e614a9f1c9e2 782
AnnaBridge 165:e614a9f1c9e2 783 /** @addtogroup Exported_constants
AnnaBridge 165:e614a9f1c9e2 784 * @{
AnnaBridge 165:e614a9f1c9e2 785 */
AnnaBridge 165:e614a9f1c9e2 786
AnnaBridge 165:e614a9f1c9e2 787 /** @addtogroup Peripheral_Registers_Bits_Definition
AnnaBridge 165:e614a9f1c9e2 788 * @{
AnnaBridge 165:e614a9f1c9e2 789 */
AnnaBridge 165:e614a9f1c9e2 790
AnnaBridge 165:e614a9f1c9e2 791 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 792 /* Peripheral Registers Bits Definition */
AnnaBridge 165:e614a9f1c9e2 793 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 794 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 795 /* */
AnnaBridge 165:e614a9f1c9e2 796 /* Analog to Digital Converter (ADC) */
AnnaBridge 165:e614a9f1c9e2 797 /* */
AnnaBridge 165:e614a9f1c9e2 798 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 799 /******************** Bits definition for ADC_ISR register ******************/
AnnaBridge 165:e614a9f1c9e2 800 #define ADC_ISR_EOCAL_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 801 #define ADC_ISR_EOCAL_Msk (0x1U << ADC_ISR_EOCAL_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 802 #define ADC_ISR_EOCAL ADC_ISR_EOCAL_Msk /*!< End of calibration flag */
AnnaBridge 165:e614a9f1c9e2 803 #define ADC_ISR_AWD_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 804 #define ADC_ISR_AWD_Msk (0x1U << ADC_ISR_AWD_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 805 #define ADC_ISR_AWD ADC_ISR_AWD_Msk /*!< Analog watchdog flag */
AnnaBridge 165:e614a9f1c9e2 806 #define ADC_ISR_OVR_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 807 #define ADC_ISR_OVR_Msk (0x1U << ADC_ISR_OVR_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 808 #define ADC_ISR_OVR ADC_ISR_OVR_Msk /*!< Overrun flag */
AnnaBridge 165:e614a9f1c9e2 809 #define ADC_ISR_EOSEQ_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 810 #define ADC_ISR_EOSEQ_Msk (0x1U << ADC_ISR_EOSEQ_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 811 #define ADC_ISR_EOSEQ ADC_ISR_EOSEQ_Msk /*!< End of Sequence flag */
AnnaBridge 165:e614a9f1c9e2 812 #define ADC_ISR_EOC_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 813 #define ADC_ISR_EOC_Msk (0x1U << ADC_ISR_EOC_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 814 #define ADC_ISR_EOC ADC_ISR_EOC_Msk /*!< End of Conversion */
AnnaBridge 165:e614a9f1c9e2 815 #define ADC_ISR_EOSMP_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 816 #define ADC_ISR_EOSMP_Msk (0x1U << ADC_ISR_EOSMP_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 817 #define ADC_ISR_EOSMP ADC_ISR_EOSMP_Msk /*!< End of sampling flag */
AnnaBridge 165:e614a9f1c9e2 818 #define ADC_ISR_ADRDY_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 819 #define ADC_ISR_ADRDY_Msk (0x1U << ADC_ISR_ADRDY_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 820 #define ADC_ISR_ADRDY ADC_ISR_ADRDY_Msk /*!< ADC Ready */
AnnaBridge 165:e614a9f1c9e2 821
AnnaBridge 165:e614a9f1c9e2 822 /* Old EOSEQ bit definition, maintained for legacy purpose */
AnnaBridge 165:e614a9f1c9e2 823 #define ADC_ISR_EOS ADC_ISR_EOSEQ
AnnaBridge 165:e614a9f1c9e2 824
AnnaBridge 165:e614a9f1c9e2 825 /******************** Bits definition for ADC_IER register ******************/
AnnaBridge 165:e614a9f1c9e2 826 #define ADC_IER_EOCALIE_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 827 #define ADC_IER_EOCALIE_Msk (0x1U << ADC_IER_EOCALIE_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 828 #define ADC_IER_EOCALIE ADC_IER_EOCALIE_Msk /*!< Enf Of Calibration interrupt enable */
AnnaBridge 165:e614a9f1c9e2 829 #define ADC_IER_AWDIE_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 830 #define ADC_IER_AWDIE_Msk (0x1U << ADC_IER_AWDIE_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 831 #define ADC_IER_AWDIE ADC_IER_AWDIE_Msk /*!< Analog Watchdog interrupt enable */
AnnaBridge 165:e614a9f1c9e2 832 #define ADC_IER_OVRIE_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 833 #define ADC_IER_OVRIE_Msk (0x1U << ADC_IER_OVRIE_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 834 #define ADC_IER_OVRIE ADC_IER_OVRIE_Msk /*!< Overrun interrupt enable */
AnnaBridge 165:e614a9f1c9e2 835 #define ADC_IER_EOSEQIE_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 836 #define ADC_IER_EOSEQIE_Msk (0x1U << ADC_IER_EOSEQIE_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 837 #define ADC_IER_EOSEQIE ADC_IER_EOSEQIE_Msk /*!< End of Sequence of conversion interrupt enable */
AnnaBridge 165:e614a9f1c9e2 838 #define ADC_IER_EOCIE_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 839 #define ADC_IER_EOCIE_Msk (0x1U << ADC_IER_EOCIE_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 840 #define ADC_IER_EOCIE ADC_IER_EOCIE_Msk /*!< End of Conversion interrupt enable */
AnnaBridge 165:e614a9f1c9e2 841 #define ADC_IER_EOSMPIE_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 842 #define ADC_IER_EOSMPIE_Msk (0x1U << ADC_IER_EOSMPIE_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 843 #define ADC_IER_EOSMPIE ADC_IER_EOSMPIE_Msk /*!< End of sampling interrupt enable */
AnnaBridge 165:e614a9f1c9e2 844 #define ADC_IER_ADRDYIE_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 845 #define ADC_IER_ADRDYIE_Msk (0x1U << ADC_IER_ADRDYIE_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 846 #define ADC_IER_ADRDYIE ADC_IER_ADRDYIE_Msk /*!< ADC Ready interrupt enable */
AnnaBridge 165:e614a9f1c9e2 847
AnnaBridge 165:e614a9f1c9e2 848 /* Old EOSEQIE bit definition, maintained for legacy purpose */
AnnaBridge 165:e614a9f1c9e2 849 #define ADC_IER_EOSIE ADC_IER_EOSEQIE
AnnaBridge 165:e614a9f1c9e2 850
AnnaBridge 165:e614a9f1c9e2 851 /******************** Bits definition for ADC_CR register *******************/
AnnaBridge 165:e614a9f1c9e2 852 #define ADC_CR_ADCAL_Pos (31U)
AnnaBridge 165:e614a9f1c9e2 853 #define ADC_CR_ADCAL_Msk (0x1U << ADC_CR_ADCAL_Pos) /*!< 0x80000000 */
AnnaBridge 165:e614a9f1c9e2 854 #define ADC_CR_ADCAL ADC_CR_ADCAL_Msk /*!< ADC calibration */
AnnaBridge 165:e614a9f1c9e2 855 #define ADC_CR_ADVREGEN_Pos (28U)
AnnaBridge 165:e614a9f1c9e2 856 #define ADC_CR_ADVREGEN_Msk (0x1U << ADC_CR_ADVREGEN_Pos) /*!< 0x10000000 */
AnnaBridge 165:e614a9f1c9e2 857 #define ADC_CR_ADVREGEN ADC_CR_ADVREGEN_Msk /*!< ADC Voltage Regulator Enable */
AnnaBridge 165:e614a9f1c9e2 858 #define ADC_CR_ADSTP_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 859 #define ADC_CR_ADSTP_Msk (0x1U << ADC_CR_ADSTP_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 860 #define ADC_CR_ADSTP ADC_CR_ADSTP_Msk /*!< ADC stop of conversion command */
AnnaBridge 165:e614a9f1c9e2 861 #define ADC_CR_ADSTART_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 862 #define ADC_CR_ADSTART_Msk (0x1U << ADC_CR_ADSTART_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 863 #define ADC_CR_ADSTART ADC_CR_ADSTART_Msk /*!< ADC start of conversion */
AnnaBridge 165:e614a9f1c9e2 864 #define ADC_CR_ADDIS_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 865 #define ADC_CR_ADDIS_Msk (0x1U << ADC_CR_ADDIS_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 866 #define ADC_CR_ADDIS ADC_CR_ADDIS_Msk /*!< ADC disable command */
AnnaBridge 165:e614a9f1c9e2 867 #define ADC_CR_ADEN_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 868 #define ADC_CR_ADEN_Msk (0x1U << ADC_CR_ADEN_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 869 #define ADC_CR_ADEN ADC_CR_ADEN_Msk /*!< ADC enable control */ /*#### TBV */
AnnaBridge 165:e614a9f1c9e2 870
AnnaBridge 165:e614a9f1c9e2 871 /******************* Bits definition for ADC_CFGR1 register *****************/
AnnaBridge 165:e614a9f1c9e2 872 #define ADC_CFGR1_AWDCH_Pos (26U)
AnnaBridge 165:e614a9f1c9e2 873 #define ADC_CFGR1_AWDCH_Msk (0x1FU << ADC_CFGR1_AWDCH_Pos) /*!< 0x7C000000 */
AnnaBridge 165:e614a9f1c9e2 874 #define ADC_CFGR1_AWDCH ADC_CFGR1_AWDCH_Msk /*!< AWDCH[4:0] bits (Analog watchdog channel select bits) */
AnnaBridge 165:e614a9f1c9e2 875 #define ADC_CFGR1_AWDCH_0 (0x01U << ADC_CFGR1_AWDCH_Pos) /*!< 0x04000000 */
AnnaBridge 165:e614a9f1c9e2 876 #define ADC_CFGR1_AWDCH_1 (0x02U << ADC_CFGR1_AWDCH_Pos) /*!< 0x08000000 */
AnnaBridge 165:e614a9f1c9e2 877 #define ADC_CFGR1_AWDCH_2 (0x04U << ADC_CFGR1_AWDCH_Pos) /*!< 0x10000000 */
AnnaBridge 165:e614a9f1c9e2 878 #define ADC_CFGR1_AWDCH_3 (0x08U << ADC_CFGR1_AWDCH_Pos) /*!< 0x20000000 */
AnnaBridge 165:e614a9f1c9e2 879 #define ADC_CFGR1_AWDCH_4 (0x10U << ADC_CFGR1_AWDCH_Pos) /*!< 0x40000000 */
AnnaBridge 165:e614a9f1c9e2 880 #define ADC_CFGR1_AWDEN_Pos (23U)
AnnaBridge 165:e614a9f1c9e2 881 #define ADC_CFGR1_AWDEN_Msk (0x1U << ADC_CFGR1_AWDEN_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 882 #define ADC_CFGR1_AWDEN ADC_CFGR1_AWDEN_Msk /*!< Analog watchdog enable on regular channels */
AnnaBridge 165:e614a9f1c9e2 883 #define ADC_CFGR1_AWDSGL_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 884 #define ADC_CFGR1_AWDSGL_Msk (0x1U << ADC_CFGR1_AWDSGL_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 885 #define ADC_CFGR1_AWDSGL ADC_CFGR1_AWDSGL_Msk /*!< Enable the watchdog on a single channel or on all channels */
AnnaBridge 165:e614a9f1c9e2 886 #define ADC_CFGR1_DISCEN_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 887 #define ADC_CFGR1_DISCEN_Msk (0x1U << ADC_CFGR1_DISCEN_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 888 #define ADC_CFGR1_DISCEN ADC_CFGR1_DISCEN_Msk /*!< Discontinuous mode on regular channels */
AnnaBridge 165:e614a9f1c9e2 889 #define ADC_CFGR1_AUTOFF_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 890 #define ADC_CFGR1_AUTOFF_Msk (0x1U << ADC_CFGR1_AUTOFF_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 891 #define ADC_CFGR1_AUTOFF ADC_CFGR1_AUTOFF_Msk /*!< ADC auto power off */
AnnaBridge 165:e614a9f1c9e2 892 #define ADC_CFGR1_WAIT_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 893 #define ADC_CFGR1_WAIT_Msk (0x1U << ADC_CFGR1_WAIT_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 894 #define ADC_CFGR1_WAIT ADC_CFGR1_WAIT_Msk /*!< ADC wait conversion mode */
AnnaBridge 165:e614a9f1c9e2 895 #define ADC_CFGR1_CONT_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 896 #define ADC_CFGR1_CONT_Msk (0x1U << ADC_CFGR1_CONT_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 897 #define ADC_CFGR1_CONT ADC_CFGR1_CONT_Msk /*!< Continuous Conversion */
AnnaBridge 165:e614a9f1c9e2 898 #define ADC_CFGR1_OVRMOD_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 899 #define ADC_CFGR1_OVRMOD_Msk (0x1U << ADC_CFGR1_OVRMOD_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 900 #define ADC_CFGR1_OVRMOD ADC_CFGR1_OVRMOD_Msk /*!< Overrun mode */
AnnaBridge 165:e614a9f1c9e2 901 #define ADC_CFGR1_EXTEN_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 902 #define ADC_CFGR1_EXTEN_Msk (0x3U << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000C00 */
AnnaBridge 165:e614a9f1c9e2 903 #define ADC_CFGR1_EXTEN ADC_CFGR1_EXTEN_Msk /*!< EXTEN[1:0] bits (External Trigger Conversion mode for regular channels) */
AnnaBridge 165:e614a9f1c9e2 904 #define ADC_CFGR1_EXTEN_0 (0x1U << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 905 #define ADC_CFGR1_EXTEN_1 (0x2U << ADC_CFGR1_EXTEN_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 906 #define ADC_CFGR1_EXTSEL_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 907 #define ADC_CFGR1_EXTSEL_Msk (0x7U << ADC_CFGR1_EXTSEL_Pos) /*!< 0x000001C0 */
AnnaBridge 165:e614a9f1c9e2 908 #define ADC_CFGR1_EXTSEL ADC_CFGR1_EXTSEL_Msk /*!< EXTSEL[2:0] bits (External Event Select for regular group) */
AnnaBridge 165:e614a9f1c9e2 909 #define ADC_CFGR1_EXTSEL_0 (0x1U << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 910 #define ADC_CFGR1_EXTSEL_1 (0x2U << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 911 #define ADC_CFGR1_EXTSEL_2 (0x4U << ADC_CFGR1_EXTSEL_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 912 #define ADC_CFGR1_ALIGN_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 913 #define ADC_CFGR1_ALIGN_Msk (0x1U << ADC_CFGR1_ALIGN_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 914 #define ADC_CFGR1_ALIGN ADC_CFGR1_ALIGN_Msk /*!< Data Alignment */
AnnaBridge 165:e614a9f1c9e2 915 #define ADC_CFGR1_RES_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 916 #define ADC_CFGR1_RES_Msk (0x3U << ADC_CFGR1_RES_Pos) /*!< 0x00000018 */
AnnaBridge 165:e614a9f1c9e2 917 #define ADC_CFGR1_RES ADC_CFGR1_RES_Msk /*!< RES[1:0] bits (Resolution) */
AnnaBridge 165:e614a9f1c9e2 918 #define ADC_CFGR1_RES_0 (0x1U << ADC_CFGR1_RES_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 919 #define ADC_CFGR1_RES_1 (0x2U << ADC_CFGR1_RES_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 920 #define ADC_CFGR1_SCANDIR_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 921 #define ADC_CFGR1_SCANDIR_Msk (0x1U << ADC_CFGR1_SCANDIR_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 922 #define ADC_CFGR1_SCANDIR ADC_CFGR1_SCANDIR_Msk /*!< Sequence scan direction */
AnnaBridge 165:e614a9f1c9e2 923 #define ADC_CFGR1_DMACFG_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 924 #define ADC_CFGR1_DMACFG_Msk (0x1U << ADC_CFGR1_DMACFG_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 925 #define ADC_CFGR1_DMACFG ADC_CFGR1_DMACFG_Msk /*!< Direct memory access configuration */
AnnaBridge 165:e614a9f1c9e2 926 #define ADC_CFGR1_DMAEN_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 927 #define ADC_CFGR1_DMAEN_Msk (0x1U << ADC_CFGR1_DMAEN_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 928 #define ADC_CFGR1_DMAEN ADC_CFGR1_DMAEN_Msk /*!< Direct memory access enable */
AnnaBridge 165:e614a9f1c9e2 929
AnnaBridge 165:e614a9f1c9e2 930 /* Old WAIT bit definition, maintained for legacy purpose */
AnnaBridge 165:e614a9f1c9e2 931 #define ADC_CFGR1_AUTDLY ADC_CFGR1_WAIT
AnnaBridge 165:e614a9f1c9e2 932
AnnaBridge 165:e614a9f1c9e2 933 /******************* Bits definition for ADC_CFGR2 register *****************/
AnnaBridge 165:e614a9f1c9e2 934 #define ADC_CFGR2_TOVS_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 935 #define ADC_CFGR2_TOVS_Msk (0x1U << ADC_CFGR2_TOVS_Pos) /*!< 0x80000200 */
AnnaBridge 165:e614a9f1c9e2 936 #define ADC_CFGR2_TOVS ADC_CFGR2_TOVS_Msk /*!< Triggered Oversampling */
AnnaBridge 165:e614a9f1c9e2 937 #define ADC_CFGR2_OVSS_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 938 #define ADC_CFGR2_OVSS_Msk (0xFU << ADC_CFGR2_OVSS_Pos) /*!< 0x000001E0 */
AnnaBridge 165:e614a9f1c9e2 939 #define ADC_CFGR2_OVSS ADC_CFGR2_OVSS_Msk /*!< OVSS [3:0] bits (Oversampling shift) */
AnnaBridge 165:e614a9f1c9e2 940 #define ADC_CFGR2_OVSS_0 (0x1U << ADC_CFGR2_OVSS_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 941 #define ADC_CFGR2_OVSS_1 (0x2U << ADC_CFGR2_OVSS_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 942 #define ADC_CFGR2_OVSS_2 (0x4U << ADC_CFGR2_OVSS_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 943 #define ADC_CFGR2_OVSS_3 (0x8U << ADC_CFGR2_OVSS_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 944 #define ADC_CFGR2_OVSR_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 945 #define ADC_CFGR2_OVSR_Msk (0x7U << ADC_CFGR2_OVSR_Pos) /*!< 0x0000001C */
AnnaBridge 165:e614a9f1c9e2 946 #define ADC_CFGR2_OVSR ADC_CFGR2_OVSR_Msk /*!< OVSR [2:0] bits (Oversampling ratio) */
AnnaBridge 165:e614a9f1c9e2 947 #define ADC_CFGR2_OVSR_0 (0x1U << ADC_CFGR2_OVSR_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 948 #define ADC_CFGR2_OVSR_1 (0x2U << ADC_CFGR2_OVSR_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 949 #define ADC_CFGR2_OVSR_2 (0x4U << ADC_CFGR2_OVSR_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 950 #define ADC_CFGR2_OVSE_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 951 #define ADC_CFGR2_OVSE_Msk (0x1U << ADC_CFGR2_OVSE_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 952 #define ADC_CFGR2_OVSE ADC_CFGR2_OVSE_Msk /*!< Oversampler Enable */
AnnaBridge 165:e614a9f1c9e2 953 #define ADC_CFGR2_CKMODE_Pos (30U)
AnnaBridge 165:e614a9f1c9e2 954 #define ADC_CFGR2_CKMODE_Msk (0x3U << ADC_CFGR2_CKMODE_Pos) /*!< 0xC0000000 */
AnnaBridge 165:e614a9f1c9e2 955 #define ADC_CFGR2_CKMODE ADC_CFGR2_CKMODE_Msk /*!< CKMODE [1:0] bits (ADC clock mode) */
AnnaBridge 165:e614a9f1c9e2 956 #define ADC_CFGR2_CKMODE_0 (0x1U << ADC_CFGR2_CKMODE_Pos) /*!< 0x40000000 */
AnnaBridge 165:e614a9f1c9e2 957 #define ADC_CFGR2_CKMODE_1 (0x2U << ADC_CFGR2_CKMODE_Pos) /*!< 0x80000000 */
AnnaBridge 165:e614a9f1c9e2 958
AnnaBridge 165:e614a9f1c9e2 959
AnnaBridge 165:e614a9f1c9e2 960 /****************** Bit definition for ADC_SMPR register ********************/
AnnaBridge 165:e614a9f1c9e2 961 #define ADC_SMPR_SMP_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 962 #define ADC_SMPR_SMP_Msk (0x7U << ADC_SMPR_SMP_Pos) /*!< 0x00000007 */
AnnaBridge 165:e614a9f1c9e2 963 #define ADC_SMPR_SMP ADC_SMPR_SMP_Msk /*!< SMPR[2:0] bits (Sampling time selection) */
AnnaBridge 165:e614a9f1c9e2 964 #define ADC_SMPR_SMP_0 (0x1U << ADC_SMPR_SMP_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 965 #define ADC_SMPR_SMP_1 (0x2U << ADC_SMPR_SMP_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 966 #define ADC_SMPR_SMP_2 (0x4U << ADC_SMPR_SMP_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 967
AnnaBridge 165:e614a9f1c9e2 968 /* Legacy defines */
AnnaBridge 165:e614a9f1c9e2 969 #define ADC_SMPR_SMPR ADC_SMPR_SMP
AnnaBridge 165:e614a9f1c9e2 970 #define ADC_SMPR_SMPR_0 ADC_SMPR_SMP_0
AnnaBridge 165:e614a9f1c9e2 971 #define ADC_SMPR_SMPR_1 ADC_SMPR_SMP_1
AnnaBridge 165:e614a9f1c9e2 972 #define ADC_SMPR_SMPR_2 ADC_SMPR_SMP_2
AnnaBridge 165:e614a9f1c9e2 973
AnnaBridge 165:e614a9f1c9e2 974 /******************* Bit definition for ADC_TR register ********************/
AnnaBridge 165:e614a9f1c9e2 975 #define ADC_TR_HT_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 976 #define ADC_TR_HT_Msk (0xFFFU << ADC_TR_HT_Pos) /*!< 0x0FFF0000 */
AnnaBridge 165:e614a9f1c9e2 977 #define ADC_TR_HT ADC_TR_HT_Msk /*!< Analog watchdog high threshold */
AnnaBridge 165:e614a9f1c9e2 978 #define ADC_TR_LT_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 979 #define ADC_TR_LT_Msk (0xFFFU << ADC_TR_LT_Pos) /*!< 0x00000FFF */
AnnaBridge 165:e614a9f1c9e2 980 #define ADC_TR_LT ADC_TR_LT_Msk /*!< Analog watchdog low threshold */
AnnaBridge 165:e614a9f1c9e2 981
AnnaBridge 165:e614a9f1c9e2 982 /****************** Bit definition for ADC_CHSELR register ******************/
AnnaBridge 165:e614a9f1c9e2 983 #define ADC_CHSELR_CHSEL_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 984 #define ADC_CHSELR_CHSEL_Msk (0x7FFFFU << ADC_CHSELR_CHSEL_Pos) /*!< 0x0007FFFF */
AnnaBridge 165:e614a9f1c9e2 985 #define ADC_CHSELR_CHSEL ADC_CHSELR_CHSEL_Msk /*!< ADC group regular sequencer channels */
AnnaBridge 165:e614a9f1c9e2 986 #define ADC_CHSELR_CHSEL18_Pos (18U)
AnnaBridge 165:e614a9f1c9e2 987 #define ADC_CHSELR_CHSEL18_Msk (0x1U << ADC_CHSELR_CHSEL18_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 988 #define ADC_CHSELR_CHSEL18 ADC_CHSELR_CHSEL18_Msk /*!< Channel 18 selection */
AnnaBridge 165:e614a9f1c9e2 989 #define ADC_CHSELR_CHSEL17_Pos (17U)
AnnaBridge 165:e614a9f1c9e2 990 #define ADC_CHSELR_CHSEL17_Msk (0x1U << ADC_CHSELR_CHSEL17_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 991 #define ADC_CHSELR_CHSEL17 ADC_CHSELR_CHSEL17_Msk /*!< Channel 17 selection */
AnnaBridge 165:e614a9f1c9e2 992 #define ADC_CHSELR_CHSEL15_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 993 #define ADC_CHSELR_CHSEL15_Msk (0x1U << ADC_CHSELR_CHSEL15_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 994 #define ADC_CHSELR_CHSEL15 ADC_CHSELR_CHSEL15_Msk /*!< Channel 15 selection */
AnnaBridge 165:e614a9f1c9e2 995 #define ADC_CHSELR_CHSEL14_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 996 #define ADC_CHSELR_CHSEL14_Msk (0x1U << ADC_CHSELR_CHSEL14_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 997 #define ADC_CHSELR_CHSEL14 ADC_CHSELR_CHSEL14_Msk /*!< Channel 14 selection */
AnnaBridge 165:e614a9f1c9e2 998 #define ADC_CHSELR_CHSEL13_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 999 #define ADC_CHSELR_CHSEL13_Msk (0x1U << ADC_CHSELR_CHSEL13_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 1000 #define ADC_CHSELR_CHSEL13 ADC_CHSELR_CHSEL13_Msk /*!< Channel 13 selection */
AnnaBridge 165:e614a9f1c9e2 1001 #define ADC_CHSELR_CHSEL12_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 1002 #define ADC_CHSELR_CHSEL12_Msk (0x1U << ADC_CHSELR_CHSEL12_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 1003 #define ADC_CHSELR_CHSEL12 ADC_CHSELR_CHSEL12_Msk /*!< Channel 12 selection */
AnnaBridge 165:e614a9f1c9e2 1004 #define ADC_CHSELR_CHSEL11_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 1005 #define ADC_CHSELR_CHSEL11_Msk (0x1U << ADC_CHSELR_CHSEL11_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 1006 #define ADC_CHSELR_CHSEL11 ADC_CHSELR_CHSEL11_Msk /*!< Channel 11 selection */
AnnaBridge 165:e614a9f1c9e2 1007 #define ADC_CHSELR_CHSEL10_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 1008 #define ADC_CHSELR_CHSEL10_Msk (0x1U << ADC_CHSELR_CHSEL10_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 1009 #define ADC_CHSELR_CHSEL10 ADC_CHSELR_CHSEL10_Msk /*!< Channel 10 selection */
AnnaBridge 165:e614a9f1c9e2 1010 #define ADC_CHSELR_CHSEL9_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 1011 #define ADC_CHSELR_CHSEL9_Msk (0x1U << ADC_CHSELR_CHSEL9_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 1012 #define ADC_CHSELR_CHSEL9 ADC_CHSELR_CHSEL9_Msk /*!< Channel 9 selection */
AnnaBridge 165:e614a9f1c9e2 1013 #define ADC_CHSELR_CHSEL8_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 1014 #define ADC_CHSELR_CHSEL8_Msk (0x1U << ADC_CHSELR_CHSEL8_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 1015 #define ADC_CHSELR_CHSEL8 ADC_CHSELR_CHSEL8_Msk /*!< Channel 8 selection */
AnnaBridge 165:e614a9f1c9e2 1016 #define ADC_CHSELR_CHSEL7_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 1017 #define ADC_CHSELR_CHSEL7_Msk (0x1U << ADC_CHSELR_CHSEL7_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 1018 #define ADC_CHSELR_CHSEL7 ADC_CHSELR_CHSEL7_Msk /*!< Channel 7 selection */
AnnaBridge 165:e614a9f1c9e2 1019 #define ADC_CHSELR_CHSEL6_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 1020 #define ADC_CHSELR_CHSEL6_Msk (0x1U << ADC_CHSELR_CHSEL6_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 1021 #define ADC_CHSELR_CHSEL6 ADC_CHSELR_CHSEL6_Msk /*!< Channel 6 selection */
AnnaBridge 165:e614a9f1c9e2 1022 #define ADC_CHSELR_CHSEL5_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 1023 #define ADC_CHSELR_CHSEL5_Msk (0x1U << ADC_CHSELR_CHSEL5_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 1024 #define ADC_CHSELR_CHSEL5 ADC_CHSELR_CHSEL5_Msk /*!< Channel 5 selection */
AnnaBridge 165:e614a9f1c9e2 1025 #define ADC_CHSELR_CHSEL4_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 1026 #define ADC_CHSELR_CHSEL4_Msk (0x1U << ADC_CHSELR_CHSEL4_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 1027 #define ADC_CHSELR_CHSEL4 ADC_CHSELR_CHSEL4_Msk /*!< Channel 4 selection */
AnnaBridge 165:e614a9f1c9e2 1028 #define ADC_CHSELR_CHSEL3_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 1029 #define ADC_CHSELR_CHSEL3_Msk (0x1U << ADC_CHSELR_CHSEL3_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 1030 #define ADC_CHSELR_CHSEL3 ADC_CHSELR_CHSEL3_Msk /*!< Channel 3 selection */
AnnaBridge 165:e614a9f1c9e2 1031 #define ADC_CHSELR_CHSEL2_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 1032 #define ADC_CHSELR_CHSEL2_Msk (0x1U << ADC_CHSELR_CHSEL2_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 1033 #define ADC_CHSELR_CHSEL2 ADC_CHSELR_CHSEL2_Msk /*!< Channel 2 selection */
AnnaBridge 165:e614a9f1c9e2 1034 #define ADC_CHSELR_CHSEL1_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 1035 #define ADC_CHSELR_CHSEL1_Msk (0x1U << ADC_CHSELR_CHSEL1_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 1036 #define ADC_CHSELR_CHSEL1 ADC_CHSELR_CHSEL1_Msk /*!< Channel 1 selection */
AnnaBridge 165:e614a9f1c9e2 1037 #define ADC_CHSELR_CHSEL0_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1038 #define ADC_CHSELR_CHSEL0_Msk (0x1U << ADC_CHSELR_CHSEL0_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 1039 #define ADC_CHSELR_CHSEL0 ADC_CHSELR_CHSEL0_Msk /*!< Channel 0 selection */
AnnaBridge 165:e614a9f1c9e2 1040
AnnaBridge 165:e614a9f1c9e2 1041 /******************** Bit definition for ADC_DR register ********************/
AnnaBridge 165:e614a9f1c9e2 1042 #define ADC_DR_DATA_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1043 #define ADC_DR_DATA_Msk (0xFFFFU << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */
AnnaBridge 165:e614a9f1c9e2 1044 #define ADC_DR_DATA ADC_DR_DATA_Msk /*!< Regular data */
AnnaBridge 165:e614a9f1c9e2 1045
AnnaBridge 165:e614a9f1c9e2 1046 /******************** Bit definition for ADC_CALFACT register ********************/
AnnaBridge 165:e614a9f1c9e2 1047 #define ADC_CALFACT_CALFACT_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1048 #define ADC_CALFACT_CALFACT_Msk (0x7FU << ADC_CALFACT_CALFACT_Pos) /*!< 0x0000007F */
AnnaBridge 165:e614a9f1c9e2 1049 #define ADC_CALFACT_CALFACT ADC_CALFACT_CALFACT_Msk /*!< Calibration factor */
AnnaBridge 165:e614a9f1c9e2 1050
AnnaBridge 165:e614a9f1c9e2 1051 /******************* Bit definition for ADC_CCR register ********************/
AnnaBridge 165:e614a9f1c9e2 1052 #define ADC_CCR_LFMEN_Pos (25U)
AnnaBridge 165:e614a9f1c9e2 1053 #define ADC_CCR_LFMEN_Msk (0x1U << ADC_CCR_LFMEN_Pos) /*!< 0x02000000 */
AnnaBridge 165:e614a9f1c9e2 1054 #define ADC_CCR_LFMEN ADC_CCR_LFMEN_Msk /*!< Low Frequency Mode enable */
AnnaBridge 165:e614a9f1c9e2 1055 #define ADC_CCR_TSEN_Pos (23U)
AnnaBridge 165:e614a9f1c9e2 1056 #define ADC_CCR_TSEN_Msk (0x1U << ADC_CCR_TSEN_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 1057 #define ADC_CCR_TSEN ADC_CCR_TSEN_Msk /*!< Temperature sensore enable */
AnnaBridge 165:e614a9f1c9e2 1058 #define ADC_CCR_VREFEN_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 1059 #define ADC_CCR_VREFEN_Msk (0x1U << ADC_CCR_VREFEN_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 1060 #define ADC_CCR_VREFEN ADC_CCR_VREFEN_Msk /*!< Vrefint enable */
AnnaBridge 165:e614a9f1c9e2 1061 #define ADC_CCR_PRESC_Pos (18U)
AnnaBridge 165:e614a9f1c9e2 1062 #define ADC_CCR_PRESC_Msk (0xFU << ADC_CCR_PRESC_Pos) /*!< 0x003C0000 */
AnnaBridge 165:e614a9f1c9e2 1063 #define ADC_CCR_PRESC ADC_CCR_PRESC_Msk /*!< PRESC [3:0] bits (ADC prescaler) */
AnnaBridge 165:e614a9f1c9e2 1064 #define ADC_CCR_PRESC_0 (0x1U << ADC_CCR_PRESC_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 1065 #define ADC_CCR_PRESC_1 (0x2U << ADC_CCR_PRESC_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 1066 #define ADC_CCR_PRESC_2 (0x4U << ADC_CCR_PRESC_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 1067 #define ADC_CCR_PRESC_3 (0x8U << ADC_CCR_PRESC_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 1068
AnnaBridge 165:e614a9f1c9e2 1069 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 1070 /* */
AnnaBridge 165:e614a9f1c9e2 1071 /* Analog Comparators (COMP) */
AnnaBridge 165:e614a9f1c9e2 1072 /* */
AnnaBridge 165:e614a9f1c9e2 1073 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 1074 /************* Bit definition for COMP_CSR register (COMP1 and COMP2) **************/
AnnaBridge 165:e614a9f1c9e2 1075 /* COMP1 bits definition */
AnnaBridge 165:e614a9f1c9e2 1076 #define COMP_CSR_COMP1EN_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1077 #define COMP_CSR_COMP1EN_Msk (0x1U << COMP_CSR_COMP1EN_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 1078 #define COMP_CSR_COMP1EN COMP_CSR_COMP1EN_Msk /*!< COMP1 enable */
AnnaBridge 165:e614a9f1c9e2 1079 #define COMP_CSR_COMP1INNSEL_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 1080 #define COMP_CSR_COMP1INNSEL_Msk (0x3U << COMP_CSR_COMP1INNSEL_Pos) /*!< 0x00000030 */
AnnaBridge 165:e614a9f1c9e2 1081 #define COMP_CSR_COMP1INNSEL COMP_CSR_COMP1INNSEL_Msk /*!< COMP1 inverting input select */
AnnaBridge 165:e614a9f1c9e2 1082 #define COMP_CSR_COMP1INNSEL_0 (0x1U << COMP_CSR_COMP1INNSEL_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 1083 #define COMP_CSR_COMP1INNSEL_1 (0x2U << COMP_CSR_COMP1INNSEL_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 1084 #define COMP_CSR_COMP1WM_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 1085 #define COMP_CSR_COMP1WM_Msk (0x1U << COMP_CSR_COMP1WM_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 1086 #define COMP_CSR_COMP1WM COMP_CSR_COMP1WM_Msk /*!< Comparators window mode enable */
AnnaBridge 165:e614a9f1c9e2 1087 #define COMP_CSR_COMP1LPTIM1IN1_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 1088 #define COMP_CSR_COMP1LPTIM1IN1_Msk (0x1U << COMP_CSR_COMP1LPTIM1IN1_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 1089 #define COMP_CSR_COMP1LPTIM1IN1 COMP_CSR_COMP1LPTIM1IN1_Msk /*!< COMP1 LPTIM1 IN1 connection */
AnnaBridge 165:e614a9f1c9e2 1090 #define COMP_CSR_COMP1POLARITY_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 1091 #define COMP_CSR_COMP1POLARITY_Msk (0x1U << COMP_CSR_COMP1POLARITY_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 1092 #define COMP_CSR_COMP1POLARITY COMP_CSR_COMP1POLARITY_Msk /*!< COMP1 output polarity */
AnnaBridge 165:e614a9f1c9e2 1093 #define COMP_CSR_COMP1VALUE_Pos (30U)
AnnaBridge 165:e614a9f1c9e2 1094 #define COMP_CSR_COMP1VALUE_Msk (0x1U << COMP_CSR_COMP1VALUE_Pos) /*!< 0x40000000 */
AnnaBridge 165:e614a9f1c9e2 1095 #define COMP_CSR_COMP1VALUE COMP_CSR_COMP1VALUE_Msk /*!< COMP1 output level */
AnnaBridge 165:e614a9f1c9e2 1096 #define COMP_CSR_COMP1LOCK_Pos (31U)
AnnaBridge 165:e614a9f1c9e2 1097 #define COMP_CSR_COMP1LOCK_Msk (0x1U << COMP_CSR_COMP1LOCK_Pos) /*!< 0x80000000 */
AnnaBridge 165:e614a9f1c9e2 1098 #define COMP_CSR_COMP1LOCK COMP_CSR_COMP1LOCK_Msk /*!< COMP1 lock */
AnnaBridge 165:e614a9f1c9e2 1099 /* COMP2 bits definition */
AnnaBridge 165:e614a9f1c9e2 1100 #define COMP_CSR_COMP2EN_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1101 #define COMP_CSR_COMP2EN_Msk (0x1U << COMP_CSR_COMP2EN_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 1102 #define COMP_CSR_COMP2EN COMP_CSR_COMP2EN_Msk /*!< COMP2 enable */
AnnaBridge 165:e614a9f1c9e2 1103 #define COMP_CSR_COMP2SPEED_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 1104 #define COMP_CSR_COMP2SPEED_Msk (0x1U << COMP_CSR_COMP2SPEED_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 1105 #define COMP_CSR_COMP2SPEED COMP_CSR_COMP2SPEED_Msk /*!< COMP2 power mode */
AnnaBridge 165:e614a9f1c9e2 1106 #define COMP_CSR_COMP2INNSEL_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 1107 #define COMP_CSR_COMP2INNSEL_Msk (0x7U << COMP_CSR_COMP2INNSEL_Pos) /*!< 0x00000070 */
AnnaBridge 165:e614a9f1c9e2 1108 #define COMP_CSR_COMP2INNSEL COMP_CSR_COMP2INNSEL_Msk /*!< COMP2 inverting input select */
AnnaBridge 165:e614a9f1c9e2 1109 #define COMP_CSR_COMP2INNSEL_0 (0x1U << COMP_CSR_COMP2INNSEL_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 1110 #define COMP_CSR_COMP2INNSEL_1 (0x2U << COMP_CSR_COMP2INNSEL_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 1111 #define COMP_CSR_COMP2INNSEL_2 (0x4U << COMP_CSR_COMP2INNSEL_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 1112 #define COMP_CSR_COMP2INPSEL_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 1113 #define COMP_CSR_COMP2INPSEL_Msk (0x7U << COMP_CSR_COMP2INPSEL_Pos) /*!< 0x00000700 */
AnnaBridge 165:e614a9f1c9e2 1114 #define COMP_CSR_COMP2INPSEL COMP_CSR_COMP2INPSEL_Msk /*!< COMPx non inverting input select */
AnnaBridge 165:e614a9f1c9e2 1115 #define COMP_CSR_COMP2INPSEL_0 (0x1U << COMP_CSR_COMP2INPSEL_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 1116 #define COMP_CSR_COMP2INPSEL_1 (0x2U << COMP_CSR_COMP2INPSEL_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 1117 #define COMP_CSR_COMP2INPSEL_2 (0x4U << COMP_CSR_COMP2INPSEL_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 1118 #define COMP_CSR_COMP2LPTIM1IN2_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 1119 #define COMP_CSR_COMP2LPTIM1IN2_Msk (0x1U << COMP_CSR_COMP2LPTIM1IN2_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 1120 #define COMP_CSR_COMP2LPTIM1IN2 COMP_CSR_COMP2LPTIM1IN2_Msk /*!< COMP2 LPTIM1 IN2 connection */
AnnaBridge 165:e614a9f1c9e2 1121 #define COMP_CSR_COMP2LPTIM1IN1_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 1122 #define COMP_CSR_COMP2LPTIM1IN1_Msk (0x1U << COMP_CSR_COMP2LPTIM1IN1_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 1123 #define COMP_CSR_COMP2LPTIM1IN1 COMP_CSR_COMP2LPTIM1IN1_Msk /*!< COMP2 LPTIM1 IN1 connection */
AnnaBridge 165:e614a9f1c9e2 1124 #define COMP_CSR_COMP2POLARITY_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 1125 #define COMP_CSR_COMP2POLARITY_Msk (0x1U << COMP_CSR_COMP2POLARITY_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 1126 #define COMP_CSR_COMP2POLARITY COMP_CSR_COMP2POLARITY_Msk /*!< COMP2 output polarity */
AnnaBridge 165:e614a9f1c9e2 1127 #define COMP_CSR_COMP2VALUE_Pos (30U)
AnnaBridge 165:e614a9f1c9e2 1128 #define COMP_CSR_COMP2VALUE_Msk (0x1U << COMP_CSR_COMP2VALUE_Pos) /*!< 0x40000000 */
AnnaBridge 165:e614a9f1c9e2 1129 #define COMP_CSR_COMP2VALUE COMP_CSR_COMP2VALUE_Msk /*!< COMP2 output level */
AnnaBridge 165:e614a9f1c9e2 1130 #define COMP_CSR_COMP2LOCK_Pos (31U)
AnnaBridge 165:e614a9f1c9e2 1131 #define COMP_CSR_COMP2LOCK_Msk (0x1U << COMP_CSR_COMP2LOCK_Pos) /*!< 0x80000000 */
AnnaBridge 165:e614a9f1c9e2 1132 #define COMP_CSR_COMP2LOCK COMP_CSR_COMP2LOCK_Msk /*!< COMP2 lock */
AnnaBridge 165:e614a9f1c9e2 1133
AnnaBridge 165:e614a9f1c9e2 1134 /********************** Bit definition for COMP_CSR register common ****************/
AnnaBridge 165:e614a9f1c9e2 1135 #define COMP_CSR_COMPxEN_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1136 #define COMP_CSR_COMPxEN_Msk (0x1U << COMP_CSR_COMPxEN_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 1137 #define COMP_CSR_COMPxEN COMP_CSR_COMPxEN_Msk /*!< COMPx enable */
AnnaBridge 165:e614a9f1c9e2 1138 #define COMP_CSR_COMPxPOLARITY_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 1139 #define COMP_CSR_COMPxPOLARITY_Msk (0x1U << COMP_CSR_COMPxPOLARITY_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 1140 #define COMP_CSR_COMPxPOLARITY COMP_CSR_COMPxPOLARITY_Msk /*!< COMPx output polarity */
AnnaBridge 165:e614a9f1c9e2 1141 #define COMP_CSR_COMPxOUTVALUE_Pos (30U)
AnnaBridge 165:e614a9f1c9e2 1142 #define COMP_CSR_COMPxOUTVALUE_Msk (0x1U << COMP_CSR_COMPxOUTVALUE_Pos) /*!< 0x40000000 */
AnnaBridge 165:e614a9f1c9e2 1143 #define COMP_CSR_COMPxOUTVALUE COMP_CSR_COMPxOUTVALUE_Msk /*!< COMPx output level */
AnnaBridge 165:e614a9f1c9e2 1144 #define COMP_CSR_COMPxLOCK_Pos (31U)
AnnaBridge 165:e614a9f1c9e2 1145 #define COMP_CSR_COMPxLOCK_Msk (0x1U << COMP_CSR_COMPxLOCK_Pos) /*!< 0x80000000 */
AnnaBridge 165:e614a9f1c9e2 1146 #define COMP_CSR_COMPxLOCK COMP_CSR_COMPxLOCK_Msk /*!< COMPx lock */
AnnaBridge 165:e614a9f1c9e2 1147
AnnaBridge 165:e614a9f1c9e2 1148 /* Reference defines */
AnnaBridge 165:e614a9f1c9e2 1149 #define COMP_CSR_WINMODE COMP_CSR_COMP1WM /*!< Bit intended to be used with COMP common instance (COMP_Common_TypeDef) */
AnnaBridge 165:e614a9f1c9e2 1150
AnnaBridge 165:e614a9f1c9e2 1151 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 1152 /* */
AnnaBridge 165:e614a9f1c9e2 1153 /* CRC calculation unit (CRC) */
AnnaBridge 165:e614a9f1c9e2 1154 /* */
AnnaBridge 165:e614a9f1c9e2 1155 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 1156 /******************* Bit definition for CRC_DR register *********************/
AnnaBridge 165:e614a9f1c9e2 1157 #define CRC_DR_DR_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1158 #define CRC_DR_DR_Msk (0xFFFFFFFFU << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 165:e614a9f1c9e2 1159 #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */
AnnaBridge 165:e614a9f1c9e2 1160
AnnaBridge 165:e614a9f1c9e2 1161 /******************* Bit definition for CRC_IDR register ********************/
AnnaBridge 165:e614a9f1c9e2 1162 #define CRC_IDR_IDR ((uint8_t)0xFFU) /*!< General-purpose 8-bit data register bits */
AnnaBridge 165:e614a9f1c9e2 1163
AnnaBridge 165:e614a9f1c9e2 1164 /******************** Bit definition for CRC_CR register ********************/
AnnaBridge 165:e614a9f1c9e2 1165 #define CRC_CR_RESET_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1166 #define CRC_CR_RESET_Msk (0x1U << CRC_CR_RESET_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 1167 #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET the CRC computation unit bit */
AnnaBridge 165:e614a9f1c9e2 1168 #define CRC_CR_POLYSIZE_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 1169 #define CRC_CR_POLYSIZE_Msk (0x3U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000018 */
AnnaBridge 165:e614a9f1c9e2 1170 #define CRC_CR_POLYSIZE CRC_CR_POLYSIZE_Msk /*!< Polynomial size bits */
AnnaBridge 165:e614a9f1c9e2 1171 #define CRC_CR_POLYSIZE_0 (0x1U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 1172 #define CRC_CR_POLYSIZE_1 (0x2U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 1173 #define CRC_CR_REV_IN_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 1174 #define CRC_CR_REV_IN_Msk (0x3U << CRC_CR_REV_IN_Pos) /*!< 0x00000060 */
AnnaBridge 165:e614a9f1c9e2 1175 #define CRC_CR_REV_IN CRC_CR_REV_IN_Msk /*!< REV_IN Reverse Input Data bits */
AnnaBridge 165:e614a9f1c9e2 1176 #define CRC_CR_REV_IN_0 (0x1U << CRC_CR_REV_IN_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 1177 #define CRC_CR_REV_IN_1 (0x2U << CRC_CR_REV_IN_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 1178 #define CRC_CR_REV_OUT_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 1179 #define CRC_CR_REV_OUT_Msk (0x1U << CRC_CR_REV_OUT_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 1180 #define CRC_CR_REV_OUT CRC_CR_REV_OUT_Msk /*!< REV_OUT Reverse Output Data bits */
AnnaBridge 165:e614a9f1c9e2 1181
AnnaBridge 165:e614a9f1c9e2 1182 /******************* Bit definition for CRC_INIT register *******************/
AnnaBridge 165:e614a9f1c9e2 1183 #define CRC_INIT_INIT_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1184 #define CRC_INIT_INIT_Msk (0xFFFFFFFFU << CRC_INIT_INIT_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 165:e614a9f1c9e2 1185 #define CRC_INIT_INIT CRC_INIT_INIT_Msk /*!< Initial CRC value bits */
AnnaBridge 165:e614a9f1c9e2 1186
AnnaBridge 165:e614a9f1c9e2 1187 /******************* Bit definition for CRC_POL register ********************/
AnnaBridge 165:e614a9f1c9e2 1188 #define CRC_POL_POL_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1189 #define CRC_POL_POL_Msk (0xFFFFFFFFU << CRC_POL_POL_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 165:e614a9f1c9e2 1190 #define CRC_POL_POL CRC_POL_POL_Msk /*!< Coefficients of the polynomial */
AnnaBridge 165:e614a9f1c9e2 1191
AnnaBridge 165:e614a9f1c9e2 1192 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 1193 /* */
AnnaBridge 165:e614a9f1c9e2 1194 /* CRS Clock Recovery System */
AnnaBridge 165:e614a9f1c9e2 1195 /* */
AnnaBridge 165:e614a9f1c9e2 1196 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 1197
AnnaBridge 165:e614a9f1c9e2 1198 /******************* Bit definition for CRS_CR register *********************/
AnnaBridge 165:e614a9f1c9e2 1199 #define CRS_CR_SYNCOKIE_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1200 #define CRS_CR_SYNCOKIE_Msk (0x1U << CRS_CR_SYNCOKIE_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 1201 #define CRS_CR_SYNCOKIE CRS_CR_SYNCOKIE_Msk /* SYNC event OK interrupt enable */
AnnaBridge 165:e614a9f1c9e2 1202 #define CRS_CR_SYNCWARNIE_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 1203 #define CRS_CR_SYNCWARNIE_Msk (0x1U << CRS_CR_SYNCWARNIE_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 1204 #define CRS_CR_SYNCWARNIE CRS_CR_SYNCWARNIE_Msk /* SYNC warning interrupt enable */
AnnaBridge 165:e614a9f1c9e2 1205 #define CRS_CR_ERRIE_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 1206 #define CRS_CR_ERRIE_Msk (0x1U << CRS_CR_ERRIE_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 1207 #define CRS_CR_ERRIE CRS_CR_ERRIE_Msk /* SYNC error interrupt enable */
AnnaBridge 165:e614a9f1c9e2 1208 #define CRS_CR_ESYNCIE_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 1209 #define CRS_CR_ESYNCIE_Msk (0x1U << CRS_CR_ESYNCIE_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 1210 #define CRS_CR_ESYNCIE CRS_CR_ESYNCIE_Msk /* Expected SYNC(ESYNCF) interrupt Enable*/
AnnaBridge 165:e614a9f1c9e2 1211 #define CRS_CR_CEN_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 1212 #define CRS_CR_CEN_Msk (0x1U << CRS_CR_CEN_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 1213 #define CRS_CR_CEN CRS_CR_CEN_Msk /* Frequency error counter enable */
AnnaBridge 165:e614a9f1c9e2 1214 #define CRS_CR_AUTOTRIMEN_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 1215 #define CRS_CR_AUTOTRIMEN_Msk (0x1U << CRS_CR_AUTOTRIMEN_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 1216 #define CRS_CR_AUTOTRIMEN CRS_CR_AUTOTRIMEN_Msk /* Automatic trimming enable */
AnnaBridge 165:e614a9f1c9e2 1217 #define CRS_CR_SWSYNC_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 1218 #define CRS_CR_SWSYNC_Msk (0x1U << CRS_CR_SWSYNC_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 1219 #define CRS_CR_SWSYNC CRS_CR_SWSYNC_Msk /* A Software SYNC event is generated */
AnnaBridge 165:e614a9f1c9e2 1220 #define CRS_CR_TRIM_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 1221 #define CRS_CR_TRIM_Msk (0x3FU << CRS_CR_TRIM_Pos) /*!< 0x00003F00 */
AnnaBridge 165:e614a9f1c9e2 1222 #define CRS_CR_TRIM CRS_CR_TRIM_Msk /* HSI48 oscillator smooth trimming */
AnnaBridge 165:e614a9f1c9e2 1223
AnnaBridge 165:e614a9f1c9e2 1224 /******************* Bit definition for CRS_CFGR register *********************/
AnnaBridge 165:e614a9f1c9e2 1225 #define CRS_CFGR_RELOAD_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1226 #define CRS_CFGR_RELOAD_Msk (0xFFFFU << CRS_CFGR_RELOAD_Pos) /*!< 0x0000FFFF */
AnnaBridge 165:e614a9f1c9e2 1227 #define CRS_CFGR_RELOAD CRS_CFGR_RELOAD_Msk /* Counter reload value */
AnnaBridge 165:e614a9f1c9e2 1228 #define CRS_CFGR_FELIM_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 1229 #define CRS_CFGR_FELIM_Msk (0xFFU << CRS_CFGR_FELIM_Pos) /*!< 0x00FF0000 */
AnnaBridge 165:e614a9f1c9e2 1230 #define CRS_CFGR_FELIM CRS_CFGR_FELIM_Msk /* Frequency error limit */
AnnaBridge 165:e614a9f1c9e2 1231
AnnaBridge 165:e614a9f1c9e2 1232 #define CRS_CFGR_SYNCDIV_Pos (24U)
AnnaBridge 165:e614a9f1c9e2 1233 #define CRS_CFGR_SYNCDIV_Msk (0x7U << CRS_CFGR_SYNCDIV_Pos) /*!< 0x07000000 */
AnnaBridge 165:e614a9f1c9e2 1234 #define CRS_CFGR_SYNCDIV CRS_CFGR_SYNCDIV_Msk /* SYNC divider */
AnnaBridge 165:e614a9f1c9e2 1235 #define CRS_CFGR_SYNCDIV_0 (0x1U << CRS_CFGR_SYNCDIV_Pos) /*!< 0x01000000 */
AnnaBridge 165:e614a9f1c9e2 1236 #define CRS_CFGR_SYNCDIV_1 (0x2U << CRS_CFGR_SYNCDIV_Pos) /*!< 0x02000000 */
AnnaBridge 165:e614a9f1c9e2 1237 #define CRS_CFGR_SYNCDIV_2 (0x4U << CRS_CFGR_SYNCDIV_Pos) /*!< 0x04000000 */
AnnaBridge 165:e614a9f1c9e2 1238
AnnaBridge 165:e614a9f1c9e2 1239 #define CRS_CFGR_SYNCSRC_Pos (28U)
AnnaBridge 165:e614a9f1c9e2 1240 #define CRS_CFGR_SYNCSRC_Msk (0x3U << CRS_CFGR_SYNCSRC_Pos) /*!< 0x30000000 */
AnnaBridge 165:e614a9f1c9e2 1241 #define CRS_CFGR_SYNCSRC CRS_CFGR_SYNCSRC_Msk /* SYNC signal source selection */
AnnaBridge 165:e614a9f1c9e2 1242 #define CRS_CFGR_SYNCSRC_0 (0x1U << CRS_CFGR_SYNCSRC_Pos) /*!< 0x10000000 */
AnnaBridge 165:e614a9f1c9e2 1243 #define CRS_CFGR_SYNCSRC_1 (0x2U << CRS_CFGR_SYNCSRC_Pos) /*!< 0x20000000 */
AnnaBridge 165:e614a9f1c9e2 1244
AnnaBridge 165:e614a9f1c9e2 1245 #define CRS_CFGR_SYNCPOL_Pos (31U)
AnnaBridge 165:e614a9f1c9e2 1246 #define CRS_CFGR_SYNCPOL_Msk (0x1U << CRS_CFGR_SYNCPOL_Pos) /*!< 0x80000000 */
AnnaBridge 165:e614a9f1c9e2 1247 #define CRS_CFGR_SYNCPOL CRS_CFGR_SYNCPOL_Msk /* SYNC polarity selection */
AnnaBridge 165:e614a9f1c9e2 1248
AnnaBridge 165:e614a9f1c9e2 1249 /******************* Bit definition for CRS_ISR register *********************/
AnnaBridge 165:e614a9f1c9e2 1250 #define CRS_ISR_SYNCOKF_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1251 #define CRS_ISR_SYNCOKF_Msk (0x1U << CRS_ISR_SYNCOKF_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 1252 #define CRS_ISR_SYNCOKF CRS_ISR_SYNCOKF_Msk /* SYNC event OK flag */
AnnaBridge 165:e614a9f1c9e2 1253 #define CRS_ISR_SYNCWARNF_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 1254 #define CRS_ISR_SYNCWARNF_Msk (0x1U << CRS_ISR_SYNCWARNF_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 1255 #define CRS_ISR_SYNCWARNF CRS_ISR_SYNCWARNF_Msk /* SYNC warning */
AnnaBridge 165:e614a9f1c9e2 1256 #define CRS_ISR_ERRF_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 1257 #define CRS_ISR_ERRF_Msk (0x1U << CRS_ISR_ERRF_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 1258 #define CRS_ISR_ERRF CRS_ISR_ERRF_Msk /* SYNC error flag */
AnnaBridge 165:e614a9f1c9e2 1259 #define CRS_ISR_ESYNCF_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 1260 #define CRS_ISR_ESYNCF_Msk (0x1U << CRS_ISR_ESYNCF_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 1261 #define CRS_ISR_ESYNCF CRS_ISR_ESYNCF_Msk /* Expected SYNC flag */
AnnaBridge 165:e614a9f1c9e2 1262 #define CRS_ISR_SYNCERR_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 1263 #define CRS_ISR_SYNCERR_Msk (0x1U << CRS_ISR_SYNCERR_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 1264 #define CRS_ISR_SYNCERR CRS_ISR_SYNCERR_Msk /* SYNC error */
AnnaBridge 165:e614a9f1c9e2 1265 #define CRS_ISR_SYNCMISS_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 1266 #define CRS_ISR_SYNCMISS_Msk (0x1U << CRS_ISR_SYNCMISS_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 1267 #define CRS_ISR_SYNCMISS CRS_ISR_SYNCMISS_Msk /* SYNC missed */
AnnaBridge 165:e614a9f1c9e2 1268 #define CRS_ISR_TRIMOVF_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 1269 #define CRS_ISR_TRIMOVF_Msk (0x1U << CRS_ISR_TRIMOVF_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 1270 #define CRS_ISR_TRIMOVF CRS_ISR_TRIMOVF_Msk /* Trimming overflow or underflow */
AnnaBridge 165:e614a9f1c9e2 1271 #define CRS_ISR_FEDIR_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 1272 #define CRS_ISR_FEDIR_Msk (0x1U << CRS_ISR_FEDIR_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 1273 #define CRS_ISR_FEDIR CRS_ISR_FEDIR_Msk /* Frequency error direction */
AnnaBridge 165:e614a9f1c9e2 1274 #define CRS_ISR_FECAP_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 1275 #define CRS_ISR_FECAP_Msk (0xFFFFU << CRS_ISR_FECAP_Pos) /*!< 0xFFFF0000 */
AnnaBridge 165:e614a9f1c9e2 1276 #define CRS_ISR_FECAP CRS_ISR_FECAP_Msk /* Frequency error capture */
AnnaBridge 165:e614a9f1c9e2 1277
AnnaBridge 165:e614a9f1c9e2 1278 /******************* Bit definition for CRS_ICR register *********************/
AnnaBridge 165:e614a9f1c9e2 1279 #define CRS_ICR_SYNCOKC_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1280 #define CRS_ICR_SYNCOKC_Msk (0x1U << CRS_ICR_SYNCOKC_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 1281 #define CRS_ICR_SYNCOKC CRS_ICR_SYNCOKC_Msk /* SYNC event OK clear flag */
AnnaBridge 165:e614a9f1c9e2 1282 #define CRS_ICR_SYNCWARNC_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 1283 #define CRS_ICR_SYNCWARNC_Msk (0x1U << CRS_ICR_SYNCWARNC_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 1284 #define CRS_ICR_SYNCWARNC CRS_ICR_SYNCWARNC_Msk /* SYNC warning clear flag */
AnnaBridge 165:e614a9f1c9e2 1285 #define CRS_ICR_ERRC_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 1286 #define CRS_ICR_ERRC_Msk (0x1U << CRS_ICR_ERRC_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 1287 #define CRS_ICR_ERRC CRS_ICR_ERRC_Msk /* Error clear flag */
AnnaBridge 165:e614a9f1c9e2 1288 #define CRS_ICR_ESYNCC_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 1289 #define CRS_ICR_ESYNCC_Msk (0x1U << CRS_ICR_ESYNCC_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 1290 #define CRS_ICR_ESYNCC CRS_ICR_ESYNCC_Msk /* Expected SYNC clear flag */
AnnaBridge 165:e614a9f1c9e2 1291
AnnaBridge 165:e614a9f1c9e2 1292 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 1293 /* */
AnnaBridge 165:e614a9f1c9e2 1294 /* Digital to Analog Converter (DAC) */
AnnaBridge 165:e614a9f1c9e2 1295 /* */
AnnaBridge 165:e614a9f1c9e2 1296 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 1297
AnnaBridge 165:e614a9f1c9e2 1298 /*
AnnaBridge 165:e614a9f1c9e2 1299 * @brief Specific device feature definitions (not present on all devices in the STM32L0 family)
AnnaBridge 165:e614a9f1c9e2 1300 */
AnnaBridge 165:e614a9f1c9e2 1301 #define DAC_CHANNEL2_SUPPORT /*!< DAC feature available only on specific devices: availability of DAC channel 2 */
AnnaBridge 165:e614a9f1c9e2 1302
AnnaBridge 165:e614a9f1c9e2 1303 /******************** Bit definition for DAC_CR register ********************/
AnnaBridge 165:e614a9f1c9e2 1304 #define DAC_CR_EN1_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1305 #define DAC_CR_EN1_Msk (0x1U << DAC_CR_EN1_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 1306 #define DAC_CR_EN1 DAC_CR_EN1_Msk /*!< DAC channel1 enable */
AnnaBridge 165:e614a9f1c9e2 1307 #define DAC_CR_BOFF1_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 1308 #define DAC_CR_BOFF1_Msk (0x1U << DAC_CR_BOFF1_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 1309 #define DAC_CR_BOFF1 DAC_CR_BOFF1_Msk /*!< DAC channel1 output buffer disable */
AnnaBridge 165:e614a9f1c9e2 1310 #define DAC_CR_TEN1_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 1311 #define DAC_CR_TEN1_Msk (0x1U << DAC_CR_TEN1_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 1312 #define DAC_CR_TEN1 DAC_CR_TEN1_Msk /*!< DAC channel1 Trigger enable */
AnnaBridge 165:e614a9f1c9e2 1313
AnnaBridge 165:e614a9f1c9e2 1314 #define DAC_CR_TSEL1_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 1315 #define DAC_CR_TSEL1_Msk (0x7U << DAC_CR_TSEL1_Pos) /*!< 0x00000038 */
AnnaBridge 165:e614a9f1c9e2 1316 #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk /*!< TSEL1[2:0] (DAC channel1 Trigger selection) */
AnnaBridge 165:e614a9f1c9e2 1317 #define DAC_CR_TSEL1_0 (0x1U << DAC_CR_TSEL1_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 1318 #define DAC_CR_TSEL1_1 (0x2U << DAC_CR_TSEL1_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 1319 #define DAC_CR_TSEL1_2 (0x4U << DAC_CR_TSEL1_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 1320
AnnaBridge 165:e614a9f1c9e2 1321 #define DAC_CR_WAVE1_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 1322 #define DAC_CR_WAVE1_Msk (0x3U << DAC_CR_WAVE1_Pos) /*!< 0x000000C0 */
AnnaBridge 165:e614a9f1c9e2 1323 #define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk /*!< WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */
AnnaBridge 165:e614a9f1c9e2 1324 #define DAC_CR_WAVE1_0 (0x1U << DAC_CR_WAVE1_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 1325 #define DAC_CR_WAVE1_1 (0x2U << DAC_CR_WAVE1_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 1326
AnnaBridge 165:e614a9f1c9e2 1327 #define DAC_CR_MAMP1_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 1328 #define DAC_CR_MAMP1_Msk (0xFU << DAC_CR_MAMP1_Pos) /*!< 0x00000F00 */
AnnaBridge 165:e614a9f1c9e2 1329 #define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk /*!< MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */
AnnaBridge 165:e614a9f1c9e2 1330 #define DAC_CR_MAMP1_0 (0x1U << DAC_CR_MAMP1_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 1331 #define DAC_CR_MAMP1_1 (0x2U << DAC_CR_MAMP1_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 1332 #define DAC_CR_MAMP1_2 (0x4U << DAC_CR_MAMP1_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 1333 #define DAC_CR_MAMP1_3 (0x8U << DAC_CR_MAMP1_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 1334
AnnaBridge 165:e614a9f1c9e2 1335 #define DAC_CR_DMAEN1_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 1336 #define DAC_CR_DMAEN1_Msk (0x1U << DAC_CR_DMAEN1_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 1337 #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk /*!< DAC channel1 DMA enable */
AnnaBridge 165:e614a9f1c9e2 1338 #define DAC_CR_DMAUDRIE1_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 1339 #define DAC_CR_DMAUDRIE1_Msk (0x1U << DAC_CR_DMAUDRIE1_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 1340 #define DAC_CR_DMAUDRIE1 DAC_CR_DMAUDRIE1_Msk /*!< DAC channel1 DMA Underrun interrupt enable */
AnnaBridge 165:e614a9f1c9e2 1341
AnnaBridge 165:e614a9f1c9e2 1342 #define DAC_CR_EN2_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 1343 #define DAC_CR_EN2_Msk (0x1U << DAC_CR_EN2_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 1344 #define DAC_CR_EN2 DAC_CR_EN2_Msk /*!< DAC channel2 enable */
AnnaBridge 165:e614a9f1c9e2 1345 #define DAC_CR_BOFF2_Pos (17U)
AnnaBridge 165:e614a9f1c9e2 1346 #define DAC_CR_BOFF2_Msk (0x1U << DAC_CR_BOFF2_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 1347 #define DAC_CR_BOFF2 DAC_CR_BOFF2_Msk /*!< DAC channel2 output buffer disable */
AnnaBridge 165:e614a9f1c9e2 1348 #define DAC_CR_TEN2_Pos (18U)
AnnaBridge 165:e614a9f1c9e2 1349 #define DAC_CR_TEN2_Msk (0x1U << DAC_CR_TEN2_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 1350 #define DAC_CR_TEN2 DAC_CR_TEN2_Msk /*!< DAC channel2 Trigger enable */
AnnaBridge 165:e614a9f1c9e2 1351
AnnaBridge 165:e614a9f1c9e2 1352 #define DAC_CR_TSEL2_Pos (19U)
AnnaBridge 165:e614a9f1c9e2 1353 #define DAC_CR_TSEL2_Msk (0x7U << DAC_CR_TSEL2_Pos) /*!< 0x00380000 */
AnnaBridge 165:e614a9f1c9e2 1354 #define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk /*!< TSEL2[2:0] (DAC channel2 Trigger selection) */
AnnaBridge 165:e614a9f1c9e2 1355 #define DAC_CR_TSEL2_0 (0x1U << DAC_CR_TSEL2_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 1356 #define DAC_CR_TSEL2_1 (0x2U << DAC_CR_TSEL2_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 1357 #define DAC_CR_TSEL2_2 (0x4U << DAC_CR_TSEL2_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 1358
AnnaBridge 165:e614a9f1c9e2 1359 #define DAC_CR_WAVE2_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 1360 #define DAC_CR_WAVE2_Msk (0x3U << DAC_CR_WAVE2_Pos) /*!< 0x00C00000 */
AnnaBridge 165:e614a9f1c9e2 1361 #define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk /*!< WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */
AnnaBridge 165:e614a9f1c9e2 1362 #define DAC_CR_WAVE2_0 (0x1U << DAC_CR_WAVE2_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 1363 #define DAC_CR_WAVE2_1 (0x2U << DAC_CR_WAVE2_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 1364
AnnaBridge 165:e614a9f1c9e2 1365 #define DAC_CR_MAMP2_Pos (24U)
AnnaBridge 165:e614a9f1c9e2 1366 #define DAC_CR_MAMP2_Msk (0xFU << DAC_CR_MAMP2_Pos) /*!< 0x0F000000 */
AnnaBridge 165:e614a9f1c9e2 1367 #define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk /*!< MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */
AnnaBridge 165:e614a9f1c9e2 1368 #define DAC_CR_MAMP2_0 (0x1U << DAC_CR_MAMP2_Pos) /*!< 0x01000000 */
AnnaBridge 165:e614a9f1c9e2 1369 #define DAC_CR_MAMP2_1 (0x2U << DAC_CR_MAMP2_Pos) /*!< 0x02000000 */
AnnaBridge 165:e614a9f1c9e2 1370 #define DAC_CR_MAMP2_2 (0x4U << DAC_CR_MAMP2_Pos) /*!< 0x04000000 */
AnnaBridge 165:e614a9f1c9e2 1371 #define DAC_CR_MAMP2_3 (0x8U << DAC_CR_MAMP2_Pos) /*!< 0x08000000 */
AnnaBridge 165:e614a9f1c9e2 1372
AnnaBridge 165:e614a9f1c9e2 1373 #define DAC_CR_DMAEN2_Pos (28U)
AnnaBridge 165:e614a9f1c9e2 1374 #define DAC_CR_DMAEN2_Msk (0x1U << DAC_CR_DMAEN2_Pos) /*!< 0x10000000 */
AnnaBridge 165:e614a9f1c9e2 1375 #define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk /*!< DAC channel2 DMA enabled */
AnnaBridge 165:e614a9f1c9e2 1376 #define DAC_CR_DMAUDRIE2_Pos (29U)
AnnaBridge 165:e614a9f1c9e2 1377 #define DAC_CR_DMAUDRIE2_Msk (0x1U << DAC_CR_DMAUDRIE2_Pos) /*!< 0x20000000 */
AnnaBridge 165:e614a9f1c9e2 1378 #define DAC_CR_DMAUDRIE2 DAC_CR_DMAUDRIE2_Msk /*!< DAC channel12DMA Underrun interrupt enable */
AnnaBridge 165:e614a9f1c9e2 1379
AnnaBridge 165:e614a9f1c9e2 1380 /***************** Bit definition for DAC_SWTRIGR register ******************/
AnnaBridge 165:e614a9f1c9e2 1381 #define DAC_SWTRIGR_SWTRIG1_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1382 #define DAC_SWTRIGR_SWTRIG1_Msk (0x1U << DAC_SWTRIGR_SWTRIG1_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 1383 #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk /*!< DAC channel1 software trigger */
AnnaBridge 165:e614a9f1c9e2 1384 #define DAC_SWTRIGR_SWTRIG2_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 1385 #define DAC_SWTRIGR_SWTRIG2_Msk (0x1U << DAC_SWTRIGR_SWTRIG2_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 1386 #define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk /*!< DAC channel2 software trigger */
AnnaBridge 165:e614a9f1c9e2 1387
AnnaBridge 165:e614a9f1c9e2 1388 /***************** Bit definition for DAC_DHR12R1 register ******************/
AnnaBridge 165:e614a9f1c9e2 1389 #define DAC_DHR12R1_DACC1DHR_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1390 #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFU << DAC_DHR12R1_DACC1DHR_Pos) /*!< 0x00000FFF */
AnnaBridge 165:e614a9f1c9e2 1391 #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk /*!< DAC channel1 12-bit Right aligned data */
AnnaBridge 165:e614a9f1c9e2 1392
AnnaBridge 165:e614a9f1c9e2 1393 /***************** Bit definition for DAC_DHR12L1 register ******************/
AnnaBridge 165:e614a9f1c9e2 1394 #define DAC_DHR12L1_DACC1DHR_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 1395 #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFU << DAC_DHR12L1_DACC1DHR_Pos) /*!< 0x0000FFF0 */
AnnaBridge 165:e614a9f1c9e2 1396 #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk /*!< DAC channel1 12-bit Left aligned data */
AnnaBridge 165:e614a9f1c9e2 1397
AnnaBridge 165:e614a9f1c9e2 1398 /****************** Bit definition for DAC_DHR8R1 register ******************/
AnnaBridge 165:e614a9f1c9e2 1399 #define DAC_DHR8R1_DACC1DHR_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1400 #define DAC_DHR8R1_DACC1DHR_Msk (0xFFU << DAC_DHR8R1_DACC1DHR_Pos) /*!< 0x000000FF */
AnnaBridge 165:e614a9f1c9e2 1401 #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk /*!< DAC channel1 8-bit Right aligned data */
AnnaBridge 165:e614a9f1c9e2 1402
AnnaBridge 165:e614a9f1c9e2 1403 /***************** Bit definition for DAC_DHR12R2 register ******************/
AnnaBridge 165:e614a9f1c9e2 1404 #define DAC_DHR12R2_DACC2DHR_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1405 #define DAC_DHR12R2_DACC2DHR_Msk (0xFFFU << DAC_DHR12R2_DACC2DHR_Pos) /*!< 0x00000FFF */
AnnaBridge 165:e614a9f1c9e2 1406 #define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk /*!< DAC channel2 12-bit Right aligned data */
AnnaBridge 165:e614a9f1c9e2 1407
AnnaBridge 165:e614a9f1c9e2 1408 /***************** Bit definition for DAC_DHR12L2 register ******************/
AnnaBridge 165:e614a9f1c9e2 1409 #define DAC_DHR12L2_DACC2DHR_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 1410 #define DAC_DHR12L2_DACC2DHR_Msk (0xFFFU << DAC_DHR12L2_DACC2DHR_Pos) /*!< 0x0000FFF0 */
AnnaBridge 165:e614a9f1c9e2 1411 #define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk /*!< DAC channel2 12-bit Left aligned data */
AnnaBridge 165:e614a9f1c9e2 1412
AnnaBridge 165:e614a9f1c9e2 1413 /****************** Bit definition for DAC_DHR8R2 register ******************/
AnnaBridge 165:e614a9f1c9e2 1414 #define DAC_DHR8R2_DACC2DHR_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1415 #define DAC_DHR8R2_DACC2DHR_Msk (0xFFU << DAC_DHR8R2_DACC2DHR_Pos) /*!< 0x000000FF */
AnnaBridge 165:e614a9f1c9e2 1416 #define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk /*!< DAC channel2 8-bit Right aligned data */
AnnaBridge 165:e614a9f1c9e2 1417
AnnaBridge 165:e614a9f1c9e2 1418 /***************** Bit definition for DAC_DHR12RD register ******************/
AnnaBridge 165:e614a9f1c9e2 1419 #define DAC_DHR12RD_DACC1DHR_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1420 #define DAC_DHR12RD_DACC1DHR_Msk (0xFFFU << DAC_DHR12RD_DACC1DHR_Pos) /*!< 0x00000FFF */
AnnaBridge 165:e614a9f1c9e2 1421 #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk /*!< DAC channel1 12-bit Right aligned data */
AnnaBridge 165:e614a9f1c9e2 1422 #define DAC_DHR12RD_DACC2DHR_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 1423 #define DAC_DHR12RD_DACC2DHR_Msk (0xFFFU << DAC_DHR12RD_DACC2DHR_Pos) /*!< 0x0FFF0000 */
AnnaBridge 165:e614a9f1c9e2 1424 #define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk /*!< DAC channel2 12-bit Right aligned data */
AnnaBridge 165:e614a9f1c9e2 1425
AnnaBridge 165:e614a9f1c9e2 1426 /***************** Bit definition for DAC_DHR12LD register ******************/
AnnaBridge 165:e614a9f1c9e2 1427 #define DAC_DHR12LD_DACC1DHR_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 1428 #define DAC_DHR12LD_DACC1DHR_Msk (0xFFFU << DAC_DHR12LD_DACC1DHR_Pos) /*!< 0x0000FFF0 */
AnnaBridge 165:e614a9f1c9e2 1429 #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk /*!< DAC channel1 12-bit Left aligned data */
AnnaBridge 165:e614a9f1c9e2 1430 #define DAC_DHR12LD_DACC2DHR_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 1431 #define DAC_DHR12LD_DACC2DHR_Msk (0xFFFU << DAC_DHR12LD_DACC2DHR_Pos) /*!< 0xFFF00000 */
AnnaBridge 165:e614a9f1c9e2 1432 #define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk /*!< DAC channel2 12-bit Left aligned data */
AnnaBridge 165:e614a9f1c9e2 1433
AnnaBridge 165:e614a9f1c9e2 1434 /****************** Bit definition for DAC_DHR8RD register ******************/
AnnaBridge 165:e614a9f1c9e2 1435 #define DAC_DHR8RD_DACC1DHR_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1436 #define DAC_DHR8RD_DACC1DHR_Msk (0xFFU << DAC_DHR8RD_DACC1DHR_Pos) /*!< 0x000000FF */
AnnaBridge 165:e614a9f1c9e2 1437 #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk /*!< DAC channel1 8-bit Right aligned data */
AnnaBridge 165:e614a9f1c9e2 1438 #define DAC_DHR8RD_DACC2DHR_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 1439 #define DAC_DHR8RD_DACC2DHR_Msk (0xFFU << DAC_DHR8RD_DACC2DHR_Pos) /*!< 0x0000FF00 */
AnnaBridge 165:e614a9f1c9e2 1440 #define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk /*!< DAC channel2 8-bit Right aligned data */
AnnaBridge 165:e614a9f1c9e2 1441
AnnaBridge 165:e614a9f1c9e2 1442 /******************* Bit definition for DAC_DOR1 register *******************/
AnnaBridge 165:e614a9f1c9e2 1443 #define DAC_DOR1_DACC1DOR ((uint16_t)0x00000FFFU) /*!< DAC channel1 data output */
AnnaBridge 165:e614a9f1c9e2 1444
AnnaBridge 165:e614a9f1c9e2 1445 /******************* Bit definition for DAC_DOR2 register *******************/
AnnaBridge 165:e614a9f1c9e2 1446 #define DAC_DOR2_DACC2DOR_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1447 #define DAC_DOR2_DACC2DOR_Msk (0xFFFU << DAC_DOR2_DACC2DOR_Pos) /*!< 0x00000FFF */
AnnaBridge 165:e614a9f1c9e2 1448 #define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk /*!< DAC channel2 data output */
AnnaBridge 165:e614a9f1c9e2 1449
AnnaBridge 165:e614a9f1c9e2 1450 /******************** Bit definition for DAC_SR register ********************/
AnnaBridge 165:e614a9f1c9e2 1451 #define DAC_SR_DMAUDR1_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 1452 #define DAC_SR_DMAUDR1_Msk (0x1U << DAC_SR_DMAUDR1_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 1453 #define DAC_SR_DMAUDR1 DAC_SR_DMAUDR1_Msk /*!< DAC channel1 DMA underrun flag */
AnnaBridge 165:e614a9f1c9e2 1454 #define DAC_SR_DMAUDR2_Pos (29U)
AnnaBridge 165:e614a9f1c9e2 1455 #define DAC_SR_DMAUDR2_Msk (0x1U << DAC_SR_DMAUDR2_Pos) /*!< 0x20000000 */
AnnaBridge 165:e614a9f1c9e2 1456 #define DAC_SR_DMAUDR2 DAC_SR_DMAUDR2_Msk /*!< DAC channel2 DMA underrun flag */
AnnaBridge 165:e614a9f1c9e2 1457
AnnaBridge 165:e614a9f1c9e2 1458 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 1459 /* */
AnnaBridge 165:e614a9f1c9e2 1460 /* Debug MCU (DBGMCU) */
AnnaBridge 165:e614a9f1c9e2 1461 /* */
AnnaBridge 165:e614a9f1c9e2 1462 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 1463
AnnaBridge 165:e614a9f1c9e2 1464 /**************** Bit definition for DBGMCU_IDCODE register *****************/
AnnaBridge 165:e614a9f1c9e2 1465 #define DBGMCU_IDCODE_DEV_ID_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1466 #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFU << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */
AnnaBridge 165:e614a9f1c9e2 1467 #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk /*!< Device Identifier */
AnnaBridge 165:e614a9f1c9e2 1468
AnnaBridge 165:e614a9f1c9e2 1469 #define DBGMCU_IDCODE_DIV_ID_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 1470 #define DBGMCU_IDCODE_DIV_ID_Msk (0xFU << DBGMCU_IDCODE_DIV_ID_Pos) /*!< 0x0000F000 */
AnnaBridge 165:e614a9f1c9e2 1471 #define DBGMCU_IDCODE_DIV_ID DBGMCU_IDCODE_DIV_ID_Msk /*!< Division Identifier */
AnnaBridge 165:e614a9f1c9e2 1472 #define DBGMCU_IDCODE_MCD_DIV_ID_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 1473 #define DBGMCU_IDCODE_MCD_DIV_ID_Msk (0x3U << DBGMCU_IDCODE_MCD_DIV_ID_Pos) /*!< 0x00006000 */
AnnaBridge 165:e614a9f1c9e2 1474 #define DBGMCU_IDCODE_MCD_DIV_ID DBGMCU_IDCODE_MCD_DIV_ID_Msk /*!< MCD divsion ID is 6 */
AnnaBridge 165:e614a9f1c9e2 1475 #define DBGMCU_IDCODE_REV_ID_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 1476 #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFU << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */
AnnaBridge 165:e614a9f1c9e2 1477 #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk /*!< REV_ID[15:0] bits (Revision Identifier) */
AnnaBridge 165:e614a9f1c9e2 1478 #define DBGMCU_IDCODE_REV_ID_0 (0x0001U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 1479 #define DBGMCU_IDCODE_REV_ID_1 (0x0002U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 1480 #define DBGMCU_IDCODE_REV_ID_2 (0x0004U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 1481 #define DBGMCU_IDCODE_REV_ID_3 (0x0008U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 1482 #define DBGMCU_IDCODE_REV_ID_4 (0x0010U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 1483 #define DBGMCU_IDCODE_REV_ID_5 (0x0020U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 1484 #define DBGMCU_IDCODE_REV_ID_6 (0x0040U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 1485 #define DBGMCU_IDCODE_REV_ID_7 (0x0080U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 1486 #define DBGMCU_IDCODE_REV_ID_8 (0x0100U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x01000000 */
AnnaBridge 165:e614a9f1c9e2 1487 #define DBGMCU_IDCODE_REV_ID_9 (0x0200U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x02000000 */
AnnaBridge 165:e614a9f1c9e2 1488 #define DBGMCU_IDCODE_REV_ID_10 (0x0400U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x04000000 */
AnnaBridge 165:e614a9f1c9e2 1489 #define DBGMCU_IDCODE_REV_ID_11 (0x0800U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x08000000 */
AnnaBridge 165:e614a9f1c9e2 1490 #define DBGMCU_IDCODE_REV_ID_12 (0x1000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x10000000 */
AnnaBridge 165:e614a9f1c9e2 1491 #define DBGMCU_IDCODE_REV_ID_13 (0x2000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x20000000 */
AnnaBridge 165:e614a9f1c9e2 1492 #define DBGMCU_IDCODE_REV_ID_14 (0x4000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x40000000 */
AnnaBridge 165:e614a9f1c9e2 1493 #define DBGMCU_IDCODE_REV_ID_15 (0x8000U << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0x80000000 */
AnnaBridge 165:e614a9f1c9e2 1494
AnnaBridge 165:e614a9f1c9e2 1495 /****************** Bit definition for DBGMCU_CR register *******************/
AnnaBridge 165:e614a9f1c9e2 1496 #define DBGMCU_CR_DBG_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1497 #define DBGMCU_CR_DBG_Msk (0x7U << DBGMCU_CR_DBG_Pos) /*!< 0x00000007 */
AnnaBridge 165:e614a9f1c9e2 1498 #define DBGMCU_CR_DBG DBGMCU_CR_DBG_Msk /*!< Debug mode mask */
AnnaBridge 165:e614a9f1c9e2 1499 #define DBGMCU_CR_DBG_SLEEP_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1500 #define DBGMCU_CR_DBG_SLEEP_Msk (0x1U << DBGMCU_CR_DBG_SLEEP_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 1501 #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk /*!< Debug Sleep Mode */
AnnaBridge 165:e614a9f1c9e2 1502 #define DBGMCU_CR_DBG_STOP_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 1503 #define DBGMCU_CR_DBG_STOP_Msk (0x1U << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 1504 #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk /*!< Debug Stop Mode */
AnnaBridge 165:e614a9f1c9e2 1505 #define DBGMCU_CR_DBG_STANDBY_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 1506 #define DBGMCU_CR_DBG_STANDBY_Msk (0x1U << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 1507 #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk /*!< Debug Standby mode */
AnnaBridge 165:e614a9f1c9e2 1508
AnnaBridge 165:e614a9f1c9e2 1509 /****************** Bit definition for DBGMCU_APB1_FZ register **************/
AnnaBridge 165:e614a9f1c9e2 1510 #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1511 #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 1512 #define DBGMCU_APB1_FZ_DBG_TIM2_STOP DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk /*!< TIM2 counter stopped when core is halted */
AnnaBridge 165:e614a9f1c9e2 1513 #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 1514 #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 1515 #define DBGMCU_APB1_FZ_DBG_TIM3_STOP DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk
AnnaBridge 165:e614a9f1c9e2 1516 #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 1517 #define DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM6_STOP_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 1518 #define DBGMCU_APB1_FZ_DBG_TIM6_STOP DBGMCU_APB1_FZ_DBG_TIM6_STOP_Msk /*!< TIM6 counter stopped when core is halted */
AnnaBridge 165:e614a9f1c9e2 1519 #define DBGMCU_APB1_FZ_DBG_TIM7_STOP_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 1520 #define DBGMCU_APB1_FZ_DBG_TIM7_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_TIM7_STOP_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 1521 #define DBGMCU_APB1_FZ_DBG_TIM7_STOP DBGMCU_APB1_FZ_DBG_TIM7_STOP_Msk
AnnaBridge 165:e614a9f1c9e2 1522 #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 1523 #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 1524 #define DBGMCU_APB1_FZ_DBG_RTC_STOP DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk /*!< RTC Calendar frozen when core is halted */
AnnaBridge 165:e614a9f1c9e2 1525 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 1526 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 1527 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk /*!< Debug Window Watchdog stopped when Core is halted */
AnnaBridge 165:e614a9f1c9e2 1528 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 1529 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 1530 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk /*!< Debug Independent Watchdog stopped when Core is halted */
AnnaBridge 165:e614a9f1c9e2 1531 #define DBGMCU_APB1_FZ_DBG_I2C1_STOP_Pos (21U)
AnnaBridge 165:e614a9f1c9e2 1532 #define DBGMCU_APB1_FZ_DBG_I2C1_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_I2C1_STOP_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 1533 #define DBGMCU_APB1_FZ_DBG_I2C1_STOP DBGMCU_APB1_FZ_DBG_I2C1_STOP_Msk /*!< I2C1 SMBUS timeout mode stopped when Core is halted */
AnnaBridge 165:e614a9f1c9e2 1534 #define DBGMCU_APB1_FZ_DBG_I2C2_STOP_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 1535 #define DBGMCU_APB1_FZ_DBG_I2C2_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_I2C2_STOP_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 1536 #define DBGMCU_APB1_FZ_DBG_I2C2_STOP DBGMCU_APB1_FZ_DBG_I2C2_STOP_Msk /*!< I2C2 SMBUS timeout mode stopped when Core is halted */
AnnaBridge 165:e614a9f1c9e2 1537 #define DBGMCU_APB1_FZ_DBG_I2C3_STOP_Pos (23U)
AnnaBridge 165:e614a9f1c9e2 1538 #define DBGMCU_APB1_FZ_DBG_I2C3_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_I2C3_STOP_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 1539 #define DBGMCU_APB1_FZ_DBG_I2C3_STOP DBGMCU_APB1_FZ_DBG_I2C3_STOP_Msk /*!< I2C3 SMBUS timeout mode stopped when Core is halted */
AnnaBridge 165:e614a9f1c9e2 1540 #define DBGMCU_APB1_FZ_DBG_LPTIMER_STOP_Pos (31U)
AnnaBridge 165:e614a9f1c9e2 1541 #define DBGMCU_APB1_FZ_DBG_LPTIMER_STOP_Msk (0x1U << DBGMCU_APB1_FZ_DBG_LPTIMER_STOP_Pos) /*!< 0x80000000 */
AnnaBridge 165:e614a9f1c9e2 1542 #define DBGMCU_APB1_FZ_DBG_LPTIMER_STOP DBGMCU_APB1_FZ_DBG_LPTIMER_STOP_Msk /*!< LPTIM1 counter stopped when core is halted */
AnnaBridge 165:e614a9f1c9e2 1543 /****************** Bit definition for DBGMCU_APB2_FZ register **************/
AnnaBridge 165:e614a9f1c9e2 1544 #define DBGMCU_APB2_FZ_DBG_TIM22_STOP_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 1545 #define DBGMCU_APB2_FZ_DBG_TIM22_STOP_Msk (0x1U << DBGMCU_APB2_FZ_DBG_TIM22_STOP_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 1546 #define DBGMCU_APB2_FZ_DBG_TIM22_STOP DBGMCU_APB2_FZ_DBG_TIM22_STOP_Msk /*!< TIM22 counter stopped when core is halted */
AnnaBridge 165:e614a9f1c9e2 1547 #define DBGMCU_APB2_FZ_DBG_TIM21_STOP_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 1548 #define DBGMCU_APB2_FZ_DBG_TIM21_STOP_Msk (0x1U << DBGMCU_APB2_FZ_DBG_TIM21_STOP_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 1549 #define DBGMCU_APB2_FZ_DBG_TIM21_STOP DBGMCU_APB2_FZ_DBG_TIM21_STOP_Msk /*!< TIM21 counter stopped when core is halted */
AnnaBridge 165:e614a9f1c9e2 1550
AnnaBridge 165:e614a9f1c9e2 1551 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 1552 /* */
AnnaBridge 165:e614a9f1c9e2 1553 /* DMA Controller (DMA) */
AnnaBridge 165:e614a9f1c9e2 1554 /* */
AnnaBridge 165:e614a9f1c9e2 1555 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 1556
AnnaBridge 165:e614a9f1c9e2 1557 /******************* Bit definition for DMA_ISR register ********************/
AnnaBridge 165:e614a9f1c9e2 1558 #define DMA_ISR_GIF1_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1559 #define DMA_ISR_GIF1_Msk (0x1U << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 1560 #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */
AnnaBridge 165:e614a9f1c9e2 1561 #define DMA_ISR_TCIF1_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 1562 #define DMA_ISR_TCIF1_Msk (0x1U << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 1563 #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */
AnnaBridge 165:e614a9f1c9e2 1564 #define DMA_ISR_HTIF1_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 1565 #define DMA_ISR_HTIF1_Msk (0x1U << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 1566 #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */
AnnaBridge 165:e614a9f1c9e2 1567 #define DMA_ISR_TEIF1_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 1568 #define DMA_ISR_TEIF1_Msk (0x1U << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 1569 #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */
AnnaBridge 165:e614a9f1c9e2 1570 #define DMA_ISR_GIF2_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 1571 #define DMA_ISR_GIF2_Msk (0x1U << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 1572 #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */
AnnaBridge 165:e614a9f1c9e2 1573 #define DMA_ISR_TCIF2_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 1574 #define DMA_ISR_TCIF2_Msk (0x1U << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 1575 #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */
AnnaBridge 165:e614a9f1c9e2 1576 #define DMA_ISR_HTIF2_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 1577 #define DMA_ISR_HTIF2_Msk (0x1U << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 1578 #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */
AnnaBridge 165:e614a9f1c9e2 1579 #define DMA_ISR_TEIF2_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 1580 #define DMA_ISR_TEIF2_Msk (0x1U << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 1581 #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */
AnnaBridge 165:e614a9f1c9e2 1582 #define DMA_ISR_GIF3_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 1583 #define DMA_ISR_GIF3_Msk (0x1U << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 1584 #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */
AnnaBridge 165:e614a9f1c9e2 1585 #define DMA_ISR_TCIF3_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 1586 #define DMA_ISR_TCIF3_Msk (0x1U << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 1587 #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */
AnnaBridge 165:e614a9f1c9e2 1588 #define DMA_ISR_HTIF3_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 1589 #define DMA_ISR_HTIF3_Msk (0x1U << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 1590 #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */
AnnaBridge 165:e614a9f1c9e2 1591 #define DMA_ISR_TEIF3_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 1592 #define DMA_ISR_TEIF3_Msk (0x1U << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 1593 #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */
AnnaBridge 165:e614a9f1c9e2 1594 #define DMA_ISR_GIF4_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 1595 #define DMA_ISR_GIF4_Msk (0x1U << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 1596 #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */
AnnaBridge 165:e614a9f1c9e2 1597 #define DMA_ISR_TCIF4_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 1598 #define DMA_ISR_TCIF4_Msk (0x1U << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 1599 #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */
AnnaBridge 165:e614a9f1c9e2 1600 #define DMA_ISR_HTIF4_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 1601 #define DMA_ISR_HTIF4_Msk (0x1U << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 1602 #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */
AnnaBridge 165:e614a9f1c9e2 1603 #define DMA_ISR_TEIF4_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 1604 #define DMA_ISR_TEIF4_Msk (0x1U << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 1605 #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */
AnnaBridge 165:e614a9f1c9e2 1606 #define DMA_ISR_GIF5_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 1607 #define DMA_ISR_GIF5_Msk (0x1U << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 1608 #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */
AnnaBridge 165:e614a9f1c9e2 1609 #define DMA_ISR_TCIF5_Pos (17U)
AnnaBridge 165:e614a9f1c9e2 1610 #define DMA_ISR_TCIF5_Msk (0x1U << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 1611 #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */
AnnaBridge 165:e614a9f1c9e2 1612 #define DMA_ISR_HTIF5_Pos (18U)
AnnaBridge 165:e614a9f1c9e2 1613 #define DMA_ISR_HTIF5_Msk (0x1U << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 1614 #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */
AnnaBridge 165:e614a9f1c9e2 1615 #define DMA_ISR_TEIF5_Pos (19U)
AnnaBridge 165:e614a9f1c9e2 1616 #define DMA_ISR_TEIF5_Msk (0x1U << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 1617 #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */
AnnaBridge 165:e614a9f1c9e2 1618 #define DMA_ISR_GIF6_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 1619 #define DMA_ISR_GIF6_Msk (0x1U << DMA_ISR_GIF6_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 1620 #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk /*!< Channel 6 Global interrupt flag */
AnnaBridge 165:e614a9f1c9e2 1621 #define DMA_ISR_TCIF6_Pos (21U)
AnnaBridge 165:e614a9f1c9e2 1622 #define DMA_ISR_TCIF6_Msk (0x1U << DMA_ISR_TCIF6_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 1623 #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk /*!< Channel 6 Transfer Complete flag */
AnnaBridge 165:e614a9f1c9e2 1624 #define DMA_ISR_HTIF6_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 1625 #define DMA_ISR_HTIF6_Msk (0x1U << DMA_ISR_HTIF6_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 1626 #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk /*!< Channel 6 Half Transfer flag */
AnnaBridge 165:e614a9f1c9e2 1627 #define DMA_ISR_TEIF6_Pos (23U)
AnnaBridge 165:e614a9f1c9e2 1628 #define DMA_ISR_TEIF6_Msk (0x1U << DMA_ISR_TEIF6_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 1629 #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk /*!< Channel 6 Transfer Error flag */
AnnaBridge 165:e614a9f1c9e2 1630 #define DMA_ISR_GIF7_Pos (24U)
AnnaBridge 165:e614a9f1c9e2 1631 #define DMA_ISR_GIF7_Msk (0x1U << DMA_ISR_GIF7_Pos) /*!< 0x01000000 */
AnnaBridge 165:e614a9f1c9e2 1632 #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk /*!< Channel 7 Global interrupt flag */
AnnaBridge 165:e614a9f1c9e2 1633 #define DMA_ISR_TCIF7_Pos (25U)
AnnaBridge 165:e614a9f1c9e2 1634 #define DMA_ISR_TCIF7_Msk (0x1U << DMA_ISR_TCIF7_Pos) /*!< 0x02000000 */
AnnaBridge 165:e614a9f1c9e2 1635 #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk /*!< Channel 7 Transfer Complete flag */
AnnaBridge 165:e614a9f1c9e2 1636 #define DMA_ISR_HTIF7_Pos (26U)
AnnaBridge 165:e614a9f1c9e2 1637 #define DMA_ISR_HTIF7_Msk (0x1U << DMA_ISR_HTIF7_Pos) /*!< 0x04000000 */
AnnaBridge 165:e614a9f1c9e2 1638 #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk /*!< Channel 7 Half Transfer flag */
AnnaBridge 165:e614a9f1c9e2 1639 #define DMA_ISR_TEIF7_Pos (27U)
AnnaBridge 165:e614a9f1c9e2 1640 #define DMA_ISR_TEIF7_Msk (0x1U << DMA_ISR_TEIF7_Pos) /*!< 0x08000000 */
AnnaBridge 165:e614a9f1c9e2 1641 #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk /*!< Channel 7 Transfer Error flag */
AnnaBridge 165:e614a9f1c9e2 1642
AnnaBridge 165:e614a9f1c9e2 1643 /******************* Bit definition for DMA_IFCR register *******************/
AnnaBridge 165:e614a9f1c9e2 1644 #define DMA_IFCR_CGIF1_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1645 #define DMA_IFCR_CGIF1_Msk (0x1U << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 1646 #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clear */
AnnaBridge 165:e614a9f1c9e2 1647 #define DMA_IFCR_CTCIF1_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 1648 #define DMA_IFCR_CTCIF1_Msk (0x1U << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 1649 #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */
AnnaBridge 165:e614a9f1c9e2 1650 #define DMA_IFCR_CHTIF1_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 1651 #define DMA_IFCR_CHTIF1_Msk (0x1U << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 1652 #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */
AnnaBridge 165:e614a9f1c9e2 1653 #define DMA_IFCR_CTEIF1_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 1654 #define DMA_IFCR_CTEIF1_Msk (0x1U << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 1655 #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */
AnnaBridge 165:e614a9f1c9e2 1656 #define DMA_IFCR_CGIF2_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 1657 #define DMA_IFCR_CGIF2_Msk (0x1U << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 1658 #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */
AnnaBridge 165:e614a9f1c9e2 1659 #define DMA_IFCR_CTCIF2_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 1660 #define DMA_IFCR_CTCIF2_Msk (0x1U << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 1661 #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */
AnnaBridge 165:e614a9f1c9e2 1662 #define DMA_IFCR_CHTIF2_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 1663 #define DMA_IFCR_CHTIF2_Msk (0x1U << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 1664 #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */
AnnaBridge 165:e614a9f1c9e2 1665 #define DMA_IFCR_CTEIF2_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 1666 #define DMA_IFCR_CTEIF2_Msk (0x1U << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 1667 #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */
AnnaBridge 165:e614a9f1c9e2 1668 #define DMA_IFCR_CGIF3_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 1669 #define DMA_IFCR_CGIF3_Msk (0x1U << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 1670 #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */
AnnaBridge 165:e614a9f1c9e2 1671 #define DMA_IFCR_CTCIF3_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 1672 #define DMA_IFCR_CTCIF3_Msk (0x1U << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 1673 #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */
AnnaBridge 165:e614a9f1c9e2 1674 #define DMA_IFCR_CHTIF3_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 1675 #define DMA_IFCR_CHTIF3_Msk (0x1U << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 1676 #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */
AnnaBridge 165:e614a9f1c9e2 1677 #define DMA_IFCR_CTEIF3_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 1678 #define DMA_IFCR_CTEIF3_Msk (0x1U << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 1679 #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */
AnnaBridge 165:e614a9f1c9e2 1680 #define DMA_IFCR_CGIF4_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 1681 #define DMA_IFCR_CGIF4_Msk (0x1U << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 1682 #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */
AnnaBridge 165:e614a9f1c9e2 1683 #define DMA_IFCR_CTCIF4_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 1684 #define DMA_IFCR_CTCIF4_Msk (0x1U << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 1685 #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */
AnnaBridge 165:e614a9f1c9e2 1686 #define DMA_IFCR_CHTIF4_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 1687 #define DMA_IFCR_CHTIF4_Msk (0x1U << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 1688 #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */
AnnaBridge 165:e614a9f1c9e2 1689 #define DMA_IFCR_CTEIF4_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 1690 #define DMA_IFCR_CTEIF4_Msk (0x1U << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 1691 #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */
AnnaBridge 165:e614a9f1c9e2 1692 #define DMA_IFCR_CGIF5_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 1693 #define DMA_IFCR_CGIF5_Msk (0x1U << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 1694 #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */
AnnaBridge 165:e614a9f1c9e2 1695 #define DMA_IFCR_CTCIF5_Pos (17U)
AnnaBridge 165:e614a9f1c9e2 1696 #define DMA_IFCR_CTCIF5_Msk (0x1U << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 1697 #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */
AnnaBridge 165:e614a9f1c9e2 1698 #define DMA_IFCR_CHTIF5_Pos (18U)
AnnaBridge 165:e614a9f1c9e2 1699 #define DMA_IFCR_CHTIF5_Msk (0x1U << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 1700 #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */
AnnaBridge 165:e614a9f1c9e2 1701 #define DMA_IFCR_CTEIF5_Pos (19U)
AnnaBridge 165:e614a9f1c9e2 1702 #define DMA_IFCR_CTEIF5_Msk (0x1U << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 1703 #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */
AnnaBridge 165:e614a9f1c9e2 1704 #define DMA_IFCR_CGIF6_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 1705 #define DMA_IFCR_CGIF6_Msk (0x1U << DMA_IFCR_CGIF6_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 1706 #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk /*!< Channel 6 Global interrupt clear */
AnnaBridge 165:e614a9f1c9e2 1707 #define DMA_IFCR_CTCIF6_Pos (21U)
AnnaBridge 165:e614a9f1c9e2 1708 #define DMA_IFCR_CTCIF6_Msk (0x1U << DMA_IFCR_CTCIF6_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 1709 #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk /*!< Channel 6 Transfer Complete clear */
AnnaBridge 165:e614a9f1c9e2 1710 #define DMA_IFCR_CHTIF6_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 1711 #define DMA_IFCR_CHTIF6_Msk (0x1U << DMA_IFCR_CHTIF6_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 1712 #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk /*!< Channel 6 Half Transfer clear */
AnnaBridge 165:e614a9f1c9e2 1713 #define DMA_IFCR_CTEIF6_Pos (23U)
AnnaBridge 165:e614a9f1c9e2 1714 #define DMA_IFCR_CTEIF6_Msk (0x1U << DMA_IFCR_CTEIF6_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 1715 #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk /*!< Channel 6 Transfer Error clear */
AnnaBridge 165:e614a9f1c9e2 1716 #define DMA_IFCR_CGIF7_Pos (24U)
AnnaBridge 165:e614a9f1c9e2 1717 #define DMA_IFCR_CGIF7_Msk (0x1U << DMA_IFCR_CGIF7_Pos) /*!< 0x01000000 */
AnnaBridge 165:e614a9f1c9e2 1718 #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk /*!< Channel 7 Global interrupt clear */
AnnaBridge 165:e614a9f1c9e2 1719 #define DMA_IFCR_CTCIF7_Pos (25U)
AnnaBridge 165:e614a9f1c9e2 1720 #define DMA_IFCR_CTCIF7_Msk (0x1U << DMA_IFCR_CTCIF7_Pos) /*!< 0x02000000 */
AnnaBridge 165:e614a9f1c9e2 1721 #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk /*!< Channel 7 Transfer Complete clear */
AnnaBridge 165:e614a9f1c9e2 1722 #define DMA_IFCR_CHTIF7_Pos (26U)
AnnaBridge 165:e614a9f1c9e2 1723 #define DMA_IFCR_CHTIF7_Msk (0x1U << DMA_IFCR_CHTIF7_Pos) /*!< 0x04000000 */
AnnaBridge 165:e614a9f1c9e2 1724 #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk /*!< Channel 7 Half Transfer clear */
AnnaBridge 165:e614a9f1c9e2 1725 #define DMA_IFCR_CTEIF7_Pos (27U)
AnnaBridge 165:e614a9f1c9e2 1726 #define DMA_IFCR_CTEIF7_Msk (0x1U << DMA_IFCR_CTEIF7_Pos) /*!< 0x08000000 */
AnnaBridge 165:e614a9f1c9e2 1727 #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk /*!< Channel 7 Transfer Error clear */
AnnaBridge 165:e614a9f1c9e2 1728
AnnaBridge 165:e614a9f1c9e2 1729 /******************* Bit definition for DMA_CCR register ********************/
AnnaBridge 165:e614a9f1c9e2 1730 #define DMA_CCR_EN_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1731 #define DMA_CCR_EN_Msk (0x1U << DMA_CCR_EN_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 1732 #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable */
AnnaBridge 165:e614a9f1c9e2 1733 #define DMA_CCR_TCIE_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 1734 #define DMA_CCR_TCIE_Msk (0x1U << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 1735 #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */
AnnaBridge 165:e614a9f1c9e2 1736 #define DMA_CCR_HTIE_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 1737 #define DMA_CCR_HTIE_Msk (0x1U << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 1738 #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */
AnnaBridge 165:e614a9f1c9e2 1739 #define DMA_CCR_TEIE_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 1740 #define DMA_CCR_TEIE_Msk (0x1U << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 1741 #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */
AnnaBridge 165:e614a9f1c9e2 1742 #define DMA_CCR_DIR_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 1743 #define DMA_CCR_DIR_Msk (0x1U << DMA_CCR_DIR_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 1744 #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */
AnnaBridge 165:e614a9f1c9e2 1745 #define DMA_CCR_CIRC_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 1746 #define DMA_CCR_CIRC_Msk (0x1U << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 1747 #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */
AnnaBridge 165:e614a9f1c9e2 1748 #define DMA_CCR_PINC_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 1749 #define DMA_CCR_PINC_Msk (0x1U << DMA_CCR_PINC_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 1750 #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */
AnnaBridge 165:e614a9f1c9e2 1751 #define DMA_CCR_MINC_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 1752 #define DMA_CCR_MINC_Msk (0x1U << DMA_CCR_MINC_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 1753 #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */
AnnaBridge 165:e614a9f1c9e2 1754
AnnaBridge 165:e614a9f1c9e2 1755 #define DMA_CCR_PSIZE_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 1756 #define DMA_CCR_PSIZE_Msk (0x3U << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */
AnnaBridge 165:e614a9f1c9e2 1757 #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */
AnnaBridge 165:e614a9f1c9e2 1758 #define DMA_CCR_PSIZE_0 (0x1U << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 1759 #define DMA_CCR_PSIZE_1 (0x2U << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 1760
AnnaBridge 165:e614a9f1c9e2 1761 #define DMA_CCR_MSIZE_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 1762 #define DMA_CCR_MSIZE_Msk (0x3U << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */
AnnaBridge 165:e614a9f1c9e2 1763 #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */
AnnaBridge 165:e614a9f1c9e2 1764 #define DMA_CCR_MSIZE_0 (0x1U << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 1765 #define DMA_CCR_MSIZE_1 (0x2U << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 1766
AnnaBridge 165:e614a9f1c9e2 1767 #define DMA_CCR_PL_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 1768 #define DMA_CCR_PL_Msk (0x3U << DMA_CCR_PL_Pos) /*!< 0x00003000 */
AnnaBridge 165:e614a9f1c9e2 1769 #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level)*/
AnnaBridge 165:e614a9f1c9e2 1770 #define DMA_CCR_PL_0 (0x1U << DMA_CCR_PL_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 1771 #define DMA_CCR_PL_1 (0x2U << DMA_CCR_PL_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 1772
AnnaBridge 165:e614a9f1c9e2 1773 #define DMA_CCR_MEM2MEM_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 1774 #define DMA_CCR_MEM2MEM_Msk (0x1U << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 1775 #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */
AnnaBridge 165:e614a9f1c9e2 1776
AnnaBridge 165:e614a9f1c9e2 1777 /****************** Bit definition for DMA_CNDTR register *******************/
AnnaBridge 165:e614a9f1c9e2 1778 #define DMA_CNDTR_NDT_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1779 #define DMA_CNDTR_NDT_Msk (0xFFFFU << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */
AnnaBridge 165:e614a9f1c9e2 1780 #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */
AnnaBridge 165:e614a9f1c9e2 1781
AnnaBridge 165:e614a9f1c9e2 1782 /****************** Bit definition for DMA_CPAR register ********************/
AnnaBridge 165:e614a9f1c9e2 1783 #define DMA_CPAR_PA_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1784 #define DMA_CPAR_PA_Msk (0xFFFFFFFFU << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 165:e614a9f1c9e2 1785 #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */
AnnaBridge 165:e614a9f1c9e2 1786
AnnaBridge 165:e614a9f1c9e2 1787 /****************** Bit definition for DMA_CMAR register ********************/
AnnaBridge 165:e614a9f1c9e2 1788 #define DMA_CMAR_MA_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1789 #define DMA_CMAR_MA_Msk (0xFFFFFFFFU << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 165:e614a9f1c9e2 1790 #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */
AnnaBridge 165:e614a9f1c9e2 1791
AnnaBridge 165:e614a9f1c9e2 1792
AnnaBridge 165:e614a9f1c9e2 1793 /******************* Bit definition for DMA_CSELR register *******************/
AnnaBridge 165:e614a9f1c9e2 1794 #define DMA_CSELR_C1S_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1795 #define DMA_CSELR_C1S_Msk (0xFU << DMA_CSELR_C1S_Pos) /*!< 0x0000000F */
AnnaBridge 165:e614a9f1c9e2 1796 #define DMA_CSELR_C1S DMA_CSELR_C1S_Msk /*!< Channel 1 Selection */
AnnaBridge 165:e614a9f1c9e2 1797 #define DMA_CSELR_C2S_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 1798 #define DMA_CSELR_C2S_Msk (0xFU << DMA_CSELR_C2S_Pos) /*!< 0x000000F0 */
AnnaBridge 165:e614a9f1c9e2 1799 #define DMA_CSELR_C2S DMA_CSELR_C2S_Msk /*!< Channel 2 Selection */
AnnaBridge 165:e614a9f1c9e2 1800 #define DMA_CSELR_C3S_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 1801 #define DMA_CSELR_C3S_Msk (0xFU << DMA_CSELR_C3S_Pos) /*!< 0x00000F00 */
AnnaBridge 165:e614a9f1c9e2 1802 #define DMA_CSELR_C3S DMA_CSELR_C3S_Msk /*!< Channel 3 Selection */
AnnaBridge 165:e614a9f1c9e2 1803 #define DMA_CSELR_C4S_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 1804 #define DMA_CSELR_C4S_Msk (0xFU << DMA_CSELR_C4S_Pos) /*!< 0x0000F000 */
AnnaBridge 165:e614a9f1c9e2 1805 #define DMA_CSELR_C4S DMA_CSELR_C4S_Msk /*!< Channel 4 Selection */
AnnaBridge 165:e614a9f1c9e2 1806 #define DMA_CSELR_C5S_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 1807 #define DMA_CSELR_C5S_Msk (0xFU << DMA_CSELR_C5S_Pos) /*!< 0x000F0000 */
AnnaBridge 165:e614a9f1c9e2 1808 #define DMA_CSELR_C5S DMA_CSELR_C5S_Msk /*!< Channel 5 Selection */
AnnaBridge 165:e614a9f1c9e2 1809 #define DMA_CSELR_C6S_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 1810 #define DMA_CSELR_C6S_Msk (0xFU << DMA_CSELR_C6S_Pos) /*!< 0x00F00000 */
AnnaBridge 165:e614a9f1c9e2 1811 #define DMA_CSELR_C6S DMA_CSELR_C6S_Msk /*!< Channel 6 Selection */
AnnaBridge 165:e614a9f1c9e2 1812 #define DMA_CSELR_C7S_Pos (24U)
AnnaBridge 165:e614a9f1c9e2 1813 #define DMA_CSELR_C7S_Msk (0xFU << DMA_CSELR_C7S_Pos) /*!< 0x0F000000 */
AnnaBridge 165:e614a9f1c9e2 1814 #define DMA_CSELR_C7S DMA_CSELR_C7S_Msk /*!< Channel 7 Selection */
AnnaBridge 165:e614a9f1c9e2 1815
AnnaBridge 165:e614a9f1c9e2 1816 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 1817 /* */
AnnaBridge 165:e614a9f1c9e2 1818 /* External Interrupt/Event Controller (EXTI) */
AnnaBridge 165:e614a9f1c9e2 1819 /* */
AnnaBridge 165:e614a9f1c9e2 1820 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 1821
AnnaBridge 165:e614a9f1c9e2 1822 /******************* Bit definition for EXTI_IMR register *******************/
AnnaBridge 165:e614a9f1c9e2 1823 #define EXTI_IMR_IM0_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1824 #define EXTI_IMR_IM0_Msk (0x1U << EXTI_IMR_IM0_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 1825 #define EXTI_IMR_IM0 EXTI_IMR_IM0_Msk /*!< Interrupt Mask on line 0 */
AnnaBridge 165:e614a9f1c9e2 1826 #define EXTI_IMR_IM1_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 1827 #define EXTI_IMR_IM1_Msk (0x1U << EXTI_IMR_IM1_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 1828 #define EXTI_IMR_IM1 EXTI_IMR_IM1_Msk /*!< Interrupt Mask on line 1 */
AnnaBridge 165:e614a9f1c9e2 1829 #define EXTI_IMR_IM2_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 1830 #define EXTI_IMR_IM2_Msk (0x1U << EXTI_IMR_IM2_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 1831 #define EXTI_IMR_IM2 EXTI_IMR_IM2_Msk /*!< Interrupt Mask on line 2 */
AnnaBridge 165:e614a9f1c9e2 1832 #define EXTI_IMR_IM3_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 1833 #define EXTI_IMR_IM3_Msk (0x1U << EXTI_IMR_IM3_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 1834 #define EXTI_IMR_IM3 EXTI_IMR_IM3_Msk /*!< Interrupt Mask on line 3 */
AnnaBridge 165:e614a9f1c9e2 1835 #define EXTI_IMR_IM4_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 1836 #define EXTI_IMR_IM4_Msk (0x1U << EXTI_IMR_IM4_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 1837 #define EXTI_IMR_IM4 EXTI_IMR_IM4_Msk /*!< Interrupt Mask on line 4 */
AnnaBridge 165:e614a9f1c9e2 1838 #define EXTI_IMR_IM5_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 1839 #define EXTI_IMR_IM5_Msk (0x1U << EXTI_IMR_IM5_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 1840 #define EXTI_IMR_IM5 EXTI_IMR_IM5_Msk /*!< Interrupt Mask on line 5 */
AnnaBridge 165:e614a9f1c9e2 1841 #define EXTI_IMR_IM6_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 1842 #define EXTI_IMR_IM6_Msk (0x1U << EXTI_IMR_IM6_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 1843 #define EXTI_IMR_IM6 EXTI_IMR_IM6_Msk /*!< Interrupt Mask on line 6 */
AnnaBridge 165:e614a9f1c9e2 1844 #define EXTI_IMR_IM7_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 1845 #define EXTI_IMR_IM7_Msk (0x1U << EXTI_IMR_IM7_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 1846 #define EXTI_IMR_IM7 EXTI_IMR_IM7_Msk /*!< Interrupt Mask on line 7 */
AnnaBridge 165:e614a9f1c9e2 1847 #define EXTI_IMR_IM8_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 1848 #define EXTI_IMR_IM8_Msk (0x1U << EXTI_IMR_IM8_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 1849 #define EXTI_IMR_IM8 EXTI_IMR_IM8_Msk /*!< Interrupt Mask on line 8 */
AnnaBridge 165:e614a9f1c9e2 1850 #define EXTI_IMR_IM9_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 1851 #define EXTI_IMR_IM9_Msk (0x1U << EXTI_IMR_IM9_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 1852 #define EXTI_IMR_IM9 EXTI_IMR_IM9_Msk /*!< Interrupt Mask on line 9 */
AnnaBridge 165:e614a9f1c9e2 1853 #define EXTI_IMR_IM10_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 1854 #define EXTI_IMR_IM10_Msk (0x1U << EXTI_IMR_IM10_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 1855 #define EXTI_IMR_IM10 EXTI_IMR_IM10_Msk /*!< Interrupt Mask on line 10 */
AnnaBridge 165:e614a9f1c9e2 1856 #define EXTI_IMR_IM11_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 1857 #define EXTI_IMR_IM11_Msk (0x1U << EXTI_IMR_IM11_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 1858 #define EXTI_IMR_IM11 EXTI_IMR_IM11_Msk /*!< Interrupt Mask on line 11 */
AnnaBridge 165:e614a9f1c9e2 1859 #define EXTI_IMR_IM12_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 1860 #define EXTI_IMR_IM12_Msk (0x1U << EXTI_IMR_IM12_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 1861 #define EXTI_IMR_IM12 EXTI_IMR_IM12_Msk /*!< Interrupt Mask on line 12 */
AnnaBridge 165:e614a9f1c9e2 1862 #define EXTI_IMR_IM13_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 1863 #define EXTI_IMR_IM13_Msk (0x1U << EXTI_IMR_IM13_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 1864 #define EXTI_IMR_IM13 EXTI_IMR_IM13_Msk /*!< Interrupt Mask on line 13 */
AnnaBridge 165:e614a9f1c9e2 1865 #define EXTI_IMR_IM14_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 1866 #define EXTI_IMR_IM14_Msk (0x1U << EXTI_IMR_IM14_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 1867 #define EXTI_IMR_IM14 EXTI_IMR_IM14_Msk /*!< Interrupt Mask on line 14 */
AnnaBridge 165:e614a9f1c9e2 1868 #define EXTI_IMR_IM15_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 1869 #define EXTI_IMR_IM15_Msk (0x1U << EXTI_IMR_IM15_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 1870 #define EXTI_IMR_IM15 EXTI_IMR_IM15_Msk /*!< Interrupt Mask on line 15 */
AnnaBridge 165:e614a9f1c9e2 1871 #define EXTI_IMR_IM16_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 1872 #define EXTI_IMR_IM16_Msk (0x1U << EXTI_IMR_IM16_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 1873 #define EXTI_IMR_IM16 EXTI_IMR_IM16_Msk /*!< Interrupt Mask on line 16 */
AnnaBridge 165:e614a9f1c9e2 1874 #define EXTI_IMR_IM17_Pos (17U)
AnnaBridge 165:e614a9f1c9e2 1875 #define EXTI_IMR_IM17_Msk (0x1U << EXTI_IMR_IM17_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 1876 #define EXTI_IMR_IM17 EXTI_IMR_IM17_Msk /*!< Interrupt Mask on line 17 */
AnnaBridge 165:e614a9f1c9e2 1877 #define EXTI_IMR_IM18_Pos (18U)
AnnaBridge 165:e614a9f1c9e2 1878 #define EXTI_IMR_IM18_Msk (0x1U << EXTI_IMR_IM18_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 1879 #define EXTI_IMR_IM18 EXTI_IMR_IM18_Msk /*!< Interrupt Mask on line 18 */
AnnaBridge 165:e614a9f1c9e2 1880 #define EXTI_IMR_IM19_Pos (19U)
AnnaBridge 165:e614a9f1c9e2 1881 #define EXTI_IMR_IM19_Msk (0x1U << EXTI_IMR_IM19_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 1882 #define EXTI_IMR_IM19 EXTI_IMR_IM19_Msk /*!< Interrupt Mask on line 19 */
AnnaBridge 165:e614a9f1c9e2 1883 #define EXTI_IMR_IM20_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 1884 #define EXTI_IMR_IM20_Msk (0x1U << EXTI_IMR_IM20_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 1885 #define EXTI_IMR_IM20 EXTI_IMR_IM20_Msk /*!< Interrupt Mask on line 20 */
AnnaBridge 165:e614a9f1c9e2 1886 #define EXTI_IMR_IM21_Pos (21U)
AnnaBridge 165:e614a9f1c9e2 1887 #define EXTI_IMR_IM21_Msk (0x1U << EXTI_IMR_IM21_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 1888 #define EXTI_IMR_IM21 EXTI_IMR_IM21_Msk /*!< Interrupt Mask on line 21 */
AnnaBridge 165:e614a9f1c9e2 1889 #define EXTI_IMR_IM22_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 1890 #define EXTI_IMR_IM22_Msk (0x1U << EXTI_IMR_IM22_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 1891 #define EXTI_IMR_IM22 EXTI_IMR_IM22_Msk /*!< Interrupt Mask on line 22 */
AnnaBridge 165:e614a9f1c9e2 1892 #define EXTI_IMR_IM23_Pos (23U)
AnnaBridge 165:e614a9f1c9e2 1893 #define EXTI_IMR_IM23_Msk (0x1U << EXTI_IMR_IM23_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 1894 #define EXTI_IMR_IM23 EXTI_IMR_IM23_Msk /*!< Interrupt Mask on line 23 */
AnnaBridge 165:e614a9f1c9e2 1895 #define EXTI_IMR_IM24_Pos (24U)
AnnaBridge 165:e614a9f1c9e2 1896 #define EXTI_IMR_IM24_Msk (0x1U << EXTI_IMR_IM24_Pos) /*!< 0x01000000 */
AnnaBridge 165:e614a9f1c9e2 1897 #define EXTI_IMR_IM24 EXTI_IMR_IM24_Msk /*!< Interrupt Mask on line 24 */
AnnaBridge 165:e614a9f1c9e2 1898 #define EXTI_IMR_IM25_Pos (25U)
AnnaBridge 165:e614a9f1c9e2 1899 #define EXTI_IMR_IM25_Msk (0x1U << EXTI_IMR_IM25_Pos) /*!< 0x02000000 */
AnnaBridge 165:e614a9f1c9e2 1900 #define EXTI_IMR_IM25 EXTI_IMR_IM25_Msk /*!< Interrupt Mask on line 25 */
AnnaBridge 165:e614a9f1c9e2 1901 #define EXTI_IMR_IM26_Pos (26U)
AnnaBridge 165:e614a9f1c9e2 1902 #define EXTI_IMR_IM26_Msk (0x1U << EXTI_IMR_IM26_Pos) /*!< 0x04000000 */
AnnaBridge 165:e614a9f1c9e2 1903 #define EXTI_IMR_IM26 EXTI_IMR_IM26_Msk /*!< Interrupt Mask on line 26 */
AnnaBridge 165:e614a9f1c9e2 1904 #define EXTI_IMR_IM28_Pos (28U)
AnnaBridge 165:e614a9f1c9e2 1905 #define EXTI_IMR_IM28_Msk (0x1U << EXTI_IMR_IM28_Pos) /*!< 0x10000000 */
AnnaBridge 165:e614a9f1c9e2 1906 #define EXTI_IMR_IM28 EXTI_IMR_IM28_Msk /*!< Interrupt Mask on line 28 */
AnnaBridge 165:e614a9f1c9e2 1907 #define EXTI_IMR_IM29_Pos (29U)
AnnaBridge 165:e614a9f1c9e2 1908 #define EXTI_IMR_IM29_Msk (0x1U << EXTI_IMR_IM29_Pos) /*!< 0x20000000 */
AnnaBridge 165:e614a9f1c9e2 1909 #define EXTI_IMR_IM29 EXTI_IMR_IM29_Msk /*!< Interrupt Mask on line 29 */
AnnaBridge 165:e614a9f1c9e2 1910
AnnaBridge 165:e614a9f1c9e2 1911 #define EXTI_IMR_IM_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1912 #define EXTI_IMR_IM_Msk (0x37FFFFFFU << EXTI_IMR_IM_Pos) /*!< 0x37FFFFFF */
AnnaBridge 165:e614a9f1c9e2 1913 #define EXTI_IMR_IM EXTI_IMR_IM_Msk /*!< Interrupt Mask All */
AnnaBridge 165:e614a9f1c9e2 1914
AnnaBridge 165:e614a9f1c9e2 1915 /****************** Bit definition for EXTI_EMR register ********************/
AnnaBridge 165:e614a9f1c9e2 1916 #define EXTI_EMR_EM0_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 1917 #define EXTI_EMR_EM0_Msk (0x1U << EXTI_EMR_EM0_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 1918 #define EXTI_EMR_EM0 EXTI_EMR_EM0_Msk /*!< Event Mask on line 0 */
AnnaBridge 165:e614a9f1c9e2 1919 #define EXTI_EMR_EM1_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 1920 #define EXTI_EMR_EM1_Msk (0x1U << EXTI_EMR_EM1_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 1921 #define EXTI_EMR_EM1 EXTI_EMR_EM1_Msk /*!< Event Mask on line 1 */
AnnaBridge 165:e614a9f1c9e2 1922 #define EXTI_EMR_EM2_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 1923 #define EXTI_EMR_EM2_Msk (0x1U << EXTI_EMR_EM2_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 1924 #define EXTI_EMR_EM2 EXTI_EMR_EM2_Msk /*!< Event Mask on line 2 */
AnnaBridge 165:e614a9f1c9e2 1925 #define EXTI_EMR_EM3_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 1926 #define EXTI_EMR_EM3_Msk (0x1U << EXTI_EMR_EM3_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 1927 #define EXTI_EMR_EM3 EXTI_EMR_EM3_Msk /*!< Event Mask on line 3 */
AnnaBridge 165:e614a9f1c9e2 1928 #define EXTI_EMR_EM4_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 1929 #define EXTI_EMR_EM4_Msk (0x1U << EXTI_EMR_EM4_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 1930 #define EXTI_EMR_EM4 EXTI_EMR_EM4_Msk /*!< Event Mask on line 4 */
AnnaBridge 165:e614a9f1c9e2 1931 #define EXTI_EMR_EM5_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 1932 #define EXTI_EMR_EM5_Msk (0x1U << EXTI_EMR_EM5_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 1933 #define EXTI_EMR_EM5 EXTI_EMR_EM5_Msk /*!< Event Mask on line 5 */
AnnaBridge 165:e614a9f1c9e2 1934 #define EXTI_EMR_EM6_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 1935 #define EXTI_EMR_EM6_Msk (0x1U << EXTI_EMR_EM6_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 1936 #define EXTI_EMR_EM6 EXTI_EMR_EM6_Msk /*!< Event Mask on line 6 */
AnnaBridge 165:e614a9f1c9e2 1937 #define EXTI_EMR_EM7_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 1938 #define EXTI_EMR_EM7_Msk (0x1U << EXTI_EMR_EM7_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 1939 #define EXTI_EMR_EM7 EXTI_EMR_EM7_Msk /*!< Event Mask on line 7 */
AnnaBridge 165:e614a9f1c9e2 1940 #define EXTI_EMR_EM8_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 1941 #define EXTI_EMR_EM8_Msk (0x1U << EXTI_EMR_EM8_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 1942 #define EXTI_EMR_EM8 EXTI_EMR_EM8_Msk /*!< Event Mask on line 8 */
AnnaBridge 165:e614a9f1c9e2 1943 #define EXTI_EMR_EM9_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 1944 #define EXTI_EMR_EM9_Msk (0x1U << EXTI_EMR_EM9_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 1945 #define EXTI_EMR_EM9 EXTI_EMR_EM9_Msk /*!< Event Mask on line 9 */
AnnaBridge 165:e614a9f1c9e2 1946 #define EXTI_EMR_EM10_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 1947 #define EXTI_EMR_EM10_Msk (0x1U << EXTI_EMR_EM10_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 1948 #define EXTI_EMR_EM10 EXTI_EMR_EM10_Msk /*!< Event Mask on line 10 */
AnnaBridge 165:e614a9f1c9e2 1949 #define EXTI_EMR_EM11_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 1950 #define EXTI_EMR_EM11_Msk (0x1U << EXTI_EMR_EM11_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 1951 #define EXTI_EMR_EM11 EXTI_EMR_EM11_Msk /*!< Event Mask on line 11 */
AnnaBridge 165:e614a9f1c9e2 1952 #define EXTI_EMR_EM12_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 1953 #define EXTI_EMR_EM12_Msk (0x1U << EXTI_EMR_EM12_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 1954 #define EXTI_EMR_EM12 EXTI_EMR_EM12_Msk /*!< Event Mask on line 12 */
AnnaBridge 165:e614a9f1c9e2 1955 #define EXTI_EMR_EM13_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 1956 #define EXTI_EMR_EM13_Msk (0x1U << EXTI_EMR_EM13_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 1957 #define EXTI_EMR_EM13 EXTI_EMR_EM13_Msk /*!< Event Mask on line 13 */
AnnaBridge 165:e614a9f1c9e2 1958 #define EXTI_EMR_EM14_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 1959 #define EXTI_EMR_EM14_Msk (0x1U << EXTI_EMR_EM14_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 1960 #define EXTI_EMR_EM14 EXTI_EMR_EM14_Msk /*!< Event Mask on line 14 */
AnnaBridge 165:e614a9f1c9e2 1961 #define EXTI_EMR_EM15_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 1962 #define EXTI_EMR_EM15_Msk (0x1U << EXTI_EMR_EM15_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 1963 #define EXTI_EMR_EM15 EXTI_EMR_EM15_Msk /*!< Event Mask on line 15 */
AnnaBridge 165:e614a9f1c9e2 1964 #define EXTI_EMR_EM16_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 1965 #define EXTI_EMR_EM16_Msk (0x1U << EXTI_EMR_EM16_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 1966 #define EXTI_EMR_EM16 EXTI_EMR_EM16_Msk /*!< Event Mask on line 16 */
AnnaBridge 165:e614a9f1c9e2 1967 #define EXTI_EMR_EM17_Pos (17U)
AnnaBridge 165:e614a9f1c9e2 1968 #define EXTI_EMR_EM17_Msk (0x1U << EXTI_EMR_EM17_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 1969 #define EXTI_EMR_EM17 EXTI_EMR_EM17_Msk /*!< Event Mask on line 17 */
AnnaBridge 165:e614a9f1c9e2 1970 #define EXTI_EMR_EM18_Pos (18U)
AnnaBridge 165:e614a9f1c9e2 1971 #define EXTI_EMR_EM18_Msk (0x1U << EXTI_EMR_EM18_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 1972 #define EXTI_EMR_EM18 EXTI_EMR_EM18_Msk /*!< Event Mask on line 18 */
AnnaBridge 165:e614a9f1c9e2 1973 #define EXTI_EMR_EM19_Pos (19U)
AnnaBridge 165:e614a9f1c9e2 1974 #define EXTI_EMR_EM19_Msk (0x1U << EXTI_EMR_EM19_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 1975 #define EXTI_EMR_EM19 EXTI_EMR_EM19_Msk /*!< Event Mask on line 19 */
AnnaBridge 165:e614a9f1c9e2 1976 #define EXTI_EMR_EM20_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 1977 #define EXTI_EMR_EM20_Msk (0x1U << EXTI_EMR_EM20_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 1978 #define EXTI_EMR_EM20 EXTI_EMR_EM20_Msk /*!< Event Mask on line 20 */
AnnaBridge 165:e614a9f1c9e2 1979 #define EXTI_EMR_EM21_Pos (21U)
AnnaBridge 165:e614a9f1c9e2 1980 #define EXTI_EMR_EM21_Msk (0x1U << EXTI_EMR_EM21_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 1981 #define EXTI_EMR_EM21 EXTI_EMR_EM21_Msk /*!< Event Mask on line 21 */
AnnaBridge 165:e614a9f1c9e2 1982 #define EXTI_EMR_EM22_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 1983 #define EXTI_EMR_EM22_Msk (0x1U << EXTI_EMR_EM22_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 1984 #define EXTI_EMR_EM22 EXTI_EMR_EM22_Msk /*!< Event Mask on line 22 */
AnnaBridge 165:e614a9f1c9e2 1985 #define EXTI_EMR_EM23_Pos (23U)
AnnaBridge 165:e614a9f1c9e2 1986 #define EXTI_EMR_EM23_Msk (0x1U << EXTI_EMR_EM23_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 1987 #define EXTI_EMR_EM23 EXTI_EMR_EM23_Msk /*!< Event Mask on line 23 */
AnnaBridge 165:e614a9f1c9e2 1988 #define EXTI_EMR_EM24_Pos (24U)
AnnaBridge 165:e614a9f1c9e2 1989 #define EXTI_EMR_EM24_Msk (0x1U << EXTI_EMR_EM24_Pos) /*!< 0x01000000 */
AnnaBridge 165:e614a9f1c9e2 1990 #define EXTI_EMR_EM24 EXTI_EMR_EM24_Msk /*!< Event Mask on line 24 */
AnnaBridge 165:e614a9f1c9e2 1991 #define EXTI_EMR_EM25_Pos (25U)
AnnaBridge 165:e614a9f1c9e2 1992 #define EXTI_EMR_EM25_Msk (0x1U << EXTI_EMR_EM25_Pos) /*!< 0x02000000 */
AnnaBridge 165:e614a9f1c9e2 1993 #define EXTI_EMR_EM25 EXTI_EMR_EM25_Msk /*!< Event Mask on line 25 */
AnnaBridge 165:e614a9f1c9e2 1994 #define EXTI_EMR_EM26_Pos (26U)
AnnaBridge 165:e614a9f1c9e2 1995 #define EXTI_EMR_EM26_Msk (0x1U << EXTI_EMR_EM26_Pos) /*!< 0x04000000 */
AnnaBridge 165:e614a9f1c9e2 1996 #define EXTI_EMR_EM26 EXTI_EMR_EM26_Msk /*!< Event Mask on line 26 */
AnnaBridge 165:e614a9f1c9e2 1997 #define EXTI_EMR_EM28_Pos (28U)
AnnaBridge 165:e614a9f1c9e2 1998 #define EXTI_EMR_EM28_Msk (0x1U << EXTI_EMR_EM28_Pos) /*!< 0x10000000 */
AnnaBridge 165:e614a9f1c9e2 1999 #define EXTI_EMR_EM28 EXTI_EMR_EM28_Msk /*!< Event Mask on line 28 */
AnnaBridge 165:e614a9f1c9e2 2000 #define EXTI_EMR_EM29_Pos (29U)
AnnaBridge 165:e614a9f1c9e2 2001 #define EXTI_EMR_EM29_Msk (0x1U << EXTI_EMR_EM29_Pos) /*!< 0x20000000 */
AnnaBridge 165:e614a9f1c9e2 2002 #define EXTI_EMR_EM29 EXTI_EMR_EM29_Msk /*!< Event Mask on line 29 */
AnnaBridge 165:e614a9f1c9e2 2003
AnnaBridge 165:e614a9f1c9e2 2004 /******************* Bit definition for EXTI_RTSR register ******************/
AnnaBridge 165:e614a9f1c9e2 2005 #define EXTI_RTSR_RT0_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 2006 #define EXTI_RTSR_RT0_Msk (0x1U << EXTI_RTSR_RT0_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 2007 #define EXTI_RTSR_RT0 EXTI_RTSR_RT0_Msk /*!< Rising trigger event configuration bit of line 0 */
AnnaBridge 165:e614a9f1c9e2 2008 #define EXTI_RTSR_RT1_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 2009 #define EXTI_RTSR_RT1_Msk (0x1U << EXTI_RTSR_RT1_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 2010 #define EXTI_RTSR_RT1 EXTI_RTSR_RT1_Msk /*!< Rising trigger event configuration bit of line 1 */
AnnaBridge 165:e614a9f1c9e2 2011 #define EXTI_RTSR_RT2_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 2012 #define EXTI_RTSR_RT2_Msk (0x1U << EXTI_RTSR_RT2_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 2013 #define EXTI_RTSR_RT2 EXTI_RTSR_RT2_Msk /*!< Rising trigger event configuration bit of line 2 */
AnnaBridge 165:e614a9f1c9e2 2014 #define EXTI_RTSR_RT3_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 2015 #define EXTI_RTSR_RT3_Msk (0x1U << EXTI_RTSR_RT3_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 2016 #define EXTI_RTSR_RT3 EXTI_RTSR_RT3_Msk /*!< Rising trigger event configuration bit of line 3 */
AnnaBridge 165:e614a9f1c9e2 2017 #define EXTI_RTSR_RT4_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 2018 #define EXTI_RTSR_RT4_Msk (0x1U << EXTI_RTSR_RT4_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 2019 #define EXTI_RTSR_RT4 EXTI_RTSR_RT4_Msk /*!< Rising trigger event configuration bit of line 4 */
AnnaBridge 165:e614a9f1c9e2 2020 #define EXTI_RTSR_RT5_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 2021 #define EXTI_RTSR_RT5_Msk (0x1U << EXTI_RTSR_RT5_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 2022 #define EXTI_RTSR_RT5 EXTI_RTSR_RT5_Msk /*!< Rising trigger event configuration bit of line 5 */
AnnaBridge 165:e614a9f1c9e2 2023 #define EXTI_RTSR_RT6_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 2024 #define EXTI_RTSR_RT6_Msk (0x1U << EXTI_RTSR_RT6_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 2025 #define EXTI_RTSR_RT6 EXTI_RTSR_RT6_Msk /*!< Rising trigger event configuration bit of line 6 */
AnnaBridge 165:e614a9f1c9e2 2026 #define EXTI_RTSR_RT7_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 2027 #define EXTI_RTSR_RT7_Msk (0x1U << EXTI_RTSR_RT7_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 2028 #define EXTI_RTSR_RT7 EXTI_RTSR_RT7_Msk /*!< Rising trigger event configuration bit of line 7 */
AnnaBridge 165:e614a9f1c9e2 2029 #define EXTI_RTSR_RT8_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 2030 #define EXTI_RTSR_RT8_Msk (0x1U << EXTI_RTSR_RT8_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 2031 #define EXTI_RTSR_RT8 EXTI_RTSR_RT8_Msk /*!< Rising trigger event configuration bit of line 8 */
AnnaBridge 165:e614a9f1c9e2 2032 #define EXTI_RTSR_RT9_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 2033 #define EXTI_RTSR_RT9_Msk (0x1U << EXTI_RTSR_RT9_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 2034 #define EXTI_RTSR_RT9 EXTI_RTSR_RT9_Msk /*!< Rising trigger event configuration bit of line 9 */
AnnaBridge 165:e614a9f1c9e2 2035 #define EXTI_RTSR_RT10_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 2036 #define EXTI_RTSR_RT10_Msk (0x1U << EXTI_RTSR_RT10_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 2037 #define EXTI_RTSR_RT10 EXTI_RTSR_RT10_Msk /*!< Rising trigger event configuration bit of line 10 */
AnnaBridge 165:e614a9f1c9e2 2038 #define EXTI_RTSR_RT11_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 2039 #define EXTI_RTSR_RT11_Msk (0x1U << EXTI_RTSR_RT11_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 2040 #define EXTI_RTSR_RT11 EXTI_RTSR_RT11_Msk /*!< Rising trigger event configuration bit of line 11 */
AnnaBridge 165:e614a9f1c9e2 2041 #define EXTI_RTSR_RT12_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 2042 #define EXTI_RTSR_RT12_Msk (0x1U << EXTI_RTSR_RT12_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 2043 #define EXTI_RTSR_RT12 EXTI_RTSR_RT12_Msk /*!< Rising trigger event configuration bit of line 12 */
AnnaBridge 165:e614a9f1c9e2 2044 #define EXTI_RTSR_RT13_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 2045 #define EXTI_RTSR_RT13_Msk (0x1U << EXTI_RTSR_RT13_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 2046 #define EXTI_RTSR_RT13 EXTI_RTSR_RT13_Msk /*!< Rising trigger event configuration bit of line 13 */
AnnaBridge 165:e614a9f1c9e2 2047 #define EXTI_RTSR_RT14_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 2048 #define EXTI_RTSR_RT14_Msk (0x1U << EXTI_RTSR_RT14_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 2049 #define EXTI_RTSR_RT14 EXTI_RTSR_RT14_Msk /*!< Rising trigger event configuration bit of line 14 */
AnnaBridge 165:e614a9f1c9e2 2050 #define EXTI_RTSR_RT15_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 2051 #define EXTI_RTSR_RT15_Msk (0x1U << EXTI_RTSR_RT15_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 2052 #define EXTI_RTSR_RT15 EXTI_RTSR_RT15_Msk /*!< Rising trigger event configuration bit of line 15 */
AnnaBridge 165:e614a9f1c9e2 2053 #define EXTI_RTSR_RT16_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 2054 #define EXTI_RTSR_RT16_Msk (0x1U << EXTI_RTSR_RT16_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 2055 #define EXTI_RTSR_RT16 EXTI_RTSR_RT16_Msk /*!< Rising trigger event configuration bit of line 16 */
AnnaBridge 165:e614a9f1c9e2 2056 #define EXTI_RTSR_RT17_Pos (17U)
AnnaBridge 165:e614a9f1c9e2 2057 #define EXTI_RTSR_RT17_Msk (0x1U << EXTI_RTSR_RT17_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 2058 #define EXTI_RTSR_RT17 EXTI_RTSR_RT17_Msk /*!< Rising trigger event configuration bit of line 17 */
AnnaBridge 165:e614a9f1c9e2 2059 #define EXTI_RTSR_RT19_Pos (19U)
AnnaBridge 165:e614a9f1c9e2 2060 #define EXTI_RTSR_RT19_Msk (0x1U << EXTI_RTSR_RT19_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 2061 #define EXTI_RTSR_RT19 EXTI_RTSR_RT19_Msk /*!< Rising trigger event configuration bit of line 19 */
AnnaBridge 165:e614a9f1c9e2 2062 #define EXTI_RTSR_RT20_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 2063 #define EXTI_RTSR_RT20_Msk (0x1U << EXTI_RTSR_RT20_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 2064 #define EXTI_RTSR_RT20 EXTI_RTSR_RT20_Msk /*!< Rising trigger event configuration bit of line 20 */
AnnaBridge 165:e614a9f1c9e2 2065 #define EXTI_RTSR_RT21_Pos (21U)
AnnaBridge 165:e614a9f1c9e2 2066 #define EXTI_RTSR_RT21_Msk (0x1U << EXTI_RTSR_RT21_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 2067 #define EXTI_RTSR_RT21 EXTI_RTSR_RT21_Msk /*!< Rising trigger event configuration bit of line 21 */
AnnaBridge 165:e614a9f1c9e2 2068 #define EXTI_RTSR_RT22_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 2069 #define EXTI_RTSR_RT22_Msk (0x1U << EXTI_RTSR_RT22_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 2070 #define EXTI_RTSR_RT22 EXTI_RTSR_RT22_Msk /*!< Rising trigger event configuration bit of line 22 */
AnnaBridge 165:e614a9f1c9e2 2071
AnnaBridge 165:e614a9f1c9e2 2072 /* Legacy defines */
AnnaBridge 165:e614a9f1c9e2 2073 #define EXTI_RTSR_TR0 EXTI_RTSR_RT0
AnnaBridge 165:e614a9f1c9e2 2074 #define EXTI_RTSR_TR1 EXTI_RTSR_RT1
AnnaBridge 165:e614a9f1c9e2 2075 #define EXTI_RTSR_TR2 EXTI_RTSR_RT2
AnnaBridge 165:e614a9f1c9e2 2076 #define EXTI_RTSR_TR3 EXTI_RTSR_RT3
AnnaBridge 165:e614a9f1c9e2 2077 #define EXTI_RTSR_TR4 EXTI_RTSR_RT4
AnnaBridge 165:e614a9f1c9e2 2078 #define EXTI_RTSR_TR5 EXTI_RTSR_RT5
AnnaBridge 165:e614a9f1c9e2 2079 #define EXTI_RTSR_TR6 EXTI_RTSR_RT6
AnnaBridge 165:e614a9f1c9e2 2080 #define EXTI_RTSR_TR7 EXTI_RTSR_RT7
AnnaBridge 165:e614a9f1c9e2 2081 #define EXTI_RTSR_TR8 EXTI_RTSR_RT8
AnnaBridge 165:e614a9f1c9e2 2082 #define EXTI_RTSR_TR9 EXTI_RTSR_RT9
AnnaBridge 165:e614a9f1c9e2 2083 #define EXTI_RTSR_TR10 EXTI_RTSR_RT10
AnnaBridge 165:e614a9f1c9e2 2084 #define EXTI_RTSR_TR11 EXTI_RTSR_RT11
AnnaBridge 165:e614a9f1c9e2 2085 #define EXTI_RTSR_TR12 EXTI_RTSR_RT12
AnnaBridge 165:e614a9f1c9e2 2086 #define EXTI_RTSR_TR13 EXTI_RTSR_RT13
AnnaBridge 165:e614a9f1c9e2 2087 #define EXTI_RTSR_TR14 EXTI_RTSR_RT14
AnnaBridge 165:e614a9f1c9e2 2088 #define EXTI_RTSR_TR15 EXTI_RTSR_RT15
AnnaBridge 165:e614a9f1c9e2 2089 #define EXTI_RTSR_TR16 EXTI_RTSR_RT16
AnnaBridge 165:e614a9f1c9e2 2090 #define EXTI_RTSR_TR17 EXTI_RTSR_RT17
AnnaBridge 165:e614a9f1c9e2 2091 #define EXTI_RTSR_TR19 EXTI_RTSR_RT19
AnnaBridge 165:e614a9f1c9e2 2092 #define EXTI_RTSR_TR20 EXTI_RTSR_RT20
AnnaBridge 165:e614a9f1c9e2 2093 #define EXTI_RTSR_TR21 EXTI_RTSR_RT21
AnnaBridge 165:e614a9f1c9e2 2094 #define EXTI_RTSR_TR22 EXTI_RTSR_RT22
AnnaBridge 165:e614a9f1c9e2 2095
AnnaBridge 165:e614a9f1c9e2 2096 /******************* Bit definition for EXTI_FTSR register *******************/
AnnaBridge 165:e614a9f1c9e2 2097 #define EXTI_FTSR_FT0_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 2098 #define EXTI_FTSR_FT0_Msk (0x1U << EXTI_FTSR_FT0_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 2099 #define EXTI_FTSR_FT0 EXTI_FTSR_FT0_Msk /*!< Falling trigger event configuration bit of line 0 */
AnnaBridge 165:e614a9f1c9e2 2100 #define EXTI_FTSR_FT1_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 2101 #define EXTI_FTSR_FT1_Msk (0x1U << EXTI_FTSR_FT1_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 2102 #define EXTI_FTSR_FT1 EXTI_FTSR_FT1_Msk /*!< Falling trigger event configuration bit of line 1 */
AnnaBridge 165:e614a9f1c9e2 2103 #define EXTI_FTSR_FT2_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 2104 #define EXTI_FTSR_FT2_Msk (0x1U << EXTI_FTSR_FT2_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 2105 #define EXTI_FTSR_FT2 EXTI_FTSR_FT2_Msk /*!< Falling trigger event configuration bit of line 2 */
AnnaBridge 165:e614a9f1c9e2 2106 #define EXTI_FTSR_FT3_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 2107 #define EXTI_FTSR_FT3_Msk (0x1U << EXTI_FTSR_FT3_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 2108 #define EXTI_FTSR_FT3 EXTI_FTSR_FT3_Msk /*!< Falling trigger event configuration bit of line 3 */
AnnaBridge 165:e614a9f1c9e2 2109 #define EXTI_FTSR_FT4_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 2110 #define EXTI_FTSR_FT4_Msk (0x1U << EXTI_FTSR_FT4_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 2111 #define EXTI_FTSR_FT4 EXTI_FTSR_FT4_Msk /*!< Falling trigger event configuration bit of line 4 */
AnnaBridge 165:e614a9f1c9e2 2112 #define EXTI_FTSR_FT5_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 2113 #define EXTI_FTSR_FT5_Msk (0x1U << EXTI_FTSR_FT5_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 2114 #define EXTI_FTSR_FT5 EXTI_FTSR_FT5_Msk /*!< Falling trigger event configuration bit of line 5 */
AnnaBridge 165:e614a9f1c9e2 2115 #define EXTI_FTSR_FT6_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 2116 #define EXTI_FTSR_FT6_Msk (0x1U << EXTI_FTSR_FT6_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 2117 #define EXTI_FTSR_FT6 EXTI_FTSR_FT6_Msk /*!< Falling trigger event configuration bit of line 6 */
AnnaBridge 165:e614a9f1c9e2 2118 #define EXTI_FTSR_FT7_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 2119 #define EXTI_FTSR_FT7_Msk (0x1U << EXTI_FTSR_FT7_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 2120 #define EXTI_FTSR_FT7 EXTI_FTSR_FT7_Msk /*!< Falling trigger event configuration bit of line 7 */
AnnaBridge 165:e614a9f1c9e2 2121 #define EXTI_FTSR_FT8_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 2122 #define EXTI_FTSR_FT8_Msk (0x1U << EXTI_FTSR_FT8_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 2123 #define EXTI_FTSR_FT8 EXTI_FTSR_FT8_Msk /*!< Falling trigger event configuration bit of line 8 */
AnnaBridge 165:e614a9f1c9e2 2124 #define EXTI_FTSR_FT9_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 2125 #define EXTI_FTSR_FT9_Msk (0x1U << EXTI_FTSR_FT9_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 2126 #define EXTI_FTSR_FT9 EXTI_FTSR_FT9_Msk /*!< Falling trigger event configuration bit of line 9 */
AnnaBridge 165:e614a9f1c9e2 2127 #define EXTI_FTSR_FT10_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 2128 #define EXTI_FTSR_FT10_Msk (0x1U << EXTI_FTSR_FT10_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 2129 #define EXTI_FTSR_FT10 EXTI_FTSR_FT10_Msk /*!< Falling trigger event configuration bit of line 10 */
AnnaBridge 165:e614a9f1c9e2 2130 #define EXTI_FTSR_FT11_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 2131 #define EXTI_FTSR_FT11_Msk (0x1U << EXTI_FTSR_FT11_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 2132 #define EXTI_FTSR_FT11 EXTI_FTSR_FT11_Msk /*!< Falling trigger event configuration bit of line 11 */
AnnaBridge 165:e614a9f1c9e2 2133 #define EXTI_FTSR_FT12_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 2134 #define EXTI_FTSR_FT12_Msk (0x1U << EXTI_FTSR_FT12_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 2135 #define EXTI_FTSR_FT12 EXTI_FTSR_FT12_Msk /*!< Falling trigger event configuration bit of line 12 */
AnnaBridge 165:e614a9f1c9e2 2136 #define EXTI_FTSR_FT13_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 2137 #define EXTI_FTSR_FT13_Msk (0x1U << EXTI_FTSR_FT13_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 2138 #define EXTI_FTSR_FT13 EXTI_FTSR_FT13_Msk /*!< Falling trigger event configuration bit of line 13 */
AnnaBridge 165:e614a9f1c9e2 2139 #define EXTI_FTSR_FT14_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 2140 #define EXTI_FTSR_FT14_Msk (0x1U << EXTI_FTSR_FT14_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 2141 #define EXTI_FTSR_FT14 EXTI_FTSR_FT14_Msk /*!< Falling trigger event configuration bit of line 14 */
AnnaBridge 165:e614a9f1c9e2 2142 #define EXTI_FTSR_FT15_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 2143 #define EXTI_FTSR_FT15_Msk (0x1U << EXTI_FTSR_FT15_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 2144 #define EXTI_FTSR_FT15 EXTI_FTSR_FT15_Msk /*!< Falling trigger event configuration bit of line 15 */
AnnaBridge 165:e614a9f1c9e2 2145 #define EXTI_FTSR_FT16_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 2146 #define EXTI_FTSR_FT16_Msk (0x1U << EXTI_FTSR_FT16_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 2147 #define EXTI_FTSR_FT16 EXTI_FTSR_FT16_Msk /*!< Falling trigger event configuration bit of line 16 */
AnnaBridge 165:e614a9f1c9e2 2148 #define EXTI_FTSR_FT17_Pos (17U)
AnnaBridge 165:e614a9f1c9e2 2149 #define EXTI_FTSR_FT17_Msk (0x1U << EXTI_FTSR_FT17_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 2150 #define EXTI_FTSR_FT17 EXTI_FTSR_FT17_Msk /*!< Falling trigger event configuration bit of line 17 */
AnnaBridge 165:e614a9f1c9e2 2151 #define EXTI_FTSR_FT19_Pos (19U)
AnnaBridge 165:e614a9f1c9e2 2152 #define EXTI_FTSR_FT19_Msk (0x1U << EXTI_FTSR_FT19_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 2153 #define EXTI_FTSR_FT19 EXTI_FTSR_FT19_Msk /*!< Falling trigger event configuration bit of line 19 */
AnnaBridge 165:e614a9f1c9e2 2154 #define EXTI_FTSR_FT20_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 2155 #define EXTI_FTSR_FT20_Msk (0x1U << EXTI_FTSR_FT20_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 2156 #define EXTI_FTSR_FT20 EXTI_FTSR_FT20_Msk /*!< Falling trigger event configuration bit of line 20 */
AnnaBridge 165:e614a9f1c9e2 2157 #define EXTI_FTSR_FT21_Pos (21U)
AnnaBridge 165:e614a9f1c9e2 2158 #define EXTI_FTSR_FT21_Msk (0x1U << EXTI_FTSR_FT21_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 2159 #define EXTI_FTSR_FT21 EXTI_FTSR_FT21_Msk /*!< Falling trigger event configuration bit of line 21 */
AnnaBridge 165:e614a9f1c9e2 2160 #define EXTI_FTSR_FT22_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 2161 #define EXTI_FTSR_FT22_Msk (0x1U << EXTI_FTSR_FT22_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 2162 #define EXTI_FTSR_FT22 EXTI_FTSR_FT22_Msk /*!< Falling trigger event configuration bit of line 22 */
AnnaBridge 165:e614a9f1c9e2 2163
AnnaBridge 165:e614a9f1c9e2 2164 /* Legacy defines */
AnnaBridge 165:e614a9f1c9e2 2165 #define EXTI_FTSR_TR0 EXTI_FTSR_FT0
AnnaBridge 165:e614a9f1c9e2 2166 #define EXTI_FTSR_TR1 EXTI_FTSR_FT1
AnnaBridge 165:e614a9f1c9e2 2167 #define EXTI_FTSR_TR2 EXTI_FTSR_FT2
AnnaBridge 165:e614a9f1c9e2 2168 #define EXTI_FTSR_TR3 EXTI_FTSR_FT3
AnnaBridge 165:e614a9f1c9e2 2169 #define EXTI_FTSR_TR4 EXTI_FTSR_FT4
AnnaBridge 165:e614a9f1c9e2 2170 #define EXTI_FTSR_TR5 EXTI_FTSR_FT5
AnnaBridge 165:e614a9f1c9e2 2171 #define EXTI_FTSR_TR6 EXTI_FTSR_FT6
AnnaBridge 165:e614a9f1c9e2 2172 #define EXTI_FTSR_TR7 EXTI_FTSR_FT7
AnnaBridge 165:e614a9f1c9e2 2173 #define EXTI_FTSR_TR8 EXTI_FTSR_FT8
AnnaBridge 165:e614a9f1c9e2 2174 #define EXTI_FTSR_TR9 EXTI_FTSR_FT9
AnnaBridge 165:e614a9f1c9e2 2175 #define EXTI_FTSR_TR10 EXTI_FTSR_FT10
AnnaBridge 165:e614a9f1c9e2 2176 #define EXTI_FTSR_TR11 EXTI_FTSR_FT11
AnnaBridge 165:e614a9f1c9e2 2177 #define EXTI_FTSR_TR12 EXTI_FTSR_FT12
AnnaBridge 165:e614a9f1c9e2 2178 #define EXTI_FTSR_TR13 EXTI_FTSR_FT13
AnnaBridge 165:e614a9f1c9e2 2179 #define EXTI_FTSR_TR14 EXTI_FTSR_FT14
AnnaBridge 165:e614a9f1c9e2 2180 #define EXTI_FTSR_TR15 EXTI_FTSR_FT15
AnnaBridge 165:e614a9f1c9e2 2181 #define EXTI_FTSR_TR16 EXTI_FTSR_FT16
AnnaBridge 165:e614a9f1c9e2 2182 #define EXTI_FTSR_TR17 EXTI_FTSR_FT17
AnnaBridge 165:e614a9f1c9e2 2183 #define EXTI_FTSR_TR19 EXTI_FTSR_FT19
AnnaBridge 165:e614a9f1c9e2 2184 #define EXTI_FTSR_TR20 EXTI_FTSR_FT20
AnnaBridge 165:e614a9f1c9e2 2185 #define EXTI_FTSR_TR21 EXTI_FTSR_FT21
AnnaBridge 165:e614a9f1c9e2 2186 #define EXTI_FTSR_TR22 EXTI_FTSR_FT22
AnnaBridge 165:e614a9f1c9e2 2187
AnnaBridge 165:e614a9f1c9e2 2188 /******************* Bit definition for EXTI_SWIER register *******************/
AnnaBridge 165:e614a9f1c9e2 2189 #define EXTI_SWIER_SWI0_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 2190 #define EXTI_SWIER_SWI0_Msk (0x1U << EXTI_SWIER_SWI0_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 2191 #define EXTI_SWIER_SWI0 EXTI_SWIER_SWI0_Msk /*!< Software Interrupt on line 0 */
AnnaBridge 165:e614a9f1c9e2 2192 #define EXTI_SWIER_SWI1_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 2193 #define EXTI_SWIER_SWI1_Msk (0x1U << EXTI_SWIER_SWI1_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 2194 #define EXTI_SWIER_SWI1 EXTI_SWIER_SWI1_Msk /*!< Software Interrupt on line 1 */
AnnaBridge 165:e614a9f1c9e2 2195 #define EXTI_SWIER_SWI2_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 2196 #define EXTI_SWIER_SWI2_Msk (0x1U << EXTI_SWIER_SWI2_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 2197 #define EXTI_SWIER_SWI2 EXTI_SWIER_SWI2_Msk /*!< Software Interrupt on line 2 */
AnnaBridge 165:e614a9f1c9e2 2198 #define EXTI_SWIER_SWI3_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 2199 #define EXTI_SWIER_SWI3_Msk (0x1U << EXTI_SWIER_SWI3_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 2200 #define EXTI_SWIER_SWI3 EXTI_SWIER_SWI3_Msk /*!< Software Interrupt on line 3 */
AnnaBridge 165:e614a9f1c9e2 2201 #define EXTI_SWIER_SWI4_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 2202 #define EXTI_SWIER_SWI4_Msk (0x1U << EXTI_SWIER_SWI4_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 2203 #define EXTI_SWIER_SWI4 EXTI_SWIER_SWI4_Msk /*!< Software Interrupt on line 4 */
AnnaBridge 165:e614a9f1c9e2 2204 #define EXTI_SWIER_SWI5_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 2205 #define EXTI_SWIER_SWI5_Msk (0x1U << EXTI_SWIER_SWI5_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 2206 #define EXTI_SWIER_SWI5 EXTI_SWIER_SWI5_Msk /*!< Software Interrupt on line 5 */
AnnaBridge 165:e614a9f1c9e2 2207 #define EXTI_SWIER_SWI6_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 2208 #define EXTI_SWIER_SWI6_Msk (0x1U << EXTI_SWIER_SWI6_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 2209 #define EXTI_SWIER_SWI6 EXTI_SWIER_SWI6_Msk /*!< Software Interrupt on line 6 */
AnnaBridge 165:e614a9f1c9e2 2210 #define EXTI_SWIER_SWI7_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 2211 #define EXTI_SWIER_SWI7_Msk (0x1U << EXTI_SWIER_SWI7_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 2212 #define EXTI_SWIER_SWI7 EXTI_SWIER_SWI7_Msk /*!< Software Interrupt on line 7 */
AnnaBridge 165:e614a9f1c9e2 2213 #define EXTI_SWIER_SWI8_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 2214 #define EXTI_SWIER_SWI8_Msk (0x1U << EXTI_SWIER_SWI8_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 2215 #define EXTI_SWIER_SWI8 EXTI_SWIER_SWI8_Msk /*!< Software Interrupt on line 8 */
AnnaBridge 165:e614a9f1c9e2 2216 #define EXTI_SWIER_SWI9_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 2217 #define EXTI_SWIER_SWI9_Msk (0x1U << EXTI_SWIER_SWI9_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 2218 #define EXTI_SWIER_SWI9 EXTI_SWIER_SWI9_Msk /*!< Software Interrupt on line 9 */
AnnaBridge 165:e614a9f1c9e2 2219 #define EXTI_SWIER_SWI10_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 2220 #define EXTI_SWIER_SWI10_Msk (0x1U << EXTI_SWIER_SWI10_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 2221 #define EXTI_SWIER_SWI10 EXTI_SWIER_SWI10_Msk /*!< Software Interrupt on line 10 */
AnnaBridge 165:e614a9f1c9e2 2222 #define EXTI_SWIER_SWI11_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 2223 #define EXTI_SWIER_SWI11_Msk (0x1U << EXTI_SWIER_SWI11_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 2224 #define EXTI_SWIER_SWI11 EXTI_SWIER_SWI11_Msk /*!< Software Interrupt on line 11 */
AnnaBridge 165:e614a9f1c9e2 2225 #define EXTI_SWIER_SWI12_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 2226 #define EXTI_SWIER_SWI12_Msk (0x1U << EXTI_SWIER_SWI12_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 2227 #define EXTI_SWIER_SWI12 EXTI_SWIER_SWI12_Msk /*!< Software Interrupt on line 12 */
AnnaBridge 165:e614a9f1c9e2 2228 #define EXTI_SWIER_SWI13_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 2229 #define EXTI_SWIER_SWI13_Msk (0x1U << EXTI_SWIER_SWI13_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 2230 #define EXTI_SWIER_SWI13 EXTI_SWIER_SWI13_Msk /*!< Software Interrupt on line 13 */
AnnaBridge 165:e614a9f1c9e2 2231 #define EXTI_SWIER_SWI14_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 2232 #define EXTI_SWIER_SWI14_Msk (0x1U << EXTI_SWIER_SWI14_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 2233 #define EXTI_SWIER_SWI14 EXTI_SWIER_SWI14_Msk /*!< Software Interrupt on line 14 */
AnnaBridge 165:e614a9f1c9e2 2234 #define EXTI_SWIER_SWI15_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 2235 #define EXTI_SWIER_SWI15_Msk (0x1U << EXTI_SWIER_SWI15_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 2236 #define EXTI_SWIER_SWI15 EXTI_SWIER_SWI15_Msk /*!< Software Interrupt on line 15 */
AnnaBridge 165:e614a9f1c9e2 2237 #define EXTI_SWIER_SWI16_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 2238 #define EXTI_SWIER_SWI16_Msk (0x1U << EXTI_SWIER_SWI16_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 2239 #define EXTI_SWIER_SWI16 EXTI_SWIER_SWI16_Msk /*!< Software Interrupt on line 16 */
AnnaBridge 165:e614a9f1c9e2 2240 #define EXTI_SWIER_SWI17_Pos (17U)
AnnaBridge 165:e614a9f1c9e2 2241 #define EXTI_SWIER_SWI17_Msk (0x1U << EXTI_SWIER_SWI17_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 2242 #define EXTI_SWIER_SWI17 EXTI_SWIER_SWI17_Msk /*!< Software Interrupt on line 17 */
AnnaBridge 165:e614a9f1c9e2 2243 #define EXTI_SWIER_SWI19_Pos (19U)
AnnaBridge 165:e614a9f1c9e2 2244 #define EXTI_SWIER_SWI19_Msk (0x1U << EXTI_SWIER_SWI19_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 2245 #define EXTI_SWIER_SWI19 EXTI_SWIER_SWI19_Msk /*!< Software Interrupt on line 19 */
AnnaBridge 165:e614a9f1c9e2 2246 #define EXTI_SWIER_SWI20_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 2247 #define EXTI_SWIER_SWI20_Msk (0x1U << EXTI_SWIER_SWI20_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 2248 #define EXTI_SWIER_SWI20 EXTI_SWIER_SWI20_Msk /*!< Software Interrupt on line 20 */
AnnaBridge 165:e614a9f1c9e2 2249 #define EXTI_SWIER_SWI21_Pos (21U)
AnnaBridge 165:e614a9f1c9e2 2250 #define EXTI_SWIER_SWI21_Msk (0x1U << EXTI_SWIER_SWI21_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 2251 #define EXTI_SWIER_SWI21 EXTI_SWIER_SWI21_Msk /*!< Software Interrupt on line 21 */
AnnaBridge 165:e614a9f1c9e2 2252 #define EXTI_SWIER_SWI22_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 2253 #define EXTI_SWIER_SWI22_Msk (0x1U << EXTI_SWIER_SWI22_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 2254 #define EXTI_SWIER_SWI22 EXTI_SWIER_SWI22_Msk /*!< Software Interrupt on line 22 */
AnnaBridge 165:e614a9f1c9e2 2255
AnnaBridge 165:e614a9f1c9e2 2256 /* Legacy defines */
AnnaBridge 165:e614a9f1c9e2 2257 #define EXTI_SWIER_SWIER0 EXTI_SWIER_SWI0
AnnaBridge 165:e614a9f1c9e2 2258 #define EXTI_SWIER_SWIER1 EXTI_SWIER_SWI1
AnnaBridge 165:e614a9f1c9e2 2259 #define EXTI_SWIER_SWIER2 EXTI_SWIER_SWI2
AnnaBridge 165:e614a9f1c9e2 2260 #define EXTI_SWIER_SWIER3 EXTI_SWIER_SWI3
AnnaBridge 165:e614a9f1c9e2 2261 #define EXTI_SWIER_SWIER4 EXTI_SWIER_SWI4
AnnaBridge 165:e614a9f1c9e2 2262 #define EXTI_SWIER_SWIER5 EXTI_SWIER_SWI5
AnnaBridge 165:e614a9f1c9e2 2263 #define EXTI_SWIER_SWIER6 EXTI_SWIER_SWI6
AnnaBridge 165:e614a9f1c9e2 2264 #define EXTI_SWIER_SWIER7 EXTI_SWIER_SWI7
AnnaBridge 165:e614a9f1c9e2 2265 #define EXTI_SWIER_SWIER8 EXTI_SWIER_SWI8
AnnaBridge 165:e614a9f1c9e2 2266 #define EXTI_SWIER_SWIER9 EXTI_SWIER_SWI9
AnnaBridge 165:e614a9f1c9e2 2267 #define EXTI_SWIER_SWIER10 EXTI_SWIER_SWI10
AnnaBridge 165:e614a9f1c9e2 2268 #define EXTI_SWIER_SWIER11 EXTI_SWIER_SWI11
AnnaBridge 165:e614a9f1c9e2 2269 #define EXTI_SWIER_SWIER12 EXTI_SWIER_SWI12
AnnaBridge 165:e614a9f1c9e2 2270 #define EXTI_SWIER_SWIER13 EXTI_SWIER_SWI13
AnnaBridge 165:e614a9f1c9e2 2271 #define EXTI_SWIER_SWIER14 EXTI_SWIER_SWI14
AnnaBridge 165:e614a9f1c9e2 2272 #define EXTI_SWIER_SWIER15 EXTI_SWIER_SWI15
AnnaBridge 165:e614a9f1c9e2 2273 #define EXTI_SWIER_SWIER16 EXTI_SWIER_SWI16
AnnaBridge 165:e614a9f1c9e2 2274 #define EXTI_SWIER_SWIER17 EXTI_SWIER_SWI17
AnnaBridge 165:e614a9f1c9e2 2275 #define EXTI_SWIER_SWIER19 EXTI_SWIER_SWI19
AnnaBridge 165:e614a9f1c9e2 2276 #define EXTI_SWIER_SWIER20 EXTI_SWIER_SWI20
AnnaBridge 165:e614a9f1c9e2 2277 #define EXTI_SWIER_SWIER21 EXTI_SWIER_SWI21
AnnaBridge 165:e614a9f1c9e2 2278 #define EXTI_SWIER_SWIER22 EXTI_SWIER_SWI22
AnnaBridge 165:e614a9f1c9e2 2279
AnnaBridge 165:e614a9f1c9e2 2280 /****************** Bit definition for EXTI_PR register *********************/
AnnaBridge 165:e614a9f1c9e2 2281 #define EXTI_PR_PIF0_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 2282 #define EXTI_PR_PIF0_Msk (0x1U << EXTI_PR_PIF0_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 2283 #define EXTI_PR_PIF0 EXTI_PR_PIF0_Msk /*!< Pending bit 0 */
AnnaBridge 165:e614a9f1c9e2 2284 #define EXTI_PR_PIF1_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 2285 #define EXTI_PR_PIF1_Msk (0x1U << EXTI_PR_PIF1_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 2286 #define EXTI_PR_PIF1 EXTI_PR_PIF1_Msk /*!< Pending bit 1 */
AnnaBridge 165:e614a9f1c9e2 2287 #define EXTI_PR_PIF2_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 2288 #define EXTI_PR_PIF2_Msk (0x1U << EXTI_PR_PIF2_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 2289 #define EXTI_PR_PIF2 EXTI_PR_PIF2_Msk /*!< Pending bit 2 */
AnnaBridge 165:e614a9f1c9e2 2290 #define EXTI_PR_PIF3_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 2291 #define EXTI_PR_PIF3_Msk (0x1U << EXTI_PR_PIF3_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 2292 #define EXTI_PR_PIF3 EXTI_PR_PIF3_Msk /*!< Pending bit 3 */
AnnaBridge 165:e614a9f1c9e2 2293 #define EXTI_PR_PIF4_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 2294 #define EXTI_PR_PIF4_Msk (0x1U << EXTI_PR_PIF4_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 2295 #define EXTI_PR_PIF4 EXTI_PR_PIF4_Msk /*!< Pending bit 4 */
AnnaBridge 165:e614a9f1c9e2 2296 #define EXTI_PR_PIF5_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 2297 #define EXTI_PR_PIF5_Msk (0x1U << EXTI_PR_PIF5_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 2298 #define EXTI_PR_PIF5 EXTI_PR_PIF5_Msk /*!< Pending bit 5 */
AnnaBridge 165:e614a9f1c9e2 2299 #define EXTI_PR_PIF6_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 2300 #define EXTI_PR_PIF6_Msk (0x1U << EXTI_PR_PIF6_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 2301 #define EXTI_PR_PIF6 EXTI_PR_PIF6_Msk /*!< Pending bit 6 */
AnnaBridge 165:e614a9f1c9e2 2302 #define EXTI_PR_PIF7_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 2303 #define EXTI_PR_PIF7_Msk (0x1U << EXTI_PR_PIF7_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 2304 #define EXTI_PR_PIF7 EXTI_PR_PIF7_Msk /*!< Pending bit 7 */
AnnaBridge 165:e614a9f1c9e2 2305 #define EXTI_PR_PIF8_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 2306 #define EXTI_PR_PIF8_Msk (0x1U << EXTI_PR_PIF8_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 2307 #define EXTI_PR_PIF8 EXTI_PR_PIF8_Msk /*!< Pending bit 8 */
AnnaBridge 165:e614a9f1c9e2 2308 #define EXTI_PR_PIF9_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 2309 #define EXTI_PR_PIF9_Msk (0x1U << EXTI_PR_PIF9_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 2310 #define EXTI_PR_PIF9 EXTI_PR_PIF9_Msk /*!< Pending bit 9 */
AnnaBridge 165:e614a9f1c9e2 2311 #define EXTI_PR_PIF10_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 2312 #define EXTI_PR_PIF10_Msk (0x1U << EXTI_PR_PIF10_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 2313 #define EXTI_PR_PIF10 EXTI_PR_PIF10_Msk /*!< Pending bit 10 */
AnnaBridge 165:e614a9f1c9e2 2314 #define EXTI_PR_PIF11_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 2315 #define EXTI_PR_PIF11_Msk (0x1U << EXTI_PR_PIF11_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 2316 #define EXTI_PR_PIF11 EXTI_PR_PIF11_Msk /*!< Pending bit 11 */
AnnaBridge 165:e614a9f1c9e2 2317 #define EXTI_PR_PIF12_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 2318 #define EXTI_PR_PIF12_Msk (0x1U << EXTI_PR_PIF12_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 2319 #define EXTI_PR_PIF12 EXTI_PR_PIF12_Msk /*!< Pending bit 12 */
AnnaBridge 165:e614a9f1c9e2 2320 #define EXTI_PR_PIF13_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 2321 #define EXTI_PR_PIF13_Msk (0x1U << EXTI_PR_PIF13_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 2322 #define EXTI_PR_PIF13 EXTI_PR_PIF13_Msk /*!< Pending bit 13 */
AnnaBridge 165:e614a9f1c9e2 2323 #define EXTI_PR_PIF14_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 2324 #define EXTI_PR_PIF14_Msk (0x1U << EXTI_PR_PIF14_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 2325 #define EXTI_PR_PIF14 EXTI_PR_PIF14_Msk /*!< Pending bit 14 */
AnnaBridge 165:e614a9f1c9e2 2326 #define EXTI_PR_PIF15_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 2327 #define EXTI_PR_PIF15_Msk (0x1U << EXTI_PR_PIF15_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 2328 #define EXTI_PR_PIF15 EXTI_PR_PIF15_Msk /*!< Pending bit 15 */
AnnaBridge 165:e614a9f1c9e2 2329 #define EXTI_PR_PIF16_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 2330 #define EXTI_PR_PIF16_Msk (0x1U << EXTI_PR_PIF16_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 2331 #define EXTI_PR_PIF16 EXTI_PR_PIF16_Msk /*!< Pending bit 16 */
AnnaBridge 165:e614a9f1c9e2 2332 #define EXTI_PR_PIF17_Pos (17U)
AnnaBridge 165:e614a9f1c9e2 2333 #define EXTI_PR_PIF17_Msk (0x1U << EXTI_PR_PIF17_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 2334 #define EXTI_PR_PIF17 EXTI_PR_PIF17_Msk /*!< Pending bit 17 */
AnnaBridge 165:e614a9f1c9e2 2335 #define EXTI_PR_PIF19_Pos (19U)
AnnaBridge 165:e614a9f1c9e2 2336 #define EXTI_PR_PIF19_Msk (0x1U << EXTI_PR_PIF19_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 2337 #define EXTI_PR_PIF19 EXTI_PR_PIF19_Msk /*!< Pending bit 19 */
AnnaBridge 165:e614a9f1c9e2 2338 #define EXTI_PR_PIF20_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 2339 #define EXTI_PR_PIF20_Msk (0x1U << EXTI_PR_PIF20_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 2340 #define EXTI_PR_PIF20 EXTI_PR_PIF20_Msk /*!< Pending bit 20 */
AnnaBridge 165:e614a9f1c9e2 2341 #define EXTI_PR_PIF21_Pos (21U)
AnnaBridge 165:e614a9f1c9e2 2342 #define EXTI_PR_PIF21_Msk (0x1U << EXTI_PR_PIF21_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 2343 #define EXTI_PR_PIF21 EXTI_PR_PIF21_Msk /*!< Pending bit 21 */
AnnaBridge 165:e614a9f1c9e2 2344 #define EXTI_PR_PIF22_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 2345 #define EXTI_PR_PIF22_Msk (0x1U << EXTI_PR_PIF22_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 2346 #define EXTI_PR_PIF22 EXTI_PR_PIF22_Msk /*!< Pending bit 22 */
AnnaBridge 165:e614a9f1c9e2 2347
AnnaBridge 165:e614a9f1c9e2 2348 /* Legacy defines */
AnnaBridge 165:e614a9f1c9e2 2349 #define EXTI_PR_PR0 EXTI_PR_PIF0
AnnaBridge 165:e614a9f1c9e2 2350 #define EXTI_PR_PR1 EXTI_PR_PIF1
AnnaBridge 165:e614a9f1c9e2 2351 #define EXTI_PR_PR2 EXTI_PR_PIF2
AnnaBridge 165:e614a9f1c9e2 2352 #define EXTI_PR_PR3 EXTI_PR_PIF3
AnnaBridge 165:e614a9f1c9e2 2353 #define EXTI_PR_PR4 EXTI_PR_PIF4
AnnaBridge 165:e614a9f1c9e2 2354 #define EXTI_PR_PR5 EXTI_PR_PIF5
AnnaBridge 165:e614a9f1c9e2 2355 #define EXTI_PR_PR6 EXTI_PR_PIF6
AnnaBridge 165:e614a9f1c9e2 2356 #define EXTI_PR_PR7 EXTI_PR_PIF7
AnnaBridge 165:e614a9f1c9e2 2357 #define EXTI_PR_PR8 EXTI_PR_PIF8
AnnaBridge 165:e614a9f1c9e2 2358 #define EXTI_PR_PR9 EXTI_PR_PIF9
AnnaBridge 165:e614a9f1c9e2 2359 #define EXTI_PR_PR10 EXTI_PR_PIF10
AnnaBridge 165:e614a9f1c9e2 2360 #define EXTI_PR_PR11 EXTI_PR_PIF11
AnnaBridge 165:e614a9f1c9e2 2361 #define EXTI_PR_PR12 EXTI_PR_PIF12
AnnaBridge 165:e614a9f1c9e2 2362 #define EXTI_PR_PR13 EXTI_PR_PIF13
AnnaBridge 165:e614a9f1c9e2 2363 #define EXTI_PR_PR14 EXTI_PR_PIF14
AnnaBridge 165:e614a9f1c9e2 2364 #define EXTI_PR_PR15 EXTI_PR_PIF15
AnnaBridge 165:e614a9f1c9e2 2365 #define EXTI_PR_PR16 EXTI_PR_PIF16
AnnaBridge 165:e614a9f1c9e2 2366 #define EXTI_PR_PR17 EXTI_PR_PIF17
AnnaBridge 165:e614a9f1c9e2 2367 #define EXTI_PR_PR19 EXTI_PR_PIF19
AnnaBridge 165:e614a9f1c9e2 2368 #define EXTI_PR_PR20 EXTI_PR_PIF20
AnnaBridge 165:e614a9f1c9e2 2369 #define EXTI_PR_PR21 EXTI_PR_PIF21
AnnaBridge 165:e614a9f1c9e2 2370 #define EXTI_PR_PR22 EXTI_PR_PIF22
AnnaBridge 165:e614a9f1c9e2 2371
AnnaBridge 165:e614a9f1c9e2 2372 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 2373 /* */
AnnaBridge 165:e614a9f1c9e2 2374 /* FLASH and Option Bytes Registers */
AnnaBridge 165:e614a9f1c9e2 2375 /* */
AnnaBridge 165:e614a9f1c9e2 2376 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 2377
AnnaBridge 165:e614a9f1c9e2 2378 /******************* Bit definition for FLASH_ACR register ******************/
AnnaBridge 165:e614a9f1c9e2 2379 #define FLASH_ACR_LATENCY_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 2380 #define FLASH_ACR_LATENCY_Msk (0x1U << FLASH_ACR_LATENCY_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 2381 #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk /*!< LATENCY bit (Latency) */
AnnaBridge 165:e614a9f1c9e2 2382 #define FLASH_ACR_PRFTEN_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 2383 #define FLASH_ACR_PRFTEN_Msk (0x1U << FLASH_ACR_PRFTEN_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 2384 #define FLASH_ACR_PRFTEN FLASH_ACR_PRFTEN_Msk /*!< Prefetch Buffer Enable */
AnnaBridge 165:e614a9f1c9e2 2385 #define FLASH_ACR_SLEEP_PD_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 2386 #define FLASH_ACR_SLEEP_PD_Msk (0x1U << FLASH_ACR_SLEEP_PD_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 2387 #define FLASH_ACR_SLEEP_PD FLASH_ACR_SLEEP_PD_Msk /*!< Flash mode during sleep mode */
AnnaBridge 165:e614a9f1c9e2 2388 #define FLASH_ACR_RUN_PD_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 2389 #define FLASH_ACR_RUN_PD_Msk (0x1U << FLASH_ACR_RUN_PD_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 2390 #define FLASH_ACR_RUN_PD FLASH_ACR_RUN_PD_Msk /*!< Flash mode during RUN mode */
AnnaBridge 165:e614a9f1c9e2 2391 #define FLASH_ACR_DISAB_BUF_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 2392 #define FLASH_ACR_DISAB_BUF_Msk (0x1U << FLASH_ACR_DISAB_BUF_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 2393 #define FLASH_ACR_DISAB_BUF FLASH_ACR_DISAB_BUF_Msk /*!< Disable Buffer */
AnnaBridge 165:e614a9f1c9e2 2394 #define FLASH_ACR_PRE_READ_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 2395 #define FLASH_ACR_PRE_READ_Msk (0x1U << FLASH_ACR_PRE_READ_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 2396 #define FLASH_ACR_PRE_READ FLASH_ACR_PRE_READ_Msk /*!< Pre-read data address */
AnnaBridge 165:e614a9f1c9e2 2397
AnnaBridge 165:e614a9f1c9e2 2398 /******************* Bit definition for FLASH_PECR register ******************/
AnnaBridge 165:e614a9f1c9e2 2399 #define FLASH_PECR_PELOCK_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 2400 #define FLASH_PECR_PELOCK_Msk (0x1U << FLASH_PECR_PELOCK_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 2401 #define FLASH_PECR_PELOCK FLASH_PECR_PELOCK_Msk /*!< FLASH_PECR and Flash data Lock */
AnnaBridge 165:e614a9f1c9e2 2402 #define FLASH_PECR_PRGLOCK_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 2403 #define FLASH_PECR_PRGLOCK_Msk (0x1U << FLASH_PECR_PRGLOCK_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 2404 #define FLASH_PECR_PRGLOCK FLASH_PECR_PRGLOCK_Msk /*!< Program matrix Lock */
AnnaBridge 165:e614a9f1c9e2 2405 #define FLASH_PECR_OPTLOCK_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 2406 #define FLASH_PECR_OPTLOCK_Msk (0x1U << FLASH_PECR_OPTLOCK_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 2407 #define FLASH_PECR_OPTLOCK FLASH_PECR_OPTLOCK_Msk /*!< Option byte matrix Lock */
AnnaBridge 165:e614a9f1c9e2 2408 #define FLASH_PECR_PROG_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 2409 #define FLASH_PECR_PROG_Msk (0x1U << FLASH_PECR_PROG_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 2410 #define FLASH_PECR_PROG FLASH_PECR_PROG_Msk /*!< Program matrix selection */
AnnaBridge 165:e614a9f1c9e2 2411 #define FLASH_PECR_DATA_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 2412 #define FLASH_PECR_DATA_Msk (0x1U << FLASH_PECR_DATA_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 2413 #define FLASH_PECR_DATA FLASH_PECR_DATA_Msk /*!< Data matrix selection */
AnnaBridge 165:e614a9f1c9e2 2414 #define FLASH_PECR_FIX_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 2415 #define FLASH_PECR_FIX_Msk (0x1U << FLASH_PECR_FIX_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 2416 #define FLASH_PECR_FIX FLASH_PECR_FIX_Msk /*!< Fixed Time Data write for Word/Half Word/Byte programming */
AnnaBridge 165:e614a9f1c9e2 2417 #define FLASH_PECR_ERASE_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 2418 #define FLASH_PECR_ERASE_Msk (0x1U << FLASH_PECR_ERASE_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 2419 #define FLASH_PECR_ERASE FLASH_PECR_ERASE_Msk /*!< Page erasing mode */
AnnaBridge 165:e614a9f1c9e2 2420 #define FLASH_PECR_FPRG_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 2421 #define FLASH_PECR_FPRG_Msk (0x1U << FLASH_PECR_FPRG_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 2422 #define FLASH_PECR_FPRG FLASH_PECR_FPRG_Msk /*!< Fast Page/Half Page programming mode */
AnnaBridge 165:e614a9f1c9e2 2423 #define FLASH_PECR_PARALLBANK_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 2424 #define FLASH_PECR_PARALLBANK_Msk (0x1U << FLASH_PECR_PARALLBANK_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 2425 #define FLASH_PECR_PARALLBANK FLASH_PECR_PARALLBANK_Msk /*!< Parallel Bank mode */
AnnaBridge 165:e614a9f1c9e2 2426 #define FLASH_PECR_EOPIE_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 2427 #define FLASH_PECR_EOPIE_Msk (0x1U << FLASH_PECR_EOPIE_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 2428 #define FLASH_PECR_EOPIE FLASH_PECR_EOPIE_Msk /*!< End of programming interrupt */
AnnaBridge 165:e614a9f1c9e2 2429 #define FLASH_PECR_ERRIE_Pos (17U)
AnnaBridge 165:e614a9f1c9e2 2430 #define FLASH_PECR_ERRIE_Msk (0x1U << FLASH_PECR_ERRIE_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 2431 #define FLASH_PECR_ERRIE FLASH_PECR_ERRIE_Msk /*!< Error interrupt */
AnnaBridge 165:e614a9f1c9e2 2432 #define FLASH_PECR_OBL_LAUNCH_Pos (18U)
AnnaBridge 165:e614a9f1c9e2 2433 #define FLASH_PECR_OBL_LAUNCH_Msk (0x1U << FLASH_PECR_OBL_LAUNCH_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 2434 #define FLASH_PECR_OBL_LAUNCH FLASH_PECR_OBL_LAUNCH_Msk /*!< Launch the option byte loading */
AnnaBridge 165:e614a9f1c9e2 2435 #define FLASH_PECR_HALF_ARRAY_Pos (19U)
AnnaBridge 165:e614a9f1c9e2 2436 #define FLASH_PECR_HALF_ARRAY_Msk (0x1U << FLASH_PECR_HALF_ARRAY_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 2437 #define FLASH_PECR_HALF_ARRAY FLASH_PECR_HALF_ARRAY_Msk /*!< Half array mode */
AnnaBridge 165:e614a9f1c9e2 2438 #define FLASH_PECR_NZDISABLE_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 2439 #define FLASH_PECR_NZDISABLE_Msk (0x1U << FLASH_PECR_NZDISABLE_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 2440 #define FLASH_PECR_NZDISABLE FLASH_PECR_NZDISABLE_Msk /*!< Non-Zero check disable */
AnnaBridge 165:e614a9f1c9e2 2441
AnnaBridge 165:e614a9f1c9e2 2442 /****************** Bit definition for FLASH_PDKEYR register ******************/
AnnaBridge 165:e614a9f1c9e2 2443 #define FLASH_PDKEYR_PDKEYR_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 2444 #define FLASH_PDKEYR_PDKEYR_Msk (0xFFFFFFFFU << FLASH_PDKEYR_PDKEYR_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 165:e614a9f1c9e2 2445 #define FLASH_PDKEYR_PDKEYR FLASH_PDKEYR_PDKEYR_Msk /*!< FLASH_PEC and data matrix Key */
AnnaBridge 165:e614a9f1c9e2 2446
AnnaBridge 165:e614a9f1c9e2 2447 /****************** Bit definition for FLASH_PEKEYR register ******************/
AnnaBridge 165:e614a9f1c9e2 2448 #define FLASH_PEKEYR_PEKEYR_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 2449 #define FLASH_PEKEYR_PEKEYR_Msk (0xFFFFFFFFU << FLASH_PEKEYR_PEKEYR_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 165:e614a9f1c9e2 2450 #define FLASH_PEKEYR_PEKEYR FLASH_PEKEYR_PEKEYR_Msk /*!< FLASH_PEC and data matrix Key */
AnnaBridge 165:e614a9f1c9e2 2451
AnnaBridge 165:e614a9f1c9e2 2452 /****************** Bit definition for FLASH_PRGKEYR register ******************/
AnnaBridge 165:e614a9f1c9e2 2453 #define FLASH_PRGKEYR_PRGKEYR_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 2454 #define FLASH_PRGKEYR_PRGKEYR_Msk (0xFFFFFFFFU << FLASH_PRGKEYR_PRGKEYR_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 165:e614a9f1c9e2 2455 #define FLASH_PRGKEYR_PRGKEYR FLASH_PRGKEYR_PRGKEYR_Msk /*!< Program matrix Key */
AnnaBridge 165:e614a9f1c9e2 2456
AnnaBridge 165:e614a9f1c9e2 2457 /****************** Bit definition for FLASH_OPTKEYR register ******************/
AnnaBridge 165:e614a9f1c9e2 2458 #define FLASH_OPTKEYR_OPTKEYR_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 2459 #define FLASH_OPTKEYR_OPTKEYR_Msk (0xFFFFFFFFU << FLASH_OPTKEYR_OPTKEYR_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 165:e614a9f1c9e2 2460 #define FLASH_OPTKEYR_OPTKEYR FLASH_OPTKEYR_OPTKEYR_Msk /*!< Option bytes matrix Key */
AnnaBridge 165:e614a9f1c9e2 2461
AnnaBridge 165:e614a9f1c9e2 2462 /****************** Bit definition for FLASH_SR register *******************/
AnnaBridge 165:e614a9f1c9e2 2463 #define FLASH_SR_BSY_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 2464 #define FLASH_SR_BSY_Msk (0x1U << FLASH_SR_BSY_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 2465 #define FLASH_SR_BSY FLASH_SR_BSY_Msk /*!< Busy */
AnnaBridge 165:e614a9f1c9e2 2466 #define FLASH_SR_EOP_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 2467 #define FLASH_SR_EOP_Msk (0x1U << FLASH_SR_EOP_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 2468 #define FLASH_SR_EOP FLASH_SR_EOP_Msk /*!< End Of Programming*/
AnnaBridge 165:e614a9f1c9e2 2469 #define FLASH_SR_HVOFF_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 2470 #define FLASH_SR_HVOFF_Msk (0x1U << FLASH_SR_HVOFF_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 2471 #define FLASH_SR_HVOFF FLASH_SR_HVOFF_Msk /*!< End of high voltage */
AnnaBridge 165:e614a9f1c9e2 2472 #define FLASH_SR_READY_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 2473 #define FLASH_SR_READY_Msk (0x1U << FLASH_SR_READY_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 2474 #define FLASH_SR_READY FLASH_SR_READY_Msk /*!< Flash ready after low power mode */
AnnaBridge 165:e614a9f1c9e2 2475
AnnaBridge 165:e614a9f1c9e2 2476 #define FLASH_SR_WRPERR_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 2477 #define FLASH_SR_WRPERR_Msk (0x1U << FLASH_SR_WRPERR_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 2478 #define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk /*!< Write protection error */
AnnaBridge 165:e614a9f1c9e2 2479 #define FLASH_SR_PGAERR_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 2480 #define FLASH_SR_PGAERR_Msk (0x1U << FLASH_SR_PGAERR_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 2481 #define FLASH_SR_PGAERR FLASH_SR_PGAERR_Msk /*!< Programming Alignment Error */
AnnaBridge 165:e614a9f1c9e2 2482 #define FLASH_SR_SIZERR_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 2483 #define FLASH_SR_SIZERR_Msk (0x1U << FLASH_SR_SIZERR_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 2484 #define FLASH_SR_SIZERR FLASH_SR_SIZERR_Msk /*!< Size error */
AnnaBridge 165:e614a9f1c9e2 2485 #define FLASH_SR_OPTVERR_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 2486 #define FLASH_SR_OPTVERR_Msk (0x1U << FLASH_SR_OPTVERR_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 2487 #define FLASH_SR_OPTVERR FLASH_SR_OPTVERR_Msk /*!< Option Valid error */
AnnaBridge 165:e614a9f1c9e2 2488 #define FLASH_SR_RDERR_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 2489 #define FLASH_SR_RDERR_Msk (0x1U << FLASH_SR_RDERR_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 2490 #define FLASH_SR_RDERR FLASH_SR_RDERR_Msk /*!< Read protected error */
AnnaBridge 165:e614a9f1c9e2 2491 #define FLASH_SR_NOTZEROERR_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 2492 #define FLASH_SR_NOTZEROERR_Msk (0x1U << FLASH_SR_NOTZEROERR_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 2493 #define FLASH_SR_NOTZEROERR FLASH_SR_NOTZEROERR_Msk /*!< Not Zero error */
AnnaBridge 165:e614a9f1c9e2 2494 #define FLASH_SR_FWWERR_Pos (17U)
AnnaBridge 165:e614a9f1c9e2 2495 #define FLASH_SR_FWWERR_Msk (0x1U << FLASH_SR_FWWERR_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 2496 #define FLASH_SR_FWWERR FLASH_SR_FWWERR_Msk /*!< Write/Errase operation aborted */
AnnaBridge 165:e614a9f1c9e2 2497
AnnaBridge 165:e614a9f1c9e2 2498 /* Legacy defines */
AnnaBridge 165:e614a9f1c9e2 2499 #define FLASH_SR_FWWER FLASH_SR_FWWERR
AnnaBridge 165:e614a9f1c9e2 2500 #define FLASH_SR_ENHV FLASH_SR_HVOFF
AnnaBridge 165:e614a9f1c9e2 2501 #define FLASH_SR_ENDHV FLASH_SR_HVOFF
AnnaBridge 165:e614a9f1c9e2 2502
AnnaBridge 165:e614a9f1c9e2 2503 /****************** Bit definition for FLASH_OPTR register *******************/
AnnaBridge 165:e614a9f1c9e2 2504 #define FLASH_OPTR_RDPROT_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 2505 #define FLASH_OPTR_RDPROT_Msk (0xFFU << FLASH_OPTR_RDPROT_Pos) /*!< 0x000000FF */
AnnaBridge 165:e614a9f1c9e2 2506 #define FLASH_OPTR_RDPROT FLASH_OPTR_RDPROT_Msk /*!< Read Protection */
AnnaBridge 165:e614a9f1c9e2 2507 #define FLASH_OPTR_WPRMOD_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 2508 #define FLASH_OPTR_WPRMOD_Msk (0x1U << FLASH_OPTR_WPRMOD_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 2509 #define FLASH_OPTR_WPRMOD FLASH_OPTR_WPRMOD_Msk /*!< Selection of protection mode of WPR bits */
AnnaBridge 165:e614a9f1c9e2 2510 #define FLASH_OPTR_BOR_LEV_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 2511 #define FLASH_OPTR_BOR_LEV_Msk (0xFU << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x000F0000 */
AnnaBridge 165:e614a9f1c9e2 2512 #define FLASH_OPTR_BOR_LEV FLASH_OPTR_BOR_LEV_Msk /*!< BOR_LEV[3:0] Brown Out Reset Threshold Level*/
AnnaBridge 165:e614a9f1c9e2 2513 #define FLASH_OPTR_IWDG_SW_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 2514 #define FLASH_OPTR_IWDG_SW_Msk (0x1U << FLASH_OPTR_IWDG_SW_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 2515 #define FLASH_OPTR_IWDG_SW FLASH_OPTR_IWDG_SW_Msk /*!< IWDG_SW */
AnnaBridge 165:e614a9f1c9e2 2516 #define FLASH_OPTR_nRST_STOP_Pos (21U)
AnnaBridge 165:e614a9f1c9e2 2517 #define FLASH_OPTR_nRST_STOP_Msk (0x1U << FLASH_OPTR_nRST_STOP_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 2518 #define FLASH_OPTR_nRST_STOP FLASH_OPTR_nRST_STOP_Msk /*!< nRST_STOP */
AnnaBridge 165:e614a9f1c9e2 2519 #define FLASH_OPTR_nRST_STDBY_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 2520 #define FLASH_OPTR_nRST_STDBY_Msk (0x1U << FLASH_OPTR_nRST_STDBY_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 2521 #define FLASH_OPTR_nRST_STDBY FLASH_OPTR_nRST_STDBY_Msk /*!< nRST_STDBY */
AnnaBridge 165:e614a9f1c9e2 2522 #define FLASH_OPTR_BFB2_Pos (23U)
AnnaBridge 165:e614a9f1c9e2 2523 #define FLASH_OPTR_BFB2_Msk (0x1U << FLASH_OPTR_BFB2_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 2524 #define FLASH_OPTR_BFB2 FLASH_OPTR_BFB2_Msk /*!< BFB2 */
AnnaBridge 165:e614a9f1c9e2 2525 #define FLASH_OPTR_USER_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 2526 #define FLASH_OPTR_USER_Msk (0x7U << FLASH_OPTR_USER_Pos) /*!< 0x00700000 */
AnnaBridge 165:e614a9f1c9e2 2527 #define FLASH_OPTR_USER FLASH_OPTR_USER_Msk /*!< User Option Bytes */
AnnaBridge 165:e614a9f1c9e2 2528 #define FLASH_OPTR_BOOT1_Pos (31U)
AnnaBridge 165:e614a9f1c9e2 2529 #define FLASH_OPTR_BOOT1_Msk (0x1U << FLASH_OPTR_BOOT1_Pos) /*!< 0x80000000 */
AnnaBridge 165:e614a9f1c9e2 2530 #define FLASH_OPTR_BOOT1 FLASH_OPTR_BOOT1_Msk /*!< BOOT1 */
AnnaBridge 165:e614a9f1c9e2 2531
AnnaBridge 165:e614a9f1c9e2 2532 /****************** Bit definition for FLASH_WRPR register ******************/
AnnaBridge 165:e614a9f1c9e2 2533 #define FLASH_WRPR_WRP_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 2534 #define FLASH_WRPR_WRP_Msk (0xFFFFU << FLASH_WRPR_WRP_Pos) /*!< 0x0000FFFF */
AnnaBridge 165:e614a9f1c9e2 2535 #define FLASH_WRPR_WRP FLASH_WRPR_WRP_Msk /*!< Write Protection bits */
AnnaBridge 165:e614a9f1c9e2 2536
AnnaBridge 165:e614a9f1c9e2 2537 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 2538 /* */
AnnaBridge 165:e614a9f1c9e2 2539 /* General Purpose IOs (GPIO) */
AnnaBridge 165:e614a9f1c9e2 2540 /* */
AnnaBridge 165:e614a9f1c9e2 2541 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 2542 /******************* Bit definition for GPIO_MODER register *****************/
AnnaBridge 165:e614a9f1c9e2 2543 #define GPIO_MODER_MODE0_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 2544 #define GPIO_MODER_MODE0_Msk (0x3U << GPIO_MODER_MODE0_Pos) /*!< 0x00000003 */
AnnaBridge 165:e614a9f1c9e2 2545 #define GPIO_MODER_MODE0 GPIO_MODER_MODE0_Msk
AnnaBridge 165:e614a9f1c9e2 2546 #define GPIO_MODER_MODE0_0 (0x1U << GPIO_MODER_MODE0_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 2547 #define GPIO_MODER_MODE0_1 (0x2U << GPIO_MODER_MODE0_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 2548 #define GPIO_MODER_MODE1_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 2549 #define GPIO_MODER_MODE1_Msk (0x3U << GPIO_MODER_MODE1_Pos) /*!< 0x0000000C */
AnnaBridge 165:e614a9f1c9e2 2550 #define GPIO_MODER_MODE1 GPIO_MODER_MODE1_Msk
AnnaBridge 165:e614a9f1c9e2 2551 #define GPIO_MODER_MODE1_0 (0x1U << GPIO_MODER_MODE1_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 2552 #define GPIO_MODER_MODE1_1 (0x2U << GPIO_MODER_MODE1_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 2553 #define GPIO_MODER_MODE2_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 2554 #define GPIO_MODER_MODE2_Msk (0x3U << GPIO_MODER_MODE2_Pos) /*!< 0x00000030 */
AnnaBridge 165:e614a9f1c9e2 2555 #define GPIO_MODER_MODE2 GPIO_MODER_MODE2_Msk
AnnaBridge 165:e614a9f1c9e2 2556 #define GPIO_MODER_MODE2_0 (0x1U << GPIO_MODER_MODE2_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 2557 #define GPIO_MODER_MODE2_1 (0x2U << GPIO_MODER_MODE2_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 2558 #define GPIO_MODER_MODE3_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 2559 #define GPIO_MODER_MODE3_Msk (0x3U << GPIO_MODER_MODE3_Pos) /*!< 0x000000C0 */
AnnaBridge 165:e614a9f1c9e2 2560 #define GPIO_MODER_MODE3 GPIO_MODER_MODE3_Msk
AnnaBridge 165:e614a9f1c9e2 2561 #define GPIO_MODER_MODE3_0 (0x1U << GPIO_MODER_MODE3_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 2562 #define GPIO_MODER_MODE3_1 (0x2U << GPIO_MODER_MODE3_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 2563 #define GPIO_MODER_MODE4_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 2564 #define GPIO_MODER_MODE4_Msk (0x3U << GPIO_MODER_MODE4_Pos) /*!< 0x00000300 */
AnnaBridge 165:e614a9f1c9e2 2565 #define GPIO_MODER_MODE4 GPIO_MODER_MODE4_Msk
AnnaBridge 165:e614a9f1c9e2 2566 #define GPIO_MODER_MODE4_0 (0x1U << GPIO_MODER_MODE4_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 2567 #define GPIO_MODER_MODE4_1 (0x2U << GPIO_MODER_MODE4_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 2568 #define GPIO_MODER_MODE5_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 2569 #define GPIO_MODER_MODE5_Msk (0x3U << GPIO_MODER_MODE5_Pos) /*!< 0x00000C00 */
AnnaBridge 165:e614a9f1c9e2 2570 #define GPIO_MODER_MODE5 GPIO_MODER_MODE5_Msk
AnnaBridge 165:e614a9f1c9e2 2571 #define GPIO_MODER_MODE5_0 (0x1U << GPIO_MODER_MODE5_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 2572 #define GPIO_MODER_MODE5_1 (0x2U << GPIO_MODER_MODE5_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 2573 #define GPIO_MODER_MODE6_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 2574 #define GPIO_MODER_MODE6_Msk (0x3U << GPIO_MODER_MODE6_Pos) /*!< 0x00003000 */
AnnaBridge 165:e614a9f1c9e2 2575 #define GPIO_MODER_MODE6 GPIO_MODER_MODE6_Msk
AnnaBridge 165:e614a9f1c9e2 2576 #define GPIO_MODER_MODE6_0 (0x1U << GPIO_MODER_MODE6_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 2577 #define GPIO_MODER_MODE6_1 (0x2U << GPIO_MODER_MODE6_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 2578 #define GPIO_MODER_MODE7_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 2579 #define GPIO_MODER_MODE7_Msk (0x3U << GPIO_MODER_MODE7_Pos) /*!< 0x0000C000 */
AnnaBridge 165:e614a9f1c9e2 2580 #define GPIO_MODER_MODE7 GPIO_MODER_MODE7_Msk
AnnaBridge 165:e614a9f1c9e2 2581 #define GPIO_MODER_MODE7_0 (0x1U << GPIO_MODER_MODE7_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 2582 #define GPIO_MODER_MODE7_1 (0x2U << GPIO_MODER_MODE7_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 2583 #define GPIO_MODER_MODE8_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 2584 #define GPIO_MODER_MODE8_Msk (0x3U << GPIO_MODER_MODE8_Pos) /*!< 0x00030000 */
AnnaBridge 165:e614a9f1c9e2 2585 #define GPIO_MODER_MODE8 GPIO_MODER_MODE8_Msk
AnnaBridge 165:e614a9f1c9e2 2586 #define GPIO_MODER_MODE8_0 (0x1U << GPIO_MODER_MODE8_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 2587 #define GPIO_MODER_MODE8_1 (0x2U << GPIO_MODER_MODE8_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 2588 #define GPIO_MODER_MODE9_Pos (18U)
AnnaBridge 165:e614a9f1c9e2 2589 #define GPIO_MODER_MODE9_Msk (0x3U << GPIO_MODER_MODE9_Pos) /*!< 0x000C0000 */
AnnaBridge 165:e614a9f1c9e2 2590 #define GPIO_MODER_MODE9 GPIO_MODER_MODE9_Msk
AnnaBridge 165:e614a9f1c9e2 2591 #define GPIO_MODER_MODE9_0 (0x1U << GPIO_MODER_MODE9_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 2592 #define GPIO_MODER_MODE9_1 (0x2U << GPIO_MODER_MODE9_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 2593 #define GPIO_MODER_MODE10_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 2594 #define GPIO_MODER_MODE10_Msk (0x3U << GPIO_MODER_MODE10_Pos) /*!< 0x00300000 */
AnnaBridge 165:e614a9f1c9e2 2595 #define GPIO_MODER_MODE10 GPIO_MODER_MODE10_Msk
AnnaBridge 165:e614a9f1c9e2 2596 #define GPIO_MODER_MODE10_0 (0x1U << GPIO_MODER_MODE10_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 2597 #define GPIO_MODER_MODE10_1 (0x2U << GPIO_MODER_MODE10_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 2598 #define GPIO_MODER_MODE11_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 2599 #define GPIO_MODER_MODE11_Msk (0x3U << GPIO_MODER_MODE11_Pos) /*!< 0x00C00000 */
AnnaBridge 165:e614a9f1c9e2 2600 #define GPIO_MODER_MODE11 GPIO_MODER_MODE11_Msk
AnnaBridge 165:e614a9f1c9e2 2601 #define GPIO_MODER_MODE11_0 (0x1U << GPIO_MODER_MODE11_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 2602 #define GPIO_MODER_MODE11_1 (0x2U << GPIO_MODER_MODE11_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 2603 #define GPIO_MODER_MODE12_Pos (24U)
AnnaBridge 165:e614a9f1c9e2 2604 #define GPIO_MODER_MODE12_Msk (0x3U << GPIO_MODER_MODE12_Pos) /*!< 0x03000000 */
AnnaBridge 165:e614a9f1c9e2 2605 #define GPIO_MODER_MODE12 GPIO_MODER_MODE12_Msk
AnnaBridge 165:e614a9f1c9e2 2606 #define GPIO_MODER_MODE12_0 (0x1U << GPIO_MODER_MODE12_Pos) /*!< 0x01000000 */
AnnaBridge 165:e614a9f1c9e2 2607 #define GPIO_MODER_MODE12_1 (0x2U << GPIO_MODER_MODE12_Pos) /*!< 0x02000000 */
AnnaBridge 165:e614a9f1c9e2 2608 #define GPIO_MODER_MODE13_Pos (26U)
AnnaBridge 165:e614a9f1c9e2 2609 #define GPIO_MODER_MODE13_Msk (0x3U << GPIO_MODER_MODE13_Pos) /*!< 0x0C000000 */
AnnaBridge 165:e614a9f1c9e2 2610 #define GPIO_MODER_MODE13 GPIO_MODER_MODE13_Msk
AnnaBridge 165:e614a9f1c9e2 2611 #define GPIO_MODER_MODE13_0 (0x1U << GPIO_MODER_MODE13_Pos) /*!< 0x04000000 */
AnnaBridge 165:e614a9f1c9e2 2612 #define GPIO_MODER_MODE13_1 (0x2U << GPIO_MODER_MODE13_Pos) /*!< 0x08000000 */
AnnaBridge 165:e614a9f1c9e2 2613 #define GPIO_MODER_MODE14_Pos (28U)
AnnaBridge 165:e614a9f1c9e2 2614 #define GPIO_MODER_MODE14_Msk (0x3U << GPIO_MODER_MODE14_Pos) /*!< 0x30000000 */
AnnaBridge 165:e614a9f1c9e2 2615 #define GPIO_MODER_MODE14 GPIO_MODER_MODE14_Msk
AnnaBridge 165:e614a9f1c9e2 2616 #define GPIO_MODER_MODE14_0 (0x1U << GPIO_MODER_MODE14_Pos) /*!< 0x10000000 */
AnnaBridge 165:e614a9f1c9e2 2617 #define GPIO_MODER_MODE14_1 (0x2U << GPIO_MODER_MODE14_Pos) /*!< 0x20000000 */
AnnaBridge 165:e614a9f1c9e2 2618 #define GPIO_MODER_MODE15_Pos (30U)
AnnaBridge 165:e614a9f1c9e2 2619 #define GPIO_MODER_MODE15_Msk (0x3U << GPIO_MODER_MODE15_Pos) /*!< 0xC0000000 */
AnnaBridge 165:e614a9f1c9e2 2620 #define GPIO_MODER_MODE15 GPIO_MODER_MODE15_Msk
AnnaBridge 165:e614a9f1c9e2 2621 #define GPIO_MODER_MODE15_0 (0x1U << GPIO_MODER_MODE15_Pos) /*!< 0x40000000 */
AnnaBridge 165:e614a9f1c9e2 2622 #define GPIO_MODER_MODE15_1 (0x2U << GPIO_MODER_MODE15_Pos) /*!< 0x80000000 */
AnnaBridge 165:e614a9f1c9e2 2623
AnnaBridge 165:e614a9f1c9e2 2624 /****************** Bit definition for GPIO_OTYPER register *****************/
AnnaBridge 165:e614a9f1c9e2 2625 #define GPIO_OTYPER_OT_0 (0x00000001U)
AnnaBridge 165:e614a9f1c9e2 2626 #define GPIO_OTYPER_OT_1 (0x00000002U)
AnnaBridge 165:e614a9f1c9e2 2627 #define GPIO_OTYPER_OT_2 (0x00000004U)
AnnaBridge 165:e614a9f1c9e2 2628 #define GPIO_OTYPER_OT_3 (0x00000008U)
AnnaBridge 165:e614a9f1c9e2 2629 #define GPIO_OTYPER_OT_4 (0x00000010U)
AnnaBridge 165:e614a9f1c9e2 2630 #define GPIO_OTYPER_OT_5 (0x00000020U)
AnnaBridge 165:e614a9f1c9e2 2631 #define GPIO_OTYPER_OT_6 (0x00000040U)
AnnaBridge 165:e614a9f1c9e2 2632 #define GPIO_OTYPER_OT_7 (0x00000080U)
AnnaBridge 165:e614a9f1c9e2 2633 #define GPIO_OTYPER_OT_8 (0x00000100U)
AnnaBridge 165:e614a9f1c9e2 2634 #define GPIO_OTYPER_OT_9 (0x00000200U)
AnnaBridge 165:e614a9f1c9e2 2635 #define GPIO_OTYPER_OT_10 (0x00000400U)
AnnaBridge 165:e614a9f1c9e2 2636 #define GPIO_OTYPER_OT_11 (0x00000800U)
AnnaBridge 165:e614a9f1c9e2 2637 #define GPIO_OTYPER_OT_12 (0x00001000U)
AnnaBridge 165:e614a9f1c9e2 2638 #define GPIO_OTYPER_OT_13 (0x00002000U)
AnnaBridge 165:e614a9f1c9e2 2639 #define GPIO_OTYPER_OT_14 (0x00004000U)
AnnaBridge 165:e614a9f1c9e2 2640 #define GPIO_OTYPER_OT_15 (0x00008000U)
AnnaBridge 165:e614a9f1c9e2 2641
AnnaBridge 165:e614a9f1c9e2 2642 /**************** Bit definition for GPIO_OSPEEDR register ******************/
AnnaBridge 165:e614a9f1c9e2 2643 #define GPIO_OSPEEDER_OSPEED0_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 2644 #define GPIO_OSPEEDER_OSPEED0_Msk (0x3U << GPIO_OSPEEDER_OSPEED0_Pos) /*!< 0x00000003 */
AnnaBridge 165:e614a9f1c9e2 2645 #define GPIO_OSPEEDER_OSPEED0 GPIO_OSPEEDER_OSPEED0_Msk
AnnaBridge 165:e614a9f1c9e2 2646 #define GPIO_OSPEEDER_OSPEED0_0 (0x1U << GPIO_OSPEEDER_OSPEED0_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 2647 #define GPIO_OSPEEDER_OSPEED0_1 (0x2U << GPIO_OSPEEDER_OSPEED0_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 2648 #define GPIO_OSPEEDER_OSPEED1_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 2649 #define GPIO_OSPEEDER_OSPEED1_Msk (0x3U << GPIO_OSPEEDER_OSPEED1_Pos) /*!< 0x0000000C */
AnnaBridge 165:e614a9f1c9e2 2650 #define GPIO_OSPEEDER_OSPEED1 GPIO_OSPEEDER_OSPEED1_Msk
AnnaBridge 165:e614a9f1c9e2 2651 #define GPIO_OSPEEDER_OSPEED1_0 (0x1U << GPIO_OSPEEDER_OSPEED1_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 2652 #define GPIO_OSPEEDER_OSPEED1_1 (0x2U << GPIO_OSPEEDER_OSPEED1_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 2653 #define GPIO_OSPEEDER_OSPEED2_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 2654 #define GPIO_OSPEEDER_OSPEED2_Msk (0x3U << GPIO_OSPEEDER_OSPEED2_Pos) /*!< 0x00000030 */
AnnaBridge 165:e614a9f1c9e2 2655 #define GPIO_OSPEEDER_OSPEED2 GPIO_OSPEEDER_OSPEED2_Msk
AnnaBridge 165:e614a9f1c9e2 2656 #define GPIO_OSPEEDER_OSPEED2_0 (0x1U << GPIO_OSPEEDER_OSPEED2_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 2657 #define GPIO_OSPEEDER_OSPEED2_1 (0x2U << GPIO_OSPEEDER_OSPEED2_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 2658 #define GPIO_OSPEEDER_OSPEED3_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 2659 #define GPIO_OSPEEDER_OSPEED3_Msk (0x3U << GPIO_OSPEEDER_OSPEED3_Pos) /*!< 0x000000C0 */
AnnaBridge 165:e614a9f1c9e2 2660 #define GPIO_OSPEEDER_OSPEED3 GPIO_OSPEEDER_OSPEED3_Msk
AnnaBridge 165:e614a9f1c9e2 2661 #define GPIO_OSPEEDER_OSPEED3_0 (0x1U << GPIO_OSPEEDER_OSPEED3_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 2662 #define GPIO_OSPEEDER_OSPEED3_1 (0x2U << GPIO_OSPEEDER_OSPEED3_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 2663 #define GPIO_OSPEEDER_OSPEED4_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 2664 #define GPIO_OSPEEDER_OSPEED4_Msk (0x3U << GPIO_OSPEEDER_OSPEED4_Pos) /*!< 0x00000300 */
AnnaBridge 165:e614a9f1c9e2 2665 #define GPIO_OSPEEDER_OSPEED4 GPIO_OSPEEDER_OSPEED4_Msk
AnnaBridge 165:e614a9f1c9e2 2666 #define GPIO_OSPEEDER_OSPEED4_0 (0x1U << GPIO_OSPEEDER_OSPEED4_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 2667 #define GPIO_OSPEEDER_OSPEED4_1 (0x2U << GPIO_OSPEEDER_OSPEED4_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 2668 #define GPIO_OSPEEDER_OSPEED5_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 2669 #define GPIO_OSPEEDER_OSPEED5_Msk (0x3U << GPIO_OSPEEDER_OSPEED5_Pos) /*!< 0x00000C00 */
AnnaBridge 165:e614a9f1c9e2 2670 #define GPIO_OSPEEDER_OSPEED5 GPIO_OSPEEDER_OSPEED5_Msk
AnnaBridge 165:e614a9f1c9e2 2671 #define GPIO_OSPEEDER_OSPEED5_0 (0x1U << GPIO_OSPEEDER_OSPEED5_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 2672 #define GPIO_OSPEEDER_OSPEED5_1 (0x2U << GPIO_OSPEEDER_OSPEED5_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 2673 #define GPIO_OSPEEDER_OSPEED6_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 2674 #define GPIO_OSPEEDER_OSPEED6_Msk (0x3U << GPIO_OSPEEDER_OSPEED6_Pos) /*!< 0x00003000 */
AnnaBridge 165:e614a9f1c9e2 2675 #define GPIO_OSPEEDER_OSPEED6 GPIO_OSPEEDER_OSPEED6_Msk
AnnaBridge 165:e614a9f1c9e2 2676 #define GPIO_OSPEEDER_OSPEED6_0 (0x1U << GPIO_OSPEEDER_OSPEED6_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 2677 #define GPIO_OSPEEDER_OSPEED6_1 (0x2U << GPIO_OSPEEDER_OSPEED6_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 2678 #define GPIO_OSPEEDER_OSPEED7_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 2679 #define GPIO_OSPEEDER_OSPEED7_Msk (0x3U << GPIO_OSPEEDER_OSPEED7_Pos) /*!< 0x0000C000 */
AnnaBridge 165:e614a9f1c9e2 2680 #define GPIO_OSPEEDER_OSPEED7 GPIO_OSPEEDER_OSPEED7_Msk
AnnaBridge 165:e614a9f1c9e2 2681 #define GPIO_OSPEEDER_OSPEED7_0 (0x1U << GPIO_OSPEEDER_OSPEED7_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 2682 #define GPIO_OSPEEDER_OSPEED7_1 (0x2U << GPIO_OSPEEDER_OSPEED7_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 2683 #define GPIO_OSPEEDER_OSPEED8_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 2684 #define GPIO_OSPEEDER_OSPEED8_Msk (0x3U << GPIO_OSPEEDER_OSPEED8_Pos) /*!< 0x00030000 */
AnnaBridge 165:e614a9f1c9e2 2685 #define GPIO_OSPEEDER_OSPEED8 GPIO_OSPEEDER_OSPEED8_Msk
AnnaBridge 165:e614a9f1c9e2 2686 #define GPIO_OSPEEDER_OSPEED8_0 (0x1U << GPIO_OSPEEDER_OSPEED8_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 2687 #define GPIO_OSPEEDER_OSPEED8_1 (0x2U << GPIO_OSPEEDER_OSPEED8_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 2688 #define GPIO_OSPEEDER_OSPEED9_Pos (18U)
AnnaBridge 165:e614a9f1c9e2 2689 #define GPIO_OSPEEDER_OSPEED9_Msk (0x3U << GPIO_OSPEEDER_OSPEED9_Pos) /*!< 0x000C0000 */
AnnaBridge 165:e614a9f1c9e2 2690 #define GPIO_OSPEEDER_OSPEED9 GPIO_OSPEEDER_OSPEED9_Msk
AnnaBridge 165:e614a9f1c9e2 2691 #define GPIO_OSPEEDER_OSPEED9_0 (0x1U << GPIO_OSPEEDER_OSPEED9_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 2692 #define GPIO_OSPEEDER_OSPEED9_1 (0x2U << GPIO_OSPEEDER_OSPEED9_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 2693 #define GPIO_OSPEEDER_OSPEED10_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 2694 #define GPIO_OSPEEDER_OSPEED10_Msk (0x3U << GPIO_OSPEEDER_OSPEED10_Pos) /*!< 0x00300000 */
AnnaBridge 165:e614a9f1c9e2 2695 #define GPIO_OSPEEDER_OSPEED10 GPIO_OSPEEDER_OSPEED10_Msk
AnnaBridge 165:e614a9f1c9e2 2696 #define GPIO_OSPEEDER_OSPEED10_0 (0x1U << GPIO_OSPEEDER_OSPEED10_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 2697 #define GPIO_OSPEEDER_OSPEED10_1 (0x2U << GPIO_OSPEEDER_OSPEED10_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 2698 #define GPIO_OSPEEDER_OSPEED11_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 2699 #define GPIO_OSPEEDER_OSPEED11_Msk (0x3U << GPIO_OSPEEDER_OSPEED11_Pos) /*!< 0x00C00000 */
AnnaBridge 165:e614a9f1c9e2 2700 #define GPIO_OSPEEDER_OSPEED11 GPIO_OSPEEDER_OSPEED11_Msk
AnnaBridge 165:e614a9f1c9e2 2701 #define GPIO_OSPEEDER_OSPEED11_0 (0x1U << GPIO_OSPEEDER_OSPEED11_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 2702 #define GPIO_OSPEEDER_OSPEED11_1 (0x2U << GPIO_OSPEEDER_OSPEED11_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 2703 #define GPIO_OSPEEDER_OSPEED12_Pos (24U)
AnnaBridge 165:e614a9f1c9e2 2704 #define GPIO_OSPEEDER_OSPEED12_Msk (0x3U << GPIO_OSPEEDER_OSPEED12_Pos) /*!< 0x03000000 */
AnnaBridge 165:e614a9f1c9e2 2705 #define GPIO_OSPEEDER_OSPEED12 GPIO_OSPEEDER_OSPEED12_Msk
AnnaBridge 165:e614a9f1c9e2 2706 #define GPIO_OSPEEDER_OSPEED12_0 (0x1U << GPIO_OSPEEDER_OSPEED12_Pos) /*!< 0x01000000 */
AnnaBridge 165:e614a9f1c9e2 2707 #define GPIO_OSPEEDER_OSPEED12_1 (0x2U << GPIO_OSPEEDER_OSPEED12_Pos) /*!< 0x02000000 */
AnnaBridge 165:e614a9f1c9e2 2708 #define GPIO_OSPEEDER_OSPEED13_Pos (26U)
AnnaBridge 165:e614a9f1c9e2 2709 #define GPIO_OSPEEDER_OSPEED13_Msk (0x3U << GPIO_OSPEEDER_OSPEED13_Pos) /*!< 0x0C000000 */
AnnaBridge 165:e614a9f1c9e2 2710 #define GPIO_OSPEEDER_OSPEED13 GPIO_OSPEEDER_OSPEED13_Msk
AnnaBridge 165:e614a9f1c9e2 2711 #define GPIO_OSPEEDER_OSPEED13_0 (0x1U << GPIO_OSPEEDER_OSPEED13_Pos) /*!< 0x04000000 */
AnnaBridge 165:e614a9f1c9e2 2712 #define GPIO_OSPEEDER_OSPEED13_1 (0x2U << GPIO_OSPEEDER_OSPEED13_Pos) /*!< 0x08000000 */
AnnaBridge 165:e614a9f1c9e2 2713 #define GPIO_OSPEEDER_OSPEED14_Pos (28U)
AnnaBridge 165:e614a9f1c9e2 2714 #define GPIO_OSPEEDER_OSPEED14_Msk (0x3U << GPIO_OSPEEDER_OSPEED14_Pos) /*!< 0x30000000 */
AnnaBridge 165:e614a9f1c9e2 2715 #define GPIO_OSPEEDER_OSPEED14 GPIO_OSPEEDER_OSPEED14_Msk
AnnaBridge 165:e614a9f1c9e2 2716 #define GPIO_OSPEEDER_OSPEED14_0 (0x1U << GPIO_OSPEEDER_OSPEED14_Pos) /*!< 0x10000000 */
AnnaBridge 165:e614a9f1c9e2 2717 #define GPIO_OSPEEDER_OSPEED14_1 (0x2U << GPIO_OSPEEDER_OSPEED14_Pos) /*!< 0x20000000 */
AnnaBridge 165:e614a9f1c9e2 2718 #define GPIO_OSPEEDER_OSPEED15_Pos (30U)
AnnaBridge 165:e614a9f1c9e2 2719 #define GPIO_OSPEEDER_OSPEED15_Msk (0x3U << GPIO_OSPEEDER_OSPEED15_Pos) /*!< 0xC0000000 */
AnnaBridge 165:e614a9f1c9e2 2720 #define GPIO_OSPEEDER_OSPEED15 GPIO_OSPEEDER_OSPEED15_Msk
AnnaBridge 165:e614a9f1c9e2 2721 #define GPIO_OSPEEDER_OSPEED15_0 (0x1U << GPIO_OSPEEDER_OSPEED15_Pos) /*!< 0x40000000 */
AnnaBridge 165:e614a9f1c9e2 2722 #define GPIO_OSPEEDER_OSPEED15_1 (0x2U << GPIO_OSPEEDER_OSPEED15_Pos) /*!< 0x80000000 */
AnnaBridge 165:e614a9f1c9e2 2723
AnnaBridge 165:e614a9f1c9e2 2724 /******************* Bit definition for GPIO_PUPDR register ******************/
AnnaBridge 165:e614a9f1c9e2 2725 #define GPIO_PUPDR_PUPD0_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 2726 #define GPIO_PUPDR_PUPD0_Msk (0x3U << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000003 */
AnnaBridge 165:e614a9f1c9e2 2727 #define GPIO_PUPDR_PUPD0 GPIO_PUPDR_PUPD0_Msk
AnnaBridge 165:e614a9f1c9e2 2728 #define GPIO_PUPDR_PUPD0_0 (0x1U << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 2729 #define GPIO_PUPDR_PUPD0_1 (0x2U << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 2730 #define GPIO_PUPDR_PUPD1_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 2731 #define GPIO_PUPDR_PUPD1_Msk (0x3U << GPIO_PUPDR_PUPD1_Pos) /*!< 0x0000000C */
AnnaBridge 165:e614a9f1c9e2 2732 #define GPIO_PUPDR_PUPD1 GPIO_PUPDR_PUPD1_Msk
AnnaBridge 165:e614a9f1c9e2 2733 #define GPIO_PUPDR_PUPD1_0 (0x1U << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 2734 #define GPIO_PUPDR_PUPD1_1 (0x2U << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 2735 #define GPIO_PUPDR_PUPD2_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 2736 #define GPIO_PUPDR_PUPD2_Msk (0x3U << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000030 */
AnnaBridge 165:e614a9f1c9e2 2737 #define GPIO_PUPDR_PUPD2 GPIO_PUPDR_PUPD2_Msk
AnnaBridge 165:e614a9f1c9e2 2738 #define GPIO_PUPDR_PUPD2_0 (0x1U << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 2739 #define GPIO_PUPDR_PUPD2_1 (0x2U << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 2740 #define GPIO_PUPDR_PUPD3_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 2741 #define GPIO_PUPDR_PUPD3_Msk (0x3U << GPIO_PUPDR_PUPD3_Pos) /*!< 0x000000C0 */
AnnaBridge 165:e614a9f1c9e2 2742 #define GPIO_PUPDR_PUPD3 GPIO_PUPDR_PUPD3_Msk
AnnaBridge 165:e614a9f1c9e2 2743 #define GPIO_PUPDR_PUPD3_0 (0x1U << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 2744 #define GPIO_PUPDR_PUPD3_1 (0x2U << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 2745 #define GPIO_PUPDR_PUPD4_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 2746 #define GPIO_PUPDR_PUPD4_Msk (0x3U << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000300 */
AnnaBridge 165:e614a9f1c9e2 2747 #define GPIO_PUPDR_PUPD4 GPIO_PUPDR_PUPD4_Msk
AnnaBridge 165:e614a9f1c9e2 2748 #define GPIO_PUPDR_PUPD4_0 (0x1U << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 2749 #define GPIO_PUPDR_PUPD4_1 (0x2U << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 2750 #define GPIO_PUPDR_PUPD5_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 2751 #define GPIO_PUPDR_PUPD5_Msk (0x3U << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000C00 */
AnnaBridge 165:e614a9f1c9e2 2752 #define GPIO_PUPDR_PUPD5 GPIO_PUPDR_PUPD5_Msk
AnnaBridge 165:e614a9f1c9e2 2753 #define GPIO_PUPDR_PUPD5_0 (0x1U << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 2754 #define GPIO_PUPDR_PUPD5_1 (0x2U << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 2755 #define GPIO_PUPDR_PUPD6_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 2756 #define GPIO_PUPDR_PUPD6_Msk (0x3U << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00003000 */
AnnaBridge 165:e614a9f1c9e2 2757 #define GPIO_PUPDR_PUPD6 GPIO_PUPDR_PUPD6_Msk
AnnaBridge 165:e614a9f1c9e2 2758 #define GPIO_PUPDR_PUPD6_0 (0x1U << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 2759 #define GPIO_PUPDR_PUPD6_1 (0x2U << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 2760 #define GPIO_PUPDR_PUPD7_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 2761 #define GPIO_PUPDR_PUPD7_Msk (0x3U << GPIO_PUPDR_PUPD7_Pos) /*!< 0x0000C000 */
AnnaBridge 165:e614a9f1c9e2 2762 #define GPIO_PUPDR_PUPD7 GPIO_PUPDR_PUPD7_Msk
AnnaBridge 165:e614a9f1c9e2 2763 #define GPIO_PUPDR_PUPD7_0 (0x1U << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 2764 #define GPIO_PUPDR_PUPD7_1 (0x2U << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 2765 #define GPIO_PUPDR_PUPD8_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 2766 #define GPIO_PUPDR_PUPD8_Msk (0x3U << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00030000 */
AnnaBridge 165:e614a9f1c9e2 2767 #define GPIO_PUPDR_PUPD8 GPIO_PUPDR_PUPD8_Msk
AnnaBridge 165:e614a9f1c9e2 2768 #define GPIO_PUPDR_PUPD8_0 (0x1U << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 2769 #define GPIO_PUPDR_PUPD8_1 (0x2U << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 2770 #define GPIO_PUPDR_PUPD9_Pos (18U)
AnnaBridge 165:e614a9f1c9e2 2771 #define GPIO_PUPDR_PUPD9_Msk (0x3U << GPIO_PUPDR_PUPD9_Pos) /*!< 0x000C0000 */
AnnaBridge 165:e614a9f1c9e2 2772 #define GPIO_PUPDR_PUPD9 GPIO_PUPDR_PUPD9_Msk
AnnaBridge 165:e614a9f1c9e2 2773 #define GPIO_PUPDR_PUPD9_0 (0x1U << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 2774 #define GPIO_PUPDR_PUPD9_1 (0x2U << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 2775 #define GPIO_PUPDR_PUPD10_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 2776 #define GPIO_PUPDR_PUPD10_Msk (0x3U << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00300000 */
AnnaBridge 165:e614a9f1c9e2 2777 #define GPIO_PUPDR_PUPD10 GPIO_PUPDR_PUPD10_Msk
AnnaBridge 165:e614a9f1c9e2 2778 #define GPIO_PUPDR_PUPD10_0 (0x1U << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 2779 #define GPIO_PUPDR_PUPD10_1 (0x2U << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 2780 #define GPIO_PUPDR_PUPD11_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 2781 #define GPIO_PUPDR_PUPD11_Msk (0x3U << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00C00000 */
AnnaBridge 165:e614a9f1c9e2 2782 #define GPIO_PUPDR_PUPD11 GPIO_PUPDR_PUPD11_Msk
AnnaBridge 165:e614a9f1c9e2 2783 #define GPIO_PUPDR_PUPD11_0 (0x1U << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 2784 #define GPIO_PUPDR_PUPD11_1 (0x2U << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 2785 #define GPIO_PUPDR_PUPD12_Pos (24U)
AnnaBridge 165:e614a9f1c9e2 2786 #define GPIO_PUPDR_PUPD12_Msk (0x3U << GPIO_PUPDR_PUPD12_Pos) /*!< 0x03000000 */
AnnaBridge 165:e614a9f1c9e2 2787 #define GPIO_PUPDR_PUPD12 GPIO_PUPDR_PUPD12_Msk
AnnaBridge 165:e614a9f1c9e2 2788 #define GPIO_PUPDR_PUPD12_0 (0x1U << GPIO_PUPDR_PUPD12_Pos) /*!< 0x01000000 */
AnnaBridge 165:e614a9f1c9e2 2789 #define GPIO_PUPDR_PUPD12_1 (0x2U << GPIO_PUPDR_PUPD12_Pos) /*!< 0x02000000 */
AnnaBridge 165:e614a9f1c9e2 2790 #define GPIO_PUPDR_PUPD13_Pos (26U)
AnnaBridge 165:e614a9f1c9e2 2791 #define GPIO_PUPDR_PUPD13_Msk (0x3U << GPIO_PUPDR_PUPD13_Pos) /*!< 0x0C000000 */
AnnaBridge 165:e614a9f1c9e2 2792 #define GPIO_PUPDR_PUPD13 GPIO_PUPDR_PUPD13_Msk
AnnaBridge 165:e614a9f1c9e2 2793 #define GPIO_PUPDR_PUPD13_0 (0x1U << GPIO_PUPDR_PUPD13_Pos) /*!< 0x04000000 */
AnnaBridge 165:e614a9f1c9e2 2794 #define GPIO_PUPDR_PUPD13_1 (0x2U << GPIO_PUPDR_PUPD13_Pos) /*!< 0x08000000 */
AnnaBridge 165:e614a9f1c9e2 2795 #define GPIO_PUPDR_PUPD14_Pos (28U)
AnnaBridge 165:e614a9f1c9e2 2796 #define GPIO_PUPDR_PUPD14_Msk (0x3U << GPIO_PUPDR_PUPD14_Pos) /*!< 0x30000000 */
AnnaBridge 165:e614a9f1c9e2 2797 #define GPIO_PUPDR_PUPD14 GPIO_PUPDR_PUPD14_Msk
AnnaBridge 165:e614a9f1c9e2 2798 #define GPIO_PUPDR_PUPD14_0 (0x1U << GPIO_PUPDR_PUPD14_Pos) /*!< 0x10000000 */
AnnaBridge 165:e614a9f1c9e2 2799 #define GPIO_PUPDR_PUPD14_1 (0x2U << GPIO_PUPDR_PUPD14_Pos) /*!< 0x20000000 */
AnnaBridge 165:e614a9f1c9e2 2800 #define GPIO_PUPDR_PUPD15_Pos (30U)
AnnaBridge 165:e614a9f1c9e2 2801 #define GPIO_PUPDR_PUPD15_Msk (0x3U << GPIO_PUPDR_PUPD15_Pos) /*!< 0xC0000000 */
AnnaBridge 165:e614a9f1c9e2 2802 #define GPIO_PUPDR_PUPD15 GPIO_PUPDR_PUPD15_Msk
AnnaBridge 165:e614a9f1c9e2 2803 #define GPIO_PUPDR_PUPD15_0 (0x1U << GPIO_PUPDR_PUPD15_Pos) /*!< 0x40000000 */
AnnaBridge 165:e614a9f1c9e2 2804 #define GPIO_PUPDR_PUPD15_1 (0x2U << GPIO_PUPDR_PUPD15_Pos) /*!< 0x80000000 */
AnnaBridge 165:e614a9f1c9e2 2805
AnnaBridge 165:e614a9f1c9e2 2806 /******************* Bit definition for GPIO_IDR register *******************/
AnnaBridge 165:e614a9f1c9e2 2807 #define GPIO_IDR_ID0_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 2808 #define GPIO_IDR_ID0_Msk (0x1U << GPIO_IDR_ID0_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 2809 #define GPIO_IDR_ID0 GPIO_IDR_ID0_Msk
AnnaBridge 165:e614a9f1c9e2 2810 #define GPIO_IDR_ID1_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 2811 #define GPIO_IDR_ID1_Msk (0x1U << GPIO_IDR_ID1_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 2812 #define GPIO_IDR_ID1 GPIO_IDR_ID1_Msk
AnnaBridge 165:e614a9f1c9e2 2813 #define GPIO_IDR_ID2_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 2814 #define GPIO_IDR_ID2_Msk (0x1U << GPIO_IDR_ID2_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 2815 #define GPIO_IDR_ID2 GPIO_IDR_ID2_Msk
AnnaBridge 165:e614a9f1c9e2 2816 #define GPIO_IDR_ID3_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 2817 #define GPIO_IDR_ID3_Msk (0x1U << GPIO_IDR_ID3_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 2818 #define GPIO_IDR_ID3 GPIO_IDR_ID3_Msk
AnnaBridge 165:e614a9f1c9e2 2819 #define GPIO_IDR_ID4_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 2820 #define GPIO_IDR_ID4_Msk (0x1U << GPIO_IDR_ID4_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 2821 #define GPIO_IDR_ID4 GPIO_IDR_ID4_Msk
AnnaBridge 165:e614a9f1c9e2 2822 #define GPIO_IDR_ID5_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 2823 #define GPIO_IDR_ID5_Msk (0x1U << GPIO_IDR_ID5_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 2824 #define GPIO_IDR_ID5 GPIO_IDR_ID5_Msk
AnnaBridge 165:e614a9f1c9e2 2825 #define GPIO_IDR_ID6_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 2826 #define GPIO_IDR_ID6_Msk (0x1U << GPIO_IDR_ID6_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 2827 #define GPIO_IDR_ID6 GPIO_IDR_ID6_Msk
AnnaBridge 165:e614a9f1c9e2 2828 #define GPIO_IDR_ID7_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 2829 #define GPIO_IDR_ID7_Msk (0x1U << GPIO_IDR_ID7_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 2830 #define GPIO_IDR_ID7 GPIO_IDR_ID7_Msk
AnnaBridge 165:e614a9f1c9e2 2831 #define GPIO_IDR_ID8_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 2832 #define GPIO_IDR_ID8_Msk (0x1U << GPIO_IDR_ID8_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 2833 #define GPIO_IDR_ID8 GPIO_IDR_ID8_Msk
AnnaBridge 165:e614a9f1c9e2 2834 #define GPIO_IDR_ID9_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 2835 #define GPIO_IDR_ID9_Msk (0x1U << GPIO_IDR_ID9_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 2836 #define GPIO_IDR_ID9 GPIO_IDR_ID9_Msk
AnnaBridge 165:e614a9f1c9e2 2837 #define GPIO_IDR_ID10_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 2838 #define GPIO_IDR_ID10_Msk (0x1U << GPIO_IDR_ID10_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 2839 #define GPIO_IDR_ID10 GPIO_IDR_ID10_Msk
AnnaBridge 165:e614a9f1c9e2 2840 #define GPIO_IDR_ID11_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 2841 #define GPIO_IDR_ID11_Msk (0x1U << GPIO_IDR_ID11_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 2842 #define GPIO_IDR_ID11 GPIO_IDR_ID11_Msk
AnnaBridge 165:e614a9f1c9e2 2843 #define GPIO_IDR_ID12_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 2844 #define GPIO_IDR_ID12_Msk (0x1U << GPIO_IDR_ID12_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 2845 #define GPIO_IDR_ID12 GPIO_IDR_ID12_Msk
AnnaBridge 165:e614a9f1c9e2 2846 #define GPIO_IDR_ID13_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 2847 #define GPIO_IDR_ID13_Msk (0x1U << GPIO_IDR_ID13_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 2848 #define GPIO_IDR_ID13 GPIO_IDR_ID13_Msk
AnnaBridge 165:e614a9f1c9e2 2849 #define GPIO_IDR_ID14_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 2850 #define GPIO_IDR_ID14_Msk (0x1U << GPIO_IDR_ID14_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 2851 #define GPIO_IDR_ID14 GPIO_IDR_ID14_Msk
AnnaBridge 165:e614a9f1c9e2 2852 #define GPIO_IDR_ID15_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 2853 #define GPIO_IDR_ID15_Msk (0x1U << GPIO_IDR_ID15_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 2854 #define GPIO_IDR_ID15 GPIO_IDR_ID15_Msk
AnnaBridge 165:e614a9f1c9e2 2855
AnnaBridge 165:e614a9f1c9e2 2856 /****************** Bit definition for GPIO_ODR register ********************/
AnnaBridge 165:e614a9f1c9e2 2857 #define GPIO_ODR_OD0_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 2858 #define GPIO_ODR_OD0_Msk (0x1U << GPIO_ODR_OD0_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 2859 #define GPIO_ODR_OD0 GPIO_ODR_OD0_Msk
AnnaBridge 165:e614a9f1c9e2 2860 #define GPIO_ODR_OD1_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 2861 #define GPIO_ODR_OD1_Msk (0x1U << GPIO_ODR_OD1_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 2862 #define GPIO_ODR_OD1 GPIO_ODR_OD1_Msk
AnnaBridge 165:e614a9f1c9e2 2863 #define GPIO_ODR_OD2_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 2864 #define GPIO_ODR_OD2_Msk (0x1U << GPIO_ODR_OD2_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 2865 #define GPIO_ODR_OD2 GPIO_ODR_OD2_Msk
AnnaBridge 165:e614a9f1c9e2 2866 #define GPIO_ODR_OD3_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 2867 #define GPIO_ODR_OD3_Msk (0x1U << GPIO_ODR_OD3_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 2868 #define GPIO_ODR_OD3 GPIO_ODR_OD3_Msk
AnnaBridge 165:e614a9f1c9e2 2869 #define GPIO_ODR_OD4_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 2870 #define GPIO_ODR_OD4_Msk (0x1U << GPIO_ODR_OD4_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 2871 #define GPIO_ODR_OD4 GPIO_ODR_OD4_Msk
AnnaBridge 165:e614a9f1c9e2 2872 #define GPIO_ODR_OD5_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 2873 #define GPIO_ODR_OD5_Msk (0x1U << GPIO_ODR_OD5_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 2874 #define GPIO_ODR_OD5 GPIO_ODR_OD5_Msk
AnnaBridge 165:e614a9f1c9e2 2875 #define GPIO_ODR_OD6_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 2876 #define GPIO_ODR_OD6_Msk (0x1U << GPIO_ODR_OD6_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 2877 #define GPIO_ODR_OD6 GPIO_ODR_OD6_Msk
AnnaBridge 165:e614a9f1c9e2 2878 #define GPIO_ODR_OD7_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 2879 #define GPIO_ODR_OD7_Msk (0x1U << GPIO_ODR_OD7_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 2880 #define GPIO_ODR_OD7 GPIO_ODR_OD7_Msk
AnnaBridge 165:e614a9f1c9e2 2881 #define GPIO_ODR_OD8_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 2882 #define GPIO_ODR_OD8_Msk (0x1U << GPIO_ODR_OD8_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 2883 #define GPIO_ODR_OD8 GPIO_ODR_OD8_Msk
AnnaBridge 165:e614a9f1c9e2 2884 #define GPIO_ODR_OD9_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 2885 #define GPIO_ODR_OD9_Msk (0x1U << GPIO_ODR_OD9_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 2886 #define GPIO_ODR_OD9 GPIO_ODR_OD9_Msk
AnnaBridge 165:e614a9f1c9e2 2887 #define GPIO_ODR_OD10_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 2888 #define GPIO_ODR_OD10_Msk (0x1U << GPIO_ODR_OD10_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 2889 #define GPIO_ODR_OD10 GPIO_ODR_OD10_Msk
AnnaBridge 165:e614a9f1c9e2 2890 #define GPIO_ODR_OD11_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 2891 #define GPIO_ODR_OD11_Msk (0x1U << GPIO_ODR_OD11_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 2892 #define GPIO_ODR_OD11 GPIO_ODR_OD11_Msk
AnnaBridge 165:e614a9f1c9e2 2893 #define GPIO_ODR_OD12_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 2894 #define GPIO_ODR_OD12_Msk (0x1U << GPIO_ODR_OD12_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 2895 #define GPIO_ODR_OD12 GPIO_ODR_OD12_Msk
AnnaBridge 165:e614a9f1c9e2 2896 #define GPIO_ODR_OD13_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 2897 #define GPIO_ODR_OD13_Msk (0x1U << GPIO_ODR_OD13_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 2898 #define GPIO_ODR_OD13 GPIO_ODR_OD13_Msk
AnnaBridge 165:e614a9f1c9e2 2899 #define GPIO_ODR_OD14_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 2900 #define GPIO_ODR_OD14_Msk (0x1U << GPIO_ODR_OD14_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 2901 #define GPIO_ODR_OD14 GPIO_ODR_OD14_Msk
AnnaBridge 165:e614a9f1c9e2 2902 #define GPIO_ODR_OD15_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 2903 #define GPIO_ODR_OD15_Msk (0x1U << GPIO_ODR_OD15_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 2904 #define GPIO_ODR_OD15 GPIO_ODR_OD15_Msk
AnnaBridge 165:e614a9f1c9e2 2905
AnnaBridge 165:e614a9f1c9e2 2906 /****************** Bit definition for GPIO_BSRR register ********************/
AnnaBridge 165:e614a9f1c9e2 2907 #define GPIO_BSRR_BS_0 (0x00000001U)
AnnaBridge 165:e614a9f1c9e2 2908 #define GPIO_BSRR_BS_1 (0x00000002U)
AnnaBridge 165:e614a9f1c9e2 2909 #define GPIO_BSRR_BS_2 (0x00000004U)
AnnaBridge 165:e614a9f1c9e2 2910 #define GPIO_BSRR_BS_3 (0x00000008U)
AnnaBridge 165:e614a9f1c9e2 2911 #define GPIO_BSRR_BS_4 (0x00000010U)
AnnaBridge 165:e614a9f1c9e2 2912 #define GPIO_BSRR_BS_5 (0x00000020U)
AnnaBridge 165:e614a9f1c9e2 2913 #define GPIO_BSRR_BS_6 (0x00000040U)
AnnaBridge 165:e614a9f1c9e2 2914 #define GPIO_BSRR_BS_7 (0x00000080U)
AnnaBridge 165:e614a9f1c9e2 2915 #define GPIO_BSRR_BS_8 (0x00000100U)
AnnaBridge 165:e614a9f1c9e2 2916 #define GPIO_BSRR_BS_9 (0x00000200U)
AnnaBridge 165:e614a9f1c9e2 2917 #define GPIO_BSRR_BS_10 (0x00000400U)
AnnaBridge 165:e614a9f1c9e2 2918 #define GPIO_BSRR_BS_11 (0x00000800U)
AnnaBridge 165:e614a9f1c9e2 2919 #define GPIO_BSRR_BS_12 (0x00001000U)
AnnaBridge 165:e614a9f1c9e2 2920 #define GPIO_BSRR_BS_13 (0x00002000U)
AnnaBridge 165:e614a9f1c9e2 2921 #define GPIO_BSRR_BS_14 (0x00004000U)
AnnaBridge 165:e614a9f1c9e2 2922 #define GPIO_BSRR_BS_15 (0x00008000U)
AnnaBridge 165:e614a9f1c9e2 2923 #define GPIO_BSRR_BR_0 (0x00010000U)
AnnaBridge 165:e614a9f1c9e2 2924 #define GPIO_BSRR_BR_1 (0x00020000U)
AnnaBridge 165:e614a9f1c9e2 2925 #define GPIO_BSRR_BR_2 (0x00040000U)
AnnaBridge 165:e614a9f1c9e2 2926 #define GPIO_BSRR_BR_3 (0x00080000U)
AnnaBridge 165:e614a9f1c9e2 2927 #define GPIO_BSRR_BR_4 (0x00100000U)
AnnaBridge 165:e614a9f1c9e2 2928 #define GPIO_BSRR_BR_5 (0x00200000U)
AnnaBridge 165:e614a9f1c9e2 2929 #define GPIO_BSRR_BR_6 (0x00400000U)
AnnaBridge 165:e614a9f1c9e2 2930 #define GPIO_BSRR_BR_7 (0x00800000U)
AnnaBridge 165:e614a9f1c9e2 2931 #define GPIO_BSRR_BR_8 (0x01000000U)
AnnaBridge 165:e614a9f1c9e2 2932 #define GPIO_BSRR_BR_9 (0x02000000U)
AnnaBridge 165:e614a9f1c9e2 2933 #define GPIO_BSRR_BR_10 (0x04000000U)
AnnaBridge 165:e614a9f1c9e2 2934 #define GPIO_BSRR_BR_11 (0x08000000U)
AnnaBridge 165:e614a9f1c9e2 2935 #define GPIO_BSRR_BR_12 (0x10000000U)
AnnaBridge 165:e614a9f1c9e2 2936 #define GPIO_BSRR_BR_13 (0x20000000U)
AnnaBridge 165:e614a9f1c9e2 2937 #define GPIO_BSRR_BR_14 (0x40000000U)
AnnaBridge 165:e614a9f1c9e2 2938 #define GPIO_BSRR_BR_15 (0x80000000U)
AnnaBridge 165:e614a9f1c9e2 2939
AnnaBridge 165:e614a9f1c9e2 2940 /****************** Bit definition for GPIO_LCKR register ********************/
AnnaBridge 165:e614a9f1c9e2 2941 #define GPIO_LCKR_LCK0_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 2942 #define GPIO_LCKR_LCK0_Msk (0x1U << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 2943 #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk
AnnaBridge 165:e614a9f1c9e2 2944 #define GPIO_LCKR_LCK1_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 2945 #define GPIO_LCKR_LCK1_Msk (0x1U << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 2946 #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk
AnnaBridge 165:e614a9f1c9e2 2947 #define GPIO_LCKR_LCK2_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 2948 #define GPIO_LCKR_LCK2_Msk (0x1U << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 2949 #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk
AnnaBridge 165:e614a9f1c9e2 2950 #define GPIO_LCKR_LCK3_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 2951 #define GPIO_LCKR_LCK3_Msk (0x1U << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 2952 #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk
AnnaBridge 165:e614a9f1c9e2 2953 #define GPIO_LCKR_LCK4_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 2954 #define GPIO_LCKR_LCK4_Msk (0x1U << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 2955 #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk
AnnaBridge 165:e614a9f1c9e2 2956 #define GPIO_LCKR_LCK5_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 2957 #define GPIO_LCKR_LCK5_Msk (0x1U << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 2958 #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk
AnnaBridge 165:e614a9f1c9e2 2959 #define GPIO_LCKR_LCK6_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 2960 #define GPIO_LCKR_LCK6_Msk (0x1U << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 2961 #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk
AnnaBridge 165:e614a9f1c9e2 2962 #define GPIO_LCKR_LCK7_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 2963 #define GPIO_LCKR_LCK7_Msk (0x1U << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 2964 #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk
AnnaBridge 165:e614a9f1c9e2 2965 #define GPIO_LCKR_LCK8_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 2966 #define GPIO_LCKR_LCK8_Msk (0x1U << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 2967 #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk
AnnaBridge 165:e614a9f1c9e2 2968 #define GPIO_LCKR_LCK9_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 2969 #define GPIO_LCKR_LCK9_Msk (0x1U << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 2970 #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk
AnnaBridge 165:e614a9f1c9e2 2971 #define GPIO_LCKR_LCK10_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 2972 #define GPIO_LCKR_LCK10_Msk (0x1U << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 2973 #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk
AnnaBridge 165:e614a9f1c9e2 2974 #define GPIO_LCKR_LCK11_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 2975 #define GPIO_LCKR_LCK11_Msk (0x1U << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 2976 #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk
AnnaBridge 165:e614a9f1c9e2 2977 #define GPIO_LCKR_LCK12_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 2978 #define GPIO_LCKR_LCK12_Msk (0x1U << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 2979 #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk
AnnaBridge 165:e614a9f1c9e2 2980 #define GPIO_LCKR_LCK13_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 2981 #define GPIO_LCKR_LCK13_Msk (0x1U << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 2982 #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk
AnnaBridge 165:e614a9f1c9e2 2983 #define GPIO_LCKR_LCK14_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 2984 #define GPIO_LCKR_LCK14_Msk (0x1U << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 2985 #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk
AnnaBridge 165:e614a9f1c9e2 2986 #define GPIO_LCKR_LCK15_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 2987 #define GPIO_LCKR_LCK15_Msk (0x1U << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 2988 #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk
AnnaBridge 165:e614a9f1c9e2 2989 #define GPIO_LCKR_LCKK_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 2990 #define GPIO_LCKR_LCKK_Msk (0x1U << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 2991 #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk
AnnaBridge 165:e614a9f1c9e2 2992
AnnaBridge 165:e614a9f1c9e2 2993 /****************** Bit definition for GPIO_AFRL register ********************/
AnnaBridge 165:e614a9f1c9e2 2994 #define GPIO_AFRL_AFRL0_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 2995 #define GPIO_AFRL_AFRL0_Msk (0xFU << GPIO_AFRL_AFRL0_Pos) /*!< 0x0000000F */
AnnaBridge 165:e614a9f1c9e2 2996 #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFRL0_Msk
AnnaBridge 165:e614a9f1c9e2 2997 #define GPIO_AFRL_AFRL1_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 2998 #define GPIO_AFRL_AFRL1_Msk (0xFU << GPIO_AFRL_AFRL1_Pos) /*!< 0x000000F0 */
AnnaBridge 165:e614a9f1c9e2 2999 #define GPIO_AFRL_AFRL1 GPIO_AFRL_AFRL1_Msk
AnnaBridge 165:e614a9f1c9e2 3000 #define GPIO_AFRL_AFRL2_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 3001 #define GPIO_AFRL_AFRL2_Msk (0xFU << GPIO_AFRL_AFRL2_Pos) /*!< 0x00000F00 */
AnnaBridge 165:e614a9f1c9e2 3002 #define GPIO_AFRL_AFRL2 GPIO_AFRL_AFRL2_Msk
AnnaBridge 165:e614a9f1c9e2 3003 #define GPIO_AFRL_AFRL3_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 3004 #define GPIO_AFRL_AFRL3_Msk (0xFU << GPIO_AFRL_AFRL3_Pos) /*!< 0x0000F000 */
AnnaBridge 165:e614a9f1c9e2 3005 #define GPIO_AFRL_AFRL3 GPIO_AFRL_AFRL3_Msk
AnnaBridge 165:e614a9f1c9e2 3006 #define GPIO_AFRL_AFRL4_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 3007 #define GPIO_AFRL_AFRL4_Msk (0xFU << GPIO_AFRL_AFRL4_Pos) /*!< 0x000F0000 */
AnnaBridge 165:e614a9f1c9e2 3008 #define GPIO_AFRL_AFRL4 GPIO_AFRL_AFRL4_Msk
AnnaBridge 165:e614a9f1c9e2 3009 #define GPIO_AFRL_AFRL5_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 3010 #define GPIO_AFRL_AFRL5_Msk (0xFU << GPIO_AFRL_AFRL5_Pos) /*!< 0x00F00000 */
AnnaBridge 165:e614a9f1c9e2 3011 #define GPIO_AFRL_AFRL5 GPIO_AFRL_AFRL5_Msk
AnnaBridge 165:e614a9f1c9e2 3012 #define GPIO_AFRL_AFRL6_Pos (24U)
AnnaBridge 165:e614a9f1c9e2 3013 #define GPIO_AFRL_AFRL6_Msk (0xFU << GPIO_AFRL_AFRL6_Pos) /*!< 0x0F000000 */
AnnaBridge 165:e614a9f1c9e2 3014 #define GPIO_AFRL_AFRL6 GPIO_AFRL_AFRL6_Msk
AnnaBridge 165:e614a9f1c9e2 3015 #define GPIO_AFRL_AFRL7_Pos (28U)
AnnaBridge 165:e614a9f1c9e2 3016 #define GPIO_AFRL_AFRL7_Msk (0xFU << GPIO_AFRL_AFRL7_Pos) /*!< 0xF0000000 */
AnnaBridge 165:e614a9f1c9e2 3017 #define GPIO_AFRL_AFRL7 GPIO_AFRL_AFRL7_Msk
AnnaBridge 165:e614a9f1c9e2 3018
AnnaBridge 165:e614a9f1c9e2 3019 /****************** Bit definition for GPIO_AFRH register ********************/
AnnaBridge 165:e614a9f1c9e2 3020 #define GPIO_AFRH_AFRH0_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 3021 #define GPIO_AFRH_AFRH0_Msk (0xFU << GPIO_AFRH_AFRH0_Pos) /*!< 0x0000000F */
AnnaBridge 165:e614a9f1c9e2 3022 #define GPIO_AFRH_AFRH0 GPIO_AFRH_AFRH0_Msk
AnnaBridge 165:e614a9f1c9e2 3023 #define GPIO_AFRH_AFRH1_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 3024 #define GPIO_AFRH_AFRH1_Msk (0xFU << GPIO_AFRH_AFRH1_Pos) /*!< 0x000000F0 */
AnnaBridge 165:e614a9f1c9e2 3025 #define GPIO_AFRH_AFRH1 GPIO_AFRH_AFRH1_Msk
AnnaBridge 165:e614a9f1c9e2 3026 #define GPIO_AFRH_AFRH2_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 3027 #define GPIO_AFRH_AFRH2_Msk (0xFU << GPIO_AFRH_AFRH2_Pos) /*!< 0x00000F00 */
AnnaBridge 165:e614a9f1c9e2 3028 #define GPIO_AFRH_AFRH2 GPIO_AFRH_AFRH2_Msk
AnnaBridge 165:e614a9f1c9e2 3029 #define GPIO_AFRH_AFRH3_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 3030 #define GPIO_AFRH_AFRH3_Msk (0xFU << GPIO_AFRH_AFRH3_Pos) /*!< 0x0000F000 */
AnnaBridge 165:e614a9f1c9e2 3031 #define GPIO_AFRH_AFRH3 GPIO_AFRH_AFRH3_Msk
AnnaBridge 165:e614a9f1c9e2 3032 #define GPIO_AFRH_AFRH4_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 3033 #define GPIO_AFRH_AFRH4_Msk (0xFU << GPIO_AFRH_AFRH4_Pos) /*!< 0x000F0000 */
AnnaBridge 165:e614a9f1c9e2 3034 #define GPIO_AFRH_AFRH4 GPIO_AFRH_AFRH4_Msk
AnnaBridge 165:e614a9f1c9e2 3035 #define GPIO_AFRH_AFRH5_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 3036 #define GPIO_AFRH_AFRH5_Msk (0xFU << GPIO_AFRH_AFRH5_Pos) /*!< 0x00F00000 */
AnnaBridge 165:e614a9f1c9e2 3037 #define GPIO_AFRH_AFRH5 GPIO_AFRH_AFRH5_Msk
AnnaBridge 165:e614a9f1c9e2 3038 #define GPIO_AFRH_AFRH6_Pos (24U)
AnnaBridge 165:e614a9f1c9e2 3039 #define GPIO_AFRH_AFRH6_Msk (0xFU << GPIO_AFRH_AFRH6_Pos) /*!< 0x0F000000 */
AnnaBridge 165:e614a9f1c9e2 3040 #define GPIO_AFRH_AFRH6 GPIO_AFRH_AFRH6_Msk
AnnaBridge 165:e614a9f1c9e2 3041 #define GPIO_AFRH_AFRH7_Pos (28U)
AnnaBridge 165:e614a9f1c9e2 3042 #define GPIO_AFRH_AFRH7_Msk (0xFU << GPIO_AFRH_AFRH7_Pos) /*!< 0xF0000000 */
AnnaBridge 165:e614a9f1c9e2 3043 #define GPIO_AFRH_AFRH7 GPIO_AFRH_AFRH7_Msk
AnnaBridge 165:e614a9f1c9e2 3044
AnnaBridge 165:e614a9f1c9e2 3045 /****************** Bit definition for GPIO_BRR register *********************/
AnnaBridge 165:e614a9f1c9e2 3046 #define GPIO_BRR_BR_0 (0x00000001U)
AnnaBridge 165:e614a9f1c9e2 3047 #define GPIO_BRR_BR_1 (0x00000002U)
AnnaBridge 165:e614a9f1c9e2 3048 #define GPIO_BRR_BR_2 (0x00000004U)
AnnaBridge 165:e614a9f1c9e2 3049 #define GPIO_BRR_BR_3 (0x00000008U)
AnnaBridge 165:e614a9f1c9e2 3050 #define GPIO_BRR_BR_4 (0x00000010U)
AnnaBridge 165:e614a9f1c9e2 3051 #define GPIO_BRR_BR_5 (0x00000020U)
AnnaBridge 165:e614a9f1c9e2 3052 #define GPIO_BRR_BR_6 (0x00000040U)
AnnaBridge 165:e614a9f1c9e2 3053 #define GPIO_BRR_BR_7 (0x00000080U)
AnnaBridge 165:e614a9f1c9e2 3054 #define GPIO_BRR_BR_8 (0x00000100U)
AnnaBridge 165:e614a9f1c9e2 3055 #define GPIO_BRR_BR_9 (0x00000200U)
AnnaBridge 165:e614a9f1c9e2 3056 #define GPIO_BRR_BR_10 (0x00000400U)
AnnaBridge 165:e614a9f1c9e2 3057 #define GPIO_BRR_BR_11 (0x00000800U)
AnnaBridge 165:e614a9f1c9e2 3058 #define GPIO_BRR_BR_12 (0x00001000U)
AnnaBridge 165:e614a9f1c9e2 3059 #define GPIO_BRR_BR_13 (0x00002000U)
AnnaBridge 165:e614a9f1c9e2 3060 #define GPIO_BRR_BR_14 (0x00004000U)
AnnaBridge 165:e614a9f1c9e2 3061 #define GPIO_BRR_BR_15 (0x00008000U)
AnnaBridge 165:e614a9f1c9e2 3062
AnnaBridge 165:e614a9f1c9e2 3063 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 3064 /* */
AnnaBridge 165:e614a9f1c9e2 3065 /* Inter-integrated Circuit Interface (I2C) */
AnnaBridge 165:e614a9f1c9e2 3066 /* */
AnnaBridge 165:e614a9f1c9e2 3067 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 3068
AnnaBridge 165:e614a9f1c9e2 3069 /******************* Bit definition for I2C_CR1 register *******************/
AnnaBridge 165:e614a9f1c9e2 3070 #define I2C_CR1_PE_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 3071 #define I2C_CR1_PE_Msk (0x1U << I2C_CR1_PE_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 3072 #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral enable */
AnnaBridge 165:e614a9f1c9e2 3073 #define I2C_CR1_TXIE_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 3074 #define I2C_CR1_TXIE_Msk (0x1U << I2C_CR1_TXIE_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 3075 #define I2C_CR1_TXIE I2C_CR1_TXIE_Msk /*!< TX interrupt enable */
AnnaBridge 165:e614a9f1c9e2 3076 #define I2C_CR1_RXIE_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 3077 #define I2C_CR1_RXIE_Msk (0x1U << I2C_CR1_RXIE_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 3078 #define I2C_CR1_RXIE I2C_CR1_RXIE_Msk /*!< RX interrupt enable */
AnnaBridge 165:e614a9f1c9e2 3079 #define I2C_CR1_ADDRIE_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 3080 #define I2C_CR1_ADDRIE_Msk (0x1U << I2C_CR1_ADDRIE_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 3081 #define I2C_CR1_ADDRIE I2C_CR1_ADDRIE_Msk /*!< Address match interrupt enable */
AnnaBridge 165:e614a9f1c9e2 3082 #define I2C_CR1_NACKIE_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 3083 #define I2C_CR1_NACKIE_Msk (0x1U << I2C_CR1_NACKIE_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 3084 #define I2C_CR1_NACKIE I2C_CR1_NACKIE_Msk /*!< NACK received interrupt enable */
AnnaBridge 165:e614a9f1c9e2 3085 #define I2C_CR1_STOPIE_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 3086 #define I2C_CR1_STOPIE_Msk (0x1U << I2C_CR1_STOPIE_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 3087 #define I2C_CR1_STOPIE I2C_CR1_STOPIE_Msk /*!< STOP detection interrupt enable */
AnnaBridge 165:e614a9f1c9e2 3088 #define I2C_CR1_TCIE_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 3089 #define I2C_CR1_TCIE_Msk (0x1U << I2C_CR1_TCIE_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 3090 #define I2C_CR1_TCIE I2C_CR1_TCIE_Msk /*!< Transfer complete interrupt enable */
AnnaBridge 165:e614a9f1c9e2 3091 #define I2C_CR1_ERRIE_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 3092 #define I2C_CR1_ERRIE_Msk (0x1U << I2C_CR1_ERRIE_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 3093 #define I2C_CR1_ERRIE I2C_CR1_ERRIE_Msk /*!< Errors interrupt enable */
AnnaBridge 165:e614a9f1c9e2 3094 #define I2C_CR1_DNF_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 3095 #define I2C_CR1_DNF_Msk (0xFU << I2C_CR1_DNF_Pos) /*!< 0x00000F00 */
AnnaBridge 165:e614a9f1c9e2 3096 #define I2C_CR1_DNF I2C_CR1_DNF_Msk /*!< Digital noise filter */
AnnaBridge 165:e614a9f1c9e2 3097 #define I2C_CR1_ANFOFF_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 3098 #define I2C_CR1_ANFOFF_Msk (0x1U << I2C_CR1_ANFOFF_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 3099 #define I2C_CR1_ANFOFF I2C_CR1_ANFOFF_Msk /*!< Analog noise filter OFF */
AnnaBridge 165:e614a9f1c9e2 3100 #define I2C_CR1_TXDMAEN_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 3101 #define I2C_CR1_TXDMAEN_Msk (0x1U << I2C_CR1_TXDMAEN_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 3102 #define I2C_CR1_TXDMAEN I2C_CR1_TXDMAEN_Msk /*!< DMA transmission requests enable */
AnnaBridge 165:e614a9f1c9e2 3103 #define I2C_CR1_RXDMAEN_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 3104 #define I2C_CR1_RXDMAEN_Msk (0x1U << I2C_CR1_RXDMAEN_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 3105 #define I2C_CR1_RXDMAEN I2C_CR1_RXDMAEN_Msk /*!< DMA reception requests enable */
AnnaBridge 165:e614a9f1c9e2 3106 #define I2C_CR1_SBC_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 3107 #define I2C_CR1_SBC_Msk (0x1U << I2C_CR1_SBC_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 3108 #define I2C_CR1_SBC I2C_CR1_SBC_Msk /*!< Slave byte control */
AnnaBridge 165:e614a9f1c9e2 3109 #define I2C_CR1_NOSTRETCH_Pos (17U)
AnnaBridge 165:e614a9f1c9e2 3110 #define I2C_CR1_NOSTRETCH_Msk (0x1U << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 3111 #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock stretching disable */
AnnaBridge 165:e614a9f1c9e2 3112 #define I2C_CR1_WUPEN_Pos (18U)
AnnaBridge 165:e614a9f1c9e2 3113 #define I2C_CR1_WUPEN_Msk (0x1U << I2C_CR1_WUPEN_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 3114 #define I2C_CR1_WUPEN I2C_CR1_WUPEN_Msk /*!< Wakeup from STOP enable */
AnnaBridge 165:e614a9f1c9e2 3115 #define I2C_CR1_GCEN_Pos (19U)
AnnaBridge 165:e614a9f1c9e2 3116 #define I2C_CR1_GCEN_Msk (0x1U << I2C_CR1_GCEN_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 3117 #define I2C_CR1_GCEN I2C_CR1_GCEN_Msk /*!< General call enable */
AnnaBridge 165:e614a9f1c9e2 3118 #define I2C_CR1_SMBHEN_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 3119 #define I2C_CR1_SMBHEN_Msk (0x1U << I2C_CR1_SMBHEN_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 3120 #define I2C_CR1_SMBHEN I2C_CR1_SMBHEN_Msk /*!< SMBus host address enable */
AnnaBridge 165:e614a9f1c9e2 3121 #define I2C_CR1_SMBDEN_Pos (21U)
AnnaBridge 165:e614a9f1c9e2 3122 #define I2C_CR1_SMBDEN_Msk (0x1U << I2C_CR1_SMBDEN_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 3123 #define I2C_CR1_SMBDEN I2C_CR1_SMBDEN_Msk /*!< SMBus device default address enable */
AnnaBridge 165:e614a9f1c9e2 3124 #define I2C_CR1_ALERTEN_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 3125 #define I2C_CR1_ALERTEN_Msk (0x1U << I2C_CR1_ALERTEN_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 3126 #define I2C_CR1_ALERTEN I2C_CR1_ALERTEN_Msk /*!< SMBus alert enable */
AnnaBridge 165:e614a9f1c9e2 3127 #define I2C_CR1_PECEN_Pos (23U)
AnnaBridge 165:e614a9f1c9e2 3128 #define I2C_CR1_PECEN_Msk (0x1U << I2C_CR1_PECEN_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 3129 #define I2C_CR1_PECEN I2C_CR1_PECEN_Msk /*!< PEC enable */
AnnaBridge 165:e614a9f1c9e2 3130
AnnaBridge 165:e614a9f1c9e2 3131 /****************** Bit definition for I2C_CR2 register ********************/
AnnaBridge 165:e614a9f1c9e2 3132 #define I2C_CR2_SADD_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 3133 #define I2C_CR2_SADD_Msk (0x3FFU << I2C_CR2_SADD_Pos) /*!< 0x000003FF */
AnnaBridge 165:e614a9f1c9e2 3134 #define I2C_CR2_SADD I2C_CR2_SADD_Msk /*!< Slave address (master mode) */
AnnaBridge 165:e614a9f1c9e2 3135 #define I2C_CR2_RD_WRN_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 3136 #define I2C_CR2_RD_WRN_Msk (0x1U << I2C_CR2_RD_WRN_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 3137 #define I2C_CR2_RD_WRN I2C_CR2_RD_WRN_Msk /*!< Transfer direction (master mode) */
AnnaBridge 165:e614a9f1c9e2 3138 #define I2C_CR2_ADD10_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 3139 #define I2C_CR2_ADD10_Msk (0x1U << I2C_CR2_ADD10_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 3140 #define I2C_CR2_ADD10 I2C_CR2_ADD10_Msk /*!< 10-bit addressing mode (master mode) */
AnnaBridge 165:e614a9f1c9e2 3141 #define I2C_CR2_HEAD10R_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 3142 #define I2C_CR2_HEAD10R_Msk (0x1U << I2C_CR2_HEAD10R_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 3143 #define I2C_CR2_HEAD10R I2C_CR2_HEAD10R_Msk /*!< 10-bit address header only read direction (master mode) */
AnnaBridge 165:e614a9f1c9e2 3144 #define I2C_CR2_START_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 3145 #define I2C_CR2_START_Msk (0x1U << I2C_CR2_START_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 3146 #define I2C_CR2_START I2C_CR2_START_Msk /*!< START generation */
AnnaBridge 165:e614a9f1c9e2 3147 #define I2C_CR2_STOP_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 3148 #define I2C_CR2_STOP_Msk (0x1U << I2C_CR2_STOP_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 3149 #define I2C_CR2_STOP I2C_CR2_STOP_Msk /*!< STOP generation (master mode) */
AnnaBridge 165:e614a9f1c9e2 3150 #define I2C_CR2_NACK_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 3151 #define I2C_CR2_NACK_Msk (0x1U << I2C_CR2_NACK_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 3152 #define I2C_CR2_NACK I2C_CR2_NACK_Msk /*!< NACK generation (slave mode) */
AnnaBridge 165:e614a9f1c9e2 3153 #define I2C_CR2_NBYTES_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 3154 #define I2C_CR2_NBYTES_Msk (0xFFU << I2C_CR2_NBYTES_Pos) /*!< 0x00FF0000 */
AnnaBridge 165:e614a9f1c9e2 3155 #define I2C_CR2_NBYTES I2C_CR2_NBYTES_Msk /*!< Number of bytes */
AnnaBridge 165:e614a9f1c9e2 3156 #define I2C_CR2_RELOAD_Pos (24U)
AnnaBridge 165:e614a9f1c9e2 3157 #define I2C_CR2_RELOAD_Msk (0x1U << I2C_CR2_RELOAD_Pos) /*!< 0x01000000 */
AnnaBridge 165:e614a9f1c9e2 3158 #define I2C_CR2_RELOAD I2C_CR2_RELOAD_Msk /*!< NBYTES reload mode */
AnnaBridge 165:e614a9f1c9e2 3159 #define I2C_CR2_AUTOEND_Pos (25U)
AnnaBridge 165:e614a9f1c9e2 3160 #define I2C_CR2_AUTOEND_Msk (0x1U << I2C_CR2_AUTOEND_Pos) /*!< 0x02000000 */
AnnaBridge 165:e614a9f1c9e2 3161 #define I2C_CR2_AUTOEND I2C_CR2_AUTOEND_Msk /*!< Automatic end mode (master mode) */
AnnaBridge 165:e614a9f1c9e2 3162 #define I2C_CR2_PECBYTE_Pos (26U)
AnnaBridge 165:e614a9f1c9e2 3163 #define I2C_CR2_PECBYTE_Msk (0x1U << I2C_CR2_PECBYTE_Pos) /*!< 0x04000000 */
AnnaBridge 165:e614a9f1c9e2 3164 #define I2C_CR2_PECBYTE I2C_CR2_PECBYTE_Msk /*!< Packet error checking byte */
AnnaBridge 165:e614a9f1c9e2 3165
AnnaBridge 165:e614a9f1c9e2 3166 /******************* Bit definition for I2C_OAR1 register ******************/
AnnaBridge 165:e614a9f1c9e2 3167 #define I2C_OAR1_OA1_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 3168 #define I2C_OAR1_OA1_Msk (0x3FFU << I2C_OAR1_OA1_Pos) /*!< 0x000003FF */
AnnaBridge 165:e614a9f1c9e2 3169 #define I2C_OAR1_OA1 I2C_OAR1_OA1_Msk /*!< Interface own address 1 */
AnnaBridge 165:e614a9f1c9e2 3170 #define I2C_OAR1_OA1MODE_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 3171 #define I2C_OAR1_OA1MODE_Msk (0x1U << I2C_OAR1_OA1MODE_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 3172 #define I2C_OAR1_OA1MODE I2C_OAR1_OA1MODE_Msk /*!< Own address 1 10-bit mode */
AnnaBridge 165:e614a9f1c9e2 3173 #define I2C_OAR1_OA1EN_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 3174 #define I2C_OAR1_OA1EN_Msk (0x1U << I2C_OAR1_OA1EN_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 3175 #define I2C_OAR1_OA1EN I2C_OAR1_OA1EN_Msk /*!< Own address 1 enable */
AnnaBridge 165:e614a9f1c9e2 3176
AnnaBridge 165:e614a9f1c9e2 3177 /******************* Bit definition for I2C_OAR2 register ******************/
AnnaBridge 165:e614a9f1c9e2 3178 #define I2C_OAR2_OA2_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 3179 #define I2C_OAR2_OA2_Msk (0x7FU << I2C_OAR2_OA2_Pos) /*!< 0x000000FE */
AnnaBridge 165:e614a9f1c9e2 3180 #define I2C_OAR2_OA2 I2C_OAR2_OA2_Msk /*!< Interface own address 2 */
AnnaBridge 165:e614a9f1c9e2 3181 #define I2C_OAR2_OA2MSK_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 3182 #define I2C_OAR2_OA2MSK_Msk (0x7U << I2C_OAR2_OA2MSK_Pos) /*!< 0x00000700 */
AnnaBridge 165:e614a9f1c9e2 3183 #define I2C_OAR2_OA2MSK I2C_OAR2_OA2MSK_Msk /*!< Own address 2 masks */
AnnaBridge 165:e614a9f1c9e2 3184 #define I2C_OAR2_OA2NOMASK (0x00000000U) /*!< No mask */
AnnaBridge 165:e614a9f1c9e2 3185 #define I2C_OAR2_OA2MASK01_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 3186 #define I2C_OAR2_OA2MASK01_Msk (0x1U << I2C_OAR2_OA2MASK01_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 3187 #define I2C_OAR2_OA2MASK01 I2C_OAR2_OA2MASK01_Msk /*!< OA2[1] is masked, Only OA2[7:2] are compared */
AnnaBridge 165:e614a9f1c9e2 3188 #define I2C_OAR2_OA2MASK02_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 3189 #define I2C_OAR2_OA2MASK02_Msk (0x1U << I2C_OAR2_OA2MASK02_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 3190 #define I2C_OAR2_OA2MASK02 I2C_OAR2_OA2MASK02_Msk /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */
AnnaBridge 165:e614a9f1c9e2 3191 #define I2C_OAR2_OA2MASK03_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 3192 #define I2C_OAR2_OA2MASK03_Msk (0x3U << I2C_OAR2_OA2MASK03_Pos) /*!< 0x00000300 */
AnnaBridge 165:e614a9f1c9e2 3193 #define I2C_OAR2_OA2MASK03 I2C_OAR2_OA2MASK03_Msk /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */
AnnaBridge 165:e614a9f1c9e2 3194 #define I2C_OAR2_OA2MASK04_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 3195 #define I2C_OAR2_OA2MASK04_Msk (0x1U << I2C_OAR2_OA2MASK04_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 3196 #define I2C_OAR2_OA2MASK04 I2C_OAR2_OA2MASK04_Msk /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */
AnnaBridge 165:e614a9f1c9e2 3197 #define I2C_OAR2_OA2MASK05_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 3198 #define I2C_OAR2_OA2MASK05_Msk (0x5U << I2C_OAR2_OA2MASK05_Pos) /*!< 0x00000500 */
AnnaBridge 165:e614a9f1c9e2 3199 #define I2C_OAR2_OA2MASK05 I2C_OAR2_OA2MASK05_Msk /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */
AnnaBridge 165:e614a9f1c9e2 3200 #define I2C_OAR2_OA2MASK06_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 3201 #define I2C_OAR2_OA2MASK06_Msk (0x3U << I2C_OAR2_OA2MASK06_Pos) /*!< 0x00000600 */
AnnaBridge 165:e614a9f1c9e2 3202 #define I2C_OAR2_OA2MASK06 I2C_OAR2_OA2MASK06_Msk /*!< OA2[6:1] is masked, Only OA2[7] are compared */
AnnaBridge 165:e614a9f1c9e2 3203 #define I2C_OAR2_OA2MASK07_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 3204 #define I2C_OAR2_OA2MASK07_Msk (0x7U << I2C_OAR2_OA2MASK07_Pos) /*!< 0x00000700 */
AnnaBridge 165:e614a9f1c9e2 3205 #define I2C_OAR2_OA2MASK07 I2C_OAR2_OA2MASK07_Msk /*!< OA2[7:1] is masked, No comparison is done */
AnnaBridge 165:e614a9f1c9e2 3206 #define I2C_OAR2_OA2EN_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 3207 #define I2C_OAR2_OA2EN_Msk (0x1U << I2C_OAR2_OA2EN_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 3208 #define I2C_OAR2_OA2EN I2C_OAR2_OA2EN_Msk /*!< Own address 2 enable */
AnnaBridge 165:e614a9f1c9e2 3209
AnnaBridge 165:e614a9f1c9e2 3210 /******************* Bit definition for I2C_TIMINGR register *******************/
AnnaBridge 165:e614a9f1c9e2 3211 #define I2C_TIMINGR_SCLL_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 3212 #define I2C_TIMINGR_SCLL_Msk (0xFFU << I2C_TIMINGR_SCLL_Pos) /*!< 0x000000FF */
AnnaBridge 165:e614a9f1c9e2 3213 #define I2C_TIMINGR_SCLL I2C_TIMINGR_SCLL_Msk /*!< SCL low period (master mode) */
AnnaBridge 165:e614a9f1c9e2 3214 #define I2C_TIMINGR_SCLH_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 3215 #define I2C_TIMINGR_SCLH_Msk (0xFFU << I2C_TIMINGR_SCLH_Pos) /*!< 0x0000FF00 */
AnnaBridge 165:e614a9f1c9e2 3216 #define I2C_TIMINGR_SCLH I2C_TIMINGR_SCLH_Msk /*!< SCL high period (master mode) */
AnnaBridge 165:e614a9f1c9e2 3217 #define I2C_TIMINGR_SDADEL_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 3218 #define I2C_TIMINGR_SDADEL_Msk (0xFU << I2C_TIMINGR_SDADEL_Pos) /*!< 0x000F0000 */
AnnaBridge 165:e614a9f1c9e2 3219 #define I2C_TIMINGR_SDADEL I2C_TIMINGR_SDADEL_Msk /*!< Data hold time */
AnnaBridge 165:e614a9f1c9e2 3220 #define I2C_TIMINGR_SCLDEL_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 3221 #define I2C_TIMINGR_SCLDEL_Msk (0xFU << I2C_TIMINGR_SCLDEL_Pos) /*!< 0x00F00000 */
AnnaBridge 165:e614a9f1c9e2 3222 #define I2C_TIMINGR_SCLDEL I2C_TIMINGR_SCLDEL_Msk /*!< Data setup time */
AnnaBridge 165:e614a9f1c9e2 3223 #define I2C_TIMINGR_PRESC_Pos (28U)
AnnaBridge 165:e614a9f1c9e2 3224 #define I2C_TIMINGR_PRESC_Msk (0xFU << I2C_TIMINGR_PRESC_Pos) /*!< 0xF0000000 */
AnnaBridge 165:e614a9f1c9e2 3225 #define I2C_TIMINGR_PRESC I2C_TIMINGR_PRESC_Msk /*!< Timings prescaler */
AnnaBridge 165:e614a9f1c9e2 3226
AnnaBridge 165:e614a9f1c9e2 3227 /******************* Bit definition for I2C_TIMEOUTR register *******************/
AnnaBridge 165:e614a9f1c9e2 3228 #define I2C_TIMEOUTR_TIMEOUTA_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 3229 #define I2C_TIMEOUTR_TIMEOUTA_Msk (0xFFFU << I2C_TIMEOUTR_TIMEOUTA_Pos) /*!< 0x00000FFF */
AnnaBridge 165:e614a9f1c9e2 3230 #define I2C_TIMEOUTR_TIMEOUTA I2C_TIMEOUTR_TIMEOUTA_Msk /*!< Bus timeout A */
AnnaBridge 165:e614a9f1c9e2 3231 #define I2C_TIMEOUTR_TIDLE_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 3232 #define I2C_TIMEOUTR_TIDLE_Msk (0x1U << I2C_TIMEOUTR_TIDLE_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 3233 #define I2C_TIMEOUTR_TIDLE I2C_TIMEOUTR_TIDLE_Msk /*!< Idle clock timeout detection */
AnnaBridge 165:e614a9f1c9e2 3234 #define I2C_TIMEOUTR_TIMOUTEN_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 3235 #define I2C_TIMEOUTR_TIMOUTEN_Msk (0x1U << I2C_TIMEOUTR_TIMOUTEN_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 3236 #define I2C_TIMEOUTR_TIMOUTEN I2C_TIMEOUTR_TIMOUTEN_Msk /*!< Clock timeout enable */
AnnaBridge 165:e614a9f1c9e2 3237 #define I2C_TIMEOUTR_TIMEOUTB_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 3238 #define I2C_TIMEOUTR_TIMEOUTB_Msk (0xFFFU << I2C_TIMEOUTR_TIMEOUTB_Pos) /*!< 0x0FFF0000 */
AnnaBridge 165:e614a9f1c9e2 3239 #define I2C_TIMEOUTR_TIMEOUTB I2C_TIMEOUTR_TIMEOUTB_Msk /*!< Bus timeout B*/
AnnaBridge 165:e614a9f1c9e2 3240 #define I2C_TIMEOUTR_TEXTEN_Pos (31U)
AnnaBridge 165:e614a9f1c9e2 3241 #define I2C_TIMEOUTR_TEXTEN_Msk (0x1U << I2C_TIMEOUTR_TEXTEN_Pos) /*!< 0x80000000 */
AnnaBridge 165:e614a9f1c9e2 3242 #define I2C_TIMEOUTR_TEXTEN I2C_TIMEOUTR_TEXTEN_Msk /*!< Extended clock timeout enable */
AnnaBridge 165:e614a9f1c9e2 3243
AnnaBridge 165:e614a9f1c9e2 3244 /****************** Bit definition for I2C_ISR register *********************/
AnnaBridge 165:e614a9f1c9e2 3245 #define I2C_ISR_TXE_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 3246 #define I2C_ISR_TXE_Msk (0x1U << I2C_ISR_TXE_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 3247 #define I2C_ISR_TXE I2C_ISR_TXE_Msk /*!< Transmit data register empty */
AnnaBridge 165:e614a9f1c9e2 3248 #define I2C_ISR_TXIS_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 3249 #define I2C_ISR_TXIS_Msk (0x1U << I2C_ISR_TXIS_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 3250 #define I2C_ISR_TXIS I2C_ISR_TXIS_Msk /*!< Transmit interrupt status */
AnnaBridge 165:e614a9f1c9e2 3251 #define I2C_ISR_RXNE_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 3252 #define I2C_ISR_RXNE_Msk (0x1U << I2C_ISR_RXNE_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 3253 #define I2C_ISR_RXNE I2C_ISR_RXNE_Msk /*!< Receive data register not empty */
AnnaBridge 165:e614a9f1c9e2 3254 #define I2C_ISR_ADDR_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 3255 #define I2C_ISR_ADDR_Msk (0x1U << I2C_ISR_ADDR_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 3256 #define I2C_ISR_ADDR I2C_ISR_ADDR_Msk /*!< Address matched (slave mode)*/
AnnaBridge 165:e614a9f1c9e2 3257 #define I2C_ISR_NACKF_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 3258 #define I2C_ISR_NACKF_Msk (0x1U << I2C_ISR_NACKF_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 3259 #define I2C_ISR_NACKF I2C_ISR_NACKF_Msk /*!< NACK received flag */
AnnaBridge 165:e614a9f1c9e2 3260 #define I2C_ISR_STOPF_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 3261 #define I2C_ISR_STOPF_Msk (0x1U << I2C_ISR_STOPF_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 3262 #define I2C_ISR_STOPF I2C_ISR_STOPF_Msk /*!< STOP detection flag */
AnnaBridge 165:e614a9f1c9e2 3263 #define I2C_ISR_TC_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 3264 #define I2C_ISR_TC_Msk (0x1U << I2C_ISR_TC_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 3265 #define I2C_ISR_TC I2C_ISR_TC_Msk /*!< Transfer complete (master mode) */
AnnaBridge 165:e614a9f1c9e2 3266 #define I2C_ISR_TCR_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 3267 #define I2C_ISR_TCR_Msk (0x1U << I2C_ISR_TCR_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 3268 #define I2C_ISR_TCR I2C_ISR_TCR_Msk /*!< Transfer complete reload */
AnnaBridge 165:e614a9f1c9e2 3269 #define I2C_ISR_BERR_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 3270 #define I2C_ISR_BERR_Msk (0x1U << I2C_ISR_BERR_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 3271 #define I2C_ISR_BERR I2C_ISR_BERR_Msk /*!< Bus error */
AnnaBridge 165:e614a9f1c9e2 3272 #define I2C_ISR_ARLO_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 3273 #define I2C_ISR_ARLO_Msk (0x1U << I2C_ISR_ARLO_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 3274 #define I2C_ISR_ARLO I2C_ISR_ARLO_Msk /*!< Arbitration lost */
AnnaBridge 165:e614a9f1c9e2 3275 #define I2C_ISR_OVR_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 3276 #define I2C_ISR_OVR_Msk (0x1U << I2C_ISR_OVR_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 3277 #define I2C_ISR_OVR I2C_ISR_OVR_Msk /*!< Overrun/Underrun */
AnnaBridge 165:e614a9f1c9e2 3278 #define I2C_ISR_PECERR_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 3279 #define I2C_ISR_PECERR_Msk (0x1U << I2C_ISR_PECERR_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 3280 #define I2C_ISR_PECERR I2C_ISR_PECERR_Msk /*!< PEC error in reception */
AnnaBridge 165:e614a9f1c9e2 3281 #define I2C_ISR_TIMEOUT_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 3282 #define I2C_ISR_TIMEOUT_Msk (0x1U << I2C_ISR_TIMEOUT_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 3283 #define I2C_ISR_TIMEOUT I2C_ISR_TIMEOUT_Msk /*!< Timeout or Tlow detection flag */
AnnaBridge 165:e614a9f1c9e2 3284 #define I2C_ISR_ALERT_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 3285 #define I2C_ISR_ALERT_Msk (0x1U << I2C_ISR_ALERT_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 3286 #define I2C_ISR_ALERT I2C_ISR_ALERT_Msk /*!< SMBus alert */
AnnaBridge 165:e614a9f1c9e2 3287 #define I2C_ISR_BUSY_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 3288 #define I2C_ISR_BUSY_Msk (0x1U << I2C_ISR_BUSY_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 3289 #define I2C_ISR_BUSY I2C_ISR_BUSY_Msk /*!< Bus busy */
AnnaBridge 165:e614a9f1c9e2 3290 #define I2C_ISR_DIR_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 3291 #define I2C_ISR_DIR_Msk (0x1U << I2C_ISR_DIR_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 3292 #define I2C_ISR_DIR I2C_ISR_DIR_Msk /*!< Transfer direction (slave mode) */
AnnaBridge 165:e614a9f1c9e2 3293 #define I2C_ISR_ADDCODE_Pos (17U)
AnnaBridge 165:e614a9f1c9e2 3294 #define I2C_ISR_ADDCODE_Msk (0x7FU << I2C_ISR_ADDCODE_Pos) /*!< 0x00FE0000 */
AnnaBridge 165:e614a9f1c9e2 3295 #define I2C_ISR_ADDCODE I2C_ISR_ADDCODE_Msk /*!< Address match code (slave mode) */
AnnaBridge 165:e614a9f1c9e2 3296
AnnaBridge 165:e614a9f1c9e2 3297 /****************** Bit definition for I2C_ICR register *********************/
AnnaBridge 165:e614a9f1c9e2 3298 #define I2C_ICR_ADDRCF_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 3299 #define I2C_ICR_ADDRCF_Msk (0x1U << I2C_ICR_ADDRCF_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 3300 #define I2C_ICR_ADDRCF I2C_ICR_ADDRCF_Msk /*!< Address matched clear flag */
AnnaBridge 165:e614a9f1c9e2 3301 #define I2C_ICR_NACKCF_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 3302 #define I2C_ICR_NACKCF_Msk (0x1U << I2C_ICR_NACKCF_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 3303 #define I2C_ICR_NACKCF I2C_ICR_NACKCF_Msk /*!< NACK clear flag */
AnnaBridge 165:e614a9f1c9e2 3304 #define I2C_ICR_STOPCF_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 3305 #define I2C_ICR_STOPCF_Msk (0x1U << I2C_ICR_STOPCF_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 3306 #define I2C_ICR_STOPCF I2C_ICR_STOPCF_Msk /*!< STOP detection clear flag */
AnnaBridge 165:e614a9f1c9e2 3307 #define I2C_ICR_BERRCF_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 3308 #define I2C_ICR_BERRCF_Msk (0x1U << I2C_ICR_BERRCF_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 3309 #define I2C_ICR_BERRCF I2C_ICR_BERRCF_Msk /*!< Bus error clear flag */
AnnaBridge 165:e614a9f1c9e2 3310 #define I2C_ICR_ARLOCF_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 3311 #define I2C_ICR_ARLOCF_Msk (0x1U << I2C_ICR_ARLOCF_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 3312 #define I2C_ICR_ARLOCF I2C_ICR_ARLOCF_Msk /*!< Arbitration lost clear flag */
AnnaBridge 165:e614a9f1c9e2 3313 #define I2C_ICR_OVRCF_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 3314 #define I2C_ICR_OVRCF_Msk (0x1U << I2C_ICR_OVRCF_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 3315 #define I2C_ICR_OVRCF I2C_ICR_OVRCF_Msk /*!< Overrun/Underrun clear flag */
AnnaBridge 165:e614a9f1c9e2 3316 #define I2C_ICR_PECCF_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 3317 #define I2C_ICR_PECCF_Msk (0x1U << I2C_ICR_PECCF_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 3318 #define I2C_ICR_PECCF I2C_ICR_PECCF_Msk /*!< PAC error clear flag */
AnnaBridge 165:e614a9f1c9e2 3319 #define I2C_ICR_TIMOUTCF_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 3320 #define I2C_ICR_TIMOUTCF_Msk (0x1U << I2C_ICR_TIMOUTCF_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 3321 #define I2C_ICR_TIMOUTCF I2C_ICR_TIMOUTCF_Msk /*!< Timeout clear flag */
AnnaBridge 165:e614a9f1c9e2 3322 #define I2C_ICR_ALERTCF_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 3323 #define I2C_ICR_ALERTCF_Msk (0x1U << I2C_ICR_ALERTCF_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 3324 #define I2C_ICR_ALERTCF I2C_ICR_ALERTCF_Msk /*!< Alert clear flag */
AnnaBridge 165:e614a9f1c9e2 3325
AnnaBridge 165:e614a9f1c9e2 3326 /****************** Bit definition for I2C_PECR register *********************/
AnnaBridge 165:e614a9f1c9e2 3327 #define I2C_PECR_PEC_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 3328 #define I2C_PECR_PEC_Msk (0xFFU << I2C_PECR_PEC_Pos) /*!< 0x000000FF */
AnnaBridge 165:e614a9f1c9e2 3329 #define I2C_PECR_PEC I2C_PECR_PEC_Msk /*!< PEC register */
AnnaBridge 165:e614a9f1c9e2 3330
AnnaBridge 165:e614a9f1c9e2 3331 /****************** Bit definition for I2C_RXDR register *********************/
AnnaBridge 165:e614a9f1c9e2 3332 #define I2C_RXDR_RXDATA_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 3333 #define I2C_RXDR_RXDATA_Msk (0xFFU << I2C_RXDR_RXDATA_Pos) /*!< 0x000000FF */
AnnaBridge 165:e614a9f1c9e2 3334 #define I2C_RXDR_RXDATA I2C_RXDR_RXDATA_Msk /*!< 8-bit receive data */
AnnaBridge 165:e614a9f1c9e2 3335
AnnaBridge 165:e614a9f1c9e2 3336 /****************** Bit definition for I2C_TXDR register *********************/
AnnaBridge 165:e614a9f1c9e2 3337 #define I2C_TXDR_TXDATA_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 3338 #define I2C_TXDR_TXDATA_Msk (0xFFU << I2C_TXDR_TXDATA_Pos) /*!< 0x000000FF */
AnnaBridge 165:e614a9f1c9e2 3339 #define I2C_TXDR_TXDATA I2C_TXDR_TXDATA_Msk /*!< 8-bit transmit data */
AnnaBridge 165:e614a9f1c9e2 3340
AnnaBridge 165:e614a9f1c9e2 3341 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 3342 /* */
AnnaBridge 165:e614a9f1c9e2 3343 /* Independent WATCHDOG (IWDG) */
AnnaBridge 165:e614a9f1c9e2 3344 /* */
AnnaBridge 165:e614a9f1c9e2 3345 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 3346 /******************* Bit definition for IWDG_KR register ********************/
AnnaBridge 165:e614a9f1c9e2 3347 #define IWDG_KR_KEY_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 3348 #define IWDG_KR_KEY_Msk (0xFFFFU << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */
AnnaBridge 165:e614a9f1c9e2 3349 #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!< Key value (write only, read 0000h) */
AnnaBridge 165:e614a9f1c9e2 3350
AnnaBridge 165:e614a9f1c9e2 3351 /******************* Bit definition for IWDG_PR register ********************/
AnnaBridge 165:e614a9f1c9e2 3352 #define IWDG_PR_PR_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 3353 #define IWDG_PR_PR_Msk (0x7U << IWDG_PR_PR_Pos) /*!< 0x00000007 */
AnnaBridge 165:e614a9f1c9e2 3354 #define IWDG_PR_PR IWDG_PR_PR_Msk /*!< PR[2:0] (Prescaler divider) */
AnnaBridge 165:e614a9f1c9e2 3355 #define IWDG_PR_PR_0 (0x1U << IWDG_PR_PR_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 3356 #define IWDG_PR_PR_1 (0x2U << IWDG_PR_PR_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 3357 #define IWDG_PR_PR_2 (0x4U << IWDG_PR_PR_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 3358
AnnaBridge 165:e614a9f1c9e2 3359 /******************* Bit definition for IWDG_RLR register *******************/
AnnaBridge 165:e614a9f1c9e2 3360 #define IWDG_RLR_RL_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 3361 #define IWDG_RLR_RL_Msk (0xFFFU << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */
AnnaBridge 165:e614a9f1c9e2 3362 #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!< Watchdog counter reload value */
AnnaBridge 165:e614a9f1c9e2 3363
AnnaBridge 165:e614a9f1c9e2 3364 /******************* Bit definition for IWDG_SR register ********************/
AnnaBridge 165:e614a9f1c9e2 3365 #define IWDG_SR_PVU_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 3366 #define IWDG_SR_PVU_Msk (0x1U << IWDG_SR_PVU_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 3367 #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */
AnnaBridge 165:e614a9f1c9e2 3368 #define IWDG_SR_RVU_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 3369 #define IWDG_SR_RVU_Msk (0x1U << IWDG_SR_RVU_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 3370 #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */
AnnaBridge 165:e614a9f1c9e2 3371 #define IWDG_SR_WVU_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 3372 #define IWDG_SR_WVU_Msk (0x1U << IWDG_SR_WVU_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 3373 #define IWDG_SR_WVU IWDG_SR_WVU_Msk /*!< Watchdog counter window value update */
AnnaBridge 165:e614a9f1c9e2 3374
AnnaBridge 165:e614a9f1c9e2 3375 /******************* Bit definition for IWDG_KR register ********************/
AnnaBridge 165:e614a9f1c9e2 3376 #define IWDG_WINR_WIN_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 3377 #define IWDG_WINR_WIN_Msk (0xFFFU << IWDG_WINR_WIN_Pos) /*!< 0x00000FFF */
AnnaBridge 165:e614a9f1c9e2 3378 #define IWDG_WINR_WIN IWDG_WINR_WIN_Msk /*!< Watchdog counter window value */
AnnaBridge 165:e614a9f1c9e2 3379
AnnaBridge 165:e614a9f1c9e2 3380 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 3381 /* */
AnnaBridge 165:e614a9f1c9e2 3382 /* Low Power Timer (LPTTIM) */
AnnaBridge 165:e614a9f1c9e2 3383 /* */
AnnaBridge 165:e614a9f1c9e2 3384 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 3385 /****************** Bit definition for LPTIM_ISR register *******************/
AnnaBridge 165:e614a9f1c9e2 3386 #define LPTIM_ISR_CMPM_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 3387 #define LPTIM_ISR_CMPM_Msk (0x1U << LPTIM_ISR_CMPM_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 3388 #define LPTIM_ISR_CMPM LPTIM_ISR_CMPM_Msk /*!< Compare match */
AnnaBridge 165:e614a9f1c9e2 3389 #define LPTIM_ISR_ARRM_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 3390 #define LPTIM_ISR_ARRM_Msk (0x1U << LPTIM_ISR_ARRM_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 3391 #define LPTIM_ISR_ARRM LPTIM_ISR_ARRM_Msk /*!< Autoreload match */
AnnaBridge 165:e614a9f1c9e2 3392 #define LPTIM_ISR_EXTTRIG_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 3393 #define LPTIM_ISR_EXTTRIG_Msk (0x1U << LPTIM_ISR_EXTTRIG_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 3394 #define LPTIM_ISR_EXTTRIG LPTIM_ISR_EXTTRIG_Msk /*!< External trigger edge event */
AnnaBridge 165:e614a9f1c9e2 3395 #define LPTIM_ISR_CMPOK_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 3396 #define LPTIM_ISR_CMPOK_Msk (0x1U << LPTIM_ISR_CMPOK_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 3397 #define LPTIM_ISR_CMPOK LPTIM_ISR_CMPOK_Msk /*!< Compare register update OK */
AnnaBridge 165:e614a9f1c9e2 3398 #define LPTIM_ISR_ARROK_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 3399 #define LPTIM_ISR_ARROK_Msk (0x1U << LPTIM_ISR_ARROK_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 3400 #define LPTIM_ISR_ARROK LPTIM_ISR_ARROK_Msk /*!< Autoreload register update OK */
AnnaBridge 165:e614a9f1c9e2 3401 #define LPTIM_ISR_UP_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 3402 #define LPTIM_ISR_UP_Msk (0x1U << LPTIM_ISR_UP_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 3403 #define LPTIM_ISR_UP LPTIM_ISR_UP_Msk /*!< Counter direction change down to up */
AnnaBridge 165:e614a9f1c9e2 3404 #define LPTIM_ISR_DOWN_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 3405 #define LPTIM_ISR_DOWN_Msk (0x1U << LPTIM_ISR_DOWN_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 3406 #define LPTIM_ISR_DOWN LPTIM_ISR_DOWN_Msk /*!< Counter direction change up to down */
AnnaBridge 165:e614a9f1c9e2 3407
AnnaBridge 165:e614a9f1c9e2 3408 /****************** Bit definition for LPTIM_ICR register *******************/
AnnaBridge 165:e614a9f1c9e2 3409 #define LPTIM_ICR_CMPMCF_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 3410 #define LPTIM_ICR_CMPMCF_Msk (0x1U << LPTIM_ICR_CMPMCF_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 3411 #define LPTIM_ICR_CMPMCF LPTIM_ICR_CMPMCF_Msk /*!< Compare match Clear Flag */
AnnaBridge 165:e614a9f1c9e2 3412 #define LPTIM_ICR_ARRMCF_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 3413 #define LPTIM_ICR_ARRMCF_Msk (0x1U << LPTIM_ICR_ARRMCF_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 3414 #define LPTIM_ICR_ARRMCF LPTIM_ICR_ARRMCF_Msk /*!< Autoreload match Clear Flag */
AnnaBridge 165:e614a9f1c9e2 3415 #define LPTIM_ICR_EXTTRIGCF_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 3416 #define LPTIM_ICR_EXTTRIGCF_Msk (0x1U << LPTIM_ICR_EXTTRIGCF_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 3417 #define LPTIM_ICR_EXTTRIGCF LPTIM_ICR_EXTTRIGCF_Msk /*!< External trigger edge event Clear Flag */
AnnaBridge 165:e614a9f1c9e2 3418 #define LPTIM_ICR_CMPOKCF_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 3419 #define LPTIM_ICR_CMPOKCF_Msk (0x1U << LPTIM_ICR_CMPOKCF_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 3420 #define LPTIM_ICR_CMPOKCF LPTIM_ICR_CMPOKCF_Msk /*!< Compare register update OK Clear Flag */
AnnaBridge 165:e614a9f1c9e2 3421 #define LPTIM_ICR_ARROKCF_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 3422 #define LPTIM_ICR_ARROKCF_Msk (0x1U << LPTIM_ICR_ARROKCF_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 3423 #define LPTIM_ICR_ARROKCF LPTIM_ICR_ARROKCF_Msk /*!< Autoreload register update OK Clear Flag */
AnnaBridge 165:e614a9f1c9e2 3424 #define LPTIM_ICR_UPCF_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 3425 #define LPTIM_ICR_UPCF_Msk (0x1U << LPTIM_ICR_UPCF_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 3426 #define LPTIM_ICR_UPCF LPTIM_ICR_UPCF_Msk /*!< Counter direction change down to up Clear Flag */
AnnaBridge 165:e614a9f1c9e2 3427 #define LPTIM_ICR_DOWNCF_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 3428 #define LPTIM_ICR_DOWNCF_Msk (0x1U << LPTIM_ICR_DOWNCF_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 3429 #define LPTIM_ICR_DOWNCF LPTIM_ICR_DOWNCF_Msk /*!< Counter direction change up to down Clear Flag */
AnnaBridge 165:e614a9f1c9e2 3430
AnnaBridge 165:e614a9f1c9e2 3431 /****************** Bit definition for LPTIM_IER register ********************/
AnnaBridge 165:e614a9f1c9e2 3432 #define LPTIM_IER_CMPMIE_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 3433 #define LPTIM_IER_CMPMIE_Msk (0x1U << LPTIM_IER_CMPMIE_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 3434 #define LPTIM_IER_CMPMIE LPTIM_IER_CMPMIE_Msk /*!< Compare match Interrupt Enable */
AnnaBridge 165:e614a9f1c9e2 3435 #define LPTIM_IER_ARRMIE_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 3436 #define LPTIM_IER_ARRMIE_Msk (0x1U << LPTIM_IER_ARRMIE_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 3437 #define LPTIM_IER_ARRMIE LPTIM_IER_ARRMIE_Msk /*!< Autoreload match Interrupt Enable */
AnnaBridge 165:e614a9f1c9e2 3438 #define LPTIM_IER_EXTTRIGIE_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 3439 #define LPTIM_IER_EXTTRIGIE_Msk (0x1U << LPTIM_IER_EXTTRIGIE_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 3440 #define LPTIM_IER_EXTTRIGIE LPTIM_IER_EXTTRIGIE_Msk /*!< External trigger edge event Interrupt Enable */
AnnaBridge 165:e614a9f1c9e2 3441 #define LPTIM_IER_CMPOKIE_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 3442 #define LPTIM_IER_CMPOKIE_Msk (0x1U << LPTIM_IER_CMPOKIE_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 3443 #define LPTIM_IER_CMPOKIE LPTIM_IER_CMPOKIE_Msk /*!< Compare register update OK Interrupt Enable */
AnnaBridge 165:e614a9f1c9e2 3444 #define LPTIM_IER_ARROKIE_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 3445 #define LPTIM_IER_ARROKIE_Msk (0x1U << LPTIM_IER_ARROKIE_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 3446 #define LPTIM_IER_ARROKIE LPTIM_IER_ARROKIE_Msk /*!< Autoreload register update OK Interrupt Enable */
AnnaBridge 165:e614a9f1c9e2 3447 #define LPTIM_IER_UPIE_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 3448 #define LPTIM_IER_UPIE_Msk (0x1U << LPTIM_IER_UPIE_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 3449 #define LPTIM_IER_UPIE LPTIM_IER_UPIE_Msk /*!< Counter direction change down to up Interrupt Enable */
AnnaBridge 165:e614a9f1c9e2 3450 #define LPTIM_IER_DOWNIE_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 3451 #define LPTIM_IER_DOWNIE_Msk (0x1U << LPTIM_IER_DOWNIE_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 3452 #define LPTIM_IER_DOWNIE LPTIM_IER_DOWNIE_Msk /*!< Counter direction change up to down Interrupt Enable */
AnnaBridge 165:e614a9f1c9e2 3453
AnnaBridge 165:e614a9f1c9e2 3454 /****************** Bit definition for LPTIM_CFGR register *******************/
AnnaBridge 165:e614a9f1c9e2 3455 #define LPTIM_CFGR_CKSEL_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 3456 #define LPTIM_CFGR_CKSEL_Msk (0x1U << LPTIM_CFGR_CKSEL_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 3457 #define LPTIM_CFGR_CKSEL LPTIM_CFGR_CKSEL_Msk /*!< Clock selector */
AnnaBridge 165:e614a9f1c9e2 3458
AnnaBridge 165:e614a9f1c9e2 3459 #define LPTIM_CFGR_CKPOL_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 3460 #define LPTIM_CFGR_CKPOL_Msk (0x3U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000006 */
AnnaBridge 165:e614a9f1c9e2 3461 #define LPTIM_CFGR_CKPOL LPTIM_CFGR_CKPOL_Msk /*!< CKPOL[1:0] bits (Clock polarity) */
AnnaBridge 165:e614a9f1c9e2 3462 #define LPTIM_CFGR_CKPOL_0 (0x1U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 3463 #define LPTIM_CFGR_CKPOL_1 (0x2U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 3464
AnnaBridge 165:e614a9f1c9e2 3465 #define LPTIM_CFGR_CKFLT_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 3466 #define LPTIM_CFGR_CKFLT_Msk (0x3U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000018 */
AnnaBridge 165:e614a9f1c9e2 3467 #define LPTIM_CFGR_CKFLT LPTIM_CFGR_CKFLT_Msk /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */
AnnaBridge 165:e614a9f1c9e2 3468 #define LPTIM_CFGR_CKFLT_0 (0x1U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 3469 #define LPTIM_CFGR_CKFLT_1 (0x2U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 3470
AnnaBridge 165:e614a9f1c9e2 3471 #define LPTIM_CFGR_TRGFLT_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 3472 #define LPTIM_CFGR_TRGFLT_Msk (0x3U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x000000C0 */
AnnaBridge 165:e614a9f1c9e2 3473 #define LPTIM_CFGR_TRGFLT LPTIM_CFGR_TRGFLT_Msk /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */
AnnaBridge 165:e614a9f1c9e2 3474 #define LPTIM_CFGR_TRGFLT_0 (0x1U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 3475 #define LPTIM_CFGR_TRGFLT_1 (0x2U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 3476
AnnaBridge 165:e614a9f1c9e2 3477 #define LPTIM_CFGR_PRESC_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 3478 #define LPTIM_CFGR_PRESC_Msk (0x7U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000E00 */
AnnaBridge 165:e614a9f1c9e2 3479 #define LPTIM_CFGR_PRESC LPTIM_CFGR_PRESC_Msk /*!< PRESC[2:0] bits (Clock prescaler) */
AnnaBridge 165:e614a9f1c9e2 3480 #define LPTIM_CFGR_PRESC_0 (0x1U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 3481 #define LPTIM_CFGR_PRESC_1 (0x2U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 3482 #define LPTIM_CFGR_PRESC_2 (0x4U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 3483
AnnaBridge 165:e614a9f1c9e2 3484 #define LPTIM_CFGR_TRIGSEL_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 3485 #define LPTIM_CFGR_TRIGSEL_Msk (0x7U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x0000E000 */
AnnaBridge 165:e614a9f1c9e2 3486 #define LPTIM_CFGR_TRIGSEL LPTIM_CFGR_TRIGSEL_Msk /*!< TRIGSEL[2:0]] bits (Trigger selector) */
AnnaBridge 165:e614a9f1c9e2 3487 #define LPTIM_CFGR_TRIGSEL_0 (0x1U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 3488 #define LPTIM_CFGR_TRIGSEL_1 (0x2U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 3489 #define LPTIM_CFGR_TRIGSEL_2 (0x4U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 3490
AnnaBridge 165:e614a9f1c9e2 3491 #define LPTIM_CFGR_TRIGEN_Pos (17U)
AnnaBridge 165:e614a9f1c9e2 3492 #define LPTIM_CFGR_TRIGEN_Msk (0x3U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00060000 */
AnnaBridge 165:e614a9f1c9e2 3493 #define LPTIM_CFGR_TRIGEN LPTIM_CFGR_TRIGEN_Msk /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */
AnnaBridge 165:e614a9f1c9e2 3494 #define LPTIM_CFGR_TRIGEN_0 (0x1U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 3495 #define LPTIM_CFGR_TRIGEN_1 (0x2U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 3496
AnnaBridge 165:e614a9f1c9e2 3497 #define LPTIM_CFGR_TIMOUT_Pos (19U)
AnnaBridge 165:e614a9f1c9e2 3498 #define LPTIM_CFGR_TIMOUT_Msk (0x1U << LPTIM_CFGR_TIMOUT_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 3499 #define LPTIM_CFGR_TIMOUT LPTIM_CFGR_TIMOUT_Msk /*!< Timout enable */
AnnaBridge 165:e614a9f1c9e2 3500 #define LPTIM_CFGR_WAVE_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 3501 #define LPTIM_CFGR_WAVE_Msk (0x1U << LPTIM_CFGR_WAVE_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 3502 #define LPTIM_CFGR_WAVE LPTIM_CFGR_WAVE_Msk /*!< Waveform shape */
AnnaBridge 165:e614a9f1c9e2 3503 #define LPTIM_CFGR_WAVPOL_Pos (21U)
AnnaBridge 165:e614a9f1c9e2 3504 #define LPTIM_CFGR_WAVPOL_Msk (0x1U << LPTIM_CFGR_WAVPOL_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 3505 #define LPTIM_CFGR_WAVPOL LPTIM_CFGR_WAVPOL_Msk /*!< Waveform shape polarity */
AnnaBridge 165:e614a9f1c9e2 3506 #define LPTIM_CFGR_PRELOAD_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 3507 #define LPTIM_CFGR_PRELOAD_Msk (0x1U << LPTIM_CFGR_PRELOAD_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 3508 #define LPTIM_CFGR_PRELOAD LPTIM_CFGR_PRELOAD_Msk /*!< Reg update mode */
AnnaBridge 165:e614a9f1c9e2 3509 #define LPTIM_CFGR_COUNTMODE_Pos (23U)
AnnaBridge 165:e614a9f1c9e2 3510 #define LPTIM_CFGR_COUNTMODE_Msk (0x1U << LPTIM_CFGR_COUNTMODE_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 3511 #define LPTIM_CFGR_COUNTMODE LPTIM_CFGR_COUNTMODE_Msk /*!< Counter mode enable */
AnnaBridge 165:e614a9f1c9e2 3512 #define LPTIM_CFGR_ENC_Pos (24U)
AnnaBridge 165:e614a9f1c9e2 3513 #define LPTIM_CFGR_ENC_Msk (0x1U << LPTIM_CFGR_ENC_Pos) /*!< 0x01000000 */
AnnaBridge 165:e614a9f1c9e2 3514 #define LPTIM_CFGR_ENC LPTIM_CFGR_ENC_Msk /*!< Encoder mode enable */
AnnaBridge 165:e614a9f1c9e2 3515
AnnaBridge 165:e614a9f1c9e2 3516 /****************** Bit definition for LPTIM_CR register ********************/
AnnaBridge 165:e614a9f1c9e2 3517 #define LPTIM_CR_ENABLE_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 3518 #define LPTIM_CR_ENABLE_Msk (0x1U << LPTIM_CR_ENABLE_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 3519 #define LPTIM_CR_ENABLE LPTIM_CR_ENABLE_Msk /*!< LPTIMer enable */
AnnaBridge 165:e614a9f1c9e2 3520 #define LPTIM_CR_SNGSTRT_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 3521 #define LPTIM_CR_SNGSTRT_Msk (0x1U << LPTIM_CR_SNGSTRT_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 3522 #define LPTIM_CR_SNGSTRT LPTIM_CR_SNGSTRT_Msk /*!< Timer start in single mode */
AnnaBridge 165:e614a9f1c9e2 3523 #define LPTIM_CR_CNTSTRT_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 3524 #define LPTIM_CR_CNTSTRT_Msk (0x1U << LPTIM_CR_CNTSTRT_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 3525 #define LPTIM_CR_CNTSTRT LPTIM_CR_CNTSTRT_Msk /*!< Timer start in continuous mode */
AnnaBridge 165:e614a9f1c9e2 3526
AnnaBridge 165:e614a9f1c9e2 3527 /****************** Bit definition for LPTIM_CMP register *******************/
AnnaBridge 165:e614a9f1c9e2 3528 #define LPTIM_CMP_CMP_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 3529 #define LPTIM_CMP_CMP_Msk (0xFFFFU << LPTIM_CMP_CMP_Pos) /*!< 0x0000FFFF */
AnnaBridge 165:e614a9f1c9e2 3530 #define LPTIM_CMP_CMP LPTIM_CMP_CMP_Msk /*!< Compare register */
AnnaBridge 165:e614a9f1c9e2 3531
AnnaBridge 165:e614a9f1c9e2 3532 /****************** Bit definition for LPTIM_ARR register *******************/
AnnaBridge 165:e614a9f1c9e2 3533 #define LPTIM_ARR_ARR_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 3534 #define LPTIM_ARR_ARR_Msk (0xFFFFU << LPTIM_ARR_ARR_Pos) /*!< 0x0000FFFF */
AnnaBridge 165:e614a9f1c9e2 3535 #define LPTIM_ARR_ARR LPTIM_ARR_ARR_Msk /*!< Auto reload register */
AnnaBridge 165:e614a9f1c9e2 3536
AnnaBridge 165:e614a9f1c9e2 3537 /****************** Bit definition for LPTIM_CNT register *******************/
AnnaBridge 165:e614a9f1c9e2 3538 #define LPTIM_CNT_CNT_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 3539 #define LPTIM_CNT_CNT_Msk (0xFFFFU << LPTIM_CNT_CNT_Pos) /*!< 0x0000FFFF */
AnnaBridge 165:e614a9f1c9e2 3540 #define LPTIM_CNT_CNT LPTIM_CNT_CNT_Msk /*!< Counter register */
AnnaBridge 165:e614a9f1c9e2 3541
AnnaBridge 165:e614a9f1c9e2 3542 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 3543 /* */
AnnaBridge 165:e614a9f1c9e2 3544 /* MIFARE Firewall */
AnnaBridge 165:e614a9f1c9e2 3545 /* */
AnnaBridge 165:e614a9f1c9e2 3546 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 3547
AnnaBridge 165:e614a9f1c9e2 3548 /*******Bit definition for CSSA;CSL;NVDSSA;NVDSL;VDSSA;VDSL register */
AnnaBridge 165:e614a9f1c9e2 3549 #define FW_CSSA_ADD_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 3550 #define FW_CSSA_ADD_Msk (0xFFFFU << FW_CSSA_ADD_Pos) /*!< 0x00FFFF00 */
AnnaBridge 165:e614a9f1c9e2 3551 #define FW_CSSA_ADD FW_CSSA_ADD_Msk /*!< Code Segment Start Address */
AnnaBridge 165:e614a9f1c9e2 3552 #define FW_CSL_LENG_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 3553 #define FW_CSL_LENG_Msk (0x3FFFU << FW_CSL_LENG_Pos) /*!< 0x003FFF00 */
AnnaBridge 165:e614a9f1c9e2 3554 #define FW_CSL_LENG FW_CSL_LENG_Msk /*!< Code Segment Length */
AnnaBridge 165:e614a9f1c9e2 3555 #define FW_NVDSSA_ADD_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 3556 #define FW_NVDSSA_ADD_Msk (0xFFFFU << FW_NVDSSA_ADD_Pos) /*!< 0x00FFFF00 */
AnnaBridge 165:e614a9f1c9e2 3557 #define FW_NVDSSA_ADD FW_NVDSSA_ADD_Msk /*!< Non Volatile Dat Segment Start Address */
AnnaBridge 165:e614a9f1c9e2 3558 #define FW_NVDSL_LENG_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 3559 #define FW_NVDSL_LENG_Msk (0x3FFFU << FW_NVDSL_LENG_Pos) /*!< 0x003FFF00 */
AnnaBridge 165:e614a9f1c9e2 3560 #define FW_NVDSL_LENG FW_NVDSL_LENG_Msk /*!< Non Volatile Data Segment Length */
AnnaBridge 165:e614a9f1c9e2 3561 #define FW_VDSSA_ADD_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 3562 #define FW_VDSSA_ADD_Msk (0x3FFU << FW_VDSSA_ADD_Pos) /*!< 0x0000FFC0 */
AnnaBridge 165:e614a9f1c9e2 3563 #define FW_VDSSA_ADD FW_VDSSA_ADD_Msk /*!< Volatile Data Segment Start Address */
AnnaBridge 165:e614a9f1c9e2 3564 #define FW_VDSL_LENG_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 3565 #define FW_VDSL_LENG_Msk (0x3FFU << FW_VDSL_LENG_Pos) /*!< 0x0000FFC0 */
AnnaBridge 165:e614a9f1c9e2 3566 #define FW_VDSL_LENG FW_VDSL_LENG_Msk /*!< Volatile Data Segment Length */
AnnaBridge 165:e614a9f1c9e2 3567
AnnaBridge 165:e614a9f1c9e2 3568 /**************************Bit definition for CR register *********************/
AnnaBridge 165:e614a9f1c9e2 3569 #define FW_CR_FPA_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 3570 #define FW_CR_FPA_Msk (0x1U << FW_CR_FPA_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 3571 #define FW_CR_FPA FW_CR_FPA_Msk /*!< Firewall Pre Arm*/
AnnaBridge 165:e614a9f1c9e2 3572 #define FW_CR_VDS_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 3573 #define FW_CR_VDS_Msk (0x1U << FW_CR_VDS_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 3574 #define FW_CR_VDS FW_CR_VDS_Msk /*!< Volatile Data Sharing*/
AnnaBridge 165:e614a9f1c9e2 3575 #define FW_CR_VDE_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 3576 #define FW_CR_VDE_Msk (0x1U << FW_CR_VDE_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 3577 #define FW_CR_VDE FW_CR_VDE_Msk /*!< Volatile Data Execution*/
AnnaBridge 165:e614a9f1c9e2 3578
AnnaBridge 165:e614a9f1c9e2 3579 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 3580 /* */
AnnaBridge 165:e614a9f1c9e2 3581 /* Power Control (PWR) */
AnnaBridge 165:e614a9f1c9e2 3582 /* */
AnnaBridge 165:e614a9f1c9e2 3583 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 3584
AnnaBridge 165:e614a9f1c9e2 3585 #define PWR_PVD_SUPPORT /*!< PVD feature available on all devices: Power Voltage Detection feature */
AnnaBridge 165:e614a9f1c9e2 3586
AnnaBridge 165:e614a9f1c9e2 3587 /******************** Bit definition for PWR_CR register ********************/
AnnaBridge 165:e614a9f1c9e2 3588 #define PWR_CR_LPSDSR_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 3589 #define PWR_CR_LPSDSR_Msk (0x1U << PWR_CR_LPSDSR_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 3590 #define PWR_CR_LPSDSR PWR_CR_LPSDSR_Msk /*!< Low-power deepsleep/sleep/low power run */
AnnaBridge 165:e614a9f1c9e2 3591 #define PWR_CR_PDDS_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 3592 #define PWR_CR_PDDS_Msk (0x1U << PWR_CR_PDDS_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 3593 #define PWR_CR_PDDS PWR_CR_PDDS_Msk /*!< Power Down Deepsleep */
AnnaBridge 165:e614a9f1c9e2 3594 #define PWR_CR_CWUF_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 3595 #define PWR_CR_CWUF_Msk (0x1U << PWR_CR_CWUF_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 3596 #define PWR_CR_CWUF PWR_CR_CWUF_Msk /*!< Clear Wakeup Flag */
AnnaBridge 165:e614a9f1c9e2 3597 #define PWR_CR_CSBF_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 3598 #define PWR_CR_CSBF_Msk (0x1U << PWR_CR_CSBF_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 3599 #define PWR_CR_CSBF PWR_CR_CSBF_Msk /*!< Clear Standby Flag */
AnnaBridge 165:e614a9f1c9e2 3600 #define PWR_CR_PVDE_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 3601 #define PWR_CR_PVDE_Msk (0x1U << PWR_CR_PVDE_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 3602 #define PWR_CR_PVDE PWR_CR_PVDE_Msk /*!< Power Voltage Detector Enable */
AnnaBridge 165:e614a9f1c9e2 3603
AnnaBridge 165:e614a9f1c9e2 3604 #define PWR_CR_PLS_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 3605 #define PWR_CR_PLS_Msk (0x7U << PWR_CR_PLS_Pos) /*!< 0x000000E0 */
AnnaBridge 165:e614a9f1c9e2 3606 #define PWR_CR_PLS PWR_CR_PLS_Msk /*!< PLS[2:0] bits (PVD Level Selection) */
AnnaBridge 165:e614a9f1c9e2 3607 #define PWR_CR_PLS_0 (0x1U << PWR_CR_PLS_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 3608 #define PWR_CR_PLS_1 (0x2U << PWR_CR_PLS_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 3609 #define PWR_CR_PLS_2 (0x4U << PWR_CR_PLS_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 3610
AnnaBridge 165:e614a9f1c9e2 3611 /*!< PVD level configuration */
AnnaBridge 165:e614a9f1c9e2 3612 #define PWR_CR_PLS_LEV0 (0x00000000U) /*!< PVD level 0 */
AnnaBridge 165:e614a9f1c9e2 3613 #define PWR_CR_PLS_LEV1 (0x00000020U) /*!< PVD level 1 */
AnnaBridge 165:e614a9f1c9e2 3614 #define PWR_CR_PLS_LEV2 (0x00000040U) /*!< PVD level 2 */
AnnaBridge 165:e614a9f1c9e2 3615 #define PWR_CR_PLS_LEV3 (0x00000060U) /*!< PVD level 3 */
AnnaBridge 165:e614a9f1c9e2 3616 #define PWR_CR_PLS_LEV4 (0x00000080U) /*!< PVD level 4 */
AnnaBridge 165:e614a9f1c9e2 3617 #define PWR_CR_PLS_LEV5 (0x000000A0U) /*!< PVD level 5 */
AnnaBridge 165:e614a9f1c9e2 3618 #define PWR_CR_PLS_LEV6 (0x000000C0U) /*!< PVD level 6 */
AnnaBridge 165:e614a9f1c9e2 3619 #define PWR_CR_PLS_LEV7 (0x000000E0U) /*!< PVD level 7 */
AnnaBridge 165:e614a9f1c9e2 3620
AnnaBridge 165:e614a9f1c9e2 3621 #define PWR_CR_DBP_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 3622 #define PWR_CR_DBP_Msk (0x1U << PWR_CR_DBP_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 3623 #define PWR_CR_DBP PWR_CR_DBP_Msk /*!< Disable Backup Domain write protection */
AnnaBridge 165:e614a9f1c9e2 3624 #define PWR_CR_ULP_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 3625 #define PWR_CR_ULP_Msk (0x1U << PWR_CR_ULP_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 3626 #define PWR_CR_ULP PWR_CR_ULP_Msk /*!< Ultra Low Power mode */
AnnaBridge 165:e614a9f1c9e2 3627 #define PWR_CR_FWU_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 3628 #define PWR_CR_FWU_Msk (0x1U << PWR_CR_FWU_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 3629 #define PWR_CR_FWU PWR_CR_FWU_Msk /*!< Fast wakeup */
AnnaBridge 165:e614a9f1c9e2 3630
AnnaBridge 165:e614a9f1c9e2 3631 #define PWR_CR_VOS_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 3632 #define PWR_CR_VOS_Msk (0x3U << PWR_CR_VOS_Pos) /*!< 0x00001800 */
AnnaBridge 165:e614a9f1c9e2 3633 #define PWR_CR_VOS PWR_CR_VOS_Msk /*!< VOS[1:0] bits (Voltage scaling range selection) */
AnnaBridge 165:e614a9f1c9e2 3634 #define PWR_CR_VOS_0 (0x1U << PWR_CR_VOS_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 3635 #define PWR_CR_VOS_1 (0x2U << PWR_CR_VOS_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 3636 #define PWR_CR_DSEEKOFF_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 3637 #define PWR_CR_DSEEKOFF_Msk (0x1U << PWR_CR_DSEEKOFF_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 3638 #define PWR_CR_DSEEKOFF PWR_CR_DSEEKOFF_Msk /*!< Deep Sleep mode with EEPROM kept Off */
AnnaBridge 165:e614a9f1c9e2 3639 #define PWR_CR_LPRUN_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 3640 #define PWR_CR_LPRUN_Msk (0x1U << PWR_CR_LPRUN_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 3641 #define PWR_CR_LPRUN PWR_CR_LPRUN_Msk /*!< Low power run mode */
AnnaBridge 165:e614a9f1c9e2 3642
AnnaBridge 165:e614a9f1c9e2 3643 /******************* Bit definition for PWR_CSR register ********************/
AnnaBridge 165:e614a9f1c9e2 3644 #define PWR_CSR_WUF_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 3645 #define PWR_CSR_WUF_Msk (0x1U << PWR_CSR_WUF_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 3646 #define PWR_CSR_WUF PWR_CSR_WUF_Msk /*!< Wakeup Flag */
AnnaBridge 165:e614a9f1c9e2 3647 #define PWR_CSR_SBF_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 3648 #define PWR_CSR_SBF_Msk (0x1U << PWR_CSR_SBF_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 3649 #define PWR_CSR_SBF PWR_CSR_SBF_Msk /*!< Standby Flag */
AnnaBridge 165:e614a9f1c9e2 3650 #define PWR_CSR_PVDO_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 3651 #define PWR_CSR_PVDO_Msk (0x1U << PWR_CSR_PVDO_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 3652 #define PWR_CSR_PVDO PWR_CSR_PVDO_Msk /*!< PVD Output */
AnnaBridge 165:e614a9f1c9e2 3653 #define PWR_CSR_VREFINTRDYF_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 3654 #define PWR_CSR_VREFINTRDYF_Msk (0x1U << PWR_CSR_VREFINTRDYF_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 3655 #define PWR_CSR_VREFINTRDYF PWR_CSR_VREFINTRDYF_Msk /*!< Internal voltage reference (VREFINT) ready flag */
AnnaBridge 165:e614a9f1c9e2 3656 #define PWR_CSR_VOSF_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 3657 #define PWR_CSR_VOSF_Msk (0x1U << PWR_CSR_VOSF_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 3658 #define PWR_CSR_VOSF PWR_CSR_VOSF_Msk /*!< Voltage Scaling select flag */
AnnaBridge 165:e614a9f1c9e2 3659 #define PWR_CSR_REGLPF_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 3660 #define PWR_CSR_REGLPF_Msk (0x1U << PWR_CSR_REGLPF_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 3661 #define PWR_CSR_REGLPF PWR_CSR_REGLPF_Msk /*!< Regulator LP flag */
AnnaBridge 165:e614a9f1c9e2 3662
AnnaBridge 165:e614a9f1c9e2 3663 #define PWR_CSR_EWUP1_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 3664 #define PWR_CSR_EWUP1_Msk (0x1U << PWR_CSR_EWUP1_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 3665 #define PWR_CSR_EWUP1 PWR_CSR_EWUP1_Msk /*!< Enable WKUP pin 1 */
AnnaBridge 165:e614a9f1c9e2 3666 #define PWR_CSR_EWUP2_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 3667 #define PWR_CSR_EWUP2_Msk (0x1U << PWR_CSR_EWUP2_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 3668 #define PWR_CSR_EWUP2 PWR_CSR_EWUP2_Msk /*!< Enable WKUP pin 2 */
AnnaBridge 165:e614a9f1c9e2 3669 #define PWR_CSR_EWUP3_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 3670 #define PWR_CSR_EWUP3_Msk (0x1U << PWR_CSR_EWUP3_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 3671 #define PWR_CSR_EWUP3 PWR_CSR_EWUP3_Msk /*!< Enable WKUP pin 3 */
AnnaBridge 165:e614a9f1c9e2 3672
AnnaBridge 165:e614a9f1c9e2 3673 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 3674 /* */
AnnaBridge 165:e614a9f1c9e2 3675 /* Reset and Clock Control */
AnnaBridge 165:e614a9f1c9e2 3676 /* */
AnnaBridge 165:e614a9f1c9e2 3677 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 3678
AnnaBridge 165:e614a9f1c9e2 3679 #define RCC_HSI48_SUPPORT /*!< HSI48 feature support */
AnnaBridge 165:e614a9f1c9e2 3680 #define RCC_HSECSS_SUPPORT /*!< HSE CSS feature activation support */
AnnaBridge 165:e614a9f1c9e2 3681
AnnaBridge 165:e614a9f1c9e2 3682 /******************** Bit definition for RCC_CR register ********************/
AnnaBridge 165:e614a9f1c9e2 3683 #define RCC_CR_HSION_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 3684 #define RCC_CR_HSION_Msk (0x1U << RCC_CR_HSION_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 3685 #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed clock enable */
AnnaBridge 165:e614a9f1c9e2 3686 #define RCC_CR_HSIKERON_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 3687 #define RCC_CR_HSIKERON_Msk (0x1U << RCC_CR_HSIKERON_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 3688 #define RCC_CR_HSIKERON RCC_CR_HSIKERON_Msk /*!< Internal High Speed clock enable for some IPs Kernel */
AnnaBridge 165:e614a9f1c9e2 3689 #define RCC_CR_HSIRDY_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 3690 #define RCC_CR_HSIRDY_Msk (0x1U << RCC_CR_HSIRDY_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 3691 #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed clock ready flag */
AnnaBridge 165:e614a9f1c9e2 3692 #define RCC_CR_HSIDIVEN_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 3693 #define RCC_CR_HSIDIVEN_Msk (0x1U << RCC_CR_HSIDIVEN_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 3694 #define RCC_CR_HSIDIVEN RCC_CR_HSIDIVEN_Msk /*!< Internal High Speed clock divider enable */
AnnaBridge 165:e614a9f1c9e2 3695 #define RCC_CR_HSIDIVF_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 3696 #define RCC_CR_HSIDIVF_Msk (0x1U << RCC_CR_HSIDIVF_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 3697 #define RCC_CR_HSIDIVF RCC_CR_HSIDIVF_Msk /*!< Internal High Speed clock divider flag */
AnnaBridge 165:e614a9f1c9e2 3698 #define RCC_CR_HSIOUTEN_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 3699 #define RCC_CR_HSIOUTEN_Msk (0x1U << RCC_CR_HSIOUTEN_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 3700 #define RCC_CR_HSIOUTEN RCC_CR_HSIOUTEN_Msk /*!< Internal High Speed clock out enable */
AnnaBridge 165:e614a9f1c9e2 3701 #define RCC_CR_MSION_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 3702 #define RCC_CR_MSION_Msk (0x1U << RCC_CR_MSION_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 3703 #define RCC_CR_MSION RCC_CR_MSION_Msk /*!< Internal Multi Speed clock enable */
AnnaBridge 165:e614a9f1c9e2 3704 #define RCC_CR_MSIRDY_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 3705 #define RCC_CR_MSIRDY_Msk (0x1U << RCC_CR_MSIRDY_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 3706 #define RCC_CR_MSIRDY RCC_CR_MSIRDY_Msk /*!< Internal Multi Speed clock ready flag */
AnnaBridge 165:e614a9f1c9e2 3707 #define RCC_CR_HSEON_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 3708 #define RCC_CR_HSEON_Msk (0x1U << RCC_CR_HSEON_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 3709 #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed clock enable */
AnnaBridge 165:e614a9f1c9e2 3710 #define RCC_CR_HSERDY_Pos (17U)
AnnaBridge 165:e614a9f1c9e2 3711 #define RCC_CR_HSERDY_Msk (0x1U << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 3712 #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed clock ready flag */
AnnaBridge 165:e614a9f1c9e2 3713 #define RCC_CR_HSEBYP_Pos (18U)
AnnaBridge 165:e614a9f1c9e2 3714 #define RCC_CR_HSEBYP_Msk (0x1U << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 3715 #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed clock Bypass */
AnnaBridge 165:e614a9f1c9e2 3716 #define RCC_CR_CSSHSEON_Pos (19U)
AnnaBridge 165:e614a9f1c9e2 3717 #define RCC_CR_CSSHSEON_Msk (0x1U << RCC_CR_CSSHSEON_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 3718 #define RCC_CR_CSSHSEON RCC_CR_CSSHSEON_Msk /*!< HSE Clock Security System enable */
AnnaBridge 165:e614a9f1c9e2 3719 #define RCC_CR_RTCPRE_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 3720 #define RCC_CR_RTCPRE_Msk (0x3U << RCC_CR_RTCPRE_Pos) /*!< 0x00300000 */
AnnaBridge 165:e614a9f1c9e2 3721 #define RCC_CR_RTCPRE RCC_CR_RTCPRE_Msk /*!< RTC prescaler [1:0] bits */
AnnaBridge 165:e614a9f1c9e2 3722 #define RCC_CR_RTCPRE_0 (0x1U << RCC_CR_RTCPRE_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 3723 #define RCC_CR_RTCPRE_1 (0x2U << RCC_CR_RTCPRE_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 3724 #define RCC_CR_PLLON_Pos (24U)
AnnaBridge 165:e614a9f1c9e2 3725 #define RCC_CR_PLLON_Msk (0x1U << RCC_CR_PLLON_Pos) /*!< 0x01000000 */
AnnaBridge 165:e614a9f1c9e2 3726 #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< PLL enable */
AnnaBridge 165:e614a9f1c9e2 3727 #define RCC_CR_PLLRDY_Pos (25U)
AnnaBridge 165:e614a9f1c9e2 3728 #define RCC_CR_PLLRDY_Msk (0x1U << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */
AnnaBridge 165:e614a9f1c9e2 3729 #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< PLL clock ready flag */
AnnaBridge 165:e614a9f1c9e2 3730
AnnaBridge 165:e614a9f1c9e2 3731 /* Reference defines */
AnnaBridge 165:e614a9f1c9e2 3732 #define RCC_CR_CSSON RCC_CR_CSSHSEON
AnnaBridge 165:e614a9f1c9e2 3733
AnnaBridge 165:e614a9f1c9e2 3734 /******************** Bit definition for RCC_ICSCR register *****************/
AnnaBridge 165:e614a9f1c9e2 3735 #define RCC_ICSCR_HSICAL_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 3736 #define RCC_ICSCR_HSICAL_Msk (0xFFU << RCC_ICSCR_HSICAL_Pos) /*!< 0x000000FF */
AnnaBridge 165:e614a9f1c9e2 3737 #define RCC_ICSCR_HSICAL RCC_ICSCR_HSICAL_Msk /*!< Internal High Speed clock Calibration */
AnnaBridge 165:e614a9f1c9e2 3738 #define RCC_ICSCR_HSITRIM_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 3739 #define RCC_ICSCR_HSITRIM_Msk (0x1FU << RCC_ICSCR_HSITRIM_Pos) /*!< 0x00001F00 */
AnnaBridge 165:e614a9f1c9e2 3740 #define RCC_ICSCR_HSITRIM RCC_ICSCR_HSITRIM_Msk /*!< Internal High Speed clock trimming */
AnnaBridge 165:e614a9f1c9e2 3741
AnnaBridge 165:e614a9f1c9e2 3742 #define RCC_ICSCR_MSIRANGE_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 3743 #define RCC_ICSCR_MSIRANGE_Msk (0x7U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x0000E000 */
AnnaBridge 165:e614a9f1c9e2 3744 #define RCC_ICSCR_MSIRANGE RCC_ICSCR_MSIRANGE_Msk /*!< Internal Multi Speed clock Range */
AnnaBridge 165:e614a9f1c9e2 3745 #define RCC_ICSCR_MSIRANGE_0 (0x0U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00000000 */
AnnaBridge 165:e614a9f1c9e2 3746 #define RCC_ICSCR_MSIRANGE_1 (0x1U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 3747 #define RCC_ICSCR_MSIRANGE_2 (0x2U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 3748 #define RCC_ICSCR_MSIRANGE_3 (0x3U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00006000 */
AnnaBridge 165:e614a9f1c9e2 3749 #define RCC_ICSCR_MSIRANGE_4 (0x4U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 3750 #define RCC_ICSCR_MSIRANGE_5 (0x5U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x0000A000 */
AnnaBridge 165:e614a9f1c9e2 3751 #define RCC_ICSCR_MSIRANGE_6 (0x6U << RCC_ICSCR_MSIRANGE_Pos) /*!< 0x0000C000 */
AnnaBridge 165:e614a9f1c9e2 3752 #define RCC_ICSCR_MSICAL_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 3753 #define RCC_ICSCR_MSICAL_Msk (0xFFU << RCC_ICSCR_MSICAL_Pos) /*!< 0x00FF0000 */
AnnaBridge 165:e614a9f1c9e2 3754 #define RCC_ICSCR_MSICAL RCC_ICSCR_MSICAL_Msk /*!< Internal Multi Speed clock Calibration */
AnnaBridge 165:e614a9f1c9e2 3755 #define RCC_ICSCR_MSITRIM_Pos (24U)
AnnaBridge 165:e614a9f1c9e2 3756 #define RCC_ICSCR_MSITRIM_Msk (0xFFU << RCC_ICSCR_MSITRIM_Pos) /*!< 0xFF000000 */
AnnaBridge 165:e614a9f1c9e2 3757 #define RCC_ICSCR_MSITRIM RCC_ICSCR_MSITRIM_Msk /*!< Internal Multi Speed clock trimming */
AnnaBridge 165:e614a9f1c9e2 3758
AnnaBridge 165:e614a9f1c9e2 3759 /******************** Bit definition for RCC_CRRCR register *****************/
AnnaBridge 165:e614a9f1c9e2 3760 #define RCC_CRRCR_HSI48ON_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 3761 #define RCC_CRRCR_HSI48ON_Msk (0x1U << RCC_CRRCR_HSI48ON_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 3762 #define RCC_CRRCR_HSI48ON RCC_CRRCR_HSI48ON_Msk /*!< HSI 48MHz clock enable */
AnnaBridge 165:e614a9f1c9e2 3763 #define RCC_CRRCR_HSI48RDY_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 3764 #define RCC_CRRCR_HSI48RDY_Msk (0x1U << RCC_CRRCR_HSI48RDY_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 3765 #define RCC_CRRCR_HSI48RDY RCC_CRRCR_HSI48RDY_Msk /*!< HSI 48MHz clock ready flag */
AnnaBridge 165:e614a9f1c9e2 3766 #define RCC_CRRCR_HSI48DIV6OUTEN_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 3767 #define RCC_CRRCR_HSI48DIV6OUTEN_Msk (0x1U << RCC_CRRCR_HSI48DIV6OUTEN_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 3768 #define RCC_CRRCR_HSI48DIV6OUTEN RCC_CRRCR_HSI48DIV6OUTEN_Msk /*!< HSI 48MHz DIV6 out enable */
AnnaBridge 165:e614a9f1c9e2 3769 #define RCC_CRRCR_HSI48CAL_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 3770 #define RCC_CRRCR_HSI48CAL_Msk (0xFFU << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x0000FF00 */
AnnaBridge 165:e614a9f1c9e2 3771 #define RCC_CRRCR_HSI48CAL RCC_CRRCR_HSI48CAL_Msk /*!< HSI 48MHz clock Calibration */
AnnaBridge 165:e614a9f1c9e2 3772
AnnaBridge 165:e614a9f1c9e2 3773 /******************* Bit definition for RCC_CFGR register *******************/
AnnaBridge 165:e614a9f1c9e2 3774 /*!< SW configuration */
AnnaBridge 165:e614a9f1c9e2 3775 #define RCC_CFGR_SW_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 3776 #define RCC_CFGR_SW_Msk (0x3U << RCC_CFGR_SW_Pos) /*!< 0x00000003 */
AnnaBridge 165:e614a9f1c9e2 3777 #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */
AnnaBridge 165:e614a9f1c9e2 3778 #define RCC_CFGR_SW_0 (0x1U << RCC_CFGR_SW_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 3779 #define RCC_CFGR_SW_1 (0x2U << RCC_CFGR_SW_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 3780
AnnaBridge 165:e614a9f1c9e2 3781 #define RCC_CFGR_SW_MSI (0x00000000U) /*!< MSI selected as system clock */
AnnaBridge 165:e614a9f1c9e2 3782 #define RCC_CFGR_SW_HSI (0x00000001U) /*!< HSI selected as system clock */
AnnaBridge 165:e614a9f1c9e2 3783 #define RCC_CFGR_SW_HSE (0x00000002U) /*!< HSE selected as system clock */
AnnaBridge 165:e614a9f1c9e2 3784 #define RCC_CFGR_SW_PLL (0x00000003U) /*!< PLL selected as system clock */
AnnaBridge 165:e614a9f1c9e2 3785
AnnaBridge 165:e614a9f1c9e2 3786 /*!< SWS configuration */
AnnaBridge 165:e614a9f1c9e2 3787 #define RCC_CFGR_SWS_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 3788 #define RCC_CFGR_SWS_Msk (0x3U << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */
AnnaBridge 165:e614a9f1c9e2 3789 #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */
AnnaBridge 165:e614a9f1c9e2 3790 #define RCC_CFGR_SWS_0 (0x1U << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 3791 #define RCC_CFGR_SWS_1 (0x2U << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 3792
AnnaBridge 165:e614a9f1c9e2 3793 #define RCC_CFGR_SWS_MSI (0x00000000U) /*!< MSI oscillator used as system clock */
AnnaBridge 165:e614a9f1c9e2 3794 #define RCC_CFGR_SWS_HSI (0x00000004U) /*!< HSI oscillator used as system clock */
AnnaBridge 165:e614a9f1c9e2 3795 #define RCC_CFGR_SWS_HSE (0x00000008U) /*!< HSE oscillator used as system clock */
AnnaBridge 165:e614a9f1c9e2 3796 #define RCC_CFGR_SWS_PLL (0x0000000CU) /*!< PLL used as system clock */
AnnaBridge 165:e614a9f1c9e2 3797
AnnaBridge 165:e614a9f1c9e2 3798 /*!< HPRE configuration */
AnnaBridge 165:e614a9f1c9e2 3799 #define RCC_CFGR_HPRE_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 3800 #define RCC_CFGR_HPRE_Msk (0xFU << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */
AnnaBridge 165:e614a9f1c9e2 3801 #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */
AnnaBridge 165:e614a9f1c9e2 3802 #define RCC_CFGR_HPRE_0 (0x1U << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 3803 #define RCC_CFGR_HPRE_1 (0x2U << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 3804 #define RCC_CFGR_HPRE_2 (0x4U << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 3805 #define RCC_CFGR_HPRE_3 (0x8U << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 3806
AnnaBridge 165:e614a9f1c9e2 3807 #define RCC_CFGR_HPRE_DIV1 (0x00000000U) /*!< SYSCLK not divided */
AnnaBridge 165:e614a9f1c9e2 3808 #define RCC_CFGR_HPRE_DIV2 (0x00000080U) /*!< SYSCLK divided by 2 */
AnnaBridge 165:e614a9f1c9e2 3809 #define RCC_CFGR_HPRE_DIV4 (0x00000090U) /*!< SYSCLK divided by 4 */
AnnaBridge 165:e614a9f1c9e2 3810 #define RCC_CFGR_HPRE_DIV8 (0x000000A0U) /*!< SYSCLK divided by 8 */
AnnaBridge 165:e614a9f1c9e2 3811 #define RCC_CFGR_HPRE_DIV16 (0x000000B0U) /*!< SYSCLK divided by 16 */
AnnaBridge 165:e614a9f1c9e2 3812 #define RCC_CFGR_HPRE_DIV64 (0x000000C0U) /*!< SYSCLK divided by 64 */
AnnaBridge 165:e614a9f1c9e2 3813 #define RCC_CFGR_HPRE_DIV128 (0x000000D0U) /*!< SYSCLK divided by 128 */
AnnaBridge 165:e614a9f1c9e2 3814 #define RCC_CFGR_HPRE_DIV256 (0x000000E0U) /*!< SYSCLK divided by 256 */
AnnaBridge 165:e614a9f1c9e2 3815 #define RCC_CFGR_HPRE_DIV512 (0x000000F0U) /*!< SYSCLK divided by 512 */
AnnaBridge 165:e614a9f1c9e2 3816
AnnaBridge 165:e614a9f1c9e2 3817 /*!< PPRE1 configuration */
AnnaBridge 165:e614a9f1c9e2 3818 #define RCC_CFGR_PPRE1_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 3819 #define RCC_CFGR_PPRE1_Msk (0x7U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000700 */
AnnaBridge 165:e614a9f1c9e2 3820 #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk /*!< PRE1[2:0] bits (APB1 prescaler) */
AnnaBridge 165:e614a9f1c9e2 3821 #define RCC_CFGR_PPRE1_0 (0x1U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 3822 #define RCC_CFGR_PPRE1_1 (0x2U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 3823 #define RCC_CFGR_PPRE1_2 (0x4U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 3824
AnnaBridge 165:e614a9f1c9e2 3825 #define RCC_CFGR_PPRE1_DIV1 (0x00000000U) /*!< HCLK not divided */
AnnaBridge 165:e614a9f1c9e2 3826 #define RCC_CFGR_PPRE1_DIV2 (0x00000400U) /*!< HCLK divided by 2 */
AnnaBridge 165:e614a9f1c9e2 3827 #define RCC_CFGR_PPRE1_DIV4 (0x00000500U) /*!< HCLK divided by 4 */
AnnaBridge 165:e614a9f1c9e2 3828 #define RCC_CFGR_PPRE1_DIV8 (0x00000600U) /*!< HCLK divided by 8 */
AnnaBridge 165:e614a9f1c9e2 3829 #define RCC_CFGR_PPRE1_DIV16 (0x00000700U) /*!< HCLK divided by 16 */
AnnaBridge 165:e614a9f1c9e2 3830
AnnaBridge 165:e614a9f1c9e2 3831 /*!< PPRE2 configuration */
AnnaBridge 165:e614a9f1c9e2 3832 #define RCC_CFGR_PPRE2_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 3833 #define RCC_CFGR_PPRE2_Msk (0x7U << RCC_CFGR_PPRE2_Pos) /*!< 0x00003800 */
AnnaBridge 165:e614a9f1c9e2 3834 #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk /*!< PRE2[2:0] bits (APB2 prescaler) */
AnnaBridge 165:e614a9f1c9e2 3835 #define RCC_CFGR_PPRE2_0 (0x1U << RCC_CFGR_PPRE2_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 3836 #define RCC_CFGR_PPRE2_1 (0x2U << RCC_CFGR_PPRE2_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 3837 #define RCC_CFGR_PPRE2_2 (0x4U << RCC_CFGR_PPRE2_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 3838
AnnaBridge 165:e614a9f1c9e2 3839 #define RCC_CFGR_PPRE2_DIV1 (0x00000000U) /*!< HCLK not divided */
AnnaBridge 165:e614a9f1c9e2 3840 #define RCC_CFGR_PPRE2_DIV2 (0x00002000U) /*!< HCLK divided by 2 */
AnnaBridge 165:e614a9f1c9e2 3841 #define RCC_CFGR_PPRE2_DIV4 (0x00002800U) /*!< HCLK divided by 4 */
AnnaBridge 165:e614a9f1c9e2 3842 #define RCC_CFGR_PPRE2_DIV8 (0x00003000U) /*!< HCLK divided by 8 */
AnnaBridge 165:e614a9f1c9e2 3843 #define RCC_CFGR_PPRE2_DIV16 (0x00003800U) /*!< HCLK divided by 16 */
AnnaBridge 165:e614a9f1c9e2 3844
AnnaBridge 165:e614a9f1c9e2 3845 #define RCC_CFGR_STOPWUCK_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 3846 #define RCC_CFGR_STOPWUCK_Msk (0x1U << RCC_CFGR_STOPWUCK_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 3847 #define RCC_CFGR_STOPWUCK RCC_CFGR_STOPWUCK_Msk /*!< Wake Up from Stop Clock selection */
AnnaBridge 165:e614a9f1c9e2 3848
AnnaBridge 165:e614a9f1c9e2 3849 /*!< PLL entry clock source*/
AnnaBridge 165:e614a9f1c9e2 3850 #define RCC_CFGR_PLLSRC_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 3851 #define RCC_CFGR_PLLSRC_Msk (0x1U << RCC_CFGR_PLLSRC_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 3852 #define RCC_CFGR_PLLSRC RCC_CFGR_PLLSRC_Msk /*!< PLL entry clock source */
AnnaBridge 165:e614a9f1c9e2 3853
AnnaBridge 165:e614a9f1c9e2 3854 #define RCC_CFGR_PLLSRC_HSI (0x00000000U) /*!< HSI as PLL entry clock source */
AnnaBridge 165:e614a9f1c9e2 3855 #define RCC_CFGR_PLLSRC_HSE (0x00010000U) /*!< HSE as PLL entry clock source */
AnnaBridge 165:e614a9f1c9e2 3856
AnnaBridge 165:e614a9f1c9e2 3857
AnnaBridge 165:e614a9f1c9e2 3858 /*!< PLLMUL configuration */
AnnaBridge 165:e614a9f1c9e2 3859 #define RCC_CFGR_PLLMUL_Pos (18U)
AnnaBridge 165:e614a9f1c9e2 3860 #define RCC_CFGR_PLLMUL_Msk (0xFU << RCC_CFGR_PLLMUL_Pos) /*!< 0x003C0000 */
AnnaBridge 165:e614a9f1c9e2 3861 #define RCC_CFGR_PLLMUL RCC_CFGR_PLLMUL_Msk /*!< PLLMUL[3:0] bits (PLL multiplication factor) */
AnnaBridge 165:e614a9f1c9e2 3862 #define RCC_CFGR_PLLMUL_0 (0x1U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 3863 #define RCC_CFGR_PLLMUL_1 (0x2U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 3864 #define RCC_CFGR_PLLMUL_2 (0x4U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 3865 #define RCC_CFGR_PLLMUL_3 (0x8U << RCC_CFGR_PLLMUL_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 3866
AnnaBridge 165:e614a9f1c9e2 3867 #define RCC_CFGR_PLLMUL3 (0x00000000U) /*!< PLL input clock * 3 */
AnnaBridge 165:e614a9f1c9e2 3868 #define RCC_CFGR_PLLMUL4 (0x00040000U) /*!< PLL input clock * 4 */
AnnaBridge 165:e614a9f1c9e2 3869 #define RCC_CFGR_PLLMUL6 (0x00080000U) /*!< PLL input clock * 6 */
AnnaBridge 165:e614a9f1c9e2 3870 #define RCC_CFGR_PLLMUL8 (0x000C0000U) /*!< PLL input clock * 8 */
AnnaBridge 165:e614a9f1c9e2 3871 #define RCC_CFGR_PLLMUL12 (0x00100000U) /*!< PLL input clock * 12 */
AnnaBridge 165:e614a9f1c9e2 3872 #define RCC_CFGR_PLLMUL16 (0x00140000U) /*!< PLL input clock * 16 */
AnnaBridge 165:e614a9f1c9e2 3873 #define RCC_CFGR_PLLMUL24 (0x00180000U) /*!< PLL input clock * 24 */
AnnaBridge 165:e614a9f1c9e2 3874 #define RCC_CFGR_PLLMUL32 (0x001C0000U) /*!< PLL input clock * 32 */
AnnaBridge 165:e614a9f1c9e2 3875 #define RCC_CFGR_PLLMUL48 (0x00200000U) /*!< PLL input clock * 48 */
AnnaBridge 165:e614a9f1c9e2 3876
AnnaBridge 165:e614a9f1c9e2 3877 /*!< PLLDIV configuration */
AnnaBridge 165:e614a9f1c9e2 3878 #define RCC_CFGR_PLLDIV_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 3879 #define RCC_CFGR_PLLDIV_Msk (0x3U << RCC_CFGR_PLLDIV_Pos) /*!< 0x00C00000 */
AnnaBridge 165:e614a9f1c9e2 3880 #define RCC_CFGR_PLLDIV RCC_CFGR_PLLDIV_Msk /*!< PLLDIV[1:0] bits (PLL Output Division) */
AnnaBridge 165:e614a9f1c9e2 3881 #define RCC_CFGR_PLLDIV_0 (0x1U << RCC_CFGR_PLLDIV_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 3882 #define RCC_CFGR_PLLDIV_1 (0x2U << RCC_CFGR_PLLDIV_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 3883
AnnaBridge 165:e614a9f1c9e2 3884 #define RCC_CFGR_PLLDIV2_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 3885 #define RCC_CFGR_PLLDIV2_Msk (0x1U << RCC_CFGR_PLLDIV2_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 3886 #define RCC_CFGR_PLLDIV2 RCC_CFGR_PLLDIV2_Msk /*!< PLL clock output = CKVCO / 2 */
AnnaBridge 165:e614a9f1c9e2 3887 #define RCC_CFGR_PLLDIV3_Pos (23U)
AnnaBridge 165:e614a9f1c9e2 3888 #define RCC_CFGR_PLLDIV3_Msk (0x1U << RCC_CFGR_PLLDIV3_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 3889 #define RCC_CFGR_PLLDIV3 RCC_CFGR_PLLDIV3_Msk /*!< PLL clock output = CKVCO / 3 */
AnnaBridge 165:e614a9f1c9e2 3890 #define RCC_CFGR_PLLDIV4_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 3891 #define RCC_CFGR_PLLDIV4_Msk (0x3U << RCC_CFGR_PLLDIV4_Pos) /*!< 0x00C00000 */
AnnaBridge 165:e614a9f1c9e2 3892 #define RCC_CFGR_PLLDIV4 RCC_CFGR_PLLDIV4_Msk /*!< PLL clock output = CKVCO / 4 */
AnnaBridge 165:e614a9f1c9e2 3893
AnnaBridge 165:e614a9f1c9e2 3894 /*!< MCO configuration */
AnnaBridge 165:e614a9f1c9e2 3895 #define RCC_CFGR_MCOSEL_Pos (24U)
AnnaBridge 165:e614a9f1c9e2 3896 #define RCC_CFGR_MCOSEL_Msk (0xFU << RCC_CFGR_MCOSEL_Pos) /*!< 0x0F000000 */
AnnaBridge 165:e614a9f1c9e2 3897 #define RCC_CFGR_MCOSEL RCC_CFGR_MCOSEL_Msk /*!< MCO[3:0] bits (Microcontroller Clock Output) */
AnnaBridge 165:e614a9f1c9e2 3898 #define RCC_CFGR_MCOSEL_0 (0x1U << RCC_CFGR_MCOSEL_Pos) /*!< 0x01000000 */
AnnaBridge 165:e614a9f1c9e2 3899 #define RCC_CFGR_MCOSEL_1 (0x2U << RCC_CFGR_MCOSEL_Pos) /*!< 0x02000000 */
AnnaBridge 165:e614a9f1c9e2 3900 #define RCC_CFGR_MCOSEL_2 (0x4U << RCC_CFGR_MCOSEL_Pos) /*!< 0x04000000 */
AnnaBridge 165:e614a9f1c9e2 3901 #define RCC_CFGR_MCOSEL_3 (0x8U << RCC_CFGR_MCOSEL_Pos) /*!< 0x08000000 */
AnnaBridge 165:e614a9f1c9e2 3902
AnnaBridge 165:e614a9f1c9e2 3903 #define RCC_CFGR_MCOSEL_NOCLOCK (0x00000000U) /*!< No clock */
AnnaBridge 165:e614a9f1c9e2 3904 #define RCC_CFGR_MCOSEL_SYSCLK_Pos (24U)
AnnaBridge 165:e614a9f1c9e2 3905 #define RCC_CFGR_MCOSEL_SYSCLK_Msk (0x1U << RCC_CFGR_MCOSEL_SYSCLK_Pos) /*!< 0x01000000 */
AnnaBridge 165:e614a9f1c9e2 3906 #define RCC_CFGR_MCOSEL_SYSCLK RCC_CFGR_MCOSEL_SYSCLK_Msk /*!< System clock selected as MCO source */
AnnaBridge 165:e614a9f1c9e2 3907 #define RCC_CFGR_MCOSEL_HSI_Pos (25U)
AnnaBridge 165:e614a9f1c9e2 3908 #define RCC_CFGR_MCOSEL_HSI_Msk (0x1U << RCC_CFGR_MCOSEL_HSI_Pos) /*!< 0x02000000 */
AnnaBridge 165:e614a9f1c9e2 3909 #define RCC_CFGR_MCOSEL_HSI RCC_CFGR_MCOSEL_HSI_Msk /*!< Internal 16 MHz RC oscillator clock selected */
AnnaBridge 165:e614a9f1c9e2 3910 #define RCC_CFGR_MCOSEL_MSI_Pos (24U)
AnnaBridge 165:e614a9f1c9e2 3911 #define RCC_CFGR_MCOSEL_MSI_Msk (0x3U << RCC_CFGR_MCOSEL_MSI_Pos) /*!< 0x03000000 */
AnnaBridge 165:e614a9f1c9e2 3912 #define RCC_CFGR_MCOSEL_MSI RCC_CFGR_MCOSEL_MSI_Msk /*!< Internal Medium Speed RC oscillator clock selected */
AnnaBridge 165:e614a9f1c9e2 3913 #define RCC_CFGR_MCOSEL_HSE_Pos (26U)
AnnaBridge 165:e614a9f1c9e2 3914 #define RCC_CFGR_MCOSEL_HSE_Msk (0x1U << RCC_CFGR_MCOSEL_HSE_Pos) /*!< 0x04000000 */
AnnaBridge 165:e614a9f1c9e2 3915 #define RCC_CFGR_MCOSEL_HSE RCC_CFGR_MCOSEL_HSE_Msk /*!< External 1-25 MHz oscillator clock selected */
AnnaBridge 165:e614a9f1c9e2 3916 #define RCC_CFGR_MCOSEL_PLL_Pos (24U)
AnnaBridge 165:e614a9f1c9e2 3917 #define RCC_CFGR_MCOSEL_PLL_Msk (0x5U << RCC_CFGR_MCOSEL_PLL_Pos) /*!< 0x05000000 */
AnnaBridge 165:e614a9f1c9e2 3918 #define RCC_CFGR_MCOSEL_PLL RCC_CFGR_MCOSEL_PLL_Msk /*!< PLL clock divided */
AnnaBridge 165:e614a9f1c9e2 3919 #define RCC_CFGR_MCOSEL_LSI_Pos (25U)
AnnaBridge 165:e614a9f1c9e2 3920 #define RCC_CFGR_MCOSEL_LSI_Msk (0x3U << RCC_CFGR_MCOSEL_LSI_Pos) /*!< 0x06000000 */
AnnaBridge 165:e614a9f1c9e2 3921 #define RCC_CFGR_MCOSEL_LSI RCC_CFGR_MCOSEL_LSI_Msk /*!< LSI selected */
AnnaBridge 165:e614a9f1c9e2 3922 #define RCC_CFGR_MCOSEL_LSE_Pos (24U)
AnnaBridge 165:e614a9f1c9e2 3923 #define RCC_CFGR_MCOSEL_LSE_Msk (0x7U << RCC_CFGR_MCOSEL_LSE_Pos) /*!< 0x07000000 */
AnnaBridge 165:e614a9f1c9e2 3924 #define RCC_CFGR_MCOSEL_LSE RCC_CFGR_MCOSEL_LSE_Msk /*!< LSE selected */
AnnaBridge 165:e614a9f1c9e2 3925 #define RCC_CFGR_MCOSEL_HSI48_Pos (27U)
AnnaBridge 165:e614a9f1c9e2 3926 #define RCC_CFGR_MCOSEL_HSI48_Msk (0x1U << RCC_CFGR_MCOSEL_HSI48_Pos) /*!< 0x08000000 */
AnnaBridge 165:e614a9f1c9e2 3927 #define RCC_CFGR_MCOSEL_HSI48 RCC_CFGR_MCOSEL_HSI48_Msk /*!< HSI48 clock selected as MCO source */
AnnaBridge 165:e614a9f1c9e2 3928
AnnaBridge 165:e614a9f1c9e2 3929 #define RCC_CFGR_MCOPRE_Pos (28U)
AnnaBridge 165:e614a9f1c9e2 3930 #define RCC_CFGR_MCOPRE_Msk (0x7U << RCC_CFGR_MCOPRE_Pos) /*!< 0x70000000 */
AnnaBridge 165:e614a9f1c9e2 3931 #define RCC_CFGR_MCOPRE RCC_CFGR_MCOPRE_Msk /*!< MCO prescaler */
AnnaBridge 165:e614a9f1c9e2 3932 #define RCC_CFGR_MCOPRE_0 (0x1U << RCC_CFGR_MCOPRE_Pos) /*!< 0x10000000 */
AnnaBridge 165:e614a9f1c9e2 3933 #define RCC_CFGR_MCOPRE_1 (0x2U << RCC_CFGR_MCOPRE_Pos) /*!< 0x20000000 */
AnnaBridge 165:e614a9f1c9e2 3934 #define RCC_CFGR_MCOPRE_2 (0x4U << RCC_CFGR_MCOPRE_Pos) /*!< 0x40000000 */
AnnaBridge 165:e614a9f1c9e2 3935
AnnaBridge 165:e614a9f1c9e2 3936 #define RCC_CFGR_MCOPRE_DIV1 (0x00000000U) /*!< MCO is divided by 1 */
AnnaBridge 165:e614a9f1c9e2 3937 #define RCC_CFGR_MCOPRE_DIV2 (0x10000000U) /*!< MCO is divided by 2 */
AnnaBridge 165:e614a9f1c9e2 3938 #define RCC_CFGR_MCOPRE_DIV4 (0x20000000U) /*!< MCO is divided by 4 */
AnnaBridge 165:e614a9f1c9e2 3939 #define RCC_CFGR_MCOPRE_DIV8 (0x30000000U) /*!< MCO is divided by 8 */
AnnaBridge 165:e614a9f1c9e2 3940 #define RCC_CFGR_MCOPRE_DIV16 (0x40000000U) /*!< MCO is divided by 16 */
AnnaBridge 165:e614a9f1c9e2 3941
AnnaBridge 165:e614a9f1c9e2 3942 /* Legacy defines */
AnnaBridge 165:e614a9f1c9e2 3943 #define RCC_CFGR_MCO_NOCLOCK RCC_CFGR_MCOSEL_NOCLOCK
AnnaBridge 165:e614a9f1c9e2 3944 #define RCC_CFGR_MCO_SYSCLK RCC_CFGR_MCOSEL_SYSCLK
AnnaBridge 165:e614a9f1c9e2 3945 #define RCC_CFGR_MCO_HSI RCC_CFGR_MCOSEL_HSI
AnnaBridge 165:e614a9f1c9e2 3946 #define RCC_CFGR_MCO_MSI RCC_CFGR_MCOSEL_MSI
AnnaBridge 165:e614a9f1c9e2 3947 #define RCC_CFGR_MCO_HSE RCC_CFGR_MCOSEL_HSE
AnnaBridge 165:e614a9f1c9e2 3948 #define RCC_CFGR_MCO_PLL RCC_CFGR_MCOSEL_PLL
AnnaBridge 165:e614a9f1c9e2 3949 #define RCC_CFGR_MCO_LSI RCC_CFGR_MCOSEL_LSI
AnnaBridge 165:e614a9f1c9e2 3950 #define RCC_CFGR_MCO_LSE RCC_CFGR_MCOSEL_LSE
AnnaBridge 165:e614a9f1c9e2 3951 #define RCC_CFGR_MCO_HSI48 RCC_CFGR_MCOSEL_HSI48
AnnaBridge 165:e614a9f1c9e2 3952
AnnaBridge 165:e614a9f1c9e2 3953 #define RCC_CFGR_MCO_PRE RCC_CFGR_MCOPRE /*!< MCO prescaler */
AnnaBridge 165:e614a9f1c9e2 3954 #define RCC_CFGR_MCO_PRE_1 RCC_CFGR_MCOPRE_DIV1 /*!< MCO is divided by 1 */
AnnaBridge 165:e614a9f1c9e2 3955 #define RCC_CFGR_MCO_PRE_2 RCC_CFGR_MCOPRE_DIV2 /*!< MCO is divided by 1 */
AnnaBridge 165:e614a9f1c9e2 3956 #define RCC_CFGR_MCO_PRE_4 RCC_CFGR_MCOPRE_DIV4 /*!< MCO is divided by 1 */
AnnaBridge 165:e614a9f1c9e2 3957 #define RCC_CFGR_MCO_PRE_8 RCC_CFGR_MCOPRE_DIV8 /*!< MCO is divided by 1 */
AnnaBridge 165:e614a9f1c9e2 3958 #define RCC_CFGR_MCO_PRE_16 RCC_CFGR_MCOPRE_DIV16 /*!< MCO is divided by 1 */
AnnaBridge 165:e614a9f1c9e2 3959
AnnaBridge 165:e614a9f1c9e2 3960 /*!<****************** Bit definition for RCC_CIER register ********************/
AnnaBridge 165:e614a9f1c9e2 3961 #define RCC_CIER_LSIRDYIE_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 3962 #define RCC_CIER_LSIRDYIE_Msk (0x1U << RCC_CIER_LSIRDYIE_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 3963 #define RCC_CIER_LSIRDYIE RCC_CIER_LSIRDYIE_Msk /*!< LSI Ready Interrupt Enable */
AnnaBridge 165:e614a9f1c9e2 3964 #define RCC_CIER_LSERDYIE_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 3965 #define RCC_CIER_LSERDYIE_Msk (0x1U << RCC_CIER_LSERDYIE_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 3966 #define RCC_CIER_LSERDYIE RCC_CIER_LSERDYIE_Msk /*!< LSE Ready Interrupt Enable */
AnnaBridge 165:e614a9f1c9e2 3967 #define RCC_CIER_HSIRDYIE_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 3968 #define RCC_CIER_HSIRDYIE_Msk (0x1U << RCC_CIER_HSIRDYIE_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 3969 #define RCC_CIER_HSIRDYIE RCC_CIER_HSIRDYIE_Msk /*!< HSI Ready Interrupt Enable */
AnnaBridge 165:e614a9f1c9e2 3970 #define RCC_CIER_HSERDYIE_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 3971 #define RCC_CIER_HSERDYIE_Msk (0x1U << RCC_CIER_HSERDYIE_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 3972 #define RCC_CIER_HSERDYIE RCC_CIER_HSERDYIE_Msk /*!< HSE Ready Interrupt Enable */
AnnaBridge 165:e614a9f1c9e2 3973 #define RCC_CIER_PLLRDYIE_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 3974 #define RCC_CIER_PLLRDYIE_Msk (0x1U << RCC_CIER_PLLRDYIE_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 3975 #define RCC_CIER_PLLRDYIE RCC_CIER_PLLRDYIE_Msk /*!< PLL Ready Interrupt Enable */
AnnaBridge 165:e614a9f1c9e2 3976 #define RCC_CIER_MSIRDYIE_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 3977 #define RCC_CIER_MSIRDYIE_Msk (0x1U << RCC_CIER_MSIRDYIE_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 3978 #define RCC_CIER_MSIRDYIE RCC_CIER_MSIRDYIE_Msk /*!< MSI Ready Interrupt Enable */
AnnaBridge 165:e614a9f1c9e2 3979 #define RCC_CIER_HSI48RDYIE_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 3980 #define RCC_CIER_HSI48RDYIE_Msk (0x1U << RCC_CIER_HSI48RDYIE_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 3981 #define RCC_CIER_HSI48RDYIE RCC_CIER_HSI48RDYIE_Msk /*!< HSI48 Ready Interrupt Enable */
AnnaBridge 165:e614a9f1c9e2 3982 #define RCC_CIER_CSSLSE_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 3983 #define RCC_CIER_CSSLSE_Msk (0x1U << RCC_CIER_CSSLSE_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 3984 #define RCC_CIER_CSSLSE RCC_CIER_CSSLSE_Msk /*!< LSE CSS Interrupt Enable */
AnnaBridge 165:e614a9f1c9e2 3985
AnnaBridge 165:e614a9f1c9e2 3986 /* Reference defines */
AnnaBridge 165:e614a9f1c9e2 3987 #define RCC_CIER_LSECSSIE RCC_CIER_CSSLSE
AnnaBridge 165:e614a9f1c9e2 3988
AnnaBridge 165:e614a9f1c9e2 3989 /*!<****************** Bit definition for RCC_CIFR register ********************/
AnnaBridge 165:e614a9f1c9e2 3990 #define RCC_CIFR_LSIRDYF_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 3991 #define RCC_CIFR_LSIRDYF_Msk (0x1U << RCC_CIFR_LSIRDYF_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 3992 #define RCC_CIFR_LSIRDYF RCC_CIFR_LSIRDYF_Msk /*!< LSI Ready Interrupt flag */
AnnaBridge 165:e614a9f1c9e2 3993 #define RCC_CIFR_LSERDYF_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 3994 #define RCC_CIFR_LSERDYF_Msk (0x1U << RCC_CIFR_LSERDYF_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 3995 #define RCC_CIFR_LSERDYF RCC_CIFR_LSERDYF_Msk /*!< LSE Ready Interrupt flag */
AnnaBridge 165:e614a9f1c9e2 3996 #define RCC_CIFR_HSIRDYF_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 3997 #define RCC_CIFR_HSIRDYF_Msk (0x1U << RCC_CIFR_HSIRDYF_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 3998 #define RCC_CIFR_HSIRDYF RCC_CIFR_HSIRDYF_Msk /*!< HSI Ready Interrupt flag */
AnnaBridge 165:e614a9f1c9e2 3999 #define RCC_CIFR_HSERDYF_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 4000 #define RCC_CIFR_HSERDYF_Msk (0x1U << RCC_CIFR_HSERDYF_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 4001 #define RCC_CIFR_HSERDYF RCC_CIFR_HSERDYF_Msk /*!< HSE Ready Interrupt flag */
AnnaBridge 165:e614a9f1c9e2 4002 #define RCC_CIFR_PLLRDYF_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 4003 #define RCC_CIFR_PLLRDYF_Msk (0x1U << RCC_CIFR_PLLRDYF_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 4004 #define RCC_CIFR_PLLRDYF RCC_CIFR_PLLRDYF_Msk /*!< PLL Ready Interrupt flag */
AnnaBridge 165:e614a9f1c9e2 4005 #define RCC_CIFR_MSIRDYF_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 4006 #define RCC_CIFR_MSIRDYF_Msk (0x1U << RCC_CIFR_MSIRDYF_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 4007 #define RCC_CIFR_MSIRDYF RCC_CIFR_MSIRDYF_Msk /*!< MSI Ready Interrupt flag */
AnnaBridge 165:e614a9f1c9e2 4008 #define RCC_CIFR_HSI48RDYF_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 4009 #define RCC_CIFR_HSI48RDYF_Msk (0x1U << RCC_CIFR_HSI48RDYF_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 4010 #define RCC_CIFR_HSI48RDYF RCC_CIFR_HSI48RDYF_Msk /*!< HSI48 Ready Interrupt flag */
AnnaBridge 165:e614a9f1c9e2 4011 #define RCC_CIFR_CSSLSEF_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 4012 #define RCC_CIFR_CSSLSEF_Msk (0x1U << RCC_CIFR_CSSLSEF_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 4013 #define RCC_CIFR_CSSLSEF RCC_CIFR_CSSLSEF_Msk /*!< LSE Clock Security System Interrupt flag */
AnnaBridge 165:e614a9f1c9e2 4014 #define RCC_CIFR_CSSHSEF_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 4015 #define RCC_CIFR_CSSHSEF_Msk (0x1U << RCC_CIFR_CSSHSEF_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 4016 #define RCC_CIFR_CSSHSEF RCC_CIFR_CSSHSEF_Msk /*!< HSE Clock Security System Interrupt flag */
AnnaBridge 165:e614a9f1c9e2 4017
AnnaBridge 165:e614a9f1c9e2 4018 /* Reference defines */
AnnaBridge 165:e614a9f1c9e2 4019 #define RCC_CIFR_LSECSSF RCC_CIFR_CSSLSEF
AnnaBridge 165:e614a9f1c9e2 4020 #define RCC_CIFR_CSSF RCC_CIFR_CSSHSEF
AnnaBridge 165:e614a9f1c9e2 4021
AnnaBridge 165:e614a9f1c9e2 4022 /*!<****************** Bit definition for RCC_CICR register ********************/
AnnaBridge 165:e614a9f1c9e2 4023 #define RCC_CICR_LSIRDYC_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 4024 #define RCC_CICR_LSIRDYC_Msk (0x1U << RCC_CICR_LSIRDYC_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 4025 #define RCC_CICR_LSIRDYC RCC_CICR_LSIRDYC_Msk /*!< LSI Ready Interrupt Clear */
AnnaBridge 165:e614a9f1c9e2 4026 #define RCC_CICR_LSERDYC_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 4027 #define RCC_CICR_LSERDYC_Msk (0x1U << RCC_CICR_LSERDYC_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 4028 #define RCC_CICR_LSERDYC RCC_CICR_LSERDYC_Msk /*!< LSE Ready Interrupt Clear */
AnnaBridge 165:e614a9f1c9e2 4029 #define RCC_CICR_HSIRDYC_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 4030 #define RCC_CICR_HSIRDYC_Msk (0x1U << RCC_CICR_HSIRDYC_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 4031 #define RCC_CICR_HSIRDYC RCC_CICR_HSIRDYC_Msk /*!< HSI Ready Interrupt Clear */
AnnaBridge 165:e614a9f1c9e2 4032 #define RCC_CICR_HSERDYC_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 4033 #define RCC_CICR_HSERDYC_Msk (0x1U << RCC_CICR_HSERDYC_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 4034 #define RCC_CICR_HSERDYC RCC_CICR_HSERDYC_Msk /*!< HSE Ready Interrupt Clear */
AnnaBridge 165:e614a9f1c9e2 4035 #define RCC_CICR_PLLRDYC_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 4036 #define RCC_CICR_PLLRDYC_Msk (0x1U << RCC_CICR_PLLRDYC_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 4037 #define RCC_CICR_PLLRDYC RCC_CICR_PLLRDYC_Msk /*!< PLL Ready Interrupt Clear */
AnnaBridge 165:e614a9f1c9e2 4038 #define RCC_CICR_MSIRDYC_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 4039 #define RCC_CICR_MSIRDYC_Msk (0x1U << RCC_CICR_MSIRDYC_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 4040 #define RCC_CICR_MSIRDYC RCC_CICR_MSIRDYC_Msk /*!< MSI Ready Interrupt Clear */
AnnaBridge 165:e614a9f1c9e2 4041 #define RCC_CICR_HSI48RDYC_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 4042 #define RCC_CICR_HSI48RDYC_Msk (0x1U << RCC_CICR_HSI48RDYC_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 4043 #define RCC_CICR_HSI48RDYC RCC_CICR_HSI48RDYC_Msk /*!< HSI48 Ready Interrupt Clear */
AnnaBridge 165:e614a9f1c9e2 4044 #define RCC_CICR_CSSLSEC_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 4045 #define RCC_CICR_CSSLSEC_Msk (0x1U << RCC_CICR_CSSLSEC_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 4046 #define RCC_CICR_CSSLSEC RCC_CICR_CSSLSEC_Msk /*!< LSE Clock Security System Interrupt Clear */
AnnaBridge 165:e614a9f1c9e2 4047 #define RCC_CICR_CSSHSEC_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 4048 #define RCC_CICR_CSSHSEC_Msk (0x1U << RCC_CICR_CSSHSEC_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 4049 #define RCC_CICR_CSSHSEC RCC_CICR_CSSHSEC_Msk /*!< HSE Clock Security System Interrupt Clear */
AnnaBridge 165:e614a9f1c9e2 4050
AnnaBridge 165:e614a9f1c9e2 4051 /* Reference defines */
AnnaBridge 165:e614a9f1c9e2 4052 #define RCC_CICR_LSECSSC RCC_CICR_CSSLSEC
AnnaBridge 165:e614a9f1c9e2 4053 #define RCC_CICR_CSSC RCC_CICR_CSSHSEC
AnnaBridge 165:e614a9f1c9e2 4054 /***************** Bit definition for RCC_IOPRSTR register ******************/
AnnaBridge 165:e614a9f1c9e2 4055 #define RCC_IOPRSTR_IOPARST_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 4056 #define RCC_IOPRSTR_IOPARST_Msk (0x1U << RCC_IOPRSTR_IOPARST_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 4057 #define RCC_IOPRSTR_IOPARST RCC_IOPRSTR_IOPARST_Msk /*!< GPIO port A reset */
AnnaBridge 165:e614a9f1c9e2 4058 #define RCC_IOPRSTR_IOPBRST_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 4059 #define RCC_IOPRSTR_IOPBRST_Msk (0x1U << RCC_IOPRSTR_IOPBRST_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 4060 #define RCC_IOPRSTR_IOPBRST RCC_IOPRSTR_IOPBRST_Msk /*!< GPIO port B reset */
AnnaBridge 165:e614a9f1c9e2 4061 #define RCC_IOPRSTR_IOPCRST_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 4062 #define RCC_IOPRSTR_IOPCRST_Msk (0x1U << RCC_IOPRSTR_IOPCRST_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 4063 #define RCC_IOPRSTR_IOPCRST RCC_IOPRSTR_IOPCRST_Msk /*!< GPIO port C reset */
AnnaBridge 165:e614a9f1c9e2 4064 #define RCC_IOPRSTR_IOPDRST_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 4065 #define RCC_IOPRSTR_IOPDRST_Msk (0x1U << RCC_IOPRSTR_IOPDRST_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 4066 #define RCC_IOPRSTR_IOPDRST RCC_IOPRSTR_IOPDRST_Msk /*!< GPIO port D reset */
AnnaBridge 165:e614a9f1c9e2 4067 #define RCC_IOPRSTR_IOPERST_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 4068 #define RCC_IOPRSTR_IOPERST_Msk (0x1U << RCC_IOPRSTR_IOPERST_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 4069 #define RCC_IOPRSTR_IOPERST RCC_IOPRSTR_IOPERST_Msk /*!< GPIO port E reset */
AnnaBridge 165:e614a9f1c9e2 4070 #define RCC_IOPRSTR_IOPHRST_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 4071 #define RCC_IOPRSTR_IOPHRST_Msk (0x1U << RCC_IOPRSTR_IOPHRST_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 4072 #define RCC_IOPRSTR_IOPHRST RCC_IOPRSTR_IOPHRST_Msk /*!< GPIO port H reset */
AnnaBridge 165:e614a9f1c9e2 4073
AnnaBridge 165:e614a9f1c9e2 4074 /* Reference defines */
AnnaBridge 165:e614a9f1c9e2 4075 #define RCC_IOPRSTR_GPIOARST RCC_IOPRSTR_IOPARST /*!< GPIO port A reset */
AnnaBridge 165:e614a9f1c9e2 4076 #define RCC_IOPRSTR_GPIOBRST RCC_IOPRSTR_IOPBRST /*!< GPIO port B reset */
AnnaBridge 165:e614a9f1c9e2 4077 #define RCC_IOPRSTR_GPIOCRST RCC_IOPRSTR_IOPCRST /*!< GPIO port C reset */
AnnaBridge 165:e614a9f1c9e2 4078 #define RCC_IOPRSTR_GPIODRST RCC_IOPRSTR_IOPDRST /*!< GPIO port D reset */
AnnaBridge 165:e614a9f1c9e2 4079 #define RCC_IOPRSTR_GPIOERST RCC_IOPRSTR_IOPERST /*!< GPIO port E reset */
AnnaBridge 165:e614a9f1c9e2 4080 #define RCC_IOPRSTR_GPIOHRST RCC_IOPRSTR_IOPHRST /*!< GPIO port H reset */
AnnaBridge 165:e614a9f1c9e2 4081
AnnaBridge 165:e614a9f1c9e2 4082
AnnaBridge 165:e614a9f1c9e2 4083 /****************** Bit definition for RCC_AHBRST register ******************/
AnnaBridge 165:e614a9f1c9e2 4084 #define RCC_AHBRSTR_DMARST_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 4085 #define RCC_AHBRSTR_DMARST_Msk (0x1U << RCC_AHBRSTR_DMARST_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 4086 #define RCC_AHBRSTR_DMARST RCC_AHBRSTR_DMARST_Msk /*!< DMA1 reset */
AnnaBridge 165:e614a9f1c9e2 4087 #define RCC_AHBRSTR_MIFRST_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 4088 #define RCC_AHBRSTR_MIFRST_Msk (0x1U << RCC_AHBRSTR_MIFRST_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 4089 #define RCC_AHBRSTR_MIFRST RCC_AHBRSTR_MIFRST_Msk /*!< Memory interface reset reset */
AnnaBridge 165:e614a9f1c9e2 4090 #define RCC_AHBRSTR_CRCRST_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 4091 #define RCC_AHBRSTR_CRCRST_Msk (0x1U << RCC_AHBRSTR_CRCRST_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 4092 #define RCC_AHBRSTR_CRCRST RCC_AHBRSTR_CRCRST_Msk /*!< CRC reset */
AnnaBridge 165:e614a9f1c9e2 4093 #define RCC_AHBRSTR_TSCRST_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 4094 #define RCC_AHBRSTR_TSCRST_Msk (0x1U << RCC_AHBRSTR_TSCRST_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 4095 #define RCC_AHBRSTR_TSCRST RCC_AHBRSTR_TSCRST_Msk /*!< TSC reset */
AnnaBridge 165:e614a9f1c9e2 4096 #define RCC_AHBRSTR_RNGRST_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 4097 #define RCC_AHBRSTR_RNGRST_Msk (0x1U << RCC_AHBRSTR_RNGRST_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 4098 #define RCC_AHBRSTR_RNGRST RCC_AHBRSTR_RNGRST_Msk /*!< RNG reset */
AnnaBridge 165:e614a9f1c9e2 4099
AnnaBridge 165:e614a9f1c9e2 4100 /* Reference defines */
AnnaBridge 165:e614a9f1c9e2 4101 #define RCC_AHBRSTR_DMA1RST RCC_AHBRSTR_DMARST /*!< DMA1 reset */
AnnaBridge 165:e614a9f1c9e2 4102
AnnaBridge 165:e614a9f1c9e2 4103 /***************** Bit definition for RCC_APB2RSTR register *****************/
AnnaBridge 165:e614a9f1c9e2 4104 #define RCC_APB2RSTR_SYSCFGRST_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 4105 #define RCC_APB2RSTR_SYSCFGRST_Msk (0x1U << RCC_APB2RSTR_SYSCFGRST_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 4106 #define RCC_APB2RSTR_SYSCFGRST RCC_APB2RSTR_SYSCFGRST_Msk /*!< SYSCFG clock reset */
AnnaBridge 165:e614a9f1c9e2 4107 #define RCC_APB2RSTR_TIM21RST_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 4108 #define RCC_APB2RSTR_TIM21RST_Msk (0x1U << RCC_APB2RSTR_TIM21RST_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 4109 #define RCC_APB2RSTR_TIM21RST RCC_APB2RSTR_TIM21RST_Msk /*!< TIM21 clock reset */
AnnaBridge 165:e614a9f1c9e2 4110 #define RCC_APB2RSTR_TIM22RST_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 4111 #define RCC_APB2RSTR_TIM22RST_Msk (0x1U << RCC_APB2RSTR_TIM22RST_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 4112 #define RCC_APB2RSTR_TIM22RST RCC_APB2RSTR_TIM22RST_Msk /*!< TIM22 clock reset */
AnnaBridge 165:e614a9f1c9e2 4113 #define RCC_APB2RSTR_ADCRST_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 4114 #define RCC_APB2RSTR_ADCRST_Msk (0x1U << RCC_APB2RSTR_ADCRST_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 4115 #define RCC_APB2RSTR_ADCRST RCC_APB2RSTR_ADCRST_Msk /*!< ADC1 clock reset */
AnnaBridge 165:e614a9f1c9e2 4116 #define RCC_APB2RSTR_SPI1RST_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 4117 #define RCC_APB2RSTR_SPI1RST_Msk (0x1U << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 4118 #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk /*!< SPI1 clock reset */
AnnaBridge 165:e614a9f1c9e2 4119 #define RCC_APB2RSTR_USART1RST_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 4120 #define RCC_APB2RSTR_USART1RST_Msk (0x1U << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 4121 #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk /*!< USART1 clock reset */
AnnaBridge 165:e614a9f1c9e2 4122 #define RCC_APB2RSTR_DBGRST_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 4123 #define RCC_APB2RSTR_DBGRST_Msk (0x1U << RCC_APB2RSTR_DBGRST_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 4124 #define RCC_APB2RSTR_DBGRST RCC_APB2RSTR_DBGRST_Msk /*!< DBGMCU clock reset */
AnnaBridge 165:e614a9f1c9e2 4125
AnnaBridge 165:e614a9f1c9e2 4126 /* Reference defines */
AnnaBridge 165:e614a9f1c9e2 4127 #define RCC_APB2RSTR_ADC1RST RCC_APB2RSTR_ADCRST /*!< ADC1 clock reset */
AnnaBridge 165:e614a9f1c9e2 4128 #define RCC_APB2RSTR_DBGMCURST RCC_APB2RSTR_DBGRST /*!< DBGMCU clock reset */
AnnaBridge 165:e614a9f1c9e2 4129
AnnaBridge 165:e614a9f1c9e2 4130 /***************** Bit definition for RCC_APB1RSTR register *****************/
AnnaBridge 165:e614a9f1c9e2 4131 #define RCC_APB1RSTR_TIM2RST_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 4132 #define RCC_APB1RSTR_TIM2RST_Msk (0x1U << RCC_APB1RSTR_TIM2RST_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 4133 #define RCC_APB1RSTR_TIM2RST RCC_APB1RSTR_TIM2RST_Msk /*!< Timer 2 clock reset */
AnnaBridge 165:e614a9f1c9e2 4134 #define RCC_APB1RSTR_TIM3RST_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 4135 #define RCC_APB1RSTR_TIM3RST_Msk (0x1U << RCC_APB1RSTR_TIM3RST_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 4136 #define RCC_APB1RSTR_TIM3RST RCC_APB1RSTR_TIM3RST_Msk /*!< Timer 3 clock reset */
AnnaBridge 165:e614a9f1c9e2 4137 #define RCC_APB1RSTR_TIM6RST_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 4138 #define RCC_APB1RSTR_TIM6RST_Msk (0x1U << RCC_APB1RSTR_TIM6RST_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 4139 #define RCC_APB1RSTR_TIM6RST RCC_APB1RSTR_TIM6RST_Msk /*!< Timer 6 clock reset */
AnnaBridge 165:e614a9f1c9e2 4140 #define RCC_APB1RSTR_TIM7RST_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 4141 #define RCC_APB1RSTR_TIM7RST_Msk (0x1U << RCC_APB1RSTR_TIM7RST_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 4142 #define RCC_APB1RSTR_TIM7RST RCC_APB1RSTR_TIM7RST_Msk /*!< Timer 7 clock reset */
AnnaBridge 165:e614a9f1c9e2 4143 #define RCC_APB1RSTR_WWDGRST_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 4144 #define RCC_APB1RSTR_WWDGRST_Msk (0x1U << RCC_APB1RSTR_WWDGRST_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 4145 #define RCC_APB1RSTR_WWDGRST RCC_APB1RSTR_WWDGRST_Msk /*!< Window Watchdog clock reset */
AnnaBridge 165:e614a9f1c9e2 4146 #define RCC_APB1RSTR_SPI2RST_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 4147 #define RCC_APB1RSTR_SPI2RST_Msk (0x1U << RCC_APB1RSTR_SPI2RST_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 4148 #define RCC_APB1RSTR_SPI2RST RCC_APB1RSTR_SPI2RST_Msk /*!< SPI2 clock reset */
AnnaBridge 165:e614a9f1c9e2 4149 #define RCC_APB1RSTR_USART2RST_Pos (17U)
AnnaBridge 165:e614a9f1c9e2 4150 #define RCC_APB1RSTR_USART2RST_Msk (0x1U << RCC_APB1RSTR_USART2RST_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 4151 #define RCC_APB1RSTR_USART2RST RCC_APB1RSTR_USART2RST_Msk /*!< USART 2 clock reset */
AnnaBridge 165:e614a9f1c9e2 4152 #define RCC_APB1RSTR_LPUART1RST_Pos (18U)
AnnaBridge 165:e614a9f1c9e2 4153 #define RCC_APB1RSTR_LPUART1RST_Msk (0x1U << RCC_APB1RSTR_LPUART1RST_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 4154 #define RCC_APB1RSTR_LPUART1RST RCC_APB1RSTR_LPUART1RST_Msk /*!< LPUART1 clock reset */
AnnaBridge 165:e614a9f1c9e2 4155 #define RCC_APB1RSTR_USART4RST_Pos (19U)
AnnaBridge 165:e614a9f1c9e2 4156 #define RCC_APB1RSTR_USART4RST_Msk (0x1U << RCC_APB1RSTR_USART4RST_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 4157 #define RCC_APB1RSTR_USART4RST RCC_APB1RSTR_USART4RST_Msk /*!< USART4 clock reset */
AnnaBridge 165:e614a9f1c9e2 4158 #define RCC_APB1RSTR_USART5RST_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 4159 #define RCC_APB1RSTR_USART5RST_Msk (0x1U << RCC_APB1RSTR_USART5RST_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 4160 #define RCC_APB1RSTR_USART5RST RCC_APB1RSTR_USART5RST_Msk /*!< USART5 clock reset */
AnnaBridge 165:e614a9f1c9e2 4161 #define RCC_APB1RSTR_I2C1RST_Pos (21U)
AnnaBridge 165:e614a9f1c9e2 4162 #define RCC_APB1RSTR_I2C1RST_Msk (0x1U << RCC_APB1RSTR_I2C1RST_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 4163 #define RCC_APB1RSTR_I2C1RST RCC_APB1RSTR_I2C1RST_Msk /*!< I2C 1 clock reset */
AnnaBridge 165:e614a9f1c9e2 4164 #define RCC_APB1RSTR_I2C2RST_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 4165 #define RCC_APB1RSTR_I2C2RST_Msk (0x1U << RCC_APB1RSTR_I2C2RST_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 4166 #define RCC_APB1RSTR_I2C2RST RCC_APB1RSTR_I2C2RST_Msk /*!< I2C 2 clock reset */
AnnaBridge 165:e614a9f1c9e2 4167 #define RCC_APB1RSTR_USBRST_Pos (23U)
AnnaBridge 165:e614a9f1c9e2 4168 #define RCC_APB1RSTR_USBRST_Msk (0x1U << RCC_APB1RSTR_USBRST_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 4169 #define RCC_APB1RSTR_USBRST RCC_APB1RSTR_USBRST_Msk /*!< USB clock reset */
AnnaBridge 165:e614a9f1c9e2 4170 #define RCC_APB1RSTR_CRSRST_Pos (27U)
AnnaBridge 165:e614a9f1c9e2 4171 #define RCC_APB1RSTR_CRSRST_Msk (0x1U << RCC_APB1RSTR_CRSRST_Pos) /*!< 0x08000000 */
AnnaBridge 165:e614a9f1c9e2 4172 #define RCC_APB1RSTR_CRSRST RCC_APB1RSTR_CRSRST_Msk /*!< CRS clock reset */
AnnaBridge 165:e614a9f1c9e2 4173 #define RCC_APB1RSTR_PWRRST_Pos (28U)
AnnaBridge 165:e614a9f1c9e2 4174 #define RCC_APB1RSTR_PWRRST_Msk (0x1U << RCC_APB1RSTR_PWRRST_Pos) /*!< 0x10000000 */
AnnaBridge 165:e614a9f1c9e2 4175 #define RCC_APB1RSTR_PWRRST RCC_APB1RSTR_PWRRST_Msk /*!< PWR clock reset */
AnnaBridge 165:e614a9f1c9e2 4176 #define RCC_APB1RSTR_DACRST_Pos (29U)
AnnaBridge 165:e614a9f1c9e2 4177 #define RCC_APB1RSTR_DACRST_Msk (0x1U << RCC_APB1RSTR_DACRST_Pos) /*!< 0x20000000 */
AnnaBridge 165:e614a9f1c9e2 4178 #define RCC_APB1RSTR_DACRST RCC_APB1RSTR_DACRST_Msk /*!< DAC clock reset */
AnnaBridge 165:e614a9f1c9e2 4179 #define RCC_APB1RSTR_I2C3RST_Pos (30U)
AnnaBridge 165:e614a9f1c9e2 4180 #define RCC_APB1RSTR_I2C3RST_Msk (0x1U << RCC_APB1RSTR_I2C3RST_Pos) /*!< 0x40000000 */
AnnaBridge 165:e614a9f1c9e2 4181 #define RCC_APB1RSTR_I2C3RST RCC_APB1RSTR_I2C3RST_Msk /*!< I2C 3 clock reset */
AnnaBridge 165:e614a9f1c9e2 4182 #define RCC_APB1RSTR_LPTIM1RST_Pos (31U)
AnnaBridge 165:e614a9f1c9e2 4183 #define RCC_APB1RSTR_LPTIM1RST_Msk (0x1U << RCC_APB1RSTR_LPTIM1RST_Pos) /*!< 0x80000000 */
AnnaBridge 165:e614a9f1c9e2 4184 #define RCC_APB1RSTR_LPTIM1RST RCC_APB1RSTR_LPTIM1RST_Msk /*!< LPTIM1 clock reset */
AnnaBridge 165:e614a9f1c9e2 4185
AnnaBridge 165:e614a9f1c9e2 4186 /***************** Bit definition for RCC_IOPENR register ******************/
AnnaBridge 165:e614a9f1c9e2 4187 #define RCC_IOPENR_IOPAEN_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 4188 #define RCC_IOPENR_IOPAEN_Msk (0x1U << RCC_IOPENR_IOPAEN_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 4189 #define RCC_IOPENR_IOPAEN RCC_IOPENR_IOPAEN_Msk /*!< GPIO port A clock enable */
AnnaBridge 165:e614a9f1c9e2 4190 #define RCC_IOPENR_IOPBEN_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 4191 #define RCC_IOPENR_IOPBEN_Msk (0x1U << RCC_IOPENR_IOPBEN_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 4192 #define RCC_IOPENR_IOPBEN RCC_IOPENR_IOPBEN_Msk /*!< GPIO port B clock enable */
AnnaBridge 165:e614a9f1c9e2 4193 #define RCC_IOPENR_IOPCEN_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 4194 #define RCC_IOPENR_IOPCEN_Msk (0x1U << RCC_IOPENR_IOPCEN_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 4195 #define RCC_IOPENR_IOPCEN RCC_IOPENR_IOPCEN_Msk /*!< GPIO port C clock enable */
AnnaBridge 165:e614a9f1c9e2 4196 #define RCC_IOPENR_IOPDEN_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 4197 #define RCC_IOPENR_IOPDEN_Msk (0x1U << RCC_IOPENR_IOPDEN_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 4198 #define RCC_IOPENR_IOPDEN RCC_IOPENR_IOPDEN_Msk /*!< GPIO port D clock enable */
AnnaBridge 165:e614a9f1c9e2 4199 #define RCC_IOPENR_IOPEEN_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 4200 #define RCC_IOPENR_IOPEEN_Msk (0x1U << RCC_IOPENR_IOPEEN_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 4201 #define RCC_IOPENR_IOPEEN RCC_IOPENR_IOPEEN_Msk /*!< GPIO port E clock enable */
AnnaBridge 165:e614a9f1c9e2 4202 #define RCC_IOPENR_IOPHEN_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 4203 #define RCC_IOPENR_IOPHEN_Msk (0x1U << RCC_IOPENR_IOPHEN_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 4204 #define RCC_IOPENR_IOPHEN RCC_IOPENR_IOPHEN_Msk /*!< GPIO port H clock enable */
AnnaBridge 165:e614a9f1c9e2 4205
AnnaBridge 165:e614a9f1c9e2 4206 /* Reference defines */
AnnaBridge 165:e614a9f1c9e2 4207 #define RCC_IOPENR_GPIOAEN RCC_IOPENR_IOPAEN /*!< GPIO port A clock enable */
AnnaBridge 165:e614a9f1c9e2 4208 #define RCC_IOPENR_GPIOBEN RCC_IOPENR_IOPBEN /*!< GPIO port B clock enable */
AnnaBridge 165:e614a9f1c9e2 4209 #define RCC_IOPENR_GPIOCEN RCC_IOPENR_IOPCEN /*!< GPIO port C clock enable */
AnnaBridge 165:e614a9f1c9e2 4210 #define RCC_IOPENR_GPIODEN RCC_IOPENR_IOPDEN /*!< GPIO port D clock enable */
AnnaBridge 165:e614a9f1c9e2 4211 #define RCC_IOPENR_GPIOEEN RCC_IOPENR_IOPEEN /*!< GPIO port E clock enable */
AnnaBridge 165:e614a9f1c9e2 4212 #define RCC_IOPENR_GPIOHEN RCC_IOPENR_IOPHEN /*!< GPIO port H clock enable */
AnnaBridge 165:e614a9f1c9e2 4213
AnnaBridge 165:e614a9f1c9e2 4214 /***************** Bit definition for RCC_AHBENR register ******************/
AnnaBridge 165:e614a9f1c9e2 4215 #define RCC_AHBENR_DMAEN_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 4216 #define RCC_AHBENR_DMAEN_Msk (0x1U << RCC_AHBENR_DMAEN_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 4217 #define RCC_AHBENR_DMAEN RCC_AHBENR_DMAEN_Msk /*!< DMA1 clock enable */
AnnaBridge 165:e614a9f1c9e2 4218 #define RCC_AHBENR_MIFEN_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 4219 #define RCC_AHBENR_MIFEN_Msk (0x1U << RCC_AHBENR_MIFEN_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 4220 #define RCC_AHBENR_MIFEN RCC_AHBENR_MIFEN_Msk /*!< NVM interface clock enable bit */
AnnaBridge 165:e614a9f1c9e2 4221 #define RCC_AHBENR_CRCEN_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 4222 #define RCC_AHBENR_CRCEN_Msk (0x1U << RCC_AHBENR_CRCEN_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 4223 #define RCC_AHBENR_CRCEN RCC_AHBENR_CRCEN_Msk /*!< CRC clock enable */
AnnaBridge 165:e614a9f1c9e2 4224 #define RCC_AHBENR_TSCEN_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 4225 #define RCC_AHBENR_TSCEN_Msk (0x1U << RCC_AHBENR_TSCEN_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 4226 #define RCC_AHBENR_TSCEN RCC_AHBENR_TSCEN_Msk /*!< TSC clock enable */
AnnaBridge 165:e614a9f1c9e2 4227 #define RCC_AHBENR_RNGEN_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 4228 #define RCC_AHBENR_RNGEN_Msk (0x1U << RCC_AHBENR_RNGEN_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 4229 #define RCC_AHBENR_RNGEN RCC_AHBENR_RNGEN_Msk /*!< RNG clock enable */
AnnaBridge 165:e614a9f1c9e2 4230
AnnaBridge 165:e614a9f1c9e2 4231 /* Reference defines */
AnnaBridge 165:e614a9f1c9e2 4232 #define RCC_AHBENR_DMA1EN RCC_AHBENR_DMAEN /*!< DMA1 clock enable */
AnnaBridge 165:e614a9f1c9e2 4233
AnnaBridge 165:e614a9f1c9e2 4234 /***************** Bit definition for RCC_APB2ENR register ******************/
AnnaBridge 165:e614a9f1c9e2 4235 #define RCC_APB2ENR_SYSCFGEN_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 4236 #define RCC_APB2ENR_SYSCFGEN_Msk (0x1U << RCC_APB2ENR_SYSCFGEN_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 4237 #define RCC_APB2ENR_SYSCFGEN RCC_APB2ENR_SYSCFGEN_Msk /*!< SYSCFG clock enable */
AnnaBridge 165:e614a9f1c9e2 4238 #define RCC_APB2ENR_TIM21EN_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 4239 #define RCC_APB2ENR_TIM21EN_Msk (0x1U << RCC_APB2ENR_TIM21EN_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 4240 #define RCC_APB2ENR_TIM21EN RCC_APB2ENR_TIM21EN_Msk /*!< TIM21 clock enable */
AnnaBridge 165:e614a9f1c9e2 4241 #define RCC_APB2ENR_TIM22EN_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 4242 #define RCC_APB2ENR_TIM22EN_Msk (0x1U << RCC_APB2ENR_TIM22EN_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 4243 #define RCC_APB2ENR_TIM22EN RCC_APB2ENR_TIM22EN_Msk /*!< TIM22 clock enable */
AnnaBridge 165:e614a9f1c9e2 4244 #define RCC_APB2ENR_FWEN_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 4245 #define RCC_APB2ENR_FWEN_Msk (0x1U << RCC_APB2ENR_FWEN_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 4246 #define RCC_APB2ENR_FWEN RCC_APB2ENR_FWEN_Msk /*!< MiFare Firewall clock enable */
AnnaBridge 165:e614a9f1c9e2 4247 #define RCC_APB2ENR_ADCEN_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 4248 #define RCC_APB2ENR_ADCEN_Msk (0x1U << RCC_APB2ENR_ADCEN_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 4249 #define RCC_APB2ENR_ADCEN RCC_APB2ENR_ADCEN_Msk /*!< ADC1 clock enable */
AnnaBridge 165:e614a9f1c9e2 4250 #define RCC_APB2ENR_SPI1EN_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 4251 #define RCC_APB2ENR_SPI1EN_Msk (0x1U << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 4252 #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk /*!< SPI1 clock enable */
AnnaBridge 165:e614a9f1c9e2 4253 #define RCC_APB2ENR_USART1EN_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 4254 #define RCC_APB2ENR_USART1EN_Msk (0x1U << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 4255 #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk /*!< USART1 clock enable */
AnnaBridge 165:e614a9f1c9e2 4256 #define RCC_APB2ENR_DBGEN_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 4257 #define RCC_APB2ENR_DBGEN_Msk (0x1U << RCC_APB2ENR_DBGEN_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 4258 #define RCC_APB2ENR_DBGEN RCC_APB2ENR_DBGEN_Msk /*!< DBGMCU clock enable */
AnnaBridge 165:e614a9f1c9e2 4259
AnnaBridge 165:e614a9f1c9e2 4260 /* Reference defines */
AnnaBridge 165:e614a9f1c9e2 4261
AnnaBridge 165:e614a9f1c9e2 4262 #define RCC_APB2ENR_MIFIEN RCC_APB2ENR_FWEN /*!< MiFare Firewall clock enable */
AnnaBridge 165:e614a9f1c9e2 4263 #define RCC_APB2ENR_ADC1EN RCC_APB2ENR_ADCEN /*!< ADC1 clock enable */
AnnaBridge 165:e614a9f1c9e2 4264 #define RCC_APB2ENR_DBGMCUEN RCC_APB2ENR_DBGEN /*!< DBGMCU clock enable */
AnnaBridge 165:e614a9f1c9e2 4265
AnnaBridge 165:e614a9f1c9e2 4266 /***************** Bit definition for RCC_APB1ENR register ******************/
AnnaBridge 165:e614a9f1c9e2 4267 #define RCC_APB1ENR_TIM2EN_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 4268 #define RCC_APB1ENR_TIM2EN_Msk (0x1U << RCC_APB1ENR_TIM2EN_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 4269 #define RCC_APB1ENR_TIM2EN RCC_APB1ENR_TIM2EN_Msk /*!< Timer 2 clock enable */
AnnaBridge 165:e614a9f1c9e2 4270 #define RCC_APB1ENR_TIM3EN_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 4271 #define RCC_APB1ENR_TIM3EN_Msk (0x1U << RCC_APB1ENR_TIM3EN_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 4272 #define RCC_APB1ENR_TIM3EN RCC_APB1ENR_TIM3EN_Msk /*!< Timer 3 clock enable */
AnnaBridge 165:e614a9f1c9e2 4273 #define RCC_APB1ENR_TIM6EN_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 4274 #define RCC_APB1ENR_TIM6EN_Msk (0x1U << RCC_APB1ENR_TIM6EN_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 4275 #define RCC_APB1ENR_TIM6EN RCC_APB1ENR_TIM6EN_Msk /*!< Timer 6 clock enable */
AnnaBridge 165:e614a9f1c9e2 4276 #define RCC_APB1ENR_TIM7EN_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 4277 #define RCC_APB1ENR_TIM7EN_Msk (0x1U << RCC_APB1ENR_TIM7EN_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 4278 #define RCC_APB1ENR_TIM7EN RCC_APB1ENR_TIM7EN_Msk /*!< Timer 7 clock enable */
AnnaBridge 165:e614a9f1c9e2 4279 #define RCC_APB1ENR_WWDGEN_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 4280 #define RCC_APB1ENR_WWDGEN_Msk (0x1U << RCC_APB1ENR_WWDGEN_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 4281 #define RCC_APB1ENR_WWDGEN RCC_APB1ENR_WWDGEN_Msk /*!< Window Watchdog clock enable */
AnnaBridge 165:e614a9f1c9e2 4282 #define RCC_APB1ENR_SPI2EN_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 4283 #define RCC_APB1ENR_SPI2EN_Msk (0x1U << RCC_APB1ENR_SPI2EN_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 4284 #define RCC_APB1ENR_SPI2EN RCC_APB1ENR_SPI2EN_Msk /*!< SPI2 clock enable */
AnnaBridge 165:e614a9f1c9e2 4285 #define RCC_APB1ENR_USART2EN_Pos (17U)
AnnaBridge 165:e614a9f1c9e2 4286 #define RCC_APB1ENR_USART2EN_Msk (0x1U << RCC_APB1ENR_USART2EN_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 4287 #define RCC_APB1ENR_USART2EN RCC_APB1ENR_USART2EN_Msk /*!< USART2 clock enable */
AnnaBridge 165:e614a9f1c9e2 4288 #define RCC_APB1ENR_LPUART1EN_Pos (18U)
AnnaBridge 165:e614a9f1c9e2 4289 #define RCC_APB1ENR_LPUART1EN_Msk (0x1U << RCC_APB1ENR_LPUART1EN_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 4290 #define RCC_APB1ENR_LPUART1EN RCC_APB1ENR_LPUART1EN_Msk /*!< LPUART1 clock enable */
AnnaBridge 165:e614a9f1c9e2 4291 #define RCC_APB1ENR_USART4EN_Pos (19U)
AnnaBridge 165:e614a9f1c9e2 4292 #define RCC_APB1ENR_USART4EN_Msk (0x1U << RCC_APB1ENR_USART4EN_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 4293 #define RCC_APB1ENR_USART4EN RCC_APB1ENR_USART4EN_Msk /*!< USART4 clock enable */
AnnaBridge 165:e614a9f1c9e2 4294 #define RCC_APB1ENR_USART5EN_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 4295 #define RCC_APB1ENR_USART5EN_Msk (0x1U << RCC_APB1ENR_USART5EN_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 4296 #define RCC_APB1ENR_USART5EN RCC_APB1ENR_USART5EN_Msk /*!< USART5 clock enable */
AnnaBridge 165:e614a9f1c9e2 4297 #define RCC_APB1ENR_I2C1EN_Pos (21U)
AnnaBridge 165:e614a9f1c9e2 4298 #define RCC_APB1ENR_I2C1EN_Msk (0x1U << RCC_APB1ENR_I2C1EN_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 4299 #define RCC_APB1ENR_I2C1EN RCC_APB1ENR_I2C1EN_Msk /*!< I2C1 clock enable */
AnnaBridge 165:e614a9f1c9e2 4300 #define RCC_APB1ENR_I2C2EN_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 4301 #define RCC_APB1ENR_I2C2EN_Msk (0x1U << RCC_APB1ENR_I2C2EN_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 4302 #define RCC_APB1ENR_I2C2EN RCC_APB1ENR_I2C2EN_Msk /*!< I2C2 clock enable */
AnnaBridge 165:e614a9f1c9e2 4303 #define RCC_APB1ENR_USBEN_Pos (23U)
AnnaBridge 165:e614a9f1c9e2 4304 #define RCC_APB1ENR_USBEN_Msk (0x1U << RCC_APB1ENR_USBEN_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 4305 #define RCC_APB1ENR_USBEN RCC_APB1ENR_USBEN_Msk /*!< USB clock enable */
AnnaBridge 165:e614a9f1c9e2 4306 #define RCC_APB1ENR_CRSEN_Pos (27U)
AnnaBridge 165:e614a9f1c9e2 4307 #define RCC_APB1ENR_CRSEN_Msk (0x1U << RCC_APB1ENR_CRSEN_Pos) /*!< 0x08000000 */
AnnaBridge 165:e614a9f1c9e2 4308 #define RCC_APB1ENR_CRSEN RCC_APB1ENR_CRSEN_Msk /*!< CRS clock enable */
AnnaBridge 165:e614a9f1c9e2 4309 #define RCC_APB1ENR_PWREN_Pos (28U)
AnnaBridge 165:e614a9f1c9e2 4310 #define RCC_APB1ENR_PWREN_Msk (0x1U << RCC_APB1ENR_PWREN_Pos) /*!< 0x10000000 */
AnnaBridge 165:e614a9f1c9e2 4311 #define RCC_APB1ENR_PWREN RCC_APB1ENR_PWREN_Msk /*!< PWR clock enable */
AnnaBridge 165:e614a9f1c9e2 4312 #define RCC_APB1ENR_DACEN_Pos (29U)
AnnaBridge 165:e614a9f1c9e2 4313 #define RCC_APB1ENR_DACEN_Msk (0x1U << RCC_APB1ENR_DACEN_Pos) /*!< 0x20000000 */
AnnaBridge 165:e614a9f1c9e2 4314 #define RCC_APB1ENR_DACEN RCC_APB1ENR_DACEN_Msk /*!< DAC clock enable */
AnnaBridge 165:e614a9f1c9e2 4315 #define RCC_APB1ENR_I2C3EN_Pos (30U)
AnnaBridge 165:e614a9f1c9e2 4316 #define RCC_APB1ENR_I2C3EN_Msk (0x1U << RCC_APB1ENR_I2C3EN_Pos) /*!< 0x40000000 */
AnnaBridge 165:e614a9f1c9e2 4317 #define RCC_APB1ENR_I2C3EN RCC_APB1ENR_I2C3EN_Msk /*!< I2C3 clock enable */
AnnaBridge 165:e614a9f1c9e2 4318 #define RCC_APB1ENR_LPTIM1EN_Pos (31U)
AnnaBridge 165:e614a9f1c9e2 4319 #define RCC_APB1ENR_LPTIM1EN_Msk (0x1U << RCC_APB1ENR_LPTIM1EN_Pos) /*!< 0x80000000 */
AnnaBridge 165:e614a9f1c9e2 4320 #define RCC_APB1ENR_LPTIM1EN RCC_APB1ENR_LPTIM1EN_Msk /*!< LPTIM1 clock enable */
AnnaBridge 165:e614a9f1c9e2 4321
AnnaBridge 165:e614a9f1c9e2 4322 /****************** Bit definition for RCC_IOPSMENR register ****************/
AnnaBridge 165:e614a9f1c9e2 4323 #define RCC_IOPSMENR_IOPASMEN_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 4324 #define RCC_IOPSMENR_IOPASMEN_Msk (0x1U << RCC_IOPSMENR_IOPASMEN_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 4325 #define RCC_IOPSMENR_IOPASMEN RCC_IOPSMENR_IOPASMEN_Msk /*!< GPIO port A clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4326 #define RCC_IOPSMENR_IOPBSMEN_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 4327 #define RCC_IOPSMENR_IOPBSMEN_Msk (0x1U << RCC_IOPSMENR_IOPBSMEN_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 4328 #define RCC_IOPSMENR_IOPBSMEN RCC_IOPSMENR_IOPBSMEN_Msk /*!< GPIO port B clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4329 #define RCC_IOPSMENR_IOPCSMEN_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 4330 #define RCC_IOPSMENR_IOPCSMEN_Msk (0x1U << RCC_IOPSMENR_IOPCSMEN_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 4331 #define RCC_IOPSMENR_IOPCSMEN RCC_IOPSMENR_IOPCSMEN_Msk /*!< GPIO port C clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4332 #define RCC_IOPSMENR_IOPDSMEN_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 4333 #define RCC_IOPSMENR_IOPDSMEN_Msk (0x1U << RCC_IOPSMENR_IOPDSMEN_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 4334 #define RCC_IOPSMENR_IOPDSMEN RCC_IOPSMENR_IOPDSMEN_Msk /*!< GPIO port D clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4335 #define RCC_IOPSMENR_IOPESMEN_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 4336 #define RCC_IOPSMENR_IOPESMEN_Msk (0x1U << RCC_IOPSMENR_IOPESMEN_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 4337 #define RCC_IOPSMENR_IOPESMEN RCC_IOPSMENR_IOPESMEN_Msk /*!< GPIO port E clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4338 #define RCC_IOPSMENR_IOPHSMEN_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 4339 #define RCC_IOPSMENR_IOPHSMEN_Msk (0x1U << RCC_IOPSMENR_IOPHSMEN_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 4340 #define RCC_IOPSMENR_IOPHSMEN RCC_IOPSMENR_IOPHSMEN_Msk /*!< GPIO port H clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4341
AnnaBridge 165:e614a9f1c9e2 4342 /* Reference defines */
AnnaBridge 165:e614a9f1c9e2 4343 #define RCC_IOPSMENR_GPIOASMEN RCC_IOPSMENR_IOPASMEN /*!< GPIO port A clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4344 #define RCC_IOPSMENR_GPIOBSMEN RCC_IOPSMENR_IOPBSMEN /*!< GPIO port B clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4345 #define RCC_IOPSMENR_GPIOCSMEN RCC_IOPSMENR_IOPCSMEN /*!< GPIO port C clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4346 #define RCC_IOPSMENR_GPIODSMEN RCC_IOPSMENR_IOPDSMEN /*!< GPIO port D clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4347 #define RCC_IOPSMENR_GPIOESMEN RCC_IOPSMENR_IOPESMEN /*!< GPIO port E clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4348 #define RCC_IOPSMENR_GPIOHSMEN RCC_IOPSMENR_IOPHSMEN /*!< GPIO port H clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4349
AnnaBridge 165:e614a9f1c9e2 4350 /***************** Bit definition for RCC_AHBSMENR register ******************/
AnnaBridge 165:e614a9f1c9e2 4351 #define RCC_AHBSMENR_DMASMEN_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 4352 #define RCC_AHBSMENR_DMASMEN_Msk (0x1U << RCC_AHBSMENR_DMASMEN_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 4353 #define RCC_AHBSMENR_DMASMEN RCC_AHBSMENR_DMASMEN_Msk /*!< DMA1 clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4354 #define RCC_AHBSMENR_MIFSMEN_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 4355 #define RCC_AHBSMENR_MIFSMEN_Msk (0x1U << RCC_AHBSMENR_MIFSMEN_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 4356 #define RCC_AHBSMENR_MIFSMEN RCC_AHBSMENR_MIFSMEN_Msk /*!< NVM interface clock enable during sleep mode */
AnnaBridge 165:e614a9f1c9e2 4357 #define RCC_AHBSMENR_SRAMSMEN_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 4358 #define RCC_AHBSMENR_SRAMSMEN_Msk (0x1U << RCC_AHBSMENR_SRAMSMEN_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 4359 #define RCC_AHBSMENR_SRAMSMEN RCC_AHBSMENR_SRAMSMEN_Msk /*!< SRAM clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4360 #define RCC_AHBSMENR_CRCSMEN_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 4361 #define RCC_AHBSMENR_CRCSMEN_Msk (0x1U << RCC_AHBSMENR_CRCSMEN_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 4362 #define RCC_AHBSMENR_CRCSMEN RCC_AHBSMENR_CRCSMEN_Msk /*!< CRC clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4363 #define RCC_AHBSMENR_TSCSMEN_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 4364 #define RCC_AHBSMENR_TSCSMEN_Msk (0x1U << RCC_AHBSMENR_TSCSMEN_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 4365 #define RCC_AHBSMENR_TSCSMEN RCC_AHBSMENR_TSCSMEN_Msk /*!< TSC clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4366 #define RCC_AHBSMENR_RNGSMEN_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 4367 #define RCC_AHBSMENR_RNGSMEN_Msk (0x1U << RCC_AHBSMENR_RNGSMEN_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 4368 #define RCC_AHBSMENR_RNGSMEN RCC_AHBSMENR_RNGSMEN_Msk /*!< RNG clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4369
AnnaBridge 165:e614a9f1c9e2 4370 /* Reference defines */
AnnaBridge 165:e614a9f1c9e2 4371 #define RCC_AHBSMENR_DMA1SMEN RCC_AHBSMENR_DMASMEN /*!< DMA1 clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4372
AnnaBridge 165:e614a9f1c9e2 4373 /***************** Bit definition for RCC_APB2SMENR register ******************/
AnnaBridge 165:e614a9f1c9e2 4374 #define RCC_APB2SMENR_SYSCFGSMEN_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 4375 #define RCC_APB2SMENR_SYSCFGSMEN_Msk (0x1U << RCC_APB2SMENR_SYSCFGSMEN_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 4376 #define RCC_APB2SMENR_SYSCFGSMEN RCC_APB2SMENR_SYSCFGSMEN_Msk /*!< SYSCFG clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4377 #define RCC_APB2SMENR_TIM21SMEN_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 4378 #define RCC_APB2SMENR_TIM21SMEN_Msk (0x1U << RCC_APB2SMENR_TIM21SMEN_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 4379 #define RCC_APB2SMENR_TIM21SMEN RCC_APB2SMENR_TIM21SMEN_Msk /*!< TIM21 clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4380 #define RCC_APB2SMENR_TIM22SMEN_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 4381 #define RCC_APB2SMENR_TIM22SMEN_Msk (0x1U << RCC_APB2SMENR_TIM22SMEN_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 4382 #define RCC_APB2SMENR_TIM22SMEN RCC_APB2SMENR_TIM22SMEN_Msk /*!< TIM22 clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4383 #define RCC_APB2SMENR_ADCSMEN_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 4384 #define RCC_APB2SMENR_ADCSMEN_Msk (0x1U << RCC_APB2SMENR_ADCSMEN_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 4385 #define RCC_APB2SMENR_ADCSMEN RCC_APB2SMENR_ADCSMEN_Msk /*!< ADC1 clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4386 #define RCC_APB2SMENR_SPI1SMEN_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 4387 #define RCC_APB2SMENR_SPI1SMEN_Msk (0x1U << RCC_APB2SMENR_SPI1SMEN_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 4388 #define RCC_APB2SMENR_SPI1SMEN RCC_APB2SMENR_SPI1SMEN_Msk /*!< SPI1 clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4389 #define RCC_APB2SMENR_USART1SMEN_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 4390 #define RCC_APB2SMENR_USART1SMEN_Msk (0x1U << RCC_APB2SMENR_USART1SMEN_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 4391 #define RCC_APB2SMENR_USART1SMEN RCC_APB2SMENR_USART1SMEN_Msk /*!< USART1 clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4392 #define RCC_APB2SMENR_DBGSMEN_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 4393 #define RCC_APB2SMENR_DBGSMEN_Msk (0x1U << RCC_APB2SMENR_DBGSMEN_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 4394 #define RCC_APB2SMENR_DBGSMEN RCC_APB2SMENR_DBGSMEN_Msk /*!< DBGMCU clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4395
AnnaBridge 165:e614a9f1c9e2 4396 /* Reference defines */
AnnaBridge 165:e614a9f1c9e2 4397 #define RCC_APB2SMENR_ADC1SMEN RCC_APB2SMENR_ADCSMEN /*!< ADC1 clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4398 #define RCC_APB2SMENR_DBGMCUSMEN RCC_APB2SMENR_DBGSMEN /*!< DBGMCU clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4399
AnnaBridge 165:e614a9f1c9e2 4400 /***************** Bit definition for RCC_APB1SMENR register ******************/
AnnaBridge 165:e614a9f1c9e2 4401 #define RCC_APB1SMENR_TIM2SMEN_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 4402 #define RCC_APB1SMENR_TIM2SMEN_Msk (0x1U << RCC_APB1SMENR_TIM2SMEN_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 4403 #define RCC_APB1SMENR_TIM2SMEN RCC_APB1SMENR_TIM2SMEN_Msk /*!< Timer 2 clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4404 #define RCC_APB1SMENR_TIM3SMEN_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 4405 #define RCC_APB1SMENR_TIM3SMEN_Msk (0x1U << RCC_APB1SMENR_TIM3SMEN_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 4406 #define RCC_APB1SMENR_TIM3SMEN RCC_APB1SMENR_TIM3SMEN_Msk /*!< Timer 3 clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4407 #define RCC_APB1SMENR_TIM6SMEN_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 4408 #define RCC_APB1SMENR_TIM6SMEN_Msk (0x1U << RCC_APB1SMENR_TIM6SMEN_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 4409 #define RCC_APB1SMENR_TIM6SMEN RCC_APB1SMENR_TIM6SMEN_Msk /*!< Timer 6 clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4410 #define RCC_APB1SMENR_TIM7SMEN_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 4411 #define RCC_APB1SMENR_TIM7SMEN_Msk (0x1U << RCC_APB1SMENR_TIM7SMEN_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 4412 #define RCC_APB1SMENR_TIM7SMEN RCC_APB1SMENR_TIM7SMEN_Msk /*!< Timer 7 clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4413 #define RCC_APB1SMENR_WWDGSMEN_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 4414 #define RCC_APB1SMENR_WWDGSMEN_Msk (0x1U << RCC_APB1SMENR_WWDGSMEN_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 4415 #define RCC_APB1SMENR_WWDGSMEN RCC_APB1SMENR_WWDGSMEN_Msk /*!< Window Watchdog clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4416 #define RCC_APB1SMENR_SPI2SMEN_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 4417 #define RCC_APB1SMENR_SPI2SMEN_Msk (0x1U << RCC_APB1SMENR_SPI2SMEN_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 4418 #define RCC_APB1SMENR_SPI2SMEN RCC_APB1SMENR_SPI2SMEN_Msk /*!< SPI2 clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4419 #define RCC_APB1SMENR_USART2SMEN_Pos (17U)
AnnaBridge 165:e614a9f1c9e2 4420 #define RCC_APB1SMENR_USART2SMEN_Msk (0x1U << RCC_APB1SMENR_USART2SMEN_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 4421 #define RCC_APB1SMENR_USART2SMEN RCC_APB1SMENR_USART2SMEN_Msk /*!< USART2 clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4422 #define RCC_APB1SMENR_LPUART1SMEN_Pos (18U)
AnnaBridge 165:e614a9f1c9e2 4423 #define RCC_APB1SMENR_LPUART1SMEN_Msk (0x1U << RCC_APB1SMENR_LPUART1SMEN_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 4424 #define RCC_APB1SMENR_LPUART1SMEN RCC_APB1SMENR_LPUART1SMEN_Msk /*!< LPUART1 clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4425 #define RCC_APB1SMENR_USART4SMEN_Pos (19U)
AnnaBridge 165:e614a9f1c9e2 4426 #define RCC_APB1SMENR_USART4SMEN_Msk (0x1U << RCC_APB1SMENR_USART4SMEN_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 4427 #define RCC_APB1SMENR_USART4SMEN RCC_APB1SMENR_USART4SMEN_Msk /*!< USART4 clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4428 #define RCC_APB1SMENR_USART5SMEN_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 4429 #define RCC_APB1SMENR_USART5SMEN_Msk (0x1U << RCC_APB1SMENR_USART5SMEN_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 4430 #define RCC_APB1SMENR_USART5SMEN RCC_APB1SMENR_USART5SMEN_Msk /*!< USART5 clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4431 #define RCC_APB1SMENR_I2C1SMEN_Pos (21U)
AnnaBridge 165:e614a9f1c9e2 4432 #define RCC_APB1SMENR_I2C1SMEN_Msk (0x1U << RCC_APB1SMENR_I2C1SMEN_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 4433 #define RCC_APB1SMENR_I2C1SMEN RCC_APB1SMENR_I2C1SMEN_Msk /*!< I2C1 clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4434 #define RCC_APB1SMENR_I2C2SMEN_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 4435 #define RCC_APB1SMENR_I2C2SMEN_Msk (0x1U << RCC_APB1SMENR_I2C2SMEN_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 4436 #define RCC_APB1SMENR_I2C2SMEN RCC_APB1SMENR_I2C2SMEN_Msk /*!< I2C2 clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4437 #define RCC_APB1SMENR_USBSMEN_Pos (23U)
AnnaBridge 165:e614a9f1c9e2 4438 #define RCC_APB1SMENR_USBSMEN_Msk (0x1U << RCC_APB1SMENR_USBSMEN_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 4439 #define RCC_APB1SMENR_USBSMEN RCC_APB1SMENR_USBSMEN_Msk /*!< USB clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4440 #define RCC_APB1SMENR_CRSSMEN_Pos (27U)
AnnaBridge 165:e614a9f1c9e2 4441 #define RCC_APB1SMENR_CRSSMEN_Msk (0x1U << RCC_APB1SMENR_CRSSMEN_Pos) /*!< 0x08000000 */
AnnaBridge 165:e614a9f1c9e2 4442 #define RCC_APB1SMENR_CRSSMEN RCC_APB1SMENR_CRSSMEN_Msk /*!< CRS clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4443 #define RCC_APB1SMENR_PWRSMEN_Pos (28U)
AnnaBridge 165:e614a9f1c9e2 4444 #define RCC_APB1SMENR_PWRSMEN_Msk (0x1U << RCC_APB1SMENR_PWRSMEN_Pos) /*!< 0x10000000 */
AnnaBridge 165:e614a9f1c9e2 4445 #define RCC_APB1SMENR_PWRSMEN RCC_APB1SMENR_PWRSMEN_Msk /*!< PWR clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4446 #define RCC_APB1SMENR_DACSMEN_Pos (29U)
AnnaBridge 165:e614a9f1c9e2 4447 #define RCC_APB1SMENR_DACSMEN_Msk (0x1U << RCC_APB1SMENR_DACSMEN_Pos) /*!< 0x20000000 */
AnnaBridge 165:e614a9f1c9e2 4448 #define RCC_APB1SMENR_DACSMEN RCC_APB1SMENR_DACSMEN_Msk /*!< DAC clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4449 #define RCC_APB1SMENR_I2C3SMEN_Pos (30U)
AnnaBridge 165:e614a9f1c9e2 4450 #define RCC_APB1SMENR_I2C3SMEN_Msk (0x1U << RCC_APB1SMENR_I2C3SMEN_Pos) /*!< 0x40000000 */
AnnaBridge 165:e614a9f1c9e2 4451 #define RCC_APB1SMENR_I2C3SMEN RCC_APB1SMENR_I2C3SMEN_Msk /*!< I2C3 clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4452 #define RCC_APB1SMENR_LPTIM1SMEN_Pos (31U)
AnnaBridge 165:e614a9f1c9e2 4453 #define RCC_APB1SMENR_LPTIM1SMEN_Msk (0x1U << RCC_APB1SMENR_LPTIM1SMEN_Pos) /*!< 0x80000000 */
AnnaBridge 165:e614a9f1c9e2 4454 #define RCC_APB1SMENR_LPTIM1SMEN RCC_APB1SMENR_LPTIM1SMEN_Msk /*!< LPTIM1 clock enabled in sleep mode */
AnnaBridge 165:e614a9f1c9e2 4455
AnnaBridge 165:e614a9f1c9e2 4456 /******************* Bit definition for RCC_CCIPR register *******************/
AnnaBridge 165:e614a9f1c9e2 4457 /*!< USART1 Clock source selection */
AnnaBridge 165:e614a9f1c9e2 4458 #define RCC_CCIPR_USART1SEL_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 4459 #define RCC_CCIPR_USART1SEL_Msk (0x3U << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000003 */
AnnaBridge 165:e614a9f1c9e2 4460 #define RCC_CCIPR_USART1SEL RCC_CCIPR_USART1SEL_Msk /*!< USART1SEL[1:0] bits */
AnnaBridge 165:e614a9f1c9e2 4461 #define RCC_CCIPR_USART1SEL_0 (0x1U << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 4462 #define RCC_CCIPR_USART1SEL_1 (0x2U << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 4463
AnnaBridge 165:e614a9f1c9e2 4464 /*!< USART2 Clock source selection */
AnnaBridge 165:e614a9f1c9e2 4465 #define RCC_CCIPR_USART2SEL_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 4466 #define RCC_CCIPR_USART2SEL_Msk (0x3U << RCC_CCIPR_USART2SEL_Pos) /*!< 0x0000000C */
AnnaBridge 165:e614a9f1c9e2 4467 #define RCC_CCIPR_USART2SEL RCC_CCIPR_USART2SEL_Msk /*!< USART2SEL[1:0] bits */
AnnaBridge 165:e614a9f1c9e2 4468 #define RCC_CCIPR_USART2SEL_0 (0x1U << RCC_CCIPR_USART2SEL_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 4469 #define RCC_CCIPR_USART2SEL_1 (0x2U << RCC_CCIPR_USART2SEL_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 4470
AnnaBridge 165:e614a9f1c9e2 4471 /*!< LPUART1 Clock source selection */
AnnaBridge 165:e614a9f1c9e2 4472 #define RCC_CCIPR_LPUART1SEL_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 4473 #define RCC_CCIPR_LPUART1SEL_Msk (0x3U << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x00000C00 */
AnnaBridge 165:e614a9f1c9e2 4474 #define RCC_CCIPR_LPUART1SEL RCC_CCIPR_LPUART1SEL_Msk /*!< LPUART1SEL[1:0] bits */
AnnaBridge 165:e614a9f1c9e2 4475 #define RCC_CCIPR_LPUART1SEL_0 (0x1U << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x0000400 */
AnnaBridge 165:e614a9f1c9e2 4476 #define RCC_CCIPR_LPUART1SEL_1 (0x2U << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x0000800 */
AnnaBridge 165:e614a9f1c9e2 4477
AnnaBridge 165:e614a9f1c9e2 4478 /*!< I2C1 Clock source selection */
AnnaBridge 165:e614a9f1c9e2 4479 #define RCC_CCIPR_I2C1SEL_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 4480 #define RCC_CCIPR_I2C1SEL_Msk (0x3U << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00003000 */
AnnaBridge 165:e614a9f1c9e2 4481 #define RCC_CCIPR_I2C1SEL RCC_CCIPR_I2C1SEL_Msk /*!< I2C1SEL [1:0] bits */
AnnaBridge 165:e614a9f1c9e2 4482 #define RCC_CCIPR_I2C1SEL_0 (0x1U << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 4483 #define RCC_CCIPR_I2C1SEL_1 (0x2U << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 4484
AnnaBridge 165:e614a9f1c9e2 4485 /*!< I2C3 Clock source selection */
AnnaBridge 165:e614a9f1c9e2 4486 #define RCC_CCIPR_I2C3SEL_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 4487 #define RCC_CCIPR_I2C3SEL_Msk (0x3U << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00030000 */
AnnaBridge 165:e614a9f1c9e2 4488 #define RCC_CCIPR_I2C3SEL RCC_CCIPR_I2C3SEL_Msk /*!< I2C3SEL [1:0] bits */
AnnaBridge 165:e614a9f1c9e2 4489 #define RCC_CCIPR_I2C3SEL_0 (0x1U << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 4490 #define RCC_CCIPR_I2C3SEL_1 (0x2U << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 4491
AnnaBridge 165:e614a9f1c9e2 4492 /*!< LPTIM1 Clock source selection */
AnnaBridge 165:e614a9f1c9e2 4493 #define RCC_CCIPR_LPTIM1SEL_Pos (18U)
AnnaBridge 165:e614a9f1c9e2 4494 #define RCC_CCIPR_LPTIM1SEL_Msk (0x3U << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x000C0000 */
AnnaBridge 165:e614a9f1c9e2 4495 #define RCC_CCIPR_LPTIM1SEL RCC_CCIPR_LPTIM1SEL_Msk /*!< LPTIM1SEL [1:0] bits */
AnnaBridge 165:e614a9f1c9e2 4496 #define RCC_CCIPR_LPTIM1SEL_0 (0x1U << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 4497 #define RCC_CCIPR_LPTIM1SEL_1 (0x2U << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 4498
AnnaBridge 165:e614a9f1c9e2 4499 /*!< HSI48 Clock source selection */
AnnaBridge 165:e614a9f1c9e2 4500 #define RCC_CCIPR_HSI48SEL_Pos (26U)
AnnaBridge 165:e614a9f1c9e2 4501 #define RCC_CCIPR_HSI48SEL_Msk (0x1U << RCC_CCIPR_HSI48SEL_Pos) /*!< 0x04000000 */
AnnaBridge 165:e614a9f1c9e2 4502 #define RCC_CCIPR_HSI48SEL RCC_CCIPR_HSI48SEL_Msk /*!< HSI48 RC clock source selection bit for USB and RNG*/
AnnaBridge 165:e614a9f1c9e2 4503
AnnaBridge 165:e614a9f1c9e2 4504 /* Legacy defines */
AnnaBridge 165:e614a9f1c9e2 4505 #define RCC_CCIPR_HSI48MSEL RCC_CCIPR_HSI48SEL
AnnaBridge 165:e614a9f1c9e2 4506
AnnaBridge 165:e614a9f1c9e2 4507 /******************* Bit definition for RCC_CSR register *******************/
AnnaBridge 165:e614a9f1c9e2 4508 #define RCC_CSR_LSION_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 4509 #define RCC_CSR_LSION_Msk (0x1U << RCC_CSR_LSION_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 4510 #define RCC_CSR_LSION RCC_CSR_LSION_Msk /*!< Internal Low Speed oscillator enable */
AnnaBridge 165:e614a9f1c9e2 4511 #define RCC_CSR_LSIRDY_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 4512 #define RCC_CSR_LSIRDY_Msk (0x1U << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 4513 #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk /*!< Internal Low Speed oscillator Ready */
AnnaBridge 165:e614a9f1c9e2 4514
AnnaBridge 165:e614a9f1c9e2 4515 #define RCC_CSR_LSEON_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 4516 #define RCC_CSR_LSEON_Msk (0x1U << RCC_CSR_LSEON_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 4517 #define RCC_CSR_LSEON RCC_CSR_LSEON_Msk /*!< External Low Speed oscillator enable */
AnnaBridge 165:e614a9f1c9e2 4518 #define RCC_CSR_LSERDY_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 4519 #define RCC_CSR_LSERDY_Msk (0x1U << RCC_CSR_LSERDY_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 4520 #define RCC_CSR_LSERDY RCC_CSR_LSERDY_Msk /*!< External Low Speed oscillator Ready */
AnnaBridge 165:e614a9f1c9e2 4521 #define RCC_CSR_LSEBYP_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 4522 #define RCC_CSR_LSEBYP_Msk (0x1U << RCC_CSR_LSEBYP_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 4523 #define RCC_CSR_LSEBYP RCC_CSR_LSEBYP_Msk /*!< External Low Speed oscillator Bypass */
AnnaBridge 165:e614a9f1c9e2 4524
AnnaBridge 165:e614a9f1c9e2 4525 #define RCC_CSR_LSEDRV_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 4526 #define RCC_CSR_LSEDRV_Msk (0x3U << RCC_CSR_LSEDRV_Pos) /*!< 0x00001800 */
AnnaBridge 165:e614a9f1c9e2 4527 #define RCC_CSR_LSEDRV RCC_CSR_LSEDRV_Msk /*!< LSEDRV[1:0] bits (LSE Osc. drive capability) */
AnnaBridge 165:e614a9f1c9e2 4528 #define RCC_CSR_LSEDRV_0 (0x1U << RCC_CSR_LSEDRV_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 4529 #define RCC_CSR_LSEDRV_1 (0x2U << RCC_CSR_LSEDRV_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 4530
AnnaBridge 165:e614a9f1c9e2 4531 #define RCC_CSR_LSECSSON_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 4532 #define RCC_CSR_LSECSSON_Msk (0x1U << RCC_CSR_LSECSSON_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 4533 #define RCC_CSR_LSECSSON RCC_CSR_LSECSSON_Msk /*!< External Low Speed oscillator CSS Enable */
AnnaBridge 165:e614a9f1c9e2 4534 #define RCC_CSR_LSECSSD_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 4535 #define RCC_CSR_LSECSSD_Msk (0x1U << RCC_CSR_LSECSSD_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 4536 #define RCC_CSR_LSECSSD RCC_CSR_LSECSSD_Msk /*!< External Low Speed oscillator CSS Detected */
AnnaBridge 165:e614a9f1c9e2 4537
AnnaBridge 165:e614a9f1c9e2 4538 /*!< RTC congiguration */
AnnaBridge 165:e614a9f1c9e2 4539 #define RCC_CSR_RTCSEL_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 4540 #define RCC_CSR_RTCSEL_Msk (0x3U << RCC_CSR_RTCSEL_Pos) /*!< 0x00030000 */
AnnaBridge 165:e614a9f1c9e2 4541 #define RCC_CSR_RTCSEL RCC_CSR_RTCSEL_Msk /*!< RTCSEL[1:0] bits (RTC clock source selection) */
AnnaBridge 165:e614a9f1c9e2 4542 #define RCC_CSR_RTCSEL_0 (0x1U << RCC_CSR_RTCSEL_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 4543 #define RCC_CSR_RTCSEL_1 (0x2U << RCC_CSR_RTCSEL_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 4544
AnnaBridge 165:e614a9f1c9e2 4545 #define RCC_CSR_RTCSEL_NOCLOCK (0x00000000U) /*!< No clock */
AnnaBridge 165:e614a9f1c9e2 4546 #define RCC_CSR_RTCSEL_LSE_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 4547 #define RCC_CSR_RTCSEL_LSE_Msk (0x1U << RCC_CSR_RTCSEL_LSE_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 4548 #define RCC_CSR_RTCSEL_LSE RCC_CSR_RTCSEL_LSE_Msk /*!< LSE oscillator clock used as RTC clock */
AnnaBridge 165:e614a9f1c9e2 4549 #define RCC_CSR_RTCSEL_LSI_Pos (17U)
AnnaBridge 165:e614a9f1c9e2 4550 #define RCC_CSR_RTCSEL_LSI_Msk (0x1U << RCC_CSR_RTCSEL_LSI_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 4551 #define RCC_CSR_RTCSEL_LSI RCC_CSR_RTCSEL_LSI_Msk /*!< LSI oscillator clock used as RTC clock */
AnnaBridge 165:e614a9f1c9e2 4552 #define RCC_CSR_RTCSEL_HSE_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 4553 #define RCC_CSR_RTCSEL_HSE_Msk (0x3U << RCC_CSR_RTCSEL_HSE_Pos) /*!< 0x00030000 */
AnnaBridge 165:e614a9f1c9e2 4554 #define RCC_CSR_RTCSEL_HSE RCC_CSR_RTCSEL_HSE_Msk /*!< HSE oscillator clock used as RTC clock */
AnnaBridge 165:e614a9f1c9e2 4555
AnnaBridge 165:e614a9f1c9e2 4556 #define RCC_CSR_RTCEN_Pos (18U)
AnnaBridge 165:e614a9f1c9e2 4557 #define RCC_CSR_RTCEN_Msk (0x1U << RCC_CSR_RTCEN_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 4558 #define RCC_CSR_RTCEN RCC_CSR_RTCEN_Msk /*!< RTC clock enable */
AnnaBridge 165:e614a9f1c9e2 4559 #define RCC_CSR_RTCRST_Pos (19U)
AnnaBridge 165:e614a9f1c9e2 4560 #define RCC_CSR_RTCRST_Msk (0x1U << RCC_CSR_RTCRST_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 4561 #define RCC_CSR_RTCRST RCC_CSR_RTCRST_Msk /*!< RTC software reset */
AnnaBridge 165:e614a9f1c9e2 4562
AnnaBridge 165:e614a9f1c9e2 4563 #define RCC_CSR_RMVF_Pos (23U)
AnnaBridge 165:e614a9f1c9e2 4564 #define RCC_CSR_RMVF_Msk (0x1U << RCC_CSR_RMVF_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 4565 #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk /*!< Remove reset flag */
AnnaBridge 165:e614a9f1c9e2 4566 #define RCC_CSR_FWRSTF_Pos (24U)
AnnaBridge 165:e614a9f1c9e2 4567 #define RCC_CSR_FWRSTF_Msk (0x1U << RCC_CSR_FWRSTF_Pos) /*!< 0x01000000 */
AnnaBridge 165:e614a9f1c9e2 4568 #define RCC_CSR_FWRSTF RCC_CSR_FWRSTF_Msk /*!< Mifare Firewall reset flag */
AnnaBridge 165:e614a9f1c9e2 4569 #define RCC_CSR_OBLRSTF_Pos (25U)
AnnaBridge 165:e614a9f1c9e2 4570 #define RCC_CSR_OBLRSTF_Msk (0x1U << RCC_CSR_OBLRSTF_Pos) /*!< 0x02000000 */
AnnaBridge 165:e614a9f1c9e2 4571 #define RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF_Msk /*!< OBL reset flag */
AnnaBridge 165:e614a9f1c9e2 4572 #define RCC_CSR_PINRSTF_Pos (26U)
AnnaBridge 165:e614a9f1c9e2 4573 #define RCC_CSR_PINRSTF_Msk (0x1U << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */
AnnaBridge 165:e614a9f1c9e2 4574 #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk /*!< PIN reset flag */
AnnaBridge 165:e614a9f1c9e2 4575 #define RCC_CSR_PORRSTF_Pos (27U)
AnnaBridge 165:e614a9f1c9e2 4576 #define RCC_CSR_PORRSTF_Msk (0x1U << RCC_CSR_PORRSTF_Pos) /*!< 0x08000000 */
AnnaBridge 165:e614a9f1c9e2 4577 #define RCC_CSR_PORRSTF RCC_CSR_PORRSTF_Msk /*!< POR/PDR reset flag */
AnnaBridge 165:e614a9f1c9e2 4578 #define RCC_CSR_SFTRSTF_Pos (28U)
AnnaBridge 165:e614a9f1c9e2 4579 #define RCC_CSR_SFTRSTF_Msk (0x1U << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */
AnnaBridge 165:e614a9f1c9e2 4580 #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk /*!< Software Reset flag */
AnnaBridge 165:e614a9f1c9e2 4581 #define RCC_CSR_IWDGRSTF_Pos (29U)
AnnaBridge 165:e614a9f1c9e2 4582 #define RCC_CSR_IWDGRSTF_Msk (0x1U << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */
AnnaBridge 165:e614a9f1c9e2 4583 #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk /*!< Independent Watchdog reset flag */
AnnaBridge 165:e614a9f1c9e2 4584 #define RCC_CSR_WWDGRSTF_Pos (30U)
AnnaBridge 165:e614a9f1c9e2 4585 #define RCC_CSR_WWDGRSTF_Msk (0x1U << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */
AnnaBridge 165:e614a9f1c9e2 4586 #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk /*!< Window watchdog reset flag */
AnnaBridge 165:e614a9f1c9e2 4587 #define RCC_CSR_LPWRRSTF_Pos (31U)
AnnaBridge 165:e614a9f1c9e2 4588 #define RCC_CSR_LPWRRSTF_Msk (0x1U << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */
AnnaBridge 165:e614a9f1c9e2 4589 #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk /*!< Low-Power reset flag */
AnnaBridge 165:e614a9f1c9e2 4590
AnnaBridge 165:e614a9f1c9e2 4591 /* Reference defines */
AnnaBridge 165:e614a9f1c9e2 4592 #define RCC_CSR_OBL RCC_CSR_OBLRSTF /*!< OBL reset flag */
AnnaBridge 165:e614a9f1c9e2 4593
AnnaBridge 165:e614a9f1c9e2 4594
AnnaBridge 165:e614a9f1c9e2 4595 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 4596 /* */
AnnaBridge 165:e614a9f1c9e2 4597 /* RNG */
AnnaBridge 165:e614a9f1c9e2 4598 /* */
AnnaBridge 165:e614a9f1c9e2 4599 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 4600 /******************** Bits definition for RNG_CR register *******************/
AnnaBridge 165:e614a9f1c9e2 4601 #define RNG_CR_RNGEN_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 4602 #define RNG_CR_RNGEN_Msk (0x1U << RNG_CR_RNGEN_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 4603 #define RNG_CR_RNGEN RNG_CR_RNGEN_Msk
AnnaBridge 165:e614a9f1c9e2 4604 #define RNG_CR_IE_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 4605 #define RNG_CR_IE_Msk (0x1U << RNG_CR_IE_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 4606 #define RNG_CR_IE RNG_CR_IE_Msk
AnnaBridge 165:e614a9f1c9e2 4607
AnnaBridge 165:e614a9f1c9e2 4608 /******************** Bits definition for RNG_SR register *******************/
AnnaBridge 165:e614a9f1c9e2 4609 #define RNG_SR_DRDY_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 4610 #define RNG_SR_DRDY_Msk (0x1U << RNG_SR_DRDY_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 4611 #define RNG_SR_DRDY RNG_SR_DRDY_Msk
AnnaBridge 165:e614a9f1c9e2 4612 #define RNG_SR_CECS_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 4613 #define RNG_SR_CECS_Msk (0x1U << RNG_SR_CECS_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 4614 #define RNG_SR_CECS RNG_SR_CECS_Msk
AnnaBridge 165:e614a9f1c9e2 4615 #define RNG_SR_SECS_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 4616 #define RNG_SR_SECS_Msk (0x1U << RNG_SR_SECS_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 4617 #define RNG_SR_SECS RNG_SR_SECS_Msk
AnnaBridge 165:e614a9f1c9e2 4618 #define RNG_SR_CEIS_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 4619 #define RNG_SR_CEIS_Msk (0x1U << RNG_SR_CEIS_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 4620 #define RNG_SR_CEIS RNG_SR_CEIS_Msk
AnnaBridge 165:e614a9f1c9e2 4621 #define RNG_SR_SEIS_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 4622 #define RNG_SR_SEIS_Msk (0x1U << RNG_SR_SEIS_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 4623 #define RNG_SR_SEIS RNG_SR_SEIS_Msk
AnnaBridge 165:e614a9f1c9e2 4624
AnnaBridge 165:e614a9f1c9e2 4625 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 4626 /* */
AnnaBridge 165:e614a9f1c9e2 4627 /* Real-Time Clock (RTC) */
AnnaBridge 165:e614a9f1c9e2 4628 /* */
AnnaBridge 165:e614a9f1c9e2 4629 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 4630 /*
AnnaBridge 165:e614a9f1c9e2 4631 * @brief Specific device feature definitions
AnnaBridge 165:e614a9f1c9e2 4632 */
AnnaBridge 165:e614a9f1c9e2 4633 #define RTC_TAMPER1_SUPPORT
AnnaBridge 165:e614a9f1c9e2 4634 #define RTC_TAMPER2_SUPPORT
AnnaBridge 165:e614a9f1c9e2 4635 #define RTC_TAMPER3_SUPPORT
AnnaBridge 165:e614a9f1c9e2 4636 #define RTC_WAKEUP_SUPPORT
AnnaBridge 165:e614a9f1c9e2 4637 #define RTC_BACKUP_SUPPORT
AnnaBridge 165:e614a9f1c9e2 4638
AnnaBridge 165:e614a9f1c9e2 4639 /******************** Bits definition for RTC_TR register *******************/
AnnaBridge 165:e614a9f1c9e2 4640 #define RTC_TR_PM_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 4641 #define RTC_TR_PM_Msk (0x1U << RTC_TR_PM_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 4642 #define RTC_TR_PM RTC_TR_PM_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4643 #define RTC_TR_HT_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 4644 #define RTC_TR_HT_Msk (0x3U << RTC_TR_HT_Pos) /*!< 0x00300000 */
AnnaBridge 165:e614a9f1c9e2 4645 #define RTC_TR_HT RTC_TR_HT_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4646 #define RTC_TR_HT_0 (0x1U << RTC_TR_HT_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 4647 #define RTC_TR_HT_1 (0x2U << RTC_TR_HT_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 4648 #define RTC_TR_HU_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 4649 #define RTC_TR_HU_Msk (0xFU << RTC_TR_HU_Pos) /*!< 0x000F0000 */
AnnaBridge 165:e614a9f1c9e2 4650 #define RTC_TR_HU RTC_TR_HU_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4651 #define RTC_TR_HU_0 (0x1U << RTC_TR_HU_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 4652 #define RTC_TR_HU_1 (0x2U << RTC_TR_HU_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 4653 #define RTC_TR_HU_2 (0x4U << RTC_TR_HU_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 4654 #define RTC_TR_HU_3 (0x8U << RTC_TR_HU_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 4655 #define RTC_TR_MNT_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 4656 #define RTC_TR_MNT_Msk (0x7U << RTC_TR_MNT_Pos) /*!< 0x00007000 */
AnnaBridge 165:e614a9f1c9e2 4657 #define RTC_TR_MNT RTC_TR_MNT_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4658 #define RTC_TR_MNT_0 (0x1U << RTC_TR_MNT_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 4659 #define RTC_TR_MNT_1 (0x2U << RTC_TR_MNT_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 4660 #define RTC_TR_MNT_2 (0x4U << RTC_TR_MNT_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 4661 #define RTC_TR_MNU_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 4662 #define RTC_TR_MNU_Msk (0xFU << RTC_TR_MNU_Pos) /*!< 0x00000F00 */
AnnaBridge 165:e614a9f1c9e2 4663 #define RTC_TR_MNU RTC_TR_MNU_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4664 #define RTC_TR_MNU_0 (0x1U << RTC_TR_MNU_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 4665 #define RTC_TR_MNU_1 (0x2U << RTC_TR_MNU_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 4666 #define RTC_TR_MNU_2 (0x4U << RTC_TR_MNU_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 4667 #define RTC_TR_MNU_3 (0x8U << RTC_TR_MNU_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 4668 #define RTC_TR_ST_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 4669 #define RTC_TR_ST_Msk (0x7U << RTC_TR_ST_Pos) /*!< 0x00000070 */
AnnaBridge 165:e614a9f1c9e2 4670 #define RTC_TR_ST RTC_TR_ST_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4671 #define RTC_TR_ST_0 (0x1U << RTC_TR_ST_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 4672 #define RTC_TR_ST_1 (0x2U << RTC_TR_ST_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 4673 #define RTC_TR_ST_2 (0x4U << RTC_TR_ST_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 4674 #define RTC_TR_SU_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 4675 #define RTC_TR_SU_Msk (0xFU << RTC_TR_SU_Pos) /*!< 0x0000000F */
AnnaBridge 165:e614a9f1c9e2 4676 #define RTC_TR_SU RTC_TR_SU_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4677 #define RTC_TR_SU_0 (0x1U << RTC_TR_SU_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 4678 #define RTC_TR_SU_1 (0x2U << RTC_TR_SU_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 4679 #define RTC_TR_SU_2 (0x4U << RTC_TR_SU_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 4680 #define RTC_TR_SU_3 (0x8U << RTC_TR_SU_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 4681
AnnaBridge 165:e614a9f1c9e2 4682 /******************** Bits definition for RTC_DR register *******************/
AnnaBridge 165:e614a9f1c9e2 4683 #define RTC_DR_YT_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 4684 #define RTC_DR_YT_Msk (0xFU << RTC_DR_YT_Pos) /*!< 0x00F00000 */
AnnaBridge 165:e614a9f1c9e2 4685 #define RTC_DR_YT RTC_DR_YT_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4686 #define RTC_DR_YT_0 (0x1U << RTC_DR_YT_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 4687 #define RTC_DR_YT_1 (0x2U << RTC_DR_YT_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 4688 #define RTC_DR_YT_2 (0x4U << RTC_DR_YT_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 4689 #define RTC_DR_YT_3 (0x8U << RTC_DR_YT_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 4690 #define RTC_DR_YU_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 4691 #define RTC_DR_YU_Msk (0xFU << RTC_DR_YU_Pos) /*!< 0x000F0000 */
AnnaBridge 165:e614a9f1c9e2 4692 #define RTC_DR_YU RTC_DR_YU_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4693 #define RTC_DR_YU_0 (0x1U << RTC_DR_YU_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 4694 #define RTC_DR_YU_1 (0x2U << RTC_DR_YU_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 4695 #define RTC_DR_YU_2 (0x4U << RTC_DR_YU_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 4696 #define RTC_DR_YU_3 (0x8U << RTC_DR_YU_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 4697 #define RTC_DR_WDU_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 4698 #define RTC_DR_WDU_Msk (0x7U << RTC_DR_WDU_Pos) /*!< 0x0000E000 */
AnnaBridge 165:e614a9f1c9e2 4699 #define RTC_DR_WDU RTC_DR_WDU_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4700 #define RTC_DR_WDU_0 (0x1U << RTC_DR_WDU_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 4701 #define RTC_DR_WDU_1 (0x2U << RTC_DR_WDU_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 4702 #define RTC_DR_WDU_2 (0x4U << RTC_DR_WDU_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 4703 #define RTC_DR_MT_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 4704 #define RTC_DR_MT_Msk (0x1U << RTC_DR_MT_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 4705 #define RTC_DR_MT RTC_DR_MT_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4706 #define RTC_DR_MU_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 4707 #define RTC_DR_MU_Msk (0xFU << RTC_DR_MU_Pos) /*!< 0x00000F00 */
AnnaBridge 165:e614a9f1c9e2 4708 #define RTC_DR_MU RTC_DR_MU_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4709 #define RTC_DR_MU_0 (0x1U << RTC_DR_MU_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 4710 #define RTC_DR_MU_1 (0x2U << RTC_DR_MU_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 4711 #define RTC_DR_MU_2 (0x4U << RTC_DR_MU_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 4712 #define RTC_DR_MU_3 (0x8U << RTC_DR_MU_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 4713 #define RTC_DR_DT_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 4714 #define RTC_DR_DT_Msk (0x3U << RTC_DR_DT_Pos) /*!< 0x00000030 */
AnnaBridge 165:e614a9f1c9e2 4715 #define RTC_DR_DT RTC_DR_DT_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4716 #define RTC_DR_DT_0 (0x1U << RTC_DR_DT_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 4717 #define RTC_DR_DT_1 (0x2U << RTC_DR_DT_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 4718 #define RTC_DR_DU_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 4719 #define RTC_DR_DU_Msk (0xFU << RTC_DR_DU_Pos) /*!< 0x0000000F */
AnnaBridge 165:e614a9f1c9e2 4720 #define RTC_DR_DU RTC_DR_DU_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4721 #define RTC_DR_DU_0 (0x1U << RTC_DR_DU_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 4722 #define RTC_DR_DU_1 (0x2U << RTC_DR_DU_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 4723 #define RTC_DR_DU_2 (0x4U << RTC_DR_DU_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 4724 #define RTC_DR_DU_3 (0x8U << RTC_DR_DU_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 4725
AnnaBridge 165:e614a9f1c9e2 4726 /******************** Bits definition for RTC_CR register *******************/
AnnaBridge 165:e614a9f1c9e2 4727 #define RTC_CR_COE_Pos (23U)
AnnaBridge 165:e614a9f1c9e2 4728 #define RTC_CR_COE_Msk (0x1U << RTC_CR_COE_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 4729 #define RTC_CR_COE RTC_CR_COE_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4730 #define RTC_CR_OSEL_Pos (21U)
AnnaBridge 165:e614a9f1c9e2 4731 #define RTC_CR_OSEL_Msk (0x3U << RTC_CR_OSEL_Pos) /*!< 0x00600000 */
AnnaBridge 165:e614a9f1c9e2 4732 #define RTC_CR_OSEL RTC_CR_OSEL_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4733 #define RTC_CR_OSEL_0 (0x1U << RTC_CR_OSEL_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 4734 #define RTC_CR_OSEL_1 (0x2U << RTC_CR_OSEL_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 4735 #define RTC_CR_POL_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 4736 #define RTC_CR_POL_Msk (0x1U << RTC_CR_POL_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 4737 #define RTC_CR_POL RTC_CR_POL_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4738 #define RTC_CR_COSEL_Pos (19U)
AnnaBridge 165:e614a9f1c9e2 4739 #define RTC_CR_COSEL_Msk (0x1U << RTC_CR_COSEL_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 4740 #define RTC_CR_COSEL RTC_CR_COSEL_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4741 #define RTC_CR_BCK_Pos (18U)
AnnaBridge 165:e614a9f1c9e2 4742 #define RTC_CR_BCK_Msk (0x1U << RTC_CR_BCK_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 4743 #define RTC_CR_BCK RTC_CR_BCK_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4744 #define RTC_CR_SUB1H_Pos (17U)
AnnaBridge 165:e614a9f1c9e2 4745 #define RTC_CR_SUB1H_Msk (0x1U << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 4746 #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4747 #define RTC_CR_ADD1H_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 4748 #define RTC_CR_ADD1H_Msk (0x1U << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 4749 #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4750 #define RTC_CR_TSIE_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 4751 #define RTC_CR_TSIE_Msk (0x1U << RTC_CR_TSIE_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 4752 #define RTC_CR_TSIE RTC_CR_TSIE_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4753 #define RTC_CR_WUTIE_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 4754 #define RTC_CR_WUTIE_Msk (0x1U << RTC_CR_WUTIE_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 4755 #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4756 #define RTC_CR_ALRBIE_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 4757 #define RTC_CR_ALRBIE_Msk (0x1U << RTC_CR_ALRBIE_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 4758 #define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4759 #define RTC_CR_ALRAIE_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 4760 #define RTC_CR_ALRAIE_Msk (0x1U << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 4761 #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4762 #define RTC_CR_TSE_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 4763 #define RTC_CR_TSE_Msk (0x1U << RTC_CR_TSE_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 4764 #define RTC_CR_TSE RTC_CR_TSE_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4765 #define RTC_CR_WUTE_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 4766 #define RTC_CR_WUTE_Msk (0x1U << RTC_CR_WUTE_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 4767 #define RTC_CR_WUTE RTC_CR_WUTE_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4768 #define RTC_CR_ALRBE_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 4769 #define RTC_CR_ALRBE_Msk (0x1U << RTC_CR_ALRBE_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 4770 #define RTC_CR_ALRBE RTC_CR_ALRBE_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4771 #define RTC_CR_ALRAE_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 4772 #define RTC_CR_ALRAE_Msk (0x1U << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 4773 #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4774 #define RTC_CR_FMT_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 4775 #define RTC_CR_FMT_Msk (0x1U << RTC_CR_FMT_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 4776 #define RTC_CR_FMT RTC_CR_FMT_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4777 #define RTC_CR_BYPSHAD_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 4778 #define RTC_CR_BYPSHAD_Msk (0x1U << RTC_CR_BYPSHAD_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 4779 #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4780 #define RTC_CR_REFCKON_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 4781 #define RTC_CR_REFCKON_Msk (0x1U << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 4782 #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4783 #define RTC_CR_TSEDGE_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 4784 #define RTC_CR_TSEDGE_Msk (0x1U << RTC_CR_TSEDGE_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 4785 #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4786 #define RTC_CR_WUCKSEL_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 4787 #define RTC_CR_WUCKSEL_Msk (0x7U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000007 */
AnnaBridge 165:e614a9f1c9e2 4788 #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4789 #define RTC_CR_WUCKSEL_0 (0x1U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 4790 #define RTC_CR_WUCKSEL_1 (0x2U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 4791 #define RTC_CR_WUCKSEL_2 (0x4U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 4792
AnnaBridge 165:e614a9f1c9e2 4793 /******************** Bits definition for RTC_ISR register ******************/
AnnaBridge 165:e614a9f1c9e2 4794 #define RTC_ISR_RECALPF_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 4795 #define RTC_ISR_RECALPF_Msk (0x1U << RTC_ISR_RECALPF_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 4796 #define RTC_ISR_RECALPF RTC_ISR_RECALPF_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4797 #define RTC_ISR_TAMP3F_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 4798 #define RTC_ISR_TAMP3F_Msk (0x1U << RTC_ISR_TAMP3F_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 4799 #define RTC_ISR_TAMP3F RTC_ISR_TAMP3F_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4800 #define RTC_ISR_TAMP2F_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 4801 #define RTC_ISR_TAMP2F_Msk (0x1U << RTC_ISR_TAMP2F_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 4802 #define RTC_ISR_TAMP2F RTC_ISR_TAMP2F_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4803 #define RTC_ISR_TAMP1F_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 4804 #define RTC_ISR_TAMP1F_Msk (0x1U << RTC_ISR_TAMP1F_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 4805 #define RTC_ISR_TAMP1F RTC_ISR_TAMP1F_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4806 #define RTC_ISR_TSOVF_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 4807 #define RTC_ISR_TSOVF_Msk (0x1U << RTC_ISR_TSOVF_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 4808 #define RTC_ISR_TSOVF RTC_ISR_TSOVF_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4809 #define RTC_ISR_TSF_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 4810 #define RTC_ISR_TSF_Msk (0x1U << RTC_ISR_TSF_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 4811 #define RTC_ISR_TSF RTC_ISR_TSF_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4812 #define RTC_ISR_WUTF_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 4813 #define RTC_ISR_WUTF_Msk (0x1U << RTC_ISR_WUTF_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 4814 #define RTC_ISR_WUTF RTC_ISR_WUTF_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4815 #define RTC_ISR_ALRBF_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 4816 #define RTC_ISR_ALRBF_Msk (0x1U << RTC_ISR_ALRBF_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 4817 #define RTC_ISR_ALRBF RTC_ISR_ALRBF_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4818 #define RTC_ISR_ALRAF_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 4819 #define RTC_ISR_ALRAF_Msk (0x1U << RTC_ISR_ALRAF_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 4820 #define RTC_ISR_ALRAF RTC_ISR_ALRAF_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4821 #define RTC_ISR_INIT_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 4822 #define RTC_ISR_INIT_Msk (0x1U << RTC_ISR_INIT_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 4823 #define RTC_ISR_INIT RTC_ISR_INIT_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4824 #define RTC_ISR_INITF_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 4825 #define RTC_ISR_INITF_Msk (0x1U << RTC_ISR_INITF_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 4826 #define RTC_ISR_INITF RTC_ISR_INITF_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4827 #define RTC_ISR_RSF_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 4828 #define RTC_ISR_RSF_Msk (0x1U << RTC_ISR_RSF_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 4829 #define RTC_ISR_RSF RTC_ISR_RSF_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4830 #define RTC_ISR_INITS_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 4831 #define RTC_ISR_INITS_Msk (0x1U << RTC_ISR_INITS_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 4832 #define RTC_ISR_INITS RTC_ISR_INITS_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4833 #define RTC_ISR_SHPF_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 4834 #define RTC_ISR_SHPF_Msk (0x1U << RTC_ISR_SHPF_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 4835 #define RTC_ISR_SHPF RTC_ISR_SHPF_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4836 #define RTC_ISR_WUTWF_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 4837 #define RTC_ISR_WUTWF_Msk (0x1U << RTC_ISR_WUTWF_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 4838 #define RTC_ISR_WUTWF RTC_ISR_WUTWF_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4839 #define RTC_ISR_ALRBWF_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 4840 #define RTC_ISR_ALRBWF_Msk (0x1U << RTC_ISR_ALRBWF_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 4841 #define RTC_ISR_ALRBWF RTC_ISR_ALRBWF_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4842 #define RTC_ISR_ALRAWF_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 4843 #define RTC_ISR_ALRAWF_Msk (0x1U << RTC_ISR_ALRAWF_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 4844 #define RTC_ISR_ALRAWF RTC_ISR_ALRAWF_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4845
AnnaBridge 165:e614a9f1c9e2 4846 /******************** Bits definition for RTC_PRER register *****************/
AnnaBridge 165:e614a9f1c9e2 4847 #define RTC_PRER_PREDIV_A_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 4848 #define RTC_PRER_PREDIV_A_Msk (0x7FU << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */
AnnaBridge 165:e614a9f1c9e2 4849 #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4850 #define RTC_PRER_PREDIV_S_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 4851 #define RTC_PRER_PREDIV_S_Msk (0x7FFFU << RTC_PRER_PREDIV_S_Pos) /*!< 0x00007FFF */
AnnaBridge 165:e614a9f1c9e2 4852 #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4853
AnnaBridge 165:e614a9f1c9e2 4854 /******************** Bits definition for RTC_WUTR register *****************/
AnnaBridge 165:e614a9f1c9e2 4855 #define RTC_WUTR_WUT_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 4856 #define RTC_WUTR_WUT_Msk (0xFFFFU << RTC_WUTR_WUT_Pos) /*!< 0x0000FFFF */
AnnaBridge 165:e614a9f1c9e2 4857 #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk
AnnaBridge 165:e614a9f1c9e2 4858
AnnaBridge 165:e614a9f1c9e2 4859 /******************** Bits definition for RTC_ALRMAR register ***************/
AnnaBridge 165:e614a9f1c9e2 4860 #define RTC_ALRMAR_MSK4_Pos (31U)
AnnaBridge 165:e614a9f1c9e2 4861 #define RTC_ALRMAR_MSK4_Msk (0x1U << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */
AnnaBridge 165:e614a9f1c9e2 4862 #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4863 #define RTC_ALRMAR_WDSEL_Pos (30U)
AnnaBridge 165:e614a9f1c9e2 4864 #define RTC_ALRMAR_WDSEL_Msk (0x1U << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */
AnnaBridge 165:e614a9f1c9e2 4865 #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4866 #define RTC_ALRMAR_DT_Pos (28U)
AnnaBridge 165:e614a9f1c9e2 4867 #define RTC_ALRMAR_DT_Msk (0x3U << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */
AnnaBridge 165:e614a9f1c9e2 4868 #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4869 #define RTC_ALRMAR_DT_0 (0x1U << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */
AnnaBridge 165:e614a9f1c9e2 4870 #define RTC_ALRMAR_DT_1 (0x2U << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */
AnnaBridge 165:e614a9f1c9e2 4871 #define RTC_ALRMAR_DU_Pos (24U)
AnnaBridge 165:e614a9f1c9e2 4872 #define RTC_ALRMAR_DU_Msk (0xFU << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */
AnnaBridge 165:e614a9f1c9e2 4873 #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4874 #define RTC_ALRMAR_DU_0 (0x1U << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */
AnnaBridge 165:e614a9f1c9e2 4875 #define RTC_ALRMAR_DU_1 (0x2U << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */
AnnaBridge 165:e614a9f1c9e2 4876 #define RTC_ALRMAR_DU_2 (0x4U << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */
AnnaBridge 165:e614a9f1c9e2 4877 #define RTC_ALRMAR_DU_3 (0x8U << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */
AnnaBridge 165:e614a9f1c9e2 4878 #define RTC_ALRMAR_MSK3_Pos (23U)
AnnaBridge 165:e614a9f1c9e2 4879 #define RTC_ALRMAR_MSK3_Msk (0x1U << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 4880 #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4881 #define RTC_ALRMAR_PM_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 4882 #define RTC_ALRMAR_PM_Msk (0x1U << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 4883 #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4884 #define RTC_ALRMAR_HT_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 4885 #define RTC_ALRMAR_HT_Msk (0x3U << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */
AnnaBridge 165:e614a9f1c9e2 4886 #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4887 #define RTC_ALRMAR_HT_0 (0x1U << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 4888 #define RTC_ALRMAR_HT_1 (0x2U << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 4889 #define RTC_ALRMAR_HU_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 4890 #define RTC_ALRMAR_HU_Msk (0xFU << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */
AnnaBridge 165:e614a9f1c9e2 4891 #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4892 #define RTC_ALRMAR_HU_0 (0x1U << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 4893 #define RTC_ALRMAR_HU_1 (0x2U << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 4894 #define RTC_ALRMAR_HU_2 (0x4U << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 4895 #define RTC_ALRMAR_HU_3 (0x8U << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 4896 #define RTC_ALRMAR_MSK2_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 4897 #define RTC_ALRMAR_MSK2_Msk (0x1U << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 4898 #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4899 #define RTC_ALRMAR_MNT_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 4900 #define RTC_ALRMAR_MNT_Msk (0x7U << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */
AnnaBridge 165:e614a9f1c9e2 4901 #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4902 #define RTC_ALRMAR_MNT_0 (0x1U << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 4903 #define RTC_ALRMAR_MNT_1 (0x2U << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 4904 #define RTC_ALRMAR_MNT_2 (0x4U << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 4905 #define RTC_ALRMAR_MNU_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 4906 #define RTC_ALRMAR_MNU_Msk (0xFU << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */
AnnaBridge 165:e614a9f1c9e2 4907 #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4908 #define RTC_ALRMAR_MNU_0 (0x1U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 4909 #define RTC_ALRMAR_MNU_1 (0x2U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 4910 #define RTC_ALRMAR_MNU_2 (0x4U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 4911 #define RTC_ALRMAR_MNU_3 (0x8U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 4912 #define RTC_ALRMAR_MSK1_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 4913 #define RTC_ALRMAR_MSK1_Msk (0x1U << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 4914 #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4915 #define RTC_ALRMAR_ST_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 4916 #define RTC_ALRMAR_ST_Msk (0x7U << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */
AnnaBridge 165:e614a9f1c9e2 4917 #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4918 #define RTC_ALRMAR_ST_0 (0x1U << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 4919 #define RTC_ALRMAR_ST_1 (0x2U << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 4920 #define RTC_ALRMAR_ST_2 (0x4U << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 4921 #define RTC_ALRMAR_SU_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 4922 #define RTC_ALRMAR_SU_Msk (0xFU << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */
AnnaBridge 165:e614a9f1c9e2 4923 #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4924 #define RTC_ALRMAR_SU_0 (0x1U << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 4925 #define RTC_ALRMAR_SU_1 (0x2U << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 4926 #define RTC_ALRMAR_SU_2 (0x4U << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 4927 #define RTC_ALRMAR_SU_3 (0x8U << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 4928
AnnaBridge 165:e614a9f1c9e2 4929 /******************** Bits definition for RTC_ALRMBR register ***************/
AnnaBridge 165:e614a9f1c9e2 4930 #define RTC_ALRMBR_MSK4_Pos (31U)
AnnaBridge 165:e614a9f1c9e2 4931 #define RTC_ALRMBR_MSK4_Msk (0x1U << RTC_ALRMBR_MSK4_Pos) /*!< 0x80000000 */
AnnaBridge 165:e614a9f1c9e2 4932 #define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4933 #define RTC_ALRMBR_WDSEL_Pos (30U)
AnnaBridge 165:e614a9f1c9e2 4934 #define RTC_ALRMBR_WDSEL_Msk (0x1U << RTC_ALRMBR_WDSEL_Pos) /*!< 0x40000000 */
AnnaBridge 165:e614a9f1c9e2 4935 #define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4936 #define RTC_ALRMBR_DT_Pos (28U)
AnnaBridge 165:e614a9f1c9e2 4937 #define RTC_ALRMBR_DT_Msk (0x3U << RTC_ALRMBR_DT_Pos) /*!< 0x30000000 */
AnnaBridge 165:e614a9f1c9e2 4938 #define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4939 #define RTC_ALRMBR_DT_0 (0x1U << RTC_ALRMBR_DT_Pos) /*!< 0x10000000 */
AnnaBridge 165:e614a9f1c9e2 4940 #define RTC_ALRMBR_DT_1 (0x2U << RTC_ALRMBR_DT_Pos) /*!< 0x20000000 */
AnnaBridge 165:e614a9f1c9e2 4941 #define RTC_ALRMBR_DU_Pos (24U)
AnnaBridge 165:e614a9f1c9e2 4942 #define RTC_ALRMBR_DU_Msk (0xFU << RTC_ALRMBR_DU_Pos) /*!< 0x0F000000 */
AnnaBridge 165:e614a9f1c9e2 4943 #define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4944 #define RTC_ALRMBR_DU_0 (0x1U << RTC_ALRMBR_DU_Pos) /*!< 0x01000000 */
AnnaBridge 165:e614a9f1c9e2 4945 #define RTC_ALRMBR_DU_1 (0x2U << RTC_ALRMBR_DU_Pos) /*!< 0x02000000 */
AnnaBridge 165:e614a9f1c9e2 4946 #define RTC_ALRMBR_DU_2 (0x4U << RTC_ALRMBR_DU_Pos) /*!< 0x04000000 */
AnnaBridge 165:e614a9f1c9e2 4947 #define RTC_ALRMBR_DU_3 (0x8U << RTC_ALRMBR_DU_Pos) /*!< 0x08000000 */
AnnaBridge 165:e614a9f1c9e2 4948 #define RTC_ALRMBR_MSK3_Pos (23U)
AnnaBridge 165:e614a9f1c9e2 4949 #define RTC_ALRMBR_MSK3_Msk (0x1U << RTC_ALRMBR_MSK3_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 4950 #define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4951 #define RTC_ALRMBR_PM_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 4952 #define RTC_ALRMBR_PM_Msk (0x1U << RTC_ALRMBR_PM_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 4953 #define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4954 #define RTC_ALRMBR_HT_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 4955 #define RTC_ALRMBR_HT_Msk (0x3U << RTC_ALRMBR_HT_Pos) /*!< 0x00300000 */
AnnaBridge 165:e614a9f1c9e2 4956 #define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4957 #define RTC_ALRMBR_HT_0 (0x1U << RTC_ALRMBR_HT_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 4958 #define RTC_ALRMBR_HT_1 (0x2U << RTC_ALRMBR_HT_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 4959 #define RTC_ALRMBR_HU_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 4960 #define RTC_ALRMBR_HU_Msk (0xFU << RTC_ALRMBR_HU_Pos) /*!< 0x000F0000 */
AnnaBridge 165:e614a9f1c9e2 4961 #define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4962 #define RTC_ALRMBR_HU_0 (0x1U << RTC_ALRMBR_HU_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 4963 #define RTC_ALRMBR_HU_1 (0x2U << RTC_ALRMBR_HU_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 4964 #define RTC_ALRMBR_HU_2 (0x4U << RTC_ALRMBR_HU_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 4965 #define RTC_ALRMBR_HU_3 (0x8U << RTC_ALRMBR_HU_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 4966 #define RTC_ALRMBR_MSK2_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 4967 #define RTC_ALRMBR_MSK2_Msk (0x1U << RTC_ALRMBR_MSK2_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 4968 #define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4969 #define RTC_ALRMBR_MNT_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 4970 #define RTC_ALRMBR_MNT_Msk (0x7U << RTC_ALRMBR_MNT_Pos) /*!< 0x00007000 */
AnnaBridge 165:e614a9f1c9e2 4971 #define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4972 #define RTC_ALRMBR_MNT_0 (0x1U << RTC_ALRMBR_MNT_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 4973 #define RTC_ALRMBR_MNT_1 (0x2U << RTC_ALRMBR_MNT_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 4974 #define RTC_ALRMBR_MNT_2 (0x4U << RTC_ALRMBR_MNT_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 4975 #define RTC_ALRMBR_MNU_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 4976 #define RTC_ALRMBR_MNU_Msk (0xFU << RTC_ALRMBR_MNU_Pos) /*!< 0x00000F00 */
AnnaBridge 165:e614a9f1c9e2 4977 #define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4978 #define RTC_ALRMBR_MNU_0 (0x1U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 4979 #define RTC_ALRMBR_MNU_1 (0x2U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 4980 #define RTC_ALRMBR_MNU_2 (0x4U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 4981 #define RTC_ALRMBR_MNU_3 (0x8U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 4982 #define RTC_ALRMBR_MSK1_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 4983 #define RTC_ALRMBR_MSK1_Msk (0x1U << RTC_ALRMBR_MSK1_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 4984 #define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4985 #define RTC_ALRMBR_ST_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 4986 #define RTC_ALRMBR_ST_Msk (0x7U << RTC_ALRMBR_ST_Pos) /*!< 0x00000070 */
AnnaBridge 165:e614a9f1c9e2 4987 #define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4988 #define RTC_ALRMBR_ST_0 (0x1U << RTC_ALRMBR_ST_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 4989 #define RTC_ALRMBR_ST_1 (0x2U << RTC_ALRMBR_ST_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 4990 #define RTC_ALRMBR_ST_2 (0x4U << RTC_ALRMBR_ST_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 4991 #define RTC_ALRMBR_SU_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 4992 #define RTC_ALRMBR_SU_Msk (0xFU << RTC_ALRMBR_SU_Pos) /*!< 0x0000000F */
AnnaBridge 165:e614a9f1c9e2 4993 #define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 4994 #define RTC_ALRMBR_SU_0 (0x1U << RTC_ALRMBR_SU_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 4995 #define RTC_ALRMBR_SU_1 (0x2U << RTC_ALRMBR_SU_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 4996 #define RTC_ALRMBR_SU_2 (0x4U << RTC_ALRMBR_SU_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 4997 #define RTC_ALRMBR_SU_3 (0x8U << RTC_ALRMBR_SU_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 4998
AnnaBridge 165:e614a9f1c9e2 4999 /******************** Bits definition for RTC_WPR register ******************/
AnnaBridge 165:e614a9f1c9e2 5000 #define RTC_WPR_KEY_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5001 #define RTC_WPR_KEY_Msk (0xFFU << RTC_WPR_KEY_Pos) /*!< 0x000000FF */
AnnaBridge 165:e614a9f1c9e2 5002 #define RTC_WPR_KEY RTC_WPR_KEY_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5003
AnnaBridge 165:e614a9f1c9e2 5004 /******************** Bits definition for RTC_SSR register ******************/
AnnaBridge 165:e614a9f1c9e2 5005 #define RTC_SSR_SS_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5006 #define RTC_SSR_SS_Msk (0xFFFFU << RTC_SSR_SS_Pos) /*!< 0x0000FFFF */
AnnaBridge 165:e614a9f1c9e2 5007 #define RTC_SSR_SS RTC_SSR_SS_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5008
AnnaBridge 165:e614a9f1c9e2 5009 /******************** Bits definition for RTC_SHIFTR register ***************/
AnnaBridge 165:e614a9f1c9e2 5010 #define RTC_SHIFTR_SUBFS_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5011 #define RTC_SHIFTR_SUBFS_Msk (0x7FFFU << RTC_SHIFTR_SUBFS_Pos) /*!< 0x00007FFF */
AnnaBridge 165:e614a9f1c9e2 5012 #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5013 #define RTC_SHIFTR_ADD1S_Pos (31U)
AnnaBridge 165:e614a9f1c9e2 5014 #define RTC_SHIFTR_ADD1S_Msk (0x1U << RTC_SHIFTR_ADD1S_Pos) /*!< 0x80000000 */
AnnaBridge 165:e614a9f1c9e2 5015 #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5016
AnnaBridge 165:e614a9f1c9e2 5017 /******************** Bits definition for RTC_TSTR register *****************/
AnnaBridge 165:e614a9f1c9e2 5018 #define RTC_TSTR_PM_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 5019 #define RTC_TSTR_PM_Msk (0x1U << RTC_TSTR_PM_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 5020 #define RTC_TSTR_PM RTC_TSTR_PM_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5021 #define RTC_TSTR_HT_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 5022 #define RTC_TSTR_HT_Msk (0x3U << RTC_TSTR_HT_Pos) /*!< 0x00300000 */
AnnaBridge 165:e614a9f1c9e2 5023 #define RTC_TSTR_HT RTC_TSTR_HT_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5024 #define RTC_TSTR_HT_0 (0x1U << RTC_TSTR_HT_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 5025 #define RTC_TSTR_HT_1 (0x2U << RTC_TSTR_HT_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 5026 #define RTC_TSTR_HU_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 5027 #define RTC_TSTR_HU_Msk (0xFU << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */
AnnaBridge 165:e614a9f1c9e2 5028 #define RTC_TSTR_HU RTC_TSTR_HU_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5029 #define RTC_TSTR_HU_0 (0x1U << RTC_TSTR_HU_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 5030 #define RTC_TSTR_HU_1 (0x2U << RTC_TSTR_HU_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 5031 #define RTC_TSTR_HU_2 (0x4U << RTC_TSTR_HU_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 5032 #define RTC_TSTR_HU_3 (0x8U << RTC_TSTR_HU_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 5033 #define RTC_TSTR_MNT_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 5034 #define RTC_TSTR_MNT_Msk (0x7U << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */
AnnaBridge 165:e614a9f1c9e2 5035 #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5036 #define RTC_TSTR_MNT_0 (0x1U << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 5037 #define RTC_TSTR_MNT_1 (0x2U << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 5038 #define RTC_TSTR_MNT_2 (0x4U << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 5039 #define RTC_TSTR_MNU_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 5040 #define RTC_TSTR_MNU_Msk (0xFU << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */
AnnaBridge 165:e614a9f1c9e2 5041 #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5042 #define RTC_TSTR_MNU_0 (0x1U << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 5043 #define RTC_TSTR_MNU_1 (0x2U << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 5044 #define RTC_TSTR_MNU_2 (0x4U << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 5045 #define RTC_TSTR_MNU_3 (0x8U << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 5046 #define RTC_TSTR_ST_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 5047 #define RTC_TSTR_ST_Msk (0x7U << RTC_TSTR_ST_Pos) /*!< 0x00000070 */
AnnaBridge 165:e614a9f1c9e2 5048 #define RTC_TSTR_ST RTC_TSTR_ST_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5049 #define RTC_TSTR_ST_0 (0x1U << RTC_TSTR_ST_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 5050 #define RTC_TSTR_ST_1 (0x2U << RTC_TSTR_ST_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 5051 #define RTC_TSTR_ST_2 (0x4U << RTC_TSTR_ST_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 5052 #define RTC_TSTR_SU_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5053 #define RTC_TSTR_SU_Msk (0xFU << RTC_TSTR_SU_Pos) /*!< 0x0000000F */
AnnaBridge 165:e614a9f1c9e2 5054 #define RTC_TSTR_SU RTC_TSTR_SU_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5055 #define RTC_TSTR_SU_0 (0x1U << RTC_TSTR_SU_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 5056 #define RTC_TSTR_SU_1 (0x2U << RTC_TSTR_SU_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 5057 #define RTC_TSTR_SU_2 (0x4U << RTC_TSTR_SU_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 5058 #define RTC_TSTR_SU_3 (0x8U << RTC_TSTR_SU_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 5059
AnnaBridge 165:e614a9f1c9e2 5060 /******************** Bits definition for RTC_TSDR register *****************/
AnnaBridge 165:e614a9f1c9e2 5061 #define RTC_TSDR_WDU_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 5062 #define RTC_TSDR_WDU_Msk (0x7U << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */
AnnaBridge 165:e614a9f1c9e2 5063 #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5064 #define RTC_TSDR_WDU_0 (0x1U << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 5065 #define RTC_TSDR_WDU_1 (0x2U << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 5066 #define RTC_TSDR_WDU_2 (0x4U << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 5067 #define RTC_TSDR_MT_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 5068 #define RTC_TSDR_MT_Msk (0x1U << RTC_TSDR_MT_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 5069 #define RTC_TSDR_MT RTC_TSDR_MT_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5070 #define RTC_TSDR_MU_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 5071 #define RTC_TSDR_MU_Msk (0xFU << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */
AnnaBridge 165:e614a9f1c9e2 5072 #define RTC_TSDR_MU RTC_TSDR_MU_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5073 #define RTC_TSDR_MU_0 (0x1U << RTC_TSDR_MU_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 5074 #define RTC_TSDR_MU_1 (0x2U << RTC_TSDR_MU_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 5075 #define RTC_TSDR_MU_2 (0x4U << RTC_TSDR_MU_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 5076 #define RTC_TSDR_MU_3 (0x8U << RTC_TSDR_MU_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 5077 #define RTC_TSDR_DT_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 5078 #define RTC_TSDR_DT_Msk (0x3U << RTC_TSDR_DT_Pos) /*!< 0x00000030 */
AnnaBridge 165:e614a9f1c9e2 5079 #define RTC_TSDR_DT RTC_TSDR_DT_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5080 #define RTC_TSDR_DT_0 (0x1U << RTC_TSDR_DT_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 5081 #define RTC_TSDR_DT_1 (0x2U << RTC_TSDR_DT_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 5082 #define RTC_TSDR_DU_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5083 #define RTC_TSDR_DU_Msk (0xFU << RTC_TSDR_DU_Pos) /*!< 0x0000000F */
AnnaBridge 165:e614a9f1c9e2 5084 #define RTC_TSDR_DU RTC_TSDR_DU_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5085 #define RTC_TSDR_DU_0 (0x1U << RTC_TSDR_DU_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 5086 #define RTC_TSDR_DU_1 (0x2U << RTC_TSDR_DU_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 5087 #define RTC_TSDR_DU_2 (0x4U << RTC_TSDR_DU_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 5088 #define RTC_TSDR_DU_3 (0x8U << RTC_TSDR_DU_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 5089
AnnaBridge 165:e614a9f1c9e2 5090 /******************** Bits definition for RTC_TSSSR register ****************/
AnnaBridge 165:e614a9f1c9e2 5091 #define RTC_TSSSR_SS_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5092 #define RTC_TSSSR_SS_Msk (0xFFFFU << RTC_TSSSR_SS_Pos) /*!< 0x0000FFFF */
AnnaBridge 165:e614a9f1c9e2 5093 #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk
AnnaBridge 165:e614a9f1c9e2 5094
AnnaBridge 165:e614a9f1c9e2 5095 /******************** Bits definition for RTC_CALR register *****************/
AnnaBridge 165:e614a9f1c9e2 5096 #define RTC_CALR_CALP_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 5097 #define RTC_CALR_CALP_Msk (0x1U << RTC_CALR_CALP_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 5098 #define RTC_CALR_CALP RTC_CALR_CALP_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5099 #define RTC_CALR_CALW8_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 5100 #define RTC_CALR_CALW8_Msk (0x1U << RTC_CALR_CALW8_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 5101 #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5102 #define RTC_CALR_CALW16_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 5103 #define RTC_CALR_CALW16_Msk (0x1U << RTC_CALR_CALW16_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 5104 #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5105 #define RTC_CALR_CALM_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5106 #define RTC_CALR_CALM_Msk (0x1FFU << RTC_CALR_CALM_Pos) /*!< 0x000001FF */
AnnaBridge 165:e614a9f1c9e2 5107 #define RTC_CALR_CALM RTC_CALR_CALM_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5108 #define RTC_CALR_CALM_0 (0x001U << RTC_CALR_CALM_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 5109 #define RTC_CALR_CALM_1 (0x002U << RTC_CALR_CALM_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 5110 #define RTC_CALR_CALM_2 (0x004U << RTC_CALR_CALM_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 5111 #define RTC_CALR_CALM_3 (0x008U << RTC_CALR_CALM_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 5112 #define RTC_CALR_CALM_4 (0x010U << RTC_CALR_CALM_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 5113 #define RTC_CALR_CALM_5 (0x020U << RTC_CALR_CALM_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 5114 #define RTC_CALR_CALM_6 (0x040U << RTC_CALR_CALM_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 5115 #define RTC_CALR_CALM_7 (0x080U << RTC_CALR_CALM_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 5116 #define RTC_CALR_CALM_8 (0x100U << RTC_CALR_CALM_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 5117
AnnaBridge 165:e614a9f1c9e2 5118 /* Legacy defines */
AnnaBridge 165:e614a9f1c9e2 5119 #define RTC_CAL_CALP RTC_CALR_CALP
AnnaBridge 165:e614a9f1c9e2 5120 #define RTC_CAL_CALW8 RTC_CALR_CALW8
AnnaBridge 165:e614a9f1c9e2 5121 #define RTC_CAL_CALW16 RTC_CALR_CALW16
AnnaBridge 165:e614a9f1c9e2 5122 #define RTC_CAL_CALM RTC_CALR_CALM
AnnaBridge 165:e614a9f1c9e2 5123 #define RTC_CAL_CALM_0 RTC_CALR_CALM_0
AnnaBridge 165:e614a9f1c9e2 5124 #define RTC_CAL_CALM_1 RTC_CALR_CALM_1
AnnaBridge 165:e614a9f1c9e2 5125 #define RTC_CAL_CALM_2 RTC_CALR_CALM_2
AnnaBridge 165:e614a9f1c9e2 5126 #define RTC_CAL_CALM_3 RTC_CALR_CALM_3
AnnaBridge 165:e614a9f1c9e2 5127 #define RTC_CAL_CALM_4 RTC_CALR_CALM_4
AnnaBridge 165:e614a9f1c9e2 5128 #define RTC_CAL_CALM_5 RTC_CALR_CALM_5
AnnaBridge 165:e614a9f1c9e2 5129 #define RTC_CAL_CALM_6 RTC_CALR_CALM_6
AnnaBridge 165:e614a9f1c9e2 5130 #define RTC_CAL_CALM_7 RTC_CALR_CALM_7
AnnaBridge 165:e614a9f1c9e2 5131 #define RTC_CAL_CALM_8 RTC_CALR_CALM_8
AnnaBridge 165:e614a9f1c9e2 5132
AnnaBridge 165:e614a9f1c9e2 5133 /******************** Bits definition for RTC_TAMPCR register ****************/
AnnaBridge 165:e614a9f1c9e2 5134 #define RTC_TAMPCR_TAMP3MF_Pos (24U)
AnnaBridge 165:e614a9f1c9e2 5135 #define RTC_TAMPCR_TAMP3MF_Msk (0x1U << RTC_TAMPCR_TAMP3MF_Pos) /*!< 0x01000000 */
AnnaBridge 165:e614a9f1c9e2 5136 #define RTC_TAMPCR_TAMP3MF RTC_TAMPCR_TAMP3MF_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5137 #define RTC_TAMPCR_TAMP3NOERASE_Pos (23U)
AnnaBridge 165:e614a9f1c9e2 5138 #define RTC_TAMPCR_TAMP3NOERASE_Msk (0x1U << RTC_TAMPCR_TAMP3NOERASE_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 5139 #define RTC_TAMPCR_TAMP3NOERASE RTC_TAMPCR_TAMP3NOERASE_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5140 #define RTC_TAMPCR_TAMP3IE_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 5141 #define RTC_TAMPCR_TAMP3IE_Msk (0x1U << RTC_TAMPCR_TAMP3IE_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 5142 #define RTC_TAMPCR_TAMP3IE RTC_TAMPCR_TAMP3IE_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5143 #define RTC_TAMPCR_TAMP2MF_Pos (21U)
AnnaBridge 165:e614a9f1c9e2 5144 #define RTC_TAMPCR_TAMP2MF_Msk (0x1U << RTC_TAMPCR_TAMP2MF_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 5145 #define RTC_TAMPCR_TAMP2MF RTC_TAMPCR_TAMP2MF_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5146 #define RTC_TAMPCR_TAMP2NOERASE_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 5147 #define RTC_TAMPCR_TAMP2NOERASE_Msk (0x1U << RTC_TAMPCR_TAMP2NOERASE_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 5148 #define RTC_TAMPCR_TAMP2NOERASE RTC_TAMPCR_TAMP2NOERASE_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5149 #define RTC_TAMPCR_TAMP2IE_Pos (19U)
AnnaBridge 165:e614a9f1c9e2 5150 #define RTC_TAMPCR_TAMP2IE_Msk (0x1U << RTC_TAMPCR_TAMP2IE_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 5151 #define RTC_TAMPCR_TAMP2IE RTC_TAMPCR_TAMP2IE_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5152 #define RTC_TAMPCR_TAMP1MF_Pos (18U)
AnnaBridge 165:e614a9f1c9e2 5153 #define RTC_TAMPCR_TAMP1MF_Msk (0x1U << RTC_TAMPCR_TAMP1MF_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 5154 #define RTC_TAMPCR_TAMP1MF RTC_TAMPCR_TAMP1MF_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5155 #define RTC_TAMPCR_TAMP1NOERASE_Pos (17U)
AnnaBridge 165:e614a9f1c9e2 5156 #define RTC_TAMPCR_TAMP1NOERASE_Msk (0x1U << RTC_TAMPCR_TAMP1NOERASE_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 5157 #define RTC_TAMPCR_TAMP1NOERASE RTC_TAMPCR_TAMP1NOERASE_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5158 #define RTC_TAMPCR_TAMP1IE_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 5159 #define RTC_TAMPCR_TAMP1IE_Msk (0x1U << RTC_TAMPCR_TAMP1IE_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 5160 #define RTC_TAMPCR_TAMP1IE RTC_TAMPCR_TAMP1IE_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5161 #define RTC_TAMPCR_TAMPPUDIS_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 5162 #define RTC_TAMPCR_TAMPPUDIS_Msk (0x1U << RTC_TAMPCR_TAMPPUDIS_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 5163 #define RTC_TAMPCR_TAMPPUDIS RTC_TAMPCR_TAMPPUDIS_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5164 #define RTC_TAMPCR_TAMPPRCH_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 5165 #define RTC_TAMPCR_TAMPPRCH_Msk (0x3U << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00006000 */
AnnaBridge 165:e614a9f1c9e2 5166 #define RTC_TAMPCR_TAMPPRCH RTC_TAMPCR_TAMPPRCH_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5167 #define RTC_TAMPCR_TAMPPRCH_0 (0x1U << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 5168 #define RTC_TAMPCR_TAMPPRCH_1 (0x2U << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 5169 #define RTC_TAMPCR_TAMPFLT_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 5170 #define RTC_TAMPCR_TAMPFLT_Msk (0x3U << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00001800 */
AnnaBridge 165:e614a9f1c9e2 5171 #define RTC_TAMPCR_TAMPFLT RTC_TAMPCR_TAMPFLT_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5172 #define RTC_TAMPCR_TAMPFLT_0 (0x1U << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 5173 #define RTC_TAMPCR_TAMPFLT_1 (0x2U << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 5174 #define RTC_TAMPCR_TAMPFREQ_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 5175 #define RTC_TAMPCR_TAMPFREQ_Msk (0x7U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000700 */
AnnaBridge 165:e614a9f1c9e2 5176 #define RTC_TAMPCR_TAMPFREQ RTC_TAMPCR_TAMPFREQ_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5177 #define RTC_TAMPCR_TAMPFREQ_0 (0x1U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 5178 #define RTC_TAMPCR_TAMPFREQ_1 (0x2U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 5179 #define RTC_TAMPCR_TAMPFREQ_2 (0x4U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 5180 #define RTC_TAMPCR_TAMPTS_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 5181 #define RTC_TAMPCR_TAMPTS_Msk (0x1U << RTC_TAMPCR_TAMPTS_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 5182 #define RTC_TAMPCR_TAMPTS RTC_TAMPCR_TAMPTS_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5183 #define RTC_TAMPCR_TAMP3TRG_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 5184 #define RTC_TAMPCR_TAMP3TRG_Msk (0x1U << RTC_TAMPCR_TAMP3TRG_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 5185 #define RTC_TAMPCR_TAMP3TRG RTC_TAMPCR_TAMP3TRG_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5186 #define RTC_TAMPCR_TAMP3E_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 5187 #define RTC_TAMPCR_TAMP3E_Msk (0x1U << RTC_TAMPCR_TAMP3E_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 5188 #define RTC_TAMPCR_TAMP3E RTC_TAMPCR_TAMP3E_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5189 #define RTC_TAMPCR_TAMP2TRG_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 5190 #define RTC_TAMPCR_TAMP2TRG_Msk (0x1U << RTC_TAMPCR_TAMP2TRG_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 5191 #define RTC_TAMPCR_TAMP2TRG RTC_TAMPCR_TAMP2TRG_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5192 #define RTC_TAMPCR_TAMP2E_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 5193 #define RTC_TAMPCR_TAMP2E_Msk (0x1U << RTC_TAMPCR_TAMP2E_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 5194 #define RTC_TAMPCR_TAMP2E RTC_TAMPCR_TAMP2E_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5195 #define RTC_TAMPCR_TAMPIE_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 5196 #define RTC_TAMPCR_TAMPIE_Msk (0x1U << RTC_TAMPCR_TAMPIE_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 5197 #define RTC_TAMPCR_TAMPIE RTC_TAMPCR_TAMPIE_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5198 #define RTC_TAMPCR_TAMP1TRG_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 5199 #define RTC_TAMPCR_TAMP1TRG_Msk (0x1U << RTC_TAMPCR_TAMP1TRG_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 5200 #define RTC_TAMPCR_TAMP1TRG RTC_TAMPCR_TAMP1TRG_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5201 #define RTC_TAMPCR_TAMP1E_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5202 #define RTC_TAMPCR_TAMP1E_Msk (0x1U << RTC_TAMPCR_TAMP1E_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 5203 #define RTC_TAMPCR_TAMP1E RTC_TAMPCR_TAMP1E_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5204
AnnaBridge 165:e614a9f1c9e2 5205 /******************** Bits definition for RTC_ALRMASSR register *************/
AnnaBridge 165:e614a9f1c9e2 5206 #define RTC_ALRMASSR_MASKSS_Pos (24U)
AnnaBridge 165:e614a9f1c9e2 5207 #define RTC_ALRMASSR_MASKSS_Msk (0xFU << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x0F000000 */
AnnaBridge 165:e614a9f1c9e2 5208 #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk
AnnaBridge 165:e614a9f1c9e2 5209 #define RTC_ALRMASSR_MASKSS_0 (0x1U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x01000000 */
AnnaBridge 165:e614a9f1c9e2 5210 #define RTC_ALRMASSR_MASKSS_1 (0x2U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x02000000 */
AnnaBridge 165:e614a9f1c9e2 5211 #define RTC_ALRMASSR_MASKSS_2 (0x4U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x04000000 */
AnnaBridge 165:e614a9f1c9e2 5212 #define RTC_ALRMASSR_MASKSS_3 (0x8U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x08000000 */
AnnaBridge 165:e614a9f1c9e2 5213 #define RTC_ALRMASSR_SS_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5214 #define RTC_ALRMASSR_SS_Msk (0x7FFFU << RTC_ALRMASSR_SS_Pos) /*!< 0x00007FFF */
AnnaBridge 165:e614a9f1c9e2 5215 #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk
AnnaBridge 165:e614a9f1c9e2 5216
AnnaBridge 165:e614a9f1c9e2 5217 /******************** Bits definition for RTC_ALRMBSSR register *************/
AnnaBridge 165:e614a9f1c9e2 5218 #define RTC_ALRMBSSR_MASKSS_Pos (24U)
AnnaBridge 165:e614a9f1c9e2 5219 #define RTC_ALRMBSSR_MASKSS_Msk (0xFU << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x0F000000 */
AnnaBridge 165:e614a9f1c9e2 5220 #define RTC_ALRMBSSR_MASKSS RTC_ALRMBSSR_MASKSS_Msk
AnnaBridge 165:e614a9f1c9e2 5221 #define RTC_ALRMBSSR_MASKSS_0 (0x1U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x01000000 */
AnnaBridge 165:e614a9f1c9e2 5222 #define RTC_ALRMBSSR_MASKSS_1 (0x2U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x02000000 */
AnnaBridge 165:e614a9f1c9e2 5223 #define RTC_ALRMBSSR_MASKSS_2 (0x4U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x04000000 */
AnnaBridge 165:e614a9f1c9e2 5224 #define RTC_ALRMBSSR_MASKSS_3 (0x8U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x08000000 */
AnnaBridge 165:e614a9f1c9e2 5225 #define RTC_ALRMBSSR_SS_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5226 #define RTC_ALRMBSSR_SS_Msk (0x7FFFU << RTC_ALRMBSSR_SS_Pos) /*!< 0x00007FFF */
AnnaBridge 165:e614a9f1c9e2 5227 #define RTC_ALRMBSSR_SS RTC_ALRMBSSR_SS_Msk
AnnaBridge 165:e614a9f1c9e2 5228
AnnaBridge 165:e614a9f1c9e2 5229 /******************** Bits definition for RTC_OR register ****************/
AnnaBridge 165:e614a9f1c9e2 5230 #define RTC_OR_OUT_RMP_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 5231 #define RTC_OR_OUT_RMP_Msk (0x1U << RTC_OR_OUT_RMP_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 5232 #define RTC_OR_OUT_RMP RTC_OR_OUT_RMP_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5233 #define RTC_OR_ALARMOUTTYPE_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5234 #define RTC_OR_ALARMOUTTYPE_Msk (0x1U << RTC_OR_ALARMOUTTYPE_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 5235 #define RTC_OR_ALARMOUTTYPE RTC_OR_ALARMOUTTYPE_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5236
AnnaBridge 165:e614a9f1c9e2 5237 /* Legacy defines */
AnnaBridge 165:e614a9f1c9e2 5238 #define RTC_OR_RTC_OUT_RMP RTC_OR_OUT_RMP
AnnaBridge 165:e614a9f1c9e2 5239
AnnaBridge 165:e614a9f1c9e2 5240 /******************** Bits definition for RTC_BKP0R register ****************/
AnnaBridge 165:e614a9f1c9e2 5241 #define RTC_BKP0R_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5242 #define RTC_BKP0R_Msk (0xFFFFFFFFU << RTC_BKP0R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 165:e614a9f1c9e2 5243 #define RTC_BKP0R RTC_BKP0R_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5244
AnnaBridge 165:e614a9f1c9e2 5245 /******************** Bits definition for RTC_BKP1R register ****************/
AnnaBridge 165:e614a9f1c9e2 5246 #define RTC_BKP1R_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5247 #define RTC_BKP1R_Msk (0xFFFFFFFFU << RTC_BKP1R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 165:e614a9f1c9e2 5248 #define RTC_BKP1R RTC_BKP1R_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5249
AnnaBridge 165:e614a9f1c9e2 5250 /******************** Bits definition for RTC_BKP2R register ****************/
AnnaBridge 165:e614a9f1c9e2 5251 #define RTC_BKP2R_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5252 #define RTC_BKP2R_Msk (0xFFFFFFFFU << RTC_BKP2R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 165:e614a9f1c9e2 5253 #define RTC_BKP2R RTC_BKP2R_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5254
AnnaBridge 165:e614a9f1c9e2 5255 /******************** Bits definition for RTC_BKP3R register ****************/
AnnaBridge 165:e614a9f1c9e2 5256 #define RTC_BKP3R_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5257 #define RTC_BKP3R_Msk (0xFFFFFFFFU << RTC_BKP3R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 165:e614a9f1c9e2 5258 #define RTC_BKP3R RTC_BKP3R_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5259
AnnaBridge 165:e614a9f1c9e2 5260 /******************** Bits definition for RTC_BKP4R register ****************/
AnnaBridge 165:e614a9f1c9e2 5261 #define RTC_BKP4R_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5262 #define RTC_BKP4R_Msk (0xFFFFFFFFU << RTC_BKP4R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 165:e614a9f1c9e2 5263 #define RTC_BKP4R RTC_BKP4R_Msk /*!< */
AnnaBridge 165:e614a9f1c9e2 5264
AnnaBridge 165:e614a9f1c9e2 5265 /******************** Number of backup registers ******************************/
AnnaBridge 165:e614a9f1c9e2 5266 #define RTC_BKP_NUMBER (0x00000005U) /*!< */
AnnaBridge 165:e614a9f1c9e2 5267
AnnaBridge 165:e614a9f1c9e2 5268 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 5269 /* */
AnnaBridge 165:e614a9f1c9e2 5270 /* Serial Peripheral Interface (SPI) */
AnnaBridge 165:e614a9f1c9e2 5271 /* */
AnnaBridge 165:e614a9f1c9e2 5272 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 5273
AnnaBridge 165:e614a9f1c9e2 5274 /*
AnnaBridge 165:e614a9f1c9e2 5275 * @brief Specific device feature definitions (not present on all devices in the STM32L0 family)
AnnaBridge 165:e614a9f1c9e2 5276 */
AnnaBridge 165:e614a9f1c9e2 5277 #define SPI_I2S_SUPPORT /*!< I2S support */
AnnaBridge 165:e614a9f1c9e2 5278
AnnaBridge 165:e614a9f1c9e2 5279 /******************* Bit definition for SPI_CR1 register ********************/
AnnaBridge 165:e614a9f1c9e2 5280 #define SPI_CR1_CPHA_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5281 #define SPI_CR1_CPHA_Msk (0x1U << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 5282 #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!< Clock Phase */
AnnaBridge 165:e614a9f1c9e2 5283 #define SPI_CR1_CPOL_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 5284 #define SPI_CR1_CPOL_Msk (0x1U << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 5285 #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!< Clock Polarity */
AnnaBridge 165:e614a9f1c9e2 5286 #define SPI_CR1_MSTR_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 5287 #define SPI_CR1_MSTR_Msk (0x1U << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 5288 #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!< Master Selection */
AnnaBridge 165:e614a9f1c9e2 5289 #define SPI_CR1_BR_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 5290 #define SPI_CR1_BR_Msk (0x7U << SPI_CR1_BR_Pos) /*!< 0x00000038 */
AnnaBridge 165:e614a9f1c9e2 5291 #define SPI_CR1_BR SPI_CR1_BR_Msk /*!< BR[2:0] bits (Baud Rate Control) */
AnnaBridge 165:e614a9f1c9e2 5292 #define SPI_CR1_BR_0 (0x1U << SPI_CR1_BR_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 5293 #define SPI_CR1_BR_1 (0x2U << SPI_CR1_BR_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 5294 #define SPI_CR1_BR_2 (0x4U << SPI_CR1_BR_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 5295 #define SPI_CR1_SPE_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 5296 #define SPI_CR1_SPE_Msk (0x1U << SPI_CR1_SPE_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 5297 #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!< SPI Enable */
AnnaBridge 165:e614a9f1c9e2 5298 #define SPI_CR1_LSBFIRST_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 5299 #define SPI_CR1_LSBFIRST_Msk (0x1U << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 5300 #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!< Frame Format */
AnnaBridge 165:e614a9f1c9e2 5301 #define SPI_CR1_SSI_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 5302 #define SPI_CR1_SSI_Msk (0x1U << SPI_CR1_SSI_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 5303 #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!< Internal slave select */
AnnaBridge 165:e614a9f1c9e2 5304 #define SPI_CR1_SSM_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 5305 #define SPI_CR1_SSM_Msk (0x1U << SPI_CR1_SSM_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 5306 #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!< Software slave management */
AnnaBridge 165:e614a9f1c9e2 5307 #define SPI_CR1_RXONLY_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 5308 #define SPI_CR1_RXONLY_Msk (0x1U << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 5309 #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!< Receive only */
AnnaBridge 165:e614a9f1c9e2 5310 #define SPI_CR1_DFF_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 5311 #define SPI_CR1_DFF_Msk (0x1U << SPI_CR1_DFF_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 5312 #define SPI_CR1_DFF SPI_CR1_DFF_Msk /*!< Data Frame Format */
AnnaBridge 165:e614a9f1c9e2 5313 #define SPI_CR1_CRCNEXT_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 5314 #define SPI_CR1_CRCNEXT_Msk (0x1U << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 5315 #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!< Transmit CRC next */
AnnaBridge 165:e614a9f1c9e2 5316 #define SPI_CR1_CRCEN_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 5317 #define SPI_CR1_CRCEN_Msk (0x1U << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 5318 #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!< Hardware CRC calculation enable */
AnnaBridge 165:e614a9f1c9e2 5319 #define SPI_CR1_BIDIOE_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 5320 #define SPI_CR1_BIDIOE_Msk (0x1U << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 5321 #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!< Output enable in bidirectional mode */
AnnaBridge 165:e614a9f1c9e2 5322 #define SPI_CR1_BIDIMODE_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 5323 #define SPI_CR1_BIDIMODE_Msk (0x1U << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 5324 #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!< Bidirectional data mode enable */
AnnaBridge 165:e614a9f1c9e2 5325
AnnaBridge 165:e614a9f1c9e2 5326 /******************* Bit definition for SPI_CR2 register ********************/
AnnaBridge 165:e614a9f1c9e2 5327 #define SPI_CR2_RXDMAEN_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5328 #define SPI_CR2_RXDMAEN_Msk (0x1U << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 5329 #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */
AnnaBridge 165:e614a9f1c9e2 5330 #define SPI_CR2_TXDMAEN_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 5331 #define SPI_CR2_TXDMAEN_Msk (0x1U << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 5332 #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */
AnnaBridge 165:e614a9f1c9e2 5333 #define SPI_CR2_SSOE_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 5334 #define SPI_CR2_SSOE_Msk (0x1U << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 5335 #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */
AnnaBridge 165:e614a9f1c9e2 5336 #define SPI_CR2_FRF_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 5337 #define SPI_CR2_FRF_Msk (0x1U << SPI_CR2_FRF_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 5338 #define SPI_CR2_FRF SPI_CR2_FRF_Msk /*!< Frame Format Enable */
AnnaBridge 165:e614a9f1c9e2 5339 #define SPI_CR2_ERRIE_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 5340 #define SPI_CR2_ERRIE_Msk (0x1U << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 5341 #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */
AnnaBridge 165:e614a9f1c9e2 5342 #define SPI_CR2_RXNEIE_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 5343 #define SPI_CR2_RXNEIE_Msk (0x1U << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 5344 #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */
AnnaBridge 165:e614a9f1c9e2 5345 #define SPI_CR2_TXEIE_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 5346 #define SPI_CR2_TXEIE_Msk (0x1U << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 5347 #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */
AnnaBridge 165:e614a9f1c9e2 5348
AnnaBridge 165:e614a9f1c9e2 5349 /******************** Bit definition for SPI_SR register ********************/
AnnaBridge 165:e614a9f1c9e2 5350 #define SPI_SR_RXNE_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5351 #define SPI_SR_RXNE_Msk (0x1U << SPI_SR_RXNE_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 5352 #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */
AnnaBridge 165:e614a9f1c9e2 5353 #define SPI_SR_TXE_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 5354 #define SPI_SR_TXE_Msk (0x1U << SPI_SR_TXE_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 5355 #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */
AnnaBridge 165:e614a9f1c9e2 5356 #define SPI_SR_CHSIDE_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 5357 #define SPI_SR_CHSIDE_Msk (0x1U << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 5358 #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!< Channel side */
AnnaBridge 165:e614a9f1c9e2 5359 #define SPI_SR_UDR_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 5360 #define SPI_SR_UDR_Msk (0x1U << SPI_SR_UDR_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 5361 #define SPI_SR_UDR SPI_SR_UDR_Msk /*!< Underrun flag */
AnnaBridge 165:e614a9f1c9e2 5362 #define SPI_SR_CRCERR_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 5363 #define SPI_SR_CRCERR_Msk (0x1U << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 5364 #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */
AnnaBridge 165:e614a9f1c9e2 5365 #define SPI_SR_MODF_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 5366 #define SPI_SR_MODF_Msk (0x1U << SPI_SR_MODF_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 5367 #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */
AnnaBridge 165:e614a9f1c9e2 5368 #define SPI_SR_OVR_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 5369 #define SPI_SR_OVR_Msk (0x1U << SPI_SR_OVR_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 5370 #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */
AnnaBridge 165:e614a9f1c9e2 5371 #define SPI_SR_BSY_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 5372 #define SPI_SR_BSY_Msk (0x1U << SPI_SR_BSY_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 5373 #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */
AnnaBridge 165:e614a9f1c9e2 5374 #define SPI_SR_FRE_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 5375 #define SPI_SR_FRE_Msk (0x1U << SPI_SR_FRE_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 5376 #define SPI_SR_FRE SPI_SR_FRE_Msk /*!< TI frame format error */
AnnaBridge 165:e614a9f1c9e2 5377
AnnaBridge 165:e614a9f1c9e2 5378 /******************** Bit definition for SPI_DR register ********************/
AnnaBridge 165:e614a9f1c9e2 5379 #define SPI_DR_DR_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5380 #define SPI_DR_DR_Msk (0xFFFFU << SPI_DR_DR_Pos) /*!< 0x0000FFFF */
AnnaBridge 165:e614a9f1c9e2 5381 #define SPI_DR_DR SPI_DR_DR_Msk /*!< Data Register */
AnnaBridge 165:e614a9f1c9e2 5382
AnnaBridge 165:e614a9f1c9e2 5383 /******************* Bit definition for SPI_CRCPR register ******************/
AnnaBridge 165:e614a9f1c9e2 5384 #define SPI_CRCPR_CRCPOLY_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5385 #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFU << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */
AnnaBridge 165:e614a9f1c9e2 5386 #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!< CRC polynomial register */
AnnaBridge 165:e614a9f1c9e2 5387
AnnaBridge 165:e614a9f1c9e2 5388 /****************** Bit definition for SPI_RXCRCR register ******************/
AnnaBridge 165:e614a9f1c9e2 5389 #define SPI_RXCRCR_RXCRC_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5390 #define SPI_RXCRCR_RXCRC_Msk (0xFFFFU << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */
AnnaBridge 165:e614a9f1c9e2 5391 #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!< Rx CRC Register */
AnnaBridge 165:e614a9f1c9e2 5392
AnnaBridge 165:e614a9f1c9e2 5393 /****************** Bit definition for SPI_TXCRCR register ******************/
AnnaBridge 165:e614a9f1c9e2 5394 #define SPI_TXCRCR_TXCRC_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5395 #define SPI_TXCRCR_TXCRC_Msk (0xFFFFU << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */
AnnaBridge 165:e614a9f1c9e2 5396 #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!< Tx CRC Register */
AnnaBridge 165:e614a9f1c9e2 5397
AnnaBridge 165:e614a9f1c9e2 5398 /****************** Bit definition for SPI_I2SCFGR register *****************/
AnnaBridge 165:e614a9f1c9e2 5399 #define SPI_I2SCFGR_CHLEN_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5400 #define SPI_I2SCFGR_CHLEN_Msk (0x1U << SPI_I2SCFGR_CHLEN_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 5401 #define SPI_I2SCFGR_CHLEN SPI_I2SCFGR_CHLEN_Msk /*!<Channel length (number of bits per audio channel) */
AnnaBridge 165:e614a9f1c9e2 5402 #define SPI_I2SCFGR_DATLEN_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 5403 #define SPI_I2SCFGR_DATLEN_Msk (0x3U << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000006 */
AnnaBridge 165:e614a9f1c9e2 5404 #define SPI_I2SCFGR_DATLEN SPI_I2SCFGR_DATLEN_Msk /*!<DATLEN[1:0] bits (Data length to be transferred) */
AnnaBridge 165:e614a9f1c9e2 5405 #define SPI_I2SCFGR_DATLEN_0 (0x1U << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 5406 #define SPI_I2SCFGR_DATLEN_1 (0x2U << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 5407 #define SPI_I2SCFGR_CKPOL_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 5408 #define SPI_I2SCFGR_CKPOL_Msk (0x1U << SPI_I2SCFGR_CKPOL_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 5409 #define SPI_I2SCFGR_CKPOL SPI_I2SCFGR_CKPOL_Msk /*!<steady state clock polarity */
AnnaBridge 165:e614a9f1c9e2 5410 #define SPI_I2SCFGR_I2SSTD_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 5411 #define SPI_I2SCFGR_I2SSTD_Msk (0x3U << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000030 */
AnnaBridge 165:e614a9f1c9e2 5412 #define SPI_I2SCFGR_I2SSTD SPI_I2SCFGR_I2SSTD_Msk /*!<I2SSTD[1:0] bits (I2S standard selection) */
AnnaBridge 165:e614a9f1c9e2 5413 #define SPI_I2SCFGR_I2SSTD_0 (0x1U << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 5414 #define SPI_I2SCFGR_I2SSTD_1 (0x2U << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 5415 #define SPI_I2SCFGR_PCMSYNC_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 5416 #define SPI_I2SCFGR_PCMSYNC_Msk (0x1U << SPI_I2SCFGR_PCMSYNC_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 5417 #define SPI_I2SCFGR_PCMSYNC SPI_I2SCFGR_PCMSYNC_Msk /*!<PCM frame synchronization */
AnnaBridge 165:e614a9f1c9e2 5418 #define SPI_I2SCFGR_I2SCFG_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 5419 #define SPI_I2SCFGR_I2SCFG_Msk (0x3U << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000300 */
AnnaBridge 165:e614a9f1c9e2 5420 #define SPI_I2SCFGR_I2SCFG SPI_I2SCFGR_I2SCFG_Msk /*!<I2SCFG[1:0] bits (I2S configuration mode) */
AnnaBridge 165:e614a9f1c9e2 5421 #define SPI_I2SCFGR_I2SCFG_0 (0x1U << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 5422 #define SPI_I2SCFGR_I2SCFG_1 (0x2U << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 5423 #define SPI_I2SCFGR_I2SE_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 5424 #define SPI_I2SCFGR_I2SE_Msk (0x1U << SPI_I2SCFGR_I2SE_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 5425 #define SPI_I2SCFGR_I2SE SPI_I2SCFGR_I2SE_Msk /*!<I2S Enable */
AnnaBridge 165:e614a9f1c9e2 5426 #define SPI_I2SCFGR_I2SMOD_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 5427 #define SPI_I2SCFGR_I2SMOD_Msk (0x1U << SPI_I2SCFGR_I2SMOD_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 5428 #define SPI_I2SCFGR_I2SMOD SPI_I2SCFGR_I2SMOD_Msk /*!<I2S mode selection */
AnnaBridge 165:e614a9f1c9e2 5429 #define SPI_I2SCFGR_ASTRTEN_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 5430 #define SPI_I2SCFGR_ASTRTEN_Msk (0x1U << SPI_I2SCFGR_ASTRTEN_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 5431 #define SPI_I2SCFGR_ASTRTEN SPI_I2SCFGR_ASTRTEN_Msk /*!<Asynchronous start enable */
AnnaBridge 165:e614a9f1c9e2 5432 /****************** Bit definition for SPI_I2SPR register *******************/
AnnaBridge 165:e614a9f1c9e2 5433 #define SPI_I2SPR_I2SDIV_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5434 #define SPI_I2SPR_I2SDIV_Msk (0xFFU << SPI_I2SPR_I2SDIV_Pos) /*!< 0x000000FF */
AnnaBridge 165:e614a9f1c9e2 5435 #define SPI_I2SPR_I2SDIV SPI_I2SPR_I2SDIV_Msk /*!<I2S Linear prescaler */
AnnaBridge 165:e614a9f1c9e2 5436 #define SPI_I2SPR_ODD_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 5437 #define SPI_I2SPR_ODD_Msk (0x1U << SPI_I2SPR_ODD_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 5438 #define SPI_I2SPR_ODD SPI_I2SPR_ODD_Msk /*!<Odd factor for the prescaler */
AnnaBridge 165:e614a9f1c9e2 5439 #define SPI_I2SPR_MCKOE_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 5440 #define SPI_I2SPR_MCKOE_Msk (0x1U << SPI_I2SPR_MCKOE_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 5441 #define SPI_I2SPR_MCKOE SPI_I2SPR_MCKOE_Msk /*!<Master Clock Output Enable */
AnnaBridge 165:e614a9f1c9e2 5442
AnnaBridge 165:e614a9f1c9e2 5443 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 5444 /* */
AnnaBridge 165:e614a9f1c9e2 5445 /* System Configuration (SYSCFG) */
AnnaBridge 165:e614a9f1c9e2 5446 /* */
AnnaBridge 165:e614a9f1c9e2 5447 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 5448 /***************** Bit definition for SYSCFG_CFGR1 register ****************/
AnnaBridge 165:e614a9f1c9e2 5449 #define SYSCFG_CFGR1_MEM_MODE_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5450 #define SYSCFG_CFGR1_MEM_MODE_Msk (0x3U << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000003 */
AnnaBridge 165:e614a9f1c9e2 5451 #define SYSCFG_CFGR1_MEM_MODE SYSCFG_CFGR1_MEM_MODE_Msk /*!< SYSCFG_Memory Remap Config */
AnnaBridge 165:e614a9f1c9e2 5452 #define SYSCFG_CFGR1_MEM_MODE_0 (0x1U << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 5453 #define SYSCFG_CFGR1_MEM_MODE_1 (0x2U << SYSCFG_CFGR1_MEM_MODE_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 5454 #define SYSCFG_CFGR1_UFB_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 5455 #define SYSCFG_CFGR1_UFB_Msk (0x1U << SYSCFG_CFGR1_UFB_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 5456 #define SYSCFG_CFGR1_UFB SYSCFG_CFGR1_UFB_Msk /*!< User bank swapping */
AnnaBridge 165:e614a9f1c9e2 5457 #define SYSCFG_CFGR1_BOOT_MODE_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 5458 #define SYSCFG_CFGR1_BOOT_MODE_Msk (0x3U << SYSCFG_CFGR1_BOOT_MODE_Pos) /*!< 0x00000300 */
AnnaBridge 165:e614a9f1c9e2 5459 #define SYSCFG_CFGR1_BOOT_MODE SYSCFG_CFGR1_BOOT_MODE_Msk /*!< SYSCFG_Boot mode Config */
AnnaBridge 165:e614a9f1c9e2 5460 #define SYSCFG_CFGR1_BOOT_MODE_0 (0x1U << SYSCFG_CFGR1_BOOT_MODE_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 5461 #define SYSCFG_CFGR1_BOOT_MODE_1 (0x2U << SYSCFG_CFGR1_BOOT_MODE_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 5462
AnnaBridge 165:e614a9f1c9e2 5463 /***************** Bit definition for SYSCFG_CFGR2 register ****************/
AnnaBridge 165:e614a9f1c9e2 5464 #define SYSCFG_CFGR2_FWDISEN_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5465 #define SYSCFG_CFGR2_FWDISEN_Msk (0x1U << SYSCFG_CFGR2_FWDISEN_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 5466 #define SYSCFG_CFGR2_FWDISEN SYSCFG_CFGR2_FWDISEN_Msk /*!< Firewall disable bit */
AnnaBridge 165:e614a9f1c9e2 5467 #define SYSCFG_CFGR2_I2C_PB6_FMP_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 5468 #define SYSCFG_CFGR2_I2C_PB6_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C_PB6_FMP_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 5469 #define SYSCFG_CFGR2_I2C_PB6_FMP SYSCFG_CFGR2_I2C_PB6_FMP_Msk /*!< I2C PB6 Fast mode plus */
AnnaBridge 165:e614a9f1c9e2 5470 #define SYSCFG_CFGR2_I2C_PB7_FMP_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 5471 #define SYSCFG_CFGR2_I2C_PB7_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C_PB7_FMP_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 5472 #define SYSCFG_CFGR2_I2C_PB7_FMP SYSCFG_CFGR2_I2C_PB7_FMP_Msk /*!< I2C PB7 Fast mode plus */
AnnaBridge 165:e614a9f1c9e2 5473 #define SYSCFG_CFGR2_I2C_PB8_FMP_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 5474 #define SYSCFG_CFGR2_I2C_PB8_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C_PB8_FMP_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 5475 #define SYSCFG_CFGR2_I2C_PB8_FMP SYSCFG_CFGR2_I2C_PB8_FMP_Msk /*!< I2C PB8 Fast mode plus */
AnnaBridge 165:e614a9f1c9e2 5476 #define SYSCFG_CFGR2_I2C_PB9_FMP_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 5477 #define SYSCFG_CFGR2_I2C_PB9_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C_PB9_FMP_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 5478 #define SYSCFG_CFGR2_I2C_PB9_FMP SYSCFG_CFGR2_I2C_PB9_FMP_Msk /*!< I2C PB9 Fast mode plus */
AnnaBridge 165:e614a9f1c9e2 5479 #define SYSCFG_CFGR2_I2C1_FMP_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 5480 #define SYSCFG_CFGR2_I2C1_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C1_FMP_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 5481 #define SYSCFG_CFGR2_I2C1_FMP SYSCFG_CFGR2_I2C1_FMP_Msk /*!< I2C1 Fast mode plus */
AnnaBridge 165:e614a9f1c9e2 5482 #define SYSCFG_CFGR2_I2C2_FMP_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 5483 #define SYSCFG_CFGR2_I2C2_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C2_FMP_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 5484 #define SYSCFG_CFGR2_I2C2_FMP SYSCFG_CFGR2_I2C2_FMP_Msk /*!< I2C2 Fast mode plus */
AnnaBridge 165:e614a9f1c9e2 5485 #define SYSCFG_CFGR2_I2C3_FMP_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 5486 #define SYSCFG_CFGR2_I2C3_FMP_Msk (0x1U << SYSCFG_CFGR2_I2C3_FMP_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 5487 #define SYSCFG_CFGR2_I2C3_FMP SYSCFG_CFGR2_I2C3_FMP_Msk /*!< I2C3 Fast mode plus */
AnnaBridge 165:e614a9f1c9e2 5488
AnnaBridge 165:e614a9f1c9e2 5489 /***************** Bit definition for SYSCFG_EXTICR1 register ***************/
AnnaBridge 165:e614a9f1c9e2 5490 #define SYSCFG_EXTICR1_EXTI0_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5491 #define SYSCFG_EXTICR1_EXTI0_Msk (0xFU << SYSCFG_EXTICR1_EXTI0_Pos) /*!< 0x0000000F */
AnnaBridge 165:e614a9f1c9e2 5492 #define SYSCFG_EXTICR1_EXTI0 SYSCFG_EXTICR1_EXTI0_Msk /*!< EXTI 0 configuration */
AnnaBridge 165:e614a9f1c9e2 5493 #define SYSCFG_EXTICR1_EXTI1_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 5494 #define SYSCFG_EXTICR1_EXTI1_Msk (0xFU << SYSCFG_EXTICR1_EXTI1_Pos) /*!< 0x000000F0 */
AnnaBridge 165:e614a9f1c9e2 5495 #define SYSCFG_EXTICR1_EXTI1 SYSCFG_EXTICR1_EXTI1_Msk /*!< EXTI 1 configuration */
AnnaBridge 165:e614a9f1c9e2 5496 #define SYSCFG_EXTICR1_EXTI2_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 5497 #define SYSCFG_EXTICR1_EXTI2_Msk (0xFU << SYSCFG_EXTICR1_EXTI2_Pos) /*!< 0x00000F00 */
AnnaBridge 165:e614a9f1c9e2 5498 #define SYSCFG_EXTICR1_EXTI2 SYSCFG_EXTICR1_EXTI2_Msk /*!< EXTI 2 configuration */
AnnaBridge 165:e614a9f1c9e2 5499 #define SYSCFG_EXTICR1_EXTI3_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 5500 #define SYSCFG_EXTICR1_EXTI3_Msk (0xFU << SYSCFG_EXTICR1_EXTI3_Pos) /*!< 0x0000F000 */
AnnaBridge 165:e614a9f1c9e2 5501 #define SYSCFG_EXTICR1_EXTI3 SYSCFG_EXTICR1_EXTI3_Msk /*!< EXTI 3 configuration */
AnnaBridge 165:e614a9f1c9e2 5502
AnnaBridge 165:e614a9f1c9e2 5503 /**
AnnaBridge 165:e614a9f1c9e2 5504 * @brief EXTI0 configuration
AnnaBridge 165:e614a9f1c9e2 5505 */
AnnaBridge 165:e614a9f1c9e2 5506 #define SYSCFG_EXTICR1_EXTI0_PA (0x00000000U) /*!< PA[0] pin */
AnnaBridge 165:e614a9f1c9e2 5507 #define SYSCFG_EXTICR1_EXTI0_PB (0x00000001U) /*!< PB[0] pin */
AnnaBridge 165:e614a9f1c9e2 5508 #define SYSCFG_EXTICR1_EXTI0_PC (0x00000002U) /*!< PC[0] pin */
AnnaBridge 165:e614a9f1c9e2 5509 #define SYSCFG_EXTICR1_EXTI0_PD (0x00000003U) /*!< PD[0] pin */
AnnaBridge 165:e614a9f1c9e2 5510 #define SYSCFG_EXTICR1_EXTI0_PE (0x00000004U) /*!< PE[0] pin */
AnnaBridge 165:e614a9f1c9e2 5511 #define SYSCFG_EXTICR1_EXTI0_PH (0x00000005U) /*!< PH[0] pin */
AnnaBridge 165:e614a9f1c9e2 5512
AnnaBridge 165:e614a9f1c9e2 5513 /**
AnnaBridge 165:e614a9f1c9e2 5514 * @brief EXTI1 configuration
AnnaBridge 165:e614a9f1c9e2 5515 */
AnnaBridge 165:e614a9f1c9e2 5516 #define SYSCFG_EXTICR1_EXTI1_PA (0x00000000U) /*!< PA[1] pin */
AnnaBridge 165:e614a9f1c9e2 5517 #define SYSCFG_EXTICR1_EXTI1_PB (0x00000010U) /*!< PB[1] pin */
AnnaBridge 165:e614a9f1c9e2 5518 #define SYSCFG_EXTICR1_EXTI1_PC (0x00000020U) /*!< PC[1] pin */
AnnaBridge 165:e614a9f1c9e2 5519 #define SYSCFG_EXTICR1_EXTI1_PD (0x00000030U) /*!< PD[1] pin */
AnnaBridge 165:e614a9f1c9e2 5520 #define SYSCFG_EXTICR1_EXTI1_PE (0x00000040U) /*!< PE[1] pin */
AnnaBridge 165:e614a9f1c9e2 5521 #define SYSCFG_EXTICR1_EXTI1_PH (0x00000050U) /*!< PH[1] pin */
AnnaBridge 165:e614a9f1c9e2 5522
AnnaBridge 165:e614a9f1c9e2 5523 /**
AnnaBridge 165:e614a9f1c9e2 5524 * @brief EXTI2 configuration
AnnaBridge 165:e614a9f1c9e2 5525 */
AnnaBridge 165:e614a9f1c9e2 5526 #define SYSCFG_EXTICR1_EXTI2_PA (0x00000000U) /*!< PA[2] pin */
AnnaBridge 165:e614a9f1c9e2 5527 #define SYSCFG_EXTICR1_EXTI2_PB (0x00000100U) /*!< PB[2] pin */
AnnaBridge 165:e614a9f1c9e2 5528 #define SYSCFG_EXTICR1_EXTI2_PC (0x00000200U) /*!< PC[2] pin */
AnnaBridge 165:e614a9f1c9e2 5529 #define SYSCFG_EXTICR1_EXTI2_PD (0x00000300U) /*!< PD[2] pin */
AnnaBridge 165:e614a9f1c9e2 5530 #define SYSCFG_EXTICR1_EXTI2_PE (0x00000400U) /*!< PE[2] pin */
AnnaBridge 165:e614a9f1c9e2 5531
AnnaBridge 165:e614a9f1c9e2 5532 /**
AnnaBridge 165:e614a9f1c9e2 5533 * @brief EXTI3 configuration
AnnaBridge 165:e614a9f1c9e2 5534 */
AnnaBridge 165:e614a9f1c9e2 5535 #define SYSCFG_EXTICR1_EXTI3_PA (0x00000000U) /*!< PA[3] pin */
AnnaBridge 165:e614a9f1c9e2 5536 #define SYSCFG_EXTICR1_EXTI3_PB (0x00001000U) /*!< PB[3] pin */
AnnaBridge 165:e614a9f1c9e2 5537 #define SYSCFG_EXTICR1_EXTI3_PC (0x00002000U) /*!< PC[3] pin */
AnnaBridge 165:e614a9f1c9e2 5538 #define SYSCFG_EXTICR1_EXTI3_PD (0x00003000U) /*!< PD[3] pin */
AnnaBridge 165:e614a9f1c9e2 5539 #define SYSCFG_EXTICR1_EXTI3_PE (0x00004000U) /*!< PE[3] pin */
AnnaBridge 165:e614a9f1c9e2 5540
AnnaBridge 165:e614a9f1c9e2 5541 /***************** Bit definition for SYSCFG_EXTICR2 register *****************/
AnnaBridge 165:e614a9f1c9e2 5542 #define SYSCFG_EXTICR2_EXTI4_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5543 #define SYSCFG_EXTICR2_EXTI4_Msk (0xFU << SYSCFG_EXTICR2_EXTI4_Pos) /*!< 0x0000000F */
AnnaBridge 165:e614a9f1c9e2 5544 #define SYSCFG_EXTICR2_EXTI4 SYSCFG_EXTICR2_EXTI4_Msk /*!< EXTI 4 configuration */
AnnaBridge 165:e614a9f1c9e2 5545 #define SYSCFG_EXTICR2_EXTI5_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 5546 #define SYSCFG_EXTICR2_EXTI5_Msk (0xFU << SYSCFG_EXTICR2_EXTI5_Pos) /*!< 0x000000F0 */
AnnaBridge 165:e614a9f1c9e2 5547 #define SYSCFG_EXTICR2_EXTI5 SYSCFG_EXTICR2_EXTI5_Msk /*!< EXTI 5 configuration */
AnnaBridge 165:e614a9f1c9e2 5548 #define SYSCFG_EXTICR2_EXTI6_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 5549 #define SYSCFG_EXTICR2_EXTI6_Msk (0xFU << SYSCFG_EXTICR2_EXTI6_Pos) /*!< 0x00000F00 */
AnnaBridge 165:e614a9f1c9e2 5550 #define SYSCFG_EXTICR2_EXTI6 SYSCFG_EXTICR2_EXTI6_Msk /*!< EXTI 6 configuration */
AnnaBridge 165:e614a9f1c9e2 5551 #define SYSCFG_EXTICR2_EXTI7_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 5552 #define SYSCFG_EXTICR2_EXTI7_Msk (0xFU << SYSCFG_EXTICR2_EXTI7_Pos) /*!< 0x0000F000 */
AnnaBridge 165:e614a9f1c9e2 5553 #define SYSCFG_EXTICR2_EXTI7 SYSCFG_EXTICR2_EXTI7_Msk /*!< EXTI 7 configuration */
AnnaBridge 165:e614a9f1c9e2 5554
AnnaBridge 165:e614a9f1c9e2 5555 /**
AnnaBridge 165:e614a9f1c9e2 5556 * @brief EXTI4 configuration
AnnaBridge 165:e614a9f1c9e2 5557 */
AnnaBridge 165:e614a9f1c9e2 5558 #define SYSCFG_EXTICR2_EXTI4_PA (0x00000000U) /*!< PA[4] pin */
AnnaBridge 165:e614a9f1c9e2 5559 #define SYSCFG_EXTICR2_EXTI4_PB (0x00000001U) /*!< PB[4] pin */
AnnaBridge 165:e614a9f1c9e2 5560 #define SYSCFG_EXTICR2_EXTI4_PC (0x00000002U) /*!< PC[4] pin */
AnnaBridge 165:e614a9f1c9e2 5561 #define SYSCFG_EXTICR2_EXTI4_PD (0x00000003U) /*!< PD[4] pin */
AnnaBridge 165:e614a9f1c9e2 5562 #define SYSCFG_EXTICR2_EXTI4_PE (0x00000004U) /*!< PE[4] pin */
AnnaBridge 165:e614a9f1c9e2 5563
AnnaBridge 165:e614a9f1c9e2 5564 /**
AnnaBridge 165:e614a9f1c9e2 5565 * @brief EXTI5 configuration
AnnaBridge 165:e614a9f1c9e2 5566 */
AnnaBridge 165:e614a9f1c9e2 5567 #define SYSCFG_EXTICR2_EXTI5_PA (0x00000000U) /*!< PA[5] pin */
AnnaBridge 165:e614a9f1c9e2 5568 #define SYSCFG_EXTICR2_EXTI5_PB (0x00000010U) /*!< PB[5] pin */
AnnaBridge 165:e614a9f1c9e2 5569 #define SYSCFG_EXTICR2_EXTI5_PC (0x00000020U) /*!< PC[5] pin */
AnnaBridge 165:e614a9f1c9e2 5570 #define SYSCFG_EXTICR2_EXTI5_PD (0x00000030U) /*!< PD[5] pin */
AnnaBridge 165:e614a9f1c9e2 5571 #define SYSCFG_EXTICR2_EXTI5_PE (0x00000040U) /*!< PE[5] pin */
AnnaBridge 165:e614a9f1c9e2 5572
AnnaBridge 165:e614a9f1c9e2 5573 /**
AnnaBridge 165:e614a9f1c9e2 5574 * @brief EXTI6 configuration
AnnaBridge 165:e614a9f1c9e2 5575 */
AnnaBridge 165:e614a9f1c9e2 5576 #define SYSCFG_EXTICR2_EXTI6_PA (0x00000000U) /*!< PA[6] pin */
AnnaBridge 165:e614a9f1c9e2 5577 #define SYSCFG_EXTICR2_EXTI6_PB (0x00000100U) /*!< PB[6] pin */
AnnaBridge 165:e614a9f1c9e2 5578 #define SYSCFG_EXTICR2_EXTI6_PC (0x00000200U) /*!< PC[6] pin */
AnnaBridge 165:e614a9f1c9e2 5579 #define SYSCFG_EXTICR2_EXTI6_PD (0x00000300U) /*!< PD[6] pin */
AnnaBridge 165:e614a9f1c9e2 5580 #define SYSCFG_EXTICR2_EXTI6_PE (0x00000400U) /*!< PE[6] pin */
AnnaBridge 165:e614a9f1c9e2 5581
AnnaBridge 165:e614a9f1c9e2 5582 /**
AnnaBridge 165:e614a9f1c9e2 5583 * @brief EXTI7 configuration
AnnaBridge 165:e614a9f1c9e2 5584 */
AnnaBridge 165:e614a9f1c9e2 5585 #define SYSCFG_EXTICR2_EXTI7_PA (0x00000000U) /*!< PA[7] pin */
AnnaBridge 165:e614a9f1c9e2 5586 #define SYSCFG_EXTICR2_EXTI7_PB (0x00001000U) /*!< PB[7] pin */
AnnaBridge 165:e614a9f1c9e2 5587 #define SYSCFG_EXTICR2_EXTI7_PC (0x00002000U) /*!< PC[7] pin */
AnnaBridge 165:e614a9f1c9e2 5588 #define SYSCFG_EXTICR2_EXTI7_PD (0x00003000U) /*!< PD[7] pin */
AnnaBridge 165:e614a9f1c9e2 5589 #define SYSCFG_EXTICR2_EXTI7_PE (0x00004000U) /*!< PE[7] pin */
AnnaBridge 165:e614a9f1c9e2 5590
AnnaBridge 165:e614a9f1c9e2 5591 /***************** Bit definition for SYSCFG_EXTICR3 register *****************/
AnnaBridge 165:e614a9f1c9e2 5592 #define SYSCFG_EXTICR3_EXTI8_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5593 #define SYSCFG_EXTICR3_EXTI8_Msk (0xFU << SYSCFG_EXTICR3_EXTI8_Pos) /*!< 0x0000000F */
AnnaBridge 165:e614a9f1c9e2 5594 #define SYSCFG_EXTICR3_EXTI8 SYSCFG_EXTICR3_EXTI8_Msk /*!< EXTI 8 configuration */
AnnaBridge 165:e614a9f1c9e2 5595 #define SYSCFG_EXTICR3_EXTI9_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 5596 #define SYSCFG_EXTICR3_EXTI9_Msk (0xFU << SYSCFG_EXTICR3_EXTI9_Pos) /*!< 0x000000F0 */
AnnaBridge 165:e614a9f1c9e2 5597 #define SYSCFG_EXTICR3_EXTI9 SYSCFG_EXTICR3_EXTI9_Msk /*!< EXTI 9 configuration */
AnnaBridge 165:e614a9f1c9e2 5598 #define SYSCFG_EXTICR3_EXTI10_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 5599 #define SYSCFG_EXTICR3_EXTI10_Msk (0xFU << SYSCFG_EXTICR3_EXTI10_Pos) /*!< 0x00000F00 */
AnnaBridge 165:e614a9f1c9e2 5600 #define SYSCFG_EXTICR3_EXTI10 SYSCFG_EXTICR3_EXTI10_Msk /*!< EXTI 10 configuration */
AnnaBridge 165:e614a9f1c9e2 5601 #define SYSCFG_EXTICR3_EXTI11_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 5602 #define SYSCFG_EXTICR3_EXTI11_Msk (0xFU << SYSCFG_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */
AnnaBridge 165:e614a9f1c9e2 5603 #define SYSCFG_EXTICR3_EXTI11 SYSCFG_EXTICR3_EXTI11_Msk /*!< EXTI 11 configuration */
AnnaBridge 165:e614a9f1c9e2 5604
AnnaBridge 165:e614a9f1c9e2 5605 /**
AnnaBridge 165:e614a9f1c9e2 5606 * @brief EXTI8 configuration
AnnaBridge 165:e614a9f1c9e2 5607 */
AnnaBridge 165:e614a9f1c9e2 5608 #define SYSCFG_EXTICR3_EXTI8_PA (0x00000000U) /*!< PA[8] pin */
AnnaBridge 165:e614a9f1c9e2 5609 #define SYSCFG_EXTICR3_EXTI8_PB (0x00000001U) /*!< PB[8] pin */
AnnaBridge 165:e614a9f1c9e2 5610 #define SYSCFG_EXTICR3_EXTI8_PC (0x00000002U) /*!< PC[8] pin */
AnnaBridge 165:e614a9f1c9e2 5611 #define SYSCFG_EXTICR3_EXTI8_PD (0x00000003U) /*!< PD[8] pin */
AnnaBridge 165:e614a9f1c9e2 5612 #define SYSCFG_EXTICR3_EXTI8_PE (0x00000004U) /*!< PE[8] pin */
AnnaBridge 165:e614a9f1c9e2 5613
AnnaBridge 165:e614a9f1c9e2 5614 /**
AnnaBridge 165:e614a9f1c9e2 5615 * @brief EXTI9 configuration
AnnaBridge 165:e614a9f1c9e2 5616 */
AnnaBridge 165:e614a9f1c9e2 5617 #define SYSCFG_EXTICR3_EXTI9_PA (0x00000000U) /*!< PA[9] pin */
AnnaBridge 165:e614a9f1c9e2 5618 #define SYSCFG_EXTICR3_EXTI9_PB (0x00000010U) /*!< PB[9] pin */
AnnaBridge 165:e614a9f1c9e2 5619 #define SYSCFG_EXTICR3_EXTI9_PC (0x00000020U) /*!< PC[9] pin */
AnnaBridge 165:e614a9f1c9e2 5620 #define SYSCFG_EXTICR3_EXTI9_PD (0x00000030U) /*!< PD[9] pin */
AnnaBridge 165:e614a9f1c9e2 5621 #define SYSCFG_EXTICR3_EXTI9_PE (0x00000040U) /*!< PE[9] pin */
AnnaBridge 165:e614a9f1c9e2 5622 #define SYSCFG_EXTICR3_EXTI9_PH (0x00000050U) /*!< PH[9] pin */
AnnaBridge 165:e614a9f1c9e2 5623
AnnaBridge 165:e614a9f1c9e2 5624 /**
AnnaBridge 165:e614a9f1c9e2 5625 * @brief EXTI10 configuration
AnnaBridge 165:e614a9f1c9e2 5626 */
AnnaBridge 165:e614a9f1c9e2 5627 #define SYSCFG_EXTICR3_EXTI10_PA (0x00000000U) /*!< PA[10] pin */
AnnaBridge 165:e614a9f1c9e2 5628 #define SYSCFG_EXTICR3_EXTI10_PB (0x00000100U) /*!< PB[10] pin */
AnnaBridge 165:e614a9f1c9e2 5629 #define SYSCFG_EXTICR3_EXTI10_PC (0x00000200U) /*!< PC[10] pin */
AnnaBridge 165:e614a9f1c9e2 5630 #define SYSCFG_EXTICR3_EXTI10_PD (0x00000300U) /*!< PD[10] pin */
AnnaBridge 165:e614a9f1c9e2 5631 #define SYSCFG_EXTICR3_EXTI10_PE (0x00000400U) /*!< PE[10] pin */
AnnaBridge 165:e614a9f1c9e2 5632 #define SYSCFG_EXTICR3_EXTI10_PH (0x00000500U) /*!< PH[10] pin */
AnnaBridge 165:e614a9f1c9e2 5633
AnnaBridge 165:e614a9f1c9e2 5634 /**
AnnaBridge 165:e614a9f1c9e2 5635 * @brief EXTI11 configuration
AnnaBridge 165:e614a9f1c9e2 5636 */
AnnaBridge 165:e614a9f1c9e2 5637 #define SYSCFG_EXTICR3_EXTI11_PA (0x00000000U) /*!< PA[11] pin */
AnnaBridge 165:e614a9f1c9e2 5638 #define SYSCFG_EXTICR3_EXTI11_PB (0x00001000U) /*!< PB[11] pin */
AnnaBridge 165:e614a9f1c9e2 5639 #define SYSCFG_EXTICR3_EXTI11_PC (0x00002000U) /*!< PC[11] pin */
AnnaBridge 165:e614a9f1c9e2 5640 #define SYSCFG_EXTICR3_EXTI11_PD (0x00003000U) /*!< PD[11] pin */
AnnaBridge 165:e614a9f1c9e2 5641 #define SYSCFG_EXTICR3_EXTI11_PE (0x00004000U) /*!< PE[11] pin */
AnnaBridge 165:e614a9f1c9e2 5642
AnnaBridge 165:e614a9f1c9e2 5643 /***************** Bit definition for SYSCFG_EXTICR4 register *****************/
AnnaBridge 165:e614a9f1c9e2 5644 #define SYSCFG_EXTICR4_EXTI12_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5645 #define SYSCFG_EXTICR4_EXTI12_Msk (0xFU << SYSCFG_EXTICR4_EXTI12_Pos) /*!< 0x0000000F */
AnnaBridge 165:e614a9f1c9e2 5646 #define SYSCFG_EXTICR4_EXTI12 SYSCFG_EXTICR4_EXTI12_Msk /*!< EXTI 12 configuration */
AnnaBridge 165:e614a9f1c9e2 5647 #define SYSCFG_EXTICR4_EXTI13_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 5648 #define SYSCFG_EXTICR4_EXTI13_Msk (0xFU << SYSCFG_EXTICR4_EXTI13_Pos) /*!< 0x000000F0 */
AnnaBridge 165:e614a9f1c9e2 5649 #define SYSCFG_EXTICR4_EXTI13 SYSCFG_EXTICR4_EXTI13_Msk /*!< EXTI 13 configuration */
AnnaBridge 165:e614a9f1c9e2 5650 #define SYSCFG_EXTICR4_EXTI14_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 5651 #define SYSCFG_EXTICR4_EXTI14_Msk (0xFU << SYSCFG_EXTICR4_EXTI14_Pos) /*!< 0x00000F00 */
AnnaBridge 165:e614a9f1c9e2 5652 #define SYSCFG_EXTICR4_EXTI14 SYSCFG_EXTICR4_EXTI14_Msk /*!< EXTI 14 configuration */
AnnaBridge 165:e614a9f1c9e2 5653 #define SYSCFG_EXTICR4_EXTI15_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 5654 #define SYSCFG_EXTICR4_EXTI15_Msk (0xFU << SYSCFG_EXTICR4_EXTI15_Pos) /*!< 0x0000F000 */
AnnaBridge 165:e614a9f1c9e2 5655 #define SYSCFG_EXTICR4_EXTI15 SYSCFG_EXTICR4_EXTI15_Msk /*!< EXTI 15 configuration */
AnnaBridge 165:e614a9f1c9e2 5656
AnnaBridge 165:e614a9f1c9e2 5657 /**
AnnaBridge 165:e614a9f1c9e2 5658 * @brief EXTI12 configuration
AnnaBridge 165:e614a9f1c9e2 5659 */
AnnaBridge 165:e614a9f1c9e2 5660 #define SYSCFG_EXTICR4_EXTI12_PA (0x00000000U) /*!< PA[12] pin */
AnnaBridge 165:e614a9f1c9e2 5661 #define SYSCFG_EXTICR4_EXTI12_PB (0x00000001U) /*!< PB[12] pin */
AnnaBridge 165:e614a9f1c9e2 5662 #define SYSCFG_EXTICR4_EXTI12_PC (0x00000002U) /*!< PC[12] pin */
AnnaBridge 165:e614a9f1c9e2 5663 #define SYSCFG_EXTICR4_EXTI12_PD (0x00000003U) /*!< PD[12] pin */
AnnaBridge 165:e614a9f1c9e2 5664 #define SYSCFG_EXTICR4_EXTI12_PE (0x00000004U) /*!< PE[12] pin */
AnnaBridge 165:e614a9f1c9e2 5665
AnnaBridge 165:e614a9f1c9e2 5666 /**
AnnaBridge 165:e614a9f1c9e2 5667 * @brief EXTI13 configuration
AnnaBridge 165:e614a9f1c9e2 5668 */
AnnaBridge 165:e614a9f1c9e2 5669 #define SYSCFG_EXTICR4_EXTI13_PA (0x00000000U) /*!< PA[13] pin */
AnnaBridge 165:e614a9f1c9e2 5670 #define SYSCFG_EXTICR4_EXTI13_PB (0x00000010U) /*!< PB[13] pin */
AnnaBridge 165:e614a9f1c9e2 5671 #define SYSCFG_EXTICR4_EXTI13_PC (0x00000020U) /*!< PC[13] pin */
AnnaBridge 165:e614a9f1c9e2 5672 #define SYSCFG_EXTICR4_EXTI13_PD (0x00000030U) /*!< PD[13] pin */
AnnaBridge 165:e614a9f1c9e2 5673 #define SYSCFG_EXTICR4_EXTI13_PE (0x00000040U) /*!< PE[13] pin */
AnnaBridge 165:e614a9f1c9e2 5674
AnnaBridge 165:e614a9f1c9e2 5675 /**
AnnaBridge 165:e614a9f1c9e2 5676 * @brief EXTI14 configuration
AnnaBridge 165:e614a9f1c9e2 5677 */
AnnaBridge 165:e614a9f1c9e2 5678 #define SYSCFG_EXTICR4_EXTI14_PA (0x00000000U) /*!< PA[14] pin */
AnnaBridge 165:e614a9f1c9e2 5679 #define SYSCFG_EXTICR4_EXTI14_PB (0x00000100U) /*!< PB[14] pin */
AnnaBridge 165:e614a9f1c9e2 5680 #define SYSCFG_EXTICR4_EXTI14_PC (0x00000200U) /*!< PC[14] pin */
AnnaBridge 165:e614a9f1c9e2 5681 #define SYSCFG_EXTICR4_EXTI14_PD (0x00000300U) /*!< PD[14] pin */
AnnaBridge 165:e614a9f1c9e2 5682 #define SYSCFG_EXTICR4_EXTI14_PE (0x00000400U) /*!< PE[14] pin */
AnnaBridge 165:e614a9f1c9e2 5683
AnnaBridge 165:e614a9f1c9e2 5684 /**
AnnaBridge 165:e614a9f1c9e2 5685 * @brief EXTI15 configuration
AnnaBridge 165:e614a9f1c9e2 5686 */
AnnaBridge 165:e614a9f1c9e2 5687 #define SYSCFG_EXTICR4_EXTI15_PA (0x00000000U) /*!< PA[15] pin */
AnnaBridge 165:e614a9f1c9e2 5688 #define SYSCFG_EXTICR4_EXTI15_PB (0x00001000U) /*!< PB[15] pin */
AnnaBridge 165:e614a9f1c9e2 5689 #define SYSCFG_EXTICR4_EXTI15_PC (0x00002000U) /*!< PC[15] pin */
AnnaBridge 165:e614a9f1c9e2 5690 #define SYSCFG_EXTICR4_EXTI15_PD (0x00003000U) /*!< PD[15] pin */
AnnaBridge 165:e614a9f1c9e2 5691 #define SYSCFG_EXTICR4_EXTI15_PE (0x00004000U) /*!< PE[15] pin */
AnnaBridge 165:e614a9f1c9e2 5692
AnnaBridge 165:e614a9f1c9e2 5693
AnnaBridge 165:e614a9f1c9e2 5694 /***************** Bit definition for SYSCFG_CFGR3 register ****************/
AnnaBridge 165:e614a9f1c9e2 5695 #define SYSCFG_CFGR3_VREF_OUT_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 5696 #define SYSCFG_CFGR3_VREF_OUT_Msk (0x3U << SYSCFG_CFGR3_VREF_OUT_Pos) /*!< 0x00000030 */
AnnaBridge 165:e614a9f1c9e2 5697 #define SYSCFG_CFGR3_VREF_OUT SYSCFG_CFGR3_VREF_OUT_Msk /*!< Verf_ADC connection bit */
AnnaBridge 165:e614a9f1c9e2 5698 #define SYSCFG_CFGR3_VREF_OUT_0 (0x1U << SYSCFG_CFGR3_VREF_OUT_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 5699 #define SYSCFG_CFGR3_VREF_OUT_1 (0x2U << SYSCFG_CFGR3_VREF_OUT_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 5700 #define SYSCFG_CFGR3_ENBUF_VREFINT_ADC_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 5701 #define SYSCFG_CFGR3_ENBUF_VREFINT_ADC_Msk (0x1U << SYSCFG_CFGR3_ENBUF_VREFINT_ADC_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 5702 #define SYSCFG_CFGR3_ENBUF_VREFINT_ADC SYSCFG_CFGR3_ENBUF_VREFINT_ADC_Msk /*!< VREFINT reference for ADC enable bit */
AnnaBridge 165:e614a9f1c9e2 5703 #define SYSCFG_CFGR3_ENBUF_SENSOR_ADC_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 5704 #define SYSCFG_CFGR3_ENBUF_SENSOR_ADC_Msk (0x1U << SYSCFG_CFGR3_ENBUF_SENSOR_ADC_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 5705 #define SYSCFG_CFGR3_ENBUF_SENSOR_ADC SYSCFG_CFGR3_ENBUF_SENSOR_ADC_Msk /*!< Sensor reference for ADC enable bit */
AnnaBridge 165:e614a9f1c9e2 5706 #define SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 5707 #define SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP_Msk (0x1U << SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 5708 #define SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP_Msk /*!< VREFINT reference for comparator 2 enable bit */
AnnaBridge 165:e614a9f1c9e2 5709 #define SYSCFG_CFGR3_ENREF_HSI48_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 5710 #define SYSCFG_CFGR3_ENREF_HSI48_Msk (0x1U << SYSCFG_CFGR3_ENREF_HSI48_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 5711 #define SYSCFG_CFGR3_ENREF_HSI48 SYSCFG_CFGR3_ENREF_HSI48_Msk /*!< VREFINT reference or 48 MHz RC oscillator enable bit */
AnnaBridge 165:e614a9f1c9e2 5712 #define SYSCFG_CFGR3_VREFINT_RDYF_Pos (30U)
AnnaBridge 165:e614a9f1c9e2 5713 #define SYSCFG_CFGR3_VREFINT_RDYF_Msk (0x1U << SYSCFG_CFGR3_VREFINT_RDYF_Pos) /*!< 0x40000000 */
AnnaBridge 165:e614a9f1c9e2 5714 #define SYSCFG_CFGR3_VREFINT_RDYF SYSCFG_CFGR3_VREFINT_RDYF_Msk /*!< VREFINT ready flag */
AnnaBridge 165:e614a9f1c9e2 5715 #define SYSCFG_CFGR3_REF_LOCK_Pos (31U)
AnnaBridge 165:e614a9f1c9e2 5716 #define SYSCFG_CFGR3_REF_LOCK_Msk (0x1U << SYSCFG_CFGR3_REF_LOCK_Pos) /*!< 0x80000000 */
AnnaBridge 165:e614a9f1c9e2 5717 #define SYSCFG_CFGR3_REF_LOCK SYSCFG_CFGR3_REF_LOCK_Msk /*!< CFGR3 lock bit */
AnnaBridge 165:e614a9f1c9e2 5718
AnnaBridge 165:e614a9f1c9e2 5719 /* Legacy defines */
AnnaBridge 165:e614a9f1c9e2 5720
AnnaBridge 165:e614a9f1c9e2 5721 #define SYSCFG_CFGR3_ENBUF_BGAP_ADC SYSCFG_CFGR3_ENBUF_VREFINT_ADC
AnnaBridge 165:e614a9f1c9e2 5722 #define SYSCFG_CFGR3_ENBUFLP_BGAP_COMP SYSCFG_CFGR3_ENBUFLP_VREFINT_COMP
AnnaBridge 165:e614a9f1c9e2 5723 #define SYSCFG_CFGR3_ENREF_RC48MHz SYSCFG_CFGR3_ENREF_HSI48
AnnaBridge 165:e614a9f1c9e2 5724 #define SYSCFG_CFGR3_REF_RC48MHz_RDYF SYSCFG_CFGR3_VREFINT_RDYF
AnnaBridge 165:e614a9f1c9e2 5725 #define SYSCFG_CFGR3_REF_HSI48_RDYF SYSCFG_CFGR3_VREFINT_RDYF
AnnaBridge 165:e614a9f1c9e2 5726 #define SYSCFG_VREFINT_ADC_RDYF SYSCFG_CFGR3_VREFINT_RDYF
AnnaBridge 165:e614a9f1c9e2 5727 #define SYSCFG_CFGR3_SENSOR_ADC_RDYF SYSCFG_CFGR3_VREFINT_RDYF
AnnaBridge 165:e614a9f1c9e2 5728 #define SYSCFG_CFGR3_VREFINT_ADC_RDYF SYSCFG_CFGR3_VREFINT_RDYF
AnnaBridge 165:e614a9f1c9e2 5729 #define SYSCFG_CFGR3_VREFINT_COMP_RDYF SYSCFG_CFGR3_VREFINT_RDYF
AnnaBridge 165:e614a9f1c9e2 5730
AnnaBridge 165:e614a9f1c9e2 5731 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 5732 /* */
AnnaBridge 165:e614a9f1c9e2 5733 /* Timers (TIM) */
AnnaBridge 165:e614a9f1c9e2 5734 /* */
AnnaBridge 165:e614a9f1c9e2 5735 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 5736 /*
AnnaBridge 165:e614a9f1c9e2 5737 * @brief Specific device feature definitions (not present on all devices in the STM32L0 family)
AnnaBridge 165:e614a9f1c9e2 5738 */
AnnaBridge 165:e614a9f1c9e2 5739 #if defined (STM32L071xx) || defined (STM32L072xx) || defined (STM32L073xx) \
AnnaBridge 165:e614a9f1c9e2 5740 || defined (STM32L081xx) || defined (STM32L082xx) || defined (STM32L083xx)
AnnaBridge 165:e614a9f1c9e2 5741 #define TIM_TIM2_REMAP_HSI_SUPPORT /*!<Support remap HSI on TIM2 */
AnnaBridge 165:e614a9f1c9e2 5742 #define TIM_TIM2_REMAP_HSI48_SUPPORT /*!<Support remap HSI48 on TIM2 */
AnnaBridge 165:e614a9f1c9e2 5743 #else
AnnaBridge 165:e614a9f1c9e2 5744 #define TIM_TIM2_REMAP_HSI48_SUPPORT /*!<Support remap HSI48 on TIM2 */
AnnaBridge 165:e614a9f1c9e2 5745 #endif
AnnaBridge 165:e614a9f1c9e2 5746
AnnaBridge 165:e614a9f1c9e2 5747 /******************* Bit definition for TIM_CR1 register ********************/
AnnaBridge 165:e614a9f1c9e2 5748 #define TIM_CR1_CEN_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5749 #define TIM_CR1_CEN_Msk (0x1U << TIM_CR1_CEN_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 5750 #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */
AnnaBridge 165:e614a9f1c9e2 5751 #define TIM_CR1_UDIS_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 5752 #define TIM_CR1_UDIS_Msk (0x1U << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 5753 #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */
AnnaBridge 165:e614a9f1c9e2 5754 #define TIM_CR1_URS_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 5755 #define TIM_CR1_URS_Msk (0x1U << TIM_CR1_URS_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 5756 #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */
AnnaBridge 165:e614a9f1c9e2 5757 #define TIM_CR1_OPM_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 5758 #define TIM_CR1_OPM_Msk (0x1U << TIM_CR1_OPM_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 5759 #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */
AnnaBridge 165:e614a9f1c9e2 5760 #define TIM_CR1_DIR_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 5761 #define TIM_CR1_DIR_Msk (0x1U << TIM_CR1_DIR_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 5762 #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */
AnnaBridge 165:e614a9f1c9e2 5763
AnnaBridge 165:e614a9f1c9e2 5764 #define TIM_CR1_CMS_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 5765 #define TIM_CR1_CMS_Msk (0x3U << TIM_CR1_CMS_Pos) /*!< 0x00000060 */
AnnaBridge 165:e614a9f1c9e2 5766 #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */
AnnaBridge 165:e614a9f1c9e2 5767 #define TIM_CR1_CMS_0 (0x1U << TIM_CR1_CMS_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 5768 #define TIM_CR1_CMS_1 (0x2U << TIM_CR1_CMS_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 5769
AnnaBridge 165:e614a9f1c9e2 5770 #define TIM_CR1_ARPE_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 5771 #define TIM_CR1_ARPE_Msk (0x1U << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 5772 #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */
AnnaBridge 165:e614a9f1c9e2 5773
AnnaBridge 165:e614a9f1c9e2 5774 #define TIM_CR1_CKD_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 5775 #define TIM_CR1_CKD_Msk (0x3U << TIM_CR1_CKD_Pos) /*!< 0x00000300 */
AnnaBridge 165:e614a9f1c9e2 5776 #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */
AnnaBridge 165:e614a9f1c9e2 5777 #define TIM_CR1_CKD_0 (0x1U << TIM_CR1_CKD_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 5778 #define TIM_CR1_CKD_1 (0x2U << TIM_CR1_CKD_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 5779
AnnaBridge 165:e614a9f1c9e2 5780 /******************* Bit definition for TIM_CR2 register ********************/
AnnaBridge 165:e614a9f1c9e2 5781 #define TIM_CR2_CCDS_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 5782 #define TIM_CR2_CCDS_Msk (0x1U << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 5783 #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */
AnnaBridge 165:e614a9f1c9e2 5784
AnnaBridge 165:e614a9f1c9e2 5785 #define TIM_CR2_MMS_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 5786 #define TIM_CR2_MMS_Msk (0x7U << TIM_CR2_MMS_Pos) /*!< 0x00000070 */
AnnaBridge 165:e614a9f1c9e2 5787 #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */
AnnaBridge 165:e614a9f1c9e2 5788 #define TIM_CR2_MMS_0 (0x1U << TIM_CR2_MMS_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 5789 #define TIM_CR2_MMS_1 (0x2U << TIM_CR2_MMS_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 5790 #define TIM_CR2_MMS_2 (0x4U << TIM_CR2_MMS_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 5791
AnnaBridge 165:e614a9f1c9e2 5792 #define TIM_CR2_TI1S_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 5793 #define TIM_CR2_TI1S_Msk (0x1U << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 5794 #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */
AnnaBridge 165:e614a9f1c9e2 5795
AnnaBridge 165:e614a9f1c9e2 5796 /******************* Bit definition for TIM_SMCR register *******************/
AnnaBridge 165:e614a9f1c9e2 5797 #define TIM_SMCR_SMS_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5798 #define TIM_SMCR_SMS_Msk (0x7U << TIM_SMCR_SMS_Pos) /*!< 0x00000007 */
AnnaBridge 165:e614a9f1c9e2 5799 #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */
AnnaBridge 165:e614a9f1c9e2 5800 #define TIM_SMCR_SMS_0 (0x1U << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 5801 #define TIM_SMCR_SMS_1 (0x2U << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 5802 #define TIM_SMCR_SMS_2 (0x4U << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 5803
AnnaBridge 165:e614a9f1c9e2 5804 #define TIM_SMCR_OCCS_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 5805 #define TIM_SMCR_OCCS_Msk (0x1U << TIM_SMCR_OCCS_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 5806 #define TIM_SMCR_OCCS TIM_SMCR_OCCS_Msk /*!< OCREF clear selection */
AnnaBridge 165:e614a9f1c9e2 5807
AnnaBridge 165:e614a9f1c9e2 5808 #define TIM_SMCR_TS_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 5809 #define TIM_SMCR_TS_Msk (0x7U << TIM_SMCR_TS_Pos) /*!< 0x00000070 */
AnnaBridge 165:e614a9f1c9e2 5810 #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */
AnnaBridge 165:e614a9f1c9e2 5811 #define TIM_SMCR_TS_0 (0x1U << TIM_SMCR_TS_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 5812 #define TIM_SMCR_TS_1 (0x2U << TIM_SMCR_TS_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 5813 #define TIM_SMCR_TS_2 (0x4U << TIM_SMCR_TS_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 5814
AnnaBridge 165:e614a9f1c9e2 5815 #define TIM_SMCR_MSM_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 5816 #define TIM_SMCR_MSM_Msk (0x1U << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 5817 #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */
AnnaBridge 165:e614a9f1c9e2 5818
AnnaBridge 165:e614a9f1c9e2 5819 #define TIM_SMCR_ETF_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 5820 #define TIM_SMCR_ETF_Msk (0xFU << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */
AnnaBridge 165:e614a9f1c9e2 5821 #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */
AnnaBridge 165:e614a9f1c9e2 5822 #define TIM_SMCR_ETF_0 (0x1U << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 5823 #define TIM_SMCR_ETF_1 (0x2U << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 5824 #define TIM_SMCR_ETF_2 (0x4U << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 5825 #define TIM_SMCR_ETF_3 (0x8U << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 5826
AnnaBridge 165:e614a9f1c9e2 5827 #define TIM_SMCR_ETPS_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 5828 #define TIM_SMCR_ETPS_Msk (0x3U << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */
AnnaBridge 165:e614a9f1c9e2 5829 #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */
AnnaBridge 165:e614a9f1c9e2 5830 #define TIM_SMCR_ETPS_0 (0x1U << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 5831 #define TIM_SMCR_ETPS_1 (0x2U << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 5832
AnnaBridge 165:e614a9f1c9e2 5833 #define TIM_SMCR_ECE_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 5834 #define TIM_SMCR_ECE_Msk (0x1U << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 5835 #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */
AnnaBridge 165:e614a9f1c9e2 5836 #define TIM_SMCR_ETP_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 5837 #define TIM_SMCR_ETP_Msk (0x1U << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 5838 #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */
AnnaBridge 165:e614a9f1c9e2 5839
AnnaBridge 165:e614a9f1c9e2 5840 /******************* Bit definition for TIM_DIER register *******************/
AnnaBridge 165:e614a9f1c9e2 5841 #define TIM_DIER_UIE_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5842 #define TIM_DIER_UIE_Msk (0x1U << TIM_DIER_UIE_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 5843 #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */
AnnaBridge 165:e614a9f1c9e2 5844 #define TIM_DIER_CC1IE_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 5845 #define TIM_DIER_CC1IE_Msk (0x1U << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 5846 #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */
AnnaBridge 165:e614a9f1c9e2 5847 #define TIM_DIER_CC2IE_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 5848 #define TIM_DIER_CC2IE_Msk (0x1U << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 5849 #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */
AnnaBridge 165:e614a9f1c9e2 5850 #define TIM_DIER_CC3IE_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 5851 #define TIM_DIER_CC3IE_Msk (0x1U << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 5852 #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */
AnnaBridge 165:e614a9f1c9e2 5853 #define TIM_DIER_CC4IE_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 5854 #define TIM_DIER_CC4IE_Msk (0x1U << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 5855 #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */
AnnaBridge 165:e614a9f1c9e2 5856 #define TIM_DIER_TIE_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 5857 #define TIM_DIER_TIE_Msk (0x1U << TIM_DIER_TIE_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 5858 #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */
AnnaBridge 165:e614a9f1c9e2 5859 #define TIM_DIER_UDE_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 5860 #define TIM_DIER_UDE_Msk (0x1U << TIM_DIER_UDE_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 5861 #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */
AnnaBridge 165:e614a9f1c9e2 5862 #define TIM_DIER_CC1DE_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 5863 #define TIM_DIER_CC1DE_Msk (0x1U << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 5864 #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */
AnnaBridge 165:e614a9f1c9e2 5865 #define TIM_DIER_CC2DE_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 5866 #define TIM_DIER_CC2DE_Msk (0x1U << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 5867 #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */
AnnaBridge 165:e614a9f1c9e2 5868 #define TIM_DIER_CC3DE_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 5869 #define TIM_DIER_CC3DE_Msk (0x1U << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 5870 #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */
AnnaBridge 165:e614a9f1c9e2 5871 #define TIM_DIER_CC4DE_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 5872 #define TIM_DIER_CC4DE_Msk (0x1U << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 5873 #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */
AnnaBridge 165:e614a9f1c9e2 5874 #define TIM_DIER_TDE_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 5875 #define TIM_DIER_TDE_Msk (0x1U << TIM_DIER_TDE_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 5876 #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */
AnnaBridge 165:e614a9f1c9e2 5877
AnnaBridge 165:e614a9f1c9e2 5878 /******************** Bit definition for TIM_SR register ********************/
AnnaBridge 165:e614a9f1c9e2 5879 #define TIM_SR_UIF_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5880 #define TIM_SR_UIF_Msk (0x1U << TIM_SR_UIF_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 5881 #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */
AnnaBridge 165:e614a9f1c9e2 5882 #define TIM_SR_CC1IF_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 5883 #define TIM_SR_CC1IF_Msk (0x1U << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 5884 #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */
AnnaBridge 165:e614a9f1c9e2 5885 #define TIM_SR_CC2IF_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 5886 #define TIM_SR_CC2IF_Msk (0x1U << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 5887 #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */
AnnaBridge 165:e614a9f1c9e2 5888 #define TIM_SR_CC3IF_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 5889 #define TIM_SR_CC3IF_Msk (0x1U << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 5890 #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */
AnnaBridge 165:e614a9f1c9e2 5891 #define TIM_SR_CC4IF_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 5892 #define TIM_SR_CC4IF_Msk (0x1U << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 5893 #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */
AnnaBridge 165:e614a9f1c9e2 5894 #define TIM_SR_TIF_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 5895 #define TIM_SR_TIF_Msk (0x1U << TIM_SR_TIF_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 5896 #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */
AnnaBridge 165:e614a9f1c9e2 5897 #define TIM_SR_CC1OF_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 5898 #define TIM_SR_CC1OF_Msk (0x1U << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 5899 #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */
AnnaBridge 165:e614a9f1c9e2 5900 #define TIM_SR_CC2OF_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 5901 #define TIM_SR_CC2OF_Msk (0x1U << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 5902 #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */
AnnaBridge 165:e614a9f1c9e2 5903 #define TIM_SR_CC3OF_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 5904 #define TIM_SR_CC3OF_Msk (0x1U << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 5905 #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */
AnnaBridge 165:e614a9f1c9e2 5906 #define TIM_SR_CC4OF_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 5907 #define TIM_SR_CC4OF_Msk (0x1U << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 5908 #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */
AnnaBridge 165:e614a9f1c9e2 5909
AnnaBridge 165:e614a9f1c9e2 5910 /******************* Bit definition for TIM_EGR register ********************/
AnnaBridge 165:e614a9f1c9e2 5911 #define TIM_EGR_UG_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5912 #define TIM_EGR_UG_Msk (0x1U << TIM_EGR_UG_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 5913 #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */
AnnaBridge 165:e614a9f1c9e2 5914 #define TIM_EGR_CC1G_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 5915 #define TIM_EGR_CC1G_Msk (0x1U << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 5916 #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */
AnnaBridge 165:e614a9f1c9e2 5917 #define TIM_EGR_CC2G_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 5918 #define TIM_EGR_CC2G_Msk (0x1U << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 5919 #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */
AnnaBridge 165:e614a9f1c9e2 5920 #define TIM_EGR_CC3G_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 5921 #define TIM_EGR_CC3G_Msk (0x1U << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 5922 #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */
AnnaBridge 165:e614a9f1c9e2 5923 #define TIM_EGR_CC4G_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 5924 #define TIM_EGR_CC4G_Msk (0x1U << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 5925 #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */
AnnaBridge 165:e614a9f1c9e2 5926 #define TIM_EGR_TG_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 5927 #define TIM_EGR_TG_Msk (0x1U << TIM_EGR_TG_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 5928 #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */
AnnaBridge 165:e614a9f1c9e2 5929
AnnaBridge 165:e614a9f1c9e2 5930 /****************** Bit definition for TIM_CCMR1 register *******************/
AnnaBridge 165:e614a9f1c9e2 5931 #define TIM_CCMR1_CC1S_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 5932 #define TIM_CCMR1_CC1S_Msk (0x3U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */
AnnaBridge 165:e614a9f1c9e2 5933 #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
AnnaBridge 165:e614a9f1c9e2 5934 #define TIM_CCMR1_CC1S_0 (0x1U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 5935 #define TIM_CCMR1_CC1S_1 (0x2U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 5936
AnnaBridge 165:e614a9f1c9e2 5937 #define TIM_CCMR1_OC1FE_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 5938 #define TIM_CCMR1_OC1FE_Msk (0x1U << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 5939 #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */
AnnaBridge 165:e614a9f1c9e2 5940 #define TIM_CCMR1_OC1PE_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 5941 #define TIM_CCMR1_OC1PE_Msk (0x1U << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 5942 #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */
AnnaBridge 165:e614a9f1c9e2 5943
AnnaBridge 165:e614a9f1c9e2 5944 #define TIM_CCMR1_OC1M_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 5945 #define TIM_CCMR1_OC1M_Msk (0x7U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000070 */
AnnaBridge 165:e614a9f1c9e2 5946 #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
AnnaBridge 165:e614a9f1c9e2 5947 #define TIM_CCMR1_OC1M_0 (0x1U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 5948 #define TIM_CCMR1_OC1M_1 (0x2U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 5949 #define TIM_CCMR1_OC1M_2 (0x4U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 5950
AnnaBridge 165:e614a9f1c9e2 5951 #define TIM_CCMR1_OC1CE_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 5952 #define TIM_CCMR1_OC1CE_Msk (0x1U << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 5953 #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1Clear Enable */
AnnaBridge 165:e614a9f1c9e2 5954
AnnaBridge 165:e614a9f1c9e2 5955 #define TIM_CCMR1_CC2S_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 5956 #define TIM_CCMR1_CC2S_Msk (0x3U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */
AnnaBridge 165:e614a9f1c9e2 5957 #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
AnnaBridge 165:e614a9f1c9e2 5958 #define TIM_CCMR1_CC2S_0 (0x1U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 5959 #define TIM_CCMR1_CC2S_1 (0x2U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 5960
AnnaBridge 165:e614a9f1c9e2 5961 #define TIM_CCMR1_OC2FE_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 5962 #define TIM_CCMR1_OC2FE_Msk (0x1U << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 5963 #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */
AnnaBridge 165:e614a9f1c9e2 5964 #define TIM_CCMR1_OC2PE_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 5965 #define TIM_CCMR1_OC2PE_Msk (0x1U << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 5966 #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */
AnnaBridge 165:e614a9f1c9e2 5967
AnnaBridge 165:e614a9f1c9e2 5968 #define TIM_CCMR1_OC2M_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 5969 #define TIM_CCMR1_OC2M_Msk (0x7U << TIM_CCMR1_OC2M_Pos) /*!< 0x00007000 */
AnnaBridge 165:e614a9f1c9e2 5970 #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
AnnaBridge 165:e614a9f1c9e2 5971 #define TIM_CCMR1_OC2M_0 (0x1U << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 5972 #define TIM_CCMR1_OC2M_1 (0x2U << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 5973 #define TIM_CCMR1_OC2M_2 (0x4U << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 5974
AnnaBridge 165:e614a9f1c9e2 5975 #define TIM_CCMR1_OC2CE_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 5976 #define TIM_CCMR1_OC2CE_Msk (0x1U << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 5977 #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */
AnnaBridge 165:e614a9f1c9e2 5978
AnnaBridge 165:e614a9f1c9e2 5979 /*----------------------------------------------------------------------------*/
AnnaBridge 165:e614a9f1c9e2 5980
AnnaBridge 165:e614a9f1c9e2 5981 #define TIM_CCMR1_IC1PSC_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 5982 #define TIM_CCMR1_IC1PSC_Msk (0x3U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */
AnnaBridge 165:e614a9f1c9e2 5983 #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
AnnaBridge 165:e614a9f1c9e2 5984 #define TIM_CCMR1_IC1PSC_0 (0x1U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 5985 #define TIM_CCMR1_IC1PSC_1 (0x2U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 5986
AnnaBridge 165:e614a9f1c9e2 5987 #define TIM_CCMR1_IC1F_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 5988 #define TIM_CCMR1_IC1F_Msk (0xFU << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */
AnnaBridge 165:e614a9f1c9e2 5989 #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
AnnaBridge 165:e614a9f1c9e2 5990 #define TIM_CCMR1_IC1F_0 (0x1U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 5991 #define TIM_CCMR1_IC1F_1 (0x2U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 5992 #define TIM_CCMR1_IC1F_2 (0x4U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 5993 #define TIM_CCMR1_IC1F_3 (0x8U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 5994
AnnaBridge 165:e614a9f1c9e2 5995 #define TIM_CCMR1_IC2PSC_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 5996 #define TIM_CCMR1_IC2PSC_Msk (0x3U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */
AnnaBridge 165:e614a9f1c9e2 5997 #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
AnnaBridge 165:e614a9f1c9e2 5998 #define TIM_CCMR1_IC2PSC_0 (0x1U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 5999 #define TIM_CCMR1_IC2PSC_1 (0x2U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 6000
AnnaBridge 165:e614a9f1c9e2 6001 #define TIM_CCMR1_IC2F_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 6002 #define TIM_CCMR1_IC2F_Msk (0xFU << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */
AnnaBridge 165:e614a9f1c9e2 6003 #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
AnnaBridge 165:e614a9f1c9e2 6004 #define TIM_CCMR1_IC2F_0 (0x1U << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 6005 #define TIM_CCMR1_IC2F_1 (0x2U << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 6006 #define TIM_CCMR1_IC2F_2 (0x4U << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 6007 #define TIM_CCMR1_IC2F_3 (0x8U << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 6008
AnnaBridge 165:e614a9f1c9e2 6009 /****************** Bit definition for TIM_CCMR2 register *******************/
AnnaBridge 165:e614a9f1c9e2 6010 #define TIM_CCMR2_CC3S_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 6011 #define TIM_CCMR2_CC3S_Msk (0x3U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */
AnnaBridge 165:e614a9f1c9e2 6012 #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
AnnaBridge 165:e614a9f1c9e2 6013 #define TIM_CCMR2_CC3S_0 (0x1U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 6014 #define TIM_CCMR2_CC3S_1 (0x2U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 6015
AnnaBridge 165:e614a9f1c9e2 6016 #define TIM_CCMR2_OC3FE_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 6017 #define TIM_CCMR2_OC3FE_Msk (0x1U << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 6018 #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */
AnnaBridge 165:e614a9f1c9e2 6019 #define TIM_CCMR2_OC3PE_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 6020 #define TIM_CCMR2_OC3PE_Msk (0x1U << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 6021 #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */
AnnaBridge 165:e614a9f1c9e2 6022
AnnaBridge 165:e614a9f1c9e2 6023 #define TIM_CCMR2_OC3M_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 6024 #define TIM_CCMR2_OC3M_Msk (0x7U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000070 */
AnnaBridge 165:e614a9f1c9e2 6025 #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
AnnaBridge 165:e614a9f1c9e2 6026 #define TIM_CCMR2_OC3M_0 (0x1U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 6027 #define TIM_CCMR2_OC3M_1 (0x2U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 6028 #define TIM_CCMR2_OC3M_2 (0x4U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 6029
AnnaBridge 165:e614a9f1c9e2 6030 #define TIM_CCMR2_OC3CE_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 6031 #define TIM_CCMR2_OC3CE_Msk (0x1U << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 6032 #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */
AnnaBridge 165:e614a9f1c9e2 6033
AnnaBridge 165:e614a9f1c9e2 6034 #define TIM_CCMR2_CC4S_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 6035 #define TIM_CCMR2_CC4S_Msk (0x3U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */
AnnaBridge 165:e614a9f1c9e2 6036 #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
AnnaBridge 165:e614a9f1c9e2 6037 #define TIM_CCMR2_CC4S_0 (0x1U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 6038 #define TIM_CCMR2_CC4S_1 (0x2U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 6039
AnnaBridge 165:e614a9f1c9e2 6040 #define TIM_CCMR2_OC4FE_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 6041 #define TIM_CCMR2_OC4FE_Msk (0x1U << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 6042 #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */
AnnaBridge 165:e614a9f1c9e2 6043 #define TIM_CCMR2_OC4PE_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 6044 #define TIM_CCMR2_OC4PE_Msk (0x1U << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 6045 #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */
AnnaBridge 165:e614a9f1c9e2 6046
AnnaBridge 165:e614a9f1c9e2 6047 #define TIM_CCMR2_OC4M_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 6048 #define TIM_CCMR2_OC4M_Msk (0x7U << TIM_CCMR2_OC4M_Pos) /*!< 0x00007000 */
AnnaBridge 165:e614a9f1c9e2 6049 #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
AnnaBridge 165:e614a9f1c9e2 6050 #define TIM_CCMR2_OC4M_0 (0x1U << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 6051 #define TIM_CCMR2_OC4M_1 (0x2U << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 6052 #define TIM_CCMR2_OC4M_2 (0x4U << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 6053
AnnaBridge 165:e614a9f1c9e2 6054 #define TIM_CCMR2_OC4CE_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 6055 #define TIM_CCMR2_OC4CE_Msk (0x1U << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 6056 #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */
AnnaBridge 165:e614a9f1c9e2 6057
AnnaBridge 165:e614a9f1c9e2 6058 /*----------------------------------------------------------------------------*/
AnnaBridge 165:e614a9f1c9e2 6059
AnnaBridge 165:e614a9f1c9e2 6060 #define TIM_CCMR2_IC3PSC_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 6061 #define TIM_CCMR2_IC3PSC_Msk (0x3U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */
AnnaBridge 165:e614a9f1c9e2 6062 #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
AnnaBridge 165:e614a9f1c9e2 6063 #define TIM_CCMR2_IC3PSC_0 (0x1U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 6064 #define TIM_CCMR2_IC3PSC_1 (0x2U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 6065
AnnaBridge 165:e614a9f1c9e2 6066 #define TIM_CCMR2_IC3F_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 6067 #define TIM_CCMR2_IC3F_Msk (0xFU << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */
AnnaBridge 165:e614a9f1c9e2 6068 #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
AnnaBridge 165:e614a9f1c9e2 6069 #define TIM_CCMR2_IC3F_0 (0x1U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 6070 #define TIM_CCMR2_IC3F_1 (0x2U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 6071 #define TIM_CCMR2_IC3F_2 (0x4U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 6072 #define TIM_CCMR2_IC3F_3 (0x8U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 6073
AnnaBridge 165:e614a9f1c9e2 6074 #define TIM_CCMR2_IC4PSC_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 6075 #define TIM_CCMR2_IC4PSC_Msk (0x3U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */
AnnaBridge 165:e614a9f1c9e2 6076 #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
AnnaBridge 165:e614a9f1c9e2 6077 #define TIM_CCMR2_IC4PSC_0 (0x1U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 6078 #define TIM_CCMR2_IC4PSC_1 (0x2U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 6079
AnnaBridge 165:e614a9f1c9e2 6080 #define TIM_CCMR2_IC4F_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 6081 #define TIM_CCMR2_IC4F_Msk (0xFU << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */
AnnaBridge 165:e614a9f1c9e2 6082 #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
AnnaBridge 165:e614a9f1c9e2 6083 #define TIM_CCMR2_IC4F_0 (0x1U << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 6084 #define TIM_CCMR2_IC4F_1 (0x2U << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 6085 #define TIM_CCMR2_IC4F_2 (0x4U << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 6086 #define TIM_CCMR2_IC4F_3 (0x8U << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 6087
AnnaBridge 165:e614a9f1c9e2 6088 /******************* Bit definition for TIM_CCER register *******************/
AnnaBridge 165:e614a9f1c9e2 6089 #define TIM_CCER_CC1E_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 6090 #define TIM_CCER_CC1E_Msk (0x1U << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 6091 #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */
AnnaBridge 165:e614a9f1c9e2 6092 #define TIM_CCER_CC1P_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 6093 #define TIM_CCER_CC1P_Msk (0x1U << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 6094 #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */
AnnaBridge 165:e614a9f1c9e2 6095 #define TIM_CCER_CC1NP_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 6096 #define TIM_CCER_CC1NP_Msk (0x1U << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 6097 #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */
AnnaBridge 165:e614a9f1c9e2 6098 #define TIM_CCER_CC2E_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 6099 #define TIM_CCER_CC2E_Msk (0x1U << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 6100 #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */
AnnaBridge 165:e614a9f1c9e2 6101 #define TIM_CCER_CC2P_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 6102 #define TIM_CCER_CC2P_Msk (0x1U << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 6103 #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */
AnnaBridge 165:e614a9f1c9e2 6104 #define TIM_CCER_CC2NP_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 6105 #define TIM_CCER_CC2NP_Msk (0x1U << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 6106 #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */
AnnaBridge 165:e614a9f1c9e2 6107 #define TIM_CCER_CC3E_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 6108 #define TIM_CCER_CC3E_Msk (0x1U << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 6109 #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */
AnnaBridge 165:e614a9f1c9e2 6110 #define TIM_CCER_CC3P_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 6111 #define TIM_CCER_CC3P_Msk (0x1U << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 6112 #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */
AnnaBridge 165:e614a9f1c9e2 6113 #define TIM_CCER_CC3NP_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 6114 #define TIM_CCER_CC3NP_Msk (0x1U << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 6115 #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */
AnnaBridge 165:e614a9f1c9e2 6116 #define TIM_CCER_CC4E_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 6117 #define TIM_CCER_CC4E_Msk (0x1U << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 6118 #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */
AnnaBridge 165:e614a9f1c9e2 6119 #define TIM_CCER_CC4P_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 6120 #define TIM_CCER_CC4P_Msk (0x1U << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 6121 #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */
AnnaBridge 165:e614a9f1c9e2 6122 #define TIM_CCER_CC4NP_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 6123 #define TIM_CCER_CC4NP_Msk (0x1U << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 6124 #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */
AnnaBridge 165:e614a9f1c9e2 6125
AnnaBridge 165:e614a9f1c9e2 6126 /******************* Bit definition for TIM_CNT register ********************/
AnnaBridge 165:e614a9f1c9e2 6127 #define TIM_CNT_CNT_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 6128 #define TIM_CNT_CNT_Msk (0xFFFFU << TIM_CNT_CNT_Pos) /*!< 0x0000FFFF */
AnnaBridge 165:e614a9f1c9e2 6129 #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */
AnnaBridge 165:e614a9f1c9e2 6130
AnnaBridge 165:e614a9f1c9e2 6131 /******************* Bit definition for TIM_PSC register ********************/
AnnaBridge 165:e614a9f1c9e2 6132 #define TIM_PSC_PSC_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 6133 #define TIM_PSC_PSC_Msk (0xFFFFU << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */
AnnaBridge 165:e614a9f1c9e2 6134 #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */
AnnaBridge 165:e614a9f1c9e2 6135
AnnaBridge 165:e614a9f1c9e2 6136 /******************* Bit definition for TIM_ARR register ********************/
AnnaBridge 165:e614a9f1c9e2 6137 #define TIM_ARR_ARR_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 6138 #define TIM_ARR_ARR_Msk (0xFFFFU << TIM_ARR_ARR_Pos) /*!< 0x0000FFFF */
AnnaBridge 165:e614a9f1c9e2 6139 #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<actual auto-reload Value */
AnnaBridge 165:e614a9f1c9e2 6140
AnnaBridge 165:e614a9f1c9e2 6141 /******************* Bit definition for TIM_CCR1 register *******************/
AnnaBridge 165:e614a9f1c9e2 6142 #define TIM_CCR1_CCR1_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 6143 #define TIM_CCR1_CCR1_Msk (0xFFFFU << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */
AnnaBridge 165:e614a9f1c9e2 6144 #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */
AnnaBridge 165:e614a9f1c9e2 6145
AnnaBridge 165:e614a9f1c9e2 6146 /******************* Bit definition for TIM_CCR2 register *******************/
AnnaBridge 165:e614a9f1c9e2 6147 #define TIM_CCR2_CCR2_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 6148 #define TIM_CCR2_CCR2_Msk (0xFFFFU << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */
AnnaBridge 165:e614a9f1c9e2 6149 #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */
AnnaBridge 165:e614a9f1c9e2 6150
AnnaBridge 165:e614a9f1c9e2 6151 /******************* Bit definition for TIM_CCR3 register *******************/
AnnaBridge 165:e614a9f1c9e2 6152 #define TIM_CCR3_CCR3_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 6153 #define TIM_CCR3_CCR3_Msk (0xFFFFU << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */
AnnaBridge 165:e614a9f1c9e2 6154 #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */
AnnaBridge 165:e614a9f1c9e2 6155
AnnaBridge 165:e614a9f1c9e2 6156 /******************* Bit definition for TIM_CCR4 register *******************/
AnnaBridge 165:e614a9f1c9e2 6157 #define TIM_CCR4_CCR4_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 6158 #define TIM_CCR4_CCR4_Msk (0xFFFFU << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */
AnnaBridge 165:e614a9f1c9e2 6159 #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */
AnnaBridge 165:e614a9f1c9e2 6160
AnnaBridge 165:e614a9f1c9e2 6161 /******************* Bit definition for TIM_DCR register ********************/
AnnaBridge 165:e614a9f1c9e2 6162 #define TIM_DCR_DBA_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 6163 #define TIM_DCR_DBA_Msk (0x1FU << TIM_DCR_DBA_Pos) /*!< 0x0000001F */
AnnaBridge 165:e614a9f1c9e2 6164 #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */
AnnaBridge 165:e614a9f1c9e2 6165 #define TIM_DCR_DBA_0 (0x01U << TIM_DCR_DBA_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 6166 #define TIM_DCR_DBA_1 (0x02U << TIM_DCR_DBA_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 6167 #define TIM_DCR_DBA_2 (0x04U << TIM_DCR_DBA_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 6168 #define TIM_DCR_DBA_3 (0x08U << TIM_DCR_DBA_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 6169 #define TIM_DCR_DBA_4 (0x10U << TIM_DCR_DBA_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 6170
AnnaBridge 165:e614a9f1c9e2 6171 #define TIM_DCR_DBL_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 6172 #define TIM_DCR_DBL_Msk (0x1FU << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */
AnnaBridge 165:e614a9f1c9e2 6173 #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */
AnnaBridge 165:e614a9f1c9e2 6174 #define TIM_DCR_DBL_0 (0x01U << TIM_DCR_DBL_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 6175 #define TIM_DCR_DBL_1 (0x02U << TIM_DCR_DBL_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 6176 #define TIM_DCR_DBL_2 (0x04U << TIM_DCR_DBL_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 6177 #define TIM_DCR_DBL_3 (0x08U << TIM_DCR_DBL_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 6178 #define TIM_DCR_DBL_4 (0x10U << TIM_DCR_DBL_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 6179
AnnaBridge 165:e614a9f1c9e2 6180 /******************* Bit definition for TIM_DMAR register *******************/
AnnaBridge 165:e614a9f1c9e2 6181 #define TIM_DMAR_DMAB_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 6182 #define TIM_DMAR_DMAB_Msk (0xFFFFU << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */
AnnaBridge 165:e614a9f1c9e2 6183 #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */
AnnaBridge 165:e614a9f1c9e2 6184
AnnaBridge 165:e614a9f1c9e2 6185 /******************* Bit definition for TIM_OR register *********************/
AnnaBridge 165:e614a9f1c9e2 6186 #define TIM2_OR_ETR_RMP_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 6187 #define TIM2_OR_ETR_RMP_Msk (0x7U << TIM2_OR_ETR_RMP_Pos) /*!< 0x00000007 */
AnnaBridge 165:e614a9f1c9e2 6188 #define TIM2_OR_ETR_RMP TIM2_OR_ETR_RMP_Msk /*!<ETR_RMP[1:0] bits (TIM2 ETR remap) */
AnnaBridge 165:e614a9f1c9e2 6189 #define TIM2_OR_ETR_RMP_0 (0x1U << TIM2_OR_ETR_RMP_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 6190 #define TIM2_OR_ETR_RMP_1 (0x2U << TIM2_OR_ETR_RMP_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 6191 #define TIM2_OR_ETR_RMP_2 (0x4U << TIM2_OR_ETR_RMP_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 6192 #define TIM2_OR_TI4_RMP_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 6193 #define TIM2_OR_TI4_RMP_Msk (0x3U << TIM2_OR_TI4_RMP_Pos) /*!< 0x00000018 */
AnnaBridge 165:e614a9f1c9e2 6194 #define TIM2_OR_TI4_RMP TIM2_OR_TI4_RMP_Msk /*!<TI4_RMP[1:0] bits (TIM2 Input 4 remap) */
AnnaBridge 165:e614a9f1c9e2 6195 #define TIM2_OR_TI4_RMP_0 (0x1U << TIM2_OR_TI4_RMP_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 6196 #define TIM2_OR_TI4_RMP_1 (0x2U << TIM2_OR_TI4_RMP_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 6197
AnnaBridge 165:e614a9f1c9e2 6198 #define TIM21_OR_ETR_RMP_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 6199 #define TIM21_OR_ETR_RMP_Msk (0x3U << TIM21_OR_ETR_RMP_Pos) /*!< 0x00000003 */
AnnaBridge 165:e614a9f1c9e2 6200 #define TIM21_OR_ETR_RMP TIM21_OR_ETR_RMP_Msk /*!<ETR_RMP[1:0] bits (TIM21 ETR remap) */
AnnaBridge 165:e614a9f1c9e2 6201 #define TIM21_OR_ETR_RMP_0 (0x1U << TIM21_OR_ETR_RMP_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 6202 #define TIM21_OR_ETR_RMP_1 (0x2U << TIM21_OR_ETR_RMP_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 6203 #define TIM21_OR_TI1_RMP_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 6204 #define TIM21_OR_TI1_RMP_Msk (0x7U << TIM21_OR_TI1_RMP_Pos) /*!< 0x0000001C */
AnnaBridge 165:e614a9f1c9e2 6205 #define TIM21_OR_TI1_RMP TIM21_OR_TI1_RMP_Msk /*!<TI1_RMP[2:0] bits (TIM21 Input 1 remap) */
AnnaBridge 165:e614a9f1c9e2 6206 #define TIM21_OR_TI1_RMP_0 (0x1U << TIM21_OR_TI1_RMP_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 6207 #define TIM21_OR_TI1_RMP_1 (0x2U << TIM21_OR_TI1_RMP_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 6208 #define TIM21_OR_TI1_RMP_2 (0x4U << TIM21_OR_TI1_RMP_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 6209 #define TIM21_OR_TI2_RMP_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 6210 #define TIM21_OR_TI2_RMP_Msk (0x1U << TIM21_OR_TI2_RMP_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 6211 #define TIM21_OR_TI2_RMP TIM21_OR_TI2_RMP_Msk /*!<TI2_RMP bit (TIM21 Input 2 remap) */
AnnaBridge 165:e614a9f1c9e2 6212
AnnaBridge 165:e614a9f1c9e2 6213 #define TIM22_OR_ETR_RMP_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 6214 #define TIM22_OR_ETR_RMP_Msk (0x3U << TIM22_OR_ETR_RMP_Pos) /*!< 0x00000003 */
AnnaBridge 165:e614a9f1c9e2 6215 #define TIM22_OR_ETR_RMP TIM22_OR_ETR_RMP_Msk /*!<ETR_RMP[1:0] bits (TIM22 ETR remap) */
AnnaBridge 165:e614a9f1c9e2 6216 #define TIM22_OR_ETR_RMP_0 (0x1U << TIM22_OR_ETR_RMP_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 6217 #define TIM22_OR_ETR_RMP_1 (0x2U << TIM22_OR_ETR_RMP_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 6218 #define TIM22_OR_TI1_RMP_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 6219 #define TIM22_OR_TI1_RMP_Msk (0x3U << TIM22_OR_TI1_RMP_Pos) /*!< 0x0000000C */
AnnaBridge 165:e614a9f1c9e2 6220 #define TIM22_OR_TI1_RMP TIM22_OR_TI1_RMP_Msk /*!<TI1_RMP[2:0] bits (TIM22 Input 1 remap) */
AnnaBridge 165:e614a9f1c9e2 6221 #define TIM22_OR_TI1_RMP_0 (0x1U << TIM22_OR_TI1_RMP_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 6222 #define TIM22_OR_TI1_RMP_1 (0x2U << TIM22_OR_TI1_RMP_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 6223
AnnaBridge 165:e614a9f1c9e2 6224 #define TIM3_OR_ETR_RMP_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 6225 #define TIM3_OR_ETR_RMP_Msk (0x3U << TIM3_OR_ETR_RMP_Pos) /*!< 0x00000003 */
AnnaBridge 165:e614a9f1c9e2 6226 #define TIM3_OR_ETR_RMP TIM3_OR_ETR_RMP_Msk /*!<ETR_RMP[1:0] bits (TIM3 ETR remap) */
AnnaBridge 165:e614a9f1c9e2 6227 #define TIM3_OR_ETR_RMP_0 (0x1U << TIM3_OR_ETR_RMP_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 6228 #define TIM3_OR_ETR_RMP_1 (0x2U << TIM3_OR_ETR_RMP_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 6229 #define TIM3_OR_TI1_RMP_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 6230 #define TIM3_OR_TI1_RMP_Msk (0x1U << TIM3_OR_TI1_RMP_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 6231 #define TIM3_OR_TI1_RMP TIM3_OR_TI1_RMP_Msk /*!<TI1_RMP[2] bit */
AnnaBridge 165:e614a9f1c9e2 6232 #define TIM3_OR_TI2_RMP_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 6233 #define TIM3_OR_TI2_RMP_Msk (0x1U << TIM3_OR_TI2_RMP_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 6234 #define TIM3_OR_TI2_RMP TIM3_OR_TI2_RMP_Msk /*!<TI2_RMP[3] bit */
AnnaBridge 165:e614a9f1c9e2 6235 #define TIM3_OR_TI4_RMP_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 6236 #define TIM3_OR_TI4_RMP_Msk (0x1U << TIM3_OR_TI4_RMP_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 6237 #define TIM3_OR_TI4_RMP TIM3_OR_TI4_RMP_Msk /*!<TI4_RMP[4] bit */
AnnaBridge 165:e614a9f1c9e2 6238
AnnaBridge 165:e614a9f1c9e2 6239
AnnaBridge 165:e614a9f1c9e2 6240 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 6241 /* */
AnnaBridge 165:e614a9f1c9e2 6242 /* Touch Sensing Controller (TSC) */
AnnaBridge 165:e614a9f1c9e2 6243 /* */
AnnaBridge 165:e614a9f1c9e2 6244 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 6245 /******************* Bit definition for TSC_CR register *********************/
AnnaBridge 165:e614a9f1c9e2 6246 #define TSC_CR_TSCE_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 6247 #define TSC_CR_TSCE_Msk (0x1U << TSC_CR_TSCE_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 6248 #define TSC_CR_TSCE TSC_CR_TSCE_Msk /*!<Touch sensing controller enable */
AnnaBridge 165:e614a9f1c9e2 6249 #define TSC_CR_START_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 6250 #define TSC_CR_START_Msk (0x1U << TSC_CR_START_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 6251 #define TSC_CR_START TSC_CR_START_Msk /*!<Start acquisition */
AnnaBridge 165:e614a9f1c9e2 6252 #define TSC_CR_AM_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 6253 #define TSC_CR_AM_Msk (0x1U << TSC_CR_AM_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 6254 #define TSC_CR_AM TSC_CR_AM_Msk /*!<Acquisition mode */
AnnaBridge 165:e614a9f1c9e2 6255 #define TSC_CR_SYNCPOL_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 6256 #define TSC_CR_SYNCPOL_Msk (0x1U << TSC_CR_SYNCPOL_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 6257 #define TSC_CR_SYNCPOL TSC_CR_SYNCPOL_Msk /*!<Synchronization pin polarity */
AnnaBridge 165:e614a9f1c9e2 6258 #define TSC_CR_IODEF_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 6259 #define TSC_CR_IODEF_Msk (0x1U << TSC_CR_IODEF_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 6260 #define TSC_CR_IODEF TSC_CR_IODEF_Msk /*!<IO default mode */
AnnaBridge 165:e614a9f1c9e2 6261
AnnaBridge 165:e614a9f1c9e2 6262 #define TSC_CR_MCV_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 6263 #define TSC_CR_MCV_Msk (0x7U << TSC_CR_MCV_Pos) /*!< 0x000000E0 */
AnnaBridge 165:e614a9f1c9e2 6264 #define TSC_CR_MCV TSC_CR_MCV_Msk /*!<MCV[2:0] bits (Max Count Value) */
AnnaBridge 165:e614a9f1c9e2 6265 #define TSC_CR_MCV_0 (0x1U << TSC_CR_MCV_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 6266 #define TSC_CR_MCV_1 (0x2U << TSC_CR_MCV_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 6267 #define TSC_CR_MCV_2 (0x4U << TSC_CR_MCV_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 6268
AnnaBridge 165:e614a9f1c9e2 6269 #define TSC_CR_PGPSC_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 6270 #define TSC_CR_PGPSC_Msk (0x7U << TSC_CR_PGPSC_Pos) /*!< 0x00007000 */
AnnaBridge 165:e614a9f1c9e2 6271 #define TSC_CR_PGPSC TSC_CR_PGPSC_Msk /*!<PGPSC[2:0] bits (Pulse Generator Prescaler) */
AnnaBridge 165:e614a9f1c9e2 6272 #define TSC_CR_PGPSC_0 (0x1U << TSC_CR_PGPSC_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 6273 #define TSC_CR_PGPSC_1 (0x2U << TSC_CR_PGPSC_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 6274 #define TSC_CR_PGPSC_2 (0x4U << TSC_CR_PGPSC_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 6275
AnnaBridge 165:e614a9f1c9e2 6276 #define TSC_CR_SSPSC_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 6277 #define TSC_CR_SSPSC_Msk (0x1U << TSC_CR_SSPSC_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 6278 #define TSC_CR_SSPSC TSC_CR_SSPSC_Msk /*!<Spread Spectrum Prescaler */
AnnaBridge 165:e614a9f1c9e2 6279 #define TSC_CR_SSE_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 6280 #define TSC_CR_SSE_Msk (0x1U << TSC_CR_SSE_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 6281 #define TSC_CR_SSE TSC_CR_SSE_Msk /*!<Spread Spectrum Enable */
AnnaBridge 165:e614a9f1c9e2 6282
AnnaBridge 165:e614a9f1c9e2 6283 #define TSC_CR_SSD_Pos (17U)
AnnaBridge 165:e614a9f1c9e2 6284 #define TSC_CR_SSD_Msk (0x7FU << TSC_CR_SSD_Pos) /*!< 0x00FE0000 */
AnnaBridge 165:e614a9f1c9e2 6285 #define TSC_CR_SSD TSC_CR_SSD_Msk /*!<SSD[6:0] bits (Spread Spectrum Deviation) */
AnnaBridge 165:e614a9f1c9e2 6286 #define TSC_CR_SSD_0 (0x01U << TSC_CR_SSD_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 6287 #define TSC_CR_SSD_1 (0x02U << TSC_CR_SSD_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 6288 #define TSC_CR_SSD_2 (0x04U << TSC_CR_SSD_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 6289 #define TSC_CR_SSD_3 (0x08U << TSC_CR_SSD_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 6290 #define TSC_CR_SSD_4 (0x10U << TSC_CR_SSD_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 6291 #define TSC_CR_SSD_5 (0x20U << TSC_CR_SSD_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 6292 #define TSC_CR_SSD_6 (0x40U << TSC_CR_SSD_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 6293
AnnaBridge 165:e614a9f1c9e2 6294 #define TSC_CR_CTPL_Pos (24U)
AnnaBridge 165:e614a9f1c9e2 6295 #define TSC_CR_CTPL_Msk (0xFU << TSC_CR_CTPL_Pos) /*!< 0x0F000000 */
AnnaBridge 165:e614a9f1c9e2 6296 #define TSC_CR_CTPL TSC_CR_CTPL_Msk /*!<CTPL[3:0] bits (Charge Transfer pulse low) */
AnnaBridge 165:e614a9f1c9e2 6297 #define TSC_CR_CTPL_0 (0x1U << TSC_CR_CTPL_Pos) /*!< 0x01000000 */
AnnaBridge 165:e614a9f1c9e2 6298 #define TSC_CR_CTPL_1 (0x2U << TSC_CR_CTPL_Pos) /*!< 0x02000000 */
AnnaBridge 165:e614a9f1c9e2 6299 #define TSC_CR_CTPL_2 (0x4U << TSC_CR_CTPL_Pos) /*!< 0x04000000 */
AnnaBridge 165:e614a9f1c9e2 6300 #define TSC_CR_CTPL_3 (0x8U << TSC_CR_CTPL_Pos) /*!< 0x08000000 */
AnnaBridge 165:e614a9f1c9e2 6301
AnnaBridge 165:e614a9f1c9e2 6302 #define TSC_CR_CTPH_Pos (28U)
AnnaBridge 165:e614a9f1c9e2 6303 #define TSC_CR_CTPH_Msk (0xFU << TSC_CR_CTPH_Pos) /*!< 0xF0000000 */
AnnaBridge 165:e614a9f1c9e2 6304 #define TSC_CR_CTPH TSC_CR_CTPH_Msk /*!<CTPH[3:0] bits (Charge Transfer pulse high) */
AnnaBridge 165:e614a9f1c9e2 6305 #define TSC_CR_CTPH_0 (0x1U << TSC_CR_CTPH_Pos) /*!< 0x10000000 */
AnnaBridge 165:e614a9f1c9e2 6306 #define TSC_CR_CTPH_1 (0x2U << TSC_CR_CTPH_Pos) /*!< 0x20000000 */
AnnaBridge 165:e614a9f1c9e2 6307 #define TSC_CR_CTPH_2 (0x4U << TSC_CR_CTPH_Pos) /*!< 0x40000000 */
AnnaBridge 165:e614a9f1c9e2 6308 #define TSC_CR_CTPH_3 (0x8U << TSC_CR_CTPH_Pos) /*!< 0x80000000 */
AnnaBridge 165:e614a9f1c9e2 6309
AnnaBridge 165:e614a9f1c9e2 6310 /******************* Bit definition for TSC_IER register ********************/
AnnaBridge 165:e614a9f1c9e2 6311 #define TSC_IER_EOAIE_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 6312 #define TSC_IER_EOAIE_Msk (0x1U << TSC_IER_EOAIE_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 6313 #define TSC_IER_EOAIE TSC_IER_EOAIE_Msk /*!<End of acquisition interrupt enable */
AnnaBridge 165:e614a9f1c9e2 6314 #define TSC_IER_MCEIE_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 6315 #define TSC_IER_MCEIE_Msk (0x1U << TSC_IER_MCEIE_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 6316 #define TSC_IER_MCEIE TSC_IER_MCEIE_Msk /*!<Max count error interrupt enable */
AnnaBridge 165:e614a9f1c9e2 6317
AnnaBridge 165:e614a9f1c9e2 6318 /******************* Bit definition for TSC_ICR register ********************/
AnnaBridge 165:e614a9f1c9e2 6319 #define TSC_ICR_EOAIC_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 6320 #define TSC_ICR_EOAIC_Msk (0x1U << TSC_ICR_EOAIC_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 6321 #define TSC_ICR_EOAIC TSC_ICR_EOAIC_Msk /*!<End of acquisition interrupt clear */
AnnaBridge 165:e614a9f1c9e2 6322 #define TSC_ICR_MCEIC_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 6323 #define TSC_ICR_MCEIC_Msk (0x1U << TSC_ICR_MCEIC_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 6324 #define TSC_ICR_MCEIC TSC_ICR_MCEIC_Msk /*!<Max count error interrupt clear */
AnnaBridge 165:e614a9f1c9e2 6325
AnnaBridge 165:e614a9f1c9e2 6326 /******************* Bit definition for TSC_ISR register ********************/
AnnaBridge 165:e614a9f1c9e2 6327 #define TSC_ISR_EOAF_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 6328 #define TSC_ISR_EOAF_Msk (0x1U << TSC_ISR_EOAF_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 6329 #define TSC_ISR_EOAF TSC_ISR_EOAF_Msk /*!<End of acquisition flag */
AnnaBridge 165:e614a9f1c9e2 6330 #define TSC_ISR_MCEF_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 6331 #define TSC_ISR_MCEF_Msk (0x1U << TSC_ISR_MCEF_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 6332 #define TSC_ISR_MCEF TSC_ISR_MCEF_Msk /*!<Max count error flag */
AnnaBridge 165:e614a9f1c9e2 6333
AnnaBridge 165:e614a9f1c9e2 6334 /******************* Bit definition for TSC_IOHCR register ******************/
AnnaBridge 165:e614a9f1c9e2 6335 #define TSC_IOHCR_G1_IO1_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 6336 #define TSC_IOHCR_G1_IO1_Msk (0x1U << TSC_IOHCR_G1_IO1_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 6337 #define TSC_IOHCR_G1_IO1 TSC_IOHCR_G1_IO1_Msk /*!<GROUP1_IO1 schmitt trigger hysteresis mode */
AnnaBridge 165:e614a9f1c9e2 6338 #define TSC_IOHCR_G1_IO2_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 6339 #define TSC_IOHCR_G1_IO2_Msk (0x1U << TSC_IOHCR_G1_IO2_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 6340 #define TSC_IOHCR_G1_IO2 TSC_IOHCR_G1_IO2_Msk /*!<GROUP1_IO2 schmitt trigger hysteresis mode */
AnnaBridge 165:e614a9f1c9e2 6341 #define TSC_IOHCR_G1_IO3_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 6342 #define TSC_IOHCR_G1_IO3_Msk (0x1U << TSC_IOHCR_G1_IO3_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 6343 #define TSC_IOHCR_G1_IO3 TSC_IOHCR_G1_IO3_Msk /*!<GROUP1_IO3 schmitt trigger hysteresis mode */
AnnaBridge 165:e614a9f1c9e2 6344 #define TSC_IOHCR_G1_IO4_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 6345 #define TSC_IOHCR_G1_IO4_Msk (0x1U << TSC_IOHCR_G1_IO4_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 6346 #define TSC_IOHCR_G1_IO4 TSC_IOHCR_G1_IO4_Msk /*!<GROUP1_IO4 schmitt trigger hysteresis mode */
AnnaBridge 165:e614a9f1c9e2 6347 #define TSC_IOHCR_G2_IO1_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 6348 #define TSC_IOHCR_G2_IO1_Msk (0x1U << TSC_IOHCR_G2_IO1_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 6349 #define TSC_IOHCR_G2_IO1 TSC_IOHCR_G2_IO1_Msk /*!<GROUP2_IO1 schmitt trigger hysteresis mode */
AnnaBridge 165:e614a9f1c9e2 6350 #define TSC_IOHCR_G2_IO2_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 6351 #define TSC_IOHCR_G2_IO2_Msk (0x1U << TSC_IOHCR_G2_IO2_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 6352 #define TSC_IOHCR_G2_IO2 TSC_IOHCR_G2_IO2_Msk /*!<GROUP2_IO2 schmitt trigger hysteresis mode */
AnnaBridge 165:e614a9f1c9e2 6353 #define TSC_IOHCR_G2_IO3_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 6354 #define TSC_IOHCR_G2_IO3_Msk (0x1U << TSC_IOHCR_G2_IO3_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 6355 #define TSC_IOHCR_G2_IO3 TSC_IOHCR_G2_IO3_Msk /*!<GROUP2_IO3 schmitt trigger hysteresis mode */
AnnaBridge 165:e614a9f1c9e2 6356 #define TSC_IOHCR_G2_IO4_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 6357 #define TSC_IOHCR_G2_IO4_Msk (0x1U << TSC_IOHCR_G2_IO4_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 6358 #define TSC_IOHCR_G2_IO4 TSC_IOHCR_G2_IO4_Msk /*!<GROUP2_IO4 schmitt trigger hysteresis mode */
AnnaBridge 165:e614a9f1c9e2 6359 #define TSC_IOHCR_G3_IO1_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 6360 #define TSC_IOHCR_G3_IO1_Msk (0x1U << TSC_IOHCR_G3_IO1_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 6361 #define TSC_IOHCR_G3_IO1 TSC_IOHCR_G3_IO1_Msk /*!<GROUP3_IO1 schmitt trigger hysteresis mode */
AnnaBridge 165:e614a9f1c9e2 6362 #define TSC_IOHCR_G3_IO2_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 6363 #define TSC_IOHCR_G3_IO2_Msk (0x1U << TSC_IOHCR_G3_IO2_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 6364 #define TSC_IOHCR_G3_IO2 TSC_IOHCR_G3_IO2_Msk /*!<GROUP3_IO2 schmitt trigger hysteresis mode */
AnnaBridge 165:e614a9f1c9e2 6365 #define TSC_IOHCR_G3_IO3_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 6366 #define TSC_IOHCR_G3_IO3_Msk (0x1U << TSC_IOHCR_G3_IO3_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 6367 #define TSC_IOHCR_G3_IO3 TSC_IOHCR_G3_IO3_Msk /*!<GROUP3_IO3 schmitt trigger hysteresis mode */
AnnaBridge 165:e614a9f1c9e2 6368 #define TSC_IOHCR_G3_IO4_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 6369 #define TSC_IOHCR_G3_IO4_Msk (0x1U << TSC_IOHCR_G3_IO4_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 6370 #define TSC_IOHCR_G3_IO4 TSC_IOHCR_G3_IO4_Msk /*!<GROUP3_IO4 schmitt trigger hysteresis mode */
AnnaBridge 165:e614a9f1c9e2 6371 #define TSC_IOHCR_G4_IO1_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 6372 #define TSC_IOHCR_G4_IO1_Msk (0x1U << TSC_IOHCR_G4_IO1_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 6373 #define TSC_IOHCR_G4_IO1 TSC_IOHCR_G4_IO1_Msk /*!<GROUP4_IO1 schmitt trigger hysteresis mode */
AnnaBridge 165:e614a9f1c9e2 6374 #define TSC_IOHCR_G4_IO2_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 6375 #define TSC_IOHCR_G4_IO2_Msk (0x1U << TSC_IOHCR_G4_IO2_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 6376 #define TSC_IOHCR_G4_IO2 TSC_IOHCR_G4_IO2_Msk /*!<GROUP4_IO2 schmitt trigger hysteresis mode */
AnnaBridge 165:e614a9f1c9e2 6377 #define TSC_IOHCR_G4_IO3_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 6378 #define TSC_IOHCR_G4_IO3_Msk (0x1U << TSC_IOHCR_G4_IO3_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 6379 #define TSC_IOHCR_G4_IO3 TSC_IOHCR_G4_IO3_Msk /*!<GROUP4_IO3 schmitt trigger hysteresis mode */
AnnaBridge 165:e614a9f1c9e2 6380 #define TSC_IOHCR_G4_IO4_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 6381 #define TSC_IOHCR_G4_IO4_Msk (0x1U << TSC_IOHCR_G4_IO4_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 6382 #define TSC_IOHCR_G4_IO4 TSC_IOHCR_G4_IO4_Msk /*!<GROUP4_IO4 schmitt trigger hysteresis mode */
AnnaBridge 165:e614a9f1c9e2 6383 #define TSC_IOHCR_G5_IO1_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 6384 #define TSC_IOHCR_G5_IO1_Msk (0x1U << TSC_IOHCR_G5_IO1_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 6385 #define TSC_IOHCR_G5_IO1 TSC_IOHCR_G5_IO1_Msk /*!<GROUP5_IO1 schmitt trigger hysteresis mode */
AnnaBridge 165:e614a9f1c9e2 6386 #define TSC_IOHCR_G5_IO2_Pos (17U)
AnnaBridge 165:e614a9f1c9e2 6387 #define TSC_IOHCR_G5_IO2_Msk (0x1U << TSC_IOHCR_G5_IO2_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 6388 #define TSC_IOHCR_G5_IO2 TSC_IOHCR_G5_IO2_Msk /*!<GROUP5_IO2 schmitt trigger hysteresis mode */
AnnaBridge 165:e614a9f1c9e2 6389 #define TSC_IOHCR_G5_IO3_Pos (18U)
AnnaBridge 165:e614a9f1c9e2 6390 #define TSC_IOHCR_G5_IO3_Msk (0x1U << TSC_IOHCR_G5_IO3_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 6391 #define TSC_IOHCR_G5_IO3 TSC_IOHCR_G5_IO3_Msk /*!<GROUP5_IO3 schmitt trigger hysteresis mode */
AnnaBridge 165:e614a9f1c9e2 6392 #define TSC_IOHCR_G5_IO4_Pos (19U)
AnnaBridge 165:e614a9f1c9e2 6393 #define TSC_IOHCR_G5_IO4_Msk (0x1U << TSC_IOHCR_G5_IO4_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 6394 #define TSC_IOHCR_G5_IO4 TSC_IOHCR_G5_IO4_Msk /*!<GROUP5_IO4 schmitt trigger hysteresis mode */
AnnaBridge 165:e614a9f1c9e2 6395 #define TSC_IOHCR_G6_IO1_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 6396 #define TSC_IOHCR_G6_IO1_Msk (0x1U << TSC_IOHCR_G6_IO1_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 6397 #define TSC_IOHCR_G6_IO1 TSC_IOHCR_G6_IO1_Msk /*!<GROUP6_IO1 schmitt trigger hysteresis mode */
AnnaBridge 165:e614a9f1c9e2 6398 #define TSC_IOHCR_G6_IO2_Pos (21U)
AnnaBridge 165:e614a9f1c9e2 6399 #define TSC_IOHCR_G6_IO2_Msk (0x1U << TSC_IOHCR_G6_IO2_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 6400 #define TSC_IOHCR_G6_IO2 TSC_IOHCR_G6_IO2_Msk /*!<GROUP6_IO2 schmitt trigger hysteresis mode */
AnnaBridge 165:e614a9f1c9e2 6401 #define TSC_IOHCR_G6_IO3_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 6402 #define TSC_IOHCR_G6_IO3_Msk (0x1U << TSC_IOHCR_G6_IO3_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 6403 #define TSC_IOHCR_G6_IO3 TSC_IOHCR_G6_IO3_Msk /*!<GROUP6_IO3 schmitt trigger hysteresis mode */
AnnaBridge 165:e614a9f1c9e2 6404 #define TSC_IOHCR_G6_IO4_Pos (23U)
AnnaBridge 165:e614a9f1c9e2 6405 #define TSC_IOHCR_G6_IO4_Msk (0x1U << TSC_IOHCR_G6_IO4_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 6406 #define TSC_IOHCR_G6_IO4 TSC_IOHCR_G6_IO4_Msk /*!<GROUP6_IO4 schmitt trigger hysteresis mode */
AnnaBridge 165:e614a9f1c9e2 6407 #define TSC_IOHCR_G7_IO1_Pos (24U)
AnnaBridge 165:e614a9f1c9e2 6408 #define TSC_IOHCR_G7_IO1_Msk (0x1U << TSC_IOHCR_G7_IO1_Pos) /*!< 0x01000000 */
AnnaBridge 165:e614a9f1c9e2 6409 #define TSC_IOHCR_G7_IO1 TSC_IOHCR_G7_IO1_Msk /*!<GROUP7_IO1 schmitt trigger hysteresis mode */
AnnaBridge 165:e614a9f1c9e2 6410 #define TSC_IOHCR_G7_IO2_Pos (25U)
AnnaBridge 165:e614a9f1c9e2 6411 #define TSC_IOHCR_G7_IO2_Msk (0x1U << TSC_IOHCR_G7_IO2_Pos) /*!< 0x02000000 */
AnnaBridge 165:e614a9f1c9e2 6412 #define TSC_IOHCR_G7_IO2 TSC_IOHCR_G7_IO2_Msk /*!<GROUP7_IO2 schmitt trigger hysteresis mode */
AnnaBridge 165:e614a9f1c9e2 6413 #define TSC_IOHCR_G7_IO3_Pos (26U)
AnnaBridge 165:e614a9f1c9e2 6414 #define TSC_IOHCR_G7_IO3_Msk (0x1U << TSC_IOHCR_G7_IO3_Pos) /*!< 0x04000000 */
AnnaBridge 165:e614a9f1c9e2 6415 #define TSC_IOHCR_G7_IO3 TSC_IOHCR_G7_IO3_Msk /*!<GROUP7_IO3 schmitt trigger hysteresis mode */
AnnaBridge 165:e614a9f1c9e2 6416 #define TSC_IOHCR_G7_IO4_Pos (27U)
AnnaBridge 165:e614a9f1c9e2 6417 #define TSC_IOHCR_G7_IO4_Msk (0x1U << TSC_IOHCR_G7_IO4_Pos) /*!< 0x08000000 */
AnnaBridge 165:e614a9f1c9e2 6418 #define TSC_IOHCR_G7_IO4 TSC_IOHCR_G7_IO4_Msk /*!<GROUP7_IO4 schmitt trigger hysteresis mode */
AnnaBridge 165:e614a9f1c9e2 6419 #define TSC_IOHCR_G8_IO1_Pos (28U)
AnnaBridge 165:e614a9f1c9e2 6420 #define TSC_IOHCR_G8_IO1_Msk (0x1U << TSC_IOHCR_G8_IO1_Pos) /*!< 0x10000000 */
AnnaBridge 165:e614a9f1c9e2 6421 #define TSC_IOHCR_G8_IO1 TSC_IOHCR_G8_IO1_Msk /*!<GROUP8_IO1 schmitt trigger hysteresis mode */
AnnaBridge 165:e614a9f1c9e2 6422 #define TSC_IOHCR_G8_IO2_Pos (29U)
AnnaBridge 165:e614a9f1c9e2 6423 #define TSC_IOHCR_G8_IO2_Msk (0x1U << TSC_IOHCR_G8_IO2_Pos) /*!< 0x20000000 */
AnnaBridge 165:e614a9f1c9e2 6424 #define TSC_IOHCR_G8_IO2 TSC_IOHCR_G8_IO2_Msk /*!<GROUP8_IO2 schmitt trigger hysteresis mode */
AnnaBridge 165:e614a9f1c9e2 6425 #define TSC_IOHCR_G8_IO3_Pos (30U)
AnnaBridge 165:e614a9f1c9e2 6426 #define TSC_IOHCR_G8_IO3_Msk (0x1U << TSC_IOHCR_G8_IO3_Pos) /*!< 0x40000000 */
AnnaBridge 165:e614a9f1c9e2 6427 #define TSC_IOHCR_G8_IO3 TSC_IOHCR_G8_IO3_Msk /*!<GROUP8_IO3 schmitt trigger hysteresis mode */
AnnaBridge 165:e614a9f1c9e2 6428 #define TSC_IOHCR_G8_IO4_Pos (31U)
AnnaBridge 165:e614a9f1c9e2 6429 #define TSC_IOHCR_G8_IO4_Msk (0x1U << TSC_IOHCR_G8_IO4_Pos) /*!< 0x80000000 */
AnnaBridge 165:e614a9f1c9e2 6430 #define TSC_IOHCR_G8_IO4 TSC_IOHCR_G8_IO4_Msk /*!<GROUP8_IO4 schmitt trigger hysteresis mode */
AnnaBridge 165:e614a9f1c9e2 6431
AnnaBridge 165:e614a9f1c9e2 6432 /******************* Bit definition for TSC_IOASCR register *****************/
AnnaBridge 165:e614a9f1c9e2 6433 #define TSC_IOASCR_G1_IO1_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 6434 #define TSC_IOASCR_G1_IO1_Msk (0x1U << TSC_IOASCR_G1_IO1_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 6435 #define TSC_IOASCR_G1_IO1 TSC_IOASCR_G1_IO1_Msk /*!<GROUP1_IO1 analog switch enable */
AnnaBridge 165:e614a9f1c9e2 6436 #define TSC_IOASCR_G1_IO2_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 6437 #define TSC_IOASCR_G1_IO2_Msk (0x1U << TSC_IOASCR_G1_IO2_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 6438 #define TSC_IOASCR_G1_IO2 TSC_IOASCR_G1_IO2_Msk /*!<GROUP1_IO2 analog switch enable */
AnnaBridge 165:e614a9f1c9e2 6439 #define TSC_IOASCR_G1_IO3_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 6440 #define TSC_IOASCR_G1_IO3_Msk (0x1U << TSC_IOASCR_G1_IO3_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 6441 #define TSC_IOASCR_G1_IO3 TSC_IOASCR_G1_IO3_Msk /*!<GROUP1_IO3 analog switch enable */
AnnaBridge 165:e614a9f1c9e2 6442 #define TSC_IOASCR_G1_IO4_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 6443 #define TSC_IOASCR_G1_IO4_Msk (0x1U << TSC_IOASCR_G1_IO4_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 6444 #define TSC_IOASCR_G1_IO4 TSC_IOASCR_G1_IO4_Msk /*!<GROUP1_IO4 analog switch enable */
AnnaBridge 165:e614a9f1c9e2 6445 #define TSC_IOASCR_G2_IO1_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 6446 #define TSC_IOASCR_G2_IO1_Msk (0x1U << TSC_IOASCR_G2_IO1_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 6447 #define TSC_IOASCR_G2_IO1 TSC_IOASCR_G2_IO1_Msk /*!<GROUP2_IO1 analog switch enable */
AnnaBridge 165:e614a9f1c9e2 6448 #define TSC_IOASCR_G2_IO2_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 6449 #define TSC_IOASCR_G2_IO2_Msk (0x1U << TSC_IOASCR_G2_IO2_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 6450 #define TSC_IOASCR_G2_IO2 TSC_IOASCR_G2_IO2_Msk /*!<GROUP2_IO2 analog switch enable */
AnnaBridge 165:e614a9f1c9e2 6451 #define TSC_IOASCR_G2_IO3_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 6452 #define TSC_IOASCR_G2_IO3_Msk (0x1U << TSC_IOASCR_G2_IO3_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 6453 #define TSC_IOASCR_G2_IO3 TSC_IOASCR_G2_IO3_Msk /*!<GROUP2_IO3 analog switch enable */
AnnaBridge 165:e614a9f1c9e2 6454 #define TSC_IOASCR_G2_IO4_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 6455 #define TSC_IOASCR_G2_IO4_Msk (0x1U << TSC_IOASCR_G2_IO4_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 6456 #define TSC_IOASCR_G2_IO4 TSC_IOASCR_G2_IO4_Msk /*!<GROUP2_IO4 analog switch enable */
AnnaBridge 165:e614a9f1c9e2 6457 #define TSC_IOASCR_G3_IO1_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 6458 #define TSC_IOASCR_G3_IO1_Msk (0x1U << TSC_IOASCR_G3_IO1_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 6459 #define TSC_IOASCR_G3_IO1 TSC_IOASCR_G3_IO1_Msk /*!<GROUP3_IO1 analog switch enable */
AnnaBridge 165:e614a9f1c9e2 6460 #define TSC_IOASCR_G3_IO2_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 6461 #define TSC_IOASCR_G3_IO2_Msk (0x1U << TSC_IOASCR_G3_IO2_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 6462 #define TSC_IOASCR_G3_IO2 TSC_IOASCR_G3_IO2_Msk /*!<GROUP3_IO2 analog switch enable */
AnnaBridge 165:e614a9f1c9e2 6463 #define TSC_IOASCR_G3_IO3_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 6464 #define TSC_IOASCR_G3_IO3_Msk (0x1U << TSC_IOASCR_G3_IO3_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 6465 #define TSC_IOASCR_G3_IO3 TSC_IOASCR_G3_IO3_Msk /*!<GROUP3_IO3 analog switch enable */
AnnaBridge 165:e614a9f1c9e2 6466 #define TSC_IOASCR_G3_IO4_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 6467 #define TSC_IOASCR_G3_IO4_Msk (0x1U << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 6468 #define TSC_IOASCR_G3_IO4 TSC_IOASCR_G3_IO4_Msk /*!<GROUP3_IO4 analog switch enable */
AnnaBridge 165:e614a9f1c9e2 6469 #define TSC_IOASCR_G4_IO1_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 6470 #define TSC_IOASCR_G4_IO1_Msk (0x1U << TSC_IOASCR_G4_IO1_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 6471 #define TSC_IOASCR_G4_IO1 TSC_IOASCR_G4_IO1_Msk /*!<GROUP4_IO1 analog switch enable */
AnnaBridge 165:e614a9f1c9e2 6472 #define TSC_IOASCR_G4_IO2_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 6473 #define TSC_IOASCR_G4_IO2_Msk (0x1U << TSC_IOASCR_G4_IO2_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 6474 #define TSC_IOASCR_G4_IO2 TSC_IOASCR_G4_IO2_Msk /*!<GROUP4_IO2 analog switch enable */
AnnaBridge 165:e614a9f1c9e2 6475 #define TSC_IOASCR_G4_IO3_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 6476 #define TSC_IOASCR_G4_IO3_Msk (0x1U << TSC_IOASCR_G4_IO3_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 6477 #define TSC_IOASCR_G4_IO3 TSC_IOASCR_G4_IO3_Msk /*!<GROUP4_IO3 analog switch enable */
AnnaBridge 165:e614a9f1c9e2 6478 #define TSC_IOASCR_G4_IO4_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 6479 #define TSC_IOASCR_G4_IO4_Msk (0x1U << TSC_IOASCR_G4_IO4_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 6480 #define TSC_IOASCR_G4_IO4 TSC_IOASCR_G4_IO4_Msk /*!<GROUP4_IO4 analog switch enable */
AnnaBridge 165:e614a9f1c9e2 6481 #define TSC_IOASCR_G5_IO1_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 6482 #define TSC_IOASCR_G5_IO1_Msk (0x1U << TSC_IOASCR_G5_IO1_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 6483 #define TSC_IOASCR_G5_IO1 TSC_IOASCR_G5_IO1_Msk /*!<GROUP5_IO1 analog switch enable */
AnnaBridge 165:e614a9f1c9e2 6484 #define TSC_IOASCR_G5_IO2_Pos (17U)
AnnaBridge 165:e614a9f1c9e2 6485 #define TSC_IOASCR_G5_IO2_Msk (0x1U << TSC_IOASCR_G5_IO2_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 6486 #define TSC_IOASCR_G5_IO2 TSC_IOASCR_G5_IO2_Msk /*!<GROUP5_IO2 analog switch enable */
AnnaBridge 165:e614a9f1c9e2 6487 #define TSC_IOASCR_G5_IO3_Pos (18U)
AnnaBridge 165:e614a9f1c9e2 6488 #define TSC_IOASCR_G5_IO3_Msk (0x1U << TSC_IOASCR_G5_IO3_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 6489 #define TSC_IOASCR_G5_IO3 TSC_IOASCR_G5_IO3_Msk /*!<GROUP5_IO3 analog switch enable */
AnnaBridge 165:e614a9f1c9e2 6490 #define TSC_IOASCR_G5_IO4_Pos (19U)
AnnaBridge 165:e614a9f1c9e2 6491 #define TSC_IOASCR_G5_IO4_Msk (0x1U << TSC_IOASCR_G5_IO4_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 6492 #define TSC_IOASCR_G5_IO4 TSC_IOASCR_G5_IO4_Msk /*!<GROUP5_IO4 analog switch enable */
AnnaBridge 165:e614a9f1c9e2 6493 #define TSC_IOASCR_G6_IO1_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 6494 #define TSC_IOASCR_G6_IO1_Msk (0x1U << TSC_IOASCR_G6_IO1_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 6495 #define TSC_IOASCR_G6_IO1 TSC_IOASCR_G6_IO1_Msk /*!<GROUP6_IO1 analog switch enable */
AnnaBridge 165:e614a9f1c9e2 6496 #define TSC_IOASCR_G6_IO2_Pos (21U)
AnnaBridge 165:e614a9f1c9e2 6497 #define TSC_IOASCR_G6_IO2_Msk (0x1U << TSC_IOASCR_G6_IO2_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 6498 #define TSC_IOASCR_G6_IO2 TSC_IOASCR_G6_IO2_Msk /*!<GROUP6_IO2 analog switch enable */
AnnaBridge 165:e614a9f1c9e2 6499 #define TSC_IOASCR_G6_IO3_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 6500 #define TSC_IOASCR_G6_IO3_Msk (0x1U << TSC_IOASCR_G6_IO3_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 6501 #define TSC_IOASCR_G6_IO3 TSC_IOASCR_G6_IO3_Msk /*!<GROUP6_IO3 analog switch enable */
AnnaBridge 165:e614a9f1c9e2 6502 #define TSC_IOASCR_G6_IO4_Pos (23U)
AnnaBridge 165:e614a9f1c9e2 6503 #define TSC_IOASCR_G6_IO4_Msk (0x1U << TSC_IOASCR_G6_IO4_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 6504 #define TSC_IOASCR_G6_IO4 TSC_IOASCR_G6_IO4_Msk /*!<GROUP6_IO4 analog switch enable */
AnnaBridge 165:e614a9f1c9e2 6505 #define TSC_IOASCR_G7_IO1_Pos (24U)
AnnaBridge 165:e614a9f1c9e2 6506 #define TSC_IOASCR_G7_IO1_Msk (0x1U << TSC_IOASCR_G7_IO1_Pos) /*!< 0x01000000 */
AnnaBridge 165:e614a9f1c9e2 6507 #define TSC_IOASCR_G7_IO1 TSC_IOASCR_G7_IO1_Msk /*!<GROUP7_IO1 analog switch enable */
AnnaBridge 165:e614a9f1c9e2 6508 #define TSC_IOASCR_G7_IO2_Pos (25U)
AnnaBridge 165:e614a9f1c9e2 6509 #define TSC_IOASCR_G7_IO2_Msk (0x1U << TSC_IOASCR_G7_IO2_Pos) /*!< 0x02000000 */
AnnaBridge 165:e614a9f1c9e2 6510 #define TSC_IOASCR_G7_IO2 TSC_IOASCR_G7_IO2_Msk /*!<GROUP7_IO2 analog switch enable */
AnnaBridge 165:e614a9f1c9e2 6511 #define TSC_IOASCR_G7_IO3_Pos (26U)
AnnaBridge 165:e614a9f1c9e2 6512 #define TSC_IOASCR_G7_IO3_Msk (0x1U << TSC_IOASCR_G7_IO3_Pos) /*!< 0x04000000 */
AnnaBridge 165:e614a9f1c9e2 6513 #define TSC_IOASCR_G7_IO3 TSC_IOASCR_G7_IO3_Msk /*!<GROUP7_IO3 analog switch enable */
AnnaBridge 165:e614a9f1c9e2 6514 #define TSC_IOASCR_G7_IO4_Pos (27U)
AnnaBridge 165:e614a9f1c9e2 6515 #define TSC_IOASCR_G7_IO4_Msk (0x1U << TSC_IOASCR_G7_IO4_Pos) /*!< 0x08000000 */
AnnaBridge 165:e614a9f1c9e2 6516 #define TSC_IOASCR_G7_IO4 TSC_IOASCR_G7_IO4_Msk /*!<GROUP7_IO4 analog switch enable */
AnnaBridge 165:e614a9f1c9e2 6517 #define TSC_IOASCR_G8_IO1_Pos (28U)
AnnaBridge 165:e614a9f1c9e2 6518 #define TSC_IOASCR_G8_IO1_Msk (0x1U << TSC_IOASCR_G8_IO1_Pos) /*!< 0x10000000 */
AnnaBridge 165:e614a9f1c9e2 6519 #define TSC_IOASCR_G8_IO1 TSC_IOASCR_G8_IO1_Msk /*!<GROUP8_IO1 analog switch enable */
AnnaBridge 165:e614a9f1c9e2 6520 #define TSC_IOASCR_G8_IO2_Pos (29U)
AnnaBridge 165:e614a9f1c9e2 6521 #define TSC_IOASCR_G8_IO2_Msk (0x1U << TSC_IOASCR_G8_IO2_Pos) /*!< 0x20000000 */
AnnaBridge 165:e614a9f1c9e2 6522 #define TSC_IOASCR_G8_IO2 TSC_IOASCR_G8_IO2_Msk /*!<GROUP8_IO2 analog switch enable */
AnnaBridge 165:e614a9f1c9e2 6523 #define TSC_IOASCR_G8_IO3_Pos (30U)
AnnaBridge 165:e614a9f1c9e2 6524 #define TSC_IOASCR_G8_IO3_Msk (0x1U << TSC_IOASCR_G8_IO3_Pos) /*!< 0x40000000 */
AnnaBridge 165:e614a9f1c9e2 6525 #define TSC_IOASCR_G8_IO3 TSC_IOASCR_G8_IO3_Msk /*!<GROUP8_IO3 analog switch enable */
AnnaBridge 165:e614a9f1c9e2 6526 #define TSC_IOASCR_G8_IO4_Pos (31U)
AnnaBridge 165:e614a9f1c9e2 6527 #define TSC_IOASCR_G8_IO4_Msk (0x1U << TSC_IOASCR_G8_IO4_Pos) /*!< 0x80000000 */
AnnaBridge 165:e614a9f1c9e2 6528 #define TSC_IOASCR_G8_IO4 TSC_IOASCR_G8_IO4_Msk /*!<GROUP8_IO4 analog switch enable */
AnnaBridge 165:e614a9f1c9e2 6529
AnnaBridge 165:e614a9f1c9e2 6530 /******************* Bit definition for TSC_IOSCR register ******************/
AnnaBridge 165:e614a9f1c9e2 6531 #define TSC_IOSCR_G1_IO1_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 6532 #define TSC_IOSCR_G1_IO1_Msk (0x1U << TSC_IOSCR_G1_IO1_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 6533 #define TSC_IOSCR_G1_IO1 TSC_IOSCR_G1_IO1_Msk /*!<GROUP1_IO1 sampling mode */
AnnaBridge 165:e614a9f1c9e2 6534 #define TSC_IOSCR_G1_IO2_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 6535 #define TSC_IOSCR_G1_IO2_Msk (0x1U << TSC_IOSCR_G1_IO2_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 6536 #define TSC_IOSCR_G1_IO2 TSC_IOSCR_G1_IO2_Msk /*!<GROUP1_IO2 sampling mode */
AnnaBridge 165:e614a9f1c9e2 6537 #define TSC_IOSCR_G1_IO3_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 6538 #define TSC_IOSCR_G1_IO3_Msk (0x1U << TSC_IOSCR_G1_IO3_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 6539 #define TSC_IOSCR_G1_IO3 TSC_IOSCR_G1_IO3_Msk /*!<GROUP1_IO3 sampling mode */
AnnaBridge 165:e614a9f1c9e2 6540 #define TSC_IOSCR_G1_IO4_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 6541 #define TSC_IOSCR_G1_IO4_Msk (0x1U << TSC_IOSCR_G1_IO4_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 6542 #define TSC_IOSCR_G1_IO4 TSC_IOSCR_G1_IO4_Msk /*!<GROUP1_IO4 sampling mode */
AnnaBridge 165:e614a9f1c9e2 6543 #define TSC_IOSCR_G2_IO1_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 6544 #define TSC_IOSCR_G2_IO1_Msk (0x1U << TSC_IOSCR_G2_IO1_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 6545 #define TSC_IOSCR_G2_IO1 TSC_IOSCR_G2_IO1_Msk /*!<GROUP2_IO1 sampling mode */
AnnaBridge 165:e614a9f1c9e2 6546 #define TSC_IOSCR_G2_IO2_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 6547 #define TSC_IOSCR_G2_IO2_Msk (0x1U << TSC_IOSCR_G2_IO2_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 6548 #define TSC_IOSCR_G2_IO2 TSC_IOSCR_G2_IO2_Msk /*!<GROUP2_IO2 sampling mode */
AnnaBridge 165:e614a9f1c9e2 6549 #define TSC_IOSCR_G2_IO3_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 6550 #define TSC_IOSCR_G2_IO3_Msk (0x1U << TSC_IOSCR_G2_IO3_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 6551 #define TSC_IOSCR_G2_IO3 TSC_IOSCR_G2_IO3_Msk /*!<GROUP2_IO3 sampling mode */
AnnaBridge 165:e614a9f1c9e2 6552 #define TSC_IOSCR_G2_IO4_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 6553 #define TSC_IOSCR_G2_IO4_Msk (0x1U << TSC_IOSCR_G2_IO4_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 6554 #define TSC_IOSCR_G2_IO4 TSC_IOSCR_G2_IO4_Msk /*!<GROUP2_IO4 sampling mode */
AnnaBridge 165:e614a9f1c9e2 6555 #define TSC_IOSCR_G3_IO1_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 6556 #define TSC_IOSCR_G3_IO1_Msk (0x1U << TSC_IOSCR_G3_IO1_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 6557 #define TSC_IOSCR_G3_IO1 TSC_IOSCR_G3_IO1_Msk /*!<GROUP3_IO1 sampling mode */
AnnaBridge 165:e614a9f1c9e2 6558 #define TSC_IOSCR_G3_IO2_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 6559 #define TSC_IOSCR_G3_IO2_Msk (0x1U << TSC_IOSCR_G3_IO2_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 6560 #define TSC_IOSCR_G3_IO2 TSC_IOSCR_G3_IO2_Msk /*!<GROUP3_IO2 sampling mode */
AnnaBridge 165:e614a9f1c9e2 6561 #define TSC_IOSCR_G3_IO3_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 6562 #define TSC_IOSCR_G3_IO3_Msk (0x1U << TSC_IOSCR_G3_IO3_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 6563 #define TSC_IOSCR_G3_IO3 TSC_IOSCR_G3_IO3_Msk /*!<GROUP3_IO3 sampling mode */
AnnaBridge 165:e614a9f1c9e2 6564 #define TSC_IOSCR_G3_IO4_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 6565 #define TSC_IOSCR_G3_IO4_Msk (0x1U << TSC_IOSCR_G3_IO4_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 6566 #define TSC_IOSCR_G3_IO4 TSC_IOSCR_G3_IO4_Msk /*!<GROUP3_IO4 sampling mode */
AnnaBridge 165:e614a9f1c9e2 6567 #define TSC_IOSCR_G4_IO1_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 6568 #define TSC_IOSCR_G4_IO1_Msk (0x1U << TSC_IOSCR_G4_IO1_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 6569 #define TSC_IOSCR_G4_IO1 TSC_IOSCR_G4_IO1_Msk /*!<GROUP4_IO1 sampling mode */
AnnaBridge 165:e614a9f1c9e2 6570 #define TSC_IOSCR_G4_IO2_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 6571 #define TSC_IOSCR_G4_IO2_Msk (0x1U << TSC_IOSCR_G4_IO2_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 6572 #define TSC_IOSCR_G4_IO2 TSC_IOSCR_G4_IO2_Msk /*!<GROUP4_IO2 sampling mode */
AnnaBridge 165:e614a9f1c9e2 6573 #define TSC_IOSCR_G4_IO3_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 6574 #define TSC_IOSCR_G4_IO3_Msk (0x1U << TSC_IOSCR_G4_IO3_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 6575 #define TSC_IOSCR_G4_IO3 TSC_IOSCR_G4_IO3_Msk /*!<GROUP4_IO3 sampling mode */
AnnaBridge 165:e614a9f1c9e2 6576 #define TSC_IOSCR_G4_IO4_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 6577 #define TSC_IOSCR_G4_IO4_Msk (0x1U << TSC_IOSCR_G4_IO4_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 6578 #define TSC_IOSCR_G4_IO4 TSC_IOSCR_G4_IO4_Msk /*!<GROUP4_IO4 sampling mode */
AnnaBridge 165:e614a9f1c9e2 6579 #define TSC_IOSCR_G5_IO1_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 6580 #define TSC_IOSCR_G5_IO1_Msk (0x1U << TSC_IOSCR_G5_IO1_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 6581 #define TSC_IOSCR_G5_IO1 TSC_IOSCR_G5_IO1_Msk /*!<GROUP5_IO1 sampling mode */
AnnaBridge 165:e614a9f1c9e2 6582 #define TSC_IOSCR_G5_IO2_Pos (17U)
AnnaBridge 165:e614a9f1c9e2 6583 #define TSC_IOSCR_G5_IO2_Msk (0x1U << TSC_IOSCR_G5_IO2_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 6584 #define TSC_IOSCR_G5_IO2 TSC_IOSCR_G5_IO2_Msk /*!<GROUP5_IO2 sampling mode */
AnnaBridge 165:e614a9f1c9e2 6585 #define TSC_IOSCR_G5_IO3_Pos (18U)
AnnaBridge 165:e614a9f1c9e2 6586 #define TSC_IOSCR_G5_IO3_Msk (0x1U << TSC_IOSCR_G5_IO3_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 6587 #define TSC_IOSCR_G5_IO3 TSC_IOSCR_G5_IO3_Msk /*!<GROUP5_IO3 sampling mode */
AnnaBridge 165:e614a9f1c9e2 6588 #define TSC_IOSCR_G5_IO4_Pos (19U)
AnnaBridge 165:e614a9f1c9e2 6589 #define TSC_IOSCR_G5_IO4_Msk (0x1U << TSC_IOSCR_G5_IO4_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 6590 #define TSC_IOSCR_G5_IO4 TSC_IOSCR_G5_IO4_Msk /*!<GROUP5_IO4 sampling mode */
AnnaBridge 165:e614a9f1c9e2 6591 #define TSC_IOSCR_G6_IO1_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 6592 #define TSC_IOSCR_G6_IO1_Msk (0x1U << TSC_IOSCR_G6_IO1_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 6593 #define TSC_IOSCR_G6_IO1 TSC_IOSCR_G6_IO1_Msk /*!<GROUP6_IO1 sampling mode */
AnnaBridge 165:e614a9f1c9e2 6594 #define TSC_IOSCR_G6_IO2_Pos (21U)
AnnaBridge 165:e614a9f1c9e2 6595 #define TSC_IOSCR_G6_IO2_Msk (0x1U << TSC_IOSCR_G6_IO2_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 6596 #define TSC_IOSCR_G6_IO2 TSC_IOSCR_G6_IO2_Msk /*!<GROUP6_IO2 sampling mode */
AnnaBridge 165:e614a9f1c9e2 6597 #define TSC_IOSCR_G6_IO3_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 6598 #define TSC_IOSCR_G6_IO3_Msk (0x1U << TSC_IOSCR_G6_IO3_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 6599 #define TSC_IOSCR_G6_IO3 TSC_IOSCR_G6_IO3_Msk /*!<GROUP6_IO3 sampling mode */
AnnaBridge 165:e614a9f1c9e2 6600 #define TSC_IOSCR_G6_IO4_Pos (23U)
AnnaBridge 165:e614a9f1c9e2 6601 #define TSC_IOSCR_G6_IO4_Msk (0x1U << TSC_IOSCR_G6_IO4_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 6602 #define TSC_IOSCR_G6_IO4 TSC_IOSCR_G6_IO4_Msk /*!<GROUP6_IO4 sampling mode */
AnnaBridge 165:e614a9f1c9e2 6603 #define TSC_IOSCR_G7_IO1_Pos (24U)
AnnaBridge 165:e614a9f1c9e2 6604 #define TSC_IOSCR_G7_IO1_Msk (0x1U << TSC_IOSCR_G7_IO1_Pos) /*!< 0x01000000 */
AnnaBridge 165:e614a9f1c9e2 6605 #define TSC_IOSCR_G7_IO1 TSC_IOSCR_G7_IO1_Msk /*!<GROUP7_IO1 sampling mode */
AnnaBridge 165:e614a9f1c9e2 6606 #define TSC_IOSCR_G7_IO2_Pos (25U)
AnnaBridge 165:e614a9f1c9e2 6607 #define TSC_IOSCR_G7_IO2_Msk (0x1U << TSC_IOSCR_G7_IO2_Pos) /*!< 0x02000000 */
AnnaBridge 165:e614a9f1c9e2 6608 #define TSC_IOSCR_G7_IO2 TSC_IOSCR_G7_IO2_Msk /*!<GROUP7_IO2 sampling mode */
AnnaBridge 165:e614a9f1c9e2 6609 #define TSC_IOSCR_G7_IO3_Pos (26U)
AnnaBridge 165:e614a9f1c9e2 6610 #define TSC_IOSCR_G7_IO3_Msk (0x1U << TSC_IOSCR_G7_IO3_Pos) /*!< 0x04000000 */
AnnaBridge 165:e614a9f1c9e2 6611 #define TSC_IOSCR_G7_IO3 TSC_IOSCR_G7_IO3_Msk /*!<GROUP7_IO3 sampling mode */
AnnaBridge 165:e614a9f1c9e2 6612 #define TSC_IOSCR_G7_IO4_Pos (27U)
AnnaBridge 165:e614a9f1c9e2 6613 #define TSC_IOSCR_G7_IO4_Msk (0x1U << TSC_IOSCR_G7_IO4_Pos) /*!< 0x08000000 */
AnnaBridge 165:e614a9f1c9e2 6614 #define TSC_IOSCR_G7_IO4 TSC_IOSCR_G7_IO4_Msk /*!<GROUP7_IO4 sampling mode */
AnnaBridge 165:e614a9f1c9e2 6615 #define TSC_IOSCR_G8_IO1_Pos (28U)
AnnaBridge 165:e614a9f1c9e2 6616 #define TSC_IOSCR_G8_IO1_Msk (0x1U << TSC_IOSCR_G8_IO1_Pos) /*!< 0x10000000 */
AnnaBridge 165:e614a9f1c9e2 6617 #define TSC_IOSCR_G8_IO1 TSC_IOSCR_G8_IO1_Msk /*!<GROUP8_IO1 sampling mode */
AnnaBridge 165:e614a9f1c9e2 6618 #define TSC_IOSCR_G8_IO2_Pos (29U)
AnnaBridge 165:e614a9f1c9e2 6619 #define TSC_IOSCR_G8_IO2_Msk (0x1U << TSC_IOSCR_G8_IO2_Pos) /*!< 0x20000000 */
AnnaBridge 165:e614a9f1c9e2 6620 #define TSC_IOSCR_G8_IO2 TSC_IOSCR_G8_IO2_Msk /*!<GROUP8_IO2 sampling mode */
AnnaBridge 165:e614a9f1c9e2 6621 #define TSC_IOSCR_G8_IO3_Pos (30U)
AnnaBridge 165:e614a9f1c9e2 6622 #define TSC_IOSCR_G8_IO3_Msk (0x1U << TSC_IOSCR_G8_IO3_Pos) /*!< 0x40000000 */
AnnaBridge 165:e614a9f1c9e2 6623 #define TSC_IOSCR_G8_IO3 TSC_IOSCR_G8_IO3_Msk /*!<GROUP8_IO3 sampling mode */
AnnaBridge 165:e614a9f1c9e2 6624 #define TSC_IOSCR_G8_IO4_Pos (31U)
AnnaBridge 165:e614a9f1c9e2 6625 #define TSC_IOSCR_G8_IO4_Msk (0x1U << TSC_IOSCR_G8_IO4_Pos) /*!< 0x80000000 */
AnnaBridge 165:e614a9f1c9e2 6626 #define TSC_IOSCR_G8_IO4 TSC_IOSCR_G8_IO4_Msk /*!<GROUP8_IO4 sampling mode */
AnnaBridge 165:e614a9f1c9e2 6627
AnnaBridge 165:e614a9f1c9e2 6628 /******************* Bit definition for TSC_IOCCR register ******************/
AnnaBridge 165:e614a9f1c9e2 6629 #define TSC_IOCCR_G1_IO1_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 6630 #define TSC_IOCCR_G1_IO1_Msk (0x1U << TSC_IOCCR_G1_IO1_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 6631 #define TSC_IOCCR_G1_IO1 TSC_IOCCR_G1_IO1_Msk /*!<GROUP1_IO1 channel mode */
AnnaBridge 165:e614a9f1c9e2 6632 #define TSC_IOCCR_G1_IO2_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 6633 #define TSC_IOCCR_G1_IO2_Msk (0x1U << TSC_IOCCR_G1_IO2_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 6634 #define TSC_IOCCR_G1_IO2 TSC_IOCCR_G1_IO2_Msk /*!<GROUP1_IO2 channel mode */
AnnaBridge 165:e614a9f1c9e2 6635 #define TSC_IOCCR_G1_IO3_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 6636 #define TSC_IOCCR_G1_IO3_Msk (0x1U << TSC_IOCCR_G1_IO3_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 6637 #define TSC_IOCCR_G1_IO3 TSC_IOCCR_G1_IO3_Msk /*!<GROUP1_IO3 channel mode */
AnnaBridge 165:e614a9f1c9e2 6638 #define TSC_IOCCR_G1_IO4_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 6639 #define TSC_IOCCR_G1_IO4_Msk (0x1U << TSC_IOCCR_G1_IO4_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 6640 #define TSC_IOCCR_G1_IO4 TSC_IOCCR_G1_IO4_Msk /*!<GROUP1_IO4 channel mode */
AnnaBridge 165:e614a9f1c9e2 6641 #define TSC_IOCCR_G2_IO1_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 6642 #define TSC_IOCCR_G2_IO1_Msk (0x1U << TSC_IOCCR_G2_IO1_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 6643 #define TSC_IOCCR_G2_IO1 TSC_IOCCR_G2_IO1_Msk /*!<GROUP2_IO1 channel mode */
AnnaBridge 165:e614a9f1c9e2 6644 #define TSC_IOCCR_G2_IO2_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 6645 #define TSC_IOCCR_G2_IO2_Msk (0x1U << TSC_IOCCR_G2_IO2_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 6646 #define TSC_IOCCR_G2_IO2 TSC_IOCCR_G2_IO2_Msk /*!<GROUP2_IO2 channel mode */
AnnaBridge 165:e614a9f1c9e2 6647 #define TSC_IOCCR_G2_IO3_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 6648 #define TSC_IOCCR_G2_IO3_Msk (0x1U << TSC_IOCCR_G2_IO3_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 6649 #define TSC_IOCCR_G2_IO3 TSC_IOCCR_G2_IO3_Msk /*!<GROUP2_IO3 channel mode */
AnnaBridge 165:e614a9f1c9e2 6650 #define TSC_IOCCR_G2_IO4_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 6651 #define TSC_IOCCR_G2_IO4_Msk (0x1U << TSC_IOCCR_G2_IO4_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 6652 #define TSC_IOCCR_G2_IO4 TSC_IOCCR_G2_IO4_Msk /*!<GROUP2_IO4 channel mode */
AnnaBridge 165:e614a9f1c9e2 6653 #define TSC_IOCCR_G3_IO1_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 6654 #define TSC_IOCCR_G3_IO1_Msk (0x1U << TSC_IOCCR_G3_IO1_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 6655 #define TSC_IOCCR_G3_IO1 TSC_IOCCR_G3_IO1_Msk /*!<GROUP3_IO1 channel mode */
AnnaBridge 165:e614a9f1c9e2 6656 #define TSC_IOCCR_G3_IO2_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 6657 #define TSC_IOCCR_G3_IO2_Msk (0x1U << TSC_IOCCR_G3_IO2_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 6658 #define TSC_IOCCR_G3_IO2 TSC_IOCCR_G3_IO2_Msk /*!<GROUP3_IO2 channel mode */
AnnaBridge 165:e614a9f1c9e2 6659 #define TSC_IOCCR_G3_IO3_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 6660 #define TSC_IOCCR_G3_IO3_Msk (0x1U << TSC_IOCCR_G3_IO3_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 6661 #define TSC_IOCCR_G3_IO3 TSC_IOCCR_G3_IO3_Msk /*!<GROUP3_IO3 channel mode */
AnnaBridge 165:e614a9f1c9e2 6662 #define TSC_IOCCR_G3_IO4_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 6663 #define TSC_IOCCR_G3_IO4_Msk (0x1U << TSC_IOCCR_G3_IO4_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 6664 #define TSC_IOCCR_G3_IO4 TSC_IOCCR_G3_IO4_Msk /*!<GROUP3_IO4 channel mode */
AnnaBridge 165:e614a9f1c9e2 6665 #define TSC_IOCCR_G4_IO1_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 6666 #define TSC_IOCCR_G4_IO1_Msk (0x1U << TSC_IOCCR_G4_IO1_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 6667 #define TSC_IOCCR_G4_IO1 TSC_IOCCR_G4_IO1_Msk /*!<GROUP4_IO1 channel mode */
AnnaBridge 165:e614a9f1c9e2 6668 #define TSC_IOCCR_G4_IO2_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 6669 #define TSC_IOCCR_G4_IO2_Msk (0x1U << TSC_IOCCR_G4_IO2_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 6670 #define TSC_IOCCR_G4_IO2 TSC_IOCCR_G4_IO2_Msk /*!<GROUP4_IO2 channel mode */
AnnaBridge 165:e614a9f1c9e2 6671 #define TSC_IOCCR_G4_IO3_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 6672 #define TSC_IOCCR_G4_IO3_Msk (0x1U << TSC_IOCCR_G4_IO3_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 6673 #define TSC_IOCCR_G4_IO3 TSC_IOCCR_G4_IO3_Msk /*!<GROUP4_IO3 channel mode */
AnnaBridge 165:e614a9f1c9e2 6674 #define TSC_IOCCR_G4_IO4_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 6675 #define TSC_IOCCR_G4_IO4_Msk (0x1U << TSC_IOCCR_G4_IO4_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 6676 #define TSC_IOCCR_G4_IO4 TSC_IOCCR_G4_IO4_Msk /*!<GROUP4_IO4 channel mode */
AnnaBridge 165:e614a9f1c9e2 6677 #define TSC_IOCCR_G5_IO1_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 6678 #define TSC_IOCCR_G5_IO1_Msk (0x1U << TSC_IOCCR_G5_IO1_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 6679 #define TSC_IOCCR_G5_IO1 TSC_IOCCR_G5_IO1_Msk /*!<GROUP5_IO1 channel mode */
AnnaBridge 165:e614a9f1c9e2 6680 #define TSC_IOCCR_G5_IO2_Pos (17U)
AnnaBridge 165:e614a9f1c9e2 6681 #define TSC_IOCCR_G5_IO2_Msk (0x1U << TSC_IOCCR_G5_IO2_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 6682 #define TSC_IOCCR_G5_IO2 TSC_IOCCR_G5_IO2_Msk /*!<GROUP5_IO2 channel mode */
AnnaBridge 165:e614a9f1c9e2 6683 #define TSC_IOCCR_G5_IO3_Pos (18U)
AnnaBridge 165:e614a9f1c9e2 6684 #define TSC_IOCCR_G5_IO3_Msk (0x1U << TSC_IOCCR_G5_IO3_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 6685 #define TSC_IOCCR_G5_IO3 TSC_IOCCR_G5_IO3_Msk /*!<GROUP5_IO3 channel mode */
AnnaBridge 165:e614a9f1c9e2 6686 #define TSC_IOCCR_G5_IO4_Pos (19U)
AnnaBridge 165:e614a9f1c9e2 6687 #define TSC_IOCCR_G5_IO4_Msk (0x1U << TSC_IOCCR_G5_IO4_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 6688 #define TSC_IOCCR_G5_IO4 TSC_IOCCR_G5_IO4_Msk /*!<GROUP5_IO4 channel mode */
AnnaBridge 165:e614a9f1c9e2 6689 #define TSC_IOCCR_G6_IO1_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 6690 #define TSC_IOCCR_G6_IO1_Msk (0x1U << TSC_IOCCR_G6_IO1_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 6691 #define TSC_IOCCR_G6_IO1 TSC_IOCCR_G6_IO1_Msk /*!<GROUP6_IO1 channel mode */
AnnaBridge 165:e614a9f1c9e2 6692 #define TSC_IOCCR_G6_IO2_Pos (21U)
AnnaBridge 165:e614a9f1c9e2 6693 #define TSC_IOCCR_G6_IO2_Msk (0x1U << TSC_IOCCR_G6_IO2_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 6694 #define TSC_IOCCR_G6_IO2 TSC_IOCCR_G6_IO2_Msk /*!<GROUP6_IO2 channel mode */
AnnaBridge 165:e614a9f1c9e2 6695 #define TSC_IOCCR_G6_IO3_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 6696 #define TSC_IOCCR_G6_IO3_Msk (0x1U << TSC_IOCCR_G6_IO3_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 6697 #define TSC_IOCCR_G6_IO3 TSC_IOCCR_G6_IO3_Msk /*!<GROUP6_IO3 channel mode */
AnnaBridge 165:e614a9f1c9e2 6698 #define TSC_IOCCR_G6_IO4_Pos (23U)
AnnaBridge 165:e614a9f1c9e2 6699 #define TSC_IOCCR_G6_IO4_Msk (0x1U << TSC_IOCCR_G6_IO4_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 6700 #define TSC_IOCCR_G6_IO4 TSC_IOCCR_G6_IO4_Msk /*!<GROUP6_IO4 channel mode */
AnnaBridge 165:e614a9f1c9e2 6701 #define TSC_IOCCR_G7_IO1_Pos (24U)
AnnaBridge 165:e614a9f1c9e2 6702 #define TSC_IOCCR_G7_IO1_Msk (0x1U << TSC_IOCCR_G7_IO1_Pos) /*!< 0x01000000 */
AnnaBridge 165:e614a9f1c9e2 6703 #define TSC_IOCCR_G7_IO1 TSC_IOCCR_G7_IO1_Msk /*!<GROUP7_IO1 channel mode */
AnnaBridge 165:e614a9f1c9e2 6704 #define TSC_IOCCR_G7_IO2_Pos (25U)
AnnaBridge 165:e614a9f1c9e2 6705 #define TSC_IOCCR_G7_IO2_Msk (0x1U << TSC_IOCCR_G7_IO2_Pos) /*!< 0x02000000 */
AnnaBridge 165:e614a9f1c9e2 6706 #define TSC_IOCCR_G7_IO2 TSC_IOCCR_G7_IO2_Msk /*!<GROUP7_IO2 channel mode */
AnnaBridge 165:e614a9f1c9e2 6707 #define TSC_IOCCR_G7_IO3_Pos (26U)
AnnaBridge 165:e614a9f1c9e2 6708 #define TSC_IOCCR_G7_IO3_Msk (0x1U << TSC_IOCCR_G7_IO3_Pos) /*!< 0x04000000 */
AnnaBridge 165:e614a9f1c9e2 6709 #define TSC_IOCCR_G7_IO3 TSC_IOCCR_G7_IO3_Msk /*!<GROUP7_IO3 channel mode */
AnnaBridge 165:e614a9f1c9e2 6710 #define TSC_IOCCR_G7_IO4_Pos (27U)
AnnaBridge 165:e614a9f1c9e2 6711 #define TSC_IOCCR_G7_IO4_Msk (0x1U << TSC_IOCCR_G7_IO4_Pos) /*!< 0x08000000 */
AnnaBridge 165:e614a9f1c9e2 6712 #define TSC_IOCCR_G7_IO4 TSC_IOCCR_G7_IO4_Msk /*!<GROUP7_IO4 channel mode */
AnnaBridge 165:e614a9f1c9e2 6713 #define TSC_IOCCR_G8_IO1_Pos (28U)
AnnaBridge 165:e614a9f1c9e2 6714 #define TSC_IOCCR_G8_IO1_Msk (0x1U << TSC_IOCCR_G8_IO1_Pos) /*!< 0x10000000 */
AnnaBridge 165:e614a9f1c9e2 6715 #define TSC_IOCCR_G8_IO1 TSC_IOCCR_G8_IO1_Msk /*!<GROUP8_IO1 channel mode */
AnnaBridge 165:e614a9f1c9e2 6716 #define TSC_IOCCR_G8_IO2_Pos (29U)
AnnaBridge 165:e614a9f1c9e2 6717 #define TSC_IOCCR_G8_IO2_Msk (0x1U << TSC_IOCCR_G8_IO2_Pos) /*!< 0x20000000 */
AnnaBridge 165:e614a9f1c9e2 6718 #define TSC_IOCCR_G8_IO2 TSC_IOCCR_G8_IO2_Msk /*!<GROUP8_IO2 channel mode */
AnnaBridge 165:e614a9f1c9e2 6719 #define TSC_IOCCR_G8_IO3_Pos (30U)
AnnaBridge 165:e614a9f1c9e2 6720 #define TSC_IOCCR_G8_IO3_Msk (0x1U << TSC_IOCCR_G8_IO3_Pos) /*!< 0x40000000 */
AnnaBridge 165:e614a9f1c9e2 6721 #define TSC_IOCCR_G8_IO3 TSC_IOCCR_G8_IO3_Msk /*!<GROUP8_IO3 channel mode */
AnnaBridge 165:e614a9f1c9e2 6722 #define TSC_IOCCR_G8_IO4_Pos (31U)
AnnaBridge 165:e614a9f1c9e2 6723 #define TSC_IOCCR_G8_IO4_Msk (0x1U << TSC_IOCCR_G8_IO4_Pos) /*!< 0x80000000 */
AnnaBridge 165:e614a9f1c9e2 6724 #define TSC_IOCCR_G8_IO4 TSC_IOCCR_G8_IO4_Msk /*!<GROUP8_IO4 channel mode */
AnnaBridge 165:e614a9f1c9e2 6725
AnnaBridge 165:e614a9f1c9e2 6726 /******************* Bit definition for TSC_IOGCSR register *****************/
AnnaBridge 165:e614a9f1c9e2 6727 #define TSC_IOGCSR_G1E_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 6728 #define TSC_IOGCSR_G1E_Msk (0x1U << TSC_IOGCSR_G1E_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 6729 #define TSC_IOGCSR_G1E TSC_IOGCSR_G1E_Msk /*!<Analog IO GROUP1 enable */
AnnaBridge 165:e614a9f1c9e2 6730 #define TSC_IOGCSR_G2E_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 6731 #define TSC_IOGCSR_G2E_Msk (0x1U << TSC_IOGCSR_G2E_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 6732 #define TSC_IOGCSR_G2E TSC_IOGCSR_G2E_Msk /*!<Analog IO GROUP2 enable */
AnnaBridge 165:e614a9f1c9e2 6733 #define TSC_IOGCSR_G3E_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 6734 #define TSC_IOGCSR_G3E_Msk (0x1U << TSC_IOGCSR_G3E_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 6735 #define TSC_IOGCSR_G3E TSC_IOGCSR_G3E_Msk /*!<Analog IO GROUP3 enable */
AnnaBridge 165:e614a9f1c9e2 6736 #define TSC_IOGCSR_G4E_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 6737 #define TSC_IOGCSR_G4E_Msk (0x1U << TSC_IOGCSR_G4E_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 6738 #define TSC_IOGCSR_G4E TSC_IOGCSR_G4E_Msk /*!<Analog IO GROUP4 enable */
AnnaBridge 165:e614a9f1c9e2 6739 #define TSC_IOGCSR_G5E_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 6740 #define TSC_IOGCSR_G5E_Msk (0x1U << TSC_IOGCSR_G5E_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 6741 #define TSC_IOGCSR_G5E TSC_IOGCSR_G5E_Msk /*!<Analog IO GROUP5 enable */
AnnaBridge 165:e614a9f1c9e2 6742 #define TSC_IOGCSR_G6E_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 6743 #define TSC_IOGCSR_G6E_Msk (0x1U << TSC_IOGCSR_G6E_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 6744 #define TSC_IOGCSR_G6E TSC_IOGCSR_G6E_Msk /*!<Analog IO GROUP6 enable */
AnnaBridge 165:e614a9f1c9e2 6745 #define TSC_IOGCSR_G7E_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 6746 #define TSC_IOGCSR_G7E_Msk (0x1U << TSC_IOGCSR_G7E_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 6747 #define TSC_IOGCSR_G7E TSC_IOGCSR_G7E_Msk /*!<Analog IO GROUP7 enable */
AnnaBridge 165:e614a9f1c9e2 6748 #define TSC_IOGCSR_G8E_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 6749 #define TSC_IOGCSR_G8E_Msk (0x1U << TSC_IOGCSR_G8E_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 6750 #define TSC_IOGCSR_G8E TSC_IOGCSR_G8E_Msk /*!<Analog IO GROUP8 enable */
AnnaBridge 165:e614a9f1c9e2 6751 #define TSC_IOGCSR_G1S_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 6752 #define TSC_IOGCSR_G1S_Msk (0x1U << TSC_IOGCSR_G1S_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 6753 #define TSC_IOGCSR_G1S TSC_IOGCSR_G1S_Msk /*!<Analog IO GROUP1 status */
AnnaBridge 165:e614a9f1c9e2 6754 #define TSC_IOGCSR_G2S_Pos (17U)
AnnaBridge 165:e614a9f1c9e2 6755 #define TSC_IOGCSR_G2S_Msk (0x1U << TSC_IOGCSR_G2S_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 6756 #define TSC_IOGCSR_G2S TSC_IOGCSR_G2S_Msk /*!<Analog IO GROUP2 status */
AnnaBridge 165:e614a9f1c9e2 6757 #define TSC_IOGCSR_G3S_Pos (18U)
AnnaBridge 165:e614a9f1c9e2 6758 #define TSC_IOGCSR_G3S_Msk (0x1U << TSC_IOGCSR_G3S_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 6759 #define TSC_IOGCSR_G3S TSC_IOGCSR_G3S_Msk /*!<Analog IO GROUP3 status */
AnnaBridge 165:e614a9f1c9e2 6760 #define TSC_IOGCSR_G4S_Pos (19U)
AnnaBridge 165:e614a9f1c9e2 6761 #define TSC_IOGCSR_G4S_Msk (0x1U << TSC_IOGCSR_G4S_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 6762 #define TSC_IOGCSR_G4S TSC_IOGCSR_G4S_Msk /*!<Analog IO GROUP4 status */
AnnaBridge 165:e614a9f1c9e2 6763 #define TSC_IOGCSR_G5S_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 6764 #define TSC_IOGCSR_G5S_Msk (0x1U << TSC_IOGCSR_G5S_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 6765 #define TSC_IOGCSR_G5S TSC_IOGCSR_G5S_Msk /*!<Analog IO GROUP5 status */
AnnaBridge 165:e614a9f1c9e2 6766 #define TSC_IOGCSR_G6S_Pos (21U)
AnnaBridge 165:e614a9f1c9e2 6767 #define TSC_IOGCSR_G6S_Msk (0x1U << TSC_IOGCSR_G6S_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 6768 #define TSC_IOGCSR_G6S TSC_IOGCSR_G6S_Msk /*!<Analog IO GROUP6 status */
AnnaBridge 165:e614a9f1c9e2 6769 #define TSC_IOGCSR_G7S_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 6770 #define TSC_IOGCSR_G7S_Msk (0x1U << TSC_IOGCSR_G7S_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 6771 #define TSC_IOGCSR_G7S TSC_IOGCSR_G7S_Msk /*!<Analog IO GROUP7 status */
AnnaBridge 165:e614a9f1c9e2 6772 #define TSC_IOGCSR_G8S_Pos (23U)
AnnaBridge 165:e614a9f1c9e2 6773 #define TSC_IOGCSR_G8S_Msk (0x1U << TSC_IOGCSR_G8S_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 6774 #define TSC_IOGCSR_G8S TSC_IOGCSR_G8S_Msk /*!<Analog IO GROUP8 status */
AnnaBridge 165:e614a9f1c9e2 6775
AnnaBridge 165:e614a9f1c9e2 6776 /******************* Bit definition for TSC_IOGXCR register *****************/
AnnaBridge 165:e614a9f1c9e2 6777 #define TSC_IOGXCR_CNT_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 6778 #define TSC_IOGXCR_CNT_Msk (0x3FFFU << TSC_IOGXCR_CNT_Pos) /*!< 0x00003FFF */
AnnaBridge 165:e614a9f1c9e2 6779 #define TSC_IOGXCR_CNT TSC_IOGXCR_CNT_Msk /*!<CNT[13:0] bits (Counter value) */
AnnaBridge 165:e614a9f1c9e2 6780
AnnaBridge 165:e614a9f1c9e2 6781 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 6782 /* */
AnnaBridge 165:e614a9f1c9e2 6783 /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */
AnnaBridge 165:e614a9f1c9e2 6784 /* */
AnnaBridge 165:e614a9f1c9e2 6785 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 6786
AnnaBridge 165:e614a9f1c9e2 6787 /*
AnnaBridge 165:e614a9f1c9e2 6788 * @brief Specific device feature definitions (not present on all devices in the STM32L0 family)
AnnaBridge 165:e614a9f1c9e2 6789 */
AnnaBridge 165:e614a9f1c9e2 6790 /* Note: No specific macro feature on this device */
AnnaBridge 165:e614a9f1c9e2 6791
AnnaBridge 165:e614a9f1c9e2 6792 /****************** Bit definition for USART_CR1 register *******************/
AnnaBridge 165:e614a9f1c9e2 6793 #define USART_CR1_UE_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 6794 #define USART_CR1_UE_Msk (0x1U << USART_CR1_UE_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 6795 #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */
AnnaBridge 165:e614a9f1c9e2 6796 #define USART_CR1_UESM_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 6797 #define USART_CR1_UESM_Msk (0x1U << USART_CR1_UESM_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 6798 #define USART_CR1_UESM USART_CR1_UESM_Msk /*!< USART Enable in STOP Mode */
AnnaBridge 165:e614a9f1c9e2 6799 #define USART_CR1_RE_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 6800 #define USART_CR1_RE_Msk (0x1U << USART_CR1_RE_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 6801 #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */
AnnaBridge 165:e614a9f1c9e2 6802 #define USART_CR1_TE_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 6803 #define USART_CR1_TE_Msk (0x1U << USART_CR1_TE_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 6804 #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */
AnnaBridge 165:e614a9f1c9e2 6805 #define USART_CR1_IDLEIE_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 6806 #define USART_CR1_IDLEIE_Msk (0x1U << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 6807 #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */
AnnaBridge 165:e614a9f1c9e2 6808 #define USART_CR1_RXNEIE_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 6809 #define USART_CR1_RXNEIE_Msk (0x1U << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 6810 #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */
AnnaBridge 165:e614a9f1c9e2 6811 #define USART_CR1_TCIE_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 6812 #define USART_CR1_TCIE_Msk (0x1U << USART_CR1_TCIE_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 6813 #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */
AnnaBridge 165:e614a9f1c9e2 6814 #define USART_CR1_TXEIE_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 6815 #define USART_CR1_TXEIE_Msk (0x1U << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 6816 #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< TXE Interrupt Enable */
AnnaBridge 165:e614a9f1c9e2 6817 #define USART_CR1_PEIE_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 6818 #define USART_CR1_PEIE_Msk (0x1U << USART_CR1_PEIE_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 6819 #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */
AnnaBridge 165:e614a9f1c9e2 6820 #define USART_CR1_PS_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 6821 #define USART_CR1_PS_Msk (0x1U << USART_CR1_PS_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 6822 #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */
AnnaBridge 165:e614a9f1c9e2 6823 #define USART_CR1_PCE_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 6824 #define USART_CR1_PCE_Msk (0x1U << USART_CR1_PCE_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 6825 #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */
AnnaBridge 165:e614a9f1c9e2 6826 #define USART_CR1_WAKE_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 6827 #define USART_CR1_WAKE_Msk (0x1U << USART_CR1_WAKE_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 6828 #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Receiver Wakeup method */
AnnaBridge 165:e614a9f1c9e2 6829 #define USART_CR1_M_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 6830 #define USART_CR1_M_Msk (0x10001U << USART_CR1_M_Pos) /*!< 0x10001000 */
AnnaBridge 165:e614a9f1c9e2 6831 #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */
AnnaBridge 165:e614a9f1c9e2 6832 #define USART_CR1_M0_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 6833 #define USART_CR1_M0_Msk (0x1U << USART_CR1_M0_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 6834 #define USART_CR1_M0 USART_CR1_M0_Msk /*!< Word length - Bit 0 */
AnnaBridge 165:e614a9f1c9e2 6835 #define USART_CR1_MME_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 6836 #define USART_CR1_MME_Msk (0x1U << USART_CR1_MME_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 6837 #define USART_CR1_MME USART_CR1_MME_Msk /*!< Mute Mode Enable */
AnnaBridge 165:e614a9f1c9e2 6838 #define USART_CR1_CMIE_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 6839 #define USART_CR1_CMIE_Msk (0x1U << USART_CR1_CMIE_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 6840 #define USART_CR1_CMIE USART_CR1_CMIE_Msk /*!< Character match interrupt enable */
AnnaBridge 165:e614a9f1c9e2 6841 #define USART_CR1_OVER8_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 6842 #define USART_CR1_OVER8_Msk (0x1U << USART_CR1_OVER8_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 6843 #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!< Oversampling by 8-bit or 16-bit mode */
AnnaBridge 165:e614a9f1c9e2 6844 #define USART_CR1_DEDT_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 6845 #define USART_CR1_DEDT_Msk (0x1FU << USART_CR1_DEDT_Pos) /*!< 0x001F0000 */
AnnaBridge 165:e614a9f1c9e2 6846 #define USART_CR1_DEDT USART_CR1_DEDT_Msk /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */
AnnaBridge 165:e614a9f1c9e2 6847 #define USART_CR1_DEDT_0 (0x01U << USART_CR1_DEDT_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 6848 #define USART_CR1_DEDT_1 (0x02U << USART_CR1_DEDT_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 6849 #define USART_CR1_DEDT_2 (0x04U << USART_CR1_DEDT_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 6850 #define USART_CR1_DEDT_3 (0x08U << USART_CR1_DEDT_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 6851 #define USART_CR1_DEDT_4 (0x10U << USART_CR1_DEDT_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 6852 #define USART_CR1_DEAT_Pos (21U)
AnnaBridge 165:e614a9f1c9e2 6853 #define USART_CR1_DEAT_Msk (0x1FU << USART_CR1_DEAT_Pos) /*!< 0x03E00000 */
AnnaBridge 165:e614a9f1c9e2 6854 #define USART_CR1_DEAT USART_CR1_DEAT_Msk /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */
AnnaBridge 165:e614a9f1c9e2 6855 #define USART_CR1_DEAT_0 (0x01U << USART_CR1_DEAT_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 6856 #define USART_CR1_DEAT_1 (0x02U << USART_CR1_DEAT_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 6857 #define USART_CR1_DEAT_2 (0x04U << USART_CR1_DEAT_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 6858 #define USART_CR1_DEAT_3 (0x08U << USART_CR1_DEAT_Pos) /*!< 0x01000000 */
AnnaBridge 165:e614a9f1c9e2 6859 #define USART_CR1_DEAT_4 (0x10U << USART_CR1_DEAT_Pos) /*!< 0x02000000 */
AnnaBridge 165:e614a9f1c9e2 6860 #define USART_CR1_RTOIE_Pos (26U)
AnnaBridge 165:e614a9f1c9e2 6861 #define USART_CR1_RTOIE_Msk (0x1U << USART_CR1_RTOIE_Pos) /*!< 0x04000000 */
AnnaBridge 165:e614a9f1c9e2 6862 #define USART_CR1_RTOIE USART_CR1_RTOIE_Msk /*!< Receive Time Out interrupt enable */
AnnaBridge 165:e614a9f1c9e2 6863 #define USART_CR1_EOBIE_Pos (27U)
AnnaBridge 165:e614a9f1c9e2 6864 #define USART_CR1_EOBIE_Msk (0x1U << USART_CR1_EOBIE_Pos) /*!< 0x08000000 */
AnnaBridge 165:e614a9f1c9e2 6865 #define USART_CR1_EOBIE USART_CR1_EOBIE_Msk /*!< End of Block interrupt enable */
AnnaBridge 165:e614a9f1c9e2 6866 #define USART_CR1_M1_Pos (28U)
AnnaBridge 165:e614a9f1c9e2 6867 #define USART_CR1_M1_Msk (0x1U << USART_CR1_M1_Pos) /*!< 0x10000000 */
AnnaBridge 165:e614a9f1c9e2 6868 #define USART_CR1_M1 USART_CR1_M1_Msk /*!< Word length - Bit 1 */
AnnaBridge 165:e614a9f1c9e2 6869 /****************** Bit definition for USART_CR2 register *******************/
AnnaBridge 165:e614a9f1c9e2 6870 #define USART_CR2_ADDM7_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 6871 #define USART_CR2_ADDM7_Msk (0x1U << USART_CR2_ADDM7_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 6872 #define USART_CR2_ADDM7 USART_CR2_ADDM7_Msk /*!< 7-bit or 4-bit Address Detection */
AnnaBridge 165:e614a9f1c9e2 6873 #define USART_CR2_LBDL_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 6874 #define USART_CR2_LBDL_Msk (0x1U << USART_CR2_LBDL_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 6875 #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */
AnnaBridge 165:e614a9f1c9e2 6876 #define USART_CR2_LBDIE_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 6877 #define USART_CR2_LBDIE_Msk (0x1U << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 6878 #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */
AnnaBridge 165:e614a9f1c9e2 6879 #define USART_CR2_LBCL_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 6880 #define USART_CR2_LBCL_Msk (0x1U << USART_CR2_LBCL_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 6881 #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */
AnnaBridge 165:e614a9f1c9e2 6882 #define USART_CR2_CPHA_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 6883 #define USART_CR2_CPHA_Msk (0x1U << USART_CR2_CPHA_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 6884 #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */
AnnaBridge 165:e614a9f1c9e2 6885 #define USART_CR2_CPOL_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 6886 #define USART_CR2_CPOL_Msk (0x1U << USART_CR2_CPOL_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 6887 #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */
AnnaBridge 165:e614a9f1c9e2 6888 #define USART_CR2_CLKEN_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 6889 #define USART_CR2_CLKEN_Msk (0x1U << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 6890 #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */
AnnaBridge 165:e614a9f1c9e2 6891 #define USART_CR2_STOP_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 6892 #define USART_CR2_STOP_Msk (0x3U << USART_CR2_STOP_Pos) /*!< 0x00003000 */
AnnaBridge 165:e614a9f1c9e2 6893 #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */
AnnaBridge 165:e614a9f1c9e2 6894 #define USART_CR2_STOP_0 (0x1U << USART_CR2_STOP_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 6895 #define USART_CR2_STOP_1 (0x2U << USART_CR2_STOP_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 6896 #define USART_CR2_LINEN_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 6897 #define USART_CR2_LINEN_Msk (0x1U << USART_CR2_LINEN_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 6898 #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */
AnnaBridge 165:e614a9f1c9e2 6899 #define USART_CR2_SWAP_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 6900 #define USART_CR2_SWAP_Msk (0x1U << USART_CR2_SWAP_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 6901 #define USART_CR2_SWAP USART_CR2_SWAP_Msk /*!< SWAP TX/RX pins */
AnnaBridge 165:e614a9f1c9e2 6902 #define USART_CR2_RXINV_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 6903 #define USART_CR2_RXINV_Msk (0x1U << USART_CR2_RXINV_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 6904 #define USART_CR2_RXINV USART_CR2_RXINV_Msk /*!< RX pin active level inversion */
AnnaBridge 165:e614a9f1c9e2 6905 #define USART_CR2_TXINV_Pos (17U)
AnnaBridge 165:e614a9f1c9e2 6906 #define USART_CR2_TXINV_Msk (0x1U << USART_CR2_TXINV_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 6907 #define USART_CR2_TXINV USART_CR2_TXINV_Msk /*!< TX pin active level inversion */
AnnaBridge 165:e614a9f1c9e2 6908 #define USART_CR2_DATAINV_Pos (18U)
AnnaBridge 165:e614a9f1c9e2 6909 #define USART_CR2_DATAINV_Msk (0x1U << USART_CR2_DATAINV_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 6910 #define USART_CR2_DATAINV USART_CR2_DATAINV_Msk /*!< Binary data inversion */
AnnaBridge 165:e614a9f1c9e2 6911 #define USART_CR2_MSBFIRST_Pos (19U)
AnnaBridge 165:e614a9f1c9e2 6912 #define USART_CR2_MSBFIRST_Msk (0x1U << USART_CR2_MSBFIRST_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 6913 #define USART_CR2_MSBFIRST USART_CR2_MSBFIRST_Msk /*!< Most Significant Bit First */
AnnaBridge 165:e614a9f1c9e2 6914 #define USART_CR2_ABREN_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 6915 #define USART_CR2_ABREN_Msk (0x1U << USART_CR2_ABREN_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 6916 #define USART_CR2_ABREN USART_CR2_ABREN_Msk /*!< Auto Baud-Rate Enable*/
AnnaBridge 165:e614a9f1c9e2 6917 #define USART_CR2_ABRMODE_Pos (21U)
AnnaBridge 165:e614a9f1c9e2 6918 #define USART_CR2_ABRMODE_Msk (0x3U << USART_CR2_ABRMODE_Pos) /*!< 0x00600000 */
AnnaBridge 165:e614a9f1c9e2 6919 #define USART_CR2_ABRMODE USART_CR2_ABRMODE_Msk /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */
AnnaBridge 165:e614a9f1c9e2 6920 #define USART_CR2_ABRMODE_0 (0x1U << USART_CR2_ABRMODE_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 6921 #define USART_CR2_ABRMODE_1 (0x2U << USART_CR2_ABRMODE_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 6922 #define USART_CR2_RTOEN_Pos (23U)
AnnaBridge 165:e614a9f1c9e2 6923 #define USART_CR2_RTOEN_Msk (0x1U << USART_CR2_RTOEN_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 6924 #define USART_CR2_RTOEN USART_CR2_RTOEN_Msk /*!< Receiver Time-Out enable */
AnnaBridge 165:e614a9f1c9e2 6925 #define USART_CR2_ADD_Pos (24U)
AnnaBridge 165:e614a9f1c9e2 6926 #define USART_CR2_ADD_Msk (0xFFU << USART_CR2_ADD_Pos) /*!< 0xFF000000 */
AnnaBridge 165:e614a9f1c9e2 6927 #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */
AnnaBridge 165:e614a9f1c9e2 6928
AnnaBridge 165:e614a9f1c9e2 6929 /****************** Bit definition for USART_CR3 register *******************/
AnnaBridge 165:e614a9f1c9e2 6930 #define USART_CR3_EIE_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 6931 #define USART_CR3_EIE_Msk (0x1U << USART_CR3_EIE_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 6932 #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */
AnnaBridge 165:e614a9f1c9e2 6933 #define USART_CR3_IREN_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 6934 #define USART_CR3_IREN_Msk (0x1U << USART_CR3_IREN_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 6935 #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */
AnnaBridge 165:e614a9f1c9e2 6936 #define USART_CR3_IRLP_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 6937 #define USART_CR3_IRLP_Msk (0x1U << USART_CR3_IRLP_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 6938 #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */
AnnaBridge 165:e614a9f1c9e2 6939 #define USART_CR3_HDSEL_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 6940 #define USART_CR3_HDSEL_Msk (0x1U << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 6941 #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */
AnnaBridge 165:e614a9f1c9e2 6942 #define USART_CR3_NACK_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 6943 #define USART_CR3_NACK_Msk (0x1U << USART_CR3_NACK_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 6944 #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< SmartCard NACK enable */
AnnaBridge 165:e614a9f1c9e2 6945 #define USART_CR3_SCEN_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 6946 #define USART_CR3_SCEN_Msk (0x1U << USART_CR3_SCEN_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 6947 #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< SmartCard mode enable */
AnnaBridge 165:e614a9f1c9e2 6948 #define USART_CR3_DMAR_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 6949 #define USART_CR3_DMAR_Msk (0x1U << USART_CR3_DMAR_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 6950 #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */
AnnaBridge 165:e614a9f1c9e2 6951 #define USART_CR3_DMAT_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 6952 #define USART_CR3_DMAT_Msk (0x1U << USART_CR3_DMAT_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 6953 #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */
AnnaBridge 165:e614a9f1c9e2 6954 #define USART_CR3_RTSE_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 6955 #define USART_CR3_RTSE_Msk (0x1U << USART_CR3_RTSE_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 6956 #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */
AnnaBridge 165:e614a9f1c9e2 6957 #define USART_CR3_CTSE_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 6958 #define USART_CR3_CTSE_Msk (0x1U << USART_CR3_CTSE_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 6959 #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */
AnnaBridge 165:e614a9f1c9e2 6960 #define USART_CR3_CTSIE_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 6961 #define USART_CR3_CTSIE_Msk (0x1U << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 6962 #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */
AnnaBridge 165:e614a9f1c9e2 6963 #define USART_CR3_ONEBIT_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 6964 #define USART_CR3_ONEBIT_Msk (0x1U << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 6965 #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!< One sample bit method enable */
AnnaBridge 165:e614a9f1c9e2 6966 #define USART_CR3_OVRDIS_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 6967 #define USART_CR3_OVRDIS_Msk (0x1U << USART_CR3_OVRDIS_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 6968 #define USART_CR3_OVRDIS USART_CR3_OVRDIS_Msk /*!< Overrun Disable */
AnnaBridge 165:e614a9f1c9e2 6969 #define USART_CR3_DDRE_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 6970 #define USART_CR3_DDRE_Msk (0x1U << USART_CR3_DDRE_Pos) /*!< 0x00002000 */
AnnaBridge 165:e614a9f1c9e2 6971 #define USART_CR3_DDRE USART_CR3_DDRE_Msk /*!< DMA Disable on Reception Error */
AnnaBridge 165:e614a9f1c9e2 6972 #define USART_CR3_DEM_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 6973 #define USART_CR3_DEM_Msk (0x1U << USART_CR3_DEM_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 6974 #define USART_CR3_DEM USART_CR3_DEM_Msk /*!< Driver Enable Mode */
AnnaBridge 165:e614a9f1c9e2 6975 #define USART_CR3_DEP_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 6976 #define USART_CR3_DEP_Msk (0x1U << USART_CR3_DEP_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 6977 #define USART_CR3_DEP USART_CR3_DEP_Msk /*!< Driver Enable Polarity Selection */
AnnaBridge 165:e614a9f1c9e2 6978 #define USART_CR3_SCARCNT_Pos (17U)
AnnaBridge 165:e614a9f1c9e2 6979 #define USART_CR3_SCARCNT_Msk (0x7U << USART_CR3_SCARCNT_Pos) /*!< 0x000E0000 */
AnnaBridge 165:e614a9f1c9e2 6980 #define USART_CR3_SCARCNT USART_CR3_SCARCNT_Msk /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */
AnnaBridge 165:e614a9f1c9e2 6981 #define USART_CR3_SCARCNT_0 (0x1U << USART_CR3_SCARCNT_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 6982 #define USART_CR3_SCARCNT_1 (0x2U << USART_CR3_SCARCNT_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 6983 #define USART_CR3_SCARCNT_2 (0x4U << USART_CR3_SCARCNT_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 6984 #define USART_CR3_WUS_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 6985 #define USART_CR3_WUS_Msk (0x3U << USART_CR3_WUS_Pos) /*!< 0x00300000 */
AnnaBridge 165:e614a9f1c9e2 6986 #define USART_CR3_WUS USART_CR3_WUS_Msk /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */
AnnaBridge 165:e614a9f1c9e2 6987 #define USART_CR3_WUS_0 (0x1U << USART_CR3_WUS_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 6988 #define USART_CR3_WUS_1 (0x2U << USART_CR3_WUS_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 6989 #define USART_CR3_WUFIE_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 6990 #define USART_CR3_WUFIE_Msk (0x1U << USART_CR3_WUFIE_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 6991 #define USART_CR3_WUFIE USART_CR3_WUFIE_Msk /*!< Wake Up Interrupt Enable */
AnnaBridge 165:e614a9f1c9e2 6992 #define USART_CR3_UCESM_Pos (23U)
AnnaBridge 165:e614a9f1c9e2 6993 #define USART_CR3_UCESM_Msk (0x1U << USART_CR3_UCESM_Pos) /*!< 0x00800000 */
AnnaBridge 165:e614a9f1c9e2 6994 #define USART_CR3_UCESM USART_CR3_UCESM_Msk /*!< Clock Enable in Stop mode */
AnnaBridge 165:e614a9f1c9e2 6995
AnnaBridge 165:e614a9f1c9e2 6996 /****************** Bit definition for USART_BRR register *******************/
AnnaBridge 165:e614a9f1c9e2 6997 #define USART_BRR_DIV_FRACTION_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 6998 #define USART_BRR_DIV_FRACTION_Msk (0xFU << USART_BRR_DIV_FRACTION_Pos) /*!< 0x0000000F */
AnnaBridge 165:e614a9f1c9e2 6999 #define USART_BRR_DIV_FRACTION USART_BRR_DIV_FRACTION_Msk /*!< Fraction of USARTDIV */
AnnaBridge 165:e614a9f1c9e2 7000 #define USART_BRR_DIV_MANTISSA_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 7001 #define USART_BRR_DIV_MANTISSA_Msk (0xFFFU << USART_BRR_DIV_MANTISSA_Pos) /*!< 0x0000FFF0 */
AnnaBridge 165:e614a9f1c9e2 7002 #define USART_BRR_DIV_MANTISSA USART_BRR_DIV_MANTISSA_Msk /*!< Mantissa of USARTDIV */
AnnaBridge 165:e614a9f1c9e2 7003
AnnaBridge 165:e614a9f1c9e2 7004 /****************** Bit definition for USART_GTPR register ******************/
AnnaBridge 165:e614a9f1c9e2 7005 #define USART_GTPR_PSC_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 7006 #define USART_GTPR_PSC_Msk (0xFFU << USART_GTPR_PSC_Pos) /*!< 0x000000FF */
AnnaBridge 165:e614a9f1c9e2 7007 #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */
AnnaBridge 165:e614a9f1c9e2 7008 #define USART_GTPR_GT_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 7009 #define USART_GTPR_GT_Msk (0xFFU << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */
AnnaBridge 165:e614a9f1c9e2 7010 #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< GT[7:0] bits (Guard time value) */
AnnaBridge 165:e614a9f1c9e2 7011
AnnaBridge 165:e614a9f1c9e2 7012
AnnaBridge 165:e614a9f1c9e2 7013 /******************* Bit definition for USART_RTOR register *****************/
AnnaBridge 165:e614a9f1c9e2 7014 #define USART_RTOR_RTO_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 7015 #define USART_RTOR_RTO_Msk (0xFFFFFFU << USART_RTOR_RTO_Pos) /*!< 0x00FFFFFF */
AnnaBridge 165:e614a9f1c9e2 7016 #define USART_RTOR_RTO USART_RTOR_RTO_Msk /*!< Receiver Time Out Value */
AnnaBridge 165:e614a9f1c9e2 7017 #define USART_RTOR_BLEN_Pos (24U)
AnnaBridge 165:e614a9f1c9e2 7018 #define USART_RTOR_BLEN_Msk (0xFFU << USART_RTOR_BLEN_Pos) /*!< 0xFF000000 */
AnnaBridge 165:e614a9f1c9e2 7019 #define USART_RTOR_BLEN USART_RTOR_BLEN_Msk /*!< Block Length */
AnnaBridge 165:e614a9f1c9e2 7020
AnnaBridge 165:e614a9f1c9e2 7021 /******************* Bit definition for USART_RQR register ******************/
AnnaBridge 165:e614a9f1c9e2 7022 #define USART_RQR_ABRRQ_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 7023 #define USART_RQR_ABRRQ_Msk (0x1U << USART_RQR_ABRRQ_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 7024 #define USART_RQR_ABRRQ USART_RQR_ABRRQ_Msk /*!< Auto-Baud Rate Request */
AnnaBridge 165:e614a9f1c9e2 7025 #define USART_RQR_SBKRQ_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 7026 #define USART_RQR_SBKRQ_Msk (0x1U << USART_RQR_SBKRQ_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 7027 #define USART_RQR_SBKRQ USART_RQR_SBKRQ_Msk /*!< Send Break Request */
AnnaBridge 165:e614a9f1c9e2 7028 #define USART_RQR_MMRQ_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 7029 #define USART_RQR_MMRQ_Msk (0x1U << USART_RQR_MMRQ_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 7030 #define USART_RQR_MMRQ USART_RQR_MMRQ_Msk /*!< Mute Mode Request */
AnnaBridge 165:e614a9f1c9e2 7031 #define USART_RQR_RXFRQ_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 7032 #define USART_RQR_RXFRQ_Msk (0x1U << USART_RQR_RXFRQ_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 7033 #define USART_RQR_RXFRQ USART_RQR_RXFRQ_Msk /*!< Receive Data flush Request */
AnnaBridge 165:e614a9f1c9e2 7034 #define USART_RQR_TXFRQ_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 7035 #define USART_RQR_TXFRQ_Msk (0x1U << USART_RQR_TXFRQ_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 7036 #define USART_RQR_TXFRQ USART_RQR_TXFRQ_Msk /*!< Transmit data flush Request */
AnnaBridge 165:e614a9f1c9e2 7037
AnnaBridge 165:e614a9f1c9e2 7038 /******************* Bit definition for USART_ISR register ******************/
AnnaBridge 165:e614a9f1c9e2 7039 #define USART_ISR_PE_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 7040 #define USART_ISR_PE_Msk (0x1U << USART_ISR_PE_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 7041 #define USART_ISR_PE USART_ISR_PE_Msk /*!< Parity Error */
AnnaBridge 165:e614a9f1c9e2 7042 #define USART_ISR_FE_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 7043 #define USART_ISR_FE_Msk (0x1U << USART_ISR_FE_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 7044 #define USART_ISR_FE USART_ISR_FE_Msk /*!< Framing Error */
AnnaBridge 165:e614a9f1c9e2 7045 #define USART_ISR_NE_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 7046 #define USART_ISR_NE_Msk (0x1U << USART_ISR_NE_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 7047 #define USART_ISR_NE USART_ISR_NE_Msk /*!< Noise detected Flag */
AnnaBridge 165:e614a9f1c9e2 7048 #define USART_ISR_ORE_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 7049 #define USART_ISR_ORE_Msk (0x1U << USART_ISR_ORE_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 7050 #define USART_ISR_ORE USART_ISR_ORE_Msk /*!< OverRun Error */
AnnaBridge 165:e614a9f1c9e2 7051 #define USART_ISR_IDLE_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 7052 #define USART_ISR_IDLE_Msk (0x1U << USART_ISR_IDLE_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 7053 #define USART_ISR_IDLE USART_ISR_IDLE_Msk /*!< IDLE line detected */
AnnaBridge 165:e614a9f1c9e2 7054 #define USART_ISR_RXNE_Pos (5U)
AnnaBridge 165:e614a9f1c9e2 7055 #define USART_ISR_RXNE_Msk (0x1U << USART_ISR_RXNE_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 7056 #define USART_ISR_RXNE USART_ISR_RXNE_Msk /*!< Read Data Register Not Empty */
AnnaBridge 165:e614a9f1c9e2 7057 #define USART_ISR_TC_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 7058 #define USART_ISR_TC_Msk (0x1U << USART_ISR_TC_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 7059 #define USART_ISR_TC USART_ISR_TC_Msk /*!< Transmission Complete */
AnnaBridge 165:e614a9f1c9e2 7060 #define USART_ISR_TXE_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 7061 #define USART_ISR_TXE_Msk (0x1U << USART_ISR_TXE_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 7062 #define USART_ISR_TXE USART_ISR_TXE_Msk /*!< Transmit Data Register Empty */
AnnaBridge 165:e614a9f1c9e2 7063 #define USART_ISR_LBDF_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 7064 #define USART_ISR_LBDF_Msk (0x1U << USART_ISR_LBDF_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 7065 #define USART_ISR_LBDF USART_ISR_LBDF_Msk /*!< LIN Break Detection Flag */
AnnaBridge 165:e614a9f1c9e2 7066 #define USART_ISR_CTSIF_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 7067 #define USART_ISR_CTSIF_Msk (0x1U << USART_ISR_CTSIF_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 7068 #define USART_ISR_CTSIF USART_ISR_CTSIF_Msk /*!< CTS interrupt flag */
AnnaBridge 165:e614a9f1c9e2 7069 #define USART_ISR_CTS_Pos (10U)
AnnaBridge 165:e614a9f1c9e2 7070 #define USART_ISR_CTS_Msk (0x1U << USART_ISR_CTS_Pos) /*!< 0x00000400 */
AnnaBridge 165:e614a9f1c9e2 7071 #define USART_ISR_CTS USART_ISR_CTS_Msk /*!< CTS flag */
AnnaBridge 165:e614a9f1c9e2 7072 #define USART_ISR_RTOF_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 7073 #define USART_ISR_RTOF_Msk (0x1U << USART_ISR_RTOF_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 7074 #define USART_ISR_RTOF USART_ISR_RTOF_Msk /*!< Receiver Time Out */
AnnaBridge 165:e614a9f1c9e2 7075 #define USART_ISR_EOBF_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 7076 #define USART_ISR_EOBF_Msk (0x1U << USART_ISR_EOBF_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 7077 #define USART_ISR_EOBF USART_ISR_EOBF_Msk /*!< End Of Block Flag */
AnnaBridge 165:e614a9f1c9e2 7078 #define USART_ISR_ABRE_Pos (14U)
AnnaBridge 165:e614a9f1c9e2 7079 #define USART_ISR_ABRE_Msk (0x1U << USART_ISR_ABRE_Pos) /*!< 0x00004000 */
AnnaBridge 165:e614a9f1c9e2 7080 #define USART_ISR_ABRE USART_ISR_ABRE_Msk /*!< Auto-Baud Rate Error */
AnnaBridge 165:e614a9f1c9e2 7081 #define USART_ISR_ABRF_Pos (15U)
AnnaBridge 165:e614a9f1c9e2 7082 #define USART_ISR_ABRF_Msk (0x1U << USART_ISR_ABRF_Pos) /*!< 0x00008000 */
AnnaBridge 165:e614a9f1c9e2 7083 #define USART_ISR_ABRF USART_ISR_ABRF_Msk /*!< Auto-Baud Rate Flag */
AnnaBridge 165:e614a9f1c9e2 7084 #define USART_ISR_BUSY_Pos (16U)
AnnaBridge 165:e614a9f1c9e2 7085 #define USART_ISR_BUSY_Msk (0x1U << USART_ISR_BUSY_Pos) /*!< 0x00010000 */
AnnaBridge 165:e614a9f1c9e2 7086 #define USART_ISR_BUSY USART_ISR_BUSY_Msk /*!< Busy Flag */
AnnaBridge 165:e614a9f1c9e2 7087 #define USART_ISR_CMF_Pos (17U)
AnnaBridge 165:e614a9f1c9e2 7088 #define USART_ISR_CMF_Msk (0x1U << USART_ISR_CMF_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 7089 #define USART_ISR_CMF USART_ISR_CMF_Msk /*!< Character Match Flag */
AnnaBridge 165:e614a9f1c9e2 7090 #define USART_ISR_SBKF_Pos (18U)
AnnaBridge 165:e614a9f1c9e2 7091 #define USART_ISR_SBKF_Msk (0x1U << USART_ISR_SBKF_Pos) /*!< 0x00040000 */
AnnaBridge 165:e614a9f1c9e2 7092 #define USART_ISR_SBKF USART_ISR_SBKF_Msk /*!< Send Break Flag */
AnnaBridge 165:e614a9f1c9e2 7093 #define USART_ISR_RWU_Pos (19U)
AnnaBridge 165:e614a9f1c9e2 7094 #define USART_ISR_RWU_Msk (0x1U << USART_ISR_RWU_Pos) /*!< 0x00080000 */
AnnaBridge 165:e614a9f1c9e2 7095 #define USART_ISR_RWU USART_ISR_RWU_Msk /*!< Receive Wake Up from mute mode Flag */
AnnaBridge 165:e614a9f1c9e2 7096 #define USART_ISR_WUF_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 7097 #define USART_ISR_WUF_Msk (0x1U << USART_ISR_WUF_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 7098 #define USART_ISR_WUF USART_ISR_WUF_Msk /*!< Wake Up from stop mode Flag */
AnnaBridge 165:e614a9f1c9e2 7099 #define USART_ISR_TEACK_Pos (21U)
AnnaBridge 165:e614a9f1c9e2 7100 #define USART_ISR_TEACK_Msk (0x1U << USART_ISR_TEACK_Pos) /*!< 0x00200000 */
AnnaBridge 165:e614a9f1c9e2 7101 #define USART_ISR_TEACK USART_ISR_TEACK_Msk /*!< Transmit Enable Acknowledge Flag */
AnnaBridge 165:e614a9f1c9e2 7102 #define USART_ISR_REACK_Pos (22U)
AnnaBridge 165:e614a9f1c9e2 7103 #define USART_ISR_REACK_Msk (0x1U << USART_ISR_REACK_Pos) /*!< 0x00400000 */
AnnaBridge 165:e614a9f1c9e2 7104 #define USART_ISR_REACK USART_ISR_REACK_Msk /*!< Receive Enable Acknowledge Flag */
AnnaBridge 165:e614a9f1c9e2 7105
AnnaBridge 165:e614a9f1c9e2 7106 /******************* Bit definition for USART_ICR register ******************/
AnnaBridge 165:e614a9f1c9e2 7107 #define USART_ICR_PECF_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 7108 #define USART_ICR_PECF_Msk (0x1U << USART_ICR_PECF_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 7109 #define USART_ICR_PECF USART_ICR_PECF_Msk /*!< Parity Error Clear Flag */
AnnaBridge 165:e614a9f1c9e2 7110 #define USART_ICR_FECF_Pos (1U)
AnnaBridge 165:e614a9f1c9e2 7111 #define USART_ICR_FECF_Msk (0x1U << USART_ICR_FECF_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 7112 #define USART_ICR_FECF USART_ICR_FECF_Msk /*!< Framing Error Clear Flag */
AnnaBridge 165:e614a9f1c9e2 7113 #define USART_ICR_NCF_Pos (2U)
AnnaBridge 165:e614a9f1c9e2 7114 #define USART_ICR_NCF_Msk (0x1U << USART_ICR_NCF_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 7115 #define USART_ICR_NCF USART_ICR_NCF_Msk /*!< Noise detected Clear Flag */
AnnaBridge 165:e614a9f1c9e2 7116 #define USART_ICR_ORECF_Pos (3U)
AnnaBridge 165:e614a9f1c9e2 7117 #define USART_ICR_ORECF_Msk (0x1U << USART_ICR_ORECF_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 7118 #define USART_ICR_ORECF USART_ICR_ORECF_Msk /*!< OverRun Error Clear Flag */
AnnaBridge 165:e614a9f1c9e2 7119 #define USART_ICR_IDLECF_Pos (4U)
AnnaBridge 165:e614a9f1c9e2 7120 #define USART_ICR_IDLECF_Msk (0x1U << USART_ICR_IDLECF_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 7121 #define USART_ICR_IDLECF USART_ICR_IDLECF_Msk /*!< IDLE line detected Clear Flag */
AnnaBridge 165:e614a9f1c9e2 7122 #define USART_ICR_TCCF_Pos (6U)
AnnaBridge 165:e614a9f1c9e2 7123 #define USART_ICR_TCCF_Msk (0x1U << USART_ICR_TCCF_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 7124 #define USART_ICR_TCCF USART_ICR_TCCF_Msk /*!< Transmission Complete Clear Flag */
AnnaBridge 165:e614a9f1c9e2 7125 #define USART_ICR_LBDCF_Pos (8U)
AnnaBridge 165:e614a9f1c9e2 7126 #define USART_ICR_LBDCF_Msk (0x1U << USART_ICR_LBDCF_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 7127 #define USART_ICR_LBDCF USART_ICR_LBDCF_Msk /*!< LIN Break Detection Clear Flag */
AnnaBridge 165:e614a9f1c9e2 7128 #define USART_ICR_CTSCF_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 7129 #define USART_ICR_CTSCF_Msk (0x1U << USART_ICR_CTSCF_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 7130 #define USART_ICR_CTSCF USART_ICR_CTSCF_Msk /*!< CTS Interrupt Clear Flag */
AnnaBridge 165:e614a9f1c9e2 7131 #define USART_ICR_RTOCF_Pos (11U)
AnnaBridge 165:e614a9f1c9e2 7132 #define USART_ICR_RTOCF_Msk (0x1U << USART_ICR_RTOCF_Pos) /*!< 0x00000800 */
AnnaBridge 165:e614a9f1c9e2 7133 #define USART_ICR_RTOCF USART_ICR_RTOCF_Msk /*!< Receiver Time Out Clear Flag */
AnnaBridge 165:e614a9f1c9e2 7134 #define USART_ICR_EOBCF_Pos (12U)
AnnaBridge 165:e614a9f1c9e2 7135 #define USART_ICR_EOBCF_Msk (0x1U << USART_ICR_EOBCF_Pos) /*!< 0x00001000 */
AnnaBridge 165:e614a9f1c9e2 7136 #define USART_ICR_EOBCF USART_ICR_EOBCF_Msk /*!< End Of Block Clear Flag */
AnnaBridge 165:e614a9f1c9e2 7137 #define USART_ICR_CMCF_Pos (17U)
AnnaBridge 165:e614a9f1c9e2 7138 #define USART_ICR_CMCF_Msk (0x1U << USART_ICR_CMCF_Pos) /*!< 0x00020000 */
AnnaBridge 165:e614a9f1c9e2 7139 #define USART_ICR_CMCF USART_ICR_CMCF_Msk /*!< Character Match Clear Flag */
AnnaBridge 165:e614a9f1c9e2 7140 #define USART_ICR_WUCF_Pos (20U)
AnnaBridge 165:e614a9f1c9e2 7141 #define USART_ICR_WUCF_Msk (0x1U << USART_ICR_WUCF_Pos) /*!< 0x00100000 */
AnnaBridge 165:e614a9f1c9e2 7142 #define USART_ICR_WUCF USART_ICR_WUCF_Msk /*!< Wake Up from stop mode Clear Flag */
AnnaBridge 165:e614a9f1c9e2 7143
AnnaBridge 165:e614a9f1c9e2 7144 /******************* Bit definition for USART_RDR register ******************/
AnnaBridge 165:e614a9f1c9e2 7145 #define USART_RDR_RDR_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 7146 #define USART_RDR_RDR_Msk (0x1FFU << USART_RDR_RDR_Pos) /*!< 0x000001FF */
AnnaBridge 165:e614a9f1c9e2 7147 #define USART_RDR_RDR USART_RDR_RDR_Msk /*!< RDR[8:0] bits (Receive Data value) */
AnnaBridge 165:e614a9f1c9e2 7148
AnnaBridge 165:e614a9f1c9e2 7149 /******************* Bit definition for USART_TDR register ******************/
AnnaBridge 165:e614a9f1c9e2 7150 #define USART_TDR_TDR_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 7151 #define USART_TDR_TDR_Msk (0x1FFU << USART_TDR_TDR_Pos) /*!< 0x000001FF */
AnnaBridge 165:e614a9f1c9e2 7152 #define USART_TDR_TDR USART_TDR_TDR_Msk /*!< TDR[8:0] bits (Transmit Data value) */
AnnaBridge 165:e614a9f1c9e2 7153
AnnaBridge 165:e614a9f1c9e2 7154 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 7155 /* */
AnnaBridge 165:e614a9f1c9e2 7156 /* USB Device General registers */
AnnaBridge 165:e614a9f1c9e2 7157 /* */
AnnaBridge 165:e614a9f1c9e2 7158 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 7159 #define USB_BASE (0x40005C00U) /*!< USB_IP Peripheral Registers base address */
AnnaBridge 165:e614a9f1c9e2 7160 #define USB_PMAADDR_Pos (13U)
AnnaBridge 165:e614a9f1c9e2 7161 #define USB_PMAADDR_Msk (0x20003U << USB_PMAADDR_Pos) /*!< 0x40006000 */
AnnaBridge 165:e614a9f1c9e2 7162 #define USB_PMAADDR USB_PMAADDR_Msk /*!< USB_IP Packet Memory Area base address */
AnnaBridge 165:e614a9f1c9e2 7163
AnnaBridge 165:e614a9f1c9e2 7164 #define USB_CNTR (USB_BASE + 0x40) /*!< Control register */
AnnaBridge 165:e614a9f1c9e2 7165 #define USB_ISTR (USB_BASE + 0x44) /*!< Interrupt status register */
AnnaBridge 165:e614a9f1c9e2 7166 #define USB_FNR (USB_BASE + 0x48) /*!< Frame number register */
AnnaBridge 165:e614a9f1c9e2 7167 #define USB_DADDR (USB_BASE + 0x4C) /*!< Device address register */
AnnaBridge 165:e614a9f1c9e2 7168 #define USB_BTABLE (USB_BASE + 0x50) /*!< Buffer Table address register */
AnnaBridge 165:e614a9f1c9e2 7169 #define USB_LPMCSR (USB_BASE + 0x54) /*!< LPM Control and Status register */
AnnaBridge 165:e614a9f1c9e2 7170 #define USB_BCDR (USB_BASE + 0x58) /*!< Battery Charging detector register*/
AnnaBridge 165:e614a9f1c9e2 7171
AnnaBridge 165:e614a9f1c9e2 7172 /**************************** ISTR interrupt events *************************/
AnnaBridge 165:e614a9f1c9e2 7173 #define USB_ISTR_CTR ((uint16_t)0x8000U) /*!< Correct TRansfer (clear-only bit) */
AnnaBridge 165:e614a9f1c9e2 7174 #define USB_ISTR_PMAOVR ((uint16_t)0x4000U) /*!< DMA OVeR/underrun (clear-only bit) */
AnnaBridge 165:e614a9f1c9e2 7175 #define USB_ISTR_ERR ((uint16_t)0x2000U) /*!< ERRor (clear-only bit) */
AnnaBridge 165:e614a9f1c9e2 7176 #define USB_ISTR_WKUP ((uint16_t)0x1000U) /*!< WaKe UP (clear-only bit) */
AnnaBridge 165:e614a9f1c9e2 7177 #define USB_ISTR_SUSP ((uint16_t)0x0800U) /*!< SUSPend (clear-only bit) */
AnnaBridge 165:e614a9f1c9e2 7178 #define USB_ISTR_RESET ((uint16_t)0x0400U) /*!< RESET (clear-only bit) */
AnnaBridge 165:e614a9f1c9e2 7179 #define USB_ISTR_SOF ((uint16_t)0x0200U) /*!< Start Of Frame (clear-only bit) */
AnnaBridge 165:e614a9f1c9e2 7180 #define USB_ISTR_ESOF ((uint16_t)0x0100U) /*!< Expected Start Of Frame (clear-only bit) */
AnnaBridge 165:e614a9f1c9e2 7181 #define USB_ISTR_L1REQ ((uint16_t)0x0080U) /*!< LPM L1 state request */
AnnaBridge 165:e614a9f1c9e2 7182 #define USB_ISTR_DIR ((uint16_t)0x0010U) /*!< DIRection of transaction (read-only bit) */
AnnaBridge 165:e614a9f1c9e2 7183 #define USB_ISTR_EP_ID ((uint16_t)0x000FU) /*!< EndPoint IDentifier (read-only bit) */
AnnaBridge 165:e614a9f1c9e2 7184
AnnaBridge 165:e614a9f1c9e2 7185 #define USB_CLR_CTR (~USB_ISTR_CTR) /*!< clear Correct TRansfer bit */
AnnaBridge 165:e614a9f1c9e2 7186 #define USB_CLR_PMAOVR (~USB_ISTR_PMAOVR) /*!< clear DMA OVeR/underrun bit*/
AnnaBridge 165:e614a9f1c9e2 7187 #define USB_CLR_ERR (~USB_ISTR_ERR) /*!< clear ERRor bit */
AnnaBridge 165:e614a9f1c9e2 7188 #define USB_CLR_WKUP (~USB_ISTR_WKUP) /*!< clear WaKe UP bit */
AnnaBridge 165:e614a9f1c9e2 7189 #define USB_CLR_SUSP (~USB_ISTR_SUSP) /*!< clear SUSPend bit */
AnnaBridge 165:e614a9f1c9e2 7190 #define USB_CLR_RESET (~USB_ISTR_RESET) /*!< clear RESET bit */
AnnaBridge 165:e614a9f1c9e2 7191 #define USB_CLR_SOF (~USB_ISTR_SOF) /*!< clear Start Of Frame bit */
AnnaBridge 165:e614a9f1c9e2 7192 #define USB_CLR_ESOF (~USB_ISTR_ESOF) /*!< clear Expected Start Of Frame bit */
AnnaBridge 165:e614a9f1c9e2 7193 #define USB_CLR_L1REQ (~USB_ISTR_L1REQ) /*!< clear LPM L1 bit */
AnnaBridge 165:e614a9f1c9e2 7194 /************************* CNTR control register bits definitions ***********/
AnnaBridge 165:e614a9f1c9e2 7195 #define USB_CNTR_CTRM ((uint16_t)0x8000U) /*!< Correct TRansfer Mask */
AnnaBridge 165:e614a9f1c9e2 7196 #define USB_CNTR_PMAOVRM ((uint16_t)0x4000U) /*!< DMA OVeR/underrun Mask */
AnnaBridge 165:e614a9f1c9e2 7197 #define USB_CNTR_ERRM ((uint16_t)0x2000U) /*!< ERRor Mask */
AnnaBridge 165:e614a9f1c9e2 7198 #define USB_CNTR_WKUPM ((uint16_t)0x1000U) /*!< WaKe UP Mask */
AnnaBridge 165:e614a9f1c9e2 7199 #define USB_CNTR_SUSPM ((uint16_t)0x0800U) /*!< SUSPend Mask */
AnnaBridge 165:e614a9f1c9e2 7200 #define USB_CNTR_RESETM ((uint16_t)0x0400U) /*!< RESET Mask */
AnnaBridge 165:e614a9f1c9e2 7201 #define USB_CNTR_SOFM ((uint16_t)0x0200U) /*!< Start Of Frame Mask */
AnnaBridge 165:e614a9f1c9e2 7202 #define USB_CNTR_ESOFM ((uint16_t)0x0100U) /*!< Expected Start Of Frame Mask */
AnnaBridge 165:e614a9f1c9e2 7203 #define USB_CNTR_L1REQM ((uint16_t)0x0080U) /*!< LPM L1 state request interrupt mask */
AnnaBridge 165:e614a9f1c9e2 7204 #define USB_CNTR_L1RESUME ((uint16_t)0x0020U) /*!< LPM L1 Resume request */
AnnaBridge 165:e614a9f1c9e2 7205 #define USB_CNTR_RESUME ((uint16_t)0x0010U) /*!< RESUME request */
AnnaBridge 165:e614a9f1c9e2 7206 #define USB_CNTR_FSUSP ((uint16_t)0x0008U) /*!< Force SUSPend */
AnnaBridge 165:e614a9f1c9e2 7207 #define USB_CNTR_LPMODE ((uint16_t)0x0004U) /*!< Low-power MODE */
AnnaBridge 165:e614a9f1c9e2 7208 #define USB_CNTR_PDWN ((uint16_t)0x0002U) /*!< Power DoWN */
AnnaBridge 165:e614a9f1c9e2 7209 #define USB_CNTR_FRES ((uint16_t)0x0001U) /*!< Force USB RESet */
AnnaBridge 165:e614a9f1c9e2 7210 /************************* BCDR control register bits definitions ***********/
AnnaBridge 165:e614a9f1c9e2 7211 #define USB_BCDR_DPPU ((uint16_t)0x8000U) /*!< DP Pull-up Enable */
AnnaBridge 165:e614a9f1c9e2 7212 #define USB_BCDR_PS2DET ((uint16_t)0x0080U) /*!< PS2 port or proprietary charger detected */
AnnaBridge 165:e614a9f1c9e2 7213 #define USB_BCDR_SDET ((uint16_t)0x0040U) /*!< Secondary detection (SD) status */
AnnaBridge 165:e614a9f1c9e2 7214 #define USB_BCDR_PDET ((uint16_t)0x0020U) /*!< Primary detection (PD) status */
AnnaBridge 165:e614a9f1c9e2 7215 #define USB_BCDR_DCDET ((uint16_t)0x0010U) /*!< Data contact detection (DCD) status */
AnnaBridge 165:e614a9f1c9e2 7216 #define USB_BCDR_SDEN ((uint16_t)0x0008U) /*!< Secondary detection (SD) mode enable */
AnnaBridge 165:e614a9f1c9e2 7217 #define USB_BCDR_PDEN ((uint16_t)0x0004U) /*!< Primary detection (PD) mode enable */
AnnaBridge 165:e614a9f1c9e2 7218 #define USB_BCDR_DCDEN ((uint16_t)0x0002U) /*!< Data contact detection (DCD) mode enable */
AnnaBridge 165:e614a9f1c9e2 7219 #define USB_BCDR_BCDEN ((uint16_t)0x0001U) /*!< Battery charging detector (BCD) enable */
AnnaBridge 165:e614a9f1c9e2 7220 /*************************** LPM register bits definitions ******************/
AnnaBridge 165:e614a9f1c9e2 7221 #define USB_LPMCSR_BESL ((uint16_t)0x00F0U) /*!< BESL value received with last ACKed LPM Token */
AnnaBridge 165:e614a9f1c9e2 7222 #define USB_LPMCSR_REMWAKE ((uint16_t)0x0008U) /*!< bRemoteWake value received with last ACKed LPM Token */
AnnaBridge 165:e614a9f1c9e2 7223 #define USB_LPMCSR_LPMACK ((uint16_t)0x0002U) /*!< LPM Token acknowledge enable*/
AnnaBridge 165:e614a9f1c9e2 7224 #define USB_LPMCSR_LMPEN ((uint16_t)0x0001U) /*!< LPM support enable */
AnnaBridge 165:e614a9f1c9e2 7225 /******************** FNR Frame Number Register bit definitions ************/
AnnaBridge 165:e614a9f1c9e2 7226 #define USB_FNR_RXDP ((uint16_t)0x8000U) /*!< status of D+ data line */
AnnaBridge 165:e614a9f1c9e2 7227 #define USB_FNR_RXDM ((uint16_t)0x4000U) /*!< status of D- data line */
AnnaBridge 165:e614a9f1c9e2 7228 #define USB_FNR_LCK ((uint16_t)0x2000U) /*!< LoCKed */
AnnaBridge 165:e614a9f1c9e2 7229 #define USB_FNR_LSOF ((uint16_t)0x1800U) /*!< Lost SOF */
AnnaBridge 165:e614a9f1c9e2 7230 #define USB_FNR_FN ((uint16_t)0x07FFU) /*!< Frame Number */
AnnaBridge 165:e614a9f1c9e2 7231 /******************** DADDR Device ADDRess bit definitions ****************/
AnnaBridge 165:e614a9f1c9e2 7232 #define USB_DADDR_EF ((uint8_t)0x80U) /*!< USB device address Enable Function */
AnnaBridge 165:e614a9f1c9e2 7233 #define USB_DADDR_ADD ((uint8_t)0x7FU) /*!< USB device address */
AnnaBridge 165:e614a9f1c9e2 7234 /****************************** Endpoint register *************************/
AnnaBridge 165:e614a9f1c9e2 7235 #define USB_EP0R USB_BASE /*!< endpoint 0 register address */
AnnaBridge 165:e614a9f1c9e2 7236 #define USB_EP1R (USB_BASE + 0x04) /*!< endpoint 1 register address */
AnnaBridge 165:e614a9f1c9e2 7237 #define USB_EP2R (USB_BASE + 0x08) /*!< endpoint 2 register address */
AnnaBridge 165:e614a9f1c9e2 7238 #define USB_EP3R (USB_BASE + 0x0C) /*!< endpoint 3 register address */
AnnaBridge 165:e614a9f1c9e2 7239 #define USB_EP4R (USB_BASE + 0x10) /*!< endpoint 4 register address */
AnnaBridge 165:e614a9f1c9e2 7240 #define USB_EP5R (USB_BASE + 0x14) /*!< endpoint 5 register address */
AnnaBridge 165:e614a9f1c9e2 7241 #define USB_EP6R (USB_BASE + 0x18) /*!< endpoint 6 register address */
AnnaBridge 165:e614a9f1c9e2 7242 #define USB_EP7R (USB_BASE + 0x1C) /*!< endpoint 7 register address */
AnnaBridge 165:e614a9f1c9e2 7243 /* bit positions */
AnnaBridge 165:e614a9f1c9e2 7244 #define USB_EP_CTR_RX ((uint16_t)0x8000U) /*!< EndPoint Correct TRansfer RX */
AnnaBridge 165:e614a9f1c9e2 7245 #define USB_EP_DTOG_RX ((uint16_t)0x4000U) /*!< EndPoint Data TOGGLE RX */
AnnaBridge 165:e614a9f1c9e2 7246 #define USB_EPRX_STAT ((uint16_t)0x3000U) /*!< EndPoint RX STATus bit field */
AnnaBridge 165:e614a9f1c9e2 7247 #define USB_EP_SETUP ((uint16_t)0x0800U) /*!< EndPoint SETUP */
AnnaBridge 165:e614a9f1c9e2 7248 #define USB_EP_T_FIELD ((uint16_t)0x0600U) /*!< EndPoint TYPE */
AnnaBridge 165:e614a9f1c9e2 7249 #define USB_EP_KIND ((uint16_t)0x0100U) /*!< EndPoint KIND */
AnnaBridge 165:e614a9f1c9e2 7250 #define USB_EP_CTR_TX ((uint16_t)0x0080U) /*!< EndPoint Correct TRansfer TX */
AnnaBridge 165:e614a9f1c9e2 7251 #define USB_EP_DTOG_TX ((uint16_t)0x0040U) /*!< EndPoint Data TOGGLE TX */
AnnaBridge 165:e614a9f1c9e2 7252 #define USB_EPTX_STAT ((uint16_t)0x0030U) /*!< EndPoint TX STATus bit field */
AnnaBridge 165:e614a9f1c9e2 7253 #define USB_EPADDR_FIELD ((uint16_t)0x000FU) /*!< EndPoint ADDRess FIELD */
AnnaBridge 165:e614a9f1c9e2 7254
AnnaBridge 165:e614a9f1c9e2 7255 /* EndPoint REGister MASK (no toggle fields) */
AnnaBridge 165:e614a9f1c9e2 7256 #define USB_EPREG_MASK (USB_EP_CTR_RX|USB_EP_SETUP|USB_EP_T_FIELD|USB_EP_KIND|USB_EP_CTR_TX|USB_EPADDR_FIELD)
AnnaBridge 165:e614a9f1c9e2 7257 /*!< EP_TYPE[1:0] EndPoint TYPE */
AnnaBridge 165:e614a9f1c9e2 7258 #define USB_EP_TYPE_MASK ((uint16_t)0x0600U) /*!< EndPoint TYPE Mask */
AnnaBridge 165:e614a9f1c9e2 7259 #define USB_EP_BULK ((uint16_t)0x0000U) /*!< EndPoint BULK */
AnnaBridge 165:e614a9f1c9e2 7260 #define USB_EP_CONTROL ((uint16_t)0x0200U) /*!< EndPoint CONTROL */
AnnaBridge 165:e614a9f1c9e2 7261 #define USB_EP_ISOCHRONOUS ((uint16_t)0x0400U) /*!< EndPoint ISOCHRONOUS */
AnnaBridge 165:e614a9f1c9e2 7262 #define USB_EP_INTERRUPT ((uint16_t)0x0600U) /*!< EndPoint INTERRUPT */
AnnaBridge 165:e614a9f1c9e2 7263 #define USB_EP_T_MASK ((uint16_t) ~USB_EP_T_FIELD & USB_EPREG_MASK)
AnnaBridge 165:e614a9f1c9e2 7264
AnnaBridge 165:e614a9f1c9e2 7265 #define USB_EPKIND_MASK ((uint16_t)~USB_EP_KIND & USB_EPREG_MASK) /*!< EP_KIND EndPoint KIND */
AnnaBridge 165:e614a9f1c9e2 7266 /*!< STAT_TX[1:0] STATus for TX transfer */
AnnaBridge 165:e614a9f1c9e2 7267 #define USB_EP_TX_DIS ((uint16_t)0x0000U) /*!< EndPoint TX DISabled */
AnnaBridge 165:e614a9f1c9e2 7268 #define USB_EP_TX_STALL ((uint16_t)0x0010U) /*!< EndPoint TX STALLed */
AnnaBridge 165:e614a9f1c9e2 7269 #define USB_EP_TX_NAK ((uint16_t)0x0020U) /*!< EndPoint TX NAKed */
AnnaBridge 165:e614a9f1c9e2 7270 #define USB_EP_TX_VALID ((uint16_t)0x0030U) /*!< EndPoint TX VALID */
AnnaBridge 165:e614a9f1c9e2 7271 #define USB_EPTX_DTOG1 ((uint16_t)0x0010U) /*!< EndPoint TX Data TOGgle bit1 */
AnnaBridge 165:e614a9f1c9e2 7272 #define USB_EPTX_DTOG2 ((uint16_t)0x0020U) /*!< EndPoint TX Data TOGgle bit2 */
AnnaBridge 165:e614a9f1c9e2 7273 #define USB_EPTX_DTOGMASK (USB_EPTX_STAT|USB_EPREG_MASK)
AnnaBridge 165:e614a9f1c9e2 7274 /*!< STAT_RX[1:0] STATus for RX transfer */
AnnaBridge 165:e614a9f1c9e2 7275 #define USB_EP_RX_DIS ((uint16_t)0x0000U) /*!< EndPoint RX DISabled */
AnnaBridge 165:e614a9f1c9e2 7276 #define USB_EP_RX_STALL ((uint16_t)0x1000U) /*!< EndPoint RX STALLed */
AnnaBridge 165:e614a9f1c9e2 7277 #define USB_EP_RX_NAK ((uint16_t)0x2000U) /*!< EndPoint RX NAKed */
AnnaBridge 165:e614a9f1c9e2 7278 #define USB_EP_RX_VALID ((uint16_t)0x3000U) /*!< EndPoint RX VALID */
AnnaBridge 165:e614a9f1c9e2 7279 #define USB_EPRX_DTOG1 ((uint16_t)0x1000U) /*!< EndPoint RX Data TOGgle bit1 */
AnnaBridge 165:e614a9f1c9e2 7280 #define USB_EPRX_DTOG2 ((uint16_t)0x2000U) /*!< EndPoint RX Data TOGgle bit1 */
AnnaBridge 165:e614a9f1c9e2 7281 #define USB_EPRX_DTOGMASK (USB_EPRX_STAT|USB_EPREG_MASK)
AnnaBridge 165:e614a9f1c9e2 7282
AnnaBridge 165:e614a9f1c9e2 7283 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 7284 /* */
AnnaBridge 165:e614a9f1c9e2 7285 /* Window WATCHDOG (WWDG) */
AnnaBridge 165:e614a9f1c9e2 7286 /* */
AnnaBridge 165:e614a9f1c9e2 7287 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 7288
AnnaBridge 165:e614a9f1c9e2 7289 /******************* Bit definition for WWDG_CR register ********************/
AnnaBridge 165:e614a9f1c9e2 7290 #define WWDG_CR_T_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 7291 #define WWDG_CR_T_Msk (0x7FU << WWDG_CR_T_Pos) /*!< 0x0000007F */
AnnaBridge 165:e614a9f1c9e2 7292 #define WWDG_CR_T WWDG_CR_T_Msk /*!< T[6:0] bits (7-Bit counter (MSB to LSB)) */
AnnaBridge 165:e614a9f1c9e2 7293 #define WWDG_CR_T_0 (0x01U << WWDG_CR_T_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 7294 #define WWDG_CR_T_1 (0x02U << WWDG_CR_T_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 7295 #define WWDG_CR_T_2 (0x04U << WWDG_CR_T_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 7296 #define WWDG_CR_T_3 (0x08U << WWDG_CR_T_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 7297 #define WWDG_CR_T_4 (0x10U << WWDG_CR_T_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 7298 #define WWDG_CR_T_5 (0x20U << WWDG_CR_T_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 7299 #define WWDG_CR_T_6 (0x40U << WWDG_CR_T_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 7300
AnnaBridge 165:e614a9f1c9e2 7301 /* Legacy defines */
AnnaBridge 165:e614a9f1c9e2 7302 #define WWDG_CR_T0 WWDG_CR_T_0
AnnaBridge 165:e614a9f1c9e2 7303 #define WWDG_CR_T1 WWDG_CR_T_1
AnnaBridge 165:e614a9f1c9e2 7304 #define WWDG_CR_T2 WWDG_CR_T_2
AnnaBridge 165:e614a9f1c9e2 7305 #define WWDG_CR_T3 WWDG_CR_T_3
AnnaBridge 165:e614a9f1c9e2 7306 #define WWDG_CR_T4 WWDG_CR_T_4
AnnaBridge 165:e614a9f1c9e2 7307 #define WWDG_CR_T5 WWDG_CR_T_5
AnnaBridge 165:e614a9f1c9e2 7308 #define WWDG_CR_T6 WWDG_CR_T_6
AnnaBridge 165:e614a9f1c9e2 7309
AnnaBridge 165:e614a9f1c9e2 7310 #define WWDG_CR_WDGA_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 7311 #define WWDG_CR_WDGA_Msk (0x1U << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 7312 #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!< Activation bit */
AnnaBridge 165:e614a9f1c9e2 7313
AnnaBridge 165:e614a9f1c9e2 7314 /******************* Bit definition for WWDG_CFR register *******************/
AnnaBridge 165:e614a9f1c9e2 7315 #define WWDG_CFR_W_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 7316 #define WWDG_CFR_W_Msk (0x7FU << WWDG_CFR_W_Pos) /*!< 0x0000007F */
AnnaBridge 165:e614a9f1c9e2 7317 #define WWDG_CFR_W WWDG_CFR_W_Msk /*!< W[6:0] bits (7-bit window value) */
AnnaBridge 165:e614a9f1c9e2 7318 #define WWDG_CFR_W_0 (0x01U << WWDG_CFR_W_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 7319 #define WWDG_CFR_W_1 (0x02U << WWDG_CFR_W_Pos) /*!< 0x00000002 */
AnnaBridge 165:e614a9f1c9e2 7320 #define WWDG_CFR_W_2 (0x04U << WWDG_CFR_W_Pos) /*!< 0x00000004 */
AnnaBridge 165:e614a9f1c9e2 7321 #define WWDG_CFR_W_3 (0x08U << WWDG_CFR_W_Pos) /*!< 0x00000008 */
AnnaBridge 165:e614a9f1c9e2 7322 #define WWDG_CFR_W_4 (0x10U << WWDG_CFR_W_Pos) /*!< 0x00000010 */
AnnaBridge 165:e614a9f1c9e2 7323 #define WWDG_CFR_W_5 (0x20U << WWDG_CFR_W_Pos) /*!< 0x00000020 */
AnnaBridge 165:e614a9f1c9e2 7324 #define WWDG_CFR_W_6 (0x40U << WWDG_CFR_W_Pos) /*!< 0x00000040 */
AnnaBridge 165:e614a9f1c9e2 7325
AnnaBridge 165:e614a9f1c9e2 7326 /* Legacy defines */
AnnaBridge 165:e614a9f1c9e2 7327 #define WWDG_CFR_W0 WWDG_CFR_W_0
AnnaBridge 165:e614a9f1c9e2 7328 #define WWDG_CFR_W1 WWDG_CFR_W_1
AnnaBridge 165:e614a9f1c9e2 7329 #define WWDG_CFR_W2 WWDG_CFR_W_2
AnnaBridge 165:e614a9f1c9e2 7330 #define WWDG_CFR_W3 WWDG_CFR_W_3
AnnaBridge 165:e614a9f1c9e2 7331 #define WWDG_CFR_W4 WWDG_CFR_W_4
AnnaBridge 165:e614a9f1c9e2 7332 #define WWDG_CFR_W5 WWDG_CFR_W_5
AnnaBridge 165:e614a9f1c9e2 7333 #define WWDG_CFR_W6 WWDG_CFR_W_6
AnnaBridge 165:e614a9f1c9e2 7334
AnnaBridge 165:e614a9f1c9e2 7335 #define WWDG_CFR_WDGTB_Pos (7U)
AnnaBridge 165:e614a9f1c9e2 7336 #define WWDG_CFR_WDGTB_Msk (0x3U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000180 */
AnnaBridge 165:e614a9f1c9e2 7337 #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!< WDGTB[1:0] bits (Timer Base) */
AnnaBridge 165:e614a9f1c9e2 7338 #define WWDG_CFR_WDGTB_0 (0x1U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000080 */
AnnaBridge 165:e614a9f1c9e2 7339 #define WWDG_CFR_WDGTB_1 (0x2U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000100 */
AnnaBridge 165:e614a9f1c9e2 7340
AnnaBridge 165:e614a9f1c9e2 7341 /* Legacy defines */
AnnaBridge 165:e614a9f1c9e2 7342 #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0
AnnaBridge 165:e614a9f1c9e2 7343 #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1
AnnaBridge 165:e614a9f1c9e2 7344
AnnaBridge 165:e614a9f1c9e2 7345 #define WWDG_CFR_EWI_Pos (9U)
AnnaBridge 165:e614a9f1c9e2 7346 #define WWDG_CFR_EWI_Msk (0x1U << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */
AnnaBridge 165:e614a9f1c9e2 7347 #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!< Early Wakeup Interrupt */
AnnaBridge 165:e614a9f1c9e2 7348
AnnaBridge 165:e614a9f1c9e2 7349 /******************* Bit definition for WWDG_SR register ********************/
AnnaBridge 165:e614a9f1c9e2 7350 #define WWDG_SR_EWIF_Pos (0U)
AnnaBridge 165:e614a9f1c9e2 7351 #define WWDG_SR_EWIF_Msk (0x1U << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */
AnnaBridge 165:e614a9f1c9e2 7352 #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!< Early Wakeup Interrupt Flag */
AnnaBridge 165:e614a9f1c9e2 7353
AnnaBridge 165:e614a9f1c9e2 7354 /**
AnnaBridge 165:e614a9f1c9e2 7355 * @}
AnnaBridge 165:e614a9f1c9e2 7356 */
AnnaBridge 165:e614a9f1c9e2 7357
AnnaBridge 165:e614a9f1c9e2 7358 /**
AnnaBridge 165:e614a9f1c9e2 7359 * @}
AnnaBridge 165:e614a9f1c9e2 7360 */
AnnaBridge 165:e614a9f1c9e2 7361
AnnaBridge 165:e614a9f1c9e2 7362 /** @addtogroup Exported_macros
AnnaBridge 165:e614a9f1c9e2 7363 * @{
AnnaBridge 165:e614a9f1c9e2 7364 */
AnnaBridge 165:e614a9f1c9e2 7365
AnnaBridge 165:e614a9f1c9e2 7366 /******************************* ADC Instances ********************************/
AnnaBridge 165:e614a9f1c9e2 7367 #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
AnnaBridge 165:e614a9f1c9e2 7368 #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC1_COMMON)
AnnaBridge 165:e614a9f1c9e2 7369
AnnaBridge 165:e614a9f1c9e2 7370 /******************************* COMP Instances *******************************/
AnnaBridge 165:e614a9f1c9e2 7371 #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \
AnnaBridge 165:e614a9f1c9e2 7372 ((INSTANCE) == COMP2))
AnnaBridge 165:e614a9f1c9e2 7373
AnnaBridge 165:e614a9f1c9e2 7374 #define IS_COMP_COMMON_INSTANCE(COMMON_INSTANCE) ((COMMON_INSTANCE) == COMP12_COMMON)
AnnaBridge 165:e614a9f1c9e2 7375
AnnaBridge 165:e614a9f1c9e2 7376 /******************************* CRC Instances ********************************/
AnnaBridge 165:e614a9f1c9e2 7377 #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
AnnaBridge 165:e614a9f1c9e2 7378
AnnaBridge 165:e614a9f1c9e2 7379 /******************************* DAC Instances *********************************/
AnnaBridge 165:e614a9f1c9e2 7380 #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC)
AnnaBridge 165:e614a9f1c9e2 7381
AnnaBridge 165:e614a9f1c9e2 7382 /******************************* DMA Instances *********************************/
AnnaBridge 165:e614a9f1c9e2 7383 #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \
AnnaBridge 165:e614a9f1c9e2 7384 ((INSTANCE) == DMA1_Channel2) || \
AnnaBridge 165:e614a9f1c9e2 7385 ((INSTANCE) == DMA1_Channel3) || \
AnnaBridge 165:e614a9f1c9e2 7386 ((INSTANCE) == DMA1_Channel4) || \
AnnaBridge 165:e614a9f1c9e2 7387 ((INSTANCE) == DMA1_Channel5) || \
AnnaBridge 165:e614a9f1c9e2 7388 ((INSTANCE) == DMA1_Channel6) || \
AnnaBridge 165:e614a9f1c9e2 7389 ((INSTANCE) == DMA1_Channel7))
AnnaBridge 165:e614a9f1c9e2 7390
AnnaBridge 165:e614a9f1c9e2 7391 /******************************* GPIO Instances *******************************/
AnnaBridge 165:e614a9f1c9e2 7392 #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
AnnaBridge 165:e614a9f1c9e2 7393 ((INSTANCE) == GPIOB) || \
AnnaBridge 165:e614a9f1c9e2 7394 ((INSTANCE) == GPIOC) || \
AnnaBridge 165:e614a9f1c9e2 7395 ((INSTANCE) == GPIOD) || \
AnnaBridge 165:e614a9f1c9e2 7396 ((INSTANCE) == GPIOE) || \
AnnaBridge 165:e614a9f1c9e2 7397 ((INSTANCE) == GPIOH))
AnnaBridge 165:e614a9f1c9e2 7398
AnnaBridge 165:e614a9f1c9e2 7399 #define IS_GPIO_AF_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
AnnaBridge 165:e614a9f1c9e2 7400 ((INSTANCE) == GPIOB) || \
AnnaBridge 165:e614a9f1c9e2 7401 ((INSTANCE) == GPIOC) || \
AnnaBridge 165:e614a9f1c9e2 7402 ((INSTANCE) == GPIOD) || \
AnnaBridge 165:e614a9f1c9e2 7403 ((INSTANCE) == GPIOE) || \
AnnaBridge 165:e614a9f1c9e2 7404 ((INSTANCE) == GPIOH))
AnnaBridge 165:e614a9f1c9e2 7405
AnnaBridge 165:e614a9f1c9e2 7406 /******************************** I2C Instances *******************************/
AnnaBridge 165:e614a9f1c9e2 7407 #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
AnnaBridge 165:e614a9f1c9e2 7408 ((INSTANCE) == I2C2) || \
AnnaBridge 165:e614a9f1c9e2 7409 ((INSTANCE) == I2C3))
AnnaBridge 165:e614a9f1c9e2 7410
AnnaBridge 165:e614a9f1c9e2 7411 /****************** I2C Instances : wakeup capability from stop modes *********/
AnnaBridge 165:e614a9f1c9e2 7412 #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
AnnaBridge 165:e614a9f1c9e2 7413 ((INSTANCE) == I2C3))
AnnaBridge 165:e614a9f1c9e2 7414
AnnaBridge 165:e614a9f1c9e2 7415
AnnaBridge 165:e614a9f1c9e2 7416 /******************************** I2S Instances *******************************/
AnnaBridge 165:e614a9f1c9e2 7417 #define IS_I2S_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SPI2)
AnnaBridge 165:e614a9f1c9e2 7418
AnnaBridge 165:e614a9f1c9e2 7419 /******************************* RNG Instances ********************************/
AnnaBridge 165:e614a9f1c9e2 7420 #define IS_RNG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RNG)
AnnaBridge 165:e614a9f1c9e2 7421
AnnaBridge 165:e614a9f1c9e2 7422 /****************************** RTC Instances *********************************/
AnnaBridge 165:e614a9f1c9e2 7423 #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
AnnaBridge 165:e614a9f1c9e2 7424
AnnaBridge 165:e614a9f1c9e2 7425 /******************************** SMBUS Instances *****************************/
AnnaBridge 165:e614a9f1c9e2 7426 #define IS_SMBUS_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
AnnaBridge 165:e614a9f1c9e2 7427 ((INSTANCE) == I2C3))
AnnaBridge 165:e614a9f1c9e2 7428
AnnaBridge 165:e614a9f1c9e2 7429 /******************************** SPI Instances *******************************/
AnnaBridge 165:e614a9f1c9e2 7430 #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
AnnaBridge 165:e614a9f1c9e2 7431 ((INSTANCE) == SPI2))
AnnaBridge 165:e614a9f1c9e2 7432
AnnaBridge 165:e614a9f1c9e2 7433 /****************** LPTIM Instances : All supported instances *****************/
AnnaBridge 165:e614a9f1c9e2 7434 #define IS_LPTIM_INSTANCE(INSTANCE) ((INSTANCE) == LPTIM1)
AnnaBridge 165:e614a9f1c9e2 7435
AnnaBridge 165:e614a9f1c9e2 7436 /****************** TIM Instances : All supported instances *******************/
AnnaBridge 165:e614a9f1c9e2 7437 #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 165:e614a9f1c9e2 7438 ((INSTANCE) == TIM3) || \
AnnaBridge 165:e614a9f1c9e2 7439 ((INSTANCE) == TIM6) || \
AnnaBridge 165:e614a9f1c9e2 7440 ((INSTANCE) == TIM7) || \
AnnaBridge 165:e614a9f1c9e2 7441 ((INSTANCE) == TIM21) || \
AnnaBridge 165:e614a9f1c9e2 7442 ((INSTANCE) == TIM22))
AnnaBridge 165:e614a9f1c9e2 7443
AnnaBridge 165:e614a9f1c9e2 7444 /****************** TIM Instances : supporting counting mode selection ********/
AnnaBridge 165:e614a9f1c9e2 7445 #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 165:e614a9f1c9e2 7446 ((INSTANCE) == TIM3) || \
AnnaBridge 165:e614a9f1c9e2 7447 ((INSTANCE) == TIM21) || \
AnnaBridge 165:e614a9f1c9e2 7448 ((INSTANCE) == TIM22))
AnnaBridge 165:e614a9f1c9e2 7449
AnnaBridge 165:e614a9f1c9e2 7450 /****************** TIM Instances : supporting clock division *****************/
AnnaBridge 165:e614a9f1c9e2 7451 #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 165:e614a9f1c9e2 7452 ((INSTANCE) == TIM3) || \
AnnaBridge 165:e614a9f1c9e2 7453 ((INSTANCE) == TIM21) || \
AnnaBridge 165:e614a9f1c9e2 7454 ((INSTANCE) == TIM22))
AnnaBridge 165:e614a9f1c9e2 7455
AnnaBridge 165:e614a9f1c9e2 7456 /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/
AnnaBridge 165:e614a9f1c9e2 7457 #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 165:e614a9f1c9e2 7458 ((INSTANCE) == TIM3) || \
AnnaBridge 165:e614a9f1c9e2 7459 ((INSTANCE) == TIM21))
AnnaBridge 165:e614a9f1c9e2 7460
AnnaBridge 165:e614a9f1c9e2 7461 /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/
AnnaBridge 165:e614a9f1c9e2 7462 #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 165:e614a9f1c9e2 7463 ((INSTANCE) == TIM3) || \
AnnaBridge 165:e614a9f1c9e2 7464 ((INSTANCE) == TIM21) || \
AnnaBridge 165:e614a9f1c9e2 7465 ((INSTANCE) == TIM22))
AnnaBridge 165:e614a9f1c9e2 7466
AnnaBridge 165:e614a9f1c9e2 7467 /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/
AnnaBridge 165:e614a9f1c9e2 7468 #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 165:e614a9f1c9e2 7469 ((INSTANCE) == TIM3) || \
AnnaBridge 165:e614a9f1c9e2 7470 ((INSTANCE) == TIM21))
AnnaBridge 165:e614a9f1c9e2 7471
AnnaBridge 165:e614a9f1c9e2 7472 /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/
AnnaBridge 165:e614a9f1c9e2 7473 #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 165:e614a9f1c9e2 7474 ((INSTANCE) == TIM3) || \
AnnaBridge 165:e614a9f1c9e2 7475 ((INSTANCE) == TIM21) || \
AnnaBridge 165:e614a9f1c9e2 7476 ((INSTANCE) == TIM22))
AnnaBridge 165:e614a9f1c9e2 7477
AnnaBridge 165:e614a9f1c9e2 7478 /************* TIM Instances : at least 1 capture/compare channel *************/
AnnaBridge 165:e614a9f1c9e2 7479 #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 165:e614a9f1c9e2 7480 ((INSTANCE) == TIM3) || \
AnnaBridge 165:e614a9f1c9e2 7481 ((INSTANCE) == TIM21) || \
AnnaBridge 165:e614a9f1c9e2 7482 ((INSTANCE) == TIM22))
AnnaBridge 165:e614a9f1c9e2 7483
AnnaBridge 165:e614a9f1c9e2 7484 /************ TIM Instances : at least 2 capture/compare channels *************/
AnnaBridge 165:e614a9f1c9e2 7485 #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 165:e614a9f1c9e2 7486 ((INSTANCE) == TIM3) || \
AnnaBridge 165:e614a9f1c9e2 7487 ((INSTANCE) == TIM21) || \
AnnaBridge 165:e614a9f1c9e2 7488 ((INSTANCE) == TIM22))
AnnaBridge 165:e614a9f1c9e2 7489
AnnaBridge 165:e614a9f1c9e2 7490 /************ TIM Instances : at least 3 capture/compare channels *************/
AnnaBridge 165:e614a9f1c9e2 7491 #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 165:e614a9f1c9e2 7492 ((INSTANCE) == TIM3))
AnnaBridge 165:e614a9f1c9e2 7493
AnnaBridge 165:e614a9f1c9e2 7494 /************ TIM Instances : at least 4 capture/compare channels *************/
AnnaBridge 165:e614a9f1c9e2 7495 #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 165:e614a9f1c9e2 7496 ((INSTANCE) == TIM3))
AnnaBridge 165:e614a9f1c9e2 7497
AnnaBridge 165:e614a9f1c9e2 7498 /******************** TIM Instances : Advanced-control timers *****************/
AnnaBridge 165:e614a9f1c9e2 7499
AnnaBridge 165:e614a9f1c9e2 7500 /******************* TIM Instances : Timer input XOR function *****************/
AnnaBridge 165:e614a9f1c9e2 7501 #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 165:e614a9f1c9e2 7502 ((INSTANCE) == TIM3))
AnnaBridge 165:e614a9f1c9e2 7503
AnnaBridge 165:e614a9f1c9e2 7504 /****************** TIM Instances : DMA requests generation (UDE) *************/
AnnaBridge 165:e614a9f1c9e2 7505 #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 165:e614a9f1c9e2 7506 ((INSTANCE) == TIM3) || \
AnnaBridge 165:e614a9f1c9e2 7507 ((INSTANCE) == TIM6) || \
AnnaBridge 165:e614a9f1c9e2 7508 ((INSTANCE) == TIM7))
AnnaBridge 165:e614a9f1c9e2 7509
AnnaBridge 165:e614a9f1c9e2 7510 /************ TIM Instances : DMA requests generation (CCxDE) *****************/
AnnaBridge 165:e614a9f1c9e2 7511 #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 165:e614a9f1c9e2 7512 ((INSTANCE) == TIM3))
AnnaBridge 165:e614a9f1c9e2 7513
AnnaBridge 165:e614a9f1c9e2 7514 /************ TIM Instances : DMA requests generation (COMDE) *****************/
AnnaBridge 165:e614a9f1c9e2 7515 #define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 165:e614a9f1c9e2 7516 (INSTANCE) == TIM3))
AnnaBridge 165:e614a9f1c9e2 7517
AnnaBridge 165:e614a9f1c9e2 7518 /******************** TIM Instances : DMA burst feature ***********************/
AnnaBridge 165:e614a9f1c9e2 7519 #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 165:e614a9f1c9e2 7520 ((INSTANCE) == TIM3))
AnnaBridge 165:e614a9f1c9e2 7521
AnnaBridge 165:e614a9f1c9e2 7522 /****** TIM Instances : master mode available (TIMx_CR2.MMS available )********/
AnnaBridge 165:e614a9f1c9e2 7523 #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 165:e614a9f1c9e2 7524 ((INSTANCE) == TIM3) || \
AnnaBridge 165:e614a9f1c9e2 7525 ((INSTANCE) == TIM6) || \
AnnaBridge 165:e614a9f1c9e2 7526 ((INSTANCE) == TIM7) || \
AnnaBridge 165:e614a9f1c9e2 7527 ((INSTANCE) == TIM21) || \
AnnaBridge 165:e614a9f1c9e2 7528 ((INSTANCE) == TIM22))
AnnaBridge 165:e614a9f1c9e2 7529
AnnaBridge 165:e614a9f1c9e2 7530 /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
AnnaBridge 165:e614a9f1c9e2 7531 #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 165:e614a9f1c9e2 7532 ((INSTANCE) == TIM3) || \
AnnaBridge 165:e614a9f1c9e2 7533 ((INSTANCE) == TIM21) || \
AnnaBridge 165:e614a9f1c9e2 7534 ((INSTANCE) == TIM22))
AnnaBridge 165:e614a9f1c9e2 7535
AnnaBridge 165:e614a9f1c9e2 7536 /********************** TIM Instances : 32 bit Counter ************************/
AnnaBridge 165:e614a9f1c9e2 7537
AnnaBridge 165:e614a9f1c9e2 7538 /***************** TIM Instances : external trigger input availabe ************/
AnnaBridge 165:e614a9f1c9e2 7539 #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 165:e614a9f1c9e2 7540 ((INSTANCE) == TIM3) || \
AnnaBridge 165:e614a9f1c9e2 7541 ((INSTANCE) == TIM21) || \
AnnaBridge 165:e614a9f1c9e2 7542 ((INSTANCE) == TIM22))
AnnaBridge 165:e614a9f1c9e2 7543
AnnaBridge 165:e614a9f1c9e2 7544 /****************** TIM Instances : remapping capability **********************/
AnnaBridge 165:e614a9f1c9e2 7545 #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 165:e614a9f1c9e2 7546 ((INSTANCE) == TIM3) || \
AnnaBridge 165:e614a9f1c9e2 7547 ((INSTANCE) == TIM21) || \
AnnaBridge 165:e614a9f1c9e2 7548 ((INSTANCE) == TIM22))
AnnaBridge 165:e614a9f1c9e2 7549
AnnaBridge 165:e614a9f1c9e2 7550 /****************** TIM Instances : supporting encoder interface **************/
AnnaBridge 165:e614a9f1c9e2 7551 #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 165:e614a9f1c9e2 7552 ((INSTANCE) == TIM3) || \
AnnaBridge 165:e614a9f1c9e2 7553 ((INSTANCE) == TIM21) || \
AnnaBridge 165:e614a9f1c9e2 7554 ((INSTANCE) == TIM22))
AnnaBridge 165:e614a9f1c9e2 7555
AnnaBridge 165:e614a9f1c9e2 7556 /******************* TIM Instances : output(s) OCXEC register *****************/
AnnaBridge 165:e614a9f1c9e2 7557 #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 165:e614a9f1c9e2 7558 ((INSTANCE) == TIM3))
AnnaBridge 165:e614a9f1c9e2 7559
AnnaBridge 165:e614a9f1c9e2 7560 /******************* TIM Instances : output(s) available **********************/
AnnaBridge 165:e614a9f1c9e2 7561 #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
AnnaBridge 165:e614a9f1c9e2 7562 (((((INSTANCE) == TIM2) || \
AnnaBridge 165:e614a9f1c9e2 7563 ((INSTANCE) == TIM3)) \
AnnaBridge 165:e614a9f1c9e2 7564 && \
AnnaBridge 165:e614a9f1c9e2 7565 (((CHANNEL) == TIM_CHANNEL_1) || \
AnnaBridge 165:e614a9f1c9e2 7566 ((CHANNEL) == TIM_CHANNEL_2) || \
AnnaBridge 165:e614a9f1c9e2 7567 ((CHANNEL) == TIM_CHANNEL_3) || \
AnnaBridge 165:e614a9f1c9e2 7568 ((CHANNEL) == TIM_CHANNEL_4))) \
AnnaBridge 165:e614a9f1c9e2 7569 || \
AnnaBridge 165:e614a9f1c9e2 7570 (((INSTANCE) == TIM21) && \
AnnaBridge 165:e614a9f1c9e2 7571 (((CHANNEL) == TIM_CHANNEL_1) || \
AnnaBridge 165:e614a9f1c9e2 7572 ((CHANNEL) == TIM_CHANNEL_2))) \
AnnaBridge 165:e614a9f1c9e2 7573 || \
AnnaBridge 165:e614a9f1c9e2 7574 (((INSTANCE) == TIM22) && \
AnnaBridge 165:e614a9f1c9e2 7575 (((CHANNEL) == TIM_CHANNEL_1) || \
AnnaBridge 165:e614a9f1c9e2 7576 ((CHANNEL) == TIM_CHANNEL_2))))
AnnaBridge 165:e614a9f1c9e2 7577
AnnaBridge 165:e614a9f1c9e2 7578 /******************** UART Instances : Asynchronous mode **********************/
AnnaBridge 165:e614a9f1c9e2 7579 #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
AnnaBridge 165:e614a9f1c9e2 7580 ((INSTANCE) == USART2) || \
AnnaBridge 165:e614a9f1c9e2 7581 ((INSTANCE) == USART4) || \
AnnaBridge 165:e614a9f1c9e2 7582 ((INSTANCE) == USART5) || \
AnnaBridge 165:e614a9f1c9e2 7583 ((INSTANCE) == LPUART1))
AnnaBridge 165:e614a9f1c9e2 7584
AnnaBridge 165:e614a9f1c9e2 7585 /******************** USART Instances : Synchronous mode **********************/
AnnaBridge 165:e614a9f1c9e2 7586 #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
AnnaBridge 165:e614a9f1c9e2 7587 ((INSTANCE) == USART2) || \
AnnaBridge 165:e614a9f1c9e2 7588 ((INSTANCE) == USART4) || \
AnnaBridge 165:e614a9f1c9e2 7589 ((INSTANCE) == USART5))
AnnaBridge 165:e614a9f1c9e2 7590
AnnaBridge 165:e614a9f1c9e2 7591 /****************** USART Instances : Auto Baud Rate detection ****************/
AnnaBridge 165:e614a9f1c9e2 7592
AnnaBridge 165:e614a9f1c9e2 7593 #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
AnnaBridge 165:e614a9f1c9e2 7594 ((INSTANCE) == USART2))
AnnaBridge 165:e614a9f1c9e2 7595
AnnaBridge 165:e614a9f1c9e2 7596 /******************** UART Instances : Half-Duplex mode **********************/
AnnaBridge 165:e614a9f1c9e2 7597 #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
AnnaBridge 165:e614a9f1c9e2 7598 ((INSTANCE) == USART2) || \
AnnaBridge 165:e614a9f1c9e2 7599 ((INSTANCE) == USART4) || \
AnnaBridge 165:e614a9f1c9e2 7600 ((INSTANCE) == USART5) || \
AnnaBridge 165:e614a9f1c9e2 7601 ((INSTANCE) == LPUART1))
AnnaBridge 165:e614a9f1c9e2 7602
AnnaBridge 165:e614a9f1c9e2 7603 /******************** UART Instances : LIN mode **********************/
AnnaBridge 165:e614a9f1c9e2 7604 #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
AnnaBridge 165:e614a9f1c9e2 7605 ((INSTANCE) == USART2))
AnnaBridge 165:e614a9f1c9e2 7606
AnnaBridge 165:e614a9f1c9e2 7607 /******************** UART Instances : Wake-up from Stop mode **********************/
AnnaBridge 165:e614a9f1c9e2 7608 #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
AnnaBridge 165:e614a9f1c9e2 7609 ((INSTANCE) == USART2) || \
AnnaBridge 165:e614a9f1c9e2 7610 ((INSTANCE) == LPUART1))
AnnaBridge 165:e614a9f1c9e2 7611 /****************** UART Instances : Hardware Flow control ********************/
AnnaBridge 165:e614a9f1c9e2 7612 #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
AnnaBridge 165:e614a9f1c9e2 7613 ((INSTANCE) == USART2) || \
AnnaBridge 165:e614a9f1c9e2 7614 ((INSTANCE) == USART4) || \
AnnaBridge 165:e614a9f1c9e2 7615 ((INSTANCE) == USART5) || \
AnnaBridge 165:e614a9f1c9e2 7616 ((INSTANCE) == LPUART1))
AnnaBridge 165:e614a9f1c9e2 7617
AnnaBridge 165:e614a9f1c9e2 7618 /********************* UART Instances : Smard card mode ***********************/
AnnaBridge 165:e614a9f1c9e2 7619 #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
AnnaBridge 165:e614a9f1c9e2 7620 ((INSTANCE) == USART2))
AnnaBridge 165:e614a9f1c9e2 7621
AnnaBridge 165:e614a9f1c9e2 7622 /*********************** UART Instances : IRDA mode ***************************/
AnnaBridge 165:e614a9f1c9e2 7623 #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
AnnaBridge 165:e614a9f1c9e2 7624 ((INSTANCE) == USART2))
AnnaBridge 165:e614a9f1c9e2 7625
AnnaBridge 165:e614a9f1c9e2 7626 /******************** LPUART Instance *****************************************/
AnnaBridge 165:e614a9f1c9e2 7627 #define IS_LPUART_INSTANCE(INSTANCE) ((INSTANCE) == LPUART1)
AnnaBridge 165:e614a9f1c9e2 7628
AnnaBridge 165:e614a9f1c9e2 7629 /****************************** IWDG Instances ********************************/
AnnaBridge 165:e614a9f1c9e2 7630 #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
AnnaBridge 165:e614a9f1c9e2 7631
AnnaBridge 165:e614a9f1c9e2 7632 /****************************** USB Instances ********************************/
AnnaBridge 165:e614a9f1c9e2 7633 #define IS_USB_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB)
AnnaBridge 165:e614a9f1c9e2 7634
AnnaBridge 165:e614a9f1c9e2 7635 /****************************** WWDG Instances ********************************/
AnnaBridge 165:e614a9f1c9e2 7636 #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
AnnaBridge 165:e614a9f1c9e2 7637
AnnaBridge 165:e614a9f1c9e2 7638 /**
AnnaBridge 165:e614a9f1c9e2 7639 * @}
AnnaBridge 165:e614a9f1c9e2 7640 */
AnnaBridge 165:e614a9f1c9e2 7641
AnnaBridge 165:e614a9f1c9e2 7642 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 7643 /* For a painless codes migration between the STM32L0xx device product */
AnnaBridge 165:e614a9f1c9e2 7644 /* lines, the aliases defined below are put in place to overcome the */
AnnaBridge 165:e614a9f1c9e2 7645 /* differences in the interrupt handlers and IRQn definitions. */
AnnaBridge 165:e614a9f1c9e2 7646 /* No need to update developed interrupt code when moving across */
AnnaBridge 165:e614a9f1c9e2 7647 /* product lines within the same STM32L0 Family */
AnnaBridge 165:e614a9f1c9e2 7648 /******************************************************************************/
AnnaBridge 165:e614a9f1c9e2 7649
AnnaBridge 165:e614a9f1c9e2 7650 /* Aliases for __IRQn */
AnnaBridge 165:e614a9f1c9e2 7651
AnnaBridge 165:e614a9f1c9e2 7652 #define LPUART1_IRQn RNG_LPUART1_IRQn
AnnaBridge 165:e614a9f1c9e2 7653 #define AES_LPUART1_IRQn RNG_LPUART1_IRQn
AnnaBridge 165:e614a9f1c9e2 7654 #define AES_RNG_LPUART1_IRQn RNG_LPUART1_IRQn
AnnaBridge 165:e614a9f1c9e2 7655 #define TIM6_IRQn TIM6_DAC_IRQn
AnnaBridge 165:e614a9f1c9e2 7656 #define RCC_IRQn RCC_CRS_IRQn
AnnaBridge 165:e614a9f1c9e2 7657
AnnaBridge 165:e614a9f1c9e2 7658 /* Aliases for __IRQHandler */
AnnaBridge 165:e614a9f1c9e2 7659 #define LPUART1_IRQHandler RNG_LPUART1_IRQHandler
AnnaBridge 165:e614a9f1c9e2 7660 #define AES_LPUART1_IRQHandler RNG_LPUART1_IRQHandler
AnnaBridge 165:e614a9f1c9e2 7661 #define AES_RNG_LPUART1_IRQHandler RNG_LPUART1_IRQHandler
AnnaBridge 165:e614a9f1c9e2 7662 #define TIM6_IRQHandler TIM6_DAC_IRQHandler
AnnaBridge 165:e614a9f1c9e2 7663 #define RCC_IRQHandler RCC_CRS_IRQHandler
AnnaBridge 165:e614a9f1c9e2 7664
AnnaBridge 165:e614a9f1c9e2 7665 /**
AnnaBridge 165:e614a9f1c9e2 7666 * @}
AnnaBridge 165:e614a9f1c9e2 7667 */
AnnaBridge 165:e614a9f1c9e2 7668
AnnaBridge 165:e614a9f1c9e2 7669 /**
AnnaBridge 165:e614a9f1c9e2 7670 * @}
AnnaBridge 165:e614a9f1c9e2 7671 */
AnnaBridge 165:e614a9f1c9e2 7672
AnnaBridge 165:e614a9f1c9e2 7673 #ifdef __cplusplus
AnnaBridge 165:e614a9f1c9e2 7674 }
AnnaBridge 165:e614a9f1c9e2 7675 #endif /* __cplusplus */
AnnaBridge 165:e614a9f1c9e2 7676
AnnaBridge 165:e614a9f1c9e2 7677 #endif /* __STM32L072xx_H */
AnnaBridge 165:e614a9f1c9e2 7678
AnnaBridge 165:e614a9f1c9e2 7679
AnnaBridge 165:e614a9f1c9e2 7680
AnnaBridge 165:e614a9f1c9e2 7681 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/