mbed library sources. Supersedes mbed-src.

Dependents:   Nucleo_Hello_Encoder BLE_iBeaconScan AM1805_DEMO DISCO-F429ZI_ExportTemplate1 ... more

Committer:
AnnaBridge
Date:
Wed Feb 20 22:31:08 2019 +0000
Revision:
189:f392fc9709a3
Parent:
186:707f6e361f3e
mbed library release version 165

Who changed what in which revision?

UserRevisionLine numberNew contents of line
Anna Bridge 186:707f6e361f3e 1 /*******************************************************************************
Anna Bridge 186:707f6e361f3e 2 * Copyright (C) 2016 Maxim Integrated Products, Inc., All Rights Reserved.
Anna Bridge 186:707f6e361f3e 3 *
Anna Bridge 186:707f6e361f3e 4 * Permission is hereby granted, free of charge, to any person obtaining a
Anna Bridge 186:707f6e361f3e 5 * copy of this software and associated documentation files (the "Software"),
Anna Bridge 186:707f6e361f3e 6 * to deal in the Software without restriction, including without limitation
Anna Bridge 186:707f6e361f3e 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
Anna Bridge 186:707f6e361f3e 8 * and/or sell copies of the Software, and to permit persons to whom the
Anna Bridge 186:707f6e361f3e 9 * Software is furnished to do so, subject to the following conditions:
Anna Bridge 186:707f6e361f3e 10 *
Anna Bridge 186:707f6e361f3e 11 * The above copyright notice and this permission notice shall be included
Anna Bridge 186:707f6e361f3e 12 * in all copies or substantial portions of the Software.
Anna Bridge 186:707f6e361f3e 13 *
Anna Bridge 186:707f6e361f3e 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
Anna Bridge 186:707f6e361f3e 15 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
Anna Bridge 186:707f6e361f3e 16 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
Anna Bridge 186:707f6e361f3e 17 * IN NO EVENT SHALL MAXIM INTEGRATED BE LIABLE FOR ANY CLAIM, DAMAGES
Anna Bridge 186:707f6e361f3e 18 * OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
Anna Bridge 186:707f6e361f3e 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
Anna Bridge 186:707f6e361f3e 20 * OTHER DEALINGS IN THE SOFTWARE.
Anna Bridge 186:707f6e361f3e 21 *
Anna Bridge 186:707f6e361f3e 22 * Except as contained in this notice, the name of Maxim Integrated
Anna Bridge 186:707f6e361f3e 23 * Products, Inc. shall not be used except as stated in the Maxim Integrated
Anna Bridge 186:707f6e361f3e 24 * Products, Inc. Branding Policy.
Anna Bridge 186:707f6e361f3e 25 *
Anna Bridge 186:707f6e361f3e 26 * The mere transfer of this software does not imply any licenses
Anna Bridge 186:707f6e361f3e 27 * of trade secrets, proprietary technology, copyrights, patents,
Anna Bridge 186:707f6e361f3e 28 * trademarks, maskwork rights, or any other form of intellectual
Anna Bridge 186:707f6e361f3e 29 * property whatsoever. Maxim Integrated Products, Inc. retains all
Anna Bridge 186:707f6e361f3e 30 * ownership rights.
Anna Bridge 186:707f6e361f3e 31 *
Anna Bridge 186:707f6e361f3e 32 * $Date: 2016-06-03 13:54:23 -0500 (Fri, 03 Jun 2016) $
Anna Bridge 186:707f6e361f3e 33 * $Revision: 23189 $
Anna Bridge 186:707f6e361f3e 34 *
Anna Bridge 186:707f6e361f3e 35 ******************************************************************************/
Anna Bridge 186:707f6e361f3e 36
Anna Bridge 186:707f6e361f3e 37 #ifndef _MXC_PWRMAN_REGS_H_
Anna Bridge 186:707f6e361f3e 38 #define _MXC_PWRMAN_REGS_H_
Anna Bridge 186:707f6e361f3e 39
Anna Bridge 186:707f6e361f3e 40 #ifdef __cplusplus
Anna Bridge 186:707f6e361f3e 41 extern "C" {
Anna Bridge 186:707f6e361f3e 42 #endif
Anna Bridge 186:707f6e361f3e 43
Anna Bridge 186:707f6e361f3e 44 #include <stdint.h>
Anna Bridge 186:707f6e361f3e 45
Anna Bridge 186:707f6e361f3e 46 /*
Anna Bridge 186:707f6e361f3e 47 If types are not defined elsewhere (CMSIS) define them here
Anna Bridge 186:707f6e361f3e 48 */
Anna Bridge 186:707f6e361f3e 49 #ifndef __IO
Anna Bridge 186:707f6e361f3e 50 #define __IO volatile
Anna Bridge 186:707f6e361f3e 51 #endif
Anna Bridge 186:707f6e361f3e 52 #ifndef __I
Anna Bridge 186:707f6e361f3e 53 #define __I volatile const
Anna Bridge 186:707f6e361f3e 54 #endif
Anna Bridge 186:707f6e361f3e 55 #ifndef __O
Anna Bridge 186:707f6e361f3e 56 #define __O volatile
Anna Bridge 186:707f6e361f3e 57 #endif
Anna Bridge 186:707f6e361f3e 58 #ifndef __RO
Anna Bridge 186:707f6e361f3e 59 #define __RO volatile const
Anna Bridge 186:707f6e361f3e 60 #endif
Anna Bridge 186:707f6e361f3e 61
Anna Bridge 186:707f6e361f3e 62
Anna Bridge 186:707f6e361f3e 63 /**
Anna Bridge 186:707f6e361f3e 64 * @brief Defines PAD Modes for Wake Up Detection.
Anna Bridge 186:707f6e361f3e 65 */
Anna Bridge 186:707f6e361f3e 66 typedef enum {
Anna Bridge 186:707f6e361f3e 67 /** WUD Mode for Selected PAD = Clear/Activate */
Anna Bridge 186:707f6e361f3e 68 MXC_E_PWRMAN_PAD_MODE_CLEAR_SET,
Anna Bridge 186:707f6e361f3e 69 /** WUD Mode for Selected PAD = Set WUD Act Hi/Set WUD Act Lo */
Anna Bridge 186:707f6e361f3e 70 MXC_E_PWRMAN_PAD_MODE_ACT_HI_LO,
Anna Bridge 186:707f6e361f3e 71 /** WUD Mode for Selected PAD = Set Weak Hi/ Set Weak Lo */
Anna Bridge 186:707f6e361f3e 72 MXC_E_PWRMAN_PAD_MODE_WEAK_HI_LO,
Anna Bridge 186:707f6e361f3e 73 /** WUD Mode for Selected PAD = No pad state change */
Anna Bridge 186:707f6e361f3e 74 MXC_E_PWRMAN_PAD_MODE_NONE
Anna Bridge 186:707f6e361f3e 75 }
Anna Bridge 186:707f6e361f3e 76 mxc_pwrman_pad_mode_t;
Anna Bridge 186:707f6e361f3e 77
Anna Bridge 186:707f6e361f3e 78 /*
Anna Bridge 186:707f6e361f3e 79 Typedefed structure(s) for module registers (per instance or section) with direct 32-bit
Anna Bridge 186:707f6e361f3e 80 access to each register in module.
Anna Bridge 186:707f6e361f3e 81 */
Anna Bridge 186:707f6e361f3e 82
Anna Bridge 186:707f6e361f3e 83 /* Offset Register Description
Anna Bridge 186:707f6e361f3e 84 ============= ============================================================================ */
Anna Bridge 186:707f6e361f3e 85 typedef struct {
Anna Bridge 186:707f6e361f3e 86 __IO uint32_t pwr_rst_ctrl; /* 0x0000 Power Reset Control and Status */
Anna Bridge 186:707f6e361f3e 87 __IO uint32_t intfl; /* 0x0004 Interrupt Flags */
Anna Bridge 186:707f6e361f3e 88 __IO uint32_t inten; /* 0x0008 Interrupt Enable/Disable Controls */
Anna Bridge 186:707f6e361f3e 89 __IO uint32_t svm_events; /* 0x000C SVM Event Status Flags (read-only) */
Anna Bridge 186:707f6e361f3e 90 __IO uint32_t wud_ctrl; /* 0x0010 Wake-Up Detect Control */
Anna Bridge 186:707f6e361f3e 91 __IO uint32_t wud_pulse0; /* 0x0014 WUD Pulse To Mode Bit 0 */
Anna Bridge 186:707f6e361f3e 92 __IO uint32_t wud_pulse1; /* 0x0018 WUD Pulse To Mode Bit 1 */
Anna Bridge 186:707f6e361f3e 93 __IO uint32_t wud_seen0; /* 0x001C Wake-up Detect Status for P0/P1/P2/P3 */
Anna Bridge 186:707f6e361f3e 94 __IO uint32_t wud_seen1; /* 0x0020 Wake-up Detect Status for P4/P5/P6/P7 */
Anna Bridge 186:707f6e361f3e 95 __RO uint32_t rsv024[3]; /* 0x0024-0x002C */
Anna Bridge 186:707f6e361f3e 96 __IO uint32_t pt_regmap_ctrl; /* 0x0030 PT Register Mapping Control */
Anna Bridge 186:707f6e361f3e 97 __RO uint32_t rsv034; /* 0x0034 */
Anna Bridge 186:707f6e361f3e 98 __IO uint32_t die_type; /* 0x0038 Die Type ID Register */
Anna Bridge 186:707f6e361f3e 99 __IO uint32_t base_part_num; /* 0x003C Base Part Number */
Anna Bridge 186:707f6e361f3e 100 __IO uint32_t mask_id0; /* 0x0040 Mask ID Register 0 */
Anna Bridge 186:707f6e361f3e 101 __IO uint32_t mask_id1; /* 0x0044 Mask ID Register 1 */
Anna Bridge 186:707f6e361f3e 102 __IO uint32_t peripheral_reset; /* 0x0048 Peripheral Reset Control Register */
Anna Bridge 186:707f6e361f3e 103 } mxc_pwrman_regs_t;
Anna Bridge 186:707f6e361f3e 104
Anna Bridge 186:707f6e361f3e 105
Anna Bridge 186:707f6e361f3e 106 /*
Anna Bridge 186:707f6e361f3e 107 Register offsets for module PWRMAN.
Anna Bridge 186:707f6e361f3e 108 */
Anna Bridge 186:707f6e361f3e 109
Anna Bridge 186:707f6e361f3e 110 #define MXC_R_PWRMAN_OFFS_PWR_RST_CTRL ((uint32_t)0x00000000UL)
Anna Bridge 186:707f6e361f3e 111 #define MXC_R_PWRMAN_OFFS_INTFL ((uint32_t)0x00000004UL)
Anna Bridge 186:707f6e361f3e 112 #define MXC_R_PWRMAN_OFFS_INTEN ((uint32_t)0x00000008UL)
Anna Bridge 186:707f6e361f3e 113 #define MXC_R_PWRMAN_OFFS_SVM_EVENTS ((uint32_t)0x0000000CUL)
Anna Bridge 186:707f6e361f3e 114 #define MXC_R_PWRMAN_OFFS_WUD_CTRL ((uint32_t)0x00000010UL)
Anna Bridge 186:707f6e361f3e 115 #define MXC_R_PWRMAN_OFFS_WUD_PULSE0 ((uint32_t)0x00000014UL)
Anna Bridge 186:707f6e361f3e 116 #define MXC_R_PWRMAN_OFFS_WUD_PULSE1 ((uint32_t)0x00000018UL)
Anna Bridge 186:707f6e361f3e 117 #define MXC_R_PWRMAN_OFFS_WUD_SEEN0 ((uint32_t)0x0000001CUL)
Anna Bridge 186:707f6e361f3e 118 #define MXC_R_PWRMAN_OFFS_WUD_SEEN1 ((uint32_t)0x00000020UL)
Anna Bridge 186:707f6e361f3e 119 #define MXC_R_PWRMAN_OFFS_PT_REGMAP_CTRL ((uint32_t)0x00000030UL)
Anna Bridge 186:707f6e361f3e 120 #define MXC_R_PWRMAN_OFFS_DIE_TYPE ((uint32_t)0x00000038UL)
Anna Bridge 186:707f6e361f3e 121 #define MXC_R_PWRMAN_OFFS_BASE_PART_NUM ((uint32_t)0x0000003CUL)
Anna Bridge 186:707f6e361f3e 122 #define MXC_R_PWRMAN_OFFS_MASK_ID0 ((uint32_t)0x00000040UL)
Anna Bridge 186:707f6e361f3e 123 #define MXC_R_PWRMAN_OFFS_MASK_ID1 ((uint32_t)0x00000044UL)
Anna Bridge 186:707f6e361f3e 124 #define MXC_R_PWRMAN_OFFS_PERIPHERAL_RESET ((uint32_t)0x00000048UL)
Anna Bridge 186:707f6e361f3e 125
Anna Bridge 186:707f6e361f3e 126
Anna Bridge 186:707f6e361f3e 127 /*
Anna Bridge 186:707f6e361f3e 128 Field positions and masks for module PWRMAN.
Anna Bridge 186:707f6e361f3e 129 */
Anna Bridge 186:707f6e361f3e 130
Anna Bridge 186:707f6e361f3e 131 #define MXC_F_PWRMAN_PWR_RST_CTRL_AFE_POWERED_POS 2
Anna Bridge 186:707f6e361f3e 132 #define MXC_F_PWRMAN_PWR_RST_CTRL_AFE_POWERED ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_AFE_POWERED_POS))
Anna Bridge 186:707f6e361f3e 133 #define MXC_F_PWRMAN_PWR_RST_CTRL_IO_ACTIVE_POS 3
Anna Bridge 186:707f6e361f3e 134 #define MXC_F_PWRMAN_PWR_RST_CTRL_IO_ACTIVE ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_IO_ACTIVE_POS))
Anna Bridge 186:707f6e361f3e 135 #define MXC_F_PWRMAN_PWR_RST_CTRL_USB_POWERED_POS 4
Anna Bridge 186:707f6e361f3e 136 #define MXC_F_PWRMAN_PWR_RST_CTRL_USB_POWERED ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_USB_POWERED_POS))
Anna Bridge 186:707f6e361f3e 137 #define MXC_F_PWRMAN_PWR_RST_CTRL_PULLUPS_ENABLED_POS 5
Anna Bridge 186:707f6e361f3e 138 #define MXC_F_PWRMAN_PWR_RST_CTRL_PULLUPS_ENABLED ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_PULLUPS_ENABLED_POS))
Anna Bridge 186:707f6e361f3e 139 #define MXC_F_PWRMAN_PWR_RST_CTRL_FIRMWARE_RESET_POS 8
Anna Bridge 186:707f6e361f3e 140 #define MXC_F_PWRMAN_PWR_RST_CTRL_FIRMWARE_RESET ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_FIRMWARE_RESET_POS))
Anna Bridge 186:707f6e361f3e 141 #define MXC_F_PWRMAN_PWR_RST_CTRL_ARM_LOCKUP_RESET_POS 9
Anna Bridge 186:707f6e361f3e 142 #define MXC_F_PWRMAN_PWR_RST_CTRL_ARM_LOCKUP_RESET ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_ARM_LOCKUP_RESET_POS))
Anna Bridge 186:707f6e361f3e 143 #define MXC_F_PWRMAN_PWR_RST_CTRL_TAMPER_DETECT_POS 16
Anna Bridge 186:707f6e361f3e 144 #define MXC_F_PWRMAN_PWR_RST_CTRL_TAMPER_DETECT ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_TAMPER_DETECT_POS))
Anna Bridge 186:707f6e361f3e 145 #define MXC_F_PWRMAN_PWR_RST_CTRL_ARM_LOCKUP_POS 17
Anna Bridge 186:707f6e361f3e 146 #define MXC_F_PWRMAN_PWR_RST_CTRL_ARM_LOCKUP ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_ARM_LOCKUP_POS))
Anna Bridge 186:707f6e361f3e 147 #define MXC_F_PWRMAN_PWR_RST_CTRL_FW_COMMAND_ARM_POS 18
Anna Bridge 186:707f6e361f3e 148 #define MXC_F_PWRMAN_PWR_RST_CTRL_FW_COMMAND_ARM ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_FW_COMMAND_ARM_POS))
Anna Bridge 186:707f6e361f3e 149 #define MXC_F_PWRMAN_PWR_RST_CTRL_WATCHDOG_TIMEOUT_POS 19
Anna Bridge 186:707f6e361f3e 150 #define MXC_F_PWRMAN_PWR_RST_CTRL_WATCHDOG_TIMEOUT ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_WATCHDOG_TIMEOUT_POS))
Anna Bridge 186:707f6e361f3e 151 #define MXC_F_PWRMAN_PWR_RST_CTRL_FW_COMMAND_SYSMAN_POS 20
Anna Bridge 186:707f6e361f3e 152 #define MXC_F_PWRMAN_PWR_RST_CTRL_FW_COMMAND_SYSMAN ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_FW_COMMAND_SYSMAN_POS))
Anna Bridge 186:707f6e361f3e 153 #define MXC_F_PWRMAN_PWR_RST_CTRL_SRSTN_ASSERTION_POS 21
Anna Bridge 186:707f6e361f3e 154 #define MXC_F_PWRMAN_PWR_RST_CTRL_SRSTN_ASSERTION ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_SRSTN_ASSERTION_POS))
Anna Bridge 186:707f6e361f3e 155 #define MXC_F_PWRMAN_PWR_RST_CTRL_POR_POS 22
Anna Bridge 186:707f6e361f3e 156 #define MXC_F_PWRMAN_PWR_RST_CTRL_POR ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_POR_POS))
Anna Bridge 186:707f6e361f3e 157 #define MXC_F_PWRMAN_PWR_RST_CTRL_LOW_POWER_MODE_POS 31
Anna Bridge 186:707f6e361f3e 158 #define MXC_F_PWRMAN_PWR_RST_CTRL_LOW_POWER_MODE ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_LOW_POWER_MODE_POS))
Anna Bridge 186:707f6e361f3e 159
Anna Bridge 186:707f6e361f3e 160 #define MXC_F_PWRMAN_INTFL_V1_2_WARNING_POS 0
Anna Bridge 186:707f6e361f3e 161 #define MXC_F_PWRMAN_INTFL_V1_2_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTFL_V1_2_WARNING_POS))
Anna Bridge 186:707f6e361f3e 162 #define MXC_F_PWRMAN_INTFL_V1_8_WARNING_POS 1
Anna Bridge 186:707f6e361f3e 163 #define MXC_F_PWRMAN_INTFL_V1_8_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTFL_V1_8_WARNING_POS))
Anna Bridge 186:707f6e361f3e 164 #define MXC_F_PWRMAN_INTFL_RTC_WARNING_POS 2
Anna Bridge 186:707f6e361f3e 165 #define MXC_F_PWRMAN_INTFL_RTC_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTFL_RTC_WARNING_POS))
Anna Bridge 186:707f6e361f3e 166 #define MXC_F_PWRMAN_INTFL_VDDA_WARNING_POS 3
Anna Bridge 186:707f6e361f3e 167 #define MXC_F_PWRMAN_INTFL_VDDA_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTFL_VDDA_WARNING_POS))
Anna Bridge 186:707f6e361f3e 168 #define MXC_F_PWRMAN_INTFL_VDDB_WARNING_POS 4
Anna Bridge 186:707f6e361f3e 169 #define MXC_F_PWRMAN_INTFL_VDDB_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTFL_VDDB_WARNING_POS))
Anna Bridge 186:707f6e361f3e 170 #define MXC_F_PWRMAN_INTFL_VDDIO_WARNING_POS 5
Anna Bridge 186:707f6e361f3e 171 #define MXC_F_PWRMAN_INTFL_VDDIO_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTFL_VDDIO_WARNING_POS))
Anna Bridge 186:707f6e361f3e 172 #define MXC_F_PWRMAN_INTFL_VDDIOH_WARNING_POS 6
Anna Bridge 186:707f6e361f3e 173 #define MXC_F_PWRMAN_INTFL_VDDIOH_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTFL_VDDIOH_WARNING_POS))
Anna Bridge 186:707f6e361f3e 174
Anna Bridge 186:707f6e361f3e 175 #define MXC_F_PWRMAN_INTEN_V1_2_WARNING_POS 0
Anna Bridge 186:707f6e361f3e 176 #define MXC_F_PWRMAN_INTEN_V1_2_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTEN_V1_2_WARNING_POS))
Anna Bridge 186:707f6e361f3e 177 #define MXC_F_PWRMAN_INTEN_V1_8_WARNING_POS 1
Anna Bridge 186:707f6e361f3e 178 #define MXC_F_PWRMAN_INTEN_V1_8_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTEN_V1_8_WARNING_POS))
Anna Bridge 186:707f6e361f3e 179 #define MXC_F_PWRMAN_INTEN_RTC_WARNING_POS 2
Anna Bridge 186:707f6e361f3e 180 #define MXC_F_PWRMAN_INTEN_RTC_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTEN_RTC_WARNING_POS))
Anna Bridge 186:707f6e361f3e 181 #define MXC_F_PWRMAN_INTEN_VDDA_WARNING_POS 3
Anna Bridge 186:707f6e361f3e 182 #define MXC_F_PWRMAN_INTEN_VDDA_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTEN_VDDA_WARNING_POS))
Anna Bridge 186:707f6e361f3e 183 #define MXC_F_PWRMAN_INTEN_VDDB_WARNING_POS 4
Anna Bridge 186:707f6e361f3e 184 #define MXC_F_PWRMAN_INTEN_VDDB_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTEN_VDDB_WARNING_POS))
Anna Bridge 186:707f6e361f3e 185 #define MXC_F_PWRMAN_INTEN_VDDIO_WARNING_POS 5
Anna Bridge 186:707f6e361f3e 186 #define MXC_F_PWRMAN_INTEN_VDDIO_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTEN_VDDIO_WARNING_POS))
Anna Bridge 186:707f6e361f3e 187 #define MXC_F_PWRMAN_INTEN_VDDIOH_WARNING_POS 6
Anna Bridge 186:707f6e361f3e 188 #define MXC_F_PWRMAN_INTEN_VDDIOH_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTEN_VDDIOH_WARNING_POS))
Anna Bridge 186:707f6e361f3e 189
Anna Bridge 186:707f6e361f3e 190 #define MXC_F_PWRMAN_SVM_EVENTS_V1_2_WARNING_POS 0
Anna Bridge 186:707f6e361f3e 191 #define MXC_F_PWRMAN_SVM_EVENTS_V1_2_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_SVM_EVENTS_V1_2_WARNING_POS))
Anna Bridge 186:707f6e361f3e 192 #define MXC_F_PWRMAN_SVM_EVENTS_V1_8_WARNING_POS 1
Anna Bridge 186:707f6e361f3e 193 #define MXC_F_PWRMAN_SVM_EVENTS_V1_8_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_SVM_EVENTS_V1_8_WARNING_POS))
Anna Bridge 186:707f6e361f3e 194 #define MXC_F_PWRMAN_SVM_EVENTS_RTC_WARNING_POS 2
Anna Bridge 186:707f6e361f3e 195 #define MXC_F_PWRMAN_SVM_EVENTS_RTC_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_SVM_EVENTS_RTC_WARNING_POS))
Anna Bridge 186:707f6e361f3e 196 #define MXC_F_PWRMAN_SVM_EVENTS_VDDA_WARNING_POS 3
Anna Bridge 186:707f6e361f3e 197 #define MXC_F_PWRMAN_SVM_EVENTS_VDDA_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_SVM_EVENTS_VDDA_WARNING_POS))
Anna Bridge 186:707f6e361f3e 198 #define MXC_F_PWRMAN_SVM_EVENTS_VDDB_WARNING_POS 4
Anna Bridge 186:707f6e361f3e 199 #define MXC_F_PWRMAN_SVM_EVENTS_VDDB_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_SVM_EVENTS_VDDB_WARNING_POS))
Anna Bridge 186:707f6e361f3e 200 #define MXC_F_PWRMAN_SVM_EVENTS_VDDIO_WARNING_POS 5
Anna Bridge 186:707f6e361f3e 201 #define MXC_F_PWRMAN_SVM_EVENTS_VDDIO_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_SVM_EVENTS_VDDIO_WARNING_POS))
Anna Bridge 186:707f6e361f3e 202 #define MXC_F_PWRMAN_SVM_EVENTS_VDDIOH_WARNING_POS 6
Anna Bridge 186:707f6e361f3e 203 #define MXC_F_PWRMAN_SVM_EVENTS_VDDIOH_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_SVM_EVENTS_VDDIOH_WARNING_POS))
Anna Bridge 186:707f6e361f3e 204
Anna Bridge 186:707f6e361f3e 205 #define MXC_F_PWRMAN_WUD_CTRL_PAD_SELECT_POS 0
Anna Bridge 186:707f6e361f3e 206 #define MXC_F_PWRMAN_WUD_CTRL_PAD_SELECT ((uint32_t)(0x0000003FUL << MXC_F_PWRMAN_WUD_CTRL_PAD_SELECT_POS))
Anna Bridge 186:707f6e361f3e 207 #define MXC_F_PWRMAN_WUD_CTRL_PAD_MODE_POS 8
Anna Bridge 186:707f6e361f3e 208 #define MXC_F_PWRMAN_WUD_CTRL_PAD_MODE ((uint32_t)(0x00000003UL << MXC_F_PWRMAN_WUD_CTRL_PAD_MODE_POS))
Anna Bridge 186:707f6e361f3e 209 #define MXC_F_PWRMAN_WUD_CTRL_CLEAR_ALL_POS 12
Anna Bridge 186:707f6e361f3e 210 #define MXC_F_PWRMAN_WUD_CTRL_CLEAR_ALL ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_CTRL_CLEAR_ALL_POS))
Anna Bridge 186:707f6e361f3e 211 #define MXC_F_PWRMAN_WUD_CTRL_CTRL_ENABLE_POS 16
Anna Bridge 186:707f6e361f3e 212 #define MXC_F_PWRMAN_WUD_CTRL_CTRL_ENABLE ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_CTRL_CTRL_ENABLE_POS))
Anna Bridge 186:707f6e361f3e 213
Anna Bridge 186:707f6e361f3e 214 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO0_POS 0
Anna Bridge 186:707f6e361f3e 215 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO0 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO0_POS))
Anna Bridge 186:707f6e361f3e 216 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO1_POS 1
Anna Bridge 186:707f6e361f3e 217 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO1 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO1_POS))
Anna Bridge 186:707f6e361f3e 218 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO2_POS 2
Anna Bridge 186:707f6e361f3e 219 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO2 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO2_POS))
Anna Bridge 186:707f6e361f3e 220 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO3_POS 3
Anna Bridge 186:707f6e361f3e 221 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO3 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO3_POS))
Anna Bridge 186:707f6e361f3e 222 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO4_POS 4
Anna Bridge 186:707f6e361f3e 223 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO4 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO4_POS))
Anna Bridge 186:707f6e361f3e 224 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO5_POS 5
Anna Bridge 186:707f6e361f3e 225 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO5 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO5_POS))
Anna Bridge 186:707f6e361f3e 226 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO6_POS 6
Anna Bridge 186:707f6e361f3e 227 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO6 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO6_POS))
Anna Bridge 186:707f6e361f3e 228 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO7_POS 7
Anna Bridge 186:707f6e361f3e 229 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO7 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO7_POS))
Anna Bridge 186:707f6e361f3e 230 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO8_POS 8
Anna Bridge 186:707f6e361f3e 231 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO8 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO8_POS))
Anna Bridge 186:707f6e361f3e 232 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO9_POS 9
Anna Bridge 186:707f6e361f3e 233 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO9 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO9_POS))
Anna Bridge 186:707f6e361f3e 234 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO10_POS 10
Anna Bridge 186:707f6e361f3e 235 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO10 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO10_POS))
Anna Bridge 186:707f6e361f3e 236 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO11_POS 11
Anna Bridge 186:707f6e361f3e 237 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO11 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO11_POS))
Anna Bridge 186:707f6e361f3e 238 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO12_POS 12
Anna Bridge 186:707f6e361f3e 239 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO12 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO12_POS))
Anna Bridge 186:707f6e361f3e 240 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO13_POS 13
Anna Bridge 186:707f6e361f3e 241 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO13 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO13_POS))
Anna Bridge 186:707f6e361f3e 242 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO14_POS 14
Anna Bridge 186:707f6e361f3e 243 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO14 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO14_POS))
Anna Bridge 186:707f6e361f3e 244 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO15_POS 15
Anna Bridge 186:707f6e361f3e 245 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO15 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO15_POS))
Anna Bridge 186:707f6e361f3e 246 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO16_POS 16
Anna Bridge 186:707f6e361f3e 247 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO16 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO16_POS))
Anna Bridge 186:707f6e361f3e 248 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO17_POS 17
Anna Bridge 186:707f6e361f3e 249 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO17 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO17_POS))
Anna Bridge 186:707f6e361f3e 250 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO18_POS 18
Anna Bridge 186:707f6e361f3e 251 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO18 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO18_POS))
Anna Bridge 186:707f6e361f3e 252 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO19_POS 19
Anna Bridge 186:707f6e361f3e 253 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO19 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO19_POS))
Anna Bridge 186:707f6e361f3e 254 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO20_POS 20
Anna Bridge 186:707f6e361f3e 255 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO20 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO20_POS))
Anna Bridge 186:707f6e361f3e 256 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO21_POS 21
Anna Bridge 186:707f6e361f3e 257 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO21 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO21_POS))
Anna Bridge 186:707f6e361f3e 258 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO22_POS 22
Anna Bridge 186:707f6e361f3e 259 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO22 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO22_POS))
Anna Bridge 186:707f6e361f3e 260 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO23_POS 23
Anna Bridge 186:707f6e361f3e 261 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO23 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO23_POS))
Anna Bridge 186:707f6e361f3e 262 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO24_POS 24
Anna Bridge 186:707f6e361f3e 263 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO24 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO24_POS))
Anna Bridge 186:707f6e361f3e 264 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO25_POS 25
Anna Bridge 186:707f6e361f3e 265 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO25 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO25_POS))
Anna Bridge 186:707f6e361f3e 266 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO26_POS 26
Anna Bridge 186:707f6e361f3e 267 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO26 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO26_POS))
Anna Bridge 186:707f6e361f3e 268 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO27_POS 27
Anna Bridge 186:707f6e361f3e 269 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO27 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO27_POS))
Anna Bridge 186:707f6e361f3e 270 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO28_POS 28
Anna Bridge 186:707f6e361f3e 271 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO28 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO28_POS))
Anna Bridge 186:707f6e361f3e 272 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO29_POS 29
Anna Bridge 186:707f6e361f3e 273 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO29 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO29_POS))
Anna Bridge 186:707f6e361f3e 274 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO30_POS 30
Anna Bridge 186:707f6e361f3e 275 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO30 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO30_POS))
Anna Bridge 186:707f6e361f3e 276 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO31_POS 31
Anna Bridge 186:707f6e361f3e 277 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO31 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO31_POS))
Anna Bridge 186:707f6e361f3e 278
Anna Bridge 186:707f6e361f3e 279 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO32_POS 0
Anna Bridge 186:707f6e361f3e 280 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO32 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO32_POS))
Anna Bridge 186:707f6e361f3e 281 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO33_POS 1
Anna Bridge 186:707f6e361f3e 282 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO33 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO33_POS))
Anna Bridge 186:707f6e361f3e 283 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO34_POS 2
Anna Bridge 186:707f6e361f3e 284 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO34 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO34_POS))
Anna Bridge 186:707f6e361f3e 285 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO35_POS 3
Anna Bridge 186:707f6e361f3e 286 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO35 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO35_POS))
Anna Bridge 186:707f6e361f3e 287 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO36_POS 4
Anna Bridge 186:707f6e361f3e 288 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO36 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO36_POS))
Anna Bridge 186:707f6e361f3e 289 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO37_POS 5
Anna Bridge 186:707f6e361f3e 290 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO37 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO37_POS))
Anna Bridge 186:707f6e361f3e 291 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO38_POS 6
Anna Bridge 186:707f6e361f3e 292 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO38 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO38_POS))
Anna Bridge 186:707f6e361f3e 293 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO39_POS 7
Anna Bridge 186:707f6e361f3e 294 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO39 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO39_POS))
Anna Bridge 186:707f6e361f3e 295 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO40_POS 8
Anna Bridge 186:707f6e361f3e 296 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO40 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO40_POS))
Anna Bridge 186:707f6e361f3e 297 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO41_POS 9
Anna Bridge 186:707f6e361f3e 298 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO41 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO41_POS))
Anna Bridge 186:707f6e361f3e 299 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO42_POS 10
Anna Bridge 186:707f6e361f3e 300 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO42 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO42_POS))
Anna Bridge 186:707f6e361f3e 301 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO43_POS 11
Anna Bridge 186:707f6e361f3e 302 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO43 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO43_POS))
Anna Bridge 186:707f6e361f3e 303 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO44_POS 12
Anna Bridge 186:707f6e361f3e 304 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO44 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO44_POS))
Anna Bridge 186:707f6e361f3e 305 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO45_POS 13
Anna Bridge 186:707f6e361f3e 306 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO45 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO45_POS))
Anna Bridge 186:707f6e361f3e 307 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO46_POS 14
Anna Bridge 186:707f6e361f3e 308 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO46 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO46_POS))
Anna Bridge 186:707f6e361f3e 309 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO47_POS 15
Anna Bridge 186:707f6e361f3e 310 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO47 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO47_POS))
Anna Bridge 186:707f6e361f3e 311 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO48_POS 16
Anna Bridge 186:707f6e361f3e 312 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO48 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO48_POS))
Anna Bridge 186:707f6e361f3e 313
Anna Bridge 186:707f6e361f3e 314 #define MXC_F_PWRMAN_PT_REGMAP_CTRL_ME02A_MODE_POS 0
Anna Bridge 186:707f6e361f3e 315 #define MXC_F_PWRMAN_PT_REGMAP_CTRL_ME02A_MODE ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PT_REGMAP_CTRL_ME02A_MODE_POS))
Anna Bridge 186:707f6e361f3e 316
Anna Bridge 186:707f6e361f3e 317 #define MXC_F_PWRMAN_BASE_PART_NUM_BASE_PART_NUMBER_POS 0
Anna Bridge 186:707f6e361f3e 318 #define MXC_F_PWRMAN_BASE_PART_NUM_BASE_PART_NUMBER ((uint32_t)(0x0000FFFFUL << MXC_F_PWRMAN_BASE_PART_NUM_BASE_PART_NUMBER_POS))
Anna Bridge 186:707f6e361f3e 319
Anna Bridge 186:707f6e361f3e 320 #define MXC_F_PWRMAN_MASK_ID0_REVISION_ID_POS 0
Anna Bridge 186:707f6e361f3e 321 #define MXC_F_PWRMAN_MASK_ID0_REVISION_ID ((uint32_t)(0x0000000FUL << MXC_F_PWRMAN_MASK_ID0_REVISION_ID_POS))
Anna Bridge 186:707f6e361f3e 322 #define MXC_F_PWRMAN_MASK_ID0_MASK_ID_POS 4
Anna Bridge 186:707f6e361f3e 323 #define MXC_F_PWRMAN_MASK_ID0_MASK_ID ((uint32_t)(0x0FFFFFFFUL << MXC_F_PWRMAN_MASK_ID0_MASK_ID_POS))
Anna Bridge 186:707f6e361f3e 324
Anna Bridge 186:707f6e361f3e 325 #define MXC_F_PWRMAN_MASK_ID1_MASK_ID_POS 0
Anna Bridge 186:707f6e361f3e 326 #define MXC_F_PWRMAN_MASK_ID1_MASK_ID ((uint32_t)(0x7FFFFFFFUL << MXC_F_PWRMAN_MASK_ID1_MASK_ID_POS))
Anna Bridge 186:707f6e361f3e 327 #define MXC_F_PWRMAN_MASK_ID1_MASK_ID_ENABLE_POS 31
Anna Bridge 186:707f6e361f3e 328 #define MXC_F_PWRMAN_MASK_ID1_MASK_ID_ENABLE ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_MASK_ID1_MASK_ID_ENABLE_POS))
Anna Bridge 186:707f6e361f3e 329
Anna Bridge 186:707f6e361f3e 330 #define MXC_F_PWRMAN_PERIPHERAL_RESET_SSB_POS 0
Anna Bridge 186:707f6e361f3e 331 #define MXC_F_PWRMAN_PERIPHERAL_RESET_SSB ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_SSB_POS))
Anna Bridge 186:707f6e361f3e 332 #define MXC_F_PWRMAN_PERIPHERAL_RESET_SPIX_POS 1
Anna Bridge 186:707f6e361f3e 333 #define MXC_F_PWRMAN_PERIPHERAL_RESET_SPIX ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_SPIX_POS))
Anna Bridge 186:707f6e361f3e 334 #define MXC_F_PWRMAN_PERIPHERAL_RESET_PMU_POS 2
Anna Bridge 186:707f6e361f3e 335 #define MXC_F_PWRMAN_PERIPHERAL_RESET_PMU ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_PMU_POS))
Anna Bridge 186:707f6e361f3e 336 #define MXC_F_PWRMAN_PERIPHERAL_RESET_USB_POS 3
Anna Bridge 186:707f6e361f3e 337 #define MXC_F_PWRMAN_PERIPHERAL_RESET_USB ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_USB_POS))
Anna Bridge 186:707f6e361f3e 338 #define MXC_F_PWRMAN_PERIPHERAL_RESET_CRC_POS 4
Anna Bridge 186:707f6e361f3e 339 #define MXC_F_PWRMAN_PERIPHERAL_RESET_CRC ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_CRC_POS))
Anna Bridge 186:707f6e361f3e 340 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TPU_POS 5
Anna Bridge 186:707f6e361f3e 341 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TPU ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_TPU_POS))
Anna Bridge 186:707f6e361f3e 342 #define MXC_F_PWRMAN_PERIPHERAL_RESET_WATCHDOG0_POS 6
Anna Bridge 186:707f6e361f3e 343 #define MXC_F_PWRMAN_PERIPHERAL_RESET_WATCHDOG0 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_WATCHDOG0_POS))
Anna Bridge 186:707f6e361f3e 344 #define MXC_F_PWRMAN_PERIPHERAL_RESET_GPIO_POS 7
Anna Bridge 186:707f6e361f3e 345 #define MXC_F_PWRMAN_PERIPHERAL_RESET_GPIO ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_GPIO_POS))
Anna Bridge 186:707f6e361f3e 346 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER0_POS 8
Anna Bridge 186:707f6e361f3e 347 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER0 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER0_POS))
Anna Bridge 186:707f6e361f3e 348 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER1_POS 9
Anna Bridge 186:707f6e361f3e 349 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER1 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER1_POS))
Anna Bridge 186:707f6e361f3e 350 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER2_POS 10
Anna Bridge 186:707f6e361f3e 351 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER2 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER2_POS))
Anna Bridge 186:707f6e361f3e 352 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER3_POS 11
Anna Bridge 186:707f6e361f3e 353 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER3 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER3_POS))
Anna Bridge 186:707f6e361f3e 354 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER4_POS 12
Anna Bridge 186:707f6e361f3e 355 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER4 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER4_POS))
Anna Bridge 186:707f6e361f3e 356 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER5_POS 13
Anna Bridge 186:707f6e361f3e 357 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER5 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER5_POS))
Anna Bridge 186:707f6e361f3e 358 #define MXC_F_PWRMAN_PERIPHERAL_RESET_PULSE_TRAIN_POS 14
Anna Bridge 186:707f6e361f3e 359 #define MXC_F_PWRMAN_PERIPHERAL_RESET_PULSE_TRAIN ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_PULSE_TRAIN_POS))
Anna Bridge 186:707f6e361f3e 360 #define MXC_F_PWRMAN_PERIPHERAL_RESET_UART0_POS 15
Anna Bridge 186:707f6e361f3e 361 #define MXC_F_PWRMAN_PERIPHERAL_RESET_UART0 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_UART0_POS))
Anna Bridge 186:707f6e361f3e 362 #define MXC_F_PWRMAN_PERIPHERAL_RESET_UART1_POS 16
Anna Bridge 186:707f6e361f3e 363 #define MXC_F_PWRMAN_PERIPHERAL_RESET_UART1 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_UART1_POS))
Anna Bridge 186:707f6e361f3e 364 #define MXC_F_PWRMAN_PERIPHERAL_RESET_UART2_POS 17
Anna Bridge 186:707f6e361f3e 365 #define MXC_F_PWRMAN_PERIPHERAL_RESET_UART2 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_UART2_POS))
Anna Bridge 186:707f6e361f3e 366 #define MXC_F_PWRMAN_PERIPHERAL_RESET_UART3_POS 18
Anna Bridge 186:707f6e361f3e 367 #define MXC_F_PWRMAN_PERIPHERAL_RESET_UART3 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_UART3_POS))
Anna Bridge 186:707f6e361f3e 368 #define MXC_F_PWRMAN_PERIPHERAL_RESET_I2CM0_POS 19
Anna Bridge 186:707f6e361f3e 369 #define MXC_F_PWRMAN_PERIPHERAL_RESET_I2CM0 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_I2CM0_POS))
Anna Bridge 186:707f6e361f3e 370 #define MXC_F_PWRMAN_PERIPHERAL_RESET_I2CM1_POS 20
Anna Bridge 186:707f6e361f3e 371 #define MXC_F_PWRMAN_PERIPHERAL_RESET_I2CM1 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_I2CM1_POS))
Anna Bridge 186:707f6e361f3e 372 #define MXC_F_PWRMAN_PERIPHERAL_RESET_I2CM2_POS 21
Anna Bridge 186:707f6e361f3e 373 #define MXC_F_PWRMAN_PERIPHERAL_RESET_I2CM2 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_I2CM2_POS))
Anna Bridge 186:707f6e361f3e 374 #define MXC_F_PWRMAN_PERIPHERAL_RESET_I2CS_POS 22
Anna Bridge 186:707f6e361f3e 375 #define MXC_F_PWRMAN_PERIPHERAL_RESET_I2CS ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_I2CS_POS))
Anna Bridge 186:707f6e361f3e 376 #define MXC_F_PWRMAN_PERIPHERAL_RESET_SPIM0_POS 23
Anna Bridge 186:707f6e361f3e 377 #define MXC_F_PWRMAN_PERIPHERAL_RESET_SPIM0 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_SPIM0_POS))
Anna Bridge 186:707f6e361f3e 378 #define MXC_F_PWRMAN_PERIPHERAL_RESET_SPIM1_POS 24
Anna Bridge 186:707f6e361f3e 379 #define MXC_F_PWRMAN_PERIPHERAL_RESET_SPIM1 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_SPIM1_POS))
Anna Bridge 186:707f6e361f3e 380 #define MXC_F_PWRMAN_PERIPHERAL_RESET_SPIM2_POS 25
Anna Bridge 186:707f6e361f3e 381 #define MXC_F_PWRMAN_PERIPHERAL_RESET_SPIM2 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_SPIM2_POS))
Anna Bridge 186:707f6e361f3e 382 #define MXC_F_PWRMAN_PERIPHERAL_RESET_SPIB_POS 26
Anna Bridge 186:707f6e361f3e 383 #define MXC_F_PWRMAN_PERIPHERAL_RESET_SPIB ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_SPIB_POS))
Anna Bridge 186:707f6e361f3e 384 #define MXC_F_PWRMAN_PERIPHERAL_RESET_OWM_POS 27
Anna Bridge 186:707f6e361f3e 385 #define MXC_F_PWRMAN_PERIPHERAL_RESET_OWM ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_OWM_POS))
Anna Bridge 186:707f6e361f3e 386 #define MXC_F_PWRMAN_PERIPHERAL_RESET_ADC_POS 28
Anna Bridge 186:707f6e361f3e 387 #define MXC_F_PWRMAN_PERIPHERAL_RESET_ADC ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_ADC_POS))
Anna Bridge 186:707f6e361f3e 388 #define MXC_F_PWRMAN_PERIPHERAL_RESET_SPIS_POS 29
Anna Bridge 186:707f6e361f3e 389 #define MXC_F_PWRMAN_PERIPHERAL_RESET_SPIS ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_SPIS_POS))
Anna Bridge 186:707f6e361f3e 390
Anna Bridge 186:707f6e361f3e 391
Anna Bridge 186:707f6e361f3e 392
Anna Bridge 186:707f6e361f3e 393 #ifdef __cplusplus
Anna Bridge 186:707f6e361f3e 394 }
Anna Bridge 186:707f6e361f3e 395 #endif
Anna Bridge 186:707f6e361f3e 396
Anna Bridge 186:707f6e361f3e 397 #endif /* _MXC_PWRMAN_REGS_H_ */
Anna Bridge 186:707f6e361f3e 398