mbed library sources. Supersedes mbed-src.

Dependents:   Nucleo_Hello_Encoder BLE_iBeaconScan AM1805_DEMO DISCO-F429ZI_ExportTemplate1 ... more

Committer:
AnnaBridge
Date:
Wed Feb 20 22:31:08 2019 +0000
Revision:
189:f392fc9709a3
Parent:
186:707f6e361f3e
mbed library release version 165

Who changed what in which revision?

UserRevisionLine numberNew contents of line
Anna Bridge 186:707f6e361f3e 1 /*******************************************************************************
Anna Bridge 186:707f6e361f3e 2 * Copyright (C) 2016 Maxim Integrated Products, Inc., All Rights Reserved.
Anna Bridge 186:707f6e361f3e 3 *
Anna Bridge 186:707f6e361f3e 4 * Permission is hereby granted, free of charge, to any person obtaining a
Anna Bridge 186:707f6e361f3e 5 * copy of this software and associated documentation files (the "Software"),
Anna Bridge 186:707f6e361f3e 6 * to deal in the Software without restriction, including without limitation
Anna Bridge 186:707f6e361f3e 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
Anna Bridge 186:707f6e361f3e 8 * and/or sell copies of the Software, and to permit persons to whom the
Anna Bridge 186:707f6e361f3e 9 * Software is furnished to do so, subject to the following conditions:
Anna Bridge 186:707f6e361f3e 10 *
Anna Bridge 186:707f6e361f3e 11 * The above copyright notice and this permission notice shall be included
Anna Bridge 186:707f6e361f3e 12 * in all copies or substantial portions of the Software.
Anna Bridge 186:707f6e361f3e 13 *
Anna Bridge 186:707f6e361f3e 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
Anna Bridge 186:707f6e361f3e 15 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
Anna Bridge 186:707f6e361f3e 16 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
Anna Bridge 186:707f6e361f3e 17 * IN NO EVENT SHALL MAXIM INTEGRATED BE LIABLE FOR ANY CLAIM, DAMAGES
Anna Bridge 186:707f6e361f3e 18 * OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
Anna Bridge 186:707f6e361f3e 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
Anna Bridge 186:707f6e361f3e 20 * OTHER DEALINGS IN THE SOFTWARE.
Anna Bridge 186:707f6e361f3e 21 *
Anna Bridge 186:707f6e361f3e 22 * Except as contained in this notice, the name of Maxim Integrated
Anna Bridge 186:707f6e361f3e 23 * Products, Inc. shall not be used except as stated in the Maxim Integrated
Anna Bridge 186:707f6e361f3e 24 * Products, Inc. Branding Policy.
Anna Bridge 186:707f6e361f3e 25 *
Anna Bridge 186:707f6e361f3e 26 * The mere transfer of this software does not imply any licenses
Anna Bridge 186:707f6e361f3e 27 * of trade secrets, proprietary technology, copyrights, patents,
Anna Bridge 186:707f6e361f3e 28 * trademarks, maskwork rights, or any other form of intellectual
Anna Bridge 186:707f6e361f3e 29 * property whatsoever. Maxim Integrated Products, Inc. retains all
Anna Bridge 186:707f6e361f3e 30 * ownership rights.
Anna Bridge 186:707f6e361f3e 31 *
Anna Bridge 186:707f6e361f3e 32 * $Date: 2016-03-11 11:46:37 -0600 (Fri, 11 Mar 2016) $
Anna Bridge 186:707f6e361f3e 33 * $Revision: 21839 $
Anna Bridge 186:707f6e361f3e 34 *
Anna Bridge 186:707f6e361f3e 35 ******************************************************************************/
Anna Bridge 186:707f6e361f3e 36
Anna Bridge 186:707f6e361f3e 37 #ifndef _MXC_GPIO_REGS_H_
Anna Bridge 186:707f6e361f3e 38 #define _MXC_GPIO_REGS_H_
Anna Bridge 186:707f6e361f3e 39
Anna Bridge 186:707f6e361f3e 40 #ifdef __cplusplus
Anna Bridge 186:707f6e361f3e 41 extern "C" {
Anna Bridge 186:707f6e361f3e 42 #endif
Anna Bridge 186:707f6e361f3e 43
Anna Bridge 186:707f6e361f3e 44 #include <stdint.h>
Anna Bridge 186:707f6e361f3e 45
Anna Bridge 186:707f6e361f3e 46 /*
Anna Bridge 186:707f6e361f3e 47 If types are not defined elsewhere (CMSIS) define them here
Anna Bridge 186:707f6e361f3e 48 */
Anna Bridge 186:707f6e361f3e 49 #ifndef __IO
Anna Bridge 186:707f6e361f3e 50 #define __IO volatile
Anna Bridge 186:707f6e361f3e 51 #endif
Anna Bridge 186:707f6e361f3e 52 #ifndef __I
Anna Bridge 186:707f6e361f3e 53 #define __I volatile const
Anna Bridge 186:707f6e361f3e 54 #endif
Anna Bridge 186:707f6e361f3e 55 #ifndef __O
Anna Bridge 186:707f6e361f3e 56 #define __O volatile
Anna Bridge 186:707f6e361f3e 57 #endif
Anna Bridge 186:707f6e361f3e 58 #ifndef __RO
Anna Bridge 186:707f6e361f3e 59 #define __RO volatile const
Anna Bridge 186:707f6e361f3e 60 #endif
Anna Bridge 186:707f6e361f3e 61
Anna Bridge 186:707f6e361f3e 62
Anna Bridge 186:707f6e361f3e 63 /*
Anna Bridge 186:707f6e361f3e 64 Typedefed structure(s) for module registers (per instance or section) with direct 32-bit
Anna Bridge 186:707f6e361f3e 65 access to each register in module.
Anna Bridge 186:707f6e361f3e 66 */
Anna Bridge 186:707f6e361f3e 67
Anna Bridge 186:707f6e361f3e 68 /* Offset Register Description
Anna Bridge 186:707f6e361f3e 69 ============= ============================================================================ */
Anna Bridge 186:707f6e361f3e 70 typedef struct {
Anna Bridge 186:707f6e361f3e 71 __IO uint32_t rst_mode[16]; /* 0x0000-0x003C Port P[0..15] Default (Power-On Reset) Output Drive Mode */
Anna Bridge 186:707f6e361f3e 72 __IO uint32_t free[16]; /* 0x0040-0x007C Port P[0..15] Free for GPIO Operation Flags */
Anna Bridge 186:707f6e361f3e 73 __IO uint32_t out_mode[16]; /* 0x0080-0x00BC Port P[0..15] Output Drive Mode */
Anna Bridge 186:707f6e361f3e 74 __IO uint32_t out_val[16]; /* 0x00C0-0x00FC Port P[0..15] GPIO Output Value */
Anna Bridge 186:707f6e361f3e 75 __IO uint32_t func_sel[16]; /* 0x0100-0x013C Port P[0..15] GPIO Function Select */
Anna Bridge 186:707f6e361f3e 76 __IO uint32_t in_mode[16]; /* 0x0140-0x017C Port P[0..15] GPIO Input Monitoring Mode */
Anna Bridge 186:707f6e361f3e 77 __IO uint32_t in_val[16]; /* 0x0180-0x01BC Port P[0..15] GPIO Input Value */
Anna Bridge 186:707f6e361f3e 78 __IO uint32_t int_mode[16]; /* 0x01C0-0x01FC Port P[0..15] Interrupt Detection Mode */
Anna Bridge 186:707f6e361f3e 79 __IO uint32_t intfl[16]; /* 0x0200-0x023C Port P[0..15] Interrupt Flags */
Anna Bridge 186:707f6e361f3e 80 __IO uint32_t inten[16]; /* 0x0240-0x027C Port P[0..15] Interrupt Enables */
Anna Bridge 186:707f6e361f3e 81 } mxc_gpio_regs_t;
Anna Bridge 186:707f6e361f3e 82
Anna Bridge 186:707f6e361f3e 83
Anna Bridge 186:707f6e361f3e 84 /*
Anna Bridge 186:707f6e361f3e 85 Register offsets for module GPIO.
Anna Bridge 186:707f6e361f3e 86 */
Anna Bridge 186:707f6e361f3e 87
Anna Bridge 186:707f6e361f3e 88 #define MXC_R_GPIO_OFFS_RST_MODE_P0 ((uint32_t)0x00000000UL)
Anna Bridge 186:707f6e361f3e 89 #define MXC_R_GPIO_OFFS_RST_MODE_P1 ((uint32_t)0x00000004UL)
Anna Bridge 186:707f6e361f3e 90 #define MXC_R_GPIO_OFFS_RST_MODE_P2 ((uint32_t)0x00000008UL)
Anna Bridge 186:707f6e361f3e 91 #define MXC_R_GPIO_OFFS_RST_MODE_P3 ((uint32_t)0x0000000CUL)
Anna Bridge 186:707f6e361f3e 92 #define MXC_R_GPIO_OFFS_RST_MODE_P4 ((uint32_t)0x00000010UL)
Anna Bridge 186:707f6e361f3e 93 #define MXC_R_GPIO_OFFS_RST_MODE_P5 ((uint32_t)0x00000014UL)
Anna Bridge 186:707f6e361f3e 94 #define MXC_R_GPIO_OFFS_RST_MODE_P6 ((uint32_t)0x00000018UL)
Anna Bridge 186:707f6e361f3e 95 #define MXC_R_GPIO_OFFS_RST_MODE_P7 ((uint32_t)0x0000001CUL)
Anna Bridge 186:707f6e361f3e 96 #define MXC_R_GPIO_OFFS_RST_MODE_P8 ((uint32_t)0x00000020UL)
Anna Bridge 186:707f6e361f3e 97 #define MXC_R_GPIO_OFFS_RST_MODE_P9 ((uint32_t)0x00000024UL)
Anna Bridge 186:707f6e361f3e 98 #define MXC_R_GPIO_OFFS_RST_MODE_P10 ((uint32_t)0x00000028UL)
Anna Bridge 186:707f6e361f3e 99 #define MXC_R_GPIO_OFFS_RST_MODE_P11 ((uint32_t)0x0000002CUL)
Anna Bridge 186:707f6e361f3e 100 #define MXC_R_GPIO_OFFS_RST_MODE_P12 ((uint32_t)0x00000030UL)
Anna Bridge 186:707f6e361f3e 101 #define MXC_R_GPIO_OFFS_RST_MODE_P13 ((uint32_t)0x00000034UL)
Anna Bridge 186:707f6e361f3e 102 #define MXC_R_GPIO_OFFS_RST_MODE_P14 ((uint32_t)0x00000038UL)
Anna Bridge 186:707f6e361f3e 103 #define MXC_R_GPIO_OFFS_RST_MODE_P15 ((uint32_t)0x0000003CUL)
Anna Bridge 186:707f6e361f3e 104 #define MXC_R_GPIO_OFFS_FREE_P0 ((uint32_t)0x00000040UL)
Anna Bridge 186:707f6e361f3e 105 #define MXC_R_GPIO_OFFS_FREE_P1 ((uint32_t)0x00000044UL)
Anna Bridge 186:707f6e361f3e 106 #define MXC_R_GPIO_OFFS_FREE_P2 ((uint32_t)0x00000048UL)
Anna Bridge 186:707f6e361f3e 107 #define MXC_R_GPIO_OFFS_FREE_P3 ((uint32_t)0x0000004CUL)
Anna Bridge 186:707f6e361f3e 108 #define MXC_R_GPIO_OFFS_FREE_P4 ((uint32_t)0x00000050UL)
Anna Bridge 186:707f6e361f3e 109 #define MXC_R_GPIO_OFFS_FREE_P5 ((uint32_t)0x00000054UL)
Anna Bridge 186:707f6e361f3e 110 #define MXC_R_GPIO_OFFS_FREE_P6 ((uint32_t)0x00000058UL)
Anna Bridge 186:707f6e361f3e 111 #define MXC_R_GPIO_OFFS_FREE_P7 ((uint32_t)0x0000005CUL)
Anna Bridge 186:707f6e361f3e 112 #define MXC_R_GPIO_OFFS_FREE_P8 ((uint32_t)0x00000060UL)
Anna Bridge 186:707f6e361f3e 113 #define MXC_R_GPIO_OFFS_FREE_P9 ((uint32_t)0x00000064UL)
Anna Bridge 186:707f6e361f3e 114 #define MXC_R_GPIO_OFFS_FREE_P10 ((uint32_t)0x00000068UL)
Anna Bridge 186:707f6e361f3e 115 #define MXC_R_GPIO_OFFS_FREE_P11 ((uint32_t)0x0000006CUL)
Anna Bridge 186:707f6e361f3e 116 #define MXC_R_GPIO_OFFS_FREE_P12 ((uint32_t)0x00000070UL)
Anna Bridge 186:707f6e361f3e 117 #define MXC_R_GPIO_OFFS_FREE_P13 ((uint32_t)0x00000074UL)
Anna Bridge 186:707f6e361f3e 118 #define MXC_R_GPIO_OFFS_FREE_P14 ((uint32_t)0x00000078UL)
Anna Bridge 186:707f6e361f3e 119 #define MXC_R_GPIO_OFFS_FREE_P15 ((uint32_t)0x0000007CUL)
Anna Bridge 186:707f6e361f3e 120 #define MXC_R_GPIO_OFFS_OUT_MODE_P0 ((uint32_t)0x00000080UL)
Anna Bridge 186:707f6e361f3e 121 #define MXC_R_GPIO_OFFS_OUT_MODE_P1 ((uint32_t)0x00000084UL)
Anna Bridge 186:707f6e361f3e 122 #define MXC_R_GPIO_OFFS_OUT_MODE_P2 ((uint32_t)0x00000088UL)
Anna Bridge 186:707f6e361f3e 123 #define MXC_R_GPIO_OFFS_OUT_MODE_P3 ((uint32_t)0x0000008CUL)
Anna Bridge 186:707f6e361f3e 124 #define MXC_R_GPIO_OFFS_OUT_MODE_P4 ((uint32_t)0x00000090UL)
Anna Bridge 186:707f6e361f3e 125 #define MXC_R_GPIO_OFFS_OUT_MODE_P5 ((uint32_t)0x00000094UL)
Anna Bridge 186:707f6e361f3e 126 #define MXC_R_GPIO_OFFS_OUT_MODE_P6 ((uint32_t)0x00000098UL)
Anna Bridge 186:707f6e361f3e 127 #define MXC_R_GPIO_OFFS_OUT_MODE_P7 ((uint32_t)0x0000009CUL)
Anna Bridge 186:707f6e361f3e 128 #define MXC_R_GPIO_OFFS_OUT_MODE_P8 ((uint32_t)0x000000A0UL)
Anna Bridge 186:707f6e361f3e 129 #define MXC_R_GPIO_OFFS_OUT_MODE_P9 ((uint32_t)0x000000A4UL)
Anna Bridge 186:707f6e361f3e 130 #define MXC_R_GPIO_OFFS_OUT_MODE_P10 ((uint32_t)0x000000A8UL)
Anna Bridge 186:707f6e361f3e 131 #define MXC_R_GPIO_OFFS_OUT_MODE_P11 ((uint32_t)0x000000ACUL)
Anna Bridge 186:707f6e361f3e 132 #define MXC_R_GPIO_OFFS_OUT_MODE_P12 ((uint32_t)0x000000B0UL)
Anna Bridge 186:707f6e361f3e 133 #define MXC_R_GPIO_OFFS_OUT_MODE_P13 ((uint32_t)0x000000B4UL)
Anna Bridge 186:707f6e361f3e 134 #define MXC_R_GPIO_OFFS_OUT_MODE_P14 ((uint32_t)0x000000B8UL)
Anna Bridge 186:707f6e361f3e 135 #define MXC_R_GPIO_OFFS_OUT_MODE_P15 ((uint32_t)0x000000BCUL)
Anna Bridge 186:707f6e361f3e 136 #define MXC_R_GPIO_OFFS_OUT_VAL_P0 ((uint32_t)0x000000C0UL)
Anna Bridge 186:707f6e361f3e 137 #define MXC_R_GPIO_OFFS_OUT_VAL_P1 ((uint32_t)0x000000C4UL)
Anna Bridge 186:707f6e361f3e 138 #define MXC_R_GPIO_OFFS_OUT_VAL_P2 ((uint32_t)0x000000C8UL)
Anna Bridge 186:707f6e361f3e 139 #define MXC_R_GPIO_OFFS_OUT_VAL_P3 ((uint32_t)0x000000CCUL)
Anna Bridge 186:707f6e361f3e 140 #define MXC_R_GPIO_OFFS_OUT_VAL_P4 ((uint32_t)0x000000D0UL)
Anna Bridge 186:707f6e361f3e 141 #define MXC_R_GPIO_OFFS_OUT_VAL_P5 ((uint32_t)0x000000D4UL)
Anna Bridge 186:707f6e361f3e 142 #define MXC_R_GPIO_OFFS_OUT_VAL_P6 ((uint32_t)0x000000D8UL)
Anna Bridge 186:707f6e361f3e 143 #define MXC_R_GPIO_OFFS_OUT_VAL_P7 ((uint32_t)0x000000DCUL)
Anna Bridge 186:707f6e361f3e 144 #define MXC_R_GPIO_OFFS_OUT_VAL_P8 ((uint32_t)0x000000E0UL)
Anna Bridge 186:707f6e361f3e 145 #define MXC_R_GPIO_OFFS_OUT_VAL_P9 ((uint32_t)0x000000E4UL)
Anna Bridge 186:707f6e361f3e 146 #define MXC_R_GPIO_OFFS_OUT_VAL_P10 ((uint32_t)0x000000E8UL)
Anna Bridge 186:707f6e361f3e 147 #define MXC_R_GPIO_OFFS_OUT_VAL_P11 ((uint32_t)0x000000ECUL)
Anna Bridge 186:707f6e361f3e 148 #define MXC_R_GPIO_OFFS_OUT_VAL_P12 ((uint32_t)0x000000F0UL)
Anna Bridge 186:707f6e361f3e 149 #define MXC_R_GPIO_OFFS_OUT_VAL_P13 ((uint32_t)0x000000F4UL)
Anna Bridge 186:707f6e361f3e 150 #define MXC_R_GPIO_OFFS_OUT_VAL_P14 ((uint32_t)0x000000F8UL)
Anna Bridge 186:707f6e361f3e 151 #define MXC_R_GPIO_OFFS_OUT_VAL_P15 ((uint32_t)0x000000FCUL)
Anna Bridge 186:707f6e361f3e 152 #define MXC_R_GPIO_OFFS_FUNC_SEL_P0 ((uint32_t)0x00000100UL)
Anna Bridge 186:707f6e361f3e 153 #define MXC_R_GPIO_OFFS_FUNC_SEL_P1 ((uint32_t)0x00000104UL)
Anna Bridge 186:707f6e361f3e 154 #define MXC_R_GPIO_OFFS_FUNC_SEL_P2 ((uint32_t)0x00000108UL)
Anna Bridge 186:707f6e361f3e 155 #define MXC_R_GPIO_OFFS_FUNC_SEL_P3 ((uint32_t)0x0000010CUL)
Anna Bridge 186:707f6e361f3e 156 #define MXC_R_GPIO_OFFS_FUNC_SEL_P4 ((uint32_t)0x00000110UL)
Anna Bridge 186:707f6e361f3e 157 #define MXC_R_GPIO_OFFS_FUNC_SEL_P5 ((uint32_t)0x00000114UL)
Anna Bridge 186:707f6e361f3e 158 #define MXC_R_GPIO_OFFS_FUNC_SEL_P6 ((uint32_t)0x00000118UL)
Anna Bridge 186:707f6e361f3e 159 #define MXC_R_GPIO_OFFS_FUNC_SEL_P7 ((uint32_t)0x0000011CUL)
Anna Bridge 186:707f6e361f3e 160 #define MXC_R_GPIO_OFFS_FUNC_SEL_P8 ((uint32_t)0x00000120UL)
Anna Bridge 186:707f6e361f3e 161 #define MXC_R_GPIO_OFFS_FUNC_SEL_P9 ((uint32_t)0x00000124UL)
Anna Bridge 186:707f6e361f3e 162 #define MXC_R_GPIO_OFFS_FUNC_SEL_P10 ((uint32_t)0x00000128UL)
Anna Bridge 186:707f6e361f3e 163 #define MXC_R_GPIO_OFFS_FUNC_SEL_P11 ((uint32_t)0x0000012CUL)
Anna Bridge 186:707f6e361f3e 164 #define MXC_R_GPIO_OFFS_FUNC_SEL_P12 ((uint32_t)0x00000130UL)
Anna Bridge 186:707f6e361f3e 165 #define MXC_R_GPIO_OFFS_FUNC_SEL_P13 ((uint32_t)0x00000134UL)
Anna Bridge 186:707f6e361f3e 166 #define MXC_R_GPIO_OFFS_FUNC_SEL_P14 ((uint32_t)0x00000138UL)
Anna Bridge 186:707f6e361f3e 167 #define MXC_R_GPIO_OFFS_FUNC_SEL_P15 ((uint32_t)0x0000013CUL)
Anna Bridge 186:707f6e361f3e 168 #define MXC_R_GPIO_OFFS_IN_MODE_P0 ((uint32_t)0x00000140UL)
Anna Bridge 186:707f6e361f3e 169 #define MXC_R_GPIO_OFFS_IN_MODE_P1 ((uint32_t)0x00000144UL)
Anna Bridge 186:707f6e361f3e 170 #define MXC_R_GPIO_OFFS_IN_MODE_P2 ((uint32_t)0x00000148UL)
Anna Bridge 186:707f6e361f3e 171 #define MXC_R_GPIO_OFFS_IN_MODE_P3 ((uint32_t)0x0000014CUL)
Anna Bridge 186:707f6e361f3e 172 #define MXC_R_GPIO_OFFS_IN_MODE_P4 ((uint32_t)0x00000150UL)
Anna Bridge 186:707f6e361f3e 173 #define MXC_R_GPIO_OFFS_IN_MODE_P5 ((uint32_t)0x00000154UL)
Anna Bridge 186:707f6e361f3e 174 #define MXC_R_GPIO_OFFS_IN_MODE_P6 ((uint32_t)0x00000158UL)
Anna Bridge 186:707f6e361f3e 175 #define MXC_R_GPIO_OFFS_IN_MODE_P7 ((uint32_t)0x0000015CUL)
Anna Bridge 186:707f6e361f3e 176 #define MXC_R_GPIO_OFFS_IN_MODE_P8 ((uint32_t)0x00000160UL)
Anna Bridge 186:707f6e361f3e 177 #define MXC_R_GPIO_OFFS_IN_MODE_P9 ((uint32_t)0x00000164UL)
Anna Bridge 186:707f6e361f3e 178 #define MXC_R_GPIO_OFFS_IN_MODE_P10 ((uint32_t)0x00000168UL)
Anna Bridge 186:707f6e361f3e 179 #define MXC_R_GPIO_OFFS_IN_MODE_P11 ((uint32_t)0x0000016CUL)
Anna Bridge 186:707f6e361f3e 180 #define MXC_R_GPIO_OFFS_IN_MODE_P12 ((uint32_t)0x00000170UL)
Anna Bridge 186:707f6e361f3e 181 #define MXC_R_GPIO_OFFS_IN_MODE_P13 ((uint32_t)0x00000174UL)
Anna Bridge 186:707f6e361f3e 182 #define MXC_R_GPIO_OFFS_IN_MODE_P14 ((uint32_t)0x00000178UL)
Anna Bridge 186:707f6e361f3e 183 #define MXC_R_GPIO_OFFS_IN_MODE_P15 ((uint32_t)0x0000017CUL)
Anna Bridge 186:707f6e361f3e 184 #define MXC_R_GPIO_OFFS_IN_VAL_P0 ((uint32_t)0x00000180UL)
Anna Bridge 186:707f6e361f3e 185 #define MXC_R_GPIO_OFFS_IN_VAL_P1 ((uint32_t)0x00000184UL)
Anna Bridge 186:707f6e361f3e 186 #define MXC_R_GPIO_OFFS_IN_VAL_P2 ((uint32_t)0x00000188UL)
Anna Bridge 186:707f6e361f3e 187 #define MXC_R_GPIO_OFFS_IN_VAL_P3 ((uint32_t)0x0000018CUL)
Anna Bridge 186:707f6e361f3e 188 #define MXC_R_GPIO_OFFS_IN_VAL_P4 ((uint32_t)0x00000190UL)
Anna Bridge 186:707f6e361f3e 189 #define MXC_R_GPIO_OFFS_IN_VAL_P5 ((uint32_t)0x00000194UL)
Anna Bridge 186:707f6e361f3e 190 #define MXC_R_GPIO_OFFS_IN_VAL_P6 ((uint32_t)0x00000198UL)
Anna Bridge 186:707f6e361f3e 191 #define MXC_R_GPIO_OFFS_IN_VAL_P7 ((uint32_t)0x0000019CUL)
Anna Bridge 186:707f6e361f3e 192 #define MXC_R_GPIO_OFFS_IN_VAL_P8 ((uint32_t)0x000001A0UL)
Anna Bridge 186:707f6e361f3e 193 #define MXC_R_GPIO_OFFS_IN_VAL_P9 ((uint32_t)0x000001A4UL)
Anna Bridge 186:707f6e361f3e 194 #define MXC_R_GPIO_OFFS_IN_VAL_P10 ((uint32_t)0x000001A8UL)
Anna Bridge 186:707f6e361f3e 195 #define MXC_R_GPIO_OFFS_IN_VAL_P11 ((uint32_t)0x000001ACUL)
Anna Bridge 186:707f6e361f3e 196 #define MXC_R_GPIO_OFFS_IN_VAL_P12 ((uint32_t)0x000001B0UL)
Anna Bridge 186:707f6e361f3e 197 #define MXC_R_GPIO_OFFS_IN_VAL_P13 ((uint32_t)0x000001B4UL)
Anna Bridge 186:707f6e361f3e 198 #define MXC_R_GPIO_OFFS_IN_VAL_P14 ((uint32_t)0x000001B8UL)
Anna Bridge 186:707f6e361f3e 199 #define MXC_R_GPIO_OFFS_IN_VAL_P15 ((uint32_t)0x000001BCUL)
Anna Bridge 186:707f6e361f3e 200 #define MXC_R_GPIO_OFFS_INT_MODE_P0 ((uint32_t)0x000001C0UL)
Anna Bridge 186:707f6e361f3e 201 #define MXC_R_GPIO_OFFS_INT_MODE_P1 ((uint32_t)0x000001C4UL)
Anna Bridge 186:707f6e361f3e 202 #define MXC_R_GPIO_OFFS_INT_MODE_P2 ((uint32_t)0x000001C8UL)
Anna Bridge 186:707f6e361f3e 203 #define MXC_R_GPIO_OFFS_INT_MODE_P3 ((uint32_t)0x000001CCUL)
Anna Bridge 186:707f6e361f3e 204 #define MXC_R_GPIO_OFFS_INT_MODE_P4 ((uint32_t)0x000001D0UL)
Anna Bridge 186:707f6e361f3e 205 #define MXC_R_GPIO_OFFS_INT_MODE_P5 ((uint32_t)0x000001D4UL)
Anna Bridge 186:707f6e361f3e 206 #define MXC_R_GPIO_OFFS_INT_MODE_P6 ((uint32_t)0x000001D8UL)
Anna Bridge 186:707f6e361f3e 207 #define MXC_R_GPIO_OFFS_INT_MODE_P7 ((uint32_t)0x000001DCUL)
Anna Bridge 186:707f6e361f3e 208 #define MXC_R_GPIO_OFFS_INT_MODE_P8 ((uint32_t)0x000001E0UL)
Anna Bridge 186:707f6e361f3e 209 #define MXC_R_GPIO_OFFS_INT_MODE_P9 ((uint32_t)0x000001E4UL)
Anna Bridge 186:707f6e361f3e 210 #define MXC_R_GPIO_OFFS_INT_MODE_P10 ((uint32_t)0x000001E8UL)
Anna Bridge 186:707f6e361f3e 211 #define MXC_R_GPIO_OFFS_INT_MODE_P11 ((uint32_t)0x000001ECUL)
Anna Bridge 186:707f6e361f3e 212 #define MXC_R_GPIO_OFFS_INT_MODE_P12 ((uint32_t)0x000001F0UL)
Anna Bridge 186:707f6e361f3e 213 #define MXC_R_GPIO_OFFS_INT_MODE_P13 ((uint32_t)0x000001F4UL)
Anna Bridge 186:707f6e361f3e 214 #define MXC_R_GPIO_OFFS_INT_MODE_P14 ((uint32_t)0x000001F8UL)
Anna Bridge 186:707f6e361f3e 215 #define MXC_R_GPIO_OFFS_INT_MODE_P15 ((uint32_t)0x000001FCUL)
Anna Bridge 186:707f6e361f3e 216 #define MXC_R_GPIO_OFFS_INTFL_P0 ((uint32_t)0x00000200UL)
Anna Bridge 186:707f6e361f3e 217 #define MXC_R_GPIO_OFFS_INTFL_P1 ((uint32_t)0x00000204UL)
Anna Bridge 186:707f6e361f3e 218 #define MXC_R_GPIO_OFFS_INTFL_P2 ((uint32_t)0x00000208UL)
Anna Bridge 186:707f6e361f3e 219 #define MXC_R_GPIO_OFFS_INTFL_P3 ((uint32_t)0x0000020CUL)
Anna Bridge 186:707f6e361f3e 220 #define MXC_R_GPIO_OFFS_INTFL_P4 ((uint32_t)0x00000210UL)
Anna Bridge 186:707f6e361f3e 221 #define MXC_R_GPIO_OFFS_INTFL_P5 ((uint32_t)0x00000214UL)
Anna Bridge 186:707f6e361f3e 222 #define MXC_R_GPIO_OFFS_INTFL_P6 ((uint32_t)0x00000218UL)
Anna Bridge 186:707f6e361f3e 223 #define MXC_R_GPIO_OFFS_INTFL_P7 ((uint32_t)0x0000021CUL)
Anna Bridge 186:707f6e361f3e 224 #define MXC_R_GPIO_OFFS_INTFL_P8 ((uint32_t)0x00000220UL)
Anna Bridge 186:707f6e361f3e 225 #define MXC_R_GPIO_OFFS_INTFL_P9 ((uint32_t)0x00000224UL)
Anna Bridge 186:707f6e361f3e 226 #define MXC_R_GPIO_OFFS_INTFL_P10 ((uint32_t)0x00000228UL)
Anna Bridge 186:707f6e361f3e 227 #define MXC_R_GPIO_OFFS_INTFL_P11 ((uint32_t)0x0000022CUL)
Anna Bridge 186:707f6e361f3e 228 #define MXC_R_GPIO_OFFS_INTFL_P12 ((uint32_t)0x00000230UL)
Anna Bridge 186:707f6e361f3e 229 #define MXC_R_GPIO_OFFS_INTFL_P13 ((uint32_t)0x00000234UL)
Anna Bridge 186:707f6e361f3e 230 #define MXC_R_GPIO_OFFS_INTFL_P14 ((uint32_t)0x00000238UL)
Anna Bridge 186:707f6e361f3e 231 #define MXC_R_GPIO_OFFS_INTFL_P15 ((uint32_t)0x0000023CUL)
Anna Bridge 186:707f6e361f3e 232 #define MXC_R_GPIO_OFFS_INTEN_P0 ((uint32_t)0x00000240UL)
Anna Bridge 186:707f6e361f3e 233 #define MXC_R_GPIO_OFFS_INTEN_P1 ((uint32_t)0x00000244UL)
Anna Bridge 186:707f6e361f3e 234 #define MXC_R_GPIO_OFFS_INTEN_P2 ((uint32_t)0x00000248UL)
Anna Bridge 186:707f6e361f3e 235 #define MXC_R_GPIO_OFFS_INTEN_P3 ((uint32_t)0x0000024CUL)
Anna Bridge 186:707f6e361f3e 236 #define MXC_R_GPIO_OFFS_INTEN_P4 ((uint32_t)0x00000250UL)
Anna Bridge 186:707f6e361f3e 237 #define MXC_R_GPIO_OFFS_INTEN_P5 ((uint32_t)0x00000254UL)
Anna Bridge 186:707f6e361f3e 238 #define MXC_R_GPIO_OFFS_INTEN_P6 ((uint32_t)0x00000258UL)
Anna Bridge 186:707f6e361f3e 239 #define MXC_R_GPIO_OFFS_INTEN_P7 ((uint32_t)0x0000025CUL)
Anna Bridge 186:707f6e361f3e 240 #define MXC_R_GPIO_OFFS_INTEN_P8 ((uint32_t)0x00000260UL)
Anna Bridge 186:707f6e361f3e 241 #define MXC_R_GPIO_OFFS_INTEN_P9 ((uint32_t)0x00000264UL)
Anna Bridge 186:707f6e361f3e 242 #define MXC_R_GPIO_OFFS_INTEN_P10 ((uint32_t)0x00000268UL)
Anna Bridge 186:707f6e361f3e 243 #define MXC_R_GPIO_OFFS_INTEN_P11 ((uint32_t)0x0000026CUL)
Anna Bridge 186:707f6e361f3e 244 #define MXC_R_GPIO_OFFS_INTEN_P12 ((uint32_t)0x00000270UL)
Anna Bridge 186:707f6e361f3e 245 #define MXC_R_GPIO_OFFS_INTEN_P13 ((uint32_t)0x00000274UL)
Anna Bridge 186:707f6e361f3e 246 #define MXC_R_GPIO_OFFS_INTEN_P14 ((uint32_t)0x00000278UL)
Anna Bridge 186:707f6e361f3e 247 #define MXC_R_GPIO_OFFS_INTEN_P15 ((uint32_t)0x0000027CUL)
Anna Bridge 186:707f6e361f3e 248
Anna Bridge 186:707f6e361f3e 249
Anna Bridge 186:707f6e361f3e 250 /*
Anna Bridge 186:707f6e361f3e 251 Field positions and masks for module GPIO.
Anna Bridge 186:707f6e361f3e 252 */
Anna Bridge 186:707f6e361f3e 253
Anna Bridge 186:707f6e361f3e 254 #define MXC_F_GPIO_RST_MODE_PIN0_POS 0
Anna Bridge 186:707f6e361f3e 255 #define MXC_F_GPIO_RST_MODE_PIN0 ((uint32_t)(0x00000007UL << MXC_F_GPIO_RST_MODE_PIN0_POS))
Anna Bridge 186:707f6e361f3e 256 #define MXC_F_GPIO_RST_MODE_PIN1_POS 4
Anna Bridge 186:707f6e361f3e 257 #define MXC_F_GPIO_RST_MODE_PIN1 ((uint32_t)(0x00000007UL << MXC_F_GPIO_RST_MODE_PIN1_POS))
Anna Bridge 186:707f6e361f3e 258 #define MXC_F_GPIO_RST_MODE_PIN2_POS 8
Anna Bridge 186:707f6e361f3e 259 #define MXC_F_GPIO_RST_MODE_PIN2 ((uint32_t)(0x00000007UL << MXC_F_GPIO_RST_MODE_PIN2_POS))
Anna Bridge 186:707f6e361f3e 260 #define MXC_F_GPIO_RST_MODE_PIN3_POS 12
Anna Bridge 186:707f6e361f3e 261 #define MXC_F_GPIO_RST_MODE_PIN3 ((uint32_t)(0x00000007UL << MXC_F_GPIO_RST_MODE_PIN3_POS))
Anna Bridge 186:707f6e361f3e 262 #define MXC_F_GPIO_RST_MODE_PIN4_POS 16
Anna Bridge 186:707f6e361f3e 263 #define MXC_F_GPIO_RST_MODE_PIN4 ((uint32_t)(0x00000007UL << MXC_F_GPIO_RST_MODE_PIN4_POS))
Anna Bridge 186:707f6e361f3e 264 #define MXC_F_GPIO_RST_MODE_PIN5_POS 20
Anna Bridge 186:707f6e361f3e 265 #define MXC_F_GPIO_RST_MODE_PIN5 ((uint32_t)(0x00000007UL << MXC_F_GPIO_RST_MODE_PIN5_POS))
Anna Bridge 186:707f6e361f3e 266 #define MXC_F_GPIO_RST_MODE_PIN6_POS 24
Anna Bridge 186:707f6e361f3e 267 #define MXC_F_GPIO_RST_MODE_PIN6 ((uint32_t)(0x00000007UL << MXC_F_GPIO_RST_MODE_PIN6_POS))
Anna Bridge 186:707f6e361f3e 268 #define MXC_F_GPIO_RST_MODE_PIN7_POS 28
Anna Bridge 186:707f6e361f3e 269 #define MXC_F_GPIO_RST_MODE_PIN7 ((uint32_t)(0x00000007UL << MXC_F_GPIO_RST_MODE_PIN7_POS))
Anna Bridge 186:707f6e361f3e 270
Anna Bridge 186:707f6e361f3e 271 #define MXC_F_GPIO_FREE_PIN0_POS 0
Anna Bridge 186:707f6e361f3e 272 #define MXC_F_GPIO_FREE_PIN0 ((uint32_t)(0x00000001UL << MXC_F_GPIO_FREE_PIN0_POS))
Anna Bridge 186:707f6e361f3e 273 #define MXC_F_GPIO_FREE_PIN1_POS 1
Anna Bridge 186:707f6e361f3e 274 #define MXC_F_GPIO_FREE_PIN1 ((uint32_t)(0x00000001UL << MXC_F_GPIO_FREE_PIN1_POS))
Anna Bridge 186:707f6e361f3e 275 #define MXC_F_GPIO_FREE_PIN2_POS 2
Anna Bridge 186:707f6e361f3e 276 #define MXC_F_GPIO_FREE_PIN2 ((uint32_t)(0x00000001UL << MXC_F_GPIO_FREE_PIN2_POS))
Anna Bridge 186:707f6e361f3e 277 #define MXC_F_GPIO_FREE_PIN3_POS 3
Anna Bridge 186:707f6e361f3e 278 #define MXC_F_GPIO_FREE_PIN3 ((uint32_t)(0x00000001UL << MXC_F_GPIO_FREE_PIN3_POS))
Anna Bridge 186:707f6e361f3e 279 #define MXC_F_GPIO_FREE_PIN4_POS 4
Anna Bridge 186:707f6e361f3e 280 #define MXC_F_GPIO_FREE_PIN4 ((uint32_t)(0x00000001UL << MXC_F_GPIO_FREE_PIN4_POS))
Anna Bridge 186:707f6e361f3e 281 #define MXC_F_GPIO_FREE_PIN5_POS 5
Anna Bridge 186:707f6e361f3e 282 #define MXC_F_GPIO_FREE_PIN5 ((uint32_t)(0x00000001UL << MXC_F_GPIO_FREE_PIN5_POS))
Anna Bridge 186:707f6e361f3e 283 #define MXC_F_GPIO_FREE_PIN6_POS 6
Anna Bridge 186:707f6e361f3e 284 #define MXC_F_GPIO_FREE_PIN6 ((uint32_t)(0x00000001UL << MXC_F_GPIO_FREE_PIN6_POS))
Anna Bridge 186:707f6e361f3e 285 #define MXC_F_GPIO_FREE_PIN7_POS 7
Anna Bridge 186:707f6e361f3e 286 #define MXC_F_GPIO_FREE_PIN7 ((uint32_t)(0x00000001UL << MXC_F_GPIO_FREE_PIN7_POS))
Anna Bridge 186:707f6e361f3e 287
Anna Bridge 186:707f6e361f3e 288 #define MXC_F_GPIO_OUT_MODE_PIN0_POS 0
Anna Bridge 186:707f6e361f3e 289 #define MXC_F_GPIO_OUT_MODE_PIN0 ((uint32_t)(0x0000000FUL << MXC_F_GPIO_OUT_MODE_PIN0_POS))
Anna Bridge 186:707f6e361f3e 290 #define MXC_F_GPIO_OUT_MODE_PIN1_POS 4
Anna Bridge 186:707f6e361f3e 291 #define MXC_F_GPIO_OUT_MODE_PIN1 ((uint32_t)(0x0000000FUL << MXC_F_GPIO_OUT_MODE_PIN1_POS))
Anna Bridge 186:707f6e361f3e 292 #define MXC_F_GPIO_OUT_MODE_PIN2_POS 8
Anna Bridge 186:707f6e361f3e 293 #define MXC_F_GPIO_OUT_MODE_PIN2 ((uint32_t)(0x0000000FUL << MXC_F_GPIO_OUT_MODE_PIN2_POS))
Anna Bridge 186:707f6e361f3e 294 #define MXC_F_GPIO_OUT_MODE_PIN3_POS 12
Anna Bridge 186:707f6e361f3e 295 #define MXC_F_GPIO_OUT_MODE_PIN3 ((uint32_t)(0x0000000FUL << MXC_F_GPIO_OUT_MODE_PIN3_POS))
Anna Bridge 186:707f6e361f3e 296 #define MXC_F_GPIO_OUT_MODE_PIN4_POS 16
Anna Bridge 186:707f6e361f3e 297 #define MXC_F_GPIO_OUT_MODE_PIN4 ((uint32_t)(0x0000000FUL << MXC_F_GPIO_OUT_MODE_PIN4_POS))
Anna Bridge 186:707f6e361f3e 298 #define MXC_F_GPIO_OUT_MODE_PIN5_POS 20
Anna Bridge 186:707f6e361f3e 299 #define MXC_F_GPIO_OUT_MODE_PIN5 ((uint32_t)(0x0000000FUL << MXC_F_GPIO_OUT_MODE_PIN5_POS))
Anna Bridge 186:707f6e361f3e 300 #define MXC_F_GPIO_OUT_MODE_PIN6_POS 24
Anna Bridge 186:707f6e361f3e 301 #define MXC_F_GPIO_OUT_MODE_PIN6 ((uint32_t)(0x0000000FUL << MXC_F_GPIO_OUT_MODE_PIN6_POS))
Anna Bridge 186:707f6e361f3e 302 #define MXC_F_GPIO_OUT_MODE_PIN7_POS 28
Anna Bridge 186:707f6e361f3e 303 #define MXC_F_GPIO_OUT_MODE_PIN7 ((uint32_t)(0x0000000FUL << MXC_F_GPIO_OUT_MODE_PIN7_POS))
Anna Bridge 186:707f6e361f3e 304
Anna Bridge 186:707f6e361f3e 305 #define MXC_F_GPIO_OUT_VAL_PIN0_POS 0
Anna Bridge 186:707f6e361f3e 306 #define MXC_F_GPIO_OUT_VAL_PIN0 ((uint32_t)(0x00000001UL << MXC_F_GPIO_OUT_VAL_PIN0_POS))
Anna Bridge 186:707f6e361f3e 307 #define MXC_F_GPIO_OUT_VAL_PIN1_POS 1
Anna Bridge 186:707f6e361f3e 308 #define MXC_F_GPIO_OUT_VAL_PIN1 ((uint32_t)(0x00000001UL << MXC_F_GPIO_OUT_VAL_PIN1_POS))
Anna Bridge 186:707f6e361f3e 309 #define MXC_F_GPIO_OUT_VAL_PIN2_POS 2
Anna Bridge 186:707f6e361f3e 310 #define MXC_F_GPIO_OUT_VAL_PIN2 ((uint32_t)(0x00000001UL << MXC_F_GPIO_OUT_VAL_PIN2_POS))
Anna Bridge 186:707f6e361f3e 311 #define MXC_F_GPIO_OUT_VAL_PIN3_POS 3
Anna Bridge 186:707f6e361f3e 312 #define MXC_F_GPIO_OUT_VAL_PIN3 ((uint32_t)(0x00000001UL << MXC_F_GPIO_OUT_VAL_PIN3_POS))
Anna Bridge 186:707f6e361f3e 313 #define MXC_F_GPIO_OUT_VAL_PIN4_POS 4
Anna Bridge 186:707f6e361f3e 314 #define MXC_F_GPIO_OUT_VAL_PIN4 ((uint32_t)(0x00000001UL << MXC_F_GPIO_OUT_VAL_PIN4_POS))
Anna Bridge 186:707f6e361f3e 315 #define MXC_F_GPIO_OUT_VAL_PIN5_POS 5
Anna Bridge 186:707f6e361f3e 316 #define MXC_F_GPIO_OUT_VAL_PIN5 ((uint32_t)(0x00000001UL << MXC_F_GPIO_OUT_VAL_PIN5_POS))
Anna Bridge 186:707f6e361f3e 317 #define MXC_F_GPIO_OUT_VAL_PIN6_POS 6
Anna Bridge 186:707f6e361f3e 318 #define MXC_F_GPIO_OUT_VAL_PIN6 ((uint32_t)(0x00000001UL << MXC_F_GPIO_OUT_VAL_PIN6_POS))
Anna Bridge 186:707f6e361f3e 319 #define MXC_F_GPIO_OUT_VAL_PIN7_POS 7
Anna Bridge 186:707f6e361f3e 320 #define MXC_F_GPIO_OUT_VAL_PIN7 ((uint32_t)(0x00000001UL << MXC_F_GPIO_OUT_VAL_PIN7_POS))
Anna Bridge 186:707f6e361f3e 321
Anna Bridge 186:707f6e361f3e 322 #define MXC_F_GPIO_FUNC_SEL_PIN0_POS 0
Anna Bridge 186:707f6e361f3e 323 #define MXC_F_GPIO_FUNC_SEL_PIN0 ((uint32_t)(0x0000000FUL << MXC_F_GPIO_FUNC_SEL_PIN0_POS))
Anna Bridge 186:707f6e361f3e 324 #define MXC_F_GPIO_FUNC_SEL_PIN1_POS 4
Anna Bridge 186:707f6e361f3e 325 #define MXC_F_GPIO_FUNC_SEL_PIN1 ((uint32_t)(0x0000000FUL << MXC_F_GPIO_FUNC_SEL_PIN1_POS))
Anna Bridge 186:707f6e361f3e 326 #define MXC_F_GPIO_FUNC_SEL_PIN2_POS 8
Anna Bridge 186:707f6e361f3e 327 #define MXC_F_GPIO_FUNC_SEL_PIN2 ((uint32_t)(0x0000000FUL << MXC_F_GPIO_FUNC_SEL_PIN2_POS))
Anna Bridge 186:707f6e361f3e 328 #define MXC_F_GPIO_FUNC_SEL_PIN3_POS 12
Anna Bridge 186:707f6e361f3e 329 #define MXC_F_GPIO_FUNC_SEL_PIN3 ((uint32_t)(0x0000000FUL << MXC_F_GPIO_FUNC_SEL_PIN3_POS))
Anna Bridge 186:707f6e361f3e 330 #define MXC_F_GPIO_FUNC_SEL_PIN4_POS 16
Anna Bridge 186:707f6e361f3e 331 #define MXC_F_GPIO_FUNC_SEL_PIN4 ((uint32_t)(0x0000000FUL << MXC_F_GPIO_FUNC_SEL_PIN4_POS))
Anna Bridge 186:707f6e361f3e 332 #define MXC_F_GPIO_FUNC_SEL_PIN5_POS 20
Anna Bridge 186:707f6e361f3e 333 #define MXC_F_GPIO_FUNC_SEL_PIN5 ((uint32_t)(0x0000000FUL << MXC_F_GPIO_FUNC_SEL_PIN5_POS))
Anna Bridge 186:707f6e361f3e 334 #define MXC_F_GPIO_FUNC_SEL_PIN6_POS 24
Anna Bridge 186:707f6e361f3e 335 #define MXC_F_GPIO_FUNC_SEL_PIN6 ((uint32_t)(0x0000000FUL << MXC_F_GPIO_FUNC_SEL_PIN6_POS))
Anna Bridge 186:707f6e361f3e 336 #define MXC_F_GPIO_FUNC_SEL_PIN7_POS 28
Anna Bridge 186:707f6e361f3e 337 #define MXC_F_GPIO_FUNC_SEL_PIN7 ((uint32_t)(0x0000000FUL << MXC_F_GPIO_FUNC_SEL_PIN7_POS))
Anna Bridge 186:707f6e361f3e 338
Anna Bridge 186:707f6e361f3e 339 #define MXC_F_GPIO_IN_MODE_PIN0_POS 0
Anna Bridge 186:707f6e361f3e 340 #define MXC_F_GPIO_IN_MODE_PIN0 ((uint32_t)(0x00000003UL << MXC_F_GPIO_IN_MODE_PIN0_POS))
Anna Bridge 186:707f6e361f3e 341 #define MXC_F_GPIO_IN_MODE_PIN1_POS 4
Anna Bridge 186:707f6e361f3e 342 #define MXC_F_GPIO_IN_MODE_PIN1 ((uint32_t)(0x00000003UL << MXC_F_GPIO_IN_MODE_PIN1_POS))
Anna Bridge 186:707f6e361f3e 343 #define MXC_F_GPIO_IN_MODE_PIN2_POS 8
Anna Bridge 186:707f6e361f3e 344 #define MXC_F_GPIO_IN_MODE_PIN2 ((uint32_t)(0x00000003UL << MXC_F_GPIO_IN_MODE_PIN2_POS))
Anna Bridge 186:707f6e361f3e 345 #define MXC_F_GPIO_IN_MODE_PIN3_POS 12
Anna Bridge 186:707f6e361f3e 346 #define MXC_F_GPIO_IN_MODE_PIN3 ((uint32_t)(0x00000003UL << MXC_F_GPIO_IN_MODE_PIN3_POS))
Anna Bridge 186:707f6e361f3e 347 #define MXC_F_GPIO_IN_MODE_PIN4_POS 16
Anna Bridge 186:707f6e361f3e 348 #define MXC_F_GPIO_IN_MODE_PIN4 ((uint32_t)(0x00000003UL << MXC_F_GPIO_IN_MODE_PIN4_POS))
Anna Bridge 186:707f6e361f3e 349 #define MXC_F_GPIO_IN_MODE_PIN5_POS 20
Anna Bridge 186:707f6e361f3e 350 #define MXC_F_GPIO_IN_MODE_PIN5 ((uint32_t)(0x00000003UL << MXC_F_GPIO_IN_MODE_PIN5_POS))
Anna Bridge 186:707f6e361f3e 351 #define MXC_F_GPIO_IN_MODE_PIN6_POS 24
Anna Bridge 186:707f6e361f3e 352 #define MXC_F_GPIO_IN_MODE_PIN6 ((uint32_t)(0x00000003UL << MXC_F_GPIO_IN_MODE_PIN6_POS))
Anna Bridge 186:707f6e361f3e 353 #define MXC_F_GPIO_IN_MODE_PIN7_POS 28
Anna Bridge 186:707f6e361f3e 354 #define MXC_F_GPIO_IN_MODE_PIN7 ((uint32_t)(0x00000003UL << MXC_F_GPIO_IN_MODE_PIN7_POS))
Anna Bridge 186:707f6e361f3e 355
Anna Bridge 186:707f6e361f3e 356 #define MXC_F_GPIO_IN_VAL_PIN0_POS 0
Anna Bridge 186:707f6e361f3e 357 #define MXC_F_GPIO_IN_VAL_PIN0 ((uint32_t)(0x00000001UL << MXC_F_GPIO_IN_VAL_PIN0_POS))
Anna Bridge 186:707f6e361f3e 358 #define MXC_F_GPIO_IN_VAL_PIN1_POS 1
Anna Bridge 186:707f6e361f3e 359 #define MXC_F_GPIO_IN_VAL_PIN1 ((uint32_t)(0x00000001UL << MXC_F_GPIO_IN_VAL_PIN1_POS))
Anna Bridge 186:707f6e361f3e 360 #define MXC_F_GPIO_IN_VAL_PIN2_POS 2
Anna Bridge 186:707f6e361f3e 361 #define MXC_F_GPIO_IN_VAL_PIN2 ((uint32_t)(0x00000001UL << MXC_F_GPIO_IN_VAL_PIN2_POS))
Anna Bridge 186:707f6e361f3e 362 #define MXC_F_GPIO_IN_VAL_PIN3_POS 3
Anna Bridge 186:707f6e361f3e 363 #define MXC_F_GPIO_IN_VAL_PIN3 ((uint32_t)(0x00000001UL << MXC_F_GPIO_IN_VAL_PIN3_POS))
Anna Bridge 186:707f6e361f3e 364 #define MXC_F_GPIO_IN_VAL_PIN4_POS 4
Anna Bridge 186:707f6e361f3e 365 #define MXC_F_GPIO_IN_VAL_PIN4 ((uint32_t)(0x00000001UL << MXC_F_GPIO_IN_VAL_PIN4_POS))
Anna Bridge 186:707f6e361f3e 366 #define MXC_F_GPIO_IN_VAL_PIN5_POS 5
Anna Bridge 186:707f6e361f3e 367 #define MXC_F_GPIO_IN_VAL_PIN5 ((uint32_t)(0x00000001UL << MXC_F_GPIO_IN_VAL_PIN5_POS))
Anna Bridge 186:707f6e361f3e 368 #define MXC_F_GPIO_IN_VAL_PIN6_POS 6
Anna Bridge 186:707f6e361f3e 369 #define MXC_F_GPIO_IN_VAL_PIN6 ((uint32_t)(0x00000001UL << MXC_F_GPIO_IN_VAL_PIN6_POS))
Anna Bridge 186:707f6e361f3e 370 #define MXC_F_GPIO_IN_VAL_PIN7_POS 7
Anna Bridge 186:707f6e361f3e 371 #define MXC_F_GPIO_IN_VAL_PIN7 ((uint32_t)(0x00000001UL << MXC_F_GPIO_IN_VAL_PIN7_POS))
Anna Bridge 186:707f6e361f3e 372
Anna Bridge 186:707f6e361f3e 373 #define MXC_F_GPIO_INT_MODE_PIN0_POS 0
Anna Bridge 186:707f6e361f3e 374 #define MXC_F_GPIO_INT_MODE_PIN0 ((uint32_t)(0x00000007UL << MXC_F_GPIO_INT_MODE_PIN0_POS))
Anna Bridge 186:707f6e361f3e 375 #define MXC_F_GPIO_INT_MODE_PIN1_POS 4
Anna Bridge 186:707f6e361f3e 376 #define MXC_F_GPIO_INT_MODE_PIN1 ((uint32_t)(0x00000007UL << MXC_F_GPIO_INT_MODE_PIN1_POS))
Anna Bridge 186:707f6e361f3e 377 #define MXC_F_GPIO_INT_MODE_PIN2_POS 8
Anna Bridge 186:707f6e361f3e 378 #define MXC_F_GPIO_INT_MODE_PIN2 ((uint32_t)(0x00000007UL << MXC_F_GPIO_INT_MODE_PIN2_POS))
Anna Bridge 186:707f6e361f3e 379 #define MXC_F_GPIO_INT_MODE_PIN3_POS 12
Anna Bridge 186:707f6e361f3e 380 #define MXC_F_GPIO_INT_MODE_PIN3 ((uint32_t)(0x00000007UL << MXC_F_GPIO_INT_MODE_PIN3_POS))
Anna Bridge 186:707f6e361f3e 381 #define MXC_F_GPIO_INT_MODE_PIN4_POS 16
Anna Bridge 186:707f6e361f3e 382 #define MXC_F_GPIO_INT_MODE_PIN4 ((uint32_t)(0x00000007UL << MXC_F_GPIO_INT_MODE_PIN4_POS))
Anna Bridge 186:707f6e361f3e 383 #define MXC_F_GPIO_INT_MODE_PIN5_POS 20
Anna Bridge 186:707f6e361f3e 384 #define MXC_F_GPIO_INT_MODE_PIN5 ((uint32_t)(0x00000007UL << MXC_F_GPIO_INT_MODE_PIN5_POS))
Anna Bridge 186:707f6e361f3e 385 #define MXC_F_GPIO_INT_MODE_PIN6_POS 24
Anna Bridge 186:707f6e361f3e 386 #define MXC_F_GPIO_INT_MODE_PIN6 ((uint32_t)(0x00000007UL << MXC_F_GPIO_INT_MODE_PIN6_POS))
Anna Bridge 186:707f6e361f3e 387 #define MXC_F_GPIO_INT_MODE_PIN7_POS 28
Anna Bridge 186:707f6e361f3e 388 #define MXC_F_GPIO_INT_MODE_PIN7 ((uint32_t)(0x00000007UL << MXC_F_GPIO_INT_MODE_PIN7_POS))
Anna Bridge 186:707f6e361f3e 389
Anna Bridge 186:707f6e361f3e 390 #define MXC_F_GPIO_INTFL_PIN0_POS 0
Anna Bridge 186:707f6e361f3e 391 #define MXC_F_GPIO_INTFL_PIN0 ((uint32_t)(0x00000001UL << MXC_F_GPIO_INTFL_PIN0_POS))
Anna Bridge 186:707f6e361f3e 392 #define MXC_F_GPIO_INTFL_PIN1_POS 1
Anna Bridge 186:707f6e361f3e 393 #define MXC_F_GPIO_INTFL_PIN1 ((uint32_t)(0x00000001UL << MXC_F_GPIO_INTFL_PIN1_POS))
Anna Bridge 186:707f6e361f3e 394 #define MXC_F_GPIO_INTFL_PIN2_POS 2
Anna Bridge 186:707f6e361f3e 395 #define MXC_F_GPIO_INTFL_PIN2 ((uint32_t)(0x00000001UL << MXC_F_GPIO_INTFL_PIN2_POS))
Anna Bridge 186:707f6e361f3e 396 #define MXC_F_GPIO_INTFL_PIN3_POS 3
Anna Bridge 186:707f6e361f3e 397 #define MXC_F_GPIO_INTFL_PIN3 ((uint32_t)(0x00000001UL << MXC_F_GPIO_INTFL_PIN3_POS))
Anna Bridge 186:707f6e361f3e 398 #define MXC_F_GPIO_INTFL_PIN4_POS 4
Anna Bridge 186:707f6e361f3e 399 #define MXC_F_GPIO_INTFL_PIN4 ((uint32_t)(0x00000001UL << MXC_F_GPIO_INTFL_PIN4_POS))
Anna Bridge 186:707f6e361f3e 400 #define MXC_F_GPIO_INTFL_PIN5_POS 5
Anna Bridge 186:707f6e361f3e 401 #define MXC_F_GPIO_INTFL_PIN5 ((uint32_t)(0x00000001UL << MXC_F_GPIO_INTFL_PIN5_POS))
Anna Bridge 186:707f6e361f3e 402 #define MXC_F_GPIO_INTFL_PIN6_POS 6
Anna Bridge 186:707f6e361f3e 403 #define MXC_F_GPIO_INTFL_PIN6 ((uint32_t)(0x00000001UL << MXC_F_GPIO_INTFL_PIN6_POS))
Anna Bridge 186:707f6e361f3e 404 #define MXC_F_GPIO_INTFL_PIN7_POS 7
Anna Bridge 186:707f6e361f3e 405 #define MXC_F_GPIO_INTFL_PIN7 ((uint32_t)(0x00000001UL << MXC_F_GPIO_INTFL_PIN7_POS))
Anna Bridge 186:707f6e361f3e 406
Anna Bridge 186:707f6e361f3e 407 #define MXC_F_GPIO_INTEN_PIN0_POS 0
Anna Bridge 186:707f6e361f3e 408 #define MXC_F_GPIO_INTEN_PIN0 ((uint32_t)(0x00000001UL << MXC_F_GPIO_INTEN_PIN0_POS))
Anna Bridge 186:707f6e361f3e 409 #define MXC_F_GPIO_INTEN_PIN1_POS 1
Anna Bridge 186:707f6e361f3e 410 #define MXC_F_GPIO_INTEN_PIN1 ((uint32_t)(0x00000001UL << MXC_F_GPIO_INTEN_PIN1_POS))
Anna Bridge 186:707f6e361f3e 411 #define MXC_F_GPIO_INTEN_PIN2_POS 2
Anna Bridge 186:707f6e361f3e 412 #define MXC_F_GPIO_INTEN_PIN2 ((uint32_t)(0x00000001UL << MXC_F_GPIO_INTEN_PIN2_POS))
Anna Bridge 186:707f6e361f3e 413 #define MXC_F_GPIO_INTEN_PIN3_POS 3
Anna Bridge 186:707f6e361f3e 414 #define MXC_F_GPIO_INTEN_PIN3 ((uint32_t)(0x00000001UL << MXC_F_GPIO_INTEN_PIN3_POS))
Anna Bridge 186:707f6e361f3e 415 #define MXC_F_GPIO_INTEN_PIN4_POS 4
Anna Bridge 186:707f6e361f3e 416 #define MXC_F_GPIO_INTEN_PIN4 ((uint32_t)(0x00000001UL << MXC_F_GPIO_INTEN_PIN4_POS))
Anna Bridge 186:707f6e361f3e 417 #define MXC_F_GPIO_INTEN_PIN5_POS 5
Anna Bridge 186:707f6e361f3e 418 #define MXC_F_GPIO_INTEN_PIN5 ((uint32_t)(0x00000001UL << MXC_F_GPIO_INTEN_PIN5_POS))
Anna Bridge 186:707f6e361f3e 419 #define MXC_F_GPIO_INTEN_PIN6_POS 6
Anna Bridge 186:707f6e361f3e 420 #define MXC_F_GPIO_INTEN_PIN6 ((uint32_t)(0x00000001UL << MXC_F_GPIO_INTEN_PIN6_POS))
Anna Bridge 186:707f6e361f3e 421 #define MXC_F_GPIO_INTEN_PIN7_POS 7
Anna Bridge 186:707f6e361f3e 422 #define MXC_F_GPIO_INTEN_PIN7 ((uint32_t)(0x00000001UL << MXC_F_GPIO_INTEN_PIN7_POS))
Anna Bridge 186:707f6e361f3e 423
Anna Bridge 186:707f6e361f3e 424
Anna Bridge 186:707f6e361f3e 425
Anna Bridge 186:707f6e361f3e 426 /*
Anna Bridge 186:707f6e361f3e 427 Field values and shifted values for module GPIO.
Anna Bridge 186:707f6e361f3e 428 */
Anna Bridge 186:707f6e361f3e 429
Anna Bridge 186:707f6e361f3e 430 #define MXC_V_GPIO_RST_MODE_DRIVE_0 ((uint32_t)(0x00000000UL))
Anna Bridge 186:707f6e361f3e 431 #define MXC_V_GPIO_RST_MODE_WEAK_PULLDOWN ((uint32_t)(0x00000001UL))
Anna Bridge 186:707f6e361f3e 432 #define MXC_V_GPIO_RST_MODE_WEAK_PULLUP ((uint32_t)(0x00000002UL))
Anna Bridge 186:707f6e361f3e 433 #define MXC_V_GPIO_RST_MODE_DRIVE_1 ((uint32_t)(0x00000003UL))
Anna Bridge 186:707f6e361f3e 434 #define MXC_V_GPIO_RST_MODE_HIGH_Z ((uint32_t)(0x00000004UL))
Anna Bridge 186:707f6e361f3e 435
Anna Bridge 186:707f6e361f3e 436 #define MXC_V_GPIO_FREE_NOT_AVAILABLE ((uint32_t)(0x00000000UL))
Anna Bridge 186:707f6e361f3e 437 #define MXC_V_GPIO_FREE_AVAILABLE ((uint32_t)(0x00000001UL))
Anna Bridge 186:707f6e361f3e 438
Anna Bridge 186:707f6e361f3e 439 #define MXC_V_GPIO_OUT_MODE_HIGH_Z_WEAK_PULLUP ((uint32_t)(0x00000000UL))
Anna Bridge 186:707f6e361f3e 440 #define MXC_V_GPIO_OUT_MODE_OPEN_DRAIN ((uint32_t)(0x00000001UL))
Anna Bridge 186:707f6e361f3e 441 #define MXC_V_GPIO_OUT_MODE_OPEN_DRAIN_WEAK_PULLUP ((uint32_t)(0x00000002UL))
Anna Bridge 186:707f6e361f3e 442 #define MXC_V_GPIO_OUT_MODE_NORMAL_HIGH_Z ((uint32_t)(0x00000004UL))
Anna Bridge 186:707f6e361f3e 443 #define MXC_V_GPIO_OUT_MODE_NORMAL ((uint32_t)(0x00000005UL))
Anna Bridge 186:707f6e361f3e 444 #define MXC_V_GPIO_OUT_MODE_SLOW_HIGH_Z ((uint32_t)(0x00000006UL))
Anna Bridge 186:707f6e361f3e 445 #define MXC_V_GPIO_OUT_MODE_SLOW_DRIVE ((uint32_t)(0x00000007UL))
Anna Bridge 186:707f6e361f3e 446 #define MXC_V_GPIO_OUT_MODE_FAST_HIGH_Z ((uint32_t)(0x00000008UL))
Anna Bridge 186:707f6e361f3e 447 #define MXC_V_GPIO_OUT_MODE_FAST_DRIVE ((uint32_t)(0x00000009UL))
Anna Bridge 186:707f6e361f3e 448 #define MXC_V_GPIO_OUT_MODE_HIGH_Z_WEAK_PULLDOWN ((uint32_t)(0x0000000AUL))
Anna Bridge 186:707f6e361f3e 449 #define MXC_V_GPIO_OUT_MODE_OPEN_SOURCE ((uint32_t)(0x0000000BUL))
Anna Bridge 186:707f6e361f3e 450 #define MXC_V_GPIO_OUT_MODE_OPEN_SOURCE_WEAK_PULLDOWN ((uint32_t)(0x0000000CUL))
Anna Bridge 186:707f6e361f3e 451 #define MXC_V_GPIO_OUT_MODE_HIGH_Z_INPUT_DISABLED ((uint32_t)(0x0000000FUL))
Anna Bridge 186:707f6e361f3e 452
Anna Bridge 186:707f6e361f3e 453 #define MXC_V_GPIO_FUNC_SEL_MODE_GPIO ((uint32_t)(0x00000000UL))
Anna Bridge 186:707f6e361f3e 454 #define MXC_V_GPIO_FUNC_SEL_MODE_PT ((uint32_t)(0x00000001UL))
Anna Bridge 186:707f6e361f3e 455 #define MXC_V_GPIO_FUNC_SEL_MODE_TMR ((uint32_t)(0x00000002UL))
Anna Bridge 186:707f6e361f3e 456
Anna Bridge 186:707f6e361f3e 457 #define MXC_V_GPIO_IN_MODE_NORMAL ((uint32_t)(0x00000000UL))
Anna Bridge 186:707f6e361f3e 458 #define MXC_V_GPIO_IN_MODE_INVERTED ((uint32_t)(0x00000001UL))
Anna Bridge 186:707f6e361f3e 459 #define MXC_V_GPIO_IN_MODE_ALWAYS_ZERO ((uint32_t)(0x00000002UL))
Anna Bridge 186:707f6e361f3e 460 #define MXC_V_GPIO_IN_MODE_ALWAYS_ONE ((uint32_t)(0x00000003UL))
Anna Bridge 186:707f6e361f3e 461
Anna Bridge 186:707f6e361f3e 462 #define MXC_V_GPIO_INT_MODE_DISABLE ((uint32_t)(0x00000000UL))
Anna Bridge 186:707f6e361f3e 463 #define MXC_V_GPIO_INT_MODE_FALLING_EDGE ((uint32_t)(0x00000001UL))
Anna Bridge 186:707f6e361f3e 464 #define MXC_V_GPIO_INT_MODE_RISING_EDGE ((uint32_t)(0x00000002UL))
Anna Bridge 186:707f6e361f3e 465 #define MXC_V_GPIO_INT_MODE_ANY_EDGE ((uint32_t)(0x00000003UL))
Anna Bridge 186:707f6e361f3e 466 #define MXC_V_GPIO_INT_MODE_LOW_LVL ((uint32_t)(0x00000004UL))
Anna Bridge 186:707f6e361f3e 467 #define MXC_V_GPIO_INT_MODE_HIGH_LVL ((uint32_t)(0x00000005UL))
Anna Bridge 186:707f6e361f3e 468
Anna Bridge 186:707f6e361f3e 469
Anna Bridge 186:707f6e361f3e 470
Anna Bridge 186:707f6e361f3e 471 #ifdef __cplusplus
Anna Bridge 186:707f6e361f3e 472 }
Anna Bridge 186:707f6e361f3e 473 #endif
Anna Bridge 186:707f6e361f3e 474
Anna Bridge 186:707f6e361f3e 475 #endif /* _MXC_GPIO_REGS_H_ */