mbed library sources. Supersedes mbed-src.

Dependents:   Nucleo_Hello_Encoder BLE_iBeaconScan AM1805_DEMO DISCO-F429ZI_ExportTemplate1 ... more

Committer:
AnnaBridge
Date:
Wed Feb 20 22:31:08 2019 +0000
Revision:
189:f392fc9709a3
Parent:
186:707f6e361f3e
mbed library release version 165

Who changed what in which revision?

UserRevisionLine numberNew contents of line
Anna Bridge 186:707f6e361f3e 1 /*******************************************************************************
Anna Bridge 186:707f6e361f3e 2 * Copyright (C) 2016 Maxim Integrated Products, Inc., All Rights Reserved.
Anna Bridge 186:707f6e361f3e 3 *
Anna Bridge 186:707f6e361f3e 4 * Permission is hereby granted, free of charge, to any person obtaining a
Anna Bridge 186:707f6e361f3e 5 * copy of this software and associated documentation files (the "Software"),
Anna Bridge 186:707f6e361f3e 6 * to deal in the Software without restriction, including without limitation
Anna Bridge 186:707f6e361f3e 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
Anna Bridge 186:707f6e361f3e 8 * and/or sell copies of the Software, and to permit persons to whom the
Anna Bridge 186:707f6e361f3e 9 * Software is furnished to do so, subject to the following conditions:
Anna Bridge 186:707f6e361f3e 10 *
Anna Bridge 186:707f6e361f3e 11 * The above copyright notice and this permission notice shall be included
Anna Bridge 186:707f6e361f3e 12 * in all copies or substantial portions of the Software.
Anna Bridge 186:707f6e361f3e 13 *
Anna Bridge 186:707f6e361f3e 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
Anna Bridge 186:707f6e361f3e 15 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
Anna Bridge 186:707f6e361f3e 16 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
Anna Bridge 186:707f6e361f3e 17 * IN NO EVENT SHALL MAXIM INTEGRATED BE LIABLE FOR ANY CLAIM, DAMAGES
Anna Bridge 186:707f6e361f3e 18 * OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
Anna Bridge 186:707f6e361f3e 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
Anna Bridge 186:707f6e361f3e 20 * OTHER DEALINGS IN THE SOFTWARE.
Anna Bridge 186:707f6e361f3e 21 *
Anna Bridge 186:707f6e361f3e 22 * Except as contained in this notice, the name of Maxim Integrated
Anna Bridge 186:707f6e361f3e 23 * Products, Inc. shall not be used except as stated in the Maxim Integrated
Anna Bridge 186:707f6e361f3e 24 * Products, Inc. Branding Policy.
Anna Bridge 186:707f6e361f3e 25 *
Anna Bridge 186:707f6e361f3e 26 * The mere transfer of this software does not imply any licenses
Anna Bridge 186:707f6e361f3e 27 * of trade secrets, proprietary technology, copyrights, patents,
Anna Bridge 186:707f6e361f3e 28 * trademarks, maskwork rights, or any other form of intellectual
Anna Bridge 186:707f6e361f3e 29 * property whatsoever. Maxim Integrated Products, Inc. retains all
Anna Bridge 186:707f6e361f3e 30 * ownership rights.
Anna Bridge 186:707f6e361f3e 31 *
Anna Bridge 186:707f6e361f3e 32 * $Date: 2016-03-11 11:46:37 -0600 (Fri, 11 Mar 2016) $
Anna Bridge 186:707f6e361f3e 33 * $Revision: 21839 $
Anna Bridge 186:707f6e361f3e 34 *
Anna Bridge 186:707f6e361f3e 35 ******************************************************************************/
Anna Bridge 186:707f6e361f3e 36
Anna Bridge 186:707f6e361f3e 37 #ifndef _MXC_FLC_REGS_H_
Anna Bridge 186:707f6e361f3e 38 #define _MXC_FLC_REGS_H_
Anna Bridge 186:707f6e361f3e 39
Anna Bridge 186:707f6e361f3e 40 #ifdef __cplusplus
Anna Bridge 186:707f6e361f3e 41 extern "C" {
Anna Bridge 186:707f6e361f3e 42 #endif
Anna Bridge 186:707f6e361f3e 43
Anna Bridge 186:707f6e361f3e 44 #include <stdint.h>
Anna Bridge 186:707f6e361f3e 45
Anna Bridge 186:707f6e361f3e 46 /*
Anna Bridge 186:707f6e361f3e 47 If types are not defined elsewhere (CMSIS) define them here
Anna Bridge 186:707f6e361f3e 48 */
Anna Bridge 186:707f6e361f3e 49 #ifndef __IO
Anna Bridge 186:707f6e361f3e 50 #define __IO volatile
Anna Bridge 186:707f6e361f3e 51 #endif
Anna Bridge 186:707f6e361f3e 52 #ifndef __I
Anna Bridge 186:707f6e361f3e 53 #define __I volatile const
Anna Bridge 186:707f6e361f3e 54 #endif
Anna Bridge 186:707f6e361f3e 55 #ifndef __O
Anna Bridge 186:707f6e361f3e 56 #define __O volatile
Anna Bridge 186:707f6e361f3e 57 #endif
Anna Bridge 186:707f6e361f3e 58 #ifndef __RO
Anna Bridge 186:707f6e361f3e 59 #define __RO volatile const
Anna Bridge 186:707f6e361f3e 60 #endif
Anna Bridge 186:707f6e361f3e 61
Anna Bridge 186:707f6e361f3e 62
Anna Bridge 186:707f6e361f3e 63 #define MXC_V_FLC_ERASE_CODE_PAGE_ERASE ((uint8_t)0x55)
Anna Bridge 186:707f6e361f3e 64 #define MXC_V_FLC_ERASE_CODE_MASS_ERASE ((uint8_t)0xAA)
Anna Bridge 186:707f6e361f3e 65 #define MXC_V_FLC_FLSH_UNLOCK_KEY ((uint8_t)0x2)
Anna Bridge 186:707f6e361f3e 66
Anna Bridge 186:707f6e361f3e 67 /*
Anna Bridge 186:707f6e361f3e 68 Typedefed structure(s) for module registers (per instance or section) with direct 32-bit
Anna Bridge 186:707f6e361f3e 69 access to each register in module.
Anna Bridge 186:707f6e361f3e 70 */
Anna Bridge 186:707f6e361f3e 71
Anna Bridge 186:707f6e361f3e 72 /* Offset Register Description
Anna Bridge 186:707f6e361f3e 73 ============= ============================================================================ */
Anna Bridge 186:707f6e361f3e 74 typedef struct {
Anna Bridge 186:707f6e361f3e 75 __IO uint32_t faddr; /* 0x0000 Flash Operation Address */
Anna Bridge 186:707f6e361f3e 76 __IO uint32_t fckdiv; /* 0x0004 Flash Clock Pulse Divisor */
Anna Bridge 186:707f6e361f3e 77 __IO uint32_t ctrl; /* 0x0008 Flash Control Register */
Anna Bridge 186:707f6e361f3e 78 __RO uint32_t rsv00C[6]; /* 0x000C-0x0020 */
Anna Bridge 186:707f6e361f3e 79 __IO uint32_t intr; /* 0x0024 Flash Controller Interrupt Flags and Enable/Disable 0 */
Anna Bridge 186:707f6e361f3e 80 __RO uint32_t rsv028[2]; /* 0x0028-0x002C */
Anna Bridge 186:707f6e361f3e 81 __IO uint32_t fdata; /* 0x0030 Flash Operation Data Register */
Anna Bridge 186:707f6e361f3e 82 __RO uint32_t rsv034[7]; /* 0x0034-0x004C */
Anna Bridge 186:707f6e361f3e 83 __IO uint32_t perform; /* 0x0050 Flash Performance Settings */
Anna Bridge 186:707f6e361f3e 84 __IO uint32_t tacc; /* 0x0054 Flash Read Cycle Config */
Anna Bridge 186:707f6e361f3e 85 __IO uint32_t tprog; /* 0x0058 Flash Write Cycle Config */
Anna Bridge 186:707f6e361f3e 86 __RO uint32_t rsv05C[9]; /* 0x005C-0x007C */
Anna Bridge 186:707f6e361f3e 87 __IO uint32_t status; /* 0x0080 Security Status Flags */
Anna Bridge 186:707f6e361f3e 88 __RO uint32_t rsv084; /* 0x0084 */
Anna Bridge 186:707f6e361f3e 89 __IO uint32_t security; /* 0x0088 Flash Controller Security Settings */
Anna Bridge 186:707f6e361f3e 90 __RO uint32_t rsv08C[4]; /* 0x008C-0x0098 */
Anna Bridge 186:707f6e361f3e 91 __IO uint32_t bypass; /* 0x009C Status Flags for DSB Operations */
Anna Bridge 186:707f6e361f3e 92 __RO uint32_t rsv0A0[24]; /* 0x00A0-0x00FC */
Anna Bridge 186:707f6e361f3e 93 __IO uint32_t user_option; /* 0x0100 Used to set DSB Access code and Auto-Lock in info block */
Anna Bridge 186:707f6e361f3e 94 __RO uint32_t rsv104[15]; /* 0x0104-0x013C */
Anna Bridge 186:707f6e361f3e 95 __IO uint32_t ctrl2; /* 0x0140 Flash Control Register 2 */
Anna Bridge 186:707f6e361f3e 96 __IO uint32_t intfl1; /* 0x0144 Interrupt Flags Register 1 */
Anna Bridge 186:707f6e361f3e 97 __IO uint32_t inten1; /* 0x0148 Interrupt Enable/Disable Register 1 */
Anna Bridge 186:707f6e361f3e 98 __RO uint32_t rsv14C[9]; /* 0x014C-0x016C */
Anna Bridge 186:707f6e361f3e 99 __IO uint32_t bl_ctrl; /* 0x0170 Bootloader Control Register */
Anna Bridge 186:707f6e361f3e 100 __IO uint32_t twk; /* 0x0174 PDM33 Register */
Anna Bridge 186:707f6e361f3e 101 __RO uint32_t rsv178; /* 0x0178 */
Anna Bridge 186:707f6e361f3e 102 __IO uint32_t slm; /* 0x017C Sleep Mode Register */
Anna Bridge 186:707f6e361f3e 103 __RO uint32_t rsv180[32]; /* 0x0180-0x01FC */
Anna Bridge 186:707f6e361f3e 104 __IO uint32_t disable_xr0; /* 0x0200 Disable Flash Page Exec/Read Register 0 */
Anna Bridge 186:707f6e361f3e 105 __IO uint32_t disable_xr1; /* 0x0204 Disable Flash Page Exec/Read Register 1 */
Anna Bridge 186:707f6e361f3e 106 __IO uint32_t disable_xr2; /* 0x0208 Disable Flash Page Exec/Read Register 2 */
Anna Bridge 186:707f6e361f3e 107 __IO uint32_t disable_xr3; /* 0x020C Disable Flash Page Exec/Read Register 3 */
Anna Bridge 186:707f6e361f3e 108 __IO uint32_t disable_xr4; /* 0x0210 Disable Flash Page Exec/Read Register 4 */
Anna Bridge 186:707f6e361f3e 109 __IO uint32_t disable_xr5; /* 0x0214 Disable Flash Page Exec/Read Register 5 */
Anna Bridge 186:707f6e361f3e 110 __IO uint32_t disable_xr6; /* 0x0218 Disable Flash Page Exec/Read Register 6 */
Anna Bridge 186:707f6e361f3e 111 __IO uint32_t disable_xr7; /* 0x021C Disable Flash Page Exec/Read Register 7 */
Anna Bridge 186:707f6e361f3e 112 __RO uint32_t rsv220[56]; /* 0x0220-0x02FC */
Anna Bridge 186:707f6e361f3e 113 __IO uint32_t disable_we0; /* 0x0300 Disable Flash Page Write/Erase Register 0 */
Anna Bridge 186:707f6e361f3e 114 __IO uint32_t disable_we1; /* 0x0304 Disable Flash Page Write/Erase Register 1 */
Anna Bridge 186:707f6e361f3e 115 __IO uint32_t disable_we2; /* 0x0308 Disable Flash Page Write/Erase Register 2 */
Anna Bridge 186:707f6e361f3e 116 __IO uint32_t disable_we3; /* 0x030C Disable Flash Page Write/Erase Register 3 */
Anna Bridge 186:707f6e361f3e 117 __IO uint32_t disable_we4; /* 0x0310 Disable Flash Page Write/Erase Register 4 */
Anna Bridge 186:707f6e361f3e 118 __IO uint32_t disable_we5; /* 0x0314 Disable Flash Page Write/Erase Register 5 */
Anna Bridge 186:707f6e361f3e 119 __IO uint32_t disable_we6; /* 0x0318 Disable Flash Page Write/Erase Register 6 */
Anna Bridge 186:707f6e361f3e 120 __IO uint32_t disable_we7; /* 0x031C Disable Flash Page Write/Erase Register 7 */
Anna Bridge 186:707f6e361f3e 121 } mxc_flc_regs_t;
Anna Bridge 186:707f6e361f3e 122
Anna Bridge 186:707f6e361f3e 123
Anna Bridge 186:707f6e361f3e 124 /*
Anna Bridge 186:707f6e361f3e 125 Register offsets for module FLC.
Anna Bridge 186:707f6e361f3e 126 */
Anna Bridge 186:707f6e361f3e 127
Anna Bridge 186:707f6e361f3e 128 #define MXC_R_FLC_OFFS_FADDR ((uint32_t)0x00000000UL)
Anna Bridge 186:707f6e361f3e 129 #define MXC_R_FLC_OFFS_FCKDIV ((uint32_t)0x00000004UL)
Anna Bridge 186:707f6e361f3e 130 #define MXC_R_FLC_OFFS_CTRL ((uint32_t)0x00000008UL)
Anna Bridge 186:707f6e361f3e 131 #define MXC_R_FLC_OFFS_INTR ((uint32_t)0x00000024UL)
Anna Bridge 186:707f6e361f3e 132 #define MXC_R_FLC_OFFS_FDATA ((uint32_t)0x00000030UL)
Anna Bridge 186:707f6e361f3e 133 #define MXC_R_FLC_OFFS_PERFORM ((uint32_t)0x00000050UL)
Anna Bridge 186:707f6e361f3e 134 #define MXC_R_FLC_OFFS_TACC ((uint32_t)0x00000054UL)
Anna Bridge 186:707f6e361f3e 135 #define MXC_R_FLC_OFFS_TPROG ((uint32_t)0x00000058UL)
Anna Bridge 186:707f6e361f3e 136 #define MXC_R_FLC_OFFS_STATUS ((uint32_t)0x00000080UL)
Anna Bridge 186:707f6e361f3e 137 #define MXC_R_FLC_OFFS_SECURITY ((uint32_t)0x00000088UL)
Anna Bridge 186:707f6e361f3e 138 #define MXC_R_FLC_OFFS_BYPASS ((uint32_t)0x0000009CUL)
Anna Bridge 186:707f6e361f3e 139 #define MXC_R_FLC_OFFS_USER_OPTION ((uint32_t)0x00000100UL)
Anna Bridge 186:707f6e361f3e 140 #define MXC_R_FLC_OFFS_CTRL2 ((uint32_t)0x00000140UL)
Anna Bridge 186:707f6e361f3e 141 #define MXC_R_FLC_OFFS_INTFL1 ((uint32_t)0x00000144UL)
Anna Bridge 186:707f6e361f3e 142 #define MXC_R_FLC_OFFS_INTEN1 ((uint32_t)0x00000148UL)
Anna Bridge 186:707f6e361f3e 143 #define MXC_R_FLC_OFFS_BL_CTRL ((uint32_t)0x00000170UL)
Anna Bridge 186:707f6e361f3e 144 #define MXC_R_FLC_OFFS_TWK ((uint32_t)0x00000174UL)
Anna Bridge 186:707f6e361f3e 145 #define MXC_R_FLC_OFFS_SLM ((uint32_t)0x0000017CUL)
Anna Bridge 186:707f6e361f3e 146 #define MXC_R_FLC_OFFS_DISABLE_XR0 ((uint32_t)0x00000200UL)
Anna Bridge 186:707f6e361f3e 147 #define MXC_R_FLC_OFFS_DISABLE_XR1 ((uint32_t)0x00000204UL)
Anna Bridge 186:707f6e361f3e 148 #define MXC_R_FLC_OFFS_DISABLE_XR2 ((uint32_t)0x00000208UL)
Anna Bridge 186:707f6e361f3e 149 #define MXC_R_FLC_OFFS_DISABLE_XR3 ((uint32_t)0x0000020CUL)
Anna Bridge 186:707f6e361f3e 150 #define MXC_R_FLC_OFFS_DISABLE_XR4 ((uint32_t)0x00000210UL)
Anna Bridge 186:707f6e361f3e 151 #define MXC_R_FLC_OFFS_DISABLE_XR5 ((uint32_t)0x00000214UL)
Anna Bridge 186:707f6e361f3e 152 #define MXC_R_FLC_OFFS_DISABLE_XR6 ((uint32_t)0x00000218UL)
Anna Bridge 186:707f6e361f3e 153 #define MXC_R_FLC_OFFS_DISABLE_XR7 ((uint32_t)0x0000021CUL)
Anna Bridge 186:707f6e361f3e 154 #define MXC_R_FLC_OFFS_DISABLE_WE0 ((uint32_t)0x00000300UL)
Anna Bridge 186:707f6e361f3e 155 #define MXC_R_FLC_OFFS_DISABLE_WE1 ((uint32_t)0x00000304UL)
Anna Bridge 186:707f6e361f3e 156 #define MXC_R_FLC_OFFS_DISABLE_WE2 ((uint32_t)0x00000308UL)
Anna Bridge 186:707f6e361f3e 157 #define MXC_R_FLC_OFFS_DISABLE_WE3 ((uint32_t)0x0000030CUL)
Anna Bridge 186:707f6e361f3e 158 #define MXC_R_FLC_OFFS_DISABLE_WE4 ((uint32_t)0x00000310UL)
Anna Bridge 186:707f6e361f3e 159 #define MXC_R_FLC_OFFS_DISABLE_WE5 ((uint32_t)0x00000314UL)
Anna Bridge 186:707f6e361f3e 160 #define MXC_R_FLC_OFFS_DISABLE_WE6 ((uint32_t)0x00000318UL)
Anna Bridge 186:707f6e361f3e 161 #define MXC_R_FLC_OFFS_DISABLE_WE7 ((uint32_t)0x0000031CUL)
Anna Bridge 186:707f6e361f3e 162
Anna Bridge 186:707f6e361f3e 163
Anna Bridge 186:707f6e361f3e 164 /*
Anna Bridge 186:707f6e361f3e 165 Field positions and masks for module FLC.
Anna Bridge 186:707f6e361f3e 166 */
Anna Bridge 186:707f6e361f3e 167
Anna Bridge 186:707f6e361f3e 168 #define MXC_F_FLC_FADDR_FADDR_POS 0
Anna Bridge 186:707f6e361f3e 169 #define MXC_F_FLC_FADDR_FADDR ((uint32_t)(0x003FFFFFUL << MXC_F_FLC_FADDR_FADDR_POS))
Anna Bridge 186:707f6e361f3e 170
Anna Bridge 186:707f6e361f3e 171 #define MXC_F_FLC_FCKDIV_FCKDIV_POS 0
Anna Bridge 186:707f6e361f3e 172 #define MXC_F_FLC_FCKDIV_FCKDIV ((uint32_t)(0x0000007FUL << MXC_F_FLC_FCKDIV_FCKDIV_POS))
Anna Bridge 186:707f6e361f3e 173 #define MXC_F_FLC_FCKDIV_AUTO_FCKDIV_RESULT_POS 16
Anna Bridge 186:707f6e361f3e 174 #define MXC_F_FLC_FCKDIV_AUTO_FCKDIV_RESULT ((uint32_t)(0x0000FFFFUL << MXC_F_FLC_FCKDIV_AUTO_FCKDIV_RESULT_POS))
Anna Bridge 186:707f6e361f3e 175
Anna Bridge 186:707f6e361f3e 176 #define MXC_F_FLC_CTRL_WRITE_POS 0
Anna Bridge 186:707f6e361f3e 177 #define MXC_F_FLC_CTRL_WRITE ((uint32_t)(0x00000001UL << MXC_F_FLC_CTRL_WRITE_POS))
Anna Bridge 186:707f6e361f3e 178 #define MXC_F_FLC_CTRL_MASS_ERASE_POS 1
Anna Bridge 186:707f6e361f3e 179 #define MXC_F_FLC_CTRL_MASS_ERASE ((uint32_t)(0x00000001UL << MXC_F_FLC_CTRL_MASS_ERASE_POS))
Anna Bridge 186:707f6e361f3e 180 #define MXC_F_FLC_CTRL_PAGE_ERASE_POS 2
Anna Bridge 186:707f6e361f3e 181 #define MXC_F_FLC_CTRL_PAGE_ERASE ((uint32_t)(0x00000001UL << MXC_F_FLC_CTRL_PAGE_ERASE_POS))
Anna Bridge 186:707f6e361f3e 182 #define MXC_F_FLC_CTRL_ERASE_CODE_POS 8
Anna Bridge 186:707f6e361f3e 183 #define MXC_F_FLC_CTRL_ERASE_CODE ((uint32_t)(0x000000FFUL << MXC_F_FLC_CTRL_ERASE_CODE_POS))
Anna Bridge 186:707f6e361f3e 184 #define MXC_F_FLC_CTRL_INFO_BLOCK_UNLOCK_POS 16
Anna Bridge 186:707f6e361f3e 185 #define MXC_F_FLC_CTRL_INFO_BLOCK_UNLOCK ((uint32_t)(0x00000001UL << MXC_F_FLC_CTRL_INFO_BLOCK_UNLOCK_POS))
Anna Bridge 186:707f6e361f3e 186 #define MXC_F_FLC_CTRL_WRITE_ENABLE_POS 17
Anna Bridge 186:707f6e361f3e 187 #define MXC_F_FLC_CTRL_WRITE_ENABLE ((uint32_t)(0x00000001UL << MXC_F_FLC_CTRL_WRITE_ENABLE_POS))
Anna Bridge 186:707f6e361f3e 188 #define MXC_F_FLC_CTRL_PENDING_POS 24
Anna Bridge 186:707f6e361f3e 189 #define MXC_F_FLC_CTRL_PENDING ((uint32_t)(0x00000001UL << MXC_F_FLC_CTRL_PENDING_POS))
Anna Bridge 186:707f6e361f3e 190 #define MXC_F_FLC_CTRL_INFO_BLOCK_VALID_POS 25
Anna Bridge 186:707f6e361f3e 191 #define MXC_F_FLC_CTRL_INFO_BLOCK_VALID ((uint32_t)(0x00000001UL << MXC_F_FLC_CTRL_INFO_BLOCK_VALID_POS))
Anna Bridge 186:707f6e361f3e 192 #define MXC_F_FLC_CTRL_AUTO_INCRE_MODE_POS 27
Anna Bridge 186:707f6e361f3e 193 #define MXC_F_FLC_CTRL_AUTO_INCRE_MODE ((uint32_t)(0x00000001UL << MXC_F_FLC_CTRL_AUTO_INCRE_MODE_POS))
Anna Bridge 186:707f6e361f3e 194 #define MXC_F_FLC_CTRL_FLSH_UNLOCK_POS 28
Anna Bridge 186:707f6e361f3e 195 #define MXC_F_FLC_CTRL_FLSH_UNLOCK ((uint32_t)(0x0000000FUL << MXC_F_FLC_CTRL_FLSH_UNLOCK_POS))
Anna Bridge 186:707f6e361f3e 196
Anna Bridge 186:707f6e361f3e 197 #define MXC_F_FLC_INTR_FINISHED_IF_POS 0
Anna Bridge 186:707f6e361f3e 198 #define MXC_F_FLC_INTR_FINISHED_IF ((uint32_t)(0x00000001UL << MXC_F_FLC_INTR_FINISHED_IF_POS))
Anna Bridge 186:707f6e361f3e 199 #define MXC_F_FLC_INTR_FAILED_IF_POS 1
Anna Bridge 186:707f6e361f3e 200 #define MXC_F_FLC_INTR_FAILED_IF ((uint32_t)(0x00000001UL << MXC_F_FLC_INTR_FAILED_IF_POS))
Anna Bridge 186:707f6e361f3e 201 #define MXC_F_FLC_INTR_FINISHED_IE_POS 8
Anna Bridge 186:707f6e361f3e 202 #define MXC_F_FLC_INTR_FINISHED_IE ((uint32_t)(0x00000001UL << MXC_F_FLC_INTR_FINISHED_IE_POS))
Anna Bridge 186:707f6e361f3e 203 #define MXC_F_FLC_INTR_FAILED_IE_POS 9
Anna Bridge 186:707f6e361f3e 204 #define MXC_F_FLC_INTR_FAILED_IE ((uint32_t)(0x00000001UL << MXC_F_FLC_INTR_FAILED_IE_POS))
Anna Bridge 186:707f6e361f3e 205 #define MXC_F_FLC_INTR_FAIL_FLAGS_POS 16
Anna Bridge 186:707f6e361f3e 206 #define MXC_F_FLC_INTR_FAIL_FLAGS ((uint32_t)(0x0000FFFFUL << MXC_F_FLC_INTR_FAIL_FLAGS_POS))
Anna Bridge 186:707f6e361f3e 207
Anna Bridge 186:707f6e361f3e 208 #define MXC_F_FLC_PERFORM_DELAY_SE_EN_POS 0
Anna Bridge 186:707f6e361f3e 209 #define MXC_F_FLC_PERFORM_DELAY_SE_EN ((uint32_t)(0x00000001UL << MXC_F_FLC_PERFORM_DELAY_SE_EN_POS))
Anna Bridge 186:707f6e361f3e 210 #define MXC_F_FLC_PERFORM_FAST_READ_MODE_EN_POS 8
Anna Bridge 186:707f6e361f3e 211 #define MXC_F_FLC_PERFORM_FAST_READ_MODE_EN ((uint32_t)(0x00000001UL << MXC_F_FLC_PERFORM_FAST_READ_MODE_EN_POS))
Anna Bridge 186:707f6e361f3e 212 #define MXC_F_FLC_PERFORM_EN_PREVENT_FAIL_POS 12
Anna Bridge 186:707f6e361f3e 213 #define MXC_F_FLC_PERFORM_EN_PREVENT_FAIL ((uint32_t)(0x00000001UL << MXC_F_FLC_PERFORM_EN_PREVENT_FAIL_POS))
Anna Bridge 186:707f6e361f3e 214 #define MXC_F_FLC_PERFORM_EN_BACK2BACK_RDS_POS 16
Anna Bridge 186:707f6e361f3e 215 #define MXC_F_FLC_PERFORM_EN_BACK2BACK_RDS ((uint32_t)(0x00000001UL << MXC_F_FLC_PERFORM_EN_BACK2BACK_RDS_POS))
Anna Bridge 186:707f6e361f3e 216 #define MXC_F_FLC_PERFORM_EN_BACK2BACK_WRS_POS 20
Anna Bridge 186:707f6e361f3e 217 #define MXC_F_FLC_PERFORM_EN_BACK2BACK_WRS ((uint32_t)(0x00000001UL << MXC_F_FLC_PERFORM_EN_BACK2BACK_WRS_POS))
Anna Bridge 186:707f6e361f3e 218 #define MXC_F_FLC_PERFORM_EN_MERGE_GRAB_GNT_POS 24
Anna Bridge 186:707f6e361f3e 219 #define MXC_F_FLC_PERFORM_EN_MERGE_GRAB_GNT ((uint32_t)(0x00000001UL << MXC_F_FLC_PERFORM_EN_MERGE_GRAB_GNT_POS))
Anna Bridge 186:707f6e361f3e 220 #define MXC_F_FLC_PERFORM_AUTO_TACC_POS 28
Anna Bridge 186:707f6e361f3e 221 #define MXC_F_FLC_PERFORM_AUTO_TACC ((uint32_t)(0x00000001UL << MXC_F_FLC_PERFORM_AUTO_TACC_POS))
Anna Bridge 186:707f6e361f3e 222 #define MXC_F_FLC_PERFORM_AUTO_CLKDIV_POS 29
Anna Bridge 186:707f6e361f3e 223 #define MXC_F_FLC_PERFORM_AUTO_CLKDIV ((uint32_t)(0x00000001UL << MXC_F_FLC_PERFORM_AUTO_CLKDIV_POS))
Anna Bridge 186:707f6e361f3e 224
Anna Bridge 186:707f6e361f3e 225 #define MXC_F_FLC_STATUS_JTAG_LOCK_WINDOW_POS 0
Anna Bridge 186:707f6e361f3e 226 #define MXC_F_FLC_STATUS_JTAG_LOCK_WINDOW ((uint32_t)(0x00000001UL << MXC_F_FLC_STATUS_JTAG_LOCK_WINDOW_POS))
Anna Bridge 186:707f6e361f3e 227 #define MXC_F_FLC_STATUS_JTAG_LOCK_STATIC_POS 1
Anna Bridge 186:707f6e361f3e 228 #define MXC_F_FLC_STATUS_JTAG_LOCK_STATIC ((uint32_t)(0x00000001UL << MXC_F_FLC_STATUS_JTAG_LOCK_STATIC_POS))
Anna Bridge 186:707f6e361f3e 229 #define MXC_F_FLC_STATUS_AUTO_LOCK_POS 3
Anna Bridge 186:707f6e361f3e 230 #define MXC_F_FLC_STATUS_AUTO_LOCK ((uint32_t)(0x00000001UL << MXC_F_FLC_STATUS_AUTO_LOCK_POS))
Anna Bridge 186:707f6e361f3e 231 #define MXC_F_FLC_STATUS_TRIM_UPDATE_DONE_POS 29
Anna Bridge 186:707f6e361f3e 232 #define MXC_F_FLC_STATUS_TRIM_UPDATE_DONE ((uint32_t)(0x00000001UL << MXC_F_FLC_STATUS_TRIM_UPDATE_DONE_POS))
Anna Bridge 186:707f6e361f3e 233 #define MXC_F_FLC_STATUS_INFO_BLOCK_VALID_POS 30
Anna Bridge 186:707f6e361f3e 234 #define MXC_F_FLC_STATUS_INFO_BLOCK_VALID ((uint32_t)(0x00000001UL << MXC_F_FLC_STATUS_INFO_BLOCK_VALID_POS))
Anna Bridge 186:707f6e361f3e 235
Anna Bridge 186:707f6e361f3e 236 #define MXC_F_FLC_SECURITY_DEBUG_DISABLE_POS 0
Anna Bridge 186:707f6e361f3e 237 #define MXC_F_FLC_SECURITY_DEBUG_DISABLE ((uint32_t)(0x000000FFUL << MXC_F_FLC_SECURITY_DEBUG_DISABLE_POS))
Anna Bridge 186:707f6e361f3e 238 #define MXC_F_FLC_SECURITY_MASS_ERASE_LOCK_POS 8
Anna Bridge 186:707f6e361f3e 239 #define MXC_F_FLC_SECURITY_MASS_ERASE_LOCK ((uint32_t)(0x0000000FUL << MXC_F_FLC_SECURITY_MASS_ERASE_LOCK_POS))
Anna Bridge 186:707f6e361f3e 240 #define MXC_F_FLC_SECURITY_DISABLE_AHB_WR_POS 16
Anna Bridge 186:707f6e361f3e 241 #define MXC_F_FLC_SECURITY_DISABLE_AHB_WR ((uint32_t)(0x0000000FUL << MXC_F_FLC_SECURITY_DISABLE_AHB_WR_POS))
Anna Bridge 186:707f6e361f3e 242 #define MXC_F_FLC_SECURITY_FLC_SETTINGS_LOCK_POS 24
Anna Bridge 186:707f6e361f3e 243 #define MXC_F_FLC_SECURITY_FLC_SETTINGS_LOCK ((uint32_t)(0x0000000FUL << MXC_F_FLC_SECURITY_FLC_SETTINGS_LOCK_POS))
Anna Bridge 186:707f6e361f3e 244 #define MXC_F_FLC_SECURITY_SECURITY_LOCK_POS 28
Anna Bridge 186:707f6e361f3e 245 #define MXC_F_FLC_SECURITY_SECURITY_LOCK ((uint32_t)(0x0000000FUL << MXC_F_FLC_SECURITY_SECURITY_LOCK_POS))
Anna Bridge 186:707f6e361f3e 246
Anna Bridge 186:707f6e361f3e 247 #define MXC_F_FLC_BYPASS_DESTRUCT_BYPASS_ERASE_POS 0
Anna Bridge 186:707f6e361f3e 248 #define MXC_F_FLC_BYPASS_DESTRUCT_BYPASS_ERASE ((uint32_t)(0x00000001UL << MXC_F_FLC_BYPASS_DESTRUCT_BYPASS_ERASE_POS))
Anna Bridge 186:707f6e361f3e 249 #define MXC_F_FLC_BYPASS_SUPERWIPE_ERASE_POS 1
Anna Bridge 186:707f6e361f3e 250 #define MXC_F_FLC_BYPASS_SUPERWIPE_ERASE ((uint32_t)(0x00000001UL << MXC_F_FLC_BYPASS_SUPERWIPE_ERASE_POS))
Anna Bridge 186:707f6e361f3e 251 #define MXC_F_FLC_BYPASS_DESTRUCT_BYPASS_COMPLETE_POS 2
Anna Bridge 186:707f6e361f3e 252 #define MXC_F_FLC_BYPASS_DESTRUCT_BYPASS_COMPLETE ((uint32_t)(0x00000001UL << MXC_F_FLC_BYPASS_DESTRUCT_BYPASS_COMPLETE_POS))
Anna Bridge 186:707f6e361f3e 253 #define MXC_F_FLC_BYPASS_SUPERWIPE_COMPLETE_POS 3
Anna Bridge 186:707f6e361f3e 254 #define MXC_F_FLC_BYPASS_SUPERWIPE_COMPLETE ((uint32_t)(0x00000001UL << MXC_F_FLC_BYPASS_SUPERWIPE_COMPLETE_POS))
Anna Bridge 186:707f6e361f3e 255
Anna Bridge 186:707f6e361f3e 256 #define MXC_F_FLC_CTRL2_FLASH_LVE_POS 0
Anna Bridge 186:707f6e361f3e 257 #define MXC_F_FLC_CTRL2_FLASH_LVE ((uint32_t)(0x00000001UL << MXC_F_FLC_CTRL2_FLASH_LVE_POS))
Anna Bridge 186:707f6e361f3e 258 #define MXC_F_FLC_CTRL2_FRC_FCLK1_ON_POS 1
Anna Bridge 186:707f6e361f3e 259 #define MXC_F_FLC_CTRL2_FRC_FCLK1_ON ((uint32_t)(0x00000001UL << MXC_F_FLC_CTRL2_FRC_FCLK1_ON_POS))
Anna Bridge 186:707f6e361f3e 260 #define MXC_F_FLC_CTRL2_EN_WRITE_ALL_ZEROES_POS 3
Anna Bridge 186:707f6e361f3e 261 #define MXC_F_FLC_CTRL2_EN_WRITE_ALL_ZEROES ((uint32_t)(0x00000001UL << MXC_F_FLC_CTRL2_EN_WRITE_ALL_ZEROES_POS))
Anna Bridge 186:707f6e361f3e 262 #define MXC_F_FLC_CTRL2_EN_CHANGE_POS 4
Anna Bridge 186:707f6e361f3e 263 #define MXC_F_FLC_CTRL2_EN_CHANGE ((uint32_t)(0x00000001UL << MXC_F_FLC_CTRL2_EN_CHANGE_POS))
Anna Bridge 186:707f6e361f3e 264 #define MXC_F_FLC_CTRL2_SLOW_CLK_POS 5
Anna Bridge 186:707f6e361f3e 265 #define MXC_F_FLC_CTRL2_SLOW_CLK ((uint32_t)(0x00000001UL << MXC_F_FLC_CTRL2_SLOW_CLK_POS))
Anna Bridge 186:707f6e361f3e 266 #define MXC_F_FLC_CTRL2_ENABLE_RAM_HRESP_POS 6
Anna Bridge 186:707f6e361f3e 267 #define MXC_F_FLC_CTRL2_ENABLE_RAM_HRESP ((uint32_t)(0x00000001UL << MXC_F_FLC_CTRL2_ENABLE_RAM_HRESP_POS))
Anna Bridge 186:707f6e361f3e 268 #define MXC_F_FLC_CTRL2_BYPASS_AHB_FAIL_POS 8
Anna Bridge 186:707f6e361f3e 269 #define MXC_F_FLC_CTRL2_BYPASS_AHB_FAIL ((uint32_t)(0x000000FFUL << MXC_F_FLC_CTRL2_BYPASS_AHB_FAIL_POS))
Anna Bridge 186:707f6e361f3e 270
Anna Bridge 186:707f6e361f3e 271 #define MXC_F_FLC_INTFL1_SRAM_ADDR_WRAPPED_POS 0
Anna Bridge 186:707f6e361f3e 272 #define MXC_F_FLC_INTFL1_SRAM_ADDR_WRAPPED ((uint32_t)(0x00000001UL << MXC_F_FLC_INTFL1_SRAM_ADDR_WRAPPED_POS))
Anna Bridge 186:707f6e361f3e 273 #define MXC_F_FLC_INTFL1_INVALID_FLASH_ADDR_POS 1
Anna Bridge 186:707f6e361f3e 274 #define MXC_F_FLC_INTFL1_INVALID_FLASH_ADDR ((uint32_t)(0x00000001UL << MXC_F_FLC_INTFL1_INVALID_FLASH_ADDR_POS))
Anna Bridge 186:707f6e361f3e 275 #define MXC_F_FLC_INTFL1_FLASH_READ_LOCKED_POS 2
Anna Bridge 186:707f6e361f3e 276 #define MXC_F_FLC_INTFL1_FLASH_READ_LOCKED ((uint32_t)(0x00000001UL << MXC_F_FLC_INTFL1_FLASH_READ_LOCKED_POS))
Anna Bridge 186:707f6e361f3e 277 #define MXC_F_FLC_INTFL1_TRIM_UPDATE_DONE_POS 3
Anna Bridge 186:707f6e361f3e 278 #define MXC_F_FLC_INTFL1_TRIM_UPDATE_DONE ((uint32_t)(0x00000001UL << MXC_F_FLC_INTFL1_TRIM_UPDATE_DONE_POS))
Anna Bridge 186:707f6e361f3e 279 #define MXC_F_FLC_INTFL1_FLC_STATE_DONE_POS 4
Anna Bridge 186:707f6e361f3e 280 #define MXC_F_FLC_INTFL1_FLC_STATE_DONE ((uint32_t)(0x00000001UL << MXC_F_FLC_INTFL1_FLC_STATE_DONE_POS))
Anna Bridge 186:707f6e361f3e 281 #define MXC_F_FLC_INTFL1_FLC_PROG_COMPLETE_POS 5
Anna Bridge 186:707f6e361f3e 282 #define MXC_F_FLC_INTFL1_FLC_PROG_COMPLETE ((uint32_t)(0x00000001UL << MXC_F_FLC_INTFL1_FLC_PROG_COMPLETE_POS))
Anna Bridge 186:707f6e361f3e 283
Anna Bridge 186:707f6e361f3e 284 #define MXC_F_FLC_INTEN1_SRAM_ADDR_WRAPPED_POS 0
Anna Bridge 186:707f6e361f3e 285 #define MXC_F_FLC_INTEN1_SRAM_ADDR_WRAPPED ((uint32_t)(0x00000001UL << MXC_F_FLC_INTEN1_SRAM_ADDR_WRAPPED_POS))
Anna Bridge 186:707f6e361f3e 286 #define MXC_F_FLC_INTEN1_INVALID_FLASH_ADDR_POS 1
Anna Bridge 186:707f6e361f3e 287 #define MXC_F_FLC_INTEN1_INVALID_FLASH_ADDR ((uint32_t)(0x00000001UL << MXC_F_FLC_INTEN1_INVALID_FLASH_ADDR_POS))
Anna Bridge 186:707f6e361f3e 288 #define MXC_F_FLC_INTEN1_FLASH_READ_LOCKED_POS 2
Anna Bridge 186:707f6e361f3e 289 #define MXC_F_FLC_INTEN1_FLASH_READ_LOCKED ((uint32_t)(0x00000001UL << MXC_F_FLC_INTEN1_FLASH_READ_LOCKED_POS))
Anna Bridge 186:707f6e361f3e 290 #define MXC_F_FLC_INTEN1_TRIM_UPDATE_DONE_POS 3
Anna Bridge 186:707f6e361f3e 291 #define MXC_F_FLC_INTEN1_TRIM_UPDATE_DONE ((uint32_t)(0x00000001UL << MXC_F_FLC_INTEN1_TRIM_UPDATE_DONE_POS))
Anna Bridge 186:707f6e361f3e 292 #define MXC_F_FLC_INTEN1_FLC_STATE_DONE_POS 4
Anna Bridge 186:707f6e361f3e 293 #define MXC_F_FLC_INTEN1_FLC_STATE_DONE ((uint32_t)(0x00000001UL << MXC_F_FLC_INTEN1_FLC_STATE_DONE_POS))
Anna Bridge 186:707f6e361f3e 294 #define MXC_F_FLC_INTEN1_FLC_PROG_COMPLETE_POS 5
Anna Bridge 186:707f6e361f3e 295 #define MXC_F_FLC_INTEN1_FLC_PROG_COMPLETE ((uint32_t)(0x00000001UL << MXC_F_FLC_INTEN1_FLC_PROG_COMPLETE_POS))
Anna Bridge 186:707f6e361f3e 296
Anna Bridge 186:707f6e361f3e 297
Anna Bridge 186:707f6e361f3e 298
Anna Bridge 186:707f6e361f3e 299 #ifdef __cplusplus
Anna Bridge 186:707f6e361f3e 300 }
Anna Bridge 186:707f6e361f3e 301 #endif
Anna Bridge 186:707f6e361f3e 302
Anna Bridge 186:707f6e361f3e 303 #endif /* _MXC_FLC_REGS_H_ */
Anna Bridge 186:707f6e361f3e 304