mbed library sources. Supersedes mbed-src.

Dependents:   Nucleo_Hello_Encoder BLE_iBeaconScan AM1805_DEMO DISCO-F429ZI_ExportTemplate1 ... more

Committer:
AnnaBridge
Date:
Wed Feb 20 22:31:08 2019 +0000
Revision:
189:f392fc9709a3
mbed library release version 165

Who changed what in which revision?

UserRevisionLine numberNew contents of line
AnnaBridge 189:f392fc9709a3 1 /**
AnnaBridge 189:f392fc9709a3 2 ******************************************************************************
AnnaBridge 189:f392fc9709a3 3 * @file stm32l496xx.h
AnnaBridge 189:f392fc9709a3 4 * @author MCD Application Team
AnnaBridge 189:f392fc9709a3 5 * @brief CMSIS STM32L496xx Device Peripheral Access Layer Header File.
AnnaBridge 189:f392fc9709a3 6 *
AnnaBridge 189:f392fc9709a3 7 * This file contains:
AnnaBridge 189:f392fc9709a3 8 * - Data structures and the address mapping for all peripherals
AnnaBridge 189:f392fc9709a3 9 * - Peripheral's registers declarations and bits definition
AnnaBridge 189:f392fc9709a3 10 * - Macros to access peripheral’s registers hardware
AnnaBridge 189:f392fc9709a3 11 *
AnnaBridge 189:f392fc9709a3 12 ******************************************************************************
AnnaBridge 189:f392fc9709a3 13 * @attention
AnnaBridge 189:f392fc9709a3 14 *
AnnaBridge 189:f392fc9709a3 15 * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
AnnaBridge 189:f392fc9709a3 16 *
AnnaBridge 189:f392fc9709a3 17 * Redistribution and use in source and binary forms, with or without modification,
AnnaBridge 189:f392fc9709a3 18 * are permitted provided that the following conditions are met:
AnnaBridge 189:f392fc9709a3 19 * 1. Redistributions of source code must retain the above copyright notice,
AnnaBridge 189:f392fc9709a3 20 * this list of conditions and the following disclaimer.
AnnaBridge 189:f392fc9709a3 21 * 2. Redistributions in binary form must reproduce the above copyright notice,
AnnaBridge 189:f392fc9709a3 22 * this list of conditions and the following disclaimer in the documentation
AnnaBridge 189:f392fc9709a3 23 * and/or other materials provided with the distribution.
AnnaBridge 189:f392fc9709a3 24 * 3. Neither the name of STMicroelectronics nor the names of its contributors
AnnaBridge 189:f392fc9709a3 25 * may be used to endorse or promote products derived from this software
AnnaBridge 189:f392fc9709a3 26 * without specific prior written permission.
AnnaBridge 189:f392fc9709a3 27 *
AnnaBridge 189:f392fc9709a3 28 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
AnnaBridge 189:f392fc9709a3 29 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
AnnaBridge 189:f392fc9709a3 30 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
AnnaBridge 189:f392fc9709a3 31 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
AnnaBridge 189:f392fc9709a3 32 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
AnnaBridge 189:f392fc9709a3 33 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
AnnaBridge 189:f392fc9709a3 34 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
AnnaBridge 189:f392fc9709a3 35 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
AnnaBridge 189:f392fc9709a3 36 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
AnnaBridge 189:f392fc9709a3 37 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
AnnaBridge 189:f392fc9709a3 38 *
AnnaBridge 189:f392fc9709a3 39 ******************************************************************************
AnnaBridge 189:f392fc9709a3 40 */
AnnaBridge 189:f392fc9709a3 41
AnnaBridge 189:f392fc9709a3 42 /** @addtogroup CMSIS_Device
AnnaBridge 189:f392fc9709a3 43 * @{
AnnaBridge 189:f392fc9709a3 44 */
AnnaBridge 189:f392fc9709a3 45
AnnaBridge 189:f392fc9709a3 46 /** @addtogroup stm32l496xx
AnnaBridge 189:f392fc9709a3 47 * @{
AnnaBridge 189:f392fc9709a3 48 */
AnnaBridge 189:f392fc9709a3 49
AnnaBridge 189:f392fc9709a3 50 #ifndef __STM32L496xx_H
AnnaBridge 189:f392fc9709a3 51 #define __STM32L496xx_H
AnnaBridge 189:f392fc9709a3 52
AnnaBridge 189:f392fc9709a3 53 #ifdef __cplusplus
AnnaBridge 189:f392fc9709a3 54 extern "C" {
AnnaBridge 189:f392fc9709a3 55 #endif /* __cplusplus */
AnnaBridge 189:f392fc9709a3 56
AnnaBridge 189:f392fc9709a3 57 /** @addtogroup Configuration_section_for_CMSIS
AnnaBridge 189:f392fc9709a3 58 * @{
AnnaBridge 189:f392fc9709a3 59 */
AnnaBridge 189:f392fc9709a3 60
AnnaBridge 189:f392fc9709a3 61 /**
AnnaBridge 189:f392fc9709a3 62 * @brief Configuration of the Cortex-M4 Processor and Core Peripherals
AnnaBridge 189:f392fc9709a3 63 */
AnnaBridge 189:f392fc9709a3 64 #define __CM4_REV 0x0001 /*!< Cortex-M4 revision r0p1 */
AnnaBridge 189:f392fc9709a3 65 #define __MPU_PRESENT 1 /*!< STM32L4XX provides an MPU */
AnnaBridge 189:f392fc9709a3 66 #define __NVIC_PRIO_BITS 4 /*!< STM32L4XX uses 4 Bits for the Priority Levels */
AnnaBridge 189:f392fc9709a3 67 #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */
AnnaBridge 189:f392fc9709a3 68 #define __FPU_PRESENT 1 /*!< FPU present */
AnnaBridge 189:f392fc9709a3 69
AnnaBridge 189:f392fc9709a3 70 /**
AnnaBridge 189:f392fc9709a3 71 * @}
AnnaBridge 189:f392fc9709a3 72 */
AnnaBridge 189:f392fc9709a3 73
AnnaBridge 189:f392fc9709a3 74 /** @addtogroup Peripheral_interrupt_number_definition
AnnaBridge 189:f392fc9709a3 75 * @{
AnnaBridge 189:f392fc9709a3 76 */
AnnaBridge 189:f392fc9709a3 77
AnnaBridge 189:f392fc9709a3 78 /**
AnnaBridge 189:f392fc9709a3 79 * @brief STM32L4XX Interrupt Number Definition, according to the selected device
AnnaBridge 189:f392fc9709a3 80 * in @ref Library_configuration_section
AnnaBridge 189:f392fc9709a3 81 */
AnnaBridge 189:f392fc9709a3 82 typedef enum
AnnaBridge 189:f392fc9709a3 83 {
AnnaBridge 189:f392fc9709a3 84 /****** Cortex-M4 Processor Exceptions Numbers ****************************************************************/
AnnaBridge 189:f392fc9709a3 85 NonMaskableInt_IRQn = -14, /*!< 2 Cortex-M4 Non Maskable Interrupt */
AnnaBridge 189:f392fc9709a3 86 HardFault_IRQn = -13, /*!< 3 Cortex-M4 Hard Fault Interrupt */
AnnaBridge 189:f392fc9709a3 87 MemoryManagement_IRQn = -12, /*!< 4 Cortex-M4 Memory Management Interrupt */
AnnaBridge 189:f392fc9709a3 88 BusFault_IRQn = -11, /*!< 5 Cortex-M4 Bus Fault Interrupt */
AnnaBridge 189:f392fc9709a3 89 UsageFault_IRQn = -10, /*!< 6 Cortex-M4 Usage Fault Interrupt */
AnnaBridge 189:f392fc9709a3 90 SVCall_IRQn = -5, /*!< 11 Cortex-M4 SV Call Interrupt */
AnnaBridge 189:f392fc9709a3 91 DebugMonitor_IRQn = -4, /*!< 12 Cortex-M4 Debug Monitor Interrupt */
AnnaBridge 189:f392fc9709a3 92 PendSV_IRQn = -2, /*!< 14 Cortex-M4 Pend SV Interrupt */
AnnaBridge 189:f392fc9709a3 93 SysTick_IRQn = -1, /*!< 15 Cortex-M4 System Tick Interrupt */
AnnaBridge 189:f392fc9709a3 94 /****** STM32 specific Interrupt Numbers **********************************************************************/
AnnaBridge 189:f392fc9709a3 95 WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
AnnaBridge 189:f392fc9709a3 96 PVD_PVM_IRQn = 1, /*!< PVD/PVM1/PVM2/PVM3/PVM4 through EXTI Line detection Interrupts */
AnnaBridge 189:f392fc9709a3 97 TAMP_STAMP_IRQn = 2, /*!< Tamper and TimeStamp interrupts through the EXTI line */
AnnaBridge 189:f392fc9709a3 98 RTC_WKUP_IRQn = 3, /*!< RTC Wakeup interrupt through the EXTI line */
AnnaBridge 189:f392fc9709a3 99 FLASH_IRQn = 4, /*!< FLASH global Interrupt */
AnnaBridge 189:f392fc9709a3 100 RCC_IRQn = 5, /*!< RCC global Interrupt */
AnnaBridge 189:f392fc9709a3 101 EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */
AnnaBridge 189:f392fc9709a3 102 EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */
AnnaBridge 189:f392fc9709a3 103 EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */
AnnaBridge 189:f392fc9709a3 104 EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */
AnnaBridge 189:f392fc9709a3 105 EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */
AnnaBridge 189:f392fc9709a3 106 DMA1_Channel1_IRQn = 11, /*!< DMA1 Channel 1 global Interrupt */
AnnaBridge 189:f392fc9709a3 107 DMA1_Channel2_IRQn = 12, /*!< DMA1 Channel 2 global Interrupt */
AnnaBridge 189:f392fc9709a3 108 DMA1_Channel3_IRQn = 13, /*!< DMA1 Channel 3 global Interrupt */
AnnaBridge 189:f392fc9709a3 109 DMA1_Channel4_IRQn = 14, /*!< DMA1 Channel 4 global Interrupt */
AnnaBridge 189:f392fc9709a3 110 DMA1_Channel5_IRQn = 15, /*!< DMA1 Channel 5 global Interrupt */
AnnaBridge 189:f392fc9709a3 111 DMA1_Channel6_IRQn = 16, /*!< DMA1 Channel 6 global Interrupt */
AnnaBridge 189:f392fc9709a3 112 DMA1_Channel7_IRQn = 17, /*!< DMA1 Channel 7 global Interrupt */
AnnaBridge 189:f392fc9709a3 113 ADC1_2_IRQn = 18, /*!< ADC1, ADC2 SAR global Interrupts */
AnnaBridge 189:f392fc9709a3 114 CAN1_TX_IRQn = 19, /*!< CAN1 TX Interrupt */
AnnaBridge 189:f392fc9709a3 115 CAN1_RX0_IRQn = 20, /*!< CAN1 RX0 Interrupt */
AnnaBridge 189:f392fc9709a3 116 CAN1_RX1_IRQn = 21, /*!< CAN1 RX1 Interrupt */
AnnaBridge 189:f392fc9709a3 117 CAN1_SCE_IRQn = 22, /*!< CAN1 SCE Interrupt */
AnnaBridge 189:f392fc9709a3 118 EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */
AnnaBridge 189:f392fc9709a3 119 TIM1_BRK_TIM15_IRQn = 24, /*!< TIM1 Break interrupt and TIM15 global interrupt */
AnnaBridge 189:f392fc9709a3 120 TIM1_UP_TIM16_IRQn = 25, /*!< TIM1 Update Interrupt and TIM16 global interrupt */
AnnaBridge 189:f392fc9709a3 121 TIM1_TRG_COM_TIM17_IRQn = 26, /*!< TIM1 Trigger and Commutation Interrupt and TIM17 global interrupt */
AnnaBridge 189:f392fc9709a3 122 TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */
AnnaBridge 189:f392fc9709a3 123 TIM2_IRQn = 28, /*!< TIM2 global Interrupt */
AnnaBridge 189:f392fc9709a3 124 TIM3_IRQn = 29, /*!< TIM3 global Interrupt */
AnnaBridge 189:f392fc9709a3 125 TIM4_IRQn = 30, /*!< TIM4 global Interrupt */
AnnaBridge 189:f392fc9709a3 126 I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */
AnnaBridge 189:f392fc9709a3 127 I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */
AnnaBridge 189:f392fc9709a3 128 I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */
AnnaBridge 189:f392fc9709a3 129 I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */
AnnaBridge 189:f392fc9709a3 130 SPI1_IRQn = 35, /*!< SPI1 global Interrupt */
AnnaBridge 189:f392fc9709a3 131 SPI2_IRQn = 36, /*!< SPI2 global Interrupt */
AnnaBridge 189:f392fc9709a3 132 USART1_IRQn = 37, /*!< USART1 global Interrupt */
AnnaBridge 189:f392fc9709a3 133 USART2_IRQn = 38, /*!< USART2 global Interrupt */
AnnaBridge 189:f392fc9709a3 134 USART3_IRQn = 39, /*!< USART3 global Interrupt */
AnnaBridge 189:f392fc9709a3 135 EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */
AnnaBridge 189:f392fc9709a3 136 RTC_Alarm_IRQn = 41, /*!< RTC Alarm (A and B) through EXTI Line Interrupt */
AnnaBridge 189:f392fc9709a3 137 DFSDM1_FLT3_IRQn = 42, /*!< DFSDM1 Filter 3 global Interrupt */
AnnaBridge 189:f392fc9709a3 138 TIM8_BRK_IRQn = 43, /*!< TIM8 Break Interrupt */
AnnaBridge 189:f392fc9709a3 139 TIM8_UP_IRQn = 44, /*!< TIM8 Update Interrupt */
AnnaBridge 189:f392fc9709a3 140 TIM8_TRG_COM_IRQn = 45, /*!< TIM8 Trigger and Commutation Interrupt */
AnnaBridge 189:f392fc9709a3 141 TIM8_CC_IRQn = 46, /*!< TIM8 Capture Compare Interrupt */
AnnaBridge 189:f392fc9709a3 142 ADC3_IRQn = 47, /*!< ADC3 global Interrupt */
AnnaBridge 189:f392fc9709a3 143 FMC_IRQn = 48, /*!< FMC global Interrupt */
AnnaBridge 189:f392fc9709a3 144 SDMMC1_IRQn = 49, /*!< SDMMC1 global Interrupt */
AnnaBridge 189:f392fc9709a3 145 TIM5_IRQn = 50, /*!< TIM5 global Interrupt */
AnnaBridge 189:f392fc9709a3 146 SPI3_IRQn = 51, /*!< SPI3 global Interrupt */
AnnaBridge 189:f392fc9709a3 147 UART4_IRQn = 52, /*!< UART4 global Interrupt */
AnnaBridge 189:f392fc9709a3 148 UART5_IRQn = 53, /*!< UART5 global Interrupt */
AnnaBridge 189:f392fc9709a3 149 TIM6_DAC_IRQn = 54, /*!< TIM6 global and DAC1&2 underrun error interrupts */
AnnaBridge 189:f392fc9709a3 150 TIM7_IRQn = 55, /*!< TIM7 global interrupt */
AnnaBridge 189:f392fc9709a3 151 DMA2_Channel1_IRQn = 56, /*!< DMA2 Channel 1 global Interrupt */
AnnaBridge 189:f392fc9709a3 152 DMA2_Channel2_IRQn = 57, /*!< DMA2 Channel 2 global Interrupt */
AnnaBridge 189:f392fc9709a3 153 DMA2_Channel3_IRQn = 58, /*!< DMA2 Channel 3 global Interrupt */
AnnaBridge 189:f392fc9709a3 154 DMA2_Channel4_IRQn = 59, /*!< DMA2 Channel 4 global Interrupt */
AnnaBridge 189:f392fc9709a3 155 DMA2_Channel5_IRQn = 60, /*!< DMA2 Channel 5 global Interrupt */
AnnaBridge 189:f392fc9709a3 156 DFSDM1_FLT0_IRQn = 61, /*!< DFSDM1 Filter 0 global Interrupt */
AnnaBridge 189:f392fc9709a3 157 DFSDM1_FLT1_IRQn = 62, /*!< DFSDM1 Filter 1 global Interrupt */
AnnaBridge 189:f392fc9709a3 158 DFSDM1_FLT2_IRQn = 63, /*!< DFSDM1 Filter 2 global Interrupt */
AnnaBridge 189:f392fc9709a3 159 COMP_IRQn = 64, /*!< COMP1 and COMP2 Interrupts */
AnnaBridge 189:f392fc9709a3 160 LPTIM1_IRQn = 65, /*!< LP TIM1 interrupt */
AnnaBridge 189:f392fc9709a3 161 LPTIM2_IRQn = 66, /*!< LP TIM2 interrupt */
AnnaBridge 189:f392fc9709a3 162 OTG_FS_IRQn = 67, /*!< USB OTG FS global Interrupt */
AnnaBridge 189:f392fc9709a3 163 DMA2_Channel6_IRQn = 68, /*!< DMA2 Channel 6 global interrupt */
AnnaBridge 189:f392fc9709a3 164 DMA2_Channel7_IRQn = 69, /*!< DMA2 Channel 7 global interrupt */
AnnaBridge 189:f392fc9709a3 165 LPUART1_IRQn = 70, /*!< LP UART1 interrupt */
AnnaBridge 189:f392fc9709a3 166 QUADSPI_IRQn = 71, /*!< Quad SPI global interrupt */
AnnaBridge 189:f392fc9709a3 167 I2C3_EV_IRQn = 72, /*!< I2C3 event interrupt */
AnnaBridge 189:f392fc9709a3 168 I2C3_ER_IRQn = 73, /*!< I2C3 error interrupt */
AnnaBridge 189:f392fc9709a3 169 SAI1_IRQn = 74, /*!< Serial Audio Interface 1 global interrupt */
AnnaBridge 189:f392fc9709a3 170 SAI2_IRQn = 75, /*!< Serial Audio Interface 2 global interrupt */
AnnaBridge 189:f392fc9709a3 171 SWPMI1_IRQn = 76, /*!< Serial Wire Interface 1 global interrupt */
AnnaBridge 189:f392fc9709a3 172 TSC_IRQn = 77, /*!< Touch Sense Controller global interrupt */
AnnaBridge 189:f392fc9709a3 173 LCD_IRQn = 78, /*!< LCD global interrupt */
AnnaBridge 189:f392fc9709a3 174 RNG_IRQn = 80, /*!< RNG global interrupt */
AnnaBridge 189:f392fc9709a3 175 FPU_IRQn = 81, /*!< FPU global interrupt */
AnnaBridge 189:f392fc9709a3 176 CRS_IRQn = 82, /*!< CRS global interrupt */
AnnaBridge 189:f392fc9709a3 177 I2C4_EV_IRQn = 83, /*!< I2C4 Event interrupt */
AnnaBridge 189:f392fc9709a3 178 I2C4_ER_IRQn = 84, /*!< I2C4 Error interrupt */
AnnaBridge 189:f392fc9709a3 179 DCMI_IRQn = 85, /*!< DCMI global interrupt */
AnnaBridge 189:f392fc9709a3 180 CAN2_TX_IRQn = 86, /*!< CAN2 TX interrupt */
AnnaBridge 189:f392fc9709a3 181 CAN2_RX0_IRQn = 87, /*!< CAN2 RX0 interrupt */
AnnaBridge 189:f392fc9709a3 182 CAN2_RX1_IRQn = 88, /*!< CAN2 RX1 interrupt */
AnnaBridge 189:f392fc9709a3 183 CAN2_SCE_IRQn = 89, /*!< CAN2 SCE interrupt */
AnnaBridge 189:f392fc9709a3 184 DMA2D_IRQn = 90 /*!< DMA2D global interrupt */
AnnaBridge 189:f392fc9709a3 185 } IRQn_Type;
AnnaBridge 189:f392fc9709a3 186
AnnaBridge 189:f392fc9709a3 187 /**
AnnaBridge 189:f392fc9709a3 188 * @}
AnnaBridge 189:f392fc9709a3 189 */
AnnaBridge 189:f392fc9709a3 190
AnnaBridge 189:f392fc9709a3 191 #include "core_cm4.h" /* Cortex-M4 processor and core peripherals */
AnnaBridge 189:f392fc9709a3 192 #include "system_stm32l4xx.h"
AnnaBridge 189:f392fc9709a3 193 #include <stdint.h>
AnnaBridge 189:f392fc9709a3 194
AnnaBridge 189:f392fc9709a3 195 /** @addtogroup Peripheral_registers_structures
AnnaBridge 189:f392fc9709a3 196 * @{
AnnaBridge 189:f392fc9709a3 197 */
AnnaBridge 189:f392fc9709a3 198
AnnaBridge 189:f392fc9709a3 199 /**
AnnaBridge 189:f392fc9709a3 200 * @brief Analog to Digital Converter
AnnaBridge 189:f392fc9709a3 201 */
AnnaBridge 189:f392fc9709a3 202
AnnaBridge 189:f392fc9709a3 203 typedef struct
AnnaBridge 189:f392fc9709a3 204 {
AnnaBridge 189:f392fc9709a3 205 __IO uint32_t ISR; /*!< ADC interrupt and status register, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 206 __IO uint32_t IER; /*!< ADC interrupt enable register, Address offset: 0x04 */
AnnaBridge 189:f392fc9709a3 207 __IO uint32_t CR; /*!< ADC control register, Address offset: 0x08 */
AnnaBridge 189:f392fc9709a3 208 __IO uint32_t CFGR; /*!< ADC configuration register 1, Address offset: 0x0C */
AnnaBridge 189:f392fc9709a3 209 __IO uint32_t CFGR2; /*!< ADC configuration register 2, Address offset: 0x10 */
AnnaBridge 189:f392fc9709a3 210 __IO uint32_t SMPR1; /*!< ADC sampling time register 1, Address offset: 0x14 */
AnnaBridge 189:f392fc9709a3 211 __IO uint32_t SMPR2; /*!< ADC sampling time register 2, Address offset: 0x18 */
AnnaBridge 189:f392fc9709a3 212 uint32_t RESERVED1; /*!< Reserved, 0x1C */
AnnaBridge 189:f392fc9709a3 213 __IO uint32_t TR1; /*!< ADC analog watchdog 1 threshold register, Address offset: 0x20 */
AnnaBridge 189:f392fc9709a3 214 __IO uint32_t TR2; /*!< ADC analog watchdog 2 threshold register, Address offset: 0x24 */
AnnaBridge 189:f392fc9709a3 215 __IO uint32_t TR3; /*!< ADC analog watchdog 3 threshold register, Address offset: 0x28 */
AnnaBridge 189:f392fc9709a3 216 uint32_t RESERVED2; /*!< Reserved, 0x2C */
AnnaBridge 189:f392fc9709a3 217 __IO uint32_t SQR1; /*!< ADC group regular sequencer register 1, Address offset: 0x30 */
AnnaBridge 189:f392fc9709a3 218 __IO uint32_t SQR2; /*!< ADC group regular sequencer register 2, Address offset: 0x34 */
AnnaBridge 189:f392fc9709a3 219 __IO uint32_t SQR3; /*!< ADC group regular sequencer register 3, Address offset: 0x38 */
AnnaBridge 189:f392fc9709a3 220 __IO uint32_t SQR4; /*!< ADC group regular sequencer register 4, Address offset: 0x3C */
AnnaBridge 189:f392fc9709a3 221 __IO uint32_t DR; /*!< ADC group regular data register, Address offset: 0x40 */
AnnaBridge 189:f392fc9709a3 222 uint32_t RESERVED3; /*!< Reserved, 0x44 */
AnnaBridge 189:f392fc9709a3 223 uint32_t RESERVED4; /*!< Reserved, 0x48 */
AnnaBridge 189:f392fc9709a3 224 __IO uint32_t JSQR; /*!< ADC group injected sequencer register, Address offset: 0x4C */
AnnaBridge 189:f392fc9709a3 225 uint32_t RESERVED5[4]; /*!< Reserved, 0x50 - 0x5C */
AnnaBridge 189:f392fc9709a3 226 __IO uint32_t OFR1; /*!< ADC offset register 1, Address offset: 0x60 */
AnnaBridge 189:f392fc9709a3 227 __IO uint32_t OFR2; /*!< ADC offset register 2, Address offset: 0x64 */
AnnaBridge 189:f392fc9709a3 228 __IO uint32_t OFR3; /*!< ADC offset register 3, Address offset: 0x68 */
AnnaBridge 189:f392fc9709a3 229 __IO uint32_t OFR4; /*!< ADC offset register 4, Address offset: 0x6C */
AnnaBridge 189:f392fc9709a3 230 uint32_t RESERVED6[4]; /*!< Reserved, 0x70 - 0x7C */
AnnaBridge 189:f392fc9709a3 231 __IO uint32_t JDR1; /*!< ADC group injected rank 1 data register, Address offset: 0x80 */
AnnaBridge 189:f392fc9709a3 232 __IO uint32_t JDR2; /*!< ADC group injected rank 2 data register, Address offset: 0x84 */
AnnaBridge 189:f392fc9709a3 233 __IO uint32_t JDR3; /*!< ADC group injected rank 3 data register, Address offset: 0x88 */
AnnaBridge 189:f392fc9709a3 234 __IO uint32_t JDR4; /*!< ADC group injected rank 4 data register, Address offset: 0x8C */
AnnaBridge 189:f392fc9709a3 235 uint32_t RESERVED7[4]; /*!< Reserved, 0x090 - 0x09C */
AnnaBridge 189:f392fc9709a3 236 __IO uint32_t AWD2CR; /*!< ADC analog watchdog 1 configuration register, Address offset: 0xA0 */
AnnaBridge 189:f392fc9709a3 237 __IO uint32_t AWD3CR; /*!< ADC analog watchdog 3 Configuration Register, Address offset: 0xA4 */
AnnaBridge 189:f392fc9709a3 238 uint32_t RESERVED8; /*!< Reserved, 0x0A8 */
AnnaBridge 189:f392fc9709a3 239 uint32_t RESERVED9; /*!< Reserved, 0x0AC */
AnnaBridge 189:f392fc9709a3 240 __IO uint32_t DIFSEL; /*!< ADC differential mode selection register, Address offset: 0xB0 */
AnnaBridge 189:f392fc9709a3 241 __IO uint32_t CALFACT; /*!< ADC calibration factors, Address offset: 0xB4 */
AnnaBridge 189:f392fc9709a3 242
AnnaBridge 189:f392fc9709a3 243 } ADC_TypeDef;
AnnaBridge 189:f392fc9709a3 244
AnnaBridge 189:f392fc9709a3 245 typedef struct
AnnaBridge 189:f392fc9709a3 246 {
AnnaBridge 189:f392fc9709a3 247 __IO uint32_t CSR; /*!< ADC common status register, Address offset: ADC1 base address + 0x300 */
AnnaBridge 189:f392fc9709a3 248 uint32_t RESERVED; /*!< Reserved, Address offset: ADC1 base address + 0x304 */
AnnaBridge 189:f392fc9709a3 249 __IO uint32_t CCR; /*!< ADC common configuration register, Address offset: ADC1 base address + 0x308 */
AnnaBridge 189:f392fc9709a3 250 __IO uint32_t CDR; /*!< ADC common group regular data register Address offset: ADC1 base address + 0x30C */
AnnaBridge 189:f392fc9709a3 251 } ADC_Common_TypeDef;
AnnaBridge 189:f392fc9709a3 252
AnnaBridge 189:f392fc9709a3 253 /**
AnnaBridge 189:f392fc9709a3 254 * @brief DCMI
AnnaBridge 189:f392fc9709a3 255 */
AnnaBridge 189:f392fc9709a3 256
AnnaBridge 189:f392fc9709a3 257 typedef struct
AnnaBridge 189:f392fc9709a3 258 {
AnnaBridge 189:f392fc9709a3 259 __IO uint32_t CR; /*!< DCMI control register, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 260 __IO uint32_t SR; /*!< DCMI status register, Address offset: 0x04 */
AnnaBridge 189:f392fc9709a3 261 __IO uint32_t RISR; /*!< DCMI raw interrupt status register, Address offset: 0x08 */
AnnaBridge 189:f392fc9709a3 262 __IO uint32_t IER; /*!< DCMI interrupt enable register, Address offset: 0x0C */
AnnaBridge 189:f392fc9709a3 263 __IO uint32_t MISR; /*!< DCMI masked interrupt status register, Address offset: 0x10 */
AnnaBridge 189:f392fc9709a3 264 __IO uint32_t ICR; /*!< DCMI interrupt clear register, Address offset: 0x14 */
AnnaBridge 189:f392fc9709a3 265 __IO uint32_t ESCR; /*!< DCMI embedded synchronization code register, Address offset: 0x18 */
AnnaBridge 189:f392fc9709a3 266 __IO uint32_t ESUR; /*!< DCMI embedded synchronization unmask register, Address offset: 0x1C */
AnnaBridge 189:f392fc9709a3 267 __IO uint32_t CWSTRTR; /*!< DCMI crop window start, Address offset: 0x20 */
AnnaBridge 189:f392fc9709a3 268 __IO uint32_t CWSIZER; /*!< DCMI crop window size, Address offset: 0x24 */
AnnaBridge 189:f392fc9709a3 269 __IO uint32_t DR; /*!< DCMI data register, Address offset: 0x28 */
AnnaBridge 189:f392fc9709a3 270 } DCMI_TypeDef;
AnnaBridge 189:f392fc9709a3 271
AnnaBridge 189:f392fc9709a3 272 /**
AnnaBridge 189:f392fc9709a3 273 * @brief Controller Area Network TxMailBox
AnnaBridge 189:f392fc9709a3 274 */
AnnaBridge 189:f392fc9709a3 275
AnnaBridge 189:f392fc9709a3 276 typedef struct
AnnaBridge 189:f392fc9709a3 277 {
AnnaBridge 189:f392fc9709a3 278 __IO uint32_t TIR; /*!< CAN TX mailbox identifier register */
AnnaBridge 189:f392fc9709a3 279 __IO uint32_t TDTR; /*!< CAN mailbox data length control and time stamp register */
AnnaBridge 189:f392fc9709a3 280 __IO uint32_t TDLR; /*!< CAN mailbox data low register */
AnnaBridge 189:f392fc9709a3 281 __IO uint32_t TDHR; /*!< CAN mailbox data high register */
AnnaBridge 189:f392fc9709a3 282 } CAN_TxMailBox_TypeDef;
AnnaBridge 189:f392fc9709a3 283
AnnaBridge 189:f392fc9709a3 284 /**
AnnaBridge 189:f392fc9709a3 285 * @brief Controller Area Network FIFOMailBox
AnnaBridge 189:f392fc9709a3 286 */
AnnaBridge 189:f392fc9709a3 287
AnnaBridge 189:f392fc9709a3 288 typedef struct
AnnaBridge 189:f392fc9709a3 289 {
AnnaBridge 189:f392fc9709a3 290 __IO uint32_t RIR; /*!< CAN receive FIFO mailbox identifier register */
AnnaBridge 189:f392fc9709a3 291 __IO uint32_t RDTR; /*!< CAN receive FIFO mailbox data length control and time stamp register */
AnnaBridge 189:f392fc9709a3 292 __IO uint32_t RDLR; /*!< CAN receive FIFO mailbox data low register */
AnnaBridge 189:f392fc9709a3 293 __IO uint32_t RDHR; /*!< CAN receive FIFO mailbox data high register */
AnnaBridge 189:f392fc9709a3 294 } CAN_FIFOMailBox_TypeDef;
AnnaBridge 189:f392fc9709a3 295
AnnaBridge 189:f392fc9709a3 296 /**
AnnaBridge 189:f392fc9709a3 297 * @brief Controller Area Network FilterRegister
AnnaBridge 189:f392fc9709a3 298 */
AnnaBridge 189:f392fc9709a3 299
AnnaBridge 189:f392fc9709a3 300 typedef struct
AnnaBridge 189:f392fc9709a3 301 {
AnnaBridge 189:f392fc9709a3 302 __IO uint32_t FR1; /*!< CAN Filter bank register 1 */
AnnaBridge 189:f392fc9709a3 303 __IO uint32_t FR2; /*!< CAN Filter bank register 1 */
AnnaBridge 189:f392fc9709a3 304 } CAN_FilterRegister_TypeDef;
AnnaBridge 189:f392fc9709a3 305
AnnaBridge 189:f392fc9709a3 306 /**
AnnaBridge 189:f392fc9709a3 307 * @brief Controller Area Network
AnnaBridge 189:f392fc9709a3 308 */
AnnaBridge 189:f392fc9709a3 309
AnnaBridge 189:f392fc9709a3 310 typedef struct
AnnaBridge 189:f392fc9709a3 311 {
AnnaBridge 189:f392fc9709a3 312 __IO uint32_t MCR; /*!< CAN master control register, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 313 __IO uint32_t MSR; /*!< CAN master status register, Address offset: 0x04 */
AnnaBridge 189:f392fc9709a3 314 __IO uint32_t TSR; /*!< CAN transmit status register, Address offset: 0x08 */
AnnaBridge 189:f392fc9709a3 315 __IO uint32_t RF0R; /*!< CAN receive FIFO 0 register, Address offset: 0x0C */
AnnaBridge 189:f392fc9709a3 316 __IO uint32_t RF1R; /*!< CAN receive FIFO 1 register, Address offset: 0x10 */
AnnaBridge 189:f392fc9709a3 317 __IO uint32_t IER; /*!< CAN interrupt enable register, Address offset: 0x14 */
AnnaBridge 189:f392fc9709a3 318 __IO uint32_t ESR; /*!< CAN error status register, Address offset: 0x18 */
AnnaBridge 189:f392fc9709a3 319 __IO uint32_t BTR; /*!< CAN bit timing register, Address offset: 0x1C */
AnnaBridge 189:f392fc9709a3 320 uint32_t RESERVED0[88]; /*!< Reserved, 0x020 - 0x17F */
AnnaBridge 189:f392fc9709a3 321 CAN_TxMailBox_TypeDef sTxMailBox[3]; /*!< CAN Tx MailBox, Address offset: 0x180 - 0x1AC */
AnnaBridge 189:f392fc9709a3 322 CAN_FIFOMailBox_TypeDef sFIFOMailBox[2]; /*!< CAN FIFO MailBox, Address offset: 0x1B0 - 0x1CC */
AnnaBridge 189:f392fc9709a3 323 uint32_t RESERVED1[12]; /*!< Reserved, 0x1D0 - 0x1FF */
AnnaBridge 189:f392fc9709a3 324 __IO uint32_t FMR; /*!< CAN filter master register, Address offset: 0x200 */
AnnaBridge 189:f392fc9709a3 325 __IO uint32_t FM1R; /*!< CAN filter mode register, Address offset: 0x204 */
AnnaBridge 189:f392fc9709a3 326 uint32_t RESERVED2; /*!< Reserved, 0x208 */
AnnaBridge 189:f392fc9709a3 327 __IO uint32_t FS1R; /*!< CAN filter scale register, Address offset: 0x20C */
AnnaBridge 189:f392fc9709a3 328 uint32_t RESERVED3; /*!< Reserved, 0x210 */
AnnaBridge 189:f392fc9709a3 329 __IO uint32_t FFA1R; /*!< CAN filter FIFO assignment register, Address offset: 0x214 */
AnnaBridge 189:f392fc9709a3 330 uint32_t RESERVED4; /*!< Reserved, 0x218 */
AnnaBridge 189:f392fc9709a3 331 __IO uint32_t FA1R; /*!< CAN filter activation register, Address offset: 0x21C */
AnnaBridge 189:f392fc9709a3 332 uint32_t RESERVED5[8]; /*!< Reserved, 0x220-0x23F */
AnnaBridge 189:f392fc9709a3 333 CAN_FilterRegister_TypeDef sFilterRegister[28]; /*!< CAN Filter Register, Address offset: 0x240-0x31C */
AnnaBridge 189:f392fc9709a3 334 } CAN_TypeDef;
AnnaBridge 189:f392fc9709a3 335
AnnaBridge 189:f392fc9709a3 336
AnnaBridge 189:f392fc9709a3 337 /**
AnnaBridge 189:f392fc9709a3 338 * @brief Comparator
AnnaBridge 189:f392fc9709a3 339 */
AnnaBridge 189:f392fc9709a3 340
AnnaBridge 189:f392fc9709a3 341 typedef struct
AnnaBridge 189:f392fc9709a3 342 {
AnnaBridge 189:f392fc9709a3 343 __IO uint32_t CSR; /*!< COMP control and status register, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 344 } COMP_TypeDef;
AnnaBridge 189:f392fc9709a3 345
AnnaBridge 189:f392fc9709a3 346 typedef struct
AnnaBridge 189:f392fc9709a3 347 {
AnnaBridge 189:f392fc9709a3 348 __IO uint32_t CSR; /*!< COMP control and status register, used for bits common to several COMP instances, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 349 } COMP_Common_TypeDef;
AnnaBridge 189:f392fc9709a3 350
AnnaBridge 189:f392fc9709a3 351 /**
AnnaBridge 189:f392fc9709a3 352 * @brief CRC calculation unit
AnnaBridge 189:f392fc9709a3 353 */
AnnaBridge 189:f392fc9709a3 354
AnnaBridge 189:f392fc9709a3 355 typedef struct
AnnaBridge 189:f392fc9709a3 356 {
AnnaBridge 189:f392fc9709a3 357 __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 358 __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
AnnaBridge 189:f392fc9709a3 359 uint8_t RESERVED0; /*!< Reserved, 0x05 */
AnnaBridge 189:f392fc9709a3 360 uint16_t RESERVED1; /*!< Reserved, 0x06 */
AnnaBridge 189:f392fc9709a3 361 __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
AnnaBridge 189:f392fc9709a3 362 uint32_t RESERVED2; /*!< Reserved, 0x0C */
AnnaBridge 189:f392fc9709a3 363 __IO uint32_t INIT; /*!< Initial CRC value register, Address offset: 0x10 */
AnnaBridge 189:f392fc9709a3 364 __IO uint32_t POL; /*!< CRC polynomial register, Address offset: 0x14 */
AnnaBridge 189:f392fc9709a3 365 } CRC_TypeDef;
AnnaBridge 189:f392fc9709a3 366
AnnaBridge 189:f392fc9709a3 367 /**
AnnaBridge 189:f392fc9709a3 368 * @brief Clock Recovery System
AnnaBridge 189:f392fc9709a3 369 */
AnnaBridge 189:f392fc9709a3 370 typedef struct
AnnaBridge 189:f392fc9709a3 371 {
AnnaBridge 189:f392fc9709a3 372 __IO uint32_t CR; /*!< CRS ccontrol register, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 373 __IO uint32_t CFGR; /*!< CRS configuration register, Address offset: 0x04 */
AnnaBridge 189:f392fc9709a3 374 __IO uint32_t ISR; /*!< CRS interrupt and status register, Address offset: 0x08 */
AnnaBridge 189:f392fc9709a3 375 __IO uint32_t ICR; /*!< CRS interrupt flag clear register, Address offset: 0x0C */
AnnaBridge 189:f392fc9709a3 376 } CRS_TypeDef;
AnnaBridge 189:f392fc9709a3 377
AnnaBridge 189:f392fc9709a3 378 /**
AnnaBridge 189:f392fc9709a3 379 * @brief Digital to Analog Converter
AnnaBridge 189:f392fc9709a3 380 */
AnnaBridge 189:f392fc9709a3 381
AnnaBridge 189:f392fc9709a3 382 typedef struct
AnnaBridge 189:f392fc9709a3 383 {
AnnaBridge 189:f392fc9709a3 384 __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 385 __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */
AnnaBridge 189:f392fc9709a3 386 __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */
AnnaBridge 189:f392fc9709a3 387 __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */
AnnaBridge 189:f392fc9709a3 388 __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */
AnnaBridge 189:f392fc9709a3 389 __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */
AnnaBridge 189:f392fc9709a3 390 __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */
AnnaBridge 189:f392fc9709a3 391 __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */
AnnaBridge 189:f392fc9709a3 392 __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */
AnnaBridge 189:f392fc9709a3 393 __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */
AnnaBridge 189:f392fc9709a3 394 __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */
AnnaBridge 189:f392fc9709a3 395 __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */
AnnaBridge 189:f392fc9709a3 396 __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */
AnnaBridge 189:f392fc9709a3 397 __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */
AnnaBridge 189:f392fc9709a3 398 __IO uint32_t CCR; /*!< DAC calibration control register, Address offset: 0x38 */
AnnaBridge 189:f392fc9709a3 399 __IO uint32_t MCR; /*!< DAC mode control register, Address offset: 0x3C */
AnnaBridge 189:f392fc9709a3 400 __IO uint32_t SHSR1; /*!< DAC Sample and Hold sample time register 1, Address offset: 0x40 */
AnnaBridge 189:f392fc9709a3 401 __IO uint32_t SHSR2; /*!< DAC Sample and Hold sample time register 2, Address offset: 0x44 */
AnnaBridge 189:f392fc9709a3 402 __IO uint32_t SHHR; /*!< DAC Sample and Hold hold time register, Address offset: 0x48 */
AnnaBridge 189:f392fc9709a3 403 __IO uint32_t SHRR; /*!< DAC Sample and Hold refresh time register, Address offset: 0x4C */
AnnaBridge 189:f392fc9709a3 404 } DAC_TypeDef;
AnnaBridge 189:f392fc9709a3 405
AnnaBridge 189:f392fc9709a3 406 /**
AnnaBridge 189:f392fc9709a3 407 * @brief DFSDM module registers
AnnaBridge 189:f392fc9709a3 408 */
AnnaBridge 189:f392fc9709a3 409 typedef struct
AnnaBridge 189:f392fc9709a3 410 {
AnnaBridge 189:f392fc9709a3 411 __IO uint32_t FLTCR1; /*!< DFSDM control register1, Address offset: 0x100 */
AnnaBridge 189:f392fc9709a3 412 __IO uint32_t FLTCR2; /*!< DFSDM control register2, Address offset: 0x104 */
AnnaBridge 189:f392fc9709a3 413 __IO uint32_t FLTISR; /*!< DFSDM interrupt and status register, Address offset: 0x108 */
AnnaBridge 189:f392fc9709a3 414 __IO uint32_t FLTICR; /*!< DFSDM interrupt flag clear register, Address offset: 0x10C */
AnnaBridge 189:f392fc9709a3 415 __IO uint32_t FLTJCHGR; /*!< DFSDM injected channel group selection register, Address offset: 0x110 */
AnnaBridge 189:f392fc9709a3 416 __IO uint32_t FLTFCR; /*!< DFSDM filter control register, Address offset: 0x114 */
AnnaBridge 189:f392fc9709a3 417 __IO uint32_t FLTJDATAR; /*!< DFSDM data register for injected group, Address offset: 0x118 */
AnnaBridge 189:f392fc9709a3 418 __IO uint32_t FLTRDATAR; /*!< DFSDM data register for regular group, Address offset: 0x11C */
AnnaBridge 189:f392fc9709a3 419 __IO uint32_t FLTAWHTR; /*!< DFSDM analog watchdog high threshold register, Address offset: 0x120 */
AnnaBridge 189:f392fc9709a3 420 __IO uint32_t FLTAWLTR; /*!< DFSDM analog watchdog low threshold register, Address offset: 0x124 */
AnnaBridge 189:f392fc9709a3 421 __IO uint32_t FLTAWSR; /*!< DFSDM analog watchdog status register Address offset: 0x128 */
AnnaBridge 189:f392fc9709a3 422 __IO uint32_t FLTAWCFR; /*!< DFSDM analog watchdog clear flag register Address offset: 0x12C */
AnnaBridge 189:f392fc9709a3 423 __IO uint32_t FLTEXMAX; /*!< DFSDM extreme detector maximum register, Address offset: 0x130 */
AnnaBridge 189:f392fc9709a3 424 __IO uint32_t FLTEXMIN; /*!< DFSDM extreme detector minimum register Address offset: 0x134 */
AnnaBridge 189:f392fc9709a3 425 __IO uint32_t FLTCNVTIMR; /*!< DFSDM conversion timer, Address offset: 0x138 */
AnnaBridge 189:f392fc9709a3 426 } DFSDM_Filter_TypeDef;
AnnaBridge 189:f392fc9709a3 427
AnnaBridge 189:f392fc9709a3 428 /**
AnnaBridge 189:f392fc9709a3 429 * @brief DFSDM channel configuration registers
AnnaBridge 189:f392fc9709a3 430 */
AnnaBridge 189:f392fc9709a3 431 typedef struct
AnnaBridge 189:f392fc9709a3 432 {
AnnaBridge 189:f392fc9709a3 433 __IO uint32_t CHCFGR1; /*!< DFSDM channel configuration register1, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 434 __IO uint32_t CHCFGR2; /*!< DFSDM channel configuration register2, Address offset: 0x04 */
AnnaBridge 189:f392fc9709a3 435 __IO uint32_t CHAWSCDR; /*!< DFSDM channel analog watchdog and
AnnaBridge 189:f392fc9709a3 436 short circuit detector register, Address offset: 0x08 */
AnnaBridge 189:f392fc9709a3 437 __IO uint32_t CHWDATAR; /*!< DFSDM channel watchdog filter data register, Address offset: 0x0C */
AnnaBridge 189:f392fc9709a3 438 __IO uint32_t CHDATINR; /*!< DFSDM channel data input register, Address offset: 0x10 */
AnnaBridge 189:f392fc9709a3 439 } DFSDM_Channel_TypeDef;
AnnaBridge 189:f392fc9709a3 440
AnnaBridge 189:f392fc9709a3 441 /**
AnnaBridge 189:f392fc9709a3 442 * @brief Debug MCU
AnnaBridge 189:f392fc9709a3 443 */
AnnaBridge 189:f392fc9709a3 444
AnnaBridge 189:f392fc9709a3 445 typedef struct
AnnaBridge 189:f392fc9709a3 446 {
AnnaBridge 189:f392fc9709a3 447 __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 448 __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */
AnnaBridge 189:f392fc9709a3 449 __IO uint32_t APB1FZR1; /*!< Debug MCU APB1 freeze register 1, Address offset: 0x08 */
AnnaBridge 189:f392fc9709a3 450 __IO uint32_t APB1FZR2; /*!< Debug MCU APB1 freeze register 2, Address offset: 0x0C */
AnnaBridge 189:f392fc9709a3 451 __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x10 */
AnnaBridge 189:f392fc9709a3 452 } DBGMCU_TypeDef;
AnnaBridge 189:f392fc9709a3 453
AnnaBridge 189:f392fc9709a3 454
AnnaBridge 189:f392fc9709a3 455 /**
AnnaBridge 189:f392fc9709a3 456 * @brief DMA Controller
AnnaBridge 189:f392fc9709a3 457 */
AnnaBridge 189:f392fc9709a3 458
AnnaBridge 189:f392fc9709a3 459 typedef struct
AnnaBridge 189:f392fc9709a3 460 {
AnnaBridge 189:f392fc9709a3 461 __IO uint32_t CCR; /*!< DMA channel x configuration register */
AnnaBridge 189:f392fc9709a3 462 __IO uint32_t CNDTR; /*!< DMA channel x number of data register */
AnnaBridge 189:f392fc9709a3 463 __IO uint32_t CPAR; /*!< DMA channel x peripheral address register */
AnnaBridge 189:f392fc9709a3 464 __IO uint32_t CMAR; /*!< DMA channel x memory address register */
AnnaBridge 189:f392fc9709a3 465 } DMA_Channel_TypeDef;
AnnaBridge 189:f392fc9709a3 466
AnnaBridge 189:f392fc9709a3 467 typedef struct
AnnaBridge 189:f392fc9709a3 468 {
AnnaBridge 189:f392fc9709a3 469 __IO uint32_t ISR; /*!< DMA interrupt status register, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 470 __IO uint32_t IFCR; /*!< DMA interrupt flag clear register, Address offset: 0x04 */
AnnaBridge 189:f392fc9709a3 471 } DMA_TypeDef;
AnnaBridge 189:f392fc9709a3 472
AnnaBridge 189:f392fc9709a3 473 typedef struct
AnnaBridge 189:f392fc9709a3 474 {
AnnaBridge 189:f392fc9709a3 475 __IO uint32_t CSELR; /*!< DMA channel selection register */
AnnaBridge 189:f392fc9709a3 476 } DMA_Request_TypeDef;
AnnaBridge 189:f392fc9709a3 477
AnnaBridge 189:f392fc9709a3 478 /* Legacy define */
AnnaBridge 189:f392fc9709a3 479 #define DMA_request_TypeDef DMA_Request_TypeDef
AnnaBridge 189:f392fc9709a3 480
AnnaBridge 189:f392fc9709a3 481
AnnaBridge 189:f392fc9709a3 482 /**
AnnaBridge 189:f392fc9709a3 483 * @brief DMA2D Controller
AnnaBridge 189:f392fc9709a3 484 */
AnnaBridge 189:f392fc9709a3 485
AnnaBridge 189:f392fc9709a3 486 typedef struct
AnnaBridge 189:f392fc9709a3 487 {
AnnaBridge 189:f392fc9709a3 488 __IO uint32_t CR; /*!< DMA2D Control Register, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 489 __IO uint32_t ISR; /*!< DMA2D Interrupt Status Register, Address offset: 0x04 */
AnnaBridge 189:f392fc9709a3 490 __IO uint32_t IFCR; /*!< DMA2D Interrupt Flag Clear Register, Address offset: 0x08 */
AnnaBridge 189:f392fc9709a3 491 __IO uint32_t FGMAR; /*!< DMA2D Foreground Memory Address Register, Address offset: 0x0C */
AnnaBridge 189:f392fc9709a3 492 __IO uint32_t FGOR; /*!< DMA2D Foreground Offset Register, Address offset: 0x10 */
AnnaBridge 189:f392fc9709a3 493 __IO uint32_t BGMAR; /*!< DMA2D Background Memory Address Register, Address offset: 0x14 */
AnnaBridge 189:f392fc9709a3 494 __IO uint32_t BGOR; /*!< DMA2D Background Offset Register, Address offset: 0x18 */
AnnaBridge 189:f392fc9709a3 495 __IO uint32_t FGPFCCR; /*!< DMA2D Foreground PFC Control Register, Address offset: 0x1C */
AnnaBridge 189:f392fc9709a3 496 __IO uint32_t FGCOLR; /*!< DMA2D Foreground Color Register, Address offset: 0x20 */
AnnaBridge 189:f392fc9709a3 497 __IO uint32_t BGPFCCR; /*!< DMA2D Background PFC Control Register, Address offset: 0x24 */
AnnaBridge 189:f392fc9709a3 498 __IO uint32_t BGCOLR; /*!< DMA2D Background Color Register, Address offset: 0x28 */
AnnaBridge 189:f392fc9709a3 499 __IO uint32_t FGCMAR; /*!< DMA2D Foreground CLUT Memory Address Register, Address offset: 0x2C */
AnnaBridge 189:f392fc9709a3 500 __IO uint32_t BGCMAR; /*!< DMA2D Background CLUT Memory Address Register, Address offset: 0x30 */
AnnaBridge 189:f392fc9709a3 501 __IO uint32_t OPFCCR; /*!< DMA2D Output PFC Control Register, Address offset: 0x34 */
AnnaBridge 189:f392fc9709a3 502 __IO uint32_t OCOLR; /*!< DMA2D Output Color Register, Address offset: 0x38 */
AnnaBridge 189:f392fc9709a3 503 __IO uint32_t OMAR; /*!< DMA2D Output Memory Address Register, Address offset: 0x3C */
AnnaBridge 189:f392fc9709a3 504 __IO uint32_t OOR; /*!< DMA2D Output Offset Register, Address offset: 0x40 */
AnnaBridge 189:f392fc9709a3 505 __IO uint32_t NLR; /*!< DMA2D Number of Line Register, Address offset: 0x44 */
AnnaBridge 189:f392fc9709a3 506 __IO uint32_t LWR; /*!< DMA2D Line Watermark Register, Address offset: 0x48 */
AnnaBridge 189:f392fc9709a3 507 __IO uint32_t AMTCR; /*!< DMA2D AHB Master Timer Configuration Register, Address offset: 0x4C */
AnnaBridge 189:f392fc9709a3 508 uint32_t RESERVED[236]; /*!< Reserved, Address offset: 0x50-0x3FF */
AnnaBridge 189:f392fc9709a3 509 __IO uint32_t FGCLUT[256]; /*!< DMA2D Foreground CLUT, Address offset:0x400-0x7FF */
AnnaBridge 189:f392fc9709a3 510 __IO uint32_t BGCLUT[256]; /*!< DMA2D Background CLUT, Address offset:0x800-0xBFF */
AnnaBridge 189:f392fc9709a3 511 } DMA2D_TypeDef;
AnnaBridge 189:f392fc9709a3 512
AnnaBridge 189:f392fc9709a3 513 /**
AnnaBridge 189:f392fc9709a3 514 * @brief External Interrupt/Event Controller
AnnaBridge 189:f392fc9709a3 515 */
AnnaBridge 189:f392fc9709a3 516
AnnaBridge 189:f392fc9709a3 517 typedef struct
AnnaBridge 189:f392fc9709a3 518 {
AnnaBridge 189:f392fc9709a3 519 __IO uint32_t IMR1; /*!< EXTI Interrupt mask register 1, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 520 __IO uint32_t EMR1; /*!< EXTI Event mask register 1, Address offset: 0x04 */
AnnaBridge 189:f392fc9709a3 521 __IO uint32_t RTSR1; /*!< EXTI Rising trigger selection register 1, Address offset: 0x08 */
AnnaBridge 189:f392fc9709a3 522 __IO uint32_t FTSR1; /*!< EXTI Falling trigger selection register 1, Address offset: 0x0C */
AnnaBridge 189:f392fc9709a3 523 __IO uint32_t SWIER1; /*!< EXTI Software interrupt event register 1, Address offset: 0x10 */
AnnaBridge 189:f392fc9709a3 524 __IO uint32_t PR1; /*!< EXTI Pending register 1, Address offset: 0x14 */
AnnaBridge 189:f392fc9709a3 525 uint32_t RESERVED1; /*!< Reserved, 0x18 */
AnnaBridge 189:f392fc9709a3 526 uint32_t RESERVED2; /*!< Reserved, 0x1C */
AnnaBridge 189:f392fc9709a3 527 __IO uint32_t IMR2; /*!< EXTI Interrupt mask register 2, Address offset: 0x20 */
AnnaBridge 189:f392fc9709a3 528 __IO uint32_t EMR2; /*!< EXTI Event mask register 2, Address offset: 0x24 */
AnnaBridge 189:f392fc9709a3 529 __IO uint32_t RTSR2; /*!< EXTI Rising trigger selection register 2, Address offset: 0x28 */
AnnaBridge 189:f392fc9709a3 530 __IO uint32_t FTSR2; /*!< EXTI Falling trigger selection register 2, Address offset: 0x2C */
AnnaBridge 189:f392fc9709a3 531 __IO uint32_t SWIER2; /*!< EXTI Software interrupt event register 2, Address offset: 0x30 */
AnnaBridge 189:f392fc9709a3 532 __IO uint32_t PR2; /*!< EXTI Pending register 2, Address offset: 0x34 */
AnnaBridge 189:f392fc9709a3 533 } EXTI_TypeDef;
AnnaBridge 189:f392fc9709a3 534
AnnaBridge 189:f392fc9709a3 535
AnnaBridge 189:f392fc9709a3 536 /**
AnnaBridge 189:f392fc9709a3 537 * @brief Firewall
AnnaBridge 189:f392fc9709a3 538 */
AnnaBridge 189:f392fc9709a3 539
AnnaBridge 189:f392fc9709a3 540 typedef struct
AnnaBridge 189:f392fc9709a3 541 {
AnnaBridge 189:f392fc9709a3 542 __IO uint32_t CSSA; /*!< Code Segment Start Address register, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 543 __IO uint32_t CSL; /*!< Code Segment Length register, Address offset: 0x04 */
AnnaBridge 189:f392fc9709a3 544 __IO uint32_t NVDSSA; /*!< NON volatile data Segment Start Address register, Address offset: 0x08 */
AnnaBridge 189:f392fc9709a3 545 __IO uint32_t NVDSL; /*!< NON volatile data Segment Length register, Address offset: 0x0C */
AnnaBridge 189:f392fc9709a3 546 __IO uint32_t VDSSA ; /*!< Volatile data Segment Start Address register, Address offset: 0x10 */
AnnaBridge 189:f392fc9709a3 547 __IO uint32_t VDSL ; /*!< Volatile data Segment Length register, Address offset: 0x14 */
AnnaBridge 189:f392fc9709a3 548 uint32_t RESERVED1; /*!< Reserved1, Address offset: 0x18 */
AnnaBridge 189:f392fc9709a3 549 uint32_t RESERVED2; /*!< Reserved2, Address offset: 0x1C */
AnnaBridge 189:f392fc9709a3 550 __IO uint32_t CR ; /*!< Configuration register, Address offset: 0x20 */
AnnaBridge 189:f392fc9709a3 551 } FIREWALL_TypeDef;
AnnaBridge 189:f392fc9709a3 552
AnnaBridge 189:f392fc9709a3 553
AnnaBridge 189:f392fc9709a3 554 /**
AnnaBridge 189:f392fc9709a3 555 * @brief FLASH Registers
AnnaBridge 189:f392fc9709a3 556 */
AnnaBridge 189:f392fc9709a3 557
AnnaBridge 189:f392fc9709a3 558 typedef struct
AnnaBridge 189:f392fc9709a3 559 {
AnnaBridge 189:f392fc9709a3 560 __IO uint32_t ACR; /*!< FLASH access control register, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 561 __IO uint32_t PDKEYR; /*!< FLASH power down key register, Address offset: 0x04 */
AnnaBridge 189:f392fc9709a3 562 __IO uint32_t KEYR; /*!< FLASH key register, Address offset: 0x08 */
AnnaBridge 189:f392fc9709a3 563 __IO uint32_t OPTKEYR; /*!< FLASH option key register, Address offset: 0x0C */
AnnaBridge 189:f392fc9709a3 564 __IO uint32_t SR; /*!< FLASH status register, Address offset: 0x10 */
AnnaBridge 189:f392fc9709a3 565 __IO uint32_t CR; /*!< FLASH control register, Address offset: 0x14 */
AnnaBridge 189:f392fc9709a3 566 __IO uint32_t ECCR; /*!< FLASH ECC register, Address offset: 0x18 */
AnnaBridge 189:f392fc9709a3 567 __IO uint32_t RESERVED1; /*!< Reserved1, Address offset: 0x1C */
AnnaBridge 189:f392fc9709a3 568 __IO uint32_t OPTR; /*!< FLASH option register, Address offset: 0x20 */
AnnaBridge 189:f392fc9709a3 569 __IO uint32_t PCROP1SR; /*!< FLASH bank1 PCROP start address register, Address offset: 0x24 */
AnnaBridge 189:f392fc9709a3 570 __IO uint32_t PCROP1ER; /*!< FLASH bank1 PCROP end address register, Address offset: 0x28 */
AnnaBridge 189:f392fc9709a3 571 __IO uint32_t WRP1AR; /*!< FLASH bank1 WRP area A address register, Address offset: 0x2C */
AnnaBridge 189:f392fc9709a3 572 __IO uint32_t WRP1BR; /*!< FLASH bank1 WRP area B address register, Address offset: 0x30 */
AnnaBridge 189:f392fc9709a3 573 uint32_t RESERVED2[4]; /*!< Reserved2, Address offset: 0x34-0x40 */
AnnaBridge 189:f392fc9709a3 574 __IO uint32_t PCROP2SR; /*!< FLASH bank2 PCROP start address register, Address offset: 0x44 */
AnnaBridge 189:f392fc9709a3 575 __IO uint32_t PCROP2ER; /*!< FLASH bank2 PCROP end address register, Address offset: 0x48 */
AnnaBridge 189:f392fc9709a3 576 __IO uint32_t WRP2AR; /*!< FLASH bank2 WRP area A address register, Address offset: 0x4C */
AnnaBridge 189:f392fc9709a3 577 __IO uint32_t WRP2BR; /*!< FLASH bank2 WRP area B address register, Address offset: 0x50 */
AnnaBridge 189:f392fc9709a3 578 } FLASH_TypeDef;
AnnaBridge 189:f392fc9709a3 579
AnnaBridge 189:f392fc9709a3 580
AnnaBridge 189:f392fc9709a3 581 /**
AnnaBridge 189:f392fc9709a3 582 * @brief Flexible Memory Controller
AnnaBridge 189:f392fc9709a3 583 */
AnnaBridge 189:f392fc9709a3 584
AnnaBridge 189:f392fc9709a3 585 typedef struct
AnnaBridge 189:f392fc9709a3 586 {
AnnaBridge 189:f392fc9709a3 587 __IO uint32_t BTCR[8]; /*!< NOR/PSRAM chip-select control register(BCR) and chip-select timing register(BTR), Address offset: 0x00-1C */
AnnaBridge 189:f392fc9709a3 588 } FMC_Bank1_TypeDef;
AnnaBridge 189:f392fc9709a3 589
AnnaBridge 189:f392fc9709a3 590 /**
AnnaBridge 189:f392fc9709a3 591 * @brief Flexible Memory Controller Bank1E
AnnaBridge 189:f392fc9709a3 592 */
AnnaBridge 189:f392fc9709a3 593
AnnaBridge 189:f392fc9709a3 594 typedef struct
AnnaBridge 189:f392fc9709a3 595 {
AnnaBridge 189:f392fc9709a3 596 __IO uint32_t BWTR[7]; /*!< NOR/PSRAM write timing registers, Address offset: 0x104-0x11C */
AnnaBridge 189:f392fc9709a3 597 } FMC_Bank1E_TypeDef;
AnnaBridge 189:f392fc9709a3 598
AnnaBridge 189:f392fc9709a3 599 /**
AnnaBridge 189:f392fc9709a3 600 * @brief Flexible Memory Controller Bank3
AnnaBridge 189:f392fc9709a3 601 */
AnnaBridge 189:f392fc9709a3 602
AnnaBridge 189:f392fc9709a3 603 typedef struct
AnnaBridge 189:f392fc9709a3 604 {
AnnaBridge 189:f392fc9709a3 605 __IO uint32_t PCR; /*!< NAND Flash control register, Address offset: 0x80 */
AnnaBridge 189:f392fc9709a3 606 __IO uint32_t SR; /*!< NAND Flash FIFO status and interrupt register, Address offset: 0x84 */
AnnaBridge 189:f392fc9709a3 607 __IO uint32_t PMEM; /*!< NAND Flash Common memory space timing register, Address offset: 0x88 */
AnnaBridge 189:f392fc9709a3 608 __IO uint32_t PATT; /*!< NAND Flash Attribute memory space timing register, Address offset: 0x8C */
AnnaBridge 189:f392fc9709a3 609 uint32_t RESERVED0; /*!< Reserved, 0x90 */
AnnaBridge 189:f392fc9709a3 610 __IO uint32_t ECCR; /*!< NAND Flash ECC result registers, Address offset: 0x94 */
AnnaBridge 189:f392fc9709a3 611 } FMC_Bank3_TypeDef;
AnnaBridge 189:f392fc9709a3 612
AnnaBridge 189:f392fc9709a3 613 /**
AnnaBridge 189:f392fc9709a3 614 * @brief General Purpose I/O
AnnaBridge 189:f392fc9709a3 615 */
AnnaBridge 189:f392fc9709a3 616
AnnaBridge 189:f392fc9709a3 617 typedef struct
AnnaBridge 189:f392fc9709a3 618 {
AnnaBridge 189:f392fc9709a3 619 __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 620 __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
AnnaBridge 189:f392fc9709a3 621 __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
AnnaBridge 189:f392fc9709a3 622 __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
AnnaBridge 189:f392fc9709a3 623 __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
AnnaBridge 189:f392fc9709a3 624 __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
AnnaBridge 189:f392fc9709a3 625 __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */
AnnaBridge 189:f392fc9709a3 626 __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
AnnaBridge 189:f392fc9709a3 627 __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */
AnnaBridge 189:f392fc9709a3 628 __IO uint32_t BRR; /*!< GPIO Bit Reset register, Address offset: 0x28 */
AnnaBridge 189:f392fc9709a3 629
AnnaBridge 189:f392fc9709a3 630 } GPIO_TypeDef;
AnnaBridge 189:f392fc9709a3 631
AnnaBridge 189:f392fc9709a3 632
AnnaBridge 189:f392fc9709a3 633 /**
AnnaBridge 189:f392fc9709a3 634 * @brief Inter-integrated Circuit Interface
AnnaBridge 189:f392fc9709a3 635 */
AnnaBridge 189:f392fc9709a3 636
AnnaBridge 189:f392fc9709a3 637 typedef struct
AnnaBridge 189:f392fc9709a3 638 {
AnnaBridge 189:f392fc9709a3 639 __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 640 __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
AnnaBridge 189:f392fc9709a3 641 __IO uint32_t OAR1; /*!< I2C Own address 1 register, Address offset: 0x08 */
AnnaBridge 189:f392fc9709a3 642 __IO uint32_t OAR2; /*!< I2C Own address 2 register, Address offset: 0x0C */
AnnaBridge 189:f392fc9709a3 643 __IO uint32_t TIMINGR; /*!< I2C Timing register, Address offset: 0x10 */
AnnaBridge 189:f392fc9709a3 644 __IO uint32_t TIMEOUTR; /*!< I2C Timeout register, Address offset: 0x14 */
AnnaBridge 189:f392fc9709a3 645 __IO uint32_t ISR; /*!< I2C Interrupt and status register, Address offset: 0x18 */
AnnaBridge 189:f392fc9709a3 646 __IO uint32_t ICR; /*!< I2C Interrupt clear register, Address offset: 0x1C */
AnnaBridge 189:f392fc9709a3 647 __IO uint32_t PECR; /*!< I2C PEC register, Address offset: 0x20 */
AnnaBridge 189:f392fc9709a3 648 __IO uint32_t RXDR; /*!< I2C Receive data register, Address offset: 0x24 */
AnnaBridge 189:f392fc9709a3 649 __IO uint32_t TXDR; /*!< I2C Transmit data register, Address offset: 0x28 */
AnnaBridge 189:f392fc9709a3 650 } I2C_TypeDef;
AnnaBridge 189:f392fc9709a3 651
AnnaBridge 189:f392fc9709a3 652 /**
AnnaBridge 189:f392fc9709a3 653 * @brief Independent WATCHDOG
AnnaBridge 189:f392fc9709a3 654 */
AnnaBridge 189:f392fc9709a3 655
AnnaBridge 189:f392fc9709a3 656 typedef struct
AnnaBridge 189:f392fc9709a3 657 {
AnnaBridge 189:f392fc9709a3 658 __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 659 __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
AnnaBridge 189:f392fc9709a3 660 __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
AnnaBridge 189:f392fc9709a3 661 __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
AnnaBridge 189:f392fc9709a3 662 __IO uint32_t WINR; /*!< IWDG Window register, Address offset: 0x10 */
AnnaBridge 189:f392fc9709a3 663 } IWDG_TypeDef;
AnnaBridge 189:f392fc9709a3 664
AnnaBridge 189:f392fc9709a3 665 /**
AnnaBridge 189:f392fc9709a3 666 * @brief LCD
AnnaBridge 189:f392fc9709a3 667 */
AnnaBridge 189:f392fc9709a3 668
AnnaBridge 189:f392fc9709a3 669 typedef struct
AnnaBridge 189:f392fc9709a3 670 {
AnnaBridge 189:f392fc9709a3 671 __IO uint32_t CR; /*!< LCD control register, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 672 __IO uint32_t FCR; /*!< LCD frame control register, Address offset: 0x04 */
AnnaBridge 189:f392fc9709a3 673 __IO uint32_t SR; /*!< LCD status register, Address offset: 0x08 */
AnnaBridge 189:f392fc9709a3 674 __IO uint32_t CLR; /*!< LCD clear register, Address offset: 0x0C */
AnnaBridge 189:f392fc9709a3 675 uint32_t RESERVED; /*!< Reserved, Address offset: 0x10 */
AnnaBridge 189:f392fc9709a3 676 __IO uint32_t RAM[16]; /*!< LCD display memory, Address offset: 0x14-0x50 */
AnnaBridge 189:f392fc9709a3 677 } LCD_TypeDef;
AnnaBridge 189:f392fc9709a3 678
AnnaBridge 189:f392fc9709a3 679 /**
AnnaBridge 189:f392fc9709a3 680 * @brief LPTIMER
AnnaBridge 189:f392fc9709a3 681 */
AnnaBridge 189:f392fc9709a3 682 typedef struct
AnnaBridge 189:f392fc9709a3 683 {
AnnaBridge 189:f392fc9709a3 684 __IO uint32_t ISR; /*!< LPTIM Interrupt and Status register, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 685 __IO uint32_t ICR; /*!< LPTIM Interrupt Clear register, Address offset: 0x04 */
AnnaBridge 189:f392fc9709a3 686 __IO uint32_t IER; /*!< LPTIM Interrupt Enable register, Address offset: 0x08 */
AnnaBridge 189:f392fc9709a3 687 __IO uint32_t CFGR; /*!< LPTIM Configuration register, Address offset: 0x0C */
AnnaBridge 189:f392fc9709a3 688 __IO uint32_t CR; /*!< LPTIM Control register, Address offset: 0x10 */
AnnaBridge 189:f392fc9709a3 689 __IO uint32_t CMP; /*!< LPTIM Compare register, Address offset: 0x14 */
AnnaBridge 189:f392fc9709a3 690 __IO uint32_t ARR; /*!< LPTIM Autoreload register, Address offset: 0x18 */
AnnaBridge 189:f392fc9709a3 691 __IO uint32_t CNT; /*!< LPTIM Counter register, Address offset: 0x1C */
AnnaBridge 189:f392fc9709a3 692 __IO uint32_t OR; /*!< LPTIM Option register, Address offset: 0x20 */
AnnaBridge 189:f392fc9709a3 693 } LPTIM_TypeDef;
AnnaBridge 189:f392fc9709a3 694
AnnaBridge 189:f392fc9709a3 695 /**
AnnaBridge 189:f392fc9709a3 696 * @brief Operational Amplifier (OPAMP)
AnnaBridge 189:f392fc9709a3 697 */
AnnaBridge 189:f392fc9709a3 698
AnnaBridge 189:f392fc9709a3 699 typedef struct
AnnaBridge 189:f392fc9709a3 700 {
AnnaBridge 189:f392fc9709a3 701 __IO uint32_t CSR; /*!< OPAMP control/status register, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 702 __IO uint32_t OTR; /*!< OPAMP offset trimming register for normal mode, Address offset: 0x04 */
AnnaBridge 189:f392fc9709a3 703 __IO uint32_t LPOTR; /*!< OPAMP offset trimming register for low power mode, Address offset: 0x08 */
AnnaBridge 189:f392fc9709a3 704 } OPAMP_TypeDef;
AnnaBridge 189:f392fc9709a3 705
AnnaBridge 189:f392fc9709a3 706 typedef struct
AnnaBridge 189:f392fc9709a3 707 {
AnnaBridge 189:f392fc9709a3 708 __IO uint32_t CSR; /*!< OPAMP control/status register, used for bits common to several OPAMP instances, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 709 } OPAMP_Common_TypeDef;
AnnaBridge 189:f392fc9709a3 710
AnnaBridge 189:f392fc9709a3 711 /**
AnnaBridge 189:f392fc9709a3 712 * @brief Power Control
AnnaBridge 189:f392fc9709a3 713 */
AnnaBridge 189:f392fc9709a3 714
AnnaBridge 189:f392fc9709a3 715 typedef struct
AnnaBridge 189:f392fc9709a3 716 {
AnnaBridge 189:f392fc9709a3 717 __IO uint32_t CR1; /*!< PWR power control register 1, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 718 __IO uint32_t CR2; /*!< PWR power control register 2, Address offset: 0x04 */
AnnaBridge 189:f392fc9709a3 719 __IO uint32_t CR3; /*!< PWR power control register 3, Address offset: 0x08 */
AnnaBridge 189:f392fc9709a3 720 __IO uint32_t CR4; /*!< PWR power control register 4, Address offset: 0x0C */
AnnaBridge 189:f392fc9709a3 721 __IO uint32_t SR1; /*!< PWR power status register 1, Address offset: 0x10 */
AnnaBridge 189:f392fc9709a3 722 __IO uint32_t SR2; /*!< PWR power status register 2, Address offset: 0x14 */
AnnaBridge 189:f392fc9709a3 723 __IO uint32_t SCR; /*!< PWR power status reset register, Address offset: 0x18 */
AnnaBridge 189:f392fc9709a3 724 uint32_t RESERVED; /*!< Reserved, Address offset: 0x1C */
AnnaBridge 189:f392fc9709a3 725 __IO uint32_t PUCRA; /*!< Pull_up control register of portA, Address offset: 0x20 */
AnnaBridge 189:f392fc9709a3 726 __IO uint32_t PDCRA; /*!< Pull_Down control register of portA, Address offset: 0x24 */
AnnaBridge 189:f392fc9709a3 727 __IO uint32_t PUCRB; /*!< Pull_up control register of portB, Address offset: 0x28 */
AnnaBridge 189:f392fc9709a3 728 __IO uint32_t PDCRB; /*!< Pull_Down control register of portB, Address offset: 0x2C */
AnnaBridge 189:f392fc9709a3 729 __IO uint32_t PUCRC; /*!< Pull_up control register of portC, Address offset: 0x30 */
AnnaBridge 189:f392fc9709a3 730 __IO uint32_t PDCRC; /*!< Pull_Down control register of portC, Address offset: 0x34 */
AnnaBridge 189:f392fc9709a3 731 __IO uint32_t PUCRD; /*!< Pull_up control register of portD, Address offset: 0x38 */
AnnaBridge 189:f392fc9709a3 732 __IO uint32_t PDCRD; /*!< Pull_Down control register of portD, Address offset: 0x3C */
AnnaBridge 189:f392fc9709a3 733 __IO uint32_t PUCRE; /*!< Pull_up control register of portE, Address offset: 0x40 */
AnnaBridge 189:f392fc9709a3 734 __IO uint32_t PDCRE; /*!< Pull_Down control register of portE, Address offset: 0x44 */
AnnaBridge 189:f392fc9709a3 735 __IO uint32_t PUCRF; /*!< Pull_up control register of portF, Address offset: 0x48 */
AnnaBridge 189:f392fc9709a3 736 __IO uint32_t PDCRF; /*!< Pull_Down control register of portF, Address offset: 0x4C */
AnnaBridge 189:f392fc9709a3 737 __IO uint32_t PUCRG; /*!< Pull_up control register of portG, Address offset: 0x50 */
AnnaBridge 189:f392fc9709a3 738 __IO uint32_t PDCRG; /*!< Pull_Down control register of portG, Address offset: 0x54 */
AnnaBridge 189:f392fc9709a3 739 __IO uint32_t PUCRH; /*!< Pull_up control register of portH, Address offset: 0x58 */
AnnaBridge 189:f392fc9709a3 740 __IO uint32_t PDCRH; /*!< Pull_Down control register of portH, Address offset: 0x5C */
AnnaBridge 189:f392fc9709a3 741 __IO uint32_t PUCRI; /*!< Pull_up control register of portI, Address offset: 0x60 */
AnnaBridge 189:f392fc9709a3 742 __IO uint32_t PDCRI; /*!< Pull_Down control register of portI, Address offset: 0x64 */
AnnaBridge 189:f392fc9709a3 743 } PWR_TypeDef;
AnnaBridge 189:f392fc9709a3 744
AnnaBridge 189:f392fc9709a3 745
AnnaBridge 189:f392fc9709a3 746 /**
AnnaBridge 189:f392fc9709a3 747 * @brief QUAD Serial Peripheral Interface
AnnaBridge 189:f392fc9709a3 748 */
AnnaBridge 189:f392fc9709a3 749
AnnaBridge 189:f392fc9709a3 750 typedef struct
AnnaBridge 189:f392fc9709a3 751 {
AnnaBridge 189:f392fc9709a3 752 __IO uint32_t CR; /*!< QUADSPI Control register, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 753 __IO uint32_t DCR; /*!< QUADSPI Device Configuration register, Address offset: 0x04 */
AnnaBridge 189:f392fc9709a3 754 __IO uint32_t SR; /*!< QUADSPI Status register, Address offset: 0x08 */
AnnaBridge 189:f392fc9709a3 755 __IO uint32_t FCR; /*!< QUADSPI Flag Clear register, Address offset: 0x0C */
AnnaBridge 189:f392fc9709a3 756 __IO uint32_t DLR; /*!< QUADSPI Data Length register, Address offset: 0x10 */
AnnaBridge 189:f392fc9709a3 757 __IO uint32_t CCR; /*!< QUADSPI Communication Configuration register, Address offset: 0x14 */
AnnaBridge 189:f392fc9709a3 758 __IO uint32_t AR; /*!< QUADSPI Address register, Address offset: 0x18 */
AnnaBridge 189:f392fc9709a3 759 __IO uint32_t ABR; /*!< QUADSPI Alternate Bytes register, Address offset: 0x1C */
AnnaBridge 189:f392fc9709a3 760 __IO uint32_t DR; /*!< QUADSPI Data register, Address offset: 0x20 */
AnnaBridge 189:f392fc9709a3 761 __IO uint32_t PSMKR; /*!< QUADSPI Polling Status Mask register, Address offset: 0x24 */
AnnaBridge 189:f392fc9709a3 762 __IO uint32_t PSMAR; /*!< QUADSPI Polling Status Match register, Address offset: 0x28 */
AnnaBridge 189:f392fc9709a3 763 __IO uint32_t PIR; /*!< QUADSPI Polling Interval register, Address offset: 0x2C */
AnnaBridge 189:f392fc9709a3 764 __IO uint32_t LPTR; /*!< QUADSPI Low Power Timeout register, Address offset: 0x30 */
AnnaBridge 189:f392fc9709a3 765 } QUADSPI_TypeDef;
AnnaBridge 189:f392fc9709a3 766
AnnaBridge 189:f392fc9709a3 767
AnnaBridge 189:f392fc9709a3 768 /**
AnnaBridge 189:f392fc9709a3 769 * @brief Reset and Clock Control
AnnaBridge 189:f392fc9709a3 770 */
AnnaBridge 189:f392fc9709a3 771
AnnaBridge 189:f392fc9709a3 772 typedef struct
AnnaBridge 189:f392fc9709a3 773 {
AnnaBridge 189:f392fc9709a3 774 __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 775 __IO uint32_t ICSCR; /*!< RCC internal clock sources calibration register, Address offset: 0x04 */
AnnaBridge 189:f392fc9709a3 776 __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x08 */
AnnaBridge 189:f392fc9709a3 777 __IO uint32_t PLLCFGR; /*!< RCC system PLL configuration register, Address offset: 0x0C */
AnnaBridge 189:f392fc9709a3 778 __IO uint32_t PLLSAI1CFGR; /*!< RCC PLL SAI1 configuration register, Address offset: 0x10 */
AnnaBridge 189:f392fc9709a3 779 __IO uint32_t PLLSAI2CFGR; /*!< RCC PLL SAI2 configuration register, Address offset: 0x14 */
AnnaBridge 189:f392fc9709a3 780 __IO uint32_t CIER; /*!< RCC clock interrupt enable register, Address offset: 0x18 */
AnnaBridge 189:f392fc9709a3 781 __IO uint32_t CIFR; /*!< RCC clock interrupt flag register, Address offset: 0x1C */
AnnaBridge 189:f392fc9709a3 782 __IO uint32_t CICR; /*!< RCC clock interrupt clear register, Address offset: 0x20 */
AnnaBridge 189:f392fc9709a3 783 uint32_t RESERVED0; /*!< Reserved, Address offset: 0x24 */
AnnaBridge 189:f392fc9709a3 784 __IO uint32_t AHB1RSTR; /*!< RCC AHB1 peripheral reset register, Address offset: 0x28 */
AnnaBridge 189:f392fc9709a3 785 __IO uint32_t AHB2RSTR; /*!< RCC AHB2 peripheral reset register, Address offset: 0x2C */
AnnaBridge 189:f392fc9709a3 786 __IO uint32_t AHB3RSTR; /*!< RCC AHB3 peripheral reset register, Address offset: 0x30 */
AnnaBridge 189:f392fc9709a3 787 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x34 */
AnnaBridge 189:f392fc9709a3 788 __IO uint32_t APB1RSTR1; /*!< RCC APB1 peripheral reset register 1, Address offset: 0x38 */
AnnaBridge 189:f392fc9709a3 789 __IO uint32_t APB1RSTR2; /*!< RCC APB1 peripheral reset register 2, Address offset: 0x3C */
AnnaBridge 189:f392fc9709a3 790 __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x40 */
AnnaBridge 189:f392fc9709a3 791 uint32_t RESERVED2; /*!< Reserved, Address offset: 0x44 */
AnnaBridge 189:f392fc9709a3 792 __IO uint32_t AHB1ENR; /*!< RCC AHB1 peripheral clocks enable register, Address offset: 0x48 */
AnnaBridge 189:f392fc9709a3 793 __IO uint32_t AHB2ENR; /*!< RCC AHB2 peripheral clocks enable register, Address offset: 0x4C */
AnnaBridge 189:f392fc9709a3 794 __IO uint32_t AHB3ENR; /*!< RCC AHB3 peripheral clocks enable register, Address offset: 0x50 */
AnnaBridge 189:f392fc9709a3 795 uint32_t RESERVED3; /*!< Reserved, Address offset: 0x54 */
AnnaBridge 189:f392fc9709a3 796 __IO uint32_t APB1ENR1; /*!< RCC APB1 peripheral clocks enable register 1, Address offset: 0x58 */
AnnaBridge 189:f392fc9709a3 797 __IO uint32_t APB1ENR2; /*!< RCC APB1 peripheral clocks enable register 2, Address offset: 0x5C */
AnnaBridge 189:f392fc9709a3 798 __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clocks enable register, Address offset: 0x60 */
AnnaBridge 189:f392fc9709a3 799 uint32_t RESERVED4; /*!< Reserved, Address offset: 0x64 */
AnnaBridge 189:f392fc9709a3 800 __IO uint32_t AHB1SMENR; /*!< RCC AHB1 peripheral clocks enable in sleep and stop modes register, Address offset: 0x68 */
AnnaBridge 189:f392fc9709a3 801 __IO uint32_t AHB2SMENR; /*!< RCC AHB2 peripheral clocks enable in sleep and stop modes register, Address offset: 0x6C */
AnnaBridge 189:f392fc9709a3 802 __IO uint32_t AHB3SMENR; /*!< RCC AHB3 peripheral clocks enable in sleep and stop modes register, Address offset: 0x70 */
AnnaBridge 189:f392fc9709a3 803 uint32_t RESERVED5; /*!< Reserved, Address offset: 0x74 */
AnnaBridge 189:f392fc9709a3 804 __IO uint32_t APB1SMENR1; /*!< RCC APB1 peripheral clocks enable in sleep mode and stop modes register 1, Address offset: 0x78 */
AnnaBridge 189:f392fc9709a3 805 __IO uint32_t APB1SMENR2; /*!< RCC APB1 peripheral clocks enable in sleep mode and stop modes register 2, Address offset: 0x7C */
AnnaBridge 189:f392fc9709a3 806 __IO uint32_t APB2SMENR; /*!< RCC APB2 peripheral clocks enable in sleep mode and stop modes register, Address offset: 0x80 */
AnnaBridge 189:f392fc9709a3 807 uint32_t RESERVED6; /*!< Reserved, Address offset: 0x84 */
AnnaBridge 189:f392fc9709a3 808 __IO uint32_t CCIPR; /*!< RCC peripherals independent clock configuration register, Address offset: 0x88 */
AnnaBridge 189:f392fc9709a3 809 uint32_t RESERVED7; /*!< Reserved, Address offset: 0x8C */
AnnaBridge 189:f392fc9709a3 810 __IO uint32_t BDCR; /*!< RCC backup domain control register, Address offset: 0x90 */
AnnaBridge 189:f392fc9709a3 811 __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x94 */
AnnaBridge 189:f392fc9709a3 812 __IO uint32_t CRRCR; /*!< RCC clock recovery RC register, Address offset: 0x98 */
AnnaBridge 189:f392fc9709a3 813 __IO uint32_t CCIPR2; /*!< RCC peripherals independent clock configuration register 2, Address offset: 0x9C */
AnnaBridge 189:f392fc9709a3 814 } RCC_TypeDef;
AnnaBridge 189:f392fc9709a3 815
AnnaBridge 189:f392fc9709a3 816 /**
AnnaBridge 189:f392fc9709a3 817 * @brief Real-Time Clock
AnnaBridge 189:f392fc9709a3 818 */
AnnaBridge 189:f392fc9709a3 819
AnnaBridge 189:f392fc9709a3 820 typedef struct
AnnaBridge 189:f392fc9709a3 821 {
AnnaBridge 189:f392fc9709a3 822 __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 823 __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
AnnaBridge 189:f392fc9709a3 824 __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */
AnnaBridge 189:f392fc9709a3 825 __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */
AnnaBridge 189:f392fc9709a3 826 __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
AnnaBridge 189:f392fc9709a3 827 __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */
AnnaBridge 189:f392fc9709a3 828 uint32_t reserved; /*!< Reserved */
AnnaBridge 189:f392fc9709a3 829 __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */
AnnaBridge 189:f392fc9709a3 830 __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */
AnnaBridge 189:f392fc9709a3 831 __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
AnnaBridge 189:f392fc9709a3 832 __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */
AnnaBridge 189:f392fc9709a3 833 __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */
AnnaBridge 189:f392fc9709a3 834 __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
AnnaBridge 189:f392fc9709a3 835 __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
AnnaBridge 189:f392fc9709a3 836 __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */
AnnaBridge 189:f392fc9709a3 837 __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */
AnnaBridge 189:f392fc9709a3 838 __IO uint32_t TAMPCR; /*!< RTC tamper configuration register, Address offset: 0x40 */
AnnaBridge 189:f392fc9709a3 839 __IO uint32_t ALRMASSR; /*!< RTC alarm A sub second register, Address offset: 0x44 */
AnnaBridge 189:f392fc9709a3 840 __IO uint32_t ALRMBSSR; /*!< RTC alarm B sub second register, Address offset: 0x48 */
AnnaBridge 189:f392fc9709a3 841 __IO uint32_t OR; /*!< RTC option register, Address offset: 0x4C */
AnnaBridge 189:f392fc9709a3 842 __IO uint32_t BKP0R; /*!< RTC backup register 0, Address offset: 0x50 */
AnnaBridge 189:f392fc9709a3 843 __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */
AnnaBridge 189:f392fc9709a3 844 __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */
AnnaBridge 189:f392fc9709a3 845 __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */
AnnaBridge 189:f392fc9709a3 846 __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */
AnnaBridge 189:f392fc9709a3 847 __IO uint32_t BKP5R; /*!< RTC backup register 5, Address offset: 0x64 */
AnnaBridge 189:f392fc9709a3 848 __IO uint32_t BKP6R; /*!< RTC backup register 6, Address offset: 0x68 */
AnnaBridge 189:f392fc9709a3 849 __IO uint32_t BKP7R; /*!< RTC backup register 7, Address offset: 0x6C */
AnnaBridge 189:f392fc9709a3 850 __IO uint32_t BKP8R; /*!< RTC backup register 8, Address offset: 0x70 */
AnnaBridge 189:f392fc9709a3 851 __IO uint32_t BKP9R; /*!< RTC backup register 9, Address offset: 0x74 */
AnnaBridge 189:f392fc9709a3 852 __IO uint32_t BKP10R; /*!< RTC backup register 10, Address offset: 0x78 */
AnnaBridge 189:f392fc9709a3 853 __IO uint32_t BKP11R; /*!< RTC backup register 11, Address offset: 0x7C */
AnnaBridge 189:f392fc9709a3 854 __IO uint32_t BKP12R; /*!< RTC backup register 12, Address offset: 0x80 */
AnnaBridge 189:f392fc9709a3 855 __IO uint32_t BKP13R; /*!< RTC backup register 13, Address offset: 0x84 */
AnnaBridge 189:f392fc9709a3 856 __IO uint32_t BKP14R; /*!< RTC backup register 14, Address offset: 0x88 */
AnnaBridge 189:f392fc9709a3 857 __IO uint32_t BKP15R; /*!< RTC backup register 15, Address offset: 0x8C */
AnnaBridge 189:f392fc9709a3 858 __IO uint32_t BKP16R; /*!< RTC backup register 16, Address offset: 0x90 */
AnnaBridge 189:f392fc9709a3 859 __IO uint32_t BKP17R; /*!< RTC backup register 17, Address offset: 0x94 */
AnnaBridge 189:f392fc9709a3 860 __IO uint32_t BKP18R; /*!< RTC backup register 18, Address offset: 0x98 */
AnnaBridge 189:f392fc9709a3 861 __IO uint32_t BKP19R; /*!< RTC backup register 19, Address offset: 0x9C */
AnnaBridge 189:f392fc9709a3 862 __IO uint32_t BKP20R; /*!< RTC backup register 20, Address offset: 0xA0 */
AnnaBridge 189:f392fc9709a3 863 __IO uint32_t BKP21R; /*!< RTC backup register 21, Address offset: 0xA4 */
AnnaBridge 189:f392fc9709a3 864 __IO uint32_t BKP22R; /*!< RTC backup register 22, Address offset: 0xA8 */
AnnaBridge 189:f392fc9709a3 865 __IO uint32_t BKP23R; /*!< RTC backup register 23, Address offset: 0xAC */
AnnaBridge 189:f392fc9709a3 866 __IO uint32_t BKP24R; /*!< RTC backup register 24, Address offset: 0xB0 */
AnnaBridge 189:f392fc9709a3 867 __IO uint32_t BKP25R; /*!< RTC backup register 25, Address offset: 0xB4 */
AnnaBridge 189:f392fc9709a3 868 __IO uint32_t BKP26R; /*!< RTC backup register 26, Address offset: 0xB8 */
AnnaBridge 189:f392fc9709a3 869 __IO uint32_t BKP27R; /*!< RTC backup register 27, Address offset: 0xBC */
AnnaBridge 189:f392fc9709a3 870 __IO uint32_t BKP28R; /*!< RTC backup register 28, Address offset: 0xC0 */
AnnaBridge 189:f392fc9709a3 871 __IO uint32_t BKP29R; /*!< RTC backup register 29, Address offset: 0xC4 */
AnnaBridge 189:f392fc9709a3 872 __IO uint32_t BKP30R; /*!< RTC backup register 30, Address offset: 0xC8 */
AnnaBridge 189:f392fc9709a3 873 __IO uint32_t BKP31R; /*!< RTC backup register 31, Address offset: 0xCC */
AnnaBridge 189:f392fc9709a3 874 } RTC_TypeDef;
AnnaBridge 189:f392fc9709a3 875
AnnaBridge 189:f392fc9709a3 876
AnnaBridge 189:f392fc9709a3 877 /**
AnnaBridge 189:f392fc9709a3 878 * @brief Serial Audio Interface
AnnaBridge 189:f392fc9709a3 879 */
AnnaBridge 189:f392fc9709a3 880
AnnaBridge 189:f392fc9709a3 881 typedef struct
AnnaBridge 189:f392fc9709a3 882 {
AnnaBridge 189:f392fc9709a3 883 __IO uint32_t GCR; /*!< SAI global configuration register, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 884 } SAI_TypeDef;
AnnaBridge 189:f392fc9709a3 885
AnnaBridge 189:f392fc9709a3 886 typedef struct
AnnaBridge 189:f392fc9709a3 887 {
AnnaBridge 189:f392fc9709a3 888 __IO uint32_t CR1; /*!< SAI block x configuration register 1, Address offset: 0x04 */
AnnaBridge 189:f392fc9709a3 889 __IO uint32_t CR2; /*!< SAI block x configuration register 2, Address offset: 0x08 */
AnnaBridge 189:f392fc9709a3 890 __IO uint32_t FRCR; /*!< SAI block x frame configuration register, Address offset: 0x0C */
AnnaBridge 189:f392fc9709a3 891 __IO uint32_t SLOTR; /*!< SAI block x slot register, Address offset: 0x10 */
AnnaBridge 189:f392fc9709a3 892 __IO uint32_t IMR; /*!< SAI block x interrupt mask register, Address offset: 0x14 */
AnnaBridge 189:f392fc9709a3 893 __IO uint32_t SR; /*!< SAI block x status register, Address offset: 0x18 */
AnnaBridge 189:f392fc9709a3 894 __IO uint32_t CLRFR; /*!< SAI block x clear flag register, Address offset: 0x1C */
AnnaBridge 189:f392fc9709a3 895 __IO uint32_t DR; /*!< SAI block x data register, Address offset: 0x20 */
AnnaBridge 189:f392fc9709a3 896 } SAI_Block_TypeDef;
AnnaBridge 189:f392fc9709a3 897
AnnaBridge 189:f392fc9709a3 898
AnnaBridge 189:f392fc9709a3 899 /**
AnnaBridge 189:f392fc9709a3 900 * @brief Secure digital input/output Interface
AnnaBridge 189:f392fc9709a3 901 */
AnnaBridge 189:f392fc9709a3 902
AnnaBridge 189:f392fc9709a3 903 typedef struct
AnnaBridge 189:f392fc9709a3 904 {
AnnaBridge 189:f392fc9709a3 905 __IO uint32_t POWER; /*!< SDMMC power control register, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 906 __IO uint32_t CLKCR; /*!< SDMMC clock control register, Address offset: 0x04 */
AnnaBridge 189:f392fc9709a3 907 __IO uint32_t ARG; /*!< SDMMC argument register, Address offset: 0x08 */
AnnaBridge 189:f392fc9709a3 908 __IO uint32_t CMD; /*!< SDMMC command register, Address offset: 0x0C */
AnnaBridge 189:f392fc9709a3 909 __I uint32_t RESPCMD; /*!< SDMMC command response register, Address offset: 0x10 */
AnnaBridge 189:f392fc9709a3 910 __I uint32_t RESP1; /*!< SDMMC response 1 register, Address offset: 0x14 */
AnnaBridge 189:f392fc9709a3 911 __I uint32_t RESP2; /*!< SDMMC response 2 register, Address offset: 0x18 */
AnnaBridge 189:f392fc9709a3 912 __I uint32_t RESP3; /*!< SDMMC response 3 register, Address offset: 0x1C */
AnnaBridge 189:f392fc9709a3 913 __I uint32_t RESP4; /*!< SDMMC response 4 register, Address offset: 0x20 */
AnnaBridge 189:f392fc9709a3 914 __IO uint32_t DTIMER; /*!< SDMMC data timer register, Address offset: 0x24 */
AnnaBridge 189:f392fc9709a3 915 __IO uint32_t DLEN; /*!< SDMMC data length register, Address offset: 0x28 */
AnnaBridge 189:f392fc9709a3 916 __IO uint32_t DCTRL; /*!< SDMMC data control register, Address offset: 0x2C */
AnnaBridge 189:f392fc9709a3 917 __I uint32_t DCOUNT; /*!< SDMMC data counter register, Address offset: 0x30 */
AnnaBridge 189:f392fc9709a3 918 __I uint32_t STA; /*!< SDMMC status register, Address offset: 0x34 */
AnnaBridge 189:f392fc9709a3 919 __IO uint32_t ICR; /*!< SDMMC interrupt clear register, Address offset: 0x38 */
AnnaBridge 189:f392fc9709a3 920 __IO uint32_t MASK; /*!< SDMMC mask register, Address offset: 0x3C */
AnnaBridge 189:f392fc9709a3 921 uint32_t RESERVED0[2]; /*!< Reserved, 0x40-0x44 */
AnnaBridge 189:f392fc9709a3 922 __I uint32_t FIFOCNT; /*!< SDMMC FIFO counter register, Address offset: 0x48 */
AnnaBridge 189:f392fc9709a3 923 uint32_t RESERVED1[13]; /*!< Reserved, 0x4C-0x7C */
AnnaBridge 189:f392fc9709a3 924 __IO uint32_t FIFO; /*!< SDMMC data FIFO register, Address offset: 0x80 */
AnnaBridge 189:f392fc9709a3 925 } SDMMC_TypeDef;
AnnaBridge 189:f392fc9709a3 926
AnnaBridge 189:f392fc9709a3 927
AnnaBridge 189:f392fc9709a3 928 /**
AnnaBridge 189:f392fc9709a3 929 * @brief Serial Peripheral Interface
AnnaBridge 189:f392fc9709a3 930 */
AnnaBridge 189:f392fc9709a3 931
AnnaBridge 189:f392fc9709a3 932 typedef struct
AnnaBridge 189:f392fc9709a3 933 {
AnnaBridge 189:f392fc9709a3 934 __IO uint32_t CR1; /*!< SPI Control register 1, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 935 __IO uint32_t CR2; /*!< SPI Control register 2, Address offset: 0x04 */
AnnaBridge 189:f392fc9709a3 936 __IO uint32_t SR; /*!< SPI Status register, Address offset: 0x08 */
AnnaBridge 189:f392fc9709a3 937 __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
AnnaBridge 189:f392fc9709a3 938 __IO uint32_t CRCPR; /*!< SPI CRC polynomial register, Address offset: 0x10 */
AnnaBridge 189:f392fc9709a3 939 __IO uint32_t RXCRCR; /*!< SPI Rx CRC register, Address offset: 0x14 */
AnnaBridge 189:f392fc9709a3 940 __IO uint32_t TXCRCR; /*!< SPI Tx CRC register, Address offset: 0x18 */
AnnaBridge 189:f392fc9709a3 941 } SPI_TypeDef;
AnnaBridge 189:f392fc9709a3 942
AnnaBridge 189:f392fc9709a3 943
AnnaBridge 189:f392fc9709a3 944 /**
AnnaBridge 189:f392fc9709a3 945 * @brief Single Wire Protocol Master Interface SPWMI
AnnaBridge 189:f392fc9709a3 946 */
AnnaBridge 189:f392fc9709a3 947
AnnaBridge 189:f392fc9709a3 948 typedef struct
AnnaBridge 189:f392fc9709a3 949 {
AnnaBridge 189:f392fc9709a3 950 __IO uint32_t CR; /*!< SWPMI Configuration/Control register, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 951 __IO uint32_t BRR; /*!< SWPMI bitrate register, Address offset: 0x04 */
AnnaBridge 189:f392fc9709a3 952 uint32_t RESERVED1; /*!< Reserved, 0x08 */
AnnaBridge 189:f392fc9709a3 953 __IO uint32_t ISR; /*!< SWPMI Interrupt and Status register, Address offset: 0x0C */
AnnaBridge 189:f392fc9709a3 954 __IO uint32_t ICR; /*!< SWPMI Interrupt Flag Clear register, Address offset: 0x10 */
AnnaBridge 189:f392fc9709a3 955 __IO uint32_t IER; /*!< SWPMI Interrupt Enable register, Address offset: 0x14 */
AnnaBridge 189:f392fc9709a3 956 __IO uint32_t RFL; /*!< SWPMI Receive Frame Length register, Address offset: 0x18 */
AnnaBridge 189:f392fc9709a3 957 __IO uint32_t TDR; /*!< SWPMI Transmit data register, Address offset: 0x1C */
AnnaBridge 189:f392fc9709a3 958 __IO uint32_t RDR; /*!< SWPMI Receive data register, Address offset: 0x20 */
AnnaBridge 189:f392fc9709a3 959 __IO uint32_t OR; /*!< SWPMI Option register, Address offset: 0x24 */
AnnaBridge 189:f392fc9709a3 960 } SWPMI_TypeDef;
AnnaBridge 189:f392fc9709a3 961
AnnaBridge 189:f392fc9709a3 962
AnnaBridge 189:f392fc9709a3 963 /**
AnnaBridge 189:f392fc9709a3 964 * @brief System configuration controller
AnnaBridge 189:f392fc9709a3 965 */
AnnaBridge 189:f392fc9709a3 966
AnnaBridge 189:f392fc9709a3 967 typedef struct
AnnaBridge 189:f392fc9709a3 968 {
AnnaBridge 189:f392fc9709a3 969 __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 970 __IO uint32_t CFGR1; /*!< SYSCFG configuration register 1, Address offset: 0x04 */
AnnaBridge 189:f392fc9709a3 971 __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */
AnnaBridge 189:f392fc9709a3 972 __IO uint32_t SCSR; /*!< SYSCFG SRAM2 control and status register, Address offset: 0x18 */
AnnaBridge 189:f392fc9709a3 973 __IO uint32_t CFGR2; /*!< SYSCFG configuration register 2, Address offset: 0x1C */
AnnaBridge 189:f392fc9709a3 974 __IO uint32_t SWPR; /*!< SYSCFG SRAM2 write protection register, Address offset: 0x20 */
AnnaBridge 189:f392fc9709a3 975 __IO uint32_t SKR; /*!< SYSCFG SRAM2 key register, Address offset: 0x24 */
AnnaBridge 189:f392fc9709a3 976 __IO uint32_t SWPR2; /*!< SYSCFG SRAM2 write protection register 2, Address offset: 0x28 */
AnnaBridge 189:f392fc9709a3 977 } SYSCFG_TypeDef;
AnnaBridge 189:f392fc9709a3 978
AnnaBridge 189:f392fc9709a3 979
AnnaBridge 189:f392fc9709a3 980 /**
AnnaBridge 189:f392fc9709a3 981 * @brief TIM
AnnaBridge 189:f392fc9709a3 982 */
AnnaBridge 189:f392fc9709a3 983
AnnaBridge 189:f392fc9709a3 984 typedef struct
AnnaBridge 189:f392fc9709a3 985 {
AnnaBridge 189:f392fc9709a3 986 __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 987 __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
AnnaBridge 189:f392fc9709a3 988 __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */
AnnaBridge 189:f392fc9709a3 989 __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
AnnaBridge 189:f392fc9709a3 990 __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
AnnaBridge 189:f392fc9709a3 991 __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
AnnaBridge 189:f392fc9709a3 992 __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
AnnaBridge 189:f392fc9709a3 993 __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
AnnaBridge 189:f392fc9709a3 994 __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
AnnaBridge 189:f392fc9709a3 995 __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
AnnaBridge 189:f392fc9709a3 996 __IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */
AnnaBridge 189:f392fc9709a3 997 __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
AnnaBridge 189:f392fc9709a3 998 __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
AnnaBridge 189:f392fc9709a3 999 __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
AnnaBridge 189:f392fc9709a3 1000 __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
AnnaBridge 189:f392fc9709a3 1001 __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
AnnaBridge 189:f392fc9709a3 1002 __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
AnnaBridge 189:f392fc9709a3 1003 __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
AnnaBridge 189:f392fc9709a3 1004 __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
AnnaBridge 189:f392fc9709a3 1005 __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
AnnaBridge 189:f392fc9709a3 1006 __IO uint32_t OR1; /*!< TIM option register 1, Address offset: 0x50 */
AnnaBridge 189:f392fc9709a3 1007 __IO uint32_t CCMR3; /*!< TIM capture/compare mode register 3, Address offset: 0x54 */
AnnaBridge 189:f392fc9709a3 1008 __IO uint32_t CCR5; /*!< TIM capture/compare register5, Address offset: 0x58 */
AnnaBridge 189:f392fc9709a3 1009 __IO uint32_t CCR6; /*!< TIM capture/compare register6, Address offset: 0x5C */
AnnaBridge 189:f392fc9709a3 1010 __IO uint32_t OR2; /*!< TIM option register 2, Address offset: 0x60 */
AnnaBridge 189:f392fc9709a3 1011 __IO uint32_t OR3; /*!< TIM option register 3, Address offset: 0x64 */
AnnaBridge 189:f392fc9709a3 1012 } TIM_TypeDef;
AnnaBridge 189:f392fc9709a3 1013
AnnaBridge 189:f392fc9709a3 1014
AnnaBridge 189:f392fc9709a3 1015 /**
AnnaBridge 189:f392fc9709a3 1016 * @brief Touch Sensing Controller (TSC)
AnnaBridge 189:f392fc9709a3 1017 */
AnnaBridge 189:f392fc9709a3 1018
AnnaBridge 189:f392fc9709a3 1019 typedef struct
AnnaBridge 189:f392fc9709a3 1020 {
AnnaBridge 189:f392fc9709a3 1021 __IO uint32_t CR; /*!< TSC control register, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 1022 __IO uint32_t IER; /*!< TSC interrupt enable register, Address offset: 0x04 */
AnnaBridge 189:f392fc9709a3 1023 __IO uint32_t ICR; /*!< TSC interrupt clear register, Address offset: 0x08 */
AnnaBridge 189:f392fc9709a3 1024 __IO uint32_t ISR; /*!< TSC interrupt status register, Address offset: 0x0C */
AnnaBridge 189:f392fc9709a3 1025 __IO uint32_t IOHCR; /*!< TSC I/O hysteresis control register, Address offset: 0x10 */
AnnaBridge 189:f392fc9709a3 1026 uint32_t RESERVED1; /*!< Reserved, Address offset: 0x14 */
AnnaBridge 189:f392fc9709a3 1027 __IO uint32_t IOASCR; /*!< TSC I/O analog switch control register, Address offset: 0x18 */
AnnaBridge 189:f392fc9709a3 1028 uint32_t RESERVED2; /*!< Reserved, Address offset: 0x1C */
AnnaBridge 189:f392fc9709a3 1029 __IO uint32_t IOSCR; /*!< TSC I/O sampling control register, Address offset: 0x20 */
AnnaBridge 189:f392fc9709a3 1030 uint32_t RESERVED3; /*!< Reserved, Address offset: 0x24 */
AnnaBridge 189:f392fc9709a3 1031 __IO uint32_t IOCCR; /*!< TSC I/O channel control register, Address offset: 0x28 */
AnnaBridge 189:f392fc9709a3 1032 uint32_t RESERVED4; /*!< Reserved, Address offset: 0x2C */
AnnaBridge 189:f392fc9709a3 1033 __IO uint32_t IOGCSR; /*!< TSC I/O group control status register, Address offset: 0x30 */
AnnaBridge 189:f392fc9709a3 1034 __IO uint32_t IOGXCR[8]; /*!< TSC I/O group x counter register, Address offset: 0x34-50 */
AnnaBridge 189:f392fc9709a3 1035 } TSC_TypeDef;
AnnaBridge 189:f392fc9709a3 1036
AnnaBridge 189:f392fc9709a3 1037 /**
AnnaBridge 189:f392fc9709a3 1038 * @brief Universal Synchronous Asynchronous Receiver Transmitter
AnnaBridge 189:f392fc9709a3 1039 */
AnnaBridge 189:f392fc9709a3 1040
AnnaBridge 189:f392fc9709a3 1041 typedef struct
AnnaBridge 189:f392fc9709a3 1042 {
AnnaBridge 189:f392fc9709a3 1043 __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 1044 __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x04 */
AnnaBridge 189:f392fc9709a3 1045 __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x08 */
AnnaBridge 189:f392fc9709a3 1046 __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x0C */
AnnaBridge 189:f392fc9709a3 1047 __IO uint16_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x10 */
AnnaBridge 189:f392fc9709a3 1048 uint16_t RESERVED2; /*!< Reserved, 0x12 */
AnnaBridge 189:f392fc9709a3 1049 __IO uint32_t RTOR; /*!< USART Receiver Time Out register, Address offset: 0x14 */
AnnaBridge 189:f392fc9709a3 1050 __IO uint16_t RQR; /*!< USART Request register, Address offset: 0x18 */
AnnaBridge 189:f392fc9709a3 1051 uint16_t RESERVED3; /*!< Reserved, 0x1A */
AnnaBridge 189:f392fc9709a3 1052 __IO uint32_t ISR; /*!< USART Interrupt and status register, Address offset: 0x1C */
AnnaBridge 189:f392fc9709a3 1053 __IO uint32_t ICR; /*!< USART Interrupt flag Clear register, Address offset: 0x20 */
AnnaBridge 189:f392fc9709a3 1054 __IO uint16_t RDR; /*!< USART Receive Data register, Address offset: 0x24 */
AnnaBridge 189:f392fc9709a3 1055 uint16_t RESERVED4; /*!< Reserved, 0x26 */
AnnaBridge 189:f392fc9709a3 1056 __IO uint16_t TDR; /*!< USART Transmit Data register, Address offset: 0x28 */
AnnaBridge 189:f392fc9709a3 1057 uint16_t RESERVED5; /*!< Reserved, 0x2A */
AnnaBridge 189:f392fc9709a3 1058 } USART_TypeDef;
AnnaBridge 189:f392fc9709a3 1059
AnnaBridge 189:f392fc9709a3 1060 /**
AnnaBridge 189:f392fc9709a3 1061 * @brief VREFBUF
AnnaBridge 189:f392fc9709a3 1062 */
AnnaBridge 189:f392fc9709a3 1063
AnnaBridge 189:f392fc9709a3 1064 typedef struct
AnnaBridge 189:f392fc9709a3 1065 {
AnnaBridge 189:f392fc9709a3 1066 __IO uint32_t CSR; /*!< VREFBUF control and status register, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 1067 __IO uint32_t CCR; /*!< VREFBUF calibration and control register, Address offset: 0x04 */
AnnaBridge 189:f392fc9709a3 1068 } VREFBUF_TypeDef;
AnnaBridge 189:f392fc9709a3 1069
AnnaBridge 189:f392fc9709a3 1070 /**
AnnaBridge 189:f392fc9709a3 1071 * @brief Window WATCHDOG
AnnaBridge 189:f392fc9709a3 1072 */
AnnaBridge 189:f392fc9709a3 1073
AnnaBridge 189:f392fc9709a3 1074 typedef struct
AnnaBridge 189:f392fc9709a3 1075 {
AnnaBridge 189:f392fc9709a3 1076 __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 1077 __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
AnnaBridge 189:f392fc9709a3 1078 __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
AnnaBridge 189:f392fc9709a3 1079 } WWDG_TypeDef;
AnnaBridge 189:f392fc9709a3 1080
AnnaBridge 189:f392fc9709a3 1081 /**
AnnaBridge 189:f392fc9709a3 1082 * @brief RNG
AnnaBridge 189:f392fc9709a3 1083 */
AnnaBridge 189:f392fc9709a3 1084
AnnaBridge 189:f392fc9709a3 1085 typedef struct
AnnaBridge 189:f392fc9709a3 1086 {
AnnaBridge 189:f392fc9709a3 1087 __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */
AnnaBridge 189:f392fc9709a3 1088 __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */
AnnaBridge 189:f392fc9709a3 1089 __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */
AnnaBridge 189:f392fc9709a3 1090 } RNG_TypeDef;
AnnaBridge 189:f392fc9709a3 1091
AnnaBridge 189:f392fc9709a3 1092 /**
AnnaBridge 189:f392fc9709a3 1093 * @brief USB_OTG_Core_register
AnnaBridge 189:f392fc9709a3 1094 */
AnnaBridge 189:f392fc9709a3 1095 typedef struct
AnnaBridge 189:f392fc9709a3 1096 {
AnnaBridge 189:f392fc9709a3 1097 __IO uint32_t GOTGCTL; /*!< USB_OTG Control and Status Register 000h*/
AnnaBridge 189:f392fc9709a3 1098 __IO uint32_t GOTGINT; /*!< USB_OTG Interrupt Register 004h*/
AnnaBridge 189:f392fc9709a3 1099 __IO uint32_t GAHBCFG; /*!< Core AHB Configuration Register 008h*/
AnnaBridge 189:f392fc9709a3 1100 __IO uint32_t GUSBCFG; /*!< Core USB Configuration Register 00Ch*/
AnnaBridge 189:f392fc9709a3 1101 __IO uint32_t GRSTCTL; /*!< Core Reset Register 010h*/
AnnaBridge 189:f392fc9709a3 1102 __IO uint32_t GINTSTS; /*!< Core Interrupt Register 014h*/
AnnaBridge 189:f392fc9709a3 1103 __IO uint32_t GINTMSK; /*!< Core Interrupt Mask Register 018h*/
AnnaBridge 189:f392fc9709a3 1104 __IO uint32_t GRXSTSR; /*!< Receive Sts Q Read Register 01Ch*/
AnnaBridge 189:f392fc9709a3 1105 __IO uint32_t GRXSTSP; /*!< Receive Sts Q Read & POP Register 020h*/
AnnaBridge 189:f392fc9709a3 1106 __IO uint32_t GRXFSIZ; /* Receive FIFO Size Register 024h*/
AnnaBridge 189:f392fc9709a3 1107 __IO uint32_t DIEPTXF0_HNPTXFSIZ; /*!< EP0 / Non Periodic Tx FIFO Size Register 028h*/
AnnaBridge 189:f392fc9709a3 1108 __IO uint32_t HNPTXSTS; /*!< Non Periodic Tx FIFO/Queue Sts reg 02Ch*/
AnnaBridge 189:f392fc9709a3 1109 uint32_t Reserved30[2]; /* Reserved 030h*/
AnnaBridge 189:f392fc9709a3 1110 __IO uint32_t GCCFG; /* General Purpose IO Register 038h*/
AnnaBridge 189:f392fc9709a3 1111 __IO uint32_t CID; /* User ID Register 03Ch*/
AnnaBridge 189:f392fc9709a3 1112 __IO uint32_t GSNPSID; /* USB_OTG core ID 040h*/
AnnaBridge 189:f392fc9709a3 1113 __IO uint32_t GHWCFG1; /* User HW config1 044h*/
AnnaBridge 189:f392fc9709a3 1114 __IO uint32_t GHWCFG2; /* User HW config2 048h*/
AnnaBridge 189:f392fc9709a3 1115 __IO uint32_t GHWCFG3; /* User HW config3 04Ch*/
AnnaBridge 189:f392fc9709a3 1116 uint32_t Reserved6; /* Reserved 050h*/
AnnaBridge 189:f392fc9709a3 1117 __IO uint32_t GLPMCFG; /* LPM Register 054h*/
AnnaBridge 189:f392fc9709a3 1118 __IO uint32_t GPWRDN; /* Power Down Register 058h*/
AnnaBridge 189:f392fc9709a3 1119 __IO uint32_t GDFIFOCFG; /* DFIFO Software Config Register 05Ch*/
AnnaBridge 189:f392fc9709a3 1120 __IO uint32_t GADPCTL; /* ADP Timer, Control and Status Register 60Ch*/
AnnaBridge 189:f392fc9709a3 1121 uint32_t Reserved43[39]; /* Reserved 058h-0FFh*/
AnnaBridge 189:f392fc9709a3 1122 __IO uint32_t HPTXFSIZ; /* Host Periodic Tx FIFO Size Reg 100h*/
AnnaBridge 189:f392fc9709a3 1123 __IO uint32_t DIEPTXF[0x0F]; /* dev Periodic Transmit FIFO */
AnnaBridge 189:f392fc9709a3 1124 } USB_OTG_GlobalTypeDef;
AnnaBridge 189:f392fc9709a3 1125
AnnaBridge 189:f392fc9709a3 1126 /**
AnnaBridge 189:f392fc9709a3 1127 * @brief USB_OTG_device_Registers
AnnaBridge 189:f392fc9709a3 1128 */
AnnaBridge 189:f392fc9709a3 1129 typedef struct
AnnaBridge 189:f392fc9709a3 1130 {
AnnaBridge 189:f392fc9709a3 1131 __IO uint32_t DCFG; /* dev Configuration Register 800h*/
AnnaBridge 189:f392fc9709a3 1132 __IO uint32_t DCTL; /* dev Control Register 804h*/
AnnaBridge 189:f392fc9709a3 1133 __IO uint32_t DSTS; /* dev Status Register (RO) 808h*/
AnnaBridge 189:f392fc9709a3 1134 uint32_t Reserved0C; /* Reserved 80Ch*/
AnnaBridge 189:f392fc9709a3 1135 __IO uint32_t DIEPMSK; /* dev IN Endpoint Mask 810h*/
AnnaBridge 189:f392fc9709a3 1136 __IO uint32_t DOEPMSK; /* dev OUT Endpoint Mask 814h*/
AnnaBridge 189:f392fc9709a3 1137 __IO uint32_t DAINT; /* dev All Endpoints Itr Reg 818h*/
AnnaBridge 189:f392fc9709a3 1138 __IO uint32_t DAINTMSK; /* dev All Endpoints Itr Mask 81Ch*/
AnnaBridge 189:f392fc9709a3 1139 uint32_t Reserved20; /* Reserved 820h*/
AnnaBridge 189:f392fc9709a3 1140 uint32_t Reserved9; /* Reserved 824h*/
AnnaBridge 189:f392fc9709a3 1141 __IO uint32_t DVBUSDIS; /* dev VBUS discharge Register 828h*/
AnnaBridge 189:f392fc9709a3 1142 __IO uint32_t DVBUSPULSE; /* dev VBUS Pulse Register 82Ch*/
AnnaBridge 189:f392fc9709a3 1143 __IO uint32_t DTHRCTL; /* dev thr 830h*/
AnnaBridge 189:f392fc9709a3 1144 __IO uint32_t DIEPEMPMSK; /* dev empty msk 834h*/
AnnaBridge 189:f392fc9709a3 1145 __IO uint32_t DEACHINT; /* dedicated EP interrupt 838h*/
AnnaBridge 189:f392fc9709a3 1146 __IO uint32_t DEACHMSK; /* dedicated EP msk 83Ch*/
AnnaBridge 189:f392fc9709a3 1147 uint32_t Reserved40; /* dedicated EP mask 840h*/
AnnaBridge 189:f392fc9709a3 1148 __IO uint32_t DINEP1MSK; /* dedicated EP mask 844h*/
AnnaBridge 189:f392fc9709a3 1149 uint32_t Reserved44[15]; /* Reserved 844-87Ch*/
AnnaBridge 189:f392fc9709a3 1150 __IO uint32_t DOUTEP1MSK; /* dedicated EP msk 884h*/
AnnaBridge 189:f392fc9709a3 1151 } USB_OTG_DeviceTypeDef;
AnnaBridge 189:f392fc9709a3 1152
AnnaBridge 189:f392fc9709a3 1153 /**
AnnaBridge 189:f392fc9709a3 1154 * @brief USB_OTG_IN_Endpoint-Specific_Register
AnnaBridge 189:f392fc9709a3 1155 */
AnnaBridge 189:f392fc9709a3 1156 typedef struct
AnnaBridge 189:f392fc9709a3 1157 {
AnnaBridge 189:f392fc9709a3 1158 __IO uint32_t DIEPCTL; /* dev IN Endpoint Control Reg 900h + (ep_num * 20h) + 00h*/
AnnaBridge 189:f392fc9709a3 1159 uint32_t Reserved04; /* Reserved 900h + (ep_num * 20h) + 04h*/
AnnaBridge 189:f392fc9709a3 1160 __IO uint32_t DIEPINT; /* dev IN Endpoint Itr Reg 900h + (ep_num * 20h) + 08h*/
AnnaBridge 189:f392fc9709a3 1161 uint32_t Reserved0C; /* Reserved 900h + (ep_num * 20h) + 0Ch*/
AnnaBridge 189:f392fc9709a3 1162 __IO uint32_t DIEPTSIZ; /* IN Endpoint Txfer Size 900h + (ep_num * 20h) + 10h*/
AnnaBridge 189:f392fc9709a3 1163 __IO uint32_t DIEPDMA; /* IN Endpoint DMA Address Reg 900h + (ep_num * 20h) + 14h*/
AnnaBridge 189:f392fc9709a3 1164 __IO uint32_t DTXFSTS; /*IN Endpoint Tx FIFO Status Reg 900h + (ep_num * 20h) + 18h*/
AnnaBridge 189:f392fc9709a3 1165 uint32_t Reserved18; /* Reserved 900h+(ep_num*20h)+1Ch-900h+ (ep_num * 20h) + 1Ch*/
AnnaBridge 189:f392fc9709a3 1166 } USB_OTG_INEndpointTypeDef;
AnnaBridge 189:f392fc9709a3 1167
AnnaBridge 189:f392fc9709a3 1168 /**
AnnaBridge 189:f392fc9709a3 1169 * @brief USB_OTG_OUT_Endpoint-Specific_Registers
AnnaBridge 189:f392fc9709a3 1170 */
AnnaBridge 189:f392fc9709a3 1171 typedef struct
AnnaBridge 189:f392fc9709a3 1172 {
AnnaBridge 189:f392fc9709a3 1173 __IO uint32_t DOEPCTL; /* dev OUT Endpoint Control Reg B00h + (ep_num * 20h) + 00h*/
AnnaBridge 189:f392fc9709a3 1174 uint32_t Reserved04; /* Reserved B00h + (ep_num * 20h) + 04h*/
AnnaBridge 189:f392fc9709a3 1175 __IO uint32_t DOEPINT; /* dev OUT Endpoint Itr Reg B00h + (ep_num * 20h) + 08h*/
AnnaBridge 189:f392fc9709a3 1176 uint32_t Reserved0C; /* Reserved B00h + (ep_num * 20h) + 0Ch*/
AnnaBridge 189:f392fc9709a3 1177 __IO uint32_t DOEPTSIZ; /* dev OUT Endpoint Txfer Size B00h + (ep_num * 20h) + 10h*/
AnnaBridge 189:f392fc9709a3 1178 __IO uint32_t DOEPDMA; /* dev OUT Endpoint DMA Address B00h + (ep_num * 20h) + 14h*/
AnnaBridge 189:f392fc9709a3 1179 uint32_t Reserved18[2]; /* Reserved B00h + (ep_num * 20h) + 18h - B00h + (ep_num * 20h) + 1Ch*/
AnnaBridge 189:f392fc9709a3 1180 } USB_OTG_OUTEndpointTypeDef;
AnnaBridge 189:f392fc9709a3 1181
AnnaBridge 189:f392fc9709a3 1182 /**
AnnaBridge 189:f392fc9709a3 1183 * @brief USB_OTG_Host_Mode_Register_Structures
AnnaBridge 189:f392fc9709a3 1184 */
AnnaBridge 189:f392fc9709a3 1185 typedef struct
AnnaBridge 189:f392fc9709a3 1186 {
AnnaBridge 189:f392fc9709a3 1187 __IO uint32_t HCFG; /* Host Configuration Register 400h*/
AnnaBridge 189:f392fc9709a3 1188 __IO uint32_t HFIR; /* Host Frame Interval Register 404h*/
AnnaBridge 189:f392fc9709a3 1189 __IO uint32_t HFNUM; /* Host Frame Nbr/Frame Remaining 408h*/
AnnaBridge 189:f392fc9709a3 1190 uint32_t Reserved40C; /* Reserved 40Ch*/
AnnaBridge 189:f392fc9709a3 1191 __IO uint32_t HPTXSTS; /* Host Periodic Tx FIFO/ Queue Status 410h*/
AnnaBridge 189:f392fc9709a3 1192 __IO uint32_t HAINT; /* Host All Channels Interrupt Register 414h*/
AnnaBridge 189:f392fc9709a3 1193 __IO uint32_t HAINTMSK; /* Host All Channels Interrupt Mask 418h*/
AnnaBridge 189:f392fc9709a3 1194 } USB_OTG_HostTypeDef;
AnnaBridge 189:f392fc9709a3 1195
AnnaBridge 189:f392fc9709a3 1196 /**
AnnaBridge 189:f392fc9709a3 1197 * @brief USB_OTG_Host_Channel_Specific_Registers
AnnaBridge 189:f392fc9709a3 1198 */
AnnaBridge 189:f392fc9709a3 1199 typedef struct
AnnaBridge 189:f392fc9709a3 1200 {
AnnaBridge 189:f392fc9709a3 1201 __IO uint32_t HCCHAR;
AnnaBridge 189:f392fc9709a3 1202 __IO uint32_t HCSPLT;
AnnaBridge 189:f392fc9709a3 1203 __IO uint32_t HCINT;
AnnaBridge 189:f392fc9709a3 1204 __IO uint32_t HCINTMSK;
AnnaBridge 189:f392fc9709a3 1205 __IO uint32_t HCTSIZ;
AnnaBridge 189:f392fc9709a3 1206 __IO uint32_t HCDMA;
AnnaBridge 189:f392fc9709a3 1207 uint32_t Reserved[2];
AnnaBridge 189:f392fc9709a3 1208 } USB_OTG_HostChannelTypeDef;
AnnaBridge 189:f392fc9709a3 1209
AnnaBridge 189:f392fc9709a3 1210 /**
AnnaBridge 189:f392fc9709a3 1211 * @}
AnnaBridge 189:f392fc9709a3 1212 */
AnnaBridge 189:f392fc9709a3 1213
AnnaBridge 189:f392fc9709a3 1214 /** @addtogroup Peripheral_memory_map
AnnaBridge 189:f392fc9709a3 1215 * @{
AnnaBridge 189:f392fc9709a3 1216 */
AnnaBridge 189:f392fc9709a3 1217 #define FLASH_BASE ((uint32_t)0x08000000U) /*!< FLASH(up to 1 MB) base address */
AnnaBridge 189:f392fc9709a3 1218 #define SRAM1_BASE ((uint32_t)0x20000000U) /*!< SRAM1(up to 256 KB) base address */
AnnaBridge 189:f392fc9709a3 1219 #define SRAM2_BASE ((uint32_t)0x10000000U) /*!< SRAM2(64 KB) base address */
AnnaBridge 189:f392fc9709a3 1220 #define PERIPH_BASE ((uint32_t)0x40000000U) /*!< Peripheral base address */
AnnaBridge 189:f392fc9709a3 1221 #define FMC_BASE ((uint32_t)0x60000000U) /*!< FMC base address */
AnnaBridge 189:f392fc9709a3 1222 #define QSPI_BASE ((uint32_t)0x90000000U) /*!< QUADSPI memories accessible over AHB base address */
AnnaBridge 189:f392fc9709a3 1223
AnnaBridge 189:f392fc9709a3 1224 #define FMC_R_BASE ((uint32_t)0xA0000000U) /*!< FMC control registers base address */
AnnaBridge 189:f392fc9709a3 1225 #define QSPI_R_BASE ((uint32_t)0xA0001000U) /*!< QUADSPI control registers base address */
AnnaBridge 189:f392fc9709a3 1226 #define SRAM1_BB_BASE ((uint32_t)0x22000000U) /*!< SRAM1(96 KB) base address in the bit-band region */
AnnaBridge 189:f392fc9709a3 1227 #define PERIPH_BB_BASE ((uint32_t)0x42000000U) /*!< Peripheral base address in the bit-band region */
AnnaBridge 189:f392fc9709a3 1228
AnnaBridge 189:f392fc9709a3 1229 /* Legacy defines */
AnnaBridge 189:f392fc9709a3 1230 #define SRAM_BASE SRAM1_BASE
AnnaBridge 189:f392fc9709a3 1231 #define SRAM_BB_BASE SRAM1_BB_BASE
AnnaBridge 189:f392fc9709a3 1232
AnnaBridge 189:f392fc9709a3 1233 #define SRAM1_SIZE_MAX ((uint32_t)0x00040000U) /*!< maximum SRAM1 size (up to 256 KBytes) */
AnnaBridge 189:f392fc9709a3 1234 #define SRAM2_SIZE ((uint32_t)0x00010000U) /*!< SRAM2 size (64 KBytes) */
AnnaBridge 189:f392fc9709a3 1235
AnnaBridge 189:f392fc9709a3 1236 /*!< Peripheral memory map */
AnnaBridge 189:f392fc9709a3 1237 #define APB1PERIPH_BASE PERIPH_BASE
AnnaBridge 189:f392fc9709a3 1238 #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000U)
AnnaBridge 189:f392fc9709a3 1239 #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000U)
AnnaBridge 189:f392fc9709a3 1240 #define AHB2PERIPH_BASE (PERIPH_BASE + 0x08000000U)
AnnaBridge 189:f392fc9709a3 1241
AnnaBridge 189:f392fc9709a3 1242 #define FMC_BANK1 FMC_BASE
AnnaBridge 189:f392fc9709a3 1243 #define FMC_BANK1_1 FMC_BANK1
AnnaBridge 189:f392fc9709a3 1244 #define FMC_BANK1_2 (FMC_BANK1 + 0x04000000U)
AnnaBridge 189:f392fc9709a3 1245 #define FMC_BANK1_3 (FMC_BANK1 + 0x08000000U)
AnnaBridge 189:f392fc9709a3 1246 #define FMC_BANK1_4 (FMC_BANK1 + 0x0C000000U)
AnnaBridge 189:f392fc9709a3 1247 #define FMC_BANK3 (FMC_BASE + 0x20000000U)
AnnaBridge 189:f392fc9709a3 1248
AnnaBridge 189:f392fc9709a3 1249 /*!< APB1 peripherals */
AnnaBridge 189:f392fc9709a3 1250 #define TIM2_BASE (APB1PERIPH_BASE + 0x0000U)
AnnaBridge 189:f392fc9709a3 1251 #define TIM3_BASE (APB1PERIPH_BASE + 0x0400U)
AnnaBridge 189:f392fc9709a3 1252 #define TIM4_BASE (APB1PERIPH_BASE + 0x0800U)
AnnaBridge 189:f392fc9709a3 1253 #define TIM5_BASE (APB1PERIPH_BASE + 0x0C00U)
AnnaBridge 189:f392fc9709a3 1254 #define TIM6_BASE (APB1PERIPH_BASE + 0x1000U)
AnnaBridge 189:f392fc9709a3 1255 #define TIM7_BASE (APB1PERIPH_BASE + 0x1400U)
AnnaBridge 189:f392fc9709a3 1256 #define LCD_BASE (APB1PERIPH_BASE + 0x2400U)
AnnaBridge 189:f392fc9709a3 1257 #define RTC_BASE (APB1PERIPH_BASE + 0x2800U)
AnnaBridge 189:f392fc9709a3 1258 #define WWDG_BASE (APB1PERIPH_BASE + 0x2C00U)
AnnaBridge 189:f392fc9709a3 1259 #define IWDG_BASE (APB1PERIPH_BASE + 0x3000U)
AnnaBridge 189:f392fc9709a3 1260 #define SPI2_BASE (APB1PERIPH_BASE + 0x3800U)
AnnaBridge 189:f392fc9709a3 1261 #define SPI3_BASE (APB1PERIPH_BASE + 0x3C00U)
AnnaBridge 189:f392fc9709a3 1262 #define USART2_BASE (APB1PERIPH_BASE + 0x4400U)
AnnaBridge 189:f392fc9709a3 1263 #define USART3_BASE (APB1PERIPH_BASE + 0x4800U)
AnnaBridge 189:f392fc9709a3 1264 #define UART4_BASE (APB1PERIPH_BASE + 0x4C00U)
AnnaBridge 189:f392fc9709a3 1265 #define UART5_BASE (APB1PERIPH_BASE + 0x5000U)
AnnaBridge 189:f392fc9709a3 1266 #define I2C1_BASE (APB1PERIPH_BASE + 0x5400U)
AnnaBridge 189:f392fc9709a3 1267 #define I2C2_BASE (APB1PERIPH_BASE + 0x5800U)
AnnaBridge 189:f392fc9709a3 1268 #define I2C3_BASE (APB1PERIPH_BASE + 0x5C00U)
AnnaBridge 189:f392fc9709a3 1269 #define CRS_BASE (APB1PERIPH_BASE + 0x6000U)
AnnaBridge 189:f392fc9709a3 1270 #define CAN1_BASE (APB1PERIPH_BASE + 0x6400U)
AnnaBridge 189:f392fc9709a3 1271 #define CAN2_BASE (APB1PERIPH_BASE + 0x6800U)
AnnaBridge 189:f392fc9709a3 1272 #define I2C4_BASE (APB1PERIPH_BASE + 0x8400U)
AnnaBridge 189:f392fc9709a3 1273 #define PWR_BASE (APB1PERIPH_BASE + 0x7000U)
AnnaBridge 189:f392fc9709a3 1274 #define DAC_BASE (APB1PERIPH_BASE + 0x7400U)
AnnaBridge 189:f392fc9709a3 1275 #define DAC1_BASE (APB1PERIPH_BASE + 0x7400U)
AnnaBridge 189:f392fc9709a3 1276 #define OPAMP_BASE (APB1PERIPH_BASE + 0x7800U)
AnnaBridge 189:f392fc9709a3 1277 #define OPAMP1_BASE (APB1PERIPH_BASE + 0x7800U)
AnnaBridge 189:f392fc9709a3 1278 #define OPAMP2_BASE (APB1PERIPH_BASE + 0x7810U)
AnnaBridge 189:f392fc9709a3 1279 #define LPTIM1_BASE (APB1PERIPH_BASE + 0x7C00U)
AnnaBridge 189:f392fc9709a3 1280 #define LPUART1_BASE (APB1PERIPH_BASE + 0x8000U)
AnnaBridge 189:f392fc9709a3 1281 #define SWPMI1_BASE (APB1PERIPH_BASE + 0x8800U)
AnnaBridge 189:f392fc9709a3 1282 #define LPTIM2_BASE (APB1PERIPH_BASE + 0x9400U)
AnnaBridge 189:f392fc9709a3 1283
AnnaBridge 189:f392fc9709a3 1284
AnnaBridge 189:f392fc9709a3 1285 /*!< APB2 peripherals */
AnnaBridge 189:f392fc9709a3 1286 #define SYSCFG_BASE (APB2PERIPH_BASE + 0x0000U)
AnnaBridge 189:f392fc9709a3 1287 #define VREFBUF_BASE (APB2PERIPH_BASE + 0x0030U)
AnnaBridge 189:f392fc9709a3 1288 #define COMP1_BASE (APB2PERIPH_BASE + 0x0200U)
AnnaBridge 189:f392fc9709a3 1289 #define COMP2_BASE (APB2PERIPH_BASE + 0x0204U)
AnnaBridge 189:f392fc9709a3 1290 #define EXTI_BASE (APB2PERIPH_BASE + 0x0400U)
AnnaBridge 189:f392fc9709a3 1291 #define FIREWALL_BASE (APB2PERIPH_BASE + 0x1C00U)
AnnaBridge 189:f392fc9709a3 1292 #define SDMMC1_BASE (APB2PERIPH_BASE + 0x2800U)
AnnaBridge 189:f392fc9709a3 1293 #define TIM1_BASE (APB2PERIPH_BASE + 0x2C00U)
AnnaBridge 189:f392fc9709a3 1294 #define SPI1_BASE (APB2PERIPH_BASE + 0x3000U)
AnnaBridge 189:f392fc9709a3 1295 #define TIM8_BASE (APB2PERIPH_BASE + 0x3400U)
AnnaBridge 189:f392fc9709a3 1296 #define USART1_BASE (APB2PERIPH_BASE + 0x3800U)
AnnaBridge 189:f392fc9709a3 1297 #define TIM15_BASE (APB2PERIPH_BASE + 0x4000U)
AnnaBridge 189:f392fc9709a3 1298 #define TIM16_BASE (APB2PERIPH_BASE + 0x4400U)
AnnaBridge 189:f392fc9709a3 1299 #define TIM17_BASE (APB2PERIPH_BASE + 0x4800U)
AnnaBridge 189:f392fc9709a3 1300 #define SAI1_BASE (APB2PERIPH_BASE + 0x5400U)
AnnaBridge 189:f392fc9709a3 1301 #define SAI1_Block_A_BASE (SAI1_BASE + 0x004)
AnnaBridge 189:f392fc9709a3 1302 #define SAI1_Block_B_BASE (SAI1_BASE + 0x024)
AnnaBridge 189:f392fc9709a3 1303 #define SAI2_BASE (APB2PERIPH_BASE + 0x5800U)
AnnaBridge 189:f392fc9709a3 1304 #define SAI2_Block_A_BASE (SAI2_BASE + 0x004)
AnnaBridge 189:f392fc9709a3 1305 #define SAI2_Block_B_BASE (SAI2_BASE + 0x024)
AnnaBridge 189:f392fc9709a3 1306 #define DFSDM1_BASE (APB2PERIPH_BASE + 0x6000U)
AnnaBridge 189:f392fc9709a3 1307 #define DFSDM1_Channel0_BASE (DFSDM1_BASE + 0x00)
AnnaBridge 189:f392fc9709a3 1308 #define DFSDM1_Channel1_BASE (DFSDM1_BASE + 0x20)
AnnaBridge 189:f392fc9709a3 1309 #define DFSDM1_Channel2_BASE (DFSDM1_BASE + 0x40)
AnnaBridge 189:f392fc9709a3 1310 #define DFSDM1_Channel3_BASE (DFSDM1_BASE + 0x60)
AnnaBridge 189:f392fc9709a3 1311 #define DFSDM1_Channel4_BASE (DFSDM1_BASE + 0x80)
AnnaBridge 189:f392fc9709a3 1312 #define DFSDM1_Channel5_BASE (DFSDM1_BASE + 0xA0)
AnnaBridge 189:f392fc9709a3 1313 #define DFSDM1_Channel6_BASE (DFSDM1_BASE + 0xC0)
AnnaBridge 189:f392fc9709a3 1314 #define DFSDM1_Channel7_BASE (DFSDM1_BASE + 0xE0)
AnnaBridge 189:f392fc9709a3 1315 #define DFSDM1_Filter0_BASE (DFSDM1_BASE + 0x100)
AnnaBridge 189:f392fc9709a3 1316 #define DFSDM1_Filter1_BASE (DFSDM1_BASE + 0x180)
AnnaBridge 189:f392fc9709a3 1317 #define DFSDM1_Filter2_BASE (DFSDM1_BASE + 0x200)
AnnaBridge 189:f392fc9709a3 1318 #define DFSDM1_Filter3_BASE (DFSDM1_BASE + 0x280)
AnnaBridge 189:f392fc9709a3 1319
AnnaBridge 189:f392fc9709a3 1320 /*!< AHB1 peripherals */
AnnaBridge 189:f392fc9709a3 1321 #define DMA1_BASE (AHB1PERIPH_BASE)
AnnaBridge 189:f392fc9709a3 1322 #define DMA2_BASE (AHB1PERIPH_BASE + 0x0400U)
AnnaBridge 189:f392fc9709a3 1323 #define RCC_BASE (AHB1PERIPH_BASE + 0x1000U)
AnnaBridge 189:f392fc9709a3 1324 #define FLASH_R_BASE (AHB1PERIPH_BASE + 0x2000U)
AnnaBridge 189:f392fc9709a3 1325 #define CRC_BASE (AHB1PERIPH_BASE + 0x3000U)
AnnaBridge 189:f392fc9709a3 1326 #define TSC_BASE (AHB1PERIPH_BASE + 0x4000U)
AnnaBridge 189:f392fc9709a3 1327 #define DMA2D_BASE (AHB1PERIPH_BASE + 0xB000U)
AnnaBridge 189:f392fc9709a3 1328
AnnaBridge 189:f392fc9709a3 1329
AnnaBridge 189:f392fc9709a3 1330 #define DMA1_Channel1_BASE (DMA1_BASE + 0x0008U)
AnnaBridge 189:f392fc9709a3 1331 #define DMA1_Channel2_BASE (DMA1_BASE + 0x001CU)
AnnaBridge 189:f392fc9709a3 1332 #define DMA1_Channel3_BASE (DMA1_BASE + 0x0030U)
AnnaBridge 189:f392fc9709a3 1333 #define DMA1_Channel4_BASE (DMA1_BASE + 0x0044U)
AnnaBridge 189:f392fc9709a3 1334 #define DMA1_Channel5_BASE (DMA1_BASE + 0x0058U)
AnnaBridge 189:f392fc9709a3 1335 #define DMA1_Channel6_BASE (DMA1_BASE + 0x006CU)
AnnaBridge 189:f392fc9709a3 1336 #define DMA1_Channel7_BASE (DMA1_BASE + 0x0080U)
AnnaBridge 189:f392fc9709a3 1337 #define DMA1_CSELR_BASE (DMA1_BASE + 0x00A8U)
AnnaBridge 189:f392fc9709a3 1338
AnnaBridge 189:f392fc9709a3 1339
AnnaBridge 189:f392fc9709a3 1340 #define DMA2_Channel1_BASE (DMA2_BASE + 0x0008U)
AnnaBridge 189:f392fc9709a3 1341 #define DMA2_Channel2_BASE (DMA2_BASE + 0x001CU)
AnnaBridge 189:f392fc9709a3 1342 #define DMA2_Channel3_BASE (DMA2_BASE + 0x0030U)
AnnaBridge 189:f392fc9709a3 1343 #define DMA2_Channel4_BASE (DMA2_BASE + 0x0044U)
AnnaBridge 189:f392fc9709a3 1344 #define DMA2_Channel5_BASE (DMA2_BASE + 0x0058U)
AnnaBridge 189:f392fc9709a3 1345 #define DMA2_Channel6_BASE (DMA2_BASE + 0x006CU)
AnnaBridge 189:f392fc9709a3 1346 #define DMA2_Channel7_BASE (DMA2_BASE + 0x0080U)
AnnaBridge 189:f392fc9709a3 1347 #define DMA2_CSELR_BASE (DMA2_BASE + 0x00A8U)
AnnaBridge 189:f392fc9709a3 1348
AnnaBridge 189:f392fc9709a3 1349
AnnaBridge 189:f392fc9709a3 1350 /*!< AHB2 peripherals */
AnnaBridge 189:f392fc9709a3 1351 #define GPIOA_BASE (AHB2PERIPH_BASE + 0x0000U)
AnnaBridge 189:f392fc9709a3 1352 #define GPIOB_BASE (AHB2PERIPH_BASE + 0x0400U)
AnnaBridge 189:f392fc9709a3 1353 #define GPIOC_BASE (AHB2PERIPH_BASE + 0x0800U)
AnnaBridge 189:f392fc9709a3 1354 #define GPIOD_BASE (AHB2PERIPH_BASE + 0x0C00U)
AnnaBridge 189:f392fc9709a3 1355 #define GPIOE_BASE (AHB2PERIPH_BASE + 0x1000U)
AnnaBridge 189:f392fc9709a3 1356 #define GPIOF_BASE (AHB2PERIPH_BASE + 0x1400U)
AnnaBridge 189:f392fc9709a3 1357 #define GPIOG_BASE (AHB2PERIPH_BASE + 0x1800U)
AnnaBridge 189:f392fc9709a3 1358 #define GPIOH_BASE (AHB2PERIPH_BASE + 0x1C00U)
AnnaBridge 189:f392fc9709a3 1359 #define GPIOI_BASE (AHB2PERIPH_BASE + 0x2000U)
AnnaBridge 189:f392fc9709a3 1360
AnnaBridge 189:f392fc9709a3 1361 #define USBOTG_BASE (AHB2PERIPH_BASE + 0x08000000U)
AnnaBridge 189:f392fc9709a3 1362
AnnaBridge 189:f392fc9709a3 1363 #define ADC1_BASE (AHB2PERIPH_BASE + 0x08040000U)
AnnaBridge 189:f392fc9709a3 1364 #define ADC2_BASE (AHB2PERIPH_BASE + 0x08040100U)
AnnaBridge 189:f392fc9709a3 1365 #define ADC3_BASE (AHB2PERIPH_BASE + 0x08040200U)
AnnaBridge 189:f392fc9709a3 1366 #define ADC123_COMMON_BASE (AHB2PERIPH_BASE + 0x08040300U)
AnnaBridge 189:f392fc9709a3 1367
AnnaBridge 189:f392fc9709a3 1368 #define DCMI_BASE (AHB2PERIPH_BASE + 0x08050000U)
AnnaBridge 189:f392fc9709a3 1369
AnnaBridge 189:f392fc9709a3 1370 #define RNG_BASE (AHB2PERIPH_BASE + 0x08060800U)
AnnaBridge 189:f392fc9709a3 1371
AnnaBridge 189:f392fc9709a3 1372
AnnaBridge 189:f392fc9709a3 1373 /*!< FMC Banks registers base address */
AnnaBridge 189:f392fc9709a3 1374 #define FMC_Bank1_R_BASE (FMC_R_BASE + 0x0000U)
AnnaBridge 189:f392fc9709a3 1375 #define FMC_Bank1E_R_BASE (FMC_R_BASE + 0x0104U)
AnnaBridge 189:f392fc9709a3 1376 #define FMC_Bank3_R_BASE (FMC_R_BASE + 0x0080U)
AnnaBridge 189:f392fc9709a3 1377
AnnaBridge 189:f392fc9709a3 1378 /* Debug MCU registers base address */
AnnaBridge 189:f392fc9709a3 1379 #define DBGMCU_BASE ((uint32_t)0xE0042000U)
AnnaBridge 189:f392fc9709a3 1380
AnnaBridge 189:f392fc9709a3 1381 /*!< USB registers base address */
AnnaBridge 189:f392fc9709a3 1382 #define USB_OTG_FS_PERIPH_BASE ((uint32_t)0x50000000U)
AnnaBridge 189:f392fc9709a3 1383
AnnaBridge 189:f392fc9709a3 1384 #define USB_OTG_GLOBAL_BASE ((uint32_t)0x00000000U)
AnnaBridge 189:f392fc9709a3 1385 #define USB_OTG_DEVICE_BASE ((uint32_t)0x00000800U)
AnnaBridge 189:f392fc9709a3 1386 #define USB_OTG_IN_ENDPOINT_BASE ((uint32_t)0x00000900U)
AnnaBridge 189:f392fc9709a3 1387 #define USB_OTG_OUT_ENDPOINT_BASE ((uint32_t)0x00000B00U)
AnnaBridge 189:f392fc9709a3 1388 #define USB_OTG_EP_REG_SIZE ((uint32_t)0x00000020U)
AnnaBridge 189:f392fc9709a3 1389 #define USB_OTG_HOST_BASE ((uint32_t)0x00000400U)
AnnaBridge 189:f392fc9709a3 1390 #define USB_OTG_HOST_PORT_BASE ((uint32_t)0x00000440U)
AnnaBridge 189:f392fc9709a3 1391 #define USB_OTG_HOST_CHANNEL_BASE ((uint32_t)0x00000500U)
AnnaBridge 189:f392fc9709a3 1392 #define USB_OTG_HOST_CHANNEL_SIZE ((uint32_t)0x00000020U)
AnnaBridge 189:f392fc9709a3 1393 #define USB_OTG_PCGCCTL_BASE ((uint32_t)0x00000E00U)
AnnaBridge 189:f392fc9709a3 1394 #define USB_OTG_FIFO_BASE ((uint32_t)0x00001000U)
AnnaBridge 189:f392fc9709a3 1395 #define USB_OTG_FIFO_SIZE ((uint32_t)0x00001000U)
AnnaBridge 189:f392fc9709a3 1396
AnnaBridge 189:f392fc9709a3 1397
AnnaBridge 189:f392fc9709a3 1398 #define PACKAGE_BASE ((uint32_t)0x1FFF7500U) /*!< Package data register base address */
AnnaBridge 189:f392fc9709a3 1399 #define UID_BASE ((uint32_t)0x1FFF7590U) /*!< Unique device ID register base address */
AnnaBridge 189:f392fc9709a3 1400 #define FLASHSIZE_BASE ((uint32_t)0x1FFF75E0U) /*!< Flash size data register base address */
AnnaBridge 189:f392fc9709a3 1401 /**
AnnaBridge 189:f392fc9709a3 1402 * @}
AnnaBridge 189:f392fc9709a3 1403 */
AnnaBridge 189:f392fc9709a3 1404
AnnaBridge 189:f392fc9709a3 1405 /** @addtogroup Peripheral_declaration
AnnaBridge 189:f392fc9709a3 1406 * @{
AnnaBridge 189:f392fc9709a3 1407 */
AnnaBridge 189:f392fc9709a3 1408 #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
AnnaBridge 189:f392fc9709a3 1409 #define TIM3 ((TIM_TypeDef *) TIM3_BASE)
AnnaBridge 189:f392fc9709a3 1410 #define TIM4 ((TIM_TypeDef *) TIM4_BASE)
AnnaBridge 189:f392fc9709a3 1411 #define TIM5 ((TIM_TypeDef *) TIM5_BASE)
AnnaBridge 189:f392fc9709a3 1412 #define TIM6 ((TIM_TypeDef *) TIM6_BASE)
AnnaBridge 189:f392fc9709a3 1413 #define TIM7 ((TIM_TypeDef *) TIM7_BASE)
AnnaBridge 189:f392fc9709a3 1414 #define LCD ((LCD_TypeDef *) LCD_BASE)
AnnaBridge 189:f392fc9709a3 1415 #define RTC ((RTC_TypeDef *) RTC_BASE)
AnnaBridge 189:f392fc9709a3 1416 #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
AnnaBridge 189:f392fc9709a3 1417 #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
AnnaBridge 189:f392fc9709a3 1418 #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
AnnaBridge 189:f392fc9709a3 1419 #define SPI3 ((SPI_TypeDef *) SPI3_BASE)
AnnaBridge 189:f392fc9709a3 1420 #define USART2 ((USART_TypeDef *) USART2_BASE)
AnnaBridge 189:f392fc9709a3 1421 #define USART3 ((USART_TypeDef *) USART3_BASE)
AnnaBridge 189:f392fc9709a3 1422 #define UART4 ((USART_TypeDef *) UART4_BASE)
AnnaBridge 189:f392fc9709a3 1423 #define UART5 ((USART_TypeDef *) UART5_BASE)
AnnaBridge 189:f392fc9709a3 1424 #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
AnnaBridge 189:f392fc9709a3 1425 #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
AnnaBridge 189:f392fc9709a3 1426 #define I2C3 ((I2C_TypeDef *) I2C3_BASE)
AnnaBridge 189:f392fc9709a3 1427 #define CRS ((CRS_TypeDef *) CRS_BASE)
AnnaBridge 189:f392fc9709a3 1428 //#define CAN ((CAN_TypeDef *) CAN1_BASE) // MBED FIX : already defined in mbed API
AnnaBridge 189:f392fc9709a3 1429 #define CAN1 ((CAN_TypeDef *) CAN1_BASE)
AnnaBridge 189:f392fc9709a3 1430 #define CAN2 ((CAN_TypeDef *) CAN2_BASE)
AnnaBridge 189:f392fc9709a3 1431 #define I2C4 ((I2C_TypeDef *) I2C4_BASE)
AnnaBridge 189:f392fc9709a3 1432 #define PWR ((PWR_TypeDef *) PWR_BASE)
AnnaBridge 189:f392fc9709a3 1433 #define DAC ((DAC_TypeDef *) DAC1_BASE)
AnnaBridge 189:f392fc9709a3 1434 #define DAC1 ((DAC_TypeDef *) DAC1_BASE)
AnnaBridge 189:f392fc9709a3 1435 #define OPAMP ((OPAMP_TypeDef *) OPAMP_BASE)
AnnaBridge 189:f392fc9709a3 1436 #define OPAMP1 ((OPAMP_TypeDef *) OPAMP1_BASE)
AnnaBridge 189:f392fc9709a3 1437 #define OPAMP2 ((OPAMP_TypeDef *) OPAMP2_BASE)
AnnaBridge 189:f392fc9709a3 1438 #define OPAMP12_COMMON ((OPAMP_Common_TypeDef *) OPAMP1_BASE)
AnnaBridge 189:f392fc9709a3 1439 #define LPTIM1 ((LPTIM_TypeDef *) LPTIM1_BASE)
AnnaBridge 189:f392fc9709a3 1440 #define LPUART1 ((USART_TypeDef *) LPUART1_BASE)
AnnaBridge 189:f392fc9709a3 1441 #define SWPMI1 ((SWPMI_TypeDef *) SWPMI1_BASE)
AnnaBridge 189:f392fc9709a3 1442 #define LPTIM2 ((LPTIM_TypeDef *) LPTIM2_BASE)
AnnaBridge 189:f392fc9709a3 1443
AnnaBridge 189:f392fc9709a3 1444 #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
AnnaBridge 189:f392fc9709a3 1445 #define VREFBUF ((VREFBUF_TypeDef *) VREFBUF_BASE)
AnnaBridge 189:f392fc9709a3 1446 #define COMP1 ((COMP_TypeDef *) COMP1_BASE)
AnnaBridge 189:f392fc9709a3 1447 #define COMP2 ((COMP_TypeDef *) COMP2_BASE)
AnnaBridge 189:f392fc9709a3 1448 #define COMP12_COMMON ((COMP_Common_TypeDef *) COMP2_BASE)
AnnaBridge 189:f392fc9709a3 1449 #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
AnnaBridge 189:f392fc9709a3 1450 #define FIREWALL ((FIREWALL_TypeDef *) FIREWALL_BASE)
AnnaBridge 189:f392fc9709a3 1451 #define SDMMC1 ((SDMMC_TypeDef *) SDMMC1_BASE)
AnnaBridge 189:f392fc9709a3 1452 #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
AnnaBridge 189:f392fc9709a3 1453 #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
AnnaBridge 189:f392fc9709a3 1454 #define TIM8 ((TIM_TypeDef *) TIM8_BASE)
AnnaBridge 189:f392fc9709a3 1455 #define USART1 ((USART_TypeDef *) USART1_BASE)
AnnaBridge 189:f392fc9709a3 1456 #define TIM15 ((TIM_TypeDef *) TIM15_BASE)
AnnaBridge 189:f392fc9709a3 1457 #define TIM16 ((TIM_TypeDef *) TIM16_BASE)
AnnaBridge 189:f392fc9709a3 1458 #define TIM17 ((TIM_TypeDef *) TIM17_BASE)
AnnaBridge 189:f392fc9709a3 1459 #define SAI1 ((SAI_TypeDef *) SAI1_BASE)
AnnaBridge 189:f392fc9709a3 1460 #define SAI1_Block_A ((SAI_Block_TypeDef *)SAI1_Block_A_BASE)
AnnaBridge 189:f392fc9709a3 1461 #define SAI1_Block_B ((SAI_Block_TypeDef *)SAI1_Block_B_BASE)
AnnaBridge 189:f392fc9709a3 1462 #define SAI2 ((SAI_TypeDef *) SAI2_BASE)
AnnaBridge 189:f392fc9709a3 1463 #define SAI2_Block_A ((SAI_Block_TypeDef *)SAI2_Block_A_BASE)
AnnaBridge 189:f392fc9709a3 1464 #define SAI2_Block_B ((SAI_Block_TypeDef *)SAI2_Block_B_BASE)
AnnaBridge 189:f392fc9709a3 1465 #define DFSDM1_Channel0 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel0_BASE)
AnnaBridge 189:f392fc9709a3 1466 #define DFSDM1_Channel1 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel1_BASE)
AnnaBridge 189:f392fc9709a3 1467 #define DFSDM1_Channel2 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel2_BASE)
AnnaBridge 189:f392fc9709a3 1468 #define DFSDM1_Channel3 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel3_BASE)
AnnaBridge 189:f392fc9709a3 1469 #define DFSDM1_Channel4 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel4_BASE)
AnnaBridge 189:f392fc9709a3 1470 #define DFSDM1_Channel5 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel5_BASE)
AnnaBridge 189:f392fc9709a3 1471 #define DFSDM1_Channel6 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel6_BASE)
AnnaBridge 189:f392fc9709a3 1472 #define DFSDM1_Channel7 ((DFSDM_Channel_TypeDef *) DFSDM1_Channel7_BASE)
AnnaBridge 189:f392fc9709a3 1473 #define DFSDM1_Filter0 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter0_BASE)
AnnaBridge 189:f392fc9709a3 1474 #define DFSDM1_Filter1 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter1_BASE)
AnnaBridge 189:f392fc9709a3 1475 #define DFSDM1_Filter2 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter2_BASE)
AnnaBridge 189:f392fc9709a3 1476 #define DFSDM1_Filter3 ((DFSDM_Filter_TypeDef *) DFSDM1_Filter3_BASE)
AnnaBridge 189:f392fc9709a3 1477 /* Aliases to keep compatibility after DFSDM renaming */
AnnaBridge 189:f392fc9709a3 1478 #define DFSDM_Channel0 DFSDM1_Channel0
AnnaBridge 189:f392fc9709a3 1479 #define DFSDM_Channel1 DFSDM1_Channel1
AnnaBridge 189:f392fc9709a3 1480 #define DFSDM_Channel2 DFSDM1_Channel2
AnnaBridge 189:f392fc9709a3 1481 #define DFSDM_Channel3 DFSDM1_Channel3
AnnaBridge 189:f392fc9709a3 1482 #define DFSDM_Channel4 DFSDM1_Channel4
AnnaBridge 189:f392fc9709a3 1483 #define DFSDM_Channel5 DFSDM1_Channel5
AnnaBridge 189:f392fc9709a3 1484 #define DFSDM_Channel6 DFSDM1_Channel6
AnnaBridge 189:f392fc9709a3 1485 #define DFSDM_Channel7 DFSDM1_Channel7
AnnaBridge 189:f392fc9709a3 1486 #define DFSDM_Filter0 DFSDM1_Filter0
AnnaBridge 189:f392fc9709a3 1487 #define DFSDM_Filter1 DFSDM1_Filter1
AnnaBridge 189:f392fc9709a3 1488 #define DFSDM_Filter2 DFSDM1_Filter2
AnnaBridge 189:f392fc9709a3 1489 #define DFSDM_Filter3 DFSDM1_Filter3
AnnaBridge 189:f392fc9709a3 1490 #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
AnnaBridge 189:f392fc9709a3 1491 #define DMA2 ((DMA_TypeDef *) DMA2_BASE)
AnnaBridge 189:f392fc9709a3 1492 #define RCC ((RCC_TypeDef *) RCC_BASE)
AnnaBridge 189:f392fc9709a3 1493 #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
AnnaBridge 189:f392fc9709a3 1494 #define CRC ((CRC_TypeDef *) CRC_BASE)
AnnaBridge 189:f392fc9709a3 1495 #define TSC ((TSC_TypeDef *) TSC_BASE)
AnnaBridge 189:f392fc9709a3 1496
AnnaBridge 189:f392fc9709a3 1497 #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
AnnaBridge 189:f392fc9709a3 1498 #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
AnnaBridge 189:f392fc9709a3 1499 #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
AnnaBridge 189:f392fc9709a3 1500 #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
AnnaBridge 189:f392fc9709a3 1501 #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE)
AnnaBridge 189:f392fc9709a3 1502 #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE)
AnnaBridge 189:f392fc9709a3 1503 #define GPIOG ((GPIO_TypeDef *) GPIOG_BASE)
AnnaBridge 189:f392fc9709a3 1504 #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE)
AnnaBridge 189:f392fc9709a3 1505 #define GPIOI ((GPIO_TypeDef *) GPIOI_BASE)
AnnaBridge 189:f392fc9709a3 1506 #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
AnnaBridge 189:f392fc9709a3 1507 #define ADC2 ((ADC_TypeDef *) ADC2_BASE)
AnnaBridge 189:f392fc9709a3 1508 #define ADC3 ((ADC_TypeDef *) ADC3_BASE)
AnnaBridge 189:f392fc9709a3 1509 #define ADC123_COMMON ((ADC_Common_TypeDef *) ADC123_COMMON_BASE)
AnnaBridge 189:f392fc9709a3 1510 #define DCMI ((DCMI_TypeDef *) DCMI_BASE)
AnnaBridge 189:f392fc9709a3 1511 #define DMA2D ((DMA2D_TypeDef *)DMA2D_BASE)
AnnaBridge 189:f392fc9709a3 1512 #define RNG ((RNG_TypeDef *) RNG_BASE)
AnnaBridge 189:f392fc9709a3 1513
AnnaBridge 189:f392fc9709a3 1514
AnnaBridge 189:f392fc9709a3 1515 #define DMA1_Channel1 ((DMA_Channel_TypeDef *) DMA1_Channel1_BASE)
AnnaBridge 189:f392fc9709a3 1516 #define DMA1_Channel2 ((DMA_Channel_TypeDef *) DMA1_Channel2_BASE)
AnnaBridge 189:f392fc9709a3 1517 #define DMA1_Channel3 ((DMA_Channel_TypeDef *) DMA1_Channel3_BASE)
AnnaBridge 189:f392fc9709a3 1518 #define DMA1_Channel4 ((DMA_Channel_TypeDef *) DMA1_Channel4_BASE)
AnnaBridge 189:f392fc9709a3 1519 #define DMA1_Channel5 ((DMA_Channel_TypeDef *) DMA1_Channel5_BASE)
AnnaBridge 189:f392fc9709a3 1520 #define DMA1_Channel6 ((DMA_Channel_TypeDef *) DMA1_Channel6_BASE)
AnnaBridge 189:f392fc9709a3 1521 #define DMA1_Channel7 ((DMA_Channel_TypeDef *) DMA1_Channel7_BASE)
AnnaBridge 189:f392fc9709a3 1522 #define DMA1_CSELR ((DMA_Request_TypeDef *) DMA1_CSELR_BASE)
AnnaBridge 189:f392fc9709a3 1523
AnnaBridge 189:f392fc9709a3 1524
AnnaBridge 189:f392fc9709a3 1525 #define DMA2_Channel1 ((DMA_Channel_TypeDef *) DMA2_Channel1_BASE)
AnnaBridge 189:f392fc9709a3 1526 #define DMA2_Channel2 ((DMA_Channel_TypeDef *) DMA2_Channel2_BASE)
AnnaBridge 189:f392fc9709a3 1527 #define DMA2_Channel3 ((DMA_Channel_TypeDef *) DMA2_Channel3_BASE)
AnnaBridge 189:f392fc9709a3 1528 #define DMA2_Channel4 ((DMA_Channel_TypeDef *) DMA2_Channel4_BASE)
AnnaBridge 189:f392fc9709a3 1529 #define DMA2_Channel5 ((DMA_Channel_TypeDef *) DMA2_Channel5_BASE)
AnnaBridge 189:f392fc9709a3 1530 #define DMA2_Channel6 ((DMA_Channel_TypeDef *) DMA2_Channel6_BASE)
AnnaBridge 189:f392fc9709a3 1531 #define DMA2_Channel7 ((DMA_Channel_TypeDef *) DMA2_Channel7_BASE)
AnnaBridge 189:f392fc9709a3 1532 #define DMA2_CSELR ((DMA_Request_TypeDef *) DMA2_CSELR_BASE)
AnnaBridge 189:f392fc9709a3 1533
AnnaBridge 189:f392fc9709a3 1534
AnnaBridge 189:f392fc9709a3 1535 #define FMC_Bank1_R ((FMC_Bank1_TypeDef *) FMC_Bank1_R_BASE)
AnnaBridge 189:f392fc9709a3 1536 #define FMC_Bank1E_R ((FMC_Bank1E_TypeDef *) FMC_Bank1E_R_BASE)
AnnaBridge 189:f392fc9709a3 1537 #define FMC_Bank3_R ((FMC_Bank3_TypeDef *) FMC_Bank3_R_BASE)
AnnaBridge 189:f392fc9709a3 1538
AnnaBridge 189:f392fc9709a3 1539 #define QUADSPI ((QUADSPI_TypeDef *) QSPI_R_BASE)
AnnaBridge 189:f392fc9709a3 1540
AnnaBridge 189:f392fc9709a3 1541 #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
AnnaBridge 189:f392fc9709a3 1542
AnnaBridge 189:f392fc9709a3 1543 #define USB_OTG_FS ((USB_OTG_GlobalTypeDef *) USB_OTG_FS_PERIPH_BASE)
AnnaBridge 189:f392fc9709a3 1544 /**
AnnaBridge 189:f392fc9709a3 1545 * @}
AnnaBridge 189:f392fc9709a3 1546 */
AnnaBridge 189:f392fc9709a3 1547
AnnaBridge 189:f392fc9709a3 1548 /** @addtogroup Exported_constants
AnnaBridge 189:f392fc9709a3 1549 * @{
AnnaBridge 189:f392fc9709a3 1550 */
AnnaBridge 189:f392fc9709a3 1551
AnnaBridge 189:f392fc9709a3 1552 /** @addtogroup Peripheral_Registers_Bits_Definition
AnnaBridge 189:f392fc9709a3 1553 * @{
AnnaBridge 189:f392fc9709a3 1554 */
AnnaBridge 189:f392fc9709a3 1555
AnnaBridge 189:f392fc9709a3 1556 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 1557 /* Peripheral Registers_Bits_Definition */
AnnaBridge 189:f392fc9709a3 1558 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 1559
AnnaBridge 189:f392fc9709a3 1560 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 1561 /* */
AnnaBridge 189:f392fc9709a3 1562 /* Analog to Digital Converter */
AnnaBridge 189:f392fc9709a3 1563 /* */
AnnaBridge 189:f392fc9709a3 1564 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 1565
AnnaBridge 189:f392fc9709a3 1566 /*
AnnaBridge 189:f392fc9709a3 1567 * @brief Specific device feature definitions (not present on all devices in the STM32L4 serie)
AnnaBridge 189:f392fc9709a3 1568 */
AnnaBridge 189:f392fc9709a3 1569 #define ADC_MULTIMODE_SUPPORT /*!< ADC feature available only on specific devices: multimode available on devices with several ADC instances */
AnnaBridge 189:f392fc9709a3 1570
AnnaBridge 189:f392fc9709a3 1571 /******************** Bit definition for ADC_ISR register *******************/
AnnaBridge 189:f392fc9709a3 1572 #define ADC_ISR_ADRDY_Pos (0U)
AnnaBridge 189:f392fc9709a3 1573 #define ADC_ISR_ADRDY_Msk (0x1U << ADC_ISR_ADRDY_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 1574 #define ADC_ISR_ADRDY ADC_ISR_ADRDY_Msk /*!< ADC ready flag */
AnnaBridge 189:f392fc9709a3 1575 #define ADC_ISR_EOSMP_Pos (1U)
AnnaBridge 189:f392fc9709a3 1576 #define ADC_ISR_EOSMP_Msk (0x1U << ADC_ISR_EOSMP_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 1577 #define ADC_ISR_EOSMP ADC_ISR_EOSMP_Msk /*!< ADC group regular end of sampling flag */
AnnaBridge 189:f392fc9709a3 1578 #define ADC_ISR_EOC_Pos (2U)
AnnaBridge 189:f392fc9709a3 1579 #define ADC_ISR_EOC_Msk (0x1U << ADC_ISR_EOC_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 1580 #define ADC_ISR_EOC ADC_ISR_EOC_Msk /*!< ADC group regular end of unitary conversion flag */
AnnaBridge 189:f392fc9709a3 1581 #define ADC_ISR_EOS_Pos (3U)
AnnaBridge 189:f392fc9709a3 1582 #define ADC_ISR_EOS_Msk (0x1U << ADC_ISR_EOS_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 1583 #define ADC_ISR_EOS ADC_ISR_EOS_Msk /*!< ADC group regular end of sequence conversions flag */
AnnaBridge 189:f392fc9709a3 1584 #define ADC_ISR_OVR_Pos (4U)
AnnaBridge 189:f392fc9709a3 1585 #define ADC_ISR_OVR_Msk (0x1U << ADC_ISR_OVR_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 1586 #define ADC_ISR_OVR ADC_ISR_OVR_Msk /*!< ADC group regular overrun flag */
AnnaBridge 189:f392fc9709a3 1587 #define ADC_ISR_JEOC_Pos (5U)
AnnaBridge 189:f392fc9709a3 1588 #define ADC_ISR_JEOC_Msk (0x1U << ADC_ISR_JEOC_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 1589 #define ADC_ISR_JEOC ADC_ISR_JEOC_Msk /*!< ADC group injected end of unitary conversion flag */
AnnaBridge 189:f392fc9709a3 1590 #define ADC_ISR_JEOS_Pos (6U)
AnnaBridge 189:f392fc9709a3 1591 #define ADC_ISR_JEOS_Msk (0x1U << ADC_ISR_JEOS_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 1592 #define ADC_ISR_JEOS ADC_ISR_JEOS_Msk /*!< ADC group injected end of sequence conversions flag */
AnnaBridge 189:f392fc9709a3 1593 #define ADC_ISR_AWD1_Pos (7U)
AnnaBridge 189:f392fc9709a3 1594 #define ADC_ISR_AWD1_Msk (0x1U << ADC_ISR_AWD1_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 1595 #define ADC_ISR_AWD1 ADC_ISR_AWD1_Msk /*!< ADC analog watchdog 1 flag */
AnnaBridge 189:f392fc9709a3 1596 #define ADC_ISR_AWD2_Pos (8U)
AnnaBridge 189:f392fc9709a3 1597 #define ADC_ISR_AWD2_Msk (0x1U << ADC_ISR_AWD2_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 1598 #define ADC_ISR_AWD2 ADC_ISR_AWD2_Msk /*!< ADC analog watchdog 2 flag */
AnnaBridge 189:f392fc9709a3 1599 #define ADC_ISR_AWD3_Pos (9U)
AnnaBridge 189:f392fc9709a3 1600 #define ADC_ISR_AWD3_Msk (0x1U << ADC_ISR_AWD3_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 1601 #define ADC_ISR_AWD3 ADC_ISR_AWD3_Msk /*!< ADC analog watchdog 3 flag */
AnnaBridge 189:f392fc9709a3 1602 #define ADC_ISR_JQOVF_Pos (10U)
AnnaBridge 189:f392fc9709a3 1603 #define ADC_ISR_JQOVF_Msk (0x1U << ADC_ISR_JQOVF_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 1604 #define ADC_ISR_JQOVF ADC_ISR_JQOVF_Msk /*!< ADC group injected contexts queue overflow flag */
AnnaBridge 189:f392fc9709a3 1605
AnnaBridge 189:f392fc9709a3 1606 /******************** Bit definition for ADC_IER register *******************/
AnnaBridge 189:f392fc9709a3 1607 #define ADC_IER_ADRDYIE_Pos (0U)
AnnaBridge 189:f392fc9709a3 1608 #define ADC_IER_ADRDYIE_Msk (0x1U << ADC_IER_ADRDYIE_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 1609 #define ADC_IER_ADRDYIE ADC_IER_ADRDYIE_Msk /*!< ADC ready interrupt */
AnnaBridge 189:f392fc9709a3 1610 #define ADC_IER_EOSMPIE_Pos (1U)
AnnaBridge 189:f392fc9709a3 1611 #define ADC_IER_EOSMPIE_Msk (0x1U << ADC_IER_EOSMPIE_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 1612 #define ADC_IER_EOSMPIE ADC_IER_EOSMPIE_Msk /*!< ADC group regular end of sampling interrupt */
AnnaBridge 189:f392fc9709a3 1613 #define ADC_IER_EOCIE_Pos (2U)
AnnaBridge 189:f392fc9709a3 1614 #define ADC_IER_EOCIE_Msk (0x1U << ADC_IER_EOCIE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 1615 #define ADC_IER_EOCIE ADC_IER_EOCIE_Msk /*!< ADC group regular end of unitary conversion interrupt */
AnnaBridge 189:f392fc9709a3 1616 #define ADC_IER_EOSIE_Pos (3U)
AnnaBridge 189:f392fc9709a3 1617 #define ADC_IER_EOSIE_Msk (0x1U << ADC_IER_EOSIE_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 1618 #define ADC_IER_EOSIE ADC_IER_EOSIE_Msk /*!< ADC group regular end of sequence conversions interrupt */
AnnaBridge 189:f392fc9709a3 1619 #define ADC_IER_OVRIE_Pos (4U)
AnnaBridge 189:f392fc9709a3 1620 #define ADC_IER_OVRIE_Msk (0x1U << ADC_IER_OVRIE_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 1621 #define ADC_IER_OVRIE ADC_IER_OVRIE_Msk /*!< ADC group regular overrun interrupt */
AnnaBridge 189:f392fc9709a3 1622 #define ADC_IER_JEOCIE_Pos (5U)
AnnaBridge 189:f392fc9709a3 1623 #define ADC_IER_JEOCIE_Msk (0x1U << ADC_IER_JEOCIE_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 1624 #define ADC_IER_JEOCIE ADC_IER_JEOCIE_Msk /*!< ADC group injected end of unitary conversion interrupt */
AnnaBridge 189:f392fc9709a3 1625 #define ADC_IER_JEOSIE_Pos (6U)
AnnaBridge 189:f392fc9709a3 1626 #define ADC_IER_JEOSIE_Msk (0x1U << ADC_IER_JEOSIE_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 1627 #define ADC_IER_JEOSIE ADC_IER_JEOSIE_Msk /*!< ADC group injected end of sequence conversions interrupt */
AnnaBridge 189:f392fc9709a3 1628 #define ADC_IER_AWD1IE_Pos (7U)
AnnaBridge 189:f392fc9709a3 1629 #define ADC_IER_AWD1IE_Msk (0x1U << ADC_IER_AWD1IE_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 1630 #define ADC_IER_AWD1IE ADC_IER_AWD1IE_Msk /*!< ADC analog watchdog 1 interrupt */
AnnaBridge 189:f392fc9709a3 1631 #define ADC_IER_AWD2IE_Pos (8U)
AnnaBridge 189:f392fc9709a3 1632 #define ADC_IER_AWD2IE_Msk (0x1U << ADC_IER_AWD2IE_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 1633 #define ADC_IER_AWD2IE ADC_IER_AWD2IE_Msk /*!< ADC analog watchdog 2 interrupt */
AnnaBridge 189:f392fc9709a3 1634 #define ADC_IER_AWD3IE_Pos (9U)
AnnaBridge 189:f392fc9709a3 1635 #define ADC_IER_AWD3IE_Msk (0x1U << ADC_IER_AWD3IE_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 1636 #define ADC_IER_AWD3IE ADC_IER_AWD3IE_Msk /*!< ADC analog watchdog 3 interrupt */
AnnaBridge 189:f392fc9709a3 1637 #define ADC_IER_JQOVFIE_Pos (10U)
AnnaBridge 189:f392fc9709a3 1638 #define ADC_IER_JQOVFIE_Msk (0x1U << ADC_IER_JQOVFIE_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 1639 #define ADC_IER_JQOVFIE ADC_IER_JQOVFIE_Msk /*!< ADC group injected contexts queue overflow interrupt */
AnnaBridge 189:f392fc9709a3 1640
AnnaBridge 189:f392fc9709a3 1641 /* Legacy defines */
AnnaBridge 189:f392fc9709a3 1642 #define ADC_IER_ADRDY (ADC_IER_ADRDYIE)
AnnaBridge 189:f392fc9709a3 1643 #define ADC_IER_EOSMP (ADC_IER_EOSMPIE)
AnnaBridge 189:f392fc9709a3 1644 #define ADC_IER_EOC (ADC_IER_EOCIE)
AnnaBridge 189:f392fc9709a3 1645 #define ADC_IER_EOS (ADC_IER_EOSIE)
AnnaBridge 189:f392fc9709a3 1646 #define ADC_IER_OVR (ADC_IER_OVRIE)
AnnaBridge 189:f392fc9709a3 1647 #define ADC_IER_JEOC (ADC_IER_JEOCIE)
AnnaBridge 189:f392fc9709a3 1648 #define ADC_IER_JEOS (ADC_IER_JEOSIE)
AnnaBridge 189:f392fc9709a3 1649 #define ADC_IER_AWD1 (ADC_IER_AWD1IE)
AnnaBridge 189:f392fc9709a3 1650 #define ADC_IER_AWD2 (ADC_IER_AWD2IE)
AnnaBridge 189:f392fc9709a3 1651 #define ADC_IER_AWD3 (ADC_IER_AWD3IE)
AnnaBridge 189:f392fc9709a3 1652 #define ADC_IER_JQOVF (ADC_IER_JQOVFIE)
AnnaBridge 189:f392fc9709a3 1653
AnnaBridge 189:f392fc9709a3 1654 /******************** Bit definition for ADC_CR register ********************/
AnnaBridge 189:f392fc9709a3 1655 #define ADC_CR_ADEN_Pos (0U)
AnnaBridge 189:f392fc9709a3 1656 #define ADC_CR_ADEN_Msk (0x1U << ADC_CR_ADEN_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 1657 #define ADC_CR_ADEN ADC_CR_ADEN_Msk /*!< ADC enable */
AnnaBridge 189:f392fc9709a3 1658 #define ADC_CR_ADDIS_Pos (1U)
AnnaBridge 189:f392fc9709a3 1659 #define ADC_CR_ADDIS_Msk (0x1U << ADC_CR_ADDIS_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 1660 #define ADC_CR_ADDIS ADC_CR_ADDIS_Msk /*!< ADC disable */
AnnaBridge 189:f392fc9709a3 1661 #define ADC_CR_ADSTART_Pos (2U)
AnnaBridge 189:f392fc9709a3 1662 #define ADC_CR_ADSTART_Msk (0x1U << ADC_CR_ADSTART_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 1663 #define ADC_CR_ADSTART ADC_CR_ADSTART_Msk /*!< ADC group regular conversion start */
AnnaBridge 189:f392fc9709a3 1664 #define ADC_CR_JADSTART_Pos (3U)
AnnaBridge 189:f392fc9709a3 1665 #define ADC_CR_JADSTART_Msk (0x1U << ADC_CR_JADSTART_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 1666 #define ADC_CR_JADSTART ADC_CR_JADSTART_Msk /*!< ADC group injected conversion start */
AnnaBridge 189:f392fc9709a3 1667 #define ADC_CR_ADSTP_Pos (4U)
AnnaBridge 189:f392fc9709a3 1668 #define ADC_CR_ADSTP_Msk (0x1U << ADC_CR_ADSTP_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 1669 #define ADC_CR_ADSTP ADC_CR_ADSTP_Msk /*!< ADC group regular conversion stop */
AnnaBridge 189:f392fc9709a3 1670 #define ADC_CR_JADSTP_Pos (5U)
AnnaBridge 189:f392fc9709a3 1671 #define ADC_CR_JADSTP_Msk (0x1U << ADC_CR_JADSTP_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 1672 #define ADC_CR_JADSTP ADC_CR_JADSTP_Msk /*!< ADC group injected conversion stop */
AnnaBridge 189:f392fc9709a3 1673 #define ADC_CR_ADVREGEN_Pos (28U)
AnnaBridge 189:f392fc9709a3 1674 #define ADC_CR_ADVREGEN_Msk (0x1U << ADC_CR_ADVREGEN_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 1675 #define ADC_CR_ADVREGEN ADC_CR_ADVREGEN_Msk /*!< ADC voltage regulator enable */
AnnaBridge 189:f392fc9709a3 1676 #define ADC_CR_DEEPPWD_Pos (29U)
AnnaBridge 189:f392fc9709a3 1677 #define ADC_CR_DEEPPWD_Msk (0x1U << ADC_CR_DEEPPWD_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 1678 #define ADC_CR_DEEPPWD ADC_CR_DEEPPWD_Msk /*!< ADC deep power down enable */
AnnaBridge 189:f392fc9709a3 1679 #define ADC_CR_ADCALDIF_Pos (30U)
AnnaBridge 189:f392fc9709a3 1680 #define ADC_CR_ADCALDIF_Msk (0x1U << ADC_CR_ADCALDIF_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 1681 #define ADC_CR_ADCALDIF ADC_CR_ADCALDIF_Msk /*!< ADC differential mode for calibration */
AnnaBridge 189:f392fc9709a3 1682 #define ADC_CR_ADCAL_Pos (31U)
AnnaBridge 189:f392fc9709a3 1683 #define ADC_CR_ADCAL_Msk (0x1U << ADC_CR_ADCAL_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 1684 #define ADC_CR_ADCAL ADC_CR_ADCAL_Msk /*!< ADC calibration */
AnnaBridge 189:f392fc9709a3 1685
AnnaBridge 189:f392fc9709a3 1686 /******************** Bit definition for ADC_CFGR register ******************/
AnnaBridge 189:f392fc9709a3 1687 #define ADC_CFGR_DMAEN_Pos (0U)
AnnaBridge 189:f392fc9709a3 1688 #define ADC_CFGR_DMAEN_Msk (0x1U << ADC_CFGR_DMAEN_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 1689 #define ADC_CFGR_DMAEN ADC_CFGR_DMAEN_Msk /*!< ADC DMA transfer enable */
AnnaBridge 189:f392fc9709a3 1690 #define ADC_CFGR_DMACFG_Pos (1U)
AnnaBridge 189:f392fc9709a3 1691 #define ADC_CFGR_DMACFG_Msk (0x1U << ADC_CFGR_DMACFG_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 1692 #define ADC_CFGR_DMACFG ADC_CFGR_DMACFG_Msk /*!< ADC DMA transfer configuration */
AnnaBridge 189:f392fc9709a3 1693
AnnaBridge 189:f392fc9709a3 1694 #define ADC_CFGR_DFSDMCFG_Pos (2U)
AnnaBridge 189:f392fc9709a3 1695 #define ADC_CFGR_DFSDMCFG_Msk (0x1U << ADC_CFGR_DFSDMCFG_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 1696 #define ADC_CFGR_DFSDMCFG ADC_CFGR_DFSDMCFG_Msk /*!< ADC DFSDM mode configuration */
AnnaBridge 189:f392fc9709a3 1697
AnnaBridge 189:f392fc9709a3 1698 #define ADC_CFGR_RES_Pos (3U)
AnnaBridge 189:f392fc9709a3 1699 #define ADC_CFGR_RES_Msk (0x3U << ADC_CFGR_RES_Pos) /*!< 0x00000018 */
AnnaBridge 189:f392fc9709a3 1700 #define ADC_CFGR_RES ADC_CFGR_RES_Msk /*!< ADC data resolution */
AnnaBridge 189:f392fc9709a3 1701 #define ADC_CFGR_RES_0 (0x1U << ADC_CFGR_RES_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 1702 #define ADC_CFGR_RES_1 (0x2U << ADC_CFGR_RES_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 1703
AnnaBridge 189:f392fc9709a3 1704 #define ADC_CFGR_ALIGN_Pos (5U)
AnnaBridge 189:f392fc9709a3 1705 #define ADC_CFGR_ALIGN_Msk (0x1U << ADC_CFGR_ALIGN_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 1706 #define ADC_CFGR_ALIGN ADC_CFGR_ALIGN_Msk /*!< ADC data alignement */
AnnaBridge 189:f392fc9709a3 1707
AnnaBridge 189:f392fc9709a3 1708 #define ADC_CFGR_EXTSEL_Pos (6U)
AnnaBridge 189:f392fc9709a3 1709 #define ADC_CFGR_EXTSEL_Msk (0xFU << ADC_CFGR_EXTSEL_Pos) /*!< 0x000003C0 */
AnnaBridge 189:f392fc9709a3 1710 #define ADC_CFGR_EXTSEL ADC_CFGR_EXTSEL_Msk /*!< ADC group regular external trigger source */
AnnaBridge 189:f392fc9709a3 1711 #define ADC_CFGR_EXTSEL_0 (0x1U << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 1712 #define ADC_CFGR_EXTSEL_1 (0x2U << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 1713 #define ADC_CFGR_EXTSEL_2 (0x4U << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 1714 #define ADC_CFGR_EXTSEL_3 (0x8U << ADC_CFGR_EXTSEL_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 1715
AnnaBridge 189:f392fc9709a3 1716 #define ADC_CFGR_EXTEN_Pos (10U)
AnnaBridge 189:f392fc9709a3 1717 #define ADC_CFGR_EXTEN_Msk (0x3U << ADC_CFGR_EXTEN_Pos) /*!< 0x00000C00 */
AnnaBridge 189:f392fc9709a3 1718 #define ADC_CFGR_EXTEN ADC_CFGR_EXTEN_Msk /*!< ADC group regular external trigger polarity */
AnnaBridge 189:f392fc9709a3 1719 #define ADC_CFGR_EXTEN_0 (0x1U << ADC_CFGR_EXTEN_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 1720 #define ADC_CFGR_EXTEN_1 (0x2U << ADC_CFGR_EXTEN_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 1721
AnnaBridge 189:f392fc9709a3 1722 #define ADC_CFGR_OVRMOD_Pos (12U)
AnnaBridge 189:f392fc9709a3 1723 #define ADC_CFGR_OVRMOD_Msk (0x1U << ADC_CFGR_OVRMOD_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 1724 #define ADC_CFGR_OVRMOD ADC_CFGR_OVRMOD_Msk /*!< ADC group regular overrun configuration */
AnnaBridge 189:f392fc9709a3 1725 #define ADC_CFGR_CONT_Pos (13U)
AnnaBridge 189:f392fc9709a3 1726 #define ADC_CFGR_CONT_Msk (0x1U << ADC_CFGR_CONT_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 1727 #define ADC_CFGR_CONT ADC_CFGR_CONT_Msk /*!< ADC group regular continuous conversion mode */
AnnaBridge 189:f392fc9709a3 1728 #define ADC_CFGR_AUTDLY_Pos (14U)
AnnaBridge 189:f392fc9709a3 1729 #define ADC_CFGR_AUTDLY_Msk (0x1U << ADC_CFGR_AUTDLY_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 1730 #define ADC_CFGR_AUTDLY ADC_CFGR_AUTDLY_Msk /*!< ADC low power auto wait */
AnnaBridge 189:f392fc9709a3 1731
AnnaBridge 189:f392fc9709a3 1732 #define ADC_CFGR_DISCEN_Pos (16U)
AnnaBridge 189:f392fc9709a3 1733 #define ADC_CFGR_DISCEN_Msk (0x1U << ADC_CFGR_DISCEN_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 1734 #define ADC_CFGR_DISCEN ADC_CFGR_DISCEN_Msk /*!< ADC group regular sequencer discontinuous mode */
AnnaBridge 189:f392fc9709a3 1735
AnnaBridge 189:f392fc9709a3 1736 #define ADC_CFGR_DISCNUM_Pos (17U)
AnnaBridge 189:f392fc9709a3 1737 #define ADC_CFGR_DISCNUM_Msk (0x7U << ADC_CFGR_DISCNUM_Pos) /*!< 0x000E0000 */
AnnaBridge 189:f392fc9709a3 1738 #define ADC_CFGR_DISCNUM ADC_CFGR_DISCNUM_Msk /*!< ADC group regular sequencer discontinuous number of ranks */
AnnaBridge 189:f392fc9709a3 1739 #define ADC_CFGR_DISCNUM_0 (0x1U << ADC_CFGR_DISCNUM_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 1740 #define ADC_CFGR_DISCNUM_1 (0x2U << ADC_CFGR_DISCNUM_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 1741 #define ADC_CFGR_DISCNUM_2 (0x4U << ADC_CFGR_DISCNUM_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 1742
AnnaBridge 189:f392fc9709a3 1743 #define ADC_CFGR_JDISCEN_Pos (20U)
AnnaBridge 189:f392fc9709a3 1744 #define ADC_CFGR_JDISCEN_Msk (0x1U << ADC_CFGR_JDISCEN_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 1745 #define ADC_CFGR_JDISCEN ADC_CFGR_JDISCEN_Msk /*!< ADC group injected sequencer discontinuous mode */
AnnaBridge 189:f392fc9709a3 1746 #define ADC_CFGR_JQM_Pos (21U)
AnnaBridge 189:f392fc9709a3 1747 #define ADC_CFGR_JQM_Msk (0x1U << ADC_CFGR_JQM_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 1748 #define ADC_CFGR_JQM ADC_CFGR_JQM_Msk /*!< ADC group injected contexts queue mode */
AnnaBridge 189:f392fc9709a3 1749 #define ADC_CFGR_AWD1SGL_Pos (22U)
AnnaBridge 189:f392fc9709a3 1750 #define ADC_CFGR_AWD1SGL_Msk (0x1U << ADC_CFGR_AWD1SGL_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 1751 #define ADC_CFGR_AWD1SGL ADC_CFGR_AWD1SGL_Msk /*!< ADC analog watchdog 1 monitoring a single channel or all channels */
AnnaBridge 189:f392fc9709a3 1752 #define ADC_CFGR_AWD1EN_Pos (23U)
AnnaBridge 189:f392fc9709a3 1753 #define ADC_CFGR_AWD1EN_Msk (0x1U << ADC_CFGR_AWD1EN_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 1754 #define ADC_CFGR_AWD1EN ADC_CFGR_AWD1EN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group regular */
AnnaBridge 189:f392fc9709a3 1755 #define ADC_CFGR_JAWD1EN_Pos (24U)
AnnaBridge 189:f392fc9709a3 1756 #define ADC_CFGR_JAWD1EN_Msk (0x1U << ADC_CFGR_JAWD1EN_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 1757 #define ADC_CFGR_JAWD1EN ADC_CFGR_JAWD1EN_Msk /*!< ADC analog watchdog 1 enable on scope ADC group injected */
AnnaBridge 189:f392fc9709a3 1758 #define ADC_CFGR_JAUTO_Pos (25U)
AnnaBridge 189:f392fc9709a3 1759 #define ADC_CFGR_JAUTO_Msk (0x1U << ADC_CFGR_JAUTO_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 1760 #define ADC_CFGR_JAUTO ADC_CFGR_JAUTO_Msk /*!< ADC group injected automatic trigger mode */
AnnaBridge 189:f392fc9709a3 1761
AnnaBridge 189:f392fc9709a3 1762 #define ADC_CFGR_AWD1CH_Pos (26U)
AnnaBridge 189:f392fc9709a3 1763 #define ADC_CFGR_AWD1CH_Msk (0x1FU << ADC_CFGR_AWD1CH_Pos) /*!< 0x7C000000 */
AnnaBridge 189:f392fc9709a3 1764 #define ADC_CFGR_AWD1CH ADC_CFGR_AWD1CH_Msk /*!< ADC analog watchdog 1 monitored channel selection */
AnnaBridge 189:f392fc9709a3 1765 #define ADC_CFGR_AWD1CH_0 (0x01U << ADC_CFGR_AWD1CH_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 1766 #define ADC_CFGR_AWD1CH_1 (0x02U << ADC_CFGR_AWD1CH_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 1767 #define ADC_CFGR_AWD1CH_2 (0x04U << ADC_CFGR_AWD1CH_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 1768 #define ADC_CFGR_AWD1CH_3 (0x08U << ADC_CFGR_AWD1CH_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 1769 #define ADC_CFGR_AWD1CH_4 (0x10U << ADC_CFGR_AWD1CH_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 1770
AnnaBridge 189:f392fc9709a3 1771 #define ADC_CFGR_JQDIS_Pos (31U)
AnnaBridge 189:f392fc9709a3 1772 #define ADC_CFGR_JQDIS_Msk (0x1U << ADC_CFGR_JQDIS_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 1773 #define ADC_CFGR_JQDIS ADC_CFGR_JQDIS_Msk /*!< ADC group injected contexts queue disable */
AnnaBridge 189:f392fc9709a3 1774
AnnaBridge 189:f392fc9709a3 1775 /******************** Bit definition for ADC_CFGR2 register *****************/
AnnaBridge 189:f392fc9709a3 1776 #define ADC_CFGR2_ROVSE_Pos (0U)
AnnaBridge 189:f392fc9709a3 1777 #define ADC_CFGR2_ROVSE_Msk (0x1U << ADC_CFGR2_ROVSE_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 1778 #define ADC_CFGR2_ROVSE ADC_CFGR2_ROVSE_Msk /*!< ADC oversampler enable on scope ADC group regular */
AnnaBridge 189:f392fc9709a3 1779 #define ADC_CFGR2_JOVSE_Pos (1U)
AnnaBridge 189:f392fc9709a3 1780 #define ADC_CFGR2_JOVSE_Msk (0x1U << ADC_CFGR2_JOVSE_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 1781 #define ADC_CFGR2_JOVSE ADC_CFGR2_JOVSE_Msk /*!< ADC oversampler enable on scope ADC group injected */
AnnaBridge 189:f392fc9709a3 1782
AnnaBridge 189:f392fc9709a3 1783 #define ADC_CFGR2_OVSR_Pos (2U)
AnnaBridge 189:f392fc9709a3 1784 #define ADC_CFGR2_OVSR_Msk (0x7U << ADC_CFGR2_OVSR_Pos) /*!< 0x0000001C */
AnnaBridge 189:f392fc9709a3 1785 #define ADC_CFGR2_OVSR ADC_CFGR2_OVSR_Msk /*!< ADC oversampling ratio */
AnnaBridge 189:f392fc9709a3 1786 #define ADC_CFGR2_OVSR_0 (0x1U << ADC_CFGR2_OVSR_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 1787 #define ADC_CFGR2_OVSR_1 (0x2U << ADC_CFGR2_OVSR_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 1788 #define ADC_CFGR2_OVSR_2 (0x4U << ADC_CFGR2_OVSR_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 1789
AnnaBridge 189:f392fc9709a3 1790 #define ADC_CFGR2_OVSS_Pos (5U)
AnnaBridge 189:f392fc9709a3 1791 #define ADC_CFGR2_OVSS_Msk (0xFU << ADC_CFGR2_OVSS_Pos) /*!< 0x000001E0 */
AnnaBridge 189:f392fc9709a3 1792 #define ADC_CFGR2_OVSS ADC_CFGR2_OVSS_Msk /*!< ADC oversampling shift */
AnnaBridge 189:f392fc9709a3 1793 #define ADC_CFGR2_OVSS_0 (0x1U << ADC_CFGR2_OVSS_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 1794 #define ADC_CFGR2_OVSS_1 (0x2U << ADC_CFGR2_OVSS_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 1795 #define ADC_CFGR2_OVSS_2 (0x4U << ADC_CFGR2_OVSS_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 1796 #define ADC_CFGR2_OVSS_3 (0x8U << ADC_CFGR2_OVSS_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 1797
AnnaBridge 189:f392fc9709a3 1798 #define ADC_CFGR2_TROVS_Pos (9U)
AnnaBridge 189:f392fc9709a3 1799 #define ADC_CFGR2_TROVS_Msk (0x1U << ADC_CFGR2_TROVS_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 1800 #define ADC_CFGR2_TROVS ADC_CFGR2_TROVS_Msk /*!< ADC oversampling discontinuous mode (triggered mode) for ADC group regular */
AnnaBridge 189:f392fc9709a3 1801 #define ADC_CFGR2_ROVSM_Pos (10U)
AnnaBridge 189:f392fc9709a3 1802 #define ADC_CFGR2_ROVSM_Msk (0x1U << ADC_CFGR2_ROVSM_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 1803 #define ADC_CFGR2_ROVSM ADC_CFGR2_ROVSM_Msk /*!< ADC oversampling mode managing interlaced conversions of ADC group regular and group injected */
AnnaBridge 189:f392fc9709a3 1804
AnnaBridge 189:f392fc9709a3 1805 /******************** Bit definition for ADC_SMPR1 register *****************/
AnnaBridge 189:f392fc9709a3 1806 #define ADC_SMPR1_SMP0_Pos (0U)
AnnaBridge 189:f392fc9709a3 1807 #define ADC_SMPR1_SMP0_Msk (0x7U << ADC_SMPR1_SMP0_Pos) /*!< 0x00000007 */
AnnaBridge 189:f392fc9709a3 1808 #define ADC_SMPR1_SMP0 ADC_SMPR1_SMP0_Msk /*!< ADC channel 0 sampling time selection */
AnnaBridge 189:f392fc9709a3 1809 #define ADC_SMPR1_SMP0_0 (0x1U << ADC_SMPR1_SMP0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 1810 #define ADC_SMPR1_SMP0_1 (0x2U << ADC_SMPR1_SMP0_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 1811 #define ADC_SMPR1_SMP0_2 (0x4U << ADC_SMPR1_SMP0_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 1812
AnnaBridge 189:f392fc9709a3 1813 #define ADC_SMPR1_SMP1_Pos (3U)
AnnaBridge 189:f392fc9709a3 1814 #define ADC_SMPR1_SMP1_Msk (0x7U << ADC_SMPR1_SMP1_Pos) /*!< 0x00000038 */
AnnaBridge 189:f392fc9709a3 1815 #define ADC_SMPR1_SMP1 ADC_SMPR1_SMP1_Msk /*!< ADC channel 1 sampling time selection */
AnnaBridge 189:f392fc9709a3 1816 #define ADC_SMPR1_SMP1_0 (0x1U << ADC_SMPR1_SMP1_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 1817 #define ADC_SMPR1_SMP1_1 (0x2U << ADC_SMPR1_SMP1_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 1818 #define ADC_SMPR1_SMP1_2 (0x4U << ADC_SMPR1_SMP1_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 1819
AnnaBridge 189:f392fc9709a3 1820 #define ADC_SMPR1_SMP2_Pos (6U)
AnnaBridge 189:f392fc9709a3 1821 #define ADC_SMPR1_SMP2_Msk (0x7U << ADC_SMPR1_SMP2_Pos) /*!< 0x000001C0 */
AnnaBridge 189:f392fc9709a3 1822 #define ADC_SMPR1_SMP2 ADC_SMPR1_SMP2_Msk /*!< ADC channel 2 sampling time selection */
AnnaBridge 189:f392fc9709a3 1823 #define ADC_SMPR1_SMP2_0 (0x1U << ADC_SMPR1_SMP2_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 1824 #define ADC_SMPR1_SMP2_1 (0x2U << ADC_SMPR1_SMP2_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 1825 #define ADC_SMPR1_SMP2_2 (0x4U << ADC_SMPR1_SMP2_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 1826
AnnaBridge 189:f392fc9709a3 1827 #define ADC_SMPR1_SMP3_Pos (9U)
AnnaBridge 189:f392fc9709a3 1828 #define ADC_SMPR1_SMP3_Msk (0x7U << ADC_SMPR1_SMP3_Pos) /*!< 0x00000E00 */
AnnaBridge 189:f392fc9709a3 1829 #define ADC_SMPR1_SMP3 ADC_SMPR1_SMP3_Msk /*!< ADC channel 3 sampling time selection */
AnnaBridge 189:f392fc9709a3 1830 #define ADC_SMPR1_SMP3_0 (0x1U << ADC_SMPR1_SMP3_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 1831 #define ADC_SMPR1_SMP3_1 (0x2U << ADC_SMPR1_SMP3_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 1832 #define ADC_SMPR1_SMP3_2 (0x4U << ADC_SMPR1_SMP3_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 1833
AnnaBridge 189:f392fc9709a3 1834 #define ADC_SMPR1_SMP4_Pos (12U)
AnnaBridge 189:f392fc9709a3 1835 #define ADC_SMPR1_SMP4_Msk (0x7U << ADC_SMPR1_SMP4_Pos) /*!< 0x00007000 */
AnnaBridge 189:f392fc9709a3 1836 #define ADC_SMPR1_SMP4 ADC_SMPR1_SMP4_Msk /*!< ADC channel 4 sampling time selection */
AnnaBridge 189:f392fc9709a3 1837 #define ADC_SMPR1_SMP4_0 (0x1U << ADC_SMPR1_SMP4_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 1838 #define ADC_SMPR1_SMP4_1 (0x2U << ADC_SMPR1_SMP4_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 1839 #define ADC_SMPR1_SMP4_2 (0x4U << ADC_SMPR1_SMP4_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 1840
AnnaBridge 189:f392fc9709a3 1841 #define ADC_SMPR1_SMP5_Pos (15U)
AnnaBridge 189:f392fc9709a3 1842 #define ADC_SMPR1_SMP5_Msk (0x7U << ADC_SMPR1_SMP5_Pos) /*!< 0x00038000 */
AnnaBridge 189:f392fc9709a3 1843 #define ADC_SMPR1_SMP5 ADC_SMPR1_SMP5_Msk /*!< ADC channel 5 sampling time selection */
AnnaBridge 189:f392fc9709a3 1844 #define ADC_SMPR1_SMP5_0 (0x1U << ADC_SMPR1_SMP5_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 1845 #define ADC_SMPR1_SMP5_1 (0x2U << ADC_SMPR1_SMP5_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 1846 #define ADC_SMPR1_SMP5_2 (0x4U << ADC_SMPR1_SMP5_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 1847
AnnaBridge 189:f392fc9709a3 1848 #define ADC_SMPR1_SMP6_Pos (18U)
AnnaBridge 189:f392fc9709a3 1849 #define ADC_SMPR1_SMP6_Msk (0x7U << ADC_SMPR1_SMP6_Pos) /*!< 0x001C0000 */
AnnaBridge 189:f392fc9709a3 1850 #define ADC_SMPR1_SMP6 ADC_SMPR1_SMP6_Msk /*!< ADC channel 6 sampling time selection */
AnnaBridge 189:f392fc9709a3 1851 #define ADC_SMPR1_SMP6_0 (0x1U << ADC_SMPR1_SMP6_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 1852 #define ADC_SMPR1_SMP6_1 (0x2U << ADC_SMPR1_SMP6_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 1853 #define ADC_SMPR1_SMP6_2 (0x4U << ADC_SMPR1_SMP6_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 1854
AnnaBridge 189:f392fc9709a3 1855 #define ADC_SMPR1_SMP7_Pos (21U)
AnnaBridge 189:f392fc9709a3 1856 #define ADC_SMPR1_SMP7_Msk (0x7U << ADC_SMPR1_SMP7_Pos) /*!< 0x00E00000 */
AnnaBridge 189:f392fc9709a3 1857 #define ADC_SMPR1_SMP7 ADC_SMPR1_SMP7_Msk /*!< ADC channel 7 sampling time selection */
AnnaBridge 189:f392fc9709a3 1858 #define ADC_SMPR1_SMP7_0 (0x1U << ADC_SMPR1_SMP7_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 1859 #define ADC_SMPR1_SMP7_1 (0x2U << ADC_SMPR1_SMP7_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 1860 #define ADC_SMPR1_SMP7_2 (0x4U << ADC_SMPR1_SMP7_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 1861
AnnaBridge 189:f392fc9709a3 1862 #define ADC_SMPR1_SMP8_Pos (24U)
AnnaBridge 189:f392fc9709a3 1863 #define ADC_SMPR1_SMP8_Msk (0x7U << ADC_SMPR1_SMP8_Pos) /*!< 0x07000000 */
AnnaBridge 189:f392fc9709a3 1864 #define ADC_SMPR1_SMP8 ADC_SMPR1_SMP8_Msk /*!< ADC channel 8 sampling time selection */
AnnaBridge 189:f392fc9709a3 1865 #define ADC_SMPR1_SMP8_0 (0x1U << ADC_SMPR1_SMP8_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 1866 #define ADC_SMPR1_SMP8_1 (0x2U << ADC_SMPR1_SMP8_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 1867 #define ADC_SMPR1_SMP8_2 (0x4U << ADC_SMPR1_SMP8_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 1868
AnnaBridge 189:f392fc9709a3 1869 #define ADC_SMPR1_SMP9_Pos (27U)
AnnaBridge 189:f392fc9709a3 1870 #define ADC_SMPR1_SMP9_Msk (0x7U << ADC_SMPR1_SMP9_Pos) /*!< 0x38000000 */
AnnaBridge 189:f392fc9709a3 1871 #define ADC_SMPR1_SMP9 ADC_SMPR1_SMP9_Msk /*!< ADC channel 9 sampling time selection */
AnnaBridge 189:f392fc9709a3 1872 #define ADC_SMPR1_SMP9_0 (0x1U << ADC_SMPR1_SMP9_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 1873 #define ADC_SMPR1_SMP9_1 (0x2U << ADC_SMPR1_SMP9_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 1874 #define ADC_SMPR1_SMP9_2 (0x4U << ADC_SMPR1_SMP9_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 1875
AnnaBridge 189:f392fc9709a3 1876 #define ADC_SMPR1_SMPPLUS_Pos (31U)
AnnaBridge 189:f392fc9709a3 1877 #define ADC_SMPR1_SMPPLUS_Msk (0x1U << ADC_SMPR1_SMPPLUS_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 1878 #define ADC_SMPR1_SMPPLUS ADC_SMPR1_SMPPLUS_Msk /*!< ADC channels sampling time additional setting */
AnnaBridge 189:f392fc9709a3 1879
AnnaBridge 189:f392fc9709a3 1880 /******************** Bit definition for ADC_SMPR2 register *****************/
AnnaBridge 189:f392fc9709a3 1881 #define ADC_SMPR2_SMP10_Pos (0U)
AnnaBridge 189:f392fc9709a3 1882 #define ADC_SMPR2_SMP10_Msk (0x7U << ADC_SMPR2_SMP10_Pos) /*!< 0x00000007 */
AnnaBridge 189:f392fc9709a3 1883 #define ADC_SMPR2_SMP10 ADC_SMPR2_SMP10_Msk /*!< ADC channel 10 sampling time selection */
AnnaBridge 189:f392fc9709a3 1884 #define ADC_SMPR2_SMP10_0 (0x1U << ADC_SMPR2_SMP10_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 1885 #define ADC_SMPR2_SMP10_1 (0x2U << ADC_SMPR2_SMP10_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 1886 #define ADC_SMPR2_SMP10_2 (0x4U << ADC_SMPR2_SMP10_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 1887
AnnaBridge 189:f392fc9709a3 1888 #define ADC_SMPR2_SMP11_Pos (3U)
AnnaBridge 189:f392fc9709a3 1889 #define ADC_SMPR2_SMP11_Msk (0x7U << ADC_SMPR2_SMP11_Pos) /*!< 0x00000038 */
AnnaBridge 189:f392fc9709a3 1890 #define ADC_SMPR2_SMP11 ADC_SMPR2_SMP11_Msk /*!< ADC channel 11 sampling time selection */
AnnaBridge 189:f392fc9709a3 1891 #define ADC_SMPR2_SMP11_0 (0x1U << ADC_SMPR2_SMP11_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 1892 #define ADC_SMPR2_SMP11_1 (0x2U << ADC_SMPR2_SMP11_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 1893 #define ADC_SMPR2_SMP11_2 (0x4U << ADC_SMPR2_SMP11_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 1894
AnnaBridge 189:f392fc9709a3 1895 #define ADC_SMPR2_SMP12_Pos (6U)
AnnaBridge 189:f392fc9709a3 1896 #define ADC_SMPR2_SMP12_Msk (0x7U << ADC_SMPR2_SMP12_Pos) /*!< 0x000001C0 */
AnnaBridge 189:f392fc9709a3 1897 #define ADC_SMPR2_SMP12 ADC_SMPR2_SMP12_Msk /*!< ADC channel 12 sampling time selection */
AnnaBridge 189:f392fc9709a3 1898 #define ADC_SMPR2_SMP12_0 (0x1U << ADC_SMPR2_SMP12_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 1899 #define ADC_SMPR2_SMP12_1 (0x2U << ADC_SMPR2_SMP12_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 1900 #define ADC_SMPR2_SMP12_2 (0x4U << ADC_SMPR2_SMP12_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 1901
AnnaBridge 189:f392fc9709a3 1902 #define ADC_SMPR2_SMP13_Pos (9U)
AnnaBridge 189:f392fc9709a3 1903 #define ADC_SMPR2_SMP13_Msk (0x7U << ADC_SMPR2_SMP13_Pos) /*!< 0x00000E00 */
AnnaBridge 189:f392fc9709a3 1904 #define ADC_SMPR2_SMP13 ADC_SMPR2_SMP13_Msk /*!< ADC channel 13 sampling time selection */
AnnaBridge 189:f392fc9709a3 1905 #define ADC_SMPR2_SMP13_0 (0x1U << ADC_SMPR2_SMP13_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 1906 #define ADC_SMPR2_SMP13_1 (0x2U << ADC_SMPR2_SMP13_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 1907 #define ADC_SMPR2_SMP13_2 (0x4U << ADC_SMPR2_SMP13_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 1908
AnnaBridge 189:f392fc9709a3 1909 #define ADC_SMPR2_SMP14_Pos (12U)
AnnaBridge 189:f392fc9709a3 1910 #define ADC_SMPR2_SMP14_Msk (0x7U << ADC_SMPR2_SMP14_Pos) /*!< 0x00007000 */
AnnaBridge 189:f392fc9709a3 1911 #define ADC_SMPR2_SMP14 ADC_SMPR2_SMP14_Msk /*!< ADC channel 14 sampling time selection */
AnnaBridge 189:f392fc9709a3 1912 #define ADC_SMPR2_SMP14_0 (0x1U << ADC_SMPR2_SMP14_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 1913 #define ADC_SMPR2_SMP14_1 (0x2U << ADC_SMPR2_SMP14_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 1914 #define ADC_SMPR2_SMP14_2 (0x4U << ADC_SMPR2_SMP14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 1915
AnnaBridge 189:f392fc9709a3 1916 #define ADC_SMPR2_SMP15_Pos (15U)
AnnaBridge 189:f392fc9709a3 1917 #define ADC_SMPR2_SMP15_Msk (0x7U << ADC_SMPR2_SMP15_Pos) /*!< 0x00038000 */
AnnaBridge 189:f392fc9709a3 1918 #define ADC_SMPR2_SMP15 ADC_SMPR2_SMP15_Msk /*!< ADC channel 15 sampling time selection */
AnnaBridge 189:f392fc9709a3 1919 #define ADC_SMPR2_SMP15_0 (0x1U << ADC_SMPR2_SMP15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 1920 #define ADC_SMPR2_SMP15_1 (0x2U << ADC_SMPR2_SMP15_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 1921 #define ADC_SMPR2_SMP15_2 (0x4U << ADC_SMPR2_SMP15_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 1922
AnnaBridge 189:f392fc9709a3 1923 #define ADC_SMPR2_SMP16_Pos (18U)
AnnaBridge 189:f392fc9709a3 1924 #define ADC_SMPR2_SMP16_Msk (0x7U << ADC_SMPR2_SMP16_Pos) /*!< 0x001C0000 */
AnnaBridge 189:f392fc9709a3 1925 #define ADC_SMPR2_SMP16 ADC_SMPR2_SMP16_Msk /*!< ADC channel 16 sampling time selection */
AnnaBridge 189:f392fc9709a3 1926 #define ADC_SMPR2_SMP16_0 (0x1U << ADC_SMPR2_SMP16_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 1927 #define ADC_SMPR2_SMP16_1 (0x2U << ADC_SMPR2_SMP16_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 1928 #define ADC_SMPR2_SMP16_2 (0x4U << ADC_SMPR2_SMP16_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 1929
AnnaBridge 189:f392fc9709a3 1930 #define ADC_SMPR2_SMP17_Pos (21U)
AnnaBridge 189:f392fc9709a3 1931 #define ADC_SMPR2_SMP17_Msk (0x7U << ADC_SMPR2_SMP17_Pos) /*!< 0x00E00000 */
AnnaBridge 189:f392fc9709a3 1932 #define ADC_SMPR2_SMP17 ADC_SMPR2_SMP17_Msk /*!< ADC channel 17 sampling time selection */
AnnaBridge 189:f392fc9709a3 1933 #define ADC_SMPR2_SMP17_0 (0x1U << ADC_SMPR2_SMP17_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 1934 #define ADC_SMPR2_SMP17_1 (0x2U << ADC_SMPR2_SMP17_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 1935 #define ADC_SMPR2_SMP17_2 (0x4U << ADC_SMPR2_SMP17_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 1936
AnnaBridge 189:f392fc9709a3 1937 #define ADC_SMPR2_SMP18_Pos (24U)
AnnaBridge 189:f392fc9709a3 1938 #define ADC_SMPR2_SMP18_Msk (0x7U << ADC_SMPR2_SMP18_Pos) /*!< 0x07000000 */
AnnaBridge 189:f392fc9709a3 1939 #define ADC_SMPR2_SMP18 ADC_SMPR2_SMP18_Msk /*!< ADC channel 18 sampling time selection */
AnnaBridge 189:f392fc9709a3 1940 #define ADC_SMPR2_SMP18_0 (0x1U << ADC_SMPR2_SMP18_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 1941 #define ADC_SMPR2_SMP18_1 (0x2U << ADC_SMPR2_SMP18_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 1942 #define ADC_SMPR2_SMP18_2 (0x4U << ADC_SMPR2_SMP18_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 1943
AnnaBridge 189:f392fc9709a3 1944 /******************** Bit definition for ADC_TR1 register *******************/
AnnaBridge 189:f392fc9709a3 1945 #define ADC_TR1_LT1_Pos (0U)
AnnaBridge 189:f392fc9709a3 1946 #define ADC_TR1_LT1_Msk (0xFFFU << ADC_TR1_LT1_Pos) /*!< 0x00000FFF */
AnnaBridge 189:f392fc9709a3 1947 #define ADC_TR1_LT1 ADC_TR1_LT1_Msk /*!< ADC analog watchdog 1 threshold low */
AnnaBridge 189:f392fc9709a3 1948 #define ADC_TR1_LT1_0 (0x001U << ADC_TR1_LT1_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 1949 #define ADC_TR1_LT1_1 (0x002U << ADC_TR1_LT1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 1950 #define ADC_TR1_LT1_2 (0x004U << ADC_TR1_LT1_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 1951 #define ADC_TR1_LT1_3 (0x008U << ADC_TR1_LT1_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 1952 #define ADC_TR1_LT1_4 (0x010U << ADC_TR1_LT1_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 1953 #define ADC_TR1_LT1_5 (0x020U << ADC_TR1_LT1_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 1954 #define ADC_TR1_LT1_6 (0x040U << ADC_TR1_LT1_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 1955 #define ADC_TR1_LT1_7 (0x080U << ADC_TR1_LT1_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 1956 #define ADC_TR1_LT1_8 (0x100U << ADC_TR1_LT1_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 1957 #define ADC_TR1_LT1_9 (0x200U << ADC_TR1_LT1_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 1958 #define ADC_TR1_LT1_10 (0x400U << ADC_TR1_LT1_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 1959 #define ADC_TR1_LT1_11 (0x800U << ADC_TR1_LT1_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 1960
AnnaBridge 189:f392fc9709a3 1961 #define ADC_TR1_HT1_Pos (16U)
AnnaBridge 189:f392fc9709a3 1962 #define ADC_TR1_HT1_Msk (0xFFFU << ADC_TR1_HT1_Pos) /*!< 0x0FFF0000 */
AnnaBridge 189:f392fc9709a3 1963 #define ADC_TR1_HT1 ADC_TR1_HT1_Msk /*!< ADC Analog watchdog 1 threshold high */
AnnaBridge 189:f392fc9709a3 1964 #define ADC_TR1_HT1_0 (0x001U << ADC_TR1_HT1_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 1965 #define ADC_TR1_HT1_1 (0x002U << ADC_TR1_HT1_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 1966 #define ADC_TR1_HT1_2 (0x004U << ADC_TR1_HT1_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 1967 #define ADC_TR1_HT1_3 (0x008U << ADC_TR1_HT1_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 1968 #define ADC_TR1_HT1_4 (0x010U << ADC_TR1_HT1_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 1969 #define ADC_TR1_HT1_5 (0x020U << ADC_TR1_HT1_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 1970 #define ADC_TR1_HT1_6 (0x040U << ADC_TR1_HT1_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 1971 #define ADC_TR1_HT1_7 (0x080U << ADC_TR1_HT1_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 1972 #define ADC_TR1_HT1_8 (0x100U << ADC_TR1_HT1_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 1973 #define ADC_TR1_HT1_9 (0x200U << ADC_TR1_HT1_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 1974 #define ADC_TR1_HT1_10 (0x400U << ADC_TR1_HT1_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 1975 #define ADC_TR1_HT1_11 (0x800U << ADC_TR1_HT1_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 1976
AnnaBridge 189:f392fc9709a3 1977 /******************** Bit definition for ADC_TR2 register *******************/
AnnaBridge 189:f392fc9709a3 1978 #define ADC_TR2_LT2_Pos (0U)
AnnaBridge 189:f392fc9709a3 1979 #define ADC_TR2_LT2_Msk (0xFFU << ADC_TR2_LT2_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 1980 #define ADC_TR2_LT2 ADC_TR2_LT2_Msk /*!< ADC analog watchdog 2 threshold low */
AnnaBridge 189:f392fc9709a3 1981 #define ADC_TR2_LT2_0 (0x01U << ADC_TR2_LT2_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 1982 #define ADC_TR2_LT2_1 (0x02U << ADC_TR2_LT2_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 1983 #define ADC_TR2_LT2_2 (0x04U << ADC_TR2_LT2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 1984 #define ADC_TR2_LT2_3 (0x08U << ADC_TR2_LT2_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 1985 #define ADC_TR2_LT2_4 (0x10U << ADC_TR2_LT2_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 1986 #define ADC_TR2_LT2_5 (0x20U << ADC_TR2_LT2_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 1987 #define ADC_TR2_LT2_6 (0x40U << ADC_TR2_LT2_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 1988 #define ADC_TR2_LT2_7 (0x80U << ADC_TR2_LT2_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 1989
AnnaBridge 189:f392fc9709a3 1990 #define ADC_TR2_HT2_Pos (16U)
AnnaBridge 189:f392fc9709a3 1991 #define ADC_TR2_HT2_Msk (0xFFU << ADC_TR2_HT2_Pos) /*!< 0x00FF0000 */
AnnaBridge 189:f392fc9709a3 1992 #define ADC_TR2_HT2 ADC_TR2_HT2_Msk /*!< ADC analog watchdog 2 threshold high */
AnnaBridge 189:f392fc9709a3 1993 #define ADC_TR2_HT2_0 (0x01U << ADC_TR2_HT2_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 1994 #define ADC_TR2_HT2_1 (0x02U << ADC_TR2_HT2_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 1995 #define ADC_TR2_HT2_2 (0x04U << ADC_TR2_HT2_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 1996 #define ADC_TR2_HT2_3 (0x08U << ADC_TR2_HT2_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 1997 #define ADC_TR2_HT2_4 (0x10U << ADC_TR2_HT2_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 1998 #define ADC_TR2_HT2_5 (0x20U << ADC_TR2_HT2_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 1999 #define ADC_TR2_HT2_6 (0x40U << ADC_TR2_HT2_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 2000 #define ADC_TR2_HT2_7 (0x80U << ADC_TR2_HT2_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 2001
AnnaBridge 189:f392fc9709a3 2002 /******************** Bit definition for ADC_TR3 register *******************/
AnnaBridge 189:f392fc9709a3 2003 #define ADC_TR3_LT3_Pos (0U)
AnnaBridge 189:f392fc9709a3 2004 #define ADC_TR3_LT3_Msk (0xFFU << ADC_TR3_LT3_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 2005 #define ADC_TR3_LT3 ADC_TR3_LT3_Msk /*!< ADC analog watchdog 3 threshold low */
AnnaBridge 189:f392fc9709a3 2006 #define ADC_TR3_LT3_0 (0x01U << ADC_TR3_LT3_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 2007 #define ADC_TR3_LT3_1 (0x02U << ADC_TR3_LT3_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 2008 #define ADC_TR3_LT3_2 (0x04U << ADC_TR3_LT3_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 2009 #define ADC_TR3_LT3_3 (0x08U << ADC_TR3_LT3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 2010 #define ADC_TR3_LT3_4 (0x10U << ADC_TR3_LT3_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 2011 #define ADC_TR3_LT3_5 (0x20U << ADC_TR3_LT3_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 2012 #define ADC_TR3_LT3_6 (0x40U << ADC_TR3_LT3_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 2013 #define ADC_TR3_LT3_7 (0x80U << ADC_TR3_LT3_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 2014
AnnaBridge 189:f392fc9709a3 2015 #define ADC_TR3_HT3_Pos (16U)
AnnaBridge 189:f392fc9709a3 2016 #define ADC_TR3_HT3_Msk (0xFFU << ADC_TR3_HT3_Pos) /*!< 0x00FF0000 */
AnnaBridge 189:f392fc9709a3 2017 #define ADC_TR3_HT3 ADC_TR3_HT3_Msk /*!< ADC analog watchdog 3 threshold high */
AnnaBridge 189:f392fc9709a3 2018 #define ADC_TR3_HT3_0 (0x01U << ADC_TR3_HT3_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 2019 #define ADC_TR3_HT3_1 (0x02U << ADC_TR3_HT3_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 2020 #define ADC_TR3_HT3_2 (0x04U << ADC_TR3_HT3_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 2021 #define ADC_TR3_HT3_3 (0x08U << ADC_TR3_HT3_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 2022 #define ADC_TR3_HT3_4 (0x10U << ADC_TR3_HT3_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 2023 #define ADC_TR3_HT3_5 (0x20U << ADC_TR3_HT3_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 2024 #define ADC_TR3_HT3_6 (0x40U << ADC_TR3_HT3_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 2025 #define ADC_TR3_HT3_7 (0x80U << ADC_TR3_HT3_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 2026
AnnaBridge 189:f392fc9709a3 2027 /******************** Bit definition for ADC_SQR1 register ******************/
AnnaBridge 189:f392fc9709a3 2028 #define ADC_SQR1_L_Pos (0U)
AnnaBridge 189:f392fc9709a3 2029 #define ADC_SQR1_L_Msk (0xFU << ADC_SQR1_L_Pos) /*!< 0x0000000F */
AnnaBridge 189:f392fc9709a3 2030 #define ADC_SQR1_L ADC_SQR1_L_Msk /*!< ADC group regular sequencer scan length */
AnnaBridge 189:f392fc9709a3 2031 #define ADC_SQR1_L_0 (0x1U << ADC_SQR1_L_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 2032 #define ADC_SQR1_L_1 (0x2U << ADC_SQR1_L_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 2033 #define ADC_SQR1_L_2 (0x4U << ADC_SQR1_L_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 2034 #define ADC_SQR1_L_3 (0x8U << ADC_SQR1_L_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 2035
AnnaBridge 189:f392fc9709a3 2036 #define ADC_SQR1_SQ1_Pos (6U)
AnnaBridge 189:f392fc9709a3 2037 #define ADC_SQR1_SQ1_Msk (0x1FU << ADC_SQR1_SQ1_Pos) /*!< 0x000007C0 */
AnnaBridge 189:f392fc9709a3 2038 #define ADC_SQR1_SQ1 ADC_SQR1_SQ1_Msk /*!< ADC group regular sequencer rank 1 */
AnnaBridge 189:f392fc9709a3 2039 #define ADC_SQR1_SQ1_0 (0x01U << ADC_SQR1_SQ1_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 2040 #define ADC_SQR1_SQ1_1 (0x02U << ADC_SQR1_SQ1_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 2041 #define ADC_SQR1_SQ1_2 (0x04U << ADC_SQR1_SQ1_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 2042 #define ADC_SQR1_SQ1_3 (0x08U << ADC_SQR1_SQ1_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 2043 #define ADC_SQR1_SQ1_4 (0x10U << ADC_SQR1_SQ1_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 2044
AnnaBridge 189:f392fc9709a3 2045 #define ADC_SQR1_SQ2_Pos (12U)
AnnaBridge 189:f392fc9709a3 2046 #define ADC_SQR1_SQ2_Msk (0x1FU << ADC_SQR1_SQ2_Pos) /*!< 0x0001F000 */
AnnaBridge 189:f392fc9709a3 2047 #define ADC_SQR1_SQ2 ADC_SQR1_SQ2_Msk /*!< ADC group regular sequencer rank 2 */
AnnaBridge 189:f392fc9709a3 2048 #define ADC_SQR1_SQ2_0 (0x01U << ADC_SQR1_SQ2_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 2049 #define ADC_SQR1_SQ2_1 (0x02U << ADC_SQR1_SQ2_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 2050 #define ADC_SQR1_SQ2_2 (0x04U << ADC_SQR1_SQ2_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 2051 #define ADC_SQR1_SQ2_3 (0x08U << ADC_SQR1_SQ2_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 2052 #define ADC_SQR1_SQ2_4 (0x10U << ADC_SQR1_SQ2_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 2053
AnnaBridge 189:f392fc9709a3 2054 #define ADC_SQR1_SQ3_Pos (18U)
AnnaBridge 189:f392fc9709a3 2055 #define ADC_SQR1_SQ3_Msk (0x1FU << ADC_SQR1_SQ3_Pos) /*!< 0x007C0000 */
AnnaBridge 189:f392fc9709a3 2056 #define ADC_SQR1_SQ3 ADC_SQR1_SQ3_Msk /*!< ADC group regular sequencer rank 3 */
AnnaBridge 189:f392fc9709a3 2057 #define ADC_SQR1_SQ3_0 (0x01U << ADC_SQR1_SQ3_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 2058 #define ADC_SQR1_SQ3_1 (0x02U << ADC_SQR1_SQ3_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 2059 #define ADC_SQR1_SQ3_2 (0x04U << ADC_SQR1_SQ3_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 2060 #define ADC_SQR1_SQ3_3 (0x08U << ADC_SQR1_SQ3_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 2061 #define ADC_SQR1_SQ3_4 (0x10U << ADC_SQR1_SQ3_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 2062
AnnaBridge 189:f392fc9709a3 2063 #define ADC_SQR1_SQ4_Pos (24U)
AnnaBridge 189:f392fc9709a3 2064 #define ADC_SQR1_SQ4_Msk (0x1FU << ADC_SQR1_SQ4_Pos) /*!< 0x1F000000 */
AnnaBridge 189:f392fc9709a3 2065 #define ADC_SQR1_SQ4 ADC_SQR1_SQ4_Msk /*!< ADC group regular sequencer rank 4 */
AnnaBridge 189:f392fc9709a3 2066 #define ADC_SQR1_SQ4_0 (0x01U << ADC_SQR1_SQ4_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 2067 #define ADC_SQR1_SQ4_1 (0x02U << ADC_SQR1_SQ4_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 2068 #define ADC_SQR1_SQ4_2 (0x04U << ADC_SQR1_SQ4_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 2069 #define ADC_SQR1_SQ4_3 (0x08U << ADC_SQR1_SQ4_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 2070 #define ADC_SQR1_SQ4_4 (0x10U << ADC_SQR1_SQ4_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 2071
AnnaBridge 189:f392fc9709a3 2072 /******************** Bit definition for ADC_SQR2 register ******************/
AnnaBridge 189:f392fc9709a3 2073 #define ADC_SQR2_SQ5_Pos (0U)
AnnaBridge 189:f392fc9709a3 2074 #define ADC_SQR2_SQ5_Msk (0x1FU << ADC_SQR2_SQ5_Pos) /*!< 0x0000001F */
AnnaBridge 189:f392fc9709a3 2075 #define ADC_SQR2_SQ5 ADC_SQR2_SQ5_Msk /*!< ADC group regular sequencer rank 5 */
AnnaBridge 189:f392fc9709a3 2076 #define ADC_SQR2_SQ5_0 (0x01U << ADC_SQR2_SQ5_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 2077 #define ADC_SQR2_SQ5_1 (0x02U << ADC_SQR2_SQ5_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 2078 #define ADC_SQR2_SQ5_2 (0x04U << ADC_SQR2_SQ5_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 2079 #define ADC_SQR2_SQ5_3 (0x08U << ADC_SQR2_SQ5_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 2080 #define ADC_SQR2_SQ5_4 (0x10U << ADC_SQR2_SQ5_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 2081
AnnaBridge 189:f392fc9709a3 2082 #define ADC_SQR2_SQ6_Pos (6U)
AnnaBridge 189:f392fc9709a3 2083 #define ADC_SQR2_SQ6_Msk (0x1FU << ADC_SQR2_SQ6_Pos) /*!< 0x000007C0 */
AnnaBridge 189:f392fc9709a3 2084 #define ADC_SQR2_SQ6 ADC_SQR2_SQ6_Msk /*!< ADC group regular sequencer rank 6 */
AnnaBridge 189:f392fc9709a3 2085 #define ADC_SQR2_SQ6_0 (0x01U << ADC_SQR2_SQ6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 2086 #define ADC_SQR2_SQ6_1 (0x02U << ADC_SQR2_SQ6_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 2087 #define ADC_SQR2_SQ6_2 (0x04U << ADC_SQR2_SQ6_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 2088 #define ADC_SQR2_SQ6_3 (0x08U << ADC_SQR2_SQ6_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 2089 #define ADC_SQR2_SQ6_4 (0x10U << ADC_SQR2_SQ6_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 2090
AnnaBridge 189:f392fc9709a3 2091 #define ADC_SQR2_SQ7_Pos (12U)
AnnaBridge 189:f392fc9709a3 2092 #define ADC_SQR2_SQ7_Msk (0x1FU << ADC_SQR2_SQ7_Pos) /*!< 0x0001F000 */
AnnaBridge 189:f392fc9709a3 2093 #define ADC_SQR2_SQ7 ADC_SQR2_SQ7_Msk /*!< ADC group regular sequencer rank 7 */
AnnaBridge 189:f392fc9709a3 2094 #define ADC_SQR2_SQ7_0 (0x01U << ADC_SQR2_SQ7_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 2095 #define ADC_SQR2_SQ7_1 (0x02U << ADC_SQR2_SQ7_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 2096 #define ADC_SQR2_SQ7_2 (0x04U << ADC_SQR2_SQ7_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 2097 #define ADC_SQR2_SQ7_3 (0x08U << ADC_SQR2_SQ7_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 2098 #define ADC_SQR2_SQ7_4 (0x10U << ADC_SQR2_SQ7_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 2099
AnnaBridge 189:f392fc9709a3 2100 #define ADC_SQR2_SQ8_Pos (18U)
AnnaBridge 189:f392fc9709a3 2101 #define ADC_SQR2_SQ8_Msk (0x1FU << ADC_SQR2_SQ8_Pos) /*!< 0x007C0000 */
AnnaBridge 189:f392fc9709a3 2102 #define ADC_SQR2_SQ8 ADC_SQR2_SQ8_Msk /*!< ADC group regular sequencer rank 8 */
AnnaBridge 189:f392fc9709a3 2103 #define ADC_SQR2_SQ8_0 (0x01U << ADC_SQR2_SQ8_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 2104 #define ADC_SQR2_SQ8_1 (0x02U << ADC_SQR2_SQ8_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 2105 #define ADC_SQR2_SQ8_2 (0x04U << ADC_SQR2_SQ8_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 2106 #define ADC_SQR2_SQ8_3 (0x08U << ADC_SQR2_SQ8_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 2107 #define ADC_SQR2_SQ8_4 (0x10U << ADC_SQR2_SQ8_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 2108
AnnaBridge 189:f392fc9709a3 2109 #define ADC_SQR2_SQ9_Pos (24U)
AnnaBridge 189:f392fc9709a3 2110 #define ADC_SQR2_SQ9_Msk (0x1FU << ADC_SQR2_SQ9_Pos) /*!< 0x1F000000 */
AnnaBridge 189:f392fc9709a3 2111 #define ADC_SQR2_SQ9 ADC_SQR2_SQ9_Msk /*!< ADC group regular sequencer rank 9 */
AnnaBridge 189:f392fc9709a3 2112 #define ADC_SQR2_SQ9_0 (0x01U << ADC_SQR2_SQ9_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 2113 #define ADC_SQR2_SQ9_1 (0x02U << ADC_SQR2_SQ9_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 2114 #define ADC_SQR2_SQ9_2 (0x04U << ADC_SQR2_SQ9_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 2115 #define ADC_SQR2_SQ9_3 (0x08U << ADC_SQR2_SQ9_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 2116 #define ADC_SQR2_SQ9_4 (0x10U << ADC_SQR2_SQ9_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 2117
AnnaBridge 189:f392fc9709a3 2118 /******************** Bit definition for ADC_SQR3 register ******************/
AnnaBridge 189:f392fc9709a3 2119 #define ADC_SQR3_SQ10_Pos (0U)
AnnaBridge 189:f392fc9709a3 2120 #define ADC_SQR3_SQ10_Msk (0x1FU << ADC_SQR3_SQ10_Pos) /*!< 0x0000001F */
AnnaBridge 189:f392fc9709a3 2121 #define ADC_SQR3_SQ10 ADC_SQR3_SQ10_Msk /*!< ADC group regular sequencer rank 10 */
AnnaBridge 189:f392fc9709a3 2122 #define ADC_SQR3_SQ10_0 (0x01U << ADC_SQR3_SQ10_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 2123 #define ADC_SQR3_SQ10_1 (0x02U << ADC_SQR3_SQ10_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 2124 #define ADC_SQR3_SQ10_2 (0x04U << ADC_SQR3_SQ10_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 2125 #define ADC_SQR3_SQ10_3 (0x08U << ADC_SQR3_SQ10_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 2126 #define ADC_SQR3_SQ10_4 (0x10U << ADC_SQR3_SQ10_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 2127
AnnaBridge 189:f392fc9709a3 2128 #define ADC_SQR3_SQ11_Pos (6U)
AnnaBridge 189:f392fc9709a3 2129 #define ADC_SQR3_SQ11_Msk (0x1FU << ADC_SQR3_SQ11_Pos) /*!< 0x000007C0 */
AnnaBridge 189:f392fc9709a3 2130 #define ADC_SQR3_SQ11 ADC_SQR3_SQ11_Msk /*!< ADC group regular sequencer rank 11 */
AnnaBridge 189:f392fc9709a3 2131 #define ADC_SQR3_SQ11_0 (0x01U << ADC_SQR3_SQ11_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 2132 #define ADC_SQR3_SQ11_1 (0x02U << ADC_SQR3_SQ11_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 2133 #define ADC_SQR3_SQ11_2 (0x04U << ADC_SQR3_SQ11_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 2134 #define ADC_SQR3_SQ11_3 (0x08U << ADC_SQR3_SQ11_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 2135 #define ADC_SQR3_SQ11_4 (0x10U << ADC_SQR3_SQ11_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 2136
AnnaBridge 189:f392fc9709a3 2137 #define ADC_SQR3_SQ12_Pos (12U)
AnnaBridge 189:f392fc9709a3 2138 #define ADC_SQR3_SQ12_Msk (0x1FU << ADC_SQR3_SQ12_Pos) /*!< 0x0001F000 */
AnnaBridge 189:f392fc9709a3 2139 #define ADC_SQR3_SQ12 ADC_SQR3_SQ12_Msk /*!< ADC group regular sequencer rank 12 */
AnnaBridge 189:f392fc9709a3 2140 #define ADC_SQR3_SQ12_0 (0x01U << ADC_SQR3_SQ12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 2141 #define ADC_SQR3_SQ12_1 (0x02U << ADC_SQR3_SQ12_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 2142 #define ADC_SQR3_SQ12_2 (0x04U << ADC_SQR3_SQ12_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 2143 #define ADC_SQR3_SQ12_3 (0x08U << ADC_SQR3_SQ12_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 2144 #define ADC_SQR3_SQ12_4 (0x10U << ADC_SQR3_SQ12_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 2145
AnnaBridge 189:f392fc9709a3 2146 #define ADC_SQR3_SQ13_Pos (18U)
AnnaBridge 189:f392fc9709a3 2147 #define ADC_SQR3_SQ13_Msk (0x1FU << ADC_SQR3_SQ13_Pos) /*!< 0x007C0000 */
AnnaBridge 189:f392fc9709a3 2148 #define ADC_SQR3_SQ13 ADC_SQR3_SQ13_Msk /*!< ADC group regular sequencer rank 13 */
AnnaBridge 189:f392fc9709a3 2149 #define ADC_SQR3_SQ13_0 (0x01U << ADC_SQR3_SQ13_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 2150 #define ADC_SQR3_SQ13_1 (0x02U << ADC_SQR3_SQ13_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 2151 #define ADC_SQR3_SQ13_2 (0x04U << ADC_SQR3_SQ13_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 2152 #define ADC_SQR3_SQ13_3 (0x08U << ADC_SQR3_SQ13_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 2153 #define ADC_SQR3_SQ13_4 (0x10U << ADC_SQR3_SQ13_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 2154
AnnaBridge 189:f392fc9709a3 2155 #define ADC_SQR3_SQ14_Pos (24U)
AnnaBridge 189:f392fc9709a3 2156 #define ADC_SQR3_SQ14_Msk (0x1FU << ADC_SQR3_SQ14_Pos) /*!< 0x1F000000 */
AnnaBridge 189:f392fc9709a3 2157 #define ADC_SQR3_SQ14 ADC_SQR3_SQ14_Msk /*!< ADC group regular sequencer rank 14 */
AnnaBridge 189:f392fc9709a3 2158 #define ADC_SQR3_SQ14_0 (0x01U << ADC_SQR3_SQ14_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 2159 #define ADC_SQR3_SQ14_1 (0x02U << ADC_SQR3_SQ14_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 2160 #define ADC_SQR3_SQ14_2 (0x04U << ADC_SQR3_SQ14_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 2161 #define ADC_SQR3_SQ14_3 (0x08U << ADC_SQR3_SQ14_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 2162 #define ADC_SQR3_SQ14_4 (0x10U << ADC_SQR3_SQ14_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 2163
AnnaBridge 189:f392fc9709a3 2164 /******************** Bit definition for ADC_SQR4 register ******************/
AnnaBridge 189:f392fc9709a3 2165 #define ADC_SQR4_SQ15_Pos (0U)
AnnaBridge 189:f392fc9709a3 2166 #define ADC_SQR4_SQ15_Msk (0x1FU << ADC_SQR4_SQ15_Pos) /*!< 0x0000001F */
AnnaBridge 189:f392fc9709a3 2167 #define ADC_SQR4_SQ15 ADC_SQR4_SQ15_Msk /*!< ADC group regular sequencer rank 15 */
AnnaBridge 189:f392fc9709a3 2168 #define ADC_SQR4_SQ15_0 (0x01U << ADC_SQR4_SQ15_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 2169 #define ADC_SQR4_SQ15_1 (0x02U << ADC_SQR4_SQ15_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 2170 #define ADC_SQR4_SQ15_2 (0x04U << ADC_SQR4_SQ15_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 2171 #define ADC_SQR4_SQ15_3 (0x08U << ADC_SQR4_SQ15_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 2172 #define ADC_SQR4_SQ15_4 (0x10U << ADC_SQR4_SQ15_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 2173
AnnaBridge 189:f392fc9709a3 2174 #define ADC_SQR4_SQ16_Pos (6U)
AnnaBridge 189:f392fc9709a3 2175 #define ADC_SQR4_SQ16_Msk (0x1FU << ADC_SQR4_SQ16_Pos) /*!< 0x000007C0 */
AnnaBridge 189:f392fc9709a3 2176 #define ADC_SQR4_SQ16 ADC_SQR4_SQ16_Msk /*!< ADC group regular sequencer rank 16 */
AnnaBridge 189:f392fc9709a3 2177 #define ADC_SQR4_SQ16_0 (0x01U << ADC_SQR4_SQ16_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 2178 #define ADC_SQR4_SQ16_1 (0x02U << ADC_SQR4_SQ16_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 2179 #define ADC_SQR4_SQ16_2 (0x04U << ADC_SQR4_SQ16_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 2180 #define ADC_SQR4_SQ16_3 (0x08U << ADC_SQR4_SQ16_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 2181 #define ADC_SQR4_SQ16_4 (0x10U << ADC_SQR4_SQ16_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 2182
AnnaBridge 189:f392fc9709a3 2183 /******************** Bit definition for ADC_DR register ********************/
AnnaBridge 189:f392fc9709a3 2184 #define ADC_DR_RDATA_Pos (0U)
AnnaBridge 189:f392fc9709a3 2185 #define ADC_DR_RDATA_Msk (0xFFFFU << ADC_DR_RDATA_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 2186 #define ADC_DR_RDATA ADC_DR_RDATA_Msk /*!< ADC group regular conversion data */
AnnaBridge 189:f392fc9709a3 2187 #define ADC_DR_RDATA_0 (0x0001U << ADC_DR_RDATA_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 2188 #define ADC_DR_RDATA_1 (0x0002U << ADC_DR_RDATA_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 2189 #define ADC_DR_RDATA_2 (0x0004U << ADC_DR_RDATA_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 2190 #define ADC_DR_RDATA_3 (0x0008U << ADC_DR_RDATA_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 2191 #define ADC_DR_RDATA_4 (0x0010U << ADC_DR_RDATA_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 2192 #define ADC_DR_RDATA_5 (0x0020U << ADC_DR_RDATA_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 2193 #define ADC_DR_RDATA_6 (0x0040U << ADC_DR_RDATA_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 2194 #define ADC_DR_RDATA_7 (0x0080U << ADC_DR_RDATA_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 2195 #define ADC_DR_RDATA_8 (0x0100U << ADC_DR_RDATA_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 2196 #define ADC_DR_RDATA_9 (0x0200U << ADC_DR_RDATA_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 2197 #define ADC_DR_RDATA_10 (0x0400U << ADC_DR_RDATA_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 2198 #define ADC_DR_RDATA_11 (0x0800U << ADC_DR_RDATA_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 2199 #define ADC_DR_RDATA_12 (0x1000U << ADC_DR_RDATA_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 2200 #define ADC_DR_RDATA_13 (0x2000U << ADC_DR_RDATA_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 2201 #define ADC_DR_RDATA_14 (0x4000U << ADC_DR_RDATA_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 2202 #define ADC_DR_RDATA_15 (0x8000U << ADC_DR_RDATA_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 2203
AnnaBridge 189:f392fc9709a3 2204 /******************** Bit definition for ADC_JSQR register ******************/
AnnaBridge 189:f392fc9709a3 2205 #define ADC_JSQR_JL_Pos (0U)
AnnaBridge 189:f392fc9709a3 2206 #define ADC_JSQR_JL_Msk (0x3U << ADC_JSQR_JL_Pos) /*!< 0x00000003 */
AnnaBridge 189:f392fc9709a3 2207 #define ADC_JSQR_JL ADC_JSQR_JL_Msk /*!< ADC group injected sequencer scan length */
AnnaBridge 189:f392fc9709a3 2208 #define ADC_JSQR_JL_0 (0x1U << ADC_JSQR_JL_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 2209 #define ADC_JSQR_JL_1 (0x2U << ADC_JSQR_JL_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 2210
AnnaBridge 189:f392fc9709a3 2211 #define ADC_JSQR_JEXTSEL_Pos (2U)
AnnaBridge 189:f392fc9709a3 2212 #define ADC_JSQR_JEXTSEL_Msk (0xFU << ADC_JSQR_JEXTSEL_Pos) /*!< 0x0000003C */
AnnaBridge 189:f392fc9709a3 2213 #define ADC_JSQR_JEXTSEL ADC_JSQR_JEXTSEL_Msk /*!< ADC group injected external trigger source */
AnnaBridge 189:f392fc9709a3 2214 #define ADC_JSQR_JEXTSEL_0 (0x1U << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 2215 #define ADC_JSQR_JEXTSEL_1 (0x2U << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 2216 #define ADC_JSQR_JEXTSEL_2 (0x4U << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 2217 #define ADC_JSQR_JEXTSEL_3 (0x8U << ADC_JSQR_JEXTSEL_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 2218
AnnaBridge 189:f392fc9709a3 2219 #define ADC_JSQR_JEXTEN_Pos (6U)
AnnaBridge 189:f392fc9709a3 2220 #define ADC_JSQR_JEXTEN_Msk (0x3U << ADC_JSQR_JEXTEN_Pos) /*!< 0x000000C0 */
AnnaBridge 189:f392fc9709a3 2221 #define ADC_JSQR_JEXTEN ADC_JSQR_JEXTEN_Msk /*!< ADC group injected external trigger polarity */
AnnaBridge 189:f392fc9709a3 2222 #define ADC_JSQR_JEXTEN_0 (0x1U << ADC_JSQR_JEXTEN_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 2223 #define ADC_JSQR_JEXTEN_1 (0x2U << ADC_JSQR_JEXTEN_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 2224
AnnaBridge 189:f392fc9709a3 2225 #define ADC_JSQR_JSQ1_Pos (8U)
AnnaBridge 189:f392fc9709a3 2226 #define ADC_JSQR_JSQ1_Msk (0x1FU << ADC_JSQR_JSQ1_Pos) /*!< 0x00001F00 */
AnnaBridge 189:f392fc9709a3 2227 #define ADC_JSQR_JSQ1 ADC_JSQR_JSQ1_Msk /*!< ADC group injected sequencer rank 1 */
AnnaBridge 189:f392fc9709a3 2228 #define ADC_JSQR_JSQ1_0 (0x01U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 2229 #define ADC_JSQR_JSQ1_1 (0x02U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 2230 #define ADC_JSQR_JSQ1_2 (0x04U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 2231 #define ADC_JSQR_JSQ1_3 (0x08U << ADC_JSQR_JSQ1_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 2232 #define ADC_JSQR_JSQ1_4 (0x10U << ADC_JSQR_JSQ1_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 2233
AnnaBridge 189:f392fc9709a3 2234 #define ADC_JSQR_JSQ2_Pos (14U)
AnnaBridge 189:f392fc9709a3 2235 #define ADC_JSQR_JSQ2_Msk (0x1FU << ADC_JSQR_JSQ2_Pos) /*!< 0x0007C000 */
AnnaBridge 189:f392fc9709a3 2236 #define ADC_JSQR_JSQ2 ADC_JSQR_JSQ2_Msk /*!< ADC group injected sequencer rank 2 */
AnnaBridge 189:f392fc9709a3 2237 #define ADC_JSQR_JSQ2_0 (0x01U << ADC_JSQR_JSQ2_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 2238 #define ADC_JSQR_JSQ2_1 (0x02U << ADC_JSQR_JSQ2_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 2239 #define ADC_JSQR_JSQ2_2 (0x04U << ADC_JSQR_JSQ2_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 2240 #define ADC_JSQR_JSQ2_3 (0x08U << ADC_JSQR_JSQ2_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 2241 #define ADC_JSQR_JSQ2_4 (0x10U << ADC_JSQR_JSQ2_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 2242
AnnaBridge 189:f392fc9709a3 2243 #define ADC_JSQR_JSQ3_Pos (20U)
AnnaBridge 189:f392fc9709a3 2244 #define ADC_JSQR_JSQ3_Msk (0x1FU << ADC_JSQR_JSQ3_Pos) /*!< 0x01F00000 */
AnnaBridge 189:f392fc9709a3 2245 #define ADC_JSQR_JSQ3 ADC_JSQR_JSQ3_Msk /*!< ADC group injected sequencer rank 3 */
AnnaBridge 189:f392fc9709a3 2246 #define ADC_JSQR_JSQ3_0 (0x01U << ADC_JSQR_JSQ3_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 2247 #define ADC_JSQR_JSQ3_1 (0x02U << ADC_JSQR_JSQ3_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 2248 #define ADC_JSQR_JSQ3_2 (0x04U << ADC_JSQR_JSQ3_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 2249 #define ADC_JSQR_JSQ3_3 (0x08U << ADC_JSQR_JSQ3_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 2250 #define ADC_JSQR_JSQ3_4 (0x10U << ADC_JSQR_JSQ3_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 2251
AnnaBridge 189:f392fc9709a3 2252 #define ADC_JSQR_JSQ4_Pos (26U)
AnnaBridge 189:f392fc9709a3 2253 #define ADC_JSQR_JSQ4_Msk (0x1FU << ADC_JSQR_JSQ4_Pos) /*!< 0x7C000000 */
AnnaBridge 189:f392fc9709a3 2254 #define ADC_JSQR_JSQ4 ADC_JSQR_JSQ4_Msk /*!< ADC group injected sequencer rank 4 */
AnnaBridge 189:f392fc9709a3 2255 #define ADC_JSQR_JSQ4_0 (0x01U << ADC_JSQR_JSQ4_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 2256 #define ADC_JSQR_JSQ4_1 (0x02U << ADC_JSQR_JSQ4_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 2257 #define ADC_JSQR_JSQ4_2 (0x04U << ADC_JSQR_JSQ4_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 2258 #define ADC_JSQR_JSQ4_3 (0x08U << ADC_JSQR_JSQ4_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 2259 #define ADC_JSQR_JSQ4_4 (0x10U << ADC_JSQR_JSQ4_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 2260
AnnaBridge 189:f392fc9709a3 2261 /******************** Bit definition for ADC_OFR1 register ******************/
AnnaBridge 189:f392fc9709a3 2262 #define ADC_OFR1_OFFSET1_Pos (0U)
AnnaBridge 189:f392fc9709a3 2263 #define ADC_OFR1_OFFSET1_Msk (0xFFFU << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000FFF */
AnnaBridge 189:f392fc9709a3 2264 #define ADC_OFR1_OFFSET1 ADC_OFR1_OFFSET1_Msk /*!< ADC offset number 1 offset level */
AnnaBridge 189:f392fc9709a3 2265 #define ADC_OFR1_OFFSET1_0 (0x001U << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 2266 #define ADC_OFR1_OFFSET1_1 (0x002U << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 2267 #define ADC_OFR1_OFFSET1_2 (0x004U << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 2268 #define ADC_OFR1_OFFSET1_3 (0x008U << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 2269 #define ADC_OFR1_OFFSET1_4 (0x010U << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 2270 #define ADC_OFR1_OFFSET1_5 (0x020U << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 2271 #define ADC_OFR1_OFFSET1_6 (0x040U << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 2272 #define ADC_OFR1_OFFSET1_7 (0x080U << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 2273 #define ADC_OFR1_OFFSET1_8 (0x100U << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 2274 #define ADC_OFR1_OFFSET1_9 (0x200U << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 2275 #define ADC_OFR1_OFFSET1_10 (0x400U << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 2276 #define ADC_OFR1_OFFSET1_11 (0x800U << ADC_OFR1_OFFSET1_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 2277
AnnaBridge 189:f392fc9709a3 2278 #define ADC_OFR1_OFFSET1_CH_Pos (26U)
AnnaBridge 189:f392fc9709a3 2279 #define ADC_OFR1_OFFSET1_CH_Msk (0x1FU << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x7C000000 */
AnnaBridge 189:f392fc9709a3 2280 #define ADC_OFR1_OFFSET1_CH ADC_OFR1_OFFSET1_CH_Msk /*!< ADC offset number 1 channel selection */
AnnaBridge 189:f392fc9709a3 2281 #define ADC_OFR1_OFFSET1_CH_0 (0x01U << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 2282 #define ADC_OFR1_OFFSET1_CH_1 (0x02U << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 2283 #define ADC_OFR1_OFFSET1_CH_2 (0x04U << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 2284 #define ADC_OFR1_OFFSET1_CH_3 (0x08U << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 2285 #define ADC_OFR1_OFFSET1_CH_4 (0x10U << ADC_OFR1_OFFSET1_CH_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 2286
AnnaBridge 189:f392fc9709a3 2287 #define ADC_OFR1_OFFSET1_EN_Pos (31U)
AnnaBridge 189:f392fc9709a3 2288 #define ADC_OFR1_OFFSET1_EN_Msk (0x1U << ADC_OFR1_OFFSET1_EN_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 2289 #define ADC_OFR1_OFFSET1_EN ADC_OFR1_OFFSET1_EN_Msk /*!< ADC offset number 1 enable */
AnnaBridge 189:f392fc9709a3 2290
AnnaBridge 189:f392fc9709a3 2291 /******************** Bit definition for ADC_OFR2 register ******************/
AnnaBridge 189:f392fc9709a3 2292 #define ADC_OFR2_OFFSET2_Pos (0U)
AnnaBridge 189:f392fc9709a3 2293 #define ADC_OFR2_OFFSET2_Msk (0xFFFU << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000FFF */
AnnaBridge 189:f392fc9709a3 2294 #define ADC_OFR2_OFFSET2 ADC_OFR2_OFFSET2_Msk /*!< ADC offset number 2 offset level */
AnnaBridge 189:f392fc9709a3 2295 #define ADC_OFR2_OFFSET2_0 (0x001U << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 2296 #define ADC_OFR2_OFFSET2_1 (0x002U << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 2297 #define ADC_OFR2_OFFSET2_2 (0x004U << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 2298 #define ADC_OFR2_OFFSET2_3 (0x008U << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 2299 #define ADC_OFR2_OFFSET2_4 (0x010U << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 2300 #define ADC_OFR2_OFFSET2_5 (0x020U << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 2301 #define ADC_OFR2_OFFSET2_6 (0x040U << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 2302 #define ADC_OFR2_OFFSET2_7 (0x080U << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 2303 #define ADC_OFR2_OFFSET2_8 (0x100U << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 2304 #define ADC_OFR2_OFFSET2_9 (0x200U << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 2305 #define ADC_OFR2_OFFSET2_10 (0x400U << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 2306 #define ADC_OFR2_OFFSET2_11 (0x800U << ADC_OFR2_OFFSET2_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 2307
AnnaBridge 189:f392fc9709a3 2308 #define ADC_OFR2_OFFSET2_CH_Pos (26U)
AnnaBridge 189:f392fc9709a3 2309 #define ADC_OFR2_OFFSET2_CH_Msk (0x1FU << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x7C000000 */
AnnaBridge 189:f392fc9709a3 2310 #define ADC_OFR2_OFFSET2_CH ADC_OFR2_OFFSET2_CH_Msk /*!< ADC offset number 2 channel selection */
AnnaBridge 189:f392fc9709a3 2311 #define ADC_OFR2_OFFSET2_CH_0 (0x01U << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 2312 #define ADC_OFR2_OFFSET2_CH_1 (0x02U << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 2313 #define ADC_OFR2_OFFSET2_CH_2 (0x04U << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 2314 #define ADC_OFR2_OFFSET2_CH_3 (0x08U << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 2315 #define ADC_OFR2_OFFSET2_CH_4 (0x10U << ADC_OFR2_OFFSET2_CH_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 2316
AnnaBridge 189:f392fc9709a3 2317 #define ADC_OFR2_OFFSET2_EN_Pos (31U)
AnnaBridge 189:f392fc9709a3 2318 #define ADC_OFR2_OFFSET2_EN_Msk (0x1U << ADC_OFR2_OFFSET2_EN_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 2319 #define ADC_OFR2_OFFSET2_EN ADC_OFR2_OFFSET2_EN_Msk /*!< ADC offset number 2 enable */
AnnaBridge 189:f392fc9709a3 2320
AnnaBridge 189:f392fc9709a3 2321 /******************** Bit definition for ADC_OFR3 register ******************/
AnnaBridge 189:f392fc9709a3 2322 #define ADC_OFR3_OFFSET3_Pos (0U)
AnnaBridge 189:f392fc9709a3 2323 #define ADC_OFR3_OFFSET3_Msk (0xFFFU << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000FFF */
AnnaBridge 189:f392fc9709a3 2324 #define ADC_OFR3_OFFSET3 ADC_OFR3_OFFSET3_Msk /*!< ADC offset number 3 offset level */
AnnaBridge 189:f392fc9709a3 2325 #define ADC_OFR3_OFFSET3_0 (0x001U << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 2326 #define ADC_OFR3_OFFSET3_1 (0x002U << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 2327 #define ADC_OFR3_OFFSET3_2 (0x004U << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 2328 #define ADC_OFR3_OFFSET3_3 (0x008U << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 2329 #define ADC_OFR3_OFFSET3_4 (0x010U << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 2330 #define ADC_OFR3_OFFSET3_5 (0x020U << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 2331 #define ADC_OFR3_OFFSET3_6 (0x040U << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 2332 #define ADC_OFR3_OFFSET3_7 (0x080U << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 2333 #define ADC_OFR3_OFFSET3_8 (0x100U << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 2334 #define ADC_OFR3_OFFSET3_9 (0x200U << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 2335 #define ADC_OFR3_OFFSET3_10 (0x400U << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 2336 #define ADC_OFR3_OFFSET3_11 (0x800U << ADC_OFR3_OFFSET3_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 2337
AnnaBridge 189:f392fc9709a3 2338 #define ADC_OFR3_OFFSET3_CH_Pos (26U)
AnnaBridge 189:f392fc9709a3 2339 #define ADC_OFR3_OFFSET3_CH_Msk (0x1FU << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x7C000000 */
AnnaBridge 189:f392fc9709a3 2340 #define ADC_OFR3_OFFSET3_CH ADC_OFR3_OFFSET3_CH_Msk /*!< ADC offset number 3 channel selection */
AnnaBridge 189:f392fc9709a3 2341 #define ADC_OFR3_OFFSET3_CH_0 (0x01U << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 2342 #define ADC_OFR3_OFFSET3_CH_1 (0x02U << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 2343 #define ADC_OFR3_OFFSET3_CH_2 (0x04U << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 2344 #define ADC_OFR3_OFFSET3_CH_3 (0x08U << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 2345 #define ADC_OFR3_OFFSET3_CH_4 (0x10U << ADC_OFR3_OFFSET3_CH_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 2346
AnnaBridge 189:f392fc9709a3 2347 #define ADC_OFR3_OFFSET3_EN_Pos (31U)
AnnaBridge 189:f392fc9709a3 2348 #define ADC_OFR3_OFFSET3_EN_Msk (0x1U << ADC_OFR3_OFFSET3_EN_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 2349 #define ADC_OFR3_OFFSET3_EN ADC_OFR3_OFFSET3_EN_Msk /*!< ADC offset number 3 enable */
AnnaBridge 189:f392fc9709a3 2350
AnnaBridge 189:f392fc9709a3 2351 /******************** Bit definition for ADC_OFR4 register ******************/
AnnaBridge 189:f392fc9709a3 2352 #define ADC_OFR4_OFFSET4_Pos (0U)
AnnaBridge 189:f392fc9709a3 2353 #define ADC_OFR4_OFFSET4_Msk (0xFFFU << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000FFF */
AnnaBridge 189:f392fc9709a3 2354 #define ADC_OFR4_OFFSET4 ADC_OFR4_OFFSET4_Msk /*!< ADC offset number 4 offset level */
AnnaBridge 189:f392fc9709a3 2355 #define ADC_OFR4_OFFSET4_0 (0x001U << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 2356 #define ADC_OFR4_OFFSET4_1 (0x002U << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 2357 #define ADC_OFR4_OFFSET4_2 (0x004U << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 2358 #define ADC_OFR4_OFFSET4_3 (0x008U << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 2359 #define ADC_OFR4_OFFSET4_4 (0x010U << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 2360 #define ADC_OFR4_OFFSET4_5 (0x020U << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 2361 #define ADC_OFR4_OFFSET4_6 (0x040U << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 2362 #define ADC_OFR4_OFFSET4_7 (0x080U << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 2363 #define ADC_OFR4_OFFSET4_8 (0x100U << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 2364 #define ADC_OFR4_OFFSET4_9 (0x200U << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 2365 #define ADC_OFR4_OFFSET4_10 (0x400U << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 2366 #define ADC_OFR4_OFFSET4_11 (0x800U << ADC_OFR4_OFFSET4_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 2367
AnnaBridge 189:f392fc9709a3 2368 #define ADC_OFR4_OFFSET4_CH_Pos (26U)
AnnaBridge 189:f392fc9709a3 2369 #define ADC_OFR4_OFFSET4_CH_Msk (0x1FU << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x7C000000 */
AnnaBridge 189:f392fc9709a3 2370 #define ADC_OFR4_OFFSET4_CH ADC_OFR4_OFFSET4_CH_Msk /*!< ADC offset number 4 channel selection */
AnnaBridge 189:f392fc9709a3 2371 #define ADC_OFR4_OFFSET4_CH_0 (0x01U << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 2372 #define ADC_OFR4_OFFSET4_CH_1 (0x02U << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 2373 #define ADC_OFR4_OFFSET4_CH_2 (0x04U << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 2374 #define ADC_OFR4_OFFSET4_CH_3 (0x08U << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 2375 #define ADC_OFR4_OFFSET4_CH_4 (0x10U << ADC_OFR4_OFFSET4_CH_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 2376
AnnaBridge 189:f392fc9709a3 2377 #define ADC_OFR4_OFFSET4_EN_Pos (31U)
AnnaBridge 189:f392fc9709a3 2378 #define ADC_OFR4_OFFSET4_EN_Msk (0x1U << ADC_OFR4_OFFSET4_EN_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 2379 #define ADC_OFR4_OFFSET4_EN ADC_OFR4_OFFSET4_EN_Msk /*!< ADC offset number 4 enable */
AnnaBridge 189:f392fc9709a3 2380
AnnaBridge 189:f392fc9709a3 2381 /******************** Bit definition for ADC_JDR1 register ******************/
AnnaBridge 189:f392fc9709a3 2382 #define ADC_JDR1_JDATA_Pos (0U)
AnnaBridge 189:f392fc9709a3 2383 #define ADC_JDR1_JDATA_Msk (0xFFFFU << ADC_JDR1_JDATA_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 2384 #define ADC_JDR1_JDATA ADC_JDR1_JDATA_Msk /*!< ADC group injected sequencer rank 1 conversion data */
AnnaBridge 189:f392fc9709a3 2385 #define ADC_JDR1_JDATA_0 (0x0001U << ADC_JDR1_JDATA_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 2386 #define ADC_JDR1_JDATA_1 (0x0002U << ADC_JDR1_JDATA_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 2387 #define ADC_JDR1_JDATA_2 (0x0004U << ADC_JDR1_JDATA_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 2388 #define ADC_JDR1_JDATA_3 (0x0008U << ADC_JDR1_JDATA_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 2389 #define ADC_JDR1_JDATA_4 (0x0010U << ADC_JDR1_JDATA_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 2390 #define ADC_JDR1_JDATA_5 (0x0020U << ADC_JDR1_JDATA_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 2391 #define ADC_JDR1_JDATA_6 (0x0040U << ADC_JDR1_JDATA_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 2392 #define ADC_JDR1_JDATA_7 (0x0080U << ADC_JDR1_JDATA_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 2393 #define ADC_JDR1_JDATA_8 (0x0100U << ADC_JDR1_JDATA_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 2394 #define ADC_JDR1_JDATA_9 (0x0200U << ADC_JDR1_JDATA_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 2395 #define ADC_JDR1_JDATA_10 (0x0400U << ADC_JDR1_JDATA_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 2396 #define ADC_JDR1_JDATA_11 (0x0800U << ADC_JDR1_JDATA_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 2397 #define ADC_JDR1_JDATA_12 (0x1000U << ADC_JDR1_JDATA_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 2398 #define ADC_JDR1_JDATA_13 (0x2000U << ADC_JDR1_JDATA_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 2399 #define ADC_JDR1_JDATA_14 (0x4000U << ADC_JDR1_JDATA_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 2400 #define ADC_JDR1_JDATA_15 (0x8000U << ADC_JDR1_JDATA_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 2401
AnnaBridge 189:f392fc9709a3 2402 /******************** Bit definition for ADC_JDR2 register ******************/
AnnaBridge 189:f392fc9709a3 2403 #define ADC_JDR2_JDATA_Pos (0U)
AnnaBridge 189:f392fc9709a3 2404 #define ADC_JDR2_JDATA_Msk (0xFFFFU << ADC_JDR2_JDATA_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 2405 #define ADC_JDR2_JDATA ADC_JDR2_JDATA_Msk /*!< ADC group injected sequencer rank 2 conversion data */
AnnaBridge 189:f392fc9709a3 2406 #define ADC_JDR2_JDATA_0 (0x0001U << ADC_JDR2_JDATA_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 2407 #define ADC_JDR2_JDATA_1 (0x0002U << ADC_JDR2_JDATA_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 2408 #define ADC_JDR2_JDATA_2 (0x0004U << ADC_JDR2_JDATA_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 2409 #define ADC_JDR2_JDATA_3 (0x0008U << ADC_JDR2_JDATA_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 2410 #define ADC_JDR2_JDATA_4 (0x0010U << ADC_JDR2_JDATA_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 2411 #define ADC_JDR2_JDATA_5 (0x0020U << ADC_JDR2_JDATA_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 2412 #define ADC_JDR2_JDATA_6 (0x0040U << ADC_JDR2_JDATA_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 2413 #define ADC_JDR2_JDATA_7 (0x0080U << ADC_JDR2_JDATA_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 2414 #define ADC_JDR2_JDATA_8 (0x0100U << ADC_JDR2_JDATA_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 2415 #define ADC_JDR2_JDATA_9 (0x0200U << ADC_JDR2_JDATA_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 2416 #define ADC_JDR2_JDATA_10 (0x0400U << ADC_JDR2_JDATA_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 2417 #define ADC_JDR2_JDATA_11 (0x0800U << ADC_JDR2_JDATA_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 2418 #define ADC_JDR2_JDATA_12 (0x1000U << ADC_JDR2_JDATA_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 2419 #define ADC_JDR2_JDATA_13 (0x2000U << ADC_JDR2_JDATA_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 2420 #define ADC_JDR2_JDATA_14 (0x4000U << ADC_JDR2_JDATA_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 2421 #define ADC_JDR2_JDATA_15 (0x8000U << ADC_JDR2_JDATA_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 2422
AnnaBridge 189:f392fc9709a3 2423 /******************** Bit definition for ADC_JDR3 register ******************/
AnnaBridge 189:f392fc9709a3 2424 #define ADC_JDR3_JDATA_Pos (0U)
AnnaBridge 189:f392fc9709a3 2425 #define ADC_JDR3_JDATA_Msk (0xFFFFU << ADC_JDR3_JDATA_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 2426 #define ADC_JDR3_JDATA ADC_JDR3_JDATA_Msk /*!< ADC group injected sequencer rank 3 conversion data */
AnnaBridge 189:f392fc9709a3 2427 #define ADC_JDR3_JDATA_0 (0x0001U << ADC_JDR3_JDATA_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 2428 #define ADC_JDR3_JDATA_1 (0x0002U << ADC_JDR3_JDATA_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 2429 #define ADC_JDR3_JDATA_2 (0x0004U << ADC_JDR3_JDATA_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 2430 #define ADC_JDR3_JDATA_3 (0x0008U << ADC_JDR3_JDATA_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 2431 #define ADC_JDR3_JDATA_4 (0x0010U << ADC_JDR3_JDATA_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 2432 #define ADC_JDR3_JDATA_5 (0x0020U << ADC_JDR3_JDATA_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 2433 #define ADC_JDR3_JDATA_6 (0x0040U << ADC_JDR3_JDATA_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 2434 #define ADC_JDR3_JDATA_7 (0x0080U << ADC_JDR3_JDATA_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 2435 #define ADC_JDR3_JDATA_8 (0x0100U << ADC_JDR3_JDATA_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 2436 #define ADC_JDR3_JDATA_9 (0x0200U << ADC_JDR3_JDATA_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 2437 #define ADC_JDR3_JDATA_10 (0x0400U << ADC_JDR3_JDATA_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 2438 #define ADC_JDR3_JDATA_11 (0x0800U << ADC_JDR3_JDATA_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 2439 #define ADC_JDR3_JDATA_12 (0x1000U << ADC_JDR3_JDATA_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 2440 #define ADC_JDR3_JDATA_13 (0x2000U << ADC_JDR3_JDATA_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 2441 #define ADC_JDR3_JDATA_14 (0x4000U << ADC_JDR3_JDATA_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 2442 #define ADC_JDR3_JDATA_15 (0x8000U << ADC_JDR3_JDATA_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 2443
AnnaBridge 189:f392fc9709a3 2444 /******************** Bit definition for ADC_JDR4 register ******************/
AnnaBridge 189:f392fc9709a3 2445 #define ADC_JDR4_JDATA_Pos (0U)
AnnaBridge 189:f392fc9709a3 2446 #define ADC_JDR4_JDATA_Msk (0xFFFFU << ADC_JDR4_JDATA_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 2447 #define ADC_JDR4_JDATA ADC_JDR4_JDATA_Msk /*!< ADC group injected sequencer rank 4 conversion data */
AnnaBridge 189:f392fc9709a3 2448 #define ADC_JDR4_JDATA_0 (0x0001U << ADC_JDR4_JDATA_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 2449 #define ADC_JDR4_JDATA_1 (0x0002U << ADC_JDR4_JDATA_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 2450 #define ADC_JDR4_JDATA_2 (0x0004U << ADC_JDR4_JDATA_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 2451 #define ADC_JDR4_JDATA_3 (0x0008U << ADC_JDR4_JDATA_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 2452 #define ADC_JDR4_JDATA_4 (0x0010U << ADC_JDR4_JDATA_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 2453 #define ADC_JDR4_JDATA_5 (0x0020U << ADC_JDR4_JDATA_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 2454 #define ADC_JDR4_JDATA_6 (0x0040U << ADC_JDR4_JDATA_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 2455 #define ADC_JDR4_JDATA_7 (0x0080U << ADC_JDR4_JDATA_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 2456 #define ADC_JDR4_JDATA_8 (0x0100U << ADC_JDR4_JDATA_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 2457 #define ADC_JDR4_JDATA_9 (0x0200U << ADC_JDR4_JDATA_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 2458 #define ADC_JDR4_JDATA_10 (0x0400U << ADC_JDR4_JDATA_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 2459 #define ADC_JDR4_JDATA_11 (0x0800U << ADC_JDR4_JDATA_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 2460 #define ADC_JDR4_JDATA_12 (0x1000U << ADC_JDR4_JDATA_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 2461 #define ADC_JDR4_JDATA_13 (0x2000U << ADC_JDR4_JDATA_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 2462 #define ADC_JDR4_JDATA_14 (0x4000U << ADC_JDR4_JDATA_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 2463 #define ADC_JDR4_JDATA_15 (0x8000U << ADC_JDR4_JDATA_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 2464
AnnaBridge 189:f392fc9709a3 2465 /******************** Bit definition for ADC_AWD2CR register ****************/
AnnaBridge 189:f392fc9709a3 2466 #define ADC_AWD2CR_AWD2CH_Pos (0U)
AnnaBridge 189:f392fc9709a3 2467 #define ADC_AWD2CR_AWD2CH_Msk (0x7FFFFU << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x0007FFFF */
AnnaBridge 189:f392fc9709a3 2468 #define ADC_AWD2CR_AWD2CH ADC_AWD2CR_AWD2CH_Msk /*!< ADC analog watchdog 2 monitored channel selection */
AnnaBridge 189:f392fc9709a3 2469 #define ADC_AWD2CR_AWD2CH_0 (0x00001U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 2470 #define ADC_AWD2CR_AWD2CH_1 (0x00002U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 2471 #define ADC_AWD2CR_AWD2CH_2 (0x00004U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 2472 #define ADC_AWD2CR_AWD2CH_3 (0x00008U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 2473 #define ADC_AWD2CR_AWD2CH_4 (0x00010U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 2474 #define ADC_AWD2CR_AWD2CH_5 (0x00020U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 2475 #define ADC_AWD2CR_AWD2CH_6 (0x00040U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 2476 #define ADC_AWD2CR_AWD2CH_7 (0x00080U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 2477 #define ADC_AWD2CR_AWD2CH_8 (0x00100U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 2478 #define ADC_AWD2CR_AWD2CH_9 (0x00200U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 2479 #define ADC_AWD2CR_AWD2CH_10 (0x00400U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 2480 #define ADC_AWD2CR_AWD2CH_11 (0x00800U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 2481 #define ADC_AWD2CR_AWD2CH_12 (0x01000U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 2482 #define ADC_AWD2CR_AWD2CH_13 (0x02000U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 2483 #define ADC_AWD2CR_AWD2CH_14 (0x04000U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 2484 #define ADC_AWD2CR_AWD2CH_15 (0x08000U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 2485 #define ADC_AWD2CR_AWD2CH_16 (0x10000U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 2486 #define ADC_AWD2CR_AWD2CH_17 (0x20000U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 2487 #define ADC_AWD2CR_AWD2CH_18 (0x40000U << ADC_AWD2CR_AWD2CH_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 2488
AnnaBridge 189:f392fc9709a3 2489 /******************** Bit definition for ADC_AWD3CR register ****************/
AnnaBridge 189:f392fc9709a3 2490 #define ADC_AWD3CR_AWD3CH_Pos (0U)
AnnaBridge 189:f392fc9709a3 2491 #define ADC_AWD3CR_AWD3CH_Msk (0x7FFFFU << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x0007FFFF */
AnnaBridge 189:f392fc9709a3 2492 #define ADC_AWD3CR_AWD3CH ADC_AWD3CR_AWD3CH_Msk /*!< ADC analog watchdog 3 monitored channel selection */
AnnaBridge 189:f392fc9709a3 2493 #define ADC_AWD3CR_AWD3CH_0 (0x00001U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 2494 #define ADC_AWD3CR_AWD3CH_1 (0x00002U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 2495 #define ADC_AWD3CR_AWD3CH_2 (0x00004U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 2496 #define ADC_AWD3CR_AWD3CH_3 (0x00008U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 2497 #define ADC_AWD3CR_AWD3CH_4 (0x00010U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 2498 #define ADC_AWD3CR_AWD3CH_5 (0x00020U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 2499 #define ADC_AWD3CR_AWD3CH_6 (0x00040U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 2500 #define ADC_AWD3CR_AWD3CH_7 (0x00080U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 2501 #define ADC_AWD3CR_AWD3CH_8 (0x00100U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 2502 #define ADC_AWD3CR_AWD3CH_9 (0x00200U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 2503 #define ADC_AWD3CR_AWD3CH_10 (0x00400U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 2504 #define ADC_AWD3CR_AWD3CH_11 (0x00800U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 2505 #define ADC_AWD3CR_AWD3CH_12 (0x01000U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 2506 #define ADC_AWD3CR_AWD3CH_13 (0x02000U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 2507 #define ADC_AWD3CR_AWD3CH_14 (0x04000U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 2508 #define ADC_AWD3CR_AWD3CH_15 (0x08000U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 2509 #define ADC_AWD3CR_AWD3CH_16 (0x10000U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 2510 #define ADC_AWD3CR_AWD3CH_17 (0x20000U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 2511 #define ADC_AWD3CR_AWD3CH_18 (0x40000U << ADC_AWD3CR_AWD3CH_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 2512
AnnaBridge 189:f392fc9709a3 2513 /******************** Bit definition for ADC_DIFSEL register ****************/
AnnaBridge 189:f392fc9709a3 2514 #define ADC_DIFSEL_DIFSEL_Pos (0U)
AnnaBridge 189:f392fc9709a3 2515 #define ADC_DIFSEL_DIFSEL_Msk (0x7FFFFU << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x0007FFFF */
AnnaBridge 189:f392fc9709a3 2516 #define ADC_DIFSEL_DIFSEL ADC_DIFSEL_DIFSEL_Msk /*!< ADC channel differential or single-ended mode */
AnnaBridge 189:f392fc9709a3 2517 #define ADC_DIFSEL_DIFSEL_0 (0x00001U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 2518 #define ADC_DIFSEL_DIFSEL_1 (0x00002U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 2519 #define ADC_DIFSEL_DIFSEL_2 (0x00004U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 2520 #define ADC_DIFSEL_DIFSEL_3 (0x00008U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 2521 #define ADC_DIFSEL_DIFSEL_4 (0x00010U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 2522 #define ADC_DIFSEL_DIFSEL_5 (0x00020U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 2523 #define ADC_DIFSEL_DIFSEL_6 (0x00040U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 2524 #define ADC_DIFSEL_DIFSEL_7 (0x00080U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 2525 #define ADC_DIFSEL_DIFSEL_8 (0x00100U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 2526 #define ADC_DIFSEL_DIFSEL_9 (0x00200U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 2527 #define ADC_DIFSEL_DIFSEL_10 (0x00400U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 2528 #define ADC_DIFSEL_DIFSEL_11 (0x00800U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 2529 #define ADC_DIFSEL_DIFSEL_12 (0x01000U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 2530 #define ADC_DIFSEL_DIFSEL_13 (0x02000U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 2531 #define ADC_DIFSEL_DIFSEL_14 (0x04000U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 2532 #define ADC_DIFSEL_DIFSEL_15 (0x08000U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 2533 #define ADC_DIFSEL_DIFSEL_16 (0x10000U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 2534 #define ADC_DIFSEL_DIFSEL_17 (0x20000U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 2535 #define ADC_DIFSEL_DIFSEL_18 (0x40000U << ADC_DIFSEL_DIFSEL_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 2536
AnnaBridge 189:f392fc9709a3 2537 /******************** Bit definition for ADC_CALFACT register ***************/
AnnaBridge 189:f392fc9709a3 2538 #define ADC_CALFACT_CALFACT_S_Pos (0U)
AnnaBridge 189:f392fc9709a3 2539 #define ADC_CALFACT_CALFACT_S_Msk (0x7FU << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x0000007F */
AnnaBridge 189:f392fc9709a3 2540 #define ADC_CALFACT_CALFACT_S ADC_CALFACT_CALFACT_S_Msk /*!< ADC calibration factor in single-ended mode */
AnnaBridge 189:f392fc9709a3 2541 #define ADC_CALFACT_CALFACT_S_0 (0x01U << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 2542 #define ADC_CALFACT_CALFACT_S_1 (0x02U << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 2543 #define ADC_CALFACT_CALFACT_S_2 (0x04U << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 2544 #define ADC_CALFACT_CALFACT_S_3 (0x08U << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 2545 #define ADC_CALFACT_CALFACT_S_4 (0x10U << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 2546 #define ADC_CALFACT_CALFACT_S_5 (0x20U << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 2547 #define ADC_CALFACT_CALFACT_S_6 (0x40U << ADC_CALFACT_CALFACT_S_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 2548
AnnaBridge 189:f392fc9709a3 2549 #define ADC_CALFACT_CALFACT_D_Pos (16U)
AnnaBridge 189:f392fc9709a3 2550 #define ADC_CALFACT_CALFACT_D_Msk (0x7FU << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x007F0000 */
AnnaBridge 189:f392fc9709a3 2551 #define ADC_CALFACT_CALFACT_D ADC_CALFACT_CALFACT_D_Msk /*!< ADC calibration factor in differential mode */
AnnaBridge 189:f392fc9709a3 2552 #define ADC_CALFACT_CALFACT_D_0 (0x01U << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 2553 #define ADC_CALFACT_CALFACT_D_1 (0x02U << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 2554 #define ADC_CALFACT_CALFACT_D_2 (0x04U << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 2555 #define ADC_CALFACT_CALFACT_D_3 (0x08U << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 2556 #define ADC_CALFACT_CALFACT_D_4 (0x10U << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 2557 #define ADC_CALFACT_CALFACT_D_5 (0x20U << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 2558 #define ADC_CALFACT_CALFACT_D_6 (0x40U << ADC_CALFACT_CALFACT_D_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 2559
AnnaBridge 189:f392fc9709a3 2560 /************************* ADC Common registers *****************************/
AnnaBridge 189:f392fc9709a3 2561 /******************** Bit definition for ADC_CSR register *******************/
AnnaBridge 189:f392fc9709a3 2562 #define ADC_CSR_ADRDY_MST_Pos (0U)
AnnaBridge 189:f392fc9709a3 2563 #define ADC_CSR_ADRDY_MST_Msk (0x1U << ADC_CSR_ADRDY_MST_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 2564 #define ADC_CSR_ADRDY_MST ADC_CSR_ADRDY_MST_Msk /*!< ADC multimode master ready flag */
AnnaBridge 189:f392fc9709a3 2565 #define ADC_CSR_EOSMP_MST_Pos (1U)
AnnaBridge 189:f392fc9709a3 2566 #define ADC_CSR_EOSMP_MST_Msk (0x1U << ADC_CSR_EOSMP_MST_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 2567 #define ADC_CSR_EOSMP_MST ADC_CSR_EOSMP_MST_Msk /*!< ADC multimode master group regular end of sampling flag */
AnnaBridge 189:f392fc9709a3 2568 #define ADC_CSR_EOC_MST_Pos (2U)
AnnaBridge 189:f392fc9709a3 2569 #define ADC_CSR_EOC_MST_Msk (0x1U << ADC_CSR_EOC_MST_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 2570 #define ADC_CSR_EOC_MST ADC_CSR_EOC_MST_Msk /*!< ADC multimode master group regular end of unitary conversion flag */
AnnaBridge 189:f392fc9709a3 2571 #define ADC_CSR_EOS_MST_Pos (3U)
AnnaBridge 189:f392fc9709a3 2572 #define ADC_CSR_EOS_MST_Msk (0x1U << ADC_CSR_EOS_MST_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 2573 #define ADC_CSR_EOS_MST ADC_CSR_EOS_MST_Msk /*!< ADC multimode master group regular end of sequence conversions flag */
AnnaBridge 189:f392fc9709a3 2574 #define ADC_CSR_OVR_MST_Pos (4U)
AnnaBridge 189:f392fc9709a3 2575 #define ADC_CSR_OVR_MST_Msk (0x1U << ADC_CSR_OVR_MST_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 2576 #define ADC_CSR_OVR_MST ADC_CSR_OVR_MST_Msk /*!< ADC multimode master group regular overrun flag */
AnnaBridge 189:f392fc9709a3 2577 #define ADC_CSR_JEOC_MST_Pos (5U)
AnnaBridge 189:f392fc9709a3 2578 #define ADC_CSR_JEOC_MST_Msk (0x1U << ADC_CSR_JEOC_MST_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 2579 #define ADC_CSR_JEOC_MST ADC_CSR_JEOC_MST_Msk /*!< ADC multimode master group injected end of unitary conversion flag */
AnnaBridge 189:f392fc9709a3 2580 #define ADC_CSR_JEOS_MST_Pos (6U)
AnnaBridge 189:f392fc9709a3 2581 #define ADC_CSR_JEOS_MST_Msk (0x1U << ADC_CSR_JEOS_MST_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 2582 #define ADC_CSR_JEOS_MST ADC_CSR_JEOS_MST_Msk /*!< ADC multimode master group injected end of sequence conversions flag */
AnnaBridge 189:f392fc9709a3 2583 #define ADC_CSR_AWD1_MST_Pos (7U)
AnnaBridge 189:f392fc9709a3 2584 #define ADC_CSR_AWD1_MST_Msk (0x1U << ADC_CSR_AWD1_MST_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 2585 #define ADC_CSR_AWD1_MST ADC_CSR_AWD1_MST_Msk /*!< ADC multimode master analog watchdog 1 flag */
AnnaBridge 189:f392fc9709a3 2586 #define ADC_CSR_AWD2_MST_Pos (8U)
AnnaBridge 189:f392fc9709a3 2587 #define ADC_CSR_AWD2_MST_Msk (0x1U << ADC_CSR_AWD2_MST_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 2588 #define ADC_CSR_AWD2_MST ADC_CSR_AWD2_MST_Msk /*!< ADC multimode master analog watchdog 2 flag */
AnnaBridge 189:f392fc9709a3 2589 #define ADC_CSR_AWD3_MST_Pos (9U)
AnnaBridge 189:f392fc9709a3 2590 #define ADC_CSR_AWD3_MST_Msk (0x1U << ADC_CSR_AWD3_MST_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 2591 #define ADC_CSR_AWD3_MST ADC_CSR_AWD3_MST_Msk /*!< ADC multimode master analog watchdog 3 flag */
AnnaBridge 189:f392fc9709a3 2592 #define ADC_CSR_JQOVF_MST_Pos (10U)
AnnaBridge 189:f392fc9709a3 2593 #define ADC_CSR_JQOVF_MST_Msk (0x1U << ADC_CSR_JQOVF_MST_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 2594 #define ADC_CSR_JQOVF_MST ADC_CSR_JQOVF_MST_Msk /*!< ADC multimode master group injected contexts queue overflow flag */
AnnaBridge 189:f392fc9709a3 2595
AnnaBridge 189:f392fc9709a3 2596 #define ADC_CSR_ADRDY_SLV_Pos (16U)
AnnaBridge 189:f392fc9709a3 2597 #define ADC_CSR_ADRDY_SLV_Msk (0x1U << ADC_CSR_ADRDY_SLV_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 2598 #define ADC_CSR_ADRDY_SLV ADC_CSR_ADRDY_SLV_Msk /*!< ADC multimode slave ready flag */
AnnaBridge 189:f392fc9709a3 2599 #define ADC_CSR_EOSMP_SLV_Pos (17U)
AnnaBridge 189:f392fc9709a3 2600 #define ADC_CSR_EOSMP_SLV_Msk (0x1U << ADC_CSR_EOSMP_SLV_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 2601 #define ADC_CSR_EOSMP_SLV ADC_CSR_EOSMP_SLV_Msk /*!< ADC multimode slave group regular end of sampling flag */
AnnaBridge 189:f392fc9709a3 2602 #define ADC_CSR_EOC_SLV_Pos (18U)
AnnaBridge 189:f392fc9709a3 2603 #define ADC_CSR_EOC_SLV_Msk (0x1U << ADC_CSR_EOC_SLV_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 2604 #define ADC_CSR_EOC_SLV ADC_CSR_EOC_SLV_Msk /*!< ADC multimode slave group regular end of unitary conversion flag */
AnnaBridge 189:f392fc9709a3 2605 #define ADC_CSR_EOS_SLV_Pos (19U)
AnnaBridge 189:f392fc9709a3 2606 #define ADC_CSR_EOS_SLV_Msk (0x1U << ADC_CSR_EOS_SLV_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 2607 #define ADC_CSR_EOS_SLV ADC_CSR_EOS_SLV_Msk /*!< ADC multimode slave group regular end of sequence conversions flag */
AnnaBridge 189:f392fc9709a3 2608 #define ADC_CSR_OVR_SLV_Pos (20U)
AnnaBridge 189:f392fc9709a3 2609 #define ADC_CSR_OVR_SLV_Msk (0x1U << ADC_CSR_OVR_SLV_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 2610 #define ADC_CSR_OVR_SLV ADC_CSR_OVR_SLV_Msk /*!< ADC multimode slave group regular overrun flag */
AnnaBridge 189:f392fc9709a3 2611 #define ADC_CSR_JEOC_SLV_Pos (21U)
AnnaBridge 189:f392fc9709a3 2612 #define ADC_CSR_JEOC_SLV_Msk (0x1U << ADC_CSR_JEOC_SLV_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 2613 #define ADC_CSR_JEOC_SLV ADC_CSR_JEOC_SLV_Msk /*!< ADC multimode slave group injected end of unitary conversion flag */
AnnaBridge 189:f392fc9709a3 2614 #define ADC_CSR_JEOS_SLV_Pos (22U)
AnnaBridge 189:f392fc9709a3 2615 #define ADC_CSR_JEOS_SLV_Msk (0x1U << ADC_CSR_JEOS_SLV_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 2616 #define ADC_CSR_JEOS_SLV ADC_CSR_JEOS_SLV_Msk /*!< ADC multimode slave group injected end of sequence conversions flag */
AnnaBridge 189:f392fc9709a3 2617 #define ADC_CSR_AWD1_SLV_Pos (23U)
AnnaBridge 189:f392fc9709a3 2618 #define ADC_CSR_AWD1_SLV_Msk (0x1U << ADC_CSR_AWD1_SLV_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 2619 #define ADC_CSR_AWD1_SLV ADC_CSR_AWD1_SLV_Msk /*!< ADC multimode slave analog watchdog 1 flag */
AnnaBridge 189:f392fc9709a3 2620 #define ADC_CSR_AWD2_SLV_Pos (24U)
AnnaBridge 189:f392fc9709a3 2621 #define ADC_CSR_AWD2_SLV_Msk (0x1U << ADC_CSR_AWD2_SLV_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 2622 #define ADC_CSR_AWD2_SLV ADC_CSR_AWD2_SLV_Msk /*!< ADC multimode slave analog watchdog 2 flag */
AnnaBridge 189:f392fc9709a3 2623 #define ADC_CSR_AWD3_SLV_Pos (25U)
AnnaBridge 189:f392fc9709a3 2624 #define ADC_CSR_AWD3_SLV_Msk (0x1U << ADC_CSR_AWD3_SLV_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 2625 #define ADC_CSR_AWD3_SLV ADC_CSR_AWD3_SLV_Msk /*!< ADC multimode slave analog watchdog 3 flag */
AnnaBridge 189:f392fc9709a3 2626 #define ADC_CSR_JQOVF_SLV_Pos (26U)
AnnaBridge 189:f392fc9709a3 2627 #define ADC_CSR_JQOVF_SLV_Msk (0x1U << ADC_CSR_JQOVF_SLV_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 2628 #define ADC_CSR_JQOVF_SLV ADC_CSR_JQOVF_SLV_Msk /*!< ADC multimode slave group injected contexts queue overflow flag */
AnnaBridge 189:f392fc9709a3 2629
AnnaBridge 189:f392fc9709a3 2630 /******************** Bit definition for ADC_CCR register *******************/
AnnaBridge 189:f392fc9709a3 2631 #define ADC_CCR_DUAL_Pos (0U)
AnnaBridge 189:f392fc9709a3 2632 #define ADC_CCR_DUAL_Msk (0x1FU << ADC_CCR_DUAL_Pos) /*!< 0x0000001F */
AnnaBridge 189:f392fc9709a3 2633 #define ADC_CCR_DUAL ADC_CCR_DUAL_Msk /*!< ADC multimode mode selection */
AnnaBridge 189:f392fc9709a3 2634 #define ADC_CCR_DUAL_0 (0x01U << ADC_CCR_DUAL_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 2635 #define ADC_CCR_DUAL_1 (0x02U << ADC_CCR_DUAL_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 2636 #define ADC_CCR_DUAL_2 (0x04U << ADC_CCR_DUAL_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 2637 #define ADC_CCR_DUAL_3 (0x08U << ADC_CCR_DUAL_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 2638 #define ADC_CCR_DUAL_4 (0x10U << ADC_CCR_DUAL_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 2639
AnnaBridge 189:f392fc9709a3 2640 #define ADC_CCR_DELAY_Pos (8U)
AnnaBridge 189:f392fc9709a3 2641 #define ADC_CCR_DELAY_Msk (0xFU << ADC_CCR_DELAY_Pos) /*!< 0x00000F00 */
AnnaBridge 189:f392fc9709a3 2642 #define ADC_CCR_DELAY ADC_CCR_DELAY_Msk /*!< ADC multimode delay between 2 sampling phases */
AnnaBridge 189:f392fc9709a3 2643 #define ADC_CCR_DELAY_0 (0x1U << ADC_CCR_DELAY_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 2644 #define ADC_CCR_DELAY_1 (0x2U << ADC_CCR_DELAY_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 2645 #define ADC_CCR_DELAY_2 (0x4U << ADC_CCR_DELAY_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 2646 #define ADC_CCR_DELAY_3 (0x8U << ADC_CCR_DELAY_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 2647
AnnaBridge 189:f392fc9709a3 2648 #define ADC_CCR_DMACFG_Pos (13U)
AnnaBridge 189:f392fc9709a3 2649 #define ADC_CCR_DMACFG_Msk (0x1U << ADC_CCR_DMACFG_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 2650 #define ADC_CCR_DMACFG ADC_CCR_DMACFG_Msk /*!< ADC multimode DMA transfer configuration */
AnnaBridge 189:f392fc9709a3 2651
AnnaBridge 189:f392fc9709a3 2652 #define ADC_CCR_MDMA_Pos (14U)
AnnaBridge 189:f392fc9709a3 2653 #define ADC_CCR_MDMA_Msk (0x3U << ADC_CCR_MDMA_Pos) /*!< 0x0000C000 */
AnnaBridge 189:f392fc9709a3 2654 #define ADC_CCR_MDMA ADC_CCR_MDMA_Msk /*!< ADC multimode DMA transfer enable */
AnnaBridge 189:f392fc9709a3 2655 #define ADC_CCR_MDMA_0 (0x1U << ADC_CCR_MDMA_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 2656 #define ADC_CCR_MDMA_1 (0x2U << ADC_CCR_MDMA_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 2657
AnnaBridge 189:f392fc9709a3 2658 #define ADC_CCR_CKMODE_Pos (16U)
AnnaBridge 189:f392fc9709a3 2659 #define ADC_CCR_CKMODE_Msk (0x3U << ADC_CCR_CKMODE_Pos) /*!< 0x00030000 */
AnnaBridge 189:f392fc9709a3 2660 #define ADC_CCR_CKMODE ADC_CCR_CKMODE_Msk /*!< ADC common clock source and prescaler (prescaler only for clock source synchronous) */
AnnaBridge 189:f392fc9709a3 2661 #define ADC_CCR_CKMODE_0 (0x1U << ADC_CCR_CKMODE_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 2662 #define ADC_CCR_CKMODE_1 (0x2U << ADC_CCR_CKMODE_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 2663
AnnaBridge 189:f392fc9709a3 2664 #define ADC_CCR_PRESC_Pos (18U)
AnnaBridge 189:f392fc9709a3 2665 #define ADC_CCR_PRESC_Msk (0xFU << ADC_CCR_PRESC_Pos) /*!< 0x003C0000 */
AnnaBridge 189:f392fc9709a3 2666 #define ADC_CCR_PRESC ADC_CCR_PRESC_Msk /*!< ADC common clock prescaler, only for clock source asynchronous */
AnnaBridge 189:f392fc9709a3 2667 #define ADC_CCR_PRESC_0 (0x1U << ADC_CCR_PRESC_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 2668 #define ADC_CCR_PRESC_1 (0x2U << ADC_CCR_PRESC_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 2669 #define ADC_CCR_PRESC_2 (0x4U << ADC_CCR_PRESC_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 2670 #define ADC_CCR_PRESC_3 (0x8U << ADC_CCR_PRESC_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 2671
AnnaBridge 189:f392fc9709a3 2672 #define ADC_CCR_VREFEN_Pos (22U)
AnnaBridge 189:f392fc9709a3 2673 #define ADC_CCR_VREFEN_Msk (0x1U << ADC_CCR_VREFEN_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 2674 #define ADC_CCR_VREFEN ADC_CCR_VREFEN_Msk /*!< ADC internal path to VrefInt enable */
AnnaBridge 189:f392fc9709a3 2675 #define ADC_CCR_TSEN_Pos (23U)
AnnaBridge 189:f392fc9709a3 2676 #define ADC_CCR_TSEN_Msk (0x1U << ADC_CCR_TSEN_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 2677 #define ADC_CCR_TSEN ADC_CCR_TSEN_Msk /*!< ADC internal path to temperature sensor enable */
AnnaBridge 189:f392fc9709a3 2678 #define ADC_CCR_VBATEN_Pos (24U)
AnnaBridge 189:f392fc9709a3 2679 #define ADC_CCR_VBATEN_Msk (0x1U << ADC_CCR_VBATEN_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 2680 #define ADC_CCR_VBATEN ADC_CCR_VBATEN_Msk /*!< ADC internal path to battery voltage enable */
AnnaBridge 189:f392fc9709a3 2681
AnnaBridge 189:f392fc9709a3 2682 /******************** Bit definition for ADC_CDR register *******************/
AnnaBridge 189:f392fc9709a3 2683 #define ADC_CDR_RDATA_MST_Pos (0U)
AnnaBridge 189:f392fc9709a3 2684 #define ADC_CDR_RDATA_MST_Msk (0xFFFFU << ADC_CDR_RDATA_MST_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 2685 #define ADC_CDR_RDATA_MST ADC_CDR_RDATA_MST_Msk /*!< ADC multimode master group regular conversion data */
AnnaBridge 189:f392fc9709a3 2686 #define ADC_CDR_RDATA_MST_0 (0x0001U << ADC_CDR_RDATA_MST_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 2687 #define ADC_CDR_RDATA_MST_1 (0x0002U << ADC_CDR_RDATA_MST_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 2688 #define ADC_CDR_RDATA_MST_2 (0x0004U << ADC_CDR_RDATA_MST_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 2689 #define ADC_CDR_RDATA_MST_3 (0x0008U << ADC_CDR_RDATA_MST_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 2690 #define ADC_CDR_RDATA_MST_4 (0x0010U << ADC_CDR_RDATA_MST_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 2691 #define ADC_CDR_RDATA_MST_5 (0x0020U << ADC_CDR_RDATA_MST_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 2692 #define ADC_CDR_RDATA_MST_6 (0x0040U << ADC_CDR_RDATA_MST_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 2693 #define ADC_CDR_RDATA_MST_7 (0x0080U << ADC_CDR_RDATA_MST_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 2694 #define ADC_CDR_RDATA_MST_8 (0x0100U << ADC_CDR_RDATA_MST_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 2695 #define ADC_CDR_RDATA_MST_9 (0x0200U << ADC_CDR_RDATA_MST_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 2696 #define ADC_CDR_RDATA_MST_10 (0x0400U << ADC_CDR_RDATA_MST_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 2697 #define ADC_CDR_RDATA_MST_11 (0x0800U << ADC_CDR_RDATA_MST_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 2698 #define ADC_CDR_RDATA_MST_12 (0x1000U << ADC_CDR_RDATA_MST_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 2699 #define ADC_CDR_RDATA_MST_13 (0x2000U << ADC_CDR_RDATA_MST_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 2700 #define ADC_CDR_RDATA_MST_14 (0x4000U << ADC_CDR_RDATA_MST_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 2701 #define ADC_CDR_RDATA_MST_15 (0x8000U << ADC_CDR_RDATA_MST_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 2702
AnnaBridge 189:f392fc9709a3 2703 #define ADC_CDR_RDATA_SLV_Pos (16U)
AnnaBridge 189:f392fc9709a3 2704 #define ADC_CDR_RDATA_SLV_Msk (0xFFFFU << ADC_CDR_RDATA_SLV_Pos) /*!< 0xFFFF0000 */
AnnaBridge 189:f392fc9709a3 2705 #define ADC_CDR_RDATA_SLV ADC_CDR_RDATA_SLV_Msk /*!< ADC multimode slave group regular conversion data */
AnnaBridge 189:f392fc9709a3 2706 #define ADC_CDR_RDATA_SLV_0 (0x0001U << ADC_CDR_RDATA_SLV_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 2707 #define ADC_CDR_RDATA_SLV_1 (0x0002U << ADC_CDR_RDATA_SLV_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 2708 #define ADC_CDR_RDATA_SLV_2 (0x0004U << ADC_CDR_RDATA_SLV_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 2709 #define ADC_CDR_RDATA_SLV_3 (0x0008U << ADC_CDR_RDATA_SLV_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 2710 #define ADC_CDR_RDATA_SLV_4 (0x0010U << ADC_CDR_RDATA_SLV_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 2711 #define ADC_CDR_RDATA_SLV_5 (0x0020U << ADC_CDR_RDATA_SLV_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 2712 #define ADC_CDR_RDATA_SLV_6 (0x0040U << ADC_CDR_RDATA_SLV_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 2713 #define ADC_CDR_RDATA_SLV_7 (0x0080U << ADC_CDR_RDATA_SLV_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 2714 #define ADC_CDR_RDATA_SLV_8 (0x0100U << ADC_CDR_RDATA_SLV_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 2715 #define ADC_CDR_RDATA_SLV_9 (0x0200U << ADC_CDR_RDATA_SLV_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 2716 #define ADC_CDR_RDATA_SLV_10 (0x0400U << ADC_CDR_RDATA_SLV_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 2717 #define ADC_CDR_RDATA_SLV_11 (0x0800U << ADC_CDR_RDATA_SLV_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 2718 #define ADC_CDR_RDATA_SLV_12 (0x1000U << ADC_CDR_RDATA_SLV_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 2719 #define ADC_CDR_RDATA_SLV_13 (0x2000U << ADC_CDR_RDATA_SLV_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 2720 #define ADC_CDR_RDATA_SLV_14 (0x4000U << ADC_CDR_RDATA_SLV_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 2721 #define ADC_CDR_RDATA_SLV_15 (0x8000U << ADC_CDR_RDATA_SLV_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 2722
AnnaBridge 189:f392fc9709a3 2723 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 2724 /* */
AnnaBridge 189:f392fc9709a3 2725 /* Controller Area Network */
AnnaBridge 189:f392fc9709a3 2726 /* */
AnnaBridge 189:f392fc9709a3 2727 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 2728 /*!<CAN control and status registers */
AnnaBridge 189:f392fc9709a3 2729 /******************* Bit definition for CAN_MCR register ********************/
AnnaBridge 189:f392fc9709a3 2730 #define CAN_MCR_INRQ_Pos (0U)
AnnaBridge 189:f392fc9709a3 2731 #define CAN_MCR_INRQ_Msk (0x1U << CAN_MCR_INRQ_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 2732 #define CAN_MCR_INRQ CAN_MCR_INRQ_Msk /*!<Initialization Request */
AnnaBridge 189:f392fc9709a3 2733 #define CAN_MCR_SLEEP_Pos (1U)
AnnaBridge 189:f392fc9709a3 2734 #define CAN_MCR_SLEEP_Msk (0x1U << CAN_MCR_SLEEP_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 2735 #define CAN_MCR_SLEEP CAN_MCR_SLEEP_Msk /*!<Sleep Mode Request */
AnnaBridge 189:f392fc9709a3 2736 #define CAN_MCR_TXFP_Pos (2U)
AnnaBridge 189:f392fc9709a3 2737 #define CAN_MCR_TXFP_Msk (0x1U << CAN_MCR_TXFP_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 2738 #define CAN_MCR_TXFP CAN_MCR_TXFP_Msk /*!<Transmit FIFO Priority */
AnnaBridge 189:f392fc9709a3 2739 #define CAN_MCR_RFLM_Pos (3U)
AnnaBridge 189:f392fc9709a3 2740 #define CAN_MCR_RFLM_Msk (0x1U << CAN_MCR_RFLM_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 2741 #define CAN_MCR_RFLM CAN_MCR_RFLM_Msk /*!<Receive FIFO Locked Mode */
AnnaBridge 189:f392fc9709a3 2742 #define CAN_MCR_NART_Pos (4U)
AnnaBridge 189:f392fc9709a3 2743 #define CAN_MCR_NART_Msk (0x1U << CAN_MCR_NART_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 2744 #define CAN_MCR_NART CAN_MCR_NART_Msk /*!<No Automatic Retransmission */
AnnaBridge 189:f392fc9709a3 2745 #define CAN_MCR_AWUM_Pos (5U)
AnnaBridge 189:f392fc9709a3 2746 #define CAN_MCR_AWUM_Msk (0x1U << CAN_MCR_AWUM_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 2747 #define CAN_MCR_AWUM CAN_MCR_AWUM_Msk /*!<Automatic Wakeup Mode */
AnnaBridge 189:f392fc9709a3 2748 #define CAN_MCR_ABOM_Pos (6U)
AnnaBridge 189:f392fc9709a3 2749 #define CAN_MCR_ABOM_Msk (0x1U << CAN_MCR_ABOM_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 2750 #define CAN_MCR_ABOM CAN_MCR_ABOM_Msk /*!<Automatic Bus-Off Management */
AnnaBridge 189:f392fc9709a3 2751 #define CAN_MCR_TTCM_Pos (7U)
AnnaBridge 189:f392fc9709a3 2752 #define CAN_MCR_TTCM_Msk (0x1U << CAN_MCR_TTCM_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 2753 #define CAN_MCR_TTCM CAN_MCR_TTCM_Msk /*!<Time Triggered Communication Mode */
AnnaBridge 189:f392fc9709a3 2754 #define CAN_MCR_RESET_Pos (15U)
AnnaBridge 189:f392fc9709a3 2755 #define CAN_MCR_RESET_Msk (0x1U << CAN_MCR_RESET_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 2756 #define CAN_MCR_RESET CAN_MCR_RESET_Msk /*!<bxCAN software master reset */
AnnaBridge 189:f392fc9709a3 2757
AnnaBridge 189:f392fc9709a3 2758 /******************* Bit definition for CAN_MSR register ********************/
AnnaBridge 189:f392fc9709a3 2759 #define CAN_MSR_INAK_Pos (0U)
AnnaBridge 189:f392fc9709a3 2760 #define CAN_MSR_INAK_Msk (0x1U << CAN_MSR_INAK_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 2761 #define CAN_MSR_INAK CAN_MSR_INAK_Msk /*!<Initialization Acknowledge */
AnnaBridge 189:f392fc9709a3 2762 #define CAN_MSR_SLAK_Pos (1U)
AnnaBridge 189:f392fc9709a3 2763 #define CAN_MSR_SLAK_Msk (0x1U << CAN_MSR_SLAK_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 2764 #define CAN_MSR_SLAK CAN_MSR_SLAK_Msk /*!<Sleep Acknowledge */
AnnaBridge 189:f392fc9709a3 2765 #define CAN_MSR_ERRI_Pos (2U)
AnnaBridge 189:f392fc9709a3 2766 #define CAN_MSR_ERRI_Msk (0x1U << CAN_MSR_ERRI_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 2767 #define CAN_MSR_ERRI CAN_MSR_ERRI_Msk /*!<Error Interrupt */
AnnaBridge 189:f392fc9709a3 2768 #define CAN_MSR_WKUI_Pos (3U)
AnnaBridge 189:f392fc9709a3 2769 #define CAN_MSR_WKUI_Msk (0x1U << CAN_MSR_WKUI_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 2770 #define CAN_MSR_WKUI CAN_MSR_WKUI_Msk /*!<Wakeup Interrupt */
AnnaBridge 189:f392fc9709a3 2771 #define CAN_MSR_SLAKI_Pos (4U)
AnnaBridge 189:f392fc9709a3 2772 #define CAN_MSR_SLAKI_Msk (0x1U << CAN_MSR_SLAKI_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 2773 #define CAN_MSR_SLAKI CAN_MSR_SLAKI_Msk /*!<Sleep Acknowledge Interrupt */
AnnaBridge 189:f392fc9709a3 2774 #define CAN_MSR_TXM_Pos (8U)
AnnaBridge 189:f392fc9709a3 2775 #define CAN_MSR_TXM_Msk (0x1U << CAN_MSR_TXM_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 2776 #define CAN_MSR_TXM CAN_MSR_TXM_Msk /*!<Transmit Mode */
AnnaBridge 189:f392fc9709a3 2777 #define CAN_MSR_RXM_Pos (9U)
AnnaBridge 189:f392fc9709a3 2778 #define CAN_MSR_RXM_Msk (0x1U << CAN_MSR_RXM_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 2779 #define CAN_MSR_RXM CAN_MSR_RXM_Msk /*!<Receive Mode */
AnnaBridge 189:f392fc9709a3 2780 #define CAN_MSR_SAMP_Pos (10U)
AnnaBridge 189:f392fc9709a3 2781 #define CAN_MSR_SAMP_Msk (0x1U << CAN_MSR_SAMP_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 2782 #define CAN_MSR_SAMP CAN_MSR_SAMP_Msk /*!<Last Sample Point */
AnnaBridge 189:f392fc9709a3 2783 #define CAN_MSR_RX_Pos (11U)
AnnaBridge 189:f392fc9709a3 2784 #define CAN_MSR_RX_Msk (0x1U << CAN_MSR_RX_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 2785 #define CAN_MSR_RX CAN_MSR_RX_Msk /*!<CAN Rx Signal */
AnnaBridge 189:f392fc9709a3 2786
AnnaBridge 189:f392fc9709a3 2787 /******************* Bit definition for CAN_TSR register ********************/
AnnaBridge 189:f392fc9709a3 2788 #define CAN_TSR_RQCP0_Pos (0U)
AnnaBridge 189:f392fc9709a3 2789 #define CAN_TSR_RQCP0_Msk (0x1U << CAN_TSR_RQCP0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 2790 #define CAN_TSR_RQCP0 CAN_TSR_RQCP0_Msk /*!<Request Completed Mailbox0 */
AnnaBridge 189:f392fc9709a3 2791 #define CAN_TSR_TXOK0_Pos (1U)
AnnaBridge 189:f392fc9709a3 2792 #define CAN_TSR_TXOK0_Msk (0x1U << CAN_TSR_TXOK0_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 2793 #define CAN_TSR_TXOK0 CAN_TSR_TXOK0_Msk /*!<Transmission OK of Mailbox0 */
AnnaBridge 189:f392fc9709a3 2794 #define CAN_TSR_ALST0_Pos (2U)
AnnaBridge 189:f392fc9709a3 2795 #define CAN_TSR_ALST0_Msk (0x1U << CAN_TSR_ALST0_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 2796 #define CAN_TSR_ALST0 CAN_TSR_ALST0_Msk /*!<Arbitration Lost for Mailbox0 */
AnnaBridge 189:f392fc9709a3 2797 #define CAN_TSR_TERR0_Pos (3U)
AnnaBridge 189:f392fc9709a3 2798 #define CAN_TSR_TERR0_Msk (0x1U << CAN_TSR_TERR0_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 2799 #define CAN_TSR_TERR0 CAN_TSR_TERR0_Msk /*!<Transmission Error of Mailbox0 */
AnnaBridge 189:f392fc9709a3 2800 #define CAN_TSR_ABRQ0_Pos (7U)
AnnaBridge 189:f392fc9709a3 2801 #define CAN_TSR_ABRQ0_Msk (0x1U << CAN_TSR_ABRQ0_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 2802 #define CAN_TSR_ABRQ0 CAN_TSR_ABRQ0_Msk /*!<Abort Request for Mailbox0 */
AnnaBridge 189:f392fc9709a3 2803 #define CAN_TSR_RQCP1_Pos (8U)
AnnaBridge 189:f392fc9709a3 2804 #define CAN_TSR_RQCP1_Msk (0x1U << CAN_TSR_RQCP1_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 2805 #define CAN_TSR_RQCP1 CAN_TSR_RQCP1_Msk /*!<Request Completed Mailbox1 */
AnnaBridge 189:f392fc9709a3 2806 #define CAN_TSR_TXOK1_Pos (9U)
AnnaBridge 189:f392fc9709a3 2807 #define CAN_TSR_TXOK1_Msk (0x1U << CAN_TSR_TXOK1_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 2808 #define CAN_TSR_TXOK1 CAN_TSR_TXOK1_Msk /*!<Transmission OK of Mailbox1 */
AnnaBridge 189:f392fc9709a3 2809 #define CAN_TSR_ALST1_Pos (10U)
AnnaBridge 189:f392fc9709a3 2810 #define CAN_TSR_ALST1_Msk (0x1U << CAN_TSR_ALST1_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 2811 #define CAN_TSR_ALST1 CAN_TSR_ALST1_Msk /*!<Arbitration Lost for Mailbox1 */
AnnaBridge 189:f392fc9709a3 2812 #define CAN_TSR_TERR1_Pos (11U)
AnnaBridge 189:f392fc9709a3 2813 #define CAN_TSR_TERR1_Msk (0x1U << CAN_TSR_TERR1_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 2814 #define CAN_TSR_TERR1 CAN_TSR_TERR1_Msk /*!<Transmission Error of Mailbox1 */
AnnaBridge 189:f392fc9709a3 2815 #define CAN_TSR_ABRQ1_Pos (15U)
AnnaBridge 189:f392fc9709a3 2816 #define CAN_TSR_ABRQ1_Msk (0x1U << CAN_TSR_ABRQ1_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 2817 #define CAN_TSR_ABRQ1 CAN_TSR_ABRQ1_Msk /*!<Abort Request for Mailbox 1 */
AnnaBridge 189:f392fc9709a3 2818 #define CAN_TSR_RQCP2_Pos (16U)
AnnaBridge 189:f392fc9709a3 2819 #define CAN_TSR_RQCP2_Msk (0x1U << CAN_TSR_RQCP2_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 2820 #define CAN_TSR_RQCP2 CAN_TSR_RQCP2_Msk /*!<Request Completed Mailbox2 */
AnnaBridge 189:f392fc9709a3 2821 #define CAN_TSR_TXOK2_Pos (17U)
AnnaBridge 189:f392fc9709a3 2822 #define CAN_TSR_TXOK2_Msk (0x1U << CAN_TSR_TXOK2_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 2823 #define CAN_TSR_TXOK2 CAN_TSR_TXOK2_Msk /*!<Transmission OK of Mailbox 2 */
AnnaBridge 189:f392fc9709a3 2824 #define CAN_TSR_ALST2_Pos (18U)
AnnaBridge 189:f392fc9709a3 2825 #define CAN_TSR_ALST2_Msk (0x1U << CAN_TSR_ALST2_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 2826 #define CAN_TSR_ALST2 CAN_TSR_ALST2_Msk /*!<Arbitration Lost for mailbox 2 */
AnnaBridge 189:f392fc9709a3 2827 #define CAN_TSR_TERR2_Pos (19U)
AnnaBridge 189:f392fc9709a3 2828 #define CAN_TSR_TERR2_Msk (0x1U << CAN_TSR_TERR2_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 2829 #define CAN_TSR_TERR2 CAN_TSR_TERR2_Msk /*!<Transmission Error of Mailbox 2 */
AnnaBridge 189:f392fc9709a3 2830 #define CAN_TSR_ABRQ2_Pos (23U)
AnnaBridge 189:f392fc9709a3 2831 #define CAN_TSR_ABRQ2_Msk (0x1U << CAN_TSR_ABRQ2_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 2832 #define CAN_TSR_ABRQ2 CAN_TSR_ABRQ2_Msk /*!<Abort Request for Mailbox 2 */
AnnaBridge 189:f392fc9709a3 2833 #define CAN_TSR_CODE_Pos (24U)
AnnaBridge 189:f392fc9709a3 2834 #define CAN_TSR_CODE_Msk (0x3U << CAN_TSR_CODE_Pos) /*!< 0x03000000 */
AnnaBridge 189:f392fc9709a3 2835 #define CAN_TSR_CODE CAN_TSR_CODE_Msk /*!<Mailbox Code */
AnnaBridge 189:f392fc9709a3 2836
AnnaBridge 189:f392fc9709a3 2837 #define CAN_TSR_TME_Pos (26U)
AnnaBridge 189:f392fc9709a3 2838 #define CAN_TSR_TME_Msk (0x7U << CAN_TSR_TME_Pos) /*!< 0x1C000000 */
AnnaBridge 189:f392fc9709a3 2839 #define CAN_TSR_TME CAN_TSR_TME_Msk /*!<TME[2:0] bits */
AnnaBridge 189:f392fc9709a3 2840 #define CAN_TSR_TME0_Pos (26U)
AnnaBridge 189:f392fc9709a3 2841 #define CAN_TSR_TME0_Msk (0x1U << CAN_TSR_TME0_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 2842 #define CAN_TSR_TME0 CAN_TSR_TME0_Msk /*!<Transmit Mailbox 0 Empty */
AnnaBridge 189:f392fc9709a3 2843 #define CAN_TSR_TME1_Pos (27U)
AnnaBridge 189:f392fc9709a3 2844 #define CAN_TSR_TME1_Msk (0x1U << CAN_TSR_TME1_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 2845 #define CAN_TSR_TME1 CAN_TSR_TME1_Msk /*!<Transmit Mailbox 1 Empty */
AnnaBridge 189:f392fc9709a3 2846 #define CAN_TSR_TME2_Pos (28U)
AnnaBridge 189:f392fc9709a3 2847 #define CAN_TSR_TME2_Msk (0x1U << CAN_TSR_TME2_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 2848 #define CAN_TSR_TME2 CAN_TSR_TME2_Msk /*!<Transmit Mailbox 2 Empty */
AnnaBridge 189:f392fc9709a3 2849
AnnaBridge 189:f392fc9709a3 2850 #define CAN_TSR_LOW_Pos (29U)
AnnaBridge 189:f392fc9709a3 2851 #define CAN_TSR_LOW_Msk (0x7U << CAN_TSR_LOW_Pos) /*!< 0xE0000000 */
AnnaBridge 189:f392fc9709a3 2852 #define CAN_TSR_LOW CAN_TSR_LOW_Msk /*!<LOW[2:0] bits */
AnnaBridge 189:f392fc9709a3 2853 #define CAN_TSR_LOW0_Pos (29U)
AnnaBridge 189:f392fc9709a3 2854 #define CAN_TSR_LOW0_Msk (0x1U << CAN_TSR_LOW0_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 2855 #define CAN_TSR_LOW0 CAN_TSR_LOW0_Msk /*!<Lowest Priority Flag for Mailbox 0 */
AnnaBridge 189:f392fc9709a3 2856 #define CAN_TSR_LOW1_Pos (30U)
AnnaBridge 189:f392fc9709a3 2857 #define CAN_TSR_LOW1_Msk (0x1U << CAN_TSR_LOW1_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 2858 #define CAN_TSR_LOW1 CAN_TSR_LOW1_Msk /*!<Lowest Priority Flag for Mailbox 1 */
AnnaBridge 189:f392fc9709a3 2859 #define CAN_TSR_LOW2_Pos (31U)
AnnaBridge 189:f392fc9709a3 2860 #define CAN_TSR_LOW2_Msk (0x1U << CAN_TSR_LOW2_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 2861 #define CAN_TSR_LOW2 CAN_TSR_LOW2_Msk /*!<Lowest Priority Flag for Mailbox 2 */
AnnaBridge 189:f392fc9709a3 2862
AnnaBridge 189:f392fc9709a3 2863 /******************* Bit definition for CAN_RF0R register *******************/
AnnaBridge 189:f392fc9709a3 2864 #define CAN_RF0R_FMP0_Pos (0U)
AnnaBridge 189:f392fc9709a3 2865 #define CAN_RF0R_FMP0_Msk (0x3U << CAN_RF0R_FMP0_Pos) /*!< 0x00000003 */
AnnaBridge 189:f392fc9709a3 2866 #define CAN_RF0R_FMP0 CAN_RF0R_FMP0_Msk /*!<FIFO 0 Message Pending */
AnnaBridge 189:f392fc9709a3 2867 #define CAN_RF0R_FULL0_Pos (3U)
AnnaBridge 189:f392fc9709a3 2868 #define CAN_RF0R_FULL0_Msk (0x1U << CAN_RF0R_FULL0_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 2869 #define CAN_RF0R_FULL0 CAN_RF0R_FULL0_Msk /*!<FIFO 0 Full */
AnnaBridge 189:f392fc9709a3 2870 #define CAN_RF0R_FOVR0_Pos (4U)
AnnaBridge 189:f392fc9709a3 2871 #define CAN_RF0R_FOVR0_Msk (0x1U << CAN_RF0R_FOVR0_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 2872 #define CAN_RF0R_FOVR0 CAN_RF0R_FOVR0_Msk /*!<FIFO 0 Overrun */
AnnaBridge 189:f392fc9709a3 2873 #define CAN_RF0R_RFOM0_Pos (5U)
AnnaBridge 189:f392fc9709a3 2874 #define CAN_RF0R_RFOM0_Msk (0x1U << CAN_RF0R_RFOM0_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 2875 #define CAN_RF0R_RFOM0 CAN_RF0R_RFOM0_Msk /*!<Release FIFO 0 Output Mailbox */
AnnaBridge 189:f392fc9709a3 2876
AnnaBridge 189:f392fc9709a3 2877 /******************* Bit definition for CAN_RF1R register *******************/
AnnaBridge 189:f392fc9709a3 2878 #define CAN_RF1R_FMP1_Pos (0U)
AnnaBridge 189:f392fc9709a3 2879 #define CAN_RF1R_FMP1_Msk (0x3U << CAN_RF1R_FMP1_Pos) /*!< 0x00000003 */
AnnaBridge 189:f392fc9709a3 2880 #define CAN_RF1R_FMP1 CAN_RF1R_FMP1_Msk /*!<FIFO 1 Message Pending */
AnnaBridge 189:f392fc9709a3 2881 #define CAN_RF1R_FULL1_Pos (3U)
AnnaBridge 189:f392fc9709a3 2882 #define CAN_RF1R_FULL1_Msk (0x1U << CAN_RF1R_FULL1_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 2883 #define CAN_RF1R_FULL1 CAN_RF1R_FULL1_Msk /*!<FIFO 1 Full */
AnnaBridge 189:f392fc9709a3 2884 #define CAN_RF1R_FOVR1_Pos (4U)
AnnaBridge 189:f392fc9709a3 2885 #define CAN_RF1R_FOVR1_Msk (0x1U << CAN_RF1R_FOVR1_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 2886 #define CAN_RF1R_FOVR1 CAN_RF1R_FOVR1_Msk /*!<FIFO 1 Overrun */
AnnaBridge 189:f392fc9709a3 2887 #define CAN_RF1R_RFOM1_Pos (5U)
AnnaBridge 189:f392fc9709a3 2888 #define CAN_RF1R_RFOM1_Msk (0x1U << CAN_RF1R_RFOM1_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 2889 #define CAN_RF1R_RFOM1 CAN_RF1R_RFOM1_Msk /*!<Release FIFO 1 Output Mailbox */
AnnaBridge 189:f392fc9709a3 2890
AnnaBridge 189:f392fc9709a3 2891 /******************** Bit definition for CAN_IER register *******************/
AnnaBridge 189:f392fc9709a3 2892 #define CAN_IER_TMEIE_Pos (0U)
AnnaBridge 189:f392fc9709a3 2893 #define CAN_IER_TMEIE_Msk (0x1U << CAN_IER_TMEIE_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 2894 #define CAN_IER_TMEIE CAN_IER_TMEIE_Msk /*!<Transmit Mailbox Empty Interrupt Enable */
AnnaBridge 189:f392fc9709a3 2895 #define CAN_IER_FMPIE0_Pos (1U)
AnnaBridge 189:f392fc9709a3 2896 #define CAN_IER_FMPIE0_Msk (0x1U << CAN_IER_FMPIE0_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 2897 #define CAN_IER_FMPIE0 CAN_IER_FMPIE0_Msk /*!<FIFO Message Pending Interrupt Enable */
AnnaBridge 189:f392fc9709a3 2898 #define CAN_IER_FFIE0_Pos (2U)
AnnaBridge 189:f392fc9709a3 2899 #define CAN_IER_FFIE0_Msk (0x1U << CAN_IER_FFIE0_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 2900 #define CAN_IER_FFIE0 CAN_IER_FFIE0_Msk /*!<FIFO Full Interrupt Enable */
AnnaBridge 189:f392fc9709a3 2901 #define CAN_IER_FOVIE0_Pos (3U)
AnnaBridge 189:f392fc9709a3 2902 #define CAN_IER_FOVIE0_Msk (0x1U << CAN_IER_FOVIE0_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 2903 #define CAN_IER_FOVIE0 CAN_IER_FOVIE0_Msk /*!<FIFO Overrun Interrupt Enable */
AnnaBridge 189:f392fc9709a3 2904 #define CAN_IER_FMPIE1_Pos (4U)
AnnaBridge 189:f392fc9709a3 2905 #define CAN_IER_FMPIE1_Msk (0x1U << CAN_IER_FMPIE1_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 2906 #define CAN_IER_FMPIE1 CAN_IER_FMPIE1_Msk /*!<FIFO Message Pending Interrupt Enable */
AnnaBridge 189:f392fc9709a3 2907 #define CAN_IER_FFIE1_Pos (5U)
AnnaBridge 189:f392fc9709a3 2908 #define CAN_IER_FFIE1_Msk (0x1U << CAN_IER_FFIE1_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 2909 #define CAN_IER_FFIE1 CAN_IER_FFIE1_Msk /*!<FIFO Full Interrupt Enable */
AnnaBridge 189:f392fc9709a3 2910 #define CAN_IER_FOVIE1_Pos (6U)
AnnaBridge 189:f392fc9709a3 2911 #define CAN_IER_FOVIE1_Msk (0x1U << CAN_IER_FOVIE1_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 2912 #define CAN_IER_FOVIE1 CAN_IER_FOVIE1_Msk /*!<FIFO Overrun Interrupt Enable */
AnnaBridge 189:f392fc9709a3 2913 #define CAN_IER_EWGIE_Pos (8U)
AnnaBridge 189:f392fc9709a3 2914 #define CAN_IER_EWGIE_Msk (0x1U << CAN_IER_EWGIE_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 2915 #define CAN_IER_EWGIE CAN_IER_EWGIE_Msk /*!<Error Warning Interrupt Enable */
AnnaBridge 189:f392fc9709a3 2916 #define CAN_IER_EPVIE_Pos (9U)
AnnaBridge 189:f392fc9709a3 2917 #define CAN_IER_EPVIE_Msk (0x1U << CAN_IER_EPVIE_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 2918 #define CAN_IER_EPVIE CAN_IER_EPVIE_Msk /*!<Error Passive Interrupt Enable */
AnnaBridge 189:f392fc9709a3 2919 #define CAN_IER_BOFIE_Pos (10U)
AnnaBridge 189:f392fc9709a3 2920 #define CAN_IER_BOFIE_Msk (0x1U << CAN_IER_BOFIE_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 2921 #define CAN_IER_BOFIE CAN_IER_BOFIE_Msk /*!<Bus-Off Interrupt Enable */
AnnaBridge 189:f392fc9709a3 2922 #define CAN_IER_LECIE_Pos (11U)
AnnaBridge 189:f392fc9709a3 2923 #define CAN_IER_LECIE_Msk (0x1U << CAN_IER_LECIE_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 2924 #define CAN_IER_LECIE CAN_IER_LECIE_Msk /*!<Last Error Code Interrupt Enable */
AnnaBridge 189:f392fc9709a3 2925 #define CAN_IER_ERRIE_Pos (15U)
AnnaBridge 189:f392fc9709a3 2926 #define CAN_IER_ERRIE_Msk (0x1U << CAN_IER_ERRIE_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 2927 #define CAN_IER_ERRIE CAN_IER_ERRIE_Msk /*!<Error Interrupt Enable */
AnnaBridge 189:f392fc9709a3 2928 #define CAN_IER_WKUIE_Pos (16U)
AnnaBridge 189:f392fc9709a3 2929 #define CAN_IER_WKUIE_Msk (0x1U << CAN_IER_WKUIE_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 2930 #define CAN_IER_WKUIE CAN_IER_WKUIE_Msk /*!<Wakeup Interrupt Enable */
AnnaBridge 189:f392fc9709a3 2931 #define CAN_IER_SLKIE_Pos (17U)
AnnaBridge 189:f392fc9709a3 2932 #define CAN_IER_SLKIE_Msk (0x1U << CAN_IER_SLKIE_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 2933 #define CAN_IER_SLKIE CAN_IER_SLKIE_Msk /*!<Sleep Interrupt Enable */
AnnaBridge 189:f392fc9709a3 2934
AnnaBridge 189:f392fc9709a3 2935 /******************** Bit definition for CAN_ESR register *******************/
AnnaBridge 189:f392fc9709a3 2936 #define CAN_ESR_EWGF_Pos (0U)
AnnaBridge 189:f392fc9709a3 2937 #define CAN_ESR_EWGF_Msk (0x1U << CAN_ESR_EWGF_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 2938 #define CAN_ESR_EWGF CAN_ESR_EWGF_Msk /*!<Error Warning Flag */
AnnaBridge 189:f392fc9709a3 2939 #define CAN_ESR_EPVF_Pos (1U)
AnnaBridge 189:f392fc9709a3 2940 #define CAN_ESR_EPVF_Msk (0x1U << CAN_ESR_EPVF_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 2941 #define CAN_ESR_EPVF CAN_ESR_EPVF_Msk /*!<Error Passive Flag */
AnnaBridge 189:f392fc9709a3 2942 #define CAN_ESR_BOFF_Pos (2U)
AnnaBridge 189:f392fc9709a3 2943 #define CAN_ESR_BOFF_Msk (0x1U << CAN_ESR_BOFF_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 2944 #define CAN_ESR_BOFF CAN_ESR_BOFF_Msk /*!<Bus-Off Flag */
AnnaBridge 189:f392fc9709a3 2945
AnnaBridge 189:f392fc9709a3 2946 #define CAN_ESR_LEC_Pos (4U)
AnnaBridge 189:f392fc9709a3 2947 #define CAN_ESR_LEC_Msk (0x7U << CAN_ESR_LEC_Pos) /*!< 0x00000070 */
AnnaBridge 189:f392fc9709a3 2948 #define CAN_ESR_LEC CAN_ESR_LEC_Msk /*!<LEC[2:0] bits (Last Error Code) */
AnnaBridge 189:f392fc9709a3 2949 #define CAN_ESR_LEC_0 (0x1U << CAN_ESR_LEC_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 2950 #define CAN_ESR_LEC_1 (0x2U << CAN_ESR_LEC_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 2951 #define CAN_ESR_LEC_2 (0x4U << CAN_ESR_LEC_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 2952
AnnaBridge 189:f392fc9709a3 2953 #define CAN_ESR_TEC_Pos (16U)
AnnaBridge 189:f392fc9709a3 2954 #define CAN_ESR_TEC_Msk (0xFFU << CAN_ESR_TEC_Pos) /*!< 0x00FF0000 */
AnnaBridge 189:f392fc9709a3 2955 #define CAN_ESR_TEC CAN_ESR_TEC_Msk /*!<Least significant byte of the 9-bit Transmit Error Counter */
AnnaBridge 189:f392fc9709a3 2956 #define CAN_ESR_REC_Pos (24U)
AnnaBridge 189:f392fc9709a3 2957 #define CAN_ESR_REC_Msk (0xFFU << CAN_ESR_REC_Pos) /*!< 0xFF000000 */
AnnaBridge 189:f392fc9709a3 2958 #define CAN_ESR_REC CAN_ESR_REC_Msk /*!<Receive Error Counter */
AnnaBridge 189:f392fc9709a3 2959
AnnaBridge 189:f392fc9709a3 2960 /******************* Bit definition for CAN_BTR register ********************/
AnnaBridge 189:f392fc9709a3 2961 #define CAN_BTR_BRP_Pos (0U)
AnnaBridge 189:f392fc9709a3 2962 #define CAN_BTR_BRP_Msk (0x3FFU << CAN_BTR_BRP_Pos) /*!< 0x000003FF */
AnnaBridge 189:f392fc9709a3 2963 #define CAN_BTR_BRP CAN_BTR_BRP_Msk /*!<Baud Rate Prescaler */
AnnaBridge 189:f392fc9709a3 2964 #define CAN_BTR_TS1_Pos (16U)
AnnaBridge 189:f392fc9709a3 2965 #define CAN_BTR_TS1_Msk (0xFU << CAN_BTR_TS1_Pos) /*!< 0x000F0000 */
AnnaBridge 189:f392fc9709a3 2966 #define CAN_BTR_TS1 CAN_BTR_TS1_Msk /*!<Time Segment 1 */
AnnaBridge 189:f392fc9709a3 2967 #define CAN_BTR_TS1_0 (0x1U << CAN_BTR_TS1_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 2968 #define CAN_BTR_TS1_1 (0x2U << CAN_BTR_TS1_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 2969 #define CAN_BTR_TS1_2 (0x4U << CAN_BTR_TS1_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 2970 #define CAN_BTR_TS1_3 (0x8U << CAN_BTR_TS1_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 2971 #define CAN_BTR_TS2_Pos (20U)
AnnaBridge 189:f392fc9709a3 2972 #define CAN_BTR_TS2_Msk (0x7U << CAN_BTR_TS2_Pos) /*!< 0x00700000 */
AnnaBridge 189:f392fc9709a3 2973 #define CAN_BTR_TS2 CAN_BTR_TS2_Msk /*!<Time Segment 2 */
AnnaBridge 189:f392fc9709a3 2974 #define CAN_BTR_TS2_0 (0x1U << CAN_BTR_TS2_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 2975 #define CAN_BTR_TS2_1 (0x2U << CAN_BTR_TS2_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 2976 #define CAN_BTR_TS2_2 (0x4U << CAN_BTR_TS2_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 2977 #define CAN_BTR_SJW_Pos (24U)
AnnaBridge 189:f392fc9709a3 2978 #define CAN_BTR_SJW_Msk (0x3U << CAN_BTR_SJW_Pos) /*!< 0x03000000 */
AnnaBridge 189:f392fc9709a3 2979 #define CAN_BTR_SJW CAN_BTR_SJW_Msk /*!<Resynchronization Jump Width */
AnnaBridge 189:f392fc9709a3 2980 #define CAN_BTR_SJW_0 (0x1U << CAN_BTR_SJW_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 2981 #define CAN_BTR_SJW_1 (0x2U << CAN_BTR_SJW_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 2982 #define CAN_BTR_LBKM_Pos (30U)
AnnaBridge 189:f392fc9709a3 2983 #define CAN_BTR_LBKM_Msk (0x1U << CAN_BTR_LBKM_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 2984 #define CAN_BTR_LBKM CAN_BTR_LBKM_Msk /*!<Loop Back Mode (Debug) */
AnnaBridge 189:f392fc9709a3 2985 #define CAN_BTR_SILM_Pos (31U)
AnnaBridge 189:f392fc9709a3 2986 #define CAN_BTR_SILM_Msk (0x1U << CAN_BTR_SILM_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 2987 #define CAN_BTR_SILM CAN_BTR_SILM_Msk /*!<Silent Mode */
AnnaBridge 189:f392fc9709a3 2988
AnnaBridge 189:f392fc9709a3 2989 /*!<Mailbox registers */
AnnaBridge 189:f392fc9709a3 2990 /****************** Bit definition for CAN_TI0R register ********************/
AnnaBridge 189:f392fc9709a3 2991 #define CAN_TI0R_TXRQ_Pos (0U)
AnnaBridge 189:f392fc9709a3 2992 #define CAN_TI0R_TXRQ_Msk (0x1U << CAN_TI0R_TXRQ_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 2993 #define CAN_TI0R_TXRQ CAN_TI0R_TXRQ_Msk /*!<Transmit Mailbox Request */
AnnaBridge 189:f392fc9709a3 2994 #define CAN_TI0R_RTR_Pos (1U)
AnnaBridge 189:f392fc9709a3 2995 #define CAN_TI0R_RTR_Msk (0x1U << CAN_TI0R_RTR_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 2996 #define CAN_TI0R_RTR CAN_TI0R_RTR_Msk /*!<Remote Transmission Request */
AnnaBridge 189:f392fc9709a3 2997 #define CAN_TI0R_IDE_Pos (2U)
AnnaBridge 189:f392fc9709a3 2998 #define CAN_TI0R_IDE_Msk (0x1U << CAN_TI0R_IDE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 2999 #define CAN_TI0R_IDE CAN_TI0R_IDE_Msk /*!<Identifier Extension */
AnnaBridge 189:f392fc9709a3 3000 #define CAN_TI0R_EXID_Pos (3U)
AnnaBridge 189:f392fc9709a3 3001 #define CAN_TI0R_EXID_Msk (0x3FFFFU << CAN_TI0R_EXID_Pos) /*!< 0x001FFFF8 */
AnnaBridge 189:f392fc9709a3 3002 #define CAN_TI0R_EXID CAN_TI0R_EXID_Msk /*!<Extended Identifier */
AnnaBridge 189:f392fc9709a3 3003 #define CAN_TI0R_STID_Pos (21U)
AnnaBridge 189:f392fc9709a3 3004 #define CAN_TI0R_STID_Msk (0x7FFU << CAN_TI0R_STID_Pos) /*!< 0xFFE00000 */
AnnaBridge 189:f392fc9709a3 3005 #define CAN_TI0R_STID CAN_TI0R_STID_Msk /*!<Standard Identifier or Extended Identifier */
AnnaBridge 189:f392fc9709a3 3006
AnnaBridge 189:f392fc9709a3 3007 /****************** Bit definition for CAN_TDT0R register *******************/
AnnaBridge 189:f392fc9709a3 3008 #define CAN_TDT0R_DLC_Pos (0U)
AnnaBridge 189:f392fc9709a3 3009 #define CAN_TDT0R_DLC_Msk (0xFU << CAN_TDT0R_DLC_Pos) /*!< 0x0000000F */
AnnaBridge 189:f392fc9709a3 3010 #define CAN_TDT0R_DLC CAN_TDT0R_DLC_Msk /*!<Data Length Code */
AnnaBridge 189:f392fc9709a3 3011 #define CAN_TDT0R_TGT_Pos (8U)
AnnaBridge 189:f392fc9709a3 3012 #define CAN_TDT0R_TGT_Msk (0x1U << CAN_TDT0R_TGT_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 3013 #define CAN_TDT0R_TGT CAN_TDT0R_TGT_Msk /*!<Transmit Global Time */
AnnaBridge 189:f392fc9709a3 3014 #define CAN_TDT0R_TIME_Pos (16U)
AnnaBridge 189:f392fc9709a3 3015 #define CAN_TDT0R_TIME_Msk (0xFFFFU << CAN_TDT0R_TIME_Pos) /*!< 0xFFFF0000 */
AnnaBridge 189:f392fc9709a3 3016 #define CAN_TDT0R_TIME CAN_TDT0R_TIME_Msk /*!<Message Time Stamp */
AnnaBridge 189:f392fc9709a3 3017
AnnaBridge 189:f392fc9709a3 3018 /****************** Bit definition for CAN_TDL0R register *******************/
AnnaBridge 189:f392fc9709a3 3019 #define CAN_TDL0R_DATA0_Pos (0U)
AnnaBridge 189:f392fc9709a3 3020 #define CAN_TDL0R_DATA0_Msk (0xFFU << CAN_TDL0R_DATA0_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 3021 #define CAN_TDL0R_DATA0 CAN_TDL0R_DATA0_Msk /*!<Data byte 0 */
AnnaBridge 189:f392fc9709a3 3022 #define CAN_TDL0R_DATA1_Pos (8U)
AnnaBridge 189:f392fc9709a3 3023 #define CAN_TDL0R_DATA1_Msk (0xFFU << CAN_TDL0R_DATA1_Pos) /*!< 0x0000FF00 */
AnnaBridge 189:f392fc9709a3 3024 #define CAN_TDL0R_DATA1 CAN_TDL0R_DATA1_Msk /*!<Data byte 1 */
AnnaBridge 189:f392fc9709a3 3025 #define CAN_TDL0R_DATA2_Pos (16U)
AnnaBridge 189:f392fc9709a3 3026 #define CAN_TDL0R_DATA2_Msk (0xFFU << CAN_TDL0R_DATA2_Pos) /*!< 0x00FF0000 */
AnnaBridge 189:f392fc9709a3 3027 #define CAN_TDL0R_DATA2 CAN_TDL0R_DATA2_Msk /*!<Data byte 2 */
AnnaBridge 189:f392fc9709a3 3028 #define CAN_TDL0R_DATA3_Pos (24U)
AnnaBridge 189:f392fc9709a3 3029 #define CAN_TDL0R_DATA3_Msk (0xFFU << CAN_TDL0R_DATA3_Pos) /*!< 0xFF000000 */
AnnaBridge 189:f392fc9709a3 3030 #define CAN_TDL0R_DATA3 CAN_TDL0R_DATA3_Msk /*!<Data byte 3 */
AnnaBridge 189:f392fc9709a3 3031
AnnaBridge 189:f392fc9709a3 3032 /****************** Bit definition for CAN_TDH0R register *******************/
AnnaBridge 189:f392fc9709a3 3033 #define CAN_TDH0R_DATA4_Pos (0U)
AnnaBridge 189:f392fc9709a3 3034 #define CAN_TDH0R_DATA4_Msk (0xFFU << CAN_TDH0R_DATA4_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 3035 #define CAN_TDH0R_DATA4 CAN_TDH0R_DATA4_Msk /*!<Data byte 4 */
AnnaBridge 189:f392fc9709a3 3036 #define CAN_TDH0R_DATA5_Pos (8U)
AnnaBridge 189:f392fc9709a3 3037 #define CAN_TDH0R_DATA5_Msk (0xFFU << CAN_TDH0R_DATA5_Pos) /*!< 0x0000FF00 */
AnnaBridge 189:f392fc9709a3 3038 #define CAN_TDH0R_DATA5 CAN_TDH0R_DATA5_Msk /*!<Data byte 5 */
AnnaBridge 189:f392fc9709a3 3039 #define CAN_TDH0R_DATA6_Pos (16U)
AnnaBridge 189:f392fc9709a3 3040 #define CAN_TDH0R_DATA6_Msk (0xFFU << CAN_TDH0R_DATA6_Pos) /*!< 0x00FF0000 */
AnnaBridge 189:f392fc9709a3 3041 #define CAN_TDH0R_DATA6 CAN_TDH0R_DATA6_Msk /*!<Data byte 6 */
AnnaBridge 189:f392fc9709a3 3042 #define CAN_TDH0R_DATA7_Pos (24U)
AnnaBridge 189:f392fc9709a3 3043 #define CAN_TDH0R_DATA7_Msk (0xFFU << CAN_TDH0R_DATA7_Pos) /*!< 0xFF000000 */
AnnaBridge 189:f392fc9709a3 3044 #define CAN_TDH0R_DATA7 CAN_TDH0R_DATA7_Msk /*!<Data byte 7 */
AnnaBridge 189:f392fc9709a3 3045
AnnaBridge 189:f392fc9709a3 3046 /******************* Bit definition for CAN_TI1R register *******************/
AnnaBridge 189:f392fc9709a3 3047 #define CAN_TI1R_TXRQ_Pos (0U)
AnnaBridge 189:f392fc9709a3 3048 #define CAN_TI1R_TXRQ_Msk (0x1U << CAN_TI1R_TXRQ_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 3049 #define CAN_TI1R_TXRQ CAN_TI1R_TXRQ_Msk /*!<Transmit Mailbox Request */
AnnaBridge 189:f392fc9709a3 3050 #define CAN_TI1R_RTR_Pos (1U)
AnnaBridge 189:f392fc9709a3 3051 #define CAN_TI1R_RTR_Msk (0x1U << CAN_TI1R_RTR_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 3052 #define CAN_TI1R_RTR CAN_TI1R_RTR_Msk /*!<Remote Transmission Request */
AnnaBridge 189:f392fc9709a3 3053 #define CAN_TI1R_IDE_Pos (2U)
AnnaBridge 189:f392fc9709a3 3054 #define CAN_TI1R_IDE_Msk (0x1U << CAN_TI1R_IDE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 3055 #define CAN_TI1R_IDE CAN_TI1R_IDE_Msk /*!<Identifier Extension */
AnnaBridge 189:f392fc9709a3 3056 #define CAN_TI1R_EXID_Pos (3U)
AnnaBridge 189:f392fc9709a3 3057 #define CAN_TI1R_EXID_Msk (0x3FFFFU << CAN_TI1R_EXID_Pos) /*!< 0x001FFFF8 */
AnnaBridge 189:f392fc9709a3 3058 #define CAN_TI1R_EXID CAN_TI1R_EXID_Msk /*!<Extended Identifier */
AnnaBridge 189:f392fc9709a3 3059 #define CAN_TI1R_STID_Pos (21U)
AnnaBridge 189:f392fc9709a3 3060 #define CAN_TI1R_STID_Msk (0x7FFU << CAN_TI1R_STID_Pos) /*!< 0xFFE00000 */
AnnaBridge 189:f392fc9709a3 3061 #define CAN_TI1R_STID CAN_TI1R_STID_Msk /*!<Standard Identifier or Extended Identifier */
AnnaBridge 189:f392fc9709a3 3062
AnnaBridge 189:f392fc9709a3 3063 /******************* Bit definition for CAN_TDT1R register ******************/
AnnaBridge 189:f392fc9709a3 3064 #define CAN_TDT1R_DLC_Pos (0U)
AnnaBridge 189:f392fc9709a3 3065 #define CAN_TDT1R_DLC_Msk (0xFU << CAN_TDT1R_DLC_Pos) /*!< 0x0000000F */
AnnaBridge 189:f392fc9709a3 3066 #define CAN_TDT1R_DLC CAN_TDT1R_DLC_Msk /*!<Data Length Code */
AnnaBridge 189:f392fc9709a3 3067 #define CAN_TDT1R_TGT_Pos (8U)
AnnaBridge 189:f392fc9709a3 3068 #define CAN_TDT1R_TGT_Msk (0x1U << CAN_TDT1R_TGT_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 3069 #define CAN_TDT1R_TGT CAN_TDT1R_TGT_Msk /*!<Transmit Global Time */
AnnaBridge 189:f392fc9709a3 3070 #define CAN_TDT1R_TIME_Pos (16U)
AnnaBridge 189:f392fc9709a3 3071 #define CAN_TDT1R_TIME_Msk (0xFFFFU << CAN_TDT1R_TIME_Pos) /*!< 0xFFFF0000 */
AnnaBridge 189:f392fc9709a3 3072 #define CAN_TDT1R_TIME CAN_TDT1R_TIME_Msk /*!<Message Time Stamp */
AnnaBridge 189:f392fc9709a3 3073
AnnaBridge 189:f392fc9709a3 3074 /******************* Bit definition for CAN_TDL1R register ******************/
AnnaBridge 189:f392fc9709a3 3075 #define CAN_TDL1R_DATA0_Pos (0U)
AnnaBridge 189:f392fc9709a3 3076 #define CAN_TDL1R_DATA0_Msk (0xFFU << CAN_TDL1R_DATA0_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 3077 #define CAN_TDL1R_DATA0 CAN_TDL1R_DATA0_Msk /*!<Data byte 0 */
AnnaBridge 189:f392fc9709a3 3078 #define CAN_TDL1R_DATA1_Pos (8U)
AnnaBridge 189:f392fc9709a3 3079 #define CAN_TDL1R_DATA1_Msk (0xFFU << CAN_TDL1R_DATA1_Pos) /*!< 0x0000FF00 */
AnnaBridge 189:f392fc9709a3 3080 #define CAN_TDL1R_DATA1 CAN_TDL1R_DATA1_Msk /*!<Data byte 1 */
AnnaBridge 189:f392fc9709a3 3081 #define CAN_TDL1R_DATA2_Pos (16U)
AnnaBridge 189:f392fc9709a3 3082 #define CAN_TDL1R_DATA2_Msk (0xFFU << CAN_TDL1R_DATA2_Pos) /*!< 0x00FF0000 */
AnnaBridge 189:f392fc9709a3 3083 #define CAN_TDL1R_DATA2 CAN_TDL1R_DATA2_Msk /*!<Data byte 2 */
AnnaBridge 189:f392fc9709a3 3084 #define CAN_TDL1R_DATA3_Pos (24U)
AnnaBridge 189:f392fc9709a3 3085 #define CAN_TDL1R_DATA3_Msk (0xFFU << CAN_TDL1R_DATA3_Pos) /*!< 0xFF000000 */
AnnaBridge 189:f392fc9709a3 3086 #define CAN_TDL1R_DATA3 CAN_TDL1R_DATA3_Msk /*!<Data byte 3 */
AnnaBridge 189:f392fc9709a3 3087
AnnaBridge 189:f392fc9709a3 3088 /******************* Bit definition for CAN_TDH1R register ******************/
AnnaBridge 189:f392fc9709a3 3089 #define CAN_TDH1R_DATA4_Pos (0U)
AnnaBridge 189:f392fc9709a3 3090 #define CAN_TDH1R_DATA4_Msk (0xFFU << CAN_TDH1R_DATA4_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 3091 #define CAN_TDH1R_DATA4 CAN_TDH1R_DATA4_Msk /*!<Data byte 4 */
AnnaBridge 189:f392fc9709a3 3092 #define CAN_TDH1R_DATA5_Pos (8U)
AnnaBridge 189:f392fc9709a3 3093 #define CAN_TDH1R_DATA5_Msk (0xFFU << CAN_TDH1R_DATA5_Pos) /*!< 0x0000FF00 */
AnnaBridge 189:f392fc9709a3 3094 #define CAN_TDH1R_DATA5 CAN_TDH1R_DATA5_Msk /*!<Data byte 5 */
AnnaBridge 189:f392fc9709a3 3095 #define CAN_TDH1R_DATA6_Pos (16U)
AnnaBridge 189:f392fc9709a3 3096 #define CAN_TDH1R_DATA6_Msk (0xFFU << CAN_TDH1R_DATA6_Pos) /*!< 0x00FF0000 */
AnnaBridge 189:f392fc9709a3 3097 #define CAN_TDH1R_DATA6 CAN_TDH1R_DATA6_Msk /*!<Data byte 6 */
AnnaBridge 189:f392fc9709a3 3098 #define CAN_TDH1R_DATA7_Pos (24U)
AnnaBridge 189:f392fc9709a3 3099 #define CAN_TDH1R_DATA7_Msk (0xFFU << CAN_TDH1R_DATA7_Pos) /*!< 0xFF000000 */
AnnaBridge 189:f392fc9709a3 3100 #define CAN_TDH1R_DATA7 CAN_TDH1R_DATA7_Msk /*!<Data byte 7 */
AnnaBridge 189:f392fc9709a3 3101
AnnaBridge 189:f392fc9709a3 3102 /******************* Bit definition for CAN_TI2R register *******************/
AnnaBridge 189:f392fc9709a3 3103 #define CAN_TI2R_TXRQ_Pos (0U)
AnnaBridge 189:f392fc9709a3 3104 #define CAN_TI2R_TXRQ_Msk (0x1U << CAN_TI2R_TXRQ_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 3105 #define CAN_TI2R_TXRQ CAN_TI2R_TXRQ_Msk /*!<Transmit Mailbox Request */
AnnaBridge 189:f392fc9709a3 3106 #define CAN_TI2R_RTR_Pos (1U)
AnnaBridge 189:f392fc9709a3 3107 #define CAN_TI2R_RTR_Msk (0x1U << CAN_TI2R_RTR_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 3108 #define CAN_TI2R_RTR CAN_TI2R_RTR_Msk /*!<Remote Transmission Request */
AnnaBridge 189:f392fc9709a3 3109 #define CAN_TI2R_IDE_Pos (2U)
AnnaBridge 189:f392fc9709a3 3110 #define CAN_TI2R_IDE_Msk (0x1U << CAN_TI2R_IDE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 3111 #define CAN_TI2R_IDE CAN_TI2R_IDE_Msk /*!<Identifier Extension */
AnnaBridge 189:f392fc9709a3 3112 #define CAN_TI2R_EXID_Pos (3U)
AnnaBridge 189:f392fc9709a3 3113 #define CAN_TI2R_EXID_Msk (0x3FFFFU << CAN_TI2R_EXID_Pos) /*!< 0x001FFFF8 */
AnnaBridge 189:f392fc9709a3 3114 #define CAN_TI2R_EXID CAN_TI2R_EXID_Msk /*!<Extended identifier */
AnnaBridge 189:f392fc9709a3 3115 #define CAN_TI2R_STID_Pos (21U)
AnnaBridge 189:f392fc9709a3 3116 #define CAN_TI2R_STID_Msk (0x7FFU << CAN_TI2R_STID_Pos) /*!< 0xFFE00000 */
AnnaBridge 189:f392fc9709a3 3117 #define CAN_TI2R_STID CAN_TI2R_STID_Msk /*!<Standard Identifier or Extended Identifier */
AnnaBridge 189:f392fc9709a3 3118
AnnaBridge 189:f392fc9709a3 3119 /******************* Bit definition for CAN_TDT2R register ******************/
AnnaBridge 189:f392fc9709a3 3120 #define CAN_TDT2R_DLC_Pos (0U)
AnnaBridge 189:f392fc9709a3 3121 #define CAN_TDT2R_DLC_Msk (0xFU << CAN_TDT2R_DLC_Pos) /*!< 0x0000000F */
AnnaBridge 189:f392fc9709a3 3122 #define CAN_TDT2R_DLC CAN_TDT2R_DLC_Msk /*!<Data Length Code */
AnnaBridge 189:f392fc9709a3 3123 #define CAN_TDT2R_TGT_Pos (8U)
AnnaBridge 189:f392fc9709a3 3124 #define CAN_TDT2R_TGT_Msk (0x1U << CAN_TDT2R_TGT_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 3125 #define CAN_TDT2R_TGT CAN_TDT2R_TGT_Msk /*!<Transmit Global Time */
AnnaBridge 189:f392fc9709a3 3126 #define CAN_TDT2R_TIME_Pos (16U)
AnnaBridge 189:f392fc9709a3 3127 #define CAN_TDT2R_TIME_Msk (0xFFFFU << CAN_TDT2R_TIME_Pos) /*!< 0xFFFF0000 */
AnnaBridge 189:f392fc9709a3 3128 #define CAN_TDT2R_TIME CAN_TDT2R_TIME_Msk /*!<Message Time Stamp */
AnnaBridge 189:f392fc9709a3 3129
AnnaBridge 189:f392fc9709a3 3130 /******************* Bit definition for CAN_TDL2R register ******************/
AnnaBridge 189:f392fc9709a3 3131 #define CAN_TDL2R_DATA0_Pos (0U)
AnnaBridge 189:f392fc9709a3 3132 #define CAN_TDL2R_DATA0_Msk (0xFFU << CAN_TDL2R_DATA0_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 3133 #define CAN_TDL2R_DATA0 CAN_TDL2R_DATA0_Msk /*!<Data byte 0 */
AnnaBridge 189:f392fc9709a3 3134 #define CAN_TDL2R_DATA1_Pos (8U)
AnnaBridge 189:f392fc9709a3 3135 #define CAN_TDL2R_DATA1_Msk (0xFFU << CAN_TDL2R_DATA1_Pos) /*!< 0x0000FF00 */
AnnaBridge 189:f392fc9709a3 3136 #define CAN_TDL2R_DATA1 CAN_TDL2R_DATA1_Msk /*!<Data byte 1 */
AnnaBridge 189:f392fc9709a3 3137 #define CAN_TDL2R_DATA2_Pos (16U)
AnnaBridge 189:f392fc9709a3 3138 #define CAN_TDL2R_DATA2_Msk (0xFFU << CAN_TDL2R_DATA2_Pos) /*!< 0x00FF0000 */
AnnaBridge 189:f392fc9709a3 3139 #define CAN_TDL2R_DATA2 CAN_TDL2R_DATA2_Msk /*!<Data byte 2 */
AnnaBridge 189:f392fc9709a3 3140 #define CAN_TDL2R_DATA3_Pos (24U)
AnnaBridge 189:f392fc9709a3 3141 #define CAN_TDL2R_DATA3_Msk (0xFFU << CAN_TDL2R_DATA3_Pos) /*!< 0xFF000000 */
AnnaBridge 189:f392fc9709a3 3142 #define CAN_TDL2R_DATA3 CAN_TDL2R_DATA3_Msk /*!<Data byte 3 */
AnnaBridge 189:f392fc9709a3 3143
AnnaBridge 189:f392fc9709a3 3144 /******************* Bit definition for CAN_TDH2R register ******************/
AnnaBridge 189:f392fc9709a3 3145 #define CAN_TDH2R_DATA4_Pos (0U)
AnnaBridge 189:f392fc9709a3 3146 #define CAN_TDH2R_DATA4_Msk (0xFFU << CAN_TDH2R_DATA4_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 3147 #define CAN_TDH2R_DATA4 CAN_TDH2R_DATA4_Msk /*!<Data byte 4 */
AnnaBridge 189:f392fc9709a3 3148 #define CAN_TDH2R_DATA5_Pos (8U)
AnnaBridge 189:f392fc9709a3 3149 #define CAN_TDH2R_DATA5_Msk (0xFFU << CAN_TDH2R_DATA5_Pos) /*!< 0x0000FF00 */
AnnaBridge 189:f392fc9709a3 3150 #define CAN_TDH2R_DATA5 CAN_TDH2R_DATA5_Msk /*!<Data byte 5 */
AnnaBridge 189:f392fc9709a3 3151 #define CAN_TDH2R_DATA6_Pos (16U)
AnnaBridge 189:f392fc9709a3 3152 #define CAN_TDH2R_DATA6_Msk (0xFFU << CAN_TDH2R_DATA6_Pos) /*!< 0x00FF0000 */
AnnaBridge 189:f392fc9709a3 3153 #define CAN_TDH2R_DATA6 CAN_TDH2R_DATA6_Msk /*!<Data byte 6 */
AnnaBridge 189:f392fc9709a3 3154 #define CAN_TDH2R_DATA7_Pos (24U)
AnnaBridge 189:f392fc9709a3 3155 #define CAN_TDH2R_DATA7_Msk (0xFFU << CAN_TDH2R_DATA7_Pos) /*!< 0xFF000000 */
AnnaBridge 189:f392fc9709a3 3156 #define CAN_TDH2R_DATA7 CAN_TDH2R_DATA7_Msk /*!<Data byte 7 */
AnnaBridge 189:f392fc9709a3 3157
AnnaBridge 189:f392fc9709a3 3158 /******************* Bit definition for CAN_RI0R register *******************/
AnnaBridge 189:f392fc9709a3 3159 #define CAN_RI0R_RTR_Pos (1U)
AnnaBridge 189:f392fc9709a3 3160 #define CAN_RI0R_RTR_Msk (0x1U << CAN_RI0R_RTR_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 3161 #define CAN_RI0R_RTR CAN_RI0R_RTR_Msk /*!<Remote Transmission Request */
AnnaBridge 189:f392fc9709a3 3162 #define CAN_RI0R_IDE_Pos (2U)
AnnaBridge 189:f392fc9709a3 3163 #define CAN_RI0R_IDE_Msk (0x1U << CAN_RI0R_IDE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 3164 #define CAN_RI0R_IDE CAN_RI0R_IDE_Msk /*!<Identifier Extension */
AnnaBridge 189:f392fc9709a3 3165 #define CAN_RI0R_EXID_Pos (3U)
AnnaBridge 189:f392fc9709a3 3166 #define CAN_RI0R_EXID_Msk (0x3FFFFU << CAN_RI0R_EXID_Pos) /*!< 0x001FFFF8 */
AnnaBridge 189:f392fc9709a3 3167 #define CAN_RI0R_EXID CAN_RI0R_EXID_Msk /*!<Extended Identifier */
AnnaBridge 189:f392fc9709a3 3168 #define CAN_RI0R_STID_Pos (21U)
AnnaBridge 189:f392fc9709a3 3169 #define CAN_RI0R_STID_Msk (0x7FFU << CAN_RI0R_STID_Pos) /*!< 0xFFE00000 */
AnnaBridge 189:f392fc9709a3 3170 #define CAN_RI0R_STID CAN_RI0R_STID_Msk /*!<Standard Identifier or Extended Identifier */
AnnaBridge 189:f392fc9709a3 3171
AnnaBridge 189:f392fc9709a3 3172 /******************* Bit definition for CAN_RDT0R register ******************/
AnnaBridge 189:f392fc9709a3 3173 #define CAN_RDT0R_DLC_Pos (0U)
AnnaBridge 189:f392fc9709a3 3174 #define CAN_RDT0R_DLC_Msk (0xFU << CAN_RDT0R_DLC_Pos) /*!< 0x0000000F */
AnnaBridge 189:f392fc9709a3 3175 #define CAN_RDT0R_DLC CAN_RDT0R_DLC_Msk /*!<Data Length Code */
AnnaBridge 189:f392fc9709a3 3176 #define CAN_RDT0R_FMI_Pos (8U)
AnnaBridge 189:f392fc9709a3 3177 #define CAN_RDT0R_FMI_Msk (0xFFU << CAN_RDT0R_FMI_Pos) /*!< 0x0000FF00 */
AnnaBridge 189:f392fc9709a3 3178 #define CAN_RDT0R_FMI CAN_RDT0R_FMI_Msk /*!<Filter Match Index */
AnnaBridge 189:f392fc9709a3 3179 #define CAN_RDT0R_TIME_Pos (16U)
AnnaBridge 189:f392fc9709a3 3180 #define CAN_RDT0R_TIME_Msk (0xFFFFU << CAN_RDT0R_TIME_Pos) /*!< 0xFFFF0000 */
AnnaBridge 189:f392fc9709a3 3181 #define CAN_RDT0R_TIME CAN_RDT0R_TIME_Msk /*!<Message Time Stamp */
AnnaBridge 189:f392fc9709a3 3182
AnnaBridge 189:f392fc9709a3 3183 /******************* Bit definition for CAN_RDL0R register ******************/
AnnaBridge 189:f392fc9709a3 3184 #define CAN_RDL0R_DATA0_Pos (0U)
AnnaBridge 189:f392fc9709a3 3185 #define CAN_RDL0R_DATA0_Msk (0xFFU << CAN_RDL0R_DATA0_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 3186 #define CAN_RDL0R_DATA0 CAN_RDL0R_DATA0_Msk /*!<Data byte 0 */
AnnaBridge 189:f392fc9709a3 3187 #define CAN_RDL0R_DATA1_Pos (8U)
AnnaBridge 189:f392fc9709a3 3188 #define CAN_RDL0R_DATA1_Msk (0xFFU << CAN_RDL0R_DATA1_Pos) /*!< 0x0000FF00 */
AnnaBridge 189:f392fc9709a3 3189 #define CAN_RDL0R_DATA1 CAN_RDL0R_DATA1_Msk /*!<Data byte 1 */
AnnaBridge 189:f392fc9709a3 3190 #define CAN_RDL0R_DATA2_Pos (16U)
AnnaBridge 189:f392fc9709a3 3191 #define CAN_RDL0R_DATA2_Msk (0xFFU << CAN_RDL0R_DATA2_Pos) /*!< 0x00FF0000 */
AnnaBridge 189:f392fc9709a3 3192 #define CAN_RDL0R_DATA2 CAN_RDL0R_DATA2_Msk /*!<Data byte 2 */
AnnaBridge 189:f392fc9709a3 3193 #define CAN_RDL0R_DATA3_Pos (24U)
AnnaBridge 189:f392fc9709a3 3194 #define CAN_RDL0R_DATA3_Msk (0xFFU << CAN_RDL0R_DATA3_Pos) /*!< 0xFF000000 */
AnnaBridge 189:f392fc9709a3 3195 #define CAN_RDL0R_DATA3 CAN_RDL0R_DATA3_Msk /*!<Data byte 3 */
AnnaBridge 189:f392fc9709a3 3196
AnnaBridge 189:f392fc9709a3 3197 /******************* Bit definition for CAN_RDH0R register ******************/
AnnaBridge 189:f392fc9709a3 3198 #define CAN_RDH0R_DATA4_Pos (0U)
AnnaBridge 189:f392fc9709a3 3199 #define CAN_RDH0R_DATA4_Msk (0xFFU << CAN_RDH0R_DATA4_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 3200 #define CAN_RDH0R_DATA4 CAN_RDH0R_DATA4_Msk /*!<Data byte 4 */
AnnaBridge 189:f392fc9709a3 3201 #define CAN_RDH0R_DATA5_Pos (8U)
AnnaBridge 189:f392fc9709a3 3202 #define CAN_RDH0R_DATA5_Msk (0xFFU << CAN_RDH0R_DATA5_Pos) /*!< 0x0000FF00 */
AnnaBridge 189:f392fc9709a3 3203 #define CAN_RDH0R_DATA5 CAN_RDH0R_DATA5_Msk /*!<Data byte 5 */
AnnaBridge 189:f392fc9709a3 3204 #define CAN_RDH0R_DATA6_Pos (16U)
AnnaBridge 189:f392fc9709a3 3205 #define CAN_RDH0R_DATA6_Msk (0xFFU << CAN_RDH0R_DATA6_Pos) /*!< 0x00FF0000 */
AnnaBridge 189:f392fc9709a3 3206 #define CAN_RDH0R_DATA6 CAN_RDH0R_DATA6_Msk /*!<Data byte 6 */
AnnaBridge 189:f392fc9709a3 3207 #define CAN_RDH0R_DATA7_Pos (24U)
AnnaBridge 189:f392fc9709a3 3208 #define CAN_RDH0R_DATA7_Msk (0xFFU << CAN_RDH0R_DATA7_Pos) /*!< 0xFF000000 */
AnnaBridge 189:f392fc9709a3 3209 #define CAN_RDH0R_DATA7 CAN_RDH0R_DATA7_Msk /*!<Data byte 7 */
AnnaBridge 189:f392fc9709a3 3210
AnnaBridge 189:f392fc9709a3 3211 /******************* Bit definition for CAN_RI1R register *******************/
AnnaBridge 189:f392fc9709a3 3212 #define CAN_RI1R_RTR_Pos (1U)
AnnaBridge 189:f392fc9709a3 3213 #define CAN_RI1R_RTR_Msk (0x1U << CAN_RI1R_RTR_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 3214 #define CAN_RI1R_RTR CAN_RI1R_RTR_Msk /*!<Remote Transmission Request */
AnnaBridge 189:f392fc9709a3 3215 #define CAN_RI1R_IDE_Pos (2U)
AnnaBridge 189:f392fc9709a3 3216 #define CAN_RI1R_IDE_Msk (0x1U << CAN_RI1R_IDE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 3217 #define CAN_RI1R_IDE CAN_RI1R_IDE_Msk /*!<Identifier Extension */
AnnaBridge 189:f392fc9709a3 3218 #define CAN_RI1R_EXID_Pos (3U)
AnnaBridge 189:f392fc9709a3 3219 #define CAN_RI1R_EXID_Msk (0x3FFFFU << CAN_RI1R_EXID_Pos) /*!< 0x001FFFF8 */
AnnaBridge 189:f392fc9709a3 3220 #define CAN_RI1R_EXID CAN_RI1R_EXID_Msk /*!<Extended identifier */
AnnaBridge 189:f392fc9709a3 3221 #define CAN_RI1R_STID_Pos (21U)
AnnaBridge 189:f392fc9709a3 3222 #define CAN_RI1R_STID_Msk (0x7FFU << CAN_RI1R_STID_Pos) /*!< 0xFFE00000 */
AnnaBridge 189:f392fc9709a3 3223 #define CAN_RI1R_STID CAN_RI1R_STID_Msk /*!<Standard Identifier or Extended Identifier */
AnnaBridge 189:f392fc9709a3 3224
AnnaBridge 189:f392fc9709a3 3225 /******************* Bit definition for CAN_RDT1R register ******************/
AnnaBridge 189:f392fc9709a3 3226 #define CAN_RDT1R_DLC_Pos (0U)
AnnaBridge 189:f392fc9709a3 3227 #define CAN_RDT1R_DLC_Msk (0xFU << CAN_RDT1R_DLC_Pos) /*!< 0x0000000F */
AnnaBridge 189:f392fc9709a3 3228 #define CAN_RDT1R_DLC CAN_RDT1R_DLC_Msk /*!<Data Length Code */
AnnaBridge 189:f392fc9709a3 3229 #define CAN_RDT1R_FMI_Pos (8U)
AnnaBridge 189:f392fc9709a3 3230 #define CAN_RDT1R_FMI_Msk (0xFFU << CAN_RDT1R_FMI_Pos) /*!< 0x0000FF00 */
AnnaBridge 189:f392fc9709a3 3231 #define CAN_RDT1R_FMI CAN_RDT1R_FMI_Msk /*!<Filter Match Index */
AnnaBridge 189:f392fc9709a3 3232 #define CAN_RDT1R_TIME_Pos (16U)
AnnaBridge 189:f392fc9709a3 3233 #define CAN_RDT1R_TIME_Msk (0xFFFFU << CAN_RDT1R_TIME_Pos) /*!< 0xFFFF0000 */
AnnaBridge 189:f392fc9709a3 3234 #define CAN_RDT1R_TIME CAN_RDT1R_TIME_Msk /*!<Message Time Stamp */
AnnaBridge 189:f392fc9709a3 3235
AnnaBridge 189:f392fc9709a3 3236 /******************* Bit definition for CAN_RDL1R register ******************/
AnnaBridge 189:f392fc9709a3 3237 #define CAN_RDL1R_DATA0_Pos (0U)
AnnaBridge 189:f392fc9709a3 3238 #define CAN_RDL1R_DATA0_Msk (0xFFU << CAN_RDL1R_DATA0_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 3239 #define CAN_RDL1R_DATA0 CAN_RDL1R_DATA0_Msk /*!<Data byte 0 */
AnnaBridge 189:f392fc9709a3 3240 #define CAN_RDL1R_DATA1_Pos (8U)
AnnaBridge 189:f392fc9709a3 3241 #define CAN_RDL1R_DATA1_Msk (0xFFU << CAN_RDL1R_DATA1_Pos) /*!< 0x0000FF00 */
AnnaBridge 189:f392fc9709a3 3242 #define CAN_RDL1R_DATA1 CAN_RDL1R_DATA1_Msk /*!<Data byte 1 */
AnnaBridge 189:f392fc9709a3 3243 #define CAN_RDL1R_DATA2_Pos (16U)
AnnaBridge 189:f392fc9709a3 3244 #define CAN_RDL1R_DATA2_Msk (0xFFU << CAN_RDL1R_DATA2_Pos) /*!< 0x00FF0000 */
AnnaBridge 189:f392fc9709a3 3245 #define CAN_RDL1R_DATA2 CAN_RDL1R_DATA2_Msk /*!<Data byte 2 */
AnnaBridge 189:f392fc9709a3 3246 #define CAN_RDL1R_DATA3_Pos (24U)
AnnaBridge 189:f392fc9709a3 3247 #define CAN_RDL1R_DATA3_Msk (0xFFU << CAN_RDL1R_DATA3_Pos) /*!< 0xFF000000 */
AnnaBridge 189:f392fc9709a3 3248 #define CAN_RDL1R_DATA3 CAN_RDL1R_DATA3_Msk /*!<Data byte 3 */
AnnaBridge 189:f392fc9709a3 3249
AnnaBridge 189:f392fc9709a3 3250 /******************* Bit definition for CAN_RDH1R register ******************/
AnnaBridge 189:f392fc9709a3 3251 #define CAN_RDH1R_DATA4_Pos (0U)
AnnaBridge 189:f392fc9709a3 3252 #define CAN_RDH1R_DATA4_Msk (0xFFU << CAN_RDH1R_DATA4_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 3253 #define CAN_RDH1R_DATA4 CAN_RDH1R_DATA4_Msk /*!<Data byte 4 */
AnnaBridge 189:f392fc9709a3 3254 #define CAN_RDH1R_DATA5_Pos (8U)
AnnaBridge 189:f392fc9709a3 3255 #define CAN_RDH1R_DATA5_Msk (0xFFU << CAN_RDH1R_DATA5_Pos) /*!< 0x0000FF00 */
AnnaBridge 189:f392fc9709a3 3256 #define CAN_RDH1R_DATA5 CAN_RDH1R_DATA5_Msk /*!<Data byte 5 */
AnnaBridge 189:f392fc9709a3 3257 #define CAN_RDH1R_DATA6_Pos (16U)
AnnaBridge 189:f392fc9709a3 3258 #define CAN_RDH1R_DATA6_Msk (0xFFU << CAN_RDH1R_DATA6_Pos) /*!< 0x00FF0000 */
AnnaBridge 189:f392fc9709a3 3259 #define CAN_RDH1R_DATA6 CAN_RDH1R_DATA6_Msk /*!<Data byte 6 */
AnnaBridge 189:f392fc9709a3 3260 #define CAN_RDH1R_DATA7_Pos (24U)
AnnaBridge 189:f392fc9709a3 3261 #define CAN_RDH1R_DATA7_Msk (0xFFU << CAN_RDH1R_DATA7_Pos) /*!< 0xFF000000 */
AnnaBridge 189:f392fc9709a3 3262 #define CAN_RDH1R_DATA7 CAN_RDH1R_DATA7_Msk /*!<Data byte 7 */
AnnaBridge 189:f392fc9709a3 3263
AnnaBridge 189:f392fc9709a3 3264 /*!<CAN filter registers */
AnnaBridge 189:f392fc9709a3 3265 /******************* Bit definition for CAN_FMR register ********************/
AnnaBridge 189:f392fc9709a3 3266 #define CAN_FMR_FINIT_Pos (0U)
AnnaBridge 189:f392fc9709a3 3267 #define CAN_FMR_FINIT_Msk (0x1U << CAN_FMR_FINIT_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 3268 #define CAN_FMR_FINIT CAN_FMR_FINIT_Msk /*!<Filter Init Mode */
AnnaBridge 189:f392fc9709a3 3269 #define CAN_FMR_CAN2SB_Pos (8U)
AnnaBridge 189:f392fc9709a3 3270 #define CAN_FMR_CAN2SB_Msk (0x3FU << CAN_FMR_CAN2SB_Pos) /*!< 0x00003F00 */
AnnaBridge 189:f392fc9709a3 3271 #define CAN_FMR_CAN2SB CAN_FMR_CAN2SB_Msk /*!<CAN2 start bank */
AnnaBridge 189:f392fc9709a3 3272
AnnaBridge 189:f392fc9709a3 3273 /******************* Bit definition for CAN_FM1R register *******************/
AnnaBridge 189:f392fc9709a3 3274 #define CAN_FM1R_FBM_Pos (0U)
AnnaBridge 189:f392fc9709a3 3275 #define CAN_FM1R_FBM_Msk (0x3FFFU << CAN_FM1R_FBM_Pos) /*!< 0x00003FFF */
AnnaBridge 189:f392fc9709a3 3276 #define CAN_FM1R_FBM CAN_FM1R_FBM_Msk /*!<Filter Mode */
AnnaBridge 189:f392fc9709a3 3277 #define CAN_FM1R_FBM0_Pos (0U)
AnnaBridge 189:f392fc9709a3 3278 #define CAN_FM1R_FBM0_Msk (0x1U << CAN_FM1R_FBM0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 3279 #define CAN_FM1R_FBM0 CAN_FM1R_FBM0_Msk /*!<Filter Init Mode bit 0 */
AnnaBridge 189:f392fc9709a3 3280 #define CAN_FM1R_FBM1_Pos (1U)
AnnaBridge 189:f392fc9709a3 3281 #define CAN_FM1R_FBM1_Msk (0x1U << CAN_FM1R_FBM1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 3282 #define CAN_FM1R_FBM1 CAN_FM1R_FBM1_Msk /*!<Filter Init Mode bit 1 */
AnnaBridge 189:f392fc9709a3 3283 #define CAN_FM1R_FBM2_Pos (2U)
AnnaBridge 189:f392fc9709a3 3284 #define CAN_FM1R_FBM2_Msk (0x1U << CAN_FM1R_FBM2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 3285 #define CAN_FM1R_FBM2 CAN_FM1R_FBM2_Msk /*!<Filter Init Mode bit 2 */
AnnaBridge 189:f392fc9709a3 3286 #define CAN_FM1R_FBM3_Pos (3U)
AnnaBridge 189:f392fc9709a3 3287 #define CAN_FM1R_FBM3_Msk (0x1U << CAN_FM1R_FBM3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 3288 #define CAN_FM1R_FBM3 CAN_FM1R_FBM3_Msk /*!<Filter Init Mode bit 3 */
AnnaBridge 189:f392fc9709a3 3289 #define CAN_FM1R_FBM4_Pos (4U)
AnnaBridge 189:f392fc9709a3 3290 #define CAN_FM1R_FBM4_Msk (0x1U << CAN_FM1R_FBM4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 3291 #define CAN_FM1R_FBM4 CAN_FM1R_FBM4_Msk /*!<Filter Init Mode bit 4 */
AnnaBridge 189:f392fc9709a3 3292 #define CAN_FM1R_FBM5_Pos (5U)
AnnaBridge 189:f392fc9709a3 3293 #define CAN_FM1R_FBM5_Msk (0x1U << CAN_FM1R_FBM5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 3294 #define CAN_FM1R_FBM5 CAN_FM1R_FBM5_Msk /*!<Filter Init Mode bit 5 */
AnnaBridge 189:f392fc9709a3 3295 #define CAN_FM1R_FBM6_Pos (6U)
AnnaBridge 189:f392fc9709a3 3296 #define CAN_FM1R_FBM6_Msk (0x1U << CAN_FM1R_FBM6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 3297 #define CAN_FM1R_FBM6 CAN_FM1R_FBM6_Msk /*!<Filter Init Mode bit 6 */
AnnaBridge 189:f392fc9709a3 3298 #define CAN_FM1R_FBM7_Pos (7U)
AnnaBridge 189:f392fc9709a3 3299 #define CAN_FM1R_FBM7_Msk (0x1U << CAN_FM1R_FBM7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 3300 #define CAN_FM1R_FBM7 CAN_FM1R_FBM7_Msk /*!<Filter Init Mode bit 7 */
AnnaBridge 189:f392fc9709a3 3301 #define CAN_FM1R_FBM8_Pos (8U)
AnnaBridge 189:f392fc9709a3 3302 #define CAN_FM1R_FBM8_Msk (0x1U << CAN_FM1R_FBM8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 3303 #define CAN_FM1R_FBM8 CAN_FM1R_FBM8_Msk /*!<Filter Init Mode bit 8 */
AnnaBridge 189:f392fc9709a3 3304 #define CAN_FM1R_FBM9_Pos (9U)
AnnaBridge 189:f392fc9709a3 3305 #define CAN_FM1R_FBM9_Msk (0x1U << CAN_FM1R_FBM9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 3306 #define CAN_FM1R_FBM9 CAN_FM1R_FBM9_Msk /*!<Filter Init Mode bit 9 */
AnnaBridge 189:f392fc9709a3 3307 #define CAN_FM1R_FBM10_Pos (10U)
AnnaBridge 189:f392fc9709a3 3308 #define CAN_FM1R_FBM10_Msk (0x1U << CAN_FM1R_FBM10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 3309 #define CAN_FM1R_FBM10 CAN_FM1R_FBM10_Msk /*!<Filter Init Mode bit 10 */
AnnaBridge 189:f392fc9709a3 3310 #define CAN_FM1R_FBM11_Pos (11U)
AnnaBridge 189:f392fc9709a3 3311 #define CAN_FM1R_FBM11_Msk (0x1U << CAN_FM1R_FBM11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 3312 #define CAN_FM1R_FBM11 CAN_FM1R_FBM11_Msk /*!<Filter Init Mode bit 11 */
AnnaBridge 189:f392fc9709a3 3313 #define CAN_FM1R_FBM12_Pos (12U)
AnnaBridge 189:f392fc9709a3 3314 #define CAN_FM1R_FBM12_Msk (0x1U << CAN_FM1R_FBM12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 3315 #define CAN_FM1R_FBM12 CAN_FM1R_FBM12_Msk /*!<Filter Init Mode bit 12 */
AnnaBridge 189:f392fc9709a3 3316 #define CAN_FM1R_FBM13_Pos (13U)
AnnaBridge 189:f392fc9709a3 3317 #define CAN_FM1R_FBM13_Msk (0x1U << CAN_FM1R_FBM13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 3318 #define CAN_FM1R_FBM13 CAN_FM1R_FBM13_Msk /*!<Filter Init Mode bit 13 */
AnnaBridge 189:f392fc9709a3 3319
AnnaBridge 189:f392fc9709a3 3320 /******************* Bit definition for CAN_FS1R register *******************/
AnnaBridge 189:f392fc9709a3 3321 #define CAN_FS1R_FSC_Pos (0U)
AnnaBridge 189:f392fc9709a3 3322 #define CAN_FS1R_FSC_Msk (0x3FFFU << CAN_FS1R_FSC_Pos) /*!< 0x00003FFF */
AnnaBridge 189:f392fc9709a3 3323 #define CAN_FS1R_FSC CAN_FS1R_FSC_Msk /*!<Filter Scale Configuration */
AnnaBridge 189:f392fc9709a3 3324 #define CAN_FS1R_FSC0_Pos (0U)
AnnaBridge 189:f392fc9709a3 3325 #define CAN_FS1R_FSC0_Msk (0x1U << CAN_FS1R_FSC0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 3326 #define CAN_FS1R_FSC0 CAN_FS1R_FSC0_Msk /*!<Filter Scale Configuration bit 0 */
AnnaBridge 189:f392fc9709a3 3327 #define CAN_FS1R_FSC1_Pos (1U)
AnnaBridge 189:f392fc9709a3 3328 #define CAN_FS1R_FSC1_Msk (0x1U << CAN_FS1R_FSC1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 3329 #define CAN_FS1R_FSC1 CAN_FS1R_FSC1_Msk /*!<Filter Scale Configuration bit 1 */
AnnaBridge 189:f392fc9709a3 3330 #define CAN_FS1R_FSC2_Pos (2U)
AnnaBridge 189:f392fc9709a3 3331 #define CAN_FS1R_FSC2_Msk (0x1U << CAN_FS1R_FSC2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 3332 #define CAN_FS1R_FSC2 CAN_FS1R_FSC2_Msk /*!<Filter Scale Configuration bit 2 */
AnnaBridge 189:f392fc9709a3 3333 #define CAN_FS1R_FSC3_Pos (3U)
AnnaBridge 189:f392fc9709a3 3334 #define CAN_FS1R_FSC3_Msk (0x1U << CAN_FS1R_FSC3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 3335 #define CAN_FS1R_FSC3 CAN_FS1R_FSC3_Msk /*!<Filter Scale Configuration bit 3 */
AnnaBridge 189:f392fc9709a3 3336 #define CAN_FS1R_FSC4_Pos (4U)
AnnaBridge 189:f392fc9709a3 3337 #define CAN_FS1R_FSC4_Msk (0x1U << CAN_FS1R_FSC4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 3338 #define CAN_FS1R_FSC4 CAN_FS1R_FSC4_Msk /*!<Filter Scale Configuration bit 4 */
AnnaBridge 189:f392fc9709a3 3339 #define CAN_FS1R_FSC5_Pos (5U)
AnnaBridge 189:f392fc9709a3 3340 #define CAN_FS1R_FSC5_Msk (0x1U << CAN_FS1R_FSC5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 3341 #define CAN_FS1R_FSC5 CAN_FS1R_FSC5_Msk /*!<Filter Scale Configuration bit 5 */
AnnaBridge 189:f392fc9709a3 3342 #define CAN_FS1R_FSC6_Pos (6U)
AnnaBridge 189:f392fc9709a3 3343 #define CAN_FS1R_FSC6_Msk (0x1U << CAN_FS1R_FSC6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 3344 #define CAN_FS1R_FSC6 CAN_FS1R_FSC6_Msk /*!<Filter Scale Configuration bit 6 */
AnnaBridge 189:f392fc9709a3 3345 #define CAN_FS1R_FSC7_Pos (7U)
AnnaBridge 189:f392fc9709a3 3346 #define CAN_FS1R_FSC7_Msk (0x1U << CAN_FS1R_FSC7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 3347 #define CAN_FS1R_FSC7 CAN_FS1R_FSC7_Msk /*!<Filter Scale Configuration bit 7 */
AnnaBridge 189:f392fc9709a3 3348 #define CAN_FS1R_FSC8_Pos (8U)
AnnaBridge 189:f392fc9709a3 3349 #define CAN_FS1R_FSC8_Msk (0x1U << CAN_FS1R_FSC8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 3350 #define CAN_FS1R_FSC8 CAN_FS1R_FSC8_Msk /*!<Filter Scale Configuration bit 8 */
AnnaBridge 189:f392fc9709a3 3351 #define CAN_FS1R_FSC9_Pos (9U)
AnnaBridge 189:f392fc9709a3 3352 #define CAN_FS1R_FSC9_Msk (0x1U << CAN_FS1R_FSC9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 3353 #define CAN_FS1R_FSC9 CAN_FS1R_FSC9_Msk /*!<Filter Scale Configuration bit 9 */
AnnaBridge 189:f392fc9709a3 3354 #define CAN_FS1R_FSC10_Pos (10U)
AnnaBridge 189:f392fc9709a3 3355 #define CAN_FS1R_FSC10_Msk (0x1U << CAN_FS1R_FSC10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 3356 #define CAN_FS1R_FSC10 CAN_FS1R_FSC10_Msk /*!<Filter Scale Configuration bit 10 */
AnnaBridge 189:f392fc9709a3 3357 #define CAN_FS1R_FSC11_Pos (11U)
AnnaBridge 189:f392fc9709a3 3358 #define CAN_FS1R_FSC11_Msk (0x1U << CAN_FS1R_FSC11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 3359 #define CAN_FS1R_FSC11 CAN_FS1R_FSC11_Msk /*!<Filter Scale Configuration bit 11 */
AnnaBridge 189:f392fc9709a3 3360 #define CAN_FS1R_FSC12_Pos (12U)
AnnaBridge 189:f392fc9709a3 3361 #define CAN_FS1R_FSC12_Msk (0x1U << CAN_FS1R_FSC12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 3362 #define CAN_FS1R_FSC12 CAN_FS1R_FSC12_Msk /*!<Filter Scale Configuration bit 12 */
AnnaBridge 189:f392fc9709a3 3363 #define CAN_FS1R_FSC13_Pos (13U)
AnnaBridge 189:f392fc9709a3 3364 #define CAN_FS1R_FSC13_Msk (0x1U << CAN_FS1R_FSC13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 3365 #define CAN_FS1R_FSC13 CAN_FS1R_FSC13_Msk /*!<Filter Scale Configuration bit 13 */
AnnaBridge 189:f392fc9709a3 3366
AnnaBridge 189:f392fc9709a3 3367 /****************** Bit definition for CAN_FFA1R register *******************/
AnnaBridge 189:f392fc9709a3 3368 #define CAN_FFA1R_FFA_Pos (0U)
AnnaBridge 189:f392fc9709a3 3369 #define CAN_FFA1R_FFA_Msk (0x3FFFU << CAN_FFA1R_FFA_Pos) /*!< 0x00003FFF */
AnnaBridge 189:f392fc9709a3 3370 #define CAN_FFA1R_FFA CAN_FFA1R_FFA_Msk /*!<Filter FIFO Assignment */
AnnaBridge 189:f392fc9709a3 3371 #define CAN_FFA1R_FFA0_Pos (0U)
AnnaBridge 189:f392fc9709a3 3372 #define CAN_FFA1R_FFA0_Msk (0x1U << CAN_FFA1R_FFA0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 3373 #define CAN_FFA1R_FFA0 CAN_FFA1R_FFA0_Msk /*!<Filter FIFO Assignment for Filter 0 */
AnnaBridge 189:f392fc9709a3 3374 #define CAN_FFA1R_FFA1_Pos (1U)
AnnaBridge 189:f392fc9709a3 3375 #define CAN_FFA1R_FFA1_Msk (0x1U << CAN_FFA1R_FFA1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 3376 #define CAN_FFA1R_FFA1 CAN_FFA1R_FFA1_Msk /*!<Filter FIFO Assignment for Filter 1 */
AnnaBridge 189:f392fc9709a3 3377 #define CAN_FFA1R_FFA2_Pos (2U)
AnnaBridge 189:f392fc9709a3 3378 #define CAN_FFA1R_FFA2_Msk (0x1U << CAN_FFA1R_FFA2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 3379 #define CAN_FFA1R_FFA2 CAN_FFA1R_FFA2_Msk /*!<Filter FIFO Assignment for Filter 2 */
AnnaBridge 189:f392fc9709a3 3380 #define CAN_FFA1R_FFA3_Pos (3U)
AnnaBridge 189:f392fc9709a3 3381 #define CAN_FFA1R_FFA3_Msk (0x1U << CAN_FFA1R_FFA3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 3382 #define CAN_FFA1R_FFA3 CAN_FFA1R_FFA3_Msk /*!<Filter FIFO Assignment for Filter 3 */
AnnaBridge 189:f392fc9709a3 3383 #define CAN_FFA1R_FFA4_Pos (4U)
AnnaBridge 189:f392fc9709a3 3384 #define CAN_FFA1R_FFA4_Msk (0x1U << CAN_FFA1R_FFA4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 3385 #define CAN_FFA1R_FFA4 CAN_FFA1R_FFA4_Msk /*!<Filter FIFO Assignment for Filter 4 */
AnnaBridge 189:f392fc9709a3 3386 #define CAN_FFA1R_FFA5_Pos (5U)
AnnaBridge 189:f392fc9709a3 3387 #define CAN_FFA1R_FFA5_Msk (0x1U << CAN_FFA1R_FFA5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 3388 #define CAN_FFA1R_FFA5 CAN_FFA1R_FFA5_Msk /*!<Filter FIFO Assignment for Filter 5 */
AnnaBridge 189:f392fc9709a3 3389 #define CAN_FFA1R_FFA6_Pos (6U)
AnnaBridge 189:f392fc9709a3 3390 #define CAN_FFA1R_FFA6_Msk (0x1U << CAN_FFA1R_FFA6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 3391 #define CAN_FFA1R_FFA6 CAN_FFA1R_FFA6_Msk /*!<Filter FIFO Assignment for Filter 6 */
AnnaBridge 189:f392fc9709a3 3392 #define CAN_FFA1R_FFA7_Pos (7U)
AnnaBridge 189:f392fc9709a3 3393 #define CAN_FFA1R_FFA7_Msk (0x1U << CAN_FFA1R_FFA7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 3394 #define CAN_FFA1R_FFA7 CAN_FFA1R_FFA7_Msk /*!<Filter FIFO Assignment for Filter 7 */
AnnaBridge 189:f392fc9709a3 3395 #define CAN_FFA1R_FFA8_Pos (8U)
AnnaBridge 189:f392fc9709a3 3396 #define CAN_FFA1R_FFA8_Msk (0x1U << CAN_FFA1R_FFA8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 3397 #define CAN_FFA1R_FFA8 CAN_FFA1R_FFA8_Msk /*!<Filter FIFO Assignment for Filter 8 */
AnnaBridge 189:f392fc9709a3 3398 #define CAN_FFA1R_FFA9_Pos (9U)
AnnaBridge 189:f392fc9709a3 3399 #define CAN_FFA1R_FFA9_Msk (0x1U << CAN_FFA1R_FFA9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 3400 #define CAN_FFA1R_FFA9 CAN_FFA1R_FFA9_Msk /*!<Filter FIFO Assignment for Filter 9 */
AnnaBridge 189:f392fc9709a3 3401 #define CAN_FFA1R_FFA10_Pos (10U)
AnnaBridge 189:f392fc9709a3 3402 #define CAN_FFA1R_FFA10_Msk (0x1U << CAN_FFA1R_FFA10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 3403 #define CAN_FFA1R_FFA10 CAN_FFA1R_FFA10_Msk /*!<Filter FIFO Assignment for Filter 10 */
AnnaBridge 189:f392fc9709a3 3404 #define CAN_FFA1R_FFA11_Pos (11U)
AnnaBridge 189:f392fc9709a3 3405 #define CAN_FFA1R_FFA11_Msk (0x1U << CAN_FFA1R_FFA11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 3406 #define CAN_FFA1R_FFA11 CAN_FFA1R_FFA11_Msk /*!<Filter FIFO Assignment for Filter 11 */
AnnaBridge 189:f392fc9709a3 3407 #define CAN_FFA1R_FFA12_Pos (12U)
AnnaBridge 189:f392fc9709a3 3408 #define CAN_FFA1R_FFA12_Msk (0x1U << CAN_FFA1R_FFA12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 3409 #define CAN_FFA1R_FFA12 CAN_FFA1R_FFA12_Msk /*!<Filter FIFO Assignment for Filter 12 */
AnnaBridge 189:f392fc9709a3 3410 #define CAN_FFA1R_FFA13_Pos (13U)
AnnaBridge 189:f392fc9709a3 3411 #define CAN_FFA1R_FFA13_Msk (0x1U << CAN_FFA1R_FFA13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 3412 #define CAN_FFA1R_FFA13 CAN_FFA1R_FFA13_Msk /*!<Filter FIFO Assignment for Filter 13 */
AnnaBridge 189:f392fc9709a3 3413
AnnaBridge 189:f392fc9709a3 3414 /******************* Bit definition for CAN_FA1R register *******************/
AnnaBridge 189:f392fc9709a3 3415 #define CAN_FA1R_FACT_Pos (0U)
AnnaBridge 189:f392fc9709a3 3416 #define CAN_FA1R_FACT_Msk (0x3FFFU << CAN_FA1R_FACT_Pos) /*!< 0x00003FFF */
AnnaBridge 189:f392fc9709a3 3417 #define CAN_FA1R_FACT CAN_FA1R_FACT_Msk /*!<Filter Active */
AnnaBridge 189:f392fc9709a3 3418 #define CAN_FA1R_FACT0_Pos (0U)
AnnaBridge 189:f392fc9709a3 3419 #define CAN_FA1R_FACT0_Msk (0x1U << CAN_FA1R_FACT0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 3420 #define CAN_FA1R_FACT0 CAN_FA1R_FACT0_Msk /*!<Filter 0 Active */
AnnaBridge 189:f392fc9709a3 3421 #define CAN_FA1R_FACT1_Pos (1U)
AnnaBridge 189:f392fc9709a3 3422 #define CAN_FA1R_FACT1_Msk (0x1U << CAN_FA1R_FACT1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 3423 #define CAN_FA1R_FACT1 CAN_FA1R_FACT1_Msk /*!<Filter 1 Active */
AnnaBridge 189:f392fc9709a3 3424 #define CAN_FA1R_FACT2_Pos (2U)
AnnaBridge 189:f392fc9709a3 3425 #define CAN_FA1R_FACT2_Msk (0x1U << CAN_FA1R_FACT2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 3426 #define CAN_FA1R_FACT2 CAN_FA1R_FACT2_Msk /*!<Filter 2 Active */
AnnaBridge 189:f392fc9709a3 3427 #define CAN_FA1R_FACT3_Pos (3U)
AnnaBridge 189:f392fc9709a3 3428 #define CAN_FA1R_FACT3_Msk (0x1U << CAN_FA1R_FACT3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 3429 #define CAN_FA1R_FACT3 CAN_FA1R_FACT3_Msk /*!<Filter 3 Active */
AnnaBridge 189:f392fc9709a3 3430 #define CAN_FA1R_FACT4_Pos (4U)
AnnaBridge 189:f392fc9709a3 3431 #define CAN_FA1R_FACT4_Msk (0x1U << CAN_FA1R_FACT4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 3432 #define CAN_FA1R_FACT4 CAN_FA1R_FACT4_Msk /*!<Filter 4 Active */
AnnaBridge 189:f392fc9709a3 3433 #define CAN_FA1R_FACT5_Pos (5U)
AnnaBridge 189:f392fc9709a3 3434 #define CAN_FA1R_FACT5_Msk (0x1U << CAN_FA1R_FACT5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 3435 #define CAN_FA1R_FACT5 CAN_FA1R_FACT5_Msk /*!<Filter 5 Active */
AnnaBridge 189:f392fc9709a3 3436 #define CAN_FA1R_FACT6_Pos (6U)
AnnaBridge 189:f392fc9709a3 3437 #define CAN_FA1R_FACT6_Msk (0x1U << CAN_FA1R_FACT6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 3438 #define CAN_FA1R_FACT6 CAN_FA1R_FACT6_Msk /*!<Filter 6 Active */
AnnaBridge 189:f392fc9709a3 3439 #define CAN_FA1R_FACT7_Pos (7U)
AnnaBridge 189:f392fc9709a3 3440 #define CAN_FA1R_FACT7_Msk (0x1U << CAN_FA1R_FACT7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 3441 #define CAN_FA1R_FACT7 CAN_FA1R_FACT7_Msk /*!<Filter 7 Active */
AnnaBridge 189:f392fc9709a3 3442 #define CAN_FA1R_FACT8_Pos (8U)
AnnaBridge 189:f392fc9709a3 3443 #define CAN_FA1R_FACT8_Msk (0x1U << CAN_FA1R_FACT8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 3444 #define CAN_FA1R_FACT8 CAN_FA1R_FACT8_Msk /*!<Filter 8 Active */
AnnaBridge 189:f392fc9709a3 3445 #define CAN_FA1R_FACT9_Pos (9U)
AnnaBridge 189:f392fc9709a3 3446 #define CAN_FA1R_FACT9_Msk (0x1U << CAN_FA1R_FACT9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 3447 #define CAN_FA1R_FACT9 CAN_FA1R_FACT9_Msk /*!<Filter 9 Active */
AnnaBridge 189:f392fc9709a3 3448 #define CAN_FA1R_FACT10_Pos (10U)
AnnaBridge 189:f392fc9709a3 3449 #define CAN_FA1R_FACT10_Msk (0x1U << CAN_FA1R_FACT10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 3450 #define CAN_FA1R_FACT10 CAN_FA1R_FACT10_Msk /*!<Filter 10 Active */
AnnaBridge 189:f392fc9709a3 3451 #define CAN_FA1R_FACT11_Pos (11U)
AnnaBridge 189:f392fc9709a3 3452 #define CAN_FA1R_FACT11_Msk (0x1U << CAN_FA1R_FACT11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 3453 #define CAN_FA1R_FACT11 CAN_FA1R_FACT11_Msk /*!<Filter 11 Active */
AnnaBridge 189:f392fc9709a3 3454 #define CAN_FA1R_FACT12_Pos (12U)
AnnaBridge 189:f392fc9709a3 3455 #define CAN_FA1R_FACT12_Msk (0x1U << CAN_FA1R_FACT12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 3456 #define CAN_FA1R_FACT12 CAN_FA1R_FACT12_Msk /*!<Filter 12 Active */
AnnaBridge 189:f392fc9709a3 3457 #define CAN_FA1R_FACT13_Pos (13U)
AnnaBridge 189:f392fc9709a3 3458 #define CAN_FA1R_FACT13_Msk (0x1U << CAN_FA1R_FACT13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 3459 #define CAN_FA1R_FACT13 CAN_FA1R_FACT13_Msk /*!<Filter 13 Active */
AnnaBridge 189:f392fc9709a3 3460
AnnaBridge 189:f392fc9709a3 3461 /******************* Bit definition for CAN_F0R1 register *******************/
AnnaBridge 189:f392fc9709a3 3462 #define CAN_F0R1_FB0_Pos (0U)
AnnaBridge 189:f392fc9709a3 3463 #define CAN_F0R1_FB0_Msk (0x1U << CAN_F0R1_FB0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 3464 #define CAN_F0R1_FB0 CAN_F0R1_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 189:f392fc9709a3 3465 #define CAN_F0R1_FB1_Pos (1U)
AnnaBridge 189:f392fc9709a3 3466 #define CAN_F0R1_FB1_Msk (0x1U << CAN_F0R1_FB1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 3467 #define CAN_F0R1_FB1 CAN_F0R1_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 189:f392fc9709a3 3468 #define CAN_F0R1_FB2_Pos (2U)
AnnaBridge 189:f392fc9709a3 3469 #define CAN_F0R1_FB2_Msk (0x1U << CAN_F0R1_FB2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 3470 #define CAN_F0R1_FB2 CAN_F0R1_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 189:f392fc9709a3 3471 #define CAN_F0R1_FB3_Pos (3U)
AnnaBridge 189:f392fc9709a3 3472 #define CAN_F0R1_FB3_Msk (0x1U << CAN_F0R1_FB3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 3473 #define CAN_F0R1_FB3 CAN_F0R1_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 189:f392fc9709a3 3474 #define CAN_F0R1_FB4_Pos (4U)
AnnaBridge 189:f392fc9709a3 3475 #define CAN_F0R1_FB4_Msk (0x1U << CAN_F0R1_FB4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 3476 #define CAN_F0R1_FB4 CAN_F0R1_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 189:f392fc9709a3 3477 #define CAN_F0R1_FB5_Pos (5U)
AnnaBridge 189:f392fc9709a3 3478 #define CAN_F0R1_FB5_Msk (0x1U << CAN_F0R1_FB5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 3479 #define CAN_F0R1_FB5 CAN_F0R1_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 189:f392fc9709a3 3480 #define CAN_F0R1_FB6_Pos (6U)
AnnaBridge 189:f392fc9709a3 3481 #define CAN_F0R1_FB6_Msk (0x1U << CAN_F0R1_FB6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 3482 #define CAN_F0R1_FB6 CAN_F0R1_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 189:f392fc9709a3 3483 #define CAN_F0R1_FB7_Pos (7U)
AnnaBridge 189:f392fc9709a3 3484 #define CAN_F0R1_FB7_Msk (0x1U << CAN_F0R1_FB7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 3485 #define CAN_F0R1_FB7 CAN_F0R1_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 189:f392fc9709a3 3486 #define CAN_F0R1_FB8_Pos (8U)
AnnaBridge 189:f392fc9709a3 3487 #define CAN_F0R1_FB8_Msk (0x1U << CAN_F0R1_FB8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 3488 #define CAN_F0R1_FB8 CAN_F0R1_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 189:f392fc9709a3 3489 #define CAN_F0R1_FB9_Pos (9U)
AnnaBridge 189:f392fc9709a3 3490 #define CAN_F0R1_FB9_Msk (0x1U << CAN_F0R1_FB9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 3491 #define CAN_F0R1_FB9 CAN_F0R1_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 189:f392fc9709a3 3492 #define CAN_F0R1_FB10_Pos (10U)
AnnaBridge 189:f392fc9709a3 3493 #define CAN_F0R1_FB10_Msk (0x1U << CAN_F0R1_FB10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 3494 #define CAN_F0R1_FB10 CAN_F0R1_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 189:f392fc9709a3 3495 #define CAN_F0R1_FB11_Pos (11U)
AnnaBridge 189:f392fc9709a3 3496 #define CAN_F0R1_FB11_Msk (0x1U << CAN_F0R1_FB11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 3497 #define CAN_F0R1_FB11 CAN_F0R1_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 189:f392fc9709a3 3498 #define CAN_F0R1_FB12_Pos (12U)
AnnaBridge 189:f392fc9709a3 3499 #define CAN_F0R1_FB12_Msk (0x1U << CAN_F0R1_FB12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 3500 #define CAN_F0R1_FB12 CAN_F0R1_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 189:f392fc9709a3 3501 #define CAN_F0R1_FB13_Pos (13U)
AnnaBridge 189:f392fc9709a3 3502 #define CAN_F0R1_FB13_Msk (0x1U << CAN_F0R1_FB13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 3503 #define CAN_F0R1_FB13 CAN_F0R1_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 189:f392fc9709a3 3504 #define CAN_F0R1_FB14_Pos (14U)
AnnaBridge 189:f392fc9709a3 3505 #define CAN_F0R1_FB14_Msk (0x1U << CAN_F0R1_FB14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 3506 #define CAN_F0R1_FB14 CAN_F0R1_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 189:f392fc9709a3 3507 #define CAN_F0R1_FB15_Pos (15U)
AnnaBridge 189:f392fc9709a3 3508 #define CAN_F0R1_FB15_Msk (0x1U << CAN_F0R1_FB15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 3509 #define CAN_F0R1_FB15 CAN_F0R1_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 189:f392fc9709a3 3510 #define CAN_F0R1_FB16_Pos (16U)
AnnaBridge 189:f392fc9709a3 3511 #define CAN_F0R1_FB16_Msk (0x1U << CAN_F0R1_FB16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 3512 #define CAN_F0R1_FB16 CAN_F0R1_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 189:f392fc9709a3 3513 #define CAN_F0R1_FB17_Pos (17U)
AnnaBridge 189:f392fc9709a3 3514 #define CAN_F0R1_FB17_Msk (0x1U << CAN_F0R1_FB17_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 3515 #define CAN_F0R1_FB17 CAN_F0R1_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 189:f392fc9709a3 3516 #define CAN_F0R1_FB18_Pos (18U)
AnnaBridge 189:f392fc9709a3 3517 #define CAN_F0R1_FB18_Msk (0x1U << CAN_F0R1_FB18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 3518 #define CAN_F0R1_FB18 CAN_F0R1_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 189:f392fc9709a3 3519 #define CAN_F0R1_FB19_Pos (19U)
AnnaBridge 189:f392fc9709a3 3520 #define CAN_F0R1_FB19_Msk (0x1U << CAN_F0R1_FB19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 3521 #define CAN_F0R1_FB19 CAN_F0R1_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 189:f392fc9709a3 3522 #define CAN_F0R1_FB20_Pos (20U)
AnnaBridge 189:f392fc9709a3 3523 #define CAN_F0R1_FB20_Msk (0x1U << CAN_F0R1_FB20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 3524 #define CAN_F0R1_FB20 CAN_F0R1_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 189:f392fc9709a3 3525 #define CAN_F0R1_FB21_Pos (21U)
AnnaBridge 189:f392fc9709a3 3526 #define CAN_F0R1_FB21_Msk (0x1U << CAN_F0R1_FB21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 3527 #define CAN_F0R1_FB21 CAN_F0R1_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 189:f392fc9709a3 3528 #define CAN_F0R1_FB22_Pos (22U)
AnnaBridge 189:f392fc9709a3 3529 #define CAN_F0R1_FB22_Msk (0x1U << CAN_F0R1_FB22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 3530 #define CAN_F0R1_FB22 CAN_F0R1_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 189:f392fc9709a3 3531 #define CAN_F0R1_FB23_Pos (23U)
AnnaBridge 189:f392fc9709a3 3532 #define CAN_F0R1_FB23_Msk (0x1U << CAN_F0R1_FB23_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 3533 #define CAN_F0R1_FB23 CAN_F0R1_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 189:f392fc9709a3 3534 #define CAN_F0R1_FB24_Pos (24U)
AnnaBridge 189:f392fc9709a3 3535 #define CAN_F0R1_FB24_Msk (0x1U << CAN_F0R1_FB24_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 3536 #define CAN_F0R1_FB24 CAN_F0R1_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 189:f392fc9709a3 3537 #define CAN_F0R1_FB25_Pos (25U)
AnnaBridge 189:f392fc9709a3 3538 #define CAN_F0R1_FB25_Msk (0x1U << CAN_F0R1_FB25_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 3539 #define CAN_F0R1_FB25 CAN_F0R1_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 189:f392fc9709a3 3540 #define CAN_F0R1_FB26_Pos (26U)
AnnaBridge 189:f392fc9709a3 3541 #define CAN_F0R1_FB26_Msk (0x1U << CAN_F0R1_FB26_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 3542 #define CAN_F0R1_FB26 CAN_F0R1_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 189:f392fc9709a3 3543 #define CAN_F0R1_FB27_Pos (27U)
AnnaBridge 189:f392fc9709a3 3544 #define CAN_F0R1_FB27_Msk (0x1U << CAN_F0R1_FB27_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 3545 #define CAN_F0R1_FB27 CAN_F0R1_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 189:f392fc9709a3 3546 #define CAN_F0R1_FB28_Pos (28U)
AnnaBridge 189:f392fc9709a3 3547 #define CAN_F0R1_FB28_Msk (0x1U << CAN_F0R1_FB28_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 3548 #define CAN_F0R1_FB28 CAN_F0R1_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 189:f392fc9709a3 3549 #define CAN_F0R1_FB29_Pos (29U)
AnnaBridge 189:f392fc9709a3 3550 #define CAN_F0R1_FB29_Msk (0x1U << CAN_F0R1_FB29_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 3551 #define CAN_F0R1_FB29 CAN_F0R1_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 189:f392fc9709a3 3552 #define CAN_F0R1_FB30_Pos (30U)
AnnaBridge 189:f392fc9709a3 3553 #define CAN_F0R1_FB30_Msk (0x1U << CAN_F0R1_FB30_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 3554 #define CAN_F0R1_FB30 CAN_F0R1_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 189:f392fc9709a3 3555 #define CAN_F0R1_FB31_Pos (31U)
AnnaBridge 189:f392fc9709a3 3556 #define CAN_F0R1_FB31_Msk (0x1U << CAN_F0R1_FB31_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 3557 #define CAN_F0R1_FB31 CAN_F0R1_FB31_Msk /*!<Filter bit 31 */
AnnaBridge 189:f392fc9709a3 3558
AnnaBridge 189:f392fc9709a3 3559 /******************* Bit definition for CAN_F1R1 register *******************/
AnnaBridge 189:f392fc9709a3 3560 #define CAN_F1R1_FB0_Pos (0U)
AnnaBridge 189:f392fc9709a3 3561 #define CAN_F1R1_FB0_Msk (0x1U << CAN_F1R1_FB0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 3562 #define CAN_F1R1_FB0 CAN_F1R1_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 189:f392fc9709a3 3563 #define CAN_F1R1_FB1_Pos (1U)
AnnaBridge 189:f392fc9709a3 3564 #define CAN_F1R1_FB1_Msk (0x1U << CAN_F1R1_FB1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 3565 #define CAN_F1R1_FB1 CAN_F1R1_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 189:f392fc9709a3 3566 #define CAN_F1R1_FB2_Pos (2U)
AnnaBridge 189:f392fc9709a3 3567 #define CAN_F1R1_FB2_Msk (0x1U << CAN_F1R1_FB2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 3568 #define CAN_F1R1_FB2 CAN_F1R1_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 189:f392fc9709a3 3569 #define CAN_F1R1_FB3_Pos (3U)
AnnaBridge 189:f392fc9709a3 3570 #define CAN_F1R1_FB3_Msk (0x1U << CAN_F1R1_FB3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 3571 #define CAN_F1R1_FB3 CAN_F1R1_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 189:f392fc9709a3 3572 #define CAN_F1R1_FB4_Pos (4U)
AnnaBridge 189:f392fc9709a3 3573 #define CAN_F1R1_FB4_Msk (0x1U << CAN_F1R1_FB4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 3574 #define CAN_F1R1_FB4 CAN_F1R1_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 189:f392fc9709a3 3575 #define CAN_F1R1_FB5_Pos (5U)
AnnaBridge 189:f392fc9709a3 3576 #define CAN_F1R1_FB5_Msk (0x1U << CAN_F1R1_FB5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 3577 #define CAN_F1R1_FB5 CAN_F1R1_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 189:f392fc9709a3 3578 #define CAN_F1R1_FB6_Pos (6U)
AnnaBridge 189:f392fc9709a3 3579 #define CAN_F1R1_FB6_Msk (0x1U << CAN_F1R1_FB6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 3580 #define CAN_F1R1_FB6 CAN_F1R1_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 189:f392fc9709a3 3581 #define CAN_F1R1_FB7_Pos (7U)
AnnaBridge 189:f392fc9709a3 3582 #define CAN_F1R1_FB7_Msk (0x1U << CAN_F1R1_FB7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 3583 #define CAN_F1R1_FB7 CAN_F1R1_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 189:f392fc9709a3 3584 #define CAN_F1R1_FB8_Pos (8U)
AnnaBridge 189:f392fc9709a3 3585 #define CAN_F1R1_FB8_Msk (0x1U << CAN_F1R1_FB8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 3586 #define CAN_F1R1_FB8 CAN_F1R1_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 189:f392fc9709a3 3587 #define CAN_F1R1_FB9_Pos (9U)
AnnaBridge 189:f392fc9709a3 3588 #define CAN_F1R1_FB9_Msk (0x1U << CAN_F1R1_FB9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 3589 #define CAN_F1R1_FB9 CAN_F1R1_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 189:f392fc9709a3 3590 #define CAN_F1R1_FB10_Pos (10U)
AnnaBridge 189:f392fc9709a3 3591 #define CAN_F1R1_FB10_Msk (0x1U << CAN_F1R1_FB10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 3592 #define CAN_F1R1_FB10 CAN_F1R1_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 189:f392fc9709a3 3593 #define CAN_F1R1_FB11_Pos (11U)
AnnaBridge 189:f392fc9709a3 3594 #define CAN_F1R1_FB11_Msk (0x1U << CAN_F1R1_FB11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 3595 #define CAN_F1R1_FB11 CAN_F1R1_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 189:f392fc9709a3 3596 #define CAN_F1R1_FB12_Pos (12U)
AnnaBridge 189:f392fc9709a3 3597 #define CAN_F1R1_FB12_Msk (0x1U << CAN_F1R1_FB12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 3598 #define CAN_F1R1_FB12 CAN_F1R1_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 189:f392fc9709a3 3599 #define CAN_F1R1_FB13_Pos (13U)
AnnaBridge 189:f392fc9709a3 3600 #define CAN_F1R1_FB13_Msk (0x1U << CAN_F1R1_FB13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 3601 #define CAN_F1R1_FB13 CAN_F1R1_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 189:f392fc9709a3 3602 #define CAN_F1R1_FB14_Pos (14U)
AnnaBridge 189:f392fc9709a3 3603 #define CAN_F1R1_FB14_Msk (0x1U << CAN_F1R1_FB14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 3604 #define CAN_F1R1_FB14 CAN_F1R1_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 189:f392fc9709a3 3605 #define CAN_F1R1_FB15_Pos (15U)
AnnaBridge 189:f392fc9709a3 3606 #define CAN_F1R1_FB15_Msk (0x1U << CAN_F1R1_FB15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 3607 #define CAN_F1R1_FB15 CAN_F1R1_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 189:f392fc9709a3 3608 #define CAN_F1R1_FB16_Pos (16U)
AnnaBridge 189:f392fc9709a3 3609 #define CAN_F1R1_FB16_Msk (0x1U << CAN_F1R1_FB16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 3610 #define CAN_F1R1_FB16 CAN_F1R1_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 189:f392fc9709a3 3611 #define CAN_F1R1_FB17_Pos (17U)
AnnaBridge 189:f392fc9709a3 3612 #define CAN_F1R1_FB17_Msk (0x1U << CAN_F1R1_FB17_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 3613 #define CAN_F1R1_FB17 CAN_F1R1_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 189:f392fc9709a3 3614 #define CAN_F1R1_FB18_Pos (18U)
AnnaBridge 189:f392fc9709a3 3615 #define CAN_F1R1_FB18_Msk (0x1U << CAN_F1R1_FB18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 3616 #define CAN_F1R1_FB18 CAN_F1R1_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 189:f392fc9709a3 3617 #define CAN_F1R1_FB19_Pos (19U)
AnnaBridge 189:f392fc9709a3 3618 #define CAN_F1R1_FB19_Msk (0x1U << CAN_F1R1_FB19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 3619 #define CAN_F1R1_FB19 CAN_F1R1_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 189:f392fc9709a3 3620 #define CAN_F1R1_FB20_Pos (20U)
AnnaBridge 189:f392fc9709a3 3621 #define CAN_F1R1_FB20_Msk (0x1U << CAN_F1R1_FB20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 3622 #define CAN_F1R1_FB20 CAN_F1R1_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 189:f392fc9709a3 3623 #define CAN_F1R1_FB21_Pos (21U)
AnnaBridge 189:f392fc9709a3 3624 #define CAN_F1R1_FB21_Msk (0x1U << CAN_F1R1_FB21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 3625 #define CAN_F1R1_FB21 CAN_F1R1_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 189:f392fc9709a3 3626 #define CAN_F1R1_FB22_Pos (22U)
AnnaBridge 189:f392fc9709a3 3627 #define CAN_F1R1_FB22_Msk (0x1U << CAN_F1R1_FB22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 3628 #define CAN_F1R1_FB22 CAN_F1R1_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 189:f392fc9709a3 3629 #define CAN_F1R1_FB23_Pos (23U)
AnnaBridge 189:f392fc9709a3 3630 #define CAN_F1R1_FB23_Msk (0x1U << CAN_F1R1_FB23_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 3631 #define CAN_F1R1_FB23 CAN_F1R1_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 189:f392fc9709a3 3632 #define CAN_F1R1_FB24_Pos (24U)
AnnaBridge 189:f392fc9709a3 3633 #define CAN_F1R1_FB24_Msk (0x1U << CAN_F1R1_FB24_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 3634 #define CAN_F1R1_FB24 CAN_F1R1_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 189:f392fc9709a3 3635 #define CAN_F1R1_FB25_Pos (25U)
AnnaBridge 189:f392fc9709a3 3636 #define CAN_F1R1_FB25_Msk (0x1U << CAN_F1R1_FB25_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 3637 #define CAN_F1R1_FB25 CAN_F1R1_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 189:f392fc9709a3 3638 #define CAN_F1R1_FB26_Pos (26U)
AnnaBridge 189:f392fc9709a3 3639 #define CAN_F1R1_FB26_Msk (0x1U << CAN_F1R1_FB26_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 3640 #define CAN_F1R1_FB26 CAN_F1R1_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 189:f392fc9709a3 3641 #define CAN_F1R1_FB27_Pos (27U)
AnnaBridge 189:f392fc9709a3 3642 #define CAN_F1R1_FB27_Msk (0x1U << CAN_F1R1_FB27_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 3643 #define CAN_F1R1_FB27 CAN_F1R1_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 189:f392fc9709a3 3644 #define CAN_F1R1_FB28_Pos (28U)
AnnaBridge 189:f392fc9709a3 3645 #define CAN_F1R1_FB28_Msk (0x1U << CAN_F1R1_FB28_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 3646 #define CAN_F1R1_FB28 CAN_F1R1_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 189:f392fc9709a3 3647 #define CAN_F1R1_FB29_Pos (29U)
AnnaBridge 189:f392fc9709a3 3648 #define CAN_F1R1_FB29_Msk (0x1U << CAN_F1R1_FB29_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 3649 #define CAN_F1R1_FB29 CAN_F1R1_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 189:f392fc9709a3 3650 #define CAN_F1R1_FB30_Pos (30U)
AnnaBridge 189:f392fc9709a3 3651 #define CAN_F1R1_FB30_Msk (0x1U << CAN_F1R1_FB30_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 3652 #define CAN_F1R1_FB30 CAN_F1R1_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 189:f392fc9709a3 3653 #define CAN_F1R1_FB31_Pos (31U)
AnnaBridge 189:f392fc9709a3 3654 #define CAN_F1R1_FB31_Msk (0x1U << CAN_F1R1_FB31_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 3655 #define CAN_F1R1_FB31 CAN_F1R1_FB31_Msk /*!<Filter bit 31 */
AnnaBridge 189:f392fc9709a3 3656
AnnaBridge 189:f392fc9709a3 3657 /******************* Bit definition for CAN_F2R1 register *******************/
AnnaBridge 189:f392fc9709a3 3658 #define CAN_F2R1_FB0_Pos (0U)
AnnaBridge 189:f392fc9709a3 3659 #define CAN_F2R1_FB0_Msk (0x1U << CAN_F2R1_FB0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 3660 #define CAN_F2R1_FB0 CAN_F2R1_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 189:f392fc9709a3 3661 #define CAN_F2R1_FB1_Pos (1U)
AnnaBridge 189:f392fc9709a3 3662 #define CAN_F2R1_FB1_Msk (0x1U << CAN_F2R1_FB1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 3663 #define CAN_F2R1_FB1 CAN_F2R1_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 189:f392fc9709a3 3664 #define CAN_F2R1_FB2_Pos (2U)
AnnaBridge 189:f392fc9709a3 3665 #define CAN_F2R1_FB2_Msk (0x1U << CAN_F2R1_FB2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 3666 #define CAN_F2R1_FB2 CAN_F2R1_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 189:f392fc9709a3 3667 #define CAN_F2R1_FB3_Pos (3U)
AnnaBridge 189:f392fc9709a3 3668 #define CAN_F2R1_FB3_Msk (0x1U << CAN_F2R1_FB3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 3669 #define CAN_F2R1_FB3 CAN_F2R1_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 189:f392fc9709a3 3670 #define CAN_F2R1_FB4_Pos (4U)
AnnaBridge 189:f392fc9709a3 3671 #define CAN_F2R1_FB4_Msk (0x1U << CAN_F2R1_FB4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 3672 #define CAN_F2R1_FB4 CAN_F2R1_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 189:f392fc9709a3 3673 #define CAN_F2R1_FB5_Pos (5U)
AnnaBridge 189:f392fc9709a3 3674 #define CAN_F2R1_FB5_Msk (0x1U << CAN_F2R1_FB5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 3675 #define CAN_F2R1_FB5 CAN_F2R1_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 189:f392fc9709a3 3676 #define CAN_F2R1_FB6_Pos (6U)
AnnaBridge 189:f392fc9709a3 3677 #define CAN_F2R1_FB6_Msk (0x1U << CAN_F2R1_FB6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 3678 #define CAN_F2R1_FB6 CAN_F2R1_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 189:f392fc9709a3 3679 #define CAN_F2R1_FB7_Pos (7U)
AnnaBridge 189:f392fc9709a3 3680 #define CAN_F2R1_FB7_Msk (0x1U << CAN_F2R1_FB7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 3681 #define CAN_F2R1_FB7 CAN_F2R1_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 189:f392fc9709a3 3682 #define CAN_F2R1_FB8_Pos (8U)
AnnaBridge 189:f392fc9709a3 3683 #define CAN_F2R1_FB8_Msk (0x1U << CAN_F2R1_FB8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 3684 #define CAN_F2R1_FB8 CAN_F2R1_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 189:f392fc9709a3 3685 #define CAN_F2R1_FB9_Pos (9U)
AnnaBridge 189:f392fc9709a3 3686 #define CAN_F2R1_FB9_Msk (0x1U << CAN_F2R1_FB9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 3687 #define CAN_F2R1_FB9 CAN_F2R1_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 189:f392fc9709a3 3688 #define CAN_F2R1_FB10_Pos (10U)
AnnaBridge 189:f392fc9709a3 3689 #define CAN_F2R1_FB10_Msk (0x1U << CAN_F2R1_FB10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 3690 #define CAN_F2R1_FB10 CAN_F2R1_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 189:f392fc9709a3 3691 #define CAN_F2R1_FB11_Pos (11U)
AnnaBridge 189:f392fc9709a3 3692 #define CAN_F2R1_FB11_Msk (0x1U << CAN_F2R1_FB11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 3693 #define CAN_F2R1_FB11 CAN_F2R1_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 189:f392fc9709a3 3694 #define CAN_F2R1_FB12_Pos (12U)
AnnaBridge 189:f392fc9709a3 3695 #define CAN_F2R1_FB12_Msk (0x1U << CAN_F2R1_FB12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 3696 #define CAN_F2R1_FB12 CAN_F2R1_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 189:f392fc9709a3 3697 #define CAN_F2R1_FB13_Pos (13U)
AnnaBridge 189:f392fc9709a3 3698 #define CAN_F2R1_FB13_Msk (0x1U << CAN_F2R1_FB13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 3699 #define CAN_F2R1_FB13 CAN_F2R1_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 189:f392fc9709a3 3700 #define CAN_F2R1_FB14_Pos (14U)
AnnaBridge 189:f392fc9709a3 3701 #define CAN_F2R1_FB14_Msk (0x1U << CAN_F2R1_FB14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 3702 #define CAN_F2R1_FB14 CAN_F2R1_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 189:f392fc9709a3 3703 #define CAN_F2R1_FB15_Pos (15U)
AnnaBridge 189:f392fc9709a3 3704 #define CAN_F2R1_FB15_Msk (0x1U << CAN_F2R1_FB15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 3705 #define CAN_F2R1_FB15 CAN_F2R1_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 189:f392fc9709a3 3706 #define CAN_F2R1_FB16_Pos (16U)
AnnaBridge 189:f392fc9709a3 3707 #define CAN_F2R1_FB16_Msk (0x1U << CAN_F2R1_FB16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 3708 #define CAN_F2R1_FB16 CAN_F2R1_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 189:f392fc9709a3 3709 #define CAN_F2R1_FB17_Pos (17U)
AnnaBridge 189:f392fc9709a3 3710 #define CAN_F2R1_FB17_Msk (0x1U << CAN_F2R1_FB17_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 3711 #define CAN_F2R1_FB17 CAN_F2R1_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 189:f392fc9709a3 3712 #define CAN_F2R1_FB18_Pos (18U)
AnnaBridge 189:f392fc9709a3 3713 #define CAN_F2R1_FB18_Msk (0x1U << CAN_F2R1_FB18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 3714 #define CAN_F2R1_FB18 CAN_F2R1_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 189:f392fc9709a3 3715 #define CAN_F2R1_FB19_Pos (19U)
AnnaBridge 189:f392fc9709a3 3716 #define CAN_F2R1_FB19_Msk (0x1U << CAN_F2R1_FB19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 3717 #define CAN_F2R1_FB19 CAN_F2R1_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 189:f392fc9709a3 3718 #define CAN_F2R1_FB20_Pos (20U)
AnnaBridge 189:f392fc9709a3 3719 #define CAN_F2R1_FB20_Msk (0x1U << CAN_F2R1_FB20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 3720 #define CAN_F2R1_FB20 CAN_F2R1_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 189:f392fc9709a3 3721 #define CAN_F2R1_FB21_Pos (21U)
AnnaBridge 189:f392fc9709a3 3722 #define CAN_F2R1_FB21_Msk (0x1U << CAN_F2R1_FB21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 3723 #define CAN_F2R1_FB21 CAN_F2R1_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 189:f392fc9709a3 3724 #define CAN_F2R1_FB22_Pos (22U)
AnnaBridge 189:f392fc9709a3 3725 #define CAN_F2R1_FB22_Msk (0x1U << CAN_F2R1_FB22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 3726 #define CAN_F2R1_FB22 CAN_F2R1_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 189:f392fc9709a3 3727 #define CAN_F2R1_FB23_Pos (23U)
AnnaBridge 189:f392fc9709a3 3728 #define CAN_F2R1_FB23_Msk (0x1U << CAN_F2R1_FB23_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 3729 #define CAN_F2R1_FB23 CAN_F2R1_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 189:f392fc9709a3 3730 #define CAN_F2R1_FB24_Pos (24U)
AnnaBridge 189:f392fc9709a3 3731 #define CAN_F2R1_FB24_Msk (0x1U << CAN_F2R1_FB24_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 3732 #define CAN_F2R1_FB24 CAN_F2R1_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 189:f392fc9709a3 3733 #define CAN_F2R1_FB25_Pos (25U)
AnnaBridge 189:f392fc9709a3 3734 #define CAN_F2R1_FB25_Msk (0x1U << CAN_F2R1_FB25_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 3735 #define CAN_F2R1_FB25 CAN_F2R1_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 189:f392fc9709a3 3736 #define CAN_F2R1_FB26_Pos (26U)
AnnaBridge 189:f392fc9709a3 3737 #define CAN_F2R1_FB26_Msk (0x1U << CAN_F2R1_FB26_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 3738 #define CAN_F2R1_FB26 CAN_F2R1_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 189:f392fc9709a3 3739 #define CAN_F2R1_FB27_Pos (27U)
AnnaBridge 189:f392fc9709a3 3740 #define CAN_F2R1_FB27_Msk (0x1U << CAN_F2R1_FB27_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 3741 #define CAN_F2R1_FB27 CAN_F2R1_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 189:f392fc9709a3 3742 #define CAN_F2R1_FB28_Pos (28U)
AnnaBridge 189:f392fc9709a3 3743 #define CAN_F2R1_FB28_Msk (0x1U << CAN_F2R1_FB28_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 3744 #define CAN_F2R1_FB28 CAN_F2R1_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 189:f392fc9709a3 3745 #define CAN_F2R1_FB29_Pos (29U)
AnnaBridge 189:f392fc9709a3 3746 #define CAN_F2R1_FB29_Msk (0x1U << CAN_F2R1_FB29_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 3747 #define CAN_F2R1_FB29 CAN_F2R1_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 189:f392fc9709a3 3748 #define CAN_F2R1_FB30_Pos (30U)
AnnaBridge 189:f392fc9709a3 3749 #define CAN_F2R1_FB30_Msk (0x1U << CAN_F2R1_FB30_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 3750 #define CAN_F2R1_FB30 CAN_F2R1_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 189:f392fc9709a3 3751 #define CAN_F2R1_FB31_Pos (31U)
AnnaBridge 189:f392fc9709a3 3752 #define CAN_F2R1_FB31_Msk (0x1U << CAN_F2R1_FB31_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 3753 #define CAN_F2R1_FB31 CAN_F2R1_FB31_Msk /*!<Filter bit 31 */
AnnaBridge 189:f392fc9709a3 3754
AnnaBridge 189:f392fc9709a3 3755 /******************* Bit definition for CAN_F3R1 register *******************/
AnnaBridge 189:f392fc9709a3 3756 #define CAN_F3R1_FB0_Pos (0U)
AnnaBridge 189:f392fc9709a3 3757 #define CAN_F3R1_FB0_Msk (0x1U << CAN_F3R1_FB0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 3758 #define CAN_F3R1_FB0 CAN_F3R1_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 189:f392fc9709a3 3759 #define CAN_F3R1_FB1_Pos (1U)
AnnaBridge 189:f392fc9709a3 3760 #define CAN_F3R1_FB1_Msk (0x1U << CAN_F3R1_FB1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 3761 #define CAN_F3R1_FB1 CAN_F3R1_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 189:f392fc9709a3 3762 #define CAN_F3R1_FB2_Pos (2U)
AnnaBridge 189:f392fc9709a3 3763 #define CAN_F3R1_FB2_Msk (0x1U << CAN_F3R1_FB2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 3764 #define CAN_F3R1_FB2 CAN_F3R1_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 189:f392fc9709a3 3765 #define CAN_F3R1_FB3_Pos (3U)
AnnaBridge 189:f392fc9709a3 3766 #define CAN_F3R1_FB3_Msk (0x1U << CAN_F3R1_FB3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 3767 #define CAN_F3R1_FB3 CAN_F3R1_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 189:f392fc9709a3 3768 #define CAN_F3R1_FB4_Pos (4U)
AnnaBridge 189:f392fc9709a3 3769 #define CAN_F3R1_FB4_Msk (0x1U << CAN_F3R1_FB4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 3770 #define CAN_F3R1_FB4 CAN_F3R1_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 189:f392fc9709a3 3771 #define CAN_F3R1_FB5_Pos (5U)
AnnaBridge 189:f392fc9709a3 3772 #define CAN_F3R1_FB5_Msk (0x1U << CAN_F3R1_FB5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 3773 #define CAN_F3R1_FB5 CAN_F3R1_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 189:f392fc9709a3 3774 #define CAN_F3R1_FB6_Pos (6U)
AnnaBridge 189:f392fc9709a3 3775 #define CAN_F3R1_FB6_Msk (0x1U << CAN_F3R1_FB6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 3776 #define CAN_F3R1_FB6 CAN_F3R1_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 189:f392fc9709a3 3777 #define CAN_F3R1_FB7_Pos (7U)
AnnaBridge 189:f392fc9709a3 3778 #define CAN_F3R1_FB7_Msk (0x1U << CAN_F3R1_FB7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 3779 #define CAN_F3R1_FB7 CAN_F3R1_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 189:f392fc9709a3 3780 #define CAN_F3R1_FB8_Pos (8U)
AnnaBridge 189:f392fc9709a3 3781 #define CAN_F3R1_FB8_Msk (0x1U << CAN_F3R1_FB8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 3782 #define CAN_F3R1_FB8 CAN_F3R1_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 189:f392fc9709a3 3783 #define CAN_F3R1_FB9_Pos (9U)
AnnaBridge 189:f392fc9709a3 3784 #define CAN_F3R1_FB9_Msk (0x1U << CAN_F3R1_FB9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 3785 #define CAN_F3R1_FB9 CAN_F3R1_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 189:f392fc9709a3 3786 #define CAN_F3R1_FB10_Pos (10U)
AnnaBridge 189:f392fc9709a3 3787 #define CAN_F3R1_FB10_Msk (0x1U << CAN_F3R1_FB10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 3788 #define CAN_F3R1_FB10 CAN_F3R1_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 189:f392fc9709a3 3789 #define CAN_F3R1_FB11_Pos (11U)
AnnaBridge 189:f392fc9709a3 3790 #define CAN_F3R1_FB11_Msk (0x1U << CAN_F3R1_FB11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 3791 #define CAN_F3R1_FB11 CAN_F3R1_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 189:f392fc9709a3 3792 #define CAN_F3R1_FB12_Pos (12U)
AnnaBridge 189:f392fc9709a3 3793 #define CAN_F3R1_FB12_Msk (0x1U << CAN_F3R1_FB12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 3794 #define CAN_F3R1_FB12 CAN_F3R1_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 189:f392fc9709a3 3795 #define CAN_F3R1_FB13_Pos (13U)
AnnaBridge 189:f392fc9709a3 3796 #define CAN_F3R1_FB13_Msk (0x1U << CAN_F3R1_FB13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 3797 #define CAN_F3R1_FB13 CAN_F3R1_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 189:f392fc9709a3 3798 #define CAN_F3R1_FB14_Pos (14U)
AnnaBridge 189:f392fc9709a3 3799 #define CAN_F3R1_FB14_Msk (0x1U << CAN_F3R1_FB14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 3800 #define CAN_F3R1_FB14 CAN_F3R1_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 189:f392fc9709a3 3801 #define CAN_F3R1_FB15_Pos (15U)
AnnaBridge 189:f392fc9709a3 3802 #define CAN_F3R1_FB15_Msk (0x1U << CAN_F3R1_FB15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 3803 #define CAN_F3R1_FB15 CAN_F3R1_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 189:f392fc9709a3 3804 #define CAN_F3R1_FB16_Pos (16U)
AnnaBridge 189:f392fc9709a3 3805 #define CAN_F3R1_FB16_Msk (0x1U << CAN_F3R1_FB16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 3806 #define CAN_F3R1_FB16 CAN_F3R1_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 189:f392fc9709a3 3807 #define CAN_F3R1_FB17_Pos (17U)
AnnaBridge 189:f392fc9709a3 3808 #define CAN_F3R1_FB17_Msk (0x1U << CAN_F3R1_FB17_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 3809 #define CAN_F3R1_FB17 CAN_F3R1_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 189:f392fc9709a3 3810 #define CAN_F3R1_FB18_Pos (18U)
AnnaBridge 189:f392fc9709a3 3811 #define CAN_F3R1_FB18_Msk (0x1U << CAN_F3R1_FB18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 3812 #define CAN_F3R1_FB18 CAN_F3R1_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 189:f392fc9709a3 3813 #define CAN_F3R1_FB19_Pos (19U)
AnnaBridge 189:f392fc9709a3 3814 #define CAN_F3R1_FB19_Msk (0x1U << CAN_F3R1_FB19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 3815 #define CAN_F3R1_FB19 CAN_F3R1_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 189:f392fc9709a3 3816 #define CAN_F3R1_FB20_Pos (20U)
AnnaBridge 189:f392fc9709a3 3817 #define CAN_F3R1_FB20_Msk (0x1U << CAN_F3R1_FB20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 3818 #define CAN_F3R1_FB20 CAN_F3R1_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 189:f392fc9709a3 3819 #define CAN_F3R1_FB21_Pos (21U)
AnnaBridge 189:f392fc9709a3 3820 #define CAN_F3R1_FB21_Msk (0x1U << CAN_F3R1_FB21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 3821 #define CAN_F3R1_FB21 CAN_F3R1_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 189:f392fc9709a3 3822 #define CAN_F3R1_FB22_Pos (22U)
AnnaBridge 189:f392fc9709a3 3823 #define CAN_F3R1_FB22_Msk (0x1U << CAN_F3R1_FB22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 3824 #define CAN_F3R1_FB22 CAN_F3R1_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 189:f392fc9709a3 3825 #define CAN_F3R1_FB23_Pos (23U)
AnnaBridge 189:f392fc9709a3 3826 #define CAN_F3R1_FB23_Msk (0x1U << CAN_F3R1_FB23_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 3827 #define CAN_F3R1_FB23 CAN_F3R1_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 189:f392fc9709a3 3828 #define CAN_F3R1_FB24_Pos (24U)
AnnaBridge 189:f392fc9709a3 3829 #define CAN_F3R1_FB24_Msk (0x1U << CAN_F3R1_FB24_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 3830 #define CAN_F3R1_FB24 CAN_F3R1_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 189:f392fc9709a3 3831 #define CAN_F3R1_FB25_Pos (25U)
AnnaBridge 189:f392fc9709a3 3832 #define CAN_F3R1_FB25_Msk (0x1U << CAN_F3R1_FB25_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 3833 #define CAN_F3R1_FB25 CAN_F3R1_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 189:f392fc9709a3 3834 #define CAN_F3R1_FB26_Pos (26U)
AnnaBridge 189:f392fc9709a3 3835 #define CAN_F3R1_FB26_Msk (0x1U << CAN_F3R1_FB26_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 3836 #define CAN_F3R1_FB26 CAN_F3R1_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 189:f392fc9709a3 3837 #define CAN_F3R1_FB27_Pos (27U)
AnnaBridge 189:f392fc9709a3 3838 #define CAN_F3R1_FB27_Msk (0x1U << CAN_F3R1_FB27_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 3839 #define CAN_F3R1_FB27 CAN_F3R1_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 189:f392fc9709a3 3840 #define CAN_F3R1_FB28_Pos (28U)
AnnaBridge 189:f392fc9709a3 3841 #define CAN_F3R1_FB28_Msk (0x1U << CAN_F3R1_FB28_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 3842 #define CAN_F3R1_FB28 CAN_F3R1_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 189:f392fc9709a3 3843 #define CAN_F3R1_FB29_Pos (29U)
AnnaBridge 189:f392fc9709a3 3844 #define CAN_F3R1_FB29_Msk (0x1U << CAN_F3R1_FB29_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 3845 #define CAN_F3R1_FB29 CAN_F3R1_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 189:f392fc9709a3 3846 #define CAN_F3R1_FB30_Pos (30U)
AnnaBridge 189:f392fc9709a3 3847 #define CAN_F3R1_FB30_Msk (0x1U << CAN_F3R1_FB30_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 3848 #define CAN_F3R1_FB30 CAN_F3R1_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 189:f392fc9709a3 3849 #define CAN_F3R1_FB31_Pos (31U)
AnnaBridge 189:f392fc9709a3 3850 #define CAN_F3R1_FB31_Msk (0x1U << CAN_F3R1_FB31_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 3851 #define CAN_F3R1_FB31 CAN_F3R1_FB31_Msk /*!<Filter bit 31 */
AnnaBridge 189:f392fc9709a3 3852
AnnaBridge 189:f392fc9709a3 3853 /******************* Bit definition for CAN_F4R1 register *******************/
AnnaBridge 189:f392fc9709a3 3854 #define CAN_F4R1_FB0_Pos (0U)
AnnaBridge 189:f392fc9709a3 3855 #define CAN_F4R1_FB0_Msk (0x1U << CAN_F4R1_FB0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 3856 #define CAN_F4R1_FB0 CAN_F4R1_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 189:f392fc9709a3 3857 #define CAN_F4R1_FB1_Pos (1U)
AnnaBridge 189:f392fc9709a3 3858 #define CAN_F4R1_FB1_Msk (0x1U << CAN_F4R1_FB1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 3859 #define CAN_F4R1_FB1 CAN_F4R1_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 189:f392fc9709a3 3860 #define CAN_F4R1_FB2_Pos (2U)
AnnaBridge 189:f392fc9709a3 3861 #define CAN_F4R1_FB2_Msk (0x1U << CAN_F4R1_FB2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 3862 #define CAN_F4R1_FB2 CAN_F4R1_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 189:f392fc9709a3 3863 #define CAN_F4R1_FB3_Pos (3U)
AnnaBridge 189:f392fc9709a3 3864 #define CAN_F4R1_FB3_Msk (0x1U << CAN_F4R1_FB3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 3865 #define CAN_F4R1_FB3 CAN_F4R1_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 189:f392fc9709a3 3866 #define CAN_F4R1_FB4_Pos (4U)
AnnaBridge 189:f392fc9709a3 3867 #define CAN_F4R1_FB4_Msk (0x1U << CAN_F4R1_FB4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 3868 #define CAN_F4R1_FB4 CAN_F4R1_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 189:f392fc9709a3 3869 #define CAN_F4R1_FB5_Pos (5U)
AnnaBridge 189:f392fc9709a3 3870 #define CAN_F4R1_FB5_Msk (0x1U << CAN_F4R1_FB5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 3871 #define CAN_F4R1_FB5 CAN_F4R1_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 189:f392fc9709a3 3872 #define CAN_F4R1_FB6_Pos (6U)
AnnaBridge 189:f392fc9709a3 3873 #define CAN_F4R1_FB6_Msk (0x1U << CAN_F4R1_FB6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 3874 #define CAN_F4R1_FB6 CAN_F4R1_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 189:f392fc9709a3 3875 #define CAN_F4R1_FB7_Pos (7U)
AnnaBridge 189:f392fc9709a3 3876 #define CAN_F4R1_FB7_Msk (0x1U << CAN_F4R1_FB7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 3877 #define CAN_F4R1_FB7 CAN_F4R1_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 189:f392fc9709a3 3878 #define CAN_F4R1_FB8_Pos (8U)
AnnaBridge 189:f392fc9709a3 3879 #define CAN_F4R1_FB8_Msk (0x1U << CAN_F4R1_FB8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 3880 #define CAN_F4R1_FB8 CAN_F4R1_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 189:f392fc9709a3 3881 #define CAN_F4R1_FB9_Pos (9U)
AnnaBridge 189:f392fc9709a3 3882 #define CAN_F4R1_FB9_Msk (0x1U << CAN_F4R1_FB9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 3883 #define CAN_F4R1_FB9 CAN_F4R1_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 189:f392fc9709a3 3884 #define CAN_F4R1_FB10_Pos (10U)
AnnaBridge 189:f392fc9709a3 3885 #define CAN_F4R1_FB10_Msk (0x1U << CAN_F4R1_FB10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 3886 #define CAN_F4R1_FB10 CAN_F4R1_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 189:f392fc9709a3 3887 #define CAN_F4R1_FB11_Pos (11U)
AnnaBridge 189:f392fc9709a3 3888 #define CAN_F4R1_FB11_Msk (0x1U << CAN_F4R1_FB11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 3889 #define CAN_F4R1_FB11 CAN_F4R1_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 189:f392fc9709a3 3890 #define CAN_F4R1_FB12_Pos (12U)
AnnaBridge 189:f392fc9709a3 3891 #define CAN_F4R1_FB12_Msk (0x1U << CAN_F4R1_FB12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 3892 #define CAN_F4R1_FB12 CAN_F4R1_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 189:f392fc9709a3 3893 #define CAN_F4R1_FB13_Pos (13U)
AnnaBridge 189:f392fc9709a3 3894 #define CAN_F4R1_FB13_Msk (0x1U << CAN_F4R1_FB13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 3895 #define CAN_F4R1_FB13 CAN_F4R1_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 189:f392fc9709a3 3896 #define CAN_F4R1_FB14_Pos (14U)
AnnaBridge 189:f392fc9709a3 3897 #define CAN_F4R1_FB14_Msk (0x1U << CAN_F4R1_FB14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 3898 #define CAN_F4R1_FB14 CAN_F4R1_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 189:f392fc9709a3 3899 #define CAN_F4R1_FB15_Pos (15U)
AnnaBridge 189:f392fc9709a3 3900 #define CAN_F4R1_FB15_Msk (0x1U << CAN_F4R1_FB15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 3901 #define CAN_F4R1_FB15 CAN_F4R1_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 189:f392fc9709a3 3902 #define CAN_F4R1_FB16_Pos (16U)
AnnaBridge 189:f392fc9709a3 3903 #define CAN_F4R1_FB16_Msk (0x1U << CAN_F4R1_FB16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 3904 #define CAN_F4R1_FB16 CAN_F4R1_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 189:f392fc9709a3 3905 #define CAN_F4R1_FB17_Pos (17U)
AnnaBridge 189:f392fc9709a3 3906 #define CAN_F4R1_FB17_Msk (0x1U << CAN_F4R1_FB17_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 3907 #define CAN_F4R1_FB17 CAN_F4R1_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 189:f392fc9709a3 3908 #define CAN_F4R1_FB18_Pos (18U)
AnnaBridge 189:f392fc9709a3 3909 #define CAN_F4R1_FB18_Msk (0x1U << CAN_F4R1_FB18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 3910 #define CAN_F4R1_FB18 CAN_F4R1_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 189:f392fc9709a3 3911 #define CAN_F4R1_FB19_Pos (19U)
AnnaBridge 189:f392fc9709a3 3912 #define CAN_F4R1_FB19_Msk (0x1U << CAN_F4R1_FB19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 3913 #define CAN_F4R1_FB19 CAN_F4R1_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 189:f392fc9709a3 3914 #define CAN_F4R1_FB20_Pos (20U)
AnnaBridge 189:f392fc9709a3 3915 #define CAN_F4R1_FB20_Msk (0x1U << CAN_F4R1_FB20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 3916 #define CAN_F4R1_FB20 CAN_F4R1_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 189:f392fc9709a3 3917 #define CAN_F4R1_FB21_Pos (21U)
AnnaBridge 189:f392fc9709a3 3918 #define CAN_F4R1_FB21_Msk (0x1U << CAN_F4R1_FB21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 3919 #define CAN_F4R1_FB21 CAN_F4R1_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 189:f392fc9709a3 3920 #define CAN_F4R1_FB22_Pos (22U)
AnnaBridge 189:f392fc9709a3 3921 #define CAN_F4R1_FB22_Msk (0x1U << CAN_F4R1_FB22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 3922 #define CAN_F4R1_FB22 CAN_F4R1_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 189:f392fc9709a3 3923 #define CAN_F4R1_FB23_Pos (23U)
AnnaBridge 189:f392fc9709a3 3924 #define CAN_F4R1_FB23_Msk (0x1U << CAN_F4R1_FB23_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 3925 #define CAN_F4R1_FB23 CAN_F4R1_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 189:f392fc9709a3 3926 #define CAN_F4R1_FB24_Pos (24U)
AnnaBridge 189:f392fc9709a3 3927 #define CAN_F4R1_FB24_Msk (0x1U << CAN_F4R1_FB24_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 3928 #define CAN_F4R1_FB24 CAN_F4R1_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 189:f392fc9709a3 3929 #define CAN_F4R1_FB25_Pos (25U)
AnnaBridge 189:f392fc9709a3 3930 #define CAN_F4R1_FB25_Msk (0x1U << CAN_F4R1_FB25_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 3931 #define CAN_F4R1_FB25 CAN_F4R1_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 189:f392fc9709a3 3932 #define CAN_F4R1_FB26_Pos (26U)
AnnaBridge 189:f392fc9709a3 3933 #define CAN_F4R1_FB26_Msk (0x1U << CAN_F4R1_FB26_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 3934 #define CAN_F4R1_FB26 CAN_F4R1_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 189:f392fc9709a3 3935 #define CAN_F4R1_FB27_Pos (27U)
AnnaBridge 189:f392fc9709a3 3936 #define CAN_F4R1_FB27_Msk (0x1U << CAN_F4R1_FB27_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 3937 #define CAN_F4R1_FB27 CAN_F4R1_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 189:f392fc9709a3 3938 #define CAN_F4R1_FB28_Pos (28U)
AnnaBridge 189:f392fc9709a3 3939 #define CAN_F4R1_FB28_Msk (0x1U << CAN_F4R1_FB28_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 3940 #define CAN_F4R1_FB28 CAN_F4R1_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 189:f392fc9709a3 3941 #define CAN_F4R1_FB29_Pos (29U)
AnnaBridge 189:f392fc9709a3 3942 #define CAN_F4R1_FB29_Msk (0x1U << CAN_F4R1_FB29_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 3943 #define CAN_F4R1_FB29 CAN_F4R1_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 189:f392fc9709a3 3944 #define CAN_F4R1_FB30_Pos (30U)
AnnaBridge 189:f392fc9709a3 3945 #define CAN_F4R1_FB30_Msk (0x1U << CAN_F4R1_FB30_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 3946 #define CAN_F4R1_FB30 CAN_F4R1_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 189:f392fc9709a3 3947 #define CAN_F4R1_FB31_Pos (31U)
AnnaBridge 189:f392fc9709a3 3948 #define CAN_F4R1_FB31_Msk (0x1U << CAN_F4R1_FB31_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 3949 #define CAN_F4R1_FB31 CAN_F4R1_FB31_Msk /*!<Filter bit 31 */
AnnaBridge 189:f392fc9709a3 3950
AnnaBridge 189:f392fc9709a3 3951 /******************* Bit definition for CAN_F5R1 register *******************/
AnnaBridge 189:f392fc9709a3 3952 #define CAN_F5R1_FB0_Pos (0U)
AnnaBridge 189:f392fc9709a3 3953 #define CAN_F5R1_FB0_Msk (0x1U << CAN_F5R1_FB0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 3954 #define CAN_F5R1_FB0 CAN_F5R1_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 189:f392fc9709a3 3955 #define CAN_F5R1_FB1_Pos (1U)
AnnaBridge 189:f392fc9709a3 3956 #define CAN_F5R1_FB1_Msk (0x1U << CAN_F5R1_FB1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 3957 #define CAN_F5R1_FB1 CAN_F5R1_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 189:f392fc9709a3 3958 #define CAN_F5R1_FB2_Pos (2U)
AnnaBridge 189:f392fc9709a3 3959 #define CAN_F5R1_FB2_Msk (0x1U << CAN_F5R1_FB2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 3960 #define CAN_F5R1_FB2 CAN_F5R1_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 189:f392fc9709a3 3961 #define CAN_F5R1_FB3_Pos (3U)
AnnaBridge 189:f392fc9709a3 3962 #define CAN_F5R1_FB3_Msk (0x1U << CAN_F5R1_FB3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 3963 #define CAN_F5R1_FB3 CAN_F5R1_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 189:f392fc9709a3 3964 #define CAN_F5R1_FB4_Pos (4U)
AnnaBridge 189:f392fc9709a3 3965 #define CAN_F5R1_FB4_Msk (0x1U << CAN_F5R1_FB4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 3966 #define CAN_F5R1_FB4 CAN_F5R1_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 189:f392fc9709a3 3967 #define CAN_F5R1_FB5_Pos (5U)
AnnaBridge 189:f392fc9709a3 3968 #define CAN_F5R1_FB5_Msk (0x1U << CAN_F5R1_FB5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 3969 #define CAN_F5R1_FB5 CAN_F5R1_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 189:f392fc9709a3 3970 #define CAN_F5R1_FB6_Pos (6U)
AnnaBridge 189:f392fc9709a3 3971 #define CAN_F5R1_FB6_Msk (0x1U << CAN_F5R1_FB6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 3972 #define CAN_F5R1_FB6 CAN_F5R1_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 189:f392fc9709a3 3973 #define CAN_F5R1_FB7_Pos (7U)
AnnaBridge 189:f392fc9709a3 3974 #define CAN_F5R1_FB7_Msk (0x1U << CAN_F5R1_FB7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 3975 #define CAN_F5R1_FB7 CAN_F5R1_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 189:f392fc9709a3 3976 #define CAN_F5R1_FB8_Pos (8U)
AnnaBridge 189:f392fc9709a3 3977 #define CAN_F5R1_FB8_Msk (0x1U << CAN_F5R1_FB8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 3978 #define CAN_F5R1_FB8 CAN_F5R1_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 189:f392fc9709a3 3979 #define CAN_F5R1_FB9_Pos (9U)
AnnaBridge 189:f392fc9709a3 3980 #define CAN_F5R1_FB9_Msk (0x1U << CAN_F5R1_FB9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 3981 #define CAN_F5R1_FB9 CAN_F5R1_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 189:f392fc9709a3 3982 #define CAN_F5R1_FB10_Pos (10U)
AnnaBridge 189:f392fc9709a3 3983 #define CAN_F5R1_FB10_Msk (0x1U << CAN_F5R1_FB10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 3984 #define CAN_F5R1_FB10 CAN_F5R1_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 189:f392fc9709a3 3985 #define CAN_F5R1_FB11_Pos (11U)
AnnaBridge 189:f392fc9709a3 3986 #define CAN_F5R1_FB11_Msk (0x1U << CAN_F5R1_FB11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 3987 #define CAN_F5R1_FB11 CAN_F5R1_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 189:f392fc9709a3 3988 #define CAN_F5R1_FB12_Pos (12U)
AnnaBridge 189:f392fc9709a3 3989 #define CAN_F5R1_FB12_Msk (0x1U << CAN_F5R1_FB12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 3990 #define CAN_F5R1_FB12 CAN_F5R1_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 189:f392fc9709a3 3991 #define CAN_F5R1_FB13_Pos (13U)
AnnaBridge 189:f392fc9709a3 3992 #define CAN_F5R1_FB13_Msk (0x1U << CAN_F5R1_FB13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 3993 #define CAN_F5R1_FB13 CAN_F5R1_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 189:f392fc9709a3 3994 #define CAN_F5R1_FB14_Pos (14U)
AnnaBridge 189:f392fc9709a3 3995 #define CAN_F5R1_FB14_Msk (0x1U << CAN_F5R1_FB14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 3996 #define CAN_F5R1_FB14 CAN_F5R1_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 189:f392fc9709a3 3997 #define CAN_F5R1_FB15_Pos (15U)
AnnaBridge 189:f392fc9709a3 3998 #define CAN_F5R1_FB15_Msk (0x1U << CAN_F5R1_FB15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 3999 #define CAN_F5R1_FB15 CAN_F5R1_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 189:f392fc9709a3 4000 #define CAN_F5R1_FB16_Pos (16U)
AnnaBridge 189:f392fc9709a3 4001 #define CAN_F5R1_FB16_Msk (0x1U << CAN_F5R1_FB16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 4002 #define CAN_F5R1_FB16 CAN_F5R1_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 189:f392fc9709a3 4003 #define CAN_F5R1_FB17_Pos (17U)
AnnaBridge 189:f392fc9709a3 4004 #define CAN_F5R1_FB17_Msk (0x1U << CAN_F5R1_FB17_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 4005 #define CAN_F5R1_FB17 CAN_F5R1_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 189:f392fc9709a3 4006 #define CAN_F5R1_FB18_Pos (18U)
AnnaBridge 189:f392fc9709a3 4007 #define CAN_F5R1_FB18_Msk (0x1U << CAN_F5R1_FB18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 4008 #define CAN_F5R1_FB18 CAN_F5R1_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 189:f392fc9709a3 4009 #define CAN_F5R1_FB19_Pos (19U)
AnnaBridge 189:f392fc9709a3 4010 #define CAN_F5R1_FB19_Msk (0x1U << CAN_F5R1_FB19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 4011 #define CAN_F5R1_FB19 CAN_F5R1_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 189:f392fc9709a3 4012 #define CAN_F5R1_FB20_Pos (20U)
AnnaBridge 189:f392fc9709a3 4013 #define CAN_F5R1_FB20_Msk (0x1U << CAN_F5R1_FB20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 4014 #define CAN_F5R1_FB20 CAN_F5R1_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 189:f392fc9709a3 4015 #define CAN_F5R1_FB21_Pos (21U)
AnnaBridge 189:f392fc9709a3 4016 #define CAN_F5R1_FB21_Msk (0x1U << CAN_F5R1_FB21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 4017 #define CAN_F5R1_FB21 CAN_F5R1_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 189:f392fc9709a3 4018 #define CAN_F5R1_FB22_Pos (22U)
AnnaBridge 189:f392fc9709a3 4019 #define CAN_F5R1_FB22_Msk (0x1U << CAN_F5R1_FB22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 4020 #define CAN_F5R1_FB22 CAN_F5R1_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 189:f392fc9709a3 4021 #define CAN_F5R1_FB23_Pos (23U)
AnnaBridge 189:f392fc9709a3 4022 #define CAN_F5R1_FB23_Msk (0x1U << CAN_F5R1_FB23_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 4023 #define CAN_F5R1_FB23 CAN_F5R1_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 189:f392fc9709a3 4024 #define CAN_F5R1_FB24_Pos (24U)
AnnaBridge 189:f392fc9709a3 4025 #define CAN_F5R1_FB24_Msk (0x1U << CAN_F5R1_FB24_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 4026 #define CAN_F5R1_FB24 CAN_F5R1_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 189:f392fc9709a3 4027 #define CAN_F5R1_FB25_Pos (25U)
AnnaBridge 189:f392fc9709a3 4028 #define CAN_F5R1_FB25_Msk (0x1U << CAN_F5R1_FB25_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 4029 #define CAN_F5R1_FB25 CAN_F5R1_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 189:f392fc9709a3 4030 #define CAN_F5R1_FB26_Pos (26U)
AnnaBridge 189:f392fc9709a3 4031 #define CAN_F5R1_FB26_Msk (0x1U << CAN_F5R1_FB26_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 4032 #define CAN_F5R1_FB26 CAN_F5R1_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 189:f392fc9709a3 4033 #define CAN_F5R1_FB27_Pos (27U)
AnnaBridge 189:f392fc9709a3 4034 #define CAN_F5R1_FB27_Msk (0x1U << CAN_F5R1_FB27_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 4035 #define CAN_F5R1_FB27 CAN_F5R1_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 189:f392fc9709a3 4036 #define CAN_F5R1_FB28_Pos (28U)
AnnaBridge 189:f392fc9709a3 4037 #define CAN_F5R1_FB28_Msk (0x1U << CAN_F5R1_FB28_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 4038 #define CAN_F5R1_FB28 CAN_F5R1_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 189:f392fc9709a3 4039 #define CAN_F5R1_FB29_Pos (29U)
AnnaBridge 189:f392fc9709a3 4040 #define CAN_F5R1_FB29_Msk (0x1U << CAN_F5R1_FB29_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 4041 #define CAN_F5R1_FB29 CAN_F5R1_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 189:f392fc9709a3 4042 #define CAN_F5R1_FB30_Pos (30U)
AnnaBridge 189:f392fc9709a3 4043 #define CAN_F5R1_FB30_Msk (0x1U << CAN_F5R1_FB30_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 4044 #define CAN_F5R1_FB30 CAN_F5R1_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 189:f392fc9709a3 4045 #define CAN_F5R1_FB31_Pos (31U)
AnnaBridge 189:f392fc9709a3 4046 #define CAN_F5R1_FB31_Msk (0x1U << CAN_F5R1_FB31_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 4047 #define CAN_F5R1_FB31 CAN_F5R1_FB31_Msk /*!<Filter bit 31 */
AnnaBridge 189:f392fc9709a3 4048
AnnaBridge 189:f392fc9709a3 4049 /******************* Bit definition for CAN_F6R1 register *******************/
AnnaBridge 189:f392fc9709a3 4050 #define CAN_F6R1_FB0_Pos (0U)
AnnaBridge 189:f392fc9709a3 4051 #define CAN_F6R1_FB0_Msk (0x1U << CAN_F6R1_FB0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 4052 #define CAN_F6R1_FB0 CAN_F6R1_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 189:f392fc9709a3 4053 #define CAN_F6R1_FB1_Pos (1U)
AnnaBridge 189:f392fc9709a3 4054 #define CAN_F6R1_FB1_Msk (0x1U << CAN_F6R1_FB1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 4055 #define CAN_F6R1_FB1 CAN_F6R1_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 189:f392fc9709a3 4056 #define CAN_F6R1_FB2_Pos (2U)
AnnaBridge 189:f392fc9709a3 4057 #define CAN_F6R1_FB2_Msk (0x1U << CAN_F6R1_FB2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 4058 #define CAN_F6R1_FB2 CAN_F6R1_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 189:f392fc9709a3 4059 #define CAN_F6R1_FB3_Pos (3U)
AnnaBridge 189:f392fc9709a3 4060 #define CAN_F6R1_FB3_Msk (0x1U << CAN_F6R1_FB3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 4061 #define CAN_F6R1_FB3 CAN_F6R1_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 189:f392fc9709a3 4062 #define CAN_F6R1_FB4_Pos (4U)
AnnaBridge 189:f392fc9709a3 4063 #define CAN_F6R1_FB4_Msk (0x1U << CAN_F6R1_FB4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 4064 #define CAN_F6R1_FB4 CAN_F6R1_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 189:f392fc9709a3 4065 #define CAN_F6R1_FB5_Pos (5U)
AnnaBridge 189:f392fc9709a3 4066 #define CAN_F6R1_FB5_Msk (0x1U << CAN_F6R1_FB5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 4067 #define CAN_F6R1_FB5 CAN_F6R1_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 189:f392fc9709a3 4068 #define CAN_F6R1_FB6_Pos (6U)
AnnaBridge 189:f392fc9709a3 4069 #define CAN_F6R1_FB6_Msk (0x1U << CAN_F6R1_FB6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 4070 #define CAN_F6R1_FB6 CAN_F6R1_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 189:f392fc9709a3 4071 #define CAN_F6R1_FB7_Pos (7U)
AnnaBridge 189:f392fc9709a3 4072 #define CAN_F6R1_FB7_Msk (0x1U << CAN_F6R1_FB7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 4073 #define CAN_F6R1_FB7 CAN_F6R1_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 189:f392fc9709a3 4074 #define CAN_F6R1_FB8_Pos (8U)
AnnaBridge 189:f392fc9709a3 4075 #define CAN_F6R1_FB8_Msk (0x1U << CAN_F6R1_FB8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 4076 #define CAN_F6R1_FB8 CAN_F6R1_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 189:f392fc9709a3 4077 #define CAN_F6R1_FB9_Pos (9U)
AnnaBridge 189:f392fc9709a3 4078 #define CAN_F6R1_FB9_Msk (0x1U << CAN_F6R1_FB9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 4079 #define CAN_F6R1_FB9 CAN_F6R1_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 189:f392fc9709a3 4080 #define CAN_F6R1_FB10_Pos (10U)
AnnaBridge 189:f392fc9709a3 4081 #define CAN_F6R1_FB10_Msk (0x1U << CAN_F6R1_FB10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 4082 #define CAN_F6R1_FB10 CAN_F6R1_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 189:f392fc9709a3 4083 #define CAN_F6R1_FB11_Pos (11U)
AnnaBridge 189:f392fc9709a3 4084 #define CAN_F6R1_FB11_Msk (0x1U << CAN_F6R1_FB11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 4085 #define CAN_F6R1_FB11 CAN_F6R1_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 189:f392fc9709a3 4086 #define CAN_F6R1_FB12_Pos (12U)
AnnaBridge 189:f392fc9709a3 4087 #define CAN_F6R1_FB12_Msk (0x1U << CAN_F6R1_FB12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 4088 #define CAN_F6R1_FB12 CAN_F6R1_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 189:f392fc9709a3 4089 #define CAN_F6R1_FB13_Pos (13U)
AnnaBridge 189:f392fc9709a3 4090 #define CAN_F6R1_FB13_Msk (0x1U << CAN_F6R1_FB13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 4091 #define CAN_F6R1_FB13 CAN_F6R1_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 189:f392fc9709a3 4092 #define CAN_F6R1_FB14_Pos (14U)
AnnaBridge 189:f392fc9709a3 4093 #define CAN_F6R1_FB14_Msk (0x1U << CAN_F6R1_FB14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 4094 #define CAN_F6R1_FB14 CAN_F6R1_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 189:f392fc9709a3 4095 #define CAN_F6R1_FB15_Pos (15U)
AnnaBridge 189:f392fc9709a3 4096 #define CAN_F6R1_FB15_Msk (0x1U << CAN_F6R1_FB15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 4097 #define CAN_F6R1_FB15 CAN_F6R1_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 189:f392fc9709a3 4098 #define CAN_F6R1_FB16_Pos (16U)
AnnaBridge 189:f392fc9709a3 4099 #define CAN_F6R1_FB16_Msk (0x1U << CAN_F6R1_FB16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 4100 #define CAN_F6R1_FB16 CAN_F6R1_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 189:f392fc9709a3 4101 #define CAN_F6R1_FB17_Pos (17U)
AnnaBridge 189:f392fc9709a3 4102 #define CAN_F6R1_FB17_Msk (0x1U << CAN_F6R1_FB17_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 4103 #define CAN_F6R1_FB17 CAN_F6R1_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 189:f392fc9709a3 4104 #define CAN_F6R1_FB18_Pos (18U)
AnnaBridge 189:f392fc9709a3 4105 #define CAN_F6R1_FB18_Msk (0x1U << CAN_F6R1_FB18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 4106 #define CAN_F6R1_FB18 CAN_F6R1_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 189:f392fc9709a3 4107 #define CAN_F6R1_FB19_Pos (19U)
AnnaBridge 189:f392fc9709a3 4108 #define CAN_F6R1_FB19_Msk (0x1U << CAN_F6R1_FB19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 4109 #define CAN_F6R1_FB19 CAN_F6R1_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 189:f392fc9709a3 4110 #define CAN_F6R1_FB20_Pos (20U)
AnnaBridge 189:f392fc9709a3 4111 #define CAN_F6R1_FB20_Msk (0x1U << CAN_F6R1_FB20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 4112 #define CAN_F6R1_FB20 CAN_F6R1_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 189:f392fc9709a3 4113 #define CAN_F6R1_FB21_Pos (21U)
AnnaBridge 189:f392fc9709a3 4114 #define CAN_F6R1_FB21_Msk (0x1U << CAN_F6R1_FB21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 4115 #define CAN_F6R1_FB21 CAN_F6R1_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 189:f392fc9709a3 4116 #define CAN_F6R1_FB22_Pos (22U)
AnnaBridge 189:f392fc9709a3 4117 #define CAN_F6R1_FB22_Msk (0x1U << CAN_F6R1_FB22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 4118 #define CAN_F6R1_FB22 CAN_F6R1_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 189:f392fc9709a3 4119 #define CAN_F6R1_FB23_Pos (23U)
AnnaBridge 189:f392fc9709a3 4120 #define CAN_F6R1_FB23_Msk (0x1U << CAN_F6R1_FB23_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 4121 #define CAN_F6R1_FB23 CAN_F6R1_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 189:f392fc9709a3 4122 #define CAN_F6R1_FB24_Pos (24U)
AnnaBridge 189:f392fc9709a3 4123 #define CAN_F6R1_FB24_Msk (0x1U << CAN_F6R1_FB24_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 4124 #define CAN_F6R1_FB24 CAN_F6R1_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 189:f392fc9709a3 4125 #define CAN_F6R1_FB25_Pos (25U)
AnnaBridge 189:f392fc9709a3 4126 #define CAN_F6R1_FB25_Msk (0x1U << CAN_F6R1_FB25_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 4127 #define CAN_F6R1_FB25 CAN_F6R1_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 189:f392fc9709a3 4128 #define CAN_F6R1_FB26_Pos (26U)
AnnaBridge 189:f392fc9709a3 4129 #define CAN_F6R1_FB26_Msk (0x1U << CAN_F6R1_FB26_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 4130 #define CAN_F6R1_FB26 CAN_F6R1_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 189:f392fc9709a3 4131 #define CAN_F6R1_FB27_Pos (27U)
AnnaBridge 189:f392fc9709a3 4132 #define CAN_F6R1_FB27_Msk (0x1U << CAN_F6R1_FB27_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 4133 #define CAN_F6R1_FB27 CAN_F6R1_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 189:f392fc9709a3 4134 #define CAN_F6R1_FB28_Pos (28U)
AnnaBridge 189:f392fc9709a3 4135 #define CAN_F6R1_FB28_Msk (0x1U << CAN_F6R1_FB28_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 4136 #define CAN_F6R1_FB28 CAN_F6R1_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 189:f392fc9709a3 4137 #define CAN_F6R1_FB29_Pos (29U)
AnnaBridge 189:f392fc9709a3 4138 #define CAN_F6R1_FB29_Msk (0x1U << CAN_F6R1_FB29_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 4139 #define CAN_F6R1_FB29 CAN_F6R1_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 189:f392fc9709a3 4140 #define CAN_F6R1_FB30_Pos (30U)
AnnaBridge 189:f392fc9709a3 4141 #define CAN_F6R1_FB30_Msk (0x1U << CAN_F6R1_FB30_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 4142 #define CAN_F6R1_FB30 CAN_F6R1_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 189:f392fc9709a3 4143 #define CAN_F6R1_FB31_Pos (31U)
AnnaBridge 189:f392fc9709a3 4144 #define CAN_F6R1_FB31_Msk (0x1U << CAN_F6R1_FB31_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 4145 #define CAN_F6R1_FB31 CAN_F6R1_FB31_Msk /*!<Filter bit 31 */
AnnaBridge 189:f392fc9709a3 4146
AnnaBridge 189:f392fc9709a3 4147 /******************* Bit definition for CAN_F7R1 register *******************/
AnnaBridge 189:f392fc9709a3 4148 #define CAN_F7R1_FB0_Pos (0U)
AnnaBridge 189:f392fc9709a3 4149 #define CAN_F7R1_FB0_Msk (0x1U << CAN_F7R1_FB0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 4150 #define CAN_F7R1_FB0 CAN_F7R1_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 189:f392fc9709a3 4151 #define CAN_F7R1_FB1_Pos (1U)
AnnaBridge 189:f392fc9709a3 4152 #define CAN_F7R1_FB1_Msk (0x1U << CAN_F7R1_FB1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 4153 #define CAN_F7R1_FB1 CAN_F7R1_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 189:f392fc9709a3 4154 #define CAN_F7R1_FB2_Pos (2U)
AnnaBridge 189:f392fc9709a3 4155 #define CAN_F7R1_FB2_Msk (0x1U << CAN_F7R1_FB2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 4156 #define CAN_F7R1_FB2 CAN_F7R1_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 189:f392fc9709a3 4157 #define CAN_F7R1_FB3_Pos (3U)
AnnaBridge 189:f392fc9709a3 4158 #define CAN_F7R1_FB3_Msk (0x1U << CAN_F7R1_FB3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 4159 #define CAN_F7R1_FB3 CAN_F7R1_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 189:f392fc9709a3 4160 #define CAN_F7R1_FB4_Pos (4U)
AnnaBridge 189:f392fc9709a3 4161 #define CAN_F7R1_FB4_Msk (0x1U << CAN_F7R1_FB4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 4162 #define CAN_F7R1_FB4 CAN_F7R1_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 189:f392fc9709a3 4163 #define CAN_F7R1_FB5_Pos (5U)
AnnaBridge 189:f392fc9709a3 4164 #define CAN_F7R1_FB5_Msk (0x1U << CAN_F7R1_FB5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 4165 #define CAN_F7R1_FB5 CAN_F7R1_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 189:f392fc9709a3 4166 #define CAN_F7R1_FB6_Pos (6U)
AnnaBridge 189:f392fc9709a3 4167 #define CAN_F7R1_FB6_Msk (0x1U << CAN_F7R1_FB6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 4168 #define CAN_F7R1_FB6 CAN_F7R1_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 189:f392fc9709a3 4169 #define CAN_F7R1_FB7_Pos (7U)
AnnaBridge 189:f392fc9709a3 4170 #define CAN_F7R1_FB7_Msk (0x1U << CAN_F7R1_FB7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 4171 #define CAN_F7R1_FB7 CAN_F7R1_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 189:f392fc9709a3 4172 #define CAN_F7R1_FB8_Pos (8U)
AnnaBridge 189:f392fc9709a3 4173 #define CAN_F7R1_FB8_Msk (0x1U << CAN_F7R1_FB8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 4174 #define CAN_F7R1_FB8 CAN_F7R1_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 189:f392fc9709a3 4175 #define CAN_F7R1_FB9_Pos (9U)
AnnaBridge 189:f392fc9709a3 4176 #define CAN_F7R1_FB9_Msk (0x1U << CAN_F7R1_FB9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 4177 #define CAN_F7R1_FB9 CAN_F7R1_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 189:f392fc9709a3 4178 #define CAN_F7R1_FB10_Pos (10U)
AnnaBridge 189:f392fc9709a3 4179 #define CAN_F7R1_FB10_Msk (0x1U << CAN_F7R1_FB10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 4180 #define CAN_F7R1_FB10 CAN_F7R1_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 189:f392fc9709a3 4181 #define CAN_F7R1_FB11_Pos (11U)
AnnaBridge 189:f392fc9709a3 4182 #define CAN_F7R1_FB11_Msk (0x1U << CAN_F7R1_FB11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 4183 #define CAN_F7R1_FB11 CAN_F7R1_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 189:f392fc9709a3 4184 #define CAN_F7R1_FB12_Pos (12U)
AnnaBridge 189:f392fc9709a3 4185 #define CAN_F7R1_FB12_Msk (0x1U << CAN_F7R1_FB12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 4186 #define CAN_F7R1_FB12 CAN_F7R1_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 189:f392fc9709a3 4187 #define CAN_F7R1_FB13_Pos (13U)
AnnaBridge 189:f392fc9709a3 4188 #define CAN_F7R1_FB13_Msk (0x1U << CAN_F7R1_FB13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 4189 #define CAN_F7R1_FB13 CAN_F7R1_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 189:f392fc9709a3 4190 #define CAN_F7R1_FB14_Pos (14U)
AnnaBridge 189:f392fc9709a3 4191 #define CAN_F7R1_FB14_Msk (0x1U << CAN_F7R1_FB14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 4192 #define CAN_F7R1_FB14 CAN_F7R1_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 189:f392fc9709a3 4193 #define CAN_F7R1_FB15_Pos (15U)
AnnaBridge 189:f392fc9709a3 4194 #define CAN_F7R1_FB15_Msk (0x1U << CAN_F7R1_FB15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 4195 #define CAN_F7R1_FB15 CAN_F7R1_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 189:f392fc9709a3 4196 #define CAN_F7R1_FB16_Pos (16U)
AnnaBridge 189:f392fc9709a3 4197 #define CAN_F7R1_FB16_Msk (0x1U << CAN_F7R1_FB16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 4198 #define CAN_F7R1_FB16 CAN_F7R1_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 189:f392fc9709a3 4199 #define CAN_F7R1_FB17_Pos (17U)
AnnaBridge 189:f392fc9709a3 4200 #define CAN_F7R1_FB17_Msk (0x1U << CAN_F7R1_FB17_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 4201 #define CAN_F7R1_FB17 CAN_F7R1_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 189:f392fc9709a3 4202 #define CAN_F7R1_FB18_Pos (18U)
AnnaBridge 189:f392fc9709a3 4203 #define CAN_F7R1_FB18_Msk (0x1U << CAN_F7R1_FB18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 4204 #define CAN_F7R1_FB18 CAN_F7R1_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 189:f392fc9709a3 4205 #define CAN_F7R1_FB19_Pos (19U)
AnnaBridge 189:f392fc9709a3 4206 #define CAN_F7R1_FB19_Msk (0x1U << CAN_F7R1_FB19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 4207 #define CAN_F7R1_FB19 CAN_F7R1_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 189:f392fc9709a3 4208 #define CAN_F7R1_FB20_Pos (20U)
AnnaBridge 189:f392fc9709a3 4209 #define CAN_F7R1_FB20_Msk (0x1U << CAN_F7R1_FB20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 4210 #define CAN_F7R1_FB20 CAN_F7R1_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 189:f392fc9709a3 4211 #define CAN_F7R1_FB21_Pos (21U)
AnnaBridge 189:f392fc9709a3 4212 #define CAN_F7R1_FB21_Msk (0x1U << CAN_F7R1_FB21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 4213 #define CAN_F7R1_FB21 CAN_F7R1_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 189:f392fc9709a3 4214 #define CAN_F7R1_FB22_Pos (22U)
AnnaBridge 189:f392fc9709a3 4215 #define CAN_F7R1_FB22_Msk (0x1U << CAN_F7R1_FB22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 4216 #define CAN_F7R1_FB22 CAN_F7R1_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 189:f392fc9709a3 4217 #define CAN_F7R1_FB23_Pos (23U)
AnnaBridge 189:f392fc9709a3 4218 #define CAN_F7R1_FB23_Msk (0x1U << CAN_F7R1_FB23_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 4219 #define CAN_F7R1_FB23 CAN_F7R1_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 189:f392fc9709a3 4220 #define CAN_F7R1_FB24_Pos (24U)
AnnaBridge 189:f392fc9709a3 4221 #define CAN_F7R1_FB24_Msk (0x1U << CAN_F7R1_FB24_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 4222 #define CAN_F7R1_FB24 CAN_F7R1_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 189:f392fc9709a3 4223 #define CAN_F7R1_FB25_Pos (25U)
AnnaBridge 189:f392fc9709a3 4224 #define CAN_F7R1_FB25_Msk (0x1U << CAN_F7R1_FB25_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 4225 #define CAN_F7R1_FB25 CAN_F7R1_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 189:f392fc9709a3 4226 #define CAN_F7R1_FB26_Pos (26U)
AnnaBridge 189:f392fc9709a3 4227 #define CAN_F7R1_FB26_Msk (0x1U << CAN_F7R1_FB26_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 4228 #define CAN_F7R1_FB26 CAN_F7R1_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 189:f392fc9709a3 4229 #define CAN_F7R1_FB27_Pos (27U)
AnnaBridge 189:f392fc9709a3 4230 #define CAN_F7R1_FB27_Msk (0x1U << CAN_F7R1_FB27_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 4231 #define CAN_F7R1_FB27 CAN_F7R1_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 189:f392fc9709a3 4232 #define CAN_F7R1_FB28_Pos (28U)
AnnaBridge 189:f392fc9709a3 4233 #define CAN_F7R1_FB28_Msk (0x1U << CAN_F7R1_FB28_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 4234 #define CAN_F7R1_FB28 CAN_F7R1_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 189:f392fc9709a3 4235 #define CAN_F7R1_FB29_Pos (29U)
AnnaBridge 189:f392fc9709a3 4236 #define CAN_F7R1_FB29_Msk (0x1U << CAN_F7R1_FB29_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 4237 #define CAN_F7R1_FB29 CAN_F7R1_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 189:f392fc9709a3 4238 #define CAN_F7R1_FB30_Pos (30U)
AnnaBridge 189:f392fc9709a3 4239 #define CAN_F7R1_FB30_Msk (0x1U << CAN_F7R1_FB30_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 4240 #define CAN_F7R1_FB30 CAN_F7R1_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 189:f392fc9709a3 4241 #define CAN_F7R1_FB31_Pos (31U)
AnnaBridge 189:f392fc9709a3 4242 #define CAN_F7R1_FB31_Msk (0x1U << CAN_F7R1_FB31_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 4243 #define CAN_F7R1_FB31 CAN_F7R1_FB31_Msk /*!<Filter bit 31 */
AnnaBridge 189:f392fc9709a3 4244
AnnaBridge 189:f392fc9709a3 4245 /******************* Bit definition for CAN_F8R1 register *******************/
AnnaBridge 189:f392fc9709a3 4246 #define CAN_F8R1_FB0_Pos (0U)
AnnaBridge 189:f392fc9709a3 4247 #define CAN_F8R1_FB0_Msk (0x1U << CAN_F8R1_FB0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 4248 #define CAN_F8R1_FB0 CAN_F8R1_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 189:f392fc9709a3 4249 #define CAN_F8R1_FB1_Pos (1U)
AnnaBridge 189:f392fc9709a3 4250 #define CAN_F8R1_FB1_Msk (0x1U << CAN_F8R1_FB1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 4251 #define CAN_F8R1_FB1 CAN_F8R1_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 189:f392fc9709a3 4252 #define CAN_F8R1_FB2_Pos (2U)
AnnaBridge 189:f392fc9709a3 4253 #define CAN_F8R1_FB2_Msk (0x1U << CAN_F8R1_FB2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 4254 #define CAN_F8R1_FB2 CAN_F8R1_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 189:f392fc9709a3 4255 #define CAN_F8R1_FB3_Pos (3U)
AnnaBridge 189:f392fc9709a3 4256 #define CAN_F8R1_FB3_Msk (0x1U << CAN_F8R1_FB3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 4257 #define CAN_F8R1_FB3 CAN_F8R1_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 189:f392fc9709a3 4258 #define CAN_F8R1_FB4_Pos (4U)
AnnaBridge 189:f392fc9709a3 4259 #define CAN_F8R1_FB4_Msk (0x1U << CAN_F8R1_FB4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 4260 #define CAN_F8R1_FB4 CAN_F8R1_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 189:f392fc9709a3 4261 #define CAN_F8R1_FB5_Pos (5U)
AnnaBridge 189:f392fc9709a3 4262 #define CAN_F8R1_FB5_Msk (0x1U << CAN_F8R1_FB5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 4263 #define CAN_F8R1_FB5 CAN_F8R1_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 189:f392fc9709a3 4264 #define CAN_F8R1_FB6_Pos (6U)
AnnaBridge 189:f392fc9709a3 4265 #define CAN_F8R1_FB6_Msk (0x1U << CAN_F8R1_FB6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 4266 #define CAN_F8R1_FB6 CAN_F8R1_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 189:f392fc9709a3 4267 #define CAN_F8R1_FB7_Pos (7U)
AnnaBridge 189:f392fc9709a3 4268 #define CAN_F8R1_FB7_Msk (0x1U << CAN_F8R1_FB7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 4269 #define CAN_F8R1_FB7 CAN_F8R1_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 189:f392fc9709a3 4270 #define CAN_F8R1_FB8_Pos (8U)
AnnaBridge 189:f392fc9709a3 4271 #define CAN_F8R1_FB8_Msk (0x1U << CAN_F8R1_FB8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 4272 #define CAN_F8R1_FB8 CAN_F8R1_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 189:f392fc9709a3 4273 #define CAN_F8R1_FB9_Pos (9U)
AnnaBridge 189:f392fc9709a3 4274 #define CAN_F8R1_FB9_Msk (0x1U << CAN_F8R1_FB9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 4275 #define CAN_F8R1_FB9 CAN_F8R1_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 189:f392fc9709a3 4276 #define CAN_F8R1_FB10_Pos (10U)
AnnaBridge 189:f392fc9709a3 4277 #define CAN_F8R1_FB10_Msk (0x1U << CAN_F8R1_FB10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 4278 #define CAN_F8R1_FB10 CAN_F8R1_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 189:f392fc9709a3 4279 #define CAN_F8R1_FB11_Pos (11U)
AnnaBridge 189:f392fc9709a3 4280 #define CAN_F8R1_FB11_Msk (0x1U << CAN_F8R1_FB11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 4281 #define CAN_F8R1_FB11 CAN_F8R1_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 189:f392fc9709a3 4282 #define CAN_F8R1_FB12_Pos (12U)
AnnaBridge 189:f392fc9709a3 4283 #define CAN_F8R1_FB12_Msk (0x1U << CAN_F8R1_FB12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 4284 #define CAN_F8R1_FB12 CAN_F8R1_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 189:f392fc9709a3 4285 #define CAN_F8R1_FB13_Pos (13U)
AnnaBridge 189:f392fc9709a3 4286 #define CAN_F8R1_FB13_Msk (0x1U << CAN_F8R1_FB13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 4287 #define CAN_F8R1_FB13 CAN_F8R1_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 189:f392fc9709a3 4288 #define CAN_F8R1_FB14_Pos (14U)
AnnaBridge 189:f392fc9709a3 4289 #define CAN_F8R1_FB14_Msk (0x1U << CAN_F8R1_FB14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 4290 #define CAN_F8R1_FB14 CAN_F8R1_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 189:f392fc9709a3 4291 #define CAN_F8R1_FB15_Pos (15U)
AnnaBridge 189:f392fc9709a3 4292 #define CAN_F8R1_FB15_Msk (0x1U << CAN_F8R1_FB15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 4293 #define CAN_F8R1_FB15 CAN_F8R1_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 189:f392fc9709a3 4294 #define CAN_F8R1_FB16_Pos (16U)
AnnaBridge 189:f392fc9709a3 4295 #define CAN_F8R1_FB16_Msk (0x1U << CAN_F8R1_FB16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 4296 #define CAN_F8R1_FB16 CAN_F8R1_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 189:f392fc9709a3 4297 #define CAN_F8R1_FB17_Pos (17U)
AnnaBridge 189:f392fc9709a3 4298 #define CAN_F8R1_FB17_Msk (0x1U << CAN_F8R1_FB17_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 4299 #define CAN_F8R1_FB17 CAN_F8R1_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 189:f392fc9709a3 4300 #define CAN_F8R1_FB18_Pos (18U)
AnnaBridge 189:f392fc9709a3 4301 #define CAN_F8R1_FB18_Msk (0x1U << CAN_F8R1_FB18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 4302 #define CAN_F8R1_FB18 CAN_F8R1_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 189:f392fc9709a3 4303 #define CAN_F8R1_FB19_Pos (19U)
AnnaBridge 189:f392fc9709a3 4304 #define CAN_F8R1_FB19_Msk (0x1U << CAN_F8R1_FB19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 4305 #define CAN_F8R1_FB19 CAN_F8R1_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 189:f392fc9709a3 4306 #define CAN_F8R1_FB20_Pos (20U)
AnnaBridge 189:f392fc9709a3 4307 #define CAN_F8R1_FB20_Msk (0x1U << CAN_F8R1_FB20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 4308 #define CAN_F8R1_FB20 CAN_F8R1_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 189:f392fc9709a3 4309 #define CAN_F8R1_FB21_Pos (21U)
AnnaBridge 189:f392fc9709a3 4310 #define CAN_F8R1_FB21_Msk (0x1U << CAN_F8R1_FB21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 4311 #define CAN_F8R1_FB21 CAN_F8R1_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 189:f392fc9709a3 4312 #define CAN_F8R1_FB22_Pos (22U)
AnnaBridge 189:f392fc9709a3 4313 #define CAN_F8R1_FB22_Msk (0x1U << CAN_F8R1_FB22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 4314 #define CAN_F8R1_FB22 CAN_F8R1_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 189:f392fc9709a3 4315 #define CAN_F8R1_FB23_Pos (23U)
AnnaBridge 189:f392fc9709a3 4316 #define CAN_F8R1_FB23_Msk (0x1U << CAN_F8R1_FB23_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 4317 #define CAN_F8R1_FB23 CAN_F8R1_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 189:f392fc9709a3 4318 #define CAN_F8R1_FB24_Pos (24U)
AnnaBridge 189:f392fc9709a3 4319 #define CAN_F8R1_FB24_Msk (0x1U << CAN_F8R1_FB24_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 4320 #define CAN_F8R1_FB24 CAN_F8R1_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 189:f392fc9709a3 4321 #define CAN_F8R1_FB25_Pos (25U)
AnnaBridge 189:f392fc9709a3 4322 #define CAN_F8R1_FB25_Msk (0x1U << CAN_F8R1_FB25_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 4323 #define CAN_F8R1_FB25 CAN_F8R1_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 189:f392fc9709a3 4324 #define CAN_F8R1_FB26_Pos (26U)
AnnaBridge 189:f392fc9709a3 4325 #define CAN_F8R1_FB26_Msk (0x1U << CAN_F8R1_FB26_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 4326 #define CAN_F8R1_FB26 CAN_F8R1_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 189:f392fc9709a3 4327 #define CAN_F8R1_FB27_Pos (27U)
AnnaBridge 189:f392fc9709a3 4328 #define CAN_F8R1_FB27_Msk (0x1U << CAN_F8R1_FB27_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 4329 #define CAN_F8R1_FB27 CAN_F8R1_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 189:f392fc9709a3 4330 #define CAN_F8R1_FB28_Pos (28U)
AnnaBridge 189:f392fc9709a3 4331 #define CAN_F8R1_FB28_Msk (0x1U << CAN_F8R1_FB28_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 4332 #define CAN_F8R1_FB28 CAN_F8R1_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 189:f392fc9709a3 4333 #define CAN_F8R1_FB29_Pos (29U)
AnnaBridge 189:f392fc9709a3 4334 #define CAN_F8R1_FB29_Msk (0x1U << CAN_F8R1_FB29_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 4335 #define CAN_F8R1_FB29 CAN_F8R1_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 189:f392fc9709a3 4336 #define CAN_F8R1_FB30_Pos (30U)
AnnaBridge 189:f392fc9709a3 4337 #define CAN_F8R1_FB30_Msk (0x1U << CAN_F8R1_FB30_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 4338 #define CAN_F8R1_FB30 CAN_F8R1_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 189:f392fc9709a3 4339 #define CAN_F8R1_FB31_Pos (31U)
AnnaBridge 189:f392fc9709a3 4340 #define CAN_F8R1_FB31_Msk (0x1U << CAN_F8R1_FB31_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 4341 #define CAN_F8R1_FB31 CAN_F8R1_FB31_Msk /*!<Filter bit 31 */
AnnaBridge 189:f392fc9709a3 4342
AnnaBridge 189:f392fc9709a3 4343 /******************* Bit definition for CAN_F9R1 register *******************/
AnnaBridge 189:f392fc9709a3 4344 #define CAN_F9R1_FB0_Pos (0U)
AnnaBridge 189:f392fc9709a3 4345 #define CAN_F9R1_FB0_Msk (0x1U << CAN_F9R1_FB0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 4346 #define CAN_F9R1_FB0 CAN_F9R1_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 189:f392fc9709a3 4347 #define CAN_F9R1_FB1_Pos (1U)
AnnaBridge 189:f392fc9709a3 4348 #define CAN_F9R1_FB1_Msk (0x1U << CAN_F9R1_FB1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 4349 #define CAN_F9R1_FB1 CAN_F9R1_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 189:f392fc9709a3 4350 #define CAN_F9R1_FB2_Pos (2U)
AnnaBridge 189:f392fc9709a3 4351 #define CAN_F9R1_FB2_Msk (0x1U << CAN_F9R1_FB2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 4352 #define CAN_F9R1_FB2 CAN_F9R1_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 189:f392fc9709a3 4353 #define CAN_F9R1_FB3_Pos (3U)
AnnaBridge 189:f392fc9709a3 4354 #define CAN_F9R1_FB3_Msk (0x1U << CAN_F9R1_FB3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 4355 #define CAN_F9R1_FB3 CAN_F9R1_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 189:f392fc9709a3 4356 #define CAN_F9R1_FB4_Pos (4U)
AnnaBridge 189:f392fc9709a3 4357 #define CAN_F9R1_FB4_Msk (0x1U << CAN_F9R1_FB4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 4358 #define CAN_F9R1_FB4 CAN_F9R1_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 189:f392fc9709a3 4359 #define CAN_F9R1_FB5_Pos (5U)
AnnaBridge 189:f392fc9709a3 4360 #define CAN_F9R1_FB5_Msk (0x1U << CAN_F9R1_FB5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 4361 #define CAN_F9R1_FB5 CAN_F9R1_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 189:f392fc9709a3 4362 #define CAN_F9R1_FB6_Pos (6U)
AnnaBridge 189:f392fc9709a3 4363 #define CAN_F9R1_FB6_Msk (0x1U << CAN_F9R1_FB6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 4364 #define CAN_F9R1_FB6 CAN_F9R1_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 189:f392fc9709a3 4365 #define CAN_F9R1_FB7_Pos (7U)
AnnaBridge 189:f392fc9709a3 4366 #define CAN_F9R1_FB7_Msk (0x1U << CAN_F9R1_FB7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 4367 #define CAN_F9R1_FB7 CAN_F9R1_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 189:f392fc9709a3 4368 #define CAN_F9R1_FB8_Pos (8U)
AnnaBridge 189:f392fc9709a3 4369 #define CAN_F9R1_FB8_Msk (0x1U << CAN_F9R1_FB8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 4370 #define CAN_F9R1_FB8 CAN_F9R1_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 189:f392fc9709a3 4371 #define CAN_F9R1_FB9_Pos (9U)
AnnaBridge 189:f392fc9709a3 4372 #define CAN_F9R1_FB9_Msk (0x1U << CAN_F9R1_FB9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 4373 #define CAN_F9R1_FB9 CAN_F9R1_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 189:f392fc9709a3 4374 #define CAN_F9R1_FB10_Pos (10U)
AnnaBridge 189:f392fc9709a3 4375 #define CAN_F9R1_FB10_Msk (0x1U << CAN_F9R1_FB10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 4376 #define CAN_F9R1_FB10 CAN_F9R1_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 189:f392fc9709a3 4377 #define CAN_F9R1_FB11_Pos (11U)
AnnaBridge 189:f392fc9709a3 4378 #define CAN_F9R1_FB11_Msk (0x1U << CAN_F9R1_FB11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 4379 #define CAN_F9R1_FB11 CAN_F9R1_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 189:f392fc9709a3 4380 #define CAN_F9R1_FB12_Pos (12U)
AnnaBridge 189:f392fc9709a3 4381 #define CAN_F9R1_FB12_Msk (0x1U << CAN_F9R1_FB12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 4382 #define CAN_F9R1_FB12 CAN_F9R1_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 189:f392fc9709a3 4383 #define CAN_F9R1_FB13_Pos (13U)
AnnaBridge 189:f392fc9709a3 4384 #define CAN_F9R1_FB13_Msk (0x1U << CAN_F9R1_FB13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 4385 #define CAN_F9R1_FB13 CAN_F9R1_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 189:f392fc9709a3 4386 #define CAN_F9R1_FB14_Pos (14U)
AnnaBridge 189:f392fc9709a3 4387 #define CAN_F9R1_FB14_Msk (0x1U << CAN_F9R1_FB14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 4388 #define CAN_F9R1_FB14 CAN_F9R1_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 189:f392fc9709a3 4389 #define CAN_F9R1_FB15_Pos (15U)
AnnaBridge 189:f392fc9709a3 4390 #define CAN_F9R1_FB15_Msk (0x1U << CAN_F9R1_FB15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 4391 #define CAN_F9R1_FB15 CAN_F9R1_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 189:f392fc9709a3 4392 #define CAN_F9R1_FB16_Pos (16U)
AnnaBridge 189:f392fc9709a3 4393 #define CAN_F9R1_FB16_Msk (0x1U << CAN_F9R1_FB16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 4394 #define CAN_F9R1_FB16 CAN_F9R1_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 189:f392fc9709a3 4395 #define CAN_F9R1_FB17_Pos (17U)
AnnaBridge 189:f392fc9709a3 4396 #define CAN_F9R1_FB17_Msk (0x1U << CAN_F9R1_FB17_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 4397 #define CAN_F9R1_FB17 CAN_F9R1_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 189:f392fc9709a3 4398 #define CAN_F9R1_FB18_Pos (18U)
AnnaBridge 189:f392fc9709a3 4399 #define CAN_F9R1_FB18_Msk (0x1U << CAN_F9R1_FB18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 4400 #define CAN_F9R1_FB18 CAN_F9R1_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 189:f392fc9709a3 4401 #define CAN_F9R1_FB19_Pos (19U)
AnnaBridge 189:f392fc9709a3 4402 #define CAN_F9R1_FB19_Msk (0x1U << CAN_F9R1_FB19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 4403 #define CAN_F9R1_FB19 CAN_F9R1_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 189:f392fc9709a3 4404 #define CAN_F9R1_FB20_Pos (20U)
AnnaBridge 189:f392fc9709a3 4405 #define CAN_F9R1_FB20_Msk (0x1U << CAN_F9R1_FB20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 4406 #define CAN_F9R1_FB20 CAN_F9R1_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 189:f392fc9709a3 4407 #define CAN_F9R1_FB21_Pos (21U)
AnnaBridge 189:f392fc9709a3 4408 #define CAN_F9R1_FB21_Msk (0x1U << CAN_F9R1_FB21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 4409 #define CAN_F9R1_FB21 CAN_F9R1_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 189:f392fc9709a3 4410 #define CAN_F9R1_FB22_Pos (22U)
AnnaBridge 189:f392fc9709a3 4411 #define CAN_F9R1_FB22_Msk (0x1U << CAN_F9R1_FB22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 4412 #define CAN_F9R1_FB22 CAN_F9R1_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 189:f392fc9709a3 4413 #define CAN_F9R1_FB23_Pos (23U)
AnnaBridge 189:f392fc9709a3 4414 #define CAN_F9R1_FB23_Msk (0x1U << CAN_F9R1_FB23_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 4415 #define CAN_F9R1_FB23 CAN_F9R1_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 189:f392fc9709a3 4416 #define CAN_F9R1_FB24_Pos (24U)
AnnaBridge 189:f392fc9709a3 4417 #define CAN_F9R1_FB24_Msk (0x1U << CAN_F9R1_FB24_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 4418 #define CAN_F9R1_FB24 CAN_F9R1_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 189:f392fc9709a3 4419 #define CAN_F9R1_FB25_Pos (25U)
AnnaBridge 189:f392fc9709a3 4420 #define CAN_F9R1_FB25_Msk (0x1U << CAN_F9R1_FB25_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 4421 #define CAN_F9R1_FB25 CAN_F9R1_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 189:f392fc9709a3 4422 #define CAN_F9R1_FB26_Pos (26U)
AnnaBridge 189:f392fc9709a3 4423 #define CAN_F9R1_FB26_Msk (0x1U << CAN_F9R1_FB26_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 4424 #define CAN_F9R1_FB26 CAN_F9R1_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 189:f392fc9709a3 4425 #define CAN_F9R1_FB27_Pos (27U)
AnnaBridge 189:f392fc9709a3 4426 #define CAN_F9R1_FB27_Msk (0x1U << CAN_F9R1_FB27_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 4427 #define CAN_F9R1_FB27 CAN_F9R1_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 189:f392fc9709a3 4428 #define CAN_F9R1_FB28_Pos (28U)
AnnaBridge 189:f392fc9709a3 4429 #define CAN_F9R1_FB28_Msk (0x1U << CAN_F9R1_FB28_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 4430 #define CAN_F9R1_FB28 CAN_F9R1_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 189:f392fc9709a3 4431 #define CAN_F9R1_FB29_Pos (29U)
AnnaBridge 189:f392fc9709a3 4432 #define CAN_F9R1_FB29_Msk (0x1U << CAN_F9R1_FB29_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 4433 #define CAN_F9R1_FB29 CAN_F9R1_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 189:f392fc9709a3 4434 #define CAN_F9R1_FB30_Pos (30U)
AnnaBridge 189:f392fc9709a3 4435 #define CAN_F9R1_FB30_Msk (0x1U << CAN_F9R1_FB30_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 4436 #define CAN_F9R1_FB30 CAN_F9R1_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 189:f392fc9709a3 4437 #define CAN_F9R1_FB31_Pos (31U)
AnnaBridge 189:f392fc9709a3 4438 #define CAN_F9R1_FB31_Msk (0x1U << CAN_F9R1_FB31_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 4439 #define CAN_F9R1_FB31 CAN_F9R1_FB31_Msk /*!<Filter bit 31 */
AnnaBridge 189:f392fc9709a3 4440
AnnaBridge 189:f392fc9709a3 4441 /******************* Bit definition for CAN_F10R1 register ******************/
AnnaBridge 189:f392fc9709a3 4442 #define CAN_F10R1_FB0_Pos (0U)
AnnaBridge 189:f392fc9709a3 4443 #define CAN_F10R1_FB0_Msk (0x1U << CAN_F10R1_FB0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 4444 #define CAN_F10R1_FB0 CAN_F10R1_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 189:f392fc9709a3 4445 #define CAN_F10R1_FB1_Pos (1U)
AnnaBridge 189:f392fc9709a3 4446 #define CAN_F10R1_FB1_Msk (0x1U << CAN_F10R1_FB1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 4447 #define CAN_F10R1_FB1 CAN_F10R1_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 189:f392fc9709a3 4448 #define CAN_F10R1_FB2_Pos (2U)
AnnaBridge 189:f392fc9709a3 4449 #define CAN_F10R1_FB2_Msk (0x1U << CAN_F10R1_FB2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 4450 #define CAN_F10R1_FB2 CAN_F10R1_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 189:f392fc9709a3 4451 #define CAN_F10R1_FB3_Pos (3U)
AnnaBridge 189:f392fc9709a3 4452 #define CAN_F10R1_FB3_Msk (0x1U << CAN_F10R1_FB3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 4453 #define CAN_F10R1_FB3 CAN_F10R1_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 189:f392fc9709a3 4454 #define CAN_F10R1_FB4_Pos (4U)
AnnaBridge 189:f392fc9709a3 4455 #define CAN_F10R1_FB4_Msk (0x1U << CAN_F10R1_FB4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 4456 #define CAN_F10R1_FB4 CAN_F10R1_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 189:f392fc9709a3 4457 #define CAN_F10R1_FB5_Pos (5U)
AnnaBridge 189:f392fc9709a3 4458 #define CAN_F10R1_FB5_Msk (0x1U << CAN_F10R1_FB5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 4459 #define CAN_F10R1_FB5 CAN_F10R1_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 189:f392fc9709a3 4460 #define CAN_F10R1_FB6_Pos (6U)
AnnaBridge 189:f392fc9709a3 4461 #define CAN_F10R1_FB6_Msk (0x1U << CAN_F10R1_FB6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 4462 #define CAN_F10R1_FB6 CAN_F10R1_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 189:f392fc9709a3 4463 #define CAN_F10R1_FB7_Pos (7U)
AnnaBridge 189:f392fc9709a3 4464 #define CAN_F10R1_FB7_Msk (0x1U << CAN_F10R1_FB7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 4465 #define CAN_F10R1_FB7 CAN_F10R1_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 189:f392fc9709a3 4466 #define CAN_F10R1_FB8_Pos (8U)
AnnaBridge 189:f392fc9709a3 4467 #define CAN_F10R1_FB8_Msk (0x1U << CAN_F10R1_FB8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 4468 #define CAN_F10R1_FB8 CAN_F10R1_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 189:f392fc9709a3 4469 #define CAN_F10R1_FB9_Pos (9U)
AnnaBridge 189:f392fc9709a3 4470 #define CAN_F10R1_FB9_Msk (0x1U << CAN_F10R1_FB9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 4471 #define CAN_F10R1_FB9 CAN_F10R1_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 189:f392fc9709a3 4472 #define CAN_F10R1_FB10_Pos (10U)
AnnaBridge 189:f392fc9709a3 4473 #define CAN_F10R1_FB10_Msk (0x1U << CAN_F10R1_FB10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 4474 #define CAN_F10R1_FB10 CAN_F10R1_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 189:f392fc9709a3 4475 #define CAN_F10R1_FB11_Pos (11U)
AnnaBridge 189:f392fc9709a3 4476 #define CAN_F10R1_FB11_Msk (0x1U << CAN_F10R1_FB11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 4477 #define CAN_F10R1_FB11 CAN_F10R1_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 189:f392fc9709a3 4478 #define CAN_F10R1_FB12_Pos (12U)
AnnaBridge 189:f392fc9709a3 4479 #define CAN_F10R1_FB12_Msk (0x1U << CAN_F10R1_FB12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 4480 #define CAN_F10R1_FB12 CAN_F10R1_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 189:f392fc9709a3 4481 #define CAN_F10R1_FB13_Pos (13U)
AnnaBridge 189:f392fc9709a3 4482 #define CAN_F10R1_FB13_Msk (0x1U << CAN_F10R1_FB13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 4483 #define CAN_F10R1_FB13 CAN_F10R1_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 189:f392fc9709a3 4484 #define CAN_F10R1_FB14_Pos (14U)
AnnaBridge 189:f392fc9709a3 4485 #define CAN_F10R1_FB14_Msk (0x1U << CAN_F10R1_FB14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 4486 #define CAN_F10R1_FB14 CAN_F10R1_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 189:f392fc9709a3 4487 #define CAN_F10R1_FB15_Pos (15U)
AnnaBridge 189:f392fc9709a3 4488 #define CAN_F10R1_FB15_Msk (0x1U << CAN_F10R1_FB15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 4489 #define CAN_F10R1_FB15 CAN_F10R1_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 189:f392fc9709a3 4490 #define CAN_F10R1_FB16_Pos (16U)
AnnaBridge 189:f392fc9709a3 4491 #define CAN_F10R1_FB16_Msk (0x1U << CAN_F10R1_FB16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 4492 #define CAN_F10R1_FB16 CAN_F10R1_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 189:f392fc9709a3 4493 #define CAN_F10R1_FB17_Pos (17U)
AnnaBridge 189:f392fc9709a3 4494 #define CAN_F10R1_FB17_Msk (0x1U << CAN_F10R1_FB17_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 4495 #define CAN_F10R1_FB17 CAN_F10R1_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 189:f392fc9709a3 4496 #define CAN_F10R1_FB18_Pos (18U)
AnnaBridge 189:f392fc9709a3 4497 #define CAN_F10R1_FB18_Msk (0x1U << CAN_F10R1_FB18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 4498 #define CAN_F10R1_FB18 CAN_F10R1_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 189:f392fc9709a3 4499 #define CAN_F10R1_FB19_Pos (19U)
AnnaBridge 189:f392fc9709a3 4500 #define CAN_F10R1_FB19_Msk (0x1U << CAN_F10R1_FB19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 4501 #define CAN_F10R1_FB19 CAN_F10R1_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 189:f392fc9709a3 4502 #define CAN_F10R1_FB20_Pos (20U)
AnnaBridge 189:f392fc9709a3 4503 #define CAN_F10R1_FB20_Msk (0x1U << CAN_F10R1_FB20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 4504 #define CAN_F10R1_FB20 CAN_F10R1_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 189:f392fc9709a3 4505 #define CAN_F10R1_FB21_Pos (21U)
AnnaBridge 189:f392fc9709a3 4506 #define CAN_F10R1_FB21_Msk (0x1U << CAN_F10R1_FB21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 4507 #define CAN_F10R1_FB21 CAN_F10R1_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 189:f392fc9709a3 4508 #define CAN_F10R1_FB22_Pos (22U)
AnnaBridge 189:f392fc9709a3 4509 #define CAN_F10R1_FB22_Msk (0x1U << CAN_F10R1_FB22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 4510 #define CAN_F10R1_FB22 CAN_F10R1_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 189:f392fc9709a3 4511 #define CAN_F10R1_FB23_Pos (23U)
AnnaBridge 189:f392fc9709a3 4512 #define CAN_F10R1_FB23_Msk (0x1U << CAN_F10R1_FB23_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 4513 #define CAN_F10R1_FB23 CAN_F10R1_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 189:f392fc9709a3 4514 #define CAN_F10R1_FB24_Pos (24U)
AnnaBridge 189:f392fc9709a3 4515 #define CAN_F10R1_FB24_Msk (0x1U << CAN_F10R1_FB24_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 4516 #define CAN_F10R1_FB24 CAN_F10R1_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 189:f392fc9709a3 4517 #define CAN_F10R1_FB25_Pos (25U)
AnnaBridge 189:f392fc9709a3 4518 #define CAN_F10R1_FB25_Msk (0x1U << CAN_F10R1_FB25_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 4519 #define CAN_F10R1_FB25 CAN_F10R1_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 189:f392fc9709a3 4520 #define CAN_F10R1_FB26_Pos (26U)
AnnaBridge 189:f392fc9709a3 4521 #define CAN_F10R1_FB26_Msk (0x1U << CAN_F10R1_FB26_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 4522 #define CAN_F10R1_FB26 CAN_F10R1_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 189:f392fc9709a3 4523 #define CAN_F10R1_FB27_Pos (27U)
AnnaBridge 189:f392fc9709a3 4524 #define CAN_F10R1_FB27_Msk (0x1U << CAN_F10R1_FB27_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 4525 #define CAN_F10R1_FB27 CAN_F10R1_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 189:f392fc9709a3 4526 #define CAN_F10R1_FB28_Pos (28U)
AnnaBridge 189:f392fc9709a3 4527 #define CAN_F10R1_FB28_Msk (0x1U << CAN_F10R1_FB28_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 4528 #define CAN_F10R1_FB28 CAN_F10R1_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 189:f392fc9709a3 4529 #define CAN_F10R1_FB29_Pos (29U)
AnnaBridge 189:f392fc9709a3 4530 #define CAN_F10R1_FB29_Msk (0x1U << CAN_F10R1_FB29_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 4531 #define CAN_F10R1_FB29 CAN_F10R1_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 189:f392fc9709a3 4532 #define CAN_F10R1_FB30_Pos (30U)
AnnaBridge 189:f392fc9709a3 4533 #define CAN_F10R1_FB30_Msk (0x1U << CAN_F10R1_FB30_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 4534 #define CAN_F10R1_FB30 CAN_F10R1_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 189:f392fc9709a3 4535 #define CAN_F10R1_FB31_Pos (31U)
AnnaBridge 189:f392fc9709a3 4536 #define CAN_F10R1_FB31_Msk (0x1U << CAN_F10R1_FB31_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 4537 #define CAN_F10R1_FB31 CAN_F10R1_FB31_Msk /*!<Filter bit 31 */
AnnaBridge 189:f392fc9709a3 4538
AnnaBridge 189:f392fc9709a3 4539 /******************* Bit definition for CAN_F11R1 register ******************/
AnnaBridge 189:f392fc9709a3 4540 #define CAN_F11R1_FB0_Pos (0U)
AnnaBridge 189:f392fc9709a3 4541 #define CAN_F11R1_FB0_Msk (0x1U << CAN_F11R1_FB0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 4542 #define CAN_F11R1_FB0 CAN_F11R1_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 189:f392fc9709a3 4543 #define CAN_F11R1_FB1_Pos (1U)
AnnaBridge 189:f392fc9709a3 4544 #define CAN_F11R1_FB1_Msk (0x1U << CAN_F11R1_FB1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 4545 #define CAN_F11R1_FB1 CAN_F11R1_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 189:f392fc9709a3 4546 #define CAN_F11R1_FB2_Pos (2U)
AnnaBridge 189:f392fc9709a3 4547 #define CAN_F11R1_FB2_Msk (0x1U << CAN_F11R1_FB2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 4548 #define CAN_F11R1_FB2 CAN_F11R1_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 189:f392fc9709a3 4549 #define CAN_F11R1_FB3_Pos (3U)
AnnaBridge 189:f392fc9709a3 4550 #define CAN_F11R1_FB3_Msk (0x1U << CAN_F11R1_FB3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 4551 #define CAN_F11R1_FB3 CAN_F11R1_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 189:f392fc9709a3 4552 #define CAN_F11R1_FB4_Pos (4U)
AnnaBridge 189:f392fc9709a3 4553 #define CAN_F11R1_FB4_Msk (0x1U << CAN_F11R1_FB4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 4554 #define CAN_F11R1_FB4 CAN_F11R1_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 189:f392fc9709a3 4555 #define CAN_F11R1_FB5_Pos (5U)
AnnaBridge 189:f392fc9709a3 4556 #define CAN_F11R1_FB5_Msk (0x1U << CAN_F11R1_FB5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 4557 #define CAN_F11R1_FB5 CAN_F11R1_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 189:f392fc9709a3 4558 #define CAN_F11R1_FB6_Pos (6U)
AnnaBridge 189:f392fc9709a3 4559 #define CAN_F11R1_FB6_Msk (0x1U << CAN_F11R1_FB6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 4560 #define CAN_F11R1_FB6 CAN_F11R1_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 189:f392fc9709a3 4561 #define CAN_F11R1_FB7_Pos (7U)
AnnaBridge 189:f392fc9709a3 4562 #define CAN_F11R1_FB7_Msk (0x1U << CAN_F11R1_FB7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 4563 #define CAN_F11R1_FB7 CAN_F11R1_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 189:f392fc9709a3 4564 #define CAN_F11R1_FB8_Pos (8U)
AnnaBridge 189:f392fc9709a3 4565 #define CAN_F11R1_FB8_Msk (0x1U << CAN_F11R1_FB8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 4566 #define CAN_F11R1_FB8 CAN_F11R1_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 189:f392fc9709a3 4567 #define CAN_F11R1_FB9_Pos (9U)
AnnaBridge 189:f392fc9709a3 4568 #define CAN_F11R1_FB9_Msk (0x1U << CAN_F11R1_FB9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 4569 #define CAN_F11R1_FB9 CAN_F11R1_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 189:f392fc9709a3 4570 #define CAN_F11R1_FB10_Pos (10U)
AnnaBridge 189:f392fc9709a3 4571 #define CAN_F11R1_FB10_Msk (0x1U << CAN_F11R1_FB10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 4572 #define CAN_F11R1_FB10 CAN_F11R1_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 189:f392fc9709a3 4573 #define CAN_F11R1_FB11_Pos (11U)
AnnaBridge 189:f392fc9709a3 4574 #define CAN_F11R1_FB11_Msk (0x1U << CAN_F11R1_FB11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 4575 #define CAN_F11R1_FB11 CAN_F11R1_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 189:f392fc9709a3 4576 #define CAN_F11R1_FB12_Pos (12U)
AnnaBridge 189:f392fc9709a3 4577 #define CAN_F11R1_FB12_Msk (0x1U << CAN_F11R1_FB12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 4578 #define CAN_F11R1_FB12 CAN_F11R1_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 189:f392fc9709a3 4579 #define CAN_F11R1_FB13_Pos (13U)
AnnaBridge 189:f392fc9709a3 4580 #define CAN_F11R1_FB13_Msk (0x1U << CAN_F11R1_FB13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 4581 #define CAN_F11R1_FB13 CAN_F11R1_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 189:f392fc9709a3 4582 #define CAN_F11R1_FB14_Pos (14U)
AnnaBridge 189:f392fc9709a3 4583 #define CAN_F11R1_FB14_Msk (0x1U << CAN_F11R1_FB14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 4584 #define CAN_F11R1_FB14 CAN_F11R1_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 189:f392fc9709a3 4585 #define CAN_F11R1_FB15_Pos (15U)
AnnaBridge 189:f392fc9709a3 4586 #define CAN_F11R1_FB15_Msk (0x1U << CAN_F11R1_FB15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 4587 #define CAN_F11R1_FB15 CAN_F11R1_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 189:f392fc9709a3 4588 #define CAN_F11R1_FB16_Pos (16U)
AnnaBridge 189:f392fc9709a3 4589 #define CAN_F11R1_FB16_Msk (0x1U << CAN_F11R1_FB16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 4590 #define CAN_F11R1_FB16 CAN_F11R1_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 189:f392fc9709a3 4591 #define CAN_F11R1_FB17_Pos (17U)
AnnaBridge 189:f392fc9709a3 4592 #define CAN_F11R1_FB17_Msk (0x1U << CAN_F11R1_FB17_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 4593 #define CAN_F11R1_FB17 CAN_F11R1_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 189:f392fc9709a3 4594 #define CAN_F11R1_FB18_Pos (18U)
AnnaBridge 189:f392fc9709a3 4595 #define CAN_F11R1_FB18_Msk (0x1U << CAN_F11R1_FB18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 4596 #define CAN_F11R1_FB18 CAN_F11R1_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 189:f392fc9709a3 4597 #define CAN_F11R1_FB19_Pos (19U)
AnnaBridge 189:f392fc9709a3 4598 #define CAN_F11R1_FB19_Msk (0x1U << CAN_F11R1_FB19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 4599 #define CAN_F11R1_FB19 CAN_F11R1_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 189:f392fc9709a3 4600 #define CAN_F11R1_FB20_Pos (20U)
AnnaBridge 189:f392fc9709a3 4601 #define CAN_F11R1_FB20_Msk (0x1U << CAN_F11R1_FB20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 4602 #define CAN_F11R1_FB20 CAN_F11R1_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 189:f392fc9709a3 4603 #define CAN_F11R1_FB21_Pos (21U)
AnnaBridge 189:f392fc9709a3 4604 #define CAN_F11R1_FB21_Msk (0x1U << CAN_F11R1_FB21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 4605 #define CAN_F11R1_FB21 CAN_F11R1_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 189:f392fc9709a3 4606 #define CAN_F11R1_FB22_Pos (22U)
AnnaBridge 189:f392fc9709a3 4607 #define CAN_F11R1_FB22_Msk (0x1U << CAN_F11R1_FB22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 4608 #define CAN_F11R1_FB22 CAN_F11R1_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 189:f392fc9709a3 4609 #define CAN_F11R1_FB23_Pos (23U)
AnnaBridge 189:f392fc9709a3 4610 #define CAN_F11R1_FB23_Msk (0x1U << CAN_F11R1_FB23_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 4611 #define CAN_F11R1_FB23 CAN_F11R1_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 189:f392fc9709a3 4612 #define CAN_F11R1_FB24_Pos (24U)
AnnaBridge 189:f392fc9709a3 4613 #define CAN_F11R1_FB24_Msk (0x1U << CAN_F11R1_FB24_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 4614 #define CAN_F11R1_FB24 CAN_F11R1_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 189:f392fc9709a3 4615 #define CAN_F11R1_FB25_Pos (25U)
AnnaBridge 189:f392fc9709a3 4616 #define CAN_F11R1_FB25_Msk (0x1U << CAN_F11R1_FB25_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 4617 #define CAN_F11R1_FB25 CAN_F11R1_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 189:f392fc9709a3 4618 #define CAN_F11R1_FB26_Pos (26U)
AnnaBridge 189:f392fc9709a3 4619 #define CAN_F11R1_FB26_Msk (0x1U << CAN_F11R1_FB26_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 4620 #define CAN_F11R1_FB26 CAN_F11R1_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 189:f392fc9709a3 4621 #define CAN_F11R1_FB27_Pos (27U)
AnnaBridge 189:f392fc9709a3 4622 #define CAN_F11R1_FB27_Msk (0x1U << CAN_F11R1_FB27_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 4623 #define CAN_F11R1_FB27 CAN_F11R1_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 189:f392fc9709a3 4624 #define CAN_F11R1_FB28_Pos (28U)
AnnaBridge 189:f392fc9709a3 4625 #define CAN_F11R1_FB28_Msk (0x1U << CAN_F11R1_FB28_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 4626 #define CAN_F11R1_FB28 CAN_F11R1_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 189:f392fc9709a3 4627 #define CAN_F11R1_FB29_Pos (29U)
AnnaBridge 189:f392fc9709a3 4628 #define CAN_F11R1_FB29_Msk (0x1U << CAN_F11R1_FB29_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 4629 #define CAN_F11R1_FB29 CAN_F11R1_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 189:f392fc9709a3 4630 #define CAN_F11R1_FB30_Pos (30U)
AnnaBridge 189:f392fc9709a3 4631 #define CAN_F11R1_FB30_Msk (0x1U << CAN_F11R1_FB30_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 4632 #define CAN_F11R1_FB30 CAN_F11R1_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 189:f392fc9709a3 4633 #define CAN_F11R1_FB31_Pos (31U)
AnnaBridge 189:f392fc9709a3 4634 #define CAN_F11R1_FB31_Msk (0x1U << CAN_F11R1_FB31_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 4635 #define CAN_F11R1_FB31 CAN_F11R1_FB31_Msk /*!<Filter bit 31 */
AnnaBridge 189:f392fc9709a3 4636
AnnaBridge 189:f392fc9709a3 4637 /******************* Bit definition for CAN_F12R1 register ******************/
AnnaBridge 189:f392fc9709a3 4638 #define CAN_F12R1_FB0_Pos (0U)
AnnaBridge 189:f392fc9709a3 4639 #define CAN_F12R1_FB0_Msk (0x1U << CAN_F12R1_FB0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 4640 #define CAN_F12R1_FB0 CAN_F12R1_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 189:f392fc9709a3 4641 #define CAN_F12R1_FB1_Pos (1U)
AnnaBridge 189:f392fc9709a3 4642 #define CAN_F12R1_FB1_Msk (0x1U << CAN_F12R1_FB1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 4643 #define CAN_F12R1_FB1 CAN_F12R1_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 189:f392fc9709a3 4644 #define CAN_F12R1_FB2_Pos (2U)
AnnaBridge 189:f392fc9709a3 4645 #define CAN_F12R1_FB2_Msk (0x1U << CAN_F12R1_FB2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 4646 #define CAN_F12R1_FB2 CAN_F12R1_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 189:f392fc9709a3 4647 #define CAN_F12R1_FB3_Pos (3U)
AnnaBridge 189:f392fc9709a3 4648 #define CAN_F12R1_FB3_Msk (0x1U << CAN_F12R1_FB3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 4649 #define CAN_F12R1_FB3 CAN_F12R1_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 189:f392fc9709a3 4650 #define CAN_F12R1_FB4_Pos (4U)
AnnaBridge 189:f392fc9709a3 4651 #define CAN_F12R1_FB4_Msk (0x1U << CAN_F12R1_FB4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 4652 #define CAN_F12R1_FB4 CAN_F12R1_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 189:f392fc9709a3 4653 #define CAN_F12R1_FB5_Pos (5U)
AnnaBridge 189:f392fc9709a3 4654 #define CAN_F12R1_FB5_Msk (0x1U << CAN_F12R1_FB5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 4655 #define CAN_F12R1_FB5 CAN_F12R1_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 189:f392fc9709a3 4656 #define CAN_F12R1_FB6_Pos (6U)
AnnaBridge 189:f392fc9709a3 4657 #define CAN_F12R1_FB6_Msk (0x1U << CAN_F12R1_FB6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 4658 #define CAN_F12R1_FB6 CAN_F12R1_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 189:f392fc9709a3 4659 #define CAN_F12R1_FB7_Pos (7U)
AnnaBridge 189:f392fc9709a3 4660 #define CAN_F12R1_FB7_Msk (0x1U << CAN_F12R1_FB7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 4661 #define CAN_F12R1_FB7 CAN_F12R1_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 189:f392fc9709a3 4662 #define CAN_F12R1_FB8_Pos (8U)
AnnaBridge 189:f392fc9709a3 4663 #define CAN_F12R1_FB8_Msk (0x1U << CAN_F12R1_FB8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 4664 #define CAN_F12R1_FB8 CAN_F12R1_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 189:f392fc9709a3 4665 #define CAN_F12R1_FB9_Pos (9U)
AnnaBridge 189:f392fc9709a3 4666 #define CAN_F12R1_FB9_Msk (0x1U << CAN_F12R1_FB9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 4667 #define CAN_F12R1_FB9 CAN_F12R1_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 189:f392fc9709a3 4668 #define CAN_F12R1_FB10_Pos (10U)
AnnaBridge 189:f392fc9709a3 4669 #define CAN_F12R1_FB10_Msk (0x1U << CAN_F12R1_FB10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 4670 #define CAN_F12R1_FB10 CAN_F12R1_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 189:f392fc9709a3 4671 #define CAN_F12R1_FB11_Pos (11U)
AnnaBridge 189:f392fc9709a3 4672 #define CAN_F12R1_FB11_Msk (0x1U << CAN_F12R1_FB11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 4673 #define CAN_F12R1_FB11 CAN_F12R1_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 189:f392fc9709a3 4674 #define CAN_F12R1_FB12_Pos (12U)
AnnaBridge 189:f392fc9709a3 4675 #define CAN_F12R1_FB12_Msk (0x1U << CAN_F12R1_FB12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 4676 #define CAN_F12R1_FB12 CAN_F12R1_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 189:f392fc9709a3 4677 #define CAN_F12R1_FB13_Pos (13U)
AnnaBridge 189:f392fc9709a3 4678 #define CAN_F12R1_FB13_Msk (0x1U << CAN_F12R1_FB13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 4679 #define CAN_F12R1_FB13 CAN_F12R1_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 189:f392fc9709a3 4680 #define CAN_F12R1_FB14_Pos (14U)
AnnaBridge 189:f392fc9709a3 4681 #define CAN_F12R1_FB14_Msk (0x1U << CAN_F12R1_FB14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 4682 #define CAN_F12R1_FB14 CAN_F12R1_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 189:f392fc9709a3 4683 #define CAN_F12R1_FB15_Pos (15U)
AnnaBridge 189:f392fc9709a3 4684 #define CAN_F12R1_FB15_Msk (0x1U << CAN_F12R1_FB15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 4685 #define CAN_F12R1_FB15 CAN_F12R1_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 189:f392fc9709a3 4686 #define CAN_F12R1_FB16_Pos (16U)
AnnaBridge 189:f392fc9709a3 4687 #define CAN_F12R1_FB16_Msk (0x1U << CAN_F12R1_FB16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 4688 #define CAN_F12R1_FB16 CAN_F12R1_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 189:f392fc9709a3 4689 #define CAN_F12R1_FB17_Pos (17U)
AnnaBridge 189:f392fc9709a3 4690 #define CAN_F12R1_FB17_Msk (0x1U << CAN_F12R1_FB17_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 4691 #define CAN_F12R1_FB17 CAN_F12R1_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 189:f392fc9709a3 4692 #define CAN_F12R1_FB18_Pos (18U)
AnnaBridge 189:f392fc9709a3 4693 #define CAN_F12R1_FB18_Msk (0x1U << CAN_F12R1_FB18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 4694 #define CAN_F12R1_FB18 CAN_F12R1_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 189:f392fc9709a3 4695 #define CAN_F12R1_FB19_Pos (19U)
AnnaBridge 189:f392fc9709a3 4696 #define CAN_F12R1_FB19_Msk (0x1U << CAN_F12R1_FB19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 4697 #define CAN_F12R1_FB19 CAN_F12R1_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 189:f392fc9709a3 4698 #define CAN_F12R1_FB20_Pos (20U)
AnnaBridge 189:f392fc9709a3 4699 #define CAN_F12R1_FB20_Msk (0x1U << CAN_F12R1_FB20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 4700 #define CAN_F12R1_FB20 CAN_F12R1_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 189:f392fc9709a3 4701 #define CAN_F12R1_FB21_Pos (21U)
AnnaBridge 189:f392fc9709a3 4702 #define CAN_F12R1_FB21_Msk (0x1U << CAN_F12R1_FB21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 4703 #define CAN_F12R1_FB21 CAN_F12R1_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 189:f392fc9709a3 4704 #define CAN_F12R1_FB22_Pos (22U)
AnnaBridge 189:f392fc9709a3 4705 #define CAN_F12R1_FB22_Msk (0x1U << CAN_F12R1_FB22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 4706 #define CAN_F12R1_FB22 CAN_F12R1_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 189:f392fc9709a3 4707 #define CAN_F12R1_FB23_Pos (23U)
AnnaBridge 189:f392fc9709a3 4708 #define CAN_F12R1_FB23_Msk (0x1U << CAN_F12R1_FB23_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 4709 #define CAN_F12R1_FB23 CAN_F12R1_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 189:f392fc9709a3 4710 #define CAN_F12R1_FB24_Pos (24U)
AnnaBridge 189:f392fc9709a3 4711 #define CAN_F12R1_FB24_Msk (0x1U << CAN_F12R1_FB24_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 4712 #define CAN_F12R1_FB24 CAN_F12R1_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 189:f392fc9709a3 4713 #define CAN_F12R1_FB25_Pos (25U)
AnnaBridge 189:f392fc9709a3 4714 #define CAN_F12R1_FB25_Msk (0x1U << CAN_F12R1_FB25_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 4715 #define CAN_F12R1_FB25 CAN_F12R1_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 189:f392fc9709a3 4716 #define CAN_F12R1_FB26_Pos (26U)
AnnaBridge 189:f392fc9709a3 4717 #define CAN_F12R1_FB26_Msk (0x1U << CAN_F12R1_FB26_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 4718 #define CAN_F12R1_FB26 CAN_F12R1_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 189:f392fc9709a3 4719 #define CAN_F12R1_FB27_Pos (27U)
AnnaBridge 189:f392fc9709a3 4720 #define CAN_F12R1_FB27_Msk (0x1U << CAN_F12R1_FB27_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 4721 #define CAN_F12R1_FB27 CAN_F12R1_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 189:f392fc9709a3 4722 #define CAN_F12R1_FB28_Pos (28U)
AnnaBridge 189:f392fc9709a3 4723 #define CAN_F12R1_FB28_Msk (0x1U << CAN_F12R1_FB28_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 4724 #define CAN_F12R1_FB28 CAN_F12R1_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 189:f392fc9709a3 4725 #define CAN_F12R1_FB29_Pos (29U)
AnnaBridge 189:f392fc9709a3 4726 #define CAN_F12R1_FB29_Msk (0x1U << CAN_F12R1_FB29_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 4727 #define CAN_F12R1_FB29 CAN_F12R1_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 189:f392fc9709a3 4728 #define CAN_F12R1_FB30_Pos (30U)
AnnaBridge 189:f392fc9709a3 4729 #define CAN_F12R1_FB30_Msk (0x1U << CAN_F12R1_FB30_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 4730 #define CAN_F12R1_FB30 CAN_F12R1_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 189:f392fc9709a3 4731 #define CAN_F12R1_FB31_Pos (31U)
AnnaBridge 189:f392fc9709a3 4732 #define CAN_F12R1_FB31_Msk (0x1U << CAN_F12R1_FB31_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 4733 #define CAN_F12R1_FB31 CAN_F12R1_FB31_Msk /*!<Filter bit 31 */
AnnaBridge 189:f392fc9709a3 4734
AnnaBridge 189:f392fc9709a3 4735 /******************* Bit definition for CAN_F13R1 register ******************/
AnnaBridge 189:f392fc9709a3 4736 #define CAN_F13R1_FB0_Pos (0U)
AnnaBridge 189:f392fc9709a3 4737 #define CAN_F13R1_FB0_Msk (0x1U << CAN_F13R1_FB0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 4738 #define CAN_F13R1_FB0 CAN_F13R1_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 189:f392fc9709a3 4739 #define CAN_F13R1_FB1_Pos (1U)
AnnaBridge 189:f392fc9709a3 4740 #define CAN_F13R1_FB1_Msk (0x1U << CAN_F13R1_FB1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 4741 #define CAN_F13R1_FB1 CAN_F13R1_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 189:f392fc9709a3 4742 #define CAN_F13R1_FB2_Pos (2U)
AnnaBridge 189:f392fc9709a3 4743 #define CAN_F13R1_FB2_Msk (0x1U << CAN_F13R1_FB2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 4744 #define CAN_F13R1_FB2 CAN_F13R1_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 189:f392fc9709a3 4745 #define CAN_F13R1_FB3_Pos (3U)
AnnaBridge 189:f392fc9709a3 4746 #define CAN_F13R1_FB3_Msk (0x1U << CAN_F13R1_FB3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 4747 #define CAN_F13R1_FB3 CAN_F13R1_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 189:f392fc9709a3 4748 #define CAN_F13R1_FB4_Pos (4U)
AnnaBridge 189:f392fc9709a3 4749 #define CAN_F13R1_FB4_Msk (0x1U << CAN_F13R1_FB4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 4750 #define CAN_F13R1_FB4 CAN_F13R1_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 189:f392fc9709a3 4751 #define CAN_F13R1_FB5_Pos (5U)
AnnaBridge 189:f392fc9709a3 4752 #define CAN_F13R1_FB5_Msk (0x1U << CAN_F13R1_FB5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 4753 #define CAN_F13R1_FB5 CAN_F13R1_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 189:f392fc9709a3 4754 #define CAN_F13R1_FB6_Pos (6U)
AnnaBridge 189:f392fc9709a3 4755 #define CAN_F13R1_FB6_Msk (0x1U << CAN_F13R1_FB6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 4756 #define CAN_F13R1_FB6 CAN_F13R1_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 189:f392fc9709a3 4757 #define CAN_F13R1_FB7_Pos (7U)
AnnaBridge 189:f392fc9709a3 4758 #define CAN_F13R1_FB7_Msk (0x1U << CAN_F13R1_FB7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 4759 #define CAN_F13R1_FB7 CAN_F13R1_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 189:f392fc9709a3 4760 #define CAN_F13R1_FB8_Pos (8U)
AnnaBridge 189:f392fc9709a3 4761 #define CAN_F13R1_FB8_Msk (0x1U << CAN_F13R1_FB8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 4762 #define CAN_F13R1_FB8 CAN_F13R1_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 189:f392fc9709a3 4763 #define CAN_F13R1_FB9_Pos (9U)
AnnaBridge 189:f392fc9709a3 4764 #define CAN_F13R1_FB9_Msk (0x1U << CAN_F13R1_FB9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 4765 #define CAN_F13R1_FB9 CAN_F13R1_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 189:f392fc9709a3 4766 #define CAN_F13R1_FB10_Pos (10U)
AnnaBridge 189:f392fc9709a3 4767 #define CAN_F13R1_FB10_Msk (0x1U << CAN_F13R1_FB10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 4768 #define CAN_F13R1_FB10 CAN_F13R1_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 189:f392fc9709a3 4769 #define CAN_F13R1_FB11_Pos (11U)
AnnaBridge 189:f392fc9709a3 4770 #define CAN_F13R1_FB11_Msk (0x1U << CAN_F13R1_FB11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 4771 #define CAN_F13R1_FB11 CAN_F13R1_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 189:f392fc9709a3 4772 #define CAN_F13R1_FB12_Pos (12U)
AnnaBridge 189:f392fc9709a3 4773 #define CAN_F13R1_FB12_Msk (0x1U << CAN_F13R1_FB12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 4774 #define CAN_F13R1_FB12 CAN_F13R1_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 189:f392fc9709a3 4775 #define CAN_F13R1_FB13_Pos (13U)
AnnaBridge 189:f392fc9709a3 4776 #define CAN_F13R1_FB13_Msk (0x1U << CAN_F13R1_FB13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 4777 #define CAN_F13R1_FB13 CAN_F13R1_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 189:f392fc9709a3 4778 #define CAN_F13R1_FB14_Pos (14U)
AnnaBridge 189:f392fc9709a3 4779 #define CAN_F13R1_FB14_Msk (0x1U << CAN_F13R1_FB14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 4780 #define CAN_F13R1_FB14 CAN_F13R1_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 189:f392fc9709a3 4781 #define CAN_F13R1_FB15_Pos (15U)
AnnaBridge 189:f392fc9709a3 4782 #define CAN_F13R1_FB15_Msk (0x1U << CAN_F13R1_FB15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 4783 #define CAN_F13R1_FB15 CAN_F13R1_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 189:f392fc9709a3 4784 #define CAN_F13R1_FB16_Pos (16U)
AnnaBridge 189:f392fc9709a3 4785 #define CAN_F13R1_FB16_Msk (0x1U << CAN_F13R1_FB16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 4786 #define CAN_F13R1_FB16 CAN_F13R1_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 189:f392fc9709a3 4787 #define CAN_F13R1_FB17_Pos (17U)
AnnaBridge 189:f392fc9709a3 4788 #define CAN_F13R1_FB17_Msk (0x1U << CAN_F13R1_FB17_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 4789 #define CAN_F13R1_FB17 CAN_F13R1_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 189:f392fc9709a3 4790 #define CAN_F13R1_FB18_Pos (18U)
AnnaBridge 189:f392fc9709a3 4791 #define CAN_F13R1_FB18_Msk (0x1U << CAN_F13R1_FB18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 4792 #define CAN_F13R1_FB18 CAN_F13R1_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 189:f392fc9709a3 4793 #define CAN_F13R1_FB19_Pos (19U)
AnnaBridge 189:f392fc9709a3 4794 #define CAN_F13R1_FB19_Msk (0x1U << CAN_F13R1_FB19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 4795 #define CAN_F13R1_FB19 CAN_F13R1_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 189:f392fc9709a3 4796 #define CAN_F13R1_FB20_Pos (20U)
AnnaBridge 189:f392fc9709a3 4797 #define CAN_F13R1_FB20_Msk (0x1U << CAN_F13R1_FB20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 4798 #define CAN_F13R1_FB20 CAN_F13R1_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 189:f392fc9709a3 4799 #define CAN_F13R1_FB21_Pos (21U)
AnnaBridge 189:f392fc9709a3 4800 #define CAN_F13R1_FB21_Msk (0x1U << CAN_F13R1_FB21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 4801 #define CAN_F13R1_FB21 CAN_F13R1_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 189:f392fc9709a3 4802 #define CAN_F13R1_FB22_Pos (22U)
AnnaBridge 189:f392fc9709a3 4803 #define CAN_F13R1_FB22_Msk (0x1U << CAN_F13R1_FB22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 4804 #define CAN_F13R1_FB22 CAN_F13R1_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 189:f392fc9709a3 4805 #define CAN_F13R1_FB23_Pos (23U)
AnnaBridge 189:f392fc9709a3 4806 #define CAN_F13R1_FB23_Msk (0x1U << CAN_F13R1_FB23_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 4807 #define CAN_F13R1_FB23 CAN_F13R1_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 189:f392fc9709a3 4808 #define CAN_F13R1_FB24_Pos (24U)
AnnaBridge 189:f392fc9709a3 4809 #define CAN_F13R1_FB24_Msk (0x1U << CAN_F13R1_FB24_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 4810 #define CAN_F13R1_FB24 CAN_F13R1_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 189:f392fc9709a3 4811 #define CAN_F13R1_FB25_Pos (25U)
AnnaBridge 189:f392fc9709a3 4812 #define CAN_F13R1_FB25_Msk (0x1U << CAN_F13R1_FB25_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 4813 #define CAN_F13R1_FB25 CAN_F13R1_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 189:f392fc9709a3 4814 #define CAN_F13R1_FB26_Pos (26U)
AnnaBridge 189:f392fc9709a3 4815 #define CAN_F13R1_FB26_Msk (0x1U << CAN_F13R1_FB26_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 4816 #define CAN_F13R1_FB26 CAN_F13R1_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 189:f392fc9709a3 4817 #define CAN_F13R1_FB27_Pos (27U)
AnnaBridge 189:f392fc9709a3 4818 #define CAN_F13R1_FB27_Msk (0x1U << CAN_F13R1_FB27_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 4819 #define CAN_F13R1_FB27 CAN_F13R1_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 189:f392fc9709a3 4820 #define CAN_F13R1_FB28_Pos (28U)
AnnaBridge 189:f392fc9709a3 4821 #define CAN_F13R1_FB28_Msk (0x1U << CAN_F13R1_FB28_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 4822 #define CAN_F13R1_FB28 CAN_F13R1_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 189:f392fc9709a3 4823 #define CAN_F13R1_FB29_Pos (29U)
AnnaBridge 189:f392fc9709a3 4824 #define CAN_F13R1_FB29_Msk (0x1U << CAN_F13R1_FB29_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 4825 #define CAN_F13R1_FB29 CAN_F13R1_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 189:f392fc9709a3 4826 #define CAN_F13R1_FB30_Pos (30U)
AnnaBridge 189:f392fc9709a3 4827 #define CAN_F13R1_FB30_Msk (0x1U << CAN_F13R1_FB30_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 4828 #define CAN_F13R1_FB30 CAN_F13R1_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 189:f392fc9709a3 4829 #define CAN_F13R1_FB31_Pos (31U)
AnnaBridge 189:f392fc9709a3 4830 #define CAN_F13R1_FB31_Msk (0x1U << CAN_F13R1_FB31_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 4831 #define CAN_F13R1_FB31 CAN_F13R1_FB31_Msk /*!<Filter bit 31 */
AnnaBridge 189:f392fc9709a3 4832
AnnaBridge 189:f392fc9709a3 4833 /******************* Bit definition for CAN_F0R2 register *******************/
AnnaBridge 189:f392fc9709a3 4834 #define CAN_F0R2_FB0_Pos (0U)
AnnaBridge 189:f392fc9709a3 4835 #define CAN_F0R2_FB0_Msk (0x1U << CAN_F0R2_FB0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 4836 #define CAN_F0R2_FB0 CAN_F0R2_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 189:f392fc9709a3 4837 #define CAN_F0R2_FB1_Pos (1U)
AnnaBridge 189:f392fc9709a3 4838 #define CAN_F0R2_FB1_Msk (0x1U << CAN_F0R2_FB1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 4839 #define CAN_F0R2_FB1 CAN_F0R2_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 189:f392fc9709a3 4840 #define CAN_F0R2_FB2_Pos (2U)
AnnaBridge 189:f392fc9709a3 4841 #define CAN_F0R2_FB2_Msk (0x1U << CAN_F0R2_FB2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 4842 #define CAN_F0R2_FB2 CAN_F0R2_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 189:f392fc9709a3 4843 #define CAN_F0R2_FB3_Pos (3U)
AnnaBridge 189:f392fc9709a3 4844 #define CAN_F0R2_FB3_Msk (0x1U << CAN_F0R2_FB3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 4845 #define CAN_F0R2_FB3 CAN_F0R2_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 189:f392fc9709a3 4846 #define CAN_F0R2_FB4_Pos (4U)
AnnaBridge 189:f392fc9709a3 4847 #define CAN_F0R2_FB4_Msk (0x1U << CAN_F0R2_FB4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 4848 #define CAN_F0R2_FB4 CAN_F0R2_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 189:f392fc9709a3 4849 #define CAN_F0R2_FB5_Pos (5U)
AnnaBridge 189:f392fc9709a3 4850 #define CAN_F0R2_FB5_Msk (0x1U << CAN_F0R2_FB5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 4851 #define CAN_F0R2_FB5 CAN_F0R2_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 189:f392fc9709a3 4852 #define CAN_F0R2_FB6_Pos (6U)
AnnaBridge 189:f392fc9709a3 4853 #define CAN_F0R2_FB6_Msk (0x1U << CAN_F0R2_FB6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 4854 #define CAN_F0R2_FB6 CAN_F0R2_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 189:f392fc9709a3 4855 #define CAN_F0R2_FB7_Pos (7U)
AnnaBridge 189:f392fc9709a3 4856 #define CAN_F0R2_FB7_Msk (0x1U << CAN_F0R2_FB7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 4857 #define CAN_F0R2_FB7 CAN_F0R2_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 189:f392fc9709a3 4858 #define CAN_F0R2_FB8_Pos (8U)
AnnaBridge 189:f392fc9709a3 4859 #define CAN_F0R2_FB8_Msk (0x1U << CAN_F0R2_FB8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 4860 #define CAN_F0R2_FB8 CAN_F0R2_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 189:f392fc9709a3 4861 #define CAN_F0R2_FB9_Pos (9U)
AnnaBridge 189:f392fc9709a3 4862 #define CAN_F0R2_FB9_Msk (0x1U << CAN_F0R2_FB9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 4863 #define CAN_F0R2_FB9 CAN_F0R2_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 189:f392fc9709a3 4864 #define CAN_F0R2_FB10_Pos (10U)
AnnaBridge 189:f392fc9709a3 4865 #define CAN_F0R2_FB10_Msk (0x1U << CAN_F0R2_FB10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 4866 #define CAN_F0R2_FB10 CAN_F0R2_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 189:f392fc9709a3 4867 #define CAN_F0R2_FB11_Pos (11U)
AnnaBridge 189:f392fc9709a3 4868 #define CAN_F0R2_FB11_Msk (0x1U << CAN_F0R2_FB11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 4869 #define CAN_F0R2_FB11 CAN_F0R2_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 189:f392fc9709a3 4870 #define CAN_F0R2_FB12_Pos (12U)
AnnaBridge 189:f392fc9709a3 4871 #define CAN_F0R2_FB12_Msk (0x1U << CAN_F0R2_FB12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 4872 #define CAN_F0R2_FB12 CAN_F0R2_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 189:f392fc9709a3 4873 #define CAN_F0R2_FB13_Pos (13U)
AnnaBridge 189:f392fc9709a3 4874 #define CAN_F0R2_FB13_Msk (0x1U << CAN_F0R2_FB13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 4875 #define CAN_F0R2_FB13 CAN_F0R2_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 189:f392fc9709a3 4876 #define CAN_F0R2_FB14_Pos (14U)
AnnaBridge 189:f392fc9709a3 4877 #define CAN_F0R2_FB14_Msk (0x1U << CAN_F0R2_FB14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 4878 #define CAN_F0R2_FB14 CAN_F0R2_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 189:f392fc9709a3 4879 #define CAN_F0R2_FB15_Pos (15U)
AnnaBridge 189:f392fc9709a3 4880 #define CAN_F0R2_FB15_Msk (0x1U << CAN_F0R2_FB15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 4881 #define CAN_F0R2_FB15 CAN_F0R2_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 189:f392fc9709a3 4882 #define CAN_F0R2_FB16_Pos (16U)
AnnaBridge 189:f392fc9709a3 4883 #define CAN_F0R2_FB16_Msk (0x1U << CAN_F0R2_FB16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 4884 #define CAN_F0R2_FB16 CAN_F0R2_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 189:f392fc9709a3 4885 #define CAN_F0R2_FB17_Pos (17U)
AnnaBridge 189:f392fc9709a3 4886 #define CAN_F0R2_FB17_Msk (0x1U << CAN_F0R2_FB17_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 4887 #define CAN_F0R2_FB17 CAN_F0R2_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 189:f392fc9709a3 4888 #define CAN_F0R2_FB18_Pos (18U)
AnnaBridge 189:f392fc9709a3 4889 #define CAN_F0R2_FB18_Msk (0x1U << CAN_F0R2_FB18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 4890 #define CAN_F0R2_FB18 CAN_F0R2_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 189:f392fc9709a3 4891 #define CAN_F0R2_FB19_Pos (19U)
AnnaBridge 189:f392fc9709a3 4892 #define CAN_F0R2_FB19_Msk (0x1U << CAN_F0R2_FB19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 4893 #define CAN_F0R2_FB19 CAN_F0R2_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 189:f392fc9709a3 4894 #define CAN_F0R2_FB20_Pos (20U)
AnnaBridge 189:f392fc9709a3 4895 #define CAN_F0R2_FB20_Msk (0x1U << CAN_F0R2_FB20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 4896 #define CAN_F0R2_FB20 CAN_F0R2_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 189:f392fc9709a3 4897 #define CAN_F0R2_FB21_Pos (21U)
AnnaBridge 189:f392fc9709a3 4898 #define CAN_F0R2_FB21_Msk (0x1U << CAN_F0R2_FB21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 4899 #define CAN_F0R2_FB21 CAN_F0R2_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 189:f392fc9709a3 4900 #define CAN_F0R2_FB22_Pos (22U)
AnnaBridge 189:f392fc9709a3 4901 #define CAN_F0R2_FB22_Msk (0x1U << CAN_F0R2_FB22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 4902 #define CAN_F0R2_FB22 CAN_F0R2_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 189:f392fc9709a3 4903 #define CAN_F0R2_FB23_Pos (23U)
AnnaBridge 189:f392fc9709a3 4904 #define CAN_F0R2_FB23_Msk (0x1U << CAN_F0R2_FB23_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 4905 #define CAN_F0R2_FB23 CAN_F0R2_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 189:f392fc9709a3 4906 #define CAN_F0R2_FB24_Pos (24U)
AnnaBridge 189:f392fc9709a3 4907 #define CAN_F0R2_FB24_Msk (0x1U << CAN_F0R2_FB24_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 4908 #define CAN_F0R2_FB24 CAN_F0R2_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 189:f392fc9709a3 4909 #define CAN_F0R2_FB25_Pos (25U)
AnnaBridge 189:f392fc9709a3 4910 #define CAN_F0R2_FB25_Msk (0x1U << CAN_F0R2_FB25_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 4911 #define CAN_F0R2_FB25 CAN_F0R2_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 189:f392fc9709a3 4912 #define CAN_F0R2_FB26_Pos (26U)
AnnaBridge 189:f392fc9709a3 4913 #define CAN_F0R2_FB26_Msk (0x1U << CAN_F0R2_FB26_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 4914 #define CAN_F0R2_FB26 CAN_F0R2_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 189:f392fc9709a3 4915 #define CAN_F0R2_FB27_Pos (27U)
AnnaBridge 189:f392fc9709a3 4916 #define CAN_F0R2_FB27_Msk (0x1U << CAN_F0R2_FB27_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 4917 #define CAN_F0R2_FB27 CAN_F0R2_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 189:f392fc9709a3 4918 #define CAN_F0R2_FB28_Pos (28U)
AnnaBridge 189:f392fc9709a3 4919 #define CAN_F0R2_FB28_Msk (0x1U << CAN_F0R2_FB28_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 4920 #define CAN_F0R2_FB28 CAN_F0R2_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 189:f392fc9709a3 4921 #define CAN_F0R2_FB29_Pos (29U)
AnnaBridge 189:f392fc9709a3 4922 #define CAN_F0R2_FB29_Msk (0x1U << CAN_F0R2_FB29_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 4923 #define CAN_F0R2_FB29 CAN_F0R2_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 189:f392fc9709a3 4924 #define CAN_F0R2_FB30_Pos (30U)
AnnaBridge 189:f392fc9709a3 4925 #define CAN_F0R2_FB30_Msk (0x1U << CAN_F0R2_FB30_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 4926 #define CAN_F0R2_FB30 CAN_F0R2_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 189:f392fc9709a3 4927 #define CAN_F0R2_FB31_Pos (31U)
AnnaBridge 189:f392fc9709a3 4928 #define CAN_F0R2_FB31_Msk (0x1U << CAN_F0R2_FB31_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 4929 #define CAN_F0R2_FB31 CAN_F0R2_FB31_Msk /*!<Filter bit 31 */
AnnaBridge 189:f392fc9709a3 4930
AnnaBridge 189:f392fc9709a3 4931 /******************* Bit definition for CAN_F1R2 register *******************/
AnnaBridge 189:f392fc9709a3 4932 #define CAN_F1R2_FB0_Pos (0U)
AnnaBridge 189:f392fc9709a3 4933 #define CAN_F1R2_FB0_Msk (0x1U << CAN_F1R2_FB0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 4934 #define CAN_F1R2_FB0 CAN_F1R2_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 189:f392fc9709a3 4935 #define CAN_F1R2_FB1_Pos (1U)
AnnaBridge 189:f392fc9709a3 4936 #define CAN_F1R2_FB1_Msk (0x1U << CAN_F1R2_FB1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 4937 #define CAN_F1R2_FB1 CAN_F1R2_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 189:f392fc9709a3 4938 #define CAN_F1R2_FB2_Pos (2U)
AnnaBridge 189:f392fc9709a3 4939 #define CAN_F1R2_FB2_Msk (0x1U << CAN_F1R2_FB2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 4940 #define CAN_F1R2_FB2 CAN_F1R2_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 189:f392fc9709a3 4941 #define CAN_F1R2_FB3_Pos (3U)
AnnaBridge 189:f392fc9709a3 4942 #define CAN_F1R2_FB3_Msk (0x1U << CAN_F1R2_FB3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 4943 #define CAN_F1R2_FB3 CAN_F1R2_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 189:f392fc9709a3 4944 #define CAN_F1R2_FB4_Pos (4U)
AnnaBridge 189:f392fc9709a3 4945 #define CAN_F1R2_FB4_Msk (0x1U << CAN_F1R2_FB4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 4946 #define CAN_F1R2_FB4 CAN_F1R2_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 189:f392fc9709a3 4947 #define CAN_F1R2_FB5_Pos (5U)
AnnaBridge 189:f392fc9709a3 4948 #define CAN_F1R2_FB5_Msk (0x1U << CAN_F1R2_FB5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 4949 #define CAN_F1R2_FB5 CAN_F1R2_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 189:f392fc9709a3 4950 #define CAN_F1R2_FB6_Pos (6U)
AnnaBridge 189:f392fc9709a3 4951 #define CAN_F1R2_FB6_Msk (0x1U << CAN_F1R2_FB6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 4952 #define CAN_F1R2_FB6 CAN_F1R2_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 189:f392fc9709a3 4953 #define CAN_F1R2_FB7_Pos (7U)
AnnaBridge 189:f392fc9709a3 4954 #define CAN_F1R2_FB7_Msk (0x1U << CAN_F1R2_FB7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 4955 #define CAN_F1R2_FB7 CAN_F1R2_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 189:f392fc9709a3 4956 #define CAN_F1R2_FB8_Pos (8U)
AnnaBridge 189:f392fc9709a3 4957 #define CAN_F1R2_FB8_Msk (0x1U << CAN_F1R2_FB8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 4958 #define CAN_F1R2_FB8 CAN_F1R2_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 189:f392fc9709a3 4959 #define CAN_F1R2_FB9_Pos (9U)
AnnaBridge 189:f392fc9709a3 4960 #define CAN_F1R2_FB9_Msk (0x1U << CAN_F1R2_FB9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 4961 #define CAN_F1R2_FB9 CAN_F1R2_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 189:f392fc9709a3 4962 #define CAN_F1R2_FB10_Pos (10U)
AnnaBridge 189:f392fc9709a3 4963 #define CAN_F1R2_FB10_Msk (0x1U << CAN_F1R2_FB10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 4964 #define CAN_F1R2_FB10 CAN_F1R2_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 189:f392fc9709a3 4965 #define CAN_F1R2_FB11_Pos (11U)
AnnaBridge 189:f392fc9709a3 4966 #define CAN_F1R2_FB11_Msk (0x1U << CAN_F1R2_FB11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 4967 #define CAN_F1R2_FB11 CAN_F1R2_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 189:f392fc9709a3 4968 #define CAN_F1R2_FB12_Pos (12U)
AnnaBridge 189:f392fc9709a3 4969 #define CAN_F1R2_FB12_Msk (0x1U << CAN_F1R2_FB12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 4970 #define CAN_F1R2_FB12 CAN_F1R2_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 189:f392fc9709a3 4971 #define CAN_F1R2_FB13_Pos (13U)
AnnaBridge 189:f392fc9709a3 4972 #define CAN_F1R2_FB13_Msk (0x1U << CAN_F1R2_FB13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 4973 #define CAN_F1R2_FB13 CAN_F1R2_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 189:f392fc9709a3 4974 #define CAN_F1R2_FB14_Pos (14U)
AnnaBridge 189:f392fc9709a3 4975 #define CAN_F1R2_FB14_Msk (0x1U << CAN_F1R2_FB14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 4976 #define CAN_F1R2_FB14 CAN_F1R2_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 189:f392fc9709a3 4977 #define CAN_F1R2_FB15_Pos (15U)
AnnaBridge 189:f392fc9709a3 4978 #define CAN_F1R2_FB15_Msk (0x1U << CAN_F1R2_FB15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 4979 #define CAN_F1R2_FB15 CAN_F1R2_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 189:f392fc9709a3 4980 #define CAN_F1R2_FB16_Pos (16U)
AnnaBridge 189:f392fc9709a3 4981 #define CAN_F1R2_FB16_Msk (0x1U << CAN_F1R2_FB16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 4982 #define CAN_F1R2_FB16 CAN_F1R2_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 189:f392fc9709a3 4983 #define CAN_F1R2_FB17_Pos (17U)
AnnaBridge 189:f392fc9709a3 4984 #define CAN_F1R2_FB17_Msk (0x1U << CAN_F1R2_FB17_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 4985 #define CAN_F1R2_FB17 CAN_F1R2_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 189:f392fc9709a3 4986 #define CAN_F1R2_FB18_Pos (18U)
AnnaBridge 189:f392fc9709a3 4987 #define CAN_F1R2_FB18_Msk (0x1U << CAN_F1R2_FB18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 4988 #define CAN_F1R2_FB18 CAN_F1R2_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 189:f392fc9709a3 4989 #define CAN_F1R2_FB19_Pos (19U)
AnnaBridge 189:f392fc9709a3 4990 #define CAN_F1R2_FB19_Msk (0x1U << CAN_F1R2_FB19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 4991 #define CAN_F1R2_FB19 CAN_F1R2_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 189:f392fc9709a3 4992 #define CAN_F1R2_FB20_Pos (20U)
AnnaBridge 189:f392fc9709a3 4993 #define CAN_F1R2_FB20_Msk (0x1U << CAN_F1R2_FB20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 4994 #define CAN_F1R2_FB20 CAN_F1R2_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 189:f392fc9709a3 4995 #define CAN_F1R2_FB21_Pos (21U)
AnnaBridge 189:f392fc9709a3 4996 #define CAN_F1R2_FB21_Msk (0x1U << CAN_F1R2_FB21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 4997 #define CAN_F1R2_FB21 CAN_F1R2_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 189:f392fc9709a3 4998 #define CAN_F1R2_FB22_Pos (22U)
AnnaBridge 189:f392fc9709a3 4999 #define CAN_F1R2_FB22_Msk (0x1U << CAN_F1R2_FB22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 5000 #define CAN_F1R2_FB22 CAN_F1R2_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 189:f392fc9709a3 5001 #define CAN_F1R2_FB23_Pos (23U)
AnnaBridge 189:f392fc9709a3 5002 #define CAN_F1R2_FB23_Msk (0x1U << CAN_F1R2_FB23_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 5003 #define CAN_F1R2_FB23 CAN_F1R2_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 189:f392fc9709a3 5004 #define CAN_F1R2_FB24_Pos (24U)
AnnaBridge 189:f392fc9709a3 5005 #define CAN_F1R2_FB24_Msk (0x1U << CAN_F1R2_FB24_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 5006 #define CAN_F1R2_FB24 CAN_F1R2_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 189:f392fc9709a3 5007 #define CAN_F1R2_FB25_Pos (25U)
AnnaBridge 189:f392fc9709a3 5008 #define CAN_F1R2_FB25_Msk (0x1U << CAN_F1R2_FB25_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 5009 #define CAN_F1R2_FB25 CAN_F1R2_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 189:f392fc9709a3 5010 #define CAN_F1R2_FB26_Pos (26U)
AnnaBridge 189:f392fc9709a3 5011 #define CAN_F1R2_FB26_Msk (0x1U << CAN_F1R2_FB26_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 5012 #define CAN_F1R2_FB26 CAN_F1R2_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 189:f392fc9709a3 5013 #define CAN_F1R2_FB27_Pos (27U)
AnnaBridge 189:f392fc9709a3 5014 #define CAN_F1R2_FB27_Msk (0x1U << CAN_F1R2_FB27_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 5015 #define CAN_F1R2_FB27 CAN_F1R2_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 189:f392fc9709a3 5016 #define CAN_F1R2_FB28_Pos (28U)
AnnaBridge 189:f392fc9709a3 5017 #define CAN_F1R2_FB28_Msk (0x1U << CAN_F1R2_FB28_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 5018 #define CAN_F1R2_FB28 CAN_F1R2_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 189:f392fc9709a3 5019 #define CAN_F1R2_FB29_Pos (29U)
AnnaBridge 189:f392fc9709a3 5020 #define CAN_F1R2_FB29_Msk (0x1U << CAN_F1R2_FB29_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 5021 #define CAN_F1R2_FB29 CAN_F1R2_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 189:f392fc9709a3 5022 #define CAN_F1R2_FB30_Pos (30U)
AnnaBridge 189:f392fc9709a3 5023 #define CAN_F1R2_FB30_Msk (0x1U << CAN_F1R2_FB30_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 5024 #define CAN_F1R2_FB30 CAN_F1R2_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 189:f392fc9709a3 5025 #define CAN_F1R2_FB31_Pos (31U)
AnnaBridge 189:f392fc9709a3 5026 #define CAN_F1R2_FB31_Msk (0x1U << CAN_F1R2_FB31_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 5027 #define CAN_F1R2_FB31 CAN_F1R2_FB31_Msk /*!<Filter bit 31 */
AnnaBridge 189:f392fc9709a3 5028
AnnaBridge 189:f392fc9709a3 5029 /******************* Bit definition for CAN_F2R2 register *******************/
AnnaBridge 189:f392fc9709a3 5030 #define CAN_F2R2_FB0_Pos (0U)
AnnaBridge 189:f392fc9709a3 5031 #define CAN_F2R2_FB0_Msk (0x1U << CAN_F2R2_FB0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 5032 #define CAN_F2R2_FB0 CAN_F2R2_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 189:f392fc9709a3 5033 #define CAN_F2R2_FB1_Pos (1U)
AnnaBridge 189:f392fc9709a3 5034 #define CAN_F2R2_FB1_Msk (0x1U << CAN_F2R2_FB1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 5035 #define CAN_F2R2_FB1 CAN_F2R2_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 189:f392fc9709a3 5036 #define CAN_F2R2_FB2_Pos (2U)
AnnaBridge 189:f392fc9709a3 5037 #define CAN_F2R2_FB2_Msk (0x1U << CAN_F2R2_FB2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 5038 #define CAN_F2R2_FB2 CAN_F2R2_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 189:f392fc9709a3 5039 #define CAN_F2R2_FB3_Pos (3U)
AnnaBridge 189:f392fc9709a3 5040 #define CAN_F2R2_FB3_Msk (0x1U << CAN_F2R2_FB3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 5041 #define CAN_F2R2_FB3 CAN_F2R2_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 189:f392fc9709a3 5042 #define CAN_F2R2_FB4_Pos (4U)
AnnaBridge 189:f392fc9709a3 5043 #define CAN_F2R2_FB4_Msk (0x1U << CAN_F2R2_FB4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 5044 #define CAN_F2R2_FB4 CAN_F2R2_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 189:f392fc9709a3 5045 #define CAN_F2R2_FB5_Pos (5U)
AnnaBridge 189:f392fc9709a3 5046 #define CAN_F2R2_FB5_Msk (0x1U << CAN_F2R2_FB5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 5047 #define CAN_F2R2_FB5 CAN_F2R2_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 189:f392fc9709a3 5048 #define CAN_F2R2_FB6_Pos (6U)
AnnaBridge 189:f392fc9709a3 5049 #define CAN_F2R2_FB6_Msk (0x1U << CAN_F2R2_FB6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 5050 #define CAN_F2R2_FB6 CAN_F2R2_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 189:f392fc9709a3 5051 #define CAN_F2R2_FB7_Pos (7U)
AnnaBridge 189:f392fc9709a3 5052 #define CAN_F2R2_FB7_Msk (0x1U << CAN_F2R2_FB7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 5053 #define CAN_F2R2_FB7 CAN_F2R2_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 189:f392fc9709a3 5054 #define CAN_F2R2_FB8_Pos (8U)
AnnaBridge 189:f392fc9709a3 5055 #define CAN_F2R2_FB8_Msk (0x1U << CAN_F2R2_FB8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 5056 #define CAN_F2R2_FB8 CAN_F2R2_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 189:f392fc9709a3 5057 #define CAN_F2R2_FB9_Pos (9U)
AnnaBridge 189:f392fc9709a3 5058 #define CAN_F2R2_FB9_Msk (0x1U << CAN_F2R2_FB9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 5059 #define CAN_F2R2_FB9 CAN_F2R2_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 189:f392fc9709a3 5060 #define CAN_F2R2_FB10_Pos (10U)
AnnaBridge 189:f392fc9709a3 5061 #define CAN_F2R2_FB10_Msk (0x1U << CAN_F2R2_FB10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 5062 #define CAN_F2R2_FB10 CAN_F2R2_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 189:f392fc9709a3 5063 #define CAN_F2R2_FB11_Pos (11U)
AnnaBridge 189:f392fc9709a3 5064 #define CAN_F2R2_FB11_Msk (0x1U << CAN_F2R2_FB11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 5065 #define CAN_F2R2_FB11 CAN_F2R2_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 189:f392fc9709a3 5066 #define CAN_F2R2_FB12_Pos (12U)
AnnaBridge 189:f392fc9709a3 5067 #define CAN_F2R2_FB12_Msk (0x1U << CAN_F2R2_FB12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 5068 #define CAN_F2R2_FB12 CAN_F2R2_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 189:f392fc9709a3 5069 #define CAN_F2R2_FB13_Pos (13U)
AnnaBridge 189:f392fc9709a3 5070 #define CAN_F2R2_FB13_Msk (0x1U << CAN_F2R2_FB13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 5071 #define CAN_F2R2_FB13 CAN_F2R2_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 189:f392fc9709a3 5072 #define CAN_F2R2_FB14_Pos (14U)
AnnaBridge 189:f392fc9709a3 5073 #define CAN_F2R2_FB14_Msk (0x1U << CAN_F2R2_FB14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 5074 #define CAN_F2R2_FB14 CAN_F2R2_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 189:f392fc9709a3 5075 #define CAN_F2R2_FB15_Pos (15U)
AnnaBridge 189:f392fc9709a3 5076 #define CAN_F2R2_FB15_Msk (0x1U << CAN_F2R2_FB15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 5077 #define CAN_F2R2_FB15 CAN_F2R2_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 189:f392fc9709a3 5078 #define CAN_F2R2_FB16_Pos (16U)
AnnaBridge 189:f392fc9709a3 5079 #define CAN_F2R2_FB16_Msk (0x1U << CAN_F2R2_FB16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 5080 #define CAN_F2R2_FB16 CAN_F2R2_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 189:f392fc9709a3 5081 #define CAN_F2R2_FB17_Pos (17U)
AnnaBridge 189:f392fc9709a3 5082 #define CAN_F2R2_FB17_Msk (0x1U << CAN_F2R2_FB17_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 5083 #define CAN_F2R2_FB17 CAN_F2R2_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 189:f392fc9709a3 5084 #define CAN_F2R2_FB18_Pos (18U)
AnnaBridge 189:f392fc9709a3 5085 #define CAN_F2R2_FB18_Msk (0x1U << CAN_F2R2_FB18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 5086 #define CAN_F2R2_FB18 CAN_F2R2_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 189:f392fc9709a3 5087 #define CAN_F2R2_FB19_Pos (19U)
AnnaBridge 189:f392fc9709a3 5088 #define CAN_F2R2_FB19_Msk (0x1U << CAN_F2R2_FB19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 5089 #define CAN_F2R2_FB19 CAN_F2R2_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 189:f392fc9709a3 5090 #define CAN_F2R2_FB20_Pos (20U)
AnnaBridge 189:f392fc9709a3 5091 #define CAN_F2R2_FB20_Msk (0x1U << CAN_F2R2_FB20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 5092 #define CAN_F2R2_FB20 CAN_F2R2_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 189:f392fc9709a3 5093 #define CAN_F2R2_FB21_Pos (21U)
AnnaBridge 189:f392fc9709a3 5094 #define CAN_F2R2_FB21_Msk (0x1U << CAN_F2R2_FB21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 5095 #define CAN_F2R2_FB21 CAN_F2R2_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 189:f392fc9709a3 5096 #define CAN_F2R2_FB22_Pos (22U)
AnnaBridge 189:f392fc9709a3 5097 #define CAN_F2R2_FB22_Msk (0x1U << CAN_F2R2_FB22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 5098 #define CAN_F2R2_FB22 CAN_F2R2_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 189:f392fc9709a3 5099 #define CAN_F2R2_FB23_Pos (23U)
AnnaBridge 189:f392fc9709a3 5100 #define CAN_F2R2_FB23_Msk (0x1U << CAN_F2R2_FB23_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 5101 #define CAN_F2R2_FB23 CAN_F2R2_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 189:f392fc9709a3 5102 #define CAN_F2R2_FB24_Pos (24U)
AnnaBridge 189:f392fc9709a3 5103 #define CAN_F2R2_FB24_Msk (0x1U << CAN_F2R2_FB24_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 5104 #define CAN_F2R2_FB24 CAN_F2R2_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 189:f392fc9709a3 5105 #define CAN_F2R2_FB25_Pos (25U)
AnnaBridge 189:f392fc9709a3 5106 #define CAN_F2R2_FB25_Msk (0x1U << CAN_F2R2_FB25_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 5107 #define CAN_F2R2_FB25 CAN_F2R2_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 189:f392fc9709a3 5108 #define CAN_F2R2_FB26_Pos (26U)
AnnaBridge 189:f392fc9709a3 5109 #define CAN_F2R2_FB26_Msk (0x1U << CAN_F2R2_FB26_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 5110 #define CAN_F2R2_FB26 CAN_F2R2_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 189:f392fc9709a3 5111 #define CAN_F2R2_FB27_Pos (27U)
AnnaBridge 189:f392fc9709a3 5112 #define CAN_F2R2_FB27_Msk (0x1U << CAN_F2R2_FB27_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 5113 #define CAN_F2R2_FB27 CAN_F2R2_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 189:f392fc9709a3 5114 #define CAN_F2R2_FB28_Pos (28U)
AnnaBridge 189:f392fc9709a3 5115 #define CAN_F2R2_FB28_Msk (0x1U << CAN_F2R2_FB28_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 5116 #define CAN_F2R2_FB28 CAN_F2R2_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 189:f392fc9709a3 5117 #define CAN_F2R2_FB29_Pos (29U)
AnnaBridge 189:f392fc9709a3 5118 #define CAN_F2R2_FB29_Msk (0x1U << CAN_F2R2_FB29_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 5119 #define CAN_F2R2_FB29 CAN_F2R2_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 189:f392fc9709a3 5120 #define CAN_F2R2_FB30_Pos (30U)
AnnaBridge 189:f392fc9709a3 5121 #define CAN_F2R2_FB30_Msk (0x1U << CAN_F2R2_FB30_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 5122 #define CAN_F2R2_FB30 CAN_F2R2_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 189:f392fc9709a3 5123 #define CAN_F2R2_FB31_Pos (31U)
AnnaBridge 189:f392fc9709a3 5124 #define CAN_F2R2_FB31_Msk (0x1U << CAN_F2R2_FB31_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 5125 #define CAN_F2R2_FB31 CAN_F2R2_FB31_Msk /*!<Filter bit 31 */
AnnaBridge 189:f392fc9709a3 5126
AnnaBridge 189:f392fc9709a3 5127 /******************* Bit definition for CAN_F3R2 register *******************/
AnnaBridge 189:f392fc9709a3 5128 #define CAN_F3R2_FB0_Pos (0U)
AnnaBridge 189:f392fc9709a3 5129 #define CAN_F3R2_FB0_Msk (0x1U << CAN_F3R2_FB0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 5130 #define CAN_F3R2_FB0 CAN_F3R2_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 189:f392fc9709a3 5131 #define CAN_F3R2_FB1_Pos (1U)
AnnaBridge 189:f392fc9709a3 5132 #define CAN_F3R2_FB1_Msk (0x1U << CAN_F3R2_FB1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 5133 #define CAN_F3R2_FB1 CAN_F3R2_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 189:f392fc9709a3 5134 #define CAN_F3R2_FB2_Pos (2U)
AnnaBridge 189:f392fc9709a3 5135 #define CAN_F3R2_FB2_Msk (0x1U << CAN_F3R2_FB2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 5136 #define CAN_F3R2_FB2 CAN_F3R2_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 189:f392fc9709a3 5137 #define CAN_F3R2_FB3_Pos (3U)
AnnaBridge 189:f392fc9709a3 5138 #define CAN_F3R2_FB3_Msk (0x1U << CAN_F3R2_FB3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 5139 #define CAN_F3R2_FB3 CAN_F3R2_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 189:f392fc9709a3 5140 #define CAN_F3R2_FB4_Pos (4U)
AnnaBridge 189:f392fc9709a3 5141 #define CAN_F3R2_FB4_Msk (0x1U << CAN_F3R2_FB4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 5142 #define CAN_F3R2_FB4 CAN_F3R2_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 189:f392fc9709a3 5143 #define CAN_F3R2_FB5_Pos (5U)
AnnaBridge 189:f392fc9709a3 5144 #define CAN_F3R2_FB5_Msk (0x1U << CAN_F3R2_FB5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 5145 #define CAN_F3R2_FB5 CAN_F3R2_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 189:f392fc9709a3 5146 #define CAN_F3R2_FB6_Pos (6U)
AnnaBridge 189:f392fc9709a3 5147 #define CAN_F3R2_FB6_Msk (0x1U << CAN_F3R2_FB6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 5148 #define CAN_F3R2_FB6 CAN_F3R2_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 189:f392fc9709a3 5149 #define CAN_F3R2_FB7_Pos (7U)
AnnaBridge 189:f392fc9709a3 5150 #define CAN_F3R2_FB7_Msk (0x1U << CAN_F3R2_FB7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 5151 #define CAN_F3R2_FB7 CAN_F3R2_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 189:f392fc9709a3 5152 #define CAN_F3R2_FB8_Pos (8U)
AnnaBridge 189:f392fc9709a3 5153 #define CAN_F3R2_FB8_Msk (0x1U << CAN_F3R2_FB8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 5154 #define CAN_F3R2_FB8 CAN_F3R2_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 189:f392fc9709a3 5155 #define CAN_F3R2_FB9_Pos (9U)
AnnaBridge 189:f392fc9709a3 5156 #define CAN_F3R2_FB9_Msk (0x1U << CAN_F3R2_FB9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 5157 #define CAN_F3R2_FB9 CAN_F3R2_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 189:f392fc9709a3 5158 #define CAN_F3R2_FB10_Pos (10U)
AnnaBridge 189:f392fc9709a3 5159 #define CAN_F3R2_FB10_Msk (0x1U << CAN_F3R2_FB10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 5160 #define CAN_F3R2_FB10 CAN_F3R2_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 189:f392fc9709a3 5161 #define CAN_F3R2_FB11_Pos (11U)
AnnaBridge 189:f392fc9709a3 5162 #define CAN_F3R2_FB11_Msk (0x1U << CAN_F3R2_FB11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 5163 #define CAN_F3R2_FB11 CAN_F3R2_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 189:f392fc9709a3 5164 #define CAN_F3R2_FB12_Pos (12U)
AnnaBridge 189:f392fc9709a3 5165 #define CAN_F3R2_FB12_Msk (0x1U << CAN_F3R2_FB12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 5166 #define CAN_F3R2_FB12 CAN_F3R2_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 189:f392fc9709a3 5167 #define CAN_F3R2_FB13_Pos (13U)
AnnaBridge 189:f392fc9709a3 5168 #define CAN_F3R2_FB13_Msk (0x1U << CAN_F3R2_FB13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 5169 #define CAN_F3R2_FB13 CAN_F3R2_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 189:f392fc9709a3 5170 #define CAN_F3R2_FB14_Pos (14U)
AnnaBridge 189:f392fc9709a3 5171 #define CAN_F3R2_FB14_Msk (0x1U << CAN_F3R2_FB14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 5172 #define CAN_F3R2_FB14 CAN_F3R2_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 189:f392fc9709a3 5173 #define CAN_F3R2_FB15_Pos (15U)
AnnaBridge 189:f392fc9709a3 5174 #define CAN_F3R2_FB15_Msk (0x1U << CAN_F3R2_FB15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 5175 #define CAN_F3R2_FB15 CAN_F3R2_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 189:f392fc9709a3 5176 #define CAN_F3R2_FB16_Pos (16U)
AnnaBridge 189:f392fc9709a3 5177 #define CAN_F3R2_FB16_Msk (0x1U << CAN_F3R2_FB16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 5178 #define CAN_F3R2_FB16 CAN_F3R2_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 189:f392fc9709a3 5179 #define CAN_F3R2_FB17_Pos (17U)
AnnaBridge 189:f392fc9709a3 5180 #define CAN_F3R2_FB17_Msk (0x1U << CAN_F3R2_FB17_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 5181 #define CAN_F3R2_FB17 CAN_F3R2_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 189:f392fc9709a3 5182 #define CAN_F3R2_FB18_Pos (18U)
AnnaBridge 189:f392fc9709a3 5183 #define CAN_F3R2_FB18_Msk (0x1U << CAN_F3R2_FB18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 5184 #define CAN_F3R2_FB18 CAN_F3R2_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 189:f392fc9709a3 5185 #define CAN_F3R2_FB19_Pos (19U)
AnnaBridge 189:f392fc9709a3 5186 #define CAN_F3R2_FB19_Msk (0x1U << CAN_F3R2_FB19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 5187 #define CAN_F3R2_FB19 CAN_F3R2_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 189:f392fc9709a3 5188 #define CAN_F3R2_FB20_Pos (20U)
AnnaBridge 189:f392fc9709a3 5189 #define CAN_F3R2_FB20_Msk (0x1U << CAN_F3R2_FB20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 5190 #define CAN_F3R2_FB20 CAN_F3R2_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 189:f392fc9709a3 5191 #define CAN_F3R2_FB21_Pos (21U)
AnnaBridge 189:f392fc9709a3 5192 #define CAN_F3R2_FB21_Msk (0x1U << CAN_F3R2_FB21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 5193 #define CAN_F3R2_FB21 CAN_F3R2_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 189:f392fc9709a3 5194 #define CAN_F3R2_FB22_Pos (22U)
AnnaBridge 189:f392fc9709a3 5195 #define CAN_F3R2_FB22_Msk (0x1U << CAN_F3R2_FB22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 5196 #define CAN_F3R2_FB22 CAN_F3R2_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 189:f392fc9709a3 5197 #define CAN_F3R2_FB23_Pos (23U)
AnnaBridge 189:f392fc9709a3 5198 #define CAN_F3R2_FB23_Msk (0x1U << CAN_F3R2_FB23_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 5199 #define CAN_F3R2_FB23 CAN_F3R2_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 189:f392fc9709a3 5200 #define CAN_F3R2_FB24_Pos (24U)
AnnaBridge 189:f392fc9709a3 5201 #define CAN_F3R2_FB24_Msk (0x1U << CAN_F3R2_FB24_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 5202 #define CAN_F3R2_FB24 CAN_F3R2_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 189:f392fc9709a3 5203 #define CAN_F3R2_FB25_Pos (25U)
AnnaBridge 189:f392fc9709a3 5204 #define CAN_F3R2_FB25_Msk (0x1U << CAN_F3R2_FB25_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 5205 #define CAN_F3R2_FB25 CAN_F3R2_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 189:f392fc9709a3 5206 #define CAN_F3R2_FB26_Pos (26U)
AnnaBridge 189:f392fc9709a3 5207 #define CAN_F3R2_FB26_Msk (0x1U << CAN_F3R2_FB26_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 5208 #define CAN_F3R2_FB26 CAN_F3R2_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 189:f392fc9709a3 5209 #define CAN_F3R2_FB27_Pos (27U)
AnnaBridge 189:f392fc9709a3 5210 #define CAN_F3R2_FB27_Msk (0x1U << CAN_F3R2_FB27_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 5211 #define CAN_F3R2_FB27 CAN_F3R2_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 189:f392fc9709a3 5212 #define CAN_F3R2_FB28_Pos (28U)
AnnaBridge 189:f392fc9709a3 5213 #define CAN_F3R2_FB28_Msk (0x1U << CAN_F3R2_FB28_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 5214 #define CAN_F3R2_FB28 CAN_F3R2_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 189:f392fc9709a3 5215 #define CAN_F3R2_FB29_Pos (29U)
AnnaBridge 189:f392fc9709a3 5216 #define CAN_F3R2_FB29_Msk (0x1U << CAN_F3R2_FB29_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 5217 #define CAN_F3R2_FB29 CAN_F3R2_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 189:f392fc9709a3 5218 #define CAN_F3R2_FB30_Pos (30U)
AnnaBridge 189:f392fc9709a3 5219 #define CAN_F3R2_FB30_Msk (0x1U << CAN_F3R2_FB30_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 5220 #define CAN_F3R2_FB30 CAN_F3R2_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 189:f392fc9709a3 5221 #define CAN_F3R2_FB31_Pos (31U)
AnnaBridge 189:f392fc9709a3 5222 #define CAN_F3R2_FB31_Msk (0x1U << CAN_F3R2_FB31_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 5223 #define CAN_F3R2_FB31 CAN_F3R2_FB31_Msk /*!<Filter bit 31 */
AnnaBridge 189:f392fc9709a3 5224
AnnaBridge 189:f392fc9709a3 5225 /******************* Bit definition for CAN_F4R2 register *******************/
AnnaBridge 189:f392fc9709a3 5226 #define CAN_F4R2_FB0_Pos (0U)
AnnaBridge 189:f392fc9709a3 5227 #define CAN_F4R2_FB0_Msk (0x1U << CAN_F4R2_FB0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 5228 #define CAN_F4R2_FB0 CAN_F4R2_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 189:f392fc9709a3 5229 #define CAN_F4R2_FB1_Pos (1U)
AnnaBridge 189:f392fc9709a3 5230 #define CAN_F4R2_FB1_Msk (0x1U << CAN_F4R2_FB1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 5231 #define CAN_F4R2_FB1 CAN_F4R2_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 189:f392fc9709a3 5232 #define CAN_F4R2_FB2_Pos (2U)
AnnaBridge 189:f392fc9709a3 5233 #define CAN_F4R2_FB2_Msk (0x1U << CAN_F4R2_FB2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 5234 #define CAN_F4R2_FB2 CAN_F4R2_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 189:f392fc9709a3 5235 #define CAN_F4R2_FB3_Pos (3U)
AnnaBridge 189:f392fc9709a3 5236 #define CAN_F4R2_FB3_Msk (0x1U << CAN_F4R2_FB3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 5237 #define CAN_F4R2_FB3 CAN_F4R2_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 189:f392fc9709a3 5238 #define CAN_F4R2_FB4_Pos (4U)
AnnaBridge 189:f392fc9709a3 5239 #define CAN_F4R2_FB4_Msk (0x1U << CAN_F4R2_FB4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 5240 #define CAN_F4R2_FB4 CAN_F4R2_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 189:f392fc9709a3 5241 #define CAN_F4R2_FB5_Pos (5U)
AnnaBridge 189:f392fc9709a3 5242 #define CAN_F4R2_FB5_Msk (0x1U << CAN_F4R2_FB5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 5243 #define CAN_F4R2_FB5 CAN_F4R2_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 189:f392fc9709a3 5244 #define CAN_F4R2_FB6_Pos (6U)
AnnaBridge 189:f392fc9709a3 5245 #define CAN_F4R2_FB6_Msk (0x1U << CAN_F4R2_FB6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 5246 #define CAN_F4R2_FB6 CAN_F4R2_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 189:f392fc9709a3 5247 #define CAN_F4R2_FB7_Pos (7U)
AnnaBridge 189:f392fc9709a3 5248 #define CAN_F4R2_FB7_Msk (0x1U << CAN_F4R2_FB7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 5249 #define CAN_F4R2_FB7 CAN_F4R2_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 189:f392fc9709a3 5250 #define CAN_F4R2_FB8_Pos (8U)
AnnaBridge 189:f392fc9709a3 5251 #define CAN_F4R2_FB8_Msk (0x1U << CAN_F4R2_FB8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 5252 #define CAN_F4R2_FB8 CAN_F4R2_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 189:f392fc9709a3 5253 #define CAN_F4R2_FB9_Pos (9U)
AnnaBridge 189:f392fc9709a3 5254 #define CAN_F4R2_FB9_Msk (0x1U << CAN_F4R2_FB9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 5255 #define CAN_F4R2_FB9 CAN_F4R2_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 189:f392fc9709a3 5256 #define CAN_F4R2_FB10_Pos (10U)
AnnaBridge 189:f392fc9709a3 5257 #define CAN_F4R2_FB10_Msk (0x1U << CAN_F4R2_FB10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 5258 #define CAN_F4R2_FB10 CAN_F4R2_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 189:f392fc9709a3 5259 #define CAN_F4R2_FB11_Pos (11U)
AnnaBridge 189:f392fc9709a3 5260 #define CAN_F4R2_FB11_Msk (0x1U << CAN_F4R2_FB11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 5261 #define CAN_F4R2_FB11 CAN_F4R2_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 189:f392fc9709a3 5262 #define CAN_F4R2_FB12_Pos (12U)
AnnaBridge 189:f392fc9709a3 5263 #define CAN_F4R2_FB12_Msk (0x1U << CAN_F4R2_FB12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 5264 #define CAN_F4R2_FB12 CAN_F4R2_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 189:f392fc9709a3 5265 #define CAN_F4R2_FB13_Pos (13U)
AnnaBridge 189:f392fc9709a3 5266 #define CAN_F4R2_FB13_Msk (0x1U << CAN_F4R2_FB13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 5267 #define CAN_F4R2_FB13 CAN_F4R2_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 189:f392fc9709a3 5268 #define CAN_F4R2_FB14_Pos (14U)
AnnaBridge 189:f392fc9709a3 5269 #define CAN_F4R2_FB14_Msk (0x1U << CAN_F4R2_FB14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 5270 #define CAN_F4R2_FB14 CAN_F4R2_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 189:f392fc9709a3 5271 #define CAN_F4R2_FB15_Pos (15U)
AnnaBridge 189:f392fc9709a3 5272 #define CAN_F4R2_FB15_Msk (0x1U << CAN_F4R2_FB15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 5273 #define CAN_F4R2_FB15 CAN_F4R2_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 189:f392fc9709a3 5274 #define CAN_F4R2_FB16_Pos (16U)
AnnaBridge 189:f392fc9709a3 5275 #define CAN_F4R2_FB16_Msk (0x1U << CAN_F4R2_FB16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 5276 #define CAN_F4R2_FB16 CAN_F4R2_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 189:f392fc9709a3 5277 #define CAN_F4R2_FB17_Pos (17U)
AnnaBridge 189:f392fc9709a3 5278 #define CAN_F4R2_FB17_Msk (0x1U << CAN_F4R2_FB17_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 5279 #define CAN_F4R2_FB17 CAN_F4R2_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 189:f392fc9709a3 5280 #define CAN_F4R2_FB18_Pos (18U)
AnnaBridge 189:f392fc9709a3 5281 #define CAN_F4R2_FB18_Msk (0x1U << CAN_F4R2_FB18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 5282 #define CAN_F4R2_FB18 CAN_F4R2_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 189:f392fc9709a3 5283 #define CAN_F4R2_FB19_Pos (19U)
AnnaBridge 189:f392fc9709a3 5284 #define CAN_F4R2_FB19_Msk (0x1U << CAN_F4R2_FB19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 5285 #define CAN_F4R2_FB19 CAN_F4R2_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 189:f392fc9709a3 5286 #define CAN_F4R2_FB20_Pos (20U)
AnnaBridge 189:f392fc9709a3 5287 #define CAN_F4R2_FB20_Msk (0x1U << CAN_F4R2_FB20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 5288 #define CAN_F4R2_FB20 CAN_F4R2_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 189:f392fc9709a3 5289 #define CAN_F4R2_FB21_Pos (21U)
AnnaBridge 189:f392fc9709a3 5290 #define CAN_F4R2_FB21_Msk (0x1U << CAN_F4R2_FB21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 5291 #define CAN_F4R2_FB21 CAN_F4R2_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 189:f392fc9709a3 5292 #define CAN_F4R2_FB22_Pos (22U)
AnnaBridge 189:f392fc9709a3 5293 #define CAN_F4R2_FB22_Msk (0x1U << CAN_F4R2_FB22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 5294 #define CAN_F4R2_FB22 CAN_F4R2_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 189:f392fc9709a3 5295 #define CAN_F4R2_FB23_Pos (23U)
AnnaBridge 189:f392fc9709a3 5296 #define CAN_F4R2_FB23_Msk (0x1U << CAN_F4R2_FB23_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 5297 #define CAN_F4R2_FB23 CAN_F4R2_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 189:f392fc9709a3 5298 #define CAN_F4R2_FB24_Pos (24U)
AnnaBridge 189:f392fc9709a3 5299 #define CAN_F4R2_FB24_Msk (0x1U << CAN_F4R2_FB24_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 5300 #define CAN_F4R2_FB24 CAN_F4R2_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 189:f392fc9709a3 5301 #define CAN_F4R2_FB25_Pos (25U)
AnnaBridge 189:f392fc9709a3 5302 #define CAN_F4R2_FB25_Msk (0x1U << CAN_F4R2_FB25_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 5303 #define CAN_F4R2_FB25 CAN_F4R2_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 189:f392fc9709a3 5304 #define CAN_F4R2_FB26_Pos (26U)
AnnaBridge 189:f392fc9709a3 5305 #define CAN_F4R2_FB26_Msk (0x1U << CAN_F4R2_FB26_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 5306 #define CAN_F4R2_FB26 CAN_F4R2_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 189:f392fc9709a3 5307 #define CAN_F4R2_FB27_Pos (27U)
AnnaBridge 189:f392fc9709a3 5308 #define CAN_F4R2_FB27_Msk (0x1U << CAN_F4R2_FB27_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 5309 #define CAN_F4R2_FB27 CAN_F4R2_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 189:f392fc9709a3 5310 #define CAN_F4R2_FB28_Pos (28U)
AnnaBridge 189:f392fc9709a3 5311 #define CAN_F4R2_FB28_Msk (0x1U << CAN_F4R2_FB28_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 5312 #define CAN_F4R2_FB28 CAN_F4R2_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 189:f392fc9709a3 5313 #define CAN_F4R2_FB29_Pos (29U)
AnnaBridge 189:f392fc9709a3 5314 #define CAN_F4R2_FB29_Msk (0x1U << CAN_F4R2_FB29_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 5315 #define CAN_F4R2_FB29 CAN_F4R2_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 189:f392fc9709a3 5316 #define CAN_F4R2_FB30_Pos (30U)
AnnaBridge 189:f392fc9709a3 5317 #define CAN_F4R2_FB30_Msk (0x1U << CAN_F4R2_FB30_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 5318 #define CAN_F4R2_FB30 CAN_F4R2_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 189:f392fc9709a3 5319 #define CAN_F4R2_FB31_Pos (31U)
AnnaBridge 189:f392fc9709a3 5320 #define CAN_F4R2_FB31_Msk (0x1U << CAN_F4R2_FB31_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 5321 #define CAN_F4R2_FB31 CAN_F4R2_FB31_Msk /*!<Filter bit 31 */
AnnaBridge 189:f392fc9709a3 5322
AnnaBridge 189:f392fc9709a3 5323 /******************* Bit definition for CAN_F5R2 register *******************/
AnnaBridge 189:f392fc9709a3 5324 #define CAN_F5R2_FB0_Pos (0U)
AnnaBridge 189:f392fc9709a3 5325 #define CAN_F5R2_FB0_Msk (0x1U << CAN_F5R2_FB0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 5326 #define CAN_F5R2_FB0 CAN_F5R2_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 189:f392fc9709a3 5327 #define CAN_F5R2_FB1_Pos (1U)
AnnaBridge 189:f392fc9709a3 5328 #define CAN_F5R2_FB1_Msk (0x1U << CAN_F5R2_FB1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 5329 #define CAN_F5R2_FB1 CAN_F5R2_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 189:f392fc9709a3 5330 #define CAN_F5R2_FB2_Pos (2U)
AnnaBridge 189:f392fc9709a3 5331 #define CAN_F5R2_FB2_Msk (0x1U << CAN_F5R2_FB2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 5332 #define CAN_F5R2_FB2 CAN_F5R2_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 189:f392fc9709a3 5333 #define CAN_F5R2_FB3_Pos (3U)
AnnaBridge 189:f392fc9709a3 5334 #define CAN_F5R2_FB3_Msk (0x1U << CAN_F5R2_FB3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 5335 #define CAN_F5R2_FB3 CAN_F5R2_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 189:f392fc9709a3 5336 #define CAN_F5R2_FB4_Pos (4U)
AnnaBridge 189:f392fc9709a3 5337 #define CAN_F5R2_FB4_Msk (0x1U << CAN_F5R2_FB4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 5338 #define CAN_F5R2_FB4 CAN_F5R2_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 189:f392fc9709a3 5339 #define CAN_F5R2_FB5_Pos (5U)
AnnaBridge 189:f392fc9709a3 5340 #define CAN_F5R2_FB5_Msk (0x1U << CAN_F5R2_FB5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 5341 #define CAN_F5R2_FB5 CAN_F5R2_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 189:f392fc9709a3 5342 #define CAN_F5R2_FB6_Pos (6U)
AnnaBridge 189:f392fc9709a3 5343 #define CAN_F5R2_FB6_Msk (0x1U << CAN_F5R2_FB6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 5344 #define CAN_F5R2_FB6 CAN_F5R2_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 189:f392fc9709a3 5345 #define CAN_F5R2_FB7_Pos (7U)
AnnaBridge 189:f392fc9709a3 5346 #define CAN_F5R2_FB7_Msk (0x1U << CAN_F5R2_FB7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 5347 #define CAN_F5R2_FB7 CAN_F5R2_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 189:f392fc9709a3 5348 #define CAN_F5R2_FB8_Pos (8U)
AnnaBridge 189:f392fc9709a3 5349 #define CAN_F5R2_FB8_Msk (0x1U << CAN_F5R2_FB8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 5350 #define CAN_F5R2_FB8 CAN_F5R2_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 189:f392fc9709a3 5351 #define CAN_F5R2_FB9_Pos (9U)
AnnaBridge 189:f392fc9709a3 5352 #define CAN_F5R2_FB9_Msk (0x1U << CAN_F5R2_FB9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 5353 #define CAN_F5R2_FB9 CAN_F5R2_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 189:f392fc9709a3 5354 #define CAN_F5R2_FB10_Pos (10U)
AnnaBridge 189:f392fc9709a3 5355 #define CAN_F5R2_FB10_Msk (0x1U << CAN_F5R2_FB10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 5356 #define CAN_F5R2_FB10 CAN_F5R2_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 189:f392fc9709a3 5357 #define CAN_F5R2_FB11_Pos (11U)
AnnaBridge 189:f392fc9709a3 5358 #define CAN_F5R2_FB11_Msk (0x1U << CAN_F5R2_FB11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 5359 #define CAN_F5R2_FB11 CAN_F5R2_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 189:f392fc9709a3 5360 #define CAN_F5R2_FB12_Pos (12U)
AnnaBridge 189:f392fc9709a3 5361 #define CAN_F5R2_FB12_Msk (0x1U << CAN_F5R2_FB12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 5362 #define CAN_F5R2_FB12 CAN_F5R2_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 189:f392fc9709a3 5363 #define CAN_F5R2_FB13_Pos (13U)
AnnaBridge 189:f392fc9709a3 5364 #define CAN_F5R2_FB13_Msk (0x1U << CAN_F5R2_FB13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 5365 #define CAN_F5R2_FB13 CAN_F5R2_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 189:f392fc9709a3 5366 #define CAN_F5R2_FB14_Pos (14U)
AnnaBridge 189:f392fc9709a3 5367 #define CAN_F5R2_FB14_Msk (0x1U << CAN_F5R2_FB14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 5368 #define CAN_F5R2_FB14 CAN_F5R2_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 189:f392fc9709a3 5369 #define CAN_F5R2_FB15_Pos (15U)
AnnaBridge 189:f392fc9709a3 5370 #define CAN_F5R2_FB15_Msk (0x1U << CAN_F5R2_FB15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 5371 #define CAN_F5R2_FB15 CAN_F5R2_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 189:f392fc9709a3 5372 #define CAN_F5R2_FB16_Pos (16U)
AnnaBridge 189:f392fc9709a3 5373 #define CAN_F5R2_FB16_Msk (0x1U << CAN_F5R2_FB16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 5374 #define CAN_F5R2_FB16 CAN_F5R2_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 189:f392fc9709a3 5375 #define CAN_F5R2_FB17_Pos (17U)
AnnaBridge 189:f392fc9709a3 5376 #define CAN_F5R2_FB17_Msk (0x1U << CAN_F5R2_FB17_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 5377 #define CAN_F5R2_FB17 CAN_F5R2_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 189:f392fc9709a3 5378 #define CAN_F5R2_FB18_Pos (18U)
AnnaBridge 189:f392fc9709a3 5379 #define CAN_F5R2_FB18_Msk (0x1U << CAN_F5R2_FB18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 5380 #define CAN_F5R2_FB18 CAN_F5R2_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 189:f392fc9709a3 5381 #define CAN_F5R2_FB19_Pos (19U)
AnnaBridge 189:f392fc9709a3 5382 #define CAN_F5R2_FB19_Msk (0x1U << CAN_F5R2_FB19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 5383 #define CAN_F5R2_FB19 CAN_F5R2_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 189:f392fc9709a3 5384 #define CAN_F5R2_FB20_Pos (20U)
AnnaBridge 189:f392fc9709a3 5385 #define CAN_F5R2_FB20_Msk (0x1U << CAN_F5R2_FB20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 5386 #define CAN_F5R2_FB20 CAN_F5R2_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 189:f392fc9709a3 5387 #define CAN_F5R2_FB21_Pos (21U)
AnnaBridge 189:f392fc9709a3 5388 #define CAN_F5R2_FB21_Msk (0x1U << CAN_F5R2_FB21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 5389 #define CAN_F5R2_FB21 CAN_F5R2_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 189:f392fc9709a3 5390 #define CAN_F5R2_FB22_Pos (22U)
AnnaBridge 189:f392fc9709a3 5391 #define CAN_F5R2_FB22_Msk (0x1U << CAN_F5R2_FB22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 5392 #define CAN_F5R2_FB22 CAN_F5R2_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 189:f392fc9709a3 5393 #define CAN_F5R2_FB23_Pos (23U)
AnnaBridge 189:f392fc9709a3 5394 #define CAN_F5R2_FB23_Msk (0x1U << CAN_F5R2_FB23_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 5395 #define CAN_F5R2_FB23 CAN_F5R2_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 189:f392fc9709a3 5396 #define CAN_F5R2_FB24_Pos (24U)
AnnaBridge 189:f392fc9709a3 5397 #define CAN_F5R2_FB24_Msk (0x1U << CAN_F5R2_FB24_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 5398 #define CAN_F5R2_FB24 CAN_F5R2_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 189:f392fc9709a3 5399 #define CAN_F5R2_FB25_Pos (25U)
AnnaBridge 189:f392fc9709a3 5400 #define CAN_F5R2_FB25_Msk (0x1U << CAN_F5R2_FB25_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 5401 #define CAN_F5R2_FB25 CAN_F5R2_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 189:f392fc9709a3 5402 #define CAN_F5R2_FB26_Pos (26U)
AnnaBridge 189:f392fc9709a3 5403 #define CAN_F5R2_FB26_Msk (0x1U << CAN_F5R2_FB26_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 5404 #define CAN_F5R2_FB26 CAN_F5R2_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 189:f392fc9709a3 5405 #define CAN_F5R2_FB27_Pos (27U)
AnnaBridge 189:f392fc9709a3 5406 #define CAN_F5R2_FB27_Msk (0x1U << CAN_F5R2_FB27_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 5407 #define CAN_F5R2_FB27 CAN_F5R2_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 189:f392fc9709a3 5408 #define CAN_F5R2_FB28_Pos (28U)
AnnaBridge 189:f392fc9709a3 5409 #define CAN_F5R2_FB28_Msk (0x1U << CAN_F5R2_FB28_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 5410 #define CAN_F5R2_FB28 CAN_F5R2_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 189:f392fc9709a3 5411 #define CAN_F5R2_FB29_Pos (29U)
AnnaBridge 189:f392fc9709a3 5412 #define CAN_F5R2_FB29_Msk (0x1U << CAN_F5R2_FB29_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 5413 #define CAN_F5R2_FB29 CAN_F5R2_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 189:f392fc9709a3 5414 #define CAN_F5R2_FB30_Pos (30U)
AnnaBridge 189:f392fc9709a3 5415 #define CAN_F5R2_FB30_Msk (0x1U << CAN_F5R2_FB30_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 5416 #define CAN_F5R2_FB30 CAN_F5R2_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 189:f392fc9709a3 5417 #define CAN_F5R2_FB31_Pos (31U)
AnnaBridge 189:f392fc9709a3 5418 #define CAN_F5R2_FB31_Msk (0x1U << CAN_F5R2_FB31_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 5419 #define CAN_F5R2_FB31 CAN_F5R2_FB31_Msk /*!<Filter bit 31 */
AnnaBridge 189:f392fc9709a3 5420
AnnaBridge 189:f392fc9709a3 5421 /******************* Bit definition for CAN_F6R2 register *******************/
AnnaBridge 189:f392fc9709a3 5422 #define CAN_F6R2_FB0_Pos (0U)
AnnaBridge 189:f392fc9709a3 5423 #define CAN_F6R2_FB0_Msk (0x1U << CAN_F6R2_FB0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 5424 #define CAN_F6R2_FB0 CAN_F6R2_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 189:f392fc9709a3 5425 #define CAN_F6R2_FB1_Pos (1U)
AnnaBridge 189:f392fc9709a3 5426 #define CAN_F6R2_FB1_Msk (0x1U << CAN_F6R2_FB1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 5427 #define CAN_F6R2_FB1 CAN_F6R2_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 189:f392fc9709a3 5428 #define CAN_F6R2_FB2_Pos (2U)
AnnaBridge 189:f392fc9709a3 5429 #define CAN_F6R2_FB2_Msk (0x1U << CAN_F6R2_FB2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 5430 #define CAN_F6R2_FB2 CAN_F6R2_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 189:f392fc9709a3 5431 #define CAN_F6R2_FB3_Pos (3U)
AnnaBridge 189:f392fc9709a3 5432 #define CAN_F6R2_FB3_Msk (0x1U << CAN_F6R2_FB3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 5433 #define CAN_F6R2_FB3 CAN_F6R2_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 189:f392fc9709a3 5434 #define CAN_F6R2_FB4_Pos (4U)
AnnaBridge 189:f392fc9709a3 5435 #define CAN_F6R2_FB4_Msk (0x1U << CAN_F6R2_FB4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 5436 #define CAN_F6R2_FB4 CAN_F6R2_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 189:f392fc9709a3 5437 #define CAN_F6R2_FB5_Pos (5U)
AnnaBridge 189:f392fc9709a3 5438 #define CAN_F6R2_FB5_Msk (0x1U << CAN_F6R2_FB5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 5439 #define CAN_F6R2_FB5 CAN_F6R2_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 189:f392fc9709a3 5440 #define CAN_F6R2_FB6_Pos (6U)
AnnaBridge 189:f392fc9709a3 5441 #define CAN_F6R2_FB6_Msk (0x1U << CAN_F6R2_FB6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 5442 #define CAN_F6R2_FB6 CAN_F6R2_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 189:f392fc9709a3 5443 #define CAN_F6R2_FB7_Pos (7U)
AnnaBridge 189:f392fc9709a3 5444 #define CAN_F6R2_FB7_Msk (0x1U << CAN_F6R2_FB7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 5445 #define CAN_F6R2_FB7 CAN_F6R2_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 189:f392fc9709a3 5446 #define CAN_F6R2_FB8_Pos (8U)
AnnaBridge 189:f392fc9709a3 5447 #define CAN_F6R2_FB8_Msk (0x1U << CAN_F6R2_FB8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 5448 #define CAN_F6R2_FB8 CAN_F6R2_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 189:f392fc9709a3 5449 #define CAN_F6R2_FB9_Pos (9U)
AnnaBridge 189:f392fc9709a3 5450 #define CAN_F6R2_FB9_Msk (0x1U << CAN_F6R2_FB9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 5451 #define CAN_F6R2_FB9 CAN_F6R2_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 189:f392fc9709a3 5452 #define CAN_F6R2_FB10_Pos (10U)
AnnaBridge 189:f392fc9709a3 5453 #define CAN_F6R2_FB10_Msk (0x1U << CAN_F6R2_FB10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 5454 #define CAN_F6R2_FB10 CAN_F6R2_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 189:f392fc9709a3 5455 #define CAN_F6R2_FB11_Pos (11U)
AnnaBridge 189:f392fc9709a3 5456 #define CAN_F6R2_FB11_Msk (0x1U << CAN_F6R2_FB11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 5457 #define CAN_F6R2_FB11 CAN_F6R2_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 189:f392fc9709a3 5458 #define CAN_F6R2_FB12_Pos (12U)
AnnaBridge 189:f392fc9709a3 5459 #define CAN_F6R2_FB12_Msk (0x1U << CAN_F6R2_FB12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 5460 #define CAN_F6R2_FB12 CAN_F6R2_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 189:f392fc9709a3 5461 #define CAN_F6R2_FB13_Pos (13U)
AnnaBridge 189:f392fc9709a3 5462 #define CAN_F6R2_FB13_Msk (0x1U << CAN_F6R2_FB13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 5463 #define CAN_F6R2_FB13 CAN_F6R2_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 189:f392fc9709a3 5464 #define CAN_F6R2_FB14_Pos (14U)
AnnaBridge 189:f392fc9709a3 5465 #define CAN_F6R2_FB14_Msk (0x1U << CAN_F6R2_FB14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 5466 #define CAN_F6R2_FB14 CAN_F6R2_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 189:f392fc9709a3 5467 #define CAN_F6R2_FB15_Pos (15U)
AnnaBridge 189:f392fc9709a3 5468 #define CAN_F6R2_FB15_Msk (0x1U << CAN_F6R2_FB15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 5469 #define CAN_F6R2_FB15 CAN_F6R2_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 189:f392fc9709a3 5470 #define CAN_F6R2_FB16_Pos (16U)
AnnaBridge 189:f392fc9709a3 5471 #define CAN_F6R2_FB16_Msk (0x1U << CAN_F6R2_FB16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 5472 #define CAN_F6R2_FB16 CAN_F6R2_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 189:f392fc9709a3 5473 #define CAN_F6R2_FB17_Pos (17U)
AnnaBridge 189:f392fc9709a3 5474 #define CAN_F6R2_FB17_Msk (0x1U << CAN_F6R2_FB17_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 5475 #define CAN_F6R2_FB17 CAN_F6R2_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 189:f392fc9709a3 5476 #define CAN_F6R2_FB18_Pos (18U)
AnnaBridge 189:f392fc9709a3 5477 #define CAN_F6R2_FB18_Msk (0x1U << CAN_F6R2_FB18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 5478 #define CAN_F6R2_FB18 CAN_F6R2_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 189:f392fc9709a3 5479 #define CAN_F6R2_FB19_Pos (19U)
AnnaBridge 189:f392fc9709a3 5480 #define CAN_F6R2_FB19_Msk (0x1U << CAN_F6R2_FB19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 5481 #define CAN_F6R2_FB19 CAN_F6R2_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 189:f392fc9709a3 5482 #define CAN_F6R2_FB20_Pos (20U)
AnnaBridge 189:f392fc9709a3 5483 #define CAN_F6R2_FB20_Msk (0x1U << CAN_F6R2_FB20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 5484 #define CAN_F6R2_FB20 CAN_F6R2_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 189:f392fc9709a3 5485 #define CAN_F6R2_FB21_Pos (21U)
AnnaBridge 189:f392fc9709a3 5486 #define CAN_F6R2_FB21_Msk (0x1U << CAN_F6R2_FB21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 5487 #define CAN_F6R2_FB21 CAN_F6R2_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 189:f392fc9709a3 5488 #define CAN_F6R2_FB22_Pos (22U)
AnnaBridge 189:f392fc9709a3 5489 #define CAN_F6R2_FB22_Msk (0x1U << CAN_F6R2_FB22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 5490 #define CAN_F6R2_FB22 CAN_F6R2_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 189:f392fc9709a3 5491 #define CAN_F6R2_FB23_Pos (23U)
AnnaBridge 189:f392fc9709a3 5492 #define CAN_F6R2_FB23_Msk (0x1U << CAN_F6R2_FB23_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 5493 #define CAN_F6R2_FB23 CAN_F6R2_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 189:f392fc9709a3 5494 #define CAN_F6R2_FB24_Pos (24U)
AnnaBridge 189:f392fc9709a3 5495 #define CAN_F6R2_FB24_Msk (0x1U << CAN_F6R2_FB24_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 5496 #define CAN_F6R2_FB24 CAN_F6R2_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 189:f392fc9709a3 5497 #define CAN_F6R2_FB25_Pos (25U)
AnnaBridge 189:f392fc9709a3 5498 #define CAN_F6R2_FB25_Msk (0x1U << CAN_F6R2_FB25_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 5499 #define CAN_F6R2_FB25 CAN_F6R2_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 189:f392fc9709a3 5500 #define CAN_F6R2_FB26_Pos (26U)
AnnaBridge 189:f392fc9709a3 5501 #define CAN_F6R2_FB26_Msk (0x1U << CAN_F6R2_FB26_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 5502 #define CAN_F6R2_FB26 CAN_F6R2_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 189:f392fc9709a3 5503 #define CAN_F6R2_FB27_Pos (27U)
AnnaBridge 189:f392fc9709a3 5504 #define CAN_F6R2_FB27_Msk (0x1U << CAN_F6R2_FB27_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 5505 #define CAN_F6R2_FB27 CAN_F6R2_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 189:f392fc9709a3 5506 #define CAN_F6R2_FB28_Pos (28U)
AnnaBridge 189:f392fc9709a3 5507 #define CAN_F6R2_FB28_Msk (0x1U << CAN_F6R2_FB28_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 5508 #define CAN_F6R2_FB28 CAN_F6R2_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 189:f392fc9709a3 5509 #define CAN_F6R2_FB29_Pos (29U)
AnnaBridge 189:f392fc9709a3 5510 #define CAN_F6R2_FB29_Msk (0x1U << CAN_F6R2_FB29_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 5511 #define CAN_F6R2_FB29 CAN_F6R2_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 189:f392fc9709a3 5512 #define CAN_F6R2_FB30_Pos (30U)
AnnaBridge 189:f392fc9709a3 5513 #define CAN_F6R2_FB30_Msk (0x1U << CAN_F6R2_FB30_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 5514 #define CAN_F6R2_FB30 CAN_F6R2_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 189:f392fc9709a3 5515 #define CAN_F6R2_FB31_Pos (31U)
AnnaBridge 189:f392fc9709a3 5516 #define CAN_F6R2_FB31_Msk (0x1U << CAN_F6R2_FB31_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 5517 #define CAN_F6R2_FB31 CAN_F6R2_FB31_Msk /*!<Filter bit 31 */
AnnaBridge 189:f392fc9709a3 5518
AnnaBridge 189:f392fc9709a3 5519 /******************* Bit definition for CAN_F7R2 register *******************/
AnnaBridge 189:f392fc9709a3 5520 #define CAN_F7R2_FB0_Pos (0U)
AnnaBridge 189:f392fc9709a3 5521 #define CAN_F7R2_FB0_Msk (0x1U << CAN_F7R2_FB0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 5522 #define CAN_F7R2_FB0 CAN_F7R2_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 189:f392fc9709a3 5523 #define CAN_F7R2_FB1_Pos (1U)
AnnaBridge 189:f392fc9709a3 5524 #define CAN_F7R2_FB1_Msk (0x1U << CAN_F7R2_FB1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 5525 #define CAN_F7R2_FB1 CAN_F7R2_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 189:f392fc9709a3 5526 #define CAN_F7R2_FB2_Pos (2U)
AnnaBridge 189:f392fc9709a3 5527 #define CAN_F7R2_FB2_Msk (0x1U << CAN_F7R2_FB2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 5528 #define CAN_F7R2_FB2 CAN_F7R2_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 189:f392fc9709a3 5529 #define CAN_F7R2_FB3_Pos (3U)
AnnaBridge 189:f392fc9709a3 5530 #define CAN_F7R2_FB3_Msk (0x1U << CAN_F7R2_FB3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 5531 #define CAN_F7R2_FB3 CAN_F7R2_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 189:f392fc9709a3 5532 #define CAN_F7R2_FB4_Pos (4U)
AnnaBridge 189:f392fc9709a3 5533 #define CAN_F7R2_FB4_Msk (0x1U << CAN_F7R2_FB4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 5534 #define CAN_F7R2_FB4 CAN_F7R2_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 189:f392fc9709a3 5535 #define CAN_F7R2_FB5_Pos (5U)
AnnaBridge 189:f392fc9709a3 5536 #define CAN_F7R2_FB5_Msk (0x1U << CAN_F7R2_FB5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 5537 #define CAN_F7R2_FB5 CAN_F7R2_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 189:f392fc9709a3 5538 #define CAN_F7R2_FB6_Pos (6U)
AnnaBridge 189:f392fc9709a3 5539 #define CAN_F7R2_FB6_Msk (0x1U << CAN_F7R2_FB6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 5540 #define CAN_F7R2_FB6 CAN_F7R2_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 189:f392fc9709a3 5541 #define CAN_F7R2_FB7_Pos (7U)
AnnaBridge 189:f392fc9709a3 5542 #define CAN_F7R2_FB7_Msk (0x1U << CAN_F7R2_FB7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 5543 #define CAN_F7R2_FB7 CAN_F7R2_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 189:f392fc9709a3 5544 #define CAN_F7R2_FB8_Pos (8U)
AnnaBridge 189:f392fc9709a3 5545 #define CAN_F7R2_FB8_Msk (0x1U << CAN_F7R2_FB8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 5546 #define CAN_F7R2_FB8 CAN_F7R2_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 189:f392fc9709a3 5547 #define CAN_F7R2_FB9_Pos (9U)
AnnaBridge 189:f392fc9709a3 5548 #define CAN_F7R2_FB9_Msk (0x1U << CAN_F7R2_FB9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 5549 #define CAN_F7R2_FB9 CAN_F7R2_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 189:f392fc9709a3 5550 #define CAN_F7R2_FB10_Pos (10U)
AnnaBridge 189:f392fc9709a3 5551 #define CAN_F7R2_FB10_Msk (0x1U << CAN_F7R2_FB10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 5552 #define CAN_F7R2_FB10 CAN_F7R2_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 189:f392fc9709a3 5553 #define CAN_F7R2_FB11_Pos (11U)
AnnaBridge 189:f392fc9709a3 5554 #define CAN_F7R2_FB11_Msk (0x1U << CAN_F7R2_FB11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 5555 #define CAN_F7R2_FB11 CAN_F7R2_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 189:f392fc9709a3 5556 #define CAN_F7R2_FB12_Pos (12U)
AnnaBridge 189:f392fc9709a3 5557 #define CAN_F7R2_FB12_Msk (0x1U << CAN_F7R2_FB12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 5558 #define CAN_F7R2_FB12 CAN_F7R2_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 189:f392fc9709a3 5559 #define CAN_F7R2_FB13_Pos (13U)
AnnaBridge 189:f392fc9709a3 5560 #define CAN_F7R2_FB13_Msk (0x1U << CAN_F7R2_FB13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 5561 #define CAN_F7R2_FB13 CAN_F7R2_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 189:f392fc9709a3 5562 #define CAN_F7R2_FB14_Pos (14U)
AnnaBridge 189:f392fc9709a3 5563 #define CAN_F7R2_FB14_Msk (0x1U << CAN_F7R2_FB14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 5564 #define CAN_F7R2_FB14 CAN_F7R2_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 189:f392fc9709a3 5565 #define CAN_F7R2_FB15_Pos (15U)
AnnaBridge 189:f392fc9709a3 5566 #define CAN_F7R2_FB15_Msk (0x1U << CAN_F7R2_FB15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 5567 #define CAN_F7R2_FB15 CAN_F7R2_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 189:f392fc9709a3 5568 #define CAN_F7R2_FB16_Pos (16U)
AnnaBridge 189:f392fc9709a3 5569 #define CAN_F7R2_FB16_Msk (0x1U << CAN_F7R2_FB16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 5570 #define CAN_F7R2_FB16 CAN_F7R2_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 189:f392fc9709a3 5571 #define CAN_F7R2_FB17_Pos (17U)
AnnaBridge 189:f392fc9709a3 5572 #define CAN_F7R2_FB17_Msk (0x1U << CAN_F7R2_FB17_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 5573 #define CAN_F7R2_FB17 CAN_F7R2_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 189:f392fc9709a3 5574 #define CAN_F7R2_FB18_Pos (18U)
AnnaBridge 189:f392fc9709a3 5575 #define CAN_F7R2_FB18_Msk (0x1U << CAN_F7R2_FB18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 5576 #define CAN_F7R2_FB18 CAN_F7R2_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 189:f392fc9709a3 5577 #define CAN_F7R2_FB19_Pos (19U)
AnnaBridge 189:f392fc9709a3 5578 #define CAN_F7R2_FB19_Msk (0x1U << CAN_F7R2_FB19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 5579 #define CAN_F7R2_FB19 CAN_F7R2_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 189:f392fc9709a3 5580 #define CAN_F7R2_FB20_Pos (20U)
AnnaBridge 189:f392fc9709a3 5581 #define CAN_F7R2_FB20_Msk (0x1U << CAN_F7R2_FB20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 5582 #define CAN_F7R2_FB20 CAN_F7R2_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 189:f392fc9709a3 5583 #define CAN_F7R2_FB21_Pos (21U)
AnnaBridge 189:f392fc9709a3 5584 #define CAN_F7R2_FB21_Msk (0x1U << CAN_F7R2_FB21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 5585 #define CAN_F7R2_FB21 CAN_F7R2_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 189:f392fc9709a3 5586 #define CAN_F7R2_FB22_Pos (22U)
AnnaBridge 189:f392fc9709a3 5587 #define CAN_F7R2_FB22_Msk (0x1U << CAN_F7R2_FB22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 5588 #define CAN_F7R2_FB22 CAN_F7R2_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 189:f392fc9709a3 5589 #define CAN_F7R2_FB23_Pos (23U)
AnnaBridge 189:f392fc9709a3 5590 #define CAN_F7R2_FB23_Msk (0x1U << CAN_F7R2_FB23_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 5591 #define CAN_F7R2_FB23 CAN_F7R2_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 189:f392fc9709a3 5592 #define CAN_F7R2_FB24_Pos (24U)
AnnaBridge 189:f392fc9709a3 5593 #define CAN_F7R2_FB24_Msk (0x1U << CAN_F7R2_FB24_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 5594 #define CAN_F7R2_FB24 CAN_F7R2_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 189:f392fc9709a3 5595 #define CAN_F7R2_FB25_Pos (25U)
AnnaBridge 189:f392fc9709a3 5596 #define CAN_F7R2_FB25_Msk (0x1U << CAN_F7R2_FB25_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 5597 #define CAN_F7R2_FB25 CAN_F7R2_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 189:f392fc9709a3 5598 #define CAN_F7R2_FB26_Pos (26U)
AnnaBridge 189:f392fc9709a3 5599 #define CAN_F7R2_FB26_Msk (0x1U << CAN_F7R2_FB26_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 5600 #define CAN_F7R2_FB26 CAN_F7R2_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 189:f392fc9709a3 5601 #define CAN_F7R2_FB27_Pos (27U)
AnnaBridge 189:f392fc9709a3 5602 #define CAN_F7R2_FB27_Msk (0x1U << CAN_F7R2_FB27_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 5603 #define CAN_F7R2_FB27 CAN_F7R2_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 189:f392fc9709a3 5604 #define CAN_F7R2_FB28_Pos (28U)
AnnaBridge 189:f392fc9709a3 5605 #define CAN_F7R2_FB28_Msk (0x1U << CAN_F7R2_FB28_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 5606 #define CAN_F7R2_FB28 CAN_F7R2_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 189:f392fc9709a3 5607 #define CAN_F7R2_FB29_Pos (29U)
AnnaBridge 189:f392fc9709a3 5608 #define CAN_F7R2_FB29_Msk (0x1U << CAN_F7R2_FB29_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 5609 #define CAN_F7R2_FB29 CAN_F7R2_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 189:f392fc9709a3 5610 #define CAN_F7R2_FB30_Pos (30U)
AnnaBridge 189:f392fc9709a3 5611 #define CAN_F7R2_FB30_Msk (0x1U << CAN_F7R2_FB30_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 5612 #define CAN_F7R2_FB30 CAN_F7R2_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 189:f392fc9709a3 5613 #define CAN_F7R2_FB31_Pos (31U)
AnnaBridge 189:f392fc9709a3 5614 #define CAN_F7R2_FB31_Msk (0x1U << CAN_F7R2_FB31_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 5615 #define CAN_F7R2_FB31 CAN_F7R2_FB31_Msk /*!<Filter bit 31 */
AnnaBridge 189:f392fc9709a3 5616
AnnaBridge 189:f392fc9709a3 5617 /******************* Bit definition for CAN_F8R2 register *******************/
AnnaBridge 189:f392fc9709a3 5618 #define CAN_F8R2_FB0_Pos (0U)
AnnaBridge 189:f392fc9709a3 5619 #define CAN_F8R2_FB0_Msk (0x1U << CAN_F8R2_FB0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 5620 #define CAN_F8R2_FB0 CAN_F8R2_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 189:f392fc9709a3 5621 #define CAN_F8R2_FB1_Pos (1U)
AnnaBridge 189:f392fc9709a3 5622 #define CAN_F8R2_FB1_Msk (0x1U << CAN_F8R2_FB1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 5623 #define CAN_F8R2_FB1 CAN_F8R2_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 189:f392fc9709a3 5624 #define CAN_F8R2_FB2_Pos (2U)
AnnaBridge 189:f392fc9709a3 5625 #define CAN_F8R2_FB2_Msk (0x1U << CAN_F8R2_FB2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 5626 #define CAN_F8R2_FB2 CAN_F8R2_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 189:f392fc9709a3 5627 #define CAN_F8R2_FB3_Pos (3U)
AnnaBridge 189:f392fc9709a3 5628 #define CAN_F8R2_FB3_Msk (0x1U << CAN_F8R2_FB3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 5629 #define CAN_F8R2_FB3 CAN_F8R2_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 189:f392fc9709a3 5630 #define CAN_F8R2_FB4_Pos (4U)
AnnaBridge 189:f392fc9709a3 5631 #define CAN_F8R2_FB4_Msk (0x1U << CAN_F8R2_FB4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 5632 #define CAN_F8R2_FB4 CAN_F8R2_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 189:f392fc9709a3 5633 #define CAN_F8R2_FB5_Pos (5U)
AnnaBridge 189:f392fc9709a3 5634 #define CAN_F8R2_FB5_Msk (0x1U << CAN_F8R2_FB5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 5635 #define CAN_F8R2_FB5 CAN_F8R2_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 189:f392fc9709a3 5636 #define CAN_F8R2_FB6_Pos (6U)
AnnaBridge 189:f392fc9709a3 5637 #define CAN_F8R2_FB6_Msk (0x1U << CAN_F8R2_FB6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 5638 #define CAN_F8R2_FB6 CAN_F8R2_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 189:f392fc9709a3 5639 #define CAN_F8R2_FB7_Pos (7U)
AnnaBridge 189:f392fc9709a3 5640 #define CAN_F8R2_FB7_Msk (0x1U << CAN_F8R2_FB7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 5641 #define CAN_F8R2_FB7 CAN_F8R2_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 189:f392fc9709a3 5642 #define CAN_F8R2_FB8_Pos (8U)
AnnaBridge 189:f392fc9709a3 5643 #define CAN_F8R2_FB8_Msk (0x1U << CAN_F8R2_FB8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 5644 #define CAN_F8R2_FB8 CAN_F8R2_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 189:f392fc9709a3 5645 #define CAN_F8R2_FB9_Pos (9U)
AnnaBridge 189:f392fc9709a3 5646 #define CAN_F8R2_FB9_Msk (0x1U << CAN_F8R2_FB9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 5647 #define CAN_F8R2_FB9 CAN_F8R2_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 189:f392fc9709a3 5648 #define CAN_F8R2_FB10_Pos (10U)
AnnaBridge 189:f392fc9709a3 5649 #define CAN_F8R2_FB10_Msk (0x1U << CAN_F8R2_FB10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 5650 #define CAN_F8R2_FB10 CAN_F8R2_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 189:f392fc9709a3 5651 #define CAN_F8R2_FB11_Pos (11U)
AnnaBridge 189:f392fc9709a3 5652 #define CAN_F8R2_FB11_Msk (0x1U << CAN_F8R2_FB11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 5653 #define CAN_F8R2_FB11 CAN_F8R2_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 189:f392fc9709a3 5654 #define CAN_F8R2_FB12_Pos (12U)
AnnaBridge 189:f392fc9709a3 5655 #define CAN_F8R2_FB12_Msk (0x1U << CAN_F8R2_FB12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 5656 #define CAN_F8R2_FB12 CAN_F8R2_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 189:f392fc9709a3 5657 #define CAN_F8R2_FB13_Pos (13U)
AnnaBridge 189:f392fc9709a3 5658 #define CAN_F8R2_FB13_Msk (0x1U << CAN_F8R2_FB13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 5659 #define CAN_F8R2_FB13 CAN_F8R2_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 189:f392fc9709a3 5660 #define CAN_F8R2_FB14_Pos (14U)
AnnaBridge 189:f392fc9709a3 5661 #define CAN_F8R2_FB14_Msk (0x1U << CAN_F8R2_FB14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 5662 #define CAN_F8R2_FB14 CAN_F8R2_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 189:f392fc9709a3 5663 #define CAN_F8R2_FB15_Pos (15U)
AnnaBridge 189:f392fc9709a3 5664 #define CAN_F8R2_FB15_Msk (0x1U << CAN_F8R2_FB15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 5665 #define CAN_F8R2_FB15 CAN_F8R2_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 189:f392fc9709a3 5666 #define CAN_F8R2_FB16_Pos (16U)
AnnaBridge 189:f392fc9709a3 5667 #define CAN_F8R2_FB16_Msk (0x1U << CAN_F8R2_FB16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 5668 #define CAN_F8R2_FB16 CAN_F8R2_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 189:f392fc9709a3 5669 #define CAN_F8R2_FB17_Pos (17U)
AnnaBridge 189:f392fc9709a3 5670 #define CAN_F8R2_FB17_Msk (0x1U << CAN_F8R2_FB17_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 5671 #define CAN_F8R2_FB17 CAN_F8R2_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 189:f392fc9709a3 5672 #define CAN_F8R2_FB18_Pos (18U)
AnnaBridge 189:f392fc9709a3 5673 #define CAN_F8R2_FB18_Msk (0x1U << CAN_F8R2_FB18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 5674 #define CAN_F8R2_FB18 CAN_F8R2_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 189:f392fc9709a3 5675 #define CAN_F8R2_FB19_Pos (19U)
AnnaBridge 189:f392fc9709a3 5676 #define CAN_F8R2_FB19_Msk (0x1U << CAN_F8R2_FB19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 5677 #define CAN_F8R2_FB19 CAN_F8R2_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 189:f392fc9709a3 5678 #define CAN_F8R2_FB20_Pos (20U)
AnnaBridge 189:f392fc9709a3 5679 #define CAN_F8R2_FB20_Msk (0x1U << CAN_F8R2_FB20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 5680 #define CAN_F8R2_FB20 CAN_F8R2_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 189:f392fc9709a3 5681 #define CAN_F8R2_FB21_Pos (21U)
AnnaBridge 189:f392fc9709a3 5682 #define CAN_F8R2_FB21_Msk (0x1U << CAN_F8R2_FB21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 5683 #define CAN_F8R2_FB21 CAN_F8R2_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 189:f392fc9709a3 5684 #define CAN_F8R2_FB22_Pos (22U)
AnnaBridge 189:f392fc9709a3 5685 #define CAN_F8R2_FB22_Msk (0x1U << CAN_F8R2_FB22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 5686 #define CAN_F8R2_FB22 CAN_F8R2_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 189:f392fc9709a3 5687 #define CAN_F8R2_FB23_Pos (23U)
AnnaBridge 189:f392fc9709a3 5688 #define CAN_F8R2_FB23_Msk (0x1U << CAN_F8R2_FB23_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 5689 #define CAN_F8R2_FB23 CAN_F8R2_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 189:f392fc9709a3 5690 #define CAN_F8R2_FB24_Pos (24U)
AnnaBridge 189:f392fc9709a3 5691 #define CAN_F8R2_FB24_Msk (0x1U << CAN_F8R2_FB24_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 5692 #define CAN_F8R2_FB24 CAN_F8R2_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 189:f392fc9709a3 5693 #define CAN_F8R2_FB25_Pos (25U)
AnnaBridge 189:f392fc9709a3 5694 #define CAN_F8R2_FB25_Msk (0x1U << CAN_F8R2_FB25_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 5695 #define CAN_F8R2_FB25 CAN_F8R2_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 189:f392fc9709a3 5696 #define CAN_F8R2_FB26_Pos (26U)
AnnaBridge 189:f392fc9709a3 5697 #define CAN_F8R2_FB26_Msk (0x1U << CAN_F8R2_FB26_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 5698 #define CAN_F8R2_FB26 CAN_F8R2_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 189:f392fc9709a3 5699 #define CAN_F8R2_FB27_Pos (27U)
AnnaBridge 189:f392fc9709a3 5700 #define CAN_F8R2_FB27_Msk (0x1U << CAN_F8R2_FB27_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 5701 #define CAN_F8R2_FB27 CAN_F8R2_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 189:f392fc9709a3 5702 #define CAN_F8R2_FB28_Pos (28U)
AnnaBridge 189:f392fc9709a3 5703 #define CAN_F8R2_FB28_Msk (0x1U << CAN_F8R2_FB28_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 5704 #define CAN_F8R2_FB28 CAN_F8R2_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 189:f392fc9709a3 5705 #define CAN_F8R2_FB29_Pos (29U)
AnnaBridge 189:f392fc9709a3 5706 #define CAN_F8R2_FB29_Msk (0x1U << CAN_F8R2_FB29_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 5707 #define CAN_F8R2_FB29 CAN_F8R2_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 189:f392fc9709a3 5708 #define CAN_F8R2_FB30_Pos (30U)
AnnaBridge 189:f392fc9709a3 5709 #define CAN_F8R2_FB30_Msk (0x1U << CAN_F8R2_FB30_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 5710 #define CAN_F8R2_FB30 CAN_F8R2_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 189:f392fc9709a3 5711 #define CAN_F8R2_FB31_Pos (31U)
AnnaBridge 189:f392fc9709a3 5712 #define CAN_F8R2_FB31_Msk (0x1U << CAN_F8R2_FB31_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 5713 #define CAN_F8R2_FB31 CAN_F8R2_FB31_Msk /*!<Filter bit 31 */
AnnaBridge 189:f392fc9709a3 5714
AnnaBridge 189:f392fc9709a3 5715 /******************* Bit definition for CAN_F9R2 register *******************/
AnnaBridge 189:f392fc9709a3 5716 #define CAN_F9R2_FB0_Pos (0U)
AnnaBridge 189:f392fc9709a3 5717 #define CAN_F9R2_FB0_Msk (0x1U << CAN_F9R2_FB0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 5718 #define CAN_F9R2_FB0 CAN_F9R2_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 189:f392fc9709a3 5719 #define CAN_F9R2_FB1_Pos (1U)
AnnaBridge 189:f392fc9709a3 5720 #define CAN_F9R2_FB1_Msk (0x1U << CAN_F9R2_FB1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 5721 #define CAN_F9R2_FB1 CAN_F9R2_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 189:f392fc9709a3 5722 #define CAN_F9R2_FB2_Pos (2U)
AnnaBridge 189:f392fc9709a3 5723 #define CAN_F9R2_FB2_Msk (0x1U << CAN_F9R2_FB2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 5724 #define CAN_F9R2_FB2 CAN_F9R2_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 189:f392fc9709a3 5725 #define CAN_F9R2_FB3_Pos (3U)
AnnaBridge 189:f392fc9709a3 5726 #define CAN_F9R2_FB3_Msk (0x1U << CAN_F9R2_FB3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 5727 #define CAN_F9R2_FB3 CAN_F9R2_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 189:f392fc9709a3 5728 #define CAN_F9R2_FB4_Pos (4U)
AnnaBridge 189:f392fc9709a3 5729 #define CAN_F9R2_FB4_Msk (0x1U << CAN_F9R2_FB4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 5730 #define CAN_F9R2_FB4 CAN_F9R2_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 189:f392fc9709a3 5731 #define CAN_F9R2_FB5_Pos (5U)
AnnaBridge 189:f392fc9709a3 5732 #define CAN_F9R2_FB5_Msk (0x1U << CAN_F9R2_FB5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 5733 #define CAN_F9R2_FB5 CAN_F9R2_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 189:f392fc9709a3 5734 #define CAN_F9R2_FB6_Pos (6U)
AnnaBridge 189:f392fc9709a3 5735 #define CAN_F9R2_FB6_Msk (0x1U << CAN_F9R2_FB6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 5736 #define CAN_F9R2_FB6 CAN_F9R2_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 189:f392fc9709a3 5737 #define CAN_F9R2_FB7_Pos (7U)
AnnaBridge 189:f392fc9709a3 5738 #define CAN_F9R2_FB7_Msk (0x1U << CAN_F9R2_FB7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 5739 #define CAN_F9R2_FB7 CAN_F9R2_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 189:f392fc9709a3 5740 #define CAN_F9R2_FB8_Pos (8U)
AnnaBridge 189:f392fc9709a3 5741 #define CAN_F9R2_FB8_Msk (0x1U << CAN_F9R2_FB8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 5742 #define CAN_F9R2_FB8 CAN_F9R2_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 189:f392fc9709a3 5743 #define CAN_F9R2_FB9_Pos (9U)
AnnaBridge 189:f392fc9709a3 5744 #define CAN_F9R2_FB9_Msk (0x1U << CAN_F9R2_FB9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 5745 #define CAN_F9R2_FB9 CAN_F9R2_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 189:f392fc9709a3 5746 #define CAN_F9R2_FB10_Pos (10U)
AnnaBridge 189:f392fc9709a3 5747 #define CAN_F9R2_FB10_Msk (0x1U << CAN_F9R2_FB10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 5748 #define CAN_F9R2_FB10 CAN_F9R2_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 189:f392fc9709a3 5749 #define CAN_F9R2_FB11_Pos (11U)
AnnaBridge 189:f392fc9709a3 5750 #define CAN_F9R2_FB11_Msk (0x1U << CAN_F9R2_FB11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 5751 #define CAN_F9R2_FB11 CAN_F9R2_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 189:f392fc9709a3 5752 #define CAN_F9R2_FB12_Pos (12U)
AnnaBridge 189:f392fc9709a3 5753 #define CAN_F9R2_FB12_Msk (0x1U << CAN_F9R2_FB12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 5754 #define CAN_F9R2_FB12 CAN_F9R2_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 189:f392fc9709a3 5755 #define CAN_F9R2_FB13_Pos (13U)
AnnaBridge 189:f392fc9709a3 5756 #define CAN_F9R2_FB13_Msk (0x1U << CAN_F9R2_FB13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 5757 #define CAN_F9R2_FB13 CAN_F9R2_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 189:f392fc9709a3 5758 #define CAN_F9R2_FB14_Pos (14U)
AnnaBridge 189:f392fc9709a3 5759 #define CAN_F9R2_FB14_Msk (0x1U << CAN_F9R2_FB14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 5760 #define CAN_F9R2_FB14 CAN_F9R2_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 189:f392fc9709a3 5761 #define CAN_F9R2_FB15_Pos (15U)
AnnaBridge 189:f392fc9709a3 5762 #define CAN_F9R2_FB15_Msk (0x1U << CAN_F9R2_FB15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 5763 #define CAN_F9R2_FB15 CAN_F9R2_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 189:f392fc9709a3 5764 #define CAN_F9R2_FB16_Pos (16U)
AnnaBridge 189:f392fc9709a3 5765 #define CAN_F9R2_FB16_Msk (0x1U << CAN_F9R2_FB16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 5766 #define CAN_F9R2_FB16 CAN_F9R2_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 189:f392fc9709a3 5767 #define CAN_F9R2_FB17_Pos (17U)
AnnaBridge 189:f392fc9709a3 5768 #define CAN_F9R2_FB17_Msk (0x1U << CAN_F9R2_FB17_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 5769 #define CAN_F9R2_FB17 CAN_F9R2_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 189:f392fc9709a3 5770 #define CAN_F9R2_FB18_Pos (18U)
AnnaBridge 189:f392fc9709a3 5771 #define CAN_F9R2_FB18_Msk (0x1U << CAN_F9R2_FB18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 5772 #define CAN_F9R2_FB18 CAN_F9R2_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 189:f392fc9709a3 5773 #define CAN_F9R2_FB19_Pos (19U)
AnnaBridge 189:f392fc9709a3 5774 #define CAN_F9R2_FB19_Msk (0x1U << CAN_F9R2_FB19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 5775 #define CAN_F9R2_FB19 CAN_F9R2_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 189:f392fc9709a3 5776 #define CAN_F9R2_FB20_Pos (20U)
AnnaBridge 189:f392fc9709a3 5777 #define CAN_F9R2_FB20_Msk (0x1U << CAN_F9R2_FB20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 5778 #define CAN_F9R2_FB20 CAN_F9R2_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 189:f392fc9709a3 5779 #define CAN_F9R2_FB21_Pos (21U)
AnnaBridge 189:f392fc9709a3 5780 #define CAN_F9R2_FB21_Msk (0x1U << CAN_F9R2_FB21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 5781 #define CAN_F9R2_FB21 CAN_F9R2_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 189:f392fc9709a3 5782 #define CAN_F9R2_FB22_Pos (22U)
AnnaBridge 189:f392fc9709a3 5783 #define CAN_F9R2_FB22_Msk (0x1U << CAN_F9R2_FB22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 5784 #define CAN_F9R2_FB22 CAN_F9R2_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 189:f392fc9709a3 5785 #define CAN_F9R2_FB23_Pos (23U)
AnnaBridge 189:f392fc9709a3 5786 #define CAN_F9R2_FB23_Msk (0x1U << CAN_F9R2_FB23_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 5787 #define CAN_F9R2_FB23 CAN_F9R2_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 189:f392fc9709a3 5788 #define CAN_F9R2_FB24_Pos (24U)
AnnaBridge 189:f392fc9709a3 5789 #define CAN_F9R2_FB24_Msk (0x1U << CAN_F9R2_FB24_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 5790 #define CAN_F9R2_FB24 CAN_F9R2_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 189:f392fc9709a3 5791 #define CAN_F9R2_FB25_Pos (25U)
AnnaBridge 189:f392fc9709a3 5792 #define CAN_F9R2_FB25_Msk (0x1U << CAN_F9R2_FB25_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 5793 #define CAN_F9R2_FB25 CAN_F9R2_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 189:f392fc9709a3 5794 #define CAN_F9R2_FB26_Pos (26U)
AnnaBridge 189:f392fc9709a3 5795 #define CAN_F9R2_FB26_Msk (0x1U << CAN_F9R2_FB26_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 5796 #define CAN_F9R2_FB26 CAN_F9R2_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 189:f392fc9709a3 5797 #define CAN_F9R2_FB27_Pos (27U)
AnnaBridge 189:f392fc9709a3 5798 #define CAN_F9R2_FB27_Msk (0x1U << CAN_F9R2_FB27_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 5799 #define CAN_F9R2_FB27 CAN_F9R2_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 189:f392fc9709a3 5800 #define CAN_F9R2_FB28_Pos (28U)
AnnaBridge 189:f392fc9709a3 5801 #define CAN_F9R2_FB28_Msk (0x1U << CAN_F9R2_FB28_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 5802 #define CAN_F9R2_FB28 CAN_F9R2_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 189:f392fc9709a3 5803 #define CAN_F9R2_FB29_Pos (29U)
AnnaBridge 189:f392fc9709a3 5804 #define CAN_F9R2_FB29_Msk (0x1U << CAN_F9R2_FB29_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 5805 #define CAN_F9R2_FB29 CAN_F9R2_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 189:f392fc9709a3 5806 #define CAN_F9R2_FB30_Pos (30U)
AnnaBridge 189:f392fc9709a3 5807 #define CAN_F9R2_FB30_Msk (0x1U << CAN_F9R2_FB30_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 5808 #define CAN_F9R2_FB30 CAN_F9R2_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 189:f392fc9709a3 5809 #define CAN_F9R2_FB31_Pos (31U)
AnnaBridge 189:f392fc9709a3 5810 #define CAN_F9R2_FB31_Msk (0x1U << CAN_F9R2_FB31_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 5811 #define CAN_F9R2_FB31 CAN_F9R2_FB31_Msk /*!<Filter bit 31 */
AnnaBridge 189:f392fc9709a3 5812
AnnaBridge 189:f392fc9709a3 5813 /******************* Bit definition for CAN_F10R2 register ******************/
AnnaBridge 189:f392fc9709a3 5814 #define CAN_F10R2_FB0_Pos (0U)
AnnaBridge 189:f392fc9709a3 5815 #define CAN_F10R2_FB0_Msk (0x1U << CAN_F10R2_FB0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 5816 #define CAN_F10R2_FB0 CAN_F10R2_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 189:f392fc9709a3 5817 #define CAN_F10R2_FB1_Pos (1U)
AnnaBridge 189:f392fc9709a3 5818 #define CAN_F10R2_FB1_Msk (0x1U << CAN_F10R2_FB1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 5819 #define CAN_F10R2_FB1 CAN_F10R2_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 189:f392fc9709a3 5820 #define CAN_F10R2_FB2_Pos (2U)
AnnaBridge 189:f392fc9709a3 5821 #define CAN_F10R2_FB2_Msk (0x1U << CAN_F10R2_FB2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 5822 #define CAN_F10R2_FB2 CAN_F10R2_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 189:f392fc9709a3 5823 #define CAN_F10R2_FB3_Pos (3U)
AnnaBridge 189:f392fc9709a3 5824 #define CAN_F10R2_FB3_Msk (0x1U << CAN_F10R2_FB3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 5825 #define CAN_F10R2_FB3 CAN_F10R2_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 189:f392fc9709a3 5826 #define CAN_F10R2_FB4_Pos (4U)
AnnaBridge 189:f392fc9709a3 5827 #define CAN_F10R2_FB4_Msk (0x1U << CAN_F10R2_FB4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 5828 #define CAN_F10R2_FB4 CAN_F10R2_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 189:f392fc9709a3 5829 #define CAN_F10R2_FB5_Pos (5U)
AnnaBridge 189:f392fc9709a3 5830 #define CAN_F10R2_FB5_Msk (0x1U << CAN_F10R2_FB5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 5831 #define CAN_F10R2_FB5 CAN_F10R2_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 189:f392fc9709a3 5832 #define CAN_F10R2_FB6_Pos (6U)
AnnaBridge 189:f392fc9709a3 5833 #define CAN_F10R2_FB6_Msk (0x1U << CAN_F10R2_FB6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 5834 #define CAN_F10R2_FB6 CAN_F10R2_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 189:f392fc9709a3 5835 #define CAN_F10R2_FB7_Pos (7U)
AnnaBridge 189:f392fc9709a3 5836 #define CAN_F10R2_FB7_Msk (0x1U << CAN_F10R2_FB7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 5837 #define CAN_F10R2_FB7 CAN_F10R2_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 189:f392fc9709a3 5838 #define CAN_F10R2_FB8_Pos (8U)
AnnaBridge 189:f392fc9709a3 5839 #define CAN_F10R2_FB8_Msk (0x1U << CAN_F10R2_FB8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 5840 #define CAN_F10R2_FB8 CAN_F10R2_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 189:f392fc9709a3 5841 #define CAN_F10R2_FB9_Pos (9U)
AnnaBridge 189:f392fc9709a3 5842 #define CAN_F10R2_FB9_Msk (0x1U << CAN_F10R2_FB9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 5843 #define CAN_F10R2_FB9 CAN_F10R2_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 189:f392fc9709a3 5844 #define CAN_F10R2_FB10_Pos (10U)
AnnaBridge 189:f392fc9709a3 5845 #define CAN_F10R2_FB10_Msk (0x1U << CAN_F10R2_FB10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 5846 #define CAN_F10R2_FB10 CAN_F10R2_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 189:f392fc9709a3 5847 #define CAN_F10R2_FB11_Pos (11U)
AnnaBridge 189:f392fc9709a3 5848 #define CAN_F10R2_FB11_Msk (0x1U << CAN_F10R2_FB11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 5849 #define CAN_F10R2_FB11 CAN_F10R2_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 189:f392fc9709a3 5850 #define CAN_F10R2_FB12_Pos (12U)
AnnaBridge 189:f392fc9709a3 5851 #define CAN_F10R2_FB12_Msk (0x1U << CAN_F10R2_FB12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 5852 #define CAN_F10R2_FB12 CAN_F10R2_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 189:f392fc9709a3 5853 #define CAN_F10R2_FB13_Pos (13U)
AnnaBridge 189:f392fc9709a3 5854 #define CAN_F10R2_FB13_Msk (0x1U << CAN_F10R2_FB13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 5855 #define CAN_F10R2_FB13 CAN_F10R2_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 189:f392fc9709a3 5856 #define CAN_F10R2_FB14_Pos (14U)
AnnaBridge 189:f392fc9709a3 5857 #define CAN_F10R2_FB14_Msk (0x1U << CAN_F10R2_FB14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 5858 #define CAN_F10R2_FB14 CAN_F10R2_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 189:f392fc9709a3 5859 #define CAN_F10R2_FB15_Pos (15U)
AnnaBridge 189:f392fc9709a3 5860 #define CAN_F10R2_FB15_Msk (0x1U << CAN_F10R2_FB15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 5861 #define CAN_F10R2_FB15 CAN_F10R2_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 189:f392fc9709a3 5862 #define CAN_F10R2_FB16_Pos (16U)
AnnaBridge 189:f392fc9709a3 5863 #define CAN_F10R2_FB16_Msk (0x1U << CAN_F10R2_FB16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 5864 #define CAN_F10R2_FB16 CAN_F10R2_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 189:f392fc9709a3 5865 #define CAN_F10R2_FB17_Pos (17U)
AnnaBridge 189:f392fc9709a3 5866 #define CAN_F10R2_FB17_Msk (0x1U << CAN_F10R2_FB17_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 5867 #define CAN_F10R2_FB17 CAN_F10R2_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 189:f392fc9709a3 5868 #define CAN_F10R2_FB18_Pos (18U)
AnnaBridge 189:f392fc9709a3 5869 #define CAN_F10R2_FB18_Msk (0x1U << CAN_F10R2_FB18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 5870 #define CAN_F10R2_FB18 CAN_F10R2_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 189:f392fc9709a3 5871 #define CAN_F10R2_FB19_Pos (19U)
AnnaBridge 189:f392fc9709a3 5872 #define CAN_F10R2_FB19_Msk (0x1U << CAN_F10R2_FB19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 5873 #define CAN_F10R2_FB19 CAN_F10R2_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 189:f392fc9709a3 5874 #define CAN_F10R2_FB20_Pos (20U)
AnnaBridge 189:f392fc9709a3 5875 #define CAN_F10R2_FB20_Msk (0x1U << CAN_F10R2_FB20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 5876 #define CAN_F10R2_FB20 CAN_F10R2_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 189:f392fc9709a3 5877 #define CAN_F10R2_FB21_Pos (21U)
AnnaBridge 189:f392fc9709a3 5878 #define CAN_F10R2_FB21_Msk (0x1U << CAN_F10R2_FB21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 5879 #define CAN_F10R2_FB21 CAN_F10R2_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 189:f392fc9709a3 5880 #define CAN_F10R2_FB22_Pos (22U)
AnnaBridge 189:f392fc9709a3 5881 #define CAN_F10R2_FB22_Msk (0x1U << CAN_F10R2_FB22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 5882 #define CAN_F10R2_FB22 CAN_F10R2_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 189:f392fc9709a3 5883 #define CAN_F10R2_FB23_Pos (23U)
AnnaBridge 189:f392fc9709a3 5884 #define CAN_F10R2_FB23_Msk (0x1U << CAN_F10R2_FB23_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 5885 #define CAN_F10R2_FB23 CAN_F10R2_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 189:f392fc9709a3 5886 #define CAN_F10R2_FB24_Pos (24U)
AnnaBridge 189:f392fc9709a3 5887 #define CAN_F10R2_FB24_Msk (0x1U << CAN_F10R2_FB24_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 5888 #define CAN_F10R2_FB24 CAN_F10R2_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 189:f392fc9709a3 5889 #define CAN_F10R2_FB25_Pos (25U)
AnnaBridge 189:f392fc9709a3 5890 #define CAN_F10R2_FB25_Msk (0x1U << CAN_F10R2_FB25_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 5891 #define CAN_F10R2_FB25 CAN_F10R2_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 189:f392fc9709a3 5892 #define CAN_F10R2_FB26_Pos (26U)
AnnaBridge 189:f392fc9709a3 5893 #define CAN_F10R2_FB26_Msk (0x1U << CAN_F10R2_FB26_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 5894 #define CAN_F10R2_FB26 CAN_F10R2_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 189:f392fc9709a3 5895 #define CAN_F10R2_FB27_Pos (27U)
AnnaBridge 189:f392fc9709a3 5896 #define CAN_F10R2_FB27_Msk (0x1U << CAN_F10R2_FB27_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 5897 #define CAN_F10R2_FB27 CAN_F10R2_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 189:f392fc9709a3 5898 #define CAN_F10R2_FB28_Pos (28U)
AnnaBridge 189:f392fc9709a3 5899 #define CAN_F10R2_FB28_Msk (0x1U << CAN_F10R2_FB28_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 5900 #define CAN_F10R2_FB28 CAN_F10R2_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 189:f392fc9709a3 5901 #define CAN_F10R2_FB29_Pos (29U)
AnnaBridge 189:f392fc9709a3 5902 #define CAN_F10R2_FB29_Msk (0x1U << CAN_F10R2_FB29_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 5903 #define CAN_F10R2_FB29 CAN_F10R2_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 189:f392fc9709a3 5904 #define CAN_F10R2_FB30_Pos (30U)
AnnaBridge 189:f392fc9709a3 5905 #define CAN_F10R2_FB30_Msk (0x1U << CAN_F10R2_FB30_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 5906 #define CAN_F10R2_FB30 CAN_F10R2_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 189:f392fc9709a3 5907 #define CAN_F10R2_FB31_Pos (31U)
AnnaBridge 189:f392fc9709a3 5908 #define CAN_F10R2_FB31_Msk (0x1U << CAN_F10R2_FB31_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 5909 #define CAN_F10R2_FB31 CAN_F10R2_FB31_Msk /*!<Filter bit 31 */
AnnaBridge 189:f392fc9709a3 5910
AnnaBridge 189:f392fc9709a3 5911 /******************* Bit definition for CAN_F11R2 register ******************/
AnnaBridge 189:f392fc9709a3 5912 #define CAN_F11R2_FB0_Pos (0U)
AnnaBridge 189:f392fc9709a3 5913 #define CAN_F11R2_FB0_Msk (0x1U << CAN_F11R2_FB0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 5914 #define CAN_F11R2_FB0 CAN_F11R2_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 189:f392fc9709a3 5915 #define CAN_F11R2_FB1_Pos (1U)
AnnaBridge 189:f392fc9709a3 5916 #define CAN_F11R2_FB1_Msk (0x1U << CAN_F11R2_FB1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 5917 #define CAN_F11R2_FB1 CAN_F11R2_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 189:f392fc9709a3 5918 #define CAN_F11R2_FB2_Pos (2U)
AnnaBridge 189:f392fc9709a3 5919 #define CAN_F11R2_FB2_Msk (0x1U << CAN_F11R2_FB2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 5920 #define CAN_F11R2_FB2 CAN_F11R2_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 189:f392fc9709a3 5921 #define CAN_F11R2_FB3_Pos (3U)
AnnaBridge 189:f392fc9709a3 5922 #define CAN_F11R2_FB3_Msk (0x1U << CAN_F11R2_FB3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 5923 #define CAN_F11R2_FB3 CAN_F11R2_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 189:f392fc9709a3 5924 #define CAN_F11R2_FB4_Pos (4U)
AnnaBridge 189:f392fc9709a3 5925 #define CAN_F11R2_FB4_Msk (0x1U << CAN_F11R2_FB4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 5926 #define CAN_F11R2_FB4 CAN_F11R2_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 189:f392fc9709a3 5927 #define CAN_F11R2_FB5_Pos (5U)
AnnaBridge 189:f392fc9709a3 5928 #define CAN_F11R2_FB5_Msk (0x1U << CAN_F11R2_FB5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 5929 #define CAN_F11R2_FB5 CAN_F11R2_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 189:f392fc9709a3 5930 #define CAN_F11R2_FB6_Pos (6U)
AnnaBridge 189:f392fc9709a3 5931 #define CAN_F11R2_FB6_Msk (0x1U << CAN_F11R2_FB6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 5932 #define CAN_F11R2_FB6 CAN_F11R2_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 189:f392fc9709a3 5933 #define CAN_F11R2_FB7_Pos (7U)
AnnaBridge 189:f392fc9709a3 5934 #define CAN_F11R2_FB7_Msk (0x1U << CAN_F11R2_FB7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 5935 #define CAN_F11R2_FB7 CAN_F11R2_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 189:f392fc9709a3 5936 #define CAN_F11R2_FB8_Pos (8U)
AnnaBridge 189:f392fc9709a3 5937 #define CAN_F11R2_FB8_Msk (0x1U << CAN_F11R2_FB8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 5938 #define CAN_F11R2_FB8 CAN_F11R2_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 189:f392fc9709a3 5939 #define CAN_F11R2_FB9_Pos (9U)
AnnaBridge 189:f392fc9709a3 5940 #define CAN_F11R2_FB9_Msk (0x1U << CAN_F11R2_FB9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 5941 #define CAN_F11R2_FB9 CAN_F11R2_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 189:f392fc9709a3 5942 #define CAN_F11R2_FB10_Pos (10U)
AnnaBridge 189:f392fc9709a3 5943 #define CAN_F11R2_FB10_Msk (0x1U << CAN_F11R2_FB10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 5944 #define CAN_F11R2_FB10 CAN_F11R2_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 189:f392fc9709a3 5945 #define CAN_F11R2_FB11_Pos (11U)
AnnaBridge 189:f392fc9709a3 5946 #define CAN_F11R2_FB11_Msk (0x1U << CAN_F11R2_FB11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 5947 #define CAN_F11R2_FB11 CAN_F11R2_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 189:f392fc9709a3 5948 #define CAN_F11R2_FB12_Pos (12U)
AnnaBridge 189:f392fc9709a3 5949 #define CAN_F11R2_FB12_Msk (0x1U << CAN_F11R2_FB12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 5950 #define CAN_F11R2_FB12 CAN_F11R2_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 189:f392fc9709a3 5951 #define CAN_F11R2_FB13_Pos (13U)
AnnaBridge 189:f392fc9709a3 5952 #define CAN_F11R2_FB13_Msk (0x1U << CAN_F11R2_FB13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 5953 #define CAN_F11R2_FB13 CAN_F11R2_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 189:f392fc9709a3 5954 #define CAN_F11R2_FB14_Pos (14U)
AnnaBridge 189:f392fc9709a3 5955 #define CAN_F11R2_FB14_Msk (0x1U << CAN_F11R2_FB14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 5956 #define CAN_F11R2_FB14 CAN_F11R2_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 189:f392fc9709a3 5957 #define CAN_F11R2_FB15_Pos (15U)
AnnaBridge 189:f392fc9709a3 5958 #define CAN_F11R2_FB15_Msk (0x1U << CAN_F11R2_FB15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 5959 #define CAN_F11R2_FB15 CAN_F11R2_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 189:f392fc9709a3 5960 #define CAN_F11R2_FB16_Pos (16U)
AnnaBridge 189:f392fc9709a3 5961 #define CAN_F11R2_FB16_Msk (0x1U << CAN_F11R2_FB16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 5962 #define CAN_F11R2_FB16 CAN_F11R2_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 189:f392fc9709a3 5963 #define CAN_F11R2_FB17_Pos (17U)
AnnaBridge 189:f392fc9709a3 5964 #define CAN_F11R2_FB17_Msk (0x1U << CAN_F11R2_FB17_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 5965 #define CAN_F11R2_FB17 CAN_F11R2_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 189:f392fc9709a3 5966 #define CAN_F11R2_FB18_Pos (18U)
AnnaBridge 189:f392fc9709a3 5967 #define CAN_F11R2_FB18_Msk (0x1U << CAN_F11R2_FB18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 5968 #define CAN_F11R2_FB18 CAN_F11R2_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 189:f392fc9709a3 5969 #define CAN_F11R2_FB19_Pos (19U)
AnnaBridge 189:f392fc9709a3 5970 #define CAN_F11R2_FB19_Msk (0x1U << CAN_F11R2_FB19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 5971 #define CAN_F11R2_FB19 CAN_F11R2_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 189:f392fc9709a3 5972 #define CAN_F11R2_FB20_Pos (20U)
AnnaBridge 189:f392fc9709a3 5973 #define CAN_F11R2_FB20_Msk (0x1U << CAN_F11R2_FB20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 5974 #define CAN_F11R2_FB20 CAN_F11R2_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 189:f392fc9709a3 5975 #define CAN_F11R2_FB21_Pos (21U)
AnnaBridge 189:f392fc9709a3 5976 #define CAN_F11R2_FB21_Msk (0x1U << CAN_F11R2_FB21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 5977 #define CAN_F11R2_FB21 CAN_F11R2_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 189:f392fc9709a3 5978 #define CAN_F11R2_FB22_Pos (22U)
AnnaBridge 189:f392fc9709a3 5979 #define CAN_F11R2_FB22_Msk (0x1U << CAN_F11R2_FB22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 5980 #define CAN_F11R2_FB22 CAN_F11R2_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 189:f392fc9709a3 5981 #define CAN_F11R2_FB23_Pos (23U)
AnnaBridge 189:f392fc9709a3 5982 #define CAN_F11R2_FB23_Msk (0x1U << CAN_F11R2_FB23_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 5983 #define CAN_F11R2_FB23 CAN_F11R2_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 189:f392fc9709a3 5984 #define CAN_F11R2_FB24_Pos (24U)
AnnaBridge 189:f392fc9709a3 5985 #define CAN_F11R2_FB24_Msk (0x1U << CAN_F11R2_FB24_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 5986 #define CAN_F11R2_FB24 CAN_F11R2_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 189:f392fc9709a3 5987 #define CAN_F11R2_FB25_Pos (25U)
AnnaBridge 189:f392fc9709a3 5988 #define CAN_F11R2_FB25_Msk (0x1U << CAN_F11R2_FB25_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 5989 #define CAN_F11R2_FB25 CAN_F11R2_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 189:f392fc9709a3 5990 #define CAN_F11R2_FB26_Pos (26U)
AnnaBridge 189:f392fc9709a3 5991 #define CAN_F11R2_FB26_Msk (0x1U << CAN_F11R2_FB26_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 5992 #define CAN_F11R2_FB26 CAN_F11R2_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 189:f392fc9709a3 5993 #define CAN_F11R2_FB27_Pos (27U)
AnnaBridge 189:f392fc9709a3 5994 #define CAN_F11R2_FB27_Msk (0x1U << CAN_F11R2_FB27_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 5995 #define CAN_F11R2_FB27 CAN_F11R2_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 189:f392fc9709a3 5996 #define CAN_F11R2_FB28_Pos (28U)
AnnaBridge 189:f392fc9709a3 5997 #define CAN_F11R2_FB28_Msk (0x1U << CAN_F11R2_FB28_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 5998 #define CAN_F11R2_FB28 CAN_F11R2_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 189:f392fc9709a3 5999 #define CAN_F11R2_FB29_Pos (29U)
AnnaBridge 189:f392fc9709a3 6000 #define CAN_F11R2_FB29_Msk (0x1U << CAN_F11R2_FB29_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 6001 #define CAN_F11R2_FB29 CAN_F11R2_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 189:f392fc9709a3 6002 #define CAN_F11R2_FB30_Pos (30U)
AnnaBridge 189:f392fc9709a3 6003 #define CAN_F11R2_FB30_Msk (0x1U << CAN_F11R2_FB30_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 6004 #define CAN_F11R2_FB30 CAN_F11R2_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 189:f392fc9709a3 6005 #define CAN_F11R2_FB31_Pos (31U)
AnnaBridge 189:f392fc9709a3 6006 #define CAN_F11R2_FB31_Msk (0x1U << CAN_F11R2_FB31_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 6007 #define CAN_F11R2_FB31 CAN_F11R2_FB31_Msk /*!<Filter bit 31 */
AnnaBridge 189:f392fc9709a3 6008
AnnaBridge 189:f392fc9709a3 6009 /******************* Bit definition for CAN_F12R2 register ******************/
AnnaBridge 189:f392fc9709a3 6010 #define CAN_F12R2_FB0_Pos (0U)
AnnaBridge 189:f392fc9709a3 6011 #define CAN_F12R2_FB0_Msk (0x1U << CAN_F12R2_FB0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 6012 #define CAN_F12R2_FB0 CAN_F12R2_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 189:f392fc9709a3 6013 #define CAN_F12R2_FB1_Pos (1U)
AnnaBridge 189:f392fc9709a3 6014 #define CAN_F12R2_FB1_Msk (0x1U << CAN_F12R2_FB1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 6015 #define CAN_F12R2_FB1 CAN_F12R2_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 189:f392fc9709a3 6016 #define CAN_F12R2_FB2_Pos (2U)
AnnaBridge 189:f392fc9709a3 6017 #define CAN_F12R2_FB2_Msk (0x1U << CAN_F12R2_FB2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 6018 #define CAN_F12R2_FB2 CAN_F12R2_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 189:f392fc9709a3 6019 #define CAN_F12R2_FB3_Pos (3U)
AnnaBridge 189:f392fc9709a3 6020 #define CAN_F12R2_FB3_Msk (0x1U << CAN_F12R2_FB3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 6021 #define CAN_F12R2_FB3 CAN_F12R2_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 189:f392fc9709a3 6022 #define CAN_F12R2_FB4_Pos (4U)
AnnaBridge 189:f392fc9709a3 6023 #define CAN_F12R2_FB4_Msk (0x1U << CAN_F12R2_FB4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 6024 #define CAN_F12R2_FB4 CAN_F12R2_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 189:f392fc9709a3 6025 #define CAN_F12R2_FB5_Pos (5U)
AnnaBridge 189:f392fc9709a3 6026 #define CAN_F12R2_FB5_Msk (0x1U << CAN_F12R2_FB5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 6027 #define CAN_F12R2_FB5 CAN_F12R2_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 189:f392fc9709a3 6028 #define CAN_F12R2_FB6_Pos (6U)
AnnaBridge 189:f392fc9709a3 6029 #define CAN_F12R2_FB6_Msk (0x1U << CAN_F12R2_FB6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 6030 #define CAN_F12R2_FB6 CAN_F12R2_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 189:f392fc9709a3 6031 #define CAN_F12R2_FB7_Pos (7U)
AnnaBridge 189:f392fc9709a3 6032 #define CAN_F12R2_FB7_Msk (0x1U << CAN_F12R2_FB7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 6033 #define CAN_F12R2_FB7 CAN_F12R2_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 189:f392fc9709a3 6034 #define CAN_F12R2_FB8_Pos (8U)
AnnaBridge 189:f392fc9709a3 6035 #define CAN_F12R2_FB8_Msk (0x1U << CAN_F12R2_FB8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 6036 #define CAN_F12R2_FB8 CAN_F12R2_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 189:f392fc9709a3 6037 #define CAN_F12R2_FB9_Pos (9U)
AnnaBridge 189:f392fc9709a3 6038 #define CAN_F12R2_FB9_Msk (0x1U << CAN_F12R2_FB9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 6039 #define CAN_F12R2_FB9 CAN_F12R2_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 189:f392fc9709a3 6040 #define CAN_F12R2_FB10_Pos (10U)
AnnaBridge 189:f392fc9709a3 6041 #define CAN_F12R2_FB10_Msk (0x1U << CAN_F12R2_FB10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 6042 #define CAN_F12R2_FB10 CAN_F12R2_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 189:f392fc9709a3 6043 #define CAN_F12R2_FB11_Pos (11U)
AnnaBridge 189:f392fc9709a3 6044 #define CAN_F12R2_FB11_Msk (0x1U << CAN_F12R2_FB11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 6045 #define CAN_F12R2_FB11 CAN_F12R2_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 189:f392fc9709a3 6046 #define CAN_F12R2_FB12_Pos (12U)
AnnaBridge 189:f392fc9709a3 6047 #define CAN_F12R2_FB12_Msk (0x1U << CAN_F12R2_FB12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 6048 #define CAN_F12R2_FB12 CAN_F12R2_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 189:f392fc9709a3 6049 #define CAN_F12R2_FB13_Pos (13U)
AnnaBridge 189:f392fc9709a3 6050 #define CAN_F12R2_FB13_Msk (0x1U << CAN_F12R2_FB13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 6051 #define CAN_F12R2_FB13 CAN_F12R2_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 189:f392fc9709a3 6052 #define CAN_F12R2_FB14_Pos (14U)
AnnaBridge 189:f392fc9709a3 6053 #define CAN_F12R2_FB14_Msk (0x1U << CAN_F12R2_FB14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 6054 #define CAN_F12R2_FB14 CAN_F12R2_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 189:f392fc9709a3 6055 #define CAN_F12R2_FB15_Pos (15U)
AnnaBridge 189:f392fc9709a3 6056 #define CAN_F12R2_FB15_Msk (0x1U << CAN_F12R2_FB15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 6057 #define CAN_F12R2_FB15 CAN_F12R2_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 189:f392fc9709a3 6058 #define CAN_F12R2_FB16_Pos (16U)
AnnaBridge 189:f392fc9709a3 6059 #define CAN_F12R2_FB16_Msk (0x1U << CAN_F12R2_FB16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 6060 #define CAN_F12R2_FB16 CAN_F12R2_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 189:f392fc9709a3 6061 #define CAN_F12R2_FB17_Pos (17U)
AnnaBridge 189:f392fc9709a3 6062 #define CAN_F12R2_FB17_Msk (0x1U << CAN_F12R2_FB17_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 6063 #define CAN_F12R2_FB17 CAN_F12R2_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 189:f392fc9709a3 6064 #define CAN_F12R2_FB18_Pos (18U)
AnnaBridge 189:f392fc9709a3 6065 #define CAN_F12R2_FB18_Msk (0x1U << CAN_F12R2_FB18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 6066 #define CAN_F12R2_FB18 CAN_F12R2_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 189:f392fc9709a3 6067 #define CAN_F12R2_FB19_Pos (19U)
AnnaBridge 189:f392fc9709a3 6068 #define CAN_F12R2_FB19_Msk (0x1U << CAN_F12R2_FB19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 6069 #define CAN_F12R2_FB19 CAN_F12R2_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 189:f392fc9709a3 6070 #define CAN_F12R2_FB20_Pos (20U)
AnnaBridge 189:f392fc9709a3 6071 #define CAN_F12R2_FB20_Msk (0x1U << CAN_F12R2_FB20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 6072 #define CAN_F12R2_FB20 CAN_F12R2_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 189:f392fc9709a3 6073 #define CAN_F12R2_FB21_Pos (21U)
AnnaBridge 189:f392fc9709a3 6074 #define CAN_F12R2_FB21_Msk (0x1U << CAN_F12R2_FB21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 6075 #define CAN_F12R2_FB21 CAN_F12R2_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 189:f392fc9709a3 6076 #define CAN_F12R2_FB22_Pos (22U)
AnnaBridge 189:f392fc9709a3 6077 #define CAN_F12R2_FB22_Msk (0x1U << CAN_F12R2_FB22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 6078 #define CAN_F12R2_FB22 CAN_F12R2_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 189:f392fc9709a3 6079 #define CAN_F12R2_FB23_Pos (23U)
AnnaBridge 189:f392fc9709a3 6080 #define CAN_F12R2_FB23_Msk (0x1U << CAN_F12R2_FB23_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 6081 #define CAN_F12R2_FB23 CAN_F12R2_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 189:f392fc9709a3 6082 #define CAN_F12R2_FB24_Pos (24U)
AnnaBridge 189:f392fc9709a3 6083 #define CAN_F12R2_FB24_Msk (0x1U << CAN_F12R2_FB24_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 6084 #define CAN_F12R2_FB24 CAN_F12R2_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 189:f392fc9709a3 6085 #define CAN_F12R2_FB25_Pos (25U)
AnnaBridge 189:f392fc9709a3 6086 #define CAN_F12R2_FB25_Msk (0x1U << CAN_F12R2_FB25_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 6087 #define CAN_F12R2_FB25 CAN_F12R2_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 189:f392fc9709a3 6088 #define CAN_F12R2_FB26_Pos (26U)
AnnaBridge 189:f392fc9709a3 6089 #define CAN_F12R2_FB26_Msk (0x1U << CAN_F12R2_FB26_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 6090 #define CAN_F12R2_FB26 CAN_F12R2_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 189:f392fc9709a3 6091 #define CAN_F12R2_FB27_Pos (27U)
AnnaBridge 189:f392fc9709a3 6092 #define CAN_F12R2_FB27_Msk (0x1U << CAN_F12R2_FB27_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 6093 #define CAN_F12R2_FB27 CAN_F12R2_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 189:f392fc9709a3 6094 #define CAN_F12R2_FB28_Pos (28U)
AnnaBridge 189:f392fc9709a3 6095 #define CAN_F12R2_FB28_Msk (0x1U << CAN_F12R2_FB28_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 6096 #define CAN_F12R2_FB28 CAN_F12R2_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 189:f392fc9709a3 6097 #define CAN_F12R2_FB29_Pos (29U)
AnnaBridge 189:f392fc9709a3 6098 #define CAN_F12R2_FB29_Msk (0x1U << CAN_F12R2_FB29_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 6099 #define CAN_F12R2_FB29 CAN_F12R2_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 189:f392fc9709a3 6100 #define CAN_F12R2_FB30_Pos (30U)
AnnaBridge 189:f392fc9709a3 6101 #define CAN_F12R2_FB30_Msk (0x1U << CAN_F12R2_FB30_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 6102 #define CAN_F12R2_FB30 CAN_F12R2_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 189:f392fc9709a3 6103 #define CAN_F12R2_FB31_Pos (31U)
AnnaBridge 189:f392fc9709a3 6104 #define CAN_F12R2_FB31_Msk (0x1U << CAN_F12R2_FB31_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 6105 #define CAN_F12R2_FB31 CAN_F12R2_FB31_Msk /*!<Filter bit 31 */
AnnaBridge 189:f392fc9709a3 6106
AnnaBridge 189:f392fc9709a3 6107 /******************* Bit definition for CAN_F13R2 register ******************/
AnnaBridge 189:f392fc9709a3 6108 #define CAN_F13R2_FB0_Pos (0U)
AnnaBridge 189:f392fc9709a3 6109 #define CAN_F13R2_FB0_Msk (0x1U << CAN_F13R2_FB0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 6110 #define CAN_F13R2_FB0 CAN_F13R2_FB0_Msk /*!<Filter bit 0 */
AnnaBridge 189:f392fc9709a3 6111 #define CAN_F13R2_FB1_Pos (1U)
AnnaBridge 189:f392fc9709a3 6112 #define CAN_F13R2_FB1_Msk (0x1U << CAN_F13R2_FB1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 6113 #define CAN_F13R2_FB1 CAN_F13R2_FB1_Msk /*!<Filter bit 1 */
AnnaBridge 189:f392fc9709a3 6114 #define CAN_F13R2_FB2_Pos (2U)
AnnaBridge 189:f392fc9709a3 6115 #define CAN_F13R2_FB2_Msk (0x1U << CAN_F13R2_FB2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 6116 #define CAN_F13R2_FB2 CAN_F13R2_FB2_Msk /*!<Filter bit 2 */
AnnaBridge 189:f392fc9709a3 6117 #define CAN_F13R2_FB3_Pos (3U)
AnnaBridge 189:f392fc9709a3 6118 #define CAN_F13R2_FB3_Msk (0x1U << CAN_F13R2_FB3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 6119 #define CAN_F13R2_FB3 CAN_F13R2_FB3_Msk /*!<Filter bit 3 */
AnnaBridge 189:f392fc9709a3 6120 #define CAN_F13R2_FB4_Pos (4U)
AnnaBridge 189:f392fc9709a3 6121 #define CAN_F13R2_FB4_Msk (0x1U << CAN_F13R2_FB4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 6122 #define CAN_F13R2_FB4 CAN_F13R2_FB4_Msk /*!<Filter bit 4 */
AnnaBridge 189:f392fc9709a3 6123 #define CAN_F13R2_FB5_Pos (5U)
AnnaBridge 189:f392fc9709a3 6124 #define CAN_F13R2_FB5_Msk (0x1U << CAN_F13R2_FB5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 6125 #define CAN_F13R2_FB5 CAN_F13R2_FB5_Msk /*!<Filter bit 5 */
AnnaBridge 189:f392fc9709a3 6126 #define CAN_F13R2_FB6_Pos (6U)
AnnaBridge 189:f392fc9709a3 6127 #define CAN_F13R2_FB6_Msk (0x1U << CAN_F13R2_FB6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 6128 #define CAN_F13R2_FB6 CAN_F13R2_FB6_Msk /*!<Filter bit 6 */
AnnaBridge 189:f392fc9709a3 6129 #define CAN_F13R2_FB7_Pos (7U)
AnnaBridge 189:f392fc9709a3 6130 #define CAN_F13R2_FB7_Msk (0x1U << CAN_F13R2_FB7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 6131 #define CAN_F13R2_FB7 CAN_F13R2_FB7_Msk /*!<Filter bit 7 */
AnnaBridge 189:f392fc9709a3 6132 #define CAN_F13R2_FB8_Pos (8U)
AnnaBridge 189:f392fc9709a3 6133 #define CAN_F13R2_FB8_Msk (0x1U << CAN_F13R2_FB8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 6134 #define CAN_F13R2_FB8 CAN_F13R2_FB8_Msk /*!<Filter bit 8 */
AnnaBridge 189:f392fc9709a3 6135 #define CAN_F13R2_FB9_Pos (9U)
AnnaBridge 189:f392fc9709a3 6136 #define CAN_F13R2_FB9_Msk (0x1U << CAN_F13R2_FB9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 6137 #define CAN_F13R2_FB9 CAN_F13R2_FB9_Msk /*!<Filter bit 9 */
AnnaBridge 189:f392fc9709a3 6138 #define CAN_F13R2_FB10_Pos (10U)
AnnaBridge 189:f392fc9709a3 6139 #define CAN_F13R2_FB10_Msk (0x1U << CAN_F13R2_FB10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 6140 #define CAN_F13R2_FB10 CAN_F13R2_FB10_Msk /*!<Filter bit 10 */
AnnaBridge 189:f392fc9709a3 6141 #define CAN_F13R2_FB11_Pos (11U)
AnnaBridge 189:f392fc9709a3 6142 #define CAN_F13R2_FB11_Msk (0x1U << CAN_F13R2_FB11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 6143 #define CAN_F13R2_FB11 CAN_F13R2_FB11_Msk /*!<Filter bit 11 */
AnnaBridge 189:f392fc9709a3 6144 #define CAN_F13R2_FB12_Pos (12U)
AnnaBridge 189:f392fc9709a3 6145 #define CAN_F13R2_FB12_Msk (0x1U << CAN_F13R2_FB12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 6146 #define CAN_F13R2_FB12 CAN_F13R2_FB12_Msk /*!<Filter bit 12 */
AnnaBridge 189:f392fc9709a3 6147 #define CAN_F13R2_FB13_Pos (13U)
AnnaBridge 189:f392fc9709a3 6148 #define CAN_F13R2_FB13_Msk (0x1U << CAN_F13R2_FB13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 6149 #define CAN_F13R2_FB13 CAN_F13R2_FB13_Msk /*!<Filter bit 13 */
AnnaBridge 189:f392fc9709a3 6150 #define CAN_F13R2_FB14_Pos (14U)
AnnaBridge 189:f392fc9709a3 6151 #define CAN_F13R2_FB14_Msk (0x1U << CAN_F13R2_FB14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 6152 #define CAN_F13R2_FB14 CAN_F13R2_FB14_Msk /*!<Filter bit 14 */
AnnaBridge 189:f392fc9709a3 6153 #define CAN_F13R2_FB15_Pos (15U)
AnnaBridge 189:f392fc9709a3 6154 #define CAN_F13R2_FB15_Msk (0x1U << CAN_F13R2_FB15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 6155 #define CAN_F13R2_FB15 CAN_F13R2_FB15_Msk /*!<Filter bit 15 */
AnnaBridge 189:f392fc9709a3 6156 #define CAN_F13R2_FB16_Pos (16U)
AnnaBridge 189:f392fc9709a3 6157 #define CAN_F13R2_FB16_Msk (0x1U << CAN_F13R2_FB16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 6158 #define CAN_F13R2_FB16 CAN_F13R2_FB16_Msk /*!<Filter bit 16 */
AnnaBridge 189:f392fc9709a3 6159 #define CAN_F13R2_FB17_Pos (17U)
AnnaBridge 189:f392fc9709a3 6160 #define CAN_F13R2_FB17_Msk (0x1U << CAN_F13R2_FB17_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 6161 #define CAN_F13R2_FB17 CAN_F13R2_FB17_Msk /*!<Filter bit 17 */
AnnaBridge 189:f392fc9709a3 6162 #define CAN_F13R2_FB18_Pos (18U)
AnnaBridge 189:f392fc9709a3 6163 #define CAN_F13R2_FB18_Msk (0x1U << CAN_F13R2_FB18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 6164 #define CAN_F13R2_FB18 CAN_F13R2_FB18_Msk /*!<Filter bit 18 */
AnnaBridge 189:f392fc9709a3 6165 #define CAN_F13R2_FB19_Pos (19U)
AnnaBridge 189:f392fc9709a3 6166 #define CAN_F13R2_FB19_Msk (0x1U << CAN_F13R2_FB19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 6167 #define CAN_F13R2_FB19 CAN_F13R2_FB19_Msk /*!<Filter bit 19 */
AnnaBridge 189:f392fc9709a3 6168 #define CAN_F13R2_FB20_Pos (20U)
AnnaBridge 189:f392fc9709a3 6169 #define CAN_F13R2_FB20_Msk (0x1U << CAN_F13R2_FB20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 6170 #define CAN_F13R2_FB20 CAN_F13R2_FB20_Msk /*!<Filter bit 20 */
AnnaBridge 189:f392fc9709a3 6171 #define CAN_F13R2_FB21_Pos (21U)
AnnaBridge 189:f392fc9709a3 6172 #define CAN_F13R2_FB21_Msk (0x1U << CAN_F13R2_FB21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 6173 #define CAN_F13R2_FB21 CAN_F13R2_FB21_Msk /*!<Filter bit 21 */
AnnaBridge 189:f392fc9709a3 6174 #define CAN_F13R2_FB22_Pos (22U)
AnnaBridge 189:f392fc9709a3 6175 #define CAN_F13R2_FB22_Msk (0x1U << CAN_F13R2_FB22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 6176 #define CAN_F13R2_FB22 CAN_F13R2_FB22_Msk /*!<Filter bit 22 */
AnnaBridge 189:f392fc9709a3 6177 #define CAN_F13R2_FB23_Pos (23U)
AnnaBridge 189:f392fc9709a3 6178 #define CAN_F13R2_FB23_Msk (0x1U << CAN_F13R2_FB23_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 6179 #define CAN_F13R2_FB23 CAN_F13R2_FB23_Msk /*!<Filter bit 23 */
AnnaBridge 189:f392fc9709a3 6180 #define CAN_F13R2_FB24_Pos (24U)
AnnaBridge 189:f392fc9709a3 6181 #define CAN_F13R2_FB24_Msk (0x1U << CAN_F13R2_FB24_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 6182 #define CAN_F13R2_FB24 CAN_F13R2_FB24_Msk /*!<Filter bit 24 */
AnnaBridge 189:f392fc9709a3 6183 #define CAN_F13R2_FB25_Pos (25U)
AnnaBridge 189:f392fc9709a3 6184 #define CAN_F13R2_FB25_Msk (0x1U << CAN_F13R2_FB25_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 6185 #define CAN_F13R2_FB25 CAN_F13R2_FB25_Msk /*!<Filter bit 25 */
AnnaBridge 189:f392fc9709a3 6186 #define CAN_F13R2_FB26_Pos (26U)
AnnaBridge 189:f392fc9709a3 6187 #define CAN_F13R2_FB26_Msk (0x1U << CAN_F13R2_FB26_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 6188 #define CAN_F13R2_FB26 CAN_F13R2_FB26_Msk /*!<Filter bit 26 */
AnnaBridge 189:f392fc9709a3 6189 #define CAN_F13R2_FB27_Pos (27U)
AnnaBridge 189:f392fc9709a3 6190 #define CAN_F13R2_FB27_Msk (0x1U << CAN_F13R2_FB27_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 6191 #define CAN_F13R2_FB27 CAN_F13R2_FB27_Msk /*!<Filter bit 27 */
AnnaBridge 189:f392fc9709a3 6192 #define CAN_F13R2_FB28_Pos (28U)
AnnaBridge 189:f392fc9709a3 6193 #define CAN_F13R2_FB28_Msk (0x1U << CAN_F13R2_FB28_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 6194 #define CAN_F13R2_FB28 CAN_F13R2_FB28_Msk /*!<Filter bit 28 */
AnnaBridge 189:f392fc9709a3 6195 #define CAN_F13R2_FB29_Pos (29U)
AnnaBridge 189:f392fc9709a3 6196 #define CAN_F13R2_FB29_Msk (0x1U << CAN_F13R2_FB29_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 6197 #define CAN_F13R2_FB29 CAN_F13R2_FB29_Msk /*!<Filter bit 29 */
AnnaBridge 189:f392fc9709a3 6198 #define CAN_F13R2_FB30_Pos (30U)
AnnaBridge 189:f392fc9709a3 6199 #define CAN_F13R2_FB30_Msk (0x1U << CAN_F13R2_FB30_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 6200 #define CAN_F13R2_FB30 CAN_F13R2_FB30_Msk /*!<Filter bit 30 */
AnnaBridge 189:f392fc9709a3 6201 #define CAN_F13R2_FB31_Pos (31U)
AnnaBridge 189:f392fc9709a3 6202 #define CAN_F13R2_FB31_Msk (0x1U << CAN_F13R2_FB31_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 6203 #define CAN_F13R2_FB31 CAN_F13R2_FB31_Msk /*!<Filter bit 31 */
AnnaBridge 189:f392fc9709a3 6204
AnnaBridge 189:f392fc9709a3 6205 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 6206 /* */
AnnaBridge 189:f392fc9709a3 6207 /* CRC calculation unit */
AnnaBridge 189:f392fc9709a3 6208 /* */
AnnaBridge 189:f392fc9709a3 6209 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 6210 /******************* Bit definition for CRC_DR register *********************/
AnnaBridge 189:f392fc9709a3 6211 #define CRC_DR_DR_Pos (0U)
AnnaBridge 189:f392fc9709a3 6212 #define CRC_DR_DR_Msk (0xFFFFFFFFU << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 6213 #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */
AnnaBridge 189:f392fc9709a3 6214
AnnaBridge 189:f392fc9709a3 6215 /******************* Bit definition for CRC_IDR register ********************/
AnnaBridge 189:f392fc9709a3 6216 #define CRC_IDR_IDR_Pos (0U)
AnnaBridge 189:f392fc9709a3 6217 #define CRC_IDR_IDR_Msk (0xFFU << CRC_IDR_IDR_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 6218 #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 8-bit data register bits */
AnnaBridge 189:f392fc9709a3 6219
AnnaBridge 189:f392fc9709a3 6220 /******************** Bit definition for CRC_CR register ********************/
AnnaBridge 189:f392fc9709a3 6221 #define CRC_CR_RESET_Pos (0U)
AnnaBridge 189:f392fc9709a3 6222 #define CRC_CR_RESET_Msk (0x1U << CRC_CR_RESET_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 6223 #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET the CRC computation unit bit */
AnnaBridge 189:f392fc9709a3 6224 #define CRC_CR_POLYSIZE_Pos (3U)
AnnaBridge 189:f392fc9709a3 6225 #define CRC_CR_POLYSIZE_Msk (0x3U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000018 */
AnnaBridge 189:f392fc9709a3 6226 #define CRC_CR_POLYSIZE CRC_CR_POLYSIZE_Msk /*!< Polynomial size bits */
AnnaBridge 189:f392fc9709a3 6227 #define CRC_CR_POLYSIZE_0 (0x1U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 6228 #define CRC_CR_POLYSIZE_1 (0x2U << CRC_CR_POLYSIZE_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 6229 #define CRC_CR_REV_IN_Pos (5U)
AnnaBridge 189:f392fc9709a3 6230 #define CRC_CR_REV_IN_Msk (0x3U << CRC_CR_REV_IN_Pos) /*!< 0x00000060 */
AnnaBridge 189:f392fc9709a3 6231 #define CRC_CR_REV_IN CRC_CR_REV_IN_Msk /*!< REV_IN Reverse Input Data bits */
AnnaBridge 189:f392fc9709a3 6232 #define CRC_CR_REV_IN_0 (0x1U << CRC_CR_REV_IN_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 6233 #define CRC_CR_REV_IN_1 (0x2U << CRC_CR_REV_IN_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 6234 #define CRC_CR_REV_OUT_Pos (7U)
AnnaBridge 189:f392fc9709a3 6235 #define CRC_CR_REV_OUT_Msk (0x1U << CRC_CR_REV_OUT_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 6236 #define CRC_CR_REV_OUT CRC_CR_REV_OUT_Msk /*!< REV_OUT Reverse Output Data bits */
AnnaBridge 189:f392fc9709a3 6237
AnnaBridge 189:f392fc9709a3 6238 /******************* Bit definition for CRC_INIT register *******************/
AnnaBridge 189:f392fc9709a3 6239 #define CRC_INIT_INIT_Pos (0U)
AnnaBridge 189:f392fc9709a3 6240 #define CRC_INIT_INIT_Msk (0xFFFFFFFFU << CRC_INIT_INIT_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 6241 #define CRC_INIT_INIT CRC_INIT_INIT_Msk /*!< Initial CRC value bits */
AnnaBridge 189:f392fc9709a3 6242
AnnaBridge 189:f392fc9709a3 6243 /******************* Bit definition for CRC_POL register ********************/
AnnaBridge 189:f392fc9709a3 6244 #define CRC_POL_POL_Pos (0U)
AnnaBridge 189:f392fc9709a3 6245 #define CRC_POL_POL_Msk (0xFFFFFFFFU << CRC_POL_POL_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 6246 #define CRC_POL_POL CRC_POL_POL_Msk /*!< Coefficients of the polynomial */
AnnaBridge 189:f392fc9709a3 6247
AnnaBridge 189:f392fc9709a3 6248 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 6249 /* */
AnnaBridge 189:f392fc9709a3 6250 /* CRS Clock Recovery System */
AnnaBridge 189:f392fc9709a3 6251 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 6252
AnnaBridge 189:f392fc9709a3 6253 /******************* Bit definition for CRS_CR register *********************/
AnnaBridge 189:f392fc9709a3 6254 #define CRS_CR_SYNCOKIE_Pos (0U)
AnnaBridge 189:f392fc9709a3 6255 #define CRS_CR_SYNCOKIE_Msk (0x1U << CRS_CR_SYNCOKIE_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 6256 #define CRS_CR_SYNCOKIE CRS_CR_SYNCOKIE_Msk /*!< SYNC event OK interrupt enable */
AnnaBridge 189:f392fc9709a3 6257 #define CRS_CR_SYNCWARNIE_Pos (1U)
AnnaBridge 189:f392fc9709a3 6258 #define CRS_CR_SYNCWARNIE_Msk (0x1U << CRS_CR_SYNCWARNIE_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 6259 #define CRS_CR_SYNCWARNIE CRS_CR_SYNCWARNIE_Msk /*!< SYNC warning interrupt enable */
AnnaBridge 189:f392fc9709a3 6260 #define CRS_CR_ERRIE_Pos (2U)
AnnaBridge 189:f392fc9709a3 6261 #define CRS_CR_ERRIE_Msk (0x1U << CRS_CR_ERRIE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 6262 #define CRS_CR_ERRIE CRS_CR_ERRIE_Msk /*!< SYNC error or trimming error interrupt enable */
AnnaBridge 189:f392fc9709a3 6263 #define CRS_CR_ESYNCIE_Pos (3U)
AnnaBridge 189:f392fc9709a3 6264 #define CRS_CR_ESYNCIE_Msk (0x1U << CRS_CR_ESYNCIE_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 6265 #define CRS_CR_ESYNCIE CRS_CR_ESYNCIE_Msk /*!< Expected SYNC interrupt enable */
AnnaBridge 189:f392fc9709a3 6266 #define CRS_CR_CEN_Pos (5U)
AnnaBridge 189:f392fc9709a3 6267 #define CRS_CR_CEN_Msk (0x1U << CRS_CR_CEN_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 6268 #define CRS_CR_CEN CRS_CR_CEN_Msk /*!< Frequency error counter enable */
AnnaBridge 189:f392fc9709a3 6269 #define CRS_CR_AUTOTRIMEN_Pos (6U)
AnnaBridge 189:f392fc9709a3 6270 #define CRS_CR_AUTOTRIMEN_Msk (0x1U << CRS_CR_AUTOTRIMEN_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 6271 #define CRS_CR_AUTOTRIMEN CRS_CR_AUTOTRIMEN_Msk /*!< Automatic trimming enable */
AnnaBridge 189:f392fc9709a3 6272 #define CRS_CR_SWSYNC_Pos (7U)
AnnaBridge 189:f392fc9709a3 6273 #define CRS_CR_SWSYNC_Msk (0x1U << CRS_CR_SWSYNC_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 6274 #define CRS_CR_SWSYNC CRS_CR_SWSYNC_Msk /*!< Generate software SYNC event */
AnnaBridge 189:f392fc9709a3 6275 #define CRS_CR_TRIM_Pos (8U)
AnnaBridge 189:f392fc9709a3 6276 #define CRS_CR_TRIM_Msk (0x3FU << CRS_CR_TRIM_Pos) /*!< 0x00003F00 */
AnnaBridge 189:f392fc9709a3 6277 #define CRS_CR_TRIM CRS_CR_TRIM_Msk /*!< HSI48 oscillator smooth trimming */
AnnaBridge 189:f392fc9709a3 6278
AnnaBridge 189:f392fc9709a3 6279 /******************* Bit definition for CRS_CFGR register *********************/
AnnaBridge 189:f392fc9709a3 6280 #define CRS_CFGR_RELOAD_Pos (0U)
AnnaBridge 189:f392fc9709a3 6281 #define CRS_CFGR_RELOAD_Msk (0xFFFFU << CRS_CFGR_RELOAD_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 6282 #define CRS_CFGR_RELOAD CRS_CFGR_RELOAD_Msk /*!< Counter reload value */
AnnaBridge 189:f392fc9709a3 6283 #define CRS_CFGR_FELIM_Pos (16U)
AnnaBridge 189:f392fc9709a3 6284 #define CRS_CFGR_FELIM_Msk (0xFFU << CRS_CFGR_FELIM_Pos) /*!< 0x00FF0000 */
AnnaBridge 189:f392fc9709a3 6285 #define CRS_CFGR_FELIM CRS_CFGR_FELIM_Msk /*!< Frequency error limit */
AnnaBridge 189:f392fc9709a3 6286
AnnaBridge 189:f392fc9709a3 6287 #define CRS_CFGR_SYNCDIV_Pos (24U)
AnnaBridge 189:f392fc9709a3 6288 #define CRS_CFGR_SYNCDIV_Msk (0x7U << CRS_CFGR_SYNCDIV_Pos) /*!< 0x07000000 */
AnnaBridge 189:f392fc9709a3 6289 #define CRS_CFGR_SYNCDIV CRS_CFGR_SYNCDIV_Msk /*!< SYNC divider */
AnnaBridge 189:f392fc9709a3 6290 #define CRS_CFGR_SYNCDIV_0 (0x1U << CRS_CFGR_SYNCDIV_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 6291 #define CRS_CFGR_SYNCDIV_1 (0x2U << CRS_CFGR_SYNCDIV_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 6292 #define CRS_CFGR_SYNCDIV_2 (0x4U << CRS_CFGR_SYNCDIV_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 6293
AnnaBridge 189:f392fc9709a3 6294 #define CRS_CFGR_SYNCSRC_Pos (28U)
AnnaBridge 189:f392fc9709a3 6295 #define CRS_CFGR_SYNCSRC_Msk (0x3U << CRS_CFGR_SYNCSRC_Pos) /*!< 0x30000000 */
AnnaBridge 189:f392fc9709a3 6296 #define CRS_CFGR_SYNCSRC CRS_CFGR_SYNCSRC_Msk /*!< SYNC signal source selection */
AnnaBridge 189:f392fc9709a3 6297 #define CRS_CFGR_SYNCSRC_0 (0x1U << CRS_CFGR_SYNCSRC_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 6298 #define CRS_CFGR_SYNCSRC_1 (0x2U << CRS_CFGR_SYNCSRC_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 6299
AnnaBridge 189:f392fc9709a3 6300 #define CRS_CFGR_SYNCPOL_Pos (31U)
AnnaBridge 189:f392fc9709a3 6301 #define CRS_CFGR_SYNCPOL_Msk (0x1U << CRS_CFGR_SYNCPOL_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 6302 #define CRS_CFGR_SYNCPOL CRS_CFGR_SYNCPOL_Msk /*!< SYNC polarity selection */
AnnaBridge 189:f392fc9709a3 6303
AnnaBridge 189:f392fc9709a3 6304 /******************* Bit definition for CRS_ISR register *********************/
AnnaBridge 189:f392fc9709a3 6305 #define CRS_ISR_SYNCOKF_Pos (0U)
AnnaBridge 189:f392fc9709a3 6306 #define CRS_ISR_SYNCOKF_Msk (0x1U << CRS_ISR_SYNCOKF_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 6307 #define CRS_ISR_SYNCOKF CRS_ISR_SYNCOKF_Msk /*!< SYNC event OK flag */
AnnaBridge 189:f392fc9709a3 6308 #define CRS_ISR_SYNCWARNF_Pos (1U)
AnnaBridge 189:f392fc9709a3 6309 #define CRS_ISR_SYNCWARNF_Msk (0x1U << CRS_ISR_SYNCWARNF_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 6310 #define CRS_ISR_SYNCWARNF CRS_ISR_SYNCWARNF_Msk /*!< SYNC warning flag */
AnnaBridge 189:f392fc9709a3 6311 #define CRS_ISR_ERRF_Pos (2U)
AnnaBridge 189:f392fc9709a3 6312 #define CRS_ISR_ERRF_Msk (0x1U << CRS_ISR_ERRF_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 6313 #define CRS_ISR_ERRF CRS_ISR_ERRF_Msk /*!< Error flag */
AnnaBridge 189:f392fc9709a3 6314 #define CRS_ISR_ESYNCF_Pos (3U)
AnnaBridge 189:f392fc9709a3 6315 #define CRS_ISR_ESYNCF_Msk (0x1U << CRS_ISR_ESYNCF_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 6316 #define CRS_ISR_ESYNCF CRS_ISR_ESYNCF_Msk /*!< Expected SYNC flag */
AnnaBridge 189:f392fc9709a3 6317 #define CRS_ISR_SYNCERR_Pos (8U)
AnnaBridge 189:f392fc9709a3 6318 #define CRS_ISR_SYNCERR_Msk (0x1U << CRS_ISR_SYNCERR_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 6319 #define CRS_ISR_SYNCERR CRS_ISR_SYNCERR_Msk /*!< SYNC error */
AnnaBridge 189:f392fc9709a3 6320 #define CRS_ISR_SYNCMISS_Pos (9U)
AnnaBridge 189:f392fc9709a3 6321 #define CRS_ISR_SYNCMISS_Msk (0x1U << CRS_ISR_SYNCMISS_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 6322 #define CRS_ISR_SYNCMISS CRS_ISR_SYNCMISS_Msk /*!< SYNC missed */
AnnaBridge 189:f392fc9709a3 6323 #define CRS_ISR_TRIMOVF_Pos (10U)
AnnaBridge 189:f392fc9709a3 6324 #define CRS_ISR_TRIMOVF_Msk (0x1U << CRS_ISR_TRIMOVF_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 6325 #define CRS_ISR_TRIMOVF CRS_ISR_TRIMOVF_Msk /*!< Trimming overflow or underflow */
AnnaBridge 189:f392fc9709a3 6326 #define CRS_ISR_FEDIR_Pos (15U)
AnnaBridge 189:f392fc9709a3 6327 #define CRS_ISR_FEDIR_Msk (0x1U << CRS_ISR_FEDIR_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 6328 #define CRS_ISR_FEDIR CRS_ISR_FEDIR_Msk /*!< Frequency error direction */
AnnaBridge 189:f392fc9709a3 6329 #define CRS_ISR_FECAP_Pos (16U)
AnnaBridge 189:f392fc9709a3 6330 #define CRS_ISR_FECAP_Msk (0xFFFFU << CRS_ISR_FECAP_Pos) /*!< 0xFFFF0000 */
AnnaBridge 189:f392fc9709a3 6331 #define CRS_ISR_FECAP CRS_ISR_FECAP_Msk /*!< Frequency error capture */
AnnaBridge 189:f392fc9709a3 6332
AnnaBridge 189:f392fc9709a3 6333 /******************* Bit definition for CRS_ICR register *********************/
AnnaBridge 189:f392fc9709a3 6334 #define CRS_ICR_SYNCOKC_Pos (0U)
AnnaBridge 189:f392fc9709a3 6335 #define CRS_ICR_SYNCOKC_Msk (0x1U << CRS_ICR_SYNCOKC_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 6336 #define CRS_ICR_SYNCOKC CRS_ICR_SYNCOKC_Msk /*!< SYNC event OK clear flag */
AnnaBridge 189:f392fc9709a3 6337 #define CRS_ICR_SYNCWARNC_Pos (1U)
AnnaBridge 189:f392fc9709a3 6338 #define CRS_ICR_SYNCWARNC_Msk (0x1U << CRS_ICR_SYNCWARNC_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 6339 #define CRS_ICR_SYNCWARNC CRS_ICR_SYNCWARNC_Msk /*!< SYNC warning clear flag */
AnnaBridge 189:f392fc9709a3 6340 #define CRS_ICR_ERRC_Pos (2U)
AnnaBridge 189:f392fc9709a3 6341 #define CRS_ICR_ERRC_Msk (0x1U << CRS_ICR_ERRC_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 6342 #define CRS_ICR_ERRC CRS_ICR_ERRC_Msk /*!< Error clear flag */
AnnaBridge 189:f392fc9709a3 6343 #define CRS_ICR_ESYNCC_Pos (3U)
AnnaBridge 189:f392fc9709a3 6344 #define CRS_ICR_ESYNCC_Msk (0x1U << CRS_ICR_ESYNCC_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 6345 #define CRS_ICR_ESYNCC CRS_ICR_ESYNCC_Msk /*!< Expected SYNC clear flag */
AnnaBridge 189:f392fc9709a3 6346
AnnaBridge 189:f392fc9709a3 6347 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 6348 /* */
AnnaBridge 189:f392fc9709a3 6349 /* Digital to Analog Converter */
AnnaBridge 189:f392fc9709a3 6350 /* */
AnnaBridge 189:f392fc9709a3 6351 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 6352 /*
AnnaBridge 189:f392fc9709a3 6353 * @brief Specific device feature definitions (not present on all devices in the STM32L4 serie)
AnnaBridge 189:f392fc9709a3 6354 */
AnnaBridge 189:f392fc9709a3 6355 #define DAC_CHANNEL2_SUPPORT /*!< DAC feature available only on specific devices: DAC channel 2 available */
AnnaBridge 189:f392fc9709a3 6356
AnnaBridge 189:f392fc9709a3 6357 /******************** Bit definition for DAC_CR register ********************/
AnnaBridge 189:f392fc9709a3 6358 #define DAC_CR_EN1_Pos (0U)
AnnaBridge 189:f392fc9709a3 6359 #define DAC_CR_EN1_Msk (0x1U << DAC_CR_EN1_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 6360 #define DAC_CR_EN1 DAC_CR_EN1_Msk /*!<DAC channel1 enable */
AnnaBridge 189:f392fc9709a3 6361 #define DAC_CR_TEN1_Pos (2U)
AnnaBridge 189:f392fc9709a3 6362 #define DAC_CR_TEN1_Msk (0x1U << DAC_CR_TEN1_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 6363 #define DAC_CR_TEN1 DAC_CR_TEN1_Msk /*!<DAC channel1 Trigger enable */
AnnaBridge 189:f392fc9709a3 6364
AnnaBridge 189:f392fc9709a3 6365 #define DAC_CR_TSEL1_Pos (3U)
AnnaBridge 189:f392fc9709a3 6366 #define DAC_CR_TSEL1_Msk (0x7U << DAC_CR_TSEL1_Pos) /*!< 0x00000038 */
AnnaBridge 189:f392fc9709a3 6367 #define DAC_CR_TSEL1 DAC_CR_TSEL1_Msk /*!<TSEL1[2:0] (DAC channel1 Trigger selection) */
AnnaBridge 189:f392fc9709a3 6368 #define DAC_CR_TSEL1_0 (0x1U << DAC_CR_TSEL1_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 6369 #define DAC_CR_TSEL1_1 (0x2U << DAC_CR_TSEL1_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 6370 #define DAC_CR_TSEL1_2 (0x4U << DAC_CR_TSEL1_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 6371
AnnaBridge 189:f392fc9709a3 6372 #define DAC_CR_WAVE1_Pos (6U)
AnnaBridge 189:f392fc9709a3 6373 #define DAC_CR_WAVE1_Msk (0x3U << DAC_CR_WAVE1_Pos) /*!< 0x000000C0 */
AnnaBridge 189:f392fc9709a3 6374 #define DAC_CR_WAVE1 DAC_CR_WAVE1_Msk /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */
AnnaBridge 189:f392fc9709a3 6375 #define DAC_CR_WAVE1_0 (0x1U << DAC_CR_WAVE1_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 6376 #define DAC_CR_WAVE1_1 (0x2U << DAC_CR_WAVE1_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 6377
AnnaBridge 189:f392fc9709a3 6378 #define DAC_CR_MAMP1_Pos (8U)
AnnaBridge 189:f392fc9709a3 6379 #define DAC_CR_MAMP1_Msk (0xFU << DAC_CR_MAMP1_Pos) /*!< 0x00000F00 */
AnnaBridge 189:f392fc9709a3 6380 #define DAC_CR_MAMP1 DAC_CR_MAMP1_Msk /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */
AnnaBridge 189:f392fc9709a3 6381 #define DAC_CR_MAMP1_0 (0x1U << DAC_CR_MAMP1_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 6382 #define DAC_CR_MAMP1_1 (0x2U << DAC_CR_MAMP1_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 6383 #define DAC_CR_MAMP1_2 (0x4U << DAC_CR_MAMP1_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 6384 #define DAC_CR_MAMP1_3 (0x8U << DAC_CR_MAMP1_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 6385
AnnaBridge 189:f392fc9709a3 6386 #define DAC_CR_DMAEN1_Pos (12U)
AnnaBridge 189:f392fc9709a3 6387 #define DAC_CR_DMAEN1_Msk (0x1U << DAC_CR_DMAEN1_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 6388 #define DAC_CR_DMAEN1 DAC_CR_DMAEN1_Msk /*!<DAC channel1 DMA enable */
AnnaBridge 189:f392fc9709a3 6389 #define DAC_CR_DMAUDRIE1_Pos (13U)
AnnaBridge 189:f392fc9709a3 6390 #define DAC_CR_DMAUDRIE1_Msk (0x1U << DAC_CR_DMAUDRIE1_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 6391 #define DAC_CR_DMAUDRIE1 DAC_CR_DMAUDRIE1_Msk /*!<DAC channel 1 DMA underrun interrupt enable >*/
AnnaBridge 189:f392fc9709a3 6392 #define DAC_CR_CEN1_Pos (14U)
AnnaBridge 189:f392fc9709a3 6393 #define DAC_CR_CEN1_Msk (0x1U << DAC_CR_CEN1_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 6394 #define DAC_CR_CEN1 DAC_CR_CEN1_Msk /*!<DAC channel 1 calibration enable >*/
AnnaBridge 189:f392fc9709a3 6395
AnnaBridge 189:f392fc9709a3 6396 #define DAC_CR_EN2_Pos (16U)
AnnaBridge 189:f392fc9709a3 6397 #define DAC_CR_EN2_Msk (0x1U << DAC_CR_EN2_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 6398 #define DAC_CR_EN2 DAC_CR_EN2_Msk /*!<DAC channel2 enable */
AnnaBridge 189:f392fc9709a3 6399 #define DAC_CR_TEN2_Pos (18U)
AnnaBridge 189:f392fc9709a3 6400 #define DAC_CR_TEN2_Msk (0x1U << DAC_CR_TEN2_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 6401 #define DAC_CR_TEN2 DAC_CR_TEN2_Msk /*!<DAC channel2 Trigger enable */
AnnaBridge 189:f392fc9709a3 6402
AnnaBridge 189:f392fc9709a3 6403 #define DAC_CR_TSEL2_Pos (19U)
AnnaBridge 189:f392fc9709a3 6404 #define DAC_CR_TSEL2_Msk (0x7U << DAC_CR_TSEL2_Pos) /*!< 0x00380000 */
AnnaBridge 189:f392fc9709a3 6405 #define DAC_CR_TSEL2 DAC_CR_TSEL2_Msk /*!<TSEL2[2:0] (DAC channel2 Trigger selection) */
AnnaBridge 189:f392fc9709a3 6406 #define DAC_CR_TSEL2_0 (0x1U << DAC_CR_TSEL2_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 6407 #define DAC_CR_TSEL2_1 (0x2U << DAC_CR_TSEL2_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 6408 #define DAC_CR_TSEL2_2 (0x4U << DAC_CR_TSEL2_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 6409
AnnaBridge 189:f392fc9709a3 6410 #define DAC_CR_WAVE2_Pos (22U)
AnnaBridge 189:f392fc9709a3 6411 #define DAC_CR_WAVE2_Msk (0x3U << DAC_CR_WAVE2_Pos) /*!< 0x00C00000 */
AnnaBridge 189:f392fc9709a3 6412 #define DAC_CR_WAVE2 DAC_CR_WAVE2_Msk /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */
AnnaBridge 189:f392fc9709a3 6413 #define DAC_CR_WAVE2_0 (0x1U << DAC_CR_WAVE2_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 6414 #define DAC_CR_WAVE2_1 (0x2U << DAC_CR_WAVE2_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 6415
AnnaBridge 189:f392fc9709a3 6416 #define DAC_CR_MAMP2_Pos (24U)
AnnaBridge 189:f392fc9709a3 6417 #define DAC_CR_MAMP2_Msk (0xFU << DAC_CR_MAMP2_Pos) /*!< 0x0F000000 */
AnnaBridge 189:f392fc9709a3 6418 #define DAC_CR_MAMP2 DAC_CR_MAMP2_Msk /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */
AnnaBridge 189:f392fc9709a3 6419 #define DAC_CR_MAMP2_0 (0x1U << DAC_CR_MAMP2_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 6420 #define DAC_CR_MAMP2_1 (0x2U << DAC_CR_MAMP2_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 6421 #define DAC_CR_MAMP2_2 (0x4U << DAC_CR_MAMP2_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 6422 #define DAC_CR_MAMP2_3 (0x8U << DAC_CR_MAMP2_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 6423
AnnaBridge 189:f392fc9709a3 6424 #define DAC_CR_DMAEN2_Pos (28U)
AnnaBridge 189:f392fc9709a3 6425 #define DAC_CR_DMAEN2_Msk (0x1U << DAC_CR_DMAEN2_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 6426 #define DAC_CR_DMAEN2 DAC_CR_DMAEN2_Msk /*!<DAC channel2 DMA enabled */
AnnaBridge 189:f392fc9709a3 6427 #define DAC_CR_DMAUDRIE2_Pos (29U)
AnnaBridge 189:f392fc9709a3 6428 #define DAC_CR_DMAUDRIE2_Msk (0x1U << DAC_CR_DMAUDRIE2_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 6429 #define DAC_CR_DMAUDRIE2 DAC_CR_DMAUDRIE2_Msk /*!<DAC channel2 DMA underrun interrupt enable >*/
AnnaBridge 189:f392fc9709a3 6430 #define DAC_CR_CEN2_Pos (30U)
AnnaBridge 189:f392fc9709a3 6431 #define DAC_CR_CEN2_Msk (0x1U << DAC_CR_CEN2_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 6432 #define DAC_CR_CEN2 DAC_CR_CEN2_Msk /*!<DAC channel2 calibration enable >*/
AnnaBridge 189:f392fc9709a3 6433
AnnaBridge 189:f392fc9709a3 6434 /***************** Bit definition for DAC_SWTRIGR register ******************/
AnnaBridge 189:f392fc9709a3 6435 #define DAC_SWTRIGR_SWTRIG1_Pos (0U)
AnnaBridge 189:f392fc9709a3 6436 #define DAC_SWTRIGR_SWTRIG1_Msk (0x1U << DAC_SWTRIGR_SWTRIG1_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 6437 #define DAC_SWTRIGR_SWTRIG1 DAC_SWTRIGR_SWTRIG1_Msk /*!<DAC channel1 software trigger */
AnnaBridge 189:f392fc9709a3 6438 #define DAC_SWTRIGR_SWTRIG2_Pos (1U)
AnnaBridge 189:f392fc9709a3 6439 #define DAC_SWTRIGR_SWTRIG2_Msk (0x1U << DAC_SWTRIGR_SWTRIG2_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 6440 #define DAC_SWTRIGR_SWTRIG2 DAC_SWTRIGR_SWTRIG2_Msk /*!<DAC channel2 software trigger */
AnnaBridge 189:f392fc9709a3 6441
AnnaBridge 189:f392fc9709a3 6442 /***************** Bit definition for DAC_DHR12R1 register ******************/
AnnaBridge 189:f392fc9709a3 6443 #define DAC_DHR12R1_DACC1DHR_Pos (0U)
AnnaBridge 189:f392fc9709a3 6444 #define DAC_DHR12R1_DACC1DHR_Msk (0xFFFU << DAC_DHR12R1_DACC1DHR_Pos) /*!< 0x00000FFF */
AnnaBridge 189:f392fc9709a3 6445 #define DAC_DHR12R1_DACC1DHR DAC_DHR12R1_DACC1DHR_Msk /*!<DAC channel1 12-bit Right aligned data */
AnnaBridge 189:f392fc9709a3 6446
AnnaBridge 189:f392fc9709a3 6447 /***************** Bit definition for DAC_DHR12L1 register ******************/
AnnaBridge 189:f392fc9709a3 6448 #define DAC_DHR12L1_DACC1DHR_Pos (4U)
AnnaBridge 189:f392fc9709a3 6449 #define DAC_DHR12L1_DACC1DHR_Msk (0xFFFU << DAC_DHR12L1_DACC1DHR_Pos) /*!< 0x0000FFF0 */
AnnaBridge 189:f392fc9709a3 6450 #define DAC_DHR12L1_DACC1DHR DAC_DHR12L1_DACC1DHR_Msk /*!<DAC channel1 12-bit Left aligned data */
AnnaBridge 189:f392fc9709a3 6451
AnnaBridge 189:f392fc9709a3 6452 /****************** Bit definition for DAC_DHR8R1 register ******************/
AnnaBridge 189:f392fc9709a3 6453 #define DAC_DHR8R1_DACC1DHR_Pos (0U)
AnnaBridge 189:f392fc9709a3 6454 #define DAC_DHR8R1_DACC1DHR_Msk (0xFFU << DAC_DHR8R1_DACC1DHR_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 6455 #define DAC_DHR8R1_DACC1DHR DAC_DHR8R1_DACC1DHR_Msk /*!<DAC channel1 8-bit Right aligned data */
AnnaBridge 189:f392fc9709a3 6456
AnnaBridge 189:f392fc9709a3 6457 /***************** Bit definition for DAC_DHR12R2 register ******************/
AnnaBridge 189:f392fc9709a3 6458 #define DAC_DHR12R2_DACC2DHR_Pos (0U)
AnnaBridge 189:f392fc9709a3 6459 #define DAC_DHR12R2_DACC2DHR_Msk (0xFFFU << DAC_DHR12R2_DACC2DHR_Pos) /*!< 0x00000FFF */
AnnaBridge 189:f392fc9709a3 6460 #define DAC_DHR12R2_DACC2DHR DAC_DHR12R2_DACC2DHR_Msk /*!<DAC channel2 12-bit Right aligned data */
AnnaBridge 189:f392fc9709a3 6461
AnnaBridge 189:f392fc9709a3 6462 /***************** Bit definition for DAC_DHR12L2 register ******************/
AnnaBridge 189:f392fc9709a3 6463 #define DAC_DHR12L2_DACC2DHR_Pos (4U)
AnnaBridge 189:f392fc9709a3 6464 #define DAC_DHR12L2_DACC2DHR_Msk (0xFFFU << DAC_DHR12L2_DACC2DHR_Pos) /*!< 0x0000FFF0 */
AnnaBridge 189:f392fc9709a3 6465 #define DAC_DHR12L2_DACC2DHR DAC_DHR12L2_DACC2DHR_Msk /*!<DAC channel2 12-bit Left aligned data */
AnnaBridge 189:f392fc9709a3 6466
AnnaBridge 189:f392fc9709a3 6467 /****************** Bit definition for DAC_DHR8R2 register ******************/
AnnaBridge 189:f392fc9709a3 6468 #define DAC_DHR8R2_DACC2DHR_Pos (0U)
AnnaBridge 189:f392fc9709a3 6469 #define DAC_DHR8R2_DACC2DHR_Msk (0xFFU << DAC_DHR8R2_DACC2DHR_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 6470 #define DAC_DHR8R2_DACC2DHR DAC_DHR8R2_DACC2DHR_Msk /*!<DAC channel2 8-bit Right aligned data */
AnnaBridge 189:f392fc9709a3 6471
AnnaBridge 189:f392fc9709a3 6472 /***************** Bit definition for DAC_DHR12RD register ******************/
AnnaBridge 189:f392fc9709a3 6473 #define DAC_DHR12RD_DACC1DHR_Pos (0U)
AnnaBridge 189:f392fc9709a3 6474 #define DAC_DHR12RD_DACC1DHR_Msk (0xFFFU << DAC_DHR12RD_DACC1DHR_Pos) /*!< 0x00000FFF */
AnnaBridge 189:f392fc9709a3 6475 #define DAC_DHR12RD_DACC1DHR DAC_DHR12RD_DACC1DHR_Msk /*!<DAC channel1 12-bit Right aligned data */
AnnaBridge 189:f392fc9709a3 6476 #define DAC_DHR12RD_DACC2DHR_Pos (16U)
AnnaBridge 189:f392fc9709a3 6477 #define DAC_DHR12RD_DACC2DHR_Msk (0xFFFU << DAC_DHR12RD_DACC2DHR_Pos) /*!< 0x0FFF0000 */
AnnaBridge 189:f392fc9709a3 6478 #define DAC_DHR12RD_DACC2DHR DAC_DHR12RD_DACC2DHR_Msk /*!<DAC channel2 12-bit Right aligned data */
AnnaBridge 189:f392fc9709a3 6479
AnnaBridge 189:f392fc9709a3 6480 /***************** Bit definition for DAC_DHR12LD register ******************/
AnnaBridge 189:f392fc9709a3 6481 #define DAC_DHR12LD_DACC1DHR_Pos (4U)
AnnaBridge 189:f392fc9709a3 6482 #define DAC_DHR12LD_DACC1DHR_Msk (0xFFFU << DAC_DHR12LD_DACC1DHR_Pos) /*!< 0x0000FFF0 */
AnnaBridge 189:f392fc9709a3 6483 #define DAC_DHR12LD_DACC1DHR DAC_DHR12LD_DACC1DHR_Msk /*!<DAC channel1 12-bit Left aligned data */
AnnaBridge 189:f392fc9709a3 6484 #define DAC_DHR12LD_DACC2DHR_Pos (20U)
AnnaBridge 189:f392fc9709a3 6485 #define DAC_DHR12LD_DACC2DHR_Msk (0xFFFU << DAC_DHR12LD_DACC2DHR_Pos) /*!< 0xFFF00000 */
AnnaBridge 189:f392fc9709a3 6486 #define DAC_DHR12LD_DACC2DHR DAC_DHR12LD_DACC2DHR_Msk /*!<DAC channel2 12-bit Left aligned data */
AnnaBridge 189:f392fc9709a3 6487
AnnaBridge 189:f392fc9709a3 6488 /****************** Bit definition for DAC_DHR8RD register ******************/
AnnaBridge 189:f392fc9709a3 6489 #define DAC_DHR8RD_DACC1DHR_Pos (0U)
AnnaBridge 189:f392fc9709a3 6490 #define DAC_DHR8RD_DACC1DHR_Msk (0xFFU << DAC_DHR8RD_DACC1DHR_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 6491 #define DAC_DHR8RD_DACC1DHR DAC_DHR8RD_DACC1DHR_Msk /*!<DAC channel1 8-bit Right aligned data */
AnnaBridge 189:f392fc9709a3 6492 #define DAC_DHR8RD_DACC2DHR_Pos (8U)
AnnaBridge 189:f392fc9709a3 6493 #define DAC_DHR8RD_DACC2DHR_Msk (0xFFU << DAC_DHR8RD_DACC2DHR_Pos) /*!< 0x0000FF00 */
AnnaBridge 189:f392fc9709a3 6494 #define DAC_DHR8RD_DACC2DHR DAC_DHR8RD_DACC2DHR_Msk /*!<DAC channel2 8-bit Right aligned data */
AnnaBridge 189:f392fc9709a3 6495
AnnaBridge 189:f392fc9709a3 6496 /******************* Bit definition for DAC_DOR1 register *******************/
AnnaBridge 189:f392fc9709a3 6497 #define DAC_DOR1_DACC1DOR_Pos (0U)
AnnaBridge 189:f392fc9709a3 6498 #define DAC_DOR1_DACC1DOR_Msk (0xFFFU << DAC_DOR1_DACC1DOR_Pos) /*!< 0x00000FFF */
AnnaBridge 189:f392fc9709a3 6499 #define DAC_DOR1_DACC1DOR DAC_DOR1_DACC1DOR_Msk /*!<DAC channel1 data output */
AnnaBridge 189:f392fc9709a3 6500
AnnaBridge 189:f392fc9709a3 6501 /******************* Bit definition for DAC_DOR2 register *******************/
AnnaBridge 189:f392fc9709a3 6502 #define DAC_DOR2_DACC2DOR_Pos (0U)
AnnaBridge 189:f392fc9709a3 6503 #define DAC_DOR2_DACC2DOR_Msk (0xFFFU << DAC_DOR2_DACC2DOR_Pos) /*!< 0x00000FFF */
AnnaBridge 189:f392fc9709a3 6504 #define DAC_DOR2_DACC2DOR DAC_DOR2_DACC2DOR_Msk /*!<DAC channel2 data output */
AnnaBridge 189:f392fc9709a3 6505
AnnaBridge 189:f392fc9709a3 6506 /******************** Bit definition for DAC_SR register ********************/
AnnaBridge 189:f392fc9709a3 6507 #define DAC_SR_DMAUDR1_Pos (13U)
AnnaBridge 189:f392fc9709a3 6508 #define DAC_SR_DMAUDR1_Msk (0x1U << DAC_SR_DMAUDR1_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 6509 #define DAC_SR_DMAUDR1 DAC_SR_DMAUDR1_Msk /*!<DAC channel1 DMA underrun flag */
AnnaBridge 189:f392fc9709a3 6510 #define DAC_SR_CAL_FLAG1_Pos (14U)
AnnaBridge 189:f392fc9709a3 6511 #define DAC_SR_CAL_FLAG1_Msk (0x1U << DAC_SR_CAL_FLAG1_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 6512 #define DAC_SR_CAL_FLAG1 DAC_SR_CAL_FLAG1_Msk /*!<DAC channel1 calibration offset status */
AnnaBridge 189:f392fc9709a3 6513 #define DAC_SR_BWST1_Pos (15U)
AnnaBridge 189:f392fc9709a3 6514 #define DAC_SR_BWST1_Msk (0x1U << DAC_SR_BWST1_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 6515 #define DAC_SR_BWST1 DAC_SR_BWST1_Msk /*!<DAC channel1 busy writing sample time flag */
AnnaBridge 189:f392fc9709a3 6516
AnnaBridge 189:f392fc9709a3 6517 #define DAC_SR_DMAUDR2_Pos (29U)
AnnaBridge 189:f392fc9709a3 6518 #define DAC_SR_DMAUDR2_Msk (0x1U << DAC_SR_DMAUDR2_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 6519 #define DAC_SR_DMAUDR2 DAC_SR_DMAUDR2_Msk /*!<DAC channel2 DMA underrun flag */
AnnaBridge 189:f392fc9709a3 6520 #define DAC_SR_CAL_FLAG2_Pos (30U)
AnnaBridge 189:f392fc9709a3 6521 #define DAC_SR_CAL_FLAG2_Msk (0x1U << DAC_SR_CAL_FLAG2_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 6522 #define DAC_SR_CAL_FLAG2 DAC_SR_CAL_FLAG2_Msk /*!<DAC channel2 calibration offset status */
AnnaBridge 189:f392fc9709a3 6523 #define DAC_SR_BWST2_Pos (31U)
AnnaBridge 189:f392fc9709a3 6524 #define DAC_SR_BWST2_Msk (0x1U << DAC_SR_BWST2_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 6525 #define DAC_SR_BWST2 DAC_SR_BWST2_Msk /*!<DAC channel2 busy writing sample time flag */
AnnaBridge 189:f392fc9709a3 6526
AnnaBridge 189:f392fc9709a3 6527 /******************* Bit definition for DAC_CCR register ********************/
AnnaBridge 189:f392fc9709a3 6528 #define DAC_CCR_OTRIM1_Pos (0U)
AnnaBridge 189:f392fc9709a3 6529 #define DAC_CCR_OTRIM1_Msk (0x1FU << DAC_CCR_OTRIM1_Pos) /*!< 0x0000001F */
AnnaBridge 189:f392fc9709a3 6530 #define DAC_CCR_OTRIM1 DAC_CCR_OTRIM1_Msk /*!<DAC channel1 offset trimming value */
AnnaBridge 189:f392fc9709a3 6531 #define DAC_CCR_OTRIM2_Pos (16U)
AnnaBridge 189:f392fc9709a3 6532 #define DAC_CCR_OTRIM2_Msk (0x1FU << DAC_CCR_OTRIM2_Pos) /*!< 0x001F0000 */
AnnaBridge 189:f392fc9709a3 6533 #define DAC_CCR_OTRIM2 DAC_CCR_OTRIM2_Msk /*!<DAC channel2 offset trimming value */
AnnaBridge 189:f392fc9709a3 6534
AnnaBridge 189:f392fc9709a3 6535 /******************* Bit definition for DAC_MCR register *******************/
AnnaBridge 189:f392fc9709a3 6536 #define DAC_MCR_MODE1_Pos (0U)
AnnaBridge 189:f392fc9709a3 6537 #define DAC_MCR_MODE1_Msk (0x7U << DAC_MCR_MODE1_Pos) /*!< 0x00000007 */
AnnaBridge 189:f392fc9709a3 6538 #define DAC_MCR_MODE1 DAC_MCR_MODE1_Msk /*!<MODE1[2:0] (DAC channel1 mode) */
AnnaBridge 189:f392fc9709a3 6539 #define DAC_MCR_MODE1_0 (0x1U << DAC_MCR_MODE1_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 6540 #define DAC_MCR_MODE1_1 (0x2U << DAC_MCR_MODE1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 6541 #define DAC_MCR_MODE1_2 (0x4U << DAC_MCR_MODE1_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 6542
AnnaBridge 189:f392fc9709a3 6543 #define DAC_MCR_MODE2_Pos (16U)
AnnaBridge 189:f392fc9709a3 6544 #define DAC_MCR_MODE2_Msk (0x7U << DAC_MCR_MODE2_Pos) /*!< 0x00070000 */
AnnaBridge 189:f392fc9709a3 6545 #define DAC_MCR_MODE2 DAC_MCR_MODE2_Msk /*!<MODE2[2:0] (DAC channel2 mode) */
AnnaBridge 189:f392fc9709a3 6546 #define DAC_MCR_MODE2_0 (0x1U << DAC_MCR_MODE2_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 6547 #define DAC_MCR_MODE2_1 (0x2U << DAC_MCR_MODE2_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 6548 #define DAC_MCR_MODE2_2 (0x4U << DAC_MCR_MODE2_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 6549
AnnaBridge 189:f392fc9709a3 6550 /****************** Bit definition for DAC_SHSR1 register ******************/
AnnaBridge 189:f392fc9709a3 6551 #define DAC_SHSR1_TSAMPLE1_Pos (0U)
AnnaBridge 189:f392fc9709a3 6552 #define DAC_SHSR1_TSAMPLE1_Msk (0x3FFU << DAC_SHSR1_TSAMPLE1_Pos) /*!< 0x000003FF */
AnnaBridge 189:f392fc9709a3 6553 #define DAC_SHSR1_TSAMPLE1 DAC_SHSR1_TSAMPLE1_Msk /*!<DAC channel1 sample time */
AnnaBridge 189:f392fc9709a3 6554
AnnaBridge 189:f392fc9709a3 6555 /****************** Bit definition for DAC_SHSR2 register ******************/
AnnaBridge 189:f392fc9709a3 6556 #define DAC_SHSR2_TSAMPLE2_Pos (0U)
AnnaBridge 189:f392fc9709a3 6557 #define DAC_SHSR2_TSAMPLE2_Msk (0x3FFU << DAC_SHSR2_TSAMPLE2_Pos) /*!< 0x000003FF */
AnnaBridge 189:f392fc9709a3 6558 #define DAC_SHSR2_TSAMPLE2 DAC_SHSR2_TSAMPLE2_Msk /*!<DAC channel2 sample time */
AnnaBridge 189:f392fc9709a3 6559
AnnaBridge 189:f392fc9709a3 6560 /****************** Bit definition for DAC_SHHR register ******************/
AnnaBridge 189:f392fc9709a3 6561 #define DAC_SHHR_THOLD1_Pos (0U)
AnnaBridge 189:f392fc9709a3 6562 #define DAC_SHHR_THOLD1_Msk (0x3FFU << DAC_SHHR_THOLD1_Pos) /*!< 0x000003FF */
AnnaBridge 189:f392fc9709a3 6563 #define DAC_SHHR_THOLD1 DAC_SHHR_THOLD1_Msk /*!<DAC channel1 hold time */
AnnaBridge 189:f392fc9709a3 6564 #define DAC_SHHR_THOLD2_Pos (16U)
AnnaBridge 189:f392fc9709a3 6565 #define DAC_SHHR_THOLD2_Msk (0x3FFU << DAC_SHHR_THOLD2_Pos) /*!< 0x03FF0000 */
AnnaBridge 189:f392fc9709a3 6566 #define DAC_SHHR_THOLD2 DAC_SHHR_THOLD2_Msk /*!<DAC channel2 hold time */
AnnaBridge 189:f392fc9709a3 6567
AnnaBridge 189:f392fc9709a3 6568 /****************** Bit definition for DAC_SHRR register ******************/
AnnaBridge 189:f392fc9709a3 6569 #define DAC_SHRR_TREFRESH1_Pos (0U)
AnnaBridge 189:f392fc9709a3 6570 #define DAC_SHRR_TREFRESH1_Msk (0xFFU << DAC_SHRR_TREFRESH1_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 6571 #define DAC_SHRR_TREFRESH1 DAC_SHRR_TREFRESH1_Msk /*!<DAC channel1 refresh time */
AnnaBridge 189:f392fc9709a3 6572 #define DAC_SHRR_TREFRESH2_Pos (16U)
AnnaBridge 189:f392fc9709a3 6573 #define DAC_SHRR_TREFRESH2_Msk (0xFFU << DAC_SHRR_TREFRESH2_Pos) /*!< 0x00FF0000 */
AnnaBridge 189:f392fc9709a3 6574 #define DAC_SHRR_TREFRESH2 DAC_SHRR_TREFRESH2_Msk /*!<DAC channel2 refresh time */
AnnaBridge 189:f392fc9709a3 6575
AnnaBridge 189:f392fc9709a3 6576 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 6577 /* */
AnnaBridge 189:f392fc9709a3 6578 /* DCMI */
AnnaBridge 189:f392fc9709a3 6579 /* */
AnnaBridge 189:f392fc9709a3 6580 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 6581 /******************** Bits definition for DCMI_CR register ******************/
AnnaBridge 189:f392fc9709a3 6582 #define DCMI_CR_CAPTURE_Pos (0U)
AnnaBridge 189:f392fc9709a3 6583 #define DCMI_CR_CAPTURE_Msk (0x1U << DCMI_CR_CAPTURE_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 6584 #define DCMI_CR_CAPTURE DCMI_CR_CAPTURE_Msk /*!< DCMI Capture enable */
AnnaBridge 189:f392fc9709a3 6585 #define DCMI_CR_CM_Pos (1U)
AnnaBridge 189:f392fc9709a3 6586 #define DCMI_CR_CM_Msk (0x1U << DCMI_CR_CM_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 6587 #define DCMI_CR_CM DCMI_CR_CM_Msk /*!< DCMI Capture mode */
AnnaBridge 189:f392fc9709a3 6588 #define DCMI_CR_CROP_Pos (2U)
AnnaBridge 189:f392fc9709a3 6589 #define DCMI_CR_CROP_Msk (0x1U << DCMI_CR_CROP_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 6590 #define DCMI_CR_CROP DCMI_CR_CROP_Msk /*!< DCMI Crop feature */
AnnaBridge 189:f392fc9709a3 6591 #define DCMI_CR_JPEG_Pos (3U)
AnnaBridge 189:f392fc9709a3 6592 #define DCMI_CR_JPEG_Msk (0x1U << DCMI_CR_JPEG_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 6593 #define DCMI_CR_JPEG DCMI_CR_JPEG_Msk /*!< DCMI JPEG format */
AnnaBridge 189:f392fc9709a3 6594 #define DCMI_CR_ESS_Pos (4U)
AnnaBridge 189:f392fc9709a3 6595 #define DCMI_CR_ESS_Msk (0x1U << DCMI_CR_ESS_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 6596 #define DCMI_CR_ESS DCMI_CR_ESS_Msk /*!< DCMI Embedded synchronization select */
AnnaBridge 189:f392fc9709a3 6597 #define DCMI_CR_PCKPOL_Pos (5U)
AnnaBridge 189:f392fc9709a3 6598 #define DCMI_CR_PCKPOL_Msk (0x1U << DCMI_CR_PCKPOL_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 6599 #define DCMI_CR_PCKPOL DCMI_CR_PCKPOL_Msk /*!< DCMI Pixel clock polarity */
AnnaBridge 189:f392fc9709a3 6600 #define DCMI_CR_HSPOL_Pos (6U)
AnnaBridge 189:f392fc9709a3 6601 #define DCMI_CR_HSPOL_Msk (0x1U << DCMI_CR_HSPOL_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 6602 #define DCMI_CR_HSPOL DCMI_CR_HSPOL_Msk /*!< DCMI Horizontal synchronization polarity */
AnnaBridge 189:f392fc9709a3 6603 #define DCMI_CR_VSPOL_Pos (7U)
AnnaBridge 189:f392fc9709a3 6604 #define DCMI_CR_VSPOL_Msk (0x1U << DCMI_CR_VSPOL_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 6605 #define DCMI_CR_VSPOL DCMI_CR_VSPOL_Msk /*!< DCMI Vertical synchronization polarity */
AnnaBridge 189:f392fc9709a3 6606 #define DCMI_CR_FCRC_Pos (8U)
AnnaBridge 189:f392fc9709a3 6607 #define DCMI_CR_FCRC_Msk (0x3U << DCMI_CR_FCRC_Pos) /*!< 0x00000300 */
AnnaBridge 189:f392fc9709a3 6608 #define DCMI_CR_FCRC DCMI_CR_FCRC_Msk /*!< DCMI Frame capture rate control FCRC[1:0] */
AnnaBridge 189:f392fc9709a3 6609 #define DCMI_CR_FCRC_0 (0x1U << DCMI_CR_FCRC_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 6610 #define DCMI_CR_FCRC_1 (0x2U << DCMI_CR_FCRC_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 6611 #define DCMI_CR_EDM_Pos (10U)
AnnaBridge 189:f392fc9709a3 6612 #define DCMI_CR_EDM_Msk (0x3U << DCMI_CR_EDM_Pos) /*!< 0x00000C00 */
AnnaBridge 189:f392fc9709a3 6613 #define DCMI_CR_EDM DCMI_CR_EDM_Msk /*!< DCMI Extended data mode EDM[1:0] */
AnnaBridge 189:f392fc9709a3 6614 #define DCMI_CR_EDM_0 (0x1U << DCMI_CR_EDM_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 6615 #define DCMI_CR_EDM_1 (0x2U << DCMI_CR_EDM_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 6616 #define DCMI_CR_ENABLE_Pos (14U)
AnnaBridge 189:f392fc9709a3 6617 #define DCMI_CR_ENABLE_Msk (0x1U << DCMI_CR_ENABLE_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 6618 #define DCMI_CR_ENABLE DCMI_CR_ENABLE_Msk /*!< DCMI DCMI enable */
AnnaBridge 189:f392fc9709a3 6619 #define DCMI_CR_BSM_Pos (16U)
AnnaBridge 189:f392fc9709a3 6620 #define DCMI_CR_BSM_Msk (0x3U << DCMI_CR_BSM_Pos) /*!< 0x00030000 */
AnnaBridge 189:f392fc9709a3 6621 #define DCMI_CR_BSM DCMI_CR_BSM_Msk /*!< DCMI Byte Select mode BSM[1:0] */
AnnaBridge 189:f392fc9709a3 6622 #define DCMI_CR_BSM_0 (0x1U << DCMI_CR_BSM_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 6623 #define DCMI_CR_BSM_1 (0x2U << DCMI_CR_BSM_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 6624 #define DCMI_CR_OEBS_Pos (18U)
AnnaBridge 189:f392fc9709a3 6625 #define DCMI_CR_OEBS_Msk (0x1U << DCMI_CR_OEBS_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 6626 #define DCMI_CR_OEBS DCMI_CR_OEBS_Msk /*!< DCMI Odd/Even Byte Select (Byte Select Start) */
AnnaBridge 189:f392fc9709a3 6627 #define DCMI_CR_LSM_Pos (19U)
AnnaBridge 189:f392fc9709a3 6628 #define DCMI_CR_LSM_Msk (0x1U << DCMI_CR_LSM_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 6629 #define DCMI_CR_LSM DCMI_CR_LSM_Msk /*!< DCMI Line Select mode */
AnnaBridge 189:f392fc9709a3 6630 #define DCMI_CR_OELS_Pos (20U)
AnnaBridge 189:f392fc9709a3 6631 #define DCMI_CR_OELS_Msk (0x1U << DCMI_CR_OELS_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 6632 #define DCMI_CR_OELS DCMI_CR_OELS_Msk /*!< DCMI Odd/Even Line Select (Line Select Start) */
AnnaBridge 189:f392fc9709a3 6633
AnnaBridge 189:f392fc9709a3 6634 /******************** Bits definition for DCMI_SR register ******************/
AnnaBridge 189:f392fc9709a3 6635 #define DCMI_SR_HSYNC_Pos (0U)
AnnaBridge 189:f392fc9709a3 6636 #define DCMI_SR_HSYNC_Msk (0x1U << DCMI_SR_HSYNC_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 6637 #define DCMI_SR_HSYNC DCMI_SR_HSYNC_Msk
AnnaBridge 189:f392fc9709a3 6638 #define DCMI_SR_VSYNC_Pos (1U)
AnnaBridge 189:f392fc9709a3 6639 #define DCMI_SR_VSYNC_Msk (0x1U << DCMI_SR_VSYNC_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 6640 #define DCMI_SR_VSYNC DCMI_SR_VSYNC_Msk
AnnaBridge 189:f392fc9709a3 6641 #define DCMI_SR_FNE_Pos (2U)
AnnaBridge 189:f392fc9709a3 6642 #define DCMI_SR_FNE_Msk (0x1U << DCMI_SR_FNE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 6643 #define DCMI_SR_FNE DCMI_SR_FNE_Msk /*!< DCMI FIFO not empty */
AnnaBridge 189:f392fc9709a3 6644
AnnaBridge 189:f392fc9709a3 6645 /******************** Bits definition for DCMI_RISR register ****************/
AnnaBridge 189:f392fc9709a3 6646 #define DCMI_RIS_FRAME_RIS_Pos (0U)
AnnaBridge 189:f392fc9709a3 6647 #define DCMI_RIS_FRAME_RIS_Msk (0x1U << DCMI_RIS_FRAME_RIS_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 6648 #define DCMI_RIS_FRAME_RIS DCMI_RIS_FRAME_RIS_Msk /*!< DCMI Capture complete raw interrupt status */
AnnaBridge 189:f392fc9709a3 6649 #define DCMI_RIS_OVR_RIS_Pos (1U)
AnnaBridge 189:f392fc9709a3 6650 #define DCMI_RIS_OVR_RIS_Msk (0x1U << DCMI_RIS_OVR_RIS_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 6651 #define DCMI_RIS_OVR_RIS DCMI_RIS_OVR_RIS_Msk /*!< DCMI Overrun raw interrupt status */
AnnaBridge 189:f392fc9709a3 6652 #define DCMI_RIS_ERR_RIS_Pos (2U)
AnnaBridge 189:f392fc9709a3 6653 #define DCMI_RIS_ERR_RIS_Msk (0x1U << DCMI_RIS_ERR_RIS_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 6654 #define DCMI_RIS_ERR_RIS DCMI_RIS_ERR_RIS_Msk /*!< DCMI Synchronization error raw interrupt status */
AnnaBridge 189:f392fc9709a3 6655 #define DCMI_RIS_VSYNC_RIS_Pos (3U)
AnnaBridge 189:f392fc9709a3 6656 #define DCMI_RIS_VSYNC_RIS_Msk (0x1U << DCMI_RIS_VSYNC_RIS_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 6657 #define DCMI_RIS_VSYNC_RIS DCMI_RIS_VSYNC_RIS_Msk /*!< DCMI VSYNC raw interrupt status */
AnnaBridge 189:f392fc9709a3 6658 #define DCMI_RIS_LINE_RIS_Pos (4U)
AnnaBridge 189:f392fc9709a3 6659 #define DCMI_RIS_LINE_RIS_Msk (0x1U << DCMI_RIS_LINE_RIS_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 6660 #define DCMI_RIS_LINE_RIS DCMI_RIS_LINE_RIS_Msk /*!< DCMI Line raw interrupt status */
AnnaBridge 189:f392fc9709a3 6661
AnnaBridge 189:f392fc9709a3 6662 /******************** Bits definition for DCMI_IER register *****************/
AnnaBridge 189:f392fc9709a3 6663 #define DCMI_IER_FRAME_IE_Pos (0U)
AnnaBridge 189:f392fc9709a3 6664 #define DCMI_IER_FRAME_IE_Msk (0x1U << DCMI_IER_FRAME_IE_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 6665 #define DCMI_IER_FRAME_IE DCMI_IER_FRAME_IE_Msk /*!< DCMI Capture complete interrupt enable */
AnnaBridge 189:f392fc9709a3 6666 #define DCMI_IER_OVR_IE_Pos (1U)
AnnaBridge 189:f392fc9709a3 6667 #define DCMI_IER_OVR_IE_Msk (0x1U << DCMI_IER_OVR_IE_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 6668 #define DCMI_IER_OVR_IE DCMI_IER_OVR_IE_Msk /*!< DCMI Overrun interrupt enable */
AnnaBridge 189:f392fc9709a3 6669 #define DCMI_IER_ERR_IE_Pos (2U)
AnnaBridge 189:f392fc9709a3 6670 #define DCMI_IER_ERR_IE_Msk (0x1U << DCMI_IER_ERR_IE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 6671 #define DCMI_IER_ERR_IE DCMI_IER_ERR_IE_Msk /*!< DCMI Synchronization error interrupt enable */
AnnaBridge 189:f392fc9709a3 6672 #define DCMI_IER_VSYNC_IE_Pos (3U)
AnnaBridge 189:f392fc9709a3 6673 #define DCMI_IER_VSYNC_IE_Msk (0x1U << DCMI_IER_VSYNC_IE_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 6674 #define DCMI_IER_VSYNC_IE DCMI_IER_VSYNC_IE_Msk /*!< DCMI VSYNC interrupt enable */
AnnaBridge 189:f392fc9709a3 6675 #define DCMI_IER_LINE_IE_Pos (4U)
AnnaBridge 189:f392fc9709a3 6676 #define DCMI_IER_LINE_IE_Msk (0x1U << DCMI_IER_LINE_IE_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 6677 #define DCMI_IER_LINE_IE DCMI_IER_LINE_IE_Msk /*!< DCMI Line interrupt enable */
AnnaBridge 189:f392fc9709a3 6678 #define DCMI_IER_INT_IE_Pos (0U)
AnnaBridge 189:f392fc9709a3 6679 #define DCMI_IER_INT_IE_Msk (0x1FU << DCMI_IER_INT_IE_Pos) /*!< 0x0000001F */
AnnaBridge 189:f392fc9709a3 6680 #define DCMI_IER_INT_IE DCMI_IER_INT_IE_Msk
AnnaBridge 189:f392fc9709a3 6681
AnnaBridge 189:f392fc9709a3 6682 /******************** Bits definition for DCMI_MIS register *****************/
AnnaBridge 189:f392fc9709a3 6683 #define DCMI_MIS_FRAME_MIS_Pos (0U)
AnnaBridge 189:f392fc9709a3 6684 #define DCMI_MIS_FRAME_MIS_Msk (0x1U << DCMI_MIS_FRAME_MIS_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 6685 #define DCMI_MIS_FRAME_MIS DCMI_MIS_FRAME_MIS_Msk /*!< DCMI Capture complete masked interrupt status */
AnnaBridge 189:f392fc9709a3 6686 #define DCMI_MIS_OVR_MIS_Pos (1U)
AnnaBridge 189:f392fc9709a3 6687 #define DCMI_MIS_OVR_MIS_Msk (0x1U << DCMI_MIS_OVR_MIS_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 6688 #define DCMI_MIS_OVR_MIS DCMI_MIS_OVR_MIS_Msk /*!< DCMI Overrun masked interrupt status */
AnnaBridge 189:f392fc9709a3 6689 #define DCMI_MIS_ERR_MIS_Pos (2U)
AnnaBridge 189:f392fc9709a3 6690 #define DCMI_MIS_ERR_MIS_Msk (0x1U << DCMI_MIS_ERR_MIS_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 6691 #define DCMI_MIS_ERR_MIS DCMI_MIS_ERR_MIS_Msk /*!< DCMI Synchronization error masked interrupt status */
AnnaBridge 189:f392fc9709a3 6692 #define DCMI_MIS_VSYNC_MIS_Pos (3U)
AnnaBridge 189:f392fc9709a3 6693 #define DCMI_MIS_VSYNC_MIS_Msk (0x1U << DCMI_MIS_VSYNC_MIS_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 6694 #define DCMI_MIS_VSYNC_MIS DCMI_MIS_VSYNC_MIS_Msk /*!< DCMI VSYNC masked interrupt status */
AnnaBridge 189:f392fc9709a3 6695 #define DCMI_MIS_LINE_MIS_Pos (4U)
AnnaBridge 189:f392fc9709a3 6696 #define DCMI_MIS_LINE_MIS_Msk (0x1U << DCMI_MIS_LINE_MIS_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 6697 #define DCMI_MIS_LINE_MIS DCMI_MIS_LINE_MIS_Msk /*!< DCMI Line masked interrupt status */
AnnaBridge 189:f392fc9709a3 6698
AnnaBridge 189:f392fc9709a3 6699 /******************** Bits definition for DCMI_ICR register *****************/
AnnaBridge 189:f392fc9709a3 6700 #define DCMI_ICR_FRAME_ISC_Pos (0U)
AnnaBridge 189:f392fc9709a3 6701 #define DCMI_ICR_FRAME_ISC_Msk (0x1U << DCMI_ICR_FRAME_ISC_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 6702 #define DCMI_ICR_FRAME_ISC DCMI_ICR_FRAME_ISC_Msk /*!< DCMI Capture complete interrupt status clear */
AnnaBridge 189:f392fc9709a3 6703 #define DCMI_ICR_OVR_ISC_Pos (1U)
AnnaBridge 189:f392fc9709a3 6704 #define DCMI_ICR_OVR_ISC_Msk (0x1U << DCMI_ICR_OVR_ISC_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 6705 #define DCMI_ICR_OVR_ISC DCMI_ICR_OVR_ISC_Msk /*!< DCMI Overrun interrupt status clear */
AnnaBridge 189:f392fc9709a3 6706 #define DCMI_ICR_ERR_ISC_Pos (2U)
AnnaBridge 189:f392fc9709a3 6707 #define DCMI_ICR_ERR_ISC_Msk (0x1U << DCMI_ICR_ERR_ISC_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 6708 #define DCMI_ICR_ERR_ISC DCMI_ICR_ERR_ISC_Msk /*!< DCMI Synchronization error interrupt status clear */
AnnaBridge 189:f392fc9709a3 6709 #define DCMI_ICR_VSYNC_ISC_Pos (3U)
AnnaBridge 189:f392fc9709a3 6710 #define DCMI_ICR_VSYNC_ISC_Msk (0x1U << DCMI_ICR_VSYNC_ISC_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 6711 #define DCMI_ICR_VSYNC_ISC DCMI_ICR_VSYNC_ISC_Msk /*!< DCMI Vertical synch interrupt status clear */
AnnaBridge 189:f392fc9709a3 6712 #define DCMI_ICR_LINE_ISC_Pos (4U)
AnnaBridge 189:f392fc9709a3 6713 #define DCMI_ICR_LINE_ISC_Msk (0x1U << DCMI_ICR_LINE_ISC_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 6714 #define DCMI_ICR_LINE_ISC DCMI_ICR_LINE_ISC_Msk /*!< DCMI line interrupt status clear */
AnnaBridge 189:f392fc9709a3 6715
AnnaBridge 189:f392fc9709a3 6716 /******************** Bits definition for DCMI_ESCR register ****************/
AnnaBridge 189:f392fc9709a3 6717 #define DCMI_ESCR_FSC_Pos (0U)
AnnaBridge 189:f392fc9709a3 6718 #define DCMI_ESCR_FSC_Msk (0xFFU << DCMI_ESCR_FSC_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 6719 #define DCMI_ESCR_FSC DCMI_ESCR_FSC_Msk /*!< DCMI Frame start delimiter code FSC[7:0] */
AnnaBridge 189:f392fc9709a3 6720 #define DCMI_ESCR_FSC_0 (0x01U << DCMI_ESCR_FSC_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 6721 #define DCMI_ESCR_FSC_1 (0x02U << DCMI_ESCR_FSC_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 6722 #define DCMI_ESCR_FSC_2 (0x04U << DCMI_ESCR_FSC_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 6723 #define DCMI_ESCR_FSC_3 (0x08U << DCMI_ESCR_FSC_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 6724 #define DCMI_ESCR_FSC_4 (0x10U << DCMI_ESCR_FSC_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 6725 #define DCMI_ESCR_FSC_5 (0x20U << DCMI_ESCR_FSC_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 6726 #define DCMI_ESCR_FSC_6 (0x40U << DCMI_ESCR_FSC_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 6727 #define DCMI_ESCR_FSC_7 (0x80U << DCMI_ESCR_FSC_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 6728 #define DCMI_ESCR_LSC_Pos (8U)
AnnaBridge 189:f392fc9709a3 6729 #define DCMI_ESCR_LSC_Msk (0xFFU << DCMI_ESCR_LSC_Pos) /*!< 0x0000FF00 */
AnnaBridge 189:f392fc9709a3 6730 #define DCMI_ESCR_LSC DCMI_ESCR_LSC_Msk /*!< DCMI Line start delimiter code LSC[7:0] */
AnnaBridge 189:f392fc9709a3 6731 #define DCMI_ESCR_LSC_0 (0x01U << DCMI_ESCR_LSC_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 6732 #define DCMI_ESCR_LSC_1 (0x02U << DCMI_ESCR_LSC_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 6733 #define DCMI_ESCR_LSC_2 (0x04U << DCMI_ESCR_LSC_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 6734 #define DCMI_ESCR_LSC_3 (0x08U << DCMI_ESCR_LSC_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 6735 #define DCMI_ESCR_LSC_4 (0x10U << DCMI_ESCR_LSC_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 6736 #define DCMI_ESCR_LSC_5 (0x20U << DCMI_ESCR_LSC_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 6737 #define DCMI_ESCR_LSC_6 (0x40U << DCMI_ESCR_LSC_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 6738 #define DCMI_ESCR_LSC_7 (0x80U << DCMI_ESCR_LSC_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 6739 #define DCMI_ESCR_LEC_Pos (16U)
AnnaBridge 189:f392fc9709a3 6740 #define DCMI_ESCR_LEC_Msk (0xFFU << DCMI_ESCR_LEC_Pos) /*!< 0x00FF0000 */
AnnaBridge 189:f392fc9709a3 6741 #define DCMI_ESCR_LEC DCMI_ESCR_LEC_Msk /*!< DCMI Line end delimiter code LEC[7:0] */
AnnaBridge 189:f392fc9709a3 6742 #define DCMI_ESCR_LEC_0 (0x01U << DCMI_ESCR_LEC_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 6743 #define DCMI_ESCR_LEC_1 (0x02U << DCMI_ESCR_LEC_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 6744 #define DCMI_ESCR_LEC_2 (0x04U << DCMI_ESCR_LEC_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 6745 #define DCMI_ESCR_LEC_3 (0x08U << DCMI_ESCR_LEC_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 6746 #define DCMI_ESCR_LEC_4 (0x10U << DCMI_ESCR_LEC_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 6747 #define DCMI_ESCR_LEC_5 (0x20U << DCMI_ESCR_LEC_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 6748 #define DCMI_ESCR_LEC_6 (0x40U << DCMI_ESCR_LEC_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 6749 #define DCMI_ESCR_LEC_7 (0x80U << DCMI_ESCR_LEC_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 6750 #define DCMI_ESCR_FEC_Pos (24U)
AnnaBridge 189:f392fc9709a3 6751 #define DCMI_ESCR_FEC_Msk (0xFFU << DCMI_ESCR_FEC_Pos) /*!< 0xFF000000 */
AnnaBridge 189:f392fc9709a3 6752 #define DCMI_ESCR_FEC DCMI_ESCR_FEC_Msk /*!< DCMI Frame end delimiter code FEC[7:0] */
AnnaBridge 189:f392fc9709a3 6753 #define DCMI_ESCR_FEC_0 (0x01U << DCMI_ESCR_FEC_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 6754 #define DCMI_ESCR_FEC_1 (0x02U << DCMI_ESCR_FEC_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 6755 #define DCMI_ESCR_FEC_2 (0x04U << DCMI_ESCR_FEC_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 6756 #define DCMI_ESCR_FEC_3 (0x08U << DCMI_ESCR_FEC_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 6757 #define DCMI_ESCR_FEC_4 (0x10U << DCMI_ESCR_FEC_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 6758 #define DCMI_ESCR_FEC_5 (0x20U << DCMI_ESCR_FEC_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 6759 #define DCMI_ESCR_FEC_6 (0x40U << DCMI_ESCR_FEC_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 6760 #define DCMI_ESCR_FEC_7 (0x80U << DCMI_ESCR_FEC_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 6761
AnnaBridge 189:f392fc9709a3 6762 /******************** Bits definition for DCMI_ESUR register ****************/
AnnaBridge 189:f392fc9709a3 6763 #define DCMI_ESUR_FSU_Pos (0U)
AnnaBridge 189:f392fc9709a3 6764 #define DCMI_ESUR_FSU_Msk (0xFFU << DCMI_ESUR_FSU_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 6765 #define DCMI_ESUR_FSU DCMI_ESUR_FSU_Msk /*!< DCMI Frame start delimiter unmask FSU[7:0] */
AnnaBridge 189:f392fc9709a3 6766 #define DCMI_ESUR_FSU_0 (0x01U << DCMI_ESUR_FSU_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 6767 #define DCMI_ESUR_FSU_1 (0x02U << DCMI_ESUR_FSU_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 6768 #define DCMI_ESUR_FSU_2 (0x04U << DCMI_ESUR_FSU_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 6769 #define DCMI_ESUR_FSU_3 (0x08U << DCMI_ESUR_FSU_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 6770 #define DCMI_ESUR_FSU_4 (0x10U << DCMI_ESUR_FSU_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 6771 #define DCMI_ESUR_FSU_5 (0x20U << DCMI_ESUR_FSU_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 6772 #define DCMI_ESUR_FSU_6 (0x40U << DCMI_ESUR_FSU_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 6773 #define DCMI_ESUR_FSU_7 (0x80U << DCMI_ESUR_FSU_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 6774 #define DCMI_ESUR_LSU_Pos (8U)
AnnaBridge 189:f392fc9709a3 6775 #define DCMI_ESUR_LSU_Msk (0xFFU << DCMI_ESUR_LSU_Pos) /*!< 0x0000FF00 */
AnnaBridge 189:f392fc9709a3 6776 #define DCMI_ESUR_LSU DCMI_ESUR_LSU_Msk /*!< DCMI Line start delimiter unmask LSU[7:0] */
AnnaBridge 189:f392fc9709a3 6777 #define DCMI_ESUR_LSU_0 (0x01U << DCMI_ESUR_LSU_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 6778 #define DCMI_ESUR_LSU_1 (0x02U << DCMI_ESUR_LSU_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 6779 #define DCMI_ESUR_LSU_2 (0x04U << DCMI_ESUR_LSU_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 6780 #define DCMI_ESUR_LSU_3 (0x08U << DCMI_ESUR_LSU_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 6781 #define DCMI_ESUR_LSU_4 (0x10U << DCMI_ESUR_LSU_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 6782 #define DCMI_ESUR_LSU_5 (0x20U << DCMI_ESUR_LSU_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 6783 #define DCMI_ESUR_LSU_6 (0x40U << DCMI_ESUR_LSU_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 6784 #define DCMI_ESUR_LSU_7 (0x80U << DCMI_ESUR_LSU_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 6785 #define DCMI_ESUR_LEU_Pos (16U)
AnnaBridge 189:f392fc9709a3 6786 #define DCMI_ESUR_LEU_Msk (0xFFU << DCMI_ESUR_LEU_Pos) /*!< 0x00FF0000 */
AnnaBridge 189:f392fc9709a3 6787 #define DCMI_ESUR_LEU DCMI_ESUR_LEU_Msk /*!< DCMI Line end delimiter unmask LEU[7:0] */
AnnaBridge 189:f392fc9709a3 6788 #define DCMI_ESUR_LEU_0 (0x01U << DCMI_ESUR_LEU_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 6789 #define DCMI_ESUR_LEU_1 (0x02U << DCMI_ESUR_LEU_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 6790 #define DCMI_ESUR_LEU_2 (0x04U << DCMI_ESUR_LEU_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 6791 #define DCMI_ESUR_LEU_3 (0x08U << DCMI_ESUR_LEU_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 6792 #define DCMI_ESUR_LEU_4 (0x10U << DCMI_ESUR_LEU_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 6793 #define DCMI_ESUR_LEU_5 (0x20U << DCMI_ESUR_LEU_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 6794 #define DCMI_ESUR_LEU_6 (0x40U << DCMI_ESUR_LEU_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 6795 #define DCMI_ESUR_LEU_7 (0x80U << DCMI_ESUR_LEU_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 6796 #define DCMI_ESUR_FEU_Pos (24U)
AnnaBridge 189:f392fc9709a3 6797 #define DCMI_ESUR_FEU_Msk (0xFFU << DCMI_ESUR_FEU_Pos) /*!< 0xFF000000 */
AnnaBridge 189:f392fc9709a3 6798 #define DCMI_ESUR_FEU DCMI_ESUR_FEU_Msk /*!< DCMI Frame end delimiter unmask FEU[7:0] */
AnnaBridge 189:f392fc9709a3 6799 #define DCMI_ESUR_FEU_0 (0x01U << DCMI_ESUR_FEU_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 6800 #define DCMI_ESUR_FEU_1 (0x02U << DCMI_ESUR_FEU_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 6801 #define DCMI_ESUR_FEU_2 (0x04U << DCMI_ESUR_FEU_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 6802 #define DCMI_ESUR_FEU_3 (0x08U << DCMI_ESUR_FEU_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 6803 #define DCMI_ESUR_FEU_4 (0x10U << DCMI_ESUR_FEU_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 6804 #define DCMI_ESUR_FEU_5 (0x20U << DCMI_ESUR_FEU_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 6805 #define DCMI_ESUR_FEU_6 (0x40U << DCMI_ESUR_FEU_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 6806 #define DCMI_ESUR_FEU_7 (0x80U << DCMI_ESUR_FEU_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 6807
AnnaBridge 189:f392fc9709a3 6808 /******************** Bits definition for DCMI_CWSTRT register **************/
AnnaBridge 189:f392fc9709a3 6809 #define DCMI_CWSTRT_HOFFCNT_Pos (0U)
AnnaBridge 189:f392fc9709a3 6810 #define DCMI_CWSTRT_HOFFCNT_Msk (0x3FFFU << DCMI_CWSTRT_HOFFCNT_Pos) /*!< 0x00003FFF */
AnnaBridge 189:f392fc9709a3 6811 #define DCMI_CWSTRT_HOFFCNT DCMI_CWSTRT_HOFFCNT_Msk /*!< DCMI Horizontal offset count HOFFCNT[13:0] */
AnnaBridge 189:f392fc9709a3 6812 #define DCMI_CWSTRT_HOFFCNT_0 (0x0001U << DCMI_CWSTRT_HOFFCNT_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 6813 #define DCMI_CWSTRT_HOFFCNT_1 (0x0002U << DCMI_CWSTRT_HOFFCNT_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 6814 #define DCMI_CWSTRT_HOFFCNT_2 (0x0004U << DCMI_CWSTRT_HOFFCNT_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 6815 #define DCMI_CWSTRT_HOFFCNT_3 (0x0008U << DCMI_CWSTRT_HOFFCNT_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 6816 #define DCMI_CWSTRT_HOFFCNT_4 (0x0010U << DCMI_CWSTRT_HOFFCNT_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 6817 #define DCMI_CWSTRT_HOFFCNT_5 (0x0020U << DCMI_CWSTRT_HOFFCNT_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 6818 #define DCMI_CWSTRT_HOFFCNT_6 (0x0040U << DCMI_CWSTRT_HOFFCNT_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 6819 #define DCMI_CWSTRT_HOFFCNT_7 (0x0080U << DCMI_CWSTRT_HOFFCNT_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 6820 #define DCMI_CWSTRT_HOFFCNT_8 (0x0100U << DCMI_CWSTRT_HOFFCNT_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 6821 #define DCMI_CWSTRT_HOFFCNT_9 (0x0200U << DCMI_CWSTRT_HOFFCNT_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 6822 #define DCMI_CWSTRT_HOFFCNT_10 (0x0400U << DCMI_CWSTRT_HOFFCNT_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 6823 #define DCMI_CWSTRT_HOFFCNT_11 (0x0800U << DCMI_CWSTRT_HOFFCNT_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 6824 #define DCMI_CWSTRT_HOFFCNT_12 (0x1000U << DCMI_CWSTRT_HOFFCNT_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 6825 #define DCMI_CWSTRT_HOFFCNT_13 (0x2000U << DCMI_CWSTRT_HOFFCNT_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 6826 #define DCMI_CWSTRT_VST_Pos (16U)
AnnaBridge 189:f392fc9709a3 6827 #define DCMI_CWSTRT_VST_Msk (0x1FFFU << DCMI_CWSTRT_VST_Pos) /*!< 0x1FFF0000 */
AnnaBridge 189:f392fc9709a3 6828 #define DCMI_CWSTRT_VST DCMI_CWSTRT_VST_Msk /*!< DCMI Vertical start line count VST[12:0] */
AnnaBridge 189:f392fc9709a3 6829 #define DCMI_CWSTRT_VST_0 (0x0001U << DCMI_CWSTRT_VST_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 6830 #define DCMI_CWSTRT_VST_1 (0x0002U << DCMI_CWSTRT_VST_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 6831 #define DCMI_CWSTRT_VST_2 (0x0004U << DCMI_CWSTRT_VST_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 6832 #define DCMI_CWSTRT_VST_3 (0x0008U << DCMI_CWSTRT_VST_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 6833 #define DCMI_CWSTRT_VST_4 (0x0010U << DCMI_CWSTRT_VST_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 6834 #define DCMI_CWSTRT_VST_5 (0x0020U << DCMI_CWSTRT_VST_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 6835 #define DCMI_CWSTRT_VST_6 (0x0040U << DCMI_CWSTRT_VST_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 6836 #define DCMI_CWSTRT_VST_7 (0x0080U << DCMI_CWSTRT_VST_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 6837 #define DCMI_CWSTRT_VST_8 (0x0100U << DCMI_CWSTRT_VST_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 6838 #define DCMI_CWSTRT_VST_9 (0x0200U << DCMI_CWSTRT_VST_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 6839 #define DCMI_CWSTRT_VST_10 (0x0400U << DCMI_CWSTRT_VST_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 6840 #define DCMI_CWSTRT_VST_11 (0x0800U << DCMI_CWSTRT_VST_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 6841 #define DCMI_CWSTRT_VST_12 (0x1000U << DCMI_CWSTRT_VST_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 6842
AnnaBridge 189:f392fc9709a3 6843 /******************** Bits definition for DCMI_CWSIZE register **************/
AnnaBridge 189:f392fc9709a3 6844 #define DCMI_CWSIZE_CAPCNT_Pos (0U)
AnnaBridge 189:f392fc9709a3 6845 #define DCMI_CWSIZE_CAPCNT_Msk (0x3FFFU << DCMI_CWSIZE_CAPCNT_Pos) /*!< 0x00003FFF */
AnnaBridge 189:f392fc9709a3 6846 #define DCMI_CWSIZE_CAPCNT DCMI_CWSIZE_CAPCNT_Msk /*!< DCMI Capture count CAPCNT[13:0] */
AnnaBridge 189:f392fc9709a3 6847 #define DCMI_CWSIZE_CAPCNT_0 (0x0001U << DCMI_CWSIZE_CAPCNT_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 6848 #define DCMI_CWSIZE_CAPCNT_1 (0x0002U << DCMI_CWSIZE_CAPCNT_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 6849 #define DCMI_CWSIZE_CAPCNT_2 (0x0004U << DCMI_CWSIZE_CAPCNT_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 6850 #define DCMI_CWSIZE_CAPCNT_3 (0x0008U << DCMI_CWSIZE_CAPCNT_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 6851 #define DCMI_CWSIZE_CAPCNT_4 (0x0010U << DCMI_CWSIZE_CAPCNT_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 6852 #define DCMI_CWSIZE_CAPCNT_5 (0x0020U << DCMI_CWSIZE_CAPCNT_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 6853 #define DCMI_CWSIZE_CAPCNT_6 (0x0040U << DCMI_CWSIZE_CAPCNT_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 6854 #define DCMI_CWSIZE_CAPCNT_7 (0x0080U << DCMI_CWSIZE_CAPCNT_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 6855 #define DCMI_CWSIZE_CAPCNT_8 (0x0100U << DCMI_CWSIZE_CAPCNT_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 6856 #define DCMI_CWSIZE_CAPCNT_9 (0x0200U << DCMI_CWSIZE_CAPCNT_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 6857 #define DCMI_CWSIZE_CAPCNT_10 (0x0400U << DCMI_CWSIZE_CAPCNT_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 6858 #define DCMI_CWSIZE_CAPCNT_11 (0x0800U << DCMI_CWSIZE_CAPCNT_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 6859 #define DCMI_CWSIZE_CAPCNT_12 (0x1000U << DCMI_CWSIZE_CAPCNT_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 6860 #define DCMI_CWSIZE_CAPCNT_13 (0x2000U << DCMI_CWSIZE_CAPCNT_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 6861 #define DCMI_CWSIZE_VLINE_Pos (16U)
AnnaBridge 189:f392fc9709a3 6862 #define DCMI_CWSIZE_VLINE_Msk (0x3FFFU << DCMI_CWSIZE_VLINE_Pos) /*!< 0x3FFF0000 */
AnnaBridge 189:f392fc9709a3 6863 #define DCMI_CWSIZE_VLINE DCMI_CWSIZE_VLINE_Msk /*!< DCMI Vertical line count VLINE[13:0] */
AnnaBridge 189:f392fc9709a3 6864 #define DCMI_CWSIZE_VLINE_0 (0x0001U << DCMI_CWSIZE_VLINE_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 6865 #define DCMI_CWSIZE_VLINE_1 (0x0002U << DCMI_CWSIZE_VLINE_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 6866 #define DCMI_CWSIZE_VLINE_2 (0x0004U << DCMI_CWSIZE_VLINE_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 6867 #define DCMI_CWSIZE_VLINE_3 (0x0008U << DCMI_CWSIZE_VLINE_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 6868 #define DCMI_CWSIZE_VLINE_4 (0x0010U << DCMI_CWSIZE_VLINE_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 6869 #define DCMI_CWSIZE_VLINE_5 (0x0020U << DCMI_CWSIZE_VLINE_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 6870 #define DCMI_CWSIZE_VLINE_6 (0x0040U << DCMI_CWSIZE_VLINE_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 6871 #define DCMI_CWSIZE_VLINE_7 (0x0080U << DCMI_CWSIZE_VLINE_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 6872 #define DCMI_CWSIZE_VLINE_8 (0x0100U << DCMI_CWSIZE_VLINE_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 6873 #define DCMI_CWSIZE_VLINE_9 (0x0200U << DCMI_CWSIZE_VLINE_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 6874 #define DCMI_CWSIZE_VLINE_10 (0x0400U << DCMI_CWSIZE_VLINE_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 6875 #define DCMI_CWSIZE_VLINE_11 (0x0800U << DCMI_CWSIZE_VLINE_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 6876 #define DCMI_CWSIZE_VLINE_12 (0x1000U << DCMI_CWSIZE_VLINE_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 6877 #define DCMI_CWSIZE_VLINE_13 (0x2000U << DCMI_CWSIZE_VLINE_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 6878
AnnaBridge 189:f392fc9709a3 6879 /******************** Bits definition for DCMI_DR register **************/
AnnaBridge 189:f392fc9709a3 6880 #define DCMI_DR_BYTE0_Pos (0U)
AnnaBridge 189:f392fc9709a3 6881 #define DCMI_DR_BYTE0_Msk (0xFFU << DCMI_DR_BYTE0_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 6882 #define DCMI_DR_BYTE0 DCMI_DR_BYTE0_Msk /*!< DCMI Data byte 0 Byte0[7:0] */
AnnaBridge 189:f392fc9709a3 6883 #define DCMI_DR_BYTE0_0 (0x01U << DCMI_DR_BYTE0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 6884 #define DCMI_DR_BYTE0_1 (0x02U << DCMI_DR_BYTE0_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 6885 #define DCMI_DR_BYTE0_2 (0x04U << DCMI_DR_BYTE0_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 6886 #define DCMI_DR_BYTE0_3 (0x08U << DCMI_DR_BYTE0_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 6887 #define DCMI_DR_BYTE0_4 (0x10U << DCMI_DR_BYTE0_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 6888 #define DCMI_DR_BYTE0_5 (0x20U << DCMI_DR_BYTE0_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 6889 #define DCMI_DR_BYTE0_6 (0x40U << DCMI_DR_BYTE0_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 6890 #define DCMI_DR_BYTE0_7 (0x80U << DCMI_DR_BYTE0_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 6891 #define DCMI_DR_BYTE1_Pos (8U)
AnnaBridge 189:f392fc9709a3 6892 #define DCMI_DR_BYTE1_Msk (0xFFU << DCMI_DR_BYTE1_Pos) /*!< 0x0000FF00 */
AnnaBridge 189:f392fc9709a3 6893 #define DCMI_DR_BYTE1 DCMI_DR_BYTE1_Msk /*!< DCMI Data byte 1 Byte1[7:0] */
AnnaBridge 189:f392fc9709a3 6894 #define DCMI_DR_BYTE1_0 (0x01U << DCMI_DR_BYTE1_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 6895 #define DCMI_DR_BYTE1_1 (0x02U << DCMI_DR_BYTE1_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 6896 #define DCMI_DR_BYTE1_2 (0x04U << DCMI_DR_BYTE1_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 6897 #define DCMI_DR_BYTE1_3 (0x08U << DCMI_DR_BYTE1_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 6898 #define DCMI_DR_BYTE1_4 (0x10U << DCMI_DR_BYTE1_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 6899 #define DCMI_DR_BYTE1_5 (0x20U << DCMI_DR_BYTE1_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 6900 #define DCMI_DR_BYTE1_6 (0x40U << DCMI_DR_BYTE1_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 6901 #define DCMI_DR_BYTE1_7 (0x80U << DCMI_DR_BYTE1_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 6902 #define DCMI_DR_BYTE2_Pos (16U)
AnnaBridge 189:f392fc9709a3 6903 #define DCMI_DR_BYTE2_Msk (0xFFU << DCMI_DR_BYTE2_Pos) /*!< 0x00FF0000 */
AnnaBridge 189:f392fc9709a3 6904 #define DCMI_DR_BYTE2 DCMI_DR_BYTE2_Msk /*!< DCMI Data byte 2 Byte2[7:0] */
AnnaBridge 189:f392fc9709a3 6905 #define DCMI_DR_BYTE2_0 (0x01U << DCMI_DR_BYTE2_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 6906 #define DCMI_DR_BYTE2_1 (0x02U << DCMI_DR_BYTE2_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 6907 #define DCMI_DR_BYTE2_2 (0x04U << DCMI_DR_BYTE2_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 6908 #define DCMI_DR_BYTE2_3 (0x08U << DCMI_DR_BYTE2_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 6909 #define DCMI_DR_BYTE2_4 (0x10U << DCMI_DR_BYTE2_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 6910 #define DCMI_DR_BYTE2_5 (0x20U << DCMI_DR_BYTE2_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 6911 #define DCMI_DR_BYTE2_6 (0x40U << DCMI_DR_BYTE2_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 6912 #define DCMI_DR_BYTE2_7 (0x80U << DCMI_DR_BYTE2_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 6913 #define DCMI_DR_BYTE3_Pos (24U)
AnnaBridge 189:f392fc9709a3 6914 #define DCMI_DR_BYTE3_Msk (0xFFU << DCMI_DR_BYTE3_Pos) /*!< 0xFF000000 */
AnnaBridge 189:f392fc9709a3 6915 #define DCMI_DR_BYTE3 DCMI_DR_BYTE3_Msk /*!< DCMI Data byte 3 Byte3[7:0] */
AnnaBridge 189:f392fc9709a3 6916 #define DCMI_DR_BYTE3_0 (0x01U << DCMI_DR_BYTE3_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 6917 #define DCMI_DR_BYTE3_1 (0x02U << DCMI_DR_BYTE3_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 6918 #define DCMI_DR_BYTE3_2 (0x04U << DCMI_DR_BYTE3_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 6919 #define DCMI_DR_BYTE3_3 (0x08U << DCMI_DR_BYTE3_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 6920 #define DCMI_DR_BYTE3_4 (0x10U << DCMI_DR_BYTE3_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 6921 #define DCMI_DR_BYTE3_5 (0x20U << DCMI_DR_BYTE3_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 6922 #define DCMI_DR_BYTE3_6 (0x40U << DCMI_DR_BYTE3_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 6923 #define DCMI_DR_BYTE3_7 (0x80U << DCMI_DR_BYTE3_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 6924
AnnaBridge 189:f392fc9709a3 6925 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 6926 /* */
AnnaBridge 189:f392fc9709a3 6927 /* Digital Filter for Sigma Delta Modulators */
AnnaBridge 189:f392fc9709a3 6928 /* */
AnnaBridge 189:f392fc9709a3 6929 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 6930
AnnaBridge 189:f392fc9709a3 6931 /**************** DFSDM channel configuration registers ********************/
AnnaBridge 189:f392fc9709a3 6932
AnnaBridge 189:f392fc9709a3 6933 /*************** Bit definition for DFSDM_CHCFGR1 register ******************/
AnnaBridge 189:f392fc9709a3 6934 #define DFSDM_CHCFGR1_DFSDMEN_Pos (31U)
AnnaBridge 189:f392fc9709a3 6935 #define DFSDM_CHCFGR1_DFSDMEN_Msk (0x1U << DFSDM_CHCFGR1_DFSDMEN_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 6936 #define DFSDM_CHCFGR1_DFSDMEN DFSDM_CHCFGR1_DFSDMEN_Msk /*!< Global enable for DFSDM interface */
AnnaBridge 189:f392fc9709a3 6937 #define DFSDM_CHCFGR1_CKOUTSRC_Pos (30U)
AnnaBridge 189:f392fc9709a3 6938 #define DFSDM_CHCFGR1_CKOUTSRC_Msk (0x1U << DFSDM_CHCFGR1_CKOUTSRC_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 6939 #define DFSDM_CHCFGR1_CKOUTSRC DFSDM_CHCFGR1_CKOUTSRC_Msk /*!< Output serial clock source selection */
AnnaBridge 189:f392fc9709a3 6940 #define DFSDM_CHCFGR1_CKOUTDIV_Pos (16U)
AnnaBridge 189:f392fc9709a3 6941 #define DFSDM_CHCFGR1_CKOUTDIV_Msk (0xFFU << DFSDM_CHCFGR1_CKOUTDIV_Pos) /*!< 0x00FF0000 */
AnnaBridge 189:f392fc9709a3 6942 #define DFSDM_CHCFGR1_CKOUTDIV DFSDM_CHCFGR1_CKOUTDIV_Msk /*!< CKOUTDIV[7:0] output serial clock divider */
AnnaBridge 189:f392fc9709a3 6943 #define DFSDM_CHCFGR1_DATPACK_Pos (14U)
AnnaBridge 189:f392fc9709a3 6944 #define DFSDM_CHCFGR1_DATPACK_Msk (0x3U << DFSDM_CHCFGR1_DATPACK_Pos) /*!< 0x0000C000 */
AnnaBridge 189:f392fc9709a3 6945 #define DFSDM_CHCFGR1_DATPACK DFSDM_CHCFGR1_DATPACK_Msk /*!< DATPACK[1:0] Data packing mode */
AnnaBridge 189:f392fc9709a3 6946 #define DFSDM_CHCFGR1_DATPACK_1 (0x2U << DFSDM_CHCFGR1_DATPACK_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 6947 #define DFSDM_CHCFGR1_DATPACK_0 (0x1U << DFSDM_CHCFGR1_DATPACK_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 6948 #define DFSDM_CHCFGR1_DATMPX_Pos (12U)
AnnaBridge 189:f392fc9709a3 6949 #define DFSDM_CHCFGR1_DATMPX_Msk (0x3U << DFSDM_CHCFGR1_DATMPX_Pos) /*!< 0x00003000 */
AnnaBridge 189:f392fc9709a3 6950 #define DFSDM_CHCFGR1_DATMPX DFSDM_CHCFGR1_DATMPX_Msk /*!< DATMPX[1:0] Input data multiplexer for channel y */
AnnaBridge 189:f392fc9709a3 6951 #define DFSDM_CHCFGR1_DATMPX_1 (0x2U << DFSDM_CHCFGR1_DATMPX_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 6952 #define DFSDM_CHCFGR1_DATMPX_0 (0x1U << DFSDM_CHCFGR1_DATMPX_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 6953 #define DFSDM_CHCFGR1_CHINSEL_Pos (8U)
AnnaBridge 189:f392fc9709a3 6954 #define DFSDM_CHCFGR1_CHINSEL_Msk (0x1U << DFSDM_CHCFGR1_CHINSEL_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 6955 #define DFSDM_CHCFGR1_CHINSEL DFSDM_CHCFGR1_CHINSEL_Msk /*!< Serial inputs selection for channel y */
AnnaBridge 189:f392fc9709a3 6956 #define DFSDM_CHCFGR1_CHEN_Pos (7U)
AnnaBridge 189:f392fc9709a3 6957 #define DFSDM_CHCFGR1_CHEN_Msk (0x1U << DFSDM_CHCFGR1_CHEN_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 6958 #define DFSDM_CHCFGR1_CHEN DFSDM_CHCFGR1_CHEN_Msk /*!< Channel y enable */
AnnaBridge 189:f392fc9709a3 6959 #define DFSDM_CHCFGR1_CKABEN_Pos (6U)
AnnaBridge 189:f392fc9709a3 6960 #define DFSDM_CHCFGR1_CKABEN_Msk (0x1U << DFSDM_CHCFGR1_CKABEN_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 6961 #define DFSDM_CHCFGR1_CKABEN DFSDM_CHCFGR1_CKABEN_Msk /*!< Clock absence detector enable on channel y */
AnnaBridge 189:f392fc9709a3 6962 #define DFSDM_CHCFGR1_SCDEN_Pos (5U)
AnnaBridge 189:f392fc9709a3 6963 #define DFSDM_CHCFGR1_SCDEN_Msk (0x1U << DFSDM_CHCFGR1_SCDEN_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 6964 #define DFSDM_CHCFGR1_SCDEN DFSDM_CHCFGR1_SCDEN_Msk /*!< Short circuit detector enable on channel y */
AnnaBridge 189:f392fc9709a3 6965 #define DFSDM_CHCFGR1_SPICKSEL_Pos (2U)
AnnaBridge 189:f392fc9709a3 6966 #define DFSDM_CHCFGR1_SPICKSEL_Msk (0x3U << DFSDM_CHCFGR1_SPICKSEL_Pos) /*!< 0x0000000C */
AnnaBridge 189:f392fc9709a3 6967 #define DFSDM_CHCFGR1_SPICKSEL DFSDM_CHCFGR1_SPICKSEL_Msk /*!< SPICKSEL[1:0] SPI clock select for channel y */
AnnaBridge 189:f392fc9709a3 6968 #define DFSDM_CHCFGR1_SPICKSEL_1 (0x2U << DFSDM_CHCFGR1_SPICKSEL_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 6969 #define DFSDM_CHCFGR1_SPICKSEL_0 (0x1U << DFSDM_CHCFGR1_SPICKSEL_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 6970 #define DFSDM_CHCFGR1_SITP_Pos (0U)
AnnaBridge 189:f392fc9709a3 6971 #define DFSDM_CHCFGR1_SITP_Msk (0x3U << DFSDM_CHCFGR1_SITP_Pos) /*!< 0x00000003 */
AnnaBridge 189:f392fc9709a3 6972 #define DFSDM_CHCFGR1_SITP DFSDM_CHCFGR1_SITP_Msk /*!< SITP[1:0] Serial interface type for channel y */
AnnaBridge 189:f392fc9709a3 6973 #define DFSDM_CHCFGR1_SITP_1 (0x2U << DFSDM_CHCFGR1_SITP_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 6974 #define DFSDM_CHCFGR1_SITP_0 (0x1U << DFSDM_CHCFGR1_SITP_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 6975
AnnaBridge 189:f392fc9709a3 6976 /*************** Bit definition for DFSDM_CHCFGR2 register ******************/
AnnaBridge 189:f392fc9709a3 6977 #define DFSDM_CHCFGR2_OFFSET_Pos (8U)
AnnaBridge 189:f392fc9709a3 6978 #define DFSDM_CHCFGR2_OFFSET_Msk (0xFFFFFFU << DFSDM_CHCFGR2_OFFSET_Pos) /*!< 0xFFFFFF00 */
AnnaBridge 189:f392fc9709a3 6979 #define DFSDM_CHCFGR2_OFFSET DFSDM_CHCFGR2_OFFSET_Msk /*!< OFFSET[23:0] 24-bit calibration offset for channel y */
AnnaBridge 189:f392fc9709a3 6980 #define DFSDM_CHCFGR2_DTRBS_Pos (3U)
AnnaBridge 189:f392fc9709a3 6981 #define DFSDM_CHCFGR2_DTRBS_Msk (0x1FU << DFSDM_CHCFGR2_DTRBS_Pos) /*!< 0x000000F8 */
AnnaBridge 189:f392fc9709a3 6982 #define DFSDM_CHCFGR2_DTRBS DFSDM_CHCFGR2_DTRBS_Msk /*!< DTRBS[4:0] Data right bit-shift for channel y */
AnnaBridge 189:f392fc9709a3 6983
AnnaBridge 189:f392fc9709a3 6984 /**************** Bit definition for DFSDM_CHAWSCDR register *****************/
AnnaBridge 189:f392fc9709a3 6985 #define DFSDM_CHAWSCDR_AWFORD_Pos (22U)
AnnaBridge 189:f392fc9709a3 6986 #define DFSDM_CHAWSCDR_AWFORD_Msk (0x3U << DFSDM_CHAWSCDR_AWFORD_Pos) /*!< 0x00C00000 */
AnnaBridge 189:f392fc9709a3 6987 #define DFSDM_CHAWSCDR_AWFORD DFSDM_CHAWSCDR_AWFORD_Msk /*!< AWFORD[1:0] Analog watchdog Sinc filter order on channel y */
AnnaBridge 189:f392fc9709a3 6988 #define DFSDM_CHAWSCDR_AWFORD_1 (0x2U << DFSDM_CHAWSCDR_AWFORD_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 6989 #define DFSDM_CHAWSCDR_AWFORD_0 (0x1U << DFSDM_CHAWSCDR_AWFORD_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 6990 #define DFSDM_CHAWSCDR_AWFOSR_Pos (16U)
AnnaBridge 189:f392fc9709a3 6991 #define DFSDM_CHAWSCDR_AWFOSR_Msk (0x1FU << DFSDM_CHAWSCDR_AWFOSR_Pos) /*!< 0x001F0000 */
AnnaBridge 189:f392fc9709a3 6992 #define DFSDM_CHAWSCDR_AWFOSR DFSDM_CHAWSCDR_AWFOSR_Msk /*!< AWFOSR[4:0] Analog watchdog filter oversampling ratio on channel y */
AnnaBridge 189:f392fc9709a3 6993 #define DFSDM_CHAWSCDR_BKSCD_Pos (12U)
AnnaBridge 189:f392fc9709a3 6994 #define DFSDM_CHAWSCDR_BKSCD_Msk (0xFU << DFSDM_CHAWSCDR_BKSCD_Pos) /*!< 0x0000F000 */
AnnaBridge 189:f392fc9709a3 6995 #define DFSDM_CHAWSCDR_BKSCD DFSDM_CHAWSCDR_BKSCD_Msk /*!< BKSCD[3:0] Break signal assignment for short circuit detector on channel y */
AnnaBridge 189:f392fc9709a3 6996 #define DFSDM_CHAWSCDR_SCDT_Pos (0U)
AnnaBridge 189:f392fc9709a3 6997 #define DFSDM_CHAWSCDR_SCDT_Msk (0xFFU << DFSDM_CHAWSCDR_SCDT_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 6998 #define DFSDM_CHAWSCDR_SCDT DFSDM_CHAWSCDR_SCDT_Msk /*!< SCDT[7:0] Short circuit detector threshold for channel y */
AnnaBridge 189:f392fc9709a3 6999
AnnaBridge 189:f392fc9709a3 7000 /**************** Bit definition for DFSDM_CHWDATR register *******************/
AnnaBridge 189:f392fc9709a3 7001 #define DFSDM_CHWDATR_WDATA_Pos (0U)
AnnaBridge 189:f392fc9709a3 7002 #define DFSDM_CHWDATR_WDATA_Msk (0xFFFFU << DFSDM_CHWDATR_WDATA_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 7003 #define DFSDM_CHWDATR_WDATA DFSDM_CHWDATR_WDATA_Msk /*!< WDATA[15:0] Input channel y watchdog data */
AnnaBridge 189:f392fc9709a3 7004
AnnaBridge 189:f392fc9709a3 7005 /**************** Bit definition for DFSDM_CHDATINR register *****************/
AnnaBridge 189:f392fc9709a3 7006 #define DFSDM_CHDATINR_INDAT0_Pos (0U)
AnnaBridge 189:f392fc9709a3 7007 #define DFSDM_CHDATINR_INDAT0_Msk (0xFFFFU << DFSDM_CHDATINR_INDAT0_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 7008 #define DFSDM_CHDATINR_INDAT0 DFSDM_CHDATINR_INDAT0_Msk /*!< INDAT0[31:16] Input data for channel y or channel (y+1) */
AnnaBridge 189:f392fc9709a3 7009 #define DFSDM_CHDATINR_INDAT1_Pos (16U)
AnnaBridge 189:f392fc9709a3 7010 #define DFSDM_CHDATINR_INDAT1_Msk (0xFFFFU << DFSDM_CHDATINR_INDAT1_Pos) /*!< 0xFFFF0000 */
AnnaBridge 189:f392fc9709a3 7011 #define DFSDM_CHDATINR_INDAT1 DFSDM_CHDATINR_INDAT1_Msk /*!< INDAT0[15:0] Input data for channel y */
AnnaBridge 189:f392fc9709a3 7012
AnnaBridge 189:f392fc9709a3 7013 /************************ DFSDM module registers ****************************/
AnnaBridge 189:f392fc9709a3 7014
AnnaBridge 189:f392fc9709a3 7015 /***************** Bit definition for DFSDM_FLTCR1 register *******************/
AnnaBridge 189:f392fc9709a3 7016 #define DFSDM_FLTCR1_AWFSEL_Pos (30U)
AnnaBridge 189:f392fc9709a3 7017 #define DFSDM_FLTCR1_AWFSEL_Msk (0x1U << DFSDM_FLTCR1_AWFSEL_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 7018 #define DFSDM_FLTCR1_AWFSEL DFSDM_FLTCR1_AWFSEL_Msk /*!< Analog watchdog fast mode select */
AnnaBridge 189:f392fc9709a3 7019 #define DFSDM_FLTCR1_FAST_Pos (29U)
AnnaBridge 189:f392fc9709a3 7020 #define DFSDM_FLTCR1_FAST_Msk (0x1U << DFSDM_FLTCR1_FAST_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 7021 #define DFSDM_FLTCR1_FAST DFSDM_FLTCR1_FAST_Msk /*!< Fast conversion mode selection */
AnnaBridge 189:f392fc9709a3 7022 #define DFSDM_FLTCR1_RCH_Pos (24U)
AnnaBridge 189:f392fc9709a3 7023 #define DFSDM_FLTCR1_RCH_Msk (0x7U << DFSDM_FLTCR1_RCH_Pos) /*!< 0x07000000 */
AnnaBridge 189:f392fc9709a3 7024 #define DFSDM_FLTCR1_RCH DFSDM_FLTCR1_RCH_Msk /*!< RCH[2:0] Regular channel selection */
AnnaBridge 189:f392fc9709a3 7025 #define DFSDM_FLTCR1_RDMAEN_Pos (21U)
AnnaBridge 189:f392fc9709a3 7026 #define DFSDM_FLTCR1_RDMAEN_Msk (0x1U << DFSDM_FLTCR1_RDMAEN_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 7027 #define DFSDM_FLTCR1_RDMAEN DFSDM_FLTCR1_RDMAEN_Msk /*!< DMA channel enabled to read data for the regular conversion */
AnnaBridge 189:f392fc9709a3 7028 #define DFSDM_FLTCR1_RSYNC_Pos (19U)
AnnaBridge 189:f392fc9709a3 7029 #define DFSDM_FLTCR1_RSYNC_Msk (0x1U << DFSDM_FLTCR1_RSYNC_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 7030 #define DFSDM_FLTCR1_RSYNC DFSDM_FLTCR1_RSYNC_Msk /*!< Launch regular conversion synchronously with DFSDMx */
AnnaBridge 189:f392fc9709a3 7031 #define DFSDM_FLTCR1_RCONT_Pos (18U)
AnnaBridge 189:f392fc9709a3 7032 #define DFSDM_FLTCR1_RCONT_Msk (0x1U << DFSDM_FLTCR1_RCONT_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 7033 #define DFSDM_FLTCR1_RCONT DFSDM_FLTCR1_RCONT_Msk /*!< Continuous mode selection for regular conversions */
AnnaBridge 189:f392fc9709a3 7034 #define DFSDM_FLTCR1_RSWSTART_Pos (17U)
AnnaBridge 189:f392fc9709a3 7035 #define DFSDM_FLTCR1_RSWSTART_Msk (0x1U << DFSDM_FLTCR1_RSWSTART_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 7036 #define DFSDM_FLTCR1_RSWSTART DFSDM_FLTCR1_RSWSTART_Msk /*!< Software start of a conversion on the regular channel */
AnnaBridge 189:f392fc9709a3 7037 #define DFSDM_FLTCR1_JEXTEN_Pos (13U)
AnnaBridge 189:f392fc9709a3 7038 #define DFSDM_FLTCR1_JEXTEN_Msk (0x3U << DFSDM_FLTCR1_JEXTEN_Pos) /*!< 0x00006000 */
AnnaBridge 189:f392fc9709a3 7039 #define DFSDM_FLTCR1_JEXTEN DFSDM_FLTCR1_JEXTEN_Msk /*!< JEXTEN[1:0] Trigger enable and trigger edge selection for injected conversions */
AnnaBridge 189:f392fc9709a3 7040 #define DFSDM_FLTCR1_JEXTEN_1 (0x2U << DFSDM_FLTCR1_JEXTEN_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 7041 #define DFSDM_FLTCR1_JEXTEN_0 (0x1U << DFSDM_FLTCR1_JEXTEN_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 7042 #define DFSDM_FLTCR1_JEXTSEL_Pos (8U)
AnnaBridge 189:f392fc9709a3 7043 #define DFSDM_FLTCR1_JEXTSEL_Msk (0x7U << DFSDM_FLTCR1_JEXTSEL_Pos) /*!< 0x00000700 */
AnnaBridge 189:f392fc9709a3 7044 #define DFSDM_FLTCR1_JEXTSEL DFSDM_FLTCR1_JEXTSEL_Msk /*!< JEXTSEL[2:0]Trigger signal selection for launching injected conversions */
AnnaBridge 189:f392fc9709a3 7045 #define DFSDM_FLTCR1_JEXTSEL_2 (0x4U << DFSDM_FLTCR1_JEXTSEL_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 7046 #define DFSDM_FLTCR1_JEXTSEL_1 (0x2U << DFSDM_FLTCR1_JEXTSEL_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 7047 #define DFSDM_FLTCR1_JEXTSEL_0 (0x1U << DFSDM_FLTCR1_JEXTSEL_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 7048 #define DFSDM_FLTCR1_JDMAEN_Pos (5U)
AnnaBridge 189:f392fc9709a3 7049 #define DFSDM_FLTCR1_JDMAEN_Msk (0x1U << DFSDM_FLTCR1_JDMAEN_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 7050 #define DFSDM_FLTCR1_JDMAEN DFSDM_FLTCR1_JDMAEN_Msk /*!< DMA channel enabled to read data for the injected channel group */
AnnaBridge 189:f392fc9709a3 7051 #define DFSDM_FLTCR1_JSCAN_Pos (4U)
AnnaBridge 189:f392fc9709a3 7052 #define DFSDM_FLTCR1_JSCAN_Msk (0x1U << DFSDM_FLTCR1_JSCAN_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 7053 #define DFSDM_FLTCR1_JSCAN DFSDM_FLTCR1_JSCAN_Msk /*!< Scanning conversion in continuous mode selection for injected conversions */
AnnaBridge 189:f392fc9709a3 7054 #define DFSDM_FLTCR1_JSYNC_Pos (3U)
AnnaBridge 189:f392fc9709a3 7055 #define DFSDM_FLTCR1_JSYNC_Msk (0x1U << DFSDM_FLTCR1_JSYNC_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 7056 #define DFSDM_FLTCR1_JSYNC DFSDM_FLTCR1_JSYNC_Msk /*!< Launch an injected conversion synchronously with DFSDMx JSWSTART trigger */
AnnaBridge 189:f392fc9709a3 7057 #define DFSDM_FLTCR1_JSWSTART_Pos (1U)
AnnaBridge 189:f392fc9709a3 7058 #define DFSDM_FLTCR1_JSWSTART_Msk (0x1U << DFSDM_FLTCR1_JSWSTART_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 7059 #define DFSDM_FLTCR1_JSWSTART DFSDM_FLTCR1_JSWSTART_Msk /*!< Start the conversion of the injected group of channels */
AnnaBridge 189:f392fc9709a3 7060 #define DFSDM_FLTCR1_DFEN_Pos (0U)
AnnaBridge 189:f392fc9709a3 7061 #define DFSDM_FLTCR1_DFEN_Msk (0x1U << DFSDM_FLTCR1_DFEN_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 7062 #define DFSDM_FLTCR1_DFEN DFSDM_FLTCR1_DFEN_Msk /*!< DFSDM enable */
AnnaBridge 189:f392fc9709a3 7063
AnnaBridge 189:f392fc9709a3 7064 /***************** Bit definition for DFSDM_FLTCR2 register *******************/
AnnaBridge 189:f392fc9709a3 7065 #define DFSDM_FLTCR2_AWDCH_Pos (16U)
AnnaBridge 189:f392fc9709a3 7066 #define DFSDM_FLTCR2_AWDCH_Msk (0xFFU << DFSDM_FLTCR2_AWDCH_Pos) /*!< 0x00FF0000 */
AnnaBridge 189:f392fc9709a3 7067 #define DFSDM_FLTCR2_AWDCH DFSDM_FLTCR2_AWDCH_Msk /*!< AWDCH[7:0] Analog watchdog channel selection */
AnnaBridge 189:f392fc9709a3 7068 #define DFSDM_FLTCR2_EXCH_Pos (8U)
AnnaBridge 189:f392fc9709a3 7069 #define DFSDM_FLTCR2_EXCH_Msk (0xFFU << DFSDM_FLTCR2_EXCH_Pos) /*!< 0x0000FF00 */
AnnaBridge 189:f392fc9709a3 7070 #define DFSDM_FLTCR2_EXCH DFSDM_FLTCR2_EXCH_Msk /*!< EXCH[7:0] Extreme detector channel selection */
AnnaBridge 189:f392fc9709a3 7071 #define DFSDM_FLTCR2_CKABIE_Pos (6U)
AnnaBridge 189:f392fc9709a3 7072 #define DFSDM_FLTCR2_CKABIE_Msk (0x1U << DFSDM_FLTCR2_CKABIE_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 7073 #define DFSDM_FLTCR2_CKABIE DFSDM_FLTCR2_CKABIE_Msk /*!< Clock absence interrupt enable */
AnnaBridge 189:f392fc9709a3 7074 #define DFSDM_FLTCR2_SCDIE_Pos (5U)
AnnaBridge 189:f392fc9709a3 7075 #define DFSDM_FLTCR2_SCDIE_Msk (0x1U << DFSDM_FLTCR2_SCDIE_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 7076 #define DFSDM_FLTCR2_SCDIE DFSDM_FLTCR2_SCDIE_Msk /*!< Short circuit detector interrupt enable */
AnnaBridge 189:f392fc9709a3 7077 #define DFSDM_FLTCR2_AWDIE_Pos (4U)
AnnaBridge 189:f392fc9709a3 7078 #define DFSDM_FLTCR2_AWDIE_Msk (0x1U << DFSDM_FLTCR2_AWDIE_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 7079 #define DFSDM_FLTCR2_AWDIE DFSDM_FLTCR2_AWDIE_Msk /*!< Analog watchdog interrupt enable */
AnnaBridge 189:f392fc9709a3 7080 #define DFSDM_FLTCR2_ROVRIE_Pos (3U)
AnnaBridge 189:f392fc9709a3 7081 #define DFSDM_FLTCR2_ROVRIE_Msk (0x1U << DFSDM_FLTCR2_ROVRIE_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 7082 #define DFSDM_FLTCR2_ROVRIE DFSDM_FLTCR2_ROVRIE_Msk /*!< Regular data overrun interrupt enable */
AnnaBridge 189:f392fc9709a3 7083 #define DFSDM_FLTCR2_JOVRIE_Pos (2U)
AnnaBridge 189:f392fc9709a3 7084 #define DFSDM_FLTCR2_JOVRIE_Msk (0x1U << DFSDM_FLTCR2_JOVRIE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 7085 #define DFSDM_FLTCR2_JOVRIE DFSDM_FLTCR2_JOVRIE_Msk /*!< Injected data overrun interrupt enable */
AnnaBridge 189:f392fc9709a3 7086 #define DFSDM_FLTCR2_REOCIE_Pos (1U)
AnnaBridge 189:f392fc9709a3 7087 #define DFSDM_FLTCR2_REOCIE_Msk (0x1U << DFSDM_FLTCR2_REOCIE_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 7088 #define DFSDM_FLTCR2_REOCIE DFSDM_FLTCR2_REOCIE_Msk /*!< Regular end of conversion interrupt enable */
AnnaBridge 189:f392fc9709a3 7089 #define DFSDM_FLTCR2_JEOCIE_Pos (0U)
AnnaBridge 189:f392fc9709a3 7090 #define DFSDM_FLTCR2_JEOCIE_Msk (0x1U << DFSDM_FLTCR2_JEOCIE_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 7091 #define DFSDM_FLTCR2_JEOCIE DFSDM_FLTCR2_JEOCIE_Msk /*!< Injected end of conversion interrupt enable */
AnnaBridge 189:f392fc9709a3 7092
AnnaBridge 189:f392fc9709a3 7093 /***************** Bit definition for DFSDM_FLTISR register *******************/
AnnaBridge 189:f392fc9709a3 7094 #define DFSDM_FLTISR_SCDF_Pos (24U)
AnnaBridge 189:f392fc9709a3 7095 #define DFSDM_FLTISR_SCDF_Msk (0xFFU << DFSDM_FLTISR_SCDF_Pos) /*!< 0xFF000000 */
AnnaBridge 189:f392fc9709a3 7096 #define DFSDM_FLTISR_SCDF DFSDM_FLTISR_SCDF_Msk /*!< SCDF[7:0] Short circuit detector flag */
AnnaBridge 189:f392fc9709a3 7097 #define DFSDM_FLTISR_CKABF_Pos (16U)
AnnaBridge 189:f392fc9709a3 7098 #define DFSDM_FLTISR_CKABF_Msk (0xFFU << DFSDM_FLTISR_CKABF_Pos) /*!< 0x00FF0000 */
AnnaBridge 189:f392fc9709a3 7099 #define DFSDM_FLTISR_CKABF DFSDM_FLTISR_CKABF_Msk /*!< CKABF[7:0] Clock absence flag */
AnnaBridge 189:f392fc9709a3 7100 #define DFSDM_FLTISR_RCIP_Pos (14U)
AnnaBridge 189:f392fc9709a3 7101 #define DFSDM_FLTISR_RCIP_Msk (0x1U << DFSDM_FLTISR_RCIP_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 7102 #define DFSDM_FLTISR_RCIP DFSDM_FLTISR_RCIP_Msk /*!< Regular conversion in progress status */
AnnaBridge 189:f392fc9709a3 7103 #define DFSDM_FLTISR_JCIP_Pos (13U)
AnnaBridge 189:f392fc9709a3 7104 #define DFSDM_FLTISR_JCIP_Msk (0x1U << DFSDM_FLTISR_JCIP_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 7105 #define DFSDM_FLTISR_JCIP DFSDM_FLTISR_JCIP_Msk /*!< Injected conversion in progress status */
AnnaBridge 189:f392fc9709a3 7106 #define DFSDM_FLTISR_AWDF_Pos (4U)
AnnaBridge 189:f392fc9709a3 7107 #define DFSDM_FLTISR_AWDF_Msk (0x1U << DFSDM_FLTISR_AWDF_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 7108 #define DFSDM_FLTISR_AWDF DFSDM_FLTISR_AWDF_Msk /*!< Analog watchdog */
AnnaBridge 189:f392fc9709a3 7109 #define DFSDM_FLTISR_ROVRF_Pos (3U)
AnnaBridge 189:f392fc9709a3 7110 #define DFSDM_FLTISR_ROVRF_Msk (0x1U << DFSDM_FLTISR_ROVRF_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 7111 #define DFSDM_FLTISR_ROVRF DFSDM_FLTISR_ROVRF_Msk /*!< Regular conversion overrun flag */
AnnaBridge 189:f392fc9709a3 7112 #define DFSDM_FLTISR_JOVRF_Pos (2U)
AnnaBridge 189:f392fc9709a3 7113 #define DFSDM_FLTISR_JOVRF_Msk (0x1U << DFSDM_FLTISR_JOVRF_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 7114 #define DFSDM_FLTISR_JOVRF DFSDM_FLTISR_JOVRF_Msk /*!< Injected conversion overrun flag */
AnnaBridge 189:f392fc9709a3 7115 #define DFSDM_FLTISR_REOCF_Pos (1U)
AnnaBridge 189:f392fc9709a3 7116 #define DFSDM_FLTISR_REOCF_Msk (0x1U << DFSDM_FLTISR_REOCF_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 7117 #define DFSDM_FLTISR_REOCF DFSDM_FLTISR_REOCF_Msk /*!< End of regular conversion flag */
AnnaBridge 189:f392fc9709a3 7118 #define DFSDM_FLTISR_JEOCF_Pos (0U)
AnnaBridge 189:f392fc9709a3 7119 #define DFSDM_FLTISR_JEOCF_Msk (0x1U << DFSDM_FLTISR_JEOCF_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 7120 #define DFSDM_FLTISR_JEOCF DFSDM_FLTISR_JEOCF_Msk /*!< End of injected conversion flag */
AnnaBridge 189:f392fc9709a3 7121
AnnaBridge 189:f392fc9709a3 7122 /***************** Bit definition for DFSDM_FLTICR register *******************/
AnnaBridge 189:f392fc9709a3 7123 #define DFSDM_FLTICR_CLRSCSDF_Pos (24U)
AnnaBridge 189:f392fc9709a3 7124 #define DFSDM_FLTICR_CLRSCSDF_Msk (0xFFU << DFSDM_FLTICR_CLRSCSDF_Pos) /*!< 0xFF000000 */
AnnaBridge 189:f392fc9709a3 7125 #define DFSDM_FLTICR_CLRSCSDF DFSDM_FLTICR_CLRSCSDF_Msk /*!< CLRSCSDF[7:0] Clear the short circuit detector flag */
AnnaBridge 189:f392fc9709a3 7126 #define DFSDM_FLTICR_CLRCKABF_Pos (16U)
AnnaBridge 189:f392fc9709a3 7127 #define DFSDM_FLTICR_CLRCKABF_Msk (0xFFU << DFSDM_FLTICR_CLRCKABF_Pos) /*!< 0x00FF0000 */
AnnaBridge 189:f392fc9709a3 7128 #define DFSDM_FLTICR_CLRCKABF DFSDM_FLTICR_CLRCKABF_Msk /*!< CLRCKABF[7:0] Clear the clock absence flag */
AnnaBridge 189:f392fc9709a3 7129 #define DFSDM_FLTICR_CLRROVRF_Pos (3U)
AnnaBridge 189:f392fc9709a3 7130 #define DFSDM_FLTICR_CLRROVRF_Msk (0x1U << DFSDM_FLTICR_CLRROVRF_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 7131 #define DFSDM_FLTICR_CLRROVRF DFSDM_FLTICR_CLRROVRF_Msk /*!< Clear the regular conversion overrun flag */
AnnaBridge 189:f392fc9709a3 7132 #define DFSDM_FLTICR_CLRJOVRF_Pos (2U)
AnnaBridge 189:f392fc9709a3 7133 #define DFSDM_FLTICR_CLRJOVRF_Msk (0x1U << DFSDM_FLTICR_CLRJOVRF_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 7134 #define DFSDM_FLTICR_CLRJOVRF DFSDM_FLTICR_CLRJOVRF_Msk /*!< Clear the injected conversion overrun flag */
AnnaBridge 189:f392fc9709a3 7135
AnnaBridge 189:f392fc9709a3 7136 /**************** Bit definition for DFSDM_FLTJCHGR register ******************/
AnnaBridge 189:f392fc9709a3 7137 #define DFSDM_FLTJCHGR_JCHG_Pos (0U)
AnnaBridge 189:f392fc9709a3 7138 #define DFSDM_FLTJCHGR_JCHG_Msk (0xFFU << DFSDM_FLTJCHGR_JCHG_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 7139 #define DFSDM_FLTJCHGR_JCHG DFSDM_FLTJCHGR_JCHG_Msk /*!< JCHG[7:0] Injected channel group selection */
AnnaBridge 189:f392fc9709a3 7140
AnnaBridge 189:f392fc9709a3 7141 /***************** Bit definition for DFSDM_FLTFCR register *******************/
AnnaBridge 189:f392fc9709a3 7142 #define DFSDM_FLTFCR_FORD_Pos (29U)
AnnaBridge 189:f392fc9709a3 7143 #define DFSDM_FLTFCR_FORD_Msk (0x7U << DFSDM_FLTFCR_FORD_Pos) /*!< 0xE0000000 */
AnnaBridge 189:f392fc9709a3 7144 #define DFSDM_FLTFCR_FORD DFSDM_FLTFCR_FORD_Msk /*!< FORD[2:0] Sinc filter order */
AnnaBridge 189:f392fc9709a3 7145 #define DFSDM_FLTFCR_FORD_2 (0x4U << DFSDM_FLTFCR_FORD_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 7146 #define DFSDM_FLTFCR_FORD_1 (0x2U << DFSDM_FLTFCR_FORD_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 7147 #define DFSDM_FLTFCR_FORD_0 (0x1U << DFSDM_FLTFCR_FORD_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 7148 #define DFSDM_FLTFCR_FOSR_Pos (16U)
AnnaBridge 189:f392fc9709a3 7149 #define DFSDM_FLTFCR_FOSR_Msk (0x3FFU << DFSDM_FLTFCR_FOSR_Pos) /*!< 0x03FF0000 */
AnnaBridge 189:f392fc9709a3 7150 #define DFSDM_FLTFCR_FOSR DFSDM_FLTFCR_FOSR_Msk /*!< FOSR[9:0] Sinc filter oversampling ratio (decimation rate) */
AnnaBridge 189:f392fc9709a3 7151 #define DFSDM_FLTFCR_IOSR_Pos (0U)
AnnaBridge 189:f392fc9709a3 7152 #define DFSDM_FLTFCR_IOSR_Msk (0xFFU << DFSDM_FLTFCR_IOSR_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 7153 #define DFSDM_FLTFCR_IOSR DFSDM_FLTFCR_IOSR_Msk /*!< IOSR[7:0] Integrator oversampling ratio (averaging length) */
AnnaBridge 189:f392fc9709a3 7154
AnnaBridge 189:f392fc9709a3 7155 /*************** Bit definition for DFSDM_FLTJDATAR register *****************/
AnnaBridge 189:f392fc9709a3 7156 #define DFSDM_FLTJDATAR_JDATA_Pos (8U)
AnnaBridge 189:f392fc9709a3 7157 #define DFSDM_FLTJDATAR_JDATA_Msk (0xFFFFFFU << DFSDM_FLTJDATAR_JDATA_Pos) /*!< 0xFFFFFF00 */
AnnaBridge 189:f392fc9709a3 7158 #define DFSDM_FLTJDATAR_JDATA DFSDM_FLTJDATAR_JDATA_Msk /*!< JDATA[23:0] Injected group conversion data */
AnnaBridge 189:f392fc9709a3 7159 #define DFSDM_FLTJDATAR_JDATACH_Pos (0U)
AnnaBridge 189:f392fc9709a3 7160 #define DFSDM_FLTJDATAR_JDATACH_Msk (0x7U << DFSDM_FLTJDATAR_JDATACH_Pos) /*!< 0x00000007 */
AnnaBridge 189:f392fc9709a3 7161 #define DFSDM_FLTJDATAR_JDATACH DFSDM_FLTJDATAR_JDATACH_Msk /*!< JDATACH[2:0] Injected channel most recently converted */
AnnaBridge 189:f392fc9709a3 7162
AnnaBridge 189:f392fc9709a3 7163 /*************** Bit definition for DFSDM_FLTRDATAR register *****************/
AnnaBridge 189:f392fc9709a3 7164 #define DFSDM_FLTRDATAR_RDATA_Pos (8U)
AnnaBridge 189:f392fc9709a3 7165 #define DFSDM_FLTRDATAR_RDATA_Msk (0xFFFFFFU << DFSDM_FLTRDATAR_RDATA_Pos) /*!< 0xFFFFFF00 */
AnnaBridge 189:f392fc9709a3 7166 #define DFSDM_FLTRDATAR_RDATA DFSDM_FLTRDATAR_RDATA_Msk /*!< RDATA[23:0] Regular channel conversion data */
AnnaBridge 189:f392fc9709a3 7167 #define DFSDM_FLTRDATAR_RPEND_Pos (4U)
AnnaBridge 189:f392fc9709a3 7168 #define DFSDM_FLTRDATAR_RPEND_Msk (0x1U << DFSDM_FLTRDATAR_RPEND_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 7169 #define DFSDM_FLTRDATAR_RPEND DFSDM_FLTRDATAR_RPEND_Msk /*!< RPEND Regular channel pending data */
AnnaBridge 189:f392fc9709a3 7170 #define DFSDM_FLTRDATAR_RDATACH_Pos (0U)
AnnaBridge 189:f392fc9709a3 7171 #define DFSDM_FLTRDATAR_RDATACH_Msk (0x7U << DFSDM_FLTRDATAR_RDATACH_Pos) /*!< 0x00000007 */
AnnaBridge 189:f392fc9709a3 7172 #define DFSDM_FLTRDATAR_RDATACH DFSDM_FLTRDATAR_RDATACH_Msk /*!< RDATACH[2:0] Regular channel most recently converted */
AnnaBridge 189:f392fc9709a3 7173
AnnaBridge 189:f392fc9709a3 7174 /*************** Bit definition for DFSDM_FLTAWHTR register ******************/
AnnaBridge 189:f392fc9709a3 7175 #define DFSDM_FLTAWHTR_AWHT_Pos (8U)
AnnaBridge 189:f392fc9709a3 7176 #define DFSDM_FLTAWHTR_AWHT_Msk (0xFFFFFFU << DFSDM_FLTAWHTR_AWHT_Pos) /*!< 0xFFFFFF00 */
AnnaBridge 189:f392fc9709a3 7177 #define DFSDM_FLTAWHTR_AWHT DFSDM_FLTAWHTR_AWHT_Msk /*!< AWHT[23:0] Analog watchdog high threshold */
AnnaBridge 189:f392fc9709a3 7178 #define DFSDM_FLTAWHTR_BKAWH_Pos (0U)
AnnaBridge 189:f392fc9709a3 7179 #define DFSDM_FLTAWHTR_BKAWH_Msk (0xFU << DFSDM_FLTAWHTR_BKAWH_Pos) /*!< 0x0000000F */
AnnaBridge 189:f392fc9709a3 7180 #define DFSDM_FLTAWHTR_BKAWH DFSDM_FLTAWHTR_BKAWH_Msk /*!< BKAWH[3:0] Break signal assignment to analog watchdog high threshold event */
AnnaBridge 189:f392fc9709a3 7181
AnnaBridge 189:f392fc9709a3 7182 /*************** Bit definition for DFSDM_FLTAWLTR register ******************/
AnnaBridge 189:f392fc9709a3 7183 #define DFSDM_FLTAWLTR_AWLT_Pos (8U)
AnnaBridge 189:f392fc9709a3 7184 #define DFSDM_FLTAWLTR_AWLT_Msk (0xFFFFFFU << DFSDM_FLTAWLTR_AWLT_Pos) /*!< 0xFFFFFF00 */
AnnaBridge 189:f392fc9709a3 7185 #define DFSDM_FLTAWLTR_AWLT DFSDM_FLTAWLTR_AWLT_Msk /*!< AWLT[23:0] Analog watchdog low threshold */
AnnaBridge 189:f392fc9709a3 7186 #define DFSDM_FLTAWLTR_BKAWL_Pos (0U)
AnnaBridge 189:f392fc9709a3 7187 #define DFSDM_FLTAWLTR_BKAWL_Msk (0xFU << DFSDM_FLTAWLTR_BKAWL_Pos) /*!< 0x0000000F */
AnnaBridge 189:f392fc9709a3 7188 #define DFSDM_FLTAWLTR_BKAWL DFSDM_FLTAWLTR_BKAWL_Msk /*!< BKAWL[3:0] Break signal assignment to analog watchdog low threshold event */
AnnaBridge 189:f392fc9709a3 7189
AnnaBridge 189:f392fc9709a3 7190 /*************** Bit definition for DFSDM_FLTAWSR register *******************/
AnnaBridge 189:f392fc9709a3 7191 #define DFSDM_FLTAWSR_AWHTF_Pos (8U)
AnnaBridge 189:f392fc9709a3 7192 #define DFSDM_FLTAWSR_AWHTF_Msk (0xFFU << DFSDM_FLTAWSR_AWHTF_Pos) /*!< 0x0000FF00 */
AnnaBridge 189:f392fc9709a3 7193 #define DFSDM_FLTAWSR_AWHTF DFSDM_FLTAWSR_AWHTF_Msk /*!< AWHTF[15:8] Analog watchdog high threshold error on given channels */
AnnaBridge 189:f392fc9709a3 7194 #define DFSDM_FLTAWSR_AWLTF_Pos (0U)
AnnaBridge 189:f392fc9709a3 7195 #define DFSDM_FLTAWSR_AWLTF_Msk (0xFFU << DFSDM_FLTAWSR_AWLTF_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 7196 #define DFSDM_FLTAWSR_AWLTF DFSDM_FLTAWSR_AWLTF_Msk /*!< AWLTF[7:0] Analog watchdog low threshold error on given channels */
AnnaBridge 189:f392fc9709a3 7197
AnnaBridge 189:f392fc9709a3 7198 /*************** Bit definition for DFSDM_FLTAWCFR register ******************/
AnnaBridge 189:f392fc9709a3 7199 #define DFSDM_FLTAWCFR_CLRAWHTF_Pos (8U)
AnnaBridge 189:f392fc9709a3 7200 #define DFSDM_FLTAWCFR_CLRAWHTF_Msk (0xFFU << DFSDM_FLTAWCFR_CLRAWHTF_Pos) /*!< 0x0000FF00 */
AnnaBridge 189:f392fc9709a3 7201 #define DFSDM_FLTAWCFR_CLRAWHTF DFSDM_FLTAWCFR_CLRAWHTF_Msk /*!< CLRAWHTF[15:8] Clear the Analog watchdog high threshold flag */
AnnaBridge 189:f392fc9709a3 7202 #define DFSDM_FLTAWCFR_CLRAWLTF_Pos (0U)
AnnaBridge 189:f392fc9709a3 7203 #define DFSDM_FLTAWCFR_CLRAWLTF_Msk (0xFFU << DFSDM_FLTAWCFR_CLRAWLTF_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 7204 #define DFSDM_FLTAWCFR_CLRAWLTF DFSDM_FLTAWCFR_CLRAWLTF_Msk /*!< CLRAWLTF[7:0] Clear the Analog watchdog low threshold flag */
AnnaBridge 189:f392fc9709a3 7205
AnnaBridge 189:f392fc9709a3 7206 /*************** Bit definition for DFSDM_FLTEXMAX register ******************/
AnnaBridge 189:f392fc9709a3 7207 #define DFSDM_FLTEXMAX_EXMAX_Pos (8U)
AnnaBridge 189:f392fc9709a3 7208 #define DFSDM_FLTEXMAX_EXMAX_Msk (0xFFFFFFU << DFSDM_FLTEXMAX_EXMAX_Pos) /*!< 0xFFFFFF00 */
AnnaBridge 189:f392fc9709a3 7209 #define DFSDM_FLTEXMAX_EXMAX DFSDM_FLTEXMAX_EXMAX_Msk /*!< EXMAX[23:0] Extreme detector maximum value */
AnnaBridge 189:f392fc9709a3 7210 #define DFSDM_FLTEXMAX_EXMAXCH_Pos (0U)
AnnaBridge 189:f392fc9709a3 7211 #define DFSDM_FLTEXMAX_EXMAXCH_Msk (0x7U << DFSDM_FLTEXMAX_EXMAXCH_Pos) /*!< 0x00000007 */
AnnaBridge 189:f392fc9709a3 7212 #define DFSDM_FLTEXMAX_EXMAXCH DFSDM_FLTEXMAX_EXMAXCH_Msk /*!< EXMAXCH[2:0] Extreme detector maximum data channel */
AnnaBridge 189:f392fc9709a3 7213
AnnaBridge 189:f392fc9709a3 7214 /*************** Bit definition for DFSDM_FLTEXMIN register ******************/
AnnaBridge 189:f392fc9709a3 7215 #define DFSDM_FLTEXMIN_EXMIN_Pos (8U)
AnnaBridge 189:f392fc9709a3 7216 #define DFSDM_FLTEXMIN_EXMIN_Msk (0xFFFFFFU << DFSDM_FLTEXMIN_EXMIN_Pos) /*!< 0xFFFFFF00 */
AnnaBridge 189:f392fc9709a3 7217 #define DFSDM_FLTEXMIN_EXMIN DFSDM_FLTEXMIN_EXMIN_Msk /*!< EXMIN[23:0] Extreme detector minimum value */
AnnaBridge 189:f392fc9709a3 7218 #define DFSDM_FLTEXMIN_EXMINCH_Pos (0U)
AnnaBridge 189:f392fc9709a3 7219 #define DFSDM_FLTEXMIN_EXMINCH_Msk (0x7U << DFSDM_FLTEXMIN_EXMINCH_Pos) /*!< 0x00000007 */
AnnaBridge 189:f392fc9709a3 7220 #define DFSDM_FLTEXMIN_EXMINCH DFSDM_FLTEXMIN_EXMINCH_Msk /*!< EXMINCH[2:0] Extreme detector minimum data channel */
AnnaBridge 189:f392fc9709a3 7221
AnnaBridge 189:f392fc9709a3 7222 /*************** Bit definition for DFSDM_FLTCNVTIMR register ****************/
AnnaBridge 189:f392fc9709a3 7223 #define DFSDM_FLTCNVTIMR_CNVCNT_Pos (4U)
AnnaBridge 189:f392fc9709a3 7224 #define DFSDM_FLTCNVTIMR_CNVCNT_Msk (0xFFFFFFFU << DFSDM_FLTCNVTIMR_CNVCNT_Pos) /*!< 0xFFFFFFF0 */
AnnaBridge 189:f392fc9709a3 7225 #define DFSDM_FLTCNVTIMR_CNVCNT DFSDM_FLTCNVTIMR_CNVCNT_Msk /*!< CNVCNT[27:0]: 28-bit timer counting conversion time */
AnnaBridge 189:f392fc9709a3 7226
AnnaBridge 189:f392fc9709a3 7227 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 7228 /* */
AnnaBridge 189:f392fc9709a3 7229 /* DMA Controller (DMA) */
AnnaBridge 189:f392fc9709a3 7230 /* */
AnnaBridge 189:f392fc9709a3 7231 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 7232
AnnaBridge 189:f392fc9709a3 7233 /******************* Bit definition for DMA_ISR register ********************/
AnnaBridge 189:f392fc9709a3 7234 #define DMA_ISR_GIF1_Pos (0U)
AnnaBridge 189:f392fc9709a3 7235 #define DMA_ISR_GIF1_Msk (0x1U << DMA_ISR_GIF1_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 7236 #define DMA_ISR_GIF1 DMA_ISR_GIF1_Msk /*!< Channel 1 Global interrupt flag */
AnnaBridge 189:f392fc9709a3 7237 #define DMA_ISR_TCIF1_Pos (1U)
AnnaBridge 189:f392fc9709a3 7238 #define DMA_ISR_TCIF1_Msk (0x1U << DMA_ISR_TCIF1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 7239 #define DMA_ISR_TCIF1 DMA_ISR_TCIF1_Msk /*!< Channel 1 Transfer Complete flag */
AnnaBridge 189:f392fc9709a3 7240 #define DMA_ISR_HTIF1_Pos (2U)
AnnaBridge 189:f392fc9709a3 7241 #define DMA_ISR_HTIF1_Msk (0x1U << DMA_ISR_HTIF1_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 7242 #define DMA_ISR_HTIF1 DMA_ISR_HTIF1_Msk /*!< Channel 1 Half Transfer flag */
AnnaBridge 189:f392fc9709a3 7243 #define DMA_ISR_TEIF1_Pos (3U)
AnnaBridge 189:f392fc9709a3 7244 #define DMA_ISR_TEIF1_Msk (0x1U << DMA_ISR_TEIF1_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 7245 #define DMA_ISR_TEIF1 DMA_ISR_TEIF1_Msk /*!< Channel 1 Transfer Error flag */
AnnaBridge 189:f392fc9709a3 7246 #define DMA_ISR_GIF2_Pos (4U)
AnnaBridge 189:f392fc9709a3 7247 #define DMA_ISR_GIF2_Msk (0x1U << DMA_ISR_GIF2_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 7248 #define DMA_ISR_GIF2 DMA_ISR_GIF2_Msk /*!< Channel 2 Global interrupt flag */
AnnaBridge 189:f392fc9709a3 7249 #define DMA_ISR_TCIF2_Pos (5U)
AnnaBridge 189:f392fc9709a3 7250 #define DMA_ISR_TCIF2_Msk (0x1U << DMA_ISR_TCIF2_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 7251 #define DMA_ISR_TCIF2 DMA_ISR_TCIF2_Msk /*!< Channel 2 Transfer Complete flag */
AnnaBridge 189:f392fc9709a3 7252 #define DMA_ISR_HTIF2_Pos (6U)
AnnaBridge 189:f392fc9709a3 7253 #define DMA_ISR_HTIF2_Msk (0x1U << DMA_ISR_HTIF2_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 7254 #define DMA_ISR_HTIF2 DMA_ISR_HTIF2_Msk /*!< Channel 2 Half Transfer flag */
AnnaBridge 189:f392fc9709a3 7255 #define DMA_ISR_TEIF2_Pos (7U)
AnnaBridge 189:f392fc9709a3 7256 #define DMA_ISR_TEIF2_Msk (0x1U << DMA_ISR_TEIF2_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 7257 #define DMA_ISR_TEIF2 DMA_ISR_TEIF2_Msk /*!< Channel 2 Transfer Error flag */
AnnaBridge 189:f392fc9709a3 7258 #define DMA_ISR_GIF3_Pos (8U)
AnnaBridge 189:f392fc9709a3 7259 #define DMA_ISR_GIF3_Msk (0x1U << DMA_ISR_GIF3_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 7260 #define DMA_ISR_GIF3 DMA_ISR_GIF3_Msk /*!< Channel 3 Global interrupt flag */
AnnaBridge 189:f392fc9709a3 7261 #define DMA_ISR_TCIF3_Pos (9U)
AnnaBridge 189:f392fc9709a3 7262 #define DMA_ISR_TCIF3_Msk (0x1U << DMA_ISR_TCIF3_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 7263 #define DMA_ISR_TCIF3 DMA_ISR_TCIF3_Msk /*!< Channel 3 Transfer Complete flag */
AnnaBridge 189:f392fc9709a3 7264 #define DMA_ISR_HTIF3_Pos (10U)
AnnaBridge 189:f392fc9709a3 7265 #define DMA_ISR_HTIF3_Msk (0x1U << DMA_ISR_HTIF3_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 7266 #define DMA_ISR_HTIF3 DMA_ISR_HTIF3_Msk /*!< Channel 3 Half Transfer flag */
AnnaBridge 189:f392fc9709a3 7267 #define DMA_ISR_TEIF3_Pos (11U)
AnnaBridge 189:f392fc9709a3 7268 #define DMA_ISR_TEIF3_Msk (0x1U << DMA_ISR_TEIF3_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 7269 #define DMA_ISR_TEIF3 DMA_ISR_TEIF3_Msk /*!< Channel 3 Transfer Error flag */
AnnaBridge 189:f392fc9709a3 7270 #define DMA_ISR_GIF4_Pos (12U)
AnnaBridge 189:f392fc9709a3 7271 #define DMA_ISR_GIF4_Msk (0x1U << DMA_ISR_GIF4_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 7272 #define DMA_ISR_GIF4 DMA_ISR_GIF4_Msk /*!< Channel 4 Global interrupt flag */
AnnaBridge 189:f392fc9709a3 7273 #define DMA_ISR_TCIF4_Pos (13U)
AnnaBridge 189:f392fc9709a3 7274 #define DMA_ISR_TCIF4_Msk (0x1U << DMA_ISR_TCIF4_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 7275 #define DMA_ISR_TCIF4 DMA_ISR_TCIF4_Msk /*!< Channel 4 Transfer Complete flag */
AnnaBridge 189:f392fc9709a3 7276 #define DMA_ISR_HTIF4_Pos (14U)
AnnaBridge 189:f392fc9709a3 7277 #define DMA_ISR_HTIF4_Msk (0x1U << DMA_ISR_HTIF4_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 7278 #define DMA_ISR_HTIF4 DMA_ISR_HTIF4_Msk /*!< Channel 4 Half Transfer flag */
AnnaBridge 189:f392fc9709a3 7279 #define DMA_ISR_TEIF4_Pos (15U)
AnnaBridge 189:f392fc9709a3 7280 #define DMA_ISR_TEIF4_Msk (0x1U << DMA_ISR_TEIF4_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 7281 #define DMA_ISR_TEIF4 DMA_ISR_TEIF4_Msk /*!< Channel 4 Transfer Error flag */
AnnaBridge 189:f392fc9709a3 7282 #define DMA_ISR_GIF5_Pos (16U)
AnnaBridge 189:f392fc9709a3 7283 #define DMA_ISR_GIF5_Msk (0x1U << DMA_ISR_GIF5_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 7284 #define DMA_ISR_GIF5 DMA_ISR_GIF5_Msk /*!< Channel 5 Global interrupt flag */
AnnaBridge 189:f392fc9709a3 7285 #define DMA_ISR_TCIF5_Pos (17U)
AnnaBridge 189:f392fc9709a3 7286 #define DMA_ISR_TCIF5_Msk (0x1U << DMA_ISR_TCIF5_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 7287 #define DMA_ISR_TCIF5 DMA_ISR_TCIF5_Msk /*!< Channel 5 Transfer Complete flag */
AnnaBridge 189:f392fc9709a3 7288 #define DMA_ISR_HTIF5_Pos (18U)
AnnaBridge 189:f392fc9709a3 7289 #define DMA_ISR_HTIF5_Msk (0x1U << DMA_ISR_HTIF5_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 7290 #define DMA_ISR_HTIF5 DMA_ISR_HTIF5_Msk /*!< Channel 5 Half Transfer flag */
AnnaBridge 189:f392fc9709a3 7291 #define DMA_ISR_TEIF5_Pos (19U)
AnnaBridge 189:f392fc9709a3 7292 #define DMA_ISR_TEIF5_Msk (0x1U << DMA_ISR_TEIF5_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 7293 #define DMA_ISR_TEIF5 DMA_ISR_TEIF5_Msk /*!< Channel 5 Transfer Error flag */
AnnaBridge 189:f392fc9709a3 7294 #define DMA_ISR_GIF6_Pos (20U)
AnnaBridge 189:f392fc9709a3 7295 #define DMA_ISR_GIF6_Msk (0x1U << DMA_ISR_GIF6_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 7296 #define DMA_ISR_GIF6 DMA_ISR_GIF6_Msk /*!< Channel 6 Global interrupt flag */
AnnaBridge 189:f392fc9709a3 7297 #define DMA_ISR_TCIF6_Pos (21U)
AnnaBridge 189:f392fc9709a3 7298 #define DMA_ISR_TCIF6_Msk (0x1U << DMA_ISR_TCIF6_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 7299 #define DMA_ISR_TCIF6 DMA_ISR_TCIF6_Msk /*!< Channel 6 Transfer Complete flag */
AnnaBridge 189:f392fc9709a3 7300 #define DMA_ISR_HTIF6_Pos (22U)
AnnaBridge 189:f392fc9709a3 7301 #define DMA_ISR_HTIF6_Msk (0x1U << DMA_ISR_HTIF6_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 7302 #define DMA_ISR_HTIF6 DMA_ISR_HTIF6_Msk /*!< Channel 6 Half Transfer flag */
AnnaBridge 189:f392fc9709a3 7303 #define DMA_ISR_TEIF6_Pos (23U)
AnnaBridge 189:f392fc9709a3 7304 #define DMA_ISR_TEIF6_Msk (0x1U << DMA_ISR_TEIF6_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 7305 #define DMA_ISR_TEIF6 DMA_ISR_TEIF6_Msk /*!< Channel 6 Transfer Error flag */
AnnaBridge 189:f392fc9709a3 7306 #define DMA_ISR_GIF7_Pos (24U)
AnnaBridge 189:f392fc9709a3 7307 #define DMA_ISR_GIF7_Msk (0x1U << DMA_ISR_GIF7_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 7308 #define DMA_ISR_GIF7 DMA_ISR_GIF7_Msk /*!< Channel 7 Global interrupt flag */
AnnaBridge 189:f392fc9709a3 7309 #define DMA_ISR_TCIF7_Pos (25U)
AnnaBridge 189:f392fc9709a3 7310 #define DMA_ISR_TCIF7_Msk (0x1U << DMA_ISR_TCIF7_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 7311 #define DMA_ISR_TCIF7 DMA_ISR_TCIF7_Msk /*!< Channel 7 Transfer Complete flag */
AnnaBridge 189:f392fc9709a3 7312 #define DMA_ISR_HTIF7_Pos (26U)
AnnaBridge 189:f392fc9709a3 7313 #define DMA_ISR_HTIF7_Msk (0x1U << DMA_ISR_HTIF7_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 7314 #define DMA_ISR_HTIF7 DMA_ISR_HTIF7_Msk /*!< Channel 7 Half Transfer flag */
AnnaBridge 189:f392fc9709a3 7315 #define DMA_ISR_TEIF7_Pos (27U)
AnnaBridge 189:f392fc9709a3 7316 #define DMA_ISR_TEIF7_Msk (0x1U << DMA_ISR_TEIF7_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 7317 #define DMA_ISR_TEIF7 DMA_ISR_TEIF7_Msk /*!< Channel 7 Transfer Error flag */
AnnaBridge 189:f392fc9709a3 7318
AnnaBridge 189:f392fc9709a3 7319 /******************* Bit definition for DMA_IFCR register *******************/
AnnaBridge 189:f392fc9709a3 7320 #define DMA_IFCR_CGIF1_Pos (0U)
AnnaBridge 189:f392fc9709a3 7321 #define DMA_IFCR_CGIF1_Msk (0x1U << DMA_IFCR_CGIF1_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 7322 #define DMA_IFCR_CGIF1 DMA_IFCR_CGIF1_Msk /*!< Channel 1 Global interrupt clearr */
AnnaBridge 189:f392fc9709a3 7323 #define DMA_IFCR_CTCIF1_Pos (1U)
AnnaBridge 189:f392fc9709a3 7324 #define DMA_IFCR_CTCIF1_Msk (0x1U << DMA_IFCR_CTCIF1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 7325 #define DMA_IFCR_CTCIF1 DMA_IFCR_CTCIF1_Msk /*!< Channel 1 Transfer Complete clear */
AnnaBridge 189:f392fc9709a3 7326 #define DMA_IFCR_CHTIF1_Pos (2U)
AnnaBridge 189:f392fc9709a3 7327 #define DMA_IFCR_CHTIF1_Msk (0x1U << DMA_IFCR_CHTIF1_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 7328 #define DMA_IFCR_CHTIF1 DMA_IFCR_CHTIF1_Msk /*!< Channel 1 Half Transfer clear */
AnnaBridge 189:f392fc9709a3 7329 #define DMA_IFCR_CTEIF1_Pos (3U)
AnnaBridge 189:f392fc9709a3 7330 #define DMA_IFCR_CTEIF1_Msk (0x1U << DMA_IFCR_CTEIF1_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 7331 #define DMA_IFCR_CTEIF1 DMA_IFCR_CTEIF1_Msk /*!< Channel 1 Transfer Error clear */
AnnaBridge 189:f392fc9709a3 7332 #define DMA_IFCR_CGIF2_Pos (4U)
AnnaBridge 189:f392fc9709a3 7333 #define DMA_IFCR_CGIF2_Msk (0x1U << DMA_IFCR_CGIF2_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 7334 #define DMA_IFCR_CGIF2 DMA_IFCR_CGIF2_Msk /*!< Channel 2 Global interrupt clear */
AnnaBridge 189:f392fc9709a3 7335 #define DMA_IFCR_CTCIF2_Pos (5U)
AnnaBridge 189:f392fc9709a3 7336 #define DMA_IFCR_CTCIF2_Msk (0x1U << DMA_IFCR_CTCIF2_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 7337 #define DMA_IFCR_CTCIF2 DMA_IFCR_CTCIF2_Msk /*!< Channel 2 Transfer Complete clear */
AnnaBridge 189:f392fc9709a3 7338 #define DMA_IFCR_CHTIF2_Pos (6U)
AnnaBridge 189:f392fc9709a3 7339 #define DMA_IFCR_CHTIF2_Msk (0x1U << DMA_IFCR_CHTIF2_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 7340 #define DMA_IFCR_CHTIF2 DMA_IFCR_CHTIF2_Msk /*!< Channel 2 Half Transfer clear */
AnnaBridge 189:f392fc9709a3 7341 #define DMA_IFCR_CTEIF2_Pos (7U)
AnnaBridge 189:f392fc9709a3 7342 #define DMA_IFCR_CTEIF2_Msk (0x1U << DMA_IFCR_CTEIF2_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 7343 #define DMA_IFCR_CTEIF2 DMA_IFCR_CTEIF2_Msk /*!< Channel 2 Transfer Error clear */
AnnaBridge 189:f392fc9709a3 7344 #define DMA_IFCR_CGIF3_Pos (8U)
AnnaBridge 189:f392fc9709a3 7345 #define DMA_IFCR_CGIF3_Msk (0x1U << DMA_IFCR_CGIF3_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 7346 #define DMA_IFCR_CGIF3 DMA_IFCR_CGIF3_Msk /*!< Channel 3 Global interrupt clear */
AnnaBridge 189:f392fc9709a3 7347 #define DMA_IFCR_CTCIF3_Pos (9U)
AnnaBridge 189:f392fc9709a3 7348 #define DMA_IFCR_CTCIF3_Msk (0x1U << DMA_IFCR_CTCIF3_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 7349 #define DMA_IFCR_CTCIF3 DMA_IFCR_CTCIF3_Msk /*!< Channel 3 Transfer Complete clear */
AnnaBridge 189:f392fc9709a3 7350 #define DMA_IFCR_CHTIF3_Pos (10U)
AnnaBridge 189:f392fc9709a3 7351 #define DMA_IFCR_CHTIF3_Msk (0x1U << DMA_IFCR_CHTIF3_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 7352 #define DMA_IFCR_CHTIF3 DMA_IFCR_CHTIF3_Msk /*!< Channel 3 Half Transfer clear */
AnnaBridge 189:f392fc9709a3 7353 #define DMA_IFCR_CTEIF3_Pos (11U)
AnnaBridge 189:f392fc9709a3 7354 #define DMA_IFCR_CTEIF3_Msk (0x1U << DMA_IFCR_CTEIF3_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 7355 #define DMA_IFCR_CTEIF3 DMA_IFCR_CTEIF3_Msk /*!< Channel 3 Transfer Error clear */
AnnaBridge 189:f392fc9709a3 7356 #define DMA_IFCR_CGIF4_Pos (12U)
AnnaBridge 189:f392fc9709a3 7357 #define DMA_IFCR_CGIF4_Msk (0x1U << DMA_IFCR_CGIF4_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 7358 #define DMA_IFCR_CGIF4 DMA_IFCR_CGIF4_Msk /*!< Channel 4 Global interrupt clear */
AnnaBridge 189:f392fc9709a3 7359 #define DMA_IFCR_CTCIF4_Pos (13U)
AnnaBridge 189:f392fc9709a3 7360 #define DMA_IFCR_CTCIF4_Msk (0x1U << DMA_IFCR_CTCIF4_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 7361 #define DMA_IFCR_CTCIF4 DMA_IFCR_CTCIF4_Msk /*!< Channel 4 Transfer Complete clear */
AnnaBridge 189:f392fc9709a3 7362 #define DMA_IFCR_CHTIF4_Pos (14U)
AnnaBridge 189:f392fc9709a3 7363 #define DMA_IFCR_CHTIF4_Msk (0x1U << DMA_IFCR_CHTIF4_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 7364 #define DMA_IFCR_CHTIF4 DMA_IFCR_CHTIF4_Msk /*!< Channel 4 Half Transfer clear */
AnnaBridge 189:f392fc9709a3 7365 #define DMA_IFCR_CTEIF4_Pos (15U)
AnnaBridge 189:f392fc9709a3 7366 #define DMA_IFCR_CTEIF4_Msk (0x1U << DMA_IFCR_CTEIF4_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 7367 #define DMA_IFCR_CTEIF4 DMA_IFCR_CTEIF4_Msk /*!< Channel 4 Transfer Error clear */
AnnaBridge 189:f392fc9709a3 7368 #define DMA_IFCR_CGIF5_Pos (16U)
AnnaBridge 189:f392fc9709a3 7369 #define DMA_IFCR_CGIF5_Msk (0x1U << DMA_IFCR_CGIF5_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 7370 #define DMA_IFCR_CGIF5 DMA_IFCR_CGIF5_Msk /*!< Channel 5 Global interrupt clear */
AnnaBridge 189:f392fc9709a3 7371 #define DMA_IFCR_CTCIF5_Pos (17U)
AnnaBridge 189:f392fc9709a3 7372 #define DMA_IFCR_CTCIF5_Msk (0x1U << DMA_IFCR_CTCIF5_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 7373 #define DMA_IFCR_CTCIF5 DMA_IFCR_CTCIF5_Msk /*!< Channel 5 Transfer Complete clear */
AnnaBridge 189:f392fc9709a3 7374 #define DMA_IFCR_CHTIF5_Pos (18U)
AnnaBridge 189:f392fc9709a3 7375 #define DMA_IFCR_CHTIF5_Msk (0x1U << DMA_IFCR_CHTIF5_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 7376 #define DMA_IFCR_CHTIF5 DMA_IFCR_CHTIF5_Msk /*!< Channel 5 Half Transfer clear */
AnnaBridge 189:f392fc9709a3 7377 #define DMA_IFCR_CTEIF5_Pos (19U)
AnnaBridge 189:f392fc9709a3 7378 #define DMA_IFCR_CTEIF5_Msk (0x1U << DMA_IFCR_CTEIF5_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 7379 #define DMA_IFCR_CTEIF5 DMA_IFCR_CTEIF5_Msk /*!< Channel 5 Transfer Error clear */
AnnaBridge 189:f392fc9709a3 7380 #define DMA_IFCR_CGIF6_Pos (20U)
AnnaBridge 189:f392fc9709a3 7381 #define DMA_IFCR_CGIF6_Msk (0x1U << DMA_IFCR_CGIF6_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 7382 #define DMA_IFCR_CGIF6 DMA_IFCR_CGIF6_Msk /*!< Channel 6 Global interrupt clear */
AnnaBridge 189:f392fc9709a3 7383 #define DMA_IFCR_CTCIF6_Pos (21U)
AnnaBridge 189:f392fc9709a3 7384 #define DMA_IFCR_CTCIF6_Msk (0x1U << DMA_IFCR_CTCIF6_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 7385 #define DMA_IFCR_CTCIF6 DMA_IFCR_CTCIF6_Msk /*!< Channel 6 Transfer Complete clear */
AnnaBridge 189:f392fc9709a3 7386 #define DMA_IFCR_CHTIF6_Pos (22U)
AnnaBridge 189:f392fc9709a3 7387 #define DMA_IFCR_CHTIF6_Msk (0x1U << DMA_IFCR_CHTIF6_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 7388 #define DMA_IFCR_CHTIF6 DMA_IFCR_CHTIF6_Msk /*!< Channel 6 Half Transfer clear */
AnnaBridge 189:f392fc9709a3 7389 #define DMA_IFCR_CTEIF6_Pos (23U)
AnnaBridge 189:f392fc9709a3 7390 #define DMA_IFCR_CTEIF6_Msk (0x1U << DMA_IFCR_CTEIF6_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 7391 #define DMA_IFCR_CTEIF6 DMA_IFCR_CTEIF6_Msk /*!< Channel 6 Transfer Error clear */
AnnaBridge 189:f392fc9709a3 7392 #define DMA_IFCR_CGIF7_Pos (24U)
AnnaBridge 189:f392fc9709a3 7393 #define DMA_IFCR_CGIF7_Msk (0x1U << DMA_IFCR_CGIF7_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 7394 #define DMA_IFCR_CGIF7 DMA_IFCR_CGIF7_Msk /*!< Channel 7 Global interrupt clear */
AnnaBridge 189:f392fc9709a3 7395 #define DMA_IFCR_CTCIF7_Pos (25U)
AnnaBridge 189:f392fc9709a3 7396 #define DMA_IFCR_CTCIF7_Msk (0x1U << DMA_IFCR_CTCIF7_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 7397 #define DMA_IFCR_CTCIF7 DMA_IFCR_CTCIF7_Msk /*!< Channel 7 Transfer Complete clear */
AnnaBridge 189:f392fc9709a3 7398 #define DMA_IFCR_CHTIF7_Pos (26U)
AnnaBridge 189:f392fc9709a3 7399 #define DMA_IFCR_CHTIF7_Msk (0x1U << DMA_IFCR_CHTIF7_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 7400 #define DMA_IFCR_CHTIF7 DMA_IFCR_CHTIF7_Msk /*!< Channel 7 Half Transfer clear */
AnnaBridge 189:f392fc9709a3 7401 #define DMA_IFCR_CTEIF7_Pos (27U)
AnnaBridge 189:f392fc9709a3 7402 #define DMA_IFCR_CTEIF7_Msk (0x1U << DMA_IFCR_CTEIF7_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 7403 #define DMA_IFCR_CTEIF7 DMA_IFCR_CTEIF7_Msk /*!< Channel 7 Transfer Error clear */
AnnaBridge 189:f392fc9709a3 7404
AnnaBridge 189:f392fc9709a3 7405 /******************* Bit definition for DMA_CCR register ********************/
AnnaBridge 189:f392fc9709a3 7406 #define DMA_CCR_EN_Pos (0U)
AnnaBridge 189:f392fc9709a3 7407 #define DMA_CCR_EN_Msk (0x1U << DMA_CCR_EN_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 7408 #define DMA_CCR_EN DMA_CCR_EN_Msk /*!< Channel enable */
AnnaBridge 189:f392fc9709a3 7409 #define DMA_CCR_TCIE_Pos (1U)
AnnaBridge 189:f392fc9709a3 7410 #define DMA_CCR_TCIE_Msk (0x1U << DMA_CCR_TCIE_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 7411 #define DMA_CCR_TCIE DMA_CCR_TCIE_Msk /*!< Transfer complete interrupt enable */
AnnaBridge 189:f392fc9709a3 7412 #define DMA_CCR_HTIE_Pos (2U)
AnnaBridge 189:f392fc9709a3 7413 #define DMA_CCR_HTIE_Msk (0x1U << DMA_CCR_HTIE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 7414 #define DMA_CCR_HTIE DMA_CCR_HTIE_Msk /*!< Half Transfer interrupt enable */
AnnaBridge 189:f392fc9709a3 7415 #define DMA_CCR_TEIE_Pos (3U)
AnnaBridge 189:f392fc9709a3 7416 #define DMA_CCR_TEIE_Msk (0x1U << DMA_CCR_TEIE_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 7417 #define DMA_CCR_TEIE DMA_CCR_TEIE_Msk /*!< Transfer error interrupt enable */
AnnaBridge 189:f392fc9709a3 7418 #define DMA_CCR_DIR_Pos (4U)
AnnaBridge 189:f392fc9709a3 7419 #define DMA_CCR_DIR_Msk (0x1U << DMA_CCR_DIR_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 7420 #define DMA_CCR_DIR DMA_CCR_DIR_Msk /*!< Data transfer direction */
AnnaBridge 189:f392fc9709a3 7421 #define DMA_CCR_CIRC_Pos (5U)
AnnaBridge 189:f392fc9709a3 7422 #define DMA_CCR_CIRC_Msk (0x1U << DMA_CCR_CIRC_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 7423 #define DMA_CCR_CIRC DMA_CCR_CIRC_Msk /*!< Circular mode */
AnnaBridge 189:f392fc9709a3 7424 #define DMA_CCR_PINC_Pos (6U)
AnnaBridge 189:f392fc9709a3 7425 #define DMA_CCR_PINC_Msk (0x1U << DMA_CCR_PINC_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 7426 #define DMA_CCR_PINC DMA_CCR_PINC_Msk /*!< Peripheral increment mode */
AnnaBridge 189:f392fc9709a3 7427 #define DMA_CCR_MINC_Pos (7U)
AnnaBridge 189:f392fc9709a3 7428 #define DMA_CCR_MINC_Msk (0x1U << DMA_CCR_MINC_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 7429 #define DMA_CCR_MINC DMA_CCR_MINC_Msk /*!< Memory increment mode */
AnnaBridge 189:f392fc9709a3 7430
AnnaBridge 189:f392fc9709a3 7431 #define DMA_CCR_PSIZE_Pos (8U)
AnnaBridge 189:f392fc9709a3 7432 #define DMA_CCR_PSIZE_Msk (0x3U << DMA_CCR_PSIZE_Pos) /*!< 0x00000300 */
AnnaBridge 189:f392fc9709a3 7433 #define DMA_CCR_PSIZE DMA_CCR_PSIZE_Msk /*!< PSIZE[1:0] bits (Peripheral size) */
AnnaBridge 189:f392fc9709a3 7434 #define DMA_CCR_PSIZE_0 (0x1U << DMA_CCR_PSIZE_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 7435 #define DMA_CCR_PSIZE_1 (0x2U << DMA_CCR_PSIZE_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 7436
AnnaBridge 189:f392fc9709a3 7437 #define DMA_CCR_MSIZE_Pos (10U)
AnnaBridge 189:f392fc9709a3 7438 #define DMA_CCR_MSIZE_Msk (0x3U << DMA_CCR_MSIZE_Pos) /*!< 0x00000C00 */
AnnaBridge 189:f392fc9709a3 7439 #define DMA_CCR_MSIZE DMA_CCR_MSIZE_Msk /*!< MSIZE[1:0] bits (Memory size) */
AnnaBridge 189:f392fc9709a3 7440 #define DMA_CCR_MSIZE_0 (0x1U << DMA_CCR_MSIZE_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 7441 #define DMA_CCR_MSIZE_1 (0x2U << DMA_CCR_MSIZE_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 7442
AnnaBridge 189:f392fc9709a3 7443 #define DMA_CCR_PL_Pos (12U)
AnnaBridge 189:f392fc9709a3 7444 #define DMA_CCR_PL_Msk (0x3U << DMA_CCR_PL_Pos) /*!< 0x00003000 */
AnnaBridge 189:f392fc9709a3 7445 #define DMA_CCR_PL DMA_CCR_PL_Msk /*!< PL[1:0] bits(Channel Priority level)*/
AnnaBridge 189:f392fc9709a3 7446 #define DMA_CCR_PL_0 (0x1U << DMA_CCR_PL_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 7447 #define DMA_CCR_PL_1 (0x2U << DMA_CCR_PL_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 7448
AnnaBridge 189:f392fc9709a3 7449 #define DMA_CCR_MEM2MEM_Pos (14U)
AnnaBridge 189:f392fc9709a3 7450 #define DMA_CCR_MEM2MEM_Msk (0x1U << DMA_CCR_MEM2MEM_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 7451 #define DMA_CCR_MEM2MEM DMA_CCR_MEM2MEM_Msk /*!< Memory to memory mode */
AnnaBridge 189:f392fc9709a3 7452
AnnaBridge 189:f392fc9709a3 7453 /****************** Bit definition for DMA_CNDTR register *******************/
AnnaBridge 189:f392fc9709a3 7454 #define DMA_CNDTR_NDT_Pos (0U)
AnnaBridge 189:f392fc9709a3 7455 #define DMA_CNDTR_NDT_Msk (0xFFFFU << DMA_CNDTR_NDT_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 7456 #define DMA_CNDTR_NDT DMA_CNDTR_NDT_Msk /*!< Number of data to Transfer */
AnnaBridge 189:f392fc9709a3 7457
AnnaBridge 189:f392fc9709a3 7458 /****************** Bit definition for DMA_CPAR register ********************/
AnnaBridge 189:f392fc9709a3 7459 #define DMA_CPAR_PA_Pos (0U)
AnnaBridge 189:f392fc9709a3 7460 #define DMA_CPAR_PA_Msk (0xFFFFFFFFU << DMA_CPAR_PA_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 7461 #define DMA_CPAR_PA DMA_CPAR_PA_Msk /*!< Peripheral Address */
AnnaBridge 189:f392fc9709a3 7462
AnnaBridge 189:f392fc9709a3 7463 /****************** Bit definition for DMA_CMAR register ********************/
AnnaBridge 189:f392fc9709a3 7464 #define DMA_CMAR_MA_Pos (0U)
AnnaBridge 189:f392fc9709a3 7465 #define DMA_CMAR_MA_Msk (0xFFFFFFFFU << DMA_CMAR_MA_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 7466 #define DMA_CMAR_MA DMA_CMAR_MA_Msk /*!< Memory Address */
AnnaBridge 189:f392fc9709a3 7467
AnnaBridge 189:f392fc9709a3 7468
AnnaBridge 189:f392fc9709a3 7469 /******************* Bit definition for DMA_CSELR register *******************/
AnnaBridge 189:f392fc9709a3 7470 #define DMA_CSELR_C1S_Pos (0U)
AnnaBridge 189:f392fc9709a3 7471 #define DMA_CSELR_C1S_Msk (0xFU << DMA_CSELR_C1S_Pos) /*!< 0x0000000F */
AnnaBridge 189:f392fc9709a3 7472 #define DMA_CSELR_C1S DMA_CSELR_C1S_Msk /*!< Channel 1 Selection */
AnnaBridge 189:f392fc9709a3 7473 #define DMA_CSELR_C2S_Pos (4U)
AnnaBridge 189:f392fc9709a3 7474 #define DMA_CSELR_C2S_Msk (0xFU << DMA_CSELR_C2S_Pos) /*!< 0x000000F0 */
AnnaBridge 189:f392fc9709a3 7475 #define DMA_CSELR_C2S DMA_CSELR_C2S_Msk /*!< Channel 2 Selection */
AnnaBridge 189:f392fc9709a3 7476 #define DMA_CSELR_C3S_Pos (8U)
AnnaBridge 189:f392fc9709a3 7477 #define DMA_CSELR_C3S_Msk (0xFU << DMA_CSELR_C3S_Pos) /*!< 0x00000F00 */
AnnaBridge 189:f392fc9709a3 7478 #define DMA_CSELR_C3S DMA_CSELR_C3S_Msk /*!< Channel 3 Selection */
AnnaBridge 189:f392fc9709a3 7479 #define DMA_CSELR_C4S_Pos (12U)
AnnaBridge 189:f392fc9709a3 7480 #define DMA_CSELR_C4S_Msk (0xFU << DMA_CSELR_C4S_Pos) /*!< 0x0000F000 */
AnnaBridge 189:f392fc9709a3 7481 #define DMA_CSELR_C4S DMA_CSELR_C4S_Msk /*!< Channel 4 Selection */
AnnaBridge 189:f392fc9709a3 7482 #define DMA_CSELR_C5S_Pos (16U)
AnnaBridge 189:f392fc9709a3 7483 #define DMA_CSELR_C5S_Msk (0xFU << DMA_CSELR_C5S_Pos) /*!< 0x000F0000 */
AnnaBridge 189:f392fc9709a3 7484 #define DMA_CSELR_C5S DMA_CSELR_C5S_Msk /*!< Channel 5 Selection */
AnnaBridge 189:f392fc9709a3 7485 #define DMA_CSELR_C6S_Pos (20U)
AnnaBridge 189:f392fc9709a3 7486 #define DMA_CSELR_C6S_Msk (0xFU << DMA_CSELR_C6S_Pos) /*!< 0x00F00000 */
AnnaBridge 189:f392fc9709a3 7487 #define DMA_CSELR_C6S DMA_CSELR_C6S_Msk /*!< Channel 6 Selection */
AnnaBridge 189:f392fc9709a3 7488 #define DMA_CSELR_C7S_Pos (24U)
AnnaBridge 189:f392fc9709a3 7489 #define DMA_CSELR_C7S_Msk (0xFU << DMA_CSELR_C7S_Pos) /*!< 0x0F000000 */
AnnaBridge 189:f392fc9709a3 7490 #define DMA_CSELR_C7S DMA_CSELR_C7S_Msk /*!< Channel 7 Selection */
AnnaBridge 189:f392fc9709a3 7491
AnnaBridge 189:f392fc9709a3 7492 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 7493 /* */
AnnaBridge 189:f392fc9709a3 7494 /* AHB Master DMA2D Controller (DMA2D) */
AnnaBridge 189:f392fc9709a3 7495 /* */
AnnaBridge 189:f392fc9709a3 7496 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 7497
AnnaBridge 189:f392fc9709a3 7498 /******************** Bit definition for DMA2D_CR register ******************/
AnnaBridge 189:f392fc9709a3 7499
AnnaBridge 189:f392fc9709a3 7500 #define DMA2D_CR_START_Pos (0U)
AnnaBridge 189:f392fc9709a3 7501 #define DMA2D_CR_START_Msk (0x1U << DMA2D_CR_START_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 7502 #define DMA2D_CR_START DMA2D_CR_START_Msk /*!< Start transfer */
AnnaBridge 189:f392fc9709a3 7503 #define DMA2D_CR_SUSP_Pos (1U)
AnnaBridge 189:f392fc9709a3 7504 #define DMA2D_CR_SUSP_Msk (0x1U << DMA2D_CR_SUSP_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 7505 #define DMA2D_CR_SUSP DMA2D_CR_SUSP_Msk /*!< Suspend transfer */
AnnaBridge 189:f392fc9709a3 7506 #define DMA2D_CR_ABORT_Pos (2U)
AnnaBridge 189:f392fc9709a3 7507 #define DMA2D_CR_ABORT_Msk (0x1U << DMA2D_CR_ABORT_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 7508 #define DMA2D_CR_ABORT DMA2D_CR_ABORT_Msk /*!< Abort transfer */
AnnaBridge 189:f392fc9709a3 7509 #define DMA2D_CR_TEIE_Pos (8U)
AnnaBridge 189:f392fc9709a3 7510 #define DMA2D_CR_TEIE_Msk (0x1U << DMA2D_CR_TEIE_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 7511 #define DMA2D_CR_TEIE DMA2D_CR_TEIE_Msk /*!< Transfer Error Interrupt Enable */
AnnaBridge 189:f392fc9709a3 7512 #define DMA2D_CR_TCIE_Pos (9U)
AnnaBridge 189:f392fc9709a3 7513 #define DMA2D_CR_TCIE_Msk (0x1U << DMA2D_CR_TCIE_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 7514 #define DMA2D_CR_TCIE DMA2D_CR_TCIE_Msk /*!< Transfer Complete Interrupt Enable */
AnnaBridge 189:f392fc9709a3 7515 #define DMA2D_CR_TWIE_Pos (10U)
AnnaBridge 189:f392fc9709a3 7516 #define DMA2D_CR_TWIE_Msk (0x1U << DMA2D_CR_TWIE_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 7517 #define DMA2D_CR_TWIE DMA2D_CR_TWIE_Msk /*!< Transfer Watermark Interrupt Enable */
AnnaBridge 189:f392fc9709a3 7518 #define DMA2D_CR_CAEIE_Pos (11U)
AnnaBridge 189:f392fc9709a3 7519 #define DMA2D_CR_CAEIE_Msk (0x1U << DMA2D_CR_CAEIE_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 7520 #define DMA2D_CR_CAEIE DMA2D_CR_CAEIE_Msk /*!< CLUT Access Error Interrupt Enable */
AnnaBridge 189:f392fc9709a3 7521 #define DMA2D_CR_CTCIE_Pos (12U)
AnnaBridge 189:f392fc9709a3 7522 #define DMA2D_CR_CTCIE_Msk (0x1U << DMA2D_CR_CTCIE_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 7523 #define DMA2D_CR_CTCIE DMA2D_CR_CTCIE_Msk /*!< CLUT Transfer Complete Interrupt Enable */
AnnaBridge 189:f392fc9709a3 7524 #define DMA2D_CR_CEIE_Pos (13U)
AnnaBridge 189:f392fc9709a3 7525 #define DMA2D_CR_CEIE_Msk (0x1U << DMA2D_CR_CEIE_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 7526 #define DMA2D_CR_CEIE DMA2D_CR_CEIE_Msk /*!< Configuration Error Interrupt Enable */
AnnaBridge 189:f392fc9709a3 7527 #define DMA2D_CR_MODE_Pos (16U)
AnnaBridge 189:f392fc9709a3 7528 #define DMA2D_CR_MODE_Msk (0x3U << DMA2D_CR_MODE_Pos) /*!< 0x00030000 */
AnnaBridge 189:f392fc9709a3 7529 #define DMA2D_CR_MODE DMA2D_CR_MODE_Msk /*!< DMA2D Mode[1:0] */
AnnaBridge 189:f392fc9709a3 7530 #define DMA2D_CR_MODE_0 (0x1U << DMA2D_CR_MODE_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 7531 #define DMA2D_CR_MODE_1 (0x2U << DMA2D_CR_MODE_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 7532
AnnaBridge 189:f392fc9709a3 7533 /******************** Bit definition for DMA2D_ISR register *****************/
AnnaBridge 189:f392fc9709a3 7534
AnnaBridge 189:f392fc9709a3 7535 #define DMA2D_ISR_TEIF_Pos (0U)
AnnaBridge 189:f392fc9709a3 7536 #define DMA2D_ISR_TEIF_Msk (0x1U << DMA2D_ISR_TEIF_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 7537 #define DMA2D_ISR_TEIF DMA2D_ISR_TEIF_Msk /*!< Transfer Error Interrupt Flag */
AnnaBridge 189:f392fc9709a3 7538 #define DMA2D_ISR_TCIF_Pos (1U)
AnnaBridge 189:f392fc9709a3 7539 #define DMA2D_ISR_TCIF_Msk (0x1U << DMA2D_ISR_TCIF_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 7540 #define DMA2D_ISR_TCIF DMA2D_ISR_TCIF_Msk /*!< Transfer Complete Interrupt Flag */
AnnaBridge 189:f392fc9709a3 7541 #define DMA2D_ISR_TWIF_Pos (2U)
AnnaBridge 189:f392fc9709a3 7542 #define DMA2D_ISR_TWIF_Msk (0x1U << DMA2D_ISR_TWIF_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 7543 #define DMA2D_ISR_TWIF DMA2D_ISR_TWIF_Msk /*!< Transfer Watermark Interrupt Flag */
AnnaBridge 189:f392fc9709a3 7544 #define DMA2D_ISR_CAEIF_Pos (3U)
AnnaBridge 189:f392fc9709a3 7545 #define DMA2D_ISR_CAEIF_Msk (0x1U << DMA2D_ISR_CAEIF_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 7546 #define DMA2D_ISR_CAEIF DMA2D_ISR_CAEIF_Msk /*!< CLUT Access Error Interrupt Flag */
AnnaBridge 189:f392fc9709a3 7547 #define DMA2D_ISR_CTCIF_Pos (4U)
AnnaBridge 189:f392fc9709a3 7548 #define DMA2D_ISR_CTCIF_Msk (0x1U << DMA2D_ISR_CTCIF_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 7549 #define DMA2D_ISR_CTCIF DMA2D_ISR_CTCIF_Msk /*!< CLUT Transfer Complete Interrupt Flag */
AnnaBridge 189:f392fc9709a3 7550 #define DMA2D_ISR_CEIF_Pos (5U)
AnnaBridge 189:f392fc9709a3 7551 #define DMA2D_ISR_CEIF_Msk (0x1U << DMA2D_ISR_CEIF_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 7552 #define DMA2D_ISR_CEIF DMA2D_ISR_CEIF_Msk /*!< Configuration Error Interrupt Flag */
AnnaBridge 189:f392fc9709a3 7553
AnnaBridge 189:f392fc9709a3 7554 /******************** Bit definition for DMA2D_IFCR register ****************/
AnnaBridge 189:f392fc9709a3 7555
AnnaBridge 189:f392fc9709a3 7556 #define DMA2D_IFCR_CTEIF_Pos (0U)
AnnaBridge 189:f392fc9709a3 7557 #define DMA2D_IFCR_CTEIF_Msk (0x1U << DMA2D_IFCR_CTEIF_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 7558 #define DMA2D_IFCR_CTEIF DMA2D_IFCR_CTEIF_Msk /*!< Clears Transfer Error Interrupt Flag */
AnnaBridge 189:f392fc9709a3 7559 #define DMA2D_IFCR_CTCIF_Pos (1U)
AnnaBridge 189:f392fc9709a3 7560 #define DMA2D_IFCR_CTCIF_Msk (0x1U << DMA2D_IFCR_CTCIF_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 7561 #define DMA2D_IFCR_CTCIF DMA2D_IFCR_CTCIF_Msk /*!< Clears Transfer Complete Interrupt Flag */
AnnaBridge 189:f392fc9709a3 7562 #define DMA2D_IFCR_CTWIF_Pos (2U)
AnnaBridge 189:f392fc9709a3 7563 #define DMA2D_IFCR_CTWIF_Msk (0x1U << DMA2D_IFCR_CTWIF_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 7564 #define DMA2D_IFCR_CTWIF DMA2D_IFCR_CTWIF_Msk /*!< Clears Transfer Watermark Interrupt Flag */
AnnaBridge 189:f392fc9709a3 7565 #define DMA2D_IFCR_CAECIF_Pos (3U)
AnnaBridge 189:f392fc9709a3 7566 #define DMA2D_IFCR_CAECIF_Msk (0x1U << DMA2D_IFCR_CAECIF_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 7567 #define DMA2D_IFCR_CAECIF DMA2D_IFCR_CAECIF_Msk /*!< Clears CLUT Access Error Interrupt Flag */
AnnaBridge 189:f392fc9709a3 7568 #define DMA2D_IFCR_CCTCIF_Pos (4U)
AnnaBridge 189:f392fc9709a3 7569 #define DMA2D_IFCR_CCTCIF_Msk (0x1U << DMA2D_IFCR_CCTCIF_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 7570 #define DMA2D_IFCR_CCTCIF DMA2D_IFCR_CCTCIF_Msk /*!< Clears CLUT Transfer Complete Interrupt Flag */
AnnaBridge 189:f392fc9709a3 7571 #define DMA2D_IFCR_CCEIF_Pos (5U)
AnnaBridge 189:f392fc9709a3 7572 #define DMA2D_IFCR_CCEIF_Msk (0x1U << DMA2D_IFCR_CCEIF_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 7573 #define DMA2D_IFCR_CCEIF DMA2D_IFCR_CCEIF_Msk /*!< Clears Configuration Error Interrupt Flag */
AnnaBridge 189:f392fc9709a3 7574
AnnaBridge 189:f392fc9709a3 7575 /******************** Bit definition for DMA2D_FGMAR register ***************/
AnnaBridge 189:f392fc9709a3 7576
AnnaBridge 189:f392fc9709a3 7577 #define DMA2D_FGMAR_MA_Pos (0U)
AnnaBridge 189:f392fc9709a3 7578 #define DMA2D_FGMAR_MA_Msk (0xFFFFFFFFU << DMA2D_FGMAR_MA_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 7579 #define DMA2D_FGMAR_MA DMA2D_FGMAR_MA_Msk /*!< Memory Address */
AnnaBridge 189:f392fc9709a3 7580
AnnaBridge 189:f392fc9709a3 7581 /******************** Bit definition for DMA2D_FGOR register ****************/
AnnaBridge 189:f392fc9709a3 7582
AnnaBridge 189:f392fc9709a3 7583 #define DMA2D_FGOR_LO_Pos (0U)
AnnaBridge 189:f392fc9709a3 7584 #define DMA2D_FGOR_LO_Msk (0x3FFFU << DMA2D_FGOR_LO_Pos) /*!< 0x00003FFF */
AnnaBridge 189:f392fc9709a3 7585 #define DMA2D_FGOR_LO DMA2D_FGOR_LO_Msk /*!< Line Offset */
AnnaBridge 189:f392fc9709a3 7586
AnnaBridge 189:f392fc9709a3 7587 /******************** Bit definition for DMA2D_BGMAR register ***************/
AnnaBridge 189:f392fc9709a3 7588
AnnaBridge 189:f392fc9709a3 7589 #define DMA2D_BGMAR_MA_Pos (0U)
AnnaBridge 189:f392fc9709a3 7590 #define DMA2D_BGMAR_MA_Msk (0xFFFFFFFFU << DMA2D_BGMAR_MA_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 7591 #define DMA2D_BGMAR_MA DMA2D_BGMAR_MA_Msk /*!< Memory Address */
AnnaBridge 189:f392fc9709a3 7592
AnnaBridge 189:f392fc9709a3 7593 /******************** Bit definition for DMA2D_BGOR register ****************/
AnnaBridge 189:f392fc9709a3 7594
AnnaBridge 189:f392fc9709a3 7595 #define DMA2D_BGOR_LO_Pos (0U)
AnnaBridge 189:f392fc9709a3 7596 #define DMA2D_BGOR_LO_Msk (0x3FFFU << DMA2D_BGOR_LO_Pos) /*!< 0x00003FFF */
AnnaBridge 189:f392fc9709a3 7597 #define DMA2D_BGOR_LO DMA2D_BGOR_LO_Msk /*!< Line Offset */
AnnaBridge 189:f392fc9709a3 7598
AnnaBridge 189:f392fc9709a3 7599 /******************** Bit definition for DMA2D_FGPFCCR register *************/
AnnaBridge 189:f392fc9709a3 7600
AnnaBridge 189:f392fc9709a3 7601 #define DMA2D_FGPFCCR_CM_Pos (0U)
AnnaBridge 189:f392fc9709a3 7602 #define DMA2D_FGPFCCR_CM_Msk (0xFU << DMA2D_FGPFCCR_CM_Pos) /*!< 0x0000000F */
AnnaBridge 189:f392fc9709a3 7603 #define DMA2D_FGPFCCR_CM DMA2D_FGPFCCR_CM_Msk /*!< Input color mode CM[3:0] */
AnnaBridge 189:f392fc9709a3 7604 #define DMA2D_FGPFCCR_CM_0 (0x1U << DMA2D_FGPFCCR_CM_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 7605 #define DMA2D_FGPFCCR_CM_1 (0x2U << DMA2D_FGPFCCR_CM_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 7606 #define DMA2D_FGPFCCR_CM_2 (0x4U << DMA2D_FGPFCCR_CM_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 7607 #define DMA2D_FGPFCCR_CM_3 (0x8U << DMA2D_FGPFCCR_CM_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 7608 #define DMA2D_FGPFCCR_CCM_Pos (4U)
AnnaBridge 189:f392fc9709a3 7609 #define DMA2D_FGPFCCR_CCM_Msk (0x1U << DMA2D_FGPFCCR_CCM_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 7610 #define DMA2D_FGPFCCR_CCM DMA2D_FGPFCCR_CCM_Msk /*!< CLUT Color mode */
AnnaBridge 189:f392fc9709a3 7611 #define DMA2D_FGPFCCR_START_Pos (5U)
AnnaBridge 189:f392fc9709a3 7612 #define DMA2D_FGPFCCR_START_Msk (0x1U << DMA2D_FGPFCCR_START_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 7613 #define DMA2D_FGPFCCR_START DMA2D_FGPFCCR_START_Msk /*!< Start */
AnnaBridge 189:f392fc9709a3 7614 #define DMA2D_FGPFCCR_CS_Pos (8U)
AnnaBridge 189:f392fc9709a3 7615 #define DMA2D_FGPFCCR_CS_Msk (0xFFU << DMA2D_FGPFCCR_CS_Pos) /*!< 0x0000FF00 */
AnnaBridge 189:f392fc9709a3 7616 #define DMA2D_FGPFCCR_CS DMA2D_FGPFCCR_CS_Msk /*!< CLUT size */
AnnaBridge 189:f392fc9709a3 7617 #define DMA2D_FGPFCCR_AM_Pos (16U)
AnnaBridge 189:f392fc9709a3 7618 #define DMA2D_FGPFCCR_AM_Msk (0x3U << DMA2D_FGPFCCR_AM_Pos) /*!< 0x00030000 */
AnnaBridge 189:f392fc9709a3 7619 #define DMA2D_FGPFCCR_AM DMA2D_FGPFCCR_AM_Msk /*!< Alpha mode AM[1:0] */
AnnaBridge 189:f392fc9709a3 7620 #define DMA2D_FGPFCCR_AM_0 (0x1U << DMA2D_FGPFCCR_AM_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 7621 #define DMA2D_FGPFCCR_AM_1 (0x2U << DMA2D_FGPFCCR_AM_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 7622 #define DMA2D_FGPFCCR_AI_Pos (20U)
AnnaBridge 189:f392fc9709a3 7623 #define DMA2D_FGPFCCR_AI_Msk (0x1U << DMA2D_FGPFCCR_AI_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 7624 #define DMA2D_FGPFCCR_AI DMA2D_FGPFCCR_AI_Msk /*!< Alpha Inverted */
AnnaBridge 189:f392fc9709a3 7625 #define DMA2D_FGPFCCR_RBS_Pos (21U)
AnnaBridge 189:f392fc9709a3 7626 #define DMA2D_FGPFCCR_RBS_Msk (0x1U << DMA2D_FGPFCCR_RBS_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 7627 #define DMA2D_FGPFCCR_RBS DMA2D_FGPFCCR_RBS_Msk /*!< Red Blue Swap */
AnnaBridge 189:f392fc9709a3 7628 #define DMA2D_FGPFCCR_ALPHA_Pos (24U)
AnnaBridge 189:f392fc9709a3 7629 #define DMA2D_FGPFCCR_ALPHA_Msk (0xFFU << DMA2D_FGPFCCR_ALPHA_Pos) /*!< 0xFF000000 */
AnnaBridge 189:f392fc9709a3 7630 #define DMA2D_FGPFCCR_ALPHA DMA2D_FGPFCCR_ALPHA_Msk /*!< Alpha value */
AnnaBridge 189:f392fc9709a3 7631
AnnaBridge 189:f392fc9709a3 7632 /******************** Bit definition for DMA2D_FGCOLR register **************/
AnnaBridge 189:f392fc9709a3 7633
AnnaBridge 189:f392fc9709a3 7634 #define DMA2D_FGCOLR_BLUE_Pos (0U)
AnnaBridge 189:f392fc9709a3 7635 #define DMA2D_FGCOLR_BLUE_Msk (0xFFU << DMA2D_FGCOLR_BLUE_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 7636 #define DMA2D_FGCOLR_BLUE DMA2D_FGCOLR_BLUE_Msk /*!< Blue Value */
AnnaBridge 189:f392fc9709a3 7637 #define DMA2D_FGCOLR_GREEN_Pos (8U)
AnnaBridge 189:f392fc9709a3 7638 #define DMA2D_FGCOLR_GREEN_Msk (0xFFU << DMA2D_FGCOLR_GREEN_Pos) /*!< 0x0000FF00 */
AnnaBridge 189:f392fc9709a3 7639 #define DMA2D_FGCOLR_GREEN DMA2D_FGCOLR_GREEN_Msk /*!< Green Value */
AnnaBridge 189:f392fc9709a3 7640 #define DMA2D_FGCOLR_RED_Pos (16U)
AnnaBridge 189:f392fc9709a3 7641 #define DMA2D_FGCOLR_RED_Msk (0xFFU << DMA2D_FGCOLR_RED_Pos) /*!< 0x00FF0000 */
AnnaBridge 189:f392fc9709a3 7642 #define DMA2D_FGCOLR_RED DMA2D_FGCOLR_RED_Msk /*!< Red Value */
AnnaBridge 189:f392fc9709a3 7643
AnnaBridge 189:f392fc9709a3 7644 /******************** Bit definition for DMA2D_BGPFCCR register *************/
AnnaBridge 189:f392fc9709a3 7645
AnnaBridge 189:f392fc9709a3 7646 #define DMA2D_BGPFCCR_CM_Pos (0U)
AnnaBridge 189:f392fc9709a3 7647 #define DMA2D_BGPFCCR_CM_Msk (0xFU << DMA2D_BGPFCCR_CM_Pos) /*!< 0x0000000F */
AnnaBridge 189:f392fc9709a3 7648 #define DMA2D_BGPFCCR_CM DMA2D_BGPFCCR_CM_Msk /*!< Input color mode CM[3:0] */
AnnaBridge 189:f392fc9709a3 7649 #define DMA2D_BGPFCCR_CM_0 (0x1U << DMA2D_BGPFCCR_CM_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 7650 #define DMA2D_BGPFCCR_CM_1 (0x2U << DMA2D_BGPFCCR_CM_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 7651 #define DMA2D_BGPFCCR_CM_2 (0x4U << DMA2D_BGPFCCR_CM_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 7652 #define DMA2D_BGPFCCR_CM_3 (0x8U << DMA2D_BGPFCCR_CM_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 7653 #define DMA2D_BGPFCCR_CCM_Pos (4U)
AnnaBridge 189:f392fc9709a3 7654 #define DMA2D_BGPFCCR_CCM_Msk (0x1U << DMA2D_BGPFCCR_CCM_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 7655 #define DMA2D_BGPFCCR_CCM DMA2D_BGPFCCR_CCM_Msk /*!< CLUT Color mode */
AnnaBridge 189:f392fc9709a3 7656 #define DMA2D_BGPFCCR_START_Pos (5U)
AnnaBridge 189:f392fc9709a3 7657 #define DMA2D_BGPFCCR_START_Msk (0x1U << DMA2D_BGPFCCR_START_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 7658 #define DMA2D_BGPFCCR_START DMA2D_BGPFCCR_START_Msk /*!< Start */
AnnaBridge 189:f392fc9709a3 7659 #define DMA2D_BGPFCCR_CS_Pos (8U)
AnnaBridge 189:f392fc9709a3 7660 #define DMA2D_BGPFCCR_CS_Msk (0xFFU << DMA2D_BGPFCCR_CS_Pos) /*!< 0x0000FF00 */
AnnaBridge 189:f392fc9709a3 7661 #define DMA2D_BGPFCCR_CS DMA2D_BGPFCCR_CS_Msk /*!< CLUT size */
AnnaBridge 189:f392fc9709a3 7662 #define DMA2D_BGPFCCR_AM_Pos (16U)
AnnaBridge 189:f392fc9709a3 7663 #define DMA2D_BGPFCCR_AM_Msk (0x3U << DMA2D_BGPFCCR_AM_Pos) /*!< 0x00030000 */
AnnaBridge 189:f392fc9709a3 7664 #define DMA2D_BGPFCCR_AM DMA2D_BGPFCCR_AM_Msk /*!< Alpha mode AM[1:0] */
AnnaBridge 189:f392fc9709a3 7665 #define DMA2D_BGPFCCR_AM_0 (0x1U << DMA2D_BGPFCCR_AM_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 7666 #define DMA2D_BGPFCCR_AM_1 (0x2U << DMA2D_BGPFCCR_AM_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 7667 #define DMA2D_BGPFCCR_AI_Pos (20U)
AnnaBridge 189:f392fc9709a3 7668 #define DMA2D_BGPFCCR_AI_Msk (0x1U << DMA2D_BGPFCCR_AI_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 7669 #define DMA2D_BGPFCCR_AI DMA2D_BGPFCCR_AI_Msk /*!< Alpha Inverted */
AnnaBridge 189:f392fc9709a3 7670 #define DMA2D_BGPFCCR_RBS_Pos (21U)
AnnaBridge 189:f392fc9709a3 7671 #define DMA2D_BGPFCCR_RBS_Msk (0x1U << DMA2D_BGPFCCR_RBS_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 7672 #define DMA2D_BGPFCCR_RBS DMA2D_BGPFCCR_RBS_Msk /*!< Red Blue Swap */
AnnaBridge 189:f392fc9709a3 7673 #define DMA2D_BGPFCCR_ALPHA_Pos (24U)
AnnaBridge 189:f392fc9709a3 7674 #define DMA2D_BGPFCCR_ALPHA_Msk (0xFFU << DMA2D_BGPFCCR_ALPHA_Pos) /*!< 0xFF000000 */
AnnaBridge 189:f392fc9709a3 7675 #define DMA2D_BGPFCCR_ALPHA DMA2D_BGPFCCR_ALPHA_Msk /*!< Alpha value */
AnnaBridge 189:f392fc9709a3 7676
AnnaBridge 189:f392fc9709a3 7677 /******************** Bit definition for DMA2D_BGCOLR register **************/
AnnaBridge 189:f392fc9709a3 7678
AnnaBridge 189:f392fc9709a3 7679 #define DMA2D_BGCOLR_BLUE_Pos (0U)
AnnaBridge 189:f392fc9709a3 7680 #define DMA2D_BGCOLR_BLUE_Msk (0xFFU << DMA2D_BGCOLR_BLUE_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 7681 #define DMA2D_BGCOLR_BLUE DMA2D_BGCOLR_BLUE_Msk /*!< Blue Value */
AnnaBridge 189:f392fc9709a3 7682 #define DMA2D_BGCOLR_GREEN_Pos (8U)
AnnaBridge 189:f392fc9709a3 7683 #define DMA2D_BGCOLR_GREEN_Msk (0xFFU << DMA2D_BGCOLR_GREEN_Pos) /*!< 0x0000FF00 */
AnnaBridge 189:f392fc9709a3 7684 #define DMA2D_BGCOLR_GREEN DMA2D_BGCOLR_GREEN_Msk /*!< Green Value */
AnnaBridge 189:f392fc9709a3 7685 #define DMA2D_BGCOLR_RED_Pos (16U)
AnnaBridge 189:f392fc9709a3 7686 #define DMA2D_BGCOLR_RED_Msk (0xFFU << DMA2D_BGCOLR_RED_Pos) /*!< 0x00FF0000 */
AnnaBridge 189:f392fc9709a3 7687 #define DMA2D_BGCOLR_RED DMA2D_BGCOLR_RED_Msk /*!< Red Value */
AnnaBridge 189:f392fc9709a3 7688
AnnaBridge 189:f392fc9709a3 7689 /******************** Bit definition for DMA2D_FGCMAR register **************/
AnnaBridge 189:f392fc9709a3 7690
AnnaBridge 189:f392fc9709a3 7691 #define DMA2D_FGCMAR_MA_Pos (0U)
AnnaBridge 189:f392fc9709a3 7692 #define DMA2D_FGCMAR_MA_Msk (0xFFFFFFFFU << DMA2D_FGCMAR_MA_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 7693 #define DMA2D_FGCMAR_MA DMA2D_FGCMAR_MA_Msk /*!< Memory Address */
AnnaBridge 189:f392fc9709a3 7694
AnnaBridge 189:f392fc9709a3 7695 /******************** Bit definition for DMA2D_BGCMAR register **************/
AnnaBridge 189:f392fc9709a3 7696
AnnaBridge 189:f392fc9709a3 7697 #define DMA2D_BGCMAR_MA_Pos (0U)
AnnaBridge 189:f392fc9709a3 7698 #define DMA2D_BGCMAR_MA_Msk (0xFFFFFFFFU << DMA2D_BGCMAR_MA_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 7699 #define DMA2D_BGCMAR_MA DMA2D_BGCMAR_MA_Msk /*!< Memory Address */
AnnaBridge 189:f392fc9709a3 7700
AnnaBridge 189:f392fc9709a3 7701 /******************** Bit definition for DMA2D_OPFCCR register **************/
AnnaBridge 189:f392fc9709a3 7702
AnnaBridge 189:f392fc9709a3 7703 #define DMA2D_OPFCCR_CM_Pos (0U)
AnnaBridge 189:f392fc9709a3 7704 #define DMA2D_OPFCCR_CM_Msk (0x7U << DMA2D_OPFCCR_CM_Pos) /*!< 0x00000007 */
AnnaBridge 189:f392fc9709a3 7705 #define DMA2D_OPFCCR_CM DMA2D_OPFCCR_CM_Msk /*!< Color mode CM[2:0] */
AnnaBridge 189:f392fc9709a3 7706 #define DMA2D_OPFCCR_CM_0 (0x1U << DMA2D_OPFCCR_CM_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 7707 #define DMA2D_OPFCCR_CM_1 (0x2U << DMA2D_OPFCCR_CM_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 7708 #define DMA2D_OPFCCR_CM_2 (0x4U << DMA2D_OPFCCR_CM_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 7709 #define DMA2D_OPFCCR_AI_Pos (20U)
AnnaBridge 189:f392fc9709a3 7710 #define DMA2D_OPFCCR_AI_Msk (0x1U << DMA2D_OPFCCR_AI_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 7711 #define DMA2D_OPFCCR_AI DMA2D_OPFCCR_AI_Msk /*!< Alpha Inverted */
AnnaBridge 189:f392fc9709a3 7712 #define DMA2D_OPFCCR_RBS_Pos (21U)
AnnaBridge 189:f392fc9709a3 7713 #define DMA2D_OPFCCR_RBS_Msk (0x1U << DMA2D_OPFCCR_RBS_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 7714 #define DMA2D_OPFCCR_RBS DMA2D_OPFCCR_RBS_Msk /*!< Red Blue Swap */
AnnaBridge 189:f392fc9709a3 7715
AnnaBridge 189:f392fc9709a3 7716 /******************** Bit definition for DMA2D_OCOLR register ***************/
AnnaBridge 189:f392fc9709a3 7717
AnnaBridge 189:f392fc9709a3 7718 /*!<Mode_ARGB8888/RGB888 */
AnnaBridge 189:f392fc9709a3 7719
AnnaBridge 189:f392fc9709a3 7720 #define DMA2D_OCOLR_BLUE_1 (0x000000FFU) /*!< Blue Value */
AnnaBridge 189:f392fc9709a3 7721 #define DMA2D_OCOLR_GREEN_1 (0x0000FF00U) /*!< Green Value */
AnnaBridge 189:f392fc9709a3 7722 #define DMA2D_OCOLR_RED_1 (0x00FF0000U) /*!< Red Value */
AnnaBridge 189:f392fc9709a3 7723 #define DMA2D_OCOLR_ALPHA_1 (0xFF000000U) /*!< Alpha Channel Value */
AnnaBridge 189:f392fc9709a3 7724
AnnaBridge 189:f392fc9709a3 7725 /*!<Mode_RGB565 */
AnnaBridge 189:f392fc9709a3 7726 #define DMA2D_OCOLR_BLUE_2 (0x0000001FU) /*!< Blue Value */
AnnaBridge 189:f392fc9709a3 7727 #define DMA2D_OCOLR_GREEN_2 (0x000007E0U) /*!< Green Value */
AnnaBridge 189:f392fc9709a3 7728 #define DMA2D_OCOLR_RED_2 (0x0000F800U) /*!< Red Value */
AnnaBridge 189:f392fc9709a3 7729
AnnaBridge 189:f392fc9709a3 7730 /*!<Mode_ARGB1555 */
AnnaBridge 189:f392fc9709a3 7731 #define DMA2D_OCOLR_BLUE_3 (0x0000001FU) /*!< Blue Value */
AnnaBridge 189:f392fc9709a3 7732 #define DMA2D_OCOLR_GREEN_3 (0x000003E0U) /*!< Green Value */
AnnaBridge 189:f392fc9709a3 7733 #define DMA2D_OCOLR_RED_3 (0x00007C00U) /*!< Red Value */
AnnaBridge 189:f392fc9709a3 7734 #define DMA2D_OCOLR_ALPHA_3 (0x00008000U) /*!< Alpha Channel Value */
AnnaBridge 189:f392fc9709a3 7735
AnnaBridge 189:f392fc9709a3 7736 /*!<Mode_ARGB4444 */
AnnaBridge 189:f392fc9709a3 7737 #define DMA2D_OCOLR_BLUE_4 (0x0000000FU) /*!< Blue Value */
AnnaBridge 189:f392fc9709a3 7738 #define DMA2D_OCOLR_GREEN_4 (0x000000F0U) /*!< Green Value */
AnnaBridge 189:f392fc9709a3 7739 #define DMA2D_OCOLR_RED_4 (0x00000F00U) /*!< Red Value */
AnnaBridge 189:f392fc9709a3 7740 #define DMA2D_OCOLR_ALPHA_4 (0x0000F000U) /*!< Alpha Channel Value */
AnnaBridge 189:f392fc9709a3 7741
AnnaBridge 189:f392fc9709a3 7742 /******************** Bit definition for DMA2D_OMAR register ****************/
AnnaBridge 189:f392fc9709a3 7743
AnnaBridge 189:f392fc9709a3 7744 #define DMA2D_OMAR_MA_Pos (0U)
AnnaBridge 189:f392fc9709a3 7745 #define DMA2D_OMAR_MA_Msk (0xFFFFFFFFU << DMA2D_OMAR_MA_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 7746 #define DMA2D_OMAR_MA DMA2D_OMAR_MA_Msk /*!< Memory Address */
AnnaBridge 189:f392fc9709a3 7747
AnnaBridge 189:f392fc9709a3 7748 /******************** Bit definition for DMA2D_OOR register *****************/
AnnaBridge 189:f392fc9709a3 7749
AnnaBridge 189:f392fc9709a3 7750 #define DMA2D_OOR_LO_Pos (0U)
AnnaBridge 189:f392fc9709a3 7751 #define DMA2D_OOR_LO_Msk (0x3FFFU << DMA2D_OOR_LO_Pos) /*!< 0x00003FFF */
AnnaBridge 189:f392fc9709a3 7752 #define DMA2D_OOR_LO DMA2D_OOR_LO_Msk /*!< Line Offset */
AnnaBridge 189:f392fc9709a3 7753
AnnaBridge 189:f392fc9709a3 7754 /******************** Bit definition for DMA2D_NLR register *****************/
AnnaBridge 189:f392fc9709a3 7755
AnnaBridge 189:f392fc9709a3 7756 #define DMA2D_NLR_NL_Pos (0U)
AnnaBridge 189:f392fc9709a3 7757 #define DMA2D_NLR_NL_Msk (0xFFFFU << DMA2D_NLR_NL_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 7758 #define DMA2D_NLR_NL DMA2D_NLR_NL_Msk /*!< Number of Lines */
AnnaBridge 189:f392fc9709a3 7759 #define DMA2D_NLR_PL_Pos (16U)
AnnaBridge 189:f392fc9709a3 7760 #define DMA2D_NLR_PL_Msk (0x3FFFU << DMA2D_NLR_PL_Pos) /*!< 0x3FFF0000 */
AnnaBridge 189:f392fc9709a3 7761 #define DMA2D_NLR_PL DMA2D_NLR_PL_Msk /*!< Pixel per Lines */
AnnaBridge 189:f392fc9709a3 7762
AnnaBridge 189:f392fc9709a3 7763 /******************** Bit definition for DMA2D_LWR register *****************/
AnnaBridge 189:f392fc9709a3 7764
AnnaBridge 189:f392fc9709a3 7765 #define DMA2D_LWR_LW_Pos (0U)
AnnaBridge 189:f392fc9709a3 7766 #define DMA2D_LWR_LW_Msk (0xFFFFU << DMA2D_LWR_LW_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 7767 #define DMA2D_LWR_LW DMA2D_LWR_LW_Msk /*!< Line Watermark */
AnnaBridge 189:f392fc9709a3 7768
AnnaBridge 189:f392fc9709a3 7769 /******************** Bit definition for DMA2D_AMTCR register ***************/
AnnaBridge 189:f392fc9709a3 7770
AnnaBridge 189:f392fc9709a3 7771 #define DMA2D_AMTCR_EN_Pos (0U)
AnnaBridge 189:f392fc9709a3 7772 #define DMA2D_AMTCR_EN_Msk (0x1U << DMA2D_AMTCR_EN_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 7773 #define DMA2D_AMTCR_EN DMA2D_AMTCR_EN_Msk /*!< Enable */
AnnaBridge 189:f392fc9709a3 7774 #define DMA2D_AMTCR_DT_Pos (8U)
AnnaBridge 189:f392fc9709a3 7775 #define DMA2D_AMTCR_DT_Msk (0xFFU << DMA2D_AMTCR_DT_Pos) /*!< 0x0000FF00 */
AnnaBridge 189:f392fc9709a3 7776 #define DMA2D_AMTCR_DT DMA2D_AMTCR_DT_Msk /*!< Dead Time */
AnnaBridge 189:f392fc9709a3 7777
AnnaBridge 189:f392fc9709a3 7778 /******************** Bit definition for DMA2D_FGCLUT register **************/
AnnaBridge 189:f392fc9709a3 7779
AnnaBridge 189:f392fc9709a3 7780 /******************** Bit definition for DMA2D_BGCLUT register **************/
AnnaBridge 189:f392fc9709a3 7781
AnnaBridge 189:f392fc9709a3 7782 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 7783 /* */
AnnaBridge 189:f392fc9709a3 7784 /* External Interrupt/Event Controller */
AnnaBridge 189:f392fc9709a3 7785 /* */
AnnaBridge 189:f392fc9709a3 7786 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 7787 /******************* Bit definition for EXTI_IMR1 register ******************/
AnnaBridge 189:f392fc9709a3 7788 #define EXTI_IMR1_IM0_Pos (0U)
AnnaBridge 189:f392fc9709a3 7789 #define EXTI_IMR1_IM0_Msk (0x1U << EXTI_IMR1_IM0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 7790 #define EXTI_IMR1_IM0 EXTI_IMR1_IM0_Msk /*!< Interrupt Mask on line 0 */
AnnaBridge 189:f392fc9709a3 7791 #define EXTI_IMR1_IM1_Pos (1U)
AnnaBridge 189:f392fc9709a3 7792 #define EXTI_IMR1_IM1_Msk (0x1U << EXTI_IMR1_IM1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 7793 #define EXTI_IMR1_IM1 EXTI_IMR1_IM1_Msk /*!< Interrupt Mask on line 1 */
AnnaBridge 189:f392fc9709a3 7794 #define EXTI_IMR1_IM2_Pos (2U)
AnnaBridge 189:f392fc9709a3 7795 #define EXTI_IMR1_IM2_Msk (0x1U << EXTI_IMR1_IM2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 7796 #define EXTI_IMR1_IM2 EXTI_IMR1_IM2_Msk /*!< Interrupt Mask on line 2 */
AnnaBridge 189:f392fc9709a3 7797 #define EXTI_IMR1_IM3_Pos (3U)
AnnaBridge 189:f392fc9709a3 7798 #define EXTI_IMR1_IM3_Msk (0x1U << EXTI_IMR1_IM3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 7799 #define EXTI_IMR1_IM3 EXTI_IMR1_IM3_Msk /*!< Interrupt Mask on line 3 */
AnnaBridge 189:f392fc9709a3 7800 #define EXTI_IMR1_IM4_Pos (4U)
AnnaBridge 189:f392fc9709a3 7801 #define EXTI_IMR1_IM4_Msk (0x1U << EXTI_IMR1_IM4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 7802 #define EXTI_IMR1_IM4 EXTI_IMR1_IM4_Msk /*!< Interrupt Mask on line 4 */
AnnaBridge 189:f392fc9709a3 7803 #define EXTI_IMR1_IM5_Pos (5U)
AnnaBridge 189:f392fc9709a3 7804 #define EXTI_IMR1_IM5_Msk (0x1U << EXTI_IMR1_IM5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 7805 #define EXTI_IMR1_IM5 EXTI_IMR1_IM5_Msk /*!< Interrupt Mask on line 5 */
AnnaBridge 189:f392fc9709a3 7806 #define EXTI_IMR1_IM6_Pos (6U)
AnnaBridge 189:f392fc9709a3 7807 #define EXTI_IMR1_IM6_Msk (0x1U << EXTI_IMR1_IM6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 7808 #define EXTI_IMR1_IM6 EXTI_IMR1_IM6_Msk /*!< Interrupt Mask on line 6 */
AnnaBridge 189:f392fc9709a3 7809 #define EXTI_IMR1_IM7_Pos (7U)
AnnaBridge 189:f392fc9709a3 7810 #define EXTI_IMR1_IM7_Msk (0x1U << EXTI_IMR1_IM7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 7811 #define EXTI_IMR1_IM7 EXTI_IMR1_IM7_Msk /*!< Interrupt Mask on line 7 */
AnnaBridge 189:f392fc9709a3 7812 #define EXTI_IMR1_IM8_Pos (8U)
AnnaBridge 189:f392fc9709a3 7813 #define EXTI_IMR1_IM8_Msk (0x1U << EXTI_IMR1_IM8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 7814 #define EXTI_IMR1_IM8 EXTI_IMR1_IM8_Msk /*!< Interrupt Mask on line 8 */
AnnaBridge 189:f392fc9709a3 7815 #define EXTI_IMR1_IM9_Pos (9U)
AnnaBridge 189:f392fc9709a3 7816 #define EXTI_IMR1_IM9_Msk (0x1U << EXTI_IMR1_IM9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 7817 #define EXTI_IMR1_IM9 EXTI_IMR1_IM9_Msk /*!< Interrupt Mask on line 9 */
AnnaBridge 189:f392fc9709a3 7818 #define EXTI_IMR1_IM10_Pos (10U)
AnnaBridge 189:f392fc9709a3 7819 #define EXTI_IMR1_IM10_Msk (0x1U << EXTI_IMR1_IM10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 7820 #define EXTI_IMR1_IM10 EXTI_IMR1_IM10_Msk /*!< Interrupt Mask on line 10 */
AnnaBridge 189:f392fc9709a3 7821 #define EXTI_IMR1_IM11_Pos (11U)
AnnaBridge 189:f392fc9709a3 7822 #define EXTI_IMR1_IM11_Msk (0x1U << EXTI_IMR1_IM11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 7823 #define EXTI_IMR1_IM11 EXTI_IMR1_IM11_Msk /*!< Interrupt Mask on line 11 */
AnnaBridge 189:f392fc9709a3 7824 #define EXTI_IMR1_IM12_Pos (12U)
AnnaBridge 189:f392fc9709a3 7825 #define EXTI_IMR1_IM12_Msk (0x1U << EXTI_IMR1_IM12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 7826 #define EXTI_IMR1_IM12 EXTI_IMR1_IM12_Msk /*!< Interrupt Mask on line 12 */
AnnaBridge 189:f392fc9709a3 7827 #define EXTI_IMR1_IM13_Pos (13U)
AnnaBridge 189:f392fc9709a3 7828 #define EXTI_IMR1_IM13_Msk (0x1U << EXTI_IMR1_IM13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 7829 #define EXTI_IMR1_IM13 EXTI_IMR1_IM13_Msk /*!< Interrupt Mask on line 13 */
AnnaBridge 189:f392fc9709a3 7830 #define EXTI_IMR1_IM14_Pos (14U)
AnnaBridge 189:f392fc9709a3 7831 #define EXTI_IMR1_IM14_Msk (0x1U << EXTI_IMR1_IM14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 7832 #define EXTI_IMR1_IM14 EXTI_IMR1_IM14_Msk /*!< Interrupt Mask on line 14 */
AnnaBridge 189:f392fc9709a3 7833 #define EXTI_IMR1_IM15_Pos (15U)
AnnaBridge 189:f392fc9709a3 7834 #define EXTI_IMR1_IM15_Msk (0x1U << EXTI_IMR1_IM15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 7835 #define EXTI_IMR1_IM15 EXTI_IMR1_IM15_Msk /*!< Interrupt Mask on line 15 */
AnnaBridge 189:f392fc9709a3 7836 #define EXTI_IMR1_IM16_Pos (16U)
AnnaBridge 189:f392fc9709a3 7837 #define EXTI_IMR1_IM16_Msk (0x1U << EXTI_IMR1_IM16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 7838 #define EXTI_IMR1_IM16 EXTI_IMR1_IM16_Msk /*!< Interrupt Mask on line 16 */
AnnaBridge 189:f392fc9709a3 7839 #define EXTI_IMR1_IM17_Pos (17U)
AnnaBridge 189:f392fc9709a3 7840 #define EXTI_IMR1_IM17_Msk (0x1U << EXTI_IMR1_IM17_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 7841 #define EXTI_IMR1_IM17 EXTI_IMR1_IM17_Msk /*!< Interrupt Mask on line 17 */
AnnaBridge 189:f392fc9709a3 7842 #define EXTI_IMR1_IM18_Pos (18U)
AnnaBridge 189:f392fc9709a3 7843 #define EXTI_IMR1_IM18_Msk (0x1U << EXTI_IMR1_IM18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 7844 #define EXTI_IMR1_IM18 EXTI_IMR1_IM18_Msk /*!< Interrupt Mask on line 18 */
AnnaBridge 189:f392fc9709a3 7845 #define EXTI_IMR1_IM19_Pos (19U)
AnnaBridge 189:f392fc9709a3 7846 #define EXTI_IMR1_IM19_Msk (0x1U << EXTI_IMR1_IM19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 7847 #define EXTI_IMR1_IM19 EXTI_IMR1_IM19_Msk /*!< Interrupt Mask on line 19 */
AnnaBridge 189:f392fc9709a3 7848 #define EXTI_IMR1_IM20_Pos (20U)
AnnaBridge 189:f392fc9709a3 7849 #define EXTI_IMR1_IM20_Msk (0x1U << EXTI_IMR1_IM20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 7850 #define EXTI_IMR1_IM20 EXTI_IMR1_IM20_Msk /*!< Interrupt Mask on line 20 */
AnnaBridge 189:f392fc9709a3 7851 #define EXTI_IMR1_IM21_Pos (21U)
AnnaBridge 189:f392fc9709a3 7852 #define EXTI_IMR1_IM21_Msk (0x1U << EXTI_IMR1_IM21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 7853 #define EXTI_IMR1_IM21 EXTI_IMR1_IM21_Msk /*!< Interrupt Mask on line 21 */
AnnaBridge 189:f392fc9709a3 7854 #define EXTI_IMR1_IM22_Pos (22U)
AnnaBridge 189:f392fc9709a3 7855 #define EXTI_IMR1_IM22_Msk (0x1U << EXTI_IMR1_IM22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 7856 #define EXTI_IMR1_IM22 EXTI_IMR1_IM22_Msk /*!< Interrupt Mask on line 22 */
AnnaBridge 189:f392fc9709a3 7857 #define EXTI_IMR1_IM23_Pos (23U)
AnnaBridge 189:f392fc9709a3 7858 #define EXTI_IMR1_IM23_Msk (0x1U << EXTI_IMR1_IM23_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 7859 #define EXTI_IMR1_IM23 EXTI_IMR1_IM23_Msk /*!< Interrupt Mask on line 23 */
AnnaBridge 189:f392fc9709a3 7860 #define EXTI_IMR1_IM24_Pos (24U)
AnnaBridge 189:f392fc9709a3 7861 #define EXTI_IMR1_IM24_Msk (0x1U << EXTI_IMR1_IM24_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 7862 #define EXTI_IMR1_IM24 EXTI_IMR1_IM24_Msk /*!< Interrupt Mask on line 24 */
AnnaBridge 189:f392fc9709a3 7863 #define EXTI_IMR1_IM25_Pos (25U)
AnnaBridge 189:f392fc9709a3 7864 #define EXTI_IMR1_IM25_Msk (0x1U << EXTI_IMR1_IM25_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 7865 #define EXTI_IMR1_IM25 EXTI_IMR1_IM25_Msk /*!< Interrupt Mask on line 25 */
AnnaBridge 189:f392fc9709a3 7866 #define EXTI_IMR1_IM26_Pos (26U)
AnnaBridge 189:f392fc9709a3 7867 #define EXTI_IMR1_IM26_Msk (0x1U << EXTI_IMR1_IM26_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 7868 #define EXTI_IMR1_IM26 EXTI_IMR1_IM26_Msk /*!< Interrupt Mask on line 26 */
AnnaBridge 189:f392fc9709a3 7869 #define EXTI_IMR1_IM27_Pos (27U)
AnnaBridge 189:f392fc9709a3 7870 #define EXTI_IMR1_IM27_Msk (0x1U << EXTI_IMR1_IM27_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 7871 #define EXTI_IMR1_IM27 EXTI_IMR1_IM27_Msk /*!< Interrupt Mask on line 27 */
AnnaBridge 189:f392fc9709a3 7872 #define EXTI_IMR1_IM28_Pos (28U)
AnnaBridge 189:f392fc9709a3 7873 #define EXTI_IMR1_IM28_Msk (0x1U << EXTI_IMR1_IM28_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 7874 #define EXTI_IMR1_IM28 EXTI_IMR1_IM28_Msk /*!< Interrupt Mask on line 28 */
AnnaBridge 189:f392fc9709a3 7875 #define EXTI_IMR1_IM29_Pos (29U)
AnnaBridge 189:f392fc9709a3 7876 #define EXTI_IMR1_IM29_Msk (0x1U << EXTI_IMR1_IM29_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 7877 #define EXTI_IMR1_IM29 EXTI_IMR1_IM29_Msk /*!< Interrupt Mask on line 29 */
AnnaBridge 189:f392fc9709a3 7878 #define EXTI_IMR1_IM30_Pos (30U)
AnnaBridge 189:f392fc9709a3 7879 #define EXTI_IMR1_IM30_Msk (0x1U << EXTI_IMR1_IM30_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 7880 #define EXTI_IMR1_IM30 EXTI_IMR1_IM30_Msk /*!< Interrupt Mask on line 30 */
AnnaBridge 189:f392fc9709a3 7881 #define EXTI_IMR1_IM31_Pos (31U)
AnnaBridge 189:f392fc9709a3 7882 #define EXTI_IMR1_IM31_Msk (0x1U << EXTI_IMR1_IM31_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 7883 #define EXTI_IMR1_IM31 EXTI_IMR1_IM31_Msk /*!< Interrupt Mask on line 31 */
AnnaBridge 189:f392fc9709a3 7884 #define EXTI_IMR1_IM_Pos (0U)
AnnaBridge 189:f392fc9709a3 7885 #define EXTI_IMR1_IM_Msk (0xFFFFFFFFU << EXTI_IMR1_IM_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 7886 #define EXTI_IMR1_IM EXTI_IMR1_IM_Msk /*!< Interrupt Mask All */
AnnaBridge 189:f392fc9709a3 7887
AnnaBridge 189:f392fc9709a3 7888 /******************* Bit definition for EXTI_EMR1 register ******************/
AnnaBridge 189:f392fc9709a3 7889 #define EXTI_EMR1_EM0_Pos (0U)
AnnaBridge 189:f392fc9709a3 7890 #define EXTI_EMR1_EM0_Msk (0x1U << EXTI_EMR1_EM0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 7891 #define EXTI_EMR1_EM0 EXTI_EMR1_EM0_Msk /*!< Event Mask on line 0 */
AnnaBridge 189:f392fc9709a3 7892 #define EXTI_EMR1_EM1_Pos (1U)
AnnaBridge 189:f392fc9709a3 7893 #define EXTI_EMR1_EM1_Msk (0x1U << EXTI_EMR1_EM1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 7894 #define EXTI_EMR1_EM1 EXTI_EMR1_EM1_Msk /*!< Event Mask on line 1 */
AnnaBridge 189:f392fc9709a3 7895 #define EXTI_EMR1_EM2_Pos (2U)
AnnaBridge 189:f392fc9709a3 7896 #define EXTI_EMR1_EM2_Msk (0x1U << EXTI_EMR1_EM2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 7897 #define EXTI_EMR1_EM2 EXTI_EMR1_EM2_Msk /*!< Event Mask on line 2 */
AnnaBridge 189:f392fc9709a3 7898 #define EXTI_EMR1_EM3_Pos (3U)
AnnaBridge 189:f392fc9709a3 7899 #define EXTI_EMR1_EM3_Msk (0x1U << EXTI_EMR1_EM3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 7900 #define EXTI_EMR1_EM3 EXTI_EMR1_EM3_Msk /*!< Event Mask on line 3 */
AnnaBridge 189:f392fc9709a3 7901 #define EXTI_EMR1_EM4_Pos (4U)
AnnaBridge 189:f392fc9709a3 7902 #define EXTI_EMR1_EM4_Msk (0x1U << EXTI_EMR1_EM4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 7903 #define EXTI_EMR1_EM4 EXTI_EMR1_EM4_Msk /*!< Event Mask on line 4 */
AnnaBridge 189:f392fc9709a3 7904 #define EXTI_EMR1_EM5_Pos (5U)
AnnaBridge 189:f392fc9709a3 7905 #define EXTI_EMR1_EM5_Msk (0x1U << EXTI_EMR1_EM5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 7906 #define EXTI_EMR1_EM5 EXTI_EMR1_EM5_Msk /*!< Event Mask on line 5 */
AnnaBridge 189:f392fc9709a3 7907 #define EXTI_EMR1_EM6_Pos (6U)
AnnaBridge 189:f392fc9709a3 7908 #define EXTI_EMR1_EM6_Msk (0x1U << EXTI_EMR1_EM6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 7909 #define EXTI_EMR1_EM6 EXTI_EMR1_EM6_Msk /*!< Event Mask on line 6 */
AnnaBridge 189:f392fc9709a3 7910 #define EXTI_EMR1_EM7_Pos (7U)
AnnaBridge 189:f392fc9709a3 7911 #define EXTI_EMR1_EM7_Msk (0x1U << EXTI_EMR1_EM7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 7912 #define EXTI_EMR1_EM7 EXTI_EMR1_EM7_Msk /*!< Event Mask on line 7 */
AnnaBridge 189:f392fc9709a3 7913 #define EXTI_EMR1_EM8_Pos (8U)
AnnaBridge 189:f392fc9709a3 7914 #define EXTI_EMR1_EM8_Msk (0x1U << EXTI_EMR1_EM8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 7915 #define EXTI_EMR1_EM8 EXTI_EMR1_EM8_Msk /*!< Event Mask on line 8 */
AnnaBridge 189:f392fc9709a3 7916 #define EXTI_EMR1_EM9_Pos (9U)
AnnaBridge 189:f392fc9709a3 7917 #define EXTI_EMR1_EM9_Msk (0x1U << EXTI_EMR1_EM9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 7918 #define EXTI_EMR1_EM9 EXTI_EMR1_EM9_Msk /*!< Event Mask on line 9 */
AnnaBridge 189:f392fc9709a3 7919 #define EXTI_EMR1_EM10_Pos (10U)
AnnaBridge 189:f392fc9709a3 7920 #define EXTI_EMR1_EM10_Msk (0x1U << EXTI_EMR1_EM10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 7921 #define EXTI_EMR1_EM10 EXTI_EMR1_EM10_Msk /*!< Event Mask on line 10 */
AnnaBridge 189:f392fc9709a3 7922 #define EXTI_EMR1_EM11_Pos (11U)
AnnaBridge 189:f392fc9709a3 7923 #define EXTI_EMR1_EM11_Msk (0x1U << EXTI_EMR1_EM11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 7924 #define EXTI_EMR1_EM11 EXTI_EMR1_EM11_Msk /*!< Event Mask on line 11 */
AnnaBridge 189:f392fc9709a3 7925 #define EXTI_EMR1_EM12_Pos (12U)
AnnaBridge 189:f392fc9709a3 7926 #define EXTI_EMR1_EM12_Msk (0x1U << EXTI_EMR1_EM12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 7927 #define EXTI_EMR1_EM12 EXTI_EMR1_EM12_Msk /*!< Event Mask on line 12 */
AnnaBridge 189:f392fc9709a3 7928 #define EXTI_EMR1_EM13_Pos (13U)
AnnaBridge 189:f392fc9709a3 7929 #define EXTI_EMR1_EM13_Msk (0x1U << EXTI_EMR1_EM13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 7930 #define EXTI_EMR1_EM13 EXTI_EMR1_EM13_Msk /*!< Event Mask on line 13 */
AnnaBridge 189:f392fc9709a3 7931 #define EXTI_EMR1_EM14_Pos (14U)
AnnaBridge 189:f392fc9709a3 7932 #define EXTI_EMR1_EM14_Msk (0x1U << EXTI_EMR1_EM14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 7933 #define EXTI_EMR1_EM14 EXTI_EMR1_EM14_Msk /*!< Event Mask on line 14 */
AnnaBridge 189:f392fc9709a3 7934 #define EXTI_EMR1_EM15_Pos (15U)
AnnaBridge 189:f392fc9709a3 7935 #define EXTI_EMR1_EM15_Msk (0x1U << EXTI_EMR1_EM15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 7936 #define EXTI_EMR1_EM15 EXTI_EMR1_EM15_Msk /*!< Event Mask on line 15 */
AnnaBridge 189:f392fc9709a3 7937 #define EXTI_EMR1_EM16_Pos (16U)
AnnaBridge 189:f392fc9709a3 7938 #define EXTI_EMR1_EM16_Msk (0x1U << EXTI_EMR1_EM16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 7939 #define EXTI_EMR1_EM16 EXTI_EMR1_EM16_Msk /*!< Event Mask on line 16 */
AnnaBridge 189:f392fc9709a3 7940 #define EXTI_EMR1_EM17_Pos (17U)
AnnaBridge 189:f392fc9709a3 7941 #define EXTI_EMR1_EM17_Msk (0x1U << EXTI_EMR1_EM17_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 7942 #define EXTI_EMR1_EM17 EXTI_EMR1_EM17_Msk /*!< Event Mask on line 17 */
AnnaBridge 189:f392fc9709a3 7943 #define EXTI_EMR1_EM18_Pos (18U)
AnnaBridge 189:f392fc9709a3 7944 #define EXTI_EMR1_EM18_Msk (0x1U << EXTI_EMR1_EM18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 7945 #define EXTI_EMR1_EM18 EXTI_EMR1_EM18_Msk /*!< Event Mask on line 18 */
AnnaBridge 189:f392fc9709a3 7946 #define EXTI_EMR1_EM19_Pos (19U)
AnnaBridge 189:f392fc9709a3 7947 #define EXTI_EMR1_EM19_Msk (0x1U << EXTI_EMR1_EM19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 7948 #define EXTI_EMR1_EM19 EXTI_EMR1_EM19_Msk /*!< Event Mask on line 19 */
AnnaBridge 189:f392fc9709a3 7949 #define EXTI_EMR1_EM20_Pos (20U)
AnnaBridge 189:f392fc9709a3 7950 #define EXTI_EMR1_EM20_Msk (0x1U << EXTI_EMR1_EM20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 7951 #define EXTI_EMR1_EM20 EXTI_EMR1_EM20_Msk /*!< Event Mask on line 20 */
AnnaBridge 189:f392fc9709a3 7952 #define EXTI_EMR1_EM21_Pos (21U)
AnnaBridge 189:f392fc9709a3 7953 #define EXTI_EMR1_EM21_Msk (0x1U << EXTI_EMR1_EM21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 7954 #define EXTI_EMR1_EM21 EXTI_EMR1_EM21_Msk /*!< Event Mask on line 21 */
AnnaBridge 189:f392fc9709a3 7955 #define EXTI_EMR1_EM22_Pos (22U)
AnnaBridge 189:f392fc9709a3 7956 #define EXTI_EMR1_EM22_Msk (0x1U << EXTI_EMR1_EM22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 7957 #define EXTI_EMR1_EM22 EXTI_EMR1_EM22_Msk /*!< Event Mask on line 22 */
AnnaBridge 189:f392fc9709a3 7958 #define EXTI_EMR1_EM23_Pos (23U)
AnnaBridge 189:f392fc9709a3 7959 #define EXTI_EMR1_EM23_Msk (0x1U << EXTI_EMR1_EM23_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 7960 #define EXTI_EMR1_EM23 EXTI_EMR1_EM23_Msk /*!< Event Mask on line 23 */
AnnaBridge 189:f392fc9709a3 7961 #define EXTI_EMR1_EM24_Pos (24U)
AnnaBridge 189:f392fc9709a3 7962 #define EXTI_EMR1_EM24_Msk (0x1U << EXTI_EMR1_EM24_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 7963 #define EXTI_EMR1_EM24 EXTI_EMR1_EM24_Msk /*!< Event Mask on line 24 */
AnnaBridge 189:f392fc9709a3 7964 #define EXTI_EMR1_EM25_Pos (25U)
AnnaBridge 189:f392fc9709a3 7965 #define EXTI_EMR1_EM25_Msk (0x1U << EXTI_EMR1_EM25_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 7966 #define EXTI_EMR1_EM25 EXTI_EMR1_EM25_Msk /*!< Event Mask on line 25 */
AnnaBridge 189:f392fc9709a3 7967 #define EXTI_EMR1_EM26_Pos (26U)
AnnaBridge 189:f392fc9709a3 7968 #define EXTI_EMR1_EM26_Msk (0x1U << EXTI_EMR1_EM26_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 7969 #define EXTI_EMR1_EM26 EXTI_EMR1_EM26_Msk /*!< Event Mask on line 26 */
AnnaBridge 189:f392fc9709a3 7970 #define EXTI_EMR1_EM27_Pos (27U)
AnnaBridge 189:f392fc9709a3 7971 #define EXTI_EMR1_EM27_Msk (0x1U << EXTI_EMR1_EM27_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 7972 #define EXTI_EMR1_EM27 EXTI_EMR1_EM27_Msk /*!< Event Mask on line 27 */
AnnaBridge 189:f392fc9709a3 7973 #define EXTI_EMR1_EM28_Pos (28U)
AnnaBridge 189:f392fc9709a3 7974 #define EXTI_EMR1_EM28_Msk (0x1U << EXTI_EMR1_EM28_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 7975 #define EXTI_EMR1_EM28 EXTI_EMR1_EM28_Msk /*!< Event Mask on line 28 */
AnnaBridge 189:f392fc9709a3 7976 #define EXTI_EMR1_EM29_Pos (29U)
AnnaBridge 189:f392fc9709a3 7977 #define EXTI_EMR1_EM29_Msk (0x1U << EXTI_EMR1_EM29_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 7978 #define EXTI_EMR1_EM29 EXTI_EMR1_EM29_Msk /*!< Event Mask on line 29 */
AnnaBridge 189:f392fc9709a3 7979 #define EXTI_EMR1_EM30_Pos (30U)
AnnaBridge 189:f392fc9709a3 7980 #define EXTI_EMR1_EM30_Msk (0x1U << EXTI_EMR1_EM30_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 7981 #define EXTI_EMR1_EM30 EXTI_EMR1_EM30_Msk /*!< Event Mask on line 30 */
AnnaBridge 189:f392fc9709a3 7982 #define EXTI_EMR1_EM31_Pos (31U)
AnnaBridge 189:f392fc9709a3 7983 #define EXTI_EMR1_EM31_Msk (0x1U << EXTI_EMR1_EM31_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 7984 #define EXTI_EMR1_EM31 EXTI_EMR1_EM31_Msk /*!< Event Mask on line 31 */
AnnaBridge 189:f392fc9709a3 7985
AnnaBridge 189:f392fc9709a3 7986 /****************** Bit definition for EXTI_RTSR1 register ******************/
AnnaBridge 189:f392fc9709a3 7987 #define EXTI_RTSR1_RT0_Pos (0U)
AnnaBridge 189:f392fc9709a3 7988 #define EXTI_RTSR1_RT0_Msk (0x1U << EXTI_RTSR1_RT0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 7989 #define EXTI_RTSR1_RT0 EXTI_RTSR1_RT0_Msk /*!< Rising trigger event configuration bit of line 0 */
AnnaBridge 189:f392fc9709a3 7990 #define EXTI_RTSR1_RT1_Pos (1U)
AnnaBridge 189:f392fc9709a3 7991 #define EXTI_RTSR1_RT1_Msk (0x1U << EXTI_RTSR1_RT1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 7992 #define EXTI_RTSR1_RT1 EXTI_RTSR1_RT1_Msk /*!< Rising trigger event configuration bit of line 1 */
AnnaBridge 189:f392fc9709a3 7993 #define EXTI_RTSR1_RT2_Pos (2U)
AnnaBridge 189:f392fc9709a3 7994 #define EXTI_RTSR1_RT2_Msk (0x1U << EXTI_RTSR1_RT2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 7995 #define EXTI_RTSR1_RT2 EXTI_RTSR1_RT2_Msk /*!< Rising trigger event configuration bit of line 2 */
AnnaBridge 189:f392fc9709a3 7996 #define EXTI_RTSR1_RT3_Pos (3U)
AnnaBridge 189:f392fc9709a3 7997 #define EXTI_RTSR1_RT3_Msk (0x1U << EXTI_RTSR1_RT3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 7998 #define EXTI_RTSR1_RT3 EXTI_RTSR1_RT3_Msk /*!< Rising trigger event configuration bit of line 3 */
AnnaBridge 189:f392fc9709a3 7999 #define EXTI_RTSR1_RT4_Pos (4U)
AnnaBridge 189:f392fc9709a3 8000 #define EXTI_RTSR1_RT4_Msk (0x1U << EXTI_RTSR1_RT4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 8001 #define EXTI_RTSR1_RT4 EXTI_RTSR1_RT4_Msk /*!< Rising trigger event configuration bit of line 4 */
AnnaBridge 189:f392fc9709a3 8002 #define EXTI_RTSR1_RT5_Pos (5U)
AnnaBridge 189:f392fc9709a3 8003 #define EXTI_RTSR1_RT5_Msk (0x1U << EXTI_RTSR1_RT5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 8004 #define EXTI_RTSR1_RT5 EXTI_RTSR1_RT5_Msk /*!< Rising trigger event configuration bit of line 5 */
AnnaBridge 189:f392fc9709a3 8005 #define EXTI_RTSR1_RT6_Pos (6U)
AnnaBridge 189:f392fc9709a3 8006 #define EXTI_RTSR1_RT6_Msk (0x1U << EXTI_RTSR1_RT6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 8007 #define EXTI_RTSR1_RT6 EXTI_RTSR1_RT6_Msk /*!< Rising trigger event configuration bit of line 6 */
AnnaBridge 189:f392fc9709a3 8008 #define EXTI_RTSR1_RT7_Pos (7U)
AnnaBridge 189:f392fc9709a3 8009 #define EXTI_RTSR1_RT7_Msk (0x1U << EXTI_RTSR1_RT7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 8010 #define EXTI_RTSR1_RT7 EXTI_RTSR1_RT7_Msk /*!< Rising trigger event configuration bit of line 7 */
AnnaBridge 189:f392fc9709a3 8011 #define EXTI_RTSR1_RT8_Pos (8U)
AnnaBridge 189:f392fc9709a3 8012 #define EXTI_RTSR1_RT8_Msk (0x1U << EXTI_RTSR1_RT8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 8013 #define EXTI_RTSR1_RT8 EXTI_RTSR1_RT8_Msk /*!< Rising trigger event configuration bit of line 8 */
AnnaBridge 189:f392fc9709a3 8014 #define EXTI_RTSR1_RT9_Pos (9U)
AnnaBridge 189:f392fc9709a3 8015 #define EXTI_RTSR1_RT9_Msk (0x1U << EXTI_RTSR1_RT9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 8016 #define EXTI_RTSR1_RT9 EXTI_RTSR1_RT9_Msk /*!< Rising trigger event configuration bit of line 9 */
AnnaBridge 189:f392fc9709a3 8017 #define EXTI_RTSR1_RT10_Pos (10U)
AnnaBridge 189:f392fc9709a3 8018 #define EXTI_RTSR1_RT10_Msk (0x1U << EXTI_RTSR1_RT10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 8019 #define EXTI_RTSR1_RT10 EXTI_RTSR1_RT10_Msk /*!< Rising trigger event configuration bit of line 10 */
AnnaBridge 189:f392fc9709a3 8020 #define EXTI_RTSR1_RT11_Pos (11U)
AnnaBridge 189:f392fc9709a3 8021 #define EXTI_RTSR1_RT11_Msk (0x1U << EXTI_RTSR1_RT11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 8022 #define EXTI_RTSR1_RT11 EXTI_RTSR1_RT11_Msk /*!< Rising trigger event configuration bit of line 11 */
AnnaBridge 189:f392fc9709a3 8023 #define EXTI_RTSR1_RT12_Pos (12U)
AnnaBridge 189:f392fc9709a3 8024 #define EXTI_RTSR1_RT12_Msk (0x1U << EXTI_RTSR1_RT12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 8025 #define EXTI_RTSR1_RT12 EXTI_RTSR1_RT12_Msk /*!< Rising trigger event configuration bit of line 12 */
AnnaBridge 189:f392fc9709a3 8026 #define EXTI_RTSR1_RT13_Pos (13U)
AnnaBridge 189:f392fc9709a3 8027 #define EXTI_RTSR1_RT13_Msk (0x1U << EXTI_RTSR1_RT13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 8028 #define EXTI_RTSR1_RT13 EXTI_RTSR1_RT13_Msk /*!< Rising trigger event configuration bit of line 13 */
AnnaBridge 189:f392fc9709a3 8029 #define EXTI_RTSR1_RT14_Pos (14U)
AnnaBridge 189:f392fc9709a3 8030 #define EXTI_RTSR1_RT14_Msk (0x1U << EXTI_RTSR1_RT14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 8031 #define EXTI_RTSR1_RT14 EXTI_RTSR1_RT14_Msk /*!< Rising trigger event configuration bit of line 14 */
AnnaBridge 189:f392fc9709a3 8032 #define EXTI_RTSR1_RT15_Pos (15U)
AnnaBridge 189:f392fc9709a3 8033 #define EXTI_RTSR1_RT15_Msk (0x1U << EXTI_RTSR1_RT15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 8034 #define EXTI_RTSR1_RT15 EXTI_RTSR1_RT15_Msk /*!< Rising trigger event configuration bit of line 15 */
AnnaBridge 189:f392fc9709a3 8035 #define EXTI_RTSR1_RT16_Pos (16U)
AnnaBridge 189:f392fc9709a3 8036 #define EXTI_RTSR1_RT16_Msk (0x1U << EXTI_RTSR1_RT16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 8037 #define EXTI_RTSR1_RT16 EXTI_RTSR1_RT16_Msk /*!< Rising trigger event configuration bit of line 16 */
AnnaBridge 189:f392fc9709a3 8038 #define EXTI_RTSR1_RT18_Pos (18U)
AnnaBridge 189:f392fc9709a3 8039 #define EXTI_RTSR1_RT18_Msk (0x1U << EXTI_RTSR1_RT18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 8040 #define EXTI_RTSR1_RT18 EXTI_RTSR1_RT18_Msk /*!< Rising trigger event configuration bit of line 18 */
AnnaBridge 189:f392fc9709a3 8041 #define EXTI_RTSR1_RT19_Pos (19U)
AnnaBridge 189:f392fc9709a3 8042 #define EXTI_RTSR1_RT19_Msk (0x1U << EXTI_RTSR1_RT19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 8043 #define EXTI_RTSR1_RT19 EXTI_RTSR1_RT19_Msk /*!< Rising trigger event configuration bit of line 19 */
AnnaBridge 189:f392fc9709a3 8044 #define EXTI_RTSR1_RT20_Pos (20U)
AnnaBridge 189:f392fc9709a3 8045 #define EXTI_RTSR1_RT20_Msk (0x1U << EXTI_RTSR1_RT20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 8046 #define EXTI_RTSR1_RT20 EXTI_RTSR1_RT20_Msk /*!< Rising trigger event configuration bit of line 20 */
AnnaBridge 189:f392fc9709a3 8047 #define EXTI_RTSR1_RT21_Pos (21U)
AnnaBridge 189:f392fc9709a3 8048 #define EXTI_RTSR1_RT21_Msk (0x1U << EXTI_RTSR1_RT21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 8049 #define EXTI_RTSR1_RT21 EXTI_RTSR1_RT21_Msk /*!< Rising trigger event configuration bit of line 21 */
AnnaBridge 189:f392fc9709a3 8050 #define EXTI_RTSR1_RT22_Pos (22U)
AnnaBridge 189:f392fc9709a3 8051 #define EXTI_RTSR1_RT22_Msk (0x1U << EXTI_RTSR1_RT22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 8052 #define EXTI_RTSR1_RT22 EXTI_RTSR1_RT22_Msk /*!< Rising trigger event configuration bit of line 22 */
AnnaBridge 189:f392fc9709a3 8053
AnnaBridge 189:f392fc9709a3 8054 /****************** Bit definition for EXTI_FTSR1 register ******************/
AnnaBridge 189:f392fc9709a3 8055 #define EXTI_FTSR1_FT0_Pos (0U)
AnnaBridge 189:f392fc9709a3 8056 #define EXTI_FTSR1_FT0_Msk (0x1U << EXTI_FTSR1_FT0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 8057 #define EXTI_FTSR1_FT0 EXTI_FTSR1_FT0_Msk /*!< Falling trigger event configuration bit of line 0 */
AnnaBridge 189:f392fc9709a3 8058 #define EXTI_FTSR1_FT1_Pos (1U)
AnnaBridge 189:f392fc9709a3 8059 #define EXTI_FTSR1_FT1_Msk (0x1U << EXTI_FTSR1_FT1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 8060 #define EXTI_FTSR1_FT1 EXTI_FTSR1_FT1_Msk /*!< Falling trigger event configuration bit of line 1 */
AnnaBridge 189:f392fc9709a3 8061 #define EXTI_FTSR1_FT2_Pos (2U)
AnnaBridge 189:f392fc9709a3 8062 #define EXTI_FTSR1_FT2_Msk (0x1U << EXTI_FTSR1_FT2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 8063 #define EXTI_FTSR1_FT2 EXTI_FTSR1_FT2_Msk /*!< Falling trigger event configuration bit of line 2 */
AnnaBridge 189:f392fc9709a3 8064 #define EXTI_FTSR1_FT3_Pos (3U)
AnnaBridge 189:f392fc9709a3 8065 #define EXTI_FTSR1_FT3_Msk (0x1U << EXTI_FTSR1_FT3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 8066 #define EXTI_FTSR1_FT3 EXTI_FTSR1_FT3_Msk /*!< Falling trigger event configuration bit of line 3 */
AnnaBridge 189:f392fc9709a3 8067 #define EXTI_FTSR1_FT4_Pos (4U)
AnnaBridge 189:f392fc9709a3 8068 #define EXTI_FTSR1_FT4_Msk (0x1U << EXTI_FTSR1_FT4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 8069 #define EXTI_FTSR1_FT4 EXTI_FTSR1_FT4_Msk /*!< Falling trigger event configuration bit of line 4 */
AnnaBridge 189:f392fc9709a3 8070 #define EXTI_FTSR1_FT5_Pos (5U)
AnnaBridge 189:f392fc9709a3 8071 #define EXTI_FTSR1_FT5_Msk (0x1U << EXTI_FTSR1_FT5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 8072 #define EXTI_FTSR1_FT5 EXTI_FTSR1_FT5_Msk /*!< Falling trigger event configuration bit of line 5 */
AnnaBridge 189:f392fc9709a3 8073 #define EXTI_FTSR1_FT6_Pos (6U)
AnnaBridge 189:f392fc9709a3 8074 #define EXTI_FTSR1_FT6_Msk (0x1U << EXTI_FTSR1_FT6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 8075 #define EXTI_FTSR1_FT6 EXTI_FTSR1_FT6_Msk /*!< Falling trigger event configuration bit of line 6 */
AnnaBridge 189:f392fc9709a3 8076 #define EXTI_FTSR1_FT7_Pos (7U)
AnnaBridge 189:f392fc9709a3 8077 #define EXTI_FTSR1_FT7_Msk (0x1U << EXTI_FTSR1_FT7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 8078 #define EXTI_FTSR1_FT7 EXTI_FTSR1_FT7_Msk /*!< Falling trigger event configuration bit of line 7 */
AnnaBridge 189:f392fc9709a3 8079 #define EXTI_FTSR1_FT8_Pos (8U)
AnnaBridge 189:f392fc9709a3 8080 #define EXTI_FTSR1_FT8_Msk (0x1U << EXTI_FTSR1_FT8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 8081 #define EXTI_FTSR1_FT8 EXTI_FTSR1_FT8_Msk /*!< Falling trigger event configuration bit of line 8 */
AnnaBridge 189:f392fc9709a3 8082 #define EXTI_FTSR1_FT9_Pos (9U)
AnnaBridge 189:f392fc9709a3 8083 #define EXTI_FTSR1_FT9_Msk (0x1U << EXTI_FTSR1_FT9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 8084 #define EXTI_FTSR1_FT9 EXTI_FTSR1_FT9_Msk /*!< Falling trigger event configuration bit of line 9 */
AnnaBridge 189:f392fc9709a3 8085 #define EXTI_FTSR1_FT10_Pos (10U)
AnnaBridge 189:f392fc9709a3 8086 #define EXTI_FTSR1_FT10_Msk (0x1U << EXTI_FTSR1_FT10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 8087 #define EXTI_FTSR1_FT10 EXTI_FTSR1_FT10_Msk /*!< Falling trigger event configuration bit of line 10 */
AnnaBridge 189:f392fc9709a3 8088 #define EXTI_FTSR1_FT11_Pos (11U)
AnnaBridge 189:f392fc9709a3 8089 #define EXTI_FTSR1_FT11_Msk (0x1U << EXTI_FTSR1_FT11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 8090 #define EXTI_FTSR1_FT11 EXTI_FTSR1_FT11_Msk /*!< Falling trigger event configuration bit of line 11 */
AnnaBridge 189:f392fc9709a3 8091 #define EXTI_FTSR1_FT12_Pos (12U)
AnnaBridge 189:f392fc9709a3 8092 #define EXTI_FTSR1_FT12_Msk (0x1U << EXTI_FTSR1_FT12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 8093 #define EXTI_FTSR1_FT12 EXTI_FTSR1_FT12_Msk /*!< Falling trigger event configuration bit of line 12 */
AnnaBridge 189:f392fc9709a3 8094 #define EXTI_FTSR1_FT13_Pos (13U)
AnnaBridge 189:f392fc9709a3 8095 #define EXTI_FTSR1_FT13_Msk (0x1U << EXTI_FTSR1_FT13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 8096 #define EXTI_FTSR1_FT13 EXTI_FTSR1_FT13_Msk /*!< Falling trigger event configuration bit of line 13 */
AnnaBridge 189:f392fc9709a3 8097 #define EXTI_FTSR1_FT14_Pos (14U)
AnnaBridge 189:f392fc9709a3 8098 #define EXTI_FTSR1_FT14_Msk (0x1U << EXTI_FTSR1_FT14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 8099 #define EXTI_FTSR1_FT14 EXTI_FTSR1_FT14_Msk /*!< Falling trigger event configuration bit of line 14 */
AnnaBridge 189:f392fc9709a3 8100 #define EXTI_FTSR1_FT15_Pos (15U)
AnnaBridge 189:f392fc9709a3 8101 #define EXTI_FTSR1_FT15_Msk (0x1U << EXTI_FTSR1_FT15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 8102 #define EXTI_FTSR1_FT15 EXTI_FTSR1_FT15_Msk /*!< Falling trigger event configuration bit of line 15 */
AnnaBridge 189:f392fc9709a3 8103 #define EXTI_FTSR1_FT16_Pos (16U)
AnnaBridge 189:f392fc9709a3 8104 #define EXTI_FTSR1_FT16_Msk (0x1U << EXTI_FTSR1_FT16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 8105 #define EXTI_FTSR1_FT16 EXTI_FTSR1_FT16_Msk /*!< Falling trigger event configuration bit of line 16 */
AnnaBridge 189:f392fc9709a3 8106 #define EXTI_FTSR1_FT18_Pos (18U)
AnnaBridge 189:f392fc9709a3 8107 #define EXTI_FTSR1_FT18_Msk (0x1U << EXTI_FTSR1_FT18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 8108 #define EXTI_FTSR1_FT18 EXTI_FTSR1_FT18_Msk /*!< Falling trigger event configuration bit of line 18 */
AnnaBridge 189:f392fc9709a3 8109 #define EXTI_FTSR1_FT19_Pos (19U)
AnnaBridge 189:f392fc9709a3 8110 #define EXTI_FTSR1_FT19_Msk (0x1U << EXTI_FTSR1_FT19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 8111 #define EXTI_FTSR1_FT19 EXTI_FTSR1_FT19_Msk /*!< Falling trigger event configuration bit of line 19 */
AnnaBridge 189:f392fc9709a3 8112 #define EXTI_FTSR1_FT20_Pos (20U)
AnnaBridge 189:f392fc9709a3 8113 #define EXTI_FTSR1_FT20_Msk (0x1U << EXTI_FTSR1_FT20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 8114 #define EXTI_FTSR1_FT20 EXTI_FTSR1_FT20_Msk /*!< Falling trigger event configuration bit of line 20 */
AnnaBridge 189:f392fc9709a3 8115 #define EXTI_FTSR1_FT21_Pos (21U)
AnnaBridge 189:f392fc9709a3 8116 #define EXTI_FTSR1_FT21_Msk (0x1U << EXTI_FTSR1_FT21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 8117 #define EXTI_FTSR1_FT21 EXTI_FTSR1_FT21_Msk /*!< Falling trigger event configuration bit of line 21 */
AnnaBridge 189:f392fc9709a3 8118 #define EXTI_FTSR1_FT22_Pos (22U)
AnnaBridge 189:f392fc9709a3 8119 #define EXTI_FTSR1_FT22_Msk (0x1U << EXTI_FTSR1_FT22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 8120 #define EXTI_FTSR1_FT22 EXTI_FTSR1_FT22_Msk /*!< Falling trigger event configuration bit of line 22 */
AnnaBridge 189:f392fc9709a3 8121
AnnaBridge 189:f392fc9709a3 8122 /****************** Bit definition for EXTI_SWIER1 register *****************/
AnnaBridge 189:f392fc9709a3 8123 #define EXTI_SWIER1_SWI0_Pos (0U)
AnnaBridge 189:f392fc9709a3 8124 #define EXTI_SWIER1_SWI0_Msk (0x1U << EXTI_SWIER1_SWI0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 8125 #define EXTI_SWIER1_SWI0 EXTI_SWIER1_SWI0_Msk /*!< Software Interrupt on line 0 */
AnnaBridge 189:f392fc9709a3 8126 #define EXTI_SWIER1_SWI1_Pos (1U)
AnnaBridge 189:f392fc9709a3 8127 #define EXTI_SWIER1_SWI1_Msk (0x1U << EXTI_SWIER1_SWI1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 8128 #define EXTI_SWIER1_SWI1 EXTI_SWIER1_SWI1_Msk /*!< Software Interrupt on line 1 */
AnnaBridge 189:f392fc9709a3 8129 #define EXTI_SWIER1_SWI2_Pos (2U)
AnnaBridge 189:f392fc9709a3 8130 #define EXTI_SWIER1_SWI2_Msk (0x1U << EXTI_SWIER1_SWI2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 8131 #define EXTI_SWIER1_SWI2 EXTI_SWIER1_SWI2_Msk /*!< Software Interrupt on line 2 */
AnnaBridge 189:f392fc9709a3 8132 #define EXTI_SWIER1_SWI3_Pos (3U)
AnnaBridge 189:f392fc9709a3 8133 #define EXTI_SWIER1_SWI3_Msk (0x1U << EXTI_SWIER1_SWI3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 8134 #define EXTI_SWIER1_SWI3 EXTI_SWIER1_SWI3_Msk /*!< Software Interrupt on line 3 */
AnnaBridge 189:f392fc9709a3 8135 #define EXTI_SWIER1_SWI4_Pos (4U)
AnnaBridge 189:f392fc9709a3 8136 #define EXTI_SWIER1_SWI4_Msk (0x1U << EXTI_SWIER1_SWI4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 8137 #define EXTI_SWIER1_SWI4 EXTI_SWIER1_SWI4_Msk /*!< Software Interrupt on line 4 */
AnnaBridge 189:f392fc9709a3 8138 #define EXTI_SWIER1_SWI5_Pos (5U)
AnnaBridge 189:f392fc9709a3 8139 #define EXTI_SWIER1_SWI5_Msk (0x1U << EXTI_SWIER1_SWI5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 8140 #define EXTI_SWIER1_SWI5 EXTI_SWIER1_SWI5_Msk /*!< Software Interrupt on line 5 */
AnnaBridge 189:f392fc9709a3 8141 #define EXTI_SWIER1_SWI6_Pos (6U)
AnnaBridge 189:f392fc9709a3 8142 #define EXTI_SWIER1_SWI6_Msk (0x1U << EXTI_SWIER1_SWI6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 8143 #define EXTI_SWIER1_SWI6 EXTI_SWIER1_SWI6_Msk /*!< Software Interrupt on line 6 */
AnnaBridge 189:f392fc9709a3 8144 #define EXTI_SWIER1_SWI7_Pos (7U)
AnnaBridge 189:f392fc9709a3 8145 #define EXTI_SWIER1_SWI7_Msk (0x1U << EXTI_SWIER1_SWI7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 8146 #define EXTI_SWIER1_SWI7 EXTI_SWIER1_SWI7_Msk /*!< Software Interrupt on line 7 */
AnnaBridge 189:f392fc9709a3 8147 #define EXTI_SWIER1_SWI8_Pos (8U)
AnnaBridge 189:f392fc9709a3 8148 #define EXTI_SWIER1_SWI8_Msk (0x1U << EXTI_SWIER1_SWI8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 8149 #define EXTI_SWIER1_SWI8 EXTI_SWIER1_SWI8_Msk /*!< Software Interrupt on line 8 */
AnnaBridge 189:f392fc9709a3 8150 #define EXTI_SWIER1_SWI9_Pos (9U)
AnnaBridge 189:f392fc9709a3 8151 #define EXTI_SWIER1_SWI9_Msk (0x1U << EXTI_SWIER1_SWI9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 8152 #define EXTI_SWIER1_SWI9 EXTI_SWIER1_SWI9_Msk /*!< Software Interrupt on line 9 */
AnnaBridge 189:f392fc9709a3 8153 #define EXTI_SWIER1_SWI10_Pos (10U)
AnnaBridge 189:f392fc9709a3 8154 #define EXTI_SWIER1_SWI10_Msk (0x1U << EXTI_SWIER1_SWI10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 8155 #define EXTI_SWIER1_SWI10 EXTI_SWIER1_SWI10_Msk /*!< Software Interrupt on line 10 */
AnnaBridge 189:f392fc9709a3 8156 #define EXTI_SWIER1_SWI11_Pos (11U)
AnnaBridge 189:f392fc9709a3 8157 #define EXTI_SWIER1_SWI11_Msk (0x1U << EXTI_SWIER1_SWI11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 8158 #define EXTI_SWIER1_SWI11 EXTI_SWIER1_SWI11_Msk /*!< Software Interrupt on line 11 */
AnnaBridge 189:f392fc9709a3 8159 #define EXTI_SWIER1_SWI12_Pos (12U)
AnnaBridge 189:f392fc9709a3 8160 #define EXTI_SWIER1_SWI12_Msk (0x1U << EXTI_SWIER1_SWI12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 8161 #define EXTI_SWIER1_SWI12 EXTI_SWIER1_SWI12_Msk /*!< Software Interrupt on line 12 */
AnnaBridge 189:f392fc9709a3 8162 #define EXTI_SWIER1_SWI13_Pos (13U)
AnnaBridge 189:f392fc9709a3 8163 #define EXTI_SWIER1_SWI13_Msk (0x1U << EXTI_SWIER1_SWI13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 8164 #define EXTI_SWIER1_SWI13 EXTI_SWIER1_SWI13_Msk /*!< Software Interrupt on line 13 */
AnnaBridge 189:f392fc9709a3 8165 #define EXTI_SWIER1_SWI14_Pos (14U)
AnnaBridge 189:f392fc9709a3 8166 #define EXTI_SWIER1_SWI14_Msk (0x1U << EXTI_SWIER1_SWI14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 8167 #define EXTI_SWIER1_SWI14 EXTI_SWIER1_SWI14_Msk /*!< Software Interrupt on line 14 */
AnnaBridge 189:f392fc9709a3 8168 #define EXTI_SWIER1_SWI15_Pos (15U)
AnnaBridge 189:f392fc9709a3 8169 #define EXTI_SWIER1_SWI15_Msk (0x1U << EXTI_SWIER1_SWI15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 8170 #define EXTI_SWIER1_SWI15 EXTI_SWIER1_SWI15_Msk /*!< Software Interrupt on line 15 */
AnnaBridge 189:f392fc9709a3 8171 #define EXTI_SWIER1_SWI16_Pos (16U)
AnnaBridge 189:f392fc9709a3 8172 #define EXTI_SWIER1_SWI16_Msk (0x1U << EXTI_SWIER1_SWI16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 8173 #define EXTI_SWIER1_SWI16 EXTI_SWIER1_SWI16_Msk /*!< Software Interrupt on line 16 */
AnnaBridge 189:f392fc9709a3 8174 #define EXTI_SWIER1_SWI18_Pos (18U)
AnnaBridge 189:f392fc9709a3 8175 #define EXTI_SWIER1_SWI18_Msk (0x1U << EXTI_SWIER1_SWI18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 8176 #define EXTI_SWIER1_SWI18 EXTI_SWIER1_SWI18_Msk /*!< Software Interrupt on line 18 */
AnnaBridge 189:f392fc9709a3 8177 #define EXTI_SWIER1_SWI19_Pos (19U)
AnnaBridge 189:f392fc9709a3 8178 #define EXTI_SWIER1_SWI19_Msk (0x1U << EXTI_SWIER1_SWI19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 8179 #define EXTI_SWIER1_SWI19 EXTI_SWIER1_SWI19_Msk /*!< Software Interrupt on line 19 */
AnnaBridge 189:f392fc9709a3 8180 #define EXTI_SWIER1_SWI20_Pos (20U)
AnnaBridge 189:f392fc9709a3 8181 #define EXTI_SWIER1_SWI20_Msk (0x1U << EXTI_SWIER1_SWI20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 8182 #define EXTI_SWIER1_SWI20 EXTI_SWIER1_SWI20_Msk /*!< Software Interrupt on line 20 */
AnnaBridge 189:f392fc9709a3 8183 #define EXTI_SWIER1_SWI21_Pos (21U)
AnnaBridge 189:f392fc9709a3 8184 #define EXTI_SWIER1_SWI21_Msk (0x1U << EXTI_SWIER1_SWI21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 8185 #define EXTI_SWIER1_SWI21 EXTI_SWIER1_SWI21_Msk /*!< Software Interrupt on line 21 */
AnnaBridge 189:f392fc9709a3 8186 #define EXTI_SWIER1_SWI22_Pos (22U)
AnnaBridge 189:f392fc9709a3 8187 #define EXTI_SWIER1_SWI22_Msk (0x1U << EXTI_SWIER1_SWI22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 8188 #define EXTI_SWIER1_SWI22 EXTI_SWIER1_SWI22_Msk /*!< Software Interrupt on line 22 */
AnnaBridge 189:f392fc9709a3 8189
AnnaBridge 189:f392fc9709a3 8190 /******************* Bit definition for EXTI_PR1 register *******************/
AnnaBridge 189:f392fc9709a3 8191 #define EXTI_PR1_PIF0_Pos (0U)
AnnaBridge 189:f392fc9709a3 8192 #define EXTI_PR1_PIF0_Msk (0x1U << EXTI_PR1_PIF0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 8193 #define EXTI_PR1_PIF0 EXTI_PR1_PIF0_Msk /*!< Pending bit for line 0 */
AnnaBridge 189:f392fc9709a3 8194 #define EXTI_PR1_PIF1_Pos (1U)
AnnaBridge 189:f392fc9709a3 8195 #define EXTI_PR1_PIF1_Msk (0x1U << EXTI_PR1_PIF1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 8196 #define EXTI_PR1_PIF1 EXTI_PR1_PIF1_Msk /*!< Pending bit for line 1 */
AnnaBridge 189:f392fc9709a3 8197 #define EXTI_PR1_PIF2_Pos (2U)
AnnaBridge 189:f392fc9709a3 8198 #define EXTI_PR1_PIF2_Msk (0x1U << EXTI_PR1_PIF2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 8199 #define EXTI_PR1_PIF2 EXTI_PR1_PIF2_Msk /*!< Pending bit for line 2 */
AnnaBridge 189:f392fc9709a3 8200 #define EXTI_PR1_PIF3_Pos (3U)
AnnaBridge 189:f392fc9709a3 8201 #define EXTI_PR1_PIF3_Msk (0x1U << EXTI_PR1_PIF3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 8202 #define EXTI_PR1_PIF3 EXTI_PR1_PIF3_Msk /*!< Pending bit for line 3 */
AnnaBridge 189:f392fc9709a3 8203 #define EXTI_PR1_PIF4_Pos (4U)
AnnaBridge 189:f392fc9709a3 8204 #define EXTI_PR1_PIF4_Msk (0x1U << EXTI_PR1_PIF4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 8205 #define EXTI_PR1_PIF4 EXTI_PR1_PIF4_Msk /*!< Pending bit for line 4 */
AnnaBridge 189:f392fc9709a3 8206 #define EXTI_PR1_PIF5_Pos (5U)
AnnaBridge 189:f392fc9709a3 8207 #define EXTI_PR1_PIF5_Msk (0x1U << EXTI_PR1_PIF5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 8208 #define EXTI_PR1_PIF5 EXTI_PR1_PIF5_Msk /*!< Pending bit for line 5 */
AnnaBridge 189:f392fc9709a3 8209 #define EXTI_PR1_PIF6_Pos (6U)
AnnaBridge 189:f392fc9709a3 8210 #define EXTI_PR1_PIF6_Msk (0x1U << EXTI_PR1_PIF6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 8211 #define EXTI_PR1_PIF6 EXTI_PR1_PIF6_Msk /*!< Pending bit for line 6 */
AnnaBridge 189:f392fc9709a3 8212 #define EXTI_PR1_PIF7_Pos (7U)
AnnaBridge 189:f392fc9709a3 8213 #define EXTI_PR1_PIF7_Msk (0x1U << EXTI_PR1_PIF7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 8214 #define EXTI_PR1_PIF7 EXTI_PR1_PIF7_Msk /*!< Pending bit for line 7 */
AnnaBridge 189:f392fc9709a3 8215 #define EXTI_PR1_PIF8_Pos (8U)
AnnaBridge 189:f392fc9709a3 8216 #define EXTI_PR1_PIF8_Msk (0x1U << EXTI_PR1_PIF8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 8217 #define EXTI_PR1_PIF8 EXTI_PR1_PIF8_Msk /*!< Pending bit for line 8 */
AnnaBridge 189:f392fc9709a3 8218 #define EXTI_PR1_PIF9_Pos (9U)
AnnaBridge 189:f392fc9709a3 8219 #define EXTI_PR1_PIF9_Msk (0x1U << EXTI_PR1_PIF9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 8220 #define EXTI_PR1_PIF9 EXTI_PR1_PIF9_Msk /*!< Pending bit for line 9 */
AnnaBridge 189:f392fc9709a3 8221 #define EXTI_PR1_PIF10_Pos (10U)
AnnaBridge 189:f392fc9709a3 8222 #define EXTI_PR1_PIF10_Msk (0x1U << EXTI_PR1_PIF10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 8223 #define EXTI_PR1_PIF10 EXTI_PR1_PIF10_Msk /*!< Pending bit for line 10 */
AnnaBridge 189:f392fc9709a3 8224 #define EXTI_PR1_PIF11_Pos (11U)
AnnaBridge 189:f392fc9709a3 8225 #define EXTI_PR1_PIF11_Msk (0x1U << EXTI_PR1_PIF11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 8226 #define EXTI_PR1_PIF11 EXTI_PR1_PIF11_Msk /*!< Pending bit for line 11 */
AnnaBridge 189:f392fc9709a3 8227 #define EXTI_PR1_PIF12_Pos (12U)
AnnaBridge 189:f392fc9709a3 8228 #define EXTI_PR1_PIF12_Msk (0x1U << EXTI_PR1_PIF12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 8229 #define EXTI_PR1_PIF12 EXTI_PR1_PIF12_Msk /*!< Pending bit for line 12 */
AnnaBridge 189:f392fc9709a3 8230 #define EXTI_PR1_PIF13_Pos (13U)
AnnaBridge 189:f392fc9709a3 8231 #define EXTI_PR1_PIF13_Msk (0x1U << EXTI_PR1_PIF13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 8232 #define EXTI_PR1_PIF13 EXTI_PR1_PIF13_Msk /*!< Pending bit for line 13 */
AnnaBridge 189:f392fc9709a3 8233 #define EXTI_PR1_PIF14_Pos (14U)
AnnaBridge 189:f392fc9709a3 8234 #define EXTI_PR1_PIF14_Msk (0x1U << EXTI_PR1_PIF14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 8235 #define EXTI_PR1_PIF14 EXTI_PR1_PIF14_Msk /*!< Pending bit for line 14 */
AnnaBridge 189:f392fc9709a3 8236 #define EXTI_PR1_PIF15_Pos (15U)
AnnaBridge 189:f392fc9709a3 8237 #define EXTI_PR1_PIF15_Msk (0x1U << EXTI_PR1_PIF15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 8238 #define EXTI_PR1_PIF15 EXTI_PR1_PIF15_Msk /*!< Pending bit for line 15 */
AnnaBridge 189:f392fc9709a3 8239 #define EXTI_PR1_PIF16_Pos (16U)
AnnaBridge 189:f392fc9709a3 8240 #define EXTI_PR1_PIF16_Msk (0x1U << EXTI_PR1_PIF16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 8241 #define EXTI_PR1_PIF16 EXTI_PR1_PIF16_Msk /*!< Pending bit for line 16 */
AnnaBridge 189:f392fc9709a3 8242 #define EXTI_PR1_PIF18_Pos (18U)
AnnaBridge 189:f392fc9709a3 8243 #define EXTI_PR1_PIF18_Msk (0x1U << EXTI_PR1_PIF18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 8244 #define EXTI_PR1_PIF18 EXTI_PR1_PIF18_Msk /*!< Pending bit for line 18 */
AnnaBridge 189:f392fc9709a3 8245 #define EXTI_PR1_PIF19_Pos (19U)
AnnaBridge 189:f392fc9709a3 8246 #define EXTI_PR1_PIF19_Msk (0x1U << EXTI_PR1_PIF19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 8247 #define EXTI_PR1_PIF19 EXTI_PR1_PIF19_Msk /*!< Pending bit for line 19 */
AnnaBridge 189:f392fc9709a3 8248 #define EXTI_PR1_PIF20_Pos (20U)
AnnaBridge 189:f392fc9709a3 8249 #define EXTI_PR1_PIF20_Msk (0x1U << EXTI_PR1_PIF20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 8250 #define EXTI_PR1_PIF20 EXTI_PR1_PIF20_Msk /*!< Pending bit for line 20 */
AnnaBridge 189:f392fc9709a3 8251 #define EXTI_PR1_PIF21_Pos (21U)
AnnaBridge 189:f392fc9709a3 8252 #define EXTI_PR1_PIF21_Msk (0x1U << EXTI_PR1_PIF21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 8253 #define EXTI_PR1_PIF21 EXTI_PR1_PIF21_Msk /*!< Pending bit for line 21 */
AnnaBridge 189:f392fc9709a3 8254 #define EXTI_PR1_PIF22_Pos (22U)
AnnaBridge 189:f392fc9709a3 8255 #define EXTI_PR1_PIF22_Msk (0x1U << EXTI_PR1_PIF22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 8256 #define EXTI_PR1_PIF22 EXTI_PR1_PIF22_Msk /*!< Pending bit for line 22 */
AnnaBridge 189:f392fc9709a3 8257
AnnaBridge 189:f392fc9709a3 8258 /******************* Bit definition for EXTI_IMR2 register ******************/
AnnaBridge 189:f392fc9709a3 8259 #define EXTI_IMR2_IM32_Pos (0U)
AnnaBridge 189:f392fc9709a3 8260 #define EXTI_IMR2_IM32_Msk (0x1U << EXTI_IMR2_IM32_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 8261 #define EXTI_IMR2_IM32 EXTI_IMR2_IM32_Msk /*!< Interrupt Mask on line 32 */
AnnaBridge 189:f392fc9709a3 8262 #define EXTI_IMR2_IM33_Pos (1U)
AnnaBridge 189:f392fc9709a3 8263 #define EXTI_IMR2_IM33_Msk (0x1U << EXTI_IMR2_IM33_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 8264 #define EXTI_IMR2_IM33 EXTI_IMR2_IM33_Msk /*!< Interrupt Mask on line 33 */
AnnaBridge 189:f392fc9709a3 8265 #define EXTI_IMR2_IM34_Pos (2U)
AnnaBridge 189:f392fc9709a3 8266 #define EXTI_IMR2_IM34_Msk (0x1U << EXTI_IMR2_IM34_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 8267 #define EXTI_IMR2_IM34 EXTI_IMR2_IM34_Msk /*!< Interrupt Mask on line 34 */
AnnaBridge 189:f392fc9709a3 8268 #define EXTI_IMR2_IM35_Pos (3U)
AnnaBridge 189:f392fc9709a3 8269 #define EXTI_IMR2_IM35_Msk (0x1U << EXTI_IMR2_IM35_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 8270 #define EXTI_IMR2_IM35 EXTI_IMR2_IM35_Msk /*!< Interrupt Mask on line 35 */
AnnaBridge 189:f392fc9709a3 8271 #define EXTI_IMR2_IM36_Pos (4U)
AnnaBridge 189:f392fc9709a3 8272 #define EXTI_IMR2_IM36_Msk (0x1U << EXTI_IMR2_IM36_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 8273 #define EXTI_IMR2_IM36 EXTI_IMR2_IM36_Msk /*!< Interrupt Mask on line 36 */
AnnaBridge 189:f392fc9709a3 8274 #define EXTI_IMR2_IM37_Pos (5U)
AnnaBridge 189:f392fc9709a3 8275 #define EXTI_IMR2_IM37_Msk (0x1U << EXTI_IMR2_IM37_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 8276 #define EXTI_IMR2_IM37 EXTI_IMR2_IM37_Msk /*!< Interrupt Mask on line 37 */
AnnaBridge 189:f392fc9709a3 8277 #define EXTI_IMR2_IM38_Pos (6U)
AnnaBridge 189:f392fc9709a3 8278 #define EXTI_IMR2_IM38_Msk (0x1U << EXTI_IMR2_IM38_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 8279 #define EXTI_IMR2_IM38 EXTI_IMR2_IM38_Msk /*!< Interrupt Mask on line 38 */
AnnaBridge 189:f392fc9709a3 8280 #define EXTI_IMR2_IM39_Pos (7U)
AnnaBridge 189:f392fc9709a3 8281 #define EXTI_IMR2_IM39_Msk (0x1U << EXTI_IMR2_IM39_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 8282 #define EXTI_IMR2_IM39 EXTI_IMR2_IM39_Msk /*!< Interrupt Mask on line 39 */
AnnaBridge 189:f392fc9709a3 8283 #define EXTI_IMR2_IM40_Pos (8U)
AnnaBridge 189:f392fc9709a3 8284 #define EXTI_IMR2_IM40_Msk (0x1U << EXTI_IMR2_IM40_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 8285 #define EXTI_IMR2_IM40 EXTI_IMR2_IM40_Msk /*!< Interrupt Mask on line 40 */
AnnaBridge 189:f392fc9709a3 8286 #define EXTI_IMR2_IM_Pos (0U)
AnnaBridge 189:f392fc9709a3 8287 #define EXTI_IMR2_IM_Msk (0x1FFU << EXTI_IMR2_IM_Pos) /*!< 0x000001FF */
AnnaBridge 189:f392fc9709a3 8288 #define EXTI_IMR2_IM EXTI_IMR2_IM_Msk /*!< Interrupt Mask all */
AnnaBridge 189:f392fc9709a3 8289
AnnaBridge 189:f392fc9709a3 8290 /******************* Bit definition for EXTI_EMR2 register ******************/
AnnaBridge 189:f392fc9709a3 8291 #define EXTI_EMR2_EM32_Pos (0U)
AnnaBridge 189:f392fc9709a3 8292 #define EXTI_EMR2_EM32_Msk (0x1U << EXTI_EMR2_EM32_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 8293 #define EXTI_EMR2_EM32 EXTI_EMR2_EM32_Msk /*!< Event Mask on line 32 */
AnnaBridge 189:f392fc9709a3 8294 #define EXTI_EMR2_EM33_Pos (1U)
AnnaBridge 189:f392fc9709a3 8295 #define EXTI_EMR2_EM33_Msk (0x1U << EXTI_EMR2_EM33_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 8296 #define EXTI_EMR2_EM33 EXTI_EMR2_EM33_Msk /*!< Event Mask on line 33 */
AnnaBridge 189:f392fc9709a3 8297 #define EXTI_EMR2_EM34_Pos (2U)
AnnaBridge 189:f392fc9709a3 8298 #define EXTI_EMR2_EM34_Msk (0x1U << EXTI_EMR2_EM34_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 8299 #define EXTI_EMR2_EM34 EXTI_EMR2_EM34_Msk /*!< Event Mask on line 34 */
AnnaBridge 189:f392fc9709a3 8300 #define EXTI_EMR2_EM35_Pos (3U)
AnnaBridge 189:f392fc9709a3 8301 #define EXTI_EMR2_EM35_Msk (0x1U << EXTI_EMR2_EM35_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 8302 #define EXTI_EMR2_EM35 EXTI_EMR2_EM35_Msk /*!< Event Mask on line 35 */
AnnaBridge 189:f392fc9709a3 8303 #define EXTI_EMR2_EM36_Pos (4U)
AnnaBridge 189:f392fc9709a3 8304 #define EXTI_EMR2_EM36_Msk (0x1U << EXTI_EMR2_EM36_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 8305 #define EXTI_EMR2_EM36 EXTI_EMR2_EM36_Msk /*!< Event Mask on line 36 */
AnnaBridge 189:f392fc9709a3 8306 #define EXTI_EMR2_EM37_Pos (5U)
AnnaBridge 189:f392fc9709a3 8307 #define EXTI_EMR2_EM37_Msk (0x1U << EXTI_EMR2_EM37_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 8308 #define EXTI_EMR2_EM37 EXTI_EMR2_EM37_Msk /*!< Event Mask on line 37 */
AnnaBridge 189:f392fc9709a3 8309 #define EXTI_EMR2_EM38_Pos (6U)
AnnaBridge 189:f392fc9709a3 8310 #define EXTI_EMR2_EM38_Msk (0x1U << EXTI_EMR2_EM38_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 8311 #define EXTI_EMR2_EM38 EXTI_EMR2_EM38_Msk /*!< Event Mask on line 38 */
AnnaBridge 189:f392fc9709a3 8312 #define EXTI_EMR2_EM39_Pos (7U)
AnnaBridge 189:f392fc9709a3 8313 #define EXTI_EMR2_EM39_Msk (0x1U << EXTI_EMR2_EM39_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 8314 #define EXTI_EMR2_EM39 EXTI_EMR2_EM39_Msk /*!< Event Mask on line 39 */
AnnaBridge 189:f392fc9709a3 8315 #define EXTI_EMR2_EM40_Pos (8U)
AnnaBridge 189:f392fc9709a3 8316 #define EXTI_EMR2_EM40_Msk (0x1U << EXTI_EMR2_EM40_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 8317 #define EXTI_EMR2_EM40 EXTI_EMR2_EM40_Msk /*!< Event Mask on line 40 */
AnnaBridge 189:f392fc9709a3 8318 #define EXTI_EMR2_EM_Pos (0U)
AnnaBridge 189:f392fc9709a3 8319 #define EXTI_EMR2_EM_Msk (0x1FFU << EXTI_EMR2_EM_Pos) /*!< 0x000001FF */
AnnaBridge 189:f392fc9709a3 8320 #define EXTI_EMR2_EM EXTI_EMR2_EM_Msk /*!< Interrupt Mask all */
AnnaBridge 189:f392fc9709a3 8321
AnnaBridge 189:f392fc9709a3 8322 /****************** Bit definition for EXTI_RTSR2 register ******************/
AnnaBridge 189:f392fc9709a3 8323 #define EXTI_RTSR2_RT35_Pos (3U)
AnnaBridge 189:f392fc9709a3 8324 #define EXTI_RTSR2_RT35_Msk (0x1U << EXTI_RTSR2_RT35_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 8325 #define EXTI_RTSR2_RT35 EXTI_RTSR2_RT35_Msk /*!< Rising trigger event configuration bit of line 35 */
AnnaBridge 189:f392fc9709a3 8326 #define EXTI_RTSR2_RT36_Pos (4U)
AnnaBridge 189:f392fc9709a3 8327 #define EXTI_RTSR2_RT36_Msk (0x1U << EXTI_RTSR2_RT36_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 8328 #define EXTI_RTSR2_RT36 EXTI_RTSR2_RT36_Msk /*!< Rising trigger event configuration bit of line 36 */
AnnaBridge 189:f392fc9709a3 8329 #define EXTI_RTSR2_RT37_Pos (5U)
AnnaBridge 189:f392fc9709a3 8330 #define EXTI_RTSR2_RT37_Msk (0x1U << EXTI_RTSR2_RT37_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 8331 #define EXTI_RTSR2_RT37 EXTI_RTSR2_RT37_Msk /*!< Rising trigger event configuration bit of line 37 */
AnnaBridge 189:f392fc9709a3 8332 #define EXTI_RTSR2_RT38_Pos (6U)
AnnaBridge 189:f392fc9709a3 8333 #define EXTI_RTSR2_RT38_Msk (0x1U << EXTI_RTSR2_RT38_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 8334 #define EXTI_RTSR2_RT38 EXTI_RTSR2_RT38_Msk /*!< Rising trigger event configuration bit of line 38 */
AnnaBridge 189:f392fc9709a3 8335
AnnaBridge 189:f392fc9709a3 8336 /****************** Bit definition for EXTI_FTSR2 register ******************/
AnnaBridge 189:f392fc9709a3 8337 #define EXTI_FTSR2_FT35_Pos (3U)
AnnaBridge 189:f392fc9709a3 8338 #define EXTI_FTSR2_FT35_Msk (0x1U << EXTI_FTSR2_FT35_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 8339 #define EXTI_FTSR2_FT35 EXTI_FTSR2_FT35_Msk /*!< Falling trigger event configuration bit of line 35 */
AnnaBridge 189:f392fc9709a3 8340 #define EXTI_FTSR2_FT36_Pos (4U)
AnnaBridge 189:f392fc9709a3 8341 #define EXTI_FTSR2_FT36_Msk (0x1U << EXTI_FTSR2_FT36_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 8342 #define EXTI_FTSR2_FT36 EXTI_FTSR2_FT36_Msk /*!< Falling trigger event configuration bit of line 36 */
AnnaBridge 189:f392fc9709a3 8343 #define EXTI_FTSR2_FT37_Pos (5U)
AnnaBridge 189:f392fc9709a3 8344 #define EXTI_FTSR2_FT37_Msk (0x1U << EXTI_FTSR2_FT37_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 8345 #define EXTI_FTSR2_FT37 EXTI_FTSR2_FT37_Msk /*!< Falling trigger event configuration bit of line 37 */
AnnaBridge 189:f392fc9709a3 8346 #define EXTI_FTSR2_FT38_Pos (6U)
AnnaBridge 189:f392fc9709a3 8347 #define EXTI_FTSR2_FT38_Msk (0x1U << EXTI_FTSR2_FT38_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 8348 #define EXTI_FTSR2_FT38 EXTI_FTSR2_FT38_Msk /*!< Falling trigger event configuration bit of line 38 */
AnnaBridge 189:f392fc9709a3 8349
AnnaBridge 189:f392fc9709a3 8350 /****************** Bit definition for EXTI_SWIER2 register *****************/
AnnaBridge 189:f392fc9709a3 8351 #define EXTI_SWIER2_SWI35_Pos (3U)
AnnaBridge 189:f392fc9709a3 8352 #define EXTI_SWIER2_SWI35_Msk (0x1U << EXTI_SWIER2_SWI35_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 8353 #define EXTI_SWIER2_SWI35 EXTI_SWIER2_SWI35_Msk /*!< Software Interrupt on line 35 */
AnnaBridge 189:f392fc9709a3 8354 #define EXTI_SWIER2_SWI36_Pos (4U)
AnnaBridge 189:f392fc9709a3 8355 #define EXTI_SWIER2_SWI36_Msk (0x1U << EXTI_SWIER2_SWI36_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 8356 #define EXTI_SWIER2_SWI36 EXTI_SWIER2_SWI36_Msk /*!< Software Interrupt on line 36 */
AnnaBridge 189:f392fc9709a3 8357 #define EXTI_SWIER2_SWI37_Pos (5U)
AnnaBridge 189:f392fc9709a3 8358 #define EXTI_SWIER2_SWI37_Msk (0x1U << EXTI_SWIER2_SWI37_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 8359 #define EXTI_SWIER2_SWI37 EXTI_SWIER2_SWI37_Msk /*!< Software Interrupt on line 37 */
AnnaBridge 189:f392fc9709a3 8360 #define EXTI_SWIER2_SWI38_Pos (6U)
AnnaBridge 189:f392fc9709a3 8361 #define EXTI_SWIER2_SWI38_Msk (0x1U << EXTI_SWIER2_SWI38_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 8362 #define EXTI_SWIER2_SWI38 EXTI_SWIER2_SWI38_Msk /*!< Software Interrupt on line 38 */
AnnaBridge 189:f392fc9709a3 8363
AnnaBridge 189:f392fc9709a3 8364 /******************* Bit definition for EXTI_PR2 register *******************/
AnnaBridge 189:f392fc9709a3 8365 #define EXTI_PR2_PIF35_Pos (3U)
AnnaBridge 189:f392fc9709a3 8366 #define EXTI_PR2_PIF35_Msk (0x1U << EXTI_PR2_PIF35_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 8367 #define EXTI_PR2_PIF35 EXTI_PR2_PIF35_Msk /*!< Pending bit for line 35 */
AnnaBridge 189:f392fc9709a3 8368 #define EXTI_PR2_PIF36_Pos (4U)
AnnaBridge 189:f392fc9709a3 8369 #define EXTI_PR2_PIF36_Msk (0x1U << EXTI_PR2_PIF36_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 8370 #define EXTI_PR2_PIF36 EXTI_PR2_PIF36_Msk /*!< Pending bit for line 36 */
AnnaBridge 189:f392fc9709a3 8371 #define EXTI_PR2_PIF37_Pos (5U)
AnnaBridge 189:f392fc9709a3 8372 #define EXTI_PR2_PIF37_Msk (0x1U << EXTI_PR2_PIF37_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 8373 #define EXTI_PR2_PIF37 EXTI_PR2_PIF37_Msk /*!< Pending bit for line 37 */
AnnaBridge 189:f392fc9709a3 8374 #define EXTI_PR2_PIF38_Pos (6U)
AnnaBridge 189:f392fc9709a3 8375 #define EXTI_PR2_PIF38_Msk (0x1U << EXTI_PR2_PIF38_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 8376 #define EXTI_PR2_PIF38 EXTI_PR2_PIF38_Msk /*!< Pending bit for line 38 */
AnnaBridge 189:f392fc9709a3 8377
AnnaBridge 189:f392fc9709a3 8378
AnnaBridge 189:f392fc9709a3 8379 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 8380 /* */
AnnaBridge 189:f392fc9709a3 8381 /* FLASH */
AnnaBridge 189:f392fc9709a3 8382 /* */
AnnaBridge 189:f392fc9709a3 8383 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 8384 /******************* Bits definition for FLASH_ACR register *****************/
AnnaBridge 189:f392fc9709a3 8385 #define FLASH_ACR_LATENCY_Pos (0U)
AnnaBridge 189:f392fc9709a3 8386 #define FLASH_ACR_LATENCY_Msk (0x7U << FLASH_ACR_LATENCY_Pos) /*!< 0x00000007 */
AnnaBridge 189:f392fc9709a3 8387 #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk
AnnaBridge 189:f392fc9709a3 8388 #define FLASH_ACR_LATENCY_0WS (0x00000000U)
AnnaBridge 189:f392fc9709a3 8389 #define FLASH_ACR_LATENCY_1WS (0x00000001U)
AnnaBridge 189:f392fc9709a3 8390 #define FLASH_ACR_LATENCY_2WS (0x00000002U)
AnnaBridge 189:f392fc9709a3 8391 #define FLASH_ACR_LATENCY_3WS (0x00000003U)
AnnaBridge 189:f392fc9709a3 8392 #define FLASH_ACR_LATENCY_4WS (0x00000004U)
AnnaBridge 189:f392fc9709a3 8393 #define FLASH_ACR_PRFTEN_Pos (8U)
AnnaBridge 189:f392fc9709a3 8394 #define FLASH_ACR_PRFTEN_Msk (0x1U << FLASH_ACR_PRFTEN_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 8395 #define FLASH_ACR_PRFTEN FLASH_ACR_PRFTEN_Msk
AnnaBridge 189:f392fc9709a3 8396 #define FLASH_ACR_ICEN_Pos (9U)
AnnaBridge 189:f392fc9709a3 8397 #define FLASH_ACR_ICEN_Msk (0x1U << FLASH_ACR_ICEN_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 8398 #define FLASH_ACR_ICEN FLASH_ACR_ICEN_Msk
AnnaBridge 189:f392fc9709a3 8399 #define FLASH_ACR_DCEN_Pos (10U)
AnnaBridge 189:f392fc9709a3 8400 #define FLASH_ACR_DCEN_Msk (0x1U << FLASH_ACR_DCEN_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 8401 #define FLASH_ACR_DCEN FLASH_ACR_DCEN_Msk
AnnaBridge 189:f392fc9709a3 8402 #define FLASH_ACR_ICRST_Pos (11U)
AnnaBridge 189:f392fc9709a3 8403 #define FLASH_ACR_ICRST_Msk (0x1U << FLASH_ACR_ICRST_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 8404 #define FLASH_ACR_ICRST FLASH_ACR_ICRST_Msk
AnnaBridge 189:f392fc9709a3 8405 #define FLASH_ACR_DCRST_Pos (12U)
AnnaBridge 189:f392fc9709a3 8406 #define FLASH_ACR_DCRST_Msk (0x1U << FLASH_ACR_DCRST_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 8407 #define FLASH_ACR_DCRST FLASH_ACR_DCRST_Msk
AnnaBridge 189:f392fc9709a3 8408 #define FLASH_ACR_RUN_PD_Pos (13U)
AnnaBridge 189:f392fc9709a3 8409 #define FLASH_ACR_RUN_PD_Msk (0x1U << FLASH_ACR_RUN_PD_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 8410 #define FLASH_ACR_RUN_PD FLASH_ACR_RUN_PD_Msk /*!< Flash power down mode during run */
AnnaBridge 189:f392fc9709a3 8411 #define FLASH_ACR_SLEEP_PD_Pos (14U)
AnnaBridge 189:f392fc9709a3 8412 #define FLASH_ACR_SLEEP_PD_Msk (0x1U << FLASH_ACR_SLEEP_PD_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 8413 #define FLASH_ACR_SLEEP_PD FLASH_ACR_SLEEP_PD_Msk /*!< Flash power down mode during sleep */
AnnaBridge 189:f392fc9709a3 8414
AnnaBridge 189:f392fc9709a3 8415 /******************* Bits definition for FLASH_SR register ******************/
AnnaBridge 189:f392fc9709a3 8416 #define FLASH_SR_EOP_Pos (0U)
AnnaBridge 189:f392fc9709a3 8417 #define FLASH_SR_EOP_Msk (0x1U << FLASH_SR_EOP_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 8418 #define FLASH_SR_EOP FLASH_SR_EOP_Msk
AnnaBridge 189:f392fc9709a3 8419 #define FLASH_SR_OPERR_Pos (1U)
AnnaBridge 189:f392fc9709a3 8420 #define FLASH_SR_OPERR_Msk (0x1U << FLASH_SR_OPERR_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 8421 #define FLASH_SR_OPERR FLASH_SR_OPERR_Msk
AnnaBridge 189:f392fc9709a3 8422 #define FLASH_SR_PROGERR_Pos (3U)
AnnaBridge 189:f392fc9709a3 8423 #define FLASH_SR_PROGERR_Msk (0x1U << FLASH_SR_PROGERR_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 8424 #define FLASH_SR_PROGERR FLASH_SR_PROGERR_Msk
AnnaBridge 189:f392fc9709a3 8425 #define FLASH_SR_WRPERR_Pos (4U)
AnnaBridge 189:f392fc9709a3 8426 #define FLASH_SR_WRPERR_Msk (0x1U << FLASH_SR_WRPERR_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 8427 #define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk
AnnaBridge 189:f392fc9709a3 8428 #define FLASH_SR_PGAERR_Pos (5U)
AnnaBridge 189:f392fc9709a3 8429 #define FLASH_SR_PGAERR_Msk (0x1U << FLASH_SR_PGAERR_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 8430 #define FLASH_SR_PGAERR FLASH_SR_PGAERR_Msk
AnnaBridge 189:f392fc9709a3 8431 #define FLASH_SR_SIZERR_Pos (6U)
AnnaBridge 189:f392fc9709a3 8432 #define FLASH_SR_SIZERR_Msk (0x1U << FLASH_SR_SIZERR_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 8433 #define FLASH_SR_SIZERR FLASH_SR_SIZERR_Msk
AnnaBridge 189:f392fc9709a3 8434 #define FLASH_SR_PGSERR_Pos (7U)
AnnaBridge 189:f392fc9709a3 8435 #define FLASH_SR_PGSERR_Msk (0x1U << FLASH_SR_PGSERR_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 8436 #define FLASH_SR_PGSERR FLASH_SR_PGSERR_Msk
AnnaBridge 189:f392fc9709a3 8437 #define FLASH_SR_MISERR_Pos (8U)
AnnaBridge 189:f392fc9709a3 8438 #define FLASH_SR_MISERR_Msk (0x1U << FLASH_SR_MISERR_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 8439 #define FLASH_SR_MISERR FLASH_SR_MISERR_Msk
AnnaBridge 189:f392fc9709a3 8440 #define FLASH_SR_FASTERR_Pos (9U)
AnnaBridge 189:f392fc9709a3 8441 #define FLASH_SR_FASTERR_Msk (0x1U << FLASH_SR_FASTERR_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 8442 #define FLASH_SR_FASTERR FLASH_SR_FASTERR_Msk
AnnaBridge 189:f392fc9709a3 8443 #define FLASH_SR_RDERR_Pos (14U)
AnnaBridge 189:f392fc9709a3 8444 #define FLASH_SR_RDERR_Msk (0x1U << FLASH_SR_RDERR_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 8445 #define FLASH_SR_RDERR FLASH_SR_RDERR_Msk
AnnaBridge 189:f392fc9709a3 8446 #define FLASH_SR_OPTVERR_Pos (15U)
AnnaBridge 189:f392fc9709a3 8447 #define FLASH_SR_OPTVERR_Msk (0x1U << FLASH_SR_OPTVERR_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 8448 #define FLASH_SR_OPTVERR FLASH_SR_OPTVERR_Msk
AnnaBridge 189:f392fc9709a3 8449 #define FLASH_SR_BSY_Pos (16U)
AnnaBridge 189:f392fc9709a3 8450 #define FLASH_SR_BSY_Msk (0x1U << FLASH_SR_BSY_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 8451 #define FLASH_SR_BSY FLASH_SR_BSY_Msk
AnnaBridge 189:f392fc9709a3 8452 #define FLASH_SR_PEMPTY_Pos (17U)
AnnaBridge 189:f392fc9709a3 8453 #define FLASH_SR_PEMPTY_Msk (0x1U << FLASH_SR_PEMPTY_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 8454 #define FLASH_SR_PEMPTY FLASH_SR_PEMPTY_Msk
AnnaBridge 189:f392fc9709a3 8455
AnnaBridge 189:f392fc9709a3 8456 /******************* Bits definition for FLASH_CR register ******************/
AnnaBridge 189:f392fc9709a3 8457 #define FLASH_CR_PG_Pos (0U)
AnnaBridge 189:f392fc9709a3 8458 #define FLASH_CR_PG_Msk (0x1U << FLASH_CR_PG_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 8459 #define FLASH_CR_PG FLASH_CR_PG_Msk
AnnaBridge 189:f392fc9709a3 8460 #define FLASH_CR_PER_Pos (1U)
AnnaBridge 189:f392fc9709a3 8461 #define FLASH_CR_PER_Msk (0x1U << FLASH_CR_PER_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 8462 #define FLASH_CR_PER FLASH_CR_PER_Msk
AnnaBridge 189:f392fc9709a3 8463 #define FLASH_CR_MER1_Pos (2U)
AnnaBridge 189:f392fc9709a3 8464 #define FLASH_CR_MER1_Msk (0x1U << FLASH_CR_MER1_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 8465 #define FLASH_CR_MER1 FLASH_CR_MER1_Msk
AnnaBridge 189:f392fc9709a3 8466 #define FLASH_CR_PNB_Pos (3U)
AnnaBridge 189:f392fc9709a3 8467 #define FLASH_CR_PNB_Msk (0xFFU << FLASH_CR_PNB_Pos) /*!< 0x000007F8 */
AnnaBridge 189:f392fc9709a3 8468 #define FLASH_CR_PNB FLASH_CR_PNB_Msk
AnnaBridge 189:f392fc9709a3 8469 #define FLASH_CR_BKER_Pos (11U)
AnnaBridge 189:f392fc9709a3 8470 #define FLASH_CR_BKER_Msk (0x1U << FLASH_CR_BKER_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 8471 #define FLASH_CR_BKER FLASH_CR_BKER_Msk
AnnaBridge 189:f392fc9709a3 8472 #define FLASH_CR_MER2_Pos (15U)
AnnaBridge 189:f392fc9709a3 8473 #define FLASH_CR_MER2_Msk (0x1U << FLASH_CR_MER2_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 8474 #define FLASH_CR_MER2 FLASH_CR_MER2_Msk
AnnaBridge 189:f392fc9709a3 8475 #define FLASH_CR_STRT_Pos (16U)
AnnaBridge 189:f392fc9709a3 8476 #define FLASH_CR_STRT_Msk (0x1U << FLASH_CR_STRT_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 8477 #define FLASH_CR_STRT FLASH_CR_STRT_Msk
AnnaBridge 189:f392fc9709a3 8478 #define FLASH_CR_OPTSTRT_Pos (17U)
AnnaBridge 189:f392fc9709a3 8479 #define FLASH_CR_OPTSTRT_Msk (0x1U << FLASH_CR_OPTSTRT_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 8480 #define FLASH_CR_OPTSTRT FLASH_CR_OPTSTRT_Msk
AnnaBridge 189:f392fc9709a3 8481 #define FLASH_CR_FSTPG_Pos (18U)
AnnaBridge 189:f392fc9709a3 8482 #define FLASH_CR_FSTPG_Msk (0x1U << FLASH_CR_FSTPG_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 8483 #define FLASH_CR_FSTPG FLASH_CR_FSTPG_Msk
AnnaBridge 189:f392fc9709a3 8484 #define FLASH_CR_EOPIE_Pos (24U)
AnnaBridge 189:f392fc9709a3 8485 #define FLASH_CR_EOPIE_Msk (0x1U << FLASH_CR_EOPIE_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 8486 #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk
AnnaBridge 189:f392fc9709a3 8487 #define FLASH_CR_ERRIE_Pos (25U)
AnnaBridge 189:f392fc9709a3 8488 #define FLASH_CR_ERRIE_Msk (0x1U << FLASH_CR_ERRIE_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 8489 #define FLASH_CR_ERRIE FLASH_CR_ERRIE_Msk
AnnaBridge 189:f392fc9709a3 8490 #define FLASH_CR_RDERRIE_Pos (26U)
AnnaBridge 189:f392fc9709a3 8491 #define FLASH_CR_RDERRIE_Msk (0x1U << FLASH_CR_RDERRIE_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 8492 #define FLASH_CR_RDERRIE FLASH_CR_RDERRIE_Msk
AnnaBridge 189:f392fc9709a3 8493 #define FLASH_CR_OBL_LAUNCH_Pos (27U)
AnnaBridge 189:f392fc9709a3 8494 #define FLASH_CR_OBL_LAUNCH_Msk (0x1U << FLASH_CR_OBL_LAUNCH_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 8495 #define FLASH_CR_OBL_LAUNCH FLASH_CR_OBL_LAUNCH_Msk
AnnaBridge 189:f392fc9709a3 8496 #define FLASH_CR_OPTLOCK_Pos (30U)
AnnaBridge 189:f392fc9709a3 8497 #define FLASH_CR_OPTLOCK_Msk (0x1U << FLASH_CR_OPTLOCK_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 8498 #define FLASH_CR_OPTLOCK FLASH_CR_OPTLOCK_Msk
AnnaBridge 189:f392fc9709a3 8499 #define FLASH_CR_LOCK_Pos (31U)
AnnaBridge 189:f392fc9709a3 8500 #define FLASH_CR_LOCK_Msk (0x1U << FLASH_CR_LOCK_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 8501 #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk
AnnaBridge 189:f392fc9709a3 8502
AnnaBridge 189:f392fc9709a3 8503 /******************* Bits definition for FLASH_ECCR register ***************/
AnnaBridge 189:f392fc9709a3 8504 #define FLASH_ECCR_ADDR_ECC_Pos (0U)
AnnaBridge 189:f392fc9709a3 8505 #define FLASH_ECCR_ADDR_ECC_Msk (0x7FFFFU << FLASH_ECCR_ADDR_ECC_Pos) /*!< 0x0007FFFF */
AnnaBridge 189:f392fc9709a3 8506 #define FLASH_ECCR_ADDR_ECC FLASH_ECCR_ADDR_ECC_Msk
AnnaBridge 189:f392fc9709a3 8507 #define FLASH_ECCR_BK_ECC_Pos (19U)
AnnaBridge 189:f392fc9709a3 8508 #define FLASH_ECCR_BK_ECC_Msk (0x1U << FLASH_ECCR_BK_ECC_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 8509 #define FLASH_ECCR_BK_ECC FLASH_ECCR_BK_ECC_Msk
AnnaBridge 189:f392fc9709a3 8510 #define FLASH_ECCR_SYSF_ECC_Pos (20U)
AnnaBridge 189:f392fc9709a3 8511 #define FLASH_ECCR_SYSF_ECC_Msk (0x1U << FLASH_ECCR_SYSF_ECC_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 8512 #define FLASH_ECCR_SYSF_ECC FLASH_ECCR_SYSF_ECC_Msk
AnnaBridge 189:f392fc9709a3 8513 #define FLASH_ECCR_ECCIE_Pos (24U)
AnnaBridge 189:f392fc9709a3 8514 #define FLASH_ECCR_ECCIE_Msk (0x1U << FLASH_ECCR_ECCIE_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 8515 #define FLASH_ECCR_ECCIE FLASH_ECCR_ECCIE_Msk
AnnaBridge 189:f392fc9709a3 8516 #define FLASH_ECCR_ECCC_Pos (30U)
AnnaBridge 189:f392fc9709a3 8517 #define FLASH_ECCR_ECCC_Msk (0x1U << FLASH_ECCR_ECCC_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 8518 #define FLASH_ECCR_ECCC FLASH_ECCR_ECCC_Msk
AnnaBridge 189:f392fc9709a3 8519 #define FLASH_ECCR_ECCD_Pos (31U)
AnnaBridge 189:f392fc9709a3 8520 #define FLASH_ECCR_ECCD_Msk (0x1U << FLASH_ECCR_ECCD_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 8521 #define FLASH_ECCR_ECCD FLASH_ECCR_ECCD_Msk
AnnaBridge 189:f392fc9709a3 8522
AnnaBridge 189:f392fc9709a3 8523 /******************* Bits definition for FLASH_OPTR register ***************/
AnnaBridge 189:f392fc9709a3 8524 #define FLASH_OPTR_RDP_Pos (0U)
AnnaBridge 189:f392fc9709a3 8525 #define FLASH_OPTR_RDP_Msk (0xFFU << FLASH_OPTR_RDP_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 8526 #define FLASH_OPTR_RDP FLASH_OPTR_RDP_Msk
AnnaBridge 189:f392fc9709a3 8527 #define FLASH_OPTR_BOR_LEV_Pos (8U)
AnnaBridge 189:f392fc9709a3 8528 #define FLASH_OPTR_BOR_LEV_Msk (0x7U << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000700 */
AnnaBridge 189:f392fc9709a3 8529 #define FLASH_OPTR_BOR_LEV FLASH_OPTR_BOR_LEV_Msk
AnnaBridge 189:f392fc9709a3 8530 #define FLASH_OPTR_BOR_LEV_0 (0x0U << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000000 */
AnnaBridge 189:f392fc9709a3 8531 #define FLASH_OPTR_BOR_LEV_1 (0x1U << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 8532 #define FLASH_OPTR_BOR_LEV_2 (0x2U << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 8533 #define FLASH_OPTR_BOR_LEV_3 (0x3U << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000300 */
AnnaBridge 189:f392fc9709a3 8534 #define FLASH_OPTR_BOR_LEV_4 (0x4U << FLASH_OPTR_BOR_LEV_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 8535 #define FLASH_OPTR_nRST_STOP_Pos (12U)
AnnaBridge 189:f392fc9709a3 8536 #define FLASH_OPTR_nRST_STOP_Msk (0x1U << FLASH_OPTR_nRST_STOP_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 8537 #define FLASH_OPTR_nRST_STOP FLASH_OPTR_nRST_STOP_Msk
AnnaBridge 189:f392fc9709a3 8538 #define FLASH_OPTR_nRST_STDBY_Pos (13U)
AnnaBridge 189:f392fc9709a3 8539 #define FLASH_OPTR_nRST_STDBY_Msk (0x1U << FLASH_OPTR_nRST_STDBY_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 8540 #define FLASH_OPTR_nRST_STDBY FLASH_OPTR_nRST_STDBY_Msk
AnnaBridge 189:f392fc9709a3 8541 #define FLASH_OPTR_nRST_SHDW_Pos (14U)
AnnaBridge 189:f392fc9709a3 8542 #define FLASH_OPTR_nRST_SHDW_Msk (0x1U << FLASH_OPTR_nRST_SHDW_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 8543 #define FLASH_OPTR_nRST_SHDW FLASH_OPTR_nRST_SHDW_Msk
AnnaBridge 189:f392fc9709a3 8544 #define FLASH_OPTR_IWDG_SW_Pos (16U)
AnnaBridge 189:f392fc9709a3 8545 #define FLASH_OPTR_IWDG_SW_Msk (0x1U << FLASH_OPTR_IWDG_SW_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 8546 #define FLASH_OPTR_IWDG_SW FLASH_OPTR_IWDG_SW_Msk
AnnaBridge 189:f392fc9709a3 8547 #define FLASH_OPTR_IWDG_STOP_Pos (17U)
AnnaBridge 189:f392fc9709a3 8548 #define FLASH_OPTR_IWDG_STOP_Msk (0x1U << FLASH_OPTR_IWDG_STOP_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 8549 #define FLASH_OPTR_IWDG_STOP FLASH_OPTR_IWDG_STOP_Msk
AnnaBridge 189:f392fc9709a3 8550 #define FLASH_OPTR_IWDG_STDBY_Pos (18U)
AnnaBridge 189:f392fc9709a3 8551 #define FLASH_OPTR_IWDG_STDBY_Msk (0x1U << FLASH_OPTR_IWDG_STDBY_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 8552 #define FLASH_OPTR_IWDG_STDBY FLASH_OPTR_IWDG_STDBY_Msk
AnnaBridge 189:f392fc9709a3 8553 #define FLASH_OPTR_WWDG_SW_Pos (19U)
AnnaBridge 189:f392fc9709a3 8554 #define FLASH_OPTR_WWDG_SW_Msk (0x1U << FLASH_OPTR_WWDG_SW_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 8555 #define FLASH_OPTR_WWDG_SW FLASH_OPTR_WWDG_SW_Msk
AnnaBridge 189:f392fc9709a3 8556 #define FLASH_OPTR_BFB2_Pos (20U)
AnnaBridge 189:f392fc9709a3 8557 #define FLASH_OPTR_BFB2_Msk (0x1U << FLASH_OPTR_BFB2_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 8558 #define FLASH_OPTR_BFB2 FLASH_OPTR_BFB2_Msk
AnnaBridge 189:f392fc9709a3 8559 #define FLASH_OPTR_DUALBANK_Pos (21U)
AnnaBridge 189:f392fc9709a3 8560 #define FLASH_OPTR_DUALBANK_Msk (0x1U << FLASH_OPTR_DUALBANK_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 8561 #define FLASH_OPTR_DUALBANK FLASH_OPTR_DUALBANK_Msk
AnnaBridge 189:f392fc9709a3 8562 #define FLASH_OPTR_nBOOT1_Pos (23U)
AnnaBridge 189:f392fc9709a3 8563 #define FLASH_OPTR_nBOOT1_Msk (0x1U << FLASH_OPTR_nBOOT1_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 8564 #define FLASH_OPTR_nBOOT1 FLASH_OPTR_nBOOT1_Msk
AnnaBridge 189:f392fc9709a3 8565 #define FLASH_OPTR_SRAM2_PE_Pos (24U)
AnnaBridge 189:f392fc9709a3 8566 #define FLASH_OPTR_SRAM2_PE_Msk (0x1U << FLASH_OPTR_SRAM2_PE_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 8567 #define FLASH_OPTR_SRAM2_PE FLASH_OPTR_SRAM2_PE_Msk
AnnaBridge 189:f392fc9709a3 8568 #define FLASH_OPTR_SRAM2_RST_Pos (25U)
AnnaBridge 189:f392fc9709a3 8569 #define FLASH_OPTR_SRAM2_RST_Msk (0x1U << FLASH_OPTR_SRAM2_RST_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 8570 #define FLASH_OPTR_SRAM2_RST FLASH_OPTR_SRAM2_RST_Msk
AnnaBridge 189:f392fc9709a3 8571 #define FLASH_OPTR_nSWBOOT0_Pos (26U)
AnnaBridge 189:f392fc9709a3 8572 #define FLASH_OPTR_nSWBOOT0_Msk (0x1U << FLASH_OPTR_nSWBOOT0_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 8573 #define FLASH_OPTR_nSWBOOT0 FLASH_OPTR_nSWBOOT0_Msk
AnnaBridge 189:f392fc9709a3 8574 #define FLASH_OPTR_nBOOT0_Pos (27U)
AnnaBridge 189:f392fc9709a3 8575 #define FLASH_OPTR_nBOOT0_Msk (0x1U << FLASH_OPTR_nBOOT0_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 8576 #define FLASH_OPTR_nBOOT0 FLASH_OPTR_nBOOT0_Msk
AnnaBridge 189:f392fc9709a3 8577
AnnaBridge 189:f392fc9709a3 8578 /****************** Bits definition for FLASH_PCROP1SR register **********/
AnnaBridge 189:f392fc9709a3 8579 #define FLASH_PCROP1SR_PCROP1_STRT_Pos (0U)
AnnaBridge 189:f392fc9709a3 8580 #define FLASH_PCROP1SR_PCROP1_STRT_Msk (0xFFFFU << FLASH_PCROP1SR_PCROP1_STRT_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 8581 #define FLASH_PCROP1SR_PCROP1_STRT FLASH_PCROP1SR_PCROP1_STRT_Msk
AnnaBridge 189:f392fc9709a3 8582
AnnaBridge 189:f392fc9709a3 8583 /****************** Bits definition for FLASH_PCROP1ER register ***********/
AnnaBridge 189:f392fc9709a3 8584 #define FLASH_PCROP1ER_PCROP1_END_Pos (0U)
AnnaBridge 189:f392fc9709a3 8585 #define FLASH_PCROP1ER_PCROP1_END_Msk (0xFFFFU << FLASH_PCROP1ER_PCROP1_END_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 8586 #define FLASH_PCROP1ER_PCROP1_END FLASH_PCROP1ER_PCROP1_END_Msk
AnnaBridge 189:f392fc9709a3 8587 #define FLASH_PCROP1ER_PCROP_RDP_Pos (31U)
AnnaBridge 189:f392fc9709a3 8588 #define FLASH_PCROP1ER_PCROP_RDP_Msk (0x1U << FLASH_PCROP1ER_PCROP_RDP_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 8589 #define FLASH_PCROP1ER_PCROP_RDP FLASH_PCROP1ER_PCROP_RDP_Msk
AnnaBridge 189:f392fc9709a3 8590
AnnaBridge 189:f392fc9709a3 8591 /****************** Bits definition for FLASH_WRP1AR register ***************/
AnnaBridge 189:f392fc9709a3 8592 #define FLASH_WRP1AR_WRP1A_STRT_Pos (0U)
AnnaBridge 189:f392fc9709a3 8593 #define FLASH_WRP1AR_WRP1A_STRT_Msk (0xFFU << FLASH_WRP1AR_WRP1A_STRT_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 8594 #define FLASH_WRP1AR_WRP1A_STRT FLASH_WRP1AR_WRP1A_STRT_Msk
AnnaBridge 189:f392fc9709a3 8595 #define FLASH_WRP1AR_WRP1A_END_Pos (16U)
AnnaBridge 189:f392fc9709a3 8596 #define FLASH_WRP1AR_WRP1A_END_Msk (0xFFU << FLASH_WRP1AR_WRP1A_END_Pos) /*!< 0x00FF0000 */
AnnaBridge 189:f392fc9709a3 8597 #define FLASH_WRP1AR_WRP1A_END FLASH_WRP1AR_WRP1A_END_Msk
AnnaBridge 189:f392fc9709a3 8598
AnnaBridge 189:f392fc9709a3 8599 /****************** Bits definition for FLASH_WRPB1R register ***************/
AnnaBridge 189:f392fc9709a3 8600 #define FLASH_WRP1BR_WRP1B_STRT_Pos (0U)
AnnaBridge 189:f392fc9709a3 8601 #define FLASH_WRP1BR_WRP1B_STRT_Msk (0xFFU << FLASH_WRP1BR_WRP1B_STRT_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 8602 #define FLASH_WRP1BR_WRP1B_STRT FLASH_WRP1BR_WRP1B_STRT_Msk
AnnaBridge 189:f392fc9709a3 8603 #define FLASH_WRP1BR_WRP1B_END_Pos (16U)
AnnaBridge 189:f392fc9709a3 8604 #define FLASH_WRP1BR_WRP1B_END_Msk (0xFFU << FLASH_WRP1BR_WRP1B_END_Pos) /*!< 0x00FF0000 */
AnnaBridge 189:f392fc9709a3 8605 #define FLASH_WRP1BR_WRP1B_END FLASH_WRP1BR_WRP1B_END_Msk
AnnaBridge 189:f392fc9709a3 8606
AnnaBridge 189:f392fc9709a3 8607 /****************** Bits definition for FLASH_PCROP2SR register **********/
AnnaBridge 189:f392fc9709a3 8608 #define FLASH_PCROP2SR_PCROP2_STRT_Pos (0U)
AnnaBridge 189:f392fc9709a3 8609 #define FLASH_PCROP2SR_PCROP2_STRT_Msk (0xFFFFU << FLASH_PCROP2SR_PCROP2_STRT_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 8610 #define FLASH_PCROP2SR_PCROP2_STRT FLASH_PCROP2SR_PCROP2_STRT_Msk
AnnaBridge 189:f392fc9709a3 8611
AnnaBridge 189:f392fc9709a3 8612 /****************** Bits definition for FLASH_PCROP2ER register ***********/
AnnaBridge 189:f392fc9709a3 8613 #define FLASH_PCROP2ER_PCROP2_END_Pos (0U)
AnnaBridge 189:f392fc9709a3 8614 #define FLASH_PCROP2ER_PCROP2_END_Msk (0xFFFFU << FLASH_PCROP2ER_PCROP2_END_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 8615 #define FLASH_PCROP2ER_PCROP2_END FLASH_PCROP2ER_PCROP2_END_Msk
AnnaBridge 189:f392fc9709a3 8616
AnnaBridge 189:f392fc9709a3 8617 /****************** Bits definition for FLASH_WRP2AR register ***************/
AnnaBridge 189:f392fc9709a3 8618 #define FLASH_WRP2AR_WRP2A_STRT_Pos (0U)
AnnaBridge 189:f392fc9709a3 8619 #define FLASH_WRP2AR_WRP2A_STRT_Msk (0xFFU << FLASH_WRP2AR_WRP2A_STRT_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 8620 #define FLASH_WRP2AR_WRP2A_STRT FLASH_WRP2AR_WRP2A_STRT_Msk
AnnaBridge 189:f392fc9709a3 8621 #define FLASH_WRP2AR_WRP2A_END_Pos (16U)
AnnaBridge 189:f392fc9709a3 8622 #define FLASH_WRP2AR_WRP2A_END_Msk (0xFFU << FLASH_WRP2AR_WRP2A_END_Pos) /*!< 0x00FF0000 */
AnnaBridge 189:f392fc9709a3 8623 #define FLASH_WRP2AR_WRP2A_END FLASH_WRP2AR_WRP2A_END_Msk
AnnaBridge 189:f392fc9709a3 8624
AnnaBridge 189:f392fc9709a3 8625 /****************** Bits definition for FLASH_WRP2BR register ***************/
AnnaBridge 189:f392fc9709a3 8626 #define FLASH_WRP2BR_WRP2B_STRT_Pos (0U)
AnnaBridge 189:f392fc9709a3 8627 #define FLASH_WRP2BR_WRP2B_STRT_Msk (0xFFU << FLASH_WRP2BR_WRP2B_STRT_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 8628 #define FLASH_WRP2BR_WRP2B_STRT FLASH_WRP2BR_WRP2B_STRT_Msk
AnnaBridge 189:f392fc9709a3 8629 #define FLASH_WRP2BR_WRP2B_END_Pos (16U)
AnnaBridge 189:f392fc9709a3 8630 #define FLASH_WRP2BR_WRP2B_END_Msk (0xFFU << FLASH_WRP2BR_WRP2B_END_Pos) /*!< 0x00FF0000 */
AnnaBridge 189:f392fc9709a3 8631 #define FLASH_WRP2BR_WRP2B_END FLASH_WRP2BR_WRP2B_END_Msk
AnnaBridge 189:f392fc9709a3 8632
AnnaBridge 189:f392fc9709a3 8633
AnnaBridge 189:f392fc9709a3 8634 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 8635 /* */
AnnaBridge 189:f392fc9709a3 8636 /* Flexible Memory Controller */
AnnaBridge 189:f392fc9709a3 8637 /* */
AnnaBridge 189:f392fc9709a3 8638 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 8639 /****************** Bit definition for FMC_BCR1 register *******************/
AnnaBridge 189:f392fc9709a3 8640 #define FMC_BCR1_CCLKEN_Pos (20U)
AnnaBridge 189:f392fc9709a3 8641 #define FMC_BCR1_CCLKEN_Msk (0x1U << FMC_BCR1_CCLKEN_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 8642 #define FMC_BCR1_CCLKEN FMC_BCR1_CCLKEN_Msk /*!<Continous clock enable */
AnnaBridge 189:f392fc9709a3 8643 #define FMC_BCR1_WFDIS_Pos (21U)
AnnaBridge 189:f392fc9709a3 8644 #define FMC_BCR1_WFDIS_Msk (0x1U << FMC_BCR1_WFDIS_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 8645 #define FMC_BCR1_WFDIS FMC_BCR1_WFDIS_Msk /*!<Write FIFO Disable */
AnnaBridge 189:f392fc9709a3 8646
AnnaBridge 189:f392fc9709a3 8647 /****************** Bit definition for FMC_BCRx registers (x=1..4) *********/
AnnaBridge 189:f392fc9709a3 8648 #define FMC_BCRx_MBKEN_Pos (0U)
AnnaBridge 189:f392fc9709a3 8649 #define FMC_BCRx_MBKEN_Msk (0x1U << FMC_BCRx_MBKEN_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 8650 #define FMC_BCRx_MBKEN FMC_BCRx_MBKEN_Msk /*!<Memory bank enable bit */
AnnaBridge 189:f392fc9709a3 8651 #define FMC_BCRx_MUXEN_Pos (1U)
AnnaBridge 189:f392fc9709a3 8652 #define FMC_BCRx_MUXEN_Msk (0x1U << FMC_BCRx_MUXEN_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 8653 #define FMC_BCRx_MUXEN FMC_BCRx_MUXEN_Msk /*!<Address/data multiplexing enable bit */
AnnaBridge 189:f392fc9709a3 8654
AnnaBridge 189:f392fc9709a3 8655 #define FMC_BCRx_MTYP_Pos (2U)
AnnaBridge 189:f392fc9709a3 8656 #define FMC_BCRx_MTYP_Msk (0x3U << FMC_BCRx_MTYP_Pos) /*!< 0x0000000C */
AnnaBridge 189:f392fc9709a3 8657 #define FMC_BCRx_MTYP FMC_BCRx_MTYP_Msk /*!<MTYP[1:0] bits (Memory type) */
AnnaBridge 189:f392fc9709a3 8658 #define FMC_BCRx_MTYP_0 (0x1U << FMC_BCRx_MTYP_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 8659 #define FMC_BCRx_MTYP_1 (0x2U << FMC_BCRx_MTYP_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 8660
AnnaBridge 189:f392fc9709a3 8661 #define FMC_BCRx_MWID_Pos (4U)
AnnaBridge 189:f392fc9709a3 8662 #define FMC_BCRx_MWID_Msk (0x3U << FMC_BCRx_MWID_Pos) /*!< 0x00000030 */
AnnaBridge 189:f392fc9709a3 8663 #define FMC_BCRx_MWID FMC_BCRx_MWID_Msk /*!<MWID[1:0] bits (Memory data bus width) */
AnnaBridge 189:f392fc9709a3 8664 #define FMC_BCRx_MWID_0 (0x1U << FMC_BCRx_MWID_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 8665 #define FMC_BCRx_MWID_1 (0x2U << FMC_BCRx_MWID_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 8666
AnnaBridge 189:f392fc9709a3 8667 #define FMC_BCRx_FACCEN_Pos (6U)
AnnaBridge 189:f392fc9709a3 8668 #define FMC_BCRx_FACCEN_Msk (0x1U << FMC_BCRx_FACCEN_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 8669 #define FMC_BCRx_FACCEN FMC_BCRx_FACCEN_Msk /*!<Flash access enable */
AnnaBridge 189:f392fc9709a3 8670 #define FMC_BCRx_BURSTEN_Pos (8U)
AnnaBridge 189:f392fc9709a3 8671 #define FMC_BCRx_BURSTEN_Msk (0x1U << FMC_BCRx_BURSTEN_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 8672 #define FMC_BCRx_BURSTEN FMC_BCRx_BURSTEN_Msk /*!<Burst enable bit */
AnnaBridge 189:f392fc9709a3 8673 #define FMC_BCRx_WAITPOL_Pos (9U)
AnnaBridge 189:f392fc9709a3 8674 #define FMC_BCRx_WAITPOL_Msk (0x1U << FMC_BCRx_WAITPOL_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 8675 #define FMC_BCRx_WAITPOL FMC_BCRx_WAITPOL_Msk /*!<Wait signal polarity bit */
AnnaBridge 189:f392fc9709a3 8676 #define FMC_BCRx_WAITCFG_Pos (11U)
AnnaBridge 189:f392fc9709a3 8677 #define FMC_BCRx_WAITCFG_Msk (0x1U << FMC_BCRx_WAITCFG_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 8678 #define FMC_BCRx_WAITCFG FMC_BCRx_WAITCFG_Msk /*!<Wait timing configuration */
AnnaBridge 189:f392fc9709a3 8679 #define FMC_BCRx_WREN_Pos (12U)
AnnaBridge 189:f392fc9709a3 8680 #define FMC_BCRx_WREN_Msk (0x1U << FMC_BCRx_WREN_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 8681 #define FMC_BCRx_WREN FMC_BCRx_WREN_Msk /*!<Write enable bit */
AnnaBridge 189:f392fc9709a3 8682 #define FMC_BCRx_WAITEN_Pos (13U)
AnnaBridge 189:f392fc9709a3 8683 #define FMC_BCRx_WAITEN_Msk (0x1U << FMC_BCRx_WAITEN_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 8684 #define FMC_BCRx_WAITEN FMC_BCRx_WAITEN_Msk /*!<Wait enable bit */
AnnaBridge 189:f392fc9709a3 8685 #define FMC_BCRx_EXTMOD_Pos (14U)
AnnaBridge 189:f392fc9709a3 8686 #define FMC_BCRx_EXTMOD_Msk (0x1U << FMC_BCRx_EXTMOD_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 8687 #define FMC_BCRx_EXTMOD FMC_BCRx_EXTMOD_Msk /*!<Extended mode enable */
AnnaBridge 189:f392fc9709a3 8688 #define FMC_BCRx_ASYNCWAIT_Pos (15U)
AnnaBridge 189:f392fc9709a3 8689 #define FMC_BCRx_ASYNCWAIT_Msk (0x1U << FMC_BCRx_ASYNCWAIT_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 8690 #define FMC_BCRx_ASYNCWAIT FMC_BCRx_ASYNCWAIT_Msk /*!<Asynchronous wait */
AnnaBridge 189:f392fc9709a3 8691
AnnaBridge 189:f392fc9709a3 8692 #define FMC_BCRx_CPSIZE_Pos (16U)
AnnaBridge 189:f392fc9709a3 8693 #define FMC_BCRx_CPSIZE_Msk (0x7U << FMC_BCRx_CPSIZE_Pos) /*!< 0x00070000 */
AnnaBridge 189:f392fc9709a3 8694 #define FMC_BCRx_CPSIZE FMC_BCRx_CPSIZE_Msk /*!<CRAM page size */
AnnaBridge 189:f392fc9709a3 8695 #define FMC_BCRx_CPSIZE_0 (0x1U << FMC_BCRx_CPSIZE_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 8696 #define FMC_BCRx_CPSIZE_1 (0x2U << FMC_BCRx_CPSIZE_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 8697 #define FMC_BCRx_CPSIZE_2 (0x4U << FMC_BCRx_CPSIZE_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 8698
AnnaBridge 189:f392fc9709a3 8699 #define FMC_BCRx_CBURSTRW_Pos (19U)
AnnaBridge 189:f392fc9709a3 8700 #define FMC_BCRx_CBURSTRW_Msk (0x1U << FMC_BCRx_CBURSTRW_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 8701 #define FMC_BCRx_CBURSTRW FMC_BCRx_CBURSTRW_Msk /*!<Write burst enable */
AnnaBridge 189:f392fc9709a3 8702
AnnaBridge 189:f392fc9709a3 8703 /****************** Bit definition for FMC_BTRx registers (x=1..4) *********/
AnnaBridge 189:f392fc9709a3 8704 #define FMC_BTRx_ADDSET_Pos (0U)
AnnaBridge 189:f392fc9709a3 8705 #define FMC_BTRx_ADDSET_Msk (0xFU << FMC_BTRx_ADDSET_Pos) /*!< 0x0000000F */
AnnaBridge 189:f392fc9709a3 8706 #define FMC_BTRx_ADDSET FMC_BTRx_ADDSET_Msk /*!<ADDSET[3:0] bits (Address setup phase duration) */
AnnaBridge 189:f392fc9709a3 8707 #define FMC_BTRx_ADDSET_0 (0x1U << FMC_BTRx_ADDSET_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 8708 #define FMC_BTRx_ADDSET_1 (0x2U << FMC_BTRx_ADDSET_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 8709 #define FMC_BTRx_ADDSET_2 (0x4U << FMC_BTRx_ADDSET_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 8710 #define FMC_BTRx_ADDSET_3 (0x8U << FMC_BTRx_ADDSET_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 8711
AnnaBridge 189:f392fc9709a3 8712 #define FMC_BTRx_ADDHLD_Pos (4U)
AnnaBridge 189:f392fc9709a3 8713 #define FMC_BTRx_ADDHLD_Msk (0xFU << FMC_BTRx_ADDHLD_Pos) /*!< 0x000000F0 */
AnnaBridge 189:f392fc9709a3 8714 #define FMC_BTRx_ADDHLD FMC_BTRx_ADDHLD_Msk /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
AnnaBridge 189:f392fc9709a3 8715 #define FMC_BTRx_ADDHLD_0 (0x1U << FMC_BTRx_ADDHLD_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 8716 #define FMC_BTRx_ADDHLD_1 (0x2U << FMC_BTRx_ADDHLD_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 8717 #define FMC_BTRx_ADDHLD_2 (0x4U << FMC_BTRx_ADDHLD_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 8718 #define FMC_BTRx_ADDHLD_3 (0x8U << FMC_BTRx_ADDHLD_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 8719
AnnaBridge 189:f392fc9709a3 8720 #define FMC_BTRx_DATAST_Pos (8U)
AnnaBridge 189:f392fc9709a3 8721 #define FMC_BTRx_DATAST_Msk (0xFFU << FMC_BTRx_DATAST_Pos) /*!< 0x0000FF00 */
AnnaBridge 189:f392fc9709a3 8722 #define FMC_BTRx_DATAST FMC_BTRx_DATAST_Msk /*!<DATAST [3:0] bits (Data-phase duration) */
AnnaBridge 189:f392fc9709a3 8723 #define FMC_BTRx_DATAST_0 (0x01U << FMC_BTRx_DATAST_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 8724 #define FMC_BTRx_DATAST_1 (0x02U << FMC_BTRx_DATAST_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 8725 #define FMC_BTRx_DATAST_2 (0x04U << FMC_BTRx_DATAST_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 8726 #define FMC_BTRx_DATAST_3 (0x08U << FMC_BTRx_DATAST_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 8727 #define FMC_BTRx_DATAST_4 (0x10U << FMC_BTRx_DATAST_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 8728 #define FMC_BTRx_DATAST_5 (0x20U << FMC_BTRx_DATAST_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 8729 #define FMC_BTRx_DATAST_6 (0x40U << FMC_BTRx_DATAST_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 8730 #define FMC_BTRx_DATAST_7 (0x80U << FMC_BTRx_DATAST_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 8731
AnnaBridge 189:f392fc9709a3 8732 #define FMC_BTRx_BUSTURN_Pos (16U)
AnnaBridge 189:f392fc9709a3 8733 #define FMC_BTRx_BUSTURN_Msk (0xFU << FMC_BTRx_BUSTURN_Pos) /*!< 0x000F0000 */
AnnaBridge 189:f392fc9709a3 8734 #define FMC_BTRx_BUSTURN FMC_BTRx_BUSTURN_Msk /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
AnnaBridge 189:f392fc9709a3 8735 #define FMC_BTRx_BUSTURN_0 (0x1U << FMC_BTRx_BUSTURN_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 8736 #define FMC_BTRx_BUSTURN_1 (0x2U << FMC_BTRx_BUSTURN_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 8737 #define FMC_BTRx_BUSTURN_2 (0x4U << FMC_BTRx_BUSTURN_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 8738 #define FMC_BTRx_BUSTURN_3 (0x8U << FMC_BTRx_BUSTURN_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 8739
AnnaBridge 189:f392fc9709a3 8740 #define FMC_BTRx_CLKDIV_Pos (20U)
AnnaBridge 189:f392fc9709a3 8741 #define FMC_BTRx_CLKDIV_Msk (0xFU << FMC_BTRx_CLKDIV_Pos) /*!< 0x00F00000 */
AnnaBridge 189:f392fc9709a3 8742 #define FMC_BTRx_CLKDIV FMC_BTRx_CLKDIV_Msk /*!<CLKDIV[3:0] bits (Clock divide ratio) */
AnnaBridge 189:f392fc9709a3 8743 #define FMC_BTRx_CLKDIV_0 (0x1U << FMC_BTRx_CLKDIV_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 8744 #define FMC_BTRx_CLKDIV_1 (0x2U << FMC_BTRx_CLKDIV_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 8745 #define FMC_BTRx_CLKDIV_2 (0x4U << FMC_BTRx_CLKDIV_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 8746 #define FMC_BTRx_CLKDIV_3 (0x8U << FMC_BTRx_CLKDIV_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 8747
AnnaBridge 189:f392fc9709a3 8748 #define FMC_BTRx_DATLAT_Pos (24U)
AnnaBridge 189:f392fc9709a3 8749 #define FMC_BTRx_DATLAT_Msk (0xFU << FMC_BTRx_DATLAT_Pos) /*!< 0x0F000000 */
AnnaBridge 189:f392fc9709a3 8750 #define FMC_BTRx_DATLAT FMC_BTRx_DATLAT_Msk /*!<DATLAT[3:0] bits (Data latency) */
AnnaBridge 189:f392fc9709a3 8751 #define FMC_BTRx_DATLAT_0 (0x1U << FMC_BTRx_DATLAT_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 8752 #define FMC_BTRx_DATLAT_1 (0x2U << FMC_BTRx_DATLAT_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 8753 #define FMC_BTRx_DATLAT_2 (0x4U << FMC_BTRx_DATLAT_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 8754 #define FMC_BTRx_DATLAT_3 (0x8U << FMC_BTRx_DATLAT_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 8755
AnnaBridge 189:f392fc9709a3 8756 #define FMC_BTRx_ACCMOD_Pos (28U)
AnnaBridge 189:f392fc9709a3 8757 #define FMC_BTRx_ACCMOD_Msk (0x3U << FMC_BTRx_ACCMOD_Pos) /*!< 0x30000000 */
AnnaBridge 189:f392fc9709a3 8758 #define FMC_BTRx_ACCMOD FMC_BTRx_ACCMOD_Msk /*!<ACCMOD[1:0] bits (Access mode) */
AnnaBridge 189:f392fc9709a3 8759 #define FMC_BTRx_ACCMOD_0 (0x1U << FMC_BTRx_ACCMOD_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 8760 #define FMC_BTRx_ACCMOD_1 (0x2U << FMC_BTRx_ACCMOD_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 8761
AnnaBridge 189:f392fc9709a3 8762 /****************** Bit definition for FMC_BWTRx registers (x=1..4) *********/
AnnaBridge 189:f392fc9709a3 8763 #define FMC_BWTRx_ADDSET_Pos (0U)
AnnaBridge 189:f392fc9709a3 8764 #define FMC_BWTRx_ADDSET_Msk (0xFU << FMC_BWTRx_ADDSET_Pos) /*!< 0x0000000F */
AnnaBridge 189:f392fc9709a3 8765 #define FMC_BWTRx_ADDSET FMC_BWTRx_ADDSET_Msk /*!<ADDSET[3:0] bits (Address setup phase duration) */
AnnaBridge 189:f392fc9709a3 8766 #define FMC_BWTRx_ADDSET_0 (0x1U << FMC_BWTRx_ADDSET_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 8767 #define FMC_BWTRx_ADDSET_1 (0x2U << FMC_BWTRx_ADDSET_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 8768 #define FMC_BWTRx_ADDSET_2 (0x4U << FMC_BWTRx_ADDSET_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 8769 #define FMC_BWTRx_ADDSET_3 (0x8U << FMC_BWTRx_ADDSET_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 8770
AnnaBridge 189:f392fc9709a3 8771 #define FMC_BWTRx_ADDHLD_Pos (4U)
AnnaBridge 189:f392fc9709a3 8772 #define FMC_BWTRx_ADDHLD_Msk (0xFU << FMC_BWTRx_ADDHLD_Pos) /*!< 0x000000F0 */
AnnaBridge 189:f392fc9709a3 8773 #define FMC_BWTRx_ADDHLD FMC_BWTRx_ADDHLD_Msk /*!<ADDHLD[3:0] bits (Address-hold phase duration) */
AnnaBridge 189:f392fc9709a3 8774 #define FMC_BWTRx_ADDHLD_0 (0x1U << FMC_BWTRx_ADDHLD_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 8775 #define FMC_BWTRx_ADDHLD_1 (0x2U << FMC_BWTRx_ADDHLD_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 8776 #define FMC_BWTRx_ADDHLD_2 (0x4U << FMC_BWTRx_ADDHLD_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 8777 #define FMC_BWTRx_ADDHLD_3 (0x8U << FMC_BWTRx_ADDHLD_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 8778
AnnaBridge 189:f392fc9709a3 8779 #define FMC_BWTRx_DATAST_Pos (8U)
AnnaBridge 189:f392fc9709a3 8780 #define FMC_BWTRx_DATAST_Msk (0xFFU << FMC_BWTRx_DATAST_Pos) /*!< 0x0000FF00 */
AnnaBridge 189:f392fc9709a3 8781 #define FMC_BWTRx_DATAST FMC_BWTRx_DATAST_Msk /*!<DATAST [3:0] bits (Data-phase duration) */
AnnaBridge 189:f392fc9709a3 8782 #define FMC_BWTRx_DATAST_0 (0x01U << FMC_BWTRx_DATAST_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 8783 #define FMC_BWTRx_DATAST_1 (0x02U << FMC_BWTRx_DATAST_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 8784 #define FMC_BWTRx_DATAST_2 (0x04U << FMC_BWTRx_DATAST_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 8785 #define FMC_BWTRx_DATAST_3 (0x08U << FMC_BWTRx_DATAST_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 8786 #define FMC_BWTRx_DATAST_4 (0x10U << FMC_BWTRx_DATAST_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 8787 #define FMC_BWTRx_DATAST_5 (0x20U << FMC_BWTRx_DATAST_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 8788 #define FMC_BWTRx_DATAST_6 (0x40U << FMC_BWTRx_DATAST_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 8789 #define FMC_BWTRx_DATAST_7 (0x80U << FMC_BWTRx_DATAST_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 8790
AnnaBridge 189:f392fc9709a3 8791 #define FMC_BWTRx_BUSTURN_Pos (16U)
AnnaBridge 189:f392fc9709a3 8792 #define FMC_BWTRx_BUSTURN_Msk (0xFU << FMC_BWTRx_BUSTURN_Pos) /*!< 0x000F0000 */
AnnaBridge 189:f392fc9709a3 8793 #define FMC_BWTRx_BUSTURN FMC_BWTRx_BUSTURN_Msk /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */
AnnaBridge 189:f392fc9709a3 8794 #define FMC_BWTRx_BUSTURN_0 (0x1U << FMC_BWTRx_BUSTURN_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 8795 #define FMC_BWTRx_BUSTURN_1 (0x2U << FMC_BWTRx_BUSTURN_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 8796 #define FMC_BWTRx_BUSTURN_2 (0x4U << FMC_BWTRx_BUSTURN_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 8797 #define FMC_BWTRx_BUSTURN_3 (0x8U << FMC_BWTRx_BUSTURN_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 8798
AnnaBridge 189:f392fc9709a3 8799 #define FMC_BWTRx_ACCMOD_Pos (28U)
AnnaBridge 189:f392fc9709a3 8800 #define FMC_BWTRx_ACCMOD_Msk (0x3U << FMC_BWTRx_ACCMOD_Pos) /*!< 0x30000000 */
AnnaBridge 189:f392fc9709a3 8801 #define FMC_BWTRx_ACCMOD FMC_BWTRx_ACCMOD_Msk /*!<ACCMOD[1:0] bits (Access mode) */
AnnaBridge 189:f392fc9709a3 8802 #define FMC_BWTRx_ACCMOD_0 (0x1U << FMC_BWTRx_ACCMOD_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 8803 #define FMC_BWTRx_ACCMOD_1 (0x2U << FMC_BWTRx_ACCMOD_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 8804
AnnaBridge 189:f392fc9709a3 8805 /****************** Bit definition for FMC_PCR register ********************/
AnnaBridge 189:f392fc9709a3 8806 #define FMC_PCR_PWAITEN_Pos (1U)
AnnaBridge 189:f392fc9709a3 8807 #define FMC_PCR_PWAITEN_Msk (0x1U << FMC_PCR_PWAITEN_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 8808 #define FMC_PCR_PWAITEN FMC_PCR_PWAITEN_Msk /*!<Wait feature enable bit */
AnnaBridge 189:f392fc9709a3 8809 #define FMC_PCR_PBKEN_Pos (2U)
AnnaBridge 189:f392fc9709a3 8810 #define FMC_PCR_PBKEN_Msk (0x1U << FMC_PCR_PBKEN_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 8811 #define FMC_PCR_PBKEN FMC_PCR_PBKEN_Msk /*!<NAND Flash memory bank enable bit */
AnnaBridge 189:f392fc9709a3 8812 #define FMC_PCR_PTYP_Pos (3U)
AnnaBridge 189:f392fc9709a3 8813 #define FMC_PCR_PTYP_Msk (0x1U << FMC_PCR_PTYP_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 8814 #define FMC_PCR_PTYP FMC_PCR_PTYP_Msk /*!<Memory type */
AnnaBridge 189:f392fc9709a3 8815
AnnaBridge 189:f392fc9709a3 8816 #define FMC_PCR_PWID_Pos (4U)
AnnaBridge 189:f392fc9709a3 8817 #define FMC_PCR_PWID_Msk (0x3U << FMC_PCR_PWID_Pos) /*!< 0x00000030 */
AnnaBridge 189:f392fc9709a3 8818 #define FMC_PCR_PWID FMC_PCR_PWID_Msk /*!<PWID[1:0] bits (NAND Flash databus width) */
AnnaBridge 189:f392fc9709a3 8819 #define FMC_PCR_PWID_0 (0x1U << FMC_PCR_PWID_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 8820 #define FMC_PCR_PWID_1 (0x2U << FMC_PCR_PWID_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 8821
AnnaBridge 189:f392fc9709a3 8822 #define FMC_PCR_ECCEN_Pos (6U)
AnnaBridge 189:f392fc9709a3 8823 #define FMC_PCR_ECCEN_Msk (0x1U << FMC_PCR_ECCEN_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 8824 #define FMC_PCR_ECCEN FMC_PCR_ECCEN_Msk /*!<ECC computation logic enable bit */
AnnaBridge 189:f392fc9709a3 8825
AnnaBridge 189:f392fc9709a3 8826 #define FMC_PCR_TCLR_Pos (9U)
AnnaBridge 189:f392fc9709a3 8827 #define FMC_PCR_TCLR_Msk (0xFU << FMC_PCR_TCLR_Pos) /*!< 0x00001E00 */
AnnaBridge 189:f392fc9709a3 8828 #define FMC_PCR_TCLR FMC_PCR_TCLR_Msk /*!<TCLR[3:0] bits (CLE to RE delay) */
AnnaBridge 189:f392fc9709a3 8829 #define FMC_PCR_TCLR_0 (0x1U << FMC_PCR_TCLR_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 8830 #define FMC_PCR_TCLR_1 (0x2U << FMC_PCR_TCLR_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 8831 #define FMC_PCR_TCLR_2 (0x4U << FMC_PCR_TCLR_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 8832 #define FMC_PCR_TCLR_3 (0x8U << FMC_PCR_TCLR_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 8833
AnnaBridge 189:f392fc9709a3 8834 #define FMC_PCR_TAR_Pos (13U)
AnnaBridge 189:f392fc9709a3 8835 #define FMC_PCR_TAR_Msk (0xFU << FMC_PCR_TAR_Pos) /*!< 0x0001E000 */
AnnaBridge 189:f392fc9709a3 8836 #define FMC_PCR_TAR FMC_PCR_TAR_Msk /*!<TAR[3:0] bits (ALE to RE delay) */
AnnaBridge 189:f392fc9709a3 8837 #define FMC_PCR_TAR_0 (0x1U << FMC_PCR_TAR_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 8838 #define FMC_PCR_TAR_1 (0x2U << FMC_PCR_TAR_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 8839 #define FMC_PCR_TAR_2 (0x4U << FMC_PCR_TAR_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 8840 #define FMC_PCR_TAR_3 (0x8U << FMC_PCR_TAR_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 8841
AnnaBridge 189:f392fc9709a3 8842 #define FMC_PCR_ECCPS_Pos (17U)
AnnaBridge 189:f392fc9709a3 8843 #define FMC_PCR_ECCPS_Msk (0x7U << FMC_PCR_ECCPS_Pos) /*!< 0x000E0000 */
AnnaBridge 189:f392fc9709a3 8844 #define FMC_PCR_ECCPS FMC_PCR_ECCPS_Msk /*!<ECCPS[1:0] bits (ECC page size) */
AnnaBridge 189:f392fc9709a3 8845 #define FMC_PCR_ECCPS_0 (0x1U << FMC_PCR_ECCPS_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 8846 #define FMC_PCR_ECCPS_1 (0x2U << FMC_PCR_ECCPS_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 8847 #define FMC_PCR_ECCPS_2 (0x4U << FMC_PCR_ECCPS_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 8848
AnnaBridge 189:f392fc9709a3 8849 /******************* Bit definition for FMC_SR register ********************/
AnnaBridge 189:f392fc9709a3 8850 #define FMC_SR_IRS_Pos (0U)
AnnaBridge 189:f392fc9709a3 8851 #define FMC_SR_IRS_Msk (0x1U << FMC_SR_IRS_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 8852 #define FMC_SR_IRS FMC_SR_IRS_Msk /*!<Interrupt Rising Edge status */
AnnaBridge 189:f392fc9709a3 8853 #define FMC_SR_ILS_Pos (1U)
AnnaBridge 189:f392fc9709a3 8854 #define FMC_SR_ILS_Msk (0x1U << FMC_SR_ILS_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 8855 #define FMC_SR_ILS FMC_SR_ILS_Msk /*!<Interrupt Level status */
AnnaBridge 189:f392fc9709a3 8856 #define FMC_SR_IFS_Pos (2U)
AnnaBridge 189:f392fc9709a3 8857 #define FMC_SR_IFS_Msk (0x1U << FMC_SR_IFS_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 8858 #define FMC_SR_IFS FMC_SR_IFS_Msk /*!<Interrupt Falling Edge status */
AnnaBridge 189:f392fc9709a3 8859 #define FMC_SR_IREN_Pos (3U)
AnnaBridge 189:f392fc9709a3 8860 #define FMC_SR_IREN_Msk (0x1U << FMC_SR_IREN_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 8861 #define FMC_SR_IREN FMC_SR_IREN_Msk /*!<Interrupt Rising Edge detection Enable bit */
AnnaBridge 189:f392fc9709a3 8862 #define FMC_SR_ILEN_Pos (4U)
AnnaBridge 189:f392fc9709a3 8863 #define FMC_SR_ILEN_Msk (0x1U << FMC_SR_ILEN_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 8864 #define FMC_SR_ILEN FMC_SR_ILEN_Msk /*!<Interrupt Level detection Enable bit */
AnnaBridge 189:f392fc9709a3 8865 #define FMC_SR_IFEN_Pos (5U)
AnnaBridge 189:f392fc9709a3 8866 #define FMC_SR_IFEN_Msk (0x1U << FMC_SR_IFEN_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 8867 #define FMC_SR_IFEN FMC_SR_IFEN_Msk /*!<Interrupt Falling Edge detection Enable bit */
AnnaBridge 189:f392fc9709a3 8868 #define FMC_SR_FEMPT_Pos (6U)
AnnaBridge 189:f392fc9709a3 8869 #define FMC_SR_FEMPT_Msk (0x1U << FMC_SR_FEMPT_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 8870 #define FMC_SR_FEMPT FMC_SR_FEMPT_Msk /*!<FIFO empty */
AnnaBridge 189:f392fc9709a3 8871
AnnaBridge 189:f392fc9709a3 8872 /****************** Bit definition for FMC_PMEM register ******************/
AnnaBridge 189:f392fc9709a3 8873 #define FMC_PMEM_MEMSET_Pos (0U)
AnnaBridge 189:f392fc9709a3 8874 #define FMC_PMEM_MEMSET_Msk (0xFFU << FMC_PMEM_MEMSET_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 8875 #define FMC_PMEM_MEMSET FMC_PMEM_MEMSET_Msk /*!<MEMSET[7:0] bits (Common memory setup time) */
AnnaBridge 189:f392fc9709a3 8876 #define FMC_PMEM_MEMSET_0 (0x01U << FMC_PMEM_MEMSET_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 8877 #define FMC_PMEM_MEMSET_1 (0x02U << FMC_PMEM_MEMSET_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 8878 #define FMC_PMEM_MEMSET_2 (0x04U << FMC_PMEM_MEMSET_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 8879 #define FMC_PMEM_MEMSET_3 (0x08U << FMC_PMEM_MEMSET_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 8880 #define FMC_PMEM_MEMSET_4 (0x10U << FMC_PMEM_MEMSET_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 8881 #define FMC_PMEM_MEMSET_5 (0x20U << FMC_PMEM_MEMSET_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 8882 #define FMC_PMEM_MEMSET_6 (0x40U << FMC_PMEM_MEMSET_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 8883 #define FMC_PMEM_MEMSET_7 (0x80U << FMC_PMEM_MEMSET_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 8884
AnnaBridge 189:f392fc9709a3 8885 #define FMC_PMEM_MEMWAIT_Pos (8U)
AnnaBridge 189:f392fc9709a3 8886 #define FMC_PMEM_MEMWAIT_Msk (0xFFU << FMC_PMEM_MEMWAIT_Pos) /*!< 0x0000FF00 */
AnnaBridge 189:f392fc9709a3 8887 #define FMC_PMEM_MEMWAIT FMC_PMEM_MEMWAIT_Msk /*!<MEMWAIT[7:0] bits (Common memory wait time) */
AnnaBridge 189:f392fc9709a3 8888 #define FMC_PMEM_MEMWAIT_0 (0x01U << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 8889 #define FMC_PMEM_MEMWAIT_1 (0x02U << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 8890 #define FMC_PMEM_MEMWAIT_2 (0x04U << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 8891 #define FMC_PMEM_MEMWAIT_3 (0x08U << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 8892 #define FMC_PMEM_MEMWAIT_4 (0x10U << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 8893 #define FMC_PMEM_MEMWAIT_5 (0x20U << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 8894 #define FMC_PMEM_MEMWAIT_6 (0x40U << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 8895 #define FMC_PMEM_MEMWAIT_7 (0x80U << FMC_PMEM_MEMWAIT_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 8896
AnnaBridge 189:f392fc9709a3 8897 #define FMC_PMEM_MEMHOLD_Pos (16U)
AnnaBridge 189:f392fc9709a3 8898 #define FMC_PMEM_MEMHOLD_Msk (0xFFU << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00FF0000 */
AnnaBridge 189:f392fc9709a3 8899 #define FMC_PMEM_MEMHOLD FMC_PMEM_MEMHOLD_Msk /*!<MEMHOLD[7:0] bits (Common memory hold time) */
AnnaBridge 189:f392fc9709a3 8900 #define FMC_PMEM_MEMHOLD_0 (0x01U << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 8901 #define FMC_PMEM_MEMHOLD_1 (0x02U << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 8902 #define FMC_PMEM_MEMHOLD_2 (0x04U << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 8903 #define FMC_PMEM_MEMHOLD_3 (0x08U << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 8904 #define FMC_PMEM_MEMHOLD_4 (0x10U << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 8905 #define FMC_PMEM_MEMHOLD_5 (0x20U << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 8906 #define FMC_PMEM_MEMHOLD_6 (0x40U << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 8907 #define FMC_PMEM_MEMHOLD_7 (0x80U << FMC_PMEM_MEMHOLD_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 8908
AnnaBridge 189:f392fc9709a3 8909 #define FMC_PMEM_MEMHIZ_Pos (24U)
AnnaBridge 189:f392fc9709a3 8910 #define FMC_PMEM_MEMHIZ_Msk (0xFFU << FMC_PMEM_MEMHIZ_Pos) /*!< 0xFF000000 */
AnnaBridge 189:f392fc9709a3 8911 #define FMC_PMEM_MEMHIZ FMC_PMEM_MEMHIZ_Msk /*!<MEMHIZ[7:0] bits (Common memory databus HiZ time) */
AnnaBridge 189:f392fc9709a3 8912 #define FMC_PMEM_MEMHIZ_0 (0x01U << FMC_PMEM_MEMHIZ_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 8913 #define FMC_PMEM_MEMHIZ_1 (0x02U << FMC_PMEM_MEMHIZ_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 8914 #define FMC_PMEM_MEMHIZ_2 (0x04U << FMC_PMEM_MEMHIZ_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 8915 #define FMC_PMEM_MEMHIZ_3 (0x08U << FMC_PMEM_MEMHIZ_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 8916 #define FMC_PMEM_MEMHIZ_4 (0x10U << FMC_PMEM_MEMHIZ_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 8917 #define FMC_PMEM_MEMHIZ_5 (0x20U << FMC_PMEM_MEMHIZ_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 8918 #define FMC_PMEM_MEMHIZ_6 (0x40U << FMC_PMEM_MEMHIZ_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 8919 #define FMC_PMEM_MEMHIZ_7 (0x80U << FMC_PMEM_MEMHIZ_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 8920
AnnaBridge 189:f392fc9709a3 8921 /****************** Bit definition for FMC_PATT register *******************/
AnnaBridge 189:f392fc9709a3 8922 #define FMC_PATT_ATTSET_Pos (0U)
AnnaBridge 189:f392fc9709a3 8923 #define FMC_PATT_ATTSET_Msk (0xFFU << FMC_PATT_ATTSET_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 8924 #define FMC_PATT_ATTSET FMC_PATT_ATTSET_Msk /*!<ATTSET[7:0] bits (Attribute memory setup time) */
AnnaBridge 189:f392fc9709a3 8925 #define FMC_PATT_ATTSET_0 (0x01U << FMC_PATT_ATTSET_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 8926 #define FMC_PATT_ATTSET_1 (0x02U << FMC_PATT_ATTSET_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 8927 #define FMC_PATT_ATTSET_2 (0x04U << FMC_PATT_ATTSET_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 8928 #define FMC_PATT_ATTSET_3 (0x08U << FMC_PATT_ATTSET_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 8929 #define FMC_PATT_ATTSET_4 (0x10U << FMC_PATT_ATTSET_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 8930 #define FMC_PATT_ATTSET_5 (0x20U << FMC_PATT_ATTSET_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 8931 #define FMC_PATT_ATTSET_6 (0x40U << FMC_PATT_ATTSET_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 8932 #define FMC_PATT_ATTSET_7 (0x80U << FMC_PATT_ATTSET_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 8933
AnnaBridge 189:f392fc9709a3 8934 #define FMC_PATT_ATTWAIT_Pos (8U)
AnnaBridge 189:f392fc9709a3 8935 #define FMC_PATT_ATTWAIT_Msk (0xFFU << FMC_PATT_ATTWAIT_Pos) /*!< 0x0000FF00 */
AnnaBridge 189:f392fc9709a3 8936 #define FMC_PATT_ATTWAIT FMC_PATT_ATTWAIT_Msk /*!<ATTWAIT[7:0] bits (Attribute memory wait time) */
AnnaBridge 189:f392fc9709a3 8937 #define FMC_PATT_ATTWAIT_0 (0x01U << FMC_PATT_ATTWAIT_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 8938 #define FMC_PATT_ATTWAIT_1 (0x02U << FMC_PATT_ATTWAIT_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 8939 #define FMC_PATT_ATTWAIT_2 (0x04U << FMC_PATT_ATTWAIT_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 8940 #define FMC_PATT_ATTWAIT_3 (0x08U << FMC_PATT_ATTWAIT_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 8941 #define FMC_PATT_ATTWAIT_4 (0x10U << FMC_PATT_ATTWAIT_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 8942 #define FMC_PATT_ATTWAIT_5 (0x20U << FMC_PATT_ATTWAIT_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 8943 #define FMC_PATT_ATTWAIT_6 (0x40U << FMC_PATT_ATTWAIT_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 8944 #define FMC_PATT_ATTWAIT_7 (0x80U << FMC_PATT_ATTWAIT_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 8945
AnnaBridge 189:f392fc9709a3 8946 #define FMC_PATT_ATTHOLD_Pos (16U)
AnnaBridge 189:f392fc9709a3 8947 #define FMC_PATT_ATTHOLD_Msk (0xFFU << FMC_PATT_ATTHOLD_Pos) /*!< 0x00FF0000 */
AnnaBridge 189:f392fc9709a3 8948 #define FMC_PATT_ATTHOLD FMC_PATT_ATTHOLD_Msk /*!<ATTHOLD[7:0] bits (Attribute memory hold time) */
AnnaBridge 189:f392fc9709a3 8949 #define FMC_PATT_ATTHOLD_0 (0x01U << FMC_PATT_ATTHOLD_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 8950 #define FMC_PATT_ATTHOLD_1 (0x02U << FMC_PATT_ATTHOLD_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 8951 #define FMC_PATT_ATTHOLD_2 (0x04U << FMC_PATT_ATTHOLD_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 8952 #define FMC_PATT_ATTHOLD_3 (0x08U << FMC_PATT_ATTHOLD_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 8953 #define FMC_PATT_ATTHOLD_4 (0x10U << FMC_PATT_ATTHOLD_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 8954 #define FMC_PATT_ATTHOLD_5 (0x20U << FMC_PATT_ATTHOLD_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 8955 #define FMC_PATT_ATTHOLD_6 (0x40U << FMC_PATT_ATTHOLD_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 8956 #define FMC_PATT_ATTHOLD_7 (0x80U << FMC_PATT_ATTHOLD_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 8957
AnnaBridge 189:f392fc9709a3 8958 #define FMC_PATT_ATTHIZ_Pos (24U)
AnnaBridge 189:f392fc9709a3 8959 #define FMC_PATT_ATTHIZ_Msk (0xFFU << FMC_PATT_ATTHIZ_Pos) /*!< 0xFF000000 */
AnnaBridge 189:f392fc9709a3 8960 #define FMC_PATT_ATTHIZ FMC_PATT_ATTHIZ_Msk /*!<ATTHIZ[7:0] bits (Attribute memory databus HiZ time) */
AnnaBridge 189:f392fc9709a3 8961 #define FMC_PATT_ATTHIZ_0 (0x01U << FMC_PATT_ATTHIZ_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 8962 #define FMC_PATT_ATTHIZ_1 (0x02U << FMC_PATT_ATTHIZ_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 8963 #define FMC_PATT_ATTHIZ_2 (0x04U << FMC_PATT_ATTHIZ_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 8964 #define FMC_PATT_ATTHIZ_3 (0x08U << FMC_PATT_ATTHIZ_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 8965 #define FMC_PATT_ATTHIZ_4 (0x10U << FMC_PATT_ATTHIZ_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 8966 #define FMC_PATT_ATTHIZ_5 (0x20U << FMC_PATT_ATTHIZ_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 8967 #define FMC_PATT_ATTHIZ_6 (0x40U << FMC_PATT_ATTHIZ_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 8968 #define FMC_PATT_ATTHIZ_7 (0x80U << FMC_PATT_ATTHIZ_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 8969
AnnaBridge 189:f392fc9709a3 8970 /****************** Bit definition for FMC_ECCR register *******************/
AnnaBridge 189:f392fc9709a3 8971 #define FMC_ECCR_ECC_Pos (0U)
AnnaBridge 189:f392fc9709a3 8972 #define FMC_ECCR_ECC_Msk (0xFFFFFFFFU << FMC_ECCR_ECC_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 8973 #define FMC_ECCR_ECC FMC_ECCR_ECC_Msk /*!<ECC result */
AnnaBridge 189:f392fc9709a3 8974
AnnaBridge 189:f392fc9709a3 8975 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 8976 /* */
AnnaBridge 189:f392fc9709a3 8977 /* General Purpose IOs (GPIO) */
AnnaBridge 189:f392fc9709a3 8978 /* */
AnnaBridge 189:f392fc9709a3 8979 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 8980 /****************** Bits definition for GPIO_MODER register *****************/
AnnaBridge 189:f392fc9709a3 8981 #define GPIO_MODER_MODE0_Pos (0U)
AnnaBridge 189:f392fc9709a3 8982 #define GPIO_MODER_MODE0_Msk (0x3U << GPIO_MODER_MODE0_Pos) /*!< 0x00000003 */
AnnaBridge 189:f392fc9709a3 8983 #define GPIO_MODER_MODE0 GPIO_MODER_MODE0_Msk
AnnaBridge 189:f392fc9709a3 8984 #define GPIO_MODER_MODE0_0 (0x1U << GPIO_MODER_MODE0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 8985 #define GPIO_MODER_MODE0_1 (0x2U << GPIO_MODER_MODE0_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 8986 #define GPIO_MODER_MODE1_Pos (2U)
AnnaBridge 189:f392fc9709a3 8987 #define GPIO_MODER_MODE1_Msk (0x3U << GPIO_MODER_MODE1_Pos) /*!< 0x0000000C */
AnnaBridge 189:f392fc9709a3 8988 #define GPIO_MODER_MODE1 GPIO_MODER_MODE1_Msk
AnnaBridge 189:f392fc9709a3 8989 #define GPIO_MODER_MODE1_0 (0x1U << GPIO_MODER_MODE1_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 8990 #define GPIO_MODER_MODE1_1 (0x2U << GPIO_MODER_MODE1_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 8991 #define GPIO_MODER_MODE2_Pos (4U)
AnnaBridge 189:f392fc9709a3 8992 #define GPIO_MODER_MODE2_Msk (0x3U << GPIO_MODER_MODE2_Pos) /*!< 0x00000030 */
AnnaBridge 189:f392fc9709a3 8993 #define GPIO_MODER_MODE2 GPIO_MODER_MODE2_Msk
AnnaBridge 189:f392fc9709a3 8994 #define GPIO_MODER_MODE2_0 (0x1U << GPIO_MODER_MODE2_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 8995 #define GPIO_MODER_MODE2_1 (0x2U << GPIO_MODER_MODE2_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 8996 #define GPIO_MODER_MODE3_Pos (6U)
AnnaBridge 189:f392fc9709a3 8997 #define GPIO_MODER_MODE3_Msk (0x3U << GPIO_MODER_MODE3_Pos) /*!< 0x000000C0 */
AnnaBridge 189:f392fc9709a3 8998 #define GPIO_MODER_MODE3 GPIO_MODER_MODE3_Msk
AnnaBridge 189:f392fc9709a3 8999 #define GPIO_MODER_MODE3_0 (0x1U << GPIO_MODER_MODE3_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 9000 #define GPIO_MODER_MODE3_1 (0x2U << GPIO_MODER_MODE3_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 9001 #define GPIO_MODER_MODE4_Pos (8U)
AnnaBridge 189:f392fc9709a3 9002 #define GPIO_MODER_MODE4_Msk (0x3U << GPIO_MODER_MODE4_Pos) /*!< 0x00000300 */
AnnaBridge 189:f392fc9709a3 9003 #define GPIO_MODER_MODE4 GPIO_MODER_MODE4_Msk
AnnaBridge 189:f392fc9709a3 9004 #define GPIO_MODER_MODE4_0 (0x1U << GPIO_MODER_MODE4_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 9005 #define GPIO_MODER_MODE4_1 (0x2U << GPIO_MODER_MODE4_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 9006 #define GPIO_MODER_MODE5_Pos (10U)
AnnaBridge 189:f392fc9709a3 9007 #define GPIO_MODER_MODE5_Msk (0x3U << GPIO_MODER_MODE5_Pos) /*!< 0x00000C00 */
AnnaBridge 189:f392fc9709a3 9008 #define GPIO_MODER_MODE5 GPIO_MODER_MODE5_Msk
AnnaBridge 189:f392fc9709a3 9009 #define GPIO_MODER_MODE5_0 (0x1U << GPIO_MODER_MODE5_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 9010 #define GPIO_MODER_MODE5_1 (0x2U << GPIO_MODER_MODE5_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 9011 #define GPIO_MODER_MODE6_Pos (12U)
AnnaBridge 189:f392fc9709a3 9012 #define GPIO_MODER_MODE6_Msk (0x3U << GPIO_MODER_MODE6_Pos) /*!< 0x00003000 */
AnnaBridge 189:f392fc9709a3 9013 #define GPIO_MODER_MODE6 GPIO_MODER_MODE6_Msk
AnnaBridge 189:f392fc9709a3 9014 #define GPIO_MODER_MODE6_0 (0x1U << GPIO_MODER_MODE6_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 9015 #define GPIO_MODER_MODE6_1 (0x2U << GPIO_MODER_MODE6_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 9016 #define GPIO_MODER_MODE7_Pos (14U)
AnnaBridge 189:f392fc9709a3 9017 #define GPIO_MODER_MODE7_Msk (0x3U << GPIO_MODER_MODE7_Pos) /*!< 0x0000C000 */
AnnaBridge 189:f392fc9709a3 9018 #define GPIO_MODER_MODE7 GPIO_MODER_MODE7_Msk
AnnaBridge 189:f392fc9709a3 9019 #define GPIO_MODER_MODE7_0 (0x1U << GPIO_MODER_MODE7_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 9020 #define GPIO_MODER_MODE7_1 (0x2U << GPIO_MODER_MODE7_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 9021 #define GPIO_MODER_MODE8_Pos (16U)
AnnaBridge 189:f392fc9709a3 9022 #define GPIO_MODER_MODE8_Msk (0x3U << GPIO_MODER_MODE8_Pos) /*!< 0x00030000 */
AnnaBridge 189:f392fc9709a3 9023 #define GPIO_MODER_MODE8 GPIO_MODER_MODE8_Msk
AnnaBridge 189:f392fc9709a3 9024 #define GPIO_MODER_MODE8_0 (0x1U << GPIO_MODER_MODE8_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 9025 #define GPIO_MODER_MODE8_1 (0x2U << GPIO_MODER_MODE8_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 9026 #define GPIO_MODER_MODE9_Pos (18U)
AnnaBridge 189:f392fc9709a3 9027 #define GPIO_MODER_MODE9_Msk (0x3U << GPIO_MODER_MODE9_Pos) /*!< 0x000C0000 */
AnnaBridge 189:f392fc9709a3 9028 #define GPIO_MODER_MODE9 GPIO_MODER_MODE9_Msk
AnnaBridge 189:f392fc9709a3 9029 #define GPIO_MODER_MODE9_0 (0x1U << GPIO_MODER_MODE9_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 9030 #define GPIO_MODER_MODE9_1 (0x2U << GPIO_MODER_MODE9_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 9031 #define GPIO_MODER_MODE10_Pos (20U)
AnnaBridge 189:f392fc9709a3 9032 #define GPIO_MODER_MODE10_Msk (0x3U << GPIO_MODER_MODE10_Pos) /*!< 0x00300000 */
AnnaBridge 189:f392fc9709a3 9033 #define GPIO_MODER_MODE10 GPIO_MODER_MODE10_Msk
AnnaBridge 189:f392fc9709a3 9034 #define GPIO_MODER_MODE10_0 (0x1U << GPIO_MODER_MODE10_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 9035 #define GPIO_MODER_MODE10_1 (0x2U << GPIO_MODER_MODE10_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 9036 #define GPIO_MODER_MODE11_Pos (22U)
AnnaBridge 189:f392fc9709a3 9037 #define GPIO_MODER_MODE11_Msk (0x3U << GPIO_MODER_MODE11_Pos) /*!< 0x00C00000 */
AnnaBridge 189:f392fc9709a3 9038 #define GPIO_MODER_MODE11 GPIO_MODER_MODE11_Msk
AnnaBridge 189:f392fc9709a3 9039 #define GPIO_MODER_MODE11_0 (0x1U << GPIO_MODER_MODE11_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 9040 #define GPIO_MODER_MODE11_1 (0x2U << GPIO_MODER_MODE11_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 9041 #define GPIO_MODER_MODE12_Pos (24U)
AnnaBridge 189:f392fc9709a3 9042 #define GPIO_MODER_MODE12_Msk (0x3U << GPIO_MODER_MODE12_Pos) /*!< 0x03000000 */
AnnaBridge 189:f392fc9709a3 9043 #define GPIO_MODER_MODE12 GPIO_MODER_MODE12_Msk
AnnaBridge 189:f392fc9709a3 9044 #define GPIO_MODER_MODE12_0 (0x1U << GPIO_MODER_MODE12_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 9045 #define GPIO_MODER_MODE12_1 (0x2U << GPIO_MODER_MODE12_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 9046 #define GPIO_MODER_MODE13_Pos (26U)
AnnaBridge 189:f392fc9709a3 9047 #define GPIO_MODER_MODE13_Msk (0x3U << GPIO_MODER_MODE13_Pos) /*!< 0x0C000000 */
AnnaBridge 189:f392fc9709a3 9048 #define GPIO_MODER_MODE13 GPIO_MODER_MODE13_Msk
AnnaBridge 189:f392fc9709a3 9049 #define GPIO_MODER_MODE13_0 (0x1U << GPIO_MODER_MODE13_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 9050 #define GPIO_MODER_MODE13_1 (0x2U << GPIO_MODER_MODE13_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 9051 #define GPIO_MODER_MODE14_Pos (28U)
AnnaBridge 189:f392fc9709a3 9052 #define GPIO_MODER_MODE14_Msk (0x3U << GPIO_MODER_MODE14_Pos) /*!< 0x30000000 */
AnnaBridge 189:f392fc9709a3 9053 #define GPIO_MODER_MODE14 GPIO_MODER_MODE14_Msk
AnnaBridge 189:f392fc9709a3 9054 #define GPIO_MODER_MODE14_0 (0x1U << GPIO_MODER_MODE14_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 9055 #define GPIO_MODER_MODE14_1 (0x2U << GPIO_MODER_MODE14_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 9056 #define GPIO_MODER_MODE15_Pos (30U)
AnnaBridge 189:f392fc9709a3 9057 #define GPIO_MODER_MODE15_Msk (0x3U << GPIO_MODER_MODE15_Pos) /*!< 0xC0000000 */
AnnaBridge 189:f392fc9709a3 9058 #define GPIO_MODER_MODE15 GPIO_MODER_MODE15_Msk
AnnaBridge 189:f392fc9709a3 9059 #define GPIO_MODER_MODE15_0 (0x1U << GPIO_MODER_MODE15_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 9060 #define GPIO_MODER_MODE15_1 (0x2U << GPIO_MODER_MODE15_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 9061
AnnaBridge 189:f392fc9709a3 9062 /* Legacy defines */
AnnaBridge 189:f392fc9709a3 9063 #define GPIO_MODER_MODER0 GPIO_MODER_MODE0
AnnaBridge 189:f392fc9709a3 9064 #define GPIO_MODER_MODER0_0 GPIO_MODER_MODE0_0
AnnaBridge 189:f392fc9709a3 9065 #define GPIO_MODER_MODER0_1 GPIO_MODER_MODE0_1
AnnaBridge 189:f392fc9709a3 9066 #define GPIO_MODER_MODER1 GPIO_MODER_MODE1
AnnaBridge 189:f392fc9709a3 9067 #define GPIO_MODER_MODER1_0 GPIO_MODER_MODE1_0
AnnaBridge 189:f392fc9709a3 9068 #define GPIO_MODER_MODER1_1 GPIO_MODER_MODE1_1
AnnaBridge 189:f392fc9709a3 9069 #define GPIO_MODER_MODER2 GPIO_MODER_MODE2
AnnaBridge 189:f392fc9709a3 9070 #define GPIO_MODER_MODER2_0 GPIO_MODER_MODE2_0
AnnaBridge 189:f392fc9709a3 9071 #define GPIO_MODER_MODER2_1 GPIO_MODER_MODE2_1
AnnaBridge 189:f392fc9709a3 9072 #define GPIO_MODER_MODER3 GPIO_MODER_MODE3
AnnaBridge 189:f392fc9709a3 9073 #define GPIO_MODER_MODER3_0 GPIO_MODER_MODE3_0
AnnaBridge 189:f392fc9709a3 9074 #define GPIO_MODER_MODER3_1 GPIO_MODER_MODE3_1
AnnaBridge 189:f392fc9709a3 9075 #define GPIO_MODER_MODER4 GPIO_MODER_MODE4
AnnaBridge 189:f392fc9709a3 9076 #define GPIO_MODER_MODER4_0 GPIO_MODER_MODE4_0
AnnaBridge 189:f392fc9709a3 9077 #define GPIO_MODER_MODER4_1 GPIO_MODER_MODE4_1
AnnaBridge 189:f392fc9709a3 9078 #define GPIO_MODER_MODER5 GPIO_MODER_MODE5
AnnaBridge 189:f392fc9709a3 9079 #define GPIO_MODER_MODER5_0 GPIO_MODER_MODE5_0
AnnaBridge 189:f392fc9709a3 9080 #define GPIO_MODER_MODER5_1 GPIO_MODER_MODE5_1
AnnaBridge 189:f392fc9709a3 9081 #define GPIO_MODER_MODER6 GPIO_MODER_MODE6
AnnaBridge 189:f392fc9709a3 9082 #define GPIO_MODER_MODER6_0 GPIO_MODER_MODE6_0
AnnaBridge 189:f392fc9709a3 9083 #define GPIO_MODER_MODER6_1 GPIO_MODER_MODE6_1
AnnaBridge 189:f392fc9709a3 9084 #define GPIO_MODER_MODER7 GPIO_MODER_MODE7
AnnaBridge 189:f392fc9709a3 9085 #define GPIO_MODER_MODER7_0 GPIO_MODER_MODE7_0
AnnaBridge 189:f392fc9709a3 9086 #define GPIO_MODER_MODER7_1 GPIO_MODER_MODE7_1
AnnaBridge 189:f392fc9709a3 9087 #define GPIO_MODER_MODER8 GPIO_MODER_MODE8
AnnaBridge 189:f392fc9709a3 9088 #define GPIO_MODER_MODER8_0 GPIO_MODER_MODE8_0
AnnaBridge 189:f392fc9709a3 9089 #define GPIO_MODER_MODER8_1 GPIO_MODER_MODE8_1
AnnaBridge 189:f392fc9709a3 9090 #define GPIO_MODER_MODER9 GPIO_MODER_MODE9
AnnaBridge 189:f392fc9709a3 9091 #define GPIO_MODER_MODER9_0 GPIO_MODER_MODE9_0
AnnaBridge 189:f392fc9709a3 9092 #define GPIO_MODER_MODER9_1 GPIO_MODER_MODE9_1
AnnaBridge 189:f392fc9709a3 9093 #define GPIO_MODER_MODER10 GPIO_MODER_MODE10
AnnaBridge 189:f392fc9709a3 9094 #define GPIO_MODER_MODER10_0 GPIO_MODER_MODE10_0
AnnaBridge 189:f392fc9709a3 9095 #define GPIO_MODER_MODER10_1 GPIO_MODER_MODE10_1
AnnaBridge 189:f392fc9709a3 9096 #define GPIO_MODER_MODER11 GPIO_MODER_MODE11
AnnaBridge 189:f392fc9709a3 9097 #define GPIO_MODER_MODER11_0 GPIO_MODER_MODE11_0
AnnaBridge 189:f392fc9709a3 9098 #define GPIO_MODER_MODER11_1 GPIO_MODER_MODE11_1
AnnaBridge 189:f392fc9709a3 9099 #define GPIO_MODER_MODER12 GPIO_MODER_MODE12
AnnaBridge 189:f392fc9709a3 9100 #define GPIO_MODER_MODER12_0 GPIO_MODER_MODE12_0
AnnaBridge 189:f392fc9709a3 9101 #define GPIO_MODER_MODER12_1 GPIO_MODER_MODE12_1
AnnaBridge 189:f392fc9709a3 9102 #define GPIO_MODER_MODER13 GPIO_MODER_MODE13
AnnaBridge 189:f392fc9709a3 9103 #define GPIO_MODER_MODER13_0 GPIO_MODER_MODE13_0
AnnaBridge 189:f392fc9709a3 9104 #define GPIO_MODER_MODER13_1 GPIO_MODER_MODE13_1
AnnaBridge 189:f392fc9709a3 9105 #define GPIO_MODER_MODER14 GPIO_MODER_MODE14
AnnaBridge 189:f392fc9709a3 9106 #define GPIO_MODER_MODER14_0 GPIO_MODER_MODE14_0
AnnaBridge 189:f392fc9709a3 9107 #define GPIO_MODER_MODER14_1 GPIO_MODER_MODE14_1
AnnaBridge 189:f392fc9709a3 9108 #define GPIO_MODER_MODER15 GPIO_MODER_MODE15
AnnaBridge 189:f392fc9709a3 9109 #define GPIO_MODER_MODER15_0 GPIO_MODER_MODE15_0
AnnaBridge 189:f392fc9709a3 9110 #define GPIO_MODER_MODER15_1 GPIO_MODER_MODE15_1
AnnaBridge 189:f392fc9709a3 9111
AnnaBridge 189:f392fc9709a3 9112 /****************** Bits definition for GPIO_OTYPER register ****************/
AnnaBridge 189:f392fc9709a3 9113 #define GPIO_OTYPER_OT0_Pos (0U)
AnnaBridge 189:f392fc9709a3 9114 #define GPIO_OTYPER_OT0_Msk (0x1U << GPIO_OTYPER_OT0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 9115 #define GPIO_OTYPER_OT0 GPIO_OTYPER_OT0_Msk
AnnaBridge 189:f392fc9709a3 9116 #define GPIO_OTYPER_OT1_Pos (1U)
AnnaBridge 189:f392fc9709a3 9117 #define GPIO_OTYPER_OT1_Msk (0x1U << GPIO_OTYPER_OT1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 9118 #define GPIO_OTYPER_OT1 GPIO_OTYPER_OT1_Msk
AnnaBridge 189:f392fc9709a3 9119 #define GPIO_OTYPER_OT2_Pos (2U)
AnnaBridge 189:f392fc9709a3 9120 #define GPIO_OTYPER_OT2_Msk (0x1U << GPIO_OTYPER_OT2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 9121 #define GPIO_OTYPER_OT2 GPIO_OTYPER_OT2_Msk
AnnaBridge 189:f392fc9709a3 9122 #define GPIO_OTYPER_OT3_Pos (3U)
AnnaBridge 189:f392fc9709a3 9123 #define GPIO_OTYPER_OT3_Msk (0x1U << GPIO_OTYPER_OT3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 9124 #define GPIO_OTYPER_OT3 GPIO_OTYPER_OT3_Msk
AnnaBridge 189:f392fc9709a3 9125 #define GPIO_OTYPER_OT4_Pos (4U)
AnnaBridge 189:f392fc9709a3 9126 #define GPIO_OTYPER_OT4_Msk (0x1U << GPIO_OTYPER_OT4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 9127 #define GPIO_OTYPER_OT4 GPIO_OTYPER_OT4_Msk
AnnaBridge 189:f392fc9709a3 9128 #define GPIO_OTYPER_OT5_Pos (5U)
AnnaBridge 189:f392fc9709a3 9129 #define GPIO_OTYPER_OT5_Msk (0x1U << GPIO_OTYPER_OT5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 9130 #define GPIO_OTYPER_OT5 GPIO_OTYPER_OT5_Msk
AnnaBridge 189:f392fc9709a3 9131 #define GPIO_OTYPER_OT6_Pos (6U)
AnnaBridge 189:f392fc9709a3 9132 #define GPIO_OTYPER_OT6_Msk (0x1U << GPIO_OTYPER_OT6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 9133 #define GPIO_OTYPER_OT6 GPIO_OTYPER_OT6_Msk
AnnaBridge 189:f392fc9709a3 9134 #define GPIO_OTYPER_OT7_Pos (7U)
AnnaBridge 189:f392fc9709a3 9135 #define GPIO_OTYPER_OT7_Msk (0x1U << GPIO_OTYPER_OT7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 9136 #define GPIO_OTYPER_OT7 GPIO_OTYPER_OT7_Msk
AnnaBridge 189:f392fc9709a3 9137 #define GPIO_OTYPER_OT8_Pos (8U)
AnnaBridge 189:f392fc9709a3 9138 #define GPIO_OTYPER_OT8_Msk (0x1U << GPIO_OTYPER_OT8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 9139 #define GPIO_OTYPER_OT8 GPIO_OTYPER_OT8_Msk
AnnaBridge 189:f392fc9709a3 9140 #define GPIO_OTYPER_OT9_Pos (9U)
AnnaBridge 189:f392fc9709a3 9141 #define GPIO_OTYPER_OT9_Msk (0x1U << GPIO_OTYPER_OT9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 9142 #define GPIO_OTYPER_OT9 GPIO_OTYPER_OT9_Msk
AnnaBridge 189:f392fc9709a3 9143 #define GPIO_OTYPER_OT10_Pos (10U)
AnnaBridge 189:f392fc9709a3 9144 #define GPIO_OTYPER_OT10_Msk (0x1U << GPIO_OTYPER_OT10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 9145 #define GPIO_OTYPER_OT10 GPIO_OTYPER_OT10_Msk
AnnaBridge 189:f392fc9709a3 9146 #define GPIO_OTYPER_OT11_Pos (11U)
AnnaBridge 189:f392fc9709a3 9147 #define GPIO_OTYPER_OT11_Msk (0x1U << GPIO_OTYPER_OT11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 9148 #define GPIO_OTYPER_OT11 GPIO_OTYPER_OT11_Msk
AnnaBridge 189:f392fc9709a3 9149 #define GPIO_OTYPER_OT12_Pos (12U)
AnnaBridge 189:f392fc9709a3 9150 #define GPIO_OTYPER_OT12_Msk (0x1U << GPIO_OTYPER_OT12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 9151 #define GPIO_OTYPER_OT12 GPIO_OTYPER_OT12_Msk
AnnaBridge 189:f392fc9709a3 9152 #define GPIO_OTYPER_OT13_Pos (13U)
AnnaBridge 189:f392fc9709a3 9153 #define GPIO_OTYPER_OT13_Msk (0x1U << GPIO_OTYPER_OT13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 9154 #define GPIO_OTYPER_OT13 GPIO_OTYPER_OT13_Msk
AnnaBridge 189:f392fc9709a3 9155 #define GPIO_OTYPER_OT14_Pos (14U)
AnnaBridge 189:f392fc9709a3 9156 #define GPIO_OTYPER_OT14_Msk (0x1U << GPIO_OTYPER_OT14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 9157 #define GPIO_OTYPER_OT14 GPIO_OTYPER_OT14_Msk
AnnaBridge 189:f392fc9709a3 9158 #define GPIO_OTYPER_OT15_Pos (15U)
AnnaBridge 189:f392fc9709a3 9159 #define GPIO_OTYPER_OT15_Msk (0x1U << GPIO_OTYPER_OT15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 9160 #define GPIO_OTYPER_OT15 GPIO_OTYPER_OT15_Msk
AnnaBridge 189:f392fc9709a3 9161
AnnaBridge 189:f392fc9709a3 9162 /* Legacy defines */
AnnaBridge 189:f392fc9709a3 9163 #define GPIO_OTYPER_OT_0 GPIO_OTYPER_OT0
AnnaBridge 189:f392fc9709a3 9164 #define GPIO_OTYPER_OT_1 GPIO_OTYPER_OT1
AnnaBridge 189:f392fc9709a3 9165 #define GPIO_OTYPER_OT_2 GPIO_OTYPER_OT2
AnnaBridge 189:f392fc9709a3 9166 #define GPIO_OTYPER_OT_3 GPIO_OTYPER_OT3
AnnaBridge 189:f392fc9709a3 9167 #define GPIO_OTYPER_OT_4 GPIO_OTYPER_OT4
AnnaBridge 189:f392fc9709a3 9168 #define GPIO_OTYPER_OT_5 GPIO_OTYPER_OT5
AnnaBridge 189:f392fc9709a3 9169 #define GPIO_OTYPER_OT_6 GPIO_OTYPER_OT6
AnnaBridge 189:f392fc9709a3 9170 #define GPIO_OTYPER_OT_7 GPIO_OTYPER_OT7
AnnaBridge 189:f392fc9709a3 9171 #define GPIO_OTYPER_OT_8 GPIO_OTYPER_OT8
AnnaBridge 189:f392fc9709a3 9172 #define GPIO_OTYPER_OT_9 GPIO_OTYPER_OT9
AnnaBridge 189:f392fc9709a3 9173 #define GPIO_OTYPER_OT_10 GPIO_OTYPER_OT10
AnnaBridge 189:f392fc9709a3 9174 #define GPIO_OTYPER_OT_11 GPIO_OTYPER_OT11
AnnaBridge 189:f392fc9709a3 9175 #define GPIO_OTYPER_OT_12 GPIO_OTYPER_OT12
AnnaBridge 189:f392fc9709a3 9176 #define GPIO_OTYPER_OT_13 GPIO_OTYPER_OT13
AnnaBridge 189:f392fc9709a3 9177 #define GPIO_OTYPER_OT_14 GPIO_OTYPER_OT14
AnnaBridge 189:f392fc9709a3 9178 #define GPIO_OTYPER_OT_15 GPIO_OTYPER_OT15
AnnaBridge 189:f392fc9709a3 9179
AnnaBridge 189:f392fc9709a3 9180 /****************** Bits definition for GPIO_OSPEEDR register ***************/
AnnaBridge 189:f392fc9709a3 9181 #define GPIO_OSPEEDR_OSPEED0_Pos (0U)
AnnaBridge 189:f392fc9709a3 9182 #define GPIO_OSPEEDR_OSPEED0_Msk (0x3U << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000003 */
AnnaBridge 189:f392fc9709a3 9183 #define GPIO_OSPEEDR_OSPEED0 GPIO_OSPEEDR_OSPEED0_Msk
AnnaBridge 189:f392fc9709a3 9184 #define GPIO_OSPEEDR_OSPEED0_0 (0x1U << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 9185 #define GPIO_OSPEEDR_OSPEED0_1 (0x2U << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 9186 #define GPIO_OSPEEDR_OSPEED1_Pos (2U)
AnnaBridge 189:f392fc9709a3 9187 #define GPIO_OSPEEDR_OSPEED1_Msk (0x3U << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x0000000C */
AnnaBridge 189:f392fc9709a3 9188 #define GPIO_OSPEEDR_OSPEED1 GPIO_OSPEEDR_OSPEED1_Msk
AnnaBridge 189:f392fc9709a3 9189 #define GPIO_OSPEEDR_OSPEED1_0 (0x1U << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 9190 #define GPIO_OSPEEDR_OSPEED1_1 (0x2U << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 9191 #define GPIO_OSPEEDR_OSPEED2_Pos (4U)
AnnaBridge 189:f392fc9709a3 9192 #define GPIO_OSPEEDR_OSPEED2_Msk (0x3U << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000030 */
AnnaBridge 189:f392fc9709a3 9193 #define GPIO_OSPEEDR_OSPEED2 GPIO_OSPEEDR_OSPEED2_Msk
AnnaBridge 189:f392fc9709a3 9194 #define GPIO_OSPEEDR_OSPEED2_0 (0x1U << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 9195 #define GPIO_OSPEEDR_OSPEED2_1 (0x2U << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 9196 #define GPIO_OSPEEDR_OSPEED3_Pos (6U)
AnnaBridge 189:f392fc9709a3 9197 #define GPIO_OSPEEDR_OSPEED3_Msk (0x3U << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x000000C0 */
AnnaBridge 189:f392fc9709a3 9198 #define GPIO_OSPEEDR_OSPEED3 GPIO_OSPEEDR_OSPEED3_Msk
AnnaBridge 189:f392fc9709a3 9199 #define GPIO_OSPEEDR_OSPEED3_0 (0x1U << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 9200 #define GPIO_OSPEEDR_OSPEED3_1 (0x2U << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 9201 #define GPIO_OSPEEDR_OSPEED4_Pos (8U)
AnnaBridge 189:f392fc9709a3 9202 #define GPIO_OSPEEDR_OSPEED4_Msk (0x3U << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000300 */
AnnaBridge 189:f392fc9709a3 9203 #define GPIO_OSPEEDR_OSPEED4 GPIO_OSPEEDR_OSPEED4_Msk
AnnaBridge 189:f392fc9709a3 9204 #define GPIO_OSPEEDR_OSPEED4_0 (0x1U << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 9205 #define GPIO_OSPEEDR_OSPEED4_1 (0x2U << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 9206 #define GPIO_OSPEEDR_OSPEED5_Pos (10U)
AnnaBridge 189:f392fc9709a3 9207 #define GPIO_OSPEEDR_OSPEED5_Msk (0x3U << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000C00 */
AnnaBridge 189:f392fc9709a3 9208 #define GPIO_OSPEEDR_OSPEED5 GPIO_OSPEEDR_OSPEED5_Msk
AnnaBridge 189:f392fc9709a3 9209 #define GPIO_OSPEEDR_OSPEED5_0 (0x1U << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 9210 #define GPIO_OSPEEDR_OSPEED5_1 (0x2U << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 9211 #define GPIO_OSPEEDR_OSPEED6_Pos (12U)
AnnaBridge 189:f392fc9709a3 9212 #define GPIO_OSPEEDR_OSPEED6_Msk (0x3U << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00003000 */
AnnaBridge 189:f392fc9709a3 9213 #define GPIO_OSPEEDR_OSPEED6 GPIO_OSPEEDR_OSPEED6_Msk
AnnaBridge 189:f392fc9709a3 9214 #define GPIO_OSPEEDR_OSPEED6_0 (0x1U << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 9215 #define GPIO_OSPEEDR_OSPEED6_1 (0x2U << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 9216 #define GPIO_OSPEEDR_OSPEED7_Pos (14U)
AnnaBridge 189:f392fc9709a3 9217 #define GPIO_OSPEEDR_OSPEED7_Msk (0x3U << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x0000C000 */
AnnaBridge 189:f392fc9709a3 9218 #define GPIO_OSPEEDR_OSPEED7 GPIO_OSPEEDR_OSPEED7_Msk
AnnaBridge 189:f392fc9709a3 9219 #define GPIO_OSPEEDR_OSPEED7_0 (0x1U << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 9220 #define GPIO_OSPEEDR_OSPEED7_1 (0x2U << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 9221 #define GPIO_OSPEEDR_OSPEED8_Pos (16U)
AnnaBridge 189:f392fc9709a3 9222 #define GPIO_OSPEEDR_OSPEED8_Msk (0x3U << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00030000 */
AnnaBridge 189:f392fc9709a3 9223 #define GPIO_OSPEEDR_OSPEED8 GPIO_OSPEEDR_OSPEED8_Msk
AnnaBridge 189:f392fc9709a3 9224 #define GPIO_OSPEEDR_OSPEED8_0 (0x1U << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 9225 #define GPIO_OSPEEDR_OSPEED8_1 (0x2U << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 9226 #define GPIO_OSPEEDR_OSPEED9_Pos (18U)
AnnaBridge 189:f392fc9709a3 9227 #define GPIO_OSPEEDR_OSPEED9_Msk (0x3U << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x000C0000 */
AnnaBridge 189:f392fc9709a3 9228 #define GPIO_OSPEEDR_OSPEED9 GPIO_OSPEEDR_OSPEED9_Msk
AnnaBridge 189:f392fc9709a3 9229 #define GPIO_OSPEEDR_OSPEED9_0 (0x1U << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 9230 #define GPIO_OSPEEDR_OSPEED9_1 (0x2U << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 9231 #define GPIO_OSPEEDR_OSPEED10_Pos (20U)
AnnaBridge 189:f392fc9709a3 9232 #define GPIO_OSPEEDR_OSPEED10_Msk (0x3U << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00300000 */
AnnaBridge 189:f392fc9709a3 9233 #define GPIO_OSPEEDR_OSPEED10 GPIO_OSPEEDR_OSPEED10_Msk
AnnaBridge 189:f392fc9709a3 9234 #define GPIO_OSPEEDR_OSPEED10_0 (0x1U << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 9235 #define GPIO_OSPEEDR_OSPEED10_1 (0x2U << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 9236 #define GPIO_OSPEEDR_OSPEED11_Pos (22U)
AnnaBridge 189:f392fc9709a3 9237 #define GPIO_OSPEEDR_OSPEED11_Msk (0x3U << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00C00000 */
AnnaBridge 189:f392fc9709a3 9238 #define GPIO_OSPEEDR_OSPEED11 GPIO_OSPEEDR_OSPEED11_Msk
AnnaBridge 189:f392fc9709a3 9239 #define GPIO_OSPEEDR_OSPEED11_0 (0x1U << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 9240 #define GPIO_OSPEEDR_OSPEED11_1 (0x2U << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 9241 #define GPIO_OSPEEDR_OSPEED12_Pos (24U)
AnnaBridge 189:f392fc9709a3 9242 #define GPIO_OSPEEDR_OSPEED12_Msk (0x3U << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x03000000 */
AnnaBridge 189:f392fc9709a3 9243 #define GPIO_OSPEEDR_OSPEED12 GPIO_OSPEEDR_OSPEED12_Msk
AnnaBridge 189:f392fc9709a3 9244 #define GPIO_OSPEEDR_OSPEED12_0 (0x1U << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 9245 #define GPIO_OSPEEDR_OSPEED12_1 (0x2U << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 9246 #define GPIO_OSPEEDR_OSPEED13_Pos (26U)
AnnaBridge 189:f392fc9709a3 9247 #define GPIO_OSPEEDR_OSPEED13_Msk (0x3U << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x0C000000 */
AnnaBridge 189:f392fc9709a3 9248 #define GPIO_OSPEEDR_OSPEED13 GPIO_OSPEEDR_OSPEED13_Msk
AnnaBridge 189:f392fc9709a3 9249 #define GPIO_OSPEEDR_OSPEED13_0 (0x1U << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 9250 #define GPIO_OSPEEDR_OSPEED13_1 (0x2U << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 9251 #define GPIO_OSPEEDR_OSPEED14_Pos (28U)
AnnaBridge 189:f392fc9709a3 9252 #define GPIO_OSPEEDR_OSPEED14_Msk (0x3U << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x30000000 */
AnnaBridge 189:f392fc9709a3 9253 #define GPIO_OSPEEDR_OSPEED14 GPIO_OSPEEDR_OSPEED14_Msk
AnnaBridge 189:f392fc9709a3 9254 #define GPIO_OSPEEDR_OSPEED14_0 (0x1U << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 9255 #define GPIO_OSPEEDR_OSPEED14_1 (0x2U << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 9256 #define GPIO_OSPEEDR_OSPEED15_Pos (30U)
AnnaBridge 189:f392fc9709a3 9257 #define GPIO_OSPEEDR_OSPEED15_Msk (0x3U << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0xC0000000 */
AnnaBridge 189:f392fc9709a3 9258 #define GPIO_OSPEEDR_OSPEED15 GPIO_OSPEEDR_OSPEED15_Msk
AnnaBridge 189:f392fc9709a3 9259 #define GPIO_OSPEEDR_OSPEED15_0 (0x1U << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 9260 #define GPIO_OSPEEDR_OSPEED15_1 (0x2U << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 9261
AnnaBridge 189:f392fc9709a3 9262 /* Legacy defines */
AnnaBridge 189:f392fc9709a3 9263 #define GPIO_OSPEEDER_OSPEEDR0 GPIO_OSPEEDR_OSPEED0
AnnaBridge 189:f392fc9709a3 9264 #define GPIO_OSPEEDER_OSPEEDR0_0 GPIO_OSPEEDR_OSPEED0_0
AnnaBridge 189:f392fc9709a3 9265 #define GPIO_OSPEEDER_OSPEEDR0_1 GPIO_OSPEEDR_OSPEED0_1
AnnaBridge 189:f392fc9709a3 9266 #define GPIO_OSPEEDER_OSPEEDR1 GPIO_OSPEEDR_OSPEED1
AnnaBridge 189:f392fc9709a3 9267 #define GPIO_OSPEEDER_OSPEEDR1_0 GPIO_OSPEEDR_OSPEED1_0
AnnaBridge 189:f392fc9709a3 9268 #define GPIO_OSPEEDER_OSPEEDR1_1 GPIO_OSPEEDR_OSPEED1_1
AnnaBridge 189:f392fc9709a3 9269 #define GPIO_OSPEEDER_OSPEEDR2 GPIO_OSPEEDR_OSPEED2
AnnaBridge 189:f392fc9709a3 9270 #define GPIO_OSPEEDER_OSPEEDR2_0 GPIO_OSPEEDR_OSPEED2_0
AnnaBridge 189:f392fc9709a3 9271 #define GPIO_OSPEEDER_OSPEEDR2_1 GPIO_OSPEEDR_OSPEED2_1
AnnaBridge 189:f392fc9709a3 9272 #define GPIO_OSPEEDER_OSPEEDR3 GPIO_OSPEEDR_OSPEED3
AnnaBridge 189:f392fc9709a3 9273 #define GPIO_OSPEEDER_OSPEEDR3_0 GPIO_OSPEEDR_OSPEED3_0
AnnaBridge 189:f392fc9709a3 9274 #define GPIO_OSPEEDER_OSPEEDR3_1 GPIO_OSPEEDR_OSPEED3_1
AnnaBridge 189:f392fc9709a3 9275 #define GPIO_OSPEEDER_OSPEEDR4 GPIO_OSPEEDR_OSPEED4
AnnaBridge 189:f392fc9709a3 9276 #define GPIO_OSPEEDER_OSPEEDR4_0 GPIO_OSPEEDR_OSPEED4_0
AnnaBridge 189:f392fc9709a3 9277 #define GPIO_OSPEEDER_OSPEEDR4_1 GPIO_OSPEEDR_OSPEED4_1
AnnaBridge 189:f392fc9709a3 9278 #define GPIO_OSPEEDER_OSPEEDR5 GPIO_OSPEEDR_OSPEED5
AnnaBridge 189:f392fc9709a3 9279 #define GPIO_OSPEEDER_OSPEEDR5_0 GPIO_OSPEEDR_OSPEED5_0
AnnaBridge 189:f392fc9709a3 9280 #define GPIO_OSPEEDER_OSPEEDR5_1 GPIO_OSPEEDR_OSPEED5_1
AnnaBridge 189:f392fc9709a3 9281 #define GPIO_OSPEEDER_OSPEEDR6 GPIO_OSPEEDR_OSPEED6
AnnaBridge 189:f392fc9709a3 9282 #define GPIO_OSPEEDER_OSPEEDR6_0 GPIO_OSPEEDR_OSPEED6_0
AnnaBridge 189:f392fc9709a3 9283 #define GPIO_OSPEEDER_OSPEEDR6_1 GPIO_OSPEEDR_OSPEED6_1
AnnaBridge 189:f392fc9709a3 9284 #define GPIO_OSPEEDER_OSPEEDR7 GPIO_OSPEEDR_OSPEED7
AnnaBridge 189:f392fc9709a3 9285 #define GPIO_OSPEEDER_OSPEEDR7_0 GPIO_OSPEEDR_OSPEED7_0
AnnaBridge 189:f392fc9709a3 9286 #define GPIO_OSPEEDER_OSPEEDR7_1 GPIO_OSPEEDR_OSPEED7_1
AnnaBridge 189:f392fc9709a3 9287 #define GPIO_OSPEEDER_OSPEEDR8 GPIO_OSPEEDR_OSPEED8
AnnaBridge 189:f392fc9709a3 9288 #define GPIO_OSPEEDER_OSPEEDR8_0 GPIO_OSPEEDR_OSPEED8_0
AnnaBridge 189:f392fc9709a3 9289 #define GPIO_OSPEEDER_OSPEEDR8_1 GPIO_OSPEEDR_OSPEED8_1
AnnaBridge 189:f392fc9709a3 9290 #define GPIO_OSPEEDER_OSPEEDR9 GPIO_OSPEEDR_OSPEED9
AnnaBridge 189:f392fc9709a3 9291 #define GPIO_OSPEEDER_OSPEEDR9_0 GPIO_OSPEEDR_OSPEED9_0
AnnaBridge 189:f392fc9709a3 9292 #define GPIO_OSPEEDER_OSPEEDR9_1 GPIO_OSPEEDR_OSPEED9_1
AnnaBridge 189:f392fc9709a3 9293 #define GPIO_OSPEEDER_OSPEEDR10 GPIO_OSPEEDR_OSPEED10
AnnaBridge 189:f392fc9709a3 9294 #define GPIO_OSPEEDER_OSPEEDR10_0 GPIO_OSPEEDR_OSPEED10_0
AnnaBridge 189:f392fc9709a3 9295 #define GPIO_OSPEEDER_OSPEEDR10_1 GPIO_OSPEEDR_OSPEED10_1
AnnaBridge 189:f392fc9709a3 9296 #define GPIO_OSPEEDER_OSPEEDR11 GPIO_OSPEEDR_OSPEED11
AnnaBridge 189:f392fc9709a3 9297 #define GPIO_OSPEEDER_OSPEEDR11_0 GPIO_OSPEEDR_OSPEED11_0
AnnaBridge 189:f392fc9709a3 9298 #define GPIO_OSPEEDER_OSPEEDR11_1 GPIO_OSPEEDR_OSPEED11_1
AnnaBridge 189:f392fc9709a3 9299 #define GPIO_OSPEEDER_OSPEEDR12 GPIO_OSPEEDR_OSPEED12
AnnaBridge 189:f392fc9709a3 9300 #define GPIO_OSPEEDER_OSPEEDR12_0 GPIO_OSPEEDR_OSPEED12_0
AnnaBridge 189:f392fc9709a3 9301 #define GPIO_OSPEEDER_OSPEEDR12_1 GPIO_OSPEEDR_OSPEED12_1
AnnaBridge 189:f392fc9709a3 9302 #define GPIO_OSPEEDER_OSPEEDR13 GPIO_OSPEEDR_OSPEED13
AnnaBridge 189:f392fc9709a3 9303 #define GPIO_OSPEEDER_OSPEEDR13_0 GPIO_OSPEEDR_OSPEED13_0
AnnaBridge 189:f392fc9709a3 9304 #define GPIO_OSPEEDER_OSPEEDR13_1 GPIO_OSPEEDR_OSPEED13_1
AnnaBridge 189:f392fc9709a3 9305 #define GPIO_OSPEEDER_OSPEEDR14 GPIO_OSPEEDR_OSPEED14
AnnaBridge 189:f392fc9709a3 9306 #define GPIO_OSPEEDER_OSPEEDR14_0 GPIO_OSPEEDR_OSPEED14_0
AnnaBridge 189:f392fc9709a3 9307 #define GPIO_OSPEEDER_OSPEEDR14_1 GPIO_OSPEEDR_OSPEED14_1
AnnaBridge 189:f392fc9709a3 9308 #define GPIO_OSPEEDER_OSPEEDR15 GPIO_OSPEEDR_OSPEED15
AnnaBridge 189:f392fc9709a3 9309 #define GPIO_OSPEEDER_OSPEEDR15_0 GPIO_OSPEEDR_OSPEED15_0
AnnaBridge 189:f392fc9709a3 9310 #define GPIO_OSPEEDER_OSPEEDR15_1 GPIO_OSPEEDR_OSPEED15_1
AnnaBridge 189:f392fc9709a3 9311
AnnaBridge 189:f392fc9709a3 9312 /****************** Bits definition for GPIO_PUPDR register *****************/
AnnaBridge 189:f392fc9709a3 9313 #define GPIO_PUPDR_PUPD0_Pos (0U)
AnnaBridge 189:f392fc9709a3 9314 #define GPIO_PUPDR_PUPD0_Msk (0x3U << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000003 */
AnnaBridge 189:f392fc9709a3 9315 #define GPIO_PUPDR_PUPD0 GPIO_PUPDR_PUPD0_Msk
AnnaBridge 189:f392fc9709a3 9316 #define GPIO_PUPDR_PUPD0_0 (0x1U << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 9317 #define GPIO_PUPDR_PUPD0_1 (0x2U << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 9318 #define GPIO_PUPDR_PUPD1_Pos (2U)
AnnaBridge 189:f392fc9709a3 9319 #define GPIO_PUPDR_PUPD1_Msk (0x3U << GPIO_PUPDR_PUPD1_Pos) /*!< 0x0000000C */
AnnaBridge 189:f392fc9709a3 9320 #define GPIO_PUPDR_PUPD1 GPIO_PUPDR_PUPD1_Msk
AnnaBridge 189:f392fc9709a3 9321 #define GPIO_PUPDR_PUPD1_0 (0x1U << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 9322 #define GPIO_PUPDR_PUPD1_1 (0x2U << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 9323 #define GPIO_PUPDR_PUPD2_Pos (4U)
AnnaBridge 189:f392fc9709a3 9324 #define GPIO_PUPDR_PUPD2_Msk (0x3U << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000030 */
AnnaBridge 189:f392fc9709a3 9325 #define GPIO_PUPDR_PUPD2 GPIO_PUPDR_PUPD2_Msk
AnnaBridge 189:f392fc9709a3 9326 #define GPIO_PUPDR_PUPD2_0 (0x1U << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 9327 #define GPIO_PUPDR_PUPD2_1 (0x2U << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 9328 #define GPIO_PUPDR_PUPD3_Pos (6U)
AnnaBridge 189:f392fc9709a3 9329 #define GPIO_PUPDR_PUPD3_Msk (0x3U << GPIO_PUPDR_PUPD3_Pos) /*!< 0x000000C0 */
AnnaBridge 189:f392fc9709a3 9330 #define GPIO_PUPDR_PUPD3 GPIO_PUPDR_PUPD3_Msk
AnnaBridge 189:f392fc9709a3 9331 #define GPIO_PUPDR_PUPD3_0 (0x1U << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 9332 #define GPIO_PUPDR_PUPD3_1 (0x2U << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 9333 #define GPIO_PUPDR_PUPD4_Pos (8U)
AnnaBridge 189:f392fc9709a3 9334 #define GPIO_PUPDR_PUPD4_Msk (0x3U << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000300 */
AnnaBridge 189:f392fc9709a3 9335 #define GPIO_PUPDR_PUPD4 GPIO_PUPDR_PUPD4_Msk
AnnaBridge 189:f392fc9709a3 9336 #define GPIO_PUPDR_PUPD4_0 (0x1U << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 9337 #define GPIO_PUPDR_PUPD4_1 (0x2U << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 9338 #define GPIO_PUPDR_PUPD5_Pos (10U)
AnnaBridge 189:f392fc9709a3 9339 #define GPIO_PUPDR_PUPD5_Msk (0x3U << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000C00 */
AnnaBridge 189:f392fc9709a3 9340 #define GPIO_PUPDR_PUPD5 GPIO_PUPDR_PUPD5_Msk
AnnaBridge 189:f392fc9709a3 9341 #define GPIO_PUPDR_PUPD5_0 (0x1U << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 9342 #define GPIO_PUPDR_PUPD5_1 (0x2U << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 9343 #define GPIO_PUPDR_PUPD6_Pos (12U)
AnnaBridge 189:f392fc9709a3 9344 #define GPIO_PUPDR_PUPD6_Msk (0x3U << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00003000 */
AnnaBridge 189:f392fc9709a3 9345 #define GPIO_PUPDR_PUPD6 GPIO_PUPDR_PUPD6_Msk
AnnaBridge 189:f392fc9709a3 9346 #define GPIO_PUPDR_PUPD6_0 (0x1U << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 9347 #define GPIO_PUPDR_PUPD6_1 (0x2U << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 9348 #define GPIO_PUPDR_PUPD7_Pos (14U)
AnnaBridge 189:f392fc9709a3 9349 #define GPIO_PUPDR_PUPD7_Msk (0x3U << GPIO_PUPDR_PUPD7_Pos) /*!< 0x0000C000 */
AnnaBridge 189:f392fc9709a3 9350 #define GPIO_PUPDR_PUPD7 GPIO_PUPDR_PUPD7_Msk
AnnaBridge 189:f392fc9709a3 9351 #define GPIO_PUPDR_PUPD7_0 (0x1U << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 9352 #define GPIO_PUPDR_PUPD7_1 (0x2U << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 9353 #define GPIO_PUPDR_PUPD8_Pos (16U)
AnnaBridge 189:f392fc9709a3 9354 #define GPIO_PUPDR_PUPD8_Msk (0x3U << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00030000 */
AnnaBridge 189:f392fc9709a3 9355 #define GPIO_PUPDR_PUPD8 GPIO_PUPDR_PUPD8_Msk
AnnaBridge 189:f392fc9709a3 9356 #define GPIO_PUPDR_PUPD8_0 (0x1U << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 9357 #define GPIO_PUPDR_PUPD8_1 (0x2U << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 9358 #define GPIO_PUPDR_PUPD9_Pos (18U)
AnnaBridge 189:f392fc9709a3 9359 #define GPIO_PUPDR_PUPD9_Msk (0x3U << GPIO_PUPDR_PUPD9_Pos) /*!< 0x000C0000 */
AnnaBridge 189:f392fc9709a3 9360 #define GPIO_PUPDR_PUPD9 GPIO_PUPDR_PUPD9_Msk
AnnaBridge 189:f392fc9709a3 9361 #define GPIO_PUPDR_PUPD9_0 (0x1U << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 9362 #define GPIO_PUPDR_PUPD9_1 (0x2U << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 9363 #define GPIO_PUPDR_PUPD10_Pos (20U)
AnnaBridge 189:f392fc9709a3 9364 #define GPIO_PUPDR_PUPD10_Msk (0x3U << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00300000 */
AnnaBridge 189:f392fc9709a3 9365 #define GPIO_PUPDR_PUPD10 GPIO_PUPDR_PUPD10_Msk
AnnaBridge 189:f392fc9709a3 9366 #define GPIO_PUPDR_PUPD10_0 (0x1U << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 9367 #define GPIO_PUPDR_PUPD10_1 (0x2U << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 9368 #define GPIO_PUPDR_PUPD11_Pos (22U)
AnnaBridge 189:f392fc9709a3 9369 #define GPIO_PUPDR_PUPD11_Msk (0x3U << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00C00000 */
AnnaBridge 189:f392fc9709a3 9370 #define GPIO_PUPDR_PUPD11 GPIO_PUPDR_PUPD11_Msk
AnnaBridge 189:f392fc9709a3 9371 #define GPIO_PUPDR_PUPD11_0 (0x1U << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 9372 #define GPIO_PUPDR_PUPD11_1 (0x2U << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 9373 #define GPIO_PUPDR_PUPD12_Pos (24U)
AnnaBridge 189:f392fc9709a3 9374 #define GPIO_PUPDR_PUPD12_Msk (0x3U << GPIO_PUPDR_PUPD12_Pos) /*!< 0x03000000 */
AnnaBridge 189:f392fc9709a3 9375 #define GPIO_PUPDR_PUPD12 GPIO_PUPDR_PUPD12_Msk
AnnaBridge 189:f392fc9709a3 9376 #define GPIO_PUPDR_PUPD12_0 (0x1U << GPIO_PUPDR_PUPD12_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 9377 #define GPIO_PUPDR_PUPD12_1 (0x2U << GPIO_PUPDR_PUPD12_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 9378 #define GPIO_PUPDR_PUPD13_Pos (26U)
AnnaBridge 189:f392fc9709a3 9379 #define GPIO_PUPDR_PUPD13_Msk (0x3U << GPIO_PUPDR_PUPD13_Pos) /*!< 0x0C000000 */
AnnaBridge 189:f392fc9709a3 9380 #define GPIO_PUPDR_PUPD13 GPIO_PUPDR_PUPD13_Msk
AnnaBridge 189:f392fc9709a3 9381 #define GPIO_PUPDR_PUPD13_0 (0x1U << GPIO_PUPDR_PUPD13_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 9382 #define GPIO_PUPDR_PUPD13_1 (0x2U << GPIO_PUPDR_PUPD13_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 9383 #define GPIO_PUPDR_PUPD14_Pos (28U)
AnnaBridge 189:f392fc9709a3 9384 #define GPIO_PUPDR_PUPD14_Msk (0x3U << GPIO_PUPDR_PUPD14_Pos) /*!< 0x30000000 */
AnnaBridge 189:f392fc9709a3 9385 #define GPIO_PUPDR_PUPD14 GPIO_PUPDR_PUPD14_Msk
AnnaBridge 189:f392fc9709a3 9386 #define GPIO_PUPDR_PUPD14_0 (0x1U << GPIO_PUPDR_PUPD14_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 9387 #define GPIO_PUPDR_PUPD14_1 (0x2U << GPIO_PUPDR_PUPD14_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 9388 #define GPIO_PUPDR_PUPD15_Pos (30U)
AnnaBridge 189:f392fc9709a3 9389 #define GPIO_PUPDR_PUPD15_Msk (0x3U << GPIO_PUPDR_PUPD15_Pos) /*!< 0xC0000000 */
AnnaBridge 189:f392fc9709a3 9390 #define GPIO_PUPDR_PUPD15 GPIO_PUPDR_PUPD15_Msk
AnnaBridge 189:f392fc9709a3 9391 #define GPIO_PUPDR_PUPD15_0 (0x1U << GPIO_PUPDR_PUPD15_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 9392 #define GPIO_PUPDR_PUPD15_1 (0x2U << GPIO_PUPDR_PUPD15_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 9393
AnnaBridge 189:f392fc9709a3 9394 /* Legacy defines */
AnnaBridge 189:f392fc9709a3 9395 #define GPIO_PUPDR_PUPDR0 GPIO_PUPDR_PUPD0
AnnaBridge 189:f392fc9709a3 9396 #define GPIO_PUPDR_PUPDR0_0 GPIO_PUPDR_PUPD0_0
AnnaBridge 189:f392fc9709a3 9397 #define GPIO_PUPDR_PUPDR0_1 GPIO_PUPDR_PUPD0_1
AnnaBridge 189:f392fc9709a3 9398 #define GPIO_PUPDR_PUPDR1 GPIO_PUPDR_PUPD1
AnnaBridge 189:f392fc9709a3 9399 #define GPIO_PUPDR_PUPDR1_0 GPIO_PUPDR_PUPD1_0
AnnaBridge 189:f392fc9709a3 9400 #define GPIO_PUPDR_PUPDR1_1 GPIO_PUPDR_PUPD1_1
AnnaBridge 189:f392fc9709a3 9401 #define GPIO_PUPDR_PUPDR2 GPIO_PUPDR_PUPD2
AnnaBridge 189:f392fc9709a3 9402 #define GPIO_PUPDR_PUPDR2_0 GPIO_PUPDR_PUPD2_0
AnnaBridge 189:f392fc9709a3 9403 #define GPIO_PUPDR_PUPDR2_1 GPIO_PUPDR_PUPD2_1
AnnaBridge 189:f392fc9709a3 9404 #define GPIO_PUPDR_PUPDR3 GPIO_PUPDR_PUPD3
AnnaBridge 189:f392fc9709a3 9405 #define GPIO_PUPDR_PUPDR3_0 GPIO_PUPDR_PUPD3_0
AnnaBridge 189:f392fc9709a3 9406 #define GPIO_PUPDR_PUPDR3_1 GPIO_PUPDR_PUPD3_1
AnnaBridge 189:f392fc9709a3 9407 #define GPIO_PUPDR_PUPDR4 GPIO_PUPDR_PUPD4
AnnaBridge 189:f392fc9709a3 9408 #define GPIO_PUPDR_PUPDR4_0 GPIO_PUPDR_PUPD4_0
AnnaBridge 189:f392fc9709a3 9409 #define GPIO_PUPDR_PUPDR4_1 GPIO_PUPDR_PUPD4_1
AnnaBridge 189:f392fc9709a3 9410 #define GPIO_PUPDR_PUPDR5 GPIO_PUPDR_PUPD5
AnnaBridge 189:f392fc9709a3 9411 #define GPIO_PUPDR_PUPDR5_0 GPIO_PUPDR_PUPD5_0
AnnaBridge 189:f392fc9709a3 9412 #define GPIO_PUPDR_PUPDR5_1 GPIO_PUPDR_PUPD5_1
AnnaBridge 189:f392fc9709a3 9413 #define GPIO_PUPDR_PUPDR6 GPIO_PUPDR_PUPD6
AnnaBridge 189:f392fc9709a3 9414 #define GPIO_PUPDR_PUPDR6_0 GPIO_PUPDR_PUPD6_0
AnnaBridge 189:f392fc9709a3 9415 #define GPIO_PUPDR_PUPDR6_1 GPIO_PUPDR_PUPD6_1
AnnaBridge 189:f392fc9709a3 9416 #define GPIO_PUPDR_PUPDR7 GPIO_PUPDR_PUPD7
AnnaBridge 189:f392fc9709a3 9417 #define GPIO_PUPDR_PUPDR7_0 GPIO_PUPDR_PUPD7_0
AnnaBridge 189:f392fc9709a3 9418 #define GPIO_PUPDR_PUPDR7_1 GPIO_PUPDR_PUPD7_1
AnnaBridge 189:f392fc9709a3 9419 #define GPIO_PUPDR_PUPDR8 GPIO_PUPDR_PUPD8
AnnaBridge 189:f392fc9709a3 9420 #define GPIO_PUPDR_PUPDR8_0 GPIO_PUPDR_PUPD8_0
AnnaBridge 189:f392fc9709a3 9421 #define GPIO_PUPDR_PUPDR8_1 GPIO_PUPDR_PUPD8_1
AnnaBridge 189:f392fc9709a3 9422 #define GPIO_PUPDR_PUPDR9 GPIO_PUPDR_PUPD9
AnnaBridge 189:f392fc9709a3 9423 #define GPIO_PUPDR_PUPDR9_0 GPIO_PUPDR_PUPD9_0
AnnaBridge 189:f392fc9709a3 9424 #define GPIO_PUPDR_PUPDR9_1 GPIO_PUPDR_PUPD9_1
AnnaBridge 189:f392fc9709a3 9425 #define GPIO_PUPDR_PUPDR10 GPIO_PUPDR_PUPD10
AnnaBridge 189:f392fc9709a3 9426 #define GPIO_PUPDR_PUPDR10_0 GPIO_PUPDR_PUPD10_0
AnnaBridge 189:f392fc9709a3 9427 #define GPIO_PUPDR_PUPDR10_1 GPIO_PUPDR_PUPD10_1
AnnaBridge 189:f392fc9709a3 9428 #define GPIO_PUPDR_PUPDR11 GPIO_PUPDR_PUPD11
AnnaBridge 189:f392fc9709a3 9429 #define GPIO_PUPDR_PUPDR11_0 GPIO_PUPDR_PUPD11_0
AnnaBridge 189:f392fc9709a3 9430 #define GPIO_PUPDR_PUPDR11_1 GPIO_PUPDR_PUPD11_1
AnnaBridge 189:f392fc9709a3 9431 #define GPIO_PUPDR_PUPDR12 GPIO_PUPDR_PUPD12
AnnaBridge 189:f392fc9709a3 9432 #define GPIO_PUPDR_PUPDR12_0 GPIO_PUPDR_PUPD12_0
AnnaBridge 189:f392fc9709a3 9433 #define GPIO_PUPDR_PUPDR12_1 GPIO_PUPDR_PUPD12_1
AnnaBridge 189:f392fc9709a3 9434 #define GPIO_PUPDR_PUPDR13 GPIO_PUPDR_PUPD13
AnnaBridge 189:f392fc9709a3 9435 #define GPIO_PUPDR_PUPDR13_0 GPIO_PUPDR_PUPD13_0
AnnaBridge 189:f392fc9709a3 9436 #define GPIO_PUPDR_PUPDR13_1 GPIO_PUPDR_PUPD13_1
AnnaBridge 189:f392fc9709a3 9437 #define GPIO_PUPDR_PUPDR14 GPIO_PUPDR_PUPD14
AnnaBridge 189:f392fc9709a3 9438 #define GPIO_PUPDR_PUPDR14_0 GPIO_PUPDR_PUPD14_0
AnnaBridge 189:f392fc9709a3 9439 #define GPIO_PUPDR_PUPDR14_1 GPIO_PUPDR_PUPD14_1
AnnaBridge 189:f392fc9709a3 9440 #define GPIO_PUPDR_PUPDR15 GPIO_PUPDR_PUPD15
AnnaBridge 189:f392fc9709a3 9441 #define GPIO_PUPDR_PUPDR15_0 GPIO_PUPDR_PUPD15_0
AnnaBridge 189:f392fc9709a3 9442 #define GPIO_PUPDR_PUPDR15_1 GPIO_PUPDR_PUPD15_1
AnnaBridge 189:f392fc9709a3 9443
AnnaBridge 189:f392fc9709a3 9444 /****************** Bits definition for GPIO_IDR register *******************/
AnnaBridge 189:f392fc9709a3 9445 #define GPIO_IDR_ID0_Pos (0U)
AnnaBridge 189:f392fc9709a3 9446 #define GPIO_IDR_ID0_Msk (0x1U << GPIO_IDR_ID0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 9447 #define GPIO_IDR_ID0 GPIO_IDR_ID0_Msk
AnnaBridge 189:f392fc9709a3 9448 #define GPIO_IDR_ID1_Pos (1U)
AnnaBridge 189:f392fc9709a3 9449 #define GPIO_IDR_ID1_Msk (0x1U << GPIO_IDR_ID1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 9450 #define GPIO_IDR_ID1 GPIO_IDR_ID1_Msk
AnnaBridge 189:f392fc9709a3 9451 #define GPIO_IDR_ID2_Pos (2U)
AnnaBridge 189:f392fc9709a3 9452 #define GPIO_IDR_ID2_Msk (0x1U << GPIO_IDR_ID2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 9453 #define GPIO_IDR_ID2 GPIO_IDR_ID2_Msk
AnnaBridge 189:f392fc9709a3 9454 #define GPIO_IDR_ID3_Pos (3U)
AnnaBridge 189:f392fc9709a3 9455 #define GPIO_IDR_ID3_Msk (0x1U << GPIO_IDR_ID3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 9456 #define GPIO_IDR_ID3 GPIO_IDR_ID3_Msk
AnnaBridge 189:f392fc9709a3 9457 #define GPIO_IDR_ID4_Pos (4U)
AnnaBridge 189:f392fc9709a3 9458 #define GPIO_IDR_ID4_Msk (0x1U << GPIO_IDR_ID4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 9459 #define GPIO_IDR_ID4 GPIO_IDR_ID4_Msk
AnnaBridge 189:f392fc9709a3 9460 #define GPIO_IDR_ID5_Pos (5U)
AnnaBridge 189:f392fc9709a3 9461 #define GPIO_IDR_ID5_Msk (0x1U << GPIO_IDR_ID5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 9462 #define GPIO_IDR_ID5 GPIO_IDR_ID5_Msk
AnnaBridge 189:f392fc9709a3 9463 #define GPIO_IDR_ID6_Pos (6U)
AnnaBridge 189:f392fc9709a3 9464 #define GPIO_IDR_ID6_Msk (0x1U << GPIO_IDR_ID6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 9465 #define GPIO_IDR_ID6 GPIO_IDR_ID6_Msk
AnnaBridge 189:f392fc9709a3 9466 #define GPIO_IDR_ID7_Pos (7U)
AnnaBridge 189:f392fc9709a3 9467 #define GPIO_IDR_ID7_Msk (0x1U << GPIO_IDR_ID7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 9468 #define GPIO_IDR_ID7 GPIO_IDR_ID7_Msk
AnnaBridge 189:f392fc9709a3 9469 #define GPIO_IDR_ID8_Pos (8U)
AnnaBridge 189:f392fc9709a3 9470 #define GPIO_IDR_ID8_Msk (0x1U << GPIO_IDR_ID8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 9471 #define GPIO_IDR_ID8 GPIO_IDR_ID8_Msk
AnnaBridge 189:f392fc9709a3 9472 #define GPIO_IDR_ID9_Pos (9U)
AnnaBridge 189:f392fc9709a3 9473 #define GPIO_IDR_ID9_Msk (0x1U << GPIO_IDR_ID9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 9474 #define GPIO_IDR_ID9 GPIO_IDR_ID9_Msk
AnnaBridge 189:f392fc9709a3 9475 #define GPIO_IDR_ID10_Pos (10U)
AnnaBridge 189:f392fc9709a3 9476 #define GPIO_IDR_ID10_Msk (0x1U << GPIO_IDR_ID10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 9477 #define GPIO_IDR_ID10 GPIO_IDR_ID10_Msk
AnnaBridge 189:f392fc9709a3 9478 #define GPIO_IDR_ID11_Pos (11U)
AnnaBridge 189:f392fc9709a3 9479 #define GPIO_IDR_ID11_Msk (0x1U << GPIO_IDR_ID11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 9480 #define GPIO_IDR_ID11 GPIO_IDR_ID11_Msk
AnnaBridge 189:f392fc9709a3 9481 #define GPIO_IDR_ID12_Pos (12U)
AnnaBridge 189:f392fc9709a3 9482 #define GPIO_IDR_ID12_Msk (0x1U << GPIO_IDR_ID12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 9483 #define GPIO_IDR_ID12 GPIO_IDR_ID12_Msk
AnnaBridge 189:f392fc9709a3 9484 #define GPIO_IDR_ID13_Pos (13U)
AnnaBridge 189:f392fc9709a3 9485 #define GPIO_IDR_ID13_Msk (0x1U << GPIO_IDR_ID13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 9486 #define GPIO_IDR_ID13 GPIO_IDR_ID13_Msk
AnnaBridge 189:f392fc9709a3 9487 #define GPIO_IDR_ID14_Pos (14U)
AnnaBridge 189:f392fc9709a3 9488 #define GPIO_IDR_ID14_Msk (0x1U << GPIO_IDR_ID14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 9489 #define GPIO_IDR_ID14 GPIO_IDR_ID14_Msk
AnnaBridge 189:f392fc9709a3 9490 #define GPIO_IDR_ID15_Pos (15U)
AnnaBridge 189:f392fc9709a3 9491 #define GPIO_IDR_ID15_Msk (0x1U << GPIO_IDR_ID15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 9492 #define GPIO_IDR_ID15 GPIO_IDR_ID15_Msk
AnnaBridge 189:f392fc9709a3 9493
AnnaBridge 189:f392fc9709a3 9494 /* Legacy defines */
AnnaBridge 189:f392fc9709a3 9495 #define GPIO_IDR_IDR_0 GPIO_IDR_ID0
AnnaBridge 189:f392fc9709a3 9496 #define GPIO_IDR_IDR_1 GPIO_IDR_ID1
AnnaBridge 189:f392fc9709a3 9497 #define GPIO_IDR_IDR_2 GPIO_IDR_ID2
AnnaBridge 189:f392fc9709a3 9498 #define GPIO_IDR_IDR_3 GPIO_IDR_ID3
AnnaBridge 189:f392fc9709a3 9499 #define GPIO_IDR_IDR_4 GPIO_IDR_ID4
AnnaBridge 189:f392fc9709a3 9500 #define GPIO_IDR_IDR_5 GPIO_IDR_ID5
AnnaBridge 189:f392fc9709a3 9501 #define GPIO_IDR_IDR_6 GPIO_IDR_ID6
AnnaBridge 189:f392fc9709a3 9502 #define GPIO_IDR_IDR_7 GPIO_IDR_ID7
AnnaBridge 189:f392fc9709a3 9503 #define GPIO_IDR_IDR_8 GPIO_IDR_ID8
AnnaBridge 189:f392fc9709a3 9504 #define GPIO_IDR_IDR_9 GPIO_IDR_ID9
AnnaBridge 189:f392fc9709a3 9505 #define GPIO_IDR_IDR_10 GPIO_IDR_ID10
AnnaBridge 189:f392fc9709a3 9506 #define GPIO_IDR_IDR_11 GPIO_IDR_ID11
AnnaBridge 189:f392fc9709a3 9507 #define GPIO_IDR_IDR_12 GPIO_IDR_ID12
AnnaBridge 189:f392fc9709a3 9508 #define GPIO_IDR_IDR_13 GPIO_IDR_ID13
AnnaBridge 189:f392fc9709a3 9509 #define GPIO_IDR_IDR_14 GPIO_IDR_ID14
AnnaBridge 189:f392fc9709a3 9510 #define GPIO_IDR_IDR_15 GPIO_IDR_ID15
AnnaBridge 189:f392fc9709a3 9511
AnnaBridge 189:f392fc9709a3 9512 /* Old GPIO_IDR register bits definition, maintained for legacy purpose */
AnnaBridge 189:f392fc9709a3 9513 #define GPIO_OTYPER_IDR_0 GPIO_IDR_ID0
AnnaBridge 189:f392fc9709a3 9514 #define GPIO_OTYPER_IDR_1 GPIO_IDR_ID1
AnnaBridge 189:f392fc9709a3 9515 #define GPIO_OTYPER_IDR_2 GPIO_IDR_ID2
AnnaBridge 189:f392fc9709a3 9516 #define GPIO_OTYPER_IDR_3 GPIO_IDR_ID3
AnnaBridge 189:f392fc9709a3 9517 #define GPIO_OTYPER_IDR_4 GPIO_IDR_ID4
AnnaBridge 189:f392fc9709a3 9518 #define GPIO_OTYPER_IDR_5 GPIO_IDR_ID5
AnnaBridge 189:f392fc9709a3 9519 #define GPIO_OTYPER_IDR_6 GPIO_IDR_ID6
AnnaBridge 189:f392fc9709a3 9520 #define GPIO_OTYPER_IDR_7 GPIO_IDR_ID7
AnnaBridge 189:f392fc9709a3 9521 #define GPIO_OTYPER_IDR_8 GPIO_IDR_ID8
AnnaBridge 189:f392fc9709a3 9522 #define GPIO_OTYPER_IDR_9 GPIO_IDR_ID9
AnnaBridge 189:f392fc9709a3 9523 #define GPIO_OTYPER_IDR_10 GPIO_IDR_ID10
AnnaBridge 189:f392fc9709a3 9524 #define GPIO_OTYPER_IDR_11 GPIO_IDR_ID11
AnnaBridge 189:f392fc9709a3 9525 #define GPIO_OTYPER_IDR_12 GPIO_IDR_ID12
AnnaBridge 189:f392fc9709a3 9526 #define GPIO_OTYPER_IDR_13 GPIO_IDR_ID13
AnnaBridge 189:f392fc9709a3 9527 #define GPIO_OTYPER_IDR_14 GPIO_IDR_ID14
AnnaBridge 189:f392fc9709a3 9528 #define GPIO_OTYPER_IDR_15 GPIO_IDR_ID15
AnnaBridge 189:f392fc9709a3 9529
AnnaBridge 189:f392fc9709a3 9530 /****************** Bits definition for GPIO_ODR register *******************/
AnnaBridge 189:f392fc9709a3 9531 #define GPIO_ODR_OD0_Pos (0U)
AnnaBridge 189:f392fc9709a3 9532 #define GPIO_ODR_OD0_Msk (0x1U << GPIO_ODR_OD0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 9533 #define GPIO_ODR_OD0 GPIO_ODR_OD0_Msk
AnnaBridge 189:f392fc9709a3 9534 #define GPIO_ODR_OD1_Pos (1U)
AnnaBridge 189:f392fc9709a3 9535 #define GPIO_ODR_OD1_Msk (0x1U << GPIO_ODR_OD1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 9536 #define GPIO_ODR_OD1 GPIO_ODR_OD1_Msk
AnnaBridge 189:f392fc9709a3 9537 #define GPIO_ODR_OD2_Pos (2U)
AnnaBridge 189:f392fc9709a3 9538 #define GPIO_ODR_OD2_Msk (0x1U << GPIO_ODR_OD2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 9539 #define GPIO_ODR_OD2 GPIO_ODR_OD2_Msk
AnnaBridge 189:f392fc9709a3 9540 #define GPIO_ODR_OD3_Pos (3U)
AnnaBridge 189:f392fc9709a3 9541 #define GPIO_ODR_OD3_Msk (0x1U << GPIO_ODR_OD3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 9542 #define GPIO_ODR_OD3 GPIO_ODR_OD3_Msk
AnnaBridge 189:f392fc9709a3 9543 #define GPIO_ODR_OD4_Pos (4U)
AnnaBridge 189:f392fc9709a3 9544 #define GPIO_ODR_OD4_Msk (0x1U << GPIO_ODR_OD4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 9545 #define GPIO_ODR_OD4 GPIO_ODR_OD4_Msk
AnnaBridge 189:f392fc9709a3 9546 #define GPIO_ODR_OD5_Pos (5U)
AnnaBridge 189:f392fc9709a3 9547 #define GPIO_ODR_OD5_Msk (0x1U << GPIO_ODR_OD5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 9548 #define GPIO_ODR_OD5 GPIO_ODR_OD5_Msk
AnnaBridge 189:f392fc9709a3 9549 #define GPIO_ODR_OD6_Pos (6U)
AnnaBridge 189:f392fc9709a3 9550 #define GPIO_ODR_OD6_Msk (0x1U << GPIO_ODR_OD6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 9551 #define GPIO_ODR_OD6 GPIO_ODR_OD6_Msk
AnnaBridge 189:f392fc9709a3 9552 #define GPIO_ODR_OD7_Pos (7U)
AnnaBridge 189:f392fc9709a3 9553 #define GPIO_ODR_OD7_Msk (0x1U << GPIO_ODR_OD7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 9554 #define GPIO_ODR_OD7 GPIO_ODR_OD7_Msk
AnnaBridge 189:f392fc9709a3 9555 #define GPIO_ODR_OD8_Pos (8U)
AnnaBridge 189:f392fc9709a3 9556 #define GPIO_ODR_OD8_Msk (0x1U << GPIO_ODR_OD8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 9557 #define GPIO_ODR_OD8 GPIO_ODR_OD8_Msk
AnnaBridge 189:f392fc9709a3 9558 #define GPIO_ODR_OD9_Pos (9U)
AnnaBridge 189:f392fc9709a3 9559 #define GPIO_ODR_OD9_Msk (0x1U << GPIO_ODR_OD9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 9560 #define GPIO_ODR_OD9 GPIO_ODR_OD9_Msk
AnnaBridge 189:f392fc9709a3 9561 #define GPIO_ODR_OD10_Pos (10U)
AnnaBridge 189:f392fc9709a3 9562 #define GPIO_ODR_OD10_Msk (0x1U << GPIO_ODR_OD10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 9563 #define GPIO_ODR_OD10 GPIO_ODR_OD10_Msk
AnnaBridge 189:f392fc9709a3 9564 #define GPIO_ODR_OD11_Pos (11U)
AnnaBridge 189:f392fc9709a3 9565 #define GPIO_ODR_OD11_Msk (0x1U << GPIO_ODR_OD11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 9566 #define GPIO_ODR_OD11 GPIO_ODR_OD11_Msk
AnnaBridge 189:f392fc9709a3 9567 #define GPIO_ODR_OD12_Pos (12U)
AnnaBridge 189:f392fc9709a3 9568 #define GPIO_ODR_OD12_Msk (0x1U << GPIO_ODR_OD12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 9569 #define GPIO_ODR_OD12 GPIO_ODR_OD12_Msk
AnnaBridge 189:f392fc9709a3 9570 #define GPIO_ODR_OD13_Pos (13U)
AnnaBridge 189:f392fc9709a3 9571 #define GPIO_ODR_OD13_Msk (0x1U << GPIO_ODR_OD13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 9572 #define GPIO_ODR_OD13 GPIO_ODR_OD13_Msk
AnnaBridge 189:f392fc9709a3 9573 #define GPIO_ODR_OD14_Pos (14U)
AnnaBridge 189:f392fc9709a3 9574 #define GPIO_ODR_OD14_Msk (0x1U << GPIO_ODR_OD14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 9575 #define GPIO_ODR_OD14 GPIO_ODR_OD14_Msk
AnnaBridge 189:f392fc9709a3 9576 #define GPIO_ODR_OD15_Pos (15U)
AnnaBridge 189:f392fc9709a3 9577 #define GPIO_ODR_OD15_Msk (0x1U << GPIO_ODR_OD15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 9578 #define GPIO_ODR_OD15 GPIO_ODR_OD15_Msk
AnnaBridge 189:f392fc9709a3 9579
AnnaBridge 189:f392fc9709a3 9580 /* Legacy defines */
AnnaBridge 189:f392fc9709a3 9581 #define GPIO_ODR_ODR_0 GPIO_ODR_OD0
AnnaBridge 189:f392fc9709a3 9582 #define GPIO_ODR_ODR_1 GPIO_ODR_OD1
AnnaBridge 189:f392fc9709a3 9583 #define GPIO_ODR_ODR_2 GPIO_ODR_OD2
AnnaBridge 189:f392fc9709a3 9584 #define GPIO_ODR_ODR_3 GPIO_ODR_OD3
AnnaBridge 189:f392fc9709a3 9585 #define GPIO_ODR_ODR_4 GPIO_ODR_OD4
AnnaBridge 189:f392fc9709a3 9586 #define GPIO_ODR_ODR_5 GPIO_ODR_OD5
AnnaBridge 189:f392fc9709a3 9587 #define GPIO_ODR_ODR_6 GPIO_ODR_OD6
AnnaBridge 189:f392fc9709a3 9588 #define GPIO_ODR_ODR_7 GPIO_ODR_OD7
AnnaBridge 189:f392fc9709a3 9589 #define GPIO_ODR_ODR_8 GPIO_ODR_OD8
AnnaBridge 189:f392fc9709a3 9590 #define GPIO_ODR_ODR_9 GPIO_ODR_OD9
AnnaBridge 189:f392fc9709a3 9591 #define GPIO_ODR_ODR_10 GPIO_ODR_OD10
AnnaBridge 189:f392fc9709a3 9592 #define GPIO_ODR_ODR_11 GPIO_ODR_OD11
AnnaBridge 189:f392fc9709a3 9593 #define GPIO_ODR_ODR_12 GPIO_ODR_OD12
AnnaBridge 189:f392fc9709a3 9594 #define GPIO_ODR_ODR_13 GPIO_ODR_OD13
AnnaBridge 189:f392fc9709a3 9595 #define GPIO_ODR_ODR_14 GPIO_ODR_OD14
AnnaBridge 189:f392fc9709a3 9596 #define GPIO_ODR_ODR_15 GPIO_ODR_OD15
AnnaBridge 189:f392fc9709a3 9597
AnnaBridge 189:f392fc9709a3 9598 /* Old GPIO_ODR register bits definition, maintained for legacy purpose */
AnnaBridge 189:f392fc9709a3 9599 #define GPIO_OTYPER_ODR_0 GPIO_ODR_OD0
AnnaBridge 189:f392fc9709a3 9600 #define GPIO_OTYPER_ODR_1 GPIO_ODR_OD1
AnnaBridge 189:f392fc9709a3 9601 #define GPIO_OTYPER_ODR_2 GPIO_ODR_OD2
AnnaBridge 189:f392fc9709a3 9602 #define GPIO_OTYPER_ODR_3 GPIO_ODR_OD3
AnnaBridge 189:f392fc9709a3 9603 #define GPIO_OTYPER_ODR_4 GPIO_ODR_OD4
AnnaBridge 189:f392fc9709a3 9604 #define GPIO_OTYPER_ODR_5 GPIO_ODR_OD5
AnnaBridge 189:f392fc9709a3 9605 #define GPIO_OTYPER_ODR_6 GPIO_ODR_OD6
AnnaBridge 189:f392fc9709a3 9606 #define GPIO_OTYPER_ODR_7 GPIO_ODR_OD7
AnnaBridge 189:f392fc9709a3 9607 #define GPIO_OTYPER_ODR_8 GPIO_ODR_OD8
AnnaBridge 189:f392fc9709a3 9608 #define GPIO_OTYPER_ODR_9 GPIO_ODR_OD9
AnnaBridge 189:f392fc9709a3 9609 #define GPIO_OTYPER_ODR_10 GPIO_ODR_OD10
AnnaBridge 189:f392fc9709a3 9610 #define GPIO_OTYPER_ODR_11 GPIO_ODR_OD11
AnnaBridge 189:f392fc9709a3 9611 #define GPIO_OTYPER_ODR_12 GPIO_ODR_OD12
AnnaBridge 189:f392fc9709a3 9612 #define GPIO_OTYPER_ODR_13 GPIO_ODR_OD13
AnnaBridge 189:f392fc9709a3 9613 #define GPIO_OTYPER_ODR_14 GPIO_ODR_OD14
AnnaBridge 189:f392fc9709a3 9614 #define GPIO_OTYPER_ODR_15 GPIO_ODR_OD15
AnnaBridge 189:f392fc9709a3 9615
AnnaBridge 189:f392fc9709a3 9616 /****************** Bits definition for GPIO_BSRR register ******************/
AnnaBridge 189:f392fc9709a3 9617 #define GPIO_BSRR_BS0_Pos (0U)
AnnaBridge 189:f392fc9709a3 9618 #define GPIO_BSRR_BS0_Msk (0x1U << GPIO_BSRR_BS0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 9619 #define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk
AnnaBridge 189:f392fc9709a3 9620 #define GPIO_BSRR_BS1_Pos (1U)
AnnaBridge 189:f392fc9709a3 9621 #define GPIO_BSRR_BS1_Msk (0x1U << GPIO_BSRR_BS1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 9622 #define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk
AnnaBridge 189:f392fc9709a3 9623 #define GPIO_BSRR_BS2_Pos (2U)
AnnaBridge 189:f392fc9709a3 9624 #define GPIO_BSRR_BS2_Msk (0x1U << GPIO_BSRR_BS2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 9625 #define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk
AnnaBridge 189:f392fc9709a3 9626 #define GPIO_BSRR_BS3_Pos (3U)
AnnaBridge 189:f392fc9709a3 9627 #define GPIO_BSRR_BS3_Msk (0x1U << GPIO_BSRR_BS3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 9628 #define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk
AnnaBridge 189:f392fc9709a3 9629 #define GPIO_BSRR_BS4_Pos (4U)
AnnaBridge 189:f392fc9709a3 9630 #define GPIO_BSRR_BS4_Msk (0x1U << GPIO_BSRR_BS4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 9631 #define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk
AnnaBridge 189:f392fc9709a3 9632 #define GPIO_BSRR_BS5_Pos (5U)
AnnaBridge 189:f392fc9709a3 9633 #define GPIO_BSRR_BS5_Msk (0x1U << GPIO_BSRR_BS5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 9634 #define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk
AnnaBridge 189:f392fc9709a3 9635 #define GPIO_BSRR_BS6_Pos (6U)
AnnaBridge 189:f392fc9709a3 9636 #define GPIO_BSRR_BS6_Msk (0x1U << GPIO_BSRR_BS6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 9637 #define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk
AnnaBridge 189:f392fc9709a3 9638 #define GPIO_BSRR_BS7_Pos (7U)
AnnaBridge 189:f392fc9709a3 9639 #define GPIO_BSRR_BS7_Msk (0x1U << GPIO_BSRR_BS7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 9640 #define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk
AnnaBridge 189:f392fc9709a3 9641 #define GPIO_BSRR_BS8_Pos (8U)
AnnaBridge 189:f392fc9709a3 9642 #define GPIO_BSRR_BS8_Msk (0x1U << GPIO_BSRR_BS8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 9643 #define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk
AnnaBridge 189:f392fc9709a3 9644 #define GPIO_BSRR_BS9_Pos (9U)
AnnaBridge 189:f392fc9709a3 9645 #define GPIO_BSRR_BS9_Msk (0x1U << GPIO_BSRR_BS9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 9646 #define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk
AnnaBridge 189:f392fc9709a3 9647 #define GPIO_BSRR_BS10_Pos (10U)
AnnaBridge 189:f392fc9709a3 9648 #define GPIO_BSRR_BS10_Msk (0x1U << GPIO_BSRR_BS10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 9649 #define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk
AnnaBridge 189:f392fc9709a3 9650 #define GPIO_BSRR_BS11_Pos (11U)
AnnaBridge 189:f392fc9709a3 9651 #define GPIO_BSRR_BS11_Msk (0x1U << GPIO_BSRR_BS11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 9652 #define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk
AnnaBridge 189:f392fc9709a3 9653 #define GPIO_BSRR_BS12_Pos (12U)
AnnaBridge 189:f392fc9709a3 9654 #define GPIO_BSRR_BS12_Msk (0x1U << GPIO_BSRR_BS12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 9655 #define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk
AnnaBridge 189:f392fc9709a3 9656 #define GPIO_BSRR_BS13_Pos (13U)
AnnaBridge 189:f392fc9709a3 9657 #define GPIO_BSRR_BS13_Msk (0x1U << GPIO_BSRR_BS13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 9658 #define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk
AnnaBridge 189:f392fc9709a3 9659 #define GPIO_BSRR_BS14_Pos (14U)
AnnaBridge 189:f392fc9709a3 9660 #define GPIO_BSRR_BS14_Msk (0x1U << GPIO_BSRR_BS14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 9661 #define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk
AnnaBridge 189:f392fc9709a3 9662 #define GPIO_BSRR_BS15_Pos (15U)
AnnaBridge 189:f392fc9709a3 9663 #define GPIO_BSRR_BS15_Msk (0x1U << GPIO_BSRR_BS15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 9664 #define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk
AnnaBridge 189:f392fc9709a3 9665 #define GPIO_BSRR_BR0_Pos (16U)
AnnaBridge 189:f392fc9709a3 9666 #define GPIO_BSRR_BR0_Msk (0x1U << GPIO_BSRR_BR0_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 9667 #define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk
AnnaBridge 189:f392fc9709a3 9668 #define GPIO_BSRR_BR1_Pos (17U)
AnnaBridge 189:f392fc9709a3 9669 #define GPIO_BSRR_BR1_Msk (0x1U << GPIO_BSRR_BR1_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 9670 #define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk
AnnaBridge 189:f392fc9709a3 9671 #define GPIO_BSRR_BR2_Pos (18U)
AnnaBridge 189:f392fc9709a3 9672 #define GPIO_BSRR_BR2_Msk (0x1U << GPIO_BSRR_BR2_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 9673 #define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk
AnnaBridge 189:f392fc9709a3 9674 #define GPIO_BSRR_BR3_Pos (19U)
AnnaBridge 189:f392fc9709a3 9675 #define GPIO_BSRR_BR3_Msk (0x1U << GPIO_BSRR_BR3_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 9676 #define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk
AnnaBridge 189:f392fc9709a3 9677 #define GPIO_BSRR_BR4_Pos (20U)
AnnaBridge 189:f392fc9709a3 9678 #define GPIO_BSRR_BR4_Msk (0x1U << GPIO_BSRR_BR4_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 9679 #define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk
AnnaBridge 189:f392fc9709a3 9680 #define GPIO_BSRR_BR5_Pos (21U)
AnnaBridge 189:f392fc9709a3 9681 #define GPIO_BSRR_BR5_Msk (0x1U << GPIO_BSRR_BR5_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 9682 #define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk
AnnaBridge 189:f392fc9709a3 9683 #define GPIO_BSRR_BR6_Pos (22U)
AnnaBridge 189:f392fc9709a3 9684 #define GPIO_BSRR_BR6_Msk (0x1U << GPIO_BSRR_BR6_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 9685 #define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk
AnnaBridge 189:f392fc9709a3 9686 #define GPIO_BSRR_BR7_Pos (23U)
AnnaBridge 189:f392fc9709a3 9687 #define GPIO_BSRR_BR7_Msk (0x1U << GPIO_BSRR_BR7_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 9688 #define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk
AnnaBridge 189:f392fc9709a3 9689 #define GPIO_BSRR_BR8_Pos (24U)
AnnaBridge 189:f392fc9709a3 9690 #define GPIO_BSRR_BR8_Msk (0x1U << GPIO_BSRR_BR8_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 9691 #define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk
AnnaBridge 189:f392fc9709a3 9692 #define GPIO_BSRR_BR9_Pos (25U)
AnnaBridge 189:f392fc9709a3 9693 #define GPIO_BSRR_BR9_Msk (0x1U << GPIO_BSRR_BR9_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 9694 #define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk
AnnaBridge 189:f392fc9709a3 9695 #define GPIO_BSRR_BR10_Pos (26U)
AnnaBridge 189:f392fc9709a3 9696 #define GPIO_BSRR_BR10_Msk (0x1U << GPIO_BSRR_BR10_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 9697 #define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk
AnnaBridge 189:f392fc9709a3 9698 #define GPIO_BSRR_BR11_Pos (27U)
AnnaBridge 189:f392fc9709a3 9699 #define GPIO_BSRR_BR11_Msk (0x1U << GPIO_BSRR_BR11_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 9700 #define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk
AnnaBridge 189:f392fc9709a3 9701 #define GPIO_BSRR_BR12_Pos (28U)
AnnaBridge 189:f392fc9709a3 9702 #define GPIO_BSRR_BR12_Msk (0x1U << GPIO_BSRR_BR12_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 9703 #define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk
AnnaBridge 189:f392fc9709a3 9704 #define GPIO_BSRR_BR13_Pos (29U)
AnnaBridge 189:f392fc9709a3 9705 #define GPIO_BSRR_BR13_Msk (0x1U << GPIO_BSRR_BR13_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 9706 #define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk
AnnaBridge 189:f392fc9709a3 9707 #define GPIO_BSRR_BR14_Pos (30U)
AnnaBridge 189:f392fc9709a3 9708 #define GPIO_BSRR_BR14_Msk (0x1U << GPIO_BSRR_BR14_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 9709 #define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk
AnnaBridge 189:f392fc9709a3 9710 #define GPIO_BSRR_BR15_Pos (31U)
AnnaBridge 189:f392fc9709a3 9711 #define GPIO_BSRR_BR15_Msk (0x1U << GPIO_BSRR_BR15_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 9712 #define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk
AnnaBridge 189:f392fc9709a3 9713
AnnaBridge 189:f392fc9709a3 9714 /* Legacy defines */
AnnaBridge 189:f392fc9709a3 9715 #define GPIO_BSRR_BS_0 GPIO_BSRR_BS0
AnnaBridge 189:f392fc9709a3 9716 #define GPIO_BSRR_BS_1 GPIO_BSRR_BS1
AnnaBridge 189:f392fc9709a3 9717 #define GPIO_BSRR_BS_2 GPIO_BSRR_BS2
AnnaBridge 189:f392fc9709a3 9718 #define GPIO_BSRR_BS_3 GPIO_BSRR_BS3
AnnaBridge 189:f392fc9709a3 9719 #define GPIO_BSRR_BS_4 GPIO_BSRR_BS4
AnnaBridge 189:f392fc9709a3 9720 #define GPIO_BSRR_BS_5 GPIO_BSRR_BS5
AnnaBridge 189:f392fc9709a3 9721 #define GPIO_BSRR_BS_6 GPIO_BSRR_BS6
AnnaBridge 189:f392fc9709a3 9722 #define GPIO_BSRR_BS_7 GPIO_BSRR_BS7
AnnaBridge 189:f392fc9709a3 9723 #define GPIO_BSRR_BS_8 GPIO_BSRR_BS8
AnnaBridge 189:f392fc9709a3 9724 #define GPIO_BSRR_BS_9 GPIO_BSRR_BS9
AnnaBridge 189:f392fc9709a3 9725 #define GPIO_BSRR_BS_10 GPIO_BSRR_BS10
AnnaBridge 189:f392fc9709a3 9726 #define GPIO_BSRR_BS_11 GPIO_BSRR_BS11
AnnaBridge 189:f392fc9709a3 9727 #define GPIO_BSRR_BS_12 GPIO_BSRR_BS12
AnnaBridge 189:f392fc9709a3 9728 #define GPIO_BSRR_BS_13 GPIO_BSRR_BS13
AnnaBridge 189:f392fc9709a3 9729 #define GPIO_BSRR_BS_14 GPIO_BSRR_BS14
AnnaBridge 189:f392fc9709a3 9730 #define GPIO_BSRR_BS_15 GPIO_BSRR_BS15
AnnaBridge 189:f392fc9709a3 9731 #define GPIO_BSRR_BR_0 GPIO_BSRR_BR0
AnnaBridge 189:f392fc9709a3 9732 #define GPIO_BSRR_BR_1 GPIO_BSRR_BR1
AnnaBridge 189:f392fc9709a3 9733 #define GPIO_BSRR_BR_2 GPIO_BSRR_BR2
AnnaBridge 189:f392fc9709a3 9734 #define GPIO_BSRR_BR_3 GPIO_BSRR_BR3
AnnaBridge 189:f392fc9709a3 9735 #define GPIO_BSRR_BR_4 GPIO_BSRR_BR4
AnnaBridge 189:f392fc9709a3 9736 #define GPIO_BSRR_BR_5 GPIO_BSRR_BR5
AnnaBridge 189:f392fc9709a3 9737 #define GPIO_BSRR_BR_6 GPIO_BSRR_BR6
AnnaBridge 189:f392fc9709a3 9738 #define GPIO_BSRR_BR_7 GPIO_BSRR_BR7
AnnaBridge 189:f392fc9709a3 9739 #define GPIO_BSRR_BR_8 GPIO_BSRR_BR8
AnnaBridge 189:f392fc9709a3 9740 #define GPIO_BSRR_BR_9 GPIO_BSRR_BR9
AnnaBridge 189:f392fc9709a3 9741 #define GPIO_BSRR_BR_10 GPIO_BSRR_BR10
AnnaBridge 189:f392fc9709a3 9742 #define GPIO_BSRR_BR_11 GPIO_BSRR_BR11
AnnaBridge 189:f392fc9709a3 9743 #define GPIO_BSRR_BR_12 GPIO_BSRR_BR12
AnnaBridge 189:f392fc9709a3 9744 #define GPIO_BSRR_BR_13 GPIO_BSRR_BR13
AnnaBridge 189:f392fc9709a3 9745 #define GPIO_BSRR_BR_14 GPIO_BSRR_BR14
AnnaBridge 189:f392fc9709a3 9746 #define GPIO_BSRR_BR_15 GPIO_BSRR_BR15
AnnaBridge 189:f392fc9709a3 9747
AnnaBridge 189:f392fc9709a3 9748 /****************** Bit definition for GPIO_LCKR register *********************/
AnnaBridge 189:f392fc9709a3 9749 #define GPIO_LCKR_LCK0_Pos (0U)
AnnaBridge 189:f392fc9709a3 9750 #define GPIO_LCKR_LCK0_Msk (0x1U << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 9751 #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk
AnnaBridge 189:f392fc9709a3 9752 #define GPIO_LCKR_LCK1_Pos (1U)
AnnaBridge 189:f392fc9709a3 9753 #define GPIO_LCKR_LCK1_Msk (0x1U << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 9754 #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk
AnnaBridge 189:f392fc9709a3 9755 #define GPIO_LCKR_LCK2_Pos (2U)
AnnaBridge 189:f392fc9709a3 9756 #define GPIO_LCKR_LCK2_Msk (0x1U << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 9757 #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk
AnnaBridge 189:f392fc9709a3 9758 #define GPIO_LCKR_LCK3_Pos (3U)
AnnaBridge 189:f392fc9709a3 9759 #define GPIO_LCKR_LCK3_Msk (0x1U << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 9760 #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk
AnnaBridge 189:f392fc9709a3 9761 #define GPIO_LCKR_LCK4_Pos (4U)
AnnaBridge 189:f392fc9709a3 9762 #define GPIO_LCKR_LCK4_Msk (0x1U << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 9763 #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk
AnnaBridge 189:f392fc9709a3 9764 #define GPIO_LCKR_LCK5_Pos (5U)
AnnaBridge 189:f392fc9709a3 9765 #define GPIO_LCKR_LCK5_Msk (0x1U << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 9766 #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk
AnnaBridge 189:f392fc9709a3 9767 #define GPIO_LCKR_LCK6_Pos (6U)
AnnaBridge 189:f392fc9709a3 9768 #define GPIO_LCKR_LCK6_Msk (0x1U << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 9769 #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk
AnnaBridge 189:f392fc9709a3 9770 #define GPIO_LCKR_LCK7_Pos (7U)
AnnaBridge 189:f392fc9709a3 9771 #define GPIO_LCKR_LCK7_Msk (0x1U << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 9772 #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk
AnnaBridge 189:f392fc9709a3 9773 #define GPIO_LCKR_LCK8_Pos (8U)
AnnaBridge 189:f392fc9709a3 9774 #define GPIO_LCKR_LCK8_Msk (0x1U << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 9775 #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk
AnnaBridge 189:f392fc9709a3 9776 #define GPIO_LCKR_LCK9_Pos (9U)
AnnaBridge 189:f392fc9709a3 9777 #define GPIO_LCKR_LCK9_Msk (0x1U << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 9778 #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk
AnnaBridge 189:f392fc9709a3 9779 #define GPIO_LCKR_LCK10_Pos (10U)
AnnaBridge 189:f392fc9709a3 9780 #define GPIO_LCKR_LCK10_Msk (0x1U << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 9781 #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk
AnnaBridge 189:f392fc9709a3 9782 #define GPIO_LCKR_LCK11_Pos (11U)
AnnaBridge 189:f392fc9709a3 9783 #define GPIO_LCKR_LCK11_Msk (0x1U << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 9784 #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk
AnnaBridge 189:f392fc9709a3 9785 #define GPIO_LCKR_LCK12_Pos (12U)
AnnaBridge 189:f392fc9709a3 9786 #define GPIO_LCKR_LCK12_Msk (0x1U << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 9787 #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk
AnnaBridge 189:f392fc9709a3 9788 #define GPIO_LCKR_LCK13_Pos (13U)
AnnaBridge 189:f392fc9709a3 9789 #define GPIO_LCKR_LCK13_Msk (0x1U << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 9790 #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk
AnnaBridge 189:f392fc9709a3 9791 #define GPIO_LCKR_LCK14_Pos (14U)
AnnaBridge 189:f392fc9709a3 9792 #define GPIO_LCKR_LCK14_Msk (0x1U << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 9793 #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk
AnnaBridge 189:f392fc9709a3 9794 #define GPIO_LCKR_LCK15_Pos (15U)
AnnaBridge 189:f392fc9709a3 9795 #define GPIO_LCKR_LCK15_Msk (0x1U << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 9796 #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk
AnnaBridge 189:f392fc9709a3 9797 #define GPIO_LCKR_LCKK_Pos (16U)
AnnaBridge 189:f392fc9709a3 9798 #define GPIO_LCKR_LCKK_Msk (0x1U << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 9799 #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk
AnnaBridge 189:f392fc9709a3 9800
AnnaBridge 189:f392fc9709a3 9801 /****************** Bit definition for GPIO_AFRL register *********************/
AnnaBridge 189:f392fc9709a3 9802 #define GPIO_AFRL_AFSEL0_Pos (0U)
AnnaBridge 189:f392fc9709a3 9803 #define GPIO_AFRL_AFSEL0_Msk (0xFU << GPIO_AFRL_AFSEL0_Pos) /*!< 0x0000000F */
AnnaBridge 189:f392fc9709a3 9804 #define GPIO_AFRL_AFSEL0 GPIO_AFRL_AFSEL0_Msk
AnnaBridge 189:f392fc9709a3 9805 #define GPIO_AFRL_AFSEL0_0 (0x1U << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 9806 #define GPIO_AFRL_AFSEL0_1 (0x2U << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 9807 #define GPIO_AFRL_AFSEL0_2 (0x4U << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 9808 #define GPIO_AFRL_AFSEL0_3 (0x8U << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 9809 #define GPIO_AFRL_AFSEL1_Pos (4U)
AnnaBridge 189:f392fc9709a3 9810 #define GPIO_AFRL_AFSEL1_Msk (0xFU << GPIO_AFRL_AFSEL1_Pos) /*!< 0x000000F0 */
AnnaBridge 189:f392fc9709a3 9811 #define GPIO_AFRL_AFSEL1 GPIO_AFRL_AFSEL1_Msk
AnnaBridge 189:f392fc9709a3 9812 #define GPIO_AFRL_AFSEL1_0 (0x1U << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 9813 #define GPIO_AFRL_AFSEL1_1 (0x2U << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 9814 #define GPIO_AFRL_AFSEL1_2 (0x4U << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 9815 #define GPIO_AFRL_AFSEL1_3 (0x8U << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 9816 #define GPIO_AFRL_AFSEL2_Pos (8U)
AnnaBridge 189:f392fc9709a3 9817 #define GPIO_AFRL_AFSEL2_Msk (0xFU << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000F00 */
AnnaBridge 189:f392fc9709a3 9818 #define GPIO_AFRL_AFSEL2 GPIO_AFRL_AFSEL2_Msk
AnnaBridge 189:f392fc9709a3 9819 #define GPIO_AFRL_AFSEL2_0 (0x1U << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 9820 #define GPIO_AFRL_AFSEL2_1 (0x2U << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 9821 #define GPIO_AFRL_AFSEL2_2 (0x4U << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 9822 #define GPIO_AFRL_AFSEL2_3 (0x8U << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 9823 #define GPIO_AFRL_AFSEL3_Pos (12U)
AnnaBridge 189:f392fc9709a3 9824 #define GPIO_AFRL_AFSEL3_Msk (0xFU << GPIO_AFRL_AFSEL3_Pos) /*!< 0x0000F000 */
AnnaBridge 189:f392fc9709a3 9825 #define GPIO_AFRL_AFSEL3 GPIO_AFRL_AFSEL3_Msk
AnnaBridge 189:f392fc9709a3 9826 #define GPIO_AFRL_AFSEL3_0 (0x1U << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 9827 #define GPIO_AFRL_AFSEL3_1 (0x2U << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 9828 #define GPIO_AFRL_AFSEL3_2 (0x4U << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 9829 #define GPIO_AFRL_AFSEL3_3 (0x8U << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 9830 #define GPIO_AFRL_AFSEL4_Pos (16U)
AnnaBridge 189:f392fc9709a3 9831 #define GPIO_AFRL_AFSEL4_Msk (0xFU << GPIO_AFRL_AFSEL4_Pos) /*!< 0x000F0000 */
AnnaBridge 189:f392fc9709a3 9832 #define GPIO_AFRL_AFSEL4 GPIO_AFRL_AFSEL4_Msk
AnnaBridge 189:f392fc9709a3 9833 #define GPIO_AFRL_AFSEL4_0 (0x1U << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 9834 #define GPIO_AFRL_AFSEL4_1 (0x2U << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 9835 #define GPIO_AFRL_AFSEL4_2 (0x4U << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 9836 #define GPIO_AFRL_AFSEL4_3 (0x8U << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 9837 #define GPIO_AFRL_AFSEL5_Pos (20U)
AnnaBridge 189:f392fc9709a3 9838 #define GPIO_AFRL_AFSEL5_Msk (0xFU << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00F00000 */
AnnaBridge 189:f392fc9709a3 9839 #define GPIO_AFRL_AFSEL5 GPIO_AFRL_AFSEL5_Msk
AnnaBridge 189:f392fc9709a3 9840 #define GPIO_AFRL_AFSEL5_0 (0x1U << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 9841 #define GPIO_AFRL_AFSEL5_1 (0x2U << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 9842 #define GPIO_AFRL_AFSEL5_2 (0x4U << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 9843 #define GPIO_AFRL_AFSEL5_3 (0x8U << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 9844 #define GPIO_AFRL_AFSEL6_Pos (24U)
AnnaBridge 189:f392fc9709a3 9845 #define GPIO_AFRL_AFSEL6_Msk (0xFU << GPIO_AFRL_AFSEL6_Pos) /*!< 0x0F000000 */
AnnaBridge 189:f392fc9709a3 9846 #define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk
AnnaBridge 189:f392fc9709a3 9847 #define GPIO_AFRL_AFSEL6_0 (0x1U << GPIO_AFRL_AFSEL6_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 9848 #define GPIO_AFRL_AFSEL6_1 (0x2U << GPIO_AFRL_AFSEL6_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 9849 #define GPIO_AFRL_AFSEL6_2 (0x4U << GPIO_AFRL_AFSEL6_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 9850 #define GPIO_AFRL_AFSEL6_3 (0x8U << GPIO_AFRL_AFSEL6_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 9851 #define GPIO_AFRL_AFSEL7_Pos (28U)
AnnaBridge 189:f392fc9709a3 9852 #define GPIO_AFRL_AFSEL7_Msk (0xFU << GPIO_AFRL_AFSEL7_Pos) /*!< 0xF0000000 */
AnnaBridge 189:f392fc9709a3 9853 #define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk
AnnaBridge 189:f392fc9709a3 9854 #define GPIO_AFRL_AFSEL7_0 (0x1U << GPIO_AFRL_AFSEL7_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 9855 #define GPIO_AFRL_AFSEL7_1 (0x2U << GPIO_AFRL_AFSEL7_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 9856 #define GPIO_AFRL_AFSEL7_2 (0x4U << GPIO_AFRL_AFSEL7_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 9857 #define GPIO_AFRL_AFSEL7_3 (0x8U << GPIO_AFRL_AFSEL7_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 9858
AnnaBridge 189:f392fc9709a3 9859 /* Legacy defines */
AnnaBridge 189:f392fc9709a3 9860 #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFSEL0
AnnaBridge 189:f392fc9709a3 9861 #define GPIO_AFRL_AFRL1 GPIO_AFRL_AFSEL1
AnnaBridge 189:f392fc9709a3 9862 #define GPIO_AFRL_AFRL2 GPIO_AFRL_AFSEL2
AnnaBridge 189:f392fc9709a3 9863 #define GPIO_AFRL_AFRL3 GPIO_AFRL_AFSEL3
AnnaBridge 189:f392fc9709a3 9864 #define GPIO_AFRL_AFRL4 GPIO_AFRL_AFSEL4
AnnaBridge 189:f392fc9709a3 9865 #define GPIO_AFRL_AFRL5 GPIO_AFRL_AFSEL5
AnnaBridge 189:f392fc9709a3 9866 #define GPIO_AFRL_AFRL6 GPIO_AFRL_AFSEL6
AnnaBridge 189:f392fc9709a3 9867 #define GPIO_AFRL_AFRL7 GPIO_AFRL_AFSEL7
AnnaBridge 189:f392fc9709a3 9868
AnnaBridge 189:f392fc9709a3 9869 /****************** Bit definition for GPIO_AFRH register *********************/
AnnaBridge 189:f392fc9709a3 9870 #define GPIO_AFRH_AFSEL8_Pos (0U)
AnnaBridge 189:f392fc9709a3 9871 #define GPIO_AFRH_AFSEL8_Msk (0xFU << GPIO_AFRH_AFSEL8_Pos) /*!< 0x0000000F */
AnnaBridge 189:f392fc9709a3 9872 #define GPIO_AFRH_AFSEL8 GPIO_AFRH_AFSEL8_Msk
AnnaBridge 189:f392fc9709a3 9873 #define GPIO_AFRH_AFSEL8_0 (0x1U << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 9874 #define GPIO_AFRH_AFSEL8_1 (0x2U << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 9875 #define GPIO_AFRH_AFSEL8_2 (0x4U << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 9876 #define GPIO_AFRH_AFSEL8_3 (0x8U << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 9877 #define GPIO_AFRH_AFSEL9_Pos (4U)
AnnaBridge 189:f392fc9709a3 9878 #define GPIO_AFRH_AFSEL9_Msk (0xFU << GPIO_AFRH_AFSEL9_Pos) /*!< 0x000000F0 */
AnnaBridge 189:f392fc9709a3 9879 #define GPIO_AFRH_AFSEL9 GPIO_AFRH_AFSEL9_Msk
AnnaBridge 189:f392fc9709a3 9880 #define GPIO_AFRH_AFSEL9_0 (0x1U << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 9881 #define GPIO_AFRH_AFSEL9_1 (0x2U << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 9882 #define GPIO_AFRH_AFSEL9_2 (0x4U << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 9883 #define GPIO_AFRH_AFSEL9_3 (0x8U << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 9884 #define GPIO_AFRH_AFSEL10_Pos (8U)
AnnaBridge 189:f392fc9709a3 9885 #define GPIO_AFRH_AFSEL10_Msk (0xFU << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000F00 */
AnnaBridge 189:f392fc9709a3 9886 #define GPIO_AFRH_AFSEL10 GPIO_AFRH_AFSEL10_Msk
AnnaBridge 189:f392fc9709a3 9887 #define GPIO_AFRH_AFSEL10_0 (0x1U << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 9888 #define GPIO_AFRH_AFSEL10_1 (0x2U << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 9889 #define GPIO_AFRH_AFSEL10_2 (0x4U << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 9890 #define GPIO_AFRH_AFSEL10_3 (0x8U << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 9891 #define GPIO_AFRH_AFSEL11_Pos (12U)
AnnaBridge 189:f392fc9709a3 9892 #define GPIO_AFRH_AFSEL11_Msk (0xFU << GPIO_AFRH_AFSEL11_Pos) /*!< 0x0000F000 */
AnnaBridge 189:f392fc9709a3 9893 #define GPIO_AFRH_AFSEL11 GPIO_AFRH_AFSEL11_Msk
AnnaBridge 189:f392fc9709a3 9894 #define GPIO_AFRH_AFSEL11_0 (0x1U << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 9895 #define GPIO_AFRH_AFSEL11_1 (0x2U << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 9896 #define GPIO_AFRH_AFSEL11_2 (0x4U << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 9897 #define GPIO_AFRH_AFSEL11_3 (0x8U << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 9898 #define GPIO_AFRH_AFSEL12_Pos (16U)
AnnaBridge 189:f392fc9709a3 9899 #define GPIO_AFRH_AFSEL12_Msk (0xFU << GPIO_AFRH_AFSEL12_Pos) /*!< 0x000F0000 */
AnnaBridge 189:f392fc9709a3 9900 #define GPIO_AFRH_AFSEL12 GPIO_AFRH_AFSEL12_Msk
AnnaBridge 189:f392fc9709a3 9901 #define GPIO_AFRH_AFSEL12_0 (0x1U << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 9902 #define GPIO_AFRH_AFSEL12_1 (0x2U << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 9903 #define GPIO_AFRH_AFSEL12_2 (0x4U << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 9904 #define GPIO_AFRH_AFSEL12_3 (0x8U << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 9905 #define GPIO_AFRH_AFSEL13_Pos (20U)
AnnaBridge 189:f392fc9709a3 9906 #define GPIO_AFRH_AFSEL13_Msk (0xFU << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00F00000 */
AnnaBridge 189:f392fc9709a3 9907 #define GPIO_AFRH_AFSEL13 GPIO_AFRH_AFSEL13_Msk
AnnaBridge 189:f392fc9709a3 9908 #define GPIO_AFRH_AFSEL13_0 (0x1U << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 9909 #define GPIO_AFRH_AFSEL13_1 (0x2U << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 9910 #define GPIO_AFRH_AFSEL13_2 (0x4U << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 9911 #define GPIO_AFRH_AFSEL13_3 (0x8U << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 9912 #define GPIO_AFRH_AFSEL14_Pos (24U)
AnnaBridge 189:f392fc9709a3 9913 #define GPIO_AFRH_AFSEL14_Msk (0xFU << GPIO_AFRH_AFSEL14_Pos) /*!< 0x0F000000 */
AnnaBridge 189:f392fc9709a3 9914 #define GPIO_AFRH_AFSEL14 GPIO_AFRH_AFSEL14_Msk
AnnaBridge 189:f392fc9709a3 9915 #define GPIO_AFRH_AFSEL14_0 (0x1U << GPIO_AFRH_AFSEL14_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 9916 #define GPIO_AFRH_AFSEL14_1 (0x2U << GPIO_AFRH_AFSEL14_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 9917 #define GPIO_AFRH_AFSEL14_2 (0x4U << GPIO_AFRH_AFSEL14_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 9918 #define GPIO_AFRH_AFSEL14_3 (0x8U << GPIO_AFRH_AFSEL14_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 9919 #define GPIO_AFRH_AFSEL15_Pos (28U)
AnnaBridge 189:f392fc9709a3 9920 #define GPIO_AFRH_AFSEL15_Msk (0xFU << GPIO_AFRH_AFSEL15_Pos) /*!< 0xF0000000 */
AnnaBridge 189:f392fc9709a3 9921 #define GPIO_AFRH_AFSEL15 GPIO_AFRH_AFSEL15_Msk
AnnaBridge 189:f392fc9709a3 9922 #define GPIO_AFRH_AFSEL15_0 (0x1U << GPIO_AFRH_AFSEL15_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 9923 #define GPIO_AFRH_AFSEL15_1 (0x2U << GPIO_AFRH_AFSEL15_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 9924 #define GPIO_AFRH_AFSEL15_2 (0x4U << GPIO_AFRH_AFSEL15_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 9925 #define GPIO_AFRH_AFSEL15_3 (0x8U << GPIO_AFRH_AFSEL15_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 9926
AnnaBridge 189:f392fc9709a3 9927 /* Legacy defines */
AnnaBridge 189:f392fc9709a3 9928 #define GPIO_AFRH_AFRH0 GPIO_AFRH_AFSEL8
AnnaBridge 189:f392fc9709a3 9929 #define GPIO_AFRH_AFRH1 GPIO_AFRH_AFSEL9
AnnaBridge 189:f392fc9709a3 9930 #define GPIO_AFRH_AFRH2 GPIO_AFRH_AFSEL10
AnnaBridge 189:f392fc9709a3 9931 #define GPIO_AFRH_AFRH3 GPIO_AFRH_AFSEL11
AnnaBridge 189:f392fc9709a3 9932 #define GPIO_AFRH_AFRH4 GPIO_AFRH_AFSEL12
AnnaBridge 189:f392fc9709a3 9933 #define GPIO_AFRH_AFRH5 GPIO_AFRH_AFSEL13
AnnaBridge 189:f392fc9709a3 9934 #define GPIO_AFRH_AFRH6 GPIO_AFRH_AFSEL14
AnnaBridge 189:f392fc9709a3 9935 #define GPIO_AFRH_AFRH7 GPIO_AFRH_AFSEL15
AnnaBridge 189:f392fc9709a3 9936
AnnaBridge 189:f392fc9709a3 9937 /****************** Bits definition for GPIO_BRR register ******************/
AnnaBridge 189:f392fc9709a3 9938 #define GPIO_BRR_BR0_Pos (0U)
AnnaBridge 189:f392fc9709a3 9939 #define GPIO_BRR_BR0_Msk (0x1U << GPIO_BRR_BR0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 9940 #define GPIO_BRR_BR0 GPIO_BRR_BR0_Msk
AnnaBridge 189:f392fc9709a3 9941 #define GPIO_BRR_BR1_Pos (1U)
AnnaBridge 189:f392fc9709a3 9942 #define GPIO_BRR_BR1_Msk (0x1U << GPIO_BRR_BR1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 9943 #define GPIO_BRR_BR1 GPIO_BRR_BR1_Msk
AnnaBridge 189:f392fc9709a3 9944 #define GPIO_BRR_BR2_Pos (2U)
AnnaBridge 189:f392fc9709a3 9945 #define GPIO_BRR_BR2_Msk (0x1U << GPIO_BRR_BR2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 9946 #define GPIO_BRR_BR2 GPIO_BRR_BR2_Msk
AnnaBridge 189:f392fc9709a3 9947 #define GPIO_BRR_BR3_Pos (3U)
AnnaBridge 189:f392fc9709a3 9948 #define GPIO_BRR_BR3_Msk (0x1U << GPIO_BRR_BR3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 9949 #define GPIO_BRR_BR3 GPIO_BRR_BR3_Msk
AnnaBridge 189:f392fc9709a3 9950 #define GPIO_BRR_BR4_Pos (4U)
AnnaBridge 189:f392fc9709a3 9951 #define GPIO_BRR_BR4_Msk (0x1U << GPIO_BRR_BR4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 9952 #define GPIO_BRR_BR4 GPIO_BRR_BR4_Msk
AnnaBridge 189:f392fc9709a3 9953 #define GPIO_BRR_BR5_Pos (5U)
AnnaBridge 189:f392fc9709a3 9954 #define GPIO_BRR_BR5_Msk (0x1U << GPIO_BRR_BR5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 9955 #define GPIO_BRR_BR5 GPIO_BRR_BR5_Msk
AnnaBridge 189:f392fc9709a3 9956 #define GPIO_BRR_BR6_Pos (6U)
AnnaBridge 189:f392fc9709a3 9957 #define GPIO_BRR_BR6_Msk (0x1U << GPIO_BRR_BR6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 9958 #define GPIO_BRR_BR6 GPIO_BRR_BR6_Msk
AnnaBridge 189:f392fc9709a3 9959 #define GPIO_BRR_BR7_Pos (7U)
AnnaBridge 189:f392fc9709a3 9960 #define GPIO_BRR_BR7_Msk (0x1U << GPIO_BRR_BR7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 9961 #define GPIO_BRR_BR7 GPIO_BRR_BR7_Msk
AnnaBridge 189:f392fc9709a3 9962 #define GPIO_BRR_BR8_Pos (8U)
AnnaBridge 189:f392fc9709a3 9963 #define GPIO_BRR_BR8_Msk (0x1U << GPIO_BRR_BR8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 9964 #define GPIO_BRR_BR8 GPIO_BRR_BR8_Msk
AnnaBridge 189:f392fc9709a3 9965 #define GPIO_BRR_BR9_Pos (9U)
AnnaBridge 189:f392fc9709a3 9966 #define GPIO_BRR_BR9_Msk (0x1U << GPIO_BRR_BR9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 9967 #define GPIO_BRR_BR9 GPIO_BRR_BR9_Msk
AnnaBridge 189:f392fc9709a3 9968 #define GPIO_BRR_BR10_Pos (10U)
AnnaBridge 189:f392fc9709a3 9969 #define GPIO_BRR_BR10_Msk (0x1U << GPIO_BRR_BR10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 9970 #define GPIO_BRR_BR10 GPIO_BRR_BR10_Msk
AnnaBridge 189:f392fc9709a3 9971 #define GPIO_BRR_BR11_Pos (11U)
AnnaBridge 189:f392fc9709a3 9972 #define GPIO_BRR_BR11_Msk (0x1U << GPIO_BRR_BR11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 9973 #define GPIO_BRR_BR11 GPIO_BRR_BR11_Msk
AnnaBridge 189:f392fc9709a3 9974 #define GPIO_BRR_BR12_Pos (12U)
AnnaBridge 189:f392fc9709a3 9975 #define GPIO_BRR_BR12_Msk (0x1U << GPIO_BRR_BR12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 9976 #define GPIO_BRR_BR12 GPIO_BRR_BR12_Msk
AnnaBridge 189:f392fc9709a3 9977 #define GPIO_BRR_BR13_Pos (13U)
AnnaBridge 189:f392fc9709a3 9978 #define GPIO_BRR_BR13_Msk (0x1U << GPIO_BRR_BR13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 9979 #define GPIO_BRR_BR13 GPIO_BRR_BR13_Msk
AnnaBridge 189:f392fc9709a3 9980 #define GPIO_BRR_BR14_Pos (14U)
AnnaBridge 189:f392fc9709a3 9981 #define GPIO_BRR_BR14_Msk (0x1U << GPIO_BRR_BR14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 9982 #define GPIO_BRR_BR14 GPIO_BRR_BR14_Msk
AnnaBridge 189:f392fc9709a3 9983 #define GPIO_BRR_BR15_Pos (15U)
AnnaBridge 189:f392fc9709a3 9984 #define GPIO_BRR_BR15_Msk (0x1U << GPIO_BRR_BR15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 9985 #define GPIO_BRR_BR15 GPIO_BRR_BR15_Msk
AnnaBridge 189:f392fc9709a3 9986
AnnaBridge 189:f392fc9709a3 9987 /* Legacy defines */
AnnaBridge 189:f392fc9709a3 9988 #define GPIO_BRR_BR_0 GPIO_BRR_BR0
AnnaBridge 189:f392fc9709a3 9989 #define GPIO_BRR_BR_1 GPIO_BRR_BR1
AnnaBridge 189:f392fc9709a3 9990 #define GPIO_BRR_BR_2 GPIO_BRR_BR2
AnnaBridge 189:f392fc9709a3 9991 #define GPIO_BRR_BR_3 GPIO_BRR_BR3
AnnaBridge 189:f392fc9709a3 9992 #define GPIO_BRR_BR_4 GPIO_BRR_BR4
AnnaBridge 189:f392fc9709a3 9993 #define GPIO_BRR_BR_5 GPIO_BRR_BR5
AnnaBridge 189:f392fc9709a3 9994 #define GPIO_BRR_BR_6 GPIO_BRR_BR6
AnnaBridge 189:f392fc9709a3 9995 #define GPIO_BRR_BR_7 GPIO_BRR_BR7
AnnaBridge 189:f392fc9709a3 9996 #define GPIO_BRR_BR_8 GPIO_BRR_BR8
AnnaBridge 189:f392fc9709a3 9997 #define GPIO_BRR_BR_9 GPIO_BRR_BR9
AnnaBridge 189:f392fc9709a3 9998 #define GPIO_BRR_BR_10 GPIO_BRR_BR10
AnnaBridge 189:f392fc9709a3 9999 #define GPIO_BRR_BR_11 GPIO_BRR_BR11
AnnaBridge 189:f392fc9709a3 10000 #define GPIO_BRR_BR_12 GPIO_BRR_BR12
AnnaBridge 189:f392fc9709a3 10001 #define GPIO_BRR_BR_13 GPIO_BRR_BR13
AnnaBridge 189:f392fc9709a3 10002 #define GPIO_BRR_BR_14 GPIO_BRR_BR14
AnnaBridge 189:f392fc9709a3 10003 #define GPIO_BRR_BR_15 GPIO_BRR_BR15
AnnaBridge 189:f392fc9709a3 10004
AnnaBridge 189:f392fc9709a3 10005
AnnaBridge 189:f392fc9709a3 10006
AnnaBridge 189:f392fc9709a3 10007 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 10008 /* */
AnnaBridge 189:f392fc9709a3 10009 /* Inter-integrated Circuit Interface (I2C) */
AnnaBridge 189:f392fc9709a3 10010 /* */
AnnaBridge 189:f392fc9709a3 10011 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 10012 /******************* Bit definition for I2C_CR1 register *******************/
AnnaBridge 189:f392fc9709a3 10013 #define I2C_CR1_PE_Pos (0U)
AnnaBridge 189:f392fc9709a3 10014 #define I2C_CR1_PE_Msk (0x1U << I2C_CR1_PE_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 10015 #define I2C_CR1_PE I2C_CR1_PE_Msk /*!< Peripheral enable */
AnnaBridge 189:f392fc9709a3 10016 #define I2C_CR1_TXIE_Pos (1U)
AnnaBridge 189:f392fc9709a3 10017 #define I2C_CR1_TXIE_Msk (0x1U << I2C_CR1_TXIE_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 10018 #define I2C_CR1_TXIE I2C_CR1_TXIE_Msk /*!< TX interrupt enable */
AnnaBridge 189:f392fc9709a3 10019 #define I2C_CR1_RXIE_Pos (2U)
AnnaBridge 189:f392fc9709a3 10020 #define I2C_CR1_RXIE_Msk (0x1U << I2C_CR1_RXIE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 10021 #define I2C_CR1_RXIE I2C_CR1_RXIE_Msk /*!< RX interrupt enable */
AnnaBridge 189:f392fc9709a3 10022 #define I2C_CR1_ADDRIE_Pos (3U)
AnnaBridge 189:f392fc9709a3 10023 #define I2C_CR1_ADDRIE_Msk (0x1U << I2C_CR1_ADDRIE_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 10024 #define I2C_CR1_ADDRIE I2C_CR1_ADDRIE_Msk /*!< Address match interrupt enable */
AnnaBridge 189:f392fc9709a3 10025 #define I2C_CR1_NACKIE_Pos (4U)
AnnaBridge 189:f392fc9709a3 10026 #define I2C_CR1_NACKIE_Msk (0x1U << I2C_CR1_NACKIE_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 10027 #define I2C_CR1_NACKIE I2C_CR1_NACKIE_Msk /*!< NACK received interrupt enable */
AnnaBridge 189:f392fc9709a3 10028 #define I2C_CR1_STOPIE_Pos (5U)
AnnaBridge 189:f392fc9709a3 10029 #define I2C_CR1_STOPIE_Msk (0x1U << I2C_CR1_STOPIE_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 10030 #define I2C_CR1_STOPIE I2C_CR1_STOPIE_Msk /*!< STOP detection interrupt enable */
AnnaBridge 189:f392fc9709a3 10031 #define I2C_CR1_TCIE_Pos (6U)
AnnaBridge 189:f392fc9709a3 10032 #define I2C_CR1_TCIE_Msk (0x1U << I2C_CR1_TCIE_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 10033 #define I2C_CR1_TCIE I2C_CR1_TCIE_Msk /*!< Transfer complete interrupt enable */
AnnaBridge 189:f392fc9709a3 10034 #define I2C_CR1_ERRIE_Pos (7U)
AnnaBridge 189:f392fc9709a3 10035 #define I2C_CR1_ERRIE_Msk (0x1U << I2C_CR1_ERRIE_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 10036 #define I2C_CR1_ERRIE I2C_CR1_ERRIE_Msk /*!< Errors interrupt enable */
AnnaBridge 189:f392fc9709a3 10037 #define I2C_CR1_DNF_Pos (8U)
AnnaBridge 189:f392fc9709a3 10038 #define I2C_CR1_DNF_Msk (0xFU << I2C_CR1_DNF_Pos) /*!< 0x00000F00 */
AnnaBridge 189:f392fc9709a3 10039 #define I2C_CR1_DNF I2C_CR1_DNF_Msk /*!< Digital noise filter */
AnnaBridge 189:f392fc9709a3 10040 #define I2C_CR1_ANFOFF_Pos (12U)
AnnaBridge 189:f392fc9709a3 10041 #define I2C_CR1_ANFOFF_Msk (0x1U << I2C_CR1_ANFOFF_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 10042 #define I2C_CR1_ANFOFF I2C_CR1_ANFOFF_Msk /*!< Analog noise filter OFF */
AnnaBridge 189:f392fc9709a3 10043 #define I2C_CR1_SWRST_Pos (13U)
AnnaBridge 189:f392fc9709a3 10044 #define I2C_CR1_SWRST_Msk (0x1U << I2C_CR1_SWRST_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 10045 #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!< Software reset */
AnnaBridge 189:f392fc9709a3 10046 #define I2C_CR1_TXDMAEN_Pos (14U)
AnnaBridge 189:f392fc9709a3 10047 #define I2C_CR1_TXDMAEN_Msk (0x1U << I2C_CR1_TXDMAEN_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 10048 #define I2C_CR1_TXDMAEN I2C_CR1_TXDMAEN_Msk /*!< DMA transmission requests enable */
AnnaBridge 189:f392fc9709a3 10049 #define I2C_CR1_RXDMAEN_Pos (15U)
AnnaBridge 189:f392fc9709a3 10050 #define I2C_CR1_RXDMAEN_Msk (0x1U << I2C_CR1_RXDMAEN_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 10051 #define I2C_CR1_RXDMAEN I2C_CR1_RXDMAEN_Msk /*!< DMA reception requests enable */
AnnaBridge 189:f392fc9709a3 10052 #define I2C_CR1_SBC_Pos (16U)
AnnaBridge 189:f392fc9709a3 10053 #define I2C_CR1_SBC_Msk (0x1U << I2C_CR1_SBC_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 10054 #define I2C_CR1_SBC I2C_CR1_SBC_Msk /*!< Slave byte control */
AnnaBridge 189:f392fc9709a3 10055 #define I2C_CR1_NOSTRETCH_Pos (17U)
AnnaBridge 189:f392fc9709a3 10056 #define I2C_CR1_NOSTRETCH_Msk (0x1U << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 10057 #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!< Clock stretching disable */
AnnaBridge 189:f392fc9709a3 10058 #define I2C_CR1_WUPEN_Pos (18U)
AnnaBridge 189:f392fc9709a3 10059 #define I2C_CR1_WUPEN_Msk (0x1U << I2C_CR1_WUPEN_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 10060 #define I2C_CR1_WUPEN I2C_CR1_WUPEN_Msk /*!< Wakeup from STOP enable */
AnnaBridge 189:f392fc9709a3 10061 #define I2C_CR1_GCEN_Pos (19U)
AnnaBridge 189:f392fc9709a3 10062 #define I2C_CR1_GCEN_Msk (0x1U << I2C_CR1_GCEN_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 10063 #define I2C_CR1_GCEN I2C_CR1_GCEN_Msk /*!< General call enable */
AnnaBridge 189:f392fc9709a3 10064 #define I2C_CR1_SMBHEN_Pos (20U)
AnnaBridge 189:f392fc9709a3 10065 #define I2C_CR1_SMBHEN_Msk (0x1U << I2C_CR1_SMBHEN_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 10066 #define I2C_CR1_SMBHEN I2C_CR1_SMBHEN_Msk /*!< SMBus host address enable */
AnnaBridge 189:f392fc9709a3 10067 #define I2C_CR1_SMBDEN_Pos (21U)
AnnaBridge 189:f392fc9709a3 10068 #define I2C_CR1_SMBDEN_Msk (0x1U << I2C_CR1_SMBDEN_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 10069 #define I2C_CR1_SMBDEN I2C_CR1_SMBDEN_Msk /*!< SMBus device default address enable */
AnnaBridge 189:f392fc9709a3 10070 #define I2C_CR1_ALERTEN_Pos (22U)
AnnaBridge 189:f392fc9709a3 10071 #define I2C_CR1_ALERTEN_Msk (0x1U << I2C_CR1_ALERTEN_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 10072 #define I2C_CR1_ALERTEN I2C_CR1_ALERTEN_Msk /*!< SMBus alert enable */
AnnaBridge 189:f392fc9709a3 10073 #define I2C_CR1_PECEN_Pos (23U)
AnnaBridge 189:f392fc9709a3 10074 #define I2C_CR1_PECEN_Msk (0x1U << I2C_CR1_PECEN_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 10075 #define I2C_CR1_PECEN I2C_CR1_PECEN_Msk /*!< PEC enable */
AnnaBridge 189:f392fc9709a3 10076
AnnaBridge 189:f392fc9709a3 10077 /****************** Bit definition for I2C_CR2 register ********************/
AnnaBridge 189:f392fc9709a3 10078 #define I2C_CR2_SADD_Pos (0U)
AnnaBridge 189:f392fc9709a3 10079 #define I2C_CR2_SADD_Msk (0x3FFU << I2C_CR2_SADD_Pos) /*!< 0x000003FF */
AnnaBridge 189:f392fc9709a3 10080 #define I2C_CR2_SADD I2C_CR2_SADD_Msk /*!< Slave address (master mode) */
AnnaBridge 189:f392fc9709a3 10081 #define I2C_CR2_RD_WRN_Pos (10U)
AnnaBridge 189:f392fc9709a3 10082 #define I2C_CR2_RD_WRN_Msk (0x1U << I2C_CR2_RD_WRN_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 10083 #define I2C_CR2_RD_WRN I2C_CR2_RD_WRN_Msk /*!< Transfer direction (master mode) */
AnnaBridge 189:f392fc9709a3 10084 #define I2C_CR2_ADD10_Pos (11U)
AnnaBridge 189:f392fc9709a3 10085 #define I2C_CR2_ADD10_Msk (0x1U << I2C_CR2_ADD10_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 10086 #define I2C_CR2_ADD10 I2C_CR2_ADD10_Msk /*!< 10-bit addressing mode (master mode) */
AnnaBridge 189:f392fc9709a3 10087 #define I2C_CR2_HEAD10R_Pos (12U)
AnnaBridge 189:f392fc9709a3 10088 #define I2C_CR2_HEAD10R_Msk (0x1U << I2C_CR2_HEAD10R_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 10089 #define I2C_CR2_HEAD10R I2C_CR2_HEAD10R_Msk /*!< 10-bit address header only read direction (master mode) */
AnnaBridge 189:f392fc9709a3 10090 #define I2C_CR2_START_Pos (13U)
AnnaBridge 189:f392fc9709a3 10091 #define I2C_CR2_START_Msk (0x1U << I2C_CR2_START_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 10092 #define I2C_CR2_START I2C_CR2_START_Msk /*!< START generation */
AnnaBridge 189:f392fc9709a3 10093 #define I2C_CR2_STOP_Pos (14U)
AnnaBridge 189:f392fc9709a3 10094 #define I2C_CR2_STOP_Msk (0x1U << I2C_CR2_STOP_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 10095 #define I2C_CR2_STOP I2C_CR2_STOP_Msk /*!< STOP generation (master mode) */
AnnaBridge 189:f392fc9709a3 10096 #define I2C_CR2_NACK_Pos (15U)
AnnaBridge 189:f392fc9709a3 10097 #define I2C_CR2_NACK_Msk (0x1U << I2C_CR2_NACK_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 10098 #define I2C_CR2_NACK I2C_CR2_NACK_Msk /*!< NACK generation (slave mode) */
AnnaBridge 189:f392fc9709a3 10099 #define I2C_CR2_NBYTES_Pos (16U)
AnnaBridge 189:f392fc9709a3 10100 #define I2C_CR2_NBYTES_Msk (0xFFU << I2C_CR2_NBYTES_Pos) /*!< 0x00FF0000 */
AnnaBridge 189:f392fc9709a3 10101 #define I2C_CR2_NBYTES I2C_CR2_NBYTES_Msk /*!< Number of bytes */
AnnaBridge 189:f392fc9709a3 10102 #define I2C_CR2_RELOAD_Pos (24U)
AnnaBridge 189:f392fc9709a3 10103 #define I2C_CR2_RELOAD_Msk (0x1U << I2C_CR2_RELOAD_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 10104 #define I2C_CR2_RELOAD I2C_CR2_RELOAD_Msk /*!< NBYTES reload mode */
AnnaBridge 189:f392fc9709a3 10105 #define I2C_CR2_AUTOEND_Pos (25U)
AnnaBridge 189:f392fc9709a3 10106 #define I2C_CR2_AUTOEND_Msk (0x1U << I2C_CR2_AUTOEND_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 10107 #define I2C_CR2_AUTOEND I2C_CR2_AUTOEND_Msk /*!< Automatic end mode (master mode) */
AnnaBridge 189:f392fc9709a3 10108 #define I2C_CR2_PECBYTE_Pos (26U)
AnnaBridge 189:f392fc9709a3 10109 #define I2C_CR2_PECBYTE_Msk (0x1U << I2C_CR2_PECBYTE_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 10110 #define I2C_CR2_PECBYTE I2C_CR2_PECBYTE_Msk /*!< Packet error checking byte */
AnnaBridge 189:f392fc9709a3 10111
AnnaBridge 189:f392fc9709a3 10112 /******************* Bit definition for I2C_OAR1 register ******************/
AnnaBridge 189:f392fc9709a3 10113 #define I2C_OAR1_OA1_Pos (0U)
AnnaBridge 189:f392fc9709a3 10114 #define I2C_OAR1_OA1_Msk (0x3FFU << I2C_OAR1_OA1_Pos) /*!< 0x000003FF */
AnnaBridge 189:f392fc9709a3 10115 #define I2C_OAR1_OA1 I2C_OAR1_OA1_Msk /*!< Interface own address 1 */
AnnaBridge 189:f392fc9709a3 10116 #define I2C_OAR1_OA1MODE_Pos (10U)
AnnaBridge 189:f392fc9709a3 10117 #define I2C_OAR1_OA1MODE_Msk (0x1U << I2C_OAR1_OA1MODE_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 10118 #define I2C_OAR1_OA1MODE I2C_OAR1_OA1MODE_Msk /*!< Own address 1 10-bit mode */
AnnaBridge 189:f392fc9709a3 10119 #define I2C_OAR1_OA1EN_Pos (15U)
AnnaBridge 189:f392fc9709a3 10120 #define I2C_OAR1_OA1EN_Msk (0x1U << I2C_OAR1_OA1EN_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 10121 #define I2C_OAR1_OA1EN I2C_OAR1_OA1EN_Msk /*!< Own address 1 enable */
AnnaBridge 189:f392fc9709a3 10122
AnnaBridge 189:f392fc9709a3 10123 /******************* Bit definition for I2C_OAR2 register ******************/
AnnaBridge 189:f392fc9709a3 10124 #define I2C_OAR2_OA2_Pos (1U)
AnnaBridge 189:f392fc9709a3 10125 #define I2C_OAR2_OA2_Msk (0x7FU << I2C_OAR2_OA2_Pos) /*!< 0x000000FE */
AnnaBridge 189:f392fc9709a3 10126 #define I2C_OAR2_OA2 I2C_OAR2_OA2_Msk /*!< Interface own address 2 */
AnnaBridge 189:f392fc9709a3 10127 #define I2C_OAR2_OA2MSK_Pos (8U)
AnnaBridge 189:f392fc9709a3 10128 #define I2C_OAR2_OA2MSK_Msk (0x7U << I2C_OAR2_OA2MSK_Pos) /*!< 0x00000700 */
AnnaBridge 189:f392fc9709a3 10129 #define I2C_OAR2_OA2MSK I2C_OAR2_OA2MSK_Msk /*!< Own address 2 masks */
AnnaBridge 189:f392fc9709a3 10130 #define I2C_OAR2_OA2NOMASK (0x00000000U) /*!< No mask */
AnnaBridge 189:f392fc9709a3 10131 #define I2C_OAR2_OA2MASK01_Pos (8U)
AnnaBridge 189:f392fc9709a3 10132 #define I2C_OAR2_OA2MASK01_Msk (0x1U << I2C_OAR2_OA2MASK01_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 10133 #define I2C_OAR2_OA2MASK01 I2C_OAR2_OA2MASK01_Msk /*!< OA2[1] is masked, Only OA2[7:2] are compared */
AnnaBridge 189:f392fc9709a3 10134 #define I2C_OAR2_OA2MASK02_Pos (9U)
AnnaBridge 189:f392fc9709a3 10135 #define I2C_OAR2_OA2MASK02_Msk (0x1U << I2C_OAR2_OA2MASK02_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 10136 #define I2C_OAR2_OA2MASK02 I2C_OAR2_OA2MASK02_Msk /*!< OA2[2:1] is masked, Only OA2[7:3] are compared */
AnnaBridge 189:f392fc9709a3 10137 #define I2C_OAR2_OA2MASK03_Pos (8U)
AnnaBridge 189:f392fc9709a3 10138 #define I2C_OAR2_OA2MASK03_Msk (0x3U << I2C_OAR2_OA2MASK03_Pos) /*!< 0x00000300 */
AnnaBridge 189:f392fc9709a3 10139 #define I2C_OAR2_OA2MASK03 I2C_OAR2_OA2MASK03_Msk /*!< OA2[3:1] is masked, Only OA2[7:4] are compared */
AnnaBridge 189:f392fc9709a3 10140 #define I2C_OAR2_OA2MASK04_Pos (10U)
AnnaBridge 189:f392fc9709a3 10141 #define I2C_OAR2_OA2MASK04_Msk (0x1U << I2C_OAR2_OA2MASK04_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 10142 #define I2C_OAR2_OA2MASK04 I2C_OAR2_OA2MASK04_Msk /*!< OA2[4:1] is masked, Only OA2[7:5] are compared */
AnnaBridge 189:f392fc9709a3 10143 #define I2C_OAR2_OA2MASK05_Pos (8U)
AnnaBridge 189:f392fc9709a3 10144 #define I2C_OAR2_OA2MASK05_Msk (0x5U << I2C_OAR2_OA2MASK05_Pos) /*!< 0x00000500 */
AnnaBridge 189:f392fc9709a3 10145 #define I2C_OAR2_OA2MASK05 I2C_OAR2_OA2MASK05_Msk /*!< OA2[5:1] is masked, Only OA2[7:6] are compared */
AnnaBridge 189:f392fc9709a3 10146 #define I2C_OAR2_OA2MASK06_Pos (9U)
AnnaBridge 189:f392fc9709a3 10147 #define I2C_OAR2_OA2MASK06_Msk (0x3U << I2C_OAR2_OA2MASK06_Pos) /*!< 0x00000600 */
AnnaBridge 189:f392fc9709a3 10148 #define I2C_OAR2_OA2MASK06 I2C_OAR2_OA2MASK06_Msk /*!< OA2[6:1] is masked, Only OA2[7] are compared */
AnnaBridge 189:f392fc9709a3 10149 #define I2C_OAR2_OA2MASK07_Pos (8U)
AnnaBridge 189:f392fc9709a3 10150 #define I2C_OAR2_OA2MASK07_Msk (0x7U << I2C_OAR2_OA2MASK07_Pos) /*!< 0x00000700 */
AnnaBridge 189:f392fc9709a3 10151 #define I2C_OAR2_OA2MASK07 I2C_OAR2_OA2MASK07_Msk /*!< OA2[7:1] is masked, No comparison is done */
AnnaBridge 189:f392fc9709a3 10152 #define I2C_OAR2_OA2EN_Pos (15U)
AnnaBridge 189:f392fc9709a3 10153 #define I2C_OAR2_OA2EN_Msk (0x1U << I2C_OAR2_OA2EN_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 10154 #define I2C_OAR2_OA2EN I2C_OAR2_OA2EN_Msk /*!< Own address 2 enable */
AnnaBridge 189:f392fc9709a3 10155
AnnaBridge 189:f392fc9709a3 10156 /******************* Bit definition for I2C_TIMINGR register *******************/
AnnaBridge 189:f392fc9709a3 10157 #define I2C_TIMINGR_SCLL_Pos (0U)
AnnaBridge 189:f392fc9709a3 10158 #define I2C_TIMINGR_SCLL_Msk (0xFFU << I2C_TIMINGR_SCLL_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 10159 #define I2C_TIMINGR_SCLL I2C_TIMINGR_SCLL_Msk /*!< SCL low period (master mode) */
AnnaBridge 189:f392fc9709a3 10160 #define I2C_TIMINGR_SCLH_Pos (8U)
AnnaBridge 189:f392fc9709a3 10161 #define I2C_TIMINGR_SCLH_Msk (0xFFU << I2C_TIMINGR_SCLH_Pos) /*!< 0x0000FF00 */
AnnaBridge 189:f392fc9709a3 10162 #define I2C_TIMINGR_SCLH I2C_TIMINGR_SCLH_Msk /*!< SCL high period (master mode) */
AnnaBridge 189:f392fc9709a3 10163 #define I2C_TIMINGR_SDADEL_Pos (16U)
AnnaBridge 189:f392fc9709a3 10164 #define I2C_TIMINGR_SDADEL_Msk (0xFU << I2C_TIMINGR_SDADEL_Pos) /*!< 0x000F0000 */
AnnaBridge 189:f392fc9709a3 10165 #define I2C_TIMINGR_SDADEL I2C_TIMINGR_SDADEL_Msk /*!< Data hold time */
AnnaBridge 189:f392fc9709a3 10166 #define I2C_TIMINGR_SCLDEL_Pos (20U)
AnnaBridge 189:f392fc9709a3 10167 #define I2C_TIMINGR_SCLDEL_Msk (0xFU << I2C_TIMINGR_SCLDEL_Pos) /*!< 0x00F00000 */
AnnaBridge 189:f392fc9709a3 10168 #define I2C_TIMINGR_SCLDEL I2C_TIMINGR_SCLDEL_Msk /*!< Data setup time */
AnnaBridge 189:f392fc9709a3 10169 #define I2C_TIMINGR_PRESC_Pos (28U)
AnnaBridge 189:f392fc9709a3 10170 #define I2C_TIMINGR_PRESC_Msk (0xFU << I2C_TIMINGR_PRESC_Pos) /*!< 0xF0000000 */
AnnaBridge 189:f392fc9709a3 10171 #define I2C_TIMINGR_PRESC I2C_TIMINGR_PRESC_Msk /*!< Timings prescaler */
AnnaBridge 189:f392fc9709a3 10172
AnnaBridge 189:f392fc9709a3 10173 /******************* Bit definition for I2C_TIMEOUTR register *******************/
AnnaBridge 189:f392fc9709a3 10174 #define I2C_TIMEOUTR_TIMEOUTA_Pos (0U)
AnnaBridge 189:f392fc9709a3 10175 #define I2C_TIMEOUTR_TIMEOUTA_Msk (0xFFFU << I2C_TIMEOUTR_TIMEOUTA_Pos) /*!< 0x00000FFF */
AnnaBridge 189:f392fc9709a3 10176 #define I2C_TIMEOUTR_TIMEOUTA I2C_TIMEOUTR_TIMEOUTA_Msk /*!< Bus timeout A */
AnnaBridge 189:f392fc9709a3 10177 #define I2C_TIMEOUTR_TIDLE_Pos (12U)
AnnaBridge 189:f392fc9709a3 10178 #define I2C_TIMEOUTR_TIDLE_Msk (0x1U << I2C_TIMEOUTR_TIDLE_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 10179 #define I2C_TIMEOUTR_TIDLE I2C_TIMEOUTR_TIDLE_Msk /*!< Idle clock timeout detection */
AnnaBridge 189:f392fc9709a3 10180 #define I2C_TIMEOUTR_TIMOUTEN_Pos (15U)
AnnaBridge 189:f392fc9709a3 10181 #define I2C_TIMEOUTR_TIMOUTEN_Msk (0x1U << I2C_TIMEOUTR_TIMOUTEN_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 10182 #define I2C_TIMEOUTR_TIMOUTEN I2C_TIMEOUTR_TIMOUTEN_Msk /*!< Clock timeout enable */
AnnaBridge 189:f392fc9709a3 10183 #define I2C_TIMEOUTR_TIMEOUTB_Pos (16U)
AnnaBridge 189:f392fc9709a3 10184 #define I2C_TIMEOUTR_TIMEOUTB_Msk (0xFFFU << I2C_TIMEOUTR_TIMEOUTB_Pos) /*!< 0x0FFF0000 */
AnnaBridge 189:f392fc9709a3 10185 #define I2C_TIMEOUTR_TIMEOUTB I2C_TIMEOUTR_TIMEOUTB_Msk /*!< Bus timeout B */
AnnaBridge 189:f392fc9709a3 10186 #define I2C_TIMEOUTR_TEXTEN_Pos (31U)
AnnaBridge 189:f392fc9709a3 10187 #define I2C_TIMEOUTR_TEXTEN_Msk (0x1U << I2C_TIMEOUTR_TEXTEN_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 10188 #define I2C_TIMEOUTR_TEXTEN I2C_TIMEOUTR_TEXTEN_Msk /*!< Extended clock timeout enable */
AnnaBridge 189:f392fc9709a3 10189
AnnaBridge 189:f392fc9709a3 10190 /****************** Bit definition for I2C_ISR register *********************/
AnnaBridge 189:f392fc9709a3 10191 #define I2C_ISR_TXE_Pos (0U)
AnnaBridge 189:f392fc9709a3 10192 #define I2C_ISR_TXE_Msk (0x1U << I2C_ISR_TXE_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 10193 #define I2C_ISR_TXE I2C_ISR_TXE_Msk /*!< Transmit data register empty */
AnnaBridge 189:f392fc9709a3 10194 #define I2C_ISR_TXIS_Pos (1U)
AnnaBridge 189:f392fc9709a3 10195 #define I2C_ISR_TXIS_Msk (0x1U << I2C_ISR_TXIS_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 10196 #define I2C_ISR_TXIS I2C_ISR_TXIS_Msk /*!< Transmit interrupt status */
AnnaBridge 189:f392fc9709a3 10197 #define I2C_ISR_RXNE_Pos (2U)
AnnaBridge 189:f392fc9709a3 10198 #define I2C_ISR_RXNE_Msk (0x1U << I2C_ISR_RXNE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 10199 #define I2C_ISR_RXNE I2C_ISR_RXNE_Msk /*!< Receive data register not empty */
AnnaBridge 189:f392fc9709a3 10200 #define I2C_ISR_ADDR_Pos (3U)
AnnaBridge 189:f392fc9709a3 10201 #define I2C_ISR_ADDR_Msk (0x1U << I2C_ISR_ADDR_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 10202 #define I2C_ISR_ADDR I2C_ISR_ADDR_Msk /*!< Address matched (slave mode) */
AnnaBridge 189:f392fc9709a3 10203 #define I2C_ISR_NACKF_Pos (4U)
AnnaBridge 189:f392fc9709a3 10204 #define I2C_ISR_NACKF_Msk (0x1U << I2C_ISR_NACKF_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 10205 #define I2C_ISR_NACKF I2C_ISR_NACKF_Msk /*!< NACK received flag */
AnnaBridge 189:f392fc9709a3 10206 #define I2C_ISR_STOPF_Pos (5U)
AnnaBridge 189:f392fc9709a3 10207 #define I2C_ISR_STOPF_Msk (0x1U << I2C_ISR_STOPF_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 10208 #define I2C_ISR_STOPF I2C_ISR_STOPF_Msk /*!< STOP detection flag */
AnnaBridge 189:f392fc9709a3 10209 #define I2C_ISR_TC_Pos (6U)
AnnaBridge 189:f392fc9709a3 10210 #define I2C_ISR_TC_Msk (0x1U << I2C_ISR_TC_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 10211 #define I2C_ISR_TC I2C_ISR_TC_Msk /*!< Transfer complete (master mode) */
AnnaBridge 189:f392fc9709a3 10212 #define I2C_ISR_TCR_Pos (7U)
AnnaBridge 189:f392fc9709a3 10213 #define I2C_ISR_TCR_Msk (0x1U << I2C_ISR_TCR_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 10214 #define I2C_ISR_TCR I2C_ISR_TCR_Msk /*!< Transfer complete reload */
AnnaBridge 189:f392fc9709a3 10215 #define I2C_ISR_BERR_Pos (8U)
AnnaBridge 189:f392fc9709a3 10216 #define I2C_ISR_BERR_Msk (0x1U << I2C_ISR_BERR_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 10217 #define I2C_ISR_BERR I2C_ISR_BERR_Msk /*!< Bus error */
AnnaBridge 189:f392fc9709a3 10218 #define I2C_ISR_ARLO_Pos (9U)
AnnaBridge 189:f392fc9709a3 10219 #define I2C_ISR_ARLO_Msk (0x1U << I2C_ISR_ARLO_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 10220 #define I2C_ISR_ARLO I2C_ISR_ARLO_Msk /*!< Arbitration lost */
AnnaBridge 189:f392fc9709a3 10221 #define I2C_ISR_OVR_Pos (10U)
AnnaBridge 189:f392fc9709a3 10222 #define I2C_ISR_OVR_Msk (0x1U << I2C_ISR_OVR_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 10223 #define I2C_ISR_OVR I2C_ISR_OVR_Msk /*!< Overrun/Underrun */
AnnaBridge 189:f392fc9709a3 10224 #define I2C_ISR_PECERR_Pos (11U)
AnnaBridge 189:f392fc9709a3 10225 #define I2C_ISR_PECERR_Msk (0x1U << I2C_ISR_PECERR_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 10226 #define I2C_ISR_PECERR I2C_ISR_PECERR_Msk /*!< PEC error in reception */
AnnaBridge 189:f392fc9709a3 10227 #define I2C_ISR_TIMEOUT_Pos (12U)
AnnaBridge 189:f392fc9709a3 10228 #define I2C_ISR_TIMEOUT_Msk (0x1U << I2C_ISR_TIMEOUT_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 10229 #define I2C_ISR_TIMEOUT I2C_ISR_TIMEOUT_Msk /*!< Timeout or Tlow detection flag */
AnnaBridge 189:f392fc9709a3 10230 #define I2C_ISR_ALERT_Pos (13U)
AnnaBridge 189:f392fc9709a3 10231 #define I2C_ISR_ALERT_Msk (0x1U << I2C_ISR_ALERT_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 10232 #define I2C_ISR_ALERT I2C_ISR_ALERT_Msk /*!< SMBus alert */
AnnaBridge 189:f392fc9709a3 10233 #define I2C_ISR_BUSY_Pos (15U)
AnnaBridge 189:f392fc9709a3 10234 #define I2C_ISR_BUSY_Msk (0x1U << I2C_ISR_BUSY_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 10235 #define I2C_ISR_BUSY I2C_ISR_BUSY_Msk /*!< Bus busy */
AnnaBridge 189:f392fc9709a3 10236 #define I2C_ISR_DIR_Pos (16U)
AnnaBridge 189:f392fc9709a3 10237 #define I2C_ISR_DIR_Msk (0x1U << I2C_ISR_DIR_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 10238 #define I2C_ISR_DIR I2C_ISR_DIR_Msk /*!< Transfer direction (slave mode) */
AnnaBridge 189:f392fc9709a3 10239 #define I2C_ISR_ADDCODE_Pos (17U)
AnnaBridge 189:f392fc9709a3 10240 #define I2C_ISR_ADDCODE_Msk (0x7FU << I2C_ISR_ADDCODE_Pos) /*!< 0x00FE0000 */
AnnaBridge 189:f392fc9709a3 10241 #define I2C_ISR_ADDCODE I2C_ISR_ADDCODE_Msk /*!< Address match code (slave mode) */
AnnaBridge 189:f392fc9709a3 10242
AnnaBridge 189:f392fc9709a3 10243 /****************** Bit definition for I2C_ICR register *********************/
AnnaBridge 189:f392fc9709a3 10244 #define I2C_ICR_ADDRCF_Pos (3U)
AnnaBridge 189:f392fc9709a3 10245 #define I2C_ICR_ADDRCF_Msk (0x1U << I2C_ICR_ADDRCF_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 10246 #define I2C_ICR_ADDRCF I2C_ICR_ADDRCF_Msk /*!< Address matched clear flag */
AnnaBridge 189:f392fc9709a3 10247 #define I2C_ICR_NACKCF_Pos (4U)
AnnaBridge 189:f392fc9709a3 10248 #define I2C_ICR_NACKCF_Msk (0x1U << I2C_ICR_NACKCF_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 10249 #define I2C_ICR_NACKCF I2C_ICR_NACKCF_Msk /*!< NACK clear flag */
AnnaBridge 189:f392fc9709a3 10250 #define I2C_ICR_STOPCF_Pos (5U)
AnnaBridge 189:f392fc9709a3 10251 #define I2C_ICR_STOPCF_Msk (0x1U << I2C_ICR_STOPCF_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 10252 #define I2C_ICR_STOPCF I2C_ICR_STOPCF_Msk /*!< STOP detection clear flag */
AnnaBridge 189:f392fc9709a3 10253 #define I2C_ICR_BERRCF_Pos (8U)
AnnaBridge 189:f392fc9709a3 10254 #define I2C_ICR_BERRCF_Msk (0x1U << I2C_ICR_BERRCF_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 10255 #define I2C_ICR_BERRCF I2C_ICR_BERRCF_Msk /*!< Bus error clear flag */
AnnaBridge 189:f392fc9709a3 10256 #define I2C_ICR_ARLOCF_Pos (9U)
AnnaBridge 189:f392fc9709a3 10257 #define I2C_ICR_ARLOCF_Msk (0x1U << I2C_ICR_ARLOCF_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 10258 #define I2C_ICR_ARLOCF I2C_ICR_ARLOCF_Msk /*!< Arbitration lost clear flag */
AnnaBridge 189:f392fc9709a3 10259 #define I2C_ICR_OVRCF_Pos (10U)
AnnaBridge 189:f392fc9709a3 10260 #define I2C_ICR_OVRCF_Msk (0x1U << I2C_ICR_OVRCF_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 10261 #define I2C_ICR_OVRCF I2C_ICR_OVRCF_Msk /*!< Overrun/Underrun clear flag */
AnnaBridge 189:f392fc9709a3 10262 #define I2C_ICR_PECCF_Pos (11U)
AnnaBridge 189:f392fc9709a3 10263 #define I2C_ICR_PECCF_Msk (0x1U << I2C_ICR_PECCF_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 10264 #define I2C_ICR_PECCF I2C_ICR_PECCF_Msk /*!< PAC error clear flag */
AnnaBridge 189:f392fc9709a3 10265 #define I2C_ICR_TIMOUTCF_Pos (12U)
AnnaBridge 189:f392fc9709a3 10266 #define I2C_ICR_TIMOUTCF_Msk (0x1U << I2C_ICR_TIMOUTCF_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 10267 #define I2C_ICR_TIMOUTCF I2C_ICR_TIMOUTCF_Msk /*!< Timeout clear flag */
AnnaBridge 189:f392fc9709a3 10268 #define I2C_ICR_ALERTCF_Pos (13U)
AnnaBridge 189:f392fc9709a3 10269 #define I2C_ICR_ALERTCF_Msk (0x1U << I2C_ICR_ALERTCF_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 10270 #define I2C_ICR_ALERTCF I2C_ICR_ALERTCF_Msk /*!< Alert clear flag */
AnnaBridge 189:f392fc9709a3 10271
AnnaBridge 189:f392fc9709a3 10272 /****************** Bit definition for I2C_PECR register *********************/
AnnaBridge 189:f392fc9709a3 10273 #define I2C_PECR_PEC_Pos (0U)
AnnaBridge 189:f392fc9709a3 10274 #define I2C_PECR_PEC_Msk (0xFFU << I2C_PECR_PEC_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 10275 #define I2C_PECR_PEC I2C_PECR_PEC_Msk /*!< PEC register */
AnnaBridge 189:f392fc9709a3 10276
AnnaBridge 189:f392fc9709a3 10277 /****************** Bit definition for I2C_RXDR register *********************/
AnnaBridge 189:f392fc9709a3 10278 #define I2C_RXDR_RXDATA_Pos (0U)
AnnaBridge 189:f392fc9709a3 10279 #define I2C_RXDR_RXDATA_Msk (0xFFU << I2C_RXDR_RXDATA_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 10280 #define I2C_RXDR_RXDATA I2C_RXDR_RXDATA_Msk /*!< 8-bit receive data */
AnnaBridge 189:f392fc9709a3 10281
AnnaBridge 189:f392fc9709a3 10282 /****************** Bit definition for I2C_TXDR register *********************/
AnnaBridge 189:f392fc9709a3 10283 #define I2C_TXDR_TXDATA_Pos (0U)
AnnaBridge 189:f392fc9709a3 10284 #define I2C_TXDR_TXDATA_Msk (0xFFU << I2C_TXDR_TXDATA_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 10285 #define I2C_TXDR_TXDATA I2C_TXDR_TXDATA_Msk /*!< 8-bit transmit data */
AnnaBridge 189:f392fc9709a3 10286
AnnaBridge 189:f392fc9709a3 10287 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 10288 /* */
AnnaBridge 189:f392fc9709a3 10289 /* Independent WATCHDOG */
AnnaBridge 189:f392fc9709a3 10290 /* */
AnnaBridge 189:f392fc9709a3 10291 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 10292 /******************* Bit definition for IWDG_KR register ********************/
AnnaBridge 189:f392fc9709a3 10293 #define IWDG_KR_KEY_Pos (0U)
AnnaBridge 189:f392fc9709a3 10294 #define IWDG_KR_KEY_Msk (0xFFFFU << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 10295 #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!<Key value (write only, read 0000h) */
AnnaBridge 189:f392fc9709a3 10296
AnnaBridge 189:f392fc9709a3 10297 /******************* Bit definition for IWDG_PR register ********************/
AnnaBridge 189:f392fc9709a3 10298 #define IWDG_PR_PR_Pos (0U)
AnnaBridge 189:f392fc9709a3 10299 #define IWDG_PR_PR_Msk (0x7U << IWDG_PR_PR_Pos) /*!< 0x00000007 */
AnnaBridge 189:f392fc9709a3 10300 #define IWDG_PR_PR IWDG_PR_PR_Msk /*!<PR[2:0] (Prescaler divider) */
AnnaBridge 189:f392fc9709a3 10301 #define IWDG_PR_PR_0 (0x1U << IWDG_PR_PR_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 10302 #define IWDG_PR_PR_1 (0x2U << IWDG_PR_PR_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 10303 #define IWDG_PR_PR_2 (0x4U << IWDG_PR_PR_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 10304
AnnaBridge 189:f392fc9709a3 10305 /******************* Bit definition for IWDG_RLR register *******************/
AnnaBridge 189:f392fc9709a3 10306 #define IWDG_RLR_RL_Pos (0U)
AnnaBridge 189:f392fc9709a3 10307 #define IWDG_RLR_RL_Msk (0xFFFU << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */
AnnaBridge 189:f392fc9709a3 10308 #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!<Watchdog counter reload value */
AnnaBridge 189:f392fc9709a3 10309
AnnaBridge 189:f392fc9709a3 10310 /******************* Bit definition for IWDG_SR register ********************/
AnnaBridge 189:f392fc9709a3 10311 #define IWDG_SR_PVU_Pos (0U)
AnnaBridge 189:f392fc9709a3 10312 #define IWDG_SR_PVU_Msk (0x1U << IWDG_SR_PVU_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 10313 #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!< Watchdog prescaler value update */
AnnaBridge 189:f392fc9709a3 10314 #define IWDG_SR_RVU_Pos (1U)
AnnaBridge 189:f392fc9709a3 10315 #define IWDG_SR_RVU_Msk (0x1U << IWDG_SR_RVU_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 10316 #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!< Watchdog counter reload value update */
AnnaBridge 189:f392fc9709a3 10317 #define IWDG_SR_WVU_Pos (2U)
AnnaBridge 189:f392fc9709a3 10318 #define IWDG_SR_WVU_Msk (0x1U << IWDG_SR_WVU_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 10319 #define IWDG_SR_WVU IWDG_SR_WVU_Msk /*!< Watchdog counter window value update */
AnnaBridge 189:f392fc9709a3 10320
AnnaBridge 189:f392fc9709a3 10321 /******************* Bit definition for IWDG_KR register ********************/
AnnaBridge 189:f392fc9709a3 10322 #define IWDG_WINR_WIN_Pos (0U)
AnnaBridge 189:f392fc9709a3 10323 #define IWDG_WINR_WIN_Msk (0xFFFU << IWDG_WINR_WIN_Pos) /*!< 0x00000FFF */
AnnaBridge 189:f392fc9709a3 10324 #define IWDG_WINR_WIN IWDG_WINR_WIN_Msk /*!< Watchdog counter window value */
AnnaBridge 189:f392fc9709a3 10325
AnnaBridge 189:f392fc9709a3 10326 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 10327 /* */
AnnaBridge 189:f392fc9709a3 10328 /* Firewall */
AnnaBridge 189:f392fc9709a3 10329 /* */
AnnaBridge 189:f392fc9709a3 10330 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 10331
AnnaBridge 189:f392fc9709a3 10332 /*******Bit definition for CSSA;CSL;NVDSSA;NVDSL;VDSSA;VDSL register */
AnnaBridge 189:f392fc9709a3 10333 #define FW_CSSA_ADD_Pos (8U)
AnnaBridge 189:f392fc9709a3 10334 #define FW_CSSA_ADD_Msk (0xFFFFU << FW_CSSA_ADD_Pos) /*!< 0x00FFFF00 */
AnnaBridge 189:f392fc9709a3 10335 #define FW_CSSA_ADD FW_CSSA_ADD_Msk /*!< Code Segment Start Address */
AnnaBridge 189:f392fc9709a3 10336 #define FW_CSL_LENG_Pos (8U)
AnnaBridge 189:f392fc9709a3 10337 #define FW_CSL_LENG_Msk (0x3FFFU << FW_CSL_LENG_Pos) /*!< 0x003FFF00 */
AnnaBridge 189:f392fc9709a3 10338 #define FW_CSL_LENG FW_CSL_LENG_Msk /*!< Code Segment Length */
AnnaBridge 189:f392fc9709a3 10339 #define FW_NVDSSA_ADD_Pos (8U)
AnnaBridge 189:f392fc9709a3 10340 #define FW_NVDSSA_ADD_Msk (0xFFFFU << FW_NVDSSA_ADD_Pos) /*!< 0x00FFFF00 */
AnnaBridge 189:f392fc9709a3 10341 #define FW_NVDSSA_ADD FW_NVDSSA_ADD_Msk /*!< Non Volatile Dat Segment Start Address */
AnnaBridge 189:f392fc9709a3 10342 #define FW_NVDSL_LENG_Pos (8U)
AnnaBridge 189:f392fc9709a3 10343 #define FW_NVDSL_LENG_Msk (0x3FFFU << FW_NVDSL_LENG_Pos) /*!< 0x003FFF00 */
AnnaBridge 189:f392fc9709a3 10344 #define FW_NVDSL_LENG FW_NVDSL_LENG_Msk /*!< Non Volatile Data Segment Length */
AnnaBridge 189:f392fc9709a3 10345 #define FW_VDSSA_ADD_Pos (6U)
AnnaBridge 189:f392fc9709a3 10346 #define FW_VDSSA_ADD_Msk (0xFFFU << FW_VDSSA_ADD_Pos) /*!< 0x0003FFC0 */
AnnaBridge 189:f392fc9709a3 10347 #define FW_VDSSA_ADD FW_VDSSA_ADD_Msk /*!< Volatile Data Segment Start Address */
AnnaBridge 189:f392fc9709a3 10348 #define FW_VDSL_LENG_Pos (6U)
AnnaBridge 189:f392fc9709a3 10349 #define FW_VDSL_LENG_Msk (0xFFFU << FW_VDSL_LENG_Pos) /*!< 0x0003FFC0 */
AnnaBridge 189:f392fc9709a3 10350 #define FW_VDSL_LENG FW_VDSL_LENG_Msk /*!< Volatile Data Segment Length */
AnnaBridge 189:f392fc9709a3 10351
AnnaBridge 189:f392fc9709a3 10352 /**************************Bit definition for CR register *********************/
AnnaBridge 189:f392fc9709a3 10353 #define FW_CR_FPA_Pos (0U)
AnnaBridge 189:f392fc9709a3 10354 #define FW_CR_FPA_Msk (0x1U << FW_CR_FPA_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 10355 #define FW_CR_FPA FW_CR_FPA_Msk /*!< Firewall Pre Arm*/
AnnaBridge 189:f392fc9709a3 10356 #define FW_CR_VDS_Pos (1U)
AnnaBridge 189:f392fc9709a3 10357 #define FW_CR_VDS_Msk (0x1U << FW_CR_VDS_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 10358 #define FW_CR_VDS FW_CR_VDS_Msk /*!< Volatile Data Sharing*/
AnnaBridge 189:f392fc9709a3 10359 #define FW_CR_VDE_Pos (2U)
AnnaBridge 189:f392fc9709a3 10360 #define FW_CR_VDE_Msk (0x1U << FW_CR_VDE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 10361 #define FW_CR_VDE FW_CR_VDE_Msk /*!< Volatile Data Execution*/
AnnaBridge 189:f392fc9709a3 10362
AnnaBridge 189:f392fc9709a3 10363 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 10364 /* */
AnnaBridge 189:f392fc9709a3 10365 /* Power Control */
AnnaBridge 189:f392fc9709a3 10366 /* */
AnnaBridge 189:f392fc9709a3 10367 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 10368
AnnaBridge 189:f392fc9709a3 10369 /******************** Bit definition for PWR_CR1 register ********************/
AnnaBridge 189:f392fc9709a3 10370
AnnaBridge 189:f392fc9709a3 10371 #define PWR_CR1_LPR_Pos (14U)
AnnaBridge 189:f392fc9709a3 10372 #define PWR_CR1_LPR_Msk (0x1U << PWR_CR1_LPR_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 10373 #define PWR_CR1_LPR PWR_CR1_LPR_Msk /*!< Regulator low-power mode */
AnnaBridge 189:f392fc9709a3 10374 #define PWR_CR1_VOS_Pos (9U)
AnnaBridge 189:f392fc9709a3 10375 #define PWR_CR1_VOS_Msk (0x3U << PWR_CR1_VOS_Pos) /*!< 0x00000600 */
AnnaBridge 189:f392fc9709a3 10376 #define PWR_CR1_VOS PWR_CR1_VOS_Msk /*!< VOS[1:0] bits (Regulator voltage scaling output selection) */
AnnaBridge 189:f392fc9709a3 10377 #define PWR_CR1_VOS_0 (0x1U << PWR_CR1_VOS_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 10378 #define PWR_CR1_VOS_1 (0x2U << PWR_CR1_VOS_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 10379 #define PWR_CR1_DBP_Pos (8U)
AnnaBridge 189:f392fc9709a3 10380 #define PWR_CR1_DBP_Msk (0x1U << PWR_CR1_DBP_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 10381 #define PWR_CR1_DBP PWR_CR1_DBP_Msk /*!< Disable Back-up domain Protection */
AnnaBridge 189:f392fc9709a3 10382 #define PWR_CR1_LPMS_Pos (0U)
AnnaBridge 189:f392fc9709a3 10383 #define PWR_CR1_LPMS_Msk (0x7U << PWR_CR1_LPMS_Pos) /*!< 0x00000007 */
AnnaBridge 189:f392fc9709a3 10384 #define PWR_CR1_LPMS PWR_CR1_LPMS_Msk /*!< Low-power mode selection field */
AnnaBridge 189:f392fc9709a3 10385 #define PWR_CR1_LPMS_STOP0 (0x00000000U) /*!< Stop 0 mode */
AnnaBridge 189:f392fc9709a3 10386 #define PWR_CR1_LPMS_STOP1_Pos (0U)
AnnaBridge 189:f392fc9709a3 10387 #define PWR_CR1_LPMS_STOP1_Msk (0x1U << PWR_CR1_LPMS_STOP1_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 10388 #define PWR_CR1_LPMS_STOP1 PWR_CR1_LPMS_STOP1_Msk /*!< Stop 1 mode */
AnnaBridge 189:f392fc9709a3 10389 #define PWR_CR1_LPMS_STOP2_Pos (1U)
AnnaBridge 189:f392fc9709a3 10390 #define PWR_CR1_LPMS_STOP2_Msk (0x1U << PWR_CR1_LPMS_STOP2_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 10391 #define PWR_CR1_LPMS_STOP2 PWR_CR1_LPMS_STOP2_Msk /*!< Stop 2 mode */
AnnaBridge 189:f392fc9709a3 10392 #define PWR_CR1_LPMS_STANDBY_Pos (0U)
AnnaBridge 189:f392fc9709a3 10393 #define PWR_CR1_LPMS_STANDBY_Msk (0x3U << PWR_CR1_LPMS_STANDBY_Pos) /*!< 0x00000003 */
AnnaBridge 189:f392fc9709a3 10394 #define PWR_CR1_LPMS_STANDBY PWR_CR1_LPMS_STANDBY_Msk /*!< Stand-by mode */
AnnaBridge 189:f392fc9709a3 10395 #define PWR_CR1_LPMS_SHUTDOWN_Pos (2U)
AnnaBridge 189:f392fc9709a3 10396 #define PWR_CR1_LPMS_SHUTDOWN_Msk (0x1U << PWR_CR1_LPMS_SHUTDOWN_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 10397 #define PWR_CR1_LPMS_SHUTDOWN PWR_CR1_LPMS_SHUTDOWN_Msk /*!< Shut-down mode */
AnnaBridge 189:f392fc9709a3 10398
AnnaBridge 189:f392fc9709a3 10399
AnnaBridge 189:f392fc9709a3 10400 /******************** Bit definition for PWR_CR2 register ********************/
AnnaBridge 189:f392fc9709a3 10401 #define PWR_CR2_USV_Pos (10U)
AnnaBridge 189:f392fc9709a3 10402 #define PWR_CR2_USV_Msk (0x1U << PWR_CR2_USV_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 10403 #define PWR_CR2_USV PWR_CR2_USV_Msk /*!< VDD USB Supply Valid */
AnnaBridge 189:f392fc9709a3 10404 #define PWR_CR2_IOSV_Pos (9U)
AnnaBridge 189:f392fc9709a3 10405 #define PWR_CR2_IOSV_Msk (0x1U << PWR_CR2_IOSV_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 10406 #define PWR_CR2_IOSV PWR_CR2_IOSV_Msk /*!< VDD IO2 independent I/Os Supply Valid */
AnnaBridge 189:f392fc9709a3 10407 /*!< PVME Peripheral Voltage Monitor Enable */
AnnaBridge 189:f392fc9709a3 10408 #define PWR_CR2_PVME_Pos (4U)
AnnaBridge 189:f392fc9709a3 10409 #define PWR_CR2_PVME_Msk (0xFU << PWR_CR2_PVME_Pos) /*!< 0x000000F0 */
AnnaBridge 189:f392fc9709a3 10410 #define PWR_CR2_PVME PWR_CR2_PVME_Msk /*!< PVM bits field */
AnnaBridge 189:f392fc9709a3 10411 #define PWR_CR2_PVME4_Pos (7U)
AnnaBridge 189:f392fc9709a3 10412 #define PWR_CR2_PVME4_Msk (0x1U << PWR_CR2_PVME4_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 10413 #define PWR_CR2_PVME4 PWR_CR2_PVME4_Msk /*!< PVM 4 Enable */
AnnaBridge 189:f392fc9709a3 10414 #define PWR_CR2_PVME3_Pos (6U)
AnnaBridge 189:f392fc9709a3 10415 #define PWR_CR2_PVME3_Msk (0x1U << PWR_CR2_PVME3_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 10416 #define PWR_CR2_PVME3 PWR_CR2_PVME3_Msk /*!< PVM 3 Enable */
AnnaBridge 189:f392fc9709a3 10417 #define PWR_CR2_PVME2_Pos (5U)
AnnaBridge 189:f392fc9709a3 10418 #define PWR_CR2_PVME2_Msk (0x1U << PWR_CR2_PVME2_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 10419 #define PWR_CR2_PVME2 PWR_CR2_PVME2_Msk /*!< PVM 2 Enable */
AnnaBridge 189:f392fc9709a3 10420 #define PWR_CR2_PVME1_Pos (4U)
AnnaBridge 189:f392fc9709a3 10421 #define PWR_CR2_PVME1_Msk (0x1U << PWR_CR2_PVME1_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 10422 #define PWR_CR2_PVME1 PWR_CR2_PVME1_Msk /*!< PVM 1 Enable */
AnnaBridge 189:f392fc9709a3 10423 /*!< PVD level configuration */
AnnaBridge 189:f392fc9709a3 10424 #define PWR_CR2_PLS_Pos (1U)
AnnaBridge 189:f392fc9709a3 10425 #define PWR_CR2_PLS_Msk (0x7U << PWR_CR2_PLS_Pos) /*!< 0x0000000E */
AnnaBridge 189:f392fc9709a3 10426 #define PWR_CR2_PLS PWR_CR2_PLS_Msk /*!< PVD level selection */
AnnaBridge 189:f392fc9709a3 10427 #define PWR_CR2_PLS_LEV0 (0x00000000U) /*!< PVD level 0 */
AnnaBridge 189:f392fc9709a3 10428 #define PWR_CR2_PLS_LEV1_Pos (1U)
AnnaBridge 189:f392fc9709a3 10429 #define PWR_CR2_PLS_LEV1_Msk (0x1U << PWR_CR2_PLS_LEV1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 10430 #define PWR_CR2_PLS_LEV1 PWR_CR2_PLS_LEV1_Msk /*!< PVD level 1 */
AnnaBridge 189:f392fc9709a3 10431 #define PWR_CR2_PLS_LEV2_Pos (2U)
AnnaBridge 189:f392fc9709a3 10432 #define PWR_CR2_PLS_LEV2_Msk (0x1U << PWR_CR2_PLS_LEV2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 10433 #define PWR_CR2_PLS_LEV2 PWR_CR2_PLS_LEV2_Msk /*!< PVD level 2 */
AnnaBridge 189:f392fc9709a3 10434 #define PWR_CR2_PLS_LEV3_Pos (1U)
AnnaBridge 189:f392fc9709a3 10435 #define PWR_CR2_PLS_LEV3_Msk (0x3U << PWR_CR2_PLS_LEV3_Pos) /*!< 0x00000006 */
AnnaBridge 189:f392fc9709a3 10436 #define PWR_CR2_PLS_LEV3 PWR_CR2_PLS_LEV3_Msk /*!< PVD level 3 */
AnnaBridge 189:f392fc9709a3 10437 #define PWR_CR2_PLS_LEV4_Pos (3U)
AnnaBridge 189:f392fc9709a3 10438 #define PWR_CR2_PLS_LEV4_Msk (0x1U << PWR_CR2_PLS_LEV4_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 10439 #define PWR_CR2_PLS_LEV4 PWR_CR2_PLS_LEV4_Msk /*!< PVD level 4 */
AnnaBridge 189:f392fc9709a3 10440 #define PWR_CR2_PLS_LEV5_Pos (1U)
AnnaBridge 189:f392fc9709a3 10441 #define PWR_CR2_PLS_LEV5_Msk (0x5U << PWR_CR2_PLS_LEV5_Pos) /*!< 0x0000000A */
AnnaBridge 189:f392fc9709a3 10442 #define PWR_CR2_PLS_LEV5 PWR_CR2_PLS_LEV5_Msk /*!< PVD level 5 */
AnnaBridge 189:f392fc9709a3 10443 #define PWR_CR2_PLS_LEV6_Pos (2U)
AnnaBridge 189:f392fc9709a3 10444 #define PWR_CR2_PLS_LEV6_Msk (0x3U << PWR_CR2_PLS_LEV6_Pos) /*!< 0x0000000C */
AnnaBridge 189:f392fc9709a3 10445 #define PWR_CR2_PLS_LEV6 PWR_CR2_PLS_LEV6_Msk /*!< PVD level 6 */
AnnaBridge 189:f392fc9709a3 10446 #define PWR_CR2_PLS_LEV7_Pos (1U)
AnnaBridge 189:f392fc9709a3 10447 #define PWR_CR2_PLS_LEV7_Msk (0x7U << PWR_CR2_PLS_LEV7_Pos) /*!< 0x0000000E */
AnnaBridge 189:f392fc9709a3 10448 #define PWR_CR2_PLS_LEV7 PWR_CR2_PLS_LEV7_Msk /*!< PVD level 7 */
AnnaBridge 189:f392fc9709a3 10449 #define PWR_CR2_PVDE_Pos (0U)
AnnaBridge 189:f392fc9709a3 10450 #define PWR_CR2_PVDE_Msk (0x1U << PWR_CR2_PVDE_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 10451 #define PWR_CR2_PVDE PWR_CR2_PVDE_Msk /*!< Power Voltage Detector Enable */
AnnaBridge 189:f392fc9709a3 10452
AnnaBridge 189:f392fc9709a3 10453 /******************** Bit definition for PWR_CR3 register ********************/
AnnaBridge 189:f392fc9709a3 10454 #define PWR_CR3_EIWUL_Pos (15U)
AnnaBridge 189:f392fc9709a3 10455 #define PWR_CR3_EIWUL_Msk (0x1U << PWR_CR3_EIWUL_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 10456 #define PWR_CR3_EIWUL PWR_CR3_EIWUL_Msk /*!< Enable Internal Wake-up line */
AnnaBridge 189:f392fc9709a3 10457 #define PWR_CR3_APC_Pos (10U)
AnnaBridge 189:f392fc9709a3 10458 #define PWR_CR3_APC_Msk (0x1U << PWR_CR3_APC_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 10459 #define PWR_CR3_APC PWR_CR3_APC_Msk /*!< Apply pull-up and pull-down configuration */
AnnaBridge 189:f392fc9709a3 10460 #define PWR_CR3_RRS_Pos (8U)
AnnaBridge 189:f392fc9709a3 10461 #define PWR_CR3_RRS_Msk (0x1U << PWR_CR3_RRS_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 10462 #define PWR_CR3_RRS PWR_CR3_RRS_Msk /*!< SRAM2 Retention in Stand-by mode */
AnnaBridge 189:f392fc9709a3 10463 #define PWR_CR3_EWUP5_Pos (4U)
AnnaBridge 189:f392fc9709a3 10464 #define PWR_CR3_EWUP5_Msk (0x1U << PWR_CR3_EWUP5_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 10465 #define PWR_CR3_EWUP5 PWR_CR3_EWUP5_Msk /*!< Enable Wake-Up Pin 5 */
AnnaBridge 189:f392fc9709a3 10466 #define PWR_CR3_EWUP4_Pos (3U)
AnnaBridge 189:f392fc9709a3 10467 #define PWR_CR3_EWUP4_Msk (0x1U << PWR_CR3_EWUP4_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 10468 #define PWR_CR3_EWUP4 PWR_CR3_EWUP4_Msk /*!< Enable Wake-Up Pin 4 */
AnnaBridge 189:f392fc9709a3 10469 #define PWR_CR3_EWUP3_Pos (2U)
AnnaBridge 189:f392fc9709a3 10470 #define PWR_CR3_EWUP3_Msk (0x1U << PWR_CR3_EWUP3_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 10471 #define PWR_CR3_EWUP3 PWR_CR3_EWUP3_Msk /*!< Enable Wake-Up Pin 3 */
AnnaBridge 189:f392fc9709a3 10472 #define PWR_CR3_EWUP2_Pos (1U)
AnnaBridge 189:f392fc9709a3 10473 #define PWR_CR3_EWUP2_Msk (0x1U << PWR_CR3_EWUP2_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 10474 #define PWR_CR3_EWUP2 PWR_CR3_EWUP2_Msk /*!< Enable Wake-Up Pin 2 */
AnnaBridge 189:f392fc9709a3 10475 #define PWR_CR3_EWUP1_Pos (0U)
AnnaBridge 189:f392fc9709a3 10476 #define PWR_CR3_EWUP1_Msk (0x1U << PWR_CR3_EWUP1_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 10477 #define PWR_CR3_EWUP1 PWR_CR3_EWUP1_Msk /*!< Enable Wake-Up Pin 1 */
AnnaBridge 189:f392fc9709a3 10478 #define PWR_CR3_EWUP_Pos (0U)
AnnaBridge 189:f392fc9709a3 10479 #define PWR_CR3_EWUP_Msk (0x1FU << PWR_CR3_EWUP_Pos) /*!< 0x0000001F */
AnnaBridge 189:f392fc9709a3 10480 #define PWR_CR3_EWUP PWR_CR3_EWUP_Msk /*!< Enable Wake-Up Pins */
AnnaBridge 189:f392fc9709a3 10481
AnnaBridge 189:f392fc9709a3 10482 /* Legacy defines */
AnnaBridge 189:f392fc9709a3 10483 #define PWR_CR3_EIWF_Pos PWR_CR3_EIWUL_Pos
AnnaBridge 189:f392fc9709a3 10484 #define PWR_CR3_EIWF_Msk PWR_CR3_EIWUL_Msk
AnnaBridge 189:f392fc9709a3 10485 #define PWR_CR3_EIWF PWR_CR3_EIWUL
AnnaBridge 189:f392fc9709a3 10486
AnnaBridge 189:f392fc9709a3 10487
AnnaBridge 189:f392fc9709a3 10488 /******************** Bit definition for PWR_CR4 register ********************/
AnnaBridge 189:f392fc9709a3 10489 #define PWR_CR4_VBRS_Pos (9U)
AnnaBridge 189:f392fc9709a3 10490 #define PWR_CR4_VBRS_Msk (0x1U << PWR_CR4_VBRS_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 10491 #define PWR_CR4_VBRS PWR_CR4_VBRS_Msk /*!< VBAT Battery charging Resistor Selection */
AnnaBridge 189:f392fc9709a3 10492 #define PWR_CR4_VBE_Pos (8U)
AnnaBridge 189:f392fc9709a3 10493 #define PWR_CR4_VBE_Msk (0x1U << PWR_CR4_VBE_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 10494 #define PWR_CR4_VBE PWR_CR4_VBE_Msk /*!< VBAT Battery charging Enable */
AnnaBridge 189:f392fc9709a3 10495 #define PWR_CR4_WP5_Pos (4U)
AnnaBridge 189:f392fc9709a3 10496 #define PWR_CR4_WP5_Msk (0x1U << PWR_CR4_WP5_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 10497 #define PWR_CR4_WP5 PWR_CR4_WP5_Msk /*!< Wake-Up Pin 5 polarity */
AnnaBridge 189:f392fc9709a3 10498 #define PWR_CR4_WP4_Pos (3U)
AnnaBridge 189:f392fc9709a3 10499 #define PWR_CR4_WP4_Msk (0x1U << PWR_CR4_WP4_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 10500 #define PWR_CR4_WP4 PWR_CR4_WP4_Msk /*!< Wake-Up Pin 4 polarity */
AnnaBridge 189:f392fc9709a3 10501 #define PWR_CR4_WP3_Pos (2U)
AnnaBridge 189:f392fc9709a3 10502 #define PWR_CR4_WP3_Msk (0x1U << PWR_CR4_WP3_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 10503 #define PWR_CR4_WP3 PWR_CR4_WP3_Msk /*!< Wake-Up Pin 3 polarity */
AnnaBridge 189:f392fc9709a3 10504 #define PWR_CR4_WP2_Pos (1U)
AnnaBridge 189:f392fc9709a3 10505 #define PWR_CR4_WP2_Msk (0x1U << PWR_CR4_WP2_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 10506 #define PWR_CR4_WP2 PWR_CR4_WP2_Msk /*!< Wake-Up Pin 2 polarity */
AnnaBridge 189:f392fc9709a3 10507 #define PWR_CR4_WP1_Pos (0U)
AnnaBridge 189:f392fc9709a3 10508 #define PWR_CR4_WP1_Msk (0x1U << PWR_CR4_WP1_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 10509 #define PWR_CR4_WP1 PWR_CR4_WP1_Msk /*!< Wake-Up Pin 1 polarity */
AnnaBridge 189:f392fc9709a3 10510
AnnaBridge 189:f392fc9709a3 10511 /******************** Bit definition for PWR_SR1 register ********************/
AnnaBridge 189:f392fc9709a3 10512 #define PWR_SR1_WUFI_Pos (15U)
AnnaBridge 189:f392fc9709a3 10513 #define PWR_SR1_WUFI_Msk (0x1U << PWR_SR1_WUFI_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 10514 #define PWR_SR1_WUFI PWR_SR1_WUFI_Msk /*!< Wake-Up Flag Internal */
AnnaBridge 189:f392fc9709a3 10515 #define PWR_SR1_SBF_Pos (8U)
AnnaBridge 189:f392fc9709a3 10516 #define PWR_SR1_SBF_Msk (0x1U << PWR_SR1_SBF_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 10517 #define PWR_SR1_SBF PWR_SR1_SBF_Msk /*!< Stand-By Flag */
AnnaBridge 189:f392fc9709a3 10518 #define PWR_SR1_WUF_Pos (0U)
AnnaBridge 189:f392fc9709a3 10519 #define PWR_SR1_WUF_Msk (0x1FU << PWR_SR1_WUF_Pos) /*!< 0x0000001F */
AnnaBridge 189:f392fc9709a3 10520 #define PWR_SR1_WUF PWR_SR1_WUF_Msk /*!< Wake-up Flags */
AnnaBridge 189:f392fc9709a3 10521 #define PWR_SR1_WUF5_Pos (4U)
AnnaBridge 189:f392fc9709a3 10522 #define PWR_SR1_WUF5_Msk (0x1U << PWR_SR1_WUF5_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 10523 #define PWR_SR1_WUF5 PWR_SR1_WUF5_Msk /*!< Wake-up Flag 5 */
AnnaBridge 189:f392fc9709a3 10524 #define PWR_SR1_WUF4_Pos (3U)
AnnaBridge 189:f392fc9709a3 10525 #define PWR_SR1_WUF4_Msk (0x1U << PWR_SR1_WUF4_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 10526 #define PWR_SR1_WUF4 PWR_SR1_WUF4_Msk /*!< Wake-up Flag 4 */
AnnaBridge 189:f392fc9709a3 10527 #define PWR_SR1_WUF3_Pos (2U)
AnnaBridge 189:f392fc9709a3 10528 #define PWR_SR1_WUF3_Msk (0x1U << PWR_SR1_WUF3_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 10529 #define PWR_SR1_WUF3 PWR_SR1_WUF3_Msk /*!< Wake-up Flag 3 */
AnnaBridge 189:f392fc9709a3 10530 #define PWR_SR1_WUF2_Pos (1U)
AnnaBridge 189:f392fc9709a3 10531 #define PWR_SR1_WUF2_Msk (0x1U << PWR_SR1_WUF2_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 10532 #define PWR_SR1_WUF2 PWR_SR1_WUF2_Msk /*!< Wake-up Flag 2 */
AnnaBridge 189:f392fc9709a3 10533 #define PWR_SR1_WUF1_Pos (0U)
AnnaBridge 189:f392fc9709a3 10534 #define PWR_SR1_WUF1_Msk (0x1U << PWR_SR1_WUF1_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 10535 #define PWR_SR1_WUF1 PWR_SR1_WUF1_Msk /*!< Wake-up Flag 1 */
AnnaBridge 189:f392fc9709a3 10536
AnnaBridge 189:f392fc9709a3 10537 /******************** Bit definition for PWR_SR2 register ********************/
AnnaBridge 189:f392fc9709a3 10538 #define PWR_SR2_PVMO4_Pos (15U)
AnnaBridge 189:f392fc9709a3 10539 #define PWR_SR2_PVMO4_Msk (0x1U << PWR_SR2_PVMO4_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 10540 #define PWR_SR2_PVMO4 PWR_SR2_PVMO4_Msk /*!< Peripheral Voltage Monitoring Output 4 */
AnnaBridge 189:f392fc9709a3 10541 #define PWR_SR2_PVMO3_Pos (14U)
AnnaBridge 189:f392fc9709a3 10542 #define PWR_SR2_PVMO3_Msk (0x1U << PWR_SR2_PVMO3_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 10543 #define PWR_SR2_PVMO3 PWR_SR2_PVMO3_Msk /*!< Peripheral Voltage Monitoring Output 3 */
AnnaBridge 189:f392fc9709a3 10544 #define PWR_SR2_PVMO2_Pos (13U)
AnnaBridge 189:f392fc9709a3 10545 #define PWR_SR2_PVMO2_Msk (0x1U << PWR_SR2_PVMO2_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 10546 #define PWR_SR2_PVMO2 PWR_SR2_PVMO2_Msk /*!< Peripheral Voltage Monitoring Output 2 */
AnnaBridge 189:f392fc9709a3 10547 #define PWR_SR2_PVMO1_Pos (12U)
AnnaBridge 189:f392fc9709a3 10548 #define PWR_SR2_PVMO1_Msk (0x1U << PWR_SR2_PVMO1_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 10549 #define PWR_SR2_PVMO1 PWR_SR2_PVMO1_Msk /*!< Peripheral Voltage Monitoring Output 1 */
AnnaBridge 189:f392fc9709a3 10550 #define PWR_SR2_PVDO_Pos (11U)
AnnaBridge 189:f392fc9709a3 10551 #define PWR_SR2_PVDO_Msk (0x1U << PWR_SR2_PVDO_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 10552 #define PWR_SR2_PVDO PWR_SR2_PVDO_Msk /*!< Power Voltage Detector Output */
AnnaBridge 189:f392fc9709a3 10553 #define PWR_SR2_VOSF_Pos (10U)
AnnaBridge 189:f392fc9709a3 10554 #define PWR_SR2_VOSF_Msk (0x1U << PWR_SR2_VOSF_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 10555 #define PWR_SR2_VOSF PWR_SR2_VOSF_Msk /*!< Voltage Scaling Flag */
AnnaBridge 189:f392fc9709a3 10556 #define PWR_SR2_REGLPF_Pos (9U)
AnnaBridge 189:f392fc9709a3 10557 #define PWR_SR2_REGLPF_Msk (0x1U << PWR_SR2_REGLPF_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 10558 #define PWR_SR2_REGLPF PWR_SR2_REGLPF_Msk /*!< Low-power Regulator Flag */
AnnaBridge 189:f392fc9709a3 10559 #define PWR_SR2_REGLPS_Pos (8U)
AnnaBridge 189:f392fc9709a3 10560 #define PWR_SR2_REGLPS_Msk (0x1U << PWR_SR2_REGLPS_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 10561 #define PWR_SR2_REGLPS PWR_SR2_REGLPS_Msk /*!< Low-power Regulator Started */
AnnaBridge 189:f392fc9709a3 10562
AnnaBridge 189:f392fc9709a3 10563 /******************** Bit definition for PWR_SCR register ********************/
AnnaBridge 189:f392fc9709a3 10564 #define PWR_SCR_CSBF_Pos (8U)
AnnaBridge 189:f392fc9709a3 10565 #define PWR_SCR_CSBF_Msk (0x1U << PWR_SCR_CSBF_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 10566 #define PWR_SCR_CSBF PWR_SCR_CSBF_Msk /*!< Clear Stand-By Flag */
AnnaBridge 189:f392fc9709a3 10567 #define PWR_SCR_CWUF_Pos (0U)
AnnaBridge 189:f392fc9709a3 10568 #define PWR_SCR_CWUF_Msk (0x1FU << PWR_SCR_CWUF_Pos) /*!< 0x0000001F */
AnnaBridge 189:f392fc9709a3 10569 #define PWR_SCR_CWUF PWR_SCR_CWUF_Msk /*!< Clear Wake-up Flags */
AnnaBridge 189:f392fc9709a3 10570 #define PWR_SCR_CWUF5_Pos (4U)
AnnaBridge 189:f392fc9709a3 10571 #define PWR_SCR_CWUF5_Msk (0x1U << PWR_SCR_CWUF5_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 10572 #define PWR_SCR_CWUF5 PWR_SCR_CWUF5_Msk /*!< Clear Wake-up Flag 5 */
AnnaBridge 189:f392fc9709a3 10573 #define PWR_SCR_CWUF4_Pos (3U)
AnnaBridge 189:f392fc9709a3 10574 #define PWR_SCR_CWUF4_Msk (0x1U << PWR_SCR_CWUF4_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 10575 #define PWR_SCR_CWUF4 PWR_SCR_CWUF4_Msk /*!< Clear Wake-up Flag 4 */
AnnaBridge 189:f392fc9709a3 10576 #define PWR_SCR_CWUF3_Pos (2U)
AnnaBridge 189:f392fc9709a3 10577 #define PWR_SCR_CWUF3_Msk (0x1U << PWR_SCR_CWUF3_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 10578 #define PWR_SCR_CWUF3 PWR_SCR_CWUF3_Msk /*!< Clear Wake-up Flag 3 */
AnnaBridge 189:f392fc9709a3 10579 #define PWR_SCR_CWUF2_Pos (1U)
AnnaBridge 189:f392fc9709a3 10580 #define PWR_SCR_CWUF2_Msk (0x1U << PWR_SCR_CWUF2_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 10581 #define PWR_SCR_CWUF2 PWR_SCR_CWUF2_Msk /*!< Clear Wake-up Flag 2 */
AnnaBridge 189:f392fc9709a3 10582 #define PWR_SCR_CWUF1_Pos (0U)
AnnaBridge 189:f392fc9709a3 10583 #define PWR_SCR_CWUF1_Msk (0x1U << PWR_SCR_CWUF1_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 10584 #define PWR_SCR_CWUF1 PWR_SCR_CWUF1_Msk /*!< Clear Wake-up Flag 1 */
AnnaBridge 189:f392fc9709a3 10585
AnnaBridge 189:f392fc9709a3 10586 /******************** Bit definition for PWR_PUCRA register ********************/
AnnaBridge 189:f392fc9709a3 10587 #define PWR_PUCRA_PA15_Pos (15U)
AnnaBridge 189:f392fc9709a3 10588 #define PWR_PUCRA_PA15_Msk (0x1U << PWR_PUCRA_PA15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 10589 #define PWR_PUCRA_PA15 PWR_PUCRA_PA15_Msk /*!< Port PA15 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10590 #define PWR_PUCRA_PA13_Pos (13U)
AnnaBridge 189:f392fc9709a3 10591 #define PWR_PUCRA_PA13_Msk (0x1U << PWR_PUCRA_PA13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 10592 #define PWR_PUCRA_PA13 PWR_PUCRA_PA13_Msk /*!< Port PA13 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10593 #define PWR_PUCRA_PA12_Pos (12U)
AnnaBridge 189:f392fc9709a3 10594 #define PWR_PUCRA_PA12_Msk (0x1U << PWR_PUCRA_PA12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 10595 #define PWR_PUCRA_PA12 PWR_PUCRA_PA12_Msk /*!< Port PA12 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10596 #define PWR_PUCRA_PA11_Pos (11U)
AnnaBridge 189:f392fc9709a3 10597 #define PWR_PUCRA_PA11_Msk (0x1U << PWR_PUCRA_PA11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 10598 #define PWR_PUCRA_PA11 PWR_PUCRA_PA11_Msk /*!< Port PA11 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10599 #define PWR_PUCRA_PA10_Pos (10U)
AnnaBridge 189:f392fc9709a3 10600 #define PWR_PUCRA_PA10_Msk (0x1U << PWR_PUCRA_PA10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 10601 #define PWR_PUCRA_PA10 PWR_PUCRA_PA10_Msk /*!< Port PA10 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10602 #define PWR_PUCRA_PA9_Pos (9U)
AnnaBridge 189:f392fc9709a3 10603 #define PWR_PUCRA_PA9_Msk (0x1U << PWR_PUCRA_PA9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 10604 #define PWR_PUCRA_PA9 PWR_PUCRA_PA9_Msk /*!< Port PA9 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10605 #define PWR_PUCRA_PA8_Pos (8U)
AnnaBridge 189:f392fc9709a3 10606 #define PWR_PUCRA_PA8_Msk (0x1U << PWR_PUCRA_PA8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 10607 #define PWR_PUCRA_PA8 PWR_PUCRA_PA8_Msk /*!< Port PA8 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10608 #define PWR_PUCRA_PA7_Pos (7U)
AnnaBridge 189:f392fc9709a3 10609 #define PWR_PUCRA_PA7_Msk (0x1U << PWR_PUCRA_PA7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 10610 #define PWR_PUCRA_PA7 PWR_PUCRA_PA7_Msk /*!< Port PA7 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10611 #define PWR_PUCRA_PA6_Pos (6U)
AnnaBridge 189:f392fc9709a3 10612 #define PWR_PUCRA_PA6_Msk (0x1U << PWR_PUCRA_PA6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 10613 #define PWR_PUCRA_PA6 PWR_PUCRA_PA6_Msk /*!< Port PA6 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10614 #define PWR_PUCRA_PA5_Pos (5U)
AnnaBridge 189:f392fc9709a3 10615 #define PWR_PUCRA_PA5_Msk (0x1U << PWR_PUCRA_PA5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 10616 #define PWR_PUCRA_PA5 PWR_PUCRA_PA5_Msk /*!< Port PA5 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10617 #define PWR_PUCRA_PA4_Pos (4U)
AnnaBridge 189:f392fc9709a3 10618 #define PWR_PUCRA_PA4_Msk (0x1U << PWR_PUCRA_PA4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 10619 #define PWR_PUCRA_PA4 PWR_PUCRA_PA4_Msk /*!< Port PA4 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10620 #define PWR_PUCRA_PA3_Pos (3U)
AnnaBridge 189:f392fc9709a3 10621 #define PWR_PUCRA_PA3_Msk (0x1U << PWR_PUCRA_PA3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 10622 #define PWR_PUCRA_PA3 PWR_PUCRA_PA3_Msk /*!< Port PA3 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10623 #define PWR_PUCRA_PA2_Pos (2U)
AnnaBridge 189:f392fc9709a3 10624 #define PWR_PUCRA_PA2_Msk (0x1U << PWR_PUCRA_PA2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 10625 #define PWR_PUCRA_PA2 PWR_PUCRA_PA2_Msk /*!< Port PA2 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10626 #define PWR_PUCRA_PA1_Pos (1U)
AnnaBridge 189:f392fc9709a3 10627 #define PWR_PUCRA_PA1_Msk (0x1U << PWR_PUCRA_PA1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 10628 #define PWR_PUCRA_PA1 PWR_PUCRA_PA1_Msk /*!< Port PA1 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10629 #define PWR_PUCRA_PA0_Pos (0U)
AnnaBridge 189:f392fc9709a3 10630 #define PWR_PUCRA_PA0_Msk (0x1U << PWR_PUCRA_PA0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 10631 #define PWR_PUCRA_PA0 PWR_PUCRA_PA0_Msk /*!< Port PA0 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10632
AnnaBridge 189:f392fc9709a3 10633 /******************** Bit definition for PWR_PDCRA register ********************/
AnnaBridge 189:f392fc9709a3 10634 #define PWR_PDCRA_PA14_Pos (14U)
AnnaBridge 189:f392fc9709a3 10635 #define PWR_PDCRA_PA14_Msk (0x1U << PWR_PDCRA_PA14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 10636 #define PWR_PDCRA_PA14 PWR_PDCRA_PA14_Msk /*!< Port PA14 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10637 #define PWR_PDCRA_PA12_Pos (12U)
AnnaBridge 189:f392fc9709a3 10638 #define PWR_PDCRA_PA12_Msk (0x1U << PWR_PDCRA_PA12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 10639 #define PWR_PDCRA_PA12 PWR_PDCRA_PA12_Msk /*!< Port PA12 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10640 #define PWR_PDCRA_PA11_Pos (11U)
AnnaBridge 189:f392fc9709a3 10641 #define PWR_PDCRA_PA11_Msk (0x1U << PWR_PDCRA_PA11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 10642 #define PWR_PDCRA_PA11 PWR_PDCRA_PA11_Msk /*!< Port PA11 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10643 #define PWR_PDCRA_PA10_Pos (10U)
AnnaBridge 189:f392fc9709a3 10644 #define PWR_PDCRA_PA10_Msk (0x1U << PWR_PDCRA_PA10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 10645 #define PWR_PDCRA_PA10 PWR_PDCRA_PA10_Msk /*!< Port PA10 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10646 #define PWR_PDCRA_PA9_Pos (9U)
AnnaBridge 189:f392fc9709a3 10647 #define PWR_PDCRA_PA9_Msk (0x1U << PWR_PDCRA_PA9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 10648 #define PWR_PDCRA_PA9 PWR_PDCRA_PA9_Msk /*!< Port PA9 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10649 #define PWR_PDCRA_PA8_Pos (8U)
AnnaBridge 189:f392fc9709a3 10650 #define PWR_PDCRA_PA8_Msk (0x1U << PWR_PDCRA_PA8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 10651 #define PWR_PDCRA_PA8 PWR_PDCRA_PA8_Msk /*!< Port PA8 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10652 #define PWR_PDCRA_PA7_Pos (7U)
AnnaBridge 189:f392fc9709a3 10653 #define PWR_PDCRA_PA7_Msk (0x1U << PWR_PDCRA_PA7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 10654 #define PWR_PDCRA_PA7 PWR_PDCRA_PA7_Msk /*!< Port PA7 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10655 #define PWR_PDCRA_PA6_Pos (6U)
AnnaBridge 189:f392fc9709a3 10656 #define PWR_PDCRA_PA6_Msk (0x1U << PWR_PDCRA_PA6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 10657 #define PWR_PDCRA_PA6 PWR_PDCRA_PA6_Msk /*!< Port PA6 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10658 #define PWR_PDCRA_PA5_Pos (5U)
AnnaBridge 189:f392fc9709a3 10659 #define PWR_PDCRA_PA5_Msk (0x1U << PWR_PDCRA_PA5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 10660 #define PWR_PDCRA_PA5 PWR_PDCRA_PA5_Msk /*!< Port PA5 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10661 #define PWR_PDCRA_PA4_Pos (4U)
AnnaBridge 189:f392fc9709a3 10662 #define PWR_PDCRA_PA4_Msk (0x1U << PWR_PDCRA_PA4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 10663 #define PWR_PDCRA_PA4 PWR_PDCRA_PA4_Msk /*!< Port PA4 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10664 #define PWR_PDCRA_PA3_Pos (3U)
AnnaBridge 189:f392fc9709a3 10665 #define PWR_PDCRA_PA3_Msk (0x1U << PWR_PDCRA_PA3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 10666 #define PWR_PDCRA_PA3 PWR_PDCRA_PA3_Msk /*!< Port PA3 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10667 #define PWR_PDCRA_PA2_Pos (2U)
AnnaBridge 189:f392fc9709a3 10668 #define PWR_PDCRA_PA2_Msk (0x1U << PWR_PDCRA_PA2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 10669 #define PWR_PDCRA_PA2 PWR_PDCRA_PA2_Msk /*!< Port PA2 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10670 #define PWR_PDCRA_PA1_Pos (1U)
AnnaBridge 189:f392fc9709a3 10671 #define PWR_PDCRA_PA1_Msk (0x1U << PWR_PDCRA_PA1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 10672 #define PWR_PDCRA_PA1 PWR_PDCRA_PA1_Msk /*!< Port PA1 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10673 #define PWR_PDCRA_PA0_Pos (0U)
AnnaBridge 189:f392fc9709a3 10674 #define PWR_PDCRA_PA0_Msk (0x1U << PWR_PDCRA_PA0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 10675 #define PWR_PDCRA_PA0 PWR_PDCRA_PA0_Msk /*!< Port PA0 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10676
AnnaBridge 189:f392fc9709a3 10677 /******************** Bit definition for PWR_PUCRB register ********************/
AnnaBridge 189:f392fc9709a3 10678 #define PWR_PUCRB_PB15_Pos (15U)
AnnaBridge 189:f392fc9709a3 10679 #define PWR_PUCRB_PB15_Msk (0x1U << PWR_PUCRB_PB15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 10680 #define PWR_PUCRB_PB15 PWR_PUCRB_PB15_Msk /*!< Port PB15 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10681 #define PWR_PUCRB_PB14_Pos (14U)
AnnaBridge 189:f392fc9709a3 10682 #define PWR_PUCRB_PB14_Msk (0x1U << PWR_PUCRB_PB14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 10683 #define PWR_PUCRB_PB14 PWR_PUCRB_PB14_Msk /*!< Port PB14 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10684 #define PWR_PUCRB_PB13_Pos (13U)
AnnaBridge 189:f392fc9709a3 10685 #define PWR_PUCRB_PB13_Msk (0x1U << PWR_PUCRB_PB13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 10686 #define PWR_PUCRB_PB13 PWR_PUCRB_PB13_Msk /*!< Port PB13 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10687 #define PWR_PUCRB_PB12_Pos (12U)
AnnaBridge 189:f392fc9709a3 10688 #define PWR_PUCRB_PB12_Msk (0x1U << PWR_PUCRB_PB12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 10689 #define PWR_PUCRB_PB12 PWR_PUCRB_PB12_Msk /*!< Port PB12 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10690 #define PWR_PUCRB_PB11_Pos (11U)
AnnaBridge 189:f392fc9709a3 10691 #define PWR_PUCRB_PB11_Msk (0x1U << PWR_PUCRB_PB11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 10692 #define PWR_PUCRB_PB11 PWR_PUCRB_PB11_Msk /*!< Port PB11 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10693 #define PWR_PUCRB_PB10_Pos (10U)
AnnaBridge 189:f392fc9709a3 10694 #define PWR_PUCRB_PB10_Msk (0x1U << PWR_PUCRB_PB10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 10695 #define PWR_PUCRB_PB10 PWR_PUCRB_PB10_Msk /*!< Port PB10 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10696 #define PWR_PUCRB_PB9_Pos (9U)
AnnaBridge 189:f392fc9709a3 10697 #define PWR_PUCRB_PB9_Msk (0x1U << PWR_PUCRB_PB9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 10698 #define PWR_PUCRB_PB9 PWR_PUCRB_PB9_Msk /*!< Port PB9 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10699 #define PWR_PUCRB_PB8_Pos (8U)
AnnaBridge 189:f392fc9709a3 10700 #define PWR_PUCRB_PB8_Msk (0x1U << PWR_PUCRB_PB8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 10701 #define PWR_PUCRB_PB8 PWR_PUCRB_PB8_Msk /*!< Port PB8 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10702 #define PWR_PUCRB_PB7_Pos (7U)
AnnaBridge 189:f392fc9709a3 10703 #define PWR_PUCRB_PB7_Msk (0x1U << PWR_PUCRB_PB7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 10704 #define PWR_PUCRB_PB7 PWR_PUCRB_PB7_Msk /*!< Port PB7 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10705 #define PWR_PUCRB_PB6_Pos (6U)
AnnaBridge 189:f392fc9709a3 10706 #define PWR_PUCRB_PB6_Msk (0x1U << PWR_PUCRB_PB6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 10707 #define PWR_PUCRB_PB6 PWR_PUCRB_PB6_Msk /*!< Port PB6 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10708 #define PWR_PUCRB_PB5_Pos (5U)
AnnaBridge 189:f392fc9709a3 10709 #define PWR_PUCRB_PB5_Msk (0x1U << PWR_PUCRB_PB5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 10710 #define PWR_PUCRB_PB5 PWR_PUCRB_PB5_Msk /*!< Port PB5 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10711 #define PWR_PUCRB_PB4_Pos (4U)
AnnaBridge 189:f392fc9709a3 10712 #define PWR_PUCRB_PB4_Msk (0x1U << PWR_PUCRB_PB4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 10713 #define PWR_PUCRB_PB4 PWR_PUCRB_PB4_Msk /*!< Port PB4 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10714 #define PWR_PUCRB_PB3_Pos (3U)
AnnaBridge 189:f392fc9709a3 10715 #define PWR_PUCRB_PB3_Msk (0x1U << PWR_PUCRB_PB3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 10716 #define PWR_PUCRB_PB3 PWR_PUCRB_PB3_Msk /*!< Port PB3 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10717 #define PWR_PUCRB_PB2_Pos (2U)
AnnaBridge 189:f392fc9709a3 10718 #define PWR_PUCRB_PB2_Msk (0x1U << PWR_PUCRB_PB2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 10719 #define PWR_PUCRB_PB2 PWR_PUCRB_PB2_Msk /*!< Port PB2 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10720 #define PWR_PUCRB_PB1_Pos (1U)
AnnaBridge 189:f392fc9709a3 10721 #define PWR_PUCRB_PB1_Msk (0x1U << PWR_PUCRB_PB1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 10722 #define PWR_PUCRB_PB1 PWR_PUCRB_PB1_Msk /*!< Port PB1 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10723 #define PWR_PUCRB_PB0_Pos (0U)
AnnaBridge 189:f392fc9709a3 10724 #define PWR_PUCRB_PB0_Msk (0x1U << PWR_PUCRB_PB0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 10725 #define PWR_PUCRB_PB0 PWR_PUCRB_PB0_Msk /*!< Port PB0 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10726
AnnaBridge 189:f392fc9709a3 10727 /******************** Bit definition for PWR_PDCRB register ********************/
AnnaBridge 189:f392fc9709a3 10728 #define PWR_PDCRB_PB15_Pos (15U)
AnnaBridge 189:f392fc9709a3 10729 #define PWR_PDCRB_PB15_Msk (0x1U << PWR_PDCRB_PB15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 10730 #define PWR_PDCRB_PB15 PWR_PDCRB_PB15_Msk /*!< Port PB15 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10731 #define PWR_PDCRB_PB14_Pos (14U)
AnnaBridge 189:f392fc9709a3 10732 #define PWR_PDCRB_PB14_Msk (0x1U << PWR_PDCRB_PB14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 10733 #define PWR_PDCRB_PB14 PWR_PDCRB_PB14_Msk /*!< Port PB14 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10734 #define PWR_PDCRB_PB13_Pos (13U)
AnnaBridge 189:f392fc9709a3 10735 #define PWR_PDCRB_PB13_Msk (0x1U << PWR_PDCRB_PB13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 10736 #define PWR_PDCRB_PB13 PWR_PDCRB_PB13_Msk /*!< Port PB13 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10737 #define PWR_PDCRB_PB12_Pos (12U)
AnnaBridge 189:f392fc9709a3 10738 #define PWR_PDCRB_PB12_Msk (0x1U << PWR_PDCRB_PB12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 10739 #define PWR_PDCRB_PB12 PWR_PDCRB_PB12_Msk /*!< Port PB12 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10740 #define PWR_PDCRB_PB11_Pos (11U)
AnnaBridge 189:f392fc9709a3 10741 #define PWR_PDCRB_PB11_Msk (0x1U << PWR_PDCRB_PB11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 10742 #define PWR_PDCRB_PB11 PWR_PDCRB_PB11_Msk /*!< Port PB11 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10743 #define PWR_PDCRB_PB10_Pos (10U)
AnnaBridge 189:f392fc9709a3 10744 #define PWR_PDCRB_PB10_Msk (0x1U << PWR_PDCRB_PB10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 10745 #define PWR_PDCRB_PB10 PWR_PDCRB_PB10_Msk /*!< Port PB10 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10746 #define PWR_PDCRB_PB9_Pos (9U)
AnnaBridge 189:f392fc9709a3 10747 #define PWR_PDCRB_PB9_Msk (0x1U << PWR_PDCRB_PB9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 10748 #define PWR_PDCRB_PB9 PWR_PDCRB_PB9_Msk /*!< Port PB9 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10749 #define PWR_PDCRB_PB8_Pos (8U)
AnnaBridge 189:f392fc9709a3 10750 #define PWR_PDCRB_PB8_Msk (0x1U << PWR_PDCRB_PB8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 10751 #define PWR_PDCRB_PB8 PWR_PDCRB_PB8_Msk /*!< Port PB8 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10752 #define PWR_PDCRB_PB7_Pos (7U)
AnnaBridge 189:f392fc9709a3 10753 #define PWR_PDCRB_PB7_Msk (0x1U << PWR_PDCRB_PB7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 10754 #define PWR_PDCRB_PB7 PWR_PDCRB_PB7_Msk /*!< Port PB7 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10755 #define PWR_PDCRB_PB6_Pos (6U)
AnnaBridge 189:f392fc9709a3 10756 #define PWR_PDCRB_PB6_Msk (0x1U << PWR_PDCRB_PB6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 10757 #define PWR_PDCRB_PB6 PWR_PDCRB_PB6_Msk /*!< Port PB6 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10758 #define PWR_PDCRB_PB5_Pos (5U)
AnnaBridge 189:f392fc9709a3 10759 #define PWR_PDCRB_PB5_Msk (0x1U << PWR_PDCRB_PB5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 10760 #define PWR_PDCRB_PB5 PWR_PDCRB_PB5_Msk /*!< Port PB5 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10761 #define PWR_PDCRB_PB3_Pos (3U)
AnnaBridge 189:f392fc9709a3 10762 #define PWR_PDCRB_PB3_Msk (0x1U << PWR_PDCRB_PB3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 10763 #define PWR_PDCRB_PB3 PWR_PDCRB_PB3_Msk /*!< Port PB3 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10764 #define PWR_PDCRB_PB2_Pos (2U)
AnnaBridge 189:f392fc9709a3 10765 #define PWR_PDCRB_PB2_Msk (0x1U << PWR_PDCRB_PB2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 10766 #define PWR_PDCRB_PB2 PWR_PDCRB_PB2_Msk /*!< Port PB2 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10767 #define PWR_PDCRB_PB1_Pos (1U)
AnnaBridge 189:f392fc9709a3 10768 #define PWR_PDCRB_PB1_Msk (0x1U << PWR_PDCRB_PB1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 10769 #define PWR_PDCRB_PB1 PWR_PDCRB_PB1_Msk /*!< Port PB1 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10770 #define PWR_PDCRB_PB0_Pos (0U)
AnnaBridge 189:f392fc9709a3 10771 #define PWR_PDCRB_PB0_Msk (0x1U << PWR_PDCRB_PB0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 10772 #define PWR_PDCRB_PB0 PWR_PDCRB_PB0_Msk /*!< Port PB0 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10773
AnnaBridge 189:f392fc9709a3 10774 /******************** Bit definition for PWR_PUCRC register ********************/
AnnaBridge 189:f392fc9709a3 10775 #define PWR_PUCRC_PC15_Pos (15U)
AnnaBridge 189:f392fc9709a3 10776 #define PWR_PUCRC_PC15_Msk (0x1U << PWR_PUCRC_PC15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 10777 #define PWR_PUCRC_PC15 PWR_PUCRC_PC15_Msk /*!< Port PC15 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10778 #define PWR_PUCRC_PC14_Pos (14U)
AnnaBridge 189:f392fc9709a3 10779 #define PWR_PUCRC_PC14_Msk (0x1U << PWR_PUCRC_PC14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 10780 #define PWR_PUCRC_PC14 PWR_PUCRC_PC14_Msk /*!< Port PC14 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10781 #define PWR_PUCRC_PC13_Pos (13U)
AnnaBridge 189:f392fc9709a3 10782 #define PWR_PUCRC_PC13_Msk (0x1U << PWR_PUCRC_PC13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 10783 #define PWR_PUCRC_PC13 PWR_PUCRC_PC13_Msk /*!< Port PC13 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10784 #define PWR_PUCRC_PC12_Pos (12U)
AnnaBridge 189:f392fc9709a3 10785 #define PWR_PUCRC_PC12_Msk (0x1U << PWR_PUCRC_PC12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 10786 #define PWR_PUCRC_PC12 PWR_PUCRC_PC12_Msk /*!< Port PC12 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10787 #define PWR_PUCRC_PC11_Pos (11U)
AnnaBridge 189:f392fc9709a3 10788 #define PWR_PUCRC_PC11_Msk (0x1U << PWR_PUCRC_PC11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 10789 #define PWR_PUCRC_PC11 PWR_PUCRC_PC11_Msk /*!< Port PC11 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10790 #define PWR_PUCRC_PC10_Pos (10U)
AnnaBridge 189:f392fc9709a3 10791 #define PWR_PUCRC_PC10_Msk (0x1U << PWR_PUCRC_PC10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 10792 #define PWR_PUCRC_PC10 PWR_PUCRC_PC10_Msk /*!< Port PC10 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10793 #define PWR_PUCRC_PC9_Pos (9U)
AnnaBridge 189:f392fc9709a3 10794 #define PWR_PUCRC_PC9_Msk (0x1U << PWR_PUCRC_PC9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 10795 #define PWR_PUCRC_PC9 PWR_PUCRC_PC9_Msk /*!< Port PC9 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10796 #define PWR_PUCRC_PC8_Pos (8U)
AnnaBridge 189:f392fc9709a3 10797 #define PWR_PUCRC_PC8_Msk (0x1U << PWR_PUCRC_PC8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 10798 #define PWR_PUCRC_PC8 PWR_PUCRC_PC8_Msk /*!< Port PC8 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10799 #define PWR_PUCRC_PC7_Pos (7U)
AnnaBridge 189:f392fc9709a3 10800 #define PWR_PUCRC_PC7_Msk (0x1U << PWR_PUCRC_PC7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 10801 #define PWR_PUCRC_PC7 PWR_PUCRC_PC7_Msk /*!< Port PC7 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10802 #define PWR_PUCRC_PC6_Pos (6U)
AnnaBridge 189:f392fc9709a3 10803 #define PWR_PUCRC_PC6_Msk (0x1U << PWR_PUCRC_PC6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 10804 #define PWR_PUCRC_PC6 PWR_PUCRC_PC6_Msk /*!< Port PC6 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10805 #define PWR_PUCRC_PC5_Pos (5U)
AnnaBridge 189:f392fc9709a3 10806 #define PWR_PUCRC_PC5_Msk (0x1U << PWR_PUCRC_PC5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 10807 #define PWR_PUCRC_PC5 PWR_PUCRC_PC5_Msk /*!< Port PC5 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10808 #define PWR_PUCRC_PC4_Pos (4U)
AnnaBridge 189:f392fc9709a3 10809 #define PWR_PUCRC_PC4_Msk (0x1U << PWR_PUCRC_PC4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 10810 #define PWR_PUCRC_PC4 PWR_PUCRC_PC4_Msk /*!< Port PC4 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10811 #define PWR_PUCRC_PC3_Pos (3U)
AnnaBridge 189:f392fc9709a3 10812 #define PWR_PUCRC_PC3_Msk (0x1U << PWR_PUCRC_PC3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 10813 #define PWR_PUCRC_PC3 PWR_PUCRC_PC3_Msk /*!< Port PC3 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10814 #define PWR_PUCRC_PC2_Pos (2U)
AnnaBridge 189:f392fc9709a3 10815 #define PWR_PUCRC_PC2_Msk (0x1U << PWR_PUCRC_PC2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 10816 #define PWR_PUCRC_PC2 PWR_PUCRC_PC2_Msk /*!< Port PC2 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10817 #define PWR_PUCRC_PC1_Pos (1U)
AnnaBridge 189:f392fc9709a3 10818 #define PWR_PUCRC_PC1_Msk (0x1U << PWR_PUCRC_PC1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 10819 #define PWR_PUCRC_PC1 PWR_PUCRC_PC1_Msk /*!< Port PC1 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10820 #define PWR_PUCRC_PC0_Pos (0U)
AnnaBridge 189:f392fc9709a3 10821 #define PWR_PUCRC_PC0_Msk (0x1U << PWR_PUCRC_PC0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 10822 #define PWR_PUCRC_PC0 PWR_PUCRC_PC0_Msk /*!< Port PC0 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10823
AnnaBridge 189:f392fc9709a3 10824 /******************** Bit definition for PWR_PDCRC register ********************/
AnnaBridge 189:f392fc9709a3 10825 #define PWR_PDCRC_PC15_Pos (15U)
AnnaBridge 189:f392fc9709a3 10826 #define PWR_PDCRC_PC15_Msk (0x1U << PWR_PDCRC_PC15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 10827 #define PWR_PDCRC_PC15 PWR_PDCRC_PC15_Msk /*!< Port PC15 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10828 #define PWR_PDCRC_PC14_Pos (14U)
AnnaBridge 189:f392fc9709a3 10829 #define PWR_PDCRC_PC14_Msk (0x1U << PWR_PDCRC_PC14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 10830 #define PWR_PDCRC_PC14 PWR_PDCRC_PC14_Msk /*!< Port PC14 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10831 #define PWR_PDCRC_PC13_Pos (13U)
AnnaBridge 189:f392fc9709a3 10832 #define PWR_PDCRC_PC13_Msk (0x1U << PWR_PDCRC_PC13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 10833 #define PWR_PDCRC_PC13 PWR_PDCRC_PC13_Msk /*!< Port PC13 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10834 #define PWR_PDCRC_PC12_Pos (12U)
AnnaBridge 189:f392fc9709a3 10835 #define PWR_PDCRC_PC12_Msk (0x1U << PWR_PDCRC_PC12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 10836 #define PWR_PDCRC_PC12 PWR_PDCRC_PC12_Msk /*!< Port PC12 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10837 #define PWR_PDCRC_PC11_Pos (11U)
AnnaBridge 189:f392fc9709a3 10838 #define PWR_PDCRC_PC11_Msk (0x1U << PWR_PDCRC_PC11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 10839 #define PWR_PDCRC_PC11 PWR_PDCRC_PC11_Msk /*!< Port PC11 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10840 #define PWR_PDCRC_PC10_Pos (10U)
AnnaBridge 189:f392fc9709a3 10841 #define PWR_PDCRC_PC10_Msk (0x1U << PWR_PDCRC_PC10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 10842 #define PWR_PDCRC_PC10 PWR_PDCRC_PC10_Msk /*!< Port PC10 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10843 #define PWR_PDCRC_PC9_Pos (9U)
AnnaBridge 189:f392fc9709a3 10844 #define PWR_PDCRC_PC9_Msk (0x1U << PWR_PDCRC_PC9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 10845 #define PWR_PDCRC_PC9 PWR_PDCRC_PC9_Msk /*!< Port PC9 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10846 #define PWR_PDCRC_PC8_Pos (8U)
AnnaBridge 189:f392fc9709a3 10847 #define PWR_PDCRC_PC8_Msk (0x1U << PWR_PDCRC_PC8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 10848 #define PWR_PDCRC_PC8 PWR_PDCRC_PC8_Msk /*!< Port PC8 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10849 #define PWR_PDCRC_PC7_Pos (7U)
AnnaBridge 189:f392fc9709a3 10850 #define PWR_PDCRC_PC7_Msk (0x1U << PWR_PDCRC_PC7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 10851 #define PWR_PDCRC_PC7 PWR_PDCRC_PC7_Msk /*!< Port PC7 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10852 #define PWR_PDCRC_PC6_Pos (6U)
AnnaBridge 189:f392fc9709a3 10853 #define PWR_PDCRC_PC6_Msk (0x1U << PWR_PDCRC_PC6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 10854 #define PWR_PDCRC_PC6 PWR_PDCRC_PC6_Msk /*!< Port PC6 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10855 #define PWR_PDCRC_PC5_Pos (5U)
AnnaBridge 189:f392fc9709a3 10856 #define PWR_PDCRC_PC5_Msk (0x1U << PWR_PDCRC_PC5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 10857 #define PWR_PDCRC_PC5 PWR_PDCRC_PC5_Msk /*!< Port PC5 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10858 #define PWR_PDCRC_PC4_Pos (4U)
AnnaBridge 189:f392fc9709a3 10859 #define PWR_PDCRC_PC4_Msk (0x1U << PWR_PDCRC_PC4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 10860 #define PWR_PDCRC_PC4 PWR_PDCRC_PC4_Msk /*!< Port PC4 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10861 #define PWR_PDCRC_PC3_Pos (3U)
AnnaBridge 189:f392fc9709a3 10862 #define PWR_PDCRC_PC3_Msk (0x1U << PWR_PDCRC_PC3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 10863 #define PWR_PDCRC_PC3 PWR_PDCRC_PC3_Msk /*!< Port PC3 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10864 #define PWR_PDCRC_PC2_Pos (2U)
AnnaBridge 189:f392fc9709a3 10865 #define PWR_PDCRC_PC2_Msk (0x1U << PWR_PDCRC_PC2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 10866 #define PWR_PDCRC_PC2 PWR_PDCRC_PC2_Msk /*!< Port PC2 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10867 #define PWR_PDCRC_PC1_Pos (1U)
AnnaBridge 189:f392fc9709a3 10868 #define PWR_PDCRC_PC1_Msk (0x1U << PWR_PDCRC_PC1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 10869 #define PWR_PDCRC_PC1 PWR_PDCRC_PC1_Msk /*!< Port PC1 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10870 #define PWR_PDCRC_PC0_Pos (0U)
AnnaBridge 189:f392fc9709a3 10871 #define PWR_PDCRC_PC0_Msk (0x1U << PWR_PDCRC_PC0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 10872 #define PWR_PDCRC_PC0 PWR_PDCRC_PC0_Msk /*!< Port PC0 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10873
AnnaBridge 189:f392fc9709a3 10874 /******************** Bit definition for PWR_PUCRD register ********************/
AnnaBridge 189:f392fc9709a3 10875 #define PWR_PUCRD_PD15_Pos (15U)
AnnaBridge 189:f392fc9709a3 10876 #define PWR_PUCRD_PD15_Msk (0x1U << PWR_PUCRD_PD15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 10877 #define PWR_PUCRD_PD15 PWR_PUCRD_PD15_Msk /*!< Port PD15 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10878 #define PWR_PUCRD_PD14_Pos (14U)
AnnaBridge 189:f392fc9709a3 10879 #define PWR_PUCRD_PD14_Msk (0x1U << PWR_PUCRD_PD14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 10880 #define PWR_PUCRD_PD14 PWR_PUCRD_PD14_Msk /*!< Port PD14 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10881 #define PWR_PUCRD_PD13_Pos (13U)
AnnaBridge 189:f392fc9709a3 10882 #define PWR_PUCRD_PD13_Msk (0x1U << PWR_PUCRD_PD13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 10883 #define PWR_PUCRD_PD13 PWR_PUCRD_PD13_Msk /*!< Port PD13 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10884 #define PWR_PUCRD_PD12_Pos (12U)
AnnaBridge 189:f392fc9709a3 10885 #define PWR_PUCRD_PD12_Msk (0x1U << PWR_PUCRD_PD12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 10886 #define PWR_PUCRD_PD12 PWR_PUCRD_PD12_Msk /*!< Port PD12 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10887 #define PWR_PUCRD_PD11_Pos (11U)
AnnaBridge 189:f392fc9709a3 10888 #define PWR_PUCRD_PD11_Msk (0x1U << PWR_PUCRD_PD11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 10889 #define PWR_PUCRD_PD11 PWR_PUCRD_PD11_Msk /*!< Port PD11 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10890 #define PWR_PUCRD_PD10_Pos (10U)
AnnaBridge 189:f392fc9709a3 10891 #define PWR_PUCRD_PD10_Msk (0x1U << PWR_PUCRD_PD10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 10892 #define PWR_PUCRD_PD10 PWR_PUCRD_PD10_Msk /*!< Port PD10 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10893 #define PWR_PUCRD_PD9_Pos (9U)
AnnaBridge 189:f392fc9709a3 10894 #define PWR_PUCRD_PD9_Msk (0x1U << PWR_PUCRD_PD9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 10895 #define PWR_PUCRD_PD9 PWR_PUCRD_PD9_Msk /*!< Port PD9 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10896 #define PWR_PUCRD_PD8_Pos (8U)
AnnaBridge 189:f392fc9709a3 10897 #define PWR_PUCRD_PD8_Msk (0x1U << PWR_PUCRD_PD8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 10898 #define PWR_PUCRD_PD8 PWR_PUCRD_PD8_Msk /*!< Port PD8 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10899 #define PWR_PUCRD_PD7_Pos (7U)
AnnaBridge 189:f392fc9709a3 10900 #define PWR_PUCRD_PD7_Msk (0x1U << PWR_PUCRD_PD7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 10901 #define PWR_PUCRD_PD7 PWR_PUCRD_PD7_Msk /*!< Port PD7 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10902 #define PWR_PUCRD_PD6_Pos (6U)
AnnaBridge 189:f392fc9709a3 10903 #define PWR_PUCRD_PD6_Msk (0x1U << PWR_PUCRD_PD6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 10904 #define PWR_PUCRD_PD6 PWR_PUCRD_PD6_Msk /*!< Port PD6 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10905 #define PWR_PUCRD_PD5_Pos (5U)
AnnaBridge 189:f392fc9709a3 10906 #define PWR_PUCRD_PD5_Msk (0x1U << PWR_PUCRD_PD5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 10907 #define PWR_PUCRD_PD5 PWR_PUCRD_PD5_Msk /*!< Port PD5 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10908 #define PWR_PUCRD_PD4_Pos (4U)
AnnaBridge 189:f392fc9709a3 10909 #define PWR_PUCRD_PD4_Msk (0x1U << PWR_PUCRD_PD4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 10910 #define PWR_PUCRD_PD4 PWR_PUCRD_PD4_Msk /*!< Port PD4 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10911 #define PWR_PUCRD_PD3_Pos (3U)
AnnaBridge 189:f392fc9709a3 10912 #define PWR_PUCRD_PD3_Msk (0x1U << PWR_PUCRD_PD3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 10913 #define PWR_PUCRD_PD3 PWR_PUCRD_PD3_Msk /*!< Port PD3 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10914 #define PWR_PUCRD_PD2_Pos (2U)
AnnaBridge 189:f392fc9709a3 10915 #define PWR_PUCRD_PD2_Msk (0x1U << PWR_PUCRD_PD2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 10916 #define PWR_PUCRD_PD2 PWR_PUCRD_PD2_Msk /*!< Port PD2 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10917 #define PWR_PUCRD_PD1_Pos (1U)
AnnaBridge 189:f392fc9709a3 10918 #define PWR_PUCRD_PD1_Msk (0x1U << PWR_PUCRD_PD1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 10919 #define PWR_PUCRD_PD1 PWR_PUCRD_PD1_Msk /*!< Port PD1 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10920 #define PWR_PUCRD_PD0_Pos (0U)
AnnaBridge 189:f392fc9709a3 10921 #define PWR_PUCRD_PD0_Msk (0x1U << PWR_PUCRD_PD0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 10922 #define PWR_PUCRD_PD0 PWR_PUCRD_PD0_Msk /*!< Port PD0 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10923
AnnaBridge 189:f392fc9709a3 10924 /******************** Bit definition for PWR_PDCRD register ********************/
AnnaBridge 189:f392fc9709a3 10925 #define PWR_PDCRD_PD15_Pos (15U)
AnnaBridge 189:f392fc9709a3 10926 #define PWR_PDCRD_PD15_Msk (0x1U << PWR_PDCRD_PD15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 10927 #define PWR_PDCRD_PD15 PWR_PDCRD_PD15_Msk /*!< Port PD15 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10928 #define PWR_PDCRD_PD14_Pos (14U)
AnnaBridge 189:f392fc9709a3 10929 #define PWR_PDCRD_PD14_Msk (0x1U << PWR_PDCRD_PD14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 10930 #define PWR_PDCRD_PD14 PWR_PDCRD_PD14_Msk /*!< Port PD14 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10931 #define PWR_PDCRD_PD13_Pos (13U)
AnnaBridge 189:f392fc9709a3 10932 #define PWR_PDCRD_PD13_Msk (0x1U << PWR_PDCRD_PD13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 10933 #define PWR_PDCRD_PD13 PWR_PDCRD_PD13_Msk /*!< Port PD13 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10934 #define PWR_PDCRD_PD12_Pos (12U)
AnnaBridge 189:f392fc9709a3 10935 #define PWR_PDCRD_PD12_Msk (0x1U << PWR_PDCRD_PD12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 10936 #define PWR_PDCRD_PD12 PWR_PDCRD_PD12_Msk /*!< Port PD12 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10937 #define PWR_PDCRD_PD11_Pos (11U)
AnnaBridge 189:f392fc9709a3 10938 #define PWR_PDCRD_PD11_Msk (0x1U << PWR_PDCRD_PD11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 10939 #define PWR_PDCRD_PD11 PWR_PDCRD_PD11_Msk /*!< Port PD11 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10940 #define PWR_PDCRD_PD10_Pos (10U)
AnnaBridge 189:f392fc9709a3 10941 #define PWR_PDCRD_PD10_Msk (0x1U << PWR_PDCRD_PD10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 10942 #define PWR_PDCRD_PD10 PWR_PDCRD_PD10_Msk /*!< Port PD10 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10943 #define PWR_PDCRD_PD9_Pos (9U)
AnnaBridge 189:f392fc9709a3 10944 #define PWR_PDCRD_PD9_Msk (0x1U << PWR_PDCRD_PD9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 10945 #define PWR_PDCRD_PD9 PWR_PDCRD_PD9_Msk /*!< Port PD9 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10946 #define PWR_PDCRD_PD8_Pos (8U)
AnnaBridge 189:f392fc9709a3 10947 #define PWR_PDCRD_PD8_Msk (0x1U << PWR_PDCRD_PD8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 10948 #define PWR_PDCRD_PD8 PWR_PDCRD_PD8_Msk /*!< Port PD8 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10949 #define PWR_PDCRD_PD7_Pos (7U)
AnnaBridge 189:f392fc9709a3 10950 #define PWR_PDCRD_PD7_Msk (0x1U << PWR_PDCRD_PD7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 10951 #define PWR_PDCRD_PD7 PWR_PDCRD_PD7_Msk /*!< Port PD7 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10952 #define PWR_PDCRD_PD6_Pos (6U)
AnnaBridge 189:f392fc9709a3 10953 #define PWR_PDCRD_PD6_Msk (0x1U << PWR_PDCRD_PD6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 10954 #define PWR_PDCRD_PD6 PWR_PDCRD_PD6_Msk /*!< Port PD6 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10955 #define PWR_PDCRD_PD5_Pos (5U)
AnnaBridge 189:f392fc9709a3 10956 #define PWR_PDCRD_PD5_Msk (0x1U << PWR_PDCRD_PD5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 10957 #define PWR_PDCRD_PD5 PWR_PDCRD_PD5_Msk /*!< Port PD5 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10958 #define PWR_PDCRD_PD4_Pos (4U)
AnnaBridge 189:f392fc9709a3 10959 #define PWR_PDCRD_PD4_Msk (0x1U << PWR_PDCRD_PD4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 10960 #define PWR_PDCRD_PD4 PWR_PDCRD_PD4_Msk /*!< Port PD4 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10961 #define PWR_PDCRD_PD3_Pos (3U)
AnnaBridge 189:f392fc9709a3 10962 #define PWR_PDCRD_PD3_Msk (0x1U << PWR_PDCRD_PD3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 10963 #define PWR_PDCRD_PD3 PWR_PDCRD_PD3_Msk /*!< Port PD3 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10964 #define PWR_PDCRD_PD2_Pos (2U)
AnnaBridge 189:f392fc9709a3 10965 #define PWR_PDCRD_PD2_Msk (0x1U << PWR_PDCRD_PD2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 10966 #define PWR_PDCRD_PD2 PWR_PDCRD_PD2_Msk /*!< Port PD2 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10967 #define PWR_PDCRD_PD1_Pos (1U)
AnnaBridge 189:f392fc9709a3 10968 #define PWR_PDCRD_PD1_Msk (0x1U << PWR_PDCRD_PD1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 10969 #define PWR_PDCRD_PD1 PWR_PDCRD_PD1_Msk /*!< Port PD1 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10970 #define PWR_PDCRD_PD0_Pos (0U)
AnnaBridge 189:f392fc9709a3 10971 #define PWR_PDCRD_PD0_Msk (0x1U << PWR_PDCRD_PD0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 10972 #define PWR_PDCRD_PD0 PWR_PDCRD_PD0_Msk /*!< Port PD0 Pull-Down set */
AnnaBridge 189:f392fc9709a3 10973
AnnaBridge 189:f392fc9709a3 10974 /******************** Bit definition for PWR_PUCRE register ********************/
AnnaBridge 189:f392fc9709a3 10975 #define PWR_PUCRE_PE15_Pos (15U)
AnnaBridge 189:f392fc9709a3 10976 #define PWR_PUCRE_PE15_Msk (0x1U << PWR_PUCRE_PE15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 10977 #define PWR_PUCRE_PE15 PWR_PUCRE_PE15_Msk /*!< Port PE15 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10978 #define PWR_PUCRE_PE14_Pos (14U)
AnnaBridge 189:f392fc9709a3 10979 #define PWR_PUCRE_PE14_Msk (0x1U << PWR_PUCRE_PE14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 10980 #define PWR_PUCRE_PE14 PWR_PUCRE_PE14_Msk /*!< Port PE14 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10981 #define PWR_PUCRE_PE13_Pos (13U)
AnnaBridge 189:f392fc9709a3 10982 #define PWR_PUCRE_PE13_Msk (0x1U << PWR_PUCRE_PE13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 10983 #define PWR_PUCRE_PE13 PWR_PUCRE_PE13_Msk /*!< Port PE13 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10984 #define PWR_PUCRE_PE12_Pos (12U)
AnnaBridge 189:f392fc9709a3 10985 #define PWR_PUCRE_PE12_Msk (0x1U << PWR_PUCRE_PE12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 10986 #define PWR_PUCRE_PE12 PWR_PUCRE_PE12_Msk /*!< Port PE12 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10987 #define PWR_PUCRE_PE11_Pos (11U)
AnnaBridge 189:f392fc9709a3 10988 #define PWR_PUCRE_PE11_Msk (0x1U << PWR_PUCRE_PE11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 10989 #define PWR_PUCRE_PE11 PWR_PUCRE_PE11_Msk /*!< Port PE11 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10990 #define PWR_PUCRE_PE10_Pos (10U)
AnnaBridge 189:f392fc9709a3 10991 #define PWR_PUCRE_PE10_Msk (0x1U << PWR_PUCRE_PE10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 10992 #define PWR_PUCRE_PE10 PWR_PUCRE_PE10_Msk /*!< Port PE10 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10993 #define PWR_PUCRE_PE9_Pos (9U)
AnnaBridge 189:f392fc9709a3 10994 #define PWR_PUCRE_PE9_Msk (0x1U << PWR_PUCRE_PE9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 10995 #define PWR_PUCRE_PE9 PWR_PUCRE_PE9_Msk /*!< Port PE9 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10996 #define PWR_PUCRE_PE8_Pos (8U)
AnnaBridge 189:f392fc9709a3 10997 #define PWR_PUCRE_PE8_Msk (0x1U << PWR_PUCRE_PE8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 10998 #define PWR_PUCRE_PE8 PWR_PUCRE_PE8_Msk /*!< Port PE8 Pull-Up set */
AnnaBridge 189:f392fc9709a3 10999 #define PWR_PUCRE_PE7_Pos (7U)
AnnaBridge 189:f392fc9709a3 11000 #define PWR_PUCRE_PE7_Msk (0x1U << PWR_PUCRE_PE7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 11001 #define PWR_PUCRE_PE7 PWR_PUCRE_PE7_Msk /*!< Port PE7 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11002 #define PWR_PUCRE_PE6_Pos (6U)
AnnaBridge 189:f392fc9709a3 11003 #define PWR_PUCRE_PE6_Msk (0x1U << PWR_PUCRE_PE6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 11004 #define PWR_PUCRE_PE6 PWR_PUCRE_PE6_Msk /*!< Port PE6 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11005 #define PWR_PUCRE_PE5_Pos (5U)
AnnaBridge 189:f392fc9709a3 11006 #define PWR_PUCRE_PE5_Msk (0x1U << PWR_PUCRE_PE5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 11007 #define PWR_PUCRE_PE5 PWR_PUCRE_PE5_Msk /*!< Port PE5 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11008 #define PWR_PUCRE_PE4_Pos (4U)
AnnaBridge 189:f392fc9709a3 11009 #define PWR_PUCRE_PE4_Msk (0x1U << PWR_PUCRE_PE4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 11010 #define PWR_PUCRE_PE4 PWR_PUCRE_PE4_Msk /*!< Port PE4 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11011 #define PWR_PUCRE_PE3_Pos (3U)
AnnaBridge 189:f392fc9709a3 11012 #define PWR_PUCRE_PE3_Msk (0x1U << PWR_PUCRE_PE3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 11013 #define PWR_PUCRE_PE3 PWR_PUCRE_PE3_Msk /*!< Port PE3 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11014 #define PWR_PUCRE_PE2_Pos (2U)
AnnaBridge 189:f392fc9709a3 11015 #define PWR_PUCRE_PE2_Msk (0x1U << PWR_PUCRE_PE2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 11016 #define PWR_PUCRE_PE2 PWR_PUCRE_PE2_Msk /*!< Port PE2 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11017 #define PWR_PUCRE_PE1_Pos (1U)
AnnaBridge 189:f392fc9709a3 11018 #define PWR_PUCRE_PE1_Msk (0x1U << PWR_PUCRE_PE1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 11019 #define PWR_PUCRE_PE1 PWR_PUCRE_PE1_Msk /*!< Port PE1 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11020 #define PWR_PUCRE_PE0_Pos (0U)
AnnaBridge 189:f392fc9709a3 11021 #define PWR_PUCRE_PE0_Msk (0x1U << PWR_PUCRE_PE0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 11022 #define PWR_PUCRE_PE0 PWR_PUCRE_PE0_Msk /*!< Port PE0 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11023
AnnaBridge 189:f392fc9709a3 11024 /******************** Bit definition for PWR_PDCRE register ********************/
AnnaBridge 189:f392fc9709a3 11025 #define PWR_PDCRE_PE15_Pos (15U)
AnnaBridge 189:f392fc9709a3 11026 #define PWR_PDCRE_PE15_Msk (0x1U << PWR_PDCRE_PE15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 11027 #define PWR_PDCRE_PE15 PWR_PDCRE_PE15_Msk /*!< Port PE15 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11028 #define PWR_PDCRE_PE14_Pos (14U)
AnnaBridge 189:f392fc9709a3 11029 #define PWR_PDCRE_PE14_Msk (0x1U << PWR_PDCRE_PE14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 11030 #define PWR_PDCRE_PE14 PWR_PDCRE_PE14_Msk /*!< Port PE14 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11031 #define PWR_PDCRE_PE13_Pos (13U)
AnnaBridge 189:f392fc9709a3 11032 #define PWR_PDCRE_PE13_Msk (0x1U << PWR_PDCRE_PE13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 11033 #define PWR_PDCRE_PE13 PWR_PDCRE_PE13_Msk /*!< Port PE13 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11034 #define PWR_PDCRE_PE12_Pos (12U)
AnnaBridge 189:f392fc9709a3 11035 #define PWR_PDCRE_PE12_Msk (0x1U << PWR_PDCRE_PE12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 11036 #define PWR_PDCRE_PE12 PWR_PDCRE_PE12_Msk /*!< Port PE12 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11037 #define PWR_PDCRE_PE11_Pos (11U)
AnnaBridge 189:f392fc9709a3 11038 #define PWR_PDCRE_PE11_Msk (0x1U << PWR_PDCRE_PE11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 11039 #define PWR_PDCRE_PE11 PWR_PDCRE_PE11_Msk /*!< Port PE11 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11040 #define PWR_PDCRE_PE10_Pos (10U)
AnnaBridge 189:f392fc9709a3 11041 #define PWR_PDCRE_PE10_Msk (0x1U << PWR_PDCRE_PE10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 11042 #define PWR_PDCRE_PE10 PWR_PDCRE_PE10_Msk /*!< Port PE10 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11043 #define PWR_PDCRE_PE9_Pos (9U)
AnnaBridge 189:f392fc9709a3 11044 #define PWR_PDCRE_PE9_Msk (0x1U << PWR_PDCRE_PE9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 11045 #define PWR_PDCRE_PE9 PWR_PDCRE_PE9_Msk /*!< Port PE9 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11046 #define PWR_PDCRE_PE8_Pos (8U)
AnnaBridge 189:f392fc9709a3 11047 #define PWR_PDCRE_PE8_Msk (0x1U << PWR_PDCRE_PE8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 11048 #define PWR_PDCRE_PE8 PWR_PDCRE_PE8_Msk /*!< Port PE8 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11049 #define PWR_PDCRE_PE7_Pos (7U)
AnnaBridge 189:f392fc9709a3 11050 #define PWR_PDCRE_PE7_Msk (0x1U << PWR_PDCRE_PE7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 11051 #define PWR_PDCRE_PE7 PWR_PDCRE_PE7_Msk /*!< Port PE7 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11052 #define PWR_PDCRE_PE6_Pos (6U)
AnnaBridge 189:f392fc9709a3 11053 #define PWR_PDCRE_PE6_Msk (0x1U << PWR_PDCRE_PE6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 11054 #define PWR_PDCRE_PE6 PWR_PDCRE_PE6_Msk /*!< Port PE6 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11055 #define PWR_PDCRE_PE5_Pos (5U)
AnnaBridge 189:f392fc9709a3 11056 #define PWR_PDCRE_PE5_Msk (0x1U << PWR_PDCRE_PE5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 11057 #define PWR_PDCRE_PE5 PWR_PDCRE_PE5_Msk /*!< Port PE5 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11058 #define PWR_PDCRE_PE4_Pos (4U)
AnnaBridge 189:f392fc9709a3 11059 #define PWR_PDCRE_PE4_Msk (0x1U << PWR_PDCRE_PE4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 11060 #define PWR_PDCRE_PE4 PWR_PDCRE_PE4_Msk /*!< Port PE4 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11061 #define PWR_PDCRE_PE3_Pos (3U)
AnnaBridge 189:f392fc9709a3 11062 #define PWR_PDCRE_PE3_Msk (0x1U << PWR_PDCRE_PE3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 11063 #define PWR_PDCRE_PE3 PWR_PDCRE_PE3_Msk /*!< Port PE3 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11064 #define PWR_PDCRE_PE2_Pos (2U)
AnnaBridge 189:f392fc9709a3 11065 #define PWR_PDCRE_PE2_Msk (0x1U << PWR_PDCRE_PE2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 11066 #define PWR_PDCRE_PE2 PWR_PDCRE_PE2_Msk /*!< Port PE2 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11067 #define PWR_PDCRE_PE1_Pos (1U)
AnnaBridge 189:f392fc9709a3 11068 #define PWR_PDCRE_PE1_Msk (0x1U << PWR_PDCRE_PE1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 11069 #define PWR_PDCRE_PE1 PWR_PDCRE_PE1_Msk /*!< Port PE1 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11070 #define PWR_PDCRE_PE0_Pos (0U)
AnnaBridge 189:f392fc9709a3 11071 #define PWR_PDCRE_PE0_Msk (0x1U << PWR_PDCRE_PE0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 11072 #define PWR_PDCRE_PE0 PWR_PDCRE_PE0_Msk /*!< Port PE0 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11073
AnnaBridge 189:f392fc9709a3 11074 /******************** Bit definition for PWR_PUCRF register ********************/
AnnaBridge 189:f392fc9709a3 11075 #define PWR_PUCRF_PF15_Pos (15U)
AnnaBridge 189:f392fc9709a3 11076 #define PWR_PUCRF_PF15_Msk (0x1U << PWR_PUCRF_PF15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 11077 #define PWR_PUCRF_PF15 PWR_PUCRF_PF15_Msk /*!< Port PF15 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11078 #define PWR_PUCRF_PF14_Pos (14U)
AnnaBridge 189:f392fc9709a3 11079 #define PWR_PUCRF_PF14_Msk (0x1U << PWR_PUCRF_PF14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 11080 #define PWR_PUCRF_PF14 PWR_PUCRF_PF14_Msk /*!< Port PF14 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11081 #define PWR_PUCRF_PF13_Pos (13U)
AnnaBridge 189:f392fc9709a3 11082 #define PWR_PUCRF_PF13_Msk (0x1U << PWR_PUCRF_PF13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 11083 #define PWR_PUCRF_PF13 PWR_PUCRF_PF13_Msk /*!< Port PF13 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11084 #define PWR_PUCRF_PF12_Pos (12U)
AnnaBridge 189:f392fc9709a3 11085 #define PWR_PUCRF_PF12_Msk (0x1U << PWR_PUCRF_PF12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 11086 #define PWR_PUCRF_PF12 PWR_PUCRF_PF12_Msk /*!< Port PF12 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11087 #define PWR_PUCRF_PF11_Pos (11U)
AnnaBridge 189:f392fc9709a3 11088 #define PWR_PUCRF_PF11_Msk (0x1U << PWR_PUCRF_PF11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 11089 #define PWR_PUCRF_PF11 PWR_PUCRF_PF11_Msk /*!< Port PF11 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11090 #define PWR_PUCRF_PF10_Pos (10U)
AnnaBridge 189:f392fc9709a3 11091 #define PWR_PUCRF_PF10_Msk (0x1U << PWR_PUCRF_PF10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 11092 #define PWR_PUCRF_PF10 PWR_PUCRF_PF10_Msk /*!< Port PF10 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11093 #define PWR_PUCRF_PF9_Pos (9U)
AnnaBridge 189:f392fc9709a3 11094 #define PWR_PUCRF_PF9_Msk (0x1U << PWR_PUCRF_PF9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 11095 #define PWR_PUCRF_PF9 PWR_PUCRF_PF9_Msk /*!< Port PF9 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11096 #define PWR_PUCRF_PF8_Pos (8U)
AnnaBridge 189:f392fc9709a3 11097 #define PWR_PUCRF_PF8_Msk (0x1U << PWR_PUCRF_PF8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 11098 #define PWR_PUCRF_PF8 PWR_PUCRF_PF8_Msk /*!< Port PF8 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11099 #define PWR_PUCRF_PF7_Pos (7U)
AnnaBridge 189:f392fc9709a3 11100 #define PWR_PUCRF_PF7_Msk (0x1U << PWR_PUCRF_PF7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 11101 #define PWR_PUCRF_PF7 PWR_PUCRF_PF7_Msk /*!< Port PF7 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11102 #define PWR_PUCRF_PF6_Pos (6U)
AnnaBridge 189:f392fc9709a3 11103 #define PWR_PUCRF_PF6_Msk (0x1U << PWR_PUCRF_PF6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 11104 #define PWR_PUCRF_PF6 PWR_PUCRF_PF6_Msk /*!< Port PF6 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11105 #define PWR_PUCRF_PF5_Pos (5U)
AnnaBridge 189:f392fc9709a3 11106 #define PWR_PUCRF_PF5_Msk (0x1U << PWR_PUCRF_PF5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 11107 #define PWR_PUCRF_PF5 PWR_PUCRF_PF5_Msk /*!< Port PF5 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11108 #define PWR_PUCRF_PF4_Pos (4U)
AnnaBridge 189:f392fc9709a3 11109 #define PWR_PUCRF_PF4_Msk (0x1U << PWR_PUCRF_PF4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 11110 #define PWR_PUCRF_PF4 PWR_PUCRF_PF4_Msk /*!< Port PF4 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11111 #define PWR_PUCRF_PF3_Pos (3U)
AnnaBridge 189:f392fc9709a3 11112 #define PWR_PUCRF_PF3_Msk (0x1U << PWR_PUCRF_PF3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 11113 #define PWR_PUCRF_PF3 PWR_PUCRF_PF3_Msk /*!< Port PF3 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11114 #define PWR_PUCRF_PF2_Pos (2U)
AnnaBridge 189:f392fc9709a3 11115 #define PWR_PUCRF_PF2_Msk (0x1U << PWR_PUCRF_PF2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 11116 #define PWR_PUCRF_PF2 PWR_PUCRF_PF2_Msk /*!< Port PF2 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11117 #define PWR_PUCRF_PF1_Pos (1U)
AnnaBridge 189:f392fc9709a3 11118 #define PWR_PUCRF_PF1_Msk (0x1U << PWR_PUCRF_PF1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 11119 #define PWR_PUCRF_PF1 PWR_PUCRF_PF1_Msk /*!< Port PF1 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11120 #define PWR_PUCRF_PF0_Pos (0U)
AnnaBridge 189:f392fc9709a3 11121 #define PWR_PUCRF_PF0_Msk (0x1U << PWR_PUCRF_PF0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 11122 #define PWR_PUCRF_PF0 PWR_PUCRF_PF0_Msk /*!< Port PF0 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11123
AnnaBridge 189:f392fc9709a3 11124 /******************** Bit definition for PWR_PDCRF register ********************/
AnnaBridge 189:f392fc9709a3 11125 #define PWR_PDCRF_PF15_Pos (15U)
AnnaBridge 189:f392fc9709a3 11126 #define PWR_PDCRF_PF15_Msk (0x1U << PWR_PDCRF_PF15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 11127 #define PWR_PDCRF_PF15 PWR_PDCRF_PF15_Msk /*!< Port PF15 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11128 #define PWR_PDCRF_PF14_Pos (14U)
AnnaBridge 189:f392fc9709a3 11129 #define PWR_PDCRF_PF14_Msk (0x1U << PWR_PDCRF_PF14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 11130 #define PWR_PDCRF_PF14 PWR_PDCRF_PF14_Msk /*!< Port PF14 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11131 #define PWR_PDCRF_PF13_Pos (13U)
AnnaBridge 189:f392fc9709a3 11132 #define PWR_PDCRF_PF13_Msk (0x1U << PWR_PDCRF_PF13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 11133 #define PWR_PDCRF_PF13 PWR_PDCRF_PF13_Msk /*!< Port PF13 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11134 #define PWR_PDCRF_PF12_Pos (12U)
AnnaBridge 189:f392fc9709a3 11135 #define PWR_PDCRF_PF12_Msk (0x1U << PWR_PDCRF_PF12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 11136 #define PWR_PDCRF_PF12 PWR_PDCRF_PF12_Msk /*!< Port PF12 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11137 #define PWR_PDCRF_PF11_Pos (11U)
AnnaBridge 189:f392fc9709a3 11138 #define PWR_PDCRF_PF11_Msk (0x1U << PWR_PDCRF_PF11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 11139 #define PWR_PDCRF_PF11 PWR_PDCRF_PF11_Msk /*!< Port PF11 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11140 #define PWR_PDCRF_PF10_Pos (10U)
AnnaBridge 189:f392fc9709a3 11141 #define PWR_PDCRF_PF10_Msk (0x1U << PWR_PDCRF_PF10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 11142 #define PWR_PDCRF_PF10 PWR_PDCRF_PF10_Msk /*!< Port PF10 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11143 #define PWR_PDCRF_PF9_Pos (9U)
AnnaBridge 189:f392fc9709a3 11144 #define PWR_PDCRF_PF9_Msk (0x1U << PWR_PDCRF_PF9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 11145 #define PWR_PDCRF_PF9 PWR_PDCRF_PF9_Msk /*!< Port PF9 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11146 #define PWR_PDCRF_PF8_Pos (8U)
AnnaBridge 189:f392fc9709a3 11147 #define PWR_PDCRF_PF8_Msk (0x1U << PWR_PDCRF_PF8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 11148 #define PWR_PDCRF_PF8 PWR_PDCRF_PF8_Msk /*!< Port PF8 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11149 #define PWR_PDCRF_PF7_Pos (7U)
AnnaBridge 189:f392fc9709a3 11150 #define PWR_PDCRF_PF7_Msk (0x1U << PWR_PDCRF_PF7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 11151 #define PWR_PDCRF_PF7 PWR_PDCRF_PF7_Msk /*!< Port PF7 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11152 #define PWR_PDCRF_PF6_Pos (6U)
AnnaBridge 189:f392fc9709a3 11153 #define PWR_PDCRF_PF6_Msk (0x1U << PWR_PDCRF_PF6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 11154 #define PWR_PDCRF_PF6 PWR_PDCRF_PF6_Msk /*!< Port PF6 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11155 #define PWR_PDCRF_PF5_Pos (5U)
AnnaBridge 189:f392fc9709a3 11156 #define PWR_PDCRF_PF5_Msk (0x1U << PWR_PDCRF_PF5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 11157 #define PWR_PDCRF_PF5 PWR_PDCRF_PF5_Msk /*!< Port PF5 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11158 #define PWR_PDCRF_PF4_Pos (4U)
AnnaBridge 189:f392fc9709a3 11159 #define PWR_PDCRF_PF4_Msk (0x1U << PWR_PDCRF_PF4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 11160 #define PWR_PDCRF_PF4 PWR_PDCRF_PF4_Msk /*!< Port PF4 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11161 #define PWR_PDCRF_PF3_Pos (3U)
AnnaBridge 189:f392fc9709a3 11162 #define PWR_PDCRF_PF3_Msk (0x1U << PWR_PDCRF_PF3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 11163 #define PWR_PDCRF_PF3 PWR_PDCRF_PF3_Msk /*!< Port PF3 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11164 #define PWR_PDCRF_PF2_Pos (2U)
AnnaBridge 189:f392fc9709a3 11165 #define PWR_PDCRF_PF2_Msk (0x1U << PWR_PDCRF_PF2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 11166 #define PWR_PDCRF_PF2 PWR_PDCRF_PF2_Msk /*!< Port PF2 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11167 #define PWR_PDCRF_PF1_Pos (1U)
AnnaBridge 189:f392fc9709a3 11168 #define PWR_PDCRF_PF1_Msk (0x1U << PWR_PDCRF_PF1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 11169 #define PWR_PDCRF_PF1 PWR_PDCRF_PF1_Msk /*!< Port PF1 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11170 #define PWR_PDCRF_PF0_Pos (0U)
AnnaBridge 189:f392fc9709a3 11171 #define PWR_PDCRF_PF0_Msk (0x1U << PWR_PDCRF_PF0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 11172 #define PWR_PDCRF_PF0 PWR_PDCRF_PF0_Msk /*!< Port PF0 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11173
AnnaBridge 189:f392fc9709a3 11174 /******************** Bit definition for PWR_PUCRG register ********************/
AnnaBridge 189:f392fc9709a3 11175 #define PWR_PUCRG_PG15_Pos (15U)
AnnaBridge 189:f392fc9709a3 11176 #define PWR_PUCRG_PG15_Msk (0x1U << PWR_PUCRG_PG15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 11177 #define PWR_PUCRG_PG15 PWR_PUCRG_PG15_Msk /*!< Port PG15 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11178 #define PWR_PUCRG_PG14_Pos (14U)
AnnaBridge 189:f392fc9709a3 11179 #define PWR_PUCRG_PG14_Msk (0x1U << PWR_PUCRG_PG14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 11180 #define PWR_PUCRG_PG14 PWR_PUCRG_PG14_Msk /*!< Port PG14 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11181 #define PWR_PUCRG_PG13_Pos (13U)
AnnaBridge 189:f392fc9709a3 11182 #define PWR_PUCRG_PG13_Msk (0x1U << PWR_PUCRG_PG13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 11183 #define PWR_PUCRG_PG13 PWR_PUCRG_PG13_Msk /*!< Port PG13 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11184 #define PWR_PUCRG_PG12_Pos (12U)
AnnaBridge 189:f392fc9709a3 11185 #define PWR_PUCRG_PG12_Msk (0x1U << PWR_PUCRG_PG12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 11186 #define PWR_PUCRG_PG12 PWR_PUCRG_PG12_Msk /*!< Port PG12 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11187 #define PWR_PUCRG_PG11_Pos (11U)
AnnaBridge 189:f392fc9709a3 11188 #define PWR_PUCRG_PG11_Msk (0x1U << PWR_PUCRG_PG11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 11189 #define PWR_PUCRG_PG11 PWR_PUCRG_PG11_Msk /*!< Port PG11 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11190 #define PWR_PUCRG_PG10_Pos (10U)
AnnaBridge 189:f392fc9709a3 11191 #define PWR_PUCRG_PG10_Msk (0x1U << PWR_PUCRG_PG10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 11192 #define PWR_PUCRG_PG10 PWR_PUCRG_PG10_Msk /*!< Port PG10 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11193 #define PWR_PUCRG_PG9_Pos (9U)
AnnaBridge 189:f392fc9709a3 11194 #define PWR_PUCRG_PG9_Msk (0x1U << PWR_PUCRG_PG9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 11195 #define PWR_PUCRG_PG9 PWR_PUCRG_PG9_Msk /*!< Port PG9 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11196 #define PWR_PUCRG_PG8_Pos (8U)
AnnaBridge 189:f392fc9709a3 11197 #define PWR_PUCRG_PG8_Msk (0x1U << PWR_PUCRG_PG8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 11198 #define PWR_PUCRG_PG8 PWR_PUCRG_PG8_Msk /*!< Port PG8 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11199 #define PWR_PUCRG_PG7_Pos (7U)
AnnaBridge 189:f392fc9709a3 11200 #define PWR_PUCRG_PG7_Msk (0x1U << PWR_PUCRG_PG7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 11201 #define PWR_PUCRG_PG7 PWR_PUCRG_PG7_Msk /*!< Port PG7 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11202 #define PWR_PUCRG_PG6_Pos (6U)
AnnaBridge 189:f392fc9709a3 11203 #define PWR_PUCRG_PG6_Msk (0x1U << PWR_PUCRG_PG6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 11204 #define PWR_PUCRG_PG6 PWR_PUCRG_PG6_Msk /*!< Port PG6 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11205 #define PWR_PUCRG_PG5_Pos (5U)
AnnaBridge 189:f392fc9709a3 11206 #define PWR_PUCRG_PG5_Msk (0x1U << PWR_PUCRG_PG5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 11207 #define PWR_PUCRG_PG5 PWR_PUCRG_PG5_Msk /*!< Port PG5 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11208 #define PWR_PUCRG_PG4_Pos (4U)
AnnaBridge 189:f392fc9709a3 11209 #define PWR_PUCRG_PG4_Msk (0x1U << PWR_PUCRG_PG4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 11210 #define PWR_PUCRG_PG4 PWR_PUCRG_PG4_Msk /*!< Port PG4 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11211 #define PWR_PUCRG_PG3_Pos (3U)
AnnaBridge 189:f392fc9709a3 11212 #define PWR_PUCRG_PG3_Msk (0x1U << PWR_PUCRG_PG3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 11213 #define PWR_PUCRG_PG3 PWR_PUCRG_PG3_Msk /*!< Port PG3 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11214 #define PWR_PUCRG_PG2_Pos (2U)
AnnaBridge 189:f392fc9709a3 11215 #define PWR_PUCRG_PG2_Msk (0x1U << PWR_PUCRG_PG2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 11216 #define PWR_PUCRG_PG2 PWR_PUCRG_PG2_Msk /*!< Port PG2 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11217 #define PWR_PUCRG_PG1_Pos (1U)
AnnaBridge 189:f392fc9709a3 11218 #define PWR_PUCRG_PG1_Msk (0x1U << PWR_PUCRG_PG1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 11219 #define PWR_PUCRG_PG1 PWR_PUCRG_PG1_Msk /*!< Port PG1 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11220 #define PWR_PUCRG_PG0_Pos (0U)
AnnaBridge 189:f392fc9709a3 11221 #define PWR_PUCRG_PG0_Msk (0x1U << PWR_PUCRG_PG0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 11222 #define PWR_PUCRG_PG0 PWR_PUCRG_PG0_Msk /*!< Port PG0 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11223
AnnaBridge 189:f392fc9709a3 11224 /******************** Bit definition for PWR_PDCRG register ********************/
AnnaBridge 189:f392fc9709a3 11225 #define PWR_PDCRG_PG15_Pos (15U)
AnnaBridge 189:f392fc9709a3 11226 #define PWR_PDCRG_PG15_Msk (0x1U << PWR_PDCRG_PG15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 11227 #define PWR_PDCRG_PG15 PWR_PDCRG_PG15_Msk /*!< Port PG15 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11228 #define PWR_PDCRG_PG14_Pos (14U)
AnnaBridge 189:f392fc9709a3 11229 #define PWR_PDCRG_PG14_Msk (0x1U << PWR_PDCRG_PG14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 11230 #define PWR_PDCRG_PG14 PWR_PDCRG_PG14_Msk /*!< Port PG14 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11231 #define PWR_PDCRG_PG13_Pos (13U)
AnnaBridge 189:f392fc9709a3 11232 #define PWR_PDCRG_PG13_Msk (0x1U << PWR_PDCRG_PG13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 11233 #define PWR_PDCRG_PG13 PWR_PDCRG_PG13_Msk /*!< Port PG13 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11234 #define PWR_PDCRG_PG12_Pos (12U)
AnnaBridge 189:f392fc9709a3 11235 #define PWR_PDCRG_PG12_Msk (0x1U << PWR_PDCRG_PG12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 11236 #define PWR_PDCRG_PG12 PWR_PDCRG_PG12_Msk /*!< Port PG12 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11237 #define PWR_PDCRG_PG11_Pos (11U)
AnnaBridge 189:f392fc9709a3 11238 #define PWR_PDCRG_PG11_Msk (0x1U << PWR_PDCRG_PG11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 11239 #define PWR_PDCRG_PG11 PWR_PDCRG_PG11_Msk /*!< Port PG11 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11240 #define PWR_PDCRG_PG10_Pos (10U)
AnnaBridge 189:f392fc9709a3 11241 #define PWR_PDCRG_PG10_Msk (0x1U << PWR_PDCRG_PG10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 11242 #define PWR_PDCRG_PG10 PWR_PDCRG_PG10_Msk /*!< Port PG10 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11243 #define PWR_PDCRG_PG9_Pos (9U)
AnnaBridge 189:f392fc9709a3 11244 #define PWR_PDCRG_PG9_Msk (0x1U << PWR_PDCRG_PG9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 11245 #define PWR_PDCRG_PG9 PWR_PDCRG_PG9_Msk /*!< Port PG9 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11246 #define PWR_PDCRG_PG8_Pos (8U)
AnnaBridge 189:f392fc9709a3 11247 #define PWR_PDCRG_PG8_Msk (0x1U << PWR_PDCRG_PG8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 11248 #define PWR_PDCRG_PG8 PWR_PDCRG_PG8_Msk /*!< Port PG8 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11249 #define PWR_PDCRG_PG7_Pos (7U)
AnnaBridge 189:f392fc9709a3 11250 #define PWR_PDCRG_PG7_Msk (0x1U << PWR_PDCRG_PG7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 11251 #define PWR_PDCRG_PG7 PWR_PDCRG_PG7_Msk /*!< Port PG7 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11252 #define PWR_PDCRG_PG6_Pos (6U)
AnnaBridge 189:f392fc9709a3 11253 #define PWR_PDCRG_PG6_Msk (0x1U << PWR_PDCRG_PG6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 11254 #define PWR_PDCRG_PG6 PWR_PDCRG_PG6_Msk /*!< Port PG6 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11255 #define PWR_PDCRG_PG5_Pos (5U)
AnnaBridge 189:f392fc9709a3 11256 #define PWR_PDCRG_PG5_Msk (0x1U << PWR_PDCRG_PG5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 11257 #define PWR_PDCRG_PG5 PWR_PDCRG_PG5_Msk /*!< Port PG5 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11258 #define PWR_PDCRG_PG4_Pos (4U)
AnnaBridge 189:f392fc9709a3 11259 #define PWR_PDCRG_PG4_Msk (0x1U << PWR_PDCRG_PG4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 11260 #define PWR_PDCRG_PG4 PWR_PDCRG_PG4_Msk /*!< Port PG4 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11261 #define PWR_PDCRG_PG3_Pos (3U)
AnnaBridge 189:f392fc9709a3 11262 #define PWR_PDCRG_PG3_Msk (0x1U << PWR_PDCRG_PG3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 11263 #define PWR_PDCRG_PG3 PWR_PDCRG_PG3_Msk /*!< Port PG3 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11264 #define PWR_PDCRG_PG2_Pos (2U)
AnnaBridge 189:f392fc9709a3 11265 #define PWR_PDCRG_PG2_Msk (0x1U << PWR_PDCRG_PG2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 11266 #define PWR_PDCRG_PG2 PWR_PDCRG_PG2_Msk /*!< Port PG2 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11267 #define PWR_PDCRG_PG1_Pos (1U)
AnnaBridge 189:f392fc9709a3 11268 #define PWR_PDCRG_PG1_Msk (0x1U << PWR_PDCRG_PG1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 11269 #define PWR_PDCRG_PG1 PWR_PDCRG_PG1_Msk /*!< Port PG1 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11270 #define PWR_PDCRG_PG0_Pos (0U)
AnnaBridge 189:f392fc9709a3 11271 #define PWR_PDCRG_PG0_Msk (0x1U << PWR_PDCRG_PG0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 11272 #define PWR_PDCRG_PG0 PWR_PDCRG_PG0_Msk /*!< Port PG0 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11273
AnnaBridge 189:f392fc9709a3 11274 /******************** Bit definition for PWR_PUCRH register ********************/
AnnaBridge 189:f392fc9709a3 11275 #define PWR_PUCRH_PH15_Pos (15U)
AnnaBridge 189:f392fc9709a3 11276 #define PWR_PUCRH_PH15_Msk (0x1U << PWR_PUCRH_PH15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 11277 #define PWR_PUCRH_PH15 PWR_PUCRH_PH15_Msk /*!< Port PH15 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11278 #define PWR_PUCRH_PH14_Pos (14U)
AnnaBridge 189:f392fc9709a3 11279 #define PWR_PUCRH_PH14_Msk (0x1U << PWR_PUCRH_PH14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 11280 #define PWR_PUCRH_PH14 PWR_PUCRH_PH14_Msk /*!< Port PH14 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11281 #define PWR_PUCRH_PH13_Pos (13U)
AnnaBridge 189:f392fc9709a3 11282 #define PWR_PUCRH_PH13_Msk (0x1U << PWR_PUCRH_PH13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 11283 #define PWR_PUCRH_PH13 PWR_PUCRH_PH13_Msk /*!< Port PH13 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11284 #define PWR_PUCRH_PH12_Pos (12U)
AnnaBridge 189:f392fc9709a3 11285 #define PWR_PUCRH_PH12_Msk (0x1U << PWR_PUCRH_PH12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 11286 #define PWR_PUCRH_PH12 PWR_PUCRH_PH12_Msk /*!< Port PH12 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11287 #define PWR_PUCRH_PH11_Pos (11U)
AnnaBridge 189:f392fc9709a3 11288 #define PWR_PUCRH_PH11_Msk (0x1U << PWR_PUCRH_PH11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 11289 #define PWR_PUCRH_PH11 PWR_PUCRH_PH11_Msk /*!< Port PH11 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11290 #define PWR_PUCRH_PH10_Pos (10U)
AnnaBridge 189:f392fc9709a3 11291 #define PWR_PUCRH_PH10_Msk (0x1U << PWR_PUCRH_PH10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 11292 #define PWR_PUCRH_PH10 PWR_PUCRH_PH10_Msk /*!< Port PH10 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11293 #define PWR_PUCRH_PH9_Pos (9U)
AnnaBridge 189:f392fc9709a3 11294 #define PWR_PUCRH_PH9_Msk (0x1U << PWR_PUCRH_PH9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 11295 #define PWR_PUCRH_PH9 PWR_PUCRH_PH9_Msk /*!< Port PH9 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11296 #define PWR_PUCRH_PH8_Pos (8U)
AnnaBridge 189:f392fc9709a3 11297 #define PWR_PUCRH_PH8_Msk (0x1U << PWR_PUCRH_PH8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 11298 #define PWR_PUCRH_PH8 PWR_PUCRH_PH8_Msk /*!< Port PH8 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11299 #define PWR_PUCRH_PH7_Pos (7U)
AnnaBridge 189:f392fc9709a3 11300 #define PWR_PUCRH_PH7_Msk (0x1U << PWR_PUCRH_PH7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 11301 #define PWR_PUCRH_PH7 PWR_PUCRH_PH7_Msk /*!< Port PH7 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11302 #define PWR_PUCRH_PH6_Pos (6U)
AnnaBridge 189:f392fc9709a3 11303 #define PWR_PUCRH_PH6_Msk (0x1U << PWR_PUCRH_PH6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 11304 #define PWR_PUCRH_PH6 PWR_PUCRH_PH6_Msk /*!< Port PH6 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11305 #define PWR_PUCRH_PH5_Pos (5U)
AnnaBridge 189:f392fc9709a3 11306 #define PWR_PUCRH_PH5_Msk (0x1U << PWR_PUCRH_PH5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 11307 #define PWR_PUCRH_PH5 PWR_PUCRH_PH5_Msk /*!< Port PH5 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11308 #define PWR_PUCRH_PH4_Pos (4U)
AnnaBridge 189:f392fc9709a3 11309 #define PWR_PUCRH_PH4_Msk (0x1U << PWR_PUCRH_PH4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 11310 #define PWR_PUCRH_PH4 PWR_PUCRH_PH4_Msk /*!< Port PH4 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11311 #define PWR_PUCRH_PH3_Pos (3U)
AnnaBridge 189:f392fc9709a3 11312 #define PWR_PUCRH_PH3_Msk (0x1U << PWR_PUCRH_PH3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 11313 #define PWR_PUCRH_PH3 PWR_PUCRH_PH3_Msk /*!< Port PH3 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11314 #define PWR_PUCRH_PH2_Pos (2U)
AnnaBridge 189:f392fc9709a3 11315 #define PWR_PUCRH_PH2_Msk (0x1U << PWR_PUCRH_PH2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 11316 #define PWR_PUCRH_PH2 PWR_PUCRH_PH2_Msk /*!< Port PH2 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11317 #define PWR_PUCRH_PH1_Pos (1U)
AnnaBridge 189:f392fc9709a3 11318 #define PWR_PUCRH_PH1_Msk (0x1U << PWR_PUCRH_PH1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 11319 #define PWR_PUCRH_PH1 PWR_PUCRH_PH1_Msk /*!< Port PH1 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11320 #define PWR_PUCRH_PH0_Pos (0U)
AnnaBridge 189:f392fc9709a3 11321 #define PWR_PUCRH_PH0_Msk (0x1U << PWR_PUCRH_PH0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 11322 #define PWR_PUCRH_PH0 PWR_PUCRH_PH0_Msk /*!< Port PH0 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11323
AnnaBridge 189:f392fc9709a3 11324 /******************** Bit definition for PWR_PDCRH register ********************/
AnnaBridge 189:f392fc9709a3 11325 #define PWR_PDCRH_PH15_Pos (15U)
AnnaBridge 189:f392fc9709a3 11326 #define PWR_PDCRH_PH15_Msk (0x1U << PWR_PDCRH_PH15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 11327 #define PWR_PDCRH_PH15 PWR_PDCRH_PH15_Msk /*!< Port PH15 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11328 #define PWR_PDCRH_PH14_Pos (14U)
AnnaBridge 189:f392fc9709a3 11329 #define PWR_PDCRH_PH14_Msk (0x1U << PWR_PDCRH_PH14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 11330 #define PWR_PDCRH_PH14 PWR_PDCRH_PH14_Msk /*!< Port PH14 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11331 #define PWR_PDCRH_PH13_Pos (13U)
AnnaBridge 189:f392fc9709a3 11332 #define PWR_PDCRH_PH13_Msk (0x1U << PWR_PDCRH_PH13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 11333 #define PWR_PDCRH_PH13 PWR_PDCRH_PH13_Msk /*!< Port PH13 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11334 #define PWR_PDCRH_PH12_Pos (12U)
AnnaBridge 189:f392fc9709a3 11335 #define PWR_PDCRH_PH12_Msk (0x1U << PWR_PDCRH_PH12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 11336 #define PWR_PDCRH_PH12 PWR_PDCRH_PH12_Msk /*!< Port PH12 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11337 #define PWR_PDCRH_PH11_Pos (11U)
AnnaBridge 189:f392fc9709a3 11338 #define PWR_PDCRH_PH11_Msk (0x1U << PWR_PDCRH_PH11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 11339 #define PWR_PDCRH_PH11 PWR_PDCRH_PH11_Msk /*!< Port PH11 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11340 #define PWR_PDCRH_PH10_Pos (10U)
AnnaBridge 189:f392fc9709a3 11341 #define PWR_PDCRH_PH10_Msk (0x1U << PWR_PDCRH_PH10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 11342 #define PWR_PDCRH_PH10 PWR_PDCRH_PH10_Msk /*!< Port PH10 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11343 #define PWR_PDCRH_PH9_Pos (9U)
AnnaBridge 189:f392fc9709a3 11344 #define PWR_PDCRH_PH9_Msk (0x1U << PWR_PDCRH_PH9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 11345 #define PWR_PDCRH_PH9 PWR_PDCRH_PH9_Msk /*!< Port PH9 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11346 #define PWR_PDCRH_PH8_Pos (8U)
AnnaBridge 189:f392fc9709a3 11347 #define PWR_PDCRH_PH8_Msk (0x1U << PWR_PDCRH_PH8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 11348 #define PWR_PDCRH_PH8 PWR_PDCRH_PH8_Msk /*!< Port PH8 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11349 #define PWR_PDCRH_PH7_Pos (7U)
AnnaBridge 189:f392fc9709a3 11350 #define PWR_PDCRH_PH7_Msk (0x1U << PWR_PDCRH_PH7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 11351 #define PWR_PDCRH_PH7 PWR_PDCRH_PH7_Msk /*!< Port PH7 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11352 #define PWR_PDCRH_PH6_Pos (6U)
AnnaBridge 189:f392fc9709a3 11353 #define PWR_PDCRH_PH6_Msk (0x1U << PWR_PDCRH_PH6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 11354 #define PWR_PDCRH_PH6 PWR_PDCRH_PH6_Msk /*!< Port PH6 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11355 #define PWR_PDCRH_PH5_Pos (5U)
AnnaBridge 189:f392fc9709a3 11356 #define PWR_PDCRH_PH5_Msk (0x1U << PWR_PDCRH_PH5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 11357 #define PWR_PDCRH_PH5 PWR_PDCRH_PH5_Msk /*!< Port PH5 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11358 #define PWR_PDCRH_PH4_Pos (4U)
AnnaBridge 189:f392fc9709a3 11359 #define PWR_PDCRH_PH4_Msk (0x1U << PWR_PDCRH_PH4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 11360 #define PWR_PDCRH_PH4 PWR_PDCRH_PH4_Msk /*!< Port PH4 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11361 #define PWR_PDCRH_PH3_Pos (3U)
AnnaBridge 189:f392fc9709a3 11362 #define PWR_PDCRH_PH3_Msk (0x1U << PWR_PDCRH_PH3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 11363 #define PWR_PDCRH_PH3 PWR_PDCRH_PH3_Msk /*!< Port PH3 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11364 #define PWR_PDCRH_PH2_Pos (2U)
AnnaBridge 189:f392fc9709a3 11365 #define PWR_PDCRH_PH2_Msk (0x1U << PWR_PDCRH_PH2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 11366 #define PWR_PDCRH_PH2 PWR_PDCRH_PH2_Msk /*!< Port PH1 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11367 #define PWR_PDCRH_PH1_Pos (1U)
AnnaBridge 189:f392fc9709a3 11368 #define PWR_PDCRH_PH1_Msk (0x1U << PWR_PDCRH_PH1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 11369 #define PWR_PDCRH_PH1 PWR_PDCRH_PH1_Msk /*!< Port PH1 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11370 #define PWR_PDCRH_PH0_Pos (0U)
AnnaBridge 189:f392fc9709a3 11371 #define PWR_PDCRH_PH0_Msk (0x1U << PWR_PDCRH_PH0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 11372 #define PWR_PDCRH_PH0 PWR_PDCRH_PH0_Msk /*!< Port PH0 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11373
AnnaBridge 189:f392fc9709a3 11374 /******************** Bit definition for PWR_PUCRI register ********************/
AnnaBridge 189:f392fc9709a3 11375 #define PWR_PUCRI_PI11_Pos (11U)
AnnaBridge 189:f392fc9709a3 11376 #define PWR_PUCRI_PI11_Msk (0x1U << PWR_PUCRI_PI11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 11377 #define PWR_PUCRI_PI11 PWR_PUCRI_PI11_Msk /*!< Port PI11 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11378 #define PWR_PUCRI_PI10_Pos (10U)
AnnaBridge 189:f392fc9709a3 11379 #define PWR_PUCRI_PI10_Msk (0x1U << PWR_PUCRI_PI10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 11380 #define PWR_PUCRI_PI10 PWR_PUCRI_PI10_Msk /*!< Port PI10 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11381 #define PWR_PUCRI_PI9_Pos (9U)
AnnaBridge 189:f392fc9709a3 11382 #define PWR_PUCRI_PI9_Msk (0x1U << PWR_PUCRI_PI9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 11383 #define PWR_PUCRI_PI9 PWR_PUCRI_PI9_Msk /*!< Port PI9 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11384 #define PWR_PUCRI_PI8_Pos (8U)
AnnaBridge 189:f392fc9709a3 11385 #define PWR_PUCRI_PI8_Msk (0x1U << PWR_PUCRI_PI8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 11386 #define PWR_PUCRI_PI8 PWR_PUCRI_PI8_Msk /*!< Port PI8 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11387 #define PWR_PUCRI_PI7_Pos (7U)
AnnaBridge 189:f392fc9709a3 11388 #define PWR_PUCRI_PI7_Msk (0x1U << PWR_PUCRI_PI7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 11389 #define PWR_PUCRI_PI7 PWR_PUCRI_PI7_Msk /*!< Port PI7 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11390 #define PWR_PUCRI_PI6_Pos (6U)
AnnaBridge 189:f392fc9709a3 11391 #define PWR_PUCRI_PI6_Msk (0x1U << PWR_PUCRI_PI6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 11392 #define PWR_PUCRI_PI6 PWR_PUCRI_PI6_Msk /*!< Port PI6 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11393 #define PWR_PUCRI_PI5_Pos (5U)
AnnaBridge 189:f392fc9709a3 11394 #define PWR_PUCRI_PI5_Msk (0x1U << PWR_PUCRI_PI5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 11395 #define PWR_PUCRI_PI5 PWR_PUCRI_PI5_Msk /*!< Port PI5 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11396 #define PWR_PUCRI_PI4_Pos (4U)
AnnaBridge 189:f392fc9709a3 11397 #define PWR_PUCRI_PI4_Msk (0x1U << PWR_PUCRI_PI4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 11398 #define PWR_PUCRI_PI4 PWR_PUCRI_PI4_Msk /*!< Port PI4 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11399 #define PWR_PUCRI_PI3_Pos (3U)
AnnaBridge 189:f392fc9709a3 11400 #define PWR_PUCRI_PI3_Msk (0x1U << PWR_PUCRI_PI3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 11401 #define PWR_PUCRI_PI3 PWR_PUCRI_PI3_Msk /*!< Port PI3 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11402 #define PWR_PUCRI_PI2_Pos (2U)
AnnaBridge 189:f392fc9709a3 11403 #define PWR_PUCRI_PI2_Msk (0x1U << PWR_PUCRI_PI2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 11404 #define PWR_PUCRI_PI2 PWR_PUCRI_PI2_Msk /*!< Port PI2 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11405 #define PWR_PUCRI_PI1_Pos (1U)
AnnaBridge 189:f392fc9709a3 11406 #define PWR_PUCRI_PI1_Msk (0x1U << PWR_PUCRI_PI1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 11407 #define PWR_PUCRI_PI1 PWR_PUCRI_PI1_Msk /*!< Port PI1 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11408 #define PWR_PUCRI_PI0_Pos (0U)
AnnaBridge 189:f392fc9709a3 11409 #define PWR_PUCRI_PI0_Msk (0x1U << PWR_PUCRI_PI0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 11410 #define PWR_PUCRI_PI0 PWR_PUCRI_PI0_Msk /*!< Port PI0 Pull-Up set */
AnnaBridge 189:f392fc9709a3 11411
AnnaBridge 189:f392fc9709a3 11412 /******************** Bit definition for PWR_PDCRI register ********************/
AnnaBridge 189:f392fc9709a3 11413 #define PWR_PDCRI_PI11_Pos (11U)
AnnaBridge 189:f392fc9709a3 11414 #define PWR_PDCRI_PI11_Msk (0x1U << PWR_PDCRI_PI11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 11415 #define PWR_PDCRI_PI11 PWR_PDCRI_PI11_Msk /*!< Port PI11 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11416 #define PWR_PDCRI_PI10_Pos (10U)
AnnaBridge 189:f392fc9709a3 11417 #define PWR_PDCRI_PI10_Msk (0x1U << PWR_PDCRI_PI10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 11418 #define PWR_PDCRI_PI10 PWR_PDCRI_PI10_Msk /*!< Port PI10 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11419 #define PWR_PDCRI_PI9_Pos (9U)
AnnaBridge 189:f392fc9709a3 11420 #define PWR_PDCRI_PI9_Msk (0x1U << PWR_PDCRI_PI9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 11421 #define PWR_PDCRI_PI9 PWR_PDCRI_PI9_Msk /*!< Port PI9 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11422 #define PWR_PDCRI_PI8_Pos (8U)
AnnaBridge 189:f392fc9709a3 11423 #define PWR_PDCRI_PI8_Msk (0x1U << PWR_PDCRI_PI8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 11424 #define PWR_PDCRI_PI8 PWR_PDCRI_PI8_Msk /*!< Port PI8 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11425 #define PWR_PDCRI_PI7_Pos (7U)
AnnaBridge 189:f392fc9709a3 11426 #define PWR_PDCRI_PI7_Msk (0x1U << PWR_PDCRI_PI7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 11427 #define PWR_PDCRI_PI7 PWR_PDCRI_PI7_Msk /*!< Port PI7 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11428 #define PWR_PDCRI_PI6_Pos (6U)
AnnaBridge 189:f392fc9709a3 11429 #define PWR_PDCRI_PI6_Msk (0x1U << PWR_PDCRI_PI6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 11430 #define PWR_PDCRI_PI6 PWR_PDCRI_PI6_Msk /*!< Port PI6 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11431 #define PWR_PDCRI_PI5_Pos (5U)
AnnaBridge 189:f392fc9709a3 11432 #define PWR_PDCRI_PI5_Msk (0x1U << PWR_PDCRI_PI5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 11433 #define PWR_PDCRI_PI5 PWR_PDCRI_PI5_Msk /*!< Port PI5 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11434 #define PWR_PDCRI_PI4_Pos (4U)
AnnaBridge 189:f392fc9709a3 11435 #define PWR_PDCRI_PI4_Msk (0x1U << PWR_PDCRI_PI4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 11436 #define PWR_PDCRI_PI4 PWR_PDCRI_PI4_Msk /*!< Port PI4 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11437 #define PWR_PDCRI_PI3_Pos (3U)
AnnaBridge 189:f392fc9709a3 11438 #define PWR_PDCRI_PI3_Msk (0x1U << PWR_PDCRI_PI3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 11439 #define PWR_PDCRI_PI3 PWR_PDCRI_PI3_Msk /*!< Port PI3 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11440 #define PWR_PDCRI_PI2_Pos (2U)
AnnaBridge 189:f392fc9709a3 11441 #define PWR_PDCRI_PI2_Msk (0x1U << PWR_PDCRI_PI2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 11442 #define PWR_PDCRI_PI2 PWR_PDCRI_PI2_Msk /*!< Port PI2 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11443 #define PWR_PDCRI_PI1_Pos (1U)
AnnaBridge 189:f392fc9709a3 11444 #define PWR_PDCRI_PI1_Msk (0x1U << PWR_PDCRI_PI1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 11445 #define PWR_PDCRI_PI1 PWR_PDCRI_PI1_Msk /*!< Port PI1 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11446 #define PWR_PDCRI_PI0_Pos (0U)
AnnaBridge 189:f392fc9709a3 11447 #define PWR_PDCRI_PI0_Msk (0x1U << PWR_PDCRI_PI0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 11448 #define PWR_PDCRI_PI0 PWR_PDCRI_PI0_Msk /*!< Port PI0 Pull-Down set */
AnnaBridge 189:f392fc9709a3 11449
AnnaBridge 189:f392fc9709a3 11450
AnnaBridge 189:f392fc9709a3 11451 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 11452 /* */
AnnaBridge 189:f392fc9709a3 11453 /* Reset and Clock Control */
AnnaBridge 189:f392fc9709a3 11454 /* */
AnnaBridge 189:f392fc9709a3 11455 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 11456 /*
AnnaBridge 189:f392fc9709a3 11457 * @brief Specific device feature definitions (not present on all devices in the STM32L4 serie)
AnnaBridge 189:f392fc9709a3 11458 */
AnnaBridge 189:f392fc9709a3 11459 #define RCC_HSI48_SUPPORT
AnnaBridge 189:f392fc9709a3 11460 #define RCC_PLLP_DIV_2_31_SUPPORT
AnnaBridge 189:f392fc9709a3 11461 #define RCC_PLLSAI1P_DIV_2_31_SUPPORT
AnnaBridge 189:f392fc9709a3 11462 #define RCC_PLLSAI2_SUPPORT
AnnaBridge 189:f392fc9709a3 11463 #define RCC_PLLSAI2P_DIV_2_31_SUPPORT
AnnaBridge 189:f392fc9709a3 11464
AnnaBridge 189:f392fc9709a3 11465 /******************** Bit definition for RCC_CR register ********************/
AnnaBridge 189:f392fc9709a3 11466 #define RCC_CR_MSION_Pos (0U)
AnnaBridge 189:f392fc9709a3 11467 #define RCC_CR_MSION_Msk (0x1U << RCC_CR_MSION_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 11468 #define RCC_CR_MSION RCC_CR_MSION_Msk /*!< Internal Multi Speed oscillator (MSI) clock enable */
AnnaBridge 189:f392fc9709a3 11469 #define RCC_CR_MSIRDY_Pos (1U)
AnnaBridge 189:f392fc9709a3 11470 #define RCC_CR_MSIRDY_Msk (0x1U << RCC_CR_MSIRDY_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 11471 #define RCC_CR_MSIRDY RCC_CR_MSIRDY_Msk /*!< Internal Multi Speed oscillator (MSI) clock ready flag */
AnnaBridge 189:f392fc9709a3 11472 #define RCC_CR_MSIPLLEN_Pos (2U)
AnnaBridge 189:f392fc9709a3 11473 #define RCC_CR_MSIPLLEN_Msk (0x1U << RCC_CR_MSIPLLEN_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 11474 #define RCC_CR_MSIPLLEN RCC_CR_MSIPLLEN_Msk /*!< Internal Multi Speed oscillator (MSI) PLL enable */
AnnaBridge 189:f392fc9709a3 11475 #define RCC_CR_MSIRGSEL_Pos (3U)
AnnaBridge 189:f392fc9709a3 11476 #define RCC_CR_MSIRGSEL_Msk (0x1U << RCC_CR_MSIRGSEL_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 11477 #define RCC_CR_MSIRGSEL RCC_CR_MSIRGSEL_Msk /*!< Internal Multi Speed oscillator (MSI) range selection */
AnnaBridge 189:f392fc9709a3 11478
AnnaBridge 189:f392fc9709a3 11479 /*!< MSIRANGE configuration : 12 frequency ranges available */
AnnaBridge 189:f392fc9709a3 11480 #define RCC_CR_MSIRANGE_Pos (4U)
AnnaBridge 189:f392fc9709a3 11481 #define RCC_CR_MSIRANGE_Msk (0xFU << RCC_CR_MSIRANGE_Pos) /*!< 0x000000F0 */
AnnaBridge 189:f392fc9709a3 11482 #define RCC_CR_MSIRANGE RCC_CR_MSIRANGE_Msk /*!< Internal Multi Speed oscillator (MSI) clock Range */
AnnaBridge 189:f392fc9709a3 11483 #define RCC_CR_MSIRANGE_0 (0x0U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000000 */
AnnaBridge 189:f392fc9709a3 11484 #define RCC_CR_MSIRANGE_1 (0x1U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 11485 #define RCC_CR_MSIRANGE_2 (0x2U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 11486 #define RCC_CR_MSIRANGE_3 (0x3U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000030 */
AnnaBridge 189:f392fc9709a3 11487 #define RCC_CR_MSIRANGE_4 (0x4U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 11488 #define RCC_CR_MSIRANGE_5 (0x5U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000050 */
AnnaBridge 189:f392fc9709a3 11489 #define RCC_CR_MSIRANGE_6 (0x6U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000060 */
AnnaBridge 189:f392fc9709a3 11490 #define RCC_CR_MSIRANGE_7 (0x7U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000070 */
AnnaBridge 189:f392fc9709a3 11491 #define RCC_CR_MSIRANGE_8 (0x8U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 11492 #define RCC_CR_MSIRANGE_9 (0x9U << RCC_CR_MSIRANGE_Pos) /*!< 0x00000090 */
AnnaBridge 189:f392fc9709a3 11493 #define RCC_CR_MSIRANGE_10 (0xAU << RCC_CR_MSIRANGE_Pos) /*!< 0x000000A0 */
AnnaBridge 189:f392fc9709a3 11494 #define RCC_CR_MSIRANGE_11 (0xBU << RCC_CR_MSIRANGE_Pos) /*!< 0x000000B0 */
AnnaBridge 189:f392fc9709a3 11495
AnnaBridge 189:f392fc9709a3 11496 #define RCC_CR_HSION_Pos (8U)
AnnaBridge 189:f392fc9709a3 11497 #define RCC_CR_HSION_Msk (0x1U << RCC_CR_HSION_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 11498 #define RCC_CR_HSION RCC_CR_HSION_Msk /*!< Internal High Speed oscillator (HSI16) clock enable */
AnnaBridge 189:f392fc9709a3 11499 #define RCC_CR_HSIKERON_Pos (9U)
AnnaBridge 189:f392fc9709a3 11500 #define RCC_CR_HSIKERON_Msk (0x1U << RCC_CR_HSIKERON_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 11501 #define RCC_CR_HSIKERON RCC_CR_HSIKERON_Msk /*!< Internal High Speed oscillator (HSI16) clock enable for some IPs Kernel */
AnnaBridge 189:f392fc9709a3 11502 #define RCC_CR_HSIRDY_Pos (10U)
AnnaBridge 189:f392fc9709a3 11503 #define RCC_CR_HSIRDY_Msk (0x1U << RCC_CR_HSIRDY_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 11504 #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk /*!< Internal High Speed oscillator (HSI16) clock ready flag */
AnnaBridge 189:f392fc9709a3 11505 #define RCC_CR_HSIASFS_Pos (11U)
AnnaBridge 189:f392fc9709a3 11506 #define RCC_CR_HSIASFS_Msk (0x1U << RCC_CR_HSIASFS_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 11507 #define RCC_CR_HSIASFS RCC_CR_HSIASFS_Msk /*!< HSI16 Automatic Start from Stop */
AnnaBridge 189:f392fc9709a3 11508
AnnaBridge 189:f392fc9709a3 11509 #define RCC_CR_HSEON_Pos (16U)
AnnaBridge 189:f392fc9709a3 11510 #define RCC_CR_HSEON_Msk (0x1U << RCC_CR_HSEON_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 11511 #define RCC_CR_HSEON RCC_CR_HSEON_Msk /*!< External High Speed oscillator (HSE) clock enable */
AnnaBridge 189:f392fc9709a3 11512 #define RCC_CR_HSERDY_Pos (17U)
AnnaBridge 189:f392fc9709a3 11513 #define RCC_CR_HSERDY_Msk (0x1U << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 11514 #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk /*!< External High Speed oscillator (HSE) clock ready */
AnnaBridge 189:f392fc9709a3 11515 #define RCC_CR_HSEBYP_Pos (18U)
AnnaBridge 189:f392fc9709a3 11516 #define RCC_CR_HSEBYP_Msk (0x1U << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 11517 #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk /*!< External High Speed oscillator (HSE) clock bypass */
AnnaBridge 189:f392fc9709a3 11518 #define RCC_CR_CSSON_Pos (19U)
AnnaBridge 189:f392fc9709a3 11519 #define RCC_CR_CSSON_Msk (0x1U << RCC_CR_CSSON_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 11520 #define RCC_CR_CSSON RCC_CR_CSSON_Msk /*!< HSE Clock Security System enable */
AnnaBridge 189:f392fc9709a3 11521
AnnaBridge 189:f392fc9709a3 11522 #define RCC_CR_PLLON_Pos (24U)
AnnaBridge 189:f392fc9709a3 11523 #define RCC_CR_PLLON_Msk (0x1U << RCC_CR_PLLON_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 11524 #define RCC_CR_PLLON RCC_CR_PLLON_Msk /*!< System PLL clock enable */
AnnaBridge 189:f392fc9709a3 11525 #define RCC_CR_PLLRDY_Pos (25U)
AnnaBridge 189:f392fc9709a3 11526 #define RCC_CR_PLLRDY_Msk (0x1U << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 11527 #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk /*!< System PLL clock ready */
AnnaBridge 189:f392fc9709a3 11528 #define RCC_CR_PLLSAI1ON_Pos (26U)
AnnaBridge 189:f392fc9709a3 11529 #define RCC_CR_PLLSAI1ON_Msk (0x1U << RCC_CR_PLLSAI1ON_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 11530 #define RCC_CR_PLLSAI1ON RCC_CR_PLLSAI1ON_Msk /*!< SAI1 PLL enable */
AnnaBridge 189:f392fc9709a3 11531 #define RCC_CR_PLLSAI1RDY_Pos (27U)
AnnaBridge 189:f392fc9709a3 11532 #define RCC_CR_PLLSAI1RDY_Msk (0x1U << RCC_CR_PLLSAI1RDY_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 11533 #define RCC_CR_PLLSAI1RDY RCC_CR_PLLSAI1RDY_Msk /*!< SAI1 PLL ready */
AnnaBridge 189:f392fc9709a3 11534 #define RCC_CR_PLLSAI2ON_Pos (28U)
AnnaBridge 189:f392fc9709a3 11535 #define RCC_CR_PLLSAI2ON_Msk (0x1U << RCC_CR_PLLSAI2ON_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 11536 #define RCC_CR_PLLSAI2ON RCC_CR_PLLSAI2ON_Msk /*!< SAI2 PLL enable */
AnnaBridge 189:f392fc9709a3 11537 #define RCC_CR_PLLSAI2RDY_Pos (29U)
AnnaBridge 189:f392fc9709a3 11538 #define RCC_CR_PLLSAI2RDY_Msk (0x1U << RCC_CR_PLLSAI2RDY_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 11539 #define RCC_CR_PLLSAI2RDY RCC_CR_PLLSAI2RDY_Msk /*!< SAI2 PLL ready */
AnnaBridge 189:f392fc9709a3 11540
AnnaBridge 189:f392fc9709a3 11541 /******************** Bit definition for RCC_ICSCR register ***************/
AnnaBridge 189:f392fc9709a3 11542 /*!< MSICAL configuration */
AnnaBridge 189:f392fc9709a3 11543 #define RCC_ICSCR_MSICAL_Pos (0U)
AnnaBridge 189:f392fc9709a3 11544 #define RCC_ICSCR_MSICAL_Msk (0xFFU << RCC_ICSCR_MSICAL_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 11545 #define RCC_ICSCR_MSICAL RCC_ICSCR_MSICAL_Msk /*!< MSICAL[7:0] bits */
AnnaBridge 189:f392fc9709a3 11546 #define RCC_ICSCR_MSICAL_0 (0x01U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 11547 #define RCC_ICSCR_MSICAL_1 (0x02U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 11548 #define RCC_ICSCR_MSICAL_2 (0x04U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 11549 #define RCC_ICSCR_MSICAL_3 (0x08U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 11550 #define RCC_ICSCR_MSICAL_4 (0x10U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 11551 #define RCC_ICSCR_MSICAL_5 (0x20U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 11552 #define RCC_ICSCR_MSICAL_6 (0x40U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 11553 #define RCC_ICSCR_MSICAL_7 (0x80U << RCC_ICSCR_MSICAL_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 11554
AnnaBridge 189:f392fc9709a3 11555 /*!< MSITRIM configuration */
AnnaBridge 189:f392fc9709a3 11556 #define RCC_ICSCR_MSITRIM_Pos (8U)
AnnaBridge 189:f392fc9709a3 11557 #define RCC_ICSCR_MSITRIM_Msk (0xFFU << RCC_ICSCR_MSITRIM_Pos) /*!< 0x0000FF00 */
AnnaBridge 189:f392fc9709a3 11558 #define RCC_ICSCR_MSITRIM RCC_ICSCR_MSITRIM_Msk /*!< MSITRIM[7:0] bits */
AnnaBridge 189:f392fc9709a3 11559 #define RCC_ICSCR_MSITRIM_0 (0x01U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 11560 #define RCC_ICSCR_MSITRIM_1 (0x02U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 11561 #define RCC_ICSCR_MSITRIM_2 (0x04U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 11562 #define RCC_ICSCR_MSITRIM_3 (0x08U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 11563 #define RCC_ICSCR_MSITRIM_4 (0x10U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 11564 #define RCC_ICSCR_MSITRIM_5 (0x20U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 11565 #define RCC_ICSCR_MSITRIM_6 (0x40U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 11566 #define RCC_ICSCR_MSITRIM_7 (0x80U << RCC_ICSCR_MSITRIM_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 11567
AnnaBridge 189:f392fc9709a3 11568 /*!< HSICAL configuration */
AnnaBridge 189:f392fc9709a3 11569 #define RCC_ICSCR_HSICAL_Pos (16U)
AnnaBridge 189:f392fc9709a3 11570 #define RCC_ICSCR_HSICAL_Msk (0xFFU << RCC_ICSCR_HSICAL_Pos) /*!< 0x00FF0000 */
AnnaBridge 189:f392fc9709a3 11571 #define RCC_ICSCR_HSICAL RCC_ICSCR_HSICAL_Msk /*!< HSICAL[7:0] bits */
AnnaBridge 189:f392fc9709a3 11572 #define RCC_ICSCR_HSICAL_0 (0x01U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 11573 #define RCC_ICSCR_HSICAL_1 (0x02U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 11574 #define RCC_ICSCR_HSICAL_2 (0x04U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 11575 #define RCC_ICSCR_HSICAL_3 (0x08U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 11576 #define RCC_ICSCR_HSICAL_4 (0x10U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 11577 #define RCC_ICSCR_HSICAL_5 (0x20U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 11578 #define RCC_ICSCR_HSICAL_6 (0x40U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 11579 #define RCC_ICSCR_HSICAL_7 (0x80U << RCC_ICSCR_HSICAL_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 11580
AnnaBridge 189:f392fc9709a3 11581 /*!< HSITRIM configuration */
AnnaBridge 189:f392fc9709a3 11582 #define RCC_ICSCR_HSITRIM_Pos (24U)
AnnaBridge 189:f392fc9709a3 11583 #define RCC_ICSCR_HSITRIM_Msk (0x7FU << RCC_ICSCR_HSITRIM_Pos) /*!< 0x7F000000 */
AnnaBridge 189:f392fc9709a3 11584 #define RCC_ICSCR_HSITRIM RCC_ICSCR_HSITRIM_Msk /*!< HSITRIM[6:0] bits */
AnnaBridge 189:f392fc9709a3 11585 #define RCC_ICSCR_HSITRIM_0 (0x01U << RCC_ICSCR_HSITRIM_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 11586 #define RCC_ICSCR_HSITRIM_1 (0x02U << RCC_ICSCR_HSITRIM_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 11587 #define RCC_ICSCR_HSITRIM_2 (0x04U << RCC_ICSCR_HSITRIM_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 11588 #define RCC_ICSCR_HSITRIM_3 (0x08U << RCC_ICSCR_HSITRIM_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 11589 #define RCC_ICSCR_HSITRIM_4 (0x10U << RCC_ICSCR_HSITRIM_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 11590 #define RCC_ICSCR_HSITRIM_5 (0x20U << RCC_ICSCR_HSITRIM_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 11591 #define RCC_ICSCR_HSITRIM_6 (0x40U << RCC_ICSCR_HSITRIM_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 11592
AnnaBridge 189:f392fc9709a3 11593 /******************** Bit definition for RCC_CFGR register ******************/
AnnaBridge 189:f392fc9709a3 11594 /*!< SW configuration */
AnnaBridge 189:f392fc9709a3 11595 #define RCC_CFGR_SW_Pos (0U)
AnnaBridge 189:f392fc9709a3 11596 #define RCC_CFGR_SW_Msk (0x3U << RCC_CFGR_SW_Pos) /*!< 0x00000003 */
AnnaBridge 189:f392fc9709a3 11597 #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */
AnnaBridge 189:f392fc9709a3 11598 #define RCC_CFGR_SW_0 (0x1U << RCC_CFGR_SW_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 11599 #define RCC_CFGR_SW_1 (0x2U << RCC_CFGR_SW_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 11600
AnnaBridge 189:f392fc9709a3 11601 #define RCC_CFGR_SW_MSI (0x00000000U) /*!< MSI oscillator selection as system clock */
AnnaBridge 189:f392fc9709a3 11602 #define RCC_CFGR_SW_HSI (0x00000001U) /*!< HSI16 oscillator selection as system clock */
AnnaBridge 189:f392fc9709a3 11603 #define RCC_CFGR_SW_HSE (0x00000002U) /*!< HSE oscillator selection as system clock */
AnnaBridge 189:f392fc9709a3 11604 #define RCC_CFGR_SW_PLL (0x00000003U) /*!< PLL selection as system clock */
AnnaBridge 189:f392fc9709a3 11605
AnnaBridge 189:f392fc9709a3 11606 /*!< SWS configuration */
AnnaBridge 189:f392fc9709a3 11607 #define RCC_CFGR_SWS_Pos (2U)
AnnaBridge 189:f392fc9709a3 11608 #define RCC_CFGR_SWS_Msk (0x3U << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */
AnnaBridge 189:f392fc9709a3 11609 #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */
AnnaBridge 189:f392fc9709a3 11610 #define RCC_CFGR_SWS_0 (0x1U << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 11611 #define RCC_CFGR_SWS_1 (0x2U << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 11612
AnnaBridge 189:f392fc9709a3 11613 #define RCC_CFGR_SWS_MSI (0x00000000U) /*!< MSI oscillator used as system clock */
AnnaBridge 189:f392fc9709a3 11614 #define RCC_CFGR_SWS_HSI (0x00000004U) /*!< HSI16 oscillator used as system clock */
AnnaBridge 189:f392fc9709a3 11615 #define RCC_CFGR_SWS_HSE (0x00000008U) /*!< HSE oscillator used as system clock */
AnnaBridge 189:f392fc9709a3 11616 #define RCC_CFGR_SWS_PLL (0x0000000CU) /*!< PLL used as system clock */
AnnaBridge 189:f392fc9709a3 11617
AnnaBridge 189:f392fc9709a3 11618 /*!< HPRE configuration */
AnnaBridge 189:f392fc9709a3 11619 #define RCC_CFGR_HPRE_Pos (4U)
AnnaBridge 189:f392fc9709a3 11620 #define RCC_CFGR_HPRE_Msk (0xFU << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */
AnnaBridge 189:f392fc9709a3 11621 #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */
AnnaBridge 189:f392fc9709a3 11622 #define RCC_CFGR_HPRE_0 (0x1U << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 11623 #define RCC_CFGR_HPRE_1 (0x2U << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 11624 #define RCC_CFGR_HPRE_2 (0x4U << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 11625 #define RCC_CFGR_HPRE_3 (0x8U << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 11626
AnnaBridge 189:f392fc9709a3 11627 #define RCC_CFGR_HPRE_DIV1 (0x00000000U) /*!< SYSCLK not divided */
AnnaBridge 189:f392fc9709a3 11628 #define RCC_CFGR_HPRE_DIV2 (0x00000080U) /*!< SYSCLK divided by 2 */
AnnaBridge 189:f392fc9709a3 11629 #define RCC_CFGR_HPRE_DIV4 (0x00000090U) /*!< SYSCLK divided by 4 */
AnnaBridge 189:f392fc9709a3 11630 #define RCC_CFGR_HPRE_DIV8 (0x000000A0U) /*!< SYSCLK divided by 8 */
AnnaBridge 189:f392fc9709a3 11631 #define RCC_CFGR_HPRE_DIV16 (0x000000B0U) /*!< SYSCLK divided by 16 */
AnnaBridge 189:f392fc9709a3 11632 #define RCC_CFGR_HPRE_DIV64 (0x000000C0U) /*!< SYSCLK divided by 64 */
AnnaBridge 189:f392fc9709a3 11633 #define RCC_CFGR_HPRE_DIV128 (0x000000D0U) /*!< SYSCLK divided by 128 */
AnnaBridge 189:f392fc9709a3 11634 #define RCC_CFGR_HPRE_DIV256 (0x000000E0U) /*!< SYSCLK divided by 256 */
AnnaBridge 189:f392fc9709a3 11635 #define RCC_CFGR_HPRE_DIV512 (0x000000F0U) /*!< SYSCLK divided by 512 */
AnnaBridge 189:f392fc9709a3 11636
AnnaBridge 189:f392fc9709a3 11637 /*!< PPRE1 configuration */
AnnaBridge 189:f392fc9709a3 11638 #define RCC_CFGR_PPRE1_Pos (8U)
AnnaBridge 189:f392fc9709a3 11639 #define RCC_CFGR_PPRE1_Msk (0x7U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000700 */
AnnaBridge 189:f392fc9709a3 11640 #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk /*!< PRE1[2:0] bits (APB2 prescaler) */
AnnaBridge 189:f392fc9709a3 11641 #define RCC_CFGR_PPRE1_0 (0x1U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 11642 #define RCC_CFGR_PPRE1_1 (0x2U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 11643 #define RCC_CFGR_PPRE1_2 (0x4U << RCC_CFGR_PPRE1_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 11644
AnnaBridge 189:f392fc9709a3 11645 #define RCC_CFGR_PPRE1_DIV1 (0x00000000U) /*!< HCLK not divided */
AnnaBridge 189:f392fc9709a3 11646 #define RCC_CFGR_PPRE1_DIV2 (0x00000400U) /*!< HCLK divided by 2 */
AnnaBridge 189:f392fc9709a3 11647 #define RCC_CFGR_PPRE1_DIV4 (0x00000500U) /*!< HCLK divided by 4 */
AnnaBridge 189:f392fc9709a3 11648 #define RCC_CFGR_PPRE1_DIV8 (0x00000600U) /*!< HCLK divided by 8 */
AnnaBridge 189:f392fc9709a3 11649 #define RCC_CFGR_PPRE1_DIV16 (0x00000700U) /*!< HCLK divided by 16 */
AnnaBridge 189:f392fc9709a3 11650
AnnaBridge 189:f392fc9709a3 11651 /*!< PPRE2 configuration */
AnnaBridge 189:f392fc9709a3 11652 #define RCC_CFGR_PPRE2_Pos (11U)
AnnaBridge 189:f392fc9709a3 11653 #define RCC_CFGR_PPRE2_Msk (0x7U << RCC_CFGR_PPRE2_Pos) /*!< 0x00003800 */
AnnaBridge 189:f392fc9709a3 11654 #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk /*!< PRE2[2:0] bits (APB2 prescaler) */
AnnaBridge 189:f392fc9709a3 11655 #define RCC_CFGR_PPRE2_0 (0x1U << RCC_CFGR_PPRE2_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 11656 #define RCC_CFGR_PPRE2_1 (0x2U << RCC_CFGR_PPRE2_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 11657 #define RCC_CFGR_PPRE2_2 (0x4U << RCC_CFGR_PPRE2_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 11658
AnnaBridge 189:f392fc9709a3 11659 #define RCC_CFGR_PPRE2_DIV1 (0x00000000U) /*!< HCLK not divided */
AnnaBridge 189:f392fc9709a3 11660 #define RCC_CFGR_PPRE2_DIV2 (0x00002000U) /*!< HCLK divided by 2 */
AnnaBridge 189:f392fc9709a3 11661 #define RCC_CFGR_PPRE2_DIV4 (0x00002800U) /*!< HCLK divided by 4 */
AnnaBridge 189:f392fc9709a3 11662 #define RCC_CFGR_PPRE2_DIV8 (0x00003000U) /*!< HCLK divided by 8 */
AnnaBridge 189:f392fc9709a3 11663 #define RCC_CFGR_PPRE2_DIV16 (0x00003800U) /*!< HCLK divided by 16 */
AnnaBridge 189:f392fc9709a3 11664
AnnaBridge 189:f392fc9709a3 11665 #define RCC_CFGR_STOPWUCK_Pos (15U)
AnnaBridge 189:f392fc9709a3 11666 #define RCC_CFGR_STOPWUCK_Msk (0x1U << RCC_CFGR_STOPWUCK_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 11667 #define RCC_CFGR_STOPWUCK RCC_CFGR_STOPWUCK_Msk /*!< Wake Up from stop and CSS backup clock selection */
AnnaBridge 189:f392fc9709a3 11668
AnnaBridge 189:f392fc9709a3 11669 /*!< MCOSEL configuration */
AnnaBridge 189:f392fc9709a3 11670 #define RCC_CFGR_MCOSEL_Pos (24U)
AnnaBridge 189:f392fc9709a3 11671 #define RCC_CFGR_MCOSEL_Msk (0xFU << RCC_CFGR_MCOSEL_Pos) /*!< 0x0F000000 */
AnnaBridge 189:f392fc9709a3 11672 #define RCC_CFGR_MCOSEL RCC_CFGR_MCOSEL_Msk /*!< MCOSEL [3:0] bits (Clock output selection) */
AnnaBridge 189:f392fc9709a3 11673 #define RCC_CFGR_MCOSEL_0 (0x1U << RCC_CFGR_MCOSEL_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 11674 #define RCC_CFGR_MCOSEL_1 (0x2U << RCC_CFGR_MCOSEL_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 11675 #define RCC_CFGR_MCOSEL_2 (0x4U << RCC_CFGR_MCOSEL_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 11676 #define RCC_CFGR_MCOSEL_3 (0x8U << RCC_CFGR_MCOSEL_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 11677
AnnaBridge 189:f392fc9709a3 11678 #define RCC_CFGR_MCOPRE_Pos (28U)
AnnaBridge 189:f392fc9709a3 11679 #define RCC_CFGR_MCOPRE_Msk (0x7U << RCC_CFGR_MCOPRE_Pos) /*!< 0x70000000 */
AnnaBridge 189:f392fc9709a3 11680 #define RCC_CFGR_MCOPRE RCC_CFGR_MCOPRE_Msk /*!< MCO prescaler */
AnnaBridge 189:f392fc9709a3 11681 #define RCC_CFGR_MCOPRE_0 (0x1U << RCC_CFGR_MCOPRE_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 11682 #define RCC_CFGR_MCOPRE_1 (0x2U << RCC_CFGR_MCOPRE_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 11683 #define RCC_CFGR_MCOPRE_2 (0x4U << RCC_CFGR_MCOPRE_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 11684
AnnaBridge 189:f392fc9709a3 11685 #define RCC_CFGR_MCOPRE_DIV1 (0x00000000U) /*!< MCO is divided by 1 */
AnnaBridge 189:f392fc9709a3 11686 #define RCC_CFGR_MCOPRE_DIV2 (0x10000000U) /*!< MCO is divided by 2 */
AnnaBridge 189:f392fc9709a3 11687 #define RCC_CFGR_MCOPRE_DIV4 (0x20000000U) /*!< MCO is divided by 4 */
AnnaBridge 189:f392fc9709a3 11688 #define RCC_CFGR_MCOPRE_DIV8 (0x30000000U) /*!< MCO is divided by 8 */
AnnaBridge 189:f392fc9709a3 11689 #define RCC_CFGR_MCOPRE_DIV16 (0x40000000U) /*!< MCO is divided by 16 */
AnnaBridge 189:f392fc9709a3 11690
AnnaBridge 189:f392fc9709a3 11691 /* Legacy aliases */
AnnaBridge 189:f392fc9709a3 11692 #define RCC_CFGR_MCO_PRE RCC_CFGR_MCOPRE
AnnaBridge 189:f392fc9709a3 11693 #define RCC_CFGR_MCO_PRE_1 RCC_CFGR_MCOPRE_DIV1
AnnaBridge 189:f392fc9709a3 11694 #define RCC_CFGR_MCO_PRE_2 RCC_CFGR_MCOPRE_DIV2
AnnaBridge 189:f392fc9709a3 11695 #define RCC_CFGR_MCO_PRE_4 RCC_CFGR_MCOPRE_DIV4
AnnaBridge 189:f392fc9709a3 11696 #define RCC_CFGR_MCO_PRE_8 RCC_CFGR_MCOPRE_DIV8
AnnaBridge 189:f392fc9709a3 11697 #define RCC_CFGR_MCO_PRE_16 RCC_CFGR_MCOPRE_DIV16
AnnaBridge 189:f392fc9709a3 11698
AnnaBridge 189:f392fc9709a3 11699 /******************** Bit definition for RCC_PLLCFGR register ***************/
AnnaBridge 189:f392fc9709a3 11700 #define RCC_PLLCFGR_PLLSRC_Pos (0U)
AnnaBridge 189:f392fc9709a3 11701 #define RCC_PLLCFGR_PLLSRC_Msk (0x3U << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00000003 */
AnnaBridge 189:f392fc9709a3 11702 #define RCC_PLLCFGR_PLLSRC RCC_PLLCFGR_PLLSRC_Msk
AnnaBridge 189:f392fc9709a3 11703
AnnaBridge 189:f392fc9709a3 11704 #define RCC_PLLCFGR_PLLSRC_MSI_Pos (0U)
AnnaBridge 189:f392fc9709a3 11705 #define RCC_PLLCFGR_PLLSRC_MSI_Msk (0x1U << RCC_PLLCFGR_PLLSRC_MSI_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 11706 #define RCC_PLLCFGR_PLLSRC_MSI RCC_PLLCFGR_PLLSRC_MSI_Msk /*!< MSI oscillator source clock selected */
AnnaBridge 189:f392fc9709a3 11707 #define RCC_PLLCFGR_PLLSRC_HSI_Pos (1U)
AnnaBridge 189:f392fc9709a3 11708 #define RCC_PLLCFGR_PLLSRC_HSI_Msk (0x1U << RCC_PLLCFGR_PLLSRC_HSI_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 11709 #define RCC_PLLCFGR_PLLSRC_HSI RCC_PLLCFGR_PLLSRC_HSI_Msk /*!< HSI16 oscillator source clock selected */
AnnaBridge 189:f392fc9709a3 11710 #define RCC_PLLCFGR_PLLSRC_HSE_Pos (0U)
AnnaBridge 189:f392fc9709a3 11711 #define RCC_PLLCFGR_PLLSRC_HSE_Msk (0x3U << RCC_PLLCFGR_PLLSRC_HSE_Pos) /*!< 0x00000003 */
AnnaBridge 189:f392fc9709a3 11712 #define RCC_PLLCFGR_PLLSRC_HSE RCC_PLLCFGR_PLLSRC_HSE_Msk /*!< HSE oscillator source clock selected */
AnnaBridge 189:f392fc9709a3 11713
AnnaBridge 189:f392fc9709a3 11714 #define RCC_PLLCFGR_PLLM_Pos (4U)
AnnaBridge 189:f392fc9709a3 11715 #define RCC_PLLCFGR_PLLM_Msk (0x7U << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000070 */
AnnaBridge 189:f392fc9709a3 11716 #define RCC_PLLCFGR_PLLM RCC_PLLCFGR_PLLM_Msk
AnnaBridge 189:f392fc9709a3 11717 #define RCC_PLLCFGR_PLLM_0 (0x1U << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 11718 #define RCC_PLLCFGR_PLLM_1 (0x2U << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 11719 #define RCC_PLLCFGR_PLLM_2 (0x4U << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 11720
AnnaBridge 189:f392fc9709a3 11721 #define RCC_PLLCFGR_PLLN_Pos (8U)
AnnaBridge 189:f392fc9709a3 11722 #define RCC_PLLCFGR_PLLN_Msk (0x7FU << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00007F00 */
AnnaBridge 189:f392fc9709a3 11723 #define RCC_PLLCFGR_PLLN RCC_PLLCFGR_PLLN_Msk
AnnaBridge 189:f392fc9709a3 11724 #define RCC_PLLCFGR_PLLN_0 (0x01U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 11725 #define RCC_PLLCFGR_PLLN_1 (0x02U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 11726 #define RCC_PLLCFGR_PLLN_2 (0x04U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 11727 #define RCC_PLLCFGR_PLLN_3 (0x08U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 11728 #define RCC_PLLCFGR_PLLN_4 (0x10U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 11729 #define RCC_PLLCFGR_PLLN_5 (0x20U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 11730 #define RCC_PLLCFGR_PLLN_6 (0x40U << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 11731
AnnaBridge 189:f392fc9709a3 11732 #define RCC_PLLCFGR_PLLPEN_Pos (16U)
AnnaBridge 189:f392fc9709a3 11733 #define RCC_PLLCFGR_PLLPEN_Msk (0x1U << RCC_PLLCFGR_PLLPEN_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 11734 #define RCC_PLLCFGR_PLLPEN RCC_PLLCFGR_PLLPEN_Msk
AnnaBridge 189:f392fc9709a3 11735 #define RCC_PLLCFGR_PLLP_Pos (17U)
AnnaBridge 189:f392fc9709a3 11736 #define RCC_PLLCFGR_PLLP_Msk (0x1U << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 11737 #define RCC_PLLCFGR_PLLP RCC_PLLCFGR_PLLP_Msk
AnnaBridge 189:f392fc9709a3 11738 #define RCC_PLLCFGR_PLLQEN_Pos (20U)
AnnaBridge 189:f392fc9709a3 11739 #define RCC_PLLCFGR_PLLQEN_Msk (0x1U << RCC_PLLCFGR_PLLQEN_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 11740 #define RCC_PLLCFGR_PLLQEN RCC_PLLCFGR_PLLQEN_Msk
AnnaBridge 189:f392fc9709a3 11741
AnnaBridge 189:f392fc9709a3 11742 #define RCC_PLLCFGR_PLLQ_Pos (21U)
AnnaBridge 189:f392fc9709a3 11743 #define RCC_PLLCFGR_PLLQ_Msk (0x3U << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x00600000 */
AnnaBridge 189:f392fc9709a3 11744 #define RCC_PLLCFGR_PLLQ RCC_PLLCFGR_PLLQ_Msk
AnnaBridge 189:f392fc9709a3 11745 #define RCC_PLLCFGR_PLLQ_0 (0x1U << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 11746 #define RCC_PLLCFGR_PLLQ_1 (0x2U << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 11747
AnnaBridge 189:f392fc9709a3 11748 #define RCC_PLLCFGR_PLLREN_Pos (24U)
AnnaBridge 189:f392fc9709a3 11749 #define RCC_PLLCFGR_PLLREN_Msk (0x1U << RCC_PLLCFGR_PLLREN_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 11750 #define RCC_PLLCFGR_PLLREN RCC_PLLCFGR_PLLREN_Msk
AnnaBridge 189:f392fc9709a3 11751 #define RCC_PLLCFGR_PLLR_Pos (25U)
AnnaBridge 189:f392fc9709a3 11752 #define RCC_PLLCFGR_PLLR_Msk (0x3U << RCC_PLLCFGR_PLLR_Pos) /*!< 0x06000000 */
AnnaBridge 189:f392fc9709a3 11753 #define RCC_PLLCFGR_PLLR RCC_PLLCFGR_PLLR_Msk
AnnaBridge 189:f392fc9709a3 11754 #define RCC_PLLCFGR_PLLR_0 (0x1U << RCC_PLLCFGR_PLLR_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 11755 #define RCC_PLLCFGR_PLLR_1 (0x2U << RCC_PLLCFGR_PLLR_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 11756
AnnaBridge 189:f392fc9709a3 11757 #define RCC_PLLCFGR_PLLPDIV_Pos (27U)
AnnaBridge 189:f392fc9709a3 11758 #define RCC_PLLCFGR_PLLPDIV_Msk (0x1FU << RCC_PLLCFGR_PLLPDIV_Pos) /*!< 0xF8000000 */
AnnaBridge 189:f392fc9709a3 11759 #define RCC_PLLCFGR_PLLPDIV RCC_PLLCFGR_PLLPDIV_Msk
AnnaBridge 189:f392fc9709a3 11760 #define RCC_PLLCFGR_PLLPDIV_0 (0x01U << RCC_PLLCFGR_PLLPDIV_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 11761 #define RCC_PLLCFGR_PLLPDIV_1 (0x02U << RCC_PLLCFGR_PLLPDIV_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 11762 #define RCC_PLLCFGR_PLLPDIV_2 (0x04U << RCC_PLLCFGR_PLLPDIV_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 11763 #define RCC_PLLCFGR_PLLPDIV_3 (0x08U << RCC_PLLCFGR_PLLPDIV_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 11764 #define RCC_PLLCFGR_PLLPDIV_4 (0x10U << RCC_PLLCFGR_PLLPDIV_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 11765
AnnaBridge 189:f392fc9709a3 11766 /******************** Bit definition for RCC_PLLSAI1CFGR register ************/
AnnaBridge 189:f392fc9709a3 11767 #define RCC_PLLSAI1CFGR_PLLSAI1N_Pos (8U)
AnnaBridge 189:f392fc9709a3 11768 #define RCC_PLLSAI1CFGR_PLLSAI1N_Msk (0x7FU << RCC_PLLSAI1CFGR_PLLSAI1N_Pos) /*!< 0x00007F00 */
AnnaBridge 189:f392fc9709a3 11769 #define RCC_PLLSAI1CFGR_PLLSAI1N RCC_PLLSAI1CFGR_PLLSAI1N_Msk
AnnaBridge 189:f392fc9709a3 11770 #define RCC_PLLSAI1CFGR_PLLSAI1N_0 (0x01U << RCC_PLLSAI1CFGR_PLLSAI1N_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 11771 #define RCC_PLLSAI1CFGR_PLLSAI1N_1 (0x02U << RCC_PLLSAI1CFGR_PLLSAI1N_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 11772 #define RCC_PLLSAI1CFGR_PLLSAI1N_2 (0x04U << RCC_PLLSAI1CFGR_PLLSAI1N_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 11773 #define RCC_PLLSAI1CFGR_PLLSAI1N_3 (0x08U << RCC_PLLSAI1CFGR_PLLSAI1N_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 11774 #define RCC_PLLSAI1CFGR_PLLSAI1N_4 (0x10U << RCC_PLLSAI1CFGR_PLLSAI1N_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 11775 #define RCC_PLLSAI1CFGR_PLLSAI1N_5 (0x20U << RCC_PLLSAI1CFGR_PLLSAI1N_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 11776 #define RCC_PLLSAI1CFGR_PLLSAI1N_6 (0x40U << RCC_PLLSAI1CFGR_PLLSAI1N_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 11777
AnnaBridge 189:f392fc9709a3 11778 #define RCC_PLLSAI1CFGR_PLLSAI1PEN_Pos (16U)
AnnaBridge 189:f392fc9709a3 11779 #define RCC_PLLSAI1CFGR_PLLSAI1PEN_Msk (0x1U << RCC_PLLSAI1CFGR_PLLSAI1PEN_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 11780 #define RCC_PLLSAI1CFGR_PLLSAI1PEN RCC_PLLSAI1CFGR_PLLSAI1PEN_Msk
AnnaBridge 189:f392fc9709a3 11781 #define RCC_PLLSAI1CFGR_PLLSAI1P_Pos (17U)
AnnaBridge 189:f392fc9709a3 11782 #define RCC_PLLSAI1CFGR_PLLSAI1P_Msk (0x1U << RCC_PLLSAI1CFGR_PLLSAI1P_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 11783 #define RCC_PLLSAI1CFGR_PLLSAI1P RCC_PLLSAI1CFGR_PLLSAI1P_Msk
AnnaBridge 189:f392fc9709a3 11784
AnnaBridge 189:f392fc9709a3 11785 #define RCC_PLLSAI1CFGR_PLLSAI1QEN_Pos (20U)
AnnaBridge 189:f392fc9709a3 11786 #define RCC_PLLSAI1CFGR_PLLSAI1QEN_Msk (0x1U << RCC_PLLSAI1CFGR_PLLSAI1QEN_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 11787 #define RCC_PLLSAI1CFGR_PLLSAI1QEN RCC_PLLSAI1CFGR_PLLSAI1QEN_Msk
AnnaBridge 189:f392fc9709a3 11788 #define RCC_PLLSAI1CFGR_PLLSAI1Q_Pos (21U)
AnnaBridge 189:f392fc9709a3 11789 #define RCC_PLLSAI1CFGR_PLLSAI1Q_Msk (0x3U << RCC_PLLSAI1CFGR_PLLSAI1Q_Pos) /*!< 0x00600000 */
AnnaBridge 189:f392fc9709a3 11790 #define RCC_PLLSAI1CFGR_PLLSAI1Q RCC_PLLSAI1CFGR_PLLSAI1Q_Msk
AnnaBridge 189:f392fc9709a3 11791 #define RCC_PLLSAI1CFGR_PLLSAI1Q_0 (0x1U << RCC_PLLSAI1CFGR_PLLSAI1Q_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 11792 #define RCC_PLLSAI1CFGR_PLLSAI1Q_1 (0x2U << RCC_PLLSAI1CFGR_PLLSAI1Q_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 11793
AnnaBridge 189:f392fc9709a3 11794 #define RCC_PLLSAI1CFGR_PLLSAI1REN_Pos (24U)
AnnaBridge 189:f392fc9709a3 11795 #define RCC_PLLSAI1CFGR_PLLSAI1REN_Msk (0x1U << RCC_PLLSAI1CFGR_PLLSAI1REN_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 11796 #define RCC_PLLSAI1CFGR_PLLSAI1REN RCC_PLLSAI1CFGR_PLLSAI1REN_Msk
AnnaBridge 189:f392fc9709a3 11797 #define RCC_PLLSAI1CFGR_PLLSAI1R_Pos (25U)
AnnaBridge 189:f392fc9709a3 11798 #define RCC_PLLSAI1CFGR_PLLSAI1R_Msk (0x3U << RCC_PLLSAI1CFGR_PLLSAI1R_Pos) /*!< 0x06000000 */
AnnaBridge 189:f392fc9709a3 11799 #define RCC_PLLSAI1CFGR_PLLSAI1R RCC_PLLSAI1CFGR_PLLSAI1R_Msk
AnnaBridge 189:f392fc9709a3 11800 #define RCC_PLLSAI1CFGR_PLLSAI1R_0 (0x1U << RCC_PLLSAI1CFGR_PLLSAI1R_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 11801 #define RCC_PLLSAI1CFGR_PLLSAI1R_1 (0x2U << RCC_PLLSAI1CFGR_PLLSAI1R_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 11802
AnnaBridge 189:f392fc9709a3 11803 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV_Pos (27U)
AnnaBridge 189:f392fc9709a3 11804 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV_Msk (0x1FU << RCC_PLLSAI1CFGR_PLLSAI1PDIV_Pos) /*!< 0xF8000000 */
AnnaBridge 189:f392fc9709a3 11805 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV RCC_PLLSAI1CFGR_PLLSAI1PDIV_Msk
AnnaBridge 189:f392fc9709a3 11806 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV_0 (0x01U << RCC_PLLSAI1CFGR_PLLSAI1PDIV_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 11807 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV_1 (0x02U << RCC_PLLSAI1CFGR_PLLSAI1PDIV_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 11808 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV_2 (0x04U << RCC_PLLSAI1CFGR_PLLSAI1PDIV_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 11809 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV_3 (0x08U << RCC_PLLSAI1CFGR_PLLSAI1PDIV_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 11810 #define RCC_PLLSAI1CFGR_PLLSAI1PDIV_4 (0x10U << RCC_PLLSAI1CFGR_PLLSAI1PDIV_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 11811
AnnaBridge 189:f392fc9709a3 11812 /******************** Bit definition for RCC_PLLSAI2CFGR register ************/
AnnaBridge 189:f392fc9709a3 11813 #define RCC_PLLSAI2CFGR_PLLSAI2N_Pos (8U)
AnnaBridge 189:f392fc9709a3 11814 #define RCC_PLLSAI2CFGR_PLLSAI2N_Msk (0x7FU << RCC_PLLSAI2CFGR_PLLSAI2N_Pos) /*!< 0x00007F00 */
AnnaBridge 189:f392fc9709a3 11815 #define RCC_PLLSAI2CFGR_PLLSAI2N RCC_PLLSAI2CFGR_PLLSAI2N_Msk
AnnaBridge 189:f392fc9709a3 11816 #define RCC_PLLSAI2CFGR_PLLSAI2N_0 (0x01U << RCC_PLLSAI2CFGR_PLLSAI2N_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 11817 #define RCC_PLLSAI2CFGR_PLLSAI2N_1 (0x02U << RCC_PLLSAI2CFGR_PLLSAI2N_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 11818 #define RCC_PLLSAI2CFGR_PLLSAI2N_2 (0x04U << RCC_PLLSAI2CFGR_PLLSAI2N_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 11819 #define RCC_PLLSAI2CFGR_PLLSAI2N_3 (0x08U << RCC_PLLSAI2CFGR_PLLSAI2N_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 11820 #define RCC_PLLSAI2CFGR_PLLSAI2N_4 (0x10U << RCC_PLLSAI2CFGR_PLLSAI2N_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 11821 #define RCC_PLLSAI2CFGR_PLLSAI2N_5 (0x20U << RCC_PLLSAI2CFGR_PLLSAI2N_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 11822 #define RCC_PLLSAI2CFGR_PLLSAI2N_6 (0x40U << RCC_PLLSAI2CFGR_PLLSAI2N_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 11823
AnnaBridge 189:f392fc9709a3 11824 #define RCC_PLLSAI2CFGR_PLLSAI2PEN_Pos (16U)
AnnaBridge 189:f392fc9709a3 11825 #define RCC_PLLSAI2CFGR_PLLSAI2PEN_Msk (0x1U << RCC_PLLSAI2CFGR_PLLSAI2PEN_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 11826 #define RCC_PLLSAI2CFGR_PLLSAI2PEN RCC_PLLSAI2CFGR_PLLSAI2PEN_Msk
AnnaBridge 189:f392fc9709a3 11827 #define RCC_PLLSAI2CFGR_PLLSAI2P_Pos (17U)
AnnaBridge 189:f392fc9709a3 11828 #define RCC_PLLSAI2CFGR_PLLSAI2P_Msk (0x1U << RCC_PLLSAI2CFGR_PLLSAI2P_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 11829 #define RCC_PLLSAI2CFGR_PLLSAI2P RCC_PLLSAI2CFGR_PLLSAI2P_Msk
AnnaBridge 189:f392fc9709a3 11830
AnnaBridge 189:f392fc9709a3 11831 #define RCC_PLLSAI2CFGR_PLLSAI2REN_Pos (24U)
AnnaBridge 189:f392fc9709a3 11832 #define RCC_PLLSAI2CFGR_PLLSAI2REN_Msk (0x1U << RCC_PLLSAI2CFGR_PLLSAI2REN_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 11833 #define RCC_PLLSAI2CFGR_PLLSAI2REN RCC_PLLSAI2CFGR_PLLSAI2REN_Msk
AnnaBridge 189:f392fc9709a3 11834 #define RCC_PLLSAI2CFGR_PLLSAI2R_Pos (25U)
AnnaBridge 189:f392fc9709a3 11835 #define RCC_PLLSAI2CFGR_PLLSAI2R_Msk (0x3U << RCC_PLLSAI2CFGR_PLLSAI2R_Pos) /*!< 0x06000000 */
AnnaBridge 189:f392fc9709a3 11836 #define RCC_PLLSAI2CFGR_PLLSAI2R RCC_PLLSAI2CFGR_PLLSAI2R_Msk
AnnaBridge 189:f392fc9709a3 11837 #define RCC_PLLSAI2CFGR_PLLSAI2R_0 (0x1U << RCC_PLLSAI2CFGR_PLLSAI2R_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 11838 #define RCC_PLLSAI2CFGR_PLLSAI2R_1 (0x2U << RCC_PLLSAI2CFGR_PLLSAI2R_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 11839
AnnaBridge 189:f392fc9709a3 11840 #define RCC_PLLSAI2CFGR_PLLSAI2PDIV_Pos (27U)
AnnaBridge 189:f392fc9709a3 11841 #define RCC_PLLSAI2CFGR_PLLSAI2PDIV_Msk (0x1FU << RCC_PLLSAI2CFGR_PLLSAI2PDIV_Pos) /*!< 0xF8000000 */
AnnaBridge 189:f392fc9709a3 11842 #define RCC_PLLSAI2CFGR_PLLSAI2PDIV RCC_PLLSAI2CFGR_PLLSAI2PDIV_Msk
AnnaBridge 189:f392fc9709a3 11843 #define RCC_PLLSAI2CFGR_PLLSAI2PDIV_0 (0x01U << RCC_PLLSAI2CFGR_PLLSAI2PDIV_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 11844 #define RCC_PLLSAI2CFGR_PLLSAI2PDIV_1 (0x02U << RCC_PLLSAI2CFGR_PLLSAI2PDIV_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 11845 #define RCC_PLLSAI2CFGR_PLLSAI2PDIV_2 (0x04U << RCC_PLLSAI2CFGR_PLLSAI2PDIV_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 11846 #define RCC_PLLSAI2CFGR_PLLSAI2PDIV_3 (0x08U << RCC_PLLSAI2CFGR_PLLSAI2PDIV_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 11847 #define RCC_PLLSAI2CFGR_PLLSAI2PDIV_4 (0x10U << RCC_PLLSAI2CFGR_PLLSAI2PDIV_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 11848
AnnaBridge 189:f392fc9709a3 11849 /******************** Bit definition for RCC_CIER register ******************/
AnnaBridge 189:f392fc9709a3 11850 #define RCC_CIER_LSIRDYIE_Pos (0U)
AnnaBridge 189:f392fc9709a3 11851 #define RCC_CIER_LSIRDYIE_Msk (0x1U << RCC_CIER_LSIRDYIE_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 11852 #define RCC_CIER_LSIRDYIE RCC_CIER_LSIRDYIE_Msk
AnnaBridge 189:f392fc9709a3 11853 #define RCC_CIER_LSERDYIE_Pos (1U)
AnnaBridge 189:f392fc9709a3 11854 #define RCC_CIER_LSERDYIE_Msk (0x1U << RCC_CIER_LSERDYIE_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 11855 #define RCC_CIER_LSERDYIE RCC_CIER_LSERDYIE_Msk
AnnaBridge 189:f392fc9709a3 11856 #define RCC_CIER_MSIRDYIE_Pos (2U)
AnnaBridge 189:f392fc9709a3 11857 #define RCC_CIER_MSIRDYIE_Msk (0x1U << RCC_CIER_MSIRDYIE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 11858 #define RCC_CIER_MSIRDYIE RCC_CIER_MSIRDYIE_Msk
AnnaBridge 189:f392fc9709a3 11859 #define RCC_CIER_HSIRDYIE_Pos (3U)
AnnaBridge 189:f392fc9709a3 11860 #define RCC_CIER_HSIRDYIE_Msk (0x1U << RCC_CIER_HSIRDYIE_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 11861 #define RCC_CIER_HSIRDYIE RCC_CIER_HSIRDYIE_Msk
AnnaBridge 189:f392fc9709a3 11862 #define RCC_CIER_HSERDYIE_Pos (4U)
AnnaBridge 189:f392fc9709a3 11863 #define RCC_CIER_HSERDYIE_Msk (0x1U << RCC_CIER_HSERDYIE_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 11864 #define RCC_CIER_HSERDYIE RCC_CIER_HSERDYIE_Msk
AnnaBridge 189:f392fc9709a3 11865 #define RCC_CIER_PLLRDYIE_Pos (5U)
AnnaBridge 189:f392fc9709a3 11866 #define RCC_CIER_PLLRDYIE_Msk (0x1U << RCC_CIER_PLLRDYIE_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 11867 #define RCC_CIER_PLLRDYIE RCC_CIER_PLLRDYIE_Msk
AnnaBridge 189:f392fc9709a3 11868 #define RCC_CIER_PLLSAI1RDYIE_Pos (6U)
AnnaBridge 189:f392fc9709a3 11869 #define RCC_CIER_PLLSAI1RDYIE_Msk (0x1U << RCC_CIER_PLLSAI1RDYIE_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 11870 #define RCC_CIER_PLLSAI1RDYIE RCC_CIER_PLLSAI1RDYIE_Msk
AnnaBridge 189:f392fc9709a3 11871 #define RCC_CIER_PLLSAI2RDYIE_Pos (7U)
AnnaBridge 189:f392fc9709a3 11872 #define RCC_CIER_PLLSAI2RDYIE_Msk (0x1U << RCC_CIER_PLLSAI2RDYIE_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 11873 #define RCC_CIER_PLLSAI2RDYIE RCC_CIER_PLLSAI2RDYIE_Msk
AnnaBridge 189:f392fc9709a3 11874 #define RCC_CIER_LSECSSIE_Pos (9U)
AnnaBridge 189:f392fc9709a3 11875 #define RCC_CIER_LSECSSIE_Msk (0x1U << RCC_CIER_LSECSSIE_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 11876 #define RCC_CIER_LSECSSIE RCC_CIER_LSECSSIE_Msk
AnnaBridge 189:f392fc9709a3 11877 #define RCC_CIER_HSI48RDYIE_Pos (10U)
AnnaBridge 189:f392fc9709a3 11878 #define RCC_CIER_HSI48RDYIE_Msk (0x1U << RCC_CIER_HSI48RDYIE_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 11879 #define RCC_CIER_HSI48RDYIE RCC_CIER_HSI48RDYIE_Msk
AnnaBridge 189:f392fc9709a3 11880
AnnaBridge 189:f392fc9709a3 11881 /******************** Bit definition for RCC_CIFR register ******************/
AnnaBridge 189:f392fc9709a3 11882 #define RCC_CIFR_LSIRDYF_Pos (0U)
AnnaBridge 189:f392fc9709a3 11883 #define RCC_CIFR_LSIRDYF_Msk (0x1U << RCC_CIFR_LSIRDYF_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 11884 #define RCC_CIFR_LSIRDYF RCC_CIFR_LSIRDYF_Msk
AnnaBridge 189:f392fc9709a3 11885 #define RCC_CIFR_LSERDYF_Pos (1U)
AnnaBridge 189:f392fc9709a3 11886 #define RCC_CIFR_LSERDYF_Msk (0x1U << RCC_CIFR_LSERDYF_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 11887 #define RCC_CIFR_LSERDYF RCC_CIFR_LSERDYF_Msk
AnnaBridge 189:f392fc9709a3 11888 #define RCC_CIFR_MSIRDYF_Pos (2U)
AnnaBridge 189:f392fc9709a3 11889 #define RCC_CIFR_MSIRDYF_Msk (0x1U << RCC_CIFR_MSIRDYF_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 11890 #define RCC_CIFR_MSIRDYF RCC_CIFR_MSIRDYF_Msk
AnnaBridge 189:f392fc9709a3 11891 #define RCC_CIFR_HSIRDYF_Pos (3U)
AnnaBridge 189:f392fc9709a3 11892 #define RCC_CIFR_HSIRDYF_Msk (0x1U << RCC_CIFR_HSIRDYF_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 11893 #define RCC_CIFR_HSIRDYF RCC_CIFR_HSIRDYF_Msk
AnnaBridge 189:f392fc9709a3 11894 #define RCC_CIFR_HSERDYF_Pos (4U)
AnnaBridge 189:f392fc9709a3 11895 #define RCC_CIFR_HSERDYF_Msk (0x1U << RCC_CIFR_HSERDYF_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 11896 #define RCC_CIFR_HSERDYF RCC_CIFR_HSERDYF_Msk
AnnaBridge 189:f392fc9709a3 11897 #define RCC_CIFR_PLLRDYF_Pos (5U)
AnnaBridge 189:f392fc9709a3 11898 #define RCC_CIFR_PLLRDYF_Msk (0x1U << RCC_CIFR_PLLRDYF_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 11899 #define RCC_CIFR_PLLRDYF RCC_CIFR_PLLRDYF_Msk
AnnaBridge 189:f392fc9709a3 11900 #define RCC_CIFR_PLLSAI1RDYF_Pos (6U)
AnnaBridge 189:f392fc9709a3 11901 #define RCC_CIFR_PLLSAI1RDYF_Msk (0x1U << RCC_CIFR_PLLSAI1RDYF_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 11902 #define RCC_CIFR_PLLSAI1RDYF RCC_CIFR_PLLSAI1RDYF_Msk
AnnaBridge 189:f392fc9709a3 11903 #define RCC_CIFR_PLLSAI2RDYF_Pos (7U)
AnnaBridge 189:f392fc9709a3 11904 #define RCC_CIFR_PLLSAI2RDYF_Msk (0x1U << RCC_CIFR_PLLSAI2RDYF_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 11905 #define RCC_CIFR_PLLSAI2RDYF RCC_CIFR_PLLSAI2RDYF_Msk
AnnaBridge 189:f392fc9709a3 11906 #define RCC_CIFR_CSSF_Pos (8U)
AnnaBridge 189:f392fc9709a3 11907 #define RCC_CIFR_CSSF_Msk (0x1U << RCC_CIFR_CSSF_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 11908 #define RCC_CIFR_CSSF RCC_CIFR_CSSF_Msk
AnnaBridge 189:f392fc9709a3 11909 #define RCC_CIFR_LSECSSF_Pos (9U)
AnnaBridge 189:f392fc9709a3 11910 #define RCC_CIFR_LSECSSF_Msk (0x1U << RCC_CIFR_LSECSSF_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 11911 #define RCC_CIFR_LSECSSF RCC_CIFR_LSECSSF_Msk
AnnaBridge 189:f392fc9709a3 11912 #define RCC_CIFR_HSI48RDYF_Pos (10U)
AnnaBridge 189:f392fc9709a3 11913 #define RCC_CIFR_HSI48RDYF_Msk (0x1U << RCC_CIFR_HSI48RDYF_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 11914 #define RCC_CIFR_HSI48RDYF RCC_CIFR_HSI48RDYF_Msk
AnnaBridge 189:f392fc9709a3 11915
AnnaBridge 189:f392fc9709a3 11916 /******************** Bit definition for RCC_CICR register ******************/
AnnaBridge 189:f392fc9709a3 11917 #define RCC_CICR_LSIRDYC_Pos (0U)
AnnaBridge 189:f392fc9709a3 11918 #define RCC_CICR_LSIRDYC_Msk (0x1U << RCC_CICR_LSIRDYC_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 11919 #define RCC_CICR_LSIRDYC RCC_CICR_LSIRDYC_Msk
AnnaBridge 189:f392fc9709a3 11920 #define RCC_CICR_LSERDYC_Pos (1U)
AnnaBridge 189:f392fc9709a3 11921 #define RCC_CICR_LSERDYC_Msk (0x1U << RCC_CICR_LSERDYC_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 11922 #define RCC_CICR_LSERDYC RCC_CICR_LSERDYC_Msk
AnnaBridge 189:f392fc9709a3 11923 #define RCC_CICR_MSIRDYC_Pos (2U)
AnnaBridge 189:f392fc9709a3 11924 #define RCC_CICR_MSIRDYC_Msk (0x1U << RCC_CICR_MSIRDYC_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 11925 #define RCC_CICR_MSIRDYC RCC_CICR_MSIRDYC_Msk
AnnaBridge 189:f392fc9709a3 11926 #define RCC_CICR_HSIRDYC_Pos (3U)
AnnaBridge 189:f392fc9709a3 11927 #define RCC_CICR_HSIRDYC_Msk (0x1U << RCC_CICR_HSIRDYC_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 11928 #define RCC_CICR_HSIRDYC RCC_CICR_HSIRDYC_Msk
AnnaBridge 189:f392fc9709a3 11929 #define RCC_CICR_HSERDYC_Pos (4U)
AnnaBridge 189:f392fc9709a3 11930 #define RCC_CICR_HSERDYC_Msk (0x1U << RCC_CICR_HSERDYC_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 11931 #define RCC_CICR_HSERDYC RCC_CICR_HSERDYC_Msk
AnnaBridge 189:f392fc9709a3 11932 #define RCC_CICR_PLLRDYC_Pos (5U)
AnnaBridge 189:f392fc9709a3 11933 #define RCC_CICR_PLLRDYC_Msk (0x1U << RCC_CICR_PLLRDYC_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 11934 #define RCC_CICR_PLLRDYC RCC_CICR_PLLRDYC_Msk
AnnaBridge 189:f392fc9709a3 11935 #define RCC_CICR_PLLSAI1RDYC_Pos (6U)
AnnaBridge 189:f392fc9709a3 11936 #define RCC_CICR_PLLSAI1RDYC_Msk (0x1U << RCC_CICR_PLLSAI1RDYC_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 11937 #define RCC_CICR_PLLSAI1RDYC RCC_CICR_PLLSAI1RDYC_Msk
AnnaBridge 189:f392fc9709a3 11938 #define RCC_CICR_PLLSAI2RDYC_Pos (7U)
AnnaBridge 189:f392fc9709a3 11939 #define RCC_CICR_PLLSAI2RDYC_Msk (0x1U << RCC_CICR_PLLSAI2RDYC_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 11940 #define RCC_CICR_PLLSAI2RDYC RCC_CICR_PLLSAI2RDYC_Msk
AnnaBridge 189:f392fc9709a3 11941 #define RCC_CICR_CSSC_Pos (8U)
AnnaBridge 189:f392fc9709a3 11942 #define RCC_CICR_CSSC_Msk (0x1U << RCC_CICR_CSSC_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 11943 #define RCC_CICR_CSSC RCC_CICR_CSSC_Msk
AnnaBridge 189:f392fc9709a3 11944 #define RCC_CICR_LSECSSC_Pos (9U)
AnnaBridge 189:f392fc9709a3 11945 #define RCC_CICR_LSECSSC_Msk (0x1U << RCC_CICR_LSECSSC_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 11946 #define RCC_CICR_LSECSSC RCC_CICR_LSECSSC_Msk
AnnaBridge 189:f392fc9709a3 11947 #define RCC_CICR_HSI48RDYC_Pos (10U)
AnnaBridge 189:f392fc9709a3 11948 #define RCC_CICR_HSI48RDYC_Msk (0x1U << RCC_CICR_HSI48RDYC_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 11949 #define RCC_CICR_HSI48RDYC RCC_CICR_HSI48RDYC_Msk
AnnaBridge 189:f392fc9709a3 11950
AnnaBridge 189:f392fc9709a3 11951 /******************** Bit definition for RCC_AHB1RSTR register **************/
AnnaBridge 189:f392fc9709a3 11952 #define RCC_AHB1RSTR_DMA1RST_Pos (0U)
AnnaBridge 189:f392fc9709a3 11953 #define RCC_AHB1RSTR_DMA1RST_Msk (0x1U << RCC_AHB1RSTR_DMA1RST_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 11954 #define RCC_AHB1RSTR_DMA1RST RCC_AHB1RSTR_DMA1RST_Msk
AnnaBridge 189:f392fc9709a3 11955 #define RCC_AHB1RSTR_DMA2RST_Pos (1U)
AnnaBridge 189:f392fc9709a3 11956 #define RCC_AHB1RSTR_DMA2RST_Msk (0x1U << RCC_AHB1RSTR_DMA2RST_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 11957 #define RCC_AHB1RSTR_DMA2RST RCC_AHB1RSTR_DMA2RST_Msk
AnnaBridge 189:f392fc9709a3 11958 #define RCC_AHB1RSTR_FLASHRST_Pos (8U)
AnnaBridge 189:f392fc9709a3 11959 #define RCC_AHB1RSTR_FLASHRST_Msk (0x1U << RCC_AHB1RSTR_FLASHRST_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 11960 #define RCC_AHB1RSTR_FLASHRST RCC_AHB1RSTR_FLASHRST_Msk
AnnaBridge 189:f392fc9709a3 11961 #define RCC_AHB1RSTR_CRCRST_Pos (12U)
AnnaBridge 189:f392fc9709a3 11962 #define RCC_AHB1RSTR_CRCRST_Msk (0x1U << RCC_AHB1RSTR_CRCRST_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 11963 #define RCC_AHB1RSTR_CRCRST RCC_AHB1RSTR_CRCRST_Msk
AnnaBridge 189:f392fc9709a3 11964 #define RCC_AHB1RSTR_TSCRST_Pos (16U)
AnnaBridge 189:f392fc9709a3 11965 #define RCC_AHB1RSTR_TSCRST_Msk (0x1U << RCC_AHB1RSTR_TSCRST_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 11966 #define RCC_AHB1RSTR_TSCRST RCC_AHB1RSTR_TSCRST_Msk
AnnaBridge 189:f392fc9709a3 11967 #define RCC_AHB1RSTR_DMA2DRST_Pos (17U)
AnnaBridge 189:f392fc9709a3 11968 #define RCC_AHB1RSTR_DMA2DRST_Msk (0x1U << RCC_AHB1RSTR_DMA2DRST_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 11969 #define RCC_AHB1RSTR_DMA2DRST RCC_AHB1RSTR_DMA2DRST_Msk
AnnaBridge 189:f392fc9709a3 11970
AnnaBridge 189:f392fc9709a3 11971 /******************** Bit definition for RCC_AHB2RSTR register **************/
AnnaBridge 189:f392fc9709a3 11972 #define RCC_AHB2RSTR_GPIOARST_Pos (0U)
AnnaBridge 189:f392fc9709a3 11973 #define RCC_AHB2RSTR_GPIOARST_Msk (0x1U << RCC_AHB2RSTR_GPIOARST_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 11974 #define RCC_AHB2RSTR_GPIOARST RCC_AHB2RSTR_GPIOARST_Msk
AnnaBridge 189:f392fc9709a3 11975 #define RCC_AHB2RSTR_GPIOBRST_Pos (1U)
AnnaBridge 189:f392fc9709a3 11976 #define RCC_AHB2RSTR_GPIOBRST_Msk (0x1U << RCC_AHB2RSTR_GPIOBRST_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 11977 #define RCC_AHB2RSTR_GPIOBRST RCC_AHB2RSTR_GPIOBRST_Msk
AnnaBridge 189:f392fc9709a3 11978 #define RCC_AHB2RSTR_GPIOCRST_Pos (2U)
AnnaBridge 189:f392fc9709a3 11979 #define RCC_AHB2RSTR_GPIOCRST_Msk (0x1U << RCC_AHB2RSTR_GPIOCRST_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 11980 #define RCC_AHB2RSTR_GPIOCRST RCC_AHB2RSTR_GPIOCRST_Msk
AnnaBridge 189:f392fc9709a3 11981 #define RCC_AHB2RSTR_GPIODRST_Pos (3U)
AnnaBridge 189:f392fc9709a3 11982 #define RCC_AHB2RSTR_GPIODRST_Msk (0x1U << RCC_AHB2RSTR_GPIODRST_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 11983 #define RCC_AHB2RSTR_GPIODRST RCC_AHB2RSTR_GPIODRST_Msk
AnnaBridge 189:f392fc9709a3 11984 #define RCC_AHB2RSTR_GPIOERST_Pos (4U)
AnnaBridge 189:f392fc9709a3 11985 #define RCC_AHB2RSTR_GPIOERST_Msk (0x1U << RCC_AHB2RSTR_GPIOERST_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 11986 #define RCC_AHB2RSTR_GPIOERST RCC_AHB2RSTR_GPIOERST_Msk
AnnaBridge 189:f392fc9709a3 11987 #define RCC_AHB2RSTR_GPIOFRST_Pos (5U)
AnnaBridge 189:f392fc9709a3 11988 #define RCC_AHB2RSTR_GPIOFRST_Msk (0x1U << RCC_AHB2RSTR_GPIOFRST_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 11989 #define RCC_AHB2RSTR_GPIOFRST RCC_AHB2RSTR_GPIOFRST_Msk
AnnaBridge 189:f392fc9709a3 11990 #define RCC_AHB2RSTR_GPIOGRST_Pos (6U)
AnnaBridge 189:f392fc9709a3 11991 #define RCC_AHB2RSTR_GPIOGRST_Msk (0x1U << RCC_AHB2RSTR_GPIOGRST_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 11992 #define RCC_AHB2RSTR_GPIOGRST RCC_AHB2RSTR_GPIOGRST_Msk
AnnaBridge 189:f392fc9709a3 11993 #define RCC_AHB2RSTR_GPIOHRST_Pos (7U)
AnnaBridge 189:f392fc9709a3 11994 #define RCC_AHB2RSTR_GPIOHRST_Msk (0x1U << RCC_AHB2RSTR_GPIOHRST_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 11995 #define RCC_AHB2RSTR_GPIOHRST RCC_AHB2RSTR_GPIOHRST_Msk
AnnaBridge 189:f392fc9709a3 11996 #define RCC_AHB2RSTR_GPIOIRST_Pos (8U)
AnnaBridge 189:f392fc9709a3 11997 #define RCC_AHB2RSTR_GPIOIRST_Msk (0x1U << RCC_AHB2RSTR_GPIOIRST_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 11998 #define RCC_AHB2RSTR_GPIOIRST RCC_AHB2RSTR_GPIOIRST_Msk
AnnaBridge 189:f392fc9709a3 11999 #define RCC_AHB2RSTR_OTGFSRST_Pos (12U)
AnnaBridge 189:f392fc9709a3 12000 #define RCC_AHB2RSTR_OTGFSRST_Msk (0x1U << RCC_AHB2RSTR_OTGFSRST_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 12001 #define RCC_AHB2RSTR_OTGFSRST RCC_AHB2RSTR_OTGFSRST_Msk
AnnaBridge 189:f392fc9709a3 12002 #define RCC_AHB2RSTR_ADCRST_Pos (13U)
AnnaBridge 189:f392fc9709a3 12003 #define RCC_AHB2RSTR_ADCRST_Msk (0x1U << RCC_AHB2RSTR_ADCRST_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 12004 #define RCC_AHB2RSTR_ADCRST RCC_AHB2RSTR_ADCRST_Msk
AnnaBridge 189:f392fc9709a3 12005 #define RCC_AHB2RSTR_DCMIRST_Pos (14U)
AnnaBridge 189:f392fc9709a3 12006 #define RCC_AHB2RSTR_DCMIRST_Msk (0x1U << RCC_AHB2RSTR_DCMIRST_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 12007 #define RCC_AHB2RSTR_DCMIRST RCC_AHB2RSTR_DCMIRST_Msk
AnnaBridge 189:f392fc9709a3 12008 #define RCC_AHB2RSTR_RNGRST_Pos (18U)
AnnaBridge 189:f392fc9709a3 12009 #define RCC_AHB2RSTR_RNGRST_Msk (0x1U << RCC_AHB2RSTR_RNGRST_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 12010 #define RCC_AHB2RSTR_RNGRST RCC_AHB2RSTR_RNGRST_Msk
AnnaBridge 189:f392fc9709a3 12011
AnnaBridge 189:f392fc9709a3 12012 /******************** Bit definition for RCC_AHB3RSTR register **************/
AnnaBridge 189:f392fc9709a3 12013 #define RCC_AHB3RSTR_FMCRST_Pos (0U)
AnnaBridge 189:f392fc9709a3 12014 #define RCC_AHB3RSTR_FMCRST_Msk (0x1U << RCC_AHB3RSTR_FMCRST_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 12015 #define RCC_AHB3RSTR_FMCRST RCC_AHB3RSTR_FMCRST_Msk
AnnaBridge 189:f392fc9709a3 12016 #define RCC_AHB3RSTR_QSPIRST_Pos (8U)
AnnaBridge 189:f392fc9709a3 12017 #define RCC_AHB3RSTR_QSPIRST_Msk (0x1U << RCC_AHB3RSTR_QSPIRST_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 12018 #define RCC_AHB3RSTR_QSPIRST RCC_AHB3RSTR_QSPIRST_Msk
AnnaBridge 189:f392fc9709a3 12019
AnnaBridge 189:f392fc9709a3 12020 /******************** Bit definition for RCC_APB1RSTR1 register **************/
AnnaBridge 189:f392fc9709a3 12021 #define RCC_APB1RSTR1_TIM2RST_Pos (0U)
AnnaBridge 189:f392fc9709a3 12022 #define RCC_APB1RSTR1_TIM2RST_Msk (0x1U << RCC_APB1RSTR1_TIM2RST_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 12023 #define RCC_APB1RSTR1_TIM2RST RCC_APB1RSTR1_TIM2RST_Msk
AnnaBridge 189:f392fc9709a3 12024 #define RCC_APB1RSTR1_TIM3RST_Pos (1U)
AnnaBridge 189:f392fc9709a3 12025 #define RCC_APB1RSTR1_TIM3RST_Msk (0x1U << RCC_APB1RSTR1_TIM3RST_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 12026 #define RCC_APB1RSTR1_TIM3RST RCC_APB1RSTR1_TIM3RST_Msk
AnnaBridge 189:f392fc9709a3 12027 #define RCC_APB1RSTR1_TIM4RST_Pos (2U)
AnnaBridge 189:f392fc9709a3 12028 #define RCC_APB1RSTR1_TIM4RST_Msk (0x1U << RCC_APB1RSTR1_TIM4RST_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 12029 #define RCC_APB1RSTR1_TIM4RST RCC_APB1RSTR1_TIM4RST_Msk
AnnaBridge 189:f392fc9709a3 12030 #define RCC_APB1RSTR1_TIM5RST_Pos (3U)
AnnaBridge 189:f392fc9709a3 12031 #define RCC_APB1RSTR1_TIM5RST_Msk (0x1U << RCC_APB1RSTR1_TIM5RST_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 12032 #define RCC_APB1RSTR1_TIM5RST RCC_APB1RSTR1_TIM5RST_Msk
AnnaBridge 189:f392fc9709a3 12033 #define RCC_APB1RSTR1_TIM6RST_Pos (4U)
AnnaBridge 189:f392fc9709a3 12034 #define RCC_APB1RSTR1_TIM6RST_Msk (0x1U << RCC_APB1RSTR1_TIM6RST_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 12035 #define RCC_APB1RSTR1_TIM6RST RCC_APB1RSTR1_TIM6RST_Msk
AnnaBridge 189:f392fc9709a3 12036 #define RCC_APB1RSTR1_TIM7RST_Pos (5U)
AnnaBridge 189:f392fc9709a3 12037 #define RCC_APB1RSTR1_TIM7RST_Msk (0x1U << RCC_APB1RSTR1_TIM7RST_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 12038 #define RCC_APB1RSTR1_TIM7RST RCC_APB1RSTR1_TIM7RST_Msk
AnnaBridge 189:f392fc9709a3 12039 #define RCC_APB1RSTR1_LCDRST_Pos (9U)
AnnaBridge 189:f392fc9709a3 12040 #define RCC_APB1RSTR1_LCDRST_Msk (0x1U << RCC_APB1RSTR1_LCDRST_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 12041 #define RCC_APB1RSTR1_LCDRST RCC_APB1RSTR1_LCDRST_Msk
AnnaBridge 189:f392fc9709a3 12042 #define RCC_APB1RSTR1_SPI2RST_Pos (14U)
AnnaBridge 189:f392fc9709a3 12043 #define RCC_APB1RSTR1_SPI2RST_Msk (0x1U << RCC_APB1RSTR1_SPI2RST_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 12044 #define RCC_APB1RSTR1_SPI2RST RCC_APB1RSTR1_SPI2RST_Msk
AnnaBridge 189:f392fc9709a3 12045 #define RCC_APB1RSTR1_SPI3RST_Pos (15U)
AnnaBridge 189:f392fc9709a3 12046 #define RCC_APB1RSTR1_SPI3RST_Msk (0x1U << RCC_APB1RSTR1_SPI3RST_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 12047 #define RCC_APB1RSTR1_SPI3RST RCC_APB1RSTR1_SPI3RST_Msk
AnnaBridge 189:f392fc9709a3 12048 #define RCC_APB1RSTR1_USART2RST_Pos (17U)
AnnaBridge 189:f392fc9709a3 12049 #define RCC_APB1RSTR1_USART2RST_Msk (0x1U << RCC_APB1RSTR1_USART2RST_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 12050 #define RCC_APB1RSTR1_USART2RST RCC_APB1RSTR1_USART2RST_Msk
AnnaBridge 189:f392fc9709a3 12051 #define RCC_APB1RSTR1_USART3RST_Pos (18U)
AnnaBridge 189:f392fc9709a3 12052 #define RCC_APB1RSTR1_USART3RST_Msk (0x1U << RCC_APB1RSTR1_USART3RST_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 12053 #define RCC_APB1RSTR1_USART3RST RCC_APB1RSTR1_USART3RST_Msk
AnnaBridge 189:f392fc9709a3 12054 #define RCC_APB1RSTR1_UART4RST_Pos (19U)
AnnaBridge 189:f392fc9709a3 12055 #define RCC_APB1RSTR1_UART4RST_Msk (0x1U << RCC_APB1RSTR1_UART4RST_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 12056 #define RCC_APB1RSTR1_UART4RST RCC_APB1RSTR1_UART4RST_Msk
AnnaBridge 189:f392fc9709a3 12057 #define RCC_APB1RSTR1_UART5RST_Pos (20U)
AnnaBridge 189:f392fc9709a3 12058 #define RCC_APB1RSTR1_UART5RST_Msk (0x1U << RCC_APB1RSTR1_UART5RST_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 12059 #define RCC_APB1RSTR1_UART5RST RCC_APB1RSTR1_UART5RST_Msk
AnnaBridge 189:f392fc9709a3 12060 #define RCC_APB1RSTR1_I2C1RST_Pos (21U)
AnnaBridge 189:f392fc9709a3 12061 #define RCC_APB1RSTR1_I2C1RST_Msk (0x1U << RCC_APB1RSTR1_I2C1RST_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 12062 #define RCC_APB1RSTR1_I2C1RST RCC_APB1RSTR1_I2C1RST_Msk
AnnaBridge 189:f392fc9709a3 12063 #define RCC_APB1RSTR1_I2C2RST_Pos (22U)
AnnaBridge 189:f392fc9709a3 12064 #define RCC_APB1RSTR1_I2C2RST_Msk (0x1U << RCC_APB1RSTR1_I2C2RST_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 12065 #define RCC_APB1RSTR1_I2C2RST RCC_APB1RSTR1_I2C2RST_Msk
AnnaBridge 189:f392fc9709a3 12066 #define RCC_APB1RSTR1_I2C3RST_Pos (23U)
AnnaBridge 189:f392fc9709a3 12067 #define RCC_APB1RSTR1_I2C3RST_Msk (0x1U << RCC_APB1RSTR1_I2C3RST_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 12068 #define RCC_APB1RSTR1_I2C3RST RCC_APB1RSTR1_I2C3RST_Msk
AnnaBridge 189:f392fc9709a3 12069 #define RCC_APB1RSTR1_CRSRST_Pos (24U)
AnnaBridge 189:f392fc9709a3 12070 #define RCC_APB1RSTR1_CRSRST_Msk (0x1U << RCC_APB1RSTR1_CRSRST_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 12071 #define RCC_APB1RSTR1_CRSRST RCC_APB1RSTR1_CRSRST_Msk
AnnaBridge 189:f392fc9709a3 12072 #define RCC_APB1RSTR1_CAN1RST_Pos (25U)
AnnaBridge 189:f392fc9709a3 12073 #define RCC_APB1RSTR1_CAN1RST_Msk (0x1U << RCC_APB1RSTR1_CAN1RST_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 12074 #define RCC_APB1RSTR1_CAN1RST RCC_APB1RSTR1_CAN1RST_Msk
AnnaBridge 189:f392fc9709a3 12075 #define RCC_APB1RSTR1_CAN2RST_Pos (26U)
AnnaBridge 189:f392fc9709a3 12076 #define RCC_APB1RSTR1_CAN2RST_Msk (0x1U << RCC_APB1RSTR1_CAN2RST_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 12077 #define RCC_APB1RSTR1_CAN2RST RCC_APB1RSTR1_CAN2RST_Msk
AnnaBridge 189:f392fc9709a3 12078 #define RCC_APB1RSTR1_PWRRST_Pos (28U)
AnnaBridge 189:f392fc9709a3 12079 #define RCC_APB1RSTR1_PWRRST_Msk (0x1U << RCC_APB1RSTR1_PWRRST_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 12080 #define RCC_APB1RSTR1_PWRRST RCC_APB1RSTR1_PWRRST_Msk
AnnaBridge 189:f392fc9709a3 12081 #define RCC_APB1RSTR1_DAC1RST_Pos (29U)
AnnaBridge 189:f392fc9709a3 12082 #define RCC_APB1RSTR1_DAC1RST_Msk (0x1U << RCC_APB1RSTR1_DAC1RST_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 12083 #define RCC_APB1RSTR1_DAC1RST RCC_APB1RSTR1_DAC1RST_Msk
AnnaBridge 189:f392fc9709a3 12084 #define RCC_APB1RSTR1_OPAMPRST_Pos (30U)
AnnaBridge 189:f392fc9709a3 12085 #define RCC_APB1RSTR1_OPAMPRST_Msk (0x1U << RCC_APB1RSTR1_OPAMPRST_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 12086 #define RCC_APB1RSTR1_OPAMPRST RCC_APB1RSTR1_OPAMPRST_Msk
AnnaBridge 189:f392fc9709a3 12087 #define RCC_APB1RSTR1_LPTIM1RST_Pos (31U)
AnnaBridge 189:f392fc9709a3 12088 #define RCC_APB1RSTR1_LPTIM1RST_Msk (0x1U << RCC_APB1RSTR1_LPTIM1RST_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 12089 #define RCC_APB1RSTR1_LPTIM1RST RCC_APB1RSTR1_LPTIM1RST_Msk
AnnaBridge 189:f392fc9709a3 12090
AnnaBridge 189:f392fc9709a3 12091 /******************** Bit definition for RCC_APB1RSTR2 register **************/
AnnaBridge 189:f392fc9709a3 12092 #define RCC_APB1RSTR2_LPUART1RST_Pos (0U)
AnnaBridge 189:f392fc9709a3 12093 #define RCC_APB1RSTR2_LPUART1RST_Msk (0x1U << RCC_APB1RSTR2_LPUART1RST_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 12094 #define RCC_APB1RSTR2_LPUART1RST RCC_APB1RSTR2_LPUART1RST_Msk
AnnaBridge 189:f392fc9709a3 12095 #define RCC_APB1RSTR2_I2C4RST_Pos (1U)
AnnaBridge 189:f392fc9709a3 12096 #define RCC_APB1RSTR2_I2C4RST_Msk (0x1U << RCC_APB1RSTR2_I2C4RST_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 12097 #define RCC_APB1RSTR2_I2C4RST RCC_APB1RSTR2_I2C4RST_Msk
AnnaBridge 189:f392fc9709a3 12098 #define RCC_APB1RSTR2_SWPMI1RST_Pos (2U)
AnnaBridge 189:f392fc9709a3 12099 #define RCC_APB1RSTR2_SWPMI1RST_Msk (0x1U << RCC_APB1RSTR2_SWPMI1RST_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 12100 #define RCC_APB1RSTR2_SWPMI1RST RCC_APB1RSTR2_SWPMI1RST_Msk
AnnaBridge 189:f392fc9709a3 12101 #define RCC_APB1RSTR2_LPTIM2RST_Pos (5U)
AnnaBridge 189:f392fc9709a3 12102 #define RCC_APB1RSTR2_LPTIM2RST_Msk (0x1U << RCC_APB1RSTR2_LPTIM2RST_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 12103 #define RCC_APB1RSTR2_LPTIM2RST RCC_APB1RSTR2_LPTIM2RST_Msk
AnnaBridge 189:f392fc9709a3 12104
AnnaBridge 189:f392fc9709a3 12105 /******************** Bit definition for RCC_APB2RSTR register **************/
AnnaBridge 189:f392fc9709a3 12106 #define RCC_APB2RSTR_SYSCFGRST_Pos (0U)
AnnaBridge 189:f392fc9709a3 12107 #define RCC_APB2RSTR_SYSCFGRST_Msk (0x1U << RCC_APB2RSTR_SYSCFGRST_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 12108 #define RCC_APB2RSTR_SYSCFGRST RCC_APB2RSTR_SYSCFGRST_Msk
AnnaBridge 189:f392fc9709a3 12109 #define RCC_APB2RSTR_SDMMC1RST_Pos (10U)
AnnaBridge 189:f392fc9709a3 12110 #define RCC_APB2RSTR_SDMMC1RST_Msk (0x1U << RCC_APB2RSTR_SDMMC1RST_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 12111 #define RCC_APB2RSTR_SDMMC1RST RCC_APB2RSTR_SDMMC1RST_Msk
AnnaBridge 189:f392fc9709a3 12112 #define RCC_APB2RSTR_TIM1RST_Pos (11U)
AnnaBridge 189:f392fc9709a3 12113 #define RCC_APB2RSTR_TIM1RST_Msk (0x1U << RCC_APB2RSTR_TIM1RST_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 12114 #define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk
AnnaBridge 189:f392fc9709a3 12115 #define RCC_APB2RSTR_SPI1RST_Pos (12U)
AnnaBridge 189:f392fc9709a3 12116 #define RCC_APB2RSTR_SPI1RST_Msk (0x1U << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 12117 #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk
AnnaBridge 189:f392fc9709a3 12118 #define RCC_APB2RSTR_TIM8RST_Pos (13U)
AnnaBridge 189:f392fc9709a3 12119 #define RCC_APB2RSTR_TIM8RST_Msk (0x1U << RCC_APB2RSTR_TIM8RST_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 12120 #define RCC_APB2RSTR_TIM8RST RCC_APB2RSTR_TIM8RST_Msk
AnnaBridge 189:f392fc9709a3 12121 #define RCC_APB2RSTR_USART1RST_Pos (14U)
AnnaBridge 189:f392fc9709a3 12122 #define RCC_APB2RSTR_USART1RST_Msk (0x1U << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 12123 #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk
AnnaBridge 189:f392fc9709a3 12124 #define RCC_APB2RSTR_TIM15RST_Pos (16U)
AnnaBridge 189:f392fc9709a3 12125 #define RCC_APB2RSTR_TIM15RST_Msk (0x1U << RCC_APB2RSTR_TIM15RST_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 12126 #define RCC_APB2RSTR_TIM15RST RCC_APB2RSTR_TIM15RST_Msk
AnnaBridge 189:f392fc9709a3 12127 #define RCC_APB2RSTR_TIM16RST_Pos (17U)
AnnaBridge 189:f392fc9709a3 12128 #define RCC_APB2RSTR_TIM16RST_Msk (0x1U << RCC_APB2RSTR_TIM16RST_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 12129 #define RCC_APB2RSTR_TIM16RST RCC_APB2RSTR_TIM16RST_Msk
AnnaBridge 189:f392fc9709a3 12130 #define RCC_APB2RSTR_TIM17RST_Pos (18U)
AnnaBridge 189:f392fc9709a3 12131 #define RCC_APB2RSTR_TIM17RST_Msk (0x1U << RCC_APB2RSTR_TIM17RST_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 12132 #define RCC_APB2RSTR_TIM17RST RCC_APB2RSTR_TIM17RST_Msk
AnnaBridge 189:f392fc9709a3 12133 #define RCC_APB2RSTR_SAI1RST_Pos (21U)
AnnaBridge 189:f392fc9709a3 12134 #define RCC_APB2RSTR_SAI1RST_Msk (0x1U << RCC_APB2RSTR_SAI1RST_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 12135 #define RCC_APB2RSTR_SAI1RST RCC_APB2RSTR_SAI1RST_Msk
AnnaBridge 189:f392fc9709a3 12136 #define RCC_APB2RSTR_SAI2RST_Pos (22U)
AnnaBridge 189:f392fc9709a3 12137 #define RCC_APB2RSTR_SAI2RST_Msk (0x1U << RCC_APB2RSTR_SAI2RST_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 12138 #define RCC_APB2RSTR_SAI2RST RCC_APB2RSTR_SAI2RST_Msk
AnnaBridge 189:f392fc9709a3 12139 #define RCC_APB2RSTR_DFSDM1RST_Pos (24U)
AnnaBridge 189:f392fc9709a3 12140 #define RCC_APB2RSTR_DFSDM1RST_Msk (0x1U << RCC_APB2RSTR_DFSDM1RST_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 12141 #define RCC_APB2RSTR_DFSDM1RST RCC_APB2RSTR_DFSDM1RST_Msk
AnnaBridge 189:f392fc9709a3 12142
AnnaBridge 189:f392fc9709a3 12143 /******************** Bit definition for RCC_AHB1ENR register ***************/
AnnaBridge 189:f392fc9709a3 12144 #define RCC_AHB1ENR_DMA1EN_Pos (0U)
AnnaBridge 189:f392fc9709a3 12145 #define RCC_AHB1ENR_DMA1EN_Msk (0x1U << RCC_AHB1ENR_DMA1EN_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 12146 #define RCC_AHB1ENR_DMA1EN RCC_AHB1ENR_DMA1EN_Msk
AnnaBridge 189:f392fc9709a3 12147 #define RCC_AHB1ENR_DMA2EN_Pos (1U)
AnnaBridge 189:f392fc9709a3 12148 #define RCC_AHB1ENR_DMA2EN_Msk (0x1U << RCC_AHB1ENR_DMA2EN_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 12149 #define RCC_AHB1ENR_DMA2EN RCC_AHB1ENR_DMA2EN_Msk
AnnaBridge 189:f392fc9709a3 12150 #define RCC_AHB1ENR_FLASHEN_Pos (8U)
AnnaBridge 189:f392fc9709a3 12151 #define RCC_AHB1ENR_FLASHEN_Msk (0x1U << RCC_AHB1ENR_FLASHEN_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 12152 #define RCC_AHB1ENR_FLASHEN RCC_AHB1ENR_FLASHEN_Msk
AnnaBridge 189:f392fc9709a3 12153 #define RCC_AHB1ENR_CRCEN_Pos (12U)
AnnaBridge 189:f392fc9709a3 12154 #define RCC_AHB1ENR_CRCEN_Msk (0x1U << RCC_AHB1ENR_CRCEN_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 12155 #define RCC_AHB1ENR_CRCEN RCC_AHB1ENR_CRCEN_Msk
AnnaBridge 189:f392fc9709a3 12156 #define RCC_AHB1ENR_TSCEN_Pos (16U)
AnnaBridge 189:f392fc9709a3 12157 #define RCC_AHB1ENR_TSCEN_Msk (0x1U << RCC_AHB1ENR_TSCEN_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 12158 #define RCC_AHB1ENR_TSCEN RCC_AHB1ENR_TSCEN_Msk
AnnaBridge 189:f392fc9709a3 12159 #define RCC_AHB1ENR_DMA2DEN_Pos (17U)
AnnaBridge 189:f392fc9709a3 12160 #define RCC_AHB1ENR_DMA2DEN_Msk (0x1U << RCC_AHB1ENR_DMA2DEN_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 12161 #define RCC_AHB1ENR_DMA2DEN RCC_AHB1ENR_DMA2DEN_Msk
AnnaBridge 189:f392fc9709a3 12162
AnnaBridge 189:f392fc9709a3 12163 /******************** Bit definition for RCC_AHB2ENR register ***************/
AnnaBridge 189:f392fc9709a3 12164 #define RCC_AHB2ENR_GPIOAEN_Pos (0U)
AnnaBridge 189:f392fc9709a3 12165 #define RCC_AHB2ENR_GPIOAEN_Msk (0x1U << RCC_AHB2ENR_GPIOAEN_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 12166 #define RCC_AHB2ENR_GPIOAEN RCC_AHB2ENR_GPIOAEN_Msk
AnnaBridge 189:f392fc9709a3 12167 #define RCC_AHB2ENR_GPIOBEN_Pos (1U)
AnnaBridge 189:f392fc9709a3 12168 #define RCC_AHB2ENR_GPIOBEN_Msk (0x1U << RCC_AHB2ENR_GPIOBEN_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 12169 #define RCC_AHB2ENR_GPIOBEN RCC_AHB2ENR_GPIOBEN_Msk
AnnaBridge 189:f392fc9709a3 12170 #define RCC_AHB2ENR_GPIOCEN_Pos (2U)
AnnaBridge 189:f392fc9709a3 12171 #define RCC_AHB2ENR_GPIOCEN_Msk (0x1U << RCC_AHB2ENR_GPIOCEN_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 12172 #define RCC_AHB2ENR_GPIOCEN RCC_AHB2ENR_GPIOCEN_Msk
AnnaBridge 189:f392fc9709a3 12173 #define RCC_AHB2ENR_GPIODEN_Pos (3U)
AnnaBridge 189:f392fc9709a3 12174 #define RCC_AHB2ENR_GPIODEN_Msk (0x1U << RCC_AHB2ENR_GPIODEN_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 12175 #define RCC_AHB2ENR_GPIODEN RCC_AHB2ENR_GPIODEN_Msk
AnnaBridge 189:f392fc9709a3 12176 #define RCC_AHB2ENR_GPIOEEN_Pos (4U)
AnnaBridge 189:f392fc9709a3 12177 #define RCC_AHB2ENR_GPIOEEN_Msk (0x1U << RCC_AHB2ENR_GPIOEEN_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 12178 #define RCC_AHB2ENR_GPIOEEN RCC_AHB2ENR_GPIOEEN_Msk
AnnaBridge 189:f392fc9709a3 12179 #define RCC_AHB2ENR_GPIOFEN_Pos (5U)
AnnaBridge 189:f392fc9709a3 12180 #define RCC_AHB2ENR_GPIOFEN_Msk (0x1U << RCC_AHB2ENR_GPIOFEN_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 12181 #define RCC_AHB2ENR_GPIOFEN RCC_AHB2ENR_GPIOFEN_Msk
AnnaBridge 189:f392fc9709a3 12182 #define RCC_AHB2ENR_GPIOGEN_Pos (6U)
AnnaBridge 189:f392fc9709a3 12183 #define RCC_AHB2ENR_GPIOGEN_Msk (0x1U << RCC_AHB2ENR_GPIOGEN_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 12184 #define RCC_AHB2ENR_GPIOGEN RCC_AHB2ENR_GPIOGEN_Msk
AnnaBridge 189:f392fc9709a3 12185 #define RCC_AHB2ENR_GPIOHEN_Pos (7U)
AnnaBridge 189:f392fc9709a3 12186 #define RCC_AHB2ENR_GPIOHEN_Msk (0x1U << RCC_AHB2ENR_GPIOHEN_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 12187 #define RCC_AHB2ENR_GPIOHEN RCC_AHB2ENR_GPIOHEN_Msk
AnnaBridge 189:f392fc9709a3 12188 #define RCC_AHB2ENR_GPIOIEN_Pos (8U)
AnnaBridge 189:f392fc9709a3 12189 #define RCC_AHB2ENR_GPIOIEN_Msk (0x1U << RCC_AHB2ENR_GPIOIEN_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 12190 #define RCC_AHB2ENR_GPIOIEN RCC_AHB2ENR_GPIOIEN_Msk
AnnaBridge 189:f392fc9709a3 12191 #define RCC_AHB2ENR_OTGFSEN_Pos (12U)
AnnaBridge 189:f392fc9709a3 12192 #define RCC_AHB2ENR_OTGFSEN_Msk (0x1U << RCC_AHB2ENR_OTGFSEN_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 12193 #define RCC_AHB2ENR_OTGFSEN RCC_AHB2ENR_OTGFSEN_Msk
AnnaBridge 189:f392fc9709a3 12194 #define RCC_AHB2ENR_ADCEN_Pos (13U)
AnnaBridge 189:f392fc9709a3 12195 #define RCC_AHB2ENR_ADCEN_Msk (0x1U << RCC_AHB2ENR_ADCEN_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 12196 #define RCC_AHB2ENR_ADCEN RCC_AHB2ENR_ADCEN_Msk
AnnaBridge 189:f392fc9709a3 12197 #define RCC_AHB2ENR_DCMIEN_Pos (14U)
AnnaBridge 189:f392fc9709a3 12198 #define RCC_AHB2ENR_DCMIEN_Msk (0x1U << RCC_AHB2ENR_DCMIEN_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 12199 #define RCC_AHB2ENR_DCMIEN RCC_AHB2ENR_DCMIEN_Msk
AnnaBridge 189:f392fc9709a3 12200 #define RCC_AHB2ENR_RNGEN_Pos (18U)
AnnaBridge 189:f392fc9709a3 12201 #define RCC_AHB2ENR_RNGEN_Msk (0x1U << RCC_AHB2ENR_RNGEN_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 12202 #define RCC_AHB2ENR_RNGEN RCC_AHB2ENR_RNGEN_Msk
AnnaBridge 189:f392fc9709a3 12203
AnnaBridge 189:f392fc9709a3 12204 /******************** Bit definition for RCC_AHB3ENR register ***************/
AnnaBridge 189:f392fc9709a3 12205 #define RCC_AHB3ENR_FMCEN_Pos (0U)
AnnaBridge 189:f392fc9709a3 12206 #define RCC_AHB3ENR_FMCEN_Msk (0x1U << RCC_AHB3ENR_FMCEN_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 12207 #define RCC_AHB3ENR_FMCEN RCC_AHB3ENR_FMCEN_Msk
AnnaBridge 189:f392fc9709a3 12208 #define RCC_AHB3ENR_QSPIEN_Pos (8U)
AnnaBridge 189:f392fc9709a3 12209 #define RCC_AHB3ENR_QSPIEN_Msk (0x1U << RCC_AHB3ENR_QSPIEN_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 12210 #define RCC_AHB3ENR_QSPIEN RCC_AHB3ENR_QSPIEN_Msk
AnnaBridge 189:f392fc9709a3 12211
AnnaBridge 189:f392fc9709a3 12212 /******************** Bit definition for RCC_APB1ENR1 register ***************/
AnnaBridge 189:f392fc9709a3 12213 #define RCC_APB1ENR1_TIM2EN_Pos (0U)
AnnaBridge 189:f392fc9709a3 12214 #define RCC_APB1ENR1_TIM2EN_Msk (0x1U << RCC_APB1ENR1_TIM2EN_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 12215 #define RCC_APB1ENR1_TIM2EN RCC_APB1ENR1_TIM2EN_Msk
AnnaBridge 189:f392fc9709a3 12216 #define RCC_APB1ENR1_TIM3EN_Pos (1U)
AnnaBridge 189:f392fc9709a3 12217 #define RCC_APB1ENR1_TIM3EN_Msk (0x1U << RCC_APB1ENR1_TIM3EN_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 12218 #define RCC_APB1ENR1_TIM3EN RCC_APB1ENR1_TIM3EN_Msk
AnnaBridge 189:f392fc9709a3 12219 #define RCC_APB1ENR1_TIM4EN_Pos (2U)
AnnaBridge 189:f392fc9709a3 12220 #define RCC_APB1ENR1_TIM4EN_Msk (0x1U << RCC_APB1ENR1_TIM4EN_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 12221 #define RCC_APB1ENR1_TIM4EN RCC_APB1ENR1_TIM4EN_Msk
AnnaBridge 189:f392fc9709a3 12222 #define RCC_APB1ENR1_TIM5EN_Pos (3U)
AnnaBridge 189:f392fc9709a3 12223 #define RCC_APB1ENR1_TIM5EN_Msk (0x1U << RCC_APB1ENR1_TIM5EN_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 12224 #define RCC_APB1ENR1_TIM5EN RCC_APB1ENR1_TIM5EN_Msk
AnnaBridge 189:f392fc9709a3 12225 #define RCC_APB1ENR1_TIM6EN_Pos (4U)
AnnaBridge 189:f392fc9709a3 12226 #define RCC_APB1ENR1_TIM6EN_Msk (0x1U << RCC_APB1ENR1_TIM6EN_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 12227 #define RCC_APB1ENR1_TIM6EN RCC_APB1ENR1_TIM6EN_Msk
AnnaBridge 189:f392fc9709a3 12228 #define RCC_APB1ENR1_TIM7EN_Pos (5U)
AnnaBridge 189:f392fc9709a3 12229 #define RCC_APB1ENR1_TIM7EN_Msk (0x1U << RCC_APB1ENR1_TIM7EN_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 12230 #define RCC_APB1ENR1_TIM7EN RCC_APB1ENR1_TIM7EN_Msk
AnnaBridge 189:f392fc9709a3 12231 #define RCC_APB1ENR1_LCDEN_Pos (9U)
AnnaBridge 189:f392fc9709a3 12232 #define RCC_APB1ENR1_LCDEN_Msk (0x1U << RCC_APB1ENR1_LCDEN_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 12233 #define RCC_APB1ENR1_LCDEN RCC_APB1ENR1_LCDEN_Msk
AnnaBridge 189:f392fc9709a3 12234 #define RCC_APB1ENR1_RTCAPBEN_Pos (10U)
AnnaBridge 189:f392fc9709a3 12235 #define RCC_APB1ENR1_RTCAPBEN_Msk (0x1U << RCC_APB1ENR1_RTCAPBEN_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 12236 #define RCC_APB1ENR1_RTCAPBEN RCC_APB1ENR1_RTCAPBEN_Msk
AnnaBridge 189:f392fc9709a3 12237 #define RCC_APB1ENR1_WWDGEN_Pos (11U)
AnnaBridge 189:f392fc9709a3 12238 #define RCC_APB1ENR1_WWDGEN_Msk (0x1U << RCC_APB1ENR1_WWDGEN_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 12239 #define RCC_APB1ENR1_WWDGEN RCC_APB1ENR1_WWDGEN_Msk
AnnaBridge 189:f392fc9709a3 12240 #define RCC_APB1ENR1_SPI2EN_Pos (14U)
AnnaBridge 189:f392fc9709a3 12241 #define RCC_APB1ENR1_SPI2EN_Msk (0x1U << RCC_APB1ENR1_SPI2EN_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 12242 #define RCC_APB1ENR1_SPI2EN RCC_APB1ENR1_SPI2EN_Msk
AnnaBridge 189:f392fc9709a3 12243 #define RCC_APB1ENR1_SPI3EN_Pos (15U)
AnnaBridge 189:f392fc9709a3 12244 #define RCC_APB1ENR1_SPI3EN_Msk (0x1U << RCC_APB1ENR1_SPI3EN_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 12245 #define RCC_APB1ENR1_SPI3EN RCC_APB1ENR1_SPI3EN_Msk
AnnaBridge 189:f392fc9709a3 12246 #define RCC_APB1ENR1_USART2EN_Pos (17U)
AnnaBridge 189:f392fc9709a3 12247 #define RCC_APB1ENR1_USART2EN_Msk (0x1U << RCC_APB1ENR1_USART2EN_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 12248 #define RCC_APB1ENR1_USART2EN RCC_APB1ENR1_USART2EN_Msk
AnnaBridge 189:f392fc9709a3 12249 #define RCC_APB1ENR1_USART3EN_Pos (18U)
AnnaBridge 189:f392fc9709a3 12250 #define RCC_APB1ENR1_USART3EN_Msk (0x1U << RCC_APB1ENR1_USART3EN_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 12251 #define RCC_APB1ENR1_USART3EN RCC_APB1ENR1_USART3EN_Msk
AnnaBridge 189:f392fc9709a3 12252 #define RCC_APB1ENR1_UART4EN_Pos (19U)
AnnaBridge 189:f392fc9709a3 12253 #define RCC_APB1ENR1_UART4EN_Msk (0x1U << RCC_APB1ENR1_UART4EN_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 12254 #define RCC_APB1ENR1_UART4EN RCC_APB1ENR1_UART4EN_Msk
AnnaBridge 189:f392fc9709a3 12255 #define RCC_APB1ENR1_UART5EN_Pos (20U)
AnnaBridge 189:f392fc9709a3 12256 #define RCC_APB1ENR1_UART5EN_Msk (0x1U << RCC_APB1ENR1_UART5EN_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 12257 #define RCC_APB1ENR1_UART5EN RCC_APB1ENR1_UART5EN_Msk
AnnaBridge 189:f392fc9709a3 12258 #define RCC_APB1ENR1_I2C1EN_Pos (21U)
AnnaBridge 189:f392fc9709a3 12259 #define RCC_APB1ENR1_I2C1EN_Msk (0x1U << RCC_APB1ENR1_I2C1EN_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 12260 #define RCC_APB1ENR1_I2C1EN RCC_APB1ENR1_I2C1EN_Msk
AnnaBridge 189:f392fc9709a3 12261 #define RCC_APB1ENR1_I2C2EN_Pos (22U)
AnnaBridge 189:f392fc9709a3 12262 #define RCC_APB1ENR1_I2C2EN_Msk (0x1U << RCC_APB1ENR1_I2C2EN_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 12263 #define RCC_APB1ENR1_I2C2EN RCC_APB1ENR1_I2C2EN_Msk
AnnaBridge 189:f392fc9709a3 12264 #define RCC_APB1ENR1_I2C3EN_Pos (23U)
AnnaBridge 189:f392fc9709a3 12265 #define RCC_APB1ENR1_I2C3EN_Msk (0x1U << RCC_APB1ENR1_I2C3EN_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 12266 #define RCC_APB1ENR1_I2C3EN RCC_APB1ENR1_I2C3EN_Msk
AnnaBridge 189:f392fc9709a3 12267 #define RCC_APB1ENR1_CRSEN_Pos (24U)
AnnaBridge 189:f392fc9709a3 12268 #define RCC_APB1ENR1_CRSEN_Msk (0x1U << RCC_APB1ENR1_CRSEN_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 12269 #define RCC_APB1ENR1_CRSEN RCC_APB1ENR1_CRSEN_Msk
AnnaBridge 189:f392fc9709a3 12270 #define RCC_APB1ENR1_CAN1EN_Pos (25U)
AnnaBridge 189:f392fc9709a3 12271 #define RCC_APB1ENR1_CAN1EN_Msk (0x1U << RCC_APB1ENR1_CAN1EN_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 12272 #define RCC_APB1ENR1_CAN1EN RCC_APB1ENR1_CAN1EN_Msk
AnnaBridge 189:f392fc9709a3 12273 #define RCC_APB1ENR1_CAN2EN_Pos (26U)
AnnaBridge 189:f392fc9709a3 12274 #define RCC_APB1ENR1_CAN2EN_Msk (0x1U << RCC_APB1ENR1_CAN2EN_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 12275 #define RCC_APB1ENR1_CAN2EN RCC_APB1ENR1_CAN2EN_Msk
AnnaBridge 189:f392fc9709a3 12276 #define RCC_APB1ENR1_PWREN_Pos (28U)
AnnaBridge 189:f392fc9709a3 12277 #define RCC_APB1ENR1_PWREN_Msk (0x1U << RCC_APB1ENR1_PWREN_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 12278 #define RCC_APB1ENR1_PWREN RCC_APB1ENR1_PWREN_Msk
AnnaBridge 189:f392fc9709a3 12279 #define RCC_APB1ENR1_DAC1EN_Pos (29U)
AnnaBridge 189:f392fc9709a3 12280 #define RCC_APB1ENR1_DAC1EN_Msk (0x1U << RCC_APB1ENR1_DAC1EN_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 12281 #define RCC_APB1ENR1_DAC1EN RCC_APB1ENR1_DAC1EN_Msk
AnnaBridge 189:f392fc9709a3 12282 #define RCC_APB1ENR1_OPAMPEN_Pos (30U)
AnnaBridge 189:f392fc9709a3 12283 #define RCC_APB1ENR1_OPAMPEN_Msk (0x1U << RCC_APB1ENR1_OPAMPEN_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 12284 #define RCC_APB1ENR1_OPAMPEN RCC_APB1ENR1_OPAMPEN_Msk
AnnaBridge 189:f392fc9709a3 12285 #define RCC_APB1ENR1_LPTIM1EN_Pos (31U)
AnnaBridge 189:f392fc9709a3 12286 #define RCC_APB1ENR1_LPTIM1EN_Msk (0x1U << RCC_APB1ENR1_LPTIM1EN_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 12287 #define RCC_APB1ENR1_LPTIM1EN RCC_APB1ENR1_LPTIM1EN_Msk
AnnaBridge 189:f392fc9709a3 12288
AnnaBridge 189:f392fc9709a3 12289 /******************** Bit definition for RCC_APB1RSTR2 register **************/
AnnaBridge 189:f392fc9709a3 12290 #define RCC_APB1ENR2_LPUART1EN_Pos (0U)
AnnaBridge 189:f392fc9709a3 12291 #define RCC_APB1ENR2_LPUART1EN_Msk (0x1U << RCC_APB1ENR2_LPUART1EN_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 12292 #define RCC_APB1ENR2_LPUART1EN RCC_APB1ENR2_LPUART1EN_Msk
AnnaBridge 189:f392fc9709a3 12293 #define RCC_APB1ENR2_I2C4EN_Pos (1U)
AnnaBridge 189:f392fc9709a3 12294 #define RCC_APB1ENR2_I2C4EN_Msk (0x1U << RCC_APB1ENR2_I2C4EN_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 12295 #define RCC_APB1ENR2_I2C4EN RCC_APB1ENR2_I2C4EN_Msk
AnnaBridge 189:f392fc9709a3 12296 #define RCC_APB1ENR2_SWPMI1EN_Pos (2U)
AnnaBridge 189:f392fc9709a3 12297 #define RCC_APB1ENR2_SWPMI1EN_Msk (0x1U << RCC_APB1ENR2_SWPMI1EN_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 12298 #define RCC_APB1ENR2_SWPMI1EN RCC_APB1ENR2_SWPMI1EN_Msk
AnnaBridge 189:f392fc9709a3 12299 #define RCC_APB1ENR2_LPTIM2EN_Pos (5U)
AnnaBridge 189:f392fc9709a3 12300 #define RCC_APB1ENR2_LPTIM2EN_Msk (0x1U << RCC_APB1ENR2_LPTIM2EN_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 12301 #define RCC_APB1ENR2_LPTIM2EN RCC_APB1ENR2_LPTIM2EN_Msk
AnnaBridge 189:f392fc9709a3 12302
AnnaBridge 189:f392fc9709a3 12303 /******************** Bit definition for RCC_APB2ENR register ***************/
AnnaBridge 189:f392fc9709a3 12304 #define RCC_APB2ENR_SYSCFGEN_Pos (0U)
AnnaBridge 189:f392fc9709a3 12305 #define RCC_APB2ENR_SYSCFGEN_Msk (0x1U << RCC_APB2ENR_SYSCFGEN_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 12306 #define RCC_APB2ENR_SYSCFGEN RCC_APB2ENR_SYSCFGEN_Msk
AnnaBridge 189:f392fc9709a3 12307 #define RCC_APB2ENR_FWEN_Pos (7U)
AnnaBridge 189:f392fc9709a3 12308 #define RCC_APB2ENR_FWEN_Msk (0x1U << RCC_APB2ENR_FWEN_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 12309 #define RCC_APB2ENR_FWEN RCC_APB2ENR_FWEN_Msk
AnnaBridge 189:f392fc9709a3 12310 #define RCC_APB2ENR_SDMMC1EN_Pos (10U)
AnnaBridge 189:f392fc9709a3 12311 #define RCC_APB2ENR_SDMMC1EN_Msk (0x1U << RCC_APB2ENR_SDMMC1EN_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 12312 #define RCC_APB2ENR_SDMMC1EN RCC_APB2ENR_SDMMC1EN_Msk
AnnaBridge 189:f392fc9709a3 12313 #define RCC_APB2ENR_TIM1EN_Pos (11U)
AnnaBridge 189:f392fc9709a3 12314 #define RCC_APB2ENR_TIM1EN_Msk (0x1U << RCC_APB2ENR_TIM1EN_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 12315 #define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk
AnnaBridge 189:f392fc9709a3 12316 #define RCC_APB2ENR_SPI1EN_Pos (12U)
AnnaBridge 189:f392fc9709a3 12317 #define RCC_APB2ENR_SPI1EN_Msk (0x1U << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 12318 #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk
AnnaBridge 189:f392fc9709a3 12319 #define RCC_APB2ENR_TIM8EN_Pos (13U)
AnnaBridge 189:f392fc9709a3 12320 #define RCC_APB2ENR_TIM8EN_Msk (0x1U << RCC_APB2ENR_TIM8EN_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 12321 #define RCC_APB2ENR_TIM8EN RCC_APB2ENR_TIM8EN_Msk
AnnaBridge 189:f392fc9709a3 12322 #define RCC_APB2ENR_USART1EN_Pos (14U)
AnnaBridge 189:f392fc9709a3 12323 #define RCC_APB2ENR_USART1EN_Msk (0x1U << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 12324 #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk
AnnaBridge 189:f392fc9709a3 12325 #define RCC_APB2ENR_TIM15EN_Pos (16U)
AnnaBridge 189:f392fc9709a3 12326 #define RCC_APB2ENR_TIM15EN_Msk (0x1U << RCC_APB2ENR_TIM15EN_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 12327 #define RCC_APB2ENR_TIM15EN RCC_APB2ENR_TIM15EN_Msk
AnnaBridge 189:f392fc9709a3 12328 #define RCC_APB2ENR_TIM16EN_Pos (17U)
AnnaBridge 189:f392fc9709a3 12329 #define RCC_APB2ENR_TIM16EN_Msk (0x1U << RCC_APB2ENR_TIM16EN_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 12330 #define RCC_APB2ENR_TIM16EN RCC_APB2ENR_TIM16EN_Msk
AnnaBridge 189:f392fc9709a3 12331 #define RCC_APB2ENR_TIM17EN_Pos (18U)
AnnaBridge 189:f392fc9709a3 12332 #define RCC_APB2ENR_TIM17EN_Msk (0x1U << RCC_APB2ENR_TIM17EN_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 12333 #define RCC_APB2ENR_TIM17EN RCC_APB2ENR_TIM17EN_Msk
AnnaBridge 189:f392fc9709a3 12334 #define RCC_APB2ENR_SAI1EN_Pos (21U)
AnnaBridge 189:f392fc9709a3 12335 #define RCC_APB2ENR_SAI1EN_Msk (0x1U << RCC_APB2ENR_SAI1EN_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 12336 #define RCC_APB2ENR_SAI1EN RCC_APB2ENR_SAI1EN_Msk
AnnaBridge 189:f392fc9709a3 12337 #define RCC_APB2ENR_SAI2EN_Pos (22U)
AnnaBridge 189:f392fc9709a3 12338 #define RCC_APB2ENR_SAI2EN_Msk (0x1U << RCC_APB2ENR_SAI2EN_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 12339 #define RCC_APB2ENR_SAI2EN RCC_APB2ENR_SAI2EN_Msk
AnnaBridge 189:f392fc9709a3 12340 #define RCC_APB2ENR_DFSDM1EN_Pos (24U)
AnnaBridge 189:f392fc9709a3 12341 #define RCC_APB2ENR_DFSDM1EN_Msk (0x1U << RCC_APB2ENR_DFSDM1EN_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 12342 #define RCC_APB2ENR_DFSDM1EN RCC_APB2ENR_DFSDM1EN_Msk
AnnaBridge 189:f392fc9709a3 12343
AnnaBridge 189:f392fc9709a3 12344 /******************** Bit definition for RCC_AHB1SMENR register ***************/
AnnaBridge 189:f392fc9709a3 12345 #define RCC_AHB1SMENR_DMA1SMEN_Pos (0U)
AnnaBridge 189:f392fc9709a3 12346 #define RCC_AHB1SMENR_DMA1SMEN_Msk (0x1U << RCC_AHB1SMENR_DMA1SMEN_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 12347 #define RCC_AHB1SMENR_DMA1SMEN RCC_AHB1SMENR_DMA1SMEN_Msk
AnnaBridge 189:f392fc9709a3 12348 #define RCC_AHB1SMENR_DMA2SMEN_Pos (1U)
AnnaBridge 189:f392fc9709a3 12349 #define RCC_AHB1SMENR_DMA2SMEN_Msk (0x1U << RCC_AHB1SMENR_DMA2SMEN_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 12350 #define RCC_AHB1SMENR_DMA2SMEN RCC_AHB1SMENR_DMA2SMEN_Msk
AnnaBridge 189:f392fc9709a3 12351 #define RCC_AHB1SMENR_FLASHSMEN_Pos (8U)
AnnaBridge 189:f392fc9709a3 12352 #define RCC_AHB1SMENR_FLASHSMEN_Msk (0x1U << RCC_AHB1SMENR_FLASHSMEN_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 12353 #define RCC_AHB1SMENR_FLASHSMEN RCC_AHB1SMENR_FLASHSMEN_Msk
AnnaBridge 189:f392fc9709a3 12354 #define RCC_AHB1SMENR_SRAM1SMEN_Pos (9U)
AnnaBridge 189:f392fc9709a3 12355 #define RCC_AHB1SMENR_SRAM1SMEN_Msk (0x1U << RCC_AHB1SMENR_SRAM1SMEN_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 12356 #define RCC_AHB1SMENR_SRAM1SMEN RCC_AHB1SMENR_SRAM1SMEN_Msk
AnnaBridge 189:f392fc9709a3 12357 #define RCC_AHB1SMENR_CRCSMEN_Pos (12U)
AnnaBridge 189:f392fc9709a3 12358 #define RCC_AHB1SMENR_CRCSMEN_Msk (0x1U << RCC_AHB1SMENR_CRCSMEN_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 12359 #define RCC_AHB1SMENR_CRCSMEN RCC_AHB1SMENR_CRCSMEN_Msk
AnnaBridge 189:f392fc9709a3 12360 #define RCC_AHB1SMENR_TSCSMEN_Pos (16U)
AnnaBridge 189:f392fc9709a3 12361 #define RCC_AHB1SMENR_TSCSMEN_Msk (0x1U << RCC_AHB1SMENR_TSCSMEN_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 12362 #define RCC_AHB1SMENR_TSCSMEN RCC_AHB1SMENR_TSCSMEN_Msk
AnnaBridge 189:f392fc9709a3 12363 #define RCC_AHB1SMENR_DMA2DSMEN_Pos (17U)
AnnaBridge 189:f392fc9709a3 12364 #define RCC_AHB1SMENR_DMA2DSMEN_Msk (0x1U << RCC_AHB1SMENR_DMA2DSMEN_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 12365 #define RCC_AHB1SMENR_DMA2DSMEN RCC_AHB1SMENR_DMA2DSMEN_Msk
AnnaBridge 189:f392fc9709a3 12366
AnnaBridge 189:f392fc9709a3 12367 /******************** Bit definition for RCC_AHB2SMENR register *************/
AnnaBridge 189:f392fc9709a3 12368 #define RCC_AHB2SMENR_GPIOASMEN_Pos (0U)
AnnaBridge 189:f392fc9709a3 12369 #define RCC_AHB2SMENR_GPIOASMEN_Msk (0x1U << RCC_AHB2SMENR_GPIOASMEN_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 12370 #define RCC_AHB2SMENR_GPIOASMEN RCC_AHB2SMENR_GPIOASMEN_Msk
AnnaBridge 189:f392fc9709a3 12371 #define RCC_AHB2SMENR_GPIOBSMEN_Pos (1U)
AnnaBridge 189:f392fc9709a3 12372 #define RCC_AHB2SMENR_GPIOBSMEN_Msk (0x1U << RCC_AHB2SMENR_GPIOBSMEN_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 12373 #define RCC_AHB2SMENR_GPIOBSMEN RCC_AHB2SMENR_GPIOBSMEN_Msk
AnnaBridge 189:f392fc9709a3 12374 #define RCC_AHB2SMENR_GPIOCSMEN_Pos (2U)
AnnaBridge 189:f392fc9709a3 12375 #define RCC_AHB2SMENR_GPIOCSMEN_Msk (0x1U << RCC_AHB2SMENR_GPIOCSMEN_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 12376 #define RCC_AHB2SMENR_GPIOCSMEN RCC_AHB2SMENR_GPIOCSMEN_Msk
AnnaBridge 189:f392fc9709a3 12377 #define RCC_AHB2SMENR_GPIODSMEN_Pos (3U)
AnnaBridge 189:f392fc9709a3 12378 #define RCC_AHB2SMENR_GPIODSMEN_Msk (0x1U << RCC_AHB2SMENR_GPIODSMEN_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 12379 #define RCC_AHB2SMENR_GPIODSMEN RCC_AHB2SMENR_GPIODSMEN_Msk
AnnaBridge 189:f392fc9709a3 12380 #define RCC_AHB2SMENR_GPIOESMEN_Pos (4U)
AnnaBridge 189:f392fc9709a3 12381 #define RCC_AHB2SMENR_GPIOESMEN_Msk (0x1U << RCC_AHB2SMENR_GPIOESMEN_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 12382 #define RCC_AHB2SMENR_GPIOESMEN RCC_AHB2SMENR_GPIOESMEN_Msk
AnnaBridge 189:f392fc9709a3 12383 #define RCC_AHB2SMENR_GPIOFSMEN_Pos (5U)
AnnaBridge 189:f392fc9709a3 12384 #define RCC_AHB2SMENR_GPIOFSMEN_Msk (0x1U << RCC_AHB2SMENR_GPIOFSMEN_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 12385 #define RCC_AHB2SMENR_GPIOFSMEN RCC_AHB2SMENR_GPIOFSMEN_Msk
AnnaBridge 189:f392fc9709a3 12386 #define RCC_AHB2SMENR_GPIOGSMEN_Pos (6U)
AnnaBridge 189:f392fc9709a3 12387 #define RCC_AHB2SMENR_GPIOGSMEN_Msk (0x1U << RCC_AHB2SMENR_GPIOGSMEN_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 12388 #define RCC_AHB2SMENR_GPIOGSMEN RCC_AHB2SMENR_GPIOGSMEN_Msk
AnnaBridge 189:f392fc9709a3 12389 #define RCC_AHB2SMENR_GPIOHSMEN_Pos (7U)
AnnaBridge 189:f392fc9709a3 12390 #define RCC_AHB2SMENR_GPIOHSMEN_Msk (0x1U << RCC_AHB2SMENR_GPIOHSMEN_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 12391 #define RCC_AHB2SMENR_GPIOHSMEN RCC_AHB2SMENR_GPIOHSMEN_Msk
AnnaBridge 189:f392fc9709a3 12392 #define RCC_AHB2SMENR_GPIOISMEN_Pos (8U)
AnnaBridge 189:f392fc9709a3 12393 #define RCC_AHB2SMENR_GPIOISMEN_Msk (0x1U << RCC_AHB2SMENR_GPIOISMEN_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 12394 #define RCC_AHB2SMENR_GPIOISMEN RCC_AHB2SMENR_GPIOISMEN_Msk
AnnaBridge 189:f392fc9709a3 12395 #define RCC_AHB2SMENR_SRAM2SMEN_Pos (9U)
AnnaBridge 189:f392fc9709a3 12396 #define RCC_AHB2SMENR_SRAM2SMEN_Msk (0x1U << RCC_AHB2SMENR_SRAM2SMEN_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 12397 #define RCC_AHB2SMENR_SRAM2SMEN RCC_AHB2SMENR_SRAM2SMEN_Msk
AnnaBridge 189:f392fc9709a3 12398 #define RCC_AHB2SMENR_OTGFSSMEN_Pos (12U)
AnnaBridge 189:f392fc9709a3 12399 #define RCC_AHB2SMENR_OTGFSSMEN_Msk (0x1U << RCC_AHB2SMENR_OTGFSSMEN_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 12400 #define RCC_AHB2SMENR_OTGFSSMEN RCC_AHB2SMENR_OTGFSSMEN_Msk
AnnaBridge 189:f392fc9709a3 12401 #define RCC_AHB2SMENR_ADCSMEN_Pos (13U)
AnnaBridge 189:f392fc9709a3 12402 #define RCC_AHB2SMENR_ADCSMEN_Msk (0x1U << RCC_AHB2SMENR_ADCSMEN_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 12403 #define RCC_AHB2SMENR_ADCSMEN RCC_AHB2SMENR_ADCSMEN_Msk
AnnaBridge 189:f392fc9709a3 12404 #define RCC_AHB2SMENR_DCMISMEN_Pos (14U)
AnnaBridge 189:f392fc9709a3 12405 #define RCC_AHB2SMENR_DCMISMEN_Msk (0x1U << RCC_AHB2SMENR_DCMISMEN_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 12406 #define RCC_AHB2SMENR_DCMISMEN RCC_AHB2SMENR_DCMISMEN_Msk
AnnaBridge 189:f392fc9709a3 12407 #define RCC_AHB2SMENR_RNGSMEN_Pos (18U)
AnnaBridge 189:f392fc9709a3 12408 #define RCC_AHB2SMENR_RNGSMEN_Msk (0x1U << RCC_AHB2SMENR_RNGSMEN_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 12409 #define RCC_AHB2SMENR_RNGSMEN RCC_AHB2SMENR_RNGSMEN_Msk
AnnaBridge 189:f392fc9709a3 12410
AnnaBridge 189:f392fc9709a3 12411 /******************** Bit definition for RCC_AHB3SMENR register *************/
AnnaBridge 189:f392fc9709a3 12412 #define RCC_AHB3SMENR_FMCSMEN_Pos (0U)
AnnaBridge 189:f392fc9709a3 12413 #define RCC_AHB3SMENR_FMCSMEN_Msk (0x1U << RCC_AHB3SMENR_FMCSMEN_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 12414 #define RCC_AHB3SMENR_FMCSMEN RCC_AHB3SMENR_FMCSMEN_Msk
AnnaBridge 189:f392fc9709a3 12415 #define RCC_AHB3SMENR_QSPISMEN_Pos (8U)
AnnaBridge 189:f392fc9709a3 12416 #define RCC_AHB3SMENR_QSPISMEN_Msk (0x1U << RCC_AHB3SMENR_QSPISMEN_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 12417 #define RCC_AHB3SMENR_QSPISMEN RCC_AHB3SMENR_QSPISMEN_Msk
AnnaBridge 189:f392fc9709a3 12418
AnnaBridge 189:f392fc9709a3 12419 /******************** Bit definition for RCC_APB1SMENR1 register *************/
AnnaBridge 189:f392fc9709a3 12420 #define RCC_APB1SMENR1_TIM2SMEN_Pos (0U)
AnnaBridge 189:f392fc9709a3 12421 #define RCC_APB1SMENR1_TIM2SMEN_Msk (0x1U << RCC_APB1SMENR1_TIM2SMEN_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 12422 #define RCC_APB1SMENR1_TIM2SMEN RCC_APB1SMENR1_TIM2SMEN_Msk
AnnaBridge 189:f392fc9709a3 12423 #define RCC_APB1SMENR1_TIM3SMEN_Pos (1U)
AnnaBridge 189:f392fc9709a3 12424 #define RCC_APB1SMENR1_TIM3SMEN_Msk (0x1U << RCC_APB1SMENR1_TIM3SMEN_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 12425 #define RCC_APB1SMENR1_TIM3SMEN RCC_APB1SMENR1_TIM3SMEN_Msk
AnnaBridge 189:f392fc9709a3 12426 #define RCC_APB1SMENR1_TIM4SMEN_Pos (2U)
AnnaBridge 189:f392fc9709a3 12427 #define RCC_APB1SMENR1_TIM4SMEN_Msk (0x1U << RCC_APB1SMENR1_TIM4SMEN_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 12428 #define RCC_APB1SMENR1_TIM4SMEN RCC_APB1SMENR1_TIM4SMEN_Msk
AnnaBridge 189:f392fc9709a3 12429 #define RCC_APB1SMENR1_TIM5SMEN_Pos (3U)
AnnaBridge 189:f392fc9709a3 12430 #define RCC_APB1SMENR1_TIM5SMEN_Msk (0x1U << RCC_APB1SMENR1_TIM5SMEN_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 12431 #define RCC_APB1SMENR1_TIM5SMEN RCC_APB1SMENR1_TIM5SMEN_Msk
AnnaBridge 189:f392fc9709a3 12432 #define RCC_APB1SMENR1_TIM6SMEN_Pos (4U)
AnnaBridge 189:f392fc9709a3 12433 #define RCC_APB1SMENR1_TIM6SMEN_Msk (0x1U << RCC_APB1SMENR1_TIM6SMEN_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 12434 #define RCC_APB1SMENR1_TIM6SMEN RCC_APB1SMENR1_TIM6SMEN_Msk
AnnaBridge 189:f392fc9709a3 12435 #define RCC_APB1SMENR1_TIM7SMEN_Pos (5U)
AnnaBridge 189:f392fc9709a3 12436 #define RCC_APB1SMENR1_TIM7SMEN_Msk (0x1U << RCC_APB1SMENR1_TIM7SMEN_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 12437 #define RCC_APB1SMENR1_TIM7SMEN RCC_APB1SMENR1_TIM7SMEN_Msk
AnnaBridge 189:f392fc9709a3 12438 #define RCC_APB1SMENR1_LCDSMEN_Pos (9U)
AnnaBridge 189:f392fc9709a3 12439 #define RCC_APB1SMENR1_LCDSMEN_Msk (0x1U << RCC_APB1SMENR1_LCDSMEN_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 12440 #define RCC_APB1SMENR1_LCDSMEN RCC_APB1SMENR1_LCDSMEN_Msk
AnnaBridge 189:f392fc9709a3 12441 #define RCC_APB1SMENR1_RTCAPBSMEN_Pos (10U)
AnnaBridge 189:f392fc9709a3 12442 #define RCC_APB1SMENR1_RTCAPBSMEN_Msk (0x1U << RCC_APB1SMENR1_RTCAPBSMEN_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 12443 #define RCC_APB1SMENR1_RTCAPBSMEN RCC_APB1SMENR1_RTCAPBSMEN_Msk
AnnaBridge 189:f392fc9709a3 12444 #define RCC_APB1SMENR1_WWDGSMEN_Pos (11U)
AnnaBridge 189:f392fc9709a3 12445 #define RCC_APB1SMENR1_WWDGSMEN_Msk (0x1U << RCC_APB1SMENR1_WWDGSMEN_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 12446 #define RCC_APB1SMENR1_WWDGSMEN RCC_APB1SMENR1_WWDGSMEN_Msk
AnnaBridge 189:f392fc9709a3 12447 #define RCC_APB1SMENR1_SPI2SMEN_Pos (14U)
AnnaBridge 189:f392fc9709a3 12448 #define RCC_APB1SMENR1_SPI2SMEN_Msk (0x1U << RCC_APB1SMENR1_SPI2SMEN_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 12449 #define RCC_APB1SMENR1_SPI2SMEN RCC_APB1SMENR1_SPI2SMEN_Msk
AnnaBridge 189:f392fc9709a3 12450 #define RCC_APB1SMENR1_SPI3SMEN_Pos (15U)
AnnaBridge 189:f392fc9709a3 12451 #define RCC_APB1SMENR1_SPI3SMEN_Msk (0x1U << RCC_APB1SMENR1_SPI3SMEN_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 12452 #define RCC_APB1SMENR1_SPI3SMEN RCC_APB1SMENR1_SPI3SMEN_Msk
AnnaBridge 189:f392fc9709a3 12453 #define RCC_APB1SMENR1_USART2SMEN_Pos (17U)
AnnaBridge 189:f392fc9709a3 12454 #define RCC_APB1SMENR1_USART2SMEN_Msk (0x1U << RCC_APB1SMENR1_USART2SMEN_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 12455 #define RCC_APB1SMENR1_USART2SMEN RCC_APB1SMENR1_USART2SMEN_Msk
AnnaBridge 189:f392fc9709a3 12456 #define RCC_APB1SMENR1_USART3SMEN_Pos (18U)
AnnaBridge 189:f392fc9709a3 12457 #define RCC_APB1SMENR1_USART3SMEN_Msk (0x1U << RCC_APB1SMENR1_USART3SMEN_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 12458 #define RCC_APB1SMENR1_USART3SMEN RCC_APB1SMENR1_USART3SMEN_Msk
AnnaBridge 189:f392fc9709a3 12459 #define RCC_APB1SMENR1_UART4SMEN_Pos (19U)
AnnaBridge 189:f392fc9709a3 12460 #define RCC_APB1SMENR1_UART4SMEN_Msk (0x1U << RCC_APB1SMENR1_UART4SMEN_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 12461 #define RCC_APB1SMENR1_UART4SMEN RCC_APB1SMENR1_UART4SMEN_Msk
AnnaBridge 189:f392fc9709a3 12462 #define RCC_APB1SMENR1_UART5SMEN_Pos (20U)
AnnaBridge 189:f392fc9709a3 12463 #define RCC_APB1SMENR1_UART5SMEN_Msk (0x1U << RCC_APB1SMENR1_UART5SMEN_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 12464 #define RCC_APB1SMENR1_UART5SMEN RCC_APB1SMENR1_UART5SMEN_Msk
AnnaBridge 189:f392fc9709a3 12465 #define RCC_APB1SMENR1_I2C1SMEN_Pos (21U)
AnnaBridge 189:f392fc9709a3 12466 #define RCC_APB1SMENR1_I2C1SMEN_Msk (0x1U << RCC_APB1SMENR1_I2C1SMEN_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 12467 #define RCC_APB1SMENR1_I2C1SMEN RCC_APB1SMENR1_I2C1SMEN_Msk
AnnaBridge 189:f392fc9709a3 12468 #define RCC_APB1SMENR1_I2C2SMEN_Pos (22U)
AnnaBridge 189:f392fc9709a3 12469 #define RCC_APB1SMENR1_I2C2SMEN_Msk (0x1U << RCC_APB1SMENR1_I2C2SMEN_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 12470 #define RCC_APB1SMENR1_I2C2SMEN RCC_APB1SMENR1_I2C2SMEN_Msk
AnnaBridge 189:f392fc9709a3 12471 #define RCC_APB1SMENR1_I2C3SMEN_Pos (23U)
AnnaBridge 189:f392fc9709a3 12472 #define RCC_APB1SMENR1_I2C3SMEN_Msk (0x1U << RCC_APB1SMENR1_I2C3SMEN_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 12473 #define RCC_APB1SMENR1_I2C3SMEN RCC_APB1SMENR1_I2C3SMEN_Msk
AnnaBridge 189:f392fc9709a3 12474 #define RCC_APB1SMENR1_CRSSMEN_Pos (24U)
AnnaBridge 189:f392fc9709a3 12475 #define RCC_APB1SMENR1_CRSSMEN_Msk (0x1U << RCC_APB1SMENR1_CRSSMEN_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 12476 #define RCC_APB1SMENR1_CRSSMEN RCC_APB1SMENR1_CRSSMEN_Msk
AnnaBridge 189:f392fc9709a3 12477 #define RCC_APB1SMENR1_CAN1SMEN_Pos (25U)
AnnaBridge 189:f392fc9709a3 12478 #define RCC_APB1SMENR1_CAN1SMEN_Msk (0x1U << RCC_APB1SMENR1_CAN1SMEN_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 12479 #define RCC_APB1SMENR1_CAN1SMEN RCC_APB1SMENR1_CAN1SMEN_Msk
AnnaBridge 189:f392fc9709a3 12480 #define RCC_APB1SMENR1_CAN2SMEN_Pos (26U)
AnnaBridge 189:f392fc9709a3 12481 #define RCC_APB1SMENR1_CAN2SMEN_Msk (0x1U << RCC_APB1SMENR1_CAN2SMEN_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 12482 #define RCC_APB1SMENR1_CAN2SMEN RCC_APB1SMENR1_CAN2SMEN_Msk
AnnaBridge 189:f392fc9709a3 12483 #define RCC_APB1SMENR1_PWRSMEN_Pos (28U)
AnnaBridge 189:f392fc9709a3 12484 #define RCC_APB1SMENR1_PWRSMEN_Msk (0x1U << RCC_APB1SMENR1_PWRSMEN_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 12485 #define RCC_APB1SMENR1_PWRSMEN RCC_APB1SMENR1_PWRSMEN_Msk
AnnaBridge 189:f392fc9709a3 12486 #define RCC_APB1SMENR1_DAC1SMEN_Pos (29U)
AnnaBridge 189:f392fc9709a3 12487 #define RCC_APB1SMENR1_DAC1SMEN_Msk (0x1U << RCC_APB1SMENR1_DAC1SMEN_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 12488 #define RCC_APB1SMENR1_DAC1SMEN RCC_APB1SMENR1_DAC1SMEN_Msk
AnnaBridge 189:f392fc9709a3 12489 #define RCC_APB1SMENR1_OPAMPSMEN_Pos (30U)
AnnaBridge 189:f392fc9709a3 12490 #define RCC_APB1SMENR1_OPAMPSMEN_Msk (0x1U << RCC_APB1SMENR1_OPAMPSMEN_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 12491 #define RCC_APB1SMENR1_OPAMPSMEN RCC_APB1SMENR1_OPAMPSMEN_Msk
AnnaBridge 189:f392fc9709a3 12492 #define RCC_APB1SMENR1_LPTIM1SMEN_Pos (31U)
AnnaBridge 189:f392fc9709a3 12493 #define RCC_APB1SMENR1_LPTIM1SMEN_Msk (0x1U << RCC_APB1SMENR1_LPTIM1SMEN_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 12494 #define RCC_APB1SMENR1_LPTIM1SMEN RCC_APB1SMENR1_LPTIM1SMEN_Msk
AnnaBridge 189:f392fc9709a3 12495
AnnaBridge 189:f392fc9709a3 12496 /******************** Bit definition for RCC_APB1SMENR2 register *************/
AnnaBridge 189:f392fc9709a3 12497 #define RCC_APB1SMENR2_LPUART1SMEN_Pos (0U)
AnnaBridge 189:f392fc9709a3 12498 #define RCC_APB1SMENR2_LPUART1SMEN_Msk (0x1U << RCC_APB1SMENR2_LPUART1SMEN_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 12499 #define RCC_APB1SMENR2_LPUART1SMEN RCC_APB1SMENR2_LPUART1SMEN_Msk
AnnaBridge 189:f392fc9709a3 12500 #define RCC_APB1SMENR2_I2C4SMEN_Pos (1U)
AnnaBridge 189:f392fc9709a3 12501 #define RCC_APB1SMENR2_I2C4SMEN_Msk (0x1U << RCC_APB1SMENR2_I2C4SMEN_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 12502 #define RCC_APB1SMENR2_I2C4SMEN RCC_APB1SMENR2_I2C4SMEN_Msk
AnnaBridge 189:f392fc9709a3 12503 #define RCC_APB1SMENR2_SWPMI1SMEN_Pos (2U)
AnnaBridge 189:f392fc9709a3 12504 #define RCC_APB1SMENR2_SWPMI1SMEN_Msk (0x1U << RCC_APB1SMENR2_SWPMI1SMEN_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 12505 #define RCC_APB1SMENR2_SWPMI1SMEN RCC_APB1SMENR2_SWPMI1SMEN_Msk
AnnaBridge 189:f392fc9709a3 12506 #define RCC_APB1SMENR2_LPTIM2SMEN_Pos (5U)
AnnaBridge 189:f392fc9709a3 12507 #define RCC_APB1SMENR2_LPTIM2SMEN_Msk (0x1U << RCC_APB1SMENR2_LPTIM2SMEN_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 12508 #define RCC_APB1SMENR2_LPTIM2SMEN RCC_APB1SMENR2_LPTIM2SMEN_Msk
AnnaBridge 189:f392fc9709a3 12509
AnnaBridge 189:f392fc9709a3 12510 /******************** Bit definition for RCC_APB2SMENR register *************/
AnnaBridge 189:f392fc9709a3 12511 #define RCC_APB2SMENR_SYSCFGSMEN_Pos (0U)
AnnaBridge 189:f392fc9709a3 12512 #define RCC_APB2SMENR_SYSCFGSMEN_Msk (0x1U << RCC_APB2SMENR_SYSCFGSMEN_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 12513 #define RCC_APB2SMENR_SYSCFGSMEN RCC_APB2SMENR_SYSCFGSMEN_Msk
AnnaBridge 189:f392fc9709a3 12514 #define RCC_APB2SMENR_SDMMC1SMEN_Pos (10U)
AnnaBridge 189:f392fc9709a3 12515 #define RCC_APB2SMENR_SDMMC1SMEN_Msk (0x1U << RCC_APB2SMENR_SDMMC1SMEN_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 12516 #define RCC_APB2SMENR_SDMMC1SMEN RCC_APB2SMENR_SDMMC1SMEN_Msk
AnnaBridge 189:f392fc9709a3 12517 #define RCC_APB2SMENR_TIM1SMEN_Pos (11U)
AnnaBridge 189:f392fc9709a3 12518 #define RCC_APB2SMENR_TIM1SMEN_Msk (0x1U << RCC_APB2SMENR_TIM1SMEN_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 12519 #define RCC_APB2SMENR_TIM1SMEN RCC_APB2SMENR_TIM1SMEN_Msk
AnnaBridge 189:f392fc9709a3 12520 #define RCC_APB2SMENR_SPI1SMEN_Pos (12U)
AnnaBridge 189:f392fc9709a3 12521 #define RCC_APB2SMENR_SPI1SMEN_Msk (0x1U << RCC_APB2SMENR_SPI1SMEN_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 12522 #define RCC_APB2SMENR_SPI1SMEN RCC_APB2SMENR_SPI1SMEN_Msk
AnnaBridge 189:f392fc9709a3 12523 #define RCC_APB2SMENR_TIM8SMEN_Pos (13U)
AnnaBridge 189:f392fc9709a3 12524 #define RCC_APB2SMENR_TIM8SMEN_Msk (0x1U << RCC_APB2SMENR_TIM8SMEN_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 12525 #define RCC_APB2SMENR_TIM8SMEN RCC_APB2SMENR_TIM8SMEN_Msk
AnnaBridge 189:f392fc9709a3 12526 #define RCC_APB2SMENR_USART1SMEN_Pos (14U)
AnnaBridge 189:f392fc9709a3 12527 #define RCC_APB2SMENR_USART1SMEN_Msk (0x1U << RCC_APB2SMENR_USART1SMEN_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 12528 #define RCC_APB2SMENR_USART1SMEN RCC_APB2SMENR_USART1SMEN_Msk
AnnaBridge 189:f392fc9709a3 12529 #define RCC_APB2SMENR_TIM15SMEN_Pos (16U)
AnnaBridge 189:f392fc9709a3 12530 #define RCC_APB2SMENR_TIM15SMEN_Msk (0x1U << RCC_APB2SMENR_TIM15SMEN_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 12531 #define RCC_APB2SMENR_TIM15SMEN RCC_APB2SMENR_TIM15SMEN_Msk
AnnaBridge 189:f392fc9709a3 12532 #define RCC_APB2SMENR_TIM16SMEN_Pos (17U)
AnnaBridge 189:f392fc9709a3 12533 #define RCC_APB2SMENR_TIM16SMEN_Msk (0x1U << RCC_APB2SMENR_TIM16SMEN_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 12534 #define RCC_APB2SMENR_TIM16SMEN RCC_APB2SMENR_TIM16SMEN_Msk
AnnaBridge 189:f392fc9709a3 12535 #define RCC_APB2SMENR_TIM17SMEN_Pos (18U)
AnnaBridge 189:f392fc9709a3 12536 #define RCC_APB2SMENR_TIM17SMEN_Msk (0x1U << RCC_APB2SMENR_TIM17SMEN_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 12537 #define RCC_APB2SMENR_TIM17SMEN RCC_APB2SMENR_TIM17SMEN_Msk
AnnaBridge 189:f392fc9709a3 12538 #define RCC_APB2SMENR_SAI1SMEN_Pos (21U)
AnnaBridge 189:f392fc9709a3 12539 #define RCC_APB2SMENR_SAI1SMEN_Msk (0x1U << RCC_APB2SMENR_SAI1SMEN_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 12540 #define RCC_APB2SMENR_SAI1SMEN RCC_APB2SMENR_SAI1SMEN_Msk
AnnaBridge 189:f392fc9709a3 12541 #define RCC_APB2SMENR_SAI2SMEN_Pos (22U)
AnnaBridge 189:f392fc9709a3 12542 #define RCC_APB2SMENR_SAI2SMEN_Msk (0x1U << RCC_APB2SMENR_SAI2SMEN_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 12543 #define RCC_APB2SMENR_SAI2SMEN RCC_APB2SMENR_SAI2SMEN_Msk
AnnaBridge 189:f392fc9709a3 12544 #define RCC_APB2SMENR_DFSDM1SMEN_Pos (24U)
AnnaBridge 189:f392fc9709a3 12545 #define RCC_APB2SMENR_DFSDM1SMEN_Msk (0x1U << RCC_APB2SMENR_DFSDM1SMEN_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 12546 #define RCC_APB2SMENR_DFSDM1SMEN RCC_APB2SMENR_DFSDM1SMEN_Msk
AnnaBridge 189:f392fc9709a3 12547
AnnaBridge 189:f392fc9709a3 12548 /******************** Bit definition for RCC_CCIPR register ******************/
AnnaBridge 189:f392fc9709a3 12549 #define RCC_CCIPR_USART1SEL_Pos (0U)
AnnaBridge 189:f392fc9709a3 12550 #define RCC_CCIPR_USART1SEL_Msk (0x3U << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000003 */
AnnaBridge 189:f392fc9709a3 12551 #define RCC_CCIPR_USART1SEL RCC_CCIPR_USART1SEL_Msk
AnnaBridge 189:f392fc9709a3 12552 #define RCC_CCIPR_USART1SEL_0 (0x1U << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 12553 #define RCC_CCIPR_USART1SEL_1 (0x2U << RCC_CCIPR_USART1SEL_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 12554
AnnaBridge 189:f392fc9709a3 12555 #define RCC_CCIPR_USART2SEL_Pos (2U)
AnnaBridge 189:f392fc9709a3 12556 #define RCC_CCIPR_USART2SEL_Msk (0x3U << RCC_CCIPR_USART2SEL_Pos) /*!< 0x0000000C */
AnnaBridge 189:f392fc9709a3 12557 #define RCC_CCIPR_USART2SEL RCC_CCIPR_USART2SEL_Msk
AnnaBridge 189:f392fc9709a3 12558 #define RCC_CCIPR_USART2SEL_0 (0x1U << RCC_CCIPR_USART2SEL_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 12559 #define RCC_CCIPR_USART2SEL_1 (0x2U << RCC_CCIPR_USART2SEL_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 12560
AnnaBridge 189:f392fc9709a3 12561 #define RCC_CCIPR_USART3SEL_Pos (4U)
AnnaBridge 189:f392fc9709a3 12562 #define RCC_CCIPR_USART3SEL_Msk (0x3U << RCC_CCIPR_USART3SEL_Pos) /*!< 0x00000030 */
AnnaBridge 189:f392fc9709a3 12563 #define RCC_CCIPR_USART3SEL RCC_CCIPR_USART3SEL_Msk
AnnaBridge 189:f392fc9709a3 12564 #define RCC_CCIPR_USART3SEL_0 (0x1U << RCC_CCIPR_USART3SEL_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 12565 #define RCC_CCIPR_USART3SEL_1 (0x2U << RCC_CCIPR_USART3SEL_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 12566
AnnaBridge 189:f392fc9709a3 12567 #define RCC_CCIPR_UART4SEL_Pos (6U)
AnnaBridge 189:f392fc9709a3 12568 #define RCC_CCIPR_UART4SEL_Msk (0x3U << RCC_CCIPR_UART4SEL_Pos) /*!< 0x000000C0 */
AnnaBridge 189:f392fc9709a3 12569 #define RCC_CCIPR_UART4SEL RCC_CCIPR_UART4SEL_Msk
AnnaBridge 189:f392fc9709a3 12570 #define RCC_CCIPR_UART4SEL_0 (0x1U << RCC_CCIPR_UART4SEL_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 12571 #define RCC_CCIPR_UART4SEL_1 (0x2U << RCC_CCIPR_UART4SEL_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 12572
AnnaBridge 189:f392fc9709a3 12573 #define RCC_CCIPR_UART5SEL_Pos (8U)
AnnaBridge 189:f392fc9709a3 12574 #define RCC_CCIPR_UART5SEL_Msk (0x3U << RCC_CCIPR_UART5SEL_Pos) /*!< 0x00000300 */
AnnaBridge 189:f392fc9709a3 12575 #define RCC_CCIPR_UART5SEL RCC_CCIPR_UART5SEL_Msk
AnnaBridge 189:f392fc9709a3 12576 #define RCC_CCIPR_UART5SEL_0 (0x1U << RCC_CCIPR_UART5SEL_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 12577 #define RCC_CCIPR_UART5SEL_1 (0x2U << RCC_CCIPR_UART5SEL_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 12578
AnnaBridge 189:f392fc9709a3 12579 #define RCC_CCIPR_LPUART1SEL_Pos (10U)
AnnaBridge 189:f392fc9709a3 12580 #define RCC_CCIPR_LPUART1SEL_Msk (0x3U << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x00000C00 */
AnnaBridge 189:f392fc9709a3 12581 #define RCC_CCIPR_LPUART1SEL RCC_CCIPR_LPUART1SEL_Msk
AnnaBridge 189:f392fc9709a3 12582 #define RCC_CCIPR_LPUART1SEL_0 (0x1U << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 12583 #define RCC_CCIPR_LPUART1SEL_1 (0x2U << RCC_CCIPR_LPUART1SEL_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 12584
AnnaBridge 189:f392fc9709a3 12585 #define RCC_CCIPR_I2C1SEL_Pos (12U)
AnnaBridge 189:f392fc9709a3 12586 #define RCC_CCIPR_I2C1SEL_Msk (0x3U << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00003000 */
AnnaBridge 189:f392fc9709a3 12587 #define RCC_CCIPR_I2C1SEL RCC_CCIPR_I2C1SEL_Msk
AnnaBridge 189:f392fc9709a3 12588 #define RCC_CCIPR_I2C1SEL_0 (0x1U << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 12589 #define RCC_CCIPR_I2C1SEL_1 (0x2U << RCC_CCIPR_I2C1SEL_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 12590
AnnaBridge 189:f392fc9709a3 12591 #define RCC_CCIPR_I2C2SEL_Pos (14U)
AnnaBridge 189:f392fc9709a3 12592 #define RCC_CCIPR_I2C2SEL_Msk (0x3U << RCC_CCIPR_I2C2SEL_Pos) /*!< 0x0000C000 */
AnnaBridge 189:f392fc9709a3 12593 #define RCC_CCIPR_I2C2SEL RCC_CCIPR_I2C2SEL_Msk
AnnaBridge 189:f392fc9709a3 12594 #define RCC_CCIPR_I2C2SEL_0 (0x1U << RCC_CCIPR_I2C2SEL_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 12595 #define RCC_CCIPR_I2C2SEL_1 (0x2U << RCC_CCIPR_I2C2SEL_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 12596
AnnaBridge 189:f392fc9709a3 12597 #define RCC_CCIPR_I2C3SEL_Pos (16U)
AnnaBridge 189:f392fc9709a3 12598 #define RCC_CCIPR_I2C3SEL_Msk (0x3U << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00030000 */
AnnaBridge 189:f392fc9709a3 12599 #define RCC_CCIPR_I2C3SEL RCC_CCIPR_I2C3SEL_Msk
AnnaBridge 189:f392fc9709a3 12600 #define RCC_CCIPR_I2C3SEL_0 (0x1U << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 12601 #define RCC_CCIPR_I2C3SEL_1 (0x2U << RCC_CCIPR_I2C3SEL_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 12602
AnnaBridge 189:f392fc9709a3 12603 #define RCC_CCIPR_LPTIM1SEL_Pos (18U)
AnnaBridge 189:f392fc9709a3 12604 #define RCC_CCIPR_LPTIM1SEL_Msk (0x3U << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x000C0000 */
AnnaBridge 189:f392fc9709a3 12605 #define RCC_CCIPR_LPTIM1SEL RCC_CCIPR_LPTIM1SEL_Msk
AnnaBridge 189:f392fc9709a3 12606 #define RCC_CCIPR_LPTIM1SEL_0 (0x1U << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 12607 #define RCC_CCIPR_LPTIM1SEL_1 (0x2U << RCC_CCIPR_LPTIM1SEL_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 12608
AnnaBridge 189:f392fc9709a3 12609 #define RCC_CCIPR_LPTIM2SEL_Pos (20U)
AnnaBridge 189:f392fc9709a3 12610 #define RCC_CCIPR_LPTIM2SEL_Msk (0x3U << RCC_CCIPR_LPTIM2SEL_Pos) /*!< 0x00300000 */
AnnaBridge 189:f392fc9709a3 12611 #define RCC_CCIPR_LPTIM2SEL RCC_CCIPR_LPTIM2SEL_Msk
AnnaBridge 189:f392fc9709a3 12612 #define RCC_CCIPR_LPTIM2SEL_0 (0x1U << RCC_CCIPR_LPTIM2SEL_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 12613 #define RCC_CCIPR_LPTIM2SEL_1 (0x2U << RCC_CCIPR_LPTIM2SEL_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 12614
AnnaBridge 189:f392fc9709a3 12615 #define RCC_CCIPR_SAI1SEL_Pos (22U)
AnnaBridge 189:f392fc9709a3 12616 #define RCC_CCIPR_SAI1SEL_Msk (0x3U << RCC_CCIPR_SAI1SEL_Pos) /*!< 0x00C00000 */
AnnaBridge 189:f392fc9709a3 12617 #define RCC_CCIPR_SAI1SEL RCC_CCIPR_SAI1SEL_Msk
AnnaBridge 189:f392fc9709a3 12618 #define RCC_CCIPR_SAI1SEL_0 (0x1U << RCC_CCIPR_SAI1SEL_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 12619 #define RCC_CCIPR_SAI1SEL_1 (0x2U << RCC_CCIPR_SAI1SEL_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 12620
AnnaBridge 189:f392fc9709a3 12621 #define RCC_CCIPR_SAI2SEL_Pos (24U)
AnnaBridge 189:f392fc9709a3 12622 #define RCC_CCIPR_SAI2SEL_Msk (0x3U << RCC_CCIPR_SAI2SEL_Pos) /*!< 0x03000000 */
AnnaBridge 189:f392fc9709a3 12623 #define RCC_CCIPR_SAI2SEL RCC_CCIPR_SAI2SEL_Msk
AnnaBridge 189:f392fc9709a3 12624 #define RCC_CCIPR_SAI2SEL_0 (0x1U << RCC_CCIPR_SAI2SEL_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 12625 #define RCC_CCIPR_SAI2SEL_1 (0x2U << RCC_CCIPR_SAI2SEL_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 12626
AnnaBridge 189:f392fc9709a3 12627 #define RCC_CCIPR_CLK48SEL_Pos (26U)
AnnaBridge 189:f392fc9709a3 12628 #define RCC_CCIPR_CLK48SEL_Msk (0x3U << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x0C000000 */
AnnaBridge 189:f392fc9709a3 12629 #define RCC_CCIPR_CLK48SEL RCC_CCIPR_CLK48SEL_Msk
AnnaBridge 189:f392fc9709a3 12630 #define RCC_CCIPR_CLK48SEL_0 (0x1U << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 12631 #define RCC_CCIPR_CLK48SEL_1 (0x2U << RCC_CCIPR_CLK48SEL_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 12632
AnnaBridge 189:f392fc9709a3 12633 #define RCC_CCIPR_ADCSEL_Pos (28U)
AnnaBridge 189:f392fc9709a3 12634 #define RCC_CCIPR_ADCSEL_Msk (0x3U << RCC_CCIPR_ADCSEL_Pos) /*!< 0x30000000 */
AnnaBridge 189:f392fc9709a3 12635 #define RCC_CCIPR_ADCSEL RCC_CCIPR_ADCSEL_Msk
AnnaBridge 189:f392fc9709a3 12636 #define RCC_CCIPR_ADCSEL_0 (0x1U << RCC_CCIPR_ADCSEL_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 12637 #define RCC_CCIPR_ADCSEL_1 (0x2U << RCC_CCIPR_ADCSEL_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 12638
AnnaBridge 189:f392fc9709a3 12639 #define RCC_CCIPR_SWPMI1SEL_Pos (30U)
AnnaBridge 189:f392fc9709a3 12640 #define RCC_CCIPR_SWPMI1SEL_Msk (0x1U << RCC_CCIPR_SWPMI1SEL_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 12641 #define RCC_CCIPR_SWPMI1SEL RCC_CCIPR_SWPMI1SEL_Msk
AnnaBridge 189:f392fc9709a3 12642
AnnaBridge 189:f392fc9709a3 12643 #define RCC_CCIPR_DFSDM1SEL_Pos (31U)
AnnaBridge 189:f392fc9709a3 12644 #define RCC_CCIPR_DFSDM1SEL_Msk (0x1U << RCC_CCIPR_DFSDM1SEL_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 12645 #define RCC_CCIPR_DFSDM1SEL RCC_CCIPR_DFSDM1SEL_Msk
AnnaBridge 189:f392fc9709a3 12646
AnnaBridge 189:f392fc9709a3 12647 /******************** Bit definition for RCC_BDCR register ******************/
AnnaBridge 189:f392fc9709a3 12648 #define RCC_BDCR_LSEON_Pos (0U)
AnnaBridge 189:f392fc9709a3 12649 #define RCC_BDCR_LSEON_Msk (0x1U << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 12650 #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk
AnnaBridge 189:f392fc9709a3 12651 #define RCC_BDCR_LSERDY_Pos (1U)
AnnaBridge 189:f392fc9709a3 12652 #define RCC_BDCR_LSERDY_Msk (0x1U << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 12653 #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk
AnnaBridge 189:f392fc9709a3 12654 #define RCC_BDCR_LSEBYP_Pos (2U)
AnnaBridge 189:f392fc9709a3 12655 #define RCC_BDCR_LSEBYP_Msk (0x1U << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 12656 #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk
AnnaBridge 189:f392fc9709a3 12657
AnnaBridge 189:f392fc9709a3 12658 #define RCC_BDCR_LSEDRV_Pos (3U)
AnnaBridge 189:f392fc9709a3 12659 #define RCC_BDCR_LSEDRV_Msk (0x3U << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000018 */
AnnaBridge 189:f392fc9709a3 12660 #define RCC_BDCR_LSEDRV RCC_BDCR_LSEDRV_Msk
AnnaBridge 189:f392fc9709a3 12661 #define RCC_BDCR_LSEDRV_0 (0x1U << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 12662 #define RCC_BDCR_LSEDRV_1 (0x2U << RCC_BDCR_LSEDRV_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 12663
AnnaBridge 189:f392fc9709a3 12664 #define RCC_BDCR_LSECSSON_Pos (5U)
AnnaBridge 189:f392fc9709a3 12665 #define RCC_BDCR_LSECSSON_Msk (0x1U << RCC_BDCR_LSECSSON_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 12666 #define RCC_BDCR_LSECSSON RCC_BDCR_LSECSSON_Msk
AnnaBridge 189:f392fc9709a3 12667 #define RCC_BDCR_LSECSSD_Pos (6U)
AnnaBridge 189:f392fc9709a3 12668 #define RCC_BDCR_LSECSSD_Msk (0x1U << RCC_BDCR_LSECSSD_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 12669 #define RCC_BDCR_LSECSSD RCC_BDCR_LSECSSD_Msk
AnnaBridge 189:f392fc9709a3 12670
AnnaBridge 189:f392fc9709a3 12671 #define RCC_BDCR_RTCSEL_Pos (8U)
AnnaBridge 189:f392fc9709a3 12672 #define RCC_BDCR_RTCSEL_Msk (0x3U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000300 */
AnnaBridge 189:f392fc9709a3 12673 #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk
AnnaBridge 189:f392fc9709a3 12674 #define RCC_BDCR_RTCSEL_0 (0x1U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 12675 #define RCC_BDCR_RTCSEL_1 (0x2U << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 12676
AnnaBridge 189:f392fc9709a3 12677 #define RCC_BDCR_RTCEN_Pos (15U)
AnnaBridge 189:f392fc9709a3 12678 #define RCC_BDCR_RTCEN_Msk (0x1U << RCC_BDCR_RTCEN_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 12679 #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk
AnnaBridge 189:f392fc9709a3 12680 #define RCC_BDCR_BDRST_Pos (16U)
AnnaBridge 189:f392fc9709a3 12681 #define RCC_BDCR_BDRST_Msk (0x1U << RCC_BDCR_BDRST_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 12682 #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk
AnnaBridge 189:f392fc9709a3 12683 #define RCC_BDCR_LSCOEN_Pos (24U)
AnnaBridge 189:f392fc9709a3 12684 #define RCC_BDCR_LSCOEN_Msk (0x1U << RCC_BDCR_LSCOEN_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 12685 #define RCC_BDCR_LSCOEN RCC_BDCR_LSCOEN_Msk
AnnaBridge 189:f392fc9709a3 12686 #define RCC_BDCR_LSCOSEL_Pos (25U)
AnnaBridge 189:f392fc9709a3 12687 #define RCC_BDCR_LSCOSEL_Msk (0x1U << RCC_BDCR_LSCOSEL_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 12688 #define RCC_BDCR_LSCOSEL RCC_BDCR_LSCOSEL_Msk
AnnaBridge 189:f392fc9709a3 12689
AnnaBridge 189:f392fc9709a3 12690 /******************** Bit definition for RCC_CSR register *******************/
AnnaBridge 189:f392fc9709a3 12691 #define RCC_CSR_LSION_Pos (0U)
AnnaBridge 189:f392fc9709a3 12692 #define RCC_CSR_LSION_Msk (0x1U << RCC_CSR_LSION_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 12693 #define RCC_CSR_LSION RCC_CSR_LSION_Msk
AnnaBridge 189:f392fc9709a3 12694 #define RCC_CSR_LSIRDY_Pos (1U)
AnnaBridge 189:f392fc9709a3 12695 #define RCC_CSR_LSIRDY_Msk (0x1U << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 12696 #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk
AnnaBridge 189:f392fc9709a3 12697
AnnaBridge 189:f392fc9709a3 12698 #define RCC_CSR_MSISRANGE_Pos (8U)
AnnaBridge 189:f392fc9709a3 12699 #define RCC_CSR_MSISRANGE_Msk (0xFU << RCC_CSR_MSISRANGE_Pos) /*!< 0x00000F00 */
AnnaBridge 189:f392fc9709a3 12700 #define RCC_CSR_MSISRANGE RCC_CSR_MSISRANGE_Msk
AnnaBridge 189:f392fc9709a3 12701 #define RCC_CSR_MSISRANGE_1 (0x4U << RCC_CSR_MSISRANGE_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 12702 #define RCC_CSR_MSISRANGE_2 (0x5U << RCC_CSR_MSISRANGE_Pos) /*!< 0x00000500 */
AnnaBridge 189:f392fc9709a3 12703 #define RCC_CSR_MSISRANGE_4 (0x6U << RCC_CSR_MSISRANGE_Pos) /*!< 0x00000600 */
AnnaBridge 189:f392fc9709a3 12704 #define RCC_CSR_MSISRANGE_8 (0x7U << RCC_CSR_MSISRANGE_Pos) /*!< 0x00000700 */
AnnaBridge 189:f392fc9709a3 12705
AnnaBridge 189:f392fc9709a3 12706 #define RCC_CSR_RMVF_Pos (23U)
AnnaBridge 189:f392fc9709a3 12707 #define RCC_CSR_RMVF_Msk (0x1U << RCC_CSR_RMVF_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 12708 #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk
AnnaBridge 189:f392fc9709a3 12709 #define RCC_CSR_FWRSTF_Pos (24U)
AnnaBridge 189:f392fc9709a3 12710 #define RCC_CSR_FWRSTF_Msk (0x1U << RCC_CSR_FWRSTF_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 12711 #define RCC_CSR_FWRSTF RCC_CSR_FWRSTF_Msk
AnnaBridge 189:f392fc9709a3 12712 #define RCC_CSR_OBLRSTF_Pos (25U)
AnnaBridge 189:f392fc9709a3 12713 #define RCC_CSR_OBLRSTF_Msk (0x1U << RCC_CSR_OBLRSTF_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 12714 #define RCC_CSR_OBLRSTF RCC_CSR_OBLRSTF_Msk
AnnaBridge 189:f392fc9709a3 12715 #define RCC_CSR_PINRSTF_Pos (26U)
AnnaBridge 189:f392fc9709a3 12716 #define RCC_CSR_PINRSTF_Msk (0x1U << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 12717 #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk
AnnaBridge 189:f392fc9709a3 12718 #define RCC_CSR_BORRSTF_Pos (27U)
AnnaBridge 189:f392fc9709a3 12719 #define RCC_CSR_BORRSTF_Msk (0x1U << RCC_CSR_BORRSTF_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 12720 #define RCC_CSR_BORRSTF RCC_CSR_BORRSTF_Msk
AnnaBridge 189:f392fc9709a3 12721 #define RCC_CSR_SFTRSTF_Pos (28U)
AnnaBridge 189:f392fc9709a3 12722 #define RCC_CSR_SFTRSTF_Msk (0x1U << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 12723 #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk
AnnaBridge 189:f392fc9709a3 12724 #define RCC_CSR_IWDGRSTF_Pos (29U)
AnnaBridge 189:f392fc9709a3 12725 #define RCC_CSR_IWDGRSTF_Msk (0x1U << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 12726 #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk
AnnaBridge 189:f392fc9709a3 12727 #define RCC_CSR_WWDGRSTF_Pos (30U)
AnnaBridge 189:f392fc9709a3 12728 #define RCC_CSR_WWDGRSTF_Msk (0x1U << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 12729 #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk
AnnaBridge 189:f392fc9709a3 12730 #define RCC_CSR_LPWRRSTF_Pos (31U)
AnnaBridge 189:f392fc9709a3 12731 #define RCC_CSR_LPWRRSTF_Msk (0x1U << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 12732 #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk
AnnaBridge 189:f392fc9709a3 12733
AnnaBridge 189:f392fc9709a3 12734 /******************** Bit definition for RCC_CRRCR register *****************/
AnnaBridge 189:f392fc9709a3 12735 #define RCC_CRRCR_HSI48ON_Pos (0U)
AnnaBridge 189:f392fc9709a3 12736 #define RCC_CRRCR_HSI48ON_Msk (0x1U << RCC_CRRCR_HSI48ON_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 12737 #define RCC_CRRCR_HSI48ON RCC_CRRCR_HSI48ON_Msk
AnnaBridge 189:f392fc9709a3 12738 #define RCC_CRRCR_HSI48RDY_Pos (1U)
AnnaBridge 189:f392fc9709a3 12739 #define RCC_CRRCR_HSI48RDY_Msk (0x1U << RCC_CRRCR_HSI48RDY_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 12740 #define RCC_CRRCR_HSI48RDY RCC_CRRCR_HSI48RDY_Msk
AnnaBridge 189:f392fc9709a3 12741
AnnaBridge 189:f392fc9709a3 12742 /*!< HSI48CAL configuration */
AnnaBridge 189:f392fc9709a3 12743 #define RCC_CRRCR_HSI48CAL_Pos (7U)
AnnaBridge 189:f392fc9709a3 12744 #define RCC_CRRCR_HSI48CAL_Msk (0x1FFU << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x0000FF80 */
AnnaBridge 189:f392fc9709a3 12745 #define RCC_CRRCR_HSI48CAL RCC_CRRCR_HSI48CAL_Msk /*!< HSI48CAL[8:0] bits */
AnnaBridge 189:f392fc9709a3 12746 #define RCC_CRRCR_HSI48CAL_0 (0x001U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 12747 #define RCC_CRRCR_HSI48CAL_1 (0x002U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 12748 #define RCC_CRRCR_HSI48CAL_2 (0x004U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 12749 #define RCC_CRRCR_HSI48CAL_3 (0x008U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 12750 #define RCC_CRRCR_HSI48CAL_4 (0x010U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 12751 #define RCC_CRRCR_HSI48CAL_5 (0x020U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 12752 #define RCC_CRRCR_HSI48CAL_6 (0x040U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 12753 #define RCC_CRRCR_HSI48CAL_7 (0x080U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 12754 #define RCC_CRRCR_HSI48CAL_8 (0x100U << RCC_CRRCR_HSI48CAL_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 12755
AnnaBridge 189:f392fc9709a3 12756 /******************** Bit definition for RCC_CCIPR2 register ******************/
AnnaBridge 189:f392fc9709a3 12757 #define RCC_CCIPR2_I2C4SEL_Pos (0U)
AnnaBridge 189:f392fc9709a3 12758 #define RCC_CCIPR2_I2C4SEL_Msk (0x3U << RCC_CCIPR2_I2C4SEL_Pos) /*!< 0x00000003 */
AnnaBridge 189:f392fc9709a3 12759 #define RCC_CCIPR2_I2C4SEL RCC_CCIPR2_I2C4SEL_Msk
AnnaBridge 189:f392fc9709a3 12760 #define RCC_CCIPR2_I2C4SEL_0 (0x1U << RCC_CCIPR2_I2C4SEL_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 12761 #define RCC_CCIPR2_I2C4SEL_1 (0x2U << RCC_CCIPR2_I2C4SEL_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 12762
AnnaBridge 189:f392fc9709a3 12763 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 12764 /* */
AnnaBridge 189:f392fc9709a3 12765 /* RNG */
AnnaBridge 189:f392fc9709a3 12766 /* */
AnnaBridge 189:f392fc9709a3 12767 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 12768 /******************** Bits definition for RNG_CR register *******************/
AnnaBridge 189:f392fc9709a3 12769 #define RNG_CR_RNGEN_Pos (2U)
AnnaBridge 189:f392fc9709a3 12770 #define RNG_CR_RNGEN_Msk (0x1U << RNG_CR_RNGEN_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 12771 #define RNG_CR_RNGEN RNG_CR_RNGEN_Msk
AnnaBridge 189:f392fc9709a3 12772 #define RNG_CR_IE_Pos (3U)
AnnaBridge 189:f392fc9709a3 12773 #define RNG_CR_IE_Msk (0x1U << RNG_CR_IE_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 12774 #define RNG_CR_IE RNG_CR_IE_Msk
AnnaBridge 189:f392fc9709a3 12775
AnnaBridge 189:f392fc9709a3 12776 /******************** Bits definition for RNG_SR register *******************/
AnnaBridge 189:f392fc9709a3 12777 #define RNG_SR_DRDY_Pos (0U)
AnnaBridge 189:f392fc9709a3 12778 #define RNG_SR_DRDY_Msk (0x1U << RNG_SR_DRDY_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 12779 #define RNG_SR_DRDY RNG_SR_DRDY_Msk
AnnaBridge 189:f392fc9709a3 12780 #define RNG_SR_CECS_Pos (1U)
AnnaBridge 189:f392fc9709a3 12781 #define RNG_SR_CECS_Msk (0x1U << RNG_SR_CECS_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 12782 #define RNG_SR_CECS RNG_SR_CECS_Msk
AnnaBridge 189:f392fc9709a3 12783 #define RNG_SR_SECS_Pos (2U)
AnnaBridge 189:f392fc9709a3 12784 #define RNG_SR_SECS_Msk (0x1U << RNG_SR_SECS_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 12785 #define RNG_SR_SECS RNG_SR_SECS_Msk
AnnaBridge 189:f392fc9709a3 12786 #define RNG_SR_CEIS_Pos (5U)
AnnaBridge 189:f392fc9709a3 12787 #define RNG_SR_CEIS_Msk (0x1U << RNG_SR_CEIS_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 12788 #define RNG_SR_CEIS RNG_SR_CEIS_Msk
AnnaBridge 189:f392fc9709a3 12789 #define RNG_SR_SEIS_Pos (6U)
AnnaBridge 189:f392fc9709a3 12790 #define RNG_SR_SEIS_Msk (0x1U << RNG_SR_SEIS_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 12791 #define RNG_SR_SEIS RNG_SR_SEIS_Msk
AnnaBridge 189:f392fc9709a3 12792
AnnaBridge 189:f392fc9709a3 12793 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 12794 /* */
AnnaBridge 189:f392fc9709a3 12795 /* Real-Time Clock (RTC) */
AnnaBridge 189:f392fc9709a3 12796 /* */
AnnaBridge 189:f392fc9709a3 12797 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 12798 /*
AnnaBridge 189:f392fc9709a3 12799 * @brief Specific device feature definitions
AnnaBridge 189:f392fc9709a3 12800 */
AnnaBridge 189:f392fc9709a3 12801 #define RTC_TAMPER1_SUPPORT
AnnaBridge 189:f392fc9709a3 12802 #define RTC_TAMPER2_SUPPORT
AnnaBridge 189:f392fc9709a3 12803 #define RTC_TAMPER3_SUPPORT
AnnaBridge 189:f392fc9709a3 12804 #define RTC_WAKEUP_SUPPORT
AnnaBridge 189:f392fc9709a3 12805 #define RTC_BACKUP_SUPPORT
AnnaBridge 189:f392fc9709a3 12806
AnnaBridge 189:f392fc9709a3 12807 /******************** Bits definition for RTC_TR register *******************/
AnnaBridge 189:f392fc9709a3 12808 #define RTC_TR_PM_Pos (22U)
AnnaBridge 189:f392fc9709a3 12809 #define RTC_TR_PM_Msk (0x1U << RTC_TR_PM_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 12810 #define RTC_TR_PM RTC_TR_PM_Msk
AnnaBridge 189:f392fc9709a3 12811 #define RTC_TR_HT_Pos (20U)
AnnaBridge 189:f392fc9709a3 12812 #define RTC_TR_HT_Msk (0x3U << RTC_TR_HT_Pos) /*!< 0x00300000 */
AnnaBridge 189:f392fc9709a3 12813 #define RTC_TR_HT RTC_TR_HT_Msk
AnnaBridge 189:f392fc9709a3 12814 #define RTC_TR_HT_0 (0x1U << RTC_TR_HT_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 12815 #define RTC_TR_HT_1 (0x2U << RTC_TR_HT_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 12816 #define RTC_TR_HU_Pos (16U)
AnnaBridge 189:f392fc9709a3 12817 #define RTC_TR_HU_Msk (0xFU << RTC_TR_HU_Pos) /*!< 0x000F0000 */
AnnaBridge 189:f392fc9709a3 12818 #define RTC_TR_HU RTC_TR_HU_Msk
AnnaBridge 189:f392fc9709a3 12819 #define RTC_TR_HU_0 (0x1U << RTC_TR_HU_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 12820 #define RTC_TR_HU_1 (0x2U << RTC_TR_HU_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 12821 #define RTC_TR_HU_2 (0x4U << RTC_TR_HU_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 12822 #define RTC_TR_HU_3 (0x8U << RTC_TR_HU_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 12823 #define RTC_TR_MNT_Pos (12U)
AnnaBridge 189:f392fc9709a3 12824 #define RTC_TR_MNT_Msk (0x7U << RTC_TR_MNT_Pos) /*!< 0x00007000 */
AnnaBridge 189:f392fc9709a3 12825 #define RTC_TR_MNT RTC_TR_MNT_Msk
AnnaBridge 189:f392fc9709a3 12826 #define RTC_TR_MNT_0 (0x1U << RTC_TR_MNT_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 12827 #define RTC_TR_MNT_1 (0x2U << RTC_TR_MNT_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 12828 #define RTC_TR_MNT_2 (0x4U << RTC_TR_MNT_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 12829 #define RTC_TR_MNU_Pos (8U)
AnnaBridge 189:f392fc9709a3 12830 #define RTC_TR_MNU_Msk (0xFU << RTC_TR_MNU_Pos) /*!< 0x00000F00 */
AnnaBridge 189:f392fc9709a3 12831 #define RTC_TR_MNU RTC_TR_MNU_Msk
AnnaBridge 189:f392fc9709a3 12832 #define RTC_TR_MNU_0 (0x1U << RTC_TR_MNU_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 12833 #define RTC_TR_MNU_1 (0x2U << RTC_TR_MNU_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 12834 #define RTC_TR_MNU_2 (0x4U << RTC_TR_MNU_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 12835 #define RTC_TR_MNU_3 (0x8U << RTC_TR_MNU_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 12836 #define RTC_TR_ST_Pos (4U)
AnnaBridge 189:f392fc9709a3 12837 #define RTC_TR_ST_Msk (0x7U << RTC_TR_ST_Pos) /*!< 0x00000070 */
AnnaBridge 189:f392fc9709a3 12838 #define RTC_TR_ST RTC_TR_ST_Msk
AnnaBridge 189:f392fc9709a3 12839 #define RTC_TR_ST_0 (0x1U << RTC_TR_ST_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 12840 #define RTC_TR_ST_1 (0x2U << RTC_TR_ST_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 12841 #define RTC_TR_ST_2 (0x4U << RTC_TR_ST_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 12842 #define RTC_TR_SU_Pos (0U)
AnnaBridge 189:f392fc9709a3 12843 #define RTC_TR_SU_Msk (0xFU << RTC_TR_SU_Pos) /*!< 0x0000000F */
AnnaBridge 189:f392fc9709a3 12844 #define RTC_TR_SU RTC_TR_SU_Msk
AnnaBridge 189:f392fc9709a3 12845 #define RTC_TR_SU_0 (0x1U << RTC_TR_SU_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 12846 #define RTC_TR_SU_1 (0x2U << RTC_TR_SU_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 12847 #define RTC_TR_SU_2 (0x4U << RTC_TR_SU_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 12848 #define RTC_TR_SU_3 (0x8U << RTC_TR_SU_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 12849
AnnaBridge 189:f392fc9709a3 12850 /******************** Bits definition for RTC_DR register *******************/
AnnaBridge 189:f392fc9709a3 12851 #define RTC_DR_YT_Pos (20U)
AnnaBridge 189:f392fc9709a3 12852 #define RTC_DR_YT_Msk (0xFU << RTC_DR_YT_Pos) /*!< 0x00F00000 */
AnnaBridge 189:f392fc9709a3 12853 #define RTC_DR_YT RTC_DR_YT_Msk
AnnaBridge 189:f392fc9709a3 12854 #define RTC_DR_YT_0 (0x1U << RTC_DR_YT_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 12855 #define RTC_DR_YT_1 (0x2U << RTC_DR_YT_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 12856 #define RTC_DR_YT_2 (0x4U << RTC_DR_YT_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 12857 #define RTC_DR_YT_3 (0x8U << RTC_DR_YT_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 12858 #define RTC_DR_YU_Pos (16U)
AnnaBridge 189:f392fc9709a3 12859 #define RTC_DR_YU_Msk (0xFU << RTC_DR_YU_Pos) /*!< 0x000F0000 */
AnnaBridge 189:f392fc9709a3 12860 #define RTC_DR_YU RTC_DR_YU_Msk
AnnaBridge 189:f392fc9709a3 12861 #define RTC_DR_YU_0 (0x1U << RTC_DR_YU_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 12862 #define RTC_DR_YU_1 (0x2U << RTC_DR_YU_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 12863 #define RTC_DR_YU_2 (0x4U << RTC_DR_YU_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 12864 #define RTC_DR_YU_3 (0x8U << RTC_DR_YU_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 12865 #define RTC_DR_WDU_Pos (13U)
AnnaBridge 189:f392fc9709a3 12866 #define RTC_DR_WDU_Msk (0x7U << RTC_DR_WDU_Pos) /*!< 0x0000E000 */
AnnaBridge 189:f392fc9709a3 12867 #define RTC_DR_WDU RTC_DR_WDU_Msk
AnnaBridge 189:f392fc9709a3 12868 #define RTC_DR_WDU_0 (0x1U << RTC_DR_WDU_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 12869 #define RTC_DR_WDU_1 (0x2U << RTC_DR_WDU_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 12870 #define RTC_DR_WDU_2 (0x4U << RTC_DR_WDU_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 12871 #define RTC_DR_MT_Pos (12U)
AnnaBridge 189:f392fc9709a3 12872 #define RTC_DR_MT_Msk (0x1U << RTC_DR_MT_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 12873 #define RTC_DR_MT RTC_DR_MT_Msk
AnnaBridge 189:f392fc9709a3 12874 #define RTC_DR_MU_Pos (8U)
AnnaBridge 189:f392fc9709a3 12875 #define RTC_DR_MU_Msk (0xFU << RTC_DR_MU_Pos) /*!< 0x00000F00 */
AnnaBridge 189:f392fc9709a3 12876 #define RTC_DR_MU RTC_DR_MU_Msk
AnnaBridge 189:f392fc9709a3 12877 #define RTC_DR_MU_0 (0x1U << RTC_DR_MU_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 12878 #define RTC_DR_MU_1 (0x2U << RTC_DR_MU_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 12879 #define RTC_DR_MU_2 (0x4U << RTC_DR_MU_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 12880 #define RTC_DR_MU_3 (0x8U << RTC_DR_MU_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 12881 #define RTC_DR_DT_Pos (4U)
AnnaBridge 189:f392fc9709a3 12882 #define RTC_DR_DT_Msk (0x3U << RTC_DR_DT_Pos) /*!< 0x00000030 */
AnnaBridge 189:f392fc9709a3 12883 #define RTC_DR_DT RTC_DR_DT_Msk
AnnaBridge 189:f392fc9709a3 12884 #define RTC_DR_DT_0 (0x1U << RTC_DR_DT_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 12885 #define RTC_DR_DT_1 (0x2U << RTC_DR_DT_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 12886 #define RTC_DR_DU_Pos (0U)
AnnaBridge 189:f392fc9709a3 12887 #define RTC_DR_DU_Msk (0xFU << RTC_DR_DU_Pos) /*!< 0x0000000F */
AnnaBridge 189:f392fc9709a3 12888 #define RTC_DR_DU RTC_DR_DU_Msk
AnnaBridge 189:f392fc9709a3 12889 #define RTC_DR_DU_0 (0x1U << RTC_DR_DU_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 12890 #define RTC_DR_DU_1 (0x2U << RTC_DR_DU_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 12891 #define RTC_DR_DU_2 (0x4U << RTC_DR_DU_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 12892 #define RTC_DR_DU_3 (0x8U << RTC_DR_DU_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 12893
AnnaBridge 189:f392fc9709a3 12894 /******************** Bits definition for RTC_CR register *******************/
AnnaBridge 189:f392fc9709a3 12895 #define RTC_CR_ITSE_Pos (24U)
AnnaBridge 189:f392fc9709a3 12896 #define RTC_CR_ITSE_Msk (0x1U << RTC_CR_ITSE_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 12897 #define RTC_CR_ITSE RTC_CR_ITSE_Msk
AnnaBridge 189:f392fc9709a3 12898 #define RTC_CR_COE_Pos (23U)
AnnaBridge 189:f392fc9709a3 12899 #define RTC_CR_COE_Msk (0x1U << RTC_CR_COE_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 12900 #define RTC_CR_COE RTC_CR_COE_Msk
AnnaBridge 189:f392fc9709a3 12901 #define RTC_CR_OSEL_Pos (21U)
AnnaBridge 189:f392fc9709a3 12902 #define RTC_CR_OSEL_Msk (0x3U << RTC_CR_OSEL_Pos) /*!< 0x00600000 */
AnnaBridge 189:f392fc9709a3 12903 #define RTC_CR_OSEL RTC_CR_OSEL_Msk
AnnaBridge 189:f392fc9709a3 12904 #define RTC_CR_OSEL_0 (0x1U << RTC_CR_OSEL_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 12905 #define RTC_CR_OSEL_1 (0x2U << RTC_CR_OSEL_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 12906 #define RTC_CR_POL_Pos (20U)
AnnaBridge 189:f392fc9709a3 12907 #define RTC_CR_POL_Msk (0x1U << RTC_CR_POL_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 12908 #define RTC_CR_POL RTC_CR_POL_Msk
AnnaBridge 189:f392fc9709a3 12909 #define RTC_CR_COSEL_Pos (19U)
AnnaBridge 189:f392fc9709a3 12910 #define RTC_CR_COSEL_Msk (0x1U << RTC_CR_COSEL_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 12911 #define RTC_CR_COSEL RTC_CR_COSEL_Msk
AnnaBridge 189:f392fc9709a3 12912 #define RTC_CR_BKP_Pos (18U)
AnnaBridge 189:f392fc9709a3 12913 #define RTC_CR_BKP_Msk (0x1U << RTC_CR_BKP_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 12914 #define RTC_CR_BKP RTC_CR_BKP_Msk
AnnaBridge 189:f392fc9709a3 12915 #define RTC_CR_SUB1H_Pos (17U)
AnnaBridge 189:f392fc9709a3 12916 #define RTC_CR_SUB1H_Msk (0x1U << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 12917 #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk
AnnaBridge 189:f392fc9709a3 12918 #define RTC_CR_ADD1H_Pos (16U)
AnnaBridge 189:f392fc9709a3 12919 #define RTC_CR_ADD1H_Msk (0x1U << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 12920 #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk
AnnaBridge 189:f392fc9709a3 12921 #define RTC_CR_TSIE_Pos (15U)
AnnaBridge 189:f392fc9709a3 12922 #define RTC_CR_TSIE_Msk (0x1U << RTC_CR_TSIE_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 12923 #define RTC_CR_TSIE RTC_CR_TSIE_Msk
AnnaBridge 189:f392fc9709a3 12924 #define RTC_CR_WUTIE_Pos (14U)
AnnaBridge 189:f392fc9709a3 12925 #define RTC_CR_WUTIE_Msk (0x1U << RTC_CR_WUTIE_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 12926 #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk
AnnaBridge 189:f392fc9709a3 12927 #define RTC_CR_ALRBIE_Pos (13U)
AnnaBridge 189:f392fc9709a3 12928 #define RTC_CR_ALRBIE_Msk (0x1U << RTC_CR_ALRBIE_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 12929 #define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk
AnnaBridge 189:f392fc9709a3 12930 #define RTC_CR_ALRAIE_Pos (12U)
AnnaBridge 189:f392fc9709a3 12931 #define RTC_CR_ALRAIE_Msk (0x1U << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 12932 #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk
AnnaBridge 189:f392fc9709a3 12933 #define RTC_CR_TSE_Pos (11U)
AnnaBridge 189:f392fc9709a3 12934 #define RTC_CR_TSE_Msk (0x1U << RTC_CR_TSE_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 12935 #define RTC_CR_TSE RTC_CR_TSE_Msk
AnnaBridge 189:f392fc9709a3 12936 #define RTC_CR_WUTE_Pos (10U)
AnnaBridge 189:f392fc9709a3 12937 #define RTC_CR_WUTE_Msk (0x1U << RTC_CR_WUTE_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 12938 #define RTC_CR_WUTE RTC_CR_WUTE_Msk
AnnaBridge 189:f392fc9709a3 12939 #define RTC_CR_ALRBE_Pos (9U)
AnnaBridge 189:f392fc9709a3 12940 #define RTC_CR_ALRBE_Msk (0x1U << RTC_CR_ALRBE_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 12941 #define RTC_CR_ALRBE RTC_CR_ALRBE_Msk
AnnaBridge 189:f392fc9709a3 12942 #define RTC_CR_ALRAE_Pos (8U)
AnnaBridge 189:f392fc9709a3 12943 #define RTC_CR_ALRAE_Msk (0x1U << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 12944 #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk
AnnaBridge 189:f392fc9709a3 12945 #define RTC_CR_FMT_Pos (6U)
AnnaBridge 189:f392fc9709a3 12946 #define RTC_CR_FMT_Msk (0x1U << RTC_CR_FMT_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 12947 #define RTC_CR_FMT RTC_CR_FMT_Msk
AnnaBridge 189:f392fc9709a3 12948 #define RTC_CR_BYPSHAD_Pos (5U)
AnnaBridge 189:f392fc9709a3 12949 #define RTC_CR_BYPSHAD_Msk (0x1U << RTC_CR_BYPSHAD_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 12950 #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk
AnnaBridge 189:f392fc9709a3 12951 #define RTC_CR_REFCKON_Pos (4U)
AnnaBridge 189:f392fc9709a3 12952 #define RTC_CR_REFCKON_Msk (0x1U << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 12953 #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk
AnnaBridge 189:f392fc9709a3 12954 #define RTC_CR_TSEDGE_Pos (3U)
AnnaBridge 189:f392fc9709a3 12955 #define RTC_CR_TSEDGE_Msk (0x1U << RTC_CR_TSEDGE_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 12956 #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk
AnnaBridge 189:f392fc9709a3 12957 #define RTC_CR_WUCKSEL_Pos (0U)
AnnaBridge 189:f392fc9709a3 12958 #define RTC_CR_WUCKSEL_Msk (0x7U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000007 */
AnnaBridge 189:f392fc9709a3 12959 #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk
AnnaBridge 189:f392fc9709a3 12960 #define RTC_CR_WUCKSEL_0 (0x1U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 12961 #define RTC_CR_WUCKSEL_1 (0x2U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 12962 #define RTC_CR_WUCKSEL_2 (0x4U << RTC_CR_WUCKSEL_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 12963
AnnaBridge 189:f392fc9709a3 12964 /* Legacy defines */
AnnaBridge 189:f392fc9709a3 12965 #define RTC_CR_BCK_Pos RTC_CR_BKP_Pos
AnnaBridge 189:f392fc9709a3 12966 #define RTC_CR_BCK_Msk RTC_CR_BKP_Msk
AnnaBridge 189:f392fc9709a3 12967 #define RTC_CR_BCK RTC_CR_BKP
AnnaBridge 189:f392fc9709a3 12968
AnnaBridge 189:f392fc9709a3 12969 /******************** Bits definition for RTC_ISR register ******************/
AnnaBridge 189:f392fc9709a3 12970 #define RTC_ISR_ITSF_Pos (17U)
AnnaBridge 189:f392fc9709a3 12971 #define RTC_ISR_ITSF_Msk (0x1U << RTC_ISR_ITSF_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 12972 #define RTC_ISR_ITSF RTC_ISR_ITSF_Msk
AnnaBridge 189:f392fc9709a3 12973 #define RTC_ISR_RECALPF_Pos (16U)
AnnaBridge 189:f392fc9709a3 12974 #define RTC_ISR_RECALPF_Msk (0x1U << RTC_ISR_RECALPF_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 12975 #define RTC_ISR_RECALPF RTC_ISR_RECALPF_Msk
AnnaBridge 189:f392fc9709a3 12976 #define RTC_ISR_TAMP3F_Pos (15U)
AnnaBridge 189:f392fc9709a3 12977 #define RTC_ISR_TAMP3F_Msk (0x1U << RTC_ISR_TAMP3F_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 12978 #define RTC_ISR_TAMP3F RTC_ISR_TAMP3F_Msk
AnnaBridge 189:f392fc9709a3 12979 #define RTC_ISR_TAMP2F_Pos (14U)
AnnaBridge 189:f392fc9709a3 12980 #define RTC_ISR_TAMP2F_Msk (0x1U << RTC_ISR_TAMP2F_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 12981 #define RTC_ISR_TAMP2F RTC_ISR_TAMP2F_Msk
AnnaBridge 189:f392fc9709a3 12982 #define RTC_ISR_TAMP1F_Pos (13U)
AnnaBridge 189:f392fc9709a3 12983 #define RTC_ISR_TAMP1F_Msk (0x1U << RTC_ISR_TAMP1F_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 12984 #define RTC_ISR_TAMP1F RTC_ISR_TAMP1F_Msk
AnnaBridge 189:f392fc9709a3 12985 #define RTC_ISR_TSOVF_Pos (12U)
AnnaBridge 189:f392fc9709a3 12986 #define RTC_ISR_TSOVF_Msk (0x1U << RTC_ISR_TSOVF_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 12987 #define RTC_ISR_TSOVF RTC_ISR_TSOVF_Msk
AnnaBridge 189:f392fc9709a3 12988 #define RTC_ISR_TSF_Pos (11U)
AnnaBridge 189:f392fc9709a3 12989 #define RTC_ISR_TSF_Msk (0x1U << RTC_ISR_TSF_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 12990 #define RTC_ISR_TSF RTC_ISR_TSF_Msk
AnnaBridge 189:f392fc9709a3 12991 #define RTC_ISR_WUTF_Pos (10U)
AnnaBridge 189:f392fc9709a3 12992 #define RTC_ISR_WUTF_Msk (0x1U << RTC_ISR_WUTF_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 12993 #define RTC_ISR_WUTF RTC_ISR_WUTF_Msk
AnnaBridge 189:f392fc9709a3 12994 #define RTC_ISR_ALRBF_Pos (9U)
AnnaBridge 189:f392fc9709a3 12995 #define RTC_ISR_ALRBF_Msk (0x1U << RTC_ISR_ALRBF_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 12996 #define RTC_ISR_ALRBF RTC_ISR_ALRBF_Msk
AnnaBridge 189:f392fc9709a3 12997 #define RTC_ISR_ALRAF_Pos (8U)
AnnaBridge 189:f392fc9709a3 12998 #define RTC_ISR_ALRAF_Msk (0x1U << RTC_ISR_ALRAF_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 12999 #define RTC_ISR_ALRAF RTC_ISR_ALRAF_Msk
AnnaBridge 189:f392fc9709a3 13000 #define RTC_ISR_INIT_Pos (7U)
AnnaBridge 189:f392fc9709a3 13001 #define RTC_ISR_INIT_Msk (0x1U << RTC_ISR_INIT_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 13002 #define RTC_ISR_INIT RTC_ISR_INIT_Msk
AnnaBridge 189:f392fc9709a3 13003 #define RTC_ISR_INITF_Pos (6U)
AnnaBridge 189:f392fc9709a3 13004 #define RTC_ISR_INITF_Msk (0x1U << RTC_ISR_INITF_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 13005 #define RTC_ISR_INITF RTC_ISR_INITF_Msk
AnnaBridge 189:f392fc9709a3 13006 #define RTC_ISR_RSF_Pos (5U)
AnnaBridge 189:f392fc9709a3 13007 #define RTC_ISR_RSF_Msk (0x1U << RTC_ISR_RSF_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 13008 #define RTC_ISR_RSF RTC_ISR_RSF_Msk
AnnaBridge 189:f392fc9709a3 13009 #define RTC_ISR_INITS_Pos (4U)
AnnaBridge 189:f392fc9709a3 13010 #define RTC_ISR_INITS_Msk (0x1U << RTC_ISR_INITS_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 13011 #define RTC_ISR_INITS RTC_ISR_INITS_Msk
AnnaBridge 189:f392fc9709a3 13012 #define RTC_ISR_SHPF_Pos (3U)
AnnaBridge 189:f392fc9709a3 13013 #define RTC_ISR_SHPF_Msk (0x1U << RTC_ISR_SHPF_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 13014 #define RTC_ISR_SHPF RTC_ISR_SHPF_Msk
AnnaBridge 189:f392fc9709a3 13015 #define RTC_ISR_WUTWF_Pos (2U)
AnnaBridge 189:f392fc9709a3 13016 #define RTC_ISR_WUTWF_Msk (0x1U << RTC_ISR_WUTWF_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 13017 #define RTC_ISR_WUTWF RTC_ISR_WUTWF_Msk
AnnaBridge 189:f392fc9709a3 13018 #define RTC_ISR_ALRBWF_Pos (1U)
AnnaBridge 189:f392fc9709a3 13019 #define RTC_ISR_ALRBWF_Msk (0x1U << RTC_ISR_ALRBWF_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 13020 #define RTC_ISR_ALRBWF RTC_ISR_ALRBWF_Msk
AnnaBridge 189:f392fc9709a3 13021 #define RTC_ISR_ALRAWF_Pos (0U)
AnnaBridge 189:f392fc9709a3 13022 #define RTC_ISR_ALRAWF_Msk (0x1U << RTC_ISR_ALRAWF_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 13023 #define RTC_ISR_ALRAWF RTC_ISR_ALRAWF_Msk
AnnaBridge 189:f392fc9709a3 13024
AnnaBridge 189:f392fc9709a3 13025 /******************** Bits definition for RTC_PRER register *****************/
AnnaBridge 189:f392fc9709a3 13026 #define RTC_PRER_PREDIV_A_Pos (16U)
AnnaBridge 189:f392fc9709a3 13027 #define RTC_PRER_PREDIV_A_Msk (0x7FU << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */
AnnaBridge 189:f392fc9709a3 13028 #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk
AnnaBridge 189:f392fc9709a3 13029 #define RTC_PRER_PREDIV_S_Pos (0U)
AnnaBridge 189:f392fc9709a3 13030 #define RTC_PRER_PREDIV_S_Msk (0x7FFFU << RTC_PRER_PREDIV_S_Pos) /*!< 0x00007FFF */
AnnaBridge 189:f392fc9709a3 13031 #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk
AnnaBridge 189:f392fc9709a3 13032
AnnaBridge 189:f392fc9709a3 13033 /******************** Bits definition for RTC_WUTR register *****************/
AnnaBridge 189:f392fc9709a3 13034 #define RTC_WUTR_WUT_Pos (0U)
AnnaBridge 189:f392fc9709a3 13035 #define RTC_WUTR_WUT_Msk (0xFFFFU << RTC_WUTR_WUT_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 13036 #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk
AnnaBridge 189:f392fc9709a3 13037
AnnaBridge 189:f392fc9709a3 13038 /******************** Bits definition for RTC_ALRMAR register ***************/
AnnaBridge 189:f392fc9709a3 13039 #define RTC_ALRMAR_MSK4_Pos (31U)
AnnaBridge 189:f392fc9709a3 13040 #define RTC_ALRMAR_MSK4_Msk (0x1U << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 13041 #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk
AnnaBridge 189:f392fc9709a3 13042 #define RTC_ALRMAR_WDSEL_Pos (30U)
AnnaBridge 189:f392fc9709a3 13043 #define RTC_ALRMAR_WDSEL_Msk (0x1U << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 13044 #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk
AnnaBridge 189:f392fc9709a3 13045 #define RTC_ALRMAR_DT_Pos (28U)
AnnaBridge 189:f392fc9709a3 13046 #define RTC_ALRMAR_DT_Msk (0x3U << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */
AnnaBridge 189:f392fc9709a3 13047 #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk
AnnaBridge 189:f392fc9709a3 13048 #define RTC_ALRMAR_DT_0 (0x1U << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 13049 #define RTC_ALRMAR_DT_1 (0x2U << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 13050 #define RTC_ALRMAR_DU_Pos (24U)
AnnaBridge 189:f392fc9709a3 13051 #define RTC_ALRMAR_DU_Msk (0xFU << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */
AnnaBridge 189:f392fc9709a3 13052 #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk
AnnaBridge 189:f392fc9709a3 13053 #define RTC_ALRMAR_DU_0 (0x1U << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 13054 #define RTC_ALRMAR_DU_1 (0x2U << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 13055 #define RTC_ALRMAR_DU_2 (0x4U << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 13056 #define RTC_ALRMAR_DU_3 (0x8U << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 13057 #define RTC_ALRMAR_MSK3_Pos (23U)
AnnaBridge 189:f392fc9709a3 13058 #define RTC_ALRMAR_MSK3_Msk (0x1U << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 13059 #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk
AnnaBridge 189:f392fc9709a3 13060 #define RTC_ALRMAR_PM_Pos (22U)
AnnaBridge 189:f392fc9709a3 13061 #define RTC_ALRMAR_PM_Msk (0x1U << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 13062 #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk
AnnaBridge 189:f392fc9709a3 13063 #define RTC_ALRMAR_HT_Pos (20U)
AnnaBridge 189:f392fc9709a3 13064 #define RTC_ALRMAR_HT_Msk (0x3U << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */
AnnaBridge 189:f392fc9709a3 13065 #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk
AnnaBridge 189:f392fc9709a3 13066 #define RTC_ALRMAR_HT_0 (0x1U << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 13067 #define RTC_ALRMAR_HT_1 (0x2U << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 13068 #define RTC_ALRMAR_HU_Pos (16U)
AnnaBridge 189:f392fc9709a3 13069 #define RTC_ALRMAR_HU_Msk (0xFU << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */
AnnaBridge 189:f392fc9709a3 13070 #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk
AnnaBridge 189:f392fc9709a3 13071 #define RTC_ALRMAR_HU_0 (0x1U << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 13072 #define RTC_ALRMAR_HU_1 (0x2U << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 13073 #define RTC_ALRMAR_HU_2 (0x4U << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 13074 #define RTC_ALRMAR_HU_3 (0x8U << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 13075 #define RTC_ALRMAR_MSK2_Pos (15U)
AnnaBridge 189:f392fc9709a3 13076 #define RTC_ALRMAR_MSK2_Msk (0x1U << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 13077 #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk
AnnaBridge 189:f392fc9709a3 13078 #define RTC_ALRMAR_MNT_Pos (12U)
AnnaBridge 189:f392fc9709a3 13079 #define RTC_ALRMAR_MNT_Msk (0x7U << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */
AnnaBridge 189:f392fc9709a3 13080 #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk
AnnaBridge 189:f392fc9709a3 13081 #define RTC_ALRMAR_MNT_0 (0x1U << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 13082 #define RTC_ALRMAR_MNT_1 (0x2U << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 13083 #define RTC_ALRMAR_MNT_2 (0x4U << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 13084 #define RTC_ALRMAR_MNU_Pos (8U)
AnnaBridge 189:f392fc9709a3 13085 #define RTC_ALRMAR_MNU_Msk (0xFU << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */
AnnaBridge 189:f392fc9709a3 13086 #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk
AnnaBridge 189:f392fc9709a3 13087 #define RTC_ALRMAR_MNU_0 (0x1U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 13088 #define RTC_ALRMAR_MNU_1 (0x2U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 13089 #define RTC_ALRMAR_MNU_2 (0x4U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 13090 #define RTC_ALRMAR_MNU_3 (0x8U << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 13091 #define RTC_ALRMAR_MSK1_Pos (7U)
AnnaBridge 189:f392fc9709a3 13092 #define RTC_ALRMAR_MSK1_Msk (0x1U << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 13093 #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk
AnnaBridge 189:f392fc9709a3 13094 #define RTC_ALRMAR_ST_Pos (4U)
AnnaBridge 189:f392fc9709a3 13095 #define RTC_ALRMAR_ST_Msk (0x7U << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */
AnnaBridge 189:f392fc9709a3 13096 #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk
AnnaBridge 189:f392fc9709a3 13097 #define RTC_ALRMAR_ST_0 (0x1U << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 13098 #define RTC_ALRMAR_ST_1 (0x2U << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 13099 #define RTC_ALRMAR_ST_2 (0x4U << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 13100 #define RTC_ALRMAR_SU_Pos (0U)
AnnaBridge 189:f392fc9709a3 13101 #define RTC_ALRMAR_SU_Msk (0xFU << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */
AnnaBridge 189:f392fc9709a3 13102 #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk
AnnaBridge 189:f392fc9709a3 13103 #define RTC_ALRMAR_SU_0 (0x1U << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 13104 #define RTC_ALRMAR_SU_1 (0x2U << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 13105 #define RTC_ALRMAR_SU_2 (0x4U << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 13106 #define RTC_ALRMAR_SU_3 (0x8U << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 13107
AnnaBridge 189:f392fc9709a3 13108 /******************** Bits definition for RTC_ALRMBR register ***************/
AnnaBridge 189:f392fc9709a3 13109 #define RTC_ALRMBR_MSK4_Pos (31U)
AnnaBridge 189:f392fc9709a3 13110 #define RTC_ALRMBR_MSK4_Msk (0x1U << RTC_ALRMBR_MSK4_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 13111 #define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk
AnnaBridge 189:f392fc9709a3 13112 #define RTC_ALRMBR_WDSEL_Pos (30U)
AnnaBridge 189:f392fc9709a3 13113 #define RTC_ALRMBR_WDSEL_Msk (0x1U << RTC_ALRMBR_WDSEL_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 13114 #define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk
AnnaBridge 189:f392fc9709a3 13115 #define RTC_ALRMBR_DT_Pos (28U)
AnnaBridge 189:f392fc9709a3 13116 #define RTC_ALRMBR_DT_Msk (0x3U << RTC_ALRMBR_DT_Pos) /*!< 0x30000000 */
AnnaBridge 189:f392fc9709a3 13117 #define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk
AnnaBridge 189:f392fc9709a3 13118 #define RTC_ALRMBR_DT_0 (0x1U << RTC_ALRMBR_DT_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 13119 #define RTC_ALRMBR_DT_1 (0x2U << RTC_ALRMBR_DT_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 13120 #define RTC_ALRMBR_DU_Pos (24U)
AnnaBridge 189:f392fc9709a3 13121 #define RTC_ALRMBR_DU_Msk (0xFU << RTC_ALRMBR_DU_Pos) /*!< 0x0F000000 */
AnnaBridge 189:f392fc9709a3 13122 #define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk
AnnaBridge 189:f392fc9709a3 13123 #define RTC_ALRMBR_DU_0 (0x1U << RTC_ALRMBR_DU_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 13124 #define RTC_ALRMBR_DU_1 (0x2U << RTC_ALRMBR_DU_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 13125 #define RTC_ALRMBR_DU_2 (0x4U << RTC_ALRMBR_DU_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 13126 #define RTC_ALRMBR_DU_3 (0x8U << RTC_ALRMBR_DU_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 13127 #define RTC_ALRMBR_MSK3_Pos (23U)
AnnaBridge 189:f392fc9709a3 13128 #define RTC_ALRMBR_MSK3_Msk (0x1U << RTC_ALRMBR_MSK3_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 13129 #define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk
AnnaBridge 189:f392fc9709a3 13130 #define RTC_ALRMBR_PM_Pos (22U)
AnnaBridge 189:f392fc9709a3 13131 #define RTC_ALRMBR_PM_Msk (0x1U << RTC_ALRMBR_PM_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 13132 #define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk
AnnaBridge 189:f392fc9709a3 13133 #define RTC_ALRMBR_HT_Pos (20U)
AnnaBridge 189:f392fc9709a3 13134 #define RTC_ALRMBR_HT_Msk (0x3U << RTC_ALRMBR_HT_Pos) /*!< 0x00300000 */
AnnaBridge 189:f392fc9709a3 13135 #define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk
AnnaBridge 189:f392fc9709a3 13136 #define RTC_ALRMBR_HT_0 (0x1U << RTC_ALRMBR_HT_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 13137 #define RTC_ALRMBR_HT_1 (0x2U << RTC_ALRMBR_HT_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 13138 #define RTC_ALRMBR_HU_Pos (16U)
AnnaBridge 189:f392fc9709a3 13139 #define RTC_ALRMBR_HU_Msk (0xFU << RTC_ALRMBR_HU_Pos) /*!< 0x000F0000 */
AnnaBridge 189:f392fc9709a3 13140 #define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk
AnnaBridge 189:f392fc9709a3 13141 #define RTC_ALRMBR_HU_0 (0x1U << RTC_ALRMBR_HU_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 13142 #define RTC_ALRMBR_HU_1 (0x2U << RTC_ALRMBR_HU_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 13143 #define RTC_ALRMBR_HU_2 (0x4U << RTC_ALRMBR_HU_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 13144 #define RTC_ALRMBR_HU_3 (0x8U << RTC_ALRMBR_HU_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 13145 #define RTC_ALRMBR_MSK2_Pos (15U)
AnnaBridge 189:f392fc9709a3 13146 #define RTC_ALRMBR_MSK2_Msk (0x1U << RTC_ALRMBR_MSK2_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 13147 #define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk
AnnaBridge 189:f392fc9709a3 13148 #define RTC_ALRMBR_MNT_Pos (12U)
AnnaBridge 189:f392fc9709a3 13149 #define RTC_ALRMBR_MNT_Msk (0x7U << RTC_ALRMBR_MNT_Pos) /*!< 0x00007000 */
AnnaBridge 189:f392fc9709a3 13150 #define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk
AnnaBridge 189:f392fc9709a3 13151 #define RTC_ALRMBR_MNT_0 (0x1U << RTC_ALRMBR_MNT_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 13152 #define RTC_ALRMBR_MNT_1 (0x2U << RTC_ALRMBR_MNT_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 13153 #define RTC_ALRMBR_MNT_2 (0x4U << RTC_ALRMBR_MNT_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 13154 #define RTC_ALRMBR_MNU_Pos (8U)
AnnaBridge 189:f392fc9709a3 13155 #define RTC_ALRMBR_MNU_Msk (0xFU << RTC_ALRMBR_MNU_Pos) /*!< 0x00000F00 */
AnnaBridge 189:f392fc9709a3 13156 #define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk
AnnaBridge 189:f392fc9709a3 13157 #define RTC_ALRMBR_MNU_0 (0x1U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 13158 #define RTC_ALRMBR_MNU_1 (0x2U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 13159 #define RTC_ALRMBR_MNU_2 (0x4U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 13160 #define RTC_ALRMBR_MNU_3 (0x8U << RTC_ALRMBR_MNU_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 13161 #define RTC_ALRMBR_MSK1_Pos (7U)
AnnaBridge 189:f392fc9709a3 13162 #define RTC_ALRMBR_MSK1_Msk (0x1U << RTC_ALRMBR_MSK1_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 13163 #define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk
AnnaBridge 189:f392fc9709a3 13164 #define RTC_ALRMBR_ST_Pos (4U)
AnnaBridge 189:f392fc9709a3 13165 #define RTC_ALRMBR_ST_Msk (0x7U << RTC_ALRMBR_ST_Pos) /*!< 0x00000070 */
AnnaBridge 189:f392fc9709a3 13166 #define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk
AnnaBridge 189:f392fc9709a3 13167 #define RTC_ALRMBR_ST_0 (0x1U << RTC_ALRMBR_ST_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 13168 #define RTC_ALRMBR_ST_1 (0x2U << RTC_ALRMBR_ST_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 13169 #define RTC_ALRMBR_ST_2 (0x4U << RTC_ALRMBR_ST_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 13170 #define RTC_ALRMBR_SU_Pos (0U)
AnnaBridge 189:f392fc9709a3 13171 #define RTC_ALRMBR_SU_Msk (0xFU << RTC_ALRMBR_SU_Pos) /*!< 0x0000000F */
AnnaBridge 189:f392fc9709a3 13172 #define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk
AnnaBridge 189:f392fc9709a3 13173 #define RTC_ALRMBR_SU_0 (0x1U << RTC_ALRMBR_SU_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 13174 #define RTC_ALRMBR_SU_1 (0x2U << RTC_ALRMBR_SU_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 13175 #define RTC_ALRMBR_SU_2 (0x4U << RTC_ALRMBR_SU_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 13176 #define RTC_ALRMBR_SU_3 (0x8U << RTC_ALRMBR_SU_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 13177
AnnaBridge 189:f392fc9709a3 13178 /******************** Bits definition for RTC_WPR register ******************/
AnnaBridge 189:f392fc9709a3 13179 #define RTC_WPR_KEY_Pos (0U)
AnnaBridge 189:f392fc9709a3 13180 #define RTC_WPR_KEY_Msk (0xFFU << RTC_WPR_KEY_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 13181 #define RTC_WPR_KEY RTC_WPR_KEY_Msk
AnnaBridge 189:f392fc9709a3 13182
AnnaBridge 189:f392fc9709a3 13183 /******************** Bits definition for RTC_SSR register ******************/
AnnaBridge 189:f392fc9709a3 13184 #define RTC_SSR_SS_Pos (0U)
AnnaBridge 189:f392fc9709a3 13185 #define RTC_SSR_SS_Msk (0xFFFFU << RTC_SSR_SS_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 13186 #define RTC_SSR_SS RTC_SSR_SS_Msk
AnnaBridge 189:f392fc9709a3 13187
AnnaBridge 189:f392fc9709a3 13188 /******************** Bits definition for RTC_SHIFTR register ***************/
AnnaBridge 189:f392fc9709a3 13189 #define RTC_SHIFTR_SUBFS_Pos (0U)
AnnaBridge 189:f392fc9709a3 13190 #define RTC_SHIFTR_SUBFS_Msk (0x7FFFU << RTC_SHIFTR_SUBFS_Pos) /*!< 0x00007FFF */
AnnaBridge 189:f392fc9709a3 13191 #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk
AnnaBridge 189:f392fc9709a3 13192 #define RTC_SHIFTR_ADD1S_Pos (31U)
AnnaBridge 189:f392fc9709a3 13193 #define RTC_SHIFTR_ADD1S_Msk (0x1U << RTC_SHIFTR_ADD1S_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 13194 #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk
AnnaBridge 189:f392fc9709a3 13195
AnnaBridge 189:f392fc9709a3 13196 /******************** Bits definition for RTC_TSTR register *****************/
AnnaBridge 189:f392fc9709a3 13197 #define RTC_TSTR_PM_Pos (22U)
AnnaBridge 189:f392fc9709a3 13198 #define RTC_TSTR_PM_Msk (0x1U << RTC_TSTR_PM_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 13199 #define RTC_TSTR_PM RTC_TSTR_PM_Msk
AnnaBridge 189:f392fc9709a3 13200 #define RTC_TSTR_HT_Pos (20U)
AnnaBridge 189:f392fc9709a3 13201 #define RTC_TSTR_HT_Msk (0x3U << RTC_TSTR_HT_Pos) /*!< 0x00300000 */
AnnaBridge 189:f392fc9709a3 13202 #define RTC_TSTR_HT RTC_TSTR_HT_Msk
AnnaBridge 189:f392fc9709a3 13203 #define RTC_TSTR_HT_0 (0x1U << RTC_TSTR_HT_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 13204 #define RTC_TSTR_HT_1 (0x2U << RTC_TSTR_HT_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 13205 #define RTC_TSTR_HU_Pos (16U)
AnnaBridge 189:f392fc9709a3 13206 #define RTC_TSTR_HU_Msk (0xFU << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */
AnnaBridge 189:f392fc9709a3 13207 #define RTC_TSTR_HU RTC_TSTR_HU_Msk
AnnaBridge 189:f392fc9709a3 13208 #define RTC_TSTR_HU_0 (0x1U << RTC_TSTR_HU_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 13209 #define RTC_TSTR_HU_1 (0x2U << RTC_TSTR_HU_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 13210 #define RTC_TSTR_HU_2 (0x4U << RTC_TSTR_HU_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 13211 #define RTC_TSTR_HU_3 (0x8U << RTC_TSTR_HU_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 13212 #define RTC_TSTR_MNT_Pos (12U)
AnnaBridge 189:f392fc9709a3 13213 #define RTC_TSTR_MNT_Msk (0x7U << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */
AnnaBridge 189:f392fc9709a3 13214 #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk
AnnaBridge 189:f392fc9709a3 13215 #define RTC_TSTR_MNT_0 (0x1U << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 13216 #define RTC_TSTR_MNT_1 (0x2U << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 13217 #define RTC_TSTR_MNT_2 (0x4U << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 13218 #define RTC_TSTR_MNU_Pos (8U)
AnnaBridge 189:f392fc9709a3 13219 #define RTC_TSTR_MNU_Msk (0xFU << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */
AnnaBridge 189:f392fc9709a3 13220 #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk
AnnaBridge 189:f392fc9709a3 13221 #define RTC_TSTR_MNU_0 (0x1U << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 13222 #define RTC_TSTR_MNU_1 (0x2U << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 13223 #define RTC_TSTR_MNU_2 (0x4U << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 13224 #define RTC_TSTR_MNU_3 (0x8U << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 13225 #define RTC_TSTR_ST_Pos (4U)
AnnaBridge 189:f392fc9709a3 13226 #define RTC_TSTR_ST_Msk (0x7U << RTC_TSTR_ST_Pos) /*!< 0x00000070 */
AnnaBridge 189:f392fc9709a3 13227 #define RTC_TSTR_ST RTC_TSTR_ST_Msk
AnnaBridge 189:f392fc9709a3 13228 #define RTC_TSTR_ST_0 (0x1U << RTC_TSTR_ST_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 13229 #define RTC_TSTR_ST_1 (0x2U << RTC_TSTR_ST_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 13230 #define RTC_TSTR_ST_2 (0x4U << RTC_TSTR_ST_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 13231 #define RTC_TSTR_SU_Pos (0U)
AnnaBridge 189:f392fc9709a3 13232 #define RTC_TSTR_SU_Msk (0xFU << RTC_TSTR_SU_Pos) /*!< 0x0000000F */
AnnaBridge 189:f392fc9709a3 13233 #define RTC_TSTR_SU RTC_TSTR_SU_Msk
AnnaBridge 189:f392fc9709a3 13234 #define RTC_TSTR_SU_0 (0x1U << RTC_TSTR_SU_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 13235 #define RTC_TSTR_SU_1 (0x2U << RTC_TSTR_SU_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 13236 #define RTC_TSTR_SU_2 (0x4U << RTC_TSTR_SU_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 13237 #define RTC_TSTR_SU_3 (0x8U << RTC_TSTR_SU_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 13238
AnnaBridge 189:f392fc9709a3 13239 /******************** Bits definition for RTC_TSDR register *****************/
AnnaBridge 189:f392fc9709a3 13240 #define RTC_TSDR_WDU_Pos (13U)
AnnaBridge 189:f392fc9709a3 13241 #define RTC_TSDR_WDU_Msk (0x7U << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */
AnnaBridge 189:f392fc9709a3 13242 #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk
AnnaBridge 189:f392fc9709a3 13243 #define RTC_TSDR_WDU_0 (0x1U << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 13244 #define RTC_TSDR_WDU_1 (0x2U << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 13245 #define RTC_TSDR_WDU_2 (0x4U << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 13246 #define RTC_TSDR_MT_Pos (12U)
AnnaBridge 189:f392fc9709a3 13247 #define RTC_TSDR_MT_Msk (0x1U << RTC_TSDR_MT_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 13248 #define RTC_TSDR_MT RTC_TSDR_MT_Msk
AnnaBridge 189:f392fc9709a3 13249 #define RTC_TSDR_MU_Pos (8U)
AnnaBridge 189:f392fc9709a3 13250 #define RTC_TSDR_MU_Msk (0xFU << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */
AnnaBridge 189:f392fc9709a3 13251 #define RTC_TSDR_MU RTC_TSDR_MU_Msk
AnnaBridge 189:f392fc9709a3 13252 #define RTC_TSDR_MU_0 (0x1U << RTC_TSDR_MU_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 13253 #define RTC_TSDR_MU_1 (0x2U << RTC_TSDR_MU_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 13254 #define RTC_TSDR_MU_2 (0x4U << RTC_TSDR_MU_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 13255 #define RTC_TSDR_MU_3 (0x8U << RTC_TSDR_MU_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 13256 #define RTC_TSDR_DT_Pos (4U)
AnnaBridge 189:f392fc9709a3 13257 #define RTC_TSDR_DT_Msk (0x3U << RTC_TSDR_DT_Pos) /*!< 0x00000030 */
AnnaBridge 189:f392fc9709a3 13258 #define RTC_TSDR_DT RTC_TSDR_DT_Msk
AnnaBridge 189:f392fc9709a3 13259 #define RTC_TSDR_DT_0 (0x1U << RTC_TSDR_DT_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 13260 #define RTC_TSDR_DT_1 (0x2U << RTC_TSDR_DT_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 13261 #define RTC_TSDR_DU_Pos (0U)
AnnaBridge 189:f392fc9709a3 13262 #define RTC_TSDR_DU_Msk (0xFU << RTC_TSDR_DU_Pos) /*!< 0x0000000F */
AnnaBridge 189:f392fc9709a3 13263 #define RTC_TSDR_DU RTC_TSDR_DU_Msk
AnnaBridge 189:f392fc9709a3 13264 #define RTC_TSDR_DU_0 (0x1U << RTC_TSDR_DU_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 13265 #define RTC_TSDR_DU_1 (0x2U << RTC_TSDR_DU_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 13266 #define RTC_TSDR_DU_2 (0x4U << RTC_TSDR_DU_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 13267 #define RTC_TSDR_DU_3 (0x8U << RTC_TSDR_DU_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 13268
AnnaBridge 189:f392fc9709a3 13269 /******************** Bits definition for RTC_TSSSR register ****************/
AnnaBridge 189:f392fc9709a3 13270 #define RTC_TSSSR_SS_Pos (0U)
AnnaBridge 189:f392fc9709a3 13271 #define RTC_TSSSR_SS_Msk (0xFFFFU << RTC_TSSSR_SS_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 13272 #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk
AnnaBridge 189:f392fc9709a3 13273
AnnaBridge 189:f392fc9709a3 13274 /******************** Bits definition for RTC_CAL register *****************/
AnnaBridge 189:f392fc9709a3 13275 #define RTC_CALR_CALP_Pos (15U)
AnnaBridge 189:f392fc9709a3 13276 #define RTC_CALR_CALP_Msk (0x1U << RTC_CALR_CALP_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 13277 #define RTC_CALR_CALP RTC_CALR_CALP_Msk
AnnaBridge 189:f392fc9709a3 13278 #define RTC_CALR_CALW8_Pos (14U)
AnnaBridge 189:f392fc9709a3 13279 #define RTC_CALR_CALW8_Msk (0x1U << RTC_CALR_CALW8_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 13280 #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk
AnnaBridge 189:f392fc9709a3 13281 #define RTC_CALR_CALW16_Pos (13U)
AnnaBridge 189:f392fc9709a3 13282 #define RTC_CALR_CALW16_Msk (0x1U << RTC_CALR_CALW16_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 13283 #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk
AnnaBridge 189:f392fc9709a3 13284 #define RTC_CALR_CALM_Pos (0U)
AnnaBridge 189:f392fc9709a3 13285 #define RTC_CALR_CALM_Msk (0x1FFU << RTC_CALR_CALM_Pos) /*!< 0x000001FF */
AnnaBridge 189:f392fc9709a3 13286 #define RTC_CALR_CALM RTC_CALR_CALM_Msk
AnnaBridge 189:f392fc9709a3 13287 #define RTC_CALR_CALM_0 (0x001U << RTC_CALR_CALM_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 13288 #define RTC_CALR_CALM_1 (0x002U << RTC_CALR_CALM_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 13289 #define RTC_CALR_CALM_2 (0x004U << RTC_CALR_CALM_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 13290 #define RTC_CALR_CALM_3 (0x008U << RTC_CALR_CALM_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 13291 #define RTC_CALR_CALM_4 (0x010U << RTC_CALR_CALM_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 13292 #define RTC_CALR_CALM_5 (0x020U << RTC_CALR_CALM_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 13293 #define RTC_CALR_CALM_6 (0x040U << RTC_CALR_CALM_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 13294 #define RTC_CALR_CALM_7 (0x080U << RTC_CALR_CALM_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 13295 #define RTC_CALR_CALM_8 (0x100U << RTC_CALR_CALM_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 13296
AnnaBridge 189:f392fc9709a3 13297 /******************** Bits definition for RTC_TAMPCR register ***************/
AnnaBridge 189:f392fc9709a3 13298 #define RTC_TAMPCR_TAMP3MF_Pos (24U)
AnnaBridge 189:f392fc9709a3 13299 #define RTC_TAMPCR_TAMP3MF_Msk (0x1U << RTC_TAMPCR_TAMP3MF_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 13300 #define RTC_TAMPCR_TAMP3MF RTC_TAMPCR_TAMP3MF_Msk
AnnaBridge 189:f392fc9709a3 13301 #define RTC_TAMPCR_TAMP3NOERASE_Pos (23U)
AnnaBridge 189:f392fc9709a3 13302 #define RTC_TAMPCR_TAMP3NOERASE_Msk (0x1U << RTC_TAMPCR_TAMP3NOERASE_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 13303 #define RTC_TAMPCR_TAMP3NOERASE RTC_TAMPCR_TAMP3NOERASE_Msk
AnnaBridge 189:f392fc9709a3 13304 #define RTC_TAMPCR_TAMP3IE_Pos (22U)
AnnaBridge 189:f392fc9709a3 13305 #define RTC_TAMPCR_TAMP3IE_Msk (0x1U << RTC_TAMPCR_TAMP3IE_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 13306 #define RTC_TAMPCR_TAMP3IE RTC_TAMPCR_TAMP3IE_Msk
AnnaBridge 189:f392fc9709a3 13307 #define RTC_TAMPCR_TAMP2MF_Pos (21U)
AnnaBridge 189:f392fc9709a3 13308 #define RTC_TAMPCR_TAMP2MF_Msk (0x1U << RTC_TAMPCR_TAMP2MF_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 13309 #define RTC_TAMPCR_TAMP2MF RTC_TAMPCR_TAMP2MF_Msk
AnnaBridge 189:f392fc9709a3 13310 #define RTC_TAMPCR_TAMP2NOERASE_Pos (20U)
AnnaBridge 189:f392fc9709a3 13311 #define RTC_TAMPCR_TAMP2NOERASE_Msk (0x1U << RTC_TAMPCR_TAMP2NOERASE_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 13312 #define RTC_TAMPCR_TAMP2NOERASE RTC_TAMPCR_TAMP2NOERASE_Msk
AnnaBridge 189:f392fc9709a3 13313 #define RTC_TAMPCR_TAMP2IE_Pos (19U)
AnnaBridge 189:f392fc9709a3 13314 #define RTC_TAMPCR_TAMP2IE_Msk (0x1U << RTC_TAMPCR_TAMP2IE_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 13315 #define RTC_TAMPCR_TAMP2IE RTC_TAMPCR_TAMP2IE_Msk
AnnaBridge 189:f392fc9709a3 13316 #define RTC_TAMPCR_TAMP1MF_Pos (18U)
AnnaBridge 189:f392fc9709a3 13317 #define RTC_TAMPCR_TAMP1MF_Msk (0x1U << RTC_TAMPCR_TAMP1MF_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 13318 #define RTC_TAMPCR_TAMP1MF RTC_TAMPCR_TAMP1MF_Msk
AnnaBridge 189:f392fc9709a3 13319 #define RTC_TAMPCR_TAMP1NOERASE_Pos (17U)
AnnaBridge 189:f392fc9709a3 13320 #define RTC_TAMPCR_TAMP1NOERASE_Msk (0x1U << RTC_TAMPCR_TAMP1NOERASE_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 13321 #define RTC_TAMPCR_TAMP1NOERASE RTC_TAMPCR_TAMP1NOERASE_Msk
AnnaBridge 189:f392fc9709a3 13322 #define RTC_TAMPCR_TAMP1IE_Pos (16U)
AnnaBridge 189:f392fc9709a3 13323 #define RTC_TAMPCR_TAMP1IE_Msk (0x1U << RTC_TAMPCR_TAMP1IE_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 13324 #define RTC_TAMPCR_TAMP1IE RTC_TAMPCR_TAMP1IE_Msk
AnnaBridge 189:f392fc9709a3 13325 #define RTC_TAMPCR_TAMPPUDIS_Pos (15U)
AnnaBridge 189:f392fc9709a3 13326 #define RTC_TAMPCR_TAMPPUDIS_Msk (0x1U << RTC_TAMPCR_TAMPPUDIS_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 13327 #define RTC_TAMPCR_TAMPPUDIS RTC_TAMPCR_TAMPPUDIS_Msk
AnnaBridge 189:f392fc9709a3 13328 #define RTC_TAMPCR_TAMPPRCH_Pos (13U)
AnnaBridge 189:f392fc9709a3 13329 #define RTC_TAMPCR_TAMPPRCH_Msk (0x3U << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00006000 */
AnnaBridge 189:f392fc9709a3 13330 #define RTC_TAMPCR_TAMPPRCH RTC_TAMPCR_TAMPPRCH_Msk
AnnaBridge 189:f392fc9709a3 13331 #define RTC_TAMPCR_TAMPPRCH_0 (0x1U << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 13332 #define RTC_TAMPCR_TAMPPRCH_1 (0x2U << RTC_TAMPCR_TAMPPRCH_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 13333 #define RTC_TAMPCR_TAMPFLT_Pos (11U)
AnnaBridge 189:f392fc9709a3 13334 #define RTC_TAMPCR_TAMPFLT_Msk (0x3U << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00001800 */
AnnaBridge 189:f392fc9709a3 13335 #define RTC_TAMPCR_TAMPFLT RTC_TAMPCR_TAMPFLT_Msk
AnnaBridge 189:f392fc9709a3 13336 #define RTC_TAMPCR_TAMPFLT_0 (0x1U << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 13337 #define RTC_TAMPCR_TAMPFLT_1 (0x2U << RTC_TAMPCR_TAMPFLT_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 13338 #define RTC_TAMPCR_TAMPFREQ_Pos (8U)
AnnaBridge 189:f392fc9709a3 13339 #define RTC_TAMPCR_TAMPFREQ_Msk (0x7U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000700 */
AnnaBridge 189:f392fc9709a3 13340 #define RTC_TAMPCR_TAMPFREQ RTC_TAMPCR_TAMPFREQ_Msk
AnnaBridge 189:f392fc9709a3 13341 #define RTC_TAMPCR_TAMPFREQ_0 (0x1U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 13342 #define RTC_TAMPCR_TAMPFREQ_1 (0x2U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 13343 #define RTC_TAMPCR_TAMPFREQ_2 (0x4U << RTC_TAMPCR_TAMPFREQ_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 13344 #define RTC_TAMPCR_TAMPTS_Pos (7U)
AnnaBridge 189:f392fc9709a3 13345 #define RTC_TAMPCR_TAMPTS_Msk (0x1U << RTC_TAMPCR_TAMPTS_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 13346 #define RTC_TAMPCR_TAMPTS RTC_TAMPCR_TAMPTS_Msk
AnnaBridge 189:f392fc9709a3 13347 #define RTC_TAMPCR_TAMP3TRG_Pos (6U)
AnnaBridge 189:f392fc9709a3 13348 #define RTC_TAMPCR_TAMP3TRG_Msk (0x1U << RTC_TAMPCR_TAMP3TRG_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 13349 #define RTC_TAMPCR_TAMP3TRG RTC_TAMPCR_TAMP3TRG_Msk
AnnaBridge 189:f392fc9709a3 13350 #define RTC_TAMPCR_TAMP3E_Pos (5U)
AnnaBridge 189:f392fc9709a3 13351 #define RTC_TAMPCR_TAMP3E_Msk (0x1U << RTC_TAMPCR_TAMP3E_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 13352 #define RTC_TAMPCR_TAMP3E RTC_TAMPCR_TAMP3E_Msk
AnnaBridge 189:f392fc9709a3 13353 #define RTC_TAMPCR_TAMP2TRG_Pos (4U)
AnnaBridge 189:f392fc9709a3 13354 #define RTC_TAMPCR_TAMP2TRG_Msk (0x1U << RTC_TAMPCR_TAMP2TRG_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 13355 #define RTC_TAMPCR_TAMP2TRG RTC_TAMPCR_TAMP2TRG_Msk
AnnaBridge 189:f392fc9709a3 13356 #define RTC_TAMPCR_TAMP2E_Pos (3U)
AnnaBridge 189:f392fc9709a3 13357 #define RTC_TAMPCR_TAMP2E_Msk (0x1U << RTC_TAMPCR_TAMP2E_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 13358 #define RTC_TAMPCR_TAMP2E RTC_TAMPCR_TAMP2E_Msk
AnnaBridge 189:f392fc9709a3 13359 #define RTC_TAMPCR_TAMPIE_Pos (2U)
AnnaBridge 189:f392fc9709a3 13360 #define RTC_TAMPCR_TAMPIE_Msk (0x1U << RTC_TAMPCR_TAMPIE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 13361 #define RTC_TAMPCR_TAMPIE RTC_TAMPCR_TAMPIE_Msk
AnnaBridge 189:f392fc9709a3 13362 #define RTC_TAMPCR_TAMP1TRG_Pos (1U)
AnnaBridge 189:f392fc9709a3 13363 #define RTC_TAMPCR_TAMP1TRG_Msk (0x1U << RTC_TAMPCR_TAMP1TRG_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 13364 #define RTC_TAMPCR_TAMP1TRG RTC_TAMPCR_TAMP1TRG_Msk
AnnaBridge 189:f392fc9709a3 13365 #define RTC_TAMPCR_TAMP1E_Pos (0U)
AnnaBridge 189:f392fc9709a3 13366 #define RTC_TAMPCR_TAMP1E_Msk (0x1U << RTC_TAMPCR_TAMP1E_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 13367 #define RTC_TAMPCR_TAMP1E RTC_TAMPCR_TAMP1E_Msk
AnnaBridge 189:f392fc9709a3 13368
AnnaBridge 189:f392fc9709a3 13369 /******************** Bits definition for RTC_ALRMASSR register *************/
AnnaBridge 189:f392fc9709a3 13370 #define RTC_ALRMASSR_MASKSS_Pos (24U)
AnnaBridge 189:f392fc9709a3 13371 #define RTC_ALRMASSR_MASKSS_Msk (0xFU << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x0F000000 */
AnnaBridge 189:f392fc9709a3 13372 #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk
AnnaBridge 189:f392fc9709a3 13373 #define RTC_ALRMASSR_MASKSS_0 (0x1U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 13374 #define RTC_ALRMASSR_MASKSS_1 (0x2U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 13375 #define RTC_ALRMASSR_MASKSS_2 (0x4U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 13376 #define RTC_ALRMASSR_MASKSS_3 (0x8U << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 13377 #define RTC_ALRMASSR_SS_Pos (0U)
AnnaBridge 189:f392fc9709a3 13378 #define RTC_ALRMASSR_SS_Msk (0x7FFFU << RTC_ALRMASSR_SS_Pos) /*!< 0x00007FFF */
AnnaBridge 189:f392fc9709a3 13379 #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk
AnnaBridge 189:f392fc9709a3 13380
AnnaBridge 189:f392fc9709a3 13381 /******************** Bits definition for RTC_ALRMBSSR register *************/
AnnaBridge 189:f392fc9709a3 13382 #define RTC_ALRMBSSR_MASKSS_Pos (24U)
AnnaBridge 189:f392fc9709a3 13383 #define RTC_ALRMBSSR_MASKSS_Msk (0xFU << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x0F000000 */
AnnaBridge 189:f392fc9709a3 13384 #define RTC_ALRMBSSR_MASKSS RTC_ALRMBSSR_MASKSS_Msk
AnnaBridge 189:f392fc9709a3 13385 #define RTC_ALRMBSSR_MASKSS_0 (0x1U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 13386 #define RTC_ALRMBSSR_MASKSS_1 (0x2U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 13387 #define RTC_ALRMBSSR_MASKSS_2 (0x4U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 13388 #define RTC_ALRMBSSR_MASKSS_3 (0x8U << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 13389 #define RTC_ALRMBSSR_SS_Pos (0U)
AnnaBridge 189:f392fc9709a3 13390 #define RTC_ALRMBSSR_SS_Msk (0x7FFFU << RTC_ALRMBSSR_SS_Pos) /*!< 0x00007FFF */
AnnaBridge 189:f392fc9709a3 13391 #define RTC_ALRMBSSR_SS RTC_ALRMBSSR_SS_Msk
AnnaBridge 189:f392fc9709a3 13392
AnnaBridge 189:f392fc9709a3 13393 /******************** Bits definition for RTC_0R register *******************/
AnnaBridge 189:f392fc9709a3 13394 #define RTC_OR_OUT_RMP_Pos (1U)
AnnaBridge 189:f392fc9709a3 13395 #define RTC_OR_OUT_RMP_Msk (0x1U << RTC_OR_OUT_RMP_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 13396 #define RTC_OR_OUT_RMP RTC_OR_OUT_RMP_Msk
AnnaBridge 189:f392fc9709a3 13397 #define RTC_OR_ALARMOUTTYPE_Pos (0U)
AnnaBridge 189:f392fc9709a3 13398 #define RTC_OR_ALARMOUTTYPE_Msk (0x1U << RTC_OR_ALARMOUTTYPE_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 13399 #define RTC_OR_ALARMOUTTYPE RTC_OR_ALARMOUTTYPE_Msk
AnnaBridge 189:f392fc9709a3 13400
AnnaBridge 189:f392fc9709a3 13401
AnnaBridge 189:f392fc9709a3 13402 /******************** Bits definition for RTC_BKP0R register ****************/
AnnaBridge 189:f392fc9709a3 13403 #define RTC_BKP0R_Pos (0U)
AnnaBridge 189:f392fc9709a3 13404 #define RTC_BKP0R_Msk (0xFFFFFFFFU << RTC_BKP0R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13405 #define RTC_BKP0R RTC_BKP0R_Msk
AnnaBridge 189:f392fc9709a3 13406
AnnaBridge 189:f392fc9709a3 13407 /******************** Bits definition for RTC_BKP1R register ****************/
AnnaBridge 189:f392fc9709a3 13408 #define RTC_BKP1R_Pos (0U)
AnnaBridge 189:f392fc9709a3 13409 #define RTC_BKP1R_Msk (0xFFFFFFFFU << RTC_BKP1R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13410 #define RTC_BKP1R RTC_BKP1R_Msk
AnnaBridge 189:f392fc9709a3 13411
AnnaBridge 189:f392fc9709a3 13412 /******************** Bits definition for RTC_BKP2R register ****************/
AnnaBridge 189:f392fc9709a3 13413 #define RTC_BKP2R_Pos (0U)
AnnaBridge 189:f392fc9709a3 13414 #define RTC_BKP2R_Msk (0xFFFFFFFFU << RTC_BKP2R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13415 #define RTC_BKP2R RTC_BKP2R_Msk
AnnaBridge 189:f392fc9709a3 13416
AnnaBridge 189:f392fc9709a3 13417 /******************** Bits definition for RTC_BKP3R register ****************/
AnnaBridge 189:f392fc9709a3 13418 #define RTC_BKP3R_Pos (0U)
AnnaBridge 189:f392fc9709a3 13419 #define RTC_BKP3R_Msk (0xFFFFFFFFU << RTC_BKP3R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13420 #define RTC_BKP3R RTC_BKP3R_Msk
AnnaBridge 189:f392fc9709a3 13421
AnnaBridge 189:f392fc9709a3 13422 /******************** Bits definition for RTC_BKP4R register ****************/
AnnaBridge 189:f392fc9709a3 13423 #define RTC_BKP4R_Pos (0U)
AnnaBridge 189:f392fc9709a3 13424 #define RTC_BKP4R_Msk (0xFFFFFFFFU << RTC_BKP4R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13425 #define RTC_BKP4R RTC_BKP4R_Msk
AnnaBridge 189:f392fc9709a3 13426
AnnaBridge 189:f392fc9709a3 13427 /******************** Bits definition for RTC_BKP5R register ****************/
AnnaBridge 189:f392fc9709a3 13428 #define RTC_BKP5R_Pos (0U)
AnnaBridge 189:f392fc9709a3 13429 #define RTC_BKP5R_Msk (0xFFFFFFFFU << RTC_BKP5R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13430 #define RTC_BKP5R RTC_BKP5R_Msk
AnnaBridge 189:f392fc9709a3 13431
AnnaBridge 189:f392fc9709a3 13432 /******************** Bits definition for RTC_BKP6R register ****************/
AnnaBridge 189:f392fc9709a3 13433 #define RTC_BKP6R_Pos (0U)
AnnaBridge 189:f392fc9709a3 13434 #define RTC_BKP6R_Msk (0xFFFFFFFFU << RTC_BKP6R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13435 #define RTC_BKP6R RTC_BKP6R_Msk
AnnaBridge 189:f392fc9709a3 13436
AnnaBridge 189:f392fc9709a3 13437 /******************** Bits definition for RTC_BKP7R register ****************/
AnnaBridge 189:f392fc9709a3 13438 #define RTC_BKP7R_Pos (0U)
AnnaBridge 189:f392fc9709a3 13439 #define RTC_BKP7R_Msk (0xFFFFFFFFU << RTC_BKP7R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13440 #define RTC_BKP7R RTC_BKP7R_Msk
AnnaBridge 189:f392fc9709a3 13441
AnnaBridge 189:f392fc9709a3 13442 /******************** Bits definition for RTC_BKP8R register ****************/
AnnaBridge 189:f392fc9709a3 13443 #define RTC_BKP8R_Pos (0U)
AnnaBridge 189:f392fc9709a3 13444 #define RTC_BKP8R_Msk (0xFFFFFFFFU << RTC_BKP8R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13445 #define RTC_BKP8R RTC_BKP8R_Msk
AnnaBridge 189:f392fc9709a3 13446
AnnaBridge 189:f392fc9709a3 13447 /******************** Bits definition for RTC_BKP9R register ****************/
AnnaBridge 189:f392fc9709a3 13448 #define RTC_BKP9R_Pos (0U)
AnnaBridge 189:f392fc9709a3 13449 #define RTC_BKP9R_Msk (0xFFFFFFFFU << RTC_BKP9R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13450 #define RTC_BKP9R RTC_BKP9R_Msk
AnnaBridge 189:f392fc9709a3 13451
AnnaBridge 189:f392fc9709a3 13452 /******************** Bits definition for RTC_BKP10R register ***************/
AnnaBridge 189:f392fc9709a3 13453 #define RTC_BKP10R_Pos (0U)
AnnaBridge 189:f392fc9709a3 13454 #define RTC_BKP10R_Msk (0xFFFFFFFFU << RTC_BKP10R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13455 #define RTC_BKP10R RTC_BKP10R_Msk
AnnaBridge 189:f392fc9709a3 13456
AnnaBridge 189:f392fc9709a3 13457 /******************** Bits definition for RTC_BKP11R register ***************/
AnnaBridge 189:f392fc9709a3 13458 #define RTC_BKP11R_Pos (0U)
AnnaBridge 189:f392fc9709a3 13459 #define RTC_BKP11R_Msk (0xFFFFFFFFU << RTC_BKP11R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13460 #define RTC_BKP11R RTC_BKP11R_Msk
AnnaBridge 189:f392fc9709a3 13461
AnnaBridge 189:f392fc9709a3 13462 /******************** Bits definition for RTC_BKP12R register ***************/
AnnaBridge 189:f392fc9709a3 13463 #define RTC_BKP12R_Pos (0U)
AnnaBridge 189:f392fc9709a3 13464 #define RTC_BKP12R_Msk (0xFFFFFFFFU << RTC_BKP12R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13465 #define RTC_BKP12R RTC_BKP12R_Msk
AnnaBridge 189:f392fc9709a3 13466
AnnaBridge 189:f392fc9709a3 13467 /******************** Bits definition for RTC_BKP13R register ***************/
AnnaBridge 189:f392fc9709a3 13468 #define RTC_BKP13R_Pos (0U)
AnnaBridge 189:f392fc9709a3 13469 #define RTC_BKP13R_Msk (0xFFFFFFFFU << RTC_BKP13R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13470 #define RTC_BKP13R RTC_BKP13R_Msk
AnnaBridge 189:f392fc9709a3 13471
AnnaBridge 189:f392fc9709a3 13472 /******************** Bits definition for RTC_BKP14R register ***************/
AnnaBridge 189:f392fc9709a3 13473 #define RTC_BKP14R_Pos (0U)
AnnaBridge 189:f392fc9709a3 13474 #define RTC_BKP14R_Msk (0xFFFFFFFFU << RTC_BKP14R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13475 #define RTC_BKP14R RTC_BKP14R_Msk
AnnaBridge 189:f392fc9709a3 13476
AnnaBridge 189:f392fc9709a3 13477 /******************** Bits definition for RTC_BKP15R register ***************/
AnnaBridge 189:f392fc9709a3 13478 #define RTC_BKP15R_Pos (0U)
AnnaBridge 189:f392fc9709a3 13479 #define RTC_BKP15R_Msk (0xFFFFFFFFU << RTC_BKP15R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13480 #define RTC_BKP15R RTC_BKP15R_Msk
AnnaBridge 189:f392fc9709a3 13481
AnnaBridge 189:f392fc9709a3 13482 /******************** Bits definition for RTC_BKP16R register ***************/
AnnaBridge 189:f392fc9709a3 13483 #define RTC_BKP16R_Pos (0U)
AnnaBridge 189:f392fc9709a3 13484 #define RTC_BKP16R_Msk (0xFFFFFFFFU << RTC_BKP16R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13485 #define RTC_BKP16R RTC_BKP16R_Msk
AnnaBridge 189:f392fc9709a3 13486
AnnaBridge 189:f392fc9709a3 13487 /******************** Bits definition for RTC_BKP17R register ***************/
AnnaBridge 189:f392fc9709a3 13488 #define RTC_BKP17R_Pos (0U)
AnnaBridge 189:f392fc9709a3 13489 #define RTC_BKP17R_Msk (0xFFFFFFFFU << RTC_BKP17R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13490 #define RTC_BKP17R RTC_BKP17R_Msk
AnnaBridge 189:f392fc9709a3 13491
AnnaBridge 189:f392fc9709a3 13492 /******************** Bits definition for RTC_BKP18R register ***************/
AnnaBridge 189:f392fc9709a3 13493 #define RTC_BKP18R_Pos (0U)
AnnaBridge 189:f392fc9709a3 13494 #define RTC_BKP18R_Msk (0xFFFFFFFFU << RTC_BKP18R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13495 #define RTC_BKP18R RTC_BKP18R_Msk
AnnaBridge 189:f392fc9709a3 13496
AnnaBridge 189:f392fc9709a3 13497 /******************** Bits definition for RTC_BKP19R register ***************/
AnnaBridge 189:f392fc9709a3 13498 #define RTC_BKP19R_Pos (0U)
AnnaBridge 189:f392fc9709a3 13499 #define RTC_BKP19R_Msk (0xFFFFFFFFU << RTC_BKP19R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13500 #define RTC_BKP19R RTC_BKP19R_Msk
AnnaBridge 189:f392fc9709a3 13501
AnnaBridge 189:f392fc9709a3 13502 /******************** Bits definition for RTC_BKP20R register ***************/
AnnaBridge 189:f392fc9709a3 13503 #define RTC_BKP20R_Pos (0U)
AnnaBridge 189:f392fc9709a3 13504 #define RTC_BKP20R_Msk (0xFFFFFFFFU << RTC_BKP20R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13505 #define RTC_BKP20R RTC_BKP20R_Msk
AnnaBridge 189:f392fc9709a3 13506
AnnaBridge 189:f392fc9709a3 13507 /******************** Bits definition for RTC_BKP21R register ***************/
AnnaBridge 189:f392fc9709a3 13508 #define RTC_BKP21R_Pos (0U)
AnnaBridge 189:f392fc9709a3 13509 #define RTC_BKP21R_Msk (0xFFFFFFFFU << RTC_BKP21R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13510 #define RTC_BKP21R RTC_BKP21R_Msk
AnnaBridge 189:f392fc9709a3 13511
AnnaBridge 189:f392fc9709a3 13512 /******************** Bits definition for RTC_BKP22R register ***************/
AnnaBridge 189:f392fc9709a3 13513 #define RTC_BKP22R_Pos (0U)
AnnaBridge 189:f392fc9709a3 13514 #define RTC_BKP22R_Msk (0xFFFFFFFFU << RTC_BKP22R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13515 #define RTC_BKP22R RTC_BKP22R_Msk
AnnaBridge 189:f392fc9709a3 13516
AnnaBridge 189:f392fc9709a3 13517 /******************** Bits definition for RTC_BKP23R register ***************/
AnnaBridge 189:f392fc9709a3 13518 #define RTC_BKP23R_Pos (0U)
AnnaBridge 189:f392fc9709a3 13519 #define RTC_BKP23R_Msk (0xFFFFFFFFU << RTC_BKP23R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13520 #define RTC_BKP23R RTC_BKP23R_Msk
AnnaBridge 189:f392fc9709a3 13521
AnnaBridge 189:f392fc9709a3 13522 /******************** Bits definition for RTC_BKP24R register ***************/
AnnaBridge 189:f392fc9709a3 13523 #define RTC_BKP24R_Pos (0U)
AnnaBridge 189:f392fc9709a3 13524 #define RTC_BKP24R_Msk (0xFFFFFFFFU << RTC_BKP24R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13525 #define RTC_BKP24R RTC_BKP24R_Msk
AnnaBridge 189:f392fc9709a3 13526
AnnaBridge 189:f392fc9709a3 13527 /******************** Bits definition for RTC_BKP25R register ***************/
AnnaBridge 189:f392fc9709a3 13528 #define RTC_BKP25R_Pos (0U)
AnnaBridge 189:f392fc9709a3 13529 #define RTC_BKP25R_Msk (0xFFFFFFFFU << RTC_BKP25R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13530 #define RTC_BKP25R RTC_BKP25R_Msk
AnnaBridge 189:f392fc9709a3 13531
AnnaBridge 189:f392fc9709a3 13532 /******************** Bits definition for RTC_BKP26R register ***************/
AnnaBridge 189:f392fc9709a3 13533 #define RTC_BKP26R_Pos (0U)
AnnaBridge 189:f392fc9709a3 13534 #define RTC_BKP26R_Msk (0xFFFFFFFFU << RTC_BKP26R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13535 #define RTC_BKP26R RTC_BKP26R_Msk
AnnaBridge 189:f392fc9709a3 13536
AnnaBridge 189:f392fc9709a3 13537 /******************** Bits definition for RTC_BKP27R register ***************/
AnnaBridge 189:f392fc9709a3 13538 #define RTC_BKP27R_Pos (0U)
AnnaBridge 189:f392fc9709a3 13539 #define RTC_BKP27R_Msk (0xFFFFFFFFU << RTC_BKP27R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13540 #define RTC_BKP27R RTC_BKP27R_Msk
AnnaBridge 189:f392fc9709a3 13541
AnnaBridge 189:f392fc9709a3 13542 /******************** Bits definition for RTC_BKP28R register ***************/
AnnaBridge 189:f392fc9709a3 13543 #define RTC_BKP28R_Pos (0U)
AnnaBridge 189:f392fc9709a3 13544 #define RTC_BKP28R_Msk (0xFFFFFFFFU << RTC_BKP28R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13545 #define RTC_BKP28R RTC_BKP28R_Msk
AnnaBridge 189:f392fc9709a3 13546
AnnaBridge 189:f392fc9709a3 13547 /******************** Bits definition for RTC_BKP29R register ***************/
AnnaBridge 189:f392fc9709a3 13548 #define RTC_BKP29R_Pos (0U)
AnnaBridge 189:f392fc9709a3 13549 #define RTC_BKP29R_Msk (0xFFFFFFFFU << RTC_BKP29R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13550 #define RTC_BKP29R RTC_BKP29R_Msk
AnnaBridge 189:f392fc9709a3 13551
AnnaBridge 189:f392fc9709a3 13552 /******************** Bits definition for RTC_BKP30R register ***************/
AnnaBridge 189:f392fc9709a3 13553 #define RTC_BKP30R_Pos (0U)
AnnaBridge 189:f392fc9709a3 13554 #define RTC_BKP30R_Msk (0xFFFFFFFFU << RTC_BKP30R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13555 #define RTC_BKP30R RTC_BKP30R_Msk
AnnaBridge 189:f392fc9709a3 13556
AnnaBridge 189:f392fc9709a3 13557 /******************** Bits definition for RTC_BKP31R register ***************/
AnnaBridge 189:f392fc9709a3 13558 #define RTC_BKP31R_Pos (0U)
AnnaBridge 189:f392fc9709a3 13559 #define RTC_BKP31R_Msk (0xFFFFFFFFU << RTC_BKP31R_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13560 #define RTC_BKP31R RTC_BKP31R_Msk
AnnaBridge 189:f392fc9709a3 13561
AnnaBridge 189:f392fc9709a3 13562 /******************** Number of backup registers ******************************/
AnnaBridge 189:f392fc9709a3 13563 #define RTC_BKP_NUMBER 32U
AnnaBridge 189:f392fc9709a3 13564
AnnaBridge 189:f392fc9709a3 13565 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 13566 /* */
AnnaBridge 189:f392fc9709a3 13567 /* Serial Audio Interface */
AnnaBridge 189:f392fc9709a3 13568 /* */
AnnaBridge 189:f392fc9709a3 13569 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 13570 /******************** Bit definition for SAI_GCR register *******************/
AnnaBridge 189:f392fc9709a3 13571 #define SAI_GCR_SYNCIN_Pos (0U)
AnnaBridge 189:f392fc9709a3 13572 #define SAI_GCR_SYNCIN_Msk (0x3U << SAI_GCR_SYNCIN_Pos) /*!< 0x00000003 */
AnnaBridge 189:f392fc9709a3 13573 #define SAI_GCR_SYNCIN SAI_GCR_SYNCIN_Msk /*!<SYNCIN[1:0] bits (Synchronization Inputs) */
AnnaBridge 189:f392fc9709a3 13574 #define SAI_GCR_SYNCIN_0 (0x1U << SAI_GCR_SYNCIN_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 13575 #define SAI_GCR_SYNCIN_1 (0x2U << SAI_GCR_SYNCIN_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 13576
AnnaBridge 189:f392fc9709a3 13577 #define SAI_GCR_SYNCOUT_Pos (4U)
AnnaBridge 189:f392fc9709a3 13578 #define SAI_GCR_SYNCOUT_Msk (0x3U << SAI_GCR_SYNCOUT_Pos) /*!< 0x00000030 */
AnnaBridge 189:f392fc9709a3 13579 #define SAI_GCR_SYNCOUT SAI_GCR_SYNCOUT_Msk /*!<SYNCOUT[1:0] bits (Synchronization Outputs) */
AnnaBridge 189:f392fc9709a3 13580 #define SAI_GCR_SYNCOUT_0 (0x1U << SAI_GCR_SYNCOUT_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 13581 #define SAI_GCR_SYNCOUT_1 (0x2U << SAI_GCR_SYNCOUT_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 13582
AnnaBridge 189:f392fc9709a3 13583 /******************* Bit definition for SAI_xCR1 register *******************/
AnnaBridge 189:f392fc9709a3 13584 #define SAI_xCR1_MODE_Pos (0U)
AnnaBridge 189:f392fc9709a3 13585 #define SAI_xCR1_MODE_Msk (0x3U << SAI_xCR1_MODE_Pos) /*!< 0x00000003 */
AnnaBridge 189:f392fc9709a3 13586 #define SAI_xCR1_MODE SAI_xCR1_MODE_Msk /*!<MODE[1:0] bits (Audio Block Mode) */
AnnaBridge 189:f392fc9709a3 13587 #define SAI_xCR1_MODE_0 (0x1U << SAI_xCR1_MODE_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 13588 #define SAI_xCR1_MODE_1 (0x2U << SAI_xCR1_MODE_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 13589
AnnaBridge 189:f392fc9709a3 13590 #define SAI_xCR1_PRTCFG_Pos (2U)
AnnaBridge 189:f392fc9709a3 13591 #define SAI_xCR1_PRTCFG_Msk (0x3U << SAI_xCR1_PRTCFG_Pos) /*!< 0x0000000C */
AnnaBridge 189:f392fc9709a3 13592 #define SAI_xCR1_PRTCFG SAI_xCR1_PRTCFG_Msk /*!<PRTCFG[1:0] bits (Protocol Configuration) */
AnnaBridge 189:f392fc9709a3 13593 #define SAI_xCR1_PRTCFG_0 (0x1U << SAI_xCR1_PRTCFG_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 13594 #define SAI_xCR1_PRTCFG_1 (0x2U << SAI_xCR1_PRTCFG_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 13595
AnnaBridge 189:f392fc9709a3 13596 #define SAI_xCR1_DS_Pos (5U)
AnnaBridge 189:f392fc9709a3 13597 #define SAI_xCR1_DS_Msk (0x7U << SAI_xCR1_DS_Pos) /*!< 0x000000E0 */
AnnaBridge 189:f392fc9709a3 13598 #define SAI_xCR1_DS SAI_xCR1_DS_Msk /*!<DS[1:0] bits (Data Size) */
AnnaBridge 189:f392fc9709a3 13599 #define SAI_xCR1_DS_0 (0x1U << SAI_xCR1_DS_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 13600 #define SAI_xCR1_DS_1 (0x2U << SAI_xCR1_DS_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 13601 #define SAI_xCR1_DS_2 (0x4U << SAI_xCR1_DS_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 13602
AnnaBridge 189:f392fc9709a3 13603 #define SAI_xCR1_LSBFIRST_Pos (8U)
AnnaBridge 189:f392fc9709a3 13604 #define SAI_xCR1_LSBFIRST_Msk (0x1U << SAI_xCR1_LSBFIRST_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 13605 #define SAI_xCR1_LSBFIRST SAI_xCR1_LSBFIRST_Msk /*!<LSB First Configuration */
AnnaBridge 189:f392fc9709a3 13606 #define SAI_xCR1_CKSTR_Pos (9U)
AnnaBridge 189:f392fc9709a3 13607 #define SAI_xCR1_CKSTR_Msk (0x1U << SAI_xCR1_CKSTR_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 13608 #define SAI_xCR1_CKSTR SAI_xCR1_CKSTR_Msk /*!<ClocK STRobing edge */
AnnaBridge 189:f392fc9709a3 13609
AnnaBridge 189:f392fc9709a3 13610 #define SAI_xCR1_SYNCEN_Pos (10U)
AnnaBridge 189:f392fc9709a3 13611 #define SAI_xCR1_SYNCEN_Msk (0x3U << SAI_xCR1_SYNCEN_Pos) /*!< 0x00000C00 */
AnnaBridge 189:f392fc9709a3 13612 #define SAI_xCR1_SYNCEN SAI_xCR1_SYNCEN_Msk /*!<SYNCEN[1:0](SYNChronization ENable) */
AnnaBridge 189:f392fc9709a3 13613 #define SAI_xCR1_SYNCEN_0 (0x1U << SAI_xCR1_SYNCEN_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 13614 #define SAI_xCR1_SYNCEN_1 (0x2U << SAI_xCR1_SYNCEN_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 13615
AnnaBridge 189:f392fc9709a3 13616 #define SAI_xCR1_MONO_Pos (12U)
AnnaBridge 189:f392fc9709a3 13617 #define SAI_xCR1_MONO_Msk (0x1U << SAI_xCR1_MONO_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 13618 #define SAI_xCR1_MONO SAI_xCR1_MONO_Msk /*!<Mono mode */
AnnaBridge 189:f392fc9709a3 13619 #define SAI_xCR1_OUTDRIV_Pos (13U)
AnnaBridge 189:f392fc9709a3 13620 #define SAI_xCR1_OUTDRIV_Msk (0x1U << SAI_xCR1_OUTDRIV_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 13621 #define SAI_xCR1_OUTDRIV SAI_xCR1_OUTDRIV_Msk /*!<Output Drive */
AnnaBridge 189:f392fc9709a3 13622 #define SAI_xCR1_SAIEN_Pos (16U)
AnnaBridge 189:f392fc9709a3 13623 #define SAI_xCR1_SAIEN_Msk (0x1U << SAI_xCR1_SAIEN_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 13624 #define SAI_xCR1_SAIEN SAI_xCR1_SAIEN_Msk /*!<Audio Block enable */
AnnaBridge 189:f392fc9709a3 13625 #define SAI_xCR1_DMAEN_Pos (17U)
AnnaBridge 189:f392fc9709a3 13626 #define SAI_xCR1_DMAEN_Msk (0x1U << SAI_xCR1_DMAEN_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 13627 #define SAI_xCR1_DMAEN SAI_xCR1_DMAEN_Msk /*!<DMA enable */
AnnaBridge 189:f392fc9709a3 13628 #define SAI_xCR1_NODIV_Pos (19U)
AnnaBridge 189:f392fc9709a3 13629 #define SAI_xCR1_NODIV_Msk (0x1U << SAI_xCR1_NODIV_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 13630 #define SAI_xCR1_NODIV SAI_xCR1_NODIV_Msk /*!<No Divider Configuration */
AnnaBridge 189:f392fc9709a3 13631
AnnaBridge 189:f392fc9709a3 13632 #define SAI_xCR1_MCKDIV_Pos (20U)
AnnaBridge 189:f392fc9709a3 13633 #define SAI_xCR1_MCKDIV_Msk (0xFU << SAI_xCR1_MCKDIV_Pos) /*!< 0x00F00000 */
AnnaBridge 189:f392fc9709a3 13634 #define SAI_xCR1_MCKDIV SAI_xCR1_MCKDIV_Msk /*!<MCKDIV[3:0] (Master ClocK Divider) */
AnnaBridge 189:f392fc9709a3 13635 #define SAI_xCR1_MCKDIV_0 (0x00100000U) /*!<Bit 0 */
AnnaBridge 189:f392fc9709a3 13636 #define SAI_xCR1_MCKDIV_1 (0x00200000U) /*!<Bit 1 */
AnnaBridge 189:f392fc9709a3 13637 #define SAI_xCR1_MCKDIV_2 (0x00400000U) /*!<Bit 2 */
AnnaBridge 189:f392fc9709a3 13638 #define SAI_xCR1_MCKDIV_3 (0x00800000U) /*!<Bit 3 */
AnnaBridge 189:f392fc9709a3 13639
AnnaBridge 189:f392fc9709a3 13640 /******************* Bit definition for SAI_xCR2 register *******************/
AnnaBridge 189:f392fc9709a3 13641 #define SAI_xCR2_FTH_Pos (0U)
AnnaBridge 189:f392fc9709a3 13642 #define SAI_xCR2_FTH_Msk (0x7U << SAI_xCR2_FTH_Pos) /*!< 0x00000007 */
AnnaBridge 189:f392fc9709a3 13643 #define SAI_xCR2_FTH SAI_xCR2_FTH_Msk /*!<FTH[2:0](Fifo THreshold) */
AnnaBridge 189:f392fc9709a3 13644 #define SAI_xCR2_FTH_0 (0x1U << SAI_xCR2_FTH_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 13645 #define SAI_xCR2_FTH_1 (0x2U << SAI_xCR2_FTH_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 13646 #define SAI_xCR2_FTH_2 (0x4U << SAI_xCR2_FTH_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 13647
AnnaBridge 189:f392fc9709a3 13648 #define SAI_xCR2_FFLUSH_Pos (3U)
AnnaBridge 189:f392fc9709a3 13649 #define SAI_xCR2_FFLUSH_Msk (0x1U << SAI_xCR2_FFLUSH_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 13650 #define SAI_xCR2_FFLUSH SAI_xCR2_FFLUSH_Msk /*!<Fifo FLUSH */
AnnaBridge 189:f392fc9709a3 13651 #define SAI_xCR2_TRIS_Pos (4U)
AnnaBridge 189:f392fc9709a3 13652 #define SAI_xCR2_TRIS_Msk (0x1U << SAI_xCR2_TRIS_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 13653 #define SAI_xCR2_TRIS SAI_xCR2_TRIS_Msk /*!<TRIState Management on data line */
AnnaBridge 189:f392fc9709a3 13654 #define SAI_xCR2_MUTE_Pos (5U)
AnnaBridge 189:f392fc9709a3 13655 #define SAI_xCR2_MUTE_Msk (0x1U << SAI_xCR2_MUTE_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 13656 #define SAI_xCR2_MUTE SAI_xCR2_MUTE_Msk /*!<Mute mode */
AnnaBridge 189:f392fc9709a3 13657 #define SAI_xCR2_MUTEVAL_Pos (6U)
AnnaBridge 189:f392fc9709a3 13658 #define SAI_xCR2_MUTEVAL_Msk (0x1U << SAI_xCR2_MUTEVAL_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 13659 #define SAI_xCR2_MUTEVAL SAI_xCR2_MUTEVAL_Msk /*!<Muate value */
AnnaBridge 189:f392fc9709a3 13660
AnnaBridge 189:f392fc9709a3 13661
AnnaBridge 189:f392fc9709a3 13662 #define SAI_xCR2_MUTECNT_Pos (7U)
AnnaBridge 189:f392fc9709a3 13663 #define SAI_xCR2_MUTECNT_Msk (0x3FU << SAI_xCR2_MUTECNT_Pos) /*!< 0x00001F80 */
AnnaBridge 189:f392fc9709a3 13664 #define SAI_xCR2_MUTECNT SAI_xCR2_MUTECNT_Msk /*!<MUTECNT[5:0] (MUTE counter) */
AnnaBridge 189:f392fc9709a3 13665 #define SAI_xCR2_MUTECNT_0 (0x01U << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 13666 #define SAI_xCR2_MUTECNT_1 (0x02U << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 13667 #define SAI_xCR2_MUTECNT_2 (0x04U << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 13668 #define SAI_xCR2_MUTECNT_3 (0x08U << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 13669 #define SAI_xCR2_MUTECNT_4 (0x10U << SAI_xCR2_MUTECNT_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 13670 #define SAI_xCR2_MUTECNT_5 (0x20U << SAI_xCR2_MUTECNT_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 13671
AnnaBridge 189:f392fc9709a3 13672 #define SAI_xCR2_CPL_Pos (13U)
AnnaBridge 189:f392fc9709a3 13673 #define SAI_xCR2_CPL_Msk (0x1U << SAI_xCR2_CPL_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 13674 #define SAI_xCR2_CPL SAI_xCR2_CPL_Msk /*!<CPL mode */
AnnaBridge 189:f392fc9709a3 13675 #define SAI_xCR2_COMP_Pos (14U)
AnnaBridge 189:f392fc9709a3 13676 #define SAI_xCR2_COMP_Msk (0x3U << SAI_xCR2_COMP_Pos) /*!< 0x0000C000 */
AnnaBridge 189:f392fc9709a3 13677 #define SAI_xCR2_COMP SAI_xCR2_COMP_Msk /*!<COMP[1:0] (Companding mode) */
AnnaBridge 189:f392fc9709a3 13678 #define SAI_xCR2_COMP_0 (0x1U << SAI_xCR2_COMP_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 13679 #define SAI_xCR2_COMP_1 (0x2U << SAI_xCR2_COMP_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 13680
AnnaBridge 189:f392fc9709a3 13681
AnnaBridge 189:f392fc9709a3 13682 /****************** Bit definition for SAI_xFRCR register *******************/
AnnaBridge 189:f392fc9709a3 13683 #define SAI_xFRCR_FRL_Pos (0U)
AnnaBridge 189:f392fc9709a3 13684 #define SAI_xFRCR_FRL_Msk (0xFFU << SAI_xFRCR_FRL_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 13685 #define SAI_xFRCR_FRL SAI_xFRCR_FRL_Msk /*!<FRL[7:0](Frame length) */
AnnaBridge 189:f392fc9709a3 13686 #define SAI_xFRCR_FRL_0 (0x01U << SAI_xFRCR_FRL_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 13687 #define SAI_xFRCR_FRL_1 (0x02U << SAI_xFRCR_FRL_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 13688 #define SAI_xFRCR_FRL_2 (0x04U << SAI_xFRCR_FRL_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 13689 #define SAI_xFRCR_FRL_3 (0x08U << SAI_xFRCR_FRL_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 13690 #define SAI_xFRCR_FRL_4 (0x10U << SAI_xFRCR_FRL_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 13691 #define SAI_xFRCR_FRL_5 (0x20U << SAI_xFRCR_FRL_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 13692 #define SAI_xFRCR_FRL_6 (0x40U << SAI_xFRCR_FRL_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 13693 #define SAI_xFRCR_FRL_7 (0x80U << SAI_xFRCR_FRL_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 13694
AnnaBridge 189:f392fc9709a3 13695 #define SAI_xFRCR_FSALL_Pos (8U)
AnnaBridge 189:f392fc9709a3 13696 #define SAI_xFRCR_FSALL_Msk (0x7FU << SAI_xFRCR_FSALL_Pos) /*!< 0x00007F00 */
AnnaBridge 189:f392fc9709a3 13697 #define SAI_xFRCR_FSALL SAI_xFRCR_FSALL_Msk /*!<FRL[6:0] (Frame synchronization active level length) */
AnnaBridge 189:f392fc9709a3 13698 #define SAI_xFRCR_FSALL_0 (0x01U << SAI_xFRCR_FSALL_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 13699 #define SAI_xFRCR_FSALL_1 (0x02U << SAI_xFRCR_FSALL_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 13700 #define SAI_xFRCR_FSALL_2 (0x04U << SAI_xFRCR_FSALL_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 13701 #define SAI_xFRCR_FSALL_3 (0x08U << SAI_xFRCR_FSALL_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 13702 #define SAI_xFRCR_FSALL_4 (0x10U << SAI_xFRCR_FSALL_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 13703 #define SAI_xFRCR_FSALL_5 (0x20U << SAI_xFRCR_FSALL_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 13704 #define SAI_xFRCR_FSALL_6 (0x40U << SAI_xFRCR_FSALL_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 13705
AnnaBridge 189:f392fc9709a3 13706 #define SAI_xFRCR_FSDEF_Pos (16U)
AnnaBridge 189:f392fc9709a3 13707 #define SAI_xFRCR_FSDEF_Msk (0x1U << SAI_xFRCR_FSDEF_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 13708 #define SAI_xFRCR_FSDEF SAI_xFRCR_FSDEF_Msk /*!< Frame Synchronization Definition */
AnnaBridge 189:f392fc9709a3 13709 #define SAI_xFRCR_FSPOL_Pos (17U)
AnnaBridge 189:f392fc9709a3 13710 #define SAI_xFRCR_FSPOL_Msk (0x1U << SAI_xFRCR_FSPOL_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 13711 #define SAI_xFRCR_FSPOL SAI_xFRCR_FSPOL_Msk /*!<Frame Synchronization POLarity */
AnnaBridge 189:f392fc9709a3 13712 #define SAI_xFRCR_FSOFF_Pos (18U)
AnnaBridge 189:f392fc9709a3 13713 #define SAI_xFRCR_FSOFF_Msk (0x1U << SAI_xFRCR_FSOFF_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 13714 #define SAI_xFRCR_FSOFF SAI_xFRCR_FSOFF_Msk /*!<Frame Synchronization OFFset */
AnnaBridge 189:f392fc9709a3 13715
AnnaBridge 189:f392fc9709a3 13716 /****************** Bit definition for SAI_xSLOTR register *******************/
AnnaBridge 189:f392fc9709a3 13717 #define SAI_xSLOTR_FBOFF_Pos (0U)
AnnaBridge 189:f392fc9709a3 13718 #define SAI_xSLOTR_FBOFF_Msk (0x1FU << SAI_xSLOTR_FBOFF_Pos) /*!< 0x0000001F */
AnnaBridge 189:f392fc9709a3 13719 #define SAI_xSLOTR_FBOFF SAI_xSLOTR_FBOFF_Msk /*!<FRL[4:0](First Bit Offset) */
AnnaBridge 189:f392fc9709a3 13720 #define SAI_xSLOTR_FBOFF_0 (0x01U << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 13721 #define SAI_xSLOTR_FBOFF_1 (0x02U << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 13722 #define SAI_xSLOTR_FBOFF_2 (0x04U << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 13723 #define SAI_xSLOTR_FBOFF_3 (0x08U << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 13724 #define SAI_xSLOTR_FBOFF_4 (0x10U << SAI_xSLOTR_FBOFF_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 13725
AnnaBridge 189:f392fc9709a3 13726 #define SAI_xSLOTR_SLOTSZ_Pos (6U)
AnnaBridge 189:f392fc9709a3 13727 #define SAI_xSLOTR_SLOTSZ_Msk (0x3U << SAI_xSLOTR_SLOTSZ_Pos) /*!< 0x000000C0 */
AnnaBridge 189:f392fc9709a3 13728 #define SAI_xSLOTR_SLOTSZ SAI_xSLOTR_SLOTSZ_Msk /*!<SLOTSZ[1:0] (Slot size) */
AnnaBridge 189:f392fc9709a3 13729 #define SAI_xSLOTR_SLOTSZ_0 (0x1U << SAI_xSLOTR_SLOTSZ_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 13730 #define SAI_xSLOTR_SLOTSZ_1 (0x2U << SAI_xSLOTR_SLOTSZ_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 13731
AnnaBridge 189:f392fc9709a3 13732 #define SAI_xSLOTR_NBSLOT_Pos (8U)
AnnaBridge 189:f392fc9709a3 13733 #define SAI_xSLOTR_NBSLOT_Msk (0xFU << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000F00 */
AnnaBridge 189:f392fc9709a3 13734 #define SAI_xSLOTR_NBSLOT SAI_xSLOTR_NBSLOT_Msk /*!<NBSLOT[3:0] (Number of Slot in audio Frame) */
AnnaBridge 189:f392fc9709a3 13735 #define SAI_xSLOTR_NBSLOT_0 (0x1U << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 13736 #define SAI_xSLOTR_NBSLOT_1 (0x2U << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 13737 #define SAI_xSLOTR_NBSLOT_2 (0x4U << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 13738 #define SAI_xSLOTR_NBSLOT_3 (0x8U << SAI_xSLOTR_NBSLOT_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 13739
AnnaBridge 189:f392fc9709a3 13740 #define SAI_xSLOTR_SLOTEN_Pos (16U)
AnnaBridge 189:f392fc9709a3 13741 #define SAI_xSLOTR_SLOTEN_Msk (0xFFFFU << SAI_xSLOTR_SLOTEN_Pos) /*!< 0xFFFF0000 */
AnnaBridge 189:f392fc9709a3 13742 #define SAI_xSLOTR_SLOTEN SAI_xSLOTR_SLOTEN_Msk /*!<SLOTEN[15:0] (Slot Enable) */
AnnaBridge 189:f392fc9709a3 13743
AnnaBridge 189:f392fc9709a3 13744 /******************* Bit definition for SAI_xIMR register *******************/
AnnaBridge 189:f392fc9709a3 13745 #define SAI_xIMR_OVRUDRIE_Pos (0U)
AnnaBridge 189:f392fc9709a3 13746 #define SAI_xIMR_OVRUDRIE_Msk (0x1U << SAI_xIMR_OVRUDRIE_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 13747 #define SAI_xIMR_OVRUDRIE SAI_xIMR_OVRUDRIE_Msk /*!<Overrun underrun interrupt enable */
AnnaBridge 189:f392fc9709a3 13748 #define SAI_xIMR_MUTEDETIE_Pos (1U)
AnnaBridge 189:f392fc9709a3 13749 #define SAI_xIMR_MUTEDETIE_Msk (0x1U << SAI_xIMR_MUTEDETIE_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 13750 #define SAI_xIMR_MUTEDETIE SAI_xIMR_MUTEDETIE_Msk /*!<Mute detection interrupt enable */
AnnaBridge 189:f392fc9709a3 13751 #define SAI_xIMR_WCKCFGIE_Pos (2U)
AnnaBridge 189:f392fc9709a3 13752 #define SAI_xIMR_WCKCFGIE_Msk (0x1U << SAI_xIMR_WCKCFGIE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 13753 #define SAI_xIMR_WCKCFGIE SAI_xIMR_WCKCFGIE_Msk /*!<Wrong Clock Configuration interrupt enable */
AnnaBridge 189:f392fc9709a3 13754 #define SAI_xIMR_FREQIE_Pos (3U)
AnnaBridge 189:f392fc9709a3 13755 #define SAI_xIMR_FREQIE_Msk (0x1U << SAI_xIMR_FREQIE_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 13756 #define SAI_xIMR_FREQIE SAI_xIMR_FREQIE_Msk /*!<FIFO request interrupt enable */
AnnaBridge 189:f392fc9709a3 13757 #define SAI_xIMR_CNRDYIE_Pos (4U)
AnnaBridge 189:f392fc9709a3 13758 #define SAI_xIMR_CNRDYIE_Msk (0x1U << SAI_xIMR_CNRDYIE_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 13759 #define SAI_xIMR_CNRDYIE SAI_xIMR_CNRDYIE_Msk /*!<Codec not ready interrupt enable */
AnnaBridge 189:f392fc9709a3 13760 #define SAI_xIMR_AFSDETIE_Pos (5U)
AnnaBridge 189:f392fc9709a3 13761 #define SAI_xIMR_AFSDETIE_Msk (0x1U << SAI_xIMR_AFSDETIE_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 13762 #define SAI_xIMR_AFSDETIE SAI_xIMR_AFSDETIE_Msk /*!<Anticipated frame synchronization detection interrupt enable */
AnnaBridge 189:f392fc9709a3 13763 #define SAI_xIMR_LFSDETIE_Pos (6U)
AnnaBridge 189:f392fc9709a3 13764 #define SAI_xIMR_LFSDETIE_Msk (0x1U << SAI_xIMR_LFSDETIE_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 13765 #define SAI_xIMR_LFSDETIE SAI_xIMR_LFSDETIE_Msk /*!<Late frame synchronization detection interrupt enable */
AnnaBridge 189:f392fc9709a3 13766
AnnaBridge 189:f392fc9709a3 13767 /******************** Bit definition for SAI_xSR register *******************/
AnnaBridge 189:f392fc9709a3 13768 #define SAI_xSR_OVRUDR_Pos (0U)
AnnaBridge 189:f392fc9709a3 13769 #define SAI_xSR_OVRUDR_Msk (0x1U << SAI_xSR_OVRUDR_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 13770 #define SAI_xSR_OVRUDR SAI_xSR_OVRUDR_Msk /*!<Overrun underrun */
AnnaBridge 189:f392fc9709a3 13771 #define SAI_xSR_MUTEDET_Pos (1U)
AnnaBridge 189:f392fc9709a3 13772 #define SAI_xSR_MUTEDET_Msk (0x1U << SAI_xSR_MUTEDET_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 13773 #define SAI_xSR_MUTEDET SAI_xSR_MUTEDET_Msk /*!<Mute detection */
AnnaBridge 189:f392fc9709a3 13774 #define SAI_xSR_WCKCFG_Pos (2U)
AnnaBridge 189:f392fc9709a3 13775 #define SAI_xSR_WCKCFG_Msk (0x1U << SAI_xSR_WCKCFG_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 13776 #define SAI_xSR_WCKCFG SAI_xSR_WCKCFG_Msk /*!<Wrong Clock Configuration */
AnnaBridge 189:f392fc9709a3 13777 #define SAI_xSR_FREQ_Pos (3U)
AnnaBridge 189:f392fc9709a3 13778 #define SAI_xSR_FREQ_Msk (0x1U << SAI_xSR_FREQ_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 13779 #define SAI_xSR_FREQ SAI_xSR_FREQ_Msk /*!<FIFO request */
AnnaBridge 189:f392fc9709a3 13780 #define SAI_xSR_CNRDY_Pos (4U)
AnnaBridge 189:f392fc9709a3 13781 #define SAI_xSR_CNRDY_Msk (0x1U << SAI_xSR_CNRDY_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 13782 #define SAI_xSR_CNRDY SAI_xSR_CNRDY_Msk /*!<Codec not ready */
AnnaBridge 189:f392fc9709a3 13783 #define SAI_xSR_AFSDET_Pos (5U)
AnnaBridge 189:f392fc9709a3 13784 #define SAI_xSR_AFSDET_Msk (0x1U << SAI_xSR_AFSDET_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 13785 #define SAI_xSR_AFSDET SAI_xSR_AFSDET_Msk /*!<Anticipated frame synchronization detection */
AnnaBridge 189:f392fc9709a3 13786 #define SAI_xSR_LFSDET_Pos (6U)
AnnaBridge 189:f392fc9709a3 13787 #define SAI_xSR_LFSDET_Msk (0x1U << SAI_xSR_LFSDET_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 13788 #define SAI_xSR_LFSDET SAI_xSR_LFSDET_Msk /*!<Late frame synchronization detection */
AnnaBridge 189:f392fc9709a3 13789
AnnaBridge 189:f392fc9709a3 13790 #define SAI_xSR_FLVL_Pos (16U)
AnnaBridge 189:f392fc9709a3 13791 #define SAI_xSR_FLVL_Msk (0x7U << SAI_xSR_FLVL_Pos) /*!< 0x00070000 */
AnnaBridge 189:f392fc9709a3 13792 #define SAI_xSR_FLVL SAI_xSR_FLVL_Msk /*!<FLVL[2:0] (FIFO Level Threshold) */
AnnaBridge 189:f392fc9709a3 13793 #define SAI_xSR_FLVL_0 (0x1U << SAI_xSR_FLVL_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 13794 #define SAI_xSR_FLVL_1 (0x2U << SAI_xSR_FLVL_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 13795 #define SAI_xSR_FLVL_2 (0x4U << SAI_xSR_FLVL_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 13796
AnnaBridge 189:f392fc9709a3 13797 /****************** Bit definition for SAI_xCLRFR register ******************/
AnnaBridge 189:f392fc9709a3 13798 #define SAI_xCLRFR_COVRUDR_Pos (0U)
AnnaBridge 189:f392fc9709a3 13799 #define SAI_xCLRFR_COVRUDR_Msk (0x1U << SAI_xCLRFR_COVRUDR_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 13800 #define SAI_xCLRFR_COVRUDR SAI_xCLRFR_COVRUDR_Msk /*!<Clear Overrun underrun */
AnnaBridge 189:f392fc9709a3 13801 #define SAI_xCLRFR_CMUTEDET_Pos (1U)
AnnaBridge 189:f392fc9709a3 13802 #define SAI_xCLRFR_CMUTEDET_Msk (0x1U << SAI_xCLRFR_CMUTEDET_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 13803 #define SAI_xCLRFR_CMUTEDET SAI_xCLRFR_CMUTEDET_Msk /*!<Clear Mute detection */
AnnaBridge 189:f392fc9709a3 13804 #define SAI_xCLRFR_CWCKCFG_Pos (2U)
AnnaBridge 189:f392fc9709a3 13805 #define SAI_xCLRFR_CWCKCFG_Msk (0x1U << SAI_xCLRFR_CWCKCFG_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 13806 #define SAI_xCLRFR_CWCKCFG SAI_xCLRFR_CWCKCFG_Msk /*!<Clear Wrong Clock Configuration */
AnnaBridge 189:f392fc9709a3 13807 #define SAI_xCLRFR_CFREQ_Pos (3U)
AnnaBridge 189:f392fc9709a3 13808 #define SAI_xCLRFR_CFREQ_Msk (0x1U << SAI_xCLRFR_CFREQ_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 13809 #define SAI_xCLRFR_CFREQ SAI_xCLRFR_CFREQ_Msk /*!<Clear FIFO request */
AnnaBridge 189:f392fc9709a3 13810 #define SAI_xCLRFR_CCNRDY_Pos (4U)
AnnaBridge 189:f392fc9709a3 13811 #define SAI_xCLRFR_CCNRDY_Msk (0x1U << SAI_xCLRFR_CCNRDY_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 13812 #define SAI_xCLRFR_CCNRDY SAI_xCLRFR_CCNRDY_Msk /*!<Clear Codec not ready */
AnnaBridge 189:f392fc9709a3 13813 #define SAI_xCLRFR_CAFSDET_Pos (5U)
AnnaBridge 189:f392fc9709a3 13814 #define SAI_xCLRFR_CAFSDET_Msk (0x1U << SAI_xCLRFR_CAFSDET_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 13815 #define SAI_xCLRFR_CAFSDET SAI_xCLRFR_CAFSDET_Msk /*!<Clear Anticipated frame synchronization detection */
AnnaBridge 189:f392fc9709a3 13816 #define SAI_xCLRFR_CLFSDET_Pos (6U)
AnnaBridge 189:f392fc9709a3 13817 #define SAI_xCLRFR_CLFSDET_Msk (0x1U << SAI_xCLRFR_CLFSDET_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 13818 #define SAI_xCLRFR_CLFSDET SAI_xCLRFR_CLFSDET_Msk /*!<Clear Late frame synchronization detection */
AnnaBridge 189:f392fc9709a3 13819
AnnaBridge 189:f392fc9709a3 13820 /****************** Bit definition for SAI_xDR register ******************/
AnnaBridge 189:f392fc9709a3 13821 #define SAI_xDR_DATA_Pos (0U)
AnnaBridge 189:f392fc9709a3 13822 #define SAI_xDR_DATA_Msk (0xFFFFFFFFU << SAI_xDR_DATA_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13823 #define SAI_xDR_DATA SAI_xDR_DATA_Msk
AnnaBridge 189:f392fc9709a3 13824
AnnaBridge 189:f392fc9709a3 13825 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 13826 /* */
AnnaBridge 189:f392fc9709a3 13827 /* LCD Controller (LCD) */
AnnaBridge 189:f392fc9709a3 13828 /* */
AnnaBridge 189:f392fc9709a3 13829 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 13830
AnnaBridge 189:f392fc9709a3 13831 /******************* Bit definition for LCD_CR register *********************/
AnnaBridge 189:f392fc9709a3 13832 #define LCD_CR_LCDEN_Pos (0U)
AnnaBridge 189:f392fc9709a3 13833 #define LCD_CR_LCDEN_Msk (0x1U << LCD_CR_LCDEN_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 13834 #define LCD_CR_LCDEN LCD_CR_LCDEN_Msk /*!< LCD Enable Bit */
AnnaBridge 189:f392fc9709a3 13835 #define LCD_CR_VSEL_Pos (1U)
AnnaBridge 189:f392fc9709a3 13836 #define LCD_CR_VSEL_Msk (0x1U << LCD_CR_VSEL_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 13837 #define LCD_CR_VSEL LCD_CR_VSEL_Msk /*!< Voltage source selector Bit */
AnnaBridge 189:f392fc9709a3 13838
AnnaBridge 189:f392fc9709a3 13839 #define LCD_CR_DUTY_Pos (2U)
AnnaBridge 189:f392fc9709a3 13840 #define LCD_CR_DUTY_Msk (0x7U << LCD_CR_DUTY_Pos) /*!< 0x0000001C */
AnnaBridge 189:f392fc9709a3 13841 #define LCD_CR_DUTY LCD_CR_DUTY_Msk /*!< DUTY[2:0] bits (Duty selector) */
AnnaBridge 189:f392fc9709a3 13842 #define LCD_CR_DUTY_0 (0x1U << LCD_CR_DUTY_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 13843 #define LCD_CR_DUTY_1 (0x2U << LCD_CR_DUTY_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 13844 #define LCD_CR_DUTY_2 (0x4U << LCD_CR_DUTY_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 13845
AnnaBridge 189:f392fc9709a3 13846 #define LCD_CR_BIAS_Pos (5U)
AnnaBridge 189:f392fc9709a3 13847 #define LCD_CR_BIAS_Msk (0x3U << LCD_CR_BIAS_Pos) /*!< 0x00000060 */
AnnaBridge 189:f392fc9709a3 13848 #define LCD_CR_BIAS LCD_CR_BIAS_Msk /*!< BIAS[1:0] bits (Bias selector) */
AnnaBridge 189:f392fc9709a3 13849 #define LCD_CR_BIAS_0 (0x1U << LCD_CR_BIAS_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 13850 #define LCD_CR_BIAS_1 (0x2U << LCD_CR_BIAS_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 13851
AnnaBridge 189:f392fc9709a3 13852 #define LCD_CR_MUX_SEG_Pos (7U)
AnnaBridge 189:f392fc9709a3 13853 #define LCD_CR_MUX_SEG_Msk (0x1U << LCD_CR_MUX_SEG_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 13854 #define LCD_CR_MUX_SEG LCD_CR_MUX_SEG_Msk /*!< Mux Segment Enable Bit */
AnnaBridge 189:f392fc9709a3 13855 #define LCD_CR_BUFEN_Pos (8U)
AnnaBridge 189:f392fc9709a3 13856 #define LCD_CR_BUFEN_Msk (0x1U << LCD_CR_BUFEN_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 13857 #define LCD_CR_BUFEN LCD_CR_BUFEN_Msk /*!< Voltage output buffer enable */
AnnaBridge 189:f392fc9709a3 13858
AnnaBridge 189:f392fc9709a3 13859 /******************* Bit definition for LCD_FCR register ********************/
AnnaBridge 189:f392fc9709a3 13860 #define LCD_FCR_HD_Pos (0U)
AnnaBridge 189:f392fc9709a3 13861 #define LCD_FCR_HD_Msk (0x1U << LCD_FCR_HD_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 13862 #define LCD_FCR_HD LCD_FCR_HD_Msk /*!< High Drive Enable Bit */
AnnaBridge 189:f392fc9709a3 13863 #define LCD_FCR_SOFIE_Pos (1U)
AnnaBridge 189:f392fc9709a3 13864 #define LCD_FCR_SOFIE_Msk (0x1U << LCD_FCR_SOFIE_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 13865 #define LCD_FCR_SOFIE LCD_FCR_SOFIE_Msk /*!< Start of Frame Interrupt Enable Bit */
AnnaBridge 189:f392fc9709a3 13866 #define LCD_FCR_UDDIE_Pos (3U)
AnnaBridge 189:f392fc9709a3 13867 #define LCD_FCR_UDDIE_Msk (0x1U << LCD_FCR_UDDIE_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 13868 #define LCD_FCR_UDDIE LCD_FCR_UDDIE_Msk /*!< Update Display Done Interrupt Enable Bit */
AnnaBridge 189:f392fc9709a3 13869
AnnaBridge 189:f392fc9709a3 13870 #define LCD_FCR_PON_Pos (4U)
AnnaBridge 189:f392fc9709a3 13871 #define LCD_FCR_PON_Msk (0x7U << LCD_FCR_PON_Pos) /*!< 0x00000070 */
AnnaBridge 189:f392fc9709a3 13872 #define LCD_FCR_PON LCD_FCR_PON_Msk /*!< PON[2:0] bits (Pulse ON Duration) */
AnnaBridge 189:f392fc9709a3 13873 #define LCD_FCR_PON_0 (0x1U << LCD_FCR_PON_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 13874 #define LCD_FCR_PON_1 (0x2U << LCD_FCR_PON_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 13875 #define LCD_FCR_PON_2 (0x4U << LCD_FCR_PON_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 13876
AnnaBridge 189:f392fc9709a3 13877 #define LCD_FCR_DEAD_Pos (7U)
AnnaBridge 189:f392fc9709a3 13878 #define LCD_FCR_DEAD_Msk (0x7U << LCD_FCR_DEAD_Pos) /*!< 0x00000380 */
AnnaBridge 189:f392fc9709a3 13879 #define LCD_FCR_DEAD LCD_FCR_DEAD_Msk /*!< DEAD[2:0] bits (DEAD Time) */
AnnaBridge 189:f392fc9709a3 13880 #define LCD_FCR_DEAD_0 (0x1U << LCD_FCR_DEAD_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 13881 #define LCD_FCR_DEAD_1 (0x2U << LCD_FCR_DEAD_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 13882 #define LCD_FCR_DEAD_2 (0x4U << LCD_FCR_DEAD_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 13883
AnnaBridge 189:f392fc9709a3 13884 #define LCD_FCR_CC_Pos (10U)
AnnaBridge 189:f392fc9709a3 13885 #define LCD_FCR_CC_Msk (0x7U << LCD_FCR_CC_Pos) /*!< 0x00001C00 */
AnnaBridge 189:f392fc9709a3 13886 #define LCD_FCR_CC LCD_FCR_CC_Msk /*!< CC[2:0] bits (Contrast Control) */
AnnaBridge 189:f392fc9709a3 13887 #define LCD_FCR_CC_0 (0x1U << LCD_FCR_CC_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 13888 #define LCD_FCR_CC_1 (0x2U << LCD_FCR_CC_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 13889 #define LCD_FCR_CC_2 (0x4U << LCD_FCR_CC_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 13890
AnnaBridge 189:f392fc9709a3 13891 #define LCD_FCR_BLINKF_Pos (13U)
AnnaBridge 189:f392fc9709a3 13892 #define LCD_FCR_BLINKF_Msk (0x7U << LCD_FCR_BLINKF_Pos) /*!< 0x0000E000 */
AnnaBridge 189:f392fc9709a3 13893 #define LCD_FCR_BLINKF LCD_FCR_BLINKF_Msk /*!< BLINKF[2:0] bits (Blink Frequency) */
AnnaBridge 189:f392fc9709a3 13894 #define LCD_FCR_BLINKF_0 (0x1U << LCD_FCR_BLINKF_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 13895 #define LCD_FCR_BLINKF_1 (0x2U << LCD_FCR_BLINKF_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 13896 #define LCD_FCR_BLINKF_2 (0x4U << LCD_FCR_BLINKF_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 13897
AnnaBridge 189:f392fc9709a3 13898 #define LCD_FCR_BLINK_Pos (16U)
AnnaBridge 189:f392fc9709a3 13899 #define LCD_FCR_BLINK_Msk (0x3U << LCD_FCR_BLINK_Pos) /*!< 0x00030000 */
AnnaBridge 189:f392fc9709a3 13900 #define LCD_FCR_BLINK LCD_FCR_BLINK_Msk /*!< BLINK[1:0] bits (Blink Enable) */
AnnaBridge 189:f392fc9709a3 13901 #define LCD_FCR_BLINK_0 (0x1U << LCD_FCR_BLINK_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 13902 #define LCD_FCR_BLINK_1 (0x2U << LCD_FCR_BLINK_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 13903
AnnaBridge 189:f392fc9709a3 13904 #define LCD_FCR_DIV_Pos (18U)
AnnaBridge 189:f392fc9709a3 13905 #define LCD_FCR_DIV_Msk (0xFU << LCD_FCR_DIV_Pos) /*!< 0x003C0000 */
AnnaBridge 189:f392fc9709a3 13906 #define LCD_FCR_DIV LCD_FCR_DIV_Msk /*!< DIV[3:0] bits (Divider) */
AnnaBridge 189:f392fc9709a3 13907 #define LCD_FCR_PS_Pos (22U)
AnnaBridge 189:f392fc9709a3 13908 #define LCD_FCR_PS_Msk (0xFU << LCD_FCR_PS_Pos) /*!< 0x03C00000 */
AnnaBridge 189:f392fc9709a3 13909 #define LCD_FCR_PS LCD_FCR_PS_Msk /*!< PS[3:0] bits (Prescaler) */
AnnaBridge 189:f392fc9709a3 13910
AnnaBridge 189:f392fc9709a3 13911 /******************* Bit definition for LCD_SR register *********************/
AnnaBridge 189:f392fc9709a3 13912 #define LCD_SR_ENS_Pos (0U)
AnnaBridge 189:f392fc9709a3 13913 #define LCD_SR_ENS_Msk (0x1U << LCD_SR_ENS_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 13914 #define LCD_SR_ENS LCD_SR_ENS_Msk /*!< LCD Enabled Bit */
AnnaBridge 189:f392fc9709a3 13915 #define LCD_SR_SOF_Pos (1U)
AnnaBridge 189:f392fc9709a3 13916 #define LCD_SR_SOF_Msk (0x1U << LCD_SR_SOF_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 13917 #define LCD_SR_SOF LCD_SR_SOF_Msk /*!< Start Of Frame Flag Bit */
AnnaBridge 189:f392fc9709a3 13918 #define LCD_SR_UDR_Pos (2U)
AnnaBridge 189:f392fc9709a3 13919 #define LCD_SR_UDR_Msk (0x1U << LCD_SR_UDR_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 13920 #define LCD_SR_UDR LCD_SR_UDR_Msk /*!< Update Display Request Bit */
AnnaBridge 189:f392fc9709a3 13921 #define LCD_SR_UDD_Pos (3U)
AnnaBridge 189:f392fc9709a3 13922 #define LCD_SR_UDD_Msk (0x1U << LCD_SR_UDD_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 13923 #define LCD_SR_UDD LCD_SR_UDD_Msk /*!< Update Display Done Flag Bit */
AnnaBridge 189:f392fc9709a3 13924 #define LCD_SR_RDY_Pos (4U)
AnnaBridge 189:f392fc9709a3 13925 #define LCD_SR_RDY_Msk (0x1U << LCD_SR_RDY_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 13926 #define LCD_SR_RDY LCD_SR_RDY_Msk /*!< Ready Flag Bit */
AnnaBridge 189:f392fc9709a3 13927 #define LCD_SR_FCRSR_Pos (5U)
AnnaBridge 189:f392fc9709a3 13928 #define LCD_SR_FCRSR_Msk (0x1U << LCD_SR_FCRSR_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 13929 #define LCD_SR_FCRSR LCD_SR_FCRSR_Msk /*!< LCD FCR Register Synchronization Flag Bit */
AnnaBridge 189:f392fc9709a3 13930
AnnaBridge 189:f392fc9709a3 13931 /******************* Bit definition for LCD_CLR register ********************/
AnnaBridge 189:f392fc9709a3 13932 #define LCD_CLR_SOFC_Pos (1U)
AnnaBridge 189:f392fc9709a3 13933 #define LCD_CLR_SOFC_Msk (0x1U << LCD_CLR_SOFC_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 13934 #define LCD_CLR_SOFC LCD_CLR_SOFC_Msk /*!< Start Of Frame Flag Clear Bit */
AnnaBridge 189:f392fc9709a3 13935 #define LCD_CLR_UDDC_Pos (3U)
AnnaBridge 189:f392fc9709a3 13936 #define LCD_CLR_UDDC_Msk (0x1U << LCD_CLR_UDDC_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 13937 #define LCD_CLR_UDDC LCD_CLR_UDDC_Msk /*!< Update Display Done Flag Clear Bit */
AnnaBridge 189:f392fc9709a3 13938
AnnaBridge 189:f392fc9709a3 13939 /******************* Bit definition for LCD_RAM register ********************/
AnnaBridge 189:f392fc9709a3 13940 #define LCD_RAM_SEGMENT_DATA_Pos (0U)
AnnaBridge 189:f392fc9709a3 13941 #define LCD_RAM_SEGMENT_DATA_Msk (0xFFFFFFFFU << LCD_RAM_SEGMENT_DATA_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13942 #define LCD_RAM_SEGMENT_DATA LCD_RAM_SEGMENT_DATA_Msk /*!< Segment Data Bits */
AnnaBridge 189:f392fc9709a3 13943
AnnaBridge 189:f392fc9709a3 13944 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 13945 /* */
AnnaBridge 189:f392fc9709a3 13946 /* SDMMC Interface */
AnnaBridge 189:f392fc9709a3 13947 /* */
AnnaBridge 189:f392fc9709a3 13948 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 13949 /****************** Bit definition for SDMMC_POWER register ******************/
AnnaBridge 189:f392fc9709a3 13950 #define SDMMC_POWER_PWRCTRL_Pos (0U)
AnnaBridge 189:f392fc9709a3 13951 #define SDMMC_POWER_PWRCTRL_Msk (0x3U << SDMMC_POWER_PWRCTRL_Pos) /*!< 0x00000003 */
AnnaBridge 189:f392fc9709a3 13952 #define SDMMC_POWER_PWRCTRL SDMMC_POWER_PWRCTRL_Msk /*!<PWRCTRL[1:0] bits (Power supply control bits) */
AnnaBridge 189:f392fc9709a3 13953 #define SDMMC_POWER_PWRCTRL_0 (0x1U << SDMMC_POWER_PWRCTRL_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 13954 #define SDMMC_POWER_PWRCTRL_1 (0x2U << SDMMC_POWER_PWRCTRL_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 13955
AnnaBridge 189:f392fc9709a3 13956 /****************** Bit definition for SDMMC_CLKCR register ******************/
AnnaBridge 189:f392fc9709a3 13957 #define SDMMC_CLKCR_CLKDIV_Pos (0U)
AnnaBridge 189:f392fc9709a3 13958 #define SDMMC_CLKCR_CLKDIV_Msk (0xFFU << SDMMC_CLKCR_CLKDIV_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 13959 #define SDMMC_CLKCR_CLKDIV SDMMC_CLKCR_CLKDIV_Msk /*!<Clock divide factor */
AnnaBridge 189:f392fc9709a3 13960 #define SDMMC_CLKCR_CLKEN_Pos (8U)
AnnaBridge 189:f392fc9709a3 13961 #define SDMMC_CLKCR_CLKEN_Msk (0x1U << SDMMC_CLKCR_CLKEN_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 13962 #define SDMMC_CLKCR_CLKEN SDMMC_CLKCR_CLKEN_Msk /*!<Clock enable bit */
AnnaBridge 189:f392fc9709a3 13963 #define SDMMC_CLKCR_PWRSAV_Pos (9U)
AnnaBridge 189:f392fc9709a3 13964 #define SDMMC_CLKCR_PWRSAV_Msk (0x1U << SDMMC_CLKCR_PWRSAV_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 13965 #define SDMMC_CLKCR_PWRSAV SDMMC_CLKCR_PWRSAV_Msk /*!<Power saving configuration bit */
AnnaBridge 189:f392fc9709a3 13966 #define SDMMC_CLKCR_BYPASS_Pos (10U)
AnnaBridge 189:f392fc9709a3 13967 #define SDMMC_CLKCR_BYPASS_Msk (0x1U << SDMMC_CLKCR_BYPASS_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 13968 #define SDMMC_CLKCR_BYPASS SDMMC_CLKCR_BYPASS_Msk /*!<Clock divider bypass enable bit */
AnnaBridge 189:f392fc9709a3 13969
AnnaBridge 189:f392fc9709a3 13970 #define SDMMC_CLKCR_WIDBUS_Pos (11U)
AnnaBridge 189:f392fc9709a3 13971 #define SDMMC_CLKCR_WIDBUS_Msk (0x3U << SDMMC_CLKCR_WIDBUS_Pos) /*!< 0x00001800 */
AnnaBridge 189:f392fc9709a3 13972 #define SDMMC_CLKCR_WIDBUS SDMMC_CLKCR_WIDBUS_Msk /*!<WIDBUS[1:0] bits (Wide bus mode enable bit) */
AnnaBridge 189:f392fc9709a3 13973 #define SDMMC_CLKCR_WIDBUS_0 (0x1U << SDMMC_CLKCR_WIDBUS_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 13974 #define SDMMC_CLKCR_WIDBUS_1 (0x2U << SDMMC_CLKCR_WIDBUS_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 13975
AnnaBridge 189:f392fc9709a3 13976 #define SDMMC_CLKCR_NEGEDGE_Pos (13U)
AnnaBridge 189:f392fc9709a3 13977 #define SDMMC_CLKCR_NEGEDGE_Msk (0x1U << SDMMC_CLKCR_NEGEDGE_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 13978 #define SDMMC_CLKCR_NEGEDGE SDMMC_CLKCR_NEGEDGE_Msk /*!<SDMMC_CK dephasing selection bit */
AnnaBridge 189:f392fc9709a3 13979 #define SDMMC_CLKCR_HWFC_EN_Pos (14U)
AnnaBridge 189:f392fc9709a3 13980 #define SDMMC_CLKCR_HWFC_EN_Msk (0x1U << SDMMC_CLKCR_HWFC_EN_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 13981 #define SDMMC_CLKCR_HWFC_EN SDMMC_CLKCR_HWFC_EN_Msk /*!<HW Flow Control enable */
AnnaBridge 189:f392fc9709a3 13982
AnnaBridge 189:f392fc9709a3 13983 /******************* Bit definition for SDMMC_ARG register *******************/
AnnaBridge 189:f392fc9709a3 13984 #define SDMMC_ARG_CMDARG_Pos (0U)
AnnaBridge 189:f392fc9709a3 13985 #define SDMMC_ARG_CMDARG_Msk (0xFFFFFFFFU << SDMMC_ARG_CMDARG_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 13986 #define SDMMC_ARG_CMDARG SDMMC_ARG_CMDARG_Msk /*!<Command argument */
AnnaBridge 189:f392fc9709a3 13987
AnnaBridge 189:f392fc9709a3 13988 /******************* Bit definition for SDMMC_CMD register *******************/
AnnaBridge 189:f392fc9709a3 13989 #define SDMMC_CMD_CMDINDEX_Pos (0U)
AnnaBridge 189:f392fc9709a3 13990 #define SDMMC_CMD_CMDINDEX_Msk (0x3FU << SDMMC_CMD_CMDINDEX_Pos) /*!< 0x0000003F */
AnnaBridge 189:f392fc9709a3 13991 #define SDMMC_CMD_CMDINDEX SDMMC_CMD_CMDINDEX_Msk /*!<Command Index */
AnnaBridge 189:f392fc9709a3 13992
AnnaBridge 189:f392fc9709a3 13993 #define SDMMC_CMD_WAITRESP_Pos (6U)
AnnaBridge 189:f392fc9709a3 13994 #define SDMMC_CMD_WAITRESP_Msk (0x3U << SDMMC_CMD_WAITRESP_Pos) /*!< 0x000000C0 */
AnnaBridge 189:f392fc9709a3 13995 #define SDMMC_CMD_WAITRESP SDMMC_CMD_WAITRESP_Msk /*!<WAITRESP[1:0] bits (Wait for response bits) */
AnnaBridge 189:f392fc9709a3 13996 #define SDMMC_CMD_WAITRESP_0 (0x1U << SDMMC_CMD_WAITRESP_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 13997 #define SDMMC_CMD_WAITRESP_1 (0x2U << SDMMC_CMD_WAITRESP_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 13998
AnnaBridge 189:f392fc9709a3 13999 #define SDMMC_CMD_WAITINT_Pos (8U)
AnnaBridge 189:f392fc9709a3 14000 #define SDMMC_CMD_WAITINT_Msk (0x1U << SDMMC_CMD_WAITINT_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 14001 #define SDMMC_CMD_WAITINT SDMMC_CMD_WAITINT_Msk /*!<CPSM Waits for Interrupt Request */
AnnaBridge 189:f392fc9709a3 14002 #define SDMMC_CMD_WAITPEND_Pos (9U)
AnnaBridge 189:f392fc9709a3 14003 #define SDMMC_CMD_WAITPEND_Msk (0x1U << SDMMC_CMD_WAITPEND_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 14004 #define SDMMC_CMD_WAITPEND SDMMC_CMD_WAITPEND_Msk /*!<CPSM Waits for ends of data transfer (CmdPend internal signal) */
AnnaBridge 189:f392fc9709a3 14005 #define SDMMC_CMD_CPSMEN_Pos (10U)
AnnaBridge 189:f392fc9709a3 14006 #define SDMMC_CMD_CPSMEN_Msk (0x1U << SDMMC_CMD_CPSMEN_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 14007 #define SDMMC_CMD_CPSMEN SDMMC_CMD_CPSMEN_Msk /*!<Command path state machine (CPSM) Enable bit */
AnnaBridge 189:f392fc9709a3 14008 #define SDMMC_CMD_SDIOSUSPEND_Pos (11U)
AnnaBridge 189:f392fc9709a3 14009 #define SDMMC_CMD_SDIOSUSPEND_Msk (0x1U << SDMMC_CMD_SDIOSUSPEND_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 14010 #define SDMMC_CMD_SDIOSUSPEND SDMMC_CMD_SDIOSUSPEND_Msk /*!<SD I/O suspend command */
AnnaBridge 189:f392fc9709a3 14011
AnnaBridge 189:f392fc9709a3 14012 /***************** Bit definition for SDMMC_RESPCMD register *****************/
AnnaBridge 189:f392fc9709a3 14013 #define SDMMC_RESPCMD_RESPCMD_Pos (0U)
AnnaBridge 189:f392fc9709a3 14014 #define SDMMC_RESPCMD_RESPCMD_Msk (0x3FU << SDMMC_RESPCMD_RESPCMD_Pos) /*!< 0x0000003F */
AnnaBridge 189:f392fc9709a3 14015 #define SDMMC_RESPCMD_RESPCMD SDMMC_RESPCMD_RESPCMD_Msk /*!<Response command index */
AnnaBridge 189:f392fc9709a3 14016
AnnaBridge 189:f392fc9709a3 14017 /****************** Bit definition for SDMMC_RESP1 register ******************/
AnnaBridge 189:f392fc9709a3 14018 #define SDMMC_RESP1_CARDSTATUS1_Pos (0U)
AnnaBridge 189:f392fc9709a3 14019 #define SDMMC_RESP1_CARDSTATUS1_Msk (0xFFFFFFFFU << SDMMC_RESP1_CARDSTATUS1_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 14020 #define SDMMC_RESP1_CARDSTATUS1 SDMMC_RESP1_CARDSTATUS1_Msk /*!<Card Status */
AnnaBridge 189:f392fc9709a3 14021
AnnaBridge 189:f392fc9709a3 14022 /****************** Bit definition for SDMMC_RESP2 register ******************/
AnnaBridge 189:f392fc9709a3 14023 #define SDMMC_RESP2_CARDSTATUS2_Pos (0U)
AnnaBridge 189:f392fc9709a3 14024 #define SDMMC_RESP2_CARDSTATUS2_Msk (0xFFFFFFFFU << SDMMC_RESP2_CARDSTATUS2_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 14025 #define SDMMC_RESP2_CARDSTATUS2 SDMMC_RESP2_CARDSTATUS2_Msk /*!<Card Status */
AnnaBridge 189:f392fc9709a3 14026
AnnaBridge 189:f392fc9709a3 14027 /****************** Bit definition for SDMMC_RESP3 register ******************/
AnnaBridge 189:f392fc9709a3 14028 #define SDMMC_RESP3_CARDSTATUS3_Pos (0U)
AnnaBridge 189:f392fc9709a3 14029 #define SDMMC_RESP3_CARDSTATUS3_Msk (0xFFFFFFFFU << SDMMC_RESP3_CARDSTATUS3_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 14030 #define SDMMC_RESP3_CARDSTATUS3 SDMMC_RESP3_CARDSTATUS3_Msk /*!<Card Status */
AnnaBridge 189:f392fc9709a3 14031
AnnaBridge 189:f392fc9709a3 14032 /****************** Bit definition for SDMMC_RESP4 register ******************/
AnnaBridge 189:f392fc9709a3 14033 #define SDMMC_RESP4_CARDSTATUS4_Pos (0U)
AnnaBridge 189:f392fc9709a3 14034 #define SDMMC_RESP4_CARDSTATUS4_Msk (0xFFFFFFFFU << SDMMC_RESP4_CARDSTATUS4_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 14035 #define SDMMC_RESP4_CARDSTATUS4 SDMMC_RESP4_CARDSTATUS4_Msk /*!<Card Status */
AnnaBridge 189:f392fc9709a3 14036
AnnaBridge 189:f392fc9709a3 14037 /****************** Bit definition for SDMMC_DTIMER register *****************/
AnnaBridge 189:f392fc9709a3 14038 #define SDMMC_DTIMER_DATATIME_Pos (0U)
AnnaBridge 189:f392fc9709a3 14039 #define SDMMC_DTIMER_DATATIME_Msk (0xFFFFFFFFU << SDMMC_DTIMER_DATATIME_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 14040 #define SDMMC_DTIMER_DATATIME SDMMC_DTIMER_DATATIME_Msk /*!<Data timeout period. */
AnnaBridge 189:f392fc9709a3 14041
AnnaBridge 189:f392fc9709a3 14042 /****************** Bit definition for SDMMC_DLEN register *******************/
AnnaBridge 189:f392fc9709a3 14043 #define SDMMC_DLEN_DATALENGTH_Pos (0U)
AnnaBridge 189:f392fc9709a3 14044 #define SDMMC_DLEN_DATALENGTH_Msk (0x1FFFFFFU << SDMMC_DLEN_DATALENGTH_Pos) /*!< 0x01FFFFFF */
AnnaBridge 189:f392fc9709a3 14045 #define SDMMC_DLEN_DATALENGTH SDMMC_DLEN_DATALENGTH_Msk /*!<Data length value */
AnnaBridge 189:f392fc9709a3 14046
AnnaBridge 189:f392fc9709a3 14047 /****************** Bit definition for SDMMC_DCTRL register ******************/
AnnaBridge 189:f392fc9709a3 14048 #define SDMMC_DCTRL_DTEN_Pos (0U)
AnnaBridge 189:f392fc9709a3 14049 #define SDMMC_DCTRL_DTEN_Msk (0x1U << SDMMC_DCTRL_DTEN_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 14050 #define SDMMC_DCTRL_DTEN SDMMC_DCTRL_DTEN_Msk /*!<Data transfer enabled bit */
AnnaBridge 189:f392fc9709a3 14051 #define SDMMC_DCTRL_DTDIR_Pos (1U)
AnnaBridge 189:f392fc9709a3 14052 #define SDMMC_DCTRL_DTDIR_Msk (0x1U << SDMMC_DCTRL_DTDIR_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 14053 #define SDMMC_DCTRL_DTDIR SDMMC_DCTRL_DTDIR_Msk /*!<Data transfer direction selection */
AnnaBridge 189:f392fc9709a3 14054 #define SDMMC_DCTRL_DTMODE_Pos (2U)
AnnaBridge 189:f392fc9709a3 14055 #define SDMMC_DCTRL_DTMODE_Msk (0x1U << SDMMC_DCTRL_DTMODE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 14056 #define SDMMC_DCTRL_DTMODE SDMMC_DCTRL_DTMODE_Msk /*!<Data transfer mode selection */
AnnaBridge 189:f392fc9709a3 14057 #define SDMMC_DCTRL_DMAEN_Pos (3U)
AnnaBridge 189:f392fc9709a3 14058 #define SDMMC_DCTRL_DMAEN_Msk (0x1U << SDMMC_DCTRL_DMAEN_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 14059 #define SDMMC_DCTRL_DMAEN SDMMC_DCTRL_DMAEN_Msk /*!<DMA enabled bit */
AnnaBridge 189:f392fc9709a3 14060
AnnaBridge 189:f392fc9709a3 14061 #define SDMMC_DCTRL_DBLOCKSIZE_Pos (4U)
AnnaBridge 189:f392fc9709a3 14062 #define SDMMC_DCTRL_DBLOCKSIZE_Msk (0xFU << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x000000F0 */
AnnaBridge 189:f392fc9709a3 14063 #define SDMMC_DCTRL_DBLOCKSIZE SDMMC_DCTRL_DBLOCKSIZE_Msk /*!<DBLOCKSIZE[3:0] bits (Data block size) */
AnnaBridge 189:f392fc9709a3 14064 #define SDMMC_DCTRL_DBLOCKSIZE_0 (0x1U << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 14065 #define SDMMC_DCTRL_DBLOCKSIZE_1 (0x2U << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 14066 #define SDMMC_DCTRL_DBLOCKSIZE_2 (0x4U << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 14067 #define SDMMC_DCTRL_DBLOCKSIZE_3 (0x8U << SDMMC_DCTRL_DBLOCKSIZE_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 14068
AnnaBridge 189:f392fc9709a3 14069 #define SDMMC_DCTRL_RWSTART_Pos (8U)
AnnaBridge 189:f392fc9709a3 14070 #define SDMMC_DCTRL_RWSTART_Msk (0x1U << SDMMC_DCTRL_RWSTART_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 14071 #define SDMMC_DCTRL_RWSTART SDMMC_DCTRL_RWSTART_Msk /*!<Read wait start */
AnnaBridge 189:f392fc9709a3 14072 #define SDMMC_DCTRL_RWSTOP_Pos (9U)
AnnaBridge 189:f392fc9709a3 14073 #define SDMMC_DCTRL_RWSTOP_Msk (0x1U << SDMMC_DCTRL_RWSTOP_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 14074 #define SDMMC_DCTRL_RWSTOP SDMMC_DCTRL_RWSTOP_Msk /*!<Read wait stop */
AnnaBridge 189:f392fc9709a3 14075 #define SDMMC_DCTRL_RWMOD_Pos (10U)
AnnaBridge 189:f392fc9709a3 14076 #define SDMMC_DCTRL_RWMOD_Msk (0x1U << SDMMC_DCTRL_RWMOD_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 14077 #define SDMMC_DCTRL_RWMOD SDMMC_DCTRL_RWMOD_Msk /*!<Read wait mode */
AnnaBridge 189:f392fc9709a3 14078 #define SDMMC_DCTRL_SDIOEN_Pos (11U)
AnnaBridge 189:f392fc9709a3 14079 #define SDMMC_DCTRL_SDIOEN_Msk (0x1U << SDMMC_DCTRL_SDIOEN_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 14080 #define SDMMC_DCTRL_SDIOEN SDMMC_DCTRL_SDIOEN_Msk /*!<SD I/O enable functions */
AnnaBridge 189:f392fc9709a3 14081
AnnaBridge 189:f392fc9709a3 14082 /****************** Bit definition for SDMMC_DCOUNT register *****************/
AnnaBridge 189:f392fc9709a3 14083 #define SDMMC_DCOUNT_DATACOUNT_Pos (0U)
AnnaBridge 189:f392fc9709a3 14084 #define SDMMC_DCOUNT_DATACOUNT_Msk (0x1FFFFFFU << SDMMC_DCOUNT_DATACOUNT_Pos) /*!< 0x01FFFFFF */
AnnaBridge 189:f392fc9709a3 14085 #define SDMMC_DCOUNT_DATACOUNT SDMMC_DCOUNT_DATACOUNT_Msk /*!<Data count value */
AnnaBridge 189:f392fc9709a3 14086
AnnaBridge 189:f392fc9709a3 14087 /****************** Bit definition for SDMMC_STA register ********************/
AnnaBridge 189:f392fc9709a3 14088 #define SDMMC_STA_CCRCFAIL_Pos (0U)
AnnaBridge 189:f392fc9709a3 14089 #define SDMMC_STA_CCRCFAIL_Msk (0x1U << SDMMC_STA_CCRCFAIL_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 14090 #define SDMMC_STA_CCRCFAIL SDMMC_STA_CCRCFAIL_Msk /*!<Command response received (CRC check failed) */
AnnaBridge 189:f392fc9709a3 14091 #define SDMMC_STA_DCRCFAIL_Pos (1U)
AnnaBridge 189:f392fc9709a3 14092 #define SDMMC_STA_DCRCFAIL_Msk (0x1U << SDMMC_STA_DCRCFAIL_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 14093 #define SDMMC_STA_DCRCFAIL SDMMC_STA_DCRCFAIL_Msk /*!<Data block sent/received (CRC check failed) */
AnnaBridge 189:f392fc9709a3 14094 #define SDMMC_STA_CTIMEOUT_Pos (2U)
AnnaBridge 189:f392fc9709a3 14095 #define SDMMC_STA_CTIMEOUT_Msk (0x1U << SDMMC_STA_CTIMEOUT_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 14096 #define SDMMC_STA_CTIMEOUT SDMMC_STA_CTIMEOUT_Msk /*!<Command response timeout */
AnnaBridge 189:f392fc9709a3 14097 #define SDMMC_STA_DTIMEOUT_Pos (3U)
AnnaBridge 189:f392fc9709a3 14098 #define SDMMC_STA_DTIMEOUT_Msk (0x1U << SDMMC_STA_DTIMEOUT_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 14099 #define SDMMC_STA_DTIMEOUT SDMMC_STA_DTIMEOUT_Msk /*!<Data timeout */
AnnaBridge 189:f392fc9709a3 14100 #define SDMMC_STA_TXUNDERR_Pos (4U)
AnnaBridge 189:f392fc9709a3 14101 #define SDMMC_STA_TXUNDERR_Msk (0x1U << SDMMC_STA_TXUNDERR_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 14102 #define SDMMC_STA_TXUNDERR SDMMC_STA_TXUNDERR_Msk /*!<Transmit FIFO underrun error */
AnnaBridge 189:f392fc9709a3 14103 #define SDMMC_STA_RXOVERR_Pos (5U)
AnnaBridge 189:f392fc9709a3 14104 #define SDMMC_STA_RXOVERR_Msk (0x1U << SDMMC_STA_RXOVERR_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 14105 #define SDMMC_STA_RXOVERR SDMMC_STA_RXOVERR_Msk /*!<Received FIFO overrun error */
AnnaBridge 189:f392fc9709a3 14106 #define SDMMC_STA_CMDREND_Pos (6U)
AnnaBridge 189:f392fc9709a3 14107 #define SDMMC_STA_CMDREND_Msk (0x1U << SDMMC_STA_CMDREND_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 14108 #define SDMMC_STA_CMDREND SDMMC_STA_CMDREND_Msk /*!<Command response received (CRC check passed) */
AnnaBridge 189:f392fc9709a3 14109 #define SDMMC_STA_CMDSENT_Pos (7U)
AnnaBridge 189:f392fc9709a3 14110 #define SDMMC_STA_CMDSENT_Msk (0x1U << SDMMC_STA_CMDSENT_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 14111 #define SDMMC_STA_CMDSENT SDMMC_STA_CMDSENT_Msk /*!<Command sent (no response required) */
AnnaBridge 189:f392fc9709a3 14112 #define SDMMC_STA_DATAEND_Pos (8U)
AnnaBridge 189:f392fc9709a3 14113 #define SDMMC_STA_DATAEND_Msk (0x1U << SDMMC_STA_DATAEND_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 14114 #define SDMMC_STA_DATAEND SDMMC_STA_DATAEND_Msk /*!<Data end (data counter, SDIDCOUNT, is zero) */
AnnaBridge 189:f392fc9709a3 14115 #define SDMMC_STA_STBITERR_Pos (9U)
AnnaBridge 189:f392fc9709a3 14116 #define SDMMC_STA_STBITERR_Msk (0x1U << SDMMC_STA_STBITERR_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 14117 #define SDMMC_STA_STBITERR SDMMC_STA_STBITERR_Msk /*!<Start bit not detected on all data signals in wide bus mode */
AnnaBridge 189:f392fc9709a3 14118 #define SDMMC_STA_DBCKEND_Pos (10U)
AnnaBridge 189:f392fc9709a3 14119 #define SDMMC_STA_DBCKEND_Msk (0x1U << SDMMC_STA_DBCKEND_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 14120 #define SDMMC_STA_DBCKEND SDMMC_STA_DBCKEND_Msk /*!<Data block sent/received (CRC check passed) */
AnnaBridge 189:f392fc9709a3 14121 #define SDMMC_STA_CMDACT_Pos (11U)
AnnaBridge 189:f392fc9709a3 14122 #define SDMMC_STA_CMDACT_Msk (0x1U << SDMMC_STA_CMDACT_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 14123 #define SDMMC_STA_CMDACT SDMMC_STA_CMDACT_Msk /*!<Command transfer in progress */
AnnaBridge 189:f392fc9709a3 14124 #define SDMMC_STA_TXACT_Pos (12U)
AnnaBridge 189:f392fc9709a3 14125 #define SDMMC_STA_TXACT_Msk (0x1U << SDMMC_STA_TXACT_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 14126 #define SDMMC_STA_TXACT SDMMC_STA_TXACT_Msk /*!<Data transmit in progress */
AnnaBridge 189:f392fc9709a3 14127 #define SDMMC_STA_RXACT_Pos (13U)
AnnaBridge 189:f392fc9709a3 14128 #define SDMMC_STA_RXACT_Msk (0x1U << SDMMC_STA_RXACT_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 14129 #define SDMMC_STA_RXACT SDMMC_STA_RXACT_Msk /*!<Data receive in progress */
AnnaBridge 189:f392fc9709a3 14130 #define SDMMC_STA_TXFIFOHE_Pos (14U)
AnnaBridge 189:f392fc9709a3 14131 #define SDMMC_STA_TXFIFOHE_Msk (0x1U << SDMMC_STA_TXFIFOHE_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 14132 #define SDMMC_STA_TXFIFOHE SDMMC_STA_TXFIFOHE_Msk /*!<Transmit FIFO Half Empty: at least 8 words can be written into the FIFO */
AnnaBridge 189:f392fc9709a3 14133 #define SDMMC_STA_RXFIFOHF_Pos (15U)
AnnaBridge 189:f392fc9709a3 14134 #define SDMMC_STA_RXFIFOHF_Msk (0x1U << SDMMC_STA_RXFIFOHF_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 14135 #define SDMMC_STA_RXFIFOHF SDMMC_STA_RXFIFOHF_Msk /*!<Receive FIFO Half Full: there are at least 8 words in the FIFO */
AnnaBridge 189:f392fc9709a3 14136 #define SDMMC_STA_TXFIFOF_Pos (16U)
AnnaBridge 189:f392fc9709a3 14137 #define SDMMC_STA_TXFIFOF_Msk (0x1U << SDMMC_STA_TXFIFOF_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 14138 #define SDMMC_STA_TXFIFOF SDMMC_STA_TXFIFOF_Msk /*!<Transmit FIFO full */
AnnaBridge 189:f392fc9709a3 14139 #define SDMMC_STA_RXFIFOF_Pos (17U)
AnnaBridge 189:f392fc9709a3 14140 #define SDMMC_STA_RXFIFOF_Msk (0x1U << SDMMC_STA_RXFIFOF_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 14141 #define SDMMC_STA_RXFIFOF SDMMC_STA_RXFIFOF_Msk /*!<Receive FIFO full */
AnnaBridge 189:f392fc9709a3 14142 #define SDMMC_STA_TXFIFOE_Pos (18U)
AnnaBridge 189:f392fc9709a3 14143 #define SDMMC_STA_TXFIFOE_Msk (0x1U << SDMMC_STA_TXFIFOE_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 14144 #define SDMMC_STA_TXFIFOE SDMMC_STA_TXFIFOE_Msk /*!<Transmit FIFO empty */
AnnaBridge 189:f392fc9709a3 14145 #define SDMMC_STA_RXFIFOE_Pos (19U)
AnnaBridge 189:f392fc9709a3 14146 #define SDMMC_STA_RXFIFOE_Msk (0x1U << SDMMC_STA_RXFIFOE_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 14147 #define SDMMC_STA_RXFIFOE SDMMC_STA_RXFIFOE_Msk /*!<Receive FIFO empty */
AnnaBridge 189:f392fc9709a3 14148 #define SDMMC_STA_TXDAVL_Pos (20U)
AnnaBridge 189:f392fc9709a3 14149 #define SDMMC_STA_TXDAVL_Msk (0x1U << SDMMC_STA_TXDAVL_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 14150 #define SDMMC_STA_TXDAVL SDMMC_STA_TXDAVL_Msk /*!<Data available in transmit FIFO */
AnnaBridge 189:f392fc9709a3 14151 #define SDMMC_STA_RXDAVL_Pos (21U)
AnnaBridge 189:f392fc9709a3 14152 #define SDMMC_STA_RXDAVL_Msk (0x1U << SDMMC_STA_RXDAVL_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 14153 #define SDMMC_STA_RXDAVL SDMMC_STA_RXDAVL_Msk /*!<Data available in receive FIFO */
AnnaBridge 189:f392fc9709a3 14154 #define SDMMC_STA_SDIOIT_Pos (22U)
AnnaBridge 189:f392fc9709a3 14155 #define SDMMC_STA_SDIOIT_Msk (0x1U << SDMMC_STA_SDIOIT_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 14156 #define SDMMC_STA_SDIOIT SDMMC_STA_SDIOIT_Msk /*!<SDIO interrupt received */
AnnaBridge 189:f392fc9709a3 14157
AnnaBridge 189:f392fc9709a3 14158 /******************* Bit definition for SDMMC_ICR register *******************/
AnnaBridge 189:f392fc9709a3 14159 #define SDMMC_ICR_CCRCFAILC_Pos (0U)
AnnaBridge 189:f392fc9709a3 14160 #define SDMMC_ICR_CCRCFAILC_Msk (0x1U << SDMMC_ICR_CCRCFAILC_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 14161 #define SDMMC_ICR_CCRCFAILC SDMMC_ICR_CCRCFAILC_Msk /*!<CCRCFAIL flag clear bit */
AnnaBridge 189:f392fc9709a3 14162 #define SDMMC_ICR_DCRCFAILC_Pos (1U)
AnnaBridge 189:f392fc9709a3 14163 #define SDMMC_ICR_DCRCFAILC_Msk (0x1U << SDMMC_ICR_DCRCFAILC_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 14164 #define SDMMC_ICR_DCRCFAILC SDMMC_ICR_DCRCFAILC_Msk /*!<DCRCFAIL flag clear bit */
AnnaBridge 189:f392fc9709a3 14165 #define SDMMC_ICR_CTIMEOUTC_Pos (2U)
AnnaBridge 189:f392fc9709a3 14166 #define SDMMC_ICR_CTIMEOUTC_Msk (0x1U << SDMMC_ICR_CTIMEOUTC_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 14167 #define SDMMC_ICR_CTIMEOUTC SDMMC_ICR_CTIMEOUTC_Msk /*!<CTIMEOUT flag clear bit */
AnnaBridge 189:f392fc9709a3 14168 #define SDMMC_ICR_DTIMEOUTC_Pos (3U)
AnnaBridge 189:f392fc9709a3 14169 #define SDMMC_ICR_DTIMEOUTC_Msk (0x1U << SDMMC_ICR_DTIMEOUTC_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 14170 #define SDMMC_ICR_DTIMEOUTC SDMMC_ICR_DTIMEOUTC_Msk /*!<DTIMEOUT flag clear bit */
AnnaBridge 189:f392fc9709a3 14171 #define SDMMC_ICR_TXUNDERRC_Pos (4U)
AnnaBridge 189:f392fc9709a3 14172 #define SDMMC_ICR_TXUNDERRC_Msk (0x1U << SDMMC_ICR_TXUNDERRC_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 14173 #define SDMMC_ICR_TXUNDERRC SDMMC_ICR_TXUNDERRC_Msk /*!<TXUNDERR flag clear bit */
AnnaBridge 189:f392fc9709a3 14174 #define SDMMC_ICR_RXOVERRC_Pos (5U)
AnnaBridge 189:f392fc9709a3 14175 #define SDMMC_ICR_RXOVERRC_Msk (0x1U << SDMMC_ICR_RXOVERRC_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 14176 #define SDMMC_ICR_RXOVERRC SDMMC_ICR_RXOVERRC_Msk /*!<RXOVERR flag clear bit */
AnnaBridge 189:f392fc9709a3 14177 #define SDMMC_ICR_CMDRENDC_Pos (6U)
AnnaBridge 189:f392fc9709a3 14178 #define SDMMC_ICR_CMDRENDC_Msk (0x1U << SDMMC_ICR_CMDRENDC_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 14179 #define SDMMC_ICR_CMDRENDC SDMMC_ICR_CMDRENDC_Msk /*!<CMDREND flag clear bit */
AnnaBridge 189:f392fc9709a3 14180 #define SDMMC_ICR_CMDSENTC_Pos (7U)
AnnaBridge 189:f392fc9709a3 14181 #define SDMMC_ICR_CMDSENTC_Msk (0x1U << SDMMC_ICR_CMDSENTC_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 14182 #define SDMMC_ICR_CMDSENTC SDMMC_ICR_CMDSENTC_Msk /*!<CMDSENT flag clear bit */
AnnaBridge 189:f392fc9709a3 14183 #define SDMMC_ICR_DATAENDC_Pos (8U)
AnnaBridge 189:f392fc9709a3 14184 #define SDMMC_ICR_DATAENDC_Msk (0x1U << SDMMC_ICR_DATAENDC_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 14185 #define SDMMC_ICR_DATAENDC SDMMC_ICR_DATAENDC_Msk /*!<DATAEND flag clear bit */
AnnaBridge 189:f392fc9709a3 14186 #define SDMMC_ICR_STBITERRC_Pos (9U)
AnnaBridge 189:f392fc9709a3 14187 #define SDMMC_ICR_STBITERRC_Msk (0x1U << SDMMC_ICR_STBITERRC_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 14188 #define SDMMC_ICR_STBITERRC SDMMC_ICR_STBITERRC_Msk /*!<STBITERR flag clear bit */
AnnaBridge 189:f392fc9709a3 14189 #define SDMMC_ICR_DBCKENDC_Pos (10U)
AnnaBridge 189:f392fc9709a3 14190 #define SDMMC_ICR_DBCKENDC_Msk (0x1U << SDMMC_ICR_DBCKENDC_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 14191 #define SDMMC_ICR_DBCKENDC SDMMC_ICR_DBCKENDC_Msk /*!<DBCKEND flag clear bit */
AnnaBridge 189:f392fc9709a3 14192 #define SDMMC_ICR_SDIOITC_Pos (22U)
AnnaBridge 189:f392fc9709a3 14193 #define SDMMC_ICR_SDIOITC_Msk (0x1U << SDMMC_ICR_SDIOITC_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 14194 #define SDMMC_ICR_SDIOITC SDMMC_ICR_SDIOITC_Msk /*!<SDIOIT flag clear bit */
AnnaBridge 189:f392fc9709a3 14195
AnnaBridge 189:f392fc9709a3 14196 /****************** Bit definition for SDMMC_MASK register *******************/
AnnaBridge 189:f392fc9709a3 14197 #define SDMMC_MASK_CCRCFAILIE_Pos (0U)
AnnaBridge 189:f392fc9709a3 14198 #define SDMMC_MASK_CCRCFAILIE_Msk (0x1U << SDMMC_MASK_CCRCFAILIE_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 14199 #define SDMMC_MASK_CCRCFAILIE SDMMC_MASK_CCRCFAILIE_Msk /*!<Command CRC Fail Interrupt Enable */
AnnaBridge 189:f392fc9709a3 14200 #define SDMMC_MASK_DCRCFAILIE_Pos (1U)
AnnaBridge 189:f392fc9709a3 14201 #define SDMMC_MASK_DCRCFAILIE_Msk (0x1U << SDMMC_MASK_DCRCFAILIE_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 14202 #define SDMMC_MASK_DCRCFAILIE SDMMC_MASK_DCRCFAILIE_Msk /*!<Data CRC Fail Interrupt Enable */
AnnaBridge 189:f392fc9709a3 14203 #define SDMMC_MASK_CTIMEOUTIE_Pos (2U)
AnnaBridge 189:f392fc9709a3 14204 #define SDMMC_MASK_CTIMEOUTIE_Msk (0x1U << SDMMC_MASK_CTIMEOUTIE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 14205 #define SDMMC_MASK_CTIMEOUTIE SDMMC_MASK_CTIMEOUTIE_Msk /*!<Command TimeOut Interrupt Enable */
AnnaBridge 189:f392fc9709a3 14206 #define SDMMC_MASK_DTIMEOUTIE_Pos (3U)
AnnaBridge 189:f392fc9709a3 14207 #define SDMMC_MASK_DTIMEOUTIE_Msk (0x1U << SDMMC_MASK_DTIMEOUTIE_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 14208 #define SDMMC_MASK_DTIMEOUTIE SDMMC_MASK_DTIMEOUTIE_Msk /*!<Data TimeOut Interrupt Enable */
AnnaBridge 189:f392fc9709a3 14209 #define SDMMC_MASK_TXUNDERRIE_Pos (4U)
AnnaBridge 189:f392fc9709a3 14210 #define SDMMC_MASK_TXUNDERRIE_Msk (0x1U << SDMMC_MASK_TXUNDERRIE_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 14211 #define SDMMC_MASK_TXUNDERRIE SDMMC_MASK_TXUNDERRIE_Msk /*!<Tx FIFO UnderRun Error Interrupt Enable */
AnnaBridge 189:f392fc9709a3 14212 #define SDMMC_MASK_RXOVERRIE_Pos (5U)
AnnaBridge 189:f392fc9709a3 14213 #define SDMMC_MASK_RXOVERRIE_Msk (0x1U << SDMMC_MASK_RXOVERRIE_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 14214 #define SDMMC_MASK_RXOVERRIE SDMMC_MASK_RXOVERRIE_Msk /*!<Rx FIFO OverRun Error Interrupt Enable */
AnnaBridge 189:f392fc9709a3 14215 #define SDMMC_MASK_CMDRENDIE_Pos (6U)
AnnaBridge 189:f392fc9709a3 14216 #define SDMMC_MASK_CMDRENDIE_Msk (0x1U << SDMMC_MASK_CMDRENDIE_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 14217 #define SDMMC_MASK_CMDRENDIE SDMMC_MASK_CMDRENDIE_Msk /*!<Command Response Received Interrupt Enable */
AnnaBridge 189:f392fc9709a3 14218 #define SDMMC_MASK_CMDSENTIE_Pos (7U)
AnnaBridge 189:f392fc9709a3 14219 #define SDMMC_MASK_CMDSENTIE_Msk (0x1U << SDMMC_MASK_CMDSENTIE_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 14220 #define SDMMC_MASK_CMDSENTIE SDMMC_MASK_CMDSENTIE_Msk /*!<Command Sent Interrupt Enable */
AnnaBridge 189:f392fc9709a3 14221 #define SDMMC_MASK_DATAENDIE_Pos (8U)
AnnaBridge 189:f392fc9709a3 14222 #define SDMMC_MASK_DATAENDIE_Msk (0x1U << SDMMC_MASK_DATAENDIE_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 14223 #define SDMMC_MASK_DATAENDIE SDMMC_MASK_DATAENDIE_Msk /*!<Data End Interrupt Enable */
AnnaBridge 189:f392fc9709a3 14224 #define SDMMC_MASK_DBCKENDIE_Pos (10U)
AnnaBridge 189:f392fc9709a3 14225 #define SDMMC_MASK_DBCKENDIE_Msk (0x1U << SDMMC_MASK_DBCKENDIE_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 14226 #define SDMMC_MASK_DBCKENDIE SDMMC_MASK_DBCKENDIE_Msk /*!<Data Block End Interrupt Enable */
AnnaBridge 189:f392fc9709a3 14227 #define SDMMC_MASK_CMDACTIE_Pos (11U)
AnnaBridge 189:f392fc9709a3 14228 #define SDMMC_MASK_CMDACTIE_Msk (0x1U << SDMMC_MASK_CMDACTIE_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 14229 #define SDMMC_MASK_CMDACTIE SDMMC_MASK_CMDACTIE_Msk /*!<CCommand Acting Interrupt Enable */
AnnaBridge 189:f392fc9709a3 14230 #define SDMMC_MASK_TXACTIE_Pos (12U)
AnnaBridge 189:f392fc9709a3 14231 #define SDMMC_MASK_TXACTIE_Msk (0x1U << SDMMC_MASK_TXACTIE_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 14232 #define SDMMC_MASK_TXACTIE SDMMC_MASK_TXACTIE_Msk /*!<Data Transmit Acting Interrupt Enable */
AnnaBridge 189:f392fc9709a3 14233 #define SDMMC_MASK_RXACTIE_Pos (13U)
AnnaBridge 189:f392fc9709a3 14234 #define SDMMC_MASK_RXACTIE_Msk (0x1U << SDMMC_MASK_RXACTIE_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 14235 #define SDMMC_MASK_RXACTIE SDMMC_MASK_RXACTIE_Msk /*!<Data receive acting interrupt enabled */
AnnaBridge 189:f392fc9709a3 14236 #define SDMMC_MASK_TXFIFOHEIE_Pos (14U)
AnnaBridge 189:f392fc9709a3 14237 #define SDMMC_MASK_TXFIFOHEIE_Msk (0x1U << SDMMC_MASK_TXFIFOHEIE_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 14238 #define SDMMC_MASK_TXFIFOHEIE SDMMC_MASK_TXFIFOHEIE_Msk /*!<Tx FIFO Half Empty interrupt Enable */
AnnaBridge 189:f392fc9709a3 14239 #define SDMMC_MASK_RXFIFOHFIE_Pos (15U)
AnnaBridge 189:f392fc9709a3 14240 #define SDMMC_MASK_RXFIFOHFIE_Msk (0x1U << SDMMC_MASK_RXFIFOHFIE_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 14241 #define SDMMC_MASK_RXFIFOHFIE SDMMC_MASK_RXFIFOHFIE_Msk /*!<Rx FIFO Half Full interrupt Enable */
AnnaBridge 189:f392fc9709a3 14242 #define SDMMC_MASK_TXFIFOFIE_Pos (16U)
AnnaBridge 189:f392fc9709a3 14243 #define SDMMC_MASK_TXFIFOFIE_Msk (0x1U << SDMMC_MASK_TXFIFOFIE_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 14244 #define SDMMC_MASK_TXFIFOFIE SDMMC_MASK_TXFIFOFIE_Msk /*!<Tx FIFO Full interrupt Enable */
AnnaBridge 189:f392fc9709a3 14245 #define SDMMC_MASK_RXFIFOFIE_Pos (17U)
AnnaBridge 189:f392fc9709a3 14246 #define SDMMC_MASK_RXFIFOFIE_Msk (0x1U << SDMMC_MASK_RXFIFOFIE_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 14247 #define SDMMC_MASK_RXFIFOFIE SDMMC_MASK_RXFIFOFIE_Msk /*!<Rx FIFO Full interrupt Enable */
AnnaBridge 189:f392fc9709a3 14248 #define SDMMC_MASK_TXFIFOEIE_Pos (18U)
AnnaBridge 189:f392fc9709a3 14249 #define SDMMC_MASK_TXFIFOEIE_Msk (0x1U << SDMMC_MASK_TXFIFOEIE_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 14250 #define SDMMC_MASK_TXFIFOEIE SDMMC_MASK_TXFIFOEIE_Msk /*!<Tx FIFO Empty interrupt Enable */
AnnaBridge 189:f392fc9709a3 14251 #define SDMMC_MASK_RXFIFOEIE_Pos (19U)
AnnaBridge 189:f392fc9709a3 14252 #define SDMMC_MASK_RXFIFOEIE_Msk (0x1U << SDMMC_MASK_RXFIFOEIE_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 14253 #define SDMMC_MASK_RXFIFOEIE SDMMC_MASK_RXFIFOEIE_Msk /*!<Rx FIFO Empty interrupt Enable */
AnnaBridge 189:f392fc9709a3 14254 #define SDMMC_MASK_TXDAVLIE_Pos (20U)
AnnaBridge 189:f392fc9709a3 14255 #define SDMMC_MASK_TXDAVLIE_Msk (0x1U << SDMMC_MASK_TXDAVLIE_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 14256 #define SDMMC_MASK_TXDAVLIE SDMMC_MASK_TXDAVLIE_Msk /*!<Data available in Tx FIFO interrupt Enable */
AnnaBridge 189:f392fc9709a3 14257 #define SDMMC_MASK_RXDAVLIE_Pos (21U)
AnnaBridge 189:f392fc9709a3 14258 #define SDMMC_MASK_RXDAVLIE_Msk (0x1U << SDMMC_MASK_RXDAVLIE_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 14259 #define SDMMC_MASK_RXDAVLIE SDMMC_MASK_RXDAVLIE_Msk /*!<Data available in Rx FIFO interrupt Enable */
AnnaBridge 189:f392fc9709a3 14260 #define SDMMC_MASK_SDIOITIE_Pos (22U)
AnnaBridge 189:f392fc9709a3 14261 #define SDMMC_MASK_SDIOITIE_Msk (0x1U << SDMMC_MASK_SDIOITIE_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 14262 #define SDMMC_MASK_SDIOITIE SDMMC_MASK_SDIOITIE_Msk /*!<SDIO Mode Interrupt Received interrupt Enable */
AnnaBridge 189:f392fc9709a3 14263
AnnaBridge 189:f392fc9709a3 14264 /***************** Bit definition for SDMMC_FIFOCNT register *****************/
AnnaBridge 189:f392fc9709a3 14265 #define SDMMC_FIFOCNT_FIFOCOUNT_Pos (0U)
AnnaBridge 189:f392fc9709a3 14266 #define SDMMC_FIFOCNT_FIFOCOUNT_Msk (0xFFFFFFU << SDMMC_FIFOCNT_FIFOCOUNT_Pos) /*!< 0x00FFFFFF */
AnnaBridge 189:f392fc9709a3 14267 #define SDMMC_FIFOCNT_FIFOCOUNT SDMMC_FIFOCNT_FIFOCOUNT_Msk /*!<Remaining number of words to be written to or read from the FIFO */
AnnaBridge 189:f392fc9709a3 14268
AnnaBridge 189:f392fc9709a3 14269 /****************** Bit definition for SDMMC_FIFO register *******************/
AnnaBridge 189:f392fc9709a3 14270 #define SDMMC_FIFO_FIFODATA_Pos (0U)
AnnaBridge 189:f392fc9709a3 14271 #define SDMMC_FIFO_FIFODATA_Msk (0xFFFFFFFFU << SDMMC_FIFO_FIFODATA_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 14272 #define SDMMC_FIFO_FIFODATA SDMMC_FIFO_FIFODATA_Msk /*!<Receive and transmit FIFO data */
AnnaBridge 189:f392fc9709a3 14273
AnnaBridge 189:f392fc9709a3 14274 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 14275 /* */
AnnaBridge 189:f392fc9709a3 14276 /* Serial Peripheral Interface (SPI) */
AnnaBridge 189:f392fc9709a3 14277 /* */
AnnaBridge 189:f392fc9709a3 14278 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 14279 /******************* Bit definition for SPI_CR1 register ********************/
AnnaBridge 189:f392fc9709a3 14280 #define SPI_CR1_CPHA_Pos (0U)
AnnaBridge 189:f392fc9709a3 14281 #define SPI_CR1_CPHA_Msk (0x1U << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 14282 #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!<Clock Phase */
AnnaBridge 189:f392fc9709a3 14283 #define SPI_CR1_CPOL_Pos (1U)
AnnaBridge 189:f392fc9709a3 14284 #define SPI_CR1_CPOL_Msk (0x1U << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 14285 #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!<Clock Polarity */
AnnaBridge 189:f392fc9709a3 14286 #define SPI_CR1_MSTR_Pos (2U)
AnnaBridge 189:f392fc9709a3 14287 #define SPI_CR1_MSTR_Msk (0x1U << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 14288 #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!<Master Selection */
AnnaBridge 189:f392fc9709a3 14289
AnnaBridge 189:f392fc9709a3 14290 #define SPI_CR1_BR_Pos (3U)
AnnaBridge 189:f392fc9709a3 14291 #define SPI_CR1_BR_Msk (0x7U << SPI_CR1_BR_Pos) /*!< 0x00000038 */
AnnaBridge 189:f392fc9709a3 14292 #define SPI_CR1_BR SPI_CR1_BR_Msk /*!<BR[2:0] bits (Baud Rate Control) */
AnnaBridge 189:f392fc9709a3 14293 #define SPI_CR1_BR_0 (0x1U << SPI_CR1_BR_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 14294 #define SPI_CR1_BR_1 (0x2U << SPI_CR1_BR_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 14295 #define SPI_CR1_BR_2 (0x4U << SPI_CR1_BR_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 14296
AnnaBridge 189:f392fc9709a3 14297 #define SPI_CR1_SPE_Pos (6U)
AnnaBridge 189:f392fc9709a3 14298 #define SPI_CR1_SPE_Msk (0x1U << SPI_CR1_SPE_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 14299 #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!<SPI Enable */
AnnaBridge 189:f392fc9709a3 14300 #define SPI_CR1_LSBFIRST_Pos (7U)
AnnaBridge 189:f392fc9709a3 14301 #define SPI_CR1_LSBFIRST_Msk (0x1U << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 14302 #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!<Frame Format */
AnnaBridge 189:f392fc9709a3 14303 #define SPI_CR1_SSI_Pos (8U)
AnnaBridge 189:f392fc9709a3 14304 #define SPI_CR1_SSI_Msk (0x1U << SPI_CR1_SSI_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 14305 #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!<Internal slave select */
AnnaBridge 189:f392fc9709a3 14306 #define SPI_CR1_SSM_Pos (9U)
AnnaBridge 189:f392fc9709a3 14307 #define SPI_CR1_SSM_Msk (0x1U << SPI_CR1_SSM_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 14308 #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!<Software slave management */
AnnaBridge 189:f392fc9709a3 14309 #define SPI_CR1_RXONLY_Pos (10U)
AnnaBridge 189:f392fc9709a3 14310 #define SPI_CR1_RXONLY_Msk (0x1U << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 14311 #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!<Receive only */
AnnaBridge 189:f392fc9709a3 14312 #define SPI_CR1_CRCL_Pos (11U)
AnnaBridge 189:f392fc9709a3 14313 #define SPI_CR1_CRCL_Msk (0x1U << SPI_CR1_CRCL_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 14314 #define SPI_CR1_CRCL SPI_CR1_CRCL_Msk /*!< CRC Length */
AnnaBridge 189:f392fc9709a3 14315 #define SPI_CR1_CRCNEXT_Pos (12U)
AnnaBridge 189:f392fc9709a3 14316 #define SPI_CR1_CRCNEXT_Msk (0x1U << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 14317 #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!<Transmit CRC next */
AnnaBridge 189:f392fc9709a3 14318 #define SPI_CR1_CRCEN_Pos (13U)
AnnaBridge 189:f392fc9709a3 14319 #define SPI_CR1_CRCEN_Msk (0x1U << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 14320 #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!<Hardware CRC calculation enable */
AnnaBridge 189:f392fc9709a3 14321 #define SPI_CR1_BIDIOE_Pos (14U)
AnnaBridge 189:f392fc9709a3 14322 #define SPI_CR1_BIDIOE_Msk (0x1U << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 14323 #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!<Output enable in bidirectional mode */
AnnaBridge 189:f392fc9709a3 14324 #define SPI_CR1_BIDIMODE_Pos (15U)
AnnaBridge 189:f392fc9709a3 14325 #define SPI_CR1_BIDIMODE_Msk (0x1U << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 14326 #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!<Bidirectional data mode enable */
AnnaBridge 189:f392fc9709a3 14327
AnnaBridge 189:f392fc9709a3 14328 /******************* Bit definition for SPI_CR2 register ********************/
AnnaBridge 189:f392fc9709a3 14329 #define SPI_CR2_RXDMAEN_Pos (0U)
AnnaBridge 189:f392fc9709a3 14330 #define SPI_CR2_RXDMAEN_Msk (0x1U << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 14331 #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!< Rx Buffer DMA Enable */
AnnaBridge 189:f392fc9709a3 14332 #define SPI_CR2_TXDMAEN_Pos (1U)
AnnaBridge 189:f392fc9709a3 14333 #define SPI_CR2_TXDMAEN_Msk (0x1U << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 14334 #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!< Tx Buffer DMA Enable */
AnnaBridge 189:f392fc9709a3 14335 #define SPI_CR2_SSOE_Pos (2U)
AnnaBridge 189:f392fc9709a3 14336 #define SPI_CR2_SSOE_Msk (0x1U << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 14337 #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!< SS Output Enable */
AnnaBridge 189:f392fc9709a3 14338 #define SPI_CR2_NSSP_Pos (3U)
AnnaBridge 189:f392fc9709a3 14339 #define SPI_CR2_NSSP_Msk (0x1U << SPI_CR2_NSSP_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 14340 #define SPI_CR2_NSSP SPI_CR2_NSSP_Msk /*!< NSS pulse management Enable */
AnnaBridge 189:f392fc9709a3 14341 #define SPI_CR2_FRF_Pos (4U)
AnnaBridge 189:f392fc9709a3 14342 #define SPI_CR2_FRF_Msk (0x1U << SPI_CR2_FRF_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 14343 #define SPI_CR2_FRF SPI_CR2_FRF_Msk /*!< Frame Format Enable */
AnnaBridge 189:f392fc9709a3 14344 #define SPI_CR2_ERRIE_Pos (5U)
AnnaBridge 189:f392fc9709a3 14345 #define SPI_CR2_ERRIE_Msk (0x1U << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 14346 #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!< Error Interrupt Enable */
AnnaBridge 189:f392fc9709a3 14347 #define SPI_CR2_RXNEIE_Pos (6U)
AnnaBridge 189:f392fc9709a3 14348 #define SPI_CR2_RXNEIE_Msk (0x1U << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 14349 #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!< RX buffer Not Empty Interrupt Enable */
AnnaBridge 189:f392fc9709a3 14350 #define SPI_CR2_TXEIE_Pos (7U)
AnnaBridge 189:f392fc9709a3 14351 #define SPI_CR2_TXEIE_Msk (0x1U << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 14352 #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!< Tx buffer Empty Interrupt Enable */
AnnaBridge 189:f392fc9709a3 14353 #define SPI_CR2_DS_Pos (8U)
AnnaBridge 189:f392fc9709a3 14354 #define SPI_CR2_DS_Msk (0xFU << SPI_CR2_DS_Pos) /*!< 0x00000F00 */
AnnaBridge 189:f392fc9709a3 14355 #define SPI_CR2_DS SPI_CR2_DS_Msk /*!< DS[3:0] Data Size */
AnnaBridge 189:f392fc9709a3 14356 #define SPI_CR2_DS_0 (0x1U << SPI_CR2_DS_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 14357 #define SPI_CR2_DS_1 (0x2U << SPI_CR2_DS_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 14358 #define SPI_CR2_DS_2 (0x4U << SPI_CR2_DS_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 14359 #define SPI_CR2_DS_3 (0x8U << SPI_CR2_DS_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 14360 #define SPI_CR2_FRXTH_Pos (12U)
AnnaBridge 189:f392fc9709a3 14361 #define SPI_CR2_FRXTH_Msk (0x1U << SPI_CR2_FRXTH_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 14362 #define SPI_CR2_FRXTH SPI_CR2_FRXTH_Msk /*!< FIFO reception Threshold */
AnnaBridge 189:f392fc9709a3 14363 #define SPI_CR2_LDMARX_Pos (13U)
AnnaBridge 189:f392fc9709a3 14364 #define SPI_CR2_LDMARX_Msk (0x1U << SPI_CR2_LDMARX_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 14365 #define SPI_CR2_LDMARX SPI_CR2_LDMARX_Msk /*!< Last DMA transfer for reception */
AnnaBridge 189:f392fc9709a3 14366 #define SPI_CR2_LDMATX_Pos (14U)
AnnaBridge 189:f392fc9709a3 14367 #define SPI_CR2_LDMATX_Msk (0x1U << SPI_CR2_LDMATX_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 14368 #define SPI_CR2_LDMATX SPI_CR2_LDMATX_Msk /*!< Last DMA transfer for transmission */
AnnaBridge 189:f392fc9709a3 14369
AnnaBridge 189:f392fc9709a3 14370 /******************** Bit definition for SPI_SR register ********************/
AnnaBridge 189:f392fc9709a3 14371 #define SPI_SR_RXNE_Pos (0U)
AnnaBridge 189:f392fc9709a3 14372 #define SPI_SR_RXNE_Msk (0x1U << SPI_SR_RXNE_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 14373 #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!< Receive buffer Not Empty */
AnnaBridge 189:f392fc9709a3 14374 #define SPI_SR_TXE_Pos (1U)
AnnaBridge 189:f392fc9709a3 14375 #define SPI_SR_TXE_Msk (0x1U << SPI_SR_TXE_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 14376 #define SPI_SR_TXE SPI_SR_TXE_Msk /*!< Transmit buffer Empty */
AnnaBridge 189:f392fc9709a3 14377 #define SPI_SR_CHSIDE_Pos (2U)
AnnaBridge 189:f392fc9709a3 14378 #define SPI_SR_CHSIDE_Msk (0x1U << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 14379 #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!< Channel side */
AnnaBridge 189:f392fc9709a3 14380 #define SPI_SR_UDR_Pos (3U)
AnnaBridge 189:f392fc9709a3 14381 #define SPI_SR_UDR_Msk (0x1U << SPI_SR_UDR_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 14382 #define SPI_SR_UDR SPI_SR_UDR_Msk /*!< Underrun flag */
AnnaBridge 189:f392fc9709a3 14383 #define SPI_SR_CRCERR_Pos (4U)
AnnaBridge 189:f392fc9709a3 14384 #define SPI_SR_CRCERR_Msk (0x1U << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 14385 #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!< CRC Error flag */
AnnaBridge 189:f392fc9709a3 14386 #define SPI_SR_MODF_Pos (5U)
AnnaBridge 189:f392fc9709a3 14387 #define SPI_SR_MODF_Msk (0x1U << SPI_SR_MODF_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 14388 #define SPI_SR_MODF SPI_SR_MODF_Msk /*!< Mode fault */
AnnaBridge 189:f392fc9709a3 14389 #define SPI_SR_OVR_Pos (6U)
AnnaBridge 189:f392fc9709a3 14390 #define SPI_SR_OVR_Msk (0x1U << SPI_SR_OVR_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 14391 #define SPI_SR_OVR SPI_SR_OVR_Msk /*!< Overrun flag */
AnnaBridge 189:f392fc9709a3 14392 #define SPI_SR_BSY_Pos (7U)
AnnaBridge 189:f392fc9709a3 14393 #define SPI_SR_BSY_Msk (0x1U << SPI_SR_BSY_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 14394 #define SPI_SR_BSY SPI_SR_BSY_Msk /*!< Busy flag */
AnnaBridge 189:f392fc9709a3 14395 #define SPI_SR_FRE_Pos (8U)
AnnaBridge 189:f392fc9709a3 14396 #define SPI_SR_FRE_Msk (0x1U << SPI_SR_FRE_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 14397 #define SPI_SR_FRE SPI_SR_FRE_Msk /*!< TI frame format error */
AnnaBridge 189:f392fc9709a3 14398 #define SPI_SR_FRLVL_Pos (9U)
AnnaBridge 189:f392fc9709a3 14399 #define SPI_SR_FRLVL_Msk (0x3U << SPI_SR_FRLVL_Pos) /*!< 0x00000600 */
AnnaBridge 189:f392fc9709a3 14400 #define SPI_SR_FRLVL SPI_SR_FRLVL_Msk /*!< FIFO Reception Level */
AnnaBridge 189:f392fc9709a3 14401 #define SPI_SR_FRLVL_0 (0x1U << SPI_SR_FRLVL_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 14402 #define SPI_SR_FRLVL_1 (0x2U << SPI_SR_FRLVL_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 14403 #define SPI_SR_FTLVL_Pos (11U)
AnnaBridge 189:f392fc9709a3 14404 #define SPI_SR_FTLVL_Msk (0x3U << SPI_SR_FTLVL_Pos) /*!< 0x00001800 */
AnnaBridge 189:f392fc9709a3 14405 #define SPI_SR_FTLVL SPI_SR_FTLVL_Msk /*!< FIFO Transmission Level */
AnnaBridge 189:f392fc9709a3 14406 #define SPI_SR_FTLVL_0 (0x1U << SPI_SR_FTLVL_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 14407 #define SPI_SR_FTLVL_1 (0x2U << SPI_SR_FTLVL_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 14408
AnnaBridge 189:f392fc9709a3 14409 /******************** Bit definition for SPI_DR register ********************/
AnnaBridge 189:f392fc9709a3 14410 #define SPI_DR_DR_Pos (0U)
AnnaBridge 189:f392fc9709a3 14411 #define SPI_DR_DR_Msk (0xFFFFU << SPI_DR_DR_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 14412 #define SPI_DR_DR SPI_DR_DR_Msk /*!<Data Register */
AnnaBridge 189:f392fc9709a3 14413
AnnaBridge 189:f392fc9709a3 14414 /******************* Bit definition for SPI_CRCPR register ******************/
AnnaBridge 189:f392fc9709a3 14415 #define SPI_CRCPR_CRCPOLY_Pos (0U)
AnnaBridge 189:f392fc9709a3 14416 #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFU << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 14417 #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!<CRC polynomial register */
AnnaBridge 189:f392fc9709a3 14418
AnnaBridge 189:f392fc9709a3 14419 /****************** Bit definition for SPI_RXCRCR register ******************/
AnnaBridge 189:f392fc9709a3 14420 #define SPI_RXCRCR_RXCRC_Pos (0U)
AnnaBridge 189:f392fc9709a3 14421 #define SPI_RXCRCR_RXCRC_Msk (0xFFFFU << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 14422 #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!<Rx CRC Register */
AnnaBridge 189:f392fc9709a3 14423
AnnaBridge 189:f392fc9709a3 14424 /****************** Bit definition for SPI_TXCRCR register ******************/
AnnaBridge 189:f392fc9709a3 14425 #define SPI_TXCRCR_TXCRC_Pos (0U)
AnnaBridge 189:f392fc9709a3 14426 #define SPI_TXCRCR_TXCRC_Msk (0xFFFFU << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 14427 #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!<Tx CRC Register */
AnnaBridge 189:f392fc9709a3 14428
AnnaBridge 189:f392fc9709a3 14429 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 14430 /* */
AnnaBridge 189:f392fc9709a3 14431 /* QUADSPI */
AnnaBridge 189:f392fc9709a3 14432 /* */
AnnaBridge 189:f392fc9709a3 14433 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 14434 /***************** Bit definition for QUADSPI_CR register *******************/
AnnaBridge 189:f392fc9709a3 14435 #define QUADSPI_CR_EN_Pos (0U)
AnnaBridge 189:f392fc9709a3 14436 #define QUADSPI_CR_EN_Msk (0x1U << QUADSPI_CR_EN_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 14437 #define QUADSPI_CR_EN QUADSPI_CR_EN_Msk /*!< Enable */
AnnaBridge 189:f392fc9709a3 14438 #define QUADSPI_CR_ABORT_Pos (1U)
AnnaBridge 189:f392fc9709a3 14439 #define QUADSPI_CR_ABORT_Msk (0x1U << QUADSPI_CR_ABORT_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 14440 #define QUADSPI_CR_ABORT QUADSPI_CR_ABORT_Msk /*!< Abort request */
AnnaBridge 189:f392fc9709a3 14441 #define QUADSPI_CR_DMAEN_Pos (2U)
AnnaBridge 189:f392fc9709a3 14442 #define QUADSPI_CR_DMAEN_Msk (0x1U << QUADSPI_CR_DMAEN_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 14443 #define QUADSPI_CR_DMAEN QUADSPI_CR_DMAEN_Msk /*!< DMA Enable */
AnnaBridge 189:f392fc9709a3 14444 #define QUADSPI_CR_TCEN_Pos (3U)
AnnaBridge 189:f392fc9709a3 14445 #define QUADSPI_CR_TCEN_Msk (0x1U << QUADSPI_CR_TCEN_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 14446 #define QUADSPI_CR_TCEN QUADSPI_CR_TCEN_Msk /*!< Timeout Counter Enable */
AnnaBridge 189:f392fc9709a3 14447 #define QUADSPI_CR_SSHIFT_Pos (4U)
AnnaBridge 189:f392fc9709a3 14448 #define QUADSPI_CR_SSHIFT_Msk (0x1U << QUADSPI_CR_SSHIFT_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 14449 #define QUADSPI_CR_SSHIFT QUADSPI_CR_SSHIFT_Msk /*!< Sample Shift */
AnnaBridge 189:f392fc9709a3 14450 #define QUADSPI_CR_DFM_Pos (6U)
AnnaBridge 189:f392fc9709a3 14451 #define QUADSPI_CR_DFM_Msk (0x1U << QUADSPI_CR_DFM_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 14452 #define QUADSPI_CR_DFM QUADSPI_CR_DFM_Msk /*!< Dual-flash mode */
AnnaBridge 189:f392fc9709a3 14453 #define QUADSPI_CR_FSEL_Pos (7U)
AnnaBridge 189:f392fc9709a3 14454 #define QUADSPI_CR_FSEL_Msk (0x1U << QUADSPI_CR_FSEL_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 14455 #define QUADSPI_CR_FSEL QUADSPI_CR_FSEL_Msk /*!< Flash memory selection */
AnnaBridge 189:f392fc9709a3 14456 #define QUADSPI_CR_FTHRES_Pos (8U)
AnnaBridge 189:f392fc9709a3 14457 #define QUADSPI_CR_FTHRES_Msk (0xFU << QUADSPI_CR_FTHRES_Pos) /*!< 0x00000F00 */
AnnaBridge 189:f392fc9709a3 14458 #define QUADSPI_CR_FTHRES QUADSPI_CR_FTHRES_Msk /*!< FTHRES[3:0] FIFO Level */
AnnaBridge 189:f392fc9709a3 14459 #define QUADSPI_CR_TEIE_Pos (16U)
AnnaBridge 189:f392fc9709a3 14460 #define QUADSPI_CR_TEIE_Msk (0x1U << QUADSPI_CR_TEIE_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 14461 #define QUADSPI_CR_TEIE QUADSPI_CR_TEIE_Msk /*!< Transfer Error Interrupt Enable */
AnnaBridge 189:f392fc9709a3 14462 #define QUADSPI_CR_TCIE_Pos (17U)
AnnaBridge 189:f392fc9709a3 14463 #define QUADSPI_CR_TCIE_Msk (0x1U << QUADSPI_CR_TCIE_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 14464 #define QUADSPI_CR_TCIE QUADSPI_CR_TCIE_Msk /*!< Transfer Complete Interrupt Enable */
AnnaBridge 189:f392fc9709a3 14465 #define QUADSPI_CR_FTIE_Pos (18U)
AnnaBridge 189:f392fc9709a3 14466 #define QUADSPI_CR_FTIE_Msk (0x1U << QUADSPI_CR_FTIE_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 14467 #define QUADSPI_CR_FTIE QUADSPI_CR_FTIE_Msk /*!< FIFO Threshold Interrupt Enable */
AnnaBridge 189:f392fc9709a3 14468 #define QUADSPI_CR_SMIE_Pos (19U)
AnnaBridge 189:f392fc9709a3 14469 #define QUADSPI_CR_SMIE_Msk (0x1U << QUADSPI_CR_SMIE_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 14470 #define QUADSPI_CR_SMIE QUADSPI_CR_SMIE_Msk /*!< Status Match Interrupt Enable */
AnnaBridge 189:f392fc9709a3 14471 #define QUADSPI_CR_TOIE_Pos (20U)
AnnaBridge 189:f392fc9709a3 14472 #define QUADSPI_CR_TOIE_Msk (0x1U << QUADSPI_CR_TOIE_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 14473 #define QUADSPI_CR_TOIE QUADSPI_CR_TOIE_Msk /*!< TimeOut Interrupt Enable */
AnnaBridge 189:f392fc9709a3 14474 #define QUADSPI_CR_APMS_Pos (22U)
AnnaBridge 189:f392fc9709a3 14475 #define QUADSPI_CR_APMS_Msk (0x1U << QUADSPI_CR_APMS_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 14476 #define QUADSPI_CR_APMS QUADSPI_CR_APMS_Msk /*!< Automatic Polling Mode Stop */
AnnaBridge 189:f392fc9709a3 14477 #define QUADSPI_CR_PMM_Pos (23U)
AnnaBridge 189:f392fc9709a3 14478 #define QUADSPI_CR_PMM_Msk (0x1U << QUADSPI_CR_PMM_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 14479 #define QUADSPI_CR_PMM QUADSPI_CR_PMM_Msk /*!< Polling Match Mode */
AnnaBridge 189:f392fc9709a3 14480 #define QUADSPI_CR_PRESCALER_Pos (24U)
AnnaBridge 189:f392fc9709a3 14481 #define QUADSPI_CR_PRESCALER_Msk (0xFFU << QUADSPI_CR_PRESCALER_Pos) /*!< 0xFF000000 */
AnnaBridge 189:f392fc9709a3 14482 #define QUADSPI_CR_PRESCALER QUADSPI_CR_PRESCALER_Msk /*!< PRESCALER[7:0] Clock prescaler */
AnnaBridge 189:f392fc9709a3 14483
AnnaBridge 189:f392fc9709a3 14484 /***************** Bit definition for QUADSPI_DCR register ******************/
AnnaBridge 189:f392fc9709a3 14485 #define QUADSPI_DCR_CKMODE_Pos (0U)
AnnaBridge 189:f392fc9709a3 14486 #define QUADSPI_DCR_CKMODE_Msk (0x1U << QUADSPI_DCR_CKMODE_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 14487 #define QUADSPI_DCR_CKMODE QUADSPI_DCR_CKMODE_Msk /*!< Mode 0 / Mode 3 */
AnnaBridge 189:f392fc9709a3 14488 #define QUADSPI_DCR_CSHT_Pos (8U)
AnnaBridge 189:f392fc9709a3 14489 #define QUADSPI_DCR_CSHT_Msk (0x7U << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000700 */
AnnaBridge 189:f392fc9709a3 14490 #define QUADSPI_DCR_CSHT QUADSPI_DCR_CSHT_Msk /*!< CSHT[2:0]: ChipSelect High Time */
AnnaBridge 189:f392fc9709a3 14491 #define QUADSPI_DCR_CSHT_0 (0x1U << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 14492 #define QUADSPI_DCR_CSHT_1 (0x2U << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 14493 #define QUADSPI_DCR_CSHT_2 (0x4U << QUADSPI_DCR_CSHT_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 14494 #define QUADSPI_DCR_FSIZE_Pos (16U)
AnnaBridge 189:f392fc9709a3 14495 #define QUADSPI_DCR_FSIZE_Msk (0x1FU << QUADSPI_DCR_FSIZE_Pos) /*!< 0x001F0000 */
AnnaBridge 189:f392fc9709a3 14496 #define QUADSPI_DCR_FSIZE QUADSPI_DCR_FSIZE_Msk /*!< FSIZE[4:0]: Flash Size */
AnnaBridge 189:f392fc9709a3 14497
AnnaBridge 189:f392fc9709a3 14498 /****************** Bit definition for QUADSPI_SR register *******************/
AnnaBridge 189:f392fc9709a3 14499 #define QUADSPI_SR_TEF_Pos (0U)
AnnaBridge 189:f392fc9709a3 14500 #define QUADSPI_SR_TEF_Msk (0x1U << QUADSPI_SR_TEF_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 14501 #define QUADSPI_SR_TEF QUADSPI_SR_TEF_Msk /*!< Transfer Error Flag */
AnnaBridge 189:f392fc9709a3 14502 #define QUADSPI_SR_TCF_Pos (1U)
AnnaBridge 189:f392fc9709a3 14503 #define QUADSPI_SR_TCF_Msk (0x1U << QUADSPI_SR_TCF_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 14504 #define QUADSPI_SR_TCF QUADSPI_SR_TCF_Msk /*!< Transfer Complete Flag */
AnnaBridge 189:f392fc9709a3 14505 #define QUADSPI_SR_FTF_Pos (2U)
AnnaBridge 189:f392fc9709a3 14506 #define QUADSPI_SR_FTF_Msk (0x1U << QUADSPI_SR_FTF_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 14507 #define QUADSPI_SR_FTF QUADSPI_SR_FTF_Msk /*!< FIFO Threshlod Flag */
AnnaBridge 189:f392fc9709a3 14508 #define QUADSPI_SR_SMF_Pos (3U)
AnnaBridge 189:f392fc9709a3 14509 #define QUADSPI_SR_SMF_Msk (0x1U << QUADSPI_SR_SMF_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 14510 #define QUADSPI_SR_SMF QUADSPI_SR_SMF_Msk /*!< Status Match Flag */
AnnaBridge 189:f392fc9709a3 14511 #define QUADSPI_SR_TOF_Pos (4U)
AnnaBridge 189:f392fc9709a3 14512 #define QUADSPI_SR_TOF_Msk (0x1U << QUADSPI_SR_TOF_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 14513 #define QUADSPI_SR_TOF QUADSPI_SR_TOF_Msk /*!< Timeout Flag */
AnnaBridge 189:f392fc9709a3 14514 #define QUADSPI_SR_BUSY_Pos (5U)
AnnaBridge 189:f392fc9709a3 14515 #define QUADSPI_SR_BUSY_Msk (0x1U << QUADSPI_SR_BUSY_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 14516 #define QUADSPI_SR_BUSY QUADSPI_SR_BUSY_Msk /*!< Busy */
AnnaBridge 189:f392fc9709a3 14517 #define QUADSPI_SR_FLEVEL_Pos (8U)
AnnaBridge 189:f392fc9709a3 14518 #define QUADSPI_SR_FLEVEL_Msk (0x1FU << QUADSPI_SR_FLEVEL_Pos) /*!< 0x00001F00 */
AnnaBridge 189:f392fc9709a3 14519 #define QUADSPI_SR_FLEVEL QUADSPI_SR_FLEVEL_Msk /*!< FIFO Threshlod Flag */
AnnaBridge 189:f392fc9709a3 14520
AnnaBridge 189:f392fc9709a3 14521 /****************** Bit definition for QUADSPI_FCR register ******************/
AnnaBridge 189:f392fc9709a3 14522 #define QUADSPI_FCR_CTEF_Pos (0U)
AnnaBridge 189:f392fc9709a3 14523 #define QUADSPI_FCR_CTEF_Msk (0x1U << QUADSPI_FCR_CTEF_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 14524 #define QUADSPI_FCR_CTEF QUADSPI_FCR_CTEF_Msk /*!< Clear Transfer Error Flag */
AnnaBridge 189:f392fc9709a3 14525 #define QUADSPI_FCR_CTCF_Pos (1U)
AnnaBridge 189:f392fc9709a3 14526 #define QUADSPI_FCR_CTCF_Msk (0x1U << QUADSPI_FCR_CTCF_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 14527 #define QUADSPI_FCR_CTCF QUADSPI_FCR_CTCF_Msk /*!< Clear Transfer Complete Flag */
AnnaBridge 189:f392fc9709a3 14528 #define QUADSPI_FCR_CSMF_Pos (3U)
AnnaBridge 189:f392fc9709a3 14529 #define QUADSPI_FCR_CSMF_Msk (0x1U << QUADSPI_FCR_CSMF_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 14530 #define QUADSPI_FCR_CSMF QUADSPI_FCR_CSMF_Msk /*!< Clear Status Match Flag */
AnnaBridge 189:f392fc9709a3 14531 #define QUADSPI_FCR_CTOF_Pos (4U)
AnnaBridge 189:f392fc9709a3 14532 #define QUADSPI_FCR_CTOF_Msk (0x1U << QUADSPI_FCR_CTOF_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 14533 #define QUADSPI_FCR_CTOF QUADSPI_FCR_CTOF_Msk /*!< Clear Timeout Flag */
AnnaBridge 189:f392fc9709a3 14534
AnnaBridge 189:f392fc9709a3 14535 /****************** Bit definition for QUADSPI_DLR register ******************/
AnnaBridge 189:f392fc9709a3 14536 #define QUADSPI_DLR_DL_Pos (0U)
AnnaBridge 189:f392fc9709a3 14537 #define QUADSPI_DLR_DL_Msk (0xFFFFFFFFU << QUADSPI_DLR_DL_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 14538 #define QUADSPI_DLR_DL QUADSPI_DLR_DL_Msk /*!< DL[31:0]: Data Length */
AnnaBridge 189:f392fc9709a3 14539
AnnaBridge 189:f392fc9709a3 14540 /****************** Bit definition for QUADSPI_CCR register ******************/
AnnaBridge 189:f392fc9709a3 14541 #define QUADSPI_CCR_INSTRUCTION_Pos (0U)
AnnaBridge 189:f392fc9709a3 14542 #define QUADSPI_CCR_INSTRUCTION_Msk (0xFFU << QUADSPI_CCR_INSTRUCTION_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 14543 #define QUADSPI_CCR_INSTRUCTION QUADSPI_CCR_INSTRUCTION_Msk /*!< INSTRUCTION[7:0]: Instruction */
AnnaBridge 189:f392fc9709a3 14544 #define QUADSPI_CCR_IMODE_Pos (8U)
AnnaBridge 189:f392fc9709a3 14545 #define QUADSPI_CCR_IMODE_Msk (0x3U << QUADSPI_CCR_IMODE_Pos) /*!< 0x00000300 */
AnnaBridge 189:f392fc9709a3 14546 #define QUADSPI_CCR_IMODE QUADSPI_CCR_IMODE_Msk /*!< IMODE[1:0]: Instruction Mode */
AnnaBridge 189:f392fc9709a3 14547 #define QUADSPI_CCR_IMODE_0 (0x1U << QUADSPI_CCR_IMODE_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 14548 #define QUADSPI_CCR_IMODE_1 (0x2U << QUADSPI_CCR_IMODE_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 14549 #define QUADSPI_CCR_ADMODE_Pos (10U)
AnnaBridge 189:f392fc9709a3 14550 #define QUADSPI_CCR_ADMODE_Msk (0x3U << QUADSPI_CCR_ADMODE_Pos) /*!< 0x00000C00 */
AnnaBridge 189:f392fc9709a3 14551 #define QUADSPI_CCR_ADMODE QUADSPI_CCR_ADMODE_Msk /*!< ADMODE[1:0]: Address Mode */
AnnaBridge 189:f392fc9709a3 14552 #define QUADSPI_CCR_ADMODE_0 (0x1U << QUADSPI_CCR_ADMODE_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 14553 #define QUADSPI_CCR_ADMODE_1 (0x2U << QUADSPI_CCR_ADMODE_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 14554 #define QUADSPI_CCR_ADSIZE_Pos (12U)
AnnaBridge 189:f392fc9709a3 14555 #define QUADSPI_CCR_ADSIZE_Msk (0x3U << QUADSPI_CCR_ADSIZE_Pos) /*!< 0x00003000 */
AnnaBridge 189:f392fc9709a3 14556 #define QUADSPI_CCR_ADSIZE QUADSPI_CCR_ADSIZE_Msk /*!< ADSIZE[1:0]: Address Size */
AnnaBridge 189:f392fc9709a3 14557 #define QUADSPI_CCR_ADSIZE_0 (0x1U << QUADSPI_CCR_ADSIZE_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 14558 #define QUADSPI_CCR_ADSIZE_1 (0x2U << QUADSPI_CCR_ADSIZE_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 14559 #define QUADSPI_CCR_ABMODE_Pos (14U)
AnnaBridge 189:f392fc9709a3 14560 #define QUADSPI_CCR_ABMODE_Msk (0x3U << QUADSPI_CCR_ABMODE_Pos) /*!< 0x0000C000 */
AnnaBridge 189:f392fc9709a3 14561 #define QUADSPI_CCR_ABMODE QUADSPI_CCR_ABMODE_Msk /*!< ABMODE[1:0]: Alternate Bytes Mode */
AnnaBridge 189:f392fc9709a3 14562 #define QUADSPI_CCR_ABMODE_0 (0x1U << QUADSPI_CCR_ABMODE_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 14563 #define QUADSPI_CCR_ABMODE_1 (0x2U << QUADSPI_CCR_ABMODE_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 14564 #define QUADSPI_CCR_ABSIZE_Pos (16U)
AnnaBridge 189:f392fc9709a3 14565 #define QUADSPI_CCR_ABSIZE_Msk (0x3U << QUADSPI_CCR_ABSIZE_Pos) /*!< 0x00030000 */
AnnaBridge 189:f392fc9709a3 14566 #define QUADSPI_CCR_ABSIZE QUADSPI_CCR_ABSIZE_Msk /*!< ABSIZE[1:0]: Instruction Mode */
AnnaBridge 189:f392fc9709a3 14567 #define QUADSPI_CCR_ABSIZE_0 (0x1U << QUADSPI_CCR_ABSIZE_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 14568 #define QUADSPI_CCR_ABSIZE_1 (0x2U << QUADSPI_CCR_ABSIZE_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 14569 #define QUADSPI_CCR_DCYC_Pos (18U)
AnnaBridge 189:f392fc9709a3 14570 #define QUADSPI_CCR_DCYC_Msk (0x1FU << QUADSPI_CCR_DCYC_Pos) /*!< 0x007C0000 */
AnnaBridge 189:f392fc9709a3 14571 #define QUADSPI_CCR_DCYC QUADSPI_CCR_DCYC_Msk /*!< DCYC[4:0]: Dummy Cycles */
AnnaBridge 189:f392fc9709a3 14572 #define QUADSPI_CCR_DMODE_Pos (24U)
AnnaBridge 189:f392fc9709a3 14573 #define QUADSPI_CCR_DMODE_Msk (0x3U << QUADSPI_CCR_DMODE_Pos) /*!< 0x03000000 */
AnnaBridge 189:f392fc9709a3 14574 #define QUADSPI_CCR_DMODE QUADSPI_CCR_DMODE_Msk /*!< DMODE[1:0]: Data Mode */
AnnaBridge 189:f392fc9709a3 14575 #define QUADSPI_CCR_DMODE_0 (0x1U << QUADSPI_CCR_DMODE_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 14576 #define QUADSPI_CCR_DMODE_1 (0x2U << QUADSPI_CCR_DMODE_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 14577 #define QUADSPI_CCR_FMODE_Pos (26U)
AnnaBridge 189:f392fc9709a3 14578 #define QUADSPI_CCR_FMODE_Msk (0x3U << QUADSPI_CCR_FMODE_Pos) /*!< 0x0C000000 */
AnnaBridge 189:f392fc9709a3 14579 #define QUADSPI_CCR_FMODE QUADSPI_CCR_FMODE_Msk /*!< FMODE[1:0]: Functional Mode */
AnnaBridge 189:f392fc9709a3 14580 #define QUADSPI_CCR_FMODE_0 (0x1U << QUADSPI_CCR_FMODE_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 14581 #define QUADSPI_CCR_FMODE_1 (0x2U << QUADSPI_CCR_FMODE_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 14582 #define QUADSPI_CCR_SIOO_Pos (28U)
AnnaBridge 189:f392fc9709a3 14583 #define QUADSPI_CCR_SIOO_Msk (0x1U << QUADSPI_CCR_SIOO_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 14584 #define QUADSPI_CCR_SIOO QUADSPI_CCR_SIOO_Msk /*!< SIOO: Send Instruction Only Once Mode */
AnnaBridge 189:f392fc9709a3 14585 #define QUADSPI_CCR_DHHC_Pos (30U)
AnnaBridge 189:f392fc9709a3 14586 #define QUADSPI_CCR_DHHC_Msk (0x1U << QUADSPI_CCR_DHHC_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 14587 #define QUADSPI_CCR_DHHC QUADSPI_CCR_DHHC_Msk /*!< DHHC: DDR hold */
AnnaBridge 189:f392fc9709a3 14588 #define QUADSPI_CCR_DDRM_Pos (31U)
AnnaBridge 189:f392fc9709a3 14589 #define QUADSPI_CCR_DDRM_Msk (0x1U << QUADSPI_CCR_DDRM_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 14590 #define QUADSPI_CCR_DDRM QUADSPI_CCR_DDRM_Msk /*!< DDRM: Double Data Rate Mode */
AnnaBridge 189:f392fc9709a3 14591
AnnaBridge 189:f392fc9709a3 14592 /****************** Bit definition for QUADSPI_AR register *******************/
AnnaBridge 189:f392fc9709a3 14593 #define QUADSPI_AR_ADDRESS_Pos (0U)
AnnaBridge 189:f392fc9709a3 14594 #define QUADSPI_AR_ADDRESS_Msk (0xFFFFFFFFU << QUADSPI_AR_ADDRESS_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 14595 #define QUADSPI_AR_ADDRESS QUADSPI_AR_ADDRESS_Msk /*!< ADDRESS[31:0]: Address */
AnnaBridge 189:f392fc9709a3 14596
AnnaBridge 189:f392fc9709a3 14597 /****************** Bit definition for QUADSPI_ABR register ******************/
AnnaBridge 189:f392fc9709a3 14598 #define QUADSPI_ABR_ALTERNATE_Pos (0U)
AnnaBridge 189:f392fc9709a3 14599 #define QUADSPI_ABR_ALTERNATE_Msk (0xFFFFFFFFU << QUADSPI_ABR_ALTERNATE_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 14600 #define QUADSPI_ABR_ALTERNATE QUADSPI_ABR_ALTERNATE_Msk /*!< ALTERNATE[31:0]: Alternate Bytes */
AnnaBridge 189:f392fc9709a3 14601
AnnaBridge 189:f392fc9709a3 14602 /****************** Bit definition for QUADSPI_DR register *******************/
AnnaBridge 189:f392fc9709a3 14603 #define QUADSPI_DR_DATA_Pos (0U)
AnnaBridge 189:f392fc9709a3 14604 #define QUADSPI_DR_DATA_Msk (0xFFFFFFFFU << QUADSPI_DR_DATA_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 14605 #define QUADSPI_DR_DATA QUADSPI_DR_DATA_Msk /*!< DATA[31:0]: Data */
AnnaBridge 189:f392fc9709a3 14606
AnnaBridge 189:f392fc9709a3 14607 /****************** Bit definition for QUADSPI_PSMKR register ****************/
AnnaBridge 189:f392fc9709a3 14608 #define QUADSPI_PSMKR_MASK_Pos (0U)
AnnaBridge 189:f392fc9709a3 14609 #define QUADSPI_PSMKR_MASK_Msk (0xFFFFFFFFU << QUADSPI_PSMKR_MASK_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 14610 #define QUADSPI_PSMKR_MASK QUADSPI_PSMKR_MASK_Msk /*!< MASK[31:0]: Status Mask */
AnnaBridge 189:f392fc9709a3 14611
AnnaBridge 189:f392fc9709a3 14612 /****************** Bit definition for QUADSPI_PSMAR register ****************/
AnnaBridge 189:f392fc9709a3 14613 #define QUADSPI_PSMAR_MATCH_Pos (0U)
AnnaBridge 189:f392fc9709a3 14614 #define QUADSPI_PSMAR_MATCH_Msk (0xFFFFFFFFU << QUADSPI_PSMAR_MATCH_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 14615 #define QUADSPI_PSMAR_MATCH QUADSPI_PSMAR_MATCH_Msk /*!< MATCH[31:0]: Status Match */
AnnaBridge 189:f392fc9709a3 14616
AnnaBridge 189:f392fc9709a3 14617 /****************** Bit definition for QUADSPI_PIR register *****************/
AnnaBridge 189:f392fc9709a3 14618 #define QUADSPI_PIR_INTERVAL_Pos (0U)
AnnaBridge 189:f392fc9709a3 14619 #define QUADSPI_PIR_INTERVAL_Msk (0xFFFFU << QUADSPI_PIR_INTERVAL_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 14620 #define QUADSPI_PIR_INTERVAL QUADSPI_PIR_INTERVAL_Msk /*!< INTERVAL[15:0]: Polling Interval */
AnnaBridge 189:f392fc9709a3 14621
AnnaBridge 189:f392fc9709a3 14622 /****************** Bit definition for QUADSPI_LPTR register *****************/
AnnaBridge 189:f392fc9709a3 14623 #define QUADSPI_LPTR_TIMEOUT_Pos (0U)
AnnaBridge 189:f392fc9709a3 14624 #define QUADSPI_LPTR_TIMEOUT_Msk (0xFFFFU << QUADSPI_LPTR_TIMEOUT_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 14625 #define QUADSPI_LPTR_TIMEOUT QUADSPI_LPTR_TIMEOUT_Msk /*!< TIMEOUT[15:0]: Timeout period */
AnnaBridge 189:f392fc9709a3 14626
AnnaBridge 189:f392fc9709a3 14627 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 14628 /* */
AnnaBridge 189:f392fc9709a3 14629 /* SYSCFG */
AnnaBridge 189:f392fc9709a3 14630 /* */
AnnaBridge 189:f392fc9709a3 14631 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 14632 /****************** Bit definition for SYSCFG_MEMRMP register ***************/
AnnaBridge 189:f392fc9709a3 14633 #define SYSCFG_MEMRMP_MEM_MODE_Pos (0U)
AnnaBridge 189:f392fc9709a3 14634 #define SYSCFG_MEMRMP_MEM_MODE_Msk (0x7U << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000007 */
AnnaBridge 189:f392fc9709a3 14635 #define SYSCFG_MEMRMP_MEM_MODE SYSCFG_MEMRMP_MEM_MODE_Msk /*!< SYSCFG_Memory Remap Config */
AnnaBridge 189:f392fc9709a3 14636 #define SYSCFG_MEMRMP_MEM_MODE_0 (0x1U << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 14637 #define SYSCFG_MEMRMP_MEM_MODE_1 (0x2U << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 14638 #define SYSCFG_MEMRMP_MEM_MODE_2 (0x4U << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 14639
AnnaBridge 189:f392fc9709a3 14640 #define SYSCFG_MEMRMP_FB_MODE_Pos (8U)
AnnaBridge 189:f392fc9709a3 14641 #define SYSCFG_MEMRMP_FB_MODE_Msk (0x1U << SYSCFG_MEMRMP_FB_MODE_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 14642 #define SYSCFG_MEMRMP_FB_MODE SYSCFG_MEMRMP_FB_MODE_Msk /*!< Flash Bank mode selection */
AnnaBridge 189:f392fc9709a3 14643
AnnaBridge 189:f392fc9709a3 14644 /****************** Bit definition for SYSCFG_CFGR1 register ******************/
AnnaBridge 189:f392fc9709a3 14645 #define SYSCFG_CFGR1_FWDIS_Pos (0U)
AnnaBridge 189:f392fc9709a3 14646 #define SYSCFG_CFGR1_FWDIS_Msk (0x1U << SYSCFG_CFGR1_FWDIS_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 14647 #define SYSCFG_CFGR1_FWDIS SYSCFG_CFGR1_FWDIS_Msk /*!< FIREWALL access enable*/
AnnaBridge 189:f392fc9709a3 14648 #define SYSCFG_CFGR1_BOOSTEN_Pos (8U)
AnnaBridge 189:f392fc9709a3 14649 #define SYSCFG_CFGR1_BOOSTEN_Msk (0x1U << SYSCFG_CFGR1_BOOSTEN_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 14650 #define SYSCFG_CFGR1_BOOSTEN SYSCFG_CFGR1_BOOSTEN_Msk /*!< I/O analog switch voltage booster enable */
AnnaBridge 189:f392fc9709a3 14651 #define SYSCFG_CFGR1_I2C_PB6_FMP_Pos (16U)
AnnaBridge 189:f392fc9709a3 14652 #define SYSCFG_CFGR1_I2C_PB6_FMP_Msk (0x1U << SYSCFG_CFGR1_I2C_PB6_FMP_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 14653 #define SYSCFG_CFGR1_I2C_PB6_FMP SYSCFG_CFGR1_I2C_PB6_FMP_Msk /*!< I2C PB6 Fast mode plus */
AnnaBridge 189:f392fc9709a3 14654 #define SYSCFG_CFGR1_I2C_PB7_FMP_Pos (17U)
AnnaBridge 189:f392fc9709a3 14655 #define SYSCFG_CFGR1_I2C_PB7_FMP_Msk (0x1U << SYSCFG_CFGR1_I2C_PB7_FMP_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 14656 #define SYSCFG_CFGR1_I2C_PB7_FMP SYSCFG_CFGR1_I2C_PB7_FMP_Msk /*!< I2C PB7 Fast mode plus */
AnnaBridge 189:f392fc9709a3 14657 #define SYSCFG_CFGR1_I2C_PB8_FMP_Pos (18U)
AnnaBridge 189:f392fc9709a3 14658 #define SYSCFG_CFGR1_I2C_PB8_FMP_Msk (0x1U << SYSCFG_CFGR1_I2C_PB8_FMP_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 14659 #define SYSCFG_CFGR1_I2C_PB8_FMP SYSCFG_CFGR1_I2C_PB8_FMP_Msk /*!< I2C PB8 Fast mode plus */
AnnaBridge 189:f392fc9709a3 14660 #define SYSCFG_CFGR1_I2C_PB9_FMP_Pos (19U)
AnnaBridge 189:f392fc9709a3 14661 #define SYSCFG_CFGR1_I2C_PB9_FMP_Msk (0x1U << SYSCFG_CFGR1_I2C_PB9_FMP_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 14662 #define SYSCFG_CFGR1_I2C_PB9_FMP SYSCFG_CFGR1_I2C_PB9_FMP_Msk /*!< I2C PB9 Fast mode plus */
AnnaBridge 189:f392fc9709a3 14663 #define SYSCFG_CFGR1_I2C1_FMP_Pos (20U)
AnnaBridge 189:f392fc9709a3 14664 #define SYSCFG_CFGR1_I2C1_FMP_Msk (0x1U << SYSCFG_CFGR1_I2C1_FMP_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 14665 #define SYSCFG_CFGR1_I2C1_FMP SYSCFG_CFGR1_I2C1_FMP_Msk /*!< I2C1 Fast mode plus */
AnnaBridge 189:f392fc9709a3 14666 #define SYSCFG_CFGR1_I2C2_FMP_Pos (21U)
AnnaBridge 189:f392fc9709a3 14667 #define SYSCFG_CFGR1_I2C2_FMP_Msk (0x1U << SYSCFG_CFGR1_I2C2_FMP_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 14668 #define SYSCFG_CFGR1_I2C2_FMP SYSCFG_CFGR1_I2C2_FMP_Msk /*!< I2C2 Fast mode plus */
AnnaBridge 189:f392fc9709a3 14669 #define SYSCFG_CFGR1_I2C3_FMP_Pos (22U)
AnnaBridge 189:f392fc9709a3 14670 #define SYSCFG_CFGR1_I2C3_FMP_Msk (0x1U << SYSCFG_CFGR1_I2C3_FMP_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 14671 #define SYSCFG_CFGR1_I2C3_FMP SYSCFG_CFGR1_I2C3_FMP_Msk /*!< I2C3 Fast mode plus */
AnnaBridge 189:f392fc9709a3 14672 #define SYSCFG_CFGR1_I2C4_FMP_Pos (23U)
AnnaBridge 189:f392fc9709a3 14673 #define SYSCFG_CFGR1_I2C4_FMP_Msk (0x1U << SYSCFG_CFGR1_I2C4_FMP_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 14674 #define SYSCFG_CFGR1_I2C4_FMP SYSCFG_CFGR1_I2C4_FMP_Msk /*!< I2C4 Fast mode plus */
AnnaBridge 189:f392fc9709a3 14675 #define SYSCFG_CFGR1_FPU_IE_0 (0x04000000U) /*!< Invalid operation Interrupt enable */
AnnaBridge 189:f392fc9709a3 14676 #define SYSCFG_CFGR1_FPU_IE_1 (0x08000000U) /*!< Divide-by-zero Interrupt enable */
AnnaBridge 189:f392fc9709a3 14677 #define SYSCFG_CFGR1_FPU_IE_2 (0x10000000U) /*!< Underflow Interrupt enable */
AnnaBridge 189:f392fc9709a3 14678 #define SYSCFG_CFGR1_FPU_IE_3 (0x20000000U) /*!< Overflow Interrupt enable */
AnnaBridge 189:f392fc9709a3 14679 #define SYSCFG_CFGR1_FPU_IE_4 (0x40000000U) /*!< Input denormal Interrupt enable */
AnnaBridge 189:f392fc9709a3 14680 #define SYSCFG_CFGR1_FPU_IE_5 (0x80000000U) /*!< Inexact Interrupt enable (interrupt disabled at reset) */
AnnaBridge 189:f392fc9709a3 14681
AnnaBridge 189:f392fc9709a3 14682 /***************** Bit definition for SYSCFG_EXTICR1 register ***************/
AnnaBridge 189:f392fc9709a3 14683 #define SYSCFG_EXTICR1_EXTI0_Pos (0U)
AnnaBridge 189:f392fc9709a3 14684 #define SYSCFG_EXTICR1_EXTI0_Msk (0xFU << SYSCFG_EXTICR1_EXTI0_Pos) /*!< 0x0000000F */
AnnaBridge 189:f392fc9709a3 14685 #define SYSCFG_EXTICR1_EXTI0 SYSCFG_EXTICR1_EXTI0_Msk /*!<EXTI 0 configuration */
AnnaBridge 189:f392fc9709a3 14686 #define SYSCFG_EXTICR1_EXTI1_Pos (4U)
AnnaBridge 189:f392fc9709a3 14687 #define SYSCFG_EXTICR1_EXTI1_Msk (0xFU << SYSCFG_EXTICR1_EXTI1_Pos) /*!< 0x000000F0 */
AnnaBridge 189:f392fc9709a3 14688 #define SYSCFG_EXTICR1_EXTI1 SYSCFG_EXTICR1_EXTI1_Msk /*!<EXTI 1 configuration */
AnnaBridge 189:f392fc9709a3 14689 #define SYSCFG_EXTICR1_EXTI2_Pos (8U)
AnnaBridge 189:f392fc9709a3 14690 #define SYSCFG_EXTICR1_EXTI2_Msk (0xFU << SYSCFG_EXTICR1_EXTI2_Pos) /*!< 0x00000F00 */
AnnaBridge 189:f392fc9709a3 14691 #define SYSCFG_EXTICR1_EXTI2 SYSCFG_EXTICR1_EXTI2_Msk /*!<EXTI 2 configuration */
AnnaBridge 189:f392fc9709a3 14692 #define SYSCFG_EXTICR1_EXTI3_Pos (12U)
AnnaBridge 189:f392fc9709a3 14693 #define SYSCFG_EXTICR1_EXTI3_Msk (0xFU << SYSCFG_EXTICR1_EXTI3_Pos) /*!< 0x0000F000 */
AnnaBridge 189:f392fc9709a3 14694 #define SYSCFG_EXTICR1_EXTI3 SYSCFG_EXTICR1_EXTI3_Msk /*!<EXTI 3 configuration */
AnnaBridge 189:f392fc9709a3 14695
AnnaBridge 189:f392fc9709a3 14696 /**
AnnaBridge 189:f392fc9709a3 14697 * @brief EXTI0 configuration
AnnaBridge 189:f392fc9709a3 14698 */
AnnaBridge 189:f392fc9709a3 14699 #define SYSCFG_EXTICR1_EXTI0_PA (0x00000000U) /*!<PA[0] pin */
AnnaBridge 189:f392fc9709a3 14700 #define SYSCFG_EXTICR1_EXTI0_PB (0x00000001U) /*!<PB[0] pin */
AnnaBridge 189:f392fc9709a3 14701 #define SYSCFG_EXTICR1_EXTI0_PC (0x00000002U) /*!<PC[0] pin */
AnnaBridge 189:f392fc9709a3 14702 #define SYSCFG_EXTICR1_EXTI0_PD (0x00000003U) /*!<PD[0] pin */
AnnaBridge 189:f392fc9709a3 14703 #define SYSCFG_EXTICR1_EXTI0_PE (0x00000004U) /*!<PE[0] pin */
AnnaBridge 189:f392fc9709a3 14704 #define SYSCFG_EXTICR1_EXTI0_PF (0x00000005U) /*!<PF[0] pin */
AnnaBridge 189:f392fc9709a3 14705 #define SYSCFG_EXTICR1_EXTI0_PG (0x00000006U) /*!<PG[0] pin */
AnnaBridge 189:f392fc9709a3 14706 #define SYSCFG_EXTICR1_EXTI0_PH (0x00000007U) /*!<PH[0] pin */
AnnaBridge 189:f392fc9709a3 14707 #define SYSCFG_EXTICR1_EXTI0_PI (0x00000008U) /*!<PI[0] pin */
AnnaBridge 189:f392fc9709a3 14708
AnnaBridge 189:f392fc9709a3 14709 /**
AnnaBridge 189:f392fc9709a3 14710 * @brief EXTI1 configuration
AnnaBridge 189:f392fc9709a3 14711 */
AnnaBridge 189:f392fc9709a3 14712 #define SYSCFG_EXTICR1_EXTI1_PA (0x00000000U) /*!<PA[1] pin */
AnnaBridge 189:f392fc9709a3 14713 #define SYSCFG_EXTICR1_EXTI1_PB (0x00000010U) /*!<PB[1] pin */
AnnaBridge 189:f392fc9709a3 14714 #define SYSCFG_EXTICR1_EXTI1_PC (0x00000020U) /*!<PC[1] pin */
AnnaBridge 189:f392fc9709a3 14715 #define SYSCFG_EXTICR1_EXTI1_PD (0x00000030U) /*!<PD[1] pin */
AnnaBridge 189:f392fc9709a3 14716 #define SYSCFG_EXTICR1_EXTI1_PE (0x00000040U) /*!<PE[1] pin */
AnnaBridge 189:f392fc9709a3 14717 #define SYSCFG_EXTICR1_EXTI1_PF (0x00000050U) /*!<PF[1] pin */
AnnaBridge 189:f392fc9709a3 14718 #define SYSCFG_EXTICR1_EXTI1_PG (0x00000060U) /*!<PG[1] pin */
AnnaBridge 189:f392fc9709a3 14719 #define SYSCFG_EXTICR1_EXTI1_PH (0x00000070U) /*!<PH[1] pin */
AnnaBridge 189:f392fc9709a3 14720 #define SYSCFG_EXTICR1_EXTI1_PI (0x00000080U) /*!<PI[1] pin */
AnnaBridge 189:f392fc9709a3 14721
AnnaBridge 189:f392fc9709a3 14722 /**
AnnaBridge 189:f392fc9709a3 14723 * @brief EXTI2 configuration
AnnaBridge 189:f392fc9709a3 14724 */
AnnaBridge 189:f392fc9709a3 14725 #define SYSCFG_EXTICR1_EXTI2_PA (0x00000000U) /*!<PA[2] pin */
AnnaBridge 189:f392fc9709a3 14726 #define SYSCFG_EXTICR1_EXTI2_PB (0x00000100U) /*!<PB[2] pin */
AnnaBridge 189:f392fc9709a3 14727 #define SYSCFG_EXTICR1_EXTI2_PC (0x00000200U) /*!<PC[2] pin */
AnnaBridge 189:f392fc9709a3 14728 #define SYSCFG_EXTICR1_EXTI2_PD (0x00000300U) /*!<PD[2] pin */
AnnaBridge 189:f392fc9709a3 14729 #define SYSCFG_EXTICR1_EXTI2_PE (0x00000400U) /*!<PE[2] pin */
AnnaBridge 189:f392fc9709a3 14730 #define SYSCFG_EXTICR1_EXTI2_PF (0x00000500U) /*!<PF[2] pin */
AnnaBridge 189:f392fc9709a3 14731 #define SYSCFG_EXTICR1_EXTI2_PG (0x00000600U) /*!<PG[2] pin */
AnnaBridge 189:f392fc9709a3 14732 #define SYSCFG_EXTICR1_EXTI2_PH (0x00000700U) /*!<PH[2] pin */
AnnaBridge 189:f392fc9709a3 14733 #define SYSCFG_EXTICR1_EXTI2_PI (0x00000800U) /*!<PI[2] pin */
AnnaBridge 189:f392fc9709a3 14734
AnnaBridge 189:f392fc9709a3 14735 /**
AnnaBridge 189:f392fc9709a3 14736 * @brief EXTI3 configuration
AnnaBridge 189:f392fc9709a3 14737 */
AnnaBridge 189:f392fc9709a3 14738 #define SYSCFG_EXTICR1_EXTI3_PA (0x00000000U) /*!<PA[3] pin */
AnnaBridge 189:f392fc9709a3 14739 #define SYSCFG_EXTICR1_EXTI3_PB (0x00001000U) /*!<PB[3] pin */
AnnaBridge 189:f392fc9709a3 14740 #define SYSCFG_EXTICR1_EXTI3_PC (0x00002000U) /*!<PC[3] pin */
AnnaBridge 189:f392fc9709a3 14741 #define SYSCFG_EXTICR1_EXTI3_PD (0x00003000U) /*!<PD[3] pin */
AnnaBridge 189:f392fc9709a3 14742 #define SYSCFG_EXTICR1_EXTI3_PE (0x00004000U) /*!<PE[3] pin */
AnnaBridge 189:f392fc9709a3 14743 #define SYSCFG_EXTICR1_EXTI3_PF (0x00005000U) /*!<PF[3] pin */
AnnaBridge 189:f392fc9709a3 14744 #define SYSCFG_EXTICR1_EXTI3_PG (0x00006000U) /*!<PG[3] pin */
AnnaBridge 189:f392fc9709a3 14745 #define SYSCFG_EXTICR1_EXTI3_PH (0x00007000U) /*!<PH[3] pin */
AnnaBridge 189:f392fc9709a3 14746 #define SYSCFG_EXTICR1_EXTI3_PI (0x00008000U) /*!<PI[3] pin */
AnnaBridge 189:f392fc9709a3 14747
AnnaBridge 189:f392fc9709a3 14748 /***************** Bit definition for SYSCFG_EXTICR2 register ***************/
AnnaBridge 189:f392fc9709a3 14749 #define SYSCFG_EXTICR2_EXTI4_Pos (0U)
AnnaBridge 189:f392fc9709a3 14750 #define SYSCFG_EXTICR2_EXTI4_Msk (0xFU << SYSCFG_EXTICR2_EXTI4_Pos) /*!< 0x0000000F */
AnnaBridge 189:f392fc9709a3 14751 #define SYSCFG_EXTICR2_EXTI4 SYSCFG_EXTICR2_EXTI4_Msk /*!<EXTI 4 configuration */
AnnaBridge 189:f392fc9709a3 14752 #define SYSCFG_EXTICR2_EXTI5_Pos (4U)
AnnaBridge 189:f392fc9709a3 14753 #define SYSCFG_EXTICR2_EXTI5_Msk (0xFU << SYSCFG_EXTICR2_EXTI5_Pos) /*!< 0x000000F0 */
AnnaBridge 189:f392fc9709a3 14754 #define SYSCFG_EXTICR2_EXTI5 SYSCFG_EXTICR2_EXTI5_Msk /*!<EXTI 5 configuration */
AnnaBridge 189:f392fc9709a3 14755 #define SYSCFG_EXTICR2_EXTI6_Pos (8U)
AnnaBridge 189:f392fc9709a3 14756 #define SYSCFG_EXTICR2_EXTI6_Msk (0xFU << SYSCFG_EXTICR2_EXTI6_Pos) /*!< 0x00000F00 */
AnnaBridge 189:f392fc9709a3 14757 #define SYSCFG_EXTICR2_EXTI6 SYSCFG_EXTICR2_EXTI6_Msk /*!<EXTI 6 configuration */
AnnaBridge 189:f392fc9709a3 14758 #define SYSCFG_EXTICR2_EXTI7_Pos (12U)
AnnaBridge 189:f392fc9709a3 14759 #define SYSCFG_EXTICR2_EXTI7_Msk (0xFU << SYSCFG_EXTICR2_EXTI7_Pos) /*!< 0x0000F000 */
AnnaBridge 189:f392fc9709a3 14760 #define SYSCFG_EXTICR2_EXTI7 SYSCFG_EXTICR2_EXTI7_Msk /*!<EXTI 7 configuration */
AnnaBridge 189:f392fc9709a3 14761 /**
AnnaBridge 189:f392fc9709a3 14762 * @brief EXTI4 configuration
AnnaBridge 189:f392fc9709a3 14763 */
AnnaBridge 189:f392fc9709a3 14764 #define SYSCFG_EXTICR2_EXTI4_PA (0x00000000U) /*!<PA[4] pin */
AnnaBridge 189:f392fc9709a3 14765 #define SYSCFG_EXTICR2_EXTI4_PB (0x00000001U) /*!<PB[4] pin */
AnnaBridge 189:f392fc9709a3 14766 #define SYSCFG_EXTICR2_EXTI4_PC (0x00000002U) /*!<PC[4] pin */
AnnaBridge 189:f392fc9709a3 14767 #define SYSCFG_EXTICR2_EXTI4_PD (0x00000003U) /*!<PD[4] pin */
AnnaBridge 189:f392fc9709a3 14768 #define SYSCFG_EXTICR2_EXTI4_PE (0x00000004U) /*!<PE[4] pin */
AnnaBridge 189:f392fc9709a3 14769 #define SYSCFG_EXTICR2_EXTI4_PF (0x00000005U) /*!<PF[4] pin */
AnnaBridge 189:f392fc9709a3 14770 #define SYSCFG_EXTICR2_EXTI4_PG (0x00000006U) /*!<PG[4] pin */
AnnaBridge 189:f392fc9709a3 14771 #define SYSCFG_EXTICR2_EXTI4_PH (0x00000007U) /*!<PH[4] pin */
AnnaBridge 189:f392fc9709a3 14772 #define SYSCFG_EXTICR2_EXTI4_PI (0x00000008U) /*!<PI[4] pin */
AnnaBridge 189:f392fc9709a3 14773
AnnaBridge 189:f392fc9709a3 14774 /**
AnnaBridge 189:f392fc9709a3 14775 * @brief EXTI5 configuration
AnnaBridge 189:f392fc9709a3 14776 */
AnnaBridge 189:f392fc9709a3 14777 #define SYSCFG_EXTICR2_EXTI5_PA (0x00000000U) /*!<PA[5] pin */
AnnaBridge 189:f392fc9709a3 14778 #define SYSCFG_EXTICR2_EXTI5_PB (0x00000010U) /*!<PB[5] pin */
AnnaBridge 189:f392fc9709a3 14779 #define SYSCFG_EXTICR2_EXTI5_PC (0x00000020U) /*!<PC[5] pin */
AnnaBridge 189:f392fc9709a3 14780 #define SYSCFG_EXTICR2_EXTI5_PD (0x00000030U) /*!<PD[5] pin */
AnnaBridge 189:f392fc9709a3 14781 #define SYSCFG_EXTICR2_EXTI5_PE (0x00000040U) /*!<PE[5] pin */
AnnaBridge 189:f392fc9709a3 14782 #define SYSCFG_EXTICR2_EXTI5_PF (0x00000050U) /*!<PF[5] pin */
AnnaBridge 189:f392fc9709a3 14783 #define SYSCFG_EXTICR2_EXTI5_PG (0x00000060U) /*!<PG[5] pin */
AnnaBridge 189:f392fc9709a3 14784 #define SYSCFG_EXTICR2_EXTI5_PH (0x00000070U) /*!<PH[5] pin */
AnnaBridge 189:f392fc9709a3 14785 #define SYSCFG_EXTICR2_EXTI5_PI (0x00000080U) /*!<PI[5] pin */
AnnaBridge 189:f392fc9709a3 14786
AnnaBridge 189:f392fc9709a3 14787 /**
AnnaBridge 189:f392fc9709a3 14788 * @brief EXTI6 configuration
AnnaBridge 189:f392fc9709a3 14789 */
AnnaBridge 189:f392fc9709a3 14790 #define SYSCFG_EXTICR2_EXTI6_PA (0x00000000U) /*!<PA[6] pin */
AnnaBridge 189:f392fc9709a3 14791 #define SYSCFG_EXTICR2_EXTI6_PB (0x00000100U) /*!<PB[6] pin */
AnnaBridge 189:f392fc9709a3 14792 #define SYSCFG_EXTICR2_EXTI6_PC (0x00000200U) /*!<PC[6] pin */
AnnaBridge 189:f392fc9709a3 14793 #define SYSCFG_EXTICR2_EXTI6_PD (0x00000300U) /*!<PD[6] pin */
AnnaBridge 189:f392fc9709a3 14794 #define SYSCFG_EXTICR2_EXTI6_PE (0x00000400U) /*!<PE[6] pin */
AnnaBridge 189:f392fc9709a3 14795 #define SYSCFG_EXTICR2_EXTI6_PF (0x00000500U) /*!<PF[6] pin */
AnnaBridge 189:f392fc9709a3 14796 #define SYSCFG_EXTICR2_EXTI6_PG (0x00000600U) /*!<PG[6] pin */
AnnaBridge 189:f392fc9709a3 14797 #define SYSCFG_EXTICR2_EXTI6_PH (0x00000700U) /*!<PH[6] pin */
AnnaBridge 189:f392fc9709a3 14798 #define SYSCFG_EXTICR2_EXTI6_PI (0x00000800U) /*!<PI[6] pin */
AnnaBridge 189:f392fc9709a3 14799
AnnaBridge 189:f392fc9709a3 14800 /**
AnnaBridge 189:f392fc9709a3 14801 * @brief EXTI7 configuration
AnnaBridge 189:f392fc9709a3 14802 */
AnnaBridge 189:f392fc9709a3 14803 #define SYSCFG_EXTICR2_EXTI7_PA (0x00000000U) /*!<PA[7] pin */
AnnaBridge 189:f392fc9709a3 14804 #define SYSCFG_EXTICR2_EXTI7_PB (0x00001000U) /*!<PB[7] pin */
AnnaBridge 189:f392fc9709a3 14805 #define SYSCFG_EXTICR2_EXTI7_PC (0x00002000U) /*!<PC[7] pin */
AnnaBridge 189:f392fc9709a3 14806 #define SYSCFG_EXTICR2_EXTI7_PD (0x00003000U) /*!<PD[7] pin */
AnnaBridge 189:f392fc9709a3 14807 #define SYSCFG_EXTICR2_EXTI7_PE (0x00004000U) /*!<PE[7] pin */
AnnaBridge 189:f392fc9709a3 14808 #define SYSCFG_EXTICR2_EXTI7_PF (0x00005000U) /*!<PF[7] pin */
AnnaBridge 189:f392fc9709a3 14809 #define SYSCFG_EXTICR2_EXTI7_PG (0x00006000U) /*!<PG[7] pin */
AnnaBridge 189:f392fc9709a3 14810 #define SYSCFG_EXTICR2_EXTI7_PH (0x00007000U) /*!<PH[7] pin */
AnnaBridge 189:f392fc9709a3 14811 #define SYSCFG_EXTICR2_EXTI7_PI (0x00008000U) /*!<PI[7] pin */
AnnaBridge 189:f392fc9709a3 14812
AnnaBridge 189:f392fc9709a3 14813 /***************** Bit definition for SYSCFG_EXTICR3 register ***************/
AnnaBridge 189:f392fc9709a3 14814 #define SYSCFG_EXTICR3_EXTI8_Pos (0U)
AnnaBridge 189:f392fc9709a3 14815 #define SYSCFG_EXTICR3_EXTI8_Msk (0xFU << SYSCFG_EXTICR3_EXTI8_Pos) /*!< 0x0000000F */
AnnaBridge 189:f392fc9709a3 14816 #define SYSCFG_EXTICR3_EXTI8 SYSCFG_EXTICR3_EXTI8_Msk /*!<EXTI 8 configuration */
AnnaBridge 189:f392fc9709a3 14817 #define SYSCFG_EXTICR3_EXTI9_Pos (4U)
AnnaBridge 189:f392fc9709a3 14818 #define SYSCFG_EXTICR3_EXTI9_Msk (0xFU << SYSCFG_EXTICR3_EXTI9_Pos) /*!< 0x000000F0 */
AnnaBridge 189:f392fc9709a3 14819 #define SYSCFG_EXTICR3_EXTI9 SYSCFG_EXTICR3_EXTI9_Msk /*!<EXTI 9 configuration */
AnnaBridge 189:f392fc9709a3 14820 #define SYSCFG_EXTICR3_EXTI10_Pos (8U)
AnnaBridge 189:f392fc9709a3 14821 #define SYSCFG_EXTICR3_EXTI10_Msk (0xFU << SYSCFG_EXTICR3_EXTI10_Pos) /*!< 0x00000F00 */
AnnaBridge 189:f392fc9709a3 14822 #define SYSCFG_EXTICR3_EXTI10 SYSCFG_EXTICR3_EXTI10_Msk /*!<EXTI 10 configuration */
AnnaBridge 189:f392fc9709a3 14823 #define SYSCFG_EXTICR3_EXTI11_Pos (12U)
AnnaBridge 189:f392fc9709a3 14824 #define SYSCFG_EXTICR3_EXTI11_Msk (0xFU << SYSCFG_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */
AnnaBridge 189:f392fc9709a3 14825 #define SYSCFG_EXTICR3_EXTI11 SYSCFG_EXTICR3_EXTI11_Msk /*!<EXTI 11 configuration */
AnnaBridge 189:f392fc9709a3 14826
AnnaBridge 189:f392fc9709a3 14827 /**
AnnaBridge 189:f392fc9709a3 14828 * @brief EXTI8 configuration
AnnaBridge 189:f392fc9709a3 14829 */
AnnaBridge 189:f392fc9709a3 14830 #define SYSCFG_EXTICR3_EXTI8_PA (0x00000000U) /*!<PA[8] pin */
AnnaBridge 189:f392fc9709a3 14831 #define SYSCFG_EXTICR3_EXTI8_PB (0x00000001U) /*!<PB[8] pin */
AnnaBridge 189:f392fc9709a3 14832 #define SYSCFG_EXTICR3_EXTI8_PC (0x00000002U) /*!<PC[8] pin */
AnnaBridge 189:f392fc9709a3 14833 #define SYSCFG_EXTICR3_EXTI8_PD (0x00000003U) /*!<PD[8] pin */
AnnaBridge 189:f392fc9709a3 14834 #define SYSCFG_EXTICR3_EXTI8_PE (0x00000004U) /*!<PE[8] pin */
AnnaBridge 189:f392fc9709a3 14835 #define SYSCFG_EXTICR3_EXTI8_PF (0x00000005U) /*!<PF[8] pin */
AnnaBridge 189:f392fc9709a3 14836 #define SYSCFG_EXTICR3_EXTI8_PG (0x00000006U) /*!<PG[8] pin */
AnnaBridge 189:f392fc9709a3 14837 #define SYSCFG_EXTICR3_EXTI8_PH (0x00000007U) /*!<PH[8] pin */
AnnaBridge 189:f392fc9709a3 14838 #define SYSCFG_EXTICR3_EXTI8_PI (0x00000008U) /*!<PI[8] pin */
AnnaBridge 189:f392fc9709a3 14839
AnnaBridge 189:f392fc9709a3 14840 /**
AnnaBridge 189:f392fc9709a3 14841 * @brief EXTI9 configuration
AnnaBridge 189:f392fc9709a3 14842 */
AnnaBridge 189:f392fc9709a3 14843 #define SYSCFG_EXTICR3_EXTI9_PA (0x00000000U) /*!<PA[9] pin */
AnnaBridge 189:f392fc9709a3 14844 #define SYSCFG_EXTICR3_EXTI9_PB (0x00000010U) /*!<PB[9] pin */
AnnaBridge 189:f392fc9709a3 14845 #define SYSCFG_EXTICR3_EXTI9_PC (0x00000020U) /*!<PC[9] pin */
AnnaBridge 189:f392fc9709a3 14846 #define SYSCFG_EXTICR3_EXTI9_PD (0x00000030U) /*!<PD[9] pin */
AnnaBridge 189:f392fc9709a3 14847 #define SYSCFG_EXTICR3_EXTI9_PE (0x00000040U) /*!<PE[9] pin */
AnnaBridge 189:f392fc9709a3 14848 #define SYSCFG_EXTICR3_EXTI9_PF (0x00000050U) /*!<PF[9] pin */
AnnaBridge 189:f392fc9709a3 14849 #define SYSCFG_EXTICR3_EXTI9_PG (0x00000060U) /*!<PG[9] pin */
AnnaBridge 189:f392fc9709a3 14850 #define SYSCFG_EXTICR3_EXTI9_PH (0x00000070U) /*!<PH[9] pin */
AnnaBridge 189:f392fc9709a3 14851 #define SYSCFG_EXTICR3_EXTI9_PI (0x00000080U) /*!<PI[9] pin */
AnnaBridge 189:f392fc9709a3 14852
AnnaBridge 189:f392fc9709a3 14853 /**
AnnaBridge 189:f392fc9709a3 14854 * @brief EXTI10 configuration
AnnaBridge 189:f392fc9709a3 14855 */
AnnaBridge 189:f392fc9709a3 14856 #define SYSCFG_EXTICR3_EXTI10_PA (0x00000000U) /*!<PA[10] pin */
AnnaBridge 189:f392fc9709a3 14857 #define SYSCFG_EXTICR3_EXTI10_PB (0x00000100U) /*!<PB[10] pin */
AnnaBridge 189:f392fc9709a3 14858 #define SYSCFG_EXTICR3_EXTI10_PC (0x00000200U) /*!<PC[10] pin */
AnnaBridge 189:f392fc9709a3 14859 #define SYSCFG_EXTICR3_EXTI10_PD (0x00000300U) /*!<PD[10] pin */
AnnaBridge 189:f392fc9709a3 14860 #define SYSCFG_EXTICR3_EXTI10_PE (0x00000400U) /*!<PE[10] pin */
AnnaBridge 189:f392fc9709a3 14861 #define SYSCFG_EXTICR3_EXTI10_PF (0x00000500U) /*!<PF[10] pin */
AnnaBridge 189:f392fc9709a3 14862 #define SYSCFG_EXTICR3_EXTI10_PG (0x00000600U) /*!<PG[10] pin */
AnnaBridge 189:f392fc9709a3 14863 #define SYSCFG_EXTICR3_EXTI10_PH (0x00000700U) /*!<PH[10] pin */
AnnaBridge 189:f392fc9709a3 14864 #define SYSCFG_EXTICR3_EXTI10_PI (0x00000800U) /*!<PI[10] pin */
AnnaBridge 189:f392fc9709a3 14865
AnnaBridge 189:f392fc9709a3 14866 /**
AnnaBridge 189:f392fc9709a3 14867 * @brief EXTI11 configuration
AnnaBridge 189:f392fc9709a3 14868 */
AnnaBridge 189:f392fc9709a3 14869 #define SYSCFG_EXTICR3_EXTI11_PA (0x00000000U) /*!<PA[11] pin */
AnnaBridge 189:f392fc9709a3 14870 #define SYSCFG_EXTICR3_EXTI11_PB (0x00001000U) /*!<PB[11] pin */
AnnaBridge 189:f392fc9709a3 14871 #define SYSCFG_EXTICR3_EXTI11_PC (0x00002000U) /*!<PC[11] pin */
AnnaBridge 189:f392fc9709a3 14872 #define SYSCFG_EXTICR3_EXTI11_PD (0x00003000U) /*!<PD[11] pin */
AnnaBridge 189:f392fc9709a3 14873 #define SYSCFG_EXTICR3_EXTI11_PE (0x00004000U) /*!<PE[11] pin */
AnnaBridge 189:f392fc9709a3 14874 #define SYSCFG_EXTICR3_EXTI11_PF (0x00005000U) /*!<PF[11] pin */
AnnaBridge 189:f392fc9709a3 14875 #define SYSCFG_EXTICR3_EXTI11_PG (0x00006000U) /*!<PG[11] pin */
AnnaBridge 189:f392fc9709a3 14876 #define SYSCFG_EXTICR3_EXTI11_PH (0x00007000U) /*!<PH[11] pin */
AnnaBridge 189:f392fc9709a3 14877 #define SYSCFG_EXTICR3_EXTI11_PI (0x00008000U) /*!<PI[11] pin */
AnnaBridge 189:f392fc9709a3 14878
AnnaBridge 189:f392fc9709a3 14879 /***************** Bit definition for SYSCFG_EXTICR4 register ***************/
AnnaBridge 189:f392fc9709a3 14880 #define SYSCFG_EXTICR4_EXTI12_Pos (0U)
AnnaBridge 189:f392fc9709a3 14881 #define SYSCFG_EXTICR4_EXTI12_Msk (0x7U << SYSCFG_EXTICR4_EXTI12_Pos) /*!< 0x00000007 */
AnnaBridge 189:f392fc9709a3 14882 #define SYSCFG_EXTICR4_EXTI12 SYSCFG_EXTICR4_EXTI12_Msk /*!<EXTI 12 configuration */
AnnaBridge 189:f392fc9709a3 14883 #define SYSCFG_EXTICR4_EXTI13_Pos (4U)
AnnaBridge 189:f392fc9709a3 14884 #define SYSCFG_EXTICR4_EXTI13_Msk (0x7U << SYSCFG_EXTICR4_EXTI13_Pos) /*!< 0x00000070 */
AnnaBridge 189:f392fc9709a3 14885 #define SYSCFG_EXTICR4_EXTI13 SYSCFG_EXTICR4_EXTI13_Msk /*!<EXTI 13 configuration */
AnnaBridge 189:f392fc9709a3 14886 #define SYSCFG_EXTICR4_EXTI14_Pos (8U)
AnnaBridge 189:f392fc9709a3 14887 #define SYSCFG_EXTICR4_EXTI14_Msk (0x7U << SYSCFG_EXTICR4_EXTI14_Pos) /*!< 0x00000700 */
AnnaBridge 189:f392fc9709a3 14888 #define SYSCFG_EXTICR4_EXTI14 SYSCFG_EXTICR4_EXTI14_Msk /*!<EXTI 14 configuration */
AnnaBridge 189:f392fc9709a3 14889 #define SYSCFG_EXTICR4_EXTI15_Pos (12U)
AnnaBridge 189:f392fc9709a3 14890 #define SYSCFG_EXTICR4_EXTI15_Msk (0x7U << SYSCFG_EXTICR4_EXTI15_Pos) /*!< 0x00007000 */
AnnaBridge 189:f392fc9709a3 14891 #define SYSCFG_EXTICR4_EXTI15 SYSCFG_EXTICR4_EXTI15_Msk /*!<EXTI 15 configuration */
AnnaBridge 189:f392fc9709a3 14892
AnnaBridge 189:f392fc9709a3 14893 /**
AnnaBridge 189:f392fc9709a3 14894 * @brief EXTI12 configuration
AnnaBridge 189:f392fc9709a3 14895 */
AnnaBridge 189:f392fc9709a3 14896 #define SYSCFG_EXTICR4_EXTI12_PA (0x00000000U) /*!<PA[12] pin */
AnnaBridge 189:f392fc9709a3 14897 #define SYSCFG_EXTICR4_EXTI12_PB (0x00000001U) /*!<PB[12] pin */
AnnaBridge 189:f392fc9709a3 14898 #define SYSCFG_EXTICR4_EXTI12_PC (0x00000002U) /*!<PC[12] pin */
AnnaBridge 189:f392fc9709a3 14899 #define SYSCFG_EXTICR4_EXTI12_PD (0x00000003U) /*!<PD[12] pin */
AnnaBridge 189:f392fc9709a3 14900 #define SYSCFG_EXTICR4_EXTI12_PE (0x00000004U) /*!<PE[12] pin */
AnnaBridge 189:f392fc9709a3 14901 #define SYSCFG_EXTICR4_EXTI12_PF (0x00000005U) /*!<PF[12] pin */
AnnaBridge 189:f392fc9709a3 14902 #define SYSCFG_EXTICR4_EXTI12_PG (0x00000006U) /*!<PG[12] pin */
AnnaBridge 189:f392fc9709a3 14903 #define SYSCFG_EXTICR4_EXTI12_PH (0x00000007U) /*!<PH[12] pin */
AnnaBridge 189:f392fc9709a3 14904
AnnaBridge 189:f392fc9709a3 14905 /**
AnnaBridge 189:f392fc9709a3 14906 * @brief EXTI13 configuration
AnnaBridge 189:f392fc9709a3 14907 */
AnnaBridge 189:f392fc9709a3 14908 #define SYSCFG_EXTICR4_EXTI13_PA (0x00000000U) /*!<PA[13] pin */
AnnaBridge 189:f392fc9709a3 14909 #define SYSCFG_EXTICR4_EXTI13_PB (0x00000010U) /*!<PB[13] pin */
AnnaBridge 189:f392fc9709a3 14910 #define SYSCFG_EXTICR4_EXTI13_PC (0x00000020U) /*!<PC[13] pin */
AnnaBridge 189:f392fc9709a3 14911 #define SYSCFG_EXTICR4_EXTI13_PD (0x00000030U) /*!<PD[13] pin */
AnnaBridge 189:f392fc9709a3 14912 #define SYSCFG_EXTICR4_EXTI13_PE (0x00000040U) /*!<PE[13] pin */
AnnaBridge 189:f392fc9709a3 14913 #define SYSCFG_EXTICR4_EXTI13_PF (0x00000050U) /*!<PF[13] pin */
AnnaBridge 189:f392fc9709a3 14914 #define SYSCFG_EXTICR4_EXTI13_PG (0x00000060U) /*!<PG[13] pin */
AnnaBridge 189:f392fc9709a3 14915 #define SYSCFG_EXTICR4_EXTI13_PH (0x00000070U) /*!<PH[13] pin */
AnnaBridge 189:f392fc9709a3 14916
AnnaBridge 189:f392fc9709a3 14917 /**
AnnaBridge 189:f392fc9709a3 14918 * @brief EXTI14 configuration
AnnaBridge 189:f392fc9709a3 14919 */
AnnaBridge 189:f392fc9709a3 14920 #define SYSCFG_EXTICR4_EXTI14_PA (0x00000000U) /*!<PA[14] pin */
AnnaBridge 189:f392fc9709a3 14921 #define SYSCFG_EXTICR4_EXTI14_PB (0x00000100U) /*!<PB[14] pin */
AnnaBridge 189:f392fc9709a3 14922 #define SYSCFG_EXTICR4_EXTI14_PC (0x00000200U) /*!<PC[14] pin */
AnnaBridge 189:f392fc9709a3 14923 #define SYSCFG_EXTICR4_EXTI14_PD (0x00000300U) /*!<PD[14] pin */
AnnaBridge 189:f392fc9709a3 14924 #define SYSCFG_EXTICR4_EXTI14_PE (0x00000400U) /*!<PE[14] pin */
AnnaBridge 189:f392fc9709a3 14925 #define SYSCFG_EXTICR4_EXTI14_PF (0x00000500U) /*!<PF[14] pin */
AnnaBridge 189:f392fc9709a3 14926 #define SYSCFG_EXTICR4_EXTI14_PG (0x00000600U) /*!<PG[14] pin */
AnnaBridge 189:f392fc9709a3 14927 #define SYSCFG_EXTICR4_EXTI14_PH (0x00000700U) /*!<PH[14] pin */
AnnaBridge 189:f392fc9709a3 14928
AnnaBridge 189:f392fc9709a3 14929 /**
AnnaBridge 189:f392fc9709a3 14930 * @brief EXTI15 configuration
AnnaBridge 189:f392fc9709a3 14931 */
AnnaBridge 189:f392fc9709a3 14932 #define SYSCFG_EXTICR4_EXTI15_PA (0x00000000U) /*!<PA[15] pin */
AnnaBridge 189:f392fc9709a3 14933 #define SYSCFG_EXTICR4_EXTI15_PB (0x00001000U) /*!<PB[15] pin */
AnnaBridge 189:f392fc9709a3 14934 #define SYSCFG_EXTICR4_EXTI15_PC (0x00002000U) /*!<PC[15] pin */
AnnaBridge 189:f392fc9709a3 14935 #define SYSCFG_EXTICR4_EXTI15_PD (0x00003000U) /*!<PD[15] pin */
AnnaBridge 189:f392fc9709a3 14936 #define SYSCFG_EXTICR4_EXTI15_PE (0x00004000U) /*!<PE[15] pin */
AnnaBridge 189:f392fc9709a3 14937 #define SYSCFG_EXTICR4_EXTI15_PF (0x00005000U) /*!<PF[15] pin */
AnnaBridge 189:f392fc9709a3 14938 #define SYSCFG_EXTICR4_EXTI15_PG (0x00006000U) /*!<PG[15] pin */
AnnaBridge 189:f392fc9709a3 14939 #define SYSCFG_EXTICR4_EXTI15_PH (0x00007000U) /*!<PH[15] pin */
AnnaBridge 189:f392fc9709a3 14940
AnnaBridge 189:f392fc9709a3 14941 /****************** Bit definition for SYSCFG_SCSR register ****************/
AnnaBridge 189:f392fc9709a3 14942 #define SYSCFG_SCSR_SRAM2ER_Pos (0U)
AnnaBridge 189:f392fc9709a3 14943 #define SYSCFG_SCSR_SRAM2ER_Msk (0x1U << SYSCFG_SCSR_SRAM2ER_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 14944 #define SYSCFG_SCSR_SRAM2ER SYSCFG_SCSR_SRAM2ER_Msk /*!< SRAM2 Erase Request */
AnnaBridge 189:f392fc9709a3 14945 #define SYSCFG_SCSR_SRAM2BSY_Pos (1U)
AnnaBridge 189:f392fc9709a3 14946 #define SYSCFG_SCSR_SRAM2BSY_Msk (0x1U << SYSCFG_SCSR_SRAM2BSY_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 14947 #define SYSCFG_SCSR_SRAM2BSY SYSCFG_SCSR_SRAM2BSY_Msk /*!< SRAM2 Erase Ongoing */
AnnaBridge 189:f392fc9709a3 14948
AnnaBridge 189:f392fc9709a3 14949 /****************** Bit definition for SYSCFG_CFGR2 register ****************/
AnnaBridge 189:f392fc9709a3 14950 #define SYSCFG_CFGR2_CLL_Pos (0U)
AnnaBridge 189:f392fc9709a3 14951 #define SYSCFG_CFGR2_CLL_Msk (0x1U << SYSCFG_CFGR2_CLL_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 14952 #define SYSCFG_CFGR2_CLL SYSCFG_CFGR2_CLL_Msk /*!< Core Lockup Lock */
AnnaBridge 189:f392fc9709a3 14953 #define SYSCFG_CFGR2_SPL_Pos (1U)
AnnaBridge 189:f392fc9709a3 14954 #define SYSCFG_CFGR2_SPL_Msk (0x1U << SYSCFG_CFGR2_SPL_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 14955 #define SYSCFG_CFGR2_SPL SYSCFG_CFGR2_SPL_Msk /*!< SRAM Parity Lock*/
AnnaBridge 189:f392fc9709a3 14956 #define SYSCFG_CFGR2_PVDL_Pos (2U)
AnnaBridge 189:f392fc9709a3 14957 #define SYSCFG_CFGR2_PVDL_Msk (0x1U << SYSCFG_CFGR2_PVDL_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 14958 #define SYSCFG_CFGR2_PVDL SYSCFG_CFGR2_PVDL_Msk /*!< PVD Lock */
AnnaBridge 189:f392fc9709a3 14959 #define SYSCFG_CFGR2_ECCL_Pos (3U)
AnnaBridge 189:f392fc9709a3 14960 #define SYSCFG_CFGR2_ECCL_Msk (0x1U << SYSCFG_CFGR2_ECCL_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 14961 #define SYSCFG_CFGR2_ECCL SYSCFG_CFGR2_ECCL_Msk /*!< ECC Lock*/
AnnaBridge 189:f392fc9709a3 14962 #define SYSCFG_CFGR2_SPF_Pos (8U)
AnnaBridge 189:f392fc9709a3 14963 #define SYSCFG_CFGR2_SPF_Msk (0x1U << SYSCFG_CFGR2_SPF_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 14964 #define SYSCFG_CFGR2_SPF SYSCFG_CFGR2_SPF_Msk /*!< SRAM Parity Flag */
AnnaBridge 189:f392fc9709a3 14965
AnnaBridge 189:f392fc9709a3 14966 /****************** Bit definition for SYSCFG_SWPR register ****************/
AnnaBridge 189:f392fc9709a3 14967 #define SYSCFG_SWPR_PAGE0_Pos (0U)
AnnaBridge 189:f392fc9709a3 14968 #define SYSCFG_SWPR_PAGE0_Msk (0x1U << SYSCFG_SWPR_PAGE0_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 14969 #define SYSCFG_SWPR_PAGE0 SYSCFG_SWPR_PAGE0_Msk /*!< SRAM2 Write protection page 0 */
AnnaBridge 189:f392fc9709a3 14970 #define SYSCFG_SWPR_PAGE1_Pos (1U)
AnnaBridge 189:f392fc9709a3 14971 #define SYSCFG_SWPR_PAGE1_Msk (0x1U << SYSCFG_SWPR_PAGE1_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 14972 #define SYSCFG_SWPR_PAGE1 SYSCFG_SWPR_PAGE1_Msk /*!< SRAM2 Write protection page 1 */
AnnaBridge 189:f392fc9709a3 14973 #define SYSCFG_SWPR_PAGE2_Pos (2U)
AnnaBridge 189:f392fc9709a3 14974 #define SYSCFG_SWPR_PAGE2_Msk (0x1U << SYSCFG_SWPR_PAGE2_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 14975 #define SYSCFG_SWPR_PAGE2 SYSCFG_SWPR_PAGE2_Msk /*!< SRAM2 Write protection page 2 */
AnnaBridge 189:f392fc9709a3 14976 #define SYSCFG_SWPR_PAGE3_Pos (3U)
AnnaBridge 189:f392fc9709a3 14977 #define SYSCFG_SWPR_PAGE3_Msk (0x1U << SYSCFG_SWPR_PAGE3_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 14978 #define SYSCFG_SWPR_PAGE3 SYSCFG_SWPR_PAGE3_Msk /*!< SRAM2 Write protection page 3 */
AnnaBridge 189:f392fc9709a3 14979 #define SYSCFG_SWPR_PAGE4_Pos (4U)
AnnaBridge 189:f392fc9709a3 14980 #define SYSCFG_SWPR_PAGE4_Msk (0x1U << SYSCFG_SWPR_PAGE4_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 14981 #define SYSCFG_SWPR_PAGE4 SYSCFG_SWPR_PAGE4_Msk /*!< SRAM2 Write protection page 4 */
AnnaBridge 189:f392fc9709a3 14982 #define SYSCFG_SWPR_PAGE5_Pos (5U)
AnnaBridge 189:f392fc9709a3 14983 #define SYSCFG_SWPR_PAGE5_Msk (0x1U << SYSCFG_SWPR_PAGE5_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 14984 #define SYSCFG_SWPR_PAGE5 SYSCFG_SWPR_PAGE5_Msk /*!< SRAM2 Write protection page 5 */
AnnaBridge 189:f392fc9709a3 14985 #define SYSCFG_SWPR_PAGE6_Pos (6U)
AnnaBridge 189:f392fc9709a3 14986 #define SYSCFG_SWPR_PAGE6_Msk (0x1U << SYSCFG_SWPR_PAGE6_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 14987 #define SYSCFG_SWPR_PAGE6 SYSCFG_SWPR_PAGE6_Msk /*!< SRAM2 Write protection page 6 */
AnnaBridge 189:f392fc9709a3 14988 #define SYSCFG_SWPR_PAGE7_Pos (7U)
AnnaBridge 189:f392fc9709a3 14989 #define SYSCFG_SWPR_PAGE7_Msk (0x1U << SYSCFG_SWPR_PAGE7_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 14990 #define SYSCFG_SWPR_PAGE7 SYSCFG_SWPR_PAGE7_Msk /*!< SRAM2 Write protection page 7 */
AnnaBridge 189:f392fc9709a3 14991 #define SYSCFG_SWPR_PAGE8_Pos (8U)
AnnaBridge 189:f392fc9709a3 14992 #define SYSCFG_SWPR_PAGE8_Msk (0x1U << SYSCFG_SWPR_PAGE8_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 14993 #define SYSCFG_SWPR_PAGE8 SYSCFG_SWPR_PAGE8_Msk /*!< SRAM2 Write protection page 8 */
AnnaBridge 189:f392fc9709a3 14994 #define SYSCFG_SWPR_PAGE9_Pos (9U)
AnnaBridge 189:f392fc9709a3 14995 #define SYSCFG_SWPR_PAGE9_Msk (0x1U << SYSCFG_SWPR_PAGE9_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 14996 #define SYSCFG_SWPR_PAGE9 SYSCFG_SWPR_PAGE9_Msk /*!< SRAM2 Write protection page 9 */
AnnaBridge 189:f392fc9709a3 14997 #define SYSCFG_SWPR_PAGE10_Pos (10U)
AnnaBridge 189:f392fc9709a3 14998 #define SYSCFG_SWPR_PAGE10_Msk (0x1U << SYSCFG_SWPR_PAGE10_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 14999 #define SYSCFG_SWPR_PAGE10 SYSCFG_SWPR_PAGE10_Msk /*!< SRAM2 Write protection page 10*/
AnnaBridge 189:f392fc9709a3 15000 #define SYSCFG_SWPR_PAGE11_Pos (11U)
AnnaBridge 189:f392fc9709a3 15001 #define SYSCFG_SWPR_PAGE11_Msk (0x1U << SYSCFG_SWPR_PAGE11_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 15002 #define SYSCFG_SWPR_PAGE11 SYSCFG_SWPR_PAGE11_Msk /*!< SRAM2 Write protection page 11*/
AnnaBridge 189:f392fc9709a3 15003 #define SYSCFG_SWPR_PAGE12_Pos (12U)
AnnaBridge 189:f392fc9709a3 15004 #define SYSCFG_SWPR_PAGE12_Msk (0x1U << SYSCFG_SWPR_PAGE12_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 15005 #define SYSCFG_SWPR_PAGE12 SYSCFG_SWPR_PAGE12_Msk /*!< SRAM2 Write protection page 12*/
AnnaBridge 189:f392fc9709a3 15006 #define SYSCFG_SWPR_PAGE13_Pos (13U)
AnnaBridge 189:f392fc9709a3 15007 #define SYSCFG_SWPR_PAGE13_Msk (0x1U << SYSCFG_SWPR_PAGE13_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 15008 #define SYSCFG_SWPR_PAGE13 SYSCFG_SWPR_PAGE13_Msk /*!< SRAM2 Write protection page 13*/
AnnaBridge 189:f392fc9709a3 15009 #define SYSCFG_SWPR_PAGE14_Pos (14U)
AnnaBridge 189:f392fc9709a3 15010 #define SYSCFG_SWPR_PAGE14_Msk (0x1U << SYSCFG_SWPR_PAGE14_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 15011 #define SYSCFG_SWPR_PAGE14 SYSCFG_SWPR_PAGE14_Msk /*!< SRAM2 Write protection page 14*/
AnnaBridge 189:f392fc9709a3 15012 #define SYSCFG_SWPR_PAGE15_Pos (15U)
AnnaBridge 189:f392fc9709a3 15013 #define SYSCFG_SWPR_PAGE15_Msk (0x1U << SYSCFG_SWPR_PAGE15_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 15014 #define SYSCFG_SWPR_PAGE15 SYSCFG_SWPR_PAGE15_Msk /*!< SRAM2 Write protection page 15*/
AnnaBridge 189:f392fc9709a3 15015 #define SYSCFG_SWPR_PAGE16_Pos (16U)
AnnaBridge 189:f392fc9709a3 15016 #define SYSCFG_SWPR_PAGE16_Msk (0x1U << SYSCFG_SWPR_PAGE16_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 15017 #define SYSCFG_SWPR_PAGE16 SYSCFG_SWPR_PAGE16_Msk /*!< SRAM2 Write protection page 16*/
AnnaBridge 189:f392fc9709a3 15018 #define SYSCFG_SWPR_PAGE17_Pos (17U)
AnnaBridge 189:f392fc9709a3 15019 #define SYSCFG_SWPR_PAGE17_Msk (0x1U << SYSCFG_SWPR_PAGE17_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 15020 #define SYSCFG_SWPR_PAGE17 SYSCFG_SWPR_PAGE17_Msk /*!< SRAM2 Write protection page 17*/
AnnaBridge 189:f392fc9709a3 15021 #define SYSCFG_SWPR_PAGE18_Pos (18U)
AnnaBridge 189:f392fc9709a3 15022 #define SYSCFG_SWPR_PAGE18_Msk (0x1U << SYSCFG_SWPR_PAGE18_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 15023 #define SYSCFG_SWPR_PAGE18 SYSCFG_SWPR_PAGE18_Msk /*!< SRAM2 Write protection page 18*/
AnnaBridge 189:f392fc9709a3 15024 #define SYSCFG_SWPR_PAGE19_Pos (19U)
AnnaBridge 189:f392fc9709a3 15025 #define SYSCFG_SWPR_PAGE19_Msk (0x1U << SYSCFG_SWPR_PAGE19_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 15026 #define SYSCFG_SWPR_PAGE19 SYSCFG_SWPR_PAGE19_Msk /*!< SRAM2 Write protection page 19*/
AnnaBridge 189:f392fc9709a3 15027 #define SYSCFG_SWPR_PAGE20_Pos (20U)
AnnaBridge 189:f392fc9709a3 15028 #define SYSCFG_SWPR_PAGE20_Msk (0x1U << SYSCFG_SWPR_PAGE20_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 15029 #define SYSCFG_SWPR_PAGE20 SYSCFG_SWPR_PAGE20_Msk /*!< SRAM2 Write protection page 20*/
AnnaBridge 189:f392fc9709a3 15030 #define SYSCFG_SWPR_PAGE21_Pos (21U)
AnnaBridge 189:f392fc9709a3 15031 #define SYSCFG_SWPR_PAGE21_Msk (0x1U << SYSCFG_SWPR_PAGE21_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 15032 #define SYSCFG_SWPR_PAGE21 SYSCFG_SWPR_PAGE21_Msk /*!< SRAM2 Write protection page 21*/
AnnaBridge 189:f392fc9709a3 15033 #define SYSCFG_SWPR_PAGE22_Pos (22U)
AnnaBridge 189:f392fc9709a3 15034 #define SYSCFG_SWPR_PAGE22_Msk (0x1U << SYSCFG_SWPR_PAGE22_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 15035 #define SYSCFG_SWPR_PAGE22 SYSCFG_SWPR_PAGE22_Msk /*!< SRAM2 Write protection page 22*/
AnnaBridge 189:f392fc9709a3 15036 #define SYSCFG_SWPR_PAGE23_Pos (23U)
AnnaBridge 189:f392fc9709a3 15037 #define SYSCFG_SWPR_PAGE23_Msk (0x1U << SYSCFG_SWPR_PAGE23_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 15038 #define SYSCFG_SWPR_PAGE23 SYSCFG_SWPR_PAGE23_Msk /*!< SRAM2 Write protection page 23*/
AnnaBridge 189:f392fc9709a3 15039 #define SYSCFG_SWPR_PAGE24_Pos (24U)
AnnaBridge 189:f392fc9709a3 15040 #define SYSCFG_SWPR_PAGE24_Msk (0x1U << SYSCFG_SWPR_PAGE24_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 15041 #define SYSCFG_SWPR_PAGE24 SYSCFG_SWPR_PAGE24_Msk /*!< SRAM2 Write protection page 24*/
AnnaBridge 189:f392fc9709a3 15042 #define SYSCFG_SWPR_PAGE25_Pos (25U)
AnnaBridge 189:f392fc9709a3 15043 #define SYSCFG_SWPR_PAGE25_Msk (0x1U << SYSCFG_SWPR_PAGE25_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 15044 #define SYSCFG_SWPR_PAGE25 SYSCFG_SWPR_PAGE25_Msk /*!< SRAM2 Write protection page 25*/
AnnaBridge 189:f392fc9709a3 15045 #define SYSCFG_SWPR_PAGE26_Pos (26U)
AnnaBridge 189:f392fc9709a3 15046 #define SYSCFG_SWPR_PAGE26_Msk (0x1U << SYSCFG_SWPR_PAGE26_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 15047 #define SYSCFG_SWPR_PAGE26 SYSCFG_SWPR_PAGE26_Msk /*!< SRAM2 Write protection page 26*/
AnnaBridge 189:f392fc9709a3 15048 #define SYSCFG_SWPR_PAGE27_Pos (27U)
AnnaBridge 189:f392fc9709a3 15049 #define SYSCFG_SWPR_PAGE27_Msk (0x1U << SYSCFG_SWPR_PAGE27_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 15050 #define SYSCFG_SWPR_PAGE27 SYSCFG_SWPR_PAGE27_Msk /*!< SRAM2 Write protection page 27*/
AnnaBridge 189:f392fc9709a3 15051 #define SYSCFG_SWPR_PAGE28_Pos (28U)
AnnaBridge 189:f392fc9709a3 15052 #define SYSCFG_SWPR_PAGE28_Msk (0x1U << SYSCFG_SWPR_PAGE28_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 15053 #define SYSCFG_SWPR_PAGE28 SYSCFG_SWPR_PAGE28_Msk /*!< SRAM2 Write protection page 28*/
AnnaBridge 189:f392fc9709a3 15054 #define SYSCFG_SWPR_PAGE29_Pos (29U)
AnnaBridge 189:f392fc9709a3 15055 #define SYSCFG_SWPR_PAGE29_Msk (0x1U << SYSCFG_SWPR_PAGE29_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 15056 #define SYSCFG_SWPR_PAGE29 SYSCFG_SWPR_PAGE29_Msk /*!< SRAM2 Write protection page 29*/
AnnaBridge 189:f392fc9709a3 15057 #define SYSCFG_SWPR_PAGE30_Pos (30U)
AnnaBridge 189:f392fc9709a3 15058 #define SYSCFG_SWPR_PAGE30_Msk (0x1U << SYSCFG_SWPR_PAGE30_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 15059 #define SYSCFG_SWPR_PAGE30 SYSCFG_SWPR_PAGE30_Msk /*!< SRAM2 Write protection page 30*/
AnnaBridge 189:f392fc9709a3 15060 #define SYSCFG_SWPR_PAGE31_Pos (31U)
AnnaBridge 189:f392fc9709a3 15061 #define SYSCFG_SWPR_PAGE31_Msk (0x1U << SYSCFG_SWPR_PAGE31_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 15062 #define SYSCFG_SWPR_PAGE31 SYSCFG_SWPR_PAGE31_Msk /*!< SRAM2 Write protection page 31*/
AnnaBridge 189:f392fc9709a3 15063
AnnaBridge 189:f392fc9709a3 15064 /****************** Bit definition for SYSCFG_SWPR2 register ***************/
AnnaBridge 189:f392fc9709a3 15065 #define SYSCFG_SWPR2_PAGE32_Pos (0U)
AnnaBridge 189:f392fc9709a3 15066 #define SYSCFG_SWPR2_PAGE32_Msk (0x1U << SYSCFG_SWPR2_PAGE32_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 15067 #define SYSCFG_SWPR2_PAGE32 SYSCFG_SWPR2_PAGE32_Msk /*!< SRAM2 Write protection page 32*/
AnnaBridge 189:f392fc9709a3 15068 #define SYSCFG_SWPR2_PAGE33_Pos (1U)
AnnaBridge 189:f392fc9709a3 15069 #define SYSCFG_SWPR2_PAGE33_Msk (0x1U << SYSCFG_SWPR2_PAGE33_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 15070 #define SYSCFG_SWPR2_PAGE33 SYSCFG_SWPR2_PAGE33_Msk /*!< SRAM2 Write protection page 33*/
AnnaBridge 189:f392fc9709a3 15071 #define SYSCFG_SWPR2_PAGE34_Pos (2U)
AnnaBridge 189:f392fc9709a3 15072 #define SYSCFG_SWPR2_PAGE34_Msk (0x1U << SYSCFG_SWPR2_PAGE34_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 15073 #define SYSCFG_SWPR2_PAGE34 SYSCFG_SWPR2_PAGE34_Msk /*!< SRAM2 Write protection page 34*/
AnnaBridge 189:f392fc9709a3 15074 #define SYSCFG_SWPR2_PAGE35_Pos (3U)
AnnaBridge 189:f392fc9709a3 15075 #define SYSCFG_SWPR2_PAGE35_Msk (0x1U << SYSCFG_SWPR2_PAGE35_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 15076 #define SYSCFG_SWPR2_PAGE35 SYSCFG_SWPR2_PAGE35_Msk /*!< SRAM2 Write protection page 35*/
AnnaBridge 189:f392fc9709a3 15077 #define SYSCFG_SWPR2_PAGE36_Pos (4U)
AnnaBridge 189:f392fc9709a3 15078 #define SYSCFG_SWPR2_PAGE36_Msk (0x1U << SYSCFG_SWPR2_PAGE36_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 15079 #define SYSCFG_SWPR2_PAGE36 SYSCFG_SWPR2_PAGE36_Msk /*!< SRAM2 Write protection page 36*/
AnnaBridge 189:f392fc9709a3 15080 #define SYSCFG_SWPR2_PAGE37_Pos (5U)
AnnaBridge 189:f392fc9709a3 15081 #define SYSCFG_SWPR2_PAGE37_Msk (0x1U << SYSCFG_SWPR2_PAGE37_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 15082 #define SYSCFG_SWPR2_PAGE37 SYSCFG_SWPR2_PAGE37_Msk /*!< SRAM2 Write protection page 37*/
AnnaBridge 189:f392fc9709a3 15083 #define SYSCFG_SWPR2_PAGE38_Pos (6U)
AnnaBridge 189:f392fc9709a3 15084 #define SYSCFG_SWPR2_PAGE38_Msk (0x1U << SYSCFG_SWPR2_PAGE38_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 15085 #define SYSCFG_SWPR2_PAGE38 SYSCFG_SWPR2_PAGE38_Msk /*!< SRAM2 Write protection page 38*/
AnnaBridge 189:f392fc9709a3 15086 #define SYSCFG_SWPR2_PAGE39_Pos (7U)
AnnaBridge 189:f392fc9709a3 15087 #define SYSCFG_SWPR2_PAGE39_Msk (0x1U << SYSCFG_SWPR2_PAGE39_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 15088 #define SYSCFG_SWPR2_PAGE39 SYSCFG_SWPR2_PAGE39_Msk /*!< SRAM2 Write protection page 39*/
AnnaBridge 189:f392fc9709a3 15089 #define SYSCFG_SWPR2_PAGE40_Pos (8U)
AnnaBridge 189:f392fc9709a3 15090 #define SYSCFG_SWPR2_PAGE40_Msk (0x1U << SYSCFG_SWPR2_PAGE40_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 15091 #define SYSCFG_SWPR2_PAGE40 SYSCFG_SWPR2_PAGE40_Msk /*!< SRAM2 Write protection page 40*/
AnnaBridge 189:f392fc9709a3 15092 #define SYSCFG_SWPR2_PAGE41_Pos (9U)
AnnaBridge 189:f392fc9709a3 15093 #define SYSCFG_SWPR2_PAGE41_Msk (0x1U << SYSCFG_SWPR2_PAGE41_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 15094 #define SYSCFG_SWPR2_PAGE41 SYSCFG_SWPR2_PAGE41_Msk /*!< SRAM2 Write protection page 41*/
AnnaBridge 189:f392fc9709a3 15095 #define SYSCFG_SWPR2_PAGE42_Pos (10U)
AnnaBridge 189:f392fc9709a3 15096 #define SYSCFG_SWPR2_PAGE42_Msk (0x1U << SYSCFG_SWPR2_PAGE42_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 15097 #define SYSCFG_SWPR2_PAGE42 SYSCFG_SWPR2_PAGE42_Msk /*!< SRAM2 Write protection page 42*/
AnnaBridge 189:f392fc9709a3 15098 #define SYSCFG_SWPR2_PAGE43_Pos (11U)
AnnaBridge 189:f392fc9709a3 15099 #define SYSCFG_SWPR2_PAGE43_Msk (0x1U << SYSCFG_SWPR2_PAGE43_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 15100 #define SYSCFG_SWPR2_PAGE43 SYSCFG_SWPR2_PAGE43_Msk /*!< SRAM2 Write protection page 43*/
AnnaBridge 189:f392fc9709a3 15101 #define SYSCFG_SWPR2_PAGE44_Pos (12U)
AnnaBridge 189:f392fc9709a3 15102 #define SYSCFG_SWPR2_PAGE44_Msk (0x1U << SYSCFG_SWPR2_PAGE44_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 15103 #define SYSCFG_SWPR2_PAGE44 SYSCFG_SWPR2_PAGE44_Msk /*!< SRAM2 Write protection page 44*/
AnnaBridge 189:f392fc9709a3 15104 #define SYSCFG_SWPR2_PAGE45_Pos (13U)
AnnaBridge 189:f392fc9709a3 15105 #define SYSCFG_SWPR2_PAGE45_Msk (0x1U << SYSCFG_SWPR2_PAGE45_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 15106 #define SYSCFG_SWPR2_PAGE45 SYSCFG_SWPR2_PAGE45_Msk /*!< SRAM2 Write protection page 45*/
AnnaBridge 189:f392fc9709a3 15107 #define SYSCFG_SWPR2_PAGE46_Pos (14U)
AnnaBridge 189:f392fc9709a3 15108 #define SYSCFG_SWPR2_PAGE46_Msk (0x1U << SYSCFG_SWPR2_PAGE46_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 15109 #define SYSCFG_SWPR2_PAGE46 SYSCFG_SWPR2_PAGE46_Msk /*!< SRAM2 Write protection page 46*/
AnnaBridge 189:f392fc9709a3 15110 #define SYSCFG_SWPR2_PAGE47_Pos (15U)
AnnaBridge 189:f392fc9709a3 15111 #define SYSCFG_SWPR2_PAGE47_Msk (0x1U << SYSCFG_SWPR2_PAGE47_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 15112 #define SYSCFG_SWPR2_PAGE47 SYSCFG_SWPR2_PAGE47_Msk /*!< SRAM2 Write protection page 47*/
AnnaBridge 189:f392fc9709a3 15113 #define SYSCFG_SWPR2_PAGE48_Pos (16U)
AnnaBridge 189:f392fc9709a3 15114 #define SYSCFG_SWPR2_PAGE48_Msk (0x1U << SYSCFG_SWPR2_PAGE48_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 15115 #define SYSCFG_SWPR2_PAGE48 SYSCFG_SWPR2_PAGE48_Msk /*!< SRAM2 Write protection page 48*/
AnnaBridge 189:f392fc9709a3 15116 #define SYSCFG_SWPR2_PAGE49_Pos (17U)
AnnaBridge 189:f392fc9709a3 15117 #define SYSCFG_SWPR2_PAGE49_Msk (0x1U << SYSCFG_SWPR2_PAGE49_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 15118 #define SYSCFG_SWPR2_PAGE49 SYSCFG_SWPR2_PAGE49_Msk /*!< SRAM2 Write protection page 49*/
AnnaBridge 189:f392fc9709a3 15119 #define SYSCFG_SWPR2_PAGE50_Pos (18U)
AnnaBridge 189:f392fc9709a3 15120 #define SYSCFG_SWPR2_PAGE50_Msk (0x1U << SYSCFG_SWPR2_PAGE50_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 15121 #define SYSCFG_SWPR2_PAGE50 SYSCFG_SWPR2_PAGE50_Msk /*!< SRAM2 Write protection page 50*/
AnnaBridge 189:f392fc9709a3 15122 #define SYSCFG_SWPR2_PAGE51_Pos (19U)
AnnaBridge 189:f392fc9709a3 15123 #define SYSCFG_SWPR2_PAGE51_Msk (0x1U << SYSCFG_SWPR2_PAGE51_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 15124 #define SYSCFG_SWPR2_PAGE51 SYSCFG_SWPR2_PAGE51_Msk /*!< SRAM2 Write protection page 51*/
AnnaBridge 189:f392fc9709a3 15125 #define SYSCFG_SWPR2_PAGE52_Pos (20U)
AnnaBridge 189:f392fc9709a3 15126 #define SYSCFG_SWPR2_PAGE52_Msk (0x1U << SYSCFG_SWPR2_PAGE52_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 15127 #define SYSCFG_SWPR2_PAGE52 SYSCFG_SWPR2_PAGE52_Msk /*!< SRAM2 Write protection page 52*/
AnnaBridge 189:f392fc9709a3 15128 #define SYSCFG_SWPR2_PAGE53_Pos (21U)
AnnaBridge 189:f392fc9709a3 15129 #define SYSCFG_SWPR2_PAGE53_Msk (0x1U << SYSCFG_SWPR2_PAGE53_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 15130 #define SYSCFG_SWPR2_PAGE53 SYSCFG_SWPR2_PAGE53_Msk /*!< SRAM2 Write protection page 53*/
AnnaBridge 189:f392fc9709a3 15131 #define SYSCFG_SWPR2_PAGE54_Pos (22U)
AnnaBridge 189:f392fc9709a3 15132 #define SYSCFG_SWPR2_PAGE54_Msk (0x1U << SYSCFG_SWPR2_PAGE54_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 15133 #define SYSCFG_SWPR2_PAGE54 SYSCFG_SWPR2_PAGE54_Msk /*!< SRAM2 Write protection page 54*/
AnnaBridge 189:f392fc9709a3 15134 #define SYSCFG_SWPR2_PAGE55_Pos (23U)
AnnaBridge 189:f392fc9709a3 15135 #define SYSCFG_SWPR2_PAGE55_Msk (0x1U << SYSCFG_SWPR2_PAGE55_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 15136 #define SYSCFG_SWPR2_PAGE55 SYSCFG_SWPR2_PAGE55_Msk /*!< SRAM2 Write protection page 55*/
AnnaBridge 189:f392fc9709a3 15137 #define SYSCFG_SWPR2_PAGE56_Pos (24U)
AnnaBridge 189:f392fc9709a3 15138 #define SYSCFG_SWPR2_PAGE56_Msk (0x1U << SYSCFG_SWPR2_PAGE56_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 15139 #define SYSCFG_SWPR2_PAGE56 SYSCFG_SWPR2_PAGE56_Msk /*!< SRAM2 Write protection page 56*/
AnnaBridge 189:f392fc9709a3 15140 #define SYSCFG_SWPR2_PAGE57_Pos (25U)
AnnaBridge 189:f392fc9709a3 15141 #define SYSCFG_SWPR2_PAGE57_Msk (0x1U << SYSCFG_SWPR2_PAGE57_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 15142 #define SYSCFG_SWPR2_PAGE57 SYSCFG_SWPR2_PAGE57_Msk /*!< SRAM2 Write protection page 57*/
AnnaBridge 189:f392fc9709a3 15143 #define SYSCFG_SWPR2_PAGE58_Pos (26U)
AnnaBridge 189:f392fc9709a3 15144 #define SYSCFG_SWPR2_PAGE58_Msk (0x1U << SYSCFG_SWPR2_PAGE58_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 15145 #define SYSCFG_SWPR2_PAGE58 SYSCFG_SWPR2_PAGE58_Msk /*!< SRAM2 Write protection page 58*/
AnnaBridge 189:f392fc9709a3 15146 #define SYSCFG_SWPR2_PAGE59_Pos (27U)
AnnaBridge 189:f392fc9709a3 15147 #define SYSCFG_SWPR2_PAGE59_Msk (0x1U << SYSCFG_SWPR2_PAGE59_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 15148 #define SYSCFG_SWPR2_PAGE59 SYSCFG_SWPR2_PAGE59_Msk /*!< SRAM2 Write protection page 59*/
AnnaBridge 189:f392fc9709a3 15149 #define SYSCFG_SWPR2_PAGE60_Pos (28U)
AnnaBridge 189:f392fc9709a3 15150 #define SYSCFG_SWPR2_PAGE60_Msk (0x1U << SYSCFG_SWPR2_PAGE60_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 15151 #define SYSCFG_SWPR2_PAGE60 SYSCFG_SWPR2_PAGE60_Msk /*!< SRAM2 Write protection page 60*/
AnnaBridge 189:f392fc9709a3 15152 #define SYSCFG_SWPR2_PAGE61_Pos (29U)
AnnaBridge 189:f392fc9709a3 15153 #define SYSCFG_SWPR2_PAGE61_Msk (0x1U << SYSCFG_SWPR2_PAGE61_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 15154 #define SYSCFG_SWPR2_PAGE61 SYSCFG_SWPR2_PAGE61_Msk /*!< SRAM2 Write protection page 61*/
AnnaBridge 189:f392fc9709a3 15155 #define SYSCFG_SWPR2_PAGE62_Pos (30U)
AnnaBridge 189:f392fc9709a3 15156 #define SYSCFG_SWPR2_PAGE62_Msk (0x1U << SYSCFG_SWPR2_PAGE62_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 15157 #define SYSCFG_SWPR2_PAGE62 SYSCFG_SWPR2_PAGE62_Msk /*!< SRAM2 Write protection page 62*/
AnnaBridge 189:f392fc9709a3 15158 #define SYSCFG_SWPR2_PAGE63_Pos (31U)
AnnaBridge 189:f392fc9709a3 15159 #define SYSCFG_SWPR2_PAGE63_Msk (0x1U << SYSCFG_SWPR2_PAGE63_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 15160 #define SYSCFG_SWPR2_PAGE63 SYSCFG_SWPR2_PAGE63_Msk /*!< SRAM2 Write protection page 63*/
AnnaBridge 189:f392fc9709a3 15161
AnnaBridge 189:f392fc9709a3 15162 /****************** Bit definition for SYSCFG_SKR register ****************/
AnnaBridge 189:f392fc9709a3 15163 #define SYSCFG_SKR_KEY_Pos (0U)
AnnaBridge 189:f392fc9709a3 15164 #define SYSCFG_SKR_KEY_Msk (0xFFU << SYSCFG_SKR_KEY_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 15165 #define SYSCFG_SKR_KEY SYSCFG_SKR_KEY_Msk /*!< SRAM2 write protection key for software erase */
AnnaBridge 189:f392fc9709a3 15166
AnnaBridge 189:f392fc9709a3 15167
AnnaBridge 189:f392fc9709a3 15168
AnnaBridge 189:f392fc9709a3 15169
AnnaBridge 189:f392fc9709a3 15170 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 15171 /* */
AnnaBridge 189:f392fc9709a3 15172 /* TIM */
AnnaBridge 189:f392fc9709a3 15173 /* */
AnnaBridge 189:f392fc9709a3 15174 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 15175 /******************* Bit definition for TIM_CR1 register ********************/
AnnaBridge 189:f392fc9709a3 15176 #define TIM_CR1_CEN_Pos (0U)
AnnaBridge 189:f392fc9709a3 15177 #define TIM_CR1_CEN_Msk (0x1U << TIM_CR1_CEN_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 15178 #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */
AnnaBridge 189:f392fc9709a3 15179 #define TIM_CR1_UDIS_Pos (1U)
AnnaBridge 189:f392fc9709a3 15180 #define TIM_CR1_UDIS_Msk (0x1U << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 15181 #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */
AnnaBridge 189:f392fc9709a3 15182 #define TIM_CR1_URS_Pos (2U)
AnnaBridge 189:f392fc9709a3 15183 #define TIM_CR1_URS_Msk (0x1U << TIM_CR1_URS_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 15184 #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */
AnnaBridge 189:f392fc9709a3 15185 #define TIM_CR1_OPM_Pos (3U)
AnnaBridge 189:f392fc9709a3 15186 #define TIM_CR1_OPM_Msk (0x1U << TIM_CR1_OPM_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 15187 #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */
AnnaBridge 189:f392fc9709a3 15188 #define TIM_CR1_DIR_Pos (4U)
AnnaBridge 189:f392fc9709a3 15189 #define TIM_CR1_DIR_Msk (0x1U << TIM_CR1_DIR_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 15190 #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */
AnnaBridge 189:f392fc9709a3 15191
AnnaBridge 189:f392fc9709a3 15192 #define TIM_CR1_CMS_Pos (5U)
AnnaBridge 189:f392fc9709a3 15193 #define TIM_CR1_CMS_Msk (0x3U << TIM_CR1_CMS_Pos) /*!< 0x00000060 */
AnnaBridge 189:f392fc9709a3 15194 #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */
AnnaBridge 189:f392fc9709a3 15195 #define TIM_CR1_CMS_0 (0x1U << TIM_CR1_CMS_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 15196 #define TIM_CR1_CMS_1 (0x2U << TIM_CR1_CMS_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 15197
AnnaBridge 189:f392fc9709a3 15198 #define TIM_CR1_ARPE_Pos (7U)
AnnaBridge 189:f392fc9709a3 15199 #define TIM_CR1_ARPE_Msk (0x1U << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 15200 #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */
AnnaBridge 189:f392fc9709a3 15201
AnnaBridge 189:f392fc9709a3 15202 #define TIM_CR1_CKD_Pos (8U)
AnnaBridge 189:f392fc9709a3 15203 #define TIM_CR1_CKD_Msk (0x3U << TIM_CR1_CKD_Pos) /*!< 0x00000300 */
AnnaBridge 189:f392fc9709a3 15204 #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */
AnnaBridge 189:f392fc9709a3 15205 #define TIM_CR1_CKD_0 (0x1U << TIM_CR1_CKD_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 15206 #define TIM_CR1_CKD_1 (0x2U << TIM_CR1_CKD_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 15207
AnnaBridge 189:f392fc9709a3 15208 #define TIM_CR1_UIFREMAP_Pos (11U)
AnnaBridge 189:f392fc9709a3 15209 #define TIM_CR1_UIFREMAP_Msk (0x1U << TIM_CR1_UIFREMAP_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 15210 #define TIM_CR1_UIFREMAP TIM_CR1_UIFREMAP_Msk /*!<Update interrupt flag remap */
AnnaBridge 189:f392fc9709a3 15211
AnnaBridge 189:f392fc9709a3 15212 /******************* Bit definition for TIM_CR2 register ********************/
AnnaBridge 189:f392fc9709a3 15213 #define TIM_CR2_CCPC_Pos (0U)
AnnaBridge 189:f392fc9709a3 15214 #define TIM_CR2_CCPC_Msk (0x1U << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 15215 #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */
AnnaBridge 189:f392fc9709a3 15216 #define TIM_CR2_CCUS_Pos (2U)
AnnaBridge 189:f392fc9709a3 15217 #define TIM_CR2_CCUS_Msk (0x1U << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 15218 #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */
AnnaBridge 189:f392fc9709a3 15219 #define TIM_CR2_CCDS_Pos (3U)
AnnaBridge 189:f392fc9709a3 15220 #define TIM_CR2_CCDS_Msk (0x1U << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 15221 #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */
AnnaBridge 189:f392fc9709a3 15222
AnnaBridge 189:f392fc9709a3 15223 #define TIM_CR2_MMS_Pos (4U)
AnnaBridge 189:f392fc9709a3 15224 #define TIM_CR2_MMS_Msk (0x7U << TIM_CR2_MMS_Pos) /*!< 0x00000070 */
AnnaBridge 189:f392fc9709a3 15225 #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */
AnnaBridge 189:f392fc9709a3 15226 #define TIM_CR2_MMS_0 (0x1U << TIM_CR2_MMS_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 15227 #define TIM_CR2_MMS_1 (0x2U << TIM_CR2_MMS_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 15228 #define TIM_CR2_MMS_2 (0x4U << TIM_CR2_MMS_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 15229
AnnaBridge 189:f392fc9709a3 15230 #define TIM_CR2_TI1S_Pos (7U)
AnnaBridge 189:f392fc9709a3 15231 #define TIM_CR2_TI1S_Msk (0x1U << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 15232 #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */
AnnaBridge 189:f392fc9709a3 15233 #define TIM_CR2_OIS1_Pos (8U)
AnnaBridge 189:f392fc9709a3 15234 #define TIM_CR2_OIS1_Msk (0x1U << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 15235 #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */
AnnaBridge 189:f392fc9709a3 15236 #define TIM_CR2_OIS1N_Pos (9U)
AnnaBridge 189:f392fc9709a3 15237 #define TIM_CR2_OIS1N_Msk (0x1U << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 15238 #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */
AnnaBridge 189:f392fc9709a3 15239 #define TIM_CR2_OIS2_Pos (10U)
AnnaBridge 189:f392fc9709a3 15240 #define TIM_CR2_OIS2_Msk (0x1U << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 15241 #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */
AnnaBridge 189:f392fc9709a3 15242 #define TIM_CR2_OIS2N_Pos (11U)
AnnaBridge 189:f392fc9709a3 15243 #define TIM_CR2_OIS2N_Msk (0x1U << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 15244 #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */
AnnaBridge 189:f392fc9709a3 15245 #define TIM_CR2_OIS3_Pos (12U)
AnnaBridge 189:f392fc9709a3 15246 #define TIM_CR2_OIS3_Msk (0x1U << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 15247 #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */
AnnaBridge 189:f392fc9709a3 15248 #define TIM_CR2_OIS3N_Pos (13U)
AnnaBridge 189:f392fc9709a3 15249 #define TIM_CR2_OIS3N_Msk (0x1U << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 15250 #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */
AnnaBridge 189:f392fc9709a3 15251 #define TIM_CR2_OIS4_Pos (14U)
AnnaBridge 189:f392fc9709a3 15252 #define TIM_CR2_OIS4_Msk (0x1U << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 15253 #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */
AnnaBridge 189:f392fc9709a3 15254 #define TIM_CR2_OIS5_Pos (16U)
AnnaBridge 189:f392fc9709a3 15255 #define TIM_CR2_OIS5_Msk (0x1U << TIM_CR2_OIS5_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 15256 #define TIM_CR2_OIS5 TIM_CR2_OIS5_Msk /*!<Output Idle state 5 (OC5 output) */
AnnaBridge 189:f392fc9709a3 15257 #define TIM_CR2_OIS6_Pos (18U)
AnnaBridge 189:f392fc9709a3 15258 #define TIM_CR2_OIS6_Msk (0x1U << TIM_CR2_OIS6_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 15259 #define TIM_CR2_OIS6 TIM_CR2_OIS6_Msk /*!<Output Idle state 6 (OC6 output) */
AnnaBridge 189:f392fc9709a3 15260
AnnaBridge 189:f392fc9709a3 15261 #define TIM_CR2_MMS2_Pos (20U)
AnnaBridge 189:f392fc9709a3 15262 #define TIM_CR2_MMS2_Msk (0xFU << TIM_CR2_MMS2_Pos) /*!< 0x00F00000 */
AnnaBridge 189:f392fc9709a3 15263 #define TIM_CR2_MMS2 TIM_CR2_MMS2_Msk /*!<MMS[2:0] bits (Master Mode Selection) */
AnnaBridge 189:f392fc9709a3 15264 #define TIM_CR2_MMS2_0 (0x1U << TIM_CR2_MMS2_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 15265 #define TIM_CR2_MMS2_1 (0x2U << TIM_CR2_MMS2_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 15266 #define TIM_CR2_MMS2_2 (0x4U << TIM_CR2_MMS2_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 15267 #define TIM_CR2_MMS2_3 (0x8U << TIM_CR2_MMS2_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 15268
AnnaBridge 189:f392fc9709a3 15269 /******************* Bit definition for TIM_SMCR register *******************/
AnnaBridge 189:f392fc9709a3 15270 #define TIM_SMCR_SMS_Pos (0U)
AnnaBridge 189:f392fc9709a3 15271 #define TIM_SMCR_SMS_Msk (0x10007U << TIM_SMCR_SMS_Pos) /*!< 0x00010007 */
AnnaBridge 189:f392fc9709a3 15272 #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */
AnnaBridge 189:f392fc9709a3 15273 #define TIM_SMCR_SMS_0 (0x00001U << TIM_SMCR_SMS_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 15274 #define TIM_SMCR_SMS_1 (0x00002U << TIM_SMCR_SMS_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 15275 #define TIM_SMCR_SMS_2 (0x00004U << TIM_SMCR_SMS_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 15276 #define TIM_SMCR_SMS_3 (0x10000U << TIM_SMCR_SMS_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 15277
AnnaBridge 189:f392fc9709a3 15278 #define TIM_SMCR_OCCS_Pos (3U)
AnnaBridge 189:f392fc9709a3 15279 #define TIM_SMCR_OCCS_Msk (0x1U << TIM_SMCR_OCCS_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 15280 #define TIM_SMCR_OCCS TIM_SMCR_OCCS_Msk /*!< OCREF clear selection */
AnnaBridge 189:f392fc9709a3 15281
AnnaBridge 189:f392fc9709a3 15282 #define TIM_SMCR_TS_Pos (4U)
AnnaBridge 189:f392fc9709a3 15283 #define TIM_SMCR_TS_Msk (0x7U << TIM_SMCR_TS_Pos) /*!< 0x00000070 */
AnnaBridge 189:f392fc9709a3 15284 #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */
AnnaBridge 189:f392fc9709a3 15285 #define TIM_SMCR_TS_0 (0x1U << TIM_SMCR_TS_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 15286 #define TIM_SMCR_TS_1 (0x2U << TIM_SMCR_TS_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 15287 #define TIM_SMCR_TS_2 (0x4U << TIM_SMCR_TS_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 15288
AnnaBridge 189:f392fc9709a3 15289 #define TIM_SMCR_MSM_Pos (7U)
AnnaBridge 189:f392fc9709a3 15290 #define TIM_SMCR_MSM_Msk (0x1U << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 15291 #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */
AnnaBridge 189:f392fc9709a3 15292
AnnaBridge 189:f392fc9709a3 15293 #define TIM_SMCR_ETF_Pos (8U)
AnnaBridge 189:f392fc9709a3 15294 #define TIM_SMCR_ETF_Msk (0xFU << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */
AnnaBridge 189:f392fc9709a3 15295 #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */
AnnaBridge 189:f392fc9709a3 15296 #define TIM_SMCR_ETF_0 (0x1U << TIM_SMCR_ETF_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 15297 #define TIM_SMCR_ETF_1 (0x2U << TIM_SMCR_ETF_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 15298 #define TIM_SMCR_ETF_2 (0x4U << TIM_SMCR_ETF_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 15299 #define TIM_SMCR_ETF_3 (0x8U << TIM_SMCR_ETF_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 15300
AnnaBridge 189:f392fc9709a3 15301 #define TIM_SMCR_ETPS_Pos (12U)
AnnaBridge 189:f392fc9709a3 15302 #define TIM_SMCR_ETPS_Msk (0x3U << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */
AnnaBridge 189:f392fc9709a3 15303 #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */
AnnaBridge 189:f392fc9709a3 15304 #define TIM_SMCR_ETPS_0 (0x1U << TIM_SMCR_ETPS_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 15305 #define TIM_SMCR_ETPS_1 (0x2U << TIM_SMCR_ETPS_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 15306
AnnaBridge 189:f392fc9709a3 15307 #define TIM_SMCR_ECE_Pos (14U)
AnnaBridge 189:f392fc9709a3 15308 #define TIM_SMCR_ECE_Msk (0x1U << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 15309 #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */
AnnaBridge 189:f392fc9709a3 15310 #define TIM_SMCR_ETP_Pos (15U)
AnnaBridge 189:f392fc9709a3 15311 #define TIM_SMCR_ETP_Msk (0x1U << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 15312 #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */
AnnaBridge 189:f392fc9709a3 15313
AnnaBridge 189:f392fc9709a3 15314 /******************* Bit definition for TIM_DIER register *******************/
AnnaBridge 189:f392fc9709a3 15315 #define TIM_DIER_UIE_Pos (0U)
AnnaBridge 189:f392fc9709a3 15316 #define TIM_DIER_UIE_Msk (0x1U << TIM_DIER_UIE_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 15317 #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */
AnnaBridge 189:f392fc9709a3 15318 #define TIM_DIER_CC1IE_Pos (1U)
AnnaBridge 189:f392fc9709a3 15319 #define TIM_DIER_CC1IE_Msk (0x1U << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 15320 #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */
AnnaBridge 189:f392fc9709a3 15321 #define TIM_DIER_CC2IE_Pos (2U)
AnnaBridge 189:f392fc9709a3 15322 #define TIM_DIER_CC2IE_Msk (0x1U << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 15323 #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */
AnnaBridge 189:f392fc9709a3 15324 #define TIM_DIER_CC3IE_Pos (3U)
AnnaBridge 189:f392fc9709a3 15325 #define TIM_DIER_CC3IE_Msk (0x1U << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 15326 #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */
AnnaBridge 189:f392fc9709a3 15327 #define TIM_DIER_CC4IE_Pos (4U)
AnnaBridge 189:f392fc9709a3 15328 #define TIM_DIER_CC4IE_Msk (0x1U << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 15329 #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */
AnnaBridge 189:f392fc9709a3 15330 #define TIM_DIER_COMIE_Pos (5U)
AnnaBridge 189:f392fc9709a3 15331 #define TIM_DIER_COMIE_Msk (0x1U << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 15332 #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */
AnnaBridge 189:f392fc9709a3 15333 #define TIM_DIER_TIE_Pos (6U)
AnnaBridge 189:f392fc9709a3 15334 #define TIM_DIER_TIE_Msk (0x1U << TIM_DIER_TIE_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 15335 #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */
AnnaBridge 189:f392fc9709a3 15336 #define TIM_DIER_BIE_Pos (7U)
AnnaBridge 189:f392fc9709a3 15337 #define TIM_DIER_BIE_Msk (0x1U << TIM_DIER_BIE_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 15338 #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */
AnnaBridge 189:f392fc9709a3 15339 #define TIM_DIER_UDE_Pos (8U)
AnnaBridge 189:f392fc9709a3 15340 #define TIM_DIER_UDE_Msk (0x1U << TIM_DIER_UDE_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 15341 #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */
AnnaBridge 189:f392fc9709a3 15342 #define TIM_DIER_CC1DE_Pos (9U)
AnnaBridge 189:f392fc9709a3 15343 #define TIM_DIER_CC1DE_Msk (0x1U << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 15344 #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */
AnnaBridge 189:f392fc9709a3 15345 #define TIM_DIER_CC2DE_Pos (10U)
AnnaBridge 189:f392fc9709a3 15346 #define TIM_DIER_CC2DE_Msk (0x1U << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 15347 #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */
AnnaBridge 189:f392fc9709a3 15348 #define TIM_DIER_CC3DE_Pos (11U)
AnnaBridge 189:f392fc9709a3 15349 #define TIM_DIER_CC3DE_Msk (0x1U << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 15350 #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */
AnnaBridge 189:f392fc9709a3 15351 #define TIM_DIER_CC4DE_Pos (12U)
AnnaBridge 189:f392fc9709a3 15352 #define TIM_DIER_CC4DE_Msk (0x1U << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 15353 #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */
AnnaBridge 189:f392fc9709a3 15354 #define TIM_DIER_COMDE_Pos (13U)
AnnaBridge 189:f392fc9709a3 15355 #define TIM_DIER_COMDE_Msk (0x1U << TIM_DIER_COMDE_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 15356 #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk /*!<COM DMA request enable */
AnnaBridge 189:f392fc9709a3 15357 #define TIM_DIER_TDE_Pos (14U)
AnnaBridge 189:f392fc9709a3 15358 #define TIM_DIER_TDE_Msk (0x1U << TIM_DIER_TDE_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 15359 #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */
AnnaBridge 189:f392fc9709a3 15360
AnnaBridge 189:f392fc9709a3 15361 /******************** Bit definition for TIM_SR register ********************/
AnnaBridge 189:f392fc9709a3 15362 #define TIM_SR_UIF_Pos (0U)
AnnaBridge 189:f392fc9709a3 15363 #define TIM_SR_UIF_Msk (0x1U << TIM_SR_UIF_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 15364 #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */
AnnaBridge 189:f392fc9709a3 15365 #define TIM_SR_CC1IF_Pos (1U)
AnnaBridge 189:f392fc9709a3 15366 #define TIM_SR_CC1IF_Msk (0x1U << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 15367 #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */
AnnaBridge 189:f392fc9709a3 15368 #define TIM_SR_CC2IF_Pos (2U)
AnnaBridge 189:f392fc9709a3 15369 #define TIM_SR_CC2IF_Msk (0x1U << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 15370 #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */
AnnaBridge 189:f392fc9709a3 15371 #define TIM_SR_CC3IF_Pos (3U)
AnnaBridge 189:f392fc9709a3 15372 #define TIM_SR_CC3IF_Msk (0x1U << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 15373 #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */
AnnaBridge 189:f392fc9709a3 15374 #define TIM_SR_CC4IF_Pos (4U)
AnnaBridge 189:f392fc9709a3 15375 #define TIM_SR_CC4IF_Msk (0x1U << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 15376 #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */
AnnaBridge 189:f392fc9709a3 15377 #define TIM_SR_COMIF_Pos (5U)
AnnaBridge 189:f392fc9709a3 15378 #define TIM_SR_COMIF_Msk (0x1U << TIM_SR_COMIF_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 15379 #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */
AnnaBridge 189:f392fc9709a3 15380 #define TIM_SR_TIF_Pos (6U)
AnnaBridge 189:f392fc9709a3 15381 #define TIM_SR_TIF_Msk (0x1U << TIM_SR_TIF_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 15382 #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */
AnnaBridge 189:f392fc9709a3 15383 #define TIM_SR_BIF_Pos (7U)
AnnaBridge 189:f392fc9709a3 15384 #define TIM_SR_BIF_Msk (0x1U << TIM_SR_BIF_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 15385 #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */
AnnaBridge 189:f392fc9709a3 15386 #define TIM_SR_B2IF_Pos (8U)
AnnaBridge 189:f392fc9709a3 15387 #define TIM_SR_B2IF_Msk (0x1U << TIM_SR_B2IF_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 15388 #define TIM_SR_B2IF TIM_SR_B2IF_Msk /*!<Break 2 interrupt Flag */
AnnaBridge 189:f392fc9709a3 15389 #define TIM_SR_CC1OF_Pos (9U)
AnnaBridge 189:f392fc9709a3 15390 #define TIM_SR_CC1OF_Msk (0x1U << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 15391 #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */
AnnaBridge 189:f392fc9709a3 15392 #define TIM_SR_CC2OF_Pos (10U)
AnnaBridge 189:f392fc9709a3 15393 #define TIM_SR_CC2OF_Msk (0x1U << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 15394 #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */
AnnaBridge 189:f392fc9709a3 15395 #define TIM_SR_CC3OF_Pos (11U)
AnnaBridge 189:f392fc9709a3 15396 #define TIM_SR_CC3OF_Msk (0x1U << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 15397 #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */
AnnaBridge 189:f392fc9709a3 15398 #define TIM_SR_CC4OF_Pos (12U)
AnnaBridge 189:f392fc9709a3 15399 #define TIM_SR_CC4OF_Msk (0x1U << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 15400 #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */
AnnaBridge 189:f392fc9709a3 15401 #define TIM_SR_SBIF_Pos (13U)
AnnaBridge 189:f392fc9709a3 15402 #define TIM_SR_SBIF_Msk (0x1U << TIM_SR_SBIF_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 15403 #define TIM_SR_SBIF TIM_SR_SBIF_Msk /*!<System Break interrupt Flag */
AnnaBridge 189:f392fc9709a3 15404 #define TIM_SR_CC5IF_Pos (16U)
AnnaBridge 189:f392fc9709a3 15405 #define TIM_SR_CC5IF_Msk (0x1U << TIM_SR_CC5IF_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 15406 #define TIM_SR_CC5IF TIM_SR_CC5IF_Msk /*!<Capture/Compare 5 interrupt Flag */
AnnaBridge 189:f392fc9709a3 15407 #define TIM_SR_CC6IF_Pos (17U)
AnnaBridge 189:f392fc9709a3 15408 #define TIM_SR_CC6IF_Msk (0x1U << TIM_SR_CC6IF_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 15409 #define TIM_SR_CC6IF TIM_SR_CC6IF_Msk /*!<Capture/Compare 6 interrupt Flag */
AnnaBridge 189:f392fc9709a3 15410
AnnaBridge 189:f392fc9709a3 15411
AnnaBridge 189:f392fc9709a3 15412 /******************* Bit definition for TIM_EGR register ********************/
AnnaBridge 189:f392fc9709a3 15413 #define TIM_EGR_UG_Pos (0U)
AnnaBridge 189:f392fc9709a3 15414 #define TIM_EGR_UG_Msk (0x1U << TIM_EGR_UG_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 15415 #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */
AnnaBridge 189:f392fc9709a3 15416 #define TIM_EGR_CC1G_Pos (1U)
AnnaBridge 189:f392fc9709a3 15417 #define TIM_EGR_CC1G_Msk (0x1U << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 15418 #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */
AnnaBridge 189:f392fc9709a3 15419 #define TIM_EGR_CC2G_Pos (2U)
AnnaBridge 189:f392fc9709a3 15420 #define TIM_EGR_CC2G_Msk (0x1U << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 15421 #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */
AnnaBridge 189:f392fc9709a3 15422 #define TIM_EGR_CC3G_Pos (3U)
AnnaBridge 189:f392fc9709a3 15423 #define TIM_EGR_CC3G_Msk (0x1U << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 15424 #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */
AnnaBridge 189:f392fc9709a3 15425 #define TIM_EGR_CC4G_Pos (4U)
AnnaBridge 189:f392fc9709a3 15426 #define TIM_EGR_CC4G_Msk (0x1U << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 15427 #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */
AnnaBridge 189:f392fc9709a3 15428 #define TIM_EGR_COMG_Pos (5U)
AnnaBridge 189:f392fc9709a3 15429 #define TIM_EGR_COMG_Msk (0x1U << TIM_EGR_COMG_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 15430 #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */
AnnaBridge 189:f392fc9709a3 15431 #define TIM_EGR_TG_Pos (6U)
AnnaBridge 189:f392fc9709a3 15432 #define TIM_EGR_TG_Msk (0x1U << TIM_EGR_TG_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 15433 #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */
AnnaBridge 189:f392fc9709a3 15434 #define TIM_EGR_BG_Pos (7U)
AnnaBridge 189:f392fc9709a3 15435 #define TIM_EGR_BG_Msk (0x1U << TIM_EGR_BG_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 15436 #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */
AnnaBridge 189:f392fc9709a3 15437 #define TIM_EGR_B2G_Pos (8U)
AnnaBridge 189:f392fc9709a3 15438 #define TIM_EGR_B2G_Msk (0x1U << TIM_EGR_B2G_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 15439 #define TIM_EGR_B2G TIM_EGR_B2G_Msk /*!<Break 2 Generation */
AnnaBridge 189:f392fc9709a3 15440
AnnaBridge 189:f392fc9709a3 15441
AnnaBridge 189:f392fc9709a3 15442 /****************** Bit definition for TIM_CCMR1 register *******************/
AnnaBridge 189:f392fc9709a3 15443 #define TIM_CCMR1_CC1S_Pos (0U)
AnnaBridge 189:f392fc9709a3 15444 #define TIM_CCMR1_CC1S_Msk (0x3U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */
AnnaBridge 189:f392fc9709a3 15445 #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
AnnaBridge 189:f392fc9709a3 15446 #define TIM_CCMR1_CC1S_0 (0x1U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 15447 #define TIM_CCMR1_CC1S_1 (0x2U << TIM_CCMR1_CC1S_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 15448
AnnaBridge 189:f392fc9709a3 15449 #define TIM_CCMR1_OC1FE_Pos (2U)
AnnaBridge 189:f392fc9709a3 15450 #define TIM_CCMR1_OC1FE_Msk (0x1U << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 15451 #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */
AnnaBridge 189:f392fc9709a3 15452 #define TIM_CCMR1_OC1PE_Pos (3U)
AnnaBridge 189:f392fc9709a3 15453 #define TIM_CCMR1_OC1PE_Msk (0x1U << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 15454 #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */
AnnaBridge 189:f392fc9709a3 15455
AnnaBridge 189:f392fc9709a3 15456 #define TIM_CCMR1_OC1M_Pos (4U)
AnnaBridge 189:f392fc9709a3 15457 #define TIM_CCMR1_OC1M_Msk (0x1007U << TIM_CCMR1_OC1M_Pos) /*!< 0x00010070 */
AnnaBridge 189:f392fc9709a3 15458 #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
AnnaBridge 189:f392fc9709a3 15459 #define TIM_CCMR1_OC1M_0 (0x0001U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 15460 #define TIM_CCMR1_OC1M_1 (0x0002U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 15461 #define TIM_CCMR1_OC1M_2 (0x0004U << TIM_CCMR1_OC1M_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 15462 #define TIM_CCMR1_OC1M_3 (0x1000U << TIM_CCMR1_OC1M_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 15463
AnnaBridge 189:f392fc9709a3 15464 #define TIM_CCMR1_OC1CE_Pos (7U)
AnnaBridge 189:f392fc9709a3 15465 #define TIM_CCMR1_OC1CE_Msk (0x1U << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 15466 #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1 Clear Enable */
AnnaBridge 189:f392fc9709a3 15467
AnnaBridge 189:f392fc9709a3 15468 #define TIM_CCMR1_CC2S_Pos (8U)
AnnaBridge 189:f392fc9709a3 15469 #define TIM_CCMR1_CC2S_Msk (0x3U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */
AnnaBridge 189:f392fc9709a3 15470 #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
AnnaBridge 189:f392fc9709a3 15471 #define TIM_CCMR1_CC2S_0 (0x1U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 15472 #define TIM_CCMR1_CC2S_1 (0x2U << TIM_CCMR1_CC2S_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 15473
AnnaBridge 189:f392fc9709a3 15474 #define TIM_CCMR1_OC2FE_Pos (10U)
AnnaBridge 189:f392fc9709a3 15475 #define TIM_CCMR1_OC2FE_Msk (0x1U << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 15476 #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */
AnnaBridge 189:f392fc9709a3 15477 #define TIM_CCMR1_OC2PE_Pos (11U)
AnnaBridge 189:f392fc9709a3 15478 #define TIM_CCMR1_OC2PE_Msk (0x1U << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 15479 #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */
AnnaBridge 189:f392fc9709a3 15480
AnnaBridge 189:f392fc9709a3 15481 #define TIM_CCMR1_OC2M_Pos (12U)
AnnaBridge 189:f392fc9709a3 15482 #define TIM_CCMR1_OC2M_Msk (0x1007U << TIM_CCMR1_OC2M_Pos) /*!< 0x01007000 */
AnnaBridge 189:f392fc9709a3 15483 #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
AnnaBridge 189:f392fc9709a3 15484 #define TIM_CCMR1_OC2M_0 (0x0001U << TIM_CCMR1_OC2M_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 15485 #define TIM_CCMR1_OC2M_1 (0x0002U << TIM_CCMR1_OC2M_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 15486 #define TIM_CCMR1_OC2M_2 (0x0004U << TIM_CCMR1_OC2M_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 15487 #define TIM_CCMR1_OC2M_3 (0x1000U << TIM_CCMR1_OC2M_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 15488
AnnaBridge 189:f392fc9709a3 15489 #define TIM_CCMR1_OC2CE_Pos (15U)
AnnaBridge 189:f392fc9709a3 15490 #define TIM_CCMR1_OC2CE_Msk (0x1U << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 15491 #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */
AnnaBridge 189:f392fc9709a3 15492
AnnaBridge 189:f392fc9709a3 15493 /*----------------------------------------------------------------------------*/
AnnaBridge 189:f392fc9709a3 15494 #define TIM_CCMR1_IC1PSC_Pos (2U)
AnnaBridge 189:f392fc9709a3 15495 #define TIM_CCMR1_IC1PSC_Msk (0x3U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */
AnnaBridge 189:f392fc9709a3 15496 #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
AnnaBridge 189:f392fc9709a3 15497 #define TIM_CCMR1_IC1PSC_0 (0x1U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 15498 #define TIM_CCMR1_IC1PSC_1 (0x2U << TIM_CCMR1_IC1PSC_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 15499
AnnaBridge 189:f392fc9709a3 15500 #define TIM_CCMR1_IC1F_Pos (4U)
AnnaBridge 189:f392fc9709a3 15501 #define TIM_CCMR1_IC1F_Msk (0xFU << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */
AnnaBridge 189:f392fc9709a3 15502 #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
AnnaBridge 189:f392fc9709a3 15503 #define TIM_CCMR1_IC1F_0 (0x1U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 15504 #define TIM_CCMR1_IC1F_1 (0x2U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 15505 #define TIM_CCMR1_IC1F_2 (0x4U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 15506 #define TIM_CCMR1_IC1F_3 (0x8U << TIM_CCMR1_IC1F_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 15507
AnnaBridge 189:f392fc9709a3 15508 #define TIM_CCMR1_IC2PSC_Pos (10U)
AnnaBridge 189:f392fc9709a3 15509 #define TIM_CCMR1_IC2PSC_Msk (0x3U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */
AnnaBridge 189:f392fc9709a3 15510 #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
AnnaBridge 189:f392fc9709a3 15511 #define TIM_CCMR1_IC2PSC_0 (0x1U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 15512 #define TIM_CCMR1_IC2PSC_1 (0x2U << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 15513
AnnaBridge 189:f392fc9709a3 15514 #define TIM_CCMR1_IC2F_Pos (12U)
AnnaBridge 189:f392fc9709a3 15515 #define TIM_CCMR1_IC2F_Msk (0xFU << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */
AnnaBridge 189:f392fc9709a3 15516 #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
AnnaBridge 189:f392fc9709a3 15517 #define TIM_CCMR1_IC2F_0 (0x1U << TIM_CCMR1_IC2F_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 15518 #define TIM_CCMR1_IC2F_1 (0x2U << TIM_CCMR1_IC2F_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 15519 #define TIM_CCMR1_IC2F_2 (0x4U << TIM_CCMR1_IC2F_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 15520 #define TIM_CCMR1_IC2F_3 (0x8U << TIM_CCMR1_IC2F_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 15521
AnnaBridge 189:f392fc9709a3 15522 /****************** Bit definition for TIM_CCMR2 register *******************/
AnnaBridge 189:f392fc9709a3 15523 #define TIM_CCMR2_CC3S_Pos (0U)
AnnaBridge 189:f392fc9709a3 15524 #define TIM_CCMR2_CC3S_Msk (0x3U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */
AnnaBridge 189:f392fc9709a3 15525 #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
AnnaBridge 189:f392fc9709a3 15526 #define TIM_CCMR2_CC3S_0 (0x1U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 15527 #define TIM_CCMR2_CC3S_1 (0x2U << TIM_CCMR2_CC3S_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 15528
AnnaBridge 189:f392fc9709a3 15529 #define TIM_CCMR2_OC3FE_Pos (2U)
AnnaBridge 189:f392fc9709a3 15530 #define TIM_CCMR2_OC3FE_Msk (0x1U << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 15531 #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */
AnnaBridge 189:f392fc9709a3 15532 #define TIM_CCMR2_OC3PE_Pos (3U)
AnnaBridge 189:f392fc9709a3 15533 #define TIM_CCMR2_OC3PE_Msk (0x1U << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 15534 #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */
AnnaBridge 189:f392fc9709a3 15535
AnnaBridge 189:f392fc9709a3 15536 #define TIM_CCMR2_OC3M_Pos (4U)
AnnaBridge 189:f392fc9709a3 15537 #define TIM_CCMR2_OC3M_Msk (0x1007U << TIM_CCMR2_OC3M_Pos) /*!< 0x00010070 */
AnnaBridge 189:f392fc9709a3 15538 #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
AnnaBridge 189:f392fc9709a3 15539 #define TIM_CCMR2_OC3M_0 (0x0001U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 15540 #define TIM_CCMR2_OC3M_1 (0x0002U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 15541 #define TIM_CCMR2_OC3M_2 (0x0004U << TIM_CCMR2_OC3M_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 15542 #define TIM_CCMR2_OC3M_3 (0x1000U << TIM_CCMR2_OC3M_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 15543
AnnaBridge 189:f392fc9709a3 15544 #define TIM_CCMR2_OC3CE_Pos (7U)
AnnaBridge 189:f392fc9709a3 15545 #define TIM_CCMR2_OC3CE_Msk (0x1U << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 15546 #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */
AnnaBridge 189:f392fc9709a3 15547
AnnaBridge 189:f392fc9709a3 15548 #define TIM_CCMR2_CC4S_Pos (8U)
AnnaBridge 189:f392fc9709a3 15549 #define TIM_CCMR2_CC4S_Msk (0x3U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */
AnnaBridge 189:f392fc9709a3 15550 #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
AnnaBridge 189:f392fc9709a3 15551 #define TIM_CCMR2_CC4S_0 (0x1U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 15552 #define TIM_CCMR2_CC4S_1 (0x2U << TIM_CCMR2_CC4S_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 15553
AnnaBridge 189:f392fc9709a3 15554 #define TIM_CCMR2_OC4FE_Pos (10U)
AnnaBridge 189:f392fc9709a3 15555 #define TIM_CCMR2_OC4FE_Msk (0x1U << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 15556 #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */
AnnaBridge 189:f392fc9709a3 15557 #define TIM_CCMR2_OC4PE_Pos (11U)
AnnaBridge 189:f392fc9709a3 15558 #define TIM_CCMR2_OC4PE_Msk (0x1U << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 15559 #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */
AnnaBridge 189:f392fc9709a3 15560
AnnaBridge 189:f392fc9709a3 15561 #define TIM_CCMR2_OC4M_Pos (12U)
AnnaBridge 189:f392fc9709a3 15562 #define TIM_CCMR2_OC4M_Msk (0x1007U << TIM_CCMR2_OC4M_Pos) /*!< 0x01007000 */
AnnaBridge 189:f392fc9709a3 15563 #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
AnnaBridge 189:f392fc9709a3 15564 #define TIM_CCMR2_OC4M_0 (0x0001U << TIM_CCMR2_OC4M_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 15565 #define TIM_CCMR2_OC4M_1 (0x0002U << TIM_CCMR2_OC4M_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 15566 #define TIM_CCMR2_OC4M_2 (0x0004U << TIM_CCMR2_OC4M_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 15567 #define TIM_CCMR2_OC4M_3 (0x1000U << TIM_CCMR2_OC4M_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 15568
AnnaBridge 189:f392fc9709a3 15569 #define TIM_CCMR2_OC4CE_Pos (15U)
AnnaBridge 189:f392fc9709a3 15570 #define TIM_CCMR2_OC4CE_Msk (0x1U << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 15571 #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */
AnnaBridge 189:f392fc9709a3 15572
AnnaBridge 189:f392fc9709a3 15573 /*----------------------------------------------------------------------------*/
AnnaBridge 189:f392fc9709a3 15574 #define TIM_CCMR2_IC3PSC_Pos (2U)
AnnaBridge 189:f392fc9709a3 15575 #define TIM_CCMR2_IC3PSC_Msk (0x3U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */
AnnaBridge 189:f392fc9709a3 15576 #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
AnnaBridge 189:f392fc9709a3 15577 #define TIM_CCMR2_IC3PSC_0 (0x1U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 15578 #define TIM_CCMR2_IC3PSC_1 (0x2U << TIM_CCMR2_IC3PSC_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 15579
AnnaBridge 189:f392fc9709a3 15580 #define TIM_CCMR2_IC3F_Pos (4U)
AnnaBridge 189:f392fc9709a3 15581 #define TIM_CCMR2_IC3F_Msk (0xFU << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */
AnnaBridge 189:f392fc9709a3 15582 #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
AnnaBridge 189:f392fc9709a3 15583 #define TIM_CCMR2_IC3F_0 (0x1U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 15584 #define TIM_CCMR2_IC3F_1 (0x2U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 15585 #define TIM_CCMR2_IC3F_2 (0x4U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 15586 #define TIM_CCMR2_IC3F_3 (0x8U << TIM_CCMR2_IC3F_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 15587
AnnaBridge 189:f392fc9709a3 15588 #define TIM_CCMR2_IC4PSC_Pos (10U)
AnnaBridge 189:f392fc9709a3 15589 #define TIM_CCMR2_IC4PSC_Msk (0x3U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */
AnnaBridge 189:f392fc9709a3 15590 #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
AnnaBridge 189:f392fc9709a3 15591 #define TIM_CCMR2_IC4PSC_0 (0x1U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 15592 #define TIM_CCMR2_IC4PSC_1 (0x2U << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 15593
AnnaBridge 189:f392fc9709a3 15594 #define TIM_CCMR2_IC4F_Pos (12U)
AnnaBridge 189:f392fc9709a3 15595 #define TIM_CCMR2_IC4F_Msk (0xFU << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */
AnnaBridge 189:f392fc9709a3 15596 #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
AnnaBridge 189:f392fc9709a3 15597 #define TIM_CCMR2_IC4F_0 (0x1U << TIM_CCMR2_IC4F_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 15598 #define TIM_CCMR2_IC4F_1 (0x2U << TIM_CCMR2_IC4F_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 15599 #define TIM_CCMR2_IC4F_2 (0x4U << TIM_CCMR2_IC4F_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 15600 #define TIM_CCMR2_IC4F_3 (0x8U << TIM_CCMR2_IC4F_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 15601
AnnaBridge 189:f392fc9709a3 15602 /****************** Bit definition for TIM_CCMR3 register *******************/
AnnaBridge 189:f392fc9709a3 15603 #define TIM_CCMR3_OC5FE_Pos (2U)
AnnaBridge 189:f392fc9709a3 15604 #define TIM_CCMR3_OC5FE_Msk (0x1U << TIM_CCMR3_OC5FE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 15605 #define TIM_CCMR3_OC5FE TIM_CCMR3_OC5FE_Msk /*!<Output Compare 5 Fast enable */
AnnaBridge 189:f392fc9709a3 15606 #define TIM_CCMR3_OC5PE_Pos (3U)
AnnaBridge 189:f392fc9709a3 15607 #define TIM_CCMR3_OC5PE_Msk (0x1U << TIM_CCMR3_OC5PE_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 15608 #define TIM_CCMR3_OC5PE TIM_CCMR3_OC5PE_Msk /*!<Output Compare 5 Preload enable */
AnnaBridge 189:f392fc9709a3 15609
AnnaBridge 189:f392fc9709a3 15610 #define TIM_CCMR3_OC5M_Pos (4U)
AnnaBridge 189:f392fc9709a3 15611 #define TIM_CCMR3_OC5M_Msk (0x1007U << TIM_CCMR3_OC5M_Pos) /*!< 0x00010070 */
AnnaBridge 189:f392fc9709a3 15612 #define TIM_CCMR3_OC5M TIM_CCMR3_OC5M_Msk /*!<OC5M[3:0] bits (Output Compare 5 Mode) */
AnnaBridge 189:f392fc9709a3 15613 #define TIM_CCMR3_OC5M_0 (0x0001U << TIM_CCMR3_OC5M_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 15614 #define TIM_CCMR3_OC5M_1 (0x0002U << TIM_CCMR3_OC5M_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 15615 #define TIM_CCMR3_OC5M_2 (0x0004U << TIM_CCMR3_OC5M_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 15616 #define TIM_CCMR3_OC5M_3 (0x1000U << TIM_CCMR3_OC5M_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 15617
AnnaBridge 189:f392fc9709a3 15618 #define TIM_CCMR3_OC5CE_Pos (7U)
AnnaBridge 189:f392fc9709a3 15619 #define TIM_CCMR3_OC5CE_Msk (0x1U << TIM_CCMR3_OC5CE_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 15620 #define TIM_CCMR3_OC5CE TIM_CCMR3_OC5CE_Msk /*!<Output Compare 5 Clear Enable */
AnnaBridge 189:f392fc9709a3 15621
AnnaBridge 189:f392fc9709a3 15622 #define TIM_CCMR3_OC6FE_Pos (10U)
AnnaBridge 189:f392fc9709a3 15623 #define TIM_CCMR3_OC6FE_Msk (0x1U << TIM_CCMR3_OC6FE_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 15624 #define TIM_CCMR3_OC6FE TIM_CCMR3_OC6FE_Msk /*!<Output Compare 6 Fast enable */
AnnaBridge 189:f392fc9709a3 15625 #define TIM_CCMR3_OC6PE_Pos (11U)
AnnaBridge 189:f392fc9709a3 15626 #define TIM_CCMR3_OC6PE_Msk (0x1U << TIM_CCMR3_OC6PE_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 15627 #define TIM_CCMR3_OC6PE TIM_CCMR3_OC6PE_Msk /*!<Output Compare 6 Preload enable */
AnnaBridge 189:f392fc9709a3 15628
AnnaBridge 189:f392fc9709a3 15629 #define TIM_CCMR3_OC6M_Pos (12U)
AnnaBridge 189:f392fc9709a3 15630 #define TIM_CCMR3_OC6M_Msk (0x1007U << TIM_CCMR3_OC6M_Pos) /*!< 0x01007000 */
AnnaBridge 189:f392fc9709a3 15631 #define TIM_CCMR3_OC6M TIM_CCMR3_OC6M_Msk /*!<OC6M[3:0] bits (Output Compare 6 Mode) */
AnnaBridge 189:f392fc9709a3 15632 #define TIM_CCMR3_OC6M_0 (0x0001U << TIM_CCMR3_OC6M_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 15633 #define TIM_CCMR3_OC6M_1 (0x0002U << TIM_CCMR3_OC6M_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 15634 #define TIM_CCMR3_OC6M_2 (0x0004U << TIM_CCMR3_OC6M_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 15635 #define TIM_CCMR3_OC6M_3 (0x1000U << TIM_CCMR3_OC6M_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 15636
AnnaBridge 189:f392fc9709a3 15637 #define TIM_CCMR3_OC6CE_Pos (15U)
AnnaBridge 189:f392fc9709a3 15638 #define TIM_CCMR3_OC6CE_Msk (0x1U << TIM_CCMR3_OC6CE_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 15639 #define TIM_CCMR3_OC6CE TIM_CCMR3_OC6CE_Msk /*!<Output Compare 6 Clear Enable */
AnnaBridge 189:f392fc9709a3 15640
AnnaBridge 189:f392fc9709a3 15641 /******************* Bit definition for TIM_CCER register *******************/
AnnaBridge 189:f392fc9709a3 15642 #define TIM_CCER_CC1E_Pos (0U)
AnnaBridge 189:f392fc9709a3 15643 #define TIM_CCER_CC1E_Msk (0x1U << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 15644 #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */
AnnaBridge 189:f392fc9709a3 15645 #define TIM_CCER_CC1P_Pos (1U)
AnnaBridge 189:f392fc9709a3 15646 #define TIM_CCER_CC1P_Msk (0x1U << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 15647 #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */
AnnaBridge 189:f392fc9709a3 15648 #define TIM_CCER_CC1NE_Pos (2U)
AnnaBridge 189:f392fc9709a3 15649 #define TIM_CCER_CC1NE_Msk (0x1U << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 15650 #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */
AnnaBridge 189:f392fc9709a3 15651 #define TIM_CCER_CC1NP_Pos (3U)
AnnaBridge 189:f392fc9709a3 15652 #define TIM_CCER_CC1NP_Msk (0x1U << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 15653 #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */
AnnaBridge 189:f392fc9709a3 15654 #define TIM_CCER_CC2E_Pos (4U)
AnnaBridge 189:f392fc9709a3 15655 #define TIM_CCER_CC2E_Msk (0x1U << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 15656 #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */
AnnaBridge 189:f392fc9709a3 15657 #define TIM_CCER_CC2P_Pos (5U)
AnnaBridge 189:f392fc9709a3 15658 #define TIM_CCER_CC2P_Msk (0x1U << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 15659 #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */
AnnaBridge 189:f392fc9709a3 15660 #define TIM_CCER_CC2NE_Pos (6U)
AnnaBridge 189:f392fc9709a3 15661 #define TIM_CCER_CC2NE_Msk (0x1U << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 15662 #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */
AnnaBridge 189:f392fc9709a3 15663 #define TIM_CCER_CC2NP_Pos (7U)
AnnaBridge 189:f392fc9709a3 15664 #define TIM_CCER_CC2NP_Msk (0x1U << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 15665 #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */
AnnaBridge 189:f392fc9709a3 15666 #define TIM_CCER_CC3E_Pos (8U)
AnnaBridge 189:f392fc9709a3 15667 #define TIM_CCER_CC3E_Msk (0x1U << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 15668 #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */
AnnaBridge 189:f392fc9709a3 15669 #define TIM_CCER_CC3P_Pos (9U)
AnnaBridge 189:f392fc9709a3 15670 #define TIM_CCER_CC3P_Msk (0x1U << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 15671 #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */
AnnaBridge 189:f392fc9709a3 15672 #define TIM_CCER_CC3NE_Pos (10U)
AnnaBridge 189:f392fc9709a3 15673 #define TIM_CCER_CC3NE_Msk (0x1U << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 15674 #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */
AnnaBridge 189:f392fc9709a3 15675 #define TIM_CCER_CC3NP_Pos (11U)
AnnaBridge 189:f392fc9709a3 15676 #define TIM_CCER_CC3NP_Msk (0x1U << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 15677 #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */
AnnaBridge 189:f392fc9709a3 15678 #define TIM_CCER_CC4E_Pos (12U)
AnnaBridge 189:f392fc9709a3 15679 #define TIM_CCER_CC4E_Msk (0x1U << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 15680 #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */
AnnaBridge 189:f392fc9709a3 15681 #define TIM_CCER_CC4P_Pos (13U)
AnnaBridge 189:f392fc9709a3 15682 #define TIM_CCER_CC4P_Msk (0x1U << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 15683 #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */
AnnaBridge 189:f392fc9709a3 15684 #define TIM_CCER_CC4NP_Pos (15U)
AnnaBridge 189:f392fc9709a3 15685 #define TIM_CCER_CC4NP_Msk (0x1U << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 15686 #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */
AnnaBridge 189:f392fc9709a3 15687 #define TIM_CCER_CC5E_Pos (16U)
AnnaBridge 189:f392fc9709a3 15688 #define TIM_CCER_CC5E_Msk (0x1U << TIM_CCER_CC5E_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 15689 #define TIM_CCER_CC5E TIM_CCER_CC5E_Msk /*!<Capture/Compare 5 output enable */
AnnaBridge 189:f392fc9709a3 15690 #define TIM_CCER_CC5P_Pos (17U)
AnnaBridge 189:f392fc9709a3 15691 #define TIM_CCER_CC5P_Msk (0x1U << TIM_CCER_CC5P_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 15692 #define TIM_CCER_CC5P TIM_CCER_CC5P_Msk /*!<Capture/Compare 5 output Polarity */
AnnaBridge 189:f392fc9709a3 15693 #define TIM_CCER_CC6E_Pos (20U)
AnnaBridge 189:f392fc9709a3 15694 #define TIM_CCER_CC6E_Msk (0x1U << TIM_CCER_CC6E_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 15695 #define TIM_CCER_CC6E TIM_CCER_CC6E_Msk /*!<Capture/Compare 6 output enable */
AnnaBridge 189:f392fc9709a3 15696 #define TIM_CCER_CC6P_Pos (21U)
AnnaBridge 189:f392fc9709a3 15697 #define TIM_CCER_CC6P_Msk (0x1U << TIM_CCER_CC6P_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 15698 #define TIM_CCER_CC6P TIM_CCER_CC6P_Msk /*!<Capture/Compare 6 output Polarity */
AnnaBridge 189:f392fc9709a3 15699
AnnaBridge 189:f392fc9709a3 15700 /******************* Bit definition for TIM_CNT register ********************/
AnnaBridge 189:f392fc9709a3 15701 #define TIM_CNT_CNT_Pos (0U)
AnnaBridge 189:f392fc9709a3 15702 #define TIM_CNT_CNT_Msk (0xFFFFFFFFU << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 15703 #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */
AnnaBridge 189:f392fc9709a3 15704 #define TIM_CNT_UIFCPY_Pos (31U)
AnnaBridge 189:f392fc9709a3 15705 #define TIM_CNT_UIFCPY_Msk (0x1U << TIM_CNT_UIFCPY_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 15706 #define TIM_CNT_UIFCPY TIM_CNT_UIFCPY_Msk /*!<Update interrupt flag copy (if UIFREMAP=1) */
AnnaBridge 189:f392fc9709a3 15707
AnnaBridge 189:f392fc9709a3 15708 /******************* Bit definition for TIM_PSC register ********************/
AnnaBridge 189:f392fc9709a3 15709 #define TIM_PSC_PSC_Pos (0U)
AnnaBridge 189:f392fc9709a3 15710 #define TIM_PSC_PSC_Msk (0xFFFFU << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 15711 #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */
AnnaBridge 189:f392fc9709a3 15712
AnnaBridge 189:f392fc9709a3 15713 /******************* Bit definition for TIM_ARR register ********************/
AnnaBridge 189:f392fc9709a3 15714 #define TIM_ARR_ARR_Pos (0U)
AnnaBridge 189:f392fc9709a3 15715 #define TIM_ARR_ARR_Msk (0xFFFFFFFFU << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 15716 #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<Actual auto-reload Value */
AnnaBridge 189:f392fc9709a3 15717
AnnaBridge 189:f392fc9709a3 15718 /******************* Bit definition for TIM_RCR register ********************/
AnnaBridge 189:f392fc9709a3 15719 #define TIM_RCR_REP_Pos (0U)
AnnaBridge 189:f392fc9709a3 15720 #define TIM_RCR_REP_Msk (0xFFFFU << TIM_RCR_REP_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 15721 #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */
AnnaBridge 189:f392fc9709a3 15722
AnnaBridge 189:f392fc9709a3 15723 /******************* Bit definition for TIM_CCR1 register *******************/
AnnaBridge 189:f392fc9709a3 15724 #define TIM_CCR1_CCR1_Pos (0U)
AnnaBridge 189:f392fc9709a3 15725 #define TIM_CCR1_CCR1_Msk (0xFFFFU << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 15726 #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */
AnnaBridge 189:f392fc9709a3 15727
AnnaBridge 189:f392fc9709a3 15728 /******************* Bit definition for TIM_CCR2 register *******************/
AnnaBridge 189:f392fc9709a3 15729 #define TIM_CCR2_CCR2_Pos (0U)
AnnaBridge 189:f392fc9709a3 15730 #define TIM_CCR2_CCR2_Msk (0xFFFFU << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 15731 #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */
AnnaBridge 189:f392fc9709a3 15732
AnnaBridge 189:f392fc9709a3 15733 /******************* Bit definition for TIM_CCR3 register *******************/
AnnaBridge 189:f392fc9709a3 15734 #define TIM_CCR3_CCR3_Pos (0U)
AnnaBridge 189:f392fc9709a3 15735 #define TIM_CCR3_CCR3_Msk (0xFFFFU << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 15736 #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */
AnnaBridge 189:f392fc9709a3 15737
AnnaBridge 189:f392fc9709a3 15738 /******************* Bit definition for TIM_CCR4 register *******************/
AnnaBridge 189:f392fc9709a3 15739 #define TIM_CCR4_CCR4_Pos (0U)
AnnaBridge 189:f392fc9709a3 15740 #define TIM_CCR4_CCR4_Msk (0xFFFFU << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 15741 #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */
AnnaBridge 189:f392fc9709a3 15742
AnnaBridge 189:f392fc9709a3 15743 /******************* Bit definition for TIM_CCR5 register *******************/
AnnaBridge 189:f392fc9709a3 15744 #define TIM_CCR5_CCR5_Pos (0U)
AnnaBridge 189:f392fc9709a3 15745 #define TIM_CCR5_CCR5_Msk (0xFFFFFFFFU << TIM_CCR5_CCR5_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 15746 #define TIM_CCR5_CCR5 TIM_CCR5_CCR5_Msk /*!<Capture/Compare 5 Value */
AnnaBridge 189:f392fc9709a3 15747 #define TIM_CCR5_GC5C1_Pos (29U)
AnnaBridge 189:f392fc9709a3 15748 #define TIM_CCR5_GC5C1_Msk (0x1U << TIM_CCR5_GC5C1_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 15749 #define TIM_CCR5_GC5C1 TIM_CCR5_GC5C1_Msk /*!<Group Channel 5 and Channel 1 */
AnnaBridge 189:f392fc9709a3 15750 #define TIM_CCR5_GC5C2_Pos (30U)
AnnaBridge 189:f392fc9709a3 15751 #define TIM_CCR5_GC5C2_Msk (0x1U << TIM_CCR5_GC5C2_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 15752 #define TIM_CCR5_GC5C2 TIM_CCR5_GC5C2_Msk /*!<Group Channel 5 and Channel 2 */
AnnaBridge 189:f392fc9709a3 15753 #define TIM_CCR5_GC5C3_Pos (31U)
AnnaBridge 189:f392fc9709a3 15754 #define TIM_CCR5_GC5C3_Msk (0x1U << TIM_CCR5_GC5C3_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 15755 #define TIM_CCR5_GC5C3 TIM_CCR5_GC5C3_Msk /*!<Group Channel 5 and Channel 3 */
AnnaBridge 189:f392fc9709a3 15756
AnnaBridge 189:f392fc9709a3 15757 /******************* Bit definition for TIM_CCR6 register *******************/
AnnaBridge 189:f392fc9709a3 15758 #define TIM_CCR6_CCR6_Pos (0U)
AnnaBridge 189:f392fc9709a3 15759 #define TIM_CCR6_CCR6_Msk (0xFFFFU << TIM_CCR6_CCR6_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 15760 #define TIM_CCR6_CCR6 TIM_CCR6_CCR6_Msk /*!<Capture/Compare 6 Value */
AnnaBridge 189:f392fc9709a3 15761
AnnaBridge 189:f392fc9709a3 15762 /******************* Bit definition for TIM_BDTR register *******************/
AnnaBridge 189:f392fc9709a3 15763 #define TIM_BDTR_DTG_Pos (0U)
AnnaBridge 189:f392fc9709a3 15764 #define TIM_BDTR_DTG_Msk (0xFFU << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 15765 #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
AnnaBridge 189:f392fc9709a3 15766 #define TIM_BDTR_DTG_0 (0x01U << TIM_BDTR_DTG_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 15767 #define TIM_BDTR_DTG_1 (0x02U << TIM_BDTR_DTG_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 15768 #define TIM_BDTR_DTG_2 (0x04U << TIM_BDTR_DTG_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 15769 #define TIM_BDTR_DTG_3 (0x08U << TIM_BDTR_DTG_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 15770 #define TIM_BDTR_DTG_4 (0x10U << TIM_BDTR_DTG_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 15771 #define TIM_BDTR_DTG_5 (0x20U << TIM_BDTR_DTG_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 15772 #define TIM_BDTR_DTG_6 (0x40U << TIM_BDTR_DTG_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 15773 #define TIM_BDTR_DTG_7 (0x80U << TIM_BDTR_DTG_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 15774
AnnaBridge 189:f392fc9709a3 15775 #define TIM_BDTR_LOCK_Pos (8U)
AnnaBridge 189:f392fc9709a3 15776 #define TIM_BDTR_LOCK_Msk (0x3U << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */
AnnaBridge 189:f392fc9709a3 15777 #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */
AnnaBridge 189:f392fc9709a3 15778 #define TIM_BDTR_LOCK_0 (0x1U << TIM_BDTR_LOCK_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 15779 #define TIM_BDTR_LOCK_1 (0x2U << TIM_BDTR_LOCK_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 15780
AnnaBridge 189:f392fc9709a3 15781 #define TIM_BDTR_OSSI_Pos (10U)
AnnaBridge 189:f392fc9709a3 15782 #define TIM_BDTR_OSSI_Msk (0x1U << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 15783 #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */
AnnaBridge 189:f392fc9709a3 15784 #define TIM_BDTR_OSSR_Pos (11U)
AnnaBridge 189:f392fc9709a3 15785 #define TIM_BDTR_OSSR_Msk (0x1U << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 15786 #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */
AnnaBridge 189:f392fc9709a3 15787 #define TIM_BDTR_BKE_Pos (12U)
AnnaBridge 189:f392fc9709a3 15788 #define TIM_BDTR_BKE_Msk (0x1U << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 15789 #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable for Break 1 */
AnnaBridge 189:f392fc9709a3 15790 #define TIM_BDTR_BKP_Pos (13U)
AnnaBridge 189:f392fc9709a3 15791 #define TIM_BDTR_BKP_Msk (0x1U << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 15792 #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity for Break 1 */
AnnaBridge 189:f392fc9709a3 15793 #define TIM_BDTR_AOE_Pos (14U)
AnnaBridge 189:f392fc9709a3 15794 #define TIM_BDTR_AOE_Msk (0x1U << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 15795 #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */
AnnaBridge 189:f392fc9709a3 15796 #define TIM_BDTR_MOE_Pos (15U)
AnnaBridge 189:f392fc9709a3 15797 #define TIM_BDTR_MOE_Msk (0x1U << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 15798 #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */
AnnaBridge 189:f392fc9709a3 15799
AnnaBridge 189:f392fc9709a3 15800 #define TIM_BDTR_BKF_Pos (16U)
AnnaBridge 189:f392fc9709a3 15801 #define TIM_BDTR_BKF_Msk (0xFU << TIM_BDTR_BKF_Pos) /*!< 0x000F0000 */
AnnaBridge 189:f392fc9709a3 15802 #define TIM_BDTR_BKF TIM_BDTR_BKF_Msk /*!<Break Filter for Break 1 */
AnnaBridge 189:f392fc9709a3 15803 #define TIM_BDTR_BK2F_Pos (20U)
AnnaBridge 189:f392fc9709a3 15804 #define TIM_BDTR_BK2F_Msk (0xFU << TIM_BDTR_BK2F_Pos) /*!< 0x00F00000 */
AnnaBridge 189:f392fc9709a3 15805 #define TIM_BDTR_BK2F TIM_BDTR_BK2F_Msk /*!<Break Filter for Break 2 */
AnnaBridge 189:f392fc9709a3 15806
AnnaBridge 189:f392fc9709a3 15807 #define TIM_BDTR_BK2E_Pos (24U)
AnnaBridge 189:f392fc9709a3 15808 #define TIM_BDTR_BK2E_Msk (0x1U << TIM_BDTR_BK2E_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 15809 #define TIM_BDTR_BK2E TIM_BDTR_BK2E_Msk /*!<Break enable for Break 2 */
AnnaBridge 189:f392fc9709a3 15810 #define TIM_BDTR_BK2P_Pos (25U)
AnnaBridge 189:f392fc9709a3 15811 #define TIM_BDTR_BK2P_Msk (0x1U << TIM_BDTR_BK2P_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 15812 #define TIM_BDTR_BK2P TIM_BDTR_BK2P_Msk /*!<Break Polarity for Break 2 */
AnnaBridge 189:f392fc9709a3 15813
AnnaBridge 189:f392fc9709a3 15814 /******************* Bit definition for TIM_DCR register ********************/
AnnaBridge 189:f392fc9709a3 15815 #define TIM_DCR_DBA_Pos (0U)
AnnaBridge 189:f392fc9709a3 15816 #define TIM_DCR_DBA_Msk (0x1FU << TIM_DCR_DBA_Pos) /*!< 0x0000001F */
AnnaBridge 189:f392fc9709a3 15817 #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */
AnnaBridge 189:f392fc9709a3 15818 #define TIM_DCR_DBA_0 (0x01U << TIM_DCR_DBA_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 15819 #define TIM_DCR_DBA_1 (0x02U << TIM_DCR_DBA_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 15820 #define TIM_DCR_DBA_2 (0x04U << TIM_DCR_DBA_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 15821 #define TIM_DCR_DBA_3 (0x08U << TIM_DCR_DBA_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 15822 #define TIM_DCR_DBA_4 (0x10U << TIM_DCR_DBA_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 15823
AnnaBridge 189:f392fc9709a3 15824 #define TIM_DCR_DBL_Pos (8U)
AnnaBridge 189:f392fc9709a3 15825 #define TIM_DCR_DBL_Msk (0x1FU << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */
AnnaBridge 189:f392fc9709a3 15826 #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */
AnnaBridge 189:f392fc9709a3 15827 #define TIM_DCR_DBL_0 (0x01U << TIM_DCR_DBL_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 15828 #define TIM_DCR_DBL_1 (0x02U << TIM_DCR_DBL_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 15829 #define TIM_DCR_DBL_2 (0x04U << TIM_DCR_DBL_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 15830 #define TIM_DCR_DBL_3 (0x08U << TIM_DCR_DBL_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 15831 #define TIM_DCR_DBL_4 (0x10U << TIM_DCR_DBL_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 15832
AnnaBridge 189:f392fc9709a3 15833 /******************* Bit definition for TIM_DMAR register *******************/
AnnaBridge 189:f392fc9709a3 15834 #define TIM_DMAR_DMAB_Pos (0U)
AnnaBridge 189:f392fc9709a3 15835 #define TIM_DMAR_DMAB_Msk (0xFFFFU << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 15836 #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */
AnnaBridge 189:f392fc9709a3 15837
AnnaBridge 189:f392fc9709a3 15838 /******************* Bit definition for TIM1_OR1 register *******************/
AnnaBridge 189:f392fc9709a3 15839 #define TIM1_OR1_ETR_ADC1_RMP_Pos (0U)
AnnaBridge 189:f392fc9709a3 15840 #define TIM1_OR1_ETR_ADC1_RMP_Msk (0x3U << TIM1_OR1_ETR_ADC1_RMP_Pos) /*!< 0x00000003 */
AnnaBridge 189:f392fc9709a3 15841 #define TIM1_OR1_ETR_ADC1_RMP TIM1_OR1_ETR_ADC1_RMP_Msk /*!<ETR_ADC1_RMP[1:0] bits (TIM1 ETR remap on ADC1) */
AnnaBridge 189:f392fc9709a3 15842 #define TIM1_OR1_ETR_ADC1_RMP_0 (0x1U << TIM1_OR1_ETR_ADC1_RMP_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 15843 #define TIM1_OR1_ETR_ADC1_RMP_1 (0x2U << TIM1_OR1_ETR_ADC1_RMP_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 15844
AnnaBridge 189:f392fc9709a3 15845 #define TIM1_OR1_ETR_ADC3_RMP_Pos (2U)
AnnaBridge 189:f392fc9709a3 15846 #define TIM1_OR1_ETR_ADC3_RMP_Msk (0x3U << TIM1_OR1_ETR_ADC3_RMP_Pos) /*!< 0x0000000C */
AnnaBridge 189:f392fc9709a3 15847 #define TIM1_OR1_ETR_ADC3_RMP TIM1_OR1_ETR_ADC3_RMP_Msk /*!<ETR_ADC3_RMP[1:0] bits (TIM1 ETR remap on ADC3) */
AnnaBridge 189:f392fc9709a3 15848 #define TIM1_OR1_ETR_ADC3_RMP_0 (0x1U << TIM1_OR1_ETR_ADC3_RMP_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 15849 #define TIM1_OR1_ETR_ADC3_RMP_1 (0x2U << TIM1_OR1_ETR_ADC3_RMP_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 15850
AnnaBridge 189:f392fc9709a3 15851 #define TIM1_OR1_TI1_RMP_Pos (4U)
AnnaBridge 189:f392fc9709a3 15852 #define TIM1_OR1_TI1_RMP_Msk (0x1U << TIM1_OR1_TI1_RMP_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 15853 #define TIM1_OR1_TI1_RMP TIM1_OR1_TI1_RMP_Msk /*!<TIM1 Input Capture 1 remap */
AnnaBridge 189:f392fc9709a3 15854
AnnaBridge 189:f392fc9709a3 15855 /******************* Bit definition for TIM1_OR2 register *******************/
AnnaBridge 189:f392fc9709a3 15856 #define TIM1_OR2_BKINE_Pos (0U)
AnnaBridge 189:f392fc9709a3 15857 #define TIM1_OR2_BKINE_Msk (0x1U << TIM1_OR2_BKINE_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 15858 #define TIM1_OR2_BKINE TIM1_OR2_BKINE_Msk /*!<BRK BKIN input enable */
AnnaBridge 189:f392fc9709a3 15859 #define TIM1_OR2_BKCMP1E_Pos (1U)
AnnaBridge 189:f392fc9709a3 15860 #define TIM1_OR2_BKCMP1E_Msk (0x1U << TIM1_OR2_BKCMP1E_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 15861 #define TIM1_OR2_BKCMP1E TIM1_OR2_BKCMP1E_Msk /*!<BRK COMP1 enable */
AnnaBridge 189:f392fc9709a3 15862 #define TIM1_OR2_BKCMP2E_Pos (2U)
AnnaBridge 189:f392fc9709a3 15863 #define TIM1_OR2_BKCMP2E_Msk (0x1U << TIM1_OR2_BKCMP2E_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 15864 #define TIM1_OR2_BKCMP2E TIM1_OR2_BKCMP2E_Msk /*!<BRK COMP2 enable */
AnnaBridge 189:f392fc9709a3 15865 #define TIM1_OR2_BKDF1BK0E_Pos (8U)
AnnaBridge 189:f392fc9709a3 15866 #define TIM1_OR2_BKDF1BK0E_Msk (0x1U << TIM1_OR2_BKDF1BK0E_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 15867 #define TIM1_OR2_BKDF1BK0E TIM1_OR2_BKDF1BK0E_Msk /*!<BRK DFSDM1_BREAK[0] enable */
AnnaBridge 189:f392fc9709a3 15868 #define TIM1_OR2_BKINP_Pos (9U)
AnnaBridge 189:f392fc9709a3 15869 #define TIM1_OR2_BKINP_Msk (0x1U << TIM1_OR2_BKINP_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 15870 #define TIM1_OR2_BKINP TIM1_OR2_BKINP_Msk /*!<BRK BKIN input polarity */
AnnaBridge 189:f392fc9709a3 15871 #define TIM1_OR2_BKCMP1P_Pos (10U)
AnnaBridge 189:f392fc9709a3 15872 #define TIM1_OR2_BKCMP1P_Msk (0x1U << TIM1_OR2_BKCMP1P_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 15873 #define TIM1_OR2_BKCMP1P TIM1_OR2_BKCMP1P_Msk /*!<BRK COMP1 input polarity */
AnnaBridge 189:f392fc9709a3 15874 #define TIM1_OR2_BKCMP2P_Pos (11U)
AnnaBridge 189:f392fc9709a3 15875 #define TIM1_OR2_BKCMP2P_Msk (0x1U << TIM1_OR2_BKCMP2P_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 15876 #define TIM1_OR2_BKCMP2P TIM1_OR2_BKCMP2P_Msk /*!<BRK COMP2 input polarity */
AnnaBridge 189:f392fc9709a3 15877
AnnaBridge 189:f392fc9709a3 15878 #define TIM1_OR2_ETRSEL_Pos (14U)
AnnaBridge 189:f392fc9709a3 15879 #define TIM1_OR2_ETRSEL_Msk (0x7U << TIM1_OR2_ETRSEL_Pos) /*!< 0x0001C000 */
AnnaBridge 189:f392fc9709a3 15880 #define TIM1_OR2_ETRSEL TIM1_OR2_ETRSEL_Msk /*!<ETRSEL[2:0] bits (TIM1 ETR source selection) */
AnnaBridge 189:f392fc9709a3 15881 #define TIM1_OR2_ETRSEL_0 (0x1U << TIM1_OR2_ETRSEL_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 15882 #define TIM1_OR2_ETRSEL_1 (0x2U << TIM1_OR2_ETRSEL_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 15883 #define TIM1_OR2_ETRSEL_2 (0x4U << TIM1_OR2_ETRSEL_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 15884
AnnaBridge 189:f392fc9709a3 15885 /******************* Bit definition for TIM1_OR3 register *******************/
AnnaBridge 189:f392fc9709a3 15886 #define TIM1_OR3_BK2INE_Pos (0U)
AnnaBridge 189:f392fc9709a3 15887 #define TIM1_OR3_BK2INE_Msk (0x1U << TIM1_OR3_BK2INE_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 15888 #define TIM1_OR3_BK2INE TIM1_OR3_BK2INE_Msk /*!<BRK2 BKIN2 input enable */
AnnaBridge 189:f392fc9709a3 15889 #define TIM1_OR3_BK2CMP1E_Pos (1U)
AnnaBridge 189:f392fc9709a3 15890 #define TIM1_OR3_BK2CMP1E_Msk (0x1U << TIM1_OR3_BK2CMP1E_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 15891 #define TIM1_OR3_BK2CMP1E TIM1_OR3_BK2CMP1E_Msk /*!<BRK2 COMP1 enable */
AnnaBridge 189:f392fc9709a3 15892 #define TIM1_OR3_BK2CMP2E_Pos (2U)
AnnaBridge 189:f392fc9709a3 15893 #define TIM1_OR3_BK2CMP2E_Msk (0x1U << TIM1_OR3_BK2CMP2E_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 15894 #define TIM1_OR3_BK2CMP2E TIM1_OR3_BK2CMP2E_Msk /*!<BRK2 COMP2 enable */
AnnaBridge 189:f392fc9709a3 15895 #define TIM1_OR3_BK2DF1BK1E_Pos (8U)
AnnaBridge 189:f392fc9709a3 15896 #define TIM1_OR3_BK2DF1BK1E_Msk (0x1U << TIM1_OR3_BK2DF1BK1E_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 15897 #define TIM1_OR3_BK2DF1BK1E TIM1_OR3_BK2DF1BK1E_Msk /*!<BRK2 DFSDM1_BREAK[1] enable */
AnnaBridge 189:f392fc9709a3 15898 #define TIM1_OR3_BK2INP_Pos (9U)
AnnaBridge 189:f392fc9709a3 15899 #define TIM1_OR3_BK2INP_Msk (0x1U << TIM1_OR3_BK2INP_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 15900 #define TIM1_OR3_BK2INP TIM1_OR3_BK2INP_Msk /*!<BRK2 BKIN2 input polarity */
AnnaBridge 189:f392fc9709a3 15901 #define TIM1_OR3_BK2CMP1P_Pos (10U)
AnnaBridge 189:f392fc9709a3 15902 #define TIM1_OR3_BK2CMP1P_Msk (0x1U << TIM1_OR3_BK2CMP1P_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 15903 #define TIM1_OR3_BK2CMP1P TIM1_OR3_BK2CMP1P_Msk /*!<BRK2 COMP1 input polarity */
AnnaBridge 189:f392fc9709a3 15904 #define TIM1_OR3_BK2CMP2P_Pos (11U)
AnnaBridge 189:f392fc9709a3 15905 #define TIM1_OR3_BK2CMP2P_Msk (0x1U << TIM1_OR3_BK2CMP2P_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 15906 #define TIM1_OR3_BK2CMP2P TIM1_OR3_BK2CMP2P_Msk /*!<BRK2 COMP2 input polarity */
AnnaBridge 189:f392fc9709a3 15907
AnnaBridge 189:f392fc9709a3 15908 /******************* Bit definition for TIM8_OR1 register *******************/
AnnaBridge 189:f392fc9709a3 15909 #define TIM8_OR1_ETR_ADC2_RMP_Pos (0U)
AnnaBridge 189:f392fc9709a3 15910 #define TIM8_OR1_ETR_ADC2_RMP_Msk (0x3U << TIM8_OR1_ETR_ADC2_RMP_Pos) /*!< 0x00000003 */
AnnaBridge 189:f392fc9709a3 15911 #define TIM8_OR1_ETR_ADC2_RMP TIM8_OR1_ETR_ADC2_RMP_Msk /*!<ETR_ADC2_RMP[1:0] bits (TIM8 ETR remap on ADC2) */
AnnaBridge 189:f392fc9709a3 15912 #define TIM8_OR1_ETR_ADC2_RMP_0 (0x1U << TIM8_OR1_ETR_ADC2_RMP_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 15913 #define TIM8_OR1_ETR_ADC2_RMP_1 (0x2U << TIM8_OR1_ETR_ADC2_RMP_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 15914
AnnaBridge 189:f392fc9709a3 15915 #define TIM8_OR1_ETR_ADC3_RMP_Pos (2U)
AnnaBridge 189:f392fc9709a3 15916 #define TIM8_OR1_ETR_ADC3_RMP_Msk (0x3U << TIM8_OR1_ETR_ADC3_RMP_Pos) /*!< 0x0000000C */
AnnaBridge 189:f392fc9709a3 15917 #define TIM8_OR1_ETR_ADC3_RMP TIM8_OR1_ETR_ADC3_RMP_Msk /*!<ETR_ADC3_RMP[1:0] bits (TIM8 ETR remap on ADC3) */
AnnaBridge 189:f392fc9709a3 15918 #define TIM8_OR1_ETR_ADC3_RMP_0 (0x1U << TIM8_OR1_ETR_ADC3_RMP_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 15919 #define TIM8_OR1_ETR_ADC3_RMP_1 (0x2U << TIM8_OR1_ETR_ADC3_RMP_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 15920
AnnaBridge 189:f392fc9709a3 15921 #define TIM8_OR1_TI1_RMP_Pos (4U)
AnnaBridge 189:f392fc9709a3 15922 #define TIM8_OR1_TI1_RMP_Msk (0x1U << TIM8_OR1_TI1_RMP_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 15923 #define TIM8_OR1_TI1_RMP TIM8_OR1_TI1_RMP_Msk /*!<TIM8 Input Capture 1 remap */
AnnaBridge 189:f392fc9709a3 15924
AnnaBridge 189:f392fc9709a3 15925 /******************* Bit definition for TIM8_OR2 register *******************/
AnnaBridge 189:f392fc9709a3 15926 #define TIM8_OR2_BKINE_Pos (0U)
AnnaBridge 189:f392fc9709a3 15927 #define TIM8_OR2_BKINE_Msk (0x1U << TIM8_OR2_BKINE_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 15928 #define TIM8_OR2_BKINE TIM8_OR2_BKINE_Msk /*!<BRK BKIN input enable */
AnnaBridge 189:f392fc9709a3 15929 #define TIM8_OR2_BKCMP1E_Pos (1U)
AnnaBridge 189:f392fc9709a3 15930 #define TIM8_OR2_BKCMP1E_Msk (0x1U << TIM8_OR2_BKCMP1E_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 15931 #define TIM8_OR2_BKCMP1E TIM8_OR2_BKCMP1E_Msk /*!<BRK COMP1 enable */
AnnaBridge 189:f392fc9709a3 15932 #define TIM8_OR2_BKCMP2E_Pos (2U)
AnnaBridge 189:f392fc9709a3 15933 #define TIM8_OR2_BKCMP2E_Msk (0x1U << TIM8_OR2_BKCMP2E_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 15934 #define TIM8_OR2_BKCMP2E TIM8_OR2_BKCMP2E_Msk /*!<BRK COMP2 enable */
AnnaBridge 189:f392fc9709a3 15935 #define TIM8_OR2_BKDF1BK2E_Pos (8U)
AnnaBridge 189:f392fc9709a3 15936 #define TIM8_OR2_BKDF1BK2E_Msk (0x1U << TIM8_OR2_BKDF1BK2E_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 15937 #define TIM8_OR2_BKDF1BK2E TIM8_OR2_BKDF1BK2E_Msk /*!<BRK DFSDM1_BREAK[2] enable */
AnnaBridge 189:f392fc9709a3 15938 #define TIM8_OR2_BKINP_Pos (9U)
AnnaBridge 189:f392fc9709a3 15939 #define TIM8_OR2_BKINP_Msk (0x1U << TIM8_OR2_BKINP_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 15940 #define TIM8_OR2_BKINP TIM8_OR2_BKINP_Msk /*!<BRK BKIN input polarity */
AnnaBridge 189:f392fc9709a3 15941 #define TIM8_OR2_BKCMP1P_Pos (10U)
AnnaBridge 189:f392fc9709a3 15942 #define TIM8_OR2_BKCMP1P_Msk (0x1U << TIM8_OR2_BKCMP1P_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 15943 #define TIM8_OR2_BKCMP1P TIM8_OR2_BKCMP1P_Msk /*!<BRK COMP1 input polarity */
AnnaBridge 189:f392fc9709a3 15944 #define TIM8_OR2_BKCMP2P_Pos (11U)
AnnaBridge 189:f392fc9709a3 15945 #define TIM8_OR2_BKCMP2P_Msk (0x1U << TIM8_OR2_BKCMP2P_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 15946 #define TIM8_OR2_BKCMP2P TIM8_OR2_BKCMP2P_Msk /*!<BRK COMP2 input polarity */
AnnaBridge 189:f392fc9709a3 15947
AnnaBridge 189:f392fc9709a3 15948 #define TIM8_OR2_ETRSEL_Pos (14U)
AnnaBridge 189:f392fc9709a3 15949 #define TIM8_OR2_ETRSEL_Msk (0x7U << TIM8_OR2_ETRSEL_Pos) /*!< 0x0001C000 */
AnnaBridge 189:f392fc9709a3 15950 #define TIM8_OR2_ETRSEL TIM8_OR2_ETRSEL_Msk /*!<ETRSEL[2:0] bits (TIM8 ETR source selection) */
AnnaBridge 189:f392fc9709a3 15951 #define TIM8_OR2_ETRSEL_0 (0x1U << TIM8_OR2_ETRSEL_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 15952 #define TIM8_OR2_ETRSEL_1 (0x2U << TIM8_OR2_ETRSEL_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 15953 #define TIM8_OR2_ETRSEL_2 (0x4U << TIM8_OR2_ETRSEL_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 15954
AnnaBridge 189:f392fc9709a3 15955 /******************* Bit definition for TIM8_OR3 register *******************/
AnnaBridge 189:f392fc9709a3 15956 #define TIM8_OR3_BK2INE_Pos (0U)
AnnaBridge 189:f392fc9709a3 15957 #define TIM8_OR3_BK2INE_Msk (0x1U << TIM8_OR3_BK2INE_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 15958 #define TIM8_OR3_BK2INE TIM8_OR3_BK2INE_Msk /*!<BRK2 BKIN2 input enable */
AnnaBridge 189:f392fc9709a3 15959 #define TIM8_OR3_BK2CMP1E_Pos (1U)
AnnaBridge 189:f392fc9709a3 15960 #define TIM8_OR3_BK2CMP1E_Msk (0x1U << TIM8_OR3_BK2CMP1E_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 15961 #define TIM8_OR3_BK2CMP1E TIM8_OR3_BK2CMP1E_Msk /*!<BRK2 COMP1 enable */
AnnaBridge 189:f392fc9709a3 15962 #define TIM8_OR3_BK2CMP2E_Pos (2U)
AnnaBridge 189:f392fc9709a3 15963 #define TIM8_OR3_BK2CMP2E_Msk (0x1U << TIM8_OR3_BK2CMP2E_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 15964 #define TIM8_OR3_BK2CMP2E TIM8_OR3_BK2CMP2E_Msk /*!<BRK2 COMP2 enable */
AnnaBridge 189:f392fc9709a3 15965 #define TIM8_OR3_BK2DF1BK3E_Pos (8U)
AnnaBridge 189:f392fc9709a3 15966 #define TIM8_OR3_BK2DF1BK3E_Msk (0x1U << TIM8_OR3_BK2DF1BK3E_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 15967 #define TIM8_OR3_BK2DF1BK3E TIM8_OR3_BK2DF1BK3E_Msk /*!<BRK2 DFSDM1_BREAK[3] enable */
AnnaBridge 189:f392fc9709a3 15968 #define TIM8_OR3_BK2INP_Pos (9U)
AnnaBridge 189:f392fc9709a3 15969 #define TIM8_OR3_BK2INP_Msk (0x1U << TIM8_OR3_BK2INP_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 15970 #define TIM8_OR3_BK2INP TIM8_OR3_BK2INP_Msk /*!<BRK2 BKIN2 input polarity */
AnnaBridge 189:f392fc9709a3 15971 #define TIM8_OR3_BK2CMP1P_Pos (10U)
AnnaBridge 189:f392fc9709a3 15972 #define TIM8_OR3_BK2CMP1P_Msk (0x1U << TIM8_OR3_BK2CMP1P_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 15973 #define TIM8_OR3_BK2CMP1P TIM8_OR3_BK2CMP1P_Msk /*!<BRK2 COMP1 input polarity */
AnnaBridge 189:f392fc9709a3 15974 #define TIM8_OR3_BK2CMP2P_Pos (11U)
AnnaBridge 189:f392fc9709a3 15975 #define TIM8_OR3_BK2CMP2P_Msk (0x1U << TIM8_OR3_BK2CMP2P_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 15976 #define TIM8_OR3_BK2CMP2P TIM8_OR3_BK2CMP2P_Msk /*!<BRK2 COMP2 input polarity */
AnnaBridge 189:f392fc9709a3 15977
AnnaBridge 189:f392fc9709a3 15978 /******************* Bit definition for TIM2_OR1 register *******************/
AnnaBridge 189:f392fc9709a3 15979 #define TIM2_OR1_ITR1_RMP_Pos (0U)
AnnaBridge 189:f392fc9709a3 15980 #define TIM2_OR1_ITR1_RMP_Msk (0x1U << TIM2_OR1_ITR1_RMP_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 15981 #define TIM2_OR1_ITR1_RMP TIM2_OR1_ITR1_RMP_Msk /*!<TIM2 Internal trigger 1 remap */
AnnaBridge 189:f392fc9709a3 15982 #define TIM2_OR1_ETR1_RMP_Pos (1U)
AnnaBridge 189:f392fc9709a3 15983 #define TIM2_OR1_ETR1_RMP_Msk (0x1U << TIM2_OR1_ETR1_RMP_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 15984 #define TIM2_OR1_ETR1_RMP TIM2_OR1_ETR1_RMP_Msk /*!<TIM2 External trigger 1 remap */
AnnaBridge 189:f392fc9709a3 15985
AnnaBridge 189:f392fc9709a3 15986 #define TIM2_OR1_TI4_RMP_Pos (2U)
AnnaBridge 189:f392fc9709a3 15987 #define TIM2_OR1_TI4_RMP_Msk (0x3U << TIM2_OR1_TI4_RMP_Pos) /*!< 0x0000000C */
AnnaBridge 189:f392fc9709a3 15988 #define TIM2_OR1_TI4_RMP TIM2_OR1_TI4_RMP_Msk /*!<TI4_RMP[1:0] bits (TIM2 Input Capture 4 remap) */
AnnaBridge 189:f392fc9709a3 15989 #define TIM2_OR1_TI4_RMP_0 (0x1U << TIM2_OR1_TI4_RMP_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 15990 #define TIM2_OR1_TI4_RMP_1 (0x2U << TIM2_OR1_TI4_RMP_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 15991
AnnaBridge 189:f392fc9709a3 15992 /******************* Bit definition for TIM2_OR2 register *******************/
AnnaBridge 189:f392fc9709a3 15993 #define TIM2_OR2_ETRSEL_Pos (14U)
AnnaBridge 189:f392fc9709a3 15994 #define TIM2_OR2_ETRSEL_Msk (0x7U << TIM2_OR2_ETRSEL_Pos) /*!< 0x0001C000 */
AnnaBridge 189:f392fc9709a3 15995 #define TIM2_OR2_ETRSEL TIM2_OR2_ETRSEL_Msk /*!<ETRSEL[2:0] bits (TIM2 ETR source selection) */
AnnaBridge 189:f392fc9709a3 15996 #define TIM2_OR2_ETRSEL_0 (0x1U << TIM2_OR2_ETRSEL_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 15997 #define TIM2_OR2_ETRSEL_1 (0x2U << TIM2_OR2_ETRSEL_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 15998 #define TIM2_OR2_ETRSEL_2 (0x4U << TIM2_OR2_ETRSEL_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 15999
AnnaBridge 189:f392fc9709a3 16000 /******************* Bit definition for TIM3_OR1 register *******************/
AnnaBridge 189:f392fc9709a3 16001 #define TIM3_OR1_TI1_RMP_Pos (0U)
AnnaBridge 189:f392fc9709a3 16002 #define TIM3_OR1_TI1_RMP_Msk (0x3U << TIM3_OR1_TI1_RMP_Pos) /*!< 0x00000003 */
AnnaBridge 189:f392fc9709a3 16003 #define TIM3_OR1_TI1_RMP TIM3_OR1_TI1_RMP_Msk /*!<TI1_RMP[1:0] bits (TIM3 Input Capture 1 remap) */
AnnaBridge 189:f392fc9709a3 16004 #define TIM3_OR1_TI1_RMP_0 (0x1U << TIM3_OR1_TI1_RMP_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 16005 #define TIM3_OR1_TI1_RMP_1 (0x2U << TIM3_OR1_TI1_RMP_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 16006
AnnaBridge 189:f392fc9709a3 16007 /******************* Bit definition for TIM3_OR2 register *******************/
AnnaBridge 189:f392fc9709a3 16008 #define TIM3_OR2_ETRSEL_Pos (14U)
AnnaBridge 189:f392fc9709a3 16009 #define TIM3_OR2_ETRSEL_Msk (0x7U << TIM3_OR2_ETRSEL_Pos) /*!< 0x0001C000 */
AnnaBridge 189:f392fc9709a3 16010 #define TIM3_OR2_ETRSEL TIM3_OR2_ETRSEL_Msk /*!<ETRSEL[2:0] bits (TIM3 ETR source selection) */
AnnaBridge 189:f392fc9709a3 16011 #define TIM3_OR2_ETRSEL_0 (0x1U << TIM3_OR2_ETRSEL_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 16012 #define TIM3_OR2_ETRSEL_1 (0x2U << TIM3_OR2_ETRSEL_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 16013 #define TIM3_OR2_ETRSEL_2 (0x4U << TIM3_OR2_ETRSEL_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 16014
AnnaBridge 189:f392fc9709a3 16015 /******************* Bit definition for TIM15_OR1 register ******************/
AnnaBridge 189:f392fc9709a3 16016 #define TIM15_OR1_TI1_RMP_Pos (0U)
AnnaBridge 189:f392fc9709a3 16017 #define TIM15_OR1_TI1_RMP_Msk (0x1U << TIM15_OR1_TI1_RMP_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 16018 #define TIM15_OR1_TI1_RMP TIM15_OR1_TI1_RMP_Msk /*!<TIM15 Input Capture 1 remap */
AnnaBridge 189:f392fc9709a3 16019
AnnaBridge 189:f392fc9709a3 16020 #define TIM15_OR1_ENCODER_MODE_Pos (1U)
AnnaBridge 189:f392fc9709a3 16021 #define TIM15_OR1_ENCODER_MODE_Msk (0x3U << TIM15_OR1_ENCODER_MODE_Pos) /*!< 0x00000006 */
AnnaBridge 189:f392fc9709a3 16022 #define TIM15_OR1_ENCODER_MODE TIM15_OR1_ENCODER_MODE_Msk /*!<ENCODER_MODE[1:0] bits (TIM15 Encoder mode) */
AnnaBridge 189:f392fc9709a3 16023 #define TIM15_OR1_ENCODER_MODE_0 (0x1U << TIM15_OR1_ENCODER_MODE_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 16024 #define TIM15_OR1_ENCODER_MODE_1 (0x2U << TIM15_OR1_ENCODER_MODE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 16025
AnnaBridge 189:f392fc9709a3 16026 /******************* Bit definition for TIM15_OR2 register ******************/
AnnaBridge 189:f392fc9709a3 16027 #define TIM15_OR2_BKINE_Pos (0U)
AnnaBridge 189:f392fc9709a3 16028 #define TIM15_OR2_BKINE_Msk (0x1U << TIM15_OR2_BKINE_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 16029 #define TIM15_OR2_BKINE TIM15_OR2_BKINE_Msk /*!<BRK BKIN input enable */
AnnaBridge 189:f392fc9709a3 16030 #define TIM15_OR2_BKCMP1E_Pos (1U)
AnnaBridge 189:f392fc9709a3 16031 #define TIM15_OR2_BKCMP1E_Msk (0x1U << TIM15_OR2_BKCMP1E_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 16032 #define TIM15_OR2_BKCMP1E TIM15_OR2_BKCMP1E_Msk /*!<BRK COMP1 enable */
AnnaBridge 189:f392fc9709a3 16033 #define TIM15_OR2_BKCMP2E_Pos (2U)
AnnaBridge 189:f392fc9709a3 16034 #define TIM15_OR2_BKCMP2E_Msk (0x1U << TIM15_OR2_BKCMP2E_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 16035 #define TIM15_OR2_BKCMP2E TIM15_OR2_BKCMP2E_Msk /*!<BRK COMP2 enable */
AnnaBridge 189:f392fc9709a3 16036 #define TIM15_OR2_BKDF1BK0E_Pos (8U)
AnnaBridge 189:f392fc9709a3 16037 #define TIM15_OR2_BKDF1BK0E_Msk (0x1U << TIM15_OR2_BKDF1BK0E_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 16038 #define TIM15_OR2_BKDF1BK0E TIM15_OR2_BKDF1BK0E_Msk /*!<BRK DFSDM1_BREAK[0] enable */
AnnaBridge 189:f392fc9709a3 16039 #define TIM15_OR2_BKINP_Pos (9U)
AnnaBridge 189:f392fc9709a3 16040 #define TIM15_OR2_BKINP_Msk (0x1U << TIM15_OR2_BKINP_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 16041 #define TIM15_OR2_BKINP TIM15_OR2_BKINP_Msk /*!<BRK BKIN input polarity */
AnnaBridge 189:f392fc9709a3 16042 #define TIM15_OR2_BKCMP1P_Pos (10U)
AnnaBridge 189:f392fc9709a3 16043 #define TIM15_OR2_BKCMP1P_Msk (0x1U << TIM15_OR2_BKCMP1P_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 16044 #define TIM15_OR2_BKCMP1P TIM15_OR2_BKCMP1P_Msk /*!<BRK COMP1 input polarity */
AnnaBridge 189:f392fc9709a3 16045 #define TIM15_OR2_BKCMP2P_Pos (11U)
AnnaBridge 189:f392fc9709a3 16046 #define TIM15_OR2_BKCMP2P_Msk (0x1U << TIM15_OR2_BKCMP2P_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 16047 #define TIM15_OR2_BKCMP2P TIM15_OR2_BKCMP2P_Msk /*!<BRK COMP2 input polarity */
AnnaBridge 189:f392fc9709a3 16048
AnnaBridge 189:f392fc9709a3 16049 /******************* Bit definition for TIM16_OR1 register ******************/
AnnaBridge 189:f392fc9709a3 16050 #define TIM16_OR1_TI1_RMP_Pos (0U)
AnnaBridge 189:f392fc9709a3 16051 #define TIM16_OR1_TI1_RMP_Msk (0x7U << TIM16_OR1_TI1_RMP_Pos) /*!< 0x00000007 */
AnnaBridge 189:f392fc9709a3 16052 #define TIM16_OR1_TI1_RMP TIM16_OR1_TI1_RMP_Msk /*!<TI1_RMP[2:0] bits (TIM16 Input Capture 1 remap) */
AnnaBridge 189:f392fc9709a3 16053 #define TIM16_OR1_TI1_RMP_0 (0x1U << TIM16_OR1_TI1_RMP_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 16054 #define TIM16_OR1_TI1_RMP_1 (0x2U << TIM16_OR1_TI1_RMP_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 16055 #define TIM16_OR1_TI1_RMP_2 (0x4U << TIM16_OR1_TI1_RMP_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 16056
AnnaBridge 189:f392fc9709a3 16057 /******************* Bit definition for TIM16_OR2 register ******************/
AnnaBridge 189:f392fc9709a3 16058 #define TIM16_OR2_BKINE_Pos (0U)
AnnaBridge 189:f392fc9709a3 16059 #define TIM16_OR2_BKINE_Msk (0x1U << TIM16_OR2_BKINE_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 16060 #define TIM16_OR2_BKINE TIM16_OR2_BKINE_Msk /*!<BRK BKIN input enable */
AnnaBridge 189:f392fc9709a3 16061 #define TIM16_OR2_BKCMP1E_Pos (1U)
AnnaBridge 189:f392fc9709a3 16062 #define TIM16_OR2_BKCMP1E_Msk (0x1U << TIM16_OR2_BKCMP1E_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 16063 #define TIM16_OR2_BKCMP1E TIM16_OR2_BKCMP1E_Msk /*!<BRK COMP1 enable */
AnnaBridge 189:f392fc9709a3 16064 #define TIM16_OR2_BKCMP2E_Pos (2U)
AnnaBridge 189:f392fc9709a3 16065 #define TIM16_OR2_BKCMP2E_Msk (0x1U << TIM16_OR2_BKCMP2E_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 16066 #define TIM16_OR2_BKCMP2E TIM16_OR2_BKCMP2E_Msk /*!<BRK COMP2 enable */
AnnaBridge 189:f392fc9709a3 16067 #define TIM16_OR2_BKDF1BK1E_Pos (8U)
AnnaBridge 189:f392fc9709a3 16068 #define TIM16_OR2_BKDF1BK1E_Msk (0x1U << TIM16_OR2_BKDF1BK1E_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 16069 #define TIM16_OR2_BKDF1BK1E TIM16_OR2_BKDF1BK1E_Msk /*!<BRK DFSDM1_BREAK[1] enable */
AnnaBridge 189:f392fc9709a3 16070 #define TIM16_OR2_BKINP_Pos (9U)
AnnaBridge 189:f392fc9709a3 16071 #define TIM16_OR2_BKINP_Msk (0x1U << TIM16_OR2_BKINP_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 16072 #define TIM16_OR2_BKINP TIM16_OR2_BKINP_Msk /*!<BRK BKIN input polarity */
AnnaBridge 189:f392fc9709a3 16073 #define TIM16_OR2_BKCMP1P_Pos (10U)
AnnaBridge 189:f392fc9709a3 16074 #define TIM16_OR2_BKCMP1P_Msk (0x1U << TIM16_OR2_BKCMP1P_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 16075 #define TIM16_OR2_BKCMP1P TIM16_OR2_BKCMP1P_Msk /*!<BRK COMP1 input polarity */
AnnaBridge 189:f392fc9709a3 16076 #define TIM16_OR2_BKCMP2P_Pos (11U)
AnnaBridge 189:f392fc9709a3 16077 #define TIM16_OR2_BKCMP2P_Msk (0x1U << TIM16_OR2_BKCMP2P_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 16078 #define TIM16_OR2_BKCMP2P TIM16_OR2_BKCMP2P_Msk /*!<BRK COMP2 input polarity */
AnnaBridge 189:f392fc9709a3 16079
AnnaBridge 189:f392fc9709a3 16080 /******************* Bit definition for TIM17_OR1 register ******************/
AnnaBridge 189:f392fc9709a3 16081 #define TIM17_OR1_TI1_RMP_Pos (0U)
AnnaBridge 189:f392fc9709a3 16082 #define TIM17_OR1_TI1_RMP_Msk (0x3U << TIM17_OR1_TI1_RMP_Pos) /*!< 0x00000003 */
AnnaBridge 189:f392fc9709a3 16083 #define TIM17_OR1_TI1_RMP TIM17_OR1_TI1_RMP_Msk /*!<TI1_RMP[1:0] bits (TIM17 Input Capture 1 remap) */
AnnaBridge 189:f392fc9709a3 16084 #define TIM17_OR1_TI1_RMP_0 (0x1U << TIM17_OR1_TI1_RMP_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 16085 #define TIM17_OR1_TI1_RMP_1 (0x2U << TIM17_OR1_TI1_RMP_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 16086
AnnaBridge 189:f392fc9709a3 16087 /******************* Bit definition for TIM17_OR2 register ******************/
AnnaBridge 189:f392fc9709a3 16088 #define TIM17_OR2_BKINE_Pos (0U)
AnnaBridge 189:f392fc9709a3 16089 #define TIM17_OR2_BKINE_Msk (0x1U << TIM17_OR2_BKINE_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 16090 #define TIM17_OR2_BKINE TIM17_OR2_BKINE_Msk /*!<BRK BKIN input enable */
AnnaBridge 189:f392fc9709a3 16091 #define TIM17_OR2_BKCMP1E_Pos (1U)
AnnaBridge 189:f392fc9709a3 16092 #define TIM17_OR2_BKCMP1E_Msk (0x1U << TIM17_OR2_BKCMP1E_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 16093 #define TIM17_OR2_BKCMP1E TIM17_OR2_BKCMP1E_Msk /*!<BRK COMP1 enable */
AnnaBridge 189:f392fc9709a3 16094 #define TIM17_OR2_BKCMP2E_Pos (2U)
AnnaBridge 189:f392fc9709a3 16095 #define TIM17_OR2_BKCMP2E_Msk (0x1U << TIM17_OR2_BKCMP2E_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 16096 #define TIM17_OR2_BKCMP2E TIM17_OR2_BKCMP2E_Msk /*!<BRK COMP2 enable */
AnnaBridge 189:f392fc9709a3 16097 #define TIM17_OR2_BKDF1BK2E_Pos (8U)
AnnaBridge 189:f392fc9709a3 16098 #define TIM17_OR2_BKDF1BK2E_Msk (0x1U << TIM17_OR2_BKDF1BK2E_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 16099 #define TIM17_OR2_BKDF1BK2E TIM17_OR2_BKDF1BK2E_Msk /*!<BRK DFSDM1_BREAK[2] enable */
AnnaBridge 189:f392fc9709a3 16100 #define TIM17_OR2_BKINP_Pos (9U)
AnnaBridge 189:f392fc9709a3 16101 #define TIM17_OR2_BKINP_Msk (0x1U << TIM17_OR2_BKINP_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 16102 #define TIM17_OR2_BKINP TIM17_OR2_BKINP_Msk /*!<BRK BKIN input polarity */
AnnaBridge 189:f392fc9709a3 16103 #define TIM17_OR2_BKCMP1P_Pos (10U)
AnnaBridge 189:f392fc9709a3 16104 #define TIM17_OR2_BKCMP1P_Msk (0x1U << TIM17_OR2_BKCMP1P_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 16105 #define TIM17_OR2_BKCMP1P TIM17_OR2_BKCMP1P_Msk /*!<BRK COMP1 input polarity */
AnnaBridge 189:f392fc9709a3 16106 #define TIM17_OR2_BKCMP2P_Pos (11U)
AnnaBridge 189:f392fc9709a3 16107 #define TIM17_OR2_BKCMP2P_Msk (0x1U << TIM17_OR2_BKCMP2P_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 16108 #define TIM17_OR2_BKCMP2P TIM17_OR2_BKCMP2P_Msk /*!<BRK COMP2 input polarity */
AnnaBridge 189:f392fc9709a3 16109
AnnaBridge 189:f392fc9709a3 16110 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 16111 /* */
AnnaBridge 189:f392fc9709a3 16112 /* Low Power Timer (LPTTIM) */
AnnaBridge 189:f392fc9709a3 16113 /* */
AnnaBridge 189:f392fc9709a3 16114 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 16115 /****************** Bit definition for LPTIM_ISR register *******************/
AnnaBridge 189:f392fc9709a3 16116 #define LPTIM_ISR_CMPM_Pos (0U)
AnnaBridge 189:f392fc9709a3 16117 #define LPTIM_ISR_CMPM_Msk (0x1U << LPTIM_ISR_CMPM_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 16118 #define LPTIM_ISR_CMPM LPTIM_ISR_CMPM_Msk /*!< Compare match */
AnnaBridge 189:f392fc9709a3 16119 #define LPTIM_ISR_ARRM_Pos (1U)
AnnaBridge 189:f392fc9709a3 16120 #define LPTIM_ISR_ARRM_Msk (0x1U << LPTIM_ISR_ARRM_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 16121 #define LPTIM_ISR_ARRM LPTIM_ISR_ARRM_Msk /*!< Autoreload match */
AnnaBridge 189:f392fc9709a3 16122 #define LPTIM_ISR_EXTTRIG_Pos (2U)
AnnaBridge 189:f392fc9709a3 16123 #define LPTIM_ISR_EXTTRIG_Msk (0x1U << LPTIM_ISR_EXTTRIG_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 16124 #define LPTIM_ISR_EXTTRIG LPTIM_ISR_EXTTRIG_Msk /*!< External trigger edge event */
AnnaBridge 189:f392fc9709a3 16125 #define LPTIM_ISR_CMPOK_Pos (3U)
AnnaBridge 189:f392fc9709a3 16126 #define LPTIM_ISR_CMPOK_Msk (0x1U << LPTIM_ISR_CMPOK_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 16127 #define LPTIM_ISR_CMPOK LPTIM_ISR_CMPOK_Msk /*!< Compare register update OK */
AnnaBridge 189:f392fc9709a3 16128 #define LPTIM_ISR_ARROK_Pos (4U)
AnnaBridge 189:f392fc9709a3 16129 #define LPTIM_ISR_ARROK_Msk (0x1U << LPTIM_ISR_ARROK_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 16130 #define LPTIM_ISR_ARROK LPTIM_ISR_ARROK_Msk /*!< Autoreload register update OK */
AnnaBridge 189:f392fc9709a3 16131 #define LPTIM_ISR_UP_Pos (5U)
AnnaBridge 189:f392fc9709a3 16132 #define LPTIM_ISR_UP_Msk (0x1U << LPTIM_ISR_UP_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 16133 #define LPTIM_ISR_UP LPTIM_ISR_UP_Msk /*!< Counter direction change down to up */
AnnaBridge 189:f392fc9709a3 16134 #define LPTIM_ISR_DOWN_Pos (6U)
AnnaBridge 189:f392fc9709a3 16135 #define LPTIM_ISR_DOWN_Msk (0x1U << LPTIM_ISR_DOWN_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 16136 #define LPTIM_ISR_DOWN LPTIM_ISR_DOWN_Msk /*!< Counter direction change up to down */
AnnaBridge 189:f392fc9709a3 16137
AnnaBridge 189:f392fc9709a3 16138 /****************** Bit definition for LPTIM_ICR register *******************/
AnnaBridge 189:f392fc9709a3 16139 #define LPTIM_ICR_CMPMCF_Pos (0U)
AnnaBridge 189:f392fc9709a3 16140 #define LPTIM_ICR_CMPMCF_Msk (0x1U << LPTIM_ICR_CMPMCF_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 16141 #define LPTIM_ICR_CMPMCF LPTIM_ICR_CMPMCF_Msk /*!< Compare match Clear Flag */
AnnaBridge 189:f392fc9709a3 16142 #define LPTIM_ICR_ARRMCF_Pos (1U)
AnnaBridge 189:f392fc9709a3 16143 #define LPTIM_ICR_ARRMCF_Msk (0x1U << LPTIM_ICR_ARRMCF_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 16144 #define LPTIM_ICR_ARRMCF LPTIM_ICR_ARRMCF_Msk /*!< Autoreload match Clear Flag */
AnnaBridge 189:f392fc9709a3 16145 #define LPTIM_ICR_EXTTRIGCF_Pos (2U)
AnnaBridge 189:f392fc9709a3 16146 #define LPTIM_ICR_EXTTRIGCF_Msk (0x1U << LPTIM_ICR_EXTTRIGCF_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 16147 #define LPTIM_ICR_EXTTRIGCF LPTIM_ICR_EXTTRIGCF_Msk /*!< External trigger edge event Clear Flag */
AnnaBridge 189:f392fc9709a3 16148 #define LPTIM_ICR_CMPOKCF_Pos (3U)
AnnaBridge 189:f392fc9709a3 16149 #define LPTIM_ICR_CMPOKCF_Msk (0x1U << LPTIM_ICR_CMPOKCF_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 16150 #define LPTIM_ICR_CMPOKCF LPTIM_ICR_CMPOKCF_Msk /*!< Compare register update OK Clear Flag */
AnnaBridge 189:f392fc9709a3 16151 #define LPTIM_ICR_ARROKCF_Pos (4U)
AnnaBridge 189:f392fc9709a3 16152 #define LPTIM_ICR_ARROKCF_Msk (0x1U << LPTIM_ICR_ARROKCF_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 16153 #define LPTIM_ICR_ARROKCF LPTIM_ICR_ARROKCF_Msk /*!< Autoreload register update OK Clear Flag */
AnnaBridge 189:f392fc9709a3 16154 #define LPTIM_ICR_UPCF_Pos (5U)
AnnaBridge 189:f392fc9709a3 16155 #define LPTIM_ICR_UPCF_Msk (0x1U << LPTIM_ICR_UPCF_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 16156 #define LPTIM_ICR_UPCF LPTIM_ICR_UPCF_Msk /*!< Counter direction change down to up Clear Flag */
AnnaBridge 189:f392fc9709a3 16157 #define LPTIM_ICR_DOWNCF_Pos (6U)
AnnaBridge 189:f392fc9709a3 16158 #define LPTIM_ICR_DOWNCF_Msk (0x1U << LPTIM_ICR_DOWNCF_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 16159 #define LPTIM_ICR_DOWNCF LPTIM_ICR_DOWNCF_Msk /*!< Counter direction change up to down Clear Flag */
AnnaBridge 189:f392fc9709a3 16160
AnnaBridge 189:f392fc9709a3 16161 /****************** Bit definition for LPTIM_IER register ********************/
AnnaBridge 189:f392fc9709a3 16162 #define LPTIM_IER_CMPMIE_Pos (0U)
AnnaBridge 189:f392fc9709a3 16163 #define LPTIM_IER_CMPMIE_Msk (0x1U << LPTIM_IER_CMPMIE_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 16164 #define LPTIM_IER_CMPMIE LPTIM_IER_CMPMIE_Msk /*!< Compare match Interrupt Enable */
AnnaBridge 189:f392fc9709a3 16165 #define LPTIM_IER_ARRMIE_Pos (1U)
AnnaBridge 189:f392fc9709a3 16166 #define LPTIM_IER_ARRMIE_Msk (0x1U << LPTIM_IER_ARRMIE_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 16167 #define LPTIM_IER_ARRMIE LPTIM_IER_ARRMIE_Msk /*!< Autoreload match Interrupt Enable */
AnnaBridge 189:f392fc9709a3 16168 #define LPTIM_IER_EXTTRIGIE_Pos (2U)
AnnaBridge 189:f392fc9709a3 16169 #define LPTIM_IER_EXTTRIGIE_Msk (0x1U << LPTIM_IER_EXTTRIGIE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 16170 #define LPTIM_IER_EXTTRIGIE LPTIM_IER_EXTTRIGIE_Msk /*!< External trigger edge event Interrupt Enable */
AnnaBridge 189:f392fc9709a3 16171 #define LPTIM_IER_CMPOKIE_Pos (3U)
AnnaBridge 189:f392fc9709a3 16172 #define LPTIM_IER_CMPOKIE_Msk (0x1U << LPTIM_IER_CMPOKIE_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 16173 #define LPTIM_IER_CMPOKIE LPTIM_IER_CMPOKIE_Msk /*!< Compare register update OK Interrupt Enable */
AnnaBridge 189:f392fc9709a3 16174 #define LPTIM_IER_ARROKIE_Pos (4U)
AnnaBridge 189:f392fc9709a3 16175 #define LPTIM_IER_ARROKIE_Msk (0x1U << LPTIM_IER_ARROKIE_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 16176 #define LPTIM_IER_ARROKIE LPTIM_IER_ARROKIE_Msk /*!< Autoreload register update OK Interrupt Enable */
AnnaBridge 189:f392fc9709a3 16177 #define LPTIM_IER_UPIE_Pos (5U)
AnnaBridge 189:f392fc9709a3 16178 #define LPTIM_IER_UPIE_Msk (0x1U << LPTIM_IER_UPIE_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 16179 #define LPTIM_IER_UPIE LPTIM_IER_UPIE_Msk /*!< Counter direction change down to up Interrupt Enable */
AnnaBridge 189:f392fc9709a3 16180 #define LPTIM_IER_DOWNIE_Pos (6U)
AnnaBridge 189:f392fc9709a3 16181 #define LPTIM_IER_DOWNIE_Msk (0x1U << LPTIM_IER_DOWNIE_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 16182 #define LPTIM_IER_DOWNIE LPTIM_IER_DOWNIE_Msk /*!< Counter direction change up to down Interrupt Enable */
AnnaBridge 189:f392fc9709a3 16183
AnnaBridge 189:f392fc9709a3 16184 /****************** Bit definition for LPTIM_CFGR register *******************/
AnnaBridge 189:f392fc9709a3 16185 #define LPTIM_CFGR_CKSEL_Pos (0U)
AnnaBridge 189:f392fc9709a3 16186 #define LPTIM_CFGR_CKSEL_Msk (0x1U << LPTIM_CFGR_CKSEL_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 16187 #define LPTIM_CFGR_CKSEL LPTIM_CFGR_CKSEL_Msk /*!< Clock selector */
AnnaBridge 189:f392fc9709a3 16188
AnnaBridge 189:f392fc9709a3 16189 #define LPTIM_CFGR_CKPOL_Pos (1U)
AnnaBridge 189:f392fc9709a3 16190 #define LPTIM_CFGR_CKPOL_Msk (0x3U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000006 */
AnnaBridge 189:f392fc9709a3 16191 #define LPTIM_CFGR_CKPOL LPTIM_CFGR_CKPOL_Msk /*!< CKPOL[1:0] bits (Clock polarity) */
AnnaBridge 189:f392fc9709a3 16192 #define LPTIM_CFGR_CKPOL_0 (0x1U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 16193 #define LPTIM_CFGR_CKPOL_1 (0x2U << LPTIM_CFGR_CKPOL_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 16194
AnnaBridge 189:f392fc9709a3 16195 #define LPTIM_CFGR_CKFLT_Pos (3U)
AnnaBridge 189:f392fc9709a3 16196 #define LPTIM_CFGR_CKFLT_Msk (0x3U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000018 */
AnnaBridge 189:f392fc9709a3 16197 #define LPTIM_CFGR_CKFLT LPTIM_CFGR_CKFLT_Msk /*!< CKFLT[1:0] bits (Configurable digital filter for external clock) */
AnnaBridge 189:f392fc9709a3 16198 #define LPTIM_CFGR_CKFLT_0 (0x1U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 16199 #define LPTIM_CFGR_CKFLT_1 (0x2U << LPTIM_CFGR_CKFLT_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 16200
AnnaBridge 189:f392fc9709a3 16201 #define LPTIM_CFGR_TRGFLT_Pos (6U)
AnnaBridge 189:f392fc9709a3 16202 #define LPTIM_CFGR_TRGFLT_Msk (0x3U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x000000C0 */
AnnaBridge 189:f392fc9709a3 16203 #define LPTIM_CFGR_TRGFLT LPTIM_CFGR_TRGFLT_Msk /*!< TRGFLT[1:0] bits (Configurable digital filter for trigger) */
AnnaBridge 189:f392fc9709a3 16204 #define LPTIM_CFGR_TRGFLT_0 (0x1U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 16205 #define LPTIM_CFGR_TRGFLT_1 (0x2U << LPTIM_CFGR_TRGFLT_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 16206
AnnaBridge 189:f392fc9709a3 16207 #define LPTIM_CFGR_PRESC_Pos (9U)
AnnaBridge 189:f392fc9709a3 16208 #define LPTIM_CFGR_PRESC_Msk (0x7U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000E00 */
AnnaBridge 189:f392fc9709a3 16209 #define LPTIM_CFGR_PRESC LPTIM_CFGR_PRESC_Msk /*!< PRESC[2:0] bits (Clock prescaler) */
AnnaBridge 189:f392fc9709a3 16210 #define LPTIM_CFGR_PRESC_0 (0x1U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 16211 #define LPTIM_CFGR_PRESC_1 (0x2U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 16212 #define LPTIM_CFGR_PRESC_2 (0x4U << LPTIM_CFGR_PRESC_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 16213
AnnaBridge 189:f392fc9709a3 16214 #define LPTIM_CFGR_TRIGSEL_Pos (13U)
AnnaBridge 189:f392fc9709a3 16215 #define LPTIM_CFGR_TRIGSEL_Msk (0x7U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x0000E000 */
AnnaBridge 189:f392fc9709a3 16216 #define LPTIM_CFGR_TRIGSEL LPTIM_CFGR_TRIGSEL_Msk /*!< TRIGSEL[2:0]] bits (Trigger selector) */
AnnaBridge 189:f392fc9709a3 16217 #define LPTIM_CFGR_TRIGSEL_0 (0x1U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 16218 #define LPTIM_CFGR_TRIGSEL_1 (0x2U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 16219 #define LPTIM_CFGR_TRIGSEL_2 (0x4U << LPTIM_CFGR_TRIGSEL_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 16220
AnnaBridge 189:f392fc9709a3 16221 #define LPTIM_CFGR_TRIGEN_Pos (17U)
AnnaBridge 189:f392fc9709a3 16222 #define LPTIM_CFGR_TRIGEN_Msk (0x3U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00060000 */
AnnaBridge 189:f392fc9709a3 16223 #define LPTIM_CFGR_TRIGEN LPTIM_CFGR_TRIGEN_Msk /*!< TRIGEN[1:0] bits (Trigger enable and polarity) */
AnnaBridge 189:f392fc9709a3 16224 #define LPTIM_CFGR_TRIGEN_0 (0x1U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 16225 #define LPTIM_CFGR_TRIGEN_1 (0x2U << LPTIM_CFGR_TRIGEN_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 16226
AnnaBridge 189:f392fc9709a3 16227 #define LPTIM_CFGR_TIMOUT_Pos (19U)
AnnaBridge 189:f392fc9709a3 16228 #define LPTIM_CFGR_TIMOUT_Msk (0x1U << LPTIM_CFGR_TIMOUT_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 16229 #define LPTIM_CFGR_TIMOUT LPTIM_CFGR_TIMOUT_Msk /*!< Timout enable */
AnnaBridge 189:f392fc9709a3 16230 #define LPTIM_CFGR_WAVE_Pos (20U)
AnnaBridge 189:f392fc9709a3 16231 #define LPTIM_CFGR_WAVE_Msk (0x1U << LPTIM_CFGR_WAVE_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 16232 #define LPTIM_CFGR_WAVE LPTIM_CFGR_WAVE_Msk /*!< Waveform shape */
AnnaBridge 189:f392fc9709a3 16233 #define LPTIM_CFGR_WAVPOL_Pos (21U)
AnnaBridge 189:f392fc9709a3 16234 #define LPTIM_CFGR_WAVPOL_Msk (0x1U << LPTIM_CFGR_WAVPOL_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 16235 #define LPTIM_CFGR_WAVPOL LPTIM_CFGR_WAVPOL_Msk /*!< Waveform shape polarity */
AnnaBridge 189:f392fc9709a3 16236 #define LPTIM_CFGR_PRELOAD_Pos (22U)
AnnaBridge 189:f392fc9709a3 16237 #define LPTIM_CFGR_PRELOAD_Msk (0x1U << LPTIM_CFGR_PRELOAD_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 16238 #define LPTIM_CFGR_PRELOAD LPTIM_CFGR_PRELOAD_Msk /*!< Reg update mode */
AnnaBridge 189:f392fc9709a3 16239 #define LPTIM_CFGR_COUNTMODE_Pos (23U)
AnnaBridge 189:f392fc9709a3 16240 #define LPTIM_CFGR_COUNTMODE_Msk (0x1U << LPTIM_CFGR_COUNTMODE_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 16241 #define LPTIM_CFGR_COUNTMODE LPTIM_CFGR_COUNTMODE_Msk /*!< Counter mode enable */
AnnaBridge 189:f392fc9709a3 16242 #define LPTIM_CFGR_ENC_Pos (24U)
AnnaBridge 189:f392fc9709a3 16243 #define LPTIM_CFGR_ENC_Msk (0x1U << LPTIM_CFGR_ENC_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 16244 #define LPTIM_CFGR_ENC LPTIM_CFGR_ENC_Msk /*!< Encoder mode enable */
AnnaBridge 189:f392fc9709a3 16245
AnnaBridge 189:f392fc9709a3 16246 /****************** Bit definition for LPTIM_CR register ********************/
AnnaBridge 189:f392fc9709a3 16247 #define LPTIM_CR_ENABLE_Pos (0U)
AnnaBridge 189:f392fc9709a3 16248 #define LPTIM_CR_ENABLE_Msk (0x1U << LPTIM_CR_ENABLE_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 16249 #define LPTIM_CR_ENABLE LPTIM_CR_ENABLE_Msk /*!< LPTIMer enable */
AnnaBridge 189:f392fc9709a3 16250 #define LPTIM_CR_SNGSTRT_Pos (1U)
AnnaBridge 189:f392fc9709a3 16251 #define LPTIM_CR_SNGSTRT_Msk (0x1U << LPTIM_CR_SNGSTRT_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 16252 #define LPTIM_CR_SNGSTRT LPTIM_CR_SNGSTRT_Msk /*!< Timer start in single mode */
AnnaBridge 189:f392fc9709a3 16253 #define LPTIM_CR_CNTSTRT_Pos (2U)
AnnaBridge 189:f392fc9709a3 16254 #define LPTIM_CR_CNTSTRT_Msk (0x1U << LPTIM_CR_CNTSTRT_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 16255 #define LPTIM_CR_CNTSTRT LPTIM_CR_CNTSTRT_Msk /*!< Timer start in continuous mode */
AnnaBridge 189:f392fc9709a3 16256
AnnaBridge 189:f392fc9709a3 16257 /****************** Bit definition for LPTIM_CMP register *******************/
AnnaBridge 189:f392fc9709a3 16258 #define LPTIM_CMP_CMP_Pos (0U)
AnnaBridge 189:f392fc9709a3 16259 #define LPTIM_CMP_CMP_Msk (0xFFFFU << LPTIM_CMP_CMP_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 16260 #define LPTIM_CMP_CMP LPTIM_CMP_CMP_Msk /*!< Compare register */
AnnaBridge 189:f392fc9709a3 16261
AnnaBridge 189:f392fc9709a3 16262 /****************** Bit definition for LPTIM_ARR register *******************/
AnnaBridge 189:f392fc9709a3 16263 #define LPTIM_ARR_ARR_Pos (0U)
AnnaBridge 189:f392fc9709a3 16264 #define LPTIM_ARR_ARR_Msk (0xFFFFU << LPTIM_ARR_ARR_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 16265 #define LPTIM_ARR_ARR LPTIM_ARR_ARR_Msk /*!< Auto reload register */
AnnaBridge 189:f392fc9709a3 16266
AnnaBridge 189:f392fc9709a3 16267 /****************** Bit definition for LPTIM_CNT register *******************/
AnnaBridge 189:f392fc9709a3 16268 #define LPTIM_CNT_CNT_Pos (0U)
AnnaBridge 189:f392fc9709a3 16269 #define LPTIM_CNT_CNT_Msk (0xFFFFU << LPTIM_CNT_CNT_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 16270 #define LPTIM_CNT_CNT LPTIM_CNT_CNT_Msk /*!< Counter register */
AnnaBridge 189:f392fc9709a3 16271
AnnaBridge 189:f392fc9709a3 16272 /****************** Bit definition for LPTIM_OR register ********************/
AnnaBridge 189:f392fc9709a3 16273 #define LPTIM_OR_OR_Pos (0U)
AnnaBridge 189:f392fc9709a3 16274 #define LPTIM_OR_OR_Msk (0x3U << LPTIM_OR_OR_Pos) /*!< 0x00000003 */
AnnaBridge 189:f392fc9709a3 16275 #define LPTIM_OR_OR LPTIM_OR_OR_Msk /*!< OR[1:0] bits (Remap selection) */
AnnaBridge 189:f392fc9709a3 16276 #define LPTIM_OR_OR_0 (0x1U << LPTIM_OR_OR_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 16277 #define LPTIM_OR_OR_1 (0x2U << LPTIM_OR_OR_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 16278
AnnaBridge 189:f392fc9709a3 16279 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 16280 /* */
AnnaBridge 189:f392fc9709a3 16281 /* Analog Comparators (COMP) */
AnnaBridge 189:f392fc9709a3 16282 /* */
AnnaBridge 189:f392fc9709a3 16283 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 16284 /********************** Bit definition for COMP_CSR register ****************/
AnnaBridge 189:f392fc9709a3 16285 #define COMP_CSR_EN_Pos (0U)
AnnaBridge 189:f392fc9709a3 16286 #define COMP_CSR_EN_Msk (0x1U << COMP_CSR_EN_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 16287 #define COMP_CSR_EN COMP_CSR_EN_Msk /*!< Comparator enable */
AnnaBridge 189:f392fc9709a3 16288
AnnaBridge 189:f392fc9709a3 16289 #define COMP_CSR_PWRMODE_Pos (2U)
AnnaBridge 189:f392fc9709a3 16290 #define COMP_CSR_PWRMODE_Msk (0x3U << COMP_CSR_PWRMODE_Pos) /*!< 0x0000000C */
AnnaBridge 189:f392fc9709a3 16291 #define COMP_CSR_PWRMODE COMP_CSR_PWRMODE_Msk /*!< Comparator power mode */
AnnaBridge 189:f392fc9709a3 16292 #define COMP_CSR_PWRMODE_0 (0x1U << COMP_CSR_PWRMODE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 16293 #define COMP_CSR_PWRMODE_1 (0x2U << COMP_CSR_PWRMODE_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 16294
AnnaBridge 189:f392fc9709a3 16295 #define COMP_CSR_INMSEL_Pos (4U)
AnnaBridge 189:f392fc9709a3 16296 #define COMP_CSR_INMSEL_Msk (0x7U << COMP_CSR_INMSEL_Pos) /*!< 0x00000070 */
AnnaBridge 189:f392fc9709a3 16297 #define COMP_CSR_INMSEL COMP_CSR_INMSEL_Msk /*!< Comparator input minus selection */
AnnaBridge 189:f392fc9709a3 16298 #define COMP_CSR_INMSEL_0 (0x1U << COMP_CSR_INMSEL_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 16299 #define COMP_CSR_INMSEL_1 (0x2U << COMP_CSR_INMSEL_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 16300 #define COMP_CSR_INMSEL_2 (0x4U << COMP_CSR_INMSEL_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 16301
AnnaBridge 189:f392fc9709a3 16302 #define COMP_CSR_INPSEL_Pos (7U)
AnnaBridge 189:f392fc9709a3 16303 #define COMP_CSR_INPSEL_Msk (0x1U << COMP_CSR_INPSEL_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 16304 #define COMP_CSR_INPSEL COMP_CSR_INPSEL_Msk /*!< Comparator input plus selection */
AnnaBridge 189:f392fc9709a3 16305 #define COMP_CSR_INPSEL_0 (0x1U << COMP_CSR_INPSEL_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 16306
AnnaBridge 189:f392fc9709a3 16307 #define COMP_CSR_WINMODE_Pos (9U)
AnnaBridge 189:f392fc9709a3 16308 #define COMP_CSR_WINMODE_Msk (0x1U << COMP_CSR_WINMODE_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 16309 #define COMP_CSR_WINMODE COMP_CSR_WINMODE_Msk /*!< Pair of comparators window mode. Bit intended to be used with COMP common instance (COMP_Common_TypeDef) */
AnnaBridge 189:f392fc9709a3 16310
AnnaBridge 189:f392fc9709a3 16311 #define COMP_CSR_POLARITY_Pos (15U)
AnnaBridge 189:f392fc9709a3 16312 #define COMP_CSR_POLARITY_Msk (0x1U << COMP_CSR_POLARITY_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 16313 #define COMP_CSR_POLARITY COMP_CSR_POLARITY_Msk /*!< Comparator output polarity */
AnnaBridge 189:f392fc9709a3 16314
AnnaBridge 189:f392fc9709a3 16315 #define COMP_CSR_HYST_Pos (16U)
AnnaBridge 189:f392fc9709a3 16316 #define COMP_CSR_HYST_Msk (0x3U << COMP_CSR_HYST_Pos) /*!< 0x00030000 */
AnnaBridge 189:f392fc9709a3 16317 #define COMP_CSR_HYST COMP_CSR_HYST_Msk /*!< Comparator hysteresis */
AnnaBridge 189:f392fc9709a3 16318 #define COMP_CSR_HYST_0 (0x1U << COMP_CSR_HYST_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 16319 #define COMP_CSR_HYST_1 (0x2U << COMP_CSR_HYST_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 16320
AnnaBridge 189:f392fc9709a3 16321 #define COMP_CSR_BLANKING_Pos (18U)
AnnaBridge 189:f392fc9709a3 16322 #define COMP_CSR_BLANKING_Msk (0x7U << COMP_CSR_BLANKING_Pos) /*!< 0x001C0000 */
AnnaBridge 189:f392fc9709a3 16323 #define COMP_CSR_BLANKING COMP_CSR_BLANKING_Msk /*!< Comparator blanking source */
AnnaBridge 189:f392fc9709a3 16324 #define COMP_CSR_BLANKING_0 (0x1U << COMP_CSR_BLANKING_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 16325 #define COMP_CSR_BLANKING_1 (0x2U << COMP_CSR_BLANKING_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 16326 #define COMP_CSR_BLANKING_2 (0x4U << COMP_CSR_BLANKING_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 16327
AnnaBridge 189:f392fc9709a3 16328 #define COMP_CSR_BRGEN_Pos (22U)
AnnaBridge 189:f392fc9709a3 16329 #define COMP_CSR_BRGEN_Msk (0x1U << COMP_CSR_BRGEN_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 16330 #define COMP_CSR_BRGEN COMP_CSR_BRGEN_Msk /*!< Comparator voltage scaler enable */
AnnaBridge 189:f392fc9709a3 16331 #define COMP_CSR_SCALEN_Pos (23U)
AnnaBridge 189:f392fc9709a3 16332 #define COMP_CSR_SCALEN_Msk (0x1U << COMP_CSR_SCALEN_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 16333 #define COMP_CSR_SCALEN COMP_CSR_SCALEN_Msk /*!< Comparator scaler bridge enable */
AnnaBridge 189:f392fc9709a3 16334
AnnaBridge 189:f392fc9709a3 16335 #define COMP_CSR_VALUE_Pos (30U)
AnnaBridge 189:f392fc9709a3 16336 #define COMP_CSR_VALUE_Msk (0x1U << COMP_CSR_VALUE_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 16337 #define COMP_CSR_VALUE COMP_CSR_VALUE_Msk /*!< Comparator output level */
AnnaBridge 189:f392fc9709a3 16338
AnnaBridge 189:f392fc9709a3 16339 #define COMP_CSR_LOCK_Pos (31U)
AnnaBridge 189:f392fc9709a3 16340 #define COMP_CSR_LOCK_Msk (0x1U << COMP_CSR_LOCK_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 16341 #define COMP_CSR_LOCK COMP_CSR_LOCK_Msk /*!< Comparator lock */
AnnaBridge 189:f392fc9709a3 16342
AnnaBridge 189:f392fc9709a3 16343 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 16344 /* */
AnnaBridge 189:f392fc9709a3 16345 /* Operational Amplifier (OPAMP) */
AnnaBridge 189:f392fc9709a3 16346 /* */
AnnaBridge 189:f392fc9709a3 16347 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 16348 /********************* Bit definition for OPAMPx_CSR register ***************/
AnnaBridge 189:f392fc9709a3 16349 #define OPAMP_CSR_OPAMPxEN_Pos (0U)
AnnaBridge 189:f392fc9709a3 16350 #define OPAMP_CSR_OPAMPxEN_Msk (0x1U << OPAMP_CSR_OPAMPxEN_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 16351 #define OPAMP_CSR_OPAMPxEN OPAMP_CSR_OPAMPxEN_Msk /*!< OPAMP enable */
AnnaBridge 189:f392fc9709a3 16352 #define OPAMP_CSR_OPALPM_Pos (1U)
AnnaBridge 189:f392fc9709a3 16353 #define OPAMP_CSR_OPALPM_Msk (0x1U << OPAMP_CSR_OPALPM_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 16354 #define OPAMP_CSR_OPALPM OPAMP_CSR_OPALPM_Msk /*!< Operational amplifier Low Power Mode */
AnnaBridge 189:f392fc9709a3 16355
AnnaBridge 189:f392fc9709a3 16356 #define OPAMP_CSR_OPAMODE_Pos (2U)
AnnaBridge 189:f392fc9709a3 16357 #define OPAMP_CSR_OPAMODE_Msk (0x3U << OPAMP_CSR_OPAMODE_Pos) /*!< 0x0000000C */
AnnaBridge 189:f392fc9709a3 16358 #define OPAMP_CSR_OPAMODE OPAMP_CSR_OPAMODE_Msk /*!< Operational amplifier PGA mode */
AnnaBridge 189:f392fc9709a3 16359 #define OPAMP_CSR_OPAMODE_0 (0x1U << OPAMP_CSR_OPAMODE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 16360 #define OPAMP_CSR_OPAMODE_1 (0x2U << OPAMP_CSR_OPAMODE_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 16361
AnnaBridge 189:f392fc9709a3 16362 #define OPAMP_CSR_PGGAIN_Pos (4U)
AnnaBridge 189:f392fc9709a3 16363 #define OPAMP_CSR_PGGAIN_Msk (0x3U << OPAMP_CSR_PGGAIN_Pos) /*!< 0x00000030 */
AnnaBridge 189:f392fc9709a3 16364 #define OPAMP_CSR_PGGAIN OPAMP_CSR_PGGAIN_Msk /*!< Operational amplifier Programmable amplifier gain value */
AnnaBridge 189:f392fc9709a3 16365 #define OPAMP_CSR_PGGAIN_0 (0x1U << OPAMP_CSR_PGGAIN_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 16366 #define OPAMP_CSR_PGGAIN_1 (0x2U << OPAMP_CSR_PGGAIN_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 16367
AnnaBridge 189:f392fc9709a3 16368 #define OPAMP_CSR_VMSEL_Pos (8U)
AnnaBridge 189:f392fc9709a3 16369 #define OPAMP_CSR_VMSEL_Msk (0x3U << OPAMP_CSR_VMSEL_Pos) /*!< 0x00000300 */
AnnaBridge 189:f392fc9709a3 16370 #define OPAMP_CSR_VMSEL OPAMP_CSR_VMSEL_Msk /*!< Inverting input selection */
AnnaBridge 189:f392fc9709a3 16371 #define OPAMP_CSR_VMSEL_0 (0x1U << OPAMP_CSR_VMSEL_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 16372 #define OPAMP_CSR_VMSEL_1 (0x2U << OPAMP_CSR_VMSEL_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 16373
AnnaBridge 189:f392fc9709a3 16374 #define OPAMP_CSR_VPSEL_Pos (10U)
AnnaBridge 189:f392fc9709a3 16375 #define OPAMP_CSR_VPSEL_Msk (0x1U << OPAMP_CSR_VPSEL_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 16376 #define OPAMP_CSR_VPSEL OPAMP_CSR_VPSEL_Msk /*!< Non inverted input selection */
AnnaBridge 189:f392fc9709a3 16377 #define OPAMP_CSR_CALON_Pos (12U)
AnnaBridge 189:f392fc9709a3 16378 #define OPAMP_CSR_CALON_Msk (0x1U << OPAMP_CSR_CALON_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 16379 #define OPAMP_CSR_CALON OPAMP_CSR_CALON_Msk /*!< Calibration mode enable */
AnnaBridge 189:f392fc9709a3 16380 #define OPAMP_CSR_CALSEL_Pos (13U)
AnnaBridge 189:f392fc9709a3 16381 #define OPAMP_CSR_CALSEL_Msk (0x1U << OPAMP_CSR_CALSEL_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 16382 #define OPAMP_CSR_CALSEL OPAMP_CSR_CALSEL_Msk /*!< Calibration selection */
AnnaBridge 189:f392fc9709a3 16383 #define OPAMP_CSR_USERTRIM_Pos (14U)
AnnaBridge 189:f392fc9709a3 16384 #define OPAMP_CSR_USERTRIM_Msk (0x1U << OPAMP_CSR_USERTRIM_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 16385 #define OPAMP_CSR_USERTRIM OPAMP_CSR_USERTRIM_Msk /*!< User trimming enable */
AnnaBridge 189:f392fc9709a3 16386 #define OPAMP_CSR_CALOUT_Pos (15U)
AnnaBridge 189:f392fc9709a3 16387 #define OPAMP_CSR_CALOUT_Msk (0x1U << OPAMP_CSR_CALOUT_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 16388 #define OPAMP_CSR_CALOUT OPAMP_CSR_CALOUT_Msk /*!< Operational amplifier1 calibration output */
AnnaBridge 189:f392fc9709a3 16389
AnnaBridge 189:f392fc9709a3 16390 /********************* Bit definition for OPAMP1_CSR register ***************/
AnnaBridge 189:f392fc9709a3 16391 #define OPAMP1_CSR_OPAEN_Pos (0U)
AnnaBridge 189:f392fc9709a3 16392 #define OPAMP1_CSR_OPAEN_Msk (0x1U << OPAMP1_CSR_OPAEN_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 16393 #define OPAMP1_CSR_OPAEN OPAMP1_CSR_OPAEN_Msk /*!< Operational amplifier1 Enable */
AnnaBridge 189:f392fc9709a3 16394 #define OPAMP1_CSR_OPALPM_Pos (1U)
AnnaBridge 189:f392fc9709a3 16395 #define OPAMP1_CSR_OPALPM_Msk (0x1U << OPAMP1_CSR_OPALPM_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 16396 #define OPAMP1_CSR_OPALPM OPAMP1_CSR_OPALPM_Msk /*!< Operational amplifier1 Low Power Mode */
AnnaBridge 189:f392fc9709a3 16397
AnnaBridge 189:f392fc9709a3 16398 #define OPAMP1_CSR_OPAMODE_Pos (2U)
AnnaBridge 189:f392fc9709a3 16399 #define OPAMP1_CSR_OPAMODE_Msk (0x3U << OPAMP1_CSR_OPAMODE_Pos) /*!< 0x0000000C */
AnnaBridge 189:f392fc9709a3 16400 #define OPAMP1_CSR_OPAMODE OPAMP1_CSR_OPAMODE_Msk /*!< Operational amplifier1 PGA mode */
AnnaBridge 189:f392fc9709a3 16401 #define OPAMP1_CSR_OPAMODE_0 (0x1U << OPAMP1_CSR_OPAMODE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 16402 #define OPAMP1_CSR_OPAMODE_1 (0x2U << OPAMP1_CSR_OPAMODE_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 16403
AnnaBridge 189:f392fc9709a3 16404 #define OPAMP1_CSR_PGAGAIN_Pos (4U)
AnnaBridge 189:f392fc9709a3 16405 #define OPAMP1_CSR_PGAGAIN_Msk (0x3U << OPAMP1_CSR_PGAGAIN_Pos) /*!< 0x00000030 */
AnnaBridge 189:f392fc9709a3 16406 #define OPAMP1_CSR_PGAGAIN OPAMP1_CSR_PGAGAIN_Msk /*!< Operational amplifier1 Programmable amplifier gain value */
AnnaBridge 189:f392fc9709a3 16407 #define OPAMP1_CSR_PGAGAIN_0 (0x1U << OPAMP1_CSR_PGAGAIN_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 16408 #define OPAMP1_CSR_PGAGAIN_1 (0x2U << OPAMP1_CSR_PGAGAIN_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 16409
AnnaBridge 189:f392fc9709a3 16410 #define OPAMP1_CSR_VMSEL_Pos (8U)
AnnaBridge 189:f392fc9709a3 16411 #define OPAMP1_CSR_VMSEL_Msk (0x3U << OPAMP1_CSR_VMSEL_Pos) /*!< 0x00000300 */
AnnaBridge 189:f392fc9709a3 16412 #define OPAMP1_CSR_VMSEL OPAMP1_CSR_VMSEL_Msk /*!< Inverting input selection */
AnnaBridge 189:f392fc9709a3 16413 #define OPAMP1_CSR_VMSEL_0 (0x1U << OPAMP1_CSR_VMSEL_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 16414 #define OPAMP1_CSR_VMSEL_1 (0x2U << OPAMP1_CSR_VMSEL_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 16415
AnnaBridge 189:f392fc9709a3 16416 #define OPAMP1_CSR_VPSEL_Pos (10U)
AnnaBridge 189:f392fc9709a3 16417 #define OPAMP1_CSR_VPSEL_Msk (0x1U << OPAMP1_CSR_VPSEL_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 16418 #define OPAMP1_CSR_VPSEL OPAMP1_CSR_VPSEL_Msk /*!< Non inverted input selection */
AnnaBridge 189:f392fc9709a3 16419 #define OPAMP1_CSR_CALON_Pos (12U)
AnnaBridge 189:f392fc9709a3 16420 #define OPAMP1_CSR_CALON_Msk (0x1U << OPAMP1_CSR_CALON_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 16421 #define OPAMP1_CSR_CALON OPAMP1_CSR_CALON_Msk /*!< Calibration mode enable */
AnnaBridge 189:f392fc9709a3 16422 #define OPAMP1_CSR_CALSEL_Pos (13U)
AnnaBridge 189:f392fc9709a3 16423 #define OPAMP1_CSR_CALSEL_Msk (0x1U << OPAMP1_CSR_CALSEL_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 16424 #define OPAMP1_CSR_CALSEL OPAMP1_CSR_CALSEL_Msk /*!< Calibration selection */
AnnaBridge 189:f392fc9709a3 16425 #define OPAMP1_CSR_USERTRIM_Pos (14U)
AnnaBridge 189:f392fc9709a3 16426 #define OPAMP1_CSR_USERTRIM_Msk (0x1U << OPAMP1_CSR_USERTRIM_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 16427 #define OPAMP1_CSR_USERTRIM OPAMP1_CSR_USERTRIM_Msk /*!< User trimming enable */
AnnaBridge 189:f392fc9709a3 16428 #define OPAMP1_CSR_CALOUT_Pos (15U)
AnnaBridge 189:f392fc9709a3 16429 #define OPAMP1_CSR_CALOUT_Msk (0x1U << OPAMP1_CSR_CALOUT_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 16430 #define OPAMP1_CSR_CALOUT OPAMP1_CSR_CALOUT_Msk /*!< Operational amplifier1 calibration output */
AnnaBridge 189:f392fc9709a3 16431
AnnaBridge 189:f392fc9709a3 16432 #define OPAMP1_CSR_OPARANGE_Pos (31U)
AnnaBridge 189:f392fc9709a3 16433 #define OPAMP1_CSR_OPARANGE_Msk (0x1U << OPAMP1_CSR_OPARANGE_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 16434 #define OPAMP1_CSR_OPARANGE OPAMP1_CSR_OPARANGE_Msk /*!< Common to several OPAMP instances: Operational amplifier voltage supply range. Bit intended to be used with OPAMP common instance (OPAMP_Common_TypeDef) */
AnnaBridge 189:f392fc9709a3 16435
AnnaBridge 189:f392fc9709a3 16436 /********************* Bit definition for OPAMP2_CSR register ***************/
AnnaBridge 189:f392fc9709a3 16437 #define OPAMP2_CSR_OPAEN_Pos (0U)
AnnaBridge 189:f392fc9709a3 16438 #define OPAMP2_CSR_OPAEN_Msk (0x1U << OPAMP2_CSR_OPAEN_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 16439 #define OPAMP2_CSR_OPAEN OPAMP2_CSR_OPAEN_Msk /*!< Operational amplifier2 Enable */
AnnaBridge 189:f392fc9709a3 16440 #define OPAMP2_CSR_OPALPM_Pos (1U)
AnnaBridge 189:f392fc9709a3 16441 #define OPAMP2_CSR_OPALPM_Msk (0x1U << OPAMP2_CSR_OPALPM_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 16442 #define OPAMP2_CSR_OPALPM OPAMP2_CSR_OPALPM_Msk /*!< Operational amplifier2 Low Power Mode */
AnnaBridge 189:f392fc9709a3 16443
AnnaBridge 189:f392fc9709a3 16444 #define OPAMP2_CSR_OPAMODE_Pos (2U)
AnnaBridge 189:f392fc9709a3 16445 #define OPAMP2_CSR_OPAMODE_Msk (0x3U << OPAMP2_CSR_OPAMODE_Pos) /*!< 0x0000000C */
AnnaBridge 189:f392fc9709a3 16446 #define OPAMP2_CSR_OPAMODE OPAMP2_CSR_OPAMODE_Msk /*!< Operational amplifier2 PGA mode */
AnnaBridge 189:f392fc9709a3 16447 #define OPAMP2_CSR_OPAMODE_0 (0x1U << OPAMP2_CSR_OPAMODE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 16448 #define OPAMP2_CSR_OPAMODE_1 (0x2U << OPAMP2_CSR_OPAMODE_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 16449
AnnaBridge 189:f392fc9709a3 16450 #define OPAMP2_CSR_PGAGAIN_Pos (4U)
AnnaBridge 189:f392fc9709a3 16451 #define OPAMP2_CSR_PGAGAIN_Msk (0x3U << OPAMP2_CSR_PGAGAIN_Pos) /*!< 0x00000030 */
AnnaBridge 189:f392fc9709a3 16452 #define OPAMP2_CSR_PGAGAIN OPAMP2_CSR_PGAGAIN_Msk /*!< Operational amplifier2 Programmable amplifier gain value */
AnnaBridge 189:f392fc9709a3 16453 #define OPAMP2_CSR_PGAGAIN_0 (0x1U << OPAMP2_CSR_PGAGAIN_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 16454 #define OPAMP2_CSR_PGAGAIN_1 (0x2U << OPAMP2_CSR_PGAGAIN_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 16455
AnnaBridge 189:f392fc9709a3 16456 #define OPAMP2_CSR_VMSEL_Pos (8U)
AnnaBridge 189:f392fc9709a3 16457 #define OPAMP2_CSR_VMSEL_Msk (0x3U << OPAMP2_CSR_VMSEL_Pos) /*!< 0x00000300 */
AnnaBridge 189:f392fc9709a3 16458 #define OPAMP2_CSR_VMSEL OPAMP2_CSR_VMSEL_Msk /*!< Inverting input selection */
AnnaBridge 189:f392fc9709a3 16459 #define OPAMP2_CSR_VMSEL_0 (0x1U << OPAMP2_CSR_VMSEL_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 16460 #define OPAMP2_CSR_VMSEL_1 (0x2U << OPAMP2_CSR_VMSEL_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 16461
AnnaBridge 189:f392fc9709a3 16462 #define OPAMP2_CSR_VPSEL_Pos (10U)
AnnaBridge 189:f392fc9709a3 16463 #define OPAMP2_CSR_VPSEL_Msk (0x1U << OPAMP2_CSR_VPSEL_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 16464 #define OPAMP2_CSR_VPSEL OPAMP2_CSR_VPSEL_Msk /*!< Non inverted input selection */
AnnaBridge 189:f392fc9709a3 16465 #define OPAMP2_CSR_CALON_Pos (12U)
AnnaBridge 189:f392fc9709a3 16466 #define OPAMP2_CSR_CALON_Msk (0x1U << OPAMP2_CSR_CALON_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 16467 #define OPAMP2_CSR_CALON OPAMP2_CSR_CALON_Msk /*!< Calibration mode enable */
AnnaBridge 189:f392fc9709a3 16468 #define OPAMP2_CSR_CALSEL_Pos (13U)
AnnaBridge 189:f392fc9709a3 16469 #define OPAMP2_CSR_CALSEL_Msk (0x1U << OPAMP2_CSR_CALSEL_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 16470 #define OPAMP2_CSR_CALSEL OPAMP2_CSR_CALSEL_Msk /*!< Calibration selection */
AnnaBridge 189:f392fc9709a3 16471 #define OPAMP2_CSR_USERTRIM_Pos (14U)
AnnaBridge 189:f392fc9709a3 16472 #define OPAMP2_CSR_USERTRIM_Msk (0x1U << OPAMP2_CSR_USERTRIM_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 16473 #define OPAMP2_CSR_USERTRIM OPAMP2_CSR_USERTRIM_Msk /*!< User trimming enable */
AnnaBridge 189:f392fc9709a3 16474 #define OPAMP2_CSR_CALOUT_Pos (15U)
AnnaBridge 189:f392fc9709a3 16475 #define OPAMP2_CSR_CALOUT_Msk (0x1U << OPAMP2_CSR_CALOUT_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 16476 #define OPAMP2_CSR_CALOUT OPAMP2_CSR_CALOUT_Msk /*!< Operational amplifier2 calibration output */
AnnaBridge 189:f392fc9709a3 16477
AnnaBridge 189:f392fc9709a3 16478 /******************* Bit definition for OPAMP_OTR register ******************/
AnnaBridge 189:f392fc9709a3 16479 #define OPAMP_OTR_TRIMOFFSETN_Pos (0U)
AnnaBridge 189:f392fc9709a3 16480 #define OPAMP_OTR_TRIMOFFSETN_Msk (0x1FU << OPAMP_OTR_TRIMOFFSETN_Pos) /*!< 0x0000001F */
AnnaBridge 189:f392fc9709a3 16481 #define OPAMP_OTR_TRIMOFFSETN OPAMP_OTR_TRIMOFFSETN_Msk /*!< Trim for NMOS differential pairs */
AnnaBridge 189:f392fc9709a3 16482 #define OPAMP_OTR_TRIMOFFSETP_Pos (8U)
AnnaBridge 189:f392fc9709a3 16483 #define OPAMP_OTR_TRIMOFFSETP_Msk (0x1FU << OPAMP_OTR_TRIMOFFSETP_Pos) /*!< 0x00001F00 */
AnnaBridge 189:f392fc9709a3 16484 #define OPAMP_OTR_TRIMOFFSETP OPAMP_OTR_TRIMOFFSETP_Msk /*!< Trim for PMOS differential pairs */
AnnaBridge 189:f392fc9709a3 16485
AnnaBridge 189:f392fc9709a3 16486 /******************* Bit definition for OPAMP1_OTR register ******************/
AnnaBridge 189:f392fc9709a3 16487 #define OPAMP1_OTR_TRIMOFFSETN_Pos (0U)
AnnaBridge 189:f392fc9709a3 16488 #define OPAMP1_OTR_TRIMOFFSETN_Msk (0x1FU << OPAMP1_OTR_TRIMOFFSETN_Pos) /*!< 0x0000001F */
AnnaBridge 189:f392fc9709a3 16489 #define OPAMP1_OTR_TRIMOFFSETN OPAMP1_OTR_TRIMOFFSETN_Msk /*!< Trim for NMOS differential pairs */
AnnaBridge 189:f392fc9709a3 16490 #define OPAMP1_OTR_TRIMOFFSETP_Pos (8U)
AnnaBridge 189:f392fc9709a3 16491 #define OPAMP1_OTR_TRIMOFFSETP_Msk (0x1FU << OPAMP1_OTR_TRIMOFFSETP_Pos) /*!< 0x00001F00 */
AnnaBridge 189:f392fc9709a3 16492 #define OPAMP1_OTR_TRIMOFFSETP OPAMP1_OTR_TRIMOFFSETP_Msk /*!< Trim for PMOS differential pairs */
AnnaBridge 189:f392fc9709a3 16493
AnnaBridge 189:f392fc9709a3 16494 /******************* Bit definition for OPAMP2_OTR register ******************/
AnnaBridge 189:f392fc9709a3 16495 #define OPAMP2_OTR_TRIMOFFSETN_Pos (0U)
AnnaBridge 189:f392fc9709a3 16496 #define OPAMP2_OTR_TRIMOFFSETN_Msk (0x1FU << OPAMP2_OTR_TRIMOFFSETN_Pos) /*!< 0x0000001F */
AnnaBridge 189:f392fc9709a3 16497 #define OPAMP2_OTR_TRIMOFFSETN OPAMP2_OTR_TRIMOFFSETN_Msk /*!< Trim for NMOS differential pairs */
AnnaBridge 189:f392fc9709a3 16498 #define OPAMP2_OTR_TRIMOFFSETP_Pos (8U)
AnnaBridge 189:f392fc9709a3 16499 #define OPAMP2_OTR_TRIMOFFSETP_Msk (0x1FU << OPAMP2_OTR_TRIMOFFSETP_Pos) /*!< 0x00001F00 */
AnnaBridge 189:f392fc9709a3 16500 #define OPAMP2_OTR_TRIMOFFSETP OPAMP2_OTR_TRIMOFFSETP_Msk /*!< Trim for PMOS differential pairs */
AnnaBridge 189:f392fc9709a3 16501
AnnaBridge 189:f392fc9709a3 16502 /******************* Bit definition for OPAMP_LPOTR register ****************/
AnnaBridge 189:f392fc9709a3 16503 #define OPAMP_LPOTR_TRIMLPOFFSETN_Pos (0U)
AnnaBridge 189:f392fc9709a3 16504 #define OPAMP_LPOTR_TRIMLPOFFSETN_Msk (0x1FU << OPAMP_LPOTR_TRIMLPOFFSETN_Pos) /*!< 0x0000001F */
AnnaBridge 189:f392fc9709a3 16505 #define OPAMP_LPOTR_TRIMLPOFFSETN OPAMP_LPOTR_TRIMLPOFFSETN_Msk /*!< Trim for NMOS differential pairs */
AnnaBridge 189:f392fc9709a3 16506 #define OPAMP_LPOTR_TRIMLPOFFSETP_Pos (8U)
AnnaBridge 189:f392fc9709a3 16507 #define OPAMP_LPOTR_TRIMLPOFFSETP_Msk (0x1FU << OPAMP_LPOTR_TRIMLPOFFSETP_Pos) /*!< 0x00001F00 */
AnnaBridge 189:f392fc9709a3 16508 #define OPAMP_LPOTR_TRIMLPOFFSETP OPAMP_LPOTR_TRIMLPOFFSETP_Msk /*!< Trim for PMOS differential pairs */
AnnaBridge 189:f392fc9709a3 16509
AnnaBridge 189:f392fc9709a3 16510 /******************* Bit definition for OPAMP1_LPOTR register ****************/
AnnaBridge 189:f392fc9709a3 16511 #define OPAMP1_LPOTR_TRIMLPOFFSETN_Pos (0U)
AnnaBridge 189:f392fc9709a3 16512 #define OPAMP1_LPOTR_TRIMLPOFFSETN_Msk (0x1FU << OPAMP1_LPOTR_TRIMLPOFFSETN_Pos) /*!< 0x0000001F */
AnnaBridge 189:f392fc9709a3 16513 #define OPAMP1_LPOTR_TRIMLPOFFSETN OPAMP1_LPOTR_TRIMLPOFFSETN_Msk /*!< Trim for NMOS differential pairs */
AnnaBridge 189:f392fc9709a3 16514 #define OPAMP1_LPOTR_TRIMLPOFFSETP_Pos (8U)
AnnaBridge 189:f392fc9709a3 16515 #define OPAMP1_LPOTR_TRIMLPOFFSETP_Msk (0x1FU << OPAMP1_LPOTR_TRIMLPOFFSETP_Pos) /*!< 0x00001F00 */
AnnaBridge 189:f392fc9709a3 16516 #define OPAMP1_LPOTR_TRIMLPOFFSETP OPAMP1_LPOTR_TRIMLPOFFSETP_Msk /*!< Trim for PMOS differential pairs */
AnnaBridge 189:f392fc9709a3 16517
AnnaBridge 189:f392fc9709a3 16518 /******************* Bit definition for OPAMP2_LPOTR register ****************/
AnnaBridge 189:f392fc9709a3 16519 #define OPAMP2_LPOTR_TRIMLPOFFSETN_Pos (0U)
AnnaBridge 189:f392fc9709a3 16520 #define OPAMP2_LPOTR_TRIMLPOFFSETN_Msk (0x1FU << OPAMP2_LPOTR_TRIMLPOFFSETN_Pos) /*!< 0x0000001F */
AnnaBridge 189:f392fc9709a3 16521 #define OPAMP2_LPOTR_TRIMLPOFFSETN OPAMP2_LPOTR_TRIMLPOFFSETN_Msk /*!< Trim for NMOS differential pairs */
AnnaBridge 189:f392fc9709a3 16522 #define OPAMP2_LPOTR_TRIMLPOFFSETP_Pos (8U)
AnnaBridge 189:f392fc9709a3 16523 #define OPAMP2_LPOTR_TRIMLPOFFSETP_Msk (0x1FU << OPAMP2_LPOTR_TRIMLPOFFSETP_Pos) /*!< 0x00001F00 */
AnnaBridge 189:f392fc9709a3 16524 #define OPAMP2_LPOTR_TRIMLPOFFSETP OPAMP2_LPOTR_TRIMLPOFFSETP_Msk /*!< Trim for PMOS differential pairs */
AnnaBridge 189:f392fc9709a3 16525
AnnaBridge 189:f392fc9709a3 16526 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 16527 /* */
AnnaBridge 189:f392fc9709a3 16528 /* Touch Sensing Controller (TSC) */
AnnaBridge 189:f392fc9709a3 16529 /* */
AnnaBridge 189:f392fc9709a3 16530 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 16531 /******************* Bit definition for TSC_CR register *********************/
AnnaBridge 189:f392fc9709a3 16532 #define TSC_CR_TSCE_Pos (0U)
AnnaBridge 189:f392fc9709a3 16533 #define TSC_CR_TSCE_Msk (0x1U << TSC_CR_TSCE_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 16534 #define TSC_CR_TSCE TSC_CR_TSCE_Msk /*!<Touch sensing controller enable */
AnnaBridge 189:f392fc9709a3 16535 #define TSC_CR_START_Pos (1U)
AnnaBridge 189:f392fc9709a3 16536 #define TSC_CR_START_Msk (0x1U << TSC_CR_START_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 16537 #define TSC_CR_START TSC_CR_START_Msk /*!<Start acquisition */
AnnaBridge 189:f392fc9709a3 16538 #define TSC_CR_AM_Pos (2U)
AnnaBridge 189:f392fc9709a3 16539 #define TSC_CR_AM_Msk (0x1U << TSC_CR_AM_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 16540 #define TSC_CR_AM TSC_CR_AM_Msk /*!<Acquisition mode */
AnnaBridge 189:f392fc9709a3 16541 #define TSC_CR_SYNCPOL_Pos (3U)
AnnaBridge 189:f392fc9709a3 16542 #define TSC_CR_SYNCPOL_Msk (0x1U << TSC_CR_SYNCPOL_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 16543 #define TSC_CR_SYNCPOL TSC_CR_SYNCPOL_Msk /*!<Synchronization pin polarity */
AnnaBridge 189:f392fc9709a3 16544 #define TSC_CR_IODEF_Pos (4U)
AnnaBridge 189:f392fc9709a3 16545 #define TSC_CR_IODEF_Msk (0x1U << TSC_CR_IODEF_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 16546 #define TSC_CR_IODEF TSC_CR_IODEF_Msk /*!<IO default mode */
AnnaBridge 189:f392fc9709a3 16547
AnnaBridge 189:f392fc9709a3 16548 #define TSC_CR_MCV_Pos (5U)
AnnaBridge 189:f392fc9709a3 16549 #define TSC_CR_MCV_Msk (0x7U << TSC_CR_MCV_Pos) /*!< 0x000000E0 */
AnnaBridge 189:f392fc9709a3 16550 #define TSC_CR_MCV TSC_CR_MCV_Msk /*!<MCV[2:0] bits (Max Count Value) */
AnnaBridge 189:f392fc9709a3 16551 #define TSC_CR_MCV_0 (0x1U << TSC_CR_MCV_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 16552 #define TSC_CR_MCV_1 (0x2U << TSC_CR_MCV_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 16553 #define TSC_CR_MCV_2 (0x4U << TSC_CR_MCV_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 16554
AnnaBridge 189:f392fc9709a3 16555 #define TSC_CR_PGPSC_Pos (12U)
AnnaBridge 189:f392fc9709a3 16556 #define TSC_CR_PGPSC_Msk (0x7U << TSC_CR_PGPSC_Pos) /*!< 0x00007000 */
AnnaBridge 189:f392fc9709a3 16557 #define TSC_CR_PGPSC TSC_CR_PGPSC_Msk /*!<PGPSC[2:0] bits (Pulse Generator Prescaler) */
AnnaBridge 189:f392fc9709a3 16558 #define TSC_CR_PGPSC_0 (0x1U << TSC_CR_PGPSC_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 16559 #define TSC_CR_PGPSC_1 (0x2U << TSC_CR_PGPSC_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 16560 #define TSC_CR_PGPSC_2 (0x4U << TSC_CR_PGPSC_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 16561
AnnaBridge 189:f392fc9709a3 16562 #define TSC_CR_SSPSC_Pos (15U)
AnnaBridge 189:f392fc9709a3 16563 #define TSC_CR_SSPSC_Msk (0x1U << TSC_CR_SSPSC_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 16564 #define TSC_CR_SSPSC TSC_CR_SSPSC_Msk /*!<Spread Spectrum Prescaler */
AnnaBridge 189:f392fc9709a3 16565 #define TSC_CR_SSE_Pos (16U)
AnnaBridge 189:f392fc9709a3 16566 #define TSC_CR_SSE_Msk (0x1U << TSC_CR_SSE_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 16567 #define TSC_CR_SSE TSC_CR_SSE_Msk /*!<Spread Spectrum Enable */
AnnaBridge 189:f392fc9709a3 16568
AnnaBridge 189:f392fc9709a3 16569 #define TSC_CR_SSD_Pos (17U)
AnnaBridge 189:f392fc9709a3 16570 #define TSC_CR_SSD_Msk (0x7FU << TSC_CR_SSD_Pos) /*!< 0x00FE0000 */
AnnaBridge 189:f392fc9709a3 16571 #define TSC_CR_SSD TSC_CR_SSD_Msk /*!<SSD[6:0] bits (Spread Spectrum Deviation) */
AnnaBridge 189:f392fc9709a3 16572 #define TSC_CR_SSD_0 (0x01U << TSC_CR_SSD_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 16573 #define TSC_CR_SSD_1 (0x02U << TSC_CR_SSD_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 16574 #define TSC_CR_SSD_2 (0x04U << TSC_CR_SSD_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 16575 #define TSC_CR_SSD_3 (0x08U << TSC_CR_SSD_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 16576 #define TSC_CR_SSD_4 (0x10U << TSC_CR_SSD_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 16577 #define TSC_CR_SSD_5 (0x20U << TSC_CR_SSD_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 16578 #define TSC_CR_SSD_6 (0x40U << TSC_CR_SSD_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 16579
AnnaBridge 189:f392fc9709a3 16580 #define TSC_CR_CTPL_Pos (24U)
AnnaBridge 189:f392fc9709a3 16581 #define TSC_CR_CTPL_Msk (0xFU << TSC_CR_CTPL_Pos) /*!< 0x0F000000 */
AnnaBridge 189:f392fc9709a3 16582 #define TSC_CR_CTPL TSC_CR_CTPL_Msk /*!<CTPL[3:0] bits (Charge Transfer pulse low) */
AnnaBridge 189:f392fc9709a3 16583 #define TSC_CR_CTPL_0 (0x1U << TSC_CR_CTPL_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 16584 #define TSC_CR_CTPL_1 (0x2U << TSC_CR_CTPL_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 16585 #define TSC_CR_CTPL_2 (0x4U << TSC_CR_CTPL_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 16586 #define TSC_CR_CTPL_3 (0x8U << TSC_CR_CTPL_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 16587
AnnaBridge 189:f392fc9709a3 16588 #define TSC_CR_CTPH_Pos (28U)
AnnaBridge 189:f392fc9709a3 16589 #define TSC_CR_CTPH_Msk (0xFU << TSC_CR_CTPH_Pos) /*!< 0xF0000000 */
AnnaBridge 189:f392fc9709a3 16590 #define TSC_CR_CTPH TSC_CR_CTPH_Msk /*!<CTPH[3:0] bits (Charge Transfer pulse high) */
AnnaBridge 189:f392fc9709a3 16591 #define TSC_CR_CTPH_0 (0x1U << TSC_CR_CTPH_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 16592 #define TSC_CR_CTPH_1 (0x2U << TSC_CR_CTPH_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 16593 #define TSC_CR_CTPH_2 (0x4U << TSC_CR_CTPH_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 16594 #define TSC_CR_CTPH_3 (0x8U << TSC_CR_CTPH_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 16595
AnnaBridge 189:f392fc9709a3 16596 /******************* Bit definition for TSC_IER register ********************/
AnnaBridge 189:f392fc9709a3 16597 #define TSC_IER_EOAIE_Pos (0U)
AnnaBridge 189:f392fc9709a3 16598 #define TSC_IER_EOAIE_Msk (0x1U << TSC_IER_EOAIE_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 16599 #define TSC_IER_EOAIE TSC_IER_EOAIE_Msk /*!<End of acquisition interrupt enable */
AnnaBridge 189:f392fc9709a3 16600 #define TSC_IER_MCEIE_Pos (1U)
AnnaBridge 189:f392fc9709a3 16601 #define TSC_IER_MCEIE_Msk (0x1U << TSC_IER_MCEIE_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 16602 #define TSC_IER_MCEIE TSC_IER_MCEIE_Msk /*!<Max count error interrupt enable */
AnnaBridge 189:f392fc9709a3 16603
AnnaBridge 189:f392fc9709a3 16604 /******************* Bit definition for TSC_ICR register ********************/
AnnaBridge 189:f392fc9709a3 16605 #define TSC_ICR_EOAIC_Pos (0U)
AnnaBridge 189:f392fc9709a3 16606 #define TSC_ICR_EOAIC_Msk (0x1U << TSC_ICR_EOAIC_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 16607 #define TSC_ICR_EOAIC TSC_ICR_EOAIC_Msk /*!<End of acquisition interrupt clear */
AnnaBridge 189:f392fc9709a3 16608 #define TSC_ICR_MCEIC_Pos (1U)
AnnaBridge 189:f392fc9709a3 16609 #define TSC_ICR_MCEIC_Msk (0x1U << TSC_ICR_MCEIC_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 16610 #define TSC_ICR_MCEIC TSC_ICR_MCEIC_Msk /*!<Max count error interrupt clear */
AnnaBridge 189:f392fc9709a3 16611
AnnaBridge 189:f392fc9709a3 16612 /******************* Bit definition for TSC_ISR register ********************/
AnnaBridge 189:f392fc9709a3 16613 #define TSC_ISR_EOAF_Pos (0U)
AnnaBridge 189:f392fc9709a3 16614 #define TSC_ISR_EOAF_Msk (0x1U << TSC_ISR_EOAF_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 16615 #define TSC_ISR_EOAF TSC_ISR_EOAF_Msk /*!<End of acquisition flag */
AnnaBridge 189:f392fc9709a3 16616 #define TSC_ISR_MCEF_Pos (1U)
AnnaBridge 189:f392fc9709a3 16617 #define TSC_ISR_MCEF_Msk (0x1U << TSC_ISR_MCEF_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 16618 #define TSC_ISR_MCEF TSC_ISR_MCEF_Msk /*!<Max count error flag */
AnnaBridge 189:f392fc9709a3 16619
AnnaBridge 189:f392fc9709a3 16620 /******************* Bit definition for TSC_IOHCR register ******************/
AnnaBridge 189:f392fc9709a3 16621 #define TSC_IOHCR_G1_IO1_Pos (0U)
AnnaBridge 189:f392fc9709a3 16622 #define TSC_IOHCR_G1_IO1_Msk (0x1U << TSC_IOHCR_G1_IO1_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 16623 #define TSC_IOHCR_G1_IO1 TSC_IOHCR_G1_IO1_Msk /*!<GROUP1_IO1 schmitt trigger hysteresis mode */
AnnaBridge 189:f392fc9709a3 16624 #define TSC_IOHCR_G1_IO2_Pos (1U)
AnnaBridge 189:f392fc9709a3 16625 #define TSC_IOHCR_G1_IO2_Msk (0x1U << TSC_IOHCR_G1_IO2_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 16626 #define TSC_IOHCR_G1_IO2 TSC_IOHCR_G1_IO2_Msk /*!<GROUP1_IO2 schmitt trigger hysteresis mode */
AnnaBridge 189:f392fc9709a3 16627 #define TSC_IOHCR_G1_IO3_Pos (2U)
AnnaBridge 189:f392fc9709a3 16628 #define TSC_IOHCR_G1_IO3_Msk (0x1U << TSC_IOHCR_G1_IO3_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 16629 #define TSC_IOHCR_G1_IO3 TSC_IOHCR_G1_IO3_Msk /*!<GROUP1_IO3 schmitt trigger hysteresis mode */
AnnaBridge 189:f392fc9709a3 16630 #define TSC_IOHCR_G1_IO4_Pos (3U)
AnnaBridge 189:f392fc9709a3 16631 #define TSC_IOHCR_G1_IO4_Msk (0x1U << TSC_IOHCR_G1_IO4_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 16632 #define TSC_IOHCR_G1_IO4 TSC_IOHCR_G1_IO4_Msk /*!<GROUP1_IO4 schmitt trigger hysteresis mode */
AnnaBridge 189:f392fc9709a3 16633 #define TSC_IOHCR_G2_IO1_Pos (4U)
AnnaBridge 189:f392fc9709a3 16634 #define TSC_IOHCR_G2_IO1_Msk (0x1U << TSC_IOHCR_G2_IO1_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 16635 #define TSC_IOHCR_G2_IO1 TSC_IOHCR_G2_IO1_Msk /*!<GROUP2_IO1 schmitt trigger hysteresis mode */
AnnaBridge 189:f392fc9709a3 16636 #define TSC_IOHCR_G2_IO2_Pos (5U)
AnnaBridge 189:f392fc9709a3 16637 #define TSC_IOHCR_G2_IO2_Msk (0x1U << TSC_IOHCR_G2_IO2_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 16638 #define TSC_IOHCR_G2_IO2 TSC_IOHCR_G2_IO2_Msk /*!<GROUP2_IO2 schmitt trigger hysteresis mode */
AnnaBridge 189:f392fc9709a3 16639 #define TSC_IOHCR_G2_IO3_Pos (6U)
AnnaBridge 189:f392fc9709a3 16640 #define TSC_IOHCR_G2_IO3_Msk (0x1U << TSC_IOHCR_G2_IO3_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 16641 #define TSC_IOHCR_G2_IO3 TSC_IOHCR_G2_IO3_Msk /*!<GROUP2_IO3 schmitt trigger hysteresis mode */
AnnaBridge 189:f392fc9709a3 16642 #define TSC_IOHCR_G2_IO4_Pos (7U)
AnnaBridge 189:f392fc9709a3 16643 #define TSC_IOHCR_G2_IO4_Msk (0x1U << TSC_IOHCR_G2_IO4_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 16644 #define TSC_IOHCR_G2_IO4 TSC_IOHCR_G2_IO4_Msk /*!<GROUP2_IO4 schmitt trigger hysteresis mode */
AnnaBridge 189:f392fc9709a3 16645 #define TSC_IOHCR_G3_IO1_Pos (8U)
AnnaBridge 189:f392fc9709a3 16646 #define TSC_IOHCR_G3_IO1_Msk (0x1U << TSC_IOHCR_G3_IO1_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 16647 #define TSC_IOHCR_G3_IO1 TSC_IOHCR_G3_IO1_Msk /*!<GROUP3_IO1 schmitt trigger hysteresis mode */
AnnaBridge 189:f392fc9709a3 16648 #define TSC_IOHCR_G3_IO2_Pos (9U)
AnnaBridge 189:f392fc9709a3 16649 #define TSC_IOHCR_G3_IO2_Msk (0x1U << TSC_IOHCR_G3_IO2_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 16650 #define TSC_IOHCR_G3_IO2 TSC_IOHCR_G3_IO2_Msk /*!<GROUP3_IO2 schmitt trigger hysteresis mode */
AnnaBridge 189:f392fc9709a3 16651 #define TSC_IOHCR_G3_IO3_Pos (10U)
AnnaBridge 189:f392fc9709a3 16652 #define TSC_IOHCR_G3_IO3_Msk (0x1U << TSC_IOHCR_G3_IO3_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 16653 #define TSC_IOHCR_G3_IO3 TSC_IOHCR_G3_IO3_Msk /*!<GROUP3_IO3 schmitt trigger hysteresis mode */
AnnaBridge 189:f392fc9709a3 16654 #define TSC_IOHCR_G3_IO4_Pos (11U)
AnnaBridge 189:f392fc9709a3 16655 #define TSC_IOHCR_G3_IO4_Msk (0x1U << TSC_IOHCR_G3_IO4_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 16656 #define TSC_IOHCR_G3_IO4 TSC_IOHCR_G3_IO4_Msk /*!<GROUP3_IO4 schmitt trigger hysteresis mode */
AnnaBridge 189:f392fc9709a3 16657 #define TSC_IOHCR_G4_IO1_Pos (12U)
AnnaBridge 189:f392fc9709a3 16658 #define TSC_IOHCR_G4_IO1_Msk (0x1U << TSC_IOHCR_G4_IO1_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 16659 #define TSC_IOHCR_G4_IO1 TSC_IOHCR_G4_IO1_Msk /*!<GROUP4_IO1 schmitt trigger hysteresis mode */
AnnaBridge 189:f392fc9709a3 16660 #define TSC_IOHCR_G4_IO2_Pos (13U)
AnnaBridge 189:f392fc9709a3 16661 #define TSC_IOHCR_G4_IO2_Msk (0x1U << TSC_IOHCR_G4_IO2_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 16662 #define TSC_IOHCR_G4_IO2 TSC_IOHCR_G4_IO2_Msk /*!<GROUP4_IO2 schmitt trigger hysteresis mode */
AnnaBridge 189:f392fc9709a3 16663 #define TSC_IOHCR_G4_IO3_Pos (14U)
AnnaBridge 189:f392fc9709a3 16664 #define TSC_IOHCR_G4_IO3_Msk (0x1U << TSC_IOHCR_G4_IO3_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 16665 #define TSC_IOHCR_G4_IO3 TSC_IOHCR_G4_IO3_Msk /*!<GROUP4_IO3 schmitt trigger hysteresis mode */
AnnaBridge 189:f392fc9709a3 16666 #define TSC_IOHCR_G4_IO4_Pos (15U)
AnnaBridge 189:f392fc9709a3 16667 #define TSC_IOHCR_G4_IO4_Msk (0x1U << TSC_IOHCR_G4_IO4_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 16668 #define TSC_IOHCR_G4_IO4 TSC_IOHCR_G4_IO4_Msk /*!<GROUP4_IO4 schmitt trigger hysteresis mode */
AnnaBridge 189:f392fc9709a3 16669 #define TSC_IOHCR_G5_IO1_Pos (16U)
AnnaBridge 189:f392fc9709a3 16670 #define TSC_IOHCR_G5_IO1_Msk (0x1U << TSC_IOHCR_G5_IO1_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 16671 #define TSC_IOHCR_G5_IO1 TSC_IOHCR_G5_IO1_Msk /*!<GROUP5_IO1 schmitt trigger hysteresis mode */
AnnaBridge 189:f392fc9709a3 16672 #define TSC_IOHCR_G5_IO2_Pos (17U)
AnnaBridge 189:f392fc9709a3 16673 #define TSC_IOHCR_G5_IO2_Msk (0x1U << TSC_IOHCR_G5_IO2_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 16674 #define TSC_IOHCR_G5_IO2 TSC_IOHCR_G5_IO2_Msk /*!<GROUP5_IO2 schmitt trigger hysteresis mode */
AnnaBridge 189:f392fc9709a3 16675 #define TSC_IOHCR_G5_IO3_Pos (18U)
AnnaBridge 189:f392fc9709a3 16676 #define TSC_IOHCR_G5_IO3_Msk (0x1U << TSC_IOHCR_G5_IO3_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 16677 #define TSC_IOHCR_G5_IO3 TSC_IOHCR_G5_IO3_Msk /*!<GROUP5_IO3 schmitt trigger hysteresis mode */
AnnaBridge 189:f392fc9709a3 16678 #define TSC_IOHCR_G5_IO4_Pos (19U)
AnnaBridge 189:f392fc9709a3 16679 #define TSC_IOHCR_G5_IO4_Msk (0x1U << TSC_IOHCR_G5_IO4_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 16680 #define TSC_IOHCR_G5_IO4 TSC_IOHCR_G5_IO4_Msk /*!<GROUP5_IO4 schmitt trigger hysteresis mode */
AnnaBridge 189:f392fc9709a3 16681 #define TSC_IOHCR_G6_IO1_Pos (20U)
AnnaBridge 189:f392fc9709a3 16682 #define TSC_IOHCR_G6_IO1_Msk (0x1U << TSC_IOHCR_G6_IO1_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 16683 #define TSC_IOHCR_G6_IO1 TSC_IOHCR_G6_IO1_Msk /*!<GROUP6_IO1 schmitt trigger hysteresis mode */
AnnaBridge 189:f392fc9709a3 16684 #define TSC_IOHCR_G6_IO2_Pos (21U)
AnnaBridge 189:f392fc9709a3 16685 #define TSC_IOHCR_G6_IO2_Msk (0x1U << TSC_IOHCR_G6_IO2_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 16686 #define TSC_IOHCR_G6_IO2 TSC_IOHCR_G6_IO2_Msk /*!<GROUP6_IO2 schmitt trigger hysteresis mode */
AnnaBridge 189:f392fc9709a3 16687 #define TSC_IOHCR_G6_IO3_Pos (22U)
AnnaBridge 189:f392fc9709a3 16688 #define TSC_IOHCR_G6_IO3_Msk (0x1U << TSC_IOHCR_G6_IO3_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 16689 #define TSC_IOHCR_G6_IO3 TSC_IOHCR_G6_IO3_Msk /*!<GROUP6_IO3 schmitt trigger hysteresis mode */
AnnaBridge 189:f392fc9709a3 16690 #define TSC_IOHCR_G6_IO4_Pos (23U)
AnnaBridge 189:f392fc9709a3 16691 #define TSC_IOHCR_G6_IO4_Msk (0x1U << TSC_IOHCR_G6_IO4_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 16692 #define TSC_IOHCR_G6_IO4 TSC_IOHCR_G6_IO4_Msk /*!<GROUP6_IO4 schmitt trigger hysteresis mode */
AnnaBridge 189:f392fc9709a3 16693 #define TSC_IOHCR_G7_IO1_Pos (24U)
AnnaBridge 189:f392fc9709a3 16694 #define TSC_IOHCR_G7_IO1_Msk (0x1U << TSC_IOHCR_G7_IO1_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 16695 #define TSC_IOHCR_G7_IO1 TSC_IOHCR_G7_IO1_Msk /*!<GROUP7_IO1 schmitt trigger hysteresis mode */
AnnaBridge 189:f392fc9709a3 16696 #define TSC_IOHCR_G7_IO2_Pos (25U)
AnnaBridge 189:f392fc9709a3 16697 #define TSC_IOHCR_G7_IO2_Msk (0x1U << TSC_IOHCR_G7_IO2_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 16698 #define TSC_IOHCR_G7_IO2 TSC_IOHCR_G7_IO2_Msk /*!<GROUP7_IO2 schmitt trigger hysteresis mode */
AnnaBridge 189:f392fc9709a3 16699 #define TSC_IOHCR_G7_IO3_Pos (26U)
AnnaBridge 189:f392fc9709a3 16700 #define TSC_IOHCR_G7_IO3_Msk (0x1U << TSC_IOHCR_G7_IO3_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 16701 #define TSC_IOHCR_G7_IO3 TSC_IOHCR_G7_IO3_Msk /*!<GROUP7_IO3 schmitt trigger hysteresis mode */
AnnaBridge 189:f392fc9709a3 16702 #define TSC_IOHCR_G7_IO4_Pos (27U)
AnnaBridge 189:f392fc9709a3 16703 #define TSC_IOHCR_G7_IO4_Msk (0x1U << TSC_IOHCR_G7_IO4_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 16704 #define TSC_IOHCR_G7_IO4 TSC_IOHCR_G7_IO4_Msk /*!<GROUP7_IO4 schmitt trigger hysteresis mode */
AnnaBridge 189:f392fc9709a3 16705 #define TSC_IOHCR_G8_IO1_Pos (28U)
AnnaBridge 189:f392fc9709a3 16706 #define TSC_IOHCR_G8_IO1_Msk (0x1U << TSC_IOHCR_G8_IO1_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 16707 #define TSC_IOHCR_G8_IO1 TSC_IOHCR_G8_IO1_Msk /*!<GROUP8_IO1 schmitt trigger hysteresis mode */
AnnaBridge 189:f392fc9709a3 16708 #define TSC_IOHCR_G8_IO2_Pos (29U)
AnnaBridge 189:f392fc9709a3 16709 #define TSC_IOHCR_G8_IO2_Msk (0x1U << TSC_IOHCR_G8_IO2_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 16710 #define TSC_IOHCR_G8_IO2 TSC_IOHCR_G8_IO2_Msk /*!<GROUP8_IO2 schmitt trigger hysteresis mode */
AnnaBridge 189:f392fc9709a3 16711 #define TSC_IOHCR_G8_IO3_Pos (30U)
AnnaBridge 189:f392fc9709a3 16712 #define TSC_IOHCR_G8_IO3_Msk (0x1U << TSC_IOHCR_G8_IO3_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 16713 #define TSC_IOHCR_G8_IO3 TSC_IOHCR_G8_IO3_Msk /*!<GROUP8_IO3 schmitt trigger hysteresis mode */
AnnaBridge 189:f392fc9709a3 16714 #define TSC_IOHCR_G8_IO4_Pos (31U)
AnnaBridge 189:f392fc9709a3 16715 #define TSC_IOHCR_G8_IO4_Msk (0x1U << TSC_IOHCR_G8_IO4_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 16716 #define TSC_IOHCR_G8_IO4 TSC_IOHCR_G8_IO4_Msk /*!<GROUP8_IO4 schmitt trigger hysteresis mode */
AnnaBridge 189:f392fc9709a3 16717
AnnaBridge 189:f392fc9709a3 16718 /******************* Bit definition for TSC_IOASCR register *****************/
AnnaBridge 189:f392fc9709a3 16719 #define TSC_IOASCR_G1_IO1_Pos (0U)
AnnaBridge 189:f392fc9709a3 16720 #define TSC_IOASCR_G1_IO1_Msk (0x1U << TSC_IOASCR_G1_IO1_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 16721 #define TSC_IOASCR_G1_IO1 TSC_IOASCR_G1_IO1_Msk /*!<GROUP1_IO1 analog switch enable */
AnnaBridge 189:f392fc9709a3 16722 #define TSC_IOASCR_G1_IO2_Pos (1U)
AnnaBridge 189:f392fc9709a3 16723 #define TSC_IOASCR_G1_IO2_Msk (0x1U << TSC_IOASCR_G1_IO2_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 16724 #define TSC_IOASCR_G1_IO2 TSC_IOASCR_G1_IO2_Msk /*!<GROUP1_IO2 analog switch enable */
AnnaBridge 189:f392fc9709a3 16725 #define TSC_IOASCR_G1_IO3_Pos (2U)
AnnaBridge 189:f392fc9709a3 16726 #define TSC_IOASCR_G1_IO3_Msk (0x1U << TSC_IOASCR_G1_IO3_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 16727 #define TSC_IOASCR_G1_IO3 TSC_IOASCR_G1_IO3_Msk /*!<GROUP1_IO3 analog switch enable */
AnnaBridge 189:f392fc9709a3 16728 #define TSC_IOASCR_G1_IO4_Pos (3U)
AnnaBridge 189:f392fc9709a3 16729 #define TSC_IOASCR_G1_IO4_Msk (0x1U << TSC_IOASCR_G1_IO4_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 16730 #define TSC_IOASCR_G1_IO4 TSC_IOASCR_G1_IO4_Msk /*!<GROUP1_IO4 analog switch enable */
AnnaBridge 189:f392fc9709a3 16731 #define TSC_IOASCR_G2_IO1_Pos (4U)
AnnaBridge 189:f392fc9709a3 16732 #define TSC_IOASCR_G2_IO1_Msk (0x1U << TSC_IOASCR_G2_IO1_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 16733 #define TSC_IOASCR_G2_IO1 TSC_IOASCR_G2_IO1_Msk /*!<GROUP2_IO1 analog switch enable */
AnnaBridge 189:f392fc9709a3 16734 #define TSC_IOASCR_G2_IO2_Pos (5U)
AnnaBridge 189:f392fc9709a3 16735 #define TSC_IOASCR_G2_IO2_Msk (0x1U << TSC_IOASCR_G2_IO2_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 16736 #define TSC_IOASCR_G2_IO2 TSC_IOASCR_G2_IO2_Msk /*!<GROUP2_IO2 analog switch enable */
AnnaBridge 189:f392fc9709a3 16737 #define TSC_IOASCR_G2_IO3_Pos (6U)
AnnaBridge 189:f392fc9709a3 16738 #define TSC_IOASCR_G2_IO3_Msk (0x1U << TSC_IOASCR_G2_IO3_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 16739 #define TSC_IOASCR_G2_IO3 TSC_IOASCR_G2_IO3_Msk /*!<GROUP2_IO3 analog switch enable */
AnnaBridge 189:f392fc9709a3 16740 #define TSC_IOASCR_G2_IO4_Pos (7U)
AnnaBridge 189:f392fc9709a3 16741 #define TSC_IOASCR_G2_IO4_Msk (0x1U << TSC_IOASCR_G2_IO4_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 16742 #define TSC_IOASCR_G2_IO4 TSC_IOASCR_G2_IO4_Msk /*!<GROUP2_IO4 analog switch enable */
AnnaBridge 189:f392fc9709a3 16743 #define TSC_IOASCR_G3_IO1_Pos (8U)
AnnaBridge 189:f392fc9709a3 16744 #define TSC_IOASCR_G3_IO1_Msk (0x1U << TSC_IOASCR_G3_IO1_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 16745 #define TSC_IOASCR_G3_IO1 TSC_IOASCR_G3_IO1_Msk /*!<GROUP3_IO1 analog switch enable */
AnnaBridge 189:f392fc9709a3 16746 #define TSC_IOASCR_G3_IO2_Pos (9U)
AnnaBridge 189:f392fc9709a3 16747 #define TSC_IOASCR_G3_IO2_Msk (0x1U << TSC_IOASCR_G3_IO2_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 16748 #define TSC_IOASCR_G3_IO2 TSC_IOASCR_G3_IO2_Msk /*!<GROUP3_IO2 analog switch enable */
AnnaBridge 189:f392fc9709a3 16749 #define TSC_IOASCR_G3_IO3_Pos (10U)
AnnaBridge 189:f392fc9709a3 16750 #define TSC_IOASCR_G3_IO3_Msk (0x1U << TSC_IOASCR_G3_IO3_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 16751 #define TSC_IOASCR_G3_IO3 TSC_IOASCR_G3_IO3_Msk /*!<GROUP3_IO3 analog switch enable */
AnnaBridge 189:f392fc9709a3 16752 #define TSC_IOASCR_G3_IO4_Pos (11U)
AnnaBridge 189:f392fc9709a3 16753 #define TSC_IOASCR_G3_IO4_Msk (0x1U << TSC_IOASCR_G3_IO4_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 16754 #define TSC_IOASCR_G3_IO4 TSC_IOASCR_G3_IO4_Msk /*!<GROUP3_IO4 analog switch enable */
AnnaBridge 189:f392fc9709a3 16755 #define TSC_IOASCR_G4_IO1_Pos (12U)
AnnaBridge 189:f392fc9709a3 16756 #define TSC_IOASCR_G4_IO1_Msk (0x1U << TSC_IOASCR_G4_IO1_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 16757 #define TSC_IOASCR_G4_IO1 TSC_IOASCR_G4_IO1_Msk /*!<GROUP4_IO1 analog switch enable */
AnnaBridge 189:f392fc9709a3 16758 #define TSC_IOASCR_G4_IO2_Pos (13U)
AnnaBridge 189:f392fc9709a3 16759 #define TSC_IOASCR_G4_IO2_Msk (0x1U << TSC_IOASCR_G4_IO2_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 16760 #define TSC_IOASCR_G4_IO2 TSC_IOASCR_G4_IO2_Msk /*!<GROUP4_IO2 analog switch enable */
AnnaBridge 189:f392fc9709a3 16761 #define TSC_IOASCR_G4_IO3_Pos (14U)
AnnaBridge 189:f392fc9709a3 16762 #define TSC_IOASCR_G4_IO3_Msk (0x1U << TSC_IOASCR_G4_IO3_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 16763 #define TSC_IOASCR_G4_IO3 TSC_IOASCR_G4_IO3_Msk /*!<GROUP4_IO3 analog switch enable */
AnnaBridge 189:f392fc9709a3 16764 #define TSC_IOASCR_G4_IO4_Pos (15U)
AnnaBridge 189:f392fc9709a3 16765 #define TSC_IOASCR_G4_IO4_Msk (0x1U << TSC_IOASCR_G4_IO4_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 16766 #define TSC_IOASCR_G4_IO4 TSC_IOASCR_G4_IO4_Msk /*!<GROUP4_IO4 analog switch enable */
AnnaBridge 189:f392fc9709a3 16767 #define TSC_IOASCR_G5_IO1_Pos (16U)
AnnaBridge 189:f392fc9709a3 16768 #define TSC_IOASCR_G5_IO1_Msk (0x1U << TSC_IOASCR_G5_IO1_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 16769 #define TSC_IOASCR_G5_IO1 TSC_IOASCR_G5_IO1_Msk /*!<GROUP5_IO1 analog switch enable */
AnnaBridge 189:f392fc9709a3 16770 #define TSC_IOASCR_G5_IO2_Pos (17U)
AnnaBridge 189:f392fc9709a3 16771 #define TSC_IOASCR_G5_IO2_Msk (0x1U << TSC_IOASCR_G5_IO2_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 16772 #define TSC_IOASCR_G5_IO2 TSC_IOASCR_G5_IO2_Msk /*!<GROUP5_IO2 analog switch enable */
AnnaBridge 189:f392fc9709a3 16773 #define TSC_IOASCR_G5_IO3_Pos (18U)
AnnaBridge 189:f392fc9709a3 16774 #define TSC_IOASCR_G5_IO3_Msk (0x1U << TSC_IOASCR_G5_IO3_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 16775 #define TSC_IOASCR_G5_IO3 TSC_IOASCR_G5_IO3_Msk /*!<GROUP5_IO3 analog switch enable */
AnnaBridge 189:f392fc9709a3 16776 #define TSC_IOASCR_G5_IO4_Pos (19U)
AnnaBridge 189:f392fc9709a3 16777 #define TSC_IOASCR_G5_IO4_Msk (0x1U << TSC_IOASCR_G5_IO4_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 16778 #define TSC_IOASCR_G5_IO4 TSC_IOASCR_G5_IO4_Msk /*!<GROUP5_IO4 analog switch enable */
AnnaBridge 189:f392fc9709a3 16779 #define TSC_IOASCR_G6_IO1_Pos (20U)
AnnaBridge 189:f392fc9709a3 16780 #define TSC_IOASCR_G6_IO1_Msk (0x1U << TSC_IOASCR_G6_IO1_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 16781 #define TSC_IOASCR_G6_IO1 TSC_IOASCR_G6_IO1_Msk /*!<GROUP6_IO1 analog switch enable */
AnnaBridge 189:f392fc9709a3 16782 #define TSC_IOASCR_G6_IO2_Pos (21U)
AnnaBridge 189:f392fc9709a3 16783 #define TSC_IOASCR_G6_IO2_Msk (0x1U << TSC_IOASCR_G6_IO2_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 16784 #define TSC_IOASCR_G6_IO2 TSC_IOASCR_G6_IO2_Msk /*!<GROUP6_IO2 analog switch enable */
AnnaBridge 189:f392fc9709a3 16785 #define TSC_IOASCR_G6_IO3_Pos (22U)
AnnaBridge 189:f392fc9709a3 16786 #define TSC_IOASCR_G6_IO3_Msk (0x1U << TSC_IOASCR_G6_IO3_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 16787 #define TSC_IOASCR_G6_IO3 TSC_IOASCR_G6_IO3_Msk /*!<GROUP6_IO3 analog switch enable */
AnnaBridge 189:f392fc9709a3 16788 #define TSC_IOASCR_G6_IO4_Pos (23U)
AnnaBridge 189:f392fc9709a3 16789 #define TSC_IOASCR_G6_IO4_Msk (0x1U << TSC_IOASCR_G6_IO4_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 16790 #define TSC_IOASCR_G6_IO4 TSC_IOASCR_G6_IO4_Msk /*!<GROUP6_IO4 analog switch enable */
AnnaBridge 189:f392fc9709a3 16791 #define TSC_IOASCR_G7_IO1_Pos (24U)
AnnaBridge 189:f392fc9709a3 16792 #define TSC_IOASCR_G7_IO1_Msk (0x1U << TSC_IOASCR_G7_IO1_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 16793 #define TSC_IOASCR_G7_IO1 TSC_IOASCR_G7_IO1_Msk /*!<GROUP7_IO1 analog switch enable */
AnnaBridge 189:f392fc9709a3 16794 #define TSC_IOASCR_G7_IO2_Pos (25U)
AnnaBridge 189:f392fc9709a3 16795 #define TSC_IOASCR_G7_IO2_Msk (0x1U << TSC_IOASCR_G7_IO2_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 16796 #define TSC_IOASCR_G7_IO2 TSC_IOASCR_G7_IO2_Msk /*!<GROUP7_IO2 analog switch enable */
AnnaBridge 189:f392fc9709a3 16797 #define TSC_IOASCR_G7_IO3_Pos (26U)
AnnaBridge 189:f392fc9709a3 16798 #define TSC_IOASCR_G7_IO3_Msk (0x1U << TSC_IOASCR_G7_IO3_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 16799 #define TSC_IOASCR_G7_IO3 TSC_IOASCR_G7_IO3_Msk /*!<GROUP7_IO3 analog switch enable */
AnnaBridge 189:f392fc9709a3 16800 #define TSC_IOASCR_G7_IO4_Pos (27U)
AnnaBridge 189:f392fc9709a3 16801 #define TSC_IOASCR_G7_IO4_Msk (0x1U << TSC_IOASCR_G7_IO4_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 16802 #define TSC_IOASCR_G7_IO4 TSC_IOASCR_G7_IO4_Msk /*!<GROUP7_IO4 analog switch enable */
AnnaBridge 189:f392fc9709a3 16803 #define TSC_IOASCR_G8_IO1_Pos (28U)
AnnaBridge 189:f392fc9709a3 16804 #define TSC_IOASCR_G8_IO1_Msk (0x1U << TSC_IOASCR_G8_IO1_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 16805 #define TSC_IOASCR_G8_IO1 TSC_IOASCR_G8_IO1_Msk /*!<GROUP8_IO1 analog switch enable */
AnnaBridge 189:f392fc9709a3 16806 #define TSC_IOASCR_G8_IO2_Pos (29U)
AnnaBridge 189:f392fc9709a3 16807 #define TSC_IOASCR_G8_IO2_Msk (0x1U << TSC_IOASCR_G8_IO2_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 16808 #define TSC_IOASCR_G8_IO2 TSC_IOASCR_G8_IO2_Msk /*!<GROUP8_IO2 analog switch enable */
AnnaBridge 189:f392fc9709a3 16809 #define TSC_IOASCR_G8_IO3_Pos (30U)
AnnaBridge 189:f392fc9709a3 16810 #define TSC_IOASCR_G8_IO3_Msk (0x1U << TSC_IOASCR_G8_IO3_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 16811 #define TSC_IOASCR_G8_IO3 TSC_IOASCR_G8_IO3_Msk /*!<GROUP8_IO3 analog switch enable */
AnnaBridge 189:f392fc9709a3 16812 #define TSC_IOASCR_G8_IO4_Pos (31U)
AnnaBridge 189:f392fc9709a3 16813 #define TSC_IOASCR_G8_IO4_Msk (0x1U << TSC_IOASCR_G8_IO4_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 16814 #define TSC_IOASCR_G8_IO4 TSC_IOASCR_G8_IO4_Msk /*!<GROUP8_IO4 analog switch enable */
AnnaBridge 189:f392fc9709a3 16815
AnnaBridge 189:f392fc9709a3 16816 /******************* Bit definition for TSC_IOSCR register ******************/
AnnaBridge 189:f392fc9709a3 16817 #define TSC_IOSCR_G1_IO1_Pos (0U)
AnnaBridge 189:f392fc9709a3 16818 #define TSC_IOSCR_G1_IO1_Msk (0x1U << TSC_IOSCR_G1_IO1_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 16819 #define TSC_IOSCR_G1_IO1 TSC_IOSCR_G1_IO1_Msk /*!<GROUP1_IO1 sampling mode */
AnnaBridge 189:f392fc9709a3 16820 #define TSC_IOSCR_G1_IO2_Pos (1U)
AnnaBridge 189:f392fc9709a3 16821 #define TSC_IOSCR_G1_IO2_Msk (0x1U << TSC_IOSCR_G1_IO2_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 16822 #define TSC_IOSCR_G1_IO2 TSC_IOSCR_G1_IO2_Msk /*!<GROUP1_IO2 sampling mode */
AnnaBridge 189:f392fc9709a3 16823 #define TSC_IOSCR_G1_IO3_Pos (2U)
AnnaBridge 189:f392fc9709a3 16824 #define TSC_IOSCR_G1_IO3_Msk (0x1U << TSC_IOSCR_G1_IO3_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 16825 #define TSC_IOSCR_G1_IO3 TSC_IOSCR_G1_IO3_Msk /*!<GROUP1_IO3 sampling mode */
AnnaBridge 189:f392fc9709a3 16826 #define TSC_IOSCR_G1_IO4_Pos (3U)
AnnaBridge 189:f392fc9709a3 16827 #define TSC_IOSCR_G1_IO4_Msk (0x1U << TSC_IOSCR_G1_IO4_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 16828 #define TSC_IOSCR_G1_IO4 TSC_IOSCR_G1_IO4_Msk /*!<GROUP1_IO4 sampling mode */
AnnaBridge 189:f392fc9709a3 16829 #define TSC_IOSCR_G2_IO1_Pos (4U)
AnnaBridge 189:f392fc9709a3 16830 #define TSC_IOSCR_G2_IO1_Msk (0x1U << TSC_IOSCR_G2_IO1_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 16831 #define TSC_IOSCR_G2_IO1 TSC_IOSCR_G2_IO1_Msk /*!<GROUP2_IO1 sampling mode */
AnnaBridge 189:f392fc9709a3 16832 #define TSC_IOSCR_G2_IO2_Pos (5U)
AnnaBridge 189:f392fc9709a3 16833 #define TSC_IOSCR_G2_IO2_Msk (0x1U << TSC_IOSCR_G2_IO2_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 16834 #define TSC_IOSCR_G2_IO2 TSC_IOSCR_G2_IO2_Msk /*!<GROUP2_IO2 sampling mode */
AnnaBridge 189:f392fc9709a3 16835 #define TSC_IOSCR_G2_IO3_Pos (6U)
AnnaBridge 189:f392fc9709a3 16836 #define TSC_IOSCR_G2_IO3_Msk (0x1U << TSC_IOSCR_G2_IO3_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 16837 #define TSC_IOSCR_G2_IO3 TSC_IOSCR_G2_IO3_Msk /*!<GROUP2_IO3 sampling mode */
AnnaBridge 189:f392fc9709a3 16838 #define TSC_IOSCR_G2_IO4_Pos (7U)
AnnaBridge 189:f392fc9709a3 16839 #define TSC_IOSCR_G2_IO4_Msk (0x1U << TSC_IOSCR_G2_IO4_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 16840 #define TSC_IOSCR_G2_IO4 TSC_IOSCR_G2_IO4_Msk /*!<GROUP2_IO4 sampling mode */
AnnaBridge 189:f392fc9709a3 16841 #define TSC_IOSCR_G3_IO1_Pos (8U)
AnnaBridge 189:f392fc9709a3 16842 #define TSC_IOSCR_G3_IO1_Msk (0x1U << TSC_IOSCR_G3_IO1_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 16843 #define TSC_IOSCR_G3_IO1 TSC_IOSCR_G3_IO1_Msk /*!<GROUP3_IO1 sampling mode */
AnnaBridge 189:f392fc9709a3 16844 #define TSC_IOSCR_G3_IO2_Pos (9U)
AnnaBridge 189:f392fc9709a3 16845 #define TSC_IOSCR_G3_IO2_Msk (0x1U << TSC_IOSCR_G3_IO2_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 16846 #define TSC_IOSCR_G3_IO2 TSC_IOSCR_G3_IO2_Msk /*!<GROUP3_IO2 sampling mode */
AnnaBridge 189:f392fc9709a3 16847 #define TSC_IOSCR_G3_IO3_Pos (10U)
AnnaBridge 189:f392fc9709a3 16848 #define TSC_IOSCR_G3_IO3_Msk (0x1U << TSC_IOSCR_G3_IO3_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 16849 #define TSC_IOSCR_G3_IO3 TSC_IOSCR_G3_IO3_Msk /*!<GROUP3_IO3 sampling mode */
AnnaBridge 189:f392fc9709a3 16850 #define TSC_IOSCR_G3_IO4_Pos (11U)
AnnaBridge 189:f392fc9709a3 16851 #define TSC_IOSCR_G3_IO4_Msk (0x1U << TSC_IOSCR_G3_IO4_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 16852 #define TSC_IOSCR_G3_IO4 TSC_IOSCR_G3_IO4_Msk /*!<GROUP3_IO4 sampling mode */
AnnaBridge 189:f392fc9709a3 16853 #define TSC_IOSCR_G4_IO1_Pos (12U)
AnnaBridge 189:f392fc9709a3 16854 #define TSC_IOSCR_G4_IO1_Msk (0x1U << TSC_IOSCR_G4_IO1_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 16855 #define TSC_IOSCR_G4_IO1 TSC_IOSCR_G4_IO1_Msk /*!<GROUP4_IO1 sampling mode */
AnnaBridge 189:f392fc9709a3 16856 #define TSC_IOSCR_G4_IO2_Pos (13U)
AnnaBridge 189:f392fc9709a3 16857 #define TSC_IOSCR_G4_IO2_Msk (0x1U << TSC_IOSCR_G4_IO2_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 16858 #define TSC_IOSCR_G4_IO2 TSC_IOSCR_G4_IO2_Msk /*!<GROUP4_IO2 sampling mode */
AnnaBridge 189:f392fc9709a3 16859 #define TSC_IOSCR_G4_IO3_Pos (14U)
AnnaBridge 189:f392fc9709a3 16860 #define TSC_IOSCR_G4_IO3_Msk (0x1U << TSC_IOSCR_G4_IO3_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 16861 #define TSC_IOSCR_G4_IO3 TSC_IOSCR_G4_IO3_Msk /*!<GROUP4_IO3 sampling mode */
AnnaBridge 189:f392fc9709a3 16862 #define TSC_IOSCR_G4_IO4_Pos (15U)
AnnaBridge 189:f392fc9709a3 16863 #define TSC_IOSCR_G4_IO4_Msk (0x1U << TSC_IOSCR_G4_IO4_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 16864 #define TSC_IOSCR_G4_IO4 TSC_IOSCR_G4_IO4_Msk /*!<GROUP4_IO4 sampling mode */
AnnaBridge 189:f392fc9709a3 16865 #define TSC_IOSCR_G5_IO1_Pos (16U)
AnnaBridge 189:f392fc9709a3 16866 #define TSC_IOSCR_G5_IO1_Msk (0x1U << TSC_IOSCR_G5_IO1_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 16867 #define TSC_IOSCR_G5_IO1 TSC_IOSCR_G5_IO1_Msk /*!<GROUP5_IO1 sampling mode */
AnnaBridge 189:f392fc9709a3 16868 #define TSC_IOSCR_G5_IO2_Pos (17U)
AnnaBridge 189:f392fc9709a3 16869 #define TSC_IOSCR_G5_IO2_Msk (0x1U << TSC_IOSCR_G5_IO2_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 16870 #define TSC_IOSCR_G5_IO2 TSC_IOSCR_G5_IO2_Msk /*!<GROUP5_IO2 sampling mode */
AnnaBridge 189:f392fc9709a3 16871 #define TSC_IOSCR_G5_IO3_Pos (18U)
AnnaBridge 189:f392fc9709a3 16872 #define TSC_IOSCR_G5_IO3_Msk (0x1U << TSC_IOSCR_G5_IO3_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 16873 #define TSC_IOSCR_G5_IO3 TSC_IOSCR_G5_IO3_Msk /*!<GROUP5_IO3 sampling mode */
AnnaBridge 189:f392fc9709a3 16874 #define TSC_IOSCR_G5_IO4_Pos (19U)
AnnaBridge 189:f392fc9709a3 16875 #define TSC_IOSCR_G5_IO4_Msk (0x1U << TSC_IOSCR_G5_IO4_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 16876 #define TSC_IOSCR_G5_IO4 TSC_IOSCR_G5_IO4_Msk /*!<GROUP5_IO4 sampling mode */
AnnaBridge 189:f392fc9709a3 16877 #define TSC_IOSCR_G6_IO1_Pos (20U)
AnnaBridge 189:f392fc9709a3 16878 #define TSC_IOSCR_G6_IO1_Msk (0x1U << TSC_IOSCR_G6_IO1_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 16879 #define TSC_IOSCR_G6_IO1 TSC_IOSCR_G6_IO1_Msk /*!<GROUP6_IO1 sampling mode */
AnnaBridge 189:f392fc9709a3 16880 #define TSC_IOSCR_G6_IO2_Pos (21U)
AnnaBridge 189:f392fc9709a3 16881 #define TSC_IOSCR_G6_IO2_Msk (0x1U << TSC_IOSCR_G6_IO2_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 16882 #define TSC_IOSCR_G6_IO2 TSC_IOSCR_G6_IO2_Msk /*!<GROUP6_IO2 sampling mode */
AnnaBridge 189:f392fc9709a3 16883 #define TSC_IOSCR_G6_IO3_Pos (22U)
AnnaBridge 189:f392fc9709a3 16884 #define TSC_IOSCR_G6_IO3_Msk (0x1U << TSC_IOSCR_G6_IO3_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 16885 #define TSC_IOSCR_G6_IO3 TSC_IOSCR_G6_IO3_Msk /*!<GROUP6_IO3 sampling mode */
AnnaBridge 189:f392fc9709a3 16886 #define TSC_IOSCR_G6_IO4_Pos (23U)
AnnaBridge 189:f392fc9709a3 16887 #define TSC_IOSCR_G6_IO4_Msk (0x1U << TSC_IOSCR_G6_IO4_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 16888 #define TSC_IOSCR_G6_IO4 TSC_IOSCR_G6_IO4_Msk /*!<GROUP6_IO4 sampling mode */
AnnaBridge 189:f392fc9709a3 16889 #define TSC_IOSCR_G7_IO1_Pos (24U)
AnnaBridge 189:f392fc9709a3 16890 #define TSC_IOSCR_G7_IO1_Msk (0x1U << TSC_IOSCR_G7_IO1_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 16891 #define TSC_IOSCR_G7_IO1 TSC_IOSCR_G7_IO1_Msk /*!<GROUP7_IO1 sampling mode */
AnnaBridge 189:f392fc9709a3 16892 #define TSC_IOSCR_G7_IO2_Pos (25U)
AnnaBridge 189:f392fc9709a3 16893 #define TSC_IOSCR_G7_IO2_Msk (0x1U << TSC_IOSCR_G7_IO2_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 16894 #define TSC_IOSCR_G7_IO2 TSC_IOSCR_G7_IO2_Msk /*!<GROUP7_IO2 sampling mode */
AnnaBridge 189:f392fc9709a3 16895 #define TSC_IOSCR_G7_IO3_Pos (26U)
AnnaBridge 189:f392fc9709a3 16896 #define TSC_IOSCR_G7_IO3_Msk (0x1U << TSC_IOSCR_G7_IO3_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 16897 #define TSC_IOSCR_G7_IO3 TSC_IOSCR_G7_IO3_Msk /*!<GROUP7_IO3 sampling mode */
AnnaBridge 189:f392fc9709a3 16898 #define TSC_IOSCR_G7_IO4_Pos (27U)
AnnaBridge 189:f392fc9709a3 16899 #define TSC_IOSCR_G7_IO4_Msk (0x1U << TSC_IOSCR_G7_IO4_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 16900 #define TSC_IOSCR_G7_IO4 TSC_IOSCR_G7_IO4_Msk /*!<GROUP7_IO4 sampling mode */
AnnaBridge 189:f392fc9709a3 16901 #define TSC_IOSCR_G8_IO1_Pos (28U)
AnnaBridge 189:f392fc9709a3 16902 #define TSC_IOSCR_G8_IO1_Msk (0x1U << TSC_IOSCR_G8_IO1_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 16903 #define TSC_IOSCR_G8_IO1 TSC_IOSCR_G8_IO1_Msk /*!<GROUP8_IO1 sampling mode */
AnnaBridge 189:f392fc9709a3 16904 #define TSC_IOSCR_G8_IO2_Pos (29U)
AnnaBridge 189:f392fc9709a3 16905 #define TSC_IOSCR_G8_IO2_Msk (0x1U << TSC_IOSCR_G8_IO2_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 16906 #define TSC_IOSCR_G8_IO2 TSC_IOSCR_G8_IO2_Msk /*!<GROUP8_IO2 sampling mode */
AnnaBridge 189:f392fc9709a3 16907 #define TSC_IOSCR_G8_IO3_Pos (30U)
AnnaBridge 189:f392fc9709a3 16908 #define TSC_IOSCR_G8_IO3_Msk (0x1U << TSC_IOSCR_G8_IO3_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 16909 #define TSC_IOSCR_G8_IO3 TSC_IOSCR_G8_IO3_Msk /*!<GROUP8_IO3 sampling mode */
AnnaBridge 189:f392fc9709a3 16910 #define TSC_IOSCR_G8_IO4_Pos (31U)
AnnaBridge 189:f392fc9709a3 16911 #define TSC_IOSCR_G8_IO4_Msk (0x1U << TSC_IOSCR_G8_IO4_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 16912 #define TSC_IOSCR_G8_IO4 TSC_IOSCR_G8_IO4_Msk /*!<GROUP8_IO4 sampling mode */
AnnaBridge 189:f392fc9709a3 16913
AnnaBridge 189:f392fc9709a3 16914 /******************* Bit definition for TSC_IOCCR register ******************/
AnnaBridge 189:f392fc9709a3 16915 #define TSC_IOCCR_G1_IO1_Pos (0U)
AnnaBridge 189:f392fc9709a3 16916 #define TSC_IOCCR_G1_IO1_Msk (0x1U << TSC_IOCCR_G1_IO1_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 16917 #define TSC_IOCCR_G1_IO1 TSC_IOCCR_G1_IO1_Msk /*!<GROUP1_IO1 channel mode */
AnnaBridge 189:f392fc9709a3 16918 #define TSC_IOCCR_G1_IO2_Pos (1U)
AnnaBridge 189:f392fc9709a3 16919 #define TSC_IOCCR_G1_IO2_Msk (0x1U << TSC_IOCCR_G1_IO2_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 16920 #define TSC_IOCCR_G1_IO2 TSC_IOCCR_G1_IO2_Msk /*!<GROUP1_IO2 channel mode */
AnnaBridge 189:f392fc9709a3 16921 #define TSC_IOCCR_G1_IO3_Pos (2U)
AnnaBridge 189:f392fc9709a3 16922 #define TSC_IOCCR_G1_IO3_Msk (0x1U << TSC_IOCCR_G1_IO3_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 16923 #define TSC_IOCCR_G1_IO3 TSC_IOCCR_G1_IO3_Msk /*!<GROUP1_IO3 channel mode */
AnnaBridge 189:f392fc9709a3 16924 #define TSC_IOCCR_G1_IO4_Pos (3U)
AnnaBridge 189:f392fc9709a3 16925 #define TSC_IOCCR_G1_IO4_Msk (0x1U << TSC_IOCCR_G1_IO4_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 16926 #define TSC_IOCCR_G1_IO4 TSC_IOCCR_G1_IO4_Msk /*!<GROUP1_IO4 channel mode */
AnnaBridge 189:f392fc9709a3 16927 #define TSC_IOCCR_G2_IO1_Pos (4U)
AnnaBridge 189:f392fc9709a3 16928 #define TSC_IOCCR_G2_IO1_Msk (0x1U << TSC_IOCCR_G2_IO1_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 16929 #define TSC_IOCCR_G2_IO1 TSC_IOCCR_G2_IO1_Msk /*!<GROUP2_IO1 channel mode */
AnnaBridge 189:f392fc9709a3 16930 #define TSC_IOCCR_G2_IO2_Pos (5U)
AnnaBridge 189:f392fc9709a3 16931 #define TSC_IOCCR_G2_IO2_Msk (0x1U << TSC_IOCCR_G2_IO2_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 16932 #define TSC_IOCCR_G2_IO2 TSC_IOCCR_G2_IO2_Msk /*!<GROUP2_IO2 channel mode */
AnnaBridge 189:f392fc9709a3 16933 #define TSC_IOCCR_G2_IO3_Pos (6U)
AnnaBridge 189:f392fc9709a3 16934 #define TSC_IOCCR_G2_IO3_Msk (0x1U << TSC_IOCCR_G2_IO3_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 16935 #define TSC_IOCCR_G2_IO3 TSC_IOCCR_G2_IO3_Msk /*!<GROUP2_IO3 channel mode */
AnnaBridge 189:f392fc9709a3 16936 #define TSC_IOCCR_G2_IO4_Pos (7U)
AnnaBridge 189:f392fc9709a3 16937 #define TSC_IOCCR_G2_IO4_Msk (0x1U << TSC_IOCCR_G2_IO4_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 16938 #define TSC_IOCCR_G2_IO4 TSC_IOCCR_G2_IO4_Msk /*!<GROUP2_IO4 channel mode */
AnnaBridge 189:f392fc9709a3 16939 #define TSC_IOCCR_G3_IO1_Pos (8U)
AnnaBridge 189:f392fc9709a3 16940 #define TSC_IOCCR_G3_IO1_Msk (0x1U << TSC_IOCCR_G3_IO1_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 16941 #define TSC_IOCCR_G3_IO1 TSC_IOCCR_G3_IO1_Msk /*!<GROUP3_IO1 channel mode */
AnnaBridge 189:f392fc9709a3 16942 #define TSC_IOCCR_G3_IO2_Pos (9U)
AnnaBridge 189:f392fc9709a3 16943 #define TSC_IOCCR_G3_IO2_Msk (0x1U << TSC_IOCCR_G3_IO2_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 16944 #define TSC_IOCCR_G3_IO2 TSC_IOCCR_G3_IO2_Msk /*!<GROUP3_IO2 channel mode */
AnnaBridge 189:f392fc9709a3 16945 #define TSC_IOCCR_G3_IO3_Pos (10U)
AnnaBridge 189:f392fc9709a3 16946 #define TSC_IOCCR_G3_IO3_Msk (0x1U << TSC_IOCCR_G3_IO3_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 16947 #define TSC_IOCCR_G3_IO3 TSC_IOCCR_G3_IO3_Msk /*!<GROUP3_IO3 channel mode */
AnnaBridge 189:f392fc9709a3 16948 #define TSC_IOCCR_G3_IO4_Pos (11U)
AnnaBridge 189:f392fc9709a3 16949 #define TSC_IOCCR_G3_IO4_Msk (0x1U << TSC_IOCCR_G3_IO4_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 16950 #define TSC_IOCCR_G3_IO4 TSC_IOCCR_G3_IO4_Msk /*!<GROUP3_IO4 channel mode */
AnnaBridge 189:f392fc9709a3 16951 #define TSC_IOCCR_G4_IO1_Pos (12U)
AnnaBridge 189:f392fc9709a3 16952 #define TSC_IOCCR_G4_IO1_Msk (0x1U << TSC_IOCCR_G4_IO1_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 16953 #define TSC_IOCCR_G4_IO1 TSC_IOCCR_G4_IO1_Msk /*!<GROUP4_IO1 channel mode */
AnnaBridge 189:f392fc9709a3 16954 #define TSC_IOCCR_G4_IO2_Pos (13U)
AnnaBridge 189:f392fc9709a3 16955 #define TSC_IOCCR_G4_IO2_Msk (0x1U << TSC_IOCCR_G4_IO2_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 16956 #define TSC_IOCCR_G4_IO2 TSC_IOCCR_G4_IO2_Msk /*!<GROUP4_IO2 channel mode */
AnnaBridge 189:f392fc9709a3 16957 #define TSC_IOCCR_G4_IO3_Pos (14U)
AnnaBridge 189:f392fc9709a3 16958 #define TSC_IOCCR_G4_IO3_Msk (0x1U << TSC_IOCCR_G4_IO3_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 16959 #define TSC_IOCCR_G4_IO3 TSC_IOCCR_G4_IO3_Msk /*!<GROUP4_IO3 channel mode */
AnnaBridge 189:f392fc9709a3 16960 #define TSC_IOCCR_G4_IO4_Pos (15U)
AnnaBridge 189:f392fc9709a3 16961 #define TSC_IOCCR_G4_IO4_Msk (0x1U << TSC_IOCCR_G4_IO4_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 16962 #define TSC_IOCCR_G4_IO4 TSC_IOCCR_G4_IO4_Msk /*!<GROUP4_IO4 channel mode */
AnnaBridge 189:f392fc9709a3 16963 #define TSC_IOCCR_G5_IO1_Pos (16U)
AnnaBridge 189:f392fc9709a3 16964 #define TSC_IOCCR_G5_IO1_Msk (0x1U << TSC_IOCCR_G5_IO1_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 16965 #define TSC_IOCCR_G5_IO1 TSC_IOCCR_G5_IO1_Msk /*!<GROUP5_IO1 channel mode */
AnnaBridge 189:f392fc9709a3 16966 #define TSC_IOCCR_G5_IO2_Pos (17U)
AnnaBridge 189:f392fc9709a3 16967 #define TSC_IOCCR_G5_IO2_Msk (0x1U << TSC_IOCCR_G5_IO2_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 16968 #define TSC_IOCCR_G5_IO2 TSC_IOCCR_G5_IO2_Msk /*!<GROUP5_IO2 channel mode */
AnnaBridge 189:f392fc9709a3 16969 #define TSC_IOCCR_G5_IO3_Pos (18U)
AnnaBridge 189:f392fc9709a3 16970 #define TSC_IOCCR_G5_IO3_Msk (0x1U << TSC_IOCCR_G5_IO3_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 16971 #define TSC_IOCCR_G5_IO3 TSC_IOCCR_G5_IO3_Msk /*!<GROUP5_IO3 channel mode */
AnnaBridge 189:f392fc9709a3 16972 #define TSC_IOCCR_G5_IO4_Pos (19U)
AnnaBridge 189:f392fc9709a3 16973 #define TSC_IOCCR_G5_IO4_Msk (0x1U << TSC_IOCCR_G5_IO4_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 16974 #define TSC_IOCCR_G5_IO4 TSC_IOCCR_G5_IO4_Msk /*!<GROUP5_IO4 channel mode */
AnnaBridge 189:f392fc9709a3 16975 #define TSC_IOCCR_G6_IO1_Pos (20U)
AnnaBridge 189:f392fc9709a3 16976 #define TSC_IOCCR_G6_IO1_Msk (0x1U << TSC_IOCCR_G6_IO1_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 16977 #define TSC_IOCCR_G6_IO1 TSC_IOCCR_G6_IO1_Msk /*!<GROUP6_IO1 channel mode */
AnnaBridge 189:f392fc9709a3 16978 #define TSC_IOCCR_G6_IO2_Pos (21U)
AnnaBridge 189:f392fc9709a3 16979 #define TSC_IOCCR_G6_IO2_Msk (0x1U << TSC_IOCCR_G6_IO2_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 16980 #define TSC_IOCCR_G6_IO2 TSC_IOCCR_G6_IO2_Msk /*!<GROUP6_IO2 channel mode */
AnnaBridge 189:f392fc9709a3 16981 #define TSC_IOCCR_G6_IO3_Pos (22U)
AnnaBridge 189:f392fc9709a3 16982 #define TSC_IOCCR_G6_IO3_Msk (0x1U << TSC_IOCCR_G6_IO3_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 16983 #define TSC_IOCCR_G6_IO3 TSC_IOCCR_G6_IO3_Msk /*!<GROUP6_IO3 channel mode */
AnnaBridge 189:f392fc9709a3 16984 #define TSC_IOCCR_G6_IO4_Pos (23U)
AnnaBridge 189:f392fc9709a3 16985 #define TSC_IOCCR_G6_IO4_Msk (0x1U << TSC_IOCCR_G6_IO4_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 16986 #define TSC_IOCCR_G6_IO4 TSC_IOCCR_G6_IO4_Msk /*!<GROUP6_IO4 channel mode */
AnnaBridge 189:f392fc9709a3 16987 #define TSC_IOCCR_G7_IO1_Pos (24U)
AnnaBridge 189:f392fc9709a3 16988 #define TSC_IOCCR_G7_IO1_Msk (0x1U << TSC_IOCCR_G7_IO1_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 16989 #define TSC_IOCCR_G7_IO1 TSC_IOCCR_G7_IO1_Msk /*!<GROUP7_IO1 channel mode */
AnnaBridge 189:f392fc9709a3 16990 #define TSC_IOCCR_G7_IO2_Pos (25U)
AnnaBridge 189:f392fc9709a3 16991 #define TSC_IOCCR_G7_IO2_Msk (0x1U << TSC_IOCCR_G7_IO2_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 16992 #define TSC_IOCCR_G7_IO2 TSC_IOCCR_G7_IO2_Msk /*!<GROUP7_IO2 channel mode */
AnnaBridge 189:f392fc9709a3 16993 #define TSC_IOCCR_G7_IO3_Pos (26U)
AnnaBridge 189:f392fc9709a3 16994 #define TSC_IOCCR_G7_IO3_Msk (0x1U << TSC_IOCCR_G7_IO3_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 16995 #define TSC_IOCCR_G7_IO3 TSC_IOCCR_G7_IO3_Msk /*!<GROUP7_IO3 channel mode */
AnnaBridge 189:f392fc9709a3 16996 #define TSC_IOCCR_G7_IO4_Pos (27U)
AnnaBridge 189:f392fc9709a3 16997 #define TSC_IOCCR_G7_IO4_Msk (0x1U << TSC_IOCCR_G7_IO4_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 16998 #define TSC_IOCCR_G7_IO4 TSC_IOCCR_G7_IO4_Msk /*!<GROUP7_IO4 channel mode */
AnnaBridge 189:f392fc9709a3 16999 #define TSC_IOCCR_G8_IO1_Pos (28U)
AnnaBridge 189:f392fc9709a3 17000 #define TSC_IOCCR_G8_IO1_Msk (0x1U << TSC_IOCCR_G8_IO1_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 17001 #define TSC_IOCCR_G8_IO1 TSC_IOCCR_G8_IO1_Msk /*!<GROUP8_IO1 channel mode */
AnnaBridge 189:f392fc9709a3 17002 #define TSC_IOCCR_G8_IO2_Pos (29U)
AnnaBridge 189:f392fc9709a3 17003 #define TSC_IOCCR_G8_IO2_Msk (0x1U << TSC_IOCCR_G8_IO2_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 17004 #define TSC_IOCCR_G8_IO2 TSC_IOCCR_G8_IO2_Msk /*!<GROUP8_IO2 channel mode */
AnnaBridge 189:f392fc9709a3 17005 #define TSC_IOCCR_G8_IO3_Pos (30U)
AnnaBridge 189:f392fc9709a3 17006 #define TSC_IOCCR_G8_IO3_Msk (0x1U << TSC_IOCCR_G8_IO3_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 17007 #define TSC_IOCCR_G8_IO3 TSC_IOCCR_G8_IO3_Msk /*!<GROUP8_IO3 channel mode */
AnnaBridge 189:f392fc9709a3 17008 #define TSC_IOCCR_G8_IO4_Pos (31U)
AnnaBridge 189:f392fc9709a3 17009 #define TSC_IOCCR_G8_IO4_Msk (0x1U << TSC_IOCCR_G8_IO4_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 17010 #define TSC_IOCCR_G8_IO4 TSC_IOCCR_G8_IO4_Msk /*!<GROUP8_IO4 channel mode */
AnnaBridge 189:f392fc9709a3 17011
AnnaBridge 189:f392fc9709a3 17012 /******************* Bit definition for TSC_IOGCSR register *****************/
AnnaBridge 189:f392fc9709a3 17013 #define TSC_IOGCSR_G1E_Pos (0U)
AnnaBridge 189:f392fc9709a3 17014 #define TSC_IOGCSR_G1E_Msk (0x1U << TSC_IOGCSR_G1E_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 17015 #define TSC_IOGCSR_G1E TSC_IOGCSR_G1E_Msk /*!<Analog IO GROUP1 enable */
AnnaBridge 189:f392fc9709a3 17016 #define TSC_IOGCSR_G2E_Pos (1U)
AnnaBridge 189:f392fc9709a3 17017 #define TSC_IOGCSR_G2E_Msk (0x1U << TSC_IOGCSR_G2E_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 17018 #define TSC_IOGCSR_G2E TSC_IOGCSR_G2E_Msk /*!<Analog IO GROUP2 enable */
AnnaBridge 189:f392fc9709a3 17019 #define TSC_IOGCSR_G3E_Pos (2U)
AnnaBridge 189:f392fc9709a3 17020 #define TSC_IOGCSR_G3E_Msk (0x1U << TSC_IOGCSR_G3E_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 17021 #define TSC_IOGCSR_G3E TSC_IOGCSR_G3E_Msk /*!<Analog IO GROUP3 enable */
AnnaBridge 189:f392fc9709a3 17022 #define TSC_IOGCSR_G4E_Pos (3U)
AnnaBridge 189:f392fc9709a3 17023 #define TSC_IOGCSR_G4E_Msk (0x1U << TSC_IOGCSR_G4E_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 17024 #define TSC_IOGCSR_G4E TSC_IOGCSR_G4E_Msk /*!<Analog IO GROUP4 enable */
AnnaBridge 189:f392fc9709a3 17025 #define TSC_IOGCSR_G5E_Pos (4U)
AnnaBridge 189:f392fc9709a3 17026 #define TSC_IOGCSR_G5E_Msk (0x1U << TSC_IOGCSR_G5E_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 17027 #define TSC_IOGCSR_G5E TSC_IOGCSR_G5E_Msk /*!<Analog IO GROUP5 enable */
AnnaBridge 189:f392fc9709a3 17028 #define TSC_IOGCSR_G6E_Pos (5U)
AnnaBridge 189:f392fc9709a3 17029 #define TSC_IOGCSR_G6E_Msk (0x1U << TSC_IOGCSR_G6E_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 17030 #define TSC_IOGCSR_G6E TSC_IOGCSR_G6E_Msk /*!<Analog IO GROUP6 enable */
AnnaBridge 189:f392fc9709a3 17031 #define TSC_IOGCSR_G7E_Pos (6U)
AnnaBridge 189:f392fc9709a3 17032 #define TSC_IOGCSR_G7E_Msk (0x1U << TSC_IOGCSR_G7E_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 17033 #define TSC_IOGCSR_G7E TSC_IOGCSR_G7E_Msk /*!<Analog IO GROUP7 enable */
AnnaBridge 189:f392fc9709a3 17034 #define TSC_IOGCSR_G8E_Pos (7U)
AnnaBridge 189:f392fc9709a3 17035 #define TSC_IOGCSR_G8E_Msk (0x1U << TSC_IOGCSR_G8E_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 17036 #define TSC_IOGCSR_G8E TSC_IOGCSR_G8E_Msk /*!<Analog IO GROUP8 enable */
AnnaBridge 189:f392fc9709a3 17037 #define TSC_IOGCSR_G1S_Pos (16U)
AnnaBridge 189:f392fc9709a3 17038 #define TSC_IOGCSR_G1S_Msk (0x1U << TSC_IOGCSR_G1S_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 17039 #define TSC_IOGCSR_G1S TSC_IOGCSR_G1S_Msk /*!<Analog IO GROUP1 status */
AnnaBridge 189:f392fc9709a3 17040 #define TSC_IOGCSR_G2S_Pos (17U)
AnnaBridge 189:f392fc9709a3 17041 #define TSC_IOGCSR_G2S_Msk (0x1U << TSC_IOGCSR_G2S_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 17042 #define TSC_IOGCSR_G2S TSC_IOGCSR_G2S_Msk /*!<Analog IO GROUP2 status */
AnnaBridge 189:f392fc9709a3 17043 #define TSC_IOGCSR_G3S_Pos (18U)
AnnaBridge 189:f392fc9709a3 17044 #define TSC_IOGCSR_G3S_Msk (0x1U << TSC_IOGCSR_G3S_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 17045 #define TSC_IOGCSR_G3S TSC_IOGCSR_G3S_Msk /*!<Analog IO GROUP3 status */
AnnaBridge 189:f392fc9709a3 17046 #define TSC_IOGCSR_G4S_Pos (19U)
AnnaBridge 189:f392fc9709a3 17047 #define TSC_IOGCSR_G4S_Msk (0x1U << TSC_IOGCSR_G4S_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 17048 #define TSC_IOGCSR_G4S TSC_IOGCSR_G4S_Msk /*!<Analog IO GROUP4 status */
AnnaBridge 189:f392fc9709a3 17049 #define TSC_IOGCSR_G5S_Pos (20U)
AnnaBridge 189:f392fc9709a3 17050 #define TSC_IOGCSR_G5S_Msk (0x1U << TSC_IOGCSR_G5S_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 17051 #define TSC_IOGCSR_G5S TSC_IOGCSR_G5S_Msk /*!<Analog IO GROUP5 status */
AnnaBridge 189:f392fc9709a3 17052 #define TSC_IOGCSR_G6S_Pos (21U)
AnnaBridge 189:f392fc9709a3 17053 #define TSC_IOGCSR_G6S_Msk (0x1U << TSC_IOGCSR_G6S_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 17054 #define TSC_IOGCSR_G6S TSC_IOGCSR_G6S_Msk /*!<Analog IO GROUP6 status */
AnnaBridge 189:f392fc9709a3 17055 #define TSC_IOGCSR_G7S_Pos (22U)
AnnaBridge 189:f392fc9709a3 17056 #define TSC_IOGCSR_G7S_Msk (0x1U << TSC_IOGCSR_G7S_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 17057 #define TSC_IOGCSR_G7S TSC_IOGCSR_G7S_Msk /*!<Analog IO GROUP7 status */
AnnaBridge 189:f392fc9709a3 17058 #define TSC_IOGCSR_G8S_Pos (23U)
AnnaBridge 189:f392fc9709a3 17059 #define TSC_IOGCSR_G8S_Msk (0x1U << TSC_IOGCSR_G8S_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 17060 #define TSC_IOGCSR_G8S TSC_IOGCSR_G8S_Msk /*!<Analog IO GROUP8 status */
AnnaBridge 189:f392fc9709a3 17061
AnnaBridge 189:f392fc9709a3 17062 /******************* Bit definition for TSC_IOGXCR register *****************/
AnnaBridge 189:f392fc9709a3 17063 #define TSC_IOGXCR_CNT_Pos (0U)
AnnaBridge 189:f392fc9709a3 17064 #define TSC_IOGXCR_CNT_Msk (0x3FFFU << TSC_IOGXCR_CNT_Pos) /*!< 0x00003FFF */
AnnaBridge 189:f392fc9709a3 17065 #define TSC_IOGXCR_CNT TSC_IOGXCR_CNT_Msk /*!<CNT[13:0] bits (Counter value) */
AnnaBridge 189:f392fc9709a3 17066
AnnaBridge 189:f392fc9709a3 17067 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 17068 /* */
AnnaBridge 189:f392fc9709a3 17069 /* Universal Synchronous Asynchronous Receiver Transmitter (USART) */
AnnaBridge 189:f392fc9709a3 17070 /* */
AnnaBridge 189:f392fc9709a3 17071 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 17072
AnnaBridge 189:f392fc9709a3 17073 /*
AnnaBridge 189:f392fc9709a3 17074 * @brief Specific device feature definitions (not present on all devices in the STM32L4 serie)
AnnaBridge 189:f392fc9709a3 17075 */
AnnaBridge 189:f392fc9709a3 17076 #define USART_TCBGT_SUPPORT
AnnaBridge 189:f392fc9709a3 17077
AnnaBridge 189:f392fc9709a3 17078 /****************** Bit definition for USART_CR1 register *******************/
AnnaBridge 189:f392fc9709a3 17079 #define USART_CR1_UE_Pos (0U)
AnnaBridge 189:f392fc9709a3 17080 #define USART_CR1_UE_Msk (0x1U << USART_CR1_UE_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 17081 #define USART_CR1_UE USART_CR1_UE_Msk /*!< USART Enable */
AnnaBridge 189:f392fc9709a3 17082 #define USART_CR1_UESM_Pos (1U)
AnnaBridge 189:f392fc9709a3 17083 #define USART_CR1_UESM_Msk (0x1U << USART_CR1_UESM_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 17084 #define USART_CR1_UESM USART_CR1_UESM_Msk /*!< USART Enable in STOP Mode */
AnnaBridge 189:f392fc9709a3 17085 #define USART_CR1_RE_Pos (2U)
AnnaBridge 189:f392fc9709a3 17086 #define USART_CR1_RE_Msk (0x1U << USART_CR1_RE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 17087 #define USART_CR1_RE USART_CR1_RE_Msk /*!< Receiver Enable */
AnnaBridge 189:f392fc9709a3 17088 #define USART_CR1_TE_Pos (3U)
AnnaBridge 189:f392fc9709a3 17089 #define USART_CR1_TE_Msk (0x1U << USART_CR1_TE_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 17090 #define USART_CR1_TE USART_CR1_TE_Msk /*!< Transmitter Enable */
AnnaBridge 189:f392fc9709a3 17091 #define USART_CR1_IDLEIE_Pos (4U)
AnnaBridge 189:f392fc9709a3 17092 #define USART_CR1_IDLEIE_Msk (0x1U << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 17093 #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!< IDLE Interrupt Enable */
AnnaBridge 189:f392fc9709a3 17094 #define USART_CR1_RXNEIE_Pos (5U)
AnnaBridge 189:f392fc9709a3 17095 #define USART_CR1_RXNEIE_Msk (0x1U << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 17096 #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!< RXNE Interrupt Enable */
AnnaBridge 189:f392fc9709a3 17097 #define USART_CR1_TCIE_Pos (6U)
AnnaBridge 189:f392fc9709a3 17098 #define USART_CR1_TCIE_Msk (0x1U << USART_CR1_TCIE_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 17099 #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!< Transmission Complete Interrupt Enable */
AnnaBridge 189:f392fc9709a3 17100 #define USART_CR1_TXEIE_Pos (7U)
AnnaBridge 189:f392fc9709a3 17101 #define USART_CR1_TXEIE_Msk (0x1U << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 17102 #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!< TXE Interrupt Enable */
AnnaBridge 189:f392fc9709a3 17103 #define USART_CR1_PEIE_Pos (8U)
AnnaBridge 189:f392fc9709a3 17104 #define USART_CR1_PEIE_Msk (0x1U << USART_CR1_PEIE_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 17105 #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!< PE Interrupt Enable */
AnnaBridge 189:f392fc9709a3 17106 #define USART_CR1_PS_Pos (9U)
AnnaBridge 189:f392fc9709a3 17107 #define USART_CR1_PS_Msk (0x1U << USART_CR1_PS_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 17108 #define USART_CR1_PS USART_CR1_PS_Msk /*!< Parity Selection */
AnnaBridge 189:f392fc9709a3 17109 #define USART_CR1_PCE_Pos (10U)
AnnaBridge 189:f392fc9709a3 17110 #define USART_CR1_PCE_Msk (0x1U << USART_CR1_PCE_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 17111 #define USART_CR1_PCE USART_CR1_PCE_Msk /*!< Parity Control Enable */
AnnaBridge 189:f392fc9709a3 17112 #define USART_CR1_WAKE_Pos (11U)
AnnaBridge 189:f392fc9709a3 17113 #define USART_CR1_WAKE_Msk (0x1U << USART_CR1_WAKE_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 17114 #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!< Receiver Wakeup method */
AnnaBridge 189:f392fc9709a3 17115 #define USART_CR1_M_Pos (12U)
AnnaBridge 189:f392fc9709a3 17116 #define USART_CR1_M_Msk (0x10001U << USART_CR1_M_Pos) /*!< 0x10001000 */
AnnaBridge 189:f392fc9709a3 17117 #define USART_CR1_M USART_CR1_M_Msk /*!< Word length */
AnnaBridge 189:f392fc9709a3 17118 #define USART_CR1_M0_Pos (12U)
AnnaBridge 189:f392fc9709a3 17119 #define USART_CR1_M0_Msk (0x1U << USART_CR1_M0_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 17120 #define USART_CR1_M0 USART_CR1_M0_Msk /*!< Word length - Bit 0 */
AnnaBridge 189:f392fc9709a3 17121 #define USART_CR1_MME_Pos (13U)
AnnaBridge 189:f392fc9709a3 17122 #define USART_CR1_MME_Msk (0x1U << USART_CR1_MME_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 17123 #define USART_CR1_MME USART_CR1_MME_Msk /*!< Mute Mode Enable */
AnnaBridge 189:f392fc9709a3 17124 #define USART_CR1_CMIE_Pos (14U)
AnnaBridge 189:f392fc9709a3 17125 #define USART_CR1_CMIE_Msk (0x1U << USART_CR1_CMIE_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 17126 #define USART_CR1_CMIE USART_CR1_CMIE_Msk /*!< Character match interrupt enable */
AnnaBridge 189:f392fc9709a3 17127 #define USART_CR1_OVER8_Pos (15U)
AnnaBridge 189:f392fc9709a3 17128 #define USART_CR1_OVER8_Msk (0x1U << USART_CR1_OVER8_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 17129 #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!< Oversampling by 8-bit or 16-bit mode */
AnnaBridge 189:f392fc9709a3 17130 #define USART_CR1_DEDT_Pos (16U)
AnnaBridge 189:f392fc9709a3 17131 #define USART_CR1_DEDT_Msk (0x1FU << USART_CR1_DEDT_Pos) /*!< 0x001F0000 */
AnnaBridge 189:f392fc9709a3 17132 #define USART_CR1_DEDT USART_CR1_DEDT_Msk /*!< DEDT[4:0] bits (Driver Enable Deassertion Time) */
AnnaBridge 189:f392fc9709a3 17133 #define USART_CR1_DEDT_0 (0x01U << USART_CR1_DEDT_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 17134 #define USART_CR1_DEDT_1 (0x02U << USART_CR1_DEDT_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 17135 #define USART_CR1_DEDT_2 (0x04U << USART_CR1_DEDT_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 17136 #define USART_CR1_DEDT_3 (0x08U << USART_CR1_DEDT_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 17137 #define USART_CR1_DEDT_4 (0x10U << USART_CR1_DEDT_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 17138 #define USART_CR1_DEAT_Pos (21U)
AnnaBridge 189:f392fc9709a3 17139 #define USART_CR1_DEAT_Msk (0x1FU << USART_CR1_DEAT_Pos) /*!< 0x03E00000 */
AnnaBridge 189:f392fc9709a3 17140 #define USART_CR1_DEAT USART_CR1_DEAT_Msk /*!< DEAT[4:0] bits (Driver Enable Assertion Time) */
AnnaBridge 189:f392fc9709a3 17141 #define USART_CR1_DEAT_0 (0x01U << USART_CR1_DEAT_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 17142 #define USART_CR1_DEAT_1 (0x02U << USART_CR1_DEAT_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 17143 #define USART_CR1_DEAT_2 (0x04U << USART_CR1_DEAT_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 17144 #define USART_CR1_DEAT_3 (0x08U << USART_CR1_DEAT_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 17145 #define USART_CR1_DEAT_4 (0x10U << USART_CR1_DEAT_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 17146 #define USART_CR1_RTOIE_Pos (26U)
AnnaBridge 189:f392fc9709a3 17147 #define USART_CR1_RTOIE_Msk (0x1U << USART_CR1_RTOIE_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 17148 #define USART_CR1_RTOIE USART_CR1_RTOIE_Msk /*!< Receive Time Out interrupt enable */
AnnaBridge 189:f392fc9709a3 17149 #define USART_CR1_EOBIE_Pos (27U)
AnnaBridge 189:f392fc9709a3 17150 #define USART_CR1_EOBIE_Msk (0x1U << USART_CR1_EOBIE_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 17151 #define USART_CR1_EOBIE USART_CR1_EOBIE_Msk /*!< End of Block interrupt enable */
AnnaBridge 189:f392fc9709a3 17152 #define USART_CR1_M1_Pos (28U)
AnnaBridge 189:f392fc9709a3 17153 #define USART_CR1_M1_Msk (0x1U << USART_CR1_M1_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 17154 #define USART_CR1_M1 USART_CR1_M1_Msk /*!< Word length - Bit 1 */
AnnaBridge 189:f392fc9709a3 17155
AnnaBridge 189:f392fc9709a3 17156 /****************** Bit definition for USART_CR2 register *******************/
AnnaBridge 189:f392fc9709a3 17157 #define USART_CR2_ADDM7_Pos (4U)
AnnaBridge 189:f392fc9709a3 17158 #define USART_CR2_ADDM7_Msk (0x1U << USART_CR2_ADDM7_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 17159 #define USART_CR2_ADDM7 USART_CR2_ADDM7_Msk /*!< 7-bit or 4-bit Address Detection */
AnnaBridge 189:f392fc9709a3 17160 #define USART_CR2_LBDL_Pos (5U)
AnnaBridge 189:f392fc9709a3 17161 #define USART_CR2_LBDL_Msk (0x1U << USART_CR2_LBDL_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 17162 #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!< LIN Break Detection Length */
AnnaBridge 189:f392fc9709a3 17163 #define USART_CR2_LBDIE_Pos (6U)
AnnaBridge 189:f392fc9709a3 17164 #define USART_CR2_LBDIE_Msk (0x1U << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 17165 #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!< LIN Break Detection Interrupt Enable */
AnnaBridge 189:f392fc9709a3 17166 #define USART_CR2_LBCL_Pos (8U)
AnnaBridge 189:f392fc9709a3 17167 #define USART_CR2_LBCL_Msk (0x1U << USART_CR2_LBCL_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 17168 #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!< Last Bit Clock pulse */
AnnaBridge 189:f392fc9709a3 17169 #define USART_CR2_CPHA_Pos (9U)
AnnaBridge 189:f392fc9709a3 17170 #define USART_CR2_CPHA_Msk (0x1U << USART_CR2_CPHA_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 17171 #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!< Clock Phase */
AnnaBridge 189:f392fc9709a3 17172 #define USART_CR2_CPOL_Pos (10U)
AnnaBridge 189:f392fc9709a3 17173 #define USART_CR2_CPOL_Msk (0x1U << USART_CR2_CPOL_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 17174 #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!< Clock Polarity */
AnnaBridge 189:f392fc9709a3 17175 #define USART_CR2_CLKEN_Pos (11U)
AnnaBridge 189:f392fc9709a3 17176 #define USART_CR2_CLKEN_Msk (0x1U << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 17177 #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!< Clock Enable */
AnnaBridge 189:f392fc9709a3 17178 #define USART_CR2_STOP_Pos (12U)
AnnaBridge 189:f392fc9709a3 17179 #define USART_CR2_STOP_Msk (0x3U << USART_CR2_STOP_Pos) /*!< 0x00003000 */
AnnaBridge 189:f392fc9709a3 17180 #define USART_CR2_STOP USART_CR2_STOP_Msk /*!< STOP[1:0] bits (STOP bits) */
AnnaBridge 189:f392fc9709a3 17181 #define USART_CR2_STOP_0 (0x1U << USART_CR2_STOP_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 17182 #define USART_CR2_STOP_1 (0x2U << USART_CR2_STOP_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 17183 #define USART_CR2_LINEN_Pos (14U)
AnnaBridge 189:f392fc9709a3 17184 #define USART_CR2_LINEN_Msk (0x1U << USART_CR2_LINEN_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 17185 #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!< LIN mode enable */
AnnaBridge 189:f392fc9709a3 17186 #define USART_CR2_SWAP_Pos (15U)
AnnaBridge 189:f392fc9709a3 17187 #define USART_CR2_SWAP_Msk (0x1U << USART_CR2_SWAP_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 17188 #define USART_CR2_SWAP USART_CR2_SWAP_Msk /*!< SWAP TX/RX pins */
AnnaBridge 189:f392fc9709a3 17189 #define USART_CR2_RXINV_Pos (16U)
AnnaBridge 189:f392fc9709a3 17190 #define USART_CR2_RXINV_Msk (0x1U << USART_CR2_RXINV_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 17191 #define USART_CR2_RXINV USART_CR2_RXINV_Msk /*!< RX pin active level inversion */
AnnaBridge 189:f392fc9709a3 17192 #define USART_CR2_TXINV_Pos (17U)
AnnaBridge 189:f392fc9709a3 17193 #define USART_CR2_TXINV_Msk (0x1U << USART_CR2_TXINV_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 17194 #define USART_CR2_TXINV USART_CR2_TXINV_Msk /*!< TX pin active level inversion */
AnnaBridge 189:f392fc9709a3 17195 #define USART_CR2_DATAINV_Pos (18U)
AnnaBridge 189:f392fc9709a3 17196 #define USART_CR2_DATAINV_Msk (0x1U << USART_CR2_DATAINV_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 17197 #define USART_CR2_DATAINV USART_CR2_DATAINV_Msk /*!< Binary data inversion */
AnnaBridge 189:f392fc9709a3 17198 #define USART_CR2_MSBFIRST_Pos (19U)
AnnaBridge 189:f392fc9709a3 17199 #define USART_CR2_MSBFIRST_Msk (0x1U << USART_CR2_MSBFIRST_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 17200 #define USART_CR2_MSBFIRST USART_CR2_MSBFIRST_Msk /*!< Most Significant Bit First */
AnnaBridge 189:f392fc9709a3 17201 #define USART_CR2_ABREN_Pos (20U)
AnnaBridge 189:f392fc9709a3 17202 #define USART_CR2_ABREN_Msk (0x1U << USART_CR2_ABREN_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 17203 #define USART_CR2_ABREN USART_CR2_ABREN_Msk /*!< Auto Baud-Rate Enable*/
AnnaBridge 189:f392fc9709a3 17204 #define USART_CR2_ABRMODE_Pos (21U)
AnnaBridge 189:f392fc9709a3 17205 #define USART_CR2_ABRMODE_Msk (0x3U << USART_CR2_ABRMODE_Pos) /*!< 0x00600000 */
AnnaBridge 189:f392fc9709a3 17206 #define USART_CR2_ABRMODE USART_CR2_ABRMODE_Msk /*!< ABRMOD[1:0] bits (Auto Baud-Rate Mode) */
AnnaBridge 189:f392fc9709a3 17207 #define USART_CR2_ABRMODE_0 (0x1U << USART_CR2_ABRMODE_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 17208 #define USART_CR2_ABRMODE_1 (0x2U << USART_CR2_ABRMODE_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 17209 #define USART_CR2_RTOEN_Pos (23U)
AnnaBridge 189:f392fc9709a3 17210 #define USART_CR2_RTOEN_Msk (0x1U << USART_CR2_RTOEN_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 17211 #define USART_CR2_RTOEN USART_CR2_RTOEN_Msk /*!< Receiver Time-Out enable */
AnnaBridge 189:f392fc9709a3 17212 #define USART_CR2_ADD_Pos (24U)
AnnaBridge 189:f392fc9709a3 17213 #define USART_CR2_ADD_Msk (0xFFU << USART_CR2_ADD_Pos) /*!< 0xFF000000 */
AnnaBridge 189:f392fc9709a3 17214 #define USART_CR2_ADD USART_CR2_ADD_Msk /*!< Address of the USART node */
AnnaBridge 189:f392fc9709a3 17215
AnnaBridge 189:f392fc9709a3 17216 /****************** Bit definition for USART_CR3 register *******************/
AnnaBridge 189:f392fc9709a3 17217 #define USART_CR3_EIE_Pos (0U)
AnnaBridge 189:f392fc9709a3 17218 #define USART_CR3_EIE_Msk (0x1U << USART_CR3_EIE_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 17219 #define USART_CR3_EIE USART_CR3_EIE_Msk /*!< Error Interrupt Enable */
AnnaBridge 189:f392fc9709a3 17220 #define USART_CR3_IREN_Pos (1U)
AnnaBridge 189:f392fc9709a3 17221 #define USART_CR3_IREN_Msk (0x1U << USART_CR3_IREN_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 17222 #define USART_CR3_IREN USART_CR3_IREN_Msk /*!< IrDA mode Enable */
AnnaBridge 189:f392fc9709a3 17223 #define USART_CR3_IRLP_Pos (2U)
AnnaBridge 189:f392fc9709a3 17224 #define USART_CR3_IRLP_Msk (0x1U << USART_CR3_IRLP_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 17225 #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!< IrDA Low-Power */
AnnaBridge 189:f392fc9709a3 17226 #define USART_CR3_HDSEL_Pos (3U)
AnnaBridge 189:f392fc9709a3 17227 #define USART_CR3_HDSEL_Msk (0x1U << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 17228 #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!< Half-Duplex Selection */
AnnaBridge 189:f392fc9709a3 17229 #define USART_CR3_NACK_Pos (4U)
AnnaBridge 189:f392fc9709a3 17230 #define USART_CR3_NACK_Msk (0x1U << USART_CR3_NACK_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 17231 #define USART_CR3_NACK USART_CR3_NACK_Msk /*!< SmartCard NACK enable */
AnnaBridge 189:f392fc9709a3 17232 #define USART_CR3_SCEN_Pos (5U)
AnnaBridge 189:f392fc9709a3 17233 #define USART_CR3_SCEN_Msk (0x1U << USART_CR3_SCEN_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 17234 #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!< SmartCard mode enable */
AnnaBridge 189:f392fc9709a3 17235 #define USART_CR3_DMAR_Pos (6U)
AnnaBridge 189:f392fc9709a3 17236 #define USART_CR3_DMAR_Msk (0x1U << USART_CR3_DMAR_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 17237 #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!< DMA Enable Receiver */
AnnaBridge 189:f392fc9709a3 17238 #define USART_CR3_DMAT_Pos (7U)
AnnaBridge 189:f392fc9709a3 17239 #define USART_CR3_DMAT_Msk (0x1U << USART_CR3_DMAT_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 17240 #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!< DMA Enable Transmitter */
AnnaBridge 189:f392fc9709a3 17241 #define USART_CR3_RTSE_Pos (8U)
AnnaBridge 189:f392fc9709a3 17242 #define USART_CR3_RTSE_Msk (0x1U << USART_CR3_RTSE_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 17243 #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!< RTS Enable */
AnnaBridge 189:f392fc9709a3 17244 #define USART_CR3_CTSE_Pos (9U)
AnnaBridge 189:f392fc9709a3 17245 #define USART_CR3_CTSE_Msk (0x1U << USART_CR3_CTSE_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 17246 #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!< CTS Enable */
AnnaBridge 189:f392fc9709a3 17247 #define USART_CR3_CTSIE_Pos (10U)
AnnaBridge 189:f392fc9709a3 17248 #define USART_CR3_CTSIE_Msk (0x1U << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 17249 #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!< CTS Interrupt Enable */
AnnaBridge 189:f392fc9709a3 17250 #define USART_CR3_ONEBIT_Pos (11U)
AnnaBridge 189:f392fc9709a3 17251 #define USART_CR3_ONEBIT_Msk (0x1U << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 17252 #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!< One sample bit method enable */
AnnaBridge 189:f392fc9709a3 17253 #define USART_CR3_OVRDIS_Pos (12U)
AnnaBridge 189:f392fc9709a3 17254 #define USART_CR3_OVRDIS_Msk (0x1U << USART_CR3_OVRDIS_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 17255 #define USART_CR3_OVRDIS USART_CR3_OVRDIS_Msk /*!< Overrun Disable */
AnnaBridge 189:f392fc9709a3 17256 #define USART_CR3_DDRE_Pos (13U)
AnnaBridge 189:f392fc9709a3 17257 #define USART_CR3_DDRE_Msk (0x1U << USART_CR3_DDRE_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 17258 #define USART_CR3_DDRE USART_CR3_DDRE_Msk /*!< DMA Disable on Reception Error */
AnnaBridge 189:f392fc9709a3 17259 #define USART_CR3_DEM_Pos (14U)
AnnaBridge 189:f392fc9709a3 17260 #define USART_CR3_DEM_Msk (0x1U << USART_CR3_DEM_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 17261 #define USART_CR3_DEM USART_CR3_DEM_Msk /*!< Driver Enable Mode */
AnnaBridge 189:f392fc9709a3 17262 #define USART_CR3_DEP_Pos (15U)
AnnaBridge 189:f392fc9709a3 17263 #define USART_CR3_DEP_Msk (0x1U << USART_CR3_DEP_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 17264 #define USART_CR3_DEP USART_CR3_DEP_Msk /*!< Driver Enable Polarity Selection */
AnnaBridge 189:f392fc9709a3 17265 #define USART_CR3_SCARCNT_Pos (17U)
AnnaBridge 189:f392fc9709a3 17266 #define USART_CR3_SCARCNT_Msk (0x7U << USART_CR3_SCARCNT_Pos) /*!< 0x000E0000 */
AnnaBridge 189:f392fc9709a3 17267 #define USART_CR3_SCARCNT USART_CR3_SCARCNT_Msk /*!< SCARCNT[2:0] bits (SmartCard Auto-Retry Count) */
AnnaBridge 189:f392fc9709a3 17268 #define USART_CR3_SCARCNT_0 (0x1U << USART_CR3_SCARCNT_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 17269 #define USART_CR3_SCARCNT_1 (0x2U << USART_CR3_SCARCNT_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 17270 #define USART_CR3_SCARCNT_2 (0x4U << USART_CR3_SCARCNT_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 17271 #define USART_CR3_WUS_Pos (20U)
AnnaBridge 189:f392fc9709a3 17272 #define USART_CR3_WUS_Msk (0x3U << USART_CR3_WUS_Pos) /*!< 0x00300000 */
AnnaBridge 189:f392fc9709a3 17273 #define USART_CR3_WUS USART_CR3_WUS_Msk /*!< WUS[1:0] bits (Wake UP Interrupt Flag Selection) */
AnnaBridge 189:f392fc9709a3 17274 #define USART_CR3_WUS_0 (0x1U << USART_CR3_WUS_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 17275 #define USART_CR3_WUS_1 (0x2U << USART_CR3_WUS_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 17276 #define USART_CR3_WUFIE_Pos (22U)
AnnaBridge 189:f392fc9709a3 17277 #define USART_CR3_WUFIE_Msk (0x1U << USART_CR3_WUFIE_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 17278 #define USART_CR3_WUFIE USART_CR3_WUFIE_Msk /*!< Wake Up Interrupt Enable */
AnnaBridge 189:f392fc9709a3 17279 /* MBED */
AnnaBridge 189:f392fc9709a3 17280 #define USART_CR3_UCESM_Pos (23U)
AnnaBridge 189:f392fc9709a3 17281 #define USART_CR3_UCESM_Msk (0x1U << USART_CR3_UCESM_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 17282 #define USART_CR3_UCESM USART_CR3_UCESM_Msk /*!< Clock Enable in Stop mode */
AnnaBridge 189:f392fc9709a3 17283 /* MBED */
AnnaBridge 189:f392fc9709a3 17284 #define USART_CR3_TCBGTIE_Pos (24U)
AnnaBridge 189:f392fc9709a3 17285 #define USART_CR3_TCBGTIE_Msk (0x1U << USART_CR3_TCBGTIE_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 17286 #define USART_CR3_TCBGTIE USART_CR3_TCBGTIE_Msk /*!< Transmission Complete Before Guard Time Interrupt Enable */
AnnaBridge 189:f392fc9709a3 17287
AnnaBridge 189:f392fc9709a3 17288 /****************** Bit definition for USART_BRR register *******************/
AnnaBridge 189:f392fc9709a3 17289 #define USART_BRR_DIV_FRACTION_Pos (0U)
AnnaBridge 189:f392fc9709a3 17290 #define USART_BRR_DIV_FRACTION_Msk (0xFU << USART_BRR_DIV_FRACTION_Pos) /*!< 0x0000000F */
AnnaBridge 189:f392fc9709a3 17291 #define USART_BRR_DIV_FRACTION USART_BRR_DIV_FRACTION_Msk /*!< Fraction of USARTDIV */
AnnaBridge 189:f392fc9709a3 17292 #define USART_BRR_DIV_MANTISSA_Pos (4U)
AnnaBridge 189:f392fc9709a3 17293 #define USART_BRR_DIV_MANTISSA_Msk (0xFFFU << USART_BRR_DIV_MANTISSA_Pos) /*!< 0x0000FFF0 */
AnnaBridge 189:f392fc9709a3 17294 #define USART_BRR_DIV_MANTISSA USART_BRR_DIV_MANTISSA_Msk /*!< Mantissa of USARTDIV */
AnnaBridge 189:f392fc9709a3 17295
AnnaBridge 189:f392fc9709a3 17296 /****************** Bit definition for USART_GTPR register ******************/
AnnaBridge 189:f392fc9709a3 17297 #define USART_GTPR_PSC_Pos (0U)
AnnaBridge 189:f392fc9709a3 17298 #define USART_GTPR_PSC_Msk (0xFFU << USART_GTPR_PSC_Pos) /*!< 0x000000FF */
AnnaBridge 189:f392fc9709a3 17299 #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!< PSC[7:0] bits (Prescaler value) */
AnnaBridge 189:f392fc9709a3 17300 #define USART_GTPR_GT_Pos (8U)
AnnaBridge 189:f392fc9709a3 17301 #define USART_GTPR_GT_Msk (0xFFU << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */
AnnaBridge 189:f392fc9709a3 17302 #define USART_GTPR_GT USART_GTPR_GT_Msk /*!< GT[7:0] bits (Guard time value) */
AnnaBridge 189:f392fc9709a3 17303
AnnaBridge 189:f392fc9709a3 17304 /******************* Bit definition for USART_RTOR register *****************/
AnnaBridge 189:f392fc9709a3 17305 #define USART_RTOR_RTO_Pos (0U)
AnnaBridge 189:f392fc9709a3 17306 #define USART_RTOR_RTO_Msk (0xFFFFFFU << USART_RTOR_RTO_Pos) /*!< 0x00FFFFFF */
AnnaBridge 189:f392fc9709a3 17307 #define USART_RTOR_RTO USART_RTOR_RTO_Msk /*!< Receiver Time Out Value */
AnnaBridge 189:f392fc9709a3 17308 #define USART_RTOR_BLEN_Pos (24U)
AnnaBridge 189:f392fc9709a3 17309 #define USART_RTOR_BLEN_Msk (0xFFU << USART_RTOR_BLEN_Pos) /*!< 0xFF000000 */
AnnaBridge 189:f392fc9709a3 17310 #define USART_RTOR_BLEN USART_RTOR_BLEN_Msk /*!< Block Length */
AnnaBridge 189:f392fc9709a3 17311
AnnaBridge 189:f392fc9709a3 17312 /******************* Bit definition for USART_RQR register ******************/
AnnaBridge 189:f392fc9709a3 17313 #define USART_RQR_ABRRQ_Pos (0U)
AnnaBridge 189:f392fc9709a3 17314 #define USART_RQR_ABRRQ_Msk (0x1U << USART_RQR_ABRRQ_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 17315 #define USART_RQR_ABRRQ USART_RQR_ABRRQ_Msk /*!< Auto-Baud Rate Request */
AnnaBridge 189:f392fc9709a3 17316 #define USART_RQR_SBKRQ_Pos (1U)
AnnaBridge 189:f392fc9709a3 17317 #define USART_RQR_SBKRQ_Msk (0x1U << USART_RQR_SBKRQ_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 17318 #define USART_RQR_SBKRQ USART_RQR_SBKRQ_Msk /*!< Send Break Request */
AnnaBridge 189:f392fc9709a3 17319 #define USART_RQR_MMRQ_Pos (2U)
AnnaBridge 189:f392fc9709a3 17320 #define USART_RQR_MMRQ_Msk (0x1U << USART_RQR_MMRQ_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 17321 #define USART_RQR_MMRQ USART_RQR_MMRQ_Msk /*!< Mute Mode Request */
AnnaBridge 189:f392fc9709a3 17322 #define USART_RQR_RXFRQ_Pos (3U)
AnnaBridge 189:f392fc9709a3 17323 #define USART_RQR_RXFRQ_Msk (0x1U << USART_RQR_RXFRQ_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 17324 #define USART_RQR_RXFRQ USART_RQR_RXFRQ_Msk /*!< Receive Data flush Request */
AnnaBridge 189:f392fc9709a3 17325 #define USART_RQR_TXFRQ_Pos (4U)
AnnaBridge 189:f392fc9709a3 17326 #define USART_RQR_TXFRQ_Msk (0x1U << USART_RQR_TXFRQ_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 17327 #define USART_RQR_TXFRQ USART_RQR_TXFRQ_Msk /*!< Transmit data flush Request */
AnnaBridge 189:f392fc9709a3 17328
AnnaBridge 189:f392fc9709a3 17329 /******************* Bit definition for USART_ISR register ******************/
AnnaBridge 189:f392fc9709a3 17330 #define USART_ISR_PE_Pos (0U)
AnnaBridge 189:f392fc9709a3 17331 #define USART_ISR_PE_Msk (0x1U << USART_ISR_PE_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 17332 #define USART_ISR_PE USART_ISR_PE_Msk /*!< Parity Error */
AnnaBridge 189:f392fc9709a3 17333 #define USART_ISR_FE_Pos (1U)
AnnaBridge 189:f392fc9709a3 17334 #define USART_ISR_FE_Msk (0x1U << USART_ISR_FE_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 17335 #define USART_ISR_FE USART_ISR_FE_Msk /*!< Framing Error */
AnnaBridge 189:f392fc9709a3 17336 #define USART_ISR_NE_Pos (2U)
AnnaBridge 189:f392fc9709a3 17337 #define USART_ISR_NE_Msk (0x1U << USART_ISR_NE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 17338 #define USART_ISR_NE USART_ISR_NE_Msk /*!< Noise Error detected Flag */
AnnaBridge 189:f392fc9709a3 17339 #define USART_ISR_ORE_Pos (3U)
AnnaBridge 189:f392fc9709a3 17340 #define USART_ISR_ORE_Msk (0x1U << USART_ISR_ORE_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 17341 #define USART_ISR_ORE USART_ISR_ORE_Msk /*!< OverRun Error */
AnnaBridge 189:f392fc9709a3 17342 #define USART_ISR_IDLE_Pos (4U)
AnnaBridge 189:f392fc9709a3 17343 #define USART_ISR_IDLE_Msk (0x1U << USART_ISR_IDLE_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 17344 #define USART_ISR_IDLE USART_ISR_IDLE_Msk /*!< IDLE line detected */
AnnaBridge 189:f392fc9709a3 17345 #define USART_ISR_RXNE_Pos (5U)
AnnaBridge 189:f392fc9709a3 17346 #define USART_ISR_RXNE_Msk (0x1U << USART_ISR_RXNE_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 17347 #define USART_ISR_RXNE USART_ISR_RXNE_Msk /*!< Read Data Register Not Empty */
AnnaBridge 189:f392fc9709a3 17348 #define USART_ISR_TC_Pos (6U)
AnnaBridge 189:f392fc9709a3 17349 #define USART_ISR_TC_Msk (0x1U << USART_ISR_TC_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 17350 #define USART_ISR_TC USART_ISR_TC_Msk /*!< Transmission Complete */
AnnaBridge 189:f392fc9709a3 17351 #define USART_ISR_TXE_Pos (7U)
AnnaBridge 189:f392fc9709a3 17352 #define USART_ISR_TXE_Msk (0x1U << USART_ISR_TXE_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 17353 #define USART_ISR_TXE USART_ISR_TXE_Msk /*!< Transmit Data Register Empty */
AnnaBridge 189:f392fc9709a3 17354 #define USART_ISR_LBDF_Pos (8U)
AnnaBridge 189:f392fc9709a3 17355 #define USART_ISR_LBDF_Msk (0x1U << USART_ISR_LBDF_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 17356 #define USART_ISR_LBDF USART_ISR_LBDF_Msk /*!< LIN Break Detection Flag */
AnnaBridge 189:f392fc9709a3 17357 #define USART_ISR_CTSIF_Pos (9U)
AnnaBridge 189:f392fc9709a3 17358 #define USART_ISR_CTSIF_Msk (0x1U << USART_ISR_CTSIF_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 17359 #define USART_ISR_CTSIF USART_ISR_CTSIF_Msk /*!< CTS interrupt flag */
AnnaBridge 189:f392fc9709a3 17360 #define USART_ISR_CTS_Pos (10U)
AnnaBridge 189:f392fc9709a3 17361 #define USART_ISR_CTS_Msk (0x1U << USART_ISR_CTS_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 17362 #define USART_ISR_CTS USART_ISR_CTS_Msk /*!< CTS flag */
AnnaBridge 189:f392fc9709a3 17363 #define USART_ISR_RTOF_Pos (11U)
AnnaBridge 189:f392fc9709a3 17364 #define USART_ISR_RTOF_Msk (0x1U << USART_ISR_RTOF_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 17365 #define USART_ISR_RTOF USART_ISR_RTOF_Msk /*!< Receiver Time Out */
AnnaBridge 189:f392fc9709a3 17366 #define USART_ISR_EOBF_Pos (12U)
AnnaBridge 189:f392fc9709a3 17367 #define USART_ISR_EOBF_Msk (0x1U << USART_ISR_EOBF_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 17368 #define USART_ISR_EOBF USART_ISR_EOBF_Msk /*!< End Of Block Flag */
AnnaBridge 189:f392fc9709a3 17369 #define USART_ISR_ABRE_Pos (14U)
AnnaBridge 189:f392fc9709a3 17370 #define USART_ISR_ABRE_Msk (0x1U << USART_ISR_ABRE_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 17371 #define USART_ISR_ABRE USART_ISR_ABRE_Msk /*!< Auto-Baud Rate Error */
AnnaBridge 189:f392fc9709a3 17372 #define USART_ISR_ABRF_Pos (15U)
AnnaBridge 189:f392fc9709a3 17373 #define USART_ISR_ABRF_Msk (0x1U << USART_ISR_ABRF_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 17374 #define USART_ISR_ABRF USART_ISR_ABRF_Msk /*!< Auto-Baud Rate Flag */
AnnaBridge 189:f392fc9709a3 17375 #define USART_ISR_BUSY_Pos (16U)
AnnaBridge 189:f392fc9709a3 17376 #define USART_ISR_BUSY_Msk (0x1U << USART_ISR_BUSY_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 17377 #define USART_ISR_BUSY USART_ISR_BUSY_Msk /*!< Busy Flag */
AnnaBridge 189:f392fc9709a3 17378 #define USART_ISR_CMF_Pos (17U)
AnnaBridge 189:f392fc9709a3 17379 #define USART_ISR_CMF_Msk (0x1U << USART_ISR_CMF_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 17380 #define USART_ISR_CMF USART_ISR_CMF_Msk /*!< Character Match Flag */
AnnaBridge 189:f392fc9709a3 17381 #define USART_ISR_SBKF_Pos (18U)
AnnaBridge 189:f392fc9709a3 17382 #define USART_ISR_SBKF_Msk (0x1U << USART_ISR_SBKF_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 17383 #define USART_ISR_SBKF USART_ISR_SBKF_Msk /*!< Send Break Flag */
AnnaBridge 189:f392fc9709a3 17384 #define USART_ISR_RWU_Pos (19U)
AnnaBridge 189:f392fc9709a3 17385 #define USART_ISR_RWU_Msk (0x1U << USART_ISR_RWU_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 17386 #define USART_ISR_RWU USART_ISR_RWU_Msk /*!< Receive Wake Up from mute mode Flag */
AnnaBridge 189:f392fc9709a3 17387 #define USART_ISR_WUF_Pos (20U)
AnnaBridge 189:f392fc9709a3 17388 #define USART_ISR_WUF_Msk (0x1U << USART_ISR_WUF_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 17389 #define USART_ISR_WUF USART_ISR_WUF_Msk /*!< Wake Up from stop mode Flag */
AnnaBridge 189:f392fc9709a3 17390 #define USART_ISR_TEACK_Pos (21U)
AnnaBridge 189:f392fc9709a3 17391 #define USART_ISR_TEACK_Msk (0x1U << USART_ISR_TEACK_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 17392 #define USART_ISR_TEACK USART_ISR_TEACK_Msk /*!< Transmit Enable Acknowledge Flag */
AnnaBridge 189:f392fc9709a3 17393 #define USART_ISR_REACK_Pos (22U)
AnnaBridge 189:f392fc9709a3 17394 #define USART_ISR_REACK_Msk (0x1U << USART_ISR_REACK_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 17395 #define USART_ISR_REACK USART_ISR_REACK_Msk /*!< Receive Enable Acknowledge Flag */
AnnaBridge 189:f392fc9709a3 17396 #define USART_ISR_TCBGT_Pos (25U)
AnnaBridge 189:f392fc9709a3 17397 #define USART_ISR_TCBGT_Msk (0x1U << USART_ISR_TCBGT_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 17398 #define USART_ISR_TCBGT USART_ISR_TCBGT_Msk /*!< Transmission Complete Before Guard Time Completion Flag */
AnnaBridge 189:f392fc9709a3 17399
AnnaBridge 189:f392fc9709a3 17400 /******************* Bit definition for USART_ICR register ******************/
AnnaBridge 189:f392fc9709a3 17401 #define USART_ICR_PECF_Pos (0U)
AnnaBridge 189:f392fc9709a3 17402 #define USART_ICR_PECF_Msk (0x1U << USART_ICR_PECF_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 17403 #define USART_ICR_PECF USART_ICR_PECF_Msk /*!< Parity Error Clear Flag */
AnnaBridge 189:f392fc9709a3 17404 #define USART_ICR_FECF_Pos (1U)
AnnaBridge 189:f392fc9709a3 17405 #define USART_ICR_FECF_Msk (0x1U << USART_ICR_FECF_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 17406 #define USART_ICR_FECF USART_ICR_FECF_Msk /*!< Framing Error Clear Flag */
AnnaBridge 189:f392fc9709a3 17407 #define USART_ICR_NECF_Pos (2U)
AnnaBridge 189:f392fc9709a3 17408 #define USART_ICR_NECF_Msk (0x1U << USART_ICR_NECF_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 17409 #define USART_ICR_NECF USART_ICR_NECF_Msk /*!< Noise Error detected Clear Flag */
AnnaBridge 189:f392fc9709a3 17410 #define USART_ICR_ORECF_Pos (3U)
AnnaBridge 189:f392fc9709a3 17411 #define USART_ICR_ORECF_Msk (0x1U << USART_ICR_ORECF_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 17412 #define USART_ICR_ORECF USART_ICR_ORECF_Msk /*!< OverRun Error Clear Flag */
AnnaBridge 189:f392fc9709a3 17413 #define USART_ICR_IDLECF_Pos (4U)
AnnaBridge 189:f392fc9709a3 17414 #define USART_ICR_IDLECF_Msk (0x1U << USART_ICR_IDLECF_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 17415 #define USART_ICR_IDLECF USART_ICR_IDLECF_Msk /*!< IDLE line detected Clear Flag */
AnnaBridge 189:f392fc9709a3 17416 #define USART_ICR_TCCF_Pos (6U)
AnnaBridge 189:f392fc9709a3 17417 #define USART_ICR_TCCF_Msk (0x1U << USART_ICR_TCCF_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 17418 #define USART_ICR_TCCF USART_ICR_TCCF_Msk /*!< Transmission Complete Clear Flag */
AnnaBridge 189:f392fc9709a3 17419 #define USART_ICR_TCBGTCF_Pos (7U)
AnnaBridge 189:f392fc9709a3 17420 #define USART_ICR_TCBGTCF_Msk (0x1U << USART_ICR_TCBGTCF_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 17421 #define USART_ICR_TCBGTCF USART_ICR_TCBGTCF_Msk /*!< Transmission Complete Before Guard Time Clear Flag */
AnnaBridge 189:f392fc9709a3 17422 #define USART_ICR_LBDCF_Pos (8U)
AnnaBridge 189:f392fc9709a3 17423 #define USART_ICR_LBDCF_Msk (0x1U << USART_ICR_LBDCF_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 17424 #define USART_ICR_LBDCF USART_ICR_LBDCF_Msk /*!< LIN Break Detection Clear Flag */
AnnaBridge 189:f392fc9709a3 17425 #define USART_ICR_CTSCF_Pos (9U)
AnnaBridge 189:f392fc9709a3 17426 #define USART_ICR_CTSCF_Msk (0x1U << USART_ICR_CTSCF_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 17427 #define USART_ICR_CTSCF USART_ICR_CTSCF_Msk /*!< CTS Interrupt Clear Flag */
AnnaBridge 189:f392fc9709a3 17428 #define USART_ICR_RTOCF_Pos (11U)
AnnaBridge 189:f392fc9709a3 17429 #define USART_ICR_RTOCF_Msk (0x1U << USART_ICR_RTOCF_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 17430 #define USART_ICR_RTOCF USART_ICR_RTOCF_Msk /*!< Receiver Time Out Clear Flag */
AnnaBridge 189:f392fc9709a3 17431 #define USART_ICR_EOBCF_Pos (12U)
AnnaBridge 189:f392fc9709a3 17432 #define USART_ICR_EOBCF_Msk (0x1U << USART_ICR_EOBCF_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 17433 #define USART_ICR_EOBCF USART_ICR_EOBCF_Msk /*!< End Of Block Clear Flag */
AnnaBridge 189:f392fc9709a3 17434 #define USART_ICR_CMCF_Pos (17U)
AnnaBridge 189:f392fc9709a3 17435 #define USART_ICR_CMCF_Msk (0x1U << USART_ICR_CMCF_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 17436 #define USART_ICR_CMCF USART_ICR_CMCF_Msk /*!< Character Match Clear Flag */
AnnaBridge 189:f392fc9709a3 17437 #define USART_ICR_WUCF_Pos (20U)
AnnaBridge 189:f392fc9709a3 17438 #define USART_ICR_WUCF_Msk (0x1U << USART_ICR_WUCF_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 17439 #define USART_ICR_WUCF USART_ICR_WUCF_Msk /*!< Wake Up from stop mode Clear Flag */
AnnaBridge 189:f392fc9709a3 17440
AnnaBridge 189:f392fc9709a3 17441 /* Legacy defines */
AnnaBridge 189:f392fc9709a3 17442 #define USART_ICR_NCF_Pos USART_ICR_NECF_Pos
AnnaBridge 189:f392fc9709a3 17443 #define USART_ICR_NCF_Msk USART_ICR_NECF_Msk
AnnaBridge 189:f392fc9709a3 17444 #define USART_ICR_NCF USART_ICR_NECF
AnnaBridge 189:f392fc9709a3 17445
AnnaBridge 189:f392fc9709a3 17446 /******************* Bit definition for USART_RDR register ******************/
AnnaBridge 189:f392fc9709a3 17447 #define USART_RDR_RDR_Pos (0U)
AnnaBridge 189:f392fc9709a3 17448 #define USART_RDR_RDR_Msk (0x1FFU << USART_RDR_RDR_Pos) /*!< 0x000001FF */
AnnaBridge 189:f392fc9709a3 17449 #define USART_RDR_RDR USART_RDR_RDR_Msk /*!< RDR[8:0] bits (Receive Data value) */
AnnaBridge 189:f392fc9709a3 17450
AnnaBridge 189:f392fc9709a3 17451 /******************* Bit definition for USART_TDR register ******************/
AnnaBridge 189:f392fc9709a3 17452 #define USART_TDR_TDR_Pos (0U)
AnnaBridge 189:f392fc9709a3 17453 #define USART_TDR_TDR_Msk (0x1FFU << USART_TDR_TDR_Pos) /*!< 0x000001FF */
AnnaBridge 189:f392fc9709a3 17454 #define USART_TDR_TDR USART_TDR_TDR_Msk /*!< TDR[8:0] bits (Transmit Data value) */
AnnaBridge 189:f392fc9709a3 17455
AnnaBridge 189:f392fc9709a3 17456 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 17457 /* */
AnnaBridge 189:f392fc9709a3 17458 /* Single Wire Protocol Master Interface (SWPMI) */
AnnaBridge 189:f392fc9709a3 17459 /* */
AnnaBridge 189:f392fc9709a3 17460 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 17461
AnnaBridge 189:f392fc9709a3 17462 /******************* Bit definition for SWPMI_CR register ********************/
AnnaBridge 189:f392fc9709a3 17463 #define SWPMI_CR_RXDMA_Pos (0U)
AnnaBridge 189:f392fc9709a3 17464 #define SWPMI_CR_RXDMA_Msk (0x1U << SWPMI_CR_RXDMA_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 17465 #define SWPMI_CR_RXDMA SWPMI_CR_RXDMA_Msk /*!<Reception DMA enable */
AnnaBridge 189:f392fc9709a3 17466 #define SWPMI_CR_TXDMA_Pos (1U)
AnnaBridge 189:f392fc9709a3 17467 #define SWPMI_CR_TXDMA_Msk (0x1U << SWPMI_CR_TXDMA_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 17468 #define SWPMI_CR_TXDMA SWPMI_CR_TXDMA_Msk /*!<Transmission DMA enable */
AnnaBridge 189:f392fc9709a3 17469 #define SWPMI_CR_RXMODE_Pos (2U)
AnnaBridge 189:f392fc9709a3 17470 #define SWPMI_CR_RXMODE_Msk (0x1U << SWPMI_CR_RXMODE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 17471 #define SWPMI_CR_RXMODE SWPMI_CR_RXMODE_Msk /*!<Reception buffering mode */
AnnaBridge 189:f392fc9709a3 17472 #define SWPMI_CR_TXMODE_Pos (3U)
AnnaBridge 189:f392fc9709a3 17473 #define SWPMI_CR_TXMODE_Msk (0x1U << SWPMI_CR_TXMODE_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 17474 #define SWPMI_CR_TXMODE SWPMI_CR_TXMODE_Msk /*!<Transmission buffering mode */
AnnaBridge 189:f392fc9709a3 17475 #define SWPMI_CR_LPBK_Pos (4U)
AnnaBridge 189:f392fc9709a3 17476 #define SWPMI_CR_LPBK_Msk (0x1U << SWPMI_CR_LPBK_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 17477 #define SWPMI_CR_LPBK SWPMI_CR_LPBK_Msk /*!<Loopback mode enable */
AnnaBridge 189:f392fc9709a3 17478 #define SWPMI_CR_SWPACT_Pos (5U)
AnnaBridge 189:f392fc9709a3 17479 #define SWPMI_CR_SWPACT_Msk (0x1U << SWPMI_CR_SWPACT_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 17480 #define SWPMI_CR_SWPACT SWPMI_CR_SWPACT_Msk /*!<Single wire protocol master interface activate */
AnnaBridge 189:f392fc9709a3 17481 #define SWPMI_CR_DEACT_Pos (10U)
AnnaBridge 189:f392fc9709a3 17482 #define SWPMI_CR_DEACT_Msk (0x1U << SWPMI_CR_DEACT_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 17483 #define SWPMI_CR_DEACT SWPMI_CR_DEACT_Msk /*!<Single wire protocol master interface deactivate */
AnnaBridge 189:f392fc9709a3 17484
AnnaBridge 189:f392fc9709a3 17485 /******************* Bit definition for SWPMI_BRR register ********************/
AnnaBridge 189:f392fc9709a3 17486 #define SWPMI_BRR_BR_Pos (0U)
AnnaBridge 189:f392fc9709a3 17487 #define SWPMI_BRR_BR_Msk (0x3FU << SWPMI_BRR_BR_Pos) /*!< 0x0000003F */
AnnaBridge 189:f392fc9709a3 17488 #define SWPMI_BRR_BR SWPMI_BRR_BR_Msk /*!<BR[5:0] bits (Bitrate prescaler) */
AnnaBridge 189:f392fc9709a3 17489
AnnaBridge 189:f392fc9709a3 17490 /******************* Bit definition for SWPMI_ISR register ********************/
AnnaBridge 189:f392fc9709a3 17491 #define SWPMI_ISR_RXBFF_Pos (0U)
AnnaBridge 189:f392fc9709a3 17492 #define SWPMI_ISR_RXBFF_Msk (0x1U << SWPMI_ISR_RXBFF_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 17493 #define SWPMI_ISR_RXBFF SWPMI_ISR_RXBFF_Msk /*!<Receive buffer full flag */
AnnaBridge 189:f392fc9709a3 17494 #define SWPMI_ISR_TXBEF_Pos (1U)
AnnaBridge 189:f392fc9709a3 17495 #define SWPMI_ISR_TXBEF_Msk (0x1U << SWPMI_ISR_TXBEF_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 17496 #define SWPMI_ISR_TXBEF SWPMI_ISR_TXBEF_Msk /*!<Transmit buffer empty flag */
AnnaBridge 189:f392fc9709a3 17497 #define SWPMI_ISR_RXBERF_Pos (2U)
AnnaBridge 189:f392fc9709a3 17498 #define SWPMI_ISR_RXBERF_Msk (0x1U << SWPMI_ISR_RXBERF_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 17499 #define SWPMI_ISR_RXBERF SWPMI_ISR_RXBERF_Msk /*!<Receive CRC error flag */
AnnaBridge 189:f392fc9709a3 17500 #define SWPMI_ISR_RXOVRF_Pos (3U)
AnnaBridge 189:f392fc9709a3 17501 #define SWPMI_ISR_RXOVRF_Msk (0x1U << SWPMI_ISR_RXOVRF_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 17502 #define SWPMI_ISR_RXOVRF SWPMI_ISR_RXOVRF_Msk /*!<Receive overrun error flag */
AnnaBridge 189:f392fc9709a3 17503 #define SWPMI_ISR_TXUNRF_Pos (4U)
AnnaBridge 189:f392fc9709a3 17504 #define SWPMI_ISR_TXUNRF_Msk (0x1U << SWPMI_ISR_TXUNRF_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 17505 #define SWPMI_ISR_TXUNRF SWPMI_ISR_TXUNRF_Msk /*!<Transmit underrun error flag */
AnnaBridge 189:f392fc9709a3 17506 #define SWPMI_ISR_RXNE_Pos (5U)
AnnaBridge 189:f392fc9709a3 17507 #define SWPMI_ISR_RXNE_Msk (0x1U << SWPMI_ISR_RXNE_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 17508 #define SWPMI_ISR_RXNE SWPMI_ISR_RXNE_Msk /*!<Receive data register not empty */
AnnaBridge 189:f392fc9709a3 17509 #define SWPMI_ISR_TXE_Pos (6U)
AnnaBridge 189:f392fc9709a3 17510 #define SWPMI_ISR_TXE_Msk (0x1U << SWPMI_ISR_TXE_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 17511 #define SWPMI_ISR_TXE SWPMI_ISR_TXE_Msk /*!<Transmit data register empty */
AnnaBridge 189:f392fc9709a3 17512 #define SWPMI_ISR_TCF_Pos (7U)
AnnaBridge 189:f392fc9709a3 17513 #define SWPMI_ISR_TCF_Msk (0x1U << SWPMI_ISR_TCF_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 17514 #define SWPMI_ISR_TCF SWPMI_ISR_TCF_Msk /*!<Transfer complete flag */
AnnaBridge 189:f392fc9709a3 17515 #define SWPMI_ISR_SRF_Pos (8U)
AnnaBridge 189:f392fc9709a3 17516 #define SWPMI_ISR_SRF_Msk (0x1U << SWPMI_ISR_SRF_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 17517 #define SWPMI_ISR_SRF SWPMI_ISR_SRF_Msk /*!<Slave resume flag */
AnnaBridge 189:f392fc9709a3 17518 #define SWPMI_ISR_SUSP_Pos (9U)
AnnaBridge 189:f392fc9709a3 17519 #define SWPMI_ISR_SUSP_Msk (0x1U << SWPMI_ISR_SUSP_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 17520 #define SWPMI_ISR_SUSP SWPMI_ISR_SUSP_Msk /*!<SUSPEND flag */
AnnaBridge 189:f392fc9709a3 17521 #define SWPMI_ISR_DEACTF_Pos (10U)
AnnaBridge 189:f392fc9709a3 17522 #define SWPMI_ISR_DEACTF_Msk (0x1U << SWPMI_ISR_DEACTF_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 17523 #define SWPMI_ISR_DEACTF SWPMI_ISR_DEACTF_Msk /*!<DEACTIVATED flag */
AnnaBridge 189:f392fc9709a3 17524
AnnaBridge 189:f392fc9709a3 17525 /******************* Bit definition for SWPMI_ICR register ********************/
AnnaBridge 189:f392fc9709a3 17526 #define SWPMI_ICR_CRXBFF_Pos (0U)
AnnaBridge 189:f392fc9709a3 17527 #define SWPMI_ICR_CRXBFF_Msk (0x1U << SWPMI_ICR_CRXBFF_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 17528 #define SWPMI_ICR_CRXBFF SWPMI_ICR_CRXBFF_Msk /*!<Clear receive buffer full flag */
AnnaBridge 189:f392fc9709a3 17529 #define SWPMI_ICR_CTXBEF_Pos (1U)
AnnaBridge 189:f392fc9709a3 17530 #define SWPMI_ICR_CTXBEF_Msk (0x1U << SWPMI_ICR_CTXBEF_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 17531 #define SWPMI_ICR_CTXBEF SWPMI_ICR_CTXBEF_Msk /*!<Clear transmit buffer empty flag */
AnnaBridge 189:f392fc9709a3 17532 #define SWPMI_ICR_CRXBERF_Pos (2U)
AnnaBridge 189:f392fc9709a3 17533 #define SWPMI_ICR_CRXBERF_Msk (0x1U << SWPMI_ICR_CRXBERF_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 17534 #define SWPMI_ICR_CRXBERF SWPMI_ICR_CRXBERF_Msk /*!<Clear receive CRC error flag */
AnnaBridge 189:f392fc9709a3 17535 #define SWPMI_ICR_CRXOVRF_Pos (3U)
AnnaBridge 189:f392fc9709a3 17536 #define SWPMI_ICR_CRXOVRF_Msk (0x1U << SWPMI_ICR_CRXOVRF_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 17537 #define SWPMI_ICR_CRXOVRF SWPMI_ICR_CRXOVRF_Msk /*!<Clear receive overrun error flag */
AnnaBridge 189:f392fc9709a3 17538 #define SWPMI_ICR_CTXUNRF_Pos (4U)
AnnaBridge 189:f392fc9709a3 17539 #define SWPMI_ICR_CTXUNRF_Msk (0x1U << SWPMI_ICR_CTXUNRF_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 17540 #define SWPMI_ICR_CTXUNRF SWPMI_ICR_CTXUNRF_Msk /*!<Clear transmit underrun error flag */
AnnaBridge 189:f392fc9709a3 17541 #define SWPMI_ICR_CTCF_Pos (7U)
AnnaBridge 189:f392fc9709a3 17542 #define SWPMI_ICR_CTCF_Msk (0x1U << SWPMI_ICR_CTCF_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 17543 #define SWPMI_ICR_CTCF SWPMI_ICR_CTCF_Msk /*!<Clear transfer complete flag */
AnnaBridge 189:f392fc9709a3 17544 #define SWPMI_ICR_CSRF_Pos (8U)
AnnaBridge 189:f392fc9709a3 17545 #define SWPMI_ICR_CSRF_Msk (0x1U << SWPMI_ICR_CSRF_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 17546 #define SWPMI_ICR_CSRF SWPMI_ICR_CSRF_Msk /*!<Clear slave resume flag */
AnnaBridge 189:f392fc9709a3 17547
AnnaBridge 189:f392fc9709a3 17548 /******************* Bit definition for SWPMI_IER register ********************/
AnnaBridge 189:f392fc9709a3 17549 #define SWPMI_IER_SRIE_Pos (8U)
AnnaBridge 189:f392fc9709a3 17550 #define SWPMI_IER_SRIE_Msk (0x1U << SWPMI_IER_SRIE_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 17551 #define SWPMI_IER_SRIE SWPMI_IER_SRIE_Msk /*!<Slave resume interrupt enable */
AnnaBridge 189:f392fc9709a3 17552 #define SWPMI_IER_TCIE_Pos (7U)
AnnaBridge 189:f392fc9709a3 17553 #define SWPMI_IER_TCIE_Msk (0x1U << SWPMI_IER_TCIE_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 17554 #define SWPMI_IER_TCIE SWPMI_IER_TCIE_Msk /*!<Transmit complete interrupt enable */
AnnaBridge 189:f392fc9709a3 17555 #define SWPMI_IER_TIE_Pos (6U)
AnnaBridge 189:f392fc9709a3 17556 #define SWPMI_IER_TIE_Msk (0x1U << SWPMI_IER_TIE_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 17557 #define SWPMI_IER_TIE SWPMI_IER_TIE_Msk /*!<Transmit interrupt enable */
AnnaBridge 189:f392fc9709a3 17558 #define SWPMI_IER_RIE_Pos (5U)
AnnaBridge 189:f392fc9709a3 17559 #define SWPMI_IER_RIE_Msk (0x1U << SWPMI_IER_RIE_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 17560 #define SWPMI_IER_RIE SWPMI_IER_RIE_Msk /*!<Receive interrupt enable */
AnnaBridge 189:f392fc9709a3 17561 #define SWPMI_IER_TXUNRIE_Pos (4U)
AnnaBridge 189:f392fc9709a3 17562 #define SWPMI_IER_TXUNRIE_Msk (0x1U << SWPMI_IER_TXUNRIE_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 17563 #define SWPMI_IER_TXUNRIE SWPMI_IER_TXUNRIE_Msk /*!<Transmit underrun error interrupt enable */
AnnaBridge 189:f392fc9709a3 17564 #define SWPMI_IER_RXOVRIE_Pos (3U)
AnnaBridge 189:f392fc9709a3 17565 #define SWPMI_IER_RXOVRIE_Msk (0x1U << SWPMI_IER_RXOVRIE_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 17566 #define SWPMI_IER_RXOVRIE SWPMI_IER_RXOVRIE_Msk /*!<Receive overrun error interrupt enable */
AnnaBridge 189:f392fc9709a3 17567 #define SWPMI_IER_RXBERIE_Pos (2U)
AnnaBridge 189:f392fc9709a3 17568 #define SWPMI_IER_RXBERIE_Msk (0x1U << SWPMI_IER_RXBERIE_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 17569 #define SWPMI_IER_RXBERIE SWPMI_IER_RXBERIE_Msk /*!<Receive CRC error interrupt enable */
AnnaBridge 189:f392fc9709a3 17570 #define SWPMI_IER_TXBEIE_Pos (1U)
AnnaBridge 189:f392fc9709a3 17571 #define SWPMI_IER_TXBEIE_Msk (0x1U << SWPMI_IER_TXBEIE_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 17572 #define SWPMI_IER_TXBEIE SWPMI_IER_TXBEIE_Msk /*!<Transmit buffer empty interrupt enable */
AnnaBridge 189:f392fc9709a3 17573 #define SWPMI_IER_RXBFIE_Pos (0U)
AnnaBridge 189:f392fc9709a3 17574 #define SWPMI_IER_RXBFIE_Msk (0x1U << SWPMI_IER_RXBFIE_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 17575 #define SWPMI_IER_RXBFIE SWPMI_IER_RXBFIE_Msk /*!<Receive buffer full interrupt enable */
AnnaBridge 189:f392fc9709a3 17576
AnnaBridge 189:f392fc9709a3 17577 /******************* Bit definition for SWPMI_RFL register ********************/
AnnaBridge 189:f392fc9709a3 17578 #define SWPMI_RFL_RFL_Pos (0U)
AnnaBridge 189:f392fc9709a3 17579 #define SWPMI_RFL_RFL_Msk (0x1FU << SWPMI_RFL_RFL_Pos) /*!< 0x0000001F */
AnnaBridge 189:f392fc9709a3 17580 #define SWPMI_RFL_RFL SWPMI_RFL_RFL_Msk /*!<RFL[4:0] bits (Receive Frame length) */
AnnaBridge 189:f392fc9709a3 17581 #define SWPMI_RFL_RFL_0_1_Pos (0U)
AnnaBridge 189:f392fc9709a3 17582 #define SWPMI_RFL_RFL_0_1_Msk (0x3U << SWPMI_RFL_RFL_0_1_Pos) /*!< 0x00000003 */
AnnaBridge 189:f392fc9709a3 17583 #define SWPMI_RFL_RFL_0_1 SWPMI_RFL_RFL_0_1_Msk /*!<RFL[1:0] bits (number of relevant bytes for the last SWPMI_RDR register read.) */
AnnaBridge 189:f392fc9709a3 17584
AnnaBridge 189:f392fc9709a3 17585 /******************* Bit definition for SWPMI_TDR register ********************/
AnnaBridge 189:f392fc9709a3 17586 #define SWPMI_TDR_TD_Pos (0U)
AnnaBridge 189:f392fc9709a3 17587 #define SWPMI_TDR_TD_Msk (0xFFFFFFFFU << SWPMI_TDR_TD_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 17588 #define SWPMI_TDR_TD SWPMI_TDR_TD_Msk /*!<Transmit Data Register */
AnnaBridge 189:f392fc9709a3 17589
AnnaBridge 189:f392fc9709a3 17590 /******************* Bit definition for SWPMI_RDR register ********************/
AnnaBridge 189:f392fc9709a3 17591 #define SWPMI_RDR_RD_Pos (0U)
AnnaBridge 189:f392fc9709a3 17592 #define SWPMI_RDR_RD_Msk (0xFFFFFFFFU << SWPMI_RDR_RD_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 17593 #define SWPMI_RDR_RD SWPMI_RDR_RD_Msk /*!<Receive Data Register */
AnnaBridge 189:f392fc9709a3 17594
AnnaBridge 189:f392fc9709a3 17595 /******************* Bit definition for SWPMI_OR register ********************/
AnnaBridge 189:f392fc9709a3 17596 #define SWPMI_OR_TBYP_Pos (0U)
AnnaBridge 189:f392fc9709a3 17597 #define SWPMI_OR_TBYP_Msk (0x1U << SWPMI_OR_TBYP_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 17598 #define SWPMI_OR_TBYP SWPMI_OR_TBYP_Msk /*!<SWP Transceiver Bypass */
AnnaBridge 189:f392fc9709a3 17599 #define SWPMI_OR_CLASS_Pos (1U)
AnnaBridge 189:f392fc9709a3 17600 #define SWPMI_OR_CLASS_Msk (0x1U << SWPMI_OR_CLASS_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 17601 #define SWPMI_OR_CLASS SWPMI_OR_CLASS_Msk /*!<SWP Voltage Class selection */
AnnaBridge 189:f392fc9709a3 17602
AnnaBridge 189:f392fc9709a3 17603 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 17604 /* */
AnnaBridge 189:f392fc9709a3 17605 /* VREFBUF */
AnnaBridge 189:f392fc9709a3 17606 /* */
AnnaBridge 189:f392fc9709a3 17607 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 17608 /******************* Bit definition for VREFBUF_CSR register ****************/
AnnaBridge 189:f392fc9709a3 17609 #define VREFBUF_CSR_ENVR_Pos (0U)
AnnaBridge 189:f392fc9709a3 17610 #define VREFBUF_CSR_ENVR_Msk (0x1U << VREFBUF_CSR_ENVR_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 17611 #define VREFBUF_CSR_ENVR VREFBUF_CSR_ENVR_Msk /*!<Voltage reference buffer enable */
AnnaBridge 189:f392fc9709a3 17612 #define VREFBUF_CSR_HIZ_Pos (1U)
AnnaBridge 189:f392fc9709a3 17613 #define VREFBUF_CSR_HIZ_Msk (0x1U << VREFBUF_CSR_HIZ_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 17614 #define VREFBUF_CSR_HIZ VREFBUF_CSR_HIZ_Msk /*!<High impedance mode */
AnnaBridge 189:f392fc9709a3 17615 #define VREFBUF_CSR_VRS_Pos (2U)
AnnaBridge 189:f392fc9709a3 17616 #define VREFBUF_CSR_VRS_Msk (0x1U << VREFBUF_CSR_VRS_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 17617 #define VREFBUF_CSR_VRS VREFBUF_CSR_VRS_Msk /*!<Voltage reference scale */
AnnaBridge 189:f392fc9709a3 17618 #define VREFBUF_CSR_VRR_Pos (3U)
AnnaBridge 189:f392fc9709a3 17619 #define VREFBUF_CSR_VRR_Msk (0x1U << VREFBUF_CSR_VRR_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 17620 #define VREFBUF_CSR_VRR VREFBUF_CSR_VRR_Msk /*!<Voltage reference buffer ready */
AnnaBridge 189:f392fc9709a3 17621
AnnaBridge 189:f392fc9709a3 17622 /******************* Bit definition for VREFBUF_CCR register ******************/
AnnaBridge 189:f392fc9709a3 17623 #define VREFBUF_CCR_TRIM_Pos (0U)
AnnaBridge 189:f392fc9709a3 17624 #define VREFBUF_CCR_TRIM_Msk (0x3FU << VREFBUF_CCR_TRIM_Pos) /*!< 0x0000003F */
AnnaBridge 189:f392fc9709a3 17625 #define VREFBUF_CCR_TRIM VREFBUF_CCR_TRIM_Msk /*!<TRIM[5:0] bits (Trimming code) */
AnnaBridge 189:f392fc9709a3 17626
AnnaBridge 189:f392fc9709a3 17627 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 17628 /* */
AnnaBridge 189:f392fc9709a3 17629 /* Window WATCHDOG */
AnnaBridge 189:f392fc9709a3 17630 /* */
AnnaBridge 189:f392fc9709a3 17631 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 17632 /******************* Bit definition for WWDG_CR register ********************/
AnnaBridge 189:f392fc9709a3 17633 #define WWDG_CR_T_Pos (0U)
AnnaBridge 189:f392fc9709a3 17634 #define WWDG_CR_T_Msk (0x7FU << WWDG_CR_T_Pos) /*!< 0x0000007F */
AnnaBridge 189:f392fc9709a3 17635 #define WWDG_CR_T WWDG_CR_T_Msk /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */
AnnaBridge 189:f392fc9709a3 17636 #define WWDG_CR_T_0 (0x01U << WWDG_CR_T_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 17637 #define WWDG_CR_T_1 (0x02U << WWDG_CR_T_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 17638 #define WWDG_CR_T_2 (0x04U << WWDG_CR_T_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 17639 #define WWDG_CR_T_3 (0x08U << WWDG_CR_T_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 17640 #define WWDG_CR_T_4 (0x10U << WWDG_CR_T_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 17641 #define WWDG_CR_T_5 (0x20U << WWDG_CR_T_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 17642 #define WWDG_CR_T_6 (0x40U << WWDG_CR_T_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 17643
AnnaBridge 189:f392fc9709a3 17644 #define WWDG_CR_WDGA_Pos (7U)
AnnaBridge 189:f392fc9709a3 17645 #define WWDG_CR_WDGA_Msk (0x1U << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 17646 #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!<Activation bit */
AnnaBridge 189:f392fc9709a3 17647
AnnaBridge 189:f392fc9709a3 17648 /******************* Bit definition for WWDG_CFR register *******************/
AnnaBridge 189:f392fc9709a3 17649 #define WWDG_CFR_W_Pos (0U)
AnnaBridge 189:f392fc9709a3 17650 #define WWDG_CFR_W_Msk (0x7FU << WWDG_CFR_W_Pos) /*!< 0x0000007F */
AnnaBridge 189:f392fc9709a3 17651 #define WWDG_CFR_W WWDG_CFR_W_Msk /*!<W[6:0] bits (7-bit window value) */
AnnaBridge 189:f392fc9709a3 17652 #define WWDG_CFR_W_0 (0x01U << WWDG_CFR_W_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 17653 #define WWDG_CFR_W_1 (0x02U << WWDG_CFR_W_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 17654 #define WWDG_CFR_W_2 (0x04U << WWDG_CFR_W_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 17655 #define WWDG_CFR_W_3 (0x08U << WWDG_CFR_W_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 17656 #define WWDG_CFR_W_4 (0x10U << WWDG_CFR_W_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 17657 #define WWDG_CFR_W_5 (0x20U << WWDG_CFR_W_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 17658 #define WWDG_CFR_W_6 (0x40U << WWDG_CFR_W_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 17659
AnnaBridge 189:f392fc9709a3 17660 #define WWDG_CFR_WDGTB_Pos (7U)
AnnaBridge 189:f392fc9709a3 17661 #define WWDG_CFR_WDGTB_Msk (0x3U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000180 */
AnnaBridge 189:f392fc9709a3 17662 #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!<WDGTB[1:0] bits (Timer Base) */
AnnaBridge 189:f392fc9709a3 17663 #define WWDG_CFR_WDGTB_0 (0x1U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 17664 #define WWDG_CFR_WDGTB_1 (0x2U << WWDG_CFR_WDGTB_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 17665
AnnaBridge 189:f392fc9709a3 17666 #define WWDG_CFR_EWI_Pos (9U)
AnnaBridge 189:f392fc9709a3 17667 #define WWDG_CFR_EWI_Msk (0x1U << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 17668 #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!<Early Wakeup Interrupt */
AnnaBridge 189:f392fc9709a3 17669
AnnaBridge 189:f392fc9709a3 17670 /******************* Bit definition for WWDG_SR register ********************/
AnnaBridge 189:f392fc9709a3 17671 #define WWDG_SR_EWIF_Pos (0U)
AnnaBridge 189:f392fc9709a3 17672 #define WWDG_SR_EWIF_Msk (0x1U << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 17673 #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!<Early Wakeup Interrupt Flag */
AnnaBridge 189:f392fc9709a3 17674
AnnaBridge 189:f392fc9709a3 17675
AnnaBridge 189:f392fc9709a3 17676 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 17677 /* */
AnnaBridge 189:f392fc9709a3 17678 /* Debug MCU */
AnnaBridge 189:f392fc9709a3 17679 /* */
AnnaBridge 189:f392fc9709a3 17680 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 17681 /******************** Bit definition for DBGMCU_IDCODE register *************/
AnnaBridge 189:f392fc9709a3 17682 #define DBGMCU_IDCODE_DEV_ID_Pos (0U)
AnnaBridge 189:f392fc9709a3 17683 #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFU << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */
AnnaBridge 189:f392fc9709a3 17684 #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk
AnnaBridge 189:f392fc9709a3 17685 #define DBGMCU_IDCODE_REV_ID_Pos (16U)
AnnaBridge 189:f392fc9709a3 17686 #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFU << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */
AnnaBridge 189:f392fc9709a3 17687 #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk
AnnaBridge 189:f392fc9709a3 17688
AnnaBridge 189:f392fc9709a3 17689 /******************** Bit definition for DBGMCU_CR register *****************/
AnnaBridge 189:f392fc9709a3 17690 #define DBGMCU_CR_DBG_SLEEP_Pos (0U)
AnnaBridge 189:f392fc9709a3 17691 #define DBGMCU_CR_DBG_SLEEP_Msk (0x1U << DBGMCU_CR_DBG_SLEEP_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 17692 #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk
AnnaBridge 189:f392fc9709a3 17693 #define DBGMCU_CR_DBG_STOP_Pos (1U)
AnnaBridge 189:f392fc9709a3 17694 #define DBGMCU_CR_DBG_STOP_Msk (0x1U << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 17695 #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk
AnnaBridge 189:f392fc9709a3 17696 #define DBGMCU_CR_DBG_STANDBY_Pos (2U)
AnnaBridge 189:f392fc9709a3 17697 #define DBGMCU_CR_DBG_STANDBY_Msk (0x1U << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 17698 #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk
AnnaBridge 189:f392fc9709a3 17699 #define DBGMCU_CR_TRACE_IOEN_Pos (5U)
AnnaBridge 189:f392fc9709a3 17700 #define DBGMCU_CR_TRACE_IOEN_Msk (0x1U << DBGMCU_CR_TRACE_IOEN_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 17701 #define DBGMCU_CR_TRACE_IOEN DBGMCU_CR_TRACE_IOEN_Msk
AnnaBridge 189:f392fc9709a3 17702
AnnaBridge 189:f392fc9709a3 17703 #define DBGMCU_CR_TRACE_MODE_Pos (6U)
AnnaBridge 189:f392fc9709a3 17704 #define DBGMCU_CR_TRACE_MODE_Msk (0x3U << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x000000C0 */
AnnaBridge 189:f392fc9709a3 17705 #define DBGMCU_CR_TRACE_MODE DBGMCU_CR_TRACE_MODE_Msk
AnnaBridge 189:f392fc9709a3 17706 #define DBGMCU_CR_TRACE_MODE_0 (0x1U << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 17707 #define DBGMCU_CR_TRACE_MODE_1 (0x2U << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 17708
AnnaBridge 189:f392fc9709a3 17709 /******************** Bit definition for DBGMCU_APB1FZR1 register ***********/
AnnaBridge 189:f392fc9709a3 17710 #define DBGMCU_APB1FZR1_DBG_TIM2_STOP_Pos (0U)
AnnaBridge 189:f392fc9709a3 17711 #define DBGMCU_APB1FZR1_DBG_TIM2_STOP_Msk (0x1U << DBGMCU_APB1FZR1_DBG_TIM2_STOP_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 17712 #define DBGMCU_APB1FZR1_DBG_TIM2_STOP DBGMCU_APB1FZR1_DBG_TIM2_STOP_Msk
AnnaBridge 189:f392fc9709a3 17713 #define DBGMCU_APB1FZR1_DBG_TIM3_STOP_Pos (1U)
AnnaBridge 189:f392fc9709a3 17714 #define DBGMCU_APB1FZR1_DBG_TIM3_STOP_Msk (0x1U << DBGMCU_APB1FZR1_DBG_TIM3_STOP_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 17715 #define DBGMCU_APB1FZR1_DBG_TIM3_STOP DBGMCU_APB1FZR1_DBG_TIM3_STOP_Msk
AnnaBridge 189:f392fc9709a3 17716 #define DBGMCU_APB1FZR1_DBG_TIM4_STOP_Pos (2U)
AnnaBridge 189:f392fc9709a3 17717 #define DBGMCU_APB1FZR1_DBG_TIM4_STOP_Msk (0x1U << DBGMCU_APB1FZR1_DBG_TIM4_STOP_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 17718 #define DBGMCU_APB1FZR1_DBG_TIM4_STOP DBGMCU_APB1FZR1_DBG_TIM4_STOP_Msk
AnnaBridge 189:f392fc9709a3 17719 #define DBGMCU_APB1FZR1_DBG_TIM5_STOP_Pos (3U)
AnnaBridge 189:f392fc9709a3 17720 #define DBGMCU_APB1FZR1_DBG_TIM5_STOP_Msk (0x1U << DBGMCU_APB1FZR1_DBG_TIM5_STOP_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 17721 #define DBGMCU_APB1FZR1_DBG_TIM5_STOP DBGMCU_APB1FZR1_DBG_TIM5_STOP_Msk
AnnaBridge 189:f392fc9709a3 17722 #define DBGMCU_APB1FZR1_DBG_TIM6_STOP_Pos (4U)
AnnaBridge 189:f392fc9709a3 17723 #define DBGMCU_APB1FZR1_DBG_TIM6_STOP_Msk (0x1U << DBGMCU_APB1FZR1_DBG_TIM6_STOP_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 17724 #define DBGMCU_APB1FZR1_DBG_TIM6_STOP DBGMCU_APB1FZR1_DBG_TIM6_STOP_Msk
AnnaBridge 189:f392fc9709a3 17725 #define DBGMCU_APB1FZR1_DBG_TIM7_STOP_Pos (5U)
AnnaBridge 189:f392fc9709a3 17726 #define DBGMCU_APB1FZR1_DBG_TIM7_STOP_Msk (0x1U << DBGMCU_APB1FZR1_DBG_TIM7_STOP_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 17727 #define DBGMCU_APB1FZR1_DBG_TIM7_STOP DBGMCU_APB1FZR1_DBG_TIM7_STOP_Msk
AnnaBridge 189:f392fc9709a3 17728 #define DBGMCU_APB1FZR1_DBG_RTC_STOP_Pos (10U)
AnnaBridge 189:f392fc9709a3 17729 #define DBGMCU_APB1FZR1_DBG_RTC_STOP_Msk (0x1U << DBGMCU_APB1FZR1_DBG_RTC_STOP_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 17730 #define DBGMCU_APB1FZR1_DBG_RTC_STOP DBGMCU_APB1FZR1_DBG_RTC_STOP_Msk
AnnaBridge 189:f392fc9709a3 17731 #define DBGMCU_APB1FZR1_DBG_WWDG_STOP_Pos (11U)
AnnaBridge 189:f392fc9709a3 17732 #define DBGMCU_APB1FZR1_DBG_WWDG_STOP_Msk (0x1U << DBGMCU_APB1FZR1_DBG_WWDG_STOP_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 17733 #define DBGMCU_APB1FZR1_DBG_WWDG_STOP DBGMCU_APB1FZR1_DBG_WWDG_STOP_Msk
AnnaBridge 189:f392fc9709a3 17734 #define DBGMCU_APB1FZR1_DBG_IWDG_STOP_Pos (12U)
AnnaBridge 189:f392fc9709a3 17735 #define DBGMCU_APB1FZR1_DBG_IWDG_STOP_Msk (0x1U << DBGMCU_APB1FZR1_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 17736 #define DBGMCU_APB1FZR1_DBG_IWDG_STOP DBGMCU_APB1FZR1_DBG_IWDG_STOP_Msk
AnnaBridge 189:f392fc9709a3 17737 #define DBGMCU_APB1FZR1_DBG_I2C1_STOP_Pos (21U)
AnnaBridge 189:f392fc9709a3 17738 #define DBGMCU_APB1FZR1_DBG_I2C1_STOP_Msk (0x1U << DBGMCU_APB1FZR1_DBG_I2C1_STOP_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 17739 #define DBGMCU_APB1FZR1_DBG_I2C1_STOP DBGMCU_APB1FZR1_DBG_I2C1_STOP_Msk
AnnaBridge 189:f392fc9709a3 17740 #define DBGMCU_APB1FZR1_DBG_I2C2_STOP_Pos (22U)
AnnaBridge 189:f392fc9709a3 17741 #define DBGMCU_APB1FZR1_DBG_I2C2_STOP_Msk (0x1U << DBGMCU_APB1FZR1_DBG_I2C2_STOP_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 17742 #define DBGMCU_APB1FZR1_DBG_I2C2_STOP DBGMCU_APB1FZR1_DBG_I2C2_STOP_Msk
AnnaBridge 189:f392fc9709a3 17743 #define DBGMCU_APB1FZR1_DBG_I2C3_STOP_Pos (23U)
AnnaBridge 189:f392fc9709a3 17744 #define DBGMCU_APB1FZR1_DBG_I2C3_STOP_Msk (0x1U << DBGMCU_APB1FZR1_DBG_I2C3_STOP_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 17745 #define DBGMCU_APB1FZR1_DBG_I2C3_STOP DBGMCU_APB1FZR1_DBG_I2C3_STOP_Msk
AnnaBridge 189:f392fc9709a3 17746 #define DBGMCU_APB1FZR1_DBG_CAN_STOP_Pos (25U)
AnnaBridge 189:f392fc9709a3 17747 #define DBGMCU_APB1FZR1_DBG_CAN_STOP_Msk (0x1U << DBGMCU_APB1FZR1_DBG_CAN_STOP_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 17748 #define DBGMCU_APB1FZR1_DBG_CAN_STOP DBGMCU_APB1FZR1_DBG_CAN_STOP_Msk
AnnaBridge 189:f392fc9709a3 17749 #define DBGMCU_APB1FZR1_DBG_CAN2_STOP_Pos (26U)
AnnaBridge 189:f392fc9709a3 17750 #define DBGMCU_APB1FZR1_DBG_CAN2_STOP_Msk (0x1U << DBGMCU_APB1FZR1_DBG_CAN2_STOP_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 17751 #define DBGMCU_APB1FZR1_DBG_CAN2_STOP DBGMCU_APB1FZR1_DBG_CAN2_STOP_Msk
AnnaBridge 189:f392fc9709a3 17752 #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Pos (31U)
AnnaBridge 189:f392fc9709a3 17753 #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Msk (0x1U << DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 17754 #define DBGMCU_APB1FZR1_DBG_LPTIM1_STOP DBGMCU_APB1FZR1_DBG_LPTIM1_STOP_Msk
AnnaBridge 189:f392fc9709a3 17755
AnnaBridge 189:f392fc9709a3 17756 /******************** Bit definition for DBGMCU_APB1FZR2 register **********/
AnnaBridge 189:f392fc9709a3 17757 #define DBGMCU_APB1FZR2_DBG_I2C4_STOP_Pos (1U)
AnnaBridge 189:f392fc9709a3 17758 #define DBGMCU_APB1FZR2_DBG_I2C4_STOP_Msk (0x1U << DBGMCU_APB1FZR2_DBG_I2C4_STOP_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 17759 #define DBGMCU_APB1FZR2_DBG_I2C4_STOP DBGMCU_APB1FZR2_DBG_I2C4_STOP_Msk
AnnaBridge 189:f392fc9709a3 17760 #define DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Pos (5U)
AnnaBridge 189:f392fc9709a3 17761 #define DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Msk (0x1U << DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 17762 #define DBGMCU_APB1FZR2_DBG_LPTIM2_STOP DBGMCU_APB1FZR2_DBG_LPTIM2_STOP_Msk
AnnaBridge 189:f392fc9709a3 17763
AnnaBridge 189:f392fc9709a3 17764 /******************** Bit definition for DBGMCU_APB2FZ register ************/
AnnaBridge 189:f392fc9709a3 17765 #define DBGMCU_APB2FZ_DBG_TIM1_STOP_Pos (11U)
AnnaBridge 189:f392fc9709a3 17766 #define DBGMCU_APB2FZ_DBG_TIM1_STOP_Msk (0x1U << DBGMCU_APB2FZ_DBG_TIM1_STOP_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 17767 #define DBGMCU_APB2FZ_DBG_TIM1_STOP DBGMCU_APB2FZ_DBG_TIM1_STOP_Msk
AnnaBridge 189:f392fc9709a3 17768 #define DBGMCU_APB2FZ_DBG_TIM8_STOP_Pos (13U)
AnnaBridge 189:f392fc9709a3 17769 #define DBGMCU_APB2FZ_DBG_TIM8_STOP_Msk (0x1U << DBGMCU_APB2FZ_DBG_TIM8_STOP_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 17770 #define DBGMCU_APB2FZ_DBG_TIM8_STOP DBGMCU_APB2FZ_DBG_TIM8_STOP_Msk
AnnaBridge 189:f392fc9709a3 17771 #define DBGMCU_APB2FZ_DBG_TIM15_STOP_Pos (16U)
AnnaBridge 189:f392fc9709a3 17772 #define DBGMCU_APB2FZ_DBG_TIM15_STOP_Msk (0x1U << DBGMCU_APB2FZ_DBG_TIM15_STOP_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 17773 #define DBGMCU_APB2FZ_DBG_TIM15_STOP DBGMCU_APB2FZ_DBG_TIM15_STOP_Msk
AnnaBridge 189:f392fc9709a3 17774 #define DBGMCU_APB2FZ_DBG_TIM16_STOP_Pos (17U)
AnnaBridge 189:f392fc9709a3 17775 #define DBGMCU_APB2FZ_DBG_TIM16_STOP_Msk (0x1U << DBGMCU_APB2FZ_DBG_TIM16_STOP_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 17776 #define DBGMCU_APB2FZ_DBG_TIM16_STOP DBGMCU_APB2FZ_DBG_TIM16_STOP_Msk
AnnaBridge 189:f392fc9709a3 17777 #define DBGMCU_APB2FZ_DBG_TIM17_STOP_Pos (18U)
AnnaBridge 189:f392fc9709a3 17778 #define DBGMCU_APB2FZ_DBG_TIM17_STOP_Msk (0x1U << DBGMCU_APB2FZ_DBG_TIM17_STOP_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 17779 #define DBGMCU_APB2FZ_DBG_TIM17_STOP DBGMCU_APB2FZ_DBG_TIM17_STOP_Msk
AnnaBridge 189:f392fc9709a3 17780
AnnaBridge 189:f392fc9709a3 17781 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 17782 /* */
AnnaBridge 189:f392fc9709a3 17783 /* USB_OTG */
AnnaBridge 189:f392fc9709a3 17784 /* */
AnnaBridge 189:f392fc9709a3 17785 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 17786 /******************** Bit definition for USB_OTG_GOTGCTL register ********************/
AnnaBridge 189:f392fc9709a3 17787 #define USB_OTG_GOTGCTL_SRQSCS_Pos (0U)
AnnaBridge 189:f392fc9709a3 17788 #define USB_OTG_GOTGCTL_SRQSCS_Msk (0x1U << USB_OTG_GOTGCTL_SRQSCS_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 17789 #define USB_OTG_GOTGCTL_SRQSCS USB_OTG_GOTGCTL_SRQSCS_Msk /*!< Session request success */
AnnaBridge 189:f392fc9709a3 17790 #define USB_OTG_GOTGCTL_SRQ_Pos (1U)
AnnaBridge 189:f392fc9709a3 17791 #define USB_OTG_GOTGCTL_SRQ_Msk (0x1U << USB_OTG_GOTGCTL_SRQ_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 17792 #define USB_OTG_GOTGCTL_SRQ USB_OTG_GOTGCTL_SRQ_Msk /*!< Session request */
AnnaBridge 189:f392fc9709a3 17793 #define USB_OTG_GOTGCTL_VBVALOEN_Pos (2U)
AnnaBridge 189:f392fc9709a3 17794 #define USB_OTG_GOTGCTL_VBVALOEN_Msk (0x1U << USB_OTG_GOTGCTL_VBVALOEN_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 17795 #define USB_OTG_GOTGCTL_VBVALOEN USB_OTG_GOTGCTL_VBVALOEN_Msk /*!< VBUS valid override enable */
AnnaBridge 189:f392fc9709a3 17796 #define USB_OTG_GOTGCTL_VBVALOVAL_Pos (3U)
AnnaBridge 189:f392fc9709a3 17797 #define USB_OTG_GOTGCTL_VBVALOVAL_Msk (0x1U << USB_OTG_GOTGCTL_VBVALOVAL_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 17798 #define USB_OTG_GOTGCTL_VBVALOVAL USB_OTG_GOTGCTL_VBVALOVAL_Msk /*!< VBUS valid override value */
AnnaBridge 189:f392fc9709a3 17799 #define USB_OTG_GOTGCTL_AVALOEN_Pos (4U)
AnnaBridge 189:f392fc9709a3 17800 #define USB_OTG_GOTGCTL_AVALOEN_Msk (0x1U << USB_OTG_GOTGCTL_AVALOEN_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 17801 #define USB_OTG_GOTGCTL_AVALOEN USB_OTG_GOTGCTL_AVALOEN_Msk /*!< A-peripheral session valid override enable */
AnnaBridge 189:f392fc9709a3 17802 #define USB_OTG_GOTGCTL_AVALOVAL_Pos (5U)
AnnaBridge 189:f392fc9709a3 17803 #define USB_OTG_GOTGCTL_AVALOVAL_Msk (0x1U << USB_OTG_GOTGCTL_AVALOVAL_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 17804 #define USB_OTG_GOTGCTL_AVALOVAL USB_OTG_GOTGCTL_AVALOVAL_Msk /*!< A-peripheral session valid override value */
AnnaBridge 189:f392fc9709a3 17805 #define USB_OTG_GOTGCTL_BVALOEN_Pos (6U)
AnnaBridge 189:f392fc9709a3 17806 #define USB_OTG_GOTGCTL_BVALOEN_Msk (0x1U << USB_OTG_GOTGCTL_BVALOEN_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 17807 #define USB_OTG_GOTGCTL_BVALOEN USB_OTG_GOTGCTL_BVALOEN_Msk /*!< B-peripheral session valid override enable */
AnnaBridge 189:f392fc9709a3 17808 #define USB_OTG_GOTGCTL_BVALOVAL_Pos (7U)
AnnaBridge 189:f392fc9709a3 17809 #define USB_OTG_GOTGCTL_BVALOVAL_Msk (0x1U << USB_OTG_GOTGCTL_BVALOVAL_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 17810 #define USB_OTG_GOTGCTL_BVALOVAL USB_OTG_GOTGCTL_BVALOVAL_Msk /*!< B-peripheral session valid override value */
AnnaBridge 189:f392fc9709a3 17811 #define USB_OTG_GOTGCTL_BSESVLD_Pos (19U)
AnnaBridge 189:f392fc9709a3 17812 #define USB_OTG_GOTGCTL_BSESVLD_Msk (0x1U << USB_OTG_GOTGCTL_BSESVLD_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 17813 #define USB_OTG_GOTGCTL_BSESVLD USB_OTG_GOTGCTL_BSESVLD_Msk /*!< B-session valid*/
AnnaBridge 189:f392fc9709a3 17814
AnnaBridge 189:f392fc9709a3 17815 /******************** Bit definition for USB_OTG_HCFG register ********************/
AnnaBridge 189:f392fc9709a3 17816
AnnaBridge 189:f392fc9709a3 17817 #define USB_OTG_HCFG_FSLSPCS_Pos (0U)
AnnaBridge 189:f392fc9709a3 17818 #define USB_OTG_HCFG_FSLSPCS_Msk (0x3U << USB_OTG_HCFG_FSLSPCS_Pos) /*!< 0x00000003 */
AnnaBridge 189:f392fc9709a3 17819 #define USB_OTG_HCFG_FSLSPCS USB_OTG_HCFG_FSLSPCS_Msk /*!< FS/LS PHY clock select */
AnnaBridge 189:f392fc9709a3 17820 #define USB_OTG_HCFG_FSLSPCS_0 (0x1U << USB_OTG_HCFG_FSLSPCS_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 17821 #define USB_OTG_HCFG_FSLSPCS_1 (0x2U << USB_OTG_HCFG_FSLSPCS_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 17822 #define USB_OTG_HCFG_FSLSS_Pos (2U)
AnnaBridge 189:f392fc9709a3 17823 #define USB_OTG_HCFG_FSLSS_Msk (0x1U << USB_OTG_HCFG_FSLSS_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 17824 #define USB_OTG_HCFG_FSLSS USB_OTG_HCFG_FSLSS_Msk /*!< FS- and LS-only support */
AnnaBridge 189:f392fc9709a3 17825
AnnaBridge 189:f392fc9709a3 17826 /******************** Bit definition for USB_OTG_DCFG register ********************/
AnnaBridge 189:f392fc9709a3 17827
AnnaBridge 189:f392fc9709a3 17828 #define USB_OTG_DCFG_DSPD_Pos (0U)
AnnaBridge 189:f392fc9709a3 17829 #define USB_OTG_DCFG_DSPD_Msk (0x3U << USB_OTG_DCFG_DSPD_Pos) /*!< 0x00000003 */
AnnaBridge 189:f392fc9709a3 17830 #define USB_OTG_DCFG_DSPD USB_OTG_DCFG_DSPD_Msk /*!< Device speed */
AnnaBridge 189:f392fc9709a3 17831 #define USB_OTG_DCFG_DSPD_0 (0x1U << USB_OTG_DCFG_DSPD_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 17832 #define USB_OTG_DCFG_DSPD_1 (0x2U << USB_OTG_DCFG_DSPD_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 17833 #define USB_OTG_DCFG_NZLSOHSK_Pos (2U)
AnnaBridge 189:f392fc9709a3 17834 #define USB_OTG_DCFG_NZLSOHSK_Msk (0x1U << USB_OTG_DCFG_NZLSOHSK_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 17835 #define USB_OTG_DCFG_NZLSOHSK USB_OTG_DCFG_NZLSOHSK_Msk /*!< Nonzero-length status OUT handshake */
AnnaBridge 189:f392fc9709a3 17836 #define USB_OTG_DCFG_DAD_Pos (4U)
AnnaBridge 189:f392fc9709a3 17837 #define USB_OTG_DCFG_DAD_Msk (0x7FU << USB_OTG_DCFG_DAD_Pos) /*!< 0x000007F0 */
AnnaBridge 189:f392fc9709a3 17838 #define USB_OTG_DCFG_DAD USB_OTG_DCFG_DAD_Msk /*!< Device address */
AnnaBridge 189:f392fc9709a3 17839 #define USB_OTG_DCFG_DAD_0 (0x01U << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 17840 #define USB_OTG_DCFG_DAD_1 (0x02U << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 17841 #define USB_OTG_DCFG_DAD_2 (0x04U << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 17842 #define USB_OTG_DCFG_DAD_3 (0x08U << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 17843 #define USB_OTG_DCFG_DAD_4 (0x10U << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 17844 #define USB_OTG_DCFG_DAD_5 (0x20U << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 17845 #define USB_OTG_DCFG_DAD_6 (0x40U << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 17846 #define USB_OTG_DCFG_PFIVL_Pos (11U)
AnnaBridge 189:f392fc9709a3 17847 #define USB_OTG_DCFG_PFIVL_Msk (0x3U << USB_OTG_DCFG_PFIVL_Pos) /*!< 0x00001800 */
AnnaBridge 189:f392fc9709a3 17848 #define USB_OTG_DCFG_PFIVL USB_OTG_DCFG_PFIVL_Msk /*!< Periodic (micro)frame interval */
AnnaBridge 189:f392fc9709a3 17849 #define USB_OTG_DCFG_PFIVL_0 (0x1U << USB_OTG_DCFG_PFIVL_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 17850 #define USB_OTG_DCFG_PFIVL_1 (0x2U << USB_OTG_DCFG_PFIVL_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 17851 #define USB_OTG_DCFG_PERSCHIVL_Pos (24U)
AnnaBridge 189:f392fc9709a3 17852 #define USB_OTG_DCFG_PERSCHIVL_Msk (0x3U << USB_OTG_DCFG_PERSCHIVL_Pos) /*!< 0x03000000 */
AnnaBridge 189:f392fc9709a3 17853 #define USB_OTG_DCFG_PERSCHIVL USB_OTG_DCFG_PERSCHIVL_Msk /*!< Periodic scheduling interval */
AnnaBridge 189:f392fc9709a3 17854 #define USB_OTG_DCFG_PERSCHIVL_0 (0x1U << USB_OTG_DCFG_PERSCHIVL_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 17855 #define USB_OTG_DCFG_PERSCHIVL_1 (0x2U << USB_OTG_DCFG_PERSCHIVL_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 17856
AnnaBridge 189:f392fc9709a3 17857 /******************** Bit definition for USB_OTG_PCGCR register ********************/
AnnaBridge 189:f392fc9709a3 17858 #define USB_OTG_PCGCR_STPPCLK_Pos (0U)
AnnaBridge 189:f392fc9709a3 17859 #define USB_OTG_PCGCR_STPPCLK_Msk (0x1U << USB_OTG_PCGCR_STPPCLK_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 17860 #define USB_OTG_PCGCR_STPPCLK USB_OTG_PCGCR_STPPCLK_Msk /*!< Stop PHY clock */
AnnaBridge 189:f392fc9709a3 17861 #define USB_OTG_PCGCR_GATEHCLK_Pos (1U)
AnnaBridge 189:f392fc9709a3 17862 #define USB_OTG_PCGCR_GATEHCLK_Msk (0x1U << USB_OTG_PCGCR_GATEHCLK_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 17863 #define USB_OTG_PCGCR_GATEHCLK USB_OTG_PCGCR_GATEHCLK_Msk /*!< Gate HCLK */
AnnaBridge 189:f392fc9709a3 17864 #define USB_OTG_PCGCR_PHYSUSP_Pos (4U)
AnnaBridge 189:f392fc9709a3 17865 #define USB_OTG_PCGCR_PHYSUSP_Msk (0x1U << USB_OTG_PCGCR_PHYSUSP_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 17866 #define USB_OTG_PCGCR_PHYSUSP USB_OTG_PCGCR_PHYSUSP_Msk /*!< PHY suspended */
AnnaBridge 189:f392fc9709a3 17867
AnnaBridge 189:f392fc9709a3 17868 /******************** Bit definition for USB_OTG_GOTGINT register ********************/
AnnaBridge 189:f392fc9709a3 17869 #define USB_OTG_GOTGINT_SEDET_Pos (2U)
AnnaBridge 189:f392fc9709a3 17870 #define USB_OTG_GOTGINT_SEDET_Msk (0x1U << USB_OTG_GOTGINT_SEDET_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 17871 #define USB_OTG_GOTGINT_SEDET USB_OTG_GOTGINT_SEDET_Msk /*!< Session end detected */
AnnaBridge 189:f392fc9709a3 17872 #define USB_OTG_GOTGINT_SRSSCHG_Pos (8U)
AnnaBridge 189:f392fc9709a3 17873 #define USB_OTG_GOTGINT_SRSSCHG_Msk (0x1U << USB_OTG_GOTGINT_SRSSCHG_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 17874 #define USB_OTG_GOTGINT_SRSSCHG USB_OTG_GOTGINT_SRSSCHG_Msk /*!< Session request success status change */
AnnaBridge 189:f392fc9709a3 17875 #define USB_OTG_GOTGINT_HNSSCHG_Pos (9U)
AnnaBridge 189:f392fc9709a3 17876 #define USB_OTG_GOTGINT_HNSSCHG_Msk (0x1U << USB_OTG_GOTGINT_HNSSCHG_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 17877 #define USB_OTG_GOTGINT_HNSSCHG USB_OTG_GOTGINT_HNSSCHG_Msk /*!< Host negotiation success status change */
AnnaBridge 189:f392fc9709a3 17878 #define USB_OTG_GOTGINT_HNGDET_Pos (17U)
AnnaBridge 189:f392fc9709a3 17879 #define USB_OTG_GOTGINT_HNGDET_Msk (0x1U << USB_OTG_GOTGINT_HNGDET_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 17880 #define USB_OTG_GOTGINT_HNGDET USB_OTG_GOTGINT_HNGDET_Msk /*!< Host negotiation detected */
AnnaBridge 189:f392fc9709a3 17881 #define USB_OTG_GOTGINT_ADTOCHG_Pos (18U)
AnnaBridge 189:f392fc9709a3 17882 #define USB_OTG_GOTGINT_ADTOCHG_Msk (0x1U << USB_OTG_GOTGINT_ADTOCHG_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 17883 #define USB_OTG_GOTGINT_ADTOCHG USB_OTG_GOTGINT_ADTOCHG_Msk /*!< A-device timeout change */
AnnaBridge 189:f392fc9709a3 17884 #define USB_OTG_GOTGINT_DBCDNE_Pos (19U)
AnnaBridge 189:f392fc9709a3 17885 #define USB_OTG_GOTGINT_DBCDNE_Msk (0x1U << USB_OTG_GOTGINT_DBCDNE_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 17886 #define USB_OTG_GOTGINT_DBCDNE USB_OTG_GOTGINT_DBCDNE_Msk /*!< Debounce done */
AnnaBridge 189:f392fc9709a3 17887
AnnaBridge 189:f392fc9709a3 17888 /******************** Bit definition for USB_OTG_DCTL register ********************/
AnnaBridge 189:f392fc9709a3 17889 #define USB_OTG_DCTL_RWUSIG_Pos (0U)
AnnaBridge 189:f392fc9709a3 17890 #define USB_OTG_DCTL_RWUSIG_Msk (0x1U << USB_OTG_DCTL_RWUSIG_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 17891 #define USB_OTG_DCTL_RWUSIG USB_OTG_DCTL_RWUSIG_Msk /*!< Remote wakeup signaling */
AnnaBridge 189:f392fc9709a3 17892 #define USB_OTG_DCTL_SDIS_Pos (1U)
AnnaBridge 189:f392fc9709a3 17893 #define USB_OTG_DCTL_SDIS_Msk (0x1U << USB_OTG_DCTL_SDIS_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 17894 #define USB_OTG_DCTL_SDIS USB_OTG_DCTL_SDIS_Msk /*!< Soft disconnect */
AnnaBridge 189:f392fc9709a3 17895 #define USB_OTG_DCTL_GINSTS_Pos (2U)
AnnaBridge 189:f392fc9709a3 17896 #define USB_OTG_DCTL_GINSTS_Msk (0x1U << USB_OTG_DCTL_GINSTS_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 17897 #define USB_OTG_DCTL_GINSTS USB_OTG_DCTL_GINSTS_Msk /*!< Global IN NAK status */
AnnaBridge 189:f392fc9709a3 17898 #define USB_OTG_DCTL_GONSTS_Pos (3U)
AnnaBridge 189:f392fc9709a3 17899 #define USB_OTG_DCTL_GONSTS_Msk (0x1U << USB_OTG_DCTL_GONSTS_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 17900 #define USB_OTG_DCTL_GONSTS USB_OTG_DCTL_GONSTS_Msk /*!< Global OUT NAK status */
AnnaBridge 189:f392fc9709a3 17901
AnnaBridge 189:f392fc9709a3 17902 #define USB_OTG_DCTL_TCTL_Pos (4U)
AnnaBridge 189:f392fc9709a3 17903 #define USB_OTG_DCTL_TCTL_Msk (0x7U << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000070 */
AnnaBridge 189:f392fc9709a3 17904 #define USB_OTG_DCTL_TCTL USB_OTG_DCTL_TCTL_Msk /*!< Test control */
AnnaBridge 189:f392fc9709a3 17905 #define USB_OTG_DCTL_TCTL_0 (0x1U << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 17906 #define USB_OTG_DCTL_TCTL_1 (0x2U << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 17907 #define USB_OTG_DCTL_TCTL_2 (0x4U << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 17908 #define USB_OTG_DCTL_SGINAK_Pos (7U)
AnnaBridge 189:f392fc9709a3 17909 #define USB_OTG_DCTL_SGINAK_Msk (0x1U << USB_OTG_DCTL_SGINAK_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 17910 #define USB_OTG_DCTL_SGINAK USB_OTG_DCTL_SGINAK_Msk /*!< Set global IN NAK */
AnnaBridge 189:f392fc9709a3 17911 #define USB_OTG_DCTL_CGINAK_Pos (8U)
AnnaBridge 189:f392fc9709a3 17912 #define USB_OTG_DCTL_CGINAK_Msk (0x1U << USB_OTG_DCTL_CGINAK_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 17913 #define USB_OTG_DCTL_CGINAK USB_OTG_DCTL_CGINAK_Msk /*!< Clear global IN NAK */
AnnaBridge 189:f392fc9709a3 17914 #define USB_OTG_DCTL_SGONAK_Pos (9U)
AnnaBridge 189:f392fc9709a3 17915 #define USB_OTG_DCTL_SGONAK_Msk (0x1U << USB_OTG_DCTL_SGONAK_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 17916 #define USB_OTG_DCTL_SGONAK USB_OTG_DCTL_SGONAK_Msk /*!< Set global OUT NAK */
AnnaBridge 189:f392fc9709a3 17917 #define USB_OTG_DCTL_CGONAK_Pos (10U)
AnnaBridge 189:f392fc9709a3 17918 #define USB_OTG_DCTL_CGONAK_Msk (0x1U << USB_OTG_DCTL_CGONAK_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 17919 #define USB_OTG_DCTL_CGONAK USB_OTG_DCTL_CGONAK_Msk /*!< Clear global OUT NAK */
AnnaBridge 189:f392fc9709a3 17920 #define USB_OTG_DCTL_POPRGDNE_Pos (11U)
AnnaBridge 189:f392fc9709a3 17921 #define USB_OTG_DCTL_POPRGDNE_Msk (0x1U << USB_OTG_DCTL_POPRGDNE_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 17922 #define USB_OTG_DCTL_POPRGDNE USB_OTG_DCTL_POPRGDNE_Msk /*!< Power-on programming done */
AnnaBridge 189:f392fc9709a3 17923
AnnaBridge 189:f392fc9709a3 17924 /******************** Bit definition for USB_OTG_HFIR register ********************/
AnnaBridge 189:f392fc9709a3 17925 #define USB_OTG_HFIR_FRIVL_Pos (0U)
AnnaBridge 189:f392fc9709a3 17926 #define USB_OTG_HFIR_FRIVL_Msk (0xFFFFU << USB_OTG_HFIR_FRIVL_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 17927 #define USB_OTG_HFIR_FRIVL USB_OTG_HFIR_FRIVL_Msk /*!< Frame interval */
AnnaBridge 189:f392fc9709a3 17928
AnnaBridge 189:f392fc9709a3 17929 /******************** Bit definition for USB_OTG_HFNUM register ********************/
AnnaBridge 189:f392fc9709a3 17930 #define USB_OTG_HFNUM_FRNUM_Pos (0U)
AnnaBridge 189:f392fc9709a3 17931 #define USB_OTG_HFNUM_FRNUM_Msk (0xFFFFU << USB_OTG_HFNUM_FRNUM_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 17932 #define USB_OTG_HFNUM_FRNUM USB_OTG_HFNUM_FRNUM_Msk /*!< Frame number */
AnnaBridge 189:f392fc9709a3 17933 #define USB_OTG_HFNUM_FTREM_Pos (16U)
AnnaBridge 189:f392fc9709a3 17934 #define USB_OTG_HFNUM_FTREM_Msk (0xFFFFU << USB_OTG_HFNUM_FTREM_Pos) /*!< 0xFFFF0000 */
AnnaBridge 189:f392fc9709a3 17935 #define USB_OTG_HFNUM_FTREM USB_OTG_HFNUM_FTREM_Msk /*!< Frame time remaining */
AnnaBridge 189:f392fc9709a3 17936
AnnaBridge 189:f392fc9709a3 17937 /******************** Bit definition for USB_OTG_DSTS register ********************/
AnnaBridge 189:f392fc9709a3 17938 #define USB_OTG_DSTS_SUSPSTS_Pos (0U)
AnnaBridge 189:f392fc9709a3 17939 #define USB_OTG_DSTS_SUSPSTS_Msk (0x1U << USB_OTG_DSTS_SUSPSTS_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 17940 #define USB_OTG_DSTS_SUSPSTS USB_OTG_DSTS_SUSPSTS_Msk /*!< Suspend status */
AnnaBridge 189:f392fc9709a3 17941
AnnaBridge 189:f392fc9709a3 17942 #define USB_OTG_DSTS_ENUMSPD_Pos (1U)
AnnaBridge 189:f392fc9709a3 17943 #define USB_OTG_DSTS_ENUMSPD_Msk (0x3U << USB_OTG_DSTS_ENUMSPD_Pos) /*!< 0x00000006 */
AnnaBridge 189:f392fc9709a3 17944 #define USB_OTG_DSTS_ENUMSPD USB_OTG_DSTS_ENUMSPD_Msk /*!< Enumerated speed */
AnnaBridge 189:f392fc9709a3 17945 #define USB_OTG_DSTS_ENUMSPD_0 (0x1U << USB_OTG_DSTS_ENUMSPD_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 17946 #define USB_OTG_DSTS_ENUMSPD_1 (0x2U << USB_OTG_DSTS_ENUMSPD_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 17947 #define USB_OTG_DSTS_EERR_Pos (3U)
AnnaBridge 189:f392fc9709a3 17948 #define USB_OTG_DSTS_EERR_Msk (0x1U << USB_OTG_DSTS_EERR_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 17949 #define USB_OTG_DSTS_EERR USB_OTG_DSTS_EERR_Msk /*!< Erratic error */
AnnaBridge 189:f392fc9709a3 17950 #define USB_OTG_DSTS_FNSOF_Pos (8U)
AnnaBridge 189:f392fc9709a3 17951 #define USB_OTG_DSTS_FNSOF_Msk (0x3FFFU << USB_OTG_DSTS_FNSOF_Pos) /*!< 0x003FFF00 */
AnnaBridge 189:f392fc9709a3 17952 #define USB_OTG_DSTS_FNSOF USB_OTG_DSTS_FNSOF_Msk /*!< Frame number of the received SOF */
AnnaBridge 189:f392fc9709a3 17953
AnnaBridge 189:f392fc9709a3 17954 /******************** Bit definition for USB_OTG_GAHBCFG register ********************/
AnnaBridge 189:f392fc9709a3 17955 #define USB_OTG_GAHBCFG_GINT_Pos (0U)
AnnaBridge 189:f392fc9709a3 17956 #define USB_OTG_GAHBCFG_GINT_Msk (0x1U << USB_OTG_GAHBCFG_GINT_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 17957 #define USB_OTG_GAHBCFG_GINT USB_OTG_GAHBCFG_GINT_Msk /*!< Global interrupt mask */
AnnaBridge 189:f392fc9709a3 17958 #define USB_OTG_GAHBCFG_HBSTLEN_Pos (1U)
AnnaBridge 189:f392fc9709a3 17959 #define USB_OTG_GAHBCFG_HBSTLEN_Msk (0xFU << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< 0x0000001E */
AnnaBridge 189:f392fc9709a3 17960 #define USB_OTG_GAHBCFG_HBSTLEN USB_OTG_GAHBCFG_HBSTLEN_Msk /*!< Burst length/type */
AnnaBridge 189:f392fc9709a3 17961 #define USB_OTG_GAHBCFG_HBSTLEN_0 (0x1U << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 17962 #define USB_OTG_GAHBCFG_HBSTLEN_1 (0x2U << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 17963 #define USB_OTG_GAHBCFG_HBSTLEN_2 (0x4U << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 17964 #define USB_OTG_GAHBCFG_HBSTLEN_3 (0x8U << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 17965 #define USB_OTG_GAHBCFG_DMAEN_Pos (5U)
AnnaBridge 189:f392fc9709a3 17966 #define USB_OTG_GAHBCFG_DMAEN_Msk (0x1U << USB_OTG_GAHBCFG_DMAEN_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 17967 #define USB_OTG_GAHBCFG_DMAEN USB_OTG_GAHBCFG_DMAEN_Msk /*!< DMA enable */
AnnaBridge 189:f392fc9709a3 17968 #define USB_OTG_GAHBCFG_TXFELVL_Pos (7U)
AnnaBridge 189:f392fc9709a3 17969 #define USB_OTG_GAHBCFG_TXFELVL_Msk (0x1U << USB_OTG_GAHBCFG_TXFELVL_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 17970 #define USB_OTG_GAHBCFG_TXFELVL USB_OTG_GAHBCFG_TXFELVL_Msk /*!< TxFIFO empty level */
AnnaBridge 189:f392fc9709a3 17971 #define USB_OTG_GAHBCFG_PTXFELVL_Pos (8U)
AnnaBridge 189:f392fc9709a3 17972 #define USB_OTG_GAHBCFG_PTXFELVL_Msk (0x1U << USB_OTG_GAHBCFG_PTXFELVL_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 17973 #define USB_OTG_GAHBCFG_PTXFELVL USB_OTG_GAHBCFG_PTXFELVL_Msk /*!< Periodic TxFIFO empty level */
AnnaBridge 189:f392fc9709a3 17974
AnnaBridge 189:f392fc9709a3 17975 /******************** Bit definition for USB_OTG_GUSBCFG register ********************/
AnnaBridge 189:f392fc9709a3 17976
AnnaBridge 189:f392fc9709a3 17977 #define USB_OTG_GUSBCFG_TOCAL_Pos (0U)
AnnaBridge 189:f392fc9709a3 17978 #define USB_OTG_GUSBCFG_TOCAL_Msk (0x7U << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000007 */
AnnaBridge 189:f392fc9709a3 17979 #define USB_OTG_GUSBCFG_TOCAL USB_OTG_GUSBCFG_TOCAL_Msk /*!< FS timeout calibration */
AnnaBridge 189:f392fc9709a3 17980 #define USB_OTG_GUSBCFG_TOCAL_0 (0x1U << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 17981 #define USB_OTG_GUSBCFG_TOCAL_1 (0x2U << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 17982 #define USB_OTG_GUSBCFG_TOCAL_2 (0x4U << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 17983 #define USB_OTG_GUSBCFG_PHYSEL_Pos (6U)
AnnaBridge 189:f392fc9709a3 17984 #define USB_OTG_GUSBCFG_PHYSEL_Msk (0x1U << USB_OTG_GUSBCFG_PHYSEL_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 17985 #define USB_OTG_GUSBCFG_PHYSEL USB_OTG_GUSBCFG_PHYSEL_Msk /*!< USB 2.0 high-speed ULPI PHY or USB 1.1 full-speed serial transceiver select */
AnnaBridge 189:f392fc9709a3 17986 #define USB_OTG_GUSBCFG_SRPCAP_Pos (8U)
AnnaBridge 189:f392fc9709a3 17987 #define USB_OTG_GUSBCFG_SRPCAP_Msk (0x1U << USB_OTG_GUSBCFG_SRPCAP_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 17988 #define USB_OTG_GUSBCFG_SRPCAP USB_OTG_GUSBCFG_SRPCAP_Msk /*!< SRP-capable */
AnnaBridge 189:f392fc9709a3 17989 #define USB_OTG_GUSBCFG_HNPCAP_Pos (9U)
AnnaBridge 189:f392fc9709a3 17990 #define USB_OTG_GUSBCFG_HNPCAP_Msk (0x1U << USB_OTG_GUSBCFG_HNPCAP_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 17991 #define USB_OTG_GUSBCFG_HNPCAP USB_OTG_GUSBCFG_HNPCAP_Msk /*!< HNP-capable */
AnnaBridge 189:f392fc9709a3 17992 #define USB_OTG_GUSBCFG_TRDT_Pos (10U)
AnnaBridge 189:f392fc9709a3 17993 #define USB_OTG_GUSBCFG_TRDT_Msk (0xFU << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00003C00 */
AnnaBridge 189:f392fc9709a3 17994 #define USB_OTG_GUSBCFG_TRDT USB_OTG_GUSBCFG_TRDT_Msk /*!< USB turnaround time */
AnnaBridge 189:f392fc9709a3 17995 #define USB_OTG_GUSBCFG_TRDT_0 (0x1U << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 17996 #define USB_OTG_GUSBCFG_TRDT_1 (0x2U << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 17997 #define USB_OTG_GUSBCFG_TRDT_2 (0x4U << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 17998 #define USB_OTG_GUSBCFG_TRDT_3 (0x8U << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 17999 #define USB_OTG_GUSBCFG_PHYLPCS_Pos (15U)
AnnaBridge 189:f392fc9709a3 18000 #define USB_OTG_GUSBCFG_PHYLPCS_Msk (0x1U << USB_OTG_GUSBCFG_PHYLPCS_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 18001 #define USB_OTG_GUSBCFG_PHYLPCS USB_OTG_GUSBCFG_PHYLPCS_Msk /*!< PHY Low-power clock select */
AnnaBridge 189:f392fc9709a3 18002 #define USB_OTG_GUSBCFG_ULPIFSLS_Pos (17U)
AnnaBridge 189:f392fc9709a3 18003 #define USB_OTG_GUSBCFG_ULPIFSLS_Msk (0x1U << USB_OTG_GUSBCFG_ULPIFSLS_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 18004 #define USB_OTG_GUSBCFG_ULPIFSLS USB_OTG_GUSBCFG_ULPIFSLS_Msk /*!< ULPI FS/LS select */
AnnaBridge 189:f392fc9709a3 18005 #define USB_OTG_GUSBCFG_ULPIAR_Pos (18U)
AnnaBridge 189:f392fc9709a3 18006 #define USB_OTG_GUSBCFG_ULPIAR_Msk (0x1U << USB_OTG_GUSBCFG_ULPIAR_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 18007 #define USB_OTG_GUSBCFG_ULPIAR USB_OTG_GUSBCFG_ULPIAR_Msk /*!< ULPI Auto-resume */
AnnaBridge 189:f392fc9709a3 18008 #define USB_OTG_GUSBCFG_ULPICSM_Pos (19U)
AnnaBridge 189:f392fc9709a3 18009 #define USB_OTG_GUSBCFG_ULPICSM_Msk (0x1U << USB_OTG_GUSBCFG_ULPICSM_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 18010 #define USB_OTG_GUSBCFG_ULPICSM USB_OTG_GUSBCFG_ULPICSM_Msk /*!< ULPI Clock SuspendM */
AnnaBridge 189:f392fc9709a3 18011 #define USB_OTG_GUSBCFG_ULPIEVBUSD_Pos (20U)
AnnaBridge 189:f392fc9709a3 18012 #define USB_OTG_GUSBCFG_ULPIEVBUSD_Msk (0x1U << USB_OTG_GUSBCFG_ULPIEVBUSD_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 18013 #define USB_OTG_GUSBCFG_ULPIEVBUSD USB_OTG_GUSBCFG_ULPIEVBUSD_Msk /*!< ULPI External VBUS Drive */
AnnaBridge 189:f392fc9709a3 18014 #define USB_OTG_GUSBCFG_ULPIEVBUSI_Pos (21U)
AnnaBridge 189:f392fc9709a3 18015 #define USB_OTG_GUSBCFG_ULPIEVBUSI_Msk (0x1U << USB_OTG_GUSBCFG_ULPIEVBUSI_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 18016 #define USB_OTG_GUSBCFG_ULPIEVBUSI USB_OTG_GUSBCFG_ULPIEVBUSI_Msk /*!< ULPI external VBUS indicator */
AnnaBridge 189:f392fc9709a3 18017 #define USB_OTG_GUSBCFG_TSDPS_Pos (22U)
AnnaBridge 189:f392fc9709a3 18018 #define USB_OTG_GUSBCFG_TSDPS_Msk (0x1U << USB_OTG_GUSBCFG_TSDPS_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 18019 #define USB_OTG_GUSBCFG_TSDPS USB_OTG_GUSBCFG_TSDPS_Msk /*!< TermSel DLine pulsing selection */
AnnaBridge 189:f392fc9709a3 18020 #define USB_OTG_GUSBCFG_PCCI_Pos (23U)
AnnaBridge 189:f392fc9709a3 18021 #define USB_OTG_GUSBCFG_PCCI_Msk (0x1U << USB_OTG_GUSBCFG_PCCI_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 18022 #define USB_OTG_GUSBCFG_PCCI USB_OTG_GUSBCFG_PCCI_Msk /*!< Indicator complement */
AnnaBridge 189:f392fc9709a3 18023 #define USB_OTG_GUSBCFG_PTCI_Pos (24U)
AnnaBridge 189:f392fc9709a3 18024 #define USB_OTG_GUSBCFG_PTCI_Msk (0x1U << USB_OTG_GUSBCFG_PTCI_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 18025 #define USB_OTG_GUSBCFG_PTCI USB_OTG_GUSBCFG_PTCI_Msk /*!< Indicator pass through */
AnnaBridge 189:f392fc9709a3 18026 #define USB_OTG_GUSBCFG_ULPIIPD_Pos (25U)
AnnaBridge 189:f392fc9709a3 18027 #define USB_OTG_GUSBCFG_ULPIIPD_Msk (0x1U << USB_OTG_GUSBCFG_ULPIIPD_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 18028 #define USB_OTG_GUSBCFG_ULPIIPD USB_OTG_GUSBCFG_ULPIIPD_Msk /*!< ULPI interface protect disable */
AnnaBridge 189:f392fc9709a3 18029 #define USB_OTG_GUSBCFG_FHMOD_Pos (29U)
AnnaBridge 189:f392fc9709a3 18030 #define USB_OTG_GUSBCFG_FHMOD_Msk (0x1U << USB_OTG_GUSBCFG_FHMOD_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 18031 #define USB_OTG_GUSBCFG_FHMOD USB_OTG_GUSBCFG_FHMOD_Msk /*!< Forced host mode */
AnnaBridge 189:f392fc9709a3 18032 #define USB_OTG_GUSBCFG_FDMOD_Pos (30U)
AnnaBridge 189:f392fc9709a3 18033 #define USB_OTG_GUSBCFG_FDMOD_Msk (0x1U << USB_OTG_GUSBCFG_FDMOD_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 18034 #define USB_OTG_GUSBCFG_FDMOD USB_OTG_GUSBCFG_FDMOD_Msk /*!< Forced peripheral mode */
AnnaBridge 189:f392fc9709a3 18035 #define USB_OTG_GUSBCFG_CTXPKT_Pos (31U)
AnnaBridge 189:f392fc9709a3 18036 #define USB_OTG_GUSBCFG_CTXPKT_Msk (0x1U << USB_OTG_GUSBCFG_CTXPKT_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 18037 #define USB_OTG_GUSBCFG_CTXPKT USB_OTG_GUSBCFG_CTXPKT_Msk /*!< Corrupt Tx packet */
AnnaBridge 189:f392fc9709a3 18038
AnnaBridge 189:f392fc9709a3 18039 /******************** Bit definition for USB_OTG_GRSTCTL register ********************/
AnnaBridge 189:f392fc9709a3 18040 #define USB_OTG_GRSTCTL_CSRST_Pos (0U)
AnnaBridge 189:f392fc9709a3 18041 #define USB_OTG_GRSTCTL_CSRST_Msk (0x1U << USB_OTG_GRSTCTL_CSRST_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 18042 #define USB_OTG_GRSTCTL_CSRST USB_OTG_GRSTCTL_CSRST_Msk /*!< Core soft reset */
AnnaBridge 189:f392fc9709a3 18043 #define USB_OTG_GRSTCTL_HSRST_Pos (1U)
AnnaBridge 189:f392fc9709a3 18044 #define USB_OTG_GRSTCTL_HSRST_Msk (0x1U << USB_OTG_GRSTCTL_HSRST_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 18045 #define USB_OTG_GRSTCTL_HSRST USB_OTG_GRSTCTL_HSRST_Msk /*!< HCLK soft reset */
AnnaBridge 189:f392fc9709a3 18046 #define USB_OTG_GRSTCTL_FCRST_Pos (2U)
AnnaBridge 189:f392fc9709a3 18047 #define USB_OTG_GRSTCTL_FCRST_Msk (0x1U << USB_OTG_GRSTCTL_FCRST_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 18048 #define USB_OTG_GRSTCTL_FCRST USB_OTG_GRSTCTL_FCRST_Msk /*!< Host frame counter reset */
AnnaBridge 189:f392fc9709a3 18049 #define USB_OTG_GRSTCTL_RXFFLSH_Pos (4U)
AnnaBridge 189:f392fc9709a3 18050 #define USB_OTG_GRSTCTL_RXFFLSH_Msk (0x1U << USB_OTG_GRSTCTL_RXFFLSH_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 18051 #define USB_OTG_GRSTCTL_RXFFLSH USB_OTG_GRSTCTL_RXFFLSH_Msk /*!< RxFIFO flush */
AnnaBridge 189:f392fc9709a3 18052 #define USB_OTG_GRSTCTL_TXFFLSH_Pos (5U)
AnnaBridge 189:f392fc9709a3 18053 #define USB_OTG_GRSTCTL_TXFFLSH_Msk (0x1U << USB_OTG_GRSTCTL_TXFFLSH_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 18054 #define USB_OTG_GRSTCTL_TXFFLSH USB_OTG_GRSTCTL_TXFFLSH_Msk /*!< TxFIFO flush */
AnnaBridge 189:f392fc9709a3 18055 #define USB_OTG_GRSTCTL_TXFNUM_Pos (6U)
AnnaBridge 189:f392fc9709a3 18056 #define USB_OTG_GRSTCTL_TXFNUM_Msk (0x1FU << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x000007C0 */
AnnaBridge 189:f392fc9709a3 18057 #define USB_OTG_GRSTCTL_TXFNUM USB_OTG_GRSTCTL_TXFNUM_Msk /*!< TxFIFO number */
AnnaBridge 189:f392fc9709a3 18058 #define USB_OTG_GRSTCTL_TXFNUM_0 (0x01U << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 18059 #define USB_OTG_GRSTCTL_TXFNUM_1 (0x02U << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 18060 #define USB_OTG_GRSTCTL_TXFNUM_2 (0x04U << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 18061 #define USB_OTG_GRSTCTL_TXFNUM_3 (0x08U << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 18062 #define USB_OTG_GRSTCTL_TXFNUM_4 (0x10U << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 18063 #define USB_OTG_GRSTCTL_DMAREQ_Pos (30U)
AnnaBridge 189:f392fc9709a3 18064 #define USB_OTG_GRSTCTL_DMAREQ_Msk (0x1U << USB_OTG_GRSTCTL_DMAREQ_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 18065 #define USB_OTG_GRSTCTL_DMAREQ USB_OTG_GRSTCTL_DMAREQ_Msk /*!< DMA request signal */
AnnaBridge 189:f392fc9709a3 18066 #define USB_OTG_GRSTCTL_AHBIDL_Pos (31U)
AnnaBridge 189:f392fc9709a3 18067 #define USB_OTG_GRSTCTL_AHBIDL_Msk (0x1U << USB_OTG_GRSTCTL_AHBIDL_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 18068 #define USB_OTG_GRSTCTL_AHBIDL USB_OTG_GRSTCTL_AHBIDL_Msk /*!< AHB master idle */
AnnaBridge 189:f392fc9709a3 18069
AnnaBridge 189:f392fc9709a3 18070 /******************** Bit definition for USB_OTG_DIEPMSK register ********************/
AnnaBridge 189:f392fc9709a3 18071 #define USB_OTG_DIEPMSK_XFRCM_Pos (0U)
AnnaBridge 189:f392fc9709a3 18072 #define USB_OTG_DIEPMSK_XFRCM_Msk (0x1U << USB_OTG_DIEPMSK_XFRCM_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 18073 #define USB_OTG_DIEPMSK_XFRCM USB_OTG_DIEPMSK_XFRCM_Msk /*!< Transfer completed interrupt mask */
AnnaBridge 189:f392fc9709a3 18074 #define USB_OTG_DIEPMSK_EPDM_Pos (1U)
AnnaBridge 189:f392fc9709a3 18075 #define USB_OTG_DIEPMSK_EPDM_Msk (0x1U << USB_OTG_DIEPMSK_EPDM_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 18076 #define USB_OTG_DIEPMSK_EPDM USB_OTG_DIEPMSK_EPDM_Msk /*!< Endpoint disabled interrupt mask */
AnnaBridge 189:f392fc9709a3 18077 #define USB_OTG_DIEPMSK_TOM_Pos (3U)
AnnaBridge 189:f392fc9709a3 18078 #define USB_OTG_DIEPMSK_TOM_Msk (0x1U << USB_OTG_DIEPMSK_TOM_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 18079 #define USB_OTG_DIEPMSK_TOM USB_OTG_DIEPMSK_TOM_Msk /*!< Timeout condition mask (nonisochronous endpoints) */
AnnaBridge 189:f392fc9709a3 18080 #define USB_OTG_DIEPMSK_ITTXFEMSK_Pos (4U)
AnnaBridge 189:f392fc9709a3 18081 #define USB_OTG_DIEPMSK_ITTXFEMSK_Msk (0x1U << USB_OTG_DIEPMSK_ITTXFEMSK_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 18082 #define USB_OTG_DIEPMSK_ITTXFEMSK USB_OTG_DIEPMSK_ITTXFEMSK_Msk /*!< IN token received when TxFIFO empty mask */
AnnaBridge 189:f392fc9709a3 18083 #define USB_OTG_DIEPMSK_INEPNMM_Pos (5U)
AnnaBridge 189:f392fc9709a3 18084 #define USB_OTG_DIEPMSK_INEPNMM_Msk (0x1U << USB_OTG_DIEPMSK_INEPNMM_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 18085 #define USB_OTG_DIEPMSK_INEPNMM USB_OTG_DIEPMSK_INEPNMM_Msk /*!< IN token received with EP mismatch mask */
AnnaBridge 189:f392fc9709a3 18086 #define USB_OTG_DIEPMSK_INEPNEM_Pos (6U)
AnnaBridge 189:f392fc9709a3 18087 #define USB_OTG_DIEPMSK_INEPNEM_Msk (0x1U << USB_OTG_DIEPMSK_INEPNEM_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 18088 #define USB_OTG_DIEPMSK_INEPNEM USB_OTG_DIEPMSK_INEPNEM_Msk /*!< IN endpoint NAK effective mask */
AnnaBridge 189:f392fc9709a3 18089 #define USB_OTG_DIEPMSK_TXFURM_Pos (8U)
AnnaBridge 189:f392fc9709a3 18090 #define USB_OTG_DIEPMSK_TXFURM_Msk (0x1U << USB_OTG_DIEPMSK_TXFURM_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 18091 #define USB_OTG_DIEPMSK_TXFURM USB_OTG_DIEPMSK_TXFURM_Msk /*!< FIFO underrun mask */
AnnaBridge 189:f392fc9709a3 18092 #define USB_OTG_DIEPMSK_BIM_Pos (9U)
AnnaBridge 189:f392fc9709a3 18093 #define USB_OTG_DIEPMSK_BIM_Msk (0x1U << USB_OTG_DIEPMSK_BIM_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 18094 #define USB_OTG_DIEPMSK_BIM USB_OTG_DIEPMSK_BIM_Msk /*!< BNA interrupt mask */
AnnaBridge 189:f392fc9709a3 18095
AnnaBridge 189:f392fc9709a3 18096 /******************** Bit definition for USB_OTG_HPTXSTS register ********************/
AnnaBridge 189:f392fc9709a3 18097 #define USB_OTG_HPTXSTS_PTXFSAVL_Pos (0U)
AnnaBridge 189:f392fc9709a3 18098 #define USB_OTG_HPTXSTS_PTXFSAVL_Msk (0xFFFFU << USB_OTG_HPTXSTS_PTXFSAVL_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 18099 #define USB_OTG_HPTXSTS_PTXFSAVL USB_OTG_HPTXSTS_PTXFSAVL_Msk /*!< Periodic transmit data FIFO space available */
AnnaBridge 189:f392fc9709a3 18100 #define USB_OTG_HPTXSTS_PTXQSAV_Pos (16U)
AnnaBridge 189:f392fc9709a3 18101 #define USB_OTG_HPTXSTS_PTXQSAV_Msk (0xFFU << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00FF0000 */
AnnaBridge 189:f392fc9709a3 18102 #define USB_OTG_HPTXSTS_PTXQSAV USB_OTG_HPTXSTS_PTXQSAV_Msk /*!< Periodic transmit request queue space available */
AnnaBridge 189:f392fc9709a3 18103 #define USB_OTG_HPTXSTS_PTXQSAV_0 (0x01U << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 18104 #define USB_OTG_HPTXSTS_PTXQSAV_1 (0x02U << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 18105 #define USB_OTG_HPTXSTS_PTXQSAV_2 (0x04U << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 18106 #define USB_OTG_HPTXSTS_PTXQSAV_3 (0x08U << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 18107 #define USB_OTG_HPTXSTS_PTXQSAV_4 (0x10U << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 18108 #define USB_OTG_HPTXSTS_PTXQSAV_5 (0x20U << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 18109 #define USB_OTG_HPTXSTS_PTXQSAV_6 (0x40U << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 18110 #define USB_OTG_HPTXSTS_PTXQSAV_7 (0x80U << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 18111
AnnaBridge 189:f392fc9709a3 18112 #define USB_OTG_HPTXSTS_PTXQTOP_Pos (24U)
AnnaBridge 189:f392fc9709a3 18113 #define USB_OTG_HPTXSTS_PTXQTOP_Msk (0xFFU << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0xFF000000 */
AnnaBridge 189:f392fc9709a3 18114 #define USB_OTG_HPTXSTS_PTXQTOP USB_OTG_HPTXSTS_PTXQTOP_Msk /*!< Top of the periodic transmit request queue */
AnnaBridge 189:f392fc9709a3 18115 #define USB_OTG_HPTXSTS_PTXQTOP_0 (0x01U << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 18116 #define USB_OTG_HPTXSTS_PTXQTOP_1 (0x02U << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 18117 #define USB_OTG_HPTXSTS_PTXQTOP_2 (0x04U << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 18118 #define USB_OTG_HPTXSTS_PTXQTOP_3 (0x08U << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 18119 #define USB_OTG_HPTXSTS_PTXQTOP_4 (0x10U << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 18120 #define USB_OTG_HPTXSTS_PTXQTOP_5 (0x20U << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 18121 #define USB_OTG_HPTXSTS_PTXQTOP_6 (0x40U << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 18122 #define USB_OTG_HPTXSTS_PTXQTOP_7 (0x80U << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 18123
AnnaBridge 189:f392fc9709a3 18124 /******************** Bit definition for USB_OTG_HAINT register ********************/
AnnaBridge 189:f392fc9709a3 18125 #define USB_OTG_HAINT_HAINT_Pos (0U)
AnnaBridge 189:f392fc9709a3 18126 #define USB_OTG_HAINT_HAINT_Msk (0xFFFFU << USB_OTG_HAINT_HAINT_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 18127 #define USB_OTG_HAINT_HAINT USB_OTG_HAINT_HAINT_Msk /*!< Channel interrupts */
AnnaBridge 189:f392fc9709a3 18128
AnnaBridge 189:f392fc9709a3 18129 /******************** Bit definition for USB_OTG_DOEPMSK register ********************/
AnnaBridge 189:f392fc9709a3 18130 #define USB_OTG_DOEPMSK_XFRCM_Pos (0U)
AnnaBridge 189:f392fc9709a3 18131 #define USB_OTG_DOEPMSK_XFRCM_Msk (0x1U << USB_OTG_DOEPMSK_XFRCM_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 18132 #define USB_OTG_DOEPMSK_XFRCM USB_OTG_DOEPMSK_XFRCM_Msk /*!< Transfer completed interrupt mask */
AnnaBridge 189:f392fc9709a3 18133 #define USB_OTG_DOEPMSK_EPDM_Pos (1U)
AnnaBridge 189:f392fc9709a3 18134 #define USB_OTG_DOEPMSK_EPDM_Msk (0x1U << USB_OTG_DOEPMSK_EPDM_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 18135 #define USB_OTG_DOEPMSK_EPDM USB_OTG_DOEPMSK_EPDM_Msk /*!< Endpoint disabled interrupt mask */
AnnaBridge 189:f392fc9709a3 18136 #define USB_OTG_DOEPMSK_STUPM_Pos (3U)
AnnaBridge 189:f392fc9709a3 18137 #define USB_OTG_DOEPMSK_STUPM_Msk (0x1U << USB_OTG_DOEPMSK_STUPM_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 18138 #define USB_OTG_DOEPMSK_STUPM USB_OTG_DOEPMSK_STUPM_Msk /*!< SETUP phase done mask */
AnnaBridge 189:f392fc9709a3 18139 #define USB_OTG_DOEPMSK_OTEPDM_Pos (4U)
AnnaBridge 189:f392fc9709a3 18140 #define USB_OTG_DOEPMSK_OTEPDM_Msk (0x1U << USB_OTG_DOEPMSK_OTEPDM_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 18141 #define USB_OTG_DOEPMSK_OTEPDM USB_OTG_DOEPMSK_OTEPDM_Msk /*!< OUT token received when endpoint disabled mask */
AnnaBridge 189:f392fc9709a3 18142 #define USB_OTG_DOEPMSK_B2BSTUP_Pos (6U)
AnnaBridge 189:f392fc9709a3 18143 #define USB_OTG_DOEPMSK_B2BSTUP_Msk (0x1U << USB_OTG_DOEPMSK_B2BSTUP_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 18144 #define USB_OTG_DOEPMSK_B2BSTUP USB_OTG_DOEPMSK_B2BSTUP_Msk /*!< Back-to-back SETUP packets received mask */
AnnaBridge 189:f392fc9709a3 18145 #define USB_OTG_DOEPMSK_OPEM_Pos (8U)
AnnaBridge 189:f392fc9709a3 18146 #define USB_OTG_DOEPMSK_OPEM_Msk (0x1U << USB_OTG_DOEPMSK_OPEM_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 18147 #define USB_OTG_DOEPMSK_OPEM USB_OTG_DOEPMSK_OPEM_Msk /*!< OUT packet error mask */
AnnaBridge 189:f392fc9709a3 18148 #define USB_OTG_DOEPMSK_BOIM_Pos (9U)
AnnaBridge 189:f392fc9709a3 18149 #define USB_OTG_DOEPMSK_BOIM_Msk (0x1U << USB_OTG_DOEPMSK_BOIM_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 18150 #define USB_OTG_DOEPMSK_BOIM USB_OTG_DOEPMSK_BOIM_Msk /*!< BNA interrupt mask */
AnnaBridge 189:f392fc9709a3 18151
AnnaBridge 189:f392fc9709a3 18152 /******************** Bit definition for USB_OTG_GINTSTS register ********************/
AnnaBridge 189:f392fc9709a3 18153 #define USB_OTG_GINTSTS_CMOD_Pos (0U)
AnnaBridge 189:f392fc9709a3 18154 #define USB_OTG_GINTSTS_CMOD_Msk (0x1U << USB_OTG_GINTSTS_CMOD_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 18155 #define USB_OTG_GINTSTS_CMOD USB_OTG_GINTSTS_CMOD_Msk /*!< Current mode of operation */
AnnaBridge 189:f392fc9709a3 18156 #define USB_OTG_GINTSTS_MMIS_Pos (1U)
AnnaBridge 189:f392fc9709a3 18157 #define USB_OTG_GINTSTS_MMIS_Msk (0x1U << USB_OTG_GINTSTS_MMIS_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 18158 #define USB_OTG_GINTSTS_MMIS USB_OTG_GINTSTS_MMIS_Msk /*!< Mode mismatch interrupt */
AnnaBridge 189:f392fc9709a3 18159 #define USB_OTG_GINTSTS_OTGINT_Pos (2U)
AnnaBridge 189:f392fc9709a3 18160 #define USB_OTG_GINTSTS_OTGINT_Msk (0x1U << USB_OTG_GINTSTS_OTGINT_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 18161 #define USB_OTG_GINTSTS_OTGINT USB_OTG_GINTSTS_OTGINT_Msk /*!< OTG interrupt */
AnnaBridge 189:f392fc9709a3 18162 #define USB_OTG_GINTSTS_SOF_Pos (3U)
AnnaBridge 189:f392fc9709a3 18163 #define USB_OTG_GINTSTS_SOF_Msk (0x1U << USB_OTG_GINTSTS_SOF_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 18164 #define USB_OTG_GINTSTS_SOF USB_OTG_GINTSTS_SOF_Msk /*!< Start of frame */
AnnaBridge 189:f392fc9709a3 18165 #define USB_OTG_GINTSTS_RXFLVL_Pos (4U)
AnnaBridge 189:f392fc9709a3 18166 #define USB_OTG_GINTSTS_RXFLVL_Msk (0x1U << USB_OTG_GINTSTS_RXFLVL_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 18167 #define USB_OTG_GINTSTS_RXFLVL USB_OTG_GINTSTS_RXFLVL_Msk /*!< RxFIFO nonempty */
AnnaBridge 189:f392fc9709a3 18168 #define USB_OTG_GINTSTS_NPTXFE_Pos (5U)
AnnaBridge 189:f392fc9709a3 18169 #define USB_OTG_GINTSTS_NPTXFE_Msk (0x1U << USB_OTG_GINTSTS_NPTXFE_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 18170 #define USB_OTG_GINTSTS_NPTXFE USB_OTG_GINTSTS_NPTXFE_Msk /*!< Nonperiodic TxFIFO empty */
AnnaBridge 189:f392fc9709a3 18171 #define USB_OTG_GINTSTS_GINAKEFF_Pos (6U)
AnnaBridge 189:f392fc9709a3 18172 #define USB_OTG_GINTSTS_GINAKEFF_Msk (0x1U << USB_OTG_GINTSTS_GINAKEFF_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 18173 #define USB_OTG_GINTSTS_GINAKEFF USB_OTG_GINTSTS_GINAKEFF_Msk /*!< Global IN nonperiodic NAK effective */
AnnaBridge 189:f392fc9709a3 18174 #define USB_OTG_GINTSTS_BOUTNAKEFF_Pos (7U)
AnnaBridge 189:f392fc9709a3 18175 #define USB_OTG_GINTSTS_BOUTNAKEFF_Msk (0x1U << USB_OTG_GINTSTS_BOUTNAKEFF_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 18176 #define USB_OTG_GINTSTS_BOUTNAKEFF USB_OTG_GINTSTS_BOUTNAKEFF_Msk /*!< Global OUT NAK effective */
AnnaBridge 189:f392fc9709a3 18177 #define USB_OTG_GINTSTS_ESUSP_Pos (10U)
AnnaBridge 189:f392fc9709a3 18178 #define USB_OTG_GINTSTS_ESUSP_Msk (0x1U << USB_OTG_GINTSTS_ESUSP_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 18179 #define USB_OTG_GINTSTS_ESUSP USB_OTG_GINTSTS_ESUSP_Msk /*!< Early suspend */
AnnaBridge 189:f392fc9709a3 18180 #define USB_OTG_GINTSTS_USBSUSP_Pos (11U)
AnnaBridge 189:f392fc9709a3 18181 #define USB_OTG_GINTSTS_USBSUSP_Msk (0x1U << USB_OTG_GINTSTS_USBSUSP_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 18182 #define USB_OTG_GINTSTS_USBSUSP USB_OTG_GINTSTS_USBSUSP_Msk /*!< USB suspend */
AnnaBridge 189:f392fc9709a3 18183 #define USB_OTG_GINTSTS_USBRST_Pos (12U)
AnnaBridge 189:f392fc9709a3 18184 #define USB_OTG_GINTSTS_USBRST_Msk (0x1U << USB_OTG_GINTSTS_USBRST_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 18185 #define USB_OTG_GINTSTS_USBRST USB_OTG_GINTSTS_USBRST_Msk /*!< USB reset */
AnnaBridge 189:f392fc9709a3 18186 #define USB_OTG_GINTSTS_ENUMDNE_Pos (13U)
AnnaBridge 189:f392fc9709a3 18187 #define USB_OTG_GINTSTS_ENUMDNE_Msk (0x1U << USB_OTG_GINTSTS_ENUMDNE_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 18188 #define USB_OTG_GINTSTS_ENUMDNE USB_OTG_GINTSTS_ENUMDNE_Msk /*!< Enumeration done */
AnnaBridge 189:f392fc9709a3 18189 #define USB_OTG_GINTSTS_ISOODRP_Pos (14U)
AnnaBridge 189:f392fc9709a3 18190 #define USB_OTG_GINTSTS_ISOODRP_Msk (0x1U << USB_OTG_GINTSTS_ISOODRP_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 18191 #define USB_OTG_GINTSTS_ISOODRP USB_OTG_GINTSTS_ISOODRP_Msk /*!< Isochronous OUT packet dropped interrupt */
AnnaBridge 189:f392fc9709a3 18192 #define USB_OTG_GINTSTS_EOPF_Pos (15U)
AnnaBridge 189:f392fc9709a3 18193 #define USB_OTG_GINTSTS_EOPF_Msk (0x1U << USB_OTG_GINTSTS_EOPF_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 18194 #define USB_OTG_GINTSTS_EOPF USB_OTG_GINTSTS_EOPF_Msk /*!< End of periodic frame interrupt */
AnnaBridge 189:f392fc9709a3 18195 #define USB_OTG_GINTSTS_IEPINT_Pos (18U)
AnnaBridge 189:f392fc9709a3 18196 #define USB_OTG_GINTSTS_IEPINT_Msk (0x1U << USB_OTG_GINTSTS_IEPINT_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 18197 #define USB_OTG_GINTSTS_IEPINT USB_OTG_GINTSTS_IEPINT_Msk /*!< IN endpoint interrupt */
AnnaBridge 189:f392fc9709a3 18198 #define USB_OTG_GINTSTS_OEPINT_Pos (19U)
AnnaBridge 189:f392fc9709a3 18199 #define USB_OTG_GINTSTS_OEPINT_Msk (0x1U << USB_OTG_GINTSTS_OEPINT_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 18200 #define USB_OTG_GINTSTS_OEPINT USB_OTG_GINTSTS_OEPINT_Msk /*!< OUT endpoint interrupt */
AnnaBridge 189:f392fc9709a3 18201 #define USB_OTG_GINTSTS_IISOIXFR_Pos (20U)
AnnaBridge 189:f392fc9709a3 18202 #define USB_OTG_GINTSTS_IISOIXFR_Msk (0x1U << USB_OTG_GINTSTS_IISOIXFR_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 18203 #define USB_OTG_GINTSTS_IISOIXFR USB_OTG_GINTSTS_IISOIXFR_Msk /*!< Incomplete isochronous IN transfer */
AnnaBridge 189:f392fc9709a3 18204 #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Pos (21U)
AnnaBridge 189:f392fc9709a3 18205 #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Msk (0x1U << USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 18206 #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Msk /*!< Incomplete periodic transfer */
AnnaBridge 189:f392fc9709a3 18207 #define USB_OTG_GINTSTS_DATAFSUSP_Pos (22U)
AnnaBridge 189:f392fc9709a3 18208 #define USB_OTG_GINTSTS_DATAFSUSP_Msk (0x1U << USB_OTG_GINTSTS_DATAFSUSP_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 18209 #define USB_OTG_GINTSTS_DATAFSUSP USB_OTG_GINTSTS_DATAFSUSP_Msk /*!< Data fetch suspended */
AnnaBridge 189:f392fc9709a3 18210 #define USB_OTG_GINTSTS_HPRTINT_Pos (24U)
AnnaBridge 189:f392fc9709a3 18211 #define USB_OTG_GINTSTS_HPRTINT_Msk (0x1U << USB_OTG_GINTSTS_HPRTINT_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 18212 #define USB_OTG_GINTSTS_HPRTINT USB_OTG_GINTSTS_HPRTINT_Msk /*!< Host port interrupt */
AnnaBridge 189:f392fc9709a3 18213 #define USB_OTG_GINTSTS_HCINT_Pos (25U)
AnnaBridge 189:f392fc9709a3 18214 #define USB_OTG_GINTSTS_HCINT_Msk (0x1U << USB_OTG_GINTSTS_HCINT_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 18215 #define USB_OTG_GINTSTS_HCINT USB_OTG_GINTSTS_HCINT_Msk /*!< Host channels interrupt */
AnnaBridge 189:f392fc9709a3 18216 #define USB_OTG_GINTSTS_PTXFE_Pos (26U)
AnnaBridge 189:f392fc9709a3 18217 #define USB_OTG_GINTSTS_PTXFE_Msk (0x1U << USB_OTG_GINTSTS_PTXFE_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 18218 #define USB_OTG_GINTSTS_PTXFE USB_OTG_GINTSTS_PTXFE_Msk /*!< Periodic TxFIFO empty */
AnnaBridge 189:f392fc9709a3 18219 #define USB_OTG_GINTSTS_LPMINT_Pos (27U)
AnnaBridge 189:f392fc9709a3 18220 #define USB_OTG_GINTSTS_LPMINT_Msk (0x1U << USB_OTG_GINTSTS_LPMINT_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 18221 #define USB_OTG_GINTSTS_LPMINT USB_OTG_GINTSTS_LPMINT_Msk /*!< LPM interrupt */
AnnaBridge 189:f392fc9709a3 18222 #define USB_OTG_GINTSTS_CIDSCHG_Pos (28U)
AnnaBridge 189:f392fc9709a3 18223 #define USB_OTG_GINTSTS_CIDSCHG_Msk (0x1U << USB_OTG_GINTSTS_CIDSCHG_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 18224 #define USB_OTG_GINTSTS_CIDSCHG USB_OTG_GINTSTS_CIDSCHG_Msk /*!< Connector ID status change */
AnnaBridge 189:f392fc9709a3 18225 #define USB_OTG_GINTSTS_DISCINT_Pos (29U)
AnnaBridge 189:f392fc9709a3 18226 #define USB_OTG_GINTSTS_DISCINT_Msk (0x1U << USB_OTG_GINTSTS_DISCINT_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 18227 #define USB_OTG_GINTSTS_DISCINT USB_OTG_GINTSTS_DISCINT_Msk /*!< Disconnect detected interrupt */
AnnaBridge 189:f392fc9709a3 18228 #define USB_OTG_GINTSTS_SRQINT_Pos (30U)
AnnaBridge 189:f392fc9709a3 18229 #define USB_OTG_GINTSTS_SRQINT_Msk (0x1U << USB_OTG_GINTSTS_SRQINT_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 18230 #define USB_OTG_GINTSTS_SRQINT USB_OTG_GINTSTS_SRQINT_Msk /*!< Session request/new session detected interrupt */
AnnaBridge 189:f392fc9709a3 18231 #define USB_OTG_GINTSTS_WKUINT_Pos (31U)
AnnaBridge 189:f392fc9709a3 18232 #define USB_OTG_GINTSTS_WKUINT_Msk (0x1U << USB_OTG_GINTSTS_WKUINT_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 18233 #define USB_OTG_GINTSTS_WKUINT USB_OTG_GINTSTS_WKUINT_Msk /*!< Resume/remote wakeup detected interrupt */
AnnaBridge 189:f392fc9709a3 18234
AnnaBridge 189:f392fc9709a3 18235 /******************** Bit definition for USB_OTG_GINTMSK register ********************/
AnnaBridge 189:f392fc9709a3 18236
AnnaBridge 189:f392fc9709a3 18237 #define USB_OTG_GINTMSK_MMISM_Pos (1U)
AnnaBridge 189:f392fc9709a3 18238 #define USB_OTG_GINTMSK_MMISM_Msk (0x1U << USB_OTG_GINTMSK_MMISM_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 18239 #define USB_OTG_GINTMSK_MMISM USB_OTG_GINTMSK_MMISM_Msk /*!< Mode mismatch interrupt mask */
AnnaBridge 189:f392fc9709a3 18240 #define USB_OTG_GINTMSK_OTGINT_Pos (2U)
AnnaBridge 189:f392fc9709a3 18241 #define USB_OTG_GINTMSK_OTGINT_Msk (0x1U << USB_OTG_GINTMSK_OTGINT_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 18242 #define USB_OTG_GINTMSK_OTGINT USB_OTG_GINTMSK_OTGINT_Msk /*!< OTG interrupt mask */
AnnaBridge 189:f392fc9709a3 18243 #define USB_OTG_GINTMSK_SOFM_Pos (3U)
AnnaBridge 189:f392fc9709a3 18244 #define USB_OTG_GINTMSK_SOFM_Msk (0x1U << USB_OTG_GINTMSK_SOFM_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 18245 #define USB_OTG_GINTMSK_SOFM USB_OTG_GINTMSK_SOFM_Msk /*!< Start of frame mask */
AnnaBridge 189:f392fc9709a3 18246 #define USB_OTG_GINTMSK_RXFLVLM_Pos (4U)
AnnaBridge 189:f392fc9709a3 18247 #define USB_OTG_GINTMSK_RXFLVLM_Msk (0x1U << USB_OTG_GINTMSK_RXFLVLM_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 18248 #define USB_OTG_GINTMSK_RXFLVLM USB_OTG_GINTMSK_RXFLVLM_Msk /*!< Receive FIFO nonempty mask */
AnnaBridge 189:f392fc9709a3 18249 #define USB_OTG_GINTMSK_NPTXFEM_Pos (5U)
AnnaBridge 189:f392fc9709a3 18250 #define USB_OTG_GINTMSK_NPTXFEM_Msk (0x1U << USB_OTG_GINTMSK_NPTXFEM_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 18251 #define USB_OTG_GINTMSK_NPTXFEM USB_OTG_GINTMSK_NPTXFEM_Msk /*!< Nonperiodic TxFIFO empty mask */
AnnaBridge 189:f392fc9709a3 18252 #define USB_OTG_GINTMSK_GINAKEFFM_Pos (6U)
AnnaBridge 189:f392fc9709a3 18253 #define USB_OTG_GINTMSK_GINAKEFFM_Msk (0x1U << USB_OTG_GINTMSK_GINAKEFFM_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 18254 #define USB_OTG_GINTMSK_GINAKEFFM USB_OTG_GINTMSK_GINAKEFFM_Msk /*!< Global nonperiodic IN NAK effective mask */
AnnaBridge 189:f392fc9709a3 18255 #define USB_OTG_GINTMSK_GONAKEFFM_Pos (7U)
AnnaBridge 189:f392fc9709a3 18256 #define USB_OTG_GINTMSK_GONAKEFFM_Msk (0x1U << USB_OTG_GINTMSK_GONAKEFFM_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 18257 #define USB_OTG_GINTMSK_GONAKEFFM USB_OTG_GINTMSK_GONAKEFFM_Msk /*!< Global OUT NAK effective mask */
AnnaBridge 189:f392fc9709a3 18258 #define USB_OTG_GINTMSK_ESUSPM_Pos (10U)
AnnaBridge 189:f392fc9709a3 18259 #define USB_OTG_GINTMSK_ESUSPM_Msk (0x1U << USB_OTG_GINTMSK_ESUSPM_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 18260 #define USB_OTG_GINTMSK_ESUSPM USB_OTG_GINTMSK_ESUSPM_Msk /*!< Early suspend mask */
AnnaBridge 189:f392fc9709a3 18261 #define USB_OTG_GINTMSK_USBSUSPM_Pos (11U)
AnnaBridge 189:f392fc9709a3 18262 #define USB_OTG_GINTMSK_USBSUSPM_Msk (0x1U << USB_OTG_GINTMSK_USBSUSPM_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 18263 #define USB_OTG_GINTMSK_USBSUSPM USB_OTG_GINTMSK_USBSUSPM_Msk /*!< USB suspend mask */
AnnaBridge 189:f392fc9709a3 18264 #define USB_OTG_GINTMSK_USBRST_Pos (12U)
AnnaBridge 189:f392fc9709a3 18265 #define USB_OTG_GINTMSK_USBRST_Msk (0x1U << USB_OTG_GINTMSK_USBRST_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 18266 #define USB_OTG_GINTMSK_USBRST USB_OTG_GINTMSK_USBRST_Msk /*!< USB reset mask */
AnnaBridge 189:f392fc9709a3 18267 #define USB_OTG_GINTMSK_ENUMDNEM_Pos (13U)
AnnaBridge 189:f392fc9709a3 18268 #define USB_OTG_GINTMSK_ENUMDNEM_Msk (0x1U << USB_OTG_GINTMSK_ENUMDNEM_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 18269 #define USB_OTG_GINTMSK_ENUMDNEM USB_OTG_GINTMSK_ENUMDNEM_Msk /*!< Enumeration done mask */
AnnaBridge 189:f392fc9709a3 18270 #define USB_OTG_GINTMSK_ISOODRPM_Pos (14U)
AnnaBridge 189:f392fc9709a3 18271 #define USB_OTG_GINTMSK_ISOODRPM_Msk (0x1U << USB_OTG_GINTMSK_ISOODRPM_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 18272 #define USB_OTG_GINTMSK_ISOODRPM USB_OTG_GINTMSK_ISOODRPM_Msk /*!< Isochronous OUT packet dropped interrupt mask */
AnnaBridge 189:f392fc9709a3 18273 #define USB_OTG_GINTMSK_EOPFM_Pos (15U)
AnnaBridge 189:f392fc9709a3 18274 #define USB_OTG_GINTMSK_EOPFM_Msk (0x1U << USB_OTG_GINTMSK_EOPFM_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 18275 #define USB_OTG_GINTMSK_EOPFM USB_OTG_GINTMSK_EOPFM_Msk /*!< End of periodic frame interrupt mask */
AnnaBridge 189:f392fc9709a3 18276 #define USB_OTG_GINTMSK_EPMISM_Pos (17U)
AnnaBridge 189:f392fc9709a3 18277 #define USB_OTG_GINTMSK_EPMISM_Msk (0x1U << USB_OTG_GINTMSK_EPMISM_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 18278 #define USB_OTG_GINTMSK_EPMISM USB_OTG_GINTMSK_EPMISM_Msk /*!< Endpoint mismatch interrupt mask */
AnnaBridge 189:f392fc9709a3 18279 #define USB_OTG_GINTMSK_IEPINT_Pos (18U)
AnnaBridge 189:f392fc9709a3 18280 #define USB_OTG_GINTMSK_IEPINT_Msk (0x1U << USB_OTG_GINTMSK_IEPINT_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 18281 #define USB_OTG_GINTMSK_IEPINT USB_OTG_GINTMSK_IEPINT_Msk /*!< IN endpoints interrupt mask */
AnnaBridge 189:f392fc9709a3 18282 #define USB_OTG_GINTMSK_OEPINT_Pos (19U)
AnnaBridge 189:f392fc9709a3 18283 #define USB_OTG_GINTMSK_OEPINT_Msk (0x1U << USB_OTG_GINTMSK_OEPINT_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 18284 #define USB_OTG_GINTMSK_OEPINT USB_OTG_GINTMSK_OEPINT_Msk /*!< OUT endpoints interrupt mask */
AnnaBridge 189:f392fc9709a3 18285 #define USB_OTG_GINTMSK_IISOIXFRM_Pos (20U)
AnnaBridge 189:f392fc9709a3 18286 #define USB_OTG_GINTMSK_IISOIXFRM_Msk (0x1U << USB_OTG_GINTMSK_IISOIXFRM_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 18287 #define USB_OTG_GINTMSK_IISOIXFRM USB_OTG_GINTMSK_IISOIXFRM_Msk /*!< Incomplete isochronous IN transfer mask */
AnnaBridge 189:f392fc9709a3 18288 #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Pos (21U)
AnnaBridge 189:f392fc9709a3 18289 #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Msk (0x1U << USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 18290 #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Msk /*!< Incomplete periodic transfer mask */
AnnaBridge 189:f392fc9709a3 18291 #define USB_OTG_GINTMSK_FSUSPM_Pos (22U)
AnnaBridge 189:f392fc9709a3 18292 #define USB_OTG_GINTMSK_FSUSPM_Msk (0x1U << USB_OTG_GINTMSK_FSUSPM_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 18293 #define USB_OTG_GINTMSK_FSUSPM USB_OTG_GINTMSK_FSUSPM_Msk /*!< Data fetch suspended mask */
AnnaBridge 189:f392fc9709a3 18294 #define USB_OTG_GINTMSK_PRTIM_Pos (24U)
AnnaBridge 189:f392fc9709a3 18295 #define USB_OTG_GINTMSK_PRTIM_Msk (0x1U << USB_OTG_GINTMSK_PRTIM_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 18296 #define USB_OTG_GINTMSK_PRTIM USB_OTG_GINTMSK_PRTIM_Msk /*!< Host port interrupt mask */
AnnaBridge 189:f392fc9709a3 18297 #define USB_OTG_GINTMSK_HCIM_Pos (25U)
AnnaBridge 189:f392fc9709a3 18298 #define USB_OTG_GINTMSK_HCIM_Msk (0x1U << USB_OTG_GINTMSK_HCIM_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 18299 #define USB_OTG_GINTMSK_HCIM USB_OTG_GINTMSK_HCIM_Msk /*!< Host channels interrupt mask */
AnnaBridge 189:f392fc9709a3 18300 #define USB_OTG_GINTMSK_PTXFEM_Pos (26U)
AnnaBridge 189:f392fc9709a3 18301 #define USB_OTG_GINTMSK_PTXFEM_Msk (0x1U << USB_OTG_GINTMSK_PTXFEM_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 18302 #define USB_OTG_GINTMSK_PTXFEM USB_OTG_GINTMSK_PTXFEM_Msk /*!< Periodic TxFIFO empty mask */
AnnaBridge 189:f392fc9709a3 18303 #define USB_OTG_GINTMSK_LPMINTM_Pos (27U)
AnnaBridge 189:f392fc9709a3 18304 #define USB_OTG_GINTMSK_LPMINTM_Msk (0x1U << USB_OTG_GINTMSK_LPMINTM_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 18305 #define USB_OTG_GINTMSK_LPMINTM USB_OTG_GINTMSK_LPMINTM_Msk /*!< LPM interrupt Mask */
AnnaBridge 189:f392fc9709a3 18306 #define USB_OTG_GINTMSK_CIDSCHGM_Pos (28U)
AnnaBridge 189:f392fc9709a3 18307 #define USB_OTG_GINTMSK_CIDSCHGM_Msk (0x1U << USB_OTG_GINTMSK_CIDSCHGM_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 18308 #define USB_OTG_GINTMSK_CIDSCHGM USB_OTG_GINTMSK_CIDSCHGM_Msk /*!< Connector ID status change mask */
AnnaBridge 189:f392fc9709a3 18309 #define USB_OTG_GINTMSK_DISCINT_Pos (29U)
AnnaBridge 189:f392fc9709a3 18310 #define USB_OTG_GINTMSK_DISCINT_Msk (0x1U << USB_OTG_GINTMSK_DISCINT_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 18311 #define USB_OTG_GINTMSK_DISCINT USB_OTG_GINTMSK_DISCINT_Msk /*!< Disconnect detected interrupt mask */
AnnaBridge 189:f392fc9709a3 18312 #define USB_OTG_GINTMSK_SRQIM_Pos (30U)
AnnaBridge 189:f392fc9709a3 18313 #define USB_OTG_GINTMSK_SRQIM_Msk (0x1U << USB_OTG_GINTMSK_SRQIM_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 18314 #define USB_OTG_GINTMSK_SRQIM USB_OTG_GINTMSK_SRQIM_Msk /*!< Session request/new session detected interrupt mask */
AnnaBridge 189:f392fc9709a3 18315 #define USB_OTG_GINTMSK_WUIM_Pos (31U)
AnnaBridge 189:f392fc9709a3 18316 #define USB_OTG_GINTMSK_WUIM_Msk (0x1U << USB_OTG_GINTMSK_WUIM_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 18317 #define USB_OTG_GINTMSK_WUIM USB_OTG_GINTMSK_WUIM_Msk /*!< Resume/remote wakeup detected interrupt mask */
AnnaBridge 189:f392fc9709a3 18318
AnnaBridge 189:f392fc9709a3 18319 /******************** Bit definition for USB_OTG_DAINT register ********************/
AnnaBridge 189:f392fc9709a3 18320 #define USB_OTG_DAINT_IEPINT_Pos (0U)
AnnaBridge 189:f392fc9709a3 18321 #define USB_OTG_DAINT_IEPINT_Msk (0xFFFFU << USB_OTG_DAINT_IEPINT_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 18322 #define USB_OTG_DAINT_IEPINT USB_OTG_DAINT_IEPINT_Msk /*!< IN endpoint interrupt bits */
AnnaBridge 189:f392fc9709a3 18323 #define USB_OTG_DAINT_OEPINT_Pos (16U)
AnnaBridge 189:f392fc9709a3 18324 #define USB_OTG_DAINT_OEPINT_Msk (0xFFFFU << USB_OTG_DAINT_OEPINT_Pos) /*!< 0xFFFF0000 */
AnnaBridge 189:f392fc9709a3 18325 #define USB_OTG_DAINT_OEPINT USB_OTG_DAINT_OEPINT_Msk /*!< OUT endpoint interrupt bits */
AnnaBridge 189:f392fc9709a3 18326
AnnaBridge 189:f392fc9709a3 18327 /******************** Bit definition for USB_OTG_HAINTMSK register ********************/
AnnaBridge 189:f392fc9709a3 18328 #define USB_OTG_HAINTMSK_HAINTM_Pos (0U)
AnnaBridge 189:f392fc9709a3 18329 #define USB_OTG_HAINTMSK_HAINTM_Msk (0xFFFFU << USB_OTG_HAINTMSK_HAINTM_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 18330 #define USB_OTG_HAINTMSK_HAINTM USB_OTG_HAINTMSK_HAINTM_Msk /*!< Channel interrupt mask */
AnnaBridge 189:f392fc9709a3 18331
AnnaBridge 189:f392fc9709a3 18332 /******************** Bit definition for USB_OTG_GRXSTSP register ********************/
AnnaBridge 189:f392fc9709a3 18333 #define USB_OTG_GRXSTSP_EPNUM_Pos (0U)
AnnaBridge 189:f392fc9709a3 18334 #define USB_OTG_GRXSTSP_EPNUM_Msk (0xFU << USB_OTG_GRXSTSP_EPNUM_Pos) /*!< 0x0000000F */
AnnaBridge 189:f392fc9709a3 18335 #define USB_OTG_GRXSTSP_EPNUM USB_OTG_GRXSTSP_EPNUM_Msk /*!< IN EP interrupt mask bits */
AnnaBridge 189:f392fc9709a3 18336 #define USB_OTG_GRXSTSP_BCNT_Pos (4U)
AnnaBridge 189:f392fc9709a3 18337 #define USB_OTG_GRXSTSP_BCNT_Msk (0x7FFU << USB_OTG_GRXSTSP_BCNT_Pos) /*!< 0x00007FF0 */
AnnaBridge 189:f392fc9709a3 18338 #define USB_OTG_GRXSTSP_BCNT USB_OTG_GRXSTSP_BCNT_Msk /*!< OUT EP interrupt mask bits */
AnnaBridge 189:f392fc9709a3 18339 #define USB_OTG_GRXSTSP_DPID_Pos (15U)
AnnaBridge 189:f392fc9709a3 18340 #define USB_OTG_GRXSTSP_DPID_Msk (0x3U << USB_OTG_GRXSTSP_DPID_Pos) /*!< 0x00018000 */
AnnaBridge 189:f392fc9709a3 18341 #define USB_OTG_GRXSTSP_DPID USB_OTG_GRXSTSP_DPID_Msk /*!< OUT EP interrupt mask bits */
AnnaBridge 189:f392fc9709a3 18342 #define USB_OTG_GRXSTSP_PKTSTS_Pos (17U)
AnnaBridge 189:f392fc9709a3 18343 #define USB_OTG_GRXSTSP_PKTSTS_Msk (0xFU << USB_OTG_GRXSTSP_PKTSTS_Pos) /*!< 0x001E0000 */
AnnaBridge 189:f392fc9709a3 18344 #define USB_OTG_GRXSTSP_PKTSTS USB_OTG_GRXSTSP_PKTSTS_Msk /*!< OUT EP interrupt mask bits */
AnnaBridge 189:f392fc9709a3 18345
AnnaBridge 189:f392fc9709a3 18346 /******************** Bit definition for USB_OTG_DAINTMSK register ********************/
AnnaBridge 189:f392fc9709a3 18347 #define USB_OTG_DAINTMSK_IEPM_Pos (0U)
AnnaBridge 189:f392fc9709a3 18348 #define USB_OTG_DAINTMSK_IEPM_Msk (0xFFFFU << USB_OTG_DAINTMSK_IEPM_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 18349 #define USB_OTG_DAINTMSK_IEPM USB_OTG_DAINTMSK_IEPM_Msk /*!< IN EP interrupt mask bits */
AnnaBridge 189:f392fc9709a3 18350 #define USB_OTG_DAINTMSK_OEPM_Pos (16U)
AnnaBridge 189:f392fc9709a3 18351 #define USB_OTG_DAINTMSK_OEPM_Msk (0xFFFFU << USB_OTG_DAINTMSK_OEPM_Pos) /*!< 0xFFFF0000 */
AnnaBridge 189:f392fc9709a3 18352 #define USB_OTG_DAINTMSK_OEPM USB_OTG_DAINTMSK_OEPM_Msk /*!< OUT EP interrupt mask bits */
AnnaBridge 189:f392fc9709a3 18353
AnnaBridge 189:f392fc9709a3 18354 /******************** Bit definition for OTG register ********************/
AnnaBridge 189:f392fc9709a3 18355
AnnaBridge 189:f392fc9709a3 18356 #define USB_OTG_CHNUM_Pos (0U)
AnnaBridge 189:f392fc9709a3 18357 #define USB_OTG_CHNUM_Msk (0xFU << USB_OTG_CHNUM_Pos) /*!< 0x0000000F */
AnnaBridge 189:f392fc9709a3 18358 #define USB_OTG_CHNUM USB_OTG_CHNUM_Msk /*!< Channel number */
AnnaBridge 189:f392fc9709a3 18359 #define USB_OTG_CHNUM_0 (0x1U << USB_OTG_CHNUM_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 18360 #define USB_OTG_CHNUM_1 (0x2U << USB_OTG_CHNUM_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 18361 #define USB_OTG_CHNUM_2 (0x4U << USB_OTG_CHNUM_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 18362 #define USB_OTG_CHNUM_3 (0x8U << USB_OTG_CHNUM_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 18363 #define USB_OTG_BCNT_Pos (4U)
AnnaBridge 189:f392fc9709a3 18364 #define USB_OTG_BCNT_Msk (0x7FFU << USB_OTG_BCNT_Pos) /*!< 0x00007FF0 */
AnnaBridge 189:f392fc9709a3 18365 #define USB_OTG_BCNT USB_OTG_BCNT_Msk /*!< Byte count */
AnnaBridge 189:f392fc9709a3 18366 #define USB_OTG_DPID_Pos (15U)
AnnaBridge 189:f392fc9709a3 18367 #define USB_OTG_DPID_Msk (0x3U << USB_OTG_DPID_Pos) /*!< 0x00018000 */
AnnaBridge 189:f392fc9709a3 18368 #define USB_OTG_DPID USB_OTG_DPID_Msk /*!< Data PID */
AnnaBridge 189:f392fc9709a3 18369 #define USB_OTG_DPID_0 (0x1U << USB_OTG_DPID_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 18370 #define USB_OTG_DPID_1 (0x2U << USB_OTG_DPID_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 18371 #define USB_OTG_PKTSTS_Pos (17U)
AnnaBridge 189:f392fc9709a3 18372 #define USB_OTG_PKTSTS_Msk (0xFU << USB_OTG_PKTSTS_Pos) /*!< 0x001E0000 */
AnnaBridge 189:f392fc9709a3 18373 #define USB_OTG_PKTSTS USB_OTG_PKTSTS_Msk /*!< Packet status */
AnnaBridge 189:f392fc9709a3 18374 #define USB_OTG_PKTSTS_0 (0x1U << USB_OTG_PKTSTS_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 18375 #define USB_OTG_PKTSTS_1 (0x2U << USB_OTG_PKTSTS_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 18376 #define USB_OTG_PKTSTS_2 (0x4U << USB_OTG_PKTSTS_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 18377 #define USB_OTG_PKTSTS_3 (0x8U << USB_OTG_PKTSTS_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 18378 #define USB_OTG_EPNUM_Pos (0U)
AnnaBridge 189:f392fc9709a3 18379 #define USB_OTG_EPNUM_Msk (0xFU << USB_OTG_EPNUM_Pos) /*!< 0x0000000F */
AnnaBridge 189:f392fc9709a3 18380 #define USB_OTG_EPNUM USB_OTG_EPNUM_Msk /*!< Endpoint number */
AnnaBridge 189:f392fc9709a3 18381 #define USB_OTG_EPNUM_0 (0x1U << USB_OTG_EPNUM_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 18382 #define USB_OTG_EPNUM_1 (0x2U << USB_OTG_EPNUM_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 18383 #define USB_OTG_EPNUM_2 (0x4U << USB_OTG_EPNUM_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 18384 #define USB_OTG_EPNUM_3 (0x8U << USB_OTG_EPNUM_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 18385 #define USB_OTG_FRMNUM_Pos (21U)
AnnaBridge 189:f392fc9709a3 18386 #define USB_OTG_FRMNUM_Msk (0xFU << USB_OTG_FRMNUM_Pos) /*!< 0x01E00000 */
AnnaBridge 189:f392fc9709a3 18387 #define USB_OTG_FRMNUM USB_OTG_FRMNUM_Msk /*!< Frame number */
AnnaBridge 189:f392fc9709a3 18388 #define USB_OTG_FRMNUM_0 (0x1U << USB_OTG_FRMNUM_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 18389 #define USB_OTG_FRMNUM_1 (0x2U << USB_OTG_FRMNUM_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 18390 #define USB_OTG_FRMNUM_2 (0x4U << USB_OTG_FRMNUM_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 18391 #define USB_OTG_FRMNUM_3 (0x8U << USB_OTG_FRMNUM_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 18392
AnnaBridge 189:f392fc9709a3 18393 /******************** Bit definition for OTG register ********************/
AnnaBridge 189:f392fc9709a3 18394
AnnaBridge 189:f392fc9709a3 18395 #define USB_OTG_CHNUM_Pos (0U)
AnnaBridge 189:f392fc9709a3 18396 #define USB_OTG_CHNUM_Msk (0xFU << USB_OTG_CHNUM_Pos) /*!< 0x0000000F */
AnnaBridge 189:f392fc9709a3 18397 #define USB_OTG_CHNUM USB_OTG_CHNUM_Msk /*!< Channel number */
AnnaBridge 189:f392fc9709a3 18398 #define USB_OTG_CHNUM_0 (0x1U << USB_OTG_CHNUM_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 18399 #define USB_OTG_CHNUM_1 (0x2U << USB_OTG_CHNUM_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 18400 #define USB_OTG_CHNUM_2 (0x4U << USB_OTG_CHNUM_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 18401 #define USB_OTG_CHNUM_3 (0x8U << USB_OTG_CHNUM_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 18402 #define USB_OTG_BCNT_Pos (4U)
AnnaBridge 189:f392fc9709a3 18403 #define USB_OTG_BCNT_Msk (0x7FFU << USB_OTG_BCNT_Pos) /*!< 0x00007FF0 */
AnnaBridge 189:f392fc9709a3 18404 #define USB_OTG_BCNT USB_OTG_BCNT_Msk /*!< Byte count */
AnnaBridge 189:f392fc9709a3 18405 #define USB_OTG_DPID_Pos (15U)
AnnaBridge 189:f392fc9709a3 18406 #define USB_OTG_DPID_Msk (0x3U << USB_OTG_DPID_Pos) /*!< 0x00018000 */
AnnaBridge 189:f392fc9709a3 18407 #define USB_OTG_DPID USB_OTG_DPID_Msk /*!< Data PID */
AnnaBridge 189:f392fc9709a3 18408 #define USB_OTG_DPID_0 (0x1U << USB_OTG_DPID_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 18409 #define USB_OTG_DPID_1 (0x2U << USB_OTG_DPID_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 18410 #define USB_OTG_PKTSTS_Pos (17U)
AnnaBridge 189:f392fc9709a3 18411 #define USB_OTG_PKTSTS_Msk (0xFU << USB_OTG_PKTSTS_Pos) /*!< 0x001E0000 */
AnnaBridge 189:f392fc9709a3 18412 #define USB_OTG_PKTSTS USB_OTG_PKTSTS_Msk /*!< Packet status */
AnnaBridge 189:f392fc9709a3 18413 #define USB_OTG_PKTSTS_0 (0x1U << USB_OTG_PKTSTS_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 18414 #define USB_OTG_PKTSTS_1 (0x2U << USB_OTG_PKTSTS_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 18415 #define USB_OTG_PKTSTS_2 (0x4U << USB_OTG_PKTSTS_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 18416 #define USB_OTG_PKTSTS_3 (0x8U << USB_OTG_PKTSTS_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 18417 #define USB_OTG_EPNUM_Pos (0U)
AnnaBridge 189:f392fc9709a3 18418 #define USB_OTG_EPNUM_Msk (0xFU << USB_OTG_EPNUM_Pos) /*!< 0x0000000F */
AnnaBridge 189:f392fc9709a3 18419 #define USB_OTG_EPNUM USB_OTG_EPNUM_Msk /*!< Endpoint number */
AnnaBridge 189:f392fc9709a3 18420 #define USB_OTG_EPNUM_0 (0x1U << USB_OTG_EPNUM_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 18421 #define USB_OTG_EPNUM_1 (0x2U << USB_OTG_EPNUM_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 18422 #define USB_OTG_EPNUM_2 (0x4U << USB_OTG_EPNUM_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 18423 #define USB_OTG_EPNUM_3 (0x8U << USB_OTG_EPNUM_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 18424 #define USB_OTG_FRMNUM_Pos (21U)
AnnaBridge 189:f392fc9709a3 18425 #define USB_OTG_FRMNUM_Msk (0xFU << USB_OTG_FRMNUM_Pos) /*!< 0x01E00000 */
AnnaBridge 189:f392fc9709a3 18426 #define USB_OTG_FRMNUM USB_OTG_FRMNUM_Msk /*!< Frame number */
AnnaBridge 189:f392fc9709a3 18427 #define USB_OTG_FRMNUM_0 (0x1U << USB_OTG_FRMNUM_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 18428 #define USB_OTG_FRMNUM_1 (0x2U << USB_OTG_FRMNUM_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 18429 #define USB_OTG_FRMNUM_2 (0x4U << USB_OTG_FRMNUM_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 18430 #define USB_OTG_FRMNUM_3 (0x8U << USB_OTG_FRMNUM_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 18431
AnnaBridge 189:f392fc9709a3 18432 /******************** Bit definition for USB_OTG_GRXFSIZ register ********************/
AnnaBridge 189:f392fc9709a3 18433 #define USB_OTG_GRXFSIZ_RXFD_Pos (0U)
AnnaBridge 189:f392fc9709a3 18434 #define USB_OTG_GRXFSIZ_RXFD_Msk (0xFFFFU << USB_OTG_GRXFSIZ_RXFD_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 18435 #define USB_OTG_GRXFSIZ_RXFD USB_OTG_GRXFSIZ_RXFD_Msk /*!< RxFIFO depth */
AnnaBridge 189:f392fc9709a3 18436
AnnaBridge 189:f392fc9709a3 18437 /******************** Bit definition for USB_OTG_DVBUSDIS register ********************/
AnnaBridge 189:f392fc9709a3 18438 #define USB_OTG_DVBUSDIS_VBUSDT_Pos (0U)
AnnaBridge 189:f392fc9709a3 18439 #define USB_OTG_DVBUSDIS_VBUSDT_Msk (0xFFFFU << USB_OTG_DVBUSDIS_VBUSDT_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 18440 #define USB_OTG_DVBUSDIS_VBUSDT USB_OTG_DVBUSDIS_VBUSDT_Msk /*!< Device VBUS discharge time */
AnnaBridge 189:f392fc9709a3 18441
AnnaBridge 189:f392fc9709a3 18442 /******************** Bit definition for OTG register ********************/
AnnaBridge 189:f392fc9709a3 18443 #define USB_OTG_NPTXFSA_Pos (0U)
AnnaBridge 189:f392fc9709a3 18444 #define USB_OTG_NPTXFSA_Msk (0xFFFFU << USB_OTG_NPTXFSA_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 18445 #define USB_OTG_NPTXFSA USB_OTG_NPTXFSA_Msk /*!< Nonperiodic transmit RAM start address */
AnnaBridge 189:f392fc9709a3 18446 #define USB_OTG_NPTXFD_Pos (16U)
AnnaBridge 189:f392fc9709a3 18447 #define USB_OTG_NPTXFD_Msk (0xFFFFU << USB_OTG_NPTXFD_Pos) /*!< 0xFFFF0000 */
AnnaBridge 189:f392fc9709a3 18448 #define USB_OTG_NPTXFD USB_OTG_NPTXFD_Msk /*!< Nonperiodic TxFIFO depth */
AnnaBridge 189:f392fc9709a3 18449 #define USB_OTG_TX0FSA_Pos (0U)
AnnaBridge 189:f392fc9709a3 18450 #define USB_OTG_TX0FSA_Msk (0xFFFFU << USB_OTG_TX0FSA_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 18451 #define USB_OTG_TX0FSA USB_OTG_TX0FSA_Msk /*!< Endpoint 0 transmit RAM start address */
AnnaBridge 189:f392fc9709a3 18452 #define USB_OTG_TX0FD_Pos (16U)
AnnaBridge 189:f392fc9709a3 18453 #define USB_OTG_TX0FD_Msk (0xFFFFU << USB_OTG_TX0FD_Pos) /*!< 0xFFFF0000 */
AnnaBridge 189:f392fc9709a3 18454 #define USB_OTG_TX0FD USB_OTG_TX0FD_Msk /*!< Endpoint 0 TxFIFO depth */
AnnaBridge 189:f392fc9709a3 18455
AnnaBridge 189:f392fc9709a3 18456 /******************** Bit definition for USB_OTG_DVBUSPULSE register ********************/
AnnaBridge 189:f392fc9709a3 18457 #define USB_OTG_DVBUSPULSE_DVBUSP_Pos (0U)
AnnaBridge 189:f392fc9709a3 18458 #define USB_OTG_DVBUSPULSE_DVBUSP_Msk (0xFFFU << USB_OTG_DVBUSPULSE_DVBUSP_Pos) /*!< 0x00000FFF */
AnnaBridge 189:f392fc9709a3 18459 #define USB_OTG_DVBUSPULSE_DVBUSP USB_OTG_DVBUSPULSE_DVBUSP_Msk /*!< Device VBUS pulsing time */
AnnaBridge 189:f392fc9709a3 18460
AnnaBridge 189:f392fc9709a3 18461 /******************** Bit definition for USB_OTG_GNPTXSTS register ********************/
AnnaBridge 189:f392fc9709a3 18462 #define USB_OTG_GNPTXSTS_NPTXFSAV_Pos (0U)
AnnaBridge 189:f392fc9709a3 18463 #define USB_OTG_GNPTXSTS_NPTXFSAV_Msk (0xFFFFU << USB_OTG_GNPTXSTS_NPTXFSAV_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 18464 #define USB_OTG_GNPTXSTS_NPTXFSAV USB_OTG_GNPTXSTS_NPTXFSAV_Msk /*!< Nonperiodic TxFIFO space available */
AnnaBridge 189:f392fc9709a3 18465
AnnaBridge 189:f392fc9709a3 18466 #define USB_OTG_GNPTXSTS_NPTQXSAV_Pos (16U)
AnnaBridge 189:f392fc9709a3 18467 #define USB_OTG_GNPTXSTS_NPTQXSAV_Msk (0xFFU << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00FF0000 */
AnnaBridge 189:f392fc9709a3 18468 #define USB_OTG_GNPTXSTS_NPTQXSAV USB_OTG_GNPTXSTS_NPTQXSAV_Msk /*!< Nonperiodic transmit request queue space available */
AnnaBridge 189:f392fc9709a3 18469 #define USB_OTG_GNPTXSTS_NPTQXSAV_0 (0x01U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 18470 #define USB_OTG_GNPTXSTS_NPTQXSAV_1 (0x02U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 18471 #define USB_OTG_GNPTXSTS_NPTQXSAV_2 (0x04U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 18472 #define USB_OTG_GNPTXSTS_NPTQXSAV_3 (0x08U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 18473 #define USB_OTG_GNPTXSTS_NPTQXSAV_4 (0x10U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 18474 #define USB_OTG_GNPTXSTS_NPTQXSAV_5 (0x20U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 18475 #define USB_OTG_GNPTXSTS_NPTQXSAV_6 (0x40U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 18476 #define USB_OTG_GNPTXSTS_NPTQXSAV_7 (0x80U << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 18477
AnnaBridge 189:f392fc9709a3 18478 #define USB_OTG_GNPTXSTS_NPTXQTOP_Pos (24U)
AnnaBridge 189:f392fc9709a3 18479 #define USB_OTG_GNPTXSTS_NPTXQTOP_Msk (0x7FU << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x7F000000 */
AnnaBridge 189:f392fc9709a3 18480 #define USB_OTG_GNPTXSTS_NPTXQTOP USB_OTG_GNPTXSTS_NPTXQTOP_Msk /*!< Top of the nonperiodic transmit request queue */
AnnaBridge 189:f392fc9709a3 18481 #define USB_OTG_GNPTXSTS_NPTXQTOP_0 (0x01U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 18482 #define USB_OTG_GNPTXSTS_NPTXQTOP_1 (0x02U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 18483 #define USB_OTG_GNPTXSTS_NPTXQTOP_2 (0x04U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 18484 #define USB_OTG_GNPTXSTS_NPTXQTOP_3 (0x08U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 18485 #define USB_OTG_GNPTXSTS_NPTXQTOP_4 (0x10U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 18486 #define USB_OTG_GNPTXSTS_NPTXQTOP_5 (0x20U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 18487 #define USB_OTG_GNPTXSTS_NPTXQTOP_6 (0x40U << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 18488
AnnaBridge 189:f392fc9709a3 18489 /******************** Bit definition for USB_OTG_DTHRCTL register ***************/
AnnaBridge 189:f392fc9709a3 18490 #define USB_OTG_DTHRCTL_NONISOTHREN_Pos (0U)
AnnaBridge 189:f392fc9709a3 18491 #define USB_OTG_DTHRCTL_NONISOTHREN_Msk (0x1U << USB_OTG_DTHRCTL_NONISOTHREN_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 18492 #define USB_OTG_DTHRCTL_NONISOTHREN USB_OTG_DTHRCTL_NONISOTHREN_Msk /*!< Nonisochronous IN endpoints threshold enable */
AnnaBridge 189:f392fc9709a3 18493 #define USB_OTG_DTHRCTL_ISOTHREN_Pos (1U)
AnnaBridge 189:f392fc9709a3 18494 #define USB_OTG_DTHRCTL_ISOTHREN_Msk (0x1U << USB_OTG_DTHRCTL_ISOTHREN_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 18495 #define USB_OTG_DTHRCTL_ISOTHREN USB_OTG_DTHRCTL_ISOTHREN_Msk /*!< ISO IN endpoint threshold enable */
AnnaBridge 189:f392fc9709a3 18496
AnnaBridge 189:f392fc9709a3 18497 #define USB_OTG_DTHRCTL_TXTHRLEN_Pos (2U)
AnnaBridge 189:f392fc9709a3 18498 #define USB_OTG_DTHRCTL_TXTHRLEN_Msk (0x1FFU << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x000007FC */
AnnaBridge 189:f392fc9709a3 18499 #define USB_OTG_DTHRCTL_TXTHRLEN USB_OTG_DTHRCTL_TXTHRLEN_Msk /*!< Transmit threshold length */
AnnaBridge 189:f392fc9709a3 18500 #define USB_OTG_DTHRCTL_TXTHRLEN_0 (0x001U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 18501 #define USB_OTG_DTHRCTL_TXTHRLEN_1 (0x002U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 18502 #define USB_OTG_DTHRCTL_TXTHRLEN_2 (0x004U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 18503 #define USB_OTG_DTHRCTL_TXTHRLEN_3 (0x008U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 18504 #define USB_OTG_DTHRCTL_TXTHRLEN_4 (0x010U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 18505 #define USB_OTG_DTHRCTL_TXTHRLEN_5 (0x020U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 18506 #define USB_OTG_DTHRCTL_TXTHRLEN_6 (0x040U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 18507 #define USB_OTG_DTHRCTL_TXTHRLEN_7 (0x080U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 18508 #define USB_OTG_DTHRCTL_TXTHRLEN_8 (0x100U << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 18509 #define USB_OTG_DTHRCTL_RXTHREN_Pos (16U)
AnnaBridge 189:f392fc9709a3 18510 #define USB_OTG_DTHRCTL_RXTHREN_Msk (0x1U << USB_OTG_DTHRCTL_RXTHREN_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 18511 #define USB_OTG_DTHRCTL_RXTHREN USB_OTG_DTHRCTL_RXTHREN_Msk /*!< Receive threshold enable */
AnnaBridge 189:f392fc9709a3 18512
AnnaBridge 189:f392fc9709a3 18513 #define USB_OTG_DTHRCTL_RXTHRLEN_Pos (17U)
AnnaBridge 189:f392fc9709a3 18514 #define USB_OTG_DTHRCTL_RXTHRLEN_Msk (0x1FFU << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x03FE0000 */
AnnaBridge 189:f392fc9709a3 18515 #define USB_OTG_DTHRCTL_RXTHRLEN USB_OTG_DTHRCTL_RXTHRLEN_Msk /*!< Receive threshold length */
AnnaBridge 189:f392fc9709a3 18516 #define USB_OTG_DTHRCTL_RXTHRLEN_0 (0x001U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 18517 #define USB_OTG_DTHRCTL_RXTHRLEN_1 (0x002U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 18518 #define USB_OTG_DTHRCTL_RXTHRLEN_2 (0x004U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 18519 #define USB_OTG_DTHRCTL_RXTHRLEN_3 (0x008U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 18520 #define USB_OTG_DTHRCTL_RXTHRLEN_4 (0x010U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 18521 #define USB_OTG_DTHRCTL_RXTHRLEN_5 (0x020U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 18522 #define USB_OTG_DTHRCTL_RXTHRLEN_6 (0x040U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 18523 #define USB_OTG_DTHRCTL_RXTHRLEN_7 (0x080U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 18524 #define USB_OTG_DTHRCTL_RXTHRLEN_8 (0x100U << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 18525 #define USB_OTG_DTHRCTL_ARPEN_Pos (27U)
AnnaBridge 189:f392fc9709a3 18526 #define USB_OTG_DTHRCTL_ARPEN_Msk (0x1U << USB_OTG_DTHRCTL_ARPEN_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 18527 #define USB_OTG_DTHRCTL_ARPEN USB_OTG_DTHRCTL_ARPEN_Msk /*!< Arbiter parking enable */
AnnaBridge 189:f392fc9709a3 18528
AnnaBridge 189:f392fc9709a3 18529 /******************** Bit definition for USB_OTG_DIEPEMPMSK register ***************/
AnnaBridge 189:f392fc9709a3 18530 #define USB_OTG_DIEPEMPMSK_INEPTXFEM_Pos (0U)
AnnaBridge 189:f392fc9709a3 18531 #define USB_OTG_DIEPEMPMSK_INEPTXFEM_Msk (0xFFFFU << USB_OTG_DIEPEMPMSK_INEPTXFEM_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 18532 #define USB_OTG_DIEPEMPMSK_INEPTXFEM USB_OTG_DIEPEMPMSK_INEPTXFEM_Msk /*!< IN EP Tx FIFO empty interrupt mask bits */
AnnaBridge 189:f392fc9709a3 18533
AnnaBridge 189:f392fc9709a3 18534 /******************** Bit definition for USB_OTG_DEACHINT register ********************/
AnnaBridge 189:f392fc9709a3 18535 #define USB_OTG_DEACHINT_IEP1INT_Pos (1U)
AnnaBridge 189:f392fc9709a3 18536 #define USB_OTG_DEACHINT_IEP1INT_Msk (0x1U << USB_OTG_DEACHINT_IEP1INT_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 18537 #define USB_OTG_DEACHINT_IEP1INT USB_OTG_DEACHINT_IEP1INT_Msk /*!< IN endpoint 1interrupt bit */
AnnaBridge 189:f392fc9709a3 18538 #define USB_OTG_DEACHINT_OEP1INT_Pos (17U)
AnnaBridge 189:f392fc9709a3 18539 #define USB_OTG_DEACHINT_OEP1INT_Msk (0x1U << USB_OTG_DEACHINT_OEP1INT_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 18540 #define USB_OTG_DEACHINT_OEP1INT USB_OTG_DEACHINT_OEP1INT_Msk /*!< OUT endpoint 1 interrupt bit */
AnnaBridge 189:f392fc9709a3 18541
AnnaBridge 189:f392fc9709a3 18542 /******************** Bit definition for USB_OTG_GCCFG register ********************/
AnnaBridge 189:f392fc9709a3 18543 #define USB_OTG_GCCFG_DCDET_Pos (0U)
AnnaBridge 189:f392fc9709a3 18544 #define USB_OTG_GCCFG_DCDET_Msk (0x1U << USB_OTG_GCCFG_DCDET_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 18545 #define USB_OTG_GCCFG_DCDET USB_OTG_GCCFG_DCDET_Msk /*!< Data contact detection (DCD) status */
AnnaBridge 189:f392fc9709a3 18546 #define USB_OTG_GCCFG_PDET_Pos (1U)
AnnaBridge 189:f392fc9709a3 18547 #define USB_OTG_GCCFG_PDET_Msk (0x1U << USB_OTG_GCCFG_PDET_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 18548 #define USB_OTG_GCCFG_PDET USB_OTG_GCCFG_PDET_Msk /*!< Primary detection (PD) status */
AnnaBridge 189:f392fc9709a3 18549 #define USB_OTG_GCCFG_SDET_Pos (2U)
AnnaBridge 189:f392fc9709a3 18550 #define USB_OTG_GCCFG_SDET_Msk (0x1U << USB_OTG_GCCFG_SDET_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 18551 #define USB_OTG_GCCFG_SDET USB_OTG_GCCFG_SDET_Msk /*!< Secondary detection (SD) status */
AnnaBridge 189:f392fc9709a3 18552 #define USB_OTG_GCCFG_PS2DET_Pos (3U)
AnnaBridge 189:f392fc9709a3 18553 #define USB_OTG_GCCFG_PS2DET_Msk (0x1U << USB_OTG_GCCFG_PS2DET_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 18554 #define USB_OTG_GCCFG_PS2DET USB_OTG_GCCFG_PS2DET_Msk /*!< DM pull-up detection status */
AnnaBridge 189:f392fc9709a3 18555 #define USB_OTG_GCCFG_PWRDWN_Pos (16U)
AnnaBridge 189:f392fc9709a3 18556 #define USB_OTG_GCCFG_PWRDWN_Msk (0x1U << USB_OTG_GCCFG_PWRDWN_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 18557 #define USB_OTG_GCCFG_PWRDWN USB_OTG_GCCFG_PWRDWN_Msk /*!< Power down */
AnnaBridge 189:f392fc9709a3 18558 #define USB_OTG_GCCFG_BCDEN_Pos (17U)
AnnaBridge 189:f392fc9709a3 18559 #define USB_OTG_GCCFG_BCDEN_Msk (0x1U << USB_OTG_GCCFG_BCDEN_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 18560 #define USB_OTG_GCCFG_BCDEN USB_OTG_GCCFG_BCDEN_Msk /*!< Battery charging detector (BCD) enable */
AnnaBridge 189:f392fc9709a3 18561 #define USB_OTG_GCCFG_DCDEN_Pos (18U)
AnnaBridge 189:f392fc9709a3 18562 #define USB_OTG_GCCFG_DCDEN_Msk (0x1U << USB_OTG_GCCFG_DCDEN_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 18563 #define USB_OTG_GCCFG_DCDEN USB_OTG_GCCFG_DCDEN_Msk /*!< Data contact detection (DCD) mode enable*/
AnnaBridge 189:f392fc9709a3 18564 #define USB_OTG_GCCFG_PDEN_Pos (19U)
AnnaBridge 189:f392fc9709a3 18565 #define USB_OTG_GCCFG_PDEN_Msk (0x1U << USB_OTG_GCCFG_PDEN_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 18566 #define USB_OTG_GCCFG_PDEN USB_OTG_GCCFG_PDEN_Msk /*!< Primary detection (PD) mode enable*/
AnnaBridge 189:f392fc9709a3 18567 #define USB_OTG_GCCFG_SDEN_Pos (20U)
AnnaBridge 189:f392fc9709a3 18568 #define USB_OTG_GCCFG_SDEN_Msk (0x1U << USB_OTG_GCCFG_SDEN_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 18569 #define USB_OTG_GCCFG_SDEN USB_OTG_GCCFG_SDEN_Msk /*!< Secondary detection (SD) mode enable */
AnnaBridge 189:f392fc9709a3 18570 #define USB_OTG_GCCFG_VBDEN_Pos (21U)
AnnaBridge 189:f392fc9709a3 18571 #define USB_OTG_GCCFG_VBDEN_Msk (0x1U << USB_OTG_GCCFG_VBDEN_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 18572 #define USB_OTG_GCCFG_VBDEN USB_OTG_GCCFG_VBDEN_Msk /*!< Secondary detection (SD) mode enable */
AnnaBridge 189:f392fc9709a3 18573
AnnaBridge 189:f392fc9709a3 18574 /******************** Bit definition for USB_OTG_GPWRDN) register ********************/
AnnaBridge 189:f392fc9709a3 18575 #define USB_OTG_GPWRDN_DISABLEVBUS_Pos (6U)
AnnaBridge 189:f392fc9709a3 18576 #define USB_OTG_GPWRDN_DISABLEVBUS_Msk (0x1U << USB_OTG_GPWRDN_DISABLEVBUS_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 18577 #define USB_OTG_GPWRDN_DISABLEVBUS USB_OTG_GPWRDN_DISABLEVBUS_Msk /*!< Power down */
AnnaBridge 189:f392fc9709a3 18578
AnnaBridge 189:f392fc9709a3 18579 /******************** Bit definition for USB_OTG_DEACHINTMSK register ********************/
AnnaBridge 189:f392fc9709a3 18580 #define USB_OTG_DEACHINTMSK_IEP1INTM_Pos (1U)
AnnaBridge 189:f392fc9709a3 18581 #define USB_OTG_DEACHINTMSK_IEP1INTM_Msk (0x1U << USB_OTG_DEACHINTMSK_IEP1INTM_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 18582 #define USB_OTG_DEACHINTMSK_IEP1INTM USB_OTG_DEACHINTMSK_IEP1INTM_Msk /*!< IN Endpoint 1 interrupt mask bit */
AnnaBridge 189:f392fc9709a3 18583 #define USB_OTG_DEACHINTMSK_OEP1INTM_Pos (17U)
AnnaBridge 189:f392fc9709a3 18584 #define USB_OTG_DEACHINTMSK_OEP1INTM_Msk (0x1U << USB_OTG_DEACHINTMSK_OEP1INTM_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 18585 #define USB_OTG_DEACHINTMSK_OEP1INTM USB_OTG_DEACHINTMSK_OEP1INTM_Msk /*!< OUT Endpoint 1 interrupt mask bit */
AnnaBridge 189:f392fc9709a3 18586
AnnaBridge 189:f392fc9709a3 18587 /******************** Bit definition for USB_OTG_CID register ********************/
AnnaBridge 189:f392fc9709a3 18588 #define USB_OTG_CID_PRODUCT_ID_Pos (0U)
AnnaBridge 189:f392fc9709a3 18589 #define USB_OTG_CID_PRODUCT_ID_Msk (0xFFFFFFFFU << USB_OTG_CID_PRODUCT_ID_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 18590 #define USB_OTG_CID_PRODUCT_ID USB_OTG_CID_PRODUCT_ID_Msk /*!< Product ID field */
AnnaBridge 189:f392fc9709a3 18591
AnnaBridge 189:f392fc9709a3 18592
AnnaBridge 189:f392fc9709a3 18593 /******************** Bit definition for USB_OTG_GHWCFG3 register ********************/
AnnaBridge 189:f392fc9709a3 18594 #define USB_OTG_GHWCFG3_LPMMode_Pos (14U)
AnnaBridge 189:f392fc9709a3 18595 #define USB_OTG_GHWCFG3_LPMMode_Msk (0x1U << USB_OTG_GHWCFG3_LPMMode_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 18596 #define USB_OTG_GHWCFG3_LPMMode USB_OTG_GHWCFG3_LPMMode_Msk /* LPM mode specified for Mode of Operation */
AnnaBridge 189:f392fc9709a3 18597
AnnaBridge 189:f392fc9709a3 18598 /******************** Bit definition for USB_OTG_GLPMCFG register ********************/
AnnaBridge 189:f392fc9709a3 18599 #define USB_OTG_GLPMCFG_ENBESL_Pos (28U)
AnnaBridge 189:f392fc9709a3 18600 #define USB_OTG_GLPMCFG_ENBESL_Msk (0x1U << USB_OTG_GLPMCFG_ENBESL_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 18601 #define USB_OTG_GLPMCFG_ENBESL USB_OTG_GLPMCFG_ENBESL_Msk /* Enable best effort service latency */
AnnaBridge 189:f392fc9709a3 18602 #define USB_OTG_GLPMCFG_LPMRCNTSTS_Pos (25U)
AnnaBridge 189:f392fc9709a3 18603 #define USB_OTG_GLPMCFG_LPMRCNTSTS_Msk (0x7U << USB_OTG_GLPMCFG_LPMRCNTSTS_Pos) /*!< 0x0E000000 */
AnnaBridge 189:f392fc9709a3 18604 #define USB_OTG_GLPMCFG_LPMRCNTSTS USB_OTG_GLPMCFG_LPMRCNTSTS_Msk /* LPM retry count status */
AnnaBridge 189:f392fc9709a3 18605 #define USB_OTG_GLPMCFG_SNDLPM_Pos (24U)
AnnaBridge 189:f392fc9709a3 18606 #define USB_OTG_GLPMCFG_SNDLPM_Msk (0x1U << USB_OTG_GLPMCFG_SNDLPM_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 18607 #define USB_OTG_GLPMCFG_SNDLPM USB_OTG_GLPMCFG_SNDLPM_Msk /* Send LPM transaction */
AnnaBridge 189:f392fc9709a3 18608 #define USB_OTG_GLPMCFG_LPMRCNT_Pos (21U)
AnnaBridge 189:f392fc9709a3 18609 #define USB_OTG_GLPMCFG_LPMRCNT_Msk (0x7U << USB_OTG_GLPMCFG_LPMRCNT_Pos) /*!< 0x00E00000 */
AnnaBridge 189:f392fc9709a3 18610 #define USB_OTG_GLPMCFG_LPMRCNT USB_OTG_GLPMCFG_LPMRCNT_Msk /* LPM retry count */
AnnaBridge 189:f392fc9709a3 18611 #define USB_OTG_GLPMCFG_LPMCHIDX_Pos (17U)
AnnaBridge 189:f392fc9709a3 18612 #define USB_OTG_GLPMCFG_LPMCHIDX_Msk (0xFU << USB_OTG_GLPMCFG_LPMCHIDX_Pos) /*!< 0x001E0000 */
AnnaBridge 189:f392fc9709a3 18613 #define USB_OTG_GLPMCFG_LPMCHIDX USB_OTG_GLPMCFG_LPMCHIDX_Msk /* LPMCHIDX: */
AnnaBridge 189:f392fc9709a3 18614 #define USB_OTG_GLPMCFG_L1ResumeOK_Pos (16U)
AnnaBridge 189:f392fc9709a3 18615 #define USB_OTG_GLPMCFG_L1ResumeOK_Msk (0x1U << USB_OTG_GLPMCFG_L1ResumeOK_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 18616 #define USB_OTG_GLPMCFG_L1ResumeOK USB_OTG_GLPMCFG_L1ResumeOK_Msk /* Sleep State Resume OK */
AnnaBridge 189:f392fc9709a3 18617 #define USB_OTG_GLPMCFG_SLPSTS_Pos (15U)
AnnaBridge 189:f392fc9709a3 18618 #define USB_OTG_GLPMCFG_SLPSTS_Msk (0x1U << USB_OTG_GLPMCFG_SLPSTS_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 18619 #define USB_OTG_GLPMCFG_SLPSTS USB_OTG_GLPMCFG_SLPSTS_Msk /* Port sleep status */
AnnaBridge 189:f392fc9709a3 18620 #define USB_OTG_GLPMCFG_LPMRSP_Pos (13U)
AnnaBridge 189:f392fc9709a3 18621 #define USB_OTG_GLPMCFG_LPMRSP_Msk (0x3U << USB_OTG_GLPMCFG_LPMRSP_Pos) /*!< 0x00006000 */
AnnaBridge 189:f392fc9709a3 18622 #define USB_OTG_GLPMCFG_LPMRSP USB_OTG_GLPMCFG_LPMRSP_Msk /* LPM response */
AnnaBridge 189:f392fc9709a3 18623 #define USB_OTG_GLPMCFG_L1DSEN_Pos (12U)
AnnaBridge 189:f392fc9709a3 18624 #define USB_OTG_GLPMCFG_L1DSEN_Msk (0x1U << USB_OTG_GLPMCFG_L1DSEN_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 18625 #define USB_OTG_GLPMCFG_L1DSEN USB_OTG_GLPMCFG_L1DSEN_Msk /* L1 deep sleep enable */
AnnaBridge 189:f392fc9709a3 18626 #define USB_OTG_GLPMCFG_BESLTHRS_Pos (8U)
AnnaBridge 189:f392fc9709a3 18627 #define USB_OTG_GLPMCFG_BESLTHRS_Msk (0xFU << USB_OTG_GLPMCFG_BESLTHRS_Pos) /*!< 0x00000F00 */
AnnaBridge 189:f392fc9709a3 18628 #define USB_OTG_GLPMCFG_BESLTHRS USB_OTG_GLPMCFG_BESLTHRS_Msk /* BESL threshold */
AnnaBridge 189:f392fc9709a3 18629 #define USB_OTG_GLPMCFG_L1SSEN_Pos (7U)
AnnaBridge 189:f392fc9709a3 18630 #define USB_OTG_GLPMCFG_L1SSEN_Msk (0x1U << USB_OTG_GLPMCFG_L1SSEN_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 18631 #define USB_OTG_GLPMCFG_L1SSEN USB_OTG_GLPMCFG_L1SSEN_Msk /* L1 shallow sleep enable */
AnnaBridge 189:f392fc9709a3 18632 #define USB_OTG_GLPMCFG_REMWAKE_Pos (6U)
AnnaBridge 189:f392fc9709a3 18633 #define USB_OTG_GLPMCFG_REMWAKE_Msk (0x1U << USB_OTG_GLPMCFG_REMWAKE_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 18634 #define USB_OTG_GLPMCFG_REMWAKE USB_OTG_GLPMCFG_REMWAKE_Msk /* bRemoteWake value received with last ACKed LPM Token */
AnnaBridge 189:f392fc9709a3 18635 #define USB_OTG_GLPMCFG_BESL_Pos (2U)
AnnaBridge 189:f392fc9709a3 18636 #define USB_OTG_GLPMCFG_BESL_Msk (0xFU << USB_OTG_GLPMCFG_BESL_Pos) /*!< 0x0000003C */
AnnaBridge 189:f392fc9709a3 18637 #define USB_OTG_GLPMCFG_BESL USB_OTG_GLPMCFG_BESL_Msk /* BESL value received with last ACKed LPM Token */
AnnaBridge 189:f392fc9709a3 18638 #define USB_OTG_GLPMCFG_LPMACK_Pos (1U)
AnnaBridge 189:f392fc9709a3 18639 #define USB_OTG_GLPMCFG_LPMACK_Msk (0x1U << USB_OTG_GLPMCFG_LPMACK_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 18640 #define USB_OTG_GLPMCFG_LPMACK USB_OTG_GLPMCFG_LPMACK_Msk /* LPM Token acknowledge enable*/
AnnaBridge 189:f392fc9709a3 18641 #define USB_OTG_GLPMCFG_LPMEN_Pos (0U)
AnnaBridge 189:f392fc9709a3 18642 #define USB_OTG_GLPMCFG_LPMEN_Msk (0x1U << USB_OTG_GLPMCFG_LPMEN_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 18643 #define USB_OTG_GLPMCFG_LPMEN USB_OTG_GLPMCFG_LPMEN_Msk /* LPM support enable */
AnnaBridge 189:f392fc9709a3 18644
AnnaBridge 189:f392fc9709a3 18645
AnnaBridge 189:f392fc9709a3 18646 /******************** Bit definition for USB_OTG_DIEPEACHMSK1 register ********************/
AnnaBridge 189:f392fc9709a3 18647 #define USB_OTG_DIEPEACHMSK1_XFRCM_Pos (0U)
AnnaBridge 189:f392fc9709a3 18648 #define USB_OTG_DIEPEACHMSK1_XFRCM_Msk (0x1U << USB_OTG_DIEPEACHMSK1_XFRCM_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 18649 #define USB_OTG_DIEPEACHMSK1_XFRCM USB_OTG_DIEPEACHMSK1_XFRCM_Msk /*!< Transfer completed interrupt mask */
AnnaBridge 189:f392fc9709a3 18650 #define USB_OTG_DIEPEACHMSK1_EPDM_Pos (1U)
AnnaBridge 189:f392fc9709a3 18651 #define USB_OTG_DIEPEACHMSK1_EPDM_Msk (0x1U << USB_OTG_DIEPEACHMSK1_EPDM_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 18652 #define USB_OTG_DIEPEACHMSK1_EPDM USB_OTG_DIEPEACHMSK1_EPDM_Msk /*!< Endpoint disabled interrupt mask */
AnnaBridge 189:f392fc9709a3 18653 #define USB_OTG_DIEPEACHMSK1_TOM_Pos (3U)
AnnaBridge 189:f392fc9709a3 18654 #define USB_OTG_DIEPEACHMSK1_TOM_Msk (0x1U << USB_OTG_DIEPEACHMSK1_TOM_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 18655 #define USB_OTG_DIEPEACHMSK1_TOM USB_OTG_DIEPEACHMSK1_TOM_Msk /*!< Timeout condition mask (nonisochronous endpoints) */
AnnaBridge 189:f392fc9709a3 18656 #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Pos (4U)
AnnaBridge 189:f392fc9709a3 18657 #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Msk (0x1U << USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 18658 #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Msk /*!< IN token received when TxFIFO empty mask */
AnnaBridge 189:f392fc9709a3 18659 #define USB_OTG_DIEPEACHMSK1_INEPNMM_Pos (5U)
AnnaBridge 189:f392fc9709a3 18660 #define USB_OTG_DIEPEACHMSK1_INEPNMM_Msk (0x1U << USB_OTG_DIEPEACHMSK1_INEPNMM_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 18661 #define USB_OTG_DIEPEACHMSK1_INEPNMM USB_OTG_DIEPEACHMSK1_INEPNMM_Msk /*!< IN token received with EP mismatch mask */
AnnaBridge 189:f392fc9709a3 18662 #define USB_OTG_DIEPEACHMSK1_INEPNEM_Pos (6U)
AnnaBridge 189:f392fc9709a3 18663 #define USB_OTG_DIEPEACHMSK1_INEPNEM_Msk (0x1U << USB_OTG_DIEPEACHMSK1_INEPNEM_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 18664 #define USB_OTG_DIEPEACHMSK1_INEPNEM USB_OTG_DIEPEACHMSK1_INEPNEM_Msk /*!< IN endpoint NAK effective mask */
AnnaBridge 189:f392fc9709a3 18665 #define USB_OTG_DIEPEACHMSK1_TXFURM_Pos (8U)
AnnaBridge 189:f392fc9709a3 18666 #define USB_OTG_DIEPEACHMSK1_TXFURM_Msk (0x1U << USB_OTG_DIEPEACHMSK1_TXFURM_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 18667 #define USB_OTG_DIEPEACHMSK1_TXFURM USB_OTG_DIEPEACHMSK1_TXFURM_Msk /*!< FIFO underrun mask */
AnnaBridge 189:f392fc9709a3 18668 #define USB_OTG_DIEPEACHMSK1_BIM_Pos (9U)
AnnaBridge 189:f392fc9709a3 18669 #define USB_OTG_DIEPEACHMSK1_BIM_Msk (0x1U << USB_OTG_DIEPEACHMSK1_BIM_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 18670 #define USB_OTG_DIEPEACHMSK1_BIM USB_OTG_DIEPEACHMSK1_BIM_Msk /*!< BNA interrupt mask */
AnnaBridge 189:f392fc9709a3 18671 #define USB_OTG_DIEPEACHMSK1_NAKM_Pos (13U)
AnnaBridge 189:f392fc9709a3 18672 #define USB_OTG_DIEPEACHMSK1_NAKM_Msk (0x1U << USB_OTG_DIEPEACHMSK1_NAKM_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 18673 #define USB_OTG_DIEPEACHMSK1_NAKM USB_OTG_DIEPEACHMSK1_NAKM_Msk /*!< NAK interrupt mask */
AnnaBridge 189:f392fc9709a3 18674
AnnaBridge 189:f392fc9709a3 18675 /******************** Bit definition for USB_OTG_HPRT register ********************/
AnnaBridge 189:f392fc9709a3 18676 #define USB_OTG_HPRT_PCSTS_Pos (0U)
AnnaBridge 189:f392fc9709a3 18677 #define USB_OTG_HPRT_PCSTS_Msk (0x1U << USB_OTG_HPRT_PCSTS_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 18678 #define USB_OTG_HPRT_PCSTS USB_OTG_HPRT_PCSTS_Msk /*!< Port connect status */
AnnaBridge 189:f392fc9709a3 18679 #define USB_OTG_HPRT_PCDET_Pos (1U)
AnnaBridge 189:f392fc9709a3 18680 #define USB_OTG_HPRT_PCDET_Msk (0x1U << USB_OTG_HPRT_PCDET_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 18681 #define USB_OTG_HPRT_PCDET USB_OTG_HPRT_PCDET_Msk /*!< Port connect detected */
AnnaBridge 189:f392fc9709a3 18682 #define USB_OTG_HPRT_PENA_Pos (2U)
AnnaBridge 189:f392fc9709a3 18683 #define USB_OTG_HPRT_PENA_Msk (0x1U << USB_OTG_HPRT_PENA_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 18684 #define USB_OTG_HPRT_PENA USB_OTG_HPRT_PENA_Msk /*!< Port enable */
AnnaBridge 189:f392fc9709a3 18685 #define USB_OTG_HPRT_PENCHNG_Pos (3U)
AnnaBridge 189:f392fc9709a3 18686 #define USB_OTG_HPRT_PENCHNG_Msk (0x1U << USB_OTG_HPRT_PENCHNG_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 18687 #define USB_OTG_HPRT_PENCHNG USB_OTG_HPRT_PENCHNG_Msk /*!< Port enable/disable change */
AnnaBridge 189:f392fc9709a3 18688 #define USB_OTG_HPRT_POCA_Pos (4U)
AnnaBridge 189:f392fc9709a3 18689 #define USB_OTG_HPRT_POCA_Msk (0x1U << USB_OTG_HPRT_POCA_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 18690 #define USB_OTG_HPRT_POCA USB_OTG_HPRT_POCA_Msk /*!< Port overcurrent active */
AnnaBridge 189:f392fc9709a3 18691 #define USB_OTG_HPRT_POCCHNG_Pos (5U)
AnnaBridge 189:f392fc9709a3 18692 #define USB_OTG_HPRT_POCCHNG_Msk (0x1U << USB_OTG_HPRT_POCCHNG_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 18693 #define USB_OTG_HPRT_POCCHNG USB_OTG_HPRT_POCCHNG_Msk /*!< Port overcurrent change */
AnnaBridge 189:f392fc9709a3 18694 #define USB_OTG_HPRT_PRES_Pos (6U)
AnnaBridge 189:f392fc9709a3 18695 #define USB_OTG_HPRT_PRES_Msk (0x1U << USB_OTG_HPRT_PRES_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 18696 #define USB_OTG_HPRT_PRES USB_OTG_HPRT_PRES_Msk /*!< Port resume */
AnnaBridge 189:f392fc9709a3 18697 #define USB_OTG_HPRT_PSUSP_Pos (7U)
AnnaBridge 189:f392fc9709a3 18698 #define USB_OTG_HPRT_PSUSP_Msk (0x1U << USB_OTG_HPRT_PSUSP_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 18699 #define USB_OTG_HPRT_PSUSP USB_OTG_HPRT_PSUSP_Msk /*!< Port suspend */
AnnaBridge 189:f392fc9709a3 18700 #define USB_OTG_HPRT_PRST_Pos (8U)
AnnaBridge 189:f392fc9709a3 18701 #define USB_OTG_HPRT_PRST_Msk (0x1U << USB_OTG_HPRT_PRST_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 18702 #define USB_OTG_HPRT_PRST USB_OTG_HPRT_PRST_Msk /*!< Port reset */
AnnaBridge 189:f392fc9709a3 18703
AnnaBridge 189:f392fc9709a3 18704 #define USB_OTG_HPRT_PLSTS_Pos (10U)
AnnaBridge 189:f392fc9709a3 18705 #define USB_OTG_HPRT_PLSTS_Msk (0x3U << USB_OTG_HPRT_PLSTS_Pos) /*!< 0x00000C00 */
AnnaBridge 189:f392fc9709a3 18706 #define USB_OTG_HPRT_PLSTS USB_OTG_HPRT_PLSTS_Msk /*!< Port line status */
AnnaBridge 189:f392fc9709a3 18707 #define USB_OTG_HPRT_PLSTS_0 (0x1U << USB_OTG_HPRT_PLSTS_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 18708 #define USB_OTG_HPRT_PLSTS_1 (0x2U << USB_OTG_HPRT_PLSTS_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 18709 #define USB_OTG_HPRT_PPWR_Pos (12U)
AnnaBridge 189:f392fc9709a3 18710 #define USB_OTG_HPRT_PPWR_Msk (0x1U << USB_OTG_HPRT_PPWR_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 18711 #define USB_OTG_HPRT_PPWR USB_OTG_HPRT_PPWR_Msk /*!< Port power */
AnnaBridge 189:f392fc9709a3 18712
AnnaBridge 189:f392fc9709a3 18713 #define USB_OTG_HPRT_PTCTL_Pos (13U)
AnnaBridge 189:f392fc9709a3 18714 #define USB_OTG_HPRT_PTCTL_Msk (0xFU << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x0001E000 */
AnnaBridge 189:f392fc9709a3 18715 #define USB_OTG_HPRT_PTCTL USB_OTG_HPRT_PTCTL_Msk /*!< Port test control */
AnnaBridge 189:f392fc9709a3 18716 #define USB_OTG_HPRT_PTCTL_0 (0x1U << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 18717 #define USB_OTG_HPRT_PTCTL_1 (0x2U << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 18718 #define USB_OTG_HPRT_PTCTL_2 (0x4U << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 18719 #define USB_OTG_HPRT_PTCTL_3 (0x8U << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 18720
AnnaBridge 189:f392fc9709a3 18721 #define USB_OTG_HPRT_PSPD_Pos (17U)
AnnaBridge 189:f392fc9709a3 18722 #define USB_OTG_HPRT_PSPD_Msk (0x3U << USB_OTG_HPRT_PSPD_Pos) /*!< 0x00060000 */
AnnaBridge 189:f392fc9709a3 18723 #define USB_OTG_HPRT_PSPD USB_OTG_HPRT_PSPD_Msk /*!< Port speed */
AnnaBridge 189:f392fc9709a3 18724 #define USB_OTG_HPRT_PSPD_0 (0x1U << USB_OTG_HPRT_PSPD_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 18725 #define USB_OTG_HPRT_PSPD_1 (0x2U << USB_OTG_HPRT_PSPD_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 18726
AnnaBridge 189:f392fc9709a3 18727 /******************** Bit definition for USB_OTG_DOEPEACHMSK1 register ********************/
AnnaBridge 189:f392fc9709a3 18728 #define USB_OTG_DOEPEACHMSK1_XFRCM_Pos (0U)
AnnaBridge 189:f392fc9709a3 18729 #define USB_OTG_DOEPEACHMSK1_XFRCM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_XFRCM_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 18730 #define USB_OTG_DOEPEACHMSK1_XFRCM USB_OTG_DOEPEACHMSK1_XFRCM_Msk /*!< Transfer completed interrupt mask */
AnnaBridge 189:f392fc9709a3 18731 #define USB_OTG_DOEPEACHMSK1_EPDM_Pos (1U)
AnnaBridge 189:f392fc9709a3 18732 #define USB_OTG_DOEPEACHMSK1_EPDM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_EPDM_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 18733 #define USB_OTG_DOEPEACHMSK1_EPDM USB_OTG_DOEPEACHMSK1_EPDM_Msk /*!< Endpoint disabled interrupt mask */
AnnaBridge 189:f392fc9709a3 18734 #define USB_OTG_DOEPEACHMSK1_TOM_Pos (3U)
AnnaBridge 189:f392fc9709a3 18735 #define USB_OTG_DOEPEACHMSK1_TOM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_TOM_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 18736 #define USB_OTG_DOEPEACHMSK1_TOM USB_OTG_DOEPEACHMSK1_TOM_Msk /*!< Timeout condition mask */
AnnaBridge 189:f392fc9709a3 18737 #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Pos (4U)
AnnaBridge 189:f392fc9709a3 18738 #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Msk (0x1U << USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 18739 #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Msk /*!< IN token received when TxFIFO empty mask */
AnnaBridge 189:f392fc9709a3 18740 #define USB_OTG_DOEPEACHMSK1_INEPNMM_Pos (5U)
AnnaBridge 189:f392fc9709a3 18741 #define USB_OTG_DOEPEACHMSK1_INEPNMM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_INEPNMM_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 18742 #define USB_OTG_DOEPEACHMSK1_INEPNMM USB_OTG_DOEPEACHMSK1_INEPNMM_Msk /*!< IN token received with EP mismatch mask */
AnnaBridge 189:f392fc9709a3 18743 #define USB_OTG_DOEPEACHMSK1_INEPNEM_Pos (6U)
AnnaBridge 189:f392fc9709a3 18744 #define USB_OTG_DOEPEACHMSK1_INEPNEM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_INEPNEM_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 18745 #define USB_OTG_DOEPEACHMSK1_INEPNEM USB_OTG_DOEPEACHMSK1_INEPNEM_Msk /*!< IN endpoint NAK effective mask */
AnnaBridge 189:f392fc9709a3 18746 #define USB_OTG_DOEPEACHMSK1_TXFURM_Pos (8U)
AnnaBridge 189:f392fc9709a3 18747 #define USB_OTG_DOEPEACHMSK1_TXFURM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_TXFURM_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 18748 #define USB_OTG_DOEPEACHMSK1_TXFURM USB_OTG_DOEPEACHMSK1_TXFURM_Msk /*!< OUT packet error mask */
AnnaBridge 189:f392fc9709a3 18749 #define USB_OTG_DOEPEACHMSK1_BIM_Pos (9U)
AnnaBridge 189:f392fc9709a3 18750 #define USB_OTG_DOEPEACHMSK1_BIM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_BIM_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 18751 #define USB_OTG_DOEPEACHMSK1_BIM USB_OTG_DOEPEACHMSK1_BIM_Msk /*!< BNA interrupt mask */
AnnaBridge 189:f392fc9709a3 18752 #define USB_OTG_DOEPEACHMSK1_BERRM_Pos (12U)
AnnaBridge 189:f392fc9709a3 18753 #define USB_OTG_DOEPEACHMSK1_BERRM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_BERRM_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 18754 #define USB_OTG_DOEPEACHMSK1_BERRM USB_OTG_DOEPEACHMSK1_BERRM_Msk /*!< Bubble error interrupt mask */
AnnaBridge 189:f392fc9709a3 18755 #define USB_OTG_DOEPEACHMSK1_NAKM_Pos (13U)
AnnaBridge 189:f392fc9709a3 18756 #define USB_OTG_DOEPEACHMSK1_NAKM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_NAKM_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 18757 #define USB_OTG_DOEPEACHMSK1_NAKM USB_OTG_DOEPEACHMSK1_NAKM_Msk /*!< NAK interrupt mask */
AnnaBridge 189:f392fc9709a3 18758 #define USB_OTG_DOEPEACHMSK1_NYETM_Pos (14U)
AnnaBridge 189:f392fc9709a3 18759 #define USB_OTG_DOEPEACHMSK1_NYETM_Msk (0x1U << USB_OTG_DOEPEACHMSK1_NYETM_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 18760 #define USB_OTG_DOEPEACHMSK1_NYETM USB_OTG_DOEPEACHMSK1_NYETM_Msk /*!< NYET interrupt mask */
AnnaBridge 189:f392fc9709a3 18761
AnnaBridge 189:f392fc9709a3 18762 /******************** Bit definition for USB_OTG_HPTXFSIZ register ********************/
AnnaBridge 189:f392fc9709a3 18763 #define USB_OTG_HPTXFSIZ_PTXSA_Pos (0U)
AnnaBridge 189:f392fc9709a3 18764 #define USB_OTG_HPTXFSIZ_PTXSA_Msk (0xFFFFU << USB_OTG_HPTXFSIZ_PTXSA_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 18765 #define USB_OTG_HPTXFSIZ_PTXSA USB_OTG_HPTXFSIZ_PTXSA_Msk /*!< Host periodic TxFIFO start address */
AnnaBridge 189:f392fc9709a3 18766 #define USB_OTG_HPTXFSIZ_PTXFD_Pos (16U)
AnnaBridge 189:f392fc9709a3 18767 #define USB_OTG_HPTXFSIZ_PTXFD_Msk (0xFFFFU << USB_OTG_HPTXFSIZ_PTXFD_Pos) /*!< 0xFFFF0000 */
AnnaBridge 189:f392fc9709a3 18768 #define USB_OTG_HPTXFSIZ_PTXFD USB_OTG_HPTXFSIZ_PTXFD_Msk /*!< Host periodic TxFIFO depth */
AnnaBridge 189:f392fc9709a3 18769
AnnaBridge 189:f392fc9709a3 18770 /******************** Bit definition for USB_OTG_DIEPCTL register ********************/
AnnaBridge 189:f392fc9709a3 18771 #define USB_OTG_DIEPCTL_MPSIZ_Pos (0U)
AnnaBridge 189:f392fc9709a3 18772 #define USB_OTG_DIEPCTL_MPSIZ_Msk (0x7FFU << USB_OTG_DIEPCTL_MPSIZ_Pos) /*!< 0x000007FF */
AnnaBridge 189:f392fc9709a3 18773 #define USB_OTG_DIEPCTL_MPSIZ USB_OTG_DIEPCTL_MPSIZ_Msk /*!< Maximum packet size */
AnnaBridge 189:f392fc9709a3 18774 #define USB_OTG_DIEPCTL_USBAEP_Pos (15U)
AnnaBridge 189:f392fc9709a3 18775 #define USB_OTG_DIEPCTL_USBAEP_Msk (0x1U << USB_OTG_DIEPCTL_USBAEP_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 18776 #define USB_OTG_DIEPCTL_USBAEP USB_OTG_DIEPCTL_USBAEP_Msk /*!< USB active endpoint */
AnnaBridge 189:f392fc9709a3 18777 #define USB_OTG_DIEPCTL_EONUM_DPID_Pos (16U)
AnnaBridge 189:f392fc9709a3 18778 #define USB_OTG_DIEPCTL_EONUM_DPID_Msk (0x1U << USB_OTG_DIEPCTL_EONUM_DPID_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 18779 #define USB_OTG_DIEPCTL_EONUM_DPID USB_OTG_DIEPCTL_EONUM_DPID_Msk /*!< Even/odd frame */
AnnaBridge 189:f392fc9709a3 18780 #define USB_OTG_DIEPCTL_NAKSTS_Pos (17U)
AnnaBridge 189:f392fc9709a3 18781 #define USB_OTG_DIEPCTL_NAKSTS_Msk (0x1U << USB_OTG_DIEPCTL_NAKSTS_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 18782 #define USB_OTG_DIEPCTL_NAKSTS USB_OTG_DIEPCTL_NAKSTS_Msk /*!< NAK status */
AnnaBridge 189:f392fc9709a3 18783
AnnaBridge 189:f392fc9709a3 18784 #define USB_OTG_DIEPCTL_EPTYP_Pos (18U)
AnnaBridge 189:f392fc9709a3 18785 #define USB_OTG_DIEPCTL_EPTYP_Msk (0x3U << USB_OTG_DIEPCTL_EPTYP_Pos) /*!< 0x000C0000 */
AnnaBridge 189:f392fc9709a3 18786 #define USB_OTG_DIEPCTL_EPTYP USB_OTG_DIEPCTL_EPTYP_Msk /*!< Endpoint type */
AnnaBridge 189:f392fc9709a3 18787 #define USB_OTG_DIEPCTL_EPTYP_0 (0x1U << USB_OTG_DIEPCTL_EPTYP_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 18788 #define USB_OTG_DIEPCTL_EPTYP_1 (0x2U << USB_OTG_DIEPCTL_EPTYP_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 18789 #define USB_OTG_DIEPCTL_STALL_Pos (21U)
AnnaBridge 189:f392fc9709a3 18790 #define USB_OTG_DIEPCTL_STALL_Msk (0x1U << USB_OTG_DIEPCTL_STALL_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 18791 #define USB_OTG_DIEPCTL_STALL USB_OTG_DIEPCTL_STALL_Msk /*!< STALL handshake */
AnnaBridge 189:f392fc9709a3 18792
AnnaBridge 189:f392fc9709a3 18793 #define USB_OTG_DIEPCTL_TXFNUM_Pos (22U)
AnnaBridge 189:f392fc9709a3 18794 #define USB_OTG_DIEPCTL_TXFNUM_Msk (0xFU << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x03C00000 */
AnnaBridge 189:f392fc9709a3 18795 #define USB_OTG_DIEPCTL_TXFNUM USB_OTG_DIEPCTL_TXFNUM_Msk /*!< TxFIFO number */
AnnaBridge 189:f392fc9709a3 18796 #define USB_OTG_DIEPCTL_TXFNUM_0 (0x1U << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 18797 #define USB_OTG_DIEPCTL_TXFNUM_1 (0x2U << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 18798 #define USB_OTG_DIEPCTL_TXFNUM_2 (0x4U << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 18799 #define USB_OTG_DIEPCTL_TXFNUM_3 (0x8U << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 18800 #define USB_OTG_DIEPCTL_CNAK_Pos (26U)
AnnaBridge 189:f392fc9709a3 18801 #define USB_OTG_DIEPCTL_CNAK_Msk (0x1U << USB_OTG_DIEPCTL_CNAK_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 18802 #define USB_OTG_DIEPCTL_CNAK USB_OTG_DIEPCTL_CNAK_Msk /*!< Clear NAK */
AnnaBridge 189:f392fc9709a3 18803 #define USB_OTG_DIEPCTL_SNAK_Pos (27U)
AnnaBridge 189:f392fc9709a3 18804 #define USB_OTG_DIEPCTL_SNAK_Msk (0x1U << USB_OTG_DIEPCTL_SNAK_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 18805 #define USB_OTG_DIEPCTL_SNAK USB_OTG_DIEPCTL_SNAK_Msk /*!< Set NAK */
AnnaBridge 189:f392fc9709a3 18806 #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Pos (28U)
AnnaBridge 189:f392fc9709a3 18807 #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Msk (0x1U << USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 18808 #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Msk /*!< Set DATA0 PID */
AnnaBridge 189:f392fc9709a3 18809 #define USB_OTG_DIEPCTL_SODDFRM_Pos (29U)
AnnaBridge 189:f392fc9709a3 18810 #define USB_OTG_DIEPCTL_SODDFRM_Msk (0x1U << USB_OTG_DIEPCTL_SODDFRM_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 18811 #define USB_OTG_DIEPCTL_SODDFRM USB_OTG_DIEPCTL_SODDFRM_Msk /*!< Set odd frame */
AnnaBridge 189:f392fc9709a3 18812 #define USB_OTG_DIEPCTL_EPDIS_Pos (30U)
AnnaBridge 189:f392fc9709a3 18813 #define USB_OTG_DIEPCTL_EPDIS_Msk (0x1U << USB_OTG_DIEPCTL_EPDIS_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 18814 #define USB_OTG_DIEPCTL_EPDIS USB_OTG_DIEPCTL_EPDIS_Msk /*!< Endpoint disable */
AnnaBridge 189:f392fc9709a3 18815 #define USB_OTG_DIEPCTL_EPENA_Pos (31U)
AnnaBridge 189:f392fc9709a3 18816 #define USB_OTG_DIEPCTL_EPENA_Msk (0x1U << USB_OTG_DIEPCTL_EPENA_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 18817 #define USB_OTG_DIEPCTL_EPENA USB_OTG_DIEPCTL_EPENA_Msk /*!< Endpoint enable */
AnnaBridge 189:f392fc9709a3 18818
AnnaBridge 189:f392fc9709a3 18819 /******************** Bit definition for USB_OTG_HCCHAR register ********************/
AnnaBridge 189:f392fc9709a3 18820 #define USB_OTG_HCCHAR_MPSIZ_Pos (0U)
AnnaBridge 189:f392fc9709a3 18821 #define USB_OTG_HCCHAR_MPSIZ_Msk (0x7FFU << USB_OTG_HCCHAR_MPSIZ_Pos) /*!< 0x000007FF */
AnnaBridge 189:f392fc9709a3 18822 #define USB_OTG_HCCHAR_MPSIZ USB_OTG_HCCHAR_MPSIZ_Msk /*!< Maximum packet size */
AnnaBridge 189:f392fc9709a3 18823
AnnaBridge 189:f392fc9709a3 18824 #define USB_OTG_HCCHAR_EPNUM_Pos (11U)
AnnaBridge 189:f392fc9709a3 18825 #define USB_OTG_HCCHAR_EPNUM_Msk (0xFU << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00007800 */
AnnaBridge 189:f392fc9709a3 18826 #define USB_OTG_HCCHAR_EPNUM USB_OTG_HCCHAR_EPNUM_Msk /*!< Endpoint number */
AnnaBridge 189:f392fc9709a3 18827 #define USB_OTG_HCCHAR_EPNUM_0 (0x1U << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 18828 #define USB_OTG_HCCHAR_EPNUM_1 (0x2U << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 18829 #define USB_OTG_HCCHAR_EPNUM_2 (0x4U << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 18830 #define USB_OTG_HCCHAR_EPNUM_3 (0x8U << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 18831 #define USB_OTG_HCCHAR_EPDIR_Pos (15U)
AnnaBridge 189:f392fc9709a3 18832 #define USB_OTG_HCCHAR_EPDIR_Msk (0x1U << USB_OTG_HCCHAR_EPDIR_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 18833 #define USB_OTG_HCCHAR_EPDIR USB_OTG_HCCHAR_EPDIR_Msk /*!< Endpoint direction */
AnnaBridge 189:f392fc9709a3 18834 #define USB_OTG_HCCHAR_LSDEV_Pos (17U)
AnnaBridge 189:f392fc9709a3 18835 #define USB_OTG_HCCHAR_LSDEV_Msk (0x1U << USB_OTG_HCCHAR_LSDEV_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 18836 #define USB_OTG_HCCHAR_LSDEV USB_OTG_HCCHAR_LSDEV_Msk /*!< Low-speed device */
AnnaBridge 189:f392fc9709a3 18837
AnnaBridge 189:f392fc9709a3 18838 #define USB_OTG_HCCHAR_EPTYP_Pos (18U)
AnnaBridge 189:f392fc9709a3 18839 #define USB_OTG_HCCHAR_EPTYP_Msk (0x3U << USB_OTG_HCCHAR_EPTYP_Pos) /*!< 0x000C0000 */
AnnaBridge 189:f392fc9709a3 18840 #define USB_OTG_HCCHAR_EPTYP USB_OTG_HCCHAR_EPTYP_Msk /*!< Endpoint type */
AnnaBridge 189:f392fc9709a3 18841 #define USB_OTG_HCCHAR_EPTYP_0 (0x1U << USB_OTG_HCCHAR_EPTYP_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 18842 #define USB_OTG_HCCHAR_EPTYP_1 (0x2U << USB_OTG_HCCHAR_EPTYP_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 18843
AnnaBridge 189:f392fc9709a3 18844 #define USB_OTG_HCCHAR_MC_Pos (20U)
AnnaBridge 189:f392fc9709a3 18845 #define USB_OTG_HCCHAR_MC_Msk (0x3U << USB_OTG_HCCHAR_MC_Pos) /*!< 0x00300000 */
AnnaBridge 189:f392fc9709a3 18846 #define USB_OTG_HCCHAR_MC USB_OTG_HCCHAR_MC_Msk /*!< Multi Count (MC) / Error Count (EC) */
AnnaBridge 189:f392fc9709a3 18847 #define USB_OTG_HCCHAR_MC_0 (0x1U << USB_OTG_HCCHAR_MC_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 18848 #define USB_OTG_HCCHAR_MC_1 (0x2U << USB_OTG_HCCHAR_MC_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 18849
AnnaBridge 189:f392fc9709a3 18850 #define USB_OTG_HCCHAR_DAD_Pos (22U)
AnnaBridge 189:f392fc9709a3 18851 #define USB_OTG_HCCHAR_DAD_Msk (0x7FU << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x1FC00000 */
AnnaBridge 189:f392fc9709a3 18852 #define USB_OTG_HCCHAR_DAD USB_OTG_HCCHAR_DAD_Msk /*!< Device address */
AnnaBridge 189:f392fc9709a3 18853 #define USB_OTG_HCCHAR_DAD_0 (0x01U << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x00400000 */
AnnaBridge 189:f392fc9709a3 18854 #define USB_OTG_HCCHAR_DAD_1 (0x02U << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x00800000 */
AnnaBridge 189:f392fc9709a3 18855 #define USB_OTG_HCCHAR_DAD_2 (0x04U << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x01000000 */
AnnaBridge 189:f392fc9709a3 18856 #define USB_OTG_HCCHAR_DAD_3 (0x08U << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x02000000 */
AnnaBridge 189:f392fc9709a3 18857 #define USB_OTG_HCCHAR_DAD_4 (0x10U << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 18858 #define USB_OTG_HCCHAR_DAD_5 (0x20U << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 18859 #define USB_OTG_HCCHAR_DAD_6 (0x40U << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 18860 #define USB_OTG_HCCHAR_ODDFRM_Pos (29U)
AnnaBridge 189:f392fc9709a3 18861 #define USB_OTG_HCCHAR_ODDFRM_Msk (0x1U << USB_OTG_HCCHAR_ODDFRM_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 18862 #define USB_OTG_HCCHAR_ODDFRM USB_OTG_HCCHAR_ODDFRM_Msk /*!< Odd frame */
AnnaBridge 189:f392fc9709a3 18863 #define USB_OTG_HCCHAR_CHDIS_Pos (30U)
AnnaBridge 189:f392fc9709a3 18864 #define USB_OTG_HCCHAR_CHDIS_Msk (0x1U << USB_OTG_HCCHAR_CHDIS_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 18865 #define USB_OTG_HCCHAR_CHDIS USB_OTG_HCCHAR_CHDIS_Msk /*!< Channel disable */
AnnaBridge 189:f392fc9709a3 18866 #define USB_OTG_HCCHAR_CHENA_Pos (31U)
AnnaBridge 189:f392fc9709a3 18867 #define USB_OTG_HCCHAR_CHENA_Msk (0x1U << USB_OTG_HCCHAR_CHENA_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 18868 #define USB_OTG_HCCHAR_CHENA USB_OTG_HCCHAR_CHENA_Msk /*!< Channel enable */
AnnaBridge 189:f392fc9709a3 18869
AnnaBridge 189:f392fc9709a3 18870 /******************** Bit definition for USB_OTG_HCSPLT register ********************/
AnnaBridge 189:f392fc9709a3 18871
AnnaBridge 189:f392fc9709a3 18872 #define USB_OTG_HCSPLT_PRTADDR_Pos (0U)
AnnaBridge 189:f392fc9709a3 18873 #define USB_OTG_HCSPLT_PRTADDR_Msk (0x7FU << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x0000007F */
AnnaBridge 189:f392fc9709a3 18874 #define USB_OTG_HCSPLT_PRTADDR USB_OTG_HCSPLT_PRTADDR_Msk /*!< Port address */
AnnaBridge 189:f392fc9709a3 18875 #define USB_OTG_HCSPLT_PRTADDR_0 (0x01U << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 18876 #define USB_OTG_HCSPLT_PRTADDR_1 (0x02U << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 18877 #define USB_OTG_HCSPLT_PRTADDR_2 (0x04U << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 18878 #define USB_OTG_HCSPLT_PRTADDR_3 (0x08U << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 18879 #define USB_OTG_HCSPLT_PRTADDR_4 (0x10U << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 18880 #define USB_OTG_HCSPLT_PRTADDR_5 (0x20U << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 18881 #define USB_OTG_HCSPLT_PRTADDR_6 (0x40U << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 18882
AnnaBridge 189:f392fc9709a3 18883 #define USB_OTG_HCSPLT_HUBADDR_Pos (7U)
AnnaBridge 189:f392fc9709a3 18884 #define USB_OTG_HCSPLT_HUBADDR_Msk (0x7FU << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00003F80 */
AnnaBridge 189:f392fc9709a3 18885 #define USB_OTG_HCSPLT_HUBADDR USB_OTG_HCSPLT_HUBADDR_Msk /*!< Hub address */
AnnaBridge 189:f392fc9709a3 18886 #define USB_OTG_HCSPLT_HUBADDR_0 (0x01U << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 18887 #define USB_OTG_HCSPLT_HUBADDR_1 (0x02U << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 18888 #define USB_OTG_HCSPLT_HUBADDR_2 (0x04U << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 18889 #define USB_OTG_HCSPLT_HUBADDR_3 (0x08U << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 18890 #define USB_OTG_HCSPLT_HUBADDR_4 (0x10U << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 18891 #define USB_OTG_HCSPLT_HUBADDR_5 (0x20U << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 18892 #define USB_OTG_HCSPLT_HUBADDR_6 (0x40U << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 18893
AnnaBridge 189:f392fc9709a3 18894 #define USB_OTG_HCSPLT_XACTPOS_Pos (14U)
AnnaBridge 189:f392fc9709a3 18895 #define USB_OTG_HCSPLT_XACTPOS_Msk (0x3U << USB_OTG_HCSPLT_XACTPOS_Pos) /*!< 0x0000C000 */
AnnaBridge 189:f392fc9709a3 18896 #define USB_OTG_HCSPLT_XACTPOS USB_OTG_HCSPLT_XACTPOS_Msk /*!< XACTPOS */
AnnaBridge 189:f392fc9709a3 18897 #define USB_OTG_HCSPLT_XACTPOS_0 (0x1U << USB_OTG_HCSPLT_XACTPOS_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 18898 #define USB_OTG_HCSPLT_XACTPOS_1 (0x2U << USB_OTG_HCSPLT_XACTPOS_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 18899 #define USB_OTG_HCSPLT_COMPLSPLT_Pos (16U)
AnnaBridge 189:f392fc9709a3 18900 #define USB_OTG_HCSPLT_COMPLSPLT_Msk (0x1U << USB_OTG_HCSPLT_COMPLSPLT_Pos) /*!< 0x00010000 */
AnnaBridge 189:f392fc9709a3 18901 #define USB_OTG_HCSPLT_COMPLSPLT USB_OTG_HCSPLT_COMPLSPLT_Msk /*!< Do complete split */
AnnaBridge 189:f392fc9709a3 18902 #define USB_OTG_HCSPLT_SPLITEN_Pos (31U)
AnnaBridge 189:f392fc9709a3 18903 #define USB_OTG_HCSPLT_SPLITEN_Msk (0x1U << USB_OTG_HCSPLT_SPLITEN_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 18904 #define USB_OTG_HCSPLT_SPLITEN USB_OTG_HCSPLT_SPLITEN_Msk /*!< Split enable */
AnnaBridge 189:f392fc9709a3 18905
AnnaBridge 189:f392fc9709a3 18906 /******************** Bit definition for USB_OTG_HCINT register ********************/
AnnaBridge 189:f392fc9709a3 18907 #define USB_OTG_HCINT_XFRC_Pos (0U)
AnnaBridge 189:f392fc9709a3 18908 #define USB_OTG_HCINT_XFRC_Msk (0x1U << USB_OTG_HCINT_XFRC_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 18909 #define USB_OTG_HCINT_XFRC USB_OTG_HCINT_XFRC_Msk /*!< Transfer completed */
AnnaBridge 189:f392fc9709a3 18910 #define USB_OTG_HCINT_CHH_Pos (1U)
AnnaBridge 189:f392fc9709a3 18911 #define USB_OTG_HCINT_CHH_Msk (0x1U << USB_OTG_HCINT_CHH_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 18912 #define USB_OTG_HCINT_CHH USB_OTG_HCINT_CHH_Msk /*!< Channel halted */
AnnaBridge 189:f392fc9709a3 18913 #define USB_OTG_HCINT_AHBERR_Pos (2U)
AnnaBridge 189:f392fc9709a3 18914 #define USB_OTG_HCINT_AHBERR_Msk (0x1U << USB_OTG_HCINT_AHBERR_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 18915 #define USB_OTG_HCINT_AHBERR USB_OTG_HCINT_AHBERR_Msk /*!< AHB error */
AnnaBridge 189:f392fc9709a3 18916 #define USB_OTG_HCINT_STALL_Pos (3U)
AnnaBridge 189:f392fc9709a3 18917 #define USB_OTG_HCINT_STALL_Msk (0x1U << USB_OTG_HCINT_STALL_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 18918 #define USB_OTG_HCINT_STALL USB_OTG_HCINT_STALL_Msk /*!< STALL response received interrupt */
AnnaBridge 189:f392fc9709a3 18919 #define USB_OTG_HCINT_NAK_Pos (4U)
AnnaBridge 189:f392fc9709a3 18920 #define USB_OTG_HCINT_NAK_Msk (0x1U << USB_OTG_HCINT_NAK_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 18921 #define USB_OTG_HCINT_NAK USB_OTG_HCINT_NAK_Msk /*!< NAK response received interrupt */
AnnaBridge 189:f392fc9709a3 18922 #define USB_OTG_HCINT_ACK_Pos (5U)
AnnaBridge 189:f392fc9709a3 18923 #define USB_OTG_HCINT_ACK_Msk (0x1U << USB_OTG_HCINT_ACK_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 18924 #define USB_OTG_HCINT_ACK USB_OTG_HCINT_ACK_Msk /*!< ACK response received/transmitted interrupt */
AnnaBridge 189:f392fc9709a3 18925 #define USB_OTG_HCINT_NYET_Pos (6U)
AnnaBridge 189:f392fc9709a3 18926 #define USB_OTG_HCINT_NYET_Msk (0x1U << USB_OTG_HCINT_NYET_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 18927 #define USB_OTG_HCINT_NYET USB_OTG_HCINT_NYET_Msk /*!< Response received interrupt */
AnnaBridge 189:f392fc9709a3 18928 #define USB_OTG_HCINT_TXERR_Pos (7U)
AnnaBridge 189:f392fc9709a3 18929 #define USB_OTG_HCINT_TXERR_Msk (0x1U << USB_OTG_HCINT_TXERR_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 18930 #define USB_OTG_HCINT_TXERR USB_OTG_HCINT_TXERR_Msk /*!< Transaction error */
AnnaBridge 189:f392fc9709a3 18931 #define USB_OTG_HCINT_BBERR_Pos (8U)
AnnaBridge 189:f392fc9709a3 18932 #define USB_OTG_HCINT_BBERR_Msk (0x1U << USB_OTG_HCINT_BBERR_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 18933 #define USB_OTG_HCINT_BBERR USB_OTG_HCINT_BBERR_Msk /*!< Babble error */
AnnaBridge 189:f392fc9709a3 18934 #define USB_OTG_HCINT_FRMOR_Pos (9U)
AnnaBridge 189:f392fc9709a3 18935 #define USB_OTG_HCINT_FRMOR_Msk (0x1U << USB_OTG_HCINT_FRMOR_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 18936 #define USB_OTG_HCINT_FRMOR USB_OTG_HCINT_FRMOR_Msk /*!< Frame overrun */
AnnaBridge 189:f392fc9709a3 18937 #define USB_OTG_HCINT_DTERR_Pos (10U)
AnnaBridge 189:f392fc9709a3 18938 #define USB_OTG_HCINT_DTERR_Msk (0x1U << USB_OTG_HCINT_DTERR_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 18939 #define USB_OTG_HCINT_DTERR USB_OTG_HCINT_DTERR_Msk /*!< Data toggle error */
AnnaBridge 189:f392fc9709a3 18940
AnnaBridge 189:f392fc9709a3 18941 /******************** Bit definition for USB_OTG_DIEPINT register ********************/
AnnaBridge 189:f392fc9709a3 18942 #define USB_OTG_DIEPINT_XFRC_Pos (0U)
AnnaBridge 189:f392fc9709a3 18943 #define USB_OTG_DIEPINT_XFRC_Msk (0x1U << USB_OTG_DIEPINT_XFRC_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 18944 #define USB_OTG_DIEPINT_XFRC USB_OTG_DIEPINT_XFRC_Msk /*!< Transfer completed interrupt */
AnnaBridge 189:f392fc9709a3 18945 #define USB_OTG_DIEPINT_EPDISD_Pos (1U)
AnnaBridge 189:f392fc9709a3 18946 #define USB_OTG_DIEPINT_EPDISD_Msk (0x1U << USB_OTG_DIEPINT_EPDISD_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 18947 #define USB_OTG_DIEPINT_EPDISD USB_OTG_DIEPINT_EPDISD_Msk /*!< Endpoint disabled interrupt */
AnnaBridge 189:f392fc9709a3 18948 #define USB_OTG_DIEPINT_TOC_Pos (3U)
AnnaBridge 189:f392fc9709a3 18949 #define USB_OTG_DIEPINT_TOC_Msk (0x1U << USB_OTG_DIEPINT_TOC_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 18950 #define USB_OTG_DIEPINT_TOC USB_OTG_DIEPINT_TOC_Msk /*!< Timeout condition */
AnnaBridge 189:f392fc9709a3 18951 #define USB_OTG_DIEPINT_ITTXFE_Pos (4U)
AnnaBridge 189:f392fc9709a3 18952 #define USB_OTG_DIEPINT_ITTXFE_Msk (0x1U << USB_OTG_DIEPINT_ITTXFE_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 18953 #define USB_OTG_DIEPINT_ITTXFE USB_OTG_DIEPINT_ITTXFE_Msk /*!< IN token received when TxFIFO is empty */
AnnaBridge 189:f392fc9709a3 18954 #define USB_OTG_DIEPINT_INEPNE_Pos (6U)
AnnaBridge 189:f392fc9709a3 18955 #define USB_OTG_DIEPINT_INEPNE_Msk (0x1U << USB_OTG_DIEPINT_INEPNE_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 18956 #define USB_OTG_DIEPINT_INEPNE USB_OTG_DIEPINT_INEPNE_Msk /*!< IN endpoint NAK effective */
AnnaBridge 189:f392fc9709a3 18957 #define USB_OTG_DIEPINT_TXFE_Pos (7U)
AnnaBridge 189:f392fc9709a3 18958 #define USB_OTG_DIEPINT_TXFE_Msk (0x1U << USB_OTG_DIEPINT_TXFE_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 18959 #define USB_OTG_DIEPINT_TXFE USB_OTG_DIEPINT_TXFE_Msk /*!< Transmit FIFO empty */
AnnaBridge 189:f392fc9709a3 18960 #define USB_OTG_DIEPINT_TXFIFOUDRN_Pos (8U)
AnnaBridge 189:f392fc9709a3 18961 #define USB_OTG_DIEPINT_TXFIFOUDRN_Msk (0x1U << USB_OTG_DIEPINT_TXFIFOUDRN_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 18962 #define USB_OTG_DIEPINT_TXFIFOUDRN USB_OTG_DIEPINT_TXFIFOUDRN_Msk /*!< Transmit Fifo Underrun */
AnnaBridge 189:f392fc9709a3 18963 #define USB_OTG_DIEPINT_BNA_Pos (9U)
AnnaBridge 189:f392fc9709a3 18964 #define USB_OTG_DIEPINT_BNA_Msk (0x1U << USB_OTG_DIEPINT_BNA_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 18965 #define USB_OTG_DIEPINT_BNA USB_OTG_DIEPINT_BNA_Msk /*!< Buffer not available interrupt */
AnnaBridge 189:f392fc9709a3 18966 #define USB_OTG_DIEPINT_PKTDRPSTS_Pos (11U)
AnnaBridge 189:f392fc9709a3 18967 #define USB_OTG_DIEPINT_PKTDRPSTS_Msk (0x1U << USB_OTG_DIEPINT_PKTDRPSTS_Pos) /*!< 0x00000800 */
AnnaBridge 189:f392fc9709a3 18968 #define USB_OTG_DIEPINT_PKTDRPSTS USB_OTG_DIEPINT_PKTDRPSTS_Msk /*!< Packet dropped status */
AnnaBridge 189:f392fc9709a3 18969 #define USB_OTG_DIEPINT_BERR_Pos (12U)
AnnaBridge 189:f392fc9709a3 18970 #define USB_OTG_DIEPINT_BERR_Msk (0x1U << USB_OTG_DIEPINT_BERR_Pos) /*!< 0x00001000 */
AnnaBridge 189:f392fc9709a3 18971 #define USB_OTG_DIEPINT_BERR USB_OTG_DIEPINT_BERR_Msk /*!< Babble error interrupt */
AnnaBridge 189:f392fc9709a3 18972 #define USB_OTG_DIEPINT_NAK_Pos (13U)
AnnaBridge 189:f392fc9709a3 18973 #define USB_OTG_DIEPINT_NAK_Msk (0x1U << USB_OTG_DIEPINT_NAK_Pos) /*!< 0x00002000 */
AnnaBridge 189:f392fc9709a3 18974 #define USB_OTG_DIEPINT_NAK USB_OTG_DIEPINT_NAK_Msk /*!< NAK interrupt */
AnnaBridge 189:f392fc9709a3 18975
AnnaBridge 189:f392fc9709a3 18976 /******************** Bit definition for USB_OTG_HCINTMSK register ********************/
AnnaBridge 189:f392fc9709a3 18977 #define USB_OTG_HCINTMSK_XFRCM_Pos (0U)
AnnaBridge 189:f392fc9709a3 18978 #define USB_OTG_HCINTMSK_XFRCM_Msk (0x1U << USB_OTG_HCINTMSK_XFRCM_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 18979 #define USB_OTG_HCINTMSK_XFRCM USB_OTG_HCINTMSK_XFRCM_Msk /*!< Transfer completed mask */
AnnaBridge 189:f392fc9709a3 18980 #define USB_OTG_HCINTMSK_CHHM_Pos (1U)
AnnaBridge 189:f392fc9709a3 18981 #define USB_OTG_HCINTMSK_CHHM_Msk (0x1U << USB_OTG_HCINTMSK_CHHM_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 18982 #define USB_OTG_HCINTMSK_CHHM USB_OTG_HCINTMSK_CHHM_Msk /*!< Channel halted mask */
AnnaBridge 189:f392fc9709a3 18983 #define USB_OTG_HCINTMSK_AHBERR_Pos (2U)
AnnaBridge 189:f392fc9709a3 18984 #define USB_OTG_HCINTMSK_AHBERR_Msk (0x1U << USB_OTG_HCINTMSK_AHBERR_Pos) /*!< 0x00000004 */
AnnaBridge 189:f392fc9709a3 18985 #define USB_OTG_HCINTMSK_AHBERR USB_OTG_HCINTMSK_AHBERR_Msk /*!< AHB error */
AnnaBridge 189:f392fc9709a3 18986 #define USB_OTG_HCINTMSK_STALLM_Pos (3U)
AnnaBridge 189:f392fc9709a3 18987 #define USB_OTG_HCINTMSK_STALLM_Msk (0x1U << USB_OTG_HCINTMSK_STALLM_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 18988 #define USB_OTG_HCINTMSK_STALLM USB_OTG_HCINTMSK_STALLM_Msk /*!< STALL response received interrupt mask */
AnnaBridge 189:f392fc9709a3 18989 #define USB_OTG_HCINTMSK_NAKM_Pos (4U)
AnnaBridge 189:f392fc9709a3 18990 #define USB_OTG_HCINTMSK_NAKM_Msk (0x1U << USB_OTG_HCINTMSK_NAKM_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 18991 #define USB_OTG_HCINTMSK_NAKM USB_OTG_HCINTMSK_NAKM_Msk /*!< NAK response received interrupt mask */
AnnaBridge 189:f392fc9709a3 18992 #define USB_OTG_HCINTMSK_ACKM_Pos (5U)
AnnaBridge 189:f392fc9709a3 18993 #define USB_OTG_HCINTMSK_ACKM_Msk (0x1U << USB_OTG_HCINTMSK_ACKM_Pos) /*!< 0x00000020 */
AnnaBridge 189:f392fc9709a3 18994 #define USB_OTG_HCINTMSK_ACKM USB_OTG_HCINTMSK_ACKM_Msk /*!< ACK response received/transmitted interrupt mask */
AnnaBridge 189:f392fc9709a3 18995 #define USB_OTG_HCINTMSK_NYET_Pos (6U)
AnnaBridge 189:f392fc9709a3 18996 #define USB_OTG_HCINTMSK_NYET_Msk (0x1U << USB_OTG_HCINTMSK_NYET_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 18997 #define USB_OTG_HCINTMSK_NYET USB_OTG_HCINTMSK_NYET_Msk /*!< response received interrupt mask */
AnnaBridge 189:f392fc9709a3 18998 #define USB_OTG_HCINTMSK_TXERRM_Pos (7U)
AnnaBridge 189:f392fc9709a3 18999 #define USB_OTG_HCINTMSK_TXERRM_Msk (0x1U << USB_OTG_HCINTMSK_TXERRM_Pos) /*!< 0x00000080 */
AnnaBridge 189:f392fc9709a3 19000 #define USB_OTG_HCINTMSK_TXERRM USB_OTG_HCINTMSK_TXERRM_Msk /*!< Transaction error mask */
AnnaBridge 189:f392fc9709a3 19001 #define USB_OTG_HCINTMSK_BBERRM_Pos (8U)
AnnaBridge 189:f392fc9709a3 19002 #define USB_OTG_HCINTMSK_BBERRM_Msk (0x1U << USB_OTG_HCINTMSK_BBERRM_Pos) /*!< 0x00000100 */
AnnaBridge 189:f392fc9709a3 19003 #define USB_OTG_HCINTMSK_BBERRM USB_OTG_HCINTMSK_BBERRM_Msk /*!< Babble error mask */
AnnaBridge 189:f392fc9709a3 19004 #define USB_OTG_HCINTMSK_FRMORM_Pos (9U)
AnnaBridge 189:f392fc9709a3 19005 #define USB_OTG_HCINTMSK_FRMORM_Msk (0x1U << USB_OTG_HCINTMSK_FRMORM_Pos) /*!< 0x00000200 */
AnnaBridge 189:f392fc9709a3 19006 #define USB_OTG_HCINTMSK_FRMORM USB_OTG_HCINTMSK_FRMORM_Msk /*!< Frame overrun mask */
AnnaBridge 189:f392fc9709a3 19007 #define USB_OTG_HCINTMSK_DTERRM_Pos (10U)
AnnaBridge 189:f392fc9709a3 19008 #define USB_OTG_HCINTMSK_DTERRM_Msk (0x1U << USB_OTG_HCINTMSK_DTERRM_Pos) /*!< 0x00000400 */
AnnaBridge 189:f392fc9709a3 19009 #define USB_OTG_HCINTMSK_DTERRM USB_OTG_HCINTMSK_DTERRM_Msk /*!< Data toggle error mask */
AnnaBridge 189:f392fc9709a3 19010
AnnaBridge 189:f392fc9709a3 19011 /******************** Bit definition for USB_OTG_DIEPTSIZ register ********************/
AnnaBridge 189:f392fc9709a3 19012
AnnaBridge 189:f392fc9709a3 19013 #define USB_OTG_DIEPTSIZ_XFRSIZ_Pos (0U)
AnnaBridge 189:f392fc9709a3 19014 #define USB_OTG_DIEPTSIZ_XFRSIZ_Msk (0x7FFFFU << USB_OTG_DIEPTSIZ_XFRSIZ_Pos) /*!< 0x0007FFFF */
AnnaBridge 189:f392fc9709a3 19015 #define USB_OTG_DIEPTSIZ_XFRSIZ USB_OTG_DIEPTSIZ_XFRSIZ_Msk /*!< Transfer size */
AnnaBridge 189:f392fc9709a3 19016 #define USB_OTG_DIEPTSIZ_PKTCNT_Pos (19U)
AnnaBridge 189:f392fc9709a3 19017 #define USB_OTG_DIEPTSIZ_PKTCNT_Msk (0x3FFU << USB_OTG_DIEPTSIZ_PKTCNT_Pos) /*!< 0x1FF80000 */
AnnaBridge 189:f392fc9709a3 19018 #define USB_OTG_DIEPTSIZ_PKTCNT USB_OTG_DIEPTSIZ_PKTCNT_Msk /*!< Packet count */
AnnaBridge 189:f392fc9709a3 19019 #define USB_OTG_DIEPTSIZ_MULCNT_Pos (29U)
AnnaBridge 189:f392fc9709a3 19020 #define USB_OTG_DIEPTSIZ_MULCNT_Msk (0x3U << USB_OTG_DIEPTSIZ_MULCNT_Pos) /*!< 0x60000000 */
AnnaBridge 189:f392fc9709a3 19021 #define USB_OTG_DIEPTSIZ_MULCNT USB_OTG_DIEPTSIZ_MULCNT_Msk /*!< Packet count */
AnnaBridge 189:f392fc9709a3 19022 /******************** Bit definition for USB_OTG_HCTSIZ register ********************/
AnnaBridge 189:f392fc9709a3 19023 #define USB_OTG_HCTSIZ_XFRSIZ_Pos (0U)
AnnaBridge 189:f392fc9709a3 19024 #define USB_OTG_HCTSIZ_XFRSIZ_Msk (0x7FFFFU << USB_OTG_HCTSIZ_XFRSIZ_Pos) /*!< 0x0007FFFF */
AnnaBridge 189:f392fc9709a3 19025 #define USB_OTG_HCTSIZ_XFRSIZ USB_OTG_HCTSIZ_XFRSIZ_Msk /*!< Transfer size */
AnnaBridge 189:f392fc9709a3 19026 #define USB_OTG_HCTSIZ_PKTCNT_Pos (19U)
AnnaBridge 189:f392fc9709a3 19027 #define USB_OTG_HCTSIZ_PKTCNT_Msk (0x3FFU << USB_OTG_HCTSIZ_PKTCNT_Pos) /*!< 0x1FF80000 */
AnnaBridge 189:f392fc9709a3 19028 #define USB_OTG_HCTSIZ_PKTCNT USB_OTG_HCTSIZ_PKTCNT_Msk /*!< Packet count */
AnnaBridge 189:f392fc9709a3 19029 #define USB_OTG_HCTSIZ_DOPING_Pos (31U)
AnnaBridge 189:f392fc9709a3 19030 #define USB_OTG_HCTSIZ_DOPING_Msk (0x1U << USB_OTG_HCTSIZ_DOPING_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 19031 #define USB_OTG_HCTSIZ_DOPING USB_OTG_HCTSIZ_DOPING_Msk /*!< Do PING */
AnnaBridge 189:f392fc9709a3 19032 #define USB_OTG_HCTSIZ_DPID_Pos (29U)
AnnaBridge 189:f392fc9709a3 19033 #define USB_OTG_HCTSIZ_DPID_Msk (0x3U << USB_OTG_HCTSIZ_DPID_Pos) /*!< 0x60000000 */
AnnaBridge 189:f392fc9709a3 19034 #define USB_OTG_HCTSIZ_DPID USB_OTG_HCTSIZ_DPID_Msk /*!< Data PID */
AnnaBridge 189:f392fc9709a3 19035 #define USB_OTG_HCTSIZ_DPID_0 (0x1U << USB_OTG_HCTSIZ_DPID_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 19036 #define USB_OTG_HCTSIZ_DPID_1 (0x2U << USB_OTG_HCTSIZ_DPID_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 19037
AnnaBridge 189:f392fc9709a3 19038 /******************** Bit definition for USB_OTG_DIEPDMA register ********************/
AnnaBridge 189:f392fc9709a3 19039 #define USB_OTG_DIEPDMA_DMAADDR_Pos (0U)
AnnaBridge 189:f392fc9709a3 19040 #define USB_OTG_DIEPDMA_DMAADDR_Msk (0xFFFFFFFFU << USB_OTG_DIEPDMA_DMAADDR_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 19041 #define USB_OTG_DIEPDMA_DMAADDR USB_OTG_DIEPDMA_DMAADDR_Msk /*!< DMA address */
AnnaBridge 189:f392fc9709a3 19042
AnnaBridge 189:f392fc9709a3 19043 /******************** Bit definition for USB_OTG_HCDMA register ********************/
AnnaBridge 189:f392fc9709a3 19044 #define USB_OTG_HCDMA_DMAADDR_Pos (0U)
AnnaBridge 189:f392fc9709a3 19045 #define USB_OTG_HCDMA_DMAADDR_Msk (0xFFFFFFFFU << USB_OTG_HCDMA_DMAADDR_Pos) /*!< 0xFFFFFFFF */
AnnaBridge 189:f392fc9709a3 19046 #define USB_OTG_HCDMA_DMAADDR USB_OTG_HCDMA_DMAADDR_Msk /*!< DMA address */
AnnaBridge 189:f392fc9709a3 19047
AnnaBridge 189:f392fc9709a3 19048 /******************** Bit definition for USB_OTG_DTXFSTS register ********************/
AnnaBridge 189:f392fc9709a3 19049 #define USB_OTG_DTXFSTS_INEPTFSAV_Pos (0U)
AnnaBridge 189:f392fc9709a3 19050 #define USB_OTG_DTXFSTS_INEPTFSAV_Msk (0xFFFFU << USB_OTG_DTXFSTS_INEPTFSAV_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 19051 #define USB_OTG_DTXFSTS_INEPTFSAV USB_OTG_DTXFSTS_INEPTFSAV_Msk /*!< IN endpoint TxFIFO space avail */
AnnaBridge 189:f392fc9709a3 19052
AnnaBridge 189:f392fc9709a3 19053 /******************** Bit definition for USB_OTG_DIEPTXF register ********************/
AnnaBridge 189:f392fc9709a3 19054 #define USB_OTG_DIEPTXF_INEPTXSA_Pos (0U)
AnnaBridge 189:f392fc9709a3 19055 #define USB_OTG_DIEPTXF_INEPTXSA_Msk (0xFFFFU << USB_OTG_DIEPTXF_INEPTXSA_Pos) /*!< 0x0000FFFF */
AnnaBridge 189:f392fc9709a3 19056 #define USB_OTG_DIEPTXF_INEPTXSA USB_OTG_DIEPTXF_INEPTXSA_Msk /*!< IN endpoint FIFOx transmit RAM start address */
AnnaBridge 189:f392fc9709a3 19057 #define USB_OTG_DIEPTXF_INEPTXFD_Pos (16U)
AnnaBridge 189:f392fc9709a3 19058 #define USB_OTG_DIEPTXF_INEPTXFD_Msk (0xFFFFU << USB_OTG_DIEPTXF_INEPTXFD_Pos) /*!< 0xFFFF0000 */
AnnaBridge 189:f392fc9709a3 19059 #define USB_OTG_DIEPTXF_INEPTXFD USB_OTG_DIEPTXF_INEPTXFD_Msk /*!< IN endpoint TxFIFO depth */
AnnaBridge 189:f392fc9709a3 19060
AnnaBridge 189:f392fc9709a3 19061 /******************** Bit definition for USB_OTG_DOEPCTL register ********************/
AnnaBridge 189:f392fc9709a3 19062
AnnaBridge 189:f392fc9709a3 19063 #define USB_OTG_DOEPCTL_MPSIZ_Pos (0U)
AnnaBridge 189:f392fc9709a3 19064 #define USB_OTG_DOEPCTL_MPSIZ_Msk (0x7FFU << USB_OTG_DOEPCTL_MPSIZ_Pos) /*!< 0x000007FF */
AnnaBridge 189:f392fc9709a3 19065 #define USB_OTG_DOEPCTL_MPSIZ USB_OTG_DOEPCTL_MPSIZ_Msk /*!< Maximum packet size */ /*!<Bit 1 */
AnnaBridge 189:f392fc9709a3 19066 #define USB_OTG_DOEPCTL_USBAEP_Pos (15U)
AnnaBridge 189:f392fc9709a3 19067 #define USB_OTG_DOEPCTL_USBAEP_Msk (0x1U << USB_OTG_DOEPCTL_USBAEP_Pos) /*!< 0x00008000 */
AnnaBridge 189:f392fc9709a3 19068 #define USB_OTG_DOEPCTL_USBAEP USB_OTG_DOEPCTL_USBAEP_Msk /*!< USB active endpoint */
AnnaBridge 189:f392fc9709a3 19069 #define USB_OTG_DOEPCTL_NAKSTS_Pos (17U)
AnnaBridge 189:f392fc9709a3 19070 #define USB_OTG_DOEPCTL_NAKSTS_Msk (0x1U << USB_OTG_DOEPCTL_NAKSTS_Pos) /*!< 0x00020000 */
AnnaBridge 189:f392fc9709a3 19071 #define USB_OTG_DOEPCTL_NAKSTS USB_OTG_DOEPCTL_NAKSTS_Msk /*!< NAK status */
AnnaBridge 189:f392fc9709a3 19072 #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Pos (28U)
AnnaBridge 189:f392fc9709a3 19073 #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Msk (0x1U << USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Pos) /*!< 0x10000000 */
AnnaBridge 189:f392fc9709a3 19074 #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Msk /*!< Set DATA0 PID */
AnnaBridge 189:f392fc9709a3 19075 #define USB_OTG_DOEPCTL_SODDFRM_Pos (29U)
AnnaBridge 189:f392fc9709a3 19076 #define USB_OTG_DOEPCTL_SODDFRM_Msk (0x1U << USB_OTG_DOEPCTL_SODDFRM_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 19077 #define USB_OTG_DOEPCTL_SODDFRM USB_OTG_DOEPCTL_SODDFRM_Msk /*!< Set odd frame */
AnnaBridge 189:f392fc9709a3 19078 #define USB_OTG_DOEPCTL_EPTYP_Pos (18U)
AnnaBridge 189:f392fc9709a3 19079 #define USB_OTG_DOEPCTL_EPTYP_Msk (0x3U << USB_OTG_DOEPCTL_EPTYP_Pos) /*!< 0x000C0000 */
AnnaBridge 189:f392fc9709a3 19080 #define USB_OTG_DOEPCTL_EPTYP USB_OTG_DOEPCTL_EPTYP_Msk /*!< Endpoint type */
AnnaBridge 189:f392fc9709a3 19081 #define USB_OTG_DOEPCTL_EPTYP_0 (0x1U << USB_OTG_DOEPCTL_EPTYP_Pos) /*!< 0x00040000 */
AnnaBridge 189:f392fc9709a3 19082 #define USB_OTG_DOEPCTL_EPTYP_1 (0x2U << USB_OTG_DOEPCTL_EPTYP_Pos) /*!< 0x00080000 */
AnnaBridge 189:f392fc9709a3 19083 #define USB_OTG_DOEPCTL_SNPM_Pos (20U)
AnnaBridge 189:f392fc9709a3 19084 #define USB_OTG_DOEPCTL_SNPM_Msk (0x1U << USB_OTG_DOEPCTL_SNPM_Pos) /*!< 0x00100000 */
AnnaBridge 189:f392fc9709a3 19085 #define USB_OTG_DOEPCTL_SNPM USB_OTG_DOEPCTL_SNPM_Msk /*!< Snoop mode */
AnnaBridge 189:f392fc9709a3 19086 #define USB_OTG_DOEPCTL_STALL_Pos (21U)
AnnaBridge 189:f392fc9709a3 19087 #define USB_OTG_DOEPCTL_STALL_Msk (0x1U << USB_OTG_DOEPCTL_STALL_Pos) /*!< 0x00200000 */
AnnaBridge 189:f392fc9709a3 19088 #define USB_OTG_DOEPCTL_STALL USB_OTG_DOEPCTL_STALL_Msk /*!< STALL handshake */
AnnaBridge 189:f392fc9709a3 19089 #define USB_OTG_DOEPCTL_CNAK_Pos (26U)
AnnaBridge 189:f392fc9709a3 19090 #define USB_OTG_DOEPCTL_CNAK_Msk (0x1U << USB_OTG_DOEPCTL_CNAK_Pos) /*!< 0x04000000 */
AnnaBridge 189:f392fc9709a3 19091 #define USB_OTG_DOEPCTL_CNAK USB_OTG_DOEPCTL_CNAK_Msk /*!< Clear NAK */
AnnaBridge 189:f392fc9709a3 19092 #define USB_OTG_DOEPCTL_SNAK_Pos (27U)
AnnaBridge 189:f392fc9709a3 19093 #define USB_OTG_DOEPCTL_SNAK_Msk (0x1U << USB_OTG_DOEPCTL_SNAK_Pos) /*!< 0x08000000 */
AnnaBridge 189:f392fc9709a3 19094 #define USB_OTG_DOEPCTL_SNAK USB_OTG_DOEPCTL_SNAK_Msk /*!< Set NAK */
AnnaBridge 189:f392fc9709a3 19095 #define USB_OTG_DOEPCTL_EPDIS_Pos (30U)
AnnaBridge 189:f392fc9709a3 19096 #define USB_OTG_DOEPCTL_EPDIS_Msk (0x1U << USB_OTG_DOEPCTL_EPDIS_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 19097 #define USB_OTG_DOEPCTL_EPDIS USB_OTG_DOEPCTL_EPDIS_Msk /*!< Endpoint disable */
AnnaBridge 189:f392fc9709a3 19098 #define USB_OTG_DOEPCTL_EPENA_Pos (31U)
AnnaBridge 189:f392fc9709a3 19099 #define USB_OTG_DOEPCTL_EPENA_Msk (0x1U << USB_OTG_DOEPCTL_EPENA_Pos) /*!< 0x80000000 */
AnnaBridge 189:f392fc9709a3 19100 #define USB_OTG_DOEPCTL_EPENA USB_OTG_DOEPCTL_EPENA_Msk /*!< Endpoint enable */
AnnaBridge 189:f392fc9709a3 19101
AnnaBridge 189:f392fc9709a3 19102 /******************** Bit definition for USB_OTG_DOEPINT register ********************/
AnnaBridge 189:f392fc9709a3 19103 #define USB_OTG_DOEPINT_XFRC_Pos (0U)
AnnaBridge 189:f392fc9709a3 19104 #define USB_OTG_DOEPINT_XFRC_Msk (0x1U << USB_OTG_DOEPINT_XFRC_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 19105 #define USB_OTG_DOEPINT_XFRC USB_OTG_DOEPINT_XFRC_Msk /*!< Transfer completed interrupt */
AnnaBridge 189:f392fc9709a3 19106 #define USB_OTG_DOEPINT_EPDISD_Pos (1U)
AnnaBridge 189:f392fc9709a3 19107 #define USB_OTG_DOEPINT_EPDISD_Msk (0x1U << USB_OTG_DOEPINT_EPDISD_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 19108 #define USB_OTG_DOEPINT_EPDISD USB_OTG_DOEPINT_EPDISD_Msk /*!< Endpoint disabled interrupt */
AnnaBridge 189:f392fc9709a3 19109 #define USB_OTG_DOEPINT_STUP_Pos (3U)
AnnaBridge 189:f392fc9709a3 19110 #define USB_OTG_DOEPINT_STUP_Msk (0x1U << USB_OTG_DOEPINT_STUP_Pos) /*!< 0x00000008 */
AnnaBridge 189:f392fc9709a3 19111 #define USB_OTG_DOEPINT_STUP USB_OTG_DOEPINT_STUP_Msk /*!< SETUP phase done */
AnnaBridge 189:f392fc9709a3 19112 #define USB_OTG_DOEPINT_OTEPDIS_Pos (4U)
AnnaBridge 189:f392fc9709a3 19113 #define USB_OTG_DOEPINT_OTEPDIS_Msk (0x1U << USB_OTG_DOEPINT_OTEPDIS_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 19114 #define USB_OTG_DOEPINT_OTEPDIS USB_OTG_DOEPINT_OTEPDIS_Msk /*!< OUT token received when endpoint disabled */
AnnaBridge 189:f392fc9709a3 19115 #define USB_OTG_DOEPINT_B2BSTUP_Pos (6U)
AnnaBridge 189:f392fc9709a3 19116 #define USB_OTG_DOEPINT_B2BSTUP_Msk (0x1U << USB_OTG_DOEPINT_B2BSTUP_Pos) /*!< 0x00000040 */
AnnaBridge 189:f392fc9709a3 19117 #define USB_OTG_DOEPINT_B2BSTUP USB_OTG_DOEPINT_B2BSTUP_Msk /*!< Back-to-back SETUP packets received */
AnnaBridge 189:f392fc9709a3 19118 #define USB_OTG_DOEPINT_NYET_Pos (14U)
AnnaBridge 189:f392fc9709a3 19119 #define USB_OTG_DOEPINT_NYET_Msk (0x1U << USB_OTG_DOEPINT_NYET_Pos) /*!< 0x00004000 */
AnnaBridge 189:f392fc9709a3 19120 #define USB_OTG_DOEPINT_NYET USB_OTG_DOEPINT_NYET_Msk /*!< NYET interrupt */
AnnaBridge 189:f392fc9709a3 19121
AnnaBridge 189:f392fc9709a3 19122 /******************** Bit definition for USB_OTG_DOEPTSIZ register ********************/
AnnaBridge 189:f392fc9709a3 19123
AnnaBridge 189:f392fc9709a3 19124 #define USB_OTG_DOEPTSIZ_XFRSIZ_Pos (0U)
AnnaBridge 189:f392fc9709a3 19125 #define USB_OTG_DOEPTSIZ_XFRSIZ_Msk (0x7FFFFU << USB_OTG_DOEPTSIZ_XFRSIZ_Pos) /*!< 0x0007FFFF */
AnnaBridge 189:f392fc9709a3 19126 #define USB_OTG_DOEPTSIZ_XFRSIZ USB_OTG_DOEPTSIZ_XFRSIZ_Msk /*!< Transfer size */
AnnaBridge 189:f392fc9709a3 19127 #define USB_OTG_DOEPTSIZ_PKTCNT_Pos (19U)
AnnaBridge 189:f392fc9709a3 19128 #define USB_OTG_DOEPTSIZ_PKTCNT_Msk (0x3FFU << USB_OTG_DOEPTSIZ_PKTCNT_Pos) /*!< 0x1FF80000 */
AnnaBridge 189:f392fc9709a3 19129 #define USB_OTG_DOEPTSIZ_PKTCNT USB_OTG_DOEPTSIZ_PKTCNT_Msk /*!< Packet count */
AnnaBridge 189:f392fc9709a3 19130
AnnaBridge 189:f392fc9709a3 19131 #define USB_OTG_DOEPTSIZ_STUPCNT_Pos (29U)
AnnaBridge 189:f392fc9709a3 19132 #define USB_OTG_DOEPTSIZ_STUPCNT_Msk (0x3U << USB_OTG_DOEPTSIZ_STUPCNT_Pos) /*!< 0x60000000 */
AnnaBridge 189:f392fc9709a3 19133 #define USB_OTG_DOEPTSIZ_STUPCNT USB_OTG_DOEPTSIZ_STUPCNT_Msk /*!< SETUP packet count */
AnnaBridge 189:f392fc9709a3 19134 #define USB_OTG_DOEPTSIZ_STUPCNT_0 (0x1U << USB_OTG_DOEPTSIZ_STUPCNT_Pos) /*!< 0x20000000 */
AnnaBridge 189:f392fc9709a3 19135 #define USB_OTG_DOEPTSIZ_STUPCNT_1 (0x2U << USB_OTG_DOEPTSIZ_STUPCNT_Pos) /*!< 0x40000000 */
AnnaBridge 189:f392fc9709a3 19136
AnnaBridge 189:f392fc9709a3 19137 /******************** Bit definition for PCGCCTL register ********************/
AnnaBridge 189:f392fc9709a3 19138 #define USB_OTG_PCGCCTL_STOPCLK_Pos (0U)
AnnaBridge 189:f392fc9709a3 19139 #define USB_OTG_PCGCCTL_STOPCLK_Msk (0x1U << USB_OTG_PCGCCTL_STOPCLK_Pos) /*!< 0x00000001 */
AnnaBridge 189:f392fc9709a3 19140 #define USB_OTG_PCGCCTL_STOPCLK USB_OTG_PCGCCTL_STOPCLK_Msk /*!< SETUP packet count */
AnnaBridge 189:f392fc9709a3 19141 #define USB_OTG_PCGCCTL_GATECLK_Pos (1U)
AnnaBridge 189:f392fc9709a3 19142 #define USB_OTG_PCGCCTL_GATECLK_Msk (0x1U << USB_OTG_PCGCCTL_GATECLK_Pos) /*!< 0x00000002 */
AnnaBridge 189:f392fc9709a3 19143 #define USB_OTG_PCGCCTL_GATECLK USB_OTG_PCGCCTL_GATECLK_Msk /*!<Bit 0 */
AnnaBridge 189:f392fc9709a3 19144 #define USB_OTG_PCGCCTL_PHYSUSP_Pos (4U)
AnnaBridge 189:f392fc9709a3 19145 #define USB_OTG_PCGCCTL_PHYSUSP_Msk (0x1U << USB_OTG_PCGCCTL_PHYSUSP_Pos) /*!< 0x00000010 */
AnnaBridge 189:f392fc9709a3 19146 #define USB_OTG_PCGCCTL_PHYSUSP USB_OTG_PCGCCTL_PHYSUSP_Msk /*!<Bit 1 */
AnnaBridge 189:f392fc9709a3 19147
AnnaBridge 189:f392fc9709a3 19148
AnnaBridge 189:f392fc9709a3 19149 /**
AnnaBridge 189:f392fc9709a3 19150 * @}
AnnaBridge 189:f392fc9709a3 19151 */
AnnaBridge 189:f392fc9709a3 19152
AnnaBridge 189:f392fc9709a3 19153 /**
AnnaBridge 189:f392fc9709a3 19154 * @}
AnnaBridge 189:f392fc9709a3 19155 */
AnnaBridge 189:f392fc9709a3 19156
AnnaBridge 189:f392fc9709a3 19157 /** @addtogroup Exported_macros
AnnaBridge 189:f392fc9709a3 19158 * @{
AnnaBridge 189:f392fc9709a3 19159 */
AnnaBridge 189:f392fc9709a3 19160
AnnaBridge 189:f392fc9709a3 19161 /******************************* ADC Instances ********************************/
AnnaBridge 189:f392fc9709a3 19162 #define IS_ADC_ALL_INSTANCE(INSTANCE) (((INSTANCE) == ADC1) || \
AnnaBridge 189:f392fc9709a3 19163 ((INSTANCE) == ADC2) || \
AnnaBridge 189:f392fc9709a3 19164 ((INSTANCE) == ADC3))
AnnaBridge 189:f392fc9709a3 19165
AnnaBridge 189:f392fc9709a3 19166 #define IS_ADC_MULTIMODE_MASTER_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
AnnaBridge 189:f392fc9709a3 19167
AnnaBridge 189:f392fc9709a3 19168 #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC123_COMMON)
AnnaBridge 189:f392fc9709a3 19169
AnnaBridge 189:f392fc9709a3 19170 /******************************** CAN Instances ******************************/
AnnaBridge 189:f392fc9709a3 19171 #define IS_CAN_ALL_INSTANCE(INSTANCE) (((INSTANCE) == CAN1) || \
AnnaBridge 189:f392fc9709a3 19172 ((INSTANCE) == CAN2))
AnnaBridge 189:f392fc9709a3 19173
AnnaBridge 189:f392fc9709a3 19174 /******************************** COMP Instances ******************************/
AnnaBridge 189:f392fc9709a3 19175 #define IS_COMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == COMP1) || \
AnnaBridge 189:f392fc9709a3 19176 ((INSTANCE) == COMP2))
AnnaBridge 189:f392fc9709a3 19177
AnnaBridge 189:f392fc9709a3 19178 #define IS_COMP_COMMON_INSTANCE(COMMON_INSTANCE) ((COMMON_INSTANCE) == COMP12_COMMON)
AnnaBridge 189:f392fc9709a3 19179
AnnaBridge 189:f392fc9709a3 19180 /******************** COMP Instances with window mode capability **************/
AnnaBridge 189:f392fc9709a3 19181 #define IS_COMP_WINDOWMODE_INSTANCE(INSTANCE) ((INSTANCE) == COMP2)
AnnaBridge 189:f392fc9709a3 19182
AnnaBridge 189:f392fc9709a3 19183 /******************************* CRC Instances ********************************/
AnnaBridge 189:f392fc9709a3 19184 #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
AnnaBridge 189:f392fc9709a3 19185
AnnaBridge 189:f392fc9709a3 19186 /******************************* DAC Instances ********************************/
AnnaBridge 189:f392fc9709a3 19187 #define IS_DAC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DAC1)
AnnaBridge 189:f392fc9709a3 19188
AnnaBridge 189:f392fc9709a3 19189 /****************************** DFSDM Instances *******************************/
AnnaBridge 189:f392fc9709a3 19190 #define IS_DFSDM_FILTER_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DFSDM1_Filter0) || \
AnnaBridge 189:f392fc9709a3 19191 ((INSTANCE) == DFSDM1_Filter1) || \
AnnaBridge 189:f392fc9709a3 19192 ((INSTANCE) == DFSDM1_Filter2) || \
AnnaBridge 189:f392fc9709a3 19193 ((INSTANCE) == DFSDM1_Filter3))
AnnaBridge 189:f392fc9709a3 19194
AnnaBridge 189:f392fc9709a3 19195 #define IS_DFSDM_CHANNEL_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DFSDM1_Channel0) || \
AnnaBridge 189:f392fc9709a3 19196 ((INSTANCE) == DFSDM1_Channel1) || \
AnnaBridge 189:f392fc9709a3 19197 ((INSTANCE) == DFSDM1_Channel2) || \
AnnaBridge 189:f392fc9709a3 19198 ((INSTANCE) == DFSDM1_Channel3) || \
AnnaBridge 189:f392fc9709a3 19199 ((INSTANCE) == DFSDM1_Channel4) || \
AnnaBridge 189:f392fc9709a3 19200 ((INSTANCE) == DFSDM1_Channel5) || \
AnnaBridge 189:f392fc9709a3 19201 ((INSTANCE) == DFSDM1_Channel6) || \
AnnaBridge 189:f392fc9709a3 19202 ((INSTANCE) == DFSDM1_Channel7))
AnnaBridge 189:f392fc9709a3 19203
AnnaBridge 189:f392fc9709a3 19204 /******************************* DCMI Instances *******************************/
AnnaBridge 189:f392fc9709a3 19205 #define IS_DCMI_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DCMI)
AnnaBridge 189:f392fc9709a3 19206
AnnaBridge 189:f392fc9709a3 19207 /******************************* DMA2D Instances *******************************/
AnnaBridge 189:f392fc9709a3 19208 #define IS_DMA2D_ALL_INSTANCE(INSTANCE) ((INSTANCE) == DMA2D)
AnnaBridge 189:f392fc9709a3 19209
AnnaBridge 189:f392fc9709a3 19210 /******************************** DMA Instances *******************************/
AnnaBridge 189:f392fc9709a3 19211 #define IS_DMA_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Channel1) || \
AnnaBridge 189:f392fc9709a3 19212 ((INSTANCE) == DMA1_Channel2) || \
AnnaBridge 189:f392fc9709a3 19213 ((INSTANCE) == DMA1_Channel3) || \
AnnaBridge 189:f392fc9709a3 19214 ((INSTANCE) == DMA1_Channel4) || \
AnnaBridge 189:f392fc9709a3 19215 ((INSTANCE) == DMA1_Channel5) || \
AnnaBridge 189:f392fc9709a3 19216 ((INSTANCE) == DMA1_Channel6) || \
AnnaBridge 189:f392fc9709a3 19217 ((INSTANCE) == DMA1_Channel7) || \
AnnaBridge 189:f392fc9709a3 19218 ((INSTANCE) == DMA2_Channel1) || \
AnnaBridge 189:f392fc9709a3 19219 ((INSTANCE) == DMA2_Channel2) || \
AnnaBridge 189:f392fc9709a3 19220 ((INSTANCE) == DMA2_Channel3) || \
AnnaBridge 189:f392fc9709a3 19221 ((INSTANCE) == DMA2_Channel4) || \
AnnaBridge 189:f392fc9709a3 19222 ((INSTANCE) == DMA2_Channel5) || \
AnnaBridge 189:f392fc9709a3 19223 ((INSTANCE) == DMA2_Channel6) || \
AnnaBridge 189:f392fc9709a3 19224 ((INSTANCE) == DMA2_Channel7))
AnnaBridge 189:f392fc9709a3 19225
AnnaBridge 189:f392fc9709a3 19226 /******************************* GPIO Instances *******************************/
AnnaBridge 189:f392fc9709a3 19227 #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
AnnaBridge 189:f392fc9709a3 19228 ((INSTANCE) == GPIOB) || \
AnnaBridge 189:f392fc9709a3 19229 ((INSTANCE) == GPIOC) || \
AnnaBridge 189:f392fc9709a3 19230 ((INSTANCE) == GPIOD) || \
AnnaBridge 189:f392fc9709a3 19231 ((INSTANCE) == GPIOE) || \
AnnaBridge 189:f392fc9709a3 19232 ((INSTANCE) == GPIOF) || \
AnnaBridge 189:f392fc9709a3 19233 ((INSTANCE) == GPIOG) || \
AnnaBridge 189:f392fc9709a3 19234 ((INSTANCE) == GPIOH) || \
AnnaBridge 189:f392fc9709a3 19235 ((INSTANCE) == GPIOI))
AnnaBridge 189:f392fc9709a3 19236
AnnaBridge 189:f392fc9709a3 19237 /******************************* GPIO AF Instances ****************************/
AnnaBridge 189:f392fc9709a3 19238 /* On L4, all GPIO Bank support AF */
AnnaBridge 189:f392fc9709a3 19239 #define IS_GPIO_AF_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
AnnaBridge 189:f392fc9709a3 19240
AnnaBridge 189:f392fc9709a3 19241 /**************************** GPIO Lock Instances *****************************/
AnnaBridge 189:f392fc9709a3 19242 /* On L4, all GPIO Bank support the Lock mechanism */
AnnaBridge 189:f392fc9709a3 19243 #define IS_GPIO_LOCK_INSTANCE(INSTANCE) IS_GPIO_ALL_INSTANCE(INSTANCE)
AnnaBridge 189:f392fc9709a3 19244
AnnaBridge 189:f392fc9709a3 19245 /******************************** I2C Instances *******************************/
AnnaBridge 189:f392fc9709a3 19246 #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
AnnaBridge 189:f392fc9709a3 19247 ((INSTANCE) == I2C2) || \
AnnaBridge 189:f392fc9709a3 19248 ((INSTANCE) == I2C3) || \
AnnaBridge 189:f392fc9709a3 19249 ((INSTANCE) == I2C4))
AnnaBridge 189:f392fc9709a3 19250
AnnaBridge 189:f392fc9709a3 19251 /****************** I2C Instances : wakeup capability from stop modes *********/
AnnaBridge 189:f392fc9709a3 19252 #define IS_I2C_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) IS_I2C_ALL_INSTANCE(INSTANCE)
AnnaBridge 189:f392fc9709a3 19253
AnnaBridge 189:f392fc9709a3 19254 /******************************* LCD Instances ********************************/
AnnaBridge 189:f392fc9709a3 19255 #define IS_LCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == LCD)
AnnaBridge 189:f392fc9709a3 19256
AnnaBridge 189:f392fc9709a3 19257 /******************************* HCD Instances *******************************/
AnnaBridge 189:f392fc9709a3 19258 #define IS_HCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB_OTG_FS)
AnnaBridge 189:f392fc9709a3 19259
AnnaBridge 189:f392fc9709a3 19260 /****************************** OPAMP Instances *******************************/
AnnaBridge 189:f392fc9709a3 19261 #define IS_OPAMP_ALL_INSTANCE(INSTANCE) (((INSTANCE) == OPAMP1) || \
AnnaBridge 189:f392fc9709a3 19262 ((INSTANCE) == OPAMP2))
AnnaBridge 189:f392fc9709a3 19263
AnnaBridge 189:f392fc9709a3 19264 #define IS_OPAMP_COMMON_INSTANCE(COMMON_INSTANCE) ((COMMON_INSTANCE) == OPAMP12_COMMON)
AnnaBridge 189:f392fc9709a3 19265
AnnaBridge 189:f392fc9709a3 19266 /******************************* PCD Instances *******************************/
AnnaBridge 189:f392fc9709a3 19267 #define IS_PCD_ALL_INSTANCE(INSTANCE) ((INSTANCE) == USB_OTG_FS)
AnnaBridge 189:f392fc9709a3 19268
AnnaBridge 189:f392fc9709a3 19269 /******************************* QSPI Instances *******************************/
AnnaBridge 189:f392fc9709a3 19270 #define IS_QSPI_ALL_INSTANCE(INSTANCE) ((INSTANCE) == QUADSPI)
AnnaBridge 189:f392fc9709a3 19271
AnnaBridge 189:f392fc9709a3 19272 /******************************* RNG Instances ********************************/
AnnaBridge 189:f392fc9709a3 19273 #define IS_RNG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RNG)
AnnaBridge 189:f392fc9709a3 19274
AnnaBridge 189:f392fc9709a3 19275 /****************************** RTC Instances *********************************/
AnnaBridge 189:f392fc9709a3 19276 #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
AnnaBridge 189:f392fc9709a3 19277
AnnaBridge 189:f392fc9709a3 19278 /******************************** SAI Instances *******************************/
AnnaBridge 189:f392fc9709a3 19279 #define IS_SAI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SAI1_Block_A) || \
AnnaBridge 189:f392fc9709a3 19280 ((INSTANCE) == SAI1_Block_B) || \
AnnaBridge 189:f392fc9709a3 19281 ((INSTANCE) == SAI2_Block_A) || \
AnnaBridge 189:f392fc9709a3 19282 ((INSTANCE) == SAI2_Block_B))
AnnaBridge 189:f392fc9709a3 19283
AnnaBridge 189:f392fc9709a3 19284 /****************************** SDMMC Instances *******************************/
AnnaBridge 189:f392fc9709a3 19285 #define IS_SDMMC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SDMMC1)
AnnaBridge 189:f392fc9709a3 19286
AnnaBridge 189:f392fc9709a3 19287 /****************************** SMBUS Instances *******************************/
AnnaBridge 189:f392fc9709a3 19288 #define IS_SMBUS_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
AnnaBridge 189:f392fc9709a3 19289 ((INSTANCE) == I2C2) || \
AnnaBridge 189:f392fc9709a3 19290 ((INSTANCE) == I2C3) || \
AnnaBridge 189:f392fc9709a3 19291 ((INSTANCE) == I2C4))
AnnaBridge 189:f392fc9709a3 19292
AnnaBridge 189:f392fc9709a3 19293 /******************************** SPI Instances *******************************/
AnnaBridge 189:f392fc9709a3 19294 #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
AnnaBridge 189:f392fc9709a3 19295 ((INSTANCE) == SPI2) || \
AnnaBridge 189:f392fc9709a3 19296 ((INSTANCE) == SPI3))
AnnaBridge 189:f392fc9709a3 19297
AnnaBridge 189:f392fc9709a3 19298 /******************************** SWPMI Instances *****************************/
AnnaBridge 189:f392fc9709a3 19299 #define IS_SWPMI_INSTANCE(INSTANCE) ((INSTANCE) == SWPMI1)
AnnaBridge 189:f392fc9709a3 19300
AnnaBridge 189:f392fc9709a3 19301 /****************** LPTIM Instances : All supported instances *****************/
AnnaBridge 189:f392fc9709a3 19302 #define IS_LPTIM_INSTANCE(INSTANCE) (((INSTANCE) == LPTIM1) || \
AnnaBridge 189:f392fc9709a3 19303 ((INSTANCE) == LPTIM2))
AnnaBridge 189:f392fc9709a3 19304
AnnaBridge 189:f392fc9709a3 19305 /****************** TIM Instances : All supported instances *******************/
AnnaBridge 189:f392fc9709a3 19306 #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
AnnaBridge 189:f392fc9709a3 19307 ((INSTANCE) == TIM2) || \
AnnaBridge 189:f392fc9709a3 19308 ((INSTANCE) == TIM3) || \
AnnaBridge 189:f392fc9709a3 19309 ((INSTANCE) == TIM4) || \
AnnaBridge 189:f392fc9709a3 19310 ((INSTANCE) == TIM5) || \
AnnaBridge 189:f392fc9709a3 19311 ((INSTANCE) == TIM6) || \
AnnaBridge 189:f392fc9709a3 19312 ((INSTANCE) == TIM7) || \
AnnaBridge 189:f392fc9709a3 19313 ((INSTANCE) == TIM8) || \
AnnaBridge 189:f392fc9709a3 19314 ((INSTANCE) == TIM15) || \
AnnaBridge 189:f392fc9709a3 19315 ((INSTANCE) == TIM16) || \
AnnaBridge 189:f392fc9709a3 19316 ((INSTANCE) == TIM17))
AnnaBridge 189:f392fc9709a3 19317
AnnaBridge 189:f392fc9709a3 19318 /****************** TIM Instances : supporting 32 bits counter ****************/
AnnaBridge 189:f392fc9709a3 19319 #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
AnnaBridge 189:f392fc9709a3 19320 ((INSTANCE) == TIM5))
AnnaBridge 189:f392fc9709a3 19321
AnnaBridge 189:f392fc9709a3 19322 /****************** TIM Instances : supporting the break function *************/
AnnaBridge 189:f392fc9709a3 19323 #define IS_TIM_BREAK_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
AnnaBridge 189:f392fc9709a3 19324 ((INSTANCE) == TIM8) || \
AnnaBridge 189:f392fc9709a3 19325 ((INSTANCE) == TIM15) || \
AnnaBridge 189:f392fc9709a3 19326 ((INSTANCE) == TIM16) || \
AnnaBridge 189:f392fc9709a3 19327 ((INSTANCE) == TIM17))
AnnaBridge 189:f392fc9709a3 19328
AnnaBridge 189:f392fc9709a3 19329 /************** TIM Instances : supporting Break source selection *************/
AnnaBridge 189:f392fc9709a3 19330 #define IS_TIM_BREAKSOURCE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
AnnaBridge 189:f392fc9709a3 19331 ((INSTANCE) == TIM8) || \
AnnaBridge 189:f392fc9709a3 19332 ((INSTANCE) == TIM15) || \
AnnaBridge 189:f392fc9709a3 19333 ((INSTANCE) == TIM16) || \
AnnaBridge 189:f392fc9709a3 19334 ((INSTANCE) == TIM17))
AnnaBridge 189:f392fc9709a3 19335
AnnaBridge 189:f392fc9709a3 19336 /****************** TIM Instances : supporting 2 break inputs *****************/
AnnaBridge 189:f392fc9709a3 19337 #define IS_TIM_BKIN2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
AnnaBridge 189:f392fc9709a3 19338 ((INSTANCE) == TIM8))
AnnaBridge 189:f392fc9709a3 19339
AnnaBridge 189:f392fc9709a3 19340 /************* TIM Instances : at least 1 capture/compare channel *************/
AnnaBridge 189:f392fc9709a3 19341 #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
AnnaBridge 189:f392fc9709a3 19342 ((INSTANCE) == TIM2) || \
AnnaBridge 189:f392fc9709a3 19343 ((INSTANCE) == TIM3) || \
AnnaBridge 189:f392fc9709a3 19344 ((INSTANCE) == TIM4) || \
AnnaBridge 189:f392fc9709a3 19345 ((INSTANCE) == TIM5) || \
AnnaBridge 189:f392fc9709a3 19346 ((INSTANCE) == TIM8) || \
AnnaBridge 189:f392fc9709a3 19347 ((INSTANCE) == TIM15) || \
AnnaBridge 189:f392fc9709a3 19348 ((INSTANCE) == TIM16) || \
AnnaBridge 189:f392fc9709a3 19349 ((INSTANCE) == TIM17))
AnnaBridge 189:f392fc9709a3 19350
AnnaBridge 189:f392fc9709a3 19351 /************ TIM Instances : at least 2 capture/compare channels *************/
AnnaBridge 189:f392fc9709a3 19352 #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
AnnaBridge 189:f392fc9709a3 19353 ((INSTANCE) == TIM2) || \
AnnaBridge 189:f392fc9709a3 19354 ((INSTANCE) == TIM3) || \
AnnaBridge 189:f392fc9709a3 19355 ((INSTANCE) == TIM4) || \
AnnaBridge 189:f392fc9709a3 19356 ((INSTANCE) == TIM5) || \
AnnaBridge 189:f392fc9709a3 19357 ((INSTANCE) == TIM8) || \
AnnaBridge 189:f392fc9709a3 19358 ((INSTANCE) == TIM15))
AnnaBridge 189:f392fc9709a3 19359
AnnaBridge 189:f392fc9709a3 19360 /************ TIM Instances : at least 3 capture/compare channels *************/
AnnaBridge 189:f392fc9709a3 19361 #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
AnnaBridge 189:f392fc9709a3 19362 ((INSTANCE) == TIM2) || \
AnnaBridge 189:f392fc9709a3 19363 ((INSTANCE) == TIM3) || \
AnnaBridge 189:f392fc9709a3 19364 ((INSTANCE) == TIM4) || \
AnnaBridge 189:f392fc9709a3 19365 ((INSTANCE) == TIM5) || \
AnnaBridge 189:f392fc9709a3 19366 ((INSTANCE) == TIM8))
AnnaBridge 189:f392fc9709a3 19367
AnnaBridge 189:f392fc9709a3 19368 /************ TIM Instances : at least 4 capture/compare channels *************/
AnnaBridge 189:f392fc9709a3 19369 #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
AnnaBridge 189:f392fc9709a3 19370 ((INSTANCE) == TIM2) || \
AnnaBridge 189:f392fc9709a3 19371 ((INSTANCE) == TIM3) || \
AnnaBridge 189:f392fc9709a3 19372 ((INSTANCE) == TIM4) || \
AnnaBridge 189:f392fc9709a3 19373 ((INSTANCE) == TIM5) || \
AnnaBridge 189:f392fc9709a3 19374 ((INSTANCE) == TIM8))
AnnaBridge 189:f392fc9709a3 19375
AnnaBridge 189:f392fc9709a3 19376 /****************** TIM Instances : at least 5 capture/compare channels *******/
AnnaBridge 189:f392fc9709a3 19377 #define IS_TIM_CC5_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
AnnaBridge 189:f392fc9709a3 19378 ((INSTANCE) == TIM8))
AnnaBridge 189:f392fc9709a3 19379
AnnaBridge 189:f392fc9709a3 19380 /****************** TIM Instances : at least 6 capture/compare channels *******/
AnnaBridge 189:f392fc9709a3 19381 #define IS_TIM_CC6_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
AnnaBridge 189:f392fc9709a3 19382 ((INSTANCE) == TIM8))
AnnaBridge 189:f392fc9709a3 19383
AnnaBridge 189:f392fc9709a3 19384 /************ TIM Instances : DMA requests generation (TIMx_DIER.COMDE) *******/
AnnaBridge 189:f392fc9709a3 19385 #define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
AnnaBridge 189:f392fc9709a3 19386 ((INSTANCE) == TIM8) || \
AnnaBridge 189:f392fc9709a3 19387 ((INSTANCE) == TIM15) || \
AnnaBridge 189:f392fc9709a3 19388 ((INSTANCE) == TIM16) || \
AnnaBridge 189:f392fc9709a3 19389 ((INSTANCE) == TIM17))
AnnaBridge 189:f392fc9709a3 19390
AnnaBridge 189:f392fc9709a3 19391 /****************** TIM Instances : DMA requests generation (TIMx_DIER.UDE) ***/
AnnaBridge 189:f392fc9709a3 19392 #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
AnnaBridge 189:f392fc9709a3 19393 ((INSTANCE) == TIM2) || \
AnnaBridge 189:f392fc9709a3 19394 ((INSTANCE) == TIM3) || \
AnnaBridge 189:f392fc9709a3 19395 ((INSTANCE) == TIM4) || \
AnnaBridge 189:f392fc9709a3 19396 ((INSTANCE) == TIM5) || \
AnnaBridge 189:f392fc9709a3 19397 ((INSTANCE) == TIM6) || \
AnnaBridge 189:f392fc9709a3 19398 ((INSTANCE) == TIM7) || \
AnnaBridge 189:f392fc9709a3 19399 ((INSTANCE) == TIM8) || \
AnnaBridge 189:f392fc9709a3 19400 ((INSTANCE) == TIM15) || \
AnnaBridge 189:f392fc9709a3 19401 ((INSTANCE) == TIM16) || \
AnnaBridge 189:f392fc9709a3 19402 ((INSTANCE) == TIM17))
AnnaBridge 189:f392fc9709a3 19403
AnnaBridge 189:f392fc9709a3 19404 /************ TIM Instances : DMA requests generation (TIMx_DIER.CCxDE) *******/
AnnaBridge 189:f392fc9709a3 19405 #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
AnnaBridge 189:f392fc9709a3 19406 ((INSTANCE) == TIM2) || \
AnnaBridge 189:f392fc9709a3 19407 ((INSTANCE) == TIM3) || \
AnnaBridge 189:f392fc9709a3 19408 ((INSTANCE) == TIM4) || \
AnnaBridge 189:f392fc9709a3 19409 ((INSTANCE) == TIM5) || \
AnnaBridge 189:f392fc9709a3 19410 ((INSTANCE) == TIM8) || \
AnnaBridge 189:f392fc9709a3 19411 ((INSTANCE) == TIM15) || \
AnnaBridge 189:f392fc9709a3 19412 ((INSTANCE) == TIM16) || \
AnnaBridge 189:f392fc9709a3 19413 ((INSTANCE) == TIM17))
AnnaBridge 189:f392fc9709a3 19414
AnnaBridge 189:f392fc9709a3 19415 /******************** TIM Instances : DMA burst feature ***********************/
AnnaBridge 189:f392fc9709a3 19416 #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
AnnaBridge 189:f392fc9709a3 19417 ((INSTANCE) == TIM2) || \
AnnaBridge 189:f392fc9709a3 19418 ((INSTANCE) == TIM3) || \
AnnaBridge 189:f392fc9709a3 19419 ((INSTANCE) == TIM4) || \
AnnaBridge 189:f392fc9709a3 19420 ((INSTANCE) == TIM5) || \
AnnaBridge 189:f392fc9709a3 19421 ((INSTANCE) == TIM8) || \
AnnaBridge 189:f392fc9709a3 19422 ((INSTANCE) == TIM15) || \
AnnaBridge 189:f392fc9709a3 19423 ((INSTANCE) == TIM16) || \
AnnaBridge 189:f392fc9709a3 19424 ((INSTANCE) == TIM17))
AnnaBridge 189:f392fc9709a3 19425
AnnaBridge 189:f392fc9709a3 19426 /******************* TIM Instances : output(s) available **********************/
AnnaBridge 189:f392fc9709a3 19427 #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
AnnaBridge 189:f392fc9709a3 19428 ((((INSTANCE) == TIM1) && \
AnnaBridge 189:f392fc9709a3 19429 (((CHANNEL) == TIM_CHANNEL_1) || \
AnnaBridge 189:f392fc9709a3 19430 ((CHANNEL) == TIM_CHANNEL_2) || \
AnnaBridge 189:f392fc9709a3 19431 ((CHANNEL) == TIM_CHANNEL_3) || \
AnnaBridge 189:f392fc9709a3 19432 ((CHANNEL) == TIM_CHANNEL_4) || \
AnnaBridge 189:f392fc9709a3 19433 ((CHANNEL) == TIM_CHANNEL_5) || \
AnnaBridge 189:f392fc9709a3 19434 ((CHANNEL) == TIM_CHANNEL_6))) \
AnnaBridge 189:f392fc9709a3 19435 || \
AnnaBridge 189:f392fc9709a3 19436 (((INSTANCE) == TIM2) && \
AnnaBridge 189:f392fc9709a3 19437 (((CHANNEL) == TIM_CHANNEL_1) || \
AnnaBridge 189:f392fc9709a3 19438 ((CHANNEL) == TIM_CHANNEL_2) || \
AnnaBridge 189:f392fc9709a3 19439 ((CHANNEL) == TIM_CHANNEL_3) || \
AnnaBridge 189:f392fc9709a3 19440 ((CHANNEL) == TIM_CHANNEL_4))) \
AnnaBridge 189:f392fc9709a3 19441 || \
AnnaBridge 189:f392fc9709a3 19442 (((INSTANCE) == TIM3) && \
AnnaBridge 189:f392fc9709a3 19443 (((CHANNEL) == TIM_CHANNEL_1) || \
AnnaBridge 189:f392fc9709a3 19444 ((CHANNEL) == TIM_CHANNEL_2) || \
AnnaBridge 189:f392fc9709a3 19445 ((CHANNEL) == TIM_CHANNEL_3) || \
AnnaBridge 189:f392fc9709a3 19446 ((CHANNEL) == TIM_CHANNEL_4))) \
AnnaBridge 189:f392fc9709a3 19447 || \
AnnaBridge 189:f392fc9709a3 19448 (((INSTANCE) == TIM4) && \
AnnaBridge 189:f392fc9709a3 19449 (((CHANNEL) == TIM_CHANNEL_1) || \
AnnaBridge 189:f392fc9709a3 19450 ((CHANNEL) == TIM_CHANNEL_2) || \
AnnaBridge 189:f392fc9709a3 19451 ((CHANNEL) == TIM_CHANNEL_3) || \
AnnaBridge 189:f392fc9709a3 19452 ((CHANNEL) == TIM_CHANNEL_4))) \
AnnaBridge 189:f392fc9709a3 19453 || \
AnnaBridge 189:f392fc9709a3 19454 (((INSTANCE) == TIM5) && \
AnnaBridge 189:f392fc9709a3 19455 (((CHANNEL) == TIM_CHANNEL_1) || \
AnnaBridge 189:f392fc9709a3 19456 ((CHANNEL) == TIM_CHANNEL_2) || \
AnnaBridge 189:f392fc9709a3 19457 ((CHANNEL) == TIM_CHANNEL_3) || \
AnnaBridge 189:f392fc9709a3 19458 ((CHANNEL) == TIM_CHANNEL_4))) \
AnnaBridge 189:f392fc9709a3 19459 || \
AnnaBridge 189:f392fc9709a3 19460 (((INSTANCE) == TIM8) && \
AnnaBridge 189:f392fc9709a3 19461 (((CHANNEL) == TIM_CHANNEL_1) || \
AnnaBridge 189:f392fc9709a3 19462 ((CHANNEL) == TIM_CHANNEL_2) || \
AnnaBridge 189:f392fc9709a3 19463 ((CHANNEL) == TIM_CHANNEL_3) || \
AnnaBridge 189:f392fc9709a3 19464 ((CHANNEL) == TIM_CHANNEL_4) || \
AnnaBridge 189:f392fc9709a3 19465 ((CHANNEL) == TIM_CHANNEL_5) || \
AnnaBridge 189:f392fc9709a3 19466 ((CHANNEL) == TIM_CHANNEL_6))) \
AnnaBridge 189:f392fc9709a3 19467 || \
AnnaBridge 189:f392fc9709a3 19468 (((INSTANCE) == TIM15) && \
AnnaBridge 189:f392fc9709a3 19469 (((CHANNEL) == TIM_CHANNEL_1) || \
AnnaBridge 189:f392fc9709a3 19470 ((CHANNEL) == TIM_CHANNEL_2))) \
AnnaBridge 189:f392fc9709a3 19471 || \
AnnaBridge 189:f392fc9709a3 19472 (((INSTANCE) == TIM16) && \
AnnaBridge 189:f392fc9709a3 19473 (((CHANNEL) == TIM_CHANNEL_1))) \
AnnaBridge 189:f392fc9709a3 19474 || \
AnnaBridge 189:f392fc9709a3 19475 (((INSTANCE) == TIM17) && \
AnnaBridge 189:f392fc9709a3 19476 (((CHANNEL) == TIM_CHANNEL_1))))
AnnaBridge 189:f392fc9709a3 19477
AnnaBridge 189:f392fc9709a3 19478 /****************** TIM Instances : supporting complementary output(s) ********/
AnnaBridge 189:f392fc9709a3 19479 #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
AnnaBridge 189:f392fc9709a3 19480 ((((INSTANCE) == TIM1) && \
AnnaBridge 189:f392fc9709a3 19481 (((CHANNEL) == TIM_CHANNEL_1) || \
AnnaBridge 189:f392fc9709a3 19482 ((CHANNEL) == TIM_CHANNEL_2) || \
AnnaBridge 189:f392fc9709a3 19483 ((CHANNEL) == TIM_CHANNEL_3))) \
AnnaBridge 189:f392fc9709a3 19484 || \
AnnaBridge 189:f392fc9709a3 19485 (((INSTANCE) == TIM8) && \
AnnaBridge 189:f392fc9709a3 19486 (((CHANNEL) == TIM_CHANNEL_1) || \
AnnaBridge 189:f392fc9709a3 19487 ((CHANNEL) == TIM_CHANNEL_2) || \
AnnaBridge 189:f392fc9709a3 19488 ((CHANNEL) == TIM_CHANNEL_3))) \
AnnaBridge 189:f392fc9709a3 19489 || \
AnnaBridge 189:f392fc9709a3 19490 (((INSTANCE) == TIM15) && \
AnnaBridge 189:f392fc9709a3 19491 ((CHANNEL) == TIM_CHANNEL_1)) \
AnnaBridge 189:f392fc9709a3 19492 || \
AnnaBridge 189:f392fc9709a3 19493 (((INSTANCE) == TIM16) && \
AnnaBridge 189:f392fc9709a3 19494 ((CHANNEL) == TIM_CHANNEL_1)) \
AnnaBridge 189:f392fc9709a3 19495 || \
AnnaBridge 189:f392fc9709a3 19496 (((INSTANCE) == TIM17) && \
AnnaBridge 189:f392fc9709a3 19497 ((CHANNEL) == TIM_CHANNEL_1)))
AnnaBridge 189:f392fc9709a3 19498
AnnaBridge 189:f392fc9709a3 19499 /****************** TIM Instances : supporting clock division *****************/
AnnaBridge 189:f392fc9709a3 19500 #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
AnnaBridge 189:f392fc9709a3 19501 ((INSTANCE) == TIM2) || \
AnnaBridge 189:f392fc9709a3 19502 ((INSTANCE) == TIM3) || \
AnnaBridge 189:f392fc9709a3 19503 ((INSTANCE) == TIM4) || \
AnnaBridge 189:f392fc9709a3 19504 ((INSTANCE) == TIM5) || \
AnnaBridge 189:f392fc9709a3 19505 ((INSTANCE) == TIM8) || \
AnnaBridge 189:f392fc9709a3 19506 ((INSTANCE) == TIM15) || \
AnnaBridge 189:f392fc9709a3 19507 ((INSTANCE) == TIM16) || \
AnnaBridge 189:f392fc9709a3 19508 ((INSTANCE) == TIM17))
AnnaBridge 189:f392fc9709a3 19509
AnnaBridge 189:f392fc9709a3 19510 /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/
AnnaBridge 189:f392fc9709a3 19511 #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
AnnaBridge 189:f392fc9709a3 19512 ((INSTANCE) == TIM2) || \
AnnaBridge 189:f392fc9709a3 19513 ((INSTANCE) == TIM3) || \
AnnaBridge 189:f392fc9709a3 19514 ((INSTANCE) == TIM4) || \
AnnaBridge 189:f392fc9709a3 19515 ((INSTANCE) == TIM5) || \
AnnaBridge 189:f392fc9709a3 19516 ((INSTANCE) == TIM8) || \
AnnaBridge 189:f392fc9709a3 19517 ((INSTANCE) == TIM15))
AnnaBridge 189:f392fc9709a3 19518
AnnaBridge 189:f392fc9709a3 19519 /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/
AnnaBridge 189:f392fc9709a3 19520 #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
AnnaBridge 189:f392fc9709a3 19521 ((INSTANCE) == TIM2) || \
AnnaBridge 189:f392fc9709a3 19522 ((INSTANCE) == TIM3) || \
AnnaBridge 189:f392fc9709a3 19523 ((INSTANCE) == TIM4) || \
AnnaBridge 189:f392fc9709a3 19524 ((INSTANCE) == TIM5) || \
AnnaBridge 189:f392fc9709a3 19525 ((INSTANCE) == TIM8))
AnnaBridge 189:f392fc9709a3 19526
AnnaBridge 189:f392fc9709a3 19527 /****************** TIM Instances : supporting external clock mode 1 for TIX inputs*/
AnnaBridge 189:f392fc9709a3 19528 #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
AnnaBridge 189:f392fc9709a3 19529 ((INSTANCE) == TIM2) || \
AnnaBridge 189:f392fc9709a3 19530 ((INSTANCE) == TIM3) || \
AnnaBridge 189:f392fc9709a3 19531 ((INSTANCE) == TIM4) || \
AnnaBridge 189:f392fc9709a3 19532 ((INSTANCE) == TIM5) || \
AnnaBridge 189:f392fc9709a3 19533 ((INSTANCE) == TIM8) || \
AnnaBridge 189:f392fc9709a3 19534 ((INSTANCE) == TIM15))
AnnaBridge 189:f392fc9709a3 19535
AnnaBridge 189:f392fc9709a3 19536 /****************** TIM Instances : supporting internal trigger inputs(ITRX) *******/
AnnaBridge 189:f392fc9709a3 19537 #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
AnnaBridge 189:f392fc9709a3 19538 ((INSTANCE) == TIM2) || \
AnnaBridge 189:f392fc9709a3 19539 ((INSTANCE) == TIM3) || \
AnnaBridge 189:f392fc9709a3 19540 ((INSTANCE) == TIM4) || \
AnnaBridge 189:f392fc9709a3 19541 ((INSTANCE) == TIM5) || \
AnnaBridge 189:f392fc9709a3 19542 ((INSTANCE) == TIM8) || \
AnnaBridge 189:f392fc9709a3 19543 ((INSTANCE) == TIM15))
AnnaBridge 189:f392fc9709a3 19544
AnnaBridge 189:f392fc9709a3 19545 /****************** TIM Instances : supporting combined 3-phase PWM mode ******/
AnnaBridge 189:f392fc9709a3 19546 #define IS_TIM_COMBINED3PHASEPWM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
AnnaBridge 189:f392fc9709a3 19547 ((INSTANCE) == TIM8))
AnnaBridge 189:f392fc9709a3 19548
AnnaBridge 189:f392fc9709a3 19549 /****************** TIM Instances : supporting commutation event generation ***/
AnnaBridge 189:f392fc9709a3 19550 #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
AnnaBridge 189:f392fc9709a3 19551 ((INSTANCE) == TIM8) || \
AnnaBridge 189:f392fc9709a3 19552 ((INSTANCE) == TIM15) || \
AnnaBridge 189:f392fc9709a3 19553 ((INSTANCE) == TIM16) || \
AnnaBridge 189:f392fc9709a3 19554 ((INSTANCE) == TIM17))
AnnaBridge 189:f392fc9709a3 19555
AnnaBridge 189:f392fc9709a3 19556 /****************** TIM Instances : supporting counting mode selection ********/
AnnaBridge 189:f392fc9709a3 19557 #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
AnnaBridge 189:f392fc9709a3 19558 ((INSTANCE) == TIM2) || \
AnnaBridge 189:f392fc9709a3 19559 ((INSTANCE) == TIM3) || \
AnnaBridge 189:f392fc9709a3 19560 ((INSTANCE) == TIM4) || \
AnnaBridge 189:f392fc9709a3 19561 ((INSTANCE) == TIM5) || \
AnnaBridge 189:f392fc9709a3 19562 ((INSTANCE) == TIM8))
AnnaBridge 189:f392fc9709a3 19563
AnnaBridge 189:f392fc9709a3 19564 /****************** TIM Instances : supporting encoder interface **************/
AnnaBridge 189:f392fc9709a3 19565 #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
AnnaBridge 189:f392fc9709a3 19566 ((INSTANCE) == TIM2) || \
AnnaBridge 189:f392fc9709a3 19567 ((INSTANCE) == TIM3) || \
AnnaBridge 189:f392fc9709a3 19568 ((INSTANCE) == TIM4) || \
AnnaBridge 189:f392fc9709a3 19569 ((INSTANCE) == TIM5) || \
AnnaBridge 189:f392fc9709a3 19570 ((INSTANCE) == TIM8))
AnnaBridge 189:f392fc9709a3 19571
AnnaBridge 189:f392fc9709a3 19572 /****************** TIM Instances : supporting Hall sensor interface **********/
AnnaBridge 189:f392fc9709a3 19573 #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
AnnaBridge 189:f392fc9709a3 19574 ((INSTANCE) == TIM2) || \
AnnaBridge 189:f392fc9709a3 19575 ((INSTANCE) == TIM3) || \
AnnaBridge 189:f392fc9709a3 19576 ((INSTANCE) == TIM4) || \
AnnaBridge 189:f392fc9709a3 19577 ((INSTANCE) == TIM5) || \
AnnaBridge 189:f392fc9709a3 19578 ((INSTANCE) == TIM8))
AnnaBridge 189:f392fc9709a3 19579
AnnaBridge 189:f392fc9709a3 19580 /**************** TIM Instances : external trigger input available ************/
AnnaBridge 189:f392fc9709a3 19581 #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
AnnaBridge 189:f392fc9709a3 19582 ((INSTANCE) == TIM2) || \
AnnaBridge 189:f392fc9709a3 19583 ((INSTANCE) == TIM3) || \
AnnaBridge 189:f392fc9709a3 19584 ((INSTANCE) == TIM4) || \
AnnaBridge 189:f392fc9709a3 19585 ((INSTANCE) == TIM5) || \
AnnaBridge 189:f392fc9709a3 19586 ((INSTANCE) == TIM8))
AnnaBridge 189:f392fc9709a3 19587
AnnaBridge 189:f392fc9709a3 19588 /************* TIM Instances : supporting ETR source selection ***************/
AnnaBridge 189:f392fc9709a3 19589 #define IS_TIM_ETRSEL_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
AnnaBridge 189:f392fc9709a3 19590 ((INSTANCE) == TIM2) || \
AnnaBridge 189:f392fc9709a3 19591 ((INSTANCE) == TIM3) || \
AnnaBridge 189:f392fc9709a3 19592 ((INSTANCE) == TIM8))
AnnaBridge 189:f392fc9709a3 19593
AnnaBridge 189:f392fc9709a3 19594 /****** TIM Instances : Master mode available (TIMx_CR2.MMS available )********/
AnnaBridge 189:f392fc9709a3 19595 #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
AnnaBridge 189:f392fc9709a3 19596 ((INSTANCE) == TIM2) || \
AnnaBridge 189:f392fc9709a3 19597 ((INSTANCE) == TIM3) || \
AnnaBridge 189:f392fc9709a3 19598 ((INSTANCE) == TIM4) || \
AnnaBridge 189:f392fc9709a3 19599 ((INSTANCE) == TIM5) || \
AnnaBridge 189:f392fc9709a3 19600 ((INSTANCE) == TIM6) || \
AnnaBridge 189:f392fc9709a3 19601 ((INSTANCE) == TIM7) || \
AnnaBridge 189:f392fc9709a3 19602 ((INSTANCE) == TIM8) || \
AnnaBridge 189:f392fc9709a3 19603 ((INSTANCE) == TIM15))
AnnaBridge 189:f392fc9709a3 19604
AnnaBridge 189:f392fc9709a3 19605 /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
AnnaBridge 189:f392fc9709a3 19606 #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
AnnaBridge 189:f392fc9709a3 19607 ((INSTANCE) == TIM2) || \
AnnaBridge 189:f392fc9709a3 19608 ((INSTANCE) == TIM3) || \
AnnaBridge 189:f392fc9709a3 19609 ((INSTANCE) == TIM4) || \
AnnaBridge 189:f392fc9709a3 19610 ((INSTANCE) == TIM5) || \
AnnaBridge 189:f392fc9709a3 19611 ((INSTANCE) == TIM8) || \
AnnaBridge 189:f392fc9709a3 19612 ((INSTANCE) == TIM15))
AnnaBridge 189:f392fc9709a3 19613
AnnaBridge 189:f392fc9709a3 19614 /****************** TIM Instances : supporting OCxREF clear *******************/
AnnaBridge 189:f392fc9709a3 19615 #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
AnnaBridge 189:f392fc9709a3 19616 ((INSTANCE) == TIM2) || \
AnnaBridge 189:f392fc9709a3 19617 ((INSTANCE) == TIM3) || \
AnnaBridge 189:f392fc9709a3 19618 ((INSTANCE) == TIM4) || \
AnnaBridge 189:f392fc9709a3 19619 ((INSTANCE) == TIM5) || \
AnnaBridge 189:f392fc9709a3 19620 ((INSTANCE) == TIM8))
AnnaBridge 189:f392fc9709a3 19621
AnnaBridge 189:f392fc9709a3 19622 /****************** TIM Instances : remapping capability **********************/
AnnaBridge 189:f392fc9709a3 19623 #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
AnnaBridge 189:f392fc9709a3 19624 ((INSTANCE) == TIM2) || \
AnnaBridge 189:f392fc9709a3 19625 ((INSTANCE) == TIM3) || \
AnnaBridge 189:f392fc9709a3 19626 ((INSTANCE) == TIM8) || \
AnnaBridge 189:f392fc9709a3 19627 ((INSTANCE) == TIM15) || \
AnnaBridge 189:f392fc9709a3 19628 ((INSTANCE) == TIM16) || \
AnnaBridge 189:f392fc9709a3 19629 ((INSTANCE) == TIM17))
AnnaBridge 189:f392fc9709a3 19630
AnnaBridge 189:f392fc9709a3 19631 /****************** TIM Instances : supporting repetition counter *************/
AnnaBridge 189:f392fc9709a3 19632 #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
AnnaBridge 189:f392fc9709a3 19633 ((INSTANCE) == TIM8) || \
AnnaBridge 189:f392fc9709a3 19634 ((INSTANCE) == TIM15) || \
AnnaBridge 189:f392fc9709a3 19635 ((INSTANCE) == TIM16) || \
AnnaBridge 189:f392fc9709a3 19636 ((INSTANCE) == TIM17))
AnnaBridge 189:f392fc9709a3 19637
AnnaBridge 189:f392fc9709a3 19638 /****************** TIM Instances : supporting synchronization ****************/
AnnaBridge 189:f392fc9709a3 19639 #define IS_TIM_SYNCHRO_INSTANCE(INSTANCE) IS_TIM_MASTER_INSTANCE(INSTANCE)
AnnaBridge 189:f392fc9709a3 19640
AnnaBridge 189:f392fc9709a3 19641 /****************** TIM Instances : supporting ADC triggering through TRGO2 ***/
AnnaBridge 189:f392fc9709a3 19642 #define IS_TIM_TRGO2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
AnnaBridge 189:f392fc9709a3 19643 ((INSTANCE) == TIM8))
AnnaBridge 189:f392fc9709a3 19644
AnnaBridge 189:f392fc9709a3 19645 /******************* TIM Instances : Timer input XOR function *****************/
AnnaBridge 189:f392fc9709a3 19646 #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
AnnaBridge 189:f392fc9709a3 19647 ((INSTANCE) == TIM2) || \
AnnaBridge 189:f392fc9709a3 19648 ((INSTANCE) == TIM3) || \
AnnaBridge 189:f392fc9709a3 19649 ((INSTANCE) == TIM4) || \
AnnaBridge 189:f392fc9709a3 19650 ((INSTANCE) == TIM5) || \
AnnaBridge 189:f392fc9709a3 19651 ((INSTANCE) == TIM8) || \
AnnaBridge 189:f392fc9709a3 19652 ((INSTANCE) == TIM15))
AnnaBridge 189:f392fc9709a3 19653
AnnaBridge 189:f392fc9709a3 19654 /****************** TIM Instances : Advanced timer instances *******************/
AnnaBridge 189:f392fc9709a3 19655 #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
AnnaBridge 189:f392fc9709a3 19656 ((INSTANCE) == TIM8))
AnnaBridge 189:f392fc9709a3 19657
AnnaBridge 189:f392fc9709a3 19658 /****************************** TSC Instances *********************************/
AnnaBridge 189:f392fc9709a3 19659 #define IS_TSC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == TSC)
AnnaBridge 189:f392fc9709a3 19660
AnnaBridge 189:f392fc9709a3 19661 /******************** USART Instances : Synchronous mode **********************/
AnnaBridge 189:f392fc9709a3 19662 #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
AnnaBridge 189:f392fc9709a3 19663 ((INSTANCE) == USART2) || \
AnnaBridge 189:f392fc9709a3 19664 ((INSTANCE) == USART3))
AnnaBridge 189:f392fc9709a3 19665
AnnaBridge 189:f392fc9709a3 19666 /******************** UART Instances : Asynchronous mode **********************/
AnnaBridge 189:f392fc9709a3 19667 #define IS_UART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
AnnaBridge 189:f392fc9709a3 19668 ((INSTANCE) == USART2) || \
AnnaBridge 189:f392fc9709a3 19669 ((INSTANCE) == USART3) || \
AnnaBridge 189:f392fc9709a3 19670 ((INSTANCE) == UART4) || \
AnnaBridge 189:f392fc9709a3 19671 ((INSTANCE) == UART5))
AnnaBridge 189:f392fc9709a3 19672
AnnaBridge 189:f392fc9709a3 19673 /****************** UART Instances : Auto Baud Rate detection ****************/
AnnaBridge 189:f392fc9709a3 19674 #define IS_USART_AUTOBAUDRATE_DETECTION_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
AnnaBridge 189:f392fc9709a3 19675 ((INSTANCE) == USART2) || \
AnnaBridge 189:f392fc9709a3 19676 ((INSTANCE) == USART3) || \
AnnaBridge 189:f392fc9709a3 19677 ((INSTANCE) == UART4) || \
AnnaBridge 189:f392fc9709a3 19678 ((INSTANCE) == UART5))
AnnaBridge 189:f392fc9709a3 19679
AnnaBridge 189:f392fc9709a3 19680 /****************** UART Instances : Driver Enable *****************/
AnnaBridge 189:f392fc9709a3 19681 #define IS_UART_DRIVER_ENABLE_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
AnnaBridge 189:f392fc9709a3 19682 ((INSTANCE) == USART2) || \
AnnaBridge 189:f392fc9709a3 19683 ((INSTANCE) == USART3) || \
AnnaBridge 189:f392fc9709a3 19684 ((INSTANCE) == UART4) || \
AnnaBridge 189:f392fc9709a3 19685 ((INSTANCE) == UART5) || \
AnnaBridge 189:f392fc9709a3 19686 ((INSTANCE) == LPUART1))
AnnaBridge 189:f392fc9709a3 19687
AnnaBridge 189:f392fc9709a3 19688 /******************** UART Instances : Half-Duplex mode **********************/
AnnaBridge 189:f392fc9709a3 19689 #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
AnnaBridge 189:f392fc9709a3 19690 ((INSTANCE) == USART2) || \
AnnaBridge 189:f392fc9709a3 19691 ((INSTANCE) == USART3) || \
AnnaBridge 189:f392fc9709a3 19692 ((INSTANCE) == UART4) || \
AnnaBridge 189:f392fc9709a3 19693 ((INSTANCE) == UART5) || \
AnnaBridge 189:f392fc9709a3 19694 ((INSTANCE) == LPUART1))
AnnaBridge 189:f392fc9709a3 19695
AnnaBridge 189:f392fc9709a3 19696 /****************** UART Instances : Hardware Flow control ********************/
AnnaBridge 189:f392fc9709a3 19697 #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
AnnaBridge 189:f392fc9709a3 19698 ((INSTANCE) == USART2) || \
AnnaBridge 189:f392fc9709a3 19699 ((INSTANCE) == USART3) || \
AnnaBridge 189:f392fc9709a3 19700 ((INSTANCE) == UART4) || \
AnnaBridge 189:f392fc9709a3 19701 ((INSTANCE) == UART5) || \
AnnaBridge 189:f392fc9709a3 19702 ((INSTANCE) == LPUART1))
AnnaBridge 189:f392fc9709a3 19703
AnnaBridge 189:f392fc9709a3 19704 /******************** UART Instances : LIN mode **********************/
AnnaBridge 189:f392fc9709a3 19705 #define IS_UART_LIN_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
AnnaBridge 189:f392fc9709a3 19706 ((INSTANCE) == USART2) || \
AnnaBridge 189:f392fc9709a3 19707 ((INSTANCE) == USART3) || \
AnnaBridge 189:f392fc9709a3 19708 ((INSTANCE) == UART4) || \
AnnaBridge 189:f392fc9709a3 19709 ((INSTANCE) == UART5))
AnnaBridge 189:f392fc9709a3 19710
AnnaBridge 189:f392fc9709a3 19711 /******************** UART Instances : Wake-up from Stop mode **********************/
AnnaBridge 189:f392fc9709a3 19712 #define IS_UART_WAKEUP_FROMSTOP_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
AnnaBridge 189:f392fc9709a3 19713 ((INSTANCE) == USART2) || \
AnnaBridge 189:f392fc9709a3 19714 ((INSTANCE) == USART3) || \
AnnaBridge 189:f392fc9709a3 19715 ((INSTANCE) == UART4) || \
AnnaBridge 189:f392fc9709a3 19716 ((INSTANCE) == UART5) || \
AnnaBridge 189:f392fc9709a3 19717 ((INSTANCE) == LPUART1))
AnnaBridge 189:f392fc9709a3 19718
AnnaBridge 189:f392fc9709a3 19719 /*********************** UART Instances : IRDA mode ***************************/
AnnaBridge 189:f392fc9709a3 19720 #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
AnnaBridge 189:f392fc9709a3 19721 ((INSTANCE) == USART2) || \
AnnaBridge 189:f392fc9709a3 19722 ((INSTANCE) == USART3) || \
AnnaBridge 189:f392fc9709a3 19723 ((INSTANCE) == UART4) || \
AnnaBridge 189:f392fc9709a3 19724 ((INSTANCE) == UART5))
AnnaBridge 189:f392fc9709a3 19725
AnnaBridge 189:f392fc9709a3 19726 /********************* USART Instances : Smard card mode ***********************/
AnnaBridge 189:f392fc9709a3 19727 #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
AnnaBridge 189:f392fc9709a3 19728 ((INSTANCE) == USART2) || \
AnnaBridge 189:f392fc9709a3 19729 ((INSTANCE) == USART3))
AnnaBridge 189:f392fc9709a3 19730
AnnaBridge 189:f392fc9709a3 19731 /******************** LPUART Instance *****************************************/
AnnaBridge 189:f392fc9709a3 19732 #define IS_LPUART_INSTANCE(INSTANCE) ((INSTANCE) == LPUART1)
AnnaBridge 189:f392fc9709a3 19733
AnnaBridge 189:f392fc9709a3 19734 /****************************** IWDG Instances ********************************/
AnnaBridge 189:f392fc9709a3 19735 #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
AnnaBridge 189:f392fc9709a3 19736
AnnaBridge 189:f392fc9709a3 19737 /****************************** WWDG Instances ********************************/
AnnaBridge 189:f392fc9709a3 19738 #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
AnnaBridge 189:f392fc9709a3 19739
AnnaBridge 189:f392fc9709a3 19740 /**
AnnaBridge 189:f392fc9709a3 19741 * @}
AnnaBridge 189:f392fc9709a3 19742 */
AnnaBridge 189:f392fc9709a3 19743
AnnaBridge 189:f392fc9709a3 19744
AnnaBridge 189:f392fc9709a3 19745 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 19746 /* For a painless codes migration between the STM32L4xx device product */
AnnaBridge 189:f392fc9709a3 19747 /* lines, the aliases defined below are put in place to overcome the */
AnnaBridge 189:f392fc9709a3 19748 /* differences in the interrupt handlers and IRQn definitions. */
AnnaBridge 189:f392fc9709a3 19749 /* No need to update developed interrupt code when moving across */
AnnaBridge 189:f392fc9709a3 19750 /* product lines within the same STM32L4 Family */
AnnaBridge 189:f392fc9709a3 19751 /******************************************************************************/
AnnaBridge 189:f392fc9709a3 19752
AnnaBridge 189:f392fc9709a3 19753 /* Aliases for __IRQn */
AnnaBridge 189:f392fc9709a3 19754 #define ADC1_IRQn ADC1_2_IRQn
AnnaBridge 189:f392fc9709a3 19755 #define TIM1_TRG_COM_IRQn TIM1_TRG_COM_TIM17_IRQn
AnnaBridge 189:f392fc9709a3 19756 #define TIM8_IRQn TIM8_UP_IRQn
AnnaBridge 189:f392fc9709a3 19757 #define HASH_RNG_IRQn RNG_IRQn
AnnaBridge 189:f392fc9709a3 19758 #define HASH_CRS_IRQn CRS_IRQn
AnnaBridge 189:f392fc9709a3 19759 #define DFSDM0_IRQn DFSDM1_FLT0_IRQn
AnnaBridge 189:f392fc9709a3 19760 #define DFSDM1_IRQn DFSDM1_FLT1_IRQn
AnnaBridge 189:f392fc9709a3 19761 #define DFSDM2_IRQn DFSDM1_FLT2_IRQn
AnnaBridge 189:f392fc9709a3 19762 #define DFSDM3_IRQn DFSDM1_FLT3_IRQn
AnnaBridge 189:f392fc9709a3 19763
AnnaBridge 189:f392fc9709a3 19764 /* Aliases for __IRQHandler */
AnnaBridge 189:f392fc9709a3 19765 #define ADC1_IRQHandler ADC1_2_IRQHandler
AnnaBridge 189:f392fc9709a3 19766 #define TIM1_TRG_COM_IRQHandler TIM1_TRG_COM_TIM17_IRQHandler
AnnaBridge 189:f392fc9709a3 19767 #define TIM8_IRQHandler TIM8_UP_IRQHandler
AnnaBridge 189:f392fc9709a3 19768 #define HASH_RNG_IRQHandler RNG_IRQHandler
AnnaBridge 189:f392fc9709a3 19769 #define HASH_CRS_IRQHandler CRS_IRQHandler
AnnaBridge 189:f392fc9709a3 19770 #define DFSDM0_IRQHandler DFSDM1_FLT0_IRQHandler
AnnaBridge 189:f392fc9709a3 19771 #define DFSDM1_IRQHandler DFSDM1_FLT1_IRQHandler
AnnaBridge 189:f392fc9709a3 19772 #define DFSDM2_IRQHandler DFSDM1_FLT2_IRQHandler
AnnaBridge 189:f392fc9709a3 19773 #define DFSDM3_IRQHandler DFSDM1_FLT3_IRQHandler
AnnaBridge 189:f392fc9709a3 19774
AnnaBridge 189:f392fc9709a3 19775 #ifdef __cplusplus
AnnaBridge 189:f392fc9709a3 19776 }
AnnaBridge 189:f392fc9709a3 19777 #endif /* __cplusplus */
AnnaBridge 189:f392fc9709a3 19778
AnnaBridge 189:f392fc9709a3 19779 #endif /* __STM32L496xx_H */
AnnaBridge 189:f392fc9709a3 19780
AnnaBridge 189:f392fc9709a3 19781 /**
AnnaBridge 189:f392fc9709a3 19782 * @}
AnnaBridge 189:f392fc9709a3 19783 */
AnnaBridge 189:f392fc9709a3 19784
AnnaBridge 189:f392fc9709a3 19785 /**
AnnaBridge 189:f392fc9709a3 19786 * @}
AnnaBridge 189:f392fc9709a3 19787 */
AnnaBridge 189:f392fc9709a3 19788
AnnaBridge 189:f392fc9709a3 19789 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/