Solar Cell Powered - Periodic logging of sensor data into SD card

Dependencies:   mbed

Committer:
gsundaresan3
Date:
Mon Feb 28 20:05:48 2011 +0000
Revision:
0:248aa51eeb12

        

Who changed what in which revision?

UserRevisionLine numberNew contents of line
gsundaresan3 0:248aa51eeb12 1 /* mbed PowerControl Library
gsundaresan3 0:248aa51eeb12 2 * Copyright (c) 2010 Michael Wei
gsundaresan3 0:248aa51eeb12 3 */
gsundaresan3 0:248aa51eeb12 4
gsundaresan3 0:248aa51eeb12 5 #ifndef MBED_POWERCONTROL_ETH_H
gsundaresan3 0:248aa51eeb12 6 #define MBED_POWERCONTROL_ETH_H
gsundaresan3 0:248aa51eeb12 7
gsundaresan3 0:248aa51eeb12 8 #include "mbed.h"
gsundaresan3 0:248aa51eeb12 9 #include "PowerControl.h"
gsundaresan3 0:248aa51eeb12 10
gsundaresan3 0:248aa51eeb12 11 #define PHY_REG_BMCR_POWERDOWN 0xB
gsundaresan3 0:248aa51eeb12 12 #define PHY_REG_EDCR_ENABLE 0xF
gsundaresan3 0:248aa51eeb12 13
gsundaresan3 0:248aa51eeb12 14
gsundaresan3 0:248aa51eeb12 15 void EMAC_Init();
gsundaresan3 0:248aa51eeb12 16 static unsigned short read_PHY (unsigned int PhyReg);
gsundaresan3 0:248aa51eeb12 17 static void write_PHY (unsigned int PhyReg, unsigned short Value);
gsundaresan3 0:248aa51eeb12 18
gsundaresan3 0:248aa51eeb12 19 void PHY_PowerDown(void);
gsundaresan3 0:248aa51eeb12 20 void PHY_PowerUp(void);
gsundaresan3 0:248aa51eeb12 21 void PHY_EnergyDetect_Enable(void);
gsundaresan3 0:248aa51eeb12 22 void PHY_EnergyDetect_Disable(void);
gsundaresan3 0:248aa51eeb12 23
gsundaresan3 0:248aa51eeb12 24 //From NXP Sample Code .... Probably from KEIL sample code
gsundaresan3 0:248aa51eeb12 25 /* EMAC Memory Buffer configuration for 16K Ethernet RAM. */
gsundaresan3 0:248aa51eeb12 26 #define NUM_RX_FRAG 4 /* Num.of RX Fragments 4*1536= 6.0kB */
gsundaresan3 0:248aa51eeb12 27 #define NUM_TX_FRAG 3 /* Num.of TX Fragments 3*1536= 4.6kB */
gsundaresan3 0:248aa51eeb12 28 #define ETH_FRAG_SIZE 1536 /* Packet Fragment size 1536 Bytes */
gsundaresan3 0:248aa51eeb12 29
gsundaresan3 0:248aa51eeb12 30 #define ETH_MAX_FLEN 1536 /* Max. Ethernet Frame Size */
gsundaresan3 0:248aa51eeb12 31
gsundaresan3 0:248aa51eeb12 32 /* EMAC variables located in 16K Ethernet SRAM */
gsundaresan3 0:248aa51eeb12 33 #define RX_DESC_BASE 0x20080000
gsundaresan3 0:248aa51eeb12 34 #define RX_STAT_BASE (RX_DESC_BASE + NUM_RX_FRAG*8)
gsundaresan3 0:248aa51eeb12 35 #define TX_DESC_BASE (RX_STAT_BASE + NUM_RX_FRAG*8)
gsundaresan3 0:248aa51eeb12 36 #define TX_STAT_BASE (TX_DESC_BASE + NUM_TX_FRAG*8)
gsundaresan3 0:248aa51eeb12 37 #define RX_BUF_BASE (TX_STAT_BASE + NUM_TX_FRAG*4)
gsundaresan3 0:248aa51eeb12 38 #define TX_BUF_BASE (RX_BUF_BASE + NUM_RX_FRAG*ETH_FRAG_SIZE)
gsundaresan3 0:248aa51eeb12 39
gsundaresan3 0:248aa51eeb12 40 /* RX and TX descriptor and status definitions. */
gsundaresan3 0:248aa51eeb12 41 #define RX_DESC_PACKET(i) (*(unsigned int *)(RX_DESC_BASE + 8*i))
gsundaresan3 0:248aa51eeb12 42 #define RX_DESC_CTRL(i) (*(unsigned int *)(RX_DESC_BASE+4 + 8*i))
gsundaresan3 0:248aa51eeb12 43 #define RX_STAT_INFO(i) (*(unsigned int *)(RX_STAT_BASE + 8*i))
gsundaresan3 0:248aa51eeb12 44 #define RX_STAT_HASHCRC(i) (*(unsigned int *)(RX_STAT_BASE+4 + 8*i))
gsundaresan3 0:248aa51eeb12 45 #define TX_DESC_PACKET(i) (*(unsigned int *)(TX_DESC_BASE + 8*i))
gsundaresan3 0:248aa51eeb12 46 #define TX_DESC_CTRL(i) (*(unsigned int *)(TX_DESC_BASE+4 + 8*i))
gsundaresan3 0:248aa51eeb12 47 #define TX_STAT_INFO(i) (*(unsigned int *)(TX_STAT_BASE + 4*i))
gsundaresan3 0:248aa51eeb12 48 #define RX_BUF(i) (RX_BUF_BASE + ETH_FRAG_SIZE*i)
gsundaresan3 0:248aa51eeb12 49 #define TX_BUF(i) (TX_BUF_BASE + ETH_FRAG_SIZE*i)
gsundaresan3 0:248aa51eeb12 50
gsundaresan3 0:248aa51eeb12 51 /* MAC Configuration Register 1 */
gsundaresan3 0:248aa51eeb12 52 #define MAC1_REC_EN 0x00000001 /* Receive Enable */
gsundaresan3 0:248aa51eeb12 53 #define MAC1_PASS_ALL 0x00000002 /* Pass All Receive Frames */
gsundaresan3 0:248aa51eeb12 54 #define MAC1_RX_FLOWC 0x00000004 /* RX Flow Control */
gsundaresan3 0:248aa51eeb12 55 #define MAC1_TX_FLOWC 0x00000008 /* TX Flow Control */
gsundaresan3 0:248aa51eeb12 56 #define MAC1_LOOPB 0x00000010 /* Loop Back Mode */
gsundaresan3 0:248aa51eeb12 57 #define MAC1_RES_TX 0x00000100 /* Reset TX Logic */
gsundaresan3 0:248aa51eeb12 58 #define MAC1_RES_MCS_TX 0x00000200 /* Reset MAC TX Control Sublayer */
gsundaresan3 0:248aa51eeb12 59 #define MAC1_RES_RX 0x00000400 /* Reset RX Logic */
gsundaresan3 0:248aa51eeb12 60 #define MAC1_RES_MCS_RX 0x00000800 /* Reset MAC RX Control Sublayer */
gsundaresan3 0:248aa51eeb12 61 #define MAC1_SIM_RES 0x00004000 /* Simulation Reset */
gsundaresan3 0:248aa51eeb12 62 #define MAC1_SOFT_RES 0x00008000 /* Soft Reset MAC */
gsundaresan3 0:248aa51eeb12 63
gsundaresan3 0:248aa51eeb12 64 /* MAC Configuration Register 2 */
gsundaresan3 0:248aa51eeb12 65 #define MAC2_FULL_DUP 0x00000001 /* Full Duplex Mode */
gsundaresan3 0:248aa51eeb12 66 #define MAC2_FRM_LEN_CHK 0x00000002 /* Frame Length Checking */
gsundaresan3 0:248aa51eeb12 67 #define MAC2_HUGE_FRM_EN 0x00000004 /* Huge Frame Enable */
gsundaresan3 0:248aa51eeb12 68 #define MAC2_DLY_CRC 0x00000008 /* Delayed CRC Mode */
gsundaresan3 0:248aa51eeb12 69 #define MAC2_CRC_EN 0x00000010 /* Append CRC to every Frame */
gsundaresan3 0:248aa51eeb12 70 #define MAC2_PAD_EN 0x00000020 /* Pad all Short Frames */
gsundaresan3 0:248aa51eeb12 71 #define MAC2_VLAN_PAD_EN 0x00000040 /* VLAN Pad Enable */
gsundaresan3 0:248aa51eeb12 72 #define MAC2_ADET_PAD_EN 0x00000080 /* Auto Detect Pad Enable */
gsundaresan3 0:248aa51eeb12 73 #define MAC2_PPREAM_ENF 0x00000100 /* Pure Preamble Enforcement */
gsundaresan3 0:248aa51eeb12 74 #define MAC2_LPREAM_ENF 0x00000200 /* Long Preamble Enforcement */
gsundaresan3 0:248aa51eeb12 75 #define MAC2_NO_BACKOFF 0x00001000 /* No Backoff Algorithm */
gsundaresan3 0:248aa51eeb12 76 #define MAC2_BACK_PRESSURE 0x00002000 /* Backoff Presurre / No Backoff */
gsundaresan3 0:248aa51eeb12 77 #define MAC2_EXCESS_DEF 0x00004000 /* Excess Defer */
gsundaresan3 0:248aa51eeb12 78
gsundaresan3 0:248aa51eeb12 79 /* Back-to-Back Inter-Packet-Gap Register */
gsundaresan3 0:248aa51eeb12 80 #define IPGT_FULL_DUP 0x00000015 /* Recommended value for Full Duplex */
gsundaresan3 0:248aa51eeb12 81 #define IPGT_HALF_DUP 0x00000012 /* Recommended value for Half Duplex */
gsundaresan3 0:248aa51eeb12 82
gsundaresan3 0:248aa51eeb12 83 /* Non Back-to-Back Inter-Packet-Gap Register */
gsundaresan3 0:248aa51eeb12 84 #define IPGR_DEF 0x00000012 /* Recommended value */
gsundaresan3 0:248aa51eeb12 85
gsundaresan3 0:248aa51eeb12 86 /* Collision Window/Retry Register */
gsundaresan3 0:248aa51eeb12 87 #define CLRT_DEF 0x0000370F /* Default value */
gsundaresan3 0:248aa51eeb12 88
gsundaresan3 0:248aa51eeb12 89 /* PHY Support Register */
gsundaresan3 0:248aa51eeb12 90 #define SUPP_SPEED 0x00000100 /* Reduced MII Logic Current Speed */
gsundaresan3 0:248aa51eeb12 91 #define SUPP_RES_RMII 0x00000800 /* Reset Reduced MII Logic */
gsundaresan3 0:248aa51eeb12 92
gsundaresan3 0:248aa51eeb12 93 /* Test Register */
gsundaresan3 0:248aa51eeb12 94 #define TEST_SHCUT_PQUANTA 0x00000001 /* Shortcut Pause Quanta */
gsundaresan3 0:248aa51eeb12 95 #define TEST_TST_PAUSE 0x00000002 /* Test Pause */
gsundaresan3 0:248aa51eeb12 96 #define TEST_TST_BACKP 0x00000004 /* Test Back Pressure */
gsundaresan3 0:248aa51eeb12 97
gsundaresan3 0:248aa51eeb12 98 /* MII Management Configuration Register */
gsundaresan3 0:248aa51eeb12 99 #define MCFG_SCAN_INC 0x00000001 /* Scan Increment PHY Address */
gsundaresan3 0:248aa51eeb12 100 #define MCFG_SUPP_PREAM 0x00000002 /* Suppress Preamble */
gsundaresan3 0:248aa51eeb12 101 #define MCFG_CLK_SEL 0x0000001C /* Clock Select Mask */
gsundaresan3 0:248aa51eeb12 102 #define MCFG_RES_MII 0x00008000 /* Reset MII Management Hardware */
gsundaresan3 0:248aa51eeb12 103
gsundaresan3 0:248aa51eeb12 104 /* MII Management Command Register */
gsundaresan3 0:248aa51eeb12 105 #define MCMD_READ 0x00000001 /* MII Read */
gsundaresan3 0:248aa51eeb12 106 #define MCMD_SCAN 0x00000002 /* MII Scan continuously */
gsundaresan3 0:248aa51eeb12 107
gsundaresan3 0:248aa51eeb12 108 #define MII_WR_TOUT 0x00050000 /* MII Write timeout count */
gsundaresan3 0:248aa51eeb12 109 #define MII_RD_TOUT 0x00050000 /* MII Read timeout count */
gsundaresan3 0:248aa51eeb12 110
gsundaresan3 0:248aa51eeb12 111 /* MII Management Address Register */
gsundaresan3 0:248aa51eeb12 112 #define MADR_REG_ADR 0x0000001F /* MII Register Address Mask */
gsundaresan3 0:248aa51eeb12 113 #define MADR_PHY_ADR 0x00001F00 /* PHY Address Mask */
gsundaresan3 0:248aa51eeb12 114
gsundaresan3 0:248aa51eeb12 115 /* MII Management Indicators Register */
gsundaresan3 0:248aa51eeb12 116 #define MIND_BUSY 0x00000001 /* MII is Busy */
gsundaresan3 0:248aa51eeb12 117 #define MIND_SCAN 0x00000002 /* MII Scanning in Progress */
gsundaresan3 0:248aa51eeb12 118 #define MIND_NOT_VAL 0x00000004 /* MII Read Data not valid */
gsundaresan3 0:248aa51eeb12 119 #define MIND_MII_LINK_FAIL 0x00000008 /* MII Link Failed */
gsundaresan3 0:248aa51eeb12 120
gsundaresan3 0:248aa51eeb12 121 /* Command Register */
gsundaresan3 0:248aa51eeb12 122 #define CR_RX_EN 0x00000001 /* Enable Receive */
gsundaresan3 0:248aa51eeb12 123 #define CR_TX_EN 0x00000002 /* Enable Transmit */
gsundaresan3 0:248aa51eeb12 124 #define CR_REG_RES 0x00000008 /* Reset Host Registers */
gsundaresan3 0:248aa51eeb12 125 #define CR_TX_RES 0x00000010 /* Reset Transmit Datapath */
gsundaresan3 0:248aa51eeb12 126 #define CR_RX_RES 0x00000020 /* Reset Receive Datapath */
gsundaresan3 0:248aa51eeb12 127 #define CR_PASS_RUNT_FRM 0x00000040 /* Pass Runt Frames */
gsundaresan3 0:248aa51eeb12 128 #define CR_PASS_RX_FILT 0x00000080 /* Pass RX Filter */
gsundaresan3 0:248aa51eeb12 129 #define CR_TX_FLOW_CTRL 0x00000100 /* TX Flow Control */
gsundaresan3 0:248aa51eeb12 130 #define CR_RMII 0x00000200 /* Reduced MII Interface */
gsundaresan3 0:248aa51eeb12 131 #define CR_FULL_DUP 0x00000400 /* Full Duplex */
gsundaresan3 0:248aa51eeb12 132
gsundaresan3 0:248aa51eeb12 133 /* Status Register */
gsundaresan3 0:248aa51eeb12 134 #define SR_RX_EN 0x00000001 /* Enable Receive */
gsundaresan3 0:248aa51eeb12 135 #define SR_TX_EN 0x00000002 /* Enable Transmit */
gsundaresan3 0:248aa51eeb12 136
gsundaresan3 0:248aa51eeb12 137 /* Transmit Status Vector 0 Register */
gsundaresan3 0:248aa51eeb12 138 #define TSV0_CRC_ERR 0x00000001 /* CRC error */
gsundaresan3 0:248aa51eeb12 139 #define TSV0_LEN_CHKERR 0x00000002 /* Length Check Error */
gsundaresan3 0:248aa51eeb12 140 #define TSV0_LEN_OUTRNG 0x00000004 /* Length Out of Range */
gsundaresan3 0:248aa51eeb12 141 #define TSV0_DONE 0x00000008 /* Tramsmission Completed */
gsundaresan3 0:248aa51eeb12 142 #define TSV0_MCAST 0x00000010 /* Multicast Destination */
gsundaresan3 0:248aa51eeb12 143 #define TSV0_BCAST 0x00000020 /* Broadcast Destination */
gsundaresan3 0:248aa51eeb12 144 #define TSV0_PKT_DEFER 0x00000040 /* Packet Deferred */
gsundaresan3 0:248aa51eeb12 145 #define TSV0_EXC_DEFER 0x00000080 /* Excessive Packet Deferral */
gsundaresan3 0:248aa51eeb12 146 #define TSV0_EXC_COLL 0x00000100 /* Excessive Collision */
gsundaresan3 0:248aa51eeb12 147 #define TSV0_LATE_COLL 0x00000200 /* Late Collision Occured */
gsundaresan3 0:248aa51eeb12 148 #define TSV0_GIANT 0x00000400 /* Giant Frame */
gsundaresan3 0:248aa51eeb12 149 #define TSV0_UNDERRUN 0x00000800 /* Buffer Underrun */
gsundaresan3 0:248aa51eeb12 150 #define TSV0_BYTES 0x0FFFF000 /* Total Bytes Transferred */
gsundaresan3 0:248aa51eeb12 151 #define TSV0_CTRL_FRAME 0x10000000 /* Control Frame */
gsundaresan3 0:248aa51eeb12 152 #define TSV0_PAUSE 0x20000000 /* Pause Frame */
gsundaresan3 0:248aa51eeb12 153 #define TSV0_BACK_PRESS 0x40000000 /* Backpressure Method Applied */
gsundaresan3 0:248aa51eeb12 154 #define TSV0_VLAN 0x80000000 /* VLAN Frame */
gsundaresan3 0:248aa51eeb12 155
gsundaresan3 0:248aa51eeb12 156 /* Transmit Status Vector 1 Register */
gsundaresan3 0:248aa51eeb12 157 #define TSV1_BYTE_CNT 0x0000FFFF /* Transmit Byte Count */
gsundaresan3 0:248aa51eeb12 158 #define TSV1_COLL_CNT 0x000F0000 /* Transmit Collision Count */
gsundaresan3 0:248aa51eeb12 159
gsundaresan3 0:248aa51eeb12 160 /* Receive Status Vector Register */
gsundaresan3 0:248aa51eeb12 161 #define RSV_BYTE_CNT 0x0000FFFF /* Receive Byte Count */
gsundaresan3 0:248aa51eeb12 162 #define RSV_PKT_IGNORED 0x00010000 /* Packet Previously Ignored */
gsundaresan3 0:248aa51eeb12 163 #define RSV_RXDV_SEEN 0x00020000 /* RXDV Event Previously Seen */
gsundaresan3 0:248aa51eeb12 164 #define RSV_CARR_SEEN 0x00040000 /* Carrier Event Previously Seen */
gsundaresan3 0:248aa51eeb12 165 #define RSV_REC_CODEV 0x00080000 /* Receive Code Violation */
gsundaresan3 0:248aa51eeb12 166 #define RSV_CRC_ERR 0x00100000 /* CRC Error */
gsundaresan3 0:248aa51eeb12 167 #define RSV_LEN_CHKERR 0x00200000 /* Length Check Error */
gsundaresan3 0:248aa51eeb12 168 #define RSV_LEN_OUTRNG 0x00400000 /* Length Out of Range */
gsundaresan3 0:248aa51eeb12 169 #define RSV_REC_OK 0x00800000 /* Frame Received OK */
gsundaresan3 0:248aa51eeb12 170 #define RSV_MCAST 0x01000000 /* Multicast Frame */
gsundaresan3 0:248aa51eeb12 171 #define RSV_BCAST 0x02000000 /* Broadcast Frame */
gsundaresan3 0:248aa51eeb12 172 #define RSV_DRIB_NIBB 0x04000000 /* Dribble Nibble */
gsundaresan3 0:248aa51eeb12 173 #define RSV_CTRL_FRAME 0x08000000 /* Control Frame */
gsundaresan3 0:248aa51eeb12 174 #define RSV_PAUSE 0x10000000 /* Pause Frame */
gsundaresan3 0:248aa51eeb12 175 #define RSV_UNSUPP_OPC 0x20000000 /* Unsupported Opcode */
gsundaresan3 0:248aa51eeb12 176 #define RSV_VLAN 0x40000000 /* VLAN Frame */
gsundaresan3 0:248aa51eeb12 177
gsundaresan3 0:248aa51eeb12 178 /* Flow Control Counter Register */
gsundaresan3 0:248aa51eeb12 179 #define FCC_MIRR_CNT 0x0000FFFF /* Mirror Counter */
gsundaresan3 0:248aa51eeb12 180 #define FCC_PAUSE_TIM 0xFFFF0000 /* Pause Timer */
gsundaresan3 0:248aa51eeb12 181
gsundaresan3 0:248aa51eeb12 182 /* Flow Control Status Register */
gsundaresan3 0:248aa51eeb12 183 #define FCS_MIRR_CNT 0x0000FFFF /* Mirror Counter Current */
gsundaresan3 0:248aa51eeb12 184
gsundaresan3 0:248aa51eeb12 185 /* Receive Filter Control Register */
gsundaresan3 0:248aa51eeb12 186 #define RFC_UCAST_EN 0x00000001 /* Accept Unicast Frames Enable */
gsundaresan3 0:248aa51eeb12 187 #define RFC_BCAST_EN 0x00000002 /* Accept Broadcast Frames Enable */
gsundaresan3 0:248aa51eeb12 188 #define RFC_MCAST_EN 0x00000004 /* Accept Multicast Frames Enable */
gsundaresan3 0:248aa51eeb12 189 #define RFC_UCAST_HASH_EN 0x00000008 /* Accept Unicast Hash Filter Frames */
gsundaresan3 0:248aa51eeb12 190 #define RFC_MCAST_HASH_EN 0x00000010 /* Accept Multicast Hash Filter Fram.*/
gsundaresan3 0:248aa51eeb12 191 #define RFC_PERFECT_EN 0x00000020 /* Accept Perfect Match Enable */
gsundaresan3 0:248aa51eeb12 192 #define RFC_MAGP_WOL_EN 0x00001000 /* Magic Packet Filter WoL Enable */
gsundaresan3 0:248aa51eeb12 193 #define RFC_PFILT_WOL_EN 0x00002000 /* Perfect Filter WoL Enable */
gsundaresan3 0:248aa51eeb12 194
gsundaresan3 0:248aa51eeb12 195 /* Receive Filter WoL Status/Clear Registers */
gsundaresan3 0:248aa51eeb12 196 #define WOL_UCAST 0x00000001 /* Unicast Frame caused WoL */
gsundaresan3 0:248aa51eeb12 197 #define WOL_BCAST 0x00000002 /* Broadcast Frame caused WoL */
gsundaresan3 0:248aa51eeb12 198 #define WOL_MCAST 0x00000004 /* Multicast Frame caused WoL */
gsundaresan3 0:248aa51eeb12 199 #define WOL_UCAST_HASH 0x00000008 /* Unicast Hash Filter Frame WoL */
gsundaresan3 0:248aa51eeb12 200 #define WOL_MCAST_HASH 0x00000010 /* Multicast Hash Filter Frame WoL */
gsundaresan3 0:248aa51eeb12 201 #define WOL_PERFECT 0x00000020 /* Perfect Filter WoL */
gsundaresan3 0:248aa51eeb12 202 #define WOL_RX_FILTER 0x00000080 /* RX Filter caused WoL */
gsundaresan3 0:248aa51eeb12 203 #define WOL_MAG_PACKET 0x00000100 /* Magic Packet Filter caused WoL */
gsundaresan3 0:248aa51eeb12 204
gsundaresan3 0:248aa51eeb12 205 /* Interrupt Status/Enable/Clear/Set Registers */
gsundaresan3 0:248aa51eeb12 206 #define INT_RX_OVERRUN 0x00000001 /* Overrun Error in RX Queue */
gsundaresan3 0:248aa51eeb12 207 #define INT_RX_ERR 0x00000002 /* Receive Error */
gsundaresan3 0:248aa51eeb12 208 #define INT_RX_FIN 0x00000004 /* RX Finished Process Descriptors */
gsundaresan3 0:248aa51eeb12 209 #define INT_RX_DONE 0x00000008 /* Receive Done */
gsundaresan3 0:248aa51eeb12 210 #define INT_TX_UNDERRUN 0x00000010 /* Transmit Underrun */
gsundaresan3 0:248aa51eeb12 211 #define INT_TX_ERR 0x00000020 /* Transmit Error */
gsundaresan3 0:248aa51eeb12 212 #define INT_TX_FIN 0x00000040 /* TX Finished Process Descriptors */
gsundaresan3 0:248aa51eeb12 213 #define INT_TX_DONE 0x00000080 /* Transmit Done */
gsundaresan3 0:248aa51eeb12 214 #define INT_SOFT_INT 0x00001000 /* Software Triggered Interrupt */
gsundaresan3 0:248aa51eeb12 215 #define INT_WAKEUP 0x00002000 /* Wakeup Event Interrupt */
gsundaresan3 0:248aa51eeb12 216
gsundaresan3 0:248aa51eeb12 217 /* Power Down Register */
gsundaresan3 0:248aa51eeb12 218 #define PD_POWER_DOWN 0x80000000 /* Power Down MAC */
gsundaresan3 0:248aa51eeb12 219
gsundaresan3 0:248aa51eeb12 220 /* RX Descriptor Control Word */
gsundaresan3 0:248aa51eeb12 221 #define RCTRL_SIZE 0x000007FF /* Buffer size mask */
gsundaresan3 0:248aa51eeb12 222 #define RCTRL_INT 0x80000000 /* Generate RxDone Interrupt */
gsundaresan3 0:248aa51eeb12 223
gsundaresan3 0:248aa51eeb12 224 /* RX Status Hash CRC Word */
gsundaresan3 0:248aa51eeb12 225 #define RHASH_SA 0x000001FF /* Hash CRC for Source Address */
gsundaresan3 0:248aa51eeb12 226 #define RHASH_DA 0x001FF000 /* Hash CRC for Destination Address */
gsundaresan3 0:248aa51eeb12 227
gsundaresan3 0:248aa51eeb12 228 /* RX Status Information Word */
gsundaresan3 0:248aa51eeb12 229 #define RINFO_SIZE 0x000007FF /* Data size in bytes */
gsundaresan3 0:248aa51eeb12 230 #define RINFO_CTRL_FRAME 0x00040000 /* Control Frame */
gsundaresan3 0:248aa51eeb12 231 #define RINFO_VLAN 0x00080000 /* VLAN Frame */
gsundaresan3 0:248aa51eeb12 232 #define RINFO_FAIL_FILT 0x00100000 /* RX Filter Failed */
gsundaresan3 0:248aa51eeb12 233 #define RINFO_MCAST 0x00200000 /* Multicast Frame */
gsundaresan3 0:248aa51eeb12 234 #define RINFO_BCAST 0x00400000 /* Broadcast Frame */
gsundaresan3 0:248aa51eeb12 235 #define RINFO_CRC_ERR 0x00800000 /* CRC Error in Frame */
gsundaresan3 0:248aa51eeb12 236 #define RINFO_SYM_ERR 0x01000000 /* Symbol Error from PHY */
gsundaresan3 0:248aa51eeb12 237 #define RINFO_LEN_ERR 0x02000000 /* Length Error */
gsundaresan3 0:248aa51eeb12 238 #define RINFO_RANGE_ERR 0x04000000 /* Range Error (exceeded max. size) */
gsundaresan3 0:248aa51eeb12 239 #define RINFO_ALIGN_ERR 0x08000000 /* Alignment Error */
gsundaresan3 0:248aa51eeb12 240 #define RINFO_OVERRUN 0x10000000 /* Receive overrun */
gsundaresan3 0:248aa51eeb12 241 #define RINFO_NO_DESCR 0x20000000 /* No new Descriptor available */
gsundaresan3 0:248aa51eeb12 242 #define RINFO_LAST_FLAG 0x40000000 /* Last Fragment in Frame */
gsundaresan3 0:248aa51eeb12 243 #define RINFO_ERR 0x80000000 /* Error Occured (OR of all errors) */
gsundaresan3 0:248aa51eeb12 244
gsundaresan3 0:248aa51eeb12 245 #define RINFO_ERR_MASK (RINFO_FAIL_FILT | RINFO_CRC_ERR | RINFO_SYM_ERR | \
gsundaresan3 0:248aa51eeb12 246 RINFO_LEN_ERR | RINFO_ALIGN_ERR | RINFO_OVERRUN)
gsundaresan3 0:248aa51eeb12 247
gsundaresan3 0:248aa51eeb12 248 /* TX Descriptor Control Word */
gsundaresan3 0:248aa51eeb12 249 #define TCTRL_SIZE 0x000007FF /* Size of data buffer in bytes */
gsundaresan3 0:248aa51eeb12 250 #define TCTRL_OVERRIDE 0x04000000 /* Override Default MAC Registers */
gsundaresan3 0:248aa51eeb12 251 #define TCTRL_HUGE 0x08000000 /* Enable Huge Frame */
gsundaresan3 0:248aa51eeb12 252 #define TCTRL_PAD 0x10000000 /* Pad short Frames to 64 bytes */
gsundaresan3 0:248aa51eeb12 253 #define TCTRL_CRC 0x20000000 /* Append a hardware CRC to Frame */
gsundaresan3 0:248aa51eeb12 254 #define TCTRL_LAST 0x40000000 /* Last Descriptor for TX Frame */
gsundaresan3 0:248aa51eeb12 255 #define TCTRL_INT 0x80000000 /* Generate TxDone Interrupt */
gsundaresan3 0:248aa51eeb12 256
gsundaresan3 0:248aa51eeb12 257 /* TX Status Information Word */
gsundaresan3 0:248aa51eeb12 258 #define TINFO_COL_CNT 0x01E00000 /* Collision Count */
gsundaresan3 0:248aa51eeb12 259 #define TINFO_DEFER 0x02000000 /* Packet Deferred (not an error) */
gsundaresan3 0:248aa51eeb12 260 #define TINFO_EXCESS_DEF 0x04000000 /* Excessive Deferral */
gsundaresan3 0:248aa51eeb12 261 #define TINFO_EXCESS_COL 0x08000000 /* Excessive Collision */
gsundaresan3 0:248aa51eeb12 262 #define TINFO_LATE_COL 0x10000000 /* Late Collision Occured */
gsundaresan3 0:248aa51eeb12 263 #define TINFO_UNDERRUN 0x20000000 /* Transmit Underrun */
gsundaresan3 0:248aa51eeb12 264 #define TINFO_NO_DESCR 0x40000000 /* No new Descriptor available */
gsundaresan3 0:248aa51eeb12 265 #define TINFO_ERR 0x80000000 /* Error Occured (OR of all errors) */
gsundaresan3 0:248aa51eeb12 266
gsundaresan3 0:248aa51eeb12 267 /* DP83848C PHY Registers */
gsundaresan3 0:248aa51eeb12 268 #define PHY_REG_BMCR 0x00 /* Basic Mode Control Register */
gsundaresan3 0:248aa51eeb12 269 #define PHY_REG_BMSR 0x01 /* Basic Mode Status Register */
gsundaresan3 0:248aa51eeb12 270 #define PHY_REG_IDR1 0x02 /* PHY Identifier 1 */
gsundaresan3 0:248aa51eeb12 271 #define PHY_REG_IDR2 0x03 /* PHY Identifier 2 */
gsundaresan3 0:248aa51eeb12 272 #define PHY_REG_ANAR 0x04 /* Auto-Negotiation Advertisement */
gsundaresan3 0:248aa51eeb12 273 #define PHY_REG_ANLPAR 0x05 /* Auto-Neg. Link Partner Abitily */
gsundaresan3 0:248aa51eeb12 274 #define PHY_REG_ANER 0x06 /* Auto-Neg. Expansion Register */
gsundaresan3 0:248aa51eeb12 275 #define PHY_REG_ANNPTR 0x07 /* Auto-Neg. Next Page TX */
gsundaresan3 0:248aa51eeb12 276
gsundaresan3 0:248aa51eeb12 277 /* PHY Extended Registers */
gsundaresan3 0:248aa51eeb12 278 #define PHY_REG_STS 0x10 /* Status Register */
gsundaresan3 0:248aa51eeb12 279 #define PHY_REG_MICR 0x11 /* MII Interrupt Control Register */
gsundaresan3 0:248aa51eeb12 280 #define PHY_REG_MISR 0x12 /* MII Interrupt Status Register */
gsundaresan3 0:248aa51eeb12 281 #define PHY_REG_FCSCR 0x14 /* False Carrier Sense Counter */
gsundaresan3 0:248aa51eeb12 282 #define PHY_REG_RECR 0x15 /* Receive Error Counter */
gsundaresan3 0:248aa51eeb12 283 #define PHY_REG_PCSR 0x16 /* PCS Sublayer Config. and Status */
gsundaresan3 0:248aa51eeb12 284 #define PHY_REG_RBR 0x17 /* RMII and Bypass Register */
gsundaresan3 0:248aa51eeb12 285 #define PHY_REG_LEDCR 0x18 /* LED Direct Control Register */
gsundaresan3 0:248aa51eeb12 286 #define PHY_REG_PHYCR 0x19 /* PHY Control Register */
gsundaresan3 0:248aa51eeb12 287 #define PHY_REG_10BTSCR 0x1A /* 10Base-T Status/Control Register */
gsundaresan3 0:248aa51eeb12 288 #define PHY_REG_CDCTRL1 0x1B /* CD Test Control and BIST Extens. */
gsundaresan3 0:248aa51eeb12 289 #define PHY_REG_EDCR 0x1D /* Energy Detect Control Register */
gsundaresan3 0:248aa51eeb12 290
gsundaresan3 0:248aa51eeb12 291 #define PHY_FULLD_100M 0x2100 /* Full Duplex 100Mbit */
gsundaresan3 0:248aa51eeb12 292 #define PHY_HALFD_100M 0x2000 /* Half Duplex 100Mbit */
gsundaresan3 0:248aa51eeb12 293 #define PHY_FULLD_10M 0x0100 /* Full Duplex 10Mbit */
gsundaresan3 0:248aa51eeb12 294 #define PHY_HALFD_10M 0x0000 /* Half Duplex 10MBit */
gsundaresan3 0:248aa51eeb12 295 #define PHY_AUTO_NEG 0x3000 /* Select Auto Negotiation */
gsundaresan3 0:248aa51eeb12 296
gsundaresan3 0:248aa51eeb12 297 #define DP83848C_DEF_ADR 0x0100 /* Default PHY device address */
gsundaresan3 0:248aa51eeb12 298 #define DP83848C_ID 0x20005C90 /* PHY Identifier */
gsundaresan3 0:248aa51eeb12 299 #endif