embedded RTOS class project.

Fork of RTOS_project by Mike Moore

mmRTL/scan_16.txt

Committer:
gatedClock
Date:
2013-09-17
Revision:
0:8e898e1270d6

File content as of revision 0:8e898e1270d6:

/*----------------------------------copyright---------------------------------*/
//      licensed for personal and academic use.
//      commercial use must be approved by the account-holder of
//      gated.clock@gmail.com
/*-----------------------------------module-----------------------------------*/
        module scan_16                          // shadow register.
        (
         oParallel,                             // parallel-output data.
         iParallel,                             // parallel-input  data.
         oSerial,                               // serial-output data.
         iSerial,                               // serial-input data.
         iLoadEnable,                           // parallel-load-enable.
         iShiftEnable,                          // serial-shift-enable.
         iResetN,                               // synchronous reset*.
         iClk                                   // module clock.
        );
/*--------------------------------description-----------------------------------
        a 16-bit parallel shift-register.
-------------------------------------notes--------------------------------------
        shifting is LSB->MSB.
------------------------------------defines-----------------------------------*/
/*-----------------------------------ports------------------------------------*/
        output  [15:0]  oParallel;              // parallel-output data.
        input   [15:0]  iParallel;              // parallel-input  data.
        output          oSerial;                // serial-output data.
        input           iSerial;                // serial-input data.
        input           iLoadEnable;            // parallel-load-enable.
        input           iShiftEnable;           // serial-shift-enable.
        input           iResetN;                // synchronous reset*.
        input           iClk;                   // module clock.
/*-----------------------------------wires------------------------------------*/
        wire    [15:0]  oParallel;              // parallel-output data.
        wire    [15:0]  iParallel;              // parallel-input  data.
        wire    [15:0]  wParallelIn;            // select the parallel input.
        wire            oSerial;                // serial-output data.
        wire            iSerial;                // serial-input data.
        wire            iLoadEnable;            // parallel-load-enable.
        wire            iShiftEnable;           // serial-shift-enable.
        wire            iResetN;                // synchronous reset*.
        wire            iClk;                   // module clock.
/*---------------------------------registers----------------------------------*/
        reg     [15:0]  rRegister;              // the register.
/*---------------------------------variables----------------------------------*/
/*---------------------------------parameters---------------------------------*/
/*-----------------------------------clocks-----------------------------------*/
/*---------------------------------instances----------------------------------*/
/*-----------------------------------logic------------------------------------*/
        always @ (posedge iClk or negedge iResetN)
        begin
               if (!iResetN)     rRegister[15:0] <= 16'h0000;
          else if (iLoadEnable)  rRegister[15:0] <= iParallel[15:0];
          else if (iShiftEnable) rRegister[15:0] <= {rRegister[14:0], iSerial};
          else                   rRegister[15:0] <= rRegister[15:0];
        end

                                                // propagate parallel-out.
        assign oParallel[15:0] = rRegister[15:0];               
        assign oSerial   = rRegister[15];       // propagate serial-out.
/*-------------------------------*/endmodule/*--------------------------------*/