Fork of the official mbed C/C SDK provides the software platform and libraries to build your applications for RenBED.

Dependents:   1-RenBuggyTimed RenBED_RGB RenBED_RGB_PWM RenBED_RGB

Fork of mbed by mbed official

Committer:
elijahorr
Date:
Thu Apr 14 07:28:54 2016 +0000
Revision:
121:672067c3ada4
Parent:
109:9296ab0bfc11
.

Who changed what in which revision?

UserRevisionLine numberNew contents of line
Kojto 109:9296ab0bfc11 1 /**
Kojto 109:9296ab0bfc11 2 ******************************************************************************
Kojto 109:9296ab0bfc11 3 * @file stm32_hal_legacy.h
Kojto 109:9296ab0bfc11 4 * @author MCD Application Team
Kojto 109:9296ab0bfc11 5 * @version V1.3.0
Kojto 109:9296ab0bfc11 6 * @date 26-June-2015
Kojto 109:9296ab0bfc11 7 * @brief This file contains aliases definition for the STM32Cube HAL constants
Kojto 109:9296ab0bfc11 8 * macros and functions maintained for legacy purpose.
Kojto 109:9296ab0bfc11 9 ******************************************************************************
Kojto 109:9296ab0bfc11 10 * @attention
Kojto 109:9296ab0bfc11 11 *
Kojto 109:9296ab0bfc11 12 * <h2><center>&copy; COPYRIGHT(c) 2015 STMicroelectronics</center></h2>
Kojto 109:9296ab0bfc11 13 *
Kojto 109:9296ab0bfc11 14 * Redistribution and use in source and binary forms, with or without modification,
Kojto 109:9296ab0bfc11 15 * are permitted provided that the following conditions are met:
Kojto 109:9296ab0bfc11 16 * 1. Redistributions of source code must retain the above copyright notice,
Kojto 109:9296ab0bfc11 17 * this list of conditions and the following disclaimer.
Kojto 109:9296ab0bfc11 18 * 2. Redistributions in binary form must reproduce the above copyright notice,
Kojto 109:9296ab0bfc11 19 * this list of conditions and the following disclaimer in the documentation
Kojto 109:9296ab0bfc11 20 * and/or other materials provided with the distribution.
Kojto 109:9296ab0bfc11 21 * 3. Neither the name of STMicroelectronics nor the names of its contributors
Kojto 109:9296ab0bfc11 22 * may be used to endorse or promote products derived from this software
Kojto 109:9296ab0bfc11 23 * without specific prior written permission.
Kojto 109:9296ab0bfc11 24 *
Kojto 109:9296ab0bfc11 25 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
Kojto 109:9296ab0bfc11 26 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
Kojto 109:9296ab0bfc11 27 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
Kojto 109:9296ab0bfc11 28 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
Kojto 109:9296ab0bfc11 29 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
Kojto 109:9296ab0bfc11 30 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
Kojto 109:9296ab0bfc11 31 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
Kojto 109:9296ab0bfc11 32 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
Kojto 109:9296ab0bfc11 33 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
Kojto 109:9296ab0bfc11 34 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
Kojto 109:9296ab0bfc11 35 *
Kojto 109:9296ab0bfc11 36 ******************************************************************************
Kojto 109:9296ab0bfc11 37 */
Kojto 109:9296ab0bfc11 38
Kojto 109:9296ab0bfc11 39 /* Define to prevent recursive inclusion -------------------------------------*/
Kojto 109:9296ab0bfc11 40 #ifndef __STM32_HAL_LEGACY
Kojto 109:9296ab0bfc11 41 #define __STM32_HAL_LEGACY
Kojto 109:9296ab0bfc11 42
Kojto 109:9296ab0bfc11 43 #ifdef __cplusplus
Kojto 109:9296ab0bfc11 44 extern "C" {
Kojto 109:9296ab0bfc11 45 #endif
Kojto 109:9296ab0bfc11 46
Kojto 109:9296ab0bfc11 47 /* Includes ------------------------------------------------------------------*/
Kojto 109:9296ab0bfc11 48 /* Exported types ------------------------------------------------------------*/
Kojto 109:9296ab0bfc11 49 /* Exported constants --------------------------------------------------------*/
Kojto 109:9296ab0bfc11 50
Kojto 109:9296ab0bfc11 51 /** @defgroup HAL_AES_Aliased_Defines HAL CRYP Aliased Defines maintained for legacy purpose
Kojto 109:9296ab0bfc11 52 * @{
Kojto 109:9296ab0bfc11 53 */
Kojto 109:9296ab0bfc11 54 #define AES_FLAG_RDERR CRYP_FLAG_RDERR
Kojto 109:9296ab0bfc11 55 #define AES_FLAG_WRERR CRYP_FLAG_WRERR
Kojto 109:9296ab0bfc11 56 #define AES_CLEARFLAG_CCF CRYP_CLEARFLAG_CCF
Kojto 109:9296ab0bfc11 57 #define AES_CLEARFLAG_RDERR CRYP_CLEARFLAG_RDERR
Kojto 109:9296ab0bfc11 58 #define AES_CLEARFLAG_WRERR CRYP_CLEARFLAG_WRERR
Kojto 109:9296ab0bfc11 59
Kojto 109:9296ab0bfc11 60 /**
Kojto 109:9296ab0bfc11 61 * @}
Kojto 109:9296ab0bfc11 62 */
Kojto 109:9296ab0bfc11 63
Kojto 109:9296ab0bfc11 64 /** @defgroup HAL_ADC_Aliased_Defines HAL ADC Aliased Defines maintained for legacy purpose
Kojto 109:9296ab0bfc11 65 * @{
Kojto 109:9296ab0bfc11 66 */
Kojto 109:9296ab0bfc11 67 #define ADC_RESOLUTION12b ADC_RESOLUTION_12B
Kojto 109:9296ab0bfc11 68 #define ADC_RESOLUTION10b ADC_RESOLUTION_10B
Kojto 109:9296ab0bfc11 69 #define ADC_RESOLUTION8b ADC_RESOLUTION_8B
Kojto 109:9296ab0bfc11 70 #define ADC_RESOLUTION6b ADC_RESOLUTION_6B
Kojto 109:9296ab0bfc11 71 #define OVR_DATA_OVERWRITTEN ADC_OVR_DATA_OVERWRITTEN
Kojto 109:9296ab0bfc11 72 #define OVR_DATA_PRESERVED ADC_OVR_DATA_PRESERVED
Kojto 109:9296ab0bfc11 73 #define EOC_SINGLE_CONV ADC_EOC_SINGLE_CONV
Kojto 109:9296ab0bfc11 74 #define EOC_SEQ_CONV ADC_EOC_SEQ_CONV
Kojto 109:9296ab0bfc11 75 #define EOC_SINGLE_SEQ_CONV ADC_EOC_SINGLE_SEQ_CONV
Kojto 109:9296ab0bfc11 76 #define REGULAR_GROUP ADC_REGULAR_GROUP
Kojto 109:9296ab0bfc11 77 #define INJECTED_GROUP ADC_INJECTED_GROUP
Kojto 109:9296ab0bfc11 78 #define REGULAR_INJECTED_GROUP ADC_REGULAR_INJECTED_GROUP
Kojto 109:9296ab0bfc11 79 #define AWD_EVENT ADC_AWD_EVENT
Kojto 109:9296ab0bfc11 80 #define AWD1_EVENT ADC_AWD1_EVENT
Kojto 109:9296ab0bfc11 81 #define AWD2_EVENT ADC_AWD2_EVENT
Kojto 109:9296ab0bfc11 82 #define AWD3_EVENT ADC_AWD3_EVENT
Kojto 109:9296ab0bfc11 83 #define OVR_EVENT ADC_OVR_EVENT
Kojto 109:9296ab0bfc11 84 #define JQOVF_EVENT ADC_JQOVF_EVENT
Kojto 109:9296ab0bfc11 85 #define ALL_CHANNELS ADC_ALL_CHANNELS
Kojto 109:9296ab0bfc11 86 #define REGULAR_CHANNELS ADC_REGULAR_CHANNELS
Kojto 109:9296ab0bfc11 87 #define INJECTED_CHANNELS ADC_INJECTED_CHANNELS
Kojto 109:9296ab0bfc11 88 #define SYSCFG_FLAG_SENSOR_ADC ADC_FLAG_SENSOR
Kojto 109:9296ab0bfc11 89 #define SYSCFG_FLAG_VREF_ADC ADC_FLAG_VREFINT
Kojto 109:9296ab0bfc11 90 #define ADC_CLOCKPRESCALER_PCLK_DIV1 ADC_CLOCK_SYNC_PCLK_DIV1
Kojto 109:9296ab0bfc11 91 #define ADC_CLOCKPRESCALER_PCLK_DIV2 ADC_CLOCK_SYNC_PCLK_DIV2
Kojto 109:9296ab0bfc11 92 #define ADC_CLOCKPRESCALER_PCLK_DIV4 ADC_CLOCK_SYNC_PCLK_DIV4
Kojto 109:9296ab0bfc11 93 #define ADC_CLOCKPRESCALER_PCLK_DIV6 ADC_CLOCK_SYNC_PCLK_DIV6
Kojto 109:9296ab0bfc11 94 #define ADC_CLOCKPRESCALER_PCLK_DIV8 ADC_CLOCK_SYNC_PCLK_DIV8
Kojto 109:9296ab0bfc11 95 #define ADC_EXTERNALTRIG0_T6_TRGO ADC_EXTERNALTRIGCONV_T6_TRGO
Kojto 109:9296ab0bfc11 96 #define ADC_EXTERNALTRIG1_T21_CC2 ADC_EXTERNALTRIGCONV_T21_CC2
Kojto 109:9296ab0bfc11 97 #define ADC_EXTERNALTRIG2_T2_TRGO ADC_EXTERNALTRIGCONV_T2_TRGO
Kojto 109:9296ab0bfc11 98 #define ADC_EXTERNALTRIG3_T2_CC4 ADC_EXTERNALTRIGCONV_T2_CC4
Kojto 109:9296ab0bfc11 99 #define ADC_EXTERNALTRIG4_T22_TRGO ADC_EXTERNALTRIGCONV_T22_TRGO
Kojto 109:9296ab0bfc11 100 #define ADC_EXTERNALTRIG7_EXT_IT11 ADC_EXTERNALTRIGCONV_EXT_IT11
Kojto 109:9296ab0bfc11 101 #define ADC_CLOCK_ASYNC ADC_CLOCK_ASYNC_DIV1
Kojto 109:9296ab0bfc11 102 #define ADC_EXTERNALTRIG_EDGE_NONE ADC_EXTERNALTRIGCONVEDGE_NONE
Kojto 109:9296ab0bfc11 103 #define ADC_EXTERNALTRIG_EDGE_RISING ADC_EXTERNALTRIGCONVEDGE_RISING
Kojto 109:9296ab0bfc11 104 #define ADC_EXTERNALTRIG_EDGE_FALLING ADC_EXTERNALTRIGCONVEDGE_FALLING
Kojto 109:9296ab0bfc11 105 #define ADC_EXTERNALTRIG_EDGE_RISINGFALLING ADC_EXTERNALTRIGCONVEDGE_RISINGFALLING
Kojto 109:9296ab0bfc11 106 /**
Kojto 109:9296ab0bfc11 107 * @}
Kojto 109:9296ab0bfc11 108 */
Kojto 109:9296ab0bfc11 109
Kojto 109:9296ab0bfc11 110 /** @defgroup HAL_CEC_Aliased_Defines HAL CEC Aliased Defines maintained for legacy purpose
Kojto 109:9296ab0bfc11 111 * @{
Kojto 109:9296ab0bfc11 112 */
Kojto 109:9296ab0bfc11 113
Kojto 109:9296ab0bfc11 114 #define __HAL_CEC_GET_IT __HAL_CEC_GET_FLAG
Kojto 109:9296ab0bfc11 115
Kojto 109:9296ab0bfc11 116 /**
Kojto 109:9296ab0bfc11 117 * @}
Kojto 109:9296ab0bfc11 118 */
Kojto 109:9296ab0bfc11 119
Kojto 109:9296ab0bfc11 120 /** @defgroup HAL_COMP_Aliased_Defines HAL COMP Aliased Defines maintained for legacy purpose
Kojto 109:9296ab0bfc11 121 * @{
Kojto 109:9296ab0bfc11 122 */
Kojto 109:9296ab0bfc11 123
Kojto 109:9296ab0bfc11 124 #define COMP_WINDOWMODE_DISABLED COMP_WINDOWMODE_DISABLE
Kojto 109:9296ab0bfc11 125 #define COMP_WINDOWMODE_ENABLED COMP_WINDOWMODE_ENABLE
Kojto 109:9296ab0bfc11 126 #define COMP_EXTI_LINE_COMP1_EVENT COMP_EXTI_LINE_COMP1
Kojto 109:9296ab0bfc11 127 #define COMP_EXTI_LINE_COMP2_EVENT COMP_EXTI_LINE_COMP2
Kojto 109:9296ab0bfc11 128
Kojto 109:9296ab0bfc11 129 /**
Kojto 109:9296ab0bfc11 130 * @}
Kojto 109:9296ab0bfc11 131 */
Kojto 109:9296ab0bfc11 132
Kojto 109:9296ab0bfc11 133 /** @defgroup HAL_CRC_Aliased_Defines HAL CRC Aliased Defines maintained for legacy purpose
Kojto 109:9296ab0bfc11 134 * @{
Kojto 109:9296ab0bfc11 135 */
Kojto 109:9296ab0bfc11 136
Kojto 109:9296ab0bfc11 137 #define CRC_OUTPUTDATA_INVERSION_DISABLED CRC_OUTPUTDATA_INVERSION_DISABLE
Kojto 109:9296ab0bfc11 138 #define CRC_OUTPUTDATA_INVERSION_ENABLED CRC_OUTPUTDATA_INVERSION_ENABLE
Kojto 109:9296ab0bfc11 139
Kojto 109:9296ab0bfc11 140 /**
Kojto 109:9296ab0bfc11 141 * @}
Kojto 109:9296ab0bfc11 142 */
Kojto 109:9296ab0bfc11 143
Kojto 109:9296ab0bfc11 144 /** @defgroup HAL_DAC_Aliased_Defines HAL DAC Aliased Defines maintained for legacy purpose
Kojto 109:9296ab0bfc11 145 * @{
Kojto 109:9296ab0bfc11 146 */
Kojto 109:9296ab0bfc11 147
Kojto 109:9296ab0bfc11 148 #define DAC1_CHANNEL_1 DAC_CHANNEL_1
Kojto 109:9296ab0bfc11 149 #define DAC1_CHANNEL_2 DAC_CHANNEL_2
Kojto 109:9296ab0bfc11 150 #define DAC2_CHANNEL_1 DAC_CHANNEL_1
Kojto 109:9296ab0bfc11 151 #define DAC_WAVE_NONE ((uint32_t)0x00000000)
Kojto 109:9296ab0bfc11 152 #define DAC_WAVE_NOISE ((uint32_t)DAC_CR_WAVE1_0)
Kojto 109:9296ab0bfc11 153 #define DAC_WAVE_TRIANGLE ((uint32_t)DAC_CR_WAVE1_1)
Kojto 109:9296ab0bfc11 154 #define DAC_WAVEGENERATION_NONE DAC_WAVE_NONE
Kojto 109:9296ab0bfc11 155 #define DAC_WAVEGENERATION_NOISE DAC_WAVE_NOISE
Kojto 109:9296ab0bfc11 156 #define DAC_WAVEGENERATION_TRIANGLE DAC_WAVE_TRIANGLE
Kojto 109:9296ab0bfc11 157
Kojto 109:9296ab0bfc11 158 /**
Kojto 109:9296ab0bfc11 159 * @}
Kojto 109:9296ab0bfc11 160 */
Kojto 109:9296ab0bfc11 161
Kojto 109:9296ab0bfc11 162 /** @defgroup HAL_DMA_Aliased_Defines HAL DMA Aliased Defines maintained for legacy purpose
Kojto 109:9296ab0bfc11 163 * @{
Kojto 109:9296ab0bfc11 164 */
Kojto 109:9296ab0bfc11 165 #define HAL_REMAPDMA_ADC_DMA_CH2 DMA_REMAP_ADC_DMA_CH2
Kojto 109:9296ab0bfc11 166 #define HAL_REMAPDMA_USART1_TX_DMA_CH4 DMA_REMAP_USART1_TX_DMA_CH4
Kojto 109:9296ab0bfc11 167 #define HAL_REMAPDMA_USART1_RX_DMA_CH5 DMA_REMAP_USART1_RX_DMA_CH5
Kojto 109:9296ab0bfc11 168 #define HAL_REMAPDMA_TIM16_DMA_CH4 DMA_REMAP_TIM16_DMA_CH4
Kojto 109:9296ab0bfc11 169 #define HAL_REMAPDMA_TIM17_DMA_CH2 DMA_REMAP_TIM17_DMA_CH2
Kojto 109:9296ab0bfc11 170 #define HAL_REMAPDMA_USART3_DMA_CH32 DMA_REMAP_USART3_DMA_CH32
Kojto 109:9296ab0bfc11 171 #define HAL_REMAPDMA_TIM16_DMA_CH6 DMA_REMAP_TIM16_DMA_CH6
Kojto 109:9296ab0bfc11 172 #define HAL_REMAPDMA_TIM17_DMA_CH7 DMA_REMAP_TIM17_DMA_CH7
Kojto 109:9296ab0bfc11 173 #define HAL_REMAPDMA_SPI2_DMA_CH67 DMA_REMAP_SPI2_DMA_CH67
Kojto 109:9296ab0bfc11 174 #define HAL_REMAPDMA_USART2_DMA_CH67 DMA_REMAP_USART2_DMA_CH67
Kojto 109:9296ab0bfc11 175 #define HAL_REMAPDMA_USART3_DMA_CH32 DMA_REMAP_USART3_DMA_CH32
Kojto 109:9296ab0bfc11 176 #define HAL_REMAPDMA_I2C1_DMA_CH76 DMA_REMAP_I2C1_DMA_CH76
Kojto 109:9296ab0bfc11 177 #define HAL_REMAPDMA_TIM1_DMA_CH6 DMA_REMAP_TIM1_DMA_CH6
Kojto 109:9296ab0bfc11 178 #define HAL_REMAPDMA_TIM2_DMA_CH7 DMA_REMAP_TIM2_DMA_CH7
Kojto 109:9296ab0bfc11 179 #define HAL_REMAPDMA_TIM3_DMA_CH6 DMA_REMAP_TIM3_DMA_CH6
Kojto 109:9296ab0bfc11 180
Kojto 109:9296ab0bfc11 181 #define IS_HAL_REMAPDMA IS_DMA_REMAP
Kojto 109:9296ab0bfc11 182 #define __HAL_REMAPDMA_CHANNEL_ENABLE __HAL_DMA_REMAP_CHANNEL_ENABLE
Kojto 109:9296ab0bfc11 183 #define __HAL_REMAPDMA_CHANNEL_DISABLE __HAL_DMA_REMAP_CHANNEL_DISABLE
Kojto 109:9296ab0bfc11 184
Kojto 109:9296ab0bfc11 185
Kojto 109:9296ab0bfc11 186
Kojto 109:9296ab0bfc11 187 /**
Kojto 109:9296ab0bfc11 188 * @}
Kojto 109:9296ab0bfc11 189 */
Kojto 109:9296ab0bfc11 190
Kojto 109:9296ab0bfc11 191 /** @defgroup HAL_FLASH_Aliased_Defines HAL FLASH Aliased Defines maintained for legacy purpose
Kojto 109:9296ab0bfc11 192 * @{
Kojto 109:9296ab0bfc11 193 */
Kojto 109:9296ab0bfc11 194
Kojto 109:9296ab0bfc11 195 #define TYPEPROGRAM_BYTE FLASH_TYPEPROGRAM_BYTE
Kojto 109:9296ab0bfc11 196 #define TYPEPROGRAM_HALFWORD FLASH_TYPEPROGRAM_HALFWORD
Kojto 109:9296ab0bfc11 197 #define TYPEPROGRAM_WORD FLASH_TYPEPROGRAM_WORD
Kojto 109:9296ab0bfc11 198 #define TYPEPROGRAM_DOUBLEWORD FLASH_TYPEPROGRAM_DOUBLEWORD
Kojto 109:9296ab0bfc11 199 #define TYPEERASE_SECTORS FLASH_TYPEERASE_SECTORS
Kojto 109:9296ab0bfc11 200 #define TYPEERASE_PAGES FLASH_TYPEERASE_PAGES
Kojto 109:9296ab0bfc11 201 #define TYPEERASE_PAGEERASE FLASH_TYPEERASE_PAGES
Kojto 109:9296ab0bfc11 202 #define TYPEERASE_MASSERASE FLASH_TYPEERASE_MASSERASE
Kojto 109:9296ab0bfc11 203 #define WRPSTATE_DISABLE OB_WRPSTATE_DISABLE
Kojto 109:9296ab0bfc11 204 #define WRPSTATE_ENABLE OB_WRPSTATE_ENABLE
Kojto 109:9296ab0bfc11 205 #define HAL_FLASH_TIMEOUT_VALUE FLASH_TIMEOUT_VALUE
Kojto 109:9296ab0bfc11 206 #define OBEX_PCROP OPTIONBYTE_PCROP
Kojto 109:9296ab0bfc11 207 #define OBEX_BOOTCONFIG OPTIONBYTE_BOOTCONFIG
Kojto 109:9296ab0bfc11 208 #define PCROPSTATE_DISABLE OB_PCROP_STATE_DISABLE
Kojto 109:9296ab0bfc11 209 #define PCROPSTATE_ENABLE OB_PCROP_STATE_ENABLE
Kojto 109:9296ab0bfc11 210 #define TYPEERASEDATA_BYTE FLASH_TYPEERASEDATA_BYTE
Kojto 109:9296ab0bfc11 211 #define TYPEERASEDATA_HALFWORD FLASH_TYPEERASEDATA_HALFWORD
Kojto 109:9296ab0bfc11 212 #define TYPEERASEDATA_WORD FLASH_TYPEERASEDATA_WORD
Kojto 109:9296ab0bfc11 213 #define TYPEPROGRAMDATA_BYTE FLASH_TYPEPROGRAMDATA_BYTE
Kojto 109:9296ab0bfc11 214 #define TYPEPROGRAMDATA_HALFWORD FLASH_TYPEPROGRAMDATA_HALFWORD
Kojto 109:9296ab0bfc11 215 #define TYPEPROGRAMDATA_WORD FLASH_TYPEPROGRAMDATA_WORD
Kojto 109:9296ab0bfc11 216 #define TYPEPROGRAMDATA_FASTBYTE FLASH_TYPEPROGRAMDATA_FASTBYTE
Kojto 109:9296ab0bfc11 217 #define TYPEPROGRAMDATA_FASTHALFWORD FLASH_TYPEPROGRAMDATA_FASTHALFWORD
Kojto 109:9296ab0bfc11 218 #define TYPEPROGRAMDATA_FASTWORD FLASH_TYPEPROGRAMDATA_FASTWORD
Kojto 109:9296ab0bfc11 219 #define PAGESIZE FLASH_PAGE_SIZE
Kojto 109:9296ab0bfc11 220 #define TYPEPROGRAM_FASTBYTE FLASH_TYPEPROGRAM_BYTE
Kojto 109:9296ab0bfc11 221 #define TYPEPROGRAM_FASTHALFWORD FLASH_TYPEPROGRAM_HALFWORD
Kojto 109:9296ab0bfc11 222 #define TYPEPROGRAM_FASTWORD FLASH_TYPEPROGRAM_WORD
Kojto 109:9296ab0bfc11 223 #define VOLTAGE_RANGE_1 FLASH_VOLTAGE_RANGE_1
Kojto 109:9296ab0bfc11 224 #define VOLTAGE_RANGE_2 FLASH_VOLTAGE_RANGE_2
Kojto 109:9296ab0bfc11 225 #define VOLTAGE_RANGE_3 FLASH_VOLTAGE_RANGE_3
Kojto 109:9296ab0bfc11 226 #define VOLTAGE_RANGE_4 FLASH_VOLTAGE_RANGE_4
Kojto 109:9296ab0bfc11 227 #define TYPEPROGRAM_FAST FLASH_TYPEPROGRAM_FAST
Kojto 109:9296ab0bfc11 228 #define TYPEPROGRAM_FAST_AND_LAST FLASH_TYPEPROGRAM_FAST_AND_LAST
Kojto 109:9296ab0bfc11 229 #define WRPAREA_BANK1_AREAA OB_WRPAREA_BANK1_AREAA
Kojto 109:9296ab0bfc11 230 #define WRPAREA_BANK1_AREAB OB_WRPAREA_BANK1_AREAB
Kojto 109:9296ab0bfc11 231 #define WRPAREA_BANK2_AREAA OB_WRPAREA_BANK2_AREAA
Kojto 109:9296ab0bfc11 232 #define WRPAREA_BANK2_AREAB OB_WRPAREA_BANK2_AREAB
Kojto 109:9296ab0bfc11 233 #define IWDG_STDBY_FREEZE OB_IWDG_STDBY_FREEZE
Kojto 109:9296ab0bfc11 234 #define IWDG_STDBY_ACTIVE OB_IWDG_STDBY_RUN
Kojto 109:9296ab0bfc11 235 #define IWDG_STOP_FREEZE OB_IWDG_STOP_FREEZE
Kojto 109:9296ab0bfc11 236 #define IWDG_STOP_ACTIVE OB_IWDG_STOP_RUN
Kojto 109:9296ab0bfc11 237 #define FLASH_ERROR_NONE HAL_FLASH_ERROR_NONE
Kojto 109:9296ab0bfc11 238 #define FLASH_ERROR_RD HAL_FLASH_ERROR_RD
Kojto 109:9296ab0bfc11 239 #define FLASH_ERROR_PG HAL_FLASH_ERROR_PROG
Kojto 109:9296ab0bfc11 240 #define FLASH_ERROR_PGP HAL_FLASH_ERROR_PGS
Kojto 109:9296ab0bfc11 241 #define FLASH_ERROR_WRP HAL_FLASH_ERROR_WRP
Kojto 109:9296ab0bfc11 242 #define FLASH_ERROR_OPTV HAL_FLASH_ERROR_OPTV
Kojto 109:9296ab0bfc11 243 #define FLASH_ERROR_OPTVUSR HAL_FLASH_ERROR_OPTVUSR
Kojto 109:9296ab0bfc11 244 #define FLASH_ERROR_PROG HAL_FLASH_ERROR_PROG
Kojto 109:9296ab0bfc11 245 #define FLASH_ERROR_OP HAL_FLASH_ERROR_OPERATION
Kojto 109:9296ab0bfc11 246 #define FLASH_ERROR_PGA HAL_FLASH_ERROR_PGA
Kojto 109:9296ab0bfc11 247 #define FLASH_ERROR_SIZE HAL_FLASH_ERROR_SIZE
Kojto 109:9296ab0bfc11 248 #define FLASH_ERROR_SIZ HAL_FLASH_ERROR_SIZE
Kojto 109:9296ab0bfc11 249 #define FLASH_ERROR_PGS HAL_FLASH_ERROR_PGS
Kojto 109:9296ab0bfc11 250 #define FLASH_ERROR_MIS HAL_FLASH_ERROR_MIS
Kojto 109:9296ab0bfc11 251 #define FLASH_ERROR_FAST HAL_FLASH_ERROR_FAST
Kojto 109:9296ab0bfc11 252 #define FLASH_ERROR_FWWERR HAL_FLASH_ERROR_FWWERR
Kojto 109:9296ab0bfc11 253 #define FLASH_ERROR_NOTZERO HAL_FLASH_ERROR_NOTZERO
Kojto 109:9296ab0bfc11 254 #define FLASH_ERROR_OPERATION HAL_FLASH_ERROR_OPERATION
Kojto 109:9296ab0bfc11 255 #define FLASH_ERROR_ERS HAL_FLASH_ERROR_ERS
Kojto 109:9296ab0bfc11 256 #define OB_WDG_SW OB_IWDG_SW
Kojto 109:9296ab0bfc11 257 #define OB_WDG_HW OB_IWDG_HW
Kojto 109:9296ab0bfc11 258
Kojto 109:9296ab0bfc11 259 /**
Kojto 109:9296ab0bfc11 260 * @}
Kojto 109:9296ab0bfc11 261 */
Kojto 109:9296ab0bfc11 262
Kojto 109:9296ab0bfc11 263 /** @defgroup HAL_SYSCFG_Aliased_Defines HAL SYSCFG Aliased Defines maintained for legacy purpose
Kojto 109:9296ab0bfc11 264 * @{
Kojto 109:9296ab0bfc11 265 */
Kojto 109:9296ab0bfc11 266
Kojto 109:9296ab0bfc11 267 #define SYSCFG_FASTMODEPLUS_I2C_PB6 I2C_FASTMODEPLUS_PB6
Kojto 109:9296ab0bfc11 268 #define SYSCFG_FASTMODEPLUS_I2C_PB7 I2C_FASTMODEPLUS_PB7
Kojto 109:9296ab0bfc11 269 #define SYSCFG_FASTMODEPLUS_I2C_PB8 I2C_FASTMODEPLUS_PB8
Kojto 109:9296ab0bfc11 270 #define SYSCFG_FASTMODEPLUS_I2C_PB9 I2C_FASTMODEPLUS_PB9
Kojto 109:9296ab0bfc11 271 #define SYSCFG_FASTMODEPLUS_I2C1 I2C_FASTMODEPLUS_I2C1
Kojto 109:9296ab0bfc11 272 #define SYSCFG_FASTMODEPLUS_I2C2 I2C_FASTMODEPLUS_I2C2
Kojto 109:9296ab0bfc11 273 #define SYSCFG_FASTMODEPLUS_I2C3 I2C_FASTMODEPLUS_I2C3
Kojto 109:9296ab0bfc11 274
Kojto 109:9296ab0bfc11 275 /**
Kojto 109:9296ab0bfc11 276 * @}
Kojto 109:9296ab0bfc11 277 */
Kojto 109:9296ab0bfc11 278
Kojto 109:9296ab0bfc11 279
Kojto 109:9296ab0bfc11 280 /** @defgroup LL_FMC_Aliased_Defines LL FMC Aliased Defines maintained for compatibility purpose
Kojto 109:9296ab0bfc11 281 * @{
Kojto 109:9296ab0bfc11 282 */
Kojto 109:9296ab0bfc11 283 #if defined(STM32L4) || defined(STM32F7)
Kojto 109:9296ab0bfc11 284 #define FMC_NAND_PCC_WAIT_FEATURE_DISABLE FMC_NAND_WAIT_FEATURE_DISABLE
Kojto 109:9296ab0bfc11 285 #define FMC_NAND_PCC_WAIT_FEATURE_ENABLE FMC_NAND_WAIT_FEATURE_ENABLE
Kojto 109:9296ab0bfc11 286 #define FMC_NAND_PCC_MEM_BUS_WIDTH_8 FMC_NAND_MEM_BUS_WIDTH_8
Kojto 109:9296ab0bfc11 287 #define FMC_NAND_PCC_MEM_BUS_WIDTH_16 FMC_NAND_MEM_BUS_WIDTH_16
Kojto 109:9296ab0bfc11 288 #else
Kojto 109:9296ab0bfc11 289 #define FMC_NAND_WAIT_FEATURE_DISABLE FMC_NAND_PCC_WAIT_FEATURE_DISABLE
Kojto 109:9296ab0bfc11 290 #define FMC_NAND_WAIT_FEATURE_ENABLE FMC_NAND_PCC_WAIT_FEATURE_ENABLE
Kojto 109:9296ab0bfc11 291 #define FMC_NAND_MEM_BUS_WIDTH_8 FMC_NAND_PCC_MEM_BUS_WIDTH_8
Kojto 109:9296ab0bfc11 292 #define FMC_NAND_MEM_BUS_WIDTH_16 FMC_NAND_PCC_MEM_BUS_WIDTH_16
Kojto 109:9296ab0bfc11 293 #endif
Kojto 109:9296ab0bfc11 294 /**
Kojto 109:9296ab0bfc11 295 * @}
Kojto 109:9296ab0bfc11 296 */
Kojto 109:9296ab0bfc11 297
Kojto 109:9296ab0bfc11 298 /** @defgroup LL_FSMC_Aliased_Defines LL FSMC Aliased Defines maintained for legacy purpose
Kojto 109:9296ab0bfc11 299 * @{
Kojto 109:9296ab0bfc11 300 */
Kojto 109:9296ab0bfc11 301
Kojto 109:9296ab0bfc11 302 #define FSMC_NORSRAM_TYPEDEF FSMC_NORSRAM_TypeDef
Kojto 109:9296ab0bfc11 303 #define FSMC_NORSRAM_EXTENDED_TYPEDEF FSMC_NORSRAM_EXTENDED_TypeDef
Kojto 109:9296ab0bfc11 304 /**
Kojto 109:9296ab0bfc11 305 * @}
Kojto 109:9296ab0bfc11 306 */
Kojto 109:9296ab0bfc11 307
Kojto 109:9296ab0bfc11 308 /** @defgroup HAL_GPIO_Aliased_Macros HAL GPIO Aliased Macros maintained for legacy purpose
Kojto 109:9296ab0bfc11 309 * @{
Kojto 109:9296ab0bfc11 310 */
Kojto 109:9296ab0bfc11 311 #define GET_GPIO_SOURCE GPIO_GET_INDEX
Kojto 109:9296ab0bfc11 312 #define GET_GPIO_INDEX GPIO_GET_INDEX
Kojto 109:9296ab0bfc11 313
Kojto 109:9296ab0bfc11 314 #if defined(STM32F4)
Kojto 109:9296ab0bfc11 315 #define GPIO_AF12_SDMMC GPIO_AF12_SDIO
Kojto 109:9296ab0bfc11 316 #define GPIO_AF12_SDMMC1 GPIO_AF12_SDIO
Kojto 109:9296ab0bfc11 317 #endif
Kojto 109:9296ab0bfc11 318
Kojto 109:9296ab0bfc11 319 #if defined(STM32F7)
Kojto 109:9296ab0bfc11 320 #define GPIO_AF12_SDIO GPIO_AF12_SDMMC1
Kojto 109:9296ab0bfc11 321 #define GPIO_AF12_SDMMC GPIO_AF12_SDMMC1
Kojto 109:9296ab0bfc11 322 #endif
Kojto 109:9296ab0bfc11 323
Kojto 109:9296ab0bfc11 324 #if defined(STM32L4)
Kojto 109:9296ab0bfc11 325 #define GPIO_AF12_SDIO GPIO_AF12_SDMMC1
Kojto 109:9296ab0bfc11 326 #define GPIO_AF12_SDMMC GPIO_AF12_SDMMC1
Kojto 109:9296ab0bfc11 327 #endif
Kojto 109:9296ab0bfc11 328
Kojto 109:9296ab0bfc11 329 #define GPIO_AF0_LPTIM GPIO_AF0_LPTIM1
Kojto 109:9296ab0bfc11 330 #define GPIO_AF1_LPTIM GPIO_AF1_LPTIM1
Kojto 109:9296ab0bfc11 331 #define GPIO_AF2_LPTIM GPIO_AF2_LPTIM1
Kojto 109:9296ab0bfc11 332
Kojto 109:9296ab0bfc11 333 /**
Kojto 109:9296ab0bfc11 334 * @}
Kojto 109:9296ab0bfc11 335 */
Kojto 109:9296ab0bfc11 336
Kojto 109:9296ab0bfc11 337 /** @defgroup HAL_HRTIM_Aliased_Macros HAL HRTIM Aliased Macros maintained for legacy purpose
Kojto 109:9296ab0bfc11 338 * @{
Kojto 109:9296ab0bfc11 339 */
Kojto 109:9296ab0bfc11 340 #define HRTIM_TIMDELAYEDPROTECTION_DISABLED HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DISABLED
Kojto 109:9296ab0bfc11 341 #define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT1_EEV68 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT1_EEV6
Kojto 109:9296ab0bfc11 342 #define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT2_EEV68 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT2_EEV6
Kojto 109:9296ab0bfc11 343 #define HRTIM_TIMDELAYEDPROTECTION_DELAYEDBOTH_EEV68 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDBOTH_EEV6
Kojto 109:9296ab0bfc11 344 #define HRTIM_TIMDELAYEDPROTECTION_BALANCED_EEV68 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_BALANCED_EEV6
Kojto 109:9296ab0bfc11 345 #define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT1_DEEV79 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT1_DEEV7
Kojto 109:9296ab0bfc11 346 #define HRTIM_TIMDELAYEDPROTECTION_DELAYEDOUT2_DEEV79 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDOUT2_DEEV7
Kojto 109:9296ab0bfc11 347 #define HRTIM_TIMDELAYEDPROTECTION_DELAYEDBOTH_EEV79 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_DELAYEDBOTH_EEV7
Kojto 109:9296ab0bfc11 348 #define HRTIM_TIMDELAYEDPROTECTION_BALANCED_EEV79 HRTIM_TIMER_A_B_C_DELAYEDPROTECTION_BALANCED_EEV7
Kojto 109:9296ab0bfc11 349 /**
Kojto 109:9296ab0bfc11 350 * @}
Kojto 109:9296ab0bfc11 351 */
Kojto 109:9296ab0bfc11 352
Kojto 109:9296ab0bfc11 353 /** @defgroup HAL_I2C_Aliased_Defines HAL I2C Aliased Defines maintained for legacy purpose
Kojto 109:9296ab0bfc11 354 * @{
Kojto 109:9296ab0bfc11 355 */
Kojto 109:9296ab0bfc11 356 #define I2C_DUALADDRESS_DISABLED I2C_DUALADDRESS_DISABLE
Kojto 109:9296ab0bfc11 357 #define I2C_DUALADDRESS_ENABLED I2C_DUALADDRESS_ENABLE
Kojto 109:9296ab0bfc11 358 #define I2C_GENERALCALL_DISABLED I2C_GENERALCALL_DISABLE
Kojto 109:9296ab0bfc11 359 #define I2C_GENERALCALL_ENABLED I2C_GENERALCALL_ENABLE
Kojto 109:9296ab0bfc11 360 #define I2C_NOSTRETCH_DISABLED I2C_NOSTRETCH_DISABLE
Kojto 109:9296ab0bfc11 361 #define I2C_NOSTRETCH_ENABLED I2C_NOSTRETCH_ENABLE
Kojto 109:9296ab0bfc11 362 #define I2C_ANALOGFILTER_ENABLED I2C_ANALOGFILTER_ENABLE
Kojto 109:9296ab0bfc11 363 #define I2C_ANALOGFILTER_DISABLED I2C_ANALOGFILTER_DISABLE
Kojto 109:9296ab0bfc11 364 /**
Kojto 109:9296ab0bfc11 365 * @}
Kojto 109:9296ab0bfc11 366 */
Kojto 109:9296ab0bfc11 367
Kojto 109:9296ab0bfc11 368 /** @defgroup HAL_IRDA_Aliased_Defines HAL IRDA Aliased Defines maintained for legacy purpose
Kojto 109:9296ab0bfc11 369 * @{
Kojto 109:9296ab0bfc11 370 */
Kojto 109:9296ab0bfc11 371 #define IRDA_ONE_BIT_SAMPLE_DISABLED IRDA_ONE_BIT_SAMPLE_DISABLE
Kojto 109:9296ab0bfc11 372 #define IRDA_ONE_BIT_SAMPLE_ENABLED IRDA_ONE_BIT_SAMPLE_ENABLE
Kojto 109:9296ab0bfc11 373
Kojto 109:9296ab0bfc11 374 /**
Kojto 109:9296ab0bfc11 375 * @}
Kojto 109:9296ab0bfc11 376 */
Kojto 109:9296ab0bfc11 377
Kojto 109:9296ab0bfc11 378 /** @defgroup HAL_IWDG_Aliased_Defines HAL IWDG Aliased Defines maintained for legacy purpose
Kojto 109:9296ab0bfc11 379 * @{
Kojto 109:9296ab0bfc11 380 */
Kojto 109:9296ab0bfc11 381 #define KR_KEY_RELOAD IWDG_KEY_RELOAD
Kojto 109:9296ab0bfc11 382 #define KR_KEY_ENABLE IWDG_KEY_ENABLE
Kojto 109:9296ab0bfc11 383 #define KR_KEY_EWA IWDG_KEY_WRITE_ACCESS_ENABLE
Kojto 109:9296ab0bfc11 384 #define KR_KEY_DWA IWDG_KEY_WRITE_ACCESS_DISABLE
Kojto 109:9296ab0bfc11 385 /**
Kojto 109:9296ab0bfc11 386 * @}
Kojto 109:9296ab0bfc11 387 */
Kojto 109:9296ab0bfc11 388
Kojto 109:9296ab0bfc11 389 /** @defgroup HAL_LPTIM_Aliased_Defines HAL LPTIM Aliased Defines maintained for legacy purpose
Kojto 109:9296ab0bfc11 390 * @{
Kojto 109:9296ab0bfc11 391 */
Kojto 109:9296ab0bfc11 392
Kojto 109:9296ab0bfc11 393 #define LPTIM_CLOCKSAMPLETIME_DIRECTTRANSISTION LPTIM_CLOCKSAMPLETIME_DIRECTTRANSITION
Kojto 109:9296ab0bfc11 394 #define LPTIM_CLOCKSAMPLETIME_2TRANSISTIONS LPTIM_CLOCKSAMPLETIME_2TRANSITIONS
Kojto 109:9296ab0bfc11 395 #define LPTIM_CLOCKSAMPLETIME_4TRANSISTIONS LPTIM_CLOCKSAMPLETIME_4TRANSITIONS
Kojto 109:9296ab0bfc11 396 #define LPTIM_CLOCKSAMPLETIME_8TRANSISTIONS LPTIM_CLOCKSAMPLETIME_8TRANSITIONS
Kojto 109:9296ab0bfc11 397
Kojto 109:9296ab0bfc11 398 #define LPTIM_CLOCKPOLARITY_RISINGEDGE LPTIM_CLOCKPOLARITY_RISING
Kojto 109:9296ab0bfc11 399 #define LPTIM_CLOCKPOLARITY_FALLINGEDGE LPTIM_CLOCKPOLARITY_FALLING
Kojto 109:9296ab0bfc11 400 #define LPTIM_CLOCKPOLARITY_BOTHEDGES LPTIM_CLOCKPOLARITY_RISING_FALLING
Kojto 109:9296ab0bfc11 401
Kojto 109:9296ab0bfc11 402 #define LPTIM_TRIGSAMPLETIME_2TRANSITION LPTIM_TRIGSAMPLETIME_2TRANSISTIONS
Kojto 109:9296ab0bfc11 403 #define LPTIM_TRIGSAMPLETIME_4TRANSITION LPTIM_TRIGSAMPLETIME_4TRANSISTIONS
Kojto 109:9296ab0bfc11 404 #define LPTIM_TRIGSAMPLETIME_8TRANSITION LPTIM_TRIGSAMPLETIME_8TRANSISTIONS
Kojto 109:9296ab0bfc11 405
Kojto 109:9296ab0bfc11 406 /**
Kojto 109:9296ab0bfc11 407 * @}
Kojto 109:9296ab0bfc11 408 */
Kojto 109:9296ab0bfc11 409
Kojto 109:9296ab0bfc11 410 /** @defgroup HAL_NAND_Aliased_Defines HAL NAND Aliased Defines maintained for legacy purpose
Kojto 109:9296ab0bfc11 411 * @{
Kojto 109:9296ab0bfc11 412 */
Kojto 109:9296ab0bfc11 413 #define NAND_AddressTypedef NAND_AddressTypeDef
Kojto 109:9296ab0bfc11 414
Kojto 109:9296ab0bfc11 415 #define __ARRAY_ADDRESS ARRAY_ADDRESS
Kojto 109:9296ab0bfc11 416 #define __ADDR_1st_CYCLE ADDR_1ST_CYCLE
Kojto 109:9296ab0bfc11 417 #define __ADDR_2nd_CYCLE ADDR_2ND_CYCLE
Kojto 109:9296ab0bfc11 418 #define __ADDR_3rd_CYCLE ADDR_3RD_CYCLE
Kojto 109:9296ab0bfc11 419 #define __ADDR_4th_CYCLE ADDR_4TH_CYCLE
Kojto 109:9296ab0bfc11 420 /**
Kojto 109:9296ab0bfc11 421 * @}
Kojto 109:9296ab0bfc11 422 */
Kojto 109:9296ab0bfc11 423
Kojto 109:9296ab0bfc11 424 /** @defgroup HAL_NOR_Aliased_Defines HAL NOR Aliased Defines maintained for legacy purpose
Kojto 109:9296ab0bfc11 425 * @{
Kojto 109:9296ab0bfc11 426 */
Kojto 109:9296ab0bfc11 427 #define NOR_StatusTypedef HAL_NOR_StatusTypeDef
Kojto 109:9296ab0bfc11 428 #define NOR_SUCCESS HAL_NOR_STATUS_SUCCESS
Kojto 109:9296ab0bfc11 429 #define NOR_ONGOING HAL_NOR_STATUS_ONGOING
Kojto 109:9296ab0bfc11 430 #define NOR_ERROR HAL_NOR_STATUS_ERROR
Kojto 109:9296ab0bfc11 431 #define NOR_TIMEOUT HAL_NOR_STATUS_TIMEOUT
Kojto 109:9296ab0bfc11 432
Kojto 109:9296ab0bfc11 433 #define __NOR_WRITE NOR_WRITE
Kojto 109:9296ab0bfc11 434 #define __NOR_ADDR_SHIFT NOR_ADDR_SHIFT
Kojto 109:9296ab0bfc11 435 /**
Kojto 109:9296ab0bfc11 436 * @}
Kojto 109:9296ab0bfc11 437 */
Kojto 109:9296ab0bfc11 438
Kojto 109:9296ab0bfc11 439 /** @defgroup HAL_OPAMP_Aliased_Defines HAL OPAMP Aliased Defines maintained for legacy purpose
Kojto 109:9296ab0bfc11 440 * @{
Kojto 109:9296ab0bfc11 441 */
Kojto 109:9296ab0bfc11 442
Kojto 109:9296ab0bfc11 443 #define OPAMP_NONINVERTINGINPUT_VP0 OPAMP_NONINVERTINGINPUT_IO0
Kojto 109:9296ab0bfc11 444 #define OPAMP_NONINVERTINGINPUT_VP1 OPAMP_NONINVERTINGINPUT_IO1
Kojto 109:9296ab0bfc11 445 #define OPAMP_NONINVERTINGINPUT_VP2 OPAMP_NONINVERTINGINPUT_IO2
Kojto 109:9296ab0bfc11 446 #define OPAMP_NONINVERTINGINPUT_VP3 OPAMP_NONINVERTINGINPUT_IO3
Kojto 109:9296ab0bfc11 447
Kojto 109:9296ab0bfc11 448 #define OPAMP_SEC_NONINVERTINGINPUT_VP0 OPAMP_SEC_NONINVERTINGINPUT_IO0
Kojto 109:9296ab0bfc11 449 #define OPAMP_SEC_NONINVERTINGINPUT_VP1 OPAMP_SEC_NONINVERTINGINPUT_IO1
Kojto 109:9296ab0bfc11 450 #define OPAMP_SEC_NONINVERTINGINPUT_VP2 OPAMP_SEC_NONINVERTINGINPUT_IO2
Kojto 109:9296ab0bfc11 451 #define OPAMP_SEC_NONINVERTINGINPUT_VP3 OPAMP_SEC_NONINVERTINGINPUT_IO3
Kojto 109:9296ab0bfc11 452
Kojto 109:9296ab0bfc11 453 #define OPAMP_INVERTINGINPUT_VM0 OPAMP_INVERTINGINPUT_IO0
Kojto 109:9296ab0bfc11 454 #define OPAMP_INVERTINGINPUT_VM1 OPAMP_INVERTINGINPUT_IO1
Kojto 109:9296ab0bfc11 455
Kojto 109:9296ab0bfc11 456 #define IOPAMP_INVERTINGINPUT_VM0 OPAMP_INVERTINGINPUT_IO0
Kojto 109:9296ab0bfc11 457 #define IOPAMP_INVERTINGINPUT_VM1 OPAMP_INVERTINGINPUT_IO1
Kojto 109:9296ab0bfc11 458
Kojto 109:9296ab0bfc11 459 #define OPAMP_SEC_INVERTINGINPUT_VM0 OPAMP_SEC_INVERTINGINPUT_IO0
Kojto 109:9296ab0bfc11 460 #define OPAMP_SEC_INVERTINGINPUT_VM1 OPAMP_SEC_INVERTINGINPUT_IO1
Kojto 109:9296ab0bfc11 461
Kojto 109:9296ab0bfc11 462 #define OPAMP_INVERTINGINPUT_VINM OPAMP_SEC_INVERTINGINPUT_IO1
Kojto 109:9296ab0bfc11 463
Kojto 109:9296ab0bfc11 464 #define OPAMP_PGACONNECT_NO OPAMP_PGA_CONNECT_INVERTINGINPUT_NO
Kojto 109:9296ab0bfc11 465 #define OPAMP_PGACONNECT_VM0 OPAMP_PGA_CONNECT_INVERTINGINPUT_IO0
Kojto 109:9296ab0bfc11 466 #define OPAMP_PGACONNECT_VM1 OPAMP_PGA_CONNECT_INVERTINGINPUT_IO1
Kojto 109:9296ab0bfc11 467
Kojto 109:9296ab0bfc11 468 /**
Kojto 109:9296ab0bfc11 469 * @}
Kojto 109:9296ab0bfc11 470 */
Kojto 109:9296ab0bfc11 471
Kojto 109:9296ab0bfc11 472 /** @defgroup HAL_I2S_Aliased_Defines HAL I2S Aliased Defines maintained for legacy purpose
Kojto 109:9296ab0bfc11 473 * @{
Kojto 109:9296ab0bfc11 474 */
Kojto 109:9296ab0bfc11 475 #define I2S_STANDARD_PHILLIPS I2S_STANDARD_PHILIPS
Kojto 109:9296ab0bfc11 476 /**
Kojto 109:9296ab0bfc11 477 * @}
Kojto 109:9296ab0bfc11 478 */
Kojto 109:9296ab0bfc11 479
Kojto 109:9296ab0bfc11 480 /** @defgroup HAL_PCCARD_Aliased_Defines HAL PCCARD Aliased Defines maintained for legacy purpose
Kojto 109:9296ab0bfc11 481 * @{
Kojto 109:9296ab0bfc11 482 */
Kojto 109:9296ab0bfc11 483
Kojto 109:9296ab0bfc11 484 /* Compact Flash-ATA registers description */
Kojto 109:9296ab0bfc11 485 #define CF_DATA ATA_DATA
Kojto 109:9296ab0bfc11 486 #define CF_SECTOR_COUNT ATA_SECTOR_COUNT
Kojto 109:9296ab0bfc11 487 #define CF_SECTOR_NUMBER ATA_SECTOR_NUMBER
Kojto 109:9296ab0bfc11 488 #define CF_CYLINDER_LOW ATA_CYLINDER_LOW
Kojto 109:9296ab0bfc11 489 #define CF_CYLINDER_HIGH ATA_CYLINDER_HIGH
Kojto 109:9296ab0bfc11 490 #define CF_CARD_HEAD ATA_CARD_HEAD
Kojto 109:9296ab0bfc11 491 #define CF_STATUS_CMD ATA_STATUS_CMD
Kojto 109:9296ab0bfc11 492 #define CF_STATUS_CMD_ALTERNATE ATA_STATUS_CMD_ALTERNATE
Kojto 109:9296ab0bfc11 493 #define CF_COMMON_DATA_AREA ATA_COMMON_DATA_AREA
Kojto 109:9296ab0bfc11 494
Kojto 109:9296ab0bfc11 495 /* Compact Flash-ATA commands */
Kojto 109:9296ab0bfc11 496 #define CF_READ_SECTOR_CMD ATA_READ_SECTOR_CMD
Kojto 109:9296ab0bfc11 497 #define CF_WRITE_SECTOR_CMD ATA_WRITE_SECTOR_CMD
Kojto 109:9296ab0bfc11 498 #define CF_ERASE_SECTOR_CMD ATA_ERASE_SECTOR_CMD
Kojto 109:9296ab0bfc11 499 #define CF_IDENTIFY_CMD ATA_IDENTIFY_CMD
Kojto 109:9296ab0bfc11 500
Kojto 109:9296ab0bfc11 501 #define PCCARD_StatusTypedef HAL_PCCARD_StatusTypeDef
Kojto 109:9296ab0bfc11 502 #define PCCARD_SUCCESS HAL_PCCARD_STATUS_SUCCESS
Kojto 109:9296ab0bfc11 503 #define PCCARD_ONGOING HAL_PCCARD_STATUS_ONGOING
Kojto 109:9296ab0bfc11 504 #define PCCARD_ERROR HAL_PCCARD_STATUS_ERROR
Kojto 109:9296ab0bfc11 505 #define PCCARD_TIMEOUT HAL_PCCARD_STATUS_TIMEOUT
Kojto 109:9296ab0bfc11 506 /**
Kojto 109:9296ab0bfc11 507 * @}
Kojto 109:9296ab0bfc11 508 */
Kojto 109:9296ab0bfc11 509
Kojto 109:9296ab0bfc11 510 /** @defgroup HAL_RTC_Aliased_Defines HAL RTC Aliased Defines maintained for legacy purpose
Kojto 109:9296ab0bfc11 511 * @{
Kojto 109:9296ab0bfc11 512 */
Kojto 109:9296ab0bfc11 513
Kojto 109:9296ab0bfc11 514 #define FORMAT_BIN RTC_FORMAT_BIN
Kojto 109:9296ab0bfc11 515 #define FORMAT_BCD RTC_FORMAT_BCD
Kojto 109:9296ab0bfc11 516
Kojto 109:9296ab0bfc11 517 #define RTC_ALARMSUBSECONDMASK_None RTC_ALARMSUBSECONDMASK_NONE
Kojto 109:9296ab0bfc11 518 #define RTC_TAMPERERASEBACKUP_ENABLED RTC_TAMPER_ERASE_BACKUP_ENABLE
Kojto 109:9296ab0bfc11 519 #define RTC_TAMPERERASEBACKUP_DISABLED RTC_TAMPER_ERASE_BACKUP_DISABLE
Kojto 109:9296ab0bfc11 520 #define RTC_TAMPERMASK_FLAG_DISABLED RTC_TAMPERMASK_FLAG_DISABLE
Kojto 109:9296ab0bfc11 521 #define RTC_TAMPERMASK_FLAG_ENABLED RTC_TAMPERMASK_FLAG_ENABLE
Kojto 109:9296ab0bfc11 522
Kojto 109:9296ab0bfc11 523 #define RTC_MASKTAMPERFLAG_DISABLED RTC_TAMPERMASK_FLAG_DISABLE
Kojto 109:9296ab0bfc11 524 #define RTC_MASKTAMPERFLAG_ENABLED RTC_TAMPERMASK_FLAG_ENABLE
Kojto 109:9296ab0bfc11 525 #define RTC_TAMPERERASEBACKUP_ENABLED RTC_TAMPER_ERASE_BACKUP_ENABLE
Kojto 109:9296ab0bfc11 526 #define RTC_TAMPERERASEBACKUP_DISABLED RTC_TAMPER_ERASE_BACKUP_DISABLE
Kojto 109:9296ab0bfc11 527 #define RTC_MASKTAMPERFLAG_DISABLED RTC_TAMPERMASK_FLAG_DISABLE
Kojto 109:9296ab0bfc11 528 #define RTC_MASKTAMPERFLAG_ENABLED RTC_TAMPERMASK_FLAG_ENABLE
Kojto 109:9296ab0bfc11 529 #define RTC_TAMPER1_2_INTERRUPT RTC_ALL_TAMPER_INTERRUPT
Kojto 109:9296ab0bfc11 530 #define RTC_TAMPER1_2_3_INTERRUPT RTC_ALL_TAMPER_INTERRUPT
Kojto 109:9296ab0bfc11 531
Kojto 109:9296ab0bfc11 532 #define RTC_TIMESTAMPPIN_PC13 RTC_TIMESTAMPPIN_DEFAULT
Kojto 109:9296ab0bfc11 533
Kojto 109:9296ab0bfc11 534 #define RTC_OUTPUT_REMAP_PC13 RTC_OUTPUT_REMAP_NONE
Kojto 109:9296ab0bfc11 535 #define RTC_OUTPUT_REMAP_PB14 RTC_OUTPUT_REMAP_POS1
Kojto 109:9296ab0bfc11 536
Kojto 109:9296ab0bfc11 537 /**
Kojto 109:9296ab0bfc11 538 * @}
Kojto 109:9296ab0bfc11 539 */
Kojto 109:9296ab0bfc11 540
Kojto 109:9296ab0bfc11 541
Kojto 109:9296ab0bfc11 542 /** @defgroup HAL_SMARTCARD_Aliased_Defines HAL SMARTCARD Aliased Defines maintained for legacy purpose
Kojto 109:9296ab0bfc11 543 * @{
Kojto 109:9296ab0bfc11 544 */
Kojto 109:9296ab0bfc11 545 #define SMARTCARD_NACK_ENABLED SMARTCARD_NACK_ENABLE
Kojto 109:9296ab0bfc11 546 #define SMARTCARD_NACK_DISABLED SMARTCARD_NACK_DISABLE
Kojto 109:9296ab0bfc11 547
Kojto 109:9296ab0bfc11 548 #define SMARTCARD_ONEBIT_SAMPLING_DISABLED SMARTCARD_ONE_BIT_SAMPLE_DISABLE
Kojto 109:9296ab0bfc11 549 #define SMARTCARD_ONEBIT_SAMPLING_ENABLED SMARTCARD_ONE_BIT_SAMPLE_ENABLE
Kojto 109:9296ab0bfc11 550 #define SMARTCARD_ONEBIT_SAMPLING_DISABLE SMARTCARD_ONE_BIT_SAMPLE_DISABLE
Kojto 109:9296ab0bfc11 551 #define SMARTCARD_ONEBIT_SAMPLING_ENABLE SMARTCARD_ONE_BIT_SAMPLE_ENABLE
Kojto 109:9296ab0bfc11 552
Kojto 109:9296ab0bfc11 553 #define SMARTCARD_TIMEOUT_DISABLED SMARTCARD_TIMEOUT_DISABLE
Kojto 109:9296ab0bfc11 554 #define SMARTCARD_TIMEOUT_ENABLED SMARTCARD_TIMEOUT_ENABLE
Kojto 109:9296ab0bfc11 555
Kojto 109:9296ab0bfc11 556 #define SMARTCARD_LASTBIT_DISABLED SMARTCARD_LASTBIT_DISABLE
Kojto 109:9296ab0bfc11 557 #define SMARTCARD_LASTBIT_ENABLED SMARTCARD_LASTBIT_ENABLE
Kojto 109:9296ab0bfc11 558 /**
Kojto 109:9296ab0bfc11 559 * @}
Kojto 109:9296ab0bfc11 560 */
Kojto 109:9296ab0bfc11 561
Kojto 109:9296ab0bfc11 562
Kojto 109:9296ab0bfc11 563 /** @defgroup HAL_SMBUS_Aliased_Defines HAL SMBUS Aliased Defines maintained for legacy purpose
Kojto 109:9296ab0bfc11 564 * @{
Kojto 109:9296ab0bfc11 565 */
Kojto 109:9296ab0bfc11 566 #define SMBUS_DUALADDRESS_DISABLED SMBUS_DUALADDRESS_DISABLE
Kojto 109:9296ab0bfc11 567 #define SMBUS_DUALADDRESS_ENABLED SMBUS_DUALADDRESS_ENABLE
Kojto 109:9296ab0bfc11 568 #define SMBUS_GENERALCALL_DISABLED SMBUS_GENERALCALL_DISABLE
Kojto 109:9296ab0bfc11 569 #define SMBUS_GENERALCALL_ENABLED SMBUS_GENERALCALL_ENABLE
Kojto 109:9296ab0bfc11 570 #define SMBUS_NOSTRETCH_DISABLED SMBUS_NOSTRETCH_DISABLE
Kojto 109:9296ab0bfc11 571 #define SMBUS_NOSTRETCH_ENABLED SMBUS_NOSTRETCH_ENABLE
Kojto 109:9296ab0bfc11 572 #define SMBUS_ANALOGFILTER_ENABLED SMBUS_ANALOGFILTER_ENABLE
Kojto 109:9296ab0bfc11 573 #define SMBUS_ANALOGFILTER_DISABLED SMBUS_ANALOGFILTER_DISABLE
Kojto 109:9296ab0bfc11 574 #define SMBUS_PEC_DISABLED SMBUS_PEC_DISABLE
Kojto 109:9296ab0bfc11 575 #define SMBUS_PEC_ENABLED SMBUS_PEC_ENABLE
Kojto 109:9296ab0bfc11 576 #define HAL_SMBUS_STATE_SLAVE_LISTEN HAL_SMBUS_STATE_LISTEN
Kojto 109:9296ab0bfc11 577 /**
Kojto 109:9296ab0bfc11 578 * @}
Kojto 109:9296ab0bfc11 579 */
Kojto 109:9296ab0bfc11 580
Kojto 109:9296ab0bfc11 581 /** @defgroup HAL_SPI_Aliased_Defines HAL SPI Aliased Defines maintained for legacy purpose
Kojto 109:9296ab0bfc11 582 * @{
Kojto 109:9296ab0bfc11 583 */
Kojto 109:9296ab0bfc11 584 #define SPI_TIMODE_DISABLED SPI_TIMODE_DISABLE
Kojto 109:9296ab0bfc11 585 #define SPI_TIMODE_ENABLED SPI_TIMODE_ENABLE
Kojto 109:9296ab0bfc11 586
Kojto 109:9296ab0bfc11 587 #define SPI_CRCCALCULATION_DISABLED SPI_CRCCALCULATION_DISABLE
Kojto 109:9296ab0bfc11 588 #define SPI_CRCCALCULATION_ENABLED SPI_CRCCALCULATION_ENABLE
Kojto 109:9296ab0bfc11 589
Kojto 109:9296ab0bfc11 590 #define SPI_NSS_PULSE_DISABLED SPI_NSS_PULSE_DISABLE
Kojto 109:9296ab0bfc11 591 #define SPI_NSS_PULSE_ENABLED SPI_NSS_PULSE_ENABLE
Kojto 109:9296ab0bfc11 592
Kojto 109:9296ab0bfc11 593 /**
Kojto 109:9296ab0bfc11 594 * @}
Kojto 109:9296ab0bfc11 595 */
Kojto 109:9296ab0bfc11 596
Kojto 109:9296ab0bfc11 597 /** @defgroup HAL_TIM_Aliased_Defines HAL TIM Aliased Defines maintained for legacy purpose
Kojto 109:9296ab0bfc11 598 * @{
Kojto 109:9296ab0bfc11 599 */
Kojto 109:9296ab0bfc11 600 #define CCER_CCxE_MASK TIM_CCER_CCxE_MASK
Kojto 109:9296ab0bfc11 601 #define CCER_CCxNE_MASK TIM_CCER_CCxNE_MASK
Kojto 109:9296ab0bfc11 602
Kojto 109:9296ab0bfc11 603 #define TIM_DMABase_CR1 TIM_DMABASE_CR1
Kojto 109:9296ab0bfc11 604 #define TIM_DMABase_CR2 TIM_DMABASE_CR2
Kojto 109:9296ab0bfc11 605 #define TIM_DMABase_SMCR TIM_DMABASE_SMCR
Kojto 109:9296ab0bfc11 606 #define TIM_DMABase_DIER TIM_DMABASE_DIER
Kojto 109:9296ab0bfc11 607 #define TIM_DMABase_SR TIM_DMABASE_SR
Kojto 109:9296ab0bfc11 608 #define TIM_DMABase_EGR TIM_DMABASE_EGR
Kojto 109:9296ab0bfc11 609 #define TIM_DMABase_CCMR1 TIM_DMABASE_CCMR1
Kojto 109:9296ab0bfc11 610 #define TIM_DMABase_CCMR2 TIM_DMABASE_CCMR2
Kojto 109:9296ab0bfc11 611 #define TIM_DMABase_CCER TIM_DMABASE_CCER
Kojto 109:9296ab0bfc11 612 #define TIM_DMABase_CNT TIM_DMABASE_CNT
Kojto 109:9296ab0bfc11 613 #define TIM_DMABase_PSC TIM_DMABASE_PSC
Kojto 109:9296ab0bfc11 614 #define TIM_DMABase_ARR TIM_DMABASE_ARR
Kojto 109:9296ab0bfc11 615 #define TIM_DMABase_RCR TIM_DMABASE_RCR
Kojto 109:9296ab0bfc11 616 #define TIM_DMABase_CCR1 TIM_DMABASE_CCR1
Kojto 109:9296ab0bfc11 617 #define TIM_DMABase_CCR2 TIM_DMABASE_CCR2
Kojto 109:9296ab0bfc11 618 #define TIM_DMABase_CCR3 TIM_DMABASE_CCR3
Kojto 109:9296ab0bfc11 619 #define TIM_DMABase_CCR4 TIM_DMABASE_CCR4
Kojto 109:9296ab0bfc11 620 #define TIM_DMABase_BDTR TIM_DMABASE_BDTR
Kojto 109:9296ab0bfc11 621 #define TIM_DMABase_DCR TIM_DMABASE_DCR
Kojto 109:9296ab0bfc11 622 #define TIM_DMABase_DMAR TIM_DMABASE_DMAR
Kojto 109:9296ab0bfc11 623 #define TIM_DMABase_OR1 TIM_DMABASE_OR1
Kojto 109:9296ab0bfc11 624 #define TIM_DMABase_CCMR3 TIM_DMABASE_CCMR3
Kojto 109:9296ab0bfc11 625 #define TIM_DMABase_CCR5 TIM_DMABASE_CCR5
Kojto 109:9296ab0bfc11 626 #define TIM_DMABase_CCR6 TIM_DMABASE_CCR6
Kojto 109:9296ab0bfc11 627 #define TIM_DMABase_OR2 TIM_DMABASE_OR2
Kojto 109:9296ab0bfc11 628 #define TIM_DMABase_OR3 TIM_DMABASE_OR3
Kojto 109:9296ab0bfc11 629 #define TIM_DMABase_OR TIM_DMABASE_OR
Kojto 109:9296ab0bfc11 630
Kojto 109:9296ab0bfc11 631 #define TIM_EventSource_Update TIM_EVENTSOURCE_UPDATE
Kojto 109:9296ab0bfc11 632 #define TIM_EventSource_CC1 TIM_EVENTSOURCE_CC1
Kojto 109:9296ab0bfc11 633 #define TIM_EventSource_CC2 TIM_EVENTSOURCE_CC2
Kojto 109:9296ab0bfc11 634 #define TIM_EventSource_CC3 TIM_EVENTSOURCE_CC3
Kojto 109:9296ab0bfc11 635 #define TIM_EventSource_CC4 TIM_EVENTSOURCE_CC4
Kojto 109:9296ab0bfc11 636 #define TIM_EventSource_COM TIM_EVENTSOURCE_COM
Kojto 109:9296ab0bfc11 637 #define TIM_EventSource_Trigger TIM_EVENTSOURCE_TRIGGER
Kojto 109:9296ab0bfc11 638 #define TIM_EventSource_Break TIM_EVENTSOURCE_BREAK
Kojto 109:9296ab0bfc11 639 #define TIM_EventSource_Break2 TIM_EVENTSOURCE_BREAK2
Kojto 109:9296ab0bfc11 640
Kojto 109:9296ab0bfc11 641 #define TIM_DMABurstLength_1Transfer TIM_DMABURSTLENGTH_1TRANSFER
Kojto 109:9296ab0bfc11 642 #define TIM_DMABurstLength_2Transfers TIM_DMABURSTLENGTH_2TRANSFERS
Kojto 109:9296ab0bfc11 643 #define TIM_DMABurstLength_3Transfers TIM_DMABURSTLENGTH_3TRANSFERS
Kojto 109:9296ab0bfc11 644 #define TIM_DMABurstLength_4Transfers TIM_DMABURSTLENGTH_4TRANSFERS
Kojto 109:9296ab0bfc11 645 #define TIM_DMABurstLength_5Transfers TIM_DMABURSTLENGTH_5TRANSFERS
Kojto 109:9296ab0bfc11 646 #define TIM_DMABurstLength_6Transfers TIM_DMABURSTLENGTH_6TRANSFERS
Kojto 109:9296ab0bfc11 647 #define TIM_DMABurstLength_7Transfers TIM_DMABURSTLENGTH_7TRANSFERS
Kojto 109:9296ab0bfc11 648 #define TIM_DMABurstLength_8Transfers TIM_DMABURSTLENGTH_8TRANSFERS
Kojto 109:9296ab0bfc11 649 #define TIM_DMABurstLength_9Transfers TIM_DMABURSTLENGTH_9TRANSFERS
Kojto 109:9296ab0bfc11 650 #define TIM_DMABurstLength_10Transfers TIM_DMABURSTLENGTH_10TRANSFERS
Kojto 109:9296ab0bfc11 651 #define TIM_DMABurstLength_11Transfers TIM_DMABURSTLENGTH_11TRANSFERS
Kojto 109:9296ab0bfc11 652 #define TIM_DMABurstLength_12Transfers TIM_DMABURSTLENGTH_12TRANSFERS
Kojto 109:9296ab0bfc11 653 #define TIM_DMABurstLength_13Transfers TIM_DMABURSTLENGTH_13TRANSFERS
Kojto 109:9296ab0bfc11 654 #define TIM_DMABurstLength_14Transfers TIM_DMABURSTLENGTH_14TRANSFERS
Kojto 109:9296ab0bfc11 655 #define TIM_DMABurstLength_15Transfers TIM_DMABURSTLENGTH_15TRANSFERS
Kojto 109:9296ab0bfc11 656 #define TIM_DMABurstLength_16Transfers TIM_DMABURSTLENGTH_16TRANSFERS
Kojto 109:9296ab0bfc11 657 #define TIM_DMABurstLength_17Transfers TIM_DMABURSTLENGTH_17TRANSFERS
Kojto 109:9296ab0bfc11 658 #define TIM_DMABurstLength_18Transfers TIM_DMABURSTLENGTH_18TRANSFERS
Kojto 109:9296ab0bfc11 659
Kojto 109:9296ab0bfc11 660 /**
Kojto 109:9296ab0bfc11 661 * @}
Kojto 109:9296ab0bfc11 662 */
Kojto 109:9296ab0bfc11 663
Kojto 109:9296ab0bfc11 664 /** @defgroup HAL_TSC_Aliased_Defines HAL TSC Aliased Defines maintained for legacy purpose
Kojto 109:9296ab0bfc11 665 * @{
Kojto 109:9296ab0bfc11 666 */
Kojto 109:9296ab0bfc11 667 #define TSC_SYNC_POL_FALL TSC_SYNC_POLARITY_FALLING
Kojto 109:9296ab0bfc11 668 #define TSC_SYNC_POL_RISE_HIGH TSC_SYNC_POLARITY_RISING
Kojto 109:9296ab0bfc11 669 /**
Kojto 109:9296ab0bfc11 670 * @}
Kojto 109:9296ab0bfc11 671 */
Kojto 109:9296ab0bfc11 672
Kojto 109:9296ab0bfc11 673 /** @defgroup HAL_UART_Aliased_Defines HAL UART Aliased Defines maintained for legacy purpose
Kojto 109:9296ab0bfc11 674 * @{
Kojto 109:9296ab0bfc11 675 */
Kojto 109:9296ab0bfc11 676 #define UART_ONEBIT_SAMPLING_DISABLED UART_ONE_BIT_SAMPLE_DISABLE
Kojto 109:9296ab0bfc11 677 #define UART_ONEBIT_SAMPLING_ENABLED UART_ONE_BIT_SAMPLE_ENABLE
Kojto 109:9296ab0bfc11 678 #define UART_ONE_BIT_SAMPLE_DISABLED UART_ONE_BIT_SAMPLE_DISABLE
Kojto 109:9296ab0bfc11 679 #define UART_ONE_BIT_SAMPLE_ENABLED UART_ONE_BIT_SAMPLE_ENABLE
Kojto 109:9296ab0bfc11 680
Kojto 109:9296ab0bfc11 681 #define __HAL_UART_ONEBIT_ENABLE __HAL_UART_ONE_BIT_SAMPLE_ENABLE
Kojto 109:9296ab0bfc11 682 #define __HAL_UART_ONEBIT_DISABLE __HAL_UART_ONE_BIT_SAMPLE_DISABLE
Kojto 109:9296ab0bfc11 683
Kojto 109:9296ab0bfc11 684 #define __DIV_SAMPLING16 UART_DIV_SAMPLING16
Kojto 109:9296ab0bfc11 685 #define __DIVMANT_SAMPLING16 UART_DIVMANT_SAMPLING16
Kojto 109:9296ab0bfc11 686 #define __DIVFRAQ_SAMPLING16 UART_DIVFRAQ_SAMPLING16
Kojto 109:9296ab0bfc11 687 #define __UART_BRR_SAMPLING16 UART_BRR_SAMPLING16
Kojto 109:9296ab0bfc11 688
Kojto 109:9296ab0bfc11 689 #define __DIV_SAMPLING8 UART_DIV_SAMPLING8
Kojto 109:9296ab0bfc11 690 #define __DIVMANT_SAMPLING8 UART_DIVMANT_SAMPLING8
Kojto 109:9296ab0bfc11 691 #define __DIVFRAQ_SAMPLING8 UART_DIVFRAQ_SAMPLING8
Kojto 109:9296ab0bfc11 692 #define __UART_BRR_SAMPLING8 UART_BRR_SAMPLING8
Kojto 109:9296ab0bfc11 693
Kojto 109:9296ab0bfc11 694 #define UART_WAKEUPMETHODE_IDLELINE UART_WAKEUPMETHOD_IDLELINE
Kojto 109:9296ab0bfc11 695 #define UART_WAKEUPMETHODE_ADDRESSMARK UART_WAKEUPMETHOD_ADDRESSMARK
Kojto 109:9296ab0bfc11 696
Kojto 109:9296ab0bfc11 697 /**
Kojto 109:9296ab0bfc11 698 * @}
Kojto 109:9296ab0bfc11 699 */
Kojto 109:9296ab0bfc11 700
Kojto 109:9296ab0bfc11 701
Kojto 109:9296ab0bfc11 702 /** @defgroup HAL_USART_Aliased_Defines HAL USART Aliased Defines maintained for legacy purpose
Kojto 109:9296ab0bfc11 703 * @{
Kojto 109:9296ab0bfc11 704 */
Kojto 109:9296ab0bfc11 705
Kojto 109:9296ab0bfc11 706 #define USART_CLOCK_DISABLED USART_CLOCK_DISABLE
Kojto 109:9296ab0bfc11 707 #define USART_CLOCK_ENABLED USART_CLOCK_ENABLE
Kojto 109:9296ab0bfc11 708
Kojto 109:9296ab0bfc11 709 #define USARTNACK_ENABLED USART_NACK_ENABLE
Kojto 109:9296ab0bfc11 710 #define USARTNACK_DISABLED USART_NACK_DISABLE
Kojto 109:9296ab0bfc11 711 /**
Kojto 109:9296ab0bfc11 712 * @}
Kojto 109:9296ab0bfc11 713 */
Kojto 109:9296ab0bfc11 714
Kojto 109:9296ab0bfc11 715 /** @defgroup HAL_WWDG_Aliased_Defines HAL WWDG Aliased Defines maintained for legacy purpose
Kojto 109:9296ab0bfc11 716 * @{
Kojto 109:9296ab0bfc11 717 */
Kojto 109:9296ab0bfc11 718 #define CFR_BASE WWDG_CFR_BASE
Kojto 109:9296ab0bfc11 719
Kojto 109:9296ab0bfc11 720 /**
Kojto 109:9296ab0bfc11 721 * @}
Kojto 109:9296ab0bfc11 722 */
Kojto 109:9296ab0bfc11 723
Kojto 109:9296ab0bfc11 724 /** @defgroup HAL_CAN_Aliased_Defines HAL CAN Aliased Defines maintained for legacy purpose
Kojto 109:9296ab0bfc11 725 * @{
Kojto 109:9296ab0bfc11 726 */
Kojto 109:9296ab0bfc11 727 #define CAN_FilterFIFO0 CAN_FILTER_FIFO0
Kojto 109:9296ab0bfc11 728 #define CAN_FilterFIFO1 CAN_FILTER_FIFO1
Kojto 109:9296ab0bfc11 729 #define CAN_IT_RQCP0 CAN_IT_TME
Kojto 109:9296ab0bfc11 730 #define CAN_IT_RQCP1 CAN_IT_TME
Kojto 109:9296ab0bfc11 731 #define CAN_IT_RQCP2 CAN_IT_TME
Kojto 109:9296ab0bfc11 732 #define INAK_TIMEOUT CAN_TIMEOUT_VALUE
Kojto 109:9296ab0bfc11 733 #define SLAK_TIMEOUT CAN_TIMEOUT_VALUE
Kojto 109:9296ab0bfc11 734 #define CAN_TXSTATUS_FAILED ((uint8_t)0x00)
Kojto 109:9296ab0bfc11 735 #define CAN_TXSTATUS_OK ((uint8_t)0x01)
Kojto 109:9296ab0bfc11 736 #define CAN_TXSTATUS_PENDING ((uint8_t)0x02)
Kojto 109:9296ab0bfc11 737
Kojto 109:9296ab0bfc11 738 /**
Kojto 109:9296ab0bfc11 739 * @}
Kojto 109:9296ab0bfc11 740 */
Kojto 109:9296ab0bfc11 741
Kojto 109:9296ab0bfc11 742 /** @defgroup HAL_ETH_Aliased_Defines HAL ETH Aliased Defines maintained for legacy purpose
Kojto 109:9296ab0bfc11 743 * @{
Kojto 109:9296ab0bfc11 744 */
Kojto 109:9296ab0bfc11 745
Kojto 109:9296ab0bfc11 746 #define VLAN_TAG ETH_VLAN_TAG
Kojto 109:9296ab0bfc11 747 #define MIN_ETH_PAYLOAD ETH_MIN_ETH_PAYLOAD
Kojto 109:9296ab0bfc11 748 #define MAX_ETH_PAYLOAD ETH_MAX_ETH_PAYLOAD
Kojto 109:9296ab0bfc11 749 #define JUMBO_FRAME_PAYLOAD ETH_JUMBO_FRAME_PAYLOAD
Kojto 109:9296ab0bfc11 750 #define MACMIIAR_CR_MASK ETH_MACMIIAR_CR_MASK
Kojto 109:9296ab0bfc11 751 #define MACCR_CLEAR_MASK ETH_MACCR_CLEAR_MASK
Kojto 109:9296ab0bfc11 752 #define MACFCR_CLEAR_MASK ETH_MACFCR_CLEAR_MASK
Kojto 109:9296ab0bfc11 753 #define DMAOMR_CLEAR_MASK ETH_DMAOMR_CLEAR_MASK
Kojto 109:9296ab0bfc11 754
Kojto 109:9296ab0bfc11 755 #define ETH_MMCCR ((uint32_t)0x00000100)
Kojto 109:9296ab0bfc11 756 #define ETH_MMCRIR ((uint32_t)0x00000104)
Kojto 109:9296ab0bfc11 757 #define ETH_MMCTIR ((uint32_t)0x00000108)
Kojto 109:9296ab0bfc11 758 #define ETH_MMCRIMR ((uint32_t)0x0000010C)
Kojto 109:9296ab0bfc11 759 #define ETH_MMCTIMR ((uint32_t)0x00000110)
Kojto 109:9296ab0bfc11 760 #define ETH_MMCTGFSCCR ((uint32_t)0x0000014C)
Kojto 109:9296ab0bfc11 761 #define ETH_MMCTGFMSCCR ((uint32_t)0x00000150)
Kojto 109:9296ab0bfc11 762 #define ETH_MMCTGFCR ((uint32_t)0x00000168)
Kojto 109:9296ab0bfc11 763 #define ETH_MMCRFCECR ((uint32_t)0x00000194)
Kojto 109:9296ab0bfc11 764 #define ETH_MMCRFAECR ((uint32_t)0x00000198)
Kojto 109:9296ab0bfc11 765 #define ETH_MMCRGUFCR ((uint32_t)0x000001C4)
Kojto 109:9296ab0bfc11 766
Kojto 109:9296ab0bfc11 767 /**
Kojto 109:9296ab0bfc11 768 * @}
Kojto 109:9296ab0bfc11 769 */
Kojto 109:9296ab0bfc11 770
Kojto 109:9296ab0bfc11 771 /** @defgroup HAL_PPP_Aliased_Defines HAL PPP Aliased Defines maintained for legacy purpose
Kojto 109:9296ab0bfc11 772 * @{
Kojto 109:9296ab0bfc11 773 */
Kojto 109:9296ab0bfc11 774
Kojto 109:9296ab0bfc11 775 /**
Kojto 109:9296ab0bfc11 776 * @}
Kojto 109:9296ab0bfc11 777 */
Kojto 109:9296ab0bfc11 778
Kojto 109:9296ab0bfc11 779 /* Exported functions --------------------------------------------------------*/
Kojto 109:9296ab0bfc11 780
Kojto 109:9296ab0bfc11 781 /** @defgroup HAL_CRYP_Aliased_Functions HAL CRYP Aliased Functions maintained for legacy purpose
Kojto 109:9296ab0bfc11 782 * @{
Kojto 109:9296ab0bfc11 783 */
Kojto 109:9296ab0bfc11 784 #define HAL_CRYP_ComputationCpltCallback HAL_CRYPEx_ComputationCpltCallback
Kojto 109:9296ab0bfc11 785 /**
Kojto 109:9296ab0bfc11 786 * @}
Kojto 109:9296ab0bfc11 787 */
Kojto 109:9296ab0bfc11 788
Kojto 109:9296ab0bfc11 789 /** @defgroup HAL_HASH_Aliased_Functions HAL HASH Aliased Functions maintained for legacy purpose
Kojto 109:9296ab0bfc11 790 * @{
Kojto 109:9296ab0bfc11 791 */
Kojto 109:9296ab0bfc11 792
Kojto 109:9296ab0bfc11 793 #define HAL_HMAC_MD5_Finish HAL_HASH_MD5_Finish
Kojto 109:9296ab0bfc11 794 #define HAL_HMAC_SHA1_Finish HAL_HASH_SHA1_Finish
Kojto 109:9296ab0bfc11 795 #define HAL_HMAC_SHA224_Finish HAL_HASH_SHA224_Finish
Kojto 109:9296ab0bfc11 796 #define HAL_HMAC_SHA256_Finish HAL_HASH_SHA256_Finish
Kojto 109:9296ab0bfc11 797
Kojto 109:9296ab0bfc11 798 /*HASH Algorithm Selection*/
Kojto 109:9296ab0bfc11 799
Kojto 109:9296ab0bfc11 800 #define HASH_AlgoSelection_SHA1 HASH_ALGOSELECTION_SHA1
Kojto 109:9296ab0bfc11 801 #define HASH_AlgoSelection_SHA224 HASH_ALGOSELECTION_SHA224
Kojto 109:9296ab0bfc11 802 #define HASH_AlgoSelection_SHA256 HASH_ALGOSELECTION_SHA256
Kojto 109:9296ab0bfc11 803 #define HASH_AlgoSelection_MD5 HASH_ALGOSELECTION_MD5
Kojto 109:9296ab0bfc11 804
Kojto 109:9296ab0bfc11 805 #define HASH_AlgoMode_HASH HASH_ALGOMODE_HASH
Kojto 109:9296ab0bfc11 806 #define HASH_AlgoMode_HMAC HASH_ALGOMODE_HMAC
Kojto 109:9296ab0bfc11 807
Kojto 109:9296ab0bfc11 808 #define HASH_HMACKeyType_ShortKey HASH_HMAC_KEYTYPE_SHORTKEY
Kojto 109:9296ab0bfc11 809 #define HASH_HMACKeyType_LongKey HASH_HMAC_KEYTYPE_LONGKEY
Kojto 109:9296ab0bfc11 810 /**
Kojto 109:9296ab0bfc11 811 * @}
Kojto 109:9296ab0bfc11 812 */
Kojto 109:9296ab0bfc11 813
Kojto 109:9296ab0bfc11 814 /** @defgroup HAL_Aliased_Functions HAL Generic Aliased Functions maintained for legacy purpose
Kojto 109:9296ab0bfc11 815 * @{
Kojto 109:9296ab0bfc11 816 */
Kojto 109:9296ab0bfc11 817 #define HAL_EnableDBGSleepMode HAL_DBGMCU_EnableDBGSleepMode
Kojto 109:9296ab0bfc11 818 #define HAL_DisableDBGSleepMode HAL_DBGMCU_DisableDBGSleepMode
Kojto 109:9296ab0bfc11 819 #define HAL_EnableDBGStopMode HAL_DBGMCU_EnableDBGStopMode
Kojto 109:9296ab0bfc11 820 #define HAL_DisableDBGStopMode HAL_DBGMCU_DisableDBGStopMode
Kojto 109:9296ab0bfc11 821 #define HAL_EnableDBGStandbyMode HAL_DBGMCU_EnableDBGStandbyMode
Kojto 109:9296ab0bfc11 822 #define HAL_DisableDBGStandbyMode HAL_DBGMCU_DisableDBGStandbyMode
Kojto 109:9296ab0bfc11 823 #define HAL_DBG_LowPowerConfig(Periph, cmd) (((cmd)==ENABLE)? HAL_DBGMCU_DBG_EnableLowPowerConfig(Periph) : HAL_DBGMCU_DBG_DisableLowPowerConfig(Periph))
Kojto 109:9296ab0bfc11 824 #define HAL_VREFINT_OutputSelect HAL_SYSCFG_VREFINT_OutputSelect
Kojto 109:9296ab0bfc11 825 #define HAL_Lock_Cmd(cmd) (((cmd)==ENABLE) ? HAL_SYSCFG_Enable_Lock_VREFINT() : HAL_SYSCFG_Disable_Lock_VREFINT())
Kojto 109:9296ab0bfc11 826 #define HAL_VREFINT_Cmd(cmd) (((cmd)==ENABLE)? HAL_SYSCFG_EnableVREFINT() : HAL_SYSCFG_DisableVREFINT())
Kojto 109:9296ab0bfc11 827 #define HAL_ADC_EnableBuffer_Cmd(cmd) (((cmd)==ENABLE) ? HAL_ADCEx_EnableVREFINT() : HAL_ADCEx_DisableVREFINT())
Kojto 109:9296ab0bfc11 828 #define HAL_ADC_EnableBufferSensor_Cmd(cmd) (((cmd)==ENABLE) ? HAL_ADCEx_EnableVREFINTTempSensor() : HAL_ADCEx_DisableVREFINTTempSensor())
Kojto 109:9296ab0bfc11 829 /**
Kojto 109:9296ab0bfc11 830 * @}
Kojto 109:9296ab0bfc11 831 */
Kojto 109:9296ab0bfc11 832
Kojto 109:9296ab0bfc11 833 /** @defgroup HAL_FLASH_Aliased_Functions HAL FLASH Aliased Functions maintained for legacy purpose
Kojto 109:9296ab0bfc11 834 * @{
Kojto 109:9296ab0bfc11 835 */
Kojto 109:9296ab0bfc11 836 #define FLASH_HalfPageProgram HAL_FLASHEx_HalfPageProgram
Kojto 109:9296ab0bfc11 837 #define FLASH_EnableRunPowerDown HAL_FLASHEx_EnableRunPowerDown
Kojto 109:9296ab0bfc11 838 #define FLASH_DisableRunPowerDown HAL_FLASHEx_DisableRunPowerDown
Kojto 109:9296ab0bfc11 839 #define HAL_DATA_EEPROMEx_Unlock HAL_FLASHEx_DATAEEPROM_Unlock
Kojto 109:9296ab0bfc11 840 #define HAL_DATA_EEPROMEx_Lock HAL_FLASHEx_DATAEEPROM_Lock
Kojto 109:9296ab0bfc11 841 #define HAL_DATA_EEPROMEx_Erase HAL_FLASHEx_DATAEEPROM_Erase
Kojto 109:9296ab0bfc11 842 #define HAL_DATA_EEPROMEx_Program HAL_FLASHEx_DATAEEPROM_Program
Kojto 109:9296ab0bfc11 843
Kojto 109:9296ab0bfc11 844 /**
Kojto 109:9296ab0bfc11 845 * @}
Kojto 109:9296ab0bfc11 846 */
Kojto 109:9296ab0bfc11 847
Kojto 109:9296ab0bfc11 848 /** @defgroup HAL_I2C_Aliased_Functions HAL I2C Aliased Functions maintained for legacy purpose
Kojto 109:9296ab0bfc11 849 * @{
Kojto 109:9296ab0bfc11 850 */
Kojto 109:9296ab0bfc11 851 #define HAL_I2CEx_AnalogFilter_Config HAL_I2CEx_ConfigAnalogFilter
Kojto 109:9296ab0bfc11 852 #define HAL_I2CEx_DigitalFilter_Config HAL_I2CEx_ConfigDigitalFilter
Kojto 109:9296ab0bfc11 853
Kojto 109:9296ab0bfc11 854 #define HAL_I2CFastModePlusConfig(SYSCFG_I2CFastModePlus, cmd) (((cmd)==ENABLE)? HAL_I2CEx_EnableFastModePlus(SYSCFG_I2CFastModePlus): HAL_I2CEx_DisableFastModePlus(SYSCFG_I2CFastModePlus))
Kojto 109:9296ab0bfc11 855 /**
Kojto 109:9296ab0bfc11 856 * @}
Kojto 109:9296ab0bfc11 857 */
Kojto 109:9296ab0bfc11 858
Kojto 109:9296ab0bfc11 859 /** @defgroup HAL_PWR_Aliased HAL PWR Aliased maintained for legacy purpose
Kojto 109:9296ab0bfc11 860 * @{
Kojto 109:9296ab0bfc11 861 */
Kojto 109:9296ab0bfc11 862 #define HAL_PWR_PVDConfig HAL_PWR_ConfigPVD
Kojto 109:9296ab0bfc11 863 #define HAL_PWR_DisableBkUpReg HAL_PWREx_DisableBkUpReg
Kojto 109:9296ab0bfc11 864 #define HAL_PWR_DisableFlashPowerDown HAL_PWREx_DisableFlashPowerDown
Kojto 109:9296ab0bfc11 865 #define HAL_PWR_DisableVddio2Monitor HAL_PWREx_DisableVddio2Monitor
Kojto 109:9296ab0bfc11 866 #define HAL_PWR_EnableBkUpReg HAL_PWREx_EnableBkUpReg
Kojto 109:9296ab0bfc11 867 #define HAL_PWR_EnableFlashPowerDown HAL_PWREx_EnableFlashPowerDown
Kojto 109:9296ab0bfc11 868 #define HAL_PWR_EnableVddio2Monitor HAL_PWREx_EnableVddio2Monitor
Kojto 109:9296ab0bfc11 869 #define HAL_PWR_PVD_PVM_IRQHandler HAL_PWREx_PVD_PVM_IRQHandler
Kojto 109:9296ab0bfc11 870 #define HAL_PWR_PVDLevelConfig HAL_PWR_ConfigPVD
Kojto 109:9296ab0bfc11 871 #define HAL_PWR_Vddio2Monitor_IRQHandler HAL_PWREx_Vddio2Monitor_IRQHandler
Kojto 109:9296ab0bfc11 872 #define HAL_PWR_Vddio2MonitorCallback HAL_PWREx_Vddio2MonitorCallback
Kojto 109:9296ab0bfc11 873 #define HAL_PWREx_ActivateOverDrive HAL_PWREx_EnableOverDrive
Kojto 109:9296ab0bfc11 874 #define HAL_PWREx_DeactivateOverDrive HAL_PWREx_DisableOverDrive
Kojto 109:9296ab0bfc11 875 #define HAL_PWREx_DisableSDADCAnalog HAL_PWREx_DisableSDADC
Kojto 109:9296ab0bfc11 876 #define HAL_PWREx_EnableSDADCAnalog HAL_PWREx_EnableSDADC
Kojto 109:9296ab0bfc11 877 #define HAL_PWREx_PVMConfig HAL_PWREx_ConfigPVM
Kojto 109:9296ab0bfc11 878
Kojto 109:9296ab0bfc11 879 #define PWR_MODE_NORMAL PWR_PVD_MODE_NORMAL
Kojto 109:9296ab0bfc11 880 #define PWR_MODE_IT_RISING PWR_PVD_MODE_IT_RISING
Kojto 109:9296ab0bfc11 881 #define PWR_MODE_IT_FALLING PWR_PVD_MODE_IT_FALLING
Kojto 109:9296ab0bfc11 882 #define PWR_MODE_IT_RISING_FALLING PWR_PVD_MODE_IT_RISING_FALLING
Kojto 109:9296ab0bfc11 883 #define PWR_MODE_EVENT_RISING PWR_PVD_MODE_EVENT_RISING
Kojto 109:9296ab0bfc11 884 #define PWR_MODE_EVENT_FALLING PWR_PVD_MODE_EVENT_FALLING
Kojto 109:9296ab0bfc11 885 #define PWR_MODE_EVENT_RISING_FALLING PWR_PVD_MODE_EVENT_RISING_FALLING
Kojto 109:9296ab0bfc11 886
Kojto 109:9296ab0bfc11 887 #define CR_OFFSET_BB PWR_CR_OFFSET_BB
Kojto 109:9296ab0bfc11 888 #define CSR_OFFSET_BB PWR_CSR_OFFSET_BB
Kojto 109:9296ab0bfc11 889
Kojto 109:9296ab0bfc11 890 #define DBP_BitNumber DBP_BIT_NUMBER
Kojto 109:9296ab0bfc11 891 #define PVDE_BitNumber PVDE_BIT_NUMBER
Kojto 109:9296ab0bfc11 892 #define PMODE_BitNumber PMODE_BIT_NUMBER
Kojto 109:9296ab0bfc11 893 #define EWUP_BitNumber EWUP_BIT_NUMBER
Kojto 109:9296ab0bfc11 894 #define FPDS_BitNumber FPDS_BIT_NUMBER
Kojto 109:9296ab0bfc11 895 #define ODEN_BitNumber ODEN_BIT_NUMBER
Kojto 109:9296ab0bfc11 896 #define ODSWEN_BitNumber ODSWEN_BIT_NUMBER
Kojto 109:9296ab0bfc11 897 #define MRLVDS_BitNumber MRLVDS_BIT_NUMBER
Kojto 109:9296ab0bfc11 898 #define LPLVDS_BitNumber LPLVDS_BIT_NUMBER
Kojto 109:9296ab0bfc11 899 #define BRE_BitNumber BRE_BIT_NUMBER
Kojto 109:9296ab0bfc11 900
Kojto 109:9296ab0bfc11 901 #define PWR_MODE_EVT PWR_PVD_MODE_NORMAL
Kojto 109:9296ab0bfc11 902
Kojto 109:9296ab0bfc11 903 /**
Kojto 109:9296ab0bfc11 904 * @}
Kojto 109:9296ab0bfc11 905 */
Kojto 109:9296ab0bfc11 906
Kojto 109:9296ab0bfc11 907 /** @defgroup HAL_SMBUS_Aliased_Functions HAL SMBUS Aliased Functions maintained for legacy purpose
Kojto 109:9296ab0bfc11 908 * @{
Kojto 109:9296ab0bfc11 909 */
Kojto 109:9296ab0bfc11 910 #define HAL_SMBUS_Slave_Listen_IT HAL_SMBUS_EnableListen_IT
Kojto 109:9296ab0bfc11 911 #define HAL_SMBUS_SlaveAddrCallback HAL_SMBUS_AddrCallback
Kojto 109:9296ab0bfc11 912 #define HAL_SMBUS_SlaveListenCpltCallback HAL_SMBUS_ListenCpltCallback
Kojto 109:9296ab0bfc11 913 /**
Kojto 109:9296ab0bfc11 914 * @}
Kojto 109:9296ab0bfc11 915 */
Kojto 109:9296ab0bfc11 916
Kojto 109:9296ab0bfc11 917 /** @defgroup HAL_SPI_Aliased_Functions HAL SPI Aliased Functions maintained for legacy purpose
Kojto 109:9296ab0bfc11 918 * @{
Kojto 109:9296ab0bfc11 919 */
Kojto 109:9296ab0bfc11 920 #define HAL_SPI_FlushRxFifo HAL_SPIEx_FlushRxFifo
Kojto 109:9296ab0bfc11 921 /**
Kojto 109:9296ab0bfc11 922 * @}
Kojto 109:9296ab0bfc11 923 */
Kojto 109:9296ab0bfc11 924
Kojto 109:9296ab0bfc11 925 /** @defgroup HAL_TIM_Aliased_Functions HAL TIM Aliased Functions maintained for legacy purpose
Kojto 109:9296ab0bfc11 926 * @{
Kojto 109:9296ab0bfc11 927 */
Kojto 109:9296ab0bfc11 928 #define HAL_TIM_DMADelayPulseCplt TIM_DMADelayPulseCplt
Kojto 109:9296ab0bfc11 929 #define HAL_TIM_DMAError TIM_DMAError
Kojto 109:9296ab0bfc11 930 #define HAL_TIM_DMACaptureCplt TIM_DMACaptureCplt
Kojto 109:9296ab0bfc11 931 #define HAL_TIMEx_DMACommutationCplt TIMEx_DMACommutationCplt
Kojto 109:9296ab0bfc11 932 /**
Kojto 109:9296ab0bfc11 933 * @}
Kojto 109:9296ab0bfc11 934 */
Kojto 109:9296ab0bfc11 935
Kojto 109:9296ab0bfc11 936 /** @defgroup HAL_UART_Aliased_Functions HAL UART Aliased Functions maintained for legacy purpose
Kojto 109:9296ab0bfc11 937 * @{
Kojto 109:9296ab0bfc11 938 */
Kojto 109:9296ab0bfc11 939 #define HAL_UART_WakeupCallback HAL_UARTEx_WakeupCallback
Kojto 109:9296ab0bfc11 940 /**
Kojto 109:9296ab0bfc11 941 * @}
Kojto 109:9296ab0bfc11 942 */
Kojto 109:9296ab0bfc11 943
Kojto 109:9296ab0bfc11 944 /** @defgroup HAL_LTDC_Aliased_Functions HAL LTDC Aliased Functions maintained for legacy purpose
Kojto 109:9296ab0bfc11 945 * @{
Kojto 109:9296ab0bfc11 946 */
Kojto 109:9296ab0bfc11 947 #define HAL_LTDC_LineEvenCallback HAL_LTDC_LineEventCallback
Kojto 109:9296ab0bfc11 948 /**
Kojto 109:9296ab0bfc11 949 * @}
Kojto 109:9296ab0bfc11 950 */
Kojto 109:9296ab0bfc11 951
Kojto 109:9296ab0bfc11 952
Kojto 109:9296ab0bfc11 953 /** @defgroup HAL_PPP_Aliased_Functions HAL PPP Aliased Functions maintained for legacy purpose
Kojto 109:9296ab0bfc11 954 * @{
Kojto 109:9296ab0bfc11 955 */
Kojto 109:9296ab0bfc11 956
Kojto 109:9296ab0bfc11 957 /**
Kojto 109:9296ab0bfc11 958 * @}
Kojto 109:9296ab0bfc11 959 */
Kojto 109:9296ab0bfc11 960
Kojto 109:9296ab0bfc11 961 /* Exported macros ------------------------------------------------------------*/
Kojto 109:9296ab0bfc11 962
Kojto 109:9296ab0bfc11 963 /** @defgroup HAL_AES_Aliased_Macros HAL CRYP Aliased Macros maintained for legacy purpose
Kojto 109:9296ab0bfc11 964 * @{
Kojto 109:9296ab0bfc11 965 */
Kojto 109:9296ab0bfc11 966 #define AES_IT_CC CRYP_IT_CC
Kojto 109:9296ab0bfc11 967 #define AES_IT_ERR CRYP_IT_ERR
Kojto 109:9296ab0bfc11 968 #define AES_FLAG_CCF CRYP_FLAG_CCF
Kojto 109:9296ab0bfc11 969 /**
Kojto 109:9296ab0bfc11 970 * @}
Kojto 109:9296ab0bfc11 971 */
Kojto 109:9296ab0bfc11 972
Kojto 109:9296ab0bfc11 973 /** @defgroup HAL_Aliased_Macros HAL Generic Aliased Macros maintained for legacy purpose
Kojto 109:9296ab0bfc11 974 * @{
Kojto 109:9296ab0bfc11 975 */
Kojto 109:9296ab0bfc11 976 #define __HAL_GET_BOOT_MODE __HAL_SYSCFG_GET_BOOT_MODE
Kojto 109:9296ab0bfc11 977 #define __HAL_REMAPMEMORY_FLASH __HAL_SYSCFG_REMAPMEMORY_FLASH
Kojto 109:9296ab0bfc11 978 #define __HAL_REMAPMEMORY_SYSTEMFLASH __HAL_SYSCFG_REMAPMEMORY_SYSTEMFLASH
Kojto 109:9296ab0bfc11 979 #define __HAL_REMAPMEMORY_SRAM __HAL_SYSCFG_REMAPMEMORY_SRAM
Kojto 109:9296ab0bfc11 980 #define __HAL_REMAPMEMORY_FMC __HAL_SYSCFG_REMAPMEMORY_FMC
Kojto 109:9296ab0bfc11 981 #define __HAL_REMAPMEMORY_FMC_SDRAM __HAL_SYSCFG_REMAPMEMORY_FMC_SDRAM
Kojto 109:9296ab0bfc11 982 #define __HAL_REMAPMEMORY_FSMC __HAL_SYSCFG_REMAPMEMORY_FSMC
Kojto 109:9296ab0bfc11 983 #define __HAL_REMAPMEMORY_QUADSPI __HAL_SYSCFG_REMAPMEMORY_QUADSPI
Kojto 109:9296ab0bfc11 984 #define __HAL_FMC_BANK __HAL_SYSCFG_FMC_BANK
Kojto 109:9296ab0bfc11 985 #define __HAL_GET_FLAG __HAL_SYSCFG_GET_FLAG
Kojto 109:9296ab0bfc11 986 #define __HAL_CLEAR_FLAG __HAL_SYSCFG_CLEAR_FLAG
Kojto 109:9296ab0bfc11 987 #define __HAL_VREFINT_OUT_ENABLE __HAL_SYSCFG_VREFINT_OUT_ENABLE
Kojto 109:9296ab0bfc11 988 #define __HAL_VREFINT_OUT_DISABLE __HAL_SYSCFG_VREFINT_OUT_DISABLE
Kojto 109:9296ab0bfc11 989
Kojto 109:9296ab0bfc11 990 #define SYSCFG_FLAG_VREF_READY SYSCFG_FLAG_VREFINT_READY
Kojto 109:9296ab0bfc11 991 #define SYSCFG_FLAG_RC48 RCC_FLAG_HSI48
Kojto 109:9296ab0bfc11 992 #define IS_SYSCFG_FASTMODEPLUS_CONFIG IS_I2C_FASTMODEPLUS
Kojto 109:9296ab0bfc11 993 #define UFB_MODE_BitNumber UFB_MODE_BIT_NUMBER
Kojto 109:9296ab0bfc11 994 #define CMP_PD_BitNumber CMP_PD_BIT_NUMBER
Kojto 109:9296ab0bfc11 995
Kojto 109:9296ab0bfc11 996 /**
Kojto 109:9296ab0bfc11 997 * @}
Kojto 109:9296ab0bfc11 998 */
Kojto 109:9296ab0bfc11 999
Kojto 109:9296ab0bfc11 1000
Kojto 109:9296ab0bfc11 1001 /** @defgroup HAL_ADC_Aliased_Macros HAL ADC Aliased Macros maintained for legacy purpose
Kojto 109:9296ab0bfc11 1002 * @{
Kojto 109:9296ab0bfc11 1003 */
Kojto 109:9296ab0bfc11 1004 #define __ADC_ENABLE __HAL_ADC_ENABLE
Kojto 109:9296ab0bfc11 1005 #define __ADC_DISABLE __HAL_ADC_DISABLE
Kojto 109:9296ab0bfc11 1006 #define __HAL_ADC_ENABLING_CONDITIONS ADC_ENABLING_CONDITIONS
Kojto 109:9296ab0bfc11 1007 #define __HAL_ADC_DISABLING_CONDITIONS ADC_DISABLING_CONDITIONS
Kojto 109:9296ab0bfc11 1008 #define __HAL_ADC_IS_ENABLED ADC_IS_ENABLE
Kojto 109:9296ab0bfc11 1009 #define __ADC_IS_ENABLED ADC_IS_ENABLE
Kojto 109:9296ab0bfc11 1010 #define __HAL_ADC_IS_SOFTWARE_START_REGULAR ADC_IS_SOFTWARE_START_REGULAR
Kojto 109:9296ab0bfc11 1011 #define __HAL_ADC_IS_SOFTWARE_START_INJECTED ADC_IS_SOFTWARE_START_INJECTED
Kojto 109:9296ab0bfc11 1012 #define __HAL_ADC_IS_CONVERSION_ONGOING_REGULAR_INJECTED ADC_IS_CONVERSION_ONGOING_REGULAR_INJECTED
Kojto 109:9296ab0bfc11 1013 #define __HAL_ADC_IS_CONVERSION_ONGOING_REGULAR ADC_IS_CONVERSION_ONGOING_REGULAR
Kojto 109:9296ab0bfc11 1014 #define __HAL_ADC_IS_CONVERSION_ONGOING_INJECTED ADC_IS_CONVERSION_ONGOING_INJECTED
Kojto 109:9296ab0bfc11 1015 #define __HAL_ADC_IS_CONVERSION_ONGOING ADC_IS_CONVERSION_ONGOING
Kojto 109:9296ab0bfc11 1016 #define __HAL_ADC_CLEAR_ERRORCODE ADC_CLEAR_ERRORCODE
Kojto 109:9296ab0bfc11 1017
Kojto 109:9296ab0bfc11 1018 #define __HAL_ADC_GET_RESOLUTION ADC_GET_RESOLUTION
Kojto 109:9296ab0bfc11 1019 #define __HAL_ADC_JSQR_RK ADC_JSQR_RK
Kojto 109:9296ab0bfc11 1020 #define __HAL_ADC_CFGR_AWD1CH ADC_CFGR_AWD1CH_SHIFT
Kojto 109:9296ab0bfc11 1021 #define __HAL_ADC_CFGR_AWD23CR ADC_CFGR_AWD23CR
Kojto 109:9296ab0bfc11 1022 #define __HAL_ADC_CFGR_INJECT_AUTO_CONVERSION ADC_CFGR_INJECT_AUTO_CONVERSION
Kojto 109:9296ab0bfc11 1023 #define __HAL_ADC_CFGR_INJECT_CONTEXT_QUEUE ADC_CFGR_INJECT_CONTEXT_QUEUE
Kojto 109:9296ab0bfc11 1024 #define __HAL_ADC_CFGR_INJECT_DISCCONTINUOUS ADC_CFGR_INJECT_DISCCONTINUOUS
Kojto 109:9296ab0bfc11 1025 #define __HAL_ADC_CFGR_REG_DISCCONTINUOUS ADC_CFGR_REG_DISCCONTINUOUS
Kojto 109:9296ab0bfc11 1026 #define __HAL_ADC_CFGR_DISCONTINUOUS_NUM ADC_CFGR_DISCONTINUOUS_NUM
Kojto 109:9296ab0bfc11 1027 #define __HAL_ADC_CFGR_AUTOWAIT ADC_CFGR_AUTOWAIT
Kojto 109:9296ab0bfc11 1028 #define __HAL_ADC_CFGR_CONTINUOUS ADC_CFGR_CONTINUOUS
Kojto 109:9296ab0bfc11 1029 #define __HAL_ADC_CFGR_OVERRUN ADC_CFGR_OVERRUN
Kojto 109:9296ab0bfc11 1030 #define __HAL_ADC_CFGR_DMACONTREQ ADC_CFGR_DMACONTREQ
Kojto 109:9296ab0bfc11 1031 #define __HAL_ADC_CFGR_EXTSEL ADC_CFGR_EXTSEL_SET
Kojto 109:9296ab0bfc11 1032 #define __HAL_ADC_JSQR_JEXTSEL ADC_JSQR_JEXTSEL_SET
Kojto 109:9296ab0bfc11 1033 #define __HAL_ADC_OFR_CHANNEL ADC_OFR_CHANNEL
Kojto 109:9296ab0bfc11 1034 #define __HAL_ADC_DIFSEL_CHANNEL ADC_DIFSEL_CHANNEL
Kojto 109:9296ab0bfc11 1035 #define __HAL_ADC_CALFACT_DIFF_SET ADC_CALFACT_DIFF_SET
Kojto 109:9296ab0bfc11 1036 #define __HAL_ADC_CALFACT_DIFF_GET ADC_CALFACT_DIFF_GET
Kojto 109:9296ab0bfc11 1037 #define __HAL_ADC_TRX_HIGHTHRESHOLD ADC_TRX_HIGHTHRESHOLD
Kojto 109:9296ab0bfc11 1038
Kojto 109:9296ab0bfc11 1039 #define __HAL_ADC_OFFSET_SHIFT_RESOLUTION ADC_OFFSET_SHIFT_RESOLUTION
Kojto 109:9296ab0bfc11 1040 #define __HAL_ADC_AWD1THRESHOLD_SHIFT_RESOLUTION ADC_AWD1THRESHOLD_SHIFT_RESOLUTION
Kojto 109:9296ab0bfc11 1041 #define __HAL_ADC_AWD23THRESHOLD_SHIFT_RESOLUTION ADC_AWD23THRESHOLD_SHIFT_RESOLUTION
Kojto 109:9296ab0bfc11 1042 #define __HAL_ADC_COMMON_REGISTER ADC_COMMON_REGISTER
Kojto 109:9296ab0bfc11 1043 #define __HAL_ADC_COMMON_CCR_MULTI ADC_COMMON_CCR_MULTI
Kojto 109:9296ab0bfc11 1044 #define __HAL_ADC_MULTIMODE_IS_ENABLED ADC_MULTIMODE_IS_ENABLE
Kojto 109:9296ab0bfc11 1045 #define __ADC_MULTIMODE_IS_ENABLED ADC_MULTIMODE_IS_ENABLE
Kojto 109:9296ab0bfc11 1046 #define __HAL_ADC_NONMULTIMODE_OR_MULTIMODEMASTER ADC_NONMULTIMODE_OR_MULTIMODEMASTER
Kojto 109:9296ab0bfc11 1047 #define __HAL_ADC_COMMON_ADC_OTHER ADC_COMMON_ADC_OTHER
Kojto 109:9296ab0bfc11 1048 #define __HAL_ADC_MULTI_SLAVE ADC_MULTI_SLAVE
Kojto 109:9296ab0bfc11 1049
Kojto 109:9296ab0bfc11 1050 #define __HAL_ADC_SQR1_L ADC_SQR1_L_SHIFT
Kojto 109:9296ab0bfc11 1051 #define __HAL_ADC_JSQR_JL ADC_JSQR_JL_SHIFT
Kojto 109:9296ab0bfc11 1052 #define __HAL_ADC_JSQR_RK_JL ADC_JSQR_RK_JL
Kojto 109:9296ab0bfc11 1053 #define __HAL_ADC_CR1_DISCONTINUOUS_NUM ADC_CR1_DISCONTINUOUS_NUM
Kojto 109:9296ab0bfc11 1054 #define __HAL_ADC_CR1_SCAN ADC_CR1_SCAN_SET
Kojto 109:9296ab0bfc11 1055 #define __HAL_ADC_CONVCYCLES_MAX_RANGE ADC_CONVCYCLES_MAX_RANGE
Kojto 109:9296ab0bfc11 1056 #define __HAL_ADC_CLOCK_PRESCALER_RANGE ADC_CLOCK_PRESCALER_RANGE
Kojto 109:9296ab0bfc11 1057 #define __HAL_ADC_GET_CLOCK_PRESCALER ADC_GET_CLOCK_PRESCALER
Kojto 109:9296ab0bfc11 1058
Kojto 109:9296ab0bfc11 1059 #define __HAL_ADC_SQR1 ADC_SQR1
Kojto 109:9296ab0bfc11 1060 #define __HAL_ADC_SMPR1 ADC_SMPR1
Kojto 109:9296ab0bfc11 1061 #define __HAL_ADC_SMPR2 ADC_SMPR2
Kojto 109:9296ab0bfc11 1062 #define __HAL_ADC_SQR3_RK ADC_SQR3_RK
Kojto 109:9296ab0bfc11 1063 #define __HAL_ADC_SQR2_RK ADC_SQR2_RK
Kojto 109:9296ab0bfc11 1064 #define __HAL_ADC_SQR1_RK ADC_SQR1_RK
Kojto 109:9296ab0bfc11 1065 #define __HAL_ADC_CR2_CONTINUOUS ADC_CR2_CONTINUOUS
Kojto 109:9296ab0bfc11 1066 #define __HAL_ADC_CR1_DISCONTINUOUS ADC_CR1_DISCONTINUOUS
Kojto 109:9296ab0bfc11 1067 #define __HAL_ADC_CR1_SCANCONV ADC_CR1_SCANCONV
Kojto 109:9296ab0bfc11 1068 #define __HAL_ADC_CR2_EOCSelection ADC_CR2_EOCSelection
Kojto 109:9296ab0bfc11 1069 #define __HAL_ADC_CR2_DMAContReq ADC_CR2_DMAContReq
Kojto 109:9296ab0bfc11 1070 #define __HAL_ADC_GET_RESOLUTION ADC_GET_RESOLUTION
Kojto 109:9296ab0bfc11 1071 #define __HAL_ADC_JSQR ADC_JSQR
Kojto 109:9296ab0bfc11 1072
Kojto 109:9296ab0bfc11 1073 #define __HAL_ADC_CHSELR_CHANNEL ADC_CHSELR_CHANNEL
Kojto 109:9296ab0bfc11 1074 #define __HAL_ADC_CFGR1_REG_DISCCONTINUOUS ADC_CFGR1_REG_DISCCONTINUOUS
Kojto 109:9296ab0bfc11 1075 #define __HAL_ADC_CFGR1_AUTOOFF ADC_CFGR1_AUTOOFF
Kojto 109:9296ab0bfc11 1076 #define __HAL_ADC_CFGR1_AUTOWAIT ADC_CFGR1_AUTOWAIT
Kojto 109:9296ab0bfc11 1077 #define __HAL_ADC_CFGR1_CONTINUOUS ADC_CFGR1_CONTINUOUS
Kojto 109:9296ab0bfc11 1078 #define __HAL_ADC_CFGR1_OVERRUN ADC_CFGR1_OVERRUN
Kojto 109:9296ab0bfc11 1079 #define __HAL_ADC_CFGR1_SCANDIR ADC_CFGR1_SCANDIR
Kojto 109:9296ab0bfc11 1080 #define __HAL_ADC_CFGR1_DMACONTREQ ADC_CFGR1_DMACONTREQ
Kojto 109:9296ab0bfc11 1081
Kojto 109:9296ab0bfc11 1082 /**
Kojto 109:9296ab0bfc11 1083 * @}
Kojto 109:9296ab0bfc11 1084 */
Kojto 109:9296ab0bfc11 1085
Kojto 109:9296ab0bfc11 1086 /** @defgroup HAL_DAC_Aliased_Macros HAL DAC Aliased Macros maintained for legacy purpose
Kojto 109:9296ab0bfc11 1087 * @{
Kojto 109:9296ab0bfc11 1088 */
Kojto 109:9296ab0bfc11 1089 #define __HAL_DHR12R1_ALIGNEMENT DAC_DHR12R1_ALIGNMENT
Kojto 109:9296ab0bfc11 1090 #define __HAL_DHR12R2_ALIGNEMENT DAC_DHR12R2_ALIGNMENT
Kojto 109:9296ab0bfc11 1091 #define __HAL_DHR12RD_ALIGNEMENT DAC_DHR12RD_ALIGNMENT
Kojto 109:9296ab0bfc11 1092 #define IS_DAC_GENERATE_WAVE IS_DAC_WAVE
Kojto 109:9296ab0bfc11 1093
Kojto 109:9296ab0bfc11 1094 /**
Kojto 109:9296ab0bfc11 1095 * @}
Kojto 109:9296ab0bfc11 1096 */
Kojto 109:9296ab0bfc11 1097
Kojto 109:9296ab0bfc11 1098 /** @defgroup HAL_DBGMCU_Aliased_Macros HAL DBGMCU Aliased Macros maintained for legacy purpose
Kojto 109:9296ab0bfc11 1099 * @{
Kojto 109:9296ab0bfc11 1100 */
Kojto 109:9296ab0bfc11 1101 #define __HAL_FREEZE_TIM1_DBGMCU __HAL_DBGMCU_FREEZE_TIM1
Kojto 109:9296ab0bfc11 1102 #define __HAL_UNFREEZE_TIM1_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM1
Kojto 109:9296ab0bfc11 1103 #define __HAL_FREEZE_TIM2_DBGMCU __HAL_DBGMCU_FREEZE_TIM2
Kojto 109:9296ab0bfc11 1104 #define __HAL_UNFREEZE_TIM2_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM2
Kojto 109:9296ab0bfc11 1105 #define __HAL_FREEZE_TIM3_DBGMCU __HAL_DBGMCU_FREEZE_TIM3
Kojto 109:9296ab0bfc11 1106 #define __HAL_UNFREEZE_TIM3_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM3
Kojto 109:9296ab0bfc11 1107 #define __HAL_FREEZE_TIM4_DBGMCU __HAL_DBGMCU_FREEZE_TIM4
Kojto 109:9296ab0bfc11 1108 #define __HAL_UNFREEZE_TIM4_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM4
Kojto 109:9296ab0bfc11 1109 #define __HAL_FREEZE_TIM5_DBGMCU __HAL_DBGMCU_FREEZE_TIM5
Kojto 109:9296ab0bfc11 1110 #define __HAL_UNFREEZE_TIM5_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM5
Kojto 109:9296ab0bfc11 1111 #define __HAL_FREEZE_TIM6_DBGMCU __HAL_DBGMCU_FREEZE_TIM6
Kojto 109:9296ab0bfc11 1112 #define __HAL_UNFREEZE_TIM6_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM6
Kojto 109:9296ab0bfc11 1113 #define __HAL_FREEZE_TIM7_DBGMCU __HAL_DBGMCU_FREEZE_TIM7
Kojto 109:9296ab0bfc11 1114 #define __HAL_UNFREEZE_TIM7_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM7
Kojto 109:9296ab0bfc11 1115 #define __HAL_FREEZE_TIM8_DBGMCU __HAL_DBGMCU_FREEZE_TIM8
Kojto 109:9296ab0bfc11 1116 #define __HAL_UNFREEZE_TIM8_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM8
Kojto 109:9296ab0bfc11 1117
Kojto 109:9296ab0bfc11 1118 #define __HAL_FREEZE_TIM9_DBGMCU __HAL_DBGMCU_FREEZE_TIM9
Kojto 109:9296ab0bfc11 1119 #define __HAL_UNFREEZE_TIM9_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM9
Kojto 109:9296ab0bfc11 1120 #define __HAL_FREEZE_TIM10_DBGMCU __HAL_DBGMCU_FREEZE_TIM10
Kojto 109:9296ab0bfc11 1121 #define __HAL_UNFREEZE_TIM10_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM10
Kojto 109:9296ab0bfc11 1122 #define __HAL_FREEZE_TIM11_DBGMCU __HAL_DBGMCU_FREEZE_TIM11
Kojto 109:9296ab0bfc11 1123 #define __HAL_UNFREEZE_TIM11_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM11
Kojto 109:9296ab0bfc11 1124 #define __HAL_FREEZE_TIM12_DBGMCU __HAL_DBGMCU_FREEZE_TIM12
Kojto 109:9296ab0bfc11 1125 #define __HAL_UNFREEZE_TIM12_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM12
Kojto 109:9296ab0bfc11 1126 #define __HAL_FREEZE_TIM13_DBGMCU __HAL_DBGMCU_FREEZE_TIM13
Kojto 109:9296ab0bfc11 1127 #define __HAL_UNFREEZE_TIM13_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM13
Kojto 109:9296ab0bfc11 1128 #define __HAL_FREEZE_TIM14_DBGMCU __HAL_DBGMCU_FREEZE_TIM14
Kojto 109:9296ab0bfc11 1129 #define __HAL_UNFREEZE_TIM14_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM14
Kojto 109:9296ab0bfc11 1130 #define __HAL_FREEZE_CAN2_DBGMCU __HAL_DBGMCU_FREEZE_CAN2
Kojto 109:9296ab0bfc11 1131 #define __HAL_UNFREEZE_CAN2_DBGMCU __HAL_DBGMCU_UNFREEZE_CAN2
Kojto 109:9296ab0bfc11 1132
Kojto 109:9296ab0bfc11 1133
Kojto 109:9296ab0bfc11 1134 #define __HAL_FREEZE_TIM15_DBGMCU __HAL_DBGMCU_FREEZE_TIM15
Kojto 109:9296ab0bfc11 1135 #define __HAL_UNFREEZE_TIM15_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM15
Kojto 109:9296ab0bfc11 1136 #define __HAL_FREEZE_TIM16_DBGMCU __HAL_DBGMCU_FREEZE_TIM16
Kojto 109:9296ab0bfc11 1137 #define __HAL_UNFREEZE_TIM16_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM16
Kojto 109:9296ab0bfc11 1138 #define __HAL_FREEZE_TIM17_DBGMCU __HAL_DBGMCU_FREEZE_TIM17
Kojto 109:9296ab0bfc11 1139 #define __HAL_UNFREEZE_TIM17_DBGMCU __HAL_DBGMCU_UNFREEZE_TIM17
Kojto 109:9296ab0bfc11 1140 #define __HAL_FREEZE_RTC_DBGMCU __HAL_DBGMCU_FREEZE_RTC
Kojto 109:9296ab0bfc11 1141 #define __HAL_UNFREEZE_RTC_DBGMCU __HAL_DBGMCU_UNFREEZE_RTC
Kojto 109:9296ab0bfc11 1142 #define __HAL_FREEZE_WWDG_DBGMCU __HAL_DBGMCU_FREEZE_WWDG
Kojto 109:9296ab0bfc11 1143 #define __HAL_UNFREEZE_WWDG_DBGMCU __HAL_DBGMCU_UNFREEZE_WWDG
Kojto 109:9296ab0bfc11 1144 #define __HAL_FREEZE_IWDG_DBGMCU __HAL_DBGMCU_FREEZE_IWDG
Kojto 109:9296ab0bfc11 1145 #define __HAL_UNFREEZE_IWDG_DBGMCU __HAL_DBGMCU_UNFREEZE_IWDG
Kojto 109:9296ab0bfc11 1146 #define __HAL_FREEZE_I2C1_TIMEOUT_DBGMCU __HAL_DBGMCU_FREEZE_I2C1_TIMEOUT
Kojto 109:9296ab0bfc11 1147 #define __HAL_UNFREEZE_I2C1_TIMEOUT_DBGMCU __HAL_DBGMCU_UNFREEZE_I2C1_TIMEOUT
Kojto 109:9296ab0bfc11 1148 #define __HAL_FREEZE_I2C2_TIMEOUT_DBGMCU __HAL_DBGMCU_FREEZE_I2C2_TIMEOUT
Kojto 109:9296ab0bfc11 1149 #define __HAL_UNFREEZE_I2C2_TIMEOUT_DBGMCU __HAL_DBGMCU_UNFREEZE_I2C2_TIMEOUT
Kojto 109:9296ab0bfc11 1150 #define __HAL_FREEZE_I2C3_TIMEOUT_DBGMCU __HAL_DBGMCU_FREEZE_I2C3_TIMEOUT
Kojto 109:9296ab0bfc11 1151 #define __HAL_UNFREEZE_I2C3_TIMEOUT_DBGMCU __HAL_DBGMCU_UNFREEZE_I2C3_TIMEOUT
Kojto 109:9296ab0bfc11 1152 #define __HAL_FREEZE_CAN1_DBGMCU __HAL_DBGMCU_FREEZE_CAN1
Kojto 109:9296ab0bfc11 1153 #define __HAL_UNFREEZE_CAN1_DBGMCU __HAL_DBGMCU_UNFREEZE_CAN1
Kojto 109:9296ab0bfc11 1154 #define __HAL_FREEZE_LPTIM1_DBGMCU __HAL_DBGMCU_FREEZE_LPTIM1
Kojto 109:9296ab0bfc11 1155 #define __HAL_UNFREEZE_LPTIM1_DBGMCU __HAL_DBGMCU_UNFREEZE_LPTIM1
Kojto 109:9296ab0bfc11 1156 #define __HAL_FREEZE_LPTIM2_DBGMCU __HAL_DBGMCU_FREEZE_LPTIM2
Kojto 109:9296ab0bfc11 1157 #define __HAL_UNFREEZE_LPTIM2_DBGMCU __HAL_DBGMCU_UNFREEZE_LPTIM2
Kojto 109:9296ab0bfc11 1158
Kojto 109:9296ab0bfc11 1159 /**
Kojto 109:9296ab0bfc11 1160 * @}
Kojto 109:9296ab0bfc11 1161 */
Kojto 109:9296ab0bfc11 1162
Kojto 109:9296ab0bfc11 1163 /** @defgroup HAL_COMP_Aliased_Macros HAL COMP Aliased Macros maintained for legacy purpose
Kojto 109:9296ab0bfc11 1164 * @{
Kojto 109:9296ab0bfc11 1165 */
Kojto 109:9296ab0bfc11 1166
Kojto 109:9296ab0bfc11 1167 #define __HAL_COMP_EXTI_RISING_IT_ENABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_RISING_EDGE() : \
Kojto 109:9296ab0bfc11 1168 __HAL_COMP_COMP2_EXTI_ENABLE_RISING_EDGE())
Kojto 109:9296ab0bfc11 1169 #define __HAL_COMP_EXTI_RISING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_RISING_EDGE() : \
Kojto 109:9296ab0bfc11 1170 __HAL_COMP_COMP2_EXTI_DISABLE_RISING_EDGE())
Kojto 109:9296ab0bfc11 1171 #define __HAL_COMP_EXTI_FALLING_IT_ENABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_FALLING_EDGE() : \
Kojto 109:9296ab0bfc11 1172 __HAL_COMP_COMP2_EXTI_ENABLE_FALLING_EDGE())
Kojto 109:9296ab0bfc11 1173 #define __HAL_COMP_EXTI_FALLING_IT_DISABLE(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_FALLING_EDGE() : \
Kojto 109:9296ab0bfc11 1174 __HAL_COMP_COMP2_EXTI_DISABLE_FALLING_EDGE())
Kojto 109:9296ab0bfc11 1175 #define __HAL_COMP_EXTI_ENABLE_IT(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_ENABLE_IT() : \
Kojto 109:9296ab0bfc11 1176 __HAL_COMP_COMP2_EXTI_ENABLE_IT())
Kojto 109:9296ab0bfc11 1177 #define __HAL_COMP_EXTI_DISABLE_IT(__EXTILINE__) (((__EXTILINE__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_DISABLE_IT() : \
Kojto 109:9296ab0bfc11 1178 __HAL_COMP_COMP2_EXTI_DISABLE_IT())
Kojto 109:9296ab0bfc11 1179 #define __HAL_COMP_EXTI_GET_FLAG(__FLAG__) (((__FLAG__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_GET_FLAG() : \
Kojto 109:9296ab0bfc11 1180 __HAL_COMP_COMP2_EXTI_GET_FLAG())
Kojto 109:9296ab0bfc11 1181 #define __HAL_COMP_EXTI_CLEAR_FLAG(__FLAG__) (((__FLAG__) == COMP_EXTI_LINE_COMP1) ? __HAL_COMP_COMP1_EXTI_CLEAR_FLAG() : \
Kojto 109:9296ab0bfc11 1182 __HAL_COMP_COMP2_EXTI_CLEAR_FLAG())
Kojto 109:9296ab0bfc11 1183 #define __HAL_COMP_GET_EXTI_LINE COMP_GET_EXTI_LINE
Kojto 109:9296ab0bfc11 1184
Kojto 109:9296ab0bfc11 1185 /**
Kojto 109:9296ab0bfc11 1186 * @}
Kojto 109:9296ab0bfc11 1187 */
Kojto 109:9296ab0bfc11 1188
Kojto 109:9296ab0bfc11 1189 /** @defgroup HAL_DAC_Aliased_Macros HAL DAC Aliased Macros maintained for legacy purpose
Kojto 109:9296ab0bfc11 1190 * @{
Kojto 109:9296ab0bfc11 1191 */
Kojto 109:9296ab0bfc11 1192
Kojto 109:9296ab0bfc11 1193 #define IS_DAC_WAVE(WAVE) (((WAVE) == DAC_WAVE_NONE) || \
Kojto 109:9296ab0bfc11 1194 ((WAVE) == DAC_WAVE_NOISE)|| \
Kojto 109:9296ab0bfc11 1195 ((WAVE) == DAC_WAVE_TRIANGLE))
Kojto 109:9296ab0bfc11 1196
Kojto 109:9296ab0bfc11 1197 /**
Kojto 109:9296ab0bfc11 1198 * @}
Kojto 109:9296ab0bfc11 1199 */
Kojto 109:9296ab0bfc11 1200
Kojto 109:9296ab0bfc11 1201 /** @defgroup HAL_FLASH_Aliased_Macros HAL FLASH Aliased Macros maintained for legacy purpose
Kojto 109:9296ab0bfc11 1202 * @{
Kojto 109:9296ab0bfc11 1203 */
Kojto 109:9296ab0bfc11 1204
Kojto 109:9296ab0bfc11 1205 #define IS_WRPAREA IS_OB_WRPAREA
Kojto 109:9296ab0bfc11 1206 #define IS_TYPEPROGRAM IS_FLASH_TYPEPROGRAM
Kojto 109:9296ab0bfc11 1207 #define IS_TYPEPROGRAMFLASH IS_FLASH_TYPEPROGRAM
Kojto 109:9296ab0bfc11 1208 #define IS_TYPEERASE IS_FLASH_TYPEERASE
Kojto 109:9296ab0bfc11 1209 #define IS_NBSECTORS IS_FLASH_NBSECTORS
Kojto 109:9296ab0bfc11 1210 #define IS_OB_WDG_SOURCE IS_OB_IWDG_SOURCE
Kojto 109:9296ab0bfc11 1211
Kojto 109:9296ab0bfc11 1212 /**
Kojto 109:9296ab0bfc11 1213 * @}
Kojto 109:9296ab0bfc11 1214 */
Kojto 109:9296ab0bfc11 1215
Kojto 109:9296ab0bfc11 1216 /** @defgroup HAL_I2C_Aliased_Macros HAL I2C Aliased Macros maintained for legacy purpose
Kojto 109:9296ab0bfc11 1217 * @{
Kojto 109:9296ab0bfc11 1218 */
Kojto 109:9296ab0bfc11 1219
Kojto 109:9296ab0bfc11 1220 #define __HAL_I2C_RESET_CR2 I2C_RESET_CR2
Kojto 109:9296ab0bfc11 1221 #define __HAL_I2C_GENERATE_START I2C_GENERATE_START
Kojto 109:9296ab0bfc11 1222 #define __HAL_I2C_FREQ_RANGE I2C_FREQ_RANGE
Kojto 109:9296ab0bfc11 1223 #define __HAL_I2C_RISE_TIME I2C_RISE_TIME
Kojto 109:9296ab0bfc11 1224 #define __HAL_I2C_SPEED_STANDARD I2C_SPEED_STANDARD
Kojto 109:9296ab0bfc11 1225 #define __HAL_I2C_SPEED_FAST I2C_SPEED_FAST
Kojto 109:9296ab0bfc11 1226 #define __HAL_I2C_SPEED I2C_SPEED
Kojto 109:9296ab0bfc11 1227 #define __HAL_I2C_7BIT_ADD_WRITE I2C_7BIT_ADD_WRITE
Kojto 109:9296ab0bfc11 1228 #define __HAL_I2C_7BIT_ADD_READ I2C_7BIT_ADD_READ
Kojto 109:9296ab0bfc11 1229 #define __HAL_I2C_10BIT_ADDRESS I2C_10BIT_ADDRESS
Kojto 109:9296ab0bfc11 1230 #define __HAL_I2C_10BIT_HEADER_WRITE I2C_10BIT_HEADER_WRITE
Kojto 109:9296ab0bfc11 1231 #define __HAL_I2C_10BIT_HEADER_READ I2C_10BIT_HEADER_READ
Kojto 109:9296ab0bfc11 1232 #define __HAL_I2C_MEM_ADD_MSB I2C_MEM_ADD_MSB
Kojto 109:9296ab0bfc11 1233 #define __HAL_I2C_MEM_ADD_LSB I2C_MEM_ADD_LSB
Kojto 109:9296ab0bfc11 1234 #define __HAL_I2C_FREQRANGE I2C_FREQRANGE
Kojto 109:9296ab0bfc11 1235 /**
Kojto 109:9296ab0bfc11 1236 * @}
Kojto 109:9296ab0bfc11 1237 */
Kojto 109:9296ab0bfc11 1238
Kojto 109:9296ab0bfc11 1239 /** @defgroup HAL_I2S_Aliased_Macros HAL I2S Aliased Macros maintained for legacy purpose
Kojto 109:9296ab0bfc11 1240 * @{
Kojto 109:9296ab0bfc11 1241 */
Kojto 109:9296ab0bfc11 1242
Kojto 109:9296ab0bfc11 1243 #define IS_I2S_INSTANCE IS_I2S_ALL_INSTANCE
Kojto 109:9296ab0bfc11 1244 #define IS_I2S_INSTANCE_EXT IS_I2S_ALL_INSTANCE_EXT
Kojto 109:9296ab0bfc11 1245
Kojto 109:9296ab0bfc11 1246 /**
Kojto 109:9296ab0bfc11 1247 * @}
Kojto 109:9296ab0bfc11 1248 */
Kojto 109:9296ab0bfc11 1249
Kojto 109:9296ab0bfc11 1250 /** @defgroup HAL_IRDA_Aliased_Macros HAL IRDA Aliased Macros maintained for legacy purpose
Kojto 109:9296ab0bfc11 1251 * @{
Kojto 109:9296ab0bfc11 1252 */
Kojto 109:9296ab0bfc11 1253
Kojto 109:9296ab0bfc11 1254 #define __IRDA_DISABLE __HAL_IRDA_DISABLE
Kojto 109:9296ab0bfc11 1255 #define __IRDA_ENABLE __HAL_IRDA_ENABLE
Kojto 109:9296ab0bfc11 1256
Kojto 109:9296ab0bfc11 1257 #define __HAL_IRDA_GETCLOCKSOURCE IRDA_GETCLOCKSOURCE
Kojto 109:9296ab0bfc11 1258 #define __HAL_IRDA_MASK_COMPUTATION IRDA_MASK_COMPUTATION
Kojto 109:9296ab0bfc11 1259 #define __IRDA_GETCLOCKSOURCE IRDA_GETCLOCKSOURCE
Kojto 109:9296ab0bfc11 1260 #define __IRDA_MASK_COMPUTATION IRDA_MASK_COMPUTATION
Kojto 109:9296ab0bfc11 1261
Kojto 109:9296ab0bfc11 1262 #define IS_IRDA_ONEBIT_SAMPLE IS_IRDA_ONE_BIT_SAMPLE
Kojto 109:9296ab0bfc11 1263
Kojto 109:9296ab0bfc11 1264
Kojto 109:9296ab0bfc11 1265 /**
Kojto 109:9296ab0bfc11 1266 * @}
Kojto 109:9296ab0bfc11 1267 */
Kojto 109:9296ab0bfc11 1268
Kojto 109:9296ab0bfc11 1269
Kojto 109:9296ab0bfc11 1270 /** @defgroup HAL_IWDG_Aliased_Macros HAL IWDG Aliased Macros maintained for legacy purpose
Kojto 109:9296ab0bfc11 1271 * @{
Kojto 109:9296ab0bfc11 1272 */
Kojto 109:9296ab0bfc11 1273 #define __HAL_IWDG_ENABLE_WRITE_ACCESS IWDG_ENABLE_WRITE_ACCESS
Kojto 109:9296ab0bfc11 1274 #define __HAL_IWDG_DISABLE_WRITE_ACCESS IWDG_DISABLE_WRITE_ACCESS
Kojto 109:9296ab0bfc11 1275 /**
Kojto 109:9296ab0bfc11 1276 * @}
Kojto 109:9296ab0bfc11 1277 */
Kojto 109:9296ab0bfc11 1278
Kojto 109:9296ab0bfc11 1279
Kojto 109:9296ab0bfc11 1280 /** @defgroup HAL_LPTIM_Aliased_Macros HAL LPTIM Aliased Macros maintained for legacy purpose
Kojto 109:9296ab0bfc11 1281 * @{
Kojto 109:9296ab0bfc11 1282 */
Kojto 109:9296ab0bfc11 1283
Kojto 109:9296ab0bfc11 1284 #define __HAL_LPTIM_ENABLE_INTERRUPT __HAL_LPTIM_ENABLE_IT
Kojto 109:9296ab0bfc11 1285 #define __HAL_LPTIM_DISABLE_INTERRUPT __HAL_LPTIM_DISABLE_IT
Kojto 109:9296ab0bfc11 1286 #define __HAL_LPTIM_GET_ITSTATUS __HAL_LPTIM_GET_IT_SOURCE
Kojto 109:9296ab0bfc11 1287
Kojto 109:9296ab0bfc11 1288 /**
Kojto 109:9296ab0bfc11 1289 * @}
Kojto 109:9296ab0bfc11 1290 */
Kojto 109:9296ab0bfc11 1291
Kojto 109:9296ab0bfc11 1292
Kojto 109:9296ab0bfc11 1293 /** @defgroup HAL_OPAMP_Aliased_Macros HAL OPAMP Aliased Macros maintained for legacy purpose
Kojto 109:9296ab0bfc11 1294 * @{
Kojto 109:9296ab0bfc11 1295 */
Kojto 109:9296ab0bfc11 1296 #define __OPAMP_CSR_OPAXPD OPAMP_CSR_OPAXPD
Kojto 109:9296ab0bfc11 1297 #define __OPAMP_CSR_S3SELX OPAMP_CSR_S3SELX
Kojto 109:9296ab0bfc11 1298 #define __OPAMP_CSR_S4SELX OPAMP_CSR_S4SELX
Kojto 109:9296ab0bfc11 1299 #define __OPAMP_CSR_S5SELX OPAMP_CSR_S5SELX
Kojto 109:9296ab0bfc11 1300 #define __OPAMP_CSR_S6SELX OPAMP_CSR_S6SELX
Kojto 109:9296ab0bfc11 1301 #define __OPAMP_CSR_OPAXCAL_L OPAMP_CSR_OPAXCAL_L
Kojto 109:9296ab0bfc11 1302 #define __OPAMP_CSR_OPAXCAL_H OPAMP_CSR_OPAXCAL_H
Kojto 109:9296ab0bfc11 1303 #define __OPAMP_CSR_OPAXLPM OPAMP_CSR_OPAXLPM
Kojto 109:9296ab0bfc11 1304 #define __OPAMP_CSR_ALL_SWITCHES OPAMP_CSR_ALL_SWITCHES
Kojto 109:9296ab0bfc11 1305 #define __OPAMP_CSR_ANAWSELX OPAMP_CSR_ANAWSELX
Kojto 109:9296ab0bfc11 1306 #define __OPAMP_CSR_OPAXCALOUT OPAMP_CSR_OPAXCALOUT
Kojto 109:9296ab0bfc11 1307 #define __OPAMP_OFFSET_TRIM_BITSPOSITION OPAMP_OFFSET_TRIM_BITSPOSITION
Kojto 109:9296ab0bfc11 1308 #define __OPAMP_OFFSET_TRIM_SET OPAMP_OFFSET_TRIM_SET
Kojto 109:9296ab0bfc11 1309
Kojto 109:9296ab0bfc11 1310 /**
Kojto 109:9296ab0bfc11 1311 * @}
Kojto 109:9296ab0bfc11 1312 */
Kojto 109:9296ab0bfc11 1313
Kojto 109:9296ab0bfc11 1314
Kojto 109:9296ab0bfc11 1315 /** @defgroup HAL_PWR_Aliased_Macros HAL PWR Aliased Macros maintained for legacy purpose
Kojto 109:9296ab0bfc11 1316 * @{
Kojto 109:9296ab0bfc11 1317 */
Kojto 109:9296ab0bfc11 1318 #define __HAL_PVD_EVENT_DISABLE __HAL_PWR_PVD_EXTI_DISABLE_EVENT
Kojto 109:9296ab0bfc11 1319 #define __HAL_PVD_EVENT_ENABLE __HAL_PWR_PVD_EXTI_ENABLE_EVENT
Kojto 109:9296ab0bfc11 1320 #define __HAL_PVD_EXTI_FALLINGTRIGGER_DISABLE __HAL_PWR_PVD_EXTI_DISABLE_FALLING_EDGE
Kojto 109:9296ab0bfc11 1321 #define __HAL_PVD_EXTI_FALLINGTRIGGER_ENABLE __HAL_PWR_PVD_EXTI_ENABLE_FALLING_EDGE
Kojto 109:9296ab0bfc11 1322 #define __HAL_PVD_EXTI_RISINGTRIGGER_DISABLE __HAL_PWR_PVD_EXTI_DISABLE_RISING_EDGE
Kojto 109:9296ab0bfc11 1323 #define __HAL_PVD_EXTI_RISINGTRIGGER_ENABLE __HAL_PWR_PVD_EXTI_ENABLE_RISING_EDGE
Kojto 109:9296ab0bfc11 1324 #define __HAL_PVM_EVENT_DISABLE __HAL_PWR_PVM_EVENT_DISABLE
Kojto 109:9296ab0bfc11 1325 #define __HAL_PVM_EVENT_ENABLE __HAL_PWR_PVM_EVENT_ENABLE
Kojto 109:9296ab0bfc11 1326 #define __HAL_PVM_EXTI_FALLINGTRIGGER_DISABLE __HAL_PWR_PVM_EXTI_FALLINGTRIGGER_DISABLE
Kojto 109:9296ab0bfc11 1327 #define __HAL_PVM_EXTI_FALLINGTRIGGER_ENABLE __HAL_PWR_PVM_EXTI_FALLINGTRIGGER_ENABLE
Kojto 109:9296ab0bfc11 1328 #define __HAL_PVM_EXTI_RISINGTRIGGER_DISABLE __HAL_PWR_PVM_EXTI_RISINGTRIGGER_DISABLE
Kojto 109:9296ab0bfc11 1329 #define __HAL_PVM_EXTI_RISINGTRIGGER_ENABLE __HAL_PWR_PVM_EXTI_RISINGTRIGGER_ENABLE
Kojto 109:9296ab0bfc11 1330 #define __HAL_PWR_INTERNALWAKEUP_DISABLE HAL_PWREx_DisableInternalWakeUpLine
Kojto 109:9296ab0bfc11 1331 #define __HAL_PWR_INTERNALWAKEUP_ENABLE HAL_PWREx_EnableInternalWakeUpLine
Kojto 109:9296ab0bfc11 1332 #define __HAL_PWR_PULL_UP_DOWN_CONFIG_DISABLE HAL_PWREx_DisablePullUpPullDownConfig
Kojto 109:9296ab0bfc11 1333 #define __HAL_PWR_PULL_UP_DOWN_CONFIG_ENABLE HAL_PWREx_EnablePullUpPullDownConfig
Kojto 109:9296ab0bfc11 1334 #define __HAL_PWR_PVD_EXTI_CLEAR_EGDE_TRIGGER() __HAL_PWR_PVD_EXTI_DISABLE_RISING_EDGE();__HAL_PWR_PVD_EXTI_DISABLE_FALLING_EDGE()
Kojto 109:9296ab0bfc11 1335 #define __HAL_PWR_PVD_EXTI_EVENT_DISABLE __HAL_PWR_PVD_EXTI_DISABLE_EVENT
Kojto 109:9296ab0bfc11 1336 #define __HAL_PWR_PVD_EXTI_EVENT_ENABLE __HAL_PWR_PVD_EXTI_ENABLE_EVENT
Kojto 109:9296ab0bfc11 1337 #define __HAL_PWR_PVD_EXTI_FALLINGTRIGGER_DISABLE __HAL_PWR_PVD_EXTI_DISABLE_FALLING_EDGE
Kojto 109:9296ab0bfc11 1338 #define __HAL_PWR_PVD_EXTI_FALLINGTRIGGER_ENABLE __HAL_PWR_PVD_EXTI_ENABLE_FALLING_EDGE
Kojto 109:9296ab0bfc11 1339 #define __HAL_PWR_PVD_EXTI_RISINGTRIGGER_DISABLE __HAL_PWR_PVD_EXTI_DISABLE_RISING_EDGE
Kojto 109:9296ab0bfc11 1340 #define __HAL_PWR_PVD_EXTI_RISINGTRIGGER_ENABLE __HAL_PWR_PVD_EXTI_ENABLE_RISING_EDGE
Kojto 109:9296ab0bfc11 1341 #define __HAL_PWR_PVD_EXTI_SET_FALLING_EGDE_TRIGGER __HAL_PWR_PVD_EXTI_ENABLE_FALLING_EDGE
Kojto 109:9296ab0bfc11 1342 #define __HAL_PWR_PVD_EXTI_SET_RISING_EDGE_TRIGGER __HAL_PWR_PVD_EXTI_ENABLE_RISING_EDGE
Kojto 109:9296ab0bfc11 1343 #define __HAL_PWR_PVM_DISABLE() HAL_PWREx_DisablePVM1();HAL_PWREx_DisablePVM2();HAL_PWREx_DisablePVM3();HAL_PWREx_DisablePVM4()
Kojto 109:9296ab0bfc11 1344 #define __HAL_PWR_PVM_ENABLE() HAL_PWREx_EnablePVM1();HAL_PWREx_EnablePVM2();HAL_PWREx_EnablePVM3();HAL_PWREx_EnablePVM4()
Kojto 109:9296ab0bfc11 1345 #define __HAL_PWR_SRAM2CONTENT_PRESERVE_DISABLE HAL_PWREx_DisableSRAM2ContentRetention
Kojto 109:9296ab0bfc11 1346 #define __HAL_PWR_SRAM2CONTENT_PRESERVE_ENABLE HAL_PWREx_EnableSRAM2ContentRetention
Kojto 109:9296ab0bfc11 1347 #define __HAL_PWR_VDDIO2_DISABLE HAL_PWREx_DisableVddIO2
Kojto 109:9296ab0bfc11 1348 #define __HAL_PWR_VDDIO2_ENABLE HAL_PWREx_EnableVddIO2
Kojto 109:9296ab0bfc11 1349 #define __HAL_PWR_VDDIO2_EXTI_CLEAR_EGDE_TRIGGER __HAL_PWR_VDDIO2_EXTI_DISABLE_FALLING_EDGE
Kojto 109:9296ab0bfc11 1350 #define __HAL_PWR_VDDIO2_EXTI_SET_FALLING_EGDE_TRIGGER __HAL_PWR_VDDIO2_EXTI_ENABLE_FALLING_EDGE
Kojto 109:9296ab0bfc11 1351 #define __HAL_PWR_VDDUSB_DISABLE HAL_PWREx_DisableVddUSB
Kojto 109:9296ab0bfc11 1352 #define __HAL_PWR_VDDUSB_ENABLE HAL_PWREx_EnableVddUSB
Kojto 109:9296ab0bfc11 1353
Kojto 109:9296ab0bfc11 1354 #if defined (STM32F4)
Kojto 109:9296ab0bfc11 1355 #define __HAL_PVD_EXTI_ENABLE_IT(PWR_EXTI_LINE_PVD) __HAL_PWR_PVD_EXTI_ENABLE_IT()
Kojto 109:9296ab0bfc11 1356 #define __HAL_PVD_EXTI_DISABLE_IT(PWR_EXTI_LINE_PVD) __HAL_PWR_PVD_EXTI_DISABLE_IT()
Kojto 109:9296ab0bfc11 1357 #define __HAL_PVD_EXTI_GET_FLAG(PWR_EXTI_LINE_PVD) __HAL_PWR_PVD_EXTI_GET_FLAG()
Kojto 109:9296ab0bfc11 1358 #define __HAL_PVD_EXTI_CLEAR_FLAG(PWR_EXTI_LINE_PVD) __HAL_PWR_PVD_EXTI_CLEAR_FLAG()
Kojto 109:9296ab0bfc11 1359 #define __HAL_PVD_EXTI_GENERATE_SWIT(PWR_EXTI_LINE_PVD) __HAL_PWR_PVD_EXTI_GENERATE_SWIT()
Kojto 109:9296ab0bfc11 1360 #else
Kojto 109:9296ab0bfc11 1361 #define __HAL_PVD_EXTI_CLEAR_FLAG __HAL_PWR_PVD_EXTI_CLEAR_FLAG
Kojto 109:9296ab0bfc11 1362 #define __HAL_PVD_EXTI_DISABLE_IT __HAL_PWR_PVD_EXTI_DISABLE_IT
Kojto 109:9296ab0bfc11 1363 #define __HAL_PVD_EXTI_ENABLE_IT __HAL_PWR_PVD_EXTI_ENABLE_IT
Kojto 109:9296ab0bfc11 1364 #define __HAL_PVD_EXTI_GENERATE_SWIT __HAL_PWR_PVD_EXTI_GENERATE_SWIT
Kojto 109:9296ab0bfc11 1365 #define __HAL_PVD_EXTI_GET_FLAG __HAL_PWR_PVD_EXTI_GET_FLAG
Kojto 109:9296ab0bfc11 1366 #endif /* STM32F4 */
Kojto 109:9296ab0bfc11 1367 /**
Kojto 109:9296ab0bfc11 1368 * @}
Kojto 109:9296ab0bfc11 1369 */
Kojto 109:9296ab0bfc11 1370
Kojto 109:9296ab0bfc11 1371
Kojto 109:9296ab0bfc11 1372 /** @defgroup HAL_RCC_Aliased HAL RCC Aliased maintained for legacy purpose
Kojto 109:9296ab0bfc11 1373 * @{
Kojto 109:9296ab0bfc11 1374 */
Kojto 109:9296ab0bfc11 1375
Kojto 109:9296ab0bfc11 1376 #define RCC_StopWakeUpClock_MSI RCC_STOP_WAKEUPCLOCK_MSI
Kojto 109:9296ab0bfc11 1377 #define RCC_StopWakeUpClock_HSI RCC_STOP_WAKEUPCLOCK_HSI
Kojto 109:9296ab0bfc11 1378
Kojto 109:9296ab0bfc11 1379 #define HAL_RCC_CCSCallback HAL_RCC_CSSCallback
Kojto 109:9296ab0bfc11 1380 #define HAL_RC48_EnableBuffer_Cmd(cmd) (((cmd)==ENABLE) ? HAL_RCCEx_EnableHSI48_VREFINT() : HAL_RCCEx_DisableHSI48_VREFINT())
Kojto 109:9296ab0bfc11 1381
Kojto 109:9296ab0bfc11 1382 #define __ADC_CLK_DISABLE __HAL_RCC_ADC_CLK_DISABLE
Kojto 109:9296ab0bfc11 1383 #define __ADC_CLK_ENABLE __HAL_RCC_ADC_CLK_ENABLE
Kojto 109:9296ab0bfc11 1384 #define __ADC_CLK_SLEEP_DISABLE __HAL_RCC_ADC_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1385 #define __ADC_CLK_SLEEP_ENABLE __HAL_RCC_ADC_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1386 #define __ADC_FORCE_RESET __HAL_RCC_ADC_FORCE_RESET
Kojto 109:9296ab0bfc11 1387 #define __ADC_RELEASE_RESET __HAL_RCC_ADC_RELEASE_RESET
Kojto 109:9296ab0bfc11 1388 #define __ADC1_CLK_DISABLE __HAL_RCC_ADC1_CLK_DISABLE
Kojto 109:9296ab0bfc11 1389 #define __ADC1_CLK_ENABLE __HAL_RCC_ADC1_CLK_ENABLE
Kojto 109:9296ab0bfc11 1390 #define __ADC1_FORCE_RESET __HAL_RCC_ADC1_FORCE_RESET
Kojto 109:9296ab0bfc11 1391 #define __ADC1_RELEASE_RESET __HAL_RCC_ADC1_RELEASE_RESET
Kojto 109:9296ab0bfc11 1392 #define __ADC1_CLK_SLEEP_ENABLE __HAL_RCC_ADC1_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1393 #define __ADC1_CLK_SLEEP_DISABLE __HAL_RCC_ADC1_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1394 #define __ADC2_CLK_DISABLE __HAL_RCC_ADC2_CLK_DISABLE
Kojto 109:9296ab0bfc11 1395 #define __ADC2_CLK_ENABLE __HAL_RCC_ADC2_CLK_ENABLE
Kojto 109:9296ab0bfc11 1396 #define __ADC2_FORCE_RESET __HAL_RCC_ADC2_FORCE_RESET
Kojto 109:9296ab0bfc11 1397 #define __ADC2_RELEASE_RESET __HAL_RCC_ADC2_RELEASE_RESET
Kojto 109:9296ab0bfc11 1398 #define __ADC3_CLK_DISABLE __HAL_RCC_ADC3_CLK_DISABLE
Kojto 109:9296ab0bfc11 1399 #define __ADC3_CLK_ENABLE __HAL_RCC_ADC3_CLK_ENABLE
Kojto 109:9296ab0bfc11 1400 #define __ADC3_FORCE_RESET __HAL_RCC_ADC3_FORCE_RESET
Kojto 109:9296ab0bfc11 1401 #define __ADC3_RELEASE_RESET __HAL_RCC_ADC3_RELEASE_RESET
Kojto 109:9296ab0bfc11 1402 #define __AES_CLK_DISABLE __HAL_RCC_AES_CLK_DISABLE
Kojto 109:9296ab0bfc11 1403 #define __AES_CLK_ENABLE __HAL_RCC_AES_CLK_ENABLE
Kojto 109:9296ab0bfc11 1404 #define __AES_CLK_SLEEP_DISABLE __HAL_RCC_AES_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1405 #define __AES_CLK_SLEEP_ENABLE __HAL_RCC_AES_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1406 #define __AES_FORCE_RESET __HAL_RCC_AES_FORCE_RESET
Kojto 109:9296ab0bfc11 1407 #define __AES_RELEASE_RESET __HAL_RCC_AES_RELEASE_RESET
Kojto 109:9296ab0bfc11 1408 #define __CRYP_CLK_SLEEP_ENABLE __HAL_RCC_CRYP_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1409 #define __CRYP_CLK_SLEEP_DISABLE __HAL_RCC_CRYP_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1410 #define __CRYP_CLK_ENABLE __HAL_RCC_CRYP_CLK_ENABLE
Kojto 109:9296ab0bfc11 1411 #define __CRYP_CLK_DISABLE __HAL_RCC_CRYP_CLK_DISABLE
Kojto 109:9296ab0bfc11 1412 #define __CRYP_FORCE_RESET __HAL_RCC_CRYP_FORCE_RESET
Kojto 109:9296ab0bfc11 1413 #define __CRYP_RELEASE_RESET __HAL_RCC_CRYP_RELEASE_RESET
Kojto 109:9296ab0bfc11 1414 #define __AFIO_CLK_DISABLE __HAL_RCC_AFIO_CLK_DISABLE
Kojto 109:9296ab0bfc11 1415 #define __AFIO_CLK_ENABLE __HAL_RCC_AFIO_CLK_ENABLE
Kojto 109:9296ab0bfc11 1416 #define __AFIO_FORCE_RESET __HAL_RCC_AFIO_FORCE_RESET
Kojto 109:9296ab0bfc11 1417 #define __AFIO_RELEASE_RESET __HAL_RCC_AFIO_RELEASE_RESET
Kojto 109:9296ab0bfc11 1418 #define __AHB_FORCE_RESET __HAL_RCC_AHB_FORCE_RESET
Kojto 109:9296ab0bfc11 1419 #define __AHB_RELEASE_RESET __HAL_RCC_AHB_RELEASE_RESET
Kojto 109:9296ab0bfc11 1420 #define __AHB1_FORCE_RESET __HAL_RCC_AHB1_FORCE_RESET
Kojto 109:9296ab0bfc11 1421 #define __AHB1_RELEASE_RESET __HAL_RCC_AHB1_RELEASE_RESET
Kojto 109:9296ab0bfc11 1422 #define __AHB2_FORCE_RESET __HAL_RCC_AHB2_FORCE_RESET
Kojto 109:9296ab0bfc11 1423 #define __AHB2_RELEASE_RESET __HAL_RCC_AHB2_RELEASE_RESET
Kojto 109:9296ab0bfc11 1424 #define __AHB3_FORCE_RESET __HAL_RCC_AHB3_FORCE_RESET
Kojto 109:9296ab0bfc11 1425 #define __AHB3_RELEASE_RESET __HAL_RCC_AHB3_RELEASE_RESET
Kojto 109:9296ab0bfc11 1426 #define __APB1_FORCE_RESET __HAL_RCC_APB1_FORCE_RESET
Kojto 109:9296ab0bfc11 1427 #define __APB1_RELEASE_RESET __HAL_RCC_APB1_RELEASE_RESET
Kojto 109:9296ab0bfc11 1428 #define __APB2_FORCE_RESET __HAL_RCC_APB2_FORCE_RESET
Kojto 109:9296ab0bfc11 1429 #define __APB2_RELEASE_RESET __HAL_RCC_APB2_RELEASE_RESET
Kojto 109:9296ab0bfc11 1430 #define __BKP_CLK_DISABLE __HAL_RCC_BKP_CLK_DISABLE
Kojto 109:9296ab0bfc11 1431 #define __BKP_CLK_ENABLE __HAL_RCC_BKP_CLK_ENABLE
Kojto 109:9296ab0bfc11 1432 #define __BKP_FORCE_RESET __HAL_RCC_BKP_FORCE_RESET
Kojto 109:9296ab0bfc11 1433 #define __BKP_RELEASE_RESET __HAL_RCC_BKP_RELEASE_RESET
Kojto 109:9296ab0bfc11 1434 #define __CAN1_CLK_DISABLE __HAL_RCC_CAN1_CLK_DISABLE
Kojto 109:9296ab0bfc11 1435 #define __CAN1_CLK_ENABLE __HAL_RCC_CAN1_CLK_ENABLE
Kojto 109:9296ab0bfc11 1436 #define __CAN1_CLK_SLEEP_DISABLE __HAL_RCC_CAN1_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1437 #define __CAN1_CLK_SLEEP_ENABLE __HAL_RCC_CAN1_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1438 #define __CAN1_FORCE_RESET __HAL_RCC_CAN1_FORCE_RESET
Kojto 109:9296ab0bfc11 1439 #define __CAN1_RELEASE_RESET __HAL_RCC_CAN1_RELEASE_RESET
Kojto 109:9296ab0bfc11 1440 #define __CAN_CLK_DISABLE __HAL_RCC_CAN1_CLK_DISABLE
Kojto 109:9296ab0bfc11 1441 #define __CAN_CLK_ENABLE __HAL_RCC_CAN1_CLK_ENABLE
Kojto 109:9296ab0bfc11 1442 #define __CAN_FORCE_RESET __HAL_RCC_CAN1_FORCE_RESET
Kojto 109:9296ab0bfc11 1443 #define __CAN_RELEASE_RESET __HAL_RCC_CAN1_RELEASE_RESET
Kojto 109:9296ab0bfc11 1444 #define __CAN2_CLK_DISABLE __HAL_RCC_CAN2_CLK_DISABLE
Kojto 109:9296ab0bfc11 1445 #define __CAN2_CLK_ENABLE __HAL_RCC_CAN2_CLK_ENABLE
Kojto 109:9296ab0bfc11 1446 #define __CAN2_FORCE_RESET __HAL_RCC_CAN2_FORCE_RESET
Kojto 109:9296ab0bfc11 1447 #define __CAN2_RELEASE_RESET __HAL_RCC_CAN2_RELEASE_RESET
Kojto 109:9296ab0bfc11 1448 #define __CEC_CLK_DISABLE __HAL_RCC_CEC_CLK_DISABLE
Kojto 109:9296ab0bfc11 1449 #define __CEC_CLK_ENABLE __HAL_RCC_CEC_CLK_ENABLE
Kojto 109:9296ab0bfc11 1450 #define __COMP_CLK_DISABLE __HAL_RCC_COMP_CLK_DISABLE
Kojto 109:9296ab0bfc11 1451 #define __COMP_CLK_ENABLE __HAL_RCC_COMP_CLK_ENABLE
Kojto 109:9296ab0bfc11 1452 #define __COMP_FORCE_RESET __HAL_RCC_COMP_FORCE_RESET
Kojto 109:9296ab0bfc11 1453 #define __COMP_RELEASE_RESET __HAL_RCC_COMP_RELEASE_RESET
Kojto 109:9296ab0bfc11 1454 #define __COMP_CLK_SLEEP_ENABLE __HAL_RCC_COMP_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1455 #define __COMP_CLK_SLEEP_DISABLE __HAL_RCC_COMP_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1456 #define __CEC_FORCE_RESET __HAL_RCC_CEC_FORCE_RESET
Kojto 109:9296ab0bfc11 1457 #define __CEC_RELEASE_RESET __HAL_RCC_CEC_RELEASE_RESET
Kojto 109:9296ab0bfc11 1458 #define __CRC_CLK_DISABLE __HAL_RCC_CRC_CLK_DISABLE
Kojto 109:9296ab0bfc11 1459 #define __CRC_CLK_ENABLE __HAL_RCC_CRC_CLK_ENABLE
Kojto 109:9296ab0bfc11 1460 #define __CRC_CLK_SLEEP_DISABLE __HAL_RCC_CRC_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1461 #define __CRC_CLK_SLEEP_ENABLE __HAL_RCC_CRC_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1462 #define __CRC_FORCE_RESET __HAL_RCC_CRC_FORCE_RESET
Kojto 109:9296ab0bfc11 1463 #define __CRC_RELEASE_RESET __HAL_RCC_CRC_RELEASE_RESET
Kojto 109:9296ab0bfc11 1464 #define __DAC_CLK_DISABLE __HAL_RCC_DAC_CLK_DISABLE
Kojto 109:9296ab0bfc11 1465 #define __DAC_CLK_ENABLE __HAL_RCC_DAC_CLK_ENABLE
Kojto 109:9296ab0bfc11 1466 #define __DAC_FORCE_RESET __HAL_RCC_DAC_FORCE_RESET
Kojto 109:9296ab0bfc11 1467 #define __DAC_RELEASE_RESET __HAL_RCC_DAC_RELEASE_RESET
Kojto 109:9296ab0bfc11 1468 #define __DAC1_CLK_DISABLE __HAL_RCC_DAC1_CLK_DISABLE
Kojto 109:9296ab0bfc11 1469 #define __DAC1_CLK_ENABLE __HAL_RCC_DAC1_CLK_ENABLE
Kojto 109:9296ab0bfc11 1470 #define __DAC1_CLK_SLEEP_DISABLE __HAL_RCC_DAC1_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1471 #define __DAC1_CLK_SLEEP_ENABLE __HAL_RCC_DAC1_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1472 #define __DAC1_FORCE_RESET __HAL_RCC_DAC1_FORCE_RESET
Kojto 109:9296ab0bfc11 1473 #define __DAC1_RELEASE_RESET __HAL_RCC_DAC1_RELEASE_RESET
Kojto 109:9296ab0bfc11 1474 #define __DBGMCU_CLK_ENABLE __HAL_RCC_DBGMCU_CLK_ENABLE
Kojto 109:9296ab0bfc11 1475 #define __DBGMCU_CLK_DISABLE __HAL_RCC_DBGMCU_CLK_DISABLE
Kojto 109:9296ab0bfc11 1476 #define __DBGMCU_FORCE_RESET __HAL_RCC_DBGMCU_FORCE_RESET
Kojto 109:9296ab0bfc11 1477 #define __DBGMCU_RELEASE_RESET __HAL_RCC_DBGMCU_RELEASE_RESET
Kojto 109:9296ab0bfc11 1478 #define __DFSDM_CLK_DISABLE __HAL_RCC_DFSDM_CLK_DISABLE
Kojto 109:9296ab0bfc11 1479 #define __DFSDM_CLK_ENABLE __HAL_RCC_DFSDM_CLK_ENABLE
Kojto 109:9296ab0bfc11 1480 #define __DFSDM_CLK_SLEEP_DISABLE __HAL_RCC_DFSDM_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1481 #define __DFSDM_CLK_SLEEP_ENABLE __HAL_RCC_DFSDM_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1482 #define __DFSDM_FORCE_RESET __HAL_RCC_DFSDM_FORCE_RESET
Kojto 109:9296ab0bfc11 1483 #define __DFSDM_RELEASE_RESET __HAL_RCC_DFSDM_RELEASE_RESET
Kojto 109:9296ab0bfc11 1484 #define __DMA1_CLK_DISABLE __HAL_RCC_DMA1_CLK_DISABLE
Kojto 109:9296ab0bfc11 1485 #define __DMA1_CLK_ENABLE __HAL_RCC_DMA1_CLK_ENABLE
Kojto 109:9296ab0bfc11 1486 #define __DMA1_CLK_SLEEP_DISABLE __HAL_RCC_DMA1_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1487 #define __DMA1_CLK_SLEEP_ENABLE __HAL_RCC_DMA1_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1488 #define __DMA1_FORCE_RESET __HAL_RCC_DMA1_FORCE_RESET
Kojto 109:9296ab0bfc11 1489 #define __DMA1_RELEASE_RESET __HAL_RCC_DMA1_RELEASE_RESET
Kojto 109:9296ab0bfc11 1490 #define __DMA2_CLK_DISABLE __HAL_RCC_DMA2_CLK_DISABLE
Kojto 109:9296ab0bfc11 1491 #define __DMA2_CLK_ENABLE __HAL_RCC_DMA2_CLK_ENABLE
Kojto 109:9296ab0bfc11 1492 #define __DMA2_CLK_SLEEP_DISABLE __HAL_RCC_DMA2_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1493 #define __DMA2_CLK_SLEEP_ENABLE __HAL_RCC_DMA2_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1494 #define __DMA2_FORCE_RESET __HAL_RCC_DMA2_FORCE_RESET
Kojto 109:9296ab0bfc11 1495 #define __DMA2_RELEASE_RESET __HAL_RCC_DMA2_RELEASE_RESET
Kojto 109:9296ab0bfc11 1496 #define __ETHMAC_CLK_DISABLE __HAL_RCC_ETHMAC_CLK_DISABLE
Kojto 109:9296ab0bfc11 1497 #define __ETHMAC_CLK_ENABLE __HAL_RCC_ETHMAC_CLK_ENABLE
Kojto 109:9296ab0bfc11 1498 #define __ETHMAC_FORCE_RESET __HAL_RCC_ETHMAC_FORCE_RESET
Kojto 109:9296ab0bfc11 1499 #define __ETHMAC_RELEASE_RESET __HAL_RCC_ETHMAC_RELEASE_RESET
Kojto 109:9296ab0bfc11 1500 #define __ETHMACRX_CLK_DISABLE __HAL_RCC_ETHMACRX_CLK_DISABLE
Kojto 109:9296ab0bfc11 1501 #define __ETHMACRX_CLK_ENABLE __HAL_RCC_ETHMACRX_CLK_ENABLE
Kojto 109:9296ab0bfc11 1502 #define __ETHMACTX_CLK_DISABLE __HAL_RCC_ETHMACTX_CLK_DISABLE
Kojto 109:9296ab0bfc11 1503 #define __ETHMACTX_CLK_ENABLE __HAL_RCC_ETHMACTX_CLK_ENABLE
Kojto 109:9296ab0bfc11 1504 #define __FIREWALL_CLK_DISABLE __HAL_RCC_FIREWALL_CLK_DISABLE
Kojto 109:9296ab0bfc11 1505 #define __FIREWALL_CLK_ENABLE __HAL_RCC_FIREWALL_CLK_ENABLE
Kojto 109:9296ab0bfc11 1506 #define __FLASH_CLK_DISABLE __HAL_RCC_FLASH_CLK_DISABLE
Kojto 109:9296ab0bfc11 1507 #define __FLASH_CLK_ENABLE __HAL_RCC_FLASH_CLK_ENABLE
Kojto 109:9296ab0bfc11 1508 #define __FLASH_CLK_SLEEP_DISABLE __HAL_RCC_FLASH_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1509 #define __FLASH_CLK_SLEEP_ENABLE __HAL_RCC_FLASH_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1510 #define __FLASH_FORCE_RESET __HAL_RCC_FLASH_FORCE_RESET
Kojto 109:9296ab0bfc11 1511 #define __FLASH_RELEASE_RESET __HAL_RCC_FLASH_RELEASE_RESET
Kojto 109:9296ab0bfc11 1512 #define __FLITF_CLK_DISABLE __HAL_RCC_FLITF_CLK_DISABLE
Kojto 109:9296ab0bfc11 1513 #define __FLITF_CLK_ENABLE __HAL_RCC_FLITF_CLK_ENABLE
Kojto 109:9296ab0bfc11 1514 #define __FLITF_FORCE_RESET __HAL_RCC_FLITF_FORCE_RESET
Kojto 109:9296ab0bfc11 1515 #define __FLITF_RELEASE_RESET __HAL_RCC_FLITF_RELEASE_RESET
Kojto 109:9296ab0bfc11 1516 #define __FLITF_CLK_SLEEP_ENABLE __HAL_RCC_FLITF_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1517 #define __FLITF_CLK_SLEEP_DISABLE __HAL_RCC_FLITF_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1518 #define __FMC_CLK_DISABLE __HAL_RCC_FMC_CLK_DISABLE
Kojto 109:9296ab0bfc11 1519 #define __FMC_CLK_ENABLE __HAL_RCC_FMC_CLK_ENABLE
Kojto 109:9296ab0bfc11 1520 #define __FMC_CLK_SLEEP_DISABLE __HAL_RCC_FMC_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1521 #define __FMC_CLK_SLEEP_ENABLE __HAL_RCC_FMC_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1522 #define __FMC_FORCE_RESET __HAL_RCC_FMC_FORCE_RESET
Kojto 109:9296ab0bfc11 1523 #define __FMC_RELEASE_RESET __HAL_RCC_FMC_RELEASE_RESET
Kojto 109:9296ab0bfc11 1524 #define __FSMC_CLK_DISABLE __HAL_RCC_FSMC_CLK_DISABLE
Kojto 109:9296ab0bfc11 1525 #define __FSMC_CLK_ENABLE __HAL_RCC_FSMC_CLK_ENABLE
Kojto 109:9296ab0bfc11 1526 #define __GPIOA_CLK_DISABLE __HAL_RCC_GPIOA_CLK_DISABLE
Kojto 109:9296ab0bfc11 1527 #define __GPIOA_CLK_ENABLE __HAL_RCC_GPIOA_CLK_ENABLE
Kojto 109:9296ab0bfc11 1528 #define __GPIOA_CLK_SLEEP_DISABLE __HAL_RCC_GPIOA_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1529 #define __GPIOA_CLK_SLEEP_ENABLE __HAL_RCC_GPIOA_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1530 #define __GPIOA_FORCE_RESET __HAL_RCC_GPIOA_FORCE_RESET
Kojto 109:9296ab0bfc11 1531 #define __GPIOA_RELEASE_RESET __HAL_RCC_GPIOA_RELEASE_RESET
Kojto 109:9296ab0bfc11 1532 #define __GPIOB_CLK_DISABLE __HAL_RCC_GPIOB_CLK_DISABLE
Kojto 109:9296ab0bfc11 1533 #define __GPIOB_CLK_ENABLE __HAL_RCC_GPIOB_CLK_ENABLE
Kojto 109:9296ab0bfc11 1534 #define __GPIOB_CLK_SLEEP_DISABLE __HAL_RCC_GPIOB_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1535 #define __GPIOB_CLK_SLEEP_ENABLE __HAL_RCC_GPIOB_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1536 #define __GPIOB_FORCE_RESET __HAL_RCC_GPIOB_FORCE_RESET
Kojto 109:9296ab0bfc11 1537 #define __GPIOB_RELEASE_RESET __HAL_RCC_GPIOB_RELEASE_RESET
Kojto 109:9296ab0bfc11 1538 #define __GPIOC_CLK_DISABLE __HAL_RCC_GPIOC_CLK_DISABLE
Kojto 109:9296ab0bfc11 1539 #define __GPIOC_CLK_ENABLE __HAL_RCC_GPIOC_CLK_ENABLE
Kojto 109:9296ab0bfc11 1540 #define __GPIOC_CLK_SLEEP_DISABLE __HAL_RCC_GPIOC_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1541 #define __GPIOC_CLK_SLEEP_ENABLE __HAL_RCC_GPIOC_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1542 #define __GPIOC_FORCE_RESET __HAL_RCC_GPIOC_FORCE_RESET
Kojto 109:9296ab0bfc11 1543 #define __GPIOC_RELEASE_RESET __HAL_RCC_GPIOC_RELEASE_RESET
Kojto 109:9296ab0bfc11 1544 #define __GPIOD_CLK_DISABLE __HAL_RCC_GPIOD_CLK_DISABLE
Kojto 109:9296ab0bfc11 1545 #define __GPIOD_CLK_ENABLE __HAL_RCC_GPIOD_CLK_ENABLE
Kojto 109:9296ab0bfc11 1546 #define __GPIOD_CLK_SLEEP_DISABLE __HAL_RCC_GPIOD_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1547 #define __GPIOD_CLK_SLEEP_ENABLE __HAL_RCC_GPIOD_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1548 #define __GPIOD_FORCE_RESET __HAL_RCC_GPIOD_FORCE_RESET
Kojto 109:9296ab0bfc11 1549 #define __GPIOD_RELEASE_RESET __HAL_RCC_GPIOD_RELEASE_RESET
Kojto 109:9296ab0bfc11 1550 #define __GPIOE_CLK_DISABLE __HAL_RCC_GPIOE_CLK_DISABLE
Kojto 109:9296ab0bfc11 1551 #define __GPIOE_CLK_ENABLE __HAL_RCC_GPIOE_CLK_ENABLE
Kojto 109:9296ab0bfc11 1552 #define __GPIOE_CLK_SLEEP_DISABLE __HAL_RCC_GPIOE_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1553 #define __GPIOE_CLK_SLEEP_ENABLE __HAL_RCC_GPIOE_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1554 #define __GPIOE_FORCE_RESET __HAL_RCC_GPIOE_FORCE_RESET
Kojto 109:9296ab0bfc11 1555 #define __GPIOE_RELEASE_RESET __HAL_RCC_GPIOE_RELEASE_RESET
Kojto 109:9296ab0bfc11 1556 #define __GPIOF_CLK_DISABLE __HAL_RCC_GPIOF_CLK_DISABLE
Kojto 109:9296ab0bfc11 1557 #define __GPIOF_CLK_ENABLE __HAL_RCC_GPIOF_CLK_ENABLE
Kojto 109:9296ab0bfc11 1558 #define __GPIOF_CLK_SLEEP_DISABLE __HAL_RCC_GPIOF_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1559 #define __GPIOF_CLK_SLEEP_ENABLE __HAL_RCC_GPIOF_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1560 #define __GPIOF_FORCE_RESET __HAL_RCC_GPIOF_FORCE_RESET
Kojto 109:9296ab0bfc11 1561 #define __GPIOF_RELEASE_RESET __HAL_RCC_GPIOF_RELEASE_RESET
Kojto 109:9296ab0bfc11 1562 #define __GPIOG_CLK_DISABLE __HAL_RCC_GPIOG_CLK_DISABLE
Kojto 109:9296ab0bfc11 1563 #define __GPIOG_CLK_ENABLE __HAL_RCC_GPIOG_CLK_ENABLE
Kojto 109:9296ab0bfc11 1564 #define __GPIOG_CLK_SLEEP_DISABLE __HAL_RCC_GPIOG_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1565 #define __GPIOG_CLK_SLEEP_ENABLE __HAL_RCC_GPIOG_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1566 #define __GPIOG_FORCE_RESET __HAL_RCC_GPIOG_FORCE_RESET
Kojto 109:9296ab0bfc11 1567 #define __GPIOG_RELEASE_RESET __HAL_RCC_GPIOG_RELEASE_RESET
Kojto 109:9296ab0bfc11 1568 #define __GPIOH_CLK_DISABLE __HAL_RCC_GPIOH_CLK_DISABLE
Kojto 109:9296ab0bfc11 1569 #define __GPIOH_CLK_ENABLE __HAL_RCC_GPIOH_CLK_ENABLE
Kojto 109:9296ab0bfc11 1570 #define __GPIOH_CLK_SLEEP_DISABLE __HAL_RCC_GPIOH_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1571 #define __GPIOH_CLK_SLEEP_ENABLE __HAL_RCC_GPIOH_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1572 #define __GPIOH_FORCE_RESET __HAL_RCC_GPIOH_FORCE_RESET
Kojto 109:9296ab0bfc11 1573 #define __GPIOH_RELEASE_RESET __HAL_RCC_GPIOH_RELEASE_RESET
Kojto 109:9296ab0bfc11 1574 #define __I2C1_CLK_DISABLE __HAL_RCC_I2C1_CLK_DISABLE
Kojto 109:9296ab0bfc11 1575 #define __I2C1_CLK_ENABLE __HAL_RCC_I2C1_CLK_ENABLE
Kojto 109:9296ab0bfc11 1576 #define __I2C1_CLK_SLEEP_DISABLE __HAL_RCC_I2C1_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1577 #define __I2C1_CLK_SLEEP_ENABLE __HAL_RCC_I2C1_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1578 #define __I2C1_FORCE_RESET __HAL_RCC_I2C1_FORCE_RESET
Kojto 109:9296ab0bfc11 1579 #define __I2C1_RELEASE_RESET __HAL_RCC_I2C1_RELEASE_RESET
Kojto 109:9296ab0bfc11 1580 #define __I2C2_CLK_DISABLE __HAL_RCC_I2C2_CLK_DISABLE
Kojto 109:9296ab0bfc11 1581 #define __I2C2_CLK_ENABLE __HAL_RCC_I2C2_CLK_ENABLE
Kojto 109:9296ab0bfc11 1582 #define __I2C2_CLK_SLEEP_DISABLE __HAL_RCC_I2C2_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1583 #define __I2C2_CLK_SLEEP_ENABLE __HAL_RCC_I2C2_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1584 #define __I2C2_FORCE_RESET __HAL_RCC_I2C2_FORCE_RESET
Kojto 109:9296ab0bfc11 1585 #define __I2C2_RELEASE_RESET __HAL_RCC_I2C2_RELEASE_RESET
Kojto 109:9296ab0bfc11 1586 #define __I2C3_CLK_DISABLE __HAL_RCC_I2C3_CLK_DISABLE
Kojto 109:9296ab0bfc11 1587 #define __I2C3_CLK_ENABLE __HAL_RCC_I2C3_CLK_ENABLE
Kojto 109:9296ab0bfc11 1588 #define __I2C3_CLK_SLEEP_DISABLE __HAL_RCC_I2C3_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1589 #define __I2C3_CLK_SLEEP_ENABLE __HAL_RCC_I2C3_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1590 #define __I2C3_FORCE_RESET __HAL_RCC_I2C3_FORCE_RESET
Kojto 109:9296ab0bfc11 1591 #define __I2C3_RELEASE_RESET __HAL_RCC_I2C3_RELEASE_RESET
Kojto 109:9296ab0bfc11 1592 #define __LCD_CLK_DISABLE __HAL_RCC_LCD_CLK_DISABLE
Kojto 109:9296ab0bfc11 1593 #define __LCD_CLK_ENABLE __HAL_RCC_LCD_CLK_ENABLE
Kojto 109:9296ab0bfc11 1594 #define __LCD_CLK_SLEEP_DISABLE __HAL_RCC_LCD_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1595 #define __LCD_CLK_SLEEP_ENABLE __HAL_RCC_LCD_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1596 #define __LCD_FORCE_RESET __HAL_RCC_LCD_FORCE_RESET
Kojto 109:9296ab0bfc11 1597 #define __LCD_RELEASE_RESET __HAL_RCC_LCD_RELEASE_RESET
Kojto 109:9296ab0bfc11 1598 #define __LPTIM1_CLK_DISABLE __HAL_RCC_LPTIM1_CLK_DISABLE
Kojto 109:9296ab0bfc11 1599 #define __LPTIM1_CLK_ENABLE __HAL_RCC_LPTIM1_CLK_ENABLE
Kojto 109:9296ab0bfc11 1600 #define __LPTIM1_CLK_SLEEP_DISABLE __HAL_RCC_LPTIM1_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1601 #define __LPTIM1_CLK_SLEEP_ENABLE __HAL_RCC_LPTIM1_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1602 #define __LPTIM1_FORCE_RESET __HAL_RCC_LPTIM1_FORCE_RESET
Kojto 109:9296ab0bfc11 1603 #define __LPTIM1_RELEASE_RESET __HAL_RCC_LPTIM1_RELEASE_RESET
Kojto 109:9296ab0bfc11 1604 #define __LPTIM2_CLK_DISABLE __HAL_RCC_LPTIM2_CLK_DISABLE
Kojto 109:9296ab0bfc11 1605 #define __LPTIM2_CLK_ENABLE __HAL_RCC_LPTIM2_CLK_ENABLE
Kojto 109:9296ab0bfc11 1606 #define __LPTIM2_CLK_SLEEP_DISABLE __HAL_RCC_LPTIM2_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1607 #define __LPTIM2_CLK_SLEEP_ENABLE __HAL_RCC_LPTIM2_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1608 #define __LPTIM2_FORCE_RESET __HAL_RCC_LPTIM2_FORCE_RESET
Kojto 109:9296ab0bfc11 1609 #define __LPTIM2_RELEASE_RESET __HAL_RCC_LPTIM2_RELEASE_RESET
Kojto 109:9296ab0bfc11 1610 #define __LPUART1_CLK_DISABLE __HAL_RCC_LPUART1_CLK_DISABLE
Kojto 109:9296ab0bfc11 1611 #define __LPUART1_CLK_ENABLE __HAL_RCC_LPUART1_CLK_ENABLE
Kojto 109:9296ab0bfc11 1612 #define __LPUART1_CLK_SLEEP_DISABLE __HAL_RCC_LPUART1_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1613 #define __LPUART1_CLK_SLEEP_ENABLE __HAL_RCC_LPUART1_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1614 #define __LPUART1_FORCE_RESET __HAL_RCC_LPUART1_FORCE_RESET
Kojto 109:9296ab0bfc11 1615 #define __LPUART1_RELEASE_RESET __HAL_RCC_LPUART1_RELEASE_RESET
Kojto 109:9296ab0bfc11 1616 #define __OPAMP_CLK_DISABLE __HAL_RCC_OPAMP_CLK_DISABLE
Kojto 109:9296ab0bfc11 1617 #define __OPAMP_CLK_ENABLE __HAL_RCC_OPAMP_CLK_ENABLE
Kojto 109:9296ab0bfc11 1618 #define __OPAMP_CLK_SLEEP_DISABLE __HAL_RCC_OPAMP_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1619 #define __OPAMP_CLK_SLEEP_ENABLE __HAL_RCC_OPAMP_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1620 #define __OPAMP_FORCE_RESET __HAL_RCC_OPAMP_FORCE_RESET
Kojto 109:9296ab0bfc11 1621 #define __OPAMP_RELEASE_RESET __HAL_RCC_OPAMP_RELEASE_RESET
Kojto 109:9296ab0bfc11 1622 #define __OTGFS_CLK_DISABLE __HAL_RCC_OTGFS_CLK_DISABLE
Kojto 109:9296ab0bfc11 1623 #define __OTGFS_CLK_ENABLE __HAL_RCC_OTGFS_CLK_ENABLE
Kojto 109:9296ab0bfc11 1624 #define __OTGFS_CLK_SLEEP_DISABLE __HAL_RCC_OTGFS_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1625 #define __OTGFS_CLK_SLEEP_ENABLE __HAL_RCC_OTGFS_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1626 #define __OTGFS_FORCE_RESET __HAL_RCC_OTGFS_FORCE_RESET
Kojto 109:9296ab0bfc11 1627 #define __OTGFS_RELEASE_RESET __HAL_RCC_OTGFS_RELEASE_RESET
Kojto 109:9296ab0bfc11 1628 #define __PWR_CLK_DISABLE __HAL_RCC_PWR_CLK_DISABLE
Kojto 109:9296ab0bfc11 1629 #define __PWR_CLK_ENABLE __HAL_RCC_PWR_CLK_ENABLE
Kojto 109:9296ab0bfc11 1630 #define __PWR_CLK_SLEEP_DISABLE __HAL_RCC_PWR_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1631 #define __PWR_CLK_SLEEP_ENABLE __HAL_RCC_PWR_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1632 #define __PWR_FORCE_RESET __HAL_RCC_PWR_FORCE_RESET
Kojto 109:9296ab0bfc11 1633 #define __PWR_RELEASE_RESET __HAL_RCC_PWR_RELEASE_RESET
Kojto 109:9296ab0bfc11 1634 #define __QSPI_CLK_DISABLE __HAL_RCC_QSPI_CLK_DISABLE
Kojto 109:9296ab0bfc11 1635 #define __QSPI_CLK_ENABLE __HAL_RCC_QSPI_CLK_ENABLE
Kojto 109:9296ab0bfc11 1636 #define __QSPI_CLK_SLEEP_DISABLE __HAL_RCC_QSPI_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1637 #define __QSPI_CLK_SLEEP_ENABLE __HAL_RCC_QSPI_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1638 #define __QSPI_FORCE_RESET __HAL_RCC_QSPI_FORCE_RESET
Kojto 109:9296ab0bfc11 1639 #define __QSPI_RELEASE_RESET __HAL_RCC_QSPI_RELEASE_RESET
Kojto 109:9296ab0bfc11 1640 #define __RNG_CLK_DISABLE __HAL_RCC_RNG_CLK_DISABLE
Kojto 109:9296ab0bfc11 1641 #define __RNG_CLK_ENABLE __HAL_RCC_RNG_CLK_ENABLE
Kojto 109:9296ab0bfc11 1642 #define __RNG_CLK_SLEEP_DISABLE __HAL_RCC_RNG_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1643 #define __RNG_CLK_SLEEP_ENABLE __HAL_RCC_RNG_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1644 #define __RNG_FORCE_RESET __HAL_RCC_RNG_FORCE_RESET
Kojto 109:9296ab0bfc11 1645 #define __RNG_RELEASE_RESET __HAL_RCC_RNG_RELEASE_RESET
Kojto 109:9296ab0bfc11 1646 #define __SAI1_CLK_DISABLE __HAL_RCC_SAI1_CLK_DISABLE
Kojto 109:9296ab0bfc11 1647 #define __SAI1_CLK_ENABLE __HAL_RCC_SAI1_CLK_ENABLE
Kojto 109:9296ab0bfc11 1648 #define __SAI1_CLK_SLEEP_DISABLE __HAL_RCC_SAI1_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1649 #define __SAI1_CLK_SLEEP_ENABLE __HAL_RCC_SAI1_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1650 #define __SAI1_FORCE_RESET __HAL_RCC_SAI1_FORCE_RESET
Kojto 109:9296ab0bfc11 1651 #define __SAI1_RELEASE_RESET __HAL_RCC_SAI1_RELEASE_RESET
Kojto 109:9296ab0bfc11 1652 #define __SAI2_CLK_DISABLE __HAL_RCC_SAI2_CLK_DISABLE
Kojto 109:9296ab0bfc11 1653 #define __SAI2_CLK_ENABLE __HAL_RCC_SAI2_CLK_ENABLE
Kojto 109:9296ab0bfc11 1654 #define __SAI2_CLK_SLEEP_DISABLE __HAL_RCC_SAI2_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1655 #define __SAI2_CLK_SLEEP_ENABLE __HAL_RCC_SAI2_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1656 #define __SAI2_FORCE_RESET __HAL_RCC_SAI2_FORCE_RESET
Kojto 109:9296ab0bfc11 1657 #define __SAI2_RELEASE_RESET __HAL_RCC_SAI2_RELEASE_RESET
Kojto 109:9296ab0bfc11 1658 #define __SDIO_CLK_DISABLE __HAL_RCC_SDIO_CLK_DISABLE
Kojto 109:9296ab0bfc11 1659 #define __SDIO_CLK_ENABLE __HAL_RCC_SDIO_CLK_ENABLE
Kojto 109:9296ab0bfc11 1660 #define __SDMMC_CLK_DISABLE __HAL_RCC_SDMMC_CLK_DISABLE
Kojto 109:9296ab0bfc11 1661 #define __SDMMC_CLK_ENABLE __HAL_RCC_SDMMC_CLK_ENABLE
Kojto 109:9296ab0bfc11 1662 #define __SDMMC_CLK_SLEEP_DISABLE __HAL_RCC_SDMMC_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1663 #define __SDMMC_CLK_SLEEP_ENABLE __HAL_RCC_SDMMC_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1664 #define __SDMMC_FORCE_RESET __HAL_RCC_SDMMC_FORCE_RESET
Kojto 109:9296ab0bfc11 1665 #define __SDMMC_RELEASE_RESET __HAL_RCC_SDMMC_RELEASE_RESET
Kojto 109:9296ab0bfc11 1666 #define __SPI1_CLK_DISABLE __HAL_RCC_SPI1_CLK_DISABLE
Kojto 109:9296ab0bfc11 1667 #define __SPI1_CLK_ENABLE __HAL_RCC_SPI1_CLK_ENABLE
Kojto 109:9296ab0bfc11 1668 #define __SPI1_CLK_SLEEP_DISABLE __HAL_RCC_SPI1_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1669 #define __SPI1_CLK_SLEEP_ENABLE __HAL_RCC_SPI1_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1670 #define __SPI1_FORCE_RESET __HAL_RCC_SPI1_FORCE_RESET
Kojto 109:9296ab0bfc11 1671 #define __SPI1_RELEASE_RESET __HAL_RCC_SPI1_RELEASE_RESET
Kojto 109:9296ab0bfc11 1672 #define __SPI2_CLK_DISABLE __HAL_RCC_SPI2_CLK_DISABLE
Kojto 109:9296ab0bfc11 1673 #define __SPI2_CLK_ENABLE __HAL_RCC_SPI2_CLK_ENABLE
Kojto 109:9296ab0bfc11 1674 #define __SPI2_CLK_SLEEP_DISABLE __HAL_RCC_SPI2_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1675 #define __SPI2_CLK_SLEEP_ENABLE __HAL_RCC_SPI2_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1676 #define __SPI2_FORCE_RESET __HAL_RCC_SPI2_FORCE_RESET
Kojto 109:9296ab0bfc11 1677 #define __SPI2_RELEASE_RESET __HAL_RCC_SPI2_RELEASE_RESET
Kojto 109:9296ab0bfc11 1678 #define __SPI3_CLK_DISABLE __HAL_RCC_SPI3_CLK_DISABLE
Kojto 109:9296ab0bfc11 1679 #define __SPI3_CLK_ENABLE __HAL_RCC_SPI3_CLK_ENABLE
Kojto 109:9296ab0bfc11 1680 #define __SPI3_CLK_SLEEP_DISABLE __HAL_RCC_SPI3_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1681 #define __SPI3_CLK_SLEEP_ENABLE __HAL_RCC_SPI3_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1682 #define __SPI3_FORCE_RESET __HAL_RCC_SPI3_FORCE_RESET
Kojto 109:9296ab0bfc11 1683 #define __SPI3_RELEASE_RESET __HAL_RCC_SPI3_RELEASE_RESET
Kojto 109:9296ab0bfc11 1684 #define __SRAM_CLK_DISABLE __HAL_RCC_SRAM_CLK_DISABLE
Kojto 109:9296ab0bfc11 1685 #define __SRAM_CLK_ENABLE __HAL_RCC_SRAM_CLK_ENABLE
Kojto 109:9296ab0bfc11 1686 #define __SRAM1_CLK_SLEEP_DISABLE __HAL_RCC_SRAM1_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1687 #define __SRAM1_CLK_SLEEP_ENABLE __HAL_RCC_SRAM1_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1688 #define __SRAM2_CLK_SLEEP_DISABLE __HAL_RCC_SRAM2_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1689 #define __SRAM2_CLK_SLEEP_ENABLE __HAL_RCC_SRAM2_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1690 #define __SWPMI1_CLK_DISABLE __HAL_RCC_SWPMI1_CLK_DISABLE
Kojto 109:9296ab0bfc11 1691 #define __SWPMI1_CLK_ENABLE __HAL_RCC_SWPMI1_CLK_ENABLE
Kojto 109:9296ab0bfc11 1692 #define __SWPMI1_CLK_SLEEP_DISABLE __HAL_RCC_SWPMI1_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1693 #define __SWPMI1_CLK_SLEEP_ENABLE __HAL_RCC_SWPMI1_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1694 #define __SWPMI1_FORCE_RESET __HAL_RCC_SWPMI1_FORCE_RESET
Kojto 109:9296ab0bfc11 1695 #define __SWPMI1_RELEASE_RESET __HAL_RCC_SWPMI1_RELEASE_RESET
Kojto 109:9296ab0bfc11 1696 #define __SYSCFG_CLK_DISABLE __HAL_RCC_SYSCFG_CLK_DISABLE
Kojto 109:9296ab0bfc11 1697 #define __SYSCFG_CLK_ENABLE __HAL_RCC_SYSCFG_CLK_ENABLE
Kojto 109:9296ab0bfc11 1698 #define __SYSCFG_CLK_SLEEP_DISABLE __HAL_RCC_SYSCFG_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1699 #define __SYSCFG_CLK_SLEEP_ENABLE __HAL_RCC_SYSCFG_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1700 #define __SYSCFG_FORCE_RESET __HAL_RCC_SYSCFG_FORCE_RESET
Kojto 109:9296ab0bfc11 1701 #define __SYSCFG_RELEASE_RESET __HAL_RCC_SYSCFG_RELEASE_RESET
Kojto 109:9296ab0bfc11 1702 #define __TIM1_CLK_DISABLE __HAL_RCC_TIM1_CLK_DISABLE
Kojto 109:9296ab0bfc11 1703 #define __TIM1_CLK_ENABLE __HAL_RCC_TIM1_CLK_ENABLE
Kojto 109:9296ab0bfc11 1704 #define __TIM1_CLK_SLEEP_DISABLE __HAL_RCC_TIM1_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1705 #define __TIM1_CLK_SLEEP_ENABLE __HAL_RCC_TIM1_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1706 #define __TIM1_FORCE_RESET __HAL_RCC_TIM1_FORCE_RESET
Kojto 109:9296ab0bfc11 1707 #define __TIM1_RELEASE_RESET __HAL_RCC_TIM1_RELEASE_RESET
Kojto 109:9296ab0bfc11 1708 #define __TIM10_CLK_DISABLE __HAL_RCC_TIM10_CLK_DISABLE
Kojto 109:9296ab0bfc11 1709 #define __TIM10_CLK_ENABLE __HAL_RCC_TIM10_CLK_ENABLE
Kojto 109:9296ab0bfc11 1710 #define __TIM10_FORCE_RESET __HAL_RCC_TIM10_FORCE_RESET
Kojto 109:9296ab0bfc11 1711 #define __TIM10_RELEASE_RESET __HAL_RCC_TIM10_RELEASE_RESET
Kojto 109:9296ab0bfc11 1712 #define __TIM11_CLK_DISABLE __HAL_RCC_TIM11_CLK_DISABLE
Kojto 109:9296ab0bfc11 1713 #define __TIM11_CLK_ENABLE __HAL_RCC_TIM11_CLK_ENABLE
Kojto 109:9296ab0bfc11 1714 #define __TIM11_FORCE_RESET __HAL_RCC_TIM11_FORCE_RESET
Kojto 109:9296ab0bfc11 1715 #define __TIM11_RELEASE_RESET __HAL_RCC_TIM11_RELEASE_RESET
Kojto 109:9296ab0bfc11 1716 #define __TIM12_CLK_DISABLE __HAL_RCC_TIM12_CLK_DISABLE
Kojto 109:9296ab0bfc11 1717 #define __TIM12_CLK_ENABLE __HAL_RCC_TIM12_CLK_ENABLE
Kojto 109:9296ab0bfc11 1718 #define __TIM12_FORCE_RESET __HAL_RCC_TIM12_FORCE_RESET
Kojto 109:9296ab0bfc11 1719 #define __TIM12_RELEASE_RESET __HAL_RCC_TIM12_RELEASE_RESET
Kojto 109:9296ab0bfc11 1720 #define __TIM13_CLK_DISABLE __HAL_RCC_TIM13_CLK_DISABLE
Kojto 109:9296ab0bfc11 1721 #define __TIM13_CLK_ENABLE __HAL_RCC_TIM13_CLK_ENABLE
Kojto 109:9296ab0bfc11 1722 #define __TIM13_FORCE_RESET __HAL_RCC_TIM13_FORCE_RESET
Kojto 109:9296ab0bfc11 1723 #define __TIM13_RELEASE_RESET __HAL_RCC_TIM13_RELEASE_RESET
Kojto 109:9296ab0bfc11 1724 #define __TIM14_CLK_DISABLE __HAL_RCC_TIM14_CLK_DISABLE
Kojto 109:9296ab0bfc11 1725 #define __TIM14_CLK_ENABLE __HAL_RCC_TIM14_CLK_ENABLE
Kojto 109:9296ab0bfc11 1726 #define __TIM14_FORCE_RESET __HAL_RCC_TIM14_FORCE_RESET
Kojto 109:9296ab0bfc11 1727 #define __TIM14_RELEASE_RESET __HAL_RCC_TIM14_RELEASE_RESET
Kojto 109:9296ab0bfc11 1728 #define __TIM15_CLK_DISABLE __HAL_RCC_TIM15_CLK_DISABLE
Kojto 109:9296ab0bfc11 1729 #define __TIM15_CLK_ENABLE __HAL_RCC_TIM15_CLK_ENABLE
Kojto 109:9296ab0bfc11 1730 #define __TIM15_CLK_SLEEP_DISABLE __HAL_RCC_TIM15_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1731 #define __TIM15_CLK_SLEEP_ENABLE __HAL_RCC_TIM15_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1732 #define __TIM15_FORCE_RESET __HAL_RCC_TIM15_FORCE_RESET
Kojto 109:9296ab0bfc11 1733 #define __TIM15_RELEASE_RESET __HAL_RCC_TIM15_RELEASE_RESET
Kojto 109:9296ab0bfc11 1734 #define __TIM16_CLK_DISABLE __HAL_RCC_TIM16_CLK_DISABLE
Kojto 109:9296ab0bfc11 1735 #define __TIM16_CLK_ENABLE __HAL_RCC_TIM16_CLK_ENABLE
Kojto 109:9296ab0bfc11 1736 #define __TIM16_CLK_SLEEP_DISABLE __HAL_RCC_TIM16_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1737 #define __TIM16_CLK_SLEEP_ENABLE __HAL_RCC_TIM16_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1738 #define __TIM16_FORCE_RESET __HAL_RCC_TIM16_FORCE_RESET
Kojto 109:9296ab0bfc11 1739 #define __TIM16_RELEASE_RESET __HAL_RCC_TIM16_RELEASE_RESET
Kojto 109:9296ab0bfc11 1740 #define __TIM17_CLK_DISABLE __HAL_RCC_TIM17_CLK_DISABLE
Kojto 109:9296ab0bfc11 1741 #define __TIM17_CLK_ENABLE __HAL_RCC_TIM17_CLK_ENABLE
Kojto 109:9296ab0bfc11 1742 #define __TIM17_CLK_SLEEP_DISABLE __HAL_RCC_TIM17_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1743 #define __TIM17_CLK_SLEEP_ENABLE __HAL_RCC_TIM17_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1744 #define __TIM17_FORCE_RESET __HAL_RCC_TIM17_FORCE_RESET
Kojto 109:9296ab0bfc11 1745 #define __TIM17_RELEASE_RESET __HAL_RCC_TIM17_RELEASE_RESET
Kojto 109:9296ab0bfc11 1746 #define __TIM2_CLK_DISABLE __HAL_RCC_TIM2_CLK_DISABLE
Kojto 109:9296ab0bfc11 1747 #define __TIM2_CLK_ENABLE __HAL_RCC_TIM2_CLK_ENABLE
Kojto 109:9296ab0bfc11 1748 #define __TIM2_CLK_SLEEP_DISABLE __HAL_RCC_TIM2_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1749 #define __TIM2_CLK_SLEEP_ENABLE __HAL_RCC_TIM2_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1750 #define __TIM2_FORCE_RESET __HAL_RCC_TIM2_FORCE_RESET
Kojto 109:9296ab0bfc11 1751 #define __TIM2_RELEASE_RESET __HAL_RCC_TIM2_RELEASE_RESET
Kojto 109:9296ab0bfc11 1752 #define __TIM3_CLK_DISABLE __HAL_RCC_TIM3_CLK_DISABLE
Kojto 109:9296ab0bfc11 1753 #define __TIM3_CLK_ENABLE __HAL_RCC_TIM3_CLK_ENABLE
Kojto 109:9296ab0bfc11 1754 #define __TIM3_CLK_SLEEP_DISABLE __HAL_RCC_TIM3_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1755 #define __TIM3_CLK_SLEEP_ENABLE __HAL_RCC_TIM3_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1756 #define __TIM3_FORCE_RESET __HAL_RCC_TIM3_FORCE_RESET
Kojto 109:9296ab0bfc11 1757 #define __TIM3_RELEASE_RESET __HAL_RCC_TIM3_RELEASE_RESET
Kojto 109:9296ab0bfc11 1758 #define __TIM4_CLK_DISABLE __HAL_RCC_TIM4_CLK_DISABLE
Kojto 109:9296ab0bfc11 1759 #define __TIM4_CLK_ENABLE __HAL_RCC_TIM4_CLK_ENABLE
Kojto 109:9296ab0bfc11 1760 #define __TIM4_CLK_SLEEP_DISABLE __HAL_RCC_TIM4_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1761 #define __TIM4_CLK_SLEEP_ENABLE __HAL_RCC_TIM4_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1762 #define __TIM4_FORCE_RESET __HAL_RCC_TIM4_FORCE_RESET
Kojto 109:9296ab0bfc11 1763 #define __TIM4_RELEASE_RESET __HAL_RCC_TIM4_RELEASE_RESET
Kojto 109:9296ab0bfc11 1764 #define __TIM5_CLK_DISABLE __HAL_RCC_TIM5_CLK_DISABLE
Kojto 109:9296ab0bfc11 1765 #define __TIM5_CLK_ENABLE __HAL_RCC_TIM5_CLK_ENABLE
Kojto 109:9296ab0bfc11 1766 #define __TIM5_CLK_SLEEP_DISABLE __HAL_RCC_TIM5_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1767 #define __TIM5_CLK_SLEEP_ENABLE __HAL_RCC_TIM5_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1768 #define __TIM5_FORCE_RESET __HAL_RCC_TIM5_FORCE_RESET
Kojto 109:9296ab0bfc11 1769 #define __TIM5_RELEASE_RESET __HAL_RCC_TIM5_RELEASE_RESET
Kojto 109:9296ab0bfc11 1770 #define __TIM6_CLK_DISABLE __HAL_RCC_TIM6_CLK_DISABLE
Kojto 109:9296ab0bfc11 1771 #define __TIM6_CLK_ENABLE __HAL_RCC_TIM6_CLK_ENABLE
Kojto 109:9296ab0bfc11 1772 #define __TIM6_CLK_SLEEP_DISABLE __HAL_RCC_TIM6_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1773 #define __TIM6_CLK_SLEEP_ENABLE __HAL_RCC_TIM6_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1774 #define __TIM6_FORCE_RESET __HAL_RCC_TIM6_FORCE_RESET
Kojto 109:9296ab0bfc11 1775 #define __TIM6_RELEASE_RESET __HAL_RCC_TIM6_RELEASE_RESET
Kojto 109:9296ab0bfc11 1776 #define __TIM7_CLK_DISABLE __HAL_RCC_TIM7_CLK_DISABLE
Kojto 109:9296ab0bfc11 1777 #define __TIM7_CLK_ENABLE __HAL_RCC_TIM7_CLK_ENABLE
Kojto 109:9296ab0bfc11 1778 #define __TIM7_CLK_SLEEP_DISABLE __HAL_RCC_TIM7_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1779 #define __TIM7_CLK_SLEEP_ENABLE __HAL_RCC_TIM7_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1780 #define __TIM7_FORCE_RESET __HAL_RCC_TIM7_FORCE_RESET
Kojto 109:9296ab0bfc11 1781 #define __TIM7_RELEASE_RESET __HAL_RCC_TIM7_RELEASE_RESET
Kojto 109:9296ab0bfc11 1782 #define __TIM8_CLK_DISABLE __HAL_RCC_TIM8_CLK_DISABLE
Kojto 109:9296ab0bfc11 1783 #define __TIM8_CLK_ENABLE __HAL_RCC_TIM8_CLK_ENABLE
Kojto 109:9296ab0bfc11 1784 #define __TIM8_CLK_SLEEP_DISABLE __HAL_RCC_TIM8_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1785 #define __TIM8_CLK_SLEEP_ENABLE __HAL_RCC_TIM8_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1786 #define __TIM8_FORCE_RESET __HAL_RCC_TIM8_FORCE_RESET
Kojto 109:9296ab0bfc11 1787 #define __TIM8_RELEASE_RESET __HAL_RCC_TIM8_RELEASE_RESET
Kojto 109:9296ab0bfc11 1788 #define __TIM9_CLK_DISABLE __HAL_RCC_TIM9_CLK_DISABLE
Kojto 109:9296ab0bfc11 1789 #define __TIM9_CLK_ENABLE __HAL_RCC_TIM9_CLK_ENABLE
Kojto 109:9296ab0bfc11 1790 #define __TIM9_FORCE_RESET __HAL_RCC_TIM9_FORCE_RESET
Kojto 109:9296ab0bfc11 1791 #define __TIM9_RELEASE_RESET __HAL_RCC_TIM9_RELEASE_RESET
Kojto 109:9296ab0bfc11 1792 #define __TSC_CLK_DISABLE __HAL_RCC_TSC_CLK_DISABLE
Kojto 109:9296ab0bfc11 1793 #define __TSC_CLK_ENABLE __HAL_RCC_TSC_CLK_ENABLE
Kojto 109:9296ab0bfc11 1794 #define __TSC_CLK_SLEEP_DISABLE __HAL_RCC_TSC_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1795 #define __TSC_CLK_SLEEP_ENABLE __HAL_RCC_TSC_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1796 #define __TSC_FORCE_RESET __HAL_RCC_TSC_FORCE_RESET
Kojto 109:9296ab0bfc11 1797 #define __TSC_RELEASE_RESET __HAL_RCC_TSC_RELEASE_RESET
Kojto 109:9296ab0bfc11 1798 #define __UART4_CLK_DISABLE __HAL_RCC_UART4_CLK_DISABLE
Kojto 109:9296ab0bfc11 1799 #define __UART4_CLK_ENABLE __HAL_RCC_UART4_CLK_ENABLE
Kojto 109:9296ab0bfc11 1800 #define __UART4_CLK_SLEEP_DISABLE __HAL_RCC_UART4_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1801 #define __UART4_CLK_SLEEP_ENABLE __HAL_RCC_UART4_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1802 #define __UART4_FORCE_RESET __HAL_RCC_UART4_FORCE_RESET
Kojto 109:9296ab0bfc11 1803 #define __UART4_RELEASE_RESET __HAL_RCC_UART4_RELEASE_RESET
Kojto 109:9296ab0bfc11 1804 #define __UART5_CLK_DISABLE __HAL_RCC_UART5_CLK_DISABLE
Kojto 109:9296ab0bfc11 1805 #define __UART5_CLK_ENABLE __HAL_RCC_UART5_CLK_ENABLE
Kojto 109:9296ab0bfc11 1806 #define __UART5_CLK_SLEEP_DISABLE __HAL_RCC_UART5_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1807 #define __UART5_CLK_SLEEP_ENABLE __HAL_RCC_UART5_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1808 #define __UART5_FORCE_RESET __HAL_RCC_UART5_FORCE_RESET
Kojto 109:9296ab0bfc11 1809 #define __UART5_RELEASE_RESET __HAL_RCC_UART5_RELEASE_RESET
Kojto 109:9296ab0bfc11 1810 #define __USART1_CLK_DISABLE __HAL_RCC_USART1_CLK_DISABLE
Kojto 109:9296ab0bfc11 1811 #define __USART1_CLK_ENABLE __HAL_RCC_USART1_CLK_ENABLE
Kojto 109:9296ab0bfc11 1812 #define __USART1_CLK_SLEEP_DISABLE __HAL_RCC_USART1_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1813 #define __USART1_CLK_SLEEP_ENABLE __HAL_RCC_USART1_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1814 #define __USART1_FORCE_RESET __HAL_RCC_USART1_FORCE_RESET
Kojto 109:9296ab0bfc11 1815 #define __USART1_RELEASE_RESET __HAL_RCC_USART1_RELEASE_RESET
Kojto 109:9296ab0bfc11 1816 #define __USART2_CLK_DISABLE __HAL_RCC_USART2_CLK_DISABLE
Kojto 109:9296ab0bfc11 1817 #define __USART2_CLK_ENABLE __HAL_RCC_USART2_CLK_ENABLE
Kojto 109:9296ab0bfc11 1818 #define __USART2_CLK_SLEEP_DISABLE __HAL_RCC_USART2_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1819 #define __USART2_CLK_SLEEP_ENABLE __HAL_RCC_USART2_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1820 #define __USART2_FORCE_RESET __HAL_RCC_USART2_FORCE_RESET
Kojto 109:9296ab0bfc11 1821 #define __USART2_RELEASE_RESET __HAL_RCC_USART2_RELEASE_RESET
Kojto 109:9296ab0bfc11 1822 #define __USART3_CLK_DISABLE __HAL_RCC_USART3_CLK_DISABLE
Kojto 109:9296ab0bfc11 1823 #define __USART3_CLK_ENABLE __HAL_RCC_USART3_CLK_ENABLE
Kojto 109:9296ab0bfc11 1824 #define __USART3_CLK_SLEEP_DISABLE __HAL_RCC_USART3_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1825 #define __USART3_CLK_SLEEP_ENABLE __HAL_RCC_USART3_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1826 #define __USART3_FORCE_RESET __HAL_RCC_USART3_FORCE_RESET
Kojto 109:9296ab0bfc11 1827 #define __USART3_RELEASE_RESET __HAL_RCC_USART3_RELEASE_RESET
Kojto 109:9296ab0bfc11 1828 #define __USART4_CLK_DISABLE __HAL_RCC_USART4_CLK_DISABLE
Kojto 109:9296ab0bfc11 1829 #define __USART4_CLK_ENABLE __HAL_RCC_USART4_CLK_ENABLE
Kojto 109:9296ab0bfc11 1830 #define __USART4_CLK_SLEEP_ENABLE __HAL_RCC_USART4_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1831 #define __USART4_CLK_SLEEP_DISABLE __HAL_RCC_USART4_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1832 #define __USART4_FORCE_RESET __HAL_RCC_USART4_FORCE_RESET
Kojto 109:9296ab0bfc11 1833 #define __USART4_RELEASE_RESET __HAL_RCC_USART4_RELEASE_RESET
Kojto 109:9296ab0bfc11 1834 #define __USART5_CLK_DISABLE __HAL_RCC_USART5_CLK_DISABLE
Kojto 109:9296ab0bfc11 1835 #define __USART5_CLK_ENABLE __HAL_RCC_USART5_CLK_ENABLE
Kojto 109:9296ab0bfc11 1836 #define __USART5_CLK_SLEEP_ENABLE __HAL_RCC_USART5_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1837 #define __USART5_CLK_SLEEP_DISABLE __HAL_RCC_USART5_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1838 #define __USART5_FORCE_RESET __HAL_RCC_USART5_FORCE_RESET
Kojto 109:9296ab0bfc11 1839 #define __USART5_RELEASE_RESET __HAL_RCC_USART5_RELEASE_RESET
Kojto 109:9296ab0bfc11 1840 #define __USART7_CLK_DISABLE __HAL_RCC_USART7_CLK_DISABLE
Kojto 109:9296ab0bfc11 1841 #define __USART7_CLK_ENABLE __HAL_RCC_USART7_CLK_ENABLE
Kojto 109:9296ab0bfc11 1842 #define __USART7_FORCE_RESET __HAL_RCC_USART7_FORCE_RESET
Kojto 109:9296ab0bfc11 1843 #define __USART7_RELEASE_RESET __HAL_RCC_USART7_RELEASE_RESET
Kojto 109:9296ab0bfc11 1844 #define __USART8_CLK_DISABLE __HAL_RCC_USART8_CLK_DISABLE
Kojto 109:9296ab0bfc11 1845 #define __USART8_CLK_ENABLE __HAL_RCC_USART8_CLK_ENABLE
Kojto 109:9296ab0bfc11 1846 #define __USART8_FORCE_RESET __HAL_RCC_USART8_FORCE_RESET
Kojto 109:9296ab0bfc11 1847 #define __USART8_RELEASE_RESET __HAL_RCC_USART8_RELEASE_RESET
Kojto 109:9296ab0bfc11 1848 #define __USB_CLK_DISABLE __HAL_RCC_USB_CLK_DISABLE
Kojto 109:9296ab0bfc11 1849 #define __USB_CLK_ENABLE __HAL_RCC_USB_CLK_ENABLE
Kojto 109:9296ab0bfc11 1850 #define __USB_FORCE_RESET __HAL_RCC_USB_FORCE_RESET
Kojto 109:9296ab0bfc11 1851 #define __USB_CLK_SLEEP_ENABLE __HAL_RCC_USB_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1852 #define __USB_CLK_SLEEP_DISABLE __HAL_RCC_USB_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1853 #define __USB_OTG_FS_CLK_DISABLE __HAL_RCC_USB_OTG_FS_CLK_DISABLE
Kojto 109:9296ab0bfc11 1854 #define __USB_OTG_FS_CLK_ENABLE __HAL_RCC_USB_OTG_FS_CLK_ENABLE
Kojto 109:9296ab0bfc11 1855 #define __USB_RELEASE_RESET __HAL_RCC_USB_RELEASE_RESET
Kojto 109:9296ab0bfc11 1856 #define __WWDG_CLK_DISABLE __HAL_RCC_WWDG_CLK_DISABLE
Kojto 109:9296ab0bfc11 1857 #define __WWDG_CLK_ENABLE __HAL_RCC_WWDG_CLK_ENABLE
Kojto 109:9296ab0bfc11 1858 #define __WWDG_CLK_SLEEP_DISABLE __HAL_RCC_WWDG_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1859 #define __WWDG_CLK_SLEEP_ENABLE __HAL_RCC_WWDG_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1860 #define __WWDG_FORCE_RESET __HAL_RCC_WWDG_FORCE_RESET
Kojto 109:9296ab0bfc11 1861 #define __WWDG_RELEASE_RESET __HAL_RCC_WWDG_RELEASE_RESET
Kojto 109:9296ab0bfc11 1862 #define __TIM21_CLK_ENABLE __HAL_RCC_TIM21_CLK_ENABLE
Kojto 109:9296ab0bfc11 1863 #define __TIM21_CLK_DISABLE __HAL_RCC_TIM21_CLK_DISABLE
Kojto 109:9296ab0bfc11 1864 #define __TIM21_FORCE_RESET __HAL_RCC_TIM21_FORCE_RESET
Kojto 109:9296ab0bfc11 1865 #define __TIM21_RELEASE_RESET __HAL_RCC_TIM21_RELEASE_RESET
Kojto 109:9296ab0bfc11 1866 #define __TIM21_CLK_SLEEP_ENABLE __HAL_RCC_TIM21_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1867 #define __TIM21_CLK_SLEEP_DISABLE __HAL_RCC_TIM21_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1868 #define __TIM22_CLK_ENABLE __HAL_RCC_TIM22_CLK_ENABLE
Kojto 109:9296ab0bfc11 1869 #define __TIM22_CLK_DISABLE __HAL_RCC_TIM22_CLK_DISABLE
Kojto 109:9296ab0bfc11 1870 #define __TIM22_FORCE_RESET __HAL_RCC_TIM22_FORCE_RESET
Kojto 109:9296ab0bfc11 1871 #define __TIM22_RELEASE_RESET __HAL_RCC_TIM22_RELEASE_RESET
Kojto 109:9296ab0bfc11 1872 #define __TIM22_CLK_SLEEP_ENABLE __HAL_RCC_TIM22_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1873 #define __TIM22_CLK_SLEEP_DISABLE __HAL_RCC_TIM22_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1874 #define __CRS_CLK_DISABLE __HAL_RCC_CRS_CLK_DISABLE
Kojto 109:9296ab0bfc11 1875 #define __CRS_CLK_ENABLE __HAL_RCC_CRS_CLK_ENABLE
Kojto 109:9296ab0bfc11 1876 #define __CRS_CLK_SLEEP_DISABLE __HAL_RCC_CRS_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1877 #define __CRS_CLK_SLEEP_ENABLE __HAL_RCC_CRS_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1878 #define __CRS_FORCE_RESET __HAL_RCC_CRS_FORCE_RESET
Kojto 109:9296ab0bfc11 1879 #define __CRS_RELEASE_RESET __HAL_RCC_CRS_RELEASE_RESET
Kojto 109:9296ab0bfc11 1880 #define __RCC_BACKUPRESET_FORCE __HAL_RCC_BACKUPRESET_FORCE
Kojto 109:9296ab0bfc11 1881 #define __RCC_BACKUPRESET_RELEASE __HAL_RCC_BACKUPRESET_RELEASE
Kojto 109:9296ab0bfc11 1882
Kojto 109:9296ab0bfc11 1883 #define __USB_OTG_FS_FORCE_RESET __HAL_RCC_USB_OTG_FS_FORCE_RESET
Kojto 109:9296ab0bfc11 1884 #define __USB_OTG_FS_RELEASE_RESET __HAL_RCC_USB_OTG_FS_RELEASE_RESET
Kojto 109:9296ab0bfc11 1885 #define __USB_OTG_FS_CLK_SLEEP_ENABLE __HAL_RCC_USB_OTG_FS_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1886 #define __USB_OTG_FS_CLK_SLEEP_DISABLE __HAL_RCC_USB_OTG_FS_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1887 #define __USB_OTG_HS_CLK_DISABLE __HAL_RCC_USB_OTG_HS_CLK_DISABLE
Kojto 109:9296ab0bfc11 1888 #define __USB_OTG_HS_CLK_ENABLE __HAL_RCC_USB_OTG_HS_CLK_ENABLE
Kojto 109:9296ab0bfc11 1889 #define __USB_OTG_HS_ULPI_CLK_ENABLE __HAL_RCC_USB_OTG_HS_ULPI_CLK_ENABLE
Kojto 109:9296ab0bfc11 1890 #define __USB_OTG_HS_ULPI_CLK_DISABLE __HAL_RCC_USB_OTG_HS_ULPI_CLK_DISABLE
Kojto 109:9296ab0bfc11 1891 #define __TIM9_CLK_SLEEP_ENABLE __HAL_RCC_TIM9_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1892 #define __TIM9_CLK_SLEEP_DISABLE __HAL_RCC_TIM9_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1893 #define __TIM10_CLK_SLEEP_ENABLE __HAL_RCC_TIM10_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1894 #define __TIM10_CLK_SLEEP_DISABLE __HAL_RCC_TIM10_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1895 #define __TIM11_CLK_SLEEP_ENABLE __HAL_RCC_TIM11_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1896 #define __TIM11_CLK_SLEEP_DISABLE __HAL_RCC_TIM11_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1897 #define __ETHMACPTP_CLK_SLEEP_ENABLE __HAL_RCC_ETHMACPTP_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1898 #define __ETHMACPTP_CLK_SLEEP_DISABLE __HAL_RCC_ETHMACPTP_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1899 #define __ETHMACPTP_CLK_ENABLE __HAL_RCC_ETHMACPTP_CLK_ENABLE
Kojto 109:9296ab0bfc11 1900 #define __ETHMACPTP_CLK_DISABLE __HAL_RCC_ETHMACPTP_CLK_DISABLE
Kojto 109:9296ab0bfc11 1901 #define __HASH_CLK_ENABLE __HAL_RCC_HASH_CLK_ENABLE
Kojto 109:9296ab0bfc11 1902 #define __HASH_FORCE_RESET __HAL_RCC_HASH_FORCE_RESET
Kojto 109:9296ab0bfc11 1903 #define __HASH_RELEASE_RESET __HAL_RCC_HASH_RELEASE_RESET
Kojto 109:9296ab0bfc11 1904 #define __HASH_CLK_SLEEP_ENABLE __HAL_RCC_HASH_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1905 #define __HASH_CLK_SLEEP_DISABLE __HAL_RCC_HASH_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1906 #define __HASH_CLK_DISABLE __HAL_RCC_HASH_CLK_DISABLE
Kojto 109:9296ab0bfc11 1907 #define __SPI5_CLK_ENABLE __HAL_RCC_SPI5_CLK_ENABLE
Kojto 109:9296ab0bfc11 1908 #define __SPI5_CLK_DISABLE __HAL_RCC_SPI5_CLK_DISABLE
Kojto 109:9296ab0bfc11 1909 #define __SPI5_FORCE_RESET __HAL_RCC_SPI5_FORCE_RESET
Kojto 109:9296ab0bfc11 1910 #define __SPI5_RELEASE_RESET __HAL_RCC_SPI5_RELEASE_RESET
Kojto 109:9296ab0bfc11 1911 #define __SPI5_CLK_SLEEP_ENABLE __HAL_RCC_SPI5_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1912 #define __SPI5_CLK_SLEEP_DISABLE __HAL_RCC_SPI5_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1913 #define __SPI6_CLK_ENABLE __HAL_RCC_SPI6_CLK_ENABLE
Kojto 109:9296ab0bfc11 1914 #define __SPI6_CLK_DISABLE __HAL_RCC_SPI6_CLK_DISABLE
Kojto 109:9296ab0bfc11 1915 #define __SPI6_FORCE_RESET __HAL_RCC_SPI6_FORCE_RESET
Kojto 109:9296ab0bfc11 1916 #define __SPI6_RELEASE_RESET __HAL_RCC_SPI6_RELEASE_RESET
Kojto 109:9296ab0bfc11 1917 #define __SPI6_CLK_SLEEP_ENABLE __HAL_RCC_SPI6_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1918 #define __SPI6_CLK_SLEEP_DISABLE __HAL_RCC_SPI6_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1919 #define __LTDC_CLK_ENABLE __HAL_RCC_LTDC_CLK_ENABLE
Kojto 109:9296ab0bfc11 1920 #define __LTDC_CLK_DISABLE __HAL_RCC_LTDC_CLK_DISABLE
Kojto 109:9296ab0bfc11 1921 #define __LTDC_FORCE_RESET __HAL_RCC_LTDC_FORCE_RESET
Kojto 109:9296ab0bfc11 1922 #define __LTDC_RELEASE_RESET __HAL_RCC_LTDC_RELEASE_RESET
Kojto 109:9296ab0bfc11 1923 #define __LTDC_CLK_SLEEP_ENABLE __HAL_RCC_LTDC_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1924 #define __ETHMAC_CLK_SLEEP_ENABLE __HAL_RCC_ETHMAC_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1925 #define __ETHMAC_CLK_SLEEP_DISABLE __HAL_RCC_ETHMAC_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1926 #define __ETHMACTX_CLK_SLEEP_ENABLE __HAL_RCC_ETHMACTX_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1927 #define __ETHMACTX_CLK_SLEEP_DISABLE __HAL_RCC_ETHMACTX_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1928 #define __ETHMACRX_CLK_SLEEP_ENABLE __HAL_RCC_ETHMACRX_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1929 #define __ETHMACRX_CLK_SLEEP_DISABLE __HAL_RCC_ETHMACRX_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1930 #define __TIM12_CLK_SLEEP_ENABLE __HAL_RCC_TIM12_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1931 #define __TIM12_CLK_SLEEP_DISABLE __HAL_RCC_TIM12_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1932 #define __TIM13_CLK_SLEEP_ENABLE __HAL_RCC_TIM13_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1933 #define __TIM13_CLK_SLEEP_DISABLE __HAL_RCC_TIM13_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1934 #define __TIM14_CLK_SLEEP_ENABLE __HAL_RCC_TIM14_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1935 #define __TIM14_CLK_SLEEP_DISABLE __HAL_RCC_TIM14_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1936 #define __BKPSRAM_CLK_ENABLE __HAL_RCC_BKPSRAM_CLK_ENABLE
Kojto 109:9296ab0bfc11 1937 #define __BKPSRAM_CLK_DISABLE __HAL_RCC_BKPSRAM_CLK_DISABLE
Kojto 109:9296ab0bfc11 1938 #define __BKPSRAM_CLK_SLEEP_ENABLE __HAL_RCC_BKPSRAM_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1939 #define __BKPSRAM_CLK_SLEEP_DISABLE __HAL_RCC_BKPSRAM_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1940 #define __CCMDATARAMEN_CLK_ENABLE __HAL_RCC_CCMDATARAMEN_CLK_ENABLE
Kojto 109:9296ab0bfc11 1941 #define __CCMDATARAMEN_CLK_DISABLE __HAL_RCC_CCMDATARAMEN_CLK_DISABLE
Kojto 109:9296ab0bfc11 1942 #define __USART6_CLK_ENABLE __HAL_RCC_USART6_CLK_ENABLE
Kojto 109:9296ab0bfc11 1943 #define __USART6_CLK_DISABLE __HAL_RCC_USART6_CLK_DISABLE
Kojto 109:9296ab0bfc11 1944 #define __USART6_FORCE_RESET __HAL_RCC_USART6_FORCE_RESET
Kojto 109:9296ab0bfc11 1945 #define __USART6_RELEASE_RESET __HAL_RCC_USART6_RELEASE_RESET
Kojto 109:9296ab0bfc11 1946 #define __USART6_CLK_SLEEP_ENABLE __HAL_RCC_USART6_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1947 #define __USART6_CLK_SLEEP_DISABLE __HAL_RCC_USART6_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1948 #define __SPI4_CLK_ENABLE __HAL_RCC_SPI4_CLK_ENABLE
Kojto 109:9296ab0bfc11 1949 #define __SPI4_CLK_DISABLE __HAL_RCC_SPI4_CLK_DISABLE
Kojto 109:9296ab0bfc11 1950 #define __SPI4_FORCE_RESET __HAL_RCC_SPI4_FORCE_RESET
Kojto 109:9296ab0bfc11 1951 #define __SPI4_RELEASE_RESET __HAL_RCC_SPI4_RELEASE_RESET
Kojto 109:9296ab0bfc11 1952 #define __SPI4_CLK_SLEEP_ENABLE __HAL_RCC_SPI4_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1953 #define __SPI4_CLK_SLEEP_DISABLE __HAL_RCC_SPI4_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1954 #define __GPIOI_CLK_ENABLE __HAL_RCC_GPIOI_CLK_ENABLE
Kojto 109:9296ab0bfc11 1955 #define __GPIOI_CLK_DISABLE __HAL_RCC_GPIOI_CLK_DISABLE
Kojto 109:9296ab0bfc11 1956 #define __GPIOI_FORCE_RESET __HAL_RCC_GPIOI_FORCE_RESET
Kojto 109:9296ab0bfc11 1957 #define __GPIOI_RELEASE_RESET __HAL_RCC_GPIOI_RELEASE_RESET
Kojto 109:9296ab0bfc11 1958 #define __GPIOI_CLK_SLEEP_ENABLE __HAL_RCC_GPIOI_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1959 #define __GPIOI_CLK_SLEEP_DISABLE __HAL_RCC_GPIOI_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1960 #define __GPIOJ_CLK_ENABLE __HAL_RCC_GPIOJ_CLK_ENABLE
Kojto 109:9296ab0bfc11 1961 #define __GPIOJ_CLK_DISABLE __HAL_RCC_GPIOJ_CLK_DISABLE
Kojto 109:9296ab0bfc11 1962 #define __GPIOJ_FORCE_RESET __HAL_RCC_GPIOJ_FORCE_RESET
Kojto 109:9296ab0bfc11 1963 #define __GPIOJ_RELEASE_RESET __HAL_RCC_GPIOJ_RELEASE_RESET
Kojto 109:9296ab0bfc11 1964 #define __GPIOJ_CLK_SLEEP_ENABLE __HAL_RCC_GPIOJ_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1965 #define __GPIOJ_CLK_SLEEP_DISABLE __HAL_RCC_GPIOJ_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1966 #define __GPIOK_CLK_ENABLE __HAL_RCC_GPIOK_CLK_ENABLE
Kojto 109:9296ab0bfc11 1967 #define __GPIOK_CLK_DISABLE __HAL_RCC_GPIOK_CLK_DISABLE
Kojto 109:9296ab0bfc11 1968 #define __GPIOK_RELEASE_RESET __HAL_RCC_GPIOK_RELEASE_RESET
Kojto 109:9296ab0bfc11 1969 #define __GPIOK_CLK_SLEEP_ENABLE __HAL_RCC_GPIOK_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1970 #define __GPIOK_CLK_SLEEP_DISABLE __HAL_RCC_GPIOK_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1971 #define __ETH_CLK_ENABLE __HAL_RCC_ETH_CLK_ENABLE
Kojto 109:9296ab0bfc11 1972 #define __ETH_CLK_DISABLE __HAL_RCC_ETH_CLK_DISABLE
Kojto 109:9296ab0bfc11 1973 #define __DCMI_CLK_ENABLE __HAL_RCC_DCMI_CLK_ENABLE
Kojto 109:9296ab0bfc11 1974 #define __DCMI_CLK_DISABLE __HAL_RCC_DCMI_CLK_DISABLE
Kojto 109:9296ab0bfc11 1975 #define __DCMI_FORCE_RESET __HAL_RCC_DCMI_FORCE_RESET
Kojto 109:9296ab0bfc11 1976 #define __DCMI_RELEASE_RESET __HAL_RCC_DCMI_RELEASE_RESET
Kojto 109:9296ab0bfc11 1977 #define __DCMI_CLK_SLEEP_ENABLE __HAL_RCC_DCMI_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1978 #define __DCMI_CLK_SLEEP_DISABLE __HAL_RCC_DCMI_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1979 #define __UART7_CLK_ENABLE __HAL_RCC_UART7_CLK_ENABLE
Kojto 109:9296ab0bfc11 1980 #define __UART7_CLK_DISABLE __HAL_RCC_UART7_CLK_DISABLE
Kojto 109:9296ab0bfc11 1981 #define __UART7_RELEASE_RESET __HAL_RCC_UART7_RELEASE_RESET
Kojto 109:9296ab0bfc11 1982 #define __UART7_FORCE_RESET __HAL_RCC_UART7_FORCE_RESET
Kojto 109:9296ab0bfc11 1983 #define __UART7_CLK_SLEEP_ENABLE __HAL_RCC_UART7_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1984 #define __UART7_CLK_SLEEP_DISABLE __HAL_RCC_UART7_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1985 #define __UART8_CLK_ENABLE __HAL_RCC_UART8_CLK_ENABLE
Kojto 109:9296ab0bfc11 1986 #define __UART8_CLK_DISABLE __HAL_RCC_UART8_CLK_DISABLE
Kojto 109:9296ab0bfc11 1987 #define __UART8_FORCE_RESET __HAL_RCC_UART8_FORCE_RESET
Kojto 109:9296ab0bfc11 1988 #define __UART8_RELEASE_RESET __HAL_RCC_UART8_RELEASE_RESET
Kojto 109:9296ab0bfc11 1989 #define __UART8_CLK_SLEEP_ENABLE __HAL_RCC_UART8_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1990 #define __UART8_CLK_SLEEP_DISABLE __HAL_RCC_UART8_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1991 #define __OTGHS_CLK_SLEEP_ENABLE __HAL_RCC_USB_OTG_HS_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1992 #define __OTGHS_CLK_SLEEP_DISABLE __HAL_RCC_USB_OTG_HS_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1993 #define __OTGHS_FORCE_RESET __HAL_RCC_USB_OTG_HS_FORCE_RESET
Kojto 109:9296ab0bfc11 1994 #define __OTGHS_RELEASE_RESET __HAL_RCC_USB_OTG_HS_RELEASE_RESET
Kojto 109:9296ab0bfc11 1995 #define __OTGHSULPI_CLK_SLEEP_ENABLE __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1996 #define __OTGHSULPI_CLK_SLEEP_DISABLE __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1997 #define __HAL_RCC_OTGHS_CLK_SLEEP_ENABLE __HAL_RCC_USB_OTG_HS_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 1998 #define __HAL_RCC_OTGHS_CLK_SLEEP_DISABLE __HAL_RCC_USB_OTG_HS_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 1999 #define __HAL_RCC_OTGHS_IS_CLK_SLEEP_ENABLED __HAL_RCC_USB_OTG_HS_IS_CLK_SLEEP_ENABLED
Kojto 109:9296ab0bfc11 2000 #define __HAL_RCC_OTGHS_IS_CLK_SLEEP_DISABLED __HAL_RCC_USB_OTG_HS_IS_CLK_SLEEP_DISABLED
Kojto 109:9296ab0bfc11 2001 #define __HAL_RCC_OTGHS_FORCE_RESET __HAL_RCC_USB_OTG_HS_FORCE_RESET
Kojto 109:9296ab0bfc11 2002 #define __HAL_RCC_OTGHS_RELEASE_RESET __HAL_RCC_USB_OTG_HS_RELEASE_RESET
Kojto 109:9296ab0bfc11 2003 #define __HAL_RCC_OTGHSULPI_CLK_SLEEP_ENABLE __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 2004 #define __HAL_RCC_OTGHSULPI_CLK_SLEEP_DISABLE __HAL_RCC_USB_OTG_HS_ULPI_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 2005 #define __HAL_RCC_OTGHSULPI_IS_CLK_SLEEP_ENABLED __HAL_RCC_USB_OTG_HS_ULPI_IS_CLK_SLEEP_ENABLED
Kojto 109:9296ab0bfc11 2006 #define __HAL_RCC_OTGHSULPI_IS_CLK_SLEEP_DISABLED __HAL_RCC_USB_OTG_HS_ULPI_IS_CLK_SLEEP_DISABLED
Kojto 109:9296ab0bfc11 2007 #define __CRYP_FORCE_RESET __HAL_RCC_CRYP_FORCE_RESET
Kojto 109:9296ab0bfc11 2008 #define __SRAM3_CLK_SLEEP_ENABLE __HAL_RCC_SRAM3_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 2009 #define __CAN2_CLK_SLEEP_ENABLE __HAL_RCC_CAN2_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 2010 #define __CAN2_CLK_SLEEP_DISABLE __HAL_RCC_CAN2_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 2011 #define __DAC_CLK_SLEEP_ENABLE __HAL_RCC_DAC_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 2012 #define __DAC_CLK_SLEEP_DISABLE __HAL_RCC_DAC_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 2013 #define __ADC2_CLK_SLEEP_ENABLE __HAL_RCC_ADC2_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 2014 #define __ADC2_CLK_SLEEP_DISABLE __HAL_RCC_ADC2_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 2015 #define __ADC3_CLK_SLEEP_ENABLE __HAL_RCC_ADC3_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 2016 #define __ADC3_CLK_SLEEP_DISABLE __HAL_RCC_ADC3_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 2017 #define __FSMC_FORCE_RESET __HAL_RCC_FSMC_FORCE_RESET
Kojto 109:9296ab0bfc11 2018 #define __FSMC_RELEASE_RESET __HAL_RCC_FSMC_RELEASE_RESET
Kojto 109:9296ab0bfc11 2019 #define __FSMC_CLK_SLEEP_ENABLE __HAL_RCC_FSMC_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 2020 #define __FSMC_CLK_SLEEP_DISABLE __HAL_RCC_FSMC_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 2021 #define __SDIO_FORCE_RESET __HAL_RCC_SDIO_FORCE_RESET
Kojto 109:9296ab0bfc11 2022 #define __SDIO_RELEASE_RESET __HAL_RCC_SDIO_RELEASE_RESET
Kojto 109:9296ab0bfc11 2023 #define __SDIO_CLK_SLEEP_DISABLE __HAL_RCC_SDIO_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 2024 #define __SDIO_CLK_SLEEP_ENABLE __HAL_RCC_SDIO_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 2025 #define __DMA2D_CLK_ENABLE __HAL_RCC_DMA2D_CLK_ENABLE
Kojto 109:9296ab0bfc11 2026 #define __DMA2D_CLK_DISABLE __HAL_RCC_DMA2D_CLK_DISABLE
Kojto 109:9296ab0bfc11 2027 #define __DMA2D_FORCE_RESET __HAL_RCC_DMA2D_FORCE_RESET
Kojto 109:9296ab0bfc11 2028 #define __DMA2D_RELEASE_RESET __HAL_RCC_DMA2D_RELEASE_RESET
Kojto 109:9296ab0bfc11 2029 #define __DMA2D_CLK_SLEEP_ENABLE __HAL_RCC_DMA2D_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 2030 #define __DMA2D_CLK_SLEEP_DISABLE __HAL_RCC_DMA2D_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 2031
Kojto 109:9296ab0bfc11 2032 /* alias define maintained for legacy */
Kojto 109:9296ab0bfc11 2033 #define __HAL_RCC_OTGFS_FORCE_RESET __HAL_RCC_USB_OTG_FS_FORCE_RESET
Kojto 109:9296ab0bfc11 2034 #define __HAL_RCC_OTGFS_RELEASE_RESET __HAL_RCC_USB_OTG_FS_RELEASE_RESET
Kojto 109:9296ab0bfc11 2035
Kojto 109:9296ab0bfc11 2036 #if defined(STM32F4)
Kojto 109:9296ab0bfc11 2037 #define __HAL_RCC_SDMMC1_CLK_ENABLE __HAL_RCC_SDIO_CLK_ENABLE
Kojto 109:9296ab0bfc11 2038 #define __HAL_RCC_SDMMC1_FORCE_RESET __HAL_RCC_SDIO_FORCE_RESET
Kojto 109:9296ab0bfc11 2039 #define __HAL_RCC_SDMMC1_RELEASE_RESET __HAL_RCC_SDIO_RELEASE_RESET
Kojto 109:9296ab0bfc11 2040 #define __HAL_RCC_SDMMC1_CLK_SLEEP_ENABLE __HAL_RCC_SDIO_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 2041 #define __HAL_RCC_SDMMC1_CLK_SLEEP_DISABLE __HAL_RCC_SDIO_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 2042 #define __HAL_RCC_SDMMC1_CLK_ENABLE __HAL_RCC_SDIO_CLK_ENABLE
Kojto 109:9296ab0bfc11 2043 #define __HAL_RCC_SDMMC1_CLK_DISABLE __HAL_RCC_SDIO_CLK_DISABLE
Kojto 109:9296ab0bfc11 2044 #define Sdmmc1ClockSelection SdioClockSelection
Kojto 109:9296ab0bfc11 2045 #define RCC_PERIPHCLK_SDMMC1 RCC_PERIPHCLK_SDIO
Kojto 109:9296ab0bfc11 2046 #define RCC_SDMMC1CLKSOURCE_CLK48 RCC_SDIOCLKSOURCE_CK48
Kojto 109:9296ab0bfc11 2047 #define RCC_SDMMC1CLKSOURCE_SYSCLK RCC_SDIOCLKSOURCE_SYSCLK
Kojto 109:9296ab0bfc11 2048 #define __HAL_RCC_SDMMC1_CONFIG __HAL_RCC_SDIO_CONFIG
Kojto 109:9296ab0bfc11 2049 #define __HAL_RCC_GET_SDMMC1_SOURCE __HAL_RCC_GET_SDIO_SOURCE
Kojto 109:9296ab0bfc11 2050 #endif
Kojto 109:9296ab0bfc11 2051
Kojto 109:9296ab0bfc11 2052 #if defined(STM32F7) || defined(STM32L4)
Kojto 109:9296ab0bfc11 2053 #define __HAL_RCC_SDIO_CLK_ENABLE __HAL_RCC_SDMMC1_CLK_ENABLE
Kojto 109:9296ab0bfc11 2054 #define __HAL_RCC_SDIO_FORCE_RESET __HAL_RCC_SDMMC1_FORCE_RESET
Kojto 109:9296ab0bfc11 2055 #define __HAL_RCC_SDIO_RELEASE_RESET __HAL_RCC_SDMMC1_RELEASE_RESET
Kojto 109:9296ab0bfc11 2056 #define __HAL_RCC_SDIO_CLK_SLEEP_ENABLE __HAL_RCC_SDMMC1_CLK_SLEEP_ENABLE
Kojto 109:9296ab0bfc11 2057 #define __HAL_RCC_SDIO_CLK_SLEEP_DISABLE __HAL_RCC_SDMMC1_CLK_SLEEP_DISABLE
Kojto 109:9296ab0bfc11 2058 #define __HAL_RCC_SDIO_CLK_ENABLE __HAL_RCC_SDMMC1_CLK_ENABLE
Kojto 109:9296ab0bfc11 2059 #define __HAL_RCC_SDIO_CLK_DISABLE __HAL_RCC_SDMMC1_CLK_DISABLE
Kojto 109:9296ab0bfc11 2060 #define SdioClockSelection Sdmmc1ClockSelection
Kojto 109:9296ab0bfc11 2061 #define RCC_PERIPHCLK_SDIO RCC_PERIPHCLK_SDMMC1
Kojto 109:9296ab0bfc11 2062 #define __HAL_RCC_SDIO_CONFIG __HAL_RCC_SDMMC1_CONFIG
Kojto 109:9296ab0bfc11 2063 #define __HAL_RCC_GET_SDIO_SOURCE __HAL_RCC_GET_SDMMC1_SOURCE
Kojto 109:9296ab0bfc11 2064 #endif
Kojto 109:9296ab0bfc11 2065
Kojto 109:9296ab0bfc11 2066 #if defined(STM32F7)
Kojto 109:9296ab0bfc11 2067 #define RCC_SDIOCLKSOURCE_CK48 RCC_SDMMC1CLKSOURCE_CLK48
Kojto 109:9296ab0bfc11 2068 #define RCC_SDIOCLKSOURCE_SYSCLK RCC_SDMMC1CLKSOURCE_SYSCLK
Kojto 109:9296ab0bfc11 2069 #endif
Kojto 109:9296ab0bfc11 2070
Kojto 109:9296ab0bfc11 2071 #define __HAL_RCC_I2SCLK __HAL_RCC_I2S_CONFIG
Kojto 109:9296ab0bfc11 2072 #define __HAL_RCC_I2SCLK_CONFIG __HAL_RCC_I2S_CONFIG
Kojto 109:9296ab0bfc11 2073
Kojto 109:9296ab0bfc11 2074 #define __RCC_PLLSRC RCC_GET_PLL_OSCSOURCE
Kojto 109:9296ab0bfc11 2075
Kojto 109:9296ab0bfc11 2076 #define IS_RCC_MSIRANGE IS_RCC_MSI_CLOCK_RANGE
Kojto 109:9296ab0bfc11 2077 #define IS_RCC_RTCCLK_SOURCE IS_RCC_RTCCLKSOURCE
Kojto 109:9296ab0bfc11 2078 #define IS_RCC_SYSCLK_DIV IS_RCC_HCLK
Kojto 109:9296ab0bfc11 2079 #define IS_RCC_HCLK_DIV IS_RCC_PCLK
Kojto 109:9296ab0bfc11 2080
Kojto 109:9296ab0bfc11 2081 #define IS_RCC_MCOSOURCE IS_RCC_MCO1SOURCE
Kojto 109:9296ab0bfc11 2082 #define RCC_MCO_NODIV RCC_MCODIV_1
Kojto 109:9296ab0bfc11 2083 #define RCC_RTCCLKSOURCE_NONE RCC_RTCCLKSOURCE_NO_CLK
Kojto 109:9296ab0bfc11 2084
Kojto 109:9296ab0bfc11 2085 #define HSION_BitNumber RCC_HSION_BIT_NUMBER
Kojto 109:9296ab0bfc11 2086 #define CSSON_BitNumber RCC_CSSON_BIT_NUMBER
Kojto 109:9296ab0bfc11 2087 #define PLLON_BitNumber RCC_PLLON_BIT_NUMBER
Kojto 109:9296ab0bfc11 2088 #define PLLI2SON_BitNumber RCC_PLLI2SON_BIT_NUMBER
Kojto 109:9296ab0bfc11 2089 #define I2SSRC_BitNumber RCC_I2SSRC_BIT_NUMBER
Kojto 109:9296ab0bfc11 2090 #define RTCEN_BitNumber RCC_RTCEN_BIT_NUMBER
Kojto 109:9296ab0bfc11 2091 #define BDRST_BitNumber RCC_BDRST_BIT_NUMBER
Kojto 109:9296ab0bfc11 2092 #define LSION_BitNumber RCC_LSION_BIT_NUMBER
Kojto 109:9296ab0bfc11 2093 #define PLLSAION_BitNumber RCC_PLLSAION_BIT_NUMBER
Kojto 109:9296ab0bfc11 2094 #define TIMPRE_BitNumber RCC_TIMPRE_BIT_NUMBER
Kojto 109:9296ab0bfc11 2095
Kojto 109:9296ab0bfc11 2096 #define CR_BYTE2_ADDRESS RCC_CR_BYTE2_ADDRESS
Kojto 109:9296ab0bfc11 2097 #define CIR_BYTE1_ADDRESS RCC_CIR_BYTE1_ADDRESS
Kojto 109:9296ab0bfc11 2098 #define CIR_BYTE2_ADDRESS RCC_CIR_BYTE2_ADDRESS
Kojto 109:9296ab0bfc11 2099 #define BDCR_BYTE0_ADDRESS RCC_BDCR_BYTE0_ADDRESS
Kojto 109:9296ab0bfc11 2100 #define DBP_TIMEOUT_VALUE RCC_DBP_TIMEOUT_VALUE
Kojto 109:9296ab0bfc11 2101 #define LSE_TIMEOUT_VALUE RCC_LSE_TIMEOUT_VALUE
Kojto 109:9296ab0bfc11 2102
Kojto 109:9296ab0bfc11 2103 #define CR_HSION_BB RCC_CR_HSION_BB
Kojto 109:9296ab0bfc11 2104 #define CR_CSSON_BB RCC_CR_CSSON_BB
Kojto 109:9296ab0bfc11 2105 #define CR_PLLON_BB RCC_CR_PLLON_BB
Kojto 109:9296ab0bfc11 2106 #define CR_PLLI2SON_BB RCC_CR_PLLI2SON_BB
Kojto 109:9296ab0bfc11 2107 #define CR_MSION_BB RCC_CR_MSION_BB
Kojto 109:9296ab0bfc11 2108 #define CSR_LSION_BB RCC_CSR_LSION_BB
Kojto 109:9296ab0bfc11 2109 #define CSR_LSEON_BB RCC_CSR_LSEON_BB
Kojto 109:9296ab0bfc11 2110 #define CSR_LSEBYP_BB RCC_CSR_LSEBYP_BB
Kojto 109:9296ab0bfc11 2111 #define CSR_RTCEN_BB RCC_CSR_RTCEN_BB
Kojto 109:9296ab0bfc11 2112 #define CSR_RTCRST_BB RCC_CSR_RTCRST_BB
Kojto 109:9296ab0bfc11 2113 #define CFGR_I2SSRC_BB RCC_CFGR_I2SSRC_BB
Kojto 109:9296ab0bfc11 2114 #define BDCR_RTCEN_BB RCC_BDCR_RTCEN_BB
Kojto 109:9296ab0bfc11 2115 #define BDCR_BDRST_BB RCC_BDCR_BDRST_BB
Kojto 109:9296ab0bfc11 2116 #define CR_PLLSAION_BB RCC_CR_PLLSAION_BB
Kojto 109:9296ab0bfc11 2117 #define DCKCFGR_TIMPRE_BB RCC_DCKCFGR_TIMPRE_BB
Kojto 109:9296ab0bfc11 2118
Kojto 109:9296ab0bfc11 2119 /**
Kojto 109:9296ab0bfc11 2120 * @}
Kojto 109:9296ab0bfc11 2121 */
Kojto 109:9296ab0bfc11 2122
Kojto 109:9296ab0bfc11 2123 /** @defgroup HAL_RNG_Aliased_Macros HAL RNG Aliased Macros maintained for legacy purpose
Kojto 109:9296ab0bfc11 2124 * @{
Kojto 109:9296ab0bfc11 2125 */
Kojto 109:9296ab0bfc11 2126 #define HAL_RNG_ReadyCallback(__HANDLE__) HAL_RNG_ReadyDataCallback((__HANDLE__), uint32_t random32bit)
Kojto 109:9296ab0bfc11 2127
Kojto 109:9296ab0bfc11 2128 /**
Kojto 109:9296ab0bfc11 2129 * @}
Kojto 109:9296ab0bfc11 2130 */
Kojto 109:9296ab0bfc11 2131
Kojto 109:9296ab0bfc11 2132 /** @defgroup HAL_RTC_Aliased_Macros HAL RTC Aliased Macros maintained for legacy purpose
Kojto 109:9296ab0bfc11 2133 * @{
Kojto 109:9296ab0bfc11 2134 */
Kojto 109:9296ab0bfc11 2135
Kojto 109:9296ab0bfc11 2136 #define __HAL_RTC_CLEAR_FLAG __HAL_RTC_EXTI_CLEAR_FLAG
Kojto 109:9296ab0bfc11 2137 #define __HAL_RTC_DISABLE_IT __HAL_RTC_EXTI_DISABLE_IT
Kojto 109:9296ab0bfc11 2138 #define __HAL_RTC_ENABLE_IT __HAL_RTC_EXTI_ENABLE_IT
Kojto 109:9296ab0bfc11 2139
Kojto 109:9296ab0bfc11 2140 #if defined (STM32F1)
Kojto 109:9296ab0bfc11 2141 #define __HAL_RTC_EXTI_CLEAR_FLAG(RTC_EXTI_LINE_ALARM_EVENT) __HAL_RTC_ALARM_EXTI_CLEAR_FLAG()
Kojto 109:9296ab0bfc11 2142
Kojto 109:9296ab0bfc11 2143 #define __HAL_RTC_EXTI_ENABLE_IT(RTC_EXTI_LINE_ALARM_EVENT) __HAL_RTC_ALARM_EXTI_ENABLE_IT()
Kojto 109:9296ab0bfc11 2144
Kojto 109:9296ab0bfc11 2145 #define __HAL_RTC_EXTI_DISABLE_IT(RTC_EXTI_LINE_ALARM_EVENT) __HAL_RTC_ALARM_EXTI_DISABLE_IT()
Kojto 109:9296ab0bfc11 2146
Kojto 109:9296ab0bfc11 2147 #define __HAL_RTC_EXTI_GET_FLAG(RTC_EXTI_LINE_ALARM_EVENT) __HAL_RTC_ALARM_EXTI_GET_FLAG()
Kojto 109:9296ab0bfc11 2148
Kojto 109:9296ab0bfc11 2149 #define __HAL_RTC_EXTI_GENERATE_SWIT(RTC_EXTI_LINE_ALARM_EVENT) __HAL_RTC_ALARM_EXTI_GENERATE_SWIT()
Kojto 109:9296ab0bfc11 2150 #else
Kojto 109:9296ab0bfc11 2151 #define __HAL_RTC_EXTI_CLEAR_FLAG(__EXTI_LINE__) (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_CLEAR_FLAG() : \
Kojto 109:9296ab0bfc11 2152 (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_CLEAR_FLAG() : \
Kojto 109:9296ab0bfc11 2153 __HAL_RTC_TAMPER_TIMESTAMP_EXTI_CLEAR_FLAG()))
Kojto 109:9296ab0bfc11 2154 #define __HAL_RTC_EXTI_ENABLE_IT(__EXTI_LINE__) (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_ENABLE_IT() : \
Kojto 109:9296ab0bfc11 2155 (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_ENABLE_IT() : \
Kojto 109:9296ab0bfc11 2156 __HAL_RTC_TAMPER_TIMESTAMP_EXTI_ENABLE_IT()))
Kojto 109:9296ab0bfc11 2157 #define __HAL_RTC_EXTI_DISABLE_IT(__EXTI_LINE__) (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_DISABLE_IT() : \
Kojto 109:9296ab0bfc11 2158 (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_DISABLE_IT() : \
Kojto 109:9296ab0bfc11 2159 __HAL_RTC_TAMPER_TIMESTAMP_EXTI_DISABLE_IT()))
Kojto 109:9296ab0bfc11 2160 #define __HAL_RTC_EXTI_GET_FLAG(__EXTI_LINE__) (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_GET_FLAG() : \
Kojto 109:9296ab0bfc11 2161 (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_GET_FLAG() : \
Kojto 109:9296ab0bfc11 2162 __HAL_RTC_TAMPER_TIMESTAMP_EXTI_GET_FLAG()))
Kojto 109:9296ab0bfc11 2163 #define __HAL_RTC_EXTI_GENERATE_SWIT(__EXTI_LINE__) (((__EXTI_LINE__) == RTC_EXTI_LINE_ALARM_EVENT) ? __HAL_RTC_ALARM_EXTI_GENERATE_SWIT() : \
Kojto 109:9296ab0bfc11 2164 (((__EXTI_LINE__) == RTC_EXTI_LINE_WAKEUPTIMER_EVENT) ? __HAL_RTC_WAKEUPTIMER_EXTI_GENERATE_SWIT() : \
Kojto 109:9296ab0bfc11 2165 __HAL_RTC_TAMPER_TIMESTAMP_EXTI_GENERATE_SWIT()))
Kojto 109:9296ab0bfc11 2166 #endif /* STM32F1 */
Kojto 109:9296ab0bfc11 2167
Kojto 109:9296ab0bfc11 2168 #define IS_ALARM IS_RTC_ALARM
Kojto 109:9296ab0bfc11 2169 #define IS_ALARM_MASK IS_RTC_ALARM_MASK
Kojto 109:9296ab0bfc11 2170 #define IS_TAMPER IS_RTC_TAMPER
Kojto 109:9296ab0bfc11 2171 #define IS_TAMPER_ERASE_MODE IS_RTC_TAMPER_ERASE_MODE
Kojto 109:9296ab0bfc11 2172 #define IS_TAMPER_FILTER IS_RTC_TAMPER_FILTER
Kojto 109:9296ab0bfc11 2173 #define IS_TAMPER_INTERRUPT IS_RTC_TAMPER_INTERRUPT
Kojto 109:9296ab0bfc11 2174 #define IS_TAMPER_MASKFLAG_STATE IS_RTC_TAMPER_MASKFLAG_STATE
Kojto 109:9296ab0bfc11 2175 #define IS_TAMPER_PRECHARGE_DURATION IS_RTC_TAMPER_PRECHARGE_DURATION
Kojto 109:9296ab0bfc11 2176 #define IS_TAMPER_PULLUP_STATE IS_RTC_TAMPER_PULLUP_STATE
Kojto 109:9296ab0bfc11 2177 #define IS_TAMPER_SAMPLING_FREQ IS_RTC_TAMPER_SAMPLING_FREQ
Kojto 109:9296ab0bfc11 2178 #define IS_TAMPER_TIMESTAMPONTAMPER_DETECTION IS_RTC_TAMPER_TIMESTAMPONTAMPER_DETECTION
Kojto 109:9296ab0bfc11 2179 #define IS_TAMPER_TRIGGER IS_RTC_TAMPER_TRIGGER
Kojto 109:9296ab0bfc11 2180 #define IS_WAKEUP_CLOCK IS_RTC_WAKEUP_CLOCK
Kojto 109:9296ab0bfc11 2181 #define IS_WAKEUP_COUNTER IS_RTC_WAKEUP_COUNTER
Kojto 109:9296ab0bfc11 2182
Kojto 109:9296ab0bfc11 2183 #define __RTC_WRITEPROTECTION_ENABLE __HAL_RTC_WRITEPROTECTION_ENABLE
Kojto 109:9296ab0bfc11 2184 #define __RTC_WRITEPROTECTION_DISABLE __HAL_RTC_WRITEPROTECTION_DISABLE
Kojto 109:9296ab0bfc11 2185
Kojto 109:9296ab0bfc11 2186 /**
Kojto 109:9296ab0bfc11 2187 * @}
Kojto 109:9296ab0bfc11 2188 */
Kojto 109:9296ab0bfc11 2189
Kojto 109:9296ab0bfc11 2190 /** @defgroup HAL_SD_Aliased_Macros HAL SD Aliased Macros maintained for legacy purpose
Kojto 109:9296ab0bfc11 2191 * @{
Kojto 109:9296ab0bfc11 2192 */
Kojto 109:9296ab0bfc11 2193
Kojto 109:9296ab0bfc11 2194 #define SD_OCR_CID_CSD_OVERWRIETE SD_OCR_CID_CSD_OVERWRITE
Kojto 109:9296ab0bfc11 2195 #define SD_CMD_SD_APP_STAUS SD_CMD_SD_APP_STATUS
Kojto 109:9296ab0bfc11 2196
Kojto 109:9296ab0bfc11 2197 #if defined(STM32F4)
Kojto 109:9296ab0bfc11 2198 #define SD_SDMMC_DISABLED SD_SDIO_DISABLED
Kojto 109:9296ab0bfc11 2199 #define SD_SDMMC_FUNCTION_BUSY SD_SDIO_FUNCTION_BUSY
Kojto 109:9296ab0bfc11 2200 #define SD_SDMMC_FUNCTION_FAILED SD_SDIO_FUNCTION_FAILED
Kojto 109:9296ab0bfc11 2201 #define SD_SDMMC_UNKNOWN_FUNCTION SD_SDIO_UNKNOWN_FUNCTION
Kojto 109:9296ab0bfc11 2202 #define SD_CMD_SDMMC_SEN_OP_COND SD_CMD_SDIO_SEN_OP_COND
Kojto 109:9296ab0bfc11 2203 #define SD_CMD_SDMMC_RW_DIRECT SD_CMD_SDIO_RW_DIRECT
Kojto 109:9296ab0bfc11 2204 #define SD_CMD_SDMMC_RW_EXTENDED SD_CMD_SDIO_RW_EXTENDED
Kojto 109:9296ab0bfc11 2205 #define __HAL_SD_SDMMC_ENABLE __HAL_SD_SDIO_ENABLE
Kojto 109:9296ab0bfc11 2206 #define __HAL_SD_SDMMC_DISABLE __HAL_SD_SDIO_DISABLE
Kojto 109:9296ab0bfc11 2207 #define __HAL_SD_SDMMC_DMA_ENABLE __HAL_SD_SDIO_DMA_ENABLE
Kojto 109:9296ab0bfc11 2208 #define __HAL_SD_SDMMC_DMA_DISABLE __HAL_SD_SDIO_DMA_DISABL
Kojto 109:9296ab0bfc11 2209 #define __HAL_SD_SDMMC_ENABLE_IT __HAL_SD_SDIO_ENABLE_IT
Kojto 109:9296ab0bfc11 2210 #define __HAL_SD_SDMMC_DISABLE_IT __HAL_SD_SDIO_DISABLE_IT
Kojto 109:9296ab0bfc11 2211 #define __HAL_SD_SDMMC_GET_FLAG __HAL_SD_SDIO_GET_FLAG
Kojto 109:9296ab0bfc11 2212 #define __HAL_SD_SDMMC_CLEAR_FLAG __HAL_SD_SDIO_CLEAR_FLAG
Kojto 109:9296ab0bfc11 2213 #define __HAL_SD_SDMMC_GET_IT __HAL_SD_SDIO_GET_IT
Kojto 109:9296ab0bfc11 2214 #define __HAL_SD_SDMMC_CLEAR_IT __HAL_SD_SDIO_CLEAR_IT
Kojto 109:9296ab0bfc11 2215 #define SDMMC_STATIC_FLAGS SDIO_STATIC_FLAGS
Kojto 109:9296ab0bfc11 2216 #define SDMMC_CMD0TIMEOUT SDIO_CMD0TIMEOUT
Kojto 109:9296ab0bfc11 2217 #define SD_SDMMC_SEND_IF_COND SD_SDIO_SEND_IF_COND
Kojto 109:9296ab0bfc11 2218 /* alias CMSIS */
Kojto 109:9296ab0bfc11 2219 #define SDMMC1_IRQn SDIO_IRQn
Kojto 109:9296ab0bfc11 2220 #define SDMMC1_IRQHandler SDIO_IRQHandler
Kojto 109:9296ab0bfc11 2221 #endif
Kojto 109:9296ab0bfc11 2222
Kojto 109:9296ab0bfc11 2223 #if defined(STM32F7) || defined(STM32L4)
Kojto 109:9296ab0bfc11 2224 #define SD_SDIO_DISABLED SD_SDMMC_DISABLED
Kojto 109:9296ab0bfc11 2225 #define SD_SDIO_FUNCTION_BUSY SD_SDMMC_FUNCTION_BUSY
Kojto 109:9296ab0bfc11 2226 #define SD_SDIO_FUNCTION_FAILED SD_SDMMC_FUNCTION_FAILED
Kojto 109:9296ab0bfc11 2227 #define SD_SDIO_UNKNOWN_FUNCTION SD_SDMMC_UNKNOWN_FUNCTION
Kojto 109:9296ab0bfc11 2228 #define SD_CMD_SDIO_SEN_OP_COND SD_CMD_SDMMC_SEN_OP_COND
Kojto 109:9296ab0bfc11 2229 #define SD_CMD_SDIO_RW_DIRECT SD_CMD_SDMMC_RW_DIRECT
Kojto 109:9296ab0bfc11 2230 #define SD_CMD_SDIO_RW_EXTENDED SD_CMD_SDMMC_RW_EXTENDED
Kojto 109:9296ab0bfc11 2231 #define __HAL_SD_SDIO_ENABLE __HAL_SD_SDMMC_ENABLE
Kojto 109:9296ab0bfc11 2232 #define __HAL_SD_SDIO_DISABLE __HAL_SD_SDMMC_DISABLE
Kojto 109:9296ab0bfc11 2233 #define __HAL_SD_SDIO_DMA_ENABLE __HAL_SD_SDMMC_DMA_ENABLE
Kojto 109:9296ab0bfc11 2234 #define __HAL_SD_SDIO_DMA_DISABL __HAL_SD_SDMMC_DMA_DISABLE
Kojto 109:9296ab0bfc11 2235 #define __HAL_SD_SDIO_ENABLE_IT __HAL_SD_SDMMC_ENABLE_IT
Kojto 109:9296ab0bfc11 2236 #define __HAL_SD_SDIO_DISABLE_IT __HAL_SD_SDMMC_DISABLE_IT
Kojto 109:9296ab0bfc11 2237 #define __HAL_SD_SDIO_GET_FLAG __HAL_SD_SDMMC_GET_FLAG
Kojto 109:9296ab0bfc11 2238 #define __HAL_SD_SDIO_CLEAR_FLAG __HAL_SD_SDMMC_CLEAR_FLAG
Kojto 109:9296ab0bfc11 2239 #define __HAL_SD_SDIO_GET_IT __HAL_SD_SDMMC_GET_IT
Kojto 109:9296ab0bfc11 2240 #define __HAL_SD_SDIO_CLEAR_IT __HAL_SD_SDMMC_CLEAR_IT
Kojto 109:9296ab0bfc11 2241 #define SDIO_STATIC_FLAGS SDMMC_STATIC_FLAGS
Kojto 109:9296ab0bfc11 2242 #define SDIO_CMD0TIMEOUT SDMMC_CMD0TIMEOUT
Kojto 109:9296ab0bfc11 2243 #define SD_SDIO_SEND_IF_COND SD_SDMMC_SEND_IF_COND
Kojto 109:9296ab0bfc11 2244 /* alias CMSIS for compatibilities */
Kojto 109:9296ab0bfc11 2245 #define SDIO_IRQn SDMMC1_IRQn
Kojto 109:9296ab0bfc11 2246 #define SDIO_IRQHandler SDMMC1_IRQHandler
Kojto 109:9296ab0bfc11 2247 #endif
Kojto 109:9296ab0bfc11 2248 /**
Kojto 109:9296ab0bfc11 2249 * @}
Kojto 109:9296ab0bfc11 2250 */
Kojto 109:9296ab0bfc11 2251
Kojto 109:9296ab0bfc11 2252 /** @defgroup HAL_SMARTCARD_Aliased_Macros HAL SMARTCARD Aliased Macros maintained for legacy purpose
Kojto 109:9296ab0bfc11 2253 * @{
Kojto 109:9296ab0bfc11 2254 */
Kojto 109:9296ab0bfc11 2255
Kojto 109:9296ab0bfc11 2256 #define __SMARTCARD_ENABLE_IT __HAL_SMARTCARD_ENABLE_IT
Kojto 109:9296ab0bfc11 2257 #define __SMARTCARD_DISABLE_IT __HAL_SMARTCARD_DISABLE_IT
Kojto 109:9296ab0bfc11 2258 #define __SMARTCARD_ENABLE __HAL_SMARTCARD_ENABLE
Kojto 109:9296ab0bfc11 2259 #define __SMARTCARD_DISABLE __HAL_SMARTCARD_DISABLE
Kojto 109:9296ab0bfc11 2260 #define __SMARTCARD_DMA_REQUEST_ENABLE __HAL_SMARTCARD_DMA_REQUEST_ENABLE
Kojto 109:9296ab0bfc11 2261 #define __SMARTCARD_DMA_REQUEST_DISABLE __HAL_SMARTCARD_DMA_REQUEST_DISABLE
Kojto 109:9296ab0bfc11 2262
Kojto 109:9296ab0bfc11 2263 #define __HAL_SMARTCARD_GETCLOCKSOURCE SMARTCARD_GETCLOCKSOURCE
Kojto 109:9296ab0bfc11 2264 #define __SMARTCARD_GETCLOCKSOURCE SMARTCARD_GETCLOCKSOURCE
Kojto 109:9296ab0bfc11 2265
Kojto 109:9296ab0bfc11 2266 #define IS_SMARTCARD_ONEBIT_SAMPLING IS_SMARTCARD_ONE_BIT_SAMPLE
Kojto 109:9296ab0bfc11 2267
Kojto 109:9296ab0bfc11 2268 /**
Kojto 109:9296ab0bfc11 2269 * @}
Kojto 109:9296ab0bfc11 2270 */
Kojto 109:9296ab0bfc11 2271
Kojto 109:9296ab0bfc11 2272 /** @defgroup HAL_SMBUS_Aliased_Macros HAL SMBUS Aliased Macros maintained for legacy purpose
Kojto 109:9296ab0bfc11 2273 * @{
Kojto 109:9296ab0bfc11 2274 */
Kojto 109:9296ab0bfc11 2275 #define __HAL_SMBUS_RESET_CR1 SMBUS_RESET_CR1
Kojto 109:9296ab0bfc11 2276 #define __HAL_SMBUS_RESET_CR2 SMBUS_RESET_CR2
Kojto 109:9296ab0bfc11 2277 #define __HAL_SMBUS_GENERATE_START SMBUS_GENERATE_START
Kojto 109:9296ab0bfc11 2278 #define __HAL_SMBUS_GET_ADDR_MATCH SMBUS_GET_ADDR_MATCH
Kojto 109:9296ab0bfc11 2279 #define __HAL_SMBUS_GET_DIR SMBUS_GET_DIR
Kojto 109:9296ab0bfc11 2280 #define __HAL_SMBUS_GET_STOP_MODE SMBUS_GET_STOP_MODE
Kojto 109:9296ab0bfc11 2281 #define __HAL_SMBUS_GET_PEC_MODE SMBUS_GET_PEC_MODE
Kojto 109:9296ab0bfc11 2282 #define __HAL_SMBUS_GET_ALERT_ENABLED SMBUS_GET_ALERT_ENABLED
Kojto 109:9296ab0bfc11 2283 /**
Kojto 109:9296ab0bfc11 2284 * @}
Kojto 109:9296ab0bfc11 2285 */
Kojto 109:9296ab0bfc11 2286
Kojto 109:9296ab0bfc11 2287 /** @defgroup HAL_SPI_Aliased_Macros HAL SPI Aliased Macros maintained for legacy purpose
Kojto 109:9296ab0bfc11 2288 * @{
Kojto 109:9296ab0bfc11 2289 */
Kojto 109:9296ab0bfc11 2290
Kojto 109:9296ab0bfc11 2291 #define __HAL_SPI_1LINE_TX SPI_1LINE_TX
Kojto 109:9296ab0bfc11 2292 #define __HAL_SPI_1LINE_RX SPI_1LINE_RX
Kojto 109:9296ab0bfc11 2293 #define __HAL_SPI_RESET_CRC SPI_RESET_CRC
Kojto 109:9296ab0bfc11 2294
Kojto 109:9296ab0bfc11 2295 /**
Kojto 109:9296ab0bfc11 2296 * @}
Kojto 109:9296ab0bfc11 2297 */
Kojto 109:9296ab0bfc11 2298
Kojto 109:9296ab0bfc11 2299 /** @defgroup HAL_UART_Aliased_Macros HAL UART Aliased Macros maintained for legacy purpose
Kojto 109:9296ab0bfc11 2300 * @{
Kojto 109:9296ab0bfc11 2301 */
Kojto 109:9296ab0bfc11 2302
Kojto 109:9296ab0bfc11 2303 #define __HAL_UART_GETCLOCKSOURCE UART_GETCLOCKSOURCE
Kojto 109:9296ab0bfc11 2304 #define __HAL_UART_MASK_COMPUTATION UART_MASK_COMPUTATION
Kojto 109:9296ab0bfc11 2305 #define __UART_GETCLOCKSOURCE UART_GETCLOCKSOURCE
Kojto 109:9296ab0bfc11 2306 #define __UART_MASK_COMPUTATION UART_MASK_COMPUTATION
Kojto 109:9296ab0bfc11 2307
Kojto 109:9296ab0bfc11 2308 #define IS_UART_WAKEUPMETHODE IS_UART_WAKEUPMETHOD
Kojto 109:9296ab0bfc11 2309
Kojto 109:9296ab0bfc11 2310 #define IS_UART_ONEBIT_SAMPLE IS_UART_ONE_BIT_SAMPLE
Kojto 109:9296ab0bfc11 2311 #define IS_UART_ONEBIT_SAMPLING IS_UART_ONE_BIT_SAMPLE
Kojto 109:9296ab0bfc11 2312
Kojto 109:9296ab0bfc11 2313 /**
Kojto 109:9296ab0bfc11 2314 * @}
Kojto 109:9296ab0bfc11 2315 */
Kojto 109:9296ab0bfc11 2316
Kojto 109:9296ab0bfc11 2317
Kojto 109:9296ab0bfc11 2318 /** @defgroup HAL_USART_Aliased_Macros HAL USART Aliased Macros maintained for legacy purpose
Kojto 109:9296ab0bfc11 2319 * @{
Kojto 109:9296ab0bfc11 2320 */
Kojto 109:9296ab0bfc11 2321
Kojto 109:9296ab0bfc11 2322 #define __USART_ENABLE_IT __HAL_USART_ENABLE_IT
Kojto 109:9296ab0bfc11 2323 #define __USART_DISABLE_IT __HAL_USART_DISABLE_IT
Kojto 109:9296ab0bfc11 2324 #define __USART_ENABLE __HAL_USART_ENABLE
Kojto 109:9296ab0bfc11 2325 #define __USART_DISABLE __HAL_USART_DISABLE
Kojto 109:9296ab0bfc11 2326
Kojto 109:9296ab0bfc11 2327 #define __HAL_USART_GETCLOCKSOURCE USART_GETCLOCKSOURCE
Kojto 109:9296ab0bfc11 2328 #define __USART_GETCLOCKSOURCE USART_GETCLOCKSOURCE
Kojto 109:9296ab0bfc11 2329
Kojto 109:9296ab0bfc11 2330 /**
Kojto 109:9296ab0bfc11 2331 * @}
Kojto 109:9296ab0bfc11 2332 */
Kojto 109:9296ab0bfc11 2333
Kojto 109:9296ab0bfc11 2334 /** @defgroup HAL_USB_Aliased_Macros HAL USB Aliased Macros maintained for legacy purpose
Kojto 109:9296ab0bfc11 2335 * @{
Kojto 109:9296ab0bfc11 2336 */
Kojto 109:9296ab0bfc11 2337 #define USB_EXTI_LINE_WAKEUP USB_WAKEUP_EXTI_LINE
Kojto 109:9296ab0bfc11 2338
Kojto 109:9296ab0bfc11 2339 #define USB_FS_EXTI_TRIGGER_RISING_EDGE USB_OTG_FS_WAKEUP_EXTI_RISING_EDGE
Kojto 109:9296ab0bfc11 2340 #define USB_FS_EXTI_TRIGGER_FALLING_EDGE USB_OTG_FS_WAKEUP_EXTI_FALLING_EDGE
Kojto 109:9296ab0bfc11 2341 #define USB_FS_EXTI_TRIGGER_BOTH_EDGE USB_OTG_FS_WAKEUP_EXTI_RISING_FALLING_EDGE
Kojto 109:9296ab0bfc11 2342 #define USB_FS_EXTI_LINE_WAKEUP USB_OTG_FS_WAKEUP_EXTI_LINE
Kojto 109:9296ab0bfc11 2343
Kojto 109:9296ab0bfc11 2344 #define USB_HS_EXTI_TRIGGER_RISING_EDGE USB_OTG_HS_WAKEUP_EXTI_RISING_EDGE
Kojto 109:9296ab0bfc11 2345 #define USB_HS_EXTI_TRIGGER_FALLING_EDGE USB_OTG_HS_WAKEUP_EXTI_FALLING_EDGE
Kojto 109:9296ab0bfc11 2346 #define USB_HS_EXTI_TRIGGER_BOTH_EDGE USB_OTG_HS_WAKEUP_EXTI_RISING_FALLING_EDGE
Kojto 109:9296ab0bfc11 2347 #define USB_HS_EXTI_LINE_WAKEUP USB_OTG_HS_WAKEUP_EXTI_LINE
Kojto 109:9296ab0bfc11 2348
Kojto 109:9296ab0bfc11 2349 #define __HAL_USB_EXTI_ENABLE_IT __HAL_USB_WAKEUP_EXTI_ENABLE_IT
Kojto 109:9296ab0bfc11 2350 #define __HAL_USB_EXTI_DISABLE_IT __HAL_USB_WAKEUP_EXTI_DISABLE_IT
Kojto 109:9296ab0bfc11 2351 #define __HAL_USB_EXTI_GET_FLAG __HAL_USB_WAKEUP_EXTI_GET_FLAG
Kojto 109:9296ab0bfc11 2352 #define __HAL_USB_EXTI_CLEAR_FLAG __HAL_USB_WAKEUP_EXTI_CLEAR_FLAG
Kojto 109:9296ab0bfc11 2353 #define __HAL_USB_EXTI_SET_RISING_EDGE_TRIGGER __HAL_USB_WAKEUP_EXTI_ENABLE_RISING_EDGE
Kojto 109:9296ab0bfc11 2354 #define __HAL_USB_EXTI_SET_FALLING_EDGE_TRIGGER __HAL_USB_WAKEUP_EXTI_ENABLE_FALLING_EDGE
Kojto 109:9296ab0bfc11 2355 #define __HAL_USB_EXTI_SET_FALLINGRISING_TRIGGER __HAL_USB_WAKEUP_EXTI_ENABLE_RISING_FALLING_EDGE
Kojto 109:9296ab0bfc11 2356
Kojto 109:9296ab0bfc11 2357 #define __HAL_USB_FS_EXTI_ENABLE_IT __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_IT
Kojto 109:9296ab0bfc11 2358 #define __HAL_USB_FS_EXTI_DISABLE_IT __HAL_USB_OTG_FS_WAKEUP_EXTI_DISABLE_IT
Kojto 109:9296ab0bfc11 2359 #define __HAL_USB_FS_EXTI_GET_FLAG __HAL_USB_OTG_FS_WAKEUP_EXTI_GET_FLAG
Kojto 109:9296ab0bfc11 2360 #define __HAL_USB_FS_EXTI_CLEAR_FLAG __HAL_USB_OTG_FS_WAKEUP_EXTI_CLEAR_FLAG
Kojto 109:9296ab0bfc11 2361 #define __HAL_USB_FS_EXTI_SET_RISING_EGDE_TRIGGER __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_RISING_EDGE
Kojto 109:9296ab0bfc11 2362 #define __HAL_USB_FS_EXTI_SET_FALLING_EGDE_TRIGGER __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_FALLING_EDGE
Kojto 109:9296ab0bfc11 2363 #define __HAL_USB_FS_EXTI_SET_FALLINGRISING_TRIGGER __HAL_USB_OTG_FS_WAKEUP_EXTI_ENABLE_RISING_FALLING_EDGE
Kojto 109:9296ab0bfc11 2364 #define __HAL_USB_FS_EXTI_GENERATE_SWIT __HAL_USB_OTG_FS_WAKEUP_EXTI_GENERATE_SWIT
Kojto 109:9296ab0bfc11 2365
Kojto 109:9296ab0bfc11 2366 #define __HAL_USB_HS_EXTI_ENABLE_IT __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_IT
Kojto 109:9296ab0bfc11 2367 #define __HAL_USB_HS_EXTI_DISABLE_IT __HAL_USB_OTG_HS_WAKEUP_EXTI_DISABLE_IT
Kojto 109:9296ab0bfc11 2368 #define __HAL_USB_HS_EXTI_GET_FLAG __HAL_USB_OTG_HS_WAKEUP_EXTI_GET_FLAG
Kojto 109:9296ab0bfc11 2369 #define __HAL_USB_HS_EXTI_CLEAR_FLAG __HAL_USB_OTG_HS_WAKEUP_EXTI_CLEAR_FLAG
Kojto 109:9296ab0bfc11 2370 #define __HAL_USB_HS_EXTI_SET_RISING_EGDE_TRIGGER __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_RISING_EDGE
Kojto 109:9296ab0bfc11 2371 #define __HAL_USB_HS_EXTI_SET_FALLING_EGDE_TRIGGER __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_FALLING_EDGE
Kojto 109:9296ab0bfc11 2372 #define __HAL_USB_HS_EXTI_SET_FALLINGRISING_TRIGGER __HAL_USB_OTG_HS_WAKEUP_EXTI_ENABLE_RISING_FALLING_EDGE
Kojto 109:9296ab0bfc11 2373 #define __HAL_USB_HS_EXTI_GENERATE_SWIT __HAL_USB_OTG_HS_WAKEUP_EXTI_GENERATE_SWIT
Kojto 109:9296ab0bfc11 2374
Kojto 109:9296ab0bfc11 2375 #define HAL_PCD_ActiveRemoteWakeup HAL_PCD_ActivateRemoteWakeup
Kojto 109:9296ab0bfc11 2376 #define HAL_PCD_DeActiveRemoteWakeup HAL_PCD_DeActivateRemoteWakeup
Kojto 109:9296ab0bfc11 2377
Kojto 109:9296ab0bfc11 2378 #define HAL_PCD_SetTxFiFo HAL_PCDEx_SetTxFiFo
Kojto 109:9296ab0bfc11 2379 #define HAL_PCD_SetRxFiFo HAL_PCDEx_SetRxFiFo
Kojto 109:9296ab0bfc11 2380 /**
Kojto 109:9296ab0bfc11 2381 * @}
Kojto 109:9296ab0bfc11 2382 */
Kojto 109:9296ab0bfc11 2383
Kojto 109:9296ab0bfc11 2384 /** @defgroup HAL_TIM_Aliased_Macros HAL TIM Aliased Macros maintained for legacy purpose
Kojto 109:9296ab0bfc11 2385 * @{
Kojto 109:9296ab0bfc11 2386 */
Kojto 109:9296ab0bfc11 2387 #define __HAL_TIM_SetICPrescalerValue TIM_SET_ICPRESCALERVALUE
Kojto 109:9296ab0bfc11 2388 #define __HAL_TIM_ResetICPrescalerValue TIM_RESET_ICPRESCALERVALUE
Kojto 109:9296ab0bfc11 2389
Kojto 109:9296ab0bfc11 2390 #define TIM_GET_ITSTATUS __HAL_TIM_GET_IT_SOURCE
Kojto 109:9296ab0bfc11 2391 #define TIM_GET_CLEAR_IT __HAL_TIM_CLEAR_IT
Kojto 109:9296ab0bfc11 2392
Kojto 109:9296ab0bfc11 2393 #define __HAL_TIM_GET_ITSTATUS __HAL_TIM_GET_IT_SOURCE
Kojto 109:9296ab0bfc11 2394
Kojto 109:9296ab0bfc11 2395 #define __HAL_TIM_DIRECTION_STATUS __HAL_TIM_IS_TIM_COUNTING_DOWN
Kojto 109:9296ab0bfc11 2396 #define __HAL_TIM_PRESCALER __HAL_TIM_SET_PRESCALER
Kojto 109:9296ab0bfc11 2397 #define __HAL_TIM_SetCounter __HAL_TIM_SET_COUNTER
Kojto 109:9296ab0bfc11 2398 #define __HAL_TIM_GetCounter __HAL_TIM_GET_COUNTER
Kojto 109:9296ab0bfc11 2399 #define __HAL_TIM_SetAutoreload __HAL_TIM_SET_AUTORELOAD
Kojto 109:9296ab0bfc11 2400 #define __HAL_TIM_GetAutoreload __HAL_TIM_GET_AUTORELOAD
Kojto 109:9296ab0bfc11 2401 #define __HAL_TIM_SetClockDivision __HAL_TIM_SET_CLOCKDIVISION
Kojto 109:9296ab0bfc11 2402 #define __HAL_TIM_GetClockDivision __HAL_TIM_GET_CLOCKDIVISION
Kojto 109:9296ab0bfc11 2403 #define __HAL_TIM_SetICPrescaler __HAL_TIM_SET_ICPRESCALER
Kojto 109:9296ab0bfc11 2404 #define __HAL_TIM_GetICPrescaler __HAL_TIM_GET_ICPRESCALER
Kojto 109:9296ab0bfc11 2405 #define __HAL_TIM_SetCompare __HAL_TIM_SET_COMPARE
Kojto 109:9296ab0bfc11 2406 #define __HAL_TIM_GetCompare __HAL_TIM_GET_COMPARE
Kojto 109:9296ab0bfc11 2407
Kojto 109:9296ab0bfc11 2408 #define TIM_TS_ITR0 ((uint32_t)0x0000)
Kojto 109:9296ab0bfc11 2409 #define TIM_TS_ITR1 ((uint32_t)0x0010)
Kojto 109:9296ab0bfc11 2410 #define TIM_TS_ITR2 ((uint32_t)0x0020)
Kojto 109:9296ab0bfc11 2411 #define TIM_TS_ITR3 ((uint32_t)0x0030)
Kojto 109:9296ab0bfc11 2412 #define IS_TIM_INTERNAL_TRIGGER_SELECTION(SELECTION) (((SELECTION) == TIM_TS_ITR0) || \
Kojto 109:9296ab0bfc11 2413 ((SELECTION) == TIM_TS_ITR1) || \
Kojto 109:9296ab0bfc11 2414 ((SELECTION) == TIM_TS_ITR2) || \
Kojto 109:9296ab0bfc11 2415 ((SELECTION) == TIM_TS_ITR3))
Kojto 109:9296ab0bfc11 2416
Kojto 109:9296ab0bfc11 2417 #define TIM_CHANNEL_1 ((uint32_t)0x0000)
Kojto 109:9296ab0bfc11 2418 #define TIM_CHANNEL_2 ((uint32_t)0x0004)
Kojto 109:9296ab0bfc11 2419 #define IS_TIM_PWMI_CHANNELS(CHANNEL) (((CHANNEL) == TIM_CHANNEL_1) || \
Kojto 109:9296ab0bfc11 2420 ((CHANNEL) == TIM_CHANNEL_2))
Kojto 109:9296ab0bfc11 2421
Kojto 109:9296ab0bfc11 2422 #define TIM_OUTPUTNSTATE_DISABLE ((uint32_t)0x0000)
Kojto 109:9296ab0bfc11 2423 #define TIM_OUTPUTNSTATE_ENABLE (TIM_CCER_CC1NE)
Kojto 109:9296ab0bfc11 2424
Kojto 109:9296ab0bfc11 2425 #define IS_TIM_OUTPUTN_STATE(STATE) (((STATE) == TIM_OUTPUTNSTATE_DISABLE) || \
Kojto 109:9296ab0bfc11 2426 ((STATE) == TIM_OUTPUTNSTATE_ENABLE))
Kojto 109:9296ab0bfc11 2427
Kojto 109:9296ab0bfc11 2428 #define TIM_OUTPUTSTATE_DISABLE ((uint32_t)0x0000)
Kojto 109:9296ab0bfc11 2429 #define TIM_OUTPUTSTATE_ENABLE (TIM_CCER_CC1E)
Kojto 109:9296ab0bfc11 2430
Kojto 109:9296ab0bfc11 2431 #define IS_TIM_OUTPUT_STATE(STATE) (((STATE) == TIM_OUTPUTSTATE_DISABLE) || \
Kojto 109:9296ab0bfc11 2432 ((STATE) == TIM_OUTPUTSTATE_ENABLE))
Kojto 109:9296ab0bfc11 2433 /**
Kojto 109:9296ab0bfc11 2434 * @}
Kojto 109:9296ab0bfc11 2435 */
Kojto 109:9296ab0bfc11 2436
Kojto 109:9296ab0bfc11 2437 /** @defgroup HAL_ETH_Aliased_Macros HAL ETH Aliased Macros maintained for legacy purpose
Kojto 109:9296ab0bfc11 2438 * @{
Kojto 109:9296ab0bfc11 2439 */
Kojto 109:9296ab0bfc11 2440
Kojto 109:9296ab0bfc11 2441 #define __HAL_ETH_EXTI_ENABLE_IT __HAL_ETH_WAKEUP_EXTI_ENABLE_IT
Kojto 109:9296ab0bfc11 2442 #define __HAL_ETH_EXTI_DISABLE_IT __HAL_ETH_WAKEUP_EXTI_DISABLE_IT
Kojto 109:9296ab0bfc11 2443 #define __HAL_ETH_EXTI_GET_FLAG __HAL_ETH_WAKEUP_EXTI_GET_FLAG
Kojto 109:9296ab0bfc11 2444 #define __HAL_ETH_EXTI_CLEAR_FLAG __HAL_ETH_WAKEUP_EXTI_CLEAR_FLAG
Kojto 109:9296ab0bfc11 2445 #define __HAL_ETH_EXTI_SET_RISING_EGDE_TRIGGER __HAL_ETH_WAKEUP_EXTI_ENABLE_RISING_EDGE_TRIGGER
Kojto 109:9296ab0bfc11 2446 #define __HAL_ETH_EXTI_SET_FALLING_EGDE_TRIGGER __HAL_ETH_WAKEUP_EXTI_ENABLE_FALLING_EDGE_TRIGGER
Kojto 109:9296ab0bfc11 2447 #define __HAL_ETH_EXTI_SET_FALLINGRISING_TRIGGER __HAL_ETH_WAKEUP_EXTI_ENABLE_FALLINGRISING_TRIGGER
Kojto 109:9296ab0bfc11 2448
Kojto 109:9296ab0bfc11 2449 #define ETH_PROMISCIOUSMODE_ENABLE ETH_PROMISCUOUS_MODE_ENABLE
Kojto 109:9296ab0bfc11 2450 #define ETH_PROMISCIOUSMODE_DISABLE ETH_PROMISCUOUS_MODE_DISABLE
Kojto 109:9296ab0bfc11 2451 #define IS_ETH_PROMISCIOUS_MODE IS_ETH_PROMISCUOUS_MODE
Kojto 109:9296ab0bfc11 2452 /**
Kojto 109:9296ab0bfc11 2453 * @}
Kojto 109:9296ab0bfc11 2454 */
Kojto 109:9296ab0bfc11 2455
Kojto 109:9296ab0bfc11 2456 /** @defgroup HAL_LTDC_Aliased_Macros HAL LTDC Aliased Macros maintained for legacy purpose
Kojto 109:9296ab0bfc11 2457 * @{
Kojto 109:9296ab0bfc11 2458 */
Kojto 109:9296ab0bfc11 2459 #define __HAL_LTDC_LAYER LTDC_LAYER
Kojto 109:9296ab0bfc11 2460 /**
Kojto 109:9296ab0bfc11 2461 * @}
Kojto 109:9296ab0bfc11 2462 */
Kojto 109:9296ab0bfc11 2463
Kojto 109:9296ab0bfc11 2464 /** @defgroup HAL_SAI_Aliased_Macros HAL SAI Aliased Macros maintained for legacy purpose
Kojto 109:9296ab0bfc11 2465 * @{
Kojto 109:9296ab0bfc11 2466 */
Kojto 109:9296ab0bfc11 2467 #define SAI_OUTPUTDRIVE_DISABLED SAI_OUTPUTDRIVE_DISABLE
Kojto 109:9296ab0bfc11 2468 #define SAI_OUTPUTDRIVE_ENABLED SAI_OUTPUTDRIVE_ENABLE
Kojto 109:9296ab0bfc11 2469 #define SAI_MASTERDIVIDER_ENABLED SAI_MASTERDIVIDER_ENABLE
Kojto 109:9296ab0bfc11 2470 #define SAI_MASTERDIVIDER_DISABLED SAI_MASTERDIVIDER_DISABLE
Kojto 109:9296ab0bfc11 2471 #define SAI_STREOMODE SAI_STEREOMODE
Kojto 109:9296ab0bfc11 2472 #define SAI_FIFOStatus_Empty SAI_FIFOSTATUS_EMPTY
Kojto 109:9296ab0bfc11 2473 #define SAI_FIFOStatus_Less1QuarterFull SAI_FIFOSTATUS_LESS1QUARTERFULL
Kojto 109:9296ab0bfc11 2474 #define SAI_FIFOStatus_1QuarterFull SAI_FIFOSTATUS_1QUARTERFULL
Kojto 109:9296ab0bfc11 2475 #define SAI_FIFOStatus_HalfFull SAI_FIFOSTATUS_HALFFULL
Kojto 109:9296ab0bfc11 2476 #define SAI_FIFOStatus_3QuartersFull SAI_FIFOSTATUS_3QUARTERFULL
Kojto 109:9296ab0bfc11 2477 #define SAI_FIFOStatus_Full SAI_FIFOSTATUS_FULL
Kojto 109:9296ab0bfc11 2478 #define IS_SAI_BLOCK_MONO_STREO_MODE IS_SAI_BLOCK_MONO_STEREO_MODE
Kojto 109:9296ab0bfc11 2479
Kojto 109:9296ab0bfc11 2480 /**
Kojto 109:9296ab0bfc11 2481 * @}
Kojto 109:9296ab0bfc11 2482 */
Kojto 109:9296ab0bfc11 2483
Kojto 109:9296ab0bfc11 2484
Kojto 109:9296ab0bfc11 2485 /** @defgroup HAL_PPP_Aliased_Macros HAL PPP Aliased Macros maintained for legacy purpose
Kojto 109:9296ab0bfc11 2486 * @{
Kojto 109:9296ab0bfc11 2487 */
Kojto 109:9296ab0bfc11 2488
Kojto 109:9296ab0bfc11 2489 /**
Kojto 109:9296ab0bfc11 2490 * @}
Kojto 109:9296ab0bfc11 2491 */
Kojto 109:9296ab0bfc11 2492
Kojto 109:9296ab0bfc11 2493 #ifdef __cplusplus
Kojto 109:9296ab0bfc11 2494 }
Kojto 109:9296ab0bfc11 2495 #endif
Kojto 109:9296ab0bfc11 2496
Kojto 109:9296ab0bfc11 2497 #endif /* ___STM32_HAL_LEGACY */
Kojto 109:9296ab0bfc11 2498
Kojto 109:9296ab0bfc11 2499 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/
Kojto 109:9296ab0bfc11 2500