Fork of the official mbed C/C SDK provides the software platform and libraries to build your applications for RenBED.

Dependents:   1-RenBuggyTimed RenBED_RGB RenBED_RGB_PWM RenBED_RGB

Fork of mbed by mbed official

Committer:
elijahorr
Date:
Thu Apr 14 07:28:54 2016 +0000
Revision:
121:672067c3ada4
Parent:
101:7cff1c4259d7
.

Who changed what in which revision?

UserRevisionLine numberNew contents of line
Kojto 101:7cff1c4259d7 1 /*******************************************************************************
Kojto 101:7cff1c4259d7 2 * Copyright (C) 2015 Maxim Integrated Products, Inc., All Rights Reserved.
Kojto 101:7cff1c4259d7 3 *
Kojto 101:7cff1c4259d7 4 * Permission is hereby granted, free of charge, to any person obtaining a
Kojto 101:7cff1c4259d7 5 * copy of this software and associated documentation files (the "Software"),
Kojto 101:7cff1c4259d7 6 * to deal in the Software without restriction, including without limitation
Kojto 101:7cff1c4259d7 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
Kojto 101:7cff1c4259d7 8 * and/or sell copies of the Software, and to permit persons to whom the
Kojto 101:7cff1c4259d7 9 * Software is furnished to do so, subject to the following conditions:
Kojto 101:7cff1c4259d7 10 *
Kojto 101:7cff1c4259d7 11 * The above copyright notice and this permission notice shall be included
Kojto 101:7cff1c4259d7 12 * in all copies or substantial portions of the Software.
Kojto 101:7cff1c4259d7 13 *
Kojto 101:7cff1c4259d7 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
Kojto 101:7cff1c4259d7 15 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
Kojto 101:7cff1c4259d7 16 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
Kojto 101:7cff1c4259d7 17 * IN NO EVENT SHALL MAXIM INTEGRATED BE LIABLE FOR ANY CLAIM, DAMAGES
Kojto 101:7cff1c4259d7 18 * OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
Kojto 101:7cff1c4259d7 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
Kojto 101:7cff1c4259d7 20 * OTHER DEALINGS IN THE SOFTWARE.
Kojto 101:7cff1c4259d7 21 *
Kojto 101:7cff1c4259d7 22 * Except as contained in this notice, the name of Maxim Integrated
Kojto 101:7cff1c4259d7 23 * Products, Inc. shall not be used except as stated in the Maxim Integrated
Kojto 101:7cff1c4259d7 24 * Products, Inc. Branding Policy.
Kojto 101:7cff1c4259d7 25 *
Kojto 101:7cff1c4259d7 26 * The mere transfer of this software does not imply any licenses
Kojto 101:7cff1c4259d7 27 * of trade secrets, proprietary technology, copyrights, patents,
Kojto 101:7cff1c4259d7 28 * trademarks, maskwork rights, or any other form of intellectual
Kojto 101:7cff1c4259d7 29 * property whatsoever. Maxim Integrated Products, Inc. retains all
Kojto 101:7cff1c4259d7 30 * ownership rights.
Kojto 101:7cff1c4259d7 31 *******************************************************************************
Kojto 101:7cff1c4259d7 32 */
Kojto 101:7cff1c4259d7 33
Kojto 101:7cff1c4259d7 34 #ifndef _MXC_PWRMAN_REGS_H_
Kojto 101:7cff1c4259d7 35 #define _MXC_PWRMAN_REGS_H_
Kojto 101:7cff1c4259d7 36
Kojto 101:7cff1c4259d7 37 #ifdef __cplusplus
Kojto 101:7cff1c4259d7 38 extern "C" {
Kojto 101:7cff1c4259d7 39 #endif
Kojto 101:7cff1c4259d7 40
Kojto 101:7cff1c4259d7 41 #include <stdint.h>
Kojto 101:7cff1c4259d7 42
Kojto 101:7cff1c4259d7 43 /**
Kojto 101:7cff1c4259d7 44 * @file pwrman_regs.h
Kojto 101:7cff1c4259d7 45 * @addtogroup pwrman PWRMAN
Kojto 101:7cff1c4259d7 46 * @{
Kojto 101:7cff1c4259d7 47 */
Kojto 101:7cff1c4259d7 48
Kojto 101:7cff1c4259d7 49 /**
Kojto 101:7cff1c4259d7 50 * @brief Defines PAD Modes for Wake Up Detection.
Kojto 101:7cff1c4259d7 51 */
Kojto 101:7cff1c4259d7 52 typedef enum {
Kojto 101:7cff1c4259d7 53 /** WUD Mode for Selected PAD = Clear/Activate */
Kojto 101:7cff1c4259d7 54 MXC_E_PWRMAN_PAD_MODE_CLEAR_SET,
Kojto 101:7cff1c4259d7 55 /** WUD Mode for Selected PAD = Set WUD Act Hi/Set WUD Act Lo */
Kojto 101:7cff1c4259d7 56 MXC_E_PWRMAN_PAD_MODE_ACT_HI_LO,
Kojto 101:7cff1c4259d7 57 /** WUD Mode for Selected PAD = Set Weak Hi/ Set Weak Lo */
Kojto 101:7cff1c4259d7 58 MXC_E_PWRMAN_PAD_MODE_WEAK_HI_LO,
Kojto 101:7cff1c4259d7 59 /** WUD Mode for Selected PAD = No pad state change */
Kojto 101:7cff1c4259d7 60 MXC_E_PWRMAN_PAD_MODE_NONE
Kojto 101:7cff1c4259d7 61 } mxc_pwrman_pad_mode_t;
Kojto 101:7cff1c4259d7 62
Kojto 101:7cff1c4259d7 63 /* Offset Register Description
Kojto 101:7cff1c4259d7 64 ====== =========================================== */
Kojto 101:7cff1c4259d7 65 typedef struct {
Kojto 101:7cff1c4259d7 66 __IO uint32_t pwr_rst_ctrl; /* 0x0000 Power Reset Control and Status */
Kojto 101:7cff1c4259d7 67 __IO uint32_t intfl; /* 0x0004 Interrupt Flags */
Kojto 101:7cff1c4259d7 68 __IO uint32_t inten; /* 0x0008 Interrupt Enable/Disable Controls */
Kojto 101:7cff1c4259d7 69 __IO uint32_t svm_events; /* 0x000C SVM Event Status Flags (read-only) */
Kojto 101:7cff1c4259d7 70 __IO uint32_t wud_ctrl; /* 0x0010 Wake-Up Detect Control */
Kojto 101:7cff1c4259d7 71 __IO uint32_t wud_pulse0; /* 0x0014 WUD Pulse To Mode Bit 0 */
Kojto 101:7cff1c4259d7 72 __IO uint32_t wud_pulse1; /* 0x0018 WUD Pulse To Mode Bit 1 */
Kojto 101:7cff1c4259d7 73 __I uint32_t rsv001C[5]; /* 0x001C */
Kojto 101:7cff1c4259d7 74
Kojto 101:7cff1c4259d7 75 __IO uint32_t wud_seen0; /* 0x0030 Wake-up Detect Status for P0/P1/P2/P3 */
Kojto 101:7cff1c4259d7 76 __IO uint32_t wud_seen1; /* 0x0034 Wake-up Detect Status for P4/P5/P6/P7 */
Kojto 101:7cff1c4259d7 77 __IO uint32_t die_type; /* 0x0038 Die ID Register (Device Type) */
Kojto 101:7cff1c4259d7 78 __IO uint32_t base_part_num; /* 0x003C Base Part Number */
Kojto 101:7cff1c4259d7 79 __IO uint32_t mask_id0; /* 0x0040 Mask ID Register 0 */
Kojto 101:7cff1c4259d7 80 __IO uint32_t mask_id1; /* 0x0044 Mask ID Register 1 */
Kojto 101:7cff1c4259d7 81 __IO uint32_t peripheral_reset; /* 0x0048 Peripheral Reset Control Register */
Kojto 101:7cff1c4259d7 82 } mxc_pwrman_regs_t;
Kojto 101:7cff1c4259d7 83
Kojto 101:7cff1c4259d7 84 /*
Kojto 101:7cff1c4259d7 85 Register offsets for module PWRMAN.
Kojto 101:7cff1c4259d7 86 */
Kojto 101:7cff1c4259d7 87 #define MXC_R_PWRMAN_OFFS_PWR_RST_CTRL ((uint32_t)0x00000000UL)
Kojto 101:7cff1c4259d7 88 #define MXC_R_PWRMAN_OFFS_INTFL ((uint32_t)0x00000004UL)
Kojto 101:7cff1c4259d7 89 #define MXC_R_PWRMAN_OFFS_INTEN ((uint32_t)0x00000008UL)
Kojto 101:7cff1c4259d7 90 #define MXC_R_PWRMAN_OFFS_SVM_EVENTS ((uint32_t)0x0000000CUL)
Kojto 101:7cff1c4259d7 91 #define MXC_R_PWRMAN_OFFS_WUD_CTRL ((uint32_t)0x00000010UL)
Kojto 101:7cff1c4259d7 92 #define MXC_R_PWRMAN_OFFS_WUD_PULSE0 ((uint32_t)0x00000014UL)
Kojto 101:7cff1c4259d7 93 #define MXC_R_PWRMAN_OFFS_WUD_PULSE1 ((uint32_t)0x00000018UL)
Kojto 101:7cff1c4259d7 94 #define MXC_R_PWRMAN_OFFS_WUD_SEEN0 ((uint32_t)0x00000030UL)
Kojto 101:7cff1c4259d7 95 #define MXC_R_PWRMAN_OFFS_WUD_SEEN1 ((uint32_t)0x00000034UL)
Kojto 101:7cff1c4259d7 96 #define MXC_R_PWRMAN_OFFS_DIE_TYPE ((uint32_t)0x00000038UL)
Kojto 101:7cff1c4259d7 97 #define MXC_R_PWRMAN_OFFS_BASE_PART_NUM ((uint32_t)0x0000003CUL)
Kojto 101:7cff1c4259d7 98 #define MXC_R_PWRMAN_OFFS_MASK_ID0 ((uint32_t)0x00000040UL)
Kojto 101:7cff1c4259d7 99 #define MXC_R_PWRMAN_OFFS_MASK_ID1 ((uint32_t)0x00000044UL)
Kojto 101:7cff1c4259d7 100 #define MXC_R_PWRMAN_OFFS_PERIPHERAL_RESET ((uint32_t)0x00000048UL)
Kojto 101:7cff1c4259d7 101
Kojto 101:7cff1c4259d7 102 /*
Kojto 101:7cff1c4259d7 103 Field positions and masks for module PWRMAN.
Kojto 101:7cff1c4259d7 104 */
Kojto 101:7cff1c4259d7 105 #define MXC_F_PWRMAN_PWR_RST_CTRL_FLASH_ACTIVE_POS 0
Kojto 101:7cff1c4259d7 106 #define MXC_F_PWRMAN_PWR_RST_CTRL_FLASH_ACTIVE ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_FLASH_ACTIVE_POS))
Kojto 101:7cff1c4259d7 107 #define MXC_F_PWRMAN_PWR_RST_CTRL_SRAM_ACTIVE_POS 1
Kojto 101:7cff1c4259d7 108 #define MXC_F_PWRMAN_PWR_RST_CTRL_SRAM_ACTIVE ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_SRAM_ACTIVE_POS))
Kojto 101:7cff1c4259d7 109 #define MXC_F_PWRMAN_PWR_RST_CTRL_AFE_POWERED_POS 2
Kojto 101:7cff1c4259d7 110 #define MXC_F_PWRMAN_PWR_RST_CTRL_AFE_POWERED ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_AFE_POWERED_POS))
Kojto 101:7cff1c4259d7 111 #define MXC_F_PWRMAN_PWR_RST_CTRL_IO_ACTIVE_POS 3
Kojto 101:7cff1c4259d7 112 #define MXC_F_PWRMAN_PWR_RST_CTRL_IO_ACTIVE ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_IO_ACTIVE_POS))
Kojto 101:7cff1c4259d7 113 #define MXC_F_PWRMAN_PWR_RST_CTRL_USB_POWERED_POS 4
Kojto 101:7cff1c4259d7 114 #define MXC_F_PWRMAN_PWR_RST_CTRL_USB_POWERED ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_USB_POWERED_POS))
Kojto 101:7cff1c4259d7 115 #define MXC_F_PWRMAN_PWR_RST_CTRL_PULLUPS_ENABLED_POS 5
Kojto 101:7cff1c4259d7 116 #define MXC_F_PWRMAN_PWR_RST_CTRL_PULLUPS_ENABLED ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_PULLUPS_ENABLED_POS))
Kojto 101:7cff1c4259d7 117 #define MXC_F_PWRMAN_PWR_RST_CTRL_FIRMWARE_RESET_POS 8
Kojto 101:7cff1c4259d7 118 #define MXC_F_PWRMAN_PWR_RST_CTRL_FIRMWARE_RESET ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_FIRMWARE_RESET_POS))
Kojto 101:7cff1c4259d7 119 #define MXC_F_PWRMAN_PWR_RST_CTRL_ARM_LOCKUP_RESET_POS 9
Kojto 101:7cff1c4259d7 120 #define MXC_F_PWRMAN_PWR_RST_CTRL_ARM_LOCKUP_RESET ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_ARM_LOCKUP_RESET_POS))
Kojto 101:7cff1c4259d7 121 #define MXC_F_PWRMAN_PWR_RST_CTRL_WUD_CLEAR_POS 12
Kojto 101:7cff1c4259d7 122 #define MXC_F_PWRMAN_PWR_RST_CTRL_WUD_CLEAR ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_WUD_CLEAR_POS))
Kojto 101:7cff1c4259d7 123 #define MXC_F_PWRMAN_PWR_RST_CTRL_TAMPER_DETECT_POS 16
Kojto 101:7cff1c4259d7 124 #define MXC_F_PWRMAN_PWR_RST_CTRL_TAMPER_DETECT ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_TAMPER_DETECT_POS))
Kojto 101:7cff1c4259d7 125 #define MXC_F_PWRMAN_PWR_RST_CTRL_FW_COMMAND_SYSMAN_POS 17
Kojto 101:7cff1c4259d7 126 #define MXC_F_PWRMAN_PWR_RST_CTRL_FW_COMMAND_SYSMAN ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_FW_COMMAND_SYSMAN_POS))
Kojto 101:7cff1c4259d7 127 #define MXC_F_PWRMAN_PWR_RST_CTRL_WATCHDOG_TIMEOUT_POS 18
Kojto 101:7cff1c4259d7 128 #define MXC_F_PWRMAN_PWR_RST_CTRL_WATCHDOG_TIMEOUT ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_WATCHDOG_TIMEOUT_POS))
Kojto 101:7cff1c4259d7 129 #define MXC_F_PWRMAN_PWR_RST_CTRL_FW_COMMAND_ARM_POS 19
Kojto 101:7cff1c4259d7 130 #define MXC_F_PWRMAN_PWR_RST_CTRL_FW_COMMAND_ARM ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_FW_COMMAND_ARM_POS))
Kojto 101:7cff1c4259d7 131 #define MXC_F_PWRMAN_PWR_RST_CTRL_ARM_LOCKUP_POS 20
Kojto 101:7cff1c4259d7 132 #define MXC_F_PWRMAN_PWR_RST_CTRL_ARM_LOCKUP ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_ARM_LOCKUP_POS))
Kojto 101:7cff1c4259d7 133 #define MXC_F_PWRMAN_PWR_RST_CTRL_SRSTN_ASSERTION_POS 21
Kojto 101:7cff1c4259d7 134 #define MXC_F_PWRMAN_PWR_RST_CTRL_SRSTN_ASSERTION ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_SRSTN_ASSERTION_POS))
Kojto 101:7cff1c4259d7 135 #define MXC_F_PWRMAN_PWR_RST_CTRL_POR_POS 22
Kojto 101:7cff1c4259d7 136 #define MXC_F_PWRMAN_PWR_RST_CTRL_POR ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_POR_POS))
Kojto 101:7cff1c4259d7 137 #define MXC_F_PWRMAN_PWR_RST_CTRL_LOW_POWER_MODE_POS 31
Kojto 101:7cff1c4259d7 138 #define MXC_F_PWRMAN_PWR_RST_CTRL_LOW_POWER_MODE ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PWR_RST_CTRL_LOW_POWER_MODE_POS))
Kojto 101:7cff1c4259d7 139
Kojto 101:7cff1c4259d7 140 #define MXC_F_PWRMAN_INTFL_V1_8_WARNING_POS 0
Kojto 101:7cff1c4259d7 141 #define MXC_F_PWRMAN_INTFL_V1_8_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTFL_V1_8_WARNING_POS))
Kojto 101:7cff1c4259d7 142 #define MXC_F_PWRMAN_INTFL_V3_3_WARNING_POS 1
Kojto 101:7cff1c4259d7 143 #define MXC_F_PWRMAN_INTFL_V3_3_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTFL_V3_3_WARNING_POS))
Kojto 101:7cff1c4259d7 144 #define MXC_F_PWRMAN_INTFL_RTC_WARNING_POS 2
Kojto 101:7cff1c4259d7 145 #define MXC_F_PWRMAN_INTFL_RTC_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTFL_RTC_WARNING_POS))
Kojto 101:7cff1c4259d7 146 #define MXC_F_PWRMAN_INTFL_V3_3_RESET_POS 3
Kojto 101:7cff1c4259d7 147 #define MXC_F_PWRMAN_INTFL_V3_3_RESET ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTFL_V3_3_RESET_POS))
Kojto 101:7cff1c4259d7 148 #define MXC_F_PWRMAN_INTFL_VDDA_WARNING_POS 4
Kojto 101:7cff1c4259d7 149 #define MXC_F_PWRMAN_INTFL_VDDA_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTFL_VDDA_WARNING_POS))
Kojto 101:7cff1c4259d7 150
Kojto 101:7cff1c4259d7 151 #define MXC_F_PWRMAN_INTEN_V1_8_WARNING_POS 0
Kojto 101:7cff1c4259d7 152 #define MXC_F_PWRMAN_INTEN_V1_8_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTEN_V1_8_WARNING_POS))
Kojto 101:7cff1c4259d7 153 #define MXC_F_PWRMAN_INTEN_V3_3_WARNING_POS 1
Kojto 101:7cff1c4259d7 154 #define MXC_F_PWRMAN_INTEN_V3_3_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTEN_V3_3_WARNING_POS))
Kojto 101:7cff1c4259d7 155 #define MXC_F_PWRMAN_INTEN_RTC_WARNING_POS 2
Kojto 101:7cff1c4259d7 156 #define MXC_F_PWRMAN_INTEN_RTC_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTEN_RTC_WARNING_POS))
Kojto 101:7cff1c4259d7 157 #define MXC_F_PWRMAN_INTEN_V3_3_RESET_POS 3
Kojto 101:7cff1c4259d7 158 #define MXC_F_PWRMAN_INTEN_V3_3_RESET ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTEN_V3_3_RESET_POS))
Kojto 101:7cff1c4259d7 159 #define MXC_F_PWRMAN_INTEN_VDDA_WARNING_POS 4
Kojto 101:7cff1c4259d7 160 #define MXC_F_PWRMAN_INTEN_VDDA_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_INTEN_VDDA_WARNING_POS))
Kojto 101:7cff1c4259d7 161
Kojto 101:7cff1c4259d7 162 #define MXC_F_PWRMAN_SVM_EVENTS_V1_8_WARNING_POS 0
Kojto 101:7cff1c4259d7 163 #define MXC_F_PWRMAN_SVM_EVENTS_V1_8_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_SVM_EVENTS_V1_8_WARNING_POS))
Kojto 101:7cff1c4259d7 164 #define MXC_F_PWRMAN_SVM_EVENTS_V3_3_WARNING_POS 1
Kojto 101:7cff1c4259d7 165 #define MXC_F_PWRMAN_SVM_EVENTS_V3_3_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_SVM_EVENTS_V3_3_WARNING_POS))
Kojto 101:7cff1c4259d7 166 #define MXC_F_PWRMAN_SVM_EVENTS_RTC_WARNING_POS 2
Kojto 101:7cff1c4259d7 167 #define MXC_F_PWRMAN_SVM_EVENTS_RTC_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_SVM_EVENTS_RTC_WARNING_POS))
Kojto 101:7cff1c4259d7 168 #define MXC_F_PWRMAN_SVM_EVENTS_V3_3_RESET_POS 3
Kojto 101:7cff1c4259d7 169 #define MXC_F_PWRMAN_SVM_EVENTS_V3_3_RESET ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_SVM_EVENTS_V3_3_RESET_POS))
Kojto 101:7cff1c4259d7 170 #define MXC_F_PWRMAN_SVM_EVENTS_VDDA_WARNING_POS 4
Kojto 101:7cff1c4259d7 171 #define MXC_F_PWRMAN_SVM_EVENTS_VDDA_WARNING ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_SVM_EVENTS_VDDA_WARNING_POS))
Kojto 101:7cff1c4259d7 172
Kojto 101:7cff1c4259d7 173 #define MXC_F_PWRMAN_WUD_CTRL_PAD_SELECT_POS 0
Kojto 101:7cff1c4259d7 174 #define MXC_F_PWRMAN_WUD_CTRL_PAD_SELECT ((uint32_t)(0x0000003FUL << MXC_F_PWRMAN_WUD_CTRL_PAD_SELECT_POS))
Kojto 101:7cff1c4259d7 175 #define MXC_F_PWRMAN_WUD_CTRL_PAD_MODE_POS 8
Kojto 101:7cff1c4259d7 176 #define MXC_F_PWRMAN_WUD_CTRL_PAD_MODE ((uint32_t)(0x00000003UL << MXC_F_PWRMAN_WUD_CTRL_PAD_MODE_POS))
Kojto 101:7cff1c4259d7 177 #define MXC_F_PWRMAN_WUD_CTRL_CLEAR_ALL_POS 12
Kojto 101:7cff1c4259d7 178 #define MXC_F_PWRMAN_WUD_CTRL_CLEAR_ALL ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_CTRL_CLEAR_ALL_POS))
Kojto 101:7cff1c4259d7 179
Kojto 101:7cff1c4259d7 180 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO0_POS 0
Kojto 101:7cff1c4259d7 181 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO0 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO0_POS))
Kojto 101:7cff1c4259d7 182 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO1_POS 1
Kojto 101:7cff1c4259d7 183 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO1 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO1_POS))
Kojto 101:7cff1c4259d7 184 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO2_POS 2
Kojto 101:7cff1c4259d7 185 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO2 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO2_POS))
Kojto 101:7cff1c4259d7 186 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO3_POS 3
Kojto 101:7cff1c4259d7 187 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO3 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO3_POS))
Kojto 101:7cff1c4259d7 188 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO4_POS 4
Kojto 101:7cff1c4259d7 189 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO4 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO4_POS))
Kojto 101:7cff1c4259d7 190 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO5_POS 5
Kojto 101:7cff1c4259d7 191 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO5 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO5_POS))
Kojto 101:7cff1c4259d7 192 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO6_POS 6
Kojto 101:7cff1c4259d7 193 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO6 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO6_POS))
Kojto 101:7cff1c4259d7 194 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO7_POS 7
Kojto 101:7cff1c4259d7 195 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO7 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO7_POS))
Kojto 101:7cff1c4259d7 196 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO8_POS 8
Kojto 101:7cff1c4259d7 197 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO8 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO8_POS))
Kojto 101:7cff1c4259d7 198 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO9_POS 9
Kojto 101:7cff1c4259d7 199 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO9 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO9_POS))
Kojto 101:7cff1c4259d7 200 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO10_POS 10
Kojto 101:7cff1c4259d7 201 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO10 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO10_POS))
Kojto 101:7cff1c4259d7 202 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO11_POS 11
Kojto 101:7cff1c4259d7 203 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO11 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO11_POS))
Kojto 101:7cff1c4259d7 204 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO12_POS 12
Kojto 101:7cff1c4259d7 205 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO12 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO12_POS))
Kojto 101:7cff1c4259d7 206 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO13_POS 13
Kojto 101:7cff1c4259d7 207 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO13 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO13_POS))
Kojto 101:7cff1c4259d7 208 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO14_POS 14
Kojto 101:7cff1c4259d7 209 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO14 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO14_POS))
Kojto 101:7cff1c4259d7 210 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO15_POS 15
Kojto 101:7cff1c4259d7 211 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO15 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO15_POS))
Kojto 101:7cff1c4259d7 212 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO16_POS 16
Kojto 101:7cff1c4259d7 213 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO16 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO16_POS))
Kojto 101:7cff1c4259d7 214 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO17_POS 17
Kojto 101:7cff1c4259d7 215 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO17 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO17_POS))
Kojto 101:7cff1c4259d7 216 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO18_POS 18
Kojto 101:7cff1c4259d7 217 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO18 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO18_POS))
Kojto 101:7cff1c4259d7 218 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO19_POS 19
Kojto 101:7cff1c4259d7 219 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO19 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO19_POS))
Kojto 101:7cff1c4259d7 220 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO20_POS 20
Kojto 101:7cff1c4259d7 221 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO20 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO20_POS))
Kojto 101:7cff1c4259d7 222 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO21_POS 21
Kojto 101:7cff1c4259d7 223 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO21 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO21_POS))
Kojto 101:7cff1c4259d7 224 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO22_POS 22
Kojto 101:7cff1c4259d7 225 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO22 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO22_POS))
Kojto 101:7cff1c4259d7 226 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO23_POS 23
Kojto 101:7cff1c4259d7 227 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO23 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO23_POS))
Kojto 101:7cff1c4259d7 228 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO24_POS 24
Kojto 101:7cff1c4259d7 229 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO24 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO24_POS))
Kojto 101:7cff1c4259d7 230 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO25_POS 25
Kojto 101:7cff1c4259d7 231 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO25 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO25_POS))
Kojto 101:7cff1c4259d7 232 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO26_POS 26
Kojto 101:7cff1c4259d7 233 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO26 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO26_POS))
Kojto 101:7cff1c4259d7 234 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO27_POS 27
Kojto 101:7cff1c4259d7 235 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO27 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO27_POS))
Kojto 101:7cff1c4259d7 236 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO28_POS 28
Kojto 101:7cff1c4259d7 237 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO28 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO28_POS))
Kojto 101:7cff1c4259d7 238 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO29_POS 29
Kojto 101:7cff1c4259d7 239 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO29 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO29_POS))
Kojto 101:7cff1c4259d7 240 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO30_POS 30
Kojto 101:7cff1c4259d7 241 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO30 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO30_POS))
Kojto 101:7cff1c4259d7 242 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO31_POS 31
Kojto 101:7cff1c4259d7 243 #define MXC_F_PWRMAN_WUD_SEEN0_GPIO31 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN0_GPIO31_POS))
Kojto 101:7cff1c4259d7 244
Kojto 101:7cff1c4259d7 245 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO32_POS 0
Kojto 101:7cff1c4259d7 246 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO32 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO32_POS))
Kojto 101:7cff1c4259d7 247 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO33_POS 1
Kojto 101:7cff1c4259d7 248 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO33 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO33_POS))
Kojto 101:7cff1c4259d7 249 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO34_POS 2
Kojto 101:7cff1c4259d7 250 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO34 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO34_POS))
Kojto 101:7cff1c4259d7 251 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO35_POS 3
Kojto 101:7cff1c4259d7 252 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO35 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO35_POS))
Kojto 101:7cff1c4259d7 253 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO36_POS 4
Kojto 101:7cff1c4259d7 254 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO36 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO36_POS))
Kojto 101:7cff1c4259d7 255 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO37_POS 5
Kojto 101:7cff1c4259d7 256 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO37 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO37_POS))
Kojto 101:7cff1c4259d7 257 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO38_POS 6
Kojto 101:7cff1c4259d7 258 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO38 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO38_POS))
Kojto 101:7cff1c4259d7 259 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO39_POS 7
Kojto 101:7cff1c4259d7 260 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO39 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO39_POS))
Kojto 101:7cff1c4259d7 261 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO40_POS 8
Kojto 101:7cff1c4259d7 262 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO40 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO40_POS))
Kojto 101:7cff1c4259d7 263 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO41_POS 9
Kojto 101:7cff1c4259d7 264 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO41 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO41_POS))
Kojto 101:7cff1c4259d7 265 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO42_POS 10
Kojto 101:7cff1c4259d7 266 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO42 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO42_POS))
Kojto 101:7cff1c4259d7 267 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO43_POS 11
Kojto 101:7cff1c4259d7 268 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO43 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO43_POS))
Kojto 101:7cff1c4259d7 269 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO44_POS 12
Kojto 101:7cff1c4259d7 270 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO44 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO44_POS))
Kojto 101:7cff1c4259d7 271 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO45_POS 13
Kojto 101:7cff1c4259d7 272 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO45 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO45_POS))
Kojto 101:7cff1c4259d7 273 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO46_POS 14
Kojto 101:7cff1c4259d7 274 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO46 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO46_POS))
Kojto 101:7cff1c4259d7 275 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO47_POS 15
Kojto 101:7cff1c4259d7 276 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO47 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO47_POS))
Kojto 101:7cff1c4259d7 277 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO48_POS 16
Kojto 101:7cff1c4259d7 278 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO48 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO48_POS))
Kojto 101:7cff1c4259d7 279 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO49_POS 17
Kojto 101:7cff1c4259d7 280 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO49 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO49_POS))
Kojto 101:7cff1c4259d7 281 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO50_POS 18
Kojto 101:7cff1c4259d7 282 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO50 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO50_POS))
Kojto 101:7cff1c4259d7 283 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO51_POS 19
Kojto 101:7cff1c4259d7 284 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO51 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO51_POS))
Kojto 101:7cff1c4259d7 285 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO52_POS 20
Kojto 101:7cff1c4259d7 286 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO52 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO52_POS))
Kojto 101:7cff1c4259d7 287 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO53_POS 21
Kojto 101:7cff1c4259d7 288 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO53 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO53_POS))
Kojto 101:7cff1c4259d7 289 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO54_POS 22
Kojto 101:7cff1c4259d7 290 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO54 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO54_POS))
Kojto 101:7cff1c4259d7 291 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO55_POS 23
Kojto 101:7cff1c4259d7 292 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO55 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO55_POS))
Kojto 101:7cff1c4259d7 293 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO56_POS 24
Kojto 101:7cff1c4259d7 294 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO56 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO56_POS))
Kojto 101:7cff1c4259d7 295 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO57_POS 25
Kojto 101:7cff1c4259d7 296 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO57 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO57_POS))
Kojto 101:7cff1c4259d7 297 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO58_POS 26
Kojto 101:7cff1c4259d7 298 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO58 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO58_POS))
Kojto 101:7cff1c4259d7 299 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO59_POS 27
Kojto 101:7cff1c4259d7 300 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO59 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO59_POS))
Kojto 101:7cff1c4259d7 301 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO60_POS 28
Kojto 101:7cff1c4259d7 302 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO60 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO60_POS))
Kojto 101:7cff1c4259d7 303 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO61_POS 29
Kojto 101:7cff1c4259d7 304 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO61 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO61_POS))
Kojto 101:7cff1c4259d7 305 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO62_POS 30
Kojto 101:7cff1c4259d7 306 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO62 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO62_POS))
Kojto 101:7cff1c4259d7 307 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO63_POS 31
Kojto 101:7cff1c4259d7 308 #define MXC_F_PWRMAN_WUD_SEEN1_GPIO63 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_WUD_SEEN1_GPIO63_POS))
Kojto 101:7cff1c4259d7 309
Kojto 101:7cff1c4259d7 310 #define MXC_F_PWRMAN_BASE_PART_NUM_BASE_PART_NUMBER_POS 0
Kojto 101:7cff1c4259d7 311 #define MXC_F_PWRMAN_BASE_PART_NUM_BASE_PART_NUMBER ((uint32_t)(0x0000FFFFUL << MXC_F_PWRMAN_BASE_PART_NUM_BASE_PART_NUMBER_POS))
Kojto 101:7cff1c4259d7 312 #define MXC_F_PWRMAN_BASE_PART_NUM_PACKAGE_SELECT_POS 28
Kojto 101:7cff1c4259d7 313 #define MXC_F_PWRMAN_BASE_PART_NUM_PACKAGE_SELECT ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_BASE_PART_NUM_PACKAGE_SELECT_POS))
Kojto 101:7cff1c4259d7 314
Kojto 101:7cff1c4259d7 315 #define MXC_F_PWRMAN_MASK_ID0_REVISION_ID_POS 0
Kojto 101:7cff1c4259d7 316 #define MXC_F_PWRMAN_MASK_ID0_REVISION_ID ((uint32_t)(0x0000000FUL << MXC_F_PWRMAN_MASK_ID0_REVISION_ID_POS))
Kojto 101:7cff1c4259d7 317 #define MXC_F_PWRMAN_MASK_ID0_MASK_ID_POS 4
Kojto 101:7cff1c4259d7 318 #define MXC_F_PWRMAN_MASK_ID0_MASK_ID ((uint32_t)(0x0FFFFFFFUL << MXC_F_PWRMAN_MASK_ID0_MASK_ID_POS))
Kojto 101:7cff1c4259d7 319
Kojto 101:7cff1c4259d7 320 #define MXC_F_PWRMAN_MASK_ID1_MASK_ID_POS 0
Kojto 101:7cff1c4259d7 321 #define MXC_F_PWRMAN_MASK_ID1_MASK_ID ((uint32_t)(0x7FFFFFFFUL << MXC_F_PWRMAN_MASK_ID1_MASK_ID_POS))
Kojto 101:7cff1c4259d7 322 #define MXC_F_PWRMAN_MASK_ID1_MASK_ID_ENABLE_POS 31
Kojto 101:7cff1c4259d7 323 #define MXC_F_PWRMAN_MASK_ID1_MASK_ID_ENABLE ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_MASK_ID1_MASK_ID_ENABLE_POS))
Kojto 101:7cff1c4259d7 324
Kojto 101:7cff1c4259d7 325 #define MXC_F_PWRMAN_PERIPHERAL_RESET_UART0_POS 0
Kojto 101:7cff1c4259d7 326 #define MXC_F_PWRMAN_PERIPHERAL_RESET_UART0 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_UART0_POS))
Kojto 101:7cff1c4259d7 327 #define MXC_F_PWRMAN_PERIPHERAL_RESET_UART1_POS 1
Kojto 101:7cff1c4259d7 328 #define MXC_F_PWRMAN_PERIPHERAL_RESET_UART1 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_UART1_POS))
Kojto 101:7cff1c4259d7 329 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER0_POS 2
Kojto 101:7cff1c4259d7 330 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER0 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER0_POS))
Kojto 101:7cff1c4259d7 331 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER1_POS 3
Kojto 101:7cff1c4259d7 332 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER1 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER1_POS))
Kojto 101:7cff1c4259d7 333 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER2_POS 4
Kojto 101:7cff1c4259d7 334 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER2 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER2_POS))
Kojto 101:7cff1c4259d7 335 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER3_POS 5
Kojto 101:7cff1c4259d7 336 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER3 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_TIMER3_POS))
Kojto 101:7cff1c4259d7 337 #define MXC_F_PWRMAN_PERIPHERAL_RESET_WATCHDOG0_POS 6
Kojto 101:7cff1c4259d7 338 #define MXC_F_PWRMAN_PERIPHERAL_RESET_WATCHDOG0 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_WATCHDOG0_POS))
Kojto 101:7cff1c4259d7 339 #define MXC_F_PWRMAN_PERIPHERAL_RESET_USB_POS 7
Kojto 101:7cff1c4259d7 340 #define MXC_F_PWRMAN_PERIPHERAL_RESET_USB ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_USB_POS))
Kojto 101:7cff1c4259d7 341 #define MXC_F_PWRMAN_PERIPHERAL_RESET_ADC_POS 8
Kojto 101:7cff1c4259d7 342 #define MXC_F_PWRMAN_PERIPHERAL_RESET_ADC ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_ADC_POS))
Kojto 101:7cff1c4259d7 343 #define MXC_F_PWRMAN_PERIPHERAL_RESET_DAC0_POS 9
Kojto 101:7cff1c4259d7 344 #define MXC_F_PWRMAN_PERIPHERAL_RESET_DAC0 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_DAC0_POS))
Kojto 101:7cff1c4259d7 345 #define MXC_F_PWRMAN_PERIPHERAL_RESET_DAC1_POS 10
Kojto 101:7cff1c4259d7 346 #define MXC_F_PWRMAN_PERIPHERAL_RESET_DAC1 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_DAC1_POS))
Kojto 101:7cff1c4259d7 347 #define MXC_F_PWRMAN_PERIPHERAL_RESET_DAC2_POS 11
Kojto 101:7cff1c4259d7 348 #define MXC_F_PWRMAN_PERIPHERAL_RESET_DAC2 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_DAC2_POS))
Kojto 101:7cff1c4259d7 349 #define MXC_F_PWRMAN_PERIPHERAL_RESET_DAC3_POS 12
Kojto 101:7cff1c4259d7 350 #define MXC_F_PWRMAN_PERIPHERAL_RESET_DAC3 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_DAC3_POS))
Kojto 101:7cff1c4259d7 351 #define MXC_F_PWRMAN_PERIPHERAL_RESET_DMA_POS 13
Kojto 101:7cff1c4259d7 352 #define MXC_F_PWRMAN_PERIPHERAL_RESET_DMA ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_DMA_POS))
Kojto 101:7cff1c4259d7 353 #define MXC_F_PWRMAN_PERIPHERAL_RESET_LCD_POS 14
Kojto 101:7cff1c4259d7 354 #define MXC_F_PWRMAN_PERIPHERAL_RESET_LCD ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_LCD_POS))
Kojto 101:7cff1c4259d7 355 #define MXC_F_PWRMAN_PERIPHERAL_RESET_GPIO_POS 15
Kojto 101:7cff1c4259d7 356 #define MXC_F_PWRMAN_PERIPHERAL_RESET_GPIO ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_GPIO_POS))
Kojto 101:7cff1c4259d7 357 #define MXC_F_PWRMAN_PERIPHERAL_RESET_PULSE_TRAIN_POS 16
Kojto 101:7cff1c4259d7 358 #define MXC_F_PWRMAN_PERIPHERAL_RESET_PULSE_TRAIN ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_PULSE_TRAIN_POS))
Kojto 101:7cff1c4259d7 359 #define MXC_F_PWRMAN_PERIPHERAL_RESET_SPI0_POS 17
Kojto 101:7cff1c4259d7 360 #define MXC_F_PWRMAN_PERIPHERAL_RESET_SPI0 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_SPI0_POS))
Kojto 101:7cff1c4259d7 361 #define MXC_F_PWRMAN_PERIPHERAL_RESET_SPI1_POS 18
Kojto 101:7cff1c4259d7 362 #define MXC_F_PWRMAN_PERIPHERAL_RESET_SPI1 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_SPI1_POS))
Kojto 101:7cff1c4259d7 363 #define MXC_F_PWRMAN_PERIPHERAL_RESET_SPI2_POS 19
Kojto 101:7cff1c4259d7 364 #define MXC_F_PWRMAN_PERIPHERAL_RESET_SPI2 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_SPI2_POS))
Kojto 101:7cff1c4259d7 365 #define MXC_F_PWRMAN_PERIPHERAL_RESET_I2CM0_POS 20
Kojto 101:7cff1c4259d7 366 #define MXC_F_PWRMAN_PERIPHERAL_RESET_I2CM0 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_I2CM0_POS))
Kojto 101:7cff1c4259d7 367 #define MXC_F_PWRMAN_PERIPHERAL_RESET_I2CM1_POS 21
Kojto 101:7cff1c4259d7 368 #define MXC_F_PWRMAN_PERIPHERAL_RESET_I2CM1 ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_I2CM1_POS))
Kojto 101:7cff1c4259d7 369 #define MXC_F_PWRMAN_PERIPHERAL_RESET_I2CS_POS 22
Kojto 101:7cff1c4259d7 370 #define MXC_F_PWRMAN_PERIPHERAL_RESET_I2CS ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_I2CS_POS))
Kojto 101:7cff1c4259d7 371 #define MXC_F_PWRMAN_PERIPHERAL_RESET_CRC_POS 23
Kojto 101:7cff1c4259d7 372 #define MXC_F_PWRMAN_PERIPHERAL_RESET_CRC ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_CRC_POS))
Kojto 101:7cff1c4259d7 373 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TPU_POS 24
Kojto 101:7cff1c4259d7 374 #define MXC_F_PWRMAN_PERIPHERAL_RESET_TPU ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_TPU_POS))
Kojto 101:7cff1c4259d7 375 #define MXC_F_PWRMAN_PERIPHERAL_RESET_SSB_POS 25
Kojto 101:7cff1c4259d7 376 #define MXC_F_PWRMAN_PERIPHERAL_RESET_SSB ((uint32_t)(0x00000001UL << MXC_F_PWRMAN_PERIPHERAL_RESET_SSB_POS))
Kojto 101:7cff1c4259d7 377
Kojto 101:7cff1c4259d7 378 #ifdef __cplusplus
Kojto 101:7cff1c4259d7 379 }
Kojto 101:7cff1c4259d7 380 #endif
Kojto 101:7cff1c4259d7 381
Kojto 101:7cff1c4259d7 382 /**
Kojto 101:7cff1c4259d7 383 * @}
Kojto 101:7cff1c4259d7 384 */
Kojto 101:7cff1c4259d7 385
Kojto 101:7cff1c4259d7 386 #endif /* _MXC_PWRMAN_REGS_H_ */