Important changes to repositories hosted on mbed.com
Mbed hosted mercurial repositories are deprecated and are due to be permanently deleted in July 2026.
To keep a copy of this software download the repository Zip archive or clone locally using Mercurial.
It is also possible to export all your personal repositories from the account settings page.
Fork of mbed-dev by
targets/TARGET_RENESAS/TARGET_RZ_A1H/serial_api.c@178:d650f5d4c87a, 2017-11-08 (annotated)
- Committer:
- AnnaBridge
- Date:
- Wed Nov 08 13:50:44 2017 +0000
- Revision:
- 178:d650f5d4c87a
- Parent:
- 161:2cc1468da177
This updates the lib to the mbed lib v 155
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
<> | 144:ef7eb2e8f9f7 | 1 | /* mbed Microcontroller Library |
<> | 144:ef7eb2e8f9f7 | 2 | * Copyright (c) 2006-2015 ARM Limited |
<> | 144:ef7eb2e8f9f7 | 3 | * |
<> | 144:ef7eb2e8f9f7 | 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
<> | 144:ef7eb2e8f9f7 | 5 | * you may not use this file except in compliance with the License. |
<> | 144:ef7eb2e8f9f7 | 6 | * You may obtain a copy of the License at |
<> | 144:ef7eb2e8f9f7 | 7 | * |
<> | 144:ef7eb2e8f9f7 | 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
<> | 144:ef7eb2e8f9f7 | 9 | * |
<> | 144:ef7eb2e8f9f7 | 10 | * Unless required by applicable law or agreed to in writing, software |
<> | 144:ef7eb2e8f9f7 | 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
<> | 144:ef7eb2e8f9f7 | 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
<> | 144:ef7eb2e8f9f7 | 13 | * See the License for the specific language governing permissions and |
<> | 144:ef7eb2e8f9f7 | 14 | * limitations under the License. |
<> | 144:ef7eb2e8f9f7 | 15 | */ |
<> | 144:ef7eb2e8f9f7 | 16 | // math.h required for floating point operations for baud rate calculation |
<> | 144:ef7eb2e8f9f7 | 17 | #include "mbed_assert.h" |
<> | 144:ef7eb2e8f9f7 | 18 | #include <math.h> |
<> | 144:ef7eb2e8f9f7 | 19 | #include <string.h> |
<> | 144:ef7eb2e8f9f7 | 20 | #include <stdlib.h> |
<> | 144:ef7eb2e8f9f7 | 21 | |
<> | 144:ef7eb2e8f9f7 | 22 | #include "serial_api.h" |
<> | 144:ef7eb2e8f9f7 | 23 | #include "cmsis.h" |
<> | 144:ef7eb2e8f9f7 | 24 | #include "pinmap.h" |
<> | 144:ef7eb2e8f9f7 | 25 | #include "gpio_api.h" |
<> | 144:ef7eb2e8f9f7 | 26 | |
<> | 144:ef7eb2e8f9f7 | 27 | #include "scif_iodefine.h" |
<> | 144:ef7eb2e8f9f7 | 28 | #include "cpg_iodefine.h" |
<> | 144:ef7eb2e8f9f7 | 29 | |
<> | 144:ef7eb2e8f9f7 | 30 | /****************************************************************************** |
<> | 144:ef7eb2e8f9f7 | 31 | * INITIALIZATION |
<> | 144:ef7eb2e8f9f7 | 32 | ******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 33 | #define PCLK (66666666) // Define the peripheral clock P1 frequency. |
<> | 144:ef7eb2e8f9f7 | 34 | |
<> | 144:ef7eb2e8f9f7 | 35 | #define UART_NUM 8 |
<> | 144:ef7eb2e8f9f7 | 36 | #define IRQ_NUM 4 |
<> | 144:ef7eb2e8f9f7 | 37 | |
<> | 144:ef7eb2e8f9f7 | 38 | static void uart0_tx_irq(void); |
<> | 144:ef7eb2e8f9f7 | 39 | static void uart1_tx_irq(void); |
<> | 144:ef7eb2e8f9f7 | 40 | static void uart2_tx_irq(void); |
<> | 144:ef7eb2e8f9f7 | 41 | static void uart3_tx_irq(void); |
<> | 144:ef7eb2e8f9f7 | 42 | static void uart4_tx_irq(void); |
<> | 144:ef7eb2e8f9f7 | 43 | static void uart5_tx_irq(void); |
<> | 144:ef7eb2e8f9f7 | 44 | static void uart6_tx_irq(void); |
<> | 144:ef7eb2e8f9f7 | 45 | static void uart7_tx_irq(void); |
<> | 144:ef7eb2e8f9f7 | 46 | static void uart0_rx_irq(void); |
<> | 144:ef7eb2e8f9f7 | 47 | static void uart1_rx_irq(void); |
<> | 144:ef7eb2e8f9f7 | 48 | static void uart2_rx_irq(void); |
<> | 144:ef7eb2e8f9f7 | 49 | static void uart3_rx_irq(void); |
<> | 144:ef7eb2e8f9f7 | 50 | static void uart4_rx_irq(void); |
<> | 144:ef7eb2e8f9f7 | 51 | static void uart5_rx_irq(void); |
<> | 144:ef7eb2e8f9f7 | 52 | static void uart6_rx_irq(void); |
<> | 144:ef7eb2e8f9f7 | 53 | static void uart7_rx_irq(void); |
<> | 144:ef7eb2e8f9f7 | 54 | static void uart0_er_irq(void); |
<> | 144:ef7eb2e8f9f7 | 55 | static void uart1_er_irq(void); |
<> | 144:ef7eb2e8f9f7 | 56 | static void uart2_er_irq(void); |
<> | 144:ef7eb2e8f9f7 | 57 | static void uart3_er_irq(void); |
<> | 144:ef7eb2e8f9f7 | 58 | static void uart4_er_irq(void); |
<> | 144:ef7eb2e8f9f7 | 59 | static void uart5_er_irq(void); |
<> | 144:ef7eb2e8f9f7 | 60 | static void uart6_er_irq(void); |
<> | 144:ef7eb2e8f9f7 | 61 | static void uart7_er_irq(void); |
<> | 144:ef7eb2e8f9f7 | 62 | |
<> | 144:ef7eb2e8f9f7 | 63 | static void serial_put_done(serial_t *obj); |
<> | 144:ef7eb2e8f9f7 | 64 | static uint8_t serial_available_buffer(serial_t *obj); |
<> | 144:ef7eb2e8f9f7 | 65 | static void serial_irq_err_set(serial_t *obj, uint32_t enable); |
<> | 144:ef7eb2e8f9f7 | 66 | |
<> | 144:ef7eb2e8f9f7 | 67 | static const PinMap PinMap_UART_TX[] = { |
<> | 144:ef7eb2e8f9f7 | 68 | {P2_14 , UART0, 6}, |
<> | 144:ef7eb2e8f9f7 | 69 | {P2_5 , UART1, 6}, |
<> | 144:ef7eb2e8f9f7 | 70 | {P4_12 , UART1, 7}, |
<> | 144:ef7eb2e8f9f7 | 71 | {P6_3 , UART2, 7}, |
<> | 144:ef7eb2e8f9f7 | 72 | {P4_14 , UART2, 7}, |
<> | 144:ef7eb2e8f9f7 | 73 | {P5_3 , UART3, 5}, |
<> | 144:ef7eb2e8f9f7 | 74 | {P8_8 , UART3, 7}, |
<> | 144:ef7eb2e8f9f7 | 75 | {P5_0 , UART4, 5}, |
<> | 144:ef7eb2e8f9f7 | 76 | {P8_14 , UART4, 7}, |
<> | 144:ef7eb2e8f9f7 | 77 | {P8_13 , UART5, 5}, |
<> | 144:ef7eb2e8f9f7 | 78 | {P11_10, UART5, 3}, |
<> | 144:ef7eb2e8f9f7 | 79 | {P6_6 , UART5, 5}, |
<> | 144:ef7eb2e8f9f7 | 80 | {P5_6 , UART6, 5}, |
<> | 144:ef7eb2e8f9f7 | 81 | {P11_1 , UART6, 4}, |
<> | 144:ef7eb2e8f9f7 | 82 | {P7_4 , UART7, 4}, |
<> | 144:ef7eb2e8f9f7 | 83 | {NC , NC , 0} |
<> | 144:ef7eb2e8f9f7 | 84 | }; |
<> | 144:ef7eb2e8f9f7 | 85 | |
<> | 144:ef7eb2e8f9f7 | 86 | static const PinMap PinMap_UART_RX[] = { |
<> | 144:ef7eb2e8f9f7 | 87 | {P2_15 , UART0, 6}, |
<> | 144:ef7eb2e8f9f7 | 88 | {P2_6 , UART1, 6}, |
<> | 144:ef7eb2e8f9f7 | 89 | {P4_13 , UART1, 7}, |
<> | 144:ef7eb2e8f9f7 | 90 | {P6_2 , UART2, 7}, |
<> | 144:ef7eb2e8f9f7 | 91 | {P4_15 , UART2, 7}, |
<> | 144:ef7eb2e8f9f7 | 92 | {P5_4 , UART3, 5}, |
<> | 144:ef7eb2e8f9f7 | 93 | {P8_9 , UART3, 7}, |
<> | 144:ef7eb2e8f9f7 | 94 | {P5_1 , UART4, 5}, |
<> | 144:ef7eb2e8f9f7 | 95 | {P8_15 , UART4, 7}, |
<> | 144:ef7eb2e8f9f7 | 96 | {P8_11 , UART5, 5}, |
<> | 144:ef7eb2e8f9f7 | 97 | {P11_11, UART5, 3}, |
<> | 144:ef7eb2e8f9f7 | 98 | {P6_7 , UART5, 5}, |
<> | 144:ef7eb2e8f9f7 | 99 | {P5_7 , UART6, 5}, |
<> | 144:ef7eb2e8f9f7 | 100 | {P11_2 , UART6, 4}, |
<> | 144:ef7eb2e8f9f7 | 101 | {P7_5 , UART7, 4}, |
<> | 144:ef7eb2e8f9f7 | 102 | {NC , NC , 0} |
<> | 144:ef7eb2e8f9f7 | 103 | }; |
<> | 144:ef7eb2e8f9f7 | 104 | |
<> | 144:ef7eb2e8f9f7 | 105 | static const PinMap PinMap_UART_CTS[] = { |
<> | 144:ef7eb2e8f9f7 | 106 | {P2_3 , UART1, 6}, |
<> | 144:ef7eb2e8f9f7 | 107 | {P11_7 , UART5, 3}, |
<> | 144:ef7eb2e8f9f7 | 108 | {P7_6 , UART7, 4}, |
<> | 144:ef7eb2e8f9f7 | 109 | {NC , NC , 0} |
<> | 144:ef7eb2e8f9f7 | 110 | }; |
<> | 144:ef7eb2e8f9f7 | 111 | static const PinMap PinMap_UART_RTS[] = { |
<> | 144:ef7eb2e8f9f7 | 112 | {P2_7 , UART1, 6}, |
<> | 144:ef7eb2e8f9f7 | 113 | {P11_8 , UART5, 3}, |
<> | 144:ef7eb2e8f9f7 | 114 | {P7_7 , UART7, 4}, |
<> | 144:ef7eb2e8f9f7 | 115 | {NC , NC , 0} |
<> | 144:ef7eb2e8f9f7 | 116 | }; |
<> | 144:ef7eb2e8f9f7 | 117 | |
<> | 144:ef7eb2e8f9f7 | 118 | |
<> | 144:ef7eb2e8f9f7 | 119 | |
<> | 144:ef7eb2e8f9f7 | 120 | static const struct st_scif *SCIF[] = SCIF_ADDRESS_LIST; |
<> | 144:ef7eb2e8f9f7 | 121 | static uart_irq_handler irq_handler; |
<> | 144:ef7eb2e8f9f7 | 122 | |
<> | 144:ef7eb2e8f9f7 | 123 | int stdio_uart_inited = 0; |
<> | 144:ef7eb2e8f9f7 | 124 | serial_t stdio_uart; |
<> | 144:ef7eb2e8f9f7 | 125 | |
<> | 144:ef7eb2e8f9f7 | 126 | struct serial_global_data_s { |
<> | 144:ef7eb2e8f9f7 | 127 | uint32_t serial_irq_id; |
<> | 144:ef7eb2e8f9f7 | 128 | gpio_t sw_rts, sw_cts; |
<> | 144:ef7eb2e8f9f7 | 129 | uint8_t rx_irq_set_flow, rx_irq_set_api; |
<> | 144:ef7eb2e8f9f7 | 130 | serial_t *tranferring_obj, *receiving_obj; |
<> | 144:ef7eb2e8f9f7 | 131 | uint32_t async_tx_callback, async_rx_callback; |
<> | 144:ef7eb2e8f9f7 | 132 | int event, wanted_rx_events; |
<> | 144:ef7eb2e8f9f7 | 133 | }; |
<> | 144:ef7eb2e8f9f7 | 134 | |
<> | 144:ef7eb2e8f9f7 | 135 | static struct serial_global_data_s uart_data[UART_NUM]; |
<> | 144:ef7eb2e8f9f7 | 136 | |
<> | 144:ef7eb2e8f9f7 | 137 | static const IRQn_Type irq_set_tbl[UART_NUM][IRQ_NUM] = { |
<> | 144:ef7eb2e8f9f7 | 138 | {SCIFRXI0_IRQn, SCIFTXI0_IRQn, SCIFBRI0_IRQn, SCIFERI0_IRQn}, |
<> | 144:ef7eb2e8f9f7 | 139 | {SCIFRXI1_IRQn, SCIFTXI1_IRQn, SCIFBRI1_IRQn, SCIFERI1_IRQn}, |
<> | 144:ef7eb2e8f9f7 | 140 | {SCIFRXI2_IRQn, SCIFTXI2_IRQn, SCIFBRI2_IRQn, SCIFERI2_IRQn}, |
<> | 144:ef7eb2e8f9f7 | 141 | {SCIFRXI3_IRQn, SCIFTXI3_IRQn, SCIFBRI3_IRQn, SCIFERI3_IRQn}, |
<> | 144:ef7eb2e8f9f7 | 142 | {SCIFRXI4_IRQn, SCIFTXI4_IRQn, SCIFBRI4_IRQn, SCIFERI4_IRQn}, |
<> | 144:ef7eb2e8f9f7 | 143 | {SCIFRXI5_IRQn, SCIFTXI5_IRQn, SCIFBRI5_IRQn, SCIFERI5_IRQn}, |
<> | 144:ef7eb2e8f9f7 | 144 | {SCIFRXI6_IRQn, SCIFTXI6_IRQn, SCIFBRI6_IRQn, SCIFERI6_IRQn}, |
<> | 144:ef7eb2e8f9f7 | 145 | {SCIFRXI7_IRQn, SCIFTXI7_IRQn, SCIFBRI7_IRQn, SCIFERI7_IRQn} |
<> | 144:ef7eb2e8f9f7 | 146 | }; |
<> | 144:ef7eb2e8f9f7 | 147 | |
<> | 144:ef7eb2e8f9f7 | 148 | static const IRQHandler hander_set_tbl[UART_NUM][IRQ_NUM] = { |
<> | 144:ef7eb2e8f9f7 | 149 | {uart0_rx_irq, uart0_tx_irq, uart0_er_irq, uart0_er_irq}, |
<> | 144:ef7eb2e8f9f7 | 150 | {uart1_rx_irq, uart1_tx_irq, uart1_er_irq, uart1_er_irq}, |
<> | 144:ef7eb2e8f9f7 | 151 | {uart2_rx_irq, uart2_tx_irq, uart2_er_irq, uart2_er_irq}, |
<> | 144:ef7eb2e8f9f7 | 152 | {uart3_rx_irq, uart3_tx_irq, uart3_er_irq, uart3_er_irq}, |
<> | 144:ef7eb2e8f9f7 | 153 | {uart4_rx_irq, uart4_tx_irq, uart4_er_irq, uart4_er_irq}, |
<> | 144:ef7eb2e8f9f7 | 154 | {uart5_rx_irq, uart5_tx_irq, uart5_er_irq, uart5_er_irq}, |
<> | 144:ef7eb2e8f9f7 | 155 | {uart6_rx_irq, uart6_tx_irq, uart6_er_irq, uart6_er_irq}, |
<> | 144:ef7eb2e8f9f7 | 156 | {uart7_rx_irq, uart7_tx_irq, uart7_er_irq, uart7_er_irq} |
<> | 144:ef7eb2e8f9f7 | 157 | }; |
<> | 144:ef7eb2e8f9f7 | 158 | |
<> | 144:ef7eb2e8f9f7 | 159 | static __IO uint16_t *SCSCR_MATCH[] = { |
<> | 144:ef7eb2e8f9f7 | 160 | &SCSCR_0, |
<> | 144:ef7eb2e8f9f7 | 161 | &SCSCR_1, |
<> | 144:ef7eb2e8f9f7 | 162 | &SCSCR_2, |
<> | 144:ef7eb2e8f9f7 | 163 | &SCSCR_3, |
<> | 144:ef7eb2e8f9f7 | 164 | &SCSCR_4, |
<> | 144:ef7eb2e8f9f7 | 165 | &SCSCR_5, |
<> | 144:ef7eb2e8f9f7 | 166 | &SCSCR_6, |
<> | 144:ef7eb2e8f9f7 | 167 | &SCSCR_7, |
<> | 144:ef7eb2e8f9f7 | 168 | }; |
<> | 144:ef7eb2e8f9f7 | 169 | |
<> | 144:ef7eb2e8f9f7 | 170 | static __IO uint16_t *SCFSR_MATCH[] = { |
<> | 144:ef7eb2e8f9f7 | 171 | &SCFSR_0, |
<> | 144:ef7eb2e8f9f7 | 172 | &SCFSR_1, |
<> | 144:ef7eb2e8f9f7 | 173 | &SCFSR_2, |
<> | 144:ef7eb2e8f9f7 | 174 | &SCFSR_3, |
<> | 144:ef7eb2e8f9f7 | 175 | &SCFSR_4, |
<> | 144:ef7eb2e8f9f7 | 176 | &SCFSR_5, |
<> | 144:ef7eb2e8f9f7 | 177 | &SCFSR_6, |
<> | 144:ef7eb2e8f9f7 | 178 | &SCFSR_7, |
<> | 144:ef7eb2e8f9f7 | 179 | }; |
<> | 144:ef7eb2e8f9f7 | 180 | |
<> | 144:ef7eb2e8f9f7 | 181 | |
<> | 144:ef7eb2e8f9f7 | 182 | void serial_init(serial_t *obj, PinName tx, PinName rx) { |
<> | 144:ef7eb2e8f9f7 | 183 | volatile uint8_t dummy ; |
<> | 144:ef7eb2e8f9f7 | 184 | int is_stdio_uart = 0; |
<> | 144:ef7eb2e8f9f7 | 185 | // determine the UART to use |
<> | 144:ef7eb2e8f9f7 | 186 | uint32_t uart_tx = pinmap_peripheral(tx, PinMap_UART_TX); |
<> | 144:ef7eb2e8f9f7 | 187 | uint32_t uart_rx = pinmap_peripheral(rx, PinMap_UART_RX); |
<> | 144:ef7eb2e8f9f7 | 188 | uint32_t uart = pinmap_merge(uart_tx, uart_rx); |
<> | 144:ef7eb2e8f9f7 | 189 | |
<> | 144:ef7eb2e8f9f7 | 190 | MBED_ASSERT((int)uart != NC); |
<> | 144:ef7eb2e8f9f7 | 191 | |
<> | 144:ef7eb2e8f9f7 | 192 | obj->serial.uart = (struct st_scif *)SCIF[uart]; |
<> | 144:ef7eb2e8f9f7 | 193 | // enable power |
<> | 144:ef7eb2e8f9f7 | 194 | switch (uart) { |
<> | 144:ef7eb2e8f9f7 | 195 | case UART0: |
<> | 144:ef7eb2e8f9f7 | 196 | CPG.STBCR4 &= ~(1 << 7); |
<> | 144:ef7eb2e8f9f7 | 197 | break; |
<> | 144:ef7eb2e8f9f7 | 198 | case UART1: |
<> | 144:ef7eb2e8f9f7 | 199 | CPG.STBCR4 &= ~(1 << 6); |
<> | 144:ef7eb2e8f9f7 | 200 | break; |
<> | 144:ef7eb2e8f9f7 | 201 | case UART2: |
<> | 144:ef7eb2e8f9f7 | 202 | CPG.STBCR4 &= ~(1 << 5); |
<> | 144:ef7eb2e8f9f7 | 203 | break; |
<> | 144:ef7eb2e8f9f7 | 204 | case UART3: |
<> | 144:ef7eb2e8f9f7 | 205 | CPG.STBCR4 &= ~(1 << 4); |
<> | 144:ef7eb2e8f9f7 | 206 | break; |
<> | 144:ef7eb2e8f9f7 | 207 | case UART4: |
<> | 144:ef7eb2e8f9f7 | 208 | CPG.STBCR4 &= ~(1 << 3); |
<> | 144:ef7eb2e8f9f7 | 209 | break; |
<> | 144:ef7eb2e8f9f7 | 210 | case UART5: |
<> | 144:ef7eb2e8f9f7 | 211 | CPG.STBCR4 &= ~(1 << 2); |
<> | 144:ef7eb2e8f9f7 | 212 | break; |
<> | 144:ef7eb2e8f9f7 | 213 | case UART6: |
<> | 144:ef7eb2e8f9f7 | 214 | CPG.STBCR4 &= ~(1 << 1); |
<> | 144:ef7eb2e8f9f7 | 215 | break; |
<> | 144:ef7eb2e8f9f7 | 216 | case UART7: |
<> | 144:ef7eb2e8f9f7 | 217 | CPG.STBCR4 &= ~(1 << 0); |
<> | 144:ef7eb2e8f9f7 | 218 | break; |
<> | 144:ef7eb2e8f9f7 | 219 | } |
<> | 144:ef7eb2e8f9f7 | 220 | dummy = CPG.STBCR4; |
<> | 144:ef7eb2e8f9f7 | 221 | |
<> | 144:ef7eb2e8f9f7 | 222 | /* ==== SCIF initial setting ==== */ |
<> | 144:ef7eb2e8f9f7 | 223 | /* ---- Serial control register (SCSCR) setting ---- */ |
<> | 144:ef7eb2e8f9f7 | 224 | /* B'00 : Internal CLK */ |
<> | 144:ef7eb2e8f9f7 | 225 | obj->serial.uart->SCSCR = 0x0000u; /* SCIF transmitting and receiving operations stop */ |
<> | 144:ef7eb2e8f9f7 | 226 | |
<> | 144:ef7eb2e8f9f7 | 227 | /* ---- FIFO control register (SCFCR) setting ---- */ |
<> | 144:ef7eb2e8f9f7 | 228 | /* Transmit FIFO reset & Receive FIFO data register reset */ |
<> | 144:ef7eb2e8f9f7 | 229 | obj->serial.uart->SCFCR = 0x0006; |
<> | 144:ef7eb2e8f9f7 | 230 | |
<> | 144:ef7eb2e8f9f7 | 231 | /* ---- Serial status register (SCFSR) setting ---- */ |
<> | 144:ef7eb2e8f9f7 | 232 | dummy = obj->serial.uart->SCFSR; |
<> | 144:ef7eb2e8f9f7 | 233 | obj->serial.uart->SCFSR = (dummy & 0xFF6Cu); /* ER,BRK,DR bit clear */ |
<> | 144:ef7eb2e8f9f7 | 234 | |
<> | 144:ef7eb2e8f9f7 | 235 | /* ---- Line status register (SCLSR) setting ---- */ |
<> | 144:ef7eb2e8f9f7 | 236 | /* ORER bit clear */ |
<> | 144:ef7eb2e8f9f7 | 237 | obj->serial.uart->SCLSR = 0; |
<> | 144:ef7eb2e8f9f7 | 238 | |
<> | 144:ef7eb2e8f9f7 | 239 | /* ---- Serial extension mode register (SCEMR) setting ---- |
<> | 144:ef7eb2e8f9f7 | 240 | b7 BGDM - Baud rate generator double-speed mode : Normal mode |
<> | 144:ef7eb2e8f9f7 | 241 | b0 ABCS - Base clock select in asynchronous mode : Base clock is 16 times the bit rate */ |
<> | 144:ef7eb2e8f9f7 | 242 | obj->serial.uart->SCEMR = 0x0000u; |
<> | 144:ef7eb2e8f9f7 | 243 | |
<> | 144:ef7eb2e8f9f7 | 244 | /* ---- Bit rate register (SCBRR) setting ---- */ |
<> | 144:ef7eb2e8f9f7 | 245 | serial_baud (obj, 9600); |
<> | 144:ef7eb2e8f9f7 | 246 | serial_format(obj, 8, ParityNone, 1); |
<> | 144:ef7eb2e8f9f7 | 247 | |
<> | 144:ef7eb2e8f9f7 | 248 | /* ---- FIFO control register (SCFCR) setting ---- */ |
<> | 144:ef7eb2e8f9f7 | 249 | obj->serial.uart->SCFCR = 0x0030u; |
<> | 144:ef7eb2e8f9f7 | 250 | |
<> | 144:ef7eb2e8f9f7 | 251 | /* ---- Serial port register (SCSPTR) setting ---- |
<> | 144:ef7eb2e8f9f7 | 252 | b1 SPB2IO - Serial port break output : disabled |
<> | 144:ef7eb2e8f9f7 | 253 | b0 SPB2DT - Serial port break data : High-level */ |
<> | 144:ef7eb2e8f9f7 | 254 | obj->serial.uart->SCSPTR = 0x0003u; // SPB2IO = 1, SPB2DT = 1 |
<> | 144:ef7eb2e8f9f7 | 255 | |
<> | 144:ef7eb2e8f9f7 | 256 | /* ---- Line status register (SCLSR) setting ---- |
<> | 144:ef7eb2e8f9f7 | 257 | b0 ORER - Overrun error detect : clear */ |
<> | 144:ef7eb2e8f9f7 | 258 | |
<> | 144:ef7eb2e8f9f7 | 259 | if (obj->serial.uart->SCLSR & 0x0001) { |
<> | 144:ef7eb2e8f9f7 | 260 | obj->serial.uart->SCLSR = 0u; // ORER clear |
<> | 144:ef7eb2e8f9f7 | 261 | } |
<> | 144:ef7eb2e8f9f7 | 262 | |
<> | 144:ef7eb2e8f9f7 | 263 | // pinout the chosen uart |
<> | 144:ef7eb2e8f9f7 | 264 | pinmap_pinout(tx, PinMap_UART_TX); |
<> | 144:ef7eb2e8f9f7 | 265 | pinmap_pinout(rx, PinMap_UART_RX); |
<> | 144:ef7eb2e8f9f7 | 266 | |
<> | 144:ef7eb2e8f9f7 | 267 | switch (uart) { |
<> | 144:ef7eb2e8f9f7 | 268 | case UART0: |
<> | 144:ef7eb2e8f9f7 | 269 | obj->serial.index = 0; |
<> | 144:ef7eb2e8f9f7 | 270 | break; |
<> | 144:ef7eb2e8f9f7 | 271 | case UART1: |
<> | 144:ef7eb2e8f9f7 | 272 | obj->serial.index = 1; |
<> | 144:ef7eb2e8f9f7 | 273 | break; |
<> | 144:ef7eb2e8f9f7 | 274 | case UART2: |
<> | 144:ef7eb2e8f9f7 | 275 | obj->serial.index = 2; |
<> | 144:ef7eb2e8f9f7 | 276 | break; |
<> | 144:ef7eb2e8f9f7 | 277 | case UART3: |
<> | 144:ef7eb2e8f9f7 | 278 | obj->serial.index = 3; |
<> | 144:ef7eb2e8f9f7 | 279 | break; |
<> | 144:ef7eb2e8f9f7 | 280 | case UART4: |
<> | 144:ef7eb2e8f9f7 | 281 | obj->serial.index = 4; |
<> | 144:ef7eb2e8f9f7 | 282 | break; |
<> | 144:ef7eb2e8f9f7 | 283 | case UART5: |
<> | 144:ef7eb2e8f9f7 | 284 | obj->serial.index = 5; |
<> | 144:ef7eb2e8f9f7 | 285 | break; |
<> | 144:ef7eb2e8f9f7 | 286 | case UART6: |
<> | 144:ef7eb2e8f9f7 | 287 | obj->serial.index = 6; |
<> | 144:ef7eb2e8f9f7 | 288 | break; |
<> | 144:ef7eb2e8f9f7 | 289 | case UART7: |
<> | 144:ef7eb2e8f9f7 | 290 | obj->serial.index = 7; |
<> | 144:ef7eb2e8f9f7 | 291 | break; |
<> | 144:ef7eb2e8f9f7 | 292 | } |
<> | 144:ef7eb2e8f9f7 | 293 | uart_data[obj->serial.index].sw_rts.pin = NC; |
<> | 144:ef7eb2e8f9f7 | 294 | uart_data[obj->serial.index].sw_cts.pin = NC; |
<> | 144:ef7eb2e8f9f7 | 295 | |
<> | 144:ef7eb2e8f9f7 | 296 | /* ---- Serial control register (SCSCR) setting ---- */ |
<> | 144:ef7eb2e8f9f7 | 297 | /* Setting the TE and RE bits enables the TxD and RxD pins to be used. */ |
<> | 144:ef7eb2e8f9f7 | 298 | obj->serial.uart->SCSCR = 0x0070; |
<> | 144:ef7eb2e8f9f7 | 299 | |
<> | 144:ef7eb2e8f9f7 | 300 | is_stdio_uart = (uart == STDIO_UART) ? (1) : (0); |
<> | 144:ef7eb2e8f9f7 | 301 | |
<> | 144:ef7eb2e8f9f7 | 302 | if (is_stdio_uart) { |
<> | 144:ef7eb2e8f9f7 | 303 | stdio_uart_inited = 1; |
<> | 144:ef7eb2e8f9f7 | 304 | memcpy(&stdio_uart, obj, sizeof(serial_t)); |
<> | 144:ef7eb2e8f9f7 | 305 | } |
<> | 144:ef7eb2e8f9f7 | 306 | } |
<> | 144:ef7eb2e8f9f7 | 307 | |
<> | 144:ef7eb2e8f9f7 | 308 | void serial_free(serial_t *obj) { |
<> | 144:ef7eb2e8f9f7 | 309 | uart_data[obj->serial.index].serial_irq_id = 0; |
<> | 144:ef7eb2e8f9f7 | 310 | } |
<> | 144:ef7eb2e8f9f7 | 311 | |
<> | 144:ef7eb2e8f9f7 | 312 | // serial_baud |
<> | 144:ef7eb2e8f9f7 | 313 | // set the baud rate, taking in to account the current SystemFrequency |
<> | 144:ef7eb2e8f9f7 | 314 | void serial_baud(serial_t *obj, int baudrate) { |
<> | 144:ef7eb2e8f9f7 | 315 | uint16_t DL; |
<> | 144:ef7eb2e8f9f7 | 316 | |
<> | 144:ef7eb2e8f9f7 | 317 | obj->serial.uart->SCSMR &= ~0x0003; |
<> | 144:ef7eb2e8f9f7 | 318 | |
<> | 144:ef7eb2e8f9f7 | 319 | if (baudrate > 32552) { |
<> | 144:ef7eb2e8f9f7 | 320 | obj->serial.uart->SCEMR = 0x0081; // BGDM = 1, ABCS = 1 |
<> | 144:ef7eb2e8f9f7 | 321 | DL = PCLK / (8 * baudrate); |
<> | 144:ef7eb2e8f9f7 | 322 | if (DL > 0) { |
<> | 144:ef7eb2e8f9f7 | 323 | DL--; |
<> | 144:ef7eb2e8f9f7 | 324 | } |
<> | 144:ef7eb2e8f9f7 | 325 | obj->serial.uart->SCBRR = (uint8_t)DL; |
<> | 144:ef7eb2e8f9f7 | 326 | } else if (baudrate > 16276) { |
<> | 144:ef7eb2e8f9f7 | 327 | obj->serial.uart->SCEMR = 0x0080; // BGDM = 1 |
<> | 144:ef7eb2e8f9f7 | 328 | obj->serial.uart->SCBRR = PCLK / (16 * baudrate) - 1; |
<> | 144:ef7eb2e8f9f7 | 329 | } else if (baudrate > 8138) { |
<> | 144:ef7eb2e8f9f7 | 330 | obj->serial.uart->SCEMR = 0x0000; |
<> | 144:ef7eb2e8f9f7 | 331 | obj->serial.uart->SCBRR = PCLK / (32 * baudrate) - 1; |
<> | 144:ef7eb2e8f9f7 | 332 | } else if (baudrate > 4169) { |
<> | 144:ef7eb2e8f9f7 | 333 | obj->serial.uart->SCSMR |= 0x0001; |
<> | 144:ef7eb2e8f9f7 | 334 | obj->serial.uart->SCEMR = 0x0080; // BGDM = 1 |
<> | 144:ef7eb2e8f9f7 | 335 | obj->serial.uart->SCBRR = PCLK / (64 * baudrate) - 1; |
<> | 144:ef7eb2e8f9f7 | 336 | } else if (baudrate > 2034) { |
<> | 144:ef7eb2e8f9f7 | 337 | obj->serial.uart->SCSMR |= 0x0001; |
<> | 144:ef7eb2e8f9f7 | 338 | obj->serial.uart->SCEMR = 0x0000; |
<> | 144:ef7eb2e8f9f7 | 339 | obj->serial.uart->SCBRR = PCLK / (128 * baudrate) - 1; |
<> | 144:ef7eb2e8f9f7 | 340 | } else if (baudrate > 1017) { |
<> | 144:ef7eb2e8f9f7 | 341 | obj->serial.uart->SCSMR |= 0x0002; |
<> | 144:ef7eb2e8f9f7 | 342 | obj->serial.uart->SCEMR = 0x0080; // BGDM = 1 |
<> | 144:ef7eb2e8f9f7 | 343 | obj->serial.uart->SCBRR = PCLK / (256 * baudrate) - 1; |
<> | 144:ef7eb2e8f9f7 | 344 | } else if (baudrate > 508) { |
<> | 144:ef7eb2e8f9f7 | 345 | obj->serial.uart->SCSMR |= 0x0002; |
<> | 144:ef7eb2e8f9f7 | 346 | obj->serial.uart->SCEMR = 0x0000; |
<> | 144:ef7eb2e8f9f7 | 347 | obj->serial.uart->SCBRR = PCLK / (512 * baudrate) - 1; |
<> | 144:ef7eb2e8f9f7 | 348 | } else if (baudrate > 254) { |
<> | 144:ef7eb2e8f9f7 | 349 | obj->serial.uart->SCSMR |= 0x0003; |
<> | 144:ef7eb2e8f9f7 | 350 | obj->serial.uart->SCEMR = 0x0080; // BGDM = 1 |
<> | 144:ef7eb2e8f9f7 | 351 | obj->serial.uart->SCBRR = PCLK / (1024 * baudrate) - 1; |
<> | 144:ef7eb2e8f9f7 | 352 | } else if (baudrate > 127) { |
<> | 144:ef7eb2e8f9f7 | 353 | obj->serial.uart->SCSMR |= 0x0003; |
<> | 144:ef7eb2e8f9f7 | 354 | obj->serial.uart->SCEMR = 0x0000; |
<> | 144:ef7eb2e8f9f7 | 355 | obj->serial.uart->SCBRR = PCLK / (2048 * baudrate) - 1; |
<> | 144:ef7eb2e8f9f7 | 356 | } else { |
<> | 144:ef7eb2e8f9f7 | 357 | obj->serial.uart->SCSMR |= 0x0003; |
<> | 144:ef7eb2e8f9f7 | 358 | obj->serial.uart->SCEMR = 0x0000; |
<> | 144:ef7eb2e8f9f7 | 359 | obj->serial.uart->SCBRR = 0xFFu; |
<> | 144:ef7eb2e8f9f7 | 360 | } |
<> | 144:ef7eb2e8f9f7 | 361 | } |
<> | 144:ef7eb2e8f9f7 | 362 | |
<> | 144:ef7eb2e8f9f7 | 363 | void serial_format(serial_t *obj, int data_bits, SerialParity parity, int stop_bits) { |
<> | 144:ef7eb2e8f9f7 | 364 | int parity_enable; |
<> | 144:ef7eb2e8f9f7 | 365 | int parity_select; |
<> | 144:ef7eb2e8f9f7 | 366 | |
<> | 144:ef7eb2e8f9f7 | 367 | MBED_ASSERT((stop_bits == 1) || (stop_bits == 2)); // 0: 1 stop bits, 1: 2 stop bits |
<> | 144:ef7eb2e8f9f7 | 368 | MBED_ASSERT((data_bits > 4) && (data_bits < 9)); // 5: 5 data bits ... 3: 8 data bits |
<> | 144:ef7eb2e8f9f7 | 369 | MBED_ASSERT((parity == ParityNone) || (parity == ParityOdd) || (parity == ParityEven) || |
<> | 144:ef7eb2e8f9f7 | 370 | (parity == ParityForced1) || (parity == ParityForced0)); |
<> | 144:ef7eb2e8f9f7 | 371 | |
<> | 144:ef7eb2e8f9f7 | 372 | stop_bits = (stop_bits == 1)? 0: |
<> | 144:ef7eb2e8f9f7 | 373 | (stop_bits == 2)? 1: |
<> | 144:ef7eb2e8f9f7 | 374 | 0; // must not to be |
<> | 144:ef7eb2e8f9f7 | 375 | |
<> | 144:ef7eb2e8f9f7 | 376 | data_bits = (data_bits == 8)? 0: |
<> | 144:ef7eb2e8f9f7 | 377 | (data_bits == 7)? 1: |
<> | 144:ef7eb2e8f9f7 | 378 | 0; // must not to be |
<> | 144:ef7eb2e8f9f7 | 379 | |
<> | 144:ef7eb2e8f9f7 | 380 | switch (parity) { |
<> | 144:ef7eb2e8f9f7 | 381 | case ParityNone: |
<> | 144:ef7eb2e8f9f7 | 382 | parity_enable = 0; |
<> | 144:ef7eb2e8f9f7 | 383 | parity_select = 0; |
<> | 144:ef7eb2e8f9f7 | 384 | break; |
<> | 144:ef7eb2e8f9f7 | 385 | case ParityOdd: |
<> | 144:ef7eb2e8f9f7 | 386 | parity_enable = 1; |
<> | 144:ef7eb2e8f9f7 | 387 | parity_select = 1; |
<> | 144:ef7eb2e8f9f7 | 388 | break; |
<> | 144:ef7eb2e8f9f7 | 389 | case ParityEven: |
<> | 144:ef7eb2e8f9f7 | 390 | parity_enable = 1; |
<> | 144:ef7eb2e8f9f7 | 391 | parity_select = 0; |
<> | 144:ef7eb2e8f9f7 | 392 | break; |
<> | 144:ef7eb2e8f9f7 | 393 | case ParityForced1: |
<> | 144:ef7eb2e8f9f7 | 394 | case ParityForced0: |
<> | 144:ef7eb2e8f9f7 | 395 | default: |
<> | 144:ef7eb2e8f9f7 | 396 | parity_enable = 0; |
<> | 144:ef7eb2e8f9f7 | 397 | parity_select = 0; |
<> | 144:ef7eb2e8f9f7 | 398 | break; |
<> | 144:ef7eb2e8f9f7 | 399 | } |
<> | 144:ef7eb2e8f9f7 | 400 | |
<> | 161:2cc1468da177 | 401 | obj->serial.uart->SCSMR = (obj->serial.uart->SCSMR & ~0x0078) |
<> | 161:2cc1468da177 | 402 | | (data_bits << 6) |
<> | 161:2cc1468da177 | 403 | | (parity_enable << 5) |
<> | 161:2cc1468da177 | 404 | | (parity_select << 4) |
<> | 161:2cc1468da177 | 405 | | (stop_bits << 3); |
<> | 144:ef7eb2e8f9f7 | 406 | } |
<> | 144:ef7eb2e8f9f7 | 407 | |
<> | 144:ef7eb2e8f9f7 | 408 | /****************************************************************************** |
<> | 144:ef7eb2e8f9f7 | 409 | * INTERRUPTS HANDLING |
<> | 144:ef7eb2e8f9f7 | 410 | ******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 411 | |
<> | 144:ef7eb2e8f9f7 | 412 | static void uart_tx_irq(IRQn_Type irq_num, uint32_t index) { |
<> | 144:ef7eb2e8f9f7 | 413 | __IO uint16_t *dmy_rd_scscr; |
<> | 144:ef7eb2e8f9f7 | 414 | __IO uint16_t *dmy_rd_scfsr; |
<> | 144:ef7eb2e8f9f7 | 415 | serial_t *obj; |
<> | 144:ef7eb2e8f9f7 | 416 | int i; |
<> | 144:ef7eb2e8f9f7 | 417 | |
<> | 144:ef7eb2e8f9f7 | 418 | dmy_rd_scscr = SCSCR_MATCH[index]; |
<> | 144:ef7eb2e8f9f7 | 419 | *dmy_rd_scscr &= 0x007B; // Clear TIE and Write to bit15~8,2 is always 0 |
<> | 144:ef7eb2e8f9f7 | 420 | dmy_rd_scfsr = SCFSR_MATCH[index]; |
<> | 144:ef7eb2e8f9f7 | 421 | *dmy_rd_scfsr = (*dmy_rd_scfsr & ~0x0020); // Set TEND |
<> | 144:ef7eb2e8f9f7 | 422 | |
<> | 144:ef7eb2e8f9f7 | 423 | obj = uart_data[index].tranferring_obj; |
<> | 144:ef7eb2e8f9f7 | 424 | if (obj) { |
<> | 144:ef7eb2e8f9f7 | 425 | i = obj->tx_buff.length - obj->tx_buff.pos; |
<> | 144:ef7eb2e8f9f7 | 426 | if (0 < i) { |
<> | 144:ef7eb2e8f9f7 | 427 | if (serial_available_buffer(obj) < i) { |
<> | 144:ef7eb2e8f9f7 | 428 | i = serial_available_buffer(obj); |
<> | 144:ef7eb2e8f9f7 | 429 | } |
<> | 144:ef7eb2e8f9f7 | 430 | do { |
<> | 144:ef7eb2e8f9f7 | 431 | uint8_t c = *(uint8_t *)obj->tx_buff.buffer; |
<> | 144:ef7eb2e8f9f7 | 432 | obj->tx_buff.buffer = (uint8_t *)obj->tx_buff.buffer + 1; |
<> | 144:ef7eb2e8f9f7 | 433 | ++obj->tx_buff.pos; |
<> | 144:ef7eb2e8f9f7 | 434 | obj->serial.uart->SCFTDR = c; |
<> | 144:ef7eb2e8f9f7 | 435 | } while (--i); |
<> | 144:ef7eb2e8f9f7 | 436 | serial_put_done(obj); |
<> | 144:ef7eb2e8f9f7 | 437 | } else { |
<> | 144:ef7eb2e8f9f7 | 438 | uart_data[index].tranferring_obj = NULL; |
<> | 144:ef7eb2e8f9f7 | 439 | uart_data[index].event = SERIAL_EVENT_TX_COMPLETE; |
<> | 144:ef7eb2e8f9f7 | 440 | ((void (*)())uart_data[index].async_tx_callback)(); |
<> | 144:ef7eb2e8f9f7 | 441 | } |
<> | 144:ef7eb2e8f9f7 | 442 | } |
<> | 144:ef7eb2e8f9f7 | 443 | |
<> | 144:ef7eb2e8f9f7 | 444 | irq_handler(uart_data[index].serial_irq_id, TxIrq); |
<> | 144:ef7eb2e8f9f7 | 445 | } |
<> | 144:ef7eb2e8f9f7 | 446 | |
<> | 144:ef7eb2e8f9f7 | 447 | static void uart_rx_irq(IRQn_Type irq_num, uint32_t index) { |
<> | 144:ef7eb2e8f9f7 | 448 | __IO uint16_t *dmy_rd_scscr; |
<> | 144:ef7eb2e8f9f7 | 449 | __IO uint16_t *dmy_rd_scfsr; |
<> | 144:ef7eb2e8f9f7 | 450 | serial_t *obj; |
<> | 144:ef7eb2e8f9f7 | 451 | int c; |
<> | 144:ef7eb2e8f9f7 | 452 | |
<> | 144:ef7eb2e8f9f7 | 453 | dmy_rd_scscr = SCSCR_MATCH[index]; |
<> | 144:ef7eb2e8f9f7 | 454 | *dmy_rd_scscr &= 0x00B3; // Clear RIE,REIE and Write to bit15~8,2 is always 0 |
<> | 144:ef7eb2e8f9f7 | 455 | dmy_rd_scfsr = SCFSR_MATCH[index]; |
<> | 144:ef7eb2e8f9f7 | 456 | *dmy_rd_scfsr = (*dmy_rd_scfsr & ~0x0003); // Clear RDF,DR |
<> | 144:ef7eb2e8f9f7 | 457 | |
<> | 144:ef7eb2e8f9f7 | 458 | obj = uart_data[index].receiving_obj; |
<> | 144:ef7eb2e8f9f7 | 459 | if (obj) { |
<> | 144:ef7eb2e8f9f7 | 460 | if (obj->serial.uart->SCLSR & 1) { |
<> | 144:ef7eb2e8f9f7 | 461 | if (uart_data[index].wanted_rx_events & SERIAL_EVENT_RX_OVERRUN_ERROR) { |
<> | 144:ef7eb2e8f9f7 | 462 | serial_rx_abort_asynch(obj); |
<> | 144:ef7eb2e8f9f7 | 463 | uart_data[index].event = SERIAL_EVENT_RX_OVERRUN_ERROR; |
<> | 144:ef7eb2e8f9f7 | 464 | ((void (*)())uart_data[index].async_rx_callback)(); |
<> | 144:ef7eb2e8f9f7 | 465 | } |
<> | 144:ef7eb2e8f9f7 | 466 | return; |
<> | 144:ef7eb2e8f9f7 | 467 | } |
<> | 144:ef7eb2e8f9f7 | 468 | c = serial_getc(obj); |
<> | 144:ef7eb2e8f9f7 | 469 | if (c != -1) { |
<> | 144:ef7eb2e8f9f7 | 470 | ((uint8_t *)obj->rx_buff.buffer)[obj->rx_buff.pos] = c; |
<> | 144:ef7eb2e8f9f7 | 471 | ++obj->rx_buff.pos; |
<> | 144:ef7eb2e8f9f7 | 472 | if (c == obj->char_match && ! obj->char_found) { |
<> | 144:ef7eb2e8f9f7 | 473 | obj->char_found = 1; |
<> | 144:ef7eb2e8f9f7 | 474 | if (obj->rx_buff.pos == obj->rx_buff.length) { |
<> | 144:ef7eb2e8f9f7 | 475 | if (uart_data[index].wanted_rx_events & SERIAL_EVENT_RX_COMPLETE) { |
<> | 144:ef7eb2e8f9f7 | 476 | uart_data[index].event = SERIAL_EVENT_RX_COMPLETE; |
<> | 144:ef7eb2e8f9f7 | 477 | } |
<> | 144:ef7eb2e8f9f7 | 478 | } |
<> | 144:ef7eb2e8f9f7 | 479 | if (uart_data[index].wanted_rx_events & SERIAL_EVENT_RX_CHARACTER_MATCH) { |
<> | 144:ef7eb2e8f9f7 | 480 | uart_data[index].event |= SERIAL_EVENT_RX_CHARACTER_MATCH; |
<> | 144:ef7eb2e8f9f7 | 481 | } |
<> | 144:ef7eb2e8f9f7 | 482 | if (uart_data[index].event) { |
<> | 144:ef7eb2e8f9f7 | 483 | uart_data[index].receiving_obj = NULL; |
<> | 144:ef7eb2e8f9f7 | 484 | ((void (*)())uart_data[index].async_rx_callback)(); |
<> | 144:ef7eb2e8f9f7 | 485 | } |
<> | 144:ef7eb2e8f9f7 | 486 | } else if (obj->rx_buff.pos == obj->rx_buff.length) { |
<> | 144:ef7eb2e8f9f7 | 487 | uart_data[index].receiving_obj = NULL; |
<> | 144:ef7eb2e8f9f7 | 488 | if (uart_data[index].wanted_rx_events & SERIAL_EVENT_RX_COMPLETE) { |
<> | 144:ef7eb2e8f9f7 | 489 | uart_data[index].event = SERIAL_EVENT_RX_COMPLETE; |
<> | 144:ef7eb2e8f9f7 | 490 | ((void (*)())uart_data[index].async_rx_callback)(); |
<> | 144:ef7eb2e8f9f7 | 491 | } |
<> | 144:ef7eb2e8f9f7 | 492 | } |
<> | 144:ef7eb2e8f9f7 | 493 | } else { |
<> | 144:ef7eb2e8f9f7 | 494 | serial_rx_abort_asynch(obj); |
<> | 144:ef7eb2e8f9f7 | 495 | if (uart_data[index].wanted_rx_events & (SERIAL_EVENT_RX_PARITY_ERROR | SERIAL_EVENT_RX_FRAMING_ERROR)) { |
<> | 144:ef7eb2e8f9f7 | 496 | uart_data[index].event = SERIAL_EVENT_RX_PARITY_ERROR | SERIAL_EVENT_RX_FRAMING_ERROR; |
<> | 144:ef7eb2e8f9f7 | 497 | if (obj->serial.uart->SCFSR & 1 << 2) { |
<> | 144:ef7eb2e8f9f7 | 498 | uart_data[index].event = SERIAL_EVENT_RX_PARITY_ERROR; |
<> | 144:ef7eb2e8f9f7 | 499 | } else if (obj->serial.uart->SCFSR & 1 << 3) { |
<> | 144:ef7eb2e8f9f7 | 500 | uart_data[index].event = SERIAL_EVENT_RX_FRAMING_ERROR; |
<> | 144:ef7eb2e8f9f7 | 501 | } |
<> | 144:ef7eb2e8f9f7 | 502 | ((void (*)())uart_data[index].async_rx_callback)(); |
<> | 144:ef7eb2e8f9f7 | 503 | } |
<> | 144:ef7eb2e8f9f7 | 504 | return; |
<> | 144:ef7eb2e8f9f7 | 505 | } |
<> | 144:ef7eb2e8f9f7 | 506 | } |
<> | 144:ef7eb2e8f9f7 | 507 | |
<> | 144:ef7eb2e8f9f7 | 508 | irq_handler(uart_data[index].serial_irq_id, RxIrq); |
<> | 144:ef7eb2e8f9f7 | 509 | } |
<> | 144:ef7eb2e8f9f7 | 510 | |
<> | 144:ef7eb2e8f9f7 | 511 | static void uart_err_irq(IRQn_Type irq_num, uint32_t index) { |
<> | 144:ef7eb2e8f9f7 | 512 | serial_t *obj = uart_data[index].receiving_obj; |
<> | 144:ef7eb2e8f9f7 | 513 | int was_masked, err_read; |
<> | 144:ef7eb2e8f9f7 | 514 | |
<> | 144:ef7eb2e8f9f7 | 515 | if (obj) { |
<> | 144:ef7eb2e8f9f7 | 516 | serial_irq_err_set(obj, 0); |
<> | 144:ef7eb2e8f9f7 | 517 | if (uart_data[index].wanted_rx_events & (SERIAL_EVENT_RX_PARITY_ERROR | SERIAL_EVENT_RX_FRAMING_ERROR)) { |
<> | 144:ef7eb2e8f9f7 | 518 | uart_data[index].event = SERIAL_EVENT_RX_PARITY_ERROR | SERIAL_EVENT_RX_FRAMING_ERROR; |
<> | 144:ef7eb2e8f9f7 | 519 | if (obj->serial.uart->SCFSR & 1 << 2) { |
<> | 144:ef7eb2e8f9f7 | 520 | uart_data[index].event = SERIAL_EVENT_RX_PARITY_ERROR; |
<> | 144:ef7eb2e8f9f7 | 521 | } else if (obj->serial.uart->SCFSR & 1 << 3) { |
<> | 144:ef7eb2e8f9f7 | 522 | uart_data[index].event = SERIAL_EVENT_RX_FRAMING_ERROR; |
<> | 144:ef7eb2e8f9f7 | 523 | } |
<> | 144:ef7eb2e8f9f7 | 524 | ((void (*)())uart_data[index].async_rx_callback)(); |
<> | 144:ef7eb2e8f9f7 | 525 | } |
<> | 144:ef7eb2e8f9f7 | 526 | serial_rx_abort_asynch(obj); |
<> | 144:ef7eb2e8f9f7 | 527 | |
<> | 144:ef7eb2e8f9f7 | 528 | #if defined ( __ICCARM__ ) |
<> | 144:ef7eb2e8f9f7 | 529 | was_masked = __disable_irq_iar(); |
<> | 144:ef7eb2e8f9f7 | 530 | #else |
<> | 144:ef7eb2e8f9f7 | 531 | was_masked = __disable_irq(); |
<> | 144:ef7eb2e8f9f7 | 532 | #endif /* __ICCARM__ */ |
<> | 144:ef7eb2e8f9f7 | 533 | if (obj->serial.uart->SCFSR & 0x93) { |
<> | 144:ef7eb2e8f9f7 | 534 | err_read = obj->serial.uart->SCFSR; |
<> | 144:ef7eb2e8f9f7 | 535 | obj->serial.uart->SCFSR = (err_read & ~0x93); |
<> | 144:ef7eb2e8f9f7 | 536 | } |
<> | 144:ef7eb2e8f9f7 | 537 | if (obj->serial.uart->SCLSR & 1) { |
<> | 144:ef7eb2e8f9f7 | 538 | obj->serial.uart->SCLSR = 0; |
<> | 144:ef7eb2e8f9f7 | 539 | } |
<> | 144:ef7eb2e8f9f7 | 540 | if (!was_masked) { |
<> | 144:ef7eb2e8f9f7 | 541 | __enable_irq(); |
<> | 144:ef7eb2e8f9f7 | 542 | } |
<> | 144:ef7eb2e8f9f7 | 543 | } |
<> | 144:ef7eb2e8f9f7 | 544 | } |
<> | 144:ef7eb2e8f9f7 | 545 | |
<> | 144:ef7eb2e8f9f7 | 546 | /* TX handler */ |
<> | 144:ef7eb2e8f9f7 | 547 | static void uart0_tx_irq(void) { |
<> | 144:ef7eb2e8f9f7 | 548 | uart_tx_irq(SCIFTXI0_IRQn, 0); |
<> | 144:ef7eb2e8f9f7 | 549 | } |
<> | 144:ef7eb2e8f9f7 | 550 | static void uart1_tx_irq(void) { |
<> | 144:ef7eb2e8f9f7 | 551 | uart_tx_irq(SCIFTXI1_IRQn, 1); |
<> | 144:ef7eb2e8f9f7 | 552 | } |
<> | 144:ef7eb2e8f9f7 | 553 | static void uart2_tx_irq(void) { |
<> | 144:ef7eb2e8f9f7 | 554 | uart_tx_irq(SCIFTXI2_IRQn, 2); |
<> | 144:ef7eb2e8f9f7 | 555 | } |
<> | 144:ef7eb2e8f9f7 | 556 | static void uart3_tx_irq(void) { |
<> | 144:ef7eb2e8f9f7 | 557 | uart_tx_irq(SCIFTXI3_IRQn, 3); |
<> | 144:ef7eb2e8f9f7 | 558 | } |
<> | 144:ef7eb2e8f9f7 | 559 | static void uart4_tx_irq(void) { |
<> | 144:ef7eb2e8f9f7 | 560 | uart_tx_irq(SCIFTXI4_IRQn, 4); |
<> | 144:ef7eb2e8f9f7 | 561 | } |
<> | 144:ef7eb2e8f9f7 | 562 | static void uart5_tx_irq(void) { |
<> | 144:ef7eb2e8f9f7 | 563 | uart_tx_irq(SCIFTXI5_IRQn, 5); |
<> | 144:ef7eb2e8f9f7 | 564 | } |
<> | 144:ef7eb2e8f9f7 | 565 | static void uart6_tx_irq(void) { |
<> | 144:ef7eb2e8f9f7 | 566 | uart_tx_irq(SCIFTXI6_IRQn, 6); |
<> | 144:ef7eb2e8f9f7 | 567 | } |
<> | 144:ef7eb2e8f9f7 | 568 | static void uart7_tx_irq(void) { |
<> | 144:ef7eb2e8f9f7 | 569 | uart_tx_irq(SCIFTXI7_IRQn, 7); |
<> | 144:ef7eb2e8f9f7 | 570 | } |
<> | 144:ef7eb2e8f9f7 | 571 | /* RX handler */ |
<> | 144:ef7eb2e8f9f7 | 572 | static void uart0_rx_irq(void) { |
<> | 144:ef7eb2e8f9f7 | 573 | uart_rx_irq(SCIFRXI0_IRQn, 0); |
<> | 144:ef7eb2e8f9f7 | 574 | } |
<> | 144:ef7eb2e8f9f7 | 575 | static void uart1_rx_irq(void) { |
<> | 144:ef7eb2e8f9f7 | 576 | uart_rx_irq(SCIFRXI1_IRQn, 1); |
<> | 144:ef7eb2e8f9f7 | 577 | } |
<> | 144:ef7eb2e8f9f7 | 578 | static void uart2_rx_irq(void) { |
<> | 144:ef7eb2e8f9f7 | 579 | uart_rx_irq(SCIFRXI2_IRQn, 2); |
<> | 144:ef7eb2e8f9f7 | 580 | } |
<> | 144:ef7eb2e8f9f7 | 581 | static void uart3_rx_irq(void) { |
<> | 144:ef7eb2e8f9f7 | 582 | uart_rx_irq(SCIFRXI3_IRQn, 3); |
<> | 144:ef7eb2e8f9f7 | 583 | } |
<> | 144:ef7eb2e8f9f7 | 584 | static void uart4_rx_irq(void) { |
<> | 144:ef7eb2e8f9f7 | 585 | uart_rx_irq(SCIFRXI4_IRQn, 4); |
<> | 144:ef7eb2e8f9f7 | 586 | } |
<> | 144:ef7eb2e8f9f7 | 587 | static void uart5_rx_irq(void) { |
<> | 144:ef7eb2e8f9f7 | 588 | uart_rx_irq(SCIFRXI5_IRQn, 5); |
<> | 144:ef7eb2e8f9f7 | 589 | } |
<> | 144:ef7eb2e8f9f7 | 590 | static void uart6_rx_irq(void) { |
<> | 144:ef7eb2e8f9f7 | 591 | uart_rx_irq(SCIFRXI6_IRQn, 6); |
<> | 144:ef7eb2e8f9f7 | 592 | } |
<> | 144:ef7eb2e8f9f7 | 593 | static void uart7_rx_irq(void) { |
<> | 144:ef7eb2e8f9f7 | 594 | uart_rx_irq(SCIFRXI7_IRQn, 7); |
<> | 144:ef7eb2e8f9f7 | 595 | } |
<> | 144:ef7eb2e8f9f7 | 596 | /* Error handler */ |
<> | 144:ef7eb2e8f9f7 | 597 | static void uart0_er_irq(void) |
<> | 144:ef7eb2e8f9f7 | 598 | { |
<> | 144:ef7eb2e8f9f7 | 599 | uart_err_irq(SCIFERI0_IRQn, 0); |
<> | 144:ef7eb2e8f9f7 | 600 | } |
<> | 144:ef7eb2e8f9f7 | 601 | static void uart1_er_irq(void) |
<> | 144:ef7eb2e8f9f7 | 602 | { |
<> | 144:ef7eb2e8f9f7 | 603 | uart_err_irq(SCIFERI0_IRQn, 1); |
<> | 144:ef7eb2e8f9f7 | 604 | } |
<> | 144:ef7eb2e8f9f7 | 605 | static void uart2_er_irq(void) |
<> | 144:ef7eb2e8f9f7 | 606 | { |
<> | 144:ef7eb2e8f9f7 | 607 | uart_err_irq(SCIFERI0_IRQn, 2); |
<> | 144:ef7eb2e8f9f7 | 608 | } |
<> | 144:ef7eb2e8f9f7 | 609 | static void uart3_er_irq(void) |
<> | 144:ef7eb2e8f9f7 | 610 | { |
<> | 144:ef7eb2e8f9f7 | 611 | uart_err_irq(SCIFERI0_IRQn, 3); |
<> | 144:ef7eb2e8f9f7 | 612 | } |
<> | 144:ef7eb2e8f9f7 | 613 | static void uart4_er_irq(void) |
<> | 144:ef7eb2e8f9f7 | 614 | { |
<> | 144:ef7eb2e8f9f7 | 615 | uart_err_irq(SCIFERI0_IRQn, 4); |
<> | 144:ef7eb2e8f9f7 | 616 | } |
<> | 144:ef7eb2e8f9f7 | 617 | static void uart5_er_irq(void) |
<> | 144:ef7eb2e8f9f7 | 618 | { |
<> | 144:ef7eb2e8f9f7 | 619 | uart_err_irq(SCIFERI0_IRQn, 5); |
<> | 144:ef7eb2e8f9f7 | 620 | } |
<> | 144:ef7eb2e8f9f7 | 621 | static void uart6_er_irq(void) |
<> | 144:ef7eb2e8f9f7 | 622 | { |
<> | 144:ef7eb2e8f9f7 | 623 | uart_err_irq(SCIFERI0_IRQn, 6); |
<> | 144:ef7eb2e8f9f7 | 624 | } |
<> | 144:ef7eb2e8f9f7 | 625 | static void uart7_er_irq(void) |
<> | 144:ef7eb2e8f9f7 | 626 | { |
<> | 144:ef7eb2e8f9f7 | 627 | uart_err_irq(SCIFERI0_IRQn, 7); |
<> | 144:ef7eb2e8f9f7 | 628 | } |
<> | 144:ef7eb2e8f9f7 | 629 | |
<> | 144:ef7eb2e8f9f7 | 630 | void serial_irq_handler(serial_t *obj, uart_irq_handler handler, uint32_t id) { |
<> | 144:ef7eb2e8f9f7 | 631 | irq_handler = handler; |
<> | 144:ef7eb2e8f9f7 | 632 | uart_data[obj->serial.index].serial_irq_id = id; |
<> | 144:ef7eb2e8f9f7 | 633 | } |
<> | 144:ef7eb2e8f9f7 | 634 | |
<> | 144:ef7eb2e8f9f7 | 635 | static void serial_irq_set_irq(IRQn_Type IRQn, IRQHandler handler, uint32_t enable) |
<> | 144:ef7eb2e8f9f7 | 636 | { |
<> | 144:ef7eb2e8f9f7 | 637 | if (enable) { |
<> | 144:ef7eb2e8f9f7 | 638 | InterruptHandlerRegister(IRQn, (void (*)(uint32_t))handler); |
<> | 144:ef7eb2e8f9f7 | 639 | GIC_SetPriority(IRQn, 5); |
<> | 144:ef7eb2e8f9f7 | 640 | GIC_EnableIRQ(IRQn); |
<> | 144:ef7eb2e8f9f7 | 641 | } else { |
<> | 144:ef7eb2e8f9f7 | 642 | GIC_DisableIRQ(IRQn); |
<> | 144:ef7eb2e8f9f7 | 643 | } |
<> | 144:ef7eb2e8f9f7 | 644 | } |
<> | 144:ef7eb2e8f9f7 | 645 | |
<> | 144:ef7eb2e8f9f7 | 646 | static void serial_irq_set_internal(serial_t *obj, SerialIrq irq, uint32_t enable) { |
<> | 144:ef7eb2e8f9f7 | 647 | IRQn_Type IRQn; |
<> | 144:ef7eb2e8f9f7 | 648 | IRQHandler handler; |
<> | 144:ef7eb2e8f9f7 | 649 | |
<> | 144:ef7eb2e8f9f7 | 650 | IRQn = irq_set_tbl[obj->serial.index][irq]; |
<> | 144:ef7eb2e8f9f7 | 651 | handler = hander_set_tbl[obj->serial.index][irq]; |
<> | 144:ef7eb2e8f9f7 | 652 | |
<> | 144:ef7eb2e8f9f7 | 653 | if ((obj->serial.index >= 0) && (obj->serial.index <= 7)) { |
<> | 144:ef7eb2e8f9f7 | 654 | serial_irq_set_irq(IRQn, handler, enable); |
<> | 144:ef7eb2e8f9f7 | 655 | } |
<> | 144:ef7eb2e8f9f7 | 656 | } |
<> | 144:ef7eb2e8f9f7 | 657 | |
<> | 144:ef7eb2e8f9f7 | 658 | static void serial_irq_err_set(serial_t *obj, uint32_t enable) |
<> | 144:ef7eb2e8f9f7 | 659 | { |
<> | 144:ef7eb2e8f9f7 | 660 | serial_irq_set_irq(irq_set_tbl[obj->serial.index][2], hander_set_tbl[obj->serial.index][2], enable); |
<> | 144:ef7eb2e8f9f7 | 661 | serial_irq_set_irq(irq_set_tbl[obj->serial.index][3], hander_set_tbl[obj->serial.index][3], enable); |
<> | 144:ef7eb2e8f9f7 | 662 | } |
<> | 144:ef7eb2e8f9f7 | 663 | |
<> | 144:ef7eb2e8f9f7 | 664 | void serial_irq_set(serial_t *obj, SerialIrq irq, uint32_t enable) { |
<> | 144:ef7eb2e8f9f7 | 665 | if (RxIrq == irq) { |
<> | 144:ef7eb2e8f9f7 | 666 | uart_data[obj->serial.index].rx_irq_set_api = enable; |
<> | 144:ef7eb2e8f9f7 | 667 | } |
<> | 144:ef7eb2e8f9f7 | 668 | serial_irq_set_internal(obj, irq, enable); |
<> | 144:ef7eb2e8f9f7 | 669 | } |
<> | 144:ef7eb2e8f9f7 | 670 | |
<> | 144:ef7eb2e8f9f7 | 671 | static void serial_flow_irq_set(serial_t *obj, uint32_t enable) { |
<> | 144:ef7eb2e8f9f7 | 672 | uart_data[obj->serial.index].rx_irq_set_flow = enable; |
<> | 144:ef7eb2e8f9f7 | 673 | serial_irq_set_internal(obj, RxIrq, enable); |
<> | 144:ef7eb2e8f9f7 | 674 | } |
<> | 144:ef7eb2e8f9f7 | 675 | |
<> | 144:ef7eb2e8f9f7 | 676 | /****************************************************************************** |
<> | 144:ef7eb2e8f9f7 | 677 | * READ/WRITE |
<> | 144:ef7eb2e8f9f7 | 678 | ******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 679 | int serial_getc(serial_t *obj) { |
<> | 144:ef7eb2e8f9f7 | 680 | uint16_t err_read; |
<> | 144:ef7eb2e8f9f7 | 681 | int data; |
<> | 144:ef7eb2e8f9f7 | 682 | int was_masked; |
<> | 144:ef7eb2e8f9f7 | 683 | |
<> | 144:ef7eb2e8f9f7 | 684 | #if defined ( __ICCARM__ ) |
<> | 144:ef7eb2e8f9f7 | 685 | was_masked = __disable_irq_iar(); |
<> | 144:ef7eb2e8f9f7 | 686 | #else |
<> | 144:ef7eb2e8f9f7 | 687 | was_masked = __disable_irq(); |
<> | 144:ef7eb2e8f9f7 | 688 | #endif /* __ICCARM__ */ |
<> | 144:ef7eb2e8f9f7 | 689 | if (obj->serial.uart->SCFSR & 0x93) { |
<> | 144:ef7eb2e8f9f7 | 690 | err_read = obj->serial.uart->SCFSR; |
<> | 144:ef7eb2e8f9f7 | 691 | obj->serial.uart->SCFSR = (err_read & ~0x93); |
<> | 144:ef7eb2e8f9f7 | 692 | } |
<> | 144:ef7eb2e8f9f7 | 693 | obj->serial.uart->SCSCR |= 0x0040; // Set RIE |
<> | 144:ef7eb2e8f9f7 | 694 | if (!was_masked) { |
<> | 144:ef7eb2e8f9f7 | 695 | __enable_irq(); |
<> | 144:ef7eb2e8f9f7 | 696 | } |
<> | 144:ef7eb2e8f9f7 | 697 | |
<> | 144:ef7eb2e8f9f7 | 698 | if (obj->serial.uart->SCLSR & 0x0001) { |
<> | 144:ef7eb2e8f9f7 | 699 | obj->serial.uart->SCLSR = 0u; // ORER clear |
<> | 144:ef7eb2e8f9f7 | 700 | } |
<> | 144:ef7eb2e8f9f7 | 701 | |
<> | 144:ef7eb2e8f9f7 | 702 | while (!serial_readable(obj)); |
<> | 144:ef7eb2e8f9f7 | 703 | data = obj->serial.uart->SCFRDR & 0xff; |
<> | 144:ef7eb2e8f9f7 | 704 | |
<> | 144:ef7eb2e8f9f7 | 705 | #if defined ( __ICCARM__ ) |
<> | 144:ef7eb2e8f9f7 | 706 | was_masked = __disable_irq_iar(); |
<> | 144:ef7eb2e8f9f7 | 707 | #else |
<> | 144:ef7eb2e8f9f7 | 708 | was_masked = __disable_irq(); |
<> | 144:ef7eb2e8f9f7 | 709 | #endif /* __ICCARM__ */ |
<> | 144:ef7eb2e8f9f7 | 710 | err_read = obj->serial.uart->SCFSR; |
<> | 144:ef7eb2e8f9f7 | 711 | obj->serial.uart->SCFSR = (err_read & 0xfffD); // Clear RDF |
<> | 144:ef7eb2e8f9f7 | 712 | if (!was_masked) { |
<> | 144:ef7eb2e8f9f7 | 713 | __enable_irq(); |
<> | 144:ef7eb2e8f9f7 | 714 | } |
<> | 144:ef7eb2e8f9f7 | 715 | |
<> | 144:ef7eb2e8f9f7 | 716 | if (err_read & 0x80) { |
<> | 144:ef7eb2e8f9f7 | 717 | data = -1; //err |
<> | 144:ef7eb2e8f9f7 | 718 | } |
<> | 144:ef7eb2e8f9f7 | 719 | return data; |
<> | 144:ef7eb2e8f9f7 | 720 | } |
<> | 144:ef7eb2e8f9f7 | 721 | |
<> | 144:ef7eb2e8f9f7 | 722 | void serial_putc(serial_t *obj, int c) { |
<> | 144:ef7eb2e8f9f7 | 723 | while (!serial_writable(obj)); |
<> | 144:ef7eb2e8f9f7 | 724 | obj->serial.uart->SCFTDR = c; |
<> | 144:ef7eb2e8f9f7 | 725 | serial_put_done(obj); |
<> | 144:ef7eb2e8f9f7 | 726 | } |
<> | 144:ef7eb2e8f9f7 | 727 | |
<> | 144:ef7eb2e8f9f7 | 728 | static void serial_put_done(serial_t *obj) |
<> | 144:ef7eb2e8f9f7 | 729 | { |
<> | 144:ef7eb2e8f9f7 | 730 | int was_masked; |
<> | 144:ef7eb2e8f9f7 | 731 | volatile uint16_t dummy_read; |
<> | 144:ef7eb2e8f9f7 | 732 | |
<> | 144:ef7eb2e8f9f7 | 733 | #if defined ( __ICCARM__ ) |
<> | 144:ef7eb2e8f9f7 | 734 | was_masked = __disable_irq_iar(); |
<> | 144:ef7eb2e8f9f7 | 735 | #else |
<> | 144:ef7eb2e8f9f7 | 736 | was_masked = __disable_irq(); |
<> | 144:ef7eb2e8f9f7 | 737 | #endif /* __ICCARM__ */ |
<> | 144:ef7eb2e8f9f7 | 738 | dummy_read = obj->serial.uart->SCFSR; |
<> | 144:ef7eb2e8f9f7 | 739 | obj->serial.uart->SCFSR = (dummy_read & 0xff9f); // Clear TEND/TDFE |
<> | 144:ef7eb2e8f9f7 | 740 | obj->serial.uart->SCSCR |= 0x0080; // Set TIE |
<> | 144:ef7eb2e8f9f7 | 741 | if (!was_masked) { |
<> | 144:ef7eb2e8f9f7 | 742 | __enable_irq(); |
<> | 144:ef7eb2e8f9f7 | 743 | } |
<> | 144:ef7eb2e8f9f7 | 744 | } |
<> | 144:ef7eb2e8f9f7 | 745 | |
<> | 144:ef7eb2e8f9f7 | 746 | int serial_readable(serial_t *obj) { |
<> | 144:ef7eb2e8f9f7 | 747 | return ((obj->serial.uart->SCFSR & 0x02) != 0); // RDF |
<> | 144:ef7eb2e8f9f7 | 748 | } |
<> | 144:ef7eb2e8f9f7 | 749 | |
<> | 144:ef7eb2e8f9f7 | 750 | int serial_writable(serial_t *obj) { |
<> | 144:ef7eb2e8f9f7 | 751 | return ((obj->serial.uart->SCFSR & 0x20) != 0); // TDFE |
<> | 144:ef7eb2e8f9f7 | 752 | } |
<> | 144:ef7eb2e8f9f7 | 753 | |
<> | 144:ef7eb2e8f9f7 | 754 | void serial_clear(serial_t *obj) { |
<> | 144:ef7eb2e8f9f7 | 755 | int was_masked; |
<> | 144:ef7eb2e8f9f7 | 756 | #if defined ( __ICCARM__ ) |
<> | 144:ef7eb2e8f9f7 | 757 | was_masked = __disable_irq_iar(); |
<> | 144:ef7eb2e8f9f7 | 758 | #else |
<> | 144:ef7eb2e8f9f7 | 759 | was_masked = __disable_irq(); |
<> | 144:ef7eb2e8f9f7 | 760 | #endif /* __ICCARM__ */ |
<> | 144:ef7eb2e8f9f7 | 761 | |
<> | 144:ef7eb2e8f9f7 | 762 | obj->serial.uart->SCFCR |= 0x06; // TFRST = 1, RFRST = 1 |
<> | 144:ef7eb2e8f9f7 | 763 | obj->serial.uart->SCFCR &= ~0x06; // TFRST = 0, RFRST = 0 |
<> | 144:ef7eb2e8f9f7 | 764 | obj->serial.uart->SCFSR &= ~0x0093u; // ER, BRK, RDF, DR = 0 |
<> | 144:ef7eb2e8f9f7 | 765 | |
<> | 144:ef7eb2e8f9f7 | 766 | if (!was_masked) { |
<> | 144:ef7eb2e8f9f7 | 767 | __enable_irq(); |
<> | 144:ef7eb2e8f9f7 | 768 | } |
<> | 144:ef7eb2e8f9f7 | 769 | } |
<> | 144:ef7eb2e8f9f7 | 770 | |
<> | 144:ef7eb2e8f9f7 | 771 | void serial_pinout_tx(PinName tx) { |
<> | 144:ef7eb2e8f9f7 | 772 | pinmap_pinout(tx, PinMap_UART_TX); |
<> | 144:ef7eb2e8f9f7 | 773 | } |
<> | 144:ef7eb2e8f9f7 | 774 | |
<> | 144:ef7eb2e8f9f7 | 775 | void serial_break_set(serial_t *obj) { |
<> | 144:ef7eb2e8f9f7 | 776 | int was_masked; |
<> | 144:ef7eb2e8f9f7 | 777 | #if defined ( __ICCARM__ ) |
<> | 144:ef7eb2e8f9f7 | 778 | was_masked = __disable_irq_iar(); |
<> | 144:ef7eb2e8f9f7 | 779 | #else |
<> | 144:ef7eb2e8f9f7 | 780 | was_masked = __disable_irq(); |
<> | 144:ef7eb2e8f9f7 | 781 | #endif /* __ICCARM__ */ |
<> | 144:ef7eb2e8f9f7 | 782 | // TxD Output(L) |
<> | 144:ef7eb2e8f9f7 | 783 | obj->serial.uart->SCSPTR &= ~0x0001u; // SPB2DT = 0 |
<> | 144:ef7eb2e8f9f7 | 784 | obj->serial.uart->SCSCR &= ~0x0020u; // TE = 0 (Output disable) |
<> | 144:ef7eb2e8f9f7 | 785 | if (!was_masked) { |
<> | 144:ef7eb2e8f9f7 | 786 | __enable_irq(); |
<> | 144:ef7eb2e8f9f7 | 787 | } |
<> | 144:ef7eb2e8f9f7 | 788 | } |
<> | 144:ef7eb2e8f9f7 | 789 | |
<> | 144:ef7eb2e8f9f7 | 790 | void serial_break_clear(serial_t *obj) { |
<> | 144:ef7eb2e8f9f7 | 791 | int was_masked; |
<> | 144:ef7eb2e8f9f7 | 792 | #if defined ( __ICCARM__ ) |
<> | 144:ef7eb2e8f9f7 | 793 | was_masked = __disable_irq_iar(); |
<> | 144:ef7eb2e8f9f7 | 794 | #else |
<> | 144:ef7eb2e8f9f7 | 795 | was_masked = __disable_irq(); |
<> | 144:ef7eb2e8f9f7 | 796 | #endif /* __ICCARM__ */ |
<> | 144:ef7eb2e8f9f7 | 797 | obj->serial.uart->SCSCR |= 0x0020u; // TE = 1 (Output enable) |
<> | 144:ef7eb2e8f9f7 | 798 | obj->serial.uart->SCSPTR |= 0x0001u; // SPB2DT = 1 |
<> | 144:ef7eb2e8f9f7 | 799 | if (!was_masked) { |
<> | 144:ef7eb2e8f9f7 | 800 | __enable_irq(); |
<> | 144:ef7eb2e8f9f7 | 801 | } |
<> | 144:ef7eb2e8f9f7 | 802 | } |
<> | 144:ef7eb2e8f9f7 | 803 | |
<> | 144:ef7eb2e8f9f7 | 804 | void serial_set_flow_control(serial_t *obj, FlowControl type, PinName rxflow, PinName txflow) { |
<> | 144:ef7eb2e8f9f7 | 805 | // determine the UART to use |
<> | 144:ef7eb2e8f9f7 | 806 | int was_masked; |
<> | 144:ef7eb2e8f9f7 | 807 | |
<> | 144:ef7eb2e8f9f7 | 808 | serial_flow_irq_set(obj, 0); |
<> | 144:ef7eb2e8f9f7 | 809 | |
<> | 144:ef7eb2e8f9f7 | 810 | if (type == FlowControlRTSCTS) { |
<> | 144:ef7eb2e8f9f7 | 811 | #if defined ( __ICCARM__ ) |
<> | 144:ef7eb2e8f9f7 | 812 | was_masked = __disable_irq_iar(); |
<> | 144:ef7eb2e8f9f7 | 813 | #else |
<> | 144:ef7eb2e8f9f7 | 814 | was_masked = __disable_irq(); |
<> | 144:ef7eb2e8f9f7 | 815 | #endif /* __ICCARM__ */ |
<> | 144:ef7eb2e8f9f7 | 816 | obj->serial.uart->SCFCR = 0x0008u; // CTS/RTS enable |
<> | 144:ef7eb2e8f9f7 | 817 | if (!was_masked) { |
<> | 144:ef7eb2e8f9f7 | 818 | __enable_irq(); |
<> | 144:ef7eb2e8f9f7 | 819 | } |
<> | 144:ef7eb2e8f9f7 | 820 | pinmap_pinout(rxflow, PinMap_UART_RTS); |
<> | 144:ef7eb2e8f9f7 | 821 | pinmap_pinout(txflow, PinMap_UART_CTS); |
<> | 144:ef7eb2e8f9f7 | 822 | } else { |
<> | 144:ef7eb2e8f9f7 | 823 | #if defined ( __ICCARM__ ) |
<> | 144:ef7eb2e8f9f7 | 824 | was_masked = __disable_irq_iar(); |
<> | 144:ef7eb2e8f9f7 | 825 | #else |
<> | 144:ef7eb2e8f9f7 | 826 | was_masked = __disable_irq(); |
<> | 144:ef7eb2e8f9f7 | 827 | #endif /* __ICCARM__ */ |
<> | 144:ef7eb2e8f9f7 | 828 | obj->serial.uart->SCFCR = 0x0000u; // CTS/RTS diable |
<> | 144:ef7eb2e8f9f7 | 829 | if (!was_masked) { |
<> | 144:ef7eb2e8f9f7 | 830 | __enable_irq(); |
<> | 144:ef7eb2e8f9f7 | 831 | } |
<> | 144:ef7eb2e8f9f7 | 832 | } |
<> | 144:ef7eb2e8f9f7 | 833 | } |
<> | 144:ef7eb2e8f9f7 | 834 | |
<> | 144:ef7eb2e8f9f7 | 835 | static uint8_t serial_available_buffer(serial_t *obj) |
<> | 144:ef7eb2e8f9f7 | 836 | { |
<> | 144:ef7eb2e8f9f7 | 837 | return 1; |
<> | 144:ef7eb2e8f9f7 | 838 | /* Faster but unstable way */ |
<> | 144:ef7eb2e8f9f7 | 839 | /* |
<> | 144:ef7eb2e8f9f7 | 840 | uint16_t ret = 16 - ((obj->serial.uart->SCFDR >> 8) & 0x1F); |
<> | 144:ef7eb2e8f9f7 | 841 | while (ret == 0) { |
<> | 144:ef7eb2e8f9f7 | 842 | ret = 16 - ((obj->serial.uart->SCFDR >> 8) & 0x1F); |
<> | 144:ef7eb2e8f9f7 | 843 | } |
<> | 144:ef7eb2e8f9f7 | 844 | MBED_ASSERT(0 < ret && ret <= 16); |
<> | 144:ef7eb2e8f9f7 | 845 | return ret; |
<> | 144:ef7eb2e8f9f7 | 846 | */ |
<> | 144:ef7eb2e8f9f7 | 847 | } |
<> | 144:ef7eb2e8f9f7 | 848 | |
<> | 144:ef7eb2e8f9f7 | 849 | #if DEVICE_SERIAL_ASYNCH |
<> | 144:ef7eb2e8f9f7 | 850 | |
<> | 144:ef7eb2e8f9f7 | 851 | /****************************************************************************** |
<> | 144:ef7eb2e8f9f7 | 852 | * ASYNCHRONOUS HAL |
<> | 144:ef7eb2e8f9f7 | 853 | ******************************************************************************/ |
<> | 144:ef7eb2e8f9f7 | 854 | |
<> | 144:ef7eb2e8f9f7 | 855 | int serial_tx_asynch(serial_t *obj, const void *tx, size_t tx_length, uint8_t tx_width, uint32_t handler, uint32_t event, DMAUsage hint) |
<> | 144:ef7eb2e8f9f7 | 856 | { |
<> | 144:ef7eb2e8f9f7 | 857 | int i; |
<> | 144:ef7eb2e8f9f7 | 858 | buffer_t *buf = &obj->tx_buff; |
<> | 144:ef7eb2e8f9f7 | 859 | struct serial_global_data_s *data = uart_data + obj->serial.index; |
<> | 144:ef7eb2e8f9f7 | 860 | |
<> | 144:ef7eb2e8f9f7 | 861 | if (tx_length == 0) { |
<> | 144:ef7eb2e8f9f7 | 862 | return 0; |
<> | 144:ef7eb2e8f9f7 | 863 | } |
<> | 144:ef7eb2e8f9f7 | 864 | |
<> | 144:ef7eb2e8f9f7 | 865 | buf->buffer = (void *)tx; |
<> | 144:ef7eb2e8f9f7 | 866 | buf->length = tx_length * tx_width / 8; |
<> | 144:ef7eb2e8f9f7 | 867 | buf->pos = 0; |
<> | 144:ef7eb2e8f9f7 | 868 | buf->width = tx_width; |
<> | 144:ef7eb2e8f9f7 | 869 | data->tranferring_obj = obj; |
<> | 144:ef7eb2e8f9f7 | 870 | data->async_tx_callback = handler; |
<> | 144:ef7eb2e8f9f7 | 871 | serial_irq_set(obj, TxIrq, 1); |
<> | 144:ef7eb2e8f9f7 | 872 | |
<> | 144:ef7eb2e8f9f7 | 873 | while (!serial_writable(obj)); |
<> | 144:ef7eb2e8f9f7 | 874 | i = buf->length; |
<> | 144:ef7eb2e8f9f7 | 875 | if (serial_available_buffer(obj) < i) { |
<> | 144:ef7eb2e8f9f7 | 876 | i = serial_available_buffer(obj); |
<> | 144:ef7eb2e8f9f7 | 877 | } |
<> | 144:ef7eb2e8f9f7 | 878 | do { |
<> | 144:ef7eb2e8f9f7 | 879 | uint8_t c = *(uint8_t *)buf->buffer; |
<> | 144:ef7eb2e8f9f7 | 880 | obj->tx_buff.buffer = (uint8_t *)obj->tx_buff.buffer + 1; |
<> | 144:ef7eb2e8f9f7 | 881 | ++buf->pos; |
<> | 144:ef7eb2e8f9f7 | 882 | obj->serial.uart->SCFTDR = c; |
<> | 144:ef7eb2e8f9f7 | 883 | } while (--i); |
<> | 144:ef7eb2e8f9f7 | 884 | serial_put_done(obj); |
<> | 144:ef7eb2e8f9f7 | 885 | |
<> | 144:ef7eb2e8f9f7 | 886 | return buf->length; |
<> | 144:ef7eb2e8f9f7 | 887 | } |
<> | 144:ef7eb2e8f9f7 | 888 | |
<> | 144:ef7eb2e8f9f7 | 889 | void serial_rx_asynch(serial_t *obj, void *rx, size_t rx_length, uint8_t rx_width, uint32_t handler, uint32_t event, uint8_t char_match, DMAUsage hint) |
<> | 144:ef7eb2e8f9f7 | 890 | { |
<> | 144:ef7eb2e8f9f7 | 891 | buffer_t *buf = &obj->rx_buff; |
<> | 144:ef7eb2e8f9f7 | 892 | struct serial_global_data_s *data = uart_data + obj->serial.index; |
<> | 144:ef7eb2e8f9f7 | 893 | |
<> | 144:ef7eb2e8f9f7 | 894 | if (rx_length == 0) { |
<> | 144:ef7eb2e8f9f7 | 895 | return; |
<> | 144:ef7eb2e8f9f7 | 896 | } |
<> | 144:ef7eb2e8f9f7 | 897 | |
<> | 144:ef7eb2e8f9f7 | 898 | buf->buffer = rx; |
<> | 144:ef7eb2e8f9f7 | 899 | buf->length = rx_length * rx_width / 8; |
<> | 144:ef7eb2e8f9f7 | 900 | buf->pos = 0; |
<> | 144:ef7eb2e8f9f7 | 901 | buf->width = rx_width; |
<> | 144:ef7eb2e8f9f7 | 902 | obj->char_match = char_match; |
<> | 144:ef7eb2e8f9f7 | 903 | obj->char_found = 0; |
<> | 144:ef7eb2e8f9f7 | 904 | data->receiving_obj = obj; |
<> | 144:ef7eb2e8f9f7 | 905 | data->async_rx_callback = handler; |
<> | 144:ef7eb2e8f9f7 | 906 | data->event = 0; |
<> | 144:ef7eb2e8f9f7 | 907 | data->wanted_rx_events = event; |
<> | 144:ef7eb2e8f9f7 | 908 | |
<> | 144:ef7eb2e8f9f7 | 909 | serial_irq_set(obj, RxIrq, 1); |
<> | 144:ef7eb2e8f9f7 | 910 | serial_irq_err_set(obj, 1); |
<> | 144:ef7eb2e8f9f7 | 911 | } |
<> | 144:ef7eb2e8f9f7 | 912 | |
<> | 144:ef7eb2e8f9f7 | 913 | uint8_t serial_tx_active(serial_t *obj) |
<> | 144:ef7eb2e8f9f7 | 914 | { |
<> | 144:ef7eb2e8f9f7 | 915 | return uart_data[obj->serial.index].tranferring_obj != NULL; |
<> | 144:ef7eb2e8f9f7 | 916 | } |
<> | 144:ef7eb2e8f9f7 | 917 | |
<> | 144:ef7eb2e8f9f7 | 918 | uint8_t serial_rx_active(serial_t *obj) |
<> | 144:ef7eb2e8f9f7 | 919 | { |
<> | 144:ef7eb2e8f9f7 | 920 | return uart_data[obj->serial.index].receiving_obj != NULL; |
<> | 144:ef7eb2e8f9f7 | 921 | } |
<> | 144:ef7eb2e8f9f7 | 922 | |
<> | 144:ef7eb2e8f9f7 | 923 | int serial_irq_handler_asynch(serial_t *obj) |
<> | 144:ef7eb2e8f9f7 | 924 | { |
<> | 144:ef7eb2e8f9f7 | 925 | return uart_data[obj->serial.index].event; |
<> | 144:ef7eb2e8f9f7 | 926 | } |
<> | 144:ef7eb2e8f9f7 | 927 | |
<> | 144:ef7eb2e8f9f7 | 928 | void serial_tx_abort_asynch(serial_t *obj) |
<> | 144:ef7eb2e8f9f7 | 929 | { |
<> | 144:ef7eb2e8f9f7 | 930 | uart_data[obj->serial.index].tranferring_obj = NULL; |
<> | 144:ef7eb2e8f9f7 | 931 | obj->serial.uart->SCFCR |= 1 << 2; |
<> | 144:ef7eb2e8f9f7 | 932 | obj->serial.uart->SCFCR &= ~(1 << 2); |
<> | 144:ef7eb2e8f9f7 | 933 | } |
<> | 144:ef7eb2e8f9f7 | 934 | |
<> | 144:ef7eb2e8f9f7 | 935 | void serial_rx_abort_asynch(serial_t *obj) |
<> | 144:ef7eb2e8f9f7 | 936 | { |
<> | 144:ef7eb2e8f9f7 | 937 | uart_data[obj->serial.index].receiving_obj = NULL; |
<> | 144:ef7eb2e8f9f7 | 938 | obj->serial.uart->SCFCR |= 1 << 1; |
<> | 144:ef7eb2e8f9f7 | 939 | obj->serial.uart->SCFCR &= ~(1 << 1); |
<> | 144:ef7eb2e8f9f7 | 940 | } |
<> | 144:ef7eb2e8f9f7 | 941 | |
<> | 144:ef7eb2e8f9f7 | 942 | #endif |