growing leaf (6 frames) and reverse

Dependencies:   Adafruit_GFX_i2c BLE_API USBDevice mbed

Fork of mbed-os-example-mbed5-blinky by mbed-os-examples

Committer:
SamShiSS
Date:
Tue Jul 18 16:39:46 2017 +0000
Revision:
32:114e947a916b
unyte logo animation

Who changed what in which revision?

UserRevisionLine numberNew contents of line
SamShiSS 32:114e947a916b 1 /*******************************************************************************
SamShiSS 32:114e947a916b 2 * Copyright (C) 2014 Maxim Integrated Products, Inc., All Rights Reserved.
SamShiSS 32:114e947a916b 3 *
SamShiSS 32:114e947a916b 4 * Permission is hereby granted, free of charge, to any person obtaining a
SamShiSS 32:114e947a916b 5 * copy of this software and associated documentation files (the "Software"),
SamShiSS 32:114e947a916b 6 * to deal in the Software without restriction, including without limitation
SamShiSS 32:114e947a916b 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
SamShiSS 32:114e947a916b 8 * and/or sell copies of the Software, and to permit persons to whom the
SamShiSS 32:114e947a916b 9 * Software is furnished to do so, subject to the following conditions:
SamShiSS 32:114e947a916b 10 *
SamShiSS 32:114e947a916b 11 * The above copyright notice and this permission notice shall be included
SamShiSS 32:114e947a916b 12 * in all copies or substantial portions of the Software.
SamShiSS 32:114e947a916b 13 *
SamShiSS 32:114e947a916b 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
SamShiSS 32:114e947a916b 15 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
SamShiSS 32:114e947a916b 16 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
SamShiSS 32:114e947a916b 17 * IN NO EVENT SHALL MAXIM INTEGRATED BE LIABLE FOR ANY CLAIM, DAMAGES
SamShiSS 32:114e947a916b 18 * OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
SamShiSS 32:114e947a916b 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
SamShiSS 32:114e947a916b 20 * OTHER DEALINGS IN THE SOFTWARE.
SamShiSS 32:114e947a916b 21 *
SamShiSS 32:114e947a916b 22 * Except as contained in this notice, the name of Maxim Integrated
SamShiSS 32:114e947a916b 23 * Products, Inc. shall not be used except as stated in the Maxim Integrated
SamShiSS 32:114e947a916b 24 * Products, Inc. Branding Policy.
SamShiSS 32:114e947a916b 25 *
SamShiSS 32:114e947a916b 26 * The mere transfer of this software does not imply any licenses
SamShiSS 32:114e947a916b 27 * of trade secrets, proprietary technology, copyrights, patents,
SamShiSS 32:114e947a916b 28 * trademarks, maskwork rights, or any other form of intellectual
SamShiSS 32:114e947a916b 29 * property whatsoever. Maxim Integrated Products, Inc. retains all
SamShiSS 32:114e947a916b 30 * ownership rights.
SamShiSS 32:114e947a916b 31 *******************************************************************************
SamShiSS 32:114e947a916b 32 */
SamShiSS 32:114e947a916b 33
SamShiSS 32:114e947a916b 34 /* $Revision: 4395 $ $Date: 2015-02-17 15:52:32 -0600 (Tue, 17 Feb 2015) $ */
SamShiSS 32:114e947a916b 35
SamShiSS 32:114e947a916b 36 #include <stdint.h>
SamShiSS 32:114e947a916b 37
SamShiSS 32:114e947a916b 38 #ifndef _MAX32600_H_
SamShiSS 32:114e947a916b 39 #define _MAX32600_H_
SamShiSS 32:114e947a916b 40
SamShiSS 32:114e947a916b 41 #ifndef FALSE
SamShiSS 32:114e947a916b 42 #define FALSE (0)
SamShiSS 32:114e947a916b 43 #endif
SamShiSS 32:114e947a916b 44
SamShiSS 32:114e947a916b 45 #ifndef TRUE
SamShiSS 32:114e947a916b 46 #define TRUE (1)
SamShiSS 32:114e947a916b 47 #endif
SamShiSS 32:114e947a916b 48
SamShiSS 32:114e947a916b 49 #define __NVIC_PRIO_BITS 3
SamShiSS 32:114e947a916b 50
SamShiSS 32:114e947a916b 51 typedef enum IRQn_Type {
SamShiSS 32:114e947a916b 52 NonMaskableInt_IRQn = -14,
SamShiSS 32:114e947a916b 53 HardFault_IRQn = -13,
SamShiSS 32:114e947a916b 54 MemoryManagement_IRQn = -12,
SamShiSS 32:114e947a916b 55 BusFault_IRQn = -11,
SamShiSS 32:114e947a916b 56 UsageFault_IRQn = -10,
SamShiSS 32:114e947a916b 57 SVCall_IRQn = -5,
SamShiSS 32:114e947a916b 58 DebugMonitor_IRQn = -4,
SamShiSS 32:114e947a916b 59 PendSV_IRQn = -2,
SamShiSS 32:114e947a916b 60 SysTick_IRQn = -1,
SamShiSS 32:114e947a916b 61
SamShiSS 32:114e947a916b 62 /* Maxim 32600 Externals interrupts */
SamShiSS 32:114e947a916b 63 UART0_IRQn = 0, /* 16:01 UART0 */
SamShiSS 32:114e947a916b 64 UART1_IRQn, /* 17: 2 UART1 */
SamShiSS 32:114e947a916b 65 I2CM0_IRQn, /* 18: 3 I2C Master 0 */
SamShiSS 32:114e947a916b 66 I2CS_IRQn, /* 19: 4 I2C Slave */
SamShiSS 32:114e947a916b 67 USB_IRQn, /* 20: 5 USB */
SamShiSS 32:114e947a916b 68 PMU_IRQn, /* 21: 6 DMA */
SamShiSS 32:114e947a916b 69 AFE_IRQn, /* 22: 7 AFE */
SamShiSS 32:114e947a916b 70 MAA_IRQn, /* 23: 8 MAA */
SamShiSS 32:114e947a916b 71 AES_IRQn, /* 24: 9 AES */
SamShiSS 32:114e947a916b 72 SPI0_IRQn, /* 25:10 SPI0 */
SamShiSS 32:114e947a916b 73 SPI1_IRQn, /* 26:11 SPI1 */
SamShiSS 32:114e947a916b 74 SPI2_IRQn, /* 27:12 SPI2 */
SamShiSS 32:114e947a916b 75 TMR0_IRQn, /* 28:13 Timer32-0 */
SamShiSS 32:114e947a916b 76 TMR1_IRQn, /* 29:14 Timer32-1 */
SamShiSS 32:114e947a916b 77 TMR2_IRQn, /* 30:15 Timer32-1 */
SamShiSS 32:114e947a916b 78 TMR3_IRQn, /* 31:16 Timer32-2 */
SamShiSS 32:114e947a916b 79 RSVD0_IRQn, /* 32:17 RSVD */
SamShiSS 32:114e947a916b 80 RSVD1_IRQn, /* 33:18 RSVD */
SamShiSS 32:114e947a916b 81 DAC0_IRQn, /* 34:19 DAC0 (12-bit DAC) */
SamShiSS 32:114e947a916b 82 DAC1_IRQn, /* 35:20 DAC1 (12-bit DAC) */
SamShiSS 32:114e947a916b 83 DAC2_IRQn, /* 36:21 DAC2 (8-bit DAC) */
SamShiSS 32:114e947a916b 84 DAC3_IRQn, /* 37:22 DAC3 (8-bit DAC) */
SamShiSS 32:114e947a916b 85 ADC_IRQn, /* 38:23 ADC */
SamShiSS 32:114e947a916b 86 FLC_IRQn, /* 39:24 Flash Controller */
SamShiSS 32:114e947a916b 87 PWRMAN_IRQn, /* 40:25 PWRMAN */
SamShiSS 32:114e947a916b 88 CLKMAN_IRQn, /* 41:26 CLKMAN */
SamShiSS 32:114e947a916b 89 RTC0_IRQn, /* 42:27 RTC INT0 */
SamShiSS 32:114e947a916b 90 RTC1_IRQn, /* 43:28 RTC INT1 */
SamShiSS 32:114e947a916b 91 RTC2_IRQn, /* 44:29 RTC INT2 */
SamShiSS 32:114e947a916b 92 RTC3_IRQn, /* 45:30 RTC INT3 */
SamShiSS 32:114e947a916b 93 WDT0_IRQn, /* 46:31 WATCHDOG0 */
SamShiSS 32:114e947a916b 94 WDT0_P_IRQn, /* 47:32 WATCHDOG0 PRE-WINDOW */
SamShiSS 32:114e947a916b 95 WDT1_IRQn, /* 48:33 WATCHDOG1 */
SamShiSS 32:114e947a916b 96 WDT1_P_IRQn, /* 49:34 WATCHDOG1 PRE-WINDOW */
SamShiSS 32:114e947a916b 97 GPIO_P0_IRQn, /* 50:35 GPIO Port 0 */
SamShiSS 32:114e947a916b 98 GPIO_P1_IRQn, /* 51:36 GPIO Port 1 */
SamShiSS 32:114e947a916b 99 GPIO_P2_IRQn, /* 52:37 GPIO Port 2 */
SamShiSS 32:114e947a916b 100 GPIO_P3_IRQn, /* 53:38 GPIO Port 3 */
SamShiSS 32:114e947a916b 101 GPIO_P4_IRQn, /* 54:39 GPIO Port 4 */
SamShiSS 32:114e947a916b 102 GPIO_P5_IRQn, /* 55:40 GPIO Port 5 */
SamShiSS 32:114e947a916b 103 GPIO_P6_IRQn, /* 56:41 GPIO Port 6 */
SamShiSS 32:114e947a916b 104 GPIO_P7_IRQn, /* 57:42 GPIO Port 7 */
SamShiSS 32:114e947a916b 105 TMR16_0_IRQn, /* 58:43 Timer16-s0 */
SamShiSS 32:114e947a916b 106 TMR16_1_IRQn, /* 59:44 Timer16-s1 */
SamShiSS 32:114e947a916b 107 TMR16_2_IRQn, /* 60:45 Timer16-s2 */
SamShiSS 32:114e947a916b 108 TMR16_3_IRQn, /* 61:46 Timer16-s3 */
SamShiSS 32:114e947a916b 109 I2CM1_IRQn, /* 62:47 I2C Master 1 */
SamShiSS 32:114e947a916b 110 MXC_IRQ_EXT_COUNT,
SamShiSS 32:114e947a916b 111 } IRQn_Type;
SamShiSS 32:114e947a916b 112
SamShiSS 32:114e947a916b 113 #define MXC_IRQ_COUNT (MXC_IRQ_EXT_COUNT + 16)
SamShiSS 32:114e947a916b 114
SamShiSS 32:114e947a916b 115 #include "core_cm3.h"
SamShiSS 32:114e947a916b 116 #include "system_max32600.h"
SamShiSS 32:114e947a916b 117
SamShiSS 32:114e947a916b 118 /*
SamShiSS 32:114e947a916b 119 Base addresses and configuration settings for all MAX32600 peripheral modules.
SamShiSS 32:114e947a916b 120 */
SamShiSS 32:114e947a916b 121
SamShiSS 32:114e947a916b 122 /*******************************************************************************/
SamShiSS 32:114e947a916b 123 /* General Purpose I/O Ports (GPIO) */
SamShiSS 32:114e947a916b 124
SamShiSS 32:114e947a916b 125
SamShiSS 32:114e947a916b 126 #define MXC_BASE_GPIO ((uint32_t)0x40000000UL)
SamShiSS 32:114e947a916b 127 #define MXC_GPIO ((mxc_gpio_regs_t *)MXC_BASE_GPIO)
SamShiSS 32:114e947a916b 128 #define MXC_BASE_GPIO_BITBAND ((uint32_t)0x42000000UL)
SamShiSS 32:114e947a916b 129
SamShiSS 32:114e947a916b 130
SamShiSS 32:114e947a916b 131 /*******************************************************************************/
SamShiSS 32:114e947a916b 132 /* Pulse Train Generation */
SamShiSS 32:114e947a916b 133
SamShiSS 32:114e947a916b 134 #define MXC_CFG_PT_INSTANCES (13)
SamShiSS 32:114e947a916b 135
SamShiSS 32:114e947a916b 136 #define MXC_BASE_PTG ((uint32_t)0x40001000UL)
SamShiSS 32:114e947a916b 137 #define MXC_PTG ((mxc_ptg_regs_t *)MXC_BASE_PTG)
SamShiSS 32:114e947a916b 138 #define MXC_BASE_PT ((uint32_t)0x40001008UL)
SamShiSS 32:114e947a916b 139 #define MXC_PT ((mxc_pt_regs_t *)MXC_BASE_PT)
SamShiSS 32:114e947a916b 140 #define MXC_BASE_PT0 ((uint32_t)0x40001008UL)
SamShiSS 32:114e947a916b 141 #define MXC_PT0 ((mxc_pt_regs_t *)MXC_BASE_PT0)
SamShiSS 32:114e947a916b 142 #define MXC_BASE_PT1 ((uint32_t)0x40001010UL)
SamShiSS 32:114e947a916b 143 #define MXC_PT1 ((mxc_pt_regs_t *)MXC_BASE_PT1)
SamShiSS 32:114e947a916b 144 #define MXC_BASE_PT2 ((uint32_t)0x40001018UL)
SamShiSS 32:114e947a916b 145 #define MXC_PT2 ((mxc_pt_regs_t *)MXC_BASE_PT2)
SamShiSS 32:114e947a916b 146 #define MXC_BASE_PT3 ((uint32_t)0x40001020UL)
SamShiSS 32:114e947a916b 147 #define MXC_PT3 ((mxc_pt_regs_t *)MXC_BASE_PT3)
SamShiSS 32:114e947a916b 148 #define MXC_BASE_PT4 ((uint32_t)0x40001028UL)
SamShiSS 32:114e947a916b 149 #define MXC_PT4 ((mxc_pt_regs_t *)MXC_BASE_PT4)
SamShiSS 32:114e947a916b 150 #define MXC_BASE_PT5 ((uint32_t)0x40001030UL)
SamShiSS 32:114e947a916b 151 #define MXC_PT5 ((mxc_pt_regs_t *)MXC_BASE_PT5)
SamShiSS 32:114e947a916b 152 #define MXC_BASE_PT6 ((uint32_t)0x40001038UL)
SamShiSS 32:114e947a916b 153 #define MXC_PT6 ((mxc_pt_regs_t *)MXC_BASE_PT6)
SamShiSS 32:114e947a916b 154 #define MXC_BASE_PT7 ((uint32_t)0x40001040UL)
SamShiSS 32:114e947a916b 155 #define MXC_PT7 ((mxc_pt_regs_t *)MXC_BASE_PT7)
SamShiSS 32:114e947a916b 156 #define MXC_BASE_PT8 ((uint32_t)0x40001048UL)
SamShiSS 32:114e947a916b 157 #define MXC_PT8 ((mxc_pt_regs_t *)MXC_BASE_PT8)
SamShiSS 32:114e947a916b 158 #define MXC_BASE_PT9 ((uint32_t)0x40001050UL)
SamShiSS 32:114e947a916b 159 #define MXC_PT9 ((mxc_pt_regs_t *)MXC_BASE_PT9)
SamShiSS 32:114e947a916b 160 #define MXC_BASE_PT10 ((uint32_t)0x40001058UL)
SamShiSS 32:114e947a916b 161 #define MXC_PT10 ((mxc_pt_regs_t *)MXC_BASE_PT10)
SamShiSS 32:114e947a916b 162 #define MXC_BASE_PT11 ((uint32_t)0x40001060UL)
SamShiSS 32:114e947a916b 163 #define MXC_PT11 ((mxc_pt_regs_t *)MXC_BASE_PT11)
SamShiSS 32:114e947a916b 164
SamShiSS 32:114e947a916b 165 /* PT12, PT13, PT14 are not used */
SamShiSS 32:114e947a916b 166
SamShiSS 32:114e947a916b 167 /*******************************************************************************/
SamShiSS 32:114e947a916b 168 /* CRC-16/CRC-32 Engine */
SamShiSS 32:114e947a916b 169
SamShiSS 32:114e947a916b 170 #define MXC_BASE_CRC ((uint32_t)0x40010000UL)
SamShiSS 32:114e947a916b 171 #define MXC_CRC_REGS ((mxc_crc_regs_t *)MXC_BASE_CRC)
SamShiSS 32:114e947a916b 172
SamShiSS 32:114e947a916b 173 #define MXC_BASE_CRC_DATA ((uint32_t)0x4010B000UL)
SamShiSS 32:114e947a916b 174 #define MXC_CRC_DATA ((mxc_crc_data_regs_t *)MXC_BASE_CRC_DATA)
SamShiSS 32:114e947a916b 175
SamShiSS 32:114e947a916b 176 /*******************************************************************************/
SamShiSS 32:114e947a916b 177 /* Trust Protection Unit (TPU) */
SamShiSS 32:114e947a916b 178
SamShiSS 32:114e947a916b 179 #define MXC_BASE_TPU ((uint32_t)0x40011000UL)
SamShiSS 32:114e947a916b 180 #define MXC_TPU ((mxc_tpu_regs_t *)MXC_BASE_TPU)
SamShiSS 32:114e947a916b 181
SamShiSS 32:114e947a916b 182 #define MXC_BASE_TPU_TSR ((uint32_t)0x40011C00UL)
SamShiSS 32:114e947a916b 183 #define MXC_TPU_TSR ((mxc_tpu_tsr_regs_t *)MXC_BASE_TPU_TSR)
SamShiSS 32:114e947a916b 184
SamShiSS 32:114e947a916b 185 /*******************************************************************************/
SamShiSS 32:114e947a916b 186 /* AES Cryptographic Engine */
SamShiSS 32:114e947a916b 187
SamShiSS 32:114e947a916b 188 #define MXC_BASE_AES ((uint32_t)0x40011400UL)
SamShiSS 32:114e947a916b 189 #define MXC_AES ((mxc_aes_regs_t *)MXC_BASE_AES)
SamShiSS 32:114e947a916b 190
SamShiSS 32:114e947a916b 191 #define MXC_BASE_AES_MEM ((uint32_t)0x4010A000UL)
SamShiSS 32:114e947a916b 192 #define MXC_AES_MEM ((mxc_aes_mem_regs_t *)MXC_BASE_AES_MEM)
SamShiSS 32:114e947a916b 193
SamShiSS 32:114e947a916b 194
SamShiSS 32:114e947a916b 195 /*******************************************************************************/
SamShiSS 32:114e947a916b 196 /* MAA Cryptographic Engine */
SamShiSS 32:114e947a916b 197
SamShiSS 32:114e947a916b 198 #define MXC_BASE_MAA ((uint32_t)0x40011800UL)
SamShiSS 32:114e947a916b 199 #define MXC_MAA ((mxc_maa_regs_t *)MXC_BASE_MAA)
SamShiSS 32:114e947a916b 200
SamShiSS 32:114e947a916b 201 #define MXC_BASE_MAA_MEM ((uint32_t)0x4010A800UL)
SamShiSS 32:114e947a916b 202 #define MXC_MAA_MEM ((mxc_maa_mem_regs_t *)MXC_BASE_MAA_MEM)
SamShiSS 32:114e947a916b 203
SamShiSS 32:114e947a916b 204 /*******************************************************************************/
SamShiSS 32:114e947a916b 205 /* 32-Bit PWM Timer/Counter */
SamShiSS 32:114e947a916b 206
SamShiSS 32:114e947a916b 207 #define MXC_CFG_TMR_INSTANCES (4)
SamShiSS 32:114e947a916b 208
SamShiSS 32:114e947a916b 209 #define MXC_BASE_TMR0 ((uint32_t)0x40012000UL)
SamShiSS 32:114e947a916b 210 #define MXC_BASE_TMR0_BITBAND ((uint32_t)0x42240000UL)
SamShiSS 32:114e947a916b 211 #define MXC_TMR0 ((mxc_tmr_regs_t *) MXC_BASE_TMR0)
SamShiSS 32:114e947a916b 212
SamShiSS 32:114e947a916b 213 #define MXC_BASE_TMR1 ((uint32_t)0x40013000UL)
SamShiSS 32:114e947a916b 214 #define MXC_BASE_TMR1_BITBAND ((uint32_t)0x42260000UL)
SamShiSS 32:114e947a916b 215 #define MXC_TMR1 ((mxc_tmr_regs_t *) MXC_BASE_TMR1)
SamShiSS 32:114e947a916b 216
SamShiSS 32:114e947a916b 217 #define MXC_BASE_TMR2 ((uint32_t)0x40014000UL)
SamShiSS 32:114e947a916b 218 #define MXC_BASE_TMR2_BITBAND ((uint32_t)0x42280000UL)
SamShiSS 32:114e947a916b 219 #define MXC_TMR2 ((mxc_tmr_regs_t *) MXC_BASE_TMR2)
SamShiSS 32:114e947a916b 220
SamShiSS 32:114e947a916b 221 #define MXC_BASE_TMR3 ((uint32_t)0x40015000UL)
SamShiSS 32:114e947a916b 222 #define MXC_BASE_TMR3_BITBAND ((uint32_t)0x422A0000UL)
SamShiSS 32:114e947a916b 223 #define MXC_TMR3 ((mxc_tmr_regs_t *) MXC_BASE_TMR3)
SamShiSS 32:114e947a916b 224
SamShiSS 32:114e947a916b 225
SamShiSS 32:114e947a916b 226 #define MXC_TMR_GET_IRQ_32(i) ((i) == 0 ? TMR0_IRQn : \
SamShiSS 32:114e947a916b 227 (i) == 1 ? TMR1_IRQn : \
SamShiSS 32:114e947a916b 228 (i) == 2 ? TMR2_IRQn : \
SamShiSS 32:114e947a916b 229 (i) == 3 ? TMR3_IRQn : 0)
SamShiSS 32:114e947a916b 230
SamShiSS 32:114e947a916b 231 #define MXC_TMR_GET_IRQ_16(i) ((i) == 0 ? TMR0_IRQn : \
SamShiSS 32:114e947a916b 232 (i) == 1 ? TMR1_IRQn : \
SamShiSS 32:114e947a916b 233 (i) == 2 ? TMR2_IRQn : \
SamShiSS 32:114e947a916b 234 (i) == 3 ? TMR3_IRQn : \
SamShiSS 32:114e947a916b 235 (i) == 4 ? TMR16_0_IRQn : \
SamShiSS 32:114e947a916b 236 (i) == 5 ? TMR16_1_IRQn : \
SamShiSS 32:114e947a916b 237 (i) == 6 ? TMR16_2_IRQn : \
SamShiSS 32:114e947a916b 238 (i) == 7 ? TMR16_3_IRQn : 0)
SamShiSS 32:114e947a916b 239
SamShiSS 32:114e947a916b 240 #define MXC_TMR_GET_BASE(i) ((i) == 0 ? MXC_BASE_TMR0 : \
SamShiSS 32:114e947a916b 241 (i) == 1 ? MXC_BASE_TMR1 : \
SamShiSS 32:114e947a916b 242 (i) == 2 ? MXC_BASE_TMR2 : \
SamShiSS 32:114e947a916b 243 (i) == 3 ? MXC_BASE_TMR3 : 0)
SamShiSS 32:114e947a916b 244
SamShiSS 32:114e947a916b 245 #define MXC_TMR_GET_TMR(i) ((i) == 0 ? MXC_TMR0 : \
SamShiSS 32:114e947a916b 246 (i) == 1 ? MXC_TMR1 : \
SamShiSS 32:114e947a916b 247 (i) == 2 ? MXC_TMR2 : \
SamShiSS 32:114e947a916b 248 (i) == 3 ? MXC_TMR3 : 0)
SamShiSS 32:114e947a916b 249 /*******************************************************************************/
SamShiSS 32:114e947a916b 250 /* Watchdog Timer */
SamShiSS 32:114e947a916b 251
SamShiSS 32:114e947a916b 252 #define MXC_CFG_WDT_INSTANCES (2)
SamShiSS 32:114e947a916b 253
SamShiSS 32:114e947a916b 254 #define MXC_BASE_WDT0 ((uint32_t)0x40021000UL)
SamShiSS 32:114e947a916b 255 #define MXC_BASE_WDT0_BITBAND ((uint32_t)0x42420000UL)
SamShiSS 32:114e947a916b 256 #define MXC_WDT0 ((mxc_wdt_regs_t *)MXC_BASE_WDT0)
SamShiSS 32:114e947a916b 257
SamShiSS 32:114e947a916b 258 #define MXC_BASE_WDT1 ((uint32_t)0x40022000UL)
SamShiSS 32:114e947a916b 259 #define MXC_BASE_WDT1_BITBAND ((uint32_t)0x42440000UL)
SamShiSS 32:114e947a916b 260 #define MXC_WDT1 ((mxc_wdt_regs_t *)MXC_BASE_WDT1)
SamShiSS 32:114e947a916b 261
SamShiSS 32:114e947a916b 262 #define MXC_WDT_GET_IRQ(i) ((i) == 0 ? WDT0_IRQn : \
SamShiSS 32:114e947a916b 263 (i) == 1 ? WDT1_IRQn : 0)
SamShiSS 32:114e947a916b 264
SamShiSS 32:114e947a916b 265 #define MXC_WDT_GET_IRQ_P(i) ((i) == 0 ? WDT0_P_IRQn : \
SamShiSS 32:114e947a916b 266 (i) == 1 ? WDT1_P_IRQn : 0)
SamShiSS 32:114e947a916b 267
SamShiSS 32:114e947a916b 268 #define MXC_WDT_GET_BASE(i) ((i) == 0 ? MXC_BASE_WDT0 : \
SamShiSS 32:114e947a916b 269 (i) == 1 ? MXC_BASE_WDT1 : 0)
SamShiSS 32:114e947a916b 270
SamShiSS 32:114e947a916b 271 #define MXC_WDT_GET_WDT(i) ((i) == 0 ? MXC_WDT0 : \
SamShiSS 32:114e947a916b 272 (i) == 1 ? MXC_WDT1 : 0)
SamShiSS 32:114e947a916b 273
SamShiSS 32:114e947a916b 274 /*******************************************************************************/
SamShiSS 32:114e947a916b 275 /* SPI Interface */
SamShiSS 32:114e947a916b 276
SamShiSS 32:114e947a916b 277 #define MXC_CFG_SPI_INSTANCES (3)
SamShiSS 32:114e947a916b 278 #define MXC_CFG_SPI_FIFO_DEPTH (16)
SamShiSS 32:114e947a916b 279
SamShiSS 32:114e947a916b 280
SamShiSS 32:114e947a916b 281 #define MXC_BASE_SPI0 ((uint32_t)0x40030000UL)
SamShiSS 32:114e947a916b 282 #define MXC_SPI0 ((mxc_spi_regs_t *)MXC_BASE_SPI0)
SamShiSS 32:114e947a916b 283
SamShiSS 32:114e947a916b 284 #define MXC_BASE_SPI0_FIFO ((uint32_t)0x40100000UL)
SamShiSS 32:114e947a916b 285 #define MXC_SPI0_FIFO ((mxc_spi_fifo_regs_t *)MXC_BASE_SPI0_FIFO)
SamShiSS 32:114e947a916b 286
SamShiSS 32:114e947a916b 287 #define MXC_BASE_SPI1 ((uint32_t)0x40031000UL)
SamShiSS 32:114e947a916b 288 #define MXC_SPI1 ((mxc_spi_regs_t *)MXC_BASE_SPI1)
SamShiSS 32:114e947a916b 289
SamShiSS 32:114e947a916b 290 #define MXC_BASE_SPI1_FIFO ((uint32_t)0x40101000UL)
SamShiSS 32:114e947a916b 291 #define MXC_SPI1_FIFO ((mxc_spi_fifo_regs_t *)MXC_BASE_SPI1_FIFO)
SamShiSS 32:114e947a916b 292
SamShiSS 32:114e947a916b 293 #define MXC_BASE_SPI2 ((uint32_t)0x40032000UL)
SamShiSS 32:114e947a916b 294 #define MXC_SPI2 ((mxc_spi_regs_t *)MXC_BASE_SPI2)
SamShiSS 32:114e947a916b 295
SamShiSS 32:114e947a916b 296 #define MXC_BASE_SPI2_FIFO ((uint32_t)0x40102000UL)
SamShiSS 32:114e947a916b 297 #define MXC_SPI2_FIFO ((mxc_spi_fifo_regs_t *)MXC_BASE_SPI2_FIFO)
SamShiSS 32:114e947a916b 298
SamShiSS 32:114e947a916b 299
SamShiSS 32:114e947a916b 300 #define MXC_SPI_GET_IRQ(i) ((i) == 0 ? SPI0_IRQn : \
SamShiSS 32:114e947a916b 301 (i) == 1 ? SPI1_IRQn : \
SamShiSS 32:114e947a916b 302 (i) == 2 ? SPI2_IRQn : 0)
SamShiSS 32:114e947a916b 303
SamShiSS 32:114e947a916b 304 #define MXC_SPI_GET_BASE(i) ((i) == 0 ? MXC_BASE_SPI0 : \
SamShiSS 32:114e947a916b 305 (i) == 1 ? MXC_BASE_SPI1 : \
SamShiSS 32:114e947a916b 306 (i) == 2 ? MXC_BASE_SPI2 : 0)
SamShiSS 32:114e947a916b 307
SamShiSS 32:114e947a916b 308 #define MXC_SPI_GET_SPI(i) ((i) == 0 ? MXC_SPI0 : \
SamShiSS 32:114e947a916b 309 (i) == 1 ? MXC_SPI1 : \
SamShiSS 32:114e947a916b 310 (i) == 2 ? MXC_SPI2 : 0)
SamShiSS 32:114e947a916b 311
SamShiSS 32:114e947a916b 312 #define MXC_SPI_GET_BASE_FIFO(i) ((i) == 0 ? MXC_BASE_SPI0_FIFO : \
SamShiSS 32:114e947a916b 313 (i) == 1 ? MXC_BASE_SPI1_FIFO : \
SamShiSS 32:114e947a916b 314 (i) == 2 ? MXC_BASE_SPI2_FIFO : 0)
SamShiSS 32:114e947a916b 315
SamShiSS 32:114e947a916b 316 #define MXC_SPI_GET_SPI_FIFO(i) ((i) == 0 ? MXC_SPI0_FIFO : \
SamShiSS 32:114e947a916b 317 (i) == 1 ? MXC_SPI1_FIFO : \
SamShiSS 32:114e947a916b 318 (i) == 2 ? MXC_SPI2_FIFO : 0)
SamShiSS 32:114e947a916b 319
SamShiSS 32:114e947a916b 320
SamShiSS 32:114e947a916b 321 /*******************************************************************************/
SamShiSS 32:114e947a916b 322 /* UART Interface */
SamShiSS 32:114e947a916b 323
SamShiSS 32:114e947a916b 324 #define MXC_CFG_UART_INSTANCES (2)
SamShiSS 32:114e947a916b 325
SamShiSS 32:114e947a916b 326 #define MXC_BASE_UART0 ((uint32_t)0x40038000UL)
SamShiSS 32:114e947a916b 327 #define MXC_BASE_UART0_BITBAND ((uint32_t)0x42700000UL)
SamShiSS 32:114e947a916b 328 #define MXC_UART0 ((mxc_uart_regs_t *)MXC_BASE_UART0)
SamShiSS 32:114e947a916b 329
SamShiSS 32:114e947a916b 330 #define MXC_BASE_UART1 ((uint32_t)0x40039000UL)
SamShiSS 32:114e947a916b 331 #define MXC_BASE_UART1_BITBAND ((uint32_t)0x42720000UL)
SamShiSS 32:114e947a916b 332 #define MXC_UART1 ((mxc_uart_regs_t *)MXC_BASE_UART1)
SamShiSS 32:114e947a916b 333
SamShiSS 32:114e947a916b 334
SamShiSS 32:114e947a916b 335 #define MXC_UART_GET_IRQ(i) ((i) == 0 ? UART0_IRQn : \
SamShiSS 32:114e947a916b 336 (i) == 1 ? UART1_IRQn : 0)
SamShiSS 32:114e947a916b 337
SamShiSS 32:114e947a916b 338 #define MXC_UART_GET_BASE(i) ((i) == 0 ? MXC_BASE_UART0 : \
SamShiSS 32:114e947a916b 339 (i) == 1 ? MXC_BASE_UART1 : 0)
SamShiSS 32:114e947a916b 340
SamShiSS 32:114e947a916b 341 #define MXC_UART_GET_UART(i) ((i) == 0 ? MXC_UART0 : \
SamShiSS 32:114e947a916b 342 (i) == 1 ? MXC_UART1 : 0)
SamShiSS 32:114e947a916b 343
SamShiSS 32:114e947a916b 344 #define MXC_CFG_UART_FIFO_DEPTH (8)
SamShiSS 32:114e947a916b 345
SamShiSS 32:114e947a916b 346
SamShiSS 32:114e947a916b 347 /*******************************************************************************/
SamShiSS 32:114e947a916b 348 /* I2C Master Interface */
SamShiSS 32:114e947a916b 349
SamShiSS 32:114e947a916b 350 #define MXC_CFG_I2CM_INSTANCES (2)
SamShiSS 32:114e947a916b 351
SamShiSS 32:114e947a916b 352 #define MXC_BASE_I2CM0 ((uint32_t)0x40040000UL)
SamShiSS 32:114e947a916b 353 #define MXC_BASE_I2CM0_BITBAND ((uint32_t)0x42800000UL)
SamShiSS 32:114e947a916b 354 #define MXC_I2CM0 ((mxc_i2cm_regs_t *)MXC_BASE_I2CM0)
SamShiSS 32:114e947a916b 355
SamShiSS 32:114e947a916b 356 #define MXC_BASE_I2CM0_FIFO ((uint32_t)0x40103000UL)
SamShiSS 32:114e947a916b 357
SamShiSS 32:114e947a916b 358 #define MXC_BASE_I2CM1 ((uint32_t)0x40042000UL)
SamShiSS 32:114e947a916b 359 #define MXC_BASE_I2CM1_BITBAND ((uint32_t)0x42840000UL)
SamShiSS 32:114e947a916b 360 #define MXC_I2CM1 ((mxc_i2cm_regs_t *)MXC_BASE_I2CM1)
SamShiSS 32:114e947a916b 361
SamShiSS 32:114e947a916b 362 #define MXC_BASE_I2CM1_FIFO ((uint32_t)0x4010D000UL)
SamShiSS 32:114e947a916b 363
SamShiSS 32:114e947a916b 364
SamShiSS 32:114e947a916b 365 #define MXC_I2CM_GET_IRQ(i) ((i) == 0 ? I2CM0_IRQn : \
SamShiSS 32:114e947a916b 366 (i) == 1 ? I2CM1_IRQn : 0)
SamShiSS 32:114e947a916b 367
SamShiSS 32:114e947a916b 368 #define MXC_I2CM_GET_BASE(i) ((i) == 0 ? MXC_BASE_I2CM0 : \
SamShiSS 32:114e947a916b 369 (i) == 1 ? MXC_BASE_I2CM1 : 0)
SamShiSS 32:114e947a916b 370
SamShiSS 32:114e947a916b 371 #define MXC_I2CM_GET_I2CM(i) ((i) == 0 ? MXC_I2CM0 : \
SamShiSS 32:114e947a916b 372 (i) == 1 ? MXC_I2CM1 : 0)
SamShiSS 32:114e947a916b 373
SamShiSS 32:114e947a916b 374 #define MXC_I2CM_GET_BASE_FIFO(i) ((i) == 0 ? MXC_BASE_I2CM0_FIFO : \
SamShiSS 32:114e947a916b 375 (i) == 1 ? MXC_BASE_I2CM1_FIFO : 0)
SamShiSS 32:114e947a916b 376
SamShiSS 32:114e947a916b 377
SamShiSS 32:114e947a916b 378 /*******************************************************************************/
SamShiSS 32:114e947a916b 379 /* I2C Slave Interface */
SamShiSS 32:114e947a916b 380
SamShiSS 32:114e947a916b 381 #define MXC_CFG_I2CS_INSTANCES (1)
SamShiSS 32:114e947a916b 382
SamShiSS 32:114e947a916b 383 #define MXC_BASE_I2CS0 ((uint32_t)0x40041000UL)
SamShiSS 32:114e947a916b 384 #define MXC_BASE_I2CS0_BITBAND ((uint32_t)0x42820000UL)
SamShiSS 32:114e947a916b 385 #define MXC_I2CS0 ((mxc_i2cs_regs_t *)MXC_BASE_I2CS0)
SamShiSS 32:114e947a916b 386
SamShiSS 32:114e947a916b 387 #define MXC_BASE_I2CS0_FIFO ((uint32_t)0x40104000UL)
SamShiSS 32:114e947a916b 388 #define MXC_I2CS0_FIFO ((mxc_i2cs_fifo_regs_t *)MXC_BASE_I2CS0)
SamShiSS 32:114e947a916b 389
SamShiSS 32:114e947a916b 390
SamShiSS 32:114e947a916b 391
SamShiSS 32:114e947a916b 392 /*******************************************************************************/
SamShiSS 32:114e947a916b 393 /* DACs */
SamShiSS 32:114e947a916b 394
SamShiSS 32:114e947a916b 395 #define MXC_CFG_DAC_INSTANCES (4)
SamShiSS 32:114e947a916b 396 #define MXC_CFG_DAC_FIFO_DEPTH (32)
SamShiSS 32:114e947a916b 397
SamShiSS 32:114e947a916b 398 #define MXC_BASE_DAC0 ((uint32_t)0x40050000UL)
SamShiSS 32:114e947a916b 399 #define MXC_DAC0 ((mxc_dac_regs_t *)MXC_BASE_DAC0)
SamShiSS 32:114e947a916b 400 #define MXC_BASE_DAC0_FIFO ((uint32_t)0x40105000UL)
SamShiSS 32:114e947a916b 401 #define MXC_DAC0_FIFO ((mxc_dac_fifo_regs_t *)MXC_BASE_DAC0_FIFO)
SamShiSS 32:114e947a916b 402 #define MXC_DAC0_WIDTH ((uint8_t)(2))
SamShiSS 32:114e947a916b 403
SamShiSS 32:114e947a916b 404 #define MXC_BASE_DAC1 ((uint32_t)0x40051000UL)
SamShiSS 32:114e947a916b 405 #define MXC_DAC1 ((mxc_dac_regs_t *)MXC_BASE_DAC1)
SamShiSS 32:114e947a916b 406 #define MXC_BASE_DAC1_FIFO ((uint32_t)0x40106000UL)
SamShiSS 32:114e947a916b 407 #define MXC_DAC1_FIFO ((mxc_dac_fifo_regs_t *)MXC_BASE_DAC1_FIFO)
SamShiSS 32:114e947a916b 408 #define MXC_DAC1_WIDTH ((uint8_t)(2))
SamShiSS 32:114e947a916b 409
SamShiSS 32:114e947a916b 410 #define MXC_BASE_DAC2 ((uint32_t)0x40052000UL)
SamShiSS 32:114e947a916b 411 #define MXC_DAC2 ((mxc_dac_regs_t *)MXC_BASE_DAC2)
SamShiSS 32:114e947a916b 412 #define MXC_BASE_DAC2_FIFO ((uint32_t)0x40107000UL)
SamShiSS 32:114e947a916b 413 #define MXC_DAC2_FIFO ((mxc_dac_fifo_regs_t *)MXC_BASE_DAC2_FIFO)
SamShiSS 32:114e947a916b 414 #define MXC_DAC2_WIDTH ((uint8_t)(1))
SamShiSS 32:114e947a916b 415
SamShiSS 32:114e947a916b 416 #define MXC_BASE_DAC3 ((uint32_t)0x40053000UL)
SamShiSS 32:114e947a916b 417 #define MXC_DAC3 ((mxc_dac_regs_t *)MXC_BASE_DAC3)
SamShiSS 32:114e947a916b 418 #define MXC_BASE_DAC3_FIFO ((uint32_t)0x40108000UL)
SamShiSS 32:114e947a916b 419 #define MXC_DAC3_FIFO ((mxc_dac_fifo_regs_t *)MXC_BASE_DAC3_FIFO)
SamShiSS 32:114e947a916b 420 #define MXC_DAC3_WIDTH ((uint8_t)(1))
SamShiSS 32:114e947a916b 421
SamShiSS 32:114e947a916b 422
SamShiSS 32:114e947a916b 423 #define MXC_DAC_GET_IRQ(i) ((i) == 0 ? DAC0_IRQn : \
SamShiSS 32:114e947a916b 424 (i) == 1 ? DAC1_IRQn : \
SamShiSS 32:114e947a916b 425 (i) == 2 ? DAC2_IRQn : \
SamShiSS 32:114e947a916b 426 (i) == 3 ? DAC3_IRQn : 0)
SamShiSS 32:114e947a916b 427
SamShiSS 32:114e947a916b 428
SamShiSS 32:114e947a916b 429 #define MXC_DAC_GET_BASE(i) (i == 0 ? MXC_BASE_DAC0 : \
SamShiSS 32:114e947a916b 430 i == 1 ? MXC_BASE_DAC1 : \
SamShiSS 32:114e947a916b 431 i == 2 ? MXC_BASE_DAC2 : \
SamShiSS 32:114e947a916b 432 i == 3 ? MXC_BASE_DAC3 : 0)
SamShiSS 32:114e947a916b 433
SamShiSS 32:114e947a916b 434 #define MXC_DAC_GET_FIFO(i) (i == 0 ? MXC_BASE_DAC0_FIFO : \
SamShiSS 32:114e947a916b 435 i == 1 ? MXC_BASE_DAC1_FIFO : \
SamShiSS 32:114e947a916b 436 i == 2 ? MXC_BASE_DAC2_FIFO : \
SamShiSS 32:114e947a916b 437 i == 3 ? MXC_BASE_DAC3_FIFO : 0)
SamShiSS 32:114e947a916b 438
SamShiSS 32:114e947a916b 439 #define MXC_DAC_GET_PMU_FIFO_IRQ(i) (i == 0 ? PMU_IRQ_DAC0_FIFO_AE : \
SamShiSS 32:114e947a916b 440 i == 1 ? PMU_IRQ_DAC1_FIFO_AE : \
SamShiSS 32:114e947a916b 441 i == 2 ? PMU_IRQ_DAC2_FIFO_AE : \
SamShiSS 32:114e947a916b 442 i == 3 ? PMU_IRQ_DAC3_FIFO_AE : 0)
SamShiSS 32:114e947a916b 443
SamShiSS 32:114e947a916b 444 #define MXC_DAC_GET_DAC(i) (i == 0 ? MXC_DAC0 : \
SamShiSS 32:114e947a916b 445 i == 1 ? MXC_DAC1 : \
SamShiSS 32:114e947a916b 446 i == 2 ? MXC_DAC2 : \
SamShiSS 32:114e947a916b 447 i == 3 ? MXC_DAC3 : 0)
SamShiSS 32:114e947a916b 448
SamShiSS 32:114e947a916b 449 #define MXC_DAC_GET_WIDTH(i) (i == 0 ? MXC_DAC0_WIDTH : \
SamShiSS 32:114e947a916b 450 i == 1 ? MXC_DAC1_WIDTH : \
SamShiSS 32:114e947a916b 451 i == 2 ? MXC_DAC2_WIDTH : \
SamShiSS 32:114e947a916b 452 i == 3 ? MXC_DAC3_WIDTH : 0)
SamShiSS 32:114e947a916b 453
SamShiSS 32:114e947a916b 454
SamShiSS 32:114e947a916b 455 /*******************************************************************************/
SamShiSS 32:114e947a916b 456 /* Analog Front End */
SamShiSS 32:114e947a916b 457
SamShiSS 32:114e947a916b 458 #define MXC_BASE_AFE ((uint32_t)0x4005401CUL)
SamShiSS 32:114e947a916b 459 #define MXC_AFE ((mxc_afe_regs_t *)MXC_BASE_AFE)
SamShiSS 32:114e947a916b 460
SamShiSS 32:114e947a916b 461
SamShiSS 32:114e947a916b 462
SamShiSS 32:114e947a916b 463 /*******************************************************************************/
SamShiSS 32:114e947a916b 464 /* ADC */
SamShiSS 32:114e947a916b 465
SamShiSS 32:114e947a916b 466 #define MXC_CFG_ADC_FIFO_DEPTH ((uint32_t)(32))
SamShiSS 32:114e947a916b 467
SamShiSS 32:114e947a916b 468 #define MXC_BASE_ADC ((uint32_t)0x40054000UL)
SamShiSS 32:114e947a916b 469 #define MXC_ADC ((mxc_adc_regs_t *)MXC_BASE_ADC)
SamShiSS 32:114e947a916b 470
SamShiSS 32:114e947a916b 471 #define MXC_BASE_ADCCFG ((uint32_t)0x40054038UL)
SamShiSS 32:114e947a916b 472 #define MXC_ADCCFG ((mxc_adccfg_regs_t *)MXC_BASE_ADCCFG)
SamShiSS 32:114e947a916b 473
SamShiSS 32:114e947a916b 474 #define MXC_BASE_ADC_FIFO ((uint32_t)0x40109000UL)
SamShiSS 32:114e947a916b 475
SamShiSS 32:114e947a916b 476
SamShiSS 32:114e947a916b 477
SamShiSS 32:114e947a916b 478 /*******************************************************************************/
SamShiSS 32:114e947a916b 479 /* LCD */
SamShiSS 32:114e947a916b 480 #define MXC_BASE_LCD ((uint32_t)0x40060000)
SamShiSS 32:114e947a916b 481 #define MXC_LCD ((mxc_lcd_regs_t *)MXC_BASE_LCD)
SamShiSS 32:114e947a916b 482
SamShiSS 32:114e947a916b 483 /*******************************************************************************/
SamShiSS 32:114e947a916b 484 /* Peripheral Management Unit (PMU) - formerly DMA Controller */
SamShiSS 32:114e947a916b 485
SamShiSS 32:114e947a916b 486 #define MXC_CFG_PMU_CHANNELS (6)
SamShiSS 32:114e947a916b 487
SamShiSS 32:114e947a916b 488 #define MXC_BASE_PMU0 ((uint32_t)0x40070000UL)
SamShiSS 32:114e947a916b 489 #define MXC_PMU0 ((mxc_pmu_regs_t *)MXC_BASE_PMU0)
SamShiSS 32:114e947a916b 490 #define MXC_BASE_PMU1 ((uint32_t)0x40070020UL)
SamShiSS 32:114e947a916b 491 #define MXC_PMU1 ((mxc_pmu_regs_t *)MXC_BASE_PMU1)
SamShiSS 32:114e947a916b 492 #define MXC_BASE_PMU2 ((uint32_t)0x40070040UL)
SamShiSS 32:114e947a916b 493 #define MXC_PMU2 ((mxc_pmu_regs_t *)MXC_BASE_PMU2)
SamShiSS 32:114e947a916b 494 #define MXC_BASE_PMU3 ((uint32_t)0x40070060UL)
SamShiSS 32:114e947a916b 495 #define MXC_PMU3 ((mxc_pmu_regs_t *)MXC_BASE_PMU3)
SamShiSS 32:114e947a916b 496 #define MXC_BASE_PMU4 ((uint32_t)0x40070080UL)
SamShiSS 32:114e947a916b 497 #define MXC_PMU4 ((mxc_pmu_regs_t *)MXC_BASE_PMU4)
SamShiSS 32:114e947a916b 498 #define MXC_BASE_PMU5 ((uint32_t)0x400700A0UL)
SamShiSS 32:114e947a916b 499 #define MXC_PMU5 ((mxc_pmu_regs_t *)MXC_BASE_PMU5)
SamShiSS 32:114e947a916b 500
SamShiSS 32:114e947a916b 501 #define MXC_BASE_PMU_BITBAND ((uint32_t)0x42E00000UL)
SamShiSS 32:114e947a916b 502 #define MXC_BASE_PMU_BITBAND_CHOFFSET ((uint32_t)0x00000400UL)
SamShiSS 32:114e947a916b 503 /*******************************************************************************/
SamShiSS 32:114e947a916b 504
SamShiSS 32:114e947a916b 505 typedef enum {
SamShiSS 32:114e947a916b 506 PMU_IRQ_DAC0_FIFO_AE,
SamShiSS 32:114e947a916b 507 PMU_IRQ_DAC1_FIFO_AE,
SamShiSS 32:114e947a916b 508 PMU_IRQ_DAC2_FIFO_AE,
SamShiSS 32:114e947a916b 509 PMU_IRQ_DAC3_FIFO_AE,
SamShiSS 32:114e947a916b 510 PMU_IRQ_DAC0_DONE,
SamShiSS 32:114e947a916b 511 PMU_IRQ_DAC1_DONE,
SamShiSS 32:114e947a916b 512 PMU_IRQ_DAC2_DONE,
SamShiSS 32:114e947a916b 513 PMU_IRQ_DAC3_DONE,
SamShiSS 32:114e947a916b 514 PMU_IRQ_ADC_FIFO_AF,
SamShiSS 32:114e947a916b 515 PMU_IRQ_ADC_DONE,
SamShiSS 32:114e947a916b 516 PMU_IRQ_I2C_MST0_DONE,
SamShiSS 32:114e947a916b 517 PMU_IRQ_I2C_MST1_DONE,
SamShiSS 32:114e947a916b 518 PMU_IRQ_SPI0_RSLTS_DONE,
SamShiSS 32:114e947a916b 519 PMU_IRQ_SPI1_RSLTS_DONE,
SamShiSS 32:114e947a916b 520 PMU_IRQ_SPI2_RSLTS_DONE,
SamShiSS 32:114e947a916b 521 PMU_IRQ_MAA_DONE,
SamShiSS 32:114e947a916b 522 PMU_IRQ_SPI0_TX_FIFO_AE,
SamShiSS 32:114e947a916b 523 PMU_IRQ_SPI0_RSLTS_FIFO_AF,
SamShiSS 32:114e947a916b 524 PMU_IRQ_SPI1_TX_FIFO_AE,
SamShiSS 32:114e947a916b 525 PMU_IRQ_SPI1_RSLTS_FIFO_AF,
SamShiSS 32:114e947a916b 526 PMU_IRQ_SPI2_TX_FIFO_AE,
SamShiSS 32:114e947a916b 527 PMU_IRQ_SPI3_RSLTS_FIFO_AF,
SamShiSS 32:114e947a916b 528 PMU_IRQ_I2C_MST0_TRANS_FIFO,
SamShiSS 32:114e947a916b 529 PMU_IRQ_I2C_MST0_RSLT_FIFO,
SamShiSS 32:114e947a916b 530 PMU_IRQ_I2C_MST1_TRANS_FIFO,
SamShiSS 32:114e947a916b 531 PMU_IRQ_I2C_MST2_RSLT_FIFO,
SamShiSS 32:114e947a916b 532 PMU_IRQ_I2C_SLV_TRANS_FIFO,
SamShiSS 32:114e947a916b 533 PMU_IRQ_I2C_SLV_RSLT_FIFO,
SamShiSS 32:114e947a916b 534 PMU_IRQ_UART0_TX_FIFO,
SamShiSS 32:114e947a916b 535 PMU_IRQ_UART0_RX_FIFO,
SamShiSS 32:114e947a916b 536 PMU_IRQ_UART1_TX_FIFO,
SamShiSS 32:114e947a916b 537 PMU_IRQ_UART1_RX_FIFO,
SamShiSS 32:114e947a916b 538 PMU_IRQ_SPI0_EXCP,
SamShiSS 32:114e947a916b 539 PMU_IRQ_SPI1_EXCP,
SamShiSS 32:114e947a916b 540 PMU_IRQ_SPI2_EXCP,
SamShiSS 32:114e947a916b 541 PMU_IRQ_RSVD0,
SamShiSS 32:114e947a916b 542 PMU_IRQ_I2C_MST0_EXCP,
SamShiSS 32:114e947a916b 543 PMU_IRQ_I2C_MST1_EXCP,
SamShiSS 32:114e947a916b 544 PMU_IRQ_I2C_SLV_EXCP,
SamShiSS 32:114e947a916b 545 PMU_IRQ_RSVD1,
SamShiSS 32:114e947a916b 546 PMU_IRQ_GPIO0,
SamShiSS 32:114e947a916b 547 PMU_IRQ_GPIO1,
SamShiSS 32:114e947a916b 548 PMU_IRQ_GPIO2,
SamShiSS 32:114e947a916b 549 PMU_IRQ_GPIO3,
SamShiSS 32:114e947a916b 550 PMU_IRQ_GPIO4,
SamShiSS 32:114e947a916b 551 PMU_IRQ_GPIO5,
SamShiSS 32:114e947a916b 552 PMU_IRQ_GPIO6,
SamShiSS 32:114e947a916b 553 PMU_IRQ_GPIO7,
SamShiSS 32:114e947a916b 554 PMU_IRQ_GPIO8,
SamShiSS 32:114e947a916b 555 PMU_IRQ_AFE_COMP_NMI,
SamShiSS 32:114e947a916b 556 PMU_IRQ_AES_ENGINE,
SamShiSS 32:114e947a916b 557 } pmu_int_mask_t;
SamShiSS 32:114e947a916b 558
SamShiSS 32:114e947a916b 559 /*******************************************************************************/
SamShiSS 32:114e947a916b 560 /* USB */
SamShiSS 32:114e947a916b 561
SamShiSS 32:114e947a916b 562 #define MXC_BASE_USB ((uint32_t)0x4010C000UL)
SamShiSS 32:114e947a916b 563 #define MXC_USB ((mxc_usb_regs_t *)MXC_BASE_USB)
SamShiSS 32:114e947a916b 564
SamShiSS 32:114e947a916b 565 #define MXC_USB_MAX_PACKET (64)
SamShiSS 32:114e947a916b 566 #define MXC_USB_NUM_EP (8)
SamShiSS 32:114e947a916b 567
SamShiSS 32:114e947a916b 568
SamShiSS 32:114e947a916b 569 /*******************************************************************************/
SamShiSS 32:114e947a916b 570 /* Instruction Cache Controller */
SamShiSS 32:114e947a916b 571
SamShiSS 32:114e947a916b 572 #define MXC_BASE_ICC ((uint32_t)0x40080000UL)
SamShiSS 32:114e947a916b 573 #define MXC_ICC ((mxc_icc_regs_t *)MXC_BASE_ICC)
SamShiSS 32:114e947a916b 574
SamShiSS 32:114e947a916b 575 /* System Manager */
SamShiSS 32:114e947a916b 576
SamShiSS 32:114e947a916b 577 #define MXC_BASE_SYSMAN ((uint32_t)0x40090000UL)
SamShiSS 32:114e947a916b 578
SamShiSS 32:114e947a916b 579 /*******************************************************************************/
SamShiSS 32:114e947a916b 580 /* Clock Manager */
SamShiSS 32:114e947a916b 581
SamShiSS 32:114e947a916b 582 #define MXC_BASE_CLKMAN ((uint32_t)0x40090400UL)
SamShiSS 32:114e947a916b 583 #define MXC_CLKMAN ((mxc_clkman_regs_t *)MXC_BASE_CLKMAN)
SamShiSS 32:114e947a916b 584
SamShiSS 32:114e947a916b 585
SamShiSS 32:114e947a916b 586 /*******************************************************************************/
SamShiSS 32:114e947a916b 587 /* Power Manager */
SamShiSS 32:114e947a916b 588
SamShiSS 32:114e947a916b 589 #define MXC_BASE_PWRMAN ((uint32_t)0x40090800UL)
SamShiSS 32:114e947a916b 590 #define MXC_PWRMAN ((mxc_pwrman_regs_t *)MXC_BASE_PWRMAN)
SamShiSS 32:114e947a916b 591
SamShiSS 32:114e947a916b 592 /*******************************************************************************/
SamShiSS 32:114e947a916b 593 /* I/O Manager */
SamShiSS 32:114e947a916b 594
SamShiSS 32:114e947a916b 595 #define MXC_BASE_IOMAN ((uint32_t)0x40090C00UL)
SamShiSS 32:114e947a916b 596 #define MXC_IOMAN ((mxc_ioman_regs_t *)MXC_BASE_IOMAN)
SamShiSS 32:114e947a916b 597
SamShiSS 32:114e947a916b 598
SamShiSS 32:114e947a916b 599 /*******************************************************************************/
SamShiSS 32:114e947a916b 600 /* RTC: Timer/Alarms */
SamShiSS 32:114e947a916b 601
SamShiSS 32:114e947a916b 602 #define MXC_BASE_RTCTMR ((uint32_t)0x40090A00UL)
SamShiSS 32:114e947a916b 603 #define MXC_RTCTMR ((mxc_rtctmr_regs_t *)MXC_BASE_RTCTMR)
SamShiSS 32:114e947a916b 604
SamShiSS 32:114e947a916b 605 #define MXC_RTCTMR_GET_IRQ(i) (i == 0 ? RTC0_IRQn : \
SamShiSS 32:114e947a916b 606 i == 1 ? RTC1_IRQn : \
SamShiSS 32:114e947a916b 607 i == 2 ? RTC2_IRQn : \
SamShiSS 32:114e947a916b 608 i == 3 ? RTC3_IRQn : 0)
SamShiSS 32:114e947a916b 609
SamShiSS 32:114e947a916b 610 #define MXC_BASE_RTCCFG ((uint32_t)0x40090A70UL)
SamShiSS 32:114e947a916b 611 #define MXC_RTCCFG ((mxc_rtccfg_regs_t *)MXC_BASE_RTCCFG)
SamShiSS 32:114e947a916b 612 /*******************************************************************************/
SamShiSS 32:114e947a916b 613 /* RTC: Power Sequencer */
SamShiSS 32:114e947a916b 614
SamShiSS 32:114e947a916b 615 #define MXC_BASE_PWRSEQ ((uint32_t)0x40090A30UL)
SamShiSS 32:114e947a916b 616 #define MXC_PWRSEQ ((mxc_pwrseq_regs_t *)MXC_BASE_PWRSEQ)
SamShiSS 32:114e947a916b 617
SamShiSS 32:114e947a916b 618 /*******************************************************************************/
SamShiSS 32:114e947a916b 619
SamShiSS 32:114e947a916b 620 /* Trim Shadow Registers */
SamShiSS 32:114e947a916b 621
SamShiSS 32:114e947a916b 622 #define MXC_BASE_TRIM ((uint32_t)0x400E0000UL)
SamShiSS 32:114e947a916b 623 #define MXC_TRIM ((mxc_ftr_regs_t *)MXC_BASE_TRIM)
SamShiSS 32:114e947a916b 624
SamShiSS 32:114e947a916b 625
SamShiSS 32:114e947a916b 626 /*******************************************************************************/
SamShiSS 32:114e947a916b 627 /* Flash Memory Controller / Security */
SamShiSS 32:114e947a916b 628
SamShiSS 32:114e947a916b 629 #define MXC_BASE_FLC ((uint32_t)0x400F0000UL)
SamShiSS 32:114e947a916b 630 #define MXC_FLC ((mxc_flc_regs_t *)MXC_BASE_FLC)
SamShiSS 32:114e947a916b 631 #define MXC_BASE_FLC_BITBAND ((uint32_t)0x43E00000UL)
SamShiSS 32:114e947a916b 632 #define MXC_FLC_PAGE_SIZE_SHIFT 11
SamShiSS 32:114e947a916b 633 #define MXC_FLC_PAGE_SIZE (1 << MXC_FLC_PAGE_SIZE_SHIFT)
SamShiSS 32:114e947a916b 634 #define MXC_FLC_PAGE_ERASE_MSK ((~(1 << (MXC_FLC_PAGE_SIZE_SHIFT - 1))) >> MXC_FLC_PAGE_SIZE_SHIFT) << MXC_FLC_PAGE_SIZE_SHIFT
SamShiSS 32:114e947a916b 635
SamShiSS 32:114e947a916b 636
SamShiSS 32:114e947a916b 637 /*******************************************************************************/
SamShiSS 32:114e947a916b 638
SamShiSS 32:114e947a916b 639 #define BITBAND(reg, bit) ((0xf0000000 & reg) + 0x2000000 + ((reg & 0x0fffffff) << 5) + (bit << 2))
SamShiSS 32:114e947a916b 640 #define BITBAND_ClrBit(reg, bit) *(volatile uint32_t *)BITBAND(reg, bit) = 0;
SamShiSS 32:114e947a916b 641 #define BITBAND_SetBit(reg, bit) *(volatile uint32_t *)BITBAND(reg, bit) = 1;
SamShiSS 32:114e947a916b 642 #define BITBAND_GetBit(reg, bit) *(volatile uint32_t *)BITBAND(reg, bit)
SamShiSS 32:114e947a916b 643
SamShiSS 32:114e947a916b 644 /*******************************************************************************/
SamShiSS 32:114e947a916b 645 #endif /* _MAX32600_H_ */
SamShiSS 32:114e947a916b 646