added prescaler for 16 bit pwm in LPC1347 target

Fork of mbed-dev by mbed official

Committer:
mbed_official
Date:
Mon Mar 07 10:00:14 2016 +0000
Revision:
83:a036322b8637
Parent:
0:9b334a45a8ff
Child:
144:ef7eb2e8f9f7
Synchronized with git revision ee20d03969aa5c570152f88e8f3d8a4739eed40b

Full URL: https://github.com/mbedmicro/mbed/commit/ee20d03969aa5c570152f88e8f3d8a4739eed40b/

[STM32F7] Update STM32F7Cube_FW version

Who changed what in which revision?

UserRevisionLine numberNew contents of line
bogdanm 0:9b334a45a8ff 1 /**
bogdanm 0:9b334a45a8ff 2 ******************************************************************************
bogdanm 0:9b334a45a8ff 3 * @file stm32f7xx_hal_cec.c
bogdanm 0:9b334a45a8ff 4 * @author MCD Application Team
mbed_official 83:a036322b8637 5 * @version V1.0.4
mbed_official 83:a036322b8637 6 * @date 09-December-2015
bogdanm 0:9b334a45a8ff 7 * @brief CEC HAL module driver.
bogdanm 0:9b334a45a8ff 8 * This file provides firmware functions to manage the following
bogdanm 0:9b334a45a8ff 9 * functionalities of the High Definition Multimedia Interface
bogdanm 0:9b334a45a8ff 10 * Consumer Electronics Control Peripheral (CEC).
bogdanm 0:9b334a45a8ff 11 * + Initialization and de-initialization function
bogdanm 0:9b334a45a8ff 12 * + IO operation function
bogdanm 0:9b334a45a8ff 13 * + Peripheral Control function
bogdanm 0:9b334a45a8ff 14 *
bogdanm 0:9b334a45a8ff 15 *
bogdanm 0:9b334a45a8ff 16 @verbatim
bogdanm 0:9b334a45a8ff 17 ===============================================================================
bogdanm 0:9b334a45a8ff 18 ##### How to use this driver #####
bogdanm 0:9b334a45a8ff 19 ===============================================================================
bogdanm 0:9b334a45a8ff 20 [..]
bogdanm 0:9b334a45a8ff 21 The CEC HAL driver can be used as follow:
bogdanm 0:9b334a45a8ff 22
bogdanm 0:9b334a45a8ff 23 (#) Declare a CEC_HandleTypeDef handle structure.
bogdanm 0:9b334a45a8ff 24 (#) Initialize the CEC low level resources by implementing the HAL_CEC_MspInit ()API:
bogdanm 0:9b334a45a8ff 25 (##) Enable the CEC interface clock.
bogdanm 0:9b334a45a8ff 26 (##) CEC pins configuration:
bogdanm 0:9b334a45a8ff 27 (+++) Enable the clock for the CEC GPIOs.
bogdanm 0:9b334a45a8ff 28 (+++) Configure these CEC pins as alternate function pull-up.
bogdanm 0:9b334a45a8ff 29 (##) NVIC configuration if you need to use interrupt process (HAL_CEC_Transmit_IT()
bogdanm 0:9b334a45a8ff 30 and HAL_CEC_Receive_IT() APIs):
bogdanm 0:9b334a45a8ff 31 (+++) Configure the CEC interrupt priority.
bogdanm 0:9b334a45a8ff 32 (+++) Enable the NVIC CEC IRQ handle.
bogdanm 0:9b334a45a8ff 33 (+++) The specific CEC interrupts (Transmission complete interrupt,
bogdanm 0:9b334a45a8ff 34 RXNE interrupt and Error Interrupts) will be managed using the macros
bogdanm 0:9b334a45a8ff 35 __HAL_CEC_ENABLE_IT() and __HAL_CEC_DISABLE_IT() inside the transmit
bogdanm 0:9b334a45a8ff 36 and receive process.
bogdanm 0:9b334a45a8ff 37
bogdanm 0:9b334a45a8ff 38 (#) Program the Signal Free Time (SFT) and SFT option, Tolerance, reception stop in
bogdanm 0:9b334a45a8ff 39 in case of Bit Rising Error, Error-Bit generation conditions, device logical
bogdanm 0:9b334a45a8ff 40 address and Listen mode in the hcec Init structure.
bogdanm 0:9b334a45a8ff 41
bogdanm 0:9b334a45a8ff 42 (#) Initialize the CEC registers by calling the HAL_CEC_Init() API.
bogdanm 0:9b334a45a8ff 43
bogdanm 0:9b334a45a8ff 44 [..]
bogdanm 0:9b334a45a8ff 45 (@) This API (HAL_CEC_Init()) configures also the low level Hardware (GPIO, CLOCK, CORTEX...etc)
bogdanm 0:9b334a45a8ff 46 by calling the customed HAL_CEC_MspInit() API.
bogdanm 0:9b334a45a8ff 47
bogdanm 0:9b334a45a8ff 48 @endverbatim
bogdanm 0:9b334a45a8ff 49 ******************************************************************************
bogdanm 0:9b334a45a8ff 50 * @attention
bogdanm 0:9b334a45a8ff 51 *
bogdanm 0:9b334a45a8ff 52 * <h2><center>&copy; COPYRIGHT(c) 2015 STMicroelectronics</center></h2>
bogdanm 0:9b334a45a8ff 53 *
bogdanm 0:9b334a45a8ff 54 * Redistribution and use in source and binary forms, with or without modification,
bogdanm 0:9b334a45a8ff 55 * are permitted provided that the following conditions are met:
bogdanm 0:9b334a45a8ff 56 * 1. Redistributions of source code must retain the above copyright notice,
bogdanm 0:9b334a45a8ff 57 * this list of conditions and the following disclaimer.
bogdanm 0:9b334a45a8ff 58 * 2. Redistributions in binary form must reproduce the above copyright notice,
bogdanm 0:9b334a45a8ff 59 * this list of conditions and the following disclaimer in the documentation
bogdanm 0:9b334a45a8ff 60 * and/or other materials provided with the distribution.
bogdanm 0:9b334a45a8ff 61 * 3. Neither the name of STMicroelectronics nor the names of its contributors
bogdanm 0:9b334a45a8ff 62 * may be used to endorse or promote products derived from this software
bogdanm 0:9b334a45a8ff 63 * without specific prior written permission.
bogdanm 0:9b334a45a8ff 64 *
bogdanm 0:9b334a45a8ff 65 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
bogdanm 0:9b334a45a8ff 66 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
bogdanm 0:9b334a45a8ff 67 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
bogdanm 0:9b334a45a8ff 68 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
bogdanm 0:9b334a45a8ff 69 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
bogdanm 0:9b334a45a8ff 70 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
bogdanm 0:9b334a45a8ff 71 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
bogdanm 0:9b334a45a8ff 72 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
bogdanm 0:9b334a45a8ff 73 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
bogdanm 0:9b334a45a8ff 74 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
bogdanm 0:9b334a45a8ff 75 *
bogdanm 0:9b334a45a8ff 76 ******************************************************************************
bogdanm 0:9b334a45a8ff 77 */
bogdanm 0:9b334a45a8ff 78
bogdanm 0:9b334a45a8ff 79 /* Includes ------------------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 80 #include "stm32f7xx_hal.h"
bogdanm 0:9b334a45a8ff 81
bogdanm 0:9b334a45a8ff 82 /** @addtogroup STM32F7xx_HAL_Driver
bogdanm 0:9b334a45a8ff 83 * @{
bogdanm 0:9b334a45a8ff 84 */
bogdanm 0:9b334a45a8ff 85
bogdanm 0:9b334a45a8ff 86 /** @defgroup CEC CEC
bogdanm 0:9b334a45a8ff 87 * @brief HAL CEC module driver
bogdanm 0:9b334a45a8ff 88 * @{
bogdanm 0:9b334a45a8ff 89 */
bogdanm 0:9b334a45a8ff 90 #ifdef HAL_CEC_MODULE_ENABLED
bogdanm 0:9b334a45a8ff 91
bogdanm 0:9b334a45a8ff 92 /* Private typedef -----------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 93 /* Private define ------------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 94 /** @defgroup CEC_Private_Constants CEC Private Constants
bogdanm 0:9b334a45a8ff 95 * @{
bogdanm 0:9b334a45a8ff 96 */
bogdanm 0:9b334a45a8ff 97 #define CEC_CFGR_FIELDS (CEC_CFGR_SFT | CEC_CFGR_RXTOL | CEC_CFGR_BRESTP \
bogdanm 0:9b334a45a8ff 98 | CEC_CFGR_BREGEN | CEC_CFGR_LBPEGEN | CEC_CFGR_SFTOPT \
bogdanm 0:9b334a45a8ff 99 | CEC_CFGR_BRDNOGEN | CEC_CFGR_OAR | CEC_CFGR_LSTN)
bogdanm 0:9b334a45a8ff 100 /**
bogdanm 0:9b334a45a8ff 101 * @}
bogdanm 0:9b334a45a8ff 102 */
bogdanm 0:9b334a45a8ff 103
bogdanm 0:9b334a45a8ff 104 /* Private macro -------------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 105 /* Private variables ---------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 106 /* Private function prototypes -----------------------------------------------*/
bogdanm 0:9b334a45a8ff 107 /** @defgroup CEC_Private_Functions CEC Private Functions
bogdanm 0:9b334a45a8ff 108 * @{
bogdanm 0:9b334a45a8ff 109 */
bogdanm 0:9b334a45a8ff 110 static HAL_StatusTypeDef CEC_Transmit_IT(CEC_HandleTypeDef *hcec);
bogdanm 0:9b334a45a8ff 111 static HAL_StatusTypeDef CEC_Receive_IT(CEC_HandleTypeDef *hcec);
bogdanm 0:9b334a45a8ff 112 /**
bogdanm 0:9b334a45a8ff 113 * @}
bogdanm 0:9b334a45a8ff 114 */
bogdanm 0:9b334a45a8ff 115
bogdanm 0:9b334a45a8ff 116 /* Exported functions ---------------------------------------------------------*/
bogdanm 0:9b334a45a8ff 117
bogdanm 0:9b334a45a8ff 118 /** @defgroup CEC_Exported_Functions CEC Exported Functions
bogdanm 0:9b334a45a8ff 119 * @{
bogdanm 0:9b334a45a8ff 120 */
bogdanm 0:9b334a45a8ff 121
bogdanm 0:9b334a45a8ff 122 /** @defgroup CEC_Exported_Functions_Group1 Initialization and de-initialization functions
bogdanm 0:9b334a45a8ff 123 * @brief Initialization and Configuration functions
bogdanm 0:9b334a45a8ff 124 *
bogdanm 0:9b334a45a8ff 125 @verbatim
bogdanm 0:9b334a45a8ff 126 ===============================================================================
bogdanm 0:9b334a45a8ff 127 ##### Initialization and Configuration functions #####
bogdanm 0:9b334a45a8ff 128 ===============================================================================
bogdanm 0:9b334a45a8ff 129 [..]
bogdanm 0:9b334a45a8ff 130 This subsection provides a set of functions allowing to initialize the CEC
bogdanm 0:9b334a45a8ff 131 (+) The following parameters need to be configured:
bogdanm 0:9b334a45a8ff 132 (++) SignalFreeTime
bogdanm 0:9b334a45a8ff 133 (++) Tolerance
bogdanm 0:9b334a45a8ff 134 (++) BRERxStop (RX stopped or not upon Bit Rising Error)
bogdanm 0:9b334a45a8ff 135 (++) BREErrorBitGen (Error-Bit generation in case of Bit Rising Error)
bogdanm 0:9b334a45a8ff 136 (++) LBPEErrorBitGen (Error-Bit generation in case of Long Bit Period Error)
bogdanm 0:9b334a45a8ff 137 (++) BroadcastMsgNoErrorBitGen (Error-bit generation in case of broadcast message error)
bogdanm 0:9b334a45a8ff 138 (++) SignalFreeTimeOption (SFT Timer start definition)
bogdanm 0:9b334a45a8ff 139 (++) OwnAddress (CEC device address)
bogdanm 0:9b334a45a8ff 140 (++) ListenMode
bogdanm 0:9b334a45a8ff 141
bogdanm 0:9b334a45a8ff 142 @endverbatim
bogdanm 0:9b334a45a8ff 143 * @{
bogdanm 0:9b334a45a8ff 144 */
bogdanm 0:9b334a45a8ff 145
bogdanm 0:9b334a45a8ff 146 /**
bogdanm 0:9b334a45a8ff 147 * @brief Initializes the CEC mode according to the specified
bogdanm 0:9b334a45a8ff 148 * parameters in the CEC_InitTypeDef and creates the associated handle .
bogdanm 0:9b334a45a8ff 149 * @param hcec: CEC handle
bogdanm 0:9b334a45a8ff 150 * @retval HAL status
bogdanm 0:9b334a45a8ff 151 */
bogdanm 0:9b334a45a8ff 152 HAL_StatusTypeDef HAL_CEC_Init(CEC_HandleTypeDef *hcec)
bogdanm 0:9b334a45a8ff 153 {
bogdanm 0:9b334a45a8ff 154 uint32_t tmpreg = 0x0;
bogdanm 0:9b334a45a8ff 155
bogdanm 0:9b334a45a8ff 156 /* Check the CEC handle allocation */
bogdanm 0:9b334a45a8ff 157 if(hcec == NULL)
bogdanm 0:9b334a45a8ff 158 {
bogdanm 0:9b334a45a8ff 159 return HAL_ERROR;
bogdanm 0:9b334a45a8ff 160 }
bogdanm 0:9b334a45a8ff 161
bogdanm 0:9b334a45a8ff 162 /* Check the parameters */
bogdanm 0:9b334a45a8ff 163 assert_param(IS_CEC_ALL_INSTANCE(hcec->Instance));
bogdanm 0:9b334a45a8ff 164 assert_param(IS_CEC_SIGNALFREETIME(hcec->Init.SignalFreeTime));
bogdanm 0:9b334a45a8ff 165 assert_param(IS_CEC_TOLERANCE(hcec->Init.Tolerance));
bogdanm 0:9b334a45a8ff 166 assert_param(IS_CEC_BRERXSTOP(hcec->Init.BRERxStop));
bogdanm 0:9b334a45a8ff 167 assert_param(IS_CEC_BREERRORBITGEN(hcec->Init.BREErrorBitGen));
bogdanm 0:9b334a45a8ff 168 assert_param(IS_CEC_LBPEERRORBITGEN(hcec->Init.LBPEErrorBitGen));
bogdanm 0:9b334a45a8ff 169 assert_param(IS_CEC_BROADCASTERROR_NO_ERRORBIT_GENERATION(hcec->Init.BroadcastMsgNoErrorBitGen));
bogdanm 0:9b334a45a8ff 170 assert_param(IS_CEC_SFTOP(hcec->Init.SignalFreeTimeOption));
bogdanm 0:9b334a45a8ff 171 assert_param(IS_CEC_OAR_ADDRESS(hcec->Init.OwnAddress));
bogdanm 0:9b334a45a8ff 172 assert_param(IS_CEC_LISTENING_MODE(hcec->Init.ListenMode));
bogdanm 0:9b334a45a8ff 173 assert_param(IS_CEC_ADDRESS(hcec->Init.InitiatorAddress));
bogdanm 0:9b334a45a8ff 174
bogdanm 0:9b334a45a8ff 175
bogdanm 0:9b334a45a8ff 176 if(hcec->State == HAL_CEC_STATE_RESET)
bogdanm 0:9b334a45a8ff 177 {
bogdanm 0:9b334a45a8ff 178 /* Allocate lock resource and initialize it */
bogdanm 0:9b334a45a8ff 179 hcec->Lock = HAL_UNLOCKED;
bogdanm 0:9b334a45a8ff 180 /* Init the low level hardware : GPIO, CLOCK */
bogdanm 0:9b334a45a8ff 181 HAL_CEC_MspInit(hcec);
bogdanm 0:9b334a45a8ff 182 }
bogdanm 0:9b334a45a8ff 183
bogdanm 0:9b334a45a8ff 184 hcec->State = HAL_CEC_STATE_BUSY;
bogdanm 0:9b334a45a8ff 185
bogdanm 0:9b334a45a8ff 186 /* Disable the Peripheral */
bogdanm 0:9b334a45a8ff 187 __HAL_CEC_DISABLE(hcec);
bogdanm 0:9b334a45a8ff 188
bogdanm 0:9b334a45a8ff 189 tmpreg = hcec->Init.SignalFreeTime;
bogdanm 0:9b334a45a8ff 190 tmpreg |= hcec->Init.Tolerance;
bogdanm 0:9b334a45a8ff 191 tmpreg |= hcec->Init.BRERxStop;
bogdanm 0:9b334a45a8ff 192 tmpreg |= hcec->Init.BREErrorBitGen;
bogdanm 0:9b334a45a8ff 193 tmpreg |= hcec->Init.LBPEErrorBitGen;
bogdanm 0:9b334a45a8ff 194 tmpreg |= hcec->Init.BroadcastMsgNoErrorBitGen;
bogdanm 0:9b334a45a8ff 195 tmpreg |= hcec->Init.SignalFreeTimeOption;
bogdanm 0:9b334a45a8ff 196 tmpreg |= (hcec->Init.OwnAddress << CEC_CFGR_OAR_LSB_POS);
bogdanm 0:9b334a45a8ff 197 tmpreg |= hcec->Init.ListenMode;
bogdanm 0:9b334a45a8ff 198
bogdanm 0:9b334a45a8ff 199 /* Write to CEC Control Register */
bogdanm 0:9b334a45a8ff 200 MODIFY_REG(hcec->Instance->CFGR, CEC_CFGR_FIELDS, tmpreg);
bogdanm 0:9b334a45a8ff 201
bogdanm 0:9b334a45a8ff 202 /* Enable the Peripheral */
bogdanm 0:9b334a45a8ff 203 __HAL_CEC_ENABLE(hcec);
bogdanm 0:9b334a45a8ff 204
bogdanm 0:9b334a45a8ff 205 hcec->State = HAL_CEC_STATE_READY;
bogdanm 0:9b334a45a8ff 206
bogdanm 0:9b334a45a8ff 207 return HAL_OK;
bogdanm 0:9b334a45a8ff 208 }
bogdanm 0:9b334a45a8ff 209
bogdanm 0:9b334a45a8ff 210 /**
bogdanm 0:9b334a45a8ff 211 * @brief DeInitializes the CEC peripheral
bogdanm 0:9b334a45a8ff 212 * @param hcec: CEC handle
bogdanm 0:9b334a45a8ff 213 * @retval HAL status
bogdanm 0:9b334a45a8ff 214 */
bogdanm 0:9b334a45a8ff 215 HAL_StatusTypeDef HAL_CEC_DeInit(CEC_HandleTypeDef *hcec)
bogdanm 0:9b334a45a8ff 216 {
bogdanm 0:9b334a45a8ff 217 /* Check the CEC handle allocation */
bogdanm 0:9b334a45a8ff 218 if(hcec == NULL)
bogdanm 0:9b334a45a8ff 219 {
bogdanm 0:9b334a45a8ff 220 return HAL_ERROR;
bogdanm 0:9b334a45a8ff 221 }
bogdanm 0:9b334a45a8ff 222
bogdanm 0:9b334a45a8ff 223 /* Check the parameters */
bogdanm 0:9b334a45a8ff 224 assert_param(IS_CEC_ALL_INSTANCE(hcec->Instance));
bogdanm 0:9b334a45a8ff 225
bogdanm 0:9b334a45a8ff 226 hcec->State = HAL_CEC_STATE_BUSY;
bogdanm 0:9b334a45a8ff 227
bogdanm 0:9b334a45a8ff 228 /* DeInit the low level hardware */
bogdanm 0:9b334a45a8ff 229 HAL_CEC_MspDeInit(hcec);
bogdanm 0:9b334a45a8ff 230 /* Disable the Peripheral */
bogdanm 0:9b334a45a8ff 231 __HAL_CEC_DISABLE(hcec);
bogdanm 0:9b334a45a8ff 232
bogdanm 0:9b334a45a8ff 233 hcec->ErrorCode = HAL_CEC_ERROR_NONE;
bogdanm 0:9b334a45a8ff 234 hcec->State = HAL_CEC_STATE_RESET;
bogdanm 0:9b334a45a8ff 235
bogdanm 0:9b334a45a8ff 236 /* Process Unlock */
bogdanm 0:9b334a45a8ff 237 __HAL_UNLOCK(hcec);
bogdanm 0:9b334a45a8ff 238
bogdanm 0:9b334a45a8ff 239 return HAL_OK;
bogdanm 0:9b334a45a8ff 240 }
bogdanm 0:9b334a45a8ff 241
bogdanm 0:9b334a45a8ff 242 /**
bogdanm 0:9b334a45a8ff 243 * @brief CEC MSP Init
bogdanm 0:9b334a45a8ff 244 * @param hcec: CEC handle
bogdanm 0:9b334a45a8ff 245 * @retval None
bogdanm 0:9b334a45a8ff 246 */
bogdanm 0:9b334a45a8ff 247 __weak void HAL_CEC_MspInit(CEC_HandleTypeDef *hcec)
bogdanm 0:9b334a45a8ff 248 {
mbed_official 83:a036322b8637 249 /* Prevent unused argument(s) compilation warning */
mbed_official 83:a036322b8637 250 UNUSED(hcec);
bogdanm 0:9b334a45a8ff 251 /* NOTE : This function should not be modified, when the callback is needed,
bogdanm 0:9b334a45a8ff 252 the HAL_CEC_MspInit can be implemented in the user file
bogdanm 0:9b334a45a8ff 253 */
bogdanm 0:9b334a45a8ff 254 }
bogdanm 0:9b334a45a8ff 255
bogdanm 0:9b334a45a8ff 256 /**
bogdanm 0:9b334a45a8ff 257 * @brief CEC MSP DeInit
bogdanm 0:9b334a45a8ff 258 * @param hcec: CEC handle
bogdanm 0:9b334a45a8ff 259 * @retval None
bogdanm 0:9b334a45a8ff 260 */
bogdanm 0:9b334a45a8ff 261 __weak void HAL_CEC_MspDeInit(CEC_HandleTypeDef *hcec)
bogdanm 0:9b334a45a8ff 262 {
mbed_official 83:a036322b8637 263 /* Prevent unused argument(s) compilation warning */
mbed_official 83:a036322b8637 264 UNUSED(hcec);
bogdanm 0:9b334a45a8ff 265 /* NOTE : This function should not be modified, when the callback is needed,
bogdanm 0:9b334a45a8ff 266 the HAL_CEC_MspDeInit can be implemented in the user file
bogdanm 0:9b334a45a8ff 267 */
bogdanm 0:9b334a45a8ff 268 }
bogdanm 0:9b334a45a8ff 269
bogdanm 0:9b334a45a8ff 270 /**
bogdanm 0:9b334a45a8ff 271 * @}
bogdanm 0:9b334a45a8ff 272 */
bogdanm 0:9b334a45a8ff 273
bogdanm 0:9b334a45a8ff 274 /** @defgroup CEC_Exported_Functions_Group2 Input and Output operation functions
bogdanm 0:9b334a45a8ff 275 * @brief CEC Transmit/Receive functions
bogdanm 0:9b334a45a8ff 276 *
bogdanm 0:9b334a45a8ff 277 @verbatim
bogdanm 0:9b334a45a8ff 278 ===============================================================================
bogdanm 0:9b334a45a8ff 279 ##### IO operation functions #####
bogdanm 0:9b334a45a8ff 280 ===============================================================================
bogdanm 0:9b334a45a8ff 281 This subsection provides a set of functions allowing to manage the CEC data transfers.
bogdanm 0:9b334a45a8ff 282
bogdanm 0:9b334a45a8ff 283 (#) The CEC handle must contain the initiator (TX side) and the destination (RX side)
bogdanm 0:9b334a45a8ff 284 logical addresses (4-bit long addresses, 0xF for broadcast messages destination)
bogdanm 0:9b334a45a8ff 285
bogdanm 0:9b334a45a8ff 286 (#) There are two mode of transfer:
bogdanm 0:9b334a45a8ff 287 (+) Blocking mode: The communication is performed in polling mode.
bogdanm 0:9b334a45a8ff 288 The HAL status of all data processing is returned by the same function
bogdanm 0:9b334a45a8ff 289 after finishing transfer.
bogdanm 0:9b334a45a8ff 290 (+) No-Blocking mode: The communication is performed using Interrupts.
bogdanm 0:9b334a45a8ff 291 These API's return the HAL status.
bogdanm 0:9b334a45a8ff 292 The end of the data processing will be indicated through the
bogdanm 0:9b334a45a8ff 293 dedicated CEC IRQ when using Interrupt mode.
bogdanm 0:9b334a45a8ff 294 The HAL_CEC_TxCpltCallback(), HAL_CEC_RxCpltCallback() user callbacks
bogdanm 0:9b334a45a8ff 295 will be executed respectively at the end of the transmit or Receive process
bogdanm 0:9b334a45a8ff 296 The HAL_CEC_ErrorCallback()user callback will be executed when a communication
bogdanm 0:9b334a45a8ff 297 error is detected
bogdanm 0:9b334a45a8ff 298
bogdanm 0:9b334a45a8ff 299 (#) Blocking mode API's are :
bogdanm 0:9b334a45a8ff 300 (+) HAL_CEC_Transmit()
bogdanm 0:9b334a45a8ff 301 (+) HAL_CEC_Receive()
bogdanm 0:9b334a45a8ff 302
bogdanm 0:9b334a45a8ff 303 (#) Non-Blocking mode API's with Interrupt are :
bogdanm 0:9b334a45a8ff 304 (+) HAL_CEC_Transmit_IT()
bogdanm 0:9b334a45a8ff 305 (+) HAL_CEC_Receive_IT()
bogdanm 0:9b334a45a8ff 306 (+) HAL_CEC_IRQHandler()
bogdanm 0:9b334a45a8ff 307
bogdanm 0:9b334a45a8ff 308 (#) A set of Transfer Complete Callbacks are provided in No_Blocking mode:
bogdanm 0:9b334a45a8ff 309 (+) HAL_CEC_TxCpltCallback()
bogdanm 0:9b334a45a8ff 310 (+) HAL_CEC_RxCpltCallback()
bogdanm 0:9b334a45a8ff 311 (+) HAL_CEC_ErrorCallback()
bogdanm 0:9b334a45a8ff 312
bogdanm 0:9b334a45a8ff 313 @endverbatim
bogdanm 0:9b334a45a8ff 314 * @{
bogdanm 0:9b334a45a8ff 315 */
bogdanm 0:9b334a45a8ff 316
bogdanm 0:9b334a45a8ff 317 /**
bogdanm 0:9b334a45a8ff 318 * @brief Send data in blocking mode
bogdanm 0:9b334a45a8ff 319 * @param hcec: CEC handle
bogdanm 0:9b334a45a8ff 320 * @param DestinationAddress: destination logical address
bogdanm 0:9b334a45a8ff 321 * @param pData: pointer to input byte data buffer
bogdanm 0:9b334a45a8ff 322 * @param Size: amount of data to be sent in bytes (without counting the header).
bogdanm 0:9b334a45a8ff 323 * 0 means only the header is sent (ping operation).
bogdanm 0:9b334a45a8ff 324 * Maximum TX size is 15 bytes (1 opcode and up to 14 operands).
bogdanm 0:9b334a45a8ff 325 * @param Timeout: Timeout duration.
bogdanm 0:9b334a45a8ff 326 * @retval HAL status
bogdanm 0:9b334a45a8ff 327 */
bogdanm 0:9b334a45a8ff 328 HAL_StatusTypeDef HAL_CEC_Transmit(CEC_HandleTypeDef *hcec, uint8_t DestinationAddress, uint8_t *pData, uint32_t Size, uint32_t Timeout)
bogdanm 0:9b334a45a8ff 329 {
bogdanm 0:9b334a45a8ff 330 uint8_t temp = 0;
bogdanm 0:9b334a45a8ff 331 uint32_t tempisr = 0;
bogdanm 0:9b334a45a8ff 332 uint32_t tickstart = 0;
bogdanm 0:9b334a45a8ff 333
bogdanm 0:9b334a45a8ff 334 if((hcec->State == HAL_CEC_STATE_READY) && (__HAL_CEC_GET_TRANSMISSION_START_FLAG(hcec) == RESET))
bogdanm 0:9b334a45a8ff 335 {
bogdanm 0:9b334a45a8ff 336 hcec->ErrorCode = HAL_CEC_ERROR_NONE;
bogdanm 0:9b334a45a8ff 337 if((pData == NULL ) && (Size > 0))
bogdanm 0:9b334a45a8ff 338 {
bogdanm 0:9b334a45a8ff 339 hcec->State = HAL_CEC_STATE_ERROR;
bogdanm 0:9b334a45a8ff 340 return HAL_ERROR;
bogdanm 0:9b334a45a8ff 341 }
bogdanm 0:9b334a45a8ff 342
bogdanm 0:9b334a45a8ff 343 assert_param(IS_CEC_ADDRESS(DestinationAddress));
bogdanm 0:9b334a45a8ff 344 assert_param(IS_CEC_MSGSIZE(Size));
bogdanm 0:9b334a45a8ff 345
bogdanm 0:9b334a45a8ff 346 /* Process Locked */
bogdanm 0:9b334a45a8ff 347 __HAL_LOCK(hcec);
bogdanm 0:9b334a45a8ff 348
bogdanm 0:9b334a45a8ff 349 hcec->State = HAL_CEC_STATE_BUSY_TX;
bogdanm 0:9b334a45a8ff 350
bogdanm 0:9b334a45a8ff 351 hcec->TxXferCount = Size;
bogdanm 0:9b334a45a8ff 352
bogdanm 0:9b334a45a8ff 353 /* case no data to be sent, sender is only pinging the system */
bogdanm 0:9b334a45a8ff 354 if (Size == 0)
bogdanm 0:9b334a45a8ff 355 {
bogdanm 0:9b334a45a8ff 356 /* Set TX End of Message (TXEOM) bit, must be set before writing data to TXDR */
bogdanm 0:9b334a45a8ff 357 __HAL_CEC_LAST_BYTE_TX_SET(hcec);
bogdanm 0:9b334a45a8ff 358 }
bogdanm 0:9b334a45a8ff 359
bogdanm 0:9b334a45a8ff 360 /* send header block */
bogdanm 0:9b334a45a8ff 361 temp = ((uint32_t)hcec->Init.InitiatorAddress << CEC_INITIATOR_LSB_POS) | DestinationAddress;
bogdanm 0:9b334a45a8ff 362 hcec->Instance->TXDR = temp;
bogdanm 0:9b334a45a8ff 363 /* Set TX Start of Message (TXSOM) bit */
bogdanm 0:9b334a45a8ff 364 __HAL_CEC_FIRST_BYTE_TX_SET(hcec);
bogdanm 0:9b334a45a8ff 365
bogdanm 0:9b334a45a8ff 366 while (hcec->TxXferCount > 0)
bogdanm 0:9b334a45a8ff 367 {
bogdanm 0:9b334a45a8ff 368 hcec->TxXferCount--;
bogdanm 0:9b334a45a8ff 369
bogdanm 0:9b334a45a8ff 370 tickstart = HAL_GetTick();
bogdanm 0:9b334a45a8ff 371 while(HAL_IS_BIT_CLR(hcec->Instance->ISR, CEC_FLAG_TXBR))
bogdanm 0:9b334a45a8ff 372 {
bogdanm 0:9b334a45a8ff 373 if(Timeout != HAL_MAX_DELAY)
bogdanm 0:9b334a45a8ff 374 {
bogdanm 0:9b334a45a8ff 375 if((Timeout == 0) || ((HAL_GetTick() - tickstart) > Timeout))
bogdanm 0:9b334a45a8ff 376 {
bogdanm 0:9b334a45a8ff 377 hcec->State = HAL_CEC_STATE_TIMEOUT;
bogdanm 0:9b334a45a8ff 378 /* Process Unlocked */
bogdanm 0:9b334a45a8ff 379 __HAL_UNLOCK(hcec);
bogdanm 0:9b334a45a8ff 380 return HAL_TIMEOUT;
bogdanm 0:9b334a45a8ff 381 }
bogdanm 0:9b334a45a8ff 382 }
bogdanm 0:9b334a45a8ff 383
bogdanm 0:9b334a45a8ff 384 /* check whether error occurred while waiting for TXBR to be set:
bogdanm 0:9b334a45a8ff 385 * has Tx underrun occurred ?
bogdanm 0:9b334a45a8ff 386 * has Tx error occurred ?
bogdanm 0:9b334a45a8ff 387 * has Tx Missing Acknowledge error occurred ?
bogdanm 0:9b334a45a8ff 388 * has Arbitration Loss error occurred ? */
bogdanm 0:9b334a45a8ff 389 tempisr = hcec->Instance->ISR;
bogdanm 0:9b334a45a8ff 390 if ((tempisr & (CEC_FLAG_TXUDR|CEC_FLAG_TXERR|CEC_FLAG_TXACKE|CEC_FLAG_ARBLST)) != 0)
bogdanm 0:9b334a45a8ff 391 {
bogdanm 0:9b334a45a8ff 392 /* copy ISR for error handling purposes */
bogdanm 0:9b334a45a8ff 393 hcec->ErrorCode = tempisr;
bogdanm 0:9b334a45a8ff 394 /* clear all error flags by default */
bogdanm 0:9b334a45a8ff 395 __HAL_CEC_CLEAR_FLAG(hcec, (CEC_FLAG_TXUDR|CEC_FLAG_TXERR|CEC_FLAG_TXACKE|CEC_FLAG_ARBLST));
bogdanm 0:9b334a45a8ff 396 hcec->State = HAL_CEC_STATE_ERROR;
bogdanm 0:9b334a45a8ff 397 __HAL_UNLOCK(hcec);
bogdanm 0:9b334a45a8ff 398 return HAL_ERROR;
bogdanm 0:9b334a45a8ff 399 }
bogdanm 0:9b334a45a8ff 400 }
bogdanm 0:9b334a45a8ff 401 /* TXBR to clear BEFORE writing TXDR register */
bogdanm 0:9b334a45a8ff 402 __HAL_CEC_CLEAR_FLAG(hcec, CEC_FLAG_TXBR);
bogdanm 0:9b334a45a8ff 403 if (hcec->TxXferCount == 0)
bogdanm 0:9b334a45a8ff 404 {
bogdanm 0:9b334a45a8ff 405 /* if last byte transmission, set TX End of Message (TXEOM) bit */
bogdanm 0:9b334a45a8ff 406 __HAL_CEC_LAST_BYTE_TX_SET(hcec);
bogdanm 0:9b334a45a8ff 407 }
bogdanm 0:9b334a45a8ff 408 hcec->Instance->TXDR = *pData++;
bogdanm 0:9b334a45a8ff 409
bogdanm 0:9b334a45a8ff 410 /* error check after TX byte write up */
bogdanm 0:9b334a45a8ff 411 tempisr = hcec->Instance->ISR;
bogdanm 0:9b334a45a8ff 412 if ((tempisr & (CEC_FLAG_TXUDR|CEC_FLAG_TXERR|CEC_FLAG_TXACKE|CEC_FLAG_ARBLST)) != 0)
bogdanm 0:9b334a45a8ff 413 {
bogdanm 0:9b334a45a8ff 414 /* copy ISR for error handling purposes */
bogdanm 0:9b334a45a8ff 415 hcec->ErrorCode = tempisr;
bogdanm 0:9b334a45a8ff 416 /* clear all error flags by default */
bogdanm 0:9b334a45a8ff 417 __HAL_CEC_CLEAR_FLAG(hcec, (CEC_FLAG_TXUDR|CEC_FLAG_TXERR|CEC_FLAG_TXACKE|CEC_FLAG_ARBLST));
bogdanm 0:9b334a45a8ff 418 hcec->State = HAL_CEC_STATE_ERROR;
bogdanm 0:9b334a45a8ff 419 __HAL_UNLOCK(hcec);
bogdanm 0:9b334a45a8ff 420 return HAL_ERROR;
bogdanm 0:9b334a45a8ff 421 }
bogdanm 0:9b334a45a8ff 422 } /* end while (while (hcec->TxXferCount > 0)) */
bogdanm 0:9b334a45a8ff 423
bogdanm 0:9b334a45a8ff 424
bogdanm 0:9b334a45a8ff 425 /* if no error up to this point, check that transmission is
bogdanm 0:9b334a45a8ff 426 * complete, that is wait until TXEOM is reset */
bogdanm 0:9b334a45a8ff 427 tickstart = HAL_GetTick();
bogdanm 0:9b334a45a8ff 428
bogdanm 0:9b334a45a8ff 429 while (HAL_IS_BIT_SET(hcec->Instance->CR, CEC_CR_TXEOM))
bogdanm 0:9b334a45a8ff 430 {
bogdanm 0:9b334a45a8ff 431 if(Timeout != HAL_MAX_DELAY)
bogdanm 0:9b334a45a8ff 432 {
bogdanm 0:9b334a45a8ff 433 if((Timeout == 0) || ((HAL_GetTick() - tickstart) > Timeout))
bogdanm 0:9b334a45a8ff 434 {
bogdanm 0:9b334a45a8ff 435 hcec->State = HAL_CEC_STATE_ERROR;
bogdanm 0:9b334a45a8ff 436 __HAL_UNLOCK(hcec);
bogdanm 0:9b334a45a8ff 437 return HAL_TIMEOUT;
bogdanm 0:9b334a45a8ff 438 }
bogdanm 0:9b334a45a8ff 439 }
bogdanm 0:9b334a45a8ff 440 }
bogdanm 0:9b334a45a8ff 441
bogdanm 0:9b334a45a8ff 442 /* Final error check once all bytes have been transmitted */
bogdanm 0:9b334a45a8ff 443 tempisr = hcec->Instance->ISR;
bogdanm 0:9b334a45a8ff 444 if ((tempisr & (CEC_FLAG_TXUDR|CEC_FLAG_TXERR|CEC_FLAG_TXACKE)) != 0)
bogdanm 0:9b334a45a8ff 445 {
bogdanm 0:9b334a45a8ff 446 /* copy ISR for error handling purposes */
bogdanm 0:9b334a45a8ff 447 hcec->ErrorCode = tempisr;
bogdanm 0:9b334a45a8ff 448 /* clear all error flags by default */
bogdanm 0:9b334a45a8ff 449 __HAL_CEC_CLEAR_FLAG(hcec, (CEC_FLAG_TXUDR|CEC_FLAG_TXERR|CEC_FLAG_TXACKE));
bogdanm 0:9b334a45a8ff 450 hcec->State = HAL_CEC_STATE_ERROR;
bogdanm 0:9b334a45a8ff 451 __HAL_UNLOCK(hcec);
bogdanm 0:9b334a45a8ff 452 return HAL_ERROR;
bogdanm 0:9b334a45a8ff 453 }
bogdanm 0:9b334a45a8ff 454
bogdanm 0:9b334a45a8ff 455 hcec->State = HAL_CEC_STATE_READY;
bogdanm 0:9b334a45a8ff 456 __HAL_UNLOCK(hcec);
bogdanm 0:9b334a45a8ff 457
bogdanm 0:9b334a45a8ff 458 return HAL_OK;
bogdanm 0:9b334a45a8ff 459 }
bogdanm 0:9b334a45a8ff 460 else
bogdanm 0:9b334a45a8ff 461 {
bogdanm 0:9b334a45a8ff 462 return HAL_BUSY;
bogdanm 0:9b334a45a8ff 463 }
bogdanm 0:9b334a45a8ff 464 }
bogdanm 0:9b334a45a8ff 465
bogdanm 0:9b334a45a8ff 466 /**
bogdanm 0:9b334a45a8ff 467 * @brief Receive data in blocking mode. Must be invoked when RXBR has been set.
bogdanm 0:9b334a45a8ff 468 * @param hcec: CEC handle
bogdanm 0:9b334a45a8ff 469 * @param pData: pointer to received data buffer.
bogdanm 0:9b334a45a8ff 470 * @param Timeout: Timeout duration.
bogdanm 0:9b334a45a8ff 471 * Note that the received data size is not known beforehand, the latter is known
bogdanm 0:9b334a45a8ff 472 * when the reception is complete and is stored in hcec->RxXferSize.
bogdanm 0:9b334a45a8ff 473 * hcec->RxXferSize is the sum of opcodes + operands (0 to 14 operands max).
bogdanm 0:9b334a45a8ff 474 * If only a header is received, hcec->RxXferSize = 0
bogdanm 0:9b334a45a8ff 475 * @retval HAL status
bogdanm 0:9b334a45a8ff 476 */
bogdanm 0:9b334a45a8ff 477 HAL_StatusTypeDef HAL_CEC_Receive(CEC_HandleTypeDef *hcec, uint8_t *pData, uint32_t Timeout)
bogdanm 0:9b334a45a8ff 478 {
bogdanm 0:9b334a45a8ff 479 uint32_t temp;
bogdanm 0:9b334a45a8ff 480 uint32_t tickstart = 0;
bogdanm 0:9b334a45a8ff 481
bogdanm 0:9b334a45a8ff 482 if (hcec->State == HAL_CEC_STATE_READY)
bogdanm 0:9b334a45a8ff 483 {
bogdanm 0:9b334a45a8ff 484 hcec->ErrorCode = HAL_CEC_ERROR_NONE;
bogdanm 0:9b334a45a8ff 485 if (pData == NULL )
bogdanm 0:9b334a45a8ff 486 {
bogdanm 0:9b334a45a8ff 487 hcec->State = HAL_CEC_STATE_ERROR;
bogdanm 0:9b334a45a8ff 488 return HAL_ERROR;
bogdanm 0:9b334a45a8ff 489 }
bogdanm 0:9b334a45a8ff 490
bogdanm 0:9b334a45a8ff 491 hcec->RxXferSize = 0;
bogdanm 0:9b334a45a8ff 492 /* Process Locked */
bogdanm 0:9b334a45a8ff 493 __HAL_LOCK(hcec);
bogdanm 0:9b334a45a8ff 494
bogdanm 0:9b334a45a8ff 495
bogdanm 0:9b334a45a8ff 496 /* Rx loop until CEC_ISR_RXEND is set */
bogdanm 0:9b334a45a8ff 497 while (HAL_IS_BIT_CLR(hcec->Instance->ISR, CEC_FLAG_RXEND))
bogdanm 0:9b334a45a8ff 498 {
bogdanm 0:9b334a45a8ff 499 tickstart = HAL_GetTick();
bogdanm 0:9b334a45a8ff 500 /* Wait for next byte to be received */
bogdanm 0:9b334a45a8ff 501 while (HAL_IS_BIT_CLR(hcec->Instance->ISR, CEC_FLAG_RXBR))
bogdanm 0:9b334a45a8ff 502 {
bogdanm 0:9b334a45a8ff 503 if(Timeout != HAL_MAX_DELAY)
bogdanm 0:9b334a45a8ff 504 {
bogdanm 0:9b334a45a8ff 505 if((Timeout == 0) || ((HAL_GetTick() - tickstart) > Timeout))
bogdanm 0:9b334a45a8ff 506 {
bogdanm 0:9b334a45a8ff 507 hcec->State = HAL_CEC_STATE_TIMEOUT;
bogdanm 0:9b334a45a8ff 508 __HAL_UNLOCK(hcec);
bogdanm 0:9b334a45a8ff 509 return HAL_TIMEOUT;
bogdanm 0:9b334a45a8ff 510 }
bogdanm 0:9b334a45a8ff 511 }
bogdanm 0:9b334a45a8ff 512 /* any error so far ?
bogdanm 0:9b334a45a8ff 513 * has Rx Missing Acknowledge occurred ?
bogdanm 0:9b334a45a8ff 514 * has Rx Long Bit Period error occurred ?
bogdanm 0:9b334a45a8ff 515 * has Rx Short Bit Period error occurred ?
bogdanm 0:9b334a45a8ff 516 * has Rx Bit Rising error occurred ?
bogdanm 0:9b334a45a8ff 517 * has Rx Overrun error occurred ? */
bogdanm 0:9b334a45a8ff 518 temp = (uint32_t) (hcec->Instance->ISR);
bogdanm 0:9b334a45a8ff 519 if ((temp & (CEC_FLAG_RXACKE|CEC_FLAG_LBPE|CEC_FLAG_SBPE|CEC_FLAG_BRE|CEC_FLAG_RXOVR)) != 0)
bogdanm 0:9b334a45a8ff 520 {
bogdanm 0:9b334a45a8ff 521 /* copy ISR for error handling purposes */
bogdanm 0:9b334a45a8ff 522 hcec->ErrorCode = temp;
bogdanm 0:9b334a45a8ff 523 /* clear all error flags by default */
bogdanm 0:9b334a45a8ff 524 __HAL_CEC_CLEAR_FLAG(hcec,(CEC_FLAG_RXACKE|CEC_FLAG_LBPE|CEC_FLAG_SBPE|CEC_FLAG_BRE|CEC_FLAG_RXOVR));
bogdanm 0:9b334a45a8ff 525 hcec->State = HAL_CEC_STATE_ERROR;
bogdanm 0:9b334a45a8ff 526 __HAL_UNLOCK(hcec);
bogdanm 0:9b334a45a8ff 527 return HAL_ERROR;
bogdanm 0:9b334a45a8ff 528 }
bogdanm 0:9b334a45a8ff 529 } /* while (HAL_IS_BIT_CLR(hcec->Instance->ISR, CEC_ISR_RXBR)) */
bogdanm 0:9b334a45a8ff 530
bogdanm 0:9b334a45a8ff 531
bogdanm 0:9b334a45a8ff 532 /* read received data */
bogdanm 0:9b334a45a8ff 533 *pData++ = hcec->Instance->RXDR;
bogdanm 0:9b334a45a8ff 534 temp = (uint32_t) (hcec->Instance->ISR);
bogdanm 0:9b334a45a8ff 535 /* end of message ? */
bogdanm 0:9b334a45a8ff 536 if ((temp & CEC_ISR_RXEND) != 0)
bogdanm 0:9b334a45a8ff 537 {
bogdanm 0:9b334a45a8ff 538 assert_param(IS_CEC_MSGSIZE(hcec->RxXferSize));
bogdanm 0:9b334a45a8ff 539 __HAL_CEC_CLEAR_FLAG(hcec,CEC_FLAG_RXEND);
bogdanm 0:9b334a45a8ff 540 hcec->State = HAL_CEC_STATE_READY;
bogdanm 0:9b334a45a8ff 541 __HAL_UNLOCK(hcec);
bogdanm 0:9b334a45a8ff 542 return HAL_OK;
bogdanm 0:9b334a45a8ff 543 }
bogdanm 0:9b334a45a8ff 544
bogdanm 0:9b334a45a8ff 545 /* clear Rx-Byte Received flag */
bogdanm 0:9b334a45a8ff 546 __HAL_CEC_CLEAR_FLAG(hcec,CEC_FLAG_RXBR);
bogdanm 0:9b334a45a8ff 547 /* increment payload byte counter */
bogdanm 0:9b334a45a8ff 548 hcec->RxXferSize++;
bogdanm 0:9b334a45a8ff 549 } /* while (HAL_IS_BIT_CLR(hcec->Instance->ISR, CEC_ISR_RXEND)) */
bogdanm 0:9b334a45a8ff 550
bogdanm 0:9b334a45a8ff 551 /* if the instructions below are executed, it means RXEND was set when RXBR was
bogdanm 0:9b334a45a8ff 552 * set for the first time:
bogdanm 0:9b334a45a8ff 553 * the code within the "while (HAL_IS_BIT_CLR(hcec->Instance->ISR, CEC_ISR_RXEND))"
bogdanm 0:9b334a45a8ff 554 * loop has not been executed and this means a single byte has been sent */
bogdanm 0:9b334a45a8ff 555 *pData++ = hcec->Instance->RXDR;
bogdanm 0:9b334a45a8ff 556 /* only one header is received: RxXferSize is set to 0 (no operand, no opcode) */
bogdanm 0:9b334a45a8ff 557 hcec->RxXferSize = 0;
bogdanm 0:9b334a45a8ff 558 __HAL_CEC_CLEAR_FLAG(hcec, CEC_FLAG_RXEND);
bogdanm 0:9b334a45a8ff 559
bogdanm 0:9b334a45a8ff 560 hcec->State = HAL_CEC_STATE_READY;
bogdanm 0:9b334a45a8ff 561 __HAL_UNLOCK(hcec);
bogdanm 0:9b334a45a8ff 562 return HAL_OK;
bogdanm 0:9b334a45a8ff 563 }
bogdanm 0:9b334a45a8ff 564 else
bogdanm 0:9b334a45a8ff 565 {
bogdanm 0:9b334a45a8ff 566 return HAL_BUSY;
bogdanm 0:9b334a45a8ff 567 }
bogdanm 0:9b334a45a8ff 568 }
bogdanm 0:9b334a45a8ff 569
bogdanm 0:9b334a45a8ff 570 /**
bogdanm 0:9b334a45a8ff 571 * @brief Send data in interrupt mode
bogdanm 0:9b334a45a8ff 572 * @param hcec: CEC handle
bogdanm 0:9b334a45a8ff 573 * @param DestinationAddress: destination logical address
bogdanm 0:9b334a45a8ff 574 * @param pData: pointer to input byte data buffer
bogdanm 0:9b334a45a8ff 575 * @param Size: amount of data to be sent in bytes (without counting the header).
bogdanm 0:9b334a45a8ff 576 * 0 means only the header is sent (ping operation).
bogdanm 0:9b334a45a8ff 577 * Maximum TX size is 15 bytes (1 opcode and up to 14 operands).
bogdanm 0:9b334a45a8ff 578 * @retval HAL status
bogdanm 0:9b334a45a8ff 579 */
bogdanm 0:9b334a45a8ff 580 HAL_StatusTypeDef HAL_CEC_Transmit_IT(CEC_HandleTypeDef *hcec, uint8_t DestinationAddress, uint8_t *pData, uint32_t Size)
bogdanm 0:9b334a45a8ff 581 {
bogdanm 0:9b334a45a8ff 582 uint8_t temp = 0;
bogdanm 0:9b334a45a8ff 583 /* if the IP isn't already busy and if there is no previous transmission
bogdanm 0:9b334a45a8ff 584 already pending due to arbitration lost */
bogdanm 0:9b334a45a8ff 585 if (((hcec->State == HAL_CEC_STATE_READY) || (hcec->State == HAL_CEC_STATE_STANDBY_RX))
bogdanm 0:9b334a45a8ff 586 && (__HAL_CEC_GET_TRANSMISSION_START_FLAG(hcec) == RESET))
bogdanm 0:9b334a45a8ff 587 {
bogdanm 0:9b334a45a8ff 588 if((pData == NULL ) && (Size > 0))
bogdanm 0:9b334a45a8ff 589 {
bogdanm 0:9b334a45a8ff 590 hcec->State = HAL_CEC_STATE_ERROR;
bogdanm 0:9b334a45a8ff 591 return HAL_ERROR;
bogdanm 0:9b334a45a8ff 592 }
bogdanm 0:9b334a45a8ff 593
bogdanm 0:9b334a45a8ff 594 assert_param(IS_CEC_ADDRESS(DestinationAddress));
bogdanm 0:9b334a45a8ff 595 assert_param(IS_CEC_MSGSIZE(Size));
bogdanm 0:9b334a45a8ff 596
bogdanm 0:9b334a45a8ff 597 /* Process Locked */
bogdanm 0:9b334a45a8ff 598 __HAL_LOCK(hcec);
bogdanm 0:9b334a45a8ff 599 hcec->pTxBuffPtr = pData;
bogdanm 0:9b334a45a8ff 600 hcec->State = HAL_CEC_STATE_BUSY_TX;
bogdanm 0:9b334a45a8ff 601 hcec->ErrorCode = HAL_CEC_ERROR_NONE;
bogdanm 0:9b334a45a8ff 602
bogdanm 0:9b334a45a8ff 603 /* Disable Peripheral to write CEC_IER register */
bogdanm 0:9b334a45a8ff 604 __HAL_CEC_DISABLE(hcec);
bogdanm 0:9b334a45a8ff 605
bogdanm 0:9b334a45a8ff 606 /* Enable the following two CEC Transmission interrupts as
bogdanm 0:9b334a45a8ff 607 * well as the following CEC Transmission Errors interrupts:
bogdanm 0:9b334a45a8ff 608 * Tx Byte Request IT
bogdanm 0:9b334a45a8ff 609 * End of Transmission IT
bogdanm 0:9b334a45a8ff 610 * Tx Missing Acknowledge IT
bogdanm 0:9b334a45a8ff 611 * Tx-Error IT
bogdanm 0:9b334a45a8ff 612 * Tx-Buffer Underrun IT
bogdanm 0:9b334a45a8ff 613 * Tx arbitration lost */
bogdanm 0:9b334a45a8ff 614 __HAL_CEC_ENABLE_IT(hcec, CEC_IT_TXBR|CEC_IT_TXEND|CEC_IER_TX_ALL_ERR);
bogdanm 0:9b334a45a8ff 615
bogdanm 0:9b334a45a8ff 616 /* Enable the Peripheral */
bogdanm 0:9b334a45a8ff 617 __HAL_CEC_ENABLE(hcec);
bogdanm 0:9b334a45a8ff 618
bogdanm 0:9b334a45a8ff 619 /* initialize the number of bytes to send,
bogdanm 0:9b334a45a8ff 620 * 0 means only one header is sent (ping operation) */
bogdanm 0:9b334a45a8ff 621 hcec->TxXferCount = Size;
bogdanm 0:9b334a45a8ff 622
bogdanm 0:9b334a45a8ff 623 /* Process Unlocked */
bogdanm 0:9b334a45a8ff 624 __HAL_UNLOCK(hcec);
bogdanm 0:9b334a45a8ff 625
bogdanm 0:9b334a45a8ff 626 /* in case of no payload (Size = 0), sender is only pinging the system;
bogdanm 0:9b334a45a8ff 627 * Set TX End of Message (TXEOM) bit, must be set before writing data to TXDR */
bogdanm 0:9b334a45a8ff 628 if (Size == 0)
bogdanm 0:9b334a45a8ff 629 {
bogdanm 0:9b334a45a8ff 630 __HAL_CEC_LAST_BYTE_TX_SET(hcec);
bogdanm 0:9b334a45a8ff 631 }
bogdanm 0:9b334a45a8ff 632
bogdanm 0:9b334a45a8ff 633 /* send header block */
bogdanm 0:9b334a45a8ff 634 temp = ((uint32_t)hcec->Init.InitiatorAddress << CEC_INITIATOR_LSB_POS) | DestinationAddress;
bogdanm 0:9b334a45a8ff 635 hcec->Instance->TXDR = temp;
bogdanm 0:9b334a45a8ff 636 /* Set TX Start of Message (TXSOM) bit */
bogdanm 0:9b334a45a8ff 637 __HAL_CEC_FIRST_BYTE_TX_SET(hcec);
bogdanm 0:9b334a45a8ff 638
bogdanm 0:9b334a45a8ff 639 return HAL_OK;
bogdanm 0:9b334a45a8ff 640 }
bogdanm 0:9b334a45a8ff 641 /* if the IP is already busy or if there is a previous transmission
bogdanm 0:9b334a45a8ff 642 already pending due to arbitration loss */
bogdanm 0:9b334a45a8ff 643 else if ((hcec->State == HAL_CEC_STATE_BUSY_TX)
bogdanm 0:9b334a45a8ff 644 || (__HAL_CEC_GET_TRANSMISSION_START_FLAG(hcec) != RESET))
bogdanm 0:9b334a45a8ff 645 {
bogdanm 0:9b334a45a8ff 646 __HAL_LOCK(hcec);
bogdanm 0:9b334a45a8ff 647 /* set state to BUSY TX, in case it wasn't set already (case
bogdanm 0:9b334a45a8ff 648 * of transmission new attempt after arbitration loss) */
bogdanm 0:9b334a45a8ff 649 if (hcec->State != HAL_CEC_STATE_BUSY_TX)
bogdanm 0:9b334a45a8ff 650 {
bogdanm 0:9b334a45a8ff 651 hcec->State = HAL_CEC_STATE_BUSY_TX;
bogdanm 0:9b334a45a8ff 652 }
bogdanm 0:9b334a45a8ff 653
bogdanm 0:9b334a45a8ff 654 /* if all data have been sent */
bogdanm 0:9b334a45a8ff 655 if(hcec->TxXferCount == 0)
bogdanm 0:9b334a45a8ff 656 {
bogdanm 0:9b334a45a8ff 657 /* Disable Peripheral to write CEC_IER register */
bogdanm 0:9b334a45a8ff 658 __HAL_CEC_DISABLE(hcec);
bogdanm 0:9b334a45a8ff 659
bogdanm 0:9b334a45a8ff 660 /* Disable the CEC Transmission Interrupts */
bogdanm 0:9b334a45a8ff 661 __HAL_CEC_DISABLE_IT(hcec, CEC_IT_TXBR|CEC_IT_TXEND);
bogdanm 0:9b334a45a8ff 662 /* Disable the CEC Transmission Error Interrupts */
bogdanm 0:9b334a45a8ff 663 __HAL_CEC_DISABLE_IT(hcec, CEC_IER_TX_ALL_ERR);
bogdanm 0:9b334a45a8ff 664
bogdanm 0:9b334a45a8ff 665 /* Enable the Peripheral */
bogdanm 0:9b334a45a8ff 666 __HAL_CEC_ENABLE(hcec);
bogdanm 0:9b334a45a8ff 667
bogdanm 0:9b334a45a8ff 668 __HAL_CEC_CLEAR_FLAG(hcec, CEC_FLAG_TXBR|CEC_FLAG_TXEND);
bogdanm 0:9b334a45a8ff 669
bogdanm 0:9b334a45a8ff 670 hcec->State = HAL_CEC_STATE_READY;
bogdanm 0:9b334a45a8ff 671 /* Call the Process Unlocked before calling the Tx call back API to give the possibility to
bogdanm 0:9b334a45a8ff 672 start again the Transmission under the Tx call back API */
bogdanm 0:9b334a45a8ff 673 __HAL_UNLOCK(hcec);
bogdanm 0:9b334a45a8ff 674
bogdanm 0:9b334a45a8ff 675 HAL_CEC_TxCpltCallback(hcec);
bogdanm 0:9b334a45a8ff 676
bogdanm 0:9b334a45a8ff 677 return HAL_OK;
bogdanm 0:9b334a45a8ff 678 }
bogdanm 0:9b334a45a8ff 679 else
bogdanm 0:9b334a45a8ff 680 {
bogdanm 0:9b334a45a8ff 681 if (hcec->TxXferCount == 1)
bogdanm 0:9b334a45a8ff 682 {
bogdanm 0:9b334a45a8ff 683 /* if this is the last byte transmission, set TX End of Message (TXEOM) bit */
bogdanm 0:9b334a45a8ff 684 __HAL_CEC_LAST_BYTE_TX_SET(hcec);
bogdanm 0:9b334a45a8ff 685 }
bogdanm 0:9b334a45a8ff 686 /* clear Tx-Byte request flag */
bogdanm 0:9b334a45a8ff 687 __HAL_CEC_CLEAR_FLAG(hcec, CEC_FLAG_TXBR);
bogdanm 0:9b334a45a8ff 688 hcec->Instance->TXDR = *hcec->pTxBuffPtr++;
bogdanm 0:9b334a45a8ff 689 hcec->TxXferCount--;
bogdanm 0:9b334a45a8ff 690
bogdanm 0:9b334a45a8ff 691 /* Process Unlocked */
bogdanm 0:9b334a45a8ff 692 __HAL_UNLOCK(hcec);
bogdanm 0:9b334a45a8ff 693
bogdanm 0:9b334a45a8ff 694 return HAL_OK;
bogdanm 0:9b334a45a8ff 695 }
bogdanm 0:9b334a45a8ff 696 }
bogdanm 0:9b334a45a8ff 697 else
bogdanm 0:9b334a45a8ff 698 {
bogdanm 0:9b334a45a8ff 699 return HAL_BUSY;
bogdanm 0:9b334a45a8ff 700 }
bogdanm 0:9b334a45a8ff 701 }
bogdanm 0:9b334a45a8ff 702
bogdanm 0:9b334a45a8ff 703 /**
bogdanm 0:9b334a45a8ff 704 * @brief Receive data in interrupt mode.
bogdanm 0:9b334a45a8ff 705 * @param hcec: CEC handle
bogdanm 0:9b334a45a8ff 706 * @param pData: pointer to received data buffer.
bogdanm 0:9b334a45a8ff 707 * Note that the received data size is not known beforehand, the latter is known
bogdanm 0:9b334a45a8ff 708 * when the reception is complete and is stored in hcec->RxXferSize.
bogdanm 0:9b334a45a8ff 709 * hcec->RxXferSize is the sum of opcodes + operands (0 to 14 operands max).
bogdanm 0:9b334a45a8ff 710 * If only a header is received, hcec->RxXferSize = 0
bogdanm 0:9b334a45a8ff 711 * @retval HAL status
bogdanm 0:9b334a45a8ff 712 */
bogdanm 0:9b334a45a8ff 713 HAL_StatusTypeDef HAL_CEC_Receive_IT(CEC_HandleTypeDef *hcec, uint8_t *pData)
bogdanm 0:9b334a45a8ff 714 {
bogdanm 0:9b334a45a8ff 715 if(hcec->State == HAL_CEC_STATE_READY)
bogdanm 0:9b334a45a8ff 716 {
bogdanm 0:9b334a45a8ff 717 if(pData == NULL )
bogdanm 0:9b334a45a8ff 718 {
bogdanm 0:9b334a45a8ff 719 hcec->State = HAL_CEC_STATE_ERROR;
bogdanm 0:9b334a45a8ff 720 return HAL_ERROR;
bogdanm 0:9b334a45a8ff 721 }
bogdanm 0:9b334a45a8ff 722
bogdanm 0:9b334a45a8ff 723 /* Process Locked */
bogdanm 0:9b334a45a8ff 724 __HAL_LOCK(hcec);
bogdanm 0:9b334a45a8ff 725 hcec->RxXferSize = 0;
bogdanm 0:9b334a45a8ff 726 hcec->pRxBuffPtr = pData;
bogdanm 0:9b334a45a8ff 727 hcec->ErrorCode = HAL_CEC_ERROR_NONE;
bogdanm 0:9b334a45a8ff 728 /* the IP is moving to a ready to receive state */
bogdanm 0:9b334a45a8ff 729 hcec->State = HAL_CEC_STATE_STANDBY_RX;
bogdanm 0:9b334a45a8ff 730
bogdanm 0:9b334a45a8ff 731 /* Disable Peripheral to write CEC_IER register */
bogdanm 0:9b334a45a8ff 732 __HAL_CEC_DISABLE(hcec);
bogdanm 0:9b334a45a8ff 733
bogdanm 0:9b334a45a8ff 734 /* Enable the following CEC Reception Error Interrupts:
bogdanm 0:9b334a45a8ff 735 * Rx overrun
bogdanm 0:9b334a45a8ff 736 * Rx bit rising error
bogdanm 0:9b334a45a8ff 737 * Rx short bit period error
bogdanm 0:9b334a45a8ff 738 * Rx long bit period error
bogdanm 0:9b334a45a8ff 739 * Rx missing acknowledge */
bogdanm 0:9b334a45a8ff 740 __HAL_CEC_ENABLE_IT(hcec, CEC_IER_RX_ALL_ERR);
bogdanm 0:9b334a45a8ff 741
bogdanm 0:9b334a45a8ff 742 /* Process Unlocked */
bogdanm 0:9b334a45a8ff 743 __HAL_UNLOCK(hcec);
bogdanm 0:9b334a45a8ff 744
bogdanm 0:9b334a45a8ff 745 /* Enable the following two CEC Reception interrupts:
bogdanm 0:9b334a45a8ff 746 * Rx Byte Received IT
bogdanm 0:9b334a45a8ff 747 * End of Reception IT */
bogdanm 0:9b334a45a8ff 748 __HAL_CEC_ENABLE_IT(hcec, CEC_IT_RXBR|CEC_IT_RXEND);
bogdanm 0:9b334a45a8ff 749
bogdanm 0:9b334a45a8ff 750 __HAL_CEC_ENABLE(hcec);
bogdanm 0:9b334a45a8ff 751
bogdanm 0:9b334a45a8ff 752 return HAL_OK;
bogdanm 0:9b334a45a8ff 753 }
bogdanm 0:9b334a45a8ff 754 else
bogdanm 0:9b334a45a8ff 755 {
bogdanm 0:9b334a45a8ff 756 return HAL_BUSY;
bogdanm 0:9b334a45a8ff 757 }
bogdanm 0:9b334a45a8ff 758 }
bogdanm 0:9b334a45a8ff 759
bogdanm 0:9b334a45a8ff 760 /**
bogdanm 0:9b334a45a8ff 761 * @brief Get size of the received frame.
bogdanm 0:9b334a45a8ff 762 * @param hcec: CEC handle
bogdanm 0:9b334a45a8ff 763 * @retval Frame size
bogdanm 0:9b334a45a8ff 764 */
bogdanm 0:9b334a45a8ff 765 uint32_t HAL_CEC_GetReceivedFrameSize(CEC_HandleTypeDef *hcec)
bogdanm 0:9b334a45a8ff 766 {
bogdanm 0:9b334a45a8ff 767 return hcec->RxXferSize;
bogdanm 0:9b334a45a8ff 768 }
bogdanm 0:9b334a45a8ff 769
bogdanm 0:9b334a45a8ff 770 /**
bogdanm 0:9b334a45a8ff 771 * @brief This function handles CEC interrupt requests.
bogdanm 0:9b334a45a8ff 772 * @param hcec: CEC handle
bogdanm 0:9b334a45a8ff 773 * @retval None
bogdanm 0:9b334a45a8ff 774 */
bogdanm 0:9b334a45a8ff 775 void HAL_CEC_IRQHandler(CEC_HandleTypeDef *hcec)
bogdanm 0:9b334a45a8ff 776 {
bogdanm 0:9b334a45a8ff 777 /* save interrupts register for further error or interrupts handling purposes */
bogdanm 0:9b334a45a8ff 778 hcec->ErrorCode = hcec->Instance->ISR;
bogdanm 0:9b334a45a8ff 779 /* CEC TX missing acknowledge error interrupt occurred -------------------------------------*/
bogdanm 0:9b334a45a8ff 780 if((__HAL_CEC_GET_FLAG(hcec, CEC_FLAG_TXACKE) != RESET) && (__HAL_CEC_GET_IT_SOURCE(hcec, CEC_IT_TXACKE) != RESET))
bogdanm 0:9b334a45a8ff 781 {
bogdanm 0:9b334a45a8ff 782 __HAL_CEC_CLEAR_FLAG(hcec, CEC_FLAG_TXACKE);
bogdanm 0:9b334a45a8ff 783 hcec->State = HAL_CEC_STATE_ERROR;
bogdanm 0:9b334a45a8ff 784 }
bogdanm 0:9b334a45a8ff 785
bogdanm 0:9b334a45a8ff 786 /* CEC transmit error interrupt occurred --------------------------------------*/
bogdanm 0:9b334a45a8ff 787 if((__HAL_CEC_GET_FLAG(hcec, CEC_FLAG_TXERR) != RESET) && (__HAL_CEC_GET_IT_SOURCE(hcec, CEC_IT_TXERR) != RESET))
bogdanm 0:9b334a45a8ff 788 {
bogdanm 0:9b334a45a8ff 789 __HAL_CEC_CLEAR_FLAG(hcec, CEC_FLAG_TXERR);
bogdanm 0:9b334a45a8ff 790 hcec->State = HAL_CEC_STATE_ERROR;
bogdanm 0:9b334a45a8ff 791 }
bogdanm 0:9b334a45a8ff 792
bogdanm 0:9b334a45a8ff 793 /* CEC TX underrun error interrupt occurred --------------------------------------*/
bogdanm 0:9b334a45a8ff 794 if((__HAL_CEC_GET_FLAG(hcec, CEC_FLAG_TXUDR) != RESET) && (__HAL_CEC_GET_IT_SOURCE(hcec, CEC_IT_TXUDR) != RESET))
bogdanm 0:9b334a45a8ff 795 {
bogdanm 0:9b334a45a8ff 796 __HAL_CEC_CLEAR_FLAG(hcec, CEC_FLAG_TXUDR);
bogdanm 0:9b334a45a8ff 797 hcec->State = HAL_CEC_STATE_ERROR;
bogdanm 0:9b334a45a8ff 798 }
bogdanm 0:9b334a45a8ff 799
bogdanm 0:9b334a45a8ff 800 /* CEC TX arbitration error interrupt occurred --------------------------------------*/
bogdanm 0:9b334a45a8ff 801 if((__HAL_CEC_GET_FLAG(hcec, CEC_FLAG_ARBLST) != RESET) && (__HAL_CEC_GET_IT_SOURCE(hcec, CEC_IT_ARBLST) != RESET))
bogdanm 0:9b334a45a8ff 802 {
bogdanm 0:9b334a45a8ff 803 __HAL_CEC_CLEAR_FLAG(hcec, CEC_FLAG_ARBLST);
bogdanm 0:9b334a45a8ff 804 hcec->State = HAL_CEC_STATE_ERROR;
bogdanm 0:9b334a45a8ff 805 }
bogdanm 0:9b334a45a8ff 806
bogdanm 0:9b334a45a8ff 807 /* CEC RX overrun error interrupt occurred --------------------------------------*/
bogdanm 0:9b334a45a8ff 808 if((__HAL_CEC_GET_FLAG(hcec, CEC_FLAG_RXOVR) != RESET) && (__HAL_CEC_GET_IT_SOURCE(hcec, CEC_IT_RXOVR) != RESET))
bogdanm 0:9b334a45a8ff 809 {
bogdanm 0:9b334a45a8ff 810 __HAL_CEC_CLEAR_FLAG(hcec, CEC_FLAG_RXOVR);
bogdanm 0:9b334a45a8ff 811 hcec->State = HAL_CEC_STATE_ERROR;
bogdanm 0:9b334a45a8ff 812 }
bogdanm 0:9b334a45a8ff 813
bogdanm 0:9b334a45a8ff 814 /* CEC RX bit rising error interrupt occurred --------------------------------------*/
bogdanm 0:9b334a45a8ff 815 if((__HAL_CEC_GET_FLAG(hcec, CEC_FLAG_BRE) != RESET) && (__HAL_CEC_GET_IT_SOURCE(hcec, CEC_IT_BRE) != RESET))
bogdanm 0:9b334a45a8ff 816 {
bogdanm 0:9b334a45a8ff 817 __HAL_CEC_CLEAR_FLAG(hcec, CEC_FLAG_BRE);
bogdanm 0:9b334a45a8ff 818 hcec->State = HAL_CEC_STATE_ERROR;
bogdanm 0:9b334a45a8ff 819 }
bogdanm 0:9b334a45a8ff 820
bogdanm 0:9b334a45a8ff 821 /* CEC RX short bit period error interrupt occurred --------------------------------------*/
bogdanm 0:9b334a45a8ff 822 if((__HAL_CEC_GET_FLAG(hcec, CEC_FLAG_SBPE) != RESET) && (__HAL_CEC_GET_IT_SOURCE(hcec, CEC_IT_SBPE) != RESET))
bogdanm 0:9b334a45a8ff 823 {
bogdanm 0:9b334a45a8ff 824 __HAL_CEC_CLEAR_FLAG(hcec, CEC_FLAG_SBPE);
bogdanm 0:9b334a45a8ff 825 hcec->State = HAL_CEC_STATE_ERROR;
bogdanm 0:9b334a45a8ff 826 }
bogdanm 0:9b334a45a8ff 827
bogdanm 0:9b334a45a8ff 828 /* CEC RX long bit period error interrupt occurred --------------------------------------*/
bogdanm 0:9b334a45a8ff 829 if((__HAL_CEC_GET_FLAG(hcec, CEC_FLAG_LBPE) != RESET) && (__HAL_CEC_GET_IT_SOURCE(hcec, CEC_IT_LBPE) != RESET))
bogdanm 0:9b334a45a8ff 830 {
bogdanm 0:9b334a45a8ff 831 __HAL_CEC_CLEAR_FLAG(hcec, CEC_FLAG_LBPE);
bogdanm 0:9b334a45a8ff 832 hcec->State = HAL_CEC_STATE_ERROR;
bogdanm 0:9b334a45a8ff 833 }
bogdanm 0:9b334a45a8ff 834
bogdanm 0:9b334a45a8ff 835 /* CEC RX missing acknowledge error interrupt occurred --------------------------------------*/
bogdanm 0:9b334a45a8ff 836 if((__HAL_CEC_GET_FLAG(hcec, CEC_FLAG_RXACKE) != RESET) && (__HAL_CEC_GET_IT_SOURCE(hcec, CEC_IT_RXACKE) != RESET))
bogdanm 0:9b334a45a8ff 837 {
bogdanm 0:9b334a45a8ff 838 __HAL_CEC_CLEAR_FLAG(hcec, CEC_FLAG_RXACKE);
bogdanm 0:9b334a45a8ff 839 hcec->State = HAL_CEC_STATE_ERROR;
bogdanm 0:9b334a45a8ff 840 }
bogdanm 0:9b334a45a8ff 841
bogdanm 0:9b334a45a8ff 842 if ((hcec->ErrorCode & CEC_ISR_ALL_ERROR) != 0)
bogdanm 0:9b334a45a8ff 843 {
bogdanm 0:9b334a45a8ff 844 HAL_CEC_ErrorCallback(hcec);
bogdanm 0:9b334a45a8ff 845 }
bogdanm 0:9b334a45a8ff 846
bogdanm 0:9b334a45a8ff 847 /* CEC RX byte received interrupt ---------------------------------------------------*/
bogdanm 0:9b334a45a8ff 848 if((__HAL_CEC_GET_FLAG(hcec, CEC_FLAG_RXBR) != RESET) && (__HAL_CEC_GET_IT_SOURCE(hcec, CEC_IT_RXBR) != RESET))
bogdanm 0:9b334a45a8ff 849 {
bogdanm 0:9b334a45a8ff 850 /* RXBR IT is cleared during HAL_CEC_Transmit_IT processing */
bogdanm 0:9b334a45a8ff 851 CEC_Receive_IT(hcec);
bogdanm 0:9b334a45a8ff 852 }
bogdanm 0:9b334a45a8ff 853
bogdanm 0:9b334a45a8ff 854 /* CEC RX end received interrupt ---------------------------------------------------*/
bogdanm 0:9b334a45a8ff 855 if((__HAL_CEC_GET_FLAG(hcec, CEC_FLAG_RXEND) != RESET) && (__HAL_CEC_GET_IT_SOURCE(hcec, CEC_IT_RXEND) != RESET))
bogdanm 0:9b334a45a8ff 856 {
bogdanm 0:9b334a45a8ff 857 /* RXBR IT is cleared during HAL_CEC_Transmit_IT processing */
bogdanm 0:9b334a45a8ff 858 CEC_Receive_IT(hcec);
bogdanm 0:9b334a45a8ff 859 }
bogdanm 0:9b334a45a8ff 860
bogdanm 0:9b334a45a8ff 861
bogdanm 0:9b334a45a8ff 862 /* CEC TX byte request interrupt ------------------------------------------------*/
bogdanm 0:9b334a45a8ff 863 if((__HAL_CEC_GET_FLAG(hcec, CEC_FLAG_TXBR) != RESET) &&(__HAL_CEC_GET_IT_SOURCE(hcec, CEC_IT_TXBR) != RESET))
bogdanm 0:9b334a45a8ff 864 {
bogdanm 0:9b334a45a8ff 865 /* TXBR IT is cleared during HAL_CEC_Transmit_IT processing */
bogdanm 0:9b334a45a8ff 866 CEC_Transmit_IT(hcec);
bogdanm 0:9b334a45a8ff 867 }
bogdanm 0:9b334a45a8ff 868
bogdanm 0:9b334a45a8ff 869 /* CEC TX end interrupt ------------------------------------------------*/
bogdanm 0:9b334a45a8ff 870 if((__HAL_CEC_GET_FLAG(hcec, CEC_FLAG_TXEND) != RESET) &&(__HAL_CEC_GET_IT_SOURCE(hcec, CEC_IT_TXEND) != RESET))
bogdanm 0:9b334a45a8ff 871 {
bogdanm 0:9b334a45a8ff 872 /* TXEND IT is cleared during HAL_CEC_Transmit_IT processing */
bogdanm 0:9b334a45a8ff 873 CEC_Transmit_IT(hcec);
bogdanm 0:9b334a45a8ff 874 }
bogdanm 0:9b334a45a8ff 875 }
bogdanm 0:9b334a45a8ff 876
bogdanm 0:9b334a45a8ff 877 /**
bogdanm 0:9b334a45a8ff 878 * @brief Tx Transfer completed callback
bogdanm 0:9b334a45a8ff 879 * @param hcec: CEC handle
bogdanm 0:9b334a45a8ff 880 * @retval None
bogdanm 0:9b334a45a8ff 881 */
bogdanm 0:9b334a45a8ff 882 __weak void HAL_CEC_TxCpltCallback(CEC_HandleTypeDef *hcec)
bogdanm 0:9b334a45a8ff 883 {
mbed_official 83:a036322b8637 884 /* Prevent unused argument(s) compilation warning */
mbed_official 83:a036322b8637 885 UNUSED(hcec);
bogdanm 0:9b334a45a8ff 886 /* NOTE : This function should not be modified, when the callback is needed,
bogdanm 0:9b334a45a8ff 887 the HAL_CEC_TxCpltCallback can be implemented in the user file
bogdanm 0:9b334a45a8ff 888 */
bogdanm 0:9b334a45a8ff 889 }
bogdanm 0:9b334a45a8ff 890
bogdanm 0:9b334a45a8ff 891 /**
bogdanm 0:9b334a45a8ff 892 * @brief Rx Transfer completed callback
bogdanm 0:9b334a45a8ff 893 * @param hcec: CEC handle
bogdanm 0:9b334a45a8ff 894 * @retval None
bogdanm 0:9b334a45a8ff 895 */
bogdanm 0:9b334a45a8ff 896 __weak void HAL_CEC_RxCpltCallback(CEC_HandleTypeDef *hcec)
bogdanm 0:9b334a45a8ff 897 {
mbed_official 83:a036322b8637 898 /* Prevent unused argument(s) compilation warning */
mbed_official 83:a036322b8637 899 UNUSED(hcec);
bogdanm 0:9b334a45a8ff 900 /* NOTE : This function should not be modified, when the callback is needed,
bogdanm 0:9b334a45a8ff 901 the HAL_CEC_TxCpltCallback can be implemented in the user file
bogdanm 0:9b334a45a8ff 902 */
bogdanm 0:9b334a45a8ff 903 }
bogdanm 0:9b334a45a8ff 904
bogdanm 0:9b334a45a8ff 905 /**
bogdanm 0:9b334a45a8ff 906 * @brief CEC error callbacks
bogdanm 0:9b334a45a8ff 907 * @param hcec: CEC handle
bogdanm 0:9b334a45a8ff 908 * @retval None
bogdanm 0:9b334a45a8ff 909 */
bogdanm 0:9b334a45a8ff 910 __weak void HAL_CEC_ErrorCallback(CEC_HandleTypeDef *hcec)
bogdanm 0:9b334a45a8ff 911 {
mbed_official 83:a036322b8637 912 /* Prevent unused argument(s) compilation warning */
mbed_official 83:a036322b8637 913 UNUSED(hcec);
bogdanm 0:9b334a45a8ff 914 /* NOTE : This function should not be modified, when the callback is needed,
bogdanm 0:9b334a45a8ff 915 the HAL_CEC_ErrorCallback can be implemented in the user file
bogdanm 0:9b334a45a8ff 916 */
bogdanm 0:9b334a45a8ff 917 }
bogdanm 0:9b334a45a8ff 918 /**
bogdanm 0:9b334a45a8ff 919 * @}
bogdanm 0:9b334a45a8ff 920 */
bogdanm 0:9b334a45a8ff 921
bogdanm 0:9b334a45a8ff 922 /** @defgroup CEC_Exported_Functions_Group3 Peripheral Control function
bogdanm 0:9b334a45a8ff 923 * @brief CEC control functions
bogdanm 0:9b334a45a8ff 924 *
bogdanm 0:9b334a45a8ff 925 @verbatim
bogdanm 0:9b334a45a8ff 926 ===============================================================================
bogdanm 0:9b334a45a8ff 927 ##### Peripheral Control function #####
bogdanm 0:9b334a45a8ff 928 ===============================================================================
bogdanm 0:9b334a45a8ff 929 [..]
bogdanm 0:9b334a45a8ff 930 This subsection provides a set of functions allowing to control the CEC.
bogdanm 0:9b334a45a8ff 931 (+) HAL_CEC_GetState() API can be helpful to check in run-time the state of the CEC peripheral.
bogdanm 0:9b334a45a8ff 932 @endverbatim
bogdanm 0:9b334a45a8ff 933 * @{
bogdanm 0:9b334a45a8ff 934 */
bogdanm 0:9b334a45a8ff 935 /**
bogdanm 0:9b334a45a8ff 936 * @brief return the CEC state
bogdanm 0:9b334a45a8ff 937 * @param hcec: CEC handle
bogdanm 0:9b334a45a8ff 938 * @retval HAL state
bogdanm 0:9b334a45a8ff 939 */
bogdanm 0:9b334a45a8ff 940 HAL_CEC_StateTypeDef HAL_CEC_GetState(CEC_HandleTypeDef *hcec)
bogdanm 0:9b334a45a8ff 941 {
bogdanm 0:9b334a45a8ff 942 return hcec->State;
bogdanm 0:9b334a45a8ff 943 }
bogdanm 0:9b334a45a8ff 944
bogdanm 0:9b334a45a8ff 945 /**
bogdanm 0:9b334a45a8ff 946 * @brief Return the CEC error code
bogdanm 0:9b334a45a8ff 947 * @param hcec : pointer to a CEC_HandleTypeDef structure that contains
bogdanm 0:9b334a45a8ff 948 * the configuration information for the specified CEC.
bogdanm 0:9b334a45a8ff 949 * @retval CEC Error Code
bogdanm 0:9b334a45a8ff 950 */
bogdanm 0:9b334a45a8ff 951 uint32_t HAL_CEC_GetError(CEC_HandleTypeDef *hcec)
bogdanm 0:9b334a45a8ff 952 {
bogdanm 0:9b334a45a8ff 953 return hcec->ErrorCode;
bogdanm 0:9b334a45a8ff 954 }
bogdanm 0:9b334a45a8ff 955
bogdanm 0:9b334a45a8ff 956 /**
bogdanm 0:9b334a45a8ff 957 * @}
bogdanm 0:9b334a45a8ff 958 */
bogdanm 0:9b334a45a8ff 959
bogdanm 0:9b334a45a8ff 960 /**
bogdanm 0:9b334a45a8ff 961 * @brief Send data in interrupt mode
bogdanm 0:9b334a45a8ff 962 * @param hcec: CEC handle.
bogdanm 0:9b334a45a8ff 963 * Function called under interruption only, once
bogdanm 0:9b334a45a8ff 964 * interruptions have been enabled by HAL_CEC_Transmit_IT()
bogdanm 0:9b334a45a8ff 965 * @retval HAL status
bogdanm 0:9b334a45a8ff 966 */
bogdanm 0:9b334a45a8ff 967 static HAL_StatusTypeDef CEC_Transmit_IT(CEC_HandleTypeDef *hcec)
bogdanm 0:9b334a45a8ff 968 {
bogdanm 0:9b334a45a8ff 969 /* if the IP is already busy or if there is a previous transmission
bogdanm 0:9b334a45a8ff 970 already pending due to arbitration loss */
bogdanm 0:9b334a45a8ff 971 if ((hcec->State == HAL_CEC_STATE_BUSY_TX)
bogdanm 0:9b334a45a8ff 972 || (__HAL_CEC_GET_TRANSMISSION_START_FLAG(hcec) != RESET))
bogdanm 0:9b334a45a8ff 973 {
bogdanm 0:9b334a45a8ff 974 __HAL_LOCK(hcec);
bogdanm 0:9b334a45a8ff 975 /* set state to BUSY TX, in case it wasn't set already (case
bogdanm 0:9b334a45a8ff 976 * of transmission new attempt after arbitration loss) */
bogdanm 0:9b334a45a8ff 977 if (hcec->State != HAL_CEC_STATE_BUSY_TX)
bogdanm 0:9b334a45a8ff 978 {
bogdanm 0:9b334a45a8ff 979 hcec->State = HAL_CEC_STATE_BUSY_TX;
bogdanm 0:9b334a45a8ff 980 }
bogdanm 0:9b334a45a8ff 981
bogdanm 0:9b334a45a8ff 982 /* if all data have been sent */
bogdanm 0:9b334a45a8ff 983 if(hcec->TxXferCount == 0)
bogdanm 0:9b334a45a8ff 984 {
bogdanm 0:9b334a45a8ff 985 /* Disable Peripheral to write CEC_IER register */
bogdanm 0:9b334a45a8ff 986 __HAL_CEC_DISABLE(hcec);
bogdanm 0:9b334a45a8ff 987
bogdanm 0:9b334a45a8ff 988 /* Disable the CEC Transmission Interrupts */
bogdanm 0:9b334a45a8ff 989 __HAL_CEC_DISABLE_IT(hcec, CEC_IT_TXBR|CEC_IT_TXEND);
bogdanm 0:9b334a45a8ff 990 /* Disable the CEC Transmission Error Interrupts */
bogdanm 0:9b334a45a8ff 991 __HAL_CEC_DISABLE_IT(hcec, CEC_IER_TX_ALL_ERR);
bogdanm 0:9b334a45a8ff 992
bogdanm 0:9b334a45a8ff 993 /* Enable the Peripheral */
bogdanm 0:9b334a45a8ff 994 __HAL_CEC_ENABLE(hcec);
bogdanm 0:9b334a45a8ff 995
bogdanm 0:9b334a45a8ff 996 __HAL_CEC_CLEAR_FLAG(hcec,CEC_FLAG_TXBR|CEC_FLAG_TXEND);
bogdanm 0:9b334a45a8ff 997
bogdanm 0:9b334a45a8ff 998 hcec->State = HAL_CEC_STATE_READY;
bogdanm 0:9b334a45a8ff 999 /* Call the Process Unlocked before calling the Tx call back API to give the possibility to
bogdanm 0:9b334a45a8ff 1000 start again the Transmission under the Tx call back API */
bogdanm 0:9b334a45a8ff 1001 __HAL_UNLOCK(hcec);
bogdanm 0:9b334a45a8ff 1002
bogdanm 0:9b334a45a8ff 1003 HAL_CEC_TxCpltCallback(hcec);
bogdanm 0:9b334a45a8ff 1004
bogdanm 0:9b334a45a8ff 1005 return HAL_OK;
bogdanm 0:9b334a45a8ff 1006 }
bogdanm 0:9b334a45a8ff 1007 else
bogdanm 0:9b334a45a8ff 1008 {
bogdanm 0:9b334a45a8ff 1009 if (hcec->TxXferCount == 1)
bogdanm 0:9b334a45a8ff 1010 {
bogdanm 0:9b334a45a8ff 1011 /* if this is the last byte transmission, set TX End of Message (TXEOM) bit */
bogdanm 0:9b334a45a8ff 1012 __HAL_CEC_LAST_BYTE_TX_SET(hcec);
bogdanm 0:9b334a45a8ff 1013 }
bogdanm 0:9b334a45a8ff 1014 /* clear Tx-Byte request flag */
bogdanm 0:9b334a45a8ff 1015 __HAL_CEC_CLEAR_FLAG(hcec,CEC_FLAG_TXBR);
bogdanm 0:9b334a45a8ff 1016 hcec->Instance->TXDR = *hcec->pTxBuffPtr++;
bogdanm 0:9b334a45a8ff 1017 hcec->TxXferCount--;
bogdanm 0:9b334a45a8ff 1018
bogdanm 0:9b334a45a8ff 1019 /* Process Unlocked */
bogdanm 0:9b334a45a8ff 1020 __HAL_UNLOCK(hcec);
bogdanm 0:9b334a45a8ff 1021
bogdanm 0:9b334a45a8ff 1022 return HAL_OK;
bogdanm 0:9b334a45a8ff 1023 }
bogdanm 0:9b334a45a8ff 1024 }
bogdanm 0:9b334a45a8ff 1025 else
bogdanm 0:9b334a45a8ff 1026 {
bogdanm 0:9b334a45a8ff 1027 return HAL_BUSY;
bogdanm 0:9b334a45a8ff 1028 }
bogdanm 0:9b334a45a8ff 1029 }
bogdanm 0:9b334a45a8ff 1030
bogdanm 0:9b334a45a8ff 1031
bogdanm 0:9b334a45a8ff 1032 /**
bogdanm 0:9b334a45a8ff 1033 * @brief Receive data in interrupt mode.
bogdanm 0:9b334a45a8ff 1034 * @param hcec: CEC handle.
bogdanm 0:9b334a45a8ff 1035 * Function called under interruption only, once
bogdanm 0:9b334a45a8ff 1036 * interruptions have been enabled by HAL_CEC_Receive_IT()
bogdanm 0:9b334a45a8ff 1037 * @retval HAL status
bogdanm 0:9b334a45a8ff 1038 */
bogdanm 0:9b334a45a8ff 1039 static HAL_StatusTypeDef CEC_Receive_IT(CEC_HandleTypeDef *hcec)
bogdanm 0:9b334a45a8ff 1040 {
bogdanm 0:9b334a45a8ff 1041 uint32_t tempisr;
bogdanm 0:9b334a45a8ff 1042
bogdanm 0:9b334a45a8ff 1043 /* Three different conditions are tested to carry out the RX IT processing:
bogdanm 0:9b334a45a8ff 1044 * - the IP is in reception stand-by (the IP state is HAL_CEC_STATE_STANDBY_RX) and
bogdanm 0:9b334a45a8ff 1045 * the reception of the first byte is starting
bogdanm 0:9b334a45a8ff 1046 * - a message reception is already on-going (the IP state is HAL_CEC_STATE_BUSY_RX)
bogdanm 0:9b334a45a8ff 1047 * and a new byte is being received
bogdanm 0:9b334a45a8ff 1048 * - a transmission has just been started (the IP state is HAL_CEC_STATE_BUSY_TX)
bogdanm 0:9b334a45a8ff 1049 * but has been interrupted by a new message reception or discarded due to
bogdanm 0:9b334a45a8ff 1050 * arbitration loss: the reception of the first or higher priority message
bogdanm 0:9b334a45a8ff 1051 * (the arbitration winner) is starting */
bogdanm 0:9b334a45a8ff 1052 if ((hcec->State == HAL_CEC_STATE_STANDBY_RX)
bogdanm 0:9b334a45a8ff 1053 || (hcec->State == HAL_CEC_STATE_BUSY_RX)
bogdanm 0:9b334a45a8ff 1054 || (hcec->State == HAL_CEC_STATE_BUSY_TX))
bogdanm 0:9b334a45a8ff 1055 {
bogdanm 0:9b334a45a8ff 1056 /* reception is starting */
bogdanm 0:9b334a45a8ff 1057 hcec->State = HAL_CEC_STATE_BUSY_RX;
bogdanm 0:9b334a45a8ff 1058 tempisr = (uint32_t) (hcec->Instance->ISR);
bogdanm 0:9b334a45a8ff 1059 if ((tempisr & CEC_FLAG_RXBR) != 0)
bogdanm 0:9b334a45a8ff 1060 {
bogdanm 0:9b334a45a8ff 1061 /* Process Locked */
bogdanm 0:9b334a45a8ff 1062 __HAL_LOCK(hcec);
bogdanm 0:9b334a45a8ff 1063 /* read received byte */
bogdanm 0:9b334a45a8ff 1064 *hcec->pRxBuffPtr++ = hcec->Instance->RXDR;
bogdanm 0:9b334a45a8ff 1065 /* if last byte has been received */
bogdanm 0:9b334a45a8ff 1066 if ((tempisr & CEC_FLAG_RXEND) != 0)
bogdanm 0:9b334a45a8ff 1067 {
bogdanm 0:9b334a45a8ff 1068 /* clear IT */
bogdanm 0:9b334a45a8ff 1069 __HAL_CEC_CLEAR_FLAG(hcec, CEC_FLAG_RXBR|CEC_FLAG_RXEND);
bogdanm 0:9b334a45a8ff 1070 /* RX interrupts are not disabled at this point.
bogdanm 0:9b334a45a8ff 1071 * Indeed, to disable the IT, the IP must be disabled first
bogdanm 0:9b334a45a8ff 1072 * which resets the TXSOM flag. In case of arbitration loss,
bogdanm 0:9b334a45a8ff 1073 * this leads to a transmission abort.
bogdanm 0:9b334a45a8ff 1074 * Therefore, RX interruptions disabling if so required,
bogdanm 0:9b334a45a8ff 1075 * is done in HAL_CEC_RxCpltCallback */
bogdanm 0:9b334a45a8ff 1076
bogdanm 0:9b334a45a8ff 1077 /* IP state is moved to READY.
bogdanm 0:9b334a45a8ff 1078 * If the IP must remain in standby mode to listen
bogdanm 0:9b334a45a8ff 1079 * any new message, it is up to HAL_CEC_RxCpltCallback
bogdanm 0:9b334a45a8ff 1080 * to move it again to HAL_CEC_STATE_STANDBY_RX */
bogdanm 0:9b334a45a8ff 1081 hcec->State = HAL_CEC_STATE_READY;
bogdanm 0:9b334a45a8ff 1082
bogdanm 0:9b334a45a8ff 1083 /* Call the Process Unlocked before calling the Rx call back API */
bogdanm 0:9b334a45a8ff 1084 __HAL_UNLOCK(hcec);
bogdanm 0:9b334a45a8ff 1085 HAL_CEC_RxCpltCallback(hcec);
bogdanm 0:9b334a45a8ff 1086
bogdanm 0:9b334a45a8ff 1087 return HAL_OK;
bogdanm 0:9b334a45a8ff 1088 }
bogdanm 0:9b334a45a8ff 1089 __HAL_CEC_CLEAR_FLAG(hcec, CEC_FLAG_RXBR);
bogdanm 0:9b334a45a8ff 1090
bogdanm 0:9b334a45a8ff 1091 hcec->RxXferSize++;
bogdanm 0:9b334a45a8ff 1092 /* Process Unlocked */
bogdanm 0:9b334a45a8ff 1093 __HAL_UNLOCK(hcec);
bogdanm 0:9b334a45a8ff 1094
bogdanm 0:9b334a45a8ff 1095 return HAL_OK;
bogdanm 0:9b334a45a8ff 1096 }
bogdanm 0:9b334a45a8ff 1097 else
bogdanm 0:9b334a45a8ff 1098 {
bogdanm 0:9b334a45a8ff 1099 return HAL_BUSY;
bogdanm 0:9b334a45a8ff 1100 }
bogdanm 0:9b334a45a8ff 1101 }
bogdanm 0:9b334a45a8ff 1102 else
bogdanm 0:9b334a45a8ff 1103 {
bogdanm 0:9b334a45a8ff 1104 return HAL_BUSY;
bogdanm 0:9b334a45a8ff 1105 }
bogdanm 0:9b334a45a8ff 1106 }
bogdanm 0:9b334a45a8ff 1107 /**
bogdanm 0:9b334a45a8ff 1108 * @}
bogdanm 0:9b334a45a8ff 1109 */
bogdanm 0:9b334a45a8ff 1110 #endif /* HAL_CEC_MODULE_ENABLED */
bogdanm 0:9b334a45a8ff 1111 /**
bogdanm 0:9b334a45a8ff 1112 * @}
bogdanm 0:9b334a45a8ff 1113 */
bogdanm 0:9b334a45a8ff 1114
bogdanm 0:9b334a45a8ff 1115 /**
bogdanm 0:9b334a45a8ff 1116 * @}
bogdanm 0:9b334a45a8ff 1117 */
bogdanm 0:9b334a45a8ff 1118
bogdanm 0:9b334a45a8ff 1119 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/