
Encoder
Dependencies: mbed
Fork of HardwareQuadratureEncoderABZ by
stm32f4xx.h
00001 /** 00002 ****************************************************************************** 00003 * @file stm32f4xx.h 00004 * @author MCD Application Team 00005 * @version V1.1.0 00006 * @date 11-January-2013 00007 * @brief CMSIS Cortex-M4 Device Peripheral Access Layer Header File. 00008 * This file contains all the peripheral register's definitions, bits 00009 * definitions and memory mapping for STM32F4xx devices. 00010 * 00011 * The file is the unique include file that the application programmer 00012 * is using in the C source code, usually in main.c. This file contains: 00013 * - Configuration section that allows to select: 00014 * - The device used in the target application 00015 * - To use or not the peripheral's drivers in application code(i.e. 00016 * code will be based on direct access to peripheral's registers 00017 * rather than drivers API), this option is controlled by 00018 * "#define USE_STDPERIPH_DRIVER" 00019 * - To change few application-specific parameters such as the HSE 00020 * crystal frequency 00021 * - Data structures and the address mapping for all peripherals 00022 * - Peripheral's registers declarations and bits definition 00023 * - Macros to access peripheral's registers hardware 00024 * 00025 ****************************************************************************** 00026 * @attention 00027 * 00028 * <h2><center>© COPYRIGHT 2013 STMicroelectronics</center></h2> 00029 * 00030 * Licensed under MCD-ST Liberty SW License Agreement V2, (the "License"); 00031 * You may not use this file except in compliance with the License. 00032 * You may obtain a copy of the License at: 00033 * 00034 * http://www.st.com/software_license_agreement_liberty_v2 00035 * 00036 * Unless required by applicable law or agreed to in writing, software 00037 * distributed under the License is distributed on an "AS IS" BASIS, 00038 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. 00039 * See the License for the specific language governing permissions and 00040 * limitations under the License. 00041 * 00042 ****************************************************************************** 00043 */ 00044 00045 /** @addtogroup CMSIS 00046 * @{ 00047 */ 00048 00049 /** @addtogroup stm32f4xx 00050 * @{ 00051 */ 00052 00053 #ifndef __STM32F4xx_H 00054 #define __STM32F4xx_H 00055 00056 #ifdef __cplusplus 00057 extern "C" { 00058 #endif /* __cplusplus */ 00059 00060 /** @addtogroup Library_configuration_section 00061 * @{ 00062 */ 00063 00064 /* Uncomment the line below according to the target STM32 device used in your 00065 application 00066 */ 00067 00068 #if !defined (STM32F4XX) && !defined (STM32F40XX) && !defined (STM32F427X) 00069 #define STM32F40XX /*!< STM32F40xx/41xx Devices */ 00070 /* #define STM32F427X */ /*!< STM32F427x/437x Devices*/ 00071 #endif 00072 00073 00074 /* Tip: To avoid modifying this file each time you need to switch between these 00075 devices, you can define the device in your toolchain compiler preprocessor. 00076 */ 00077 00078 #if !defined (STM32F4XX) && !defined (STM32F40XX) && !defined (STM32F427X) 00079 #error "Please select first the target STM32F4xx device used in your application (in stm32f4xx.h file)" 00080 #endif 00081 00082 #if !defined (USE_STDPERIPH_DRIVER) 00083 /** 00084 * @brief Comment the line below if you will not use the peripherals drivers. 00085 In this case, these drivers will not be included and the application code will 00086 be based on direct access to peripherals registers 00087 */ 00088 /*#define USE_STDPERIPH_DRIVER */ 00089 #endif /* USE_STDPERIPH_DRIVER */ 00090 00091 /** 00092 * @brief In the following line adjust the value of External High Speed oscillator (HSE) 00093 used in your application 00094 00095 Tip: To avoid modifying this file each time you need to use different HSE, you 00096 can define the HSE value in your toolchain compiler preprocessor. 00097 */ 00098 00099 #if !defined (HSE_VALUE) 00100 #define HSE_VALUE ((uint32_t)8000000) /*!< Value of the External oscillator in Hz */ 00101 #endif /* HSE_VALUE */ 00102 00103 /** 00104 * @brief In the following line adjust the External High Speed oscillator (HSE) Startup 00105 Timeout value 00106 */ 00107 #if !defined (HSE_STARTUP_TIMEOUT) 00108 #define HSE_STARTUP_TIMEOUT ((uint16_t)0x0500) /*!< Time out for HSE start up */ 00109 #endif /* HSE_STARTUP_TIMEOUT */ 00110 00111 #if !defined (HSI_VALUE) 00112 #define HSI_VALUE ((uint32_t)16000000) /*!< Value of the Internal oscillator in Hz*/ 00113 #endif /* HSI_VALUE */ 00114 00115 /** 00116 * @brief STM32F4XX Standard Peripherals Library version number V1.1.0 00117 */ 00118 #define __STM32F4XX_STDPERIPH_VERSION_MAIN (0x01) /*!< [31:24] main version */ 00119 #define __STM32F4XX_STDPERIPH_VERSION_SUB1 (0x01) /*!< [23:16] sub1 version */ 00120 #define __STM32F4XX_STDPERIPH_VERSION_SUB2 (0x00) /*!< [15:8] sub2 version */ 00121 #define __STM32F4XX_STDPERIPH_VERSION_RC (0x00) /*!< [7:0] release candidate */ 00122 #define __STM32F4XX_STDPERIPH_VERSION ((__STM32F4XX_STDPERIPH_VERSION_MAIN << 24)\ 00123 |(__STM32F4XX_STDPERIPH_VERSION_SUB1 << 16)\ 00124 |(__STM32F4XX_STDPERIPH_VERSION_SUB2 << 8)\ 00125 |(__STM32F4XX_STDPERIPH_VERSION_RC)) 00126 00127 /** 00128 * @} 00129 */ 00130 00131 /** @addtogroup Configuration_section_for_CMSIS 00132 * @{ 00133 */ 00134 00135 /** 00136 * @brief Configuration of the Cortex-M4 Processor and Core Peripherals 00137 */ 00138 #define __CM4_REV 0x0001 /*!< Core revision r0p1 */ 00139 #define __MPU_PRESENT 1 /*!< STM32F4XX provides an MPU */ 00140 #define __NVIC_PRIO_BITS 4 /*!< STM32F4XX uses 4 Bits for the Priority Levels */ 00141 #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */ 00142 #define __FPU_PRESENT 1 /*!< FPU present */ 00143 00144 /** 00145 * @brief STM32F4XX Interrupt Number Definition, according to the selected device 00146 * in @ref Library_configuration_section 00147 */ 00148 typedef enum IRQn 00149 { 00150 /****** Cortex-M4 Processor Exceptions Numbers ****************************************************************/ 00151 NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */ 00152 MemoryManagement_IRQn = -12, /*!< 4 Cortex-M4 Memory Management Interrupt */ 00153 BusFault_IRQn = -11, /*!< 5 Cortex-M4 Bus Fault Interrupt */ 00154 UsageFault_IRQn = -10, /*!< 6 Cortex-M4 Usage Fault Interrupt */ 00155 SVCall_IRQn = -5, /*!< 11 Cortex-M4 SV Call Interrupt */ 00156 DebugMonitor_IRQn = -4, /*!< 12 Cortex-M4 Debug Monitor Interrupt */ 00157 PendSV_IRQn = -2, /*!< 14 Cortex-M4 Pend SV Interrupt */ 00158 SysTick_IRQn = -1, /*!< 15 Cortex-M4 System Tick Interrupt */ 00159 /****** STM32 specific Interrupt Numbers **********************************************************************/ 00160 WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */ 00161 PVD_IRQn = 1, /*!< PVD through EXTI Line detection Interrupt */ 00162 TAMP_STAMP_IRQn = 2, /*!< Tamper and TimeStamp interrupts through the EXTI line */ 00163 RTC_WKUP_IRQn = 3, /*!< RTC Wakeup interrupt through the EXTI line */ 00164 FLASH_IRQn = 4, /*!< FLASH global Interrupt */ 00165 RCC_IRQn = 5, /*!< RCC global Interrupt */ 00166 EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */ 00167 EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */ 00168 EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */ 00169 EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */ 00170 EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */ 00171 DMA1_Stream0_IRQn = 11, /*!< DMA1 Stream 0 global Interrupt */ 00172 DMA1_Stream1_IRQn = 12, /*!< DMA1 Stream 1 global Interrupt */ 00173 DMA1_Stream2_IRQn = 13, /*!< DMA1 Stream 2 global Interrupt */ 00174 DMA1_Stream3_IRQn = 14, /*!< DMA1 Stream 3 global Interrupt */ 00175 DMA1_Stream4_IRQn = 15, /*!< DMA1 Stream 4 global Interrupt */ 00176 DMA1_Stream5_IRQn = 16, /*!< DMA1 Stream 5 global Interrupt */ 00177 DMA1_Stream6_IRQn = 17, /*!< DMA1 Stream 6 global Interrupt */ 00178 ADC_IRQn = 18, /*!< ADC1, ADC2 and ADC3 global Interrupts */ 00179 CAN1_TX_IRQn = 19, /*!< CAN1 TX Interrupt */ 00180 CAN1_RX0_IRQn = 20, /*!< CAN1 RX0 Interrupt */ 00181 CAN1_RX1_IRQn = 21, /*!< CAN1 RX1 Interrupt */ 00182 CAN1_SCE_IRQn = 22, /*!< CAN1 SCE Interrupt */ 00183 EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */ 00184 TIM1_BRK_TIM9_IRQn = 24, /*!< TIM1 Break interrupt and TIM9 global interrupt */ 00185 TIM1_UP_TIM10_IRQn = 25, /*!< TIM1 Update Interrupt and TIM10 global interrupt */ 00186 TIM1_TRG_COM_TIM11_IRQn = 26, /*!< TIM1 Trigger and Commutation Interrupt and TIM11 global interrupt */ 00187 TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */ 00188 TIM2_IRQn = 28, /*!< TIM2 global Interrupt */ 00189 TIM3_IRQn = 29, /*!< TIM3 global Interrupt */ 00190 TIM4_IRQn = 30, /*!< TIM4 global Interrupt */ 00191 I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */ 00192 I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */ 00193 I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */ 00194 I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */ 00195 SPI1_IRQn = 35, /*!< SPI1 global Interrupt */ 00196 SPI2_IRQn = 36, /*!< SPI2 global Interrupt */ 00197 USART1_IRQn = 37, /*!< USART1 global Interrupt */ 00198 USART2_IRQn = 38, /*!< USART2 global Interrupt */ 00199 USART3_IRQn = 39, /*!< USART3 global Interrupt */ 00200 EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */ 00201 RTC_Alarm_IRQn = 41, /*!< RTC Alarm (A and B) through EXTI Line Interrupt */ 00202 OTG_FS_WKUP_IRQn = 42, /*!< USB OTG FS Wakeup through EXTI line interrupt */ 00203 TIM8_BRK_TIM12_IRQn = 43, /*!< TIM8 Break Interrupt and TIM12 global interrupt */ 00204 TIM8_UP_TIM13_IRQn = 44, /*!< TIM8 Update Interrupt and TIM13 global interrupt */ 00205 TIM8_TRG_COM_TIM14_IRQn = 45, /*!< TIM8 Trigger and Commutation Interrupt and TIM14 global interrupt */ 00206 TIM8_CC_IRQn = 46, /*!< TIM8 Capture Compare Interrupt */ 00207 DMA1_Stream7_IRQn = 47, /*!< DMA1 Stream7 Interrupt */ 00208 FSMC_IRQn = 48, /*!< FSMC global Interrupt */ 00209 SDIO_IRQn = 49, /*!< SDIO global Interrupt */ 00210 TIM5_IRQn = 50, /*!< TIM5 global Interrupt */ 00211 SPI3_IRQn = 51, /*!< SPI3 global Interrupt */ 00212 UART4_IRQn = 52, /*!< UART4 global Interrupt */ 00213 UART5_IRQn = 53, /*!< UART5 global Interrupt */ 00214 TIM6_DAC_IRQn = 54, /*!< TIM6 global and DAC1&2 underrun error interrupts */ 00215 TIM7_IRQn = 55, /*!< TIM7 global interrupt */ 00216 DMA2_Stream0_IRQn = 56, /*!< DMA2 Stream 0 global Interrupt */ 00217 DMA2_Stream1_IRQn = 57, /*!< DMA2 Stream 1 global Interrupt */ 00218 DMA2_Stream2_IRQn = 58, /*!< DMA2 Stream 2 global Interrupt */ 00219 DMA2_Stream3_IRQn = 59, /*!< DMA2 Stream 3 global Interrupt */ 00220 DMA2_Stream4_IRQn = 60, /*!< DMA2 Stream 4 global Interrupt */ 00221 ETH_IRQn = 61, /*!< Ethernet global Interrupt */ 00222 ETH_WKUP_IRQn = 62, /*!< Ethernet Wakeup through EXTI line Interrupt */ 00223 CAN2_TX_IRQn = 63, /*!< CAN2 TX Interrupt */ 00224 CAN2_RX0_IRQn = 64, /*!< CAN2 RX0 Interrupt */ 00225 CAN2_RX1_IRQn = 65, /*!< CAN2 RX1 Interrupt */ 00226 CAN2_SCE_IRQn = 66, /*!< CAN2 SCE Interrupt */ 00227 OTG_FS_IRQn = 67, /*!< USB OTG FS global Interrupt */ 00228 DMA2_Stream5_IRQn = 68, /*!< DMA2 Stream 5 global interrupt */ 00229 DMA2_Stream6_IRQn = 69, /*!< DMA2 Stream 6 global interrupt */ 00230 DMA2_Stream7_IRQn = 70, /*!< DMA2 Stream 7 global interrupt */ 00231 USART6_IRQn = 71, /*!< USART6 global interrupt */ 00232 I2C3_EV_IRQn = 72, /*!< I2C3 event interrupt */ 00233 I2C3_ER_IRQn = 73, /*!< I2C3 error interrupt */ 00234 OTG_HS_EP1_OUT_IRQn = 74, /*!< USB OTG HS End Point 1 Out global interrupt */ 00235 OTG_HS_EP1_IN_IRQn = 75, /*!< USB OTG HS End Point 1 In global interrupt */ 00236 OTG_HS_WKUP_IRQn = 76, /*!< USB OTG HS Wakeup through EXTI interrupt */ 00237 OTG_HS_IRQn = 77, /*!< USB OTG HS global interrupt */ 00238 DCMI_IRQn = 78, /*!< DCMI global interrupt */ 00239 CRYP_IRQn = 79, /*!< CRYP crypto global interrupt */ 00240 HASH_RNG_IRQn = 80, /*!< Hash and Rng global interrupt */ 00241 00242 #ifdef STM32F40XX 00243 FPU_IRQn = 81 /*!< FPU global interrupt */ 00244 #endif /* STM32F40XX */ 00245 00246 #ifdef STM32F427X 00247 FPU_IRQn = 81, /*!< FPU global interrupt */ 00248 UART7_IRQn = 82, /*!< UART7 global interrupt */ 00249 UART8_IRQn = 83, /*!< UART8 global interrupt */ 00250 SPI4_IRQn = 84, /*!< SPI4 global Interrupt */ 00251 SPI5_IRQn = 85, /*!< SPI5 global Interrupt */ 00252 SPI6_IRQn = 86 /*!< SPI6 global Interrupt */ 00253 #endif /* STM32F427X */ 00254 00255 } IRQn_Type; 00256 00257 /** 00258 * @} 00259 */ 00260 00261 #include "core_cm4.h" /* Cortex-M4 processor and core peripherals */ 00262 #include "system_stm32f4xx.h" 00263 #include <stdint.h> 00264 00265 /** @addtogroup Exported_types 00266 * @{ 00267 */ 00268 /*!< STM32F10x Standard Peripheral Library old types (maintained for legacy purpose) */ 00269 typedef int32_t s32; 00270 typedef int16_t s16; 00271 typedef int8_t s8; 00272 00273 typedef const int32_t sc32; /*!< Read Only */ 00274 typedef const int16_t sc16; /*!< Read Only */ 00275 typedef const int8_t sc8; /*!< Read Only */ 00276 00277 typedef __IO int32_t vs32; 00278 typedef __IO int16_t vs16; 00279 typedef __IO int8_t vs8; 00280 00281 typedef __I int32_t vsc32; /*!< Read Only */ 00282 typedef __I int16_t vsc16; /*!< Read Only */ 00283 typedef __I int8_t vsc8; /*!< Read Only */ 00284 00285 typedef uint32_t u32; 00286 typedef uint16_t u16; 00287 typedef uint8_t u8; 00288 00289 typedef const uint32_t uc32; /*!< Read Only */ 00290 typedef const uint16_t uc16; /*!< Read Only */ 00291 typedef const uint8_t uc8; /*!< Read Only */ 00292 00293 typedef __IO uint32_t vu32; 00294 typedef __IO uint16_t vu16; 00295 typedef __IO uint8_t vu8; 00296 00297 typedef __I uint32_t vuc32; /*!< Read Only */ 00298 typedef __I uint16_t vuc16; /*!< Read Only */ 00299 typedef __I uint8_t vuc8; /*!< Read Only */ 00300 00301 typedef enum {RESET = 0, SET = !RESET} FlagStatus, ITStatus; 00302 00303 typedef enum {DISABLE = 0, ENABLE = !DISABLE} FunctionalState; 00304 #define IS_FUNCTIONAL_STATE(STATE) (((STATE) == DISABLE) || ((STATE) == ENABLE)) 00305 00306 typedef enum {ERROR = 0, SUCCESS = !ERROR} ErrorStatus; 00307 00308 /** 00309 * @} 00310 */ 00311 00312 /** @addtogroup Peripheral_registers_structures 00313 * @{ 00314 */ 00315 00316 /** 00317 * @brief Analog to Digital Converter 00318 */ 00319 00320 typedef struct 00321 { 00322 __IO uint32_t SR; /*!< ADC status register, Address offset: 0x00 */ 00323 __IO uint32_t CR1; /*!< ADC control register 1, Address offset: 0x04 */ 00324 __IO uint32_t CR2; /*!< ADC control register 2, Address offset: 0x08 */ 00325 __IO uint32_t SMPR1; /*!< ADC sample time register 1, Address offset: 0x0C */ 00326 __IO uint32_t SMPR2; /*!< ADC sample time register 2, Address offset: 0x10 */ 00327 __IO uint32_t JOFR1; /*!< ADC injected channel data offset register 1, Address offset: 0x14 */ 00328 __IO uint32_t JOFR2; /*!< ADC injected channel data offset register 2, Address offset: 0x18 */ 00329 __IO uint32_t JOFR3; /*!< ADC injected channel data offset register 3, Address offset: 0x1C */ 00330 __IO uint32_t JOFR4; /*!< ADC injected channel data offset register 4, Address offset: 0x20 */ 00331 __IO uint32_t HTR; /*!< ADC watchdog higher threshold register, Address offset: 0x24 */ 00332 __IO uint32_t LTR; /*!< ADC watchdog lower threshold register, Address offset: 0x28 */ 00333 __IO uint32_t SQR1; /*!< ADC regular sequence register 1, Address offset: 0x2C */ 00334 __IO uint32_t SQR2; /*!< ADC regular sequence register 2, Address offset: 0x30 */ 00335 __IO uint32_t SQR3; /*!< ADC regular sequence register 3, Address offset: 0x34 */ 00336 __IO uint32_t JSQR; /*!< ADC injected sequence register, Address offset: 0x38*/ 00337 __IO uint32_t JDR1; /*!< ADC injected data register 1, Address offset: 0x3C */ 00338 __IO uint32_t JDR2; /*!< ADC injected data register 2, Address offset: 0x40 */ 00339 __IO uint32_t JDR3; /*!< ADC injected data register 3, Address offset: 0x44 */ 00340 __IO uint32_t JDR4; /*!< ADC injected data register 4, Address offset: 0x48 */ 00341 __IO uint32_t DR; /*!< ADC regular data register, Address offset: 0x4C */ 00342 } ADC_TypeDef; 00343 00344 typedef struct 00345 { 00346 __IO uint32_t CSR; /*!< ADC Common status register, Address offset: ADC1 base address + 0x300 */ 00347 __IO uint32_t CCR; /*!< ADC common control register, Address offset: ADC1 base address + 0x304 */ 00348 __IO uint32_t CDR; /*!< ADC common regular data register for dual 00349 AND triple modes, Address offset: ADC1 base address + 0x308 */ 00350 } ADC_Common_TypeDef; 00351 00352 00353 /** 00354 * @brief Controller Area Network TxMailBox 00355 */ 00356 00357 typedef struct 00358 { 00359 __IO uint32_t TIR; /*!< CAN TX mailbox identifier register */ 00360 __IO uint32_t TDTR; /*!< CAN mailbox data length control and time stamp register */ 00361 __IO uint32_t TDLR; /*!< CAN mailbox data low register */ 00362 __IO uint32_t TDHR; /*!< CAN mailbox data high register */ 00363 } CAN_TxMailBox_TypeDef; 00364 00365 /** 00366 * @brief Controller Area Network FIFOMailBox 00367 */ 00368 00369 typedef struct 00370 { 00371 __IO uint32_t RIR; /*!< CAN receive FIFO mailbox identifier register */ 00372 __IO uint32_t RDTR; /*!< CAN receive FIFO mailbox data length control and time stamp register */ 00373 __IO uint32_t RDLR; /*!< CAN receive FIFO mailbox data low register */ 00374 __IO uint32_t RDHR; /*!< CAN receive FIFO mailbox data high register */ 00375 } CAN_FIFOMailBox_TypeDef; 00376 00377 /** 00378 * @brief Controller Area Network FilterRegister 00379 */ 00380 00381 typedef struct 00382 { 00383 __IO uint32_t FR1; /*!< CAN Filter bank register 1 */ 00384 __IO uint32_t FR2; /*!< CAN Filter bank register 1 */ 00385 } CAN_FilterRegister_TypeDef; 00386 00387 /** 00388 * @brief Controller Area Network 00389 */ 00390 00391 typedef struct 00392 { 00393 __IO uint32_t MCR; /*!< CAN master control register, Address offset: 0x00 */ 00394 __IO uint32_t MSR; /*!< CAN master status register, Address offset: 0x04 */ 00395 __IO uint32_t TSR; /*!< CAN transmit status register, Address offset: 0x08 */ 00396 __IO uint32_t RF0R; /*!< CAN receive FIFO 0 register, Address offset: 0x0C */ 00397 __IO uint32_t RF1R; /*!< CAN receive FIFO 1 register, Address offset: 0x10 */ 00398 __IO uint32_t IER; /*!< CAN interrupt enable register, Address offset: 0x14 */ 00399 __IO uint32_t ESR; /*!< CAN error status register, Address offset: 0x18 */ 00400 __IO uint32_t BTR; /*!< CAN bit timing register, Address offset: 0x1C */ 00401 uint32_t RESERVED0[88]; /*!< Reserved, 0x020 - 0x17F */ 00402 CAN_TxMailBox_TypeDef sTxMailBox[3]; /*!< CAN Tx MailBox, Address offset: 0x180 - 0x1AC */ 00403 CAN_FIFOMailBox_TypeDef sFIFOMailBox[2]; /*!< CAN FIFO MailBox, Address offset: 0x1B0 - 0x1CC */ 00404 uint32_t RESERVED1[12]; /*!< Reserved, 0x1D0 - 0x1FF */ 00405 __IO uint32_t FMR; /*!< CAN filter master register, Address offset: 0x200 */ 00406 __IO uint32_t FM1R; /*!< CAN filter mode register, Address offset: 0x204 */ 00407 uint32_t RESERVED2; /*!< Reserved, 0x208 */ 00408 __IO uint32_t FS1R; /*!< CAN filter scale register, Address offset: 0x20C */ 00409 uint32_t RESERVED3; /*!< Reserved, 0x210 */ 00410 __IO uint32_t FFA1R; /*!< CAN filter FIFO assignment register, Address offset: 0x214 */ 00411 uint32_t RESERVED4; /*!< Reserved, 0x218 */ 00412 __IO uint32_t FA1R; /*!< CAN filter activation register, Address offset: 0x21C */ 00413 uint32_t RESERVED5[8]; /*!< Reserved, 0x220-0x23F */ 00414 CAN_FilterRegister_TypeDef sFilterRegister[28]; /*!< CAN Filter Register, Address offset: 0x240-0x31C */ 00415 } CAN_TypeDef; 00416 00417 /** 00418 * @brief CRC calculation unit 00419 */ 00420 00421 typedef struct 00422 { 00423 __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */ 00424 __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */ 00425 uint8_t RESERVED0; /*!< Reserved, 0x05 */ 00426 uint16_t RESERVED1; /*!< Reserved, 0x06 */ 00427 __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */ 00428 } CRC_TypeDef; 00429 00430 /** 00431 * @brief Digital to Analog Converter 00432 */ 00433 00434 typedef struct 00435 { 00436 __IO uint32_t CR; /*!< DAC control register, Address offset: 0x00 */ 00437 __IO uint32_t SWTRIGR; /*!< DAC software trigger register, Address offset: 0x04 */ 00438 __IO uint32_t DHR12R1; /*!< DAC channel1 12-bit right-aligned data holding register, Address offset: 0x08 */ 00439 __IO uint32_t DHR12L1; /*!< DAC channel1 12-bit left aligned data holding register, Address offset: 0x0C */ 00440 __IO uint32_t DHR8R1; /*!< DAC channel1 8-bit right aligned data holding register, Address offset: 0x10 */ 00441 __IO uint32_t DHR12R2; /*!< DAC channel2 12-bit right aligned data holding register, Address offset: 0x14 */ 00442 __IO uint32_t DHR12L2; /*!< DAC channel2 12-bit left aligned data holding register, Address offset: 0x18 */ 00443 __IO uint32_t DHR8R2; /*!< DAC channel2 8-bit right-aligned data holding register, Address offset: 0x1C */ 00444 __IO uint32_t DHR12RD; /*!< Dual DAC 12-bit right-aligned data holding register, Address offset: 0x20 */ 00445 __IO uint32_t DHR12LD; /*!< DUAL DAC 12-bit left aligned data holding register, Address offset: 0x24 */ 00446 __IO uint32_t DHR8RD; /*!< DUAL DAC 8-bit right aligned data holding register, Address offset: 0x28 */ 00447 __IO uint32_t DOR1; /*!< DAC channel1 data output register, Address offset: 0x2C */ 00448 __IO uint32_t DOR2; /*!< DAC channel2 data output register, Address offset: 0x30 */ 00449 __IO uint32_t SR; /*!< DAC status register, Address offset: 0x34 */ 00450 } DAC_TypeDef; 00451 00452 /** 00453 * @brief Debug MCU 00454 */ 00455 00456 typedef struct 00457 { 00458 __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */ 00459 __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */ 00460 __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */ 00461 __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */ 00462 }DBGMCU_TypeDef; 00463 00464 /** 00465 * @brief DCMI 00466 */ 00467 00468 typedef struct 00469 { 00470 __IO uint32_t CR; /*!< DCMI control register 1, Address offset: 0x00 */ 00471 __IO uint32_t SR; /*!< DCMI status register, Address offset: 0x04 */ 00472 __IO uint32_t RISR; /*!< DCMI raw interrupt status register, Address offset: 0x08 */ 00473 __IO uint32_t IER; /*!< DCMI interrupt enable register, Address offset: 0x0C */ 00474 __IO uint32_t MISR; /*!< DCMI masked interrupt status register, Address offset: 0x10 */ 00475 __IO uint32_t ICR; /*!< DCMI interrupt clear register, Address offset: 0x14 */ 00476 __IO uint32_t ESCR; /*!< DCMI embedded synchronization code register, Address offset: 0x18 */ 00477 __IO uint32_t ESUR; /*!< DCMI embedded synchronization unmask register, Address offset: 0x1C */ 00478 __IO uint32_t CWSTRTR; /*!< DCMI crop window start, Address offset: 0x20 */ 00479 __IO uint32_t CWSIZER; /*!< DCMI crop window size, Address offset: 0x24 */ 00480 __IO uint32_t DR; /*!< DCMI data register, Address offset: 0x28 */ 00481 } DCMI_TypeDef; 00482 00483 /** 00484 * @brief DMA Controller 00485 */ 00486 00487 typedef struct 00488 { 00489 __IO uint32_t CR; /*!< DMA stream x configuration register */ 00490 __IO uint32_t NDTR; /*!< DMA stream x number of data register */ 00491 __IO uint32_t PAR; /*!< DMA stream x peripheral address register */ 00492 __IO uint32_t M0AR; /*!< DMA stream x memory 0 address register */ 00493 __IO uint32_t M1AR; /*!< DMA stream x memory 1 address register */ 00494 __IO uint32_t FCR; /*!< DMA stream x FIFO control register */ 00495 } DMA_Stream_TypeDef; 00496 00497 typedef struct 00498 { 00499 __IO uint32_t LISR; /*!< DMA low interrupt status register, Address offset: 0x00 */ 00500 __IO uint32_t HISR; /*!< DMA high interrupt status register, Address offset: 0x04 */ 00501 __IO uint32_t LIFCR; /*!< DMA low interrupt flag clear register, Address offset: 0x08 */ 00502 __IO uint32_t HIFCR; /*!< DMA high interrupt flag clear register, Address offset: 0x0C */ 00503 } DMA_TypeDef; 00504 00505 /** 00506 * @brief Ethernet MAC 00507 */ 00508 00509 typedef struct 00510 { 00511 __IO uint32_t MACCR; 00512 __IO uint32_t MACFFR; 00513 __IO uint32_t MACHTHR; 00514 __IO uint32_t MACHTLR; 00515 __IO uint32_t MACMIIAR; 00516 __IO uint32_t MACMIIDR; 00517 __IO uint32_t MACFCR; 00518 __IO uint32_t MACVLANTR; /* 8 */ 00519 uint32_t RESERVED0[2]; 00520 __IO uint32_t MACRWUFFR; /* 11 */ 00521 __IO uint32_t MACPMTCSR; 00522 uint32_t RESERVED1[2]; 00523 __IO uint32_t MACSR; /* 15 */ 00524 __IO uint32_t MACIMR; 00525 __IO uint32_t MACA0HR; 00526 __IO uint32_t MACA0LR; 00527 __IO uint32_t MACA1HR; 00528 __IO uint32_t MACA1LR; 00529 __IO uint32_t MACA2HR; 00530 __IO uint32_t MACA2LR; 00531 __IO uint32_t MACA3HR; 00532 __IO uint32_t MACA3LR; /* 24 */ 00533 uint32_t RESERVED2[40]; 00534 __IO uint32_t MMCCR; /* 65 */ 00535 __IO uint32_t MMCRIR; 00536 __IO uint32_t MMCTIR; 00537 __IO uint32_t MMCRIMR; 00538 __IO uint32_t MMCTIMR; /* 69 */ 00539 uint32_t RESERVED3[14]; 00540 __IO uint32_t MMCTGFSCCR; /* 84 */ 00541 __IO uint32_t MMCTGFMSCCR; 00542 uint32_t RESERVED4[5]; 00543 __IO uint32_t MMCTGFCR; 00544 uint32_t RESERVED5[10]; 00545 __IO uint32_t MMCRFCECR; 00546 __IO uint32_t MMCRFAECR; 00547 uint32_t RESERVED6[10]; 00548 __IO uint32_t MMCRGUFCR; 00549 uint32_t RESERVED7[334]; 00550 __IO uint32_t PTPTSCR; 00551 __IO uint32_t PTPSSIR; 00552 __IO uint32_t PTPTSHR; 00553 __IO uint32_t PTPTSLR; 00554 __IO uint32_t PTPTSHUR; 00555 __IO uint32_t PTPTSLUR; 00556 __IO uint32_t PTPTSAR; 00557 __IO uint32_t PTPTTHR; 00558 __IO uint32_t PTPTTLR; 00559 __IO uint32_t RESERVED8; 00560 __IO uint32_t PTPTSSR; 00561 uint32_t RESERVED9[565]; 00562 __IO uint32_t DMABMR; 00563 __IO uint32_t DMATPDR; 00564 __IO uint32_t DMARPDR; 00565 __IO uint32_t DMARDLAR; 00566 __IO uint32_t DMATDLAR; 00567 __IO uint32_t DMASR; 00568 __IO uint32_t DMAOMR; 00569 __IO uint32_t DMAIER; 00570 __IO uint32_t DMAMFBOCR; 00571 __IO uint32_t DMARSWTR; 00572 uint32_t RESERVED10[8]; 00573 __IO uint32_t DMACHTDR; 00574 __IO uint32_t DMACHRDR; 00575 __IO uint32_t DMACHTBAR; 00576 __IO uint32_t DMACHRBAR; 00577 } ETH_TypeDef; 00578 00579 /** 00580 * @brief External Interrupt/Event Controller 00581 */ 00582 00583 typedef struct 00584 { 00585 __IO uint32_t IMR; /*!< EXTI Interrupt mask register, Address offset: 0x00 */ 00586 __IO uint32_t EMR; /*!< EXTI Event mask register, Address offset: 0x04 */ 00587 __IO uint32_t RTSR; /*!< EXTI Rising trigger selection register, Address offset: 0x08 */ 00588 __IO uint32_t FTSR; /*!< EXTI Falling trigger selection register, Address offset: 0x0C */ 00589 __IO uint32_t SWIER; /*!< EXTI Software interrupt event register, Address offset: 0x10 */ 00590 __IO uint32_t PR; /*!< EXTI Pending register, Address offset: 0x14 */ 00591 } EXTI_TypeDef; 00592 00593 /** 00594 * @brief FLASH Registers 00595 */ 00596 00597 typedef struct 00598 { 00599 __IO uint32_t ACR; /*!< FLASH access control register, Address offset: 0x00 */ 00600 __IO uint32_t KEYR; /*!< FLASH key register, Address offset: 0x04 */ 00601 __IO uint32_t OPTKEYR; /*!< FLASH option key register, Address offset: 0x08 */ 00602 __IO uint32_t SR; /*!< FLASH status register, Address offset: 0x0C */ 00603 __IO uint32_t CR; /*!< FLASH control register, Address offset: 0x10 */ 00604 __IO uint32_t OPTCR; /*!< FLASH option control register , Address offset: 0x14 */ 00605 __IO uint32_t OPTCR1; /*!< FLASH option control register 1, Address offset: 0x18 */ 00606 } FLASH_TypeDef; 00607 00608 /** 00609 * @brief Flexible Static Memory Controller 00610 */ 00611 00612 typedef struct 00613 { 00614 __IO uint32_t BTCR[8]; /*!< NOR/PSRAM chip-select control register(BCR) and chip-select timing register(BTR), Address offset: 0x00-1C */ 00615 } FSMC_Bank1_TypeDef; 00616 00617 /** 00618 * @brief Flexible Static Memory Controller Bank1E 00619 */ 00620 00621 typedef struct 00622 { 00623 __IO uint32_t BWTR[7]; /*!< NOR/PSRAM write timing registers, Address offset: 0x104-0x11C */ 00624 } FSMC_Bank1E_TypeDef; 00625 00626 /** 00627 * @brief Flexible Static Memory Controller Bank2 00628 */ 00629 00630 typedef struct 00631 { 00632 __IO uint32_t PCR2; /*!< NAND Flash control register 2, Address offset: 0x60 */ 00633 __IO uint32_t SR2; /*!< NAND Flash FIFO status and interrupt register 2, Address offset: 0x64 */ 00634 __IO uint32_t PMEM2; /*!< NAND Flash Common memory space timing register 2, Address offset: 0x68 */ 00635 __IO uint32_t PATT2; /*!< NAND Flash Attribute memory space timing register 2, Address offset: 0x6C */ 00636 uint32_t RESERVED0; /*!< Reserved, 0x70 */ 00637 __IO uint32_t ECCR2; /*!< NAND Flash ECC result registers 2, Address offset: 0x74 */ 00638 } FSMC_Bank2_TypeDef; 00639 00640 /** 00641 * @brief Flexible Static Memory Controller Bank3 00642 */ 00643 00644 typedef struct 00645 { 00646 __IO uint32_t PCR3; /*!< NAND Flash control register 3, Address offset: 0x80 */ 00647 __IO uint32_t SR3; /*!< NAND Flash FIFO status and interrupt register 3, Address offset: 0x84 */ 00648 __IO uint32_t PMEM3; /*!< NAND Flash Common memory space timing register 3, Address offset: 0x88 */ 00649 __IO uint32_t PATT3; /*!< NAND Flash Attribute memory space timing register 3, Address offset: 0x8C */ 00650 uint32_t RESERVED0; /*!< Reserved, 0x90 */ 00651 __IO uint32_t ECCR3; /*!< NAND Flash ECC result registers 3, Address offset: 0x94 */ 00652 } FSMC_Bank3_TypeDef; 00653 00654 /** 00655 * @brief Flexible Static Memory Controller Bank4 00656 */ 00657 00658 typedef struct 00659 { 00660 __IO uint32_t PCR4; /*!< PC Card control register 4, Address offset: 0xA0 */ 00661 __IO uint32_t SR4; /*!< PC Card FIFO status and interrupt register 4, Address offset: 0xA4 */ 00662 __IO uint32_t PMEM4; /*!< PC Card Common memory space timing register 4, Address offset: 0xA8 */ 00663 __IO uint32_t PATT4; /*!< PC Card Attribute memory space timing register 4, Address offset: 0xAC */ 00664 __IO uint32_t PIO4; /*!< PC Card I/O space timing register 4, Address offset: 0xB0 */ 00665 } FSMC_Bank4_TypeDef; 00666 00667 /** 00668 * @brief General Purpose I/O 00669 */ 00670 00671 typedef struct 00672 { 00673 __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */ 00674 __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */ 00675 __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */ 00676 __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */ 00677 __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */ 00678 __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */ 00679 __IO uint16_t BSRRL; /*!< GPIO port bit set/reset low register, Address offset: 0x18 */ 00680 __IO uint16_t BSRRH; /*!< GPIO port bit set/reset high register, Address offset: 0x1A */ 00681 __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */ 00682 __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */ 00683 } GPIO_TypeDef; 00684 00685 /** 00686 * @brief System configuration controller 00687 */ 00688 00689 typedef struct 00690 { 00691 __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register, Address offset: 0x00 */ 00692 __IO uint32_t PMC; /*!< SYSCFG peripheral mode configuration register, Address offset: 0x04 */ 00693 __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */ 00694 uint32_t RESERVED[2]; /*!< Reserved, 0x18-0x1C */ 00695 __IO uint32_t CMPCR; /*!< SYSCFG Compensation cell control register, Address offset: 0x20 */ 00696 } SYSCFG_TypeDef; 00697 00698 /** 00699 * @brief Inter-integrated Circuit Interface 00700 */ 00701 00702 typedef struct 00703 { 00704 __IO uint16_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */ 00705 uint16_t RESERVED0; /*!< Reserved, 0x02 */ 00706 __IO uint16_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */ 00707 uint16_t RESERVED1; /*!< Reserved, 0x06 */ 00708 __IO uint16_t OAR1; /*!< I2C Own address register 1, Address offset: 0x08 */ 00709 uint16_t RESERVED2; /*!< Reserved, 0x0A */ 00710 __IO uint16_t OAR2; /*!< I2C Own address register 2, Address offset: 0x0C */ 00711 uint16_t RESERVED3; /*!< Reserved, 0x0E */ 00712 __IO uint16_t DR; /*!< I2C Data register, Address offset: 0x10 */ 00713 uint16_t RESERVED4; /*!< Reserved, 0x12 */ 00714 __IO uint16_t SR1; /*!< I2C Status register 1, Address offset: 0x14 */ 00715 uint16_t RESERVED5; /*!< Reserved, 0x16 */ 00716 __IO uint16_t SR2; /*!< I2C Status register 2, Address offset: 0x18 */ 00717 uint16_t RESERVED6; /*!< Reserved, 0x1A */ 00718 __IO uint16_t CCR; /*!< I2C Clock control register, Address offset: 0x1C */ 00719 uint16_t RESERVED7; /*!< Reserved, 0x1E */ 00720 __IO uint16_t TRISE; /*!< I2C TRISE register, Address offset: 0x20 */ 00721 uint16_t RESERVED8; /*!< Reserved, 0x22 */ 00722 __IO uint16_t FLTR; /*!< I2C FLTR register, Address offset: 0x24 */ 00723 uint16_t RESERVED9; /*!< Reserved, 0x26 */ 00724 } I2C_TypeDef; 00725 00726 /** 00727 * @brief Independent WATCHDOG 00728 */ 00729 00730 typedef struct 00731 { 00732 __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */ 00733 __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */ 00734 __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */ 00735 __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */ 00736 } IWDG_TypeDef; 00737 00738 /** 00739 * @brief Power Control 00740 */ 00741 00742 typedef struct 00743 { 00744 __IO uint32_t CR; /*!< PWR power control register, Address offset: 0x00 */ 00745 __IO uint32_t CSR; /*!< PWR power control/status register, Address offset: 0x04 */ 00746 } PWR_TypeDef; 00747 00748 /** 00749 * @brief Reset and Clock Control 00750 */ 00751 00752 typedef struct 00753 { 00754 __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */ 00755 __IO uint32_t PLLCFGR; /*!< RCC PLL configuration register, Address offset: 0x04 */ 00756 __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x08 */ 00757 __IO uint32_t CIR; /*!< RCC clock interrupt register, Address offset: 0x0C */ 00758 __IO uint32_t AHB1RSTR; /*!< RCC AHB1 peripheral reset register, Address offset: 0x10 */ 00759 __IO uint32_t AHB2RSTR; /*!< RCC AHB2 peripheral reset register, Address offset: 0x14 */ 00760 __IO uint32_t AHB3RSTR; /*!< RCC AHB3 peripheral reset register, Address offset: 0x18 */ 00761 uint32_t RESERVED0; /*!< Reserved, 0x1C */ 00762 __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x20 */ 00763 __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x24 */ 00764 uint32_t RESERVED1[2]; /*!< Reserved, 0x28-0x2C */ 00765 __IO uint32_t AHB1ENR; /*!< RCC AHB1 peripheral clock register, Address offset: 0x30 */ 00766 __IO uint32_t AHB2ENR; /*!< RCC AHB2 peripheral clock register, Address offset: 0x34 */ 00767 __IO uint32_t AHB3ENR; /*!< RCC AHB3 peripheral clock register, Address offset: 0x38 */ 00768 uint32_t RESERVED2; /*!< Reserved, 0x3C */ 00769 __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral clock enable register, Address offset: 0x40 */ 00770 __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clock enable register, Address offset: 0x44 */ 00771 uint32_t RESERVED3[2]; /*!< Reserved, 0x48-0x4C */ 00772 __IO uint32_t AHB1LPENR; /*!< RCC AHB1 peripheral clock enable in low power mode register, Address offset: 0x50 */ 00773 __IO uint32_t AHB2LPENR; /*!< RCC AHB2 peripheral clock enable in low power mode register, Address offset: 0x54 */ 00774 __IO uint32_t AHB3LPENR; /*!< RCC AHB3 peripheral clock enable in low power mode register, Address offset: 0x58 */ 00775 uint32_t RESERVED4; /*!< Reserved, 0x5C */ 00776 __IO uint32_t APB1LPENR; /*!< RCC APB1 peripheral clock enable in low power mode register, Address offset: 0x60 */ 00777 __IO uint32_t APB2LPENR; /*!< RCC APB2 peripheral clock enable in low power mode register, Address offset: 0x64 */ 00778 uint32_t RESERVED5[2]; /*!< Reserved, 0x68-0x6C */ 00779 __IO uint32_t BDCR; /*!< RCC Backup domain control register, Address offset: 0x70 */ 00780 __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x74 */ 00781 uint32_t RESERVED6[2]; /*!< Reserved, 0x78-0x7C */ 00782 __IO uint32_t SSCGR; /*!< RCC spread spectrum clock generation register, Address offset: 0x80 */ 00783 __IO uint32_t PLLI2SCFGR; /*!< RCC PLLI2S configuration register, Address offset: 0x84 */ 00784 00785 #ifdef STM32F427X 00786 uint32_t RESERVED7; /*!< Reserved, 0x88 */ 00787 __IO uint32_t DCKCFGR; /*!< RCC Dedicated Clocks configuration register, Address offset: 0x8C */ 00788 #endif /* STM32F427X */ 00789 00790 } RCC_TypeDef; 00791 00792 /** 00793 * @brief Real-Time Clock 00794 */ 00795 00796 typedef struct 00797 { 00798 __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */ 00799 __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */ 00800 __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */ 00801 __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */ 00802 __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */ 00803 __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */ 00804 __IO uint32_t CALIBR; /*!< RTC calibration register, Address offset: 0x18 */ 00805 __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */ 00806 __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */ 00807 __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */ 00808 __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */ 00809 __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */ 00810 __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */ 00811 __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */ 00812 __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */ 00813 __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */ 00814 __IO uint32_t TAFCR; /*!< RTC tamper and alternate function configuration register, Address offset: 0x40 */ 00815 __IO uint32_t ALRMASSR;/*!< RTC alarm A sub second register, Address offset: 0x44 */ 00816 __IO uint32_t ALRMBSSR;/*!< RTC alarm B sub second register, Address offset: 0x48 */ 00817 uint32_t RESERVED7; /*!< Reserved, 0x4C */ 00818 __IO uint32_t BKP0R; /*!< RTC backup register 1, Address offset: 0x50 */ 00819 __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */ 00820 __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */ 00821 __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */ 00822 __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */ 00823 __IO uint32_t BKP5R; /*!< RTC backup register 5, Address offset: 0x64 */ 00824 __IO uint32_t BKP6R; /*!< RTC backup register 6, Address offset: 0x68 */ 00825 __IO uint32_t BKP7R; /*!< RTC backup register 7, Address offset: 0x6C */ 00826 __IO uint32_t BKP8R; /*!< RTC backup register 8, Address offset: 0x70 */ 00827 __IO uint32_t BKP9R; /*!< RTC backup register 9, Address offset: 0x74 */ 00828 __IO uint32_t BKP10R; /*!< RTC backup register 10, Address offset: 0x78 */ 00829 __IO uint32_t BKP11R; /*!< RTC backup register 11, Address offset: 0x7C */ 00830 __IO uint32_t BKP12R; /*!< RTC backup register 12, Address offset: 0x80 */ 00831 __IO uint32_t BKP13R; /*!< RTC backup register 13, Address offset: 0x84 */ 00832 __IO uint32_t BKP14R; /*!< RTC backup register 14, Address offset: 0x88 */ 00833 __IO uint32_t BKP15R; /*!< RTC backup register 15, Address offset: 0x8C */ 00834 __IO uint32_t BKP16R; /*!< RTC backup register 16, Address offset: 0x90 */ 00835 __IO uint32_t BKP17R; /*!< RTC backup register 17, Address offset: 0x94 */ 00836 __IO uint32_t BKP18R; /*!< RTC backup register 18, Address offset: 0x98 */ 00837 __IO uint32_t BKP19R; /*!< RTC backup register 19, Address offset: 0x9C */ 00838 } RTC_TypeDef; 00839 00840 /** 00841 * @brief SD host Interface 00842 */ 00843 00844 typedef struct 00845 { 00846 __IO uint32_t POWER; /*!< SDIO power control register, Address offset: 0x00 */ 00847 __IO uint32_t CLKCR; /*!< SDI clock control register, Address offset: 0x04 */ 00848 __IO uint32_t ARG; /*!< SDIO argument register, Address offset: 0x08 */ 00849 __IO uint32_t CMD; /*!< SDIO command register, Address offset: 0x0C */ 00850 __I uint32_t RESPCMD; /*!< SDIO command response register, Address offset: 0x10 */ 00851 __I uint32_t RESP1; /*!< SDIO response 1 register, Address offset: 0x14 */ 00852 __I uint32_t RESP2; /*!< SDIO response 2 register, Address offset: 0x18 */ 00853 __I uint32_t RESP3; /*!< SDIO response 3 register, Address offset: 0x1C */ 00854 __I uint32_t RESP4; /*!< SDIO response 4 register, Address offset: 0x20 */ 00855 __IO uint32_t DTIMER; /*!< SDIO data timer register, Address offset: 0x24 */ 00856 __IO uint32_t DLEN; /*!< SDIO data length register, Address offset: 0x28 */ 00857 __IO uint32_t DCTRL; /*!< SDIO data control register, Address offset: 0x2C */ 00858 __I uint32_t DCOUNT; /*!< SDIO data counter register, Address offset: 0x30 */ 00859 __I uint32_t STA; /*!< SDIO status register, Address offset: 0x34 */ 00860 __IO uint32_t ICR; /*!< SDIO interrupt clear register, Address offset: 0x38 */ 00861 __IO uint32_t MASK; /*!< SDIO mask register, Address offset: 0x3C */ 00862 uint32_t RESERVED0[2]; /*!< Reserved, 0x40-0x44 */ 00863 __I uint32_t FIFOCNT; /*!< SDIO FIFO counter register, Address offset: 0x48 */ 00864 uint32_t RESERVED1[13]; /*!< Reserved, 0x4C-0x7C */ 00865 __IO uint32_t FIFO; /*!< SDIO data FIFO register, Address offset: 0x80 */ 00866 } SDIO_TypeDef; 00867 00868 /** 00869 * @brief Serial Peripheral Interface 00870 */ 00871 00872 typedef struct 00873 { 00874 __IO uint16_t CR1; /*!< SPI control register 1 (not used in I2S mode), Address offset: 0x00 */ 00875 uint16_t RESERVED0; /*!< Reserved, 0x02 */ 00876 __IO uint16_t CR2; /*!< SPI control register 2, Address offset: 0x04 */ 00877 uint16_t RESERVED1; /*!< Reserved, 0x06 */ 00878 __IO uint16_t SR; /*!< SPI status register, Address offset: 0x08 */ 00879 uint16_t RESERVED2; /*!< Reserved, 0x0A */ 00880 __IO uint16_t DR; /*!< SPI data register, Address offset: 0x0C */ 00881 uint16_t RESERVED3; /*!< Reserved, 0x0E */ 00882 __IO uint16_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */ 00883 uint16_t RESERVED4; /*!< Reserved, 0x12 */ 00884 __IO uint16_t RXCRCR; /*!< SPI RX CRC register (not used in I2S mode), Address offset: 0x14 */ 00885 uint16_t RESERVED5; /*!< Reserved, 0x16 */ 00886 __IO uint16_t TXCRCR; /*!< SPI TX CRC register (not used in I2S mode), Address offset: 0x18 */ 00887 uint16_t RESERVED6; /*!< Reserved, 0x1A */ 00888 __IO uint16_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */ 00889 uint16_t RESERVED7; /*!< Reserved, 0x1E */ 00890 __IO uint16_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */ 00891 uint16_t RESERVED8; /*!< Reserved, 0x22 */ 00892 } SPI_TypeDef; 00893 00894 /** 00895 * @brief TIM 00896 */ 00897 00898 typedef struct 00899 { 00900 __IO uint16_t CR1; /*!< TIM control register 1, Address offset: 0x00 */ 00901 uint16_t RESERVED0; /*!< Reserved, 0x02 */ 00902 __IO uint16_t CR2; /*!< TIM control register 2, Address offset: 0x04 */ 00903 uint16_t RESERVED1; /*!< Reserved, 0x06 */ 00904 __IO uint16_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */ 00905 uint16_t RESERVED2; /*!< Reserved, 0x0A */ 00906 __IO uint16_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */ 00907 uint16_t RESERVED3; /*!< Reserved, 0x0E */ 00908 __IO uint16_t SR; /*!< TIM status register, Address offset: 0x10 */ 00909 uint16_t RESERVED4; /*!< Reserved, 0x12 */ 00910 __IO uint16_t EGR; /*!< TIM event generation register, Address offset: 0x14 */ 00911 uint16_t RESERVED5; /*!< Reserved, 0x16 */ 00912 __IO uint16_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */ 00913 uint16_t RESERVED6; /*!< Reserved, 0x1A */ 00914 __IO uint16_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */ 00915 uint16_t RESERVED7; /*!< Reserved, 0x1E */ 00916 __IO uint16_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */ 00917 uint16_t RESERVED8; /*!< Reserved, 0x22 */ 00918 __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */ 00919 __IO uint16_t PSC; /*!< TIM prescaler, Address offset: 0x28 */ 00920 uint16_t RESERVED9; /*!< Reserved, 0x2A */ 00921 __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */ 00922 __IO uint16_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */ 00923 uint16_t RESERVED10; /*!< Reserved, 0x32 */ 00924 __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */ 00925 __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */ 00926 __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */ 00927 __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */ 00928 __IO uint16_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */ 00929 uint16_t RESERVED11; /*!< Reserved, 0x46 */ 00930 __IO uint16_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */ 00931 uint16_t RESERVED12; /*!< Reserved, 0x4A */ 00932 __IO uint16_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */ 00933 uint16_t RESERVED13; /*!< Reserved, 0x4E */ 00934 __IO uint16_t OR; /*!< TIM option register, Address offset: 0x50 */ 00935 uint16_t RESERVED14; /*!< Reserved, 0x52 */ 00936 } TIM_TypeDef; 00937 00938 /** 00939 * @brief Universal Synchronous Asynchronous Receiver Transmitter 00940 */ 00941 00942 typedef struct 00943 { 00944 __IO uint16_t SR; /*!< USART Status register, Address offset: 0x00 */ 00945 uint16_t RESERVED0; /*!< Reserved, 0x02 */ 00946 __IO uint16_t DR; /*!< USART Data register, Address offset: 0x04 */ 00947 uint16_t RESERVED1; /*!< Reserved, 0x06 */ 00948 __IO uint16_t BRR; /*!< USART Baud rate register, Address offset: 0x08 */ 00949 uint16_t RESERVED2; /*!< Reserved, 0x0A */ 00950 __IO uint16_t CR1; /*!< USART Control register 1, Address offset: 0x0C */ 00951 uint16_t RESERVED3; /*!< Reserved, 0x0E */ 00952 __IO uint16_t CR2; /*!< USART Control register 2, Address offset: 0x10 */ 00953 uint16_t RESERVED4; /*!< Reserved, 0x12 */ 00954 __IO uint16_t CR3; /*!< USART Control register 3, Address offset: 0x14 */ 00955 uint16_t RESERVED5; /*!< Reserved, 0x16 */ 00956 __IO uint16_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x18 */ 00957 uint16_t RESERVED6; /*!< Reserved, 0x1A */ 00958 } USART_TypeDef; 00959 00960 /** 00961 * @brief Window WATCHDOG 00962 */ 00963 00964 typedef struct 00965 { 00966 __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */ 00967 __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */ 00968 __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */ 00969 } WWDG_TypeDef; 00970 00971 /** 00972 * @brief Crypto Processor 00973 */ 00974 00975 typedef struct 00976 { 00977 __IO uint32_t CR; /*!< CRYP control register, Address offset: 0x00 */ 00978 __IO uint32_t SR; /*!< CRYP status register, Address offset: 0x04 */ 00979 __IO uint32_t DR; /*!< CRYP data input register, Address offset: 0x08 */ 00980 __IO uint32_t DOUT; /*!< CRYP data output register, Address offset: 0x0C */ 00981 __IO uint32_t DMACR; /*!< CRYP DMA control register, Address offset: 0x10 */ 00982 __IO uint32_t IMSCR; /*!< CRYP interrupt mask set/clear register, Address offset: 0x14 */ 00983 __IO uint32_t RISR; /*!< CRYP raw interrupt status register, Address offset: 0x18 */ 00984 __IO uint32_t MISR; /*!< CRYP masked interrupt status register, Address offset: 0x1C */ 00985 __IO uint32_t K0LR; /*!< CRYP key left register 0, Address offset: 0x20 */ 00986 __IO uint32_t K0RR; /*!< CRYP key right register 0, Address offset: 0x24 */ 00987 __IO uint32_t K1LR; /*!< CRYP key left register 1, Address offset: 0x28 */ 00988 __IO uint32_t K1RR; /*!< CRYP key right register 1, Address offset: 0x2C */ 00989 __IO uint32_t K2LR; /*!< CRYP key left register 2, Address offset: 0x30 */ 00990 __IO uint32_t K2RR; /*!< CRYP key right register 2, Address offset: 0x34 */ 00991 __IO uint32_t K3LR; /*!< CRYP key left register 3, Address offset: 0x38 */ 00992 __IO uint32_t K3RR; /*!< CRYP key right register 3, Address offset: 0x3C */ 00993 __IO uint32_t IV0LR; /*!< CRYP initialization vector left-word register 0, Address offset: 0x40 */ 00994 __IO uint32_t IV0RR; /*!< CRYP initialization vector right-word register 0, Address offset: 0x44 */ 00995 __IO uint32_t IV1LR; /*!< CRYP initialization vector left-word register 1, Address offset: 0x48 */ 00996 __IO uint32_t IV1RR; /*!< CRYP initialization vector right-word register 1, Address offset: 0x4C */ 00997 __IO uint32_t CSGCMCCM0R; /*!< CRYP GCM/GMAC or CCM/CMAC context swap register 0, Address offset: 0x50 */ 00998 __IO uint32_t CSGCMCCM1R; /*!< CRYP GCM/GMAC or CCM/CMAC context swap register 1, Address offset: 0x54 */ 00999 __IO uint32_t CSGCMCCM2R; /*!< CRYP GCM/GMAC or CCM/CMAC context swap register 2, Address offset: 0x58 */ 01000 __IO uint32_t CSGCMCCM3R; /*!< CRYP GCM/GMAC or CCM/CMAC context swap register 3, Address offset: 0x5C */ 01001 __IO uint32_t CSGCMCCM4R; /*!< CRYP GCM/GMAC or CCM/CMAC context swap register 4, Address offset: 0x60 */ 01002 __IO uint32_t CSGCMCCM5R; /*!< CRYP GCM/GMAC or CCM/CMAC context swap register 5, Address offset: 0x64 */ 01003 __IO uint32_t CSGCMCCM6R; /*!< CRYP GCM/GMAC or CCM/CMAC context swap register 6, Address offset: 0x68 */ 01004 __IO uint32_t CSGCMCCM7R; /*!< CRYP GCM/GMAC or CCM/CMAC context swap register 7, Address offset: 0x6C */ 01005 __IO uint32_t CSGCM0R; /*!< CRYP GCM/GMAC context swap register 0, Address offset: 0x70 */ 01006 __IO uint32_t CSGCM1R; /*!< CRYP GCM/GMAC context swap register 1, Address offset: 0x74 */ 01007 __IO uint32_t CSGCM2R; /*!< CRYP GCM/GMAC context swap register 2, Address offset: 0x78 */ 01008 __IO uint32_t CSGCM3R; /*!< CRYP GCM/GMAC context swap register 3, Address offset: 0x7C */ 01009 __IO uint32_t CSGCM4R; /*!< CRYP GCM/GMAC context swap register 4, Address offset: 0x80 */ 01010 __IO uint32_t CSGCM5R; /*!< CRYP GCM/GMAC context swap register 5, Address offset: 0x84 */ 01011 __IO uint32_t CSGCM6R; /*!< CRYP GCM/GMAC context swap register 6, Address offset: 0x88 */ 01012 __IO uint32_t CSGCM7R; /*!< CRYP GCM/GMAC context swap register 7, Address offset: 0x8C */ 01013 } CRYP_TypeDef; 01014 01015 /** 01016 * @brief HASH 01017 */ 01018 01019 typedef struct 01020 { 01021 __IO uint32_t CR; /*!< HASH control register, Address offset: 0x00 */ 01022 __IO uint32_t DIN; /*!< HASH data input register, Address offset: 0x04 */ 01023 __IO uint32_t STR; /*!< HASH start register, Address offset: 0x08 */ 01024 __IO uint32_t HR[5]; /*!< HASH digest registers, Address offset: 0x0C-0x1C */ 01025 __IO uint32_t IMR; /*!< HASH interrupt enable register, Address offset: 0x20 */ 01026 __IO uint32_t SR; /*!< HASH status register, Address offset: 0x24 */ 01027 uint32_t RESERVED[52]; /*!< Reserved, 0x28-0xF4 */ 01028 __IO uint32_t CSR[54]; /*!< HASH context swap registers, Address offset: 0x0F8-0x1CC */ 01029 } HASH_TypeDef; 01030 01031 /** 01032 * @brief HASH_DIGEST 01033 */ 01034 01035 typedef struct 01036 { 01037 __IO uint32_t HR[8]; /*!< HASH digest registers, Address offset: 0x310-0x32C */ 01038 } HASH_DIGEST_TypeDef; 01039 01040 /** 01041 * @brief RNG 01042 */ 01043 01044 typedef struct 01045 { 01046 __IO uint32_t CR; /*!< RNG control register, Address offset: 0x00 */ 01047 __IO uint32_t SR; /*!< RNG status register, Address offset: 0x04 */ 01048 __IO uint32_t DR; /*!< RNG data register, Address offset: 0x08 */ 01049 } RNG_TypeDef; 01050 01051 /** 01052 * @} 01053 */ 01054 01055 /** @addtogroup Peripheral_memory_map 01056 * @{ 01057 */ 01058 #define FLASH_BASE ((uint32_t)0x08000000) /*!< FLASH(up to 1 MB) base address in the alias region */ 01059 #define CCMDATARAM_BASE ((uint32_t)0x10000000) /*!< CCM(core coupled memory) data RAM(64 KB) base address in the alias region */ 01060 #define SRAM1_BASE ((uint32_t)0x20000000) /*!< SRAM1(112 KB) base address in the alias region */ 01061 #define SRAM2_BASE ((uint32_t)0x2001C000) /*!< SRAM2(16 KB) base address in the alias region */ 01062 #define SRAM3_BASE ((uint32_t)0x20020000) /*!< SRAM3(64 KB) base address in the alias region */ 01063 #define PERIPH_BASE ((uint32_t)0x40000000) /*!< Peripheral base address in the alias region */ 01064 #define BKPSRAM_BASE ((uint32_t)0x40024000) /*!< Backup SRAM(4 KB) base address in the alias region */ 01065 #define FSMC_R_BASE ((uint32_t)0xA0000000) /*!< FSMC registers base address */ 01066 01067 #define CCMDATARAM_BB_BASE ((uint32_t)0x12000000) /*!< CCM(core coupled memory) data RAM(64 KB) base address in the bit-band region */ 01068 #define SRAM1_BB_BASE ((uint32_t)0x22000000) /*!< SRAM1(112 KB) base address in the bit-band region */ 01069 #define SRAM2_BB_BASE ((uint32_t)0x2201C000) /*!< SRAM2(16 KB) base address in the bit-band region */ 01070 #define SRAM3_BB_BASE ((uint32_t)0x22020000) /*!< SRAM3(64 KB) base address in the bit-band region */ 01071 #define PERIPH_BB_BASE ((uint32_t)0x42000000) /*!< Peripheral base address in the bit-band region */ 01072 #define BKPSRAM_BB_BASE ((uint32_t)0x42024000) /*!< Backup SRAM(4 KB) base address in the bit-band region */ 01073 01074 /* Legacy defines */ 01075 #define SRAM_BASE SRAM1_BASE 01076 #define SRAM_BB_BASE SRAM1_BB_BASE 01077 01078 /*!< Peripheral memory map */ 01079 #define APB1PERIPH_BASE PERIPH_BASE 01080 #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000) 01081 #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000) 01082 #define AHB2PERIPH_BASE (PERIPH_BASE + 0x10000000) 01083 01084 /*!< APB1 peripherals */ 01085 #define TIM2_BASE (APB1PERIPH_BASE + 0x0000) 01086 #define TIM3_BASE (APB1PERIPH_BASE + 0x0400) 01087 #define TIM4_BASE (APB1PERIPH_BASE + 0x0800) 01088 #define TIM5_BASE (APB1PERIPH_BASE + 0x0C00) 01089 #define TIM6_BASE (APB1PERIPH_BASE + 0x1000) 01090 #define TIM7_BASE (APB1PERIPH_BASE + 0x1400) 01091 #define TIM12_BASE (APB1PERIPH_BASE + 0x1800) 01092 #define TIM13_BASE (APB1PERIPH_BASE + 0x1C00) 01093 #define TIM14_BASE (APB1PERIPH_BASE + 0x2000) 01094 #define RTC_BASE (APB1PERIPH_BASE + 0x2800) 01095 #define WWDG_BASE (APB1PERIPH_BASE + 0x2C00) 01096 #define IWDG_BASE (APB1PERIPH_BASE + 0x3000) 01097 #define I2S2ext_BASE (APB1PERIPH_BASE + 0x3400) 01098 #define SPI2_BASE (APB1PERIPH_BASE + 0x3800) 01099 #define SPI3_BASE (APB1PERIPH_BASE + 0x3C00) 01100 #define I2S3ext_BASE (APB1PERIPH_BASE + 0x4000) 01101 #define USART2_BASE (APB1PERIPH_BASE + 0x4400) 01102 #define USART3_BASE (APB1PERIPH_BASE + 0x4800) 01103 #define UART4_BASE (APB1PERIPH_BASE + 0x4C00) 01104 #define UART5_BASE (APB1PERIPH_BASE + 0x5000) 01105 #define I2C1_BASE (APB1PERIPH_BASE + 0x5400) 01106 #define I2C2_BASE (APB1PERIPH_BASE + 0x5800) 01107 #define I2C3_BASE (APB1PERIPH_BASE + 0x5C00) 01108 #define CAN1_BASE (APB1PERIPH_BASE + 0x6400) 01109 #define CAN2_BASE (APB1PERIPH_BASE + 0x6800) 01110 #define PWR_BASE (APB1PERIPH_BASE + 0x7000) 01111 #define DAC_BASE (APB1PERIPH_BASE + 0x7400) 01112 #define UART7_BASE (APB1PERIPH_BASE + 0x7800) 01113 #define UART8_BASE (APB1PERIPH_BASE + 0x7C00) 01114 01115 /*!< APB2 peripherals */ 01116 #define TIM1_BASE (APB2PERIPH_BASE + 0x0000) 01117 #define TIM8_BASE (APB2PERIPH_BASE + 0x0400) 01118 #define USART1_BASE (APB2PERIPH_BASE + 0x1000) 01119 #define USART6_BASE (APB2PERIPH_BASE + 0x1400) 01120 #define ADC1_BASE (APB2PERIPH_BASE + 0x2000) 01121 #define ADC2_BASE (APB2PERIPH_BASE + 0x2100) 01122 #define ADC3_BASE (APB2PERIPH_BASE + 0x2200) 01123 #define ADC_BASE (APB2PERIPH_BASE + 0x2300) 01124 #define SDIO_BASE (APB2PERIPH_BASE + 0x2C00) 01125 #define SPI1_BASE (APB2PERIPH_BASE + 0x3000) 01126 #define SPI4_BASE (APB2PERIPH_BASE + 0x3400) 01127 #define SYSCFG_BASE (APB2PERIPH_BASE + 0x3800) 01128 #define EXTI_BASE (APB2PERIPH_BASE + 0x3C00) 01129 #define TIM9_BASE (APB2PERIPH_BASE + 0x4000) 01130 #define TIM10_BASE (APB2PERIPH_BASE + 0x4400) 01131 #define TIM11_BASE (APB2PERIPH_BASE + 0x4800) 01132 #define SPI5_BASE (APB2PERIPH_BASE + 0x5000) 01133 #define SPI6_BASE (APB2PERIPH_BASE + 0x5400) 01134 01135 /*!< AHB1 peripherals */ 01136 #define GPIOA_BASE (AHB1PERIPH_BASE + 0x0000) 01137 #define GPIOB_BASE (AHB1PERIPH_BASE + 0x0400) 01138 #define GPIOC_BASE (AHB1PERIPH_BASE + 0x0800) 01139 #define GPIOD_BASE (AHB1PERIPH_BASE + 0x0C00) 01140 #define GPIOE_BASE (AHB1PERIPH_BASE + 0x1000) 01141 #define GPIOF_BASE (AHB1PERIPH_BASE + 0x1400) 01142 #define GPIOG_BASE (AHB1PERIPH_BASE + 0x1800) 01143 #define GPIOH_BASE (AHB1PERIPH_BASE + 0x1C00) 01144 #define GPIOI_BASE (AHB1PERIPH_BASE + 0x2000) 01145 01146 #define CRC_BASE (AHB1PERIPH_BASE + 0x3000) 01147 #define RCC_BASE (AHB1PERIPH_BASE + 0x3800) 01148 #define FLASH_R_BASE (AHB1PERIPH_BASE + 0x3C00) 01149 #define DMA1_BASE (AHB1PERIPH_BASE + 0x6000) 01150 #define DMA1_Stream0_BASE (DMA1_BASE + 0x010) 01151 #define DMA1_Stream1_BASE (DMA1_BASE + 0x028) 01152 #define DMA1_Stream2_BASE (DMA1_BASE + 0x040) 01153 #define DMA1_Stream3_BASE (DMA1_BASE + 0x058) 01154 #define DMA1_Stream4_BASE (DMA1_BASE + 0x070) 01155 #define DMA1_Stream5_BASE (DMA1_BASE + 0x088) 01156 #define DMA1_Stream6_BASE (DMA1_BASE + 0x0A0) 01157 #define DMA1_Stream7_BASE (DMA1_BASE + 0x0B8) 01158 #define DMA2_BASE (AHB1PERIPH_BASE + 0x6400) 01159 #define DMA2_Stream0_BASE (DMA2_BASE + 0x010) 01160 #define DMA2_Stream1_BASE (DMA2_BASE + 0x028) 01161 #define DMA2_Stream2_BASE (DMA2_BASE + 0x040) 01162 #define DMA2_Stream3_BASE (DMA2_BASE + 0x058) 01163 #define DMA2_Stream4_BASE (DMA2_BASE + 0x070) 01164 #define DMA2_Stream5_BASE (DMA2_BASE + 0x088) 01165 #define DMA2_Stream6_BASE (DMA2_BASE + 0x0A0) 01166 #define DMA2_Stream7_BASE (DMA2_BASE + 0x0B8) 01167 #define ETH_BASE (AHB1PERIPH_BASE + 0x8000) 01168 #define ETH_MAC_BASE (ETH_BASE) 01169 #define ETH_MMC_BASE (ETH_BASE + 0x0100) 01170 #define ETH_PTP_BASE (ETH_BASE + 0x0700) 01171 #define ETH_DMA_BASE (ETH_BASE + 0x1000) 01172 01173 /*!< AHB2 peripherals */ 01174 #define DCMI_BASE (AHB2PERIPH_BASE + 0x50000) 01175 #define CRYP_BASE (AHB2PERIPH_BASE + 0x60000) 01176 #define HASH_BASE (AHB2PERIPH_BASE + 0x60400) 01177 #define HASH_DIGEST_BASE (AHB2PERIPH_BASE + 0x60710) 01178 #define RNG_BASE (AHB2PERIPH_BASE + 0x60800) 01179 01180 /*!< FSMC Bankx registers base address */ 01181 #define FSMC_Bank1_R_BASE (FSMC_R_BASE + 0x0000) 01182 #define FSMC_Bank1E_R_BASE (FSMC_R_BASE + 0x0104) 01183 #define FSMC_Bank2_R_BASE (FSMC_R_BASE + 0x0060) 01184 #define FSMC_Bank3_R_BASE (FSMC_R_BASE + 0x0080) 01185 #define FSMC_Bank4_R_BASE (FSMC_R_BASE + 0x00A0) 01186 01187 /* Debug MCU registers base address */ 01188 #define DBGMCU_BASE ((uint32_t )0xE0042000) 01189 01190 /** 01191 * @} 01192 */ 01193 01194 /** @addtogroup Peripheral_declaration 01195 * @{ 01196 */ 01197 #define TIM2 ((TIM_TypeDef *) TIM2_BASE) 01198 #define TIM3 ((TIM_TypeDef *) TIM3_BASE) 01199 #define TIM4 ((TIM_TypeDef *) TIM4_BASE) 01200 #define TIM5 ((TIM_TypeDef *) TIM5_BASE) 01201 #define TIM6 ((TIM_TypeDef *) TIM6_BASE) 01202 #define TIM7 ((TIM_TypeDef *) TIM7_BASE) 01203 #define TIM12 ((TIM_TypeDef *) TIM12_BASE) 01204 #define TIM13 ((TIM_TypeDef *) TIM13_BASE) 01205 #define TIM14 ((TIM_TypeDef *) TIM14_BASE) 01206 #define RTC ((RTC_TypeDef *) RTC_BASE) 01207 #define WWDG ((WWDG_TypeDef *) WWDG_BASE) 01208 #define IWDG ((IWDG_TypeDef *) IWDG_BASE) 01209 #define I2S2ext ((SPI_TypeDef *) I2S2ext_BASE) 01210 #define SPI2 ((SPI_TypeDef *) SPI2_BASE) 01211 #define SPI3 ((SPI_TypeDef *) SPI3_BASE) 01212 #define I2S3ext ((SPI_TypeDef *) I2S3ext_BASE) 01213 #define USART2 ((USART_TypeDef *) USART2_BASE) 01214 #define USART3 ((USART_TypeDef *) USART3_BASE) 01215 #define UART4 ((USART_TypeDef *) UART4_BASE) 01216 #define UART5 ((USART_TypeDef *) UART5_BASE) 01217 #define I2C1 ((I2C_TypeDef *) I2C1_BASE) 01218 #define I2C2 ((I2C_TypeDef *) I2C2_BASE) 01219 #define I2C3 ((I2C_TypeDef *) I2C3_BASE) 01220 #define CAN1 ((CAN_TypeDef *) CAN1_BASE) 01221 #define CAN2 ((CAN_TypeDef *) CAN2_BASE) 01222 #define PWR ((PWR_TypeDef *) PWR_BASE) 01223 #define DAC ((DAC_TypeDef *) DAC_BASE) 01224 #define UART7 ((USART_TypeDef *) UART7_BASE) 01225 #define UART8 ((USART_TypeDef *) UART8_BASE) 01226 #define TIM1 ((TIM_TypeDef *) TIM1_BASE) 01227 #define TIM8 ((TIM_TypeDef *) TIM8_BASE) 01228 #define USART1 ((USART_TypeDef *) USART1_BASE) 01229 #define USART6 ((USART_TypeDef *) USART6_BASE) 01230 #define ADC ((ADC_Common_TypeDef *) ADC_BASE) 01231 #define ADC1 ((ADC_TypeDef *) ADC1_BASE) 01232 #define ADC2 ((ADC_TypeDef *) ADC2_BASE) 01233 #define ADC3 ((ADC_TypeDef *) ADC3_BASE) 01234 #define SDIO ((SDIO_TypeDef *) SDIO_BASE) 01235 #define SPI1 ((SPI_TypeDef *) SPI1_BASE) 01236 #define SPI4 ((SPI_TypeDef *) SPI4_BASE) 01237 #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE) 01238 #define EXTI ((EXTI_TypeDef *) EXTI_BASE) 01239 #define TIM9 ((TIM_TypeDef *) TIM9_BASE) 01240 #define TIM10 ((TIM_TypeDef *) TIM10_BASE) 01241 #define TIM11 ((TIM_TypeDef *) TIM11_BASE) 01242 #define SPI5 ((SPI_TypeDef *) SPI5_BASE) 01243 #define SPI6 ((SPI_TypeDef *) SPI6_BASE) 01244 01245 #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE) 01246 #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE) 01247 #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE) 01248 #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE) 01249 #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE) 01250 #define GPIOF ((GPIO_TypeDef *) GPIOF_BASE) 01251 #define GPIOG ((GPIO_TypeDef *) GPIOG_BASE) 01252 #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE) 01253 #define GPIOI ((GPIO_TypeDef *) GPIOI_BASE) 01254 01255 #define CRC ((CRC_TypeDef *) CRC_BASE) 01256 #define RCC ((RCC_TypeDef *) RCC_BASE) 01257 #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE) 01258 #define DMA1 ((DMA_TypeDef *) DMA1_BASE) 01259 #define DMA1_Stream0 ((DMA_Stream_TypeDef *) DMA1_Stream0_BASE) 01260 #define DMA1_Stream1 ((DMA_Stream_TypeDef *) DMA1_Stream1_BASE) 01261 #define DMA1_Stream2 ((DMA_Stream_TypeDef *) DMA1_Stream2_BASE) 01262 #define DMA1_Stream3 ((DMA_Stream_TypeDef *) DMA1_Stream3_BASE) 01263 #define DMA1_Stream4 ((DMA_Stream_TypeDef *) DMA1_Stream4_BASE) 01264 #define DMA1_Stream5 ((DMA_Stream_TypeDef *) DMA1_Stream5_BASE) 01265 #define DMA1_Stream6 ((DMA_Stream_TypeDef *) DMA1_Stream6_BASE) 01266 #define DMA1_Stream7 ((DMA_Stream_TypeDef *) DMA1_Stream7_BASE) 01267 #define DMA2 ((DMA_TypeDef *) DMA2_BASE) 01268 #define DMA2_Stream0 ((DMA_Stream_TypeDef *) DMA2_Stream0_BASE) 01269 #define DMA2_Stream1 ((DMA_Stream_TypeDef *) DMA2_Stream1_BASE) 01270 #define DMA2_Stream2 ((DMA_Stream_TypeDef *) DMA2_Stream2_BASE) 01271 #define DMA2_Stream3 ((DMA_Stream_TypeDef *) DMA2_Stream3_BASE) 01272 #define DMA2_Stream4 ((DMA_Stream_TypeDef *) DMA2_Stream4_BASE) 01273 #define DMA2_Stream5 ((DMA_Stream_TypeDef *) DMA2_Stream5_BASE) 01274 #define DMA2_Stream6 ((DMA_Stream_TypeDef *) DMA2_Stream6_BASE) 01275 #define DMA2_Stream7 ((DMA_Stream_TypeDef *) DMA2_Stream7_BASE) 01276 #define ETH ((ETH_TypeDef *) ETH_BASE) 01277 #define DCMI ((DCMI_TypeDef *) DCMI_BASE) 01278 #define CRYP ((CRYP_TypeDef *) CRYP_BASE) 01279 #define HASH ((HASH_TypeDef *) HASH_BASE) 01280 #define HASH_DIGEST ((HASH_DIGEST_TypeDef *) HASH_DIGEST_BASE) 01281 #define RNG ((RNG_TypeDef *) RNG_BASE) 01282 #define FSMC_Bank1 ((FSMC_Bank1_TypeDef *) FSMC_Bank1_R_BASE) 01283 #define FSMC_Bank1E ((FSMC_Bank1E_TypeDef *) FSMC_Bank1E_R_BASE) 01284 #define FSMC_Bank2 ((FSMC_Bank2_TypeDef *) FSMC_Bank2_R_BASE) 01285 #define FSMC_Bank3 ((FSMC_Bank3_TypeDef *) FSMC_Bank3_R_BASE) 01286 #define FSMC_Bank4 ((FSMC_Bank4_TypeDef *) FSMC_Bank4_R_BASE) 01287 #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE) 01288 01289 /** 01290 * @} 01291 */ 01292 01293 /** @addtogroup Exported_constants 01294 * @{ 01295 */ 01296 01297 /** @addtogroup Peripheral_Registers_Bits_Definition 01298 * @{ 01299 */ 01300 01301 /******************************************************************************/ 01302 /* Peripheral Registers_Bits_Definition */ 01303 /******************************************************************************/ 01304 01305 /******************************************************************************/ 01306 /* */ 01307 /* Analog to Digital Converter */ 01308 /* */ 01309 /******************************************************************************/ 01310 /******************** Bit definition for ADC_SR register ********************/ 01311 #define ADC_SR_AWD ((uint8_t)0x01) /*!<Analog watchdog flag */ 01312 #define ADC_SR_EOC ((uint8_t)0x02) /*!<End of conversion */ 01313 #define ADC_SR_JEOC ((uint8_t)0x04) /*!<Injected channel end of conversion */ 01314 #define ADC_SR_JSTRT ((uint8_t)0x08) /*!<Injected channel Start flag */ 01315 #define ADC_SR_STRT ((uint8_t)0x10) /*!<Regular channel Start flag */ 01316 #define ADC_SR_OVR ((uint8_t)0x20) /*!<Overrun flag */ 01317 01318 /******************* Bit definition for ADC_CR1 register ********************/ 01319 #define ADC_CR1_AWDCH ((uint32_t)0x0000001F) /*!<AWDCH[4:0] bits (Analog watchdog channel select bits) */ 01320 #define ADC_CR1_AWDCH_0 ((uint32_t)0x00000001) /*!<Bit 0 */ 01321 #define ADC_CR1_AWDCH_1 ((uint32_t)0x00000002) /*!<Bit 1 */ 01322 #define ADC_CR1_AWDCH_2 ((uint32_t)0x00000004) /*!<Bit 2 */ 01323 #define ADC_CR1_AWDCH_3 ((uint32_t)0x00000008) /*!<Bit 3 */ 01324 #define ADC_CR1_AWDCH_4 ((uint32_t)0x00000010) /*!<Bit 4 */ 01325 #define ADC_CR1_EOCIE ((uint32_t)0x00000020) /*!<Interrupt enable for EOC */ 01326 #define ADC_CR1_AWDIE ((uint32_t)0x00000040) /*!<AAnalog Watchdog interrupt enable */ 01327 #define ADC_CR1_JEOCIE ((uint32_t)0x00000080) /*!<Interrupt enable for injected channels */ 01328 #define ADC_CR1_SCAN ((uint32_t)0x00000100) /*!<Scan mode */ 01329 #define ADC_CR1_AWDSGL ((uint32_t)0x00000200) /*!<Enable the watchdog on a single channel in scan mode */ 01330 #define ADC_CR1_JAUTO ((uint32_t)0x00000400) /*!<Automatic injected group conversion */ 01331 #define ADC_CR1_DISCEN ((uint32_t)0x00000800) /*!<Discontinuous mode on regular channels */ 01332 #define ADC_CR1_JDISCEN ((uint32_t)0x00001000) /*!<Discontinuous mode on injected channels */ 01333 #define ADC_CR1_DISCNUM ((uint32_t)0x0000E000) /*!<DISCNUM[2:0] bits (Discontinuous mode channel count) */ 01334 #define ADC_CR1_DISCNUM_0 ((uint32_t)0x00002000) /*!<Bit 0 */ 01335 #define ADC_CR1_DISCNUM_1 ((uint32_t)0x00004000) /*!<Bit 1 */ 01336 #define ADC_CR1_DISCNUM_2 ((uint32_t)0x00008000) /*!<Bit 2 */ 01337 #define ADC_CR1_JAWDEN ((uint32_t)0x00400000) /*!<Analog watchdog enable on injected channels */ 01338 #define ADC_CR1_AWDEN ((uint32_t)0x00800000) /*!<Analog watchdog enable on regular channels */ 01339 #define ADC_CR1_RES ((uint32_t)0x03000000) /*!<RES[2:0] bits (Resolution) */ 01340 #define ADC_CR1_RES_0 ((uint32_t)0x01000000) /*!<Bit 0 */ 01341 #define ADC_CR1_RES_1 ((uint32_t)0x02000000) /*!<Bit 1 */ 01342 #define ADC_CR1_OVRIE ((uint32_t)0x04000000) /*!<overrun interrupt enable */ 01343 01344 /******************* Bit definition for ADC_CR2 register ********************/ 01345 #define ADC_CR2_ADON ((uint32_t)0x00000001) /*!<A/D Converter ON / OFF */ 01346 #define ADC_CR2_CONT ((uint32_t)0x00000002) /*!<Continuous Conversion */ 01347 #define ADC_CR2_DMA ((uint32_t)0x00000100) /*!<Direct Memory access mode */ 01348 #define ADC_CR2_DDS ((uint32_t)0x00000200) /*!<DMA disable selection (Single ADC) */ 01349 #define ADC_CR2_EOCS ((uint32_t)0x00000400) /*!<End of conversion selection */ 01350 #define ADC_CR2_ALIGN ((uint32_t)0x00000800) /*!<Data Alignment */ 01351 #define ADC_CR2_JEXTSEL ((uint32_t)0x000F0000) /*!<JEXTSEL[3:0] bits (External event select for injected group) */ 01352 #define ADC_CR2_JEXTSEL_0 ((uint32_t)0x00010000) /*!<Bit 0 */ 01353 #define ADC_CR2_JEXTSEL_1 ((uint32_t)0x00020000) /*!<Bit 1 */ 01354 #define ADC_CR2_JEXTSEL_2 ((uint32_t)0x00040000) /*!<Bit 2 */ 01355 #define ADC_CR2_JEXTSEL_3 ((uint32_t)0x00080000) /*!<Bit 3 */ 01356 #define ADC_CR2_JEXTEN ((uint32_t)0x00300000) /*!<JEXTEN[1:0] bits (External Trigger Conversion mode for injected channelsp) */ 01357 #define ADC_CR2_JEXTEN_0 ((uint32_t)0x00100000) /*!<Bit 0 */ 01358 #define ADC_CR2_JEXTEN_1 ((uint32_t)0x00200000) /*!<Bit 1 */ 01359 #define ADC_CR2_JSWSTART ((uint32_t)0x00400000) /*!<Start Conversion of injected channels */ 01360 #define ADC_CR2_EXTSEL ((uint32_t)0x0F000000) /*!<EXTSEL[3:0] bits (External Event Select for regular group) */ 01361 #define ADC_CR2_EXTSEL_0 ((uint32_t)0x01000000) /*!<Bit 0 */ 01362 #define ADC_CR2_EXTSEL_1 ((uint32_t)0x02000000) /*!<Bit 1 */ 01363 #define ADC_CR2_EXTSEL_2 ((uint32_t)0x04000000) /*!<Bit 2 */ 01364 #define ADC_CR2_EXTSEL_3 ((uint32_t)0x08000000) /*!<Bit 3 */ 01365 #define ADC_CR2_EXTEN ((uint32_t)0x30000000) /*!<EXTEN[1:0] bits (External Trigger Conversion mode for regular channelsp) */ 01366 #define ADC_CR2_EXTEN_0 ((uint32_t)0x10000000) /*!<Bit 0 */ 01367 #define ADC_CR2_EXTEN_1 ((uint32_t)0x20000000) /*!<Bit 1 */ 01368 #define ADC_CR2_SWSTART ((uint32_t)0x40000000) /*!<Start Conversion of regular channels */ 01369 01370 /****************** Bit definition for ADC_SMPR1 register *******************/ 01371 #define ADC_SMPR1_SMP10 ((uint32_t)0x00000007) /*!<SMP10[2:0] bits (Channel 10 Sample time selection) */ 01372 #define ADC_SMPR1_SMP10_0 ((uint32_t)0x00000001) /*!<Bit 0 */ 01373 #define ADC_SMPR1_SMP10_1 ((uint32_t)0x00000002) /*!<Bit 1 */ 01374 #define ADC_SMPR1_SMP10_2 ((uint32_t)0x00000004) /*!<Bit 2 */ 01375 #define ADC_SMPR1_SMP11 ((uint32_t)0x00000038) /*!<SMP11[2:0] bits (Channel 11 Sample time selection) */ 01376 #define ADC_SMPR1_SMP11_0 ((uint32_t)0x00000008) /*!<Bit 0 */ 01377 #define ADC_SMPR1_SMP11_1 ((uint32_t)0x00000010) /*!<Bit 1 */ 01378 #define ADC_SMPR1_SMP11_2 ((uint32_t)0x00000020) /*!<Bit 2 */ 01379 #define ADC_SMPR1_SMP12 ((uint32_t)0x000001C0) /*!<SMP12[2:0] bits (Channel 12 Sample time selection) */ 01380 #define ADC_SMPR1_SMP12_0 ((uint32_t)0x00000040) /*!<Bit 0 */ 01381 #define ADC_SMPR1_SMP12_1 ((uint32_t)0x00000080) /*!<Bit 1 */ 01382 #define ADC_SMPR1_SMP12_2 ((uint32_t)0x00000100) /*!<Bit 2 */ 01383 #define ADC_SMPR1_SMP13 ((uint32_t)0x00000E00) /*!<SMP13[2:0] bits (Channel 13 Sample time selection) */ 01384 #define ADC_SMPR1_SMP13_0 ((uint32_t)0x00000200) /*!<Bit 0 */ 01385 #define ADC_SMPR1_SMP13_1 ((uint32_t)0x00000400) /*!<Bit 1 */ 01386 #define ADC_SMPR1_SMP13_2 ((uint32_t)0x00000800) /*!<Bit 2 */ 01387 #define ADC_SMPR1_SMP14 ((uint32_t)0x00007000) /*!<SMP14[2:0] bits (Channel 14 Sample time selection) */ 01388 #define ADC_SMPR1_SMP14_0 ((uint32_t)0x00001000) /*!<Bit 0 */ 01389 #define ADC_SMPR1_SMP14_1 ((uint32_t)0x00002000) /*!<Bit 1 */ 01390 #define ADC_SMPR1_SMP14_2 ((uint32_t)0x00004000) /*!<Bit 2 */ 01391 #define ADC_SMPR1_SMP15 ((uint32_t)0x00038000) /*!<SMP15[2:0] bits (Channel 15 Sample time selection) */ 01392 #define ADC_SMPR1_SMP15_0 ((uint32_t)0x00008000) /*!<Bit 0 */ 01393 #define ADC_SMPR1_SMP15_1 ((uint32_t)0x00010000) /*!<Bit 1 */ 01394 #define ADC_SMPR1_SMP15_2 ((uint32_t)0x00020000) /*!<Bit 2 */ 01395 #define ADC_SMPR1_SMP16 ((uint32_t)0x001C0000) /*!<SMP16[2:0] bits (Channel 16 Sample time selection) */ 01396 #define ADC_SMPR1_SMP16_0 ((uint32_t)0x00040000) /*!<Bit 0 */ 01397 #define ADC_SMPR1_SMP16_1 ((uint32_t)0x00080000) /*!<Bit 1 */ 01398 #define ADC_SMPR1_SMP16_2 ((uint32_t)0x00100000) /*!<Bit 2 */ 01399 #define ADC_SMPR1_SMP17 ((uint32_t)0x00E00000) /*!<SMP17[2:0] bits (Channel 17 Sample time selection) */ 01400 #define ADC_SMPR1_SMP17_0 ((uint32_t)0x00200000) /*!<Bit 0 */ 01401 #define ADC_SMPR1_SMP17_1 ((uint32_t)0x00400000) /*!<Bit 1 */ 01402 #define ADC_SMPR1_SMP17_2 ((uint32_t)0x00800000) /*!<Bit 2 */ 01403 #define ADC_SMPR1_SMP18 ((uint32_t)0x07000000) /*!<SMP18[2:0] bits (Channel 18 Sample time selection) */ 01404 #define ADC_SMPR1_SMP18_0 ((uint32_t)0x01000000) /*!<Bit 0 */ 01405 #define ADC_SMPR1_SMP18_1 ((uint32_t)0x02000000) /*!<Bit 1 */ 01406 #define ADC_SMPR1_SMP18_2 ((uint32_t)0x04000000) /*!<Bit 2 */ 01407 01408 /****************** Bit definition for ADC_SMPR2 register *******************/ 01409 #define ADC_SMPR2_SMP0 ((uint32_t)0x00000007) /*!<SMP0[2:0] bits (Channel 0 Sample time selection) */ 01410 #define ADC_SMPR2_SMP0_0 ((uint32_t)0x00000001) /*!<Bit 0 */ 01411 #define ADC_SMPR2_SMP0_1 ((uint32_t)0x00000002) /*!<Bit 1 */ 01412 #define ADC_SMPR2_SMP0_2 ((uint32_t)0x00000004) /*!<Bit 2 */ 01413 #define ADC_SMPR2_SMP1 ((uint32_t)0x00000038) /*!<SMP1[2:0] bits (Channel 1 Sample time selection) */ 01414 #define ADC_SMPR2_SMP1_0 ((uint32_t)0x00000008) /*!<Bit 0 */ 01415 #define ADC_SMPR2_SMP1_1 ((uint32_t)0x00000010) /*!<Bit 1 */ 01416 #define ADC_SMPR2_SMP1_2 ((uint32_t)0x00000020) /*!<Bit 2 */ 01417 #define ADC_SMPR2_SMP2 ((uint32_t)0x000001C0) /*!<SMP2[2:0] bits (Channel 2 Sample time selection) */ 01418 #define ADC_SMPR2_SMP2_0 ((uint32_t)0x00000040) /*!<Bit 0 */ 01419 #define ADC_SMPR2_SMP2_1 ((uint32_t)0x00000080) /*!<Bit 1 */ 01420 #define ADC_SMPR2_SMP2_2 ((uint32_t)0x00000100) /*!<Bit 2 */ 01421 #define ADC_SMPR2_SMP3 ((uint32_t)0x00000E00) /*!<SMP3[2:0] bits (Channel 3 Sample time selection) */ 01422 #define ADC_SMPR2_SMP3_0 ((uint32_t)0x00000200) /*!<Bit 0 */ 01423 #define ADC_SMPR2_SMP3_1 ((uint32_t)0x00000400) /*!<Bit 1 */ 01424 #define ADC_SMPR2_SMP3_2 ((uint32_t)0x00000800) /*!<Bit 2 */ 01425 #define ADC_SMPR2_SMP4 ((uint32_t)0x00007000) /*!<SMP4[2:0] bits (Channel 4 Sample time selection) */ 01426 #define ADC_SMPR2_SMP4_0 ((uint32_t)0x00001000) /*!<Bit 0 */ 01427 #define ADC_SMPR2_SMP4_1 ((uint32_t)0x00002000) /*!<Bit 1 */ 01428 #define ADC_SMPR2_SMP4_2 ((uint32_t)0x00004000) /*!<Bit 2 */ 01429 #define ADC_SMPR2_SMP5 ((uint32_t)0x00038000) /*!<SMP5[2:0] bits (Channel 5 Sample time selection) */ 01430 #define ADC_SMPR2_SMP5_0 ((uint32_t)0x00008000) /*!<Bit 0 */ 01431 #define ADC_SMPR2_SMP5_1 ((uint32_t)0x00010000) /*!<Bit 1 */ 01432 #define ADC_SMPR2_SMP5_2 ((uint32_t)0x00020000) /*!<Bit 2 */ 01433 #define ADC_SMPR2_SMP6 ((uint32_t)0x001C0000) /*!<SMP6[2:0] bits (Channel 6 Sample time selection) */ 01434 #define ADC_SMPR2_SMP6_0 ((uint32_t)0x00040000) /*!<Bit 0 */ 01435 #define ADC_SMPR2_SMP6_1 ((uint32_t)0x00080000) /*!<Bit 1 */ 01436 #define ADC_SMPR2_SMP6_2 ((uint32_t)0x00100000) /*!<Bit 2 */ 01437 #define ADC_SMPR2_SMP7 ((uint32_t)0x00E00000) /*!<SMP7[2:0] bits (Channel 7 Sample time selection) */ 01438 #define ADC_SMPR2_SMP7_0 ((uint32_t)0x00200000) /*!<Bit 0 */ 01439 #define ADC_SMPR2_SMP7_1 ((uint32_t)0x00400000) /*!<Bit 1 */ 01440 #define ADC_SMPR2_SMP7_2 ((uint32_t)0x00800000) /*!<Bit 2 */ 01441 #define ADC_SMPR2_SMP8 ((uint32_t)0x07000000) /*!<SMP8[2:0] bits (Channel 8 Sample time selection) */ 01442 #define ADC_SMPR2_SMP8_0 ((uint32_t)0x01000000) /*!<Bit 0 */ 01443 #define ADC_SMPR2_SMP8_1 ((uint32_t)0x02000000) /*!<Bit 1 */ 01444 #define ADC_SMPR2_SMP8_2 ((uint32_t)0x04000000) /*!<Bit 2 */ 01445 #define ADC_SMPR2_SMP9 ((uint32_t)0x38000000) /*!<SMP9[2:0] bits (Channel 9 Sample time selection) */ 01446 #define ADC_SMPR2_SMP9_0 ((uint32_t)0x08000000) /*!<Bit 0 */ 01447 #define ADC_SMPR2_SMP9_1 ((uint32_t)0x10000000) /*!<Bit 1 */ 01448 #define ADC_SMPR2_SMP9_2 ((uint32_t)0x20000000) /*!<Bit 2 */ 01449 01450 /****************** Bit definition for ADC_JOFR1 register *******************/ 01451 #define ADC_JOFR1_JOFFSET1 ((uint16_t)0x0FFF) /*!<Data offset for injected channel 1 */ 01452 01453 /****************** Bit definition for ADC_JOFR2 register *******************/ 01454 #define ADC_JOFR2_JOFFSET2 ((uint16_t)0x0FFF) /*!<Data offset for injected channel 2 */ 01455 01456 /****************** Bit definition for ADC_JOFR3 register *******************/ 01457 #define ADC_JOFR3_JOFFSET3 ((uint16_t)0x0FFF) /*!<Data offset for injected channel 3 */ 01458 01459 /****************** Bit definition for ADC_JOFR4 register *******************/ 01460 #define ADC_JOFR4_JOFFSET4 ((uint16_t)0x0FFF) /*!<Data offset for injected channel 4 */ 01461 01462 /******************* Bit definition for ADC_HTR register ********************/ 01463 #define ADC_HTR_HT ((uint16_t)0x0FFF) /*!<Analog watchdog high threshold */ 01464 01465 /******************* Bit definition for ADC_LTR register ********************/ 01466 #define ADC_LTR_LT ((uint16_t)0x0FFF) /*!<Analog watchdog low threshold */ 01467 01468 /******************* Bit definition for ADC_SQR1 register *******************/ 01469 #define ADC_SQR1_SQ13 ((uint32_t)0x0000001F) /*!<SQ13[4:0] bits (13th conversion in regular sequence) */ 01470 #define ADC_SQR1_SQ13_0 ((uint32_t)0x00000001) /*!<Bit 0 */ 01471 #define ADC_SQR1_SQ13_1 ((uint32_t)0x00000002) /*!<Bit 1 */ 01472 #define ADC_SQR1_SQ13_2 ((uint32_t)0x00000004) /*!<Bit 2 */ 01473 #define ADC_SQR1_SQ13_3 ((uint32_t)0x00000008) /*!<Bit 3 */ 01474 #define ADC_SQR1_SQ13_4 ((uint32_t)0x00000010) /*!<Bit 4 */ 01475 #define ADC_SQR1_SQ14 ((uint32_t)0x000003E0) /*!<SQ14[4:0] bits (14th conversion in regular sequence) */ 01476 #define ADC_SQR1_SQ14_0 ((uint32_t)0x00000020) /*!<Bit 0 */ 01477 #define ADC_SQR1_SQ14_1 ((uint32_t)0x00000040) /*!<Bit 1 */ 01478 #define ADC_SQR1_SQ14_2 ((uint32_t)0x00000080) /*!<Bit 2 */ 01479 #define ADC_SQR1_SQ14_3 ((uint32_t)0x00000100) /*!<Bit 3 */ 01480 #define ADC_SQR1_SQ14_4 ((uint32_t)0x00000200) /*!<Bit 4 */ 01481 #define ADC_SQR1_SQ15 ((uint32_t)0x00007C00) /*!<SQ15[4:0] bits (15th conversion in regular sequence) */ 01482 #define ADC_SQR1_SQ15_0 ((uint32_t)0x00000400) /*!<Bit 0 */ 01483 #define ADC_SQR1_SQ15_1 ((uint32_t)0x00000800) /*!<Bit 1 */ 01484 #define ADC_SQR1_SQ15_2 ((uint32_t)0x00001000) /*!<Bit 2 */ 01485 #define ADC_SQR1_SQ15_3 ((uint32_t)0x00002000) /*!<Bit 3 */ 01486 #define ADC_SQR1_SQ15_4 ((uint32_t)0x00004000) /*!<Bit 4 */ 01487 #define ADC_SQR1_SQ16 ((uint32_t)0x000F8000) /*!<SQ16[4:0] bits (16th conversion in regular sequence) */ 01488 #define ADC_SQR1_SQ16_0 ((uint32_t)0x00008000) /*!<Bit 0 */ 01489 #define ADC_SQR1_SQ16_1 ((uint32_t)0x00010000) /*!<Bit 1 */ 01490 #define ADC_SQR1_SQ16_2 ((uint32_t)0x00020000) /*!<Bit 2 */ 01491 #define ADC_SQR1_SQ16_3 ((uint32_t)0x00040000) /*!<Bit 3 */ 01492 #define ADC_SQR1_SQ16_4 ((uint32_t)0x00080000) /*!<Bit 4 */ 01493 #define ADC_SQR1_L ((uint32_t)0x00F00000) /*!<L[3:0] bits (Regular channel sequence length) */ 01494 #define ADC_SQR1_L_0 ((uint32_t)0x00100000) /*!<Bit 0 */ 01495 #define ADC_SQR1_L_1 ((uint32_t)0x00200000) /*!<Bit 1 */ 01496 #define ADC_SQR1_L_2 ((uint32_t)0x00400000) /*!<Bit 2 */ 01497 #define ADC_SQR1_L_3 ((uint32_t)0x00800000) /*!<Bit 3 */ 01498 01499 /******************* Bit definition for ADC_SQR2 register *******************/ 01500 #define ADC_SQR2_SQ7 ((uint32_t)0x0000001F) /*!<SQ7[4:0] bits (7th conversion in regular sequence) */ 01501 #define ADC_SQR2_SQ7_0 ((uint32_t)0x00000001) /*!<Bit 0 */ 01502 #define ADC_SQR2_SQ7_1 ((uint32_t)0x00000002) /*!<Bit 1 */ 01503 #define ADC_SQR2_SQ7_2 ((uint32_t)0x00000004) /*!<Bit 2 */ 01504 #define ADC_SQR2_SQ7_3 ((uint32_t)0x00000008) /*!<Bit 3 */ 01505 #define ADC_SQR2_SQ7_4 ((uint32_t)0x00000010) /*!<Bit 4 */ 01506 #define ADC_SQR2_SQ8 ((uint32_t)0x000003E0) /*!<SQ8[4:0] bits (8th conversion in regular sequence) */ 01507 #define ADC_SQR2_SQ8_0 ((uint32_t)0x00000020) /*!<Bit 0 */ 01508 #define ADC_SQR2_SQ8_1 ((uint32_t)0x00000040) /*!<Bit 1 */ 01509 #define ADC_SQR2_SQ8_2 ((uint32_t)0x00000080) /*!<Bit 2 */ 01510 #define ADC_SQR2_SQ8_3 ((uint32_t)0x00000100) /*!<Bit 3 */ 01511 #define ADC_SQR2_SQ8_4 ((uint32_t)0x00000200) /*!<Bit 4 */ 01512 #define ADC_SQR2_SQ9 ((uint32_t)0x00007C00) /*!<SQ9[4:0] bits (9th conversion in regular sequence) */ 01513 #define ADC_SQR2_SQ9_0 ((uint32_t)0x00000400) /*!<Bit 0 */ 01514 #define ADC_SQR2_SQ9_1 ((uint32_t)0x00000800) /*!<Bit 1 */ 01515 #define ADC_SQR2_SQ9_2 ((uint32_t)0x00001000) /*!<Bit 2 */ 01516 #define ADC_SQR2_SQ9_3 ((uint32_t)0x00002000) /*!<Bit 3 */ 01517 #define ADC_SQR2_SQ9_4 ((uint32_t)0x00004000) /*!<Bit 4 */ 01518 #define ADC_SQR2_SQ10 ((uint32_t)0x000F8000) /*!<SQ10[4:0] bits (10th conversion in regular sequence) */ 01519 #define ADC_SQR2_SQ10_0 ((uint32_t)0x00008000) /*!<Bit 0 */ 01520 #define ADC_SQR2_SQ10_1 ((uint32_t)0x00010000) /*!<Bit 1 */ 01521 #define ADC_SQR2_SQ10_2 ((uint32_t)0x00020000) /*!<Bit 2 */ 01522 #define ADC_SQR2_SQ10_3 ((uint32_t)0x00040000) /*!<Bit 3 */ 01523 #define ADC_SQR2_SQ10_4 ((uint32_t)0x00080000) /*!<Bit 4 */ 01524 #define ADC_SQR2_SQ11 ((uint32_t)0x01F00000) /*!<SQ11[4:0] bits (11th conversion in regular sequence) */ 01525 #define ADC_SQR2_SQ11_0 ((uint32_t)0x00100000) /*!<Bit 0 */ 01526 #define ADC_SQR2_SQ11_1 ((uint32_t)0x00200000) /*!<Bit 1 */ 01527 #define ADC_SQR2_SQ11_2 ((uint32_t)0x00400000) /*!<Bit 2 */ 01528 #define ADC_SQR2_SQ11_3 ((uint32_t)0x00800000) /*!<Bit 3 */ 01529 #define ADC_SQR2_SQ11_4 ((uint32_t)0x01000000) /*!<Bit 4 */ 01530 #define ADC_SQR2_SQ12 ((uint32_t)0x3E000000) /*!<SQ12[4:0] bits (12th conversion in regular sequence) */ 01531 #define ADC_SQR2_SQ12_0 ((uint32_t)0x02000000) /*!<Bit 0 */ 01532 #define ADC_SQR2_SQ12_1 ((uint32_t)0x04000000) /*!<Bit 1 */ 01533 #define ADC_SQR2_SQ12_2 ((uint32_t)0x08000000) /*!<Bit 2 */ 01534 #define ADC_SQR2_SQ12_3 ((uint32_t)0x10000000) /*!<Bit 3 */ 01535 #define ADC_SQR2_SQ12_4 ((uint32_t)0x20000000) /*!<Bit 4 */ 01536 01537 /******************* Bit definition for ADC_SQR3 register *******************/ 01538 #define ADC_SQR3_SQ1 ((uint32_t)0x0000001F) /*!<SQ1[4:0] bits (1st conversion in regular sequence) */ 01539 #define ADC_SQR3_SQ1_0 ((uint32_t)0x00000001) /*!<Bit 0 */ 01540 #define ADC_SQR3_SQ1_1 ((uint32_t)0x00000002) /*!<Bit 1 */ 01541 #define ADC_SQR3_SQ1_2 ((uint32_t)0x00000004) /*!<Bit 2 */ 01542 #define ADC_SQR3_SQ1_3 ((uint32_t)0x00000008) /*!<Bit 3 */ 01543 #define ADC_SQR3_SQ1_4 ((uint32_t)0x00000010) /*!<Bit 4 */ 01544 #define ADC_SQR3_SQ2 ((uint32_t)0x000003E0) /*!<SQ2[4:0] bits (2nd conversion in regular sequence) */ 01545 #define ADC_SQR3_SQ2_0 ((uint32_t)0x00000020) /*!<Bit 0 */ 01546 #define ADC_SQR3_SQ2_1 ((uint32_t)0x00000040) /*!<Bit 1 */ 01547 #define ADC_SQR3_SQ2_2 ((uint32_t)0x00000080) /*!<Bit 2 */ 01548 #define ADC_SQR3_SQ2_3 ((uint32_t)0x00000100) /*!<Bit 3 */ 01549 #define ADC_SQR3_SQ2_4 ((uint32_t)0x00000200) /*!<Bit 4 */ 01550 #define ADC_SQR3_SQ3 ((uint32_t)0x00007C00) /*!<SQ3[4:0] bits (3rd conversion in regular sequence) */ 01551 #define ADC_SQR3_SQ3_0 ((uint32_t)0x00000400) /*!<Bit 0 */ 01552 #define ADC_SQR3_SQ3_1 ((uint32_t)0x00000800) /*!<Bit 1 */ 01553 #define ADC_SQR3_SQ3_2 ((uint32_t)0x00001000) /*!<Bit 2 */ 01554 #define ADC_SQR3_SQ3_3 ((uint32_t)0x00002000) /*!<Bit 3 */ 01555 #define ADC_SQR3_SQ3_4 ((uint32_t)0x00004000) /*!<Bit 4 */ 01556 #define ADC_SQR3_SQ4 ((uint32_t)0x000F8000) /*!<SQ4[4:0] bits (4th conversion in regular sequence) */ 01557 #define ADC_SQR3_SQ4_0 ((uint32_t)0x00008000) /*!<Bit 0 */ 01558 #define ADC_SQR3_SQ4_1 ((uint32_t)0x00010000) /*!<Bit 1 */ 01559 #define ADC_SQR3_SQ4_2 ((uint32_t)0x00020000) /*!<Bit 2 */ 01560 #define ADC_SQR3_SQ4_3 ((uint32_t)0x00040000) /*!<Bit 3 */ 01561 #define ADC_SQR3_SQ4_4 ((uint32_t)0x00080000) /*!<Bit 4 */ 01562 #define ADC_SQR3_SQ5 ((uint32_t)0x01F00000) /*!<SQ5[4:0] bits (5th conversion in regular sequence) */ 01563 #define ADC_SQR3_SQ5_0 ((uint32_t)0x00100000) /*!<Bit 0 */ 01564 #define ADC_SQR3_SQ5_1 ((uint32_t)0x00200000) /*!<Bit 1 */ 01565 #define ADC_SQR3_SQ5_2 ((uint32_t)0x00400000) /*!<Bit 2 */ 01566 #define ADC_SQR3_SQ5_3 ((uint32_t)0x00800000) /*!<Bit 3 */ 01567 #define ADC_SQR3_SQ5_4 ((uint32_t)0x01000000) /*!<Bit 4 */ 01568 #define ADC_SQR3_SQ6 ((uint32_t)0x3E000000) /*!<SQ6[4:0] bits (6th conversion in regular sequence) */ 01569 #define ADC_SQR3_SQ6_0 ((uint32_t)0x02000000) /*!<Bit 0 */ 01570 #define ADC_SQR3_SQ6_1 ((uint32_t)0x04000000) /*!<Bit 1 */ 01571 #define ADC_SQR3_SQ6_2 ((uint32_t)0x08000000) /*!<Bit 2 */ 01572 #define ADC_SQR3_SQ6_3 ((uint32_t)0x10000000) /*!<Bit 3 */ 01573 #define ADC_SQR3_SQ6_4 ((uint32_t)0x20000000) /*!<Bit 4 */ 01574 01575 /******************* Bit definition for ADC_JSQR register *******************/ 01576 #define ADC_JSQR_JSQ1 ((uint32_t)0x0000001F) /*!<JSQ1[4:0] bits (1st conversion in injected sequence) */ 01577 #define ADC_JSQR_JSQ1_0 ((uint32_t)0x00000001) /*!<Bit 0 */ 01578 #define ADC_JSQR_JSQ1_1 ((uint32_t)0x00000002) /*!<Bit 1 */ 01579 #define ADC_JSQR_JSQ1_2 ((uint32_t)0x00000004) /*!<Bit 2 */ 01580 #define ADC_JSQR_JSQ1_3 ((uint32_t)0x00000008) /*!<Bit 3 */ 01581 #define ADC_JSQR_JSQ1_4 ((uint32_t)0x00000010) /*!<Bit 4 */ 01582 #define ADC_JSQR_JSQ2 ((uint32_t)0x000003E0) /*!<JSQ2[4:0] bits (2nd conversion in injected sequence) */ 01583 #define ADC_JSQR_JSQ2_0 ((uint32_t)0x00000020) /*!<Bit 0 */ 01584 #define ADC_JSQR_JSQ2_1 ((uint32_t)0x00000040) /*!<Bit 1 */ 01585 #define ADC_JSQR_JSQ2_2 ((uint32_t)0x00000080) /*!<Bit 2 */ 01586 #define ADC_JSQR_JSQ2_3 ((uint32_t)0x00000100) /*!<Bit 3 */ 01587 #define ADC_JSQR_JSQ2_4 ((uint32_t)0x00000200) /*!<Bit 4 */ 01588 #define ADC_JSQR_JSQ3 ((uint32_t)0x00007C00) /*!<JSQ3[4:0] bits (3rd conversion in injected sequence) */ 01589 #define ADC_JSQR_JSQ3_0 ((uint32_t)0x00000400) /*!<Bit 0 */ 01590 #define ADC_JSQR_JSQ3_1 ((uint32_t)0x00000800) /*!<Bit 1 */ 01591 #define ADC_JSQR_JSQ3_2 ((uint32_t)0x00001000) /*!<Bit 2 */ 01592 #define ADC_JSQR_JSQ3_3 ((uint32_t)0x00002000) /*!<Bit 3 */ 01593 #define ADC_JSQR_JSQ3_4 ((uint32_t)0x00004000) /*!<Bit 4 */ 01594 #define ADC_JSQR_JSQ4 ((uint32_t)0x000F8000) /*!<JSQ4[4:0] bits (4th conversion in injected sequence) */ 01595 #define ADC_JSQR_JSQ4_0 ((uint32_t)0x00008000) /*!<Bit 0 */ 01596 #define ADC_JSQR_JSQ4_1 ((uint32_t)0x00010000) /*!<Bit 1 */ 01597 #define ADC_JSQR_JSQ4_2 ((uint32_t)0x00020000) /*!<Bit 2 */ 01598 #define ADC_JSQR_JSQ4_3 ((uint32_t)0x00040000) /*!<Bit 3 */ 01599 #define ADC_JSQR_JSQ4_4 ((uint32_t)0x00080000) /*!<Bit 4 */ 01600 #define ADC_JSQR_JL ((uint32_t)0x00300000) /*!<JL[1:0] bits (Injected Sequence length) */ 01601 #define ADC_JSQR_JL_0 ((uint32_t)0x00100000) /*!<Bit 0 */ 01602 #define ADC_JSQR_JL_1 ((uint32_t)0x00200000) /*!<Bit 1 */ 01603 01604 /******************* Bit definition for ADC_JDR1 register *******************/ 01605 #define ADC_JDR1_JDATA ((uint16_t)0xFFFF) /*!<Injected data */ 01606 01607 /******************* Bit definition for ADC_JDR2 register *******************/ 01608 #define ADC_JDR2_JDATA ((uint16_t)0xFFFF) /*!<Injected data */ 01609 01610 /******************* Bit definition for ADC_JDR3 register *******************/ 01611 #define ADC_JDR3_JDATA ((uint16_t)0xFFFF) /*!<Injected data */ 01612 01613 /******************* Bit definition for ADC_JDR4 register *******************/ 01614 #define ADC_JDR4_JDATA ((uint16_t)0xFFFF) /*!<Injected data */ 01615 01616 /******************** Bit definition for ADC_DR register ********************/ 01617 #define ADC_DR_DATA ((uint32_t)0x0000FFFF) /*!<Regular data */ 01618 #define ADC_DR_ADC2DATA ((uint32_t)0xFFFF0000) /*!<ADC2 data */ 01619 01620 /******************* Bit definition for ADC_CSR register ********************/ 01621 #define ADC_CSR_AWD1 ((uint32_t)0x00000001) /*!<ADC1 Analog watchdog flag */ 01622 #define ADC_CSR_EOC1 ((uint32_t)0x00000002) /*!<ADC1 End of conversion */ 01623 #define ADC_CSR_JEOC1 ((uint32_t)0x00000004) /*!<ADC1 Injected channel end of conversion */ 01624 #define ADC_CSR_JSTRT1 ((uint32_t)0x00000008) /*!<ADC1 Injected channel Start flag */ 01625 #define ADC_CSR_STRT1 ((uint32_t)0x00000010) /*!<ADC1 Regular channel Start flag */ 01626 #define ADC_CSR_DOVR1 ((uint32_t)0x00000020) /*!<ADC1 DMA overrun flag */ 01627 #define ADC_CSR_AWD2 ((uint32_t)0x00000100) /*!<ADC2 Analog watchdog flag */ 01628 #define ADC_CSR_EOC2 ((uint32_t)0x00000200) /*!<ADC2 End of conversion */ 01629 #define ADC_CSR_JEOC2 ((uint32_t)0x00000400) /*!<ADC2 Injected channel end of conversion */ 01630 #define ADC_CSR_JSTRT2 ((uint32_t)0x00000800) /*!<ADC2 Injected channel Start flag */ 01631 #define ADC_CSR_STRT2 ((uint32_t)0x00001000) /*!<ADC2 Regular channel Start flag */ 01632 #define ADC_CSR_DOVR2 ((uint32_t)0x00002000) /*!<ADC2 DMA overrun flag */ 01633 #define ADC_CSR_AWD3 ((uint32_t)0x00010000) /*!<ADC3 Analog watchdog flag */ 01634 #define ADC_CSR_EOC3 ((uint32_t)0x00020000) /*!<ADC3 End of conversion */ 01635 #define ADC_CSR_JEOC3 ((uint32_t)0x00040000) /*!<ADC3 Injected channel end of conversion */ 01636 #define ADC_CSR_JSTRT3 ((uint32_t)0x00080000) /*!<ADC3 Injected channel Start flag */ 01637 #define ADC_CSR_STRT3 ((uint32_t)0x00100000) /*!<ADC3 Regular channel Start flag */ 01638 #define ADC_CSR_DOVR3 ((uint32_t)0x00200000) /*!<ADC3 DMA overrun flag */ 01639 01640 /******************* Bit definition for ADC_CCR register ********************/ 01641 #define ADC_CCR_MULTI ((uint32_t)0x0000001F) /*!<MULTI[4:0] bits (Multi-ADC mode selection) */ 01642 #define ADC_CCR_MULTI_0 ((uint32_t)0x00000001) /*!<Bit 0 */ 01643 #define ADC_CCR_MULTI_1 ((uint32_t)0x00000002) /*!<Bit 1 */ 01644 #define ADC_CCR_MULTI_2 ((uint32_t)0x00000004) /*!<Bit 2 */ 01645 #define ADC_CCR_MULTI_3 ((uint32_t)0x00000008) /*!<Bit 3 */ 01646 #define ADC_CCR_MULTI_4 ((uint32_t)0x00000010) /*!<Bit 4 */ 01647 #define ADC_CCR_DELAY ((uint32_t)0x00000F00) /*!<DELAY[3:0] bits (Delay between 2 sampling phases) */ 01648 #define ADC_CCR_DELAY_0 ((uint32_t)0x00000100) /*!<Bit 0 */ 01649 #define ADC_CCR_DELAY_1 ((uint32_t)0x00000200) /*!<Bit 1 */ 01650 #define ADC_CCR_DELAY_2 ((uint32_t)0x00000400) /*!<Bit 2 */ 01651 #define ADC_CCR_DELAY_3 ((uint32_t)0x00000800) /*!<Bit 3 */ 01652 #define ADC_CCR_DDS ((uint32_t)0x00002000) /*!<DMA disable selection (Multi-ADC mode) */ 01653 #define ADC_CCR_DMA ((uint32_t)0x0000C000) /*!<DMA[1:0] bits (Direct Memory Access mode for multimode) */ 01654 #define ADC_CCR_DMA_0 ((uint32_t)0x00004000) /*!<Bit 0 */ 01655 #define ADC_CCR_DMA_1 ((uint32_t)0x00008000) /*!<Bit 1 */ 01656 #define ADC_CCR_ADCPRE ((uint32_t)0x00030000) /*!<ADCPRE[1:0] bits (ADC prescaler) */ 01657 #define ADC_CCR_ADCPRE_0 ((uint32_t)0x00010000) /*!<Bit 0 */ 01658 #define ADC_CCR_ADCPRE_1 ((uint32_t)0x00020000) /*!<Bit 1 */ 01659 #define ADC_CCR_VBATE ((uint32_t)0x00400000) /*!<VBAT Enable */ 01660 #define ADC_CCR_TSVREFE ((uint32_t)0x00800000) /*!<Temperature Sensor and VREFINT Enable */ 01661 01662 /******************* Bit definition for ADC_CDR register ********************/ 01663 #define ADC_CDR_DATA1 ((uint32_t)0x0000FFFF) /*!<1st data of a pair of regular conversions */ 01664 #define ADC_CDR_DATA2 ((uint32_t)0xFFFF0000) /*!<2nd data of a pair of regular conversions */ 01665 01666 /******************************************************************************/ 01667 /* */ 01668 /* Controller Area Network */ 01669 /* */ 01670 /******************************************************************************/ 01671 /*!<CAN control and status registers */ 01672 /******************* Bit definition for CAN_MCR register ********************/ 01673 #define CAN_MCR_INRQ ((uint16_t)0x0001) /*!<Initialization Request */ 01674 #define CAN_MCR_SLEEP ((uint16_t)0x0002) /*!<Sleep Mode Request */ 01675 #define CAN_MCR_TXFP ((uint16_t)0x0004) /*!<Transmit FIFO Priority */ 01676 #define CAN_MCR_RFLM ((uint16_t)0x0008) /*!<Receive FIFO Locked Mode */ 01677 #define CAN_MCR_NART ((uint16_t)0x0010) /*!<No Automatic Retransmission */ 01678 #define CAN_MCR_AWUM ((uint16_t)0x0020) /*!<Automatic Wakeup Mode */ 01679 #define CAN_MCR_ABOM ((uint16_t)0x0040) /*!<Automatic Bus-Off Management */ 01680 #define CAN_MCR_TTCM ((uint16_t)0x0080) /*!<Time Triggered Communication Mode */ 01681 #define CAN_MCR_RESET ((uint16_t)0x8000) /*!<bxCAN software master reset */ 01682 01683 /******************* Bit definition for CAN_MSR register ********************/ 01684 #define CAN_MSR_INAK ((uint16_t)0x0001) /*!<Initialization Acknowledge */ 01685 #define CAN_MSR_SLAK ((uint16_t)0x0002) /*!<Sleep Acknowledge */ 01686 #define CAN_MSR_ERRI ((uint16_t)0x0004) /*!<Error Interrupt */ 01687 #define CAN_MSR_WKUI ((uint16_t)0x0008) /*!<Wakeup Interrupt */ 01688 #define CAN_MSR_SLAKI ((uint16_t)0x0010) /*!<Sleep Acknowledge Interrupt */ 01689 #define CAN_MSR_TXM ((uint16_t)0x0100) /*!<Transmit Mode */ 01690 #define CAN_MSR_RXM ((uint16_t)0x0200) /*!<Receive Mode */ 01691 #define CAN_MSR_SAMP ((uint16_t)0x0400) /*!<Last Sample Point */ 01692 #define CAN_MSR_RX ((uint16_t)0x0800) /*!<CAN Rx Signal */ 01693 01694 /******************* Bit definition for CAN_TSR register ********************/ 01695 #define CAN_TSR_RQCP0 ((uint32_t)0x00000001) /*!<Request Completed Mailbox0 */ 01696 #define CAN_TSR_TXOK0 ((uint32_t)0x00000002) /*!<Transmission OK of Mailbox0 */ 01697 #define CAN_TSR_ALST0 ((uint32_t)0x00000004) /*!<Arbitration Lost for Mailbox0 */ 01698 #define CAN_TSR_TERR0 ((uint32_t)0x00000008) /*!<Transmission Error of Mailbox0 */ 01699 #define CAN_TSR_ABRQ0 ((uint32_t)0x00000080) /*!<Abort Request for Mailbox0 */ 01700 #define CAN_TSR_RQCP1 ((uint32_t)0x00000100) /*!<Request Completed Mailbox1 */ 01701 #define CAN_TSR_TXOK1 ((uint32_t)0x00000200) /*!<Transmission OK of Mailbox1 */ 01702 #define CAN_TSR_ALST1 ((uint32_t)0x00000400) /*!<Arbitration Lost for Mailbox1 */ 01703 #define CAN_TSR_TERR1 ((uint32_t)0x00000800) /*!<Transmission Error of Mailbox1 */ 01704 #define CAN_TSR_ABRQ1 ((uint32_t)0x00008000) /*!<Abort Request for Mailbox 1 */ 01705 #define CAN_TSR_RQCP2 ((uint32_t)0x00010000) /*!<Request Completed Mailbox2 */ 01706 #define CAN_TSR_TXOK2 ((uint32_t)0x00020000) /*!<Transmission OK of Mailbox 2 */ 01707 #define CAN_TSR_ALST2 ((uint32_t)0x00040000) /*!<Arbitration Lost for mailbox 2 */ 01708 #define CAN_TSR_TERR2 ((uint32_t)0x00080000) /*!<Transmission Error of Mailbox 2 */ 01709 #define CAN_TSR_ABRQ2 ((uint32_t)0x00800000) /*!<Abort Request for Mailbox 2 */ 01710 #define CAN_TSR_CODE ((uint32_t)0x03000000) /*!<Mailbox Code */ 01711 01712 #define CAN_TSR_TME ((uint32_t)0x1C000000) /*!<TME[2:0] bits */ 01713 #define CAN_TSR_TME0 ((uint32_t)0x04000000) /*!<Transmit Mailbox 0 Empty */ 01714 #define CAN_TSR_TME1 ((uint32_t)0x08000000) /*!<Transmit Mailbox 1 Empty */ 01715 #define CAN_TSR_TME2 ((uint32_t)0x10000000) /*!<Transmit Mailbox 2 Empty */ 01716 01717 #define CAN_TSR_LOW ((uint32_t)0xE0000000) /*!<LOW[2:0] bits */ 01718 #define CAN_TSR_LOW0 ((uint32_t)0x20000000) /*!<Lowest Priority Flag for Mailbox 0 */ 01719 #define CAN_TSR_LOW1 ((uint32_t)0x40000000) /*!<Lowest Priority Flag for Mailbox 1 */ 01720 #define CAN_TSR_LOW2 ((uint32_t)0x80000000) /*!<Lowest Priority Flag for Mailbox 2 */ 01721 01722 /******************* Bit definition for CAN_RF0R register *******************/ 01723 #define CAN_RF0R_FMP0 ((uint8_t)0x03) /*!<FIFO 0 Message Pending */ 01724 #define CAN_RF0R_FULL0 ((uint8_t)0x08) /*!<FIFO 0 Full */ 01725 #define CAN_RF0R_FOVR0 ((uint8_t)0x10) /*!<FIFO 0 Overrun */ 01726 #define CAN_RF0R_RFOM0 ((uint8_t)0x20) /*!<Release FIFO 0 Output Mailbox */ 01727 01728 /******************* Bit definition for CAN_RF1R register *******************/ 01729 #define CAN_RF1R_FMP1 ((uint8_t)0x03) /*!<FIFO 1 Message Pending */ 01730 #define CAN_RF1R_FULL1 ((uint8_t)0x08) /*!<FIFO 1 Full */ 01731 #define CAN_RF1R_FOVR1 ((uint8_t)0x10) /*!<FIFO 1 Overrun */ 01732 #define CAN_RF1R_RFOM1 ((uint8_t)0x20) /*!<Release FIFO 1 Output Mailbox */ 01733 01734 /******************** Bit definition for CAN_IER register *******************/ 01735 #define CAN_IER_TMEIE ((uint32_t)0x00000001) /*!<Transmit Mailbox Empty Interrupt Enable */ 01736 #define CAN_IER_FMPIE0 ((uint32_t)0x00000002) /*!<FIFO Message Pending Interrupt Enable */ 01737 #define CAN_IER_FFIE0 ((uint32_t)0x00000004) /*!<FIFO Full Interrupt Enable */ 01738 #define CAN_IER_FOVIE0 ((uint32_t)0x00000008) /*!<FIFO Overrun Interrupt Enable */ 01739 #define CAN_IER_FMPIE1 ((uint32_t)0x00000010) /*!<FIFO Message Pending Interrupt Enable */ 01740 #define CAN_IER_FFIE1 ((uint32_t)0x00000020) /*!<FIFO Full Interrupt Enable */ 01741 #define CAN_IER_FOVIE1 ((uint32_t)0x00000040) /*!<FIFO Overrun Interrupt Enable */ 01742 #define CAN_IER_EWGIE ((uint32_t)0x00000100) /*!<Error Warning Interrupt Enable */ 01743 #define CAN_IER_EPVIE ((uint32_t)0x00000200) /*!<Error Passive Interrupt Enable */ 01744 #define CAN_IER_BOFIE ((uint32_t)0x00000400) /*!<Bus-Off Interrupt Enable */ 01745 #define CAN_IER_LECIE ((uint32_t)0x00000800) /*!<Last Error Code Interrupt Enable */ 01746 #define CAN_IER_ERRIE ((uint32_t)0x00008000) /*!<Error Interrupt Enable */ 01747 #define CAN_IER_WKUIE ((uint32_t)0x00010000) /*!<Wakeup Interrupt Enable */ 01748 #define CAN_IER_SLKIE ((uint32_t)0x00020000) /*!<Sleep Interrupt Enable */ 01749 01750 /******************** Bit definition for CAN_ESR register *******************/ 01751 #define CAN_ESR_EWGF ((uint32_t)0x00000001) /*!<Error Warning Flag */ 01752 #define CAN_ESR_EPVF ((uint32_t)0x00000002) /*!<Error Passive Flag */ 01753 #define CAN_ESR_BOFF ((uint32_t)0x00000004) /*!<Bus-Off Flag */ 01754 01755 #define CAN_ESR_LEC ((uint32_t)0x00000070) /*!<LEC[2:0] bits (Last Error Code) */ 01756 #define CAN_ESR_LEC_0 ((uint32_t)0x00000010) /*!<Bit 0 */ 01757 #define CAN_ESR_LEC_1 ((uint32_t)0x00000020) /*!<Bit 1 */ 01758 #define CAN_ESR_LEC_2 ((uint32_t)0x00000040) /*!<Bit 2 */ 01759 01760 #define CAN_ESR_TEC ((uint32_t)0x00FF0000) /*!<Least significant byte of the 9-bit Transmit Error Counter */ 01761 #define CAN_ESR_REC ((uint32_t)0xFF000000) /*!<Receive Error Counter */ 01762 01763 /******************* Bit definition for CAN_BTR register ********************/ 01764 #define CAN_BTR_BRP ((uint32_t)0x000003FF) /*!<Baud Rate Prescaler */ 01765 #define CAN_BTR_TS1 ((uint32_t)0x000F0000) /*!<Time Segment 1 */ 01766 #define CAN_BTR_TS2 ((uint32_t)0x00700000) /*!<Time Segment 2 */ 01767 #define CAN_BTR_SJW ((uint32_t)0x03000000) /*!<Resynchronization Jump Width */ 01768 #define CAN_BTR_LBKM ((uint32_t)0x40000000) /*!<Loop Back Mode (Debug) */ 01769 #define CAN_BTR_SILM ((uint32_t)0x80000000) /*!<Silent Mode */ 01770 01771 /*!<Mailbox registers */ 01772 /****************** Bit definition for CAN_TI0R register ********************/ 01773 #define CAN_TI0R_TXRQ ((uint32_t)0x00000001) /*!<Transmit Mailbox Request */ 01774 #define CAN_TI0R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */ 01775 #define CAN_TI0R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */ 01776 #define CAN_TI0R_EXID ((uint32_t)0x001FFFF8) /*!<Extended Identifier */ 01777 #define CAN_TI0R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */ 01778 01779 /****************** Bit definition for CAN_TDT0R register *******************/ 01780 #define CAN_TDT0R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */ 01781 #define CAN_TDT0R_TGT ((uint32_t)0x00000100) /*!<Transmit Global Time */ 01782 #define CAN_TDT0R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */ 01783 01784 /****************** Bit definition for CAN_TDL0R register *******************/ 01785 #define CAN_TDL0R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */ 01786 #define CAN_TDL0R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */ 01787 #define CAN_TDL0R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */ 01788 #define CAN_TDL0R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */ 01789 01790 /****************** Bit definition for CAN_TDH0R register *******************/ 01791 #define CAN_TDH0R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */ 01792 #define CAN_TDH0R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */ 01793 #define CAN_TDH0R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */ 01794 #define CAN_TDH0R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */ 01795 01796 /******************* Bit definition for CAN_TI1R register *******************/ 01797 #define CAN_TI1R_TXRQ ((uint32_t)0x00000001) /*!<Transmit Mailbox Request */ 01798 #define CAN_TI1R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */ 01799 #define CAN_TI1R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */ 01800 #define CAN_TI1R_EXID ((uint32_t)0x001FFFF8) /*!<Extended Identifier */ 01801 #define CAN_TI1R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */ 01802 01803 /******************* Bit definition for CAN_TDT1R register ******************/ 01804 #define CAN_TDT1R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */ 01805 #define CAN_TDT1R_TGT ((uint32_t)0x00000100) /*!<Transmit Global Time */ 01806 #define CAN_TDT1R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */ 01807 01808 /******************* Bit definition for CAN_TDL1R register ******************/ 01809 #define CAN_TDL1R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */ 01810 #define CAN_TDL1R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */ 01811 #define CAN_TDL1R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */ 01812 #define CAN_TDL1R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */ 01813 01814 /******************* Bit definition for CAN_TDH1R register ******************/ 01815 #define CAN_TDH1R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */ 01816 #define CAN_TDH1R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */ 01817 #define CAN_TDH1R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */ 01818 #define CAN_TDH1R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */ 01819 01820 /******************* Bit definition for CAN_TI2R register *******************/ 01821 #define CAN_TI2R_TXRQ ((uint32_t)0x00000001) /*!<Transmit Mailbox Request */ 01822 #define CAN_TI2R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */ 01823 #define CAN_TI2R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */ 01824 #define CAN_TI2R_EXID ((uint32_t)0x001FFFF8) /*!<Extended identifier */ 01825 #define CAN_TI2R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */ 01826 01827 /******************* Bit definition for CAN_TDT2R register ******************/ 01828 #define CAN_TDT2R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */ 01829 #define CAN_TDT2R_TGT ((uint32_t)0x00000100) /*!<Transmit Global Time */ 01830 #define CAN_TDT2R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */ 01831 01832 /******************* Bit definition for CAN_TDL2R register ******************/ 01833 #define CAN_TDL2R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */ 01834 #define CAN_TDL2R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */ 01835 #define CAN_TDL2R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */ 01836 #define CAN_TDL2R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */ 01837 01838 /******************* Bit definition for CAN_TDH2R register ******************/ 01839 #define CAN_TDH2R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */ 01840 #define CAN_TDH2R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */ 01841 #define CAN_TDH2R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */ 01842 #define CAN_TDH2R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */ 01843 01844 /******************* Bit definition for CAN_RI0R register *******************/ 01845 #define CAN_RI0R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */ 01846 #define CAN_RI0R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */ 01847 #define CAN_RI0R_EXID ((uint32_t)0x001FFFF8) /*!<Extended Identifier */ 01848 #define CAN_RI0R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */ 01849 01850 /******************* Bit definition for CAN_RDT0R register ******************/ 01851 #define CAN_RDT0R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */ 01852 #define CAN_RDT0R_FMI ((uint32_t)0x0000FF00) /*!<Filter Match Index */ 01853 #define CAN_RDT0R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */ 01854 01855 /******************* Bit definition for CAN_RDL0R register ******************/ 01856 #define CAN_RDL0R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */ 01857 #define CAN_RDL0R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */ 01858 #define CAN_RDL0R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */ 01859 #define CAN_RDL0R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */ 01860 01861 /******************* Bit definition for CAN_RDH0R register ******************/ 01862 #define CAN_RDH0R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */ 01863 #define CAN_RDH0R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */ 01864 #define CAN_RDH0R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */ 01865 #define CAN_RDH0R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */ 01866 01867 /******************* Bit definition for CAN_RI1R register *******************/ 01868 #define CAN_RI1R_RTR ((uint32_t)0x00000002) /*!<Remote Transmission Request */ 01869 #define CAN_RI1R_IDE ((uint32_t)0x00000004) /*!<Identifier Extension */ 01870 #define CAN_RI1R_EXID ((uint32_t)0x001FFFF8) /*!<Extended identifier */ 01871 #define CAN_RI1R_STID ((uint32_t)0xFFE00000) /*!<Standard Identifier or Extended Identifier */ 01872 01873 /******************* Bit definition for CAN_RDT1R register ******************/ 01874 #define CAN_RDT1R_DLC ((uint32_t)0x0000000F) /*!<Data Length Code */ 01875 #define CAN_RDT1R_FMI ((uint32_t)0x0000FF00) /*!<Filter Match Index */ 01876 #define CAN_RDT1R_TIME ((uint32_t)0xFFFF0000) /*!<Message Time Stamp */ 01877 01878 /******************* Bit definition for CAN_RDL1R register ******************/ 01879 #define CAN_RDL1R_DATA0 ((uint32_t)0x000000FF) /*!<Data byte 0 */ 01880 #define CAN_RDL1R_DATA1 ((uint32_t)0x0000FF00) /*!<Data byte 1 */ 01881 #define CAN_RDL1R_DATA2 ((uint32_t)0x00FF0000) /*!<Data byte 2 */ 01882 #define CAN_RDL1R_DATA3 ((uint32_t)0xFF000000) /*!<Data byte 3 */ 01883 01884 /******************* Bit definition for CAN_RDH1R register ******************/ 01885 #define CAN_RDH1R_DATA4 ((uint32_t)0x000000FF) /*!<Data byte 4 */ 01886 #define CAN_RDH1R_DATA5 ((uint32_t)0x0000FF00) /*!<Data byte 5 */ 01887 #define CAN_RDH1R_DATA6 ((uint32_t)0x00FF0000) /*!<Data byte 6 */ 01888 #define CAN_RDH1R_DATA7 ((uint32_t)0xFF000000) /*!<Data byte 7 */ 01889 01890 /*!<CAN filter registers */ 01891 /******************* Bit definition for CAN_FMR register ********************/ 01892 #define CAN_FMR_FINIT ((uint8_t)0x01) /*!<Filter Init Mode */ 01893 01894 /******************* Bit definition for CAN_FM1R register *******************/ 01895 #define CAN_FM1R_FBM ((uint16_t)0x3FFF) /*!<Filter Mode */ 01896 #define CAN_FM1R_FBM0 ((uint16_t)0x0001) /*!<Filter Init Mode bit 0 */ 01897 #define CAN_FM1R_FBM1 ((uint16_t)0x0002) /*!<Filter Init Mode bit 1 */ 01898 #define CAN_FM1R_FBM2 ((uint16_t)0x0004) /*!<Filter Init Mode bit 2 */ 01899 #define CAN_FM1R_FBM3 ((uint16_t)0x0008) /*!<Filter Init Mode bit 3 */ 01900 #define CAN_FM1R_FBM4 ((uint16_t)0x0010) /*!<Filter Init Mode bit 4 */ 01901 #define CAN_FM1R_FBM5 ((uint16_t)0x0020) /*!<Filter Init Mode bit 5 */ 01902 #define CAN_FM1R_FBM6 ((uint16_t)0x0040) /*!<Filter Init Mode bit 6 */ 01903 #define CAN_FM1R_FBM7 ((uint16_t)0x0080) /*!<Filter Init Mode bit 7 */ 01904 #define CAN_FM1R_FBM8 ((uint16_t)0x0100) /*!<Filter Init Mode bit 8 */ 01905 #define CAN_FM1R_FBM9 ((uint16_t)0x0200) /*!<Filter Init Mode bit 9 */ 01906 #define CAN_FM1R_FBM10 ((uint16_t)0x0400) /*!<Filter Init Mode bit 10 */ 01907 #define CAN_FM1R_FBM11 ((uint16_t)0x0800) /*!<Filter Init Mode bit 11 */ 01908 #define CAN_FM1R_FBM12 ((uint16_t)0x1000) /*!<Filter Init Mode bit 12 */ 01909 #define CAN_FM1R_FBM13 ((uint16_t)0x2000) /*!<Filter Init Mode bit 13 */ 01910 01911 /******************* Bit definition for CAN_FS1R register *******************/ 01912 #define CAN_FS1R_FSC ((uint16_t)0x3FFF) /*!<Filter Scale Configuration */ 01913 #define CAN_FS1R_FSC0 ((uint16_t)0x0001) /*!<Filter Scale Configuration bit 0 */ 01914 #define CAN_FS1R_FSC1 ((uint16_t)0x0002) /*!<Filter Scale Configuration bit 1 */ 01915 #define CAN_FS1R_FSC2 ((uint16_t)0x0004) /*!<Filter Scale Configuration bit 2 */ 01916 #define CAN_FS1R_FSC3 ((uint16_t)0x0008) /*!<Filter Scale Configuration bit 3 */ 01917 #define CAN_FS1R_FSC4 ((uint16_t)0x0010) /*!<Filter Scale Configuration bit 4 */ 01918 #define CAN_FS1R_FSC5 ((uint16_t)0x0020) /*!<Filter Scale Configuration bit 5 */ 01919 #define CAN_FS1R_FSC6 ((uint16_t)0x0040) /*!<Filter Scale Configuration bit 6 */ 01920 #define CAN_FS1R_FSC7 ((uint16_t)0x0080) /*!<Filter Scale Configuration bit 7 */ 01921 #define CAN_FS1R_FSC8 ((uint16_t)0x0100) /*!<Filter Scale Configuration bit 8 */ 01922 #define CAN_FS1R_FSC9 ((uint16_t)0x0200) /*!<Filter Scale Configuration bit 9 */ 01923 #define CAN_FS1R_FSC10 ((uint16_t)0x0400) /*!<Filter Scale Configuration bit 10 */ 01924 #define CAN_FS1R_FSC11 ((uint16_t)0x0800) /*!<Filter Scale Configuration bit 11 */ 01925 #define CAN_FS1R_FSC12 ((uint16_t)0x1000) /*!<Filter Scale Configuration bit 12 */ 01926 #define CAN_FS1R_FSC13 ((uint16_t)0x2000) /*!<Filter Scale Configuration bit 13 */ 01927 01928 /****************** Bit definition for CAN_FFA1R register *******************/ 01929 #define CAN_FFA1R_FFA ((uint16_t)0x3FFF) /*!<Filter FIFO Assignment */ 01930 #define CAN_FFA1R_FFA0 ((uint16_t)0x0001) /*!<Filter FIFO Assignment for Filter 0 */ 01931 #define CAN_FFA1R_FFA1 ((uint16_t)0x0002) /*!<Filter FIFO Assignment for Filter 1 */ 01932 #define CAN_FFA1R_FFA2 ((uint16_t)0x0004) /*!<Filter FIFO Assignment for Filter 2 */ 01933 #define CAN_FFA1R_FFA3 ((uint16_t)0x0008) /*!<Filter FIFO Assignment for Filter 3 */ 01934 #define CAN_FFA1R_FFA4 ((uint16_t)0x0010) /*!<Filter FIFO Assignment for Filter 4 */ 01935 #define CAN_FFA1R_FFA5 ((uint16_t)0x0020) /*!<Filter FIFO Assignment for Filter 5 */ 01936 #define CAN_FFA1R_FFA6 ((uint16_t)0x0040) /*!<Filter FIFO Assignment for Filter 6 */ 01937 #define CAN_FFA1R_FFA7 ((uint16_t)0x0080) /*!<Filter FIFO Assignment for Filter 7 */ 01938 #define CAN_FFA1R_FFA8 ((uint16_t)0x0100) /*!<Filter FIFO Assignment for Filter 8 */ 01939 #define CAN_FFA1R_FFA9 ((uint16_t)0x0200) /*!<Filter FIFO Assignment for Filter 9 */ 01940 #define CAN_FFA1R_FFA10 ((uint16_t)0x0400) /*!<Filter FIFO Assignment for Filter 10 */ 01941 #define CAN_FFA1R_FFA11 ((uint16_t)0x0800) /*!<Filter FIFO Assignment for Filter 11 */ 01942 #define CAN_FFA1R_FFA12 ((uint16_t)0x1000) /*!<Filter FIFO Assignment for Filter 12 */ 01943 #define CAN_FFA1R_FFA13 ((uint16_t)0x2000) /*!<Filter FIFO Assignment for Filter 13 */ 01944 01945 /******************* Bit definition for CAN_FA1R register *******************/ 01946 #define CAN_FA1R_FACT ((uint16_t)0x3FFF) /*!<Filter Active */ 01947 #define CAN_FA1R_FACT0 ((uint16_t)0x0001) /*!<Filter 0 Active */ 01948 #define CAN_FA1R_FACT1 ((uint16_t)0x0002) /*!<Filter 1 Active */ 01949 #define CAN_FA1R_FACT2 ((uint16_t)0x0004) /*!<Filter 2 Active */ 01950 #define CAN_FA1R_FACT3 ((uint16_t)0x0008) /*!<Filter 3 Active */ 01951 #define CAN_FA1R_FACT4 ((uint16_t)0x0010) /*!<Filter 4 Active */ 01952 #define CAN_FA1R_FACT5 ((uint16_t)0x0020) /*!<Filter 5 Active */ 01953 #define CAN_FA1R_FACT6 ((uint16_t)0x0040) /*!<Filter 6 Active */ 01954 #define CAN_FA1R_FACT7 ((uint16_t)0x0080) /*!<Filter 7 Active */ 01955 #define CAN_FA1R_FACT8 ((uint16_t)0x0100) /*!<Filter 8 Active */ 01956 #define CAN_FA1R_FACT9 ((uint16_t)0x0200) /*!<Filter 9 Active */ 01957 #define CAN_FA1R_FACT10 ((uint16_t)0x0400) /*!<Filter 10 Active */ 01958 #define CAN_FA1R_FACT11 ((uint16_t)0x0800) /*!<Filter 11 Active */ 01959 #define CAN_FA1R_FACT12 ((uint16_t)0x1000) /*!<Filter 12 Active */ 01960 #define CAN_FA1R_FACT13 ((uint16_t)0x2000) /*!<Filter 13 Active */ 01961 01962 /******************* Bit definition for CAN_F0R1 register *******************/ 01963 #define CAN_F0R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ 01964 #define CAN_F0R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ 01965 #define CAN_F0R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ 01966 #define CAN_F0R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ 01967 #define CAN_F0R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ 01968 #define CAN_F0R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ 01969 #define CAN_F0R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ 01970 #define CAN_F0R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ 01971 #define CAN_F0R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ 01972 #define CAN_F0R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ 01973 #define CAN_F0R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ 01974 #define CAN_F0R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ 01975 #define CAN_F0R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ 01976 #define CAN_F0R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ 01977 #define CAN_F0R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ 01978 #define CAN_F0R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ 01979 #define CAN_F0R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ 01980 #define CAN_F0R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ 01981 #define CAN_F0R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ 01982 #define CAN_F0R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ 01983 #define CAN_F0R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ 01984 #define CAN_F0R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ 01985 #define CAN_F0R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ 01986 #define CAN_F0R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ 01987 #define CAN_F0R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ 01988 #define CAN_F0R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ 01989 #define CAN_F0R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ 01990 #define CAN_F0R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ 01991 #define CAN_F0R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ 01992 #define CAN_F0R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ 01993 #define CAN_F0R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ 01994 #define CAN_F0R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ 01995 01996 /******************* Bit definition for CAN_F1R1 register *******************/ 01997 #define CAN_F1R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ 01998 #define CAN_F1R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ 01999 #define CAN_F1R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ 02000 #define CAN_F1R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ 02001 #define CAN_F1R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ 02002 #define CAN_F1R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ 02003 #define CAN_F1R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ 02004 #define CAN_F1R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ 02005 #define CAN_F1R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ 02006 #define CAN_F1R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ 02007 #define CAN_F1R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ 02008 #define CAN_F1R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ 02009 #define CAN_F1R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ 02010 #define CAN_F1R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ 02011 #define CAN_F1R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ 02012 #define CAN_F1R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ 02013 #define CAN_F1R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ 02014 #define CAN_F1R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ 02015 #define CAN_F1R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ 02016 #define CAN_F1R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ 02017 #define CAN_F1R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ 02018 #define CAN_F1R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ 02019 #define CAN_F1R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ 02020 #define CAN_F1R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ 02021 #define CAN_F1R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ 02022 #define CAN_F1R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ 02023 #define CAN_F1R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ 02024 #define CAN_F1R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ 02025 #define CAN_F1R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ 02026 #define CAN_F1R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ 02027 #define CAN_F1R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ 02028 #define CAN_F1R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ 02029 02030 /******************* Bit definition for CAN_F2R1 register *******************/ 02031 #define CAN_F2R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ 02032 #define CAN_F2R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ 02033 #define CAN_F2R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ 02034 #define CAN_F2R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ 02035 #define CAN_F2R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ 02036 #define CAN_F2R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ 02037 #define CAN_F2R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ 02038 #define CAN_F2R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ 02039 #define CAN_F2R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ 02040 #define CAN_F2R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ 02041 #define CAN_F2R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ 02042 #define CAN_F2R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ 02043 #define CAN_F2R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ 02044 #define CAN_F2R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ 02045 #define CAN_F2R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ 02046 #define CAN_F2R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ 02047 #define CAN_F2R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ 02048 #define CAN_F2R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ 02049 #define CAN_F2R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ 02050 #define CAN_F2R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ 02051 #define CAN_F2R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ 02052 #define CAN_F2R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ 02053 #define CAN_F2R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ 02054 #define CAN_F2R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ 02055 #define CAN_F2R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ 02056 #define CAN_F2R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ 02057 #define CAN_F2R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ 02058 #define CAN_F2R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ 02059 #define CAN_F2R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ 02060 #define CAN_F2R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ 02061 #define CAN_F2R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ 02062 #define CAN_F2R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ 02063 02064 /******************* Bit definition for CAN_F3R1 register *******************/ 02065 #define CAN_F3R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ 02066 #define CAN_F3R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ 02067 #define CAN_F3R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ 02068 #define CAN_F3R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ 02069 #define CAN_F3R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ 02070 #define CAN_F3R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ 02071 #define CAN_F3R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ 02072 #define CAN_F3R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ 02073 #define CAN_F3R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ 02074 #define CAN_F3R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ 02075 #define CAN_F3R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ 02076 #define CAN_F3R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ 02077 #define CAN_F3R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ 02078 #define CAN_F3R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ 02079 #define CAN_F3R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ 02080 #define CAN_F3R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ 02081 #define CAN_F3R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ 02082 #define CAN_F3R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ 02083 #define CAN_F3R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ 02084 #define CAN_F3R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ 02085 #define CAN_F3R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ 02086 #define CAN_F3R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ 02087 #define CAN_F3R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ 02088 #define CAN_F3R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ 02089 #define CAN_F3R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ 02090 #define CAN_F3R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ 02091 #define CAN_F3R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ 02092 #define CAN_F3R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ 02093 #define CAN_F3R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ 02094 #define CAN_F3R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ 02095 #define CAN_F3R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ 02096 #define CAN_F3R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ 02097 02098 /******************* Bit definition for CAN_F4R1 register *******************/ 02099 #define CAN_F4R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ 02100 #define CAN_F4R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ 02101 #define CAN_F4R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ 02102 #define CAN_F4R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ 02103 #define CAN_F4R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ 02104 #define CAN_F4R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ 02105 #define CAN_F4R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ 02106 #define CAN_F4R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ 02107 #define CAN_F4R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ 02108 #define CAN_F4R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ 02109 #define CAN_F4R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ 02110 #define CAN_F4R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ 02111 #define CAN_F4R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ 02112 #define CAN_F4R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ 02113 #define CAN_F4R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ 02114 #define CAN_F4R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ 02115 #define CAN_F4R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ 02116 #define CAN_F4R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ 02117 #define CAN_F4R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ 02118 #define CAN_F4R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ 02119 #define CAN_F4R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ 02120 #define CAN_F4R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ 02121 #define CAN_F4R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ 02122 #define CAN_F4R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ 02123 #define CAN_F4R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ 02124 #define CAN_F4R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ 02125 #define CAN_F4R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ 02126 #define CAN_F4R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ 02127 #define CAN_F4R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ 02128 #define CAN_F4R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ 02129 #define CAN_F4R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ 02130 #define CAN_F4R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ 02131 02132 /******************* Bit definition for CAN_F5R1 register *******************/ 02133 #define CAN_F5R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ 02134 #define CAN_F5R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ 02135 #define CAN_F5R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ 02136 #define CAN_F5R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ 02137 #define CAN_F5R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ 02138 #define CAN_F5R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ 02139 #define CAN_F5R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ 02140 #define CAN_F5R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ 02141 #define CAN_F5R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ 02142 #define CAN_F5R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ 02143 #define CAN_F5R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ 02144 #define CAN_F5R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ 02145 #define CAN_F5R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ 02146 #define CAN_F5R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ 02147 #define CAN_F5R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ 02148 #define CAN_F5R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ 02149 #define CAN_F5R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ 02150 #define CAN_F5R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ 02151 #define CAN_F5R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ 02152 #define CAN_F5R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ 02153 #define CAN_F5R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ 02154 #define CAN_F5R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ 02155 #define CAN_F5R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ 02156 #define CAN_F5R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ 02157 #define CAN_F5R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ 02158 #define CAN_F5R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ 02159 #define CAN_F5R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ 02160 #define CAN_F5R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ 02161 #define CAN_F5R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ 02162 #define CAN_F5R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ 02163 #define CAN_F5R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ 02164 #define CAN_F5R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ 02165 02166 /******************* Bit definition for CAN_F6R1 register *******************/ 02167 #define CAN_F6R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ 02168 #define CAN_F6R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ 02169 #define CAN_F6R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ 02170 #define CAN_F6R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ 02171 #define CAN_F6R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ 02172 #define CAN_F6R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ 02173 #define CAN_F6R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ 02174 #define CAN_F6R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ 02175 #define CAN_F6R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ 02176 #define CAN_F6R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ 02177 #define CAN_F6R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ 02178 #define CAN_F6R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ 02179 #define CAN_F6R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ 02180 #define CAN_F6R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ 02181 #define CAN_F6R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ 02182 #define CAN_F6R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ 02183 #define CAN_F6R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ 02184 #define CAN_F6R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ 02185 #define CAN_F6R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ 02186 #define CAN_F6R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ 02187 #define CAN_F6R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ 02188 #define CAN_F6R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ 02189 #define CAN_F6R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ 02190 #define CAN_F6R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ 02191 #define CAN_F6R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ 02192 #define CAN_F6R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ 02193 #define CAN_F6R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ 02194 #define CAN_F6R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ 02195 #define CAN_F6R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ 02196 #define CAN_F6R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ 02197 #define CAN_F6R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ 02198 #define CAN_F6R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ 02199 02200 /******************* Bit definition for CAN_F7R1 register *******************/ 02201 #define CAN_F7R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ 02202 #define CAN_F7R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ 02203 #define CAN_F7R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ 02204 #define CAN_F7R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ 02205 #define CAN_F7R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ 02206 #define CAN_F7R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ 02207 #define CAN_F7R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ 02208 #define CAN_F7R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ 02209 #define CAN_F7R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ 02210 #define CAN_F7R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ 02211 #define CAN_F7R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ 02212 #define CAN_F7R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ 02213 #define CAN_F7R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ 02214 #define CAN_F7R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ 02215 #define CAN_F7R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ 02216 #define CAN_F7R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ 02217 #define CAN_F7R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ 02218 #define CAN_F7R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ 02219 #define CAN_F7R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ 02220 #define CAN_F7R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ 02221 #define CAN_F7R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ 02222 #define CAN_F7R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ 02223 #define CAN_F7R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ 02224 #define CAN_F7R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ 02225 #define CAN_F7R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ 02226 #define CAN_F7R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ 02227 #define CAN_F7R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ 02228 #define CAN_F7R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ 02229 #define CAN_F7R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ 02230 #define CAN_F7R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ 02231 #define CAN_F7R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ 02232 #define CAN_F7R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ 02233 02234 /******************* Bit definition for CAN_F8R1 register *******************/ 02235 #define CAN_F8R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ 02236 #define CAN_F8R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ 02237 #define CAN_F8R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ 02238 #define CAN_F8R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ 02239 #define CAN_F8R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ 02240 #define CAN_F8R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ 02241 #define CAN_F8R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ 02242 #define CAN_F8R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ 02243 #define CAN_F8R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ 02244 #define CAN_F8R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ 02245 #define CAN_F8R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ 02246 #define CAN_F8R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ 02247 #define CAN_F8R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ 02248 #define CAN_F8R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ 02249 #define CAN_F8R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ 02250 #define CAN_F8R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ 02251 #define CAN_F8R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ 02252 #define CAN_F8R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ 02253 #define CAN_F8R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ 02254 #define CAN_F8R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ 02255 #define CAN_F8R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ 02256 #define CAN_F8R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ 02257 #define CAN_F8R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ 02258 #define CAN_F8R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ 02259 #define CAN_F8R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ 02260 #define CAN_F8R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ 02261 #define CAN_F8R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ 02262 #define CAN_F8R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ 02263 #define CAN_F8R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ 02264 #define CAN_F8R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ 02265 #define CAN_F8R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ 02266 #define CAN_F8R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ 02267 02268 /******************* Bit definition for CAN_F9R1 register *******************/ 02269 #define CAN_F9R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ 02270 #define CAN_F9R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ 02271 #define CAN_F9R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ 02272 #define CAN_F9R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ 02273 #define CAN_F9R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ 02274 #define CAN_F9R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ 02275 #define CAN_F9R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ 02276 #define CAN_F9R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ 02277 #define CAN_F9R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ 02278 #define CAN_F9R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ 02279 #define CAN_F9R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ 02280 #define CAN_F9R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ 02281 #define CAN_F9R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ 02282 #define CAN_F9R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ 02283 #define CAN_F9R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ 02284 #define CAN_F9R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ 02285 #define CAN_F9R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ 02286 #define CAN_F9R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ 02287 #define CAN_F9R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ 02288 #define CAN_F9R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ 02289 #define CAN_F9R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ 02290 #define CAN_F9R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ 02291 #define CAN_F9R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ 02292 #define CAN_F9R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ 02293 #define CAN_F9R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ 02294 #define CAN_F9R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ 02295 #define CAN_F9R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ 02296 #define CAN_F9R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ 02297 #define CAN_F9R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ 02298 #define CAN_F9R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ 02299 #define CAN_F9R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ 02300 #define CAN_F9R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ 02301 02302 /******************* Bit definition for CAN_F10R1 register ******************/ 02303 #define CAN_F10R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ 02304 #define CAN_F10R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ 02305 #define CAN_F10R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ 02306 #define CAN_F10R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ 02307 #define CAN_F10R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ 02308 #define CAN_F10R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ 02309 #define CAN_F10R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ 02310 #define CAN_F10R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ 02311 #define CAN_F10R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ 02312 #define CAN_F10R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ 02313 #define CAN_F10R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ 02314 #define CAN_F10R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ 02315 #define CAN_F10R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ 02316 #define CAN_F10R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ 02317 #define CAN_F10R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ 02318 #define CAN_F10R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ 02319 #define CAN_F10R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ 02320 #define CAN_F10R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ 02321 #define CAN_F10R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ 02322 #define CAN_F10R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ 02323 #define CAN_F10R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ 02324 #define CAN_F10R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ 02325 #define CAN_F10R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ 02326 #define CAN_F10R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ 02327 #define CAN_F10R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ 02328 #define CAN_F10R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ 02329 #define CAN_F10R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ 02330 #define CAN_F10R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ 02331 #define CAN_F10R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ 02332 #define CAN_F10R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ 02333 #define CAN_F10R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ 02334 #define CAN_F10R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ 02335 02336 /******************* Bit definition for CAN_F11R1 register ******************/ 02337 #define CAN_F11R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ 02338 #define CAN_F11R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ 02339 #define CAN_F11R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ 02340 #define CAN_F11R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ 02341 #define CAN_F11R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ 02342 #define CAN_F11R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ 02343 #define CAN_F11R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ 02344 #define CAN_F11R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ 02345 #define CAN_F11R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ 02346 #define CAN_F11R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ 02347 #define CAN_F11R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ 02348 #define CAN_F11R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ 02349 #define CAN_F11R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ 02350 #define CAN_F11R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ 02351 #define CAN_F11R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ 02352 #define CAN_F11R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ 02353 #define CAN_F11R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ 02354 #define CAN_F11R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ 02355 #define CAN_F11R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ 02356 #define CAN_F11R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ 02357 #define CAN_F11R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ 02358 #define CAN_F11R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ 02359 #define CAN_F11R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ 02360 #define CAN_F11R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ 02361 #define CAN_F11R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ 02362 #define CAN_F11R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ 02363 #define CAN_F11R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ 02364 #define CAN_F11R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ 02365 #define CAN_F11R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ 02366 #define CAN_F11R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ 02367 #define CAN_F11R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ 02368 #define CAN_F11R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ 02369 02370 /******************* Bit definition for CAN_F12R1 register ******************/ 02371 #define CAN_F12R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ 02372 #define CAN_F12R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ 02373 #define CAN_F12R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ 02374 #define CAN_F12R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ 02375 #define CAN_F12R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ 02376 #define CAN_F12R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ 02377 #define CAN_F12R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ 02378 #define CAN_F12R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ 02379 #define CAN_F12R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ 02380 #define CAN_F12R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ 02381 #define CAN_F12R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ 02382 #define CAN_F12R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ 02383 #define CAN_F12R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ 02384 #define CAN_F12R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ 02385 #define CAN_F12R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ 02386 #define CAN_F12R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ 02387 #define CAN_F12R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ 02388 #define CAN_F12R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ 02389 #define CAN_F12R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ 02390 #define CAN_F12R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ 02391 #define CAN_F12R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ 02392 #define CAN_F12R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ 02393 #define CAN_F12R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ 02394 #define CAN_F12R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ 02395 #define CAN_F12R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ 02396 #define CAN_F12R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ 02397 #define CAN_F12R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ 02398 #define CAN_F12R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ 02399 #define CAN_F12R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ 02400 #define CAN_F12R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ 02401 #define CAN_F12R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ 02402 #define CAN_F12R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ 02403 02404 /******************* Bit definition for CAN_F13R1 register ******************/ 02405 #define CAN_F13R1_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ 02406 #define CAN_F13R1_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ 02407 #define CAN_F13R1_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ 02408 #define CAN_F13R1_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ 02409 #define CAN_F13R1_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ 02410 #define CAN_F13R1_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ 02411 #define CAN_F13R1_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ 02412 #define CAN_F13R1_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ 02413 #define CAN_F13R1_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ 02414 #define CAN_F13R1_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ 02415 #define CAN_F13R1_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ 02416 #define CAN_F13R1_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ 02417 #define CAN_F13R1_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ 02418 #define CAN_F13R1_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ 02419 #define CAN_F13R1_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ 02420 #define CAN_F13R1_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ 02421 #define CAN_F13R1_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ 02422 #define CAN_F13R1_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ 02423 #define CAN_F13R1_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ 02424 #define CAN_F13R1_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ 02425 #define CAN_F13R1_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ 02426 #define CAN_F13R1_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ 02427 #define CAN_F13R1_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ 02428 #define CAN_F13R1_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ 02429 #define CAN_F13R1_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ 02430 #define CAN_F13R1_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ 02431 #define CAN_F13R1_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ 02432 #define CAN_F13R1_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ 02433 #define CAN_F13R1_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ 02434 #define CAN_F13R1_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ 02435 #define CAN_F13R1_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ 02436 #define CAN_F13R1_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ 02437 02438 /******************* Bit definition for CAN_F0R2 register *******************/ 02439 #define CAN_F0R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ 02440 #define CAN_F0R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ 02441 #define CAN_F0R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ 02442 #define CAN_F0R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ 02443 #define CAN_F0R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ 02444 #define CAN_F0R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ 02445 #define CAN_F0R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ 02446 #define CAN_F0R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ 02447 #define CAN_F0R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ 02448 #define CAN_F0R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ 02449 #define CAN_F0R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ 02450 #define CAN_F0R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ 02451 #define CAN_F0R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ 02452 #define CAN_F0R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ 02453 #define CAN_F0R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ 02454 #define CAN_F0R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ 02455 #define CAN_F0R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ 02456 #define CAN_F0R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ 02457 #define CAN_F0R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ 02458 #define CAN_F0R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ 02459 #define CAN_F0R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ 02460 #define CAN_F0R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ 02461 #define CAN_F0R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ 02462 #define CAN_F0R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ 02463 #define CAN_F0R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ 02464 #define CAN_F0R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ 02465 #define CAN_F0R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ 02466 #define CAN_F0R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ 02467 #define CAN_F0R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ 02468 #define CAN_F0R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ 02469 #define CAN_F0R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ 02470 #define CAN_F0R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ 02471 02472 /******************* Bit definition for CAN_F1R2 register *******************/ 02473 #define CAN_F1R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ 02474 #define CAN_F1R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ 02475 #define CAN_F1R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ 02476 #define CAN_F1R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ 02477 #define CAN_F1R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ 02478 #define CAN_F1R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ 02479 #define CAN_F1R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ 02480 #define CAN_F1R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ 02481 #define CAN_F1R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ 02482 #define CAN_F1R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ 02483 #define CAN_F1R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ 02484 #define CAN_F1R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ 02485 #define CAN_F1R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ 02486 #define CAN_F1R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ 02487 #define CAN_F1R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ 02488 #define CAN_F1R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ 02489 #define CAN_F1R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ 02490 #define CAN_F1R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ 02491 #define CAN_F1R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ 02492 #define CAN_F1R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ 02493 #define CAN_F1R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ 02494 #define CAN_F1R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ 02495 #define CAN_F1R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ 02496 #define CAN_F1R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ 02497 #define CAN_F1R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ 02498 #define CAN_F1R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ 02499 #define CAN_F1R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ 02500 #define CAN_F1R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ 02501 #define CAN_F1R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ 02502 #define CAN_F1R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ 02503 #define CAN_F1R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ 02504 #define CAN_F1R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ 02505 02506 /******************* Bit definition for CAN_F2R2 register *******************/ 02507 #define CAN_F2R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ 02508 #define CAN_F2R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ 02509 #define CAN_F2R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ 02510 #define CAN_F2R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ 02511 #define CAN_F2R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ 02512 #define CAN_F2R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ 02513 #define CAN_F2R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ 02514 #define CAN_F2R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ 02515 #define CAN_F2R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ 02516 #define CAN_F2R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ 02517 #define CAN_F2R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ 02518 #define CAN_F2R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ 02519 #define CAN_F2R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ 02520 #define CAN_F2R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ 02521 #define CAN_F2R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ 02522 #define CAN_F2R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ 02523 #define CAN_F2R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ 02524 #define CAN_F2R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ 02525 #define CAN_F2R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ 02526 #define CAN_F2R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ 02527 #define CAN_F2R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ 02528 #define CAN_F2R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ 02529 #define CAN_F2R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ 02530 #define CAN_F2R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ 02531 #define CAN_F2R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ 02532 #define CAN_F2R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ 02533 #define CAN_F2R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ 02534 #define CAN_F2R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ 02535 #define CAN_F2R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ 02536 #define CAN_F2R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ 02537 #define CAN_F2R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ 02538 #define CAN_F2R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ 02539 02540 /******************* Bit definition for CAN_F3R2 register *******************/ 02541 #define CAN_F3R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ 02542 #define CAN_F3R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ 02543 #define CAN_F3R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ 02544 #define CAN_F3R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ 02545 #define CAN_F3R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ 02546 #define CAN_F3R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ 02547 #define CAN_F3R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ 02548 #define CAN_F3R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ 02549 #define CAN_F3R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ 02550 #define CAN_F3R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ 02551 #define CAN_F3R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ 02552 #define CAN_F3R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ 02553 #define CAN_F3R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ 02554 #define CAN_F3R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ 02555 #define CAN_F3R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ 02556 #define CAN_F3R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ 02557 #define CAN_F3R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ 02558 #define CAN_F3R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ 02559 #define CAN_F3R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ 02560 #define CAN_F3R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ 02561 #define CAN_F3R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ 02562 #define CAN_F3R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ 02563 #define CAN_F3R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ 02564 #define CAN_F3R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ 02565 #define CAN_F3R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ 02566 #define CAN_F3R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ 02567 #define CAN_F3R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ 02568 #define CAN_F3R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ 02569 #define CAN_F3R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ 02570 #define CAN_F3R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ 02571 #define CAN_F3R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ 02572 #define CAN_F3R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ 02573 02574 /******************* Bit definition for CAN_F4R2 register *******************/ 02575 #define CAN_F4R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ 02576 #define CAN_F4R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ 02577 #define CAN_F4R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ 02578 #define CAN_F4R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ 02579 #define CAN_F4R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ 02580 #define CAN_F4R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ 02581 #define CAN_F4R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ 02582 #define CAN_F4R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ 02583 #define CAN_F4R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ 02584 #define CAN_F4R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ 02585 #define CAN_F4R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ 02586 #define CAN_F4R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ 02587 #define CAN_F4R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ 02588 #define CAN_F4R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ 02589 #define CAN_F4R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ 02590 #define CAN_F4R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ 02591 #define CAN_F4R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ 02592 #define CAN_F4R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ 02593 #define CAN_F4R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ 02594 #define CAN_F4R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ 02595 #define CAN_F4R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ 02596 #define CAN_F4R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ 02597 #define CAN_F4R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ 02598 #define CAN_F4R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ 02599 #define CAN_F4R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ 02600 #define CAN_F4R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ 02601 #define CAN_F4R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ 02602 #define CAN_F4R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ 02603 #define CAN_F4R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ 02604 #define CAN_F4R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ 02605 #define CAN_F4R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ 02606 #define CAN_F4R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ 02607 02608 /******************* Bit definition for CAN_F5R2 register *******************/ 02609 #define CAN_F5R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ 02610 #define CAN_F5R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ 02611 #define CAN_F5R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ 02612 #define CAN_F5R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ 02613 #define CAN_F5R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ 02614 #define CAN_F5R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ 02615 #define CAN_F5R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ 02616 #define CAN_F5R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ 02617 #define CAN_F5R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ 02618 #define CAN_F5R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ 02619 #define CAN_F5R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ 02620 #define CAN_F5R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ 02621 #define CAN_F5R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ 02622 #define CAN_F5R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ 02623 #define CAN_F5R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ 02624 #define CAN_F5R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ 02625 #define CAN_F5R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ 02626 #define CAN_F5R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ 02627 #define CAN_F5R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ 02628 #define CAN_F5R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ 02629 #define CAN_F5R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ 02630 #define CAN_F5R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ 02631 #define CAN_F5R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ 02632 #define CAN_F5R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ 02633 #define CAN_F5R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ 02634 #define CAN_F5R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ 02635 #define CAN_F5R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ 02636 #define CAN_F5R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ 02637 #define CAN_F5R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ 02638 #define CAN_F5R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ 02639 #define CAN_F5R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ 02640 #define CAN_F5R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ 02641 02642 /******************* Bit definition for CAN_F6R2 register *******************/ 02643 #define CAN_F6R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ 02644 #define CAN_F6R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ 02645 #define CAN_F6R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ 02646 #define CAN_F6R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ 02647 #define CAN_F6R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ 02648 #define CAN_F6R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ 02649 #define CAN_F6R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ 02650 #define CAN_F6R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ 02651 #define CAN_F6R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ 02652 #define CAN_F6R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ 02653 #define CAN_F6R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ 02654 #define CAN_F6R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ 02655 #define CAN_F6R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ 02656 #define CAN_F6R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ 02657 #define CAN_F6R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ 02658 #define CAN_F6R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ 02659 #define CAN_F6R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ 02660 #define CAN_F6R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ 02661 #define CAN_F6R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ 02662 #define CAN_F6R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ 02663 #define CAN_F6R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ 02664 #define CAN_F6R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ 02665 #define CAN_F6R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ 02666 #define CAN_F6R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ 02667 #define CAN_F6R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ 02668 #define CAN_F6R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ 02669 #define CAN_F6R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ 02670 #define CAN_F6R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ 02671 #define CAN_F6R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ 02672 #define CAN_F6R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ 02673 #define CAN_F6R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ 02674 #define CAN_F6R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ 02675 02676 /******************* Bit definition for CAN_F7R2 register *******************/ 02677 #define CAN_F7R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ 02678 #define CAN_F7R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ 02679 #define CAN_F7R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ 02680 #define CAN_F7R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ 02681 #define CAN_F7R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ 02682 #define CAN_F7R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ 02683 #define CAN_F7R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ 02684 #define CAN_F7R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ 02685 #define CAN_F7R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ 02686 #define CAN_F7R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ 02687 #define CAN_F7R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ 02688 #define CAN_F7R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ 02689 #define CAN_F7R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ 02690 #define CAN_F7R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ 02691 #define CAN_F7R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ 02692 #define CAN_F7R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ 02693 #define CAN_F7R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ 02694 #define CAN_F7R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ 02695 #define CAN_F7R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ 02696 #define CAN_F7R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ 02697 #define CAN_F7R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ 02698 #define CAN_F7R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ 02699 #define CAN_F7R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ 02700 #define CAN_F7R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ 02701 #define CAN_F7R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ 02702 #define CAN_F7R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ 02703 #define CAN_F7R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ 02704 #define CAN_F7R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ 02705 #define CAN_F7R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ 02706 #define CAN_F7R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ 02707 #define CAN_F7R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ 02708 #define CAN_F7R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ 02709 02710 /******************* Bit definition for CAN_F8R2 register *******************/ 02711 #define CAN_F8R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ 02712 #define CAN_F8R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ 02713 #define CAN_F8R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ 02714 #define CAN_F8R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ 02715 #define CAN_F8R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ 02716 #define CAN_F8R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ 02717 #define CAN_F8R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ 02718 #define CAN_F8R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ 02719 #define CAN_F8R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ 02720 #define CAN_F8R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ 02721 #define CAN_F8R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ 02722 #define CAN_F8R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ 02723 #define CAN_F8R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ 02724 #define CAN_F8R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ 02725 #define CAN_F8R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ 02726 #define CAN_F8R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ 02727 #define CAN_F8R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ 02728 #define CAN_F8R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ 02729 #define CAN_F8R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ 02730 #define CAN_F8R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ 02731 #define CAN_F8R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ 02732 #define CAN_F8R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ 02733 #define CAN_F8R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ 02734 #define CAN_F8R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ 02735 #define CAN_F8R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ 02736 #define CAN_F8R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ 02737 #define CAN_F8R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ 02738 #define CAN_F8R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ 02739 #define CAN_F8R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ 02740 #define CAN_F8R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ 02741 #define CAN_F8R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ 02742 #define CAN_F8R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ 02743 02744 /******************* Bit definition for CAN_F9R2 register *******************/ 02745 #define CAN_F9R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ 02746 #define CAN_F9R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ 02747 #define CAN_F9R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ 02748 #define CAN_F9R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ 02749 #define CAN_F9R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ 02750 #define CAN_F9R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ 02751 #define CAN_F9R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ 02752 #define CAN_F9R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ 02753 #define CAN_F9R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ 02754 #define CAN_F9R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ 02755 #define CAN_F9R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ 02756 #define CAN_F9R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ 02757 #define CAN_F9R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ 02758 #define CAN_F9R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ 02759 #define CAN_F9R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ 02760 #define CAN_F9R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ 02761 #define CAN_F9R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ 02762 #define CAN_F9R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ 02763 #define CAN_F9R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ 02764 #define CAN_F9R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ 02765 #define CAN_F9R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ 02766 #define CAN_F9R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ 02767 #define CAN_F9R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ 02768 #define CAN_F9R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ 02769 #define CAN_F9R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ 02770 #define CAN_F9R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ 02771 #define CAN_F9R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ 02772 #define CAN_F9R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ 02773 #define CAN_F9R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ 02774 #define CAN_F9R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ 02775 #define CAN_F9R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ 02776 #define CAN_F9R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ 02777 02778 /******************* Bit definition for CAN_F10R2 register ******************/ 02779 #define CAN_F10R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ 02780 #define CAN_F10R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ 02781 #define CAN_F10R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ 02782 #define CAN_F10R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ 02783 #define CAN_F10R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ 02784 #define CAN_F10R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ 02785 #define CAN_F10R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ 02786 #define CAN_F10R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ 02787 #define CAN_F10R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ 02788 #define CAN_F10R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ 02789 #define CAN_F10R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ 02790 #define CAN_F10R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ 02791 #define CAN_F10R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ 02792 #define CAN_F10R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ 02793 #define CAN_F10R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ 02794 #define CAN_F10R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ 02795 #define CAN_F10R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ 02796 #define CAN_F10R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ 02797 #define CAN_F10R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ 02798 #define CAN_F10R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ 02799 #define CAN_F10R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ 02800 #define CAN_F10R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ 02801 #define CAN_F10R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ 02802 #define CAN_F10R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ 02803 #define CAN_F10R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ 02804 #define CAN_F10R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ 02805 #define CAN_F10R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ 02806 #define CAN_F10R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ 02807 #define CAN_F10R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ 02808 #define CAN_F10R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ 02809 #define CAN_F10R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ 02810 #define CAN_F10R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ 02811 02812 /******************* Bit definition for CAN_F11R2 register ******************/ 02813 #define CAN_F11R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ 02814 #define CAN_F11R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ 02815 #define CAN_F11R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ 02816 #define CAN_F11R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ 02817 #define CAN_F11R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ 02818 #define CAN_F11R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ 02819 #define CAN_F11R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ 02820 #define CAN_F11R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ 02821 #define CAN_F11R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ 02822 #define CAN_F11R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ 02823 #define CAN_F11R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ 02824 #define CAN_F11R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ 02825 #define CAN_F11R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ 02826 #define CAN_F11R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ 02827 #define CAN_F11R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ 02828 #define CAN_F11R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ 02829 #define CAN_F11R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ 02830 #define CAN_F11R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ 02831 #define CAN_F11R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ 02832 #define CAN_F11R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ 02833 #define CAN_F11R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ 02834 #define CAN_F11R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ 02835 #define CAN_F11R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ 02836 #define CAN_F11R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ 02837 #define CAN_F11R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ 02838 #define CAN_F11R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ 02839 #define CAN_F11R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ 02840 #define CAN_F11R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ 02841 #define CAN_F11R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ 02842 #define CAN_F11R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ 02843 #define CAN_F11R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ 02844 #define CAN_F11R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ 02845 02846 /******************* Bit definition for CAN_F12R2 register ******************/ 02847 #define CAN_F12R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ 02848 #define CAN_F12R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ 02849 #define CAN_F12R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ 02850 #define CAN_F12R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ 02851 #define CAN_F12R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ 02852 #define CAN_F12R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ 02853 #define CAN_F12R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ 02854 #define CAN_F12R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ 02855 #define CAN_F12R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ 02856 #define CAN_F12R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ 02857 #define CAN_F12R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ 02858 #define CAN_F12R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ 02859 #define CAN_F12R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ 02860 #define CAN_F12R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ 02861 #define CAN_F12R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ 02862 #define CAN_F12R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ 02863 #define CAN_F12R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ 02864 #define CAN_F12R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ 02865 #define CAN_F12R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ 02866 #define CAN_F12R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ 02867 #define CAN_F12R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ 02868 #define CAN_F12R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ 02869 #define CAN_F12R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ 02870 #define CAN_F12R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ 02871 #define CAN_F12R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ 02872 #define CAN_F12R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ 02873 #define CAN_F12R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ 02874 #define CAN_F12R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ 02875 #define CAN_F12R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ 02876 #define CAN_F12R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ 02877 #define CAN_F12R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ 02878 #define CAN_F12R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ 02879 02880 /******************* Bit definition for CAN_F13R2 register ******************/ 02881 #define CAN_F13R2_FB0 ((uint32_t)0x00000001) /*!<Filter bit 0 */ 02882 #define CAN_F13R2_FB1 ((uint32_t)0x00000002) /*!<Filter bit 1 */ 02883 #define CAN_F13R2_FB2 ((uint32_t)0x00000004) /*!<Filter bit 2 */ 02884 #define CAN_F13R2_FB3 ((uint32_t)0x00000008) /*!<Filter bit 3 */ 02885 #define CAN_F13R2_FB4 ((uint32_t)0x00000010) /*!<Filter bit 4 */ 02886 #define CAN_F13R2_FB5 ((uint32_t)0x00000020) /*!<Filter bit 5 */ 02887 #define CAN_F13R2_FB6 ((uint32_t)0x00000040) /*!<Filter bit 6 */ 02888 #define CAN_F13R2_FB7 ((uint32_t)0x00000080) /*!<Filter bit 7 */ 02889 #define CAN_F13R2_FB8 ((uint32_t)0x00000100) /*!<Filter bit 8 */ 02890 #define CAN_F13R2_FB9 ((uint32_t)0x00000200) /*!<Filter bit 9 */ 02891 #define CAN_F13R2_FB10 ((uint32_t)0x00000400) /*!<Filter bit 10 */ 02892 #define CAN_F13R2_FB11 ((uint32_t)0x00000800) /*!<Filter bit 11 */ 02893 #define CAN_F13R2_FB12 ((uint32_t)0x00001000) /*!<Filter bit 12 */ 02894 #define CAN_F13R2_FB13 ((uint32_t)0x00002000) /*!<Filter bit 13 */ 02895 #define CAN_F13R2_FB14 ((uint32_t)0x00004000) /*!<Filter bit 14 */ 02896 #define CAN_F13R2_FB15 ((uint32_t)0x00008000) /*!<Filter bit 15 */ 02897 #define CAN_F13R2_FB16 ((uint32_t)0x00010000) /*!<Filter bit 16 */ 02898 #define CAN_F13R2_FB17 ((uint32_t)0x00020000) /*!<Filter bit 17 */ 02899 #define CAN_F13R2_FB18 ((uint32_t)0x00040000) /*!<Filter bit 18 */ 02900 #define CAN_F13R2_FB19 ((uint32_t)0x00080000) /*!<Filter bit 19 */ 02901 #define CAN_F13R2_FB20 ((uint32_t)0x00100000) /*!<Filter bit 20 */ 02902 #define CAN_F13R2_FB21 ((uint32_t)0x00200000) /*!<Filter bit 21 */ 02903 #define CAN_F13R2_FB22 ((uint32_t)0x00400000) /*!<Filter bit 22 */ 02904 #define CAN_F13R2_FB23 ((uint32_t)0x00800000) /*!<Filter bit 23 */ 02905 #define CAN_F13R2_FB24 ((uint32_t)0x01000000) /*!<Filter bit 24 */ 02906 #define CAN_F13R2_FB25 ((uint32_t)0x02000000) /*!<Filter bit 25 */ 02907 #define CAN_F13R2_FB26 ((uint32_t)0x04000000) /*!<Filter bit 26 */ 02908 #define CAN_F13R2_FB27 ((uint32_t)0x08000000) /*!<Filter bit 27 */ 02909 #define CAN_F13R2_FB28 ((uint32_t)0x10000000) /*!<Filter bit 28 */ 02910 #define CAN_F13R2_FB29 ((uint32_t)0x20000000) /*!<Filter bit 29 */ 02911 #define CAN_F13R2_FB30 ((uint32_t)0x40000000) /*!<Filter bit 30 */ 02912 #define CAN_F13R2_FB31 ((uint32_t)0x80000000) /*!<Filter bit 31 */ 02913 02914 /******************************************************************************/ 02915 /* */ 02916 /* CRC calculation unit */ 02917 /* */ 02918 /******************************************************************************/ 02919 /******************* Bit definition for CRC_DR register *********************/ 02920 #define CRC_DR_DR ((uint32_t)0xFFFFFFFF) /*!< Data register bits */ 02921 02922 02923 /******************* Bit definition for CRC_IDR register ********************/ 02924 #define CRC_IDR_IDR ((uint8_t)0xFF) /*!< General-purpose 8-bit data register bits */ 02925 02926 02927 /******************** Bit definition for CRC_CR register ********************/ 02928 #define CRC_CR_RESET ((uint8_t)0x01) /*!< RESET bit */ 02929 02930 /******************************************************************************/ 02931 /* */ 02932 /* Crypto Processor */ 02933 /* */ 02934 /******************************************************************************/ 02935 /******************* Bits definition for CRYP_CR register ********************/ 02936 #define CRYP_CR_ALGODIR ((uint32_t)0x00000004) 02937 02938 #define CRYP_CR_ALGOMODE ((uint32_t)0x00080038) 02939 #define CRYP_CR_ALGOMODE_0 ((uint32_t)0x00000008) 02940 #define CRYP_CR_ALGOMODE_1 ((uint32_t)0x00000010) 02941 #define CRYP_CR_ALGOMODE_2 ((uint32_t)0x00000020) 02942 #define CRYP_CR_ALGOMODE_TDES_ECB ((uint32_t)0x00000000) 02943 #define CRYP_CR_ALGOMODE_TDES_CBC ((uint32_t)0x00000008) 02944 #define CRYP_CR_ALGOMODE_DES_ECB ((uint32_t)0x00000010) 02945 #define CRYP_CR_ALGOMODE_DES_CBC ((uint32_t)0x00000018) 02946 #define CRYP_CR_ALGOMODE_AES_ECB ((uint32_t)0x00000020) 02947 #define CRYP_CR_ALGOMODE_AES_CBC ((uint32_t)0x00000028) 02948 #define CRYP_CR_ALGOMODE_AES_CTR ((uint32_t)0x00000030) 02949 #define CRYP_CR_ALGOMODE_AES_KEY ((uint32_t)0x00000038) 02950 02951 #define CRYP_CR_DATATYPE ((uint32_t)0x000000C0) 02952 #define CRYP_CR_DATATYPE_0 ((uint32_t)0x00000040) 02953 #define CRYP_CR_DATATYPE_1 ((uint32_t)0x00000080) 02954 #define CRYP_CR_KEYSIZE ((uint32_t)0x00000300) 02955 #define CRYP_CR_KEYSIZE_0 ((uint32_t)0x00000100) 02956 #define CRYP_CR_KEYSIZE_1 ((uint32_t)0x00000200) 02957 #define CRYP_CR_FFLUSH ((uint32_t)0x00004000) 02958 #define CRYP_CR_CRYPEN ((uint32_t)0x00008000) 02959 02960 #define CRYP_CR_GCM_CCMPH ((uint32_t)0x00030000) 02961 #define CRYP_CR_GCM_CCMPH_0 ((uint32_t)0x00010000) 02962 #define CRYP_CR_GCM_CCMPH_1 ((uint32_t)0x00020000) 02963 #define CRYP_CR_ALGOMODE_3 ((uint32_t)0x00080000) 02964 02965 /****************** Bits definition for CRYP_SR register *********************/ 02966 #define CRYP_SR_IFEM ((uint32_t)0x00000001) 02967 #define CRYP_SR_IFNF ((uint32_t)0x00000002) 02968 #define CRYP_SR_OFNE ((uint32_t)0x00000004) 02969 #define CRYP_SR_OFFU ((uint32_t)0x00000008) 02970 #define CRYP_SR_BUSY ((uint32_t)0x00000010) 02971 /****************** Bits definition for CRYP_DMACR register ******************/ 02972 #define CRYP_DMACR_DIEN ((uint32_t)0x00000001) 02973 #define CRYP_DMACR_DOEN ((uint32_t)0x00000002) 02974 /***************** Bits definition for CRYP_IMSCR register ******************/ 02975 #define CRYP_IMSCR_INIM ((uint32_t)0x00000001) 02976 #define CRYP_IMSCR_OUTIM ((uint32_t)0x00000002) 02977 /****************** Bits definition for CRYP_RISR register *******************/ 02978 #define CRYP_RISR_OUTRIS ((uint32_t)0x00000001) 02979 #define CRYP_RISR_INRIS ((uint32_t)0x00000002) 02980 /****************** Bits definition for CRYP_MISR register *******************/ 02981 #define CRYP_MISR_INMIS ((uint32_t)0x00000001) 02982 #define CRYP_MISR_OUTMIS ((uint32_t)0x00000002) 02983 02984 /******************************************************************************/ 02985 /* */ 02986 /* Digital to Analog Converter */ 02987 /* */ 02988 /******************************************************************************/ 02989 /******************** Bit definition for DAC_CR register ********************/ 02990 #define DAC_CR_EN1 ((uint32_t)0x00000001) /*!<DAC channel1 enable */ 02991 #define DAC_CR_BOFF1 ((uint32_t)0x00000002) /*!<DAC channel1 output buffer disable */ 02992 #define DAC_CR_TEN1 ((uint32_t)0x00000004) /*!<DAC channel1 Trigger enable */ 02993 02994 #define DAC_CR_TSEL1 ((uint32_t)0x00000038) /*!<TSEL1[2:0] (DAC channel1 Trigger selection) */ 02995 #define DAC_CR_TSEL1_0 ((uint32_t)0x00000008) /*!<Bit 0 */ 02996 #define DAC_CR_TSEL1_1 ((uint32_t)0x00000010) /*!<Bit 1 */ 02997 #define DAC_CR_TSEL1_2 ((uint32_t)0x00000020) /*!<Bit 2 */ 02998 02999 #define DAC_CR_WAVE1 ((uint32_t)0x000000C0) /*!<WAVE1[1:0] (DAC channel1 noise/triangle wave generation enable) */ 03000 #define DAC_CR_WAVE1_0 ((uint32_t)0x00000040) /*!<Bit 0 */ 03001 #define DAC_CR_WAVE1_1 ((uint32_t)0x00000080) /*!<Bit 1 */ 03002 03003 #define DAC_CR_MAMP1 ((uint32_t)0x00000F00) /*!<MAMP1[3:0] (DAC channel1 Mask/Amplitude selector) */ 03004 #define DAC_CR_MAMP1_0 ((uint32_t)0x00000100) /*!<Bit 0 */ 03005 #define DAC_CR_MAMP1_1 ((uint32_t)0x00000200) /*!<Bit 1 */ 03006 #define DAC_CR_MAMP1_2 ((uint32_t)0x00000400) /*!<Bit 2 */ 03007 #define DAC_CR_MAMP1_3 ((uint32_t)0x00000800) /*!<Bit 3 */ 03008 03009 #define DAC_CR_DMAEN1 ((uint32_t)0x00001000) /*!<DAC channel1 DMA enable */ 03010 #define DAC_CR_EN2 ((uint32_t)0x00010000) /*!<DAC channel2 enable */ 03011 #define DAC_CR_BOFF2 ((uint32_t)0x00020000) /*!<DAC channel2 output buffer disable */ 03012 #define DAC_CR_TEN2 ((uint32_t)0x00040000) /*!<DAC channel2 Trigger enable */ 03013 03014 #define DAC_CR_TSEL2 ((uint32_t)0x00380000) /*!<TSEL2[2:0] (DAC channel2 Trigger selection) */ 03015 #define DAC_CR_TSEL2_0 ((uint32_t)0x00080000) /*!<Bit 0 */ 03016 #define DAC_CR_TSEL2_1 ((uint32_t)0x00100000) /*!<Bit 1 */ 03017 #define DAC_CR_TSEL2_2 ((uint32_t)0x00200000) /*!<Bit 2 */ 03018 03019 #define DAC_CR_WAVE2 ((uint32_t)0x00C00000) /*!<WAVE2[1:0] (DAC channel2 noise/triangle wave generation enable) */ 03020 #define DAC_CR_WAVE2_0 ((uint32_t)0x00400000) /*!<Bit 0 */ 03021 #define DAC_CR_WAVE2_1 ((uint32_t)0x00800000) /*!<Bit 1 */ 03022 03023 #define DAC_CR_MAMP2 ((uint32_t)0x0F000000) /*!<MAMP2[3:0] (DAC channel2 Mask/Amplitude selector) */ 03024 #define DAC_CR_MAMP2_0 ((uint32_t)0x01000000) /*!<Bit 0 */ 03025 #define DAC_CR_MAMP2_1 ((uint32_t)0x02000000) /*!<Bit 1 */ 03026 #define DAC_CR_MAMP2_2 ((uint32_t)0x04000000) /*!<Bit 2 */ 03027 #define DAC_CR_MAMP2_3 ((uint32_t)0x08000000) /*!<Bit 3 */ 03028 03029 #define DAC_CR_DMAEN2 ((uint32_t)0x10000000) /*!<DAC channel2 DMA enabled */ 03030 03031 /***************** Bit definition for DAC_SWTRIGR register ******************/ 03032 #define DAC_SWTRIGR_SWTRIG1 ((uint8_t)0x01) /*!<DAC channel1 software trigger */ 03033 #define DAC_SWTRIGR_SWTRIG2 ((uint8_t)0x02) /*!<DAC channel2 software trigger */ 03034 03035 /***************** Bit definition for DAC_DHR12R1 register ******************/ 03036 #define DAC_DHR12R1_DACC1DHR ((uint16_t)0x0FFF) /*!<DAC channel1 12-bit Right aligned data */ 03037 03038 /***************** Bit definition for DAC_DHR12L1 register ******************/ 03039 #define DAC_DHR12L1_DACC1DHR ((uint16_t)0xFFF0) /*!<DAC channel1 12-bit Left aligned data */ 03040 03041 /****************** Bit definition for DAC_DHR8R1 register ******************/ 03042 #define DAC_DHR8R1_DACC1DHR ((uint8_t)0xFF) /*!<DAC channel1 8-bit Right aligned data */ 03043 03044 /***************** Bit definition for DAC_DHR12R2 register ******************/ 03045 #define DAC_DHR12R2_DACC2DHR ((uint16_t)0x0FFF) /*!<DAC channel2 12-bit Right aligned data */ 03046 03047 /***************** Bit definition for DAC_DHR12L2 register ******************/ 03048 #define DAC_DHR12L2_DACC2DHR ((uint16_t)0xFFF0) /*!<DAC channel2 12-bit Left aligned data */ 03049 03050 /****************** Bit definition for DAC_DHR8R2 register ******************/ 03051 #define DAC_DHR8R2_DACC2DHR ((uint8_t)0xFF) /*!<DAC channel2 8-bit Right aligned data */ 03052 03053 /***************** Bit definition for DAC_DHR12RD register ******************/ 03054 #define DAC_DHR12RD_DACC1DHR ((uint32_t)0x00000FFF) /*!<DAC channel1 12-bit Right aligned data */ 03055 #define DAC_DHR12RD_DACC2DHR ((uint32_t)0x0FFF0000) /*!<DAC channel2 12-bit Right aligned data */ 03056 03057 /***************** Bit definition for DAC_DHR12LD register ******************/ 03058 #define DAC_DHR12LD_DACC1DHR ((uint32_t)0x0000FFF0) /*!<DAC channel1 12-bit Left aligned data */ 03059 #define DAC_DHR12LD_DACC2DHR ((uint32_t)0xFFF00000) /*!<DAC channel2 12-bit Left aligned data */ 03060 03061 /****************** Bit definition for DAC_DHR8RD register ******************/ 03062 #define DAC_DHR8RD_DACC1DHR ((uint16_t)0x00FF) /*!<DAC channel1 8-bit Right aligned data */ 03063 #define DAC_DHR8RD_DACC2DHR ((uint16_t)0xFF00) /*!<DAC channel2 8-bit Right aligned data */ 03064 03065 /******************* Bit definition for DAC_DOR1 register *******************/ 03066 #define DAC_DOR1_DACC1DOR ((uint16_t)0x0FFF) /*!<DAC channel1 data output */ 03067 03068 /******************* Bit definition for DAC_DOR2 register *******************/ 03069 #define DAC_DOR2_DACC2DOR ((uint16_t)0x0FFF) /*!<DAC channel2 data output */ 03070 03071 /******************** Bit definition for DAC_SR register ********************/ 03072 #define DAC_SR_DMAUDR1 ((uint32_t)0x00002000) /*!<DAC channel1 DMA underrun flag */ 03073 #define DAC_SR_DMAUDR2 ((uint32_t)0x20000000) /*!<DAC channel2 DMA underrun flag */ 03074 03075 /******************************************************************************/ 03076 /* */ 03077 /* Debug MCU */ 03078 /* */ 03079 /******************************************************************************/ 03080 03081 /******************************************************************************/ 03082 /* */ 03083 /* DCMI */ 03084 /* */ 03085 /******************************************************************************/ 03086 /******************** Bits definition for DCMI_CR register ******************/ 03087 #define DCMI_CR_CAPTURE ((uint32_t)0x00000001) 03088 #define DCMI_CR_CM ((uint32_t)0x00000002) 03089 #define DCMI_CR_CROP ((uint32_t)0x00000004) 03090 #define DCMI_CR_JPEG ((uint32_t)0x00000008) 03091 #define DCMI_CR_ESS ((uint32_t)0x00000010) 03092 #define DCMI_CR_PCKPOL ((uint32_t)0x00000020) 03093 #define DCMI_CR_HSPOL ((uint32_t)0x00000040) 03094 #define DCMI_CR_VSPOL ((uint32_t)0x00000080) 03095 #define DCMI_CR_FCRC_0 ((uint32_t)0x00000100) 03096 #define DCMI_CR_FCRC_1 ((uint32_t)0x00000200) 03097 #define DCMI_CR_EDM_0 ((uint32_t)0x00000400) 03098 #define DCMI_CR_EDM_1 ((uint32_t)0x00000800) 03099 #define DCMI_CR_CRE ((uint32_t)0x00001000) 03100 #define DCMI_CR_ENABLE ((uint32_t)0x00004000) 03101 03102 /******************** Bits definition for DCMI_SR register ******************/ 03103 #define DCMI_SR_HSYNC ((uint32_t)0x00000001) 03104 #define DCMI_SR_VSYNC ((uint32_t)0x00000002) 03105 #define DCMI_SR_FNE ((uint32_t)0x00000004) 03106 03107 /******************** Bits definition for DCMI_RISR register ****************/ 03108 #define DCMI_RISR_FRAME_RIS ((uint32_t)0x00000001) 03109 #define DCMI_RISR_OVF_RIS ((uint32_t)0x00000002) 03110 #define DCMI_RISR_ERR_RIS ((uint32_t)0x00000004) 03111 #define DCMI_RISR_VSYNC_RIS ((uint32_t)0x00000008) 03112 #define DCMI_RISR_LINE_RIS ((uint32_t)0x00000010) 03113 03114 /******************** Bits definition for DCMI_IER register *****************/ 03115 #define DCMI_IER_FRAME_IE ((uint32_t)0x00000001) 03116 #define DCMI_IER_OVF_IE ((uint32_t)0x00000002) 03117 #define DCMI_IER_ERR_IE ((uint32_t)0x00000004) 03118 #define DCMI_IER_VSYNC_IE ((uint32_t)0x00000008) 03119 #define DCMI_IER_LINE_IE ((uint32_t)0x00000010) 03120 03121 /******************** Bits definition for DCMI_MISR register ****************/ 03122 #define DCMI_MISR_FRAME_MIS ((uint32_t)0x00000001) 03123 #define DCMI_MISR_OVF_MIS ((uint32_t)0x00000002) 03124 #define DCMI_MISR_ERR_MIS ((uint32_t)0x00000004) 03125 #define DCMI_MISR_VSYNC_MIS ((uint32_t)0x00000008) 03126 #define DCMI_MISR_LINE_MIS ((uint32_t)0x00000010) 03127 03128 /******************** Bits definition for DCMI_ICR register *****************/ 03129 #define DCMI_ICR_FRAME_ISC ((uint32_t)0x00000001) 03130 #define DCMI_ICR_OVF_ISC ((uint32_t)0x00000002) 03131 #define DCMI_ICR_ERR_ISC ((uint32_t)0x00000004) 03132 #define DCMI_ICR_VSYNC_ISC ((uint32_t)0x00000008) 03133 #define DCMI_ICR_LINE_ISC ((uint32_t)0x00000010) 03134 03135 /******************************************************************************/ 03136 /* */ 03137 /* DMA Controller */ 03138 /* */ 03139 /******************************************************************************/ 03140 /******************** Bits definition for DMA_SxCR register *****************/ 03141 #define DMA_SxCR_CHSEL ((uint32_t)0x0E000000) 03142 #define DMA_SxCR_CHSEL_0 ((uint32_t)0x02000000) 03143 #define DMA_SxCR_CHSEL_1 ((uint32_t)0x04000000) 03144 #define DMA_SxCR_CHSEL_2 ((uint32_t)0x08000000) 03145 #define DMA_SxCR_MBURST ((uint32_t)0x01800000) 03146 #define DMA_SxCR_MBURST_0 ((uint32_t)0x00800000) 03147 #define DMA_SxCR_MBURST_1 ((uint32_t)0x01000000) 03148 #define DMA_SxCR_PBURST ((uint32_t)0x00600000) 03149 #define DMA_SxCR_PBURST_0 ((uint32_t)0x00200000) 03150 #define DMA_SxCR_PBURST_1 ((uint32_t)0x00400000) 03151 #define DMA_SxCR_ACK ((uint32_t)0x00100000) 03152 #define DMA_SxCR_CT ((uint32_t)0x00080000) 03153 #define DMA_SxCR_DBM ((uint32_t)0x00040000) 03154 #define DMA_SxCR_PL ((uint32_t)0x00030000) 03155 #define DMA_SxCR_PL_0 ((uint32_t)0x00010000) 03156 #define DMA_SxCR_PL_1 ((uint32_t)0x00020000) 03157 #define DMA_SxCR_PINCOS ((uint32_t)0x00008000) 03158 #define DMA_SxCR_MSIZE ((uint32_t)0x00006000) 03159 #define DMA_SxCR_MSIZE_0 ((uint32_t)0x00002000) 03160 #define DMA_SxCR_MSIZE_1 ((uint32_t)0x00004000) 03161 #define DMA_SxCR_PSIZE ((uint32_t)0x00001800) 03162 #define DMA_SxCR_PSIZE_0 ((uint32_t)0x00000800) 03163 #define DMA_SxCR_PSIZE_1 ((uint32_t)0x00001000) 03164 #define DMA_SxCR_MINC ((uint32_t)0x00000400) 03165 #define DMA_SxCR_PINC ((uint32_t)0x00000200) 03166 #define DMA_SxCR_CIRC ((uint32_t)0x00000100) 03167 #define DMA_SxCR_DIR ((uint32_t)0x000000C0) 03168 #define DMA_SxCR_DIR_0 ((uint32_t)0x00000040) 03169 #define DMA_SxCR_DIR_1 ((uint32_t)0x00000080) 03170 #define DMA_SxCR_PFCTRL ((uint32_t)0x00000020) 03171 #define DMA_SxCR_TCIE ((uint32_t)0x00000010) 03172 #define DMA_SxCR_HTIE ((uint32_t)0x00000008) 03173 #define DMA_SxCR_TEIE ((uint32_t)0x00000004) 03174 #define DMA_SxCR_DMEIE ((uint32_t)0x00000002) 03175 #define DMA_SxCR_EN ((uint32_t)0x00000001) 03176 03177 /******************** Bits definition for DMA_SxCNDTR register **************/ 03178 #define DMA_SxNDT ((uint32_t)0x0000FFFF) 03179 #define DMA_SxNDT_0 ((uint32_t)0x00000001) 03180 #define DMA_SxNDT_1 ((uint32_t)0x00000002) 03181 #define DMA_SxNDT_2 ((uint32_t)0x00000004) 03182 #define DMA_SxNDT_3 ((uint32_t)0x00000008) 03183 #define DMA_SxNDT_4 ((uint32_t)0x00000010) 03184 #define DMA_SxNDT_5 ((uint32_t)0x00000020) 03185 #define DMA_SxNDT_6 ((uint32_t)0x00000040) 03186 #define DMA_SxNDT_7 ((uint32_t)0x00000080) 03187 #define DMA_SxNDT_8 ((uint32_t)0x00000100) 03188 #define DMA_SxNDT_9 ((uint32_t)0x00000200) 03189 #define DMA_SxNDT_10 ((uint32_t)0x00000400) 03190 #define DMA_SxNDT_11 ((uint32_t)0x00000800) 03191 #define DMA_SxNDT_12 ((uint32_t)0x00001000) 03192 #define DMA_SxNDT_13 ((uint32_t)0x00002000) 03193 #define DMA_SxNDT_14 ((uint32_t)0x00004000) 03194 #define DMA_SxNDT_15 ((uint32_t)0x00008000) 03195 03196 /******************** Bits definition for DMA_SxFCR register ****************/ 03197 #define DMA_SxFCR_FEIE ((uint32_t)0x00000080) 03198 #define DMA_SxFCR_FS ((uint32_t)0x00000038) 03199 #define DMA_SxFCR_FS_0 ((uint32_t)0x00000008) 03200 #define DMA_SxFCR_FS_1 ((uint32_t)0x00000010) 03201 #define DMA_SxFCR_FS_2 ((uint32_t)0x00000020) 03202 #define DMA_SxFCR_DMDIS ((uint32_t)0x00000004) 03203 #define DMA_SxFCR_FTH ((uint32_t)0x00000003) 03204 #define DMA_SxFCR_FTH_0 ((uint32_t)0x00000001) 03205 #define DMA_SxFCR_FTH_1 ((uint32_t)0x00000002) 03206 03207 /******************** Bits definition for DMA_LISR register *****************/ 03208 #define DMA_LISR_TCIF3 ((uint32_t)0x08000000) 03209 #define DMA_LISR_HTIF3 ((uint32_t)0x04000000) 03210 #define DMA_LISR_TEIF3 ((uint32_t)0x02000000) 03211 #define DMA_LISR_DMEIF3 ((uint32_t)0x01000000) 03212 #define DMA_LISR_FEIF3 ((uint32_t)0x00400000) 03213 #define DMA_LISR_TCIF2 ((uint32_t)0x00200000) 03214 #define DMA_LISR_HTIF2 ((uint32_t)0x00100000) 03215 #define DMA_LISR_TEIF2 ((uint32_t)0x00080000) 03216 #define DMA_LISR_DMEIF2 ((uint32_t)0x00040000) 03217 #define DMA_LISR_FEIF2 ((uint32_t)0x00010000) 03218 #define DMA_LISR_TCIF1 ((uint32_t)0x00000800) 03219 #define DMA_LISR_HTIF1 ((uint32_t)0x00000400) 03220 #define DMA_LISR_TEIF1 ((uint32_t)0x00000200) 03221 #define DMA_LISR_DMEIF1 ((uint32_t)0x00000100) 03222 #define DMA_LISR_FEIF1 ((uint32_t)0x00000040) 03223 #define DMA_LISR_TCIF0 ((uint32_t)0x00000020) 03224 #define DMA_LISR_HTIF0 ((uint32_t)0x00000010) 03225 #define DMA_LISR_TEIF0 ((uint32_t)0x00000008) 03226 #define DMA_LISR_DMEIF0 ((uint32_t)0x00000004) 03227 #define DMA_LISR_FEIF0 ((uint32_t)0x00000001) 03228 03229 /******************** Bits definition for DMA_HISR register *****************/ 03230 #define DMA_HISR_TCIF7 ((uint32_t)0x08000000) 03231 #define DMA_HISR_HTIF7 ((uint32_t)0x04000000) 03232 #define DMA_HISR_TEIF7 ((uint32_t)0x02000000) 03233 #define DMA_HISR_DMEIF7 ((uint32_t)0x01000000) 03234 #define DMA_HISR_FEIF7 ((uint32_t)0x00400000) 03235 #define DMA_HISR_TCIF6 ((uint32_t)0x00200000) 03236 #define DMA_HISR_HTIF6 ((uint32_t)0x00100000) 03237 #define DMA_HISR_TEIF6 ((uint32_t)0x00080000) 03238 #define DMA_HISR_DMEIF6 ((uint32_t)0x00040000) 03239 #define DMA_HISR_FEIF6 ((uint32_t)0x00010000) 03240 #define DMA_HISR_TCIF5 ((uint32_t)0x00000800) 03241 #define DMA_HISR_HTIF5 ((uint32_t)0x00000400) 03242 #define DMA_HISR_TEIF5 ((uint32_t)0x00000200) 03243 #define DMA_HISR_DMEIF5 ((uint32_t)0x00000100) 03244 #define DMA_HISR_FEIF5 ((uint32_t)0x00000040) 03245 #define DMA_HISR_TCIF4 ((uint32_t)0x00000020) 03246 #define DMA_HISR_HTIF4 ((uint32_t)0x00000010) 03247 #define DMA_HISR_TEIF4 ((uint32_t)0x00000008) 03248 #define DMA_HISR_DMEIF4 ((uint32_t)0x00000004) 03249 #define DMA_HISR_FEIF4 ((uint32_t)0x00000001) 03250 03251 /******************** Bits definition for DMA_LIFCR register ****************/ 03252 #define DMA_LIFCR_CTCIF3 ((uint32_t)0x08000000) 03253 #define DMA_LIFCR_CHTIF3 ((uint32_t)0x04000000) 03254 #define DMA_LIFCR_CTEIF3 ((uint32_t)0x02000000) 03255 #define DMA_LIFCR_CDMEIF3 ((uint32_t)0x01000000) 03256 #define DMA_LIFCR_CFEIF3 ((uint32_t)0x00400000) 03257 #define DMA_LIFCR_CTCIF2 ((uint32_t)0x00200000) 03258 #define DMA_LIFCR_CHTIF2 ((uint32_t)0x00100000) 03259 #define DMA_LIFCR_CTEIF2 ((uint32_t)0x00080000) 03260 #define DMA_LIFCR_CDMEIF2 ((uint32_t)0x00040000) 03261 #define DMA_LIFCR_CFEIF2 ((uint32_t)0x00010000) 03262 #define DMA_LIFCR_CTCIF1 ((uint32_t)0x00000800) 03263 #define DMA_LIFCR_CHTIF1 ((uint32_t)0x00000400) 03264 #define DMA_LIFCR_CTEIF1 ((uint32_t)0x00000200) 03265 #define DMA_LIFCR_CDMEIF1 ((uint32_t)0x00000100) 03266 #define DMA_LIFCR_CFEIF1 ((uint32_t)0x00000040) 03267 #define DMA_LIFCR_CTCIF0 ((uint32_t)0x00000020) 03268 #define DMA_LIFCR_CHTIF0 ((uint32_t)0x00000010) 03269 #define DMA_LIFCR_CTEIF0 ((uint32_t)0x00000008) 03270 #define DMA_LIFCR_CDMEIF0 ((uint32_t)0x00000004) 03271 #define DMA_LIFCR_CFEIF0 ((uint32_t)0x00000001) 03272 03273 /******************** Bits definition for DMA_HIFCR register ****************/ 03274 #define DMA_HIFCR_CTCIF7 ((uint32_t)0x08000000) 03275 #define DMA_HIFCR_CHTIF7 ((uint32_t)0x04000000) 03276 #define DMA_HIFCR_CTEIF7 ((uint32_t)0x02000000) 03277 #define DMA_HIFCR_CDMEIF7 ((uint32_t)0x01000000) 03278 #define DMA_HIFCR_CFEIF7 ((uint32_t)0x00400000) 03279 #define DMA_HIFCR_CTCIF6 ((uint32_t)0x00200000) 03280 #define DMA_HIFCR_CHTIF6 ((uint32_t)0x00100000) 03281 #define DMA_HIFCR_CTEIF6 ((uint32_t)0x00080000) 03282 #define DMA_HIFCR_CDMEIF6 ((uint32_t)0x00040000) 03283 #define DMA_HIFCR_CFEIF6 ((uint32_t)0x00010000) 03284 #define DMA_HIFCR_CTCIF5 ((uint32_t)0x00000800) 03285 #define DMA_HIFCR_CHTIF5 ((uint32_t)0x00000400) 03286 #define DMA_HIFCR_CTEIF5 ((uint32_t)0x00000200) 03287 #define DMA_HIFCR_CDMEIF5 ((uint32_t)0x00000100) 03288 #define DMA_HIFCR_CFEIF5 ((uint32_t)0x00000040) 03289 #define DMA_HIFCR_CTCIF4 ((uint32_t)0x00000020) 03290 #define DMA_HIFCR_CHTIF4 ((uint32_t)0x00000010) 03291 #define DMA_HIFCR_CTEIF4 ((uint32_t)0x00000008) 03292 #define DMA_HIFCR_CDMEIF4 ((uint32_t)0x00000004) 03293 #define DMA_HIFCR_CFEIF4 ((uint32_t)0x00000001) 03294 03295 03296 /******************************************************************************/ 03297 /* */ 03298 /* External Interrupt/Event Controller */ 03299 /* */ 03300 /******************************************************************************/ 03301 /******************* Bit definition for EXTI_IMR register *******************/ 03302 #define EXTI_IMR_MR0 ((uint32_t)0x00000001) /*!< Interrupt Mask on line 0 */ 03303 #define EXTI_IMR_MR1 ((uint32_t)0x00000002) /*!< Interrupt Mask on line 1 */ 03304 #define EXTI_IMR_MR2 ((uint32_t)0x00000004) /*!< Interrupt Mask on line 2 */ 03305 #define EXTI_IMR_MR3 ((uint32_t)0x00000008) /*!< Interrupt Mask on line 3 */ 03306 #define EXTI_IMR_MR4 ((uint32_t)0x00000010) /*!< Interrupt Mask on line 4 */ 03307 #define EXTI_IMR_MR5 ((uint32_t)0x00000020) /*!< Interrupt Mask on line 5 */ 03308 #define EXTI_IMR_MR6 ((uint32_t)0x00000040) /*!< Interrupt Mask on line 6 */ 03309 #define EXTI_IMR_MR7 ((uint32_t)0x00000080) /*!< Interrupt Mask on line 7 */ 03310 #define EXTI_IMR_MR8 ((uint32_t)0x00000100) /*!< Interrupt Mask on line 8 */ 03311 #define EXTI_IMR_MR9 ((uint32_t)0x00000200) /*!< Interrupt Mask on line 9 */ 03312 #define EXTI_IMR_MR10 ((uint32_t)0x00000400) /*!< Interrupt Mask on line 10 */ 03313 #define EXTI_IMR_MR11 ((uint32_t)0x00000800) /*!< Interrupt Mask on line 11 */ 03314 #define EXTI_IMR_MR12 ((uint32_t)0x00001000) /*!< Interrupt Mask on line 12 */ 03315 #define EXTI_IMR_MR13 ((uint32_t)0x00002000) /*!< Interrupt Mask on line 13 */ 03316 #define EXTI_IMR_MR14 ((uint32_t)0x00004000) /*!< Interrupt Mask on line 14 */ 03317 #define EXTI_IMR_MR15 ((uint32_t)0x00008000) /*!< Interrupt Mask on line 15 */ 03318 #define EXTI_IMR_MR16 ((uint32_t)0x00010000) /*!< Interrupt Mask on line 16 */ 03319 #define EXTI_IMR_MR17 ((uint32_t)0x00020000) /*!< Interrupt Mask on line 17 */ 03320 #define EXTI_IMR_MR18 ((uint32_t)0x00040000) /*!< Interrupt Mask on line 18 */ 03321 #define EXTI_IMR_MR19 ((uint32_t)0x00080000) /*!< Interrupt Mask on line 19 */ 03322 03323 /******************* Bit definition for EXTI_EMR register *******************/ 03324 #define EXTI_EMR_MR0 ((uint32_t)0x00000001) /*!< Event Mask on line 0 */ 03325 #define EXTI_EMR_MR1 ((uint32_t)0x00000002) /*!< Event Mask on line 1 */ 03326 #define EXTI_EMR_MR2 ((uint32_t)0x00000004) /*!< Event Mask on line 2 */ 03327 #define EXTI_EMR_MR3 ((uint32_t)0x00000008) /*!< Event Mask on line 3 */ 03328 #define EXTI_EMR_MR4 ((uint32_t)0x00000010) /*!< Event Mask on line 4 */ 03329 #define EXTI_EMR_MR5 ((uint32_t)0x00000020) /*!< Event Mask on line 5 */ 03330 #define EXTI_EMR_MR6 ((uint32_t)0x00000040) /*!< Event Mask on line 6 */ 03331 #define EXTI_EMR_MR7 ((uint32_t)0x00000080) /*!< Event Mask on line 7 */ 03332 #define EXTI_EMR_MR8 ((uint32_t)0x00000100) /*!< Event Mask on line 8 */ 03333 #define EXTI_EMR_MR9 ((uint32_t)0x00000200) /*!< Event Mask on line 9 */ 03334 #define EXTI_EMR_MR10 ((uint32_t)0x00000400) /*!< Event Mask on line 10 */ 03335 #define EXTI_EMR_MR11 ((uint32_t)0x00000800) /*!< Event Mask on line 11 */ 03336 #define EXTI_EMR_MR12 ((uint32_t)0x00001000) /*!< Event Mask on line 12 */ 03337 #define EXTI_EMR_MR13 ((uint32_t)0x00002000) /*!< Event Mask on line 13 */ 03338 #define EXTI_EMR_MR14 ((uint32_t)0x00004000) /*!< Event Mask on line 14 */ 03339 #define EXTI_EMR_MR15 ((uint32_t)0x00008000) /*!< Event Mask on line 15 */ 03340 #define EXTI_EMR_MR16 ((uint32_t)0x00010000) /*!< Event Mask on line 16 */ 03341 #define EXTI_EMR_MR17 ((uint32_t)0x00020000) /*!< Event Mask on line 17 */ 03342 #define EXTI_EMR_MR18 ((uint32_t)0x00040000) /*!< Event Mask on line 18 */ 03343 #define EXTI_EMR_MR19 ((uint32_t)0x00080000) /*!< Event Mask on line 19 */ 03344 03345 /****************** Bit definition for EXTI_RTSR register *******************/ 03346 #define EXTI_RTSR_TR0 ((uint32_t)0x00000001) /*!< Rising trigger event configuration bit of line 0 */ 03347 #define EXTI_RTSR_TR1 ((uint32_t)0x00000002) /*!< Rising trigger event configuration bit of line 1 */ 03348 #define EXTI_RTSR_TR2 ((uint32_t)0x00000004) /*!< Rising trigger event configuration bit of line 2 */ 03349 #define EXTI_RTSR_TR3 ((uint32_t)0x00000008) /*!< Rising trigger event configuration bit of line 3 */ 03350 #define EXTI_RTSR_TR4 ((uint32_t)0x00000010) /*!< Rising trigger event configuration bit of line 4 */ 03351 #define EXTI_RTSR_TR5 ((uint32_t)0x00000020) /*!< Rising trigger event configuration bit of line 5 */ 03352 #define EXTI_RTSR_TR6 ((uint32_t)0x00000040) /*!< Rising trigger event configuration bit of line 6 */ 03353 #define EXTI_RTSR_TR7 ((uint32_t)0x00000080) /*!< Rising trigger event configuration bit of line 7 */ 03354 #define EXTI_RTSR_TR8 ((uint32_t)0x00000100) /*!< Rising trigger event configuration bit of line 8 */ 03355 #define EXTI_RTSR_TR9 ((uint32_t)0x00000200) /*!< Rising trigger event configuration bit of line 9 */ 03356 #define EXTI_RTSR_TR10 ((uint32_t)0x00000400) /*!< Rising trigger event configuration bit of line 10 */ 03357 #define EXTI_RTSR_TR11 ((uint32_t)0x00000800) /*!< Rising trigger event configuration bit of line 11 */ 03358 #define EXTI_RTSR_TR12 ((uint32_t)0x00001000) /*!< Rising trigger event configuration bit of line 12 */ 03359 #define EXTI_RTSR_TR13 ((uint32_t)0x00002000) /*!< Rising trigger event configuration bit of line 13 */ 03360 #define EXTI_RTSR_TR14 ((uint32_t)0x00004000) /*!< Rising trigger event configuration bit of line 14 */ 03361 #define EXTI_RTSR_TR15 ((uint32_t)0x00008000) /*!< Rising trigger event configuration bit of line 15 */ 03362 #define EXTI_RTSR_TR16 ((uint32_t)0x00010000) /*!< Rising trigger event configuration bit of line 16 */ 03363 #define EXTI_RTSR_TR17 ((uint32_t)0x00020000) /*!< Rising trigger event configuration bit of line 17 */ 03364 #define EXTI_RTSR_TR18 ((uint32_t)0x00040000) /*!< Rising trigger event configuration bit of line 18 */ 03365 #define EXTI_RTSR_TR19 ((uint32_t)0x00080000) /*!< Rising trigger event configuration bit of line 19 */ 03366 03367 /****************** Bit definition for EXTI_FTSR register *******************/ 03368 #define EXTI_FTSR_TR0 ((uint32_t)0x00000001) /*!< Falling trigger event configuration bit of line 0 */ 03369 #define EXTI_FTSR_TR1 ((uint32_t)0x00000002) /*!< Falling trigger event configuration bit of line 1 */ 03370 #define EXTI_FTSR_TR2 ((uint32_t)0x00000004) /*!< Falling trigger event configuration bit of line 2 */ 03371 #define EXTI_FTSR_TR3 ((uint32_t)0x00000008) /*!< Falling trigger event configuration bit of line 3 */ 03372 #define EXTI_FTSR_TR4 ((uint32_t)0x00000010) /*!< Falling trigger event configuration bit of line 4 */ 03373 #define EXTI_FTSR_TR5 ((uint32_t)0x00000020) /*!< Falling trigger event configuration bit of line 5 */ 03374 #define EXTI_FTSR_TR6 ((uint32_t)0x00000040) /*!< Falling trigger event configuration bit of line 6 */ 03375 #define EXTI_FTSR_TR7 ((uint32_t)0x00000080) /*!< Falling trigger event configuration bit of line 7 */ 03376 #define EXTI_FTSR_TR8 ((uint32_t)0x00000100) /*!< Falling trigger event configuration bit of line 8 */ 03377 #define EXTI_FTSR_TR9 ((uint32_t)0x00000200) /*!< Falling trigger event configuration bit of line 9 */ 03378 #define EXTI_FTSR_TR10 ((uint32_t)0x00000400) /*!< Falling trigger event configuration bit of line 10 */ 03379 #define EXTI_FTSR_TR11 ((uint32_t)0x00000800) /*!< Falling trigger event configuration bit of line 11 */ 03380 #define EXTI_FTSR_TR12 ((uint32_t)0x00001000) /*!< Falling trigger event configuration bit of line 12 */ 03381 #define EXTI_FTSR_TR13 ((uint32_t)0x00002000) /*!< Falling trigger event configuration bit of line 13 */ 03382 #define EXTI_FTSR_TR14 ((uint32_t)0x00004000) /*!< Falling trigger event configuration bit of line 14 */ 03383 #define EXTI_FTSR_TR15 ((uint32_t)0x00008000) /*!< Falling trigger event configuration bit of line 15 */ 03384 #define EXTI_FTSR_TR16 ((uint32_t)0x00010000) /*!< Falling trigger event configuration bit of line 16 */ 03385 #define EXTI_FTSR_TR17 ((uint32_t)0x00020000) /*!< Falling trigger event configuration bit of line 17 */ 03386 #define EXTI_FTSR_TR18 ((uint32_t)0x00040000) /*!< Falling trigger event configuration bit of line 18 */ 03387 #define EXTI_FTSR_TR19 ((uint32_t)0x00080000) /*!< Falling trigger event configuration bit of line 19 */ 03388 03389 /****************** Bit definition for EXTI_SWIER register ******************/ 03390 #define EXTI_SWIER_SWIER0 ((uint32_t)0x00000001) /*!< Software Interrupt on line 0 */ 03391 #define EXTI_SWIER_SWIER1 ((uint32_t)0x00000002) /*!< Software Interrupt on line 1 */ 03392 #define EXTI_SWIER_SWIER2 ((uint32_t)0x00000004) /*!< Software Interrupt on line 2 */ 03393 #define EXTI_SWIER_SWIER3 ((uint32_t)0x00000008) /*!< Software Interrupt on line 3 */ 03394 #define EXTI_SWIER_SWIER4 ((uint32_t)0x00000010) /*!< Software Interrupt on line 4 */ 03395 #define EXTI_SWIER_SWIER5 ((uint32_t)0x00000020) /*!< Software Interrupt on line 5 */ 03396 #define EXTI_SWIER_SWIER6 ((uint32_t)0x00000040) /*!< Software Interrupt on line 6 */ 03397 #define EXTI_SWIER_SWIER7 ((uint32_t)0x00000080) /*!< Software Interrupt on line 7 */ 03398 #define EXTI_SWIER_SWIER8 ((uint32_t)0x00000100) /*!< Software Interrupt on line 8 */ 03399 #define EXTI_SWIER_SWIER9 ((uint32_t)0x00000200) /*!< Software Interrupt on line 9 */ 03400 #define EXTI_SWIER_SWIER10 ((uint32_t)0x00000400) /*!< Software Interrupt on line 10 */ 03401 #define EXTI_SWIER_SWIER11 ((uint32_t)0x00000800) /*!< Software Interrupt on line 11 */ 03402 #define EXTI_SWIER_SWIER12 ((uint32_t)0x00001000) /*!< Software Interrupt on line 12 */ 03403 #define EXTI_SWIER_SWIER13 ((uint32_t)0x00002000) /*!< Software Interrupt on line 13 */ 03404 #define EXTI_SWIER_SWIER14 ((uint32_t)0x00004000) /*!< Software Interrupt on line 14 */ 03405 #define EXTI_SWIER_SWIER15 ((uint32_t)0x00008000) /*!< Software Interrupt on line 15 */ 03406 #define EXTI_SWIER_SWIER16 ((uint32_t)0x00010000) /*!< Software Interrupt on line 16 */ 03407 #define EXTI_SWIER_SWIER17 ((uint32_t)0x00020000) /*!< Software Interrupt on line 17 */ 03408 #define EXTI_SWIER_SWIER18 ((uint32_t)0x00040000) /*!< Software Interrupt on line 18 */ 03409 #define EXTI_SWIER_SWIER19 ((uint32_t)0x00080000) /*!< Software Interrupt on line 19 */ 03410 03411 /******************* Bit definition for EXTI_PR register ********************/ 03412 #define EXTI_PR_PR0 ((uint32_t)0x00000001) /*!< Pending bit for line 0 */ 03413 #define EXTI_PR_PR1 ((uint32_t)0x00000002) /*!< Pending bit for line 1 */ 03414 #define EXTI_PR_PR2 ((uint32_t)0x00000004) /*!< Pending bit for line 2 */ 03415 #define EXTI_PR_PR3 ((uint32_t)0x00000008) /*!< Pending bit for line 3 */ 03416 #define EXTI_PR_PR4 ((uint32_t)0x00000010) /*!< Pending bit for line 4 */ 03417 #define EXTI_PR_PR5 ((uint32_t)0x00000020) /*!< Pending bit for line 5 */ 03418 #define EXTI_PR_PR6 ((uint32_t)0x00000040) /*!< Pending bit for line 6 */ 03419 #define EXTI_PR_PR7 ((uint32_t)0x00000080) /*!< Pending bit for line 7 */ 03420 #define EXTI_PR_PR8 ((uint32_t)0x00000100) /*!< Pending bit for line 8 */ 03421 #define EXTI_PR_PR9 ((uint32_t)0x00000200) /*!< Pending bit for line 9 */ 03422 #define EXTI_PR_PR10 ((uint32_t)0x00000400) /*!< Pending bit for line 10 */ 03423 #define EXTI_PR_PR11 ((uint32_t)0x00000800) /*!< Pending bit for line 11 */ 03424 #define EXTI_PR_PR12 ((uint32_t)0x00001000) /*!< Pending bit for line 12 */ 03425 #define EXTI_PR_PR13 ((uint32_t)0x00002000) /*!< Pending bit for line 13 */ 03426 #define EXTI_PR_PR14 ((uint32_t)0x00004000) /*!< Pending bit for line 14 */ 03427 #define EXTI_PR_PR15 ((uint32_t)0x00008000) /*!< Pending bit for line 15 */ 03428 #define EXTI_PR_PR16 ((uint32_t)0x00010000) /*!< Pending bit for line 16 */ 03429 #define EXTI_PR_PR17 ((uint32_t)0x00020000) /*!< Pending bit for line 17 */ 03430 #define EXTI_PR_PR18 ((uint32_t)0x00040000) /*!< Pending bit for line 18 */ 03431 #define EXTI_PR_PR19 ((uint32_t)0x00080000) /*!< Pending bit for line 19 */ 03432 03433 /******************************************************************************/ 03434 /* */ 03435 /* FLASH */ 03436 /* */ 03437 /******************************************************************************/ 03438 /******************* Bits definition for FLASH_ACR register *****************/ 03439 #define FLASH_ACR_LATENCY ((uint32_t)0x0000000F) 03440 #define FLASH_ACR_LATENCY_0WS ((uint32_t)0x00000000) 03441 #define FLASH_ACR_LATENCY_1WS ((uint32_t)0x00000001) 03442 #define FLASH_ACR_LATENCY_2WS ((uint32_t)0x00000002) 03443 #define FLASH_ACR_LATENCY_3WS ((uint32_t)0x00000003) 03444 #define FLASH_ACR_LATENCY_4WS ((uint32_t)0x00000004) 03445 #define FLASH_ACR_LATENCY_5WS ((uint32_t)0x00000005) 03446 #define FLASH_ACR_LATENCY_6WS ((uint32_t)0x00000006) 03447 #define FLASH_ACR_LATENCY_7WS ((uint32_t)0x00000007) 03448 03449 #define FLASH_ACR_PRFTEN ((uint32_t)0x00000100) 03450 #define FLASH_ACR_ICEN ((uint32_t)0x00000200) 03451 #define FLASH_ACR_DCEN ((uint32_t)0x00000400) 03452 #define FLASH_ACR_ICRST ((uint32_t)0x00000800) 03453 #define FLASH_ACR_DCRST ((uint32_t)0x00001000) 03454 #define FLASH_ACR_BYTE0_ADDRESS ((uint32_t)0x40023C00) 03455 #define FLASH_ACR_BYTE2_ADDRESS ((uint32_t)0x40023C03) 03456 03457 /******************* Bits definition for FLASH_SR register ******************/ 03458 #define FLASH_SR_EOP ((uint32_t)0x00000001) 03459 #define FLASH_SR_SOP ((uint32_t)0x00000002) 03460 #define FLASH_SR_WRPERR ((uint32_t)0x00000010) 03461 #define FLASH_SR_PGAERR ((uint32_t)0x00000020) 03462 #define FLASH_SR_PGPERR ((uint32_t)0x00000040) 03463 #define FLASH_SR_PGSERR ((uint32_t)0x00000080) 03464 #define FLASH_SR_BSY ((uint32_t)0x00010000) 03465 03466 /******************* Bits definition for FLASH_CR register ******************/ 03467 #define FLASH_CR_PG ((uint32_t)0x00000001) 03468 #define FLASH_CR_SER ((uint32_t)0x00000002) 03469 #define FLASH_CR_MER ((uint32_t)0x00000004) 03470 #define FLASH_CR_MER1 FLASH_CR_MER 03471 #define FLASH_CR_SNB ((uint32_t)0x000000F8) 03472 #define FLASH_CR_SNB_0 ((uint32_t)0x00000008) 03473 #define FLASH_CR_SNB_1 ((uint32_t)0x00000010) 03474 #define FLASH_CR_SNB_2 ((uint32_t)0x00000020) 03475 #define FLASH_CR_SNB_3 ((uint32_t)0x00000040) 03476 #define FLASH_CR_SNB_4 ((uint32_t)0x00000040) 03477 #define FLASH_CR_PSIZE ((uint32_t)0x00000300) 03478 #define FLASH_CR_PSIZE_0 ((uint32_t)0x00000100) 03479 #define FLASH_CR_PSIZE_1 ((uint32_t)0x00000200) 03480 #define FLASH_CR_MER2 ((uint32_t)0x00008000) 03481 #define FLASH_CR_STRT ((uint32_t)0x00010000) 03482 #define FLASH_CR_EOPIE ((uint32_t)0x01000000) 03483 #define FLASH_CR_LOCK ((uint32_t)0x80000000) 03484 03485 /******************* Bits definition for FLASH_OPTCR register ***************/ 03486 #define FLASH_OPTCR_OPTLOCK ((uint32_t)0x00000001) 03487 #define FLASH_OPTCR_OPTSTRT ((uint32_t)0x00000002) 03488 #define FLASH_OPTCR_BOR_LEV_0 ((uint32_t)0x00000004) 03489 #define FLASH_OPTCR_BOR_LEV_1 ((uint32_t)0x00000008) 03490 #define FLASH_OPTCR_BOR_LEV ((uint32_t)0x0000000C) 03491 #define FLASH_OPTCR_WDG_SW ((uint32_t)0x00000020) 03492 #define FLASH_OPTCR_nRST_STOP ((uint32_t)0x00000040) 03493 #define FLASH_OPTCR_nRST_STDBY ((uint32_t)0x00000080) 03494 #define FLASH_OPTCR_RDP ((uint32_t)0x0000FF00) 03495 #define FLASH_OPTCR_RDP_0 ((uint32_t)0x00000100) 03496 #define FLASH_OPTCR_RDP_1 ((uint32_t)0x00000200) 03497 #define FLASH_OPTCR_RDP_2 ((uint32_t)0x00000400) 03498 #define FLASH_OPTCR_RDP_3 ((uint32_t)0x00000800) 03499 #define FLASH_OPTCR_RDP_4 ((uint32_t)0x00001000) 03500 #define FLASH_OPTCR_RDP_5 ((uint32_t)0x00002000) 03501 #define FLASH_OPTCR_RDP_6 ((uint32_t)0x00004000) 03502 #define FLASH_OPTCR_RDP_7 ((uint32_t)0x00008000) 03503 #define FLASH_OPTCR_nWRP ((uint32_t)0x0FFF0000) 03504 #define FLASH_OPTCR_nWRP_0 ((uint32_t)0x00010000) 03505 #define FLASH_OPTCR_nWRP_1 ((uint32_t)0x00020000) 03506 #define FLASH_OPTCR_nWRP_2 ((uint32_t)0x00040000) 03507 #define FLASH_OPTCR_nWRP_3 ((uint32_t)0x00080000) 03508 #define FLASH_OPTCR_nWRP_4 ((uint32_t)0x00100000) 03509 #define FLASH_OPTCR_nWRP_5 ((uint32_t)0x00200000) 03510 #define FLASH_OPTCR_nWRP_6 ((uint32_t)0x00400000) 03511 #define FLASH_OPTCR_nWRP_7 ((uint32_t)0x00800000) 03512 #define FLASH_OPTCR_nWRP_8 ((uint32_t)0x01000000) 03513 #define FLASH_OPTCR_nWRP_9 ((uint32_t)0x02000000) 03514 #define FLASH_OPTCR_nWRP_10 ((uint32_t)0x04000000) 03515 #define FLASH_OPTCR_nWRP_11 ((uint32_t)0x08000000) 03516 03517 /****************** Bits definition for FLASH_OPTCR1 register ***************/ 03518 #define FLASH_OPTCR1_nWRP ((uint32_t)0x0FFF0000) 03519 #define FLASH_OPTCR1_nWRP_0 ((uint32_t)0x00010000) 03520 #define FLASH_OPTCR1_nWRP_1 ((uint32_t)0x00020000) 03521 #define FLASH_OPTCR1_nWRP_2 ((uint32_t)0x00040000) 03522 #define FLASH_OPTCR1_nWRP_3 ((uint32_t)0x00080000) 03523 #define FLASH_OPTCR1_nWRP_4 ((uint32_t)0x00100000) 03524 #define FLASH_OPTCR1_nWRP_5 ((uint32_t)0x00200000) 03525 #define FLASH_OPTCR1_nWRP_6 ((uint32_t)0x00400000) 03526 #define FLASH_OPTCR1_nWRP_7 ((uint32_t)0x00800000) 03527 #define FLASH_OPTCR1_nWRP_8 ((uint32_t)0x01000000) 03528 #define FLASH_OPTCR1_nWRP_9 ((uint32_t)0x02000000) 03529 #define FLASH_OPTCR1_nWRP_10 ((uint32_t)0x04000000) 03530 #define FLASH_OPTCR1_nWRP_11 ((uint32_t)0x08000000) 03531 03532 03533 /******************************************************************************/ 03534 /* */ 03535 /* Flexible Static Memory Controller */ 03536 /* */ 03537 /******************************************************************************/ 03538 /****************** Bit definition for FSMC_BCR1 register *******************/ 03539 #define FSMC_BCR1_MBKEN ((uint32_t)0x00000001) /*!<Memory bank enable bit */ 03540 #define FSMC_BCR1_MUXEN ((uint32_t)0x00000002) /*!<Address/data multiplexing enable bit */ 03541 03542 #define FSMC_BCR1_MTYP ((uint32_t)0x0000000C) /*!<MTYP[1:0] bits (Memory type) */ 03543 #define FSMC_BCR1_MTYP_0 ((uint32_t)0x00000004) /*!<Bit 0 */ 03544 #define FSMC_BCR1_MTYP_1 ((uint32_t)0x00000008) /*!<Bit 1 */ 03545 03546 #define FSMC_BCR1_MWID ((uint32_t)0x00000030) /*!<MWID[1:0] bits (Memory data bus width) */ 03547 #define FSMC_BCR1_MWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */ 03548 #define FSMC_BCR1_MWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */ 03549 03550 #define FSMC_BCR1_FACCEN ((uint32_t)0x00000040) /*!<Flash access enable */ 03551 #define FSMC_BCR1_BURSTEN ((uint32_t)0x00000100) /*!<Burst enable bit */ 03552 #define FSMC_BCR1_WAITPOL ((uint32_t)0x00000200) /*!<Wait signal polarity bit */ 03553 #define FSMC_BCR1_WRAPMOD ((uint32_t)0x00000400) /*!<Wrapped burst mode support */ 03554 #define FSMC_BCR1_WAITCFG ((uint32_t)0x00000800) /*!<Wait timing configuration */ 03555 #define FSMC_BCR1_WREN ((uint32_t)0x00001000) /*!<Write enable bit */ 03556 #define FSMC_BCR1_WAITEN ((uint32_t)0x00002000) /*!<Wait enable bit */ 03557 #define FSMC_BCR1_EXTMOD ((uint32_t)0x00004000) /*!<Extended mode enable */ 03558 #define FSMC_BCR1_ASYNCWAIT ((uint32_t)0x00008000) /*!<Asynchronous wait */ 03559 #define FSMC_BCR1_CBURSTRW ((uint32_t)0x00080000) /*!<Write burst enable */ 03560 03561 /****************** Bit definition for FSMC_BCR2 register *******************/ 03562 #define FSMC_BCR2_MBKEN ((uint32_t)0x00000001) /*!<Memory bank enable bit */ 03563 #define FSMC_BCR2_MUXEN ((uint32_t)0x00000002) /*!<Address/data multiplexing enable bit */ 03564 03565 #define FSMC_BCR2_MTYP ((uint32_t)0x0000000C) /*!<MTYP[1:0] bits (Memory type) */ 03566 #define FSMC_BCR2_MTYP_0 ((uint32_t)0x00000004) /*!<Bit 0 */ 03567 #define FSMC_BCR2_MTYP_1 ((uint32_t)0x00000008) /*!<Bit 1 */ 03568 03569 #define FSMC_BCR2_MWID ((uint32_t)0x00000030) /*!<MWID[1:0] bits (Memory data bus width) */ 03570 #define FSMC_BCR2_MWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */ 03571 #define FSMC_BCR2_MWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */ 03572 03573 #define FSMC_BCR2_FACCEN ((uint32_t)0x00000040) /*!<Flash access enable */ 03574 #define FSMC_BCR2_BURSTEN ((uint32_t)0x00000100) /*!<Burst enable bit */ 03575 #define FSMC_BCR2_WAITPOL ((uint32_t)0x00000200) /*!<Wait signal polarity bit */ 03576 #define FSMC_BCR2_WRAPMOD ((uint32_t)0x00000400) /*!<Wrapped burst mode support */ 03577 #define FSMC_BCR2_WAITCFG ((uint32_t)0x00000800) /*!<Wait timing configuration */ 03578 #define FSMC_BCR2_WREN ((uint32_t)0x00001000) /*!<Write enable bit */ 03579 #define FSMC_BCR2_WAITEN ((uint32_t)0x00002000) /*!<Wait enable bit */ 03580 #define FSMC_BCR2_EXTMOD ((uint32_t)0x00004000) /*!<Extended mode enable */ 03581 #define FSMC_BCR2_ASYNCWAIT ((uint32_t)0x00008000) /*!<Asynchronous wait */ 03582 #define FSMC_BCR2_CBURSTRW ((uint32_t)0x00080000) /*!<Write burst enable */ 03583 03584 /****************** Bit definition for FSMC_BCR3 register *******************/ 03585 #define FSMC_BCR3_MBKEN ((uint32_t)0x00000001) /*!<Memory bank enable bit */ 03586 #define FSMC_BCR3_MUXEN ((uint32_t)0x00000002) /*!<Address/data multiplexing enable bit */ 03587 03588 #define FSMC_BCR3_MTYP ((uint32_t)0x0000000C) /*!<MTYP[1:0] bits (Memory type) */ 03589 #define FSMC_BCR3_MTYP_0 ((uint32_t)0x00000004) /*!<Bit 0 */ 03590 #define FSMC_BCR3_MTYP_1 ((uint32_t)0x00000008) /*!<Bit 1 */ 03591 03592 #define FSMC_BCR3_MWID ((uint32_t)0x00000030) /*!<MWID[1:0] bits (Memory data bus width) */ 03593 #define FSMC_BCR3_MWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */ 03594 #define FSMC_BCR3_MWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */ 03595 03596 #define FSMC_BCR3_FACCEN ((uint32_t)0x00000040) /*!<Flash access enable */ 03597 #define FSMC_BCR3_BURSTEN ((uint32_t)0x00000100) /*!<Burst enable bit */ 03598 #define FSMC_BCR3_WAITPOL ((uint32_t)0x00000200) /*!<Wait signal polarity bit */ 03599 #define FSMC_BCR3_WRAPMOD ((uint32_t)0x00000400) /*!<Wrapped burst mode support */ 03600 #define FSMC_BCR3_WAITCFG ((uint32_t)0x00000800) /*!<Wait timing configuration */ 03601 #define FSMC_BCR3_WREN ((uint32_t)0x00001000) /*!<Write enable bit */ 03602 #define FSMC_BCR3_WAITEN ((uint32_t)0x00002000) /*!<Wait enable bit */ 03603 #define FSMC_BCR3_EXTMOD ((uint32_t)0x00004000) /*!<Extended mode enable */ 03604 #define FSMC_BCR3_ASYNCWAIT ((uint32_t)0x00008000) /*!<Asynchronous wait */ 03605 #define FSMC_BCR3_CBURSTRW ((uint32_t)0x00080000) /*!<Write burst enable */ 03606 03607 /****************** Bit definition for FSMC_BCR4 register *******************/ 03608 #define FSMC_BCR4_MBKEN ((uint32_t)0x00000001) /*!<Memory bank enable bit */ 03609 #define FSMC_BCR4_MUXEN ((uint32_t)0x00000002) /*!<Address/data multiplexing enable bit */ 03610 03611 #define FSMC_BCR4_MTYP ((uint32_t)0x0000000C) /*!<MTYP[1:0] bits (Memory type) */ 03612 #define FSMC_BCR4_MTYP_0 ((uint32_t)0x00000004) /*!<Bit 0 */ 03613 #define FSMC_BCR4_MTYP_1 ((uint32_t)0x00000008) /*!<Bit 1 */ 03614 03615 #define FSMC_BCR4_MWID ((uint32_t)0x00000030) /*!<MWID[1:0] bits (Memory data bus width) */ 03616 #define FSMC_BCR4_MWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */ 03617 #define FSMC_BCR4_MWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */ 03618 03619 #define FSMC_BCR4_FACCEN ((uint32_t)0x00000040) /*!<Flash access enable */ 03620 #define FSMC_BCR4_BURSTEN ((uint32_t)0x00000100) /*!<Burst enable bit */ 03621 #define FSMC_BCR4_WAITPOL ((uint32_t)0x00000200) /*!<Wait signal polarity bit */ 03622 #define FSMC_BCR4_WRAPMOD ((uint32_t)0x00000400) /*!<Wrapped burst mode support */ 03623 #define FSMC_BCR4_WAITCFG ((uint32_t)0x00000800) /*!<Wait timing configuration */ 03624 #define FSMC_BCR4_WREN ((uint32_t)0x00001000) /*!<Write enable bit */ 03625 #define FSMC_BCR4_WAITEN ((uint32_t)0x00002000) /*!<Wait enable bit */ 03626 #define FSMC_BCR4_EXTMOD ((uint32_t)0x00004000) /*!<Extended mode enable */ 03627 #define FSMC_BCR4_ASYNCWAIT ((uint32_t)0x00008000) /*!<Asynchronous wait */ 03628 #define FSMC_BCR4_CBURSTRW ((uint32_t)0x00080000) /*!<Write burst enable */ 03629 03630 /****************** Bit definition for FSMC_BTR1 register ******************/ 03631 #define FSMC_BTR1_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */ 03632 #define FSMC_BTR1_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */ 03633 #define FSMC_BTR1_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */ 03634 #define FSMC_BTR1_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */ 03635 #define FSMC_BTR1_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */ 03636 03637 #define FSMC_BTR1_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */ 03638 #define FSMC_BTR1_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */ 03639 #define FSMC_BTR1_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */ 03640 #define FSMC_BTR1_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */ 03641 #define FSMC_BTR1_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */ 03642 03643 #define FSMC_BTR1_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */ 03644 #define FSMC_BTR1_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */ 03645 #define FSMC_BTR1_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */ 03646 #define FSMC_BTR1_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */ 03647 #define FSMC_BTR1_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */ 03648 03649 #define FSMC_BTR1_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */ 03650 #define FSMC_BTR1_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */ 03651 #define FSMC_BTR1_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */ 03652 #define FSMC_BTR1_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */ 03653 #define FSMC_BTR1_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */ 03654 03655 #define FSMC_BTR1_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */ 03656 #define FSMC_BTR1_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */ 03657 #define FSMC_BTR1_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */ 03658 #define FSMC_BTR1_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */ 03659 #define FSMC_BTR1_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */ 03660 03661 #define FSMC_BTR1_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */ 03662 #define FSMC_BTR1_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */ 03663 #define FSMC_BTR1_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */ 03664 #define FSMC_BTR1_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */ 03665 #define FSMC_BTR1_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */ 03666 03667 #define FSMC_BTR1_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */ 03668 #define FSMC_BTR1_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */ 03669 #define FSMC_BTR1_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */ 03670 03671 /****************** Bit definition for FSMC_BTR2 register *******************/ 03672 #define FSMC_BTR2_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */ 03673 #define FSMC_BTR2_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */ 03674 #define FSMC_BTR2_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */ 03675 #define FSMC_BTR2_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */ 03676 #define FSMC_BTR2_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */ 03677 03678 #define FSMC_BTR2_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */ 03679 #define FSMC_BTR2_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */ 03680 #define FSMC_BTR2_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */ 03681 #define FSMC_BTR2_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */ 03682 #define FSMC_BTR2_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */ 03683 03684 #define FSMC_BTR2_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */ 03685 #define FSMC_BTR2_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */ 03686 #define FSMC_BTR2_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */ 03687 #define FSMC_BTR2_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */ 03688 #define FSMC_BTR2_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */ 03689 03690 #define FSMC_BTR2_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */ 03691 #define FSMC_BTR2_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */ 03692 #define FSMC_BTR2_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */ 03693 #define FSMC_BTR2_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */ 03694 #define FSMC_BTR2_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */ 03695 03696 #define FSMC_BTR2_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */ 03697 #define FSMC_BTR2_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */ 03698 #define FSMC_BTR2_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */ 03699 #define FSMC_BTR2_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */ 03700 #define FSMC_BTR2_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */ 03701 03702 #define FSMC_BTR2_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */ 03703 #define FSMC_BTR2_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */ 03704 #define FSMC_BTR2_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */ 03705 #define FSMC_BTR2_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */ 03706 #define FSMC_BTR2_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */ 03707 03708 #define FSMC_BTR2_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */ 03709 #define FSMC_BTR2_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */ 03710 #define FSMC_BTR2_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */ 03711 03712 /******************* Bit definition for FSMC_BTR3 register *******************/ 03713 #define FSMC_BTR3_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */ 03714 #define FSMC_BTR3_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */ 03715 #define FSMC_BTR3_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */ 03716 #define FSMC_BTR3_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */ 03717 #define FSMC_BTR3_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */ 03718 03719 #define FSMC_BTR3_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */ 03720 #define FSMC_BTR3_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */ 03721 #define FSMC_BTR3_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */ 03722 #define FSMC_BTR3_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */ 03723 #define FSMC_BTR3_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */ 03724 03725 #define FSMC_BTR3_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */ 03726 #define FSMC_BTR3_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */ 03727 #define FSMC_BTR3_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */ 03728 #define FSMC_BTR3_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */ 03729 #define FSMC_BTR3_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */ 03730 03731 #define FSMC_BTR3_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */ 03732 #define FSMC_BTR3_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */ 03733 #define FSMC_BTR3_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */ 03734 #define FSMC_BTR3_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */ 03735 #define FSMC_BTR3_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */ 03736 03737 #define FSMC_BTR3_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */ 03738 #define FSMC_BTR3_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */ 03739 #define FSMC_BTR3_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */ 03740 #define FSMC_BTR3_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */ 03741 #define FSMC_BTR3_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */ 03742 03743 #define FSMC_BTR3_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */ 03744 #define FSMC_BTR3_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */ 03745 #define FSMC_BTR3_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */ 03746 #define FSMC_BTR3_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */ 03747 #define FSMC_BTR3_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */ 03748 03749 #define FSMC_BTR3_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */ 03750 #define FSMC_BTR3_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */ 03751 #define FSMC_BTR3_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */ 03752 03753 /****************** Bit definition for FSMC_BTR4 register *******************/ 03754 #define FSMC_BTR4_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */ 03755 #define FSMC_BTR4_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */ 03756 #define FSMC_BTR4_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */ 03757 #define FSMC_BTR4_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */ 03758 #define FSMC_BTR4_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */ 03759 03760 #define FSMC_BTR4_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */ 03761 #define FSMC_BTR4_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */ 03762 #define FSMC_BTR4_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */ 03763 #define FSMC_BTR4_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */ 03764 #define FSMC_BTR4_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */ 03765 03766 #define FSMC_BTR4_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */ 03767 #define FSMC_BTR4_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */ 03768 #define FSMC_BTR4_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */ 03769 #define FSMC_BTR4_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */ 03770 #define FSMC_BTR4_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */ 03771 03772 #define FSMC_BTR4_BUSTURN ((uint32_t)0x000F0000) /*!<BUSTURN[3:0] bits (Bus turnaround phase duration) */ 03773 #define FSMC_BTR4_BUSTURN_0 ((uint32_t)0x00010000) /*!<Bit 0 */ 03774 #define FSMC_BTR4_BUSTURN_1 ((uint32_t)0x00020000) /*!<Bit 1 */ 03775 #define FSMC_BTR4_BUSTURN_2 ((uint32_t)0x00040000) /*!<Bit 2 */ 03776 #define FSMC_BTR4_BUSTURN_3 ((uint32_t)0x00080000) /*!<Bit 3 */ 03777 03778 #define FSMC_BTR4_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */ 03779 #define FSMC_BTR4_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */ 03780 #define FSMC_BTR4_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */ 03781 #define FSMC_BTR4_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */ 03782 #define FSMC_BTR4_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */ 03783 03784 #define FSMC_BTR4_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */ 03785 #define FSMC_BTR4_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */ 03786 #define FSMC_BTR4_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */ 03787 #define FSMC_BTR4_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */ 03788 #define FSMC_BTR4_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */ 03789 03790 #define FSMC_BTR4_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */ 03791 #define FSMC_BTR4_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */ 03792 #define FSMC_BTR4_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */ 03793 03794 /****************** Bit definition for FSMC_BWTR1 register ******************/ 03795 #define FSMC_BWTR1_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */ 03796 #define FSMC_BWTR1_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */ 03797 #define FSMC_BWTR1_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */ 03798 #define FSMC_BWTR1_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */ 03799 #define FSMC_BWTR1_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */ 03800 03801 #define FSMC_BWTR1_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */ 03802 #define FSMC_BWTR1_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */ 03803 #define FSMC_BWTR1_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */ 03804 #define FSMC_BWTR1_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */ 03805 #define FSMC_BWTR1_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */ 03806 03807 #define FSMC_BWTR1_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */ 03808 #define FSMC_BWTR1_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */ 03809 #define FSMC_BWTR1_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */ 03810 #define FSMC_BWTR1_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */ 03811 #define FSMC_BWTR1_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */ 03812 03813 #define FSMC_BWTR1_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */ 03814 #define FSMC_BWTR1_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */ 03815 #define FSMC_BWTR1_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */ 03816 #define FSMC_BWTR1_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */ 03817 #define FSMC_BWTR1_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */ 03818 03819 #define FSMC_BWTR1_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */ 03820 #define FSMC_BWTR1_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */ 03821 #define FSMC_BWTR1_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */ 03822 #define FSMC_BWTR1_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */ 03823 #define FSMC_BWTR1_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */ 03824 03825 #define FSMC_BWTR1_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */ 03826 #define FSMC_BWTR1_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */ 03827 #define FSMC_BWTR1_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */ 03828 03829 /****************** Bit definition for FSMC_BWTR2 register ******************/ 03830 #define FSMC_BWTR2_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */ 03831 #define FSMC_BWTR2_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */ 03832 #define FSMC_BWTR2_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */ 03833 #define FSMC_BWTR2_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */ 03834 #define FSMC_BWTR2_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */ 03835 03836 #define FSMC_BWTR2_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */ 03837 #define FSMC_BWTR2_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */ 03838 #define FSMC_BWTR2_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */ 03839 #define FSMC_BWTR2_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */ 03840 #define FSMC_BWTR2_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */ 03841 03842 #define FSMC_BWTR2_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */ 03843 #define FSMC_BWTR2_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */ 03844 #define FSMC_BWTR2_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */ 03845 #define FSMC_BWTR2_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */ 03846 #define FSMC_BWTR2_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */ 03847 03848 #define FSMC_BWTR2_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */ 03849 #define FSMC_BWTR2_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */ 03850 #define FSMC_BWTR2_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1*/ 03851 #define FSMC_BWTR2_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */ 03852 #define FSMC_BWTR2_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */ 03853 03854 #define FSMC_BWTR2_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */ 03855 #define FSMC_BWTR2_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */ 03856 #define FSMC_BWTR2_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */ 03857 #define FSMC_BWTR2_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */ 03858 #define FSMC_BWTR2_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */ 03859 03860 #define FSMC_BWTR2_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */ 03861 #define FSMC_BWTR2_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */ 03862 #define FSMC_BWTR2_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */ 03863 03864 /****************** Bit definition for FSMC_BWTR3 register ******************/ 03865 #define FSMC_BWTR3_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */ 03866 #define FSMC_BWTR3_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */ 03867 #define FSMC_BWTR3_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */ 03868 #define FSMC_BWTR3_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */ 03869 #define FSMC_BWTR3_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */ 03870 03871 #define FSMC_BWTR3_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */ 03872 #define FSMC_BWTR3_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */ 03873 #define FSMC_BWTR3_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */ 03874 #define FSMC_BWTR3_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */ 03875 #define FSMC_BWTR3_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */ 03876 03877 #define FSMC_BWTR3_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */ 03878 #define FSMC_BWTR3_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */ 03879 #define FSMC_BWTR3_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */ 03880 #define FSMC_BWTR3_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */ 03881 #define FSMC_BWTR3_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */ 03882 03883 #define FSMC_BWTR3_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */ 03884 #define FSMC_BWTR3_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */ 03885 #define FSMC_BWTR3_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */ 03886 #define FSMC_BWTR3_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */ 03887 #define FSMC_BWTR3_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */ 03888 03889 #define FSMC_BWTR3_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */ 03890 #define FSMC_BWTR3_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */ 03891 #define FSMC_BWTR3_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */ 03892 #define FSMC_BWTR3_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */ 03893 #define FSMC_BWTR3_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */ 03894 03895 #define FSMC_BWTR3_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */ 03896 #define FSMC_BWTR3_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */ 03897 #define FSMC_BWTR3_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */ 03898 03899 /****************** Bit definition for FSMC_BWTR4 register ******************/ 03900 #define FSMC_BWTR4_ADDSET ((uint32_t)0x0000000F) /*!<ADDSET[3:0] bits (Address setup phase duration) */ 03901 #define FSMC_BWTR4_ADDSET_0 ((uint32_t)0x00000001) /*!<Bit 0 */ 03902 #define FSMC_BWTR4_ADDSET_1 ((uint32_t)0x00000002) /*!<Bit 1 */ 03903 #define FSMC_BWTR4_ADDSET_2 ((uint32_t)0x00000004) /*!<Bit 2 */ 03904 #define FSMC_BWTR4_ADDSET_3 ((uint32_t)0x00000008) /*!<Bit 3 */ 03905 03906 #define FSMC_BWTR4_ADDHLD ((uint32_t)0x000000F0) /*!<ADDHLD[3:0] bits (Address-hold phase duration) */ 03907 #define FSMC_BWTR4_ADDHLD_0 ((uint32_t)0x00000010) /*!<Bit 0 */ 03908 #define FSMC_BWTR4_ADDHLD_1 ((uint32_t)0x00000020) /*!<Bit 1 */ 03909 #define FSMC_BWTR4_ADDHLD_2 ((uint32_t)0x00000040) /*!<Bit 2 */ 03910 #define FSMC_BWTR4_ADDHLD_3 ((uint32_t)0x00000080) /*!<Bit 3 */ 03911 03912 #define FSMC_BWTR4_DATAST ((uint32_t)0x0000FF00) /*!<DATAST [3:0] bits (Data-phase duration) */ 03913 #define FSMC_BWTR4_DATAST_0 ((uint32_t)0x00000100) /*!<Bit 0 */ 03914 #define FSMC_BWTR4_DATAST_1 ((uint32_t)0x00000200) /*!<Bit 1 */ 03915 #define FSMC_BWTR4_DATAST_2 ((uint32_t)0x00000400) /*!<Bit 2 */ 03916 #define FSMC_BWTR4_DATAST_3 ((uint32_t)0x00000800) /*!<Bit 3 */ 03917 03918 #define FSMC_BWTR4_CLKDIV ((uint32_t)0x00F00000) /*!<CLKDIV[3:0] bits (Clock divide ratio) */ 03919 #define FSMC_BWTR4_CLKDIV_0 ((uint32_t)0x00100000) /*!<Bit 0 */ 03920 #define FSMC_BWTR4_CLKDIV_1 ((uint32_t)0x00200000) /*!<Bit 1 */ 03921 #define FSMC_BWTR4_CLKDIV_2 ((uint32_t)0x00400000) /*!<Bit 2 */ 03922 #define FSMC_BWTR4_CLKDIV_3 ((uint32_t)0x00800000) /*!<Bit 3 */ 03923 03924 #define FSMC_BWTR4_DATLAT ((uint32_t)0x0F000000) /*!<DATLA[3:0] bits (Data latency) */ 03925 #define FSMC_BWTR4_DATLAT_0 ((uint32_t)0x01000000) /*!<Bit 0 */ 03926 #define FSMC_BWTR4_DATLAT_1 ((uint32_t)0x02000000) /*!<Bit 1 */ 03927 #define FSMC_BWTR4_DATLAT_2 ((uint32_t)0x04000000) /*!<Bit 2 */ 03928 #define FSMC_BWTR4_DATLAT_3 ((uint32_t)0x08000000) /*!<Bit 3 */ 03929 03930 #define FSMC_BWTR4_ACCMOD ((uint32_t)0x30000000) /*!<ACCMOD[1:0] bits (Access mode) */ 03931 #define FSMC_BWTR4_ACCMOD_0 ((uint32_t)0x10000000) /*!<Bit 0 */ 03932 #define FSMC_BWTR4_ACCMOD_1 ((uint32_t)0x20000000) /*!<Bit 1 */ 03933 03934 /****************** Bit definition for FSMC_PCR2 register *******************/ 03935 #define FSMC_PCR2_PWAITEN ((uint32_t)0x00000002) /*!<Wait feature enable bit */ 03936 #define FSMC_PCR2_PBKEN ((uint32_t)0x00000004) /*!<PC Card/NAND Flash memory bank enable bit */ 03937 #define FSMC_PCR2_PTYP ((uint32_t)0x00000008) /*!<Memory type */ 03938 03939 #define FSMC_PCR2_PWID ((uint32_t)0x00000030) /*!<PWID[1:0] bits (NAND Flash databus width) */ 03940 #define FSMC_PCR2_PWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */ 03941 #define FSMC_PCR2_PWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */ 03942 03943 #define FSMC_PCR2_ECCEN ((uint32_t)0x00000040) /*!<ECC computation logic enable bit */ 03944 03945 #define FSMC_PCR2_TCLR ((uint32_t)0x00001E00) /*!<TCLR[3:0] bits (CLE to RE delay) */ 03946 #define FSMC_PCR2_TCLR_0 ((uint32_t)0x00000200) /*!<Bit 0 */ 03947 #define FSMC_PCR2_TCLR_1 ((uint32_t)0x00000400) /*!<Bit 1 */ 03948 #define FSMC_PCR2_TCLR_2 ((uint32_t)0x00000800) /*!<Bit 2 */ 03949 #define FSMC_PCR2_TCLR_3 ((uint32_t)0x00001000) /*!<Bit 3 */ 03950 03951 #define FSMC_PCR2_TAR ((uint32_t)0x0001E000) /*!<TAR[3:0] bits (ALE to RE delay) */ 03952 #define FSMC_PCR2_TAR_0 ((uint32_t)0x00002000) /*!<Bit 0 */ 03953 #define FSMC_PCR2_TAR_1 ((uint32_t)0x00004000) /*!<Bit 1 */ 03954 #define FSMC_PCR2_TAR_2 ((uint32_t)0x00008000) /*!<Bit 2 */ 03955 #define FSMC_PCR2_TAR_3 ((uint32_t)0x00010000) /*!<Bit 3 */ 03956 03957 #define FSMC_PCR2_ECCPS ((uint32_t)0x000E0000) /*!<ECCPS[1:0] bits (ECC page size) */ 03958 #define FSMC_PCR2_ECCPS_0 ((uint32_t)0x00020000) /*!<Bit 0 */ 03959 #define FSMC_PCR2_ECCPS_1 ((uint32_t)0x00040000) /*!<Bit 1 */ 03960 #define FSMC_PCR2_ECCPS_2 ((uint32_t)0x00080000) /*!<Bit 2 */ 03961 03962 /****************** Bit definition for FSMC_PCR3 register *******************/ 03963 #define FSMC_PCR3_PWAITEN ((uint32_t)0x00000002) /*!<Wait feature enable bit */ 03964 #define FSMC_PCR3_PBKEN ((uint32_t)0x00000004) /*!<PC Card/NAND Flash memory bank enable bit */ 03965 #define FSMC_PCR3_PTYP ((uint32_t)0x00000008) /*!<Memory type */ 03966 03967 #define FSMC_PCR3_PWID ((uint32_t)0x00000030) /*!<PWID[1:0] bits (NAND Flash databus width) */ 03968 #define FSMC_PCR3_PWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */ 03969 #define FSMC_PCR3_PWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */ 03970 03971 #define FSMC_PCR3_ECCEN ((uint32_t)0x00000040) /*!<ECC computation logic enable bit */ 03972 03973 #define FSMC_PCR3_TCLR ((uint32_t)0x00001E00) /*!<TCLR[3:0] bits (CLE to RE delay) */ 03974 #define FSMC_PCR3_TCLR_0 ((uint32_t)0x00000200) /*!<Bit 0 */ 03975 #define FSMC_PCR3_TCLR_1 ((uint32_t)0x00000400) /*!<Bit 1 */ 03976 #define FSMC_PCR3_TCLR_2 ((uint32_t)0x00000800) /*!<Bit 2 */ 03977 #define FSMC_PCR3_TCLR_3 ((uint32_t)0x00001000) /*!<Bit 3 */ 03978 03979 #define FSMC_PCR3_TAR ((uint32_t)0x0001E000) /*!<TAR[3:0] bits (ALE to RE delay) */ 03980 #define FSMC_PCR3_TAR_0 ((uint32_t)0x00002000) /*!<Bit 0 */ 03981 #define FSMC_PCR3_TAR_1 ((uint32_t)0x00004000) /*!<Bit 1 */ 03982 #define FSMC_PCR3_TAR_2 ((uint32_t)0x00008000) /*!<Bit 2 */ 03983 #define FSMC_PCR3_TAR_3 ((uint32_t)0x00010000) /*!<Bit 3 */ 03984 03985 #define FSMC_PCR3_ECCPS ((uint32_t)0x000E0000) /*!<ECCPS[2:0] bits (ECC page size) */ 03986 #define FSMC_PCR3_ECCPS_0 ((uint32_t)0x00020000) /*!<Bit 0 */ 03987 #define FSMC_PCR3_ECCPS_1 ((uint32_t)0x00040000) /*!<Bit 1 */ 03988 #define FSMC_PCR3_ECCPS_2 ((uint32_t)0x00080000) /*!<Bit 2 */ 03989 03990 /****************** Bit definition for FSMC_PCR4 register *******************/ 03991 #define FSMC_PCR4_PWAITEN ((uint32_t)0x00000002) /*!<Wait feature enable bit */ 03992 #define FSMC_PCR4_PBKEN ((uint32_t)0x00000004) /*!<PC Card/NAND Flash memory bank enable bit */ 03993 #define FSMC_PCR4_PTYP ((uint32_t)0x00000008) /*!<Memory type */ 03994 03995 #define FSMC_PCR4_PWID ((uint32_t)0x00000030) /*!<PWID[1:0] bits (NAND Flash databus width) */ 03996 #define FSMC_PCR4_PWID_0 ((uint32_t)0x00000010) /*!<Bit 0 */ 03997 #define FSMC_PCR4_PWID_1 ((uint32_t)0x00000020) /*!<Bit 1 */ 03998 03999 #define FSMC_PCR4_ECCEN ((uint32_t)0x00000040) /*!<ECC computation logic enable bit */ 04000 04001 #define FSMC_PCR4_TCLR ((uint32_t)0x00001E00) /*!<TCLR[3:0] bits (CLE to RE delay) */ 04002 #define FSMC_PCR4_TCLR_0 ((uint32_t)0x00000200) /*!<Bit 0 */ 04003 #define FSMC_PCR4_TCLR_1 ((uint32_t)0x00000400) /*!<Bit 1 */ 04004 #define FSMC_PCR4_TCLR_2 ((uint32_t)0x00000800) /*!<Bit 2 */ 04005 #define FSMC_PCR4_TCLR_3 ((uint32_t)0x00001000) /*!<Bit 3 */ 04006 04007 #define FSMC_PCR4_TAR ((uint32_t)0x0001E000) /*!<TAR[3:0] bits (ALE to RE delay) */ 04008 #define FSMC_PCR4_TAR_0 ((uint32_t)0x00002000) /*!<Bit 0 */ 04009 #define FSMC_PCR4_TAR_1 ((uint32_t)0x00004000) /*!<Bit 1 */ 04010 #define FSMC_PCR4_TAR_2 ((uint32_t)0x00008000) /*!<Bit 2 */ 04011 #define FSMC_PCR4_TAR_3 ((uint32_t)0x00010000) /*!<Bit 3 */ 04012 04013 #define FSMC_PCR4_ECCPS ((uint32_t)0x000E0000) /*!<ECCPS[2:0] bits (ECC page size) */ 04014 #define FSMC_PCR4_ECCPS_0 ((uint32_t)0x00020000) /*!<Bit 0 */ 04015 #define FSMC_PCR4_ECCPS_1 ((uint32_t)0x00040000) /*!<Bit 1 */ 04016 #define FSMC_PCR4_ECCPS_2 ((uint32_t)0x00080000) /*!<Bit 2 */ 04017 04018 /******************* Bit definition for FSMC_SR2 register *******************/ 04019 #define FSMC_SR2_IRS ((uint8_t)0x01) /*!<Interrupt Rising Edge status */ 04020 #define FSMC_SR2_ILS ((uint8_t)0x02) /*!<Interrupt Level status */ 04021 #define FSMC_SR2_IFS ((uint8_t)0x04) /*!<Interrupt Falling Edge status */ 04022 #define FSMC_SR2_IREN ((uint8_t)0x08) /*!<Interrupt Rising Edge detection Enable bit */ 04023 #define FSMC_SR2_ILEN ((uint8_t)0x10) /*!<Interrupt Level detection Enable bit */ 04024 #define FSMC_SR2_IFEN ((uint8_t)0x20) /*!<Interrupt Falling Edge detection Enable bit */ 04025 #define FSMC_SR2_FEMPT ((uint8_t)0x40) /*!<FIFO empty */ 04026 04027 /******************* Bit definition for FSMC_SR3 register *******************/ 04028 #define FSMC_SR3_IRS ((uint8_t)0x01) /*!<Interrupt Rising Edge status */ 04029 #define FSMC_SR3_ILS ((uint8_t)0x02) /*!<Interrupt Level status */ 04030 #define FSMC_SR3_IFS ((uint8_t)0x04) /*!<Interrupt Falling Edge status */ 04031 #define FSMC_SR3_IREN ((uint8_t)0x08) /*!<Interrupt Rising Edge detection Enable bit */ 04032 #define FSMC_SR3_ILEN ((uint8_t)0x10) /*!<Interrupt Level detection Enable bit */ 04033 #define FSMC_SR3_IFEN ((uint8_t)0x20) /*!<Interrupt Falling Edge detection Enable bit */ 04034 #define FSMC_SR3_FEMPT ((uint8_t)0x40) /*!<FIFO empty */ 04035 04036 /******************* Bit definition for FSMC_SR4 register *******************/ 04037 #define FSMC_SR4_IRS ((uint8_t)0x01) /*!<Interrupt Rising Edge status */ 04038 #define FSMC_SR4_ILS ((uint8_t)0x02) /*!<Interrupt Level status */ 04039 #define FSMC_SR4_IFS ((uint8_t)0x04) /*!<Interrupt Falling Edge status */ 04040 #define FSMC_SR4_IREN ((uint8_t)0x08) /*!<Interrupt Rising Edge detection Enable bit */ 04041 #define FSMC_SR4_ILEN ((uint8_t)0x10) /*!<Interrupt Level detection Enable bit */ 04042 #define FSMC_SR4_IFEN ((uint8_t)0x20) /*!<Interrupt Falling Edge detection Enable bit */ 04043 #define FSMC_SR4_FEMPT ((uint8_t)0x40) /*!<FIFO empty */ 04044 04045 /****************** Bit definition for FSMC_PMEM2 register ******************/ 04046 #define FSMC_PMEM2_MEMSET2 ((uint32_t)0x000000FF) /*!<MEMSET2[7:0] bits (Common memory 2 setup time) */ 04047 #define FSMC_PMEM2_MEMSET2_0 ((uint32_t)0x00000001) /*!<Bit 0 */ 04048 #define FSMC_PMEM2_MEMSET2_1 ((uint32_t)0x00000002) /*!<Bit 1 */ 04049 #define FSMC_PMEM2_MEMSET2_2 ((uint32_t)0x00000004) /*!<Bit 2 */ 04050 #define FSMC_PMEM2_MEMSET2_3 ((uint32_t)0x00000008) /*!<Bit 3 */ 04051 #define FSMC_PMEM2_MEMSET2_4 ((uint32_t)0x00000010) /*!<Bit 4 */ 04052 #define FSMC_PMEM2_MEMSET2_5 ((uint32_t)0x00000020) /*!<Bit 5 */ 04053 #define FSMC_PMEM2_MEMSET2_6 ((uint32_t)0x00000040) /*!<Bit 6 */ 04054 #define FSMC_PMEM2_MEMSET2_7 ((uint32_t)0x00000080) /*!<Bit 7 */ 04055 04056 #define FSMC_PMEM2_MEMWAIT2 ((uint32_t)0x0000FF00) /*!<MEMWAIT2[7:0] bits (Common memory 2 wait time) */ 04057 #define FSMC_PMEM2_MEMWAIT2_0 ((uint32_t)0x00000100) /*!<Bit 0 */ 04058 #define FSMC_PMEM2_MEMWAIT2_1 ((uint32_t)0x00000200) /*!<Bit 1 */ 04059 #define FSMC_PMEM2_MEMWAIT2_2 ((uint32_t)0x00000400) /*!<Bit 2 */ 04060 #define FSMC_PMEM2_MEMWAIT2_3 ((uint32_t)0x00000800) /*!<Bit 3 */ 04061 #define FSMC_PMEM2_MEMWAIT2_4 ((uint32_t)0x00001000) /*!<Bit 4 */ 04062 #define FSMC_PMEM2_MEMWAIT2_5 ((uint32_t)0x00002000) /*!<Bit 5 */ 04063 #define FSMC_PMEM2_MEMWAIT2_6 ((uint32_t)0x00004000) /*!<Bit 6 */ 04064 #define FSMC_PMEM2_MEMWAIT2_7 ((uint32_t)0x00008000) /*!<Bit 7 */ 04065 04066 #define FSMC_PMEM2_MEMHOLD2 ((uint32_t)0x00FF0000) /*!<MEMHOLD2[7:0] bits (Common memory 2 hold time) */ 04067 #define FSMC_PMEM2_MEMHOLD2_0 ((uint32_t)0x00010000) /*!<Bit 0 */ 04068 #define FSMC_PMEM2_MEMHOLD2_1 ((uint32_t)0x00020000) /*!<Bit 1 */ 04069 #define FSMC_PMEM2_MEMHOLD2_2 ((uint32_t)0x00040000) /*!<Bit 2 */ 04070 #define FSMC_PMEM2_MEMHOLD2_3 ((uint32_t)0x00080000) /*!<Bit 3 */ 04071 #define FSMC_PMEM2_MEMHOLD2_4 ((uint32_t)0x00100000) /*!<Bit 4 */ 04072 #define FSMC_PMEM2_MEMHOLD2_5 ((uint32_t)0x00200000) /*!<Bit 5 */ 04073 #define FSMC_PMEM2_MEMHOLD2_6 ((uint32_t)0x00400000) /*!<Bit 6 */ 04074 #define FSMC_PMEM2_MEMHOLD2_7 ((uint32_t)0x00800000) /*!<Bit 7 */ 04075 04076 #define FSMC_PMEM2_MEMHIZ2 ((uint32_t)0xFF000000) /*!<MEMHIZ2[7:0] bits (Common memory 2 databus HiZ time) */ 04077 #define FSMC_PMEM2_MEMHIZ2_0 ((uint32_t)0x01000000) /*!<Bit 0 */ 04078 #define FSMC_PMEM2_MEMHIZ2_1 ((uint32_t)0x02000000) /*!<Bit 1 */ 04079 #define FSMC_PMEM2_MEMHIZ2_2 ((uint32_t)0x04000000) /*!<Bit 2 */ 04080 #define FSMC_PMEM2_MEMHIZ2_3 ((uint32_t)0x08000000) /*!<Bit 3 */ 04081 #define FSMC_PMEM2_MEMHIZ2_4 ((uint32_t)0x10000000) /*!<Bit 4 */ 04082 #define FSMC_PMEM2_MEMHIZ2_5 ((uint32_t)0x20000000) /*!<Bit 5 */ 04083 #define FSMC_PMEM2_MEMHIZ2_6 ((uint32_t)0x40000000) /*!<Bit 6 */ 04084 #define FSMC_PMEM2_MEMHIZ2_7 ((uint32_t)0x80000000) /*!<Bit 7 */ 04085 04086 /****************** Bit definition for FSMC_PMEM3 register ******************/ 04087 #define FSMC_PMEM3_MEMSET3 ((uint32_t)0x000000FF) /*!<MEMSET3[7:0] bits (Common memory 3 setup time) */ 04088 #define FSMC_PMEM3_MEMSET3_0 ((uint32_t)0x00000001) /*!<Bit 0 */ 04089 #define FSMC_PMEM3_MEMSET3_1 ((uint32_t)0x00000002) /*!<Bit 1 */ 04090 #define FSMC_PMEM3_MEMSET3_2 ((uint32_t)0x00000004) /*!<Bit 2 */ 04091 #define FSMC_PMEM3_MEMSET3_3 ((uint32_t)0x00000008) /*!<Bit 3 */ 04092 #define FSMC_PMEM3_MEMSET3_4 ((uint32_t)0x00000010) /*!<Bit 4 */ 04093 #define FSMC_PMEM3_MEMSET3_5 ((uint32_t)0x00000020) /*!<Bit 5 */ 04094 #define FSMC_PMEM3_MEMSET3_6 ((uint32_t)0x00000040) /*!<Bit 6 */ 04095 #define FSMC_PMEM3_MEMSET3_7 ((uint32_t)0x00000080) /*!<Bit 7 */ 04096 04097 #define FSMC_PMEM3_MEMWAIT3 ((uint32_t)0x0000FF00) /*!<MEMWAIT3[7:0] bits (Common memory 3 wait time) */ 04098 #define FSMC_PMEM3_MEMWAIT3_0 ((uint32_t)0x00000100) /*!<Bit 0 */ 04099 #define FSMC_PMEM3_MEMWAIT3_1 ((uint32_t)0x00000200) /*!<Bit 1 */ 04100 #define FSMC_PMEM3_MEMWAIT3_2 ((uint32_t)0x00000400) /*!<Bit 2 */ 04101 #define FSMC_PMEM3_MEMWAIT3_3 ((uint32_t)0x00000800) /*!<Bit 3 */ 04102 #define FSMC_PMEM3_MEMWAIT3_4 ((uint32_t)0x00001000) /*!<Bit 4 */ 04103 #define FSMC_PMEM3_MEMWAIT3_5 ((uint32_t)0x00002000) /*!<Bit 5 */ 04104 #define FSMC_PMEM3_MEMWAIT3_6 ((uint32_t)0x00004000) /*!<Bit 6 */ 04105 #define FSMC_PMEM3_MEMWAIT3_7 ((uint32_t)0x00008000) /*!<Bit 7 */ 04106 04107 #define FSMC_PMEM3_MEMHOLD3 ((uint32_t)0x00FF0000) /*!<MEMHOLD3[7:0] bits (Common memory 3 hold time) */ 04108 #define FSMC_PMEM3_MEMHOLD3_0 ((uint32_t)0x00010000) /*!<Bit 0 */ 04109 #define FSMC_PMEM3_MEMHOLD3_1 ((uint32_t)0x00020000) /*!<Bit 1 */ 04110 #define FSMC_PMEM3_MEMHOLD3_2 ((uint32_t)0x00040000) /*!<Bit 2 */ 04111 #define FSMC_PMEM3_MEMHOLD3_3 ((uint32_t)0x00080000) /*!<Bit 3 */ 04112 #define FSMC_PMEM3_MEMHOLD3_4 ((uint32_t)0x00100000) /*!<Bit 4 */ 04113 #define FSMC_PMEM3_MEMHOLD3_5 ((uint32_t)0x00200000) /*!<Bit 5 */ 04114 #define FSMC_PMEM3_MEMHOLD3_6 ((uint32_t)0x00400000) /*!<Bit 6 */ 04115 #define FSMC_PMEM3_MEMHOLD3_7 ((uint32_t)0x00800000) /*!<Bit 7 */ 04116 04117 #define FSMC_PMEM3_MEMHIZ3 ((uint32_t)0xFF000000) /*!<MEMHIZ3[7:0] bits (Common memory 3 databus HiZ time) */ 04118 #define FSMC_PMEM3_MEMHIZ3_0 ((uint32_t)0x01000000) /*!<Bit 0 */ 04119 #define FSMC_PMEM3_MEMHIZ3_1 ((uint32_t)0x02000000) /*!<Bit 1 */ 04120 #define FSMC_PMEM3_MEMHIZ3_2 ((uint32_t)0x04000000) /*!<Bit 2 */ 04121 #define FSMC_PMEM3_MEMHIZ3_3 ((uint32_t)0x08000000) /*!<Bit 3 */ 04122 #define FSMC_PMEM3_MEMHIZ3_4 ((uint32_t)0x10000000) /*!<Bit 4 */ 04123 #define FSMC_PMEM3_MEMHIZ3_5 ((uint32_t)0x20000000) /*!<Bit 5 */ 04124 #define FSMC_PMEM3_MEMHIZ3_6 ((uint32_t)0x40000000) /*!<Bit 6 */ 04125 #define FSMC_PMEM3_MEMHIZ3_7 ((uint32_t)0x80000000) /*!<Bit 7 */ 04126 04127 /****************** Bit definition for FSMC_PMEM4 register ******************/ 04128 #define FSMC_PMEM4_MEMSET4 ((uint32_t)0x000000FF) /*!<MEMSET4[7:0] bits (Common memory 4 setup time) */ 04129 #define FSMC_PMEM4_MEMSET4_0 ((uint32_t)0x00000001) /*!<Bit 0 */ 04130 #define FSMC_PMEM4_MEMSET4_1 ((uint32_t)0x00000002) /*!<Bit 1 */ 04131 #define FSMC_PMEM4_MEMSET4_2 ((uint32_t)0x00000004) /*!<Bit 2 */ 04132 #define FSMC_PMEM4_MEMSET4_3 ((uint32_t)0x00000008) /*!<Bit 3 */ 04133 #define FSMC_PMEM4_MEMSET4_4 ((uint32_t)0x00000010) /*!<Bit 4 */ 04134 #define FSMC_PMEM4_MEMSET4_5 ((uint32_t)0x00000020) /*!<Bit 5 */ 04135 #define FSMC_PMEM4_MEMSET4_6 ((uint32_t)0x00000040) /*!<Bit 6 */ 04136 #define FSMC_PMEM4_MEMSET4_7 ((uint32_t)0x00000080) /*!<Bit 7 */ 04137 04138 #define FSMC_PMEM4_MEMWAIT4 ((uint32_t)0x0000FF00) /*!<MEMWAIT4[7:0] bits (Common memory 4 wait time) */ 04139 #define FSMC_PMEM4_MEMWAIT4_0 ((uint32_t)0x00000100) /*!<Bit 0 */ 04140 #define FSMC_PMEM4_MEMWAIT4_1 ((uint32_t)0x00000200) /*!<Bit 1 */ 04141 #define FSMC_PMEM4_MEMWAIT4_2 ((uint32_t)0x00000400) /*!<Bit 2 */ 04142 #define FSMC_PMEM4_MEMWAIT4_3 ((uint32_t)0x00000800) /*!<Bit 3 */ 04143 #define FSMC_PMEM4_MEMWAIT4_4 ((uint32_t)0x00001000) /*!<Bit 4 */ 04144 #define FSMC_PMEM4_MEMWAIT4_5 ((uint32_t)0x00002000) /*!<Bit 5 */ 04145 #define FSMC_PMEM4_MEMWAIT4_6 ((uint32_t)0x00004000) /*!<Bit 6 */ 04146 #define FSMC_PMEM4_MEMWAIT4_7 ((uint32_t)0x00008000) /*!<Bit 7 */ 04147 04148 #define FSMC_PMEM4_MEMHOLD4 ((uint32_t)0x00FF0000) /*!<MEMHOLD4[7:0] bits (Common memory 4 hold time) */ 04149 #define FSMC_PMEM4_MEMHOLD4_0 ((uint32_t)0x00010000) /*!<Bit 0 */ 04150 #define FSMC_PMEM4_MEMHOLD4_1 ((uint32_t)0x00020000) /*!<Bit 1 */ 04151 #define FSMC_PMEM4_MEMHOLD4_2 ((uint32_t)0x00040000) /*!<Bit 2 */ 04152 #define FSMC_PMEM4_MEMHOLD4_3 ((uint32_t)0x00080000) /*!<Bit 3 */ 04153 #define FSMC_PMEM4_MEMHOLD4_4 ((uint32_t)0x00100000) /*!<Bit 4 */ 04154 #define FSMC_PMEM4_MEMHOLD4_5 ((uint32_t)0x00200000) /*!<Bit 5 */ 04155 #define FSMC_PMEM4_MEMHOLD4_6 ((uint32_t)0x00400000) /*!<Bit 6 */ 04156 #define FSMC_PMEM4_MEMHOLD4_7 ((uint32_t)0x00800000) /*!<Bit 7 */ 04157 04158 #define FSMC_PMEM4_MEMHIZ4 ((uint32_t)0xFF000000) /*!<MEMHIZ4[7:0] bits (Common memory 4 databus HiZ time) */ 04159 #define FSMC_PMEM4_MEMHIZ4_0 ((uint32_t)0x01000000) /*!<Bit 0 */ 04160 #define FSMC_PMEM4_MEMHIZ4_1 ((uint32_t)0x02000000) /*!<Bit 1 */ 04161 #define FSMC_PMEM4_MEMHIZ4_2 ((uint32_t)0x04000000) /*!<Bit 2 */ 04162 #define FSMC_PMEM4_MEMHIZ4_3 ((uint32_t)0x08000000) /*!<Bit 3 */ 04163 #define FSMC_PMEM4_MEMHIZ4_4 ((uint32_t)0x10000000) /*!<Bit 4 */ 04164 #define FSMC_PMEM4_MEMHIZ4_5 ((uint32_t)0x20000000) /*!<Bit 5 */ 04165 #define FSMC_PMEM4_MEMHIZ4_6 ((uint32_t)0x40000000) /*!<Bit 6 */ 04166 #define FSMC_PMEM4_MEMHIZ4_7 ((uint32_t)0x80000000) /*!<Bit 7 */ 04167 04168 /****************** Bit definition for FSMC_PATT2 register ******************/ 04169 #define FSMC_PATT2_ATTSET2 ((uint32_t)0x000000FF) /*!<ATTSET2[7:0] bits (Attribute memory 2 setup time) */ 04170 #define FSMC_PATT2_ATTSET2_0 ((uint32_t)0x00000001) /*!<Bit 0 */ 04171 #define FSMC_PATT2_ATTSET2_1 ((uint32_t)0x00000002) /*!<Bit 1 */ 04172 #define FSMC_PATT2_ATTSET2_2 ((uint32_t)0x00000004) /*!<Bit 2 */ 04173 #define FSMC_PATT2_ATTSET2_3 ((uint32_t)0x00000008) /*!<Bit 3 */ 04174 #define FSMC_PATT2_ATTSET2_4 ((uint32_t)0x00000010) /*!<Bit 4 */ 04175 #define FSMC_PATT2_ATTSET2_5 ((uint32_t)0x00000020) /*!<Bit 5 */ 04176 #define FSMC_PATT2_ATTSET2_6 ((uint32_t)0x00000040) /*!<Bit 6 */ 04177 #define FSMC_PATT2_ATTSET2_7 ((uint32_t)0x00000080) /*!<Bit 7 */ 04178 04179 #define FSMC_PATT2_ATTWAIT2 ((uint32_t)0x0000FF00) /*!<ATTWAIT2[7:0] bits (Attribute memory 2 wait time) */ 04180 #define FSMC_PATT2_ATTWAIT2_0 ((uint32_t)0x00000100) /*!<Bit 0 */ 04181 #define FSMC_PATT2_ATTWAIT2_1 ((uint32_t)0x00000200) /*!<Bit 1 */ 04182 #define FSMC_PATT2_ATTWAIT2_2 ((uint32_t)0x00000400) /*!<Bit 2 */ 04183 #define FSMC_PATT2_ATTWAIT2_3 ((uint32_t)0x00000800) /*!<Bit 3 */ 04184 #define FSMC_PATT2_ATTWAIT2_4 ((uint32_t)0x00001000) /*!<Bit 4 */ 04185 #define FSMC_PATT2_ATTWAIT2_5 ((uint32_t)0x00002000) /*!<Bit 5 */ 04186 #define FSMC_PATT2_ATTWAIT2_6 ((uint32_t)0x00004000) /*!<Bit 6 */ 04187 #define FSMC_PATT2_ATTWAIT2_7 ((uint32_t)0x00008000) /*!<Bit 7 */ 04188 04189 #define FSMC_PATT2_ATTHOLD2 ((uint32_t)0x00FF0000) /*!<ATTHOLD2[7:0] bits (Attribute memory 2 hold time) */ 04190 #define FSMC_PATT2_ATTHOLD2_0 ((uint32_t)0x00010000) /*!<Bit 0 */ 04191 #define FSMC_PATT2_ATTHOLD2_1 ((uint32_t)0x00020000) /*!<Bit 1 */ 04192 #define FSMC_PATT2_ATTHOLD2_2 ((uint32_t)0x00040000) /*!<Bit 2 */ 04193 #define FSMC_PATT2_ATTHOLD2_3 ((uint32_t)0x00080000) /*!<Bit 3 */ 04194 #define FSMC_PATT2_ATTHOLD2_4 ((uint32_t)0x00100000) /*!<Bit 4 */ 04195 #define FSMC_PATT2_ATTHOLD2_5 ((uint32_t)0x00200000) /*!<Bit 5 */ 04196 #define FSMC_PATT2_ATTHOLD2_6 ((uint32_t)0x00400000) /*!<Bit 6 */ 04197 #define FSMC_PATT2_ATTHOLD2_7 ((uint32_t)0x00800000) /*!<Bit 7 */ 04198 04199 #define FSMC_PATT2_ATTHIZ2 ((uint32_t)0xFF000000) /*!<ATTHIZ2[7:0] bits (Attribute memory 2 databus HiZ time) */ 04200 #define FSMC_PATT2_ATTHIZ2_0 ((uint32_t)0x01000000) /*!<Bit 0 */ 04201 #define FSMC_PATT2_ATTHIZ2_1 ((uint32_t)0x02000000) /*!<Bit 1 */ 04202 #define FSMC_PATT2_ATTHIZ2_2 ((uint32_t)0x04000000) /*!<Bit 2 */ 04203 #define FSMC_PATT2_ATTHIZ2_3 ((uint32_t)0x08000000) /*!<Bit 3 */ 04204 #define FSMC_PATT2_ATTHIZ2_4 ((uint32_t)0x10000000) /*!<Bit 4 */ 04205 #define FSMC_PATT2_ATTHIZ2_5 ((uint32_t)0x20000000) /*!<Bit 5 */ 04206 #define FSMC_PATT2_ATTHIZ2_6 ((uint32_t)0x40000000) /*!<Bit 6 */ 04207 #define FSMC_PATT2_ATTHIZ2_7 ((uint32_t)0x80000000) /*!<Bit 7 */ 04208 04209 /****************** Bit definition for FSMC_PATT3 register ******************/ 04210 #define FSMC_PATT3_ATTSET3 ((uint32_t)0x000000FF) /*!<ATTSET3[7:0] bits (Attribute memory 3 setup time) */ 04211 #define FSMC_PATT3_ATTSET3_0 ((uint32_t)0x00000001) /*!<Bit 0 */ 04212 #define FSMC_PATT3_ATTSET3_1 ((uint32_t)0x00000002) /*!<Bit 1 */ 04213 #define FSMC_PATT3_ATTSET3_2 ((uint32_t)0x00000004) /*!<Bit 2 */ 04214 #define FSMC_PATT3_ATTSET3_3 ((uint32_t)0x00000008) /*!<Bit 3 */ 04215 #define FSMC_PATT3_ATTSET3_4 ((uint32_t)0x00000010) /*!<Bit 4 */ 04216 #define FSMC_PATT3_ATTSET3_5 ((uint32_t)0x00000020) /*!<Bit 5 */ 04217 #define FSMC_PATT3_ATTSET3_6 ((uint32_t)0x00000040) /*!<Bit 6 */ 04218 #define FSMC_PATT3_ATTSET3_7 ((uint32_t)0x00000080) /*!<Bit 7 */ 04219 04220 #define FSMC_PATT3_ATTWAIT3 ((uint32_t)0x0000FF00) /*!<ATTWAIT3[7:0] bits (Attribute memory 3 wait time) */ 04221 #define FSMC_PATT3_ATTWAIT3_0 ((uint32_t)0x00000100) /*!<Bit 0 */ 04222 #define FSMC_PATT3_ATTWAIT3_1 ((uint32_t)0x00000200) /*!<Bit 1 */ 04223 #define FSMC_PATT3_ATTWAIT3_2 ((uint32_t)0x00000400) /*!<Bit 2 */ 04224 #define FSMC_PATT3_ATTWAIT3_3 ((uint32_t)0x00000800) /*!<Bit 3 */ 04225 #define FSMC_PATT3_ATTWAIT3_4 ((uint32_t)0x00001000) /*!<Bit 4 */ 04226 #define FSMC_PATT3_ATTWAIT3_5 ((uint32_t)0x00002000) /*!<Bit 5 */ 04227 #define FSMC_PATT3_ATTWAIT3_6 ((uint32_t)0x00004000) /*!<Bit 6 */ 04228 #define FSMC_PATT3_ATTWAIT3_7 ((uint32_t)0x00008000) /*!<Bit 7 */ 04229 04230 #define FSMC_PATT3_ATTHOLD3 ((uint32_t)0x00FF0000) /*!<ATTHOLD3[7:0] bits (Attribute memory 3 hold time) */ 04231 #define FSMC_PATT3_ATTHOLD3_0 ((uint32_t)0x00010000) /*!<Bit 0 */ 04232 #define FSMC_PATT3_ATTHOLD3_1 ((uint32_t)0x00020000) /*!<Bit 1 */ 04233 #define FSMC_PATT3_ATTHOLD3_2 ((uint32_t)0x00040000) /*!<Bit 2 */ 04234 #define FSMC_PATT3_ATTHOLD3_3 ((uint32_t)0x00080000) /*!<Bit 3 */ 04235 #define FSMC_PATT3_ATTHOLD3_4 ((uint32_t)0x00100000) /*!<Bit 4 */ 04236 #define FSMC_PATT3_ATTHOLD3_5 ((uint32_t)0x00200000) /*!<Bit 5 */ 04237 #define FSMC_PATT3_ATTHOLD3_6 ((uint32_t)0x00400000) /*!<Bit 6 */ 04238 #define FSMC_PATT3_ATTHOLD3_7 ((uint32_t)0x00800000) /*!<Bit 7 */ 04239 04240 #define FSMC_PATT3_ATTHIZ3 ((uint32_t)0xFF000000) /*!<ATTHIZ3[7:0] bits (Attribute memory 3 databus HiZ time) */ 04241 #define FSMC_PATT3_ATTHIZ3_0 ((uint32_t)0x01000000) /*!<Bit 0 */ 04242 #define FSMC_PATT3_ATTHIZ3_1 ((uint32_t)0x02000000) /*!<Bit 1 */ 04243 #define FSMC_PATT3_ATTHIZ3_2 ((uint32_t)0x04000000) /*!<Bit 2 */ 04244 #define FSMC_PATT3_ATTHIZ3_3 ((uint32_t)0x08000000) /*!<Bit 3 */ 04245 #define FSMC_PATT3_ATTHIZ3_4 ((uint32_t)0x10000000) /*!<Bit 4 */ 04246 #define FSMC_PATT3_ATTHIZ3_5 ((uint32_t)0x20000000) /*!<Bit 5 */ 04247 #define FSMC_PATT3_ATTHIZ3_6 ((uint32_t)0x40000000) /*!<Bit 6 */ 04248 #define FSMC_PATT3_ATTHIZ3_7 ((uint32_t)0x80000000) /*!<Bit 7 */ 04249 04250 /****************** Bit definition for FSMC_PATT4 register ******************/ 04251 #define FSMC_PATT4_ATTSET4 ((uint32_t)0x000000FF) /*!<ATTSET4[7:0] bits (Attribute memory 4 setup time) */ 04252 #define FSMC_PATT4_ATTSET4_0 ((uint32_t)0x00000001) /*!<Bit 0 */ 04253 #define FSMC_PATT4_ATTSET4_1 ((uint32_t)0x00000002) /*!<Bit 1 */ 04254 #define FSMC_PATT4_ATTSET4_2 ((uint32_t)0x00000004) /*!<Bit 2 */ 04255 #define FSMC_PATT4_ATTSET4_3 ((uint32_t)0x00000008) /*!<Bit 3 */ 04256 #define FSMC_PATT4_ATTSET4_4 ((uint32_t)0x00000010) /*!<Bit 4 */ 04257 #define FSMC_PATT4_ATTSET4_5 ((uint32_t)0x00000020) /*!<Bit 5 */ 04258 #define FSMC_PATT4_ATTSET4_6 ((uint32_t)0x00000040) /*!<Bit 6 */ 04259 #define FSMC_PATT4_ATTSET4_7 ((uint32_t)0x00000080) /*!<Bit 7 */ 04260 04261 #define FSMC_PATT4_ATTWAIT4 ((uint32_t)0x0000FF00) /*!<ATTWAIT4[7:0] bits (Attribute memory 4 wait time) */ 04262 #define FSMC_PATT4_ATTWAIT4_0 ((uint32_t)0x00000100) /*!<Bit 0 */ 04263 #define FSMC_PATT4_ATTWAIT4_1 ((uint32_t)0x00000200) /*!<Bit 1 */ 04264 #define FSMC_PATT4_ATTWAIT4_2 ((uint32_t)0x00000400) /*!<Bit 2 */ 04265 #define FSMC_PATT4_ATTWAIT4_3 ((uint32_t)0x00000800) /*!<Bit 3 */ 04266 #define FSMC_PATT4_ATTWAIT4_4 ((uint32_t)0x00001000) /*!<Bit 4 */ 04267 #define FSMC_PATT4_ATTWAIT4_5 ((uint32_t)0x00002000) /*!<Bit 5 */ 04268 #define FSMC_PATT4_ATTWAIT4_6 ((uint32_t)0x00004000) /*!<Bit 6 */ 04269 #define FSMC_PATT4_ATTWAIT4_7 ((uint32_t)0x00008000) /*!<Bit 7 */ 04270 04271 #define FSMC_PATT4_ATTHOLD4 ((uint32_t)0x00FF0000) /*!<ATTHOLD4[7:0] bits (Attribute memory 4 hold time) */ 04272 #define FSMC_PATT4_ATTHOLD4_0 ((uint32_t)0x00010000) /*!<Bit 0 */ 04273 #define FSMC_PATT4_ATTHOLD4_1 ((uint32_t)0x00020000) /*!<Bit 1 */ 04274 #define FSMC_PATT4_ATTHOLD4_2 ((uint32_t)0x00040000) /*!<Bit 2 */ 04275 #define FSMC_PATT4_ATTHOLD4_3 ((uint32_t)0x00080000) /*!<Bit 3 */ 04276 #define FSMC_PATT4_ATTHOLD4_4 ((uint32_t)0x00100000) /*!<Bit 4 */ 04277 #define FSMC_PATT4_ATTHOLD4_5 ((uint32_t)0x00200000) /*!<Bit 5 */ 04278 #define FSMC_PATT4_ATTHOLD4_6 ((uint32_t)0x00400000) /*!<Bit 6 */ 04279 #define FSMC_PATT4_ATTHOLD4_7 ((uint32_t)0x00800000) /*!<Bit 7 */ 04280 04281 #define FSMC_PATT4_ATTHIZ4 ((uint32_t)0xFF000000) /*!<ATTHIZ4[7:0] bits (Attribute memory 4 databus HiZ time) */ 04282 #define FSMC_PATT4_ATTHIZ4_0 ((uint32_t)0x01000000) /*!<Bit 0 */ 04283 #define FSMC_PATT4_ATTHIZ4_1 ((uint32_t)0x02000000) /*!<Bit 1 */ 04284 #define FSMC_PATT4_ATTHIZ4_2 ((uint32_t)0x04000000) /*!<Bit 2 */ 04285 #define FSMC_PATT4_ATTHIZ4_3 ((uint32_t)0x08000000) /*!<Bit 3 */ 04286 #define FSMC_PATT4_ATTHIZ4_4 ((uint32_t)0x10000000) /*!<Bit 4 */ 04287 #define FSMC_PATT4_ATTHIZ4_5 ((uint32_t)0x20000000) /*!<Bit 5 */ 04288 #define FSMC_PATT4_ATTHIZ4_6 ((uint32_t)0x40000000) /*!<Bit 6 */ 04289 #define FSMC_PATT4_ATTHIZ4_7 ((uint32_t)0x80000000) /*!<Bit 7 */ 04290 04291 /****************** Bit definition for FSMC_PIO4 register *******************/ 04292 #define FSMC_PIO4_IOSET4 ((uint32_t)0x000000FF) /*!<IOSET4[7:0] bits (I/O 4 setup time) */ 04293 #define FSMC_PIO4_IOSET4_0 ((uint32_t)0x00000001) /*!<Bit 0 */ 04294 #define FSMC_PIO4_IOSET4_1 ((uint32_t)0x00000002) /*!<Bit 1 */ 04295 #define FSMC_PIO4_IOSET4_2 ((uint32_t)0x00000004) /*!<Bit 2 */ 04296 #define FSMC_PIO4_IOSET4_3 ((uint32_t)0x00000008) /*!<Bit 3 */ 04297 #define FSMC_PIO4_IOSET4_4 ((uint32_t)0x00000010) /*!<Bit 4 */ 04298 #define FSMC_PIO4_IOSET4_5 ((uint32_t)0x00000020) /*!<Bit 5 */ 04299 #define FSMC_PIO4_IOSET4_6 ((uint32_t)0x00000040) /*!<Bit 6 */ 04300 #define FSMC_PIO4_IOSET4_7 ((uint32_t)0x00000080) /*!<Bit 7 */ 04301 04302 #define FSMC_PIO4_IOWAIT4 ((uint32_t)0x0000FF00) /*!<IOWAIT4[7:0] bits (I/O 4 wait time) */ 04303 #define FSMC_PIO4_IOWAIT4_0 ((uint32_t)0x00000100) /*!<Bit 0 */ 04304 #define FSMC_PIO4_IOWAIT4_1 ((uint32_t)0x00000200) /*!<Bit 1 */ 04305 #define FSMC_PIO4_IOWAIT4_2 ((uint32_t)0x00000400) /*!<Bit 2 */ 04306 #define FSMC_PIO4_IOWAIT4_3 ((uint32_t)0x00000800) /*!<Bit 3 */ 04307 #define FSMC_PIO4_IOWAIT4_4 ((uint32_t)0x00001000) /*!<Bit 4 */ 04308 #define FSMC_PIO4_IOWAIT4_5 ((uint32_t)0x00002000) /*!<Bit 5 */ 04309 #define FSMC_PIO4_IOWAIT4_6 ((uint32_t)0x00004000) /*!<Bit 6 */ 04310 #define FSMC_PIO4_IOWAIT4_7 ((uint32_t)0x00008000) /*!<Bit 7 */ 04311 04312 #define FSMC_PIO4_IOHOLD4 ((uint32_t)0x00FF0000) /*!<IOHOLD4[7:0] bits (I/O 4 hold time) */ 04313 #define FSMC_PIO4_IOHOLD4_0 ((uint32_t)0x00010000) /*!<Bit 0 */ 04314 #define FSMC_PIO4_IOHOLD4_1 ((uint32_t)0x00020000) /*!<Bit 1 */ 04315 #define FSMC_PIO4_IOHOLD4_2 ((uint32_t)0x00040000) /*!<Bit 2 */ 04316 #define FSMC_PIO4_IOHOLD4_3 ((uint32_t)0x00080000) /*!<Bit 3 */ 04317 #define FSMC_PIO4_IOHOLD4_4 ((uint32_t)0x00100000) /*!<Bit 4 */ 04318 #define FSMC_PIO4_IOHOLD4_5 ((uint32_t)0x00200000) /*!<Bit 5 */ 04319 #define FSMC_PIO4_IOHOLD4_6 ((uint32_t)0x00400000) /*!<Bit 6 */ 04320 #define FSMC_PIO4_IOHOLD4_7 ((uint32_t)0x00800000) /*!<Bit 7 */ 04321 04322 #define FSMC_PIO4_IOHIZ4 ((uint32_t)0xFF000000) /*!<IOHIZ4[7:0] bits (I/O 4 databus HiZ time) */ 04323 #define FSMC_PIO4_IOHIZ4_0 ((uint32_t)0x01000000) /*!<Bit 0 */ 04324 #define FSMC_PIO4_IOHIZ4_1 ((uint32_t)0x02000000) /*!<Bit 1 */ 04325 #define FSMC_PIO4_IOHIZ4_2 ((uint32_t)0x04000000) /*!<Bit 2 */ 04326 #define FSMC_PIO4_IOHIZ4_3 ((uint32_t)0x08000000) /*!<Bit 3 */ 04327 #define FSMC_PIO4_IOHIZ4_4 ((uint32_t)0x10000000) /*!<Bit 4 */ 04328 #define FSMC_PIO4_IOHIZ4_5 ((uint32_t)0x20000000) /*!<Bit 5 */ 04329 #define FSMC_PIO4_IOHIZ4_6 ((uint32_t)0x40000000) /*!<Bit 6 */ 04330 #define FSMC_PIO4_IOHIZ4_7 ((uint32_t)0x80000000) /*!<Bit 7 */ 04331 04332 /****************** Bit definition for FSMC_ECCR2 register ******************/ 04333 #define FSMC_ECCR2_ECC2 ((uint32_t)0xFFFFFFFF) /*!<ECC result */ 04334 04335 /****************** Bit definition for FSMC_ECCR3 register ******************/ 04336 #define FSMC_ECCR3_ECC3 ((uint32_t)0xFFFFFFFF) /*!<ECC result */ 04337 04338 04339 /******************************************************************************/ 04340 /* */ 04341 /* General Purpose I/O */ 04342 /* */ 04343 /******************************************************************************/ 04344 /****************** Bits definition for GPIO_MODER register *****************/ 04345 #define GPIO_MODER_MODER0 ((uint32_t)0x00000003) 04346 #define GPIO_MODER_MODER0_0 ((uint32_t)0x00000001) 04347 #define GPIO_MODER_MODER0_1 ((uint32_t)0x00000002) 04348 04349 #define GPIO_MODER_MODER1 ((uint32_t)0x0000000C) 04350 #define GPIO_MODER_MODER1_0 ((uint32_t)0x00000004) 04351 #define GPIO_MODER_MODER1_1 ((uint32_t)0x00000008) 04352 04353 #define GPIO_MODER_MODER2 ((uint32_t)0x00000030) 04354 #define GPIO_MODER_MODER2_0 ((uint32_t)0x00000010) 04355 #define GPIO_MODER_MODER2_1 ((uint32_t)0x00000020) 04356 04357 #define GPIO_MODER_MODER3 ((uint32_t)0x000000C0) 04358 #define GPIO_MODER_MODER3_0 ((uint32_t)0x00000040) 04359 #define GPIO_MODER_MODER3_1 ((uint32_t)0x00000080) 04360 04361 #define GPIO_MODER_MODER4 ((uint32_t)0x00000300) 04362 #define GPIO_MODER_MODER4_0 ((uint32_t)0x00000100) 04363 #define GPIO_MODER_MODER4_1 ((uint32_t)0x00000200) 04364 04365 #define GPIO_MODER_MODER5 ((uint32_t)0x00000C00) 04366 #define GPIO_MODER_MODER5_0 ((uint32_t)0x00000400) 04367 #define GPIO_MODER_MODER5_1 ((uint32_t)0x00000800) 04368 04369 #define GPIO_MODER_MODER6 ((uint32_t)0x00003000) 04370 #define GPIO_MODER_MODER6_0 ((uint32_t)0x00001000) 04371 #define GPIO_MODER_MODER6_1 ((uint32_t)0x00002000) 04372 04373 #define GPIO_MODER_MODER7 ((uint32_t)0x0000C000) 04374 #define GPIO_MODER_MODER7_0 ((uint32_t)0x00004000) 04375 #define GPIO_MODER_MODER7_1 ((uint32_t)0x00008000) 04376 04377 #define GPIO_MODER_MODER8 ((uint32_t)0x00030000) 04378 #define GPIO_MODER_MODER8_0 ((uint32_t)0x00010000) 04379 #define GPIO_MODER_MODER8_1 ((uint32_t)0x00020000) 04380 04381 #define GPIO_MODER_MODER9 ((uint32_t)0x000C0000) 04382 #define GPIO_MODER_MODER9_0 ((uint32_t)0x00040000) 04383 #define GPIO_MODER_MODER9_1 ((uint32_t)0x00080000) 04384 04385 #define GPIO_MODER_MODER10 ((uint32_t)0x00300000) 04386 #define GPIO_MODER_MODER10_0 ((uint32_t)0x00100000) 04387 #define GPIO_MODER_MODER10_1 ((uint32_t)0x00200000) 04388 04389 #define GPIO_MODER_MODER11 ((uint32_t)0x00C00000) 04390 #define GPIO_MODER_MODER11_0 ((uint32_t)0x00400000) 04391 #define GPIO_MODER_MODER11_1 ((uint32_t)0x00800000) 04392 04393 #define GPIO_MODER_MODER12 ((uint32_t)0x03000000) 04394 #define GPIO_MODER_MODER12_0 ((uint32_t)0x01000000) 04395 #define GPIO_MODER_MODER12_1 ((uint32_t)0x02000000) 04396 04397 #define GPIO_MODER_MODER13 ((uint32_t)0x0C000000) 04398 #define GPIO_MODER_MODER13_0 ((uint32_t)0x04000000) 04399 #define GPIO_MODER_MODER13_1 ((uint32_t)0x08000000) 04400 04401 #define GPIO_MODER_MODER14 ((uint32_t)0x30000000) 04402 #define GPIO_MODER_MODER14_0 ((uint32_t)0x10000000) 04403 #define GPIO_MODER_MODER14_1 ((uint32_t)0x20000000) 04404 04405 #define GPIO_MODER_MODER15 ((uint32_t)0xC0000000) 04406 #define GPIO_MODER_MODER15_0 ((uint32_t)0x40000000) 04407 #define GPIO_MODER_MODER15_1 ((uint32_t)0x80000000) 04408 04409 /****************** Bits definition for GPIO_OTYPER register ****************/ 04410 #define GPIO_OTYPER_OT_0 ((uint32_t)0x00000001) 04411 #define GPIO_OTYPER_OT_1 ((uint32_t)0x00000002) 04412 #define GPIO_OTYPER_OT_2 ((uint32_t)0x00000004) 04413 #define GPIO_OTYPER_OT_3 ((uint32_t)0x00000008) 04414 #define GPIO_OTYPER_OT_4 ((uint32_t)0x00000010) 04415 #define GPIO_OTYPER_OT_5 ((uint32_t)0x00000020) 04416 #define GPIO_OTYPER_OT_6 ((uint32_t)0x00000040) 04417 #define GPIO_OTYPER_OT_7 ((uint32_t)0x00000080) 04418 #define GPIO_OTYPER_OT_8 ((uint32_t)0x00000100) 04419 #define GPIO_OTYPER_OT_9 ((uint32_t)0x00000200) 04420 #define GPIO_OTYPER_OT_10 ((uint32_t)0x00000400) 04421 #define GPIO_OTYPER_OT_11 ((uint32_t)0x00000800) 04422 #define GPIO_OTYPER_OT_12 ((uint32_t)0x00001000) 04423 #define GPIO_OTYPER_OT_13 ((uint32_t)0x00002000) 04424 #define GPIO_OTYPER_OT_14 ((uint32_t)0x00004000) 04425 #define GPIO_OTYPER_OT_15 ((uint32_t)0x00008000) 04426 04427 /****************** Bits definition for GPIO_OSPEEDR register ***************/ 04428 #define GPIO_OSPEEDER_OSPEEDR0 ((uint32_t)0x00000003) 04429 #define GPIO_OSPEEDER_OSPEEDR0_0 ((uint32_t)0x00000001) 04430 #define GPIO_OSPEEDER_OSPEEDR0_1 ((uint32_t)0x00000002) 04431 04432 #define GPIO_OSPEEDER_OSPEEDR1 ((uint32_t)0x0000000C) 04433 #define GPIO_OSPEEDER_OSPEEDR1_0 ((uint32_t)0x00000004) 04434 #define GPIO_OSPEEDER_OSPEEDR1_1 ((uint32_t)0x00000008) 04435 04436 #define GPIO_OSPEEDER_OSPEEDR2 ((uint32_t)0x00000030) 04437 #define GPIO_OSPEEDER_OSPEEDR2_0 ((uint32_t)0x00000010) 04438 #define GPIO_OSPEEDER_OSPEEDR2_1 ((uint32_t)0x00000020) 04439 04440 #define GPIO_OSPEEDER_OSPEEDR3 ((uint32_t)0x000000C0) 04441 #define GPIO_OSPEEDER_OSPEEDR3_0 ((uint32_t)0x00000040) 04442 #define GPIO_OSPEEDER_OSPEEDR3_1 ((uint32_t)0x00000080) 04443 04444 #define GPIO_OSPEEDER_OSPEEDR4 ((uint32_t)0x00000300) 04445 #define GPIO_OSPEEDER_OSPEEDR4_0 ((uint32_t)0x00000100) 04446 #define GPIO_OSPEEDER_OSPEEDR4_1 ((uint32_t)0x00000200) 04447 04448 #define GPIO_OSPEEDER_OSPEEDR5 ((uint32_t)0x00000C00) 04449 #define GPIO_OSPEEDER_OSPEEDR5_0 ((uint32_t)0x00000400) 04450 #define GPIO_OSPEEDER_OSPEEDR5_1 ((uint32_t)0x00000800) 04451 04452 #define GPIO_OSPEEDER_OSPEEDR6 ((uint32_t)0x00003000) 04453 #define GPIO_OSPEEDER_OSPEEDR6_0 ((uint32_t)0x00001000) 04454 #define GPIO_OSPEEDER_OSPEEDR6_1 ((uint32_t)0x00002000) 04455 04456 #define GPIO_OSPEEDER_OSPEEDR7 ((uint32_t)0x0000C000) 04457 #define GPIO_OSPEEDER_OSPEEDR7_0 ((uint32_t)0x00004000) 04458 #define GPIO_OSPEEDER_OSPEEDR7_1 ((uint32_t)0x00008000) 04459 04460 #define GPIO_OSPEEDER_OSPEEDR8 ((uint32_t)0x00030000) 04461 #define GPIO_OSPEEDER_OSPEEDR8_0 ((uint32_t)0x00010000) 04462 #define GPIO_OSPEEDER_OSPEEDR8_1 ((uint32_t)0x00020000) 04463 04464 #define GPIO_OSPEEDER_OSPEEDR9 ((uint32_t)0x000C0000) 04465 #define GPIO_OSPEEDER_OSPEEDR9_0 ((uint32_t)0x00040000) 04466 #define GPIO_OSPEEDER_OSPEEDR9_1 ((uint32_t)0x00080000) 04467 04468 #define GPIO_OSPEEDER_OSPEEDR10 ((uint32_t)0x00300000) 04469 #define GPIO_OSPEEDER_OSPEEDR10_0 ((uint32_t)0x00100000) 04470 #define GPIO_OSPEEDER_OSPEEDR10_1 ((uint32_t)0x00200000) 04471 04472 #define GPIO_OSPEEDER_OSPEEDR11 ((uint32_t)0x00C00000) 04473 #define GPIO_OSPEEDER_OSPEEDR11_0 ((uint32_t)0x00400000) 04474 #define GPIO_OSPEEDER_OSPEEDR11_1 ((uint32_t)0x00800000) 04475 04476 #define GPIO_OSPEEDER_OSPEEDR12 ((uint32_t)0x03000000) 04477 #define GPIO_OSPEEDER_OSPEEDR12_0 ((uint32_t)0x01000000) 04478 #define GPIO_OSPEEDER_OSPEEDR12_1 ((uint32_t)0x02000000) 04479 04480 #define GPIO_OSPEEDER_OSPEEDR13 ((uint32_t)0x0C000000) 04481 #define GPIO_OSPEEDER_OSPEEDR13_0 ((uint32_t)0x04000000) 04482 #define GPIO_OSPEEDER_OSPEEDR13_1 ((uint32_t)0x08000000) 04483 04484 #define GPIO_OSPEEDER_OSPEEDR14 ((uint32_t)0x30000000) 04485 #define GPIO_OSPEEDER_OSPEEDR14_0 ((uint32_t)0x10000000) 04486 #define GPIO_OSPEEDER_OSPEEDR14_1 ((uint32_t)0x20000000) 04487 04488 #define GPIO_OSPEEDER_OSPEEDR15 ((uint32_t)0xC0000000) 04489 #define GPIO_OSPEEDER_OSPEEDR15_0 ((uint32_t)0x40000000) 04490 #define GPIO_OSPEEDER_OSPEEDR15_1 ((uint32_t)0x80000000) 04491 04492 /****************** Bits definition for GPIO_PUPDR register *****************/ 04493 #define GPIO_PUPDR_PUPDR0 ((uint32_t)0x00000003) 04494 #define GPIO_PUPDR_PUPDR0_0 ((uint32_t)0x00000001) 04495 #define GPIO_PUPDR_PUPDR0_1 ((uint32_t)0x00000002) 04496 04497 #define GPIO_PUPDR_PUPDR1 ((uint32_t)0x0000000C) 04498 #define GPIO_PUPDR_PUPDR1_0 ((uint32_t)0x00000004) 04499 #define GPIO_PUPDR_PUPDR1_1 ((uint32_t)0x00000008) 04500 04501 #define GPIO_PUPDR_PUPDR2 ((uint32_t)0x00000030) 04502 #define GPIO_PUPDR_PUPDR2_0 ((uint32_t)0x00000010) 04503 #define GPIO_PUPDR_PUPDR2_1 ((uint32_t)0x00000020) 04504 04505 #define GPIO_PUPDR_PUPDR3 ((uint32_t)0x000000C0) 04506 #define GPIO_PUPDR_PUPDR3_0 ((uint32_t)0x00000040) 04507 #define GPIO_PUPDR_PUPDR3_1 ((uint32_t)0x00000080) 04508 04509 #define GPIO_PUPDR_PUPDR4 ((uint32_t)0x00000300) 04510 #define GPIO_PUPDR_PUPDR4_0 ((uint32_t)0x00000100) 04511 #define GPIO_PUPDR_PUPDR4_1 ((uint32_t)0x00000200) 04512 04513 #define GPIO_PUPDR_PUPDR5 ((uint32_t)0x00000C00) 04514 #define GPIO_PUPDR_PUPDR5_0 ((uint32_t)0x00000400) 04515 #define GPIO_PUPDR_PUPDR5_1 ((uint32_t)0x00000800) 04516 04517 #define GPIO_PUPDR_PUPDR6 ((uint32_t)0x00003000) 04518 #define GPIO_PUPDR_PUPDR6_0 ((uint32_t)0x00001000) 04519 #define GPIO_PUPDR_PUPDR6_1 ((uint32_t)0x00002000) 04520 04521 #define GPIO_PUPDR_PUPDR7 ((uint32_t)0x0000C000) 04522 #define GPIO_PUPDR_PUPDR7_0 ((uint32_t)0x00004000) 04523 #define GPIO_PUPDR_PUPDR7_1 ((uint32_t)0x00008000) 04524 04525 #define GPIO_PUPDR_PUPDR8 ((uint32_t)0x00030000) 04526 #define GPIO_PUPDR_PUPDR8_0 ((uint32_t)0x00010000) 04527 #define GPIO_PUPDR_PUPDR8_1 ((uint32_t)0x00020000) 04528 04529 #define GPIO_PUPDR_PUPDR9 ((uint32_t)0x000C0000) 04530 #define GPIO_PUPDR_PUPDR9_0 ((uint32_t)0x00040000) 04531 #define GPIO_PUPDR_PUPDR9_1 ((uint32_t)0x00080000) 04532 04533 #define GPIO_PUPDR_PUPDR10 ((uint32_t)0x00300000) 04534 #define GPIO_PUPDR_PUPDR10_0 ((uint32_t)0x00100000) 04535 #define GPIO_PUPDR_PUPDR10_1 ((uint32_t)0x00200000) 04536 04537 #define GPIO_PUPDR_PUPDR11 ((uint32_t)0x00C00000) 04538 #define GPIO_PUPDR_PUPDR11_0 ((uint32_t)0x00400000) 04539 #define GPIO_PUPDR_PUPDR11_1 ((uint32_t)0x00800000) 04540 04541 #define GPIO_PUPDR_PUPDR12 ((uint32_t)0x03000000) 04542 #define GPIO_PUPDR_PUPDR12_0 ((uint32_t)0x01000000) 04543 #define GPIO_PUPDR_PUPDR12_1 ((uint32_t)0x02000000) 04544 04545 #define GPIO_PUPDR_PUPDR13 ((uint32_t)0x0C000000) 04546 #define GPIO_PUPDR_PUPDR13_0 ((uint32_t)0x04000000) 04547 #define GPIO_PUPDR_PUPDR13_1 ((uint32_t)0x08000000) 04548 04549 #define GPIO_PUPDR_PUPDR14 ((uint32_t)0x30000000) 04550 #define GPIO_PUPDR_PUPDR14_0 ((uint32_t)0x10000000) 04551 #define GPIO_PUPDR_PUPDR14_1 ((uint32_t)0x20000000) 04552 04553 #define GPIO_PUPDR_PUPDR15 ((uint32_t)0xC0000000) 04554 #define GPIO_PUPDR_PUPDR15_0 ((uint32_t)0x40000000) 04555 #define GPIO_PUPDR_PUPDR15_1 ((uint32_t)0x80000000) 04556 04557 /****************** Bits definition for GPIO_IDR register *******************/ 04558 #define GPIO_IDR_IDR_0 ((uint32_t)0x00000001) 04559 #define GPIO_IDR_IDR_1 ((uint32_t)0x00000002) 04560 #define GPIO_IDR_IDR_2 ((uint32_t)0x00000004) 04561 #define GPIO_IDR_IDR_3 ((uint32_t)0x00000008) 04562 #define GPIO_IDR_IDR_4 ((uint32_t)0x00000010) 04563 #define GPIO_IDR_IDR_5 ((uint32_t)0x00000020) 04564 #define GPIO_IDR_IDR_6 ((uint32_t)0x00000040) 04565 #define GPIO_IDR_IDR_7 ((uint32_t)0x00000080) 04566 #define GPIO_IDR_IDR_8 ((uint32_t)0x00000100) 04567 #define GPIO_IDR_IDR_9 ((uint32_t)0x00000200) 04568 #define GPIO_IDR_IDR_10 ((uint32_t)0x00000400) 04569 #define GPIO_IDR_IDR_11 ((uint32_t)0x00000800) 04570 #define GPIO_IDR_IDR_12 ((uint32_t)0x00001000) 04571 #define GPIO_IDR_IDR_13 ((uint32_t)0x00002000) 04572 #define GPIO_IDR_IDR_14 ((uint32_t)0x00004000) 04573 #define GPIO_IDR_IDR_15 ((uint32_t)0x00008000) 04574 /* Old GPIO_IDR register bits definition, maintained for legacy purpose */ 04575 #define GPIO_OTYPER_IDR_0 GPIO_IDR_IDR_0 04576 #define GPIO_OTYPER_IDR_1 GPIO_IDR_IDR_1 04577 #define GPIO_OTYPER_IDR_2 GPIO_IDR_IDR_2 04578 #define GPIO_OTYPER_IDR_3 GPIO_IDR_IDR_3 04579 #define GPIO_OTYPER_IDR_4 GPIO_IDR_IDR_4 04580 #define GPIO_OTYPER_IDR_5 GPIO_IDR_IDR_5 04581 #define GPIO_OTYPER_IDR_6 GPIO_IDR_IDR_6 04582 #define GPIO_OTYPER_IDR_7 GPIO_IDR_IDR_7 04583 #define GPIO_OTYPER_IDR_8 GPIO_IDR_IDR_8 04584 #define GPIO_OTYPER_IDR_9 GPIO_IDR_IDR_9 04585 #define GPIO_OTYPER_IDR_10 GPIO_IDR_IDR_10 04586 #define GPIO_OTYPER_IDR_11 GPIO_IDR_IDR_11 04587 #define GPIO_OTYPER_IDR_12 GPIO_IDR_IDR_12 04588 #define GPIO_OTYPER_IDR_13 GPIO_IDR_IDR_13 04589 #define GPIO_OTYPER_IDR_14 GPIO_IDR_IDR_14 04590 #define GPIO_OTYPER_IDR_15 GPIO_IDR_IDR_15 04591 04592 /****************** Bits definition for GPIO_ODR register *******************/ 04593 #define GPIO_ODR_ODR_0 ((uint32_t)0x00000001) 04594 #define GPIO_ODR_ODR_1 ((uint32_t)0x00000002) 04595 #define GPIO_ODR_ODR_2 ((uint32_t)0x00000004) 04596 #define GPIO_ODR_ODR_3 ((uint32_t)0x00000008) 04597 #define GPIO_ODR_ODR_4 ((uint32_t)0x00000010) 04598 #define GPIO_ODR_ODR_5 ((uint32_t)0x00000020) 04599 #define GPIO_ODR_ODR_6 ((uint32_t)0x00000040) 04600 #define GPIO_ODR_ODR_7 ((uint32_t)0x00000080) 04601 #define GPIO_ODR_ODR_8 ((uint32_t)0x00000100) 04602 #define GPIO_ODR_ODR_9 ((uint32_t)0x00000200) 04603 #define GPIO_ODR_ODR_10 ((uint32_t)0x00000400) 04604 #define GPIO_ODR_ODR_11 ((uint32_t)0x00000800) 04605 #define GPIO_ODR_ODR_12 ((uint32_t)0x00001000) 04606 #define GPIO_ODR_ODR_13 ((uint32_t)0x00002000) 04607 #define GPIO_ODR_ODR_14 ((uint32_t)0x00004000) 04608 #define GPIO_ODR_ODR_15 ((uint32_t)0x00008000) 04609 /* Old GPIO_ODR register bits definition, maintained for legacy purpose */ 04610 #define GPIO_OTYPER_ODR_0 GPIO_ODR_ODR_0 04611 #define GPIO_OTYPER_ODR_1 GPIO_ODR_ODR_1 04612 #define GPIO_OTYPER_ODR_2 GPIO_ODR_ODR_2 04613 #define GPIO_OTYPER_ODR_3 GPIO_ODR_ODR_3 04614 #define GPIO_OTYPER_ODR_4 GPIO_ODR_ODR_4 04615 #define GPIO_OTYPER_ODR_5 GPIO_ODR_ODR_5 04616 #define GPIO_OTYPER_ODR_6 GPIO_ODR_ODR_6 04617 #define GPIO_OTYPER_ODR_7 GPIO_ODR_ODR_7 04618 #define GPIO_OTYPER_ODR_8 GPIO_ODR_ODR_8 04619 #define GPIO_OTYPER_ODR_9 GPIO_ODR_ODR_9 04620 #define GPIO_OTYPER_ODR_10 GPIO_ODR_ODR_10 04621 #define GPIO_OTYPER_ODR_11 GPIO_ODR_ODR_11 04622 #define GPIO_OTYPER_ODR_12 GPIO_ODR_ODR_12 04623 #define GPIO_OTYPER_ODR_13 GPIO_ODR_ODR_13 04624 #define GPIO_OTYPER_ODR_14 GPIO_ODR_ODR_14 04625 #define GPIO_OTYPER_ODR_15 GPIO_ODR_ODR_15 04626 04627 /****************** Bits definition for GPIO_BSRR register ******************/ 04628 #define GPIO_BSRR_BS_0 ((uint32_t)0x00000001) 04629 #define GPIO_BSRR_BS_1 ((uint32_t)0x00000002) 04630 #define GPIO_BSRR_BS_2 ((uint32_t)0x00000004) 04631 #define GPIO_BSRR_BS_3 ((uint32_t)0x00000008) 04632 #define GPIO_BSRR_BS_4 ((uint32_t)0x00000010) 04633 #define GPIO_BSRR_BS_5 ((uint32_t)0x00000020) 04634 #define GPIO_BSRR_BS_6 ((uint32_t)0x00000040) 04635 #define GPIO_BSRR_BS_7 ((uint32_t)0x00000080) 04636 #define GPIO_BSRR_BS_8 ((uint32_t)0x00000100) 04637 #define GPIO_BSRR_BS_9 ((uint32_t)0x00000200) 04638 #define GPIO_BSRR_BS_10 ((uint32_t)0x00000400) 04639 #define GPIO_BSRR_BS_11 ((uint32_t)0x00000800) 04640 #define GPIO_BSRR_BS_12 ((uint32_t)0x00001000) 04641 #define GPIO_BSRR_BS_13 ((uint32_t)0x00002000) 04642 #define GPIO_BSRR_BS_14 ((uint32_t)0x00004000) 04643 #define GPIO_BSRR_BS_15 ((uint32_t)0x00008000) 04644 #define GPIO_BSRR_BR_0 ((uint32_t)0x00010000) 04645 #define GPIO_BSRR_BR_1 ((uint32_t)0x00020000) 04646 #define GPIO_BSRR_BR_2 ((uint32_t)0x00040000) 04647 #define GPIO_BSRR_BR_3 ((uint32_t)0x00080000) 04648 #define GPIO_BSRR_BR_4 ((uint32_t)0x00100000) 04649 #define GPIO_BSRR_BR_5 ((uint32_t)0x00200000) 04650 #define GPIO_BSRR_BR_6 ((uint32_t)0x00400000) 04651 #define GPIO_BSRR_BR_7 ((uint32_t)0x00800000) 04652 #define GPIO_BSRR_BR_8 ((uint32_t)0x01000000) 04653 #define GPIO_BSRR_BR_9 ((uint32_t)0x02000000) 04654 #define GPIO_BSRR_BR_10 ((uint32_t)0x04000000) 04655 #define GPIO_BSRR_BR_11 ((uint32_t)0x08000000) 04656 #define GPIO_BSRR_BR_12 ((uint32_t)0x10000000) 04657 #define GPIO_BSRR_BR_13 ((uint32_t)0x20000000) 04658 #define GPIO_BSRR_BR_14 ((uint32_t)0x40000000) 04659 #define GPIO_BSRR_BR_15 ((uint32_t)0x80000000) 04660 04661 /******************************************************************************/ 04662 /* */ 04663 /* HASH */ 04664 /* */ 04665 /******************************************************************************/ 04666 /****************** Bits definition for HASH_CR register ********************/ 04667 #define HASH_CR_INIT ((uint32_t)0x00000004) 04668 #define HASH_CR_DMAE ((uint32_t)0x00000008) 04669 #define HASH_CR_DATATYPE ((uint32_t)0x00000030) 04670 #define HASH_CR_DATATYPE_0 ((uint32_t)0x00000010) 04671 #define HASH_CR_DATATYPE_1 ((uint32_t)0x00000020) 04672 #define HASH_CR_MODE ((uint32_t)0x00000040) 04673 #define HASH_CR_ALGO ((uint32_t)0x00040080) 04674 #define HASH_CR_ALGO_0 ((uint32_t)0x00000080) 04675 #define HASH_CR_ALGO_1 ((uint32_t)0x00040000) 04676 #define HASH_CR_NBW ((uint32_t)0x00000F00) 04677 #define HASH_CR_NBW_0 ((uint32_t)0x00000100) 04678 #define HASH_CR_NBW_1 ((uint32_t)0x00000200) 04679 #define HASH_CR_NBW_2 ((uint32_t)0x00000400) 04680 #define HASH_CR_NBW_3 ((uint32_t)0x00000800) 04681 #define HASH_CR_DINNE ((uint32_t)0x00001000) 04682 #define HASH_CR_MDMAT ((uint32_t)0x00002000) 04683 #define HASH_CR_LKEY ((uint32_t)0x00010000) 04684 04685 /****************** Bits definition for HASH_STR register *******************/ 04686 #define HASH_STR_NBW ((uint32_t)0x0000001F) 04687 #define HASH_STR_NBW_0 ((uint32_t)0x00000001) 04688 #define HASH_STR_NBW_1 ((uint32_t)0x00000002) 04689 #define HASH_STR_NBW_2 ((uint32_t)0x00000004) 04690 #define HASH_STR_NBW_3 ((uint32_t)0x00000008) 04691 #define HASH_STR_NBW_4 ((uint32_t)0x00000010) 04692 #define HASH_STR_DCAL ((uint32_t)0x00000100) 04693 04694 /****************** Bits definition for HASH_IMR register *******************/ 04695 #define HASH_IMR_DINIM ((uint32_t)0x00000001) 04696 #define HASH_IMR_DCIM ((uint32_t)0x00000002) 04697 04698 /****************** Bits definition for HASH_SR register ********************/ 04699 #define HASH_SR_DINIS ((uint32_t)0x00000001) 04700 #define HASH_SR_DCIS ((uint32_t)0x00000002) 04701 #define HASH_SR_DMAS ((uint32_t)0x00000004) 04702 #define HASH_SR_BUSY ((uint32_t)0x00000008) 04703 04704 /******************************************************************************/ 04705 /* */ 04706 /* Inter-integrated Circuit Interface */ 04707 /* */ 04708 /******************************************************************************/ 04709 /******************* Bit definition for I2C_CR1 register ********************/ 04710 #define I2C_CR1_PE ((uint16_t)0x0001) /*!<Peripheral Enable */ 04711 #define I2C_CR1_SMBUS ((uint16_t)0x0002) /*!<SMBus Mode */ 04712 #define I2C_CR1_SMBTYPE ((uint16_t)0x0008) /*!<SMBus Type */ 04713 #define I2C_CR1_ENARP ((uint16_t)0x0010) /*!<ARP Enable */ 04714 #define I2C_CR1_ENPEC ((uint16_t)0x0020) /*!<PEC Enable */ 04715 #define I2C_CR1_ENGC ((uint16_t)0x0040) /*!<General Call Enable */ 04716 #define I2C_CR1_NOSTRETCH ((uint16_t)0x0080) /*!<Clock Stretching Disable (Slave mode) */ 04717 #define I2C_CR1_START ((uint16_t)0x0100) /*!<Start Generation */ 04718 #define I2C_CR1_STOP ((uint16_t)0x0200) /*!<Stop Generation */ 04719 #define I2C_CR1_ACK ((uint16_t)0x0400) /*!<Acknowledge Enable */ 04720 #define I2C_CR1_POS ((uint16_t)0x0800) /*!<Acknowledge/PEC Position (for data reception) */ 04721 #define I2C_CR1_PEC ((uint16_t)0x1000) /*!<Packet Error Checking */ 04722 #define I2C_CR1_ALERT ((uint16_t)0x2000) /*!<SMBus Alert */ 04723 #define I2C_CR1_SWRST ((uint16_t)0x8000) /*!<Software Reset */ 04724 04725 /******************* Bit definition for I2C_CR2 register ********************/ 04726 #define I2C_CR2_FREQ ((uint16_t)0x003F) /*!<FREQ[5:0] bits (Peripheral Clock Frequency) */ 04727 #define I2C_CR2_FREQ_0 ((uint16_t)0x0001) /*!<Bit 0 */ 04728 #define I2C_CR2_FREQ_1 ((uint16_t)0x0002) /*!<Bit 1 */ 04729 #define I2C_CR2_FREQ_2 ((uint16_t)0x0004) /*!<Bit 2 */ 04730 #define I2C_CR2_FREQ_3 ((uint16_t)0x0008) /*!<Bit 3 */ 04731 #define I2C_CR2_FREQ_4 ((uint16_t)0x0010) /*!<Bit 4 */ 04732 #define I2C_CR2_FREQ_5 ((uint16_t)0x0020) /*!<Bit 5 */ 04733 04734 #define I2C_CR2_ITERREN ((uint16_t)0x0100) /*!<Error Interrupt Enable */ 04735 #define I2C_CR2_ITEVTEN ((uint16_t)0x0200) /*!<Event Interrupt Enable */ 04736 #define I2C_CR2_ITBUFEN ((uint16_t)0x0400) /*!<Buffer Interrupt Enable */ 04737 #define I2C_CR2_DMAEN ((uint16_t)0x0800) /*!<DMA Requests Enable */ 04738 #define I2C_CR2_LAST ((uint16_t)0x1000) /*!<DMA Last Transfer */ 04739 04740 /******************* Bit definition for I2C_OAR1 register *******************/ 04741 #define I2C_OAR1_ADD1_7 ((uint16_t)0x00FE) /*!<Interface Address */ 04742 #define I2C_OAR1_ADD8_9 ((uint16_t)0x0300) /*!<Interface Address */ 04743 04744 #define I2C_OAR1_ADD0 ((uint16_t)0x0001) /*!<Bit 0 */ 04745 #define I2C_OAR1_ADD1 ((uint16_t)0x0002) /*!<Bit 1 */ 04746 #define I2C_OAR1_ADD2 ((uint16_t)0x0004) /*!<Bit 2 */ 04747 #define I2C_OAR1_ADD3 ((uint16_t)0x0008) /*!<Bit 3 */ 04748 #define I2C_OAR1_ADD4 ((uint16_t)0x0010) /*!<Bit 4 */ 04749 #define I2C_OAR1_ADD5 ((uint16_t)0x0020) /*!<Bit 5 */ 04750 #define I2C_OAR1_ADD6 ((uint16_t)0x0040) /*!<Bit 6 */ 04751 #define I2C_OAR1_ADD7 ((uint16_t)0x0080) /*!<Bit 7 */ 04752 #define I2C_OAR1_ADD8 ((uint16_t)0x0100) /*!<Bit 8 */ 04753 #define I2C_OAR1_ADD9 ((uint16_t)0x0200) /*!<Bit 9 */ 04754 04755 #define I2C_OAR1_ADDMODE ((uint16_t)0x8000) /*!<Addressing Mode (Slave mode) */ 04756 04757 /******************* Bit definition for I2C_OAR2 register *******************/ 04758 #define I2C_OAR2_ENDUAL ((uint8_t)0x01) /*!<Dual addressing mode enable */ 04759 #define I2C_OAR2_ADD2 ((uint8_t)0xFE) /*!<Interface address */ 04760 04761 /******************** Bit definition for I2C_DR register ********************/ 04762 #define I2C_DR_DR ((uint8_t)0xFF) /*!<8-bit Data Register */ 04763 04764 /******************* Bit definition for I2C_SR1 register ********************/ 04765 #define I2C_SR1_SB ((uint16_t)0x0001) /*!<Start Bit (Master mode) */ 04766 #define I2C_SR1_ADDR ((uint16_t)0x0002) /*!<Address sent (master mode)/matched (slave mode) */ 04767 #define I2C_SR1_BTF ((uint16_t)0x0004) /*!<Byte Transfer Finished */ 04768 #define I2C_SR1_ADD10 ((uint16_t)0x0008) /*!<10-bit header sent (Master mode) */ 04769 #define I2C_SR1_STOPF ((uint16_t)0x0010) /*!<Stop detection (Slave mode) */ 04770 #define I2C_SR1_RXNE ((uint16_t)0x0040) /*!<Data Register not Empty (receivers) */ 04771 #define I2C_SR1_TXE ((uint16_t)0x0080) /*!<Data Register Empty (transmitters) */ 04772 #define I2C_SR1_BERR ((uint16_t)0x0100) /*!<Bus Error */ 04773 #define I2C_SR1_ARLO ((uint16_t)0x0200) /*!<Arbitration Lost (master mode) */ 04774 #define I2C_SR1_AF ((uint16_t)0x0400) /*!<Acknowledge Failure */ 04775 #define I2C_SR1_OVR ((uint16_t)0x0800) /*!<Overrun/Underrun */ 04776 #define I2C_SR1_PECERR ((uint16_t)0x1000) /*!<PEC Error in reception */ 04777 #define I2C_SR1_TIMEOUT ((uint16_t)0x4000) /*!<Timeout or Tlow Error */ 04778 #define I2C_SR1_SMBALERT ((uint16_t)0x8000) /*!<SMBus Alert */ 04779 04780 /******************* Bit definition for I2C_SR2 register ********************/ 04781 #define I2C_SR2_MSL ((uint16_t)0x0001) /*!<Master/Slave */ 04782 #define I2C_SR2_BUSY ((uint16_t)0x0002) /*!<Bus Busy */ 04783 #define I2C_SR2_TRA ((uint16_t)0x0004) /*!<Transmitter/Receiver */ 04784 #define I2C_SR2_GENCALL ((uint16_t)0x0010) /*!<General Call Address (Slave mode) */ 04785 #define I2C_SR2_SMBDEFAULT ((uint16_t)0x0020) /*!<SMBus Device Default Address (Slave mode) */ 04786 #define I2C_SR2_SMBHOST ((uint16_t)0x0040) /*!<SMBus Host Header (Slave mode) */ 04787 #define I2C_SR2_DUALF ((uint16_t)0x0080) /*!<Dual Flag (Slave mode) */ 04788 #define I2C_SR2_PEC ((uint16_t)0xFF00) /*!<Packet Error Checking Register */ 04789 04790 /******************* Bit definition for I2C_CCR register ********************/ 04791 #define I2C_CCR_CCR ((uint16_t)0x0FFF) /*!<Clock Control Register in Fast/Standard mode (Master mode) */ 04792 #define I2C_CCR_DUTY ((uint16_t)0x4000) /*!<Fast Mode Duty Cycle */ 04793 #define I2C_CCR_FS ((uint16_t)0x8000) /*!<I2C Master Mode Selection */ 04794 04795 /****************** Bit definition for I2C_TRISE register *******************/ 04796 #define I2C_TRISE_TRISE ((uint8_t)0x3F) /*!<Maximum Rise Time in Fast/Standard mode (Master mode) */ 04797 04798 /****************** Bit definition for I2C_FLTR register *******************/ 04799 #define I2C_FLTR_DNF ((uint8_t)0x0F) /*!<Digital Noise Filter */ 04800 #define I2C_FLTR_ANOFF ((uint8_t)0x10) /*!<Analog Noise Filter OFF */ 04801 04802 /******************************************************************************/ 04803 /* */ 04804 /* Independent WATCHDOG */ 04805 /* */ 04806 /******************************************************************************/ 04807 /******************* Bit definition for IWDG_KR register ********************/ 04808 #define IWDG_KR_KEY ((uint16_t)0xFFFF) /*!<Key value (write only, read 0000h) */ 04809 04810 /******************* Bit definition for IWDG_PR register ********************/ 04811 #define IWDG_PR_PR ((uint8_t)0x07) /*!<PR[2:0] (Prescaler divider) */ 04812 #define IWDG_PR_PR_0 ((uint8_t)0x01) /*!<Bit 0 */ 04813 #define IWDG_PR_PR_1 ((uint8_t)0x02) /*!<Bit 1 */ 04814 #define IWDG_PR_PR_2 ((uint8_t)0x04) /*!<Bit 2 */ 04815 04816 /******************* Bit definition for IWDG_RLR register *******************/ 04817 #define IWDG_RLR_RL ((uint16_t)0x0FFF) /*!<Watchdog counter reload value */ 04818 04819 /******************* Bit definition for IWDG_SR register ********************/ 04820 #define IWDG_SR_PVU ((uint8_t)0x01) /*!<Watchdog prescaler value update */ 04821 #define IWDG_SR_RVU ((uint8_t)0x02) /*!<Watchdog counter reload value update */ 04822 04823 04824 /******************************************************************************/ 04825 /* */ 04826 /* Power Control */ 04827 /* */ 04828 /******************************************************************************/ 04829 /******************** Bit definition for PWR_CR register ********************/ 04830 #define PWR_CR_LPDS ((uint32_t)0x00000001) /*!< Low-Power Deepsleep */ 04831 #define PWR_CR_PDDS ((uint32_t)0x00000002) /*!< Power Down Deepsleep */ 04832 #define PWR_CR_CWUF ((uint32_t)0x00000004) /*!< Clear Wakeup Flag */ 04833 #define PWR_CR_CSBF ((uint32_t)0x00000008) /*!< Clear Standby Flag */ 04834 #define PWR_CR_PVDE ((uint32_t)0x00000010) /*!< Power Voltage Detector Enable */ 04835 04836 #define PWR_CR_PLS ((uint32_t)0x000000E0) /*!< PLS[2:0] bits (PVD Level Selection) */ 04837 #define PWR_CR_PLS_0 ((uint32_t)0x00000020) /*!< Bit 0 */ 04838 #define PWR_CR_PLS_1 ((uint32_t)0x00000040) /*!< Bit 1 */ 04839 #define PWR_CR_PLS_2 ((uint32_t)0x00000080) /*!< Bit 2 */ 04840 04841 /*!< PVD level configuration */ 04842 #define PWR_CR_PLS_LEV0 ((uint32_t)0x00000000) /*!< PVD level 0 */ 04843 #define PWR_CR_PLS_LEV1 ((uint32_t)0x00000020) /*!< PVD level 1 */ 04844 #define PWR_CR_PLS_LEV2 ((uint32_t)0x00000040) /*!< PVD level 2 */ 04845 #define PWR_CR_PLS_LEV3 ((uint32_t)0x00000060) /*!< PVD level 3 */ 04846 #define PWR_CR_PLS_LEV4 ((uint32_t)0x00000080) /*!< PVD level 4 */ 04847 #define PWR_CR_PLS_LEV5 ((uint32_t)0x000000A0) /*!< PVD level 5 */ 04848 #define PWR_CR_PLS_LEV6 ((uint32_t)0x000000C0) /*!< PVD level 6 */ 04849 #define PWR_CR_PLS_LEV7 ((uint32_t)0x000000E0) /*!< PVD level 7 */ 04850 04851 #define PWR_CR_DBP ((uint32_t)0x00000100) /*!< Disable Backup Domain write protection */ 04852 #define PWR_CR_FPDS ((uint32_t)0x00000200) /*!< Flash power down in Stop mode */ 04853 #define PWR_CR_LPLVDS ((uint32_t)0x00000400) /*!< Low-Power Regulator Low Voltage Scaling in Stop mode */ 04854 #define PWR_CR_MRLVDS ((uint32_t)0x00000800) /*!< Main regulator Low Voltage Scaling in Stop mode */ 04855 04856 #define PWR_CR_VOS ((uint32_t)0x0000C000) /*!< VOS[1:0] bits (Regulator voltage scaling output selection) */ 04857 #define PWR_CR_VOS_0 ((uint32_t)0x00004000) /*!< Bit 0 */ 04858 #define PWR_CR_VOS_1 ((uint32_t)0x00008000) /*!< Bit 1 */ 04859 04860 /* Legacy define */ 04861 #define PWR_CR_PMODE PWR_CR_VOS 04862 04863 /******************* Bit definition for PWR_CSR register ********************/ 04864 #define PWR_CSR_WUF ((uint32_t)0x00000001) /*!< Wakeup Flag */ 04865 #define PWR_CSR_SBF ((uint32_t)0x00000002) /*!< Standby Flag */ 04866 #define PWR_CSR_PVDO ((uint32_t)0x00000004) /*!< PVD Output */ 04867 #define PWR_CSR_BRR ((uint32_t)0x00000008) /*!< Backup regulator ready */ 04868 #define PWR_CSR_EWUP ((uint32_t)0x00000100) /*!< Enable WKUP pin */ 04869 #define PWR_CSR_BRE ((uint32_t)0x00000200) /*!< Backup regulator enable */ 04870 #define PWR_CSR_VOSRDY ((uint32_t)0x00004000) /*!< Regulator voltage scaling output selection ready */ 04871 04872 /* Legacy define */ 04873 #define PWR_CSR_REGRDY PWR_CSR_VOSRDY 04874 04875 /******************************************************************************/ 04876 /* */ 04877 /* Reset and Clock Control */ 04878 /* */ 04879 /******************************************************************************/ 04880 /******************** Bit definition for RCC_CR register ********************/ 04881 #define RCC_CR_HSION ((uint32_t)0x00000001) 04882 #define RCC_CR_HSIRDY ((uint32_t)0x00000002) 04883 04884 #define RCC_CR_HSITRIM ((uint32_t)0x000000F8) 04885 #define RCC_CR_HSITRIM_0 ((uint32_t)0x00000008)/*!<Bit 0 */ 04886 #define RCC_CR_HSITRIM_1 ((uint32_t)0x00000010)/*!<Bit 1 */ 04887 #define RCC_CR_HSITRIM_2 ((uint32_t)0x00000020)/*!<Bit 2 */ 04888 #define RCC_CR_HSITRIM_3 ((uint32_t)0x00000040)/*!<Bit 3 */ 04889 #define RCC_CR_HSITRIM_4 ((uint32_t)0x00000080)/*!<Bit 4 */ 04890 04891 #define RCC_CR_HSICAL ((uint32_t)0x0000FF00) 04892 #define RCC_CR_HSICAL_0 ((uint32_t)0x00000100)/*!<Bit 0 */ 04893 #define RCC_CR_HSICAL_1 ((uint32_t)0x00000200)/*!<Bit 1 */ 04894 #define RCC_CR_HSICAL_2 ((uint32_t)0x00000400)/*!<Bit 2 */ 04895 #define RCC_CR_HSICAL_3 ((uint32_t)0x00000800)/*!<Bit 3 */ 04896 #define RCC_CR_HSICAL_4 ((uint32_t)0x00001000)/*!<Bit 4 */ 04897 #define RCC_CR_HSICAL_5 ((uint32_t)0x00002000)/*!<Bit 5 */ 04898 #define RCC_CR_HSICAL_6 ((uint32_t)0x00004000)/*!<Bit 6 */ 04899 #define RCC_CR_HSICAL_7 ((uint32_t)0x00008000)/*!<Bit 7 */ 04900 04901 #define RCC_CR_HSEON ((uint32_t)0x00010000) 04902 #define RCC_CR_HSERDY ((uint32_t)0x00020000) 04903 #define RCC_CR_HSEBYP ((uint32_t)0x00040000) 04904 #define RCC_CR_CSSON ((uint32_t)0x00080000) 04905 #define RCC_CR_PLLON ((uint32_t)0x01000000) 04906 #define RCC_CR_PLLRDY ((uint32_t)0x02000000) 04907 #define RCC_CR_PLLI2SON ((uint32_t)0x04000000) 04908 #define RCC_CR_PLLI2SRDY ((uint32_t)0x08000000) 04909 04910 04911 /******************** Bit definition for RCC_PLLCFGR register ***************/ 04912 #define RCC_PLLCFGR_PLLM ((uint32_t)0x0000003F) 04913 #define RCC_PLLCFGR_PLLM_0 ((uint32_t)0x00000001) 04914 #define RCC_PLLCFGR_PLLM_1 ((uint32_t)0x00000002) 04915 #define RCC_PLLCFGR_PLLM_2 ((uint32_t)0x00000004) 04916 #define RCC_PLLCFGR_PLLM_3 ((uint32_t)0x00000008) 04917 #define RCC_PLLCFGR_PLLM_4 ((uint32_t)0x00000010) 04918 #define RCC_PLLCFGR_PLLM_5 ((uint32_t)0x00000020) 04919 04920 #define RCC_PLLCFGR_PLLN ((uint32_t)0x00007FC0) 04921 #define RCC_PLLCFGR_PLLN_0 ((uint32_t)0x00000040) 04922 #define RCC_PLLCFGR_PLLN_1 ((uint32_t)0x00000080) 04923 #define RCC_PLLCFGR_PLLN_2 ((uint32_t)0x00000100) 04924 #define RCC_PLLCFGR_PLLN_3 ((uint32_t)0x00000200) 04925 #define RCC_PLLCFGR_PLLN_4 ((uint32_t)0x00000400) 04926 #define RCC_PLLCFGR_PLLN_5 ((uint32_t)0x00000800) 04927 #define RCC_PLLCFGR_PLLN_6 ((uint32_t)0x00001000) 04928 #define RCC_PLLCFGR_PLLN_7 ((uint32_t)0x00002000) 04929 #define RCC_PLLCFGR_PLLN_8 ((uint32_t)0x00004000) 04930 04931 #define RCC_PLLCFGR_PLLP ((uint32_t)0x00030000) 04932 #define RCC_PLLCFGR_PLLP_0 ((uint32_t)0x00010000) 04933 #define RCC_PLLCFGR_PLLP_1 ((uint32_t)0x00020000) 04934 04935 #define RCC_PLLCFGR_PLLSRC ((uint32_t)0x00400000) 04936 #define RCC_PLLCFGR_PLLSRC_HSE ((uint32_t)0x00400000) 04937 #define RCC_PLLCFGR_PLLSRC_HSI ((uint32_t)0x00000000) 04938 04939 #define RCC_PLLCFGR_PLLQ ((uint32_t)0x0F000000) 04940 #define RCC_PLLCFGR_PLLQ_0 ((uint32_t)0x01000000) 04941 #define RCC_PLLCFGR_PLLQ_1 ((uint32_t)0x02000000) 04942 #define RCC_PLLCFGR_PLLQ_2 ((uint32_t)0x04000000) 04943 #define RCC_PLLCFGR_PLLQ_3 ((uint32_t)0x08000000) 04944 04945 /******************** Bit definition for RCC_CFGR register ******************/ 04946 /*!< SW configuration */ 04947 #define RCC_CFGR_SW ((uint32_t)0x00000003) /*!< SW[1:0] bits (System clock Switch) */ 04948 #define RCC_CFGR_SW_0 ((uint32_t)0x00000001) /*!< Bit 0 */ 04949 #define RCC_CFGR_SW_1 ((uint32_t)0x00000002) /*!< Bit 1 */ 04950 04951 #define RCC_CFGR_SW_HSI ((uint32_t)0x00000000) /*!< HSI selected as system clock */ 04952 #define RCC_CFGR_SW_HSE ((uint32_t)0x00000001) /*!< HSE selected as system clock */ 04953 #define RCC_CFGR_SW_PLL ((uint32_t)0x00000002) /*!< PLL selected as system clock */ 04954 04955 /*!< SWS configuration */ 04956 #define RCC_CFGR_SWS ((uint32_t)0x0000000C) /*!< SWS[1:0] bits (System Clock Switch Status) */ 04957 #define RCC_CFGR_SWS_0 ((uint32_t)0x00000004) /*!< Bit 0 */ 04958 #define RCC_CFGR_SWS_1 ((uint32_t)0x00000008) /*!< Bit 1 */ 04959 04960 #define RCC_CFGR_SWS_HSI ((uint32_t)0x00000000) /*!< HSI oscillator used as system clock */ 04961 #define RCC_CFGR_SWS_HSE ((uint32_t)0x00000004) /*!< HSE oscillator used as system clock */ 04962 #define RCC_CFGR_SWS_PLL ((uint32_t)0x00000008) /*!< PLL used as system clock */ 04963 04964 /*!< HPRE configuration */ 04965 #define RCC_CFGR_HPRE ((uint32_t)0x000000F0) /*!< HPRE[3:0] bits (AHB prescaler) */ 04966 #define RCC_CFGR_HPRE_0 ((uint32_t)0x00000010) /*!< Bit 0 */ 04967 #define RCC_CFGR_HPRE_1 ((uint32_t)0x00000020) /*!< Bit 1 */ 04968 #define RCC_CFGR_HPRE_2 ((uint32_t)0x00000040) /*!< Bit 2 */ 04969 #define RCC_CFGR_HPRE_3 ((uint32_t)0x00000080) /*!< Bit 3 */ 04970 04971 #define RCC_CFGR_HPRE_DIV1 ((uint32_t)0x00000000) /*!< SYSCLK not divided */ 04972 #define RCC_CFGR_HPRE_DIV2 ((uint32_t)0x00000080) /*!< SYSCLK divided by 2 */ 04973 #define RCC_CFGR_HPRE_DIV4 ((uint32_t)0x00000090) /*!< SYSCLK divided by 4 */ 04974 #define RCC_CFGR_HPRE_DIV8 ((uint32_t)0x000000A0) /*!< SYSCLK divided by 8 */ 04975 #define RCC_CFGR_HPRE_DIV16 ((uint32_t)0x000000B0) /*!< SYSCLK divided by 16 */ 04976 #define RCC_CFGR_HPRE_DIV64 ((uint32_t)0x000000C0) /*!< SYSCLK divided by 64 */ 04977 #define RCC_CFGR_HPRE_DIV128 ((uint32_t)0x000000D0) /*!< SYSCLK divided by 128 */ 04978 #define RCC_CFGR_HPRE_DIV256 ((uint32_t)0x000000E0) /*!< SYSCLK divided by 256 */ 04979 #define RCC_CFGR_HPRE_DIV512 ((uint32_t)0x000000F0) /*!< SYSCLK divided by 512 */ 04980 04981 /*!< PPRE1 configuration */ 04982 #define RCC_CFGR_PPRE1 ((uint32_t)0x00001C00) /*!< PRE1[2:0] bits (APB1 prescaler) */ 04983 #define RCC_CFGR_PPRE1_0 ((uint32_t)0x00000400) /*!< Bit 0 */ 04984 #define RCC_CFGR_PPRE1_1 ((uint32_t)0x00000800) /*!< Bit 1 */ 04985 #define RCC_CFGR_PPRE1_2 ((uint32_t)0x00001000) /*!< Bit 2 */ 04986 04987 #define RCC_CFGR_PPRE1_DIV1 ((uint32_t)0x00000000) /*!< HCLK not divided */ 04988 #define RCC_CFGR_PPRE1_DIV2 ((uint32_t)0x00001000) /*!< HCLK divided by 2 */ 04989 #define RCC_CFGR_PPRE1_DIV4 ((uint32_t)0x00001400) /*!< HCLK divided by 4 */ 04990 #define RCC_CFGR_PPRE1_DIV8 ((uint32_t)0x00001800) /*!< HCLK divided by 8 */ 04991 #define RCC_CFGR_PPRE1_DIV16 ((uint32_t)0x00001C00) /*!< HCLK divided by 16 */ 04992 04993 /*!< PPRE2 configuration */ 04994 #define RCC_CFGR_PPRE2 ((uint32_t)0x0000E000) /*!< PRE2[2:0] bits (APB2 prescaler) */ 04995 #define RCC_CFGR_PPRE2_0 ((uint32_t)0x00002000) /*!< Bit 0 */ 04996 #define RCC_CFGR_PPRE2_1 ((uint32_t)0x00004000) /*!< Bit 1 */ 04997 #define RCC_CFGR_PPRE2_2 ((uint32_t)0x00008000) /*!< Bit 2 */ 04998 04999 #define RCC_CFGR_PPRE2_DIV1 ((uint32_t)0x00000000) /*!< HCLK not divided */ 05000 #define RCC_CFGR_PPRE2_DIV2 ((uint32_t)0x00008000) /*!< HCLK divided by 2 */ 05001 #define RCC_CFGR_PPRE2_DIV4 ((uint32_t)0x0000A000) /*!< HCLK divided by 4 */ 05002 #define RCC_CFGR_PPRE2_DIV8 ((uint32_t)0x0000C000) /*!< HCLK divided by 8 */ 05003 #define RCC_CFGR_PPRE2_DIV16 ((uint32_t)0x0000E000) /*!< HCLK divided by 16 */ 05004 05005 /*!< RTCPRE configuration */ 05006 #define RCC_CFGR_RTCPRE ((uint32_t)0x001F0000) 05007 #define RCC_CFGR_RTCPRE_0 ((uint32_t)0x00010000) 05008 #define RCC_CFGR_RTCPRE_1 ((uint32_t)0x00020000) 05009 #define RCC_CFGR_RTCPRE_2 ((uint32_t)0x00040000) 05010 #define RCC_CFGR_RTCPRE_3 ((uint32_t)0x00080000) 05011 #define RCC_CFGR_RTCPRE_4 ((uint32_t)0x00100000) 05012 05013 /*!< MCO1 configuration */ 05014 #define RCC_CFGR_MCO1 ((uint32_t)0x00600000) 05015 #define RCC_CFGR_MCO1_0 ((uint32_t)0x00200000) 05016 #define RCC_CFGR_MCO1_1 ((uint32_t)0x00400000) 05017 05018 #define RCC_CFGR_I2SSRC ((uint32_t)0x00800000) 05019 05020 #define RCC_CFGR_MCO1PRE ((uint32_t)0x07000000) 05021 #define RCC_CFGR_MCO1PRE_0 ((uint32_t)0x01000000) 05022 #define RCC_CFGR_MCO1PRE_1 ((uint32_t)0x02000000) 05023 #define RCC_CFGR_MCO1PRE_2 ((uint32_t)0x04000000) 05024 05025 #define RCC_CFGR_MCO2PRE ((uint32_t)0x38000000) 05026 #define RCC_CFGR_MCO2PRE_0 ((uint32_t)0x08000000) 05027 #define RCC_CFGR_MCO2PRE_1 ((uint32_t)0x10000000) 05028 #define RCC_CFGR_MCO2PRE_2 ((uint32_t)0x20000000) 05029 05030 #define RCC_CFGR_MCO2 ((uint32_t)0xC0000000) 05031 #define RCC_CFGR_MCO2_0 ((uint32_t)0x40000000) 05032 #define RCC_CFGR_MCO2_1 ((uint32_t)0x80000000) 05033 05034 /******************** Bit definition for RCC_CIR register *******************/ 05035 #define RCC_CIR_LSIRDYF ((uint32_t)0x00000001) 05036 #define RCC_CIR_LSERDYF ((uint32_t)0x00000002) 05037 #define RCC_CIR_HSIRDYF ((uint32_t)0x00000004) 05038 #define RCC_CIR_HSERDYF ((uint32_t)0x00000008) 05039 #define RCC_CIR_PLLRDYF ((uint32_t)0x00000010) 05040 #define RCC_CIR_PLLI2SRDYF ((uint32_t)0x00000020) 05041 #define RCC_CIR_CSSF ((uint32_t)0x00000080) 05042 #define RCC_CIR_LSIRDYIE ((uint32_t)0x00000100) 05043 #define RCC_CIR_LSERDYIE ((uint32_t)0x00000200) 05044 #define RCC_CIR_HSIRDYIE ((uint32_t)0x00000400) 05045 #define RCC_CIR_HSERDYIE ((uint32_t)0x00000800) 05046 #define RCC_CIR_PLLRDYIE ((uint32_t)0x00001000) 05047 #define RCC_CIR_PLLI2SRDYIE ((uint32_t)0x00002000) 05048 #define RCC_CIR_LSIRDYC ((uint32_t)0x00010000) 05049 #define RCC_CIR_LSERDYC ((uint32_t)0x00020000) 05050 #define RCC_CIR_HSIRDYC ((uint32_t)0x00040000) 05051 #define RCC_CIR_HSERDYC ((uint32_t)0x00080000) 05052 #define RCC_CIR_PLLRDYC ((uint32_t)0x00100000) 05053 #define RCC_CIR_PLLI2SRDYC ((uint32_t)0x00200000) 05054 #define RCC_CIR_CSSC ((uint32_t)0x00800000) 05055 05056 /******************** Bit definition for RCC_AHB1RSTR register **************/ 05057 #define RCC_AHB1RSTR_GPIOARST ((uint32_t)0x00000001) 05058 #define RCC_AHB1RSTR_GPIOBRST ((uint32_t)0x00000002) 05059 #define RCC_AHB1RSTR_GPIOCRST ((uint32_t)0x00000004) 05060 #define RCC_AHB1RSTR_GPIODRST ((uint32_t)0x00000008) 05061 #define RCC_AHB1RSTR_GPIOERST ((uint32_t)0x00000010) 05062 #define RCC_AHB1RSTR_GPIOFRST ((uint32_t)0x00000020) 05063 #define RCC_AHB1RSTR_GPIOGRST ((uint32_t)0x00000040) 05064 #define RCC_AHB1RSTR_GPIOHRST ((uint32_t)0x00000080) 05065 #define RCC_AHB1RSTR_GPIOIRST ((uint32_t)0x00000100) 05066 #define RCC_AHB1RSTR_CRCRST ((uint32_t)0x00001000) 05067 #define RCC_AHB1RSTR_DMA1RST ((uint32_t)0x00200000) 05068 #define RCC_AHB1RSTR_DMA2RST ((uint32_t)0x00400000) 05069 #define RCC_AHB1RSTR_ETHMACRST ((uint32_t)0x02000000) 05070 #define RCC_AHB1RSTR_OTGHRST ((uint32_t)0x10000000) 05071 05072 /******************** Bit definition for RCC_AHB2RSTR register **************/ 05073 #define RCC_AHB2RSTR_DCMIRST ((uint32_t)0x00000001) 05074 #define RCC_AHB2RSTR_CRYPRST ((uint32_t)0x00000010) 05075 #define RCC_AHB2RSTR_HASHRST ((uint32_t)0x00000020) 05076 /* maintained for legacy purpose */ 05077 #define RCC_AHB2RSTR_HSAHRST RCC_AHB2RSTR_HASHRST 05078 #define RCC_AHB2RSTR_RNGRST ((uint32_t)0x00000040) 05079 #define RCC_AHB2RSTR_OTGFSRST ((uint32_t)0x00000080) 05080 05081 /******************** Bit definition for RCC_AHB3RSTR register **************/ 05082 #define RCC_AHB3RSTR_FSMCRST ((uint32_t)0x00000001) 05083 05084 /******************** Bit definition for RCC_APB1RSTR register **************/ 05085 #define RCC_APB1RSTR_TIM2RST ((uint32_t)0x00000001) 05086 #define RCC_APB1RSTR_TIM3RST ((uint32_t)0x00000002) 05087 #define RCC_APB1RSTR_TIM4RST ((uint32_t)0x00000004) 05088 #define RCC_APB1RSTR_TIM5RST ((uint32_t)0x00000008) 05089 #define RCC_APB1RSTR_TIM6RST ((uint32_t)0x00000010) 05090 #define RCC_APB1RSTR_TIM7RST ((uint32_t)0x00000020) 05091 #define RCC_APB1RSTR_TIM12RST ((uint32_t)0x00000040) 05092 #define RCC_APB1RSTR_TIM13RST ((uint32_t)0x00000080) 05093 #define RCC_APB1RSTR_TIM14RST ((uint32_t)0x00000100) 05094 #define RCC_APB1RSTR_WWDGRST ((uint32_t)0x00000800) 05095 #define RCC_APB1RSTR_SPI2RST ((uint32_t)0x00004000) 05096 #define RCC_APB1RSTR_SPI3RST ((uint32_t)0x00008000) 05097 #define RCC_APB1RSTR_USART2RST ((uint32_t)0x00020000) 05098 #define RCC_APB1RSTR_USART3RST ((uint32_t)0x00040000) 05099 #define RCC_APB1RSTR_UART4RST ((uint32_t)0x00080000) 05100 #define RCC_APB1RSTR_UART5RST ((uint32_t)0x00100000) 05101 #define RCC_APB1RSTR_I2C1RST ((uint32_t)0x00200000) 05102 #define RCC_APB1RSTR_I2C2RST ((uint32_t)0x00400000) 05103 #define RCC_APB1RSTR_I2C3RST ((uint32_t)0x00800000) 05104 #define RCC_APB1RSTR_CAN1RST ((uint32_t)0x02000000) 05105 #define RCC_APB1RSTR_CAN2RST ((uint32_t)0x04000000) 05106 #define RCC_APB1RSTR_PWRRST ((uint32_t)0x10000000) 05107 #define RCC_APB1RSTR_DACRST ((uint32_t)0x20000000) 05108 #define RCC_APB1RSTR_UART7RST ((uint32_t)0x40000000) 05109 #define RCC_APB1RSTR_UART8RST ((uint32_t)0x80000000) 05110 05111 /******************** Bit definition for RCC_APB2RSTR register **************/ 05112 #define RCC_APB2RSTR_TIM1RST ((uint32_t)0x00000001) 05113 #define RCC_APB2RSTR_TIM8RST ((uint32_t)0x00000002) 05114 #define RCC_APB2RSTR_USART1RST ((uint32_t)0x00000010) 05115 #define RCC_APB2RSTR_USART6RST ((uint32_t)0x00000020) 05116 #define RCC_APB2RSTR_ADCRST ((uint32_t)0x00000100) 05117 #define RCC_APB2RSTR_SDIORST ((uint32_t)0x00000800) 05118 #define RCC_APB2RSTR_SPI1RST ((uint32_t)0x00001000) 05119 #define RCC_APB2RSTR_SPI4RST ((uint32_t)0x00002000) 05120 #define RCC_APB2RSTR_SYSCFGRST ((uint32_t)0x00004000) 05121 #define RCC_APB2RSTR_TIM9RST ((uint32_t)0x00010000) 05122 #define RCC_APB2RSTR_TIM10RST ((uint32_t)0x00020000) 05123 #define RCC_APB2RSTR_TIM11RST ((uint32_t)0x00040000) 05124 #define RCC_APB2RSTR_SPI5RST ((uint32_t)0x00100000) 05125 #define RCC_APB2RSTR_SPI6RST ((uint32_t)0x00200000) 05126 05127 /* Old SPI1RST bit definition, maintained for legacy purpose */ 05128 #define RCC_APB2RSTR_SPI1 RCC_APB2RSTR_SPI1RST 05129 05130 /******************** Bit definition for RCC_AHB1ENR register ***************/ 05131 #define RCC_AHB1ENR_GPIOAEN ((uint32_t)0x00000001) 05132 #define RCC_AHB1ENR_GPIOBEN ((uint32_t)0x00000002) 05133 #define RCC_AHB1ENR_GPIOCEN ((uint32_t)0x00000004) 05134 #define RCC_AHB1ENR_GPIODEN ((uint32_t)0x00000008) 05135 #define RCC_AHB1ENR_GPIOEEN ((uint32_t)0x00000010) 05136 #define RCC_AHB1ENR_GPIOFEN ((uint32_t)0x00000020) 05137 #define RCC_AHB1ENR_GPIOGEN ((uint32_t)0x00000040) 05138 #define RCC_AHB1ENR_GPIOHEN ((uint32_t)0x00000080) 05139 #define RCC_AHB1ENR_GPIOIEN ((uint32_t)0x00000100) 05140 #define RCC_AHB1ENR_CRCEN ((uint32_t)0x00001000) 05141 #define RCC_AHB1ENR_BKPSRAMEN ((uint32_t)0x00040000) 05142 #define RCC_AHB1ENR_CCMDATARAMEN ((uint32_t)0x00100000) 05143 #define RCC_AHB1ENR_DMA1EN ((uint32_t)0x00200000) 05144 #define RCC_AHB1ENR_DMA2EN ((uint32_t)0x00400000) 05145 #define RCC_AHB1ENR_ETHMACEN ((uint32_t)0x02000000) 05146 #define RCC_AHB1ENR_ETHMACTXEN ((uint32_t)0x04000000) 05147 #define RCC_AHB1ENR_ETHMACRXEN ((uint32_t)0x08000000) 05148 #define RCC_AHB1ENR_ETHMACPTPEN ((uint32_t)0x10000000) 05149 #define RCC_AHB1ENR_OTGHSEN ((uint32_t)0x20000000) 05150 #define RCC_AHB1ENR_OTGHSULPIEN ((uint32_t)0x40000000) 05151 05152 /******************** Bit definition for RCC_AHB2ENR register ***************/ 05153 #define RCC_AHB2ENR_DCMIEN ((uint32_t)0x00000001) 05154 #define RCC_AHB2ENR_CRYPEN ((uint32_t)0x00000010) 05155 #define RCC_AHB2ENR_HASHEN ((uint32_t)0x00000020) 05156 #define RCC_AHB2ENR_RNGEN ((uint32_t)0x00000040) 05157 #define RCC_AHB2ENR_OTGFSEN ((uint32_t)0x00000080) 05158 05159 /******************** Bit definition for RCC_AHB3ENR register ***************/ 05160 #define RCC_AHB3ENR_FSMCEN ((uint32_t)0x00000001) 05161 05162 /******************** Bit definition for RCC_APB1ENR register ***************/ 05163 #define RCC_APB1ENR_TIM2EN ((uint32_t)0x00000001) 05164 #define RCC_APB1ENR_TIM3EN ((uint32_t)0x00000002) 05165 #define RCC_APB1ENR_TIM4EN ((uint32_t)0x00000004) 05166 #define RCC_APB1ENR_TIM5EN ((uint32_t)0x00000008) 05167 #define RCC_APB1ENR_TIM6EN ((uint32_t)0x00000010) 05168 #define RCC_APB1ENR_TIM7EN ((uint32_t)0x00000020) 05169 #define RCC_APB1ENR_TIM12EN ((uint32_t)0x00000040) 05170 #define RCC_APB1ENR_TIM13EN ((uint32_t)0x00000080) 05171 #define RCC_APB1ENR_TIM14EN ((uint32_t)0x00000100) 05172 #define RCC_APB1ENR_WWDGEN ((uint32_t)0x00000800) 05173 #define RCC_APB1ENR_SPI2EN ((uint32_t)0x00004000) 05174 #define RCC_APB1ENR_SPI3EN ((uint32_t)0x00008000) 05175 #define RCC_APB1ENR_USART2EN ((uint32_t)0x00020000) 05176 #define RCC_APB1ENR_USART3EN ((uint32_t)0x00040000) 05177 #define RCC_APB1ENR_UART4EN ((uint32_t)0x00080000) 05178 #define RCC_APB1ENR_UART5EN ((uint32_t)0x00100000) 05179 #define RCC_APB1ENR_I2C1EN ((uint32_t)0x00200000) 05180 #define RCC_APB1ENR_I2C2EN ((uint32_t)0x00400000) 05181 #define RCC_APB1ENR_I2C3EN ((uint32_t)0x00800000) 05182 #define RCC_APB1ENR_CAN1EN ((uint32_t)0x02000000) 05183 #define RCC_APB1ENR_CAN2EN ((uint32_t)0x04000000) 05184 #define RCC_APB1ENR_PWREN ((uint32_t)0x10000000) 05185 #define RCC_APB1ENR_DACEN ((uint32_t)0x20000000) 05186 #define RCC_APB1ENR_UART7EN ((uint32_t)0x40000000) 05187 #define RCC_APB1ENR_UART8EN ((uint32_t)0x80000000) 05188 05189 /******************** Bit definition for RCC_APB2ENR register ***************/ 05190 #define RCC_APB2ENR_TIM1EN ((uint32_t)0x00000001) 05191 #define RCC_APB2ENR_TIM8EN ((uint32_t)0x00000002) 05192 #define RCC_APB2ENR_USART1EN ((uint32_t)0x00000010) 05193 #define RCC_APB2ENR_USART6EN ((uint32_t)0x00000020) 05194 #define RCC_APB2ENR_ADC1EN ((uint32_t)0x00000100) 05195 #define RCC_APB2ENR_ADC2EN ((uint32_t)0x00000200) 05196 #define RCC_APB2ENR_ADC3EN ((uint32_t)0x00000400) 05197 #define RCC_APB2ENR_SDIOEN ((uint32_t)0x00000800) 05198 #define RCC_APB2ENR_SPI1EN ((uint32_t)0x00001000) 05199 #define RCC_APB2ENR_SPI4EN ((uint32_t)0x00002000) 05200 #define RCC_APB2ENR_SYSCFGEN ((uint32_t)0x00004000) 05201 #define RCC_APB2ENR_TIM9EN ((uint32_t)0x00010000) 05202 #define RCC_APB2ENR_TIM10EN ((uint32_t)0x00020000) 05203 #define RCC_APB2ENR_TIM11EN ((uint32_t)0x00040000) 05204 #define RCC_APB2ENR_SPI5EN ((uint32_t)0x00100000) 05205 #define RCC_APB2ENR_SPI6EN ((uint32_t)0x00200000) 05206 05207 /******************** Bit definition for RCC_AHB1LPENR register *************/ 05208 #define RCC_AHB1LPENR_GPIOALPEN ((uint32_t)0x00000001) 05209 #define RCC_AHB1LPENR_GPIOBLPEN ((uint32_t)0x00000002) 05210 #define RCC_AHB1LPENR_GPIOCLPEN ((uint32_t)0x00000004) 05211 #define RCC_AHB1LPENR_GPIODLPEN ((uint32_t)0x00000008) 05212 #define RCC_AHB1LPENR_GPIOELPEN ((uint32_t)0x00000010) 05213 #define RCC_AHB1LPENR_GPIOFLPEN ((uint32_t)0x00000020) 05214 #define RCC_AHB1LPENR_GPIOGLPEN ((uint32_t)0x00000040) 05215 #define RCC_AHB1LPENR_GPIOHLPEN ((uint32_t)0x00000080) 05216 #define RCC_AHB1LPENR_GPIOILPEN ((uint32_t)0x00000100) 05217 #define RCC_AHB1LPENR_CRCLPEN ((uint32_t)0x00001000) 05218 #define RCC_AHB1LPENR_FLITFLPEN ((uint32_t)0x00008000) 05219 #define RCC_AHB1LPENR_SRAM1LPEN ((uint32_t)0x00010000) 05220 #define RCC_AHB1LPENR_SRAM2LPEN ((uint32_t)0x00020000) 05221 #define RCC_AHB1LPENR_BKPSRAMLPEN ((uint32_t)0x00040000) 05222 #define RCC_AHB1LPENR_SRAM3LPEN ((uint32_t)0x00080000) 05223 #define RCC_AHB1LPENR_DMA1LPEN ((uint32_t)0x00200000) 05224 #define RCC_AHB1LPENR_DMA2LPEN ((uint32_t)0x00400000) 05225 #define RCC_AHB1LPENR_ETHMACLPEN ((uint32_t)0x02000000) 05226 #define RCC_AHB1LPENR_ETHMACTXLPEN ((uint32_t)0x04000000) 05227 #define RCC_AHB1LPENR_ETHMACRXLPEN ((uint32_t)0x08000000) 05228 #define RCC_AHB1LPENR_ETHMACPTPLPEN ((uint32_t)0x10000000) 05229 #define RCC_AHB1LPENR_OTGHSLPEN ((uint32_t)0x20000000) 05230 #define RCC_AHB1LPENR_OTGHSULPILPEN ((uint32_t)0x40000000) 05231 05232 /******************** Bit definition for RCC_AHB2LPENR register *************/ 05233 #define RCC_AHB2LPENR_DCMILPEN ((uint32_t)0x00000001) 05234 #define RCC_AHB2LPENR_CRYPLPEN ((uint32_t)0x00000010) 05235 #define RCC_AHB2LPENR_HASHLPEN ((uint32_t)0x00000020) 05236 #define RCC_AHB2LPENR_RNGLPEN ((uint32_t)0x00000040) 05237 #define RCC_AHB2LPENR_OTGFSLPEN ((uint32_t)0x00000080) 05238 05239 /******************** Bit definition for RCC_AHB3LPENR register *************/ 05240 #define RCC_AHB3LPENR_FSMCLPEN ((uint32_t)0x00000001) 05241 05242 /******************** Bit definition for RCC_APB1LPENR register *************/ 05243 #define RCC_APB1LPENR_TIM2LPEN ((uint32_t)0x00000001) 05244 #define RCC_APB1LPENR_TIM3LPEN ((uint32_t)0x00000002) 05245 #define RCC_APB1LPENR_TIM4LPEN ((uint32_t)0x00000004) 05246 #define RCC_APB1LPENR_TIM5LPEN ((uint32_t)0x00000008) 05247 #define RCC_APB1LPENR_TIM6LPEN ((uint32_t)0x00000010) 05248 #define RCC_APB1LPENR_TIM7LPEN ((uint32_t)0x00000020) 05249 #define RCC_APB1LPENR_TIM12LPEN ((uint32_t)0x00000040) 05250 #define RCC_APB1LPENR_TIM13LPEN ((uint32_t)0x00000080) 05251 #define RCC_APB1LPENR_TIM14LPEN ((uint32_t)0x00000100) 05252 #define RCC_APB1LPENR_WWDGLPEN ((uint32_t)0x00000800) 05253 #define RCC_APB1LPENR_SPI2LPEN ((uint32_t)0x00004000) 05254 #define RCC_APB1LPENR_SPI3LPEN ((uint32_t)0x00008000) 05255 #define RCC_APB1LPENR_USART2LPEN ((uint32_t)0x00020000) 05256 #define RCC_APB1LPENR_USART3LPEN ((uint32_t)0x00040000) 05257 #define RCC_APB1LPENR_UART4LPEN ((uint32_t)0x00080000) 05258 #define RCC_APB1LPENR_UART5LPEN ((uint32_t)0x00100000) 05259 #define RCC_APB1LPENR_I2C1LPEN ((uint32_t)0x00200000) 05260 #define RCC_APB1LPENR_I2C2LPEN ((uint32_t)0x00400000) 05261 #define RCC_APB1LPENR_I2C3LPEN ((uint32_t)0x00800000) 05262 #define RCC_APB1LPENR_CAN1LPEN ((uint32_t)0x02000000) 05263 #define RCC_APB1LPENR_CAN2LPEN ((uint32_t)0x04000000) 05264 #define RCC_APB1LPENR_PWRLPEN ((uint32_t)0x10000000) 05265 #define RCC_APB1LPENR_DACLPEN ((uint32_t)0x20000000) 05266 #define RCC_APB1LPENR_UART7LPEN ((uint32_t)0x40000000) 05267 #define RCC_APB1LPENR_UART8LPEN ((uint32_t)0x80000000) 05268 05269 /******************** Bit definition for RCC_APB2LPENR register *************/ 05270 #define RCC_APB2LPENR_TIM1LPEN ((uint32_t)0x00000001) 05271 #define RCC_APB2LPENR_TIM8LPEN ((uint32_t)0x00000002) 05272 #define RCC_APB2LPENR_USART1LPEN ((uint32_t)0x00000010) 05273 #define RCC_APB2LPENR_USART6LPEN ((uint32_t)0x00000020) 05274 #define RCC_APB2LPENR_ADC1LPEN ((uint32_t)0x00000100) 05275 #define RCC_APB2LPENR_ADC2PEN ((uint32_t)0x00000200) 05276 #define RCC_APB2LPENR_ADC3LPEN ((uint32_t)0x00000400) 05277 #define RCC_APB2LPENR_SDIOLPEN ((uint32_t)0x00000800) 05278 #define RCC_APB2LPENR_SPI1LPEN ((uint32_t)0x00001000) 05279 #define RCC_APB2LPENR_SPI4LPEN ((uint32_t)0x00002000) 05280 #define RCC_APB2LPENR_SYSCFGLPEN ((uint32_t)0x00004000) 05281 #define RCC_APB2LPENR_TIM9LPEN ((uint32_t)0x00010000) 05282 #define RCC_APB2LPENR_TIM10LPEN ((uint32_t)0x00020000) 05283 #define RCC_APB2LPENR_TIM11LPEN ((uint32_t)0x00040000) 05284 #define RCC_APB2LPENR_SPI5LPEN ((uint32_t)0x00100000) 05285 #define RCC_APB2LPENR_SPI6LPEN ((uint32_t)0x00200000) 05286 05287 /******************** Bit definition for RCC_BDCR register ******************/ 05288 #define RCC_BDCR_LSEON ((uint32_t)0x00000001) 05289 #define RCC_BDCR_LSERDY ((uint32_t)0x00000002) 05290 #define RCC_BDCR_LSEBYP ((uint32_t)0x00000004) 05291 05292 #define RCC_BDCR_RTCSEL ((uint32_t)0x00000300) 05293 #define RCC_BDCR_RTCSEL_0 ((uint32_t)0x00000100) 05294 #define RCC_BDCR_RTCSEL_1 ((uint32_t)0x00000200) 05295 05296 #define RCC_BDCR_RTCEN ((uint32_t)0x00008000) 05297 #define RCC_BDCR_BDRST ((uint32_t)0x00010000) 05298 05299 /******************** Bit definition for RCC_CSR register *******************/ 05300 #define RCC_CSR_LSION ((uint32_t)0x00000001) 05301 #define RCC_CSR_LSIRDY ((uint32_t)0x00000002) 05302 #define RCC_CSR_RMVF ((uint32_t)0x01000000) 05303 #define RCC_CSR_BORRSTF ((uint32_t)0x02000000) 05304 #define RCC_CSR_PADRSTF ((uint32_t)0x04000000) 05305 #define RCC_CSR_PORRSTF ((uint32_t)0x08000000) 05306 #define RCC_CSR_SFTRSTF ((uint32_t)0x10000000) 05307 #define RCC_CSR_WDGRSTF ((uint32_t)0x20000000) 05308 #define RCC_CSR_WWDGRSTF ((uint32_t)0x40000000) 05309 #define RCC_CSR_LPWRRSTF ((uint32_t)0x80000000) 05310 05311 /******************** Bit definition for RCC_SSCGR register *****************/ 05312 #define RCC_SSCGR_MODPER ((uint32_t)0x00001FFF) 05313 #define RCC_SSCGR_INCSTEP ((uint32_t)0x0FFFE000) 05314 #define RCC_SSCGR_SPREADSEL ((uint32_t)0x40000000) 05315 #define RCC_SSCGR_SSCGEN ((uint32_t)0x80000000) 05316 05317 /******************** Bit definition for RCC_PLLI2SCFGR register ************/ 05318 #define RCC_PLLI2SCFGR_PLLI2SN ((uint32_t)0x00007FC0) 05319 #define RCC_PLLI2SCFGR_PLLI2SR ((uint32_t)0x70000000) 05320 05321 /******************** Bit definition for RCC_DCKCFGR register ***************/ 05322 #define RCC_DCKCFGR_TIMPRE ((uint32_t)0x01000000) 05323 05324 05325 /******************************************************************************/ 05326 /* */ 05327 /* RNG */ 05328 /* */ 05329 /******************************************************************************/ 05330 /******************** Bits definition for RNG_CR register *******************/ 05331 #define RNG_CR_RNGEN ((uint32_t)0x00000004) 05332 #define RNG_CR_IE ((uint32_t)0x00000008) 05333 05334 /******************** Bits definition for RNG_SR register *******************/ 05335 #define RNG_SR_DRDY ((uint32_t)0x00000001) 05336 #define RNG_SR_CECS ((uint32_t)0x00000002) 05337 #define RNG_SR_SECS ((uint32_t)0x00000004) 05338 #define RNG_SR_CEIS ((uint32_t)0x00000020) 05339 #define RNG_SR_SEIS ((uint32_t)0x00000040) 05340 05341 /******************************************************************************/ 05342 /* */ 05343 /* Real-Time Clock (RTC) */ 05344 /* */ 05345 /******************************************************************************/ 05346 /******************** Bits definition for RTC_TR register *******************/ 05347 #define RTC_TR_PM ((uint32_t)0x00400000) 05348 #define RTC_TR_HT ((uint32_t)0x00300000) 05349 #define RTC_TR_HT_0 ((uint32_t)0x00100000) 05350 #define RTC_TR_HT_1 ((uint32_t)0x00200000) 05351 #define RTC_TR_HU ((uint32_t)0x000F0000) 05352 #define RTC_TR_HU_0 ((uint32_t)0x00010000) 05353 #define RTC_TR_HU_1 ((uint32_t)0x00020000) 05354 #define RTC_TR_HU_2 ((uint32_t)0x00040000) 05355 #define RTC_TR_HU_3 ((uint32_t)0x00080000) 05356 #define RTC_TR_MNT ((uint32_t)0x00007000) 05357 #define RTC_TR_MNT_0 ((uint32_t)0x00001000) 05358 #define RTC_TR_MNT_1 ((uint32_t)0x00002000) 05359 #define RTC_TR_MNT_2 ((uint32_t)0x00004000) 05360 #define RTC_TR_MNU ((uint32_t)0x00000F00) 05361 #define RTC_TR_MNU_0 ((uint32_t)0x00000100) 05362 #define RTC_TR_MNU_1 ((uint32_t)0x00000200) 05363 #define RTC_TR_MNU_2 ((uint32_t)0x00000400) 05364 #define RTC_TR_MNU_3 ((uint32_t)0x00000800) 05365 #define RTC_TR_ST ((uint32_t)0x00000070) 05366 #define RTC_TR_ST_0 ((uint32_t)0x00000010) 05367 #define RTC_TR_ST_1 ((uint32_t)0x00000020) 05368 #define RTC_TR_ST_2 ((uint32_t)0x00000040) 05369 #define RTC_TR_SU ((uint32_t)0x0000000F) 05370 #define RTC_TR_SU_0 ((uint32_t)0x00000001) 05371 #define RTC_TR_SU_1 ((uint32_t)0x00000002) 05372 #define RTC_TR_SU_2 ((uint32_t)0x00000004) 05373 #define RTC_TR_SU_3 ((uint32_t)0x00000008) 05374 05375 /******************** Bits definition for RTC_DR register *******************/ 05376 #define RTC_DR_YT ((uint32_t)0x00F00000) 05377 #define RTC_DR_YT_0 ((uint32_t)0x00100000) 05378 #define RTC_DR_YT_1 ((uint32_t)0x00200000) 05379 #define RTC_DR_YT_2 ((uint32_t)0x00400000) 05380 #define RTC_DR_YT_3 ((uint32_t)0x00800000) 05381 #define RTC_DR_YU ((uint32_t)0x000F0000) 05382 #define RTC_DR_YU_0 ((uint32_t)0x00010000) 05383 #define RTC_DR_YU_1 ((uint32_t)0x00020000) 05384 #define RTC_DR_YU_2 ((uint32_t)0x00040000) 05385 #define RTC_DR_YU_3 ((uint32_t)0x00080000) 05386 #define RTC_DR_WDU ((uint32_t)0x0000E000) 05387 #define RTC_DR_WDU_0 ((uint32_t)0x00002000) 05388 #define RTC_DR_WDU_1 ((uint32_t)0x00004000) 05389 #define RTC_DR_WDU_2 ((uint32_t)0x00008000) 05390 #define RTC_DR_MT ((uint32_t)0x00001000) 05391 #define RTC_DR_MU ((uint32_t)0x00000F00) 05392 #define RTC_DR_MU_0 ((uint32_t)0x00000100) 05393 #define RTC_DR_MU_1 ((uint32_t)0x00000200) 05394 #define RTC_DR_MU_2 ((uint32_t)0x00000400) 05395 #define RTC_DR_MU_3 ((uint32_t)0x00000800) 05396 #define RTC_DR_DT ((uint32_t)0x00000030) 05397 #define RTC_DR_DT_0 ((uint32_t)0x00000010) 05398 #define RTC_DR_DT_1 ((uint32_t)0x00000020) 05399 #define RTC_DR_DU ((uint32_t)0x0000000F) 05400 #define RTC_DR_DU_0 ((uint32_t)0x00000001) 05401 #define RTC_DR_DU_1 ((uint32_t)0x00000002) 05402 #define RTC_DR_DU_2 ((uint32_t)0x00000004) 05403 #define RTC_DR_DU_3 ((uint32_t)0x00000008) 05404 05405 /******************** Bits definition for RTC_CR register *******************/ 05406 #define RTC_CR_COE ((uint32_t)0x00800000) 05407 #define RTC_CR_OSEL ((uint32_t)0x00600000) 05408 #define RTC_CR_OSEL_0 ((uint32_t)0x00200000) 05409 #define RTC_CR_OSEL_1 ((uint32_t)0x00400000) 05410 #define RTC_CR_POL ((uint32_t)0x00100000) 05411 #define RTC_CR_COSEL ((uint32_t)0x00080000) 05412 #define RTC_CR_BCK ((uint32_t)0x00040000) 05413 #define RTC_CR_SUB1H ((uint32_t)0x00020000) 05414 #define RTC_CR_ADD1H ((uint32_t)0x00010000) 05415 #define RTC_CR_TSIE ((uint32_t)0x00008000) 05416 #define RTC_CR_WUTIE ((uint32_t)0x00004000) 05417 #define RTC_CR_ALRBIE ((uint32_t)0x00002000) 05418 #define RTC_CR_ALRAIE ((uint32_t)0x00001000) 05419 #define RTC_CR_TSE ((uint32_t)0x00000800) 05420 #define RTC_CR_WUTE ((uint32_t)0x00000400) 05421 #define RTC_CR_ALRBE ((uint32_t)0x00000200) 05422 #define RTC_CR_ALRAE ((uint32_t)0x00000100) 05423 #define RTC_CR_DCE ((uint32_t)0x00000080) 05424 #define RTC_CR_FMT ((uint32_t)0x00000040) 05425 #define RTC_CR_BYPSHAD ((uint32_t)0x00000020) 05426 #define RTC_CR_REFCKON ((uint32_t)0x00000010) 05427 #define RTC_CR_TSEDGE ((uint32_t)0x00000008) 05428 #define RTC_CR_WUCKSEL ((uint32_t)0x00000007) 05429 #define RTC_CR_WUCKSEL_0 ((uint32_t)0x00000001) 05430 #define RTC_CR_WUCKSEL_1 ((uint32_t)0x00000002) 05431 #define RTC_CR_WUCKSEL_2 ((uint32_t)0x00000004) 05432 05433 /******************** Bits definition for RTC_ISR register ******************/ 05434 #define RTC_ISR_RECALPF ((uint32_t)0x00010000) 05435 #define RTC_ISR_TAMP1F ((uint32_t)0x00002000) 05436 #define RTC_ISR_TSOVF ((uint32_t)0x00001000) 05437 #define RTC_ISR_TSF ((uint32_t)0x00000800) 05438 #define RTC_ISR_WUTF ((uint32_t)0x00000400) 05439 #define RTC_ISR_ALRBF ((uint32_t)0x00000200) 05440 #define RTC_ISR_ALRAF ((uint32_t)0x00000100) 05441 #define RTC_ISR_INIT ((uint32_t)0x00000080) 05442 #define RTC_ISR_INITF ((uint32_t)0x00000040) 05443 #define RTC_ISR_RSF ((uint32_t)0x00000020) 05444 #define RTC_ISR_INITS ((uint32_t)0x00000010) 05445 #define RTC_ISR_SHPF ((uint32_t)0x00000008) 05446 #define RTC_ISR_WUTWF ((uint32_t)0x00000004) 05447 #define RTC_ISR_ALRBWF ((uint32_t)0x00000002) 05448 #define RTC_ISR_ALRAWF ((uint32_t)0x00000001) 05449 05450 /******************** Bits definition for RTC_PRER register *****************/ 05451 #define RTC_PRER_PREDIV_A ((uint32_t)0x007F0000) 05452 #define RTC_PRER_PREDIV_S ((uint32_t)0x00001FFF) 05453 05454 /******************** Bits definition for RTC_WUTR register *****************/ 05455 #define RTC_WUTR_WUT ((uint32_t)0x0000FFFF) 05456 05457 /******************** Bits definition for RTC_CALIBR register ***************/ 05458 #define RTC_CALIBR_DCS ((uint32_t)0x00000080) 05459 #define RTC_CALIBR_DC ((uint32_t)0x0000001F) 05460 05461 /******************** Bits definition for RTC_ALRMAR register ***************/ 05462 #define RTC_ALRMAR_MSK4 ((uint32_t)0x80000000) 05463 #define RTC_ALRMAR_WDSEL ((uint32_t)0x40000000) 05464 #define RTC_ALRMAR_DT ((uint32_t)0x30000000) 05465 #define RTC_ALRMAR_DT_0 ((uint32_t)0x10000000) 05466 #define RTC_ALRMAR_DT_1 ((uint32_t)0x20000000) 05467 #define RTC_ALRMAR_DU ((uint32_t)0x0F000000) 05468 #define RTC_ALRMAR_DU_0 ((uint32_t)0x01000000) 05469 #define RTC_ALRMAR_DU_1 ((uint32_t)0x02000000) 05470 #define RTC_ALRMAR_DU_2 ((uint32_t)0x04000000) 05471 #define RTC_ALRMAR_DU_3 ((uint32_t)0x08000000) 05472 #define RTC_ALRMAR_MSK3 ((uint32_t)0x00800000) 05473 #define RTC_ALRMAR_PM ((uint32_t)0x00400000) 05474 #define RTC_ALRMAR_HT ((uint32_t)0x00300000) 05475 #define RTC_ALRMAR_HT_0 ((uint32_t)0x00100000) 05476 #define RTC_ALRMAR_HT_1 ((uint32_t)0x00200000) 05477 #define RTC_ALRMAR_HU ((uint32_t)0x000F0000) 05478 #define RTC_ALRMAR_HU_0 ((uint32_t)0x00010000) 05479 #define RTC_ALRMAR_HU_1 ((uint32_t)0x00020000) 05480 #define RTC_ALRMAR_HU_2 ((uint32_t)0x00040000) 05481 #define RTC_ALRMAR_HU_3 ((uint32_t)0x00080000) 05482 #define RTC_ALRMAR_MSK2 ((uint32_t)0x00008000) 05483 #define RTC_ALRMAR_MNT ((uint32_t)0x00007000) 05484 #define RTC_ALRMAR_MNT_0 ((uint32_t)0x00001000) 05485 #define RTC_ALRMAR_MNT_1 ((uint32_t)0x00002000) 05486 #define RTC_ALRMAR_MNT_2 ((uint32_t)0x00004000) 05487 #define RTC_ALRMAR_MNU ((uint32_t)0x00000F00) 05488 #define RTC_ALRMAR_MNU_0 ((uint32_t)0x00000100) 05489 #define RTC_ALRMAR_MNU_1 ((uint32_t)0x00000200) 05490 #define RTC_ALRMAR_MNU_2 ((uint32_t)0x00000400) 05491 #define RTC_ALRMAR_MNU_3 ((uint32_t)0x00000800) 05492 #define RTC_ALRMAR_MSK1 ((uint32_t)0x00000080) 05493 #define RTC_ALRMAR_ST ((uint32_t)0x00000070) 05494 #define RTC_ALRMAR_ST_0 ((uint32_t)0x00000010) 05495 #define RTC_ALRMAR_ST_1 ((uint32_t)0x00000020) 05496 #define RTC_ALRMAR_ST_2 ((uint32_t)0x00000040) 05497 #define RTC_ALRMAR_SU ((uint32_t)0x0000000F) 05498 #define RTC_ALRMAR_SU_0 ((uint32_t)0x00000001) 05499 #define RTC_ALRMAR_SU_1 ((uint32_t)0x00000002) 05500 #define RTC_ALRMAR_SU_2 ((uint32_t)0x00000004) 05501 #define RTC_ALRMAR_SU_3 ((uint32_t)0x00000008) 05502 05503 /******************** Bits definition for RTC_ALRMBR register ***************/ 05504 #define RTC_ALRMBR_MSK4 ((uint32_t)0x80000000) 05505 #define RTC_ALRMBR_WDSEL ((uint32_t)0x40000000) 05506 #define RTC_ALRMBR_DT ((uint32_t)0x30000000) 05507 #define RTC_ALRMBR_DT_0 ((uint32_t)0x10000000) 05508 #define RTC_ALRMBR_DT_1 ((uint32_t)0x20000000) 05509 #define RTC_ALRMBR_DU ((uint32_t)0x0F000000) 05510 #define RTC_ALRMBR_DU_0 ((uint32_t)0x01000000) 05511 #define RTC_ALRMBR_DU_1 ((uint32_t)0x02000000) 05512 #define RTC_ALRMBR_DU_2 ((uint32_t)0x04000000) 05513 #define RTC_ALRMBR_DU_3 ((uint32_t)0x08000000) 05514 #define RTC_ALRMBR_MSK3 ((uint32_t)0x00800000) 05515 #define RTC_ALRMBR_PM ((uint32_t)0x00400000) 05516 #define RTC_ALRMBR_HT ((uint32_t)0x00300000) 05517 #define RTC_ALRMBR_HT_0 ((uint32_t)0x00100000) 05518 #define RTC_ALRMBR_HT_1 ((uint32_t)0x00200000) 05519 #define RTC_ALRMBR_HU ((uint32_t)0x000F0000) 05520 #define RTC_ALRMBR_HU_0 ((uint32_t)0x00010000) 05521 #define RTC_ALRMBR_HU_1 ((uint32_t)0x00020000) 05522 #define RTC_ALRMBR_HU_2 ((uint32_t)0x00040000) 05523 #define RTC_ALRMBR_HU_3 ((uint32_t)0x00080000) 05524 #define RTC_ALRMBR_MSK2 ((uint32_t)0x00008000) 05525 #define RTC_ALRMBR_MNT ((uint32_t)0x00007000) 05526 #define RTC_ALRMBR_MNT_0 ((uint32_t)0x00001000) 05527 #define RTC_ALRMBR_MNT_1 ((uint32_t)0x00002000) 05528 #define RTC_ALRMBR_MNT_2 ((uint32_t)0x00004000) 05529 #define RTC_ALRMBR_MNU ((uint32_t)0x00000F00) 05530 #define RTC_ALRMBR_MNU_0 ((uint32_t)0x00000100) 05531 #define RTC_ALRMBR_MNU_1 ((uint32_t)0x00000200) 05532 #define RTC_ALRMBR_MNU_2 ((uint32_t)0x00000400) 05533 #define RTC_ALRMBR_MNU_3 ((uint32_t)0x00000800) 05534 #define RTC_ALRMBR_MSK1 ((uint32_t)0x00000080) 05535 #define RTC_ALRMBR_ST ((uint32_t)0x00000070) 05536 #define RTC_ALRMBR_ST_0 ((uint32_t)0x00000010) 05537 #define RTC_ALRMBR_ST_1 ((uint32_t)0x00000020) 05538 #define RTC_ALRMBR_ST_2 ((uint32_t)0x00000040) 05539 #define RTC_ALRMBR_SU ((uint32_t)0x0000000F) 05540 #define RTC_ALRMBR_SU_0 ((uint32_t)0x00000001) 05541 #define RTC_ALRMBR_SU_1 ((uint32_t)0x00000002) 05542 #define RTC_ALRMBR_SU_2 ((uint32_t)0x00000004) 05543 #define RTC_ALRMBR_SU_3 ((uint32_t)0x00000008) 05544 05545 /******************** Bits definition for RTC_WPR register ******************/ 05546 #define RTC_WPR_KEY ((uint32_t)0x000000FF) 05547 05548 /******************** Bits definition for RTC_SSR register ******************/ 05549 #define RTC_SSR_SS ((uint32_t)0x0000FFFF) 05550 05551 /******************** Bits definition for RTC_SHIFTR register ***************/ 05552 #define RTC_SHIFTR_SUBFS ((uint32_t)0x00007FFF) 05553 #define RTC_SHIFTR_ADD1S ((uint32_t)0x80000000) 05554 05555 /******************** Bits definition for RTC_TSTR register *****************/ 05556 #define RTC_TSTR_PM ((uint32_t)0x00400000) 05557 #define RTC_TSTR_HT ((uint32_t)0x00300000) 05558 #define RTC_TSTR_HT_0 ((uint32_t)0x00100000) 05559 #define RTC_TSTR_HT_1 ((uint32_t)0x00200000) 05560 #define RTC_TSTR_HU ((uint32_t)0x000F0000) 05561 #define RTC_TSTR_HU_0 ((uint32_t)0x00010000) 05562 #define RTC_TSTR_HU_1 ((uint32_t)0x00020000) 05563 #define RTC_TSTR_HU_2 ((uint32_t)0x00040000) 05564 #define RTC_TSTR_HU_3 ((uint32_t)0x00080000) 05565 #define RTC_TSTR_MNT ((uint32_t)0x00007000) 05566 #define RTC_TSTR_MNT_0 ((uint32_t)0x00001000) 05567 #define RTC_TSTR_MNT_1 ((uint32_t)0x00002000) 05568 #define RTC_TSTR_MNT_2 ((uint32_t)0x00004000) 05569 #define RTC_TSTR_MNU ((uint32_t)0x00000F00) 05570 #define RTC_TSTR_MNU_0 ((uint32_t)0x00000100) 05571 #define RTC_TSTR_MNU_1 ((uint32_t)0x00000200) 05572 #define RTC_TSTR_MNU_2 ((uint32_t)0x00000400) 05573 #define RTC_TSTR_MNU_3 ((uint32_t)0x00000800) 05574 #define RTC_TSTR_ST ((uint32_t)0x00000070) 05575 #define RTC_TSTR_ST_0 ((uint32_t)0x00000010) 05576 #define RTC_TSTR_ST_1 ((uint32_t)0x00000020) 05577 #define RTC_TSTR_ST_2 ((uint32_t)0x00000040) 05578 #define RTC_TSTR_SU ((uint32_t)0x0000000F) 05579 #define RTC_TSTR_SU_0 ((uint32_t)0x00000001) 05580 #define RTC_TSTR_SU_1 ((uint32_t)0x00000002) 05581 #define RTC_TSTR_SU_2 ((uint32_t)0x00000004) 05582 #define RTC_TSTR_SU_3 ((uint32_t)0x00000008) 05583 05584 /******************** Bits definition for RTC_TSDR register *****************/ 05585 #define RTC_TSDR_WDU ((uint32_t)0x0000E000) 05586 #define RTC_TSDR_WDU_0 ((uint32_t)0x00002000) 05587 #define RTC_TSDR_WDU_1 ((uint32_t)0x00004000) 05588 #define RTC_TSDR_WDU_2 ((uint32_t)0x00008000) 05589 #define RTC_TSDR_MT ((uint32_t)0x00001000) 05590 #define RTC_TSDR_MU ((uint32_t)0x00000F00) 05591 #define RTC_TSDR_MU_0 ((uint32_t)0x00000100) 05592 #define RTC_TSDR_MU_1 ((uint32_t)0x00000200) 05593 #define RTC_TSDR_MU_2 ((uint32_t)0x00000400) 05594 #define RTC_TSDR_MU_3 ((uint32_t)0x00000800) 05595 #define RTC_TSDR_DT ((uint32_t)0x00000030) 05596 #define RTC_TSDR_DT_0 ((uint32_t)0x00000010) 05597 #define RTC_TSDR_DT_1 ((uint32_t)0x00000020) 05598 #define RTC_TSDR_DU ((uint32_t)0x0000000F) 05599 #define RTC_TSDR_DU_0 ((uint32_t)0x00000001) 05600 #define RTC_TSDR_DU_1 ((uint32_t)0x00000002) 05601 #define RTC_TSDR_DU_2 ((uint32_t)0x00000004) 05602 #define RTC_TSDR_DU_3 ((uint32_t)0x00000008) 05603 05604 /******************** Bits definition for RTC_TSSSR register ****************/ 05605 #define RTC_TSSSR_SS ((uint32_t)0x0000FFFF) 05606 05607 /******************** Bits definition for RTC_CAL register *****************/ 05608 #define RTC_CALR_CALP ((uint32_t)0x00008000) 05609 #define RTC_CALR_CALW8 ((uint32_t)0x00004000) 05610 #define RTC_CALR_CALW16 ((uint32_t)0x00002000) 05611 #define RTC_CALR_CALM ((uint32_t)0x000001FF) 05612 #define RTC_CALR_CALM_0 ((uint32_t)0x00000001) 05613 #define RTC_CALR_CALM_1 ((uint32_t)0x00000002) 05614 #define RTC_CALR_CALM_2 ((uint32_t)0x00000004) 05615 #define RTC_CALR_CALM_3 ((uint32_t)0x00000008) 05616 #define RTC_CALR_CALM_4 ((uint32_t)0x00000010) 05617 #define RTC_CALR_CALM_5 ((uint32_t)0x00000020) 05618 #define RTC_CALR_CALM_6 ((uint32_t)0x00000040) 05619 #define RTC_CALR_CALM_7 ((uint32_t)0x00000080) 05620 #define RTC_CALR_CALM_8 ((uint32_t)0x00000100) 05621 05622 /******************** Bits definition for RTC_TAFCR register ****************/ 05623 #define RTC_TAFCR_ALARMOUTTYPE ((uint32_t)0x00040000) 05624 #define RTC_TAFCR_TSINSEL ((uint32_t)0x00020000) 05625 #define RTC_TAFCR_TAMPINSEL ((uint32_t)0x00010000) 05626 #define RTC_TAFCR_TAMPPUDIS ((uint32_t)0x00008000) 05627 #define RTC_TAFCR_TAMPPRCH ((uint32_t)0x00006000) 05628 #define RTC_TAFCR_TAMPPRCH_0 ((uint32_t)0x00002000) 05629 #define RTC_TAFCR_TAMPPRCH_1 ((uint32_t)0x00004000) 05630 #define RTC_TAFCR_TAMPFLT ((uint32_t)0x00001800) 05631 #define RTC_TAFCR_TAMPFLT_0 ((uint32_t)0x00000800) 05632 #define RTC_TAFCR_TAMPFLT_1 ((uint32_t)0x00001000) 05633 #define RTC_TAFCR_TAMPFREQ ((uint32_t)0x00000700) 05634 #define RTC_TAFCR_TAMPFREQ_0 ((uint32_t)0x00000100) 05635 #define RTC_TAFCR_TAMPFREQ_1 ((uint32_t)0x00000200) 05636 #define RTC_TAFCR_TAMPFREQ_2 ((uint32_t)0x00000400) 05637 #define RTC_TAFCR_TAMPTS ((uint32_t)0x00000080) 05638 #define RTC_TAFCR_TAMPIE ((uint32_t)0x00000004) 05639 #define RTC_TAFCR_TAMP1TRG ((uint32_t)0x00000002) 05640 #define RTC_TAFCR_TAMP1E ((uint32_t)0x00000001) 05641 05642 /******************** Bits definition for RTC_ALRMASSR register *************/ 05643 #define RTC_ALRMASSR_MASKSS ((uint32_t)0x0F000000) 05644 #define RTC_ALRMASSR_MASKSS_0 ((uint32_t)0x01000000) 05645 #define RTC_ALRMASSR_MASKSS_1 ((uint32_t)0x02000000) 05646 #define RTC_ALRMASSR_MASKSS_2 ((uint32_t)0x04000000) 05647 #define RTC_ALRMASSR_MASKSS_3 ((uint32_t)0x08000000) 05648 #define RTC_ALRMASSR_SS ((uint32_t)0x00007FFF) 05649 05650 /******************** Bits definition for RTC_ALRMBSSR register *************/ 05651 #define RTC_ALRMBSSR_MASKSS ((uint32_t)0x0F000000) 05652 #define RTC_ALRMBSSR_MASKSS_0 ((uint32_t)0x01000000) 05653 #define RTC_ALRMBSSR_MASKSS_1 ((uint32_t)0x02000000) 05654 #define RTC_ALRMBSSR_MASKSS_2 ((uint32_t)0x04000000) 05655 #define RTC_ALRMBSSR_MASKSS_3 ((uint32_t)0x08000000) 05656 #define RTC_ALRMBSSR_SS ((uint32_t)0x00007FFF) 05657 05658 /******************** Bits definition for RTC_BKP0R register ****************/ 05659 #define RTC_BKP0R ((uint32_t)0xFFFFFFFF) 05660 05661 /******************** Bits definition for RTC_BKP1R register ****************/ 05662 #define RTC_BKP1R ((uint32_t)0xFFFFFFFF) 05663 05664 /******************** Bits definition for RTC_BKP2R register ****************/ 05665 #define RTC_BKP2R ((uint32_t)0xFFFFFFFF) 05666 05667 /******************** Bits definition for RTC_BKP3R register ****************/ 05668 #define RTC_BKP3R ((uint32_t)0xFFFFFFFF) 05669 05670 /******************** Bits definition for RTC_BKP4R register ****************/ 05671 #define RTC_BKP4R ((uint32_t)0xFFFFFFFF) 05672 05673 /******************** Bits definition for RTC_BKP5R register ****************/ 05674 #define RTC_BKP5R ((uint32_t)0xFFFFFFFF) 05675 05676 /******************** Bits definition for RTC_BKP6R register ****************/ 05677 #define RTC_BKP6R ((uint32_t)0xFFFFFFFF) 05678 05679 /******************** Bits definition for RTC_BKP7R register ****************/ 05680 #define RTC_BKP7R ((uint32_t)0xFFFFFFFF) 05681 05682 /******************** Bits definition for RTC_BKP8R register ****************/ 05683 #define RTC_BKP8R ((uint32_t)0xFFFFFFFF) 05684 05685 /******************** Bits definition for RTC_BKP9R register ****************/ 05686 #define RTC_BKP9R ((uint32_t)0xFFFFFFFF) 05687 05688 /******************** Bits definition for RTC_BKP10R register ***************/ 05689 #define RTC_BKP10R ((uint32_t)0xFFFFFFFF) 05690 05691 /******************** Bits definition for RTC_BKP11R register ***************/ 05692 #define RTC_BKP11R ((uint32_t)0xFFFFFFFF) 05693 05694 /******************** Bits definition for RTC_BKP12R register ***************/ 05695 #define RTC_BKP12R ((uint32_t)0xFFFFFFFF) 05696 05697 /******************** Bits definition for RTC_BKP13R register ***************/ 05698 #define RTC_BKP13R ((uint32_t)0xFFFFFFFF) 05699 05700 /******************** Bits definition for RTC_BKP14R register ***************/ 05701 #define RTC_BKP14R ((uint32_t)0xFFFFFFFF) 05702 05703 /******************** Bits definition for RTC_BKP15R register ***************/ 05704 #define RTC_BKP15R ((uint32_t)0xFFFFFFFF) 05705 05706 /******************** Bits definition for RTC_BKP16R register ***************/ 05707 #define RTC_BKP16R ((uint32_t)0xFFFFFFFF) 05708 05709 /******************** Bits definition for RTC_BKP17R register ***************/ 05710 #define RTC_BKP17R ((uint32_t)0xFFFFFFFF) 05711 05712 /******************** Bits definition for RTC_BKP18R register ***************/ 05713 #define RTC_BKP18R ((uint32_t)0xFFFFFFFF) 05714 05715 /******************** Bits definition for RTC_BKP19R register ***************/ 05716 #define RTC_BKP19R ((uint32_t)0xFFFFFFFF) 05717 05718 05719 /******************************************************************************/ 05720 /* */ 05721 /* SD host Interface */ 05722 /* */ 05723 /******************************************************************************/ 05724 /****************** Bit definition for SDIO_POWER register ******************/ 05725 #define SDIO_POWER_PWRCTRL ((uint8_t)0x03) /*!<PWRCTRL[1:0] bits (Power supply control bits) */ 05726 #define SDIO_POWER_PWRCTRL_0 ((uint8_t)0x01) /*!<Bit 0 */ 05727 #define SDIO_POWER_PWRCTRL_1 ((uint8_t)0x02) /*!<Bit 1 */ 05728 05729 /****************** Bit definition for SDIO_CLKCR register ******************/ 05730 #define SDIO_CLKCR_CLKDIV ((uint16_t)0x00FF) /*!<Clock divide factor */ 05731 #define SDIO_CLKCR_CLKEN ((uint16_t)0x0100) /*!<Clock enable bit */ 05732 #define SDIO_CLKCR_PWRSAV ((uint16_t)0x0200) /*!<Power saving configuration bit */ 05733 #define SDIO_CLKCR_BYPASS ((uint16_t)0x0400) /*!<Clock divider bypass enable bit */ 05734 05735 #define SDIO_CLKCR_WIDBUS ((uint16_t)0x1800) /*!<WIDBUS[1:0] bits (Wide bus mode enable bit) */ 05736 #define SDIO_CLKCR_WIDBUS_0 ((uint16_t)0x0800) /*!<Bit 0 */ 05737 #define SDIO_CLKCR_WIDBUS_1 ((uint16_t)0x1000) /*!<Bit 1 */ 05738 05739 #define SDIO_CLKCR_NEGEDGE ((uint16_t)0x2000) /*!<SDIO_CK dephasing selection bit */ 05740 #define SDIO_CLKCR_HWFC_EN ((uint16_t)0x4000) /*!<HW Flow Control enable */ 05741 05742 /******************* Bit definition for SDIO_ARG register *******************/ 05743 #define SDIO_ARG_CMDARG ((uint32_t)0xFFFFFFFF) /*!<Command argument */ 05744 05745 /******************* Bit definition for SDIO_CMD register *******************/ 05746 #define SDIO_CMD_CMDINDEX ((uint16_t)0x003F) /*!<Command Index */ 05747 05748 #define SDIO_CMD_WAITRESP ((uint16_t)0x00C0) /*!<WAITRESP[1:0] bits (Wait for response bits) */ 05749 #define SDIO_CMD_WAITRESP_0 ((uint16_t)0x0040) /*!< Bit 0 */ 05750 #define SDIO_CMD_WAITRESP_1 ((uint16_t)0x0080) /*!< Bit 1 */ 05751 05752 #define SDIO_CMD_WAITINT ((uint16_t)0x0100) /*!<CPSM Waits for Interrupt Request */ 05753 #define SDIO_CMD_WAITPEND ((uint16_t)0x0200) /*!<CPSM Waits for ends of data transfer (CmdPend internal signal) */ 05754 #define SDIO_CMD_CPSMEN ((uint16_t)0x0400) /*!<Command path state machine (CPSM) Enable bit */ 05755 #define SDIO_CMD_SDIOSUSPEND ((uint16_t)0x0800) /*!<SD I/O suspend command */ 05756 #define SDIO_CMD_ENCMDCOMPL ((uint16_t)0x1000) /*!<Enable CMD completion */ 05757 #define SDIO_CMD_NIEN ((uint16_t)0x2000) /*!<Not Interrupt Enable */ 05758 #define SDIO_CMD_CEATACMD ((uint16_t)0x4000) /*!<CE-ATA command */ 05759 05760 /***************** Bit definition for SDIO_RESPCMD register *****************/ 05761 #define SDIO_RESPCMD_RESPCMD ((uint8_t)0x3F) /*!<Response command index */ 05762 05763 /****************** Bit definition for SDIO_RESP0 register ******************/ 05764 #define SDIO_RESP0_CARDSTATUS0 ((uint32_t)0xFFFFFFFF) /*!<Card Status */ 05765 05766 /****************** Bit definition for SDIO_RESP1 register ******************/ 05767 #define SDIO_RESP1_CARDSTATUS1 ((uint32_t)0xFFFFFFFF) /*!<Card Status */ 05768 05769 /****************** Bit definition for SDIO_RESP2 register ******************/ 05770 #define SDIO_RESP2_CARDSTATUS2 ((uint32_t)0xFFFFFFFF) /*!<Card Status */ 05771 05772 /****************** Bit definition for SDIO_RESP3 register ******************/ 05773 #define SDIO_RESP3_CARDSTATUS3 ((uint32_t)0xFFFFFFFF) /*!<Card Status */ 05774 05775 /****************** Bit definition for SDIO_RESP4 register ******************/ 05776 #define SDIO_RESP4_CARDSTATUS4 ((uint32_t)0xFFFFFFFF) /*!<Card Status */ 05777 05778 /****************** Bit definition for SDIO_DTIMER register *****************/ 05779 #define SDIO_DTIMER_DATATIME ((uint32_t)0xFFFFFFFF) /*!<Data timeout period. */ 05780 05781 /****************** Bit definition for SDIO_DLEN register *******************/ 05782 #define SDIO_DLEN_DATALENGTH ((uint32_t)0x01FFFFFF) /*!<Data length value */ 05783 05784 /****************** Bit definition for SDIO_DCTRL register ******************/ 05785 #define SDIO_DCTRL_DTEN ((uint16_t)0x0001) /*!<Data transfer enabled bit */ 05786 #define SDIO_DCTRL_DTDIR ((uint16_t)0x0002) /*!<Data transfer direction selection */ 05787 #define SDIO_DCTRL_DTMODE ((uint16_t)0x0004) /*!<Data transfer mode selection */ 05788 #define SDIO_DCTRL_DMAEN ((uint16_t)0x0008) /*!<DMA enabled bit */ 05789 05790 #define SDIO_DCTRL_DBLOCKSIZE ((uint16_t)0x00F0) /*!<DBLOCKSIZE[3:0] bits (Data block size) */ 05791 #define SDIO_DCTRL_DBLOCKSIZE_0 ((uint16_t)0x0010) /*!<Bit 0 */ 05792 #define SDIO_DCTRL_DBLOCKSIZE_1 ((uint16_t)0x0020) /*!<Bit 1 */ 05793 #define SDIO_DCTRL_DBLOCKSIZE_2 ((uint16_t)0x0040) /*!<Bit 2 */ 05794 #define SDIO_DCTRL_DBLOCKSIZE_3 ((uint16_t)0x0080) /*!<Bit 3 */ 05795 05796 #define SDIO_DCTRL_RWSTART ((uint16_t)0x0100) /*!<Read wait start */ 05797 #define SDIO_DCTRL_RWSTOP ((uint16_t)0x0200) /*!<Read wait stop */ 05798 #define SDIO_DCTRL_RWMOD ((uint16_t)0x0400) /*!<Read wait mode */ 05799 #define SDIO_DCTRL_SDIOEN ((uint16_t)0x0800) /*!<SD I/O enable functions */ 05800 05801 /****************** Bit definition for SDIO_DCOUNT register *****************/ 05802 #define SDIO_DCOUNT_DATACOUNT ((uint32_t)0x01FFFFFF) /*!<Data count value */ 05803 05804 /****************** Bit definition for SDIO_STA register ********************/ 05805 #define SDIO_STA_CCRCFAIL ((uint32_t)0x00000001) /*!<Command response received (CRC check failed) */ 05806 #define SDIO_STA_DCRCFAIL ((uint32_t)0x00000002) /*!<Data block sent/received (CRC check failed) */ 05807 #define SDIO_STA_CTIMEOUT ((uint32_t)0x00000004) /*!<Command response timeout */ 05808 #define SDIO_STA_DTIMEOUT ((uint32_t)0x00000008) /*!<Data timeout */ 05809 #define SDIO_STA_TXUNDERR ((uint32_t)0x00000010) /*!<Transmit FIFO underrun error */ 05810 #define SDIO_STA_RXOVERR ((uint32_t)0x00000020) /*!<Received FIFO overrun error */ 05811 #define SDIO_STA_CMDREND ((uint32_t)0x00000040) /*!<Command response received (CRC check passed) */ 05812 #define SDIO_STA_CMDSENT ((uint32_t)0x00000080) /*!<Command sent (no response required) */ 05813 #define SDIO_STA_DATAEND ((uint32_t)0x00000100) /*!<Data end (data counter, SDIDCOUNT, is zero) */ 05814 #define SDIO_STA_STBITERR ((uint32_t)0x00000200) /*!<Start bit not detected on all data signals in wide bus mode */ 05815 #define SDIO_STA_DBCKEND ((uint32_t)0x00000400) /*!<Data block sent/received (CRC check passed) */ 05816 #define SDIO_STA_CMDACT ((uint32_t)0x00000800) /*!<Command transfer in progress */ 05817 #define SDIO_STA_TXACT ((uint32_t)0x00001000) /*!<Data transmit in progress */ 05818 #define SDIO_STA_RXACT ((uint32_t)0x00002000) /*!<Data receive in progress */ 05819 #define SDIO_STA_TXFIFOHE ((uint32_t)0x00004000) /*!<Transmit FIFO Half Empty: at least 8 words can be written into the FIFO */ 05820 #define SDIO_STA_RXFIFOHF ((uint32_t)0x00008000) /*!<Receive FIFO Half Full: there are at least 8 words in the FIFO */ 05821 #define SDIO_STA_TXFIFOF ((uint32_t)0x00010000) /*!<Transmit FIFO full */ 05822 #define SDIO_STA_RXFIFOF ((uint32_t)0x00020000) /*!<Receive FIFO full */ 05823 #define SDIO_STA_TXFIFOE ((uint32_t)0x00040000) /*!<Transmit FIFO empty */ 05824 #define SDIO_STA_RXFIFOE ((uint32_t)0x00080000) /*!<Receive FIFO empty */ 05825 #define SDIO_STA_TXDAVL ((uint32_t)0x00100000) /*!<Data available in transmit FIFO */ 05826 #define SDIO_STA_RXDAVL ((uint32_t)0x00200000) /*!<Data available in receive FIFO */ 05827 #define SDIO_STA_SDIOIT ((uint32_t)0x00400000) /*!<SDIO interrupt received */ 05828 #define SDIO_STA_CEATAEND ((uint32_t)0x00800000) /*!<CE-ATA command completion signal received for CMD61 */ 05829 05830 /******************* Bit definition for SDIO_ICR register *******************/ 05831 #define SDIO_ICR_CCRCFAILC ((uint32_t)0x00000001) /*!<CCRCFAIL flag clear bit */ 05832 #define SDIO_ICR_DCRCFAILC ((uint32_t)0x00000002) /*!<DCRCFAIL flag clear bit */ 05833 #define SDIO_ICR_CTIMEOUTC ((uint32_t)0x00000004) /*!<CTIMEOUT flag clear bit */ 05834 #define SDIO_ICR_DTIMEOUTC ((uint32_t)0x00000008) /*!<DTIMEOUT flag clear bit */ 05835 #define SDIO_ICR_TXUNDERRC ((uint32_t)0x00000010) /*!<TXUNDERR flag clear bit */ 05836 #define SDIO_ICR_RXOVERRC ((uint32_t)0x00000020) /*!<RXOVERR flag clear bit */ 05837 #define SDIO_ICR_CMDRENDC ((uint32_t)0x00000040) /*!<CMDREND flag clear bit */ 05838 #define SDIO_ICR_CMDSENTC ((uint32_t)0x00000080) /*!<CMDSENT flag clear bit */ 05839 #define SDIO_ICR_DATAENDC ((uint32_t)0x00000100) /*!<DATAEND flag clear bit */ 05840 #define SDIO_ICR_STBITERRC ((uint32_t)0x00000200) /*!<STBITERR flag clear bit */ 05841 #define SDIO_ICR_DBCKENDC ((uint32_t)0x00000400) /*!<DBCKEND flag clear bit */ 05842 #define SDIO_ICR_SDIOITC ((uint32_t)0x00400000) /*!<SDIOIT flag clear bit */ 05843 #define SDIO_ICR_CEATAENDC ((uint32_t)0x00800000) /*!<CEATAEND flag clear bit */ 05844 05845 /****************** Bit definition for SDIO_MASK register *******************/ 05846 #define SDIO_MASK_CCRCFAILIE ((uint32_t)0x00000001) /*!<Command CRC Fail Interrupt Enable */ 05847 #define SDIO_MASK_DCRCFAILIE ((uint32_t)0x00000002) /*!<Data CRC Fail Interrupt Enable */ 05848 #define SDIO_MASK_CTIMEOUTIE ((uint32_t)0x00000004) /*!<Command TimeOut Interrupt Enable */ 05849 #define SDIO_MASK_DTIMEOUTIE ((uint32_t)0x00000008) /*!<Data TimeOut Interrupt Enable */ 05850 #define SDIO_MASK_TXUNDERRIE ((uint32_t)0x00000010) /*!<Tx FIFO UnderRun Error Interrupt Enable */ 05851 #define SDIO_MASK_RXOVERRIE ((uint32_t)0x00000020) /*!<Rx FIFO OverRun Error Interrupt Enable */ 05852 #define SDIO_MASK_CMDRENDIE ((uint32_t)0x00000040) /*!<Command Response Received Interrupt Enable */ 05853 #define SDIO_MASK_CMDSENTIE ((uint32_t)0x00000080) /*!<Command Sent Interrupt Enable */ 05854 #define SDIO_MASK_DATAENDIE ((uint32_t)0x00000100) /*!<Data End Interrupt Enable */ 05855 #define SDIO_MASK_STBITERRIE ((uint32_t)0x00000200) /*!<Start Bit Error Interrupt Enable */ 05856 #define SDIO_MASK_DBCKENDIE ((uint32_t)0x00000400) /*!<Data Block End Interrupt Enable */ 05857 #define SDIO_MASK_CMDACTIE ((uint32_t)0x00000800) /*!<CCommand Acting Interrupt Enable */ 05858 #define SDIO_MASK_TXACTIE ((uint32_t)0x00001000) /*!<Data Transmit Acting Interrupt Enable */ 05859 #define SDIO_MASK_RXACTIE ((uint32_t)0x00002000) /*!<Data receive acting interrupt enabled */ 05860 #define SDIO_MASK_TXFIFOHEIE ((uint32_t)0x00004000) /*!<Tx FIFO Half Empty interrupt Enable */ 05861 #define SDIO_MASK_RXFIFOHFIE ((uint32_t)0x00008000) /*!<Rx FIFO Half Full interrupt Enable */ 05862 #define SDIO_MASK_TXFIFOFIE ((uint32_t)0x00010000) /*!<Tx FIFO Full interrupt Enable */ 05863 #define SDIO_MASK_RXFIFOFIE ((uint32_t)0x00020000) /*!<Rx FIFO Full interrupt Enable */ 05864 #define SDIO_MASK_TXFIFOEIE ((uint32_t)0x00040000) /*!<Tx FIFO Empty interrupt Enable */ 05865 #define SDIO_MASK_RXFIFOEIE ((uint32_t)0x00080000) /*!<Rx FIFO Empty interrupt Enable */ 05866 #define SDIO_MASK_TXDAVLIE ((uint32_t)0x00100000) /*!<Data available in Tx FIFO interrupt Enable */ 05867 #define SDIO_MASK_RXDAVLIE ((uint32_t)0x00200000) /*!<Data available in Rx FIFO interrupt Enable */ 05868 #define SDIO_MASK_SDIOITIE ((uint32_t)0x00400000) /*!<SDIO Mode Interrupt Received interrupt Enable */ 05869 #define SDIO_MASK_CEATAENDIE ((uint32_t)0x00800000) /*!<CE-ATA command completion signal received Interrupt Enable */ 05870 05871 /***************** Bit definition for SDIO_FIFOCNT register *****************/ 05872 #define SDIO_FIFOCNT_FIFOCOUNT ((uint32_t)0x00FFFFFF) /*!<Remaining number of words to be written to or read from the FIFO */ 05873 05874 /****************** Bit definition for SDIO_FIFO register *******************/ 05875 #define SDIO_FIFO_FIFODATA ((uint32_t)0xFFFFFFFF) /*!<Receive and transmit FIFO data */ 05876 05877 /******************************************************************************/ 05878 /* */ 05879 /* Serial Peripheral Interface */ 05880 /* */ 05881 /******************************************************************************/ 05882 /******************* Bit definition for SPI_CR1 register ********************/ 05883 #define SPI_CR1_CPHA ((uint16_t)0x0001) /*!<Clock Phase */ 05884 #define SPI_CR1_CPOL ((uint16_t)0x0002) /*!<Clock Polarity */ 05885 #define SPI_CR1_MSTR ((uint16_t)0x0004) /*!<Master Selection */ 05886 05887 #define SPI_CR1_BR ((uint16_t)0x0038) /*!<BR[2:0] bits (Baud Rate Control) */ 05888 #define SPI_CR1_BR_0 ((uint16_t)0x0008) /*!<Bit 0 */ 05889 #define SPI_CR1_BR_1 ((uint16_t)0x0010) /*!<Bit 1 */ 05890 #define SPI_CR1_BR_2 ((uint16_t)0x0020) /*!<Bit 2 */ 05891 05892 #define SPI_CR1_SPE ((uint16_t)0x0040) /*!<SPI Enable */ 05893 #define SPI_CR1_LSBFIRST ((uint16_t)0x0080) /*!<Frame Format */ 05894 #define SPI_CR1_SSI ((uint16_t)0x0100) /*!<Internal slave select */ 05895 #define SPI_CR1_SSM ((uint16_t)0x0200) /*!<Software slave management */ 05896 #define SPI_CR1_RXONLY ((uint16_t)0x0400) /*!<Receive only */ 05897 #define SPI_CR1_DFF ((uint16_t)0x0800) /*!<Data Frame Format */ 05898 #define SPI_CR1_CRCNEXT ((uint16_t)0x1000) /*!<Transmit CRC next */ 05899 #define SPI_CR1_CRCEN ((uint16_t)0x2000) /*!<Hardware CRC calculation enable */ 05900 #define SPI_CR1_BIDIOE ((uint16_t)0x4000) /*!<Output enable in bidirectional mode */ 05901 #define SPI_CR1_BIDIMODE ((uint16_t)0x8000) /*!<Bidirectional data mode enable */ 05902 05903 /******************* Bit definition for SPI_CR2 register ********************/ 05904 #define SPI_CR2_RXDMAEN ((uint8_t)0x01) /*!<Rx Buffer DMA Enable */ 05905 #define SPI_CR2_TXDMAEN ((uint8_t)0x02) /*!<Tx Buffer DMA Enable */ 05906 #define SPI_CR2_SSOE ((uint8_t)0x04) /*!<SS Output Enable */ 05907 #define SPI_CR2_ERRIE ((uint8_t)0x20) /*!<Error Interrupt Enable */ 05908 #define SPI_CR2_RXNEIE ((uint8_t)0x40) /*!<RX buffer Not Empty Interrupt Enable */ 05909 #define SPI_CR2_TXEIE ((uint8_t)0x80) /*!<Tx buffer Empty Interrupt Enable */ 05910 05911 /******************** Bit definition for SPI_SR register ********************/ 05912 #define SPI_SR_RXNE ((uint8_t)0x01) /*!<Receive buffer Not Empty */ 05913 #define SPI_SR_TXE ((uint8_t)0x02) /*!<Transmit buffer Empty */ 05914 #define SPI_SR_CHSIDE ((uint8_t)0x04) /*!<Channel side */ 05915 #define SPI_SR_UDR ((uint8_t)0x08) /*!<Underrun flag */ 05916 #define SPI_SR_CRCERR ((uint8_t)0x10) /*!<CRC Error flag */ 05917 #define SPI_SR_MODF ((uint8_t)0x20) /*!<Mode fault */ 05918 #define SPI_SR_OVR ((uint8_t)0x40) /*!<Overrun flag */ 05919 #define SPI_SR_BSY ((uint8_t)0x80) /*!<Busy flag */ 05920 05921 /******************** Bit definition for SPI_DR register ********************/ 05922 #define SPI_DR_DR ((uint16_t)0xFFFF) /*!<Data Register */ 05923 05924 /******************* Bit definition for SPI_CRCPR register ******************/ 05925 #define SPI_CRCPR_CRCPOLY ((uint16_t)0xFFFF) /*!<CRC polynomial register */ 05926 05927 /****************** Bit definition for SPI_RXCRCR register ******************/ 05928 #define SPI_RXCRCR_RXCRC ((uint16_t)0xFFFF) /*!<Rx CRC Register */ 05929 05930 /****************** Bit definition for SPI_TXCRCR register ******************/ 05931 #define SPI_TXCRCR_TXCRC ((uint16_t)0xFFFF) /*!<Tx CRC Register */ 05932 05933 /****************** Bit definition for SPI_I2SCFGR register *****************/ 05934 #define SPI_I2SCFGR_CHLEN ((uint16_t)0x0001) /*!<Channel length (number of bits per audio channel) */ 05935 05936 #define SPI_I2SCFGR_DATLEN ((uint16_t)0x0006) /*!<DATLEN[1:0] bits (Data length to be transferred) */ 05937 #define SPI_I2SCFGR_DATLEN_0 ((uint16_t)0x0002) /*!<Bit 0 */ 05938 #define SPI_I2SCFGR_DATLEN_1 ((uint16_t)0x0004) /*!<Bit 1 */ 05939 05940 #define SPI_I2SCFGR_CKPOL ((uint16_t)0x0008) /*!<steady state clock polarity */ 05941 05942 #define SPI_I2SCFGR_I2SSTD ((uint16_t)0x0030) /*!<I2SSTD[1:0] bits (I2S standard selection) */ 05943 #define SPI_I2SCFGR_I2SSTD_0 ((uint16_t)0x0010) /*!<Bit 0 */ 05944 #define SPI_I2SCFGR_I2SSTD_1 ((uint16_t)0x0020) /*!<Bit 1 */ 05945 05946 #define SPI_I2SCFGR_PCMSYNC ((uint16_t)0x0080) /*!<PCM frame synchronization */ 05947 05948 #define SPI_I2SCFGR_I2SCFG ((uint16_t)0x0300) /*!<I2SCFG[1:0] bits (I2S configuration mode) */ 05949 #define SPI_I2SCFGR_I2SCFG_0 ((uint16_t)0x0100) /*!<Bit 0 */ 05950 #define SPI_I2SCFGR_I2SCFG_1 ((uint16_t)0x0200) /*!<Bit 1 */ 05951 05952 #define SPI_I2SCFGR_I2SE ((uint16_t)0x0400) /*!<I2S Enable */ 05953 #define SPI_I2SCFGR_I2SMOD ((uint16_t)0x0800) /*!<I2S mode selection */ 05954 05955 /****************** Bit definition for SPI_I2SPR register *******************/ 05956 #define SPI_I2SPR_I2SDIV ((uint16_t)0x00FF) /*!<I2S Linear prescaler */ 05957 #define SPI_I2SPR_ODD ((uint16_t)0x0100) /*!<Odd factor for the prescaler */ 05958 #define SPI_I2SPR_MCKOE ((uint16_t)0x0200) /*!<Master Clock Output Enable */ 05959 05960 /******************************************************************************/ 05961 /* */ 05962 /* SYSCFG */ 05963 /* */ 05964 /******************************************************************************/ 05965 /****************** Bit definition for SYSCFG_MEMRMP register ***************/ 05966 #define SYSCFG_MEMRMP_MEM_MODE ((uint32_t)0x00000007) /*!< SYSCFG_Memory Remap Config */ 05967 #define SYSCFG_MEMRMP_MEM_MODE_0 ((uint32_t)0x00000001) 05968 #define SYSCFG_MEMRMP_MEM_MODE_1 ((uint32_t)0x00000002) 05969 #define SYSCFG_MEMRMP_MEM_MODE_2 ((uint32_t)0x00000004) 05970 05971 #define SYSCFG_MEMRMP_UFB_MODE ((uint32_t)0x00000100) /*!< User Flash Bank mode */ 05972 05973 /****************** Bit definition for SYSCFG_PMC register ******************/ 05974 #define SYSCFG_PMC_MII_RMII_SEL ((uint32_t)0x00800000) /*!<Ethernet PHY interface selection */ 05975 /* Old MII_RMII_SEL bit definition, maintained for legacy purpose */ 05976 #define SYSCFG_PMC_MII_RMII SYSCFG_PMC_MII_RMII_SEL 05977 05978 /***************** Bit definition for SYSCFG_EXTICR1 register ***************/ 05979 #define SYSCFG_EXTICR1_EXTI0 ((uint16_t)0x000F) /*!<EXTI 0 configuration */ 05980 #define SYSCFG_EXTICR1_EXTI1 ((uint16_t)0x00F0) /*!<EXTI 1 configuration */ 05981 #define SYSCFG_EXTICR1_EXTI2 ((uint16_t)0x0F00) /*!<EXTI 2 configuration */ 05982 #define SYSCFG_EXTICR1_EXTI3 ((uint16_t)0xF000) /*!<EXTI 3 configuration */ 05983 /** 05984 * @brief EXTI0 configuration 05985 */ 05986 #define SYSCFG_EXTICR1_EXTI0_PA ((uint16_t)0x0000) /*!<PA[0] pin */ 05987 #define SYSCFG_EXTICR1_EXTI0_PB ((uint16_t)0x0001) /*!<PB[0] pin */ 05988 #define SYSCFG_EXTICR1_EXTI0_PC ((uint16_t)0x0002) /*!<PC[0] pin */ 05989 #define SYSCFG_EXTICR1_EXTI0_PD ((uint16_t)0x0003) /*!<PD[0] pin */ 05990 #define SYSCFG_EXTICR1_EXTI0_PE ((uint16_t)0x0004) /*!<PE[0] pin */ 05991 #define SYSCFG_EXTICR1_EXTI0_PF ((uint16_t)0x0005) /*!<PF[0] pin */ 05992 #define SYSCFG_EXTICR1_EXTI0_PG ((uint16_t)0x0006) /*!<PG[0] pin */ 05993 #define SYSCFG_EXTICR1_EXTI0_PH ((uint16_t)0x0007) /*!<PH[0] pin */ 05994 #define SYSCFG_EXTICR1_EXTI0_PI ((uint16_t)0x0008) /*!<PI[0] pin */ 05995 05996 /** 05997 * @brief EXTI1 configuration 05998 */ 05999 #define SYSCFG_EXTICR1_EXTI1_PA ((uint16_t)0x0000) /*!<PA[1] pin */ 06000 #define SYSCFG_EXTICR1_EXTI1_PB ((uint16_t)0x0010) /*!<PB[1] pin */ 06001 #define SYSCFG_EXTICR1_EXTI1_PC ((uint16_t)0x0020) /*!<PC[1] pin */ 06002 #define SYSCFG_EXTICR1_EXTI1_PD ((uint16_t)0x0030) /*!<PD[1] pin */ 06003 #define SYSCFG_EXTICR1_EXTI1_PE ((uint16_t)0x0040) /*!<PE[1] pin */ 06004 #define SYSCFG_EXTICR1_EXTI1_PF ((uint16_t)0x0050) /*!<PF[1] pin */ 06005 #define SYSCFG_EXTICR1_EXTI1_PG ((uint16_t)0x0060) /*!<PG[1] pin */ 06006 #define SYSCFG_EXTICR1_EXTI1_PH ((uint16_t)0x0070) /*!<PH[1] pin */ 06007 #define SYSCFG_EXTICR1_EXTI1_PI ((uint16_t)0x0080) /*!<PI[1] pin */ 06008 06009 /** 06010 * @brief EXTI2 configuration 06011 */ 06012 #define SYSCFG_EXTICR1_EXTI2_PA ((uint16_t)0x0000) /*!<PA[2] pin */ 06013 #define SYSCFG_EXTICR1_EXTI2_PB ((uint16_t)0x0100) /*!<PB[2] pin */ 06014 #define SYSCFG_EXTICR1_EXTI2_PC ((uint16_t)0x0200) /*!<PC[2] pin */ 06015 #define SYSCFG_EXTICR1_EXTI2_PD ((uint16_t)0x0300) /*!<PD[2] pin */ 06016 #define SYSCFG_EXTICR1_EXTI2_PE ((uint16_t)0x0400) /*!<PE[2] pin */ 06017 #define SYSCFG_EXTICR1_EXTI2_PF ((uint16_t)0x0500) /*!<PF[2] pin */ 06018 #define SYSCFG_EXTICR1_EXTI2_PG ((uint16_t)0x0600) /*!<PG[2] pin */ 06019 #define SYSCFG_EXTICR1_EXTI2_PH ((uint16_t)0x0700) /*!<PH[2] pin */ 06020 #define SYSCFG_EXTICR1_EXTI2_PI ((uint16_t)0x0800) /*!<PI[2] pin */ 06021 06022 /** 06023 * @brief EXTI3 configuration 06024 */ 06025 #define SYSCFG_EXTICR1_EXTI3_PA ((uint16_t)0x0000) /*!<PA[3] pin */ 06026 #define SYSCFG_EXTICR1_EXTI3_PB ((uint16_t)0x1000) /*!<PB[3] pin */ 06027 #define SYSCFG_EXTICR1_EXTI3_PC ((uint16_t)0x2000) /*!<PC[3] pin */ 06028 #define SYSCFG_EXTICR1_EXTI3_PD ((uint16_t)0x3000) /*!<PD[3] pin */ 06029 #define SYSCFG_EXTICR1_EXTI3_PE ((uint16_t)0x4000) /*!<PE[3] pin */ 06030 #define SYSCFG_EXTICR1_EXTI3_PF ((uint16_t)0x5000) /*!<PF[3] pin */ 06031 #define SYSCFG_EXTICR1_EXTI3_PG ((uint16_t)0x6000) /*!<PG[3] pin */ 06032 #define SYSCFG_EXTICR1_EXTI3_PH ((uint16_t)0x7000) /*!<PH[3] pin */ 06033 #define SYSCFG_EXTICR1_EXTI3_PI ((uint16_t)0x8000) /*!<PI[3] pin */ 06034 06035 /***************** Bit definition for SYSCFG_EXTICR2 register ***************/ 06036 #define SYSCFG_EXTICR2_EXTI4 ((uint16_t)0x000F) /*!<EXTI 4 configuration */ 06037 #define SYSCFG_EXTICR2_EXTI5 ((uint16_t)0x00F0) /*!<EXTI 5 configuration */ 06038 #define SYSCFG_EXTICR2_EXTI6 ((uint16_t)0x0F00) /*!<EXTI 6 configuration */ 06039 #define SYSCFG_EXTICR2_EXTI7 ((uint16_t)0xF000) /*!<EXTI 7 configuration */ 06040 /** 06041 * @brief EXTI4 configuration 06042 */ 06043 #define SYSCFG_EXTICR2_EXTI4_PA ((uint16_t)0x0000) /*!<PA[4] pin */ 06044 #define SYSCFG_EXTICR2_EXTI4_PB ((uint16_t)0x0001) /*!<PB[4] pin */ 06045 #define SYSCFG_EXTICR2_EXTI4_PC ((uint16_t)0x0002) /*!<PC[4] pin */ 06046 #define SYSCFG_EXTICR2_EXTI4_PD ((uint16_t)0x0003) /*!<PD[4] pin */ 06047 #define SYSCFG_EXTICR2_EXTI4_PE ((uint16_t)0x0004) /*!<PE[4] pin */ 06048 #define SYSCFG_EXTICR2_EXTI4_PF ((uint16_t)0x0005) /*!<PF[4] pin */ 06049 #define SYSCFG_EXTICR2_EXTI4_PG ((uint16_t)0x0006) /*!<PG[4] pin */ 06050 #define SYSCFG_EXTICR2_EXTI4_PH ((uint16_t)0x0007) /*!<PH[4] pin */ 06051 #define SYSCFG_EXTICR2_EXTI4_PI ((uint16_t)0x0008) /*!<PI[4] pin */ 06052 06053 /** 06054 * @brief EXTI5 configuration 06055 */ 06056 #define SYSCFG_EXTICR2_EXTI5_PA ((uint16_t)0x0000) /*!<PA[5] pin */ 06057 #define SYSCFG_EXTICR2_EXTI5_PB ((uint16_t)0x0010) /*!<PB[5] pin */ 06058 #define SYSCFG_EXTICR2_EXTI5_PC ((uint16_t)0x0020) /*!<PC[5] pin */ 06059 #define SYSCFG_EXTICR2_EXTI5_PD ((uint16_t)0x0030) /*!<PD[5] pin */ 06060 #define SYSCFG_EXTICR2_EXTI5_PE ((uint16_t)0x0040) /*!<PE[5] pin */ 06061 #define SYSCFG_EXTICR2_EXTI5_PF ((uint16_t)0x0050) /*!<PF[5] pin */ 06062 #define SYSCFG_EXTICR2_EXTI5_PG ((uint16_t)0x0060) /*!<PG[5] pin */ 06063 #define SYSCFG_EXTICR2_EXTI5_PH ((uint16_t)0x0070) /*!<PH[5] pin */ 06064 #define SYSCFG_EXTICR2_EXTI5_PI ((uint16_t)0x0080) /*!<PI[5] pin */ 06065 06066 /** 06067 * @brief EXTI6 configuration 06068 */ 06069 #define SYSCFG_EXTICR2_EXTI6_PA ((uint16_t)0x0000) /*!<PA[6] pin */ 06070 #define SYSCFG_EXTICR2_EXTI6_PB ((uint16_t)0x0100) /*!<PB[6] pin */ 06071 #define SYSCFG_EXTICR2_EXTI6_PC ((uint16_t)0x0200) /*!<PC[6] pin */ 06072 #define SYSCFG_EXTICR2_EXTI6_PD ((uint16_t)0x0300) /*!<PD[6] pin */ 06073 #define SYSCFG_EXTICR2_EXTI6_PE ((uint16_t)0x0400) /*!<PE[6] pin */ 06074 #define SYSCFG_EXTICR2_EXTI6_PF ((uint16_t)0x0500) /*!<PF[6] pin */ 06075 #define SYSCFG_EXTICR2_EXTI6_PG ((uint16_t)0x0600) /*!<PG[6] pin */ 06076 #define SYSCFG_EXTICR2_EXTI6_PH ((uint16_t)0x0700) /*!<PH[6] pin */ 06077 #define SYSCFG_EXTICR2_EXTI6_PI ((uint16_t)0x0800) /*!<PI[6] pin */ 06078 06079 /** 06080 * @brief EXTI7 configuration 06081 */ 06082 #define SYSCFG_EXTICR2_EXTI7_PA ((uint16_t)0x0000) /*!<PA[7] pin */ 06083 #define SYSCFG_EXTICR2_EXTI7_PB ((uint16_t)0x1000) /*!<PB[7] pin */ 06084 #define SYSCFG_EXTICR2_EXTI7_PC ((uint16_t)0x2000) /*!<PC[7] pin */ 06085 #define SYSCFG_EXTICR2_EXTI7_PD ((uint16_t)0x3000) /*!<PD[7] pin */ 06086 #define SYSCFG_EXTICR2_EXTI7_PE ((uint16_t)0x4000) /*!<PE[7] pin */ 06087 #define SYSCFG_EXTICR2_EXTI7_PF ((uint16_t)0x5000) /*!<PF[7] pin */ 06088 #define SYSCFG_EXTICR2_EXTI7_PG ((uint16_t)0x6000) /*!<PG[7] pin */ 06089 #define SYSCFG_EXTICR2_EXTI7_PH ((uint16_t)0x7000) /*!<PH[7] pin */ 06090 #define SYSCFG_EXTICR2_EXTI7_PI ((uint16_t)0x8000) /*!<PI[7] pin */ 06091 06092 /***************** Bit definition for SYSCFG_EXTICR3 register ***************/ 06093 #define SYSCFG_EXTICR3_EXTI8 ((uint16_t)0x000F) /*!<EXTI 8 configuration */ 06094 #define SYSCFG_EXTICR3_EXTI9 ((uint16_t)0x00F0) /*!<EXTI 9 configuration */ 06095 #define SYSCFG_EXTICR3_EXTI10 ((uint16_t)0x0F00) /*!<EXTI 10 configuration */ 06096 #define SYSCFG_EXTICR3_EXTI11 ((uint16_t)0xF000) /*!<EXTI 11 configuration */ 06097 06098 /** 06099 * @brief EXTI8 configuration 06100 */ 06101 #define SYSCFG_EXTICR3_EXTI8_PA ((uint16_t)0x0000) /*!<PA[8] pin */ 06102 #define SYSCFG_EXTICR3_EXTI8_PB ((uint16_t)0x0001) /*!<PB[8] pin */ 06103 #define SYSCFG_EXTICR3_EXTI8_PC ((uint16_t)0x0002) /*!<PC[8] pin */ 06104 #define SYSCFG_EXTICR3_EXTI8_PD ((uint16_t)0x0003) /*!<PD[8] pin */ 06105 #define SYSCFG_EXTICR3_EXTI8_PE ((uint16_t)0x0004) /*!<PE[8] pin */ 06106 #define SYSCFG_EXTICR3_EXTI8_PF ((uint16_t)0x0005) /*!<PF[8] pin */ 06107 #define SYSCFG_EXTICR3_EXTI8_PG ((uint16_t)0x0006) /*!<PG[8] pin */ 06108 #define SYSCFG_EXTICR3_EXTI8_PH ((uint16_t)0x0007) /*!<PH[8] pin */ 06109 #define SYSCFG_EXTICR3_EXTI8_PI ((uint16_t)0x0008) /*!<PI[8] pin */ 06110 06111 /** 06112 * @brief EXTI9 configuration 06113 */ 06114 #define SYSCFG_EXTICR3_EXTI9_PA ((uint16_t)0x0000) /*!<PA[9] pin */ 06115 #define SYSCFG_EXTICR3_EXTI9_PB ((uint16_t)0x0010) /*!<PB[9] pin */ 06116 #define SYSCFG_EXTICR3_EXTI9_PC ((uint16_t)0x0020) /*!<PC[9] pin */ 06117 #define SYSCFG_EXTICR3_EXTI9_PD ((uint16_t)0x0030) /*!<PD[9] pin */ 06118 #define SYSCFG_EXTICR3_EXTI9_PE ((uint16_t)0x0040) /*!<PE[9] pin */ 06119 #define SYSCFG_EXTICR3_EXTI9_PF ((uint16_t)0x0050) /*!<PF[9] pin */ 06120 #define SYSCFG_EXTICR3_EXTI9_PG ((uint16_t)0x0060) /*!<PG[9] pin */ 06121 #define SYSCFG_EXTICR3_EXTI9_PH ((uint16_t)0x0070) /*!<PH[9] pin */ 06122 #define SYSCFG_EXTICR3_EXTI9_PI ((uint16_t)0x0080) /*!<PI[9] pin */ 06123 06124 /** 06125 * @brief EXTI10 configuration 06126 */ 06127 #define SYSCFG_EXTICR3_EXTI10_PA ((uint16_t)0x0000) /*!<PA[10] pin */ 06128 #define SYSCFG_EXTICR3_EXTI10_PB ((uint16_t)0x0100) /*!<PB[10] pin */ 06129 #define SYSCFG_EXTICR3_EXTI10_PC ((uint16_t)0x0200) /*!<PC[10] pin */ 06130 #define SYSCFG_EXTICR3_EXTI10_PD ((uint16_t)0x0300) /*!<PD[10] pin */ 06131 #define SYSCFG_EXTICR3_EXTI10_PE ((uint16_t)0x0400) /*!<PE[10] pin */ 06132 #define SYSCFG_EXTICR3_EXTI10_PF ((uint16_t)0x0500) /*!<PF[10] pin */ 06133 #define SYSCFG_EXTICR3_EXTI10_PG ((uint16_t)0x0600) /*!<PG[10] pin */ 06134 #define SYSCFG_EXTICR3_EXTI10_PH ((uint16_t)0x0700) /*!<PH[10] pin */ 06135 #define SYSCFG_EXTICR3_EXTI10_PI ((uint16_t)0x0800) /*!<PI[10] pin */ 06136 06137 /** 06138 * @brief EXTI11 configuration 06139 */ 06140 #define SYSCFG_EXTICR3_EXTI11_PA ((uint16_t)0x0000) /*!<PA[11] pin */ 06141 #define SYSCFG_EXTICR3_EXTI11_PB ((uint16_t)0x1000) /*!<PB[11] pin */ 06142 #define SYSCFG_EXTICR3_EXTI11_PC ((uint16_t)0x2000) /*!<PC[11] pin */ 06143 #define SYSCFG_EXTICR3_EXTI11_PD ((uint16_t)0x3000) /*!<PD[11] pin */ 06144 #define SYSCFG_EXTICR3_EXTI11_PE ((uint16_t)0x4000) /*!<PE[11] pin */ 06145 #define SYSCFG_EXTICR3_EXTI11_PF ((uint16_t)0x5000) /*!<PF[11] pin */ 06146 #define SYSCFG_EXTICR3_EXTI11_PG ((uint16_t)0x6000) /*!<PG[11] pin */ 06147 #define SYSCFG_EXTICR3_EXTI11_PH ((uint16_t)0x7000) /*!<PH[11] pin */ 06148 #define SYSCFG_EXTICR3_EXTI11_PI ((uint16_t)0x8000) /*!<PI[11] pin */ 06149 06150 /***************** Bit definition for SYSCFG_EXTICR4 register ***************/ 06151 #define SYSCFG_EXTICR4_EXTI12 ((uint16_t)0x000F) /*!<EXTI 12 configuration */ 06152 #define SYSCFG_EXTICR4_EXTI13 ((uint16_t)0x00F0) /*!<EXTI 13 configuration */ 06153 #define SYSCFG_EXTICR4_EXTI14 ((uint16_t)0x0F00) /*!<EXTI 14 configuration */ 06154 #define SYSCFG_EXTICR4_EXTI15 ((uint16_t)0xF000) /*!<EXTI 15 configuration */ 06155 /** 06156 * @brief EXTI12 configuration 06157 */ 06158 #define SYSCFG_EXTICR4_EXTI12_PA ((uint16_t)0x0000) /*!<PA[12] pin */ 06159 #define SYSCFG_EXTICR4_EXTI12_PB ((uint16_t)0x0001) /*!<PB[12] pin */ 06160 #define SYSCFG_EXTICR4_EXTI12_PC ((uint16_t)0x0002) /*!<PC[12] pin */ 06161 #define SYSCFG_EXTICR4_EXTI12_PD ((uint16_t)0x0003) /*!<PD[12] pin */ 06162 #define SYSCFG_EXTICR4_EXTI12_PE ((uint16_t)0x0004) /*!<PE[12] pin */ 06163 #define SYSCFG_EXTICR4_EXTI12_PF ((uint16_t)0x0005) /*!<PF[12] pin */ 06164 #define SYSCFG_EXTICR4_EXTI12_PG ((uint16_t)0x0006) /*!<PG[12] pin */ 06165 #define SYSCFG_EXTICR4_EXTI12_PH ((uint16_t)0x0007) /*!<PH[12] pin */ 06166 06167 /** 06168 * @brief EXTI13 configuration 06169 */ 06170 #define SYSCFG_EXTICR4_EXTI13_PA ((uint16_t)0x0000) /*!<PA[13] pin */ 06171 #define SYSCFG_EXTICR4_EXTI13_PB ((uint16_t)0x0010) /*!<PB[13] pin */ 06172 #define SYSCFG_EXTICR4_EXTI13_PC ((uint16_t)0x0020) /*!<PC[13] pin */ 06173 #define SYSCFG_EXTICR4_EXTI13_PD ((uint16_t)0x0030) /*!<PD[13] pin */ 06174 #define SYSCFG_EXTICR4_EXTI13_PE ((uint16_t)0x0040) /*!<PE[13] pin */ 06175 #define SYSCFG_EXTICR4_EXTI13_PF ((uint16_t)0x0050) /*!<PF[13] pin */ 06176 #define SYSCFG_EXTICR4_EXTI13_PG ((uint16_t)0x0060) /*!<PG[13] pin */ 06177 #define SYSCFG_EXTICR4_EXTI13_PH ((uint16_t)0x0070) /*!<PH[13] pin */ 06178 06179 /** 06180 * @brief EXTI14 configuration 06181 */ 06182 #define SYSCFG_EXTICR4_EXTI14_PA ((uint16_t)0x0000) /*!<PA[14] pin */ 06183 #define SYSCFG_EXTICR4_EXTI14_PB ((uint16_t)0x0100) /*!<PB[14] pin */ 06184 #define SYSCFG_EXTICR4_EXTI14_PC ((uint16_t)0x0200) /*!<PC[14] pin */ 06185 #define SYSCFG_EXTICR4_EXTI14_PD ((uint16_t)0x0300) /*!<PD[14] pin */ 06186 #define SYSCFG_EXTICR4_EXTI14_PE ((uint16_t)0x0400) /*!<PE[14] pin */ 06187 #define SYSCFG_EXTICR4_EXTI14_PF ((uint16_t)0x0500) /*!<PF[14] pin */ 06188 #define SYSCFG_EXTICR4_EXTI14_PG ((uint16_t)0x0600) /*!<PG[14] pin */ 06189 #define SYSCFG_EXTICR4_EXTI14_PH ((uint16_t)0x0700) /*!<PH[14] pin */ 06190 06191 /** 06192 * @brief EXTI15 configuration 06193 */ 06194 #define SYSCFG_EXTICR4_EXTI15_PA ((uint16_t)0x0000) /*!<PA[15] pin */ 06195 #define SYSCFG_EXTICR4_EXTI15_PB ((uint16_t)0x1000) /*!<PB[15] pin */ 06196 #define SYSCFG_EXTICR4_EXTI15_PC ((uint16_t)0x2000) /*!<PC[15] pin */ 06197 #define SYSCFG_EXTICR4_EXTI15_PD ((uint16_t)0x3000) /*!<PD[15] pin */ 06198 #define SYSCFG_EXTICR4_EXTI15_PE ((uint16_t)0x4000) /*!<PE[15] pin */ 06199 #define SYSCFG_EXTICR4_EXTI15_PF ((uint16_t)0x5000) /*!<PF[15] pin */ 06200 #define SYSCFG_EXTICR4_EXTI15_PG ((uint16_t)0x6000) /*!<PG[15] pin */ 06201 #define SYSCFG_EXTICR4_EXTI15_PH ((uint16_t)0x7000) /*!<PH[15] pin */ 06202 06203 /****************** Bit definition for SYSCFG_CMPCR register ****************/ 06204 #define SYSCFG_CMPCR_CMP_PD ((uint32_t)0x00000001) /*!<Compensation cell ready flag */ 06205 #define SYSCFG_CMPCR_READY ((uint32_t)0x00000100) /*!<Compensation cell power-down */ 06206 06207 /******************************************************************************/ 06208 /* */ 06209 /* TIM */ 06210 /* */ 06211 /******************************************************************************/ 06212 /******************* Bit definition for TIM_CR1 register ********************/ 06213 #define TIM_CR1_CEN ((uint16_t)0x0001) /*!<Counter enable */ 06214 #define TIM_CR1_UDIS ((uint16_t)0x0002) /*!<Update disable */ 06215 #define TIM_CR1_URS ((uint16_t)0x0004) /*!<Update request source */ 06216 #define TIM_CR1_OPM ((uint16_t)0x0008) /*!<One pulse mode */ 06217 #define TIM_CR1_DIR ((uint16_t)0x0010) /*!<Direction */ 06218 06219 #define TIM_CR1_CMS ((uint16_t)0x0060) /*!<CMS[1:0] bits (Center-aligned mode selection) */ 06220 #define TIM_CR1_CMS_0 ((uint16_t)0x0020) /*!<Bit 0 */ 06221 #define TIM_CR1_CMS_1 ((uint16_t)0x0040) /*!<Bit 1 */ 06222 06223 #define TIM_CR1_ARPE ((uint16_t)0x0080) /*!<Auto-reload preload enable */ 06224 06225 #define TIM_CR1_CKD ((uint16_t)0x0300) /*!<CKD[1:0] bits (clock division) */ 06226 #define TIM_CR1_CKD_0 ((uint16_t)0x0100) /*!<Bit 0 */ 06227 #define TIM_CR1_CKD_1 ((uint16_t)0x0200) /*!<Bit 1 */ 06228 06229 /******************* Bit definition for TIM_CR2 register ********************/ 06230 #define TIM_CR2_CCPC ((uint16_t)0x0001) /*!<Capture/Compare Preloaded Control */ 06231 #define TIM_CR2_CCUS ((uint16_t)0x0004) /*!<Capture/Compare Control Update Selection */ 06232 #define TIM_CR2_CCDS ((uint16_t)0x0008) /*!<Capture/Compare DMA Selection */ 06233 06234 #define TIM_CR2_MMS ((uint16_t)0x0070) /*!<MMS[2:0] bits (Master Mode Selection) */ 06235 #define TIM_CR2_MMS_0 ((uint16_t)0x0010) /*!<Bit 0 */ 06236 #define TIM_CR2_MMS_1 ((uint16_t)0x0020) /*!<Bit 1 */ 06237 #define TIM_CR2_MMS_2 ((uint16_t)0x0040) /*!<Bit 2 */ 06238 06239 #define TIM_CR2_TI1S ((uint16_t)0x0080) /*!<TI1 Selection */ 06240 #define TIM_CR2_OIS1 ((uint16_t)0x0100) /*!<Output Idle state 1 (OC1 output) */ 06241 #define TIM_CR2_OIS1N ((uint16_t)0x0200) /*!<Output Idle state 1 (OC1N output) */ 06242 #define TIM_CR2_OIS2 ((uint16_t)0x0400) /*!<Output Idle state 2 (OC2 output) */ 06243 #define TIM_CR2_OIS2N ((uint16_t)0x0800) /*!<Output Idle state 2 (OC2N output) */ 06244 #define TIM_CR2_OIS3 ((uint16_t)0x1000) /*!<Output Idle state 3 (OC3 output) */ 06245 #define TIM_CR2_OIS3N ((uint16_t)0x2000) /*!<Output Idle state 3 (OC3N output) */ 06246 #define TIM_CR2_OIS4 ((uint16_t)0x4000) /*!<Output Idle state 4 (OC4 output) */ 06247 06248 /******************* Bit definition for TIM_SMCR register *******************/ 06249 #define TIM_SMCR_SMS ((uint16_t)0x0007) /*!<SMS[2:0] bits (Slave mode selection) */ 06250 #define TIM_SMCR_SMS_0 ((uint16_t)0x0001) /*!<Bit 0 */ 06251 #define TIM_SMCR_SMS_1 ((uint16_t)0x0002) /*!<Bit 1 */ 06252 #define TIM_SMCR_SMS_2 ((uint16_t)0x0004) /*!<Bit 2 */ 06253 06254 #define TIM_SMCR_TS ((uint16_t)0x0070) /*!<TS[2:0] bits (Trigger selection) */ 06255 #define TIM_SMCR_TS_0 ((uint16_t)0x0010) /*!<Bit 0 */ 06256 #define TIM_SMCR_TS_1 ((uint16_t)0x0020) /*!<Bit 1 */ 06257 #define TIM_SMCR_TS_2 ((uint16_t)0x0040) /*!<Bit 2 */ 06258 06259 #define TIM_SMCR_MSM ((uint16_t)0x0080) /*!<Master/slave mode */ 06260 06261 #define TIM_SMCR_ETF ((uint16_t)0x0F00) /*!<ETF[3:0] bits (External trigger filter) */ 06262 #define TIM_SMCR_ETF_0 ((uint16_t)0x0100) /*!<Bit 0 */ 06263 #define TIM_SMCR_ETF_1 ((uint16_t)0x0200) /*!<Bit 1 */ 06264 #define TIM_SMCR_ETF_2 ((uint16_t)0x0400) /*!<Bit 2 */ 06265 #define TIM_SMCR_ETF_3 ((uint16_t)0x0800) /*!<Bit 3 */ 06266 06267 #define TIM_SMCR_ETPS ((uint16_t)0x3000) /*!<ETPS[1:0] bits (External trigger prescaler) */ 06268 #define TIM_SMCR_ETPS_0 ((uint16_t)0x1000) /*!<Bit 0 */ 06269 #define TIM_SMCR_ETPS_1 ((uint16_t)0x2000) /*!<Bit 1 */ 06270 06271 #define TIM_SMCR_ECE ((uint16_t)0x4000) /*!<External clock enable */ 06272 #define TIM_SMCR_ETP ((uint16_t)0x8000) /*!<External trigger polarity */ 06273 06274 /******************* Bit definition for TIM_DIER register *******************/ 06275 #define TIM_DIER_UIE ((uint16_t)0x0001) /*!<Update interrupt enable */ 06276 #define TIM_DIER_CC1IE ((uint16_t)0x0002) /*!<Capture/Compare 1 interrupt enable */ 06277 #define TIM_DIER_CC2IE ((uint16_t)0x0004) /*!<Capture/Compare 2 interrupt enable */ 06278 #define TIM_DIER_CC3IE ((uint16_t)0x0008) /*!<Capture/Compare 3 interrupt enable */ 06279 #define TIM_DIER_CC4IE ((uint16_t)0x0010) /*!<Capture/Compare 4 interrupt enable */ 06280 #define TIM_DIER_COMIE ((uint16_t)0x0020) /*!<COM interrupt enable */ 06281 #define TIM_DIER_TIE ((uint16_t)0x0040) /*!<Trigger interrupt enable */ 06282 #define TIM_DIER_BIE ((uint16_t)0x0080) /*!<Break interrupt enable */ 06283 #define TIM_DIER_UDE ((uint16_t)0x0100) /*!<Update DMA request enable */ 06284 #define TIM_DIER_CC1DE ((uint16_t)0x0200) /*!<Capture/Compare 1 DMA request enable */ 06285 #define TIM_DIER_CC2DE ((uint16_t)0x0400) /*!<Capture/Compare 2 DMA request enable */ 06286 #define TIM_DIER_CC3DE ((uint16_t)0x0800) /*!<Capture/Compare 3 DMA request enable */ 06287 #define TIM_DIER_CC4DE ((uint16_t)0x1000) /*!<Capture/Compare 4 DMA request enable */ 06288 #define TIM_DIER_COMDE ((uint16_t)0x2000) /*!<COM DMA request enable */ 06289 #define TIM_DIER_TDE ((uint16_t)0x4000) /*!<Trigger DMA request enable */ 06290 06291 /******************** Bit definition for TIM_SR register ********************/ 06292 #define TIM_SR_UIF ((uint16_t)0x0001) /*!<Update interrupt Flag */ 06293 #define TIM_SR_CC1IF ((uint16_t)0x0002) /*!<Capture/Compare 1 interrupt Flag */ 06294 #define TIM_SR_CC2IF ((uint16_t)0x0004) /*!<Capture/Compare 2 interrupt Flag */ 06295 #define TIM_SR_CC3IF ((uint16_t)0x0008) /*!<Capture/Compare 3 interrupt Flag */ 06296 #define TIM_SR_CC4IF ((uint16_t)0x0010) /*!<Capture/Compare 4 interrupt Flag */ 06297 #define TIM_SR_COMIF ((uint16_t)0x0020) /*!<COM interrupt Flag */ 06298 #define TIM_SR_TIF ((uint16_t)0x0040) /*!<Trigger interrupt Flag */ 06299 #define TIM_SR_BIF ((uint16_t)0x0080) /*!<Break interrupt Flag */ 06300 #define TIM_SR_CC1OF ((uint16_t)0x0200) /*!<Capture/Compare 1 Overcapture Flag */ 06301 #define TIM_SR_CC2OF ((uint16_t)0x0400) /*!<Capture/Compare 2 Overcapture Flag */ 06302 #define TIM_SR_CC3OF ((uint16_t)0x0800) /*!<Capture/Compare 3 Overcapture Flag */ 06303 #define TIM_SR_CC4OF ((uint16_t)0x1000) /*!<Capture/Compare 4 Overcapture Flag */ 06304 06305 /******************* Bit definition for TIM_EGR register ********************/ 06306 #define TIM_EGR_UG ((uint8_t)0x01) /*!<Update Generation */ 06307 #define TIM_EGR_CC1G ((uint8_t)0x02) /*!<Capture/Compare 1 Generation */ 06308 #define TIM_EGR_CC2G ((uint8_t)0x04) /*!<Capture/Compare 2 Generation */ 06309 #define TIM_EGR_CC3G ((uint8_t)0x08) /*!<Capture/Compare 3 Generation */ 06310 #define TIM_EGR_CC4G ((uint8_t)0x10) /*!<Capture/Compare 4 Generation */ 06311 #define TIM_EGR_COMG ((uint8_t)0x20) /*!<Capture/Compare Control Update Generation */ 06312 #define TIM_EGR_TG ((uint8_t)0x40) /*!<Trigger Generation */ 06313 #define TIM_EGR_BG ((uint8_t)0x80) /*!<Break Generation */ 06314 06315 /****************** Bit definition for TIM_CCMR1 register *******************/ 06316 #define TIM_CCMR1_CC1S ((uint16_t)0x0003) /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */ 06317 #define TIM_CCMR1_CC1S_0 ((uint16_t)0x0001) /*!<Bit 0 */ 06318 #define TIM_CCMR1_CC1S_1 ((uint16_t)0x0002) /*!<Bit 1 */ 06319 06320 #define TIM_CCMR1_OC1FE ((uint16_t)0x0004) /*!<Output Compare 1 Fast enable */ 06321 #define TIM_CCMR1_OC1PE ((uint16_t)0x0008) /*!<Output Compare 1 Preload enable */ 06322 06323 #define TIM_CCMR1_OC1M ((uint16_t)0x0070) /*!<OC1M[2:0] bits (Output Compare 1 Mode) */ 06324 #define TIM_CCMR1_OC1M_0 ((uint16_t)0x0010) /*!<Bit 0 */ 06325 #define TIM_CCMR1_OC1M_1 ((uint16_t)0x0020) /*!<Bit 1 */ 06326 #define TIM_CCMR1_OC1M_2 ((uint16_t)0x0040) /*!<Bit 2 */ 06327 06328 #define TIM_CCMR1_OC1CE ((uint16_t)0x0080) /*!<Output Compare 1Clear Enable */ 06329 06330 #define TIM_CCMR1_CC2S ((uint16_t)0x0300) /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */ 06331 #define TIM_CCMR1_CC2S_0 ((uint16_t)0x0100) /*!<Bit 0 */ 06332 #define TIM_CCMR1_CC2S_1 ((uint16_t)0x0200) /*!<Bit 1 */ 06333 06334 #define TIM_CCMR1_OC2FE ((uint16_t)0x0400) /*!<Output Compare 2 Fast enable */ 06335 #define TIM_CCMR1_OC2PE ((uint16_t)0x0800) /*!<Output Compare 2 Preload enable */ 06336 06337 #define TIM_CCMR1_OC2M ((uint16_t)0x7000) /*!<OC2M[2:0] bits (Output Compare 2 Mode) */ 06338 #define TIM_CCMR1_OC2M_0 ((uint16_t)0x1000) /*!<Bit 0 */ 06339 #define TIM_CCMR1_OC2M_1 ((uint16_t)0x2000) /*!<Bit 1 */ 06340 #define TIM_CCMR1_OC2M_2 ((uint16_t)0x4000) /*!<Bit 2 */ 06341 06342 #define TIM_CCMR1_OC2CE ((uint16_t)0x8000) /*!<Output Compare 2 Clear Enable */ 06343 06344 /*----------------------------------------------------------------------------*/ 06345 06346 #define TIM_CCMR1_IC1PSC ((uint16_t)0x000C) /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */ 06347 #define TIM_CCMR1_IC1PSC_0 ((uint16_t)0x0004) /*!<Bit 0 */ 06348 #define TIM_CCMR1_IC1PSC_1 ((uint16_t)0x0008) /*!<Bit 1 */ 06349 06350 #define TIM_CCMR1_IC1F ((uint16_t)0x00F0) /*!<IC1F[3:0] bits (Input Capture 1 Filter) */ 06351 #define TIM_CCMR1_IC1F_0 ((uint16_t)0x0010) /*!<Bit 0 */ 06352 #define TIM_CCMR1_IC1F_1 ((uint16_t)0x0020) /*!<Bit 1 */ 06353 #define TIM_CCMR1_IC1F_2 ((uint16_t)0x0040) /*!<Bit 2 */ 06354 #define TIM_CCMR1_IC1F_3 ((uint16_t)0x0080) /*!<Bit 3 */ 06355 06356 #define TIM_CCMR1_IC2PSC ((uint16_t)0x0C00) /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */ 06357 #define TIM_CCMR1_IC2PSC_0 ((uint16_t)0x0400) /*!<Bit 0 */ 06358 #define TIM_CCMR1_IC2PSC_1 ((uint16_t)0x0800) /*!<Bit 1 */ 06359 06360 #define TIM_CCMR1_IC2F ((uint16_t)0xF000) /*!<IC2F[3:0] bits (Input Capture 2 Filter) */ 06361 #define TIM_CCMR1_IC2F_0 ((uint16_t)0x1000) /*!<Bit 0 */ 06362 #define TIM_CCMR1_IC2F_1 ((uint16_t)0x2000) /*!<Bit 1 */ 06363 #define TIM_CCMR1_IC2F_2 ((uint16_t)0x4000) /*!<Bit 2 */ 06364 #define TIM_CCMR1_IC2F_3 ((uint16_t)0x8000) /*!<Bit 3 */ 06365 06366 /****************** Bit definition for TIM_CCMR2 register *******************/ 06367 #define TIM_CCMR2_CC3S ((uint16_t)0x0003) /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */ 06368 #define TIM_CCMR2_CC3S_0 ((uint16_t)0x0001) /*!<Bit 0 */ 06369 #define TIM_CCMR2_CC3S_1 ((uint16_t)0x0002) /*!<Bit 1 */ 06370 06371 #define TIM_CCMR2_OC3FE ((uint16_t)0x0004) /*!<Output Compare 3 Fast enable */ 06372 #define TIM_CCMR2_OC3PE ((uint16_t)0x0008) /*!<Output Compare 3 Preload enable */ 06373 06374 #define TIM_CCMR2_OC3M ((uint16_t)0x0070) /*!<OC3M[2:0] bits (Output Compare 3 Mode) */ 06375 #define TIM_CCMR2_OC3M_0 ((uint16_t)0x0010) /*!<Bit 0 */ 06376 #define TIM_CCMR2_OC3M_1 ((uint16_t)0x0020) /*!<Bit 1 */ 06377 #define TIM_CCMR2_OC3M_2 ((uint16_t)0x0040) /*!<Bit 2 */ 06378 06379 #define TIM_CCMR2_OC3CE ((uint16_t)0x0080) /*!<Output Compare 3 Clear Enable */ 06380 06381 #define TIM_CCMR2_CC4S ((uint16_t)0x0300) /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */ 06382 #define TIM_CCMR2_CC4S_0 ((uint16_t)0x0100) /*!<Bit 0 */ 06383 #define TIM_CCMR2_CC4S_1 ((uint16_t)0x0200) /*!<Bit 1 */ 06384 06385 #define TIM_CCMR2_OC4FE ((uint16_t)0x0400) /*!<Output Compare 4 Fast enable */ 06386 #define TIM_CCMR2_OC4PE ((uint16_t)0x0800) /*!<Output Compare 4 Preload enable */ 06387 06388 #define TIM_CCMR2_OC4M ((uint16_t)0x7000) /*!<OC4M[2:0] bits (Output Compare 4 Mode) */ 06389 #define TIM_CCMR2_OC4M_0 ((uint16_t)0x1000) /*!<Bit 0 */ 06390 #define TIM_CCMR2_OC4M_1 ((uint16_t)0x2000) /*!<Bit 1 */ 06391 #define TIM_CCMR2_OC4M_2 ((uint16_t)0x4000) /*!<Bit 2 */ 06392 06393 #define TIM_CCMR2_OC4CE ((uint16_t)0x8000) /*!<Output Compare 4 Clear Enable */ 06394 06395 /*----------------------------------------------------------------------------*/ 06396 06397 #define TIM_CCMR2_IC3PSC ((uint16_t)0x000C) /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */ 06398 #define TIM_CCMR2_IC3PSC_0 ((uint16_t)0x0004) /*!<Bit 0 */ 06399 #define TIM_CCMR2_IC3PSC_1 ((uint16_t)0x0008) /*!<Bit 1 */ 06400 06401 #define TIM_CCMR2_IC3F ((uint16_t)0x00F0) /*!<IC3F[3:0] bits (Input Capture 3 Filter) */ 06402 #define TIM_CCMR2_IC3F_0 ((uint16_t)0x0010) /*!<Bit 0 */ 06403 #define TIM_CCMR2_IC3F_1 ((uint16_t)0x0020) /*!<Bit 1 */ 06404 #define TIM_CCMR2_IC3F_2 ((uint16_t)0x0040) /*!<Bit 2 */ 06405 #define TIM_CCMR2_IC3F_3 ((uint16_t)0x0080) /*!<Bit 3 */ 06406 06407 #define TIM_CCMR2_IC4PSC ((uint16_t)0x0C00) /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */ 06408 #define TIM_CCMR2_IC4PSC_0 ((uint16_t)0x0400) /*!<Bit 0 */ 06409 #define TIM_CCMR2_IC4PSC_1 ((uint16_t)0x0800) /*!<Bit 1 */ 06410 06411 #define TIM_CCMR2_IC4F ((uint16_t)0xF000) /*!<IC4F[3:0] bits (Input Capture 4 Filter) */ 06412 #define TIM_CCMR2_IC4F_0 ((uint16_t)0x1000) /*!<Bit 0 */ 06413 #define TIM_CCMR2_IC4F_1 ((uint16_t)0x2000) /*!<Bit 1 */ 06414 #define TIM_CCMR2_IC4F_2 ((uint16_t)0x4000) /*!<Bit 2 */ 06415 #define TIM_CCMR2_IC4F_3 ((uint16_t)0x8000) /*!<Bit 3 */ 06416 06417 /******************* Bit definition for TIM_CCER register *******************/ 06418 #define TIM_CCER_CC1E ((uint16_t)0x0001) /*!<Capture/Compare 1 output enable */ 06419 #define TIM_CCER_CC1P ((uint16_t)0x0002) /*!<Capture/Compare 1 output Polarity */ 06420 #define TIM_CCER_CC1NE ((uint16_t)0x0004) /*!<Capture/Compare 1 Complementary output enable */ 06421 #define TIM_CCER_CC1NP ((uint16_t)0x0008) /*!<Capture/Compare 1 Complementary output Polarity */ 06422 #define TIM_CCER_CC2E ((uint16_t)0x0010) /*!<Capture/Compare 2 output enable */ 06423 #define TIM_CCER_CC2P ((uint16_t)0x0020) /*!<Capture/Compare 2 output Polarity */ 06424 #define TIM_CCER_CC2NE ((uint16_t)0x0040) /*!<Capture/Compare 2 Complementary output enable */ 06425 #define TIM_CCER_CC2NP ((uint16_t)0x0080) /*!<Capture/Compare 2 Complementary output Polarity */ 06426 #define TIM_CCER_CC3E ((uint16_t)0x0100) /*!<Capture/Compare 3 output enable */ 06427 #define TIM_CCER_CC3P ((uint16_t)0x0200) /*!<Capture/Compare 3 output Polarity */ 06428 #define TIM_CCER_CC3NE ((uint16_t)0x0400) /*!<Capture/Compare 3 Complementary output enable */ 06429 #define TIM_CCER_CC3NP ((uint16_t)0x0800) /*!<Capture/Compare 3 Complementary output Polarity */ 06430 #define TIM_CCER_CC4E ((uint16_t)0x1000) /*!<Capture/Compare 4 output enable */ 06431 #define TIM_CCER_CC4P ((uint16_t)0x2000) /*!<Capture/Compare 4 output Polarity */ 06432 #define TIM_CCER_CC4NP ((uint16_t)0x8000) /*!<Capture/Compare 4 Complementary output Polarity */ 06433 06434 /******************* Bit definition for TIM_CNT register ********************/ 06435 #define TIM_CNT_CNT ((uint16_t)0xFFFF) /*!<Counter Value */ 06436 06437 /******************* Bit definition for TIM_PSC register ********************/ 06438 #define TIM_PSC_PSC ((uint16_t)0xFFFF) /*!<Prescaler Value */ 06439 06440 /******************* Bit definition for TIM_ARR register ********************/ 06441 #define TIM_ARR_ARR ((uint16_t)0xFFFF) /*!<actual auto-reload Value */ 06442 06443 /******************* Bit definition for TIM_RCR register ********************/ 06444 #define TIM_RCR_REP ((uint8_t)0xFF) /*!<Repetition Counter Value */ 06445 06446 /******************* Bit definition for TIM_CCR1 register *******************/ 06447 #define TIM_CCR1_CCR1 ((uint16_t)0xFFFF) /*!<Capture/Compare 1 Value */ 06448 06449 /******************* Bit definition for TIM_CCR2 register *******************/ 06450 #define TIM_CCR2_CCR2 ((uint16_t)0xFFFF) /*!<Capture/Compare 2 Value */ 06451 06452 /******************* Bit definition for TIM_CCR3 register *******************/ 06453 #define TIM_CCR3_CCR3 ((uint16_t)0xFFFF) /*!<Capture/Compare 3 Value */ 06454 06455 /******************* Bit definition for TIM_CCR4 register *******************/ 06456 #define TIM_CCR4_CCR4 ((uint16_t)0xFFFF) /*!<Capture/Compare 4 Value */ 06457 06458 /******************* Bit definition for TIM_BDTR register *******************/ 06459 #define TIM_BDTR_DTG ((uint16_t)0x00FF) /*!<DTG[0:7] bits (Dead-Time Generator set-up) */ 06460 #define TIM_BDTR_DTG_0 ((uint16_t)0x0001) /*!<Bit 0 */ 06461 #define TIM_BDTR_DTG_1 ((uint16_t)0x0002) /*!<Bit 1 */ 06462 #define TIM_BDTR_DTG_2 ((uint16_t)0x0004) /*!<Bit 2 */ 06463 #define TIM_BDTR_DTG_3 ((uint16_t)0x0008) /*!<Bit 3 */ 06464 #define TIM_BDTR_DTG_4 ((uint16_t)0x0010) /*!<Bit 4 */ 06465 #define TIM_BDTR_DTG_5 ((uint16_t)0x0020) /*!<Bit 5 */ 06466 #define TIM_BDTR_DTG_6 ((uint16_t)0x0040) /*!<Bit 6 */ 06467 #define TIM_BDTR_DTG_7 ((uint16_t)0x0080) /*!<Bit 7 */ 06468 06469 #define TIM_BDTR_LOCK ((uint16_t)0x0300) /*!<LOCK[1:0] bits (Lock Configuration) */ 06470 #define TIM_BDTR_LOCK_0 ((uint16_t)0x0100) /*!<Bit 0 */ 06471 #define TIM_BDTR_LOCK_1 ((uint16_t)0x0200) /*!<Bit 1 */ 06472 06473 #define TIM_BDTR_OSSI ((uint16_t)0x0400) /*!<Off-State Selection for Idle mode */ 06474 #define TIM_BDTR_OSSR ((uint16_t)0x0800) /*!<Off-State Selection for Run mode */ 06475 #define TIM_BDTR_BKE ((uint16_t)0x1000) /*!<Break enable */ 06476 #define TIM_BDTR_BKP ((uint16_t)0x2000) /*!<Break Polarity */ 06477 #define TIM_BDTR_AOE ((uint16_t)0x4000) /*!<Automatic Output enable */ 06478 #define TIM_BDTR_MOE ((uint16_t)0x8000) /*!<Main Output enable */ 06479 06480 /******************* Bit definition for TIM_DCR register ********************/ 06481 #define TIM_DCR_DBA ((uint16_t)0x001F) /*!<DBA[4:0] bits (DMA Base Address) */ 06482 #define TIM_DCR_DBA_0 ((uint16_t)0x0001) /*!<Bit 0 */ 06483 #define TIM_DCR_DBA_1 ((uint16_t)0x0002) /*!<Bit 1 */ 06484 #define TIM_DCR_DBA_2 ((uint16_t)0x0004) /*!<Bit 2 */ 06485 #define TIM_DCR_DBA_3 ((uint16_t)0x0008) /*!<Bit 3 */ 06486 #define TIM_DCR_DBA_4 ((uint16_t)0x0010) /*!<Bit 4 */ 06487 06488 #define TIM_DCR_DBL ((uint16_t)0x1F00) /*!<DBL[4:0] bits (DMA Burst Length) */ 06489 #define TIM_DCR_DBL_0 ((uint16_t)0x0100) /*!<Bit 0 */ 06490 #define TIM_DCR_DBL_1 ((uint16_t)0x0200) /*!<Bit 1 */ 06491 #define TIM_DCR_DBL_2 ((uint16_t)0x0400) /*!<Bit 2 */ 06492 #define TIM_DCR_DBL_3 ((uint16_t)0x0800) /*!<Bit 3 */ 06493 #define TIM_DCR_DBL_4 ((uint16_t)0x1000) /*!<Bit 4 */ 06494 06495 /******************* Bit definition for TIM_DMAR register *******************/ 06496 #define TIM_DMAR_DMAB ((uint16_t)0xFFFF) /*!<DMA register for burst accesses */ 06497 06498 /******************* Bit definition for TIM_OR register *********************/ 06499 #define TIM_OR_TI4_RMP ((uint16_t)0x00C0) /*!<TI4_RMP[1:0] bits (TIM5 Input 4 remap) */ 06500 #define TIM_OR_TI4_RMP_0 ((uint16_t)0x0040) /*!<Bit 0 */ 06501 #define TIM_OR_TI4_RMP_1 ((uint16_t)0x0080) /*!<Bit 1 */ 06502 #define TIM_OR_ITR1_RMP ((uint16_t)0x0C00) /*!<ITR1_RMP[1:0] bits (TIM2 Internal trigger 1 remap) */ 06503 #define TIM_OR_ITR1_RMP_0 ((uint16_t)0x0400) /*!<Bit 0 */ 06504 #define TIM_OR_ITR1_RMP_1 ((uint16_t)0x0800) /*!<Bit 1 */ 06505 06506 06507 /******************************************************************************/ 06508 /* */ 06509 /* Universal Synchronous Asynchronous Receiver Transmitter */ 06510 /* */ 06511 /******************************************************************************/ 06512 /******************* Bit definition for USART_SR register *******************/ 06513 #define USART_SR_PE ((uint16_t)0x0001) /*!<Parity Error */ 06514 #define USART_SR_FE ((uint16_t)0x0002) /*!<Framing Error */ 06515 #define USART_SR_NE ((uint16_t)0x0004) /*!<Noise Error Flag */ 06516 #define USART_SR_ORE ((uint16_t)0x0008) /*!<OverRun Error */ 06517 #define USART_SR_IDLE ((uint16_t)0x0010) /*!<IDLE line detected */ 06518 #define USART_SR_RXNE ((uint16_t)0x0020) /*!<Read Data Register Not Empty */ 06519 #define USART_SR_TC ((uint16_t)0x0040) /*!<Transmission Complete */ 06520 #define USART_SR_TXE ((uint16_t)0x0080) /*!<Transmit Data Register Empty */ 06521 #define USART_SR_LBD ((uint16_t)0x0100) /*!<LIN Break Detection Flag */ 06522 #define USART_SR_CTS ((uint16_t)0x0200) /*!<CTS Flag */ 06523 06524 /******************* Bit definition for USART_DR register *******************/ 06525 #define USART_DR_DR ((uint16_t)0x01FF) /*!<Data value */ 06526 06527 /****************** Bit definition for USART_BRR register *******************/ 06528 #define USART_BRR_DIV_Fraction ((uint16_t)0x000F) /*!<Fraction of USARTDIV */ 06529 #define USART_BRR_DIV_Mantissa ((uint16_t)0xFFF0) /*!<Mantissa of USARTDIV */ 06530 06531 /****************** Bit definition for USART_CR1 register *******************/ 06532 #define USART_CR1_SBK ((uint16_t)0x0001) /*!<Send Break */ 06533 #define USART_CR1_RWU ((uint16_t)0x0002) /*!<Receiver wakeup */ 06534 #define USART_CR1_RE ((uint16_t)0x0004) /*!<Receiver Enable */ 06535 #define USART_CR1_TE ((uint16_t)0x0008) /*!<Transmitter Enable */ 06536 #define USART_CR1_IDLEIE ((uint16_t)0x0010) /*!<IDLE Interrupt Enable */ 06537 #define USART_CR1_RXNEIE ((uint16_t)0x0020) /*!<RXNE Interrupt Enable */ 06538 #define USART_CR1_TCIE ((uint16_t)0x0040) /*!<Transmission Complete Interrupt Enable */ 06539 #define USART_CR1_TXEIE ((uint16_t)0x0080) /*!<PE Interrupt Enable */ 06540 #define USART_CR1_PEIE ((uint16_t)0x0100) /*!<PE Interrupt Enable */ 06541 #define USART_CR1_PS ((uint16_t)0x0200) /*!<Parity Selection */ 06542 #define USART_CR1_PCE ((uint16_t)0x0400) /*!<Parity Control Enable */ 06543 #define USART_CR1_WAKE ((uint16_t)0x0800) /*!<Wakeup method */ 06544 #define USART_CR1_M ((uint16_t)0x1000) /*!<Word length */ 06545 #define USART_CR1_UE ((uint16_t)0x2000) /*!<USART Enable */ 06546 #define USART_CR1_OVER8 ((uint16_t)0x8000) /*!<USART Oversampling by 8 enable */ 06547 06548 /****************** Bit definition for USART_CR2 register *******************/ 06549 #define USART_CR2_ADD ((uint16_t)0x000F) /*!<Address of the USART node */ 06550 #define USART_CR2_LBDL ((uint16_t)0x0020) /*!<LIN Break Detection Length */ 06551 #define USART_CR2_LBDIE ((uint16_t)0x0040) /*!<LIN Break Detection Interrupt Enable */ 06552 #define USART_CR2_LBCL ((uint16_t)0x0100) /*!<Last Bit Clock pulse */ 06553 #define USART_CR2_CPHA ((uint16_t)0x0200) /*!<Clock Phase */ 06554 #define USART_CR2_CPOL ((uint16_t)0x0400) /*!<Clock Polarity */ 06555 #define USART_CR2_CLKEN ((uint16_t)0x0800) /*!<Clock Enable */ 06556 06557 #define USART_CR2_STOP ((uint16_t)0x3000) /*!<STOP[1:0] bits (STOP bits) */ 06558 #define USART_CR2_STOP_0 ((uint16_t)0x1000) /*!<Bit 0 */ 06559 #define USART_CR2_STOP_1 ((uint16_t)0x2000) /*!<Bit 1 */ 06560 06561 #define USART_CR2_LINEN ((uint16_t)0x4000) /*!<LIN mode enable */ 06562 06563 /****************** Bit definition for USART_CR3 register *******************/ 06564 #define USART_CR3_EIE ((uint16_t)0x0001) /*!<Error Interrupt Enable */ 06565 #define USART_CR3_IREN ((uint16_t)0x0002) /*!<IrDA mode Enable */ 06566 #define USART_CR3_IRLP ((uint16_t)0x0004) /*!<IrDA Low-Power */ 06567 #define USART_CR3_HDSEL ((uint16_t)0x0008) /*!<Half-Duplex Selection */ 06568 #define USART_CR3_NACK ((uint16_t)0x0010) /*!<Smartcard NACK enable */ 06569 #define USART_CR3_SCEN ((uint16_t)0x0020) /*!<Smartcard mode enable */ 06570 #define USART_CR3_DMAR ((uint16_t)0x0040) /*!<DMA Enable Receiver */ 06571 #define USART_CR3_DMAT ((uint16_t)0x0080) /*!<DMA Enable Transmitter */ 06572 #define USART_CR3_RTSE ((uint16_t)0x0100) /*!<RTS Enable */ 06573 #define USART_CR3_CTSE ((uint16_t)0x0200) /*!<CTS Enable */ 06574 #define USART_CR3_CTSIE ((uint16_t)0x0400) /*!<CTS Interrupt Enable */ 06575 #define USART_CR3_ONEBIT ((uint16_t)0x0800) /*!<USART One bit method enable */ 06576 06577 /****************** Bit definition for USART_GTPR register ******************/ 06578 #define USART_GTPR_PSC ((uint16_t)0x00FF) /*!<PSC[7:0] bits (Prescaler value) */ 06579 #define USART_GTPR_PSC_0 ((uint16_t)0x0001) /*!<Bit 0 */ 06580 #define USART_GTPR_PSC_1 ((uint16_t)0x0002) /*!<Bit 1 */ 06581 #define USART_GTPR_PSC_2 ((uint16_t)0x0004) /*!<Bit 2 */ 06582 #define USART_GTPR_PSC_3 ((uint16_t)0x0008) /*!<Bit 3 */ 06583 #define USART_GTPR_PSC_4 ((uint16_t)0x0010) /*!<Bit 4 */ 06584 #define USART_GTPR_PSC_5 ((uint16_t)0x0020) /*!<Bit 5 */ 06585 #define USART_GTPR_PSC_6 ((uint16_t)0x0040) /*!<Bit 6 */ 06586 #define USART_GTPR_PSC_7 ((uint16_t)0x0080) /*!<Bit 7 */ 06587 06588 #define USART_GTPR_GT ((uint16_t)0xFF00) /*!<Guard time value */ 06589 06590 /******************************************************************************/ 06591 /* */ 06592 /* Window WATCHDOG */ 06593 /* */ 06594 /******************************************************************************/ 06595 /******************* Bit definition for WWDG_CR register ********************/ 06596 #define WWDG_CR_T ((uint8_t)0x7F) /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */ 06597 #define WWDG_CR_T0 ((uint8_t)0x01) /*!<Bit 0 */ 06598 #define WWDG_CR_T1 ((uint8_t)0x02) /*!<Bit 1 */ 06599 #define WWDG_CR_T2 ((uint8_t)0x04) /*!<Bit 2 */ 06600 #define WWDG_CR_T3 ((uint8_t)0x08) /*!<Bit 3 */ 06601 #define WWDG_CR_T4 ((uint8_t)0x10) /*!<Bit 4 */ 06602 #define WWDG_CR_T5 ((uint8_t)0x20) /*!<Bit 5 */ 06603 #define WWDG_CR_T6 ((uint8_t)0x40) /*!<Bit 6 */ 06604 06605 #define WWDG_CR_WDGA ((uint8_t)0x80) /*!<Activation bit */ 06606 06607 /******************* Bit definition for WWDG_CFR register *******************/ 06608 #define WWDG_CFR_W ((uint16_t)0x007F) /*!<W[6:0] bits (7-bit window value) */ 06609 #define WWDG_CFR_W0 ((uint16_t)0x0001) /*!<Bit 0 */ 06610 #define WWDG_CFR_W1 ((uint16_t)0x0002) /*!<Bit 1 */ 06611 #define WWDG_CFR_W2 ((uint16_t)0x0004) /*!<Bit 2 */ 06612 #define WWDG_CFR_W3 ((uint16_t)0x0008) /*!<Bit 3 */ 06613 #define WWDG_CFR_W4 ((uint16_t)0x0010) /*!<Bit 4 */ 06614 #define WWDG_CFR_W5 ((uint16_t)0x0020) /*!<Bit 5 */ 06615 #define WWDG_CFR_W6 ((uint16_t)0x0040) /*!<Bit 6 */ 06616 06617 #define WWDG_CFR_WDGTB ((uint16_t)0x0180) /*!<WDGTB[1:0] bits (Timer Base) */ 06618 #define WWDG_CFR_WDGTB0 ((uint16_t)0x0080) /*!<Bit 0 */ 06619 #define WWDG_CFR_WDGTB1 ((uint16_t)0x0100) /*!<Bit 1 */ 06620 06621 #define WWDG_CFR_EWI ((uint16_t)0x0200) /*!<Early Wakeup Interrupt */ 06622 06623 /******************* Bit definition for WWDG_SR register ********************/ 06624 #define WWDG_SR_EWIF ((uint8_t)0x01) /*!<Early Wakeup Interrupt Flag */ 06625 06626 06627 /******************************************************************************/ 06628 /* */ 06629 /* DBG */ 06630 /* */ 06631 /******************************************************************************/ 06632 /******************** Bit definition for DBGMCU_IDCODE register *************/ 06633 #define DBGMCU_IDCODE_DEV_ID ((uint32_t)0x00000FFF) 06634 #define DBGMCU_IDCODE_REV_ID ((uint32_t)0xFFFF0000) 06635 06636 /******************** Bit definition for DBGMCU_CR register *****************/ 06637 #define DBGMCU_CR_DBG_SLEEP ((uint32_t)0x00000001) 06638 #define DBGMCU_CR_DBG_STOP ((uint32_t)0x00000002) 06639 #define DBGMCU_CR_DBG_STANDBY ((uint32_t)0x00000004) 06640 #define DBGMCU_CR_TRACE_IOEN ((uint32_t)0x00000020) 06641 06642 #define DBGMCU_CR_TRACE_MODE ((uint32_t)0x000000C0) 06643 #define DBGMCU_CR_TRACE_MODE_0 ((uint32_t)0x00000040)/*!<Bit 0 */ 06644 #define DBGMCU_CR_TRACE_MODE_1 ((uint32_t)0x00000080)/*!<Bit 1 */ 06645 06646 /******************** Bit definition for DBGMCU_APB1_FZ register ************/ 06647 #define DBGMCU_APB1_FZ_DBG_TIM2_STOP ((uint32_t)0x00000001) 06648 #define DBGMCU_APB1_FZ_DBG_TIM3_STOP ((uint32_t)0x00000002) 06649 #define DBGMCU_APB1_FZ_DBG_TIM4_STOP ((uint32_t)0x00000004) 06650 #define DBGMCU_APB1_FZ_DBG_TIM5_STOP ((uint32_t)0x00000008) 06651 #define DBGMCU_APB1_FZ_DBG_TIM6_STOP ((uint32_t)0x00000010) 06652 #define DBGMCU_APB1_FZ_DBG_TIM7_STOP ((uint32_t)0x00000020) 06653 #define DBGMCU_APB1_FZ_DBG_TIM12_STOP ((uint32_t)0x00000040) 06654 #define DBGMCU_APB1_FZ_DBG_TIM13_STOP ((uint32_t)0x00000080) 06655 #define DBGMCU_APB1_FZ_DBG_TIM14_STOP ((uint32_t)0x00000100) 06656 #define DBGMCU_APB1_FZ_DBG_RTC_STOP ((uint32_t)0x00000400) 06657 #define DBGMCU_APB1_FZ_DBG_WWDG_STOP ((uint32_t)0x00000800) 06658 #define DBGMCU_APB1_FZ_DBG_IWDG_STOP ((uint32_t)0x00001000) 06659 #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT ((uint32_t)0x00200000) 06660 #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT ((uint32_t)0x00400000) 06661 #define DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT ((uint32_t)0x00800000) 06662 #define DBGMCU_APB1_FZ_DBG_CAN1_STOP ((uint32_t)0x02000000) 06663 #define DBGMCU_APB1_FZ_DBG_CAN2_STOP ((uint32_t)0x04000000) 06664 /* Old IWDGSTOP bit definition, maintained for legacy purpose */ 06665 #define DBGMCU_APB1_FZ_DBG_IWDEG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP 06666 06667 /******************** Bit definition for DBGMCU_APB2_FZ register ************/ 06668 #define DBGMCU_APB1_FZ_DBG_TIM1_STOP ((uint32_t)0x00000001) 06669 #define DBGMCU_APB1_FZ_DBG_TIM8_STOP ((uint32_t)0x00000002) 06670 #define DBGMCU_APB1_FZ_DBG_TIM9_STOP ((uint32_t)0x00010000) 06671 #define DBGMCU_APB1_FZ_DBG_TIM10_STOP ((uint32_t)0x00020000) 06672 #define DBGMCU_APB1_FZ_DBG_TIM11_STOP ((uint32_t)0x00040000) 06673 06674 /******************************************************************************/ 06675 /* */ 06676 /* Ethernet MAC Registers bits definitions */ 06677 /* */ 06678 /******************************************************************************/ 06679 /* Bit definition for Ethernet MAC Control Register register */ 06680 #define ETH_MACCR_WD ((uint32_t)0x00800000) /* Watchdog disable */ 06681 #define ETH_MACCR_JD ((uint32_t)0x00400000) /* Jabber disable */ 06682 #define ETH_MACCR_IFG ((uint32_t)0x000E0000) /* Inter-frame gap */ 06683 #define ETH_MACCR_IFG_96Bit ((uint32_t)0x00000000) /* Minimum IFG between frames during transmission is 96Bit */ 06684 #define ETH_MACCR_IFG_88Bit ((uint32_t)0x00020000) /* Minimum IFG between frames during transmission is 88Bit */ 06685 #define ETH_MACCR_IFG_80Bit ((uint32_t)0x00040000) /* Minimum IFG between frames during transmission is 80Bit */ 06686 #define ETH_MACCR_IFG_72Bit ((uint32_t)0x00060000) /* Minimum IFG between frames during transmission is 72Bit */ 06687 #define ETH_MACCR_IFG_64Bit ((uint32_t)0x00080000) /* Minimum IFG between frames during transmission is 64Bit */ 06688 #define ETH_MACCR_IFG_56Bit ((uint32_t)0x000A0000) /* Minimum IFG between frames during transmission is 56Bit */ 06689 #define ETH_MACCR_IFG_48Bit ((uint32_t)0x000C0000) /* Minimum IFG between frames during transmission is 48Bit */ 06690 #define ETH_MACCR_IFG_40Bit ((uint32_t)0x000E0000) /* Minimum IFG between frames during transmission is 40Bit */ 06691 #define ETH_MACCR_CSD ((uint32_t)0x00010000) /* Carrier sense disable (during transmission) */ 06692 #define ETH_MACCR_FES ((uint32_t)0x00004000) /* Fast ethernet speed */ 06693 #define ETH_MACCR_ROD ((uint32_t)0x00002000) /* Receive own disable */ 06694 #define ETH_MACCR_LM ((uint32_t)0x00001000) /* loopback mode */ 06695 #define ETH_MACCR_DM ((uint32_t)0x00000800) /* Duplex mode */ 06696 #define ETH_MACCR_IPCO ((uint32_t)0x00000400) /* IP Checksum offload */ 06697 #define ETH_MACCR_RD ((uint32_t)0x00000200) /* Retry disable */ 06698 #define ETH_MACCR_APCS ((uint32_t)0x00000080) /* Automatic Pad/CRC stripping */ 06699 #define ETH_MACCR_BL ((uint32_t)0x00000060) /* Back-off limit: random integer number (r) of slot time delays before rescheduling 06700 a transmission attempt during retries after a collision: 0 =< r <2^k */ 06701 #define ETH_MACCR_BL_10 ((uint32_t)0x00000000) /* k = min (n, 10) */ 06702 #define ETH_MACCR_BL_8 ((uint32_t)0x00000020) /* k = min (n, 8) */ 06703 #define ETH_MACCR_BL_4 ((uint32_t)0x00000040) /* k = min (n, 4) */ 06704 #define ETH_MACCR_BL_1 ((uint32_t)0x00000060) /* k = min (n, 1) */ 06705 #define ETH_MACCR_DC ((uint32_t)0x00000010) /* Defferal check */ 06706 #define ETH_MACCR_TE ((uint32_t)0x00000008) /* Transmitter enable */ 06707 #define ETH_MACCR_RE ((uint32_t)0x00000004) /* Receiver enable */ 06708 06709 /* Bit definition for Ethernet MAC Frame Filter Register */ 06710 #define ETH_MACFFR_RA ((uint32_t)0x80000000) /* Receive all */ 06711 #define ETH_MACFFR_HPF ((uint32_t)0x00000400) /* Hash or perfect filter */ 06712 #define ETH_MACFFR_SAF ((uint32_t)0x00000200) /* Source address filter enable */ 06713 #define ETH_MACFFR_SAIF ((uint32_t)0x00000100) /* SA inverse filtering */ 06714 #define ETH_MACFFR_PCF ((uint32_t)0x000000C0) /* Pass control frames: 3 cases */ 06715 #define ETH_MACFFR_PCF_BlockAll ((uint32_t)0x00000040) /* MAC filters all control frames from reaching the application */ 06716 #define ETH_MACFFR_PCF_ForwardAll ((uint32_t)0x00000080) /* MAC forwards all control frames to application even if they fail the Address Filter */ 06717 #define ETH_MACFFR_PCF_ForwardPassedAddrFilter ((uint32_t)0x000000C0) /* MAC forwards control frames that pass the Address Filter. */ 06718 #define ETH_MACFFR_BFD ((uint32_t)0x00000020) /* Broadcast frame disable */ 06719 #define ETH_MACFFR_PAM ((uint32_t)0x00000010) /* Pass all mutlicast */ 06720 #define ETH_MACFFR_DAIF ((uint32_t)0x00000008) /* DA Inverse filtering */ 06721 #define ETH_MACFFR_HM ((uint32_t)0x00000004) /* Hash multicast */ 06722 #define ETH_MACFFR_HU ((uint32_t)0x00000002) /* Hash unicast */ 06723 #define ETH_MACFFR_PM ((uint32_t)0x00000001) /* Promiscuous mode */ 06724 06725 /* Bit definition for Ethernet MAC Hash Table High Register */ 06726 #define ETH_MACHTHR_HTH ((uint32_t)0xFFFFFFFF) /* Hash table high */ 06727 06728 /* Bit definition for Ethernet MAC Hash Table Low Register */ 06729 #define ETH_MACHTLR_HTL ((uint32_t)0xFFFFFFFF) /* Hash table low */ 06730 06731 /* Bit definition for Ethernet MAC MII Address Register */ 06732 #define ETH_MACMIIAR_PA ((uint32_t)0x0000F800) /* Physical layer address */ 06733 #define ETH_MACMIIAR_MR ((uint32_t)0x000007C0) /* MII register in the selected PHY */ 06734 #define ETH_MACMIIAR_CR ((uint32_t)0x0000001C) /* CR clock range: 6 cases */ 06735 #define ETH_MACMIIAR_CR_Div42 ((uint32_t)0x00000000) /* HCLK:60-100 MHz; MDC clock= HCLK/42 */ 06736 #define ETH_MACMIIAR_CR_Div62 ((uint32_t)0x00000004) /* HCLK:100-150 MHz; MDC clock= HCLK/62 */ 06737 #define ETH_MACMIIAR_CR_Div16 ((uint32_t)0x00000008) /* HCLK:20-35 MHz; MDC clock= HCLK/16 */ 06738 #define ETH_MACMIIAR_CR_Div26 ((uint32_t)0x0000000C) /* HCLK:35-60 MHz; MDC clock= HCLK/26 */ 06739 #define ETH_MACMIIAR_CR_Div102 ((uint32_t)0x00000010) /* HCLK:150-168 MHz; MDC clock= HCLK/102 */ 06740 #define ETH_MACMIIAR_MW ((uint32_t)0x00000002) /* MII write */ 06741 #define ETH_MACMIIAR_MB ((uint32_t)0x00000001) /* MII busy */ 06742 06743 /* Bit definition for Ethernet MAC MII Data Register */ 06744 #define ETH_MACMIIDR_MD ((uint32_t)0x0000FFFF) /* MII data: read/write data from/to PHY */ 06745 06746 /* Bit definition for Ethernet MAC Flow Control Register */ 06747 #define ETH_MACFCR_PT ((uint32_t)0xFFFF0000) /* Pause time */ 06748 #define ETH_MACFCR_ZQPD ((uint32_t)0x00000080) /* Zero-quanta pause disable */ 06749 #define ETH_MACFCR_PLT ((uint32_t)0x00000030) /* Pause low threshold: 4 cases */ 06750 #define ETH_MACFCR_PLT_Minus4 ((uint32_t)0x00000000) /* Pause time minus 4 slot times */ 06751 #define ETH_MACFCR_PLT_Minus28 ((uint32_t)0x00000010) /* Pause time minus 28 slot times */ 06752 #define ETH_MACFCR_PLT_Minus144 ((uint32_t)0x00000020) /* Pause time minus 144 slot times */ 06753 #define ETH_MACFCR_PLT_Minus256 ((uint32_t)0x00000030) /* Pause time minus 256 slot times */ 06754 #define ETH_MACFCR_UPFD ((uint32_t)0x00000008) /* Unicast pause frame detect */ 06755 #define ETH_MACFCR_RFCE ((uint32_t)0x00000004) /* Receive flow control enable */ 06756 #define ETH_MACFCR_TFCE ((uint32_t)0x00000002) /* Transmit flow control enable */ 06757 #define ETH_MACFCR_FCBBPA ((uint32_t)0x00000001) /* Flow control busy/backpressure activate */ 06758 06759 /* Bit definition for Ethernet MAC VLAN Tag Register */ 06760 #define ETH_MACVLANTR_VLANTC ((uint32_t)0x00010000) /* 12-bit VLAN tag comparison */ 06761 #define ETH_MACVLANTR_VLANTI ((uint32_t)0x0000FFFF) /* VLAN tag identifier (for receive frames) */ 06762 06763 /* Bit definition for Ethernet MAC Remote Wake-UpFrame Filter Register */ 06764 #define ETH_MACRWUFFR_D ((uint32_t)0xFFFFFFFF) /* Wake-up frame filter register data */ 06765 /* Eight sequential Writes to this address (offset 0x28) will write all Wake-UpFrame Filter Registers. 06766 Eight sequential Reads from this address (offset 0x28) will read all Wake-UpFrame Filter Registers. */ 06767 /* Wake-UpFrame Filter Reg0 : Filter 0 Byte Mask 06768 Wake-UpFrame Filter Reg1 : Filter 1 Byte Mask 06769 Wake-UpFrame Filter Reg2 : Filter 2 Byte Mask 06770 Wake-UpFrame Filter Reg3 : Filter 3 Byte Mask 06771 Wake-UpFrame Filter Reg4 : RSVD - Filter3 Command - RSVD - Filter2 Command - 06772 RSVD - Filter1 Command - RSVD - Filter0 Command 06773 Wake-UpFrame Filter Re5 : Filter3 Offset - Filter2 Offset - Filter1 Offset - Filter0 Offset 06774 Wake-UpFrame Filter Re6 : Filter1 CRC16 - Filter0 CRC16 06775 Wake-UpFrame Filter Re7 : Filter3 CRC16 - Filter2 CRC16 */ 06776 06777 /* Bit definition for Ethernet MAC PMT Control and Status Register */ 06778 #define ETH_MACPMTCSR_WFFRPR ((uint32_t)0x80000000) /* Wake-Up Frame Filter Register Pointer Reset */ 06779 #define ETH_MACPMTCSR_GU ((uint32_t)0x00000200) /* Global Unicast */ 06780 #define ETH_MACPMTCSR_WFR ((uint32_t)0x00000040) /* Wake-Up Frame Received */ 06781 #define ETH_MACPMTCSR_MPR ((uint32_t)0x00000020) /* Magic Packet Received */ 06782 #define ETH_MACPMTCSR_WFE ((uint32_t)0x00000004) /* Wake-Up Frame Enable */ 06783 #define ETH_MACPMTCSR_MPE ((uint32_t)0x00000002) /* Magic Packet Enable */ 06784 #define ETH_MACPMTCSR_PD ((uint32_t)0x00000001) /* Power Down */ 06785 06786 /* Bit definition for Ethernet MAC Status Register */ 06787 #define ETH_MACSR_TSTS ((uint32_t)0x00000200) /* Time stamp trigger status */ 06788 #define ETH_MACSR_MMCTS ((uint32_t)0x00000040) /* MMC transmit status */ 06789 #define ETH_MACSR_MMMCRS ((uint32_t)0x00000020) /* MMC receive status */ 06790 #define ETH_MACSR_MMCS ((uint32_t)0x00000010) /* MMC status */ 06791 #define ETH_MACSR_PMTS ((uint32_t)0x00000008) /* PMT status */ 06792 06793 /* Bit definition for Ethernet MAC Interrupt Mask Register */ 06794 #define ETH_MACIMR_TSTIM ((uint32_t)0x00000200) /* Time stamp trigger interrupt mask */ 06795 #define ETH_MACIMR_PMTIM ((uint32_t)0x00000008) /* PMT interrupt mask */ 06796 06797 /* Bit definition for Ethernet MAC Address0 High Register */ 06798 #define ETH_MACA0HR_MACA0H ((uint32_t)0x0000FFFF) /* MAC address0 high */ 06799 06800 /* Bit definition for Ethernet MAC Address0 Low Register */ 06801 #define ETH_MACA0LR_MACA0L ((uint32_t)0xFFFFFFFF) /* MAC address0 low */ 06802 06803 /* Bit definition for Ethernet MAC Address1 High Register */ 06804 #define ETH_MACA1HR_AE ((uint32_t)0x80000000) /* Address enable */ 06805 #define ETH_MACA1HR_SA ((uint32_t)0x40000000) /* Source address */ 06806 #define ETH_MACA1HR_MBC ((uint32_t)0x3F000000) /* Mask byte control: bits to mask for comparison of the MAC Address bytes */ 06807 #define ETH_MACA1HR_MBC_HBits15_8 ((uint32_t)0x20000000) /* Mask MAC Address high reg bits [15:8] */ 06808 #define ETH_MACA1HR_MBC_HBits7_0 ((uint32_t)0x10000000) /* Mask MAC Address high reg bits [7:0] */ 06809 #define ETH_MACA1HR_MBC_LBits31_24 ((uint32_t)0x08000000) /* Mask MAC Address low reg bits [31:24] */ 06810 #define ETH_MACA1HR_MBC_LBits23_16 ((uint32_t)0x04000000) /* Mask MAC Address low reg bits [23:16] */ 06811 #define ETH_MACA1HR_MBC_LBits15_8 ((uint32_t)0x02000000) /* Mask MAC Address low reg bits [15:8] */ 06812 #define ETH_MACA1HR_MBC_LBits7_0 ((uint32_t)0x01000000) /* Mask MAC Address low reg bits [7:0] */ 06813 #define ETH_MACA1HR_MACA1H ((uint32_t)0x0000FFFF) /* MAC address1 high */ 06814 06815 /* Bit definition for Ethernet MAC Address1 Low Register */ 06816 #define ETH_MACA1LR_MACA1L ((uint32_t)0xFFFFFFFF) /* MAC address1 low */ 06817 06818 /* Bit definition for Ethernet MAC Address2 High Register */ 06819 #define ETH_MACA2HR_AE ((uint32_t)0x80000000) /* Address enable */ 06820 #define ETH_MACA2HR_SA ((uint32_t)0x40000000) /* Source address */ 06821 #define ETH_MACA2HR_MBC ((uint32_t)0x3F000000) /* Mask byte control */ 06822 #define ETH_MACA2HR_MBC_HBits15_8 ((uint32_t)0x20000000) /* Mask MAC Address high reg bits [15:8] */ 06823 #define ETH_MACA2HR_MBC_HBits7_0 ((uint32_t)0x10000000) /* Mask MAC Address high reg bits [7:0] */ 06824 #define ETH_MACA2HR_MBC_LBits31_24 ((uint32_t)0x08000000) /* Mask MAC Address low reg bits [31:24] */ 06825 #define ETH_MACA2HR_MBC_LBits23_16 ((uint32_t)0x04000000) /* Mask MAC Address low reg bits [23:16] */ 06826 #define ETH_MACA2HR_MBC_LBits15_8 ((uint32_t)0x02000000) /* Mask MAC Address low reg bits [15:8] */ 06827 #define ETH_MACA2HR_MBC_LBits7_0 ((uint32_t)0x01000000) /* Mask MAC Address low reg bits [70] */ 06828 #define ETH_MACA2HR_MACA2H ((uint32_t)0x0000FFFF) /* MAC address1 high */ 06829 06830 /* Bit definition for Ethernet MAC Address2 Low Register */ 06831 #define ETH_MACA2LR_MACA2L ((uint32_t)0xFFFFFFFF) /* MAC address2 low */ 06832 06833 /* Bit definition for Ethernet MAC Address3 High Register */ 06834 #define ETH_MACA3HR_AE ((uint32_t)0x80000000) /* Address enable */ 06835 #define ETH_MACA3HR_SA ((uint32_t)0x40000000) /* Source address */ 06836 #define ETH_MACA3HR_MBC ((uint32_t)0x3F000000) /* Mask byte control */ 06837 #define ETH_MACA3HR_MBC_HBits15_8 ((uint32_t)0x20000000) /* Mask MAC Address high reg bits [15:8] */ 06838 #define ETH_MACA3HR_MBC_HBits7_0 ((uint32_t)0x10000000) /* Mask MAC Address high reg bits [7:0] */ 06839 #define ETH_MACA3HR_MBC_LBits31_24 ((uint32_t)0x08000000) /* Mask MAC Address low reg bits [31:24] */ 06840 #define ETH_MACA3HR_MBC_LBits23_16 ((uint32_t)0x04000000) /* Mask MAC Address low reg bits [23:16] */ 06841 #define ETH_MACA3HR_MBC_LBits15_8 ((uint32_t)0x02000000) /* Mask MAC Address low reg bits [15:8] */ 06842 #define ETH_MACA3HR_MBC_LBits7_0 ((uint32_t)0x01000000) /* Mask MAC Address low reg bits [70] */ 06843 #define ETH_MACA3HR_MACA3H ((uint32_t)0x0000FFFF) /* MAC address3 high */ 06844 06845 /* Bit definition for Ethernet MAC Address3 Low Register */ 06846 #define ETH_MACA3LR_MACA3L ((uint32_t)0xFFFFFFFF) /* MAC address3 low */ 06847 06848 /******************************************************************************/ 06849 /* Ethernet MMC Registers bits definition */ 06850 /******************************************************************************/ 06851 06852 /* Bit definition for Ethernet MMC Contol Register */ 06853 #define ETH_MMCCR_MCFHP ((uint32_t)0x00000020) /* MMC counter Full-Half preset */ 06854 #define ETH_MMCCR_MCP ((uint32_t)0x00000010) /* MMC counter preset */ 06855 #define ETH_MMCCR_MCF ((uint32_t)0x00000008) /* MMC Counter Freeze */ 06856 #define ETH_MMCCR_ROR ((uint32_t)0x00000004) /* Reset on Read */ 06857 #define ETH_MMCCR_CSR ((uint32_t)0x00000002) /* Counter Stop Rollover */ 06858 #define ETH_MMCCR_CR ((uint32_t)0x00000001) /* Counters Reset */ 06859 06860 /* Bit definition for Ethernet MMC Receive Interrupt Register */ 06861 #define ETH_MMCRIR_RGUFS ((uint32_t)0x00020000) /* Set when Rx good unicast frames counter reaches half the maximum value */ 06862 #define ETH_MMCRIR_RFAES ((uint32_t)0x00000040) /* Set when Rx alignment error counter reaches half the maximum value */ 06863 #define ETH_MMCRIR_RFCES ((uint32_t)0x00000020) /* Set when Rx crc error counter reaches half the maximum value */ 06864 06865 /* Bit definition for Ethernet MMC Transmit Interrupt Register */ 06866 #define ETH_MMCTIR_TGFS ((uint32_t)0x00200000) /* Set when Tx good frame count counter reaches half the maximum value */ 06867 #define ETH_MMCTIR_TGFMSCS ((uint32_t)0x00008000) /* Set when Tx good multi col counter reaches half the maximum value */ 06868 #define ETH_MMCTIR_TGFSCS ((uint32_t)0x00004000) /* Set when Tx good single col counter reaches half the maximum value */ 06869 06870 /* Bit definition for Ethernet MMC Receive Interrupt Mask Register */ 06871 #define ETH_MMCRIMR_RGUFM ((uint32_t)0x00020000) /* Mask the interrupt when Rx good unicast frames counter reaches half the maximum value */ 06872 #define ETH_MMCRIMR_RFAEM ((uint32_t)0x00000040) /* Mask the interrupt when when Rx alignment error counter reaches half the maximum value */ 06873 #define ETH_MMCRIMR_RFCEM ((uint32_t)0x00000020) /* Mask the interrupt when Rx crc error counter reaches half the maximum value */ 06874 06875 /* Bit definition for Ethernet MMC Transmit Interrupt Mask Register */ 06876 #define ETH_MMCTIMR_TGFM ((uint32_t)0x00200000) /* Mask the interrupt when Tx good frame count counter reaches half the maximum value */ 06877 #define ETH_MMCTIMR_TGFMSCM ((uint32_t)0x00008000) /* Mask the interrupt when Tx good multi col counter reaches half the maximum value */ 06878 #define ETH_MMCTIMR_TGFSCM ((uint32_t)0x00004000) /* Mask the interrupt when Tx good single col counter reaches half the maximum value */ 06879 06880 /* Bit definition for Ethernet MMC Transmitted Good Frames after Single Collision Counter Register */ 06881 #define ETH_MMCTGFSCCR_TGFSCC ((uint32_t)0xFFFFFFFF) /* Number of successfully transmitted frames after a single collision in Half-duplex mode. */ 06882 06883 /* Bit definition for Ethernet MMC Transmitted Good Frames after More than a Single Collision Counter Register */ 06884 #define ETH_MMCTGFMSCCR_TGFMSCC ((uint32_t)0xFFFFFFFF) /* Number of successfully transmitted frames after more than a single collision in Half-duplex mode. */ 06885 06886 /* Bit definition for Ethernet MMC Transmitted Good Frames Counter Register */ 06887 #define ETH_MMCTGFCR_TGFC ((uint32_t)0xFFFFFFFF) /* Number of good frames transmitted. */ 06888 06889 /* Bit definition for Ethernet MMC Received Frames with CRC Error Counter Register */ 06890 #define ETH_MMCRFCECR_RFCEC ((uint32_t)0xFFFFFFFF) /* Number of frames received with CRC error. */ 06891 06892 /* Bit definition for Ethernet MMC Received Frames with Alignement Error Counter Register */ 06893 #define ETH_MMCRFAECR_RFAEC ((uint32_t)0xFFFFFFFF) /* Number of frames received with alignment (dribble) error */ 06894 06895 /* Bit definition for Ethernet MMC Received Good Unicast Frames Counter Register */ 06896 #define ETH_MMCRGUFCR_RGUFC ((uint32_t)0xFFFFFFFF) /* Number of good unicast frames received. */ 06897 06898 /******************************************************************************/ 06899 /* Ethernet PTP Registers bits definition */ 06900 /******************************************************************************/ 06901 06902 /* Bit definition for Ethernet PTP Time Stamp Contol Register */ 06903 #define ETH_PTPTSCR_TSCNT ((uint32_t)0x00030000) /* Time stamp clock node type */ 06904 #define ETH_PTPTSSR_TSSMRME ((uint32_t)0x00008000) /* Time stamp snapshot for message relevant to master enable */ 06905 #define ETH_PTPTSSR_TSSEME ((uint32_t)0x00004000) /* Time stamp snapshot for event message enable */ 06906 #define ETH_PTPTSSR_TSSIPV4FE ((uint32_t)0x00002000) /* Time stamp snapshot for IPv4 frames enable */ 06907 #define ETH_PTPTSSR_TSSIPV6FE ((uint32_t)0x00001000) /* Time stamp snapshot for IPv6 frames enable */ 06908 #define ETH_PTPTSSR_TSSPTPOEFE ((uint32_t)0x00000800) /* Time stamp snapshot for PTP over ethernet frames enable */ 06909 #define ETH_PTPTSSR_TSPTPPSV2E ((uint32_t)0x00000400) /* Time stamp PTP packet snooping for version2 format enable */ 06910 #define ETH_PTPTSSR_TSSSR ((uint32_t)0x00000200) /* Time stamp Sub-seconds rollover */ 06911 #define ETH_PTPTSSR_TSSARFE ((uint32_t)0x00000100) /* Time stamp snapshot for all received frames enable */ 06912 06913 #define ETH_PTPTSCR_TSARU ((uint32_t)0x00000020) /* Addend register update */ 06914 #define ETH_PTPTSCR_TSITE ((uint32_t)0x00000010) /* Time stamp interrupt trigger enable */ 06915 #define ETH_PTPTSCR_TSSTU ((uint32_t)0x00000008) /* Time stamp update */ 06916 #define ETH_PTPTSCR_TSSTI ((uint32_t)0x00000004) /* Time stamp initialize */ 06917 #define ETH_PTPTSCR_TSFCU ((uint32_t)0x00000002) /* Time stamp fine or coarse update */ 06918 #define ETH_PTPTSCR_TSE ((uint32_t)0x00000001) /* Time stamp enable */ 06919 06920 /* Bit definition for Ethernet PTP Sub-Second Increment Register */ 06921 #define ETH_PTPSSIR_STSSI ((uint32_t)0x000000FF) /* System time Sub-second increment value */ 06922 06923 /* Bit definition for Ethernet PTP Time Stamp High Register */ 06924 #define ETH_PTPTSHR_STS ((uint32_t)0xFFFFFFFF) /* System Time second */ 06925 06926 /* Bit definition for Ethernet PTP Time Stamp Low Register */ 06927 #define ETH_PTPTSLR_STPNS ((uint32_t)0x80000000) /* System Time Positive or negative time */ 06928 #define ETH_PTPTSLR_STSS ((uint32_t)0x7FFFFFFF) /* System Time sub-seconds */ 06929 06930 /* Bit definition for Ethernet PTP Time Stamp High Update Register */ 06931 #define ETH_PTPTSHUR_TSUS ((uint32_t)0xFFFFFFFF) /* Time stamp update seconds */ 06932 06933 /* Bit definition for Ethernet PTP Time Stamp Low Update Register */ 06934 #define ETH_PTPTSLUR_TSUPNS ((uint32_t)0x80000000) /* Time stamp update Positive or negative time */ 06935 #define ETH_PTPTSLUR_TSUSS ((uint32_t)0x7FFFFFFF) /* Time stamp update sub-seconds */ 06936 06937 /* Bit definition for Ethernet PTP Time Stamp Addend Register */ 06938 #define ETH_PTPTSAR_TSA ((uint32_t)0xFFFFFFFF) /* Time stamp addend */ 06939 06940 /* Bit definition for Ethernet PTP Target Time High Register */ 06941 #define ETH_PTPTTHR_TTSH ((uint32_t)0xFFFFFFFF) /* Target time stamp high */ 06942 06943 /* Bit definition for Ethernet PTP Target Time Low Register */ 06944 #define ETH_PTPTTLR_TTSL ((uint32_t)0xFFFFFFFF) /* Target time stamp low */ 06945 06946 /* Bit definition for Ethernet PTP Time Stamp Status Register */ 06947 #define ETH_PTPTSSR_TSTTR ((uint32_t)0x00000020) /* Time stamp target time reached */ 06948 #define ETH_PTPTSSR_TSSO ((uint32_t)0x00000010) /* Time stamp seconds overflow */ 06949 06950 /******************************************************************************/ 06951 /* Ethernet DMA Registers bits definition */ 06952 /******************************************************************************/ 06953 06954 /* Bit definition for Ethernet DMA Bus Mode Register */ 06955 #define ETH_DMABMR_AAB ((uint32_t)0x02000000) /* Address-Aligned beats */ 06956 #define ETH_DMABMR_FPM ((uint32_t)0x01000000) /* 4xPBL mode */ 06957 #define ETH_DMABMR_USP ((uint32_t)0x00800000) /* Use separate PBL */ 06958 #define ETH_DMABMR_RDP ((uint32_t)0x007E0000) /* RxDMA PBL */ 06959 #define ETH_DMABMR_RDP_1Beat ((uint32_t)0x00020000) /* maximum number of beats to be transferred in one RxDMA transaction is 1 */ 06960 #define ETH_DMABMR_RDP_2Beat ((uint32_t)0x00040000) /* maximum number of beats to be transferred in one RxDMA transaction is 2 */ 06961 #define ETH_DMABMR_RDP_4Beat ((uint32_t)0x00080000) /* maximum number of beats to be transferred in one RxDMA transaction is 4 */ 06962 #define ETH_DMABMR_RDP_8Beat ((uint32_t)0x00100000) /* maximum number of beats to be transferred in one RxDMA transaction is 8 */ 06963 #define ETH_DMABMR_RDP_16Beat ((uint32_t)0x00200000) /* maximum number of beats to be transferred in one RxDMA transaction is 16 */ 06964 #define ETH_DMABMR_RDP_32Beat ((uint32_t)0x00400000) /* maximum number of beats to be transferred in one RxDMA transaction is 32 */ 06965 #define ETH_DMABMR_RDP_4xPBL_4Beat ((uint32_t)0x01020000) /* maximum number of beats to be transferred in one RxDMA transaction is 4 */ 06966 #define ETH_DMABMR_RDP_4xPBL_8Beat ((uint32_t)0x01040000) /* maximum number of beats to be transferred in one RxDMA transaction is 8 */ 06967 #define ETH_DMABMR_RDP_4xPBL_16Beat ((uint32_t)0x01080000) /* maximum number of beats to be transferred in one RxDMA transaction is 16 */ 06968 #define ETH_DMABMR_RDP_4xPBL_32Beat ((uint32_t)0x01100000) /* maximum number of beats to be transferred in one RxDMA transaction is 32 */ 06969 #define ETH_DMABMR_RDP_4xPBL_64Beat ((uint32_t)0x01200000) /* maximum number of beats to be transferred in one RxDMA transaction is 64 */ 06970 #define ETH_DMABMR_RDP_4xPBL_128Beat ((uint32_t)0x01400000) /* maximum number of beats to be transferred in one RxDMA transaction is 128 */ 06971 #define ETH_DMABMR_FB ((uint32_t)0x00010000) /* Fixed Burst */ 06972 #define ETH_DMABMR_RTPR ((uint32_t)0x0000C000) /* Rx Tx priority ratio */ 06973 #define ETH_DMABMR_RTPR_1_1 ((uint32_t)0x00000000) /* Rx Tx priority ratio */ 06974 #define ETH_DMABMR_RTPR_2_1 ((uint32_t)0x00004000) /* Rx Tx priority ratio */ 06975 #define ETH_DMABMR_RTPR_3_1 ((uint32_t)0x00008000) /* Rx Tx priority ratio */ 06976 #define ETH_DMABMR_RTPR_4_1 ((uint32_t)0x0000C000) /* Rx Tx priority ratio */ 06977 #define ETH_DMABMR_PBL ((uint32_t)0x00003F00) /* Programmable burst length */ 06978 #define ETH_DMABMR_PBL_1Beat ((uint32_t)0x00000100) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 1 */ 06979 #define ETH_DMABMR_PBL_2Beat ((uint32_t)0x00000200) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 2 */ 06980 #define ETH_DMABMR_PBL_4Beat ((uint32_t)0x00000400) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */ 06981 #define ETH_DMABMR_PBL_8Beat ((uint32_t)0x00000800) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */ 06982 #define ETH_DMABMR_PBL_16Beat ((uint32_t)0x00001000) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */ 06983 #define ETH_DMABMR_PBL_32Beat ((uint32_t)0x00002000) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */ 06984 #define ETH_DMABMR_PBL_4xPBL_4Beat ((uint32_t)0x01000100) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 4 */ 06985 #define ETH_DMABMR_PBL_4xPBL_8Beat ((uint32_t)0x01000200) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 8 */ 06986 #define ETH_DMABMR_PBL_4xPBL_16Beat ((uint32_t)0x01000400) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 16 */ 06987 #define ETH_DMABMR_PBL_4xPBL_32Beat ((uint32_t)0x01000800) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 32 */ 06988 #define ETH_DMABMR_PBL_4xPBL_64Beat ((uint32_t)0x01001000) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 64 */ 06989 #define ETH_DMABMR_PBL_4xPBL_128Beat ((uint32_t)0x01002000) /* maximum number of beats to be transferred in one TxDMA (or both) transaction is 128 */ 06990 #define ETH_DMABMR_EDE ((uint32_t)0x00000080) /* Enhanced Descriptor Enable */ 06991 #define ETH_DMABMR_DSL ((uint32_t)0x0000007C) /* Descriptor Skip Length */ 06992 #define ETH_DMABMR_DA ((uint32_t)0x00000002) /* DMA arbitration scheme */ 06993 #define ETH_DMABMR_SR ((uint32_t)0x00000001) /* Software reset */ 06994 06995 /* Bit definition for Ethernet DMA Transmit Poll Demand Register */ 06996 #define ETH_DMATPDR_TPD ((uint32_t)0xFFFFFFFF) /* Transmit poll demand */ 06997 06998 /* Bit definition for Ethernet DMA Receive Poll Demand Register */ 06999 #define ETH_DMARPDR_RPD ((uint32_t)0xFFFFFFFF) /* Receive poll demand */ 07000 07001 /* Bit definition for Ethernet DMA Receive Descriptor List Address Register */ 07002 #define ETH_DMARDLAR_SRL ((uint32_t)0xFFFFFFFF) /* Start of receive list */ 07003 07004 /* Bit definition for Ethernet DMA Transmit Descriptor List Address Register */ 07005 #define ETH_DMATDLAR_STL ((uint32_t)0xFFFFFFFF) /* Start of transmit list */ 07006 07007 /* Bit definition for Ethernet DMA Status Register */ 07008 #define ETH_DMASR_TSTS ((uint32_t)0x20000000) /* Time-stamp trigger status */ 07009 #define ETH_DMASR_PMTS ((uint32_t)0x10000000) /* PMT status */ 07010 #define ETH_DMASR_MMCS ((uint32_t)0x08000000) /* MMC status */ 07011 #define ETH_DMASR_EBS ((uint32_t)0x03800000) /* Error bits status */ 07012 /* combination with EBS[2:0] for GetFlagStatus function */ 07013 #define ETH_DMASR_EBS_DescAccess ((uint32_t)0x02000000) /* Error bits 0-data buffer, 1-desc. access */ 07014 #define ETH_DMASR_EBS_ReadTransf ((uint32_t)0x01000000) /* Error bits 0-write trnsf, 1-read transfr */ 07015 #define ETH_DMASR_EBS_DataTransfTx ((uint32_t)0x00800000) /* Error bits 0-Rx DMA, 1-Tx DMA */ 07016 #define ETH_DMASR_TPS ((uint32_t)0x00700000) /* Transmit process state */ 07017 #define ETH_DMASR_TPS_Stopped ((uint32_t)0x00000000) /* Stopped - Reset or Stop Tx Command issued */ 07018 #define ETH_DMASR_TPS_Fetching ((uint32_t)0x00100000) /* Running - fetching the Tx descriptor */ 07019 #define ETH_DMASR_TPS_Waiting ((uint32_t)0x00200000) /* Running - waiting for status */ 07020 #define ETH_DMASR_TPS_Reading ((uint32_t)0x00300000) /* Running - reading the data from host memory */ 07021 #define ETH_DMASR_TPS_Suspended ((uint32_t)0x00600000) /* Suspended - Tx Descriptor unavailabe */ 07022 #define ETH_DMASR_TPS_Closing ((uint32_t)0x00700000) /* Running - closing Rx descriptor */ 07023 #define ETH_DMASR_RPS ((uint32_t)0x000E0000) /* Receive process state */ 07024 #define ETH_DMASR_RPS_Stopped ((uint32_t)0x00000000) /* Stopped - Reset or Stop Rx Command issued */ 07025 #define ETH_DMASR_RPS_Fetching ((uint32_t)0x00020000) /* Running - fetching the Rx descriptor */ 07026 #define ETH_DMASR_RPS_Waiting ((uint32_t)0x00060000) /* Running - waiting for packet */ 07027 #define ETH_DMASR_RPS_Suspended ((uint32_t)0x00080000) /* Suspended - Rx Descriptor unavailable */ 07028 #define ETH_DMASR_RPS_Closing ((uint32_t)0x000A0000) /* Running - closing descriptor */ 07029 #define ETH_DMASR_RPS_Queuing ((uint32_t)0x000E0000) /* Running - queuing the recieve frame into host memory */ 07030 #define ETH_DMASR_NIS ((uint32_t)0x00010000) /* Normal interrupt summary */ 07031 #define ETH_DMASR_AIS ((uint32_t)0x00008000) /* Abnormal interrupt summary */ 07032 #define ETH_DMASR_ERS ((uint32_t)0x00004000) /* Early receive status */ 07033 #define ETH_DMASR_FBES ((uint32_t)0x00002000) /* Fatal bus error status */ 07034 #define ETH_DMASR_ETS ((uint32_t)0x00000400) /* Early transmit status */ 07035 #define ETH_DMASR_RWTS ((uint32_t)0x00000200) /* Receive watchdog timeout status */ 07036 #define ETH_DMASR_RPSS ((uint32_t)0x00000100) /* Receive process stopped status */ 07037 #define ETH_DMASR_RBUS ((uint32_t)0x00000080) /* Receive buffer unavailable status */ 07038 #define ETH_DMASR_RS ((uint32_t)0x00000040) /* Receive status */ 07039 #define ETH_DMASR_TUS ((uint32_t)0x00000020) /* Transmit underflow status */ 07040 #define ETH_DMASR_ROS ((uint32_t)0x00000010) /* Receive overflow status */ 07041 #define ETH_DMASR_TJTS ((uint32_t)0x00000008) /* Transmit jabber timeout status */ 07042 #define ETH_DMASR_TBUS ((uint32_t)0x00000004) /* Transmit buffer unavailable status */ 07043 #define ETH_DMASR_TPSS ((uint32_t)0x00000002) /* Transmit process stopped status */ 07044 #define ETH_DMASR_TS ((uint32_t)0x00000001) /* Transmit status */ 07045 07046 /* Bit definition for Ethernet DMA Operation Mode Register */ 07047 #define ETH_DMAOMR_DTCEFD ((uint32_t)0x04000000) /* Disable Dropping of TCP/IP checksum error frames */ 07048 #define ETH_DMAOMR_RSF ((uint32_t)0x02000000) /* Receive store and forward */ 07049 #define ETH_DMAOMR_DFRF ((uint32_t)0x01000000) /* Disable flushing of received frames */ 07050 #define ETH_DMAOMR_TSF ((uint32_t)0x00200000) /* Transmit store and forward */ 07051 #define ETH_DMAOMR_FTF ((uint32_t)0x00100000) /* Flush transmit FIFO */ 07052 #define ETH_DMAOMR_TTC ((uint32_t)0x0001C000) /* Transmit threshold control */ 07053 #define ETH_DMAOMR_TTC_64Bytes ((uint32_t)0x00000000) /* threshold level of the MTL Transmit FIFO is 64 Bytes */ 07054 #define ETH_DMAOMR_TTC_128Bytes ((uint32_t)0x00004000) /* threshold level of the MTL Transmit FIFO is 128 Bytes */ 07055 #define ETH_DMAOMR_TTC_192Bytes ((uint32_t)0x00008000) /* threshold level of the MTL Transmit FIFO is 192 Bytes */ 07056 #define ETH_DMAOMR_TTC_256Bytes ((uint32_t)0x0000C000) /* threshold level of the MTL Transmit FIFO is 256 Bytes */ 07057 #define ETH_DMAOMR_TTC_40Bytes ((uint32_t)0x00010000) /* threshold level of the MTL Transmit FIFO is 40 Bytes */ 07058 #define ETH_DMAOMR_TTC_32Bytes ((uint32_t)0x00014000) /* threshold level of the MTL Transmit FIFO is 32 Bytes */ 07059 #define ETH_DMAOMR_TTC_24Bytes ((uint32_t)0x00018000) /* threshold level of the MTL Transmit FIFO is 24 Bytes */ 07060 #define ETH_DMAOMR_TTC_16Bytes ((uint32_t)0x0001C000) /* threshold level of the MTL Transmit FIFO is 16 Bytes */ 07061 #define ETH_DMAOMR_ST ((uint32_t)0x00002000) /* Start/stop transmission command */ 07062 #define ETH_DMAOMR_FEF ((uint32_t)0x00000080) /* Forward error frames */ 07063 #define ETH_DMAOMR_FUGF ((uint32_t)0x00000040) /* Forward undersized good frames */ 07064 #define ETH_DMAOMR_RTC ((uint32_t)0x00000018) /* receive threshold control */ 07065 #define ETH_DMAOMR_RTC_64Bytes ((uint32_t)0x00000000) /* threshold level of the MTL Receive FIFO is 64 Bytes */ 07066 #define ETH_DMAOMR_RTC_32Bytes ((uint32_t)0x00000008) /* threshold level of the MTL Receive FIFO is 32 Bytes */ 07067 #define ETH_DMAOMR_RTC_96Bytes ((uint32_t)0x00000010) /* threshold level of the MTL Receive FIFO is 96 Bytes */ 07068 #define ETH_DMAOMR_RTC_128Bytes ((uint32_t)0x00000018) /* threshold level of the MTL Receive FIFO is 128 Bytes */ 07069 #define ETH_DMAOMR_OSF ((uint32_t)0x00000004) /* operate on second frame */ 07070 #define ETH_DMAOMR_SR ((uint32_t)0x00000002) /* Start/stop receive */ 07071 07072 /* Bit definition for Ethernet DMA Interrupt Enable Register */ 07073 #define ETH_DMAIER_NISE ((uint32_t)0x00010000) /* Normal interrupt summary enable */ 07074 #define ETH_DMAIER_AISE ((uint32_t)0x00008000) /* Abnormal interrupt summary enable */ 07075 #define ETH_DMAIER_ERIE ((uint32_t)0x00004000) /* Early receive interrupt enable */ 07076 #define ETH_DMAIER_FBEIE ((uint32_t)0x00002000) /* Fatal bus error interrupt enable */ 07077 #define ETH_DMAIER_ETIE ((uint32_t)0x00000400) /* Early transmit interrupt enable */ 07078 #define ETH_DMAIER_RWTIE ((uint32_t)0x00000200) /* Receive watchdog timeout interrupt enable */ 07079 #define ETH_DMAIER_RPSIE ((uint32_t)0x00000100) /* Receive process stopped interrupt enable */ 07080 #define ETH_DMAIER_RBUIE ((uint32_t)0x00000080) /* Receive buffer unavailable interrupt enable */ 07081 #define ETH_DMAIER_RIE ((uint32_t)0x00000040) /* Receive interrupt enable */ 07082 #define ETH_DMAIER_TUIE ((uint32_t)0x00000020) /* Transmit Underflow interrupt enable */ 07083 #define ETH_DMAIER_ROIE ((uint32_t)0x00000010) /* Receive Overflow interrupt enable */ 07084 #define ETH_DMAIER_TJTIE ((uint32_t)0x00000008) /* Transmit jabber timeout interrupt enable */ 07085 #define ETH_DMAIER_TBUIE ((uint32_t)0x00000004) /* Transmit buffer unavailable interrupt enable */ 07086 #define ETH_DMAIER_TPSIE ((uint32_t)0x00000002) /* Transmit process stopped interrupt enable */ 07087 #define ETH_DMAIER_TIE ((uint32_t)0x00000001) /* Transmit interrupt enable */ 07088 07089 /* Bit definition for Ethernet DMA Missed Frame and Buffer Overflow Counter Register */ 07090 #define ETH_DMAMFBOCR_OFOC ((uint32_t)0x10000000) /* Overflow bit for FIFO overflow counter */ 07091 #define ETH_DMAMFBOCR_MFA ((uint32_t)0x0FFE0000) /* Number of frames missed by the application */ 07092 #define ETH_DMAMFBOCR_OMFC ((uint32_t)0x00010000) /* Overflow bit for missed frame counter */ 07093 #define ETH_DMAMFBOCR_MFC ((uint32_t)0x0000FFFF) /* Number of frames missed by the controller */ 07094 07095 /* Bit definition for Ethernet DMA Current Host Transmit Descriptor Register */ 07096 #define ETH_DMACHTDR_HTDAP ((uint32_t)0xFFFFFFFF) /* Host transmit descriptor address pointer */ 07097 07098 /* Bit definition for Ethernet DMA Current Host Receive Descriptor Register */ 07099 #define ETH_DMACHRDR_HRDAP ((uint32_t)0xFFFFFFFF) /* Host receive descriptor address pointer */ 07100 07101 /* Bit definition for Ethernet DMA Current Host Transmit Buffer Address Register */ 07102 #define ETH_DMACHTBAR_HTBAP ((uint32_t)0xFFFFFFFF) /* Host transmit buffer address pointer */ 07103 07104 /* Bit definition for Ethernet DMA Current Host Receive Buffer Address Register */ 07105 #define ETH_DMACHRBAR_HRBAP ((uint32_t)0xFFFFFFFF) /* Host receive buffer address pointer */ 07106 07107 /** 07108 * 07109 */ 07110 07111 /** 07112 * @} 07113 */ 07114 07115 #ifdef USE_STDPERIPH_DRIVER 07116 #include "stm32f4xx_conf.h" 07117 #endif /* USE_STDPERIPH_DRIVER */ 07118 07119 /** @addtogroup Exported_macro 07120 * @{ 07121 */ 07122 07123 #define SET_BIT(REG, BIT) ((REG) |= (BIT)) 07124 07125 #define CLEAR_BIT(REG, BIT) ((REG) &= ~(BIT)) 07126 07127 #define READ_BIT(REG, BIT) ((REG) & (BIT)) 07128 07129 #define CLEAR_REG(REG) ((REG) = (0x0)) 07130 07131 #define WRITE_REG(REG, VAL) ((REG) = (VAL)) 07132 07133 #define READ_REG(REG) ((REG)) 07134 07135 #define MODIFY_REG(REG, CLEARMASK, SETMASK) WRITE_REG((REG), (((READ_REG(REG)) & (~(CLEARMASK))) | (SETMASK))) 07136 07137 /** 07138 * @} 07139 */ 07140 07141 #ifdef __cplusplus 07142 } 07143 #endif /* __cplusplus */ 07144 07145 #endif /* __STM32F4xx_H */ 07146 07147 /** 07148 * @} 07149 */ 07150 07151 /** 07152 * @} 07153 */ 07154 07155 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/
Generated on Tue Jul 12 2022 15:58:20 by
