A Atmel RF2xx Radio Library for Mbed
Dependents: xBedRadio MxSniffer
at86rf233.h
00001 /* THIS FILE IS GENERATED by ds2reg.py FROM INPUT Templates/at86rf233.txt */ 00002 00003 /* Copyright (c) 2011 Axel Wachtler 00004 All rights reserved. 00005 00006 Redistribution and use in source and binary forms, with or without 00007 modification, are permitted provided that the following conditions 00008 are met: 00009 00010 * Redistributions of source code must retain the above copyright 00011 notice, this list of conditions and the following disclaimer. 00012 * Redistributions in binary form must reproduce the above copyright 00013 notice, this list of conditions and the following disclaimer in the 00014 documentation and/or other materials provided with the distribution. 00015 * Neither the name of the authors nor the names of its contributors 00016 may be used to endorse or promote products derived from this software 00017 without specific prior written permission. 00018 00019 THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 00020 AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 00021 IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 00022 ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE 00023 LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 00024 CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 00025 SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 00026 INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 00027 CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 00028 ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 00029 POSSIBILITY OF SUCH DAMAGE. */ 00030 00031 /* $Id$ */ 00032 /** 00033 * @file 00034 * @brief AT86RF233 2.4GHz IEEE 802.15.4-2006-Transceiver. 00035 */ 00036 #ifndef AT86RF233_H 00037 #define AT86RF233_H (1) 00038 #include <stdint.h> 00039 #define _BV(bit) (1 << (bit)) 00040 /* === Includes ============================================================== */ 00041 00042 /* === Externals ============================================================= */ 00043 00044 /* === Types ================================================================= */ 00045 00046 typedef uint8_t trx_ramaddr_t; 00047 typedef uint8_t trx_regval_t; 00048 typedef uint8_t trx_regaddr_t; 00049 00050 /* === Macros ================================================================ */ 00051 /** Offset for register TRX_STATUS */ 00052 #define RG_TRX_STATUS (0x1) 00053 /** Access parameters for sub-register CCA_DONE in register TRX_STATUS */ 00054 #define SR_CCA_DONE 0x1,0x80,7 00055 /** Access parameters for sub-register CCA_STATUS in register TRX_STATUS */ 00056 #define SR_CCA_STATUS 0x1,0x40,6 00057 /** Access parameters for sub-register TRX_STATUS in register TRX_STATUS */ 00058 #define SR_TRX_STATUS 0x1,0x1f,0 00059 #define P_ON (0) 00060 #define BUSY_RX (1) 00061 #define BUSY_TX (2) 00062 #define RX_ON (6) 00063 #define TRX_OFF (8) 00064 #define PLL_ON (9) 00065 #define TRX_SLEEP (15) 00066 #define BUSY_RX_AACK (17) 00067 #define BUSY_TX_ARET (18) 00068 #define RX_AACK_ON (22) 00069 #define TX_ARET_ON (25) 00070 #define RX_ON_NOCLK (28) 00071 #define RX_AACK_ON_NOCLK (29) 00072 #define BUSY_RX_AACK_NOCLK (30) 00073 /** Offset for register TRX_STATE */ 00074 #define RG_TRX_STATE (0x2) 00075 /** Access parameters for sub-register TRAC_STATUS in register TRX_STATE */ 00076 #define SR_TRAC_STATUS 0x2,0xe0,5 00077 #define TRAC_SUCCESS (0) 00078 #define TRAC_SUCCESS_DATA_PENDING (1) 00079 #define TRAC_SUCCESS_WAIT_FOR_ACK (2) 00080 #define TRAC_CHANNEL_ACCESS_FAILURE (3) 00081 #define TRAC_NO_ACK (5) 00082 #define TRAC_INVALID (7) 00083 /** Access parameters for sub-register TRX_CMD in register TRX_STATE */ 00084 #define SR_TRX_CMD 0x2,0x1f,0 00085 #define CMD_NOP (0) 00086 #define CMD_TX_START (2) 00087 #define CMD_FORCE_TRX_OFF (3) 00088 #define CMD_RX_ON (6) 00089 #define CMD_TRX_OFF (8) 00090 #define CMD_PLL_ON (9) 00091 #define CMD_RX_AACK_ON (22) 00092 #define CMD_TX_ARET_ON (25) 00093 /** Offset for register TRX_CTRL_0 */ 00094 #define RG_TRX_CTRL_0 (0x3) 00095 /** Access parameters for sub-register CLKM_SHA_SEL in register TRX_CTRL_0 */ 00096 #define SR_CLKM_SHA_SEL 0x3,0x8,3 00097 /** Access parameters for sub-register CLKM_CTRL in register TRX_CTRL_0 */ 00098 #define SR_CLKM_CTRL 0x3,0x7,0 00099 #define CLKM_no_clock (0) 00100 #define CLKM_1MHz (1) 00101 #define CLKM_2MHz (2) 00102 #define CLKM_4MHz (3) 00103 #define CLKM_8MHz (4) 00104 #define CLKM_16MHz (5) 00105 #define CLKM_250kHz (6) 00106 #define CLKM_62500Hz (7) 00107 /** Offset for register TRX_CTRL_1 */ 00108 #define RG_TRX_CTRL_1 (0x4) 00109 /** Access parameters for sub-register PA_EXT_EN in register TRX_CTRL_1 */ 00110 #define SR_PA_EXT_EN 0x4,0x80,7 00111 /** Access parameters for sub-register IRQ_2_EXT_EN in register TRX_CTRL_1 */ 00112 #define SR_IRQ_2_EXT_EN 0x4,0x40,6 00113 /** Access parameters for sub-register TX_AUTO_CRC_ON in register TRX_CTRL_1 */ 00114 #define SR_TX_AUTO_CRC_ON 0x4,0x20,5 00115 /** Access parameters for sub-register RX_BL_CTRL in register TRX_CTRL_1 */ 00116 #define SR_RX_BL_CTRL 0x4,0x10,4 00117 /** Access parameters for sub-register SPI_CMD_MODE in register TRX_CTRL_1 */ 00118 #define SR_SPI_CMD_MODE 0x4,0xc,2 00119 /** Access parameters for sub-register IRQ_POLARITY in register TRX_CTRL_1 */ 00120 #define SR_IRQ_POLARITY 0x4,0x1,0 00121 /** Access parameters for sub-register IRQ_MASK_MODE in register TRX_CTRL_1 */ 00122 #define SR_IRQ_MASK_MODE 0x4,0x2,1 00123 /** Offset for register PHY_TX_PWR */ 00124 #define RG_PHY_TX_PWR (0x5) 00125 /** Access parameters for sub-register TX_PWR in register PHY_TX_PWR */ 00126 #define SR_TX_PWR 0x5,0xf,0 00127 /** Offset for register PHY_RSSI */ 00128 #define RG_PHY_RSSI (0x6) 00129 /** Access parameters for sub-register RX_CRC_VALID in register PHY_RSSI */ 00130 #define SR_RX_CRC_VALID 0x6,0x80,7 00131 /** Access parameters for sub-register RND_VALUE in register PHY_RSSI */ 00132 #define SR_RND_VALUE 0x6,0x60,5 00133 /** Access parameters for sub-register RSSI in register PHY_RSSI */ 00134 #define SR_RSSI 0x6,0x1f,0 00135 /** Offset for register PHY_ED_LEVEL */ 00136 #define RG_PHY_ED_LEVEL (0x7) 00137 /** Access parameters for sub-register ED_LEVEL in register PHY_ED_LEVEL */ 00138 #define SR_ED_LEVEL 0x7,0xff,0 00139 /** Offset for register PHY_CC_CCA */ 00140 #define RG_PHY_CC_CCA (0x8) 00141 /** Access parameters for sub-register CCA_REQUEST in register PHY_CC_CCA */ 00142 #define SR_CCA_REQUEST 0x8,0x80,7 00143 /** Access parameters for sub-register CCA_MODE in register PHY_CC_CCA */ 00144 #define SR_CCA_MODE 0x8,0x60,5 00145 /** Access parameters for sub-register CHANNEL in register PHY_CC_CCA */ 00146 #define SR_CHANNEL 0x8,0x1f,0 00147 /** Offset for register CCA_THRES */ 00148 #define RG_CCA_THRES (0x9) 00149 /** Access parameters for sub-register CCA_ED_THRES in register CCA_THRES */ 00150 #define SR_CCA_ED_THRES 0x9,0xf,0 00151 /** Offset for register RX_CTRL */ 00152 #define RG_RX_CTRL (0xa) 00153 /** Access parameters for sub-register PDT_THRES in register RX_CTRL */ 00154 #define SR_PDT_THRES 0xa,0xf,0 00155 /** Offset for register SFD_VALUE */ 00156 #define RG_SFD_VALUE (0xb) 00157 /** Access parameters for sub-register SFD_VALUE in register SFD_VALUE */ 00158 #define SR_SFD_VALUE 0xb,0xff,0 00159 /** Offset for register TRX_CTRL_2 */ 00160 #define RG_TRX_CTRL_2 (0xc) 00161 /** Access parameters for sub-register RX_SAFE_MODE in register TRX_CTRL_2 */ 00162 #define SR_RX_SAFE_MODE 0xc,0x80,7 00163 /** Access parameters for sub-register OQPSK_SCRAM_EN in register TRX_CTRL_2 */ 00164 #define SR_OQPSK_SCRAM_EN 0xc,0x20,5 00165 /** Access parameters for sub-register OQPSK_DATA_RATE in register TRX_CTRL_2 */ 00166 #define SR_OQPSK_DATA_RATE 0xc,0x7,0 00167 /** Offset for register ANT_DIV */ 00168 #define RG_ANT_DIV (0xd) 00169 /** Access parameters for sub-register ANT_SEL in register ANT_DIV */ 00170 #define SR_ANT_SEL 0xd,0x80,7 00171 /** Access parameters for sub-register ANT_DIV_EN in register ANT_DIV */ 00172 #define SR_ANT_DIV_EN 0xd,0x8,3 00173 /** Access parameters for sub-register ANT_EXT_SW_EN in register ANT_DIV */ 00174 #define SR_ANT_EXT_SW_EN 0xd,0x4,2 00175 /** Access parameters for sub-register ANT_CTRL in register ANT_DIV */ 00176 #define SR_ANT_CTRL 0xd,0x3,0 00177 /** Offset for register IRQ_MASK */ 00178 #define RG_IRQ_MASK (0xe) 00179 /** Access parameters for sub-register MASK_BAT_LOW in register IRQ_MASK */ 00180 #define SR_MASK_BAT_LOW 0xe,0x80,7 00181 /** Access parameters for sub-register MASK_TRX_UR in register IRQ_MASK */ 00182 #define SR_MASK_TRX_UR 0xe,0x40,6 00183 /** Access parameters for sub-register MASK_AMI in register IRQ_MASK */ 00184 #define SR_MASK_AMI 0xe,0x20,5 00185 /** Access parameters for sub-register MASK_CCA_ED_READY in register IRQ_MASK */ 00186 #define SR_MASK_CCA_ED_READY 0xe,0x10,4 00187 /** Access parameters for sub-register MASK_TRX_END in register IRQ_MASK */ 00188 #define SR_MASK_TRX_END 0xe,0x8,3 00189 /** Access parameters for sub-register MASK_TRX_START in register IRQ_MASK */ 00190 #define SR_MASK_TRX_START 0xe,0x4,2 00191 /** Access parameters for sub-register MASK_PLL_LOCK in register IRQ_MASK */ 00192 #define SR_MASK_PLL_LOCK 0xe,0x1,0 00193 /** Access parameters for sub-register MASK_PLL_UNLOCK in register IRQ_MASK */ 00194 #define SR_MASK_PLL_UNLOCK 0xe,0x2,1 00195 /** Offset for register IRQ_STATUS */ 00196 #define RG_IRQ_STATUS (0xf) 00197 /** Access parameters for sub-register BAT_LOW in register IRQ_STATUS */ 00198 #define SR_BAT_LOW 0xf,0x80,7 00199 /** Access parameters for sub-register TRX_UR in register IRQ_STATUS */ 00200 #define SR_TRX_UR 0xf,0x40,6 00201 /** Access parameters for sub-register AMI in register IRQ_STATUS */ 00202 #define SR_AMI 0xf,0x20,5 00203 /** Access parameters for sub-register CCA_ED_READY in register IRQ_STATUS */ 00204 #define SR_CCA_ED_READY 0xf,0x10,4 00205 /** Access parameters for sub-register RX_END in register IRQ_STATUS */ 00206 #define SR_RX_END 0xf,0x8,3 00207 /** Access parameters for sub-register RX_START in register IRQ_STATUS */ 00208 #define SR_RX_START 0xf,0x4,2 00209 /** Access parameters for sub-register PLL_LOCK in register IRQ_STATUS */ 00210 #define SR_PLL_LOCK 0xf,0x1,0 00211 /** Access parameters for sub-register PLL_UNLOCK in register IRQ_STATUS */ 00212 #define SR_PLL_UNLOCK 0xf,0x2,1 00213 /** Offset for register VREG_CTRL */ 00214 #define RG_VREG_CTRL (0x10) 00215 /** Access parameters for sub-register AVREG_EXT in register VREG_CTRL */ 00216 #define SR_AVREG_EXT 0x10,0x80,7 00217 /** Access parameters for sub-register AVDD_OK in register VREG_CTRL */ 00218 #define SR_AVDD_OK 0x10,0x40,6 00219 /** Access parameters for sub-register DVREG_EXT in register VREG_CTRL */ 00220 #define SR_DVREG_EXT 0x10,0x8,3 00221 /** Access parameters for sub-register DVDD_OK in register VREG_CTRL */ 00222 #define SR_DVDD_OK 0x10,0x4,2 00223 /** Offset for register BATMON */ 00224 #define RG_BATMON (0x11) 00225 /** Access parameters for sub-register BATMON_OK in register BATMON */ 00226 #define SR_BATMON_OK 0x11,0x20,5 00227 /** Access parameters for sub-register BATMON_HR in register BATMON */ 00228 #define SR_BATMON_HR 0x11,0x10,4 00229 /** Access parameters for sub-register BATMON_VTH in register BATMON */ 00230 #define SR_BATMON_VTH 0x11,0xf,0 00231 /** Offset for register XOSC_CTRL */ 00232 #define RG_XOSC_CTRL (0x12) 00233 /** Access parameters for sub-register XTAL_MODE in register XOSC_CTRL */ 00234 #define SR_XTAL_MODE 0x12,0xf0,4 00235 /** Access parameters for sub-register XTAL_TRIM in register XOSC_CTRL */ 00236 #define SR_XTAL_TRIM 0x12,0xf,0 00237 /** Offset for register CC_CTRL_0 */ 00238 #define RG_CC_CTRL_0 (0x13) 00239 /** Access parameters for sub-register CC_NUMBER in register CC_CTRL_0 */ 00240 #define SR_CC_NUMBER 0x13,0xff,0 00241 /** Offset for register CC_CTRL_1 */ 00242 #define RG_CC_CTRL_1 (0x14) 00243 /** Access parameters for sub-register CC_BAND in register CC_CTRL_1 */ 00244 #define SR_CC_BAND 0x14,0xf,0 00245 /** Offset for register RX_SYN */ 00246 #define RG_RX_SYN (0x15) 00247 /** Access parameters for sub-register RX_PDT_DIS in register RX_SYN */ 00248 #define SR_RX_PDT_DIS 0x15,0x80,7 00249 /** Access parameters for sub-register RX_PDT_LEVEL in register RX_SYN */ 00250 #define SR_RX_PDT_LEVEL 0x15,0xf,0 00251 /** Offset for register TRX_RPC */ 00252 #define RG_TRX_RPC (0x16) 00253 /** Access parameters for sub-register RX_RPC_CTRL in register TRX_RPC */ 00254 #define SR_RX_RPC_CTRL 0x16,0xc0,6 00255 /** Access parameters for sub-register RX_RPC_EN in register TRX_RPC */ 00256 #define SR_RX_RPC_EN 0x16,0x20,5 00257 /** Access parameters for sub-register PDT_RPC_EN in register TRX_RPC */ 00258 #define SR_PDT_RPC_EN 0x16,0x10,4 00259 /** Access parameters for sub-register PLL_RPC_EN in register TRX_RPC */ 00260 #define SR_PLL_RPC_EN 0x16,0x8,3 00261 /** Access parameters for sub-register XAH_TX_RPC_EN in register TRX_RPC */ 00262 #define SR_XAH_TX_RPC_EN 0x16,0x4,2 00263 /** Access parameters for sub-register IPAN_RPC_EN in register TRX_RPC */ 00264 #define SR_IPAN_RPC_EN 0x16,0x2,1 00265 /** Offset for register XAH_CTRL_1 */ 00266 #define RG_XAH_CTRL_1 (0x17) 00267 /** Access parameters for sub-register ARET_TX_TS in register XAH_CTRL_1 */ 00268 #define SR_ARET_TX_TS 0x17,0x80,7 00269 /** Access parameters for sub-register AACK_FLTR_RES_FT in register XAH_CTRL_1 */ 00270 #define SR_AACK_FLTR_RES_FT 0x17,0x20,5 00271 /** Access parameters for sub-register AACK_UPLD_RES_FT in register XAH_CTRL_1 */ 00272 #define SR_AACK_UPLD_RES_FT 0x17,0x10,4 00273 /** Access parameters for sub-register AACK_ACK_TIME in register XAH_CTRL_1 */ 00274 #define SR_AACK_ACK_TIME 0x17,0x4,2 00275 /** Access parameters for sub-register AACK_SPC_EN in register XAH_CTRL_1 */ 00276 #define SR_AACK_SPC_EN 0x17,0x1,0 00277 /** Access parameters for sub-register AACK_PROM_MODE in register XAH_CTRL_1 */ 00278 #define SR_AACK_PROM_MODE 0x17,0x2,1 00279 /** Offset for register FTN_CTRL */ 00280 #define RG_FTN_CTRL (0x18) 00281 /** Access parameters for sub-register FTN_START in register FTN_CTRL */ 00282 #define SR_FTN_START 0x18,0x80,7 00283 /** Offset for register XAH_CTRL_2 */ 00284 #define RG_XAH_CTRL_2 (0x19) 00285 /** Access parameters for sub-register ARET_FRAME_RETRIES in register XAH_CTRL_2 */ 00286 #define SR_ARET_FRAME_RETRIES 0x19,0xf0,4 00287 /** Access parameters for sub-register ARET_CSMA_RETRIES in register XAH_CTRL_2 */ 00288 #define SR_ARET_CSMA_RETRIES 0x19,0xe,1 00289 /** Offset for register PLL_CF */ 00290 #define RG_PLL_CF (0x1a) 00291 /** Access parameters for sub-register PLL_CF_START in register PLL_CF */ 00292 #define SR_PLL_CF_START 0x1a,0x80,7 00293 /** Access parameters for sub-register PLL_CF in register PLL_CF */ 00294 #define SR_PLL_CF 0x1a,0xf,0 00295 /** Offset for register PLL_DCU */ 00296 #define RG_PLL_DCU (0x1b) 00297 /** Access parameters for sub-register PLL_DCU_START in register PLL_DCU */ 00298 #define SR_PLL_DCU_START 0x1b,0x80,7 00299 /** Offset for register PART_NUM */ 00300 #define RG_PART_NUM (0x1c) 00301 /** Access parameters for sub-register PART_NUM in register PART_NUM */ 00302 #define SR_PART_NUM 0x1c,0xff,0 00303 #define RF233_PART_NUM (11) 00304 /** Offset for register VERSION_NUM */ 00305 #define RG_VERSION_NUM (0x1d) 00306 /** Access parameters for sub-register VERSION_NUM in register VERSION_NUM */ 00307 #define SR_VERSION_NUM 0x1d,0xff,0 00308 #define RF233_VERSION_NUM (1) 00309 /** Offset for register MAN_ID_0 */ 00310 #define RG_MAN_ID_0 (0x1e) 00311 /** Access parameters for sub-register MAN_ID_0 in register MAN_ID_0 */ 00312 #define SR_MAN_ID_0 0x1e,0xff,0 00313 /** Offset for register MAN_ID_1 */ 00314 #define RG_MAN_ID_1 (0x1f) 00315 /** Access parameters for sub-register MAN_ID_1 in register MAN_ID_1 */ 00316 #define SR_MAN_ID_1 0x1f,0xff,0 00317 /** Offset for register SHORT_ADDR_0 */ 00318 #define RG_SHORT_ADDR_0 (0x20) 00319 /** Access parameters for sub-register SHORT_ADDR_0 in register SHORT_ADDR_0 */ 00320 #define SR_SHORT_ADDR_0 0x20,0xff,0 00321 /** Offset for register SHORT_ADDR_1 */ 00322 #define RG_SHORT_ADDR_1 (0x21) 00323 /** Access parameters for sub-register SHORT_ADDR_1 in register SHORT_ADDR_1 */ 00324 #define SR_SHORT_ADDR_1 0x21,0xff,0 00325 /** Offset for register PAN_ID_0 */ 00326 #define RG_PAN_ID_0 (0x22) 00327 /** Access parameters for sub-register PAN_ID_0 in register PAN_ID_0 */ 00328 #define SR_PAN_ID_0 0x22,0xff,0 00329 /** Offset for register PAN_ID_1 */ 00330 #define RG_PAN_ID_1 (0x23) 00331 /** Access parameters for sub-register PAN_ID_1 in register PAN_ID_1 */ 00332 #define SR_PAN_ID_1 0x23,0xff,0 00333 /** Offset for register IEEE_ADDR_0 */ 00334 #define RG_IEEE_ADDR_0 (0x24) 00335 /** Access parameters for sub-register IEEE_ADDR_0 in register IEEE_ADDR_0 */ 00336 #define SR_IEEE_ADDR_0 0x24,0xff,0 00337 /** Offset for register IEEE_ADDR_1 */ 00338 #define RG_IEEE_ADDR_1 (0x25) 00339 /** Access parameters for sub-register IEEE_ADDR_1 in register IEEE_ADDR_1 */ 00340 #define SR_IEEE_ADDR_1 0x25,0xff,0 00341 /** Offset for register IEEE_ADDR_2 */ 00342 #define RG_IEEE_ADDR_2 (0x26) 00343 /** Access parameters for sub-register IEEE_ADDR_2 in register IEEE_ADDR_2 */ 00344 #define SR_IEEE_ADDR_2 0x26,0xff,0 00345 /** Offset for register IEEE_ADDR_3 */ 00346 #define RG_IEEE_ADDR_3 (0x27) 00347 /** Access parameters for sub-register IEEE_ADDR_3 in register IEEE_ADDR_3 */ 00348 #define SR_IEEE_ADDR_3 0x27,0xff,0 00349 /** Offset for register IEEE_ADDR_4 */ 00350 #define RG_IEEE_ADDR_4 (0x28) 00351 /** Access parameters for sub-register IEEE_ADDR_4 in register IEEE_ADDR_4 */ 00352 #define SR_IEEE_ADDR_4 0x28,0xff,0 00353 /** Offset for register IEEE_ADDR_5 */ 00354 #define RG_IEEE_ADDR_5 (0x29) 00355 /** Access parameters for sub-register IEEE_ADDR_5 in register IEEE_ADDR_5 */ 00356 #define SR_IEEE_ADDR_5 0x29,0xff,0 00357 /** Offset for register IEEE_ADDR_6 */ 00358 #define RG_IEEE_ADDR_6 (0x2a) 00359 /** Access parameters for sub-register IEEE_ADDR_6 in register IEEE_ADDR_6 */ 00360 #define SR_IEEE_ADDR_6 0x2a,0xff,0 00361 /** Offset for register IEEE_ADDR_7 */ 00362 #define RG_IEEE_ADDR_7 (0x2b) 00363 /** Access parameters for sub-register IEEE_ADDR_7 in register IEEE_ADDR_7 */ 00364 #define SR_IEEE_ADDR_7 0x2b,0xff,0 00365 /** Offset for register XAH_CTRL_0 */ 00366 #define RG_XAH_CTRL_0 (0x2c) 00367 /** Access parameters for sub-register MAX_FRAME_RETRIES in register XAH_CTRL_0 */ 00368 #define SR_MAX_FRAME_RETRIES 0x2c,0xf0,4 00369 /** Access parameters for sub-register SLOTTED_OPERATION in register XAH_CTRL_0 */ 00370 #define SR_SLOTTED_OPERATION 0x2c,0x1,0 00371 /** Access parameters for sub-register MAX_CSMA_RETRIES in register XAH_CTRL_0 */ 00372 #define SR_MAX_CSMA_RETRIES 0x2c,0xe,1 00373 /** Offset for register CSMA_SEED_0 */ 00374 #define RG_CSMA_SEED_0 (0x2d) 00375 /** Access parameters for sub-register CSMA_SEED_0 in register CSMA_SEED_0 */ 00376 #define SR_CSMA_SEED_0 0x2d,0xff,0 00377 /** Offset for register CSMA_SEED_1 */ 00378 #define RG_CSMA_SEED_1 (0x2e) 00379 /** Access parameters for sub-register AACK_FVN_MODE in register CSMA_SEED_1 */ 00380 #define SR_AACK_FVN_MODE 0x2e,0xc0,6 00381 /** Access parameters for sub-register AACK_SET_PD in register CSMA_SEED_1 */ 00382 #define SR_AACK_SET_PD 0x2e,0x20,5 00383 /** Access parameters for sub-register AACK_DIS_ACK in register CSMA_SEED_1 */ 00384 #define SR_AACK_DIS_ACK 0x2e,0x10,4 00385 /** Access parameters for sub-register AACK_I_AM_COORD in register CSMA_SEED_1 */ 00386 #define SR_AACK_I_AM_COORD 0x2e,0x8,3 00387 /** Access parameters for sub-register CSMA_SEED_1 in register CSMA_SEED_1 */ 00388 #define SR_CSMA_SEED_1 0x2e,0x7,0 00389 /** Offset for register CSMA_BE */ 00390 #define RG_CSMA_BE (0x2f) 00391 /** Access parameters for sub-register MAX_BE in register CSMA_BE */ 00392 #define SR_MAX_BE 0x2f,0xf0,4 00393 /** Access parameters for sub-register MIN_BE in register CSMA_BE */ 00394 #define SR_MIN_BE 0x2f,0xf,0 00395 /** Offset for register TST_CTRL_DIGI */ 00396 #define RG_TST_CTRL_DIGI (0x36) 00397 /** Access parameters for sub-register TST_CTRL_DIG in register TST_CTRL_DIGI */ 00398 #define SR_TST_CTRL_DIG 0x36,0xf,0 00399 /** name string of the radio */ 00400 #define RADIO_NAME "AT86RF233" 00401 /** contents of the RG_PART_NUM register */ 00402 #define RADIO_PART_NUM (RF233_PART_NUM) 00403 /** contents of the RG_VERSION_NUM register */ 00404 #define RADIO_VERSION_NUM (RF233_VERSION_NUM) 00405 00406 /** SPI command code for register write */ 00407 #define TRX_CMD_RW (_BV(7) | _BV(6)) 00408 /** SPI command code for register read */ 00409 #define TRX_CMD_RR (_BV(7)) 00410 /** SPI command code for frame write */ 00411 #define TRX_CMD_FW (_BV(6) | _BV(5)) 00412 /** SPI command code for frame read */ 00413 #define TRX_CMD_FR (_BV(5)) 00414 /** SPI command code for sram write */ 00415 #define TRX_CMD_SW (_BV(6)) 00416 /** SPI command code for sram read */ 00417 #define TRX_CMD_SR (0) 00418 00419 #define TRX_CMD_RADDR_MASK (0x3f) 00420 00421 /** duration while reset=low is asserted */ 00422 #define TRX_RESET_TIME_US (6) 00423 00424 /** duration transceiver reaches TRX_OFF for the first time */ 00425 #define TRX_INIT_TIME_US (510) 00426 00427 /** maximum duration, which PLL needs to lock */ 00428 #define TRX_PLL_LOCK_TIME_US (180) 00429 00430 00431 /** duration of a CCA measurement */ 00432 #define TRX_CCA_TIME_US (140) 00433 00434 /** Mask for PLL lock interrupt */ 00435 #define TRX_IRQ_PLL_LOCK _BV(0) 00436 00437 /** Mask for PLL unlock interrupt */ 00438 #define TRX_IRQ_PLL_UNLOCK _BV(1) 00439 00440 /** Mask for RX Start interrupt */ 00441 #define TRX_IRQ_RX_START _BV(2) 00442 00443 /** Mask for RX/TX end interrupt */ 00444 #define TRX_IRQ_TRX_END _BV(3) 00445 00446 /** Mask for CCA_ED interrupt */ 00447 #define TRX_IRQ_CCA_ED _BV(4) 00448 00449 /** Mask for AMI interrupt */ 00450 #define TRX_IRQ_AMI _BV(5) 00451 00452 /** Mask for RX/TX underrun interrupt */ 00453 #define TRX_IRQ_UR _BV(6) 00454 00455 /** Mask for battery low interrupt */ 00456 #define TRX_IRQ_BAT_LOW _BV(7) 00457 00458 /** TX ARET status for successful transmission */ 00459 #define TRAC_SUCCESS (0) 00460 /** TX ARET status for unsuccessful transmission due to no channel access */ 00461 #define TRAC_CHANNEL_ACCESS_FAILURE (3) 00462 /** TX ARET status for unsuccessful transmission due no ACK frame was received */ 00463 #define TRAC_NO_ACK (5) 00464 00465 00466 /** lowest supported channel number */ 00467 #define TRX_MIN_CHANNEL (11) 00468 00469 /** highest supported channel number */ 00470 #define TRX_MAX_CHANNEL (26) 00471 00472 /** number of channels */ 00473 #define TRX_NB_CHANNELS (16) 00474 00475 /** 00476 * @brief Mask for supported channels of this radio. 00477 * The AT86RF233 supports channels 11 ... 26 of IEEE 802.15.4 00478 */ 00479 #define TRX_SUPPORTED_CHANNELS (0x7fff800UL) 00480 00481 #define TRX_SUPPORTS_BAND_2400 (1) 00482 /** 00483 * @brief Mask for supported channel pages (a.k.a. modulation schemes) of this radio. 00484 * The AT86RF230 supports channel page ???? OQPSK_250 00485 */ 00486 #define TRX_SUPPORTED_PAGES (42) 00487 00488 /** Rate code for OQPSK250, xx kchip/s, yy kbit/s */ 00489 #define TRX_OQPSK250 (0) 00490 00491 /** undefined data rate */ 00492 #define TRX_NONE (255) 00493 00494 #endif /* ifndef AT86RF233_H */
Generated on Thu Jul 14 2022 01:09:39 by
1.7.2