The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.

Dependents:   hello SerialTestv11 SerialTestv12 Sierpinski ... more

mbed 2

This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.

Committer:
AnnaBridge
Date:
Wed Feb 20 20:53:29 2019 +0000
Revision:
172:65be27845400
mbed library release version 165

Who changed what in which revision?

UserRevisionLine numberNew contents of line
AnnaBridge 172:65be27845400 1 /**
AnnaBridge 172:65be27845400 2 ******************************************************************************
AnnaBridge 172:65be27845400 3 * @file stm32l4xx_hal_spi.h
AnnaBridge 172:65be27845400 4 * @author MCD Application Team
AnnaBridge 172:65be27845400 5 * @brief Header file of SPI HAL module.
AnnaBridge 172:65be27845400 6 ******************************************************************************
AnnaBridge 172:65be27845400 7 * @attention
AnnaBridge 172:65be27845400 8 *
AnnaBridge 172:65be27845400 9 * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
AnnaBridge 172:65be27845400 10 *
AnnaBridge 172:65be27845400 11 * Redistribution and use in source and binary forms, with or without modification,
AnnaBridge 172:65be27845400 12 * are permitted provided that the following conditions are met:
AnnaBridge 172:65be27845400 13 * 1. Redistributions of source code must retain the above copyright notice,
AnnaBridge 172:65be27845400 14 * this list of conditions and the following disclaimer.
AnnaBridge 172:65be27845400 15 * 2. Redistributions in binary form must reproduce the above copyright notice,
AnnaBridge 172:65be27845400 16 * this list of conditions and the following disclaimer in the documentation
AnnaBridge 172:65be27845400 17 * and/or other materials provided with the distribution.
AnnaBridge 172:65be27845400 18 * 3. Neither the name of STMicroelectronics nor the names of its contributors
AnnaBridge 172:65be27845400 19 * may be used to endorse or promote products derived from this software
AnnaBridge 172:65be27845400 20 * without specific prior written permission.
AnnaBridge 172:65be27845400 21 *
AnnaBridge 172:65be27845400 22 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
AnnaBridge 172:65be27845400 23 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
AnnaBridge 172:65be27845400 24 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
AnnaBridge 172:65be27845400 25 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
AnnaBridge 172:65be27845400 26 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
AnnaBridge 172:65be27845400 27 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
AnnaBridge 172:65be27845400 28 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
AnnaBridge 172:65be27845400 29 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
AnnaBridge 172:65be27845400 30 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
AnnaBridge 172:65be27845400 31 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
AnnaBridge 172:65be27845400 32 *
AnnaBridge 172:65be27845400 33 ******************************************************************************
AnnaBridge 172:65be27845400 34 */
AnnaBridge 172:65be27845400 35
AnnaBridge 172:65be27845400 36 /* Define to prevent recursive inclusion -------------------------------------*/
AnnaBridge 172:65be27845400 37 #ifndef __STM32L4xx_HAL_SPI_H
AnnaBridge 172:65be27845400 38 #define __STM32L4xx_HAL_SPI_H
AnnaBridge 172:65be27845400 39
AnnaBridge 172:65be27845400 40 #ifdef __cplusplus
AnnaBridge 172:65be27845400 41 extern "C" {
AnnaBridge 172:65be27845400 42 #endif
AnnaBridge 172:65be27845400 43
AnnaBridge 172:65be27845400 44 /* Includes ------------------------------------------------------------------*/
AnnaBridge 172:65be27845400 45 #include "stm32l4xx_hal_def.h"
AnnaBridge 172:65be27845400 46
AnnaBridge 172:65be27845400 47 /** @addtogroup STM32L4xx_HAL_Driver
AnnaBridge 172:65be27845400 48 * @{
AnnaBridge 172:65be27845400 49 */
AnnaBridge 172:65be27845400 50
AnnaBridge 172:65be27845400 51 /** @addtogroup SPI
AnnaBridge 172:65be27845400 52 * @{
AnnaBridge 172:65be27845400 53 */
AnnaBridge 172:65be27845400 54
AnnaBridge 172:65be27845400 55 /* Exported types ------------------------------------------------------------*/
AnnaBridge 172:65be27845400 56 /** @defgroup SPI_Exported_Types SPI Exported Types
AnnaBridge 172:65be27845400 57 * @{
AnnaBridge 172:65be27845400 58 */
AnnaBridge 172:65be27845400 59
AnnaBridge 172:65be27845400 60 /**
AnnaBridge 172:65be27845400 61 * @brief SPI Configuration Structure definition
AnnaBridge 172:65be27845400 62 */
AnnaBridge 172:65be27845400 63 typedef struct
AnnaBridge 172:65be27845400 64 {
AnnaBridge 172:65be27845400 65 uint32_t Mode; /*!< Specifies the SPI operating mode.
AnnaBridge 172:65be27845400 66 This parameter can be a value of @ref SPI_Mode */
AnnaBridge 172:65be27845400 67
AnnaBridge 172:65be27845400 68 uint32_t Direction; /*!< Specifies the SPI bidirectional mode state.
AnnaBridge 172:65be27845400 69 This parameter can be a value of @ref SPI_Direction */
AnnaBridge 172:65be27845400 70
AnnaBridge 172:65be27845400 71 uint32_t DataSize; /*!< Specifies the SPI data size.
AnnaBridge 172:65be27845400 72 This parameter can be a value of @ref SPI_Data_Size */
AnnaBridge 172:65be27845400 73
AnnaBridge 172:65be27845400 74 uint32_t CLKPolarity; /*!< Specifies the serial clock steady state.
AnnaBridge 172:65be27845400 75 This parameter can be a value of @ref SPI_Clock_Polarity */
AnnaBridge 172:65be27845400 76
AnnaBridge 172:65be27845400 77 uint32_t CLKPhase; /*!< Specifies the clock active edge for the bit capture.
AnnaBridge 172:65be27845400 78 This parameter can be a value of @ref SPI_Clock_Phase */
AnnaBridge 172:65be27845400 79
AnnaBridge 172:65be27845400 80 uint32_t NSS; /*!< Specifies whether the NSS signal is managed by
AnnaBridge 172:65be27845400 81 hardware (NSS pin) or by software using the SSI bit.
AnnaBridge 172:65be27845400 82 This parameter can be a value of @ref SPI_Slave_Select_management */
AnnaBridge 172:65be27845400 83
AnnaBridge 172:65be27845400 84 uint32_t BaudRatePrescaler; /*!< Specifies the Baud Rate prescaler value which will be
AnnaBridge 172:65be27845400 85 used to configure the transmit and receive SCK clock.
AnnaBridge 172:65be27845400 86 This parameter can be a value of @ref SPI_BaudRate_Prescaler
AnnaBridge 172:65be27845400 87 @note The communication clock is derived from the master
AnnaBridge 172:65be27845400 88 clock. The slave clock does not need to be set. */
AnnaBridge 172:65be27845400 89
AnnaBridge 172:65be27845400 90 uint32_t FirstBit; /*!< Specifies whether data transfers start from MSB or LSB bit.
AnnaBridge 172:65be27845400 91 This parameter can be a value of @ref SPI_MSB_LSB_transmission */
AnnaBridge 172:65be27845400 92
AnnaBridge 172:65be27845400 93 uint32_t TIMode; /*!< Specifies if the TI mode is enabled or not.
AnnaBridge 172:65be27845400 94 This parameter can be a value of @ref SPI_TI_mode */
AnnaBridge 172:65be27845400 95
AnnaBridge 172:65be27845400 96 uint32_t CRCCalculation; /*!< Specifies if the CRC calculation is enabled or not.
AnnaBridge 172:65be27845400 97 This parameter can be a value of @ref SPI_CRC_Calculation */
AnnaBridge 172:65be27845400 98
AnnaBridge 172:65be27845400 99 uint32_t CRCPolynomial; /*!< Specifies the polynomial used for the CRC calculation.
AnnaBridge 172:65be27845400 100 This parameter must be an odd number between Min_Data = 1 and Max_Data = 65535 */
AnnaBridge 172:65be27845400 101
AnnaBridge 172:65be27845400 102 uint32_t CRCLength; /*!< Specifies the CRC Length used for the CRC calculation.
AnnaBridge 172:65be27845400 103 CRC Length is only used with Data8 and Data16, not other data size
AnnaBridge 172:65be27845400 104 This parameter can be a value of @ref SPI_CRC_length */
AnnaBridge 172:65be27845400 105
AnnaBridge 172:65be27845400 106 uint32_t NSSPMode; /*!< Specifies whether the NSSP signal is enabled or not .
AnnaBridge 172:65be27845400 107 This parameter can be a value of @ref SPI_NSSP_Mode
AnnaBridge 172:65be27845400 108 This mode is activated by the NSSP bit in the SPIx_CR2 register and
AnnaBridge 172:65be27845400 109 it takes effect only if the SPI interface is configured as Motorola SPI
AnnaBridge 172:65be27845400 110 master (FRF=0) with capture on the first edge (SPIx_CR1 CPHA = 0,
AnnaBridge 172:65be27845400 111 CPOL setting is ignored).. */
AnnaBridge 172:65be27845400 112 } SPI_InitTypeDef;
AnnaBridge 172:65be27845400 113
AnnaBridge 172:65be27845400 114 /**
AnnaBridge 172:65be27845400 115 * @brief HAL SPI State structure definition
AnnaBridge 172:65be27845400 116 */
AnnaBridge 172:65be27845400 117 typedef enum
AnnaBridge 172:65be27845400 118 {
AnnaBridge 172:65be27845400 119 HAL_SPI_STATE_RESET = 0x00U, /*!< Peripheral not Initialized */
AnnaBridge 172:65be27845400 120 HAL_SPI_STATE_READY = 0x01U, /*!< Peripheral Initialized and ready for use */
AnnaBridge 172:65be27845400 121 HAL_SPI_STATE_BUSY = 0x02U, /*!< an internal process is ongoing */
AnnaBridge 172:65be27845400 122 HAL_SPI_STATE_BUSY_TX = 0x03U, /*!< Data Transmission process is ongoing */
AnnaBridge 172:65be27845400 123 HAL_SPI_STATE_BUSY_RX = 0x04U, /*!< Data Reception process is ongoing */
AnnaBridge 172:65be27845400 124 HAL_SPI_STATE_BUSY_TX_RX = 0x05U, /*!< Data Transmission and Reception process is ongoing */
AnnaBridge 172:65be27845400 125 HAL_SPI_STATE_ERROR = 0x06U, /*!< SPI error state */
AnnaBridge 172:65be27845400 126 HAL_SPI_STATE_ABORT = 0x07U /*!< SPI abort is ongoing */
AnnaBridge 172:65be27845400 127 } HAL_SPI_StateTypeDef;
AnnaBridge 172:65be27845400 128
AnnaBridge 172:65be27845400 129 /**
AnnaBridge 172:65be27845400 130 * @brief SPI handle Structure definition
AnnaBridge 172:65be27845400 131 */
AnnaBridge 172:65be27845400 132 typedef struct __SPI_HandleTypeDef
AnnaBridge 172:65be27845400 133 {
AnnaBridge 172:65be27845400 134 SPI_TypeDef *Instance; /*!< SPI registers base address */
AnnaBridge 172:65be27845400 135
AnnaBridge 172:65be27845400 136 SPI_InitTypeDef Init; /*!< SPI communication parameters */
AnnaBridge 172:65be27845400 137
AnnaBridge 172:65be27845400 138 uint8_t *pTxBuffPtr; /*!< Pointer to SPI Tx transfer Buffer */
AnnaBridge 172:65be27845400 139
AnnaBridge 172:65be27845400 140 uint16_t TxXferSize; /*!< SPI Tx Transfer size */
AnnaBridge 172:65be27845400 141
AnnaBridge 172:65be27845400 142 __IO uint16_t TxXferCount; /*!< SPI Tx Transfer Counter */
AnnaBridge 172:65be27845400 143
AnnaBridge 172:65be27845400 144 uint8_t *pRxBuffPtr; /*!< Pointer to SPI Rx transfer Buffer */
AnnaBridge 172:65be27845400 145
AnnaBridge 172:65be27845400 146 uint16_t RxXferSize; /*!< SPI Rx Transfer size */
AnnaBridge 172:65be27845400 147
AnnaBridge 172:65be27845400 148 __IO uint16_t RxXferCount; /*!< SPI Rx Transfer Counter */
AnnaBridge 172:65be27845400 149
AnnaBridge 172:65be27845400 150 uint32_t CRCSize; /*!< SPI CRC size used for the transfer */
AnnaBridge 172:65be27845400 151
AnnaBridge 172:65be27845400 152 void (*RxISR)(struct __SPI_HandleTypeDef *hspi); /*!< function pointer on Rx ISR */
AnnaBridge 172:65be27845400 153
AnnaBridge 172:65be27845400 154 void (*TxISR)(struct __SPI_HandleTypeDef *hspi); /*!< function pointer on Tx ISR */
AnnaBridge 172:65be27845400 155
AnnaBridge 172:65be27845400 156 DMA_HandleTypeDef *hdmatx; /*!< SPI Tx DMA Handle parameters */
AnnaBridge 172:65be27845400 157
AnnaBridge 172:65be27845400 158 DMA_HandleTypeDef *hdmarx; /*!< SPI Rx DMA Handle parameters */
AnnaBridge 172:65be27845400 159
AnnaBridge 172:65be27845400 160 HAL_LockTypeDef Lock; /*!< Locking object */
AnnaBridge 172:65be27845400 161
AnnaBridge 172:65be27845400 162 __IO HAL_SPI_StateTypeDef State; /*!< SPI communication state */
AnnaBridge 172:65be27845400 163
AnnaBridge 172:65be27845400 164 __IO uint32_t ErrorCode; /*!< SPI Error code */
AnnaBridge 172:65be27845400 165
AnnaBridge 172:65be27845400 166 } SPI_HandleTypeDef;
AnnaBridge 172:65be27845400 167
AnnaBridge 172:65be27845400 168 /**
AnnaBridge 172:65be27845400 169 * @}
AnnaBridge 172:65be27845400 170 */
AnnaBridge 172:65be27845400 171
AnnaBridge 172:65be27845400 172 /* Exported constants --------------------------------------------------------*/
AnnaBridge 172:65be27845400 173 /** @defgroup SPI_Exported_Constants SPI Exported Constants
AnnaBridge 172:65be27845400 174 * @{
AnnaBridge 172:65be27845400 175 */
AnnaBridge 172:65be27845400 176
AnnaBridge 172:65be27845400 177 /** @defgroup SPI_Error_Code SPI Error Code
AnnaBridge 172:65be27845400 178 * @{
AnnaBridge 172:65be27845400 179 */
AnnaBridge 172:65be27845400 180 #define HAL_SPI_ERROR_NONE (0x00000000U) /*!< No error */
AnnaBridge 172:65be27845400 181 #define HAL_SPI_ERROR_MODF (0x00000001U) /*!< MODF error */
AnnaBridge 172:65be27845400 182 #define HAL_SPI_ERROR_CRC (0x00000002U) /*!< CRC error */
AnnaBridge 172:65be27845400 183 #define HAL_SPI_ERROR_OVR (0x00000004U) /*!< OVR error */
AnnaBridge 172:65be27845400 184 #define HAL_SPI_ERROR_FRE (0x00000008U) /*!< FRE error */
AnnaBridge 172:65be27845400 185 #define HAL_SPI_ERROR_DMA (0x00000010U) /*!< DMA transfer error */
AnnaBridge 172:65be27845400 186 #define HAL_SPI_ERROR_FLAG (0x00000020U) /*!< Error on RXNE/TXE/BSY/FTLVL/FRLVL Flag */
AnnaBridge 172:65be27845400 187 #define HAL_SPI_ERROR_ABORT (0x00000040U) /*!< Error during SPI Abort procedure */
AnnaBridge 172:65be27845400 188 /**
AnnaBridge 172:65be27845400 189 * @}
AnnaBridge 172:65be27845400 190 */
AnnaBridge 172:65be27845400 191
AnnaBridge 172:65be27845400 192 /** @defgroup SPI_Mode SPI Mode
AnnaBridge 172:65be27845400 193 * @{
AnnaBridge 172:65be27845400 194 */
AnnaBridge 172:65be27845400 195 #define SPI_MODE_SLAVE (0x00000000U)
AnnaBridge 172:65be27845400 196 #define SPI_MODE_MASTER (SPI_CR1_MSTR | SPI_CR1_SSI)
AnnaBridge 172:65be27845400 197 /**
AnnaBridge 172:65be27845400 198 * @}
AnnaBridge 172:65be27845400 199 */
AnnaBridge 172:65be27845400 200
AnnaBridge 172:65be27845400 201 /** @defgroup SPI_Direction SPI Direction Mode
AnnaBridge 172:65be27845400 202 * @{
AnnaBridge 172:65be27845400 203 */
AnnaBridge 172:65be27845400 204 #define SPI_DIRECTION_2LINES (0x00000000U)
AnnaBridge 172:65be27845400 205 #define SPI_DIRECTION_2LINES_RXONLY SPI_CR1_RXONLY
AnnaBridge 172:65be27845400 206 #define SPI_DIRECTION_1LINE SPI_CR1_BIDIMODE
AnnaBridge 172:65be27845400 207 /**
AnnaBridge 172:65be27845400 208 * @}
AnnaBridge 172:65be27845400 209 */
AnnaBridge 172:65be27845400 210
AnnaBridge 172:65be27845400 211 /** @defgroup SPI_Data_Size SPI Data Size
AnnaBridge 172:65be27845400 212 * @{
AnnaBridge 172:65be27845400 213 */
AnnaBridge 172:65be27845400 214 #define SPI_DATASIZE_4BIT (0x00000300U)
AnnaBridge 172:65be27845400 215 #define SPI_DATASIZE_5BIT (0x00000400U)
AnnaBridge 172:65be27845400 216 #define SPI_DATASIZE_6BIT (0x00000500U)
AnnaBridge 172:65be27845400 217 #define SPI_DATASIZE_7BIT (0x00000600U)
AnnaBridge 172:65be27845400 218 #define SPI_DATASIZE_8BIT (0x00000700U)
AnnaBridge 172:65be27845400 219 #define SPI_DATASIZE_9BIT (0x00000800U)
AnnaBridge 172:65be27845400 220 #define SPI_DATASIZE_10BIT (0x00000900U)
AnnaBridge 172:65be27845400 221 #define SPI_DATASIZE_11BIT (0x00000A00U)
AnnaBridge 172:65be27845400 222 #define SPI_DATASIZE_12BIT (0x00000B00U)
AnnaBridge 172:65be27845400 223 #define SPI_DATASIZE_13BIT (0x00000C00U)
AnnaBridge 172:65be27845400 224 #define SPI_DATASIZE_14BIT (0x00000D00U)
AnnaBridge 172:65be27845400 225 #define SPI_DATASIZE_15BIT (0x00000E00U)
AnnaBridge 172:65be27845400 226 #define SPI_DATASIZE_16BIT (0x00000F00U)
AnnaBridge 172:65be27845400 227 /**
AnnaBridge 172:65be27845400 228 * @}
AnnaBridge 172:65be27845400 229 */
AnnaBridge 172:65be27845400 230
AnnaBridge 172:65be27845400 231 /** @defgroup SPI_Clock_Polarity SPI Clock Polarity
AnnaBridge 172:65be27845400 232 * @{
AnnaBridge 172:65be27845400 233 */
AnnaBridge 172:65be27845400 234 #define SPI_POLARITY_LOW (0x00000000U)
AnnaBridge 172:65be27845400 235 #define SPI_POLARITY_HIGH SPI_CR1_CPOL
AnnaBridge 172:65be27845400 236 /**
AnnaBridge 172:65be27845400 237 * @}
AnnaBridge 172:65be27845400 238 */
AnnaBridge 172:65be27845400 239
AnnaBridge 172:65be27845400 240 /** @defgroup SPI_Clock_Phase SPI Clock Phase
AnnaBridge 172:65be27845400 241 * @{
AnnaBridge 172:65be27845400 242 */
AnnaBridge 172:65be27845400 243 #define SPI_PHASE_1EDGE (0x00000000U)
AnnaBridge 172:65be27845400 244 #define SPI_PHASE_2EDGE SPI_CR1_CPHA
AnnaBridge 172:65be27845400 245 /**
AnnaBridge 172:65be27845400 246 * @}
AnnaBridge 172:65be27845400 247 */
AnnaBridge 172:65be27845400 248
AnnaBridge 172:65be27845400 249 /** @defgroup SPI_Slave_Select_management SPI Slave Select Management
AnnaBridge 172:65be27845400 250 * @{
AnnaBridge 172:65be27845400 251 */
AnnaBridge 172:65be27845400 252 #define SPI_NSS_SOFT SPI_CR1_SSM
AnnaBridge 172:65be27845400 253 #define SPI_NSS_HARD_INPUT (0x00000000U)
AnnaBridge 172:65be27845400 254 #define SPI_NSS_HARD_OUTPUT (SPI_CR2_SSOE << 16U)
AnnaBridge 172:65be27845400 255 /**
AnnaBridge 172:65be27845400 256 * @}
AnnaBridge 172:65be27845400 257 */
AnnaBridge 172:65be27845400 258
AnnaBridge 172:65be27845400 259 /** @defgroup SPI_NSSP_Mode SPI NSS Pulse Mode
AnnaBridge 172:65be27845400 260 * @{
AnnaBridge 172:65be27845400 261 */
AnnaBridge 172:65be27845400 262 #define SPI_NSS_PULSE_ENABLE SPI_CR2_NSSP
AnnaBridge 172:65be27845400 263 #define SPI_NSS_PULSE_DISABLE (0x00000000U)
AnnaBridge 172:65be27845400 264 /**
AnnaBridge 172:65be27845400 265 * @}
AnnaBridge 172:65be27845400 266 */
AnnaBridge 172:65be27845400 267
AnnaBridge 172:65be27845400 268 /** @defgroup SPI_BaudRate_Prescaler SPI BaudRate Prescaler
AnnaBridge 172:65be27845400 269 * @{
AnnaBridge 172:65be27845400 270 */
AnnaBridge 172:65be27845400 271 #define SPI_BAUDRATEPRESCALER_2 (0x00000000U)
AnnaBridge 172:65be27845400 272 #define SPI_BAUDRATEPRESCALER_4 (SPI_CR1_BR_0)
AnnaBridge 172:65be27845400 273 #define SPI_BAUDRATEPRESCALER_8 (SPI_CR1_BR_1)
AnnaBridge 172:65be27845400 274 #define SPI_BAUDRATEPRESCALER_16 (SPI_CR1_BR_1 | SPI_CR1_BR_0)
AnnaBridge 172:65be27845400 275 #define SPI_BAUDRATEPRESCALER_32 (SPI_CR1_BR_2)
AnnaBridge 172:65be27845400 276 #define SPI_BAUDRATEPRESCALER_64 (SPI_CR1_BR_2 | SPI_CR1_BR_0)
AnnaBridge 172:65be27845400 277 #define SPI_BAUDRATEPRESCALER_128 (SPI_CR1_BR_2 | SPI_CR1_BR_1)
AnnaBridge 172:65be27845400 278 #define SPI_BAUDRATEPRESCALER_256 (SPI_CR1_BR_2 | SPI_CR1_BR_1 | SPI_CR1_BR_0)
AnnaBridge 172:65be27845400 279 /**
AnnaBridge 172:65be27845400 280 * @}
AnnaBridge 172:65be27845400 281 */
AnnaBridge 172:65be27845400 282
AnnaBridge 172:65be27845400 283 /** @defgroup SPI_MSB_LSB_transmission SPI MSB LSB Transmission
AnnaBridge 172:65be27845400 284 * @{
AnnaBridge 172:65be27845400 285 */
AnnaBridge 172:65be27845400 286 #define SPI_FIRSTBIT_MSB (0x00000000U)
AnnaBridge 172:65be27845400 287 #define SPI_FIRSTBIT_LSB SPI_CR1_LSBFIRST
AnnaBridge 172:65be27845400 288 /**
AnnaBridge 172:65be27845400 289 * @}
AnnaBridge 172:65be27845400 290 */
AnnaBridge 172:65be27845400 291
AnnaBridge 172:65be27845400 292 /** @defgroup SPI_TI_mode SPI TI Mode
AnnaBridge 172:65be27845400 293 * @{
AnnaBridge 172:65be27845400 294 */
AnnaBridge 172:65be27845400 295 #define SPI_TIMODE_DISABLE (0x00000000U)
AnnaBridge 172:65be27845400 296 #define SPI_TIMODE_ENABLE SPI_CR2_FRF
AnnaBridge 172:65be27845400 297 /**
AnnaBridge 172:65be27845400 298 * @}
AnnaBridge 172:65be27845400 299 */
AnnaBridge 172:65be27845400 300
AnnaBridge 172:65be27845400 301 /** @defgroup SPI_CRC_Calculation SPI CRC Calculation
AnnaBridge 172:65be27845400 302 * @{
AnnaBridge 172:65be27845400 303 */
AnnaBridge 172:65be27845400 304 #define SPI_CRCCALCULATION_DISABLE (0x00000000U)
AnnaBridge 172:65be27845400 305 #define SPI_CRCCALCULATION_ENABLE SPI_CR1_CRCEN
AnnaBridge 172:65be27845400 306 /**
AnnaBridge 172:65be27845400 307 * @}
AnnaBridge 172:65be27845400 308 */
AnnaBridge 172:65be27845400 309
AnnaBridge 172:65be27845400 310 /** @defgroup SPI_CRC_length SPI CRC Length
AnnaBridge 172:65be27845400 311 * @{
AnnaBridge 172:65be27845400 312 * This parameter can be one of the following values:
AnnaBridge 172:65be27845400 313 * SPI_CRC_LENGTH_DATASIZE: aligned with the data size
AnnaBridge 172:65be27845400 314 * SPI_CRC_LENGTH_8BIT : CRC 8bit
AnnaBridge 172:65be27845400 315 * SPI_CRC_LENGTH_16BIT : CRC 16bit
AnnaBridge 172:65be27845400 316 */
AnnaBridge 172:65be27845400 317 #define SPI_CRC_LENGTH_DATASIZE (0x00000000U)
AnnaBridge 172:65be27845400 318 #define SPI_CRC_LENGTH_8BIT (0x00000001U)
AnnaBridge 172:65be27845400 319 #define SPI_CRC_LENGTH_16BIT (0x00000002U)
AnnaBridge 172:65be27845400 320 /**
AnnaBridge 172:65be27845400 321 * @}
AnnaBridge 172:65be27845400 322 */
AnnaBridge 172:65be27845400 323
AnnaBridge 172:65be27845400 324 /** @defgroup SPI_FIFO_reception_threshold SPI FIFO Reception Threshold
AnnaBridge 172:65be27845400 325 * @{
AnnaBridge 172:65be27845400 326 * This parameter can be one of the following values:
AnnaBridge 172:65be27845400 327 * SPI_RXFIFO_THRESHOLD or SPI_RXFIFO_THRESHOLD_QF :
AnnaBridge 172:65be27845400 328 * RXNE event is generated if the FIFO
AnnaBridge 172:65be27845400 329 * level is greater or equal to 1/2(16-bits).
AnnaBridge 172:65be27845400 330 * SPI_RXFIFO_THRESHOLD_HF: RXNE event is generated if the FIFO
AnnaBridge 172:65be27845400 331 * level is greater or equal to 1/4(8 bits). */
AnnaBridge 172:65be27845400 332 #define SPI_RXFIFO_THRESHOLD SPI_CR2_FRXTH
AnnaBridge 172:65be27845400 333 #define SPI_RXFIFO_THRESHOLD_QF SPI_CR2_FRXTH
AnnaBridge 172:65be27845400 334 #define SPI_RXFIFO_THRESHOLD_HF (0x00000000U)
AnnaBridge 172:65be27845400 335
AnnaBridge 172:65be27845400 336 /**
AnnaBridge 172:65be27845400 337 * @}
AnnaBridge 172:65be27845400 338 */
AnnaBridge 172:65be27845400 339
AnnaBridge 172:65be27845400 340 /** @defgroup SPI_Interrupt_definition SPI Interrupt Definition
AnnaBridge 172:65be27845400 341 * @{
AnnaBridge 172:65be27845400 342 */
AnnaBridge 172:65be27845400 343 #define SPI_IT_TXE SPI_CR2_TXEIE
AnnaBridge 172:65be27845400 344 #define SPI_IT_RXNE SPI_CR2_RXNEIE
AnnaBridge 172:65be27845400 345 #define SPI_IT_ERR SPI_CR2_ERRIE
AnnaBridge 172:65be27845400 346 /**
AnnaBridge 172:65be27845400 347 * @}
AnnaBridge 172:65be27845400 348 */
AnnaBridge 172:65be27845400 349
AnnaBridge 172:65be27845400 350 /** @defgroup SPI_Flags_definition SPI Flags Definition
AnnaBridge 172:65be27845400 351 * @{
AnnaBridge 172:65be27845400 352 */
AnnaBridge 172:65be27845400 353 #define SPI_FLAG_RXNE SPI_SR_RXNE /* SPI status flag: Rx buffer not empty flag */
AnnaBridge 172:65be27845400 354 #define SPI_FLAG_TXE SPI_SR_TXE /* SPI status flag: Tx buffer empty flag */
AnnaBridge 172:65be27845400 355 #define SPI_FLAG_BSY SPI_SR_BSY /* SPI status flag: Busy flag */
AnnaBridge 172:65be27845400 356 #define SPI_FLAG_CRCERR SPI_SR_CRCERR /* SPI Error flag: CRC error flag */
AnnaBridge 172:65be27845400 357 #define SPI_FLAG_MODF SPI_SR_MODF /* SPI Error flag: Mode fault flag */
AnnaBridge 172:65be27845400 358 #define SPI_FLAG_OVR SPI_SR_OVR /* SPI Error flag: Overrun flag */
AnnaBridge 172:65be27845400 359 #define SPI_FLAG_FRE SPI_SR_FRE /* SPI Error flag: TI mode frame format error flag */
AnnaBridge 172:65be27845400 360 #define SPI_FLAG_FTLVL SPI_SR_FTLVL /* SPI fifo transmission level */
AnnaBridge 172:65be27845400 361 #define SPI_FLAG_FRLVL SPI_SR_FRLVL /* SPI fifo reception level */
AnnaBridge 172:65be27845400 362 /**
AnnaBridge 172:65be27845400 363 * @}
AnnaBridge 172:65be27845400 364 */
AnnaBridge 172:65be27845400 365
AnnaBridge 172:65be27845400 366 /** @defgroup SPI_transmission_fifo_status_level SPI Transmission FIFO Status Level
AnnaBridge 172:65be27845400 367 * @{
AnnaBridge 172:65be27845400 368 */
AnnaBridge 172:65be27845400 369 #define SPI_FTLVL_EMPTY (0x00000000U)
AnnaBridge 172:65be27845400 370 #define SPI_FTLVL_QUARTER_FULL (0x00000800U)
AnnaBridge 172:65be27845400 371 #define SPI_FTLVL_HALF_FULL (0x00001000U)
AnnaBridge 172:65be27845400 372 #define SPI_FTLVL_FULL (0x00001800U)
AnnaBridge 172:65be27845400 373
AnnaBridge 172:65be27845400 374 /**
AnnaBridge 172:65be27845400 375 * @}
AnnaBridge 172:65be27845400 376 */
AnnaBridge 172:65be27845400 377
AnnaBridge 172:65be27845400 378 /** @defgroup SPI_reception_fifo_status_level SPI Reception FIFO Status Level
AnnaBridge 172:65be27845400 379 * @{
AnnaBridge 172:65be27845400 380 */
AnnaBridge 172:65be27845400 381 #define SPI_FRLVL_EMPTY (0x00000000U)
AnnaBridge 172:65be27845400 382 #define SPI_FRLVL_QUARTER_FULL (0x00000200U)
AnnaBridge 172:65be27845400 383 #define SPI_FRLVL_HALF_FULL (0x00000400U)
AnnaBridge 172:65be27845400 384 #define SPI_FRLVL_FULL (0x00000600U)
AnnaBridge 172:65be27845400 385 /**
AnnaBridge 172:65be27845400 386 * @}
AnnaBridge 172:65be27845400 387 */
AnnaBridge 172:65be27845400 388
AnnaBridge 172:65be27845400 389 /**
AnnaBridge 172:65be27845400 390 * @}
AnnaBridge 172:65be27845400 391 */
AnnaBridge 172:65be27845400 392
AnnaBridge 172:65be27845400 393 /* Exported macros -----------------------------------------------------------*/
AnnaBridge 172:65be27845400 394 /** @defgroup SPI_Exported_Macros SPI Exported Macros
AnnaBridge 172:65be27845400 395 * @{
AnnaBridge 172:65be27845400 396 */
AnnaBridge 172:65be27845400 397
AnnaBridge 172:65be27845400 398 /** @brief Reset SPI handle state.
AnnaBridge 172:65be27845400 399 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 172:65be27845400 400 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 172:65be27845400 401 * @retval None
AnnaBridge 172:65be27845400 402 */
AnnaBridge 172:65be27845400 403 #define __HAL_SPI_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_SPI_STATE_RESET)
AnnaBridge 172:65be27845400 404
AnnaBridge 172:65be27845400 405 /** @brief Enable the specified SPI interrupts.
AnnaBridge 172:65be27845400 406 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 172:65be27845400 407 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 172:65be27845400 408 * @param __INTERRUPT__ specifies the interrupt source to enable.
AnnaBridge 172:65be27845400 409 * This parameter can be one of the following values:
AnnaBridge 172:65be27845400 410 * @arg SPI_IT_TXE: Tx buffer empty interrupt enable
AnnaBridge 172:65be27845400 411 * @arg SPI_IT_RXNE: RX buffer not empty interrupt enable
AnnaBridge 172:65be27845400 412 * @arg SPI_IT_ERR: Error interrupt enable
AnnaBridge 172:65be27845400 413 * @retval None
AnnaBridge 172:65be27845400 414 */
AnnaBridge 172:65be27845400 415 #define __HAL_SPI_ENABLE_IT(__HANDLE__, __INTERRUPT__) SET_BIT((__HANDLE__)->Instance->CR2, (__INTERRUPT__))
AnnaBridge 172:65be27845400 416
AnnaBridge 172:65be27845400 417 /** @brief Disable the specified SPI interrupts.
AnnaBridge 172:65be27845400 418 * @param __HANDLE__ specifies the SPI handle.
AnnaBridge 172:65be27845400 419 * This parameter can be SPIx where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 172:65be27845400 420 * @param __INTERRUPT__ specifies the interrupt source to disable.
AnnaBridge 172:65be27845400 421 * This parameter can be one of the following values:
AnnaBridge 172:65be27845400 422 * @arg SPI_IT_TXE: Tx buffer empty interrupt enable
AnnaBridge 172:65be27845400 423 * @arg SPI_IT_RXNE: RX buffer not empty interrupt enable
AnnaBridge 172:65be27845400 424 * @arg SPI_IT_ERR: Error interrupt enable
AnnaBridge 172:65be27845400 425 * @retval None
AnnaBridge 172:65be27845400 426 */
AnnaBridge 172:65be27845400 427 #define __HAL_SPI_DISABLE_IT(__HANDLE__, __INTERRUPT__) CLEAR_BIT((__HANDLE__)->Instance->CR2, (__INTERRUPT__))
AnnaBridge 172:65be27845400 428
AnnaBridge 172:65be27845400 429 /** @brief Check whether the specified SPI interrupt source is enabled or not.
AnnaBridge 172:65be27845400 430 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 172:65be27845400 431 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 172:65be27845400 432 * @param __INTERRUPT__ specifies the SPI interrupt source to check.
AnnaBridge 172:65be27845400 433 * This parameter can be one of the following values:
AnnaBridge 172:65be27845400 434 * @arg SPI_IT_TXE: Tx buffer empty interrupt enable
AnnaBridge 172:65be27845400 435 * @arg SPI_IT_RXNE: RX buffer not empty interrupt enable
AnnaBridge 172:65be27845400 436 * @arg SPI_IT_ERR: Error interrupt enable
AnnaBridge 172:65be27845400 437 * @retval The new state of __IT__ (TRUE or FALSE).
AnnaBridge 172:65be27845400 438 */
AnnaBridge 172:65be27845400 439 #define __HAL_SPI_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) ((((__HANDLE__)->Instance->CR2 & (__INTERRUPT__)) == (__INTERRUPT__)) ? SET : RESET)
AnnaBridge 172:65be27845400 440
AnnaBridge 172:65be27845400 441 /** @brief Check whether the specified SPI flag is set or not.
AnnaBridge 172:65be27845400 442 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 172:65be27845400 443 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 172:65be27845400 444 * @param __FLAG__ specifies the flag to check.
AnnaBridge 172:65be27845400 445 * This parameter can be one of the following values:
AnnaBridge 172:65be27845400 446 * @arg SPI_FLAG_RXNE: Receive buffer not empty flag
AnnaBridge 172:65be27845400 447 * @arg SPI_FLAG_TXE: Transmit buffer empty flag
AnnaBridge 172:65be27845400 448 * @arg SPI_FLAG_CRCERR: CRC error flag
AnnaBridge 172:65be27845400 449 * @arg SPI_FLAG_MODF: Mode fault flag
AnnaBridge 172:65be27845400 450 * @arg SPI_FLAG_OVR: Overrun flag
AnnaBridge 172:65be27845400 451 * @arg SPI_FLAG_BSY: Busy flag
AnnaBridge 172:65be27845400 452 * @arg SPI_FLAG_FRE: Frame format error flag
AnnaBridge 172:65be27845400 453 * @arg SPI_FLAG_FTLVL: SPI fifo transmission level
AnnaBridge 172:65be27845400 454 * @arg SPI_FLAG_FRLVL: SPI fifo reception level
AnnaBridge 172:65be27845400 455 * @retval The new state of __FLAG__ (TRUE or FALSE).
AnnaBridge 172:65be27845400 456 */
AnnaBridge 172:65be27845400 457 #define __HAL_SPI_GET_FLAG(__HANDLE__, __FLAG__) ((((__HANDLE__)->Instance->SR) & (__FLAG__)) == (__FLAG__))
AnnaBridge 172:65be27845400 458
AnnaBridge 172:65be27845400 459 /** @brief Clear the SPI CRCERR pending flag.
AnnaBridge 172:65be27845400 460 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 172:65be27845400 461 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 172:65be27845400 462 * @retval None
AnnaBridge 172:65be27845400 463 */
AnnaBridge 172:65be27845400 464 #define __HAL_SPI_CLEAR_CRCERRFLAG(__HANDLE__) ((__HANDLE__)->Instance->SR = (uint16_t)(~SPI_FLAG_CRCERR))
AnnaBridge 172:65be27845400 465
AnnaBridge 172:65be27845400 466 /** @brief Clear the SPI MODF pending flag.
AnnaBridge 172:65be27845400 467 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 172:65be27845400 468 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 172:65be27845400 469 * @retval None
AnnaBridge 172:65be27845400 470 */
AnnaBridge 172:65be27845400 471 #define __HAL_SPI_CLEAR_MODFFLAG(__HANDLE__) \
AnnaBridge 172:65be27845400 472 do{ \
AnnaBridge 172:65be27845400 473 __IO uint32_t tmpreg_modf = 0x00U; \
AnnaBridge 172:65be27845400 474 tmpreg_modf = (__HANDLE__)->Instance->SR; \
AnnaBridge 172:65be27845400 475 CLEAR_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_SPE); \
AnnaBridge 172:65be27845400 476 UNUSED(tmpreg_modf); \
AnnaBridge 172:65be27845400 477 } while(0U)
AnnaBridge 172:65be27845400 478
AnnaBridge 172:65be27845400 479 /** @brief Clear the SPI OVR pending flag.
AnnaBridge 172:65be27845400 480 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 172:65be27845400 481 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 172:65be27845400 482 * @retval None
AnnaBridge 172:65be27845400 483 */
AnnaBridge 172:65be27845400 484 #define __HAL_SPI_CLEAR_OVRFLAG(__HANDLE__) \
AnnaBridge 172:65be27845400 485 do{ \
AnnaBridge 172:65be27845400 486 __IO uint32_t tmpreg_ovr = 0x00U; \
AnnaBridge 172:65be27845400 487 tmpreg_ovr = (__HANDLE__)->Instance->DR; \
AnnaBridge 172:65be27845400 488 tmpreg_ovr = (__HANDLE__)->Instance->SR; \
AnnaBridge 172:65be27845400 489 UNUSED(tmpreg_ovr); \
AnnaBridge 172:65be27845400 490 } while(0U)
AnnaBridge 172:65be27845400 491
AnnaBridge 172:65be27845400 492 /** @brief Clear the SPI FRE pending flag.
AnnaBridge 172:65be27845400 493 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 172:65be27845400 494 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 172:65be27845400 495 * @retval None
AnnaBridge 172:65be27845400 496 */
AnnaBridge 172:65be27845400 497 #define __HAL_SPI_CLEAR_FREFLAG(__HANDLE__) \
AnnaBridge 172:65be27845400 498 do{ \
AnnaBridge 172:65be27845400 499 __IO uint32_t tmpreg_fre = 0x00U; \
AnnaBridge 172:65be27845400 500 tmpreg_fre = (__HANDLE__)->Instance->SR; \
AnnaBridge 172:65be27845400 501 UNUSED(tmpreg_fre); \
AnnaBridge 172:65be27845400 502 }while(0U)
AnnaBridge 172:65be27845400 503
AnnaBridge 172:65be27845400 504 /** @brief Enable the SPI peripheral.
AnnaBridge 172:65be27845400 505 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 172:65be27845400 506 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 172:65be27845400 507 * @retval None
AnnaBridge 172:65be27845400 508 */
AnnaBridge 172:65be27845400 509 #define __HAL_SPI_ENABLE(__HANDLE__) SET_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_SPE)
AnnaBridge 172:65be27845400 510
AnnaBridge 172:65be27845400 511 /** @brief Disable the SPI peripheral.
AnnaBridge 172:65be27845400 512 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 172:65be27845400 513 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 172:65be27845400 514 * @retval None
AnnaBridge 172:65be27845400 515 */
AnnaBridge 172:65be27845400 516 #define __HAL_SPI_DISABLE(__HANDLE__) CLEAR_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_SPE)
AnnaBridge 172:65be27845400 517
AnnaBridge 172:65be27845400 518 /**
AnnaBridge 172:65be27845400 519 * @}
AnnaBridge 172:65be27845400 520 */
AnnaBridge 172:65be27845400 521
AnnaBridge 172:65be27845400 522 /* Private macros ------------------------------------------------------------*/
AnnaBridge 172:65be27845400 523 /** @defgroup SPI_Private_Macros SPI Private Macros
AnnaBridge 172:65be27845400 524 * @{
AnnaBridge 172:65be27845400 525 */
AnnaBridge 172:65be27845400 526
AnnaBridge 172:65be27845400 527 /** @brief Set the SPI transmit-only mode.
AnnaBridge 172:65be27845400 528 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 172:65be27845400 529 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 172:65be27845400 530 * @retval None
AnnaBridge 172:65be27845400 531 */
AnnaBridge 172:65be27845400 532 #define SPI_1LINE_TX(__HANDLE__) SET_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_BIDIOE)
AnnaBridge 172:65be27845400 533
AnnaBridge 172:65be27845400 534 /** @brief Set the SPI receive-only mode.
AnnaBridge 172:65be27845400 535 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 172:65be27845400 536 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 172:65be27845400 537 * @retval None
AnnaBridge 172:65be27845400 538 */
AnnaBridge 172:65be27845400 539 #define SPI_1LINE_RX(__HANDLE__) CLEAR_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_BIDIOE)
AnnaBridge 172:65be27845400 540
AnnaBridge 172:65be27845400 541 /** @brief Reset the CRC calculation of the SPI.
AnnaBridge 172:65be27845400 542 * @param __HANDLE__ specifies the SPI Handle.
AnnaBridge 172:65be27845400 543 * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
AnnaBridge 172:65be27845400 544 * @retval None
AnnaBridge 172:65be27845400 545 */
AnnaBridge 172:65be27845400 546 #define SPI_RESET_CRC(__HANDLE__) do{CLEAR_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_CRCEN);\
AnnaBridge 172:65be27845400 547 SET_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_CRCEN);}while(0U)
AnnaBridge 172:65be27845400 548
AnnaBridge 172:65be27845400 549 /** @brief Checks if SPI Mode parameter is in allowed range.
AnnaBridge 172:65be27845400 550 * @param __MODE__ specifies the SPI Mode.
AnnaBridge 172:65be27845400 551 * This parameter can be a value of @ref SPI_Mode
AnnaBridge 172:65be27845400 552 * @retval None
AnnaBridge 172:65be27845400 553 */
AnnaBridge 172:65be27845400 554 #define IS_SPI_MODE(__MODE__) (((__MODE__) == SPI_MODE_SLAVE) || \
AnnaBridge 172:65be27845400 555 ((__MODE__) == SPI_MODE_MASTER))
AnnaBridge 172:65be27845400 556
AnnaBridge 172:65be27845400 557 /** @brief Checks if SPI Direction Mode parameter is in allowed range.
AnnaBridge 172:65be27845400 558 * @param __MODE__ specifies the SPI Direction Mode.
AnnaBridge 172:65be27845400 559 * This parameter can be a value of @ref SPI_Direction
AnnaBridge 172:65be27845400 560 * @retval None
AnnaBridge 172:65be27845400 561 */
AnnaBridge 172:65be27845400 562 #define IS_SPI_DIRECTION(__MODE__) (((__MODE__) == SPI_DIRECTION_2LINES) || \
AnnaBridge 172:65be27845400 563 ((__MODE__) == SPI_DIRECTION_2LINES_RXONLY) || \
AnnaBridge 172:65be27845400 564 ((__MODE__) == SPI_DIRECTION_1LINE))
AnnaBridge 172:65be27845400 565
AnnaBridge 172:65be27845400 566 /** @brief Checks if SPI Direction Mode parameter is 2 lines.
AnnaBridge 172:65be27845400 567 * @param __MODE__ specifies the SPI Direction Mode.
AnnaBridge 172:65be27845400 568 * @retval None
AnnaBridge 172:65be27845400 569 */
AnnaBridge 172:65be27845400 570 #define IS_SPI_DIRECTION_2LINES(__MODE__) ((__MODE__) == SPI_DIRECTION_2LINES)
AnnaBridge 172:65be27845400 571
AnnaBridge 172:65be27845400 572 /** @brief Checks if SPI Direction Mode parameter is 1 or 2 lines.
AnnaBridge 172:65be27845400 573 * @param __MODE__ specifies the SPI Direction Mode.
AnnaBridge 172:65be27845400 574 * @retval None
AnnaBridge 172:65be27845400 575 */
AnnaBridge 172:65be27845400 576 #define IS_SPI_DIRECTION_2LINES_OR_1LINE(__MODE__) (((__MODE__) == SPI_DIRECTION_2LINES) || \
AnnaBridge 172:65be27845400 577 ((__MODE__) == SPI_DIRECTION_1LINE))
AnnaBridge 172:65be27845400 578
AnnaBridge 172:65be27845400 579 /** @brief Checks if SPI Data Size parameter is in allowed range.
AnnaBridge 172:65be27845400 580 * @param __DATASIZE__ specifies the SPI Data Size.
AnnaBridge 172:65be27845400 581 * This parameter can be a value of @ref SPI_Data_Size
AnnaBridge 172:65be27845400 582 * @retval None
AnnaBridge 172:65be27845400 583 */
AnnaBridge 172:65be27845400 584 #define IS_SPI_DATASIZE(__DATASIZE__) (((__DATASIZE__) == SPI_DATASIZE_16BIT) || \
AnnaBridge 172:65be27845400 585 ((__DATASIZE__) == SPI_DATASIZE_15BIT) || \
AnnaBridge 172:65be27845400 586 ((__DATASIZE__) == SPI_DATASIZE_14BIT) || \
AnnaBridge 172:65be27845400 587 ((__DATASIZE__) == SPI_DATASIZE_13BIT) || \
AnnaBridge 172:65be27845400 588 ((__DATASIZE__) == SPI_DATASIZE_12BIT) || \
AnnaBridge 172:65be27845400 589 ((__DATASIZE__) == SPI_DATASIZE_11BIT) || \
AnnaBridge 172:65be27845400 590 ((__DATASIZE__) == SPI_DATASIZE_10BIT) || \
AnnaBridge 172:65be27845400 591 ((__DATASIZE__) == SPI_DATASIZE_9BIT) || \
AnnaBridge 172:65be27845400 592 ((__DATASIZE__) == SPI_DATASIZE_8BIT) || \
AnnaBridge 172:65be27845400 593 ((__DATASIZE__) == SPI_DATASIZE_7BIT) || \
AnnaBridge 172:65be27845400 594 ((__DATASIZE__) == SPI_DATASIZE_6BIT) || \
AnnaBridge 172:65be27845400 595 ((__DATASIZE__) == SPI_DATASIZE_5BIT) || \
AnnaBridge 172:65be27845400 596 ((__DATASIZE__) == SPI_DATASIZE_4BIT))
AnnaBridge 172:65be27845400 597
AnnaBridge 172:65be27845400 598 /** @brief Checks if SPI Serial clock steady state parameter is in allowed range.
AnnaBridge 172:65be27845400 599 * @param __CPOL__ specifies the SPI serial clock steady state.
AnnaBridge 172:65be27845400 600 * This parameter can be a value of @ref SPI_Clock_Polarity
AnnaBridge 172:65be27845400 601 * @retval None
AnnaBridge 172:65be27845400 602 */
AnnaBridge 172:65be27845400 603 #define IS_SPI_CPOL(__CPOL__) (((__CPOL__) == SPI_POLARITY_LOW) || \
AnnaBridge 172:65be27845400 604 ((__CPOL__) == SPI_POLARITY_HIGH))
AnnaBridge 172:65be27845400 605
AnnaBridge 172:65be27845400 606 /** @brief Checks if SPI Clock Phase parameter is in allowed range.
AnnaBridge 172:65be27845400 607 * @param __CPHA__ specifies the SPI Clock Phase.
AnnaBridge 172:65be27845400 608 * This parameter can be a value of @ref SPI_Clock_Phase
AnnaBridge 172:65be27845400 609 * @retval None
AnnaBridge 172:65be27845400 610 */
AnnaBridge 172:65be27845400 611 #define IS_SPI_CPHA(__CPHA__) (((__CPHA__) == SPI_PHASE_1EDGE) || \
AnnaBridge 172:65be27845400 612 ((__CPHA__) == SPI_PHASE_2EDGE))
AnnaBridge 172:65be27845400 613
AnnaBridge 172:65be27845400 614 /** @brief Checks if SPI Slave Select parameter is in allowed range.
AnnaBridge 172:65be27845400 615 * @param __NSS__ specifies the SPI Slave Slelect management parameter.
AnnaBridge 172:65be27845400 616 * This parameter can be a value of @ref SPI_Slave_Select_management
AnnaBridge 172:65be27845400 617 * @retval None
AnnaBridge 172:65be27845400 618 */
AnnaBridge 172:65be27845400 619 #define IS_SPI_NSS(__NSS__) (((__NSS__) == SPI_NSS_SOFT) || \
AnnaBridge 172:65be27845400 620 ((__NSS__) == SPI_NSS_HARD_INPUT) || \
AnnaBridge 172:65be27845400 621 ((__NSS__) == SPI_NSS_HARD_OUTPUT))
AnnaBridge 172:65be27845400 622
AnnaBridge 172:65be27845400 623 /** @brief Checks if SPI NSS Pulse parameter is in allowed range.
AnnaBridge 172:65be27845400 624 * @param __NSSP__ specifies the SPI NSS Pulse Mode parameter.
AnnaBridge 172:65be27845400 625 * This parameter can be a value of @ref SPI_NSSP_Mode
AnnaBridge 172:65be27845400 626 * @retval None
AnnaBridge 172:65be27845400 627 */
AnnaBridge 172:65be27845400 628 #define IS_SPI_NSSP(__NSSP__) (((__NSSP__) == SPI_NSS_PULSE_ENABLE) || \
AnnaBridge 172:65be27845400 629 ((__NSSP__) == SPI_NSS_PULSE_DISABLE))
AnnaBridge 172:65be27845400 630
AnnaBridge 172:65be27845400 631 /** @brief Checks if SPI Baudrate prescaler parameter is in allowed range.
AnnaBridge 172:65be27845400 632 * @param __PRESCALER__ specifies the SPI Baudrate prescaler.
AnnaBridge 172:65be27845400 633 * This parameter can be a value of @ref SPI_BaudRate_Prescaler
AnnaBridge 172:65be27845400 634 * @retval None
AnnaBridge 172:65be27845400 635 */
AnnaBridge 172:65be27845400 636 #define IS_SPI_BAUDRATE_PRESCALER(__PRESCALER__) (((__PRESCALER__) == SPI_BAUDRATEPRESCALER_2) || \
AnnaBridge 172:65be27845400 637 ((__PRESCALER__) == SPI_BAUDRATEPRESCALER_4) || \
AnnaBridge 172:65be27845400 638 ((__PRESCALER__) == SPI_BAUDRATEPRESCALER_8) || \
AnnaBridge 172:65be27845400 639 ((__PRESCALER__) == SPI_BAUDRATEPRESCALER_16) || \
AnnaBridge 172:65be27845400 640 ((__PRESCALER__) == SPI_BAUDRATEPRESCALER_32) || \
AnnaBridge 172:65be27845400 641 ((__PRESCALER__) == SPI_BAUDRATEPRESCALER_64) || \
AnnaBridge 172:65be27845400 642 ((__PRESCALER__) == SPI_BAUDRATEPRESCALER_128) || \
AnnaBridge 172:65be27845400 643 ((__PRESCALER__) == SPI_BAUDRATEPRESCALER_256))
AnnaBridge 172:65be27845400 644
AnnaBridge 172:65be27845400 645 /** @brief Checks if SPI MSB LSB transmission parameter is in allowed range.
AnnaBridge 172:65be27845400 646 * @param __BIT__ specifies the SPI MSB LSB transmission (whether data transfer starts from MSB or LSB bit).
AnnaBridge 172:65be27845400 647 * This parameter can be a value of @ref SPI_MSB_LSB_transmission
AnnaBridge 172:65be27845400 648 * @retval None
AnnaBridge 172:65be27845400 649 */
AnnaBridge 172:65be27845400 650 #define IS_SPI_FIRST_BIT(__BIT__) (((__BIT__) == SPI_FIRSTBIT_MSB) || \
AnnaBridge 172:65be27845400 651 ((__BIT__) == SPI_FIRSTBIT_LSB))
AnnaBridge 172:65be27845400 652
AnnaBridge 172:65be27845400 653 /** @brief Checks if SPI TI mode parameter is in allowed range.
AnnaBridge 172:65be27845400 654 * @param __MODE__ specifies the SPI TI mode.
AnnaBridge 172:65be27845400 655 * This parameter can be a value of @ref SPI_TI_mode
AnnaBridge 172:65be27845400 656 * @retval None
AnnaBridge 172:65be27845400 657 */
AnnaBridge 172:65be27845400 658 #define IS_SPI_TIMODE(__MODE__) (((__MODE__) == SPI_TIMODE_DISABLE) || \
AnnaBridge 172:65be27845400 659 ((__MODE__) == SPI_TIMODE_ENABLE))
AnnaBridge 172:65be27845400 660
AnnaBridge 172:65be27845400 661 /** @brief Checks if SPI CRC calculation enabled state is in allowed range.
AnnaBridge 172:65be27845400 662 * @param __CALCULATION__ specifies the SPI CRC calculation enable state.
AnnaBridge 172:65be27845400 663 * This parameter can be a value of @ref SPI_CRC_Calculation
AnnaBridge 172:65be27845400 664 * @retval None
AnnaBridge 172:65be27845400 665 */
AnnaBridge 172:65be27845400 666 #define IS_SPI_CRC_CALCULATION(__CALCULATION__) (((__CALCULATION__) == SPI_CRCCALCULATION_DISABLE) || \
AnnaBridge 172:65be27845400 667 ((__CALCULATION__) == SPI_CRCCALCULATION_ENABLE))
AnnaBridge 172:65be27845400 668
AnnaBridge 172:65be27845400 669 /** @brief Checks if SPI CRC length is in allowed range.
AnnaBridge 172:65be27845400 670 * @param __LENGTH__ specifies the SPI CRC length.
AnnaBridge 172:65be27845400 671 * This parameter can be a value of @ref SPI_CRC_length
AnnaBridge 172:65be27845400 672 * @retval None
AnnaBridge 172:65be27845400 673 */
AnnaBridge 172:65be27845400 674 #define IS_SPI_CRC_LENGTH(__LENGTH__) (((__LENGTH__) == SPI_CRC_LENGTH_DATASIZE) ||\
AnnaBridge 172:65be27845400 675 ((__LENGTH__) == SPI_CRC_LENGTH_8BIT) || \
AnnaBridge 172:65be27845400 676 ((__LENGTH__) == SPI_CRC_LENGTH_16BIT))
AnnaBridge 172:65be27845400 677
AnnaBridge 172:65be27845400 678 /** @brief Checks if SPI polynomial value to be used for the CRC calculation, is in allowed range.
AnnaBridge 172:65be27845400 679 * @param __POLYNOMIAL__ specifies the SPI polynomial value to be used for the CRC calculation.
AnnaBridge 172:65be27845400 680 * This parameter must be a number between Min_Data = 0 and Max_Data = 65535
AnnaBridge 172:65be27845400 681 * @retval None
AnnaBridge 172:65be27845400 682 */
AnnaBridge 172:65be27845400 683 #define IS_SPI_CRC_POLYNOMIAL(__POLYNOMIAL__) (((__POLYNOMIAL__) >= 0x1U) && ((__POLYNOMIAL__) <= 0xFFFFU) && (((__POLYNOMIAL__)&0x1U) != 0U))
AnnaBridge 172:65be27845400 684
AnnaBridge 172:65be27845400 685 /** @brief Checks if DMA handle is valid.
AnnaBridge 172:65be27845400 686 * @param __HANDLE__ specifies a DMA Handle.
AnnaBridge 172:65be27845400 687 * @retval None
AnnaBridge 172:65be27845400 688 */
AnnaBridge 172:65be27845400 689 #define IS_SPI_DMA_HANDLE(__HANDLE__) ((__HANDLE__) != NULL)
AnnaBridge 172:65be27845400 690
AnnaBridge 172:65be27845400 691 /**
AnnaBridge 172:65be27845400 692 * @}
AnnaBridge 172:65be27845400 693 */
AnnaBridge 172:65be27845400 694
AnnaBridge 172:65be27845400 695 /* Include SPI HAL Extended module */
AnnaBridge 172:65be27845400 696 #include "stm32l4xx_hal_spi_ex.h"
AnnaBridge 172:65be27845400 697
AnnaBridge 172:65be27845400 698 /* Exported functions --------------------------------------------------------*/
AnnaBridge 172:65be27845400 699 /** @addtogroup SPI_Exported_Functions
AnnaBridge 172:65be27845400 700 * @{
AnnaBridge 172:65be27845400 701 */
AnnaBridge 172:65be27845400 702
AnnaBridge 172:65be27845400 703 /** @addtogroup SPI_Exported_Functions_Group1
AnnaBridge 172:65be27845400 704 * @{
AnnaBridge 172:65be27845400 705 */
AnnaBridge 172:65be27845400 706 /* Initialization/de-initialization functions ********************************/
AnnaBridge 172:65be27845400 707 HAL_StatusTypeDef HAL_SPI_Init(SPI_HandleTypeDef *hspi);
AnnaBridge 172:65be27845400 708 HAL_StatusTypeDef HAL_SPI_DeInit(SPI_HandleTypeDef *hspi);
AnnaBridge 172:65be27845400 709 void HAL_SPI_MspInit(SPI_HandleTypeDef *hspi);
AnnaBridge 172:65be27845400 710 void HAL_SPI_MspDeInit(SPI_HandleTypeDef *hspi);
AnnaBridge 172:65be27845400 711 /**
AnnaBridge 172:65be27845400 712 * @}
AnnaBridge 172:65be27845400 713 */
AnnaBridge 172:65be27845400 714
AnnaBridge 172:65be27845400 715 /** @addtogroup SPI_Exported_Functions_Group2
AnnaBridge 172:65be27845400 716 * @{
AnnaBridge 172:65be27845400 717 */
AnnaBridge 172:65be27845400 718 /* I/O operation functions ***************************************************/
AnnaBridge 172:65be27845400 719 HAL_StatusTypeDef HAL_SPI_Transmit(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size, uint32_t Timeout);
AnnaBridge 172:65be27845400 720 HAL_StatusTypeDef HAL_SPI_Receive(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size, uint32_t Timeout);
AnnaBridge 172:65be27845400 721 HAL_StatusTypeDef HAL_SPI_TransmitReceive(SPI_HandleTypeDef *hspi, uint8_t *pTxData, uint8_t *pRxData, uint16_t Size,
AnnaBridge 172:65be27845400 722 uint32_t Timeout);
AnnaBridge 172:65be27845400 723 HAL_StatusTypeDef HAL_SPI_Transmit_IT(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size);
AnnaBridge 172:65be27845400 724 HAL_StatusTypeDef HAL_SPI_Receive_IT(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size);
AnnaBridge 172:65be27845400 725 HAL_StatusTypeDef HAL_SPI_TransmitReceive_IT(SPI_HandleTypeDef *hspi, uint8_t *pTxData, uint8_t *pRxData,
AnnaBridge 172:65be27845400 726 uint16_t Size);
AnnaBridge 172:65be27845400 727 HAL_StatusTypeDef HAL_SPI_Transmit_DMA(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size);
AnnaBridge 172:65be27845400 728 HAL_StatusTypeDef HAL_SPI_Receive_DMA(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size);
AnnaBridge 172:65be27845400 729 HAL_StatusTypeDef HAL_SPI_TransmitReceive_DMA(SPI_HandleTypeDef *hspi, uint8_t *pTxData, uint8_t *pRxData,
AnnaBridge 172:65be27845400 730 uint16_t Size);
AnnaBridge 172:65be27845400 731 HAL_StatusTypeDef HAL_SPI_DMAPause(SPI_HandleTypeDef *hspi);
AnnaBridge 172:65be27845400 732 HAL_StatusTypeDef HAL_SPI_DMAResume(SPI_HandleTypeDef *hspi);
AnnaBridge 172:65be27845400 733 HAL_StatusTypeDef HAL_SPI_DMAStop(SPI_HandleTypeDef *hspi);
AnnaBridge 172:65be27845400 734 /* Transfer Abort functions */
AnnaBridge 172:65be27845400 735 HAL_StatusTypeDef HAL_SPI_Abort(SPI_HandleTypeDef *hspi);
AnnaBridge 172:65be27845400 736 HAL_StatusTypeDef HAL_SPI_Abort_IT(SPI_HandleTypeDef *hspi);
AnnaBridge 172:65be27845400 737
AnnaBridge 172:65be27845400 738 void HAL_SPI_IRQHandler(SPI_HandleTypeDef *hspi);
AnnaBridge 172:65be27845400 739 void HAL_SPI_TxCpltCallback(SPI_HandleTypeDef *hspi);
AnnaBridge 172:65be27845400 740 void HAL_SPI_RxCpltCallback(SPI_HandleTypeDef *hspi);
AnnaBridge 172:65be27845400 741 void HAL_SPI_TxRxCpltCallback(SPI_HandleTypeDef *hspi);
AnnaBridge 172:65be27845400 742 void HAL_SPI_TxHalfCpltCallback(SPI_HandleTypeDef *hspi);
AnnaBridge 172:65be27845400 743 void HAL_SPI_RxHalfCpltCallback(SPI_HandleTypeDef *hspi);
AnnaBridge 172:65be27845400 744 void HAL_SPI_TxRxHalfCpltCallback(SPI_HandleTypeDef *hspi);
AnnaBridge 172:65be27845400 745 void HAL_SPI_ErrorCallback(SPI_HandleTypeDef *hspi);
AnnaBridge 172:65be27845400 746 void HAL_SPI_AbortCpltCallback(SPI_HandleTypeDef *hspi);
AnnaBridge 172:65be27845400 747 /**
AnnaBridge 172:65be27845400 748 * @}
AnnaBridge 172:65be27845400 749 */
AnnaBridge 172:65be27845400 750
AnnaBridge 172:65be27845400 751 /** @addtogroup SPI_Exported_Functions_Group3
AnnaBridge 172:65be27845400 752 * @{
AnnaBridge 172:65be27845400 753 */
AnnaBridge 172:65be27845400 754 /* Peripheral State and Error functions ***************************************/
AnnaBridge 172:65be27845400 755 HAL_SPI_StateTypeDef HAL_SPI_GetState(SPI_HandleTypeDef *hspi);
AnnaBridge 172:65be27845400 756 uint32_t HAL_SPI_GetError(SPI_HandleTypeDef *hspi);
AnnaBridge 172:65be27845400 757 /**
AnnaBridge 172:65be27845400 758 * @}
AnnaBridge 172:65be27845400 759 */
AnnaBridge 172:65be27845400 760
AnnaBridge 172:65be27845400 761 /**
AnnaBridge 172:65be27845400 762 * @}
AnnaBridge 172:65be27845400 763 */
AnnaBridge 172:65be27845400 764
AnnaBridge 172:65be27845400 765 /**
AnnaBridge 172:65be27845400 766 * @}
AnnaBridge 172:65be27845400 767 */
AnnaBridge 172:65be27845400 768
AnnaBridge 172:65be27845400 769 /**
AnnaBridge 172:65be27845400 770 * @}
AnnaBridge 172:65be27845400 771 */
AnnaBridge 172:65be27845400 772
AnnaBridge 172:65be27845400 773 #ifdef __cplusplus
AnnaBridge 172:65be27845400 774 }
AnnaBridge 172:65be27845400 775 #endif
AnnaBridge 172:65be27845400 776
AnnaBridge 172:65be27845400 777 #endif /* __STM32L4xx_HAL_SPI_H */
AnnaBridge 172:65be27845400 778
AnnaBridge 172:65be27845400 779 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/