The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.
Dependents: hello SerialTestv11 SerialTestv12 Sierpinski ... more
mbed 2
This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.
TARGET_NUCLEO_L4R5ZI_P/TOOLCHAIN_ARM_STD/stm32l4xx_hal_lcd.h@172:65be27845400, 2019-02-20 (annotated)
- Committer:
- AnnaBridge
- Date:
- Wed Feb 20 20:53:29 2019 +0000
- Revision:
- 172:65be27845400
mbed library release version 165
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
AnnaBridge | 172:65be27845400 | 1 | /** |
AnnaBridge | 172:65be27845400 | 2 | ****************************************************************************** |
AnnaBridge | 172:65be27845400 | 3 | * @file stm32l4xx_hal_lcd.h |
AnnaBridge | 172:65be27845400 | 4 | * @author MCD Application Team |
AnnaBridge | 172:65be27845400 | 5 | * @brief Header file of LCD Controller HAL module. |
AnnaBridge | 172:65be27845400 | 6 | ****************************************************************************** |
AnnaBridge | 172:65be27845400 | 7 | * @attention |
AnnaBridge | 172:65be27845400 | 8 | * |
AnnaBridge | 172:65be27845400 | 9 | * <h2><center>© COPYRIGHT(c) 2017 STMicroelectronics</center></h2> |
AnnaBridge | 172:65be27845400 | 10 | * |
AnnaBridge | 172:65be27845400 | 11 | * Redistribution and use in source and binary forms, with or without modification, |
AnnaBridge | 172:65be27845400 | 12 | * are permitted provided that the following conditions are met: |
AnnaBridge | 172:65be27845400 | 13 | * 1. Redistributions of source code must retain the above copyright notice, |
AnnaBridge | 172:65be27845400 | 14 | * this list of conditions and the following disclaimer. |
AnnaBridge | 172:65be27845400 | 15 | * 2. Redistributions in binary form must reproduce the above copyright notice, |
AnnaBridge | 172:65be27845400 | 16 | * this list of conditions and the following disclaimer in the documentation |
AnnaBridge | 172:65be27845400 | 17 | * and/or other materials provided with the distribution. |
AnnaBridge | 172:65be27845400 | 18 | * 3. Neither the name of STMicroelectronics nor the names of its contributors |
AnnaBridge | 172:65be27845400 | 19 | * may be used to endorse or promote products derived from this software |
AnnaBridge | 172:65be27845400 | 20 | * without specific prior written permission. |
AnnaBridge | 172:65be27845400 | 21 | * |
AnnaBridge | 172:65be27845400 | 22 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
AnnaBridge | 172:65be27845400 | 23 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
AnnaBridge | 172:65be27845400 | 24 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE |
AnnaBridge | 172:65be27845400 | 25 | * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE |
AnnaBridge | 172:65be27845400 | 26 | * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL |
AnnaBridge | 172:65be27845400 | 27 | * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR |
AnnaBridge | 172:65be27845400 | 28 | * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER |
AnnaBridge | 172:65be27845400 | 29 | * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, |
AnnaBridge | 172:65be27845400 | 30 | * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE |
AnnaBridge | 172:65be27845400 | 31 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
AnnaBridge | 172:65be27845400 | 32 | * |
AnnaBridge | 172:65be27845400 | 33 | ****************************************************************************** |
AnnaBridge | 172:65be27845400 | 34 | */ |
AnnaBridge | 172:65be27845400 | 35 | |
AnnaBridge | 172:65be27845400 | 36 | /* Define to prevent recursive inclusion -------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 37 | #ifndef __STM32L4xx_HAL_LCD_H |
AnnaBridge | 172:65be27845400 | 38 | #define __STM32L4xx_HAL_LCD_H |
AnnaBridge | 172:65be27845400 | 39 | |
AnnaBridge | 172:65be27845400 | 40 | #ifdef __cplusplus |
AnnaBridge | 172:65be27845400 | 41 | extern "C" { |
AnnaBridge | 172:65be27845400 | 42 | #endif |
AnnaBridge | 172:65be27845400 | 43 | |
AnnaBridge | 172:65be27845400 | 44 | #if defined(STM32L433xx) || defined(STM32L443xx) || defined(STM32L476xx) || defined(STM32L486xx) || defined(STM32L496xx) || defined(STM32L4A6xx) |
AnnaBridge | 172:65be27845400 | 45 | |
AnnaBridge | 172:65be27845400 | 46 | /* Includes ------------------------------------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 47 | #include "stm32l4xx_hal_def.h" |
AnnaBridge | 172:65be27845400 | 48 | |
AnnaBridge | 172:65be27845400 | 49 | /** @addtogroup STM32L4xx_HAL_Driver |
AnnaBridge | 172:65be27845400 | 50 | * @{ |
AnnaBridge | 172:65be27845400 | 51 | */ |
AnnaBridge | 172:65be27845400 | 52 | |
AnnaBridge | 172:65be27845400 | 53 | /** @addtogroup LCD |
AnnaBridge | 172:65be27845400 | 54 | * @{ |
AnnaBridge | 172:65be27845400 | 55 | */ |
AnnaBridge | 172:65be27845400 | 56 | |
AnnaBridge | 172:65be27845400 | 57 | /* Exported types ------------------------------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 58 | /** @defgroup LCD_Exported_Types LCD Exported Types |
AnnaBridge | 172:65be27845400 | 59 | * @{ |
AnnaBridge | 172:65be27845400 | 60 | */ |
AnnaBridge | 172:65be27845400 | 61 | |
AnnaBridge | 172:65be27845400 | 62 | /** |
AnnaBridge | 172:65be27845400 | 63 | * @brief LCD Init structure definition |
AnnaBridge | 172:65be27845400 | 64 | */ |
AnnaBridge | 172:65be27845400 | 65 | |
AnnaBridge | 172:65be27845400 | 66 | typedef struct |
AnnaBridge | 172:65be27845400 | 67 | { |
AnnaBridge | 172:65be27845400 | 68 | uint32_t Prescaler; /*!< Configures the LCD Prescaler. |
AnnaBridge | 172:65be27845400 | 69 | This parameter can be one value of @ref LCD_Prescaler */ |
AnnaBridge | 172:65be27845400 | 70 | uint32_t Divider; /*!< Configures the LCD Divider. |
AnnaBridge | 172:65be27845400 | 71 | This parameter can be one value of @ref LCD_Divider */ |
AnnaBridge | 172:65be27845400 | 72 | uint32_t Duty; /*!< Configures the LCD Duty. |
AnnaBridge | 172:65be27845400 | 73 | This parameter can be one value of @ref LCD_Duty */ |
AnnaBridge | 172:65be27845400 | 74 | uint32_t Bias; /*!< Configures the LCD Bias. |
AnnaBridge | 172:65be27845400 | 75 | This parameter can be one value of @ref LCD_Bias */ |
AnnaBridge | 172:65be27845400 | 76 | uint32_t VoltageSource; /*!< Selects the LCD Voltage source. |
AnnaBridge | 172:65be27845400 | 77 | This parameter can be one value of @ref LCD_Voltage_Source */ |
AnnaBridge | 172:65be27845400 | 78 | uint32_t Contrast; /*!< Configures the LCD Contrast. |
AnnaBridge | 172:65be27845400 | 79 | This parameter can be one value of @ref LCD_Contrast */ |
AnnaBridge | 172:65be27845400 | 80 | uint32_t DeadTime; /*!< Configures the LCD Dead Time. |
AnnaBridge | 172:65be27845400 | 81 | This parameter can be one value of @ref LCD_DeadTime */ |
AnnaBridge | 172:65be27845400 | 82 | uint32_t PulseOnDuration; /*!< Configures the LCD Pulse On Duration. |
AnnaBridge | 172:65be27845400 | 83 | This parameter can be one value of @ref LCD_PulseOnDuration */ |
AnnaBridge | 172:65be27845400 | 84 | uint32_t HighDrive; /*!< Enable or disable the low resistance divider. |
AnnaBridge | 172:65be27845400 | 85 | This parameter can be one value of @ref LCD_HighDrive */ |
AnnaBridge | 172:65be27845400 | 86 | uint32_t BlinkMode; /*!< Configures the LCD Blink Mode. |
AnnaBridge | 172:65be27845400 | 87 | This parameter can be one value of @ref LCD_BlinkMode */ |
AnnaBridge | 172:65be27845400 | 88 | uint32_t BlinkFrequency; /*!< Configures the LCD Blink frequency. |
AnnaBridge | 172:65be27845400 | 89 | This parameter can be one value of @ref LCD_BlinkFrequency */ |
AnnaBridge | 172:65be27845400 | 90 | uint32_t MuxSegment; /*!< Enable or disable mux segment. |
AnnaBridge | 172:65be27845400 | 91 | This parameter can be one value of @ref LCD_MuxSegment */ |
AnnaBridge | 172:65be27845400 | 92 | } LCD_InitTypeDef; |
AnnaBridge | 172:65be27845400 | 93 | |
AnnaBridge | 172:65be27845400 | 94 | /** |
AnnaBridge | 172:65be27845400 | 95 | * @brief HAL LCD State structures definition |
AnnaBridge | 172:65be27845400 | 96 | */ |
AnnaBridge | 172:65be27845400 | 97 | typedef enum |
AnnaBridge | 172:65be27845400 | 98 | { |
AnnaBridge | 172:65be27845400 | 99 | HAL_LCD_STATE_RESET = 0x00, /*!< Peripheral is not yet Initialized */ |
AnnaBridge | 172:65be27845400 | 100 | HAL_LCD_STATE_READY = 0x01, /*!< Peripheral Initialized and ready for use */ |
AnnaBridge | 172:65be27845400 | 101 | HAL_LCD_STATE_BUSY = 0x02, /*!< an internal process is ongoing */ |
AnnaBridge | 172:65be27845400 | 102 | HAL_LCD_STATE_TIMEOUT = 0x03, /*!< Timeout state */ |
AnnaBridge | 172:65be27845400 | 103 | HAL_LCD_STATE_ERROR = 0x04 /*!< Error */ |
AnnaBridge | 172:65be27845400 | 104 | } HAL_LCD_StateTypeDef; |
AnnaBridge | 172:65be27845400 | 105 | |
AnnaBridge | 172:65be27845400 | 106 | /** |
AnnaBridge | 172:65be27845400 | 107 | * @brief UART handle Structure definition |
AnnaBridge | 172:65be27845400 | 108 | */ |
AnnaBridge | 172:65be27845400 | 109 | typedef struct |
AnnaBridge | 172:65be27845400 | 110 | { |
AnnaBridge | 172:65be27845400 | 111 | LCD_TypeDef *Instance; /* LCD registers base address */ |
AnnaBridge | 172:65be27845400 | 112 | |
AnnaBridge | 172:65be27845400 | 113 | LCD_InitTypeDef Init; /* LCD communication parameters */ |
AnnaBridge | 172:65be27845400 | 114 | |
AnnaBridge | 172:65be27845400 | 115 | HAL_LockTypeDef Lock; /* Locking object */ |
AnnaBridge | 172:65be27845400 | 116 | |
AnnaBridge | 172:65be27845400 | 117 | __IO HAL_LCD_StateTypeDef State; /* LCD communication state */ |
AnnaBridge | 172:65be27845400 | 118 | |
AnnaBridge | 172:65be27845400 | 119 | __IO uint32_t ErrorCode; /* LCD Error code */ |
AnnaBridge | 172:65be27845400 | 120 | |
AnnaBridge | 172:65be27845400 | 121 | }LCD_HandleTypeDef; |
AnnaBridge | 172:65be27845400 | 122 | /** |
AnnaBridge | 172:65be27845400 | 123 | * @} |
AnnaBridge | 172:65be27845400 | 124 | */ |
AnnaBridge | 172:65be27845400 | 125 | |
AnnaBridge | 172:65be27845400 | 126 | /* Exported constants --------------------------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 127 | /** @defgroup LCD_Exported_Constants LCD Exported Constants |
AnnaBridge | 172:65be27845400 | 128 | * @{ |
AnnaBridge | 172:65be27845400 | 129 | */ |
AnnaBridge | 172:65be27845400 | 130 | |
AnnaBridge | 172:65be27845400 | 131 | /** @defgroup LCD_ErrorCode LCD Error Code |
AnnaBridge | 172:65be27845400 | 132 | * @{ |
AnnaBridge | 172:65be27845400 | 133 | */ |
AnnaBridge | 172:65be27845400 | 134 | #define HAL_LCD_ERROR_NONE ((uint32_t)0x00) /*!< No error */ |
AnnaBridge | 172:65be27845400 | 135 | #define HAL_LCD_ERROR_FCRSF ((uint32_t)0x01) /*!< Synchro flag timeout error */ |
AnnaBridge | 172:65be27845400 | 136 | #define HAL_LCD_ERROR_UDR ((uint32_t)0x02) /*!< Update display request flag timeout error */ |
AnnaBridge | 172:65be27845400 | 137 | #define HAL_LCD_ERROR_UDD ((uint32_t)0x04) /*!< Update display done flag timeout error */ |
AnnaBridge | 172:65be27845400 | 138 | #define HAL_LCD_ERROR_ENS ((uint32_t)0x08) /*!< LCD enabled status flag timeout error */ |
AnnaBridge | 172:65be27845400 | 139 | #define HAL_LCD_ERROR_RDY ((uint32_t)0x10) /*!< LCD Booster ready timeout error */ |
AnnaBridge | 172:65be27845400 | 140 | /** |
AnnaBridge | 172:65be27845400 | 141 | * @} |
AnnaBridge | 172:65be27845400 | 142 | */ |
AnnaBridge | 172:65be27845400 | 143 | |
AnnaBridge | 172:65be27845400 | 144 | /** @defgroup LCD_Prescaler LCD Prescaler |
AnnaBridge | 172:65be27845400 | 145 | * @{ |
AnnaBridge | 172:65be27845400 | 146 | */ |
AnnaBridge | 172:65be27845400 | 147 | #define LCD_PRESCALER_1 ((uint32_t)0x00000000) /*!< CLKPS = LCDCLK */ |
AnnaBridge | 172:65be27845400 | 148 | #define LCD_PRESCALER_2 ((uint32_t)0x00400000) /*!< CLKPS = LCDCLK/2 */ |
AnnaBridge | 172:65be27845400 | 149 | #define LCD_PRESCALER_4 ((uint32_t)0x00800000) /*!< CLKPS = LCDCLK/4 */ |
AnnaBridge | 172:65be27845400 | 150 | #define LCD_PRESCALER_8 ((uint32_t)0x00C00000) /*!< CLKPS = LCDCLK/8 */ |
AnnaBridge | 172:65be27845400 | 151 | #define LCD_PRESCALER_16 ((uint32_t)0x01000000) /*!< CLKPS = LCDCLK/16 */ |
AnnaBridge | 172:65be27845400 | 152 | #define LCD_PRESCALER_32 ((uint32_t)0x01400000) /*!< CLKPS = LCDCLK/32 */ |
AnnaBridge | 172:65be27845400 | 153 | #define LCD_PRESCALER_64 ((uint32_t)0x01800000) /*!< CLKPS = LCDCLK/64 */ |
AnnaBridge | 172:65be27845400 | 154 | #define LCD_PRESCALER_128 ((uint32_t)0x01C00000) /*!< CLKPS = LCDCLK/128 */ |
AnnaBridge | 172:65be27845400 | 155 | #define LCD_PRESCALER_256 ((uint32_t)0x02000000) /*!< CLKPS = LCDCLK/256 */ |
AnnaBridge | 172:65be27845400 | 156 | #define LCD_PRESCALER_512 ((uint32_t)0x02400000) /*!< CLKPS = LCDCLK/512 */ |
AnnaBridge | 172:65be27845400 | 157 | #define LCD_PRESCALER_1024 ((uint32_t)0x02800000) /*!< CLKPS = LCDCLK/1024 */ |
AnnaBridge | 172:65be27845400 | 158 | #define LCD_PRESCALER_2048 ((uint32_t)0x02C00000) /*!< CLKPS = LCDCLK/2048 */ |
AnnaBridge | 172:65be27845400 | 159 | #define LCD_PRESCALER_4096 ((uint32_t)0x03000000) /*!< CLKPS = LCDCLK/4096 */ |
AnnaBridge | 172:65be27845400 | 160 | #define LCD_PRESCALER_8192 ((uint32_t)0x03400000) /*!< CLKPS = LCDCLK/8192 */ |
AnnaBridge | 172:65be27845400 | 161 | #define LCD_PRESCALER_16384 ((uint32_t)0x03800000) /*!< CLKPS = LCDCLK/16384 */ |
AnnaBridge | 172:65be27845400 | 162 | #define LCD_PRESCALER_32768 ((uint32_t)0x03C00000) /*!< CLKPS = LCDCLK/32768 */ |
AnnaBridge | 172:65be27845400 | 163 | /** |
AnnaBridge | 172:65be27845400 | 164 | * @} |
AnnaBridge | 172:65be27845400 | 165 | */ |
AnnaBridge | 172:65be27845400 | 166 | |
AnnaBridge | 172:65be27845400 | 167 | /** @defgroup LCD_Divider LCD Divider |
AnnaBridge | 172:65be27845400 | 168 | * @{ |
AnnaBridge | 172:65be27845400 | 169 | */ |
AnnaBridge | 172:65be27845400 | 170 | #define LCD_DIVIDER_16 ((uint32_t)0x00000000) /*!< LCD frequency = CLKPS/16 */ |
AnnaBridge | 172:65be27845400 | 171 | #define LCD_DIVIDER_17 ((uint32_t)0x00040000) /*!< LCD frequency = CLKPS/17 */ |
AnnaBridge | 172:65be27845400 | 172 | #define LCD_DIVIDER_18 ((uint32_t)0x00080000) /*!< LCD frequency = CLKPS/18 */ |
AnnaBridge | 172:65be27845400 | 173 | #define LCD_DIVIDER_19 ((uint32_t)0x000C0000) /*!< LCD frequency = CLKPS/19 */ |
AnnaBridge | 172:65be27845400 | 174 | #define LCD_DIVIDER_20 ((uint32_t)0x00100000) /*!< LCD frequency = CLKPS/20 */ |
AnnaBridge | 172:65be27845400 | 175 | #define LCD_DIVIDER_21 ((uint32_t)0x00140000) /*!< LCD frequency = CLKPS/21 */ |
AnnaBridge | 172:65be27845400 | 176 | #define LCD_DIVIDER_22 ((uint32_t)0x00180000) /*!< LCD frequency = CLKPS/22 */ |
AnnaBridge | 172:65be27845400 | 177 | #define LCD_DIVIDER_23 ((uint32_t)0x001C0000) /*!< LCD frequency = CLKPS/23 */ |
AnnaBridge | 172:65be27845400 | 178 | #define LCD_DIVIDER_24 ((uint32_t)0x00200000) /*!< LCD frequency = CLKPS/24 */ |
AnnaBridge | 172:65be27845400 | 179 | #define LCD_DIVIDER_25 ((uint32_t)0x00240000) /*!< LCD frequency = CLKPS/25 */ |
AnnaBridge | 172:65be27845400 | 180 | #define LCD_DIVIDER_26 ((uint32_t)0x00280000) /*!< LCD frequency = CLKPS/26 */ |
AnnaBridge | 172:65be27845400 | 181 | #define LCD_DIVIDER_27 ((uint32_t)0x002C0000) /*!< LCD frequency = CLKPS/27 */ |
AnnaBridge | 172:65be27845400 | 182 | #define LCD_DIVIDER_28 ((uint32_t)0x00300000) /*!< LCD frequency = CLKPS/28 */ |
AnnaBridge | 172:65be27845400 | 183 | #define LCD_DIVIDER_29 ((uint32_t)0x00340000) /*!< LCD frequency = CLKPS/29 */ |
AnnaBridge | 172:65be27845400 | 184 | #define LCD_DIVIDER_30 ((uint32_t)0x00380000) /*!< LCD frequency = CLKPS/30 */ |
AnnaBridge | 172:65be27845400 | 185 | #define LCD_DIVIDER_31 ((uint32_t)0x003C0000) /*!< LCD frequency = CLKPS/31 */ |
AnnaBridge | 172:65be27845400 | 186 | /** |
AnnaBridge | 172:65be27845400 | 187 | * @} |
AnnaBridge | 172:65be27845400 | 188 | */ |
AnnaBridge | 172:65be27845400 | 189 | |
AnnaBridge | 172:65be27845400 | 190 | |
AnnaBridge | 172:65be27845400 | 191 | /** @defgroup LCD_Duty LCD Duty |
AnnaBridge | 172:65be27845400 | 192 | * @{ |
AnnaBridge | 172:65be27845400 | 193 | */ |
AnnaBridge | 172:65be27845400 | 194 | #define LCD_DUTY_STATIC ((uint32_t)0x00000000) /*!< Static duty */ |
AnnaBridge | 172:65be27845400 | 195 | #define LCD_DUTY_1_2 (LCD_CR_DUTY_0) /*!< 1/2 duty */ |
AnnaBridge | 172:65be27845400 | 196 | #define LCD_DUTY_1_3 (LCD_CR_DUTY_1) /*!< 1/3 duty */ |
AnnaBridge | 172:65be27845400 | 197 | #define LCD_DUTY_1_4 ((LCD_CR_DUTY_1 | LCD_CR_DUTY_0)) /*!< 1/4 duty */ |
AnnaBridge | 172:65be27845400 | 198 | #define LCD_DUTY_1_8 (LCD_CR_DUTY_2) /*!< 1/8 duty */ |
AnnaBridge | 172:65be27845400 | 199 | /** |
AnnaBridge | 172:65be27845400 | 200 | * @} |
AnnaBridge | 172:65be27845400 | 201 | */ |
AnnaBridge | 172:65be27845400 | 202 | |
AnnaBridge | 172:65be27845400 | 203 | |
AnnaBridge | 172:65be27845400 | 204 | /** @defgroup LCD_Bias LCD Bias |
AnnaBridge | 172:65be27845400 | 205 | * @{ |
AnnaBridge | 172:65be27845400 | 206 | */ |
AnnaBridge | 172:65be27845400 | 207 | #define LCD_BIAS_1_4 ((uint32_t)0x00000000) /*!< 1/4 Bias */ |
AnnaBridge | 172:65be27845400 | 208 | #define LCD_BIAS_1_2 LCD_CR_BIAS_0 /*!< 1/2 Bias */ |
AnnaBridge | 172:65be27845400 | 209 | #define LCD_BIAS_1_3 LCD_CR_BIAS_1 /*!< 1/3 Bias */ |
AnnaBridge | 172:65be27845400 | 210 | /** |
AnnaBridge | 172:65be27845400 | 211 | * @} |
AnnaBridge | 172:65be27845400 | 212 | */ |
AnnaBridge | 172:65be27845400 | 213 | |
AnnaBridge | 172:65be27845400 | 214 | /** @defgroup LCD_Voltage_Source LCD Voltage Source |
AnnaBridge | 172:65be27845400 | 215 | * @{ |
AnnaBridge | 172:65be27845400 | 216 | */ |
AnnaBridge | 172:65be27845400 | 217 | #define LCD_VOLTAGESOURCE_INTERNAL ((uint32_t)0x00000000) /*!< Internal voltage source for the LCD */ |
AnnaBridge | 172:65be27845400 | 218 | #define LCD_VOLTAGESOURCE_EXTERNAL LCD_CR_VSEL /*!< External voltage source for the LCD */ |
AnnaBridge | 172:65be27845400 | 219 | /** |
AnnaBridge | 172:65be27845400 | 220 | * @} |
AnnaBridge | 172:65be27845400 | 221 | */ |
AnnaBridge | 172:65be27845400 | 222 | |
AnnaBridge | 172:65be27845400 | 223 | /** @defgroup LCD_Interrupts LCD Interrupts |
AnnaBridge | 172:65be27845400 | 224 | * @{ |
AnnaBridge | 172:65be27845400 | 225 | */ |
AnnaBridge | 172:65be27845400 | 226 | #define LCD_IT_SOF LCD_FCR_SOFIE |
AnnaBridge | 172:65be27845400 | 227 | #define LCD_IT_UDD LCD_FCR_UDDIE |
AnnaBridge | 172:65be27845400 | 228 | /** |
AnnaBridge | 172:65be27845400 | 229 | * @} |
AnnaBridge | 172:65be27845400 | 230 | */ |
AnnaBridge | 172:65be27845400 | 231 | |
AnnaBridge | 172:65be27845400 | 232 | /** @defgroup LCD_PulseOnDuration LCD Pulse On Duration |
AnnaBridge | 172:65be27845400 | 233 | * @{ |
AnnaBridge | 172:65be27845400 | 234 | */ |
AnnaBridge | 172:65be27845400 | 235 | #define LCD_PULSEONDURATION_0 ((uint32_t)0x00000000) /*!< Pulse ON duration = 0 pulse */ |
AnnaBridge | 172:65be27845400 | 236 | #define LCD_PULSEONDURATION_1 (LCD_FCR_PON_0) /*!< Pulse ON duration = 1/CK_PS */ |
AnnaBridge | 172:65be27845400 | 237 | #define LCD_PULSEONDURATION_2 (LCD_FCR_PON_1) /*!< Pulse ON duration = 2/CK_PS */ |
AnnaBridge | 172:65be27845400 | 238 | #define LCD_PULSEONDURATION_3 (LCD_FCR_PON_1 | LCD_FCR_PON_0) /*!< Pulse ON duration = 3/CK_PS */ |
AnnaBridge | 172:65be27845400 | 239 | #define LCD_PULSEONDURATION_4 (LCD_FCR_PON_2) /*!< Pulse ON duration = 4/CK_PS */ |
AnnaBridge | 172:65be27845400 | 240 | #define LCD_PULSEONDURATION_5 (LCD_FCR_PON_2 | LCD_FCR_PON_0) /*!< Pulse ON duration = 5/CK_PS */ |
AnnaBridge | 172:65be27845400 | 241 | #define LCD_PULSEONDURATION_6 (LCD_FCR_PON_2 | LCD_FCR_PON_1) /*!< Pulse ON duration = 6/CK_PS */ |
AnnaBridge | 172:65be27845400 | 242 | #define LCD_PULSEONDURATION_7 (LCD_FCR_PON) /*!< Pulse ON duration = 7/CK_PS */ |
AnnaBridge | 172:65be27845400 | 243 | /** |
AnnaBridge | 172:65be27845400 | 244 | * @} |
AnnaBridge | 172:65be27845400 | 245 | */ |
AnnaBridge | 172:65be27845400 | 246 | |
AnnaBridge | 172:65be27845400 | 247 | |
AnnaBridge | 172:65be27845400 | 248 | /** @defgroup LCD_DeadTime LCD Dead Time |
AnnaBridge | 172:65be27845400 | 249 | * @{ |
AnnaBridge | 172:65be27845400 | 250 | */ |
AnnaBridge | 172:65be27845400 | 251 | #define LCD_DEADTIME_0 ((uint32_t)0x00000000) /*!< No dead Time */ |
AnnaBridge | 172:65be27845400 | 252 | #define LCD_DEADTIME_1 (LCD_FCR_DEAD_0) /*!< One Phase between different couple of Frame */ |
AnnaBridge | 172:65be27845400 | 253 | #define LCD_DEADTIME_2 (LCD_FCR_DEAD_1) /*!< Two Phase between different couple of Frame */ |
AnnaBridge | 172:65be27845400 | 254 | #define LCD_DEADTIME_3 (LCD_FCR_DEAD_1 | LCD_FCR_DEAD_0) /*!< Three Phase between different couple of Frame */ |
AnnaBridge | 172:65be27845400 | 255 | #define LCD_DEADTIME_4 (LCD_FCR_DEAD_2) /*!< Four Phase between different couple of Frame */ |
AnnaBridge | 172:65be27845400 | 256 | #define LCD_DEADTIME_5 (LCD_FCR_DEAD_2 | LCD_FCR_DEAD_0) /*!< Five Phase between different couple of Frame */ |
AnnaBridge | 172:65be27845400 | 257 | #define LCD_DEADTIME_6 (LCD_FCR_DEAD_2 | LCD_FCR_DEAD_1) /*!< Six Phase between different couple of Frame */ |
AnnaBridge | 172:65be27845400 | 258 | #define LCD_DEADTIME_7 (LCD_FCR_DEAD) /*!< Seven Phase between different couple of Frame */ |
AnnaBridge | 172:65be27845400 | 259 | /** |
AnnaBridge | 172:65be27845400 | 260 | * @} |
AnnaBridge | 172:65be27845400 | 261 | */ |
AnnaBridge | 172:65be27845400 | 262 | |
AnnaBridge | 172:65be27845400 | 263 | /** @defgroup LCD_BlinkMode LCD Blink Mode |
AnnaBridge | 172:65be27845400 | 264 | * @{ |
AnnaBridge | 172:65be27845400 | 265 | */ |
AnnaBridge | 172:65be27845400 | 266 | #define LCD_BLINKMODE_OFF ((uint32_t)0x00000000) /*!< Blink disabled */ |
AnnaBridge | 172:65be27845400 | 267 | #define LCD_BLINKMODE_SEG0_COM0 (LCD_FCR_BLINK_0) /*!< Blink enabled on SEG[0], COM[0] (1 pixel) */ |
AnnaBridge | 172:65be27845400 | 268 | #define LCD_BLINKMODE_SEG0_ALLCOM (LCD_FCR_BLINK_1) /*!< Blink enabled on SEG[0], all COM (up to |
AnnaBridge | 172:65be27845400 | 269 | 8 pixels according to the programmed duty) */ |
AnnaBridge | 172:65be27845400 | 270 | #define LCD_BLINKMODE_ALLSEG_ALLCOM (LCD_FCR_BLINK) /*!< Blink enabled on all SEG and all COM (all pixels) */ |
AnnaBridge | 172:65be27845400 | 271 | /** |
AnnaBridge | 172:65be27845400 | 272 | * @} |
AnnaBridge | 172:65be27845400 | 273 | */ |
AnnaBridge | 172:65be27845400 | 274 | |
AnnaBridge | 172:65be27845400 | 275 | /** @defgroup LCD_BlinkFrequency LCD Blink Frequency |
AnnaBridge | 172:65be27845400 | 276 | * @{ |
AnnaBridge | 172:65be27845400 | 277 | */ |
AnnaBridge | 172:65be27845400 | 278 | #define LCD_BLINKFREQUENCY_DIV8 ((uint32_t)0x00000000) /*!< The Blink frequency = fLCD/8 */ |
AnnaBridge | 172:65be27845400 | 279 | #define LCD_BLINKFREQUENCY_DIV16 (LCD_FCR_BLINKF_0) /*!< The Blink frequency = fLCD/16 */ |
AnnaBridge | 172:65be27845400 | 280 | #define LCD_BLINKFREQUENCY_DIV32 (LCD_FCR_BLINKF_1) /*!< The Blink frequency = fLCD/32 */ |
AnnaBridge | 172:65be27845400 | 281 | #define LCD_BLINKFREQUENCY_DIV64 (LCD_FCR_BLINKF_1 | LCD_FCR_BLINKF_0) /*!< The Blink frequency = fLCD/64 */ |
AnnaBridge | 172:65be27845400 | 282 | #define LCD_BLINKFREQUENCY_DIV128 (LCD_FCR_BLINKF_2) /*!< The Blink frequency = fLCD/128 */ |
AnnaBridge | 172:65be27845400 | 283 | #define LCD_BLINKFREQUENCY_DIV256 (LCD_FCR_BLINKF_2 |LCD_FCR_BLINKF_0) /*!< The Blink frequency = fLCD/256 */ |
AnnaBridge | 172:65be27845400 | 284 | #define LCD_BLINKFREQUENCY_DIV512 (LCD_FCR_BLINKF_2 |LCD_FCR_BLINKF_1) /*!< The Blink frequency = fLCD/512 */ |
AnnaBridge | 172:65be27845400 | 285 | #define LCD_BLINKFREQUENCY_DIV1024 (LCD_FCR_BLINKF) /*!< The Blink frequency = fLCD/1024 */ |
AnnaBridge | 172:65be27845400 | 286 | /** |
AnnaBridge | 172:65be27845400 | 287 | * @} |
AnnaBridge | 172:65be27845400 | 288 | */ |
AnnaBridge | 172:65be27845400 | 289 | |
AnnaBridge | 172:65be27845400 | 290 | /** @defgroup LCD_Contrast LCD Contrast |
AnnaBridge | 172:65be27845400 | 291 | * @{ |
AnnaBridge | 172:65be27845400 | 292 | */ |
AnnaBridge | 172:65be27845400 | 293 | #define LCD_CONTRASTLEVEL_0 ((uint32_t)0x00000000) /*!< Maximum Voltage = 2.60V */ |
AnnaBridge | 172:65be27845400 | 294 | #define LCD_CONTRASTLEVEL_1 (LCD_FCR_CC_0) /*!< Maximum Voltage = 2.73V */ |
AnnaBridge | 172:65be27845400 | 295 | #define LCD_CONTRASTLEVEL_2 (LCD_FCR_CC_1) /*!< Maximum Voltage = 2.86V */ |
AnnaBridge | 172:65be27845400 | 296 | #define LCD_CONTRASTLEVEL_3 (LCD_FCR_CC_1 | LCD_FCR_CC_0) /*!< Maximum Voltage = 2.99V */ |
AnnaBridge | 172:65be27845400 | 297 | #define LCD_CONTRASTLEVEL_4 (LCD_FCR_CC_2) /*!< Maximum Voltage = 3.12V */ |
AnnaBridge | 172:65be27845400 | 298 | #define LCD_CONTRASTLEVEL_5 (LCD_FCR_CC_2 | LCD_FCR_CC_0) /*!< Maximum Voltage = 3.26V */ |
AnnaBridge | 172:65be27845400 | 299 | #define LCD_CONTRASTLEVEL_6 (LCD_FCR_CC_2 | LCD_FCR_CC_1) /*!< Maximum Voltage = 3.40V */ |
AnnaBridge | 172:65be27845400 | 300 | #define LCD_CONTRASTLEVEL_7 (LCD_FCR_CC) /*!< Maximum Voltage = 3.55V */ |
AnnaBridge | 172:65be27845400 | 301 | /** |
AnnaBridge | 172:65be27845400 | 302 | * @} |
AnnaBridge | 172:65be27845400 | 303 | */ |
AnnaBridge | 172:65be27845400 | 304 | |
AnnaBridge | 172:65be27845400 | 305 | /** @defgroup LCD_RAMRegister LCD RAMRegister |
AnnaBridge | 172:65be27845400 | 306 | * @{ |
AnnaBridge | 172:65be27845400 | 307 | */ |
AnnaBridge | 172:65be27845400 | 308 | #define LCD_RAM_REGISTER0 ((uint32_t)0x00000000) /*!< LCD RAM Register 0 */ |
AnnaBridge | 172:65be27845400 | 309 | #define LCD_RAM_REGISTER1 ((uint32_t)0x00000001) /*!< LCD RAM Register 1 */ |
AnnaBridge | 172:65be27845400 | 310 | #define LCD_RAM_REGISTER2 ((uint32_t)0x00000002) /*!< LCD RAM Register 2 */ |
AnnaBridge | 172:65be27845400 | 311 | #define LCD_RAM_REGISTER3 ((uint32_t)0x00000003) /*!< LCD RAM Register 3 */ |
AnnaBridge | 172:65be27845400 | 312 | #define LCD_RAM_REGISTER4 ((uint32_t)0x00000004) /*!< LCD RAM Register 4 */ |
AnnaBridge | 172:65be27845400 | 313 | #define LCD_RAM_REGISTER5 ((uint32_t)0x00000005) /*!< LCD RAM Register 5 */ |
AnnaBridge | 172:65be27845400 | 314 | #define LCD_RAM_REGISTER6 ((uint32_t)0x00000006) /*!< LCD RAM Register 6 */ |
AnnaBridge | 172:65be27845400 | 315 | #define LCD_RAM_REGISTER7 ((uint32_t)0x00000007) /*!< LCD RAM Register 7 */ |
AnnaBridge | 172:65be27845400 | 316 | #define LCD_RAM_REGISTER8 ((uint32_t)0x00000008) /*!< LCD RAM Register 8 */ |
AnnaBridge | 172:65be27845400 | 317 | #define LCD_RAM_REGISTER9 ((uint32_t)0x00000009) /*!< LCD RAM Register 9 */ |
AnnaBridge | 172:65be27845400 | 318 | #define LCD_RAM_REGISTER10 ((uint32_t)0x0000000A) /*!< LCD RAM Register 10 */ |
AnnaBridge | 172:65be27845400 | 319 | #define LCD_RAM_REGISTER11 ((uint32_t)0x0000000B) /*!< LCD RAM Register 11 */ |
AnnaBridge | 172:65be27845400 | 320 | #define LCD_RAM_REGISTER12 ((uint32_t)0x0000000C) /*!< LCD RAM Register 12 */ |
AnnaBridge | 172:65be27845400 | 321 | #define LCD_RAM_REGISTER13 ((uint32_t)0x0000000D) /*!< LCD RAM Register 13 */ |
AnnaBridge | 172:65be27845400 | 322 | #define LCD_RAM_REGISTER14 ((uint32_t)0x0000000E) /*!< LCD RAM Register 14 */ |
AnnaBridge | 172:65be27845400 | 323 | #define LCD_RAM_REGISTER15 ((uint32_t)0x0000000F) /*!< LCD RAM Register 15 */ |
AnnaBridge | 172:65be27845400 | 324 | /** |
AnnaBridge | 172:65be27845400 | 325 | * @} |
AnnaBridge | 172:65be27845400 | 326 | */ |
AnnaBridge | 172:65be27845400 | 327 | |
AnnaBridge | 172:65be27845400 | 328 | /** @defgroup LCD_HighDrive LCD High Drive |
AnnaBridge | 172:65be27845400 | 329 | * @{ |
AnnaBridge | 172:65be27845400 | 330 | */ |
AnnaBridge | 172:65be27845400 | 331 | |
AnnaBridge | 172:65be27845400 | 332 | #define LCD_HIGHDRIVE_DISABLE ((uint32_t)0x00000000) /*!< High drive disabled */ |
AnnaBridge | 172:65be27845400 | 333 | #define LCD_HIGHDRIVE_ENABLE (LCD_FCR_HD) /*!< High drive enabled */ |
AnnaBridge | 172:65be27845400 | 334 | /** |
AnnaBridge | 172:65be27845400 | 335 | * @} |
AnnaBridge | 172:65be27845400 | 336 | */ |
AnnaBridge | 172:65be27845400 | 337 | |
AnnaBridge | 172:65be27845400 | 338 | /** @defgroup LCD_MuxSegment LCD Mux Segment |
AnnaBridge | 172:65be27845400 | 339 | * @{ |
AnnaBridge | 172:65be27845400 | 340 | */ |
AnnaBridge | 172:65be27845400 | 341 | |
AnnaBridge | 172:65be27845400 | 342 | #define LCD_MUXSEGMENT_DISABLE ((uint32_t)0x00000000) /*!< SEG pin multiplexing disabled */ |
AnnaBridge | 172:65be27845400 | 343 | #define LCD_MUXSEGMENT_ENABLE (LCD_CR_MUX_SEG) /*!< SEG[31:28] are multiplexed with SEG[43:40] */ |
AnnaBridge | 172:65be27845400 | 344 | /** |
AnnaBridge | 172:65be27845400 | 345 | * @} |
AnnaBridge | 172:65be27845400 | 346 | */ |
AnnaBridge | 172:65be27845400 | 347 | |
AnnaBridge | 172:65be27845400 | 348 | /** @defgroup LCD_Flag_Definition LCD Flags Definition |
AnnaBridge | 172:65be27845400 | 349 | * @{ |
AnnaBridge | 172:65be27845400 | 350 | */ |
AnnaBridge | 172:65be27845400 | 351 | #define LCD_FLAG_ENS LCD_SR_ENS /*!< LCD enabled status */ |
AnnaBridge | 172:65be27845400 | 352 | #define LCD_FLAG_SOF LCD_SR_SOF /*!< Start of frame flag */ |
AnnaBridge | 172:65be27845400 | 353 | #define LCD_FLAG_UDR LCD_SR_UDR /*!< Update display request */ |
AnnaBridge | 172:65be27845400 | 354 | #define LCD_FLAG_UDD LCD_SR_UDD /*!< Update display done */ |
AnnaBridge | 172:65be27845400 | 355 | #define LCD_FLAG_RDY LCD_SR_RDY /*!< Ready flag */ |
AnnaBridge | 172:65be27845400 | 356 | #define LCD_FLAG_FCRSF LCD_SR_FCRSR /*!< LCD Frame Control Register Synchronization flag */ |
AnnaBridge | 172:65be27845400 | 357 | /** |
AnnaBridge | 172:65be27845400 | 358 | * @} |
AnnaBridge | 172:65be27845400 | 359 | */ |
AnnaBridge | 172:65be27845400 | 360 | |
AnnaBridge | 172:65be27845400 | 361 | /** |
AnnaBridge | 172:65be27845400 | 362 | * @} |
AnnaBridge | 172:65be27845400 | 363 | */ |
AnnaBridge | 172:65be27845400 | 364 | |
AnnaBridge | 172:65be27845400 | 365 | /* Exported macros -----------------------------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 366 | /** @defgroup LCD_Exported_Macros LCD Exported Macros |
AnnaBridge | 172:65be27845400 | 367 | * @{ |
AnnaBridge | 172:65be27845400 | 368 | */ |
AnnaBridge | 172:65be27845400 | 369 | |
AnnaBridge | 172:65be27845400 | 370 | /** @brief Reset LCD handle state. |
AnnaBridge | 172:65be27845400 | 371 | * @param __HANDLE__: specifies the LCD Handle. |
AnnaBridge | 172:65be27845400 | 372 | * @retval None |
AnnaBridge | 172:65be27845400 | 373 | */ |
AnnaBridge | 172:65be27845400 | 374 | #define __HAL_LCD_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_LCD_STATE_RESET) |
AnnaBridge | 172:65be27845400 | 375 | |
AnnaBridge | 172:65be27845400 | 376 | /** @brief Enable the LCD peripheral. |
AnnaBridge | 172:65be27845400 | 377 | * @param __HANDLE__: specifies the LCD Handle. |
AnnaBridge | 172:65be27845400 | 378 | * @retval None |
AnnaBridge | 172:65be27845400 | 379 | */ |
AnnaBridge | 172:65be27845400 | 380 | #define __HAL_LCD_ENABLE(__HANDLE__) SET_BIT((__HANDLE__)->Instance->CR, LCD_CR_LCDEN) |
AnnaBridge | 172:65be27845400 | 381 | |
AnnaBridge | 172:65be27845400 | 382 | /** @brief Disable the LCD peripheral. |
AnnaBridge | 172:65be27845400 | 383 | * @param __HANDLE__: specifies the LCD Handle. |
AnnaBridge | 172:65be27845400 | 384 | * @retval None |
AnnaBridge | 172:65be27845400 | 385 | */ |
AnnaBridge | 172:65be27845400 | 386 | #define __HAL_LCD_DISABLE(__HANDLE__) CLEAR_BIT((__HANDLE__)->Instance->CR, LCD_CR_LCDEN) |
AnnaBridge | 172:65be27845400 | 387 | |
AnnaBridge | 172:65be27845400 | 388 | /** @brief Enable the low resistance divider. |
AnnaBridge | 172:65be27845400 | 389 | * @param __HANDLE__: specifies the LCD Handle. |
AnnaBridge | 172:65be27845400 | 390 | * @note Displays with high internal resistance may need a longer drive time to |
AnnaBridge | 172:65be27845400 | 391 | * achieve satisfactory contrast. This function is useful in this case if |
AnnaBridge | 172:65be27845400 | 392 | * some additional power consumption can be tolerated. |
AnnaBridge | 172:65be27845400 | 393 | * @note When this mode is enabled, the PulseOn Duration (PON) have to be |
AnnaBridge | 172:65be27845400 | 394 | * programmed to 1/CK_PS (LCD_PULSEONDURATION_1). |
AnnaBridge | 172:65be27845400 | 395 | * @retval None |
AnnaBridge | 172:65be27845400 | 396 | */ |
AnnaBridge | 172:65be27845400 | 397 | #define __HAL_LCD_HIGHDRIVER_ENABLE(__HANDLE__) \ |
AnnaBridge | 172:65be27845400 | 398 | do { \ |
AnnaBridge | 172:65be27845400 | 399 | SET_BIT((__HANDLE__)->Instance->FCR, LCD_FCR_HD); \ |
AnnaBridge | 172:65be27845400 | 400 | LCD_WaitForSynchro(__HANDLE__); \ |
AnnaBridge | 172:65be27845400 | 401 | } while(0) |
AnnaBridge | 172:65be27845400 | 402 | |
AnnaBridge | 172:65be27845400 | 403 | /** @brief Disable the low resistance divider. |
AnnaBridge | 172:65be27845400 | 404 | * @param __HANDLE__: specifies the LCD Handle. |
AnnaBridge | 172:65be27845400 | 405 | * @retval None |
AnnaBridge | 172:65be27845400 | 406 | */ |
AnnaBridge | 172:65be27845400 | 407 | #define __HAL_LCD_HIGHDRIVER_DISABLE(__HANDLE__) \ |
AnnaBridge | 172:65be27845400 | 408 | do { \ |
AnnaBridge | 172:65be27845400 | 409 | CLEAR_BIT((__HANDLE__)->Instance->FCR, LCD_FCR_HD); \ |
AnnaBridge | 172:65be27845400 | 410 | LCD_WaitForSynchro(__HANDLE__); \ |
AnnaBridge | 172:65be27845400 | 411 | } while(0) |
AnnaBridge | 172:65be27845400 | 412 | |
AnnaBridge | 172:65be27845400 | 413 | /** @brief Enable the voltage output buffer for higher driving capability. |
AnnaBridge | 172:65be27845400 | 414 | * @param __HANDLE__: specifies the LCD Handle. |
AnnaBridge | 172:65be27845400 | 415 | * @retval None |
AnnaBridge | 172:65be27845400 | 416 | */ |
AnnaBridge | 172:65be27845400 | 417 | #define __HAL_LCD_VOLTAGE_BUFFER_ENABLE(__HANDLE__) SET_BIT((__HANDLE__)->Instance->CR, LCD_CR_BUFEN) |
AnnaBridge | 172:65be27845400 | 418 | |
AnnaBridge | 172:65be27845400 | 419 | /** @brief Disable the voltage output buffer for higher driving capability. |
AnnaBridge | 172:65be27845400 | 420 | * @param __HANDLE__: specifies the LCD Handle. |
AnnaBridge | 172:65be27845400 | 421 | * @retval None |
AnnaBridge | 172:65be27845400 | 422 | */ |
AnnaBridge | 172:65be27845400 | 423 | #define __HAL_LCD_VOLTAGE_BUFFER_DISABLE(__HANDLE__) CLEAR_BIT((__HANDLE__)->Instance->CR, LCD_CR_BUFEN) |
AnnaBridge | 172:65be27845400 | 424 | |
AnnaBridge | 172:65be27845400 | 425 | /** |
AnnaBridge | 172:65be27845400 | 426 | * @brief Configure the LCD pulse on duration. |
AnnaBridge | 172:65be27845400 | 427 | * @param __HANDLE__: specifies the LCD Handle. |
AnnaBridge | 172:65be27845400 | 428 | * @param __DURATION__: specifies the LCD pulse on duration in terms of |
AnnaBridge | 172:65be27845400 | 429 | * CK_PS (prescaled LCD clock period) pulses. |
AnnaBridge | 172:65be27845400 | 430 | * This parameter can be one of the following values: |
AnnaBridge | 172:65be27845400 | 431 | * @arg LCD_PULSEONDURATION_0: 0 pulse |
AnnaBridge | 172:65be27845400 | 432 | * @arg LCD_PULSEONDURATION_1: Pulse ON duration = 1/CK_PS |
AnnaBridge | 172:65be27845400 | 433 | * @arg LCD_PULSEONDURATION_2: Pulse ON duration = 2/CK_PS |
AnnaBridge | 172:65be27845400 | 434 | * @arg LCD_PULSEONDURATION_3: Pulse ON duration = 3/CK_PS |
AnnaBridge | 172:65be27845400 | 435 | * @arg LCD_PULSEONDURATION_4: Pulse ON duration = 4/CK_PS |
AnnaBridge | 172:65be27845400 | 436 | * @arg LCD_PULSEONDURATION_5: Pulse ON duration = 5/CK_PS |
AnnaBridge | 172:65be27845400 | 437 | * @arg LCD_PULSEONDURATION_6: Pulse ON duration = 6/CK_PS |
AnnaBridge | 172:65be27845400 | 438 | * @arg LCD_PULSEONDURATION_7: Pulse ON duration = 7/CK_PS |
AnnaBridge | 172:65be27845400 | 439 | * @retval None |
AnnaBridge | 172:65be27845400 | 440 | */ |
AnnaBridge | 172:65be27845400 | 441 | #define __HAL_LCD_PULSEONDURATION_CONFIG(__HANDLE__, __DURATION__) \ |
AnnaBridge | 172:65be27845400 | 442 | do { \ |
AnnaBridge | 172:65be27845400 | 443 | MODIFY_REG((__HANDLE__)->Instance->FCR, LCD_FCR_PON, (__DURATION__)); \ |
AnnaBridge | 172:65be27845400 | 444 | LCD_WaitForSynchro(__HANDLE__); \ |
AnnaBridge | 172:65be27845400 | 445 | } while(0) |
AnnaBridge | 172:65be27845400 | 446 | |
AnnaBridge | 172:65be27845400 | 447 | /** |
AnnaBridge | 172:65be27845400 | 448 | * @brief Configure the LCD dead time. |
AnnaBridge | 172:65be27845400 | 449 | * @param __HANDLE__: specifies the LCD Handle. |
AnnaBridge | 172:65be27845400 | 450 | * @param __DEADTIME__: specifies the LCD dead time. |
AnnaBridge | 172:65be27845400 | 451 | * This parameter can be one of the following values: |
AnnaBridge | 172:65be27845400 | 452 | * @arg LCD_DEADTIME_0: No dead Time |
AnnaBridge | 172:65be27845400 | 453 | * @arg LCD_DEADTIME_1: One Phase between different couple of Frame |
AnnaBridge | 172:65be27845400 | 454 | * @arg LCD_DEADTIME_2: Two Phase between different couple of Frame |
AnnaBridge | 172:65be27845400 | 455 | * @arg LCD_DEADTIME_3: Three Phase between different couple of Frame |
AnnaBridge | 172:65be27845400 | 456 | * @arg LCD_DEADTIME_4: Four Phase between different couple of Frame |
AnnaBridge | 172:65be27845400 | 457 | * @arg LCD_DEADTIME_5: Five Phase between different couple of Frame |
AnnaBridge | 172:65be27845400 | 458 | * @arg LCD_DEADTIME_6: Six Phase between different couple of Frame |
AnnaBridge | 172:65be27845400 | 459 | * @arg LCD_DEADTIME_7: Seven Phase between different couple of Frame |
AnnaBridge | 172:65be27845400 | 460 | * @retval None |
AnnaBridge | 172:65be27845400 | 461 | */ |
AnnaBridge | 172:65be27845400 | 462 | #define __HAL_LCD_DEADTIME_CONFIG(__HANDLE__, __DEADTIME__) \ |
AnnaBridge | 172:65be27845400 | 463 | do { \ |
AnnaBridge | 172:65be27845400 | 464 | MODIFY_REG((__HANDLE__)->Instance->FCR, LCD_FCR_DEAD, (__DEADTIME__)); \ |
AnnaBridge | 172:65be27845400 | 465 | LCD_WaitForSynchro(__HANDLE__); \ |
AnnaBridge | 172:65be27845400 | 466 | } while(0) |
AnnaBridge | 172:65be27845400 | 467 | |
AnnaBridge | 172:65be27845400 | 468 | /** |
AnnaBridge | 172:65be27845400 | 469 | * @brief Configure the LCD contrast. |
AnnaBridge | 172:65be27845400 | 470 | * @param __HANDLE__: specifies the LCD Handle. |
AnnaBridge | 172:65be27845400 | 471 | * @param __CONTRAST__: specifies the LCD Contrast. |
AnnaBridge | 172:65be27845400 | 472 | * This parameter can be one of the following values: |
AnnaBridge | 172:65be27845400 | 473 | * @arg LCD_CONTRASTLEVEL_0: Maximum Voltage = 2.60V |
AnnaBridge | 172:65be27845400 | 474 | * @arg LCD_CONTRASTLEVEL_1: Maximum Voltage = 2.73V |
AnnaBridge | 172:65be27845400 | 475 | * @arg LCD_CONTRASTLEVEL_2: Maximum Voltage = 2.86V |
AnnaBridge | 172:65be27845400 | 476 | * @arg LCD_CONTRASTLEVEL_3: Maximum Voltage = 2.99V |
AnnaBridge | 172:65be27845400 | 477 | * @arg LCD_CONTRASTLEVEL_4: Maximum Voltage = 3.12V |
AnnaBridge | 172:65be27845400 | 478 | * @arg LCD_CONTRASTLEVEL_5: Maximum Voltage = 3.25V |
AnnaBridge | 172:65be27845400 | 479 | * @arg LCD_CONTRASTLEVEL_6: Maximum Voltage = 3.38V |
AnnaBridge | 172:65be27845400 | 480 | * @arg LCD_CONTRASTLEVEL_7: Maximum Voltage = 3.51V |
AnnaBridge | 172:65be27845400 | 481 | * @retval None |
AnnaBridge | 172:65be27845400 | 482 | */ |
AnnaBridge | 172:65be27845400 | 483 | #define __HAL_LCD_CONTRAST_CONFIG(__HANDLE__, __CONTRAST__) \ |
AnnaBridge | 172:65be27845400 | 484 | do { \ |
AnnaBridge | 172:65be27845400 | 485 | MODIFY_REG((__HANDLE__)->Instance->FCR, LCD_FCR_CC, (__CONTRAST__)); \ |
AnnaBridge | 172:65be27845400 | 486 | LCD_WaitForSynchro(__HANDLE__); \ |
AnnaBridge | 172:65be27845400 | 487 | } while(0) |
AnnaBridge | 172:65be27845400 | 488 | |
AnnaBridge | 172:65be27845400 | 489 | /** |
AnnaBridge | 172:65be27845400 | 490 | * @brief Configure the LCD Blink mode and Blink frequency. |
AnnaBridge | 172:65be27845400 | 491 | * @param __HANDLE__: specifies the LCD Handle. |
AnnaBridge | 172:65be27845400 | 492 | * @param __BLINKMODE__: specifies the LCD blink mode. |
AnnaBridge | 172:65be27845400 | 493 | * This parameter can be one of the following values: |
AnnaBridge | 172:65be27845400 | 494 | * @arg LCD_BLINKMODE_OFF: Blink disabled |
AnnaBridge | 172:65be27845400 | 495 | * @arg LCD_BLINKMODE_SEG0_COM0: Blink enabled on SEG[0], COM[0] (1 pixel) |
AnnaBridge | 172:65be27845400 | 496 | * @arg LCD_BLINKMODE_SEG0_ALLCOM: Blink enabled on SEG[0], all COM (up to 8 |
AnnaBridge | 172:65be27845400 | 497 | * pixels according to the programmed duty) |
AnnaBridge | 172:65be27845400 | 498 | * @arg LCD_BLINKMODE_ALLSEG_ALLCOM: Blink enabled on all SEG and all COM |
AnnaBridge | 172:65be27845400 | 499 | * (all pixels) |
AnnaBridge | 172:65be27845400 | 500 | * @param __BLINKFREQUENCY__: specifies the LCD blink frequency. |
AnnaBridge | 172:65be27845400 | 501 | * @arg LCD_BLINKFREQUENCY_DIV8: The Blink frequency = fLcd/8 |
AnnaBridge | 172:65be27845400 | 502 | * @arg LCD_BLINKFREQUENCY_DIV16: The Blink frequency = fLcd/16 |
AnnaBridge | 172:65be27845400 | 503 | * @arg LCD_BLINKFREQUENCY_DIV32: The Blink frequency = fLcd/32 |
AnnaBridge | 172:65be27845400 | 504 | * @arg LCD_BLINKFREQUENCY_DIV64: The Blink frequency = fLcd/64 |
AnnaBridge | 172:65be27845400 | 505 | * @arg LCD_BLINKFREQUENCY_DIV128: The Blink frequency = fLcd/128 |
AnnaBridge | 172:65be27845400 | 506 | * @arg LCD_BLINKFREQUENCY_DIV256: The Blink frequency = fLcd/256 |
AnnaBridge | 172:65be27845400 | 507 | * @arg LCD_BLINKFREQUENCY_DIV512: The Blink frequency = fLcd/512 |
AnnaBridge | 172:65be27845400 | 508 | * @arg LCD_BLINKFREQUENCY_DIV1024: The Blink frequency = fLcd/1024 |
AnnaBridge | 172:65be27845400 | 509 | * @retval None |
AnnaBridge | 172:65be27845400 | 510 | */ |
AnnaBridge | 172:65be27845400 | 511 | #define __HAL_LCD_BLINK_CONFIG(__HANDLE__, __BLINKMODE__, __BLINKFREQUENCY__) \ |
AnnaBridge | 172:65be27845400 | 512 | do { \ |
AnnaBridge | 172:65be27845400 | 513 | MODIFY_REG((__HANDLE__)->Instance->FCR, (LCD_FCR_BLINKF | LCD_FCR_BLINK), ((__BLINKMODE__) | (__BLINKFREQUENCY__))); \ |
AnnaBridge | 172:65be27845400 | 514 | LCD_WaitForSynchro(__HANDLE__); \ |
AnnaBridge | 172:65be27845400 | 515 | } while(0) |
AnnaBridge | 172:65be27845400 | 516 | |
AnnaBridge | 172:65be27845400 | 517 | /** @brief Enable the specified LCD interrupt. |
AnnaBridge | 172:65be27845400 | 518 | * @param __HANDLE__: specifies the LCD Handle. |
AnnaBridge | 172:65be27845400 | 519 | * @param __INTERRUPT__: specifies the LCD interrupt source to be enabled. |
AnnaBridge | 172:65be27845400 | 520 | * This parameter can be one of the following values: |
AnnaBridge | 172:65be27845400 | 521 | * @arg LCD_IT_SOF: Start of Frame Interrupt |
AnnaBridge | 172:65be27845400 | 522 | * @arg LCD_IT_UDD: Update Display Done Interrupt |
AnnaBridge | 172:65be27845400 | 523 | * @retval None |
AnnaBridge | 172:65be27845400 | 524 | */ |
AnnaBridge | 172:65be27845400 | 525 | #define __HAL_LCD_ENABLE_IT(__HANDLE__, __INTERRUPT__) \ |
AnnaBridge | 172:65be27845400 | 526 | do { \ |
AnnaBridge | 172:65be27845400 | 527 | SET_BIT((__HANDLE__)->Instance->FCR, (__INTERRUPT__)); \ |
AnnaBridge | 172:65be27845400 | 528 | LCD_WaitForSynchro(__HANDLE__); \ |
AnnaBridge | 172:65be27845400 | 529 | } while(0) |
AnnaBridge | 172:65be27845400 | 530 | |
AnnaBridge | 172:65be27845400 | 531 | /** @brief Disable the specified LCD interrupt. |
AnnaBridge | 172:65be27845400 | 532 | * @param __HANDLE__: specifies the LCD Handle. |
AnnaBridge | 172:65be27845400 | 533 | * @param __INTERRUPT__: specifies the LCD interrupt source to be disabled. |
AnnaBridge | 172:65be27845400 | 534 | * This parameter can be one of the following values: |
AnnaBridge | 172:65be27845400 | 535 | * @arg LCD_IT_SOF: Start of Frame Interrupt |
AnnaBridge | 172:65be27845400 | 536 | * @arg LCD_IT_UDD: Update Display Done Interrupt |
AnnaBridge | 172:65be27845400 | 537 | * @retval None |
AnnaBridge | 172:65be27845400 | 538 | */ |
AnnaBridge | 172:65be27845400 | 539 | #define __HAL_LCD_DISABLE_IT(__HANDLE__, __INTERRUPT__) \ |
AnnaBridge | 172:65be27845400 | 540 | do { \ |
AnnaBridge | 172:65be27845400 | 541 | CLEAR_BIT((__HANDLE__)->Instance->FCR, (__INTERRUPT__)); \ |
AnnaBridge | 172:65be27845400 | 542 | LCD_WaitForSynchro(__HANDLE__); \ |
AnnaBridge | 172:65be27845400 | 543 | } while(0) |
AnnaBridge | 172:65be27845400 | 544 | |
AnnaBridge | 172:65be27845400 | 545 | /** @brief Check whether the specified LCD interrupt source is enabled or not. |
AnnaBridge | 172:65be27845400 | 546 | * @param __HANDLE__: specifies the LCD Handle. |
AnnaBridge | 172:65be27845400 | 547 | * @param __IT__: specifies the LCD interrupt source to check. |
AnnaBridge | 172:65be27845400 | 548 | * This parameter can be one of the following values: |
AnnaBridge | 172:65be27845400 | 549 | * @arg LCD_IT_SOF: Start of Frame Interrupt |
AnnaBridge | 172:65be27845400 | 550 | * @arg LCD_IT_UDD: Update Display Done Interrupt. |
AnnaBridge | 172:65be27845400 | 551 | * @note If the device is in STOP mode (PCLK not provided) UDD will not |
AnnaBridge | 172:65be27845400 | 552 | * generate an interrupt even if UDDIE = 1. |
AnnaBridge | 172:65be27845400 | 553 | * If the display is not enabled the UDD interrupt will never occur. |
AnnaBridge | 172:65be27845400 | 554 | * @retval The state of __IT__ (TRUE or FALSE). |
AnnaBridge | 172:65be27845400 | 555 | */ |
AnnaBridge | 172:65be27845400 | 556 | #define __HAL_LCD_GET_IT_SOURCE(__HANDLE__, __IT__) (((__HANDLE__)->Instance->FCR) & (__IT__)) |
AnnaBridge | 172:65be27845400 | 557 | |
AnnaBridge | 172:65be27845400 | 558 | /** @brief Check whether the specified LCD flag is set or not. |
AnnaBridge | 172:65be27845400 | 559 | * @param __HANDLE__: specifies the LCD Handle. |
AnnaBridge | 172:65be27845400 | 560 | * @param __FLAG__: specifies the flag to check. |
AnnaBridge | 172:65be27845400 | 561 | * This parameter can be one of the following values: |
AnnaBridge | 172:65be27845400 | 562 | * @arg LCD_FLAG_ENS: LCD Enabled flag. It indicates the LCD controller status. |
AnnaBridge | 172:65be27845400 | 563 | * @note The ENS bit is set immediately when the LCDEN bit in the LCD_CR |
AnnaBridge | 172:65be27845400 | 564 | * goes from 0 to 1. On deactivation it reflects the real status of |
AnnaBridge | 172:65be27845400 | 565 | * LCD so it becomes 0 at the end of the last displayed frame. |
AnnaBridge | 172:65be27845400 | 566 | * @arg LCD_FLAG_SOF: Start of Frame flag. This flag is set by hardware at |
AnnaBridge | 172:65be27845400 | 567 | * the beginning of a new frame, at the same time as the display data is |
AnnaBridge | 172:65be27845400 | 568 | * updated. |
AnnaBridge | 172:65be27845400 | 569 | * @arg LCD_FLAG_UDR: Update Display Request flag. |
AnnaBridge | 172:65be27845400 | 570 | * @arg LCD_FLAG_UDD: Update Display Done flag. |
AnnaBridge | 172:65be27845400 | 571 | * @arg LCD_FLAG_RDY: Step_up converter Ready flag. It indicates the status |
AnnaBridge | 172:65be27845400 | 572 | * of the step-up converter. |
AnnaBridge | 172:65be27845400 | 573 | * @arg LCD_FLAG_FCRSF: LCD Frame Control Register Synchronization Flag. |
AnnaBridge | 172:65be27845400 | 574 | * This flag is set by hardware each time the LCD_FCR register is updated |
AnnaBridge | 172:65be27845400 | 575 | * in the LCDCLK domain. |
AnnaBridge | 172:65be27845400 | 576 | * @retval The new state of __FLAG__ (TRUE or FALSE). |
AnnaBridge | 172:65be27845400 | 577 | */ |
AnnaBridge | 172:65be27845400 | 578 | #define __HAL_LCD_GET_FLAG(__HANDLE__, __FLAG__) (((__HANDLE__)->Instance->SR & (__FLAG__)) == (__FLAG__)) |
AnnaBridge | 172:65be27845400 | 579 | |
AnnaBridge | 172:65be27845400 | 580 | /** @brief Clear the specified LCD pending flag. |
AnnaBridge | 172:65be27845400 | 581 | * @param __HANDLE__: specifies the LCD Handle. |
AnnaBridge | 172:65be27845400 | 582 | * @param __FLAG__: specifies the flag to clear. |
AnnaBridge | 172:65be27845400 | 583 | * This parameter can be any combination of the following values: |
AnnaBridge | 172:65be27845400 | 584 | * @arg LCD_FLAG_SOF: Start of Frame Interrupt |
AnnaBridge | 172:65be27845400 | 585 | * @arg LCD_FLAG_UDD: Update Display Done Interrupt |
AnnaBridge | 172:65be27845400 | 586 | * @retval None |
AnnaBridge | 172:65be27845400 | 587 | */ |
AnnaBridge | 172:65be27845400 | 588 | #define __HAL_LCD_CLEAR_FLAG(__HANDLE__, __FLAG__) WRITE_REG((__HANDLE__)->Instance->CLR, (__FLAG__)) |
AnnaBridge | 172:65be27845400 | 589 | |
AnnaBridge | 172:65be27845400 | 590 | /** |
AnnaBridge | 172:65be27845400 | 591 | * @} |
AnnaBridge | 172:65be27845400 | 592 | */ |
AnnaBridge | 172:65be27845400 | 593 | |
AnnaBridge | 172:65be27845400 | 594 | /* Exported functions ------------------------------------------------------- */ |
AnnaBridge | 172:65be27845400 | 595 | /** @addtogroup LCD_Exported_Functions |
AnnaBridge | 172:65be27845400 | 596 | * @{ |
AnnaBridge | 172:65be27845400 | 597 | */ |
AnnaBridge | 172:65be27845400 | 598 | |
AnnaBridge | 172:65be27845400 | 599 | /* Initialization/de-initialization methods **********************************/ |
AnnaBridge | 172:65be27845400 | 600 | /** @addtogroup LCD_Exported_Functions_Group1 |
AnnaBridge | 172:65be27845400 | 601 | * @{ |
AnnaBridge | 172:65be27845400 | 602 | */ |
AnnaBridge | 172:65be27845400 | 603 | HAL_StatusTypeDef HAL_LCD_DeInit(LCD_HandleTypeDef *hlcd); |
AnnaBridge | 172:65be27845400 | 604 | HAL_StatusTypeDef HAL_LCD_Init(LCD_HandleTypeDef *hlcd); |
AnnaBridge | 172:65be27845400 | 605 | void HAL_LCD_MspInit(LCD_HandleTypeDef *hlcd); |
AnnaBridge | 172:65be27845400 | 606 | void HAL_LCD_MspDeInit(LCD_HandleTypeDef *hlcd); |
AnnaBridge | 172:65be27845400 | 607 | /** |
AnnaBridge | 172:65be27845400 | 608 | * @} |
AnnaBridge | 172:65be27845400 | 609 | */ |
AnnaBridge | 172:65be27845400 | 610 | |
AnnaBridge | 172:65be27845400 | 611 | /* IO operation methods *******************************************************/ |
AnnaBridge | 172:65be27845400 | 612 | /** @addtogroup LCD_Exported_Functions_Group2 |
AnnaBridge | 172:65be27845400 | 613 | * @{ |
AnnaBridge | 172:65be27845400 | 614 | */ |
AnnaBridge | 172:65be27845400 | 615 | HAL_StatusTypeDef HAL_LCD_Write(LCD_HandleTypeDef *hlcd, uint32_t RAMRegisterIndex, uint32_t RAMRegisterMask, uint32_t Data); |
AnnaBridge | 172:65be27845400 | 616 | HAL_StatusTypeDef HAL_LCD_Clear(LCD_HandleTypeDef *hlcd); |
AnnaBridge | 172:65be27845400 | 617 | HAL_StatusTypeDef HAL_LCD_UpdateDisplayRequest(LCD_HandleTypeDef *hlcd); |
AnnaBridge | 172:65be27845400 | 618 | /** |
AnnaBridge | 172:65be27845400 | 619 | * @} |
AnnaBridge | 172:65be27845400 | 620 | */ |
AnnaBridge | 172:65be27845400 | 621 | |
AnnaBridge | 172:65be27845400 | 622 | /* Peripheral State methods **************************************************/ |
AnnaBridge | 172:65be27845400 | 623 | /** @addtogroup LCD_Exported_Functions_Group3 |
AnnaBridge | 172:65be27845400 | 624 | * @{ |
AnnaBridge | 172:65be27845400 | 625 | */ |
AnnaBridge | 172:65be27845400 | 626 | HAL_LCD_StateTypeDef HAL_LCD_GetState(LCD_HandleTypeDef *hlcd); |
AnnaBridge | 172:65be27845400 | 627 | uint32_t HAL_LCD_GetError(LCD_HandleTypeDef *hlcd); |
AnnaBridge | 172:65be27845400 | 628 | /** |
AnnaBridge | 172:65be27845400 | 629 | * @} |
AnnaBridge | 172:65be27845400 | 630 | */ |
AnnaBridge | 172:65be27845400 | 631 | |
AnnaBridge | 172:65be27845400 | 632 | /** |
AnnaBridge | 172:65be27845400 | 633 | * @} |
AnnaBridge | 172:65be27845400 | 634 | */ |
AnnaBridge | 172:65be27845400 | 635 | |
AnnaBridge | 172:65be27845400 | 636 | /* Private types -------------------------------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 637 | /* Private variables ---------------------------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 638 | /* Private constants ---------------------------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 639 | /* Private macros ------------------------------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 640 | /** @defgroup LCD_Private_Macros LCD Private Macros |
AnnaBridge | 172:65be27845400 | 641 | * @{ |
AnnaBridge | 172:65be27845400 | 642 | */ |
AnnaBridge | 172:65be27845400 | 643 | |
AnnaBridge | 172:65be27845400 | 644 | #define IS_LCD_PRESCALER(__PRESCALER__) (((__PRESCALER__) == LCD_PRESCALER_1) || \ |
AnnaBridge | 172:65be27845400 | 645 | ((__PRESCALER__) == LCD_PRESCALER_2) || \ |
AnnaBridge | 172:65be27845400 | 646 | ((__PRESCALER__) == LCD_PRESCALER_4) || \ |
AnnaBridge | 172:65be27845400 | 647 | ((__PRESCALER__) == LCD_PRESCALER_8) || \ |
AnnaBridge | 172:65be27845400 | 648 | ((__PRESCALER__) == LCD_PRESCALER_16) || \ |
AnnaBridge | 172:65be27845400 | 649 | ((__PRESCALER__) == LCD_PRESCALER_32) || \ |
AnnaBridge | 172:65be27845400 | 650 | ((__PRESCALER__) == LCD_PRESCALER_64) || \ |
AnnaBridge | 172:65be27845400 | 651 | ((__PRESCALER__) == LCD_PRESCALER_128) || \ |
AnnaBridge | 172:65be27845400 | 652 | ((__PRESCALER__) == LCD_PRESCALER_256) || \ |
AnnaBridge | 172:65be27845400 | 653 | ((__PRESCALER__) == LCD_PRESCALER_512) || \ |
AnnaBridge | 172:65be27845400 | 654 | ((__PRESCALER__) == LCD_PRESCALER_1024) || \ |
AnnaBridge | 172:65be27845400 | 655 | ((__PRESCALER__) == LCD_PRESCALER_2048) || \ |
AnnaBridge | 172:65be27845400 | 656 | ((__PRESCALER__) == LCD_PRESCALER_4096) || \ |
AnnaBridge | 172:65be27845400 | 657 | ((__PRESCALER__) == LCD_PRESCALER_8192) || \ |
AnnaBridge | 172:65be27845400 | 658 | ((__PRESCALER__) == LCD_PRESCALER_16384) || \ |
AnnaBridge | 172:65be27845400 | 659 | ((__PRESCALER__) == LCD_PRESCALER_32768)) |
AnnaBridge | 172:65be27845400 | 660 | |
AnnaBridge | 172:65be27845400 | 661 | #define IS_LCD_DIVIDER(__DIVIDER__) (((__DIVIDER__) == LCD_DIVIDER_16) || \ |
AnnaBridge | 172:65be27845400 | 662 | ((__DIVIDER__) == LCD_DIVIDER_17) || \ |
AnnaBridge | 172:65be27845400 | 663 | ((__DIVIDER__) == LCD_DIVIDER_18) || \ |
AnnaBridge | 172:65be27845400 | 664 | ((__DIVIDER__) == LCD_DIVIDER_19) || \ |
AnnaBridge | 172:65be27845400 | 665 | ((__DIVIDER__) == LCD_DIVIDER_20) || \ |
AnnaBridge | 172:65be27845400 | 666 | ((__DIVIDER__) == LCD_DIVIDER_21) || \ |
AnnaBridge | 172:65be27845400 | 667 | ((__DIVIDER__) == LCD_DIVIDER_22) || \ |
AnnaBridge | 172:65be27845400 | 668 | ((__DIVIDER__) == LCD_DIVIDER_23) || \ |
AnnaBridge | 172:65be27845400 | 669 | ((__DIVIDER__) == LCD_DIVIDER_24) || \ |
AnnaBridge | 172:65be27845400 | 670 | ((__DIVIDER__) == LCD_DIVIDER_25) || \ |
AnnaBridge | 172:65be27845400 | 671 | ((__DIVIDER__) == LCD_DIVIDER_26) || \ |
AnnaBridge | 172:65be27845400 | 672 | ((__DIVIDER__) == LCD_DIVIDER_27) || \ |
AnnaBridge | 172:65be27845400 | 673 | ((__DIVIDER__) == LCD_DIVIDER_28) || \ |
AnnaBridge | 172:65be27845400 | 674 | ((__DIVIDER__) == LCD_DIVIDER_29) || \ |
AnnaBridge | 172:65be27845400 | 675 | ((__DIVIDER__) == LCD_DIVIDER_30) || \ |
AnnaBridge | 172:65be27845400 | 676 | ((__DIVIDER__) == LCD_DIVIDER_31)) |
AnnaBridge | 172:65be27845400 | 677 | |
AnnaBridge | 172:65be27845400 | 678 | #define IS_LCD_DUTY(__DUTY__) (((__DUTY__) == LCD_DUTY_STATIC) || \ |
AnnaBridge | 172:65be27845400 | 679 | ((__DUTY__) == LCD_DUTY_1_2) || \ |
AnnaBridge | 172:65be27845400 | 680 | ((__DUTY__) == LCD_DUTY_1_3) || \ |
AnnaBridge | 172:65be27845400 | 681 | ((__DUTY__) == LCD_DUTY_1_4) || \ |
AnnaBridge | 172:65be27845400 | 682 | ((__DUTY__) == LCD_DUTY_1_8)) |
AnnaBridge | 172:65be27845400 | 683 | |
AnnaBridge | 172:65be27845400 | 684 | #define IS_LCD_BIAS(__BIAS__) (((__BIAS__) == LCD_BIAS_1_4) || \ |
AnnaBridge | 172:65be27845400 | 685 | ((__BIAS__) == LCD_BIAS_1_2) || \ |
AnnaBridge | 172:65be27845400 | 686 | ((__BIAS__) == LCD_BIAS_1_3)) |
AnnaBridge | 172:65be27845400 | 687 | |
AnnaBridge | 172:65be27845400 | 688 | #define IS_LCD_VOLTAGE_SOURCE(SOURCE) (((SOURCE) == LCD_VOLTAGESOURCE_INTERNAL) || \ |
AnnaBridge | 172:65be27845400 | 689 | ((SOURCE) == LCD_VOLTAGESOURCE_EXTERNAL)) |
AnnaBridge | 172:65be27845400 | 690 | |
AnnaBridge | 172:65be27845400 | 691 | |
AnnaBridge | 172:65be27845400 | 692 | #define IS_LCD_PULSE_ON_DURATION(__DURATION__) (((__DURATION__) == LCD_PULSEONDURATION_0) || \ |
AnnaBridge | 172:65be27845400 | 693 | ((__DURATION__) == LCD_PULSEONDURATION_1) || \ |
AnnaBridge | 172:65be27845400 | 694 | ((__DURATION__) == LCD_PULSEONDURATION_2) || \ |
AnnaBridge | 172:65be27845400 | 695 | ((__DURATION__) == LCD_PULSEONDURATION_3) || \ |
AnnaBridge | 172:65be27845400 | 696 | ((__DURATION__) == LCD_PULSEONDURATION_4) || \ |
AnnaBridge | 172:65be27845400 | 697 | ((__DURATION__) == LCD_PULSEONDURATION_5) || \ |
AnnaBridge | 172:65be27845400 | 698 | ((__DURATION__) == LCD_PULSEONDURATION_6) || \ |
AnnaBridge | 172:65be27845400 | 699 | ((__DURATION__) == LCD_PULSEONDURATION_7)) |
AnnaBridge | 172:65be27845400 | 700 | |
AnnaBridge | 172:65be27845400 | 701 | #define IS_LCD_DEAD_TIME(__TIME__) (((__TIME__) == LCD_DEADTIME_0) || \ |
AnnaBridge | 172:65be27845400 | 702 | ((__TIME__) == LCD_DEADTIME_1) || \ |
AnnaBridge | 172:65be27845400 | 703 | ((__TIME__) == LCD_DEADTIME_2) || \ |
AnnaBridge | 172:65be27845400 | 704 | ((__TIME__) == LCD_DEADTIME_3) || \ |
AnnaBridge | 172:65be27845400 | 705 | ((__TIME__) == LCD_DEADTIME_4) || \ |
AnnaBridge | 172:65be27845400 | 706 | ((__TIME__) == LCD_DEADTIME_5) || \ |
AnnaBridge | 172:65be27845400 | 707 | ((__TIME__) == LCD_DEADTIME_6) || \ |
AnnaBridge | 172:65be27845400 | 708 | ((__TIME__) == LCD_DEADTIME_7)) |
AnnaBridge | 172:65be27845400 | 709 | |
AnnaBridge | 172:65be27845400 | 710 | #define IS_LCD_BLINK_MODE(__MODE__) (((__MODE__) == LCD_BLINKMODE_OFF) || \ |
AnnaBridge | 172:65be27845400 | 711 | ((__MODE__) == LCD_BLINKMODE_SEG0_COM0) || \ |
AnnaBridge | 172:65be27845400 | 712 | ((__MODE__) == LCD_BLINKMODE_SEG0_ALLCOM) || \ |
AnnaBridge | 172:65be27845400 | 713 | ((__MODE__) == LCD_BLINKMODE_ALLSEG_ALLCOM)) |
AnnaBridge | 172:65be27845400 | 714 | |
AnnaBridge | 172:65be27845400 | 715 | #define IS_LCD_BLINK_FREQUENCY(__FREQUENCY__) (((__FREQUENCY__) == LCD_BLINKFREQUENCY_DIV8) || \ |
AnnaBridge | 172:65be27845400 | 716 | ((__FREQUENCY__) == LCD_BLINKFREQUENCY_DIV16) || \ |
AnnaBridge | 172:65be27845400 | 717 | ((__FREQUENCY__) == LCD_BLINKFREQUENCY_DIV32) || \ |
AnnaBridge | 172:65be27845400 | 718 | ((__FREQUENCY__) == LCD_BLINKFREQUENCY_DIV64) || \ |
AnnaBridge | 172:65be27845400 | 719 | ((__FREQUENCY__) == LCD_BLINKFREQUENCY_DIV128) || \ |
AnnaBridge | 172:65be27845400 | 720 | ((__FREQUENCY__) == LCD_BLINKFREQUENCY_DIV256) || \ |
AnnaBridge | 172:65be27845400 | 721 | ((__FREQUENCY__) == LCD_BLINKFREQUENCY_DIV512) || \ |
AnnaBridge | 172:65be27845400 | 722 | ((__FREQUENCY__) == LCD_BLINKFREQUENCY_DIV1024)) |
AnnaBridge | 172:65be27845400 | 723 | |
AnnaBridge | 172:65be27845400 | 724 | #define IS_LCD_CONTRAST(__CONTRAST__) (((__CONTRAST__) == LCD_CONTRASTLEVEL_0) || \ |
AnnaBridge | 172:65be27845400 | 725 | ((__CONTRAST__) == LCD_CONTRASTLEVEL_1) || \ |
AnnaBridge | 172:65be27845400 | 726 | ((__CONTRAST__) == LCD_CONTRASTLEVEL_2) || \ |
AnnaBridge | 172:65be27845400 | 727 | ((__CONTRAST__) == LCD_CONTRASTLEVEL_3) || \ |
AnnaBridge | 172:65be27845400 | 728 | ((__CONTRAST__) == LCD_CONTRASTLEVEL_4) || \ |
AnnaBridge | 172:65be27845400 | 729 | ((__CONTRAST__) == LCD_CONTRASTLEVEL_5) || \ |
AnnaBridge | 172:65be27845400 | 730 | ((__CONTRAST__) == LCD_CONTRASTLEVEL_6) || \ |
AnnaBridge | 172:65be27845400 | 731 | ((__CONTRAST__) == LCD_CONTRASTLEVEL_7)) |
AnnaBridge | 172:65be27845400 | 732 | |
AnnaBridge | 172:65be27845400 | 733 | #define IS_LCD_RAM_REGISTER(__REGISTER__) (((__REGISTER__) == LCD_RAM_REGISTER0) || \ |
AnnaBridge | 172:65be27845400 | 734 | ((__REGISTER__) == LCD_RAM_REGISTER1) || \ |
AnnaBridge | 172:65be27845400 | 735 | ((__REGISTER__) == LCD_RAM_REGISTER2) || \ |
AnnaBridge | 172:65be27845400 | 736 | ((__REGISTER__) == LCD_RAM_REGISTER3) || \ |
AnnaBridge | 172:65be27845400 | 737 | ((__REGISTER__) == LCD_RAM_REGISTER4) || \ |
AnnaBridge | 172:65be27845400 | 738 | ((__REGISTER__) == LCD_RAM_REGISTER5) || \ |
AnnaBridge | 172:65be27845400 | 739 | ((__REGISTER__) == LCD_RAM_REGISTER6) || \ |
AnnaBridge | 172:65be27845400 | 740 | ((__REGISTER__) == LCD_RAM_REGISTER7) || \ |
AnnaBridge | 172:65be27845400 | 741 | ((__REGISTER__) == LCD_RAM_REGISTER8) || \ |
AnnaBridge | 172:65be27845400 | 742 | ((__REGISTER__) == LCD_RAM_REGISTER9) || \ |
AnnaBridge | 172:65be27845400 | 743 | ((__REGISTER__) == LCD_RAM_REGISTER10) || \ |
AnnaBridge | 172:65be27845400 | 744 | ((__REGISTER__) == LCD_RAM_REGISTER11) || \ |
AnnaBridge | 172:65be27845400 | 745 | ((__REGISTER__) == LCD_RAM_REGISTER12) || \ |
AnnaBridge | 172:65be27845400 | 746 | ((__REGISTER__) == LCD_RAM_REGISTER13) || \ |
AnnaBridge | 172:65be27845400 | 747 | ((__REGISTER__) == LCD_RAM_REGISTER14) || \ |
AnnaBridge | 172:65be27845400 | 748 | ((__REGISTER__) == LCD_RAM_REGISTER15)) |
AnnaBridge | 172:65be27845400 | 749 | |
AnnaBridge | 172:65be27845400 | 750 | #define IS_LCD_HIGH_DRIVE(__VALUE__) (((__VALUE__) == LCD_HIGHDRIVE_DISABLE) || \ |
AnnaBridge | 172:65be27845400 | 751 | ((__VALUE__) == LCD_HIGHDRIVE_ENABLE)) |
AnnaBridge | 172:65be27845400 | 752 | |
AnnaBridge | 172:65be27845400 | 753 | #define IS_LCD_MUX_SEGMENT(__VALUE__) (((__VALUE__) == LCD_MUXSEGMENT_ENABLE) || \ |
AnnaBridge | 172:65be27845400 | 754 | ((__VALUE__) == LCD_MUXSEGMENT_DISABLE)) |
AnnaBridge | 172:65be27845400 | 755 | |
AnnaBridge | 172:65be27845400 | 756 | /** |
AnnaBridge | 172:65be27845400 | 757 | * @} |
AnnaBridge | 172:65be27845400 | 758 | */ |
AnnaBridge | 172:65be27845400 | 759 | |
AnnaBridge | 172:65be27845400 | 760 | /* Private functions ---------------------------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 761 | /** @addtogroup LCD_Private_Functions |
AnnaBridge | 172:65be27845400 | 762 | * @{ |
AnnaBridge | 172:65be27845400 | 763 | */ |
AnnaBridge | 172:65be27845400 | 764 | |
AnnaBridge | 172:65be27845400 | 765 | HAL_StatusTypeDef LCD_WaitForSynchro(LCD_HandleTypeDef *hlcd); |
AnnaBridge | 172:65be27845400 | 766 | |
AnnaBridge | 172:65be27845400 | 767 | /** |
AnnaBridge | 172:65be27845400 | 768 | * @} |
AnnaBridge | 172:65be27845400 | 769 | */ |
AnnaBridge | 172:65be27845400 | 770 | |
AnnaBridge | 172:65be27845400 | 771 | /** |
AnnaBridge | 172:65be27845400 | 772 | * @} |
AnnaBridge | 172:65be27845400 | 773 | */ |
AnnaBridge | 172:65be27845400 | 774 | |
AnnaBridge | 172:65be27845400 | 775 | /** |
AnnaBridge | 172:65be27845400 | 776 | * @} |
AnnaBridge | 172:65be27845400 | 777 | */ |
AnnaBridge | 172:65be27845400 | 778 | |
AnnaBridge | 172:65be27845400 | 779 | #endif /* STM32L433xx || STM32L443xx || STM32L476xx || STM32L486xx || STM32L496xx || STM32L4A6xx */ |
AnnaBridge | 172:65be27845400 | 780 | |
AnnaBridge | 172:65be27845400 | 781 | #ifdef __cplusplus |
AnnaBridge | 172:65be27845400 | 782 | } |
AnnaBridge | 172:65be27845400 | 783 | #endif |
AnnaBridge | 172:65be27845400 | 784 | |
AnnaBridge | 172:65be27845400 | 785 | #endif /* __STM32L4xx_HAL_LCD_H */ |
AnnaBridge | 172:65be27845400 | 786 | |
AnnaBridge | 172:65be27845400 | 787 | /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/ |