The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.
Dependents: hello SerialTestv11 SerialTestv12 Sierpinski ... more
mbed 2
This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.
TARGET_NUCLEO_H743ZI/TOOLCHAIN_ARM_STD/stm32h7xx_hal_rcc.h@172:65be27845400, 2019-02-20 (annotated)
- Committer:
- AnnaBridge
- Date:
- Wed Feb 20 20:53:29 2019 +0000
- Revision:
- 172:65be27845400
mbed library release version 165
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
AnnaBridge | 172:65be27845400 | 1 | /** |
AnnaBridge | 172:65be27845400 | 2 | ****************************************************************************** |
AnnaBridge | 172:65be27845400 | 3 | * @file stm32h7xx_hal_rcc.h |
AnnaBridge | 172:65be27845400 | 4 | * @author MCD Application Team |
AnnaBridge | 172:65be27845400 | 5 | * @brief Header file of RCC HAL module. |
AnnaBridge | 172:65be27845400 | 6 | ****************************************************************************** |
AnnaBridge | 172:65be27845400 | 7 | * @attention |
AnnaBridge | 172:65be27845400 | 8 | * |
AnnaBridge | 172:65be27845400 | 9 | * <h2><center>© COPYRIGHT(c) 2017 STMicroelectronics. |
AnnaBridge | 172:65be27845400 | 10 | * All rights reserved.</center></h2> |
AnnaBridge | 172:65be27845400 | 11 | * |
AnnaBridge | 172:65be27845400 | 12 | * This software component is licensed by ST under BSD 3-Clause license, |
AnnaBridge | 172:65be27845400 | 13 | * the "License"; You may not use this file except in compliance with the |
AnnaBridge | 172:65be27845400 | 14 | * License. You may obtain a copy of the License at: |
AnnaBridge | 172:65be27845400 | 15 | * opensource.org/licenses/BSD-3-Clause |
AnnaBridge | 172:65be27845400 | 16 | * |
AnnaBridge | 172:65be27845400 | 17 | ****************************************************************************** |
AnnaBridge | 172:65be27845400 | 18 | */ |
AnnaBridge | 172:65be27845400 | 19 | |
AnnaBridge | 172:65be27845400 | 20 | /* Define to prevent recursive inclusion -------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 21 | #ifndef STM32H7xx_HAL_RCC_H |
AnnaBridge | 172:65be27845400 | 22 | #define STM32H7xx_HAL_RCC_H |
AnnaBridge | 172:65be27845400 | 23 | |
AnnaBridge | 172:65be27845400 | 24 | #ifdef __cplusplus |
AnnaBridge | 172:65be27845400 | 25 | extern "C" { |
AnnaBridge | 172:65be27845400 | 26 | #endif |
AnnaBridge | 172:65be27845400 | 27 | |
AnnaBridge | 172:65be27845400 | 28 | /* Includes ------------------------------------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 29 | #include "stm32h7xx_hal_def.h" |
AnnaBridge | 172:65be27845400 | 30 | |
AnnaBridge | 172:65be27845400 | 31 | /** @addtogroup STM32H7xx_HAL_Driver |
AnnaBridge | 172:65be27845400 | 32 | * @{ |
AnnaBridge | 172:65be27845400 | 33 | */ |
AnnaBridge | 172:65be27845400 | 34 | |
AnnaBridge | 172:65be27845400 | 35 | /** @addtogroup RCC |
AnnaBridge | 172:65be27845400 | 36 | * @{ |
AnnaBridge | 172:65be27845400 | 37 | */ |
AnnaBridge | 172:65be27845400 | 38 | |
AnnaBridge | 172:65be27845400 | 39 | /* Exported types ------------------------------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 40 | |
AnnaBridge | 172:65be27845400 | 41 | /** @defgroup RCC_Exported_Types RCC Exported Types |
AnnaBridge | 172:65be27845400 | 42 | * @{ |
AnnaBridge | 172:65be27845400 | 43 | */ |
AnnaBridge | 172:65be27845400 | 44 | |
AnnaBridge | 172:65be27845400 | 45 | /** |
AnnaBridge | 172:65be27845400 | 46 | * @brief RCC PLL configuration structure definition |
AnnaBridge | 172:65be27845400 | 47 | */ |
AnnaBridge | 172:65be27845400 | 48 | typedef struct |
AnnaBridge | 172:65be27845400 | 49 | { |
AnnaBridge | 172:65be27845400 | 50 | uint32_t PLLState; /*!< The new state of the PLL. |
AnnaBridge | 172:65be27845400 | 51 | This parameter can be a value of @ref RCC_PLL_Config */ |
AnnaBridge | 172:65be27845400 | 52 | |
AnnaBridge | 172:65be27845400 | 53 | uint32_t PLLSource; /*!< RCC_PLLSource: PLL entry clock source. |
AnnaBridge | 172:65be27845400 | 54 | This parameter must be a value of @ref RCC_PLL_Clock_Source */ |
AnnaBridge | 172:65be27845400 | 55 | |
AnnaBridge | 172:65be27845400 | 56 | uint32_t PLLM; /*!< PLLM: Division factor for PLL VCO input clock. |
AnnaBridge | 172:65be27845400 | 57 | This parameter must be a number between Min_Data = 1 and Max_Data = 63 */ |
AnnaBridge | 172:65be27845400 | 58 | |
AnnaBridge | 172:65be27845400 | 59 | uint32_t PLLN; /*!< PLLN: Multiplication factor for PLL VCO output clock. |
AnnaBridge | 172:65be27845400 | 60 | This parameter must be a number between Min_Data = 4 and Max_Data = 512 */ |
AnnaBridge | 172:65be27845400 | 61 | |
AnnaBridge | 172:65be27845400 | 62 | uint32_t PLLP; /*!< PLLP: Division factor for system clock. |
AnnaBridge | 172:65be27845400 | 63 | This parameter must be a number between Min_Data = 2 and Max_Data = 128 |
AnnaBridge | 172:65be27845400 | 64 | odd division factors are not allowed */ |
AnnaBridge | 172:65be27845400 | 65 | |
AnnaBridge | 172:65be27845400 | 66 | uint32_t PLLQ; /*!< PLLQ: Division factor for peripheral clocks. |
AnnaBridge | 172:65be27845400 | 67 | This parameter must be a number between Min_Data = 1 and Max_Data = 128 */ |
AnnaBridge | 172:65be27845400 | 68 | |
AnnaBridge | 172:65be27845400 | 69 | uint32_t PLLR; /*!< PLLR: Division factor for peripheral clocks. |
AnnaBridge | 172:65be27845400 | 70 | This parameter must be a number between Min_Data = 1 and Max_Data = 128 */ |
AnnaBridge | 172:65be27845400 | 71 | uint32_t PLLRGE; /*!<PLLRGE: PLL1 clock Input range |
AnnaBridge | 172:65be27845400 | 72 | This parameter must be a value of @ref RCC_PLL1_VCI_Range */ |
AnnaBridge | 172:65be27845400 | 73 | uint32_t PLLVCOSEL; /*!<PLLVCOSEL: PLL1 clock Output range |
AnnaBridge | 172:65be27845400 | 74 | This parameter must be a value of @ref RCC_PLL1_VCO_Range */ |
AnnaBridge | 172:65be27845400 | 75 | |
AnnaBridge | 172:65be27845400 | 76 | uint32_t PLLFRACN; /*!<PLLFRACN: Specifies Fractional Part Of The Multiplication Factor for |
AnnaBridge | 172:65be27845400 | 77 | PLL1 VCO It should be a value between 0 and 8191 */ |
AnnaBridge | 172:65be27845400 | 78 | |
AnnaBridge | 172:65be27845400 | 79 | }RCC_PLLInitTypeDef; |
AnnaBridge | 172:65be27845400 | 80 | |
AnnaBridge | 172:65be27845400 | 81 | |
AnnaBridge | 172:65be27845400 | 82 | /** |
AnnaBridge | 172:65be27845400 | 83 | * @brief RCC Internal/External Oscillator (HSE, HSI, CSI, LSE and LSI) configuration structure definition |
AnnaBridge | 172:65be27845400 | 84 | */ |
AnnaBridge | 172:65be27845400 | 85 | typedef struct |
AnnaBridge | 172:65be27845400 | 86 | { |
AnnaBridge | 172:65be27845400 | 87 | uint32_t OscillatorType; /*!< The oscillators to be configured. |
AnnaBridge | 172:65be27845400 | 88 | This parameter can be a value of @ref RCC_Oscillator_Type */ |
AnnaBridge | 172:65be27845400 | 89 | |
AnnaBridge | 172:65be27845400 | 90 | uint32_t HSEState; /*!< The new state of the HSE. |
AnnaBridge | 172:65be27845400 | 91 | This parameter can be a value of @ref RCC_HSE_Config */ |
AnnaBridge | 172:65be27845400 | 92 | |
AnnaBridge | 172:65be27845400 | 93 | uint32_t LSEState; /*!< The new state of the LSE. |
AnnaBridge | 172:65be27845400 | 94 | This parameter can be a value of @ref RCC_LSE_Config */ |
AnnaBridge | 172:65be27845400 | 95 | |
AnnaBridge | 172:65be27845400 | 96 | uint32_t HSIState; /*!< The new state of the HSI. |
AnnaBridge | 172:65be27845400 | 97 | This parameter can be a value of @ref RCC_HSI_Config */ |
AnnaBridge | 172:65be27845400 | 98 | |
AnnaBridge | 172:65be27845400 | 99 | uint32_t HSICalibrationValue; /*!< The calibration trimming value. |
AnnaBridge | 172:65be27845400 | 100 | This parameter must be a number between Min_Data = 0x00 and Max_Data = 0x3F */ |
AnnaBridge | 172:65be27845400 | 101 | |
AnnaBridge | 172:65be27845400 | 102 | uint32_t LSIState; /*!< The new state of the LSI. |
AnnaBridge | 172:65be27845400 | 103 | This parameter can be a value of @ref RCC_LSI_Config */ |
AnnaBridge | 172:65be27845400 | 104 | |
AnnaBridge | 172:65be27845400 | 105 | uint32_t HSI48State; /*!< The new state of the HSI48. |
AnnaBridge | 172:65be27845400 | 106 | This parameter can be a value of @ref RCC_HSI48_Config */ |
AnnaBridge | 172:65be27845400 | 107 | |
AnnaBridge | 172:65be27845400 | 108 | uint32_t CSIState; /*!< The new state of the CSI. |
AnnaBridge | 172:65be27845400 | 109 | This parameter can be a value of @ref RCC_CSI_Config */ |
AnnaBridge | 172:65be27845400 | 110 | |
AnnaBridge | 172:65be27845400 | 111 | uint32_t CSICalibrationValue; /*!< The calibration trimming value. |
AnnaBridge | 172:65be27845400 | 112 | This parameter must be a number between Min_Data = 0x00 and Max_Data = 0x1F */ |
AnnaBridge | 172:65be27845400 | 113 | |
AnnaBridge | 172:65be27845400 | 114 | RCC_PLLInitTypeDef PLL; /*!< PLL structure parameters */ |
AnnaBridge | 172:65be27845400 | 115 | |
AnnaBridge | 172:65be27845400 | 116 | }RCC_OscInitTypeDef; |
AnnaBridge | 172:65be27845400 | 117 | |
AnnaBridge | 172:65be27845400 | 118 | /** |
AnnaBridge | 172:65be27845400 | 119 | * @brief RCC System, AHB and APB busses clock configuration structure definition |
AnnaBridge | 172:65be27845400 | 120 | */ |
AnnaBridge | 172:65be27845400 | 121 | typedef struct |
AnnaBridge | 172:65be27845400 | 122 | { |
AnnaBridge | 172:65be27845400 | 123 | uint32_t ClockType; /*!< The clock to be configured. |
AnnaBridge | 172:65be27845400 | 124 | This parameter can be a value of @ref RCC_System_Clock_Type */ |
AnnaBridge | 172:65be27845400 | 125 | |
AnnaBridge | 172:65be27845400 | 126 | uint32_t SYSCLKSource; /*!< The clock source (SYSCLKS) used as system clock. |
AnnaBridge | 172:65be27845400 | 127 | This parameter can be a value of @ref RCC_System_Clock_Source */ |
AnnaBridge | 172:65be27845400 | 128 | |
AnnaBridge | 172:65be27845400 | 129 | uint32_t SYSCLKDivider; /*!< The system clock divider. This parameter can be |
AnnaBridge | 172:65be27845400 | 130 | a value of @ref RCC_SYS_Clock_Source */ |
AnnaBridge | 172:65be27845400 | 131 | |
AnnaBridge | 172:65be27845400 | 132 | uint32_t AHBCLKDivider; /*!< The AHB clock (HCLK) divider. This clock is derived from the system clock (SYSCLK). |
AnnaBridge | 172:65be27845400 | 133 | This parameter can be a value of @ref RCC_HCLK_Clock_Source */ |
AnnaBridge | 172:65be27845400 | 134 | |
AnnaBridge | 172:65be27845400 | 135 | uint32_t APB3CLKDivider; /*!< The APB3 clock (D1PCLK1) divider. This clock is derived from the AHB clock (HCLK). |
AnnaBridge | 172:65be27845400 | 136 | This parameter can be a value of @ref RCC_APB3_Clock_Source */ |
AnnaBridge | 172:65be27845400 | 137 | |
AnnaBridge | 172:65be27845400 | 138 | uint32_t APB1CLKDivider; /*!< The APB1 clock (PCLK1) divider. This clock is derived from the AHB clock (HCLK). |
AnnaBridge | 172:65be27845400 | 139 | This parameter can be a value of @ref RCC_APB1_Clock_Source */ |
AnnaBridge | 172:65be27845400 | 140 | uint32_t APB2CLKDivider; /*!< The APB2 clock (PCLK2) divider. This clock is derived from the AHB clock (HCLK). |
AnnaBridge | 172:65be27845400 | 141 | This parameter can be a value of @ref RCC_APB2_Clock_Source */ |
AnnaBridge | 172:65be27845400 | 142 | uint32_t APB4CLKDivider; /*!< The APB4 clock (D3PCLK1) divider. This clock is derived from the AHB clock (HCLK). |
AnnaBridge | 172:65be27845400 | 143 | This parameter can be a value of @ref RCC_APB4_Clock_Source */ |
AnnaBridge | 172:65be27845400 | 144 | }RCC_ClkInitTypeDef; |
AnnaBridge | 172:65be27845400 | 145 | |
AnnaBridge | 172:65be27845400 | 146 | /** |
AnnaBridge | 172:65be27845400 | 147 | * @} |
AnnaBridge | 172:65be27845400 | 148 | */ |
AnnaBridge | 172:65be27845400 | 149 | |
AnnaBridge | 172:65be27845400 | 150 | /* Exported constants --------------------------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 151 | |
AnnaBridge | 172:65be27845400 | 152 | /** @defgroup RCC_Exported_Constants RCC Exported Constants |
AnnaBridge | 172:65be27845400 | 153 | * @{ |
AnnaBridge | 172:65be27845400 | 154 | */ |
AnnaBridge | 172:65be27845400 | 155 | |
AnnaBridge | 172:65be27845400 | 156 | /** @defgroup RCC_Oscillator_Type RCC Oscillator Type |
AnnaBridge | 172:65be27845400 | 157 | * @{ |
AnnaBridge | 172:65be27845400 | 158 | */ |
AnnaBridge | 172:65be27845400 | 159 | #define RCC_OSCILLATORTYPE_NONE (0x00000000U) |
AnnaBridge | 172:65be27845400 | 160 | #define RCC_OSCILLATORTYPE_HSE (0x00000001U) |
AnnaBridge | 172:65be27845400 | 161 | #define RCC_OSCILLATORTYPE_HSI (0x00000002U) |
AnnaBridge | 172:65be27845400 | 162 | #define RCC_OSCILLATORTYPE_LSE (0x00000004U) |
AnnaBridge | 172:65be27845400 | 163 | #define RCC_OSCILLATORTYPE_LSI (0x00000008U) |
AnnaBridge | 172:65be27845400 | 164 | #define RCC_OSCILLATORTYPE_CSI (0x00000010U) |
AnnaBridge | 172:65be27845400 | 165 | #define RCC_OSCILLATORTYPE_HSI48 (0x00000020U) |
AnnaBridge | 172:65be27845400 | 166 | |
AnnaBridge | 172:65be27845400 | 167 | /** |
AnnaBridge | 172:65be27845400 | 168 | * @} |
AnnaBridge | 172:65be27845400 | 169 | */ |
AnnaBridge | 172:65be27845400 | 170 | |
AnnaBridge | 172:65be27845400 | 171 | /** @defgroup RCC_HSE_Config RCC HSE Config |
AnnaBridge | 172:65be27845400 | 172 | * @{ |
AnnaBridge | 172:65be27845400 | 173 | */ |
AnnaBridge | 172:65be27845400 | 174 | #define RCC_HSE_OFF (0x00000000U) |
AnnaBridge | 172:65be27845400 | 175 | #define RCC_HSE_ON RCC_CR_HSEON |
AnnaBridge | 172:65be27845400 | 176 | #define RCC_HSE_BYPASS ((uint32_t)(RCC_CR_HSEBYP | RCC_CR_HSEON)) |
AnnaBridge | 172:65be27845400 | 177 | |
AnnaBridge | 172:65be27845400 | 178 | /** |
AnnaBridge | 172:65be27845400 | 179 | * @} |
AnnaBridge | 172:65be27845400 | 180 | */ |
AnnaBridge | 172:65be27845400 | 181 | |
AnnaBridge | 172:65be27845400 | 182 | /** @defgroup RCC_LSE_Config RCC LSE Config |
AnnaBridge | 172:65be27845400 | 183 | * @{ |
AnnaBridge | 172:65be27845400 | 184 | */ |
AnnaBridge | 172:65be27845400 | 185 | #define RCC_LSE_OFF (0x00000000U) |
AnnaBridge | 172:65be27845400 | 186 | #define RCC_LSE_ON RCC_BDCR_LSEON |
AnnaBridge | 172:65be27845400 | 187 | #define RCC_LSE_BYPASS ((uint32_t)(RCC_BDCR_LSEBYP | RCC_BDCR_LSEON)) |
AnnaBridge | 172:65be27845400 | 188 | |
AnnaBridge | 172:65be27845400 | 189 | /** |
AnnaBridge | 172:65be27845400 | 190 | * @} |
AnnaBridge | 172:65be27845400 | 191 | */ |
AnnaBridge | 172:65be27845400 | 192 | |
AnnaBridge | 172:65be27845400 | 193 | /** @defgroup RCC_HSI_Config RCC HSI Config |
AnnaBridge | 172:65be27845400 | 194 | * @{ |
AnnaBridge | 172:65be27845400 | 195 | */ |
AnnaBridge | 172:65be27845400 | 196 | #define RCC_HSI_OFF (0x00000000U) /*!< HSI clock deactivation */ |
AnnaBridge | 172:65be27845400 | 197 | #define RCC_HSI_ON RCC_CR_HSION /*!< HSI clock activation */ |
AnnaBridge | 172:65be27845400 | 198 | |
AnnaBridge | 172:65be27845400 | 199 | #define RCC_HSI_DIV1 (RCC_CR_HSIDIV_1 | RCC_CR_HSION) /*!< HSI_DIV1 clock activation */ |
AnnaBridge | 172:65be27845400 | 200 | #define RCC_HSI_DIV2 (RCC_CR_HSIDIV_2 | RCC_CR_HSION) /*!< HSI_DIV2 clock activation */ |
AnnaBridge | 172:65be27845400 | 201 | #define RCC_HSI_DIV4 (RCC_CR_HSIDIV_4 | RCC_CR_HSION) /*!< HSI_DIV4 clock activation */ |
AnnaBridge | 172:65be27845400 | 202 | #define RCC_HSI_DIV8 (RCC_CR_HSIDIV | RCC_CR_HSION) /*!< HSI_DIV8 clock activation */ |
AnnaBridge | 172:65be27845400 | 203 | |
AnnaBridge | 172:65be27845400 | 204 | |
AnnaBridge | 172:65be27845400 | 205 | |
AnnaBridge | 172:65be27845400 | 206 | #define RCC_HSICALIBRATION_DEFAULT (0x20U) /* Default HSI calibration trimming value */ |
AnnaBridge | 172:65be27845400 | 207 | /** |
AnnaBridge | 172:65be27845400 | 208 | * @} |
AnnaBridge | 172:65be27845400 | 209 | */ |
AnnaBridge | 172:65be27845400 | 210 | |
AnnaBridge | 172:65be27845400 | 211 | /** @defgroup RCC_HSI48_Config RCC HSI48 Config |
AnnaBridge | 172:65be27845400 | 212 | * @{ |
AnnaBridge | 172:65be27845400 | 213 | */ |
AnnaBridge | 172:65be27845400 | 214 | #define RCC_HSI48_OFF ((uint8_t)0x00) |
AnnaBridge | 172:65be27845400 | 215 | #define RCC_HSI48_ON ((uint8_t)0x01) |
AnnaBridge | 172:65be27845400 | 216 | |
AnnaBridge | 172:65be27845400 | 217 | /** |
AnnaBridge | 172:65be27845400 | 218 | * @} |
AnnaBridge | 172:65be27845400 | 219 | */ |
AnnaBridge | 172:65be27845400 | 220 | |
AnnaBridge | 172:65be27845400 | 221 | /** @defgroup RCC_LSI_Config RCC LSI Config |
AnnaBridge | 172:65be27845400 | 222 | * @{ |
AnnaBridge | 172:65be27845400 | 223 | */ |
AnnaBridge | 172:65be27845400 | 224 | #define RCC_LSI_OFF (0x00000000U) |
AnnaBridge | 172:65be27845400 | 225 | #define RCC_LSI_ON RCC_CSR_LSION |
AnnaBridge | 172:65be27845400 | 226 | |
AnnaBridge | 172:65be27845400 | 227 | /** |
AnnaBridge | 172:65be27845400 | 228 | * @} |
AnnaBridge | 172:65be27845400 | 229 | */ |
AnnaBridge | 172:65be27845400 | 230 | |
AnnaBridge | 172:65be27845400 | 231 | /** @defgroup RCC_CSI_Config RCC CSI Config |
AnnaBridge | 172:65be27845400 | 232 | * @{ |
AnnaBridge | 172:65be27845400 | 233 | */ |
AnnaBridge | 172:65be27845400 | 234 | #define RCC_CSI_OFF (0x00000000U) |
AnnaBridge | 172:65be27845400 | 235 | #define RCC_CSI_ON RCC_CR_CSION |
AnnaBridge | 172:65be27845400 | 236 | |
AnnaBridge | 172:65be27845400 | 237 | #define RCC_CSICALIBRATION_DEFAULT (0x10U) /* Default CSI calibration trimming value */ |
AnnaBridge | 172:65be27845400 | 238 | |
AnnaBridge | 172:65be27845400 | 239 | /** |
AnnaBridge | 172:65be27845400 | 240 | * @} |
AnnaBridge | 172:65be27845400 | 241 | */ |
AnnaBridge | 172:65be27845400 | 242 | |
AnnaBridge | 172:65be27845400 | 243 | /** @defgroup RCC_PLL_Config RCC PLL Config |
AnnaBridge | 172:65be27845400 | 244 | * @{ |
AnnaBridge | 172:65be27845400 | 245 | */ |
AnnaBridge | 172:65be27845400 | 246 | #define RCC_PLL_NONE (0x00000000U) |
AnnaBridge | 172:65be27845400 | 247 | #define RCC_PLL_OFF (0x00000001U) |
AnnaBridge | 172:65be27845400 | 248 | #define RCC_PLL_ON (0x00000002U) |
AnnaBridge | 172:65be27845400 | 249 | |
AnnaBridge | 172:65be27845400 | 250 | /** |
AnnaBridge | 172:65be27845400 | 251 | * @} |
AnnaBridge | 172:65be27845400 | 252 | */ |
AnnaBridge | 172:65be27845400 | 253 | |
AnnaBridge | 172:65be27845400 | 254 | |
AnnaBridge | 172:65be27845400 | 255 | /** @defgroup RCC_PLL_Clock_Source RCC PLL Clock Source |
AnnaBridge | 172:65be27845400 | 256 | * @{ |
AnnaBridge | 172:65be27845400 | 257 | */ |
AnnaBridge | 172:65be27845400 | 258 | #define RCC_PLLSOURCE_HSI (0x00000000U) |
AnnaBridge | 172:65be27845400 | 259 | #define RCC_PLLSOURCE_CSI (0x00000001U) |
AnnaBridge | 172:65be27845400 | 260 | #define RCC_PLLSOURCE_HSE (0x00000002U) |
AnnaBridge | 172:65be27845400 | 261 | #define RCC_PLLSOURCE_NONE (0x00000003U) |
AnnaBridge | 172:65be27845400 | 262 | /** |
AnnaBridge | 172:65be27845400 | 263 | * @} |
AnnaBridge | 172:65be27845400 | 264 | */ |
AnnaBridge | 172:65be27845400 | 265 | |
AnnaBridge | 172:65be27845400 | 266 | /** @defgroup RCC_PLL_Clock_Output RCC PLL Clock Output |
AnnaBridge | 172:65be27845400 | 267 | * @{ |
AnnaBridge | 172:65be27845400 | 268 | */ |
AnnaBridge | 172:65be27845400 | 269 | #define RCC_PLL1_DIVP RCC_PLLCFGR_DIVP1EN |
AnnaBridge | 172:65be27845400 | 270 | #define RCC_PLL1_DIVQ RCC_PLLCFGR_DIVQ1EN |
AnnaBridge | 172:65be27845400 | 271 | #define RCC_PLL1_DIVR RCC_PLLCFGR_DIVR1EN |
AnnaBridge | 172:65be27845400 | 272 | |
AnnaBridge | 172:65be27845400 | 273 | /** |
AnnaBridge | 172:65be27845400 | 274 | * @} |
AnnaBridge | 172:65be27845400 | 275 | */ |
AnnaBridge | 172:65be27845400 | 276 | |
AnnaBridge | 172:65be27845400 | 277 | |
AnnaBridge | 172:65be27845400 | 278 | |
AnnaBridge | 172:65be27845400 | 279 | /** @defgroup RCC_PLL1_VCI_Range RCC PLL1 VCI Range |
AnnaBridge | 172:65be27845400 | 280 | * @{ |
AnnaBridge | 172:65be27845400 | 281 | */ |
AnnaBridge | 172:65be27845400 | 282 | #define RCC_PLL1VCIRANGE_0 RCC_PLLCFGR_PLL1RGE_0 |
AnnaBridge | 172:65be27845400 | 283 | #define RCC_PLL1VCIRANGE_1 RCC_PLLCFGR_PLL1RGE_1 |
AnnaBridge | 172:65be27845400 | 284 | #define RCC_PLL1VCIRANGE_2 RCC_PLLCFGR_PLL1RGE_2 |
AnnaBridge | 172:65be27845400 | 285 | #define RCC_PLL1VCIRANGE_3 RCC_PLLCFGR_PLL1RGE_3 |
AnnaBridge | 172:65be27845400 | 286 | |
AnnaBridge | 172:65be27845400 | 287 | |
AnnaBridge | 172:65be27845400 | 288 | /** |
AnnaBridge | 172:65be27845400 | 289 | * @} |
AnnaBridge | 172:65be27845400 | 290 | */ |
AnnaBridge | 172:65be27845400 | 291 | |
AnnaBridge | 172:65be27845400 | 292 | |
AnnaBridge | 172:65be27845400 | 293 | /** @defgroup RCC_PLL1_VCO_Range RCC PLL1 VCO Range |
AnnaBridge | 172:65be27845400 | 294 | * @{ |
AnnaBridge | 172:65be27845400 | 295 | */ |
AnnaBridge | 172:65be27845400 | 296 | #define RCC_PLL1VCOWIDE (0x00000000U) |
AnnaBridge | 172:65be27845400 | 297 | #define RCC_PLL1VCOMEDIUM RCC_PLLCFGR_PLL1VCOSEL |
AnnaBridge | 172:65be27845400 | 298 | |
AnnaBridge | 172:65be27845400 | 299 | /** |
AnnaBridge | 172:65be27845400 | 300 | * @} |
AnnaBridge | 172:65be27845400 | 301 | */ |
AnnaBridge | 172:65be27845400 | 302 | |
AnnaBridge | 172:65be27845400 | 303 | |
AnnaBridge | 172:65be27845400 | 304 | /** @defgroup RCC_System_Clock_Type RCC System Clock Type |
AnnaBridge | 172:65be27845400 | 305 | * @{ |
AnnaBridge | 172:65be27845400 | 306 | */ |
AnnaBridge | 172:65be27845400 | 307 | #define RCC_CLOCKTYPE_SYSCLK (0x00000001U) |
AnnaBridge | 172:65be27845400 | 308 | #define RCC_CLOCKTYPE_HCLK (0x00000002U) |
AnnaBridge | 172:65be27845400 | 309 | #define RCC_CLOCKTYPE_D1PCLK1 (0x00000004U) |
AnnaBridge | 172:65be27845400 | 310 | #define RCC_CLOCKTYPE_PCLK1 (0x00000008U) |
AnnaBridge | 172:65be27845400 | 311 | #define RCC_CLOCKTYPE_PCLK2 (0x00000010U) |
AnnaBridge | 172:65be27845400 | 312 | #define RCC_CLOCKTYPE_D3PCLK1 (0x00000020U) |
AnnaBridge | 172:65be27845400 | 313 | |
AnnaBridge | 172:65be27845400 | 314 | /** |
AnnaBridge | 172:65be27845400 | 315 | * @} |
AnnaBridge | 172:65be27845400 | 316 | */ |
AnnaBridge | 172:65be27845400 | 317 | |
AnnaBridge | 172:65be27845400 | 318 | /** @defgroup RCC_System_Clock_Source RCC System Clock Source |
AnnaBridge | 172:65be27845400 | 319 | * @{ |
AnnaBridge | 172:65be27845400 | 320 | */ |
AnnaBridge | 172:65be27845400 | 321 | #define RCC_SYSCLKSOURCE_CSI RCC_CFGR_SW_CSI |
AnnaBridge | 172:65be27845400 | 322 | #define RCC_SYSCLKSOURCE_HSI RCC_CFGR_SW_HSI |
AnnaBridge | 172:65be27845400 | 323 | #define RCC_SYSCLKSOURCE_HSE RCC_CFGR_SW_HSE |
AnnaBridge | 172:65be27845400 | 324 | #define RCC_SYSCLKSOURCE_PLLCLK RCC_CFGR_SW_PLL1 |
AnnaBridge | 172:65be27845400 | 325 | |
AnnaBridge | 172:65be27845400 | 326 | /** |
AnnaBridge | 172:65be27845400 | 327 | * @} |
AnnaBridge | 172:65be27845400 | 328 | */ |
AnnaBridge | 172:65be27845400 | 329 | |
AnnaBridge | 172:65be27845400 | 330 | /** @defgroup RCC_System_Clock_Source_Status System Clock Source Status |
AnnaBridge | 172:65be27845400 | 331 | * @{ |
AnnaBridge | 172:65be27845400 | 332 | */ |
AnnaBridge | 172:65be27845400 | 333 | #define RCC_SYSCLKSOURCE_STATUS_CSI RCC_CFGR_SWS_CSI /*!< CSI used as system clock */ |
AnnaBridge | 172:65be27845400 | 334 | #define RCC_SYSCLKSOURCE_STATUS_HSI RCC_CFGR_SWS_HSI /*!< HSI used as system clock */ |
AnnaBridge | 172:65be27845400 | 335 | #define RCC_SYSCLKSOURCE_STATUS_HSE RCC_CFGR_SWS_HSE /*!< HSE used as system clock */ |
AnnaBridge | 172:65be27845400 | 336 | #define RCC_SYSCLKSOURCE_STATUS_PLLCLK RCC_CFGR_SWS_PLL1 /*!< PLL1 used as system clock */ |
AnnaBridge | 172:65be27845400 | 337 | /** |
AnnaBridge | 172:65be27845400 | 338 | * @} |
AnnaBridge | 172:65be27845400 | 339 | */ |
AnnaBridge | 172:65be27845400 | 340 | |
AnnaBridge | 172:65be27845400 | 341 | /** @defgroup RCC_SYS_Clock_Source RCC SYS Clock Source |
AnnaBridge | 172:65be27845400 | 342 | * @{ |
AnnaBridge | 172:65be27845400 | 343 | */ |
AnnaBridge | 172:65be27845400 | 344 | #define RCC_SYSCLK_DIV1 RCC_D1CFGR_D1CPRE_DIV1 |
AnnaBridge | 172:65be27845400 | 345 | #define RCC_SYSCLK_DIV2 RCC_D1CFGR_D1CPRE_DIV2 |
AnnaBridge | 172:65be27845400 | 346 | #define RCC_SYSCLK_DIV4 RCC_D1CFGR_D1CPRE_DIV4 |
AnnaBridge | 172:65be27845400 | 347 | #define RCC_SYSCLK_DIV8 RCC_D1CFGR_D1CPRE_DIV8 |
AnnaBridge | 172:65be27845400 | 348 | #define RCC_SYSCLK_DIV16 RCC_D1CFGR_D1CPRE_DIV16 |
AnnaBridge | 172:65be27845400 | 349 | #define RCC_SYSCLK_DIV64 RCC_D1CFGR_D1CPRE_DIV64 |
AnnaBridge | 172:65be27845400 | 350 | #define RCC_SYSCLK_DIV128 RCC_D1CFGR_D1CPRE_DIV128 |
AnnaBridge | 172:65be27845400 | 351 | #define RCC_SYSCLK_DIV256 RCC_D1CFGR_D1CPRE_DIV256 |
AnnaBridge | 172:65be27845400 | 352 | #define RCC_SYSCLK_DIV512 RCC_D1CFGR_D1CPRE_DIV512 |
AnnaBridge | 172:65be27845400 | 353 | |
AnnaBridge | 172:65be27845400 | 354 | /** |
AnnaBridge | 172:65be27845400 | 355 | * @} |
AnnaBridge | 172:65be27845400 | 356 | */ |
AnnaBridge | 172:65be27845400 | 357 | |
AnnaBridge | 172:65be27845400 | 358 | |
AnnaBridge | 172:65be27845400 | 359 | /** @defgroup RCC_HCLK_Clock_Source RCC HCLK Clock Source |
AnnaBridge | 172:65be27845400 | 360 | * @{ |
AnnaBridge | 172:65be27845400 | 361 | */ |
AnnaBridge | 172:65be27845400 | 362 | #define RCC_HCLK_DIV1 RCC_D1CFGR_HPRE_DIV1 |
AnnaBridge | 172:65be27845400 | 363 | #define RCC_HCLK_DIV2 RCC_D1CFGR_HPRE_DIV2 |
AnnaBridge | 172:65be27845400 | 364 | #define RCC_HCLK_DIV4 RCC_D1CFGR_HPRE_DIV4 |
AnnaBridge | 172:65be27845400 | 365 | #define RCC_HCLK_DIV8 RCC_D1CFGR_HPRE_DIV8 |
AnnaBridge | 172:65be27845400 | 366 | #define RCC_HCLK_DIV16 RCC_D1CFGR_HPRE_DIV16 |
AnnaBridge | 172:65be27845400 | 367 | #define RCC_HCLK_DIV64 RCC_D1CFGR_HPRE_DIV64 |
AnnaBridge | 172:65be27845400 | 368 | #define RCC_HCLK_DIV128 RCC_D1CFGR_HPRE_DIV128 |
AnnaBridge | 172:65be27845400 | 369 | #define RCC_HCLK_DIV256 RCC_D1CFGR_HPRE_DIV256 |
AnnaBridge | 172:65be27845400 | 370 | #define RCC_HCLK_DIV512 RCC_D1CFGR_HPRE_DIV512 |
AnnaBridge | 172:65be27845400 | 371 | |
AnnaBridge | 172:65be27845400 | 372 | /** |
AnnaBridge | 172:65be27845400 | 373 | * @} |
AnnaBridge | 172:65be27845400 | 374 | */ |
AnnaBridge | 172:65be27845400 | 375 | |
AnnaBridge | 172:65be27845400 | 376 | /** @defgroup RCC_APB3_Clock_Source RCC APB3 Clock Source |
AnnaBridge | 172:65be27845400 | 377 | * @{ |
AnnaBridge | 172:65be27845400 | 378 | */ |
AnnaBridge | 172:65be27845400 | 379 | #define RCC_APB3_DIV1 RCC_D1CFGR_D1PPRE_DIV1 |
AnnaBridge | 172:65be27845400 | 380 | #define RCC_APB3_DIV2 RCC_D1CFGR_D1PPRE_DIV2 |
AnnaBridge | 172:65be27845400 | 381 | #define RCC_APB3_DIV4 RCC_D1CFGR_D1PPRE_DIV4 |
AnnaBridge | 172:65be27845400 | 382 | #define RCC_APB3_DIV8 RCC_D1CFGR_D1PPRE_DIV8 |
AnnaBridge | 172:65be27845400 | 383 | #define RCC_APB3_DIV16 RCC_D1CFGR_D1PPRE_DIV16 |
AnnaBridge | 172:65be27845400 | 384 | |
AnnaBridge | 172:65be27845400 | 385 | /** |
AnnaBridge | 172:65be27845400 | 386 | * @} |
AnnaBridge | 172:65be27845400 | 387 | */ |
AnnaBridge | 172:65be27845400 | 388 | |
AnnaBridge | 172:65be27845400 | 389 | /** @defgroup RCC_APB1_Clock_Source RCC APB1 Clock Source |
AnnaBridge | 172:65be27845400 | 390 | * @{ |
AnnaBridge | 172:65be27845400 | 391 | */ |
AnnaBridge | 172:65be27845400 | 392 | #define RCC_APB1_DIV1 RCC_D2CFGR_D2PPRE1_DIV1 |
AnnaBridge | 172:65be27845400 | 393 | #define RCC_APB1_DIV2 RCC_D2CFGR_D2PPRE1_DIV2 |
AnnaBridge | 172:65be27845400 | 394 | #define RCC_APB1_DIV4 RCC_D2CFGR_D2PPRE1_DIV4 |
AnnaBridge | 172:65be27845400 | 395 | #define RCC_APB1_DIV8 RCC_D2CFGR_D2PPRE1_DIV8 |
AnnaBridge | 172:65be27845400 | 396 | #define RCC_APB1_DIV16 RCC_D2CFGR_D2PPRE1_DIV16 |
AnnaBridge | 172:65be27845400 | 397 | |
AnnaBridge | 172:65be27845400 | 398 | /** |
AnnaBridge | 172:65be27845400 | 399 | * @} |
AnnaBridge | 172:65be27845400 | 400 | */ |
AnnaBridge | 172:65be27845400 | 401 | |
AnnaBridge | 172:65be27845400 | 402 | /** @defgroup RCC_APB2_Clock_Source RCC APB2 Clock Source |
AnnaBridge | 172:65be27845400 | 403 | * @{ |
AnnaBridge | 172:65be27845400 | 404 | */ |
AnnaBridge | 172:65be27845400 | 405 | #define RCC_APB2_DIV1 RCC_D2CFGR_D2PPRE2_DIV1 |
AnnaBridge | 172:65be27845400 | 406 | #define RCC_APB2_DIV2 RCC_D2CFGR_D2PPRE2_DIV2 |
AnnaBridge | 172:65be27845400 | 407 | #define RCC_APB2_DIV4 RCC_D2CFGR_D2PPRE2_DIV4 |
AnnaBridge | 172:65be27845400 | 408 | #define RCC_APB2_DIV8 RCC_D2CFGR_D2PPRE2_DIV8 |
AnnaBridge | 172:65be27845400 | 409 | #define RCC_APB2_DIV16 RCC_D2CFGR_D2PPRE2_DIV16 |
AnnaBridge | 172:65be27845400 | 410 | |
AnnaBridge | 172:65be27845400 | 411 | /** |
AnnaBridge | 172:65be27845400 | 412 | * @} |
AnnaBridge | 172:65be27845400 | 413 | */ |
AnnaBridge | 172:65be27845400 | 414 | |
AnnaBridge | 172:65be27845400 | 415 | /** @defgroup RCC_APB4_Clock_Source RCC APB4 Clock Source |
AnnaBridge | 172:65be27845400 | 416 | * @{ |
AnnaBridge | 172:65be27845400 | 417 | */ |
AnnaBridge | 172:65be27845400 | 418 | #define RCC_APB4_DIV1 RCC_D3CFGR_D3PPRE_DIV1 |
AnnaBridge | 172:65be27845400 | 419 | #define RCC_APB4_DIV2 RCC_D3CFGR_D3PPRE_DIV2 |
AnnaBridge | 172:65be27845400 | 420 | #define RCC_APB4_DIV4 RCC_D3CFGR_D3PPRE_DIV4 |
AnnaBridge | 172:65be27845400 | 421 | #define RCC_APB4_DIV8 RCC_D3CFGR_D3PPRE_DIV8 |
AnnaBridge | 172:65be27845400 | 422 | #define RCC_APB4_DIV16 RCC_D3CFGR_D3PPRE_DIV16 |
AnnaBridge | 172:65be27845400 | 423 | |
AnnaBridge | 172:65be27845400 | 424 | /** |
AnnaBridge | 172:65be27845400 | 425 | * @} |
AnnaBridge | 172:65be27845400 | 426 | */ |
AnnaBridge | 172:65be27845400 | 427 | |
AnnaBridge | 172:65be27845400 | 428 | /** @defgroup RCC_RTC_Clock_Source RCC RTC Clock Source |
AnnaBridge | 172:65be27845400 | 429 | * @{ |
AnnaBridge | 172:65be27845400 | 430 | */ |
AnnaBridge | 172:65be27845400 | 431 | #define RCC_RTCCLKSOURCE_LSE (0x00000100U) |
AnnaBridge | 172:65be27845400 | 432 | #define RCC_RTCCLKSOURCE_LSI (0x00000200U) |
AnnaBridge | 172:65be27845400 | 433 | #define RCC_RTCCLKSOURCE_HSE_DIV2 (0x00002300U) |
AnnaBridge | 172:65be27845400 | 434 | #define RCC_RTCCLKSOURCE_HSE_DIV3 (0x00003300U) |
AnnaBridge | 172:65be27845400 | 435 | #define RCC_RTCCLKSOURCE_HSE_DIV4 (0x00004300U) |
AnnaBridge | 172:65be27845400 | 436 | #define RCC_RTCCLKSOURCE_HSE_DIV5 (0x00005300U) |
AnnaBridge | 172:65be27845400 | 437 | #define RCC_RTCCLKSOURCE_HSE_DIV6 (0x00006300U) |
AnnaBridge | 172:65be27845400 | 438 | #define RCC_RTCCLKSOURCE_HSE_DIV7 (0x00007300U) |
AnnaBridge | 172:65be27845400 | 439 | #define RCC_RTCCLKSOURCE_HSE_DIV8 (0x00008300U) |
AnnaBridge | 172:65be27845400 | 440 | #define RCC_RTCCLKSOURCE_HSE_DIV9 (0x00009300U) |
AnnaBridge | 172:65be27845400 | 441 | #define RCC_RTCCLKSOURCE_HSE_DIV10 (0x0000A300U) |
AnnaBridge | 172:65be27845400 | 442 | #define RCC_RTCCLKSOURCE_HSE_DIV11 (0x0000B300U) |
AnnaBridge | 172:65be27845400 | 443 | #define RCC_RTCCLKSOURCE_HSE_DIV12 (0x0000C300U) |
AnnaBridge | 172:65be27845400 | 444 | #define RCC_RTCCLKSOURCE_HSE_DIV13 (0x0000D300U) |
AnnaBridge | 172:65be27845400 | 445 | #define RCC_RTCCLKSOURCE_HSE_DIV14 (0x0000E300U) |
AnnaBridge | 172:65be27845400 | 446 | #define RCC_RTCCLKSOURCE_HSE_DIV15 (0x0000F300U) |
AnnaBridge | 172:65be27845400 | 447 | #define RCC_RTCCLKSOURCE_HSE_DIV16 (0x00010300U) |
AnnaBridge | 172:65be27845400 | 448 | #define RCC_RTCCLKSOURCE_HSE_DIV17 (0x00011300U) |
AnnaBridge | 172:65be27845400 | 449 | #define RCC_RTCCLKSOURCE_HSE_DIV18 (0x00012300U) |
AnnaBridge | 172:65be27845400 | 450 | #define RCC_RTCCLKSOURCE_HSE_DIV19 (0x00013300U) |
AnnaBridge | 172:65be27845400 | 451 | #define RCC_RTCCLKSOURCE_HSE_DIV20 (0x00014300U) |
AnnaBridge | 172:65be27845400 | 452 | #define RCC_RTCCLKSOURCE_HSE_DIV21 (0x00015300U) |
AnnaBridge | 172:65be27845400 | 453 | #define RCC_RTCCLKSOURCE_HSE_DIV22 (0x00016300U) |
AnnaBridge | 172:65be27845400 | 454 | #define RCC_RTCCLKSOURCE_HSE_DIV23 (0x00017300U) |
AnnaBridge | 172:65be27845400 | 455 | #define RCC_RTCCLKSOURCE_HSE_DIV24 (0x00018300U) |
AnnaBridge | 172:65be27845400 | 456 | #define RCC_RTCCLKSOURCE_HSE_DIV25 (0x00019300U) |
AnnaBridge | 172:65be27845400 | 457 | #define RCC_RTCCLKSOURCE_HSE_DIV26 (0x0001A300U) |
AnnaBridge | 172:65be27845400 | 458 | #define RCC_RTCCLKSOURCE_HSE_DIV27 (0x0001B300U) |
AnnaBridge | 172:65be27845400 | 459 | #define RCC_RTCCLKSOURCE_HSE_DIV28 (0x0001C300U) |
AnnaBridge | 172:65be27845400 | 460 | #define RCC_RTCCLKSOURCE_HSE_DIV29 (0x0001D300U) |
AnnaBridge | 172:65be27845400 | 461 | #define RCC_RTCCLKSOURCE_HSE_DIV30 (0x0001E300U) |
AnnaBridge | 172:65be27845400 | 462 | #define RCC_RTCCLKSOURCE_HSE_DIV31 (0x0001F300U) |
AnnaBridge | 172:65be27845400 | 463 | #define RCC_RTCCLKSOURCE_HSE_DIV32 (0x00020300U) |
AnnaBridge | 172:65be27845400 | 464 | #define RCC_RTCCLKSOURCE_HSE_DIV33 (0x00021300U) |
AnnaBridge | 172:65be27845400 | 465 | #define RCC_RTCCLKSOURCE_HSE_DIV34 (0x00022300U) |
AnnaBridge | 172:65be27845400 | 466 | #define RCC_RTCCLKSOURCE_HSE_DIV35 (0x00023300U) |
AnnaBridge | 172:65be27845400 | 467 | #define RCC_RTCCLKSOURCE_HSE_DIV36 (0x00024300U) |
AnnaBridge | 172:65be27845400 | 468 | #define RCC_RTCCLKSOURCE_HSE_DIV37 (0x00025300U) |
AnnaBridge | 172:65be27845400 | 469 | #define RCC_RTCCLKSOURCE_HSE_DIV38 (0x00026300U) |
AnnaBridge | 172:65be27845400 | 470 | #define RCC_RTCCLKSOURCE_HSE_DIV39 (0x00027300U) |
AnnaBridge | 172:65be27845400 | 471 | #define RCC_RTCCLKSOURCE_HSE_DIV40 (0x00028300U) |
AnnaBridge | 172:65be27845400 | 472 | #define RCC_RTCCLKSOURCE_HSE_DIV41 (0x00029300U) |
AnnaBridge | 172:65be27845400 | 473 | #define RCC_RTCCLKSOURCE_HSE_DIV42 (0x0002A300U) |
AnnaBridge | 172:65be27845400 | 474 | #define RCC_RTCCLKSOURCE_HSE_DIV43 (0x0002B300U) |
AnnaBridge | 172:65be27845400 | 475 | #define RCC_RTCCLKSOURCE_HSE_DIV44 (0x0002C300U) |
AnnaBridge | 172:65be27845400 | 476 | #define RCC_RTCCLKSOURCE_HSE_DIV45 (0x0002D300U) |
AnnaBridge | 172:65be27845400 | 477 | #define RCC_RTCCLKSOURCE_HSE_DIV46 (0x0002E300U) |
AnnaBridge | 172:65be27845400 | 478 | #define RCC_RTCCLKSOURCE_HSE_DIV47 (0x0002F300U) |
AnnaBridge | 172:65be27845400 | 479 | #define RCC_RTCCLKSOURCE_HSE_DIV48 (0x00030300U) |
AnnaBridge | 172:65be27845400 | 480 | #define RCC_RTCCLKSOURCE_HSE_DIV49 (0x00031300U) |
AnnaBridge | 172:65be27845400 | 481 | #define RCC_RTCCLKSOURCE_HSE_DIV50 (0x00032300U) |
AnnaBridge | 172:65be27845400 | 482 | #define RCC_RTCCLKSOURCE_HSE_DIV51 (0x00033300U) |
AnnaBridge | 172:65be27845400 | 483 | #define RCC_RTCCLKSOURCE_HSE_DIV52 (0x00034300U) |
AnnaBridge | 172:65be27845400 | 484 | #define RCC_RTCCLKSOURCE_HSE_DIV53 (0x00035300U) |
AnnaBridge | 172:65be27845400 | 485 | #define RCC_RTCCLKSOURCE_HSE_DIV54 (0x00036300U) |
AnnaBridge | 172:65be27845400 | 486 | #define RCC_RTCCLKSOURCE_HSE_DIV55 (0x00037300U) |
AnnaBridge | 172:65be27845400 | 487 | #define RCC_RTCCLKSOURCE_HSE_DIV56 (0x00038300U) |
AnnaBridge | 172:65be27845400 | 488 | #define RCC_RTCCLKSOURCE_HSE_DIV57 (0x00039300U) |
AnnaBridge | 172:65be27845400 | 489 | #define RCC_RTCCLKSOURCE_HSE_DIV58 (0x0003A300U) |
AnnaBridge | 172:65be27845400 | 490 | #define RCC_RTCCLKSOURCE_HSE_DIV59 (0x0003B300U) |
AnnaBridge | 172:65be27845400 | 491 | #define RCC_RTCCLKSOURCE_HSE_DIV60 (0x0003C300U) |
AnnaBridge | 172:65be27845400 | 492 | #define RCC_RTCCLKSOURCE_HSE_DIV61 (0x0003D300U) |
AnnaBridge | 172:65be27845400 | 493 | #define RCC_RTCCLKSOURCE_HSE_DIV62 (0x0003E300U) |
AnnaBridge | 172:65be27845400 | 494 | #define RCC_RTCCLKSOURCE_HSE_DIV63 (0x0003F300U) |
AnnaBridge | 172:65be27845400 | 495 | |
AnnaBridge | 172:65be27845400 | 496 | |
AnnaBridge | 172:65be27845400 | 497 | /** |
AnnaBridge | 172:65be27845400 | 498 | * @} |
AnnaBridge | 172:65be27845400 | 499 | */ |
AnnaBridge | 172:65be27845400 | 500 | |
AnnaBridge | 172:65be27845400 | 501 | |
AnnaBridge | 172:65be27845400 | 502 | /** @defgroup RCC_MCO_Index RCC MCO Index |
AnnaBridge | 172:65be27845400 | 503 | * @{ |
AnnaBridge | 172:65be27845400 | 504 | */ |
AnnaBridge | 172:65be27845400 | 505 | #define RCC_MCO1 (0x00000000U) |
AnnaBridge | 172:65be27845400 | 506 | #define RCC_MCO2 (0x00000001U) |
AnnaBridge | 172:65be27845400 | 507 | |
AnnaBridge | 172:65be27845400 | 508 | /** |
AnnaBridge | 172:65be27845400 | 509 | * @} |
AnnaBridge | 172:65be27845400 | 510 | */ |
AnnaBridge | 172:65be27845400 | 511 | |
AnnaBridge | 172:65be27845400 | 512 | /** @defgroup RCC_MCO1_Clock_Source RCC MCO1 Clock Source |
AnnaBridge | 172:65be27845400 | 513 | * @{ |
AnnaBridge | 172:65be27845400 | 514 | */ |
AnnaBridge | 172:65be27845400 | 515 | #define RCC_MCO1SOURCE_HSI (0x00000000U) |
AnnaBridge | 172:65be27845400 | 516 | #define RCC_MCO1SOURCE_LSE RCC_CFGR_MCO1_0 |
AnnaBridge | 172:65be27845400 | 517 | #define RCC_MCO1SOURCE_HSE RCC_CFGR_MCO1_1 |
AnnaBridge | 172:65be27845400 | 518 | #define RCC_MCO1SOURCE_PLL1QCLK ((uint32_t)RCC_CFGR_MCO1_0 | RCC_CFGR_MCO1_1) |
AnnaBridge | 172:65be27845400 | 519 | #define RCC_MCO1SOURCE_HSI48 RCC_CFGR_MCO1_2 |
AnnaBridge | 172:65be27845400 | 520 | |
AnnaBridge | 172:65be27845400 | 521 | /** |
AnnaBridge | 172:65be27845400 | 522 | * @} |
AnnaBridge | 172:65be27845400 | 523 | */ |
AnnaBridge | 172:65be27845400 | 524 | |
AnnaBridge | 172:65be27845400 | 525 | /** @defgroup RCC_MCO2_Clock_Source RCC MCO2 Clock Source |
AnnaBridge | 172:65be27845400 | 526 | * @{ |
AnnaBridge | 172:65be27845400 | 527 | */ |
AnnaBridge | 172:65be27845400 | 528 | #define RCC_MCO2SOURCE_SYSCLK (0x00000000U) |
AnnaBridge | 172:65be27845400 | 529 | #define RCC_MCO2SOURCE_PLL2PCLK RCC_CFGR_MCO2_0 |
AnnaBridge | 172:65be27845400 | 530 | #define RCC_MCO2SOURCE_HSE RCC_CFGR_MCO2_1 |
AnnaBridge | 172:65be27845400 | 531 | #define RCC_MCO2SOURCE_PLLCLK ((uint32_t)RCC_CFGR_MCO2_0 | RCC_CFGR_MCO2_1) |
AnnaBridge | 172:65be27845400 | 532 | #define RCC_MCO2SOURCE_CSICLK RCC_CFGR_MCO2_2 |
AnnaBridge | 172:65be27845400 | 533 | #define RCC_MCO2SOURCE_LSICLK ((uint32_t)RCC_CFGR_MCO2_0 | RCC_CFGR_MCO2_2) |
AnnaBridge | 172:65be27845400 | 534 | |
AnnaBridge | 172:65be27845400 | 535 | /** |
AnnaBridge | 172:65be27845400 | 536 | * @} |
AnnaBridge | 172:65be27845400 | 537 | */ |
AnnaBridge | 172:65be27845400 | 538 | |
AnnaBridge | 172:65be27845400 | 539 | /** @defgroup RCC_MCOx_Clock_Prescaler RCC MCOx Clock Prescaler |
AnnaBridge | 172:65be27845400 | 540 | * @{ |
AnnaBridge | 172:65be27845400 | 541 | */ |
AnnaBridge | 172:65be27845400 | 542 | #define RCC_MCODIV_1 RCC_CFGR_MCO1PRE_0 |
AnnaBridge | 172:65be27845400 | 543 | #define RCC_MCODIV_2 RCC_CFGR_MCO1PRE_1 |
AnnaBridge | 172:65be27845400 | 544 | #define RCC_MCODIV_3 ((uint32_t)RCC_CFGR_MCO1PRE_0 | RCC_CFGR_MCO1PRE_1) |
AnnaBridge | 172:65be27845400 | 545 | #define RCC_MCODIV_4 RCC_CFGR_MCO1PRE_2 |
AnnaBridge | 172:65be27845400 | 546 | #define RCC_MCODIV_5 ((uint32_t)RCC_CFGR_MCO1PRE_0 | RCC_CFGR_MCO1PRE_2) |
AnnaBridge | 172:65be27845400 | 547 | #define RCC_MCODIV_6 ((uint32_t)RCC_CFGR_MCO1PRE_1 | RCC_CFGR_MCO1PRE_2) |
AnnaBridge | 172:65be27845400 | 548 | #define RCC_MCODIV_7 ((uint32_t)RCC_CFGR_MCO1PRE_0 | RCC_CFGR_MCO1PRE_1 | RCC_CFGR_MCO1PRE_2) |
AnnaBridge | 172:65be27845400 | 549 | #define RCC_MCODIV_8 RCC_CFGR_MCO1PRE_3 |
AnnaBridge | 172:65be27845400 | 550 | #define RCC_MCODIV_9 ((uint32_t)RCC_CFGR_MCO1PRE_0 | RCC_CFGR_MCO1PRE_3) |
AnnaBridge | 172:65be27845400 | 551 | #define RCC_MCODIV_10 ((uint32_t)RCC_CFGR_MCO1PRE_1 | RCC_CFGR_MCO1PRE_3) |
AnnaBridge | 172:65be27845400 | 552 | #define RCC_MCODIV_11 ((uint32_t)RCC_CFGR_MCO1PRE_0 | RCC_CFGR_MCO1PRE_1 | RCC_CFGR_MCO1PRE_3) |
AnnaBridge | 172:65be27845400 | 553 | #define RCC_MCODIV_12 ((uint32_t)RCC_CFGR_MCO1PRE_2 | RCC_CFGR_MCO1PRE_3) |
AnnaBridge | 172:65be27845400 | 554 | #define RCC_MCODIV_13 ((uint32_t)RCC_CFGR_MCO1PRE_0 | RCC_CFGR_MCO1PRE_2 | RCC_CFGR_MCO1PRE_3) |
AnnaBridge | 172:65be27845400 | 555 | #define RCC_MCODIV_14 ((uint32_t)RCC_CFGR_MCO1PRE_1 | RCC_CFGR_MCO1PRE_2 | RCC_CFGR_MCO1PRE_3) |
AnnaBridge | 172:65be27845400 | 556 | #define RCC_MCODIV_15 RCC_CFGR_MCO1PRE |
AnnaBridge | 172:65be27845400 | 557 | |
AnnaBridge | 172:65be27845400 | 558 | |
AnnaBridge | 172:65be27845400 | 559 | /** |
AnnaBridge | 172:65be27845400 | 560 | * @} |
AnnaBridge | 172:65be27845400 | 561 | */ |
AnnaBridge | 172:65be27845400 | 562 | |
AnnaBridge | 172:65be27845400 | 563 | /** @defgroup RCC_Interrupt RCC Interrupt |
AnnaBridge | 172:65be27845400 | 564 | * @{ |
AnnaBridge | 172:65be27845400 | 565 | */ |
AnnaBridge | 172:65be27845400 | 566 | #define RCC_IT_LSIRDY (0x00000001U) |
AnnaBridge | 172:65be27845400 | 567 | #define RCC_IT_LSERDY (0x00000002U) |
AnnaBridge | 172:65be27845400 | 568 | #define RCC_IT_HSIRDY (0x00000004U) |
AnnaBridge | 172:65be27845400 | 569 | #define RCC_IT_HSERDY (0x00000008U) |
AnnaBridge | 172:65be27845400 | 570 | #define RCC_IT_CSIRDY (0x00000010U) |
AnnaBridge | 172:65be27845400 | 571 | #define RCC_IT_HSI48RDY (0x00000020U) |
AnnaBridge | 172:65be27845400 | 572 | #define RCC_IT_PLLRDY (0x00000040U) |
AnnaBridge | 172:65be27845400 | 573 | #define RCC_IT_PLL2RDY (0x00000080U) |
AnnaBridge | 172:65be27845400 | 574 | #define RCC_IT_PLL3RDY (0x00000100U) |
AnnaBridge | 172:65be27845400 | 575 | #define RCC_IT_LSECSS (0x00000200U) |
AnnaBridge | 172:65be27845400 | 576 | #define RCC_IT_CSS (0x00000400U) |
AnnaBridge | 172:65be27845400 | 577 | /** |
AnnaBridge | 172:65be27845400 | 578 | * @} |
AnnaBridge | 172:65be27845400 | 579 | */ |
AnnaBridge | 172:65be27845400 | 580 | |
AnnaBridge | 172:65be27845400 | 581 | /** @defgroup RCC_Flag RCC Flag |
AnnaBridge | 172:65be27845400 | 582 | * Elements values convention: 0XXYYYYYb |
AnnaBridge | 172:65be27845400 | 583 | * - YYYYY : Flag position in the register |
AnnaBridge | 172:65be27845400 | 584 | * - 0XX : Register index |
AnnaBridge | 172:65be27845400 | 585 | * - 01: CR register |
AnnaBridge | 172:65be27845400 | 586 | * - 10: BDCR register |
AnnaBridge | 172:65be27845400 | 587 | * - 11: CSR register |
AnnaBridge | 172:65be27845400 | 588 | * @{ |
AnnaBridge | 172:65be27845400 | 589 | */ |
AnnaBridge | 172:65be27845400 | 590 | /* Flags in the CR register */ |
AnnaBridge | 172:65be27845400 | 591 | #define RCC_FLAG_HSIRDY ((uint8_t)0x22) |
AnnaBridge | 172:65be27845400 | 592 | #define RCC_FLAG_HSIDIV ((uint8_t)0x25) |
AnnaBridge | 172:65be27845400 | 593 | #define RCC_FLAG_CSIRDY ((uint8_t)0x28) |
AnnaBridge | 172:65be27845400 | 594 | #define RCC_FLAG_HSI48RDY ((uint8_t)0x2D) |
AnnaBridge | 172:65be27845400 | 595 | #define RCC_FLAG_D1CKRDY ((uint8_t)0x2E) |
AnnaBridge | 172:65be27845400 | 596 | #define RCC_FLAG_D2CKRDY ((uint8_t)0x2F) |
AnnaBridge | 172:65be27845400 | 597 | #define RCC_FLAG_HSERDY ((uint8_t)0x31) |
AnnaBridge | 172:65be27845400 | 598 | #define RCC_FLAG_PLLRDY ((uint8_t)0x39) |
AnnaBridge | 172:65be27845400 | 599 | #define RCC_FLAG_PLL2RDY ((uint8_t)0x3B) |
AnnaBridge | 172:65be27845400 | 600 | #define RCC_FLAG_PLL3RDY ((uint8_t)0x3D) |
AnnaBridge | 172:65be27845400 | 601 | /* Flags in the BDCR register */ |
AnnaBridge | 172:65be27845400 | 602 | #define RCC_FLAG_LSERDY ((uint8_t)0x41) |
AnnaBridge | 172:65be27845400 | 603 | |
AnnaBridge | 172:65be27845400 | 604 | /* Flags in the CSR register */ |
AnnaBridge | 172:65be27845400 | 605 | #define RCC_FLAG_LSIRDY ((uint8_t)0x61) |
AnnaBridge | 172:65be27845400 | 606 | |
AnnaBridge | 172:65be27845400 | 607 | /* Flags in the RSR register */ |
AnnaBridge | 172:65be27845400 | 608 | #define RCC_FLAG_CPURST ((uint8_t)0x91) |
AnnaBridge | 172:65be27845400 | 609 | |
AnnaBridge | 172:65be27845400 | 610 | #define RCC_FLAG_D1RST ((uint8_t)0x93) |
AnnaBridge | 172:65be27845400 | 611 | #define RCC_FLAG_D2RST ((uint8_t)0x94) |
AnnaBridge | 172:65be27845400 | 612 | #define RCC_FLAG_BORRST ((uint8_t)0x95) |
AnnaBridge | 172:65be27845400 | 613 | #define RCC_FLAG_PINRST ((uint8_t)0x96) |
AnnaBridge | 172:65be27845400 | 614 | #define RCC_FLAG_PORRST ((uint8_t)0x97) |
AnnaBridge | 172:65be27845400 | 615 | #define RCC_FLAG_SFTRST ((uint8_t)0x98) |
AnnaBridge | 172:65be27845400 | 616 | #define RCC_FLAG_IWDG1RST ((uint8_t)0x9A) |
AnnaBridge | 172:65be27845400 | 617 | #define RCC_FLAG_WWDG1RST ((uint8_t)0x9C) |
AnnaBridge | 172:65be27845400 | 618 | #define RCC_FLAG_LPWR1RST ((uint8_t)0x9E) |
AnnaBridge | 172:65be27845400 | 619 | #define RCC_FLAG_LPWR2RST ((uint8_t)0x9F) |
AnnaBridge | 172:65be27845400 | 620 | |
AnnaBridge | 172:65be27845400 | 621 | |
AnnaBridge | 172:65be27845400 | 622 | /** |
AnnaBridge | 172:65be27845400 | 623 | * @} |
AnnaBridge | 172:65be27845400 | 624 | */ |
AnnaBridge | 172:65be27845400 | 625 | |
AnnaBridge | 172:65be27845400 | 626 | /** @defgroup RCC_LSEDrive_Config LSE Drive Config |
AnnaBridge | 172:65be27845400 | 627 | * @{ |
AnnaBridge | 172:65be27845400 | 628 | */ |
AnnaBridge | 172:65be27845400 | 629 | #define RCC_LSEDRIVE_LOW (0x00000000U) /*!< LSE low drive capability */ |
AnnaBridge | 172:65be27845400 | 630 | #define RCC_LSEDRIVE_MEDIUMLOW RCC_BDCR_LSEDRV_0 /*!< LSE medium low drive capability */ |
AnnaBridge | 172:65be27845400 | 631 | #define RCC_LSEDRIVE_MEDIUMHIGH RCC_BDCR_LSEDRV_1 /*!< LSE medium high drive capability */ |
AnnaBridge | 172:65be27845400 | 632 | #define RCC_LSEDRIVE_HIGH RCC_BDCR_LSEDRV /*!< LSE high drive capability */ |
AnnaBridge | 172:65be27845400 | 633 | /** |
AnnaBridge | 172:65be27845400 | 634 | * @} |
AnnaBridge | 172:65be27845400 | 635 | */ |
AnnaBridge | 172:65be27845400 | 636 | |
AnnaBridge | 172:65be27845400 | 637 | /** @defgroup RCC_Stop_WakeUpClock RCC Stop WakeUpClock |
AnnaBridge | 172:65be27845400 | 638 | * @{ |
AnnaBridge | 172:65be27845400 | 639 | */ |
AnnaBridge | 172:65be27845400 | 640 | #define RCC_STOP_WAKEUPCLOCK_HSI (0x00000000U) |
AnnaBridge | 172:65be27845400 | 641 | #define RCC_STOP_WAKEUPCLOCK_CSI RCC_CFGR_STOPWUCK |
AnnaBridge | 172:65be27845400 | 642 | |
AnnaBridge | 172:65be27845400 | 643 | /** |
AnnaBridge | 172:65be27845400 | 644 | * @} |
AnnaBridge | 172:65be27845400 | 645 | */ |
AnnaBridge | 172:65be27845400 | 646 | |
AnnaBridge | 172:65be27845400 | 647 | /** @defgroup RCC_Stop_KernelWakeUpClock RCC Stop KernelWakeUpClock |
AnnaBridge | 172:65be27845400 | 648 | * @{ |
AnnaBridge | 172:65be27845400 | 649 | */ |
AnnaBridge | 172:65be27845400 | 650 | #define RCC_STOP_KERWAKEUPCLOCK_HSI (0x00000000U) |
AnnaBridge | 172:65be27845400 | 651 | #define RCC_STOP_KERWAKEUPCLOCK_CSI RCC_CFGR_STOPKERWUCK |
AnnaBridge | 172:65be27845400 | 652 | |
AnnaBridge | 172:65be27845400 | 653 | |
AnnaBridge | 172:65be27845400 | 654 | /** |
AnnaBridge | 172:65be27845400 | 655 | * @} |
AnnaBridge | 172:65be27845400 | 656 | */ |
AnnaBridge | 172:65be27845400 | 657 | /** |
AnnaBridge | 172:65be27845400 | 658 | * @} |
AnnaBridge | 172:65be27845400 | 659 | */ |
AnnaBridge | 172:65be27845400 | 660 | |
AnnaBridge | 172:65be27845400 | 661 | /* Exported macros -----------------------------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 662 | |
AnnaBridge | 172:65be27845400 | 663 | /** @defgroup RCC_Exported_Macros RCC Exported Macros |
AnnaBridge | 172:65be27845400 | 664 | * @{ |
AnnaBridge | 172:65be27845400 | 665 | */ |
AnnaBridge | 172:65be27845400 | 666 | |
AnnaBridge | 172:65be27845400 | 667 | /** @brief Enable or disable the AHB3 peripheral clock. |
AnnaBridge | 172:65be27845400 | 668 | * @note After reset, the peripheral clock (used for registers read/write access) |
AnnaBridge | 172:65be27845400 | 669 | * is disabled and the application software has to enable this clock before |
AnnaBridge | 172:65be27845400 | 670 | * using it. |
AnnaBridge | 172:65be27845400 | 671 | */ |
AnnaBridge | 172:65be27845400 | 672 | #define __HAL_RCC_MDMA_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 673 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 674 | SET_BIT(RCC->AHB3ENR, RCC_AHB3ENR_MDMAEN);\ |
AnnaBridge | 172:65be27845400 | 675 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 676 | tmpreg = READ_BIT(RCC->AHB3ENR, RCC_AHB3ENR_MDMAEN);\ |
AnnaBridge | 172:65be27845400 | 677 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 678 | } while(0) |
AnnaBridge | 172:65be27845400 | 679 | |
AnnaBridge | 172:65be27845400 | 680 | #define __HAL_RCC_DMA2D_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 681 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 682 | SET_BIT(RCC->AHB3ENR, RCC_AHB3ENR_DMA2DEN);\ |
AnnaBridge | 172:65be27845400 | 683 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 684 | tmpreg = READ_BIT(RCC->AHB3ENR, RCC_AHB3ENR_DMA2DEN);\ |
AnnaBridge | 172:65be27845400 | 685 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 686 | } while(0) |
AnnaBridge | 172:65be27845400 | 687 | |
AnnaBridge | 172:65be27845400 | 688 | #define __HAL_RCC_JPGDECEN_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 689 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 690 | SET_BIT(RCC->AHB3ENR, RCC_AHB3ENR_JPGDECEN);\ |
AnnaBridge | 172:65be27845400 | 691 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 692 | tmpreg = READ_BIT(RCC->AHB3ENR, RCC_AHB3ENR_JPGDECEN);\ |
AnnaBridge | 172:65be27845400 | 693 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 694 | } while(0) |
AnnaBridge | 172:65be27845400 | 695 | |
AnnaBridge | 172:65be27845400 | 696 | |
AnnaBridge | 172:65be27845400 | 697 | #define __HAL_RCC_FMC_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 698 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 699 | SET_BIT(RCC->AHB3ENR, RCC_AHB3ENR_FMCEN);\ |
AnnaBridge | 172:65be27845400 | 700 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 701 | tmpreg = READ_BIT(RCC->AHB3ENR, RCC_AHB3ENR_FMCEN);\ |
AnnaBridge | 172:65be27845400 | 702 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 703 | } while(0) |
AnnaBridge | 172:65be27845400 | 704 | |
AnnaBridge | 172:65be27845400 | 705 | #define __HAL_RCC_QSPI_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 706 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 707 | SET_BIT(RCC->AHB3ENR, RCC_AHB3ENR_QSPIEN);\ |
AnnaBridge | 172:65be27845400 | 708 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 709 | tmpreg = READ_BIT(RCC->AHB3ENR, RCC_AHB3ENR_QSPIEN);\ |
AnnaBridge | 172:65be27845400 | 710 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 711 | } while(0) |
AnnaBridge | 172:65be27845400 | 712 | |
AnnaBridge | 172:65be27845400 | 713 | #define __HAL_RCC_SDMMC1_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 714 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 715 | SET_BIT(RCC->AHB3ENR, RCC_AHB3ENR_SDMMC1EN);\ |
AnnaBridge | 172:65be27845400 | 716 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 717 | tmpreg = READ_BIT(RCC->AHB3ENR, RCC_AHB3ENR_SDMMC1EN);\ |
AnnaBridge | 172:65be27845400 | 718 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 719 | } while(0) |
AnnaBridge | 172:65be27845400 | 720 | |
AnnaBridge | 172:65be27845400 | 721 | |
AnnaBridge | 172:65be27845400 | 722 | #define __HAL_RCC_MDMA_CLK_DISABLE() (RCC->AHB3ENR &= ~ (RCC_AHB3ENR_MDMAEN)) |
AnnaBridge | 172:65be27845400 | 723 | #define __HAL_RCC_DMA2D_CLK_DISABLE() (RCC->AHB3ENR &= ~ (RCC_AHB3ENR_DMA2DEN)) |
AnnaBridge | 172:65be27845400 | 724 | #define __HAL_RCC_JPGDECEN_CLK_DISABLE() (RCC->AHB3ENR &= ~ (RCC_AHB3ENR_JPGDECEN)) |
AnnaBridge | 172:65be27845400 | 725 | #define __HAL_RCC_FMC_CLK_DISABLE() (RCC->AHB3ENR &= ~ (RCC_AHB3ENR_FMCEN)) |
AnnaBridge | 172:65be27845400 | 726 | #define __HAL_RCC_QSPI_CLK_DISABLE() (RCC->AHB3ENR &= ~ (RCC_AHB3ENR_QSPIEN)) |
AnnaBridge | 172:65be27845400 | 727 | #define __HAL_RCC_SDMMC1_CLK_DISABLE() (RCC->AHB3ENR &= ~ (RCC_AHB3ENR_SDMMC1EN)) |
AnnaBridge | 172:65be27845400 | 728 | |
AnnaBridge | 172:65be27845400 | 729 | |
AnnaBridge | 172:65be27845400 | 730 | /** @brief Get the enable or disable status of the AHB3 peripheral clock |
AnnaBridge | 172:65be27845400 | 731 | * @note After reset, the peripheral clock (used for registers read/write access) |
AnnaBridge | 172:65be27845400 | 732 | * is disabled and the application software has to enable this clock before |
AnnaBridge | 172:65be27845400 | 733 | * using it. |
AnnaBridge | 172:65be27845400 | 734 | */ |
AnnaBridge | 172:65be27845400 | 735 | |
AnnaBridge | 172:65be27845400 | 736 | #define __HAL_RCC_MDMA_IS_CLK_ENABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_MDMAEN) != 0U) |
AnnaBridge | 172:65be27845400 | 737 | #define __HAL_RCC_DMA2D_IS_CLK_ENABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_DMA2DEN) != 0U) |
AnnaBridge | 172:65be27845400 | 738 | #define __HAL_RCC_JPGDECEN_IS_CLK_ENABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_JPGDECEN) != 0U) |
AnnaBridge | 172:65be27845400 | 739 | #define __HAL_RCC_FMC_IS_CLK_ENABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_FMCEN) != 0U) |
AnnaBridge | 172:65be27845400 | 740 | #define __HAL_RCC_QSPI_IS_CLK_ENABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_QSPIEN) != 0U) |
AnnaBridge | 172:65be27845400 | 741 | #define __HAL_RCC_SDMMC1_IS_CLK_ENABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_SDMMC1EN) != 0U) |
AnnaBridge | 172:65be27845400 | 742 | |
AnnaBridge | 172:65be27845400 | 743 | #define __HAL_RCC_MDMA_IS_CLK_DISABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_MDMAEN) == 0U) |
AnnaBridge | 172:65be27845400 | 744 | #define __HAL_RCC_DMA2D_IS_CLK_DISABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_DMA2DEN) == 0U) |
AnnaBridge | 172:65be27845400 | 745 | #define __HAL_RCC_JPGDECEN_IS_CLK_DISABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_JPGDECEN) == 0U) |
AnnaBridge | 172:65be27845400 | 746 | #define __HAL_RCC_FMC_IS_CLK_DISABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_FMCEN) == 0U) |
AnnaBridge | 172:65be27845400 | 747 | #define __HAL_RCC_QSPI_IS_CLK_DISABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_QSPIEN) == 0U) |
AnnaBridge | 172:65be27845400 | 748 | #define __HAL_RCC_SDMMC1_IS_CLK_DISABLED() ((RCC->AHB3ENR & RCC_AHB3ENR_SDMMC1EN) == 0U) |
AnnaBridge | 172:65be27845400 | 749 | |
AnnaBridge | 172:65be27845400 | 750 | |
AnnaBridge | 172:65be27845400 | 751 | /** @brief Enable or disable the AHB1 peripheral clock. |
AnnaBridge | 172:65be27845400 | 752 | * @note After reset, the peripheral clock (used for registers read/write access) |
AnnaBridge | 172:65be27845400 | 753 | * is disabled and the application software has to enable this clock before |
AnnaBridge | 172:65be27845400 | 754 | * using it. |
AnnaBridge | 172:65be27845400 | 755 | */ |
AnnaBridge | 172:65be27845400 | 756 | |
AnnaBridge | 172:65be27845400 | 757 | #define __HAL_RCC_DMA1_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 758 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 759 | SET_BIT(RCC->AHB1ENR, RCC_AHB1ENR_DMA1EN);\ |
AnnaBridge | 172:65be27845400 | 760 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 761 | tmpreg = READ_BIT(RCC->AHB1ENR, RCC_AHB1ENR_DMA1EN);\ |
AnnaBridge | 172:65be27845400 | 762 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 763 | } while(0) |
AnnaBridge | 172:65be27845400 | 764 | |
AnnaBridge | 172:65be27845400 | 765 | #define __HAL_RCC_DMA2_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 766 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 767 | SET_BIT(RCC->AHB1ENR, RCC_AHB1ENR_DMA2EN);\ |
AnnaBridge | 172:65be27845400 | 768 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 769 | tmpreg = READ_BIT(RCC->AHB1ENR, RCC_AHB1ENR_DMA2EN);\ |
AnnaBridge | 172:65be27845400 | 770 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 771 | } while(0) |
AnnaBridge | 172:65be27845400 | 772 | |
AnnaBridge | 172:65be27845400 | 773 | #define __HAL_RCC_ADC12_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 774 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 775 | SET_BIT(RCC->AHB1ENR, RCC_AHB1ENR_ADC12EN);\ |
AnnaBridge | 172:65be27845400 | 776 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 777 | tmpreg = READ_BIT(RCC->AHB1ENR, RCC_AHB1ENR_ADC12EN);\ |
AnnaBridge | 172:65be27845400 | 778 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 779 | } while(0) |
AnnaBridge | 172:65be27845400 | 780 | |
AnnaBridge | 172:65be27845400 | 781 | |
AnnaBridge | 172:65be27845400 | 782 | #define __HAL_RCC_ETH1MAC_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 783 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 784 | SET_BIT(RCC->AHB1ENR, RCC_AHB1ENR_ETH1MACEN);\ |
AnnaBridge | 172:65be27845400 | 785 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 786 | tmpreg = READ_BIT(RCC->AHB1ENR, RCC_AHB1ENR_ETH1MACEN);\ |
AnnaBridge | 172:65be27845400 | 787 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 788 | } while(0) |
AnnaBridge | 172:65be27845400 | 789 | |
AnnaBridge | 172:65be27845400 | 790 | #define __HAL_RCC_ETH1TX_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 791 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 792 | SET_BIT(RCC->AHB1ENR, RCC_AHB1ENR_ETH1TXEN);\ |
AnnaBridge | 172:65be27845400 | 793 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 794 | tmpreg = READ_BIT(RCC->AHB1ENR, RCC_AHB1ENR_ETH1TXEN);\ |
AnnaBridge | 172:65be27845400 | 795 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 796 | } while(0) |
AnnaBridge | 172:65be27845400 | 797 | |
AnnaBridge | 172:65be27845400 | 798 | #define __HAL_RCC_ETH1RX_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 799 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 800 | SET_BIT(RCC->AHB1ENR, RCC_AHB1ENR_ETH1RXEN);\ |
AnnaBridge | 172:65be27845400 | 801 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 802 | tmpreg = READ_BIT(RCC->AHB1ENR, RCC_AHB1ENR_ETH1RXEN);\ |
AnnaBridge | 172:65be27845400 | 803 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 804 | } while(0) |
AnnaBridge | 172:65be27845400 | 805 | |
AnnaBridge | 172:65be27845400 | 806 | #define __HAL_RCC_USB1_OTG_HS_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 807 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 808 | SET_BIT(RCC->AHB1ENR, RCC_AHB1ENR_USB1OTGHSEN);\ |
AnnaBridge | 172:65be27845400 | 809 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 810 | tmpreg = READ_BIT(RCC->AHB1ENR, RCC_AHB1ENR_USB1OTGHSEN);\ |
AnnaBridge | 172:65be27845400 | 811 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 812 | } while(0) |
AnnaBridge | 172:65be27845400 | 813 | |
AnnaBridge | 172:65be27845400 | 814 | #define __HAL_RCC_USB1_OTG_HS_ULPI_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 815 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 816 | SET_BIT(RCC->AHB1ENR, RCC_AHB1ENR_USB1OTGHSULPIEN);\ |
AnnaBridge | 172:65be27845400 | 817 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 818 | tmpreg = READ_BIT(RCC->AHB1ENR, RCC_AHB1ENR_USB1OTGHSULPIEN);\ |
AnnaBridge | 172:65be27845400 | 819 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 820 | } while(0) |
AnnaBridge | 172:65be27845400 | 821 | |
AnnaBridge | 172:65be27845400 | 822 | #define __HAL_RCC_USB2_OTG_FS_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 823 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 824 | SET_BIT(RCC->AHB1ENR, RCC_AHB1ENR_USB2OTGHSEN);\ |
AnnaBridge | 172:65be27845400 | 825 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 826 | tmpreg = READ_BIT(RCC->AHB1ENR, RCC_AHB1ENR_USB2OTGHSEN);\ |
AnnaBridge | 172:65be27845400 | 827 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 828 | } while(0) |
AnnaBridge | 172:65be27845400 | 829 | |
AnnaBridge | 172:65be27845400 | 830 | #define __HAL_RCC_DMA1_CLK_DISABLE() (RCC->AHB1ENR &= ~ (RCC_AHB1ENR_DMA1EN)) |
AnnaBridge | 172:65be27845400 | 831 | #define __HAL_RCC_DMA2_CLK_DISABLE() (RCC->AHB1ENR &= ~ (RCC_AHB1ENR_DMA2EN)) |
AnnaBridge | 172:65be27845400 | 832 | #define __HAL_RCC_ADC12_CLK_DISABLE() (RCC->AHB1ENR &= ~ (RCC_AHB1ENR_ADC12EN)) |
AnnaBridge | 172:65be27845400 | 833 | #define __HAL_RCC_ETH1MAC_CLK_DISABLE() (RCC->AHB1ENR &= ~ (RCC_AHB1ENR_ETH1MACEN)) |
AnnaBridge | 172:65be27845400 | 834 | #define __HAL_RCC_ETH1TX_CLK_DISABLE() (RCC->AHB1ENR &= ~ (RCC_AHB1ENR_ETH1TXEN)) |
AnnaBridge | 172:65be27845400 | 835 | #define __HAL_RCC_ETH1RX_CLK_DISABLE() (RCC->AHB1ENR &= ~ (RCC_AHB1ENR_ETH1RXEN)) |
AnnaBridge | 172:65be27845400 | 836 | #define __HAL_RCC_USB1_OTG_HS_CLK_DISABLE() (RCC->AHB1ENR &= ~ (RCC_AHB1ENR_USB1OTGHSEN)) |
AnnaBridge | 172:65be27845400 | 837 | #define __HAL_RCC_USB1_OTG_HS_ULPI_CLK_DISABLE() (RCC->AHB1ENR &= ~ (RCC_AHB1ENR_USB1OTGHSULPIEN)) |
AnnaBridge | 172:65be27845400 | 838 | #define __HAL_RCC_USB2_OTG_FS_CLK_DISABLE() (RCC->AHB1ENR &= ~ (RCC_AHB1ENR_USB2OTGHSEN)) |
AnnaBridge | 172:65be27845400 | 839 | |
AnnaBridge | 172:65be27845400 | 840 | |
AnnaBridge | 172:65be27845400 | 841 | /** @brief Get the enable or disable status of the AHB1 peripheral clock |
AnnaBridge | 172:65be27845400 | 842 | * @note After reset, the peripheral clock (used for registers read/write access) |
AnnaBridge | 172:65be27845400 | 843 | * is disabled and the application software has to enable this clock before |
AnnaBridge | 172:65be27845400 | 844 | * using it. |
AnnaBridge | 172:65be27845400 | 845 | */ |
AnnaBridge | 172:65be27845400 | 846 | |
AnnaBridge | 172:65be27845400 | 847 | #define __HAL_RCC_DMA1_IS_CLK_ENABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_DMA1EN) != 0U) |
AnnaBridge | 172:65be27845400 | 848 | #define __HAL_RCC_DMA2_IS_CLK_ENABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_DMA2EN) != 0U) |
AnnaBridge | 172:65be27845400 | 849 | #define __HAL_RCC_ADC12_IS_CLK_ENABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_ADC12EN) != 0U) |
AnnaBridge | 172:65be27845400 | 850 | #define __HAL_RCC_ETH1MAC_IS_CLK_ENABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_ETH1MACEN) != 0U) |
AnnaBridge | 172:65be27845400 | 851 | #define __HAL_RCC_ETH1TX_IS_CLK_ENABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_ETH1TXEN) != 0U) |
AnnaBridge | 172:65be27845400 | 852 | #define __HAL_RCC_ETH1RX_IS_CLK_ENABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_ETH1RXEN) != 0U) |
AnnaBridge | 172:65be27845400 | 853 | #define __HAL_RCC_USB1_OTG_HS_IS_CLK_ENABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_USB1OTGHSEN) != 0U) |
AnnaBridge | 172:65be27845400 | 854 | #define __HAL_RCC_USB1_OTG_HS_ULPI_IS_CLK_ENABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_USB1OTGHSULPIEN) != 0U) |
AnnaBridge | 172:65be27845400 | 855 | #define __HAL_RCC_USB2_OTG_FS_IS_CLK_ENABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_USB2OTGHSEN) != 0U) |
AnnaBridge | 172:65be27845400 | 856 | |
AnnaBridge | 172:65be27845400 | 857 | #define __HAL_RCC_DMA1_IS_CLK_DISABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_DMA1EN) == 0U) |
AnnaBridge | 172:65be27845400 | 858 | #define __HAL_RCC_DMA2_IS_CLK_DISABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_DMA2EN) == 0U) |
AnnaBridge | 172:65be27845400 | 859 | #define __HAL_RCC_ADC12_IS_CLK_DISABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_ADC12EN) == 0U) |
AnnaBridge | 172:65be27845400 | 860 | #define __HAL_RCC_ETH1MAC_IS_CLK_DISABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_ETH1MACEN) == 0U) |
AnnaBridge | 172:65be27845400 | 861 | #define __HAL_RCC_ETH1TX_IS_CLK_DISABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_ETH1TXEN) == 0U) |
AnnaBridge | 172:65be27845400 | 862 | #define __HAL_RCC_ETH1RX_IS_CLK_DISABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_ETH1RXEN) == 0U) |
AnnaBridge | 172:65be27845400 | 863 | #define __HAL_RCC_USB1_OTG_HS_IS_CLK_DISABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_USB1OTGHSEN) == 0U) |
AnnaBridge | 172:65be27845400 | 864 | #define __HAL_RCC_USB1_OTG_HS_ULPI_IS_CLK_DISABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_USB1OTGHSULPIEN) == 0U) |
AnnaBridge | 172:65be27845400 | 865 | #define __HAL_RCC_USB2_OTG_FS_IS_CLK_DISABLED() ((RCC->AHB1ENR & RCC_AHB1ENR_USB2OTGHSEN) == 0U) |
AnnaBridge | 172:65be27845400 | 866 | |
AnnaBridge | 172:65be27845400 | 867 | /** @brief Enable or disable the AHB2 peripheral clock. |
AnnaBridge | 172:65be27845400 | 868 | * @note After reset, the peripheral clock (used for registers read/write access) |
AnnaBridge | 172:65be27845400 | 869 | * is disabled and the application software has to enable this clock before |
AnnaBridge | 172:65be27845400 | 870 | * using it. |
AnnaBridge | 172:65be27845400 | 871 | */ |
AnnaBridge | 172:65be27845400 | 872 | |
AnnaBridge | 172:65be27845400 | 873 | #define __HAL_RCC_DCMI_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 874 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 875 | SET_BIT(RCC->AHB2ENR, RCC_AHB2ENR_DCMIEN);\ |
AnnaBridge | 172:65be27845400 | 876 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 877 | tmpreg = READ_BIT(RCC->AHB2ENR, RCC_AHB2ENR_DCMIEN);\ |
AnnaBridge | 172:65be27845400 | 878 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 879 | } while(0) |
AnnaBridge | 172:65be27845400 | 880 | |
AnnaBridge | 172:65be27845400 | 881 | #define __HAL_RCC_CRYP_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 882 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 883 | SET_BIT(RCC->AHB2ENR, RCC_AHB2ENR_CRYPEN);\ |
AnnaBridge | 172:65be27845400 | 884 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 885 | tmpreg = READ_BIT(RCC->AHB2ENR, RCC_AHB2ENR_CRYPEN);\ |
AnnaBridge | 172:65be27845400 | 886 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 887 | } while(0) |
AnnaBridge | 172:65be27845400 | 888 | |
AnnaBridge | 172:65be27845400 | 889 | #define __HAL_RCC_HASH_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 890 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 891 | SET_BIT(RCC->AHB2ENR, RCC_AHB2ENR_HASHEN);\ |
AnnaBridge | 172:65be27845400 | 892 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 893 | tmpreg = READ_BIT(RCC->AHB2ENR, RCC_AHB2ENR_HASHEN);\ |
AnnaBridge | 172:65be27845400 | 894 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 895 | } while(0) |
AnnaBridge | 172:65be27845400 | 896 | |
AnnaBridge | 172:65be27845400 | 897 | #define __HAL_RCC_RNG_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 898 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 899 | SET_BIT(RCC->AHB2ENR, RCC_AHB2ENR_RNGEN);\ |
AnnaBridge | 172:65be27845400 | 900 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 901 | tmpreg = READ_BIT(RCC->AHB2ENR, RCC_AHB2ENR_RNGEN);\ |
AnnaBridge | 172:65be27845400 | 902 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 903 | } while(0) |
AnnaBridge | 172:65be27845400 | 904 | |
AnnaBridge | 172:65be27845400 | 905 | #define __HAL_RCC_SDMMC2_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 906 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 907 | SET_BIT(RCC->AHB2ENR, RCC_AHB2ENR_SDMMC2EN);\ |
AnnaBridge | 172:65be27845400 | 908 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 909 | tmpreg = READ_BIT(RCC->AHB2ENR, RCC_AHB2ENR_SDMMC2EN);\ |
AnnaBridge | 172:65be27845400 | 910 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 911 | } while(0) |
AnnaBridge | 172:65be27845400 | 912 | |
AnnaBridge | 172:65be27845400 | 913 | #define __HAL_RCC_D2SRAM1_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 914 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 915 | SET_BIT(RCC->AHB2ENR, RCC_AHB2ENR_D2SRAM1EN);\ |
AnnaBridge | 172:65be27845400 | 916 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 917 | tmpreg = READ_BIT(RCC->AHB2ENR, RCC_AHB2ENR_D2SRAM1EN);\ |
AnnaBridge | 172:65be27845400 | 918 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 919 | } while(0) |
AnnaBridge | 172:65be27845400 | 920 | |
AnnaBridge | 172:65be27845400 | 921 | #define __HAL_RCC_D2SRAM2_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 922 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 923 | SET_BIT(RCC->AHB2ENR, RCC_AHB2ENR_D2SRAM2EN);\ |
AnnaBridge | 172:65be27845400 | 924 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 925 | tmpreg = READ_BIT(RCC->AHB2ENR, RCC_AHB2ENR_D2SRAM2EN);\ |
AnnaBridge | 172:65be27845400 | 926 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 927 | } while(0) |
AnnaBridge | 172:65be27845400 | 928 | |
AnnaBridge | 172:65be27845400 | 929 | #define __HAL_RCC_D2SRAM3_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 930 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 931 | SET_BIT(RCC->AHB2ENR, RCC_AHB2ENR_D2SRAM3EN);\ |
AnnaBridge | 172:65be27845400 | 932 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 933 | tmpreg = READ_BIT(RCC->AHB2ENR, RCC_AHB2ENR_D2SRAM3EN);\ |
AnnaBridge | 172:65be27845400 | 934 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 935 | } while(0) |
AnnaBridge | 172:65be27845400 | 936 | |
AnnaBridge | 172:65be27845400 | 937 | #define __HAL_RCC_DCMI_CLK_DISABLE() (RCC->AHB2ENR &= ~ (RCC_AHB2ENR_DCMIEN)) |
AnnaBridge | 172:65be27845400 | 938 | #define __HAL_RCC_CRYP_CLK_DISABLE() (RCC->AHB2ENR &= ~ (RCC_AHB2ENR_CRYPEN)) |
AnnaBridge | 172:65be27845400 | 939 | #define __HAL_RCC_HASH_CLK_DISABLE() (RCC->AHB2ENR &= ~ (RCC_AHB2ENR_HASHEN)) |
AnnaBridge | 172:65be27845400 | 940 | #define __HAL_RCC_RNG_CLK_DISABLE() (RCC->AHB2ENR &= ~ (RCC_AHB2ENR_RNGEN)) |
AnnaBridge | 172:65be27845400 | 941 | #define __HAL_RCC_SDMMC2_CLK_DISABLE() (RCC->AHB2ENR &= ~ (RCC_AHB2ENR_SDMMC2EN)) |
AnnaBridge | 172:65be27845400 | 942 | #define __HAL_RCC_D2SRAM1_CLK_DISABLE() (RCC->AHB2ENR &= ~ (RCC_AHB2ENR_D2SRAM1EN)) |
AnnaBridge | 172:65be27845400 | 943 | #define __HAL_RCC_D2SRAM2_CLK_DISABLE() (RCC->AHB2ENR &= ~ (RCC_AHB2ENR_D2SRAM2EN)) |
AnnaBridge | 172:65be27845400 | 944 | #define __HAL_RCC_D2SRAM3_CLK_DISABLE() (RCC->AHB2ENR &= ~ (RCC_AHB2ENR_D2SRAM3EN)) |
AnnaBridge | 172:65be27845400 | 945 | |
AnnaBridge | 172:65be27845400 | 946 | |
AnnaBridge | 172:65be27845400 | 947 | /** @brief Get the enable or disable status of the AHB2 peripheral clock |
AnnaBridge | 172:65be27845400 | 948 | * @note After reset, the peripheral clock (used for registers read/write access) |
AnnaBridge | 172:65be27845400 | 949 | * is disabled and the application software has to enable this clock before |
AnnaBridge | 172:65be27845400 | 950 | * using it. |
AnnaBridge | 172:65be27845400 | 951 | */ |
AnnaBridge | 172:65be27845400 | 952 | |
AnnaBridge | 172:65be27845400 | 953 | #define __HAL_RCC_DCMI_IS_CLK_ENABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_DCMIEN) != 0U) |
AnnaBridge | 172:65be27845400 | 954 | #define __HAL_RCC_CRYP_IS_CLK_ENABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_CRYPEN) != 0U) |
AnnaBridge | 172:65be27845400 | 955 | #define __HAL_RCC_HASH_IS_CLK_ENABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_HASHEN) != 0U) |
AnnaBridge | 172:65be27845400 | 956 | #define __HAL_RCC_RNG_IS_CLK_ENABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_RNGEN) != 0U) |
AnnaBridge | 172:65be27845400 | 957 | #define __HAL_RCC_SDMMC2_IS_CLK_ENABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_SDMMC2EN) != 0U) |
AnnaBridge | 172:65be27845400 | 958 | #define __HAL_RCC_D2SRAM1_IS_CLK_ENABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_D2SRAM1EN) != 0U) |
AnnaBridge | 172:65be27845400 | 959 | #define __HAL_RCC_D2SRAM2_IS_CLK_ENABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_D2SRAM2EN) != 0U) |
AnnaBridge | 172:65be27845400 | 960 | #define __HAL_RCC_D2SRAM3_IS_CLK_ENABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_D2SRAM3EN) != 0U) |
AnnaBridge | 172:65be27845400 | 961 | |
AnnaBridge | 172:65be27845400 | 962 | #define __HAL_RCC_DCMI_IS_CLK_DISABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_DCMIEN) == 0U) |
AnnaBridge | 172:65be27845400 | 963 | #define __HAL_RCC_CRYP_IS_CLK_DISABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_CRYPEN) == 0U) |
AnnaBridge | 172:65be27845400 | 964 | #define __HAL_RCC_HASH_IS_CLK_DISABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_HASHEN) == 0U) |
AnnaBridge | 172:65be27845400 | 965 | #define __HAL_RCC_RNG_IS_CLK_DISABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_RNGEN) == 0U) |
AnnaBridge | 172:65be27845400 | 966 | #define __HAL_RCC_SDMMC2_IS_CLK_DISABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_SDMMC2EN) == 0U) |
AnnaBridge | 172:65be27845400 | 967 | #define __HAL_RCC_D2SRAM1_IS_CLK_DISABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_D2SRAM1EN) == 0U) |
AnnaBridge | 172:65be27845400 | 968 | #define __HAL_RCC_D2SRAM2_IS_CLK_DISABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_D2SRAM2EN) == 0U) |
AnnaBridge | 172:65be27845400 | 969 | #define __HAL_RCC_D2SRAM3_IS_CLK_DISABLED() ((RCC->AHB2ENR & RCC_AHB2ENR_D2SRAM3EN) == 0U) |
AnnaBridge | 172:65be27845400 | 970 | |
AnnaBridge | 172:65be27845400 | 971 | /** @brief Enable or disable the AHB4 peripheral clock. |
AnnaBridge | 172:65be27845400 | 972 | * @note After reset, the peripheral clock (used for registers read/write access) |
AnnaBridge | 172:65be27845400 | 973 | * is disabled and the application software has to enable this clock before |
AnnaBridge | 172:65be27845400 | 974 | * using it. |
AnnaBridge | 172:65be27845400 | 975 | */ |
AnnaBridge | 172:65be27845400 | 976 | |
AnnaBridge | 172:65be27845400 | 977 | #define __HAL_RCC_GPIOA_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 978 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 979 | SET_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOAEN);\ |
AnnaBridge | 172:65be27845400 | 980 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 981 | tmpreg = READ_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOAEN);\ |
AnnaBridge | 172:65be27845400 | 982 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 983 | } while(0) |
AnnaBridge | 172:65be27845400 | 984 | |
AnnaBridge | 172:65be27845400 | 985 | #define __HAL_RCC_GPIOB_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 986 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 987 | SET_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOBEN);\ |
AnnaBridge | 172:65be27845400 | 988 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 989 | tmpreg = READ_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOBEN);\ |
AnnaBridge | 172:65be27845400 | 990 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 991 | } while(0) |
AnnaBridge | 172:65be27845400 | 992 | |
AnnaBridge | 172:65be27845400 | 993 | #define __HAL_RCC_GPIOC_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 994 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 995 | SET_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOCEN);\ |
AnnaBridge | 172:65be27845400 | 996 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 997 | tmpreg = READ_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOCEN);\ |
AnnaBridge | 172:65be27845400 | 998 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 999 | } while(0) |
AnnaBridge | 172:65be27845400 | 1000 | |
AnnaBridge | 172:65be27845400 | 1001 | #define __HAL_RCC_GPIOD_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1002 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1003 | SET_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIODEN);\ |
AnnaBridge | 172:65be27845400 | 1004 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1005 | tmpreg = READ_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIODEN);\ |
AnnaBridge | 172:65be27845400 | 1006 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1007 | } while(0) |
AnnaBridge | 172:65be27845400 | 1008 | |
AnnaBridge | 172:65be27845400 | 1009 | #define __HAL_RCC_GPIOE_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1010 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1011 | SET_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOEEN);\ |
AnnaBridge | 172:65be27845400 | 1012 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1013 | tmpreg = READ_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOEEN);\ |
AnnaBridge | 172:65be27845400 | 1014 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1015 | } while(0) |
AnnaBridge | 172:65be27845400 | 1016 | |
AnnaBridge | 172:65be27845400 | 1017 | #define __HAL_RCC_GPIOF_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1018 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1019 | SET_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOFEN);\ |
AnnaBridge | 172:65be27845400 | 1020 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1021 | tmpreg = READ_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOFEN);\ |
AnnaBridge | 172:65be27845400 | 1022 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1023 | } while(0) |
AnnaBridge | 172:65be27845400 | 1024 | |
AnnaBridge | 172:65be27845400 | 1025 | #define __HAL_RCC_GPIOG_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1026 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1027 | SET_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOGEN);\ |
AnnaBridge | 172:65be27845400 | 1028 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1029 | tmpreg = READ_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOGEN);\ |
AnnaBridge | 172:65be27845400 | 1030 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1031 | } while(0) |
AnnaBridge | 172:65be27845400 | 1032 | |
AnnaBridge | 172:65be27845400 | 1033 | #define __HAL_RCC_GPIOH_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1034 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1035 | SET_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOHEN);\ |
AnnaBridge | 172:65be27845400 | 1036 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1037 | tmpreg = READ_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOHEN);\ |
AnnaBridge | 172:65be27845400 | 1038 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1039 | } while(0) |
AnnaBridge | 172:65be27845400 | 1040 | |
AnnaBridge | 172:65be27845400 | 1041 | #define __HAL_RCC_GPIOI_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1042 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1043 | SET_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOIEN);\ |
AnnaBridge | 172:65be27845400 | 1044 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1045 | tmpreg = READ_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOIEN);\ |
AnnaBridge | 172:65be27845400 | 1046 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1047 | } while(0) |
AnnaBridge | 172:65be27845400 | 1048 | |
AnnaBridge | 172:65be27845400 | 1049 | #define __HAL_RCC_GPIOJ_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1050 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1051 | SET_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOJEN);\ |
AnnaBridge | 172:65be27845400 | 1052 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1053 | tmpreg = READ_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOJEN);\ |
AnnaBridge | 172:65be27845400 | 1054 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1055 | } while(0) |
AnnaBridge | 172:65be27845400 | 1056 | |
AnnaBridge | 172:65be27845400 | 1057 | #define __HAL_RCC_GPIOK_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1058 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1059 | SET_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOKEN);\ |
AnnaBridge | 172:65be27845400 | 1060 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1061 | tmpreg = READ_BIT(RCC->AHB4ENR, RCC_AHB4ENR_GPIOKEN);\ |
AnnaBridge | 172:65be27845400 | 1062 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1063 | } while(0) |
AnnaBridge | 172:65be27845400 | 1064 | |
AnnaBridge | 172:65be27845400 | 1065 | #define __HAL_RCC_CRC_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1066 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1067 | SET_BIT(RCC->AHB4ENR, RCC_AHB4ENR_CRCEN);\ |
AnnaBridge | 172:65be27845400 | 1068 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1069 | tmpreg = READ_BIT(RCC->AHB4ENR, RCC_AHB4ENR_CRCEN);\ |
AnnaBridge | 172:65be27845400 | 1070 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1071 | } while(0) |
AnnaBridge | 172:65be27845400 | 1072 | |
AnnaBridge | 172:65be27845400 | 1073 | #define __HAL_RCC_BDMA_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1074 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1075 | SET_BIT(RCC->AHB4ENR, RCC_AHB4ENR_BDMAEN);\ |
AnnaBridge | 172:65be27845400 | 1076 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1077 | tmpreg = READ_BIT(RCC->AHB4ENR, RCC_AHB4ENR_BDMAEN);\ |
AnnaBridge | 172:65be27845400 | 1078 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1079 | } while(0) |
AnnaBridge | 172:65be27845400 | 1080 | |
AnnaBridge | 172:65be27845400 | 1081 | #define __HAL_RCC_ADC3_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1082 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1083 | SET_BIT(RCC->AHB4ENR, RCC_AHB4ENR_ADC3EN);\ |
AnnaBridge | 172:65be27845400 | 1084 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1085 | tmpreg = READ_BIT(RCC->AHB4ENR, RCC_AHB4ENR_ADC3EN);\ |
AnnaBridge | 172:65be27845400 | 1086 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1087 | } while(0) |
AnnaBridge | 172:65be27845400 | 1088 | |
AnnaBridge | 172:65be27845400 | 1089 | #define __HAL_RCC_HSEM_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1090 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1091 | SET_BIT(RCC->AHB4ENR, RCC_AHB4ENR_HSEMEN);\ |
AnnaBridge | 172:65be27845400 | 1092 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1093 | tmpreg = READ_BIT(RCC->AHB4ENR, RCC_AHB4ENR_HSEMEN);\ |
AnnaBridge | 172:65be27845400 | 1094 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1095 | } while(0) |
AnnaBridge | 172:65be27845400 | 1096 | |
AnnaBridge | 172:65be27845400 | 1097 | #define __HAL_RCC_BKPRAM_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1098 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1099 | SET_BIT(RCC->AHB4ENR, RCC_AHB4ENR_BKPRAMEN);\ |
AnnaBridge | 172:65be27845400 | 1100 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1101 | tmpreg = READ_BIT(RCC->AHB4ENR, RCC_AHB4ENR_BKPRAMEN);\ |
AnnaBridge | 172:65be27845400 | 1102 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1103 | } while(0) |
AnnaBridge | 172:65be27845400 | 1104 | |
AnnaBridge | 172:65be27845400 | 1105 | |
AnnaBridge | 172:65be27845400 | 1106 | #define __HAL_RCC_GPIOA_CLK_DISABLE() (RCC->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOAEN) |
AnnaBridge | 172:65be27845400 | 1107 | #define __HAL_RCC_GPIOB_CLK_DISABLE() (RCC->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOBEN) |
AnnaBridge | 172:65be27845400 | 1108 | #define __HAL_RCC_GPIOC_CLK_DISABLE() (RCC->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOCEN) |
AnnaBridge | 172:65be27845400 | 1109 | #define __HAL_RCC_GPIOD_CLK_DISABLE() (RCC->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIODEN) |
AnnaBridge | 172:65be27845400 | 1110 | #define __HAL_RCC_GPIOE_CLK_DISABLE() (RCC->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOEEN) |
AnnaBridge | 172:65be27845400 | 1111 | #define __HAL_RCC_GPIOF_CLK_DISABLE() (RCC->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOFEN) |
AnnaBridge | 172:65be27845400 | 1112 | #define __HAL_RCC_GPIOG_CLK_DISABLE() (RCC->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOGEN) |
AnnaBridge | 172:65be27845400 | 1113 | #define __HAL_RCC_GPIOH_CLK_DISABLE() (RCC->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOHEN) |
AnnaBridge | 172:65be27845400 | 1114 | #define __HAL_RCC_GPIOI_CLK_DISABLE() (RCC->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOIEN) |
AnnaBridge | 172:65be27845400 | 1115 | #define __HAL_RCC_GPIOJ_CLK_DISABLE() (RCC->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOJEN) |
AnnaBridge | 172:65be27845400 | 1116 | #define __HAL_RCC_GPIOK_CLK_DISABLE() (RCC->AHB4ENR) &= ~ (RCC_AHB4ENR_GPIOKEN) |
AnnaBridge | 172:65be27845400 | 1117 | #define __HAL_RCC_CRC_CLK_DISABLE() (RCC->AHB4ENR) &= ~ (RCC_AHB4ENR_CRCEN) |
AnnaBridge | 172:65be27845400 | 1118 | #define __HAL_RCC_BDMA_CLK_DISABLE() (RCC->AHB4ENR) &= ~ (RCC_AHB4ENR_BDMAEN) |
AnnaBridge | 172:65be27845400 | 1119 | #define __HAL_RCC_ADC3_CLK_DISABLE() (RCC->AHB4ENR) &= ~ (RCC_AHB4ENR_ADC3EN) |
AnnaBridge | 172:65be27845400 | 1120 | #define __HAL_RCC_HSEM_CLK_DISABLE() (RCC->AHB4ENR) &= ~ (RCC_AHB4ENR_HSEMEN) |
AnnaBridge | 172:65be27845400 | 1121 | #define __HAL_RCC_BKPRAM_CLK_DISABLE() (RCC->AHB4ENR) &= ~ (RCC_AHB4ENR_BKPRAMEN) |
AnnaBridge | 172:65be27845400 | 1122 | |
AnnaBridge | 172:65be27845400 | 1123 | |
AnnaBridge | 172:65be27845400 | 1124 | /** @brief Get the enable or disable status of the AHB4 peripheral clock |
AnnaBridge | 172:65be27845400 | 1125 | * @note After reset, the peripheral clock (used for registers read/write access) |
AnnaBridge | 172:65be27845400 | 1126 | * is disabled and the application software has to enable this clock before |
AnnaBridge | 172:65be27845400 | 1127 | * using it. |
AnnaBridge | 172:65be27845400 | 1128 | */ |
AnnaBridge | 172:65be27845400 | 1129 | |
AnnaBridge | 172:65be27845400 | 1130 | #define __HAL_RCC_GPIOA_IS_CLK_ENABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOAEN) != 0U) |
AnnaBridge | 172:65be27845400 | 1131 | #define __HAL_RCC_GPIOB_IS_CLK_ENABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOBEN) != 0U) |
AnnaBridge | 172:65be27845400 | 1132 | #define __HAL_RCC_GPIOC_IS_CLK_ENABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOCEN) != 0U) |
AnnaBridge | 172:65be27845400 | 1133 | #define __HAL_RCC_GPIOD_IS_CLK_ENABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIODEN) != 0U) |
AnnaBridge | 172:65be27845400 | 1134 | #define __HAL_RCC_GPIOE_IS_CLK_ENABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOEEN) != 0U) |
AnnaBridge | 172:65be27845400 | 1135 | #define __HAL_RCC_GPIOF_IS_CLK_ENABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOFEN) != 0U) |
AnnaBridge | 172:65be27845400 | 1136 | #define __HAL_RCC_GPIOG_IS_CLK_ENABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOGEN) != 0U) |
AnnaBridge | 172:65be27845400 | 1137 | #define __HAL_RCC_GPIOH_IS_CLK_ENABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOHEN) != 0U) |
AnnaBridge | 172:65be27845400 | 1138 | #define __HAL_RCC_GPIOI_IS_CLK_ENABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOIEN) != 0U) |
AnnaBridge | 172:65be27845400 | 1139 | #define __HAL_RCC_GPIOJ_IS_CLK_ENABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOJEN) != 0U) |
AnnaBridge | 172:65be27845400 | 1140 | #define __HAL_RCC_GPIOK_IS_CLK_ENABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOKEN) != 0U) |
AnnaBridge | 172:65be27845400 | 1141 | #define __HAL_RCC_CRC_IS_CLK_ENABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_CRCEN) != 0U) |
AnnaBridge | 172:65be27845400 | 1142 | #define __HAL_RCC_BDMA_IS_CLK_ENABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_BDMAEN) != 0U) |
AnnaBridge | 172:65be27845400 | 1143 | #define __HAL_RCC_ADC3_IS_CLK_ENABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_ADC3EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1144 | #define __HAL_RCC_HSEM_IS_CLK_ENABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_HSEMEN) != 0U) |
AnnaBridge | 172:65be27845400 | 1145 | #define __HAL_RCC_BKPRAM_IS_CLK_ENABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_BKPRAMEN) != 0U) |
AnnaBridge | 172:65be27845400 | 1146 | |
AnnaBridge | 172:65be27845400 | 1147 | #define __HAL_RCC_GPIOA_IS_CLK_DISABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOAEN) == 0U) |
AnnaBridge | 172:65be27845400 | 1148 | #define __HAL_RCC_GPIOB_IS_CLK_DISABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOBEN) == 0U) |
AnnaBridge | 172:65be27845400 | 1149 | #define __HAL_RCC_GPIOC_IS_CLK_DISABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOCEN) == 0U) |
AnnaBridge | 172:65be27845400 | 1150 | #define __HAL_RCC_GPIOD_IS_CLK_DISABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIODEN) == 0U) |
AnnaBridge | 172:65be27845400 | 1151 | #define __HAL_RCC_GPIOE_IS_CLK_DISABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOEEN) == 0U) |
AnnaBridge | 172:65be27845400 | 1152 | #define __HAL_RCC_GPIOF_IS_CLK_DISABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOFEN) == 0U) |
AnnaBridge | 172:65be27845400 | 1153 | #define __HAL_RCC_GPIOG_IS_CLK_DISABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOGEN) == 0U) |
AnnaBridge | 172:65be27845400 | 1154 | #define __HAL_RCC_GPIOH_IS_CLK_DISABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOHEN) == 0U) |
AnnaBridge | 172:65be27845400 | 1155 | #define __HAL_RCC_GPIOI_IS_CLK_DISABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOIEN) == 0U) |
AnnaBridge | 172:65be27845400 | 1156 | #define __HAL_RCC_GPIOJ_IS_CLK_DISABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOJEN) == 0U) |
AnnaBridge | 172:65be27845400 | 1157 | #define __HAL_RCC_GPIOK_IS_CLK_DISABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_GPIOKEN) == 0U) |
AnnaBridge | 172:65be27845400 | 1158 | #define __HAL_RCC_CRC_IS_CLK_DISABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_CRCEN) == 0U) |
AnnaBridge | 172:65be27845400 | 1159 | #define __HAL_RCC_BDMA_IS_CLK_DISABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_BDMAEN) == 0U) |
AnnaBridge | 172:65be27845400 | 1160 | #define __HAL_RCC_ADC3_IS_CLK_DISABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_ADC3EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1161 | #define __HAL_RCC_HSEM_IS_CLK_DISABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_HSEMEN) == 0U) |
AnnaBridge | 172:65be27845400 | 1162 | #define __HAL_RCC_BKPRAM_IS_CLK_DISABLED() ((RCC->AHB4ENR & RCC_AHB4ENR_BKPRAMEN) == 0U) |
AnnaBridge | 172:65be27845400 | 1163 | |
AnnaBridge | 172:65be27845400 | 1164 | |
AnnaBridge | 172:65be27845400 | 1165 | /** @brief Enable or disable the APB3 peripheral clock. |
AnnaBridge | 172:65be27845400 | 1166 | * @note After reset, the peripheral clock (used for registers read/write access) |
AnnaBridge | 172:65be27845400 | 1167 | * is disabled and the application software has to enable this clock before |
AnnaBridge | 172:65be27845400 | 1168 | * using it. |
AnnaBridge | 172:65be27845400 | 1169 | */ |
AnnaBridge | 172:65be27845400 | 1170 | |
AnnaBridge | 172:65be27845400 | 1171 | #define __HAL_RCC_LTDC_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1172 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1173 | SET_BIT(RCC->APB3ENR, RCC_APB3ENR_LTDCEN);\ |
AnnaBridge | 172:65be27845400 | 1174 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1175 | tmpreg = READ_BIT(RCC->APB3ENR, RCC_APB3ENR_LTDCEN);\ |
AnnaBridge | 172:65be27845400 | 1176 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1177 | } while(0) |
AnnaBridge | 172:65be27845400 | 1178 | |
AnnaBridge | 172:65be27845400 | 1179 | #define __HAL_RCC_WWDG1_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1180 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1181 | SET_BIT(RCC->APB3ENR, RCC_APB3ENR_WWDG1EN);\ |
AnnaBridge | 172:65be27845400 | 1182 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1183 | tmpreg = READ_BIT(RCC->APB3ENR, RCC_APB3ENR_WWDG1EN);\ |
AnnaBridge | 172:65be27845400 | 1184 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1185 | } while(0) |
AnnaBridge | 172:65be27845400 | 1186 | |
AnnaBridge | 172:65be27845400 | 1187 | #define __HAL_RCC_LTDC_CLK_DISABLE() (RCC->APB3ENR) &= ~ (RCC_APB3ENR_LTDCEN) |
AnnaBridge | 172:65be27845400 | 1188 | #define __HAL_RCC_WWDG1_CLK_DISABLE() (RCC->APB3ENR) &= ~ (RCC_APB3ENR_WWDG1EN) |
AnnaBridge | 172:65be27845400 | 1189 | |
AnnaBridge | 172:65be27845400 | 1190 | |
AnnaBridge | 172:65be27845400 | 1191 | /** @brief Get the enable or disable status of the APB3 peripheral clock |
AnnaBridge | 172:65be27845400 | 1192 | * @note After reset, the peripheral clock (used for registers read/write access) |
AnnaBridge | 172:65be27845400 | 1193 | * is disabled and the application software has to enable this clock before |
AnnaBridge | 172:65be27845400 | 1194 | * using it. |
AnnaBridge | 172:65be27845400 | 1195 | */ |
AnnaBridge | 172:65be27845400 | 1196 | |
AnnaBridge | 172:65be27845400 | 1197 | #define __HAL_RCC_LTDC_IS_CLK_ENABLED() ((RCC->APB3ENR & RCC_APB3ENR_LTDCEN) != 0U) |
AnnaBridge | 172:65be27845400 | 1198 | #define __HAL_RCC_WWDG1_IS_CLK_ENABLED() ((RCC->APB3ENR & RCC_APB3ENR_WWDG1EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1199 | |
AnnaBridge | 172:65be27845400 | 1200 | #define __HAL_RCC_LTDC_IS_CLK_DISABLED() ((RCC->APB3ENR & RCC_APB3ENR_LTDCEN) == 0U) |
AnnaBridge | 172:65be27845400 | 1201 | #define __HAL_RCC_WWDG1_IS_CLK_DISABLED() ((RCC->APB3ENR & RCC_APB3ENR_WWDG1EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1202 | |
AnnaBridge | 172:65be27845400 | 1203 | |
AnnaBridge | 172:65be27845400 | 1204 | |
AnnaBridge | 172:65be27845400 | 1205 | /** @brief Enable or disable the APB1 peripheral clock. |
AnnaBridge | 172:65be27845400 | 1206 | * @note After reset, the peripheral clock (used for registers read/write access) |
AnnaBridge | 172:65be27845400 | 1207 | * is disabled and the application software has to enable this clock before |
AnnaBridge | 172:65be27845400 | 1208 | * using it. |
AnnaBridge | 172:65be27845400 | 1209 | */ |
AnnaBridge | 172:65be27845400 | 1210 | |
AnnaBridge | 172:65be27845400 | 1211 | #define __HAL_RCC_TIM2_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1212 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1213 | SET_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM2EN);\ |
AnnaBridge | 172:65be27845400 | 1214 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1215 | tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM2EN);\ |
AnnaBridge | 172:65be27845400 | 1216 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1217 | } while(0) |
AnnaBridge | 172:65be27845400 | 1218 | |
AnnaBridge | 172:65be27845400 | 1219 | #define __HAL_RCC_TIM3_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1220 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1221 | SET_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM3EN);\ |
AnnaBridge | 172:65be27845400 | 1222 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1223 | tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM3EN);\ |
AnnaBridge | 172:65be27845400 | 1224 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1225 | } while(0) |
AnnaBridge | 172:65be27845400 | 1226 | |
AnnaBridge | 172:65be27845400 | 1227 | #define __HAL_RCC_TIM4_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1228 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1229 | SET_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM4EN);\ |
AnnaBridge | 172:65be27845400 | 1230 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1231 | tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM4EN);\ |
AnnaBridge | 172:65be27845400 | 1232 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1233 | } while(0) |
AnnaBridge | 172:65be27845400 | 1234 | |
AnnaBridge | 172:65be27845400 | 1235 | #define __HAL_RCC_TIM5_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1236 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1237 | SET_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM5EN);\ |
AnnaBridge | 172:65be27845400 | 1238 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1239 | tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM5EN);\ |
AnnaBridge | 172:65be27845400 | 1240 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1241 | } while(0) |
AnnaBridge | 172:65be27845400 | 1242 | |
AnnaBridge | 172:65be27845400 | 1243 | #define __HAL_RCC_TIM6_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1244 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1245 | SET_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM6EN);\ |
AnnaBridge | 172:65be27845400 | 1246 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1247 | tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM6EN);\ |
AnnaBridge | 172:65be27845400 | 1248 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1249 | } while(0) |
AnnaBridge | 172:65be27845400 | 1250 | |
AnnaBridge | 172:65be27845400 | 1251 | #define __HAL_RCC_TIM7_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1252 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1253 | SET_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM7EN);\ |
AnnaBridge | 172:65be27845400 | 1254 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1255 | tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM7EN);\ |
AnnaBridge | 172:65be27845400 | 1256 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1257 | } while(0) |
AnnaBridge | 172:65be27845400 | 1258 | |
AnnaBridge | 172:65be27845400 | 1259 | #define __HAL_RCC_TIM12_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1260 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1261 | SET_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM12EN);\ |
AnnaBridge | 172:65be27845400 | 1262 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1263 | tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM12EN);\ |
AnnaBridge | 172:65be27845400 | 1264 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1265 | } while(0) |
AnnaBridge | 172:65be27845400 | 1266 | |
AnnaBridge | 172:65be27845400 | 1267 | #define __HAL_RCC_TIM13_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1268 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1269 | SET_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM13EN);\ |
AnnaBridge | 172:65be27845400 | 1270 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1271 | tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM13EN);\ |
AnnaBridge | 172:65be27845400 | 1272 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1273 | } while(0) |
AnnaBridge | 172:65be27845400 | 1274 | |
AnnaBridge | 172:65be27845400 | 1275 | #define __HAL_RCC_TIM14_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1276 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1277 | SET_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM14EN);\ |
AnnaBridge | 172:65be27845400 | 1278 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1279 | tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_TIM14EN);\ |
AnnaBridge | 172:65be27845400 | 1280 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1281 | } while(0) |
AnnaBridge | 172:65be27845400 | 1282 | |
AnnaBridge | 172:65be27845400 | 1283 | #define __HAL_RCC_LPTIM1_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1284 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1285 | SET_BIT(RCC->APB1LENR, RCC_APB1LENR_LPTIM1EN);\ |
AnnaBridge | 172:65be27845400 | 1286 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1287 | tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_LPTIM1EN);\ |
AnnaBridge | 172:65be27845400 | 1288 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1289 | } while(0) |
AnnaBridge | 172:65be27845400 | 1290 | |
AnnaBridge | 172:65be27845400 | 1291 | |
AnnaBridge | 172:65be27845400 | 1292 | #define __HAL_RCC_SPI2_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1293 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1294 | SET_BIT(RCC->APB1LENR, RCC_APB1LENR_SPI2EN);\ |
AnnaBridge | 172:65be27845400 | 1295 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1296 | tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_SPI2EN);\ |
AnnaBridge | 172:65be27845400 | 1297 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1298 | } while(0) |
AnnaBridge | 172:65be27845400 | 1299 | |
AnnaBridge | 172:65be27845400 | 1300 | #define __HAL_RCC_SPI3_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1301 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1302 | SET_BIT(RCC->APB1LENR, RCC_APB1LENR_SPI3EN);\ |
AnnaBridge | 172:65be27845400 | 1303 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1304 | tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_SPI3EN);\ |
AnnaBridge | 172:65be27845400 | 1305 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1306 | } while(0) |
AnnaBridge | 172:65be27845400 | 1307 | |
AnnaBridge | 172:65be27845400 | 1308 | #define __HAL_RCC_SPDIFRX_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1309 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1310 | SET_BIT(RCC->APB1LENR, RCC_APB1LENR_SPDIFRXEN);\ |
AnnaBridge | 172:65be27845400 | 1311 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1312 | tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_SPDIFRXEN);\ |
AnnaBridge | 172:65be27845400 | 1313 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1314 | } while(0) |
AnnaBridge | 172:65be27845400 | 1315 | |
AnnaBridge | 172:65be27845400 | 1316 | #define __HAL_RCC_USART2_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1317 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1318 | SET_BIT(RCC->APB1LENR, RCC_APB1LENR_USART2EN);\ |
AnnaBridge | 172:65be27845400 | 1319 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1320 | tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_USART2EN);\ |
AnnaBridge | 172:65be27845400 | 1321 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1322 | } while(0) |
AnnaBridge | 172:65be27845400 | 1323 | |
AnnaBridge | 172:65be27845400 | 1324 | #define __HAL_RCC_USART3_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1325 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1326 | SET_BIT(RCC->APB1LENR, RCC_APB1LENR_USART3EN);\ |
AnnaBridge | 172:65be27845400 | 1327 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1328 | tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_USART3EN);\ |
AnnaBridge | 172:65be27845400 | 1329 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1330 | } while(0) |
AnnaBridge | 172:65be27845400 | 1331 | |
AnnaBridge | 172:65be27845400 | 1332 | #define __HAL_RCC_UART4_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1333 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1334 | SET_BIT(RCC->APB1LENR, RCC_APB1LENR_UART4EN);\ |
AnnaBridge | 172:65be27845400 | 1335 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1336 | tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_UART4EN);\ |
AnnaBridge | 172:65be27845400 | 1337 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1338 | } while(0) |
AnnaBridge | 172:65be27845400 | 1339 | |
AnnaBridge | 172:65be27845400 | 1340 | #define __HAL_RCC_UART5_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1341 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1342 | SET_BIT(RCC->APB1LENR, RCC_APB1LENR_UART5EN);\ |
AnnaBridge | 172:65be27845400 | 1343 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1344 | tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_UART5EN);\ |
AnnaBridge | 172:65be27845400 | 1345 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1346 | } while(0) |
AnnaBridge | 172:65be27845400 | 1347 | |
AnnaBridge | 172:65be27845400 | 1348 | #define __HAL_RCC_I2C1_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1349 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1350 | SET_BIT(RCC->APB1LENR, RCC_APB1LENR_I2C1EN);\ |
AnnaBridge | 172:65be27845400 | 1351 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1352 | tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_I2C1EN);\ |
AnnaBridge | 172:65be27845400 | 1353 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1354 | } while(0) |
AnnaBridge | 172:65be27845400 | 1355 | |
AnnaBridge | 172:65be27845400 | 1356 | #define __HAL_RCC_I2C2_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1357 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1358 | SET_BIT(RCC->APB1LENR, RCC_APB1LENR_I2C2EN);\ |
AnnaBridge | 172:65be27845400 | 1359 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1360 | tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_I2C2EN);\ |
AnnaBridge | 172:65be27845400 | 1361 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1362 | } while(0) |
AnnaBridge | 172:65be27845400 | 1363 | |
AnnaBridge | 172:65be27845400 | 1364 | #define __HAL_RCC_I2C3_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1365 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1366 | SET_BIT(RCC->APB1LENR, RCC_APB1LENR_I2C3EN);\ |
AnnaBridge | 172:65be27845400 | 1367 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1368 | tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_I2C3EN);\ |
AnnaBridge | 172:65be27845400 | 1369 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1370 | } while(0) |
AnnaBridge | 172:65be27845400 | 1371 | |
AnnaBridge | 172:65be27845400 | 1372 | #define __HAL_RCC_CEC_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1373 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1374 | SET_BIT(RCC->APB1LENR, RCC_APB1LENR_CECEN);\ |
AnnaBridge | 172:65be27845400 | 1375 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1376 | tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_CECEN);\ |
AnnaBridge | 172:65be27845400 | 1377 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1378 | } while(0) |
AnnaBridge | 172:65be27845400 | 1379 | |
AnnaBridge | 172:65be27845400 | 1380 | #define __HAL_RCC_DAC12_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1381 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1382 | SET_BIT(RCC->APB1LENR, RCC_APB1LENR_DAC12EN);\ |
AnnaBridge | 172:65be27845400 | 1383 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1384 | tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_DAC12EN);\ |
AnnaBridge | 172:65be27845400 | 1385 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1386 | } while(0) |
AnnaBridge | 172:65be27845400 | 1387 | |
AnnaBridge | 172:65be27845400 | 1388 | #define __HAL_RCC_UART7_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1389 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1390 | SET_BIT(RCC->APB1LENR, RCC_APB1LENR_UART7EN);\ |
AnnaBridge | 172:65be27845400 | 1391 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1392 | tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_UART7EN);\ |
AnnaBridge | 172:65be27845400 | 1393 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1394 | } while(0) |
AnnaBridge | 172:65be27845400 | 1395 | |
AnnaBridge | 172:65be27845400 | 1396 | #define __HAL_RCC_UART8_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1397 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1398 | SET_BIT(RCC->APB1LENR, RCC_APB1LENR_UART8EN);\ |
AnnaBridge | 172:65be27845400 | 1399 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1400 | tmpreg = READ_BIT(RCC->APB1LENR, RCC_APB1LENR_UART8EN);\ |
AnnaBridge | 172:65be27845400 | 1401 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1402 | } while(0) |
AnnaBridge | 172:65be27845400 | 1403 | |
AnnaBridge | 172:65be27845400 | 1404 | #define __HAL_RCC_CRS_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1405 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1406 | SET_BIT(RCC->APB1HENR, RCC_APB1HENR_CRSEN);\ |
AnnaBridge | 172:65be27845400 | 1407 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1408 | tmpreg = READ_BIT(RCC->APB1HENR, RCC_APB1HENR_CRSEN);\ |
AnnaBridge | 172:65be27845400 | 1409 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1410 | } while(0) |
AnnaBridge | 172:65be27845400 | 1411 | |
AnnaBridge | 172:65be27845400 | 1412 | #define __HAL_RCC_SWPMI1_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1413 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1414 | SET_BIT(RCC->APB1HENR, RCC_APB1HENR_SWPMIEN);\ |
AnnaBridge | 172:65be27845400 | 1415 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1416 | tmpreg = READ_BIT(RCC->APB1HENR, RCC_APB1HENR_SWPMIEN);\ |
AnnaBridge | 172:65be27845400 | 1417 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1418 | } while(0) |
AnnaBridge | 172:65be27845400 | 1419 | |
AnnaBridge | 172:65be27845400 | 1420 | #define __HAL_RCC_OPAMP_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1421 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1422 | SET_BIT(RCC->APB1HENR, RCC_APB1HENR_OPAMPEN);\ |
AnnaBridge | 172:65be27845400 | 1423 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1424 | tmpreg = READ_BIT(RCC->APB1HENR, RCC_APB1HENR_OPAMPEN);\ |
AnnaBridge | 172:65be27845400 | 1425 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1426 | } while(0) |
AnnaBridge | 172:65be27845400 | 1427 | |
AnnaBridge | 172:65be27845400 | 1428 | #define __HAL_RCC_MDIOS_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1429 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1430 | SET_BIT(RCC->APB1HENR, RCC_APB1HENR_MDIOSEN);\ |
AnnaBridge | 172:65be27845400 | 1431 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1432 | tmpreg = READ_BIT(RCC->APB1HENR, RCC_APB1HENR_MDIOSEN);\ |
AnnaBridge | 172:65be27845400 | 1433 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1434 | } while(0) |
AnnaBridge | 172:65be27845400 | 1435 | |
AnnaBridge | 172:65be27845400 | 1436 | #define __HAL_RCC_FDCAN_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1437 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1438 | SET_BIT(RCC->APB1HENR, RCC_APB1HENR_FDCANEN);\ |
AnnaBridge | 172:65be27845400 | 1439 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1440 | tmpreg = READ_BIT(RCC->APB1HENR, RCC_APB1HENR_FDCANEN);\ |
AnnaBridge | 172:65be27845400 | 1441 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1442 | } while(0) |
AnnaBridge | 172:65be27845400 | 1443 | |
AnnaBridge | 172:65be27845400 | 1444 | |
AnnaBridge | 172:65be27845400 | 1445 | #define __HAL_RCC_TIM2_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_TIM2EN) |
AnnaBridge | 172:65be27845400 | 1446 | #define __HAL_RCC_TIM3_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_TIM3EN) |
AnnaBridge | 172:65be27845400 | 1447 | #define __HAL_RCC_TIM4_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_TIM4EN) |
AnnaBridge | 172:65be27845400 | 1448 | #define __HAL_RCC_TIM5_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_TIM5EN) |
AnnaBridge | 172:65be27845400 | 1449 | #define __HAL_RCC_TIM6_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_TIM6EN) |
AnnaBridge | 172:65be27845400 | 1450 | #define __HAL_RCC_TIM7_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_TIM7EN) |
AnnaBridge | 172:65be27845400 | 1451 | #define __HAL_RCC_TIM12_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_TIM12EN) |
AnnaBridge | 172:65be27845400 | 1452 | #define __HAL_RCC_TIM13_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_TIM13EN) |
AnnaBridge | 172:65be27845400 | 1453 | #define __HAL_RCC_TIM14_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_TIM14EN) |
AnnaBridge | 172:65be27845400 | 1454 | #define __HAL_RCC_LPTIM1_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_LPTIM1EN) |
AnnaBridge | 172:65be27845400 | 1455 | |
AnnaBridge | 172:65be27845400 | 1456 | #define __HAL_RCC_SPI2_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_SPI2EN) |
AnnaBridge | 172:65be27845400 | 1457 | #define __HAL_RCC_SPI3_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_SPI3EN) |
AnnaBridge | 172:65be27845400 | 1458 | #define __HAL_RCC_SPDIFRX_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_SPDIFRXEN) |
AnnaBridge | 172:65be27845400 | 1459 | #define __HAL_RCC_USART2_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_USART2EN) |
AnnaBridge | 172:65be27845400 | 1460 | #define __HAL_RCC_USART3_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_USART3EN) |
AnnaBridge | 172:65be27845400 | 1461 | #define __HAL_RCC_UART4_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_UART4EN) |
AnnaBridge | 172:65be27845400 | 1462 | #define __HAL_RCC_UART5_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_UART5EN) |
AnnaBridge | 172:65be27845400 | 1463 | #define __HAL_RCC_I2C1_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_I2C1EN) |
AnnaBridge | 172:65be27845400 | 1464 | #define __HAL_RCC_I2C2_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_I2C2EN) |
AnnaBridge | 172:65be27845400 | 1465 | #define __HAL_RCC_I2C3_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_I2C3EN) |
AnnaBridge | 172:65be27845400 | 1466 | #define __HAL_RCC_CEC_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_CECEN) |
AnnaBridge | 172:65be27845400 | 1467 | #define __HAL_RCC_DAC12_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_DAC12EN) |
AnnaBridge | 172:65be27845400 | 1468 | #define __HAL_RCC_UART7_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_UART7EN) |
AnnaBridge | 172:65be27845400 | 1469 | #define __HAL_RCC_UART8_CLK_DISABLE() (RCC->APB1LENR) &= ~ (RCC_APB1LENR_UART8EN) |
AnnaBridge | 172:65be27845400 | 1470 | #define __HAL_RCC_CRS_CLK_DISABLE() (RCC->APB1HENR) &= ~ (RCC_APB1HENR_CRSEN) |
AnnaBridge | 172:65be27845400 | 1471 | #define __HAL_RCC_SWPMI1_CLK_DISABLE() (RCC->APB1HENR) &= ~ (RCC_APB1HENR_SWPMIEN) |
AnnaBridge | 172:65be27845400 | 1472 | #define __HAL_RCC_OPAMP_CLK_DISABLE() (RCC->APB1HENR) &= ~ (RCC_APB1HENR_OPAMPEN) |
AnnaBridge | 172:65be27845400 | 1473 | #define __HAL_RCC_MDIOS_CLK_DISABLE() (RCC->APB1HENR) &= ~ (RCC_APB1HENR_MDIOSEN) |
AnnaBridge | 172:65be27845400 | 1474 | #define __HAL_RCC_FDCAN_CLK_DISABLE() (RCC->APB1HENR) &= ~ (RCC_APB1HENR_FDCANEN) |
AnnaBridge | 172:65be27845400 | 1475 | |
AnnaBridge | 172:65be27845400 | 1476 | |
AnnaBridge | 172:65be27845400 | 1477 | /** @brief Get the enable or disable status of the APB1 peripheral clock |
AnnaBridge | 172:65be27845400 | 1478 | * @note After reset, the peripheral clock (used for registers read/write access) |
AnnaBridge | 172:65be27845400 | 1479 | * is disabled and the application software has to enable this clock before |
AnnaBridge | 172:65be27845400 | 1480 | * using it. |
AnnaBridge | 172:65be27845400 | 1481 | */ |
AnnaBridge | 172:65be27845400 | 1482 | |
AnnaBridge | 172:65be27845400 | 1483 | #define __HAL_RCC_TIM2_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM2EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1484 | #define __HAL_RCC_TIM3_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM3EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1485 | #define __HAL_RCC_TIM4_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM4EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1486 | #define __HAL_RCC_TIM5_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM5EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1487 | #define __HAL_RCC_TIM6_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM6EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1488 | #define __HAL_RCC_TIM7_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM7EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1489 | #define __HAL_RCC_TIM12_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM12EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1490 | #define __HAL_RCC_TIM13_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM13EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1491 | #define __HAL_RCC_TIM14_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM14EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1492 | #define __HAL_RCC_LPTIM1_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_LPTIM1EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1493 | #define __HAL_RCC_SPI2_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_SPI2EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1494 | #define __HAL_RCC_SPI3_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_SPI3EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1495 | #define __HAL_RCC_SPDIFRX_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_SPDIFRXEN) != 0U) |
AnnaBridge | 172:65be27845400 | 1496 | #define __HAL_RCC_USART2_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_USART2EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1497 | #define __HAL_RCC_USART3_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_USART3EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1498 | #define __HAL_RCC_UART4_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_UART4EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1499 | #define __HAL_RCC_UART5_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_UART5EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1500 | #define __HAL_RCC_I2C1_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_I2C1EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1501 | #define __HAL_RCC_I2C2_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_I2C2EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1502 | #define __HAL_RCC_I2C3_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_I2C3EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1503 | #define __HAL_RCC_CEC_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_CECEN) != 0U) |
AnnaBridge | 172:65be27845400 | 1504 | #define __HAL_RCC_DAC12_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_DAC12EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1505 | #define __HAL_RCC_UART7_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_UART7EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1506 | #define __HAL_RCC_UART8_IS_CLK_ENABLED() ((RCC->APB1LENR & RCC_APB1LENR_UART8EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1507 | #define __HAL_RCC_CRS_IS_CLK_ENABLED() ((RCC->APB1HENR & RCC_APB1HENR_CRSEN) != 0U) |
AnnaBridge | 172:65be27845400 | 1508 | #define __HAL_RCC_SWPMI1_IS_CLK_ENABLED() ((RCC->APB1HENR & RCC_APB1HENR_SWPMIEN) != 0U) |
AnnaBridge | 172:65be27845400 | 1509 | #define __HAL_RCC_OPAMP_IS_CLK_ENABLED() ((RCC->APB1HENR & RCC_APB1HENR_OPAMPEN) != 0U) |
AnnaBridge | 172:65be27845400 | 1510 | #define __HAL_RCC_MDIOS_IS_CLK_ENABLED() ((RCC->APB1HENR & RCC_APB1HENR_MDIOSEN) != 0U) |
AnnaBridge | 172:65be27845400 | 1511 | #define __HAL_RCC_FDCAN_IS_CLK_ENABLED() ((RCC->APB1HENR & RCC_APB1HENR_FDCANEN) != 0U) |
AnnaBridge | 172:65be27845400 | 1512 | |
AnnaBridge | 172:65be27845400 | 1513 | #define __HAL_RCC_TIM2_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM2EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1514 | #define __HAL_RCC_TIM3_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM3EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1515 | #define __HAL_RCC_TIM4_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM4EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1516 | #define __HAL_RCC_TIM5_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM5EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1517 | #define __HAL_RCC_TIM6_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM6EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1518 | #define __HAL_RCC_TIM7_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM7EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1519 | #define __HAL_RCC_TIM12_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM12EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1520 | #define __HAL_RCC_TIM13_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM13EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1521 | #define __HAL_RCC_TIM14_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_TIM14EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1522 | #define __HAL_RCC_LPTIM1_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_LPTIM1EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1523 | #define __HAL_RCC_SPI2_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_SPI2EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1524 | #define __HAL_RCC_SPI3_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_SPI3EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1525 | #define __HAL_RCC_SPDIFRX_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_SPDIFRXEN) == 0U) |
AnnaBridge | 172:65be27845400 | 1526 | #define __HAL_RCC_USART2_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_USART2EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1527 | #define __HAL_RCC_USART3_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_USART3EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1528 | #define __HAL_RCC_UART4_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_UART4EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1529 | #define __HAL_RCC_UART5_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_UART5EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1530 | #define __HAL_RCC_I2C1_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_I2C1EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1531 | #define __HAL_RCC_I2C2_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_I2C2EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1532 | #define __HAL_RCC_I2C3_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_I2C3EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1533 | #define __HAL_RCC_CEC_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_CECEN) == 0U) |
AnnaBridge | 172:65be27845400 | 1534 | #define __HAL_RCC_DAC12_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_DAC12EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1535 | #define __HAL_RCC_UART7_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_UART7EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1536 | #define __HAL_RCC_UART8_IS_CLK_DISABLED() ((RCC->APB1LENR & RCC_APB1LENR_UART8EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1537 | #define __HAL_RCC_CRS_IS_CLK_DISABLED() ((RCC->APB1HENR & RCC_APB1HENR_CRSEN) == 0U) |
AnnaBridge | 172:65be27845400 | 1538 | #define __HAL_RCC_SWPMI1_IS_CLK_DISABLED() ((RCC->APB1HENR & RCC_APB1HENR_SWPMIEN) == 0U) |
AnnaBridge | 172:65be27845400 | 1539 | #define __HAL_RCC_OPAMP_IS_CLK_DISABLED() ((RCC->APB1HENR & RCC_APB1HENR_OPAMPEN) == 0U) |
AnnaBridge | 172:65be27845400 | 1540 | #define __HAL_RCC_MDIOS_IS_CLK_DISABLED() ((RCC->APB1HENR & RCC_APB1HENR_MDIOSEN) == 0U) |
AnnaBridge | 172:65be27845400 | 1541 | #define __HAL_RCC_FDCAN_IS_CLK_DISABLED() ((RCC->APB1HENR & RCC_APB1HENR_FDCANEN) == 0U) |
AnnaBridge | 172:65be27845400 | 1542 | |
AnnaBridge | 172:65be27845400 | 1543 | |
AnnaBridge | 172:65be27845400 | 1544 | /** @brief Enable or disable the APB2 peripheral clock. |
AnnaBridge | 172:65be27845400 | 1545 | * @note After reset, the peripheral clock (used for registers read/write access) |
AnnaBridge | 172:65be27845400 | 1546 | * is disabled and the application software has to enable this clock before |
AnnaBridge | 172:65be27845400 | 1547 | * using it. |
AnnaBridge | 172:65be27845400 | 1548 | */ |
AnnaBridge | 172:65be27845400 | 1549 | |
AnnaBridge | 172:65be27845400 | 1550 | #define __HAL_RCC_TIM1_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1551 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1552 | SET_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM1EN);\ |
AnnaBridge | 172:65be27845400 | 1553 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1554 | tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM1EN);\ |
AnnaBridge | 172:65be27845400 | 1555 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1556 | } while(0) |
AnnaBridge | 172:65be27845400 | 1557 | |
AnnaBridge | 172:65be27845400 | 1558 | #define __HAL_RCC_TIM8_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1559 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1560 | SET_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM8EN);\ |
AnnaBridge | 172:65be27845400 | 1561 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1562 | tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM8EN);\ |
AnnaBridge | 172:65be27845400 | 1563 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1564 | } while(0) |
AnnaBridge | 172:65be27845400 | 1565 | |
AnnaBridge | 172:65be27845400 | 1566 | #define __HAL_RCC_USART1_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1567 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1568 | SET_BIT(RCC->APB2ENR, RCC_APB2ENR_USART1EN);\ |
AnnaBridge | 172:65be27845400 | 1569 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1570 | tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_USART1EN);\ |
AnnaBridge | 172:65be27845400 | 1571 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1572 | } while(0) |
AnnaBridge | 172:65be27845400 | 1573 | |
AnnaBridge | 172:65be27845400 | 1574 | #define __HAL_RCC_USART6_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1575 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1576 | SET_BIT(RCC->APB2ENR, RCC_APB2ENR_USART6EN);\ |
AnnaBridge | 172:65be27845400 | 1577 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1578 | tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_USART6EN);\ |
AnnaBridge | 172:65be27845400 | 1579 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1580 | } while(0) |
AnnaBridge | 172:65be27845400 | 1581 | |
AnnaBridge | 172:65be27845400 | 1582 | #define __HAL_RCC_SPI1_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1583 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1584 | SET_BIT(RCC->APB2ENR, RCC_APB2ENR_SPI1EN);\ |
AnnaBridge | 172:65be27845400 | 1585 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1586 | tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_SPI1EN);\ |
AnnaBridge | 172:65be27845400 | 1587 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1588 | } while(0) |
AnnaBridge | 172:65be27845400 | 1589 | |
AnnaBridge | 172:65be27845400 | 1590 | #define __HAL_RCC_SPI4_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1591 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1592 | SET_BIT(RCC->APB2ENR, RCC_APB2ENR_SPI4EN);\ |
AnnaBridge | 172:65be27845400 | 1593 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1594 | tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_SPI4EN);\ |
AnnaBridge | 172:65be27845400 | 1595 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1596 | } while(0) |
AnnaBridge | 172:65be27845400 | 1597 | |
AnnaBridge | 172:65be27845400 | 1598 | #define __HAL_RCC_TIM15_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1599 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1600 | SET_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM15EN);\ |
AnnaBridge | 172:65be27845400 | 1601 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1602 | tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM15EN);\ |
AnnaBridge | 172:65be27845400 | 1603 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1604 | } while(0) |
AnnaBridge | 172:65be27845400 | 1605 | |
AnnaBridge | 172:65be27845400 | 1606 | #define __HAL_RCC_TIM16_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1607 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1608 | SET_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM16EN);\ |
AnnaBridge | 172:65be27845400 | 1609 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1610 | tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM16EN);\ |
AnnaBridge | 172:65be27845400 | 1611 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1612 | } while(0) |
AnnaBridge | 172:65be27845400 | 1613 | |
AnnaBridge | 172:65be27845400 | 1614 | #define __HAL_RCC_TIM17_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1615 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1616 | SET_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM17EN);\ |
AnnaBridge | 172:65be27845400 | 1617 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1618 | tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_TIM17EN);\ |
AnnaBridge | 172:65be27845400 | 1619 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1620 | } while(0) |
AnnaBridge | 172:65be27845400 | 1621 | |
AnnaBridge | 172:65be27845400 | 1622 | #define __HAL_RCC_SPI5_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1623 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1624 | SET_BIT(RCC->APB2ENR, RCC_APB2ENR_SPI5EN);\ |
AnnaBridge | 172:65be27845400 | 1625 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1626 | tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_SPI5EN);\ |
AnnaBridge | 172:65be27845400 | 1627 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1628 | } while(0) |
AnnaBridge | 172:65be27845400 | 1629 | |
AnnaBridge | 172:65be27845400 | 1630 | #define __HAL_RCC_SAI1_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1631 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1632 | SET_BIT(RCC->APB2ENR, RCC_APB2ENR_SAI1EN);\ |
AnnaBridge | 172:65be27845400 | 1633 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1634 | tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_SAI1EN);\ |
AnnaBridge | 172:65be27845400 | 1635 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1636 | } while(0) |
AnnaBridge | 172:65be27845400 | 1637 | |
AnnaBridge | 172:65be27845400 | 1638 | #define __HAL_RCC_SAI2_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1639 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1640 | SET_BIT(RCC->APB2ENR, RCC_APB2ENR_SAI2EN);\ |
AnnaBridge | 172:65be27845400 | 1641 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1642 | tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_SAI2EN);\ |
AnnaBridge | 172:65be27845400 | 1643 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1644 | } while(0) |
AnnaBridge | 172:65be27845400 | 1645 | |
AnnaBridge | 172:65be27845400 | 1646 | #define __HAL_RCC_SAI3_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1647 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1648 | SET_BIT(RCC->APB2ENR, RCC_APB2ENR_SAI3EN);\ |
AnnaBridge | 172:65be27845400 | 1649 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1650 | tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_SAI3EN);\ |
AnnaBridge | 172:65be27845400 | 1651 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1652 | } while(0) |
AnnaBridge | 172:65be27845400 | 1653 | |
AnnaBridge | 172:65be27845400 | 1654 | #define __HAL_RCC_DFSDM1_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1655 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1656 | SET_BIT(RCC->APB2ENR, RCC_APB2ENR_DFSDM1EN);\ |
AnnaBridge | 172:65be27845400 | 1657 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1658 | tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_DFSDM1EN);\ |
AnnaBridge | 172:65be27845400 | 1659 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1660 | } while(0) |
AnnaBridge | 172:65be27845400 | 1661 | |
AnnaBridge | 172:65be27845400 | 1662 | #define __HAL_RCC_HRTIM1_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1663 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1664 | SET_BIT(RCC->APB2ENR, RCC_APB2ENR_HRTIMEN);\ |
AnnaBridge | 172:65be27845400 | 1665 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1666 | tmpreg = READ_BIT(RCC->APB2ENR, RCC_APB2ENR_HRTIMEN);\ |
AnnaBridge | 172:65be27845400 | 1667 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1668 | } while(0) |
AnnaBridge | 172:65be27845400 | 1669 | |
AnnaBridge | 172:65be27845400 | 1670 | #define __HAL_RCC_TIM1_CLK_DISABLE() (RCC->APB2ENR) &= ~ (RCC_APB2ENR_TIM1EN) |
AnnaBridge | 172:65be27845400 | 1671 | #define __HAL_RCC_TIM8_CLK_DISABLE() (RCC->APB2ENR) &= ~ (RCC_APB2ENR_TIM8EN) |
AnnaBridge | 172:65be27845400 | 1672 | #define __HAL_RCC_USART1_CLK_DISABLE() (RCC->APB2ENR) &= ~ (RCC_APB2ENR_USART1EN) |
AnnaBridge | 172:65be27845400 | 1673 | #define __HAL_RCC_USART6_CLK_DISABLE() (RCC->APB2ENR) &= ~ (RCC_APB2ENR_USART6EN) |
AnnaBridge | 172:65be27845400 | 1674 | #define __HAL_RCC_SPI1_CLK_DISABLE() (RCC->APB2ENR) &= ~ (RCC_APB2ENR_SPI1EN) |
AnnaBridge | 172:65be27845400 | 1675 | #define __HAL_RCC_SPI4_CLK_DISABLE() (RCC->APB2ENR) &= ~ (RCC_APB2ENR_SPI4EN) |
AnnaBridge | 172:65be27845400 | 1676 | #define __HAL_RCC_TIM15_CLK_DISABLE() (RCC->APB2ENR) &= ~ (RCC_APB2ENR_TIM15EN) |
AnnaBridge | 172:65be27845400 | 1677 | #define __HAL_RCC_TIM16_CLK_DISABLE() (RCC->APB2ENR) &= ~ (RCC_APB2ENR_TIM16EN) |
AnnaBridge | 172:65be27845400 | 1678 | #define __HAL_RCC_TIM17_CLK_DISABLE() (RCC->APB2ENR) &= ~ (RCC_APB2ENR_TIM17EN) |
AnnaBridge | 172:65be27845400 | 1679 | #define __HAL_RCC_SPI5_CLK_DISABLE() (RCC->APB2ENR) &= ~ (RCC_APB2ENR_SPI5EN) |
AnnaBridge | 172:65be27845400 | 1680 | #define __HAL_RCC_SAI1_CLK_DISABLE() (RCC->APB2ENR) &= ~ (RCC_APB2ENR_SAI1EN) |
AnnaBridge | 172:65be27845400 | 1681 | #define __HAL_RCC_SAI2_CLK_DISABLE() (RCC->APB2ENR) &= ~ (RCC_APB2ENR_SAI2EN) |
AnnaBridge | 172:65be27845400 | 1682 | #define __HAL_RCC_SAI3_CLK_DISABLE() (RCC->APB2ENR) &= ~ (RCC_APB2ENR_SAI3EN) |
AnnaBridge | 172:65be27845400 | 1683 | #define __HAL_RCC_DFSDM1_CLK_DISABLE() (RCC->APB2ENR) &= ~ (RCC_APB2ENR_DFSDM1EN) |
AnnaBridge | 172:65be27845400 | 1684 | #define __HAL_RCC_HRTIM1_CLK_DISABLE() (RCC->APB2ENR) &= ~ (RCC_APB2ENR_HRTIMEN) |
AnnaBridge | 172:65be27845400 | 1685 | |
AnnaBridge | 172:65be27845400 | 1686 | |
AnnaBridge | 172:65be27845400 | 1687 | /** @brief Get the enable or disable status of the APB2 peripheral clock |
AnnaBridge | 172:65be27845400 | 1688 | * @note After reset, the peripheral clock (used for registers read/write access) |
AnnaBridge | 172:65be27845400 | 1689 | * is disabled and the application software has to enable this clock before |
AnnaBridge | 172:65be27845400 | 1690 | * using it. |
AnnaBridge | 172:65be27845400 | 1691 | */ |
AnnaBridge | 172:65be27845400 | 1692 | |
AnnaBridge | 172:65be27845400 | 1693 | #define __HAL_RCC_TIM1_IS_CLK_ENABLED() ((RCC->APB2ENR & RCC_APB2ENR_TIM1EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1694 | #define __HAL_RCC_TIM8_IS_CLK_ENABLED() ((RCC->APB2ENR & RCC_APB2ENR_TIM8EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1695 | #define __HAL_RCC_USART1_IS_CLK_ENABLED() ((RCC->APB2ENR & RCC_APB2ENR_USART1EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1696 | #define __HAL_RCC_USART6_IS_CLK_ENABLED() ((RCC->APB2ENR & RCC_APB2ENR_USART6EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1697 | #define __HAL_RCC_SPI1_IS_CLK_ENABLED() ((RCC->APB2ENR & RCC_APB2ENR_SPI1EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1698 | #define __HAL_RCC_SPI4_IS_CLK_ENABLED() ((RCC->APB2ENR & RCC_APB2ENR_SPI4EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1699 | #define __HAL_RCC_TIM15_IS_CLK_ENABLED() ((RCC->APB2ENR & RCC_APB2ENR_TIM15EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1700 | #define __HAL_RCC_TIM16_IS_CLK_ENABLED() ((RCC->APB2ENR & RCC_APB2ENR_TIM16EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1701 | #define __HAL_RCC_TIM17_IS_CLK_ENABLED() ((RCC->APB2ENR & RCC_APB2ENR_TIM17EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1702 | #define __HAL_RCC_SPI5_IS_CLK_ENABLED() ((RCC->APB2ENR & RCC_APB2ENR_SPI5EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1703 | #define __HAL_RCC_SAI1_IS_CLK_ENABLED() ((RCC->APB2ENR & RCC_APB2ENR_SAI1EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1704 | #define __HAL_RCC_SAI2_IS_CLK_ENABLED() ((RCC->APB2ENR & RCC_APB2ENR_SAI2EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1705 | #define __HAL_RCC_SAI3_IS_CLK_ENABLED() ((RCC->APB2ENR & RCC_APB2ENR_SAI3EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1706 | #define __HAL_RCC_DFSDM1_IS_CLK_ENABLED() ((RCC->APB2ENR & RCC_APB2ENR_DFSDM1EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1707 | #define __HAL_RCC_HRTIM1_IS_CLK_ENABLED() ((RCC->APB2ENR & RCC_APB2ENR_HRTIMEN) != 0U) |
AnnaBridge | 172:65be27845400 | 1708 | |
AnnaBridge | 172:65be27845400 | 1709 | #define __HAL_RCC_TIM1_IS_CLK_DISABLED() ((RCC->APB2ENR & RCC_APB2ENR_TIM1EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1710 | #define __HAL_RCC_TIM8_IS_CLK_DISABLED() ((RCC->APB2ENR & RCC_APB2ENR_TIM8EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1711 | #define __HAL_RCC_USART1_IS_CLK_DISABLED() ((RCC->APB2ENR & RCC_APB2ENR_USART1EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1712 | #define __HAL_RCC_USART6_IS_CLK_DISABLED() ((RCC->APB2ENR & RCC_APB2ENR_USART6EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1713 | #define __HAL_RCC_SPI1_IS_CLK_DISABLED() ((RCC->APB2ENR & RCC_APB2ENR_SPI1EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1714 | #define __HAL_RCC_SPI4_IS_CLK_DISABLED() ((RCC->APB2ENR & RCC_APB2ENR_SPI4EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1715 | #define __HAL_RCC_TIM15_IS_CLK_DISABLED() ((RCC->APB2ENR & RCC_APB2ENR_TIM15EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1716 | #define __HAL_RCC_TIM16_IS_CLK_DISABLED() ((RCC->APB2ENR & RCC_APB2ENR_TIM16EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1717 | #define __HAL_RCC_TIM17_IS_CLK_DISABLED() ((RCC->APB2ENR & RCC_APB2ENR_TIM17EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1718 | #define __HAL_RCC_SPI5_IS_CLK_DISABLED() ((RCC->APB2ENR & RCC_APB2ENR_SPI5EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1719 | #define __HAL_RCC_SAI1_IS_CLK_DISABLED() ((RCC->APB2ENR & RCC_APB2ENR_SAI1EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1720 | #define __HAL_RCC_SAI2_IS_CLK_DISABLED() ((RCC->APB2ENR & RCC_APB2ENR_SAI2EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1721 | #define __HAL_RCC_SAI3_IS_CLK_DISABLED() ((RCC->APB2ENR & RCC_APB2ENR_SAI3EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1722 | #define __HAL_RCC_DFSDM1_IS_CLK_DISABLED() ((RCC->APB2ENR & RCC_APB2ENR_DFSDM1EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1723 | #define __HAL_RCC_HRTIM1_IS_CLK_DISABLED() ((RCC->APB2ENR & RCC_APB2ENR_HRTIMEN) == 0U) |
AnnaBridge | 172:65be27845400 | 1724 | |
AnnaBridge | 172:65be27845400 | 1725 | |
AnnaBridge | 172:65be27845400 | 1726 | /** @brief Enable or disable the APB4 peripheral clock. |
AnnaBridge | 172:65be27845400 | 1727 | * @note After reset, the peripheral clock (used for registers read/write access) |
AnnaBridge | 172:65be27845400 | 1728 | * is disabled and the application software has to enable this clock before |
AnnaBridge | 172:65be27845400 | 1729 | * using it. |
AnnaBridge | 172:65be27845400 | 1730 | */ |
AnnaBridge | 172:65be27845400 | 1731 | |
AnnaBridge | 172:65be27845400 | 1732 | #define __HAL_RCC_SYSCFG_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1733 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1734 | SET_BIT(RCC->APB4ENR, RCC_APB4ENR_SYSCFGEN);\ |
AnnaBridge | 172:65be27845400 | 1735 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1736 | tmpreg = READ_BIT(RCC->APB4ENR, RCC_APB4ENR_SYSCFGEN);\ |
AnnaBridge | 172:65be27845400 | 1737 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1738 | } while(0) |
AnnaBridge | 172:65be27845400 | 1739 | |
AnnaBridge | 172:65be27845400 | 1740 | #define __HAL_RCC_LPUART1_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1741 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1742 | SET_BIT(RCC->APB4ENR, RCC_APB4ENR_LPUART1EN);\ |
AnnaBridge | 172:65be27845400 | 1743 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1744 | tmpreg = READ_BIT(RCC->APB4ENR, RCC_APB4ENR_LPUART1EN);\ |
AnnaBridge | 172:65be27845400 | 1745 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1746 | } while(0) |
AnnaBridge | 172:65be27845400 | 1747 | |
AnnaBridge | 172:65be27845400 | 1748 | #define __HAL_RCC_SPI6_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1749 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1750 | SET_BIT(RCC->APB4ENR, RCC_APB4ENR_SPI6EN);\ |
AnnaBridge | 172:65be27845400 | 1751 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1752 | tmpreg = READ_BIT(RCC->APB4ENR, RCC_APB4ENR_SPI6EN);\ |
AnnaBridge | 172:65be27845400 | 1753 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1754 | } while(0) |
AnnaBridge | 172:65be27845400 | 1755 | |
AnnaBridge | 172:65be27845400 | 1756 | #define __HAL_RCC_I2C4_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1757 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1758 | SET_BIT(RCC->APB4ENR, RCC_APB4ENR_I2C4EN);\ |
AnnaBridge | 172:65be27845400 | 1759 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1760 | tmpreg = READ_BIT(RCC->APB4ENR, RCC_APB4ENR_I2C4EN);\ |
AnnaBridge | 172:65be27845400 | 1761 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1762 | } while(0) |
AnnaBridge | 172:65be27845400 | 1763 | |
AnnaBridge | 172:65be27845400 | 1764 | #define __HAL_RCC_LPTIM2_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1765 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1766 | SET_BIT(RCC->APB4ENR, RCC_APB4ENR_LPTIM2EN);\ |
AnnaBridge | 172:65be27845400 | 1767 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1768 | tmpreg = READ_BIT(RCC->APB4ENR, RCC_APB4ENR_LPTIM2EN);\ |
AnnaBridge | 172:65be27845400 | 1769 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1770 | } while(0) |
AnnaBridge | 172:65be27845400 | 1771 | |
AnnaBridge | 172:65be27845400 | 1772 | #define __HAL_RCC_LPTIM3_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1773 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1774 | SET_BIT(RCC->APB4ENR, RCC_APB4ENR_LPTIM3EN);\ |
AnnaBridge | 172:65be27845400 | 1775 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1776 | tmpreg = READ_BIT(RCC->APB4ENR, RCC_APB4ENR_LPTIM3EN);\ |
AnnaBridge | 172:65be27845400 | 1777 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1778 | } while(0) |
AnnaBridge | 172:65be27845400 | 1779 | |
AnnaBridge | 172:65be27845400 | 1780 | #define __HAL_RCC_LPTIM4_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1781 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1782 | SET_BIT(RCC->APB4ENR, RCC_APB4ENR_LPTIM4EN);\ |
AnnaBridge | 172:65be27845400 | 1783 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1784 | tmpreg = READ_BIT(RCC->APB4ENR, RCC_APB4ENR_LPTIM4EN);\ |
AnnaBridge | 172:65be27845400 | 1785 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1786 | } while(0) |
AnnaBridge | 172:65be27845400 | 1787 | |
AnnaBridge | 172:65be27845400 | 1788 | #define __HAL_RCC_LPTIM5_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1789 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1790 | SET_BIT(RCC->APB4ENR, RCC_APB4ENR_LPTIM5EN);\ |
AnnaBridge | 172:65be27845400 | 1791 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1792 | tmpreg = READ_BIT(RCC->APB4ENR, RCC_APB4ENR_LPTIM5EN);\ |
AnnaBridge | 172:65be27845400 | 1793 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1794 | } while(0) |
AnnaBridge | 172:65be27845400 | 1795 | |
AnnaBridge | 172:65be27845400 | 1796 | #define __HAL_RCC_COMP12_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1797 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1798 | SET_BIT(RCC->APB4ENR, RCC_APB4ENR_COMP12EN);\ |
AnnaBridge | 172:65be27845400 | 1799 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1800 | tmpreg = READ_BIT(RCC->APB4ENR, RCC_APB4ENR_COMP12EN);\ |
AnnaBridge | 172:65be27845400 | 1801 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1802 | } while(0) |
AnnaBridge | 172:65be27845400 | 1803 | |
AnnaBridge | 172:65be27845400 | 1804 | #define __HAL_RCC_VREF_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1805 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1806 | SET_BIT(RCC->APB4ENR, RCC_APB4ENR_VREFEN);\ |
AnnaBridge | 172:65be27845400 | 1807 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1808 | tmpreg = READ_BIT(RCC->APB4ENR, RCC_APB4ENR_VREFEN);\ |
AnnaBridge | 172:65be27845400 | 1809 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1810 | } while(0) |
AnnaBridge | 172:65be27845400 | 1811 | |
AnnaBridge | 172:65be27845400 | 1812 | #define __HAL_RCC_SAI4_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1813 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1814 | SET_BIT(RCC->APB4ENR, RCC_APB4ENR_SAI4EN);\ |
AnnaBridge | 172:65be27845400 | 1815 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1816 | tmpreg = READ_BIT(RCC->APB4ENR, RCC_APB4ENR_SAI4EN);\ |
AnnaBridge | 172:65be27845400 | 1817 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1818 | } while(0) |
AnnaBridge | 172:65be27845400 | 1819 | |
AnnaBridge | 172:65be27845400 | 1820 | #define __HAL_RCC_RTC_CLK_ENABLE() do { \ |
AnnaBridge | 172:65be27845400 | 1821 | __IO uint32_t tmpreg; \ |
AnnaBridge | 172:65be27845400 | 1822 | SET_BIT(RCC->APB4ENR, RCC_APB4ENR_RTCAPBEN);\ |
AnnaBridge | 172:65be27845400 | 1823 | /* Delay after an RCC peripheral clock enabling */ \ |
AnnaBridge | 172:65be27845400 | 1824 | tmpreg = READ_BIT(RCC->APB4ENR, RCC_APB4ENR_RTCAPBEN);\ |
AnnaBridge | 172:65be27845400 | 1825 | UNUSED(tmpreg); \ |
AnnaBridge | 172:65be27845400 | 1826 | } while(0) |
AnnaBridge | 172:65be27845400 | 1827 | |
AnnaBridge | 172:65be27845400 | 1828 | #define __HAL_RCC_SYSCFG_CLK_DISABLE() (RCC->APB4ENR) &= ~ (RCC_APB4ENR_SYSCFGEN) |
AnnaBridge | 172:65be27845400 | 1829 | #define __HAL_RCC_LPUART1_CLK_DISABLE() (RCC->APB4ENR) &= ~ (RCC_APB4ENR_LPUART1EN) |
AnnaBridge | 172:65be27845400 | 1830 | #define __HAL_RCC_SPI6_CLK_DISABLE() (RCC->APB4ENR) &= ~ (RCC_APB4ENR_SPI6EN) |
AnnaBridge | 172:65be27845400 | 1831 | #define __HAL_RCC_I2C4_CLK_DISABLE() (RCC->APB4ENR) &= ~ (RCC_APB4ENR_I2C4EN) |
AnnaBridge | 172:65be27845400 | 1832 | #define __HAL_RCC_LPTIM2_CLK_DISABLE() (RCC->APB4ENR) &= ~ (RCC_APB4ENR_LPTIM2EN) |
AnnaBridge | 172:65be27845400 | 1833 | #define __HAL_RCC_LPTIM3_CLK_DISABLE() (RCC->APB4ENR) &= ~ (RCC_APB4ENR_LPTIM3EN) |
AnnaBridge | 172:65be27845400 | 1834 | #define __HAL_RCC_LPTIM4_CLK_DISABLE() (RCC->APB4ENR) &= ~ (RCC_APB4ENR_LPTIM4EN) |
AnnaBridge | 172:65be27845400 | 1835 | #define __HAL_RCC_LPTIM5_CLK_DISABLE() (RCC->APB4ENR) &= ~ (RCC_APB4ENR_LPTIM5EN) |
AnnaBridge | 172:65be27845400 | 1836 | #define __HAL_RCC_COMP12_CLK_DISABLE() (RCC->APB4ENR) &= ~ (RCC_APB4ENR_COMP12EN) |
AnnaBridge | 172:65be27845400 | 1837 | #define __HAL_RCC_VREF_CLK_DISABLE() (RCC->APB4ENR) &= ~ (RCC_APB4ENR_VREFEN) |
AnnaBridge | 172:65be27845400 | 1838 | #define __HAL_RCC_RTC_CLK_DISABLE() (RCC->APB4ENR) &= ~ (RCC_APB4ENR_RTCAPBEN) |
AnnaBridge | 172:65be27845400 | 1839 | #define __HAL_RCC_SAI4_CLK_DISABLE() (RCC->APB4ENR) &= ~ (RCC_APB4ENR_SAI4EN) |
AnnaBridge | 172:65be27845400 | 1840 | |
AnnaBridge | 172:65be27845400 | 1841 | /** @brief Get the enable or disable status of the APB4 peripheral clock |
AnnaBridge | 172:65be27845400 | 1842 | * @note After reset, the peripheral clock (used for registers read/write access) |
AnnaBridge | 172:65be27845400 | 1843 | * is disabled and the application software has to enable this clock before |
AnnaBridge | 172:65be27845400 | 1844 | * using it. |
AnnaBridge | 172:65be27845400 | 1845 | */ |
AnnaBridge | 172:65be27845400 | 1846 | |
AnnaBridge | 172:65be27845400 | 1847 | #define __HAL_RCC_SYSCFG_IS_CLK_ENABLED() ((RCC->APB4ENR & RCC_APB4ENR_SYSCFGEN) != 0U) |
AnnaBridge | 172:65be27845400 | 1848 | #define __HAL_RCC_LPUART1_IS_CLK_ENABLED() ((RCC->APB4ENR & RCC_APB4ENR_LPUART1EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1849 | #define __HAL_RCC_SPI6_IS_CLK_ENABLED() ((RCC->APB4ENR & RCC_APB4ENR_SPI6EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1850 | #define __HAL_RCC_I2C4_IS_CLK_ENABLED() ((RCC->APB4ENR & RCC_APB4ENR_I2C4EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1851 | #define __HAL_RCC_LPTIM2_IS_CLK_ENABLED() ((RCC->APB4ENR & RCC_APB4ENR_LPTIM2EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1852 | #define __HAL_RCC_LPTIM3_IS_CLK_ENABLED() ((RCC->APB4ENR & RCC_APB4ENR_LPTIM3EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1853 | #define __HAL_RCC_LPTIM4_IS_CLK_ENABLED() ((RCC->APB4ENR & RCC_APB4ENR_LPTIM4EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1854 | #define __HAL_RCC_LPTIM5_IS_CLK_ENABLED() ((RCC->APB4ENR & RCC_APB4ENR_LPTIM5EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1855 | #define __HAL_RCC_COMP12_IS_CLK_ENABLED() ((RCC->APB4ENR & RCC_APB4ENR_COMP12EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1856 | #define __HAL_RCC_VREF_IS_CLK_ENABLED() ((RCC->APB4ENR & RCC_APB4ENR_VREFEN) != 0U) |
AnnaBridge | 172:65be27845400 | 1857 | #define __HAL_RCC_RTC_IS_CLK_ENABLED() ((RCC->APB4ENR & RCC_APB4ENR_RTCAPBEN) != 0U) |
AnnaBridge | 172:65be27845400 | 1858 | #define __HAL_RCC_SAI4_IS_CLK_ENABLED() ((RCC->APB4ENR & RCC_APB4ENR_SAI4EN) != 0U) |
AnnaBridge | 172:65be27845400 | 1859 | |
AnnaBridge | 172:65be27845400 | 1860 | #define __HAL_RCC_SYSCFG_IS_CLK_DISABLED() ((RCC->APB4ENR & RCC_APB4ENR_SYSCFGEN) == 0U) |
AnnaBridge | 172:65be27845400 | 1861 | #define __HAL_RCC_LPUART1_IS_CLK_DISABLED() ((RCC->APB4ENR & RCC_APB4ENR_LPUART1EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1862 | #define __HAL_RCC_SPI6_IS_CLK_DISABLED() ((RCC->APB4ENR & RCC_APB4ENR_SPI6EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1863 | #define __HAL_RCC_I2C4_IS_CLK_DISABLED() ((RCC->APB4ENR & RCC_APB4ENR_I2C4EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1864 | #define __HAL_RCC_LPTIM2_IS_CLK_DISABLED() ((RCC->APB4ENR & RCC_APB4ENR_LPTIM2EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1865 | #define __HAL_RCC_LPTIM3_IS_CLK_DISABLED() ((RCC->APB4ENR & RCC_APB4ENR_LPTIM3EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1866 | #define __HAL_RCC_LPTIM4_IS_CLK_DISABLED() ((RCC->APB4ENR & RCC_APB4ENR_LPTIM4EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1867 | #define __HAL_RCC_LPTIM5_IS_CLK_DISABLED() ((RCC->APB4ENR & RCC_APB4ENR_LPTIM5EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1868 | #define __HAL_RCC_COMP12_IS_CLK_DISABLED() ((RCC->APB4ENR & RCC_APB4ENR_COMP12EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1869 | #define __HAL_RCC_VREF_IS_CLK_DISABLED() ((RCC->APB4ENR & RCC_APB4ENR_VREFEN) == 0U) |
AnnaBridge | 172:65be27845400 | 1870 | #define __HAL_RCC_RTC_IS_CLK_DISABLED() ((RCC->APB4ENR & RCC_APB4ENR_RTCAPBEN) == 0U) |
AnnaBridge | 172:65be27845400 | 1871 | #define __HAL_RCC_SAI4_IS_CLK_DISABLED() ((RCC->APB4ENR & RCC_APB4ENR_SAI4EN) == 0U) |
AnnaBridge | 172:65be27845400 | 1872 | |
AnnaBridge | 172:65be27845400 | 1873 | |
AnnaBridge | 172:65be27845400 | 1874 | /** @brief Enable or disable the AHB3 peripheral reset. |
AnnaBridge | 172:65be27845400 | 1875 | */ |
AnnaBridge | 172:65be27845400 | 1876 | |
AnnaBridge | 172:65be27845400 | 1877 | #define __HAL_RCC_AHB3_FORCE_RESET() (RCC->AHB3RSTR = 0xFFFFFFFFU) |
AnnaBridge | 172:65be27845400 | 1878 | #define __HAL_RCC_MDMA_FORCE_RESET() (RCC->AHB3RSTR |= (RCC_AHB3RSTR_MDMARST)) |
AnnaBridge | 172:65be27845400 | 1879 | #define __HAL_RCC_DMA2D_FORCE_RESET() (RCC->AHB3RSTR |= (RCC_AHB3RSTR_DMA2DRST)) |
AnnaBridge | 172:65be27845400 | 1880 | #define __HAL_RCC_JPGDECRST_FORCE_RESET() (RCC->AHB3RSTR |= (RCC_AHB3RSTR_JPGDECRST)) |
AnnaBridge | 172:65be27845400 | 1881 | #define __HAL_RCC_FMC_FORCE_RESET() (RCC->AHB3RSTR |= (RCC_AHB3RSTR_FMCRST)) |
AnnaBridge | 172:65be27845400 | 1882 | #define __HAL_RCC_QSPI_FORCE_RESET() (RCC->AHB3RSTR |= (RCC_AHB3RSTR_QSPIRST)) |
AnnaBridge | 172:65be27845400 | 1883 | #define __HAL_RCC_SDMMC1_FORCE_RESET() (RCC->AHB3RSTR |= (RCC_AHB3RSTR_SDMMC1RST)) |
AnnaBridge | 172:65be27845400 | 1884 | |
AnnaBridge | 172:65be27845400 | 1885 | |
AnnaBridge | 172:65be27845400 | 1886 | #define __HAL_RCC_AHB3_RELEASE_RESET() (RCC->AHB3RSTR = 0x00) |
AnnaBridge | 172:65be27845400 | 1887 | #define __HAL_RCC_MDMA_RELEASE_RESET() (RCC->AHB3RSTR &= ~ (RCC_AHB3RSTR_MDMARST)) |
AnnaBridge | 172:65be27845400 | 1888 | #define __HAL_RCC_DMA2D_RELEASE_RESET() (RCC->AHB3RSTR &= ~ (RCC_AHB3RSTR_DMA2DRST)) |
AnnaBridge | 172:65be27845400 | 1889 | #define __HAL_RCC_JPGDECRST_RELEASE_RESET() (RCC->AHB3RSTR &= ~ (RCC_AHB3RSTR_JPGDECRST)) |
AnnaBridge | 172:65be27845400 | 1890 | #define __HAL_RCC_FMC_RELEASE_RESET() (RCC->AHB3RSTR &= ~ (RCC_AHB3RSTR_FMCRST)) |
AnnaBridge | 172:65be27845400 | 1891 | #define __HAL_RCC_QSPI_RELEASE_RESET() (RCC->AHB3RSTR &= ~ (RCC_AHB3RSTR_QSPIRST)) |
AnnaBridge | 172:65be27845400 | 1892 | #define __HAL_RCC_SDMMC1_RELEASE_RESET() (RCC->AHB3RSTR &= ~ (RCC_AHB3RSTR_SDMMC1RST)) |
AnnaBridge | 172:65be27845400 | 1893 | |
AnnaBridge | 172:65be27845400 | 1894 | |
AnnaBridge | 172:65be27845400 | 1895 | |
AnnaBridge | 172:65be27845400 | 1896 | /** @brief Force or release the AHB1 peripheral reset. |
AnnaBridge | 172:65be27845400 | 1897 | */ |
AnnaBridge | 172:65be27845400 | 1898 | #define __HAL_RCC_AHB1_FORCE_RESET() (RCC->AHB1RSTR = 0xFFFFFFFFU) |
AnnaBridge | 172:65be27845400 | 1899 | #define __HAL_RCC_DMA1_FORCE_RESET() (RCC->AHB1RSTR |= (RCC_AHB1RSTR_DMA1RST)) |
AnnaBridge | 172:65be27845400 | 1900 | #define __HAL_RCC_DMA2_FORCE_RESET() (RCC->AHB1RSTR |= (RCC_AHB1RSTR_DMA2RST)) |
AnnaBridge | 172:65be27845400 | 1901 | #define __HAL_RCC_ADC12_FORCE_RESET() (RCC->AHB1RSTR |= (RCC_AHB1RSTR_ADC12RST)) |
AnnaBridge | 172:65be27845400 | 1902 | #define __HAL_RCC_ETH1MAC_FORCE_RESET() (RCC->AHB1RSTR |= (RCC_AHB1RSTR_ETH1MACRST)) |
AnnaBridge | 172:65be27845400 | 1903 | #define __HAL_RCC_USB1_OTG_HS_FORCE_RESET() (RCC->AHB1RSTR |= (RCC_AHB1RSTR_USB1OTGHSRST)) |
AnnaBridge | 172:65be27845400 | 1904 | #define __HAL_RCC_USB2_OTG_FS_FORCE_RESET() (RCC->AHB1RSTR |= (RCC_AHB1RSTR_USB2OTGHSRST)) |
AnnaBridge | 172:65be27845400 | 1905 | |
AnnaBridge | 172:65be27845400 | 1906 | #define __HAL_RCC_AHB1_RELEASE_RESET() (RCC->AHB1RSTR = 0x00U) |
AnnaBridge | 172:65be27845400 | 1907 | #define __HAL_RCC_DMA1_RELEASE_RESET() (RCC->AHB1RSTR &= ~ (RCC_AHB1RSTR_DMA1RST)) |
AnnaBridge | 172:65be27845400 | 1908 | #define __HAL_RCC_DMA2_RELEASE_RESET() (RCC->AHB1RSTR &= ~ (RCC_AHB1RSTR_DMA2RST)) |
AnnaBridge | 172:65be27845400 | 1909 | #define __HAL_RCC_ADC12_RELEASE_RESET() (RCC->AHB1RSTR &= ~ (RCC_AHB1RSTR_ADC12RST)) |
AnnaBridge | 172:65be27845400 | 1910 | #define __HAL_RCC_ETH1MAC_RELEASE_RESET() (RCC->AHB1RSTR &= ~ (RCC_AHB1RSTR_ETH1MACRST)) |
AnnaBridge | 172:65be27845400 | 1911 | #define __HAL_RCC_USB1_OTG_HS_RELEASE_RESET() (RCC->AHB1RSTR &= ~ (RCC_AHB1RSTR_USB1OTGHSRST)) |
AnnaBridge | 172:65be27845400 | 1912 | #define __HAL_RCC_USB2_OTG_FS_RELEASE_RESET() (RCC->AHB1RSTR &= ~ (RCC_AHB1RSTR_USB2OTGHSRST)) |
AnnaBridge | 172:65be27845400 | 1913 | |
AnnaBridge | 172:65be27845400 | 1914 | |
AnnaBridge | 172:65be27845400 | 1915 | /** @brief Force or release the AHB2 peripheral reset. |
AnnaBridge | 172:65be27845400 | 1916 | */ |
AnnaBridge | 172:65be27845400 | 1917 | #define __HAL_RCC_AHB2_FORCE_RESET() (RCC->AHB2RSTR = 0xFFFFFFFFU) |
AnnaBridge | 172:65be27845400 | 1918 | #define __HAL_RCC_DCMI_FORCE_RESET() (RCC->AHB2RSTR |= (RCC_AHB2RSTR_DCMIRST)) |
AnnaBridge | 172:65be27845400 | 1919 | #define __HAL_RCC_CRYP_FORCE_RESET() (RCC->AHB2RSTR |= (RCC_AHB2RSTR_CRYPRST)) |
AnnaBridge | 172:65be27845400 | 1920 | #define __HAL_RCC_HASH_FORCE_RESET() (RCC->AHB2RSTR |= (RCC_AHB2RSTR_HASHRST)) |
AnnaBridge | 172:65be27845400 | 1921 | #define __HAL_RCC_RNG_FORCE_RESET() (RCC->AHB2RSTR |= (RCC_AHB2RSTR_RNGRST)) |
AnnaBridge | 172:65be27845400 | 1922 | #define __HAL_RCC_SDMMC2_FORCE_RESET() (RCC->AHB2RSTR |= (RCC_AHB2RSTR_SDMMC2RST)) |
AnnaBridge | 172:65be27845400 | 1923 | |
AnnaBridge | 172:65be27845400 | 1924 | #define __HAL_RCC_AHB2_RELEASE_RESET() (RCC->AHB2RSTR = 0x00U) |
AnnaBridge | 172:65be27845400 | 1925 | #define __HAL_RCC_DCMI_RELEASE_RESET() (RCC->AHB2RSTR &= ~ (RCC_AHB2RSTR_DCMIRST)) |
AnnaBridge | 172:65be27845400 | 1926 | #define __HAL_RCC_CRYP_RELEASE_RESET() (RCC->AHB2RSTR &= ~ (RCC_AHB2RSTR_CRYPRST)) |
AnnaBridge | 172:65be27845400 | 1927 | #define __HAL_RCC_HASH_RELEASE_RESET() (RCC->AHB2RSTR &= ~ (RCC_AHB2RSTR_HASHRST)) |
AnnaBridge | 172:65be27845400 | 1928 | #define __HAL_RCC_RNG_RELEASE_RESET() (RCC->AHB2RSTR &= ~ (RCC_AHB2RSTR_RNGRST)) |
AnnaBridge | 172:65be27845400 | 1929 | #define __HAL_RCC_SDMMC2_RELEASE_RESET() (RCC->AHB2RSTR &= ~ (RCC_AHB2RSTR_SDMMC2RST)) |
AnnaBridge | 172:65be27845400 | 1930 | |
AnnaBridge | 172:65be27845400 | 1931 | |
AnnaBridge | 172:65be27845400 | 1932 | /** @brief Force or release the AHB4 peripheral reset. |
AnnaBridge | 172:65be27845400 | 1933 | */ |
AnnaBridge | 172:65be27845400 | 1934 | |
AnnaBridge | 172:65be27845400 | 1935 | #define __HAL_RCC_AHB4_FORCE_RESET() (RCC->AHB4RSTR = 0xFFFFFFFFU) |
AnnaBridge | 172:65be27845400 | 1936 | #define __HAL_RCC_GPIOA_FORCE_RESET() (RCC->AHB4RSTR) |= (RCC_AHB4RSTR_GPIOARST) |
AnnaBridge | 172:65be27845400 | 1937 | #define __HAL_RCC_GPIOB_FORCE_RESET() (RCC->AHB4RSTR) |= (RCC_AHB4RSTR_GPIOBRST) |
AnnaBridge | 172:65be27845400 | 1938 | #define __HAL_RCC_GPIOC_FORCE_RESET() (RCC->AHB4RSTR) |= (RCC_AHB4RSTR_GPIOCRST) |
AnnaBridge | 172:65be27845400 | 1939 | #define __HAL_RCC_GPIOD_FORCE_RESET() (RCC->AHB4RSTR) |= (RCC_AHB4RSTR_GPIODRST) |
AnnaBridge | 172:65be27845400 | 1940 | #define __HAL_RCC_GPIOE_FORCE_RESET() (RCC->AHB4RSTR) |= (RCC_AHB4RSTR_GPIOERST) |
AnnaBridge | 172:65be27845400 | 1941 | #define __HAL_RCC_GPIOF_FORCE_RESET() (RCC->AHB4RSTR) |= (RCC_AHB4RSTR_GPIOFRST) |
AnnaBridge | 172:65be27845400 | 1942 | #define __HAL_RCC_GPIOG_FORCE_RESET() (RCC->AHB4RSTR) |= (RCC_AHB4RSTR_GPIOGRST) |
AnnaBridge | 172:65be27845400 | 1943 | #define __HAL_RCC_GPIOH_FORCE_RESET() (RCC->AHB4RSTR) |= (RCC_AHB4RSTR_GPIOHRST) |
AnnaBridge | 172:65be27845400 | 1944 | #define __HAL_RCC_GPIOI_FORCE_RESET() (RCC->AHB4RSTR) |= (RCC_AHB4RSTR_GPIOIRST) |
AnnaBridge | 172:65be27845400 | 1945 | #define __HAL_RCC_GPIOJ_FORCE_RESET() (RCC->AHB4RSTR) |= (RCC_AHB4RSTR_GPIOJRST) |
AnnaBridge | 172:65be27845400 | 1946 | #define __HAL_RCC_GPIOK_FORCE_RESET() (RCC->AHB4RSTR) |= (RCC_AHB4RSTR_GPIOKRST) |
AnnaBridge | 172:65be27845400 | 1947 | #define __HAL_RCC_CRC_FORCE_RESET() (RCC->AHB4RSTR) |= (RCC_AHB4RSTR_CRCRST) |
AnnaBridge | 172:65be27845400 | 1948 | #define __HAL_RCC_BDMA_FORCE_RESET() (RCC->AHB4RSTR) |= (RCC_AHB4RSTR_BDMARST) |
AnnaBridge | 172:65be27845400 | 1949 | #define __HAL_RCC_ADC3_FORCE_RESET() (RCC->AHB4RSTR) |= (RCC_AHB4RSTR_ADC3RST) |
AnnaBridge | 172:65be27845400 | 1950 | #define __HAL_RCC_HSEM_FORCE_RESET() (RCC->AHB4RSTR) |= (RCC_AHB4RSTR_HSEMRST) |
AnnaBridge | 172:65be27845400 | 1951 | |
AnnaBridge | 172:65be27845400 | 1952 | #define __HAL_RCC_AHB4_RELEASE_RESET() (RCC->AHB4RSTR = 0x00U) |
AnnaBridge | 172:65be27845400 | 1953 | #define __HAL_RCC_GPIOA_RELEASE_RESET() (RCC->AHB4RSTR) &= ~ (RCC_AHB4RSTR_GPIOARST) |
AnnaBridge | 172:65be27845400 | 1954 | #define __HAL_RCC_GPIOB_RELEASE_RESET() (RCC->AHB4RSTR) &= ~ (RCC_AHB4RSTR_GPIOBRST) |
AnnaBridge | 172:65be27845400 | 1955 | #define __HAL_RCC_GPIOC_RELEASE_RESET() (RCC->AHB4RSTR) &= ~ (RCC_AHB4RSTR_GPIOCRST) |
AnnaBridge | 172:65be27845400 | 1956 | #define __HAL_RCC_GPIOD_RELEASE_RESET() (RCC->AHB4RSTR) &= ~ (RCC_AHB4RSTR_GPIODRST) |
AnnaBridge | 172:65be27845400 | 1957 | #define __HAL_RCC_GPIOE_RELEASE_RESET() (RCC->AHB4RSTR) &= ~ (RCC_AHB4RSTR_GPIOERST) |
AnnaBridge | 172:65be27845400 | 1958 | #define __HAL_RCC_GPIOF_RELEASE_RESET() (RCC->AHB4RSTR) &= ~ (RCC_AHB4RSTR_GPIOFRST) |
AnnaBridge | 172:65be27845400 | 1959 | #define __HAL_RCC_GPIOG_RELEASE_RESET() (RCC->AHB4RSTR) &= ~ (RCC_AHB4RSTR_GPIOGRST) |
AnnaBridge | 172:65be27845400 | 1960 | #define __HAL_RCC_GPIOH_RELEASE_RESET() (RCC->AHB4RSTR) &= ~ (RCC_AHB4RSTR_GPIOHRST) |
AnnaBridge | 172:65be27845400 | 1961 | #define __HAL_RCC_GPIOI_RELEASE_RESET() (RCC->AHB4RSTR) &= ~ (RCC_AHB4RSTR_GPIOIRST) |
AnnaBridge | 172:65be27845400 | 1962 | #define __HAL_RCC_GPIOJ_RELEASE_RESET() (RCC->AHB4RSTR) &= ~ (RCC_AHB4RSTR_GPIOJRST) |
AnnaBridge | 172:65be27845400 | 1963 | #define __HAL_RCC_GPIOK_RELEASE_RESET() (RCC->AHB4RSTR) &= ~ (RCC_AHB4RSTR_GPIOKRST) |
AnnaBridge | 172:65be27845400 | 1964 | #define __HAL_RCC_CRC_RELEASE_RESET() (RCC->AHB4RSTR) &= ~ (RCC_AHB4RSTR_CRCRST) |
AnnaBridge | 172:65be27845400 | 1965 | #define __HAL_RCC_BDMA_RELEASE_RESET() (RCC->AHB4RSTR) &= ~ (RCC_AHB4RSTR_BDMARST) |
AnnaBridge | 172:65be27845400 | 1966 | #define __HAL_RCC_ADC3_RELEASE_RESET() (RCC->AHB4RSTR) &= ~ (RCC_AHB4RSTR_ADC3RST) |
AnnaBridge | 172:65be27845400 | 1967 | #define __HAL_RCC_HSEM_RELEASE_RESET() (RCC->AHB4RSTR) &= ~ (RCC_AHB4RSTR_HSEMRST) |
AnnaBridge | 172:65be27845400 | 1968 | |
AnnaBridge | 172:65be27845400 | 1969 | |
AnnaBridge | 172:65be27845400 | 1970 | /** @brief Force or release the APB3 peripheral reset. |
AnnaBridge | 172:65be27845400 | 1971 | */ |
AnnaBridge | 172:65be27845400 | 1972 | #define __HAL_RCC_APB3_FORCE_RESET() (RCC->APB3RSTR = 0xFFFFFFFFU) |
AnnaBridge | 172:65be27845400 | 1973 | #define __HAL_RCC_LTDC_FORCE_RESET() (RCC->APB3RSTR) |= (RCC_APB3RSTR_LTDCRST) |
AnnaBridge | 172:65be27845400 | 1974 | |
AnnaBridge | 172:65be27845400 | 1975 | |
AnnaBridge | 172:65be27845400 | 1976 | #define __HAL_RCC_APB3_RELEASE_RESET() (RCC->APB3RSTR = 0x00U) |
AnnaBridge | 172:65be27845400 | 1977 | #define __HAL_RCC_LTDC_RELEASE_RESET() (RCC->APB3RSTR) &= ~ (RCC_APB3RSTR_LTDCRST) |
AnnaBridge | 172:65be27845400 | 1978 | |
AnnaBridge | 172:65be27845400 | 1979 | |
AnnaBridge | 172:65be27845400 | 1980 | /** @brief Force or release the APB1 peripheral reset. |
AnnaBridge | 172:65be27845400 | 1981 | */ |
AnnaBridge | 172:65be27845400 | 1982 | #define __HAL_RCC_APB1L_FORCE_RESET() (RCC->APB1LRSTR = 0xFFFFFFFFU) |
AnnaBridge | 172:65be27845400 | 1983 | #define __HAL_RCC_APB1H_FORCE_RESET() (RCC->APB1HRSTR = 0xFFFFFFFFU) |
AnnaBridge | 172:65be27845400 | 1984 | #define __HAL_RCC_TIM2_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_TIM2RST) |
AnnaBridge | 172:65be27845400 | 1985 | #define __HAL_RCC_TIM3_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_TIM3RST) |
AnnaBridge | 172:65be27845400 | 1986 | #define __HAL_RCC_TIM4_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_TIM4RST) |
AnnaBridge | 172:65be27845400 | 1987 | #define __HAL_RCC_TIM5_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_TIM5RST) |
AnnaBridge | 172:65be27845400 | 1988 | #define __HAL_RCC_TIM6_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_TIM6RST) |
AnnaBridge | 172:65be27845400 | 1989 | #define __HAL_RCC_TIM7_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_TIM7RST) |
AnnaBridge | 172:65be27845400 | 1990 | #define __HAL_RCC_TIM12_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_TIM12RST) |
AnnaBridge | 172:65be27845400 | 1991 | #define __HAL_RCC_TIM13_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_TIM13RST) |
AnnaBridge | 172:65be27845400 | 1992 | #define __HAL_RCC_TIM14_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_TIM14RST) |
AnnaBridge | 172:65be27845400 | 1993 | #define __HAL_RCC_LPTIM1_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_LPTIM1RST) |
AnnaBridge | 172:65be27845400 | 1994 | #define __HAL_RCC_SPI2_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_SPI2RST) |
AnnaBridge | 172:65be27845400 | 1995 | #define __HAL_RCC_SPI3_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_SPI3RST) |
AnnaBridge | 172:65be27845400 | 1996 | #define __HAL_RCC_SPDIFRX_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_SPDIFRXRST) |
AnnaBridge | 172:65be27845400 | 1997 | #define __HAL_RCC_USART2_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_USART2RST) |
AnnaBridge | 172:65be27845400 | 1998 | #define __HAL_RCC_USART3_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_USART3RST) |
AnnaBridge | 172:65be27845400 | 1999 | #define __HAL_RCC_UART4_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_UART4RST) |
AnnaBridge | 172:65be27845400 | 2000 | #define __HAL_RCC_UART5_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_UART5RST) |
AnnaBridge | 172:65be27845400 | 2001 | #define __HAL_RCC_I2C1_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_I2C1RST) |
AnnaBridge | 172:65be27845400 | 2002 | #define __HAL_RCC_I2C2_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_I2C2RST) |
AnnaBridge | 172:65be27845400 | 2003 | #define __HAL_RCC_I2C3_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_I2C3RST) |
AnnaBridge | 172:65be27845400 | 2004 | #define __HAL_RCC_CEC_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_CECRST) |
AnnaBridge | 172:65be27845400 | 2005 | #define __HAL_RCC_DAC12_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_DAC12RST) |
AnnaBridge | 172:65be27845400 | 2006 | #define __HAL_RCC_UART7_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_UART7RST) |
AnnaBridge | 172:65be27845400 | 2007 | #define __HAL_RCC_UART8_FORCE_RESET() (RCC->APB1LRSTR) |= (RCC_APB1LRSTR_UART8RST) |
AnnaBridge | 172:65be27845400 | 2008 | #define __HAL_RCC_CRS_FORCE_RESET() (RCC->APB1HRSTR) |= (RCC_APB1HRSTR_CRSRST) |
AnnaBridge | 172:65be27845400 | 2009 | #define __HAL_RCC_SWPMI1_FORCE_RESET() (RCC->APB1HRSTR) |= (RCC_APB1HRSTR_SWPMIRST) |
AnnaBridge | 172:65be27845400 | 2010 | #define __HAL_RCC_OPAMP_FORCE_RESET() (RCC->APB1HRSTR) |= (RCC_APB1HRSTR_OPAMPRST) |
AnnaBridge | 172:65be27845400 | 2011 | #define __HAL_RCC_MDIOS_FORCE_RESET() (RCC->APB1HRSTR) |= (RCC_APB1HRSTR_MDIOSRST) |
AnnaBridge | 172:65be27845400 | 2012 | #define __HAL_RCC_FDCAN_FORCE_RESET() (RCC->APB1HRSTR) |= (RCC_APB1HRSTR_FDCANRST) |
AnnaBridge | 172:65be27845400 | 2013 | |
AnnaBridge | 172:65be27845400 | 2014 | #define __HAL_RCC_APB1L_RELEASE_RESET() (RCC->APB1LRSTR = 0x00U) |
AnnaBridge | 172:65be27845400 | 2015 | #define __HAL_RCC_APB1H_RELEASE_RESET() (RCC->APB1HRSTR = 0x00U) |
AnnaBridge | 172:65be27845400 | 2016 | #define __HAL_RCC_TIM2_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_TIM2RST) |
AnnaBridge | 172:65be27845400 | 2017 | #define __HAL_RCC_TIM3_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_TIM3RST) |
AnnaBridge | 172:65be27845400 | 2018 | #define __HAL_RCC_TIM4_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_TIM4RST) |
AnnaBridge | 172:65be27845400 | 2019 | #define __HAL_RCC_TIM5_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_TIM5RST) |
AnnaBridge | 172:65be27845400 | 2020 | #define __HAL_RCC_TIM6_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_TIM6RST) |
AnnaBridge | 172:65be27845400 | 2021 | #define __HAL_RCC_TIM7_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_TIM7RST) |
AnnaBridge | 172:65be27845400 | 2022 | #define __HAL_RCC_TIM12_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_TIM12RST) |
AnnaBridge | 172:65be27845400 | 2023 | #define __HAL_RCC_TIM13_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_TIM13RST) |
AnnaBridge | 172:65be27845400 | 2024 | #define __HAL_RCC_TIM14_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_TIM14RST) |
AnnaBridge | 172:65be27845400 | 2025 | #define __HAL_RCC_LPTIM1_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_LPTIM1RST) |
AnnaBridge | 172:65be27845400 | 2026 | #define __HAL_RCC_SPI2_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_SPI2RST) |
AnnaBridge | 172:65be27845400 | 2027 | #define __HAL_RCC_SPI3_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_SPI3RST) |
AnnaBridge | 172:65be27845400 | 2028 | #define __HAL_RCC_SPDIFRX_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_SPDIFRXRST) |
AnnaBridge | 172:65be27845400 | 2029 | #define __HAL_RCC_USART2_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_USART2RST) |
AnnaBridge | 172:65be27845400 | 2030 | #define __HAL_RCC_USART3_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_USART3RST) |
AnnaBridge | 172:65be27845400 | 2031 | #define __HAL_RCC_UART4_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_UART4RST) |
AnnaBridge | 172:65be27845400 | 2032 | #define __HAL_RCC_UART5_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_UART5RST) |
AnnaBridge | 172:65be27845400 | 2033 | #define __HAL_RCC_I2C1_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_I2C1RST) |
AnnaBridge | 172:65be27845400 | 2034 | #define __HAL_RCC_I2C2_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_I2C2RST) |
AnnaBridge | 172:65be27845400 | 2035 | #define __HAL_RCC_I2C3_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_I2C3RST) |
AnnaBridge | 172:65be27845400 | 2036 | #define __HAL_RCC_CEC_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_CECRST) |
AnnaBridge | 172:65be27845400 | 2037 | #define __HAL_RCC_DAC12_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_DAC12RST) |
AnnaBridge | 172:65be27845400 | 2038 | #define __HAL_RCC_UART7_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_UART7RST) |
AnnaBridge | 172:65be27845400 | 2039 | #define __HAL_RCC_UART8_RELEASE_RESET() (RCC->APB1LRSTR) &= ~ (RCC_APB1LRSTR_UART8RST) |
AnnaBridge | 172:65be27845400 | 2040 | #define __HAL_RCC_CRS_RELEASE_RESET() (RCC->APB1HRSTR) &= ~ (RCC_APB1HRSTR_CRSRST) |
AnnaBridge | 172:65be27845400 | 2041 | #define __HAL_RCC_SWPMI1_RELEASE_RESET() (RCC->APB1HRSTR) &= ~ (RCC_APB1HRSTR_SWPMIRST) |
AnnaBridge | 172:65be27845400 | 2042 | #define __HAL_RCC_OPAMP_RELEASE_RESET() (RCC->APB1HRSTR) &= ~ (RCC_APB1HRSTR_OPAMPRST) |
AnnaBridge | 172:65be27845400 | 2043 | #define __HAL_RCC_MDIOS_RELEASE_RESET() (RCC->APB1HRSTR) &= ~ (RCC_APB1HRSTR_MDIOSRST) |
AnnaBridge | 172:65be27845400 | 2044 | #define __HAL_RCC_FDCAN_RELEASE_RESET() (RCC->APB1HRSTR) &= ~ (RCC_APB1HRSTR_FDCANRST) |
AnnaBridge | 172:65be27845400 | 2045 | |
AnnaBridge | 172:65be27845400 | 2046 | /** @brief Force or release the APB2 peripheral reset. |
AnnaBridge | 172:65be27845400 | 2047 | */ |
AnnaBridge | 172:65be27845400 | 2048 | #define __HAL_RCC_APB2_FORCE_RESET() (RCC->APB2RSTR = 0xFFFFFFFFU) |
AnnaBridge | 172:65be27845400 | 2049 | #define __HAL_RCC_TIM1_FORCE_RESET() (RCC->APB2RSTR) |= (RCC_APB2RSTR_TIM1RST) |
AnnaBridge | 172:65be27845400 | 2050 | #define __HAL_RCC_TIM8_FORCE_RESET() (RCC->APB2RSTR) |= (RCC_APB2RSTR_TIM8RST) |
AnnaBridge | 172:65be27845400 | 2051 | #define __HAL_RCC_USART1_FORCE_RESET() (RCC->APB2RSTR) |= (RCC_APB2RSTR_USART1RST) |
AnnaBridge | 172:65be27845400 | 2052 | #define __HAL_RCC_USART6_FORCE_RESET() (RCC->APB2RSTR) |= (RCC_APB2RSTR_USART6RST) |
AnnaBridge | 172:65be27845400 | 2053 | #define __HAL_RCC_SPI1_FORCE_RESET() (RCC->APB2RSTR) |= (RCC_APB2RSTR_SPI1RST) |
AnnaBridge | 172:65be27845400 | 2054 | #define __HAL_RCC_SPI4_FORCE_RESET() (RCC->APB2RSTR) |= (RCC_APB2RSTR_SPI4RST) |
AnnaBridge | 172:65be27845400 | 2055 | #define __HAL_RCC_TIM15_FORCE_RESET() (RCC->APB2RSTR) |= (RCC_APB2RSTR_TIM15RST) |
AnnaBridge | 172:65be27845400 | 2056 | #define __HAL_RCC_TIM16_FORCE_RESET() (RCC->APB2RSTR) |= (RCC_APB2RSTR_TIM16RST) |
AnnaBridge | 172:65be27845400 | 2057 | #define __HAL_RCC_TIM17_FORCE_RESET() (RCC->APB2RSTR) |= (RCC_APB2RSTR_TIM17RST) |
AnnaBridge | 172:65be27845400 | 2058 | #define __HAL_RCC_SPI5_FORCE_RESET() (RCC->APB2RSTR) |= (RCC_APB2RSTR_SPI5RST) |
AnnaBridge | 172:65be27845400 | 2059 | #define __HAL_RCC_SAI1_FORCE_RESET() (RCC->APB2RSTR) |= (RCC_APB2RSTR_SAI1RST) |
AnnaBridge | 172:65be27845400 | 2060 | #define __HAL_RCC_SAI2_FORCE_RESET() (RCC->APB2RSTR) |= (RCC_APB2RSTR_SAI2RST) |
AnnaBridge | 172:65be27845400 | 2061 | #define __HAL_RCC_SAI3_FORCE_RESET() (RCC->APB2RSTR) |= (RCC_APB2RSTR_SAI3RST) |
AnnaBridge | 172:65be27845400 | 2062 | #define __HAL_RCC_DFSDM1_FORCE_RESET() (RCC->APB2RSTR) |= (RCC_APB2RSTR_DFSDM1RST) |
AnnaBridge | 172:65be27845400 | 2063 | #define __HAL_RCC_HRTIM1_FORCE_RESET() (RCC->APB2RSTR) |= (RCC_APB2RSTR_HRTIMRST) |
AnnaBridge | 172:65be27845400 | 2064 | |
AnnaBridge | 172:65be27845400 | 2065 | #define __HAL_RCC_APB2_RELEASE_RESET() (RCC->APB2RSTR = 0x00U) |
AnnaBridge | 172:65be27845400 | 2066 | #define __HAL_RCC_TIM1_RELEASE_RESET() (RCC->APB2RSTR) &= ~ (RCC_APB2RSTR_TIM1RST) |
AnnaBridge | 172:65be27845400 | 2067 | #define __HAL_RCC_TIM8_RELEASE_RESET() (RCC->APB2RSTR) &= ~ (RCC_APB2RSTR_TIM8RST) |
AnnaBridge | 172:65be27845400 | 2068 | #define __HAL_RCC_USART1_RELEASE_RESET() (RCC->APB2RSTR) &= ~ (RCC_APB2RSTR_USART1RST) |
AnnaBridge | 172:65be27845400 | 2069 | #define __HAL_RCC_USART6_RELEASE_RESET() (RCC->APB2RSTR) &= ~ (RCC_APB2RSTR_USART6RST) |
AnnaBridge | 172:65be27845400 | 2070 | #define __HAL_RCC_SPI1_RELEASE_RESET() (RCC->APB2RSTR) &= ~ (RCC_APB2RSTR_SPI1RST) |
AnnaBridge | 172:65be27845400 | 2071 | #define __HAL_RCC_SPI4_RELEASE_RESET() (RCC->APB2RSTR) &= ~ (RCC_APB2RSTR_SPI4RST) |
AnnaBridge | 172:65be27845400 | 2072 | #define __HAL_RCC_TIM15_RELEASE_RESET() (RCC->APB2RSTR) &= ~ (RCC_APB2RSTR_TIM15RST) |
AnnaBridge | 172:65be27845400 | 2073 | #define __HAL_RCC_TIM16_RELEASE_RESET() (RCC->APB2RSTR) &= ~ (RCC_APB2RSTR_TIM16RST) |
AnnaBridge | 172:65be27845400 | 2074 | #define __HAL_RCC_TIM17_RELEASE_RESET() (RCC->APB2RSTR) &= ~ (RCC_APB2RSTR_TIM17RST) |
AnnaBridge | 172:65be27845400 | 2075 | #define __HAL_RCC_SPI5_RELEASE_RESET() (RCC->APB2RSTR) &= ~ (RCC_APB2RSTR_SPI5RST) |
AnnaBridge | 172:65be27845400 | 2076 | #define __HAL_RCC_SAI1_RELEASE_RESET() (RCC->APB2RSTR) &= ~ (RCC_APB2RSTR_SAI1RST) |
AnnaBridge | 172:65be27845400 | 2077 | #define __HAL_RCC_SAI2_RELEASE_RESET() (RCC->APB2RSTR) &= ~ (RCC_APB2RSTR_SAI2RST) |
AnnaBridge | 172:65be27845400 | 2078 | #define __HAL_RCC_SAI3_RELEASE_RESET() (RCC->APB2RSTR) &= ~ (RCC_APB2RSTR_SAI3RST) |
AnnaBridge | 172:65be27845400 | 2079 | #define __HAL_RCC_DFSDM1_RELEASE_RESET() (RCC->APB2RSTR) &= ~ (RCC_APB2RSTR_DFSDM1RST) |
AnnaBridge | 172:65be27845400 | 2080 | #define __HAL_RCC_HRTIM1_RELEASE_RESET() (RCC->APB2RSTR) &= ~ (RCC_APB2RSTR_HRTIMRST) |
AnnaBridge | 172:65be27845400 | 2081 | |
AnnaBridge | 172:65be27845400 | 2082 | /** @brief Force or release the APB4 peripheral reset. |
AnnaBridge | 172:65be27845400 | 2083 | */ |
AnnaBridge | 172:65be27845400 | 2084 | |
AnnaBridge | 172:65be27845400 | 2085 | #define __HAL_RCC_APB4_FORCE_RESET() (RCC->APB4RSTR = 0xFFFFFFFFU) |
AnnaBridge | 172:65be27845400 | 2086 | #define __HAL_RCC_SYSCFG_FORCE_RESET() (RCC->APB4RSTR) |= (RCC_APB4RSTR_SYSCFGRST) |
AnnaBridge | 172:65be27845400 | 2087 | #define __HAL_RCC_LPUART1_FORCE_RESET() (RCC->APB4RSTR) |= (RCC_APB4RSTR_LPUART1RST) |
AnnaBridge | 172:65be27845400 | 2088 | #define __HAL_RCC_SPI6_FORCE_RESET() (RCC->APB4RSTR) |= (RCC_APB4RSTR_SPI6RST) |
AnnaBridge | 172:65be27845400 | 2089 | #define __HAL_RCC_I2C4_FORCE_RESET() (RCC->APB4RSTR) |= (RCC_APB4RSTR_I2C4RST) |
AnnaBridge | 172:65be27845400 | 2090 | #define __HAL_RCC_LPTIM2_FORCE_RESET() (RCC->APB4RSTR) |= (RCC_APB4RSTR_LPTIM2RST) |
AnnaBridge | 172:65be27845400 | 2091 | #define __HAL_RCC_LPTIM3_FORCE_RESET() (RCC->APB4RSTR) |= (RCC_APB4RSTR_LPTIM3RST) |
AnnaBridge | 172:65be27845400 | 2092 | #define __HAL_RCC_LPTIM4_FORCE_RESET() (RCC->APB4RSTR) |= (RCC_APB4RSTR_LPTIM4RST) |
AnnaBridge | 172:65be27845400 | 2093 | #define __HAL_RCC_LPTIM5_FORCE_RESET() (RCC->APB4RSTR) |= (RCC_APB4RSTR_LPTIM5RST) |
AnnaBridge | 172:65be27845400 | 2094 | #define __HAL_RCC_COMP12_FORCE_RESET() (RCC->APB4RSTR) |= (RCC_APB4RSTR_COMP12RST) |
AnnaBridge | 172:65be27845400 | 2095 | #define __HAL_RCC_VREF_FORCE_RESET() (RCC->APB4RSTR) |= (RCC_APB4RSTR_VREFRST) |
AnnaBridge | 172:65be27845400 | 2096 | #define __HAL_RCC_SAI4_FORCE_RESET() (RCC->APB4RSTR) |= (RCC_APB4RSTR_SAI4RST) |
AnnaBridge | 172:65be27845400 | 2097 | |
AnnaBridge | 172:65be27845400 | 2098 | #define __HAL_RCC_APB4_RELEASE_RESET() (RCC->APB4RSTR = 0x00U) |
AnnaBridge | 172:65be27845400 | 2099 | #define __HAL_RCC_SYSCFG_RELEASE_RESET() (RCC->APB4RSTR) &= ~ (RCC_APB4RSTR_SYSCFGRST) |
AnnaBridge | 172:65be27845400 | 2100 | #define __HAL_RCC_LPUART1_RELEASE_RESET() (RCC->APB4RSTR) &= ~ (RCC_APB4RSTR_LPUART1RST) |
AnnaBridge | 172:65be27845400 | 2101 | #define __HAL_RCC_SPI6_RELEASE_RESET() (RCC->APB4RSTR) &= ~ (RCC_APB4RSTR_SPI6RST) |
AnnaBridge | 172:65be27845400 | 2102 | #define __HAL_RCC_I2C4_RELEASE_RESET() (RCC->APB4RSTR) &= ~ (RCC_APB4RSTR_I2C4RST) |
AnnaBridge | 172:65be27845400 | 2103 | #define __HAL_RCC_LPTIM2_RELEASE_RESET() (RCC->APB4RSTR) &= ~ (RCC_APB4RSTR_LPTIM2RST) |
AnnaBridge | 172:65be27845400 | 2104 | #define __HAL_RCC_LPTIM3_RELEASE_RESET() (RCC->APB4RSTR) &= ~ (RCC_APB4RSTR_LPTIM3RST) |
AnnaBridge | 172:65be27845400 | 2105 | #define __HAL_RCC_LPTIM4_RELEASE_RESET() (RCC->APB4RSTR) &= ~ (RCC_APB4RSTR_LPTIM4RST) |
AnnaBridge | 172:65be27845400 | 2106 | #define __HAL_RCC_LPTIM5_RELEASE_RESET() (RCC->APB4RSTR) &= ~ (RCC_APB4RSTR_LPTIM5RST) |
AnnaBridge | 172:65be27845400 | 2107 | #define __HAL_RCC_COMP12_RELEASE_RESET() (RCC->APB4RSTR) &= ~ (RCC_APB4RSTR_COMP12RST) |
AnnaBridge | 172:65be27845400 | 2108 | #define __HAL_RCC_VREF_RELEASE_RESET() (RCC->APB4RSTR) &= ~ (RCC_APB4RSTR_VREFRST) |
AnnaBridge | 172:65be27845400 | 2109 | #define __HAL_RCC_SAI4_RELEASE_RESET() (RCC->APB4RSTR) &= ~ (RCC_APB4RSTR_SAI4RST) |
AnnaBridge | 172:65be27845400 | 2110 | |
AnnaBridge | 172:65be27845400 | 2111 | /** @brief Enable or disable the AHB3 peripheral clock during Low Power (Sleep) mode. |
AnnaBridge | 172:65be27845400 | 2112 | * @note Peripheral clock gating in SLEEP mode can be used to further reduce |
AnnaBridge | 172:65be27845400 | 2113 | * power consumption. |
AnnaBridge | 172:65be27845400 | 2114 | * @note After wakeup from SLEEP mode, the peripheral clock is enabled again. |
AnnaBridge | 172:65be27845400 | 2115 | * @note By default, all peripheral clocks are enabled during SLEEP mode. |
AnnaBridge | 172:65be27845400 | 2116 | */ |
AnnaBridge | 172:65be27845400 | 2117 | |
AnnaBridge | 172:65be27845400 | 2118 | |
AnnaBridge | 172:65be27845400 | 2119 | #define __HAL_RCC_MDMA_CLK_SLEEP_ENABLE() (RCC->AHB3LPENR |= (RCC_AHB3LPENR_MDMALPEN)) |
AnnaBridge | 172:65be27845400 | 2120 | #define __HAL_RCC_DMA2D_CLK_SLEEP_ENABLE() (RCC->AHB3LPENR |= (RCC_AHB3LPENR_DMA2DLPEN)) |
AnnaBridge | 172:65be27845400 | 2121 | #define __HAL_RCC_JPGDEC_CLK_SLEEP_ENABLE() (RCC->AHB3LPENR |= (RCC_AHB3LPENR_JPGDECLPEN)) |
AnnaBridge | 172:65be27845400 | 2122 | #define __HAL_RCC_FLASH_CLK_SLEEP_ENABLE() (RCC->AHB3LPENR |= (RCC_AHB3LPENR_FLASHLPEN)) |
AnnaBridge | 172:65be27845400 | 2123 | #define __HAL_RCC_FMC_CLK_SLEEP_ENABLE() (RCC->AHB3LPENR |= (RCC_AHB3LPENR_FMCLPEN)) |
AnnaBridge | 172:65be27845400 | 2124 | #define __HAL_RCC_QSPI_CLK_SLEEP_ENABLE() (RCC->AHB3LPENR |= (RCC_AHB3LPENR_QSPILPEN)) |
AnnaBridge | 172:65be27845400 | 2125 | #define __HAL_RCC_SDMMC1_CLK_SLEEP_ENABLE() (RCC->AHB3LPENR |= (RCC_AHB3LPENR_SDMMC1LPEN)) |
AnnaBridge | 172:65be27845400 | 2126 | #define __HAL_RCC_DTCM1_CLK_SLEEP_ENABLE() (RCC->AHB3LPENR |= (RCC_AHB3LPENR_DTCM1LPEN)) |
AnnaBridge | 172:65be27845400 | 2127 | #define __HAL_RCC_DTCM2_CLK_SLEEP_ENABLE() (RCC->AHB3LPENR |= (RCC_AHB3LPENR_DTCM2LPEN)) |
AnnaBridge | 172:65be27845400 | 2128 | #define __HAL_RCC_ITCM_CLK_SLEEP_ENABLE() (RCC->AHB3LPENR |= (RCC_AHB3LPENR_ITCMLPEN)) |
AnnaBridge | 172:65be27845400 | 2129 | #define __HAL_RCC_D1SRAM1_CLK_SLEEP_ENABLE() (RCC->AHB3LPENR |= (RCC_AHB3LPENR_AXISRAMLPEN)) |
AnnaBridge | 172:65be27845400 | 2130 | |
AnnaBridge | 172:65be27845400 | 2131 | |
AnnaBridge | 172:65be27845400 | 2132 | #define __HAL_RCC_MDMA_CLK_SLEEP_DISABLE() (RCC->AHB3LPENR &= ~ (RCC_AHB3LPENR_MDMALPEN)) |
AnnaBridge | 172:65be27845400 | 2133 | #define __HAL_RCC_DMA2D_CLK_SLEEP_DISABLE() (RCC->AHB3LPENR &= ~ (RCC_AHB3LPENR_DMA2DLPEN)) |
AnnaBridge | 172:65be27845400 | 2134 | #define __HAL_RCC_JPGDEC_CLK_SLEEP_DISABLE() (RCC->AHB3LPENR &= ~ (RCC_AHB3LPENR_JPGDECLPEN)) |
AnnaBridge | 172:65be27845400 | 2135 | #define __HAL_RCC_FLASH_CLK_SLEEP_DISABLE() (RCC->AHB3LPENR &= ~ (RCC_AHB3LPENR_FLASHLPEN)) |
AnnaBridge | 172:65be27845400 | 2136 | #define __HAL_RCC_FMC_CLK_SLEEP_DISABLE() (RCC->AHB3LPENR &= ~ (RCC_AHB3LPENR_FMCLPEN)) |
AnnaBridge | 172:65be27845400 | 2137 | #define __HAL_RCC_QSPI_CLK_SLEEP_DISABLE() (RCC->AHB3LPENR &= ~ (RCC_AHB3LPENR_QSPILPEN)) |
AnnaBridge | 172:65be27845400 | 2138 | #define __HAL_RCC_SDMMC1_CLK_SLEEP_DISABLE() (RCC->AHB3LPENR &= ~ (RCC_AHB3LPENR_SDMMC1LPEN)) |
AnnaBridge | 172:65be27845400 | 2139 | #define __HAL_RCC_DTCM1_CLK_SLEEP_DISABLE() (RCC->AHB3LPENR &= ~ (RCC_AHB3LPENR_DTCM1LPEN)) |
AnnaBridge | 172:65be27845400 | 2140 | #define __HAL_RCC_DTCM2_CLK_SLEEP_DISABLE() (RCC->AHB3LPENR &= ~ (RCC_AHB3LPENR_DTCM2LPEN)) |
AnnaBridge | 172:65be27845400 | 2141 | #define __HAL_RCC_ITCM_CLK_SLEEP_DISABLE() (RCC->AHB3LPENR &= ~ (RCC_AHB3LPENR_ITCMLPEN)) |
AnnaBridge | 172:65be27845400 | 2142 | #define __HAL_RCC_D1SRAM1_CLK_SLEEP_DISABLE() (RCC->AHB3LPENR &= ~ (RCC_AHB3LPENR_AXISRAMLPEN)) |
AnnaBridge | 172:65be27845400 | 2143 | |
AnnaBridge | 172:65be27845400 | 2144 | |
AnnaBridge | 172:65be27845400 | 2145 | /** @brief Get the enable or disable status of the AHB3 peripheral clock during Low Poser (Sleep) mode. |
AnnaBridge | 172:65be27845400 | 2146 | * @note Peripheral clock gating in SLEEP mode can be used to further reduce |
AnnaBridge | 172:65be27845400 | 2147 | * power consumption. |
AnnaBridge | 172:65be27845400 | 2148 | * @note After wakeup from SLEEP mode, the peripheral clock is enabled again. |
AnnaBridge | 172:65be27845400 | 2149 | * @note By default, all peripheral clocks are enabled during SLEEP mode. |
AnnaBridge | 172:65be27845400 | 2150 | */ |
AnnaBridge | 172:65be27845400 | 2151 | |
AnnaBridge | 172:65be27845400 | 2152 | #define __HAL_RCC_MDMA_IS_CLK_SLEEP_ENABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_MDMALPEN) != 0U) |
AnnaBridge | 172:65be27845400 | 2153 | #define __HAL_RCC_DMA2D_IS_CLK_SLEEP_ENABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_DMA2DLPEN) != 0U) |
AnnaBridge | 172:65be27845400 | 2154 | #define __HAL_RCC_JPGDEC_IS_CLK_SLEEP_ENABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_JPGDECLPEN) != 0U) |
AnnaBridge | 172:65be27845400 | 2155 | #define __HAL_RCC_FLASH_IS_CLK_SLEEP_ENABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_FLASHLPEN) != 0U) |
AnnaBridge | 172:65be27845400 | 2156 | #define __HAL_RCC_FMC_IS_CLK_SLEEP_ENABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_FMCLPEN) != 0U) |
AnnaBridge | 172:65be27845400 | 2157 | #define __HAL_RCC_QSPI_IS_CLK_SLEEP_ENABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_QSPILPEN) != 0U) |
AnnaBridge | 172:65be27845400 | 2158 | #define __HAL_RCC_SDMMC1_IS_CLK_SLEEP_ENABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_SDMMC1LPEN) != 0U) |
AnnaBridge | 172:65be27845400 | 2159 | #define __HAL_RCC_DTCM1_IS_CLK_SLEEP_ENABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_DTCM1LPEN) != 0U) |
AnnaBridge | 172:65be27845400 | 2160 | #define __HAL_RCC_DTCM2_IS_CLK_SLEEP_ENABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_DTCM2LPEN) != 0U) |
AnnaBridge | 172:65be27845400 | 2161 | #define __HAL_RCC_ITCM_IS_CLK_SLEEP_ENABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_ITCMLPEN) != 0U) |
AnnaBridge | 172:65be27845400 | 2162 | #define __HAL_RCC_D1SRAM1_IS_CLK_SLEEP_ENABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_AXISRAMLPEN) != 0U) |
AnnaBridge | 172:65be27845400 | 2163 | |
AnnaBridge | 172:65be27845400 | 2164 | #define __HAL_RCC_MDMA_IS_CLK_SLEEP_DISABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_MDMALPEN) == 0U) |
AnnaBridge | 172:65be27845400 | 2165 | #define __HAL_RCC_DMA2D_IS_CLK_SLEEP_DISABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_DMA2DLPEN) == 0U) |
AnnaBridge | 172:65be27845400 | 2166 | #define __HAL_RCC_JPGDEC_IS_CLK_SLEEP_DISABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_JPGDECLPEN) == 0U) |
AnnaBridge | 172:65be27845400 | 2167 | #define __HAL_RCC_FLASH_IS_CLK_SLEEP_DISABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_FLASHLPEN) == 0U) |
AnnaBridge | 172:65be27845400 | 2168 | #define __HAL_RCC_FMC_IS_CLK_SLEEP_DISABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_FMCLPEN) == 0U) |
AnnaBridge | 172:65be27845400 | 2169 | #define __HAL_RCC_QSPI_IS_CLK_SLEEP_DISABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_QSPILPEN) == 0U) |
AnnaBridge | 172:65be27845400 | 2170 | #define __HAL_RCC_SDMMC1_IS_CLK_SLEEP_DISABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_SDMMC1LPEN) == 0U) |
AnnaBridge | 172:65be27845400 | 2171 | #define __HAL_RCC_DTCM1_IS_CLK_SLEEP_DISABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_DTCM1LPEN) == 0U) |
AnnaBridge | 172:65be27845400 | 2172 | #define __HAL_RCC_DTCM2_IS_CLK_SLEEP_DISABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_DTCM2LPEN) == 0U) |
AnnaBridge | 172:65be27845400 | 2173 | #define __HAL_RCC_ITCM_IS_CLK_SLEEP_DISABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_ITCMLPEN) == 0U) |
AnnaBridge | 172:65be27845400 | 2174 | #define __HAL_RCC_D1SRAM1_IS_CLK_SLEEP_DISABLED() ((RCC->AHB3LPENR & RCC_AHB3LPENR_AXISRAMLPEN) == 0U) |
AnnaBridge | 172:65be27845400 | 2175 | |
AnnaBridge | 172:65be27845400 | 2176 | |
AnnaBridge | 172:65be27845400 | 2177 | /** @brief ENABLE or disable the AHB1 peripheral clock during Low Power (Sleep) mode. |
AnnaBridge | 172:65be27845400 | 2178 | * @note Peripheral clock gating in SLEEP mode can be used to further reduce |
AnnaBridge | 172:65be27845400 | 2179 | * power consumption. |
AnnaBridge | 172:65be27845400 | 2180 | * @note After wakeup from SLEEP mode, the peripheral clock is ENABLEd again. |
AnnaBridge | 172:65be27845400 | 2181 | * @note By default, all peripheral clocks are ENABLEd during SLEEP mode. |
AnnaBridge | 172:65be27845400 | 2182 | */ |
AnnaBridge | 172:65be27845400 | 2183 | |
AnnaBridge | 172:65be27845400 | 2184 | #define __HAL_RCC_DMA1_CLK_SLEEP_ENABLE() (RCC->AHB1LPENR |= (RCC_AHB1LPENR_DMA1LPEN)) |
AnnaBridge | 172:65be27845400 | 2185 | #define __HAL_RCC_DMA2_CLK_SLEEP_ENABLE() (RCC->AHB1LPENR |= (RCC_AHB1LPENR_DMA2LPEN)) |
AnnaBridge | 172:65be27845400 | 2186 | #define __HAL_RCC_ADC12_CLK_SLEEP_ENABLE() (RCC->AHB1LPENR |= (RCC_AHB1LPENR_ADC12LPEN)) |
AnnaBridge | 172:65be27845400 | 2187 | #define __HAL_RCC_ETH1MAC_CLK_SLEEP_ENABLE() (RCC->AHB1LPENR |= (RCC_AHB1LPENR_ETH1MACLPEN)) |
AnnaBridge | 172:65be27845400 | 2188 | #define __HAL_RCC_ETH1TX_CLK_SLEEP_ENABLE() (RCC->AHB1LPENR |= (RCC_AHB1LPENR_ETH1TXLPEN)) |
AnnaBridge | 172:65be27845400 | 2189 | #define __HAL_RCC_ETH1RX_CLK_SLEEP_ENABLE() (RCC->AHB1LPENR |= (RCC_AHB1LPENR_ETH1RXLPEN)) |
AnnaBridge | 172:65be27845400 | 2190 | #define __HAL_RCC_USB1_OTG_HS_CLK_SLEEP_ENABLE() (RCC->AHB1LPENR |= (RCC_AHB1LPENR_USB1OTGHSLPEN)) |
AnnaBridge | 172:65be27845400 | 2191 | #define __HAL_RCC_USB1_OTG_HS_ULPI_CLK_SLEEP_ENABLE() (RCC->AHB1LPENR |= (RCC_AHB1LPENR_USB1OTGHSULPILPEN)) |
AnnaBridge | 172:65be27845400 | 2192 | #define __HAL_RCC_USB2_OTG_FS_CLK_SLEEP_ENABLE() (RCC->AHB1LPENR |= (RCC_AHB1LPENR_USB2OTGHSLPEN)) |
AnnaBridge | 172:65be27845400 | 2193 | |
AnnaBridge | 172:65be27845400 | 2194 | #define __HAL_RCC_DMA1_CLK_SLEEP_DISABLE() (RCC->AHB1LPENR &= ~ (RCC_AHB1LPENR_DMA1LPEN)) |
AnnaBridge | 172:65be27845400 | 2195 | #define __HAL_RCC_DMA2_CLK_SLEEP_DISABLE() (RCC->AHB1LPENR &= ~ (RCC_AHB1LPENR_DMA2LPEN)) |
AnnaBridge | 172:65be27845400 | 2196 | #define __HAL_RCC_ADC12_CLK_SLEEP_DISABLE() (RCC->AHB1LPENR &= ~ (RCC_AHB1LPENR_ADC12LPEN)) |
AnnaBridge | 172:65be27845400 | 2197 | #define __HAL_RCC_ETH1MAC_CLK_SLEEP_DISABLE() (RCC->AHB1LPENR &= ~ (RCC_AHB1LPENR_ETH1MACLPEN)) |
AnnaBridge | 172:65be27845400 | 2198 | #define __HAL_RCC_ETH1TX_CLK_SLEEP_DISABLE() (RCC->AHB1LPENR &= ~ (RCC_AHB1LPENR_ETH1TXLPEN)) |
AnnaBridge | 172:65be27845400 | 2199 | #define __HAL_RCC_ETH1RX_CLK_SLEEP_DISABLE() (RCC->AHB1LPENR &= ~ (RCC_AHB1LPENR_ETH1RXLPEN)) |
AnnaBridge | 172:65be27845400 | 2200 | #define __HAL_RCC_USB1_OTG_HS_CLK_SLEEP_DISABLE() (RCC->AHB1LPENR &= ~ (RCC_AHB1LPENR_USB1OTGHSLPEN)) |
AnnaBridge | 172:65be27845400 | 2201 | #define __HAL_RCC_USB1_OTG_HS_ULPI_CLK_SLEEP_DISABLE() (RCC->AHB1LPENR &= ~ (RCC_AHB1LPENR_USB1OTGHSULPILPEN)) |
AnnaBridge | 172:65be27845400 | 2202 | #define __HAL_RCC_USB2_OTG_FS_CLK_SLEEP_DISABLE() (RCC->AHB1LPENR &= ~ (RCC_AHB1LPENR_USB2OTGHSLPEN)) |
AnnaBridge | 172:65be27845400 | 2203 | |
AnnaBridge | 172:65be27845400 | 2204 | |
AnnaBridge | 172:65be27845400 | 2205 | /** @brief Get the enable or disable status of the AHB1 peripheral clock during Low Poser (Sleep) mode. |
AnnaBridge | 172:65be27845400 | 2206 | * @note Peripheral clock gating in SLEEP mode can be used to further reduce |
AnnaBridge | 172:65be27845400 | 2207 | * power consumption. |
AnnaBridge | 172:65be27845400 | 2208 | * @note After wakeup from SLEEP mode, the peripheral clock is enabled again. |
AnnaBridge | 172:65be27845400 | 2209 | * @note By default, all peripheral clocks are enabled during SLEEP mode. |
AnnaBridge | 172:65be27845400 | 2210 | */ |
AnnaBridge | 172:65be27845400 | 2211 | |
AnnaBridge | 172:65be27845400 | 2212 | #define __HAL_RCC_DMA1_IS_CLK_SLEEP_ENABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_DMA1LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2213 | #define __HAL_RCC_DMA2_IS_CLK_SLEEP_ENABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_DMA2LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2214 | #define __HAL_RCC_ADC12_IS_CLK_SLEEP_ENABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_ADC12LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2215 | #define __HAL_RCC_ETH1MAC_IS_CLK_SLEEP_ENABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_ETH1MACLPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2216 | #define __HAL_RCC_ETH1TX_IS_CLK_SLEEP_ENABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_ETH1TXLPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2217 | #define __HAL_RCC_ETH1RX_IS_CLK_SLEEP_ENABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_ETH1RXLPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2218 | #define __HAL_RCC_USB1_OTG_HS_IS_CLK_SLEEP_ENABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_USB1OTGHSLPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2219 | #define __HAL_RCC_USB1_OTG_HS_ULPI_IS_CLK_SLEEP_ENABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_USB1OTGHSULPILPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2220 | #define __HAL_RCC_USB2_OTG_FS_IS_CLK_SLEEP_ENABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_USB2OTGHSLPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2221 | |
AnnaBridge | 172:65be27845400 | 2222 | #define __HAL_RCC_DMA1_IS_CLK_SLEEP_DISABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_DMA1LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2223 | #define __HAL_RCC_DMA2_IS_CLK_SLEEP_DISABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_DMA2LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2224 | #define __HAL_RCC_ADC12_IS_CLK_SLEEP_DISABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_ADC12LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2225 | #define __HAL_RCC_ETH1MAC_IS_CLK_SLEEP_DISABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_ETH1MACLPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2226 | #define __HAL_RCC_ETH1TX_IS_CLK_SLEEP_DISABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_ETH1TXLPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2227 | #define __HAL_RCC_ETH1RX_IS_CLK_SLEEP_DISABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_ETH1RXLPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2228 | #define __HAL_RCC_USB1_OTG_HS_IS_CLK_SLEEP_DISABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_USB1OTGHSLPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2229 | #define __HAL_RCC_USB1_OTG_HS_ULPI_IS_CLK_SLEEP_DISABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_USB1OTGHSULPILPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2230 | #define __HAL_RCC_USB2_OTG_FS_IS_CLK_SLEEP_DISABLED() ((RCC->AHB1LPENR & (RCC_AHB1LPENR_USB2OTGHSLPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2231 | |
AnnaBridge | 172:65be27845400 | 2232 | |
AnnaBridge | 172:65be27845400 | 2233 | /** @brief ENABLE or disable the AHB2 peripheral clock during Low Power (Sleep) mode. |
AnnaBridge | 172:65be27845400 | 2234 | * @note Peripheral clock gating in SLEEP mode can be used to further reduce |
AnnaBridge | 172:65be27845400 | 2235 | * power consumption. |
AnnaBridge | 172:65be27845400 | 2236 | * @note After wakeup from SLEEP mode, the peripheral clock is ENABLEd again. |
AnnaBridge | 172:65be27845400 | 2237 | * @note By default, all peripheral clocks are ENABLEd during SLEEP mode. |
AnnaBridge | 172:65be27845400 | 2238 | */ |
AnnaBridge | 172:65be27845400 | 2239 | |
AnnaBridge | 172:65be27845400 | 2240 | #define __HAL_RCC_DCMI_CLK_SLEEP_ENABLE() (RCC->AHB2LPENR |= (RCC_AHB2LPENR_DCMILPEN)) |
AnnaBridge | 172:65be27845400 | 2241 | #define __HAL_RCC_CRYP_CLK_SLEEP_ENABLE() (RCC->AHB2LPENR |= (RCC_AHB2LPENR_CRYPLPEN)) |
AnnaBridge | 172:65be27845400 | 2242 | #define __HAL_RCC_HASH_CLK_SLEEP_ENABLE() (RCC->AHB2LPENR |= (RCC_AHB2LPENR_HASHLPEN)) |
AnnaBridge | 172:65be27845400 | 2243 | #define __HAL_RCC_RNG_CLK_SLEEP_ENABLE() (RCC->AHB2LPENR |= (RCC_AHB2LPENR_RNGLPEN)) |
AnnaBridge | 172:65be27845400 | 2244 | #define __HAL_RCC_SDMMC2_CLK_SLEEP_ENABLE() (RCC->AHB2LPENR |= (RCC_AHB2LPENR_SDMMC2LPEN)) |
AnnaBridge | 172:65be27845400 | 2245 | #define __HAL_RCC_D2SRAM1_CLK_SLEEP_ENABLE() (RCC->AHB2LPENR |= (RCC_AHB2LPENR_D2SRAM1LPEN)) |
AnnaBridge | 172:65be27845400 | 2246 | #define __HAL_RCC_D2SRAM2_CLK_SLEEP_ENABLE() (RCC->AHB2LPENR |= (RCC_AHB2LPENR_D2SRAM2LPEN)) |
AnnaBridge | 172:65be27845400 | 2247 | #define __HAL_RCC_D2SRAM3_CLK_SLEEP_ENABLE() (RCC->AHB2LPENR |= (RCC_AHB2LPENR_D2SRAM3LPEN)) |
AnnaBridge | 172:65be27845400 | 2248 | |
AnnaBridge | 172:65be27845400 | 2249 | #define __HAL_RCC_DCMI_CLK_SLEEP_DISABLE() (RCC->AHB2LPENR &= ~ (RCC_AHB2LPENR_DCMILPEN)) |
AnnaBridge | 172:65be27845400 | 2250 | #define __HAL_RCC_CRYP_CLK_SLEEP_DISABLE() (RCC->AHB2LPENR &= ~ (RCC_AHB2LPENR_CRYPLPEN)) |
AnnaBridge | 172:65be27845400 | 2251 | #define __HAL_RCC_HASH_CLK_SLEEP_DISABLE() (RCC->AHB2LPENR &= ~ (RCC_AHB2LPENR_HASHLPEN)) |
AnnaBridge | 172:65be27845400 | 2252 | #define __HAL_RCC_RNG_CLK_SLEEP_DISABLE() (RCC->AHB2LPENR &= ~ (RCC_AHB2LPENR_RNGLPEN)) |
AnnaBridge | 172:65be27845400 | 2253 | #define __HAL_RCC_SDMMC2_CLK_SLEEP_DISABLE() (RCC->AHB2LPENR &= ~ (RCC_AHB2LPENR_SDMMC2LPEN)) |
AnnaBridge | 172:65be27845400 | 2254 | #define __HAL_RCC_D2SRAM1_CLK_SLEEP_DISABLE() (RCC->AHB2LPENR &= ~ (RCC_AHB2LPENR_D2SRAM1LPEN)) |
AnnaBridge | 172:65be27845400 | 2255 | #define __HAL_RCC_D2SRAM2_CLK_SLEEP_DISABLE() (RCC->AHB2LPENR &= ~ (RCC_AHB2LPENR_D2SRAM2LPEN)) |
AnnaBridge | 172:65be27845400 | 2256 | #define __HAL_RCC_D2SRAM3_CLK_SLEEP_DISABLE() (RCC->AHB2LPENR &= ~ (RCC_AHB2LPENR_D2SRAM3LPEN)) |
AnnaBridge | 172:65be27845400 | 2257 | |
AnnaBridge | 172:65be27845400 | 2258 | |
AnnaBridge | 172:65be27845400 | 2259 | /** @brief Get the enable or disable status of the AHB2 peripheral clock during Low Poser (Sleep) mode. |
AnnaBridge | 172:65be27845400 | 2260 | * @note Peripheral clock gating in SLEEP mode can be used to further reduce |
AnnaBridge | 172:65be27845400 | 2261 | * power consumption. |
AnnaBridge | 172:65be27845400 | 2262 | * @note After wakeup from SLEEP mode, the peripheral clock is enabled again. |
AnnaBridge | 172:65be27845400 | 2263 | * @note By default, all peripheral clocks are enabled during SLEEP mode. |
AnnaBridge | 172:65be27845400 | 2264 | */ |
AnnaBridge | 172:65be27845400 | 2265 | |
AnnaBridge | 172:65be27845400 | 2266 | #define __HAL_RCC_DCMI_IS_CLK_SLEEP_ENABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_DCMILPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2267 | #define __HAL_RCC_CRYP_IS_CLK_SLEEP_ENABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_CRYPLPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2268 | #define __HAL_RCC_HASH_IS_CLK_SLEEP_ENABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_HASHLPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2269 | #define __HAL_RCC_RNG_IS_CLK_SLEEP_ENABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_RNGLPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2270 | #define __HAL_RCC_SDMMC2_IS_CLK_SLEEP_ENABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_SDMMC2LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2271 | #define __HAL_RCC_D2SRAM1_IS_CLK_SLEEP_ENABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_D2SRAM1LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2272 | #define __HAL_RCC_D2SRAM2_IS_CLK_SLEEP_ENABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_D2SRAM2LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2273 | #define __HAL_RCC_D2SRAM3_IS_CLK_SLEEP_ENABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_D2SRAM3LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2274 | |
AnnaBridge | 172:65be27845400 | 2275 | #define __HAL_RCC_DCMI_IS_CLK_SLEEP_DISABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_DCMILPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2276 | #define __HAL_RCC_CRYP_IS_CLK_SLEEP_DISABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_CRYPLPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2277 | #define __HAL_RCC_HASH_IS_CLK_SLEEP_DISABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_HASHLPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2278 | #define __HAL_RCC_RNG_IS_CLK_SLEEP_DISABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_RNGLPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2279 | #define __HAL_RCC_SDMMC2_IS_CLK_SLEEP_DISABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_SDMMC2LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2280 | #define __HAL_RCC_D2SRAM1_IS_CLK_SLEEP_DISABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_D2SRAM1LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2281 | #define __HAL_RCC_D2SRAM2_IS_CLK_SLEEP_DISABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_D2SRAM2LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2282 | #define __HAL_RCC_D2SRAM3_IS_CLK_SLEEP_DISABLED() ((RCC->AHB2LPENR & (RCC_AHB2LPENR_D2SRAM3LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2283 | |
AnnaBridge | 172:65be27845400 | 2284 | |
AnnaBridge | 172:65be27845400 | 2285 | /** @brief ENABLE or disable the AHB4 peripheral clock during Low Power (Sleep) mode. |
AnnaBridge | 172:65be27845400 | 2286 | * @note Peripheral clock gating in SLEEP mode can be used to further reduce |
AnnaBridge | 172:65be27845400 | 2287 | * power consumption. |
AnnaBridge | 172:65be27845400 | 2288 | * @note After wakeup from SLEEP mode, the peripheral clock is ENABLEd again. |
AnnaBridge | 172:65be27845400 | 2289 | * @note By default, all peripheral clocks are ENABLEd during SLEEP mode. |
AnnaBridge | 172:65be27845400 | 2290 | */ |
AnnaBridge | 172:65be27845400 | 2291 | |
AnnaBridge | 172:65be27845400 | 2292 | #define __HAL_RCC_GPIOA_CLK_SLEEP_ENABLE() (RCC->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOALPEN) |
AnnaBridge | 172:65be27845400 | 2293 | #define __HAL_RCC_GPIOB_CLK_SLEEP_ENABLE() (RCC->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOBLPEN) |
AnnaBridge | 172:65be27845400 | 2294 | #define __HAL_RCC_GPIOC_CLK_SLEEP_ENABLE() (RCC->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOCLPEN) |
AnnaBridge | 172:65be27845400 | 2295 | #define __HAL_RCC_GPIOD_CLK_SLEEP_ENABLE() (RCC->AHB4LPENR) |= (RCC_AHB4LPENR_GPIODLPEN) |
AnnaBridge | 172:65be27845400 | 2296 | #define __HAL_RCC_GPIOE_CLK_SLEEP_ENABLE() (RCC->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOELPEN) |
AnnaBridge | 172:65be27845400 | 2297 | #define __HAL_RCC_GPIOF_CLK_SLEEP_ENABLE() (RCC->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOFLPEN) |
AnnaBridge | 172:65be27845400 | 2298 | #define __HAL_RCC_GPIOG_CLK_SLEEP_ENABLE() (RCC->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOGLPEN) |
AnnaBridge | 172:65be27845400 | 2299 | #define __HAL_RCC_GPIOH_CLK_SLEEP_ENABLE() (RCC->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOHLPEN) |
AnnaBridge | 172:65be27845400 | 2300 | #define __HAL_RCC_GPIOI_CLK_SLEEP_ENABLE() (RCC->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOILPEN) |
AnnaBridge | 172:65be27845400 | 2301 | #define __HAL_RCC_GPIOJ_CLK_SLEEP_ENABLE() (RCC->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOJLPEN) |
AnnaBridge | 172:65be27845400 | 2302 | #define __HAL_RCC_GPIOK_CLK_SLEEP_ENABLE() (RCC->AHB4LPENR) |= (RCC_AHB4LPENR_GPIOKLPEN) |
AnnaBridge | 172:65be27845400 | 2303 | #define __HAL_RCC_CRC_CLK_SLEEP_ENABLE() (RCC->AHB4LPENR) |= (RCC_AHB4LPENR_CRCLPEN) |
AnnaBridge | 172:65be27845400 | 2304 | #define __HAL_RCC_BDMA_CLK_SLEEP_ENABLE() (RCC->AHB4LPENR) |= (RCC_AHB4LPENR_BDMALPEN) |
AnnaBridge | 172:65be27845400 | 2305 | #define __HAL_RCC_ADC3_CLK_SLEEP_ENABLE() (RCC->AHB4LPENR) |= (RCC_AHB4LPENR_ADC3LPEN) |
AnnaBridge | 172:65be27845400 | 2306 | #define __HAL_RCC_BKPRAM_CLK_SLEEP_ENABLE() (RCC->AHB4LPENR) |= (RCC_AHB4LPENR_BKPRAMLPEN) |
AnnaBridge | 172:65be27845400 | 2307 | #define __HAL_RCC_D3SRAM1_CLK_SLEEP_ENABLE() (RCC->AHB4LPENR |= (RCC_AHB4LPENR_D3SRAM1LPEN)) |
AnnaBridge | 172:65be27845400 | 2308 | |
AnnaBridge | 172:65be27845400 | 2309 | #define __HAL_RCC_GPIOA_CLK_SLEEP_DISABLE() (RCC->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOALPEN) |
AnnaBridge | 172:65be27845400 | 2310 | #define __HAL_RCC_GPIOB_CLK_SLEEP_DISABLE() (RCC->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOBLPEN) |
AnnaBridge | 172:65be27845400 | 2311 | #define __HAL_RCC_GPIOC_CLK_SLEEP_DISABLE() (RCC->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOCLPEN) |
AnnaBridge | 172:65be27845400 | 2312 | #define __HAL_RCC_GPIOD_CLK_SLEEP_DISABLE() (RCC->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIODLPEN) |
AnnaBridge | 172:65be27845400 | 2313 | #define __HAL_RCC_GPIOE_CLK_SLEEP_DISABLE() (RCC->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOELPEN) |
AnnaBridge | 172:65be27845400 | 2314 | #define __HAL_RCC_GPIOF_CLK_SLEEP_DISABLE() (RCC->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOFLPEN) |
AnnaBridge | 172:65be27845400 | 2315 | #define __HAL_RCC_GPIOG_CLK_SLEEP_DISABLE() (RCC->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOGLPEN) |
AnnaBridge | 172:65be27845400 | 2316 | #define __HAL_RCC_GPIOH_CLK_SLEEP_DISABLE() (RCC->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOHLPEN) |
AnnaBridge | 172:65be27845400 | 2317 | #define __HAL_RCC_GPIOI_CLK_SLEEP_DISABLE() (RCC->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOILPEN) |
AnnaBridge | 172:65be27845400 | 2318 | #define __HAL_RCC_GPIOJ_CLK_SLEEP_DISABLE() (RCC->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOJLPEN) |
AnnaBridge | 172:65be27845400 | 2319 | #define __HAL_RCC_GPIOK_CLK_SLEEP_DISABLE() (RCC->AHB4LPENR) &= ~ (RCC_AHB4LPENR_GPIOKLPEN) |
AnnaBridge | 172:65be27845400 | 2320 | #define __HAL_RCC_CRC_CLK_SLEEP_DISABLE() (RCC->AHB4LPENR) &= ~ (RCC_AHB4LPENR_CRCLPEN) |
AnnaBridge | 172:65be27845400 | 2321 | #define __HAL_RCC_BDMA_CLK_SLEEP_DISABLE() (RCC->AHB4LPENR) &= ~ (RCC_AHB4LPENR_BDMALPEN) |
AnnaBridge | 172:65be27845400 | 2322 | #define __HAL_RCC_ADC3_CLK_SLEEP_DISABLE() (RCC->AHB4LPENR) &= ~ (RCC_AHB4LPENR_ADC3LPEN) |
AnnaBridge | 172:65be27845400 | 2323 | #define __HAL_RCC_BKPRAM_CLK_SLEEP_DISABLE() (RCC->AHB4LPENR) &= ~ (RCC_AHB4LPENR_BKPRAMLPEN) |
AnnaBridge | 172:65be27845400 | 2324 | #define __HAL_RCC_D3SRAM1_CLK_SLEEP_DISABLE() (RCC->AHB4LPENR &= ~ (RCC_AHB4LPENR_D3SRAM1LPEN)) |
AnnaBridge | 172:65be27845400 | 2325 | |
AnnaBridge | 172:65be27845400 | 2326 | |
AnnaBridge | 172:65be27845400 | 2327 | /** @brief Get the enable or disable status of the AHB4 peripheral clock during Low Poser (Sleep) mode. |
AnnaBridge | 172:65be27845400 | 2328 | * @note Peripheral clock gating in SLEEP mode can be used to further reduce |
AnnaBridge | 172:65be27845400 | 2329 | * power consumption. |
AnnaBridge | 172:65be27845400 | 2330 | * @note After wakeup from SLEEP mode, the peripheral clock is enabled again. |
AnnaBridge | 172:65be27845400 | 2331 | * @note By default, all peripheral clocks are enabled during SLEEP mode. |
AnnaBridge | 172:65be27845400 | 2332 | */ |
AnnaBridge | 172:65be27845400 | 2333 | |
AnnaBridge | 172:65be27845400 | 2334 | #define __HAL_RCC_GPIOA_IS_CLK_SLEEP_ENABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOALPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2335 | #define __HAL_RCC_GPIOB_IS_CLK_SLEEP_ENABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOBLPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2336 | #define __HAL_RCC_GPIOC_IS_CLK_SLEEP_ENABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOCLPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2337 | #define __HAL_RCC_GPIOD_IS_CLK_SLEEP_ENABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIODLPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2338 | #define __HAL_RCC_GPIOE_IS_CLK_SLEEP_ENABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOELPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2339 | #define __HAL_RCC_GPIOF_IS_CLK_SLEEP_ENABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOFLPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2340 | #define __HAL_RCC_GPIOG_IS_CLK_SLEEP_ENABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOGLPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2341 | #define __HAL_RCC_GPIOH_IS_CLK_SLEEP_ENABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOHLPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2342 | #define __HAL_RCC_GPIOI_IS_CLK_SLEEP_ENABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOILPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2343 | #define __HAL_RCC_GPIOJ_IS_CLK_SLEEP_ENABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOJLPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2344 | #define __HAL_RCC_GPIOK_IS_CLK_SLEEP_ENABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOKLPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2345 | #define __HAL_RCC_CRC_IS_CLK_SLEEP_ENABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_CRCLPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2346 | #define __HAL_RCC_BDMA_IS_CLK_SLEEP_ENABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_BDMALPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2347 | #define __HAL_RCC_ADC3_IS_CLK_SLEEP_ENABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_ADC3LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2348 | #define __HAL_RCC_BKPRAM_IS_CLK_SLEEP_ENABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_BKPRAMLPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2349 | #define __HAL_RCC_D3SRAM1_IS_CLK_SLEEP_ENABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_D3SRAM1LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2350 | |
AnnaBridge | 172:65be27845400 | 2351 | #define __HAL_RCC_GPIOA_IS_CLK_SLEEP_DISABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOALPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2352 | #define __HAL_RCC_GPIOB_IS_CLK_SLEEP_DISABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOBLPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2353 | #define __HAL_RCC_GPIOC_IS_CLK_SLEEP_DISABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOCLPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2354 | #define __HAL_RCC_GPIOD_IS_CLK_SLEEP_DISABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIODLPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2355 | #define __HAL_RCC_GPIOE_IS_CLK_SLEEP_DISABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOELPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2356 | #define __HAL_RCC_GPIOF_IS_CLK_SLEEP_DISABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOFLPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2357 | #define __HAL_RCC_GPIOG_IS_CLK_SLEEP_DISABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOGLPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2358 | #define __HAL_RCC_GPIOH_IS_CLK_SLEEP_DISABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOHLPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2359 | #define __HAL_RCC_GPIOI_IS_CLK_SLEEP_DISABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOILPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2360 | #define __HAL_RCC_GPIOJ_IS_CLK_SLEEP_DISABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOJLPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2361 | #define __HAL_RCC_GPIOK_IS_CLK_SLEEP_DISABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_GPIOKLPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2362 | #define __HAL_RCC_CRC_IS_CLK_SLEEP_DISABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_CRCLPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2363 | #define __HAL_RCC_BDMA_IS_CLK_SLEEP_DISABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_BDMALPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2364 | #define __HAL_RCC_ADC3_IS_CLK_SLEEP_DISABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_ADC3LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2365 | #define __HAL_RCC_BKPRAM_IS_CLK_SLEEP_DISABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_BKPRAMLPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2366 | #define __HAL_RCC_D3SRAM1_IS_CLK_SLEEP_DISABLED() ((RCC->AHB4LPENR & (RCC_AHB4LPENR_D3SRAM1LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2367 | |
AnnaBridge | 172:65be27845400 | 2368 | |
AnnaBridge | 172:65be27845400 | 2369 | /** @brief ENABLE or disable the APB3 peripheral clock during Low Power (Sleep) mode. |
AnnaBridge | 172:65be27845400 | 2370 | * @note Peripheral clock gating in SLEEP mode can be used to further reduce |
AnnaBridge | 172:65be27845400 | 2371 | * power consumption. |
AnnaBridge | 172:65be27845400 | 2372 | * @note After wakeup from SLEEP mode, the peripheral clock is ENABLEd again. |
AnnaBridge | 172:65be27845400 | 2373 | * @note By default, all peripheral clocks are ENABLEd during SLEEP mode. |
AnnaBridge | 172:65be27845400 | 2374 | */ |
AnnaBridge | 172:65be27845400 | 2375 | |
AnnaBridge | 172:65be27845400 | 2376 | #define __HAL_RCC_LTDC_CLK_SLEEP_ENABLE() (RCC->APB3LPENR) |= (RCC_APB3LPENR_LTDCLPEN) |
AnnaBridge | 172:65be27845400 | 2377 | #define __HAL_RCC_WWDG1_CLK_SLEEP_ENABLE() (RCC->APB3LPENR) |= (RCC_APB3LPENR_WWDG1LPEN) |
AnnaBridge | 172:65be27845400 | 2378 | |
AnnaBridge | 172:65be27845400 | 2379 | #define __HAL_RCC_LTDC_CLK_SLEEP_DISABLE() (RCC->APB3LPENR) &= ~ (RCC_APB3LPENR_LTDCLPEN) |
AnnaBridge | 172:65be27845400 | 2380 | |
AnnaBridge | 172:65be27845400 | 2381 | #define __HAL_RCC_WWDG1_CLK_SLEEP_DISABLE() (RCC->APB3LPENR) &= ~ (RCC_APB3LPENR_WWDG1LPEN) |
AnnaBridge | 172:65be27845400 | 2382 | |
AnnaBridge | 172:65be27845400 | 2383 | |
AnnaBridge | 172:65be27845400 | 2384 | /** @brief Get the enable or disable status of the APB3 peripheral clock during Low Poser (Sleep) mode. |
AnnaBridge | 172:65be27845400 | 2385 | * @note Peripheral clock gating in SLEEP mode can be used to further reduce |
AnnaBridge | 172:65be27845400 | 2386 | * power consumption. |
AnnaBridge | 172:65be27845400 | 2387 | * @note After wakeup from SLEEP mode, the peripheral clock is enabled again. |
AnnaBridge | 172:65be27845400 | 2388 | * @note By default, all peripheral clocks are enabled during SLEEP mode. |
AnnaBridge | 172:65be27845400 | 2389 | */ |
AnnaBridge | 172:65be27845400 | 2390 | |
AnnaBridge | 172:65be27845400 | 2391 | #define __HAL_RCC_LTDC_IS_CLK_SLEEP_ENABLED() ((RCC->APB3LPENR & (RCC_APB3LPENR_LTDCLPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2392 | #define __HAL_RCC_WWDG1_IS_CLK_SLEEP_ENABLED() ((RCC->APB3LPENR & (RCC_APB3LPENR_WWDG1LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2393 | |
AnnaBridge | 172:65be27845400 | 2394 | #define __HAL_RCC_LTDC_IS_CLK_SLEEP_DISABLED() ((RCC->APB3LPENR & (RCC_APB3LPENR_LTDCLPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2395 | #define __HAL_RCC_WWDG1_IS_CLK_SLEEP_DISABLED() ((RCC->APB3LPENR & (RCC_APB3LPENR_WWDG1LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2396 | |
AnnaBridge | 172:65be27845400 | 2397 | |
AnnaBridge | 172:65be27845400 | 2398 | /** @brief ENABLE or disable the APB1 peripheral clock during Low Power (Sleep) mode. |
AnnaBridge | 172:65be27845400 | 2399 | * @note Peripheral clock gating in SLEEP mode can be used to further reduce |
AnnaBridge | 172:65be27845400 | 2400 | * power consumption. |
AnnaBridge | 172:65be27845400 | 2401 | * @note After wakeup from SLEEP mode, the peripheral clock is ENABLEd again. |
AnnaBridge | 172:65be27845400 | 2402 | * @note By default, all peripheral clocks are ENABLEd during SLEEP mode. |
AnnaBridge | 172:65be27845400 | 2403 | */ |
AnnaBridge | 172:65be27845400 | 2404 | |
AnnaBridge | 172:65be27845400 | 2405 | #define __HAL_RCC_TIM2_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_TIM2LPEN) |
AnnaBridge | 172:65be27845400 | 2406 | #define __HAL_RCC_TIM3_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_TIM3LPEN) |
AnnaBridge | 172:65be27845400 | 2407 | #define __HAL_RCC_TIM4_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_TIM4LPEN) |
AnnaBridge | 172:65be27845400 | 2408 | #define __HAL_RCC_TIM5_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_TIM5LPEN) |
AnnaBridge | 172:65be27845400 | 2409 | #define __HAL_RCC_TIM6_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_TIM6LPEN) |
AnnaBridge | 172:65be27845400 | 2410 | #define __HAL_RCC_TIM7_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_TIM7LPEN) |
AnnaBridge | 172:65be27845400 | 2411 | #define __HAL_RCC_TIM12_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_TIM12LPEN) |
AnnaBridge | 172:65be27845400 | 2412 | #define __HAL_RCC_TIM13_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_TIM13LPEN) |
AnnaBridge | 172:65be27845400 | 2413 | #define __HAL_RCC_TIM14_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_TIM14LPEN) |
AnnaBridge | 172:65be27845400 | 2414 | #define __HAL_RCC_LPTIM1_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_LPTIM1LPEN) |
AnnaBridge | 172:65be27845400 | 2415 | |
AnnaBridge | 172:65be27845400 | 2416 | #define __HAL_RCC_SPI2_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_SPI2LPEN) |
AnnaBridge | 172:65be27845400 | 2417 | #define __HAL_RCC_SPI3_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_SPI3LPEN) |
AnnaBridge | 172:65be27845400 | 2418 | #define __HAL_RCC_SPDIFRX_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_SPDIFRXLPEN) |
AnnaBridge | 172:65be27845400 | 2419 | #define __HAL_RCC_USART2_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_USART2LPEN) |
AnnaBridge | 172:65be27845400 | 2420 | #define __HAL_RCC_USART3_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_USART3LPEN) |
AnnaBridge | 172:65be27845400 | 2421 | #define __HAL_RCC_UART4_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_UART4LPEN) |
AnnaBridge | 172:65be27845400 | 2422 | #define __HAL_RCC_UART5_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_UART5LPEN) |
AnnaBridge | 172:65be27845400 | 2423 | #define __HAL_RCC_I2C1_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_I2C1LPEN) |
AnnaBridge | 172:65be27845400 | 2424 | #define __HAL_RCC_I2C2_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_I2C2LPEN) |
AnnaBridge | 172:65be27845400 | 2425 | #define __HAL_RCC_I2C3_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_I2C3LPEN) |
AnnaBridge | 172:65be27845400 | 2426 | #define __HAL_RCC_CEC_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_CECLPEN) |
AnnaBridge | 172:65be27845400 | 2427 | #define __HAL_RCC_DAC12_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_DAC12LPEN) |
AnnaBridge | 172:65be27845400 | 2428 | #define __HAL_RCC_UART7_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_UART7LPEN) |
AnnaBridge | 172:65be27845400 | 2429 | #define __HAL_RCC_UART8_CLK_SLEEP_ENABLE() (RCC->APB1LLPENR) |= (RCC_APB1LLPENR_UART8LPEN) |
AnnaBridge | 172:65be27845400 | 2430 | #define __HAL_RCC_CRS_CLK_SLEEP_ENABLE() (RCC->APB1HLPENR) |= (RCC_APB1HLPENR_CRSLPEN) |
AnnaBridge | 172:65be27845400 | 2431 | #define __HAL_RCC_SWPMI1_CLK_SLEEP_ENABLE() (RCC->APB1HLPENR) |= (RCC_APB1HLPENR_SWPMILPEN) |
AnnaBridge | 172:65be27845400 | 2432 | #define __HAL_RCC_OPAMP_CLK_SLEEP_ENABLE() (RCC->APB1HLPENR) |= (RCC_APB1HLPENR_OPAMPLPEN) |
AnnaBridge | 172:65be27845400 | 2433 | #define __HAL_RCC_MDIOS_CLK_SLEEP_ENABLE() (RCC->APB1HLPENR) |= (RCC_APB1HLPENR_MDIOSLPEN) |
AnnaBridge | 172:65be27845400 | 2434 | #define __HAL_RCC_FDCAN_CLK_SLEEP_ENABLE() (RCC->APB1HLPENR) |= (RCC_APB1HLPENR_FDCANLPEN) |
AnnaBridge | 172:65be27845400 | 2435 | |
AnnaBridge | 172:65be27845400 | 2436 | |
AnnaBridge | 172:65be27845400 | 2437 | #define __HAL_RCC_TIM2_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM2LPEN) |
AnnaBridge | 172:65be27845400 | 2438 | #define __HAL_RCC_TIM3_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM3LPEN) |
AnnaBridge | 172:65be27845400 | 2439 | #define __HAL_RCC_TIM4_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM4LPEN) |
AnnaBridge | 172:65be27845400 | 2440 | #define __HAL_RCC_TIM5_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM5LPEN) |
AnnaBridge | 172:65be27845400 | 2441 | #define __HAL_RCC_TIM6_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM6LPEN) |
AnnaBridge | 172:65be27845400 | 2442 | #define __HAL_RCC_TIM7_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM7LPEN) |
AnnaBridge | 172:65be27845400 | 2443 | #define __HAL_RCC_TIM12_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM12LPEN) |
AnnaBridge | 172:65be27845400 | 2444 | #define __HAL_RCC_TIM13_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM13LPEN) |
AnnaBridge | 172:65be27845400 | 2445 | #define __HAL_RCC_TIM14_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_TIM14LPEN) |
AnnaBridge | 172:65be27845400 | 2446 | #define __HAL_RCC_LPTIM1_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_LPTIM1LPEN) |
AnnaBridge | 172:65be27845400 | 2447 | |
AnnaBridge | 172:65be27845400 | 2448 | #define __HAL_RCC_SPI2_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_SPI2LPEN) |
AnnaBridge | 172:65be27845400 | 2449 | #define __HAL_RCC_SPI3_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_SPI3LPEN) |
AnnaBridge | 172:65be27845400 | 2450 | #define __HAL_RCC_SPDIFRX_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_SPDIFRXLPEN) |
AnnaBridge | 172:65be27845400 | 2451 | #define __HAL_RCC_USART2_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_USART2LPEN) |
AnnaBridge | 172:65be27845400 | 2452 | #define __HAL_RCC_USART3_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_USART3LPEN) |
AnnaBridge | 172:65be27845400 | 2453 | #define __HAL_RCC_UART4_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_UART4LPEN) |
AnnaBridge | 172:65be27845400 | 2454 | #define __HAL_RCC_UART5_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_UART5LPEN) |
AnnaBridge | 172:65be27845400 | 2455 | #define __HAL_RCC_I2C1_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_I2C1LPEN) |
AnnaBridge | 172:65be27845400 | 2456 | #define __HAL_RCC_I2C2_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_I2C2LPEN) |
AnnaBridge | 172:65be27845400 | 2457 | #define __HAL_RCC_I2C3_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_I2C3LPEN) |
AnnaBridge | 172:65be27845400 | 2458 | #define __HAL_RCC_CEC_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_CECLPEN) |
AnnaBridge | 172:65be27845400 | 2459 | #define __HAL_RCC_DAC12_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_DAC12LPEN) |
AnnaBridge | 172:65be27845400 | 2460 | #define __HAL_RCC_UART7_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_UART7LPEN) |
AnnaBridge | 172:65be27845400 | 2461 | #define __HAL_RCC_UART8_CLK_SLEEP_DISABLE() (RCC->APB1LLPENR) &= ~ (RCC_APB1LLPENR_UART8LPEN) |
AnnaBridge | 172:65be27845400 | 2462 | #define __HAL_RCC_CRS_CLK_SLEEP_DISABLE() (RCC->APB1HLPENR) &= ~ (RCC_APB1HLPENR_CRSLPEN) |
AnnaBridge | 172:65be27845400 | 2463 | #define __HAL_RCC_SWPMI1_CLK_SLEEP_DISABLE() (RCC->APB1HLPENR) &= ~ (RCC_APB1HLPENR_SWPMILPEN) |
AnnaBridge | 172:65be27845400 | 2464 | #define __HAL_RCC_OPAMP_CLK_SLEEP_DISABLE() (RCC->APB1HLPENR) &= ~ (RCC_APB1HLPENR_OPAMPLPEN) |
AnnaBridge | 172:65be27845400 | 2465 | #define __HAL_RCC_MDIOS_CLK_SLEEP_DISABLE() (RCC->APB1HLPENR) &= ~ (RCC_APB1HLPENR_MDIOSLPEN) |
AnnaBridge | 172:65be27845400 | 2466 | #define __HAL_RCC_FDCAN_CLK_SLEEP_DISABLE() (RCC->APB1HLPENR) &= ~ (RCC_APB1HLPENR_FDCANLPEN) |
AnnaBridge | 172:65be27845400 | 2467 | |
AnnaBridge | 172:65be27845400 | 2468 | |
AnnaBridge | 172:65be27845400 | 2469 | /** @brief Get the enable or disable status of the APB1 peripheral clock during Low Poser (Sleep) mode. |
AnnaBridge | 172:65be27845400 | 2470 | * @note Peripheral clock gating in SLEEP mode can be used to further reduce |
AnnaBridge | 172:65be27845400 | 2471 | * power consumption. |
AnnaBridge | 172:65be27845400 | 2472 | * @note After wakeup from SLEEP mode, the peripheral clock is enabled again. |
AnnaBridge | 172:65be27845400 | 2473 | * @note By default, all peripheral clocks are enabled during SLEEP mode. |
AnnaBridge | 172:65be27845400 | 2474 | */ |
AnnaBridge | 172:65be27845400 | 2475 | |
AnnaBridge | 172:65be27845400 | 2476 | #define __HAL_RCC_TIM2_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM2LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2477 | #define __HAL_RCC_TIM3_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM3LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2478 | #define __HAL_RCC_TIM4_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM4LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2479 | #define __HAL_RCC_TIM5_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM5LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2480 | #define __HAL_RCC_TIM6_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM6LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2481 | #define __HAL_RCC_TIM7_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM7LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2482 | #define __HAL_RCC_TIM12_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM12LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2483 | #define __HAL_RCC_TIM13_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM13LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2484 | #define __HAL_RCC_TIM14_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM14LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2485 | #define __HAL_RCC_LPTIM1_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_LPTIM1LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2486 | #define __HAL_RCC_SPI2_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_SPI2LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2487 | #define __HAL_RCC_SPI3_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_SPI3LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2488 | #define __HAL_RCC_SPDIFRX_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_SPDIFRXLPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2489 | #define __HAL_RCC_USART2_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_USART2LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2490 | #define __HAL_RCC_USART3_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_USART3LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2491 | #define __HAL_RCC_UART4_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_UART4LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2492 | #define __HAL_RCC_UART5_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_UART5LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2493 | #define __HAL_RCC_I2C1_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_I2C1LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2494 | #define __HAL_RCC_I2C2_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_I2C2LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2495 | #define __HAL_RCC_I2C3_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_I2C3LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2496 | #define __HAL_RCC_CEC_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_CECLPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2497 | #define __HAL_RCC_DAC12_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_DAC12LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2498 | #define __HAL_RCC_UART7_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_UART7LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2499 | #define __HAL_RCC_UART8_IS_CLK_SLEEP_ENABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_UART8LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2500 | #define __HAL_RCC_CRS_IS_CLK_SLEEP_ENABLED() ((RCC->APB1HLPENR & (RCC_APB1HLPENR_CRSLPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2501 | #define __HAL_RCC_SWPMI1_IS_CLK_SLEEP_ENABLED() ((RCC->APB1HLPENR & (RCC_APB1HLPENR_SWPMILPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2502 | #define __HAL_RCC_OPAMP_IS_CLK_SLEEP_ENABLED() ((RCC->APB1HLPENR & (RCC_APB1HLPENR_OPAMPLPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2503 | #define __HAL_RCC_MDIOS_IS_CLK_SLEEP_ENABLED() ((RCC->APB1HLPENR & (RCC_APB1HLPENR_MDIOSLPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2504 | #define __HAL_RCC_FDCAN_IS_CLK_SLEEP_ENABLED() ((RCC->APB1HLPENR & (RCC_APB1HLPENR_FDCANLPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2505 | |
AnnaBridge | 172:65be27845400 | 2506 | #define __HAL_RCC_TIM2_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM2LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2507 | #define __HAL_RCC_TIM3_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM3LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2508 | #define __HAL_RCC_TIM4_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM4LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2509 | #define __HAL_RCC_TIM5_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM5LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2510 | #define __HAL_RCC_TIM6_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM6LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2511 | #define __HAL_RCC_TIM7_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM7LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2512 | #define __HAL_RCC_TIM12_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM12LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2513 | #define __HAL_RCC_TIM13_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM13LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2514 | #define __HAL_RCC_TIM14_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_TIM14LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2515 | #define __HAL_RCC_LPTIM1_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_LPTIM1LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2516 | #define __HAL_RCC_SPI2_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_SPI2LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2517 | #define __HAL_RCC_SPI3_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_SPI3LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2518 | #define __HAL_RCC_SPDIFRX_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_SPDIFRXLPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2519 | #define __HAL_RCC_USART2_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_USART2LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2520 | #define __HAL_RCC_USART3_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_USART3LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2521 | #define __HAL_RCC_UART4_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_UART4LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2522 | #define __HAL_RCC_UART5_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_UART5LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2523 | #define __HAL_RCC_I2C1_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_I2C1LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2524 | #define __HAL_RCC_I2C2_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_I2C2LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2525 | #define __HAL_RCC_I2C3_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_I2C3LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2526 | #define __HAL_RCC_CEC_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_CECLPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2527 | #define __HAL_RCC_DAC12_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_DAC12LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2528 | #define __HAL_RCC_UART7_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_UART7LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2529 | #define __HAL_RCC_UART8_IS_CLK_SLEEP_DISABLED() ((RCC->APB1LLPENR & (RCC_APB1LLPENR_UART8LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2530 | #define __HAL_RCC_CRS_IS_CLK_SLEEP_DISABLED() ((RCC->APB1HLPENR & (RCC_APB1HLPENR_CRSLPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2531 | #define __HAL_RCC_SWPMI1_IS_CLK_SLEEP_DISABLED() ((RCC->APB1HLPENR & (RCC_APB1HLPENR_SWPMILPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2532 | #define __HAL_RCC_OPAMP_IS_CLK_SLEEP_DISABLED() ((RCC->APB1HLPENR & (RCC_APB1HLPENR_OPAMPLPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2533 | #define __HAL_RCC_MDIOS_IS_CLK_SLEEP_DISABLED() ((RCC->APB1HLPENR & (RCC_APB1HLPENR_MDIOSLPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2534 | #define __HAL_RCC_FDCAN_IS_CLK_SLEEP_DISABLED() ((RCC->APB1HLPENR & (RCC_APB1HLPENR_FDCANLPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2535 | |
AnnaBridge | 172:65be27845400 | 2536 | |
AnnaBridge | 172:65be27845400 | 2537 | /** @brief ENABLE or disable the APB2 peripheral clock during Low Power (Sleep) mode. |
AnnaBridge | 172:65be27845400 | 2538 | * @note Peripheral clock gating in SLEEP mode can be used to further reduce |
AnnaBridge | 172:65be27845400 | 2539 | * power consumption. |
AnnaBridge | 172:65be27845400 | 2540 | * @note After wakeup from SLEEP mode, the peripheral clock is ENABLEd again. |
AnnaBridge | 172:65be27845400 | 2541 | * @note By default, all peripheral clocks are ENABLEd during SLEEP mode. |
AnnaBridge | 172:65be27845400 | 2542 | */ |
AnnaBridge | 172:65be27845400 | 2543 | |
AnnaBridge | 172:65be27845400 | 2544 | #define __HAL_RCC_TIM1_CLK_SLEEP_ENABLE() (RCC->APB2LPENR) |= (RCC_APB2LPENR_TIM1LPEN) |
AnnaBridge | 172:65be27845400 | 2545 | #define __HAL_RCC_TIM8_CLK_SLEEP_ENABLE() (RCC->APB2LPENR) |= (RCC_APB2LPENR_TIM8LPEN) |
AnnaBridge | 172:65be27845400 | 2546 | #define __HAL_RCC_USART1_CLK_SLEEP_ENABLE() (RCC->APB2LPENR) |= (RCC_APB2LPENR_USART1LPEN) |
AnnaBridge | 172:65be27845400 | 2547 | #define __HAL_RCC_USART6_CLK_SLEEP_ENABLE() (RCC->APB2LPENR) |= (RCC_APB2LPENR_USART6LPEN) |
AnnaBridge | 172:65be27845400 | 2548 | #define __HAL_RCC_SPI1_CLK_SLEEP_ENABLE() (RCC->APB2LPENR) |= (RCC_APB2LPENR_SPI1LPEN) |
AnnaBridge | 172:65be27845400 | 2549 | #define __HAL_RCC_SPI4_CLK_SLEEP_ENABLE() (RCC->APB2LPENR) |= (RCC_APB2LPENR_SPI4LPEN) |
AnnaBridge | 172:65be27845400 | 2550 | #define __HAL_RCC_TIM15_CLK_SLEEP_ENABLE() (RCC->APB2LPENR) |= (RCC_APB2LPENR_TIM15LPEN) |
AnnaBridge | 172:65be27845400 | 2551 | #define __HAL_RCC_TIM16_CLK_SLEEP_ENABLE() (RCC->APB2LPENR) |= (RCC_APB2LPENR_TIM16LPEN) |
AnnaBridge | 172:65be27845400 | 2552 | #define __HAL_RCC_TIM17_CLK_SLEEP_ENABLE() (RCC->APB2LPENR) |= (RCC_APB2LPENR_TIM17LPEN) |
AnnaBridge | 172:65be27845400 | 2553 | #define __HAL_RCC_SPI5_CLK_SLEEP_ENABLE() (RCC->APB2LPENR) |= (RCC_APB2LPENR_SPI5LPEN) |
AnnaBridge | 172:65be27845400 | 2554 | #define __HAL_RCC_SAI1_CLK_SLEEP_ENABLE() (RCC->APB2LPENR) |= (RCC_APB2LPENR_SAI1LPEN) |
AnnaBridge | 172:65be27845400 | 2555 | #define __HAL_RCC_SAI2_CLK_SLEEP_ENABLE() (RCC->APB2LPENR) |= (RCC_APB2LPENR_SAI2LPEN) |
AnnaBridge | 172:65be27845400 | 2556 | #define __HAL_RCC_SAI3_CLK_SLEEP_ENABLE() (RCC->APB2LPENR) |= (RCC_APB2LPENR_SAI3LPEN) |
AnnaBridge | 172:65be27845400 | 2557 | #define __HAL_RCC_DFSDM1_CLK_SLEEP_ENABLE() (RCC->APB2LPENR) |= (RCC_APB2LPENR_DFSDM1LPEN) |
AnnaBridge | 172:65be27845400 | 2558 | #define __HAL_RCC_HRTIM1_CLK_SLEEP_ENABLE() (RCC->APB2LPENR) |= (RCC_APB2LPENR_HRTIMLPEN) |
AnnaBridge | 172:65be27845400 | 2559 | |
AnnaBridge | 172:65be27845400 | 2560 | #define __HAL_RCC_TIM1_CLK_SLEEP_DISABLE() (RCC->APB2LPENR) &= ~ (RCC_APB2LPENR_TIM1LPEN) |
AnnaBridge | 172:65be27845400 | 2561 | #define __HAL_RCC_TIM8_CLK_SLEEP_DISABLE() (RCC->APB2LPENR) &= ~ (RCC_APB2LPENR_TIM8LPEN) |
AnnaBridge | 172:65be27845400 | 2562 | #define __HAL_RCC_USART1_CLK_SLEEP_DISABLE() (RCC->APB2LPENR) &= ~ (RCC_APB2LPENR_USART1LPEN) |
AnnaBridge | 172:65be27845400 | 2563 | #define __HAL_RCC_USART6_CLK_SLEEP_DISABLE() (RCC->APB2LPENR) &= ~ (RCC_APB2LPENR_USART6LPEN) |
AnnaBridge | 172:65be27845400 | 2564 | #define __HAL_RCC_SPI1_CLK_SLEEP_DISABLE() (RCC->APB2LPENR) &= ~ (RCC_APB2LPENR_SPI1LPEN) |
AnnaBridge | 172:65be27845400 | 2565 | #define __HAL_RCC_SPI4_CLK_SLEEP_DISABLE() (RCC->APB2LPENR) &= ~ (RCC_APB2LPENR_SPI4LPEN) |
AnnaBridge | 172:65be27845400 | 2566 | #define __HAL_RCC_TIM15_CLK_SLEEP_DISABLE() (RCC->APB2LPENR) &= ~ (RCC_APB2LPENR_TIM15LPEN) |
AnnaBridge | 172:65be27845400 | 2567 | #define __HAL_RCC_TIM16_CLK_SLEEP_DISABLE() (RCC->APB2LPENR) &= ~ (RCC_APB2LPENR_TIM16LPEN) |
AnnaBridge | 172:65be27845400 | 2568 | #define __HAL_RCC_TIM17_CLK_SLEEP_DISABLE() (RCC->APB2LPENR) &= ~ (RCC_APB2LPENR_TIM17LPEN) |
AnnaBridge | 172:65be27845400 | 2569 | #define __HAL_RCC_SPI5_CLK_SLEEP_DISABLE() (RCC->APB2LPENR) &= ~ (RCC_APB2LPENR_SPI5LPEN) |
AnnaBridge | 172:65be27845400 | 2570 | #define __HAL_RCC_SAI1_CLK_SLEEP_DISABLE() (RCC->APB2LPENR) &= ~ (RCC_APB2LPENR_SAI1LPEN) |
AnnaBridge | 172:65be27845400 | 2571 | #define __HAL_RCC_SAI2_CLK_SLEEP_DISABLE() (RCC->APB2LPENR) &= ~ (RCC_APB2LPENR_SAI2LPEN) |
AnnaBridge | 172:65be27845400 | 2572 | #define __HAL_RCC_SAI3_CLK_SLEEP_DISABLE() (RCC->APB2LPENR) &= ~ (RCC_APB2LPENR_SAI3LPEN) |
AnnaBridge | 172:65be27845400 | 2573 | #define __HAL_RCC_DFSDM1_CLK_SLEEP_DISABLE() (RCC->APB2LPENR) &= ~ (RCC_APB2LPENR_DFSDM1LPEN) |
AnnaBridge | 172:65be27845400 | 2574 | #define __HAL_RCC_HRTIM1_CLK_SLEEP_DISABLE() (RCC->APB2LPENR) &= ~ (RCC_APB2LPENR_HRTIMLPEN) |
AnnaBridge | 172:65be27845400 | 2575 | |
AnnaBridge | 172:65be27845400 | 2576 | |
AnnaBridge | 172:65be27845400 | 2577 | /** @brief Get the enable or disable status of the APB2 peripheral clock during Low Poser (Sleep) mode. |
AnnaBridge | 172:65be27845400 | 2578 | * @note Peripheral clock gating in SLEEP mode can be used to further reduce |
AnnaBridge | 172:65be27845400 | 2579 | * power consumption. |
AnnaBridge | 172:65be27845400 | 2580 | * @note After wakeup from SLEEP mode, the peripheral clock is enabled again. |
AnnaBridge | 172:65be27845400 | 2581 | * @note By default, all peripheral clocks are enabled during SLEEP mode. |
AnnaBridge | 172:65be27845400 | 2582 | */ |
AnnaBridge | 172:65be27845400 | 2583 | |
AnnaBridge | 172:65be27845400 | 2584 | #define __HAL_RCC_TIM1_IS_CLK_SLEEP_ENABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_TIM1LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2585 | #define __HAL_RCC_TIM8_IS_CLK_SLEEP_ENABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_TIM8LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2586 | #define __HAL_RCC_USART1_IS_CLK_SLEEP_ENABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_USART1LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2587 | #define __HAL_RCC_USART6_IS_CLK_SLEEP_ENABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_USART6LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2588 | #define __HAL_RCC_SPI1_IS_CLK_SLEEP_ENABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_SPI1LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2589 | #define __HAL_RCC_SPI4_IS_CLK_SLEEP_ENABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_SPI4LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2590 | #define __HAL_RCC_TIM15_IS_CLK_SLEEP_ENABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_TIM15LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2591 | #define __HAL_RCC_TIM16_IS_CLK_SLEEP_ENABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_TIM16LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2592 | #define __HAL_RCC_TIM17_IS_CLK_SLEEP_ENABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_TIM17LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2593 | #define __HAL_RCC_SPI5_IS_CLK_SLEEP_ENABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_SPI5LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2594 | #define __HAL_RCC_SAI1_IS_CLK_SLEEP_ENABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_SAI1LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2595 | #define __HAL_RCC_SAI2_IS_CLK_SLEEP_ENABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_SAI2LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2596 | #define __HAL_RCC_SAI3_IS_CLK_SLEEP_ENABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_SAI3LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2597 | #define __HAL_RCC_DFSDM1_IS_CLK_SLEEP_ENABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_DFSDM1LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2598 | #define __HAL_RCC_HRTIM1_IS_CLK_SLEEP_ENABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_HRTIMLPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2599 | |
AnnaBridge | 172:65be27845400 | 2600 | #define __HAL_RCC_TIM1_IS_CLK_SLEEP_DISABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_TIM1LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2601 | #define __HAL_RCC_TIM8_IS_CLK_SLEEP_DISABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_TIM8LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2602 | #define __HAL_RCC_USART1_IS_CLK_SLEEP_DISABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_USART1LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2603 | #define __HAL_RCC_USART6_IS_CLK_SLEEP_DISABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_USART6LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2604 | #define __HAL_RCC_SPI1_IS_CLK_SLEEP_DISABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_SPI1LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2605 | #define __HAL_RCC_SPI4_IS_CLK_SLEEP_DISABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_SPI4LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2606 | #define __HAL_RCC_TIM15_IS_CLK_SLEEP_DISABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_TIM15LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2607 | #define __HAL_RCC_TIM16_IS_CLK_SLEEP_DISABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_TIM16LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2608 | #define __HAL_RCC_TIM17_IS_CLK_SLEEP_DISABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_TIM17LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2609 | #define __HAL_RCC_SPI5_IS_CLK_SLEEP_DISABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_SPI5LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2610 | #define __HAL_RCC_SAI1_IS_CLK_SLEEP_DISABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_SAI1LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2611 | #define __HAL_RCC_SAI2_IS_CLK_SLEEP_DISABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_SAI2LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2612 | #define __HAL_RCC_SAI3_IS_CLK_SLEEP_DISABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_SAI3LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2613 | #define __HAL_RCC_DFSDM1_IS_CLK_SLEEP_DISABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_DFSDM1LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2614 | #define __HAL_RCC_HRTIM1_IS_CLK_SLEEP_DISABLED() ((RCC->APB2LPENR & (RCC_APB2LPENR_HRTIMLPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2615 | |
AnnaBridge | 172:65be27845400 | 2616 | |
AnnaBridge | 172:65be27845400 | 2617 | /** @brief ENABLE or disable the APB4 peripheral clock during Low Power (Sleep) mode. |
AnnaBridge | 172:65be27845400 | 2618 | * @note Peripheral clock gating in SLEEP mode can be used to further reduce |
AnnaBridge | 172:65be27845400 | 2619 | * power consumption. |
AnnaBridge | 172:65be27845400 | 2620 | * @note After wakeup from SLEEP mode, the peripheral clock is ENABLEd again. |
AnnaBridge | 172:65be27845400 | 2621 | * @note By default, all peripheral clocks are ENABLEd during SLEEP mode. |
AnnaBridge | 172:65be27845400 | 2622 | */ |
AnnaBridge | 172:65be27845400 | 2623 | |
AnnaBridge | 172:65be27845400 | 2624 | #define __HAL_RCC_SYSCFG_CLK_SLEEP_ENABLE() (RCC->APB4LPENR) |= (RCC_APB4LPENR_SYSCFGLPEN) |
AnnaBridge | 172:65be27845400 | 2625 | #define __HAL_RCC_LPUART1_CLK_SLEEP_ENABLE() (RCC->APB4LPENR) |= (RCC_APB4LPENR_LPUART1LPEN) |
AnnaBridge | 172:65be27845400 | 2626 | #define __HAL_RCC_SPI6_CLK_SLEEP_ENABLE() (RCC->APB4LPENR) |= (RCC_APB4LPENR_SPI6LPEN) |
AnnaBridge | 172:65be27845400 | 2627 | #define __HAL_RCC_I2C4_CLK_SLEEP_ENABLE() (RCC->APB4LPENR) |= (RCC_APB4LPENR_I2C4LPEN) |
AnnaBridge | 172:65be27845400 | 2628 | #define __HAL_RCC_LPTIM2_CLK_SLEEP_ENABLE() (RCC->APB4LPENR) |= (RCC_APB4LPENR_LPTIM2LPEN) |
AnnaBridge | 172:65be27845400 | 2629 | #define __HAL_RCC_LPTIM3_CLK_SLEEP_ENABLE() (RCC->APB4LPENR) |= (RCC_APB4LPENR_LPTIM3LPEN) |
AnnaBridge | 172:65be27845400 | 2630 | #define __HAL_RCC_LPTIM4_CLK_SLEEP_ENABLE() (RCC->APB4LPENR) |= (RCC_APB4LPENR_LPTIM4LPEN) |
AnnaBridge | 172:65be27845400 | 2631 | #define __HAL_RCC_LPTIM5_CLK_SLEEP_ENABLE() (RCC->APB4LPENR) |= (RCC_APB4LPENR_LPTIM5LPEN) |
AnnaBridge | 172:65be27845400 | 2632 | #define __HAL_RCC_COMP12_CLK_SLEEP_ENABLE() (RCC->APB4LPENR) |= (RCC_APB4LPENR_COMP12LPEN) |
AnnaBridge | 172:65be27845400 | 2633 | #define __HAL_RCC_VREF_CLK_SLEEP_ENABLE() (RCC->APB4LPENR) |= (RCC_APB4LPENR_VREFLPEN) |
AnnaBridge | 172:65be27845400 | 2634 | #define __HAL_RCC_RTC_CLK_SLEEP_ENABLE() (RCC->APB4LPENR) |= (RCC_APB4LPENR_RTCAPBLPEN) |
AnnaBridge | 172:65be27845400 | 2635 | #define __HAL_RCC_SAI4_CLK_SLEEP_ENABLE() (RCC->APB4LPENR) |= (RCC_APB4LPENR_SAI4LPEN) |
AnnaBridge | 172:65be27845400 | 2636 | |
AnnaBridge | 172:65be27845400 | 2637 | #define __HAL_RCC_SYSCFG_CLK_SLEEP_DISABLE() (RCC->APB4LPENR) &= ~ (RCC_APB4LPENR_SYSCFGLPEN) |
AnnaBridge | 172:65be27845400 | 2638 | #define __HAL_RCC_LPUART1_CLK_SLEEP_DISABLE() (RCC->APB4LPENR) &= ~ (RCC_APB4LPENR_LPUART1LPEN) |
AnnaBridge | 172:65be27845400 | 2639 | #define __HAL_RCC_SPI6_CLK_SLEEP_DISABLE() (RCC->APB4LPENR) &= ~ (RCC_APB4LPENR_SPI6LPEN) |
AnnaBridge | 172:65be27845400 | 2640 | #define __HAL_RCC_I2C4_CLK_SLEEP_DISABLE() (RCC->APB4LPENR) &= ~ (RCC_APB4LPENR_I2C4LPEN) |
AnnaBridge | 172:65be27845400 | 2641 | #define __HAL_RCC_LPTIM2_CLK_SLEEP_DISABLE() (RCC->APB4LPENR) &= ~ (RCC_APB4LPENR_LPTIM2LPEN) |
AnnaBridge | 172:65be27845400 | 2642 | #define __HAL_RCC_LPTIM3_CLK_SLEEP_DISABLE() (RCC->APB4LPENR) &= ~ (RCC_APB4LPENR_LPTIM3LPEN) |
AnnaBridge | 172:65be27845400 | 2643 | #define __HAL_RCC_LPTIM4_CLK_SLEEP_DISABLE() (RCC->APB4LPENR) &= ~ (RCC_APB4LPENR_LPTIM4LPEN) |
AnnaBridge | 172:65be27845400 | 2644 | #define __HAL_RCC_LPTIM5_CLK_SLEEP_DISABLE() (RCC->APB4LPENR) &= ~ (RCC_APB4LPENR_LPTIM5LPEN) |
AnnaBridge | 172:65be27845400 | 2645 | #define __HAL_RCC_COMP12_CLK_SLEEP_DISABLE() (RCC->APB4LPENR) &= ~ (RCC_APB4LPENR_COMP12LPEN) |
AnnaBridge | 172:65be27845400 | 2646 | #define __HAL_RCC_VREF_CLK_SLEEP_DISABLE() (RCC->APB4LPENR) &= ~ (RCC_APB4LPENR_VREFLPEN) |
AnnaBridge | 172:65be27845400 | 2647 | #define __HAL_RCC_RTC_CLK_SLEEP_DISABLE() (RCC->APB4LPENR) &= ~ (RCC_APB4LPENR_RTCAPBLPEN) |
AnnaBridge | 172:65be27845400 | 2648 | #define __HAL_RCC_SAI4_CLK_SLEEP_DISABLE() (RCC->APB4LPENR) &= ~ (RCC_APB4LPENR_SAI4LPEN) |
AnnaBridge | 172:65be27845400 | 2649 | |
AnnaBridge | 172:65be27845400 | 2650 | |
AnnaBridge | 172:65be27845400 | 2651 | |
AnnaBridge | 172:65be27845400 | 2652 | /** @brief Get the enable or disable status of the APB4 peripheral clock during Low Poser (Sleep) mode. |
AnnaBridge | 172:65be27845400 | 2653 | * @note Peripheral clock gating in SLEEP mode can be used to further reduce |
AnnaBridge | 172:65be27845400 | 2654 | * power consumption. |
AnnaBridge | 172:65be27845400 | 2655 | * @note After wakeup from SLEEP mode, the peripheral clock is enabled again. |
AnnaBridge | 172:65be27845400 | 2656 | * @note By default, all peripheral clocks are enabled during SLEEP mode. |
AnnaBridge | 172:65be27845400 | 2657 | */ |
AnnaBridge | 172:65be27845400 | 2658 | |
AnnaBridge | 172:65be27845400 | 2659 | #define __HAL_RCC_SYSCFG_IS_CLK_SLEEP_ENABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_SYSCFGLPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2660 | #define __HAL_RCC_LPUART1_IS_CLK_SLEEP_ENABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_LPUART1LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2661 | #define __HAL_RCC_SPI6_IS_CLK_SLEEP_ENABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_SPI6LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2662 | #define __HAL_RCC_I2C4_IS_CLK_SLEEP_ENABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_I2C4LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2663 | #define __HAL_RCC_LPTIM2_IS_CLK_SLEEP_ENABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_LPTIM2LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2664 | #define __HAL_RCC_LPTIM3_IS_CLK_SLEEP_ENABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_LPTIM3LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2665 | #define __HAL_RCC_LPTIM4_IS_CLK_SLEEP_ENABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_LPTIM4LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2666 | #define __HAL_RCC_LPTIM5_IS_CLK_SLEEP_ENABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_LPTIM5LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2667 | #define __HAL_RCC_COMP12_IS_CLK_SLEEP_ENABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_COMP12LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2668 | #define __HAL_RCC_VREF_IS_CLK_SLEEP_ENABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_VREFLPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2669 | #define __HAL_RCC_RTC_IS_CLK_SLEEP_ENABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_RTCAPBLPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2670 | #define __HAL_RCC_SAI4_IS_CLK_SLEEP_ENABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_SAI4LPEN)) != 0U) |
AnnaBridge | 172:65be27845400 | 2671 | |
AnnaBridge | 172:65be27845400 | 2672 | #define __HAL_RCC_SYSCFG_IS_CLK_SLEEP_DISABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_SYSCFGLPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2673 | #define __HAL_RCC_LPUART1_IS_CLK_SLEEP_DISABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_LPUART1LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2674 | #define __HAL_RCC_SPI6_IS_CLK_SLEEP_DISABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_SPI6LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2675 | #define __HAL_RCC_I2C4_IS_CLK_SLEEP_DISABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_I2C4LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2676 | #define __HAL_RCC_LPTIM2_IS_CLK_SLEEP_DISABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_LPTIM2LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2677 | #define __HAL_RCC_LPTIM3_IS_CLK_SLEEP_DISABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_LPTIM3LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2678 | #define __HAL_RCC_LPTIM4_IS_CLK_SLEEP_DISABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_LPTIM4LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2679 | #define __HAL_RCC_LPTIM5_IS_CLK_SLEEP_DISABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_LPTIM5LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2680 | #define __HAL_RCC_COMP12_IS_CLK_SLEEP_DISABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_COMP12LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2681 | #define __HAL_RCC_VREF_IS_CLK_SLEEP_DISABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_VREFLPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2682 | #define __HAL_RCC_RTC_IS_CLK_SLEEP_DISABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_RTCAPBLPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2683 | #define __HAL_RCC_SAI4_IS_CLK_SLEEP_DISABLED() ((RCC->APB4LPENR & (RCC_APB4LPENR_SAI4LPEN)) == 0U) |
AnnaBridge | 172:65be27845400 | 2684 | |
AnnaBridge | 172:65be27845400 | 2685 | /** @brief Enable or disable peripheral bus clock when D3 domain is in DRUN |
AnnaBridge | 172:65be27845400 | 2686 | * @note After reset (default config), peripheral clock is disabled when CPU is in CSTOP |
AnnaBridge | 172:65be27845400 | 2687 | */ |
AnnaBridge | 172:65be27845400 | 2688 | |
AnnaBridge | 172:65be27845400 | 2689 | #define __HAL_RCC_BDMA_CLKAM_ENABLE() (RCC->D3AMR) |= (RCC_D3AMR_BDMAAMEN) |
AnnaBridge | 172:65be27845400 | 2690 | #define __HAL_RCC_LPUART1_CLKAM_ENABLE() (RCC->D3AMR) |= (RCC_D3AMR_LPUART1AMEN) |
AnnaBridge | 172:65be27845400 | 2691 | #define __HAL_RCC_SPI6_CLKAM_ENABLE() (RCC->D3AMR) |= (RCC_D3AMR_SPI6AMEN) |
AnnaBridge | 172:65be27845400 | 2692 | #define __HAL_RCC_I2C4_CLKAM_ENABLE() (RCC->D3AMR) |= (RCC_D3AMR_I2C4AMEN) |
AnnaBridge | 172:65be27845400 | 2693 | #define __HAL_RCC_LPTIM2_CLKAM_ENABLE() (RCC->D3AMR) |= (RCC_D3AMR_LPTIM2AMEN) |
AnnaBridge | 172:65be27845400 | 2694 | #define __HAL_RCC_LPTIM3_CLKAM_ENABLE() (RCC->D3AMR) |= (RCC_D3AMR_LPTIM3AMEN) |
AnnaBridge | 172:65be27845400 | 2695 | #define __HAL_RCC_LPTIM4_CLKAM_ENABLE() (RCC->D3AMR) |= (RCC_D3AMR_LPTIM4AMEN) |
AnnaBridge | 172:65be27845400 | 2696 | #define __HAL_RCC_LPTIM5_CLKAM_ENABLE() (RCC->D3AMR) |= (RCC_D3AMR_LPTIM5AMEN) |
AnnaBridge | 172:65be27845400 | 2697 | #define __HAL_RCC_COMP12_CLKAM_ENABLE() (RCC->D3AMR) |= (RCC_D3AMR_COMP12AMEN) |
AnnaBridge | 172:65be27845400 | 2698 | #define __HAL_RCC_VREF_CLKAM_ENABLE() (RCC->D3AMR) |= (RCC_D3AMR_VREFAMEN) |
AnnaBridge | 172:65be27845400 | 2699 | #define __HAL_RCC_RTC_CLKAM_ENABLE() (RCC->D3AMR) |= (RCC_D3AMR_RTCAMEN) |
AnnaBridge | 172:65be27845400 | 2700 | #define __HAL_RCC_CRC_CLKAM_ENABLE() (RCC->D3AMR) |= (RCC_D3AMR_CRCAMEN) |
AnnaBridge | 172:65be27845400 | 2701 | #define __HAL_RCC_SAI4_CLKAM_ENABLE() (RCC->D3AMR) |= (RCC_D3AMR_SAI4AMEN) |
AnnaBridge | 172:65be27845400 | 2702 | #define __HAL_RCC_ADC3_CLKAM_ENABLE() (RCC->D3AMR) |= (RCC_D3AMR_ADC3AMEN) |
AnnaBridge | 172:65be27845400 | 2703 | |
AnnaBridge | 172:65be27845400 | 2704 | #define __HAL_RCC_BKPRAM_CLKAM_ENABLE() (RCC->D3AMR) |= (RCC_D3AMR_BKPRAMAMEN) |
AnnaBridge | 172:65be27845400 | 2705 | #define __HAL_RCC_D3SRAM1_CLKAM_ENABLE() (RCC->D3AMR) |= (RCC_D3AMR_SRAM4AMEN) |
AnnaBridge | 172:65be27845400 | 2706 | |
AnnaBridge | 172:65be27845400 | 2707 | #define __HAL_RCC_BDMA_CLKAM_DISABLE() (RCC->D3AMR) &= ~ (RCC_D3AMR_BDMAAMEN) |
AnnaBridge | 172:65be27845400 | 2708 | #define __HAL_RCC_LPUART1_CLKAM_DISABLE() (RCC->D3AMR) &= ~ (RCC_D3AMR_LPUART1AMEN) |
AnnaBridge | 172:65be27845400 | 2709 | #define __HAL_RCC_SPI6_CLKAM_DISABLE() (RCC->D3AMR) &= ~ (RCC_D3AMR_SPI6AMEN) |
AnnaBridge | 172:65be27845400 | 2710 | #define __HAL_RCC_I2C4_CLKAM_DISABLE() (RCC->D3AMR) &= ~ (RCC_D3AMR_I2C4AMEN) |
AnnaBridge | 172:65be27845400 | 2711 | #define __HAL_RCC_LPTIM2_CLKAM_DISABLE() (RCC->D3AMR) &= ~ (RCC_D3AMR_LPTIM2AMEN) |
AnnaBridge | 172:65be27845400 | 2712 | #define __HAL_RCC_LPTIM3_CLKAM_DISABLE() (RCC->D3AMR) &= ~ (RCC_D3AMR_LPTIM3AMEN) |
AnnaBridge | 172:65be27845400 | 2713 | #define __HAL_RCC_LPTIM4_CLKAM_DISABLE() (RCC->D3AMR) &= ~ (RCC_D3AMR_LPTIM4AMEN) |
AnnaBridge | 172:65be27845400 | 2714 | #define __HAL_RCC_LPTIM5_CLKAM_DISABLE() (RCC->D3AMR) &= ~ (RCC_D3AMR_LPTIM5AMEN) |
AnnaBridge | 172:65be27845400 | 2715 | #define __HAL_RCC_COMP12_CLKAM_DISABLE() (RCC->D3AMR) &= ~ (RCC_D3AMR_COMP12AMEN) |
AnnaBridge | 172:65be27845400 | 2716 | #define __HAL_RCC_VREF_CLKAM_DISABLE() (RCC->D3AMR) &= ~ (RCC_D3AMR_VREFAMEN) |
AnnaBridge | 172:65be27845400 | 2717 | #define __HAL_RCC_RTC_CLKAM_DISABLE() (RCC->D3AMR) &= ~(RCC_D3AMR_RTCAMEN) |
AnnaBridge | 172:65be27845400 | 2718 | #define __HAL_RCC_CRC_CLKAM_DISABLE() (RCC->D3AMR) &= ~(RCC_D3AMR_CRCAMEN) |
AnnaBridge | 172:65be27845400 | 2719 | #define __HAL_RCC_SAI4_CLKAM_DISABLE() (RCC->D3AMR) &= ~(RCC_D3AMR_SAI4AMEN) |
AnnaBridge | 172:65be27845400 | 2720 | #define __HAL_RCC_ADC3_CLKAM_DISABLE() (RCC->D3AMR) &= ~(RCC_D3AMR_ADC3AMEN) |
AnnaBridge | 172:65be27845400 | 2721 | |
AnnaBridge | 172:65be27845400 | 2722 | #define __HAL_RCC_BKPRAM_CLKAM_DISABLE() (RCC->D3AMR) &= ~ (RCC_D3AMR_BKPRAMAMEN) |
AnnaBridge | 172:65be27845400 | 2723 | #define __HAL_RCC_D3SRAM1_CLKAM_DISABLE() (RCC->D3AMR)&= ~ (RCC_D3AMR_SRAM4AMEN) |
AnnaBridge | 172:65be27845400 | 2724 | |
AnnaBridge | 172:65be27845400 | 2725 | |
AnnaBridge | 172:65be27845400 | 2726 | /** @brief Macro to enable or disable the Internal High Speed oscillator (HSI). |
AnnaBridge | 172:65be27845400 | 2727 | * @note After enabling the HSI, the application software should wait on |
AnnaBridge | 172:65be27845400 | 2728 | * HSIRDY flag to be set indicating that HSI clock is stable and can |
AnnaBridge | 172:65be27845400 | 2729 | * be used to clock the PLL and/or system clock. |
AnnaBridge | 172:65be27845400 | 2730 | * @note HSI can not be stopped if it is used directly or through the PLL |
AnnaBridge | 172:65be27845400 | 2731 | * as system clock. In this case, you have to select another source |
AnnaBridge | 172:65be27845400 | 2732 | * of the system clock then stop the HSI. |
AnnaBridge | 172:65be27845400 | 2733 | * @note The HSI is stopped by hardware when entering STOP and STANDBY modes. |
AnnaBridge | 172:65be27845400 | 2734 | * @param __STATE__ specifies the new state of the HSI. |
AnnaBridge | 172:65be27845400 | 2735 | * This parameter can be one of the following values: |
AnnaBridge | 172:65be27845400 | 2736 | * @arg RCC_HSI_OFF turn OFF the HSI oscillator |
AnnaBridge | 172:65be27845400 | 2737 | * @arg RCC_HSI_ON turn ON the HSI oscillator |
AnnaBridge | 172:65be27845400 | 2738 | * @arg RCC_HSI_DIV1 turn ON the HSI oscillator and divide it by 1 (default after reset) |
AnnaBridge | 172:65be27845400 | 2739 | * @arg RCC_HSI_DIV2 turn ON the HSI oscillator and divide it by 2 |
AnnaBridge | 172:65be27845400 | 2740 | * @arg RCC_HSI_DIV4 turn ON the HSI oscillator and divide it by 4 |
AnnaBridge | 172:65be27845400 | 2741 | * @arg RCC_HSI_DIV8 turn ON the HSI oscillator and divide it by 8 |
AnnaBridge | 172:65be27845400 | 2742 | * @note When the HSI is stopped, HSIRDY flag goes low after 6 HSI oscillator |
AnnaBridge | 172:65be27845400 | 2743 | * clock cycles. |
AnnaBridge | 172:65be27845400 | 2744 | */ |
AnnaBridge | 172:65be27845400 | 2745 | #define __HAL_RCC_HSI_CONFIG(__STATE__) \ |
AnnaBridge | 172:65be27845400 | 2746 | MODIFY_REG(RCC->CR, RCC_CR_HSION | RCC_CR_HSIDIV , (uint32_t)(__STATE__)) |
AnnaBridge | 172:65be27845400 | 2747 | |
AnnaBridge | 172:65be27845400 | 2748 | |
AnnaBridge | 172:65be27845400 | 2749 | /** @brief Macro to get the HSI divider. |
AnnaBridge | 172:65be27845400 | 2750 | * @retval The HSI divider. The returned value can be one |
AnnaBridge | 172:65be27845400 | 2751 | * of the following: |
AnnaBridge | 172:65be27845400 | 2752 | * - RCC_CR_HSIDIV_1 HSI oscillator divided by 1 (default after reset) |
AnnaBridge | 172:65be27845400 | 2753 | * - RCC_CR_HSIDIV_2 HSI oscillator divided by 2 |
AnnaBridge | 172:65be27845400 | 2754 | * - RCC_CR_HSIDIV_4 HSI oscillator divided by 4 |
AnnaBridge | 172:65be27845400 | 2755 | * - RCC_CR_HSIDIV_8 HSI oscillator divided by 8 |
AnnaBridge | 172:65be27845400 | 2756 | */ |
AnnaBridge | 172:65be27845400 | 2757 | #define __HAL_RCC_GET_HSI_DIVIDER() ((uint32_t)(READ_BIT(RCC->CR, RCC_CR_HSIDIV))) |
AnnaBridge | 172:65be27845400 | 2758 | |
AnnaBridge | 172:65be27845400 | 2759 | /** @brief Macros to enable or disable the Internal High Speed oscillator (HSI). |
AnnaBridge | 172:65be27845400 | 2760 | * @note The HSI is stopped by hardware when entering STOP and STANDBY modes. |
AnnaBridge | 172:65be27845400 | 2761 | * It is used (enabled by hardware) as system clock source after start-up |
AnnaBridge | 172:65be27845400 | 2762 | * from Reset, wakeup from STOP and STANDBY mode, or in case of failure |
AnnaBridge | 172:65be27845400 | 2763 | * of the HSE used directly or indirectly as system clock (if the Clock |
AnnaBridge | 172:65be27845400 | 2764 | * Security System CSS is enabled). |
AnnaBridge | 172:65be27845400 | 2765 | * @note HSI can not be stopped if it is used as system clock source. In this case, |
AnnaBridge | 172:65be27845400 | 2766 | * you have to select another source of the system clock then stop the HSI. |
AnnaBridge | 172:65be27845400 | 2767 | * @note After enabling the HSI, the application software should wait on HSIRDY |
AnnaBridge | 172:65be27845400 | 2768 | * flag to be set indicating that HSI clock is stable and can be used as |
AnnaBridge | 172:65be27845400 | 2769 | * system clock source. |
AnnaBridge | 172:65be27845400 | 2770 | * This parameter can be: ENABLE or DISABLE. |
AnnaBridge | 172:65be27845400 | 2771 | * @note When the HSI is stopped, HSIRDY flag goes low after 6 HSI oscillator |
AnnaBridge | 172:65be27845400 | 2772 | * clock cycles. |
AnnaBridge | 172:65be27845400 | 2773 | */ |
AnnaBridge | 172:65be27845400 | 2774 | #define __HAL_RCC_HSI_ENABLE() SET_BIT(RCC->CR, RCC_CR_HSION) |
AnnaBridge | 172:65be27845400 | 2775 | #define __HAL_RCC_HSI_DISABLE() CLEAR_BIT(RCC->CR, RCC_CR_HSION) |
AnnaBridge | 172:65be27845400 | 2776 | |
AnnaBridge | 172:65be27845400 | 2777 | |
AnnaBridge | 172:65be27845400 | 2778 | /** @brief Macro to adjust the Internal High Speed oscillator (HSI) calibration value. |
AnnaBridge | 172:65be27845400 | 2779 | * @note The calibration is used to compensate for the variations in voltage |
AnnaBridge | 172:65be27845400 | 2780 | * and temperature that influence the frequency of the internal HSI RC. |
AnnaBridge | 172:65be27845400 | 2781 | * @param __HSICalibrationValue__: specifies the calibration trimming value. |
AnnaBridge | 172:65be27845400 | 2782 | * This parameter must be a number between 0 and 0x3F. |
AnnaBridge | 172:65be27845400 | 2783 | */ |
AnnaBridge | 172:65be27845400 | 2784 | #define __HAL_RCC_HSI_CALIBRATIONVALUE_ADJUST(__HSICalibrationValue__) \ |
AnnaBridge | 172:65be27845400 | 2785 | MODIFY_REG(RCC->ICSCR, RCC_ICSCR_HSITRIM, (uint32_t)(__HSICalibrationValue__) << RCC_ICSCR_HSITRIM_Pos) |
AnnaBridge | 172:65be27845400 | 2786 | |
AnnaBridge | 172:65be27845400 | 2787 | |
AnnaBridge | 172:65be27845400 | 2788 | /** |
AnnaBridge | 172:65be27845400 | 2789 | * @brief Macros to enable or disable the force of the Internal High Speed oscillator (HSI) |
AnnaBridge | 172:65be27845400 | 2790 | * in STOP mode to be quickly available as kernel clock for some peripherals. |
AnnaBridge | 172:65be27845400 | 2791 | * @note Keeping the HSI ON in STOP mode allows to avoid slowing down the communication |
AnnaBridge | 172:65be27845400 | 2792 | * speed because of the HSI start-up time. |
AnnaBridge | 172:65be27845400 | 2793 | * @note The enable of this function has not effect on the HSION bit. |
AnnaBridge | 172:65be27845400 | 2794 | * This parameter can be: ENABLE or DISABLE. |
AnnaBridge | 172:65be27845400 | 2795 | * @retval None |
AnnaBridge | 172:65be27845400 | 2796 | */ |
AnnaBridge | 172:65be27845400 | 2797 | #define __HAL_RCC_HSISTOP_ENABLE() SET_BIT(RCC->CR, RCC_CR_HSIKERON) |
AnnaBridge | 172:65be27845400 | 2798 | #define __HAL_RCC_HSISTOP_DISABLE() CLEAR_BIT(RCC->CR, RCC_CR_HSIKERON) |
AnnaBridge | 172:65be27845400 | 2799 | |
AnnaBridge | 172:65be27845400 | 2800 | |
AnnaBridge | 172:65be27845400 | 2801 | /** |
AnnaBridge | 172:65be27845400 | 2802 | * @brief Macro to enable or disable the Internal High Speed oscillator for USB (HSI48). |
AnnaBridge | 172:65be27845400 | 2803 | * @note After enabling the HSI48, the application software should wait on |
AnnaBridge | 172:65be27845400 | 2804 | * HSI48RDY flag to be set indicating that HSI48 clock is stable and can |
AnnaBridge | 172:65be27845400 | 2805 | * be used to clock the USB. |
AnnaBridge | 172:65be27845400 | 2806 | * @note The HSI48 is stopped by hardware when entering STOP and STANDBY modes. |
AnnaBridge | 172:65be27845400 | 2807 | */ |
AnnaBridge | 172:65be27845400 | 2808 | #define __HAL_RCC_HSI48_ENABLE() SET_BIT(RCC->CR, RCC_CR_HSI48ON); |
AnnaBridge | 172:65be27845400 | 2809 | |
AnnaBridge | 172:65be27845400 | 2810 | #define __HAL_RCC_HSI48_DISABLE() CLEAR_BIT(RCC->CR, RCC_CR_HSI48ON); |
AnnaBridge | 172:65be27845400 | 2811 | |
AnnaBridge | 172:65be27845400 | 2812 | /** |
AnnaBridge | 172:65be27845400 | 2813 | * @brief Macros to enable or disable the Internal oscillator (CSI). |
AnnaBridge | 172:65be27845400 | 2814 | * @note The CSI is stopped by hardware when entering STOP and STANDBY modes. |
AnnaBridge | 172:65be27845400 | 2815 | * It is used (enabled by hardware) as system clock source after |
AnnaBridge | 172:65be27845400 | 2816 | * start-up from Reset, wakeup from STOP and STANDBY mode, or in case |
AnnaBridge | 172:65be27845400 | 2817 | * of failure of the HSE used directly or indirectly as system clock |
AnnaBridge | 172:65be27845400 | 2818 | * (if the Clock Security System CSS is enabled). |
AnnaBridge | 172:65be27845400 | 2819 | * @note CSI can not be stopped if it is used as system clock source. |
AnnaBridge | 172:65be27845400 | 2820 | * In this case, you have to select another source of the system |
AnnaBridge | 172:65be27845400 | 2821 | * clock then stop the CSI. |
AnnaBridge | 172:65be27845400 | 2822 | * @note After enabling the CSI, the application software should wait on |
AnnaBridge | 172:65be27845400 | 2823 | * CSIRDY flag to be set indicating that CSI clock is stable and can |
AnnaBridge | 172:65be27845400 | 2824 | * be used as system clock source. |
AnnaBridge | 172:65be27845400 | 2825 | * @note When the CSI is stopped, CSIRDY flag goes low after 6 CSI oscillator |
AnnaBridge | 172:65be27845400 | 2826 | * clock cycles. |
AnnaBridge | 172:65be27845400 | 2827 | */ |
AnnaBridge | 172:65be27845400 | 2828 | #define __HAL_RCC_CSI_ENABLE() SET_BIT(RCC->CR, RCC_CR_CSION) |
AnnaBridge | 172:65be27845400 | 2829 | #define __HAL_RCC_CSI_DISABLE() CLEAR_BIT(RCC->CR, RCC_CR_CSION) |
AnnaBridge | 172:65be27845400 | 2830 | |
AnnaBridge | 172:65be27845400 | 2831 | /** @brief Macro Adjusts the Internal oscillator (CSI) calibration value. |
AnnaBridge | 172:65be27845400 | 2832 | * @note The calibration is used to compensate for the variations in voltage |
AnnaBridge | 172:65be27845400 | 2833 | * and temperature that influence the frequency of the internal CSI RC. |
AnnaBridge | 172:65be27845400 | 2834 | * @param __CSICalibrationValue__: specifies the calibration trimming value. |
AnnaBridge | 172:65be27845400 | 2835 | * This parameter must be a number between 0 and 0x1F. |
AnnaBridge | 172:65be27845400 | 2836 | */ |
AnnaBridge | 172:65be27845400 | 2837 | #define __HAL_RCC_CSI_CALIBRATIONVALUE_ADJUST(__CSICalibrationValue__) \ |
AnnaBridge | 172:65be27845400 | 2838 | MODIFY_REG(RCC->ICSCR, RCC_ICSCR_CSITRIM, (uint32_t)(__CSICalibrationValue__) << RCC_ICSCR_CSITRIM_Pos) |
AnnaBridge | 172:65be27845400 | 2839 | |
AnnaBridge | 172:65be27845400 | 2840 | /** |
AnnaBridge | 172:65be27845400 | 2841 | * @brief Macros to enable or disable the force of the Low-power Internal oscillator (CSI) |
AnnaBridge | 172:65be27845400 | 2842 | * in STOP mode to be quickly available as kernel clock for USARTs and I2Cs. |
AnnaBridge | 172:65be27845400 | 2843 | * @note Keeping the CSI ON in STOP mode allows to avoid slowing down the communication |
AnnaBridge | 172:65be27845400 | 2844 | * speed because of the CSI start-up time. |
AnnaBridge | 172:65be27845400 | 2845 | * @note The enable of this function has not effect on the CSION bit. |
AnnaBridge | 172:65be27845400 | 2846 | * This parameter can be: ENABLE or DISABLE. |
AnnaBridge | 172:65be27845400 | 2847 | * @retval None |
AnnaBridge | 172:65be27845400 | 2848 | */ |
AnnaBridge | 172:65be27845400 | 2849 | #define __HAL_RCC_CSISTOP_ENABLE() SET_BIT(RCC->CR, RCC_CR_CSIKERON) |
AnnaBridge | 172:65be27845400 | 2850 | #define __HAL_RCC_CSISTOP_DISABLE() CLEAR_BIT(RCC->CR, RCC_CR_CSIKERON) |
AnnaBridge | 172:65be27845400 | 2851 | |
AnnaBridge | 172:65be27845400 | 2852 | |
AnnaBridge | 172:65be27845400 | 2853 | /** @brief Macros to enable or disable the Internal Low Speed oscillator (LSI). |
AnnaBridge | 172:65be27845400 | 2854 | * @note After enabling the LSI, the application software should wait on |
AnnaBridge | 172:65be27845400 | 2855 | * LSIRDY flag to be set indicating that LSI clock is stable and can |
AnnaBridge | 172:65be27845400 | 2856 | * be used to clock the IWDG and/or the RTC. |
AnnaBridge | 172:65be27845400 | 2857 | * @note LSI can not be disabled if the IWDG is running. |
AnnaBridge | 172:65be27845400 | 2858 | * @note When the LSI is stopped, LSIRDY flag goes low after 6 LSI oscillator |
AnnaBridge | 172:65be27845400 | 2859 | * clock cycles. |
AnnaBridge | 172:65be27845400 | 2860 | */ |
AnnaBridge | 172:65be27845400 | 2861 | #define __HAL_RCC_LSI_ENABLE() SET_BIT(RCC->CSR, RCC_CSR_LSION) |
AnnaBridge | 172:65be27845400 | 2862 | #define __HAL_RCC_LSI_DISABLE() CLEAR_BIT(RCC->CSR, RCC_CSR_LSION) |
AnnaBridge | 172:65be27845400 | 2863 | |
AnnaBridge | 172:65be27845400 | 2864 | /** |
AnnaBridge | 172:65be27845400 | 2865 | * @brief Macro to configure the External High Speed oscillator (__HSE__). |
AnnaBridge | 172:65be27845400 | 2866 | * @note After enabling the HSE (RCC_HSE_ON or RCC_HSE_Bypass), the application |
AnnaBridge | 172:65be27845400 | 2867 | * software should wait on HSERDY flag to be set indicating that HSE clock |
AnnaBridge | 172:65be27845400 | 2868 | * is stable and can be used to clock the PLL and/or system clock. |
AnnaBridge | 172:65be27845400 | 2869 | * @note HSE state can not be changed if it is used directly or through the |
AnnaBridge | 172:65be27845400 | 2870 | * PLL as system clock. In this case, you have to select another source |
AnnaBridge | 172:65be27845400 | 2871 | * of the system clock then change the HSE state (ex. disable it). |
AnnaBridge | 172:65be27845400 | 2872 | * @note The HSE is stopped by hardware when entering STOP and STANDBY modes. |
AnnaBridge | 172:65be27845400 | 2873 | * @note This function reset the CSSON bit, so if the clock security system(CSS) |
AnnaBridge | 172:65be27845400 | 2874 | * was previously enabled you have to enable it again after calling this |
AnnaBridge | 172:65be27845400 | 2875 | * function. |
AnnaBridge | 172:65be27845400 | 2876 | * @param __STATE__: specifies the new state of the HSE. |
AnnaBridge | 172:65be27845400 | 2877 | * This parameter can be one of the following values: |
AnnaBridge | 172:65be27845400 | 2878 | * @arg RCC_HSE_OFF: turn OFF the HSE oscillator, HSERDY flag goes low after |
AnnaBridge | 172:65be27845400 | 2879 | * 6 HSE oscillator clock cycles. |
AnnaBridge | 172:65be27845400 | 2880 | * @arg RCC_HSE_ON: turn ON the HSE oscillator. |
AnnaBridge | 172:65be27845400 | 2881 | * @arg RCC_HSE_BYPASS: HSE oscillator bypassed with external clock. |
AnnaBridge | 172:65be27845400 | 2882 | */ |
AnnaBridge | 172:65be27845400 | 2883 | #define __HAL_RCC_HSE_CONFIG(__STATE__) \ |
AnnaBridge | 172:65be27845400 | 2884 | do { \ |
AnnaBridge | 172:65be27845400 | 2885 | if ((__STATE__) == RCC_HSE_ON) \ |
AnnaBridge | 172:65be27845400 | 2886 | { \ |
AnnaBridge | 172:65be27845400 | 2887 | SET_BIT(RCC->CR, RCC_CR_HSEON); \ |
AnnaBridge | 172:65be27845400 | 2888 | } \ |
AnnaBridge | 172:65be27845400 | 2889 | else if ((__STATE__) == RCC_HSE_OFF) \ |
AnnaBridge | 172:65be27845400 | 2890 | { \ |
AnnaBridge | 172:65be27845400 | 2891 | CLEAR_BIT(RCC->CR, RCC_CR_HSEON); \ |
AnnaBridge | 172:65be27845400 | 2892 | CLEAR_BIT(RCC->CR, RCC_CR_HSEBYP); \ |
AnnaBridge | 172:65be27845400 | 2893 | } \ |
AnnaBridge | 172:65be27845400 | 2894 | else if ((__STATE__) == RCC_HSE_BYPASS) \ |
AnnaBridge | 172:65be27845400 | 2895 | { \ |
AnnaBridge | 172:65be27845400 | 2896 | SET_BIT(RCC->CR, RCC_CR_HSEBYP); \ |
AnnaBridge | 172:65be27845400 | 2897 | SET_BIT(RCC->CR, RCC_CR_HSEON); \ |
AnnaBridge | 172:65be27845400 | 2898 | } \ |
AnnaBridge | 172:65be27845400 | 2899 | else \ |
AnnaBridge | 172:65be27845400 | 2900 | { \ |
AnnaBridge | 172:65be27845400 | 2901 | CLEAR_BIT(RCC->CR, RCC_CR_HSEON); \ |
AnnaBridge | 172:65be27845400 | 2902 | CLEAR_BIT(RCC->CR, RCC_CR_HSEBYP); \ |
AnnaBridge | 172:65be27845400 | 2903 | } \ |
AnnaBridge | 172:65be27845400 | 2904 | } while(0) |
AnnaBridge | 172:65be27845400 | 2905 | |
AnnaBridge | 172:65be27845400 | 2906 | /** @defgroup RCC_LSE_Configuration LSE Configuration |
AnnaBridge | 172:65be27845400 | 2907 | * @{ |
AnnaBridge | 172:65be27845400 | 2908 | */ |
AnnaBridge | 172:65be27845400 | 2909 | |
AnnaBridge | 172:65be27845400 | 2910 | /** |
AnnaBridge | 172:65be27845400 | 2911 | * @brief Macro to configure the External Low Speed oscillator (LSE). |
AnnaBridge | 172:65be27845400 | 2912 | * @note Transition LSE Bypass to LSE On and LSE On to LSE Bypass are not supported by this macro. |
AnnaBridge | 172:65be27845400 | 2913 | * User should request a transition to LSE Off first and then LSE On or LSE Bypass. |
AnnaBridge | 172:65be27845400 | 2914 | * @note As the LSE is in the Backup domain and write access is denied to |
AnnaBridge | 172:65be27845400 | 2915 | * this domain after reset, you have to enable write access using |
AnnaBridge | 172:65be27845400 | 2916 | * HAL_PWR_EnableBkUpAccess() function before to configure the LSE |
AnnaBridge | 172:65be27845400 | 2917 | * (to be done once after reset). |
AnnaBridge | 172:65be27845400 | 2918 | * @note After enabling the LSE (RCC_LSE_ON or RCC_LSE_BYPASS), the application |
AnnaBridge | 172:65be27845400 | 2919 | * software should wait on LSERDY flag to be set indicating that LSE clock |
AnnaBridge | 172:65be27845400 | 2920 | * is stable and can be used to clock the RTC. |
AnnaBridge | 172:65be27845400 | 2921 | * @param __STATE__: specifies the new state of the LSE. |
AnnaBridge | 172:65be27845400 | 2922 | * This parameter can be one of the following values: |
AnnaBridge | 172:65be27845400 | 2923 | * @arg RCC_LSE_OFF: turn OFF the LSE oscillator, LSERDY flag goes low after |
AnnaBridge | 172:65be27845400 | 2924 | * 6 LSE oscillator clock cycles. |
AnnaBridge | 172:65be27845400 | 2925 | * @arg RCC_LSE_ON: turn ON the LSE oscillator. |
AnnaBridge | 172:65be27845400 | 2926 | * @arg RCC_LSE_BYPASS: LSE oscillator bypassed with external clock. |
AnnaBridge | 172:65be27845400 | 2927 | */ |
AnnaBridge | 172:65be27845400 | 2928 | #define __HAL_RCC_LSE_CONFIG(__STATE__) \ |
AnnaBridge | 172:65be27845400 | 2929 | do { \ |
AnnaBridge | 172:65be27845400 | 2930 | if((__STATE__) == RCC_LSE_ON) \ |
AnnaBridge | 172:65be27845400 | 2931 | { \ |
AnnaBridge | 172:65be27845400 | 2932 | SET_BIT(RCC->BDCR, RCC_BDCR_LSEON); \ |
AnnaBridge | 172:65be27845400 | 2933 | } \ |
AnnaBridge | 172:65be27845400 | 2934 | else if((__STATE__) == RCC_LSE_OFF) \ |
AnnaBridge | 172:65be27845400 | 2935 | { \ |
AnnaBridge | 172:65be27845400 | 2936 | CLEAR_BIT(RCC->BDCR, RCC_BDCR_LSEON); \ |
AnnaBridge | 172:65be27845400 | 2937 | CLEAR_BIT(RCC->BDCR, RCC_BDCR_LSEBYP); \ |
AnnaBridge | 172:65be27845400 | 2938 | } \ |
AnnaBridge | 172:65be27845400 | 2939 | else if((__STATE__) == RCC_LSE_BYPASS) \ |
AnnaBridge | 172:65be27845400 | 2940 | { \ |
AnnaBridge | 172:65be27845400 | 2941 | SET_BIT(RCC->BDCR, RCC_BDCR_LSEBYP); \ |
AnnaBridge | 172:65be27845400 | 2942 | SET_BIT(RCC->BDCR, RCC_BDCR_LSEON); \ |
AnnaBridge | 172:65be27845400 | 2943 | } \ |
AnnaBridge | 172:65be27845400 | 2944 | else \ |
AnnaBridge | 172:65be27845400 | 2945 | { \ |
AnnaBridge | 172:65be27845400 | 2946 | CLEAR_BIT(RCC->BDCR, RCC_BDCR_LSEON); \ |
AnnaBridge | 172:65be27845400 | 2947 | CLEAR_BIT(RCC->BDCR, RCC_BDCR_LSEBYP); \ |
AnnaBridge | 172:65be27845400 | 2948 | } \ |
AnnaBridge | 172:65be27845400 | 2949 | } while(0) |
AnnaBridge | 172:65be27845400 | 2950 | /** |
AnnaBridge | 172:65be27845400 | 2951 | * @} |
AnnaBridge | 172:65be27845400 | 2952 | */ |
AnnaBridge | 172:65be27845400 | 2953 | |
AnnaBridge | 172:65be27845400 | 2954 | /** @brief Macros to enable or disable the the RTC clock. |
AnnaBridge | 172:65be27845400 | 2955 | * @note These macros must be used only after the RTC clock source was selected. |
AnnaBridge | 172:65be27845400 | 2956 | */ |
AnnaBridge | 172:65be27845400 | 2957 | #define __HAL_RCC_RTC_ENABLE() SET_BIT(RCC->BDCR, RCC_BDCR_RTCEN) |
AnnaBridge | 172:65be27845400 | 2958 | #define __HAL_RCC_RTC_DISABLE() CLEAR_BIT(RCC->BDCR, RCC_BDCR_RTCEN) |
AnnaBridge | 172:65be27845400 | 2959 | |
AnnaBridge | 172:65be27845400 | 2960 | /** @brief Macros to configure the RTC clock (RTCCLK). |
AnnaBridge | 172:65be27845400 | 2961 | * @note As the RTC clock configuration bits are in the Backup domain and write |
AnnaBridge | 172:65be27845400 | 2962 | * access is denied to this domain after reset, you have to enable write |
AnnaBridge | 172:65be27845400 | 2963 | * access using the Power Backup Access macro before to configure |
AnnaBridge | 172:65be27845400 | 2964 | * the RTC clock source (to be done once after reset). |
AnnaBridge | 172:65be27845400 | 2965 | * @note Once the RTC clock is configured it can't be changed unless the |
AnnaBridge | 172:65be27845400 | 2966 | * Backup domain is reset using __HAL_RCC_BackupReset_RELEASE() macro, or by |
AnnaBridge | 172:65be27845400 | 2967 | * a Power On Reset (POR). |
AnnaBridge | 172:65be27845400 | 2968 | * @param __RTCCLKSource__: specifies the RTC clock source. |
AnnaBridge | 172:65be27845400 | 2969 | * This parameter can be one of the following values: |
AnnaBridge | 172:65be27845400 | 2970 | * @arg RCC_RTCCLKSOURCE_LSE: LSE selected as RTC clock. |
AnnaBridge | 172:65be27845400 | 2971 | * @arg RCC_RTCCLKSOURCE_LSI: LSI selected as RTC clock. |
AnnaBridge | 172:65be27845400 | 2972 | * @arg RCC_RTCCLKSOURCE_HSE_DIVx: HSE clock divided by x selected |
AnnaBridge | 172:65be27845400 | 2973 | * as RTC clock, where x:[2,31] |
AnnaBridge | 172:65be27845400 | 2974 | * @note If the LSE or LSI is used as RTC clock source, the RTC continues to |
AnnaBridge | 172:65be27845400 | 2975 | * work in STOP and STANDBY modes, and can be used as wakeup source. |
AnnaBridge | 172:65be27845400 | 2976 | * However, when the HSE clock is used as RTC clock source, the RTC |
AnnaBridge | 172:65be27845400 | 2977 | * cannot be used in STOP and STANDBY modes. |
AnnaBridge | 172:65be27845400 | 2978 | * @note The maximum input clock frequency for RTC is 1MHz (when using HSE as |
AnnaBridge | 172:65be27845400 | 2979 | * RTC clock source). |
AnnaBridge | 172:65be27845400 | 2980 | */ |
AnnaBridge | 172:65be27845400 | 2981 | #define __HAL_RCC_RTC_CLKPRESCALER(__RTCCLKSource__) (((__RTCCLKSource__) & RCC_BDCR_RTCSEL) == RCC_BDCR_RTCSEL) ? \ |
AnnaBridge | 172:65be27845400 | 2982 | MODIFY_REG(RCC->CFGR, RCC_CFGR_RTCPRE, (((__RTCCLKSource__) & 0xFFFFCFFU) >> 4)) : CLEAR_BIT(RCC->CFGR, RCC_CFGR_RTCPRE) |
AnnaBridge | 172:65be27845400 | 2983 | |
AnnaBridge | 172:65be27845400 | 2984 | #define __HAL_RCC_RTC_CONFIG(__RTCCLKSource__) do { __HAL_RCC_RTC_CLKPRESCALER(__RTCCLKSource__); \ |
AnnaBridge | 172:65be27845400 | 2985 | RCC->BDCR |= ((__RTCCLKSource__) & 0x00000FFFU); \ |
AnnaBridge | 172:65be27845400 | 2986 | } while (0) |
AnnaBridge | 172:65be27845400 | 2987 | |
AnnaBridge | 172:65be27845400 | 2988 | #define __HAL_RCC_GET_RTC_SOURCE() ((uint32_t)(READ_BIT(RCC->BDCR, RCC_BDCR_RTCSEL))) |
AnnaBridge | 172:65be27845400 | 2989 | |
AnnaBridge | 172:65be27845400 | 2990 | |
AnnaBridge | 172:65be27845400 | 2991 | /** @brief Macros to force or release the Backup domain reset. |
AnnaBridge | 172:65be27845400 | 2992 | * @note This function resets the RTC peripheral (including the backup registers) |
AnnaBridge | 172:65be27845400 | 2993 | * and the RTC clock source selection in RCC_CSR register. |
AnnaBridge | 172:65be27845400 | 2994 | * @note The BKPSRAM is not affected by this reset. |
AnnaBridge | 172:65be27845400 | 2995 | */ |
AnnaBridge | 172:65be27845400 | 2996 | #define __HAL_RCC_BACKUPRESET_FORCE() SET_BIT(RCC->BDCR, RCC_BDCR_BDRST) |
AnnaBridge | 172:65be27845400 | 2997 | #define __HAL_RCC_BACKUPRESET_RELEASE() CLEAR_BIT(RCC->BDCR, RCC_BDCR_BDRST) |
AnnaBridge | 172:65be27845400 | 2998 | |
AnnaBridge | 172:65be27845400 | 2999 | /** @brief Macros to enable or disable the main PLL. |
AnnaBridge | 172:65be27845400 | 3000 | * @note After enabling the main PLL, the application software should wait on |
AnnaBridge | 172:65be27845400 | 3001 | * PLLRDY flag to be set indicating that PLL clock is stable and can |
AnnaBridge | 172:65be27845400 | 3002 | * be used as system clock source. |
AnnaBridge | 172:65be27845400 | 3003 | * @note The main PLL can not be disabled if it is used as system clock source |
AnnaBridge | 172:65be27845400 | 3004 | * @note The main PLL is disabled by hardware when entering STOP and STANDBY modes. |
AnnaBridge | 172:65be27845400 | 3005 | */ |
AnnaBridge | 172:65be27845400 | 3006 | #define __HAL_RCC_PLL_ENABLE() SET_BIT(RCC->CR, RCC_CR_PLL1ON) |
AnnaBridge | 172:65be27845400 | 3007 | #define __HAL_RCC_PLL_DISABLE() CLEAR_BIT(RCC->CR, RCC_CR_PLL1ON) |
AnnaBridge | 172:65be27845400 | 3008 | |
AnnaBridge | 172:65be27845400 | 3009 | /** |
AnnaBridge | 172:65be27845400 | 3010 | * @brief Enables or disables each clock output (PLL_P_CLK, PLL_Q_CLK, PLL_R_CLK) |
AnnaBridge | 172:65be27845400 | 3011 | * @note Enabling/disabling those Clocks can be done only when the PLL is disabled. |
AnnaBridge | 172:65be27845400 | 3012 | * This is mainly used to save Power. |
AnnaBridge | 172:65be27845400 | 3013 | * (The ck_pll_p of the System PLL cannot be stopped if used as System Clock). |
AnnaBridge | 172:65be27845400 | 3014 | * @param __RCC_PLL1ClockOut__: specifies the PLL clock to be outputted |
AnnaBridge | 172:65be27845400 | 3015 | * This parameter can be one of the following values: |
AnnaBridge | 172:65be27845400 | 3016 | * @arg RCC_PLL1_DIVP: This clock is used to generate system clock (up to 400MHZ) |
AnnaBridge | 172:65be27845400 | 3017 | * @arg RCC_PLL1_DIVQ: This clock is used to generate peripherals clock (up to 400MHZ) |
AnnaBridge | 172:65be27845400 | 3018 | * @arg RCC_PLL1_DIVR: This clock is used to generate peripherals clock (up to 400MHZ) |
AnnaBridge | 172:65be27845400 | 3019 | * @retval None |
AnnaBridge | 172:65be27845400 | 3020 | */ |
AnnaBridge | 172:65be27845400 | 3021 | #define __HAL_RCC_PLLCLKOUT_ENABLE(__RCC_PLL1ClockOut__) SET_BIT(RCC->PLLCFGR, (__RCC_PLL1ClockOut__)) |
AnnaBridge | 172:65be27845400 | 3022 | |
AnnaBridge | 172:65be27845400 | 3023 | #define __HAL_RCC_PLLCLKOUT_DISABLE(__RCC_PLL1ClockOut__) CLEAR_BIT(RCC->PLLCFGR, (__RCC_PLL1ClockOut__)) |
AnnaBridge | 172:65be27845400 | 3024 | |
AnnaBridge | 172:65be27845400 | 3025 | |
AnnaBridge | 172:65be27845400 | 3026 | /** |
AnnaBridge | 172:65be27845400 | 3027 | * @brief Enables or disables Fractional Part Of The Multiplication Factor of PLL1 VCO |
AnnaBridge | 172:65be27845400 | 3028 | * @note Enabling/disabling Fractional Part can be any time without the need to stop the PLL1 |
AnnaBridge | 172:65be27845400 | 3029 | * @retval None |
AnnaBridge | 172:65be27845400 | 3030 | */ |
AnnaBridge | 172:65be27845400 | 3031 | #define __HAL_RCC_PLLFRACN_ENABLE() SET_BIT(RCC->PLLCFGR, RCC_PLLCFGR_PLL1FRACEN) |
AnnaBridge | 172:65be27845400 | 3032 | |
AnnaBridge | 172:65be27845400 | 3033 | #define __HAL_RCC_PLLFRACN_DISABLE() CLEAR_BIT(RCC->PLLCFGR, RCC_PLLCFGR_PLL1FRACEN) |
AnnaBridge | 172:65be27845400 | 3034 | |
AnnaBridge | 172:65be27845400 | 3035 | |
AnnaBridge | 172:65be27845400 | 3036 | /** |
AnnaBridge | 172:65be27845400 | 3037 | * @brief Macro to configures the main PLL clock source, multiplication and division factors. |
AnnaBridge | 172:65be27845400 | 3038 | * @note This function must be used only when the main PLL is disabled. |
AnnaBridge | 172:65be27845400 | 3039 | * |
AnnaBridge | 172:65be27845400 | 3040 | * @param __RCC_PLLSOURCE__: specifies the PLL entry clock source. |
AnnaBridge | 172:65be27845400 | 3041 | * This parameter can be one of the following values: |
AnnaBridge | 172:65be27845400 | 3042 | * @arg RCC_PLLSOURCE_CSI: CSI oscillator clock selected as PLL clock entry |
AnnaBridge | 172:65be27845400 | 3043 | * @arg RCC_PLLSOURCE_HSI: HSI oscillator clock selected as PLL clock entry |
AnnaBridge | 172:65be27845400 | 3044 | * @arg RCC_PLLSOURCE_HSE: HSE oscillator clock selected as PLL clock entry |
AnnaBridge | 172:65be27845400 | 3045 | * @note This clock source (__RCC_PLLSource__) is common for the main PLL1 (main PLL) and PLL2 & PLL3 . |
AnnaBridge | 172:65be27845400 | 3046 | * |
AnnaBridge | 172:65be27845400 | 3047 | * @param __PLLM1__: specifies the division factor for PLL VCO input clock |
AnnaBridge | 172:65be27845400 | 3048 | * This parameter must be a number between 1 and 63. |
AnnaBridge | 172:65be27845400 | 3049 | * @note You have to set the PLLM parameter correctly to ensure that the VCO input |
AnnaBridge | 172:65be27845400 | 3050 | * frequency ranges from 1 to 16 MHz. |
AnnaBridge | 172:65be27845400 | 3051 | * |
AnnaBridge | 172:65be27845400 | 3052 | * @param __PLLN1__: specifies the multiplication factor for PLL VCO output clock |
AnnaBridge | 172:65be27845400 | 3053 | * This parameter must be a number between 4 and 512. |
AnnaBridge | 172:65be27845400 | 3054 | * @note You have to set the PLLN parameter correctly to ensure that the VCO |
AnnaBridge | 172:65be27845400 | 3055 | * output frequency is between 150 and 420 MHz (when in medium VCO range) or |
AnnaBridge | 172:65be27845400 | 3056 | * between 192 and 836 MHZ (when in wide VCO range) |
AnnaBridge | 172:65be27845400 | 3057 | * |
AnnaBridge | 172:65be27845400 | 3058 | * @param __PLLP1__: specifies the division factor for system clock. |
AnnaBridge | 172:65be27845400 | 3059 | * This parameter must be a number between 2 and 128 (where odd numbers not allowed) |
AnnaBridge | 172:65be27845400 | 3060 | * |
AnnaBridge | 172:65be27845400 | 3061 | * @param __PLLQ1__: specifies the division factor for peripheral kernel clocks |
AnnaBridge | 172:65be27845400 | 3062 | * This parameter must be a number between 1 and 128 |
AnnaBridge | 172:65be27845400 | 3063 | * |
AnnaBridge | 172:65be27845400 | 3064 | * @param __PLLR1__: specifies the division factor for peripheral kernel clocks |
AnnaBridge | 172:65be27845400 | 3065 | * This parameter must be a number between 1 and 128 |
AnnaBridge | 172:65be27845400 | 3066 | * |
AnnaBridge | 172:65be27845400 | 3067 | * @retval None |
AnnaBridge | 172:65be27845400 | 3068 | */ |
AnnaBridge | 172:65be27845400 | 3069 | |
AnnaBridge | 172:65be27845400 | 3070 | |
AnnaBridge | 172:65be27845400 | 3071 | #define __HAL_RCC_PLL_CONFIG(__RCC_PLLSOURCE__, __PLLM1__, __PLLN1__, __PLLP1__, __PLLQ1__,__PLLR1__ ) \ |
AnnaBridge | 172:65be27845400 | 3072 | do{ MODIFY_REG(RCC->PLLCKSELR, (RCC_PLLCKSELR_PLLSRC | RCC_PLLCKSELR_DIVM1) , ((__RCC_PLLSOURCE__) | ( (__PLLM1__) <<4U))); \ |
AnnaBridge | 172:65be27845400 | 3073 | WRITE_REG (RCC->PLL1DIVR , ( (((__PLLN1__) - 1U )& RCC_PLL1DIVR_N1) | ((((__PLLP1__) -1U ) << 9U) & RCC_PLL1DIVR_P1) | \ |
AnnaBridge | 172:65be27845400 | 3074 | ((((__PLLQ1__) -1U) << 16U)& RCC_PLL1DIVR_Q1) | ((((__PLLR1__) - 1U) << 24U)& RCC_PLL1DIVR_R1))); \ |
AnnaBridge | 172:65be27845400 | 3075 | } while(0) |
AnnaBridge | 172:65be27845400 | 3076 | |
AnnaBridge | 172:65be27845400 | 3077 | |
AnnaBridge | 172:65be27845400 | 3078 | /** @brief Macro to configure the PLLs clock source. |
AnnaBridge | 172:65be27845400 | 3079 | * @note This function must be used only when all PLLs are disabled. |
AnnaBridge | 172:65be27845400 | 3080 | * @param __PLLSOURCE__: specifies the PLLs entry clock source. |
AnnaBridge | 172:65be27845400 | 3081 | * This parameter can be one of the following values: |
AnnaBridge | 172:65be27845400 | 3082 | * @arg RCC_PLLSOURCE_CSI: CSI oscillator clock selected as PLL clock entry |
AnnaBridge | 172:65be27845400 | 3083 | * @arg RCC_PLLSOURCE_HSI: HSI oscillator clock selected as PLL clock entry |
AnnaBridge | 172:65be27845400 | 3084 | * @arg RCC_PLLSOURCE_HSE: HSE oscillator clock selected as PLL clock entry |
AnnaBridge | 172:65be27845400 | 3085 | * |
AnnaBridge | 172:65be27845400 | 3086 | */ |
AnnaBridge | 172:65be27845400 | 3087 | #define __HAL_RCC_PLL_PLLSOURCE_CONFIG(__PLLSOURCE__) MODIFY_REG(RCC->PLLCKSELR, RCC_PLLCKSELR_PLLSRC, (__PLLSOURCE__)) |
AnnaBridge | 172:65be27845400 | 3088 | |
AnnaBridge | 172:65be27845400 | 3089 | |
AnnaBridge | 172:65be27845400 | 3090 | /** |
AnnaBridge | 172:65be27845400 | 3091 | * @brief Macro to configures the main PLL clock Fractional Part Of The Multiplication Factor |
AnnaBridge | 172:65be27845400 | 3092 | * |
AnnaBridge | 172:65be27845400 | 3093 | * @note These bits can be written at any time, allowing dynamic fine-tuning of the PLL1 VCO |
AnnaBridge | 172:65be27845400 | 3094 | * |
AnnaBridge | 172:65be27845400 | 3095 | * @param __RCC_PLL1FRACN__: specifies Fractional Part Of The Multiplication Factor for PLL1 VCO |
AnnaBridge | 172:65be27845400 | 3096 | * It should be a value between 0 and 8191 |
AnnaBridge | 172:65be27845400 | 3097 | * @note Warning: The software has to set correctly these bits to insure that the VCO |
AnnaBridge | 172:65be27845400 | 3098 | * output frequency is between its valid frequency range, which is: |
AnnaBridge | 172:65be27845400 | 3099 | * 192 to 836 MHz if PLL1VCOSEL = 0 |
AnnaBridge | 172:65be27845400 | 3100 | * 150 to 420 MHz if PLL1VCOSEL = 1. |
AnnaBridge | 172:65be27845400 | 3101 | * |
AnnaBridge | 172:65be27845400 | 3102 | * |
AnnaBridge | 172:65be27845400 | 3103 | * @retval None |
AnnaBridge | 172:65be27845400 | 3104 | */ |
AnnaBridge | 172:65be27845400 | 3105 | #define __HAL_RCC_PLLFRACN_CONFIG(__RCC_PLL1FRACN__) MODIFY_REG(RCC->PLL1FRACR, RCC_PLL1FRACR_FRACN1, (uint32_t)(__RCC_PLL1FRACN__) << RCC_PLL1FRACR_FRACN1_Pos) |
AnnaBridge | 172:65be27845400 | 3106 | |
AnnaBridge | 172:65be27845400 | 3107 | |
AnnaBridge | 172:65be27845400 | 3108 | /** @brief Macro to select the PLL1 reference frequency range. |
AnnaBridge | 172:65be27845400 | 3109 | * @param __RCC_PLL1VCIRange__: specifies the PLL1 input frequency range |
AnnaBridge | 172:65be27845400 | 3110 | * This parameter can be one of the following values: |
AnnaBridge | 172:65be27845400 | 3111 | * @arg RCC_PLL1VCIRANGE_0: Range frequency is between 1 and 2 MHz |
AnnaBridge | 172:65be27845400 | 3112 | * @arg RCC_PLL1VCIRANGE_1: Range frequency is between 2 and 4 MHz |
AnnaBridge | 172:65be27845400 | 3113 | * @arg RCC_PLL1VCIRANGE_2: Range frequency is between 4 and 8 MHz |
AnnaBridge | 172:65be27845400 | 3114 | * @arg RCC_PLL1VCIRANGE_3: Range frequency is between 8 and 16 MHz |
AnnaBridge | 172:65be27845400 | 3115 | * @retval None |
AnnaBridge | 172:65be27845400 | 3116 | */ |
AnnaBridge | 172:65be27845400 | 3117 | #define __HAL_RCC_PLL_VCIRANGE(__RCC_PLL1VCIRange__) \ |
AnnaBridge | 172:65be27845400 | 3118 | MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLL1RGE, (__RCC_PLL1VCIRange__)) |
AnnaBridge | 172:65be27845400 | 3119 | |
AnnaBridge | 172:65be27845400 | 3120 | |
AnnaBridge | 172:65be27845400 | 3121 | /** @brief Macro to select the PLL1 reference frequency range. |
AnnaBridge | 172:65be27845400 | 3122 | * @param __RCC_PLL1VCORange__: specifies the PLL1 input frequency range |
AnnaBridge | 172:65be27845400 | 3123 | * This parameter can be one of the following values: |
AnnaBridge | 172:65be27845400 | 3124 | * @arg RCC_PLL1VCOWIDE: Range frequency is between 192 and 836 MHz |
AnnaBridge | 172:65be27845400 | 3125 | * @arg RCC_PLL1VCOMEDIUM: Range frequency is between 150 and 420 MHz |
AnnaBridge | 172:65be27845400 | 3126 | * @retval None |
AnnaBridge | 172:65be27845400 | 3127 | */ |
AnnaBridge | 172:65be27845400 | 3128 | #define __HAL_RCC_PLL_VCORANGE(__RCC_PLL1VCORange__) \ |
AnnaBridge | 172:65be27845400 | 3129 | MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLL1VCOSEL, (__RCC_PLL1VCORange__)) |
AnnaBridge | 172:65be27845400 | 3130 | |
AnnaBridge | 172:65be27845400 | 3131 | |
AnnaBridge | 172:65be27845400 | 3132 | |
AnnaBridge | 172:65be27845400 | 3133 | /** @brief Macro to get the clock source used as system clock. |
AnnaBridge | 172:65be27845400 | 3134 | * @retval The clock source used as system clock. The returned value can be one |
AnnaBridge | 172:65be27845400 | 3135 | * of the following: |
AnnaBridge | 172:65be27845400 | 3136 | * - RCC_CFGR_SWS_CSI: CSI used as system clock. |
AnnaBridge | 172:65be27845400 | 3137 | * - RCC_CFGR_SWS_HSI: HSI used as system clock. |
AnnaBridge | 172:65be27845400 | 3138 | * - RCC_CFGR_SWS_HSE: HSE used as system clock. |
AnnaBridge | 172:65be27845400 | 3139 | * - RCC_CFGR_SWS_PLL: PLL used as system clock. |
AnnaBridge | 172:65be27845400 | 3140 | */ |
AnnaBridge | 172:65be27845400 | 3141 | #define __HAL_RCC_GET_SYSCLK_SOURCE() ((uint32_t)(RCC->CFGR & RCC_CFGR_SWS)) |
AnnaBridge | 172:65be27845400 | 3142 | |
AnnaBridge | 172:65be27845400 | 3143 | |
AnnaBridge | 172:65be27845400 | 3144 | /** |
AnnaBridge | 172:65be27845400 | 3145 | * @brief Macro to configure the system clock source. |
AnnaBridge | 172:65be27845400 | 3146 | * @param __RCC_SYSCLKSOURCE__: specifies the system clock source. |
AnnaBridge | 172:65be27845400 | 3147 | * This parameter can be one of the following values: |
AnnaBridge | 172:65be27845400 | 3148 | * - RCC_SYSCLKSOURCE_HSI: HSI oscillator is used as system clock source. |
AnnaBridge | 172:65be27845400 | 3149 | * - RCC_SYSCLKSOURCE_CSI: CSI oscillator is used as system clock source. |
AnnaBridge | 172:65be27845400 | 3150 | * - RCC_SYSCLKSOURCE_HSE: HSE oscillator is used as system clock source. |
AnnaBridge | 172:65be27845400 | 3151 | * - RCC_SYSCLKSOURCE_PLLCLK: PLL output is used as system clock source. |
AnnaBridge | 172:65be27845400 | 3152 | */ |
AnnaBridge | 172:65be27845400 | 3153 | #define __HAL_RCC_SYSCLK_CONFIG(__RCC_SYSCLKSOURCE__) MODIFY_REG(RCC->CFGR, RCC_CFGR_SW, (__RCC_SYSCLKSOURCE__)) |
AnnaBridge | 172:65be27845400 | 3154 | |
AnnaBridge | 172:65be27845400 | 3155 | /** @brief Macro to get the oscillator used as PLL clock source. |
AnnaBridge | 172:65be27845400 | 3156 | * @retval The oscillator used as PLL clock source. The returned value can be one |
AnnaBridge | 172:65be27845400 | 3157 | * of the following: |
AnnaBridge | 172:65be27845400 | 3158 | * - RCC_PLLSOURCE_NONE: No oscillator is used as PLL clock source. |
AnnaBridge | 172:65be27845400 | 3159 | * - RCC_PLLSOURCE_CSI: CSI oscillator is used as PLL clock source. |
AnnaBridge | 172:65be27845400 | 3160 | * - RCC_PLLSOURCE_HSI: HSI oscillator is used as PLL clock source. |
AnnaBridge | 172:65be27845400 | 3161 | * - RCC_PLLSOURCE_HSE: HSE oscillator is used as PLL clock source. |
AnnaBridge | 172:65be27845400 | 3162 | */ |
AnnaBridge | 172:65be27845400 | 3163 | #define __HAL_RCC_GET_PLL_OSCSOURCE() ((uint32_t)(RCC->PLLCKSELR & RCC_PLLCKSELR_PLLSRC)) |
AnnaBridge | 172:65be27845400 | 3164 | |
AnnaBridge | 172:65be27845400 | 3165 | /** @defgroup RCCEx_MCOx_Clock_Config RCC Extended MCOx Clock Config |
AnnaBridge | 172:65be27845400 | 3166 | * @{ |
AnnaBridge | 172:65be27845400 | 3167 | */ |
AnnaBridge | 172:65be27845400 | 3168 | |
AnnaBridge | 172:65be27845400 | 3169 | /** @brief Macro to configure the MCO1 clock. |
AnnaBridge | 172:65be27845400 | 3170 | * @param __MCOCLKSOURCE__ specifies the MCO clock source. |
AnnaBridge | 172:65be27845400 | 3171 | * This parameter can be one of the following values: |
AnnaBridge | 172:65be27845400 | 3172 | * @arg RCC_MCO1SOURCE_HSI: HSI clock selected as MCO1 source |
AnnaBridge | 172:65be27845400 | 3173 | * @arg RCC_MCO1SOURCE_LSE: LSE clock selected as MCO1 source |
AnnaBridge | 172:65be27845400 | 3174 | * @arg RCC_MCO1SOURCE_HSE: HSE clock selected as MCO1 source |
AnnaBridge | 172:65be27845400 | 3175 | * @arg RCC_MCO1SOURCE_PLL1QCLK: PLL1Q clock selected as MCO1 source |
AnnaBridge | 172:65be27845400 | 3176 | * @arg RCC_MCO1SOURCE_HSI48: HSI48 (48MHZ) selected as MCO1 source |
AnnaBridge | 172:65be27845400 | 3177 | * @param __MCODIV__ specifies the MCO clock prescaler. |
AnnaBridge | 172:65be27845400 | 3178 | * This parameter can be one of the following values: |
AnnaBridge | 172:65be27845400 | 3179 | * @arg RCC_MCODIV_1 up to RCC_MCODIV_15 : divider applied to MCO1 clock |
AnnaBridge | 172:65be27845400 | 3180 | */ |
AnnaBridge | 172:65be27845400 | 3181 | #define __HAL_RCC_MCO1_CONFIG(__MCOCLKSOURCE__, __MCODIV__) \ |
AnnaBridge | 172:65be27845400 | 3182 | MODIFY_REG(RCC->CFGR, (RCC_CFGR_MCO1 | RCC_CFGR_MCO1PRE), ((__MCOCLKSOURCE__) | (__MCODIV__))) |
AnnaBridge | 172:65be27845400 | 3183 | |
AnnaBridge | 172:65be27845400 | 3184 | /** @brief Macro to configure the MCO2 clock. |
AnnaBridge | 172:65be27845400 | 3185 | * @param __MCOCLKSOURCE__ specifies the MCO clock source. |
AnnaBridge | 172:65be27845400 | 3186 | * This parameter can be one of the following values: |
AnnaBridge | 172:65be27845400 | 3187 | * @arg RCC_MCO2SOURCE_SYSCLK: System clock (SYSCLK) selected as MCO2 source |
AnnaBridge | 172:65be27845400 | 3188 | * @arg RCC_MCO2SOURCE_PLL2PCLK: PLL2P clock selected as MCO2 source |
AnnaBridge | 172:65be27845400 | 3189 | * @arg RCC_MCO2SOURCE_HSE: HSE clock selected as MCO2 source |
AnnaBridge | 172:65be27845400 | 3190 | * @arg RCC_MCO2SOURCE_PLLCLK: PLL1P clock selected as MCO2 source |
AnnaBridge | 172:65be27845400 | 3191 | * @arg RCC_MCO2SOURCE_CSICLK: CSI clock selected as MCO2 source |
AnnaBridge | 172:65be27845400 | 3192 | * @arg RCC_MCO2SOURCE_LSICLK: LSI clock selected as MCO2 source |
AnnaBridge | 172:65be27845400 | 3193 | * @param __MCODIV__ specifies the MCO clock prescaler. |
AnnaBridge | 172:65be27845400 | 3194 | * This parameter can be one of the following values: |
AnnaBridge | 172:65be27845400 | 3195 | * @arg RCC_MCODIV_1 up to RCC_MCODIV_15 : divider applied to MCO2 clock |
AnnaBridge | 172:65be27845400 | 3196 | */ |
AnnaBridge | 172:65be27845400 | 3197 | #define __HAL_RCC_MCO2_CONFIG(__MCOCLKSOURCE__, __MCODIV__) \ |
AnnaBridge | 172:65be27845400 | 3198 | MODIFY_REG(RCC->CFGR, (RCC_CFGR_MCO2 | RCC_CFGR_MCO2PRE), ((__MCOCLKSOURCE__) | ((__MCODIV__) << 7))); |
AnnaBridge | 172:65be27845400 | 3199 | |
AnnaBridge | 172:65be27845400 | 3200 | /** |
AnnaBridge | 172:65be27845400 | 3201 | * @} |
AnnaBridge | 172:65be27845400 | 3202 | */ |
AnnaBridge | 172:65be27845400 | 3203 | |
AnnaBridge | 172:65be27845400 | 3204 | /** |
AnnaBridge | 172:65be27845400 | 3205 | * @brief Macro to configure the External Low Speed oscillator (LSE) drive capability. |
AnnaBridge | 172:65be27845400 | 3206 | * @note As the LSE is in the Backup domain and write access is denied to |
AnnaBridge | 172:65be27845400 | 3207 | * this domain after reset, you have to enable write access using |
AnnaBridge | 172:65be27845400 | 3208 | * HAL_PWR_EnableBkUpAccess() function before to configure the LSE |
AnnaBridge | 172:65be27845400 | 3209 | * (to be done once after reset). |
AnnaBridge | 172:65be27845400 | 3210 | * @param __LSEDRIVE__: specifies the new state of the LSE drive capability. |
AnnaBridge | 172:65be27845400 | 3211 | * This parameter can be one of the following values: |
AnnaBridge | 172:65be27845400 | 3212 | * @arg RCC_LSEDRIVE_LOW: LSE oscillator low drive capability. |
AnnaBridge | 172:65be27845400 | 3213 | * @arg RCC_LSEDRIVE_MEDIUMLOW: LSE oscillator medium low drive capability. |
AnnaBridge | 172:65be27845400 | 3214 | * @arg RCC_LSEDRIVE_MEDIUMHIGH: LSE oscillator medium high drive capability. |
AnnaBridge | 172:65be27845400 | 3215 | * @arg RCC_LSEDRIVE_HIGH: LSE oscillator high drive capability. |
AnnaBridge | 172:65be27845400 | 3216 | * @retval None |
AnnaBridge | 172:65be27845400 | 3217 | */ |
AnnaBridge | 172:65be27845400 | 3218 | #define __HAL_RCC_LSEDRIVE_CONFIG(__LSEDRIVE__) \ |
AnnaBridge | 172:65be27845400 | 3219 | MODIFY_REG(RCC->BDCR, RCC_BDCR_LSEDRV, (uint32_t)(__LSEDRIVE__)) |
AnnaBridge | 172:65be27845400 | 3220 | /** |
AnnaBridge | 172:65be27845400 | 3221 | * @brief Macro to configure the wake up from stop clock. |
AnnaBridge | 172:65be27845400 | 3222 | * @param __RCC_STOPWUCLK__: specifies the clock source used after wake up from stop |
AnnaBridge | 172:65be27845400 | 3223 | * This parameter can be one of the following values: |
AnnaBridge | 172:65be27845400 | 3224 | * @arg RCC_STOP_WAKEUPCLOCK_CSI: CSI selected as system clock source |
AnnaBridge | 172:65be27845400 | 3225 | * @arg RCC_STOP_WAKEUPCLOCK_HSI: HSI selected as system clock source |
AnnaBridge | 172:65be27845400 | 3226 | * @retval None |
AnnaBridge | 172:65be27845400 | 3227 | */ |
AnnaBridge | 172:65be27845400 | 3228 | #define __HAL_RCC_WAKEUPSTOP_CLK_CONFIG(__RCC_STOPWUCLK__) \ |
AnnaBridge | 172:65be27845400 | 3229 | MODIFY_REG(RCC->CFGR, RCC_CFGR_STOPWUCK, (__RCC_STOPWUCLK__)) |
AnnaBridge | 172:65be27845400 | 3230 | |
AnnaBridge | 172:65be27845400 | 3231 | /** |
AnnaBridge | 172:65be27845400 | 3232 | * @brief Macro to configure the Kernel wake up from stop clock. |
AnnaBridge | 172:65be27845400 | 3233 | * @param __RCC_STOPKERWUCLK__: specifies the Kernel clock source used after wake up from stop |
AnnaBridge | 172:65be27845400 | 3234 | * This parameter can be one of the following values: |
AnnaBridge | 172:65be27845400 | 3235 | * @arg RCC_STOP_KERWAKEUPCLOCK_CSI: CSI selected as Kernel clock source |
AnnaBridge | 172:65be27845400 | 3236 | * @arg RCC_STOP_KERWAKEUPCLOCK_HSI: HSI selected as Kernel clock source |
AnnaBridge | 172:65be27845400 | 3237 | * @retval None |
AnnaBridge | 172:65be27845400 | 3238 | */ |
AnnaBridge | 172:65be27845400 | 3239 | #define __HAL_RCC_KERWAKEUPSTOP_CLK_CONFIG(__RCC_STOPKERWUCLK__) \ |
AnnaBridge | 172:65be27845400 | 3240 | MODIFY_REG(RCC->CFGR, RCC_CFGR_STOPKERWUCK, (__RCC_STOPKERWUCLK__)) |
AnnaBridge | 172:65be27845400 | 3241 | |
AnnaBridge | 172:65be27845400 | 3242 | /** @defgroup RCC_Flags_Interrupts_Management Flags Interrupts Management |
AnnaBridge | 172:65be27845400 | 3243 | * @brief macros to manage the specified RCC Flags and interrupts. |
AnnaBridge | 172:65be27845400 | 3244 | * @{ |
AnnaBridge | 172:65be27845400 | 3245 | */ |
AnnaBridge | 172:65be27845400 | 3246 | /** @brief Enable RCC interrupt. |
AnnaBridge | 172:65be27845400 | 3247 | * @param __INTERRUPT__: specifies the RCC interrupt sources to be enabled. |
AnnaBridge | 172:65be27845400 | 3248 | * This parameter can be any combination of the following values: |
AnnaBridge | 172:65be27845400 | 3249 | * @arg RCC_IT_LSIRDY: LSI ready interrupt |
AnnaBridge | 172:65be27845400 | 3250 | * @arg RCC_IT_LSERDY: LSE ready interrupt |
AnnaBridge | 172:65be27845400 | 3251 | * @arg RCC_IT_CSIRDY: HSI ready interrupt |
AnnaBridge | 172:65be27845400 | 3252 | * @arg RCC_IT_HSIRDY: HSI ready interrupt |
AnnaBridge | 172:65be27845400 | 3253 | * @arg RCC_IT_HSERDY: HSE ready interrupt |
AnnaBridge | 172:65be27845400 | 3254 | * @arg RCC_IT_HSI48RDY: HSI48 ready interrupt |
AnnaBridge | 172:65be27845400 | 3255 | * @arg RCC_IT_PLLRDY: main PLL ready interrupt |
AnnaBridge | 172:65be27845400 | 3256 | * @arg RCC_IT_PLL2RDY: PLL2 ready interrupt |
AnnaBridge | 172:65be27845400 | 3257 | * @arg RCC_IT_PLL3RDY: PLL3 ready interrupt |
AnnaBridge | 172:65be27845400 | 3258 | * @arg RCC_IT_LSECSS: Clock security system interrupt |
AnnaBridge | 172:65be27845400 | 3259 | */ |
AnnaBridge | 172:65be27845400 | 3260 | #define __HAL_RCC_ENABLE_IT(__INTERRUPT__) SET_BIT(RCC->CIER, (__INTERRUPT__)) |
AnnaBridge | 172:65be27845400 | 3261 | |
AnnaBridge | 172:65be27845400 | 3262 | /** @brief Disable RCC interrupt |
AnnaBridge | 172:65be27845400 | 3263 | * @param __INTERRUPT__: specifies the RCC interrupt sources to be disabled. |
AnnaBridge | 172:65be27845400 | 3264 | * This parameter can be any combination of the following values: |
AnnaBridge | 172:65be27845400 | 3265 | * @arg RCC_IT_LSIRDY: LSI ready interrupt |
AnnaBridge | 172:65be27845400 | 3266 | * @arg RCC_IT_LSERDY: LSE ready interrupt |
AnnaBridge | 172:65be27845400 | 3267 | * @arg RCC_IT_CSIRDY: HSI ready interrupt |
AnnaBridge | 172:65be27845400 | 3268 | * @arg RCC_IT_HSIRDY: HSI ready interrupt |
AnnaBridge | 172:65be27845400 | 3269 | * @arg RCC_IT_HSERDY: HSE ready interrupt |
AnnaBridge | 172:65be27845400 | 3270 | * @arg RCC_IT_HSI48RDY: HSI48 ready interrupt |
AnnaBridge | 172:65be27845400 | 3271 | * @arg RCC_IT_PLLRDY: main PLL ready interrupt |
AnnaBridge | 172:65be27845400 | 3272 | * @arg RCC_IT_PLL2RDY: PLL2 ready interrupt |
AnnaBridge | 172:65be27845400 | 3273 | * @arg RCC_IT_PLL3RDY: PLL3 ready interrupt |
AnnaBridge | 172:65be27845400 | 3274 | * @arg RCC_IT_LSECSS: Clock security system interrupt |
AnnaBridge | 172:65be27845400 | 3275 | */ |
AnnaBridge | 172:65be27845400 | 3276 | #define __HAL_RCC_DISABLE_IT(__INTERRUPT__) CLEAR_BIT(RCC->CIER, (__INTERRUPT__)) |
AnnaBridge | 172:65be27845400 | 3277 | |
AnnaBridge | 172:65be27845400 | 3278 | /** @brief Clear the RCC's interrupt pending bits |
AnnaBridge | 172:65be27845400 | 3279 | * @param __INTERRUPT__: specifies the interrupt pending bit to clear. |
AnnaBridge | 172:65be27845400 | 3280 | * This parameter can be any combination of the following values: |
AnnaBridge | 172:65be27845400 | 3281 | * @arg RCC_IT_LSIRDY: LSI ready interrupt |
AnnaBridge | 172:65be27845400 | 3282 | * @arg RCC_IT_LSERDY: LSE ready interrupt |
AnnaBridge | 172:65be27845400 | 3283 | * @arg RCC_IT_CSIRDY: CSI ready interrupt |
AnnaBridge | 172:65be27845400 | 3284 | * @arg RCC_IT_HSIRDY: HSI ready interrupt |
AnnaBridge | 172:65be27845400 | 3285 | * @arg RCC_IT_HSERDY: HSE ready interrupt |
AnnaBridge | 172:65be27845400 | 3286 | * @arg RCC_IT_HSI48RDY: HSI48 ready interrupt |
AnnaBridge | 172:65be27845400 | 3287 | * @arg RCC_IT_PLLRDY: main PLL ready interrupt |
AnnaBridge | 172:65be27845400 | 3288 | * @arg RCC_IT_PLL2RDY: PLL2 ready interrupt |
AnnaBridge | 172:65be27845400 | 3289 | * @arg RCC_IT_PLL3RDY: PLL3 ready interrupt |
AnnaBridge | 172:65be27845400 | 3290 | * @arg RCC_IT_HSECSS: HSE Clock Security interrupt |
AnnaBridge | 172:65be27845400 | 3291 | * @arg RCC_IT_LSECSS: Clock security system interrupt |
AnnaBridge | 172:65be27845400 | 3292 | */ |
AnnaBridge | 172:65be27845400 | 3293 | #define __HAL_RCC_CLEAR_IT(__INTERRUPT__) (RCC->CICR = (__INTERRUPT__)) |
AnnaBridge | 172:65be27845400 | 3294 | |
AnnaBridge | 172:65be27845400 | 3295 | /** @brief Check the RCC's interrupt has occurred or not. |
AnnaBridge | 172:65be27845400 | 3296 | * @param __INTERRUPT__: specifies the RCC interrupt source to check. |
AnnaBridge | 172:65be27845400 | 3297 | * This parameter can be any combination of the following values: |
AnnaBridge | 172:65be27845400 | 3298 | * @arg RCC_IT_LSIRDY: LSI ready interrupt |
AnnaBridge | 172:65be27845400 | 3299 | * @arg RCC_IT_LSERDY: LSE ready interrupt |
AnnaBridge | 172:65be27845400 | 3300 | * @arg RCC_IT_CSIRDY: CSI ready interrupt |
AnnaBridge | 172:65be27845400 | 3301 | * @arg RCC_IT_HSIRDY: HSI ready interrupt |
AnnaBridge | 172:65be27845400 | 3302 | * @arg RCC_IT_HSERDY: HSE ready interrupt |
AnnaBridge | 172:65be27845400 | 3303 | * @arg RCC_IT_HSI48RDY: HSI48 ready interrupt |
AnnaBridge | 172:65be27845400 | 3304 | * @arg RCC_IT_PLLRDY: main PLL ready interrupt |
AnnaBridge | 172:65be27845400 | 3305 | * @arg RCC_IT_PLL2RDY: PLL2 ready interrupt |
AnnaBridge | 172:65be27845400 | 3306 | * @arg RCC_IT_PLL3RDY: PLL3 ready interrupt |
AnnaBridge | 172:65be27845400 | 3307 | * @arg RCC_IT_HSECSS: HSE Clock Security interrupt |
AnnaBridge | 172:65be27845400 | 3308 | * @arg RCC_IT_LSECSS: Clock security system interrupt |
AnnaBridge | 172:65be27845400 | 3309 | * @retval The new state of __INTERRUPT__ (TRUE or FALSE). |
AnnaBridge | 172:65be27845400 | 3310 | */ |
AnnaBridge | 172:65be27845400 | 3311 | #define __HAL_RCC_GET_IT(__INTERRUPT__) ((RCC->CIFR & (__INTERRUPT__)) == (__INTERRUPT__)) |
AnnaBridge | 172:65be27845400 | 3312 | |
AnnaBridge | 172:65be27845400 | 3313 | /** @brief Set RMVF bit to clear the reset flags. |
AnnaBridge | 172:65be27845400 | 3314 | */ |
AnnaBridge | 172:65be27845400 | 3315 | #define __HAL_RCC_CLEAR_RESET_FLAGS() (RCC->RSR |= RCC_RSR_RMVF) |
AnnaBridge | 172:65be27845400 | 3316 | |
AnnaBridge | 172:65be27845400 | 3317 | |
AnnaBridge | 172:65be27845400 | 3318 | /** @brief Check RCC flag is set or not. |
AnnaBridge | 172:65be27845400 | 3319 | * @param __FLAG__: specifies the flag to check. |
AnnaBridge | 172:65be27845400 | 3320 | * This parameter can be one of the following values: |
AnnaBridge | 172:65be27845400 | 3321 | * @arg RCC_FLAG_HSIRDY: HSI oscillator clock ready |
AnnaBridge | 172:65be27845400 | 3322 | * @arg RCC_FLAG_HSIDIV: HSI divider flag |
AnnaBridge | 172:65be27845400 | 3323 | * @arg RCC_FLAG_CSIRDY: CSI oscillator clock ready |
AnnaBridge | 172:65be27845400 | 3324 | * @arg RCC_FLAG_HSI48RDY: HSI48 oscillator clock ready |
AnnaBridge | 172:65be27845400 | 3325 | * @arg RCC_FLAG_HSERDY: HSE oscillator clock ready |
AnnaBridge | 172:65be27845400 | 3326 | * @arg RCC_FLAG_D1CKRDY: Domain1 clock ready |
AnnaBridge | 172:65be27845400 | 3327 | * @arg RCC_FLAG_D2CKRDY: Domain2 clock ready |
AnnaBridge | 172:65be27845400 | 3328 | * @arg RCC_FLAG_PLLRDY: PLL1 clock ready |
AnnaBridge | 172:65be27845400 | 3329 | * @arg RCC_FLAG_PLL2RDY: PLL2 clock ready |
AnnaBridge | 172:65be27845400 | 3330 | * @arg RCC_FLAG_PLL3RDY: PLL3 clock ready |
AnnaBridge | 172:65be27845400 | 3331 | * @arg RCC_FLAG_LSERDY: LSE oscillator clock ready |
AnnaBridge | 172:65be27845400 | 3332 | * @arg RCC_FLAG_LSIRDY: LSI oscillator clock ready |
AnnaBridge | 172:65be27845400 | 3333 | * @arg RCC_FLAG_CPURST: CPU reset flag |
AnnaBridge | 172:65be27845400 | 3334 | * @arg RCC_FLAG_D1RST: D1 domain power switch reset flag |
AnnaBridge | 172:65be27845400 | 3335 | * @arg RCC_FLAG_D2RST: D2 domain power switch reset flag |
AnnaBridge | 172:65be27845400 | 3336 | * @arg RCC_FLAG_BORRST: BOR reset flag |
AnnaBridge | 172:65be27845400 | 3337 | * @arg RCC_FLAG_PINRST: Pin reset |
AnnaBridge | 172:65be27845400 | 3338 | * @arg RCC_FLAG_PORRST: POR/PDR reset |
AnnaBridge | 172:65be27845400 | 3339 | * @arg RCC_FLAG_SFTRST: System reset from CPU reset flag |
AnnaBridge | 172:65be27845400 | 3340 | * @arg RCC_FLAG_BORRST: D2 domain power switch reset flag |
AnnaBridge | 172:65be27845400 | 3341 | * @arg RCC_FLAG_IWDG1RST: CPU Independent Watchdog reset |
AnnaBridge | 172:65be27845400 | 3342 | * @arg RCC_FLAG_WWDG1RST: Window Watchdog1 reset |
AnnaBridge | 172:65be27845400 | 3343 | * @arg RCC_FLAG_LPWR1RST: Reset due to illegal D1 DSTANDBY or CPU CSTOP flag |
AnnaBridge | 172:65be27845400 | 3344 | * @arg RCC_FLAG_LPWR2RST: Reset due to illegal D2 DSTANDBY flag |
AnnaBridge | 172:65be27845400 | 3345 | * @retval The new state of __FLAG__ (TRUE or FALSE). |
AnnaBridge | 172:65be27845400 | 3346 | */ |
AnnaBridge | 172:65be27845400 | 3347 | #define RCC_FLAG_MASK ((uint8_t)0x1F) |
AnnaBridge | 172:65be27845400 | 3348 | #define __HAL_RCC_GET_FLAG(__FLAG__) (((((((__FLAG__) >> 5U) == 1U)? RCC->CR :((((__FLAG__) >> 5U) == 2U) ? RCC->BDCR : \ |
AnnaBridge | 172:65be27845400 | 3349 | ((((__FLAG__) >> 5U) == 3U)? RCC->CSR : ((((__FLAG__) >> 5U) == 4U)? RCC->RSR :RCC->CIFR)))) & (1UL << ((__FLAG__) & RCC_FLAG_MASK)))!= 0U)? 1U : 0U) |
AnnaBridge | 172:65be27845400 | 3350 | |
AnnaBridge | 172:65be27845400 | 3351 | |
AnnaBridge | 172:65be27845400 | 3352 | /** |
AnnaBridge | 172:65be27845400 | 3353 | * @} |
AnnaBridge | 172:65be27845400 | 3354 | */ |
AnnaBridge | 172:65be27845400 | 3355 | |
AnnaBridge | 172:65be27845400 | 3356 | #define RCC_GET_PLL_OSCSOURCE() ((RCC->PLLCKSELR & RCC_PLLCKSELR_PLLSRC) >> RCC_PLLCKSELR_PLLSRC_Pos) |
AnnaBridge | 172:65be27845400 | 3357 | |
AnnaBridge | 172:65be27845400 | 3358 | /** |
AnnaBridge | 172:65be27845400 | 3359 | * @} |
AnnaBridge | 172:65be27845400 | 3360 | */ |
AnnaBridge | 172:65be27845400 | 3361 | |
AnnaBridge | 172:65be27845400 | 3362 | /* Include RCC HAL Extension module */ |
AnnaBridge | 172:65be27845400 | 3363 | #include "stm32h7xx_hal_rcc_ex.h" |
AnnaBridge | 172:65be27845400 | 3364 | |
AnnaBridge | 172:65be27845400 | 3365 | /* Exported functions --------------------------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 3366 | /** @addtogroup RCC_Exported_Functions |
AnnaBridge | 172:65be27845400 | 3367 | * @{ |
AnnaBridge | 172:65be27845400 | 3368 | */ |
AnnaBridge | 172:65be27845400 | 3369 | |
AnnaBridge | 172:65be27845400 | 3370 | /** @addtogroup RCC_Exported_Functions_Group1 |
AnnaBridge | 172:65be27845400 | 3371 | * @{ |
AnnaBridge | 172:65be27845400 | 3372 | */ |
AnnaBridge | 172:65be27845400 | 3373 | /* Initialization and de-initialization functions ******************************/ |
AnnaBridge | 172:65be27845400 | 3374 | HAL_StatusTypeDef HAL_RCC_DeInit(void); |
AnnaBridge | 172:65be27845400 | 3375 | HAL_StatusTypeDef HAL_RCC_OscConfig(RCC_OscInitTypeDef *RCC_OscInitStruct); |
AnnaBridge | 172:65be27845400 | 3376 | HAL_StatusTypeDef HAL_RCC_ClockConfig(RCC_ClkInitTypeDef *RCC_ClkInitStruct, uint32_t FLatency); |
AnnaBridge | 172:65be27845400 | 3377 | |
AnnaBridge | 172:65be27845400 | 3378 | /** |
AnnaBridge | 172:65be27845400 | 3379 | * @} |
AnnaBridge | 172:65be27845400 | 3380 | */ |
AnnaBridge | 172:65be27845400 | 3381 | |
AnnaBridge | 172:65be27845400 | 3382 | /** @addtogroup RCC_Exported_Functions_Group2 |
AnnaBridge | 172:65be27845400 | 3383 | * @{ |
AnnaBridge | 172:65be27845400 | 3384 | */ |
AnnaBridge | 172:65be27845400 | 3385 | /* Peripheral Control functions ************************************************/ |
AnnaBridge | 172:65be27845400 | 3386 | void HAL_RCC_MCOConfig(uint32_t RCC_MCOx, uint32_t RCC_MCOSource, uint32_t RCC_MCODiv); |
AnnaBridge | 172:65be27845400 | 3387 | void HAL_RCC_EnableCSS(void); |
AnnaBridge | 172:65be27845400 | 3388 | void HAL_RCC_DisableCSS(void); |
AnnaBridge | 172:65be27845400 | 3389 | uint32_t HAL_RCC_GetSysClockFreq(void); |
AnnaBridge | 172:65be27845400 | 3390 | uint32_t HAL_RCC_GetHCLKFreq(void); |
AnnaBridge | 172:65be27845400 | 3391 | uint32_t HAL_RCC_GetPCLK1Freq(void); |
AnnaBridge | 172:65be27845400 | 3392 | uint32_t HAL_RCC_GetPCLK2Freq(void); |
AnnaBridge | 172:65be27845400 | 3393 | void HAL_RCC_GetOscConfig(RCC_OscInitTypeDef *RCC_OscInitStruct); |
AnnaBridge | 172:65be27845400 | 3394 | void HAL_RCC_GetClockConfig(RCC_ClkInitTypeDef *RCC_ClkInitStruct, uint32_t *pFLatency); |
AnnaBridge | 172:65be27845400 | 3395 | /* CSS NMI IRQ handler */ |
AnnaBridge | 172:65be27845400 | 3396 | void HAL_RCC_NMI_IRQHandler(void); |
AnnaBridge | 172:65be27845400 | 3397 | /* User Callbacks in non blocking mode (IT mode) */ |
AnnaBridge | 172:65be27845400 | 3398 | void HAL_RCC_CCSCallback(void); |
AnnaBridge | 172:65be27845400 | 3399 | |
AnnaBridge | 172:65be27845400 | 3400 | /** |
AnnaBridge | 172:65be27845400 | 3401 | * @} |
AnnaBridge | 172:65be27845400 | 3402 | */ |
AnnaBridge | 172:65be27845400 | 3403 | |
AnnaBridge | 172:65be27845400 | 3404 | /** |
AnnaBridge | 172:65be27845400 | 3405 | * @} |
AnnaBridge | 172:65be27845400 | 3406 | */ |
AnnaBridge | 172:65be27845400 | 3407 | |
AnnaBridge | 172:65be27845400 | 3408 | /* Private types -------------------------------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 3409 | /* Private variables ---------------------------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 3410 | /* Private constants ---------------------------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 3411 | /** @defgroup RCC_Private_Constants RCC Private Constants |
AnnaBridge | 172:65be27845400 | 3412 | * @{ |
AnnaBridge | 172:65be27845400 | 3413 | */ |
AnnaBridge | 172:65be27845400 | 3414 | |
AnnaBridge | 172:65be27845400 | 3415 | #define HSE_TIMEOUT_VALUE HSE_STARTUP_TIMEOUT |
AnnaBridge | 172:65be27845400 | 3416 | #define HSI_TIMEOUT_VALUE (2U) /* 2 ms */ |
AnnaBridge | 172:65be27845400 | 3417 | #define HSI48_TIMEOUT_VALUE (2U) /* 2 ms */ |
AnnaBridge | 172:65be27845400 | 3418 | #define CSI_TIMEOUT_VALUE (2U) /* 2 ms */ |
AnnaBridge | 172:65be27845400 | 3419 | #define LSI_TIMEOUT_VALUE (2U) /* 2 ms */ |
AnnaBridge | 172:65be27845400 | 3420 | #define PLL_TIMEOUT_VALUE (2U) /* 2 ms */ |
AnnaBridge | 172:65be27845400 | 3421 | #define CLOCKSWITCH_TIMEOUT_VALUE (5000U) /* 5 s */ |
AnnaBridge | 172:65be27845400 | 3422 | #define RCC_DBP_TIMEOUT_VALUE (100U) |
AnnaBridge | 172:65be27845400 | 3423 | #define RCC_LSE_TIMEOUT_VALUE LSE_STARTUP_TIMEOUT |
AnnaBridge | 172:65be27845400 | 3424 | |
AnnaBridge | 172:65be27845400 | 3425 | /** |
AnnaBridge | 172:65be27845400 | 3426 | * @} |
AnnaBridge | 172:65be27845400 | 3427 | */ |
AnnaBridge | 172:65be27845400 | 3428 | |
AnnaBridge | 172:65be27845400 | 3429 | /* Private macros ------------------------------------------------------------*/ |
AnnaBridge | 172:65be27845400 | 3430 | /** @addtogroup RCC_Private_Macros RCC Private Macros |
AnnaBridge | 172:65be27845400 | 3431 | * @{ |
AnnaBridge | 172:65be27845400 | 3432 | */ |
AnnaBridge | 172:65be27845400 | 3433 | |
AnnaBridge | 172:65be27845400 | 3434 | /** @defgroup RCC_IS_RCC_Definitions RCC Private macros to check input parameters |
AnnaBridge | 172:65be27845400 | 3435 | * @{ |
AnnaBridge | 172:65be27845400 | 3436 | */ |
AnnaBridge | 172:65be27845400 | 3437 | |
AnnaBridge | 172:65be27845400 | 3438 | #define IS_RCC_OSCILLATORTYPE(OSCILLATOR) (((OSCILLATOR) == RCC_OSCILLATORTYPE_NONE) || \ |
AnnaBridge | 172:65be27845400 | 3439 | (((OSCILLATOR) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE) || \ |
AnnaBridge | 172:65be27845400 | 3440 | (((OSCILLATOR) & RCC_OSCILLATORTYPE_HSI) == RCC_OSCILLATORTYPE_HSI) || \ |
AnnaBridge | 172:65be27845400 | 3441 | (((OSCILLATOR) & RCC_OSCILLATORTYPE_CSI) == RCC_OSCILLATORTYPE_CSI) || \ |
AnnaBridge | 172:65be27845400 | 3442 | (((OSCILLATOR) & RCC_OSCILLATORTYPE_LSI) == RCC_OSCILLATORTYPE_LSI) || \ |
AnnaBridge | 172:65be27845400 | 3443 | (((OSCILLATOR) & RCC_OSCILLATORTYPE_LSE) == RCC_OSCILLATORTYPE_LSE) || \ |
AnnaBridge | 172:65be27845400 | 3444 | (((OSCILLATOR) & RCC_OSCILLATORTYPE_HSI48) == RCC_OSCILLATORTYPE_HSI48)) |
AnnaBridge | 172:65be27845400 | 3445 | |
AnnaBridge | 172:65be27845400 | 3446 | #define IS_RCC_HSE(HSE) (((HSE) == RCC_HSE_OFF) || ((HSE) == RCC_HSE_ON) || \ |
AnnaBridge | 172:65be27845400 | 3447 | ((HSE) == RCC_HSE_BYPASS)) |
AnnaBridge | 172:65be27845400 | 3448 | |
AnnaBridge | 172:65be27845400 | 3449 | #define IS_RCC_LSE(LSE) (((LSE) == RCC_LSE_OFF) || ((LSE) == RCC_LSE_ON) || \ |
AnnaBridge | 172:65be27845400 | 3450 | ((LSE) == RCC_LSE_BYPASS)) |
AnnaBridge | 172:65be27845400 | 3451 | |
AnnaBridge | 172:65be27845400 | 3452 | #define IS_RCC_HSI(HSI) (((HSI) == RCC_HSI_OFF) || ((HSI) == RCC_HSI_ON) || \ |
AnnaBridge | 172:65be27845400 | 3453 | ((HSI) == RCC_HSI_DIV1) || ((HSI) == RCC_HSI_DIV2) || \ |
AnnaBridge | 172:65be27845400 | 3454 | ((HSI) == RCC_HSI_DIV4) || ((HSI) == RCC_HSI_DIV8)) |
AnnaBridge | 172:65be27845400 | 3455 | |
AnnaBridge | 172:65be27845400 | 3456 | #define IS_RCC_HSI48(HSI48) (((HSI48) == RCC_HSI48_OFF) || ((HSI48) == RCC_HSI48_ON)) |
AnnaBridge | 172:65be27845400 | 3457 | |
AnnaBridge | 172:65be27845400 | 3458 | #define IS_RCC_LSI(LSI) (((LSI) == RCC_LSI_OFF) || ((LSI) == RCC_LSI_ON)) |
AnnaBridge | 172:65be27845400 | 3459 | |
AnnaBridge | 172:65be27845400 | 3460 | #define IS_RCC_CSI(CSI) (((CSI) == RCC_CSI_OFF) || ((CSI) == RCC_CSI_ON)) |
AnnaBridge | 172:65be27845400 | 3461 | |
AnnaBridge | 172:65be27845400 | 3462 | #define IS_RCC_PLL(PLL) (((PLL) == RCC_PLL_NONE) ||((PLL) == RCC_PLL_OFF) || \ |
AnnaBridge | 172:65be27845400 | 3463 | ((PLL) == RCC_PLL_ON)) |
AnnaBridge | 172:65be27845400 | 3464 | |
AnnaBridge | 172:65be27845400 | 3465 | #define IS_RCC_PLLSOURCE(SOURCE) (((SOURCE) == RCC_PLLSOURCE_CSI) || \ |
AnnaBridge | 172:65be27845400 | 3466 | ((SOURCE) == RCC_PLLSOURCE_HSI) || \ |
AnnaBridge | 172:65be27845400 | 3467 | ((SOURCE) == RCC_PLLSOURCE_NONE) || \ |
AnnaBridge | 172:65be27845400 | 3468 | ((SOURCE) == RCC_PLLSOURCE_HSE)) |
AnnaBridge | 172:65be27845400 | 3469 | #define IS_RCC_PLLM_VALUE(VALUE) ((1U <= (VALUE)) && ((VALUE) <= 63U)) |
AnnaBridge | 172:65be27845400 | 3470 | #define IS_RCC_PLLN_VALUE(VALUE) ((4U <= (VALUE)) && ((VALUE) <= 512U)) |
AnnaBridge | 172:65be27845400 | 3471 | #define IS_RCC_PLLP_VALUE(VALUE) ((1U <= (VALUE)) && ((VALUE) <= 128U)) |
AnnaBridge | 172:65be27845400 | 3472 | #define IS_RCC_PLLQ_VALUE(VALUE) ((1U <= (VALUE)) && ((VALUE) <= 128U)) |
AnnaBridge | 172:65be27845400 | 3473 | #define IS_RCC_PLLR_VALUE(VALUE) ((1U <= (VALUE)) && ((VALUE) <= 128U)) |
AnnaBridge | 172:65be27845400 | 3474 | |
AnnaBridge | 172:65be27845400 | 3475 | #define IS_RCC_PLLCLOCKOUT_VALUE(VALUE) (((VALUE) == RCC_PLL1_DIVP) || \ |
AnnaBridge | 172:65be27845400 | 3476 | ((VALUE) == RCC_PLL1_DIVQ) || \ |
AnnaBridge | 172:65be27845400 | 3477 | ((VALUE) == RCC_PLL1_DIVR)) |
AnnaBridge | 172:65be27845400 | 3478 | |
AnnaBridge | 172:65be27845400 | 3479 | #define IS_RCC_CLOCKTYPE(CLK) ((1U <= (CLK)) && ((CLK) <= 0x3FU)) |
AnnaBridge | 172:65be27845400 | 3480 | |
AnnaBridge | 172:65be27845400 | 3481 | #define IS_RCC_SYSCLKSOURCE(SOURCE) (((SOURCE) == RCC_SYSCLKSOURCE_CSI) || \ |
AnnaBridge | 172:65be27845400 | 3482 | ((SOURCE) == RCC_SYSCLKSOURCE_HSI) || \ |
AnnaBridge | 172:65be27845400 | 3483 | ((SOURCE) == RCC_SYSCLKSOURCE_HSE) || \ |
AnnaBridge | 172:65be27845400 | 3484 | ((SOURCE) == RCC_SYSCLKSOURCE_PLLCLK)) |
AnnaBridge | 172:65be27845400 | 3485 | |
AnnaBridge | 172:65be27845400 | 3486 | #define IS_RCC_SYSCLK(SYSCLK) (((SYSCLK) == RCC_SYSCLK_DIV1) || ((SYSCLK) == RCC_SYSCLK_DIV2) || \ |
AnnaBridge | 172:65be27845400 | 3487 | ((SYSCLK) == RCC_SYSCLK_DIV4) || ((SYSCLK) == RCC_SYSCLK_DIV8) || \ |
AnnaBridge | 172:65be27845400 | 3488 | ((SYSCLK) == RCC_SYSCLK_DIV16) || ((SYSCLK) == RCC_SYSCLK_DIV64) || \ |
AnnaBridge | 172:65be27845400 | 3489 | ((SYSCLK) == RCC_SYSCLK_DIV128) || ((SYSCLK) == RCC_SYSCLK_DIV256) || \ |
AnnaBridge | 172:65be27845400 | 3490 | ((SYSCLK) == RCC_SYSCLK_DIV512)) |
AnnaBridge | 172:65be27845400 | 3491 | |
AnnaBridge | 172:65be27845400 | 3492 | |
AnnaBridge | 172:65be27845400 | 3493 | #define IS_RCC_HCLK(HCLK) (((HCLK) == RCC_HCLK_DIV1) || ((HCLK) == RCC_HCLK_DIV2) || \ |
AnnaBridge | 172:65be27845400 | 3494 | ((HCLK) == RCC_HCLK_DIV4) || ((HCLK) == RCC_HCLK_DIV8) || \ |
AnnaBridge | 172:65be27845400 | 3495 | ((HCLK) == RCC_HCLK_DIV16) || ((HCLK) == RCC_HCLK_DIV64) || \ |
AnnaBridge | 172:65be27845400 | 3496 | ((HCLK) == RCC_HCLK_DIV128) || ((HCLK) == RCC_HCLK_DIV256) || \ |
AnnaBridge | 172:65be27845400 | 3497 | ((HCLK) == RCC_HCLK_DIV512)) |
AnnaBridge | 172:65be27845400 | 3498 | |
AnnaBridge | 172:65be27845400 | 3499 | #define IS_RCC_D1PCLK1(D1PCLK1) (((D1PCLK1) == RCC_APB3_DIV1) || ((D1PCLK1) == RCC_APB3_DIV2) || \ |
AnnaBridge | 172:65be27845400 | 3500 | ((D1PCLK1) == RCC_APB3_DIV4) || ((D1PCLK1) == RCC_APB3_DIV8) || \ |
AnnaBridge | 172:65be27845400 | 3501 | ((D1PCLK1) == RCC_APB3_DIV16)) |
AnnaBridge | 172:65be27845400 | 3502 | |
AnnaBridge | 172:65be27845400 | 3503 | #define IS_RCC_PCLK1(PCLK1) (((PCLK1) == RCC_APB1_DIV1) || ((PCLK1) == RCC_APB1_DIV2) || \ |
AnnaBridge | 172:65be27845400 | 3504 | ((PCLK1) == RCC_APB1_DIV4) || ((PCLK1) == RCC_APB1_DIV8) || \ |
AnnaBridge | 172:65be27845400 | 3505 | ((PCLK1) == RCC_APB1_DIV16)) |
AnnaBridge | 172:65be27845400 | 3506 | |
AnnaBridge | 172:65be27845400 | 3507 | #define IS_RCC_PCLK2(PCLK2) (((PCLK2) == RCC_APB2_DIV1) || ((PCLK2) == RCC_APB2_DIV2) || \ |
AnnaBridge | 172:65be27845400 | 3508 | ((PCLK2) == RCC_APB2_DIV4) || ((PCLK2) == RCC_APB2_DIV8) || \ |
AnnaBridge | 172:65be27845400 | 3509 | ((PCLK2) == RCC_APB2_DIV16)) |
AnnaBridge | 172:65be27845400 | 3510 | |
AnnaBridge | 172:65be27845400 | 3511 | #define IS_RCC_D3PCLK1(D3PCLK1) (((D3PCLK1) == RCC_APB4_DIV1) || ((D3PCLK1) == RCC_APB4_DIV2) || \ |
AnnaBridge | 172:65be27845400 | 3512 | ((D3PCLK1) == RCC_APB4_DIV4) || ((D3PCLK1) == RCC_APB4_DIV8) || \ |
AnnaBridge | 172:65be27845400 | 3513 | ((D3PCLK1) == RCC_APB4_DIV16)) |
AnnaBridge | 172:65be27845400 | 3514 | |
AnnaBridge | 172:65be27845400 | 3515 | #define IS_RCC_RTCCLKSOURCE(SOURCE) (((SOURCE) == RCC_RTCCLKSOURCE_LSE) || ((SOURCE) == RCC_RTCCLKSOURCE_LSI) || \ |
AnnaBridge | 172:65be27845400 | 3516 | ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV2) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV3) || \ |
AnnaBridge | 172:65be27845400 | 3517 | ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV4) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV5) || \ |
AnnaBridge | 172:65be27845400 | 3518 | ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV6) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV7) || \ |
AnnaBridge | 172:65be27845400 | 3519 | ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV8) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV9) || \ |
AnnaBridge | 172:65be27845400 | 3520 | ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV10) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV11) || \ |
AnnaBridge | 172:65be27845400 | 3521 | ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV12) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV13) || \ |
AnnaBridge | 172:65be27845400 | 3522 | ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV14) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV15) || \ |
AnnaBridge | 172:65be27845400 | 3523 | ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV16) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV17) || \ |
AnnaBridge | 172:65be27845400 | 3524 | ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV18) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV19) || \ |
AnnaBridge | 172:65be27845400 | 3525 | ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV20) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV21) || \ |
AnnaBridge | 172:65be27845400 | 3526 | ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV22) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV23) || \ |
AnnaBridge | 172:65be27845400 | 3527 | ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV24) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV25) || \ |
AnnaBridge | 172:65be27845400 | 3528 | ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV26) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV27) || \ |
AnnaBridge | 172:65be27845400 | 3529 | ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV28) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV29) || \ |
AnnaBridge | 172:65be27845400 | 3530 | ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV30) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV31) || \ |
AnnaBridge | 172:65be27845400 | 3531 | ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV32) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV33) || \ |
AnnaBridge | 172:65be27845400 | 3532 | ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV34) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV35) || \ |
AnnaBridge | 172:65be27845400 | 3533 | ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV36) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV37) || \ |
AnnaBridge | 172:65be27845400 | 3534 | ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV38) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV39) || \ |
AnnaBridge | 172:65be27845400 | 3535 | ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV40) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV41) || \ |
AnnaBridge | 172:65be27845400 | 3536 | ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV42) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV43) || \ |
AnnaBridge | 172:65be27845400 | 3537 | ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV44) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV45) || \ |
AnnaBridge | 172:65be27845400 | 3538 | ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV46) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV47) || \ |
AnnaBridge | 172:65be27845400 | 3539 | ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV48) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV49) || \ |
AnnaBridge | 172:65be27845400 | 3540 | ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV50) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV51) || \ |
AnnaBridge | 172:65be27845400 | 3541 | ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV52) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV53) || \ |
AnnaBridge | 172:65be27845400 | 3542 | ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV54) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV55) || \ |
AnnaBridge | 172:65be27845400 | 3543 | ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV56) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV57) || \ |
AnnaBridge | 172:65be27845400 | 3544 | ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV58) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV59) || \ |
AnnaBridge | 172:65be27845400 | 3545 | ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV60) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV61) || \ |
AnnaBridge | 172:65be27845400 | 3546 | ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV62) || ((SOURCE) == RCC_RTCCLKSOURCE_HSE_DIV63)) |
AnnaBridge | 172:65be27845400 | 3547 | |
AnnaBridge | 172:65be27845400 | 3548 | #define IS_RCC_MCO(MCOx) (((MCOx) == RCC_MCO1) || ((MCOx) == RCC_MCO2)) |
AnnaBridge | 172:65be27845400 | 3549 | |
AnnaBridge | 172:65be27845400 | 3550 | #define IS_RCC_MCO1SOURCE(SOURCE) (((SOURCE) == RCC_MCO1SOURCE_HSI) || ((SOURCE) == RCC_MCO1SOURCE_LSE) || \ |
AnnaBridge | 172:65be27845400 | 3551 | ((SOURCE) == RCC_MCO1SOURCE_HSE) || ((SOURCE) == RCC_MCO1SOURCE_PLL1QCLK) || \ |
AnnaBridge | 172:65be27845400 | 3552 | ((SOURCE) == RCC_MCO1SOURCE_HSI48)) |
AnnaBridge | 172:65be27845400 | 3553 | |
AnnaBridge | 172:65be27845400 | 3554 | #define IS_RCC_MCO2SOURCE(SOURCE) (((SOURCE) == RCC_MCO2SOURCE_SYSCLK) || ((SOURCE) == RCC_MCO2SOURCE_PLL2PCLK) || \ |
AnnaBridge | 172:65be27845400 | 3555 | ((SOURCE) == RCC_MCO2SOURCE_HSE) || ((SOURCE) == RCC_MCO2SOURCE_PLLCLK) || \ |
AnnaBridge | 172:65be27845400 | 3556 | ((SOURCE) == RCC_MCO2SOURCE_CSICLK) || ((SOURCE) == RCC_MCO2SOURCE_LSICLK)) |
AnnaBridge | 172:65be27845400 | 3557 | |
AnnaBridge | 172:65be27845400 | 3558 | #define IS_RCC_MCODIV(DIV) (((DIV) == RCC_MCODIV_1) || ((DIV) == RCC_MCODIV_2) || \ |
AnnaBridge | 172:65be27845400 | 3559 | ((DIV) == RCC_MCODIV_3) || ((DIV) == RCC_MCODIV_4) || \ |
AnnaBridge | 172:65be27845400 | 3560 | ((DIV) == RCC_MCODIV_5) || ((DIV) == RCC_MCODIV_6) || \ |
AnnaBridge | 172:65be27845400 | 3561 | ((DIV) == RCC_MCODIV_7) || ((DIV) == RCC_MCODIV_8) || \ |
AnnaBridge | 172:65be27845400 | 3562 | ((DIV) == RCC_MCODIV_9) || ((DIV) == RCC_MCODIV_10) || \ |
AnnaBridge | 172:65be27845400 | 3563 | ((DIV) == RCC_MCODIV_11) || ((DIV) == RCC_MCODIV_12) || \ |
AnnaBridge | 172:65be27845400 | 3564 | ((DIV) == RCC_MCODIV_13) || ((DIV) == RCC_MCODIV_14) || \ |
AnnaBridge | 172:65be27845400 | 3565 | ((DIV) == RCC_MCODIV_15)) |
AnnaBridge | 172:65be27845400 | 3566 | |
AnnaBridge | 172:65be27845400 | 3567 | |
AnnaBridge | 172:65be27845400 | 3568 | #define IS_RCC_FLAG(FLAG) (((FLAG) == RCC_FLAG_HSIRDY) || ((FLAG) == RCC_FLAG_CSIRDY) || \ |
AnnaBridge | 172:65be27845400 | 3569 | ((FLAG) == RCC_FLAG_HSI48RDY) || ((FLAG) == RCC_FLAG_HSERDY) || \ |
AnnaBridge | 172:65be27845400 | 3570 | ((FLAG) == RCC_FLAG_D1CKRDY) || ((FLAG) == RCC_FLAG_D2CKRDY) || \ |
AnnaBridge | 172:65be27845400 | 3571 | ((FLAG) == RCC_FLAG_PLLRDY) || ((FLAG) == RCC_FLAG_PLL2RDY) || \ |
AnnaBridge | 172:65be27845400 | 3572 | ((FLAG) == RCC_FLAG_PLL3RDY) || ((FLAG) == RCC_FLAG_LSERDY) || \ |
AnnaBridge | 172:65be27845400 | 3573 | ((FLAG) == RCC_FLAG_LSIRDY) || \ |
AnnaBridge | 172:65be27845400 | 3574 | ((FLAG) == RCC_FLAG_CPURST) || ((FLAG) == RCC_FLAG_D1RST) || \ |
AnnaBridge | 172:65be27845400 | 3575 | ((FLAG) == RCC_FLAG_D2RST) || ((FLAG) == RCC_FLAG_BORRST) || \ |
AnnaBridge | 172:65be27845400 | 3576 | ((FLAG) == RCC_FLAG_PINRST) || ((FLAG) == RCC_FLAG_PORRST) || \ |
AnnaBridge | 172:65be27845400 | 3577 | ((FLAG) == RCC_FLAG_SFTRST) || ((FLAG) == RCC_FLAG_IWDG1RST)|| \ |
AnnaBridge | 172:65be27845400 | 3578 | ((FLAG) == RCC_FLAG_WWDG1RST) || ((FLAG) == RCC_FLAG_LPWR1RST)|| \ |
AnnaBridge | 172:65be27845400 | 3579 | ((FLAG) == RCC_FLAG_LPWR2RST) || ((FLAG) == RCC_FLAG_HSIDIV )) |
AnnaBridge | 172:65be27845400 | 3580 | |
AnnaBridge | 172:65be27845400 | 3581 | |
AnnaBridge | 172:65be27845400 | 3582 | #define IS_RCC_HSICALIBRATION_VALUE(VALUE) ((VALUE) <= 0x3FU) |
AnnaBridge | 172:65be27845400 | 3583 | #define IS_RCC_CSICALIBRATION_VALUE(VALUE) ((VALUE) <= 0x1FU) |
AnnaBridge | 172:65be27845400 | 3584 | |
AnnaBridge | 172:65be27845400 | 3585 | #define IS_RCC_STOP_WAKEUPCLOCK(SOURCE) (((SOURCE) == RCC_STOP_WAKEUPCLOCK_CSI) || \ |
AnnaBridge | 172:65be27845400 | 3586 | ((SOURCE) == RCC_STOP_WAKEUPCLOCK_HSI)) |
AnnaBridge | 172:65be27845400 | 3587 | |
AnnaBridge | 172:65be27845400 | 3588 | #define IS_RCC_STOP_KERWAKEUPCLOCK(SOURCE) (((SOURCE) == RCC_STOP_KERWAKEUPCLOCK_CSI) || \ |
AnnaBridge | 172:65be27845400 | 3589 | ((SOURCE) == RCC_STOP_KERWAKEUPCLOCK_HSI)) |
AnnaBridge | 172:65be27845400 | 3590 | /** |
AnnaBridge | 172:65be27845400 | 3591 | * @} |
AnnaBridge | 172:65be27845400 | 3592 | */ |
AnnaBridge | 172:65be27845400 | 3593 | |
AnnaBridge | 172:65be27845400 | 3594 | /** |
AnnaBridge | 172:65be27845400 | 3595 | * @} |
AnnaBridge | 172:65be27845400 | 3596 | */ |
AnnaBridge | 172:65be27845400 | 3597 | |
AnnaBridge | 172:65be27845400 | 3598 | /** |
AnnaBridge | 172:65be27845400 | 3599 | * @} |
AnnaBridge | 172:65be27845400 | 3600 | */ |
AnnaBridge | 172:65be27845400 | 3601 | |
AnnaBridge | 172:65be27845400 | 3602 | /** |
AnnaBridge | 172:65be27845400 | 3603 | * @} |
AnnaBridge | 172:65be27845400 | 3604 | */ |
AnnaBridge | 172:65be27845400 | 3605 | #ifdef __cplusplus |
AnnaBridge | 172:65be27845400 | 3606 | } |
AnnaBridge | 172:65be27845400 | 3607 | #endif |
AnnaBridge | 172:65be27845400 | 3608 | |
AnnaBridge | 172:65be27845400 | 3609 | #endif /* STM32H7xx_HAL_RCC_H */ |
AnnaBridge | 172:65be27845400 | 3610 | |
AnnaBridge | 172:65be27845400 | 3611 | /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/ |