OV7670 + 23LC1024 + Bluetooth

Dependencies:   FastPWM MODSERIAL mbed

Committer:
sampullman
Date:
Tue Jul 23 06:36:50 2013 +0000
Revision:
2:a7f5fa80a385
Parent:
0:f309a2b2f27b
Fixed OV7670.cpp file name

Who changed what in which revision?

UserRevisionLine numberNew contents of line
sampullman 0:f309a2b2f27b 1 #define REG_GAIN 0x00 /* Gain lower 8 bits (rest in vref) */
sampullman 0:f309a2b2f27b 2 #define REG_BLUE 0x01 /* blue gain */
sampullman 0:f309a2b2f27b 3 #define REG_RED 0x02 /* red gain */
sampullman 0:f309a2b2f27b 4 #define REG_VREF 0x03 /* Pieces of GAIN, VSTART, VSTOP */
sampullman 0:f309a2b2f27b 5 #define REG_COM1 0x04 /* Control 1 */
sampullman 0:f309a2b2f27b 6 #define COM1_CCIR656 0x40 /* CCIR656 enable */
sampullman 0:f309a2b2f27b 7 #define REG_BAVE 0x05 /* U/B Average level */
sampullman 0:f309a2b2f27b 8 #define REG_GbAVE 0x06 /* Y/Gb Average level */
sampullman 0:f309a2b2f27b 9 #define REG_AECHH 0x07 /* AEC MS 5 bits */
sampullman 0:f309a2b2f27b 10 #define REG_RAVE 0x08 /* V/R Average level */
sampullman 0:f309a2b2f27b 11 #define REG_COM2 0x09 /* Control 2 */
sampullman 0:f309a2b2f27b 12 #define COM2_SSLEEP 0x10 /* Soft sleep mode */
sampullman 0:f309a2b2f27b 13 #define REG_PID 0x0a /* Product ID MSB */
sampullman 0:f309a2b2f27b 14 #define REG_VER 0x0b /* Product ID LSB */
sampullman 0:f309a2b2f27b 15 #define REG_COM3 0x0c /* Control 3 */
sampullman 0:f309a2b2f27b 16 #define COM3_SWAP 0x40 /* Byte swap */
sampullman 0:f309a2b2f27b 17 #define COM3_SCALEEN 0x08 /* Enable scaling */
sampullman 0:f309a2b2f27b 18 #define COM3_DCWEN 0x04 /* Enable downsamp/crop/window */
sampullman 0:f309a2b2f27b 19 #define REG_COM4 0x0d /* Control 4 */
sampullman 0:f309a2b2f27b 20 #define REG_COM5 0x0e /* All "reserved" */
sampullman 0:f309a2b2f27b 21 #define REG_COM6 0x0f /* Control 6 */
sampullman 0:f309a2b2f27b 22 #define REG_AECH 0x10 /* More bits of AEC value */
sampullman 0:f309a2b2f27b 23 #define REG_CLKRC 0x11 /* Clocl control */
sampullman 0:f309a2b2f27b 24 #define CLK_EXT 0x40 /* Use external clock directly */
sampullman 0:f309a2b2f27b 25 #define CLK_SCALE 0x3f /* Mask for internal clock scale */
sampullman 0:f309a2b2f27b 26 #define REG_COM7 0x12 /* Control 7 */
sampullman 0:f309a2b2f27b 27 #define COM7_RESET 0x80 /* Register reset */
sampullman 0:f309a2b2f27b 28 #define COM7_FMT_MASK 0x38
sampullman 0:f309a2b2f27b 29 #define COM7_FMT_VGA 0x00
sampullman 0:f309a2b2f27b 30 #define COM7_FMT_CIF 0x20 /* CIF format */
sampullman 0:f309a2b2f27b 31 #define COM7_FMT_QVGA 0x10 /* QVGA format */
sampullman 0:f309a2b2f27b 32 #define COM7_FMT_QCIF 0x08 /* QCIF format */
sampullman 0:f309a2b2f27b 33 #define COM7_RGB 0x04 /* bits 0 and 2 - RGB format */
sampullman 0:f309a2b2f27b 34 #define COM7_YUV 0x00 /* YUV */
sampullman 0:f309a2b2f27b 35 #define COM7_BAYER 0x01 /* Bayer format */
sampullman 0:f309a2b2f27b 36 #define COM7_PBAYER 0x05 /* "Processed bayer" */
sampullman 0:f309a2b2f27b 37 #define REG_COM8 0x13 /* Control 8 */
sampullman 0:f309a2b2f27b 38 #define COM8_FASTAEC 0x80 /* Enable fast AGC/AEC */
sampullman 0:f309a2b2f27b 39 #define COM8_AECSTEP 0x40 /* Unlimited AEC step size */
sampullman 0:f309a2b2f27b 40 #define COM8_BFILT 0x20 /* Band filter enable */
sampullman 0:f309a2b2f27b 41 #define COM8_AGC 0x04 /* Auto gain enable */
sampullman 0:f309a2b2f27b 42 #define COM8_AWB 0x02 /* White balance enable */
sampullman 0:f309a2b2f27b 43 #define COM8_AEC 0x01 /* Auto exposure enable */
sampullman 0:f309a2b2f27b 44 #define REG_COM9 0x14 /* Control 9 - gain ceiling */
sampullman 0:f309a2b2f27b 45 #define REG_COM10 0x15 /* Control 10 */
sampullman 0:f309a2b2f27b 46 #define COM10_HSYNC 0x40 /* HSYNC instead of HREF */
sampullman 0:f309a2b2f27b 47 #define COM10_PCLK_HB 0x20 /* Suppress PCLK on horiz blank */
sampullman 0:f309a2b2f27b 48 #define COM10_HREF_REV 0x08 /* Reverse HREF */
sampullman 0:f309a2b2f27b 49 #define COM10_VS_LEAD 0x04 /* VSYNC on clock leading edge */
sampullman 0:f309a2b2f27b 50 #define COM10_VS_NEG 0x02 /* VSYNC negative */
sampullman 0:f309a2b2f27b 51 #define COM10_HS_NEG 0x01 /* HSYNC negative */
sampullman 0:f309a2b2f27b 52 #define REG_HSTART 0x17 /* Horiz start high bits */
sampullman 0:f309a2b2f27b 53 #define REG_HSTOP 0x18 /* Horiz stop high bits */
sampullman 0:f309a2b2f27b 54 #define REG_VSTART 0x19 /* Vert start high bits */
sampullman 0:f309a2b2f27b 55 #define REG_VSTOP 0x1a /* Vert stop high bits */
sampullman 0:f309a2b2f27b 56 #define REG_PSHFT 0x1b /* Pixel delay after HREF */
sampullman 0:f309a2b2f27b 57 #define REG_MIDH 0x1c /* Manuf. ID high */
sampullman 0:f309a2b2f27b 58 #define REG_MIDL 0x1d /* Manuf. ID low */
sampullman 0:f309a2b2f27b 59 #define REG_MVFP 0x1e /* Mirror / vflip */
sampullman 0:f309a2b2f27b 60 #define MVFP_MIRROR 0x20 /* Mirror image */
sampullman 0:f309a2b2f27b 61 #define MVFP_FLIP 0x10 /* Vertical flip */
sampullman 0:f309a2b2f27b 62 #define REG_AEW 0x24 /* AGC upper limit */
sampullman 0:f309a2b2f27b 63 #define REG_AEB 0x25 /* AGC lower limit */
sampullman 0:f309a2b2f27b 64 #define REG_VPT 0x26 /* AGC/AEC fast mode op region */
sampullman 0:f309a2b2f27b 65 #define REG_HSYST 0x30 /* HSYNC rising edge delay */
sampullman 0:f309a2b2f27b 66 #define REG_HSYEN 0x31 /* HSYNC falling edge delay */
sampullman 0:f309a2b2f27b 67 #define REG_HREF 0x32 /* HREF pieces */
sampullman 0:f309a2b2f27b 68 #define REG_TSLB 0x3a /* lots of stuff */
sampullman 0:f309a2b2f27b 69 #define TSLB_YLAST 0x04 /* UYVY or VYUY - see com13 */
sampullman 0:f309a2b2f27b 70 #define REG_COM11 0x3b /* Control 11 */
sampullman 0:f309a2b2f27b 71 #define COM11_NIGHT 0x80 /* NIght mode enable */
sampullman 0:f309a2b2f27b 72 #define COM11_NMFR 0x60 /* Two bit NM frame rate */
sampullman 0:f309a2b2f27b 73 #define COM11_HZAUTO 0x10 /* Auto detect 50/60 Hz */
sampullman 0:f309a2b2f27b 74 #define COM11_50HZ 0x08 /* Manual 50Hz select */
sampullman 0:f309a2b2f27b 75 #define COM11_EXP 0x02
sampullman 0:f309a2b2f27b 76 #define REG_COM12 0x3c /* Control 12 */
sampullman 0:f309a2b2f27b 77 #define COM12_HREF 0x80 /* HREF always */
sampullman 0:f309a2b2f27b 78 #define REG_COM13 0x3d /* Control 13 */
sampullman 0:f309a2b2f27b 79 #define COM13_GAMMA 0x80 /* Gamma enable */
sampullman 0:f309a2b2f27b 80 #define COM13_UVSAT 0x40 /* UV saturation auto adjustment */
sampullman 0:f309a2b2f27b 81 #define COM13_UVSWAP 0x01 /* V before U - w/TSLB */
sampullman 0:f309a2b2f27b 82 #define REG_COM14 0x3e /* Control 14 */
sampullman 0:f309a2b2f27b 83 #define COM14_DCWEN 0x10 /* DCW/PCLK-scale enable */
sampullman 0:f309a2b2f27b 84 #define REG_EDGE 0x3f /* Edge enhancement factor */
sampullman 0:f309a2b2f27b 85 #define REG_COM15 0x40 /* Control 15 */
sampullman 0:f309a2b2f27b 86 #define COM15_R10F0 0x00 /* Data range 10 to F0 */
sampullman 0:f309a2b2f27b 87 #define COM15_R01FE 0x80 /* 01 to FE */
sampullman 0:f309a2b2f27b 88 #define COM15_R00FF 0xc0 /* 00 to FF */
sampullman 0:f309a2b2f27b 89 #define COM15_RGB565 0x10 /* RGB565 output */
sampullman 0:f309a2b2f27b 90 #define COM15_RGB555 0x30 /* RGB555 output */
sampullman 0:f309a2b2f27b 91 #define REG_COM16 0x41 /* Control 16 */
sampullman 0:f309a2b2f27b 92 #define COM16_AWBGAIN 0x08 /* AWB gain enable */
sampullman 0:f309a2b2f27b 93 #define REG_COM17 0x42 /* Control 17 */
sampullman 0:f309a2b2f27b 94 #define COM17_AECWIN 0xc0 /* AEC window - must match COM4 */
sampullman 0:f309a2b2f27b 95 #define COM17_CBAR 0x08 /* DSP Color bar */
sampullman 0:f309a2b2f27b 96 #define REG_CMATRIX_BASE 0x4f
sampullman 0:f309a2b2f27b 97 #define CMATRIX_LEN 6
sampullman 0:f309a2b2f27b 98 #define REG_CMATRIX_SIGN 0x58
sampullman 0:f309a2b2f27b 99 #define REG_BRIGHT 0x55 /* Brightness */
sampullman 0:f309a2b2f27b 100 #define REG_CONTRAS 0x56 /* Contrast control */
sampullman 0:f309a2b2f27b 101 #define REG_GFIX 0x69 /* Fix gain control */
sampullman 0:f309a2b2f27b 102 #define REG_REG76 0x76 /* OV's name */
sampullman 0:f309a2b2f27b 103 #define R76_BLKPCOR 0x80 /* Black pixel correction enable */
sampullman 0:f309a2b2f27b 104 #define R76_WHTPCOR 0x40 /* White pixel correction enable */
sampullman 0:f309a2b2f27b 105 #define REG_RGB444 0x8c /* RGB 444 control */
sampullman 0:f309a2b2f27b 106 #define R444_ENABLE 0x02 /* Turn on RGB444, overrides 5x5 */
sampullman 0:f309a2b2f27b 107 #define R444_RGBX 0x01 /* Empty nibble at end */
sampullman 0:f309a2b2f27b 108 #define REG_HAECC1 0x9f /* Hist AEC/AGC control 1 */
sampullman 0:f309a2b2f27b 109 #define REG_HAECC2 0xa0 /* Hist AEC/AGC control 2 */
sampullman 0:f309a2b2f27b 110 #define REG_BD50MAX 0xa5 /* 50hz banding step limit */
sampullman 0:f309a2b2f27b 111 #define REG_HAECC3 0xa6 /* Hist AEC/AGC control 3 */
sampullman 0:f309a2b2f27b 112 #define REG_HAECC4 0xa7 /* Hist AEC/AGC control 4 */
sampullman 0:f309a2b2f27b 113 #define REG_HAECC5 0xa8 /* Hist AEC/AGC control 5 */
sampullman 0:f309a2b2f27b 114 #define REG_HAECC6 0xa9 /* Hist AEC/AGC control 6 */
sampullman 0:f309a2b2f27b 115 #define REG_HAECC7 0xaa /* Hist AEC/AGC control 7 */
sampullman 0:f309a2b2f27b 116 #define REG_BD60MAX 0xab /* 60hz banding step limit */