meh

Fork of mbed by mbed official

Committer:
bogdanm
Date:
Fri Aug 15 15:28:31 2014 +0100
Revision:
88:9327015d4013
Release 88 of the mbed library

Main changes:

- changed "error.h" to "mbed_error.h" to avoid conflicts with 3rd party code
- LPC1549 SPI driver fixes
- K64F Ethernet TX buffer reclaim mechanism fix
- STDIO initialization fix
- NUCLEO_F334R8 I2C clock fix
- various other fixes

Who changed what in which revision?

UserRevisionLine numberNew contents of line
bogdanm 88:9327015d4013 1
bogdanm 88:9327015d4013 2 /****************************************************************************************************//**
bogdanm 88:9327015d4013 3 * @file LPC11Uxx.h
bogdanm 88:9327015d4013 4 *
bogdanm 88:9327015d4013 5 *
bogdanm 88:9327015d4013 6 * @brief CMSIS Cortex-M0 Core Peripheral Access Layer Header File for
bogdanm 88:9327015d4013 7 * default LPC11Uxx Device Series
bogdanm 88:9327015d4013 8 *
bogdanm 88:9327015d4013 9 * @version V0.1
bogdanm 88:9327015d4013 10 * @date 21. March 2011
bogdanm 88:9327015d4013 11 *
bogdanm 88:9327015d4013 12 * @note Generated with SFDGen V2.6 Build 3j (beta) on Thursday, 17.03.2011 13:19:45
bogdanm 88:9327015d4013 13 *
bogdanm 88:9327015d4013 14 * from CMSIS SVD File 'LPC11U1x_svd.xml' Version 0.1,
bogdanm 88:9327015d4013 15 * created on Wednesday, 16.03.2011 20:30:42, last modified on Thursday, 17.03.2011 20:19:40
bogdanm 88:9327015d4013 16 *
bogdanm 88:9327015d4013 17 *******************************************************************************************************/
bogdanm 88:9327015d4013 18
bogdanm 88:9327015d4013 19 // ################################################################################
bogdanm 88:9327015d4013 20 // Minor fix 8 April 2011 - changed LPC_CT32B1_BASE from 0x40014000 to 0x40018000
bogdanm 88:9327015d4013 21 // ################################################################################
bogdanm 88:9327015d4013 22
bogdanm 88:9327015d4013 23 /** @addtogroup NXP
bogdanm 88:9327015d4013 24 * @{
bogdanm 88:9327015d4013 25 */
bogdanm 88:9327015d4013 26
bogdanm 88:9327015d4013 27 /** @addtogroup LPC11Uxx
bogdanm 88:9327015d4013 28 * @{
bogdanm 88:9327015d4013 29 */
bogdanm 88:9327015d4013 30
bogdanm 88:9327015d4013 31 #ifndef __LPC11UXX_H__
bogdanm 88:9327015d4013 32 #define __LPC11UXX_H__
bogdanm 88:9327015d4013 33
bogdanm 88:9327015d4013 34 #ifdef __cplusplus
bogdanm 88:9327015d4013 35 extern "C" {
bogdanm 88:9327015d4013 36 #endif
bogdanm 88:9327015d4013 37
bogdanm 88:9327015d4013 38
bogdanm 88:9327015d4013 39 #if defined ( __CC_ARM )
bogdanm 88:9327015d4013 40 #pragma anon_unions
bogdanm 88:9327015d4013 41 #endif
bogdanm 88:9327015d4013 42
bogdanm 88:9327015d4013 43 /* Interrupt Number Definition */
bogdanm 88:9327015d4013 44
bogdanm 88:9327015d4013 45 typedef enum {
bogdanm 88:9327015d4013 46 // ------------------------- Cortex-M0 Processor Exceptions Numbers -----------------------------
bogdanm 88:9327015d4013 47 Reset_IRQn = -15, /*!< 1 Reset Vector, invoked on Power up and warm reset */
bogdanm 88:9327015d4013 48 NonMaskableInt_IRQn = -14, /*!< 2 Non maskable Interrupt, cannot be stopped or preempted */
bogdanm 88:9327015d4013 49 HardFault_IRQn = -13, /*!< 3 Hard Fault, all classes of Fault */
bogdanm 88:9327015d4013 50 SVCall_IRQn = -5, /*!< 11 System Service Call via SVC instruction */
bogdanm 88:9327015d4013 51 DebugMonitor_IRQn = -4, /*!< 12 Debug Monitor */
bogdanm 88:9327015d4013 52 PendSV_IRQn = -2, /*!< 14 Pendable request for system service */
bogdanm 88:9327015d4013 53 SysTick_IRQn = -1, /*!< 15 System Tick Timer */
bogdanm 88:9327015d4013 54 // --------------------------- LPC11Uxx Specific Interrupt Numbers ------------------------------
bogdanm 88:9327015d4013 55 FLEX_INT0_IRQn = 0, /*!< All I/O pins can be routed to below 8 interrupts. */
bogdanm 88:9327015d4013 56 FLEX_INT1_IRQn = 1,
bogdanm 88:9327015d4013 57 FLEX_INT2_IRQn = 2,
bogdanm 88:9327015d4013 58 FLEX_INT3_IRQn = 3,
bogdanm 88:9327015d4013 59 FLEX_INT4_IRQn = 4,
bogdanm 88:9327015d4013 60 FLEX_INT5_IRQn = 5,
bogdanm 88:9327015d4013 61 FLEX_INT6_IRQn = 6,
bogdanm 88:9327015d4013 62 FLEX_INT7_IRQn = 7,
bogdanm 88:9327015d4013 63 GINT0_IRQn = 8, /*!< Grouped Interrupt 0 */
bogdanm 88:9327015d4013 64 GINT1_IRQn = 9, /*!< Grouped Interrupt 1 */
bogdanm 88:9327015d4013 65 Reserved0_IRQn = 10, /*!< Reserved Interrupt */
bogdanm 88:9327015d4013 66 Reserved1_IRQn = 11,
bogdanm 88:9327015d4013 67 Reserved2_IRQn = 12,
bogdanm 88:9327015d4013 68 Reserved3_IRQn = 13,
bogdanm 88:9327015d4013 69 SSP1_IRQn = 14, /*!< SSP1 Interrupt */
bogdanm 88:9327015d4013 70 I2C_IRQn = 15, /*!< I2C Interrupt */
bogdanm 88:9327015d4013 71 TIMER_16_0_IRQn = 16, /*!< 16-bit Timer0 Interrupt */
bogdanm 88:9327015d4013 72 TIMER_16_1_IRQn = 17, /*!< 16-bit Timer1 Interrupt */
bogdanm 88:9327015d4013 73 TIMER_32_0_IRQn = 18, /*!< 32-bit Timer0 Interrupt */
bogdanm 88:9327015d4013 74 TIMER_32_1_IRQn = 19, /*!< 32-bit Timer1 Interrupt */
bogdanm 88:9327015d4013 75 SSP0_IRQn = 20, /*!< SSP0 Interrupt */
bogdanm 88:9327015d4013 76 UART_IRQn = 21, /*!< UART Interrupt */
bogdanm 88:9327015d4013 77 USB_IRQn = 22, /*!< USB IRQ Interrupt */
bogdanm 88:9327015d4013 78 USB_FIQn = 23, /*!< USB FIQ Interrupt */
bogdanm 88:9327015d4013 79 ADC_IRQn = 24, /*!< A/D Converter Interrupt */
bogdanm 88:9327015d4013 80 WDT_IRQn = 25, /*!< Watchdog timer Interrupt */
bogdanm 88:9327015d4013 81 BOD_IRQn = 26, /*!< Brown Out Detect(BOD) Interrupt */
bogdanm 88:9327015d4013 82 FMC_IRQn = 27, /*!< Flash Memory Controller Interrupt */
bogdanm 88:9327015d4013 83 Reserved4_IRQn = 28, /*!< Reserved Interrupt */
bogdanm 88:9327015d4013 84 Reserved5_IRQn = 29, /*!< Reserved Interrupt */
bogdanm 88:9327015d4013 85 USBWakeup_IRQn = 30, /*!< USB wakeup Interrupt */
bogdanm 88:9327015d4013 86 Reserved6_IRQn = 31, /*!< Reserved Interrupt */
bogdanm 88:9327015d4013 87 } IRQn_Type;
bogdanm 88:9327015d4013 88
bogdanm 88:9327015d4013 89
bogdanm 88:9327015d4013 90 /** @addtogroup Configuration_of_CMSIS
bogdanm 88:9327015d4013 91 * @{
bogdanm 88:9327015d4013 92 */
bogdanm 88:9327015d4013 93
bogdanm 88:9327015d4013 94 /* Processor and Core Peripheral Section */ /* Configuration of the Cortex-M0 Processor and Core Peripherals */
bogdanm 88:9327015d4013 95
bogdanm 88:9327015d4013 96 #define __MPU_PRESENT 0 /*!< MPU present or not */
bogdanm 88:9327015d4013 97 #define __NVIC_PRIO_BITS 3 /*!< Number of Bits used for Priority Levels */
bogdanm 88:9327015d4013 98 #define __Vendor_SysTickConfig 0 /*!< Set to 1 if different SysTick Config is used */
bogdanm 88:9327015d4013 99 /** @} */ /* End of group Configuration_of_CMSIS */
bogdanm 88:9327015d4013 100
bogdanm 88:9327015d4013 101 #include "core_cm0.h" /*!< Cortex-M0 processor and core peripherals */
bogdanm 88:9327015d4013 102 #include "system_LPC11Uxx.h" /*!< LPC11Uxx System */
bogdanm 88:9327015d4013 103
bogdanm 88:9327015d4013 104 /** @addtogroup Device_Peripheral_Registers
bogdanm 88:9327015d4013 105 * @{
bogdanm 88:9327015d4013 106 */
bogdanm 88:9327015d4013 107
bogdanm 88:9327015d4013 108
bogdanm 88:9327015d4013 109 // ------------------------------------------------------------------------------------------------
bogdanm 88:9327015d4013 110 // ----- I2C -----
bogdanm 88:9327015d4013 111 // ------------------------------------------------------------------------------------------------
bogdanm 88:9327015d4013 112
bogdanm 88:9327015d4013 113
bogdanm 88:9327015d4013 114 /**
bogdanm 88:9327015d4013 115 * @brief Product name title=UM10462 Chapter title=LPC11U1x I2C-bus controller Modification date=3/16/2011 Major revision=0 Minor revision=3 (I2C)
bogdanm 88:9327015d4013 116 */
bogdanm 88:9327015d4013 117
bogdanm 88:9327015d4013 118 typedef struct { /*!< (@ 0x40000000) I2C Structure */
bogdanm 88:9327015d4013 119 __IO uint32_t CONSET; /*!< (@ 0x40000000) I2C Control Set Register */
bogdanm 88:9327015d4013 120 __I uint32_t STAT; /*!< (@ 0x40000004) I2C Status Register */
bogdanm 88:9327015d4013 121 __IO uint32_t DAT; /*!< (@ 0x40000008) I2C Data Register. */
bogdanm 88:9327015d4013 122 __IO uint32_t ADR0; /*!< (@ 0x4000000C) I2C Slave Address Register 0 */
bogdanm 88:9327015d4013 123 __IO uint32_t SCLH; /*!< (@ 0x40000010) SCH Duty Cycle Register High Half Word */
bogdanm 88:9327015d4013 124 __IO uint32_t SCLL; /*!< (@ 0x40000014) SCL Duty Cycle Register Low Half Word */
bogdanm 88:9327015d4013 125 __IO uint32_t CONCLR; /*!< (@ 0x40000018) I2C Control Clear Register*/
bogdanm 88:9327015d4013 126 __IO uint32_t MMCTRL; /*!< (@ 0x4000001C) Monitor mode control register*/
bogdanm 88:9327015d4013 127 __IO uint32_t ADR1; /*!< (@ 0x40000020) I2C Slave Address Register 1*/
bogdanm 88:9327015d4013 128 __IO uint32_t ADR2; /*!< (@ 0x40000024) I2C Slave Address Register 2*/
bogdanm 88:9327015d4013 129 __IO uint32_t ADR3; /*!< (@ 0x40000028) I2C Slave Address Register 3*/
bogdanm 88:9327015d4013 130 __I uint32_t DATA_BUFFER; /*!< (@ 0x4000002C) Data buffer register */
bogdanm 88:9327015d4013 131 union{
bogdanm 88:9327015d4013 132 __IO uint32_t MASK[4]; /*!< (@ 0x40000030) I2C Slave address mask register */
bogdanm 88:9327015d4013 133 struct{
bogdanm 88:9327015d4013 134 __IO uint32_t MASK0;
bogdanm 88:9327015d4013 135 __IO uint32_t MASK1;
bogdanm 88:9327015d4013 136 __IO uint32_t MASK2;
bogdanm 88:9327015d4013 137 __IO uint32_t MASK3;
bogdanm 88:9327015d4013 138 };
bogdanm 88:9327015d4013 139 };
bogdanm 88:9327015d4013 140 } LPC_I2C_Type;
bogdanm 88:9327015d4013 141
bogdanm 88:9327015d4013 142
bogdanm 88:9327015d4013 143 // ------------------------------------------------------------------------------------------------
bogdanm 88:9327015d4013 144 // ----- WWDT -----
bogdanm 88:9327015d4013 145 // ------------------------------------------------------------------------------------------------
bogdanm 88:9327015d4013 146
bogdanm 88:9327015d4013 147
bogdanm 88:9327015d4013 148 /**
bogdanm 88:9327015d4013 149 * @brief Product name title=UM10462 Chapter title=LPC11U1x Windowed Watchdog Timer (WWDT) Modification date=3/16/2011 Major revision=0 Minor revision=3 (WWDT)
bogdanm 88:9327015d4013 150 */
bogdanm 88:9327015d4013 151
bogdanm 88:9327015d4013 152 typedef struct { /*!< (@ 0x40004000) WWDT Structure */
bogdanm 88:9327015d4013 153 __IO uint32_t MOD; /*!< (@ 0x40004000) Watchdog mode register*/
bogdanm 88:9327015d4013 154 __IO uint32_t TC; /*!< (@ 0x40004004) Watchdog timer constant register */
bogdanm 88:9327015d4013 155 __IO uint32_t FEED; /*!< (@ 0x40004008) Watchdog feed sequence register */
bogdanm 88:9327015d4013 156 __I uint32_t TV; /*!< (@ 0x4000400C) Watchdog timer value register */
bogdanm 88:9327015d4013 157 __IO uint32_t CLKSEL; /*!< (@ 0x40004010) Watchdog clock select register. */
bogdanm 88:9327015d4013 158 __IO uint32_t WARNINT; /*!< (@ 0x40004014) Watchdog Warning Interrupt compare value. */
bogdanm 88:9327015d4013 159 __IO uint32_t WINDOW; /*!< (@ 0x40004018) Watchdog Window compare value. */
bogdanm 88:9327015d4013 160 } LPC_WWDT_Type;
bogdanm 88:9327015d4013 161
bogdanm 88:9327015d4013 162
bogdanm 88:9327015d4013 163 // ------------------------------------------------------------------------------------------------
bogdanm 88:9327015d4013 164 // ----- USART -----
bogdanm 88:9327015d4013 165 // ------------------------------------------------------------------------------------------------
bogdanm 88:9327015d4013 166
bogdanm 88:9327015d4013 167
bogdanm 88:9327015d4013 168 /**
bogdanm 88:9327015d4013 169 * @brief Product name title=UM10462 Chapter title=LPC11U1x USART Modification date=3/16/2011 Major revision=0 Minor revision=3 (USART)
bogdanm 88:9327015d4013 170 */
bogdanm 88:9327015d4013 171
bogdanm 88:9327015d4013 172 typedef struct { /*!< (@ 0x40008000) USART Structure */
bogdanm 88:9327015d4013 173
bogdanm 88:9327015d4013 174 union {
bogdanm 88:9327015d4013 175 __IO uint32_t DLL; /*!< (@ 0x40008000) Divisor Latch LSB. Least significant byte of the baud rate divisor value. The full divisor is used to generate a baud rate from the fractional rate divider. (DLAB=1) */
bogdanm 88:9327015d4013 176 __O uint32_t THR; /*!< (@ 0x40008000) Transmit Holding Register. The next character to be transmitted is written here. (DLAB=0) */
bogdanm 88:9327015d4013 177 __I uint32_t RBR; /*!< (@ 0x40008000) Receiver Buffer Register. Contains the next received character to be read. (DLAB=0) */
bogdanm 88:9327015d4013 178 };
bogdanm 88:9327015d4013 179
bogdanm 88:9327015d4013 180 union {
bogdanm 88:9327015d4013 181 __IO uint32_t IER; /*!< (@ 0x40008004) Interrupt Enable Register. Contains individual interrupt enable bits for the 7 potential USART interrupts. (DLAB=0) */
bogdanm 88:9327015d4013 182 __IO uint32_t DLM; /*!< (@ 0x40008004) Divisor Latch MSB. Most significant byte of the baud rate divisor value. The full divisor is used to generate a baud rate from the fractional rate divider. (DLAB=1) */
bogdanm 88:9327015d4013 183 };
bogdanm 88:9327015d4013 184
bogdanm 88:9327015d4013 185 union {
bogdanm 88:9327015d4013 186 __O uint32_t FCR; /*!< (@ 0x40008008) FIFO Control Register. Controls USART FIFO usage and modes. */
bogdanm 88:9327015d4013 187 __I uint32_t IIR; /*!< (@ 0x40008008) Interrupt ID Register. Identifies which interrupt(s) are pending. */
bogdanm 88:9327015d4013 188 };
bogdanm 88:9327015d4013 189 __IO uint32_t LCR; /*!< (@ 0x4000800C) Line Control Register. Contains controls for frame formatting and break generation. */
bogdanm 88:9327015d4013 190 __IO uint32_t MCR; /*!< (@ 0x40008010) Modem Control Register. */
bogdanm 88:9327015d4013 191 __I uint32_t LSR; /*!< (@ 0x40008014) Line Status Register. Contains flags for transmit and receive status, including line errors. */
bogdanm 88:9327015d4013 192 __I uint32_t MSR; /*!< (@ 0x40008018) Modem Status Register. */
bogdanm 88:9327015d4013 193 __IO uint32_t SCR; /*!< (@ 0x4000801C) Scratch Pad Register. Eight-bit temporary storage for software. */
bogdanm 88:9327015d4013 194 __IO uint32_t ACR; /*!< (@ 0x40008020) Auto-baud Control Register. Contains controls for the auto-baud feature. */
bogdanm 88:9327015d4013 195 __IO uint32_t ICR; /*!< (@ 0x40008024) IrDA Control Register. Enables and configures the IrDA (remote control) mode. */
bogdanm 88:9327015d4013 196 __IO uint32_t FDR; /*!< (@ 0x40008028) Fractional Divider Register. Generates a clock input for the baud rate divider. */
bogdanm 88:9327015d4013 197 __IO uint32_t OSR; /*!< (@ 0x4000802C) Oversampling Register. Controls the degree of oversampling during each bit time. */
bogdanm 88:9327015d4013 198 __IO uint32_t TER; /*!< (@ 0x40008030) Transmit Enable Register. Turns off USART transmitter for use with software flow control. */
bogdanm 88:9327015d4013 199 __I uint32_t RESERVED0[3];
bogdanm 88:9327015d4013 200 __IO uint32_t HDEN; /*!< (@ 0x40008040) Half duplex enable register. */
bogdanm 88:9327015d4013 201 __I uint32_t RESERVED1;
bogdanm 88:9327015d4013 202 __IO uint32_t SCICTRL; /*!< (@ 0x40008048) Smart Card Interface Control register. Enables and configures the Smart Card Interface feature. */
bogdanm 88:9327015d4013 203 __IO uint32_t RS485CTRL; /*!< (@ 0x4000804C) RS-485/EIA-485 Control. Contains controls to configure various aspects of RS-485/EIA-485 modes. */
bogdanm 88:9327015d4013 204 __IO uint32_t RS485ADRMATCH; /*!< (@ 0x40008050) RS-485/EIA-485 address match. Contains the address match value for RS-485/EIA-485 mode. */
bogdanm 88:9327015d4013 205 __IO uint32_t RS485DLY; /*!< (@ 0x40008054) RS-485/EIA-485 direction control delay. */
bogdanm 88:9327015d4013 206 __IO uint32_t SYNCCTRL;
bogdanm 88:9327015d4013 207 } LPC_USART_Type;
bogdanm 88:9327015d4013 208
bogdanm 88:9327015d4013 209
bogdanm 88:9327015d4013 210 // ------------------------------------------------------------------------------------------------
bogdanm 88:9327015d4013 211 // ----- Timer -----
bogdanm 88:9327015d4013 212 // ------------------------------------------------------------------------------------------------
bogdanm 88:9327015d4013 213
bogdanm 88:9327015d4013 214
bogdanm 88:9327015d4013 215 /**
bogdanm 88:9327015d4013 216 * @brief Product name title=UM10462 Chapter title=LPC11U1x 32-bitcounter/timers CT32B0/1 Modification date=3/16/2011 Major revision=0 Minor revision=3
bogdanm 88:9327015d4013 217 */
bogdanm 88:9327015d4013 218
bogdanm 88:9327015d4013 219 typedef struct { /*!< (@ 0x40014000) CT32B0 Structure */
bogdanm 88:9327015d4013 220 __IO uint32_t IR; /*!< (@ 0x40014000) Interrupt Register */
bogdanm 88:9327015d4013 221 __IO uint32_t TCR; /*!< (@ 0x40014004) Timer Control Register */
bogdanm 88:9327015d4013 222 __IO uint32_t TC; /*!< (@ 0x40014008) Timer Counter */
bogdanm 88:9327015d4013 223 __IO uint32_t PR; /*!< (@ 0x4001400C) Prescale Register */
bogdanm 88:9327015d4013 224 __IO uint32_t PC; /*!< (@ 0x40014010) Prescale Counter */
bogdanm 88:9327015d4013 225 __IO uint32_t MCR; /*!< (@ 0x40014014) Match Control Register */
bogdanm 88:9327015d4013 226 union {
bogdanm 88:9327015d4013 227 __IO uint32_t MR[4]; /*!< (@ 0x40014018) Match Register */
bogdanm 88:9327015d4013 228 struct{
bogdanm 88:9327015d4013 229 __IO uint32_t MR0; /*!< (@ 0x40018018) Match Register. MR0 */
bogdanm 88:9327015d4013 230 __IO uint32_t MR1; /*!< (@ 0x4001801C) Match Register. MR1 */
bogdanm 88:9327015d4013 231 __IO uint32_t MR2; /*!< (@ 0x40018020) Match Register. MR2 */
bogdanm 88:9327015d4013 232 __IO uint32_t MR3; /*!< (@ 0x40018024) Match Register. MR3 */
bogdanm 88:9327015d4013 233 };
bogdanm 88:9327015d4013 234 };
bogdanm 88:9327015d4013 235 __IO uint32_t CCR; /*!< (@ 0x40014028) Capture Control Register */
bogdanm 88:9327015d4013 236 union{
bogdanm 88:9327015d4013 237 __I uint32_t CR[4]; /*!< (@ 0x4001402C) Capture Register */
bogdanm 88:9327015d4013 238 struct{
bogdanm 88:9327015d4013 239 __I uint32_t CR0; /*!< (@ 0x4001802C) Capture Register. CR 0 */
bogdanm 88:9327015d4013 240 __I uint32_t CR1; /*!< (@ 0x40018030) Capture Register. CR 1 */
bogdanm 88:9327015d4013 241 __I uint32_t CR2; /*!< (@ 0x40018034) Capture Register. CR 2 */
bogdanm 88:9327015d4013 242 __I uint32_t CR3; /*!< (@ 0x40018038) Capture Register. CR 3 */
bogdanm 88:9327015d4013 243 };
bogdanm 88:9327015d4013 244 };
bogdanm 88:9327015d4013 245 __IO uint32_t EMR; /*!< (@ 0x4001403C) External Match Register */
bogdanm 88:9327015d4013 246 __I uint32_t RESERVED0[12];
bogdanm 88:9327015d4013 247 __IO uint32_t CTCR; /*!< (@ 0x40014070) Count Control Register */
bogdanm 88:9327015d4013 248 __IO uint32_t PWMC; /*!< (@ 0x40014074) PWM Control Register */
bogdanm 88:9327015d4013 249 } LPC_CTxxBx_Type;
bogdanm 88:9327015d4013 250
bogdanm 88:9327015d4013 251
bogdanm 88:9327015d4013 252
bogdanm 88:9327015d4013 253 // ------------------------------------------------------------------------------------------------
bogdanm 88:9327015d4013 254 // ----- ADC -----
bogdanm 88:9327015d4013 255 // ------------------------------------------------------------------------------------------------
bogdanm 88:9327015d4013 256
bogdanm 88:9327015d4013 257
bogdanm 88:9327015d4013 258 /**
bogdanm 88:9327015d4013 259 * @brief Product name title=UM10462 Chapter title=LPC11U1x ADC Modification date=3/16/2011 Major revision=0 Minor revision=3 (ADC)
bogdanm 88:9327015d4013 260 */
bogdanm 88:9327015d4013 261
bogdanm 88:9327015d4013 262 typedef struct { /*!< (@ 0x4001C000) ADC Structure */
bogdanm 88:9327015d4013 263 __IO uint32_t CR; /*!< (@ 0x4001C000) A/D Control Register */
bogdanm 88:9327015d4013 264 __IO uint32_t GDR; /*!< (@ 0x4001C004) A/D Global Data Register */
bogdanm 88:9327015d4013 265 __I uint32_t RESERVED0[1];
bogdanm 88:9327015d4013 266 __IO uint32_t INTEN; /*!< (@ 0x4001C00C) A/D Interrupt Enable Register */
bogdanm 88:9327015d4013 267 union{
bogdanm 88:9327015d4013 268 __I uint32_t DR[8]; /*!< (@ 0x4001C010) A/D Channel Data Register*/
bogdanm 88:9327015d4013 269 struct{
bogdanm 88:9327015d4013 270 __IO uint32_t DR0; /*!< (@ 0x40020010) A/D Channel Data Register 0*/
bogdanm 88:9327015d4013 271 __IO uint32_t DR1; /*!< (@ 0x40020014) A/D Channel Data Register 1*/
bogdanm 88:9327015d4013 272 __IO uint32_t DR2; /*!< (@ 0x40020018) A/D Channel Data Register 2*/
bogdanm 88:9327015d4013 273 __IO uint32_t DR3; /*!< (@ 0x4002001C) A/D Channel Data Register 3*/
bogdanm 88:9327015d4013 274 __IO uint32_t DR4; /*!< (@ 0x40020020) A/D Channel Data Register 4*/
bogdanm 88:9327015d4013 275 __IO uint32_t DR5; /*!< (@ 0x40020024) A/D Channel Data Register 5*/
bogdanm 88:9327015d4013 276 __IO uint32_t DR6; /*!< (@ 0x40020028) A/D Channel Data Register 6*/
bogdanm 88:9327015d4013 277 __IO uint32_t DR7; /*!< (@ 0x4002002C) A/D Channel Data Register 7*/
bogdanm 88:9327015d4013 278 };
bogdanm 88:9327015d4013 279 };
bogdanm 88:9327015d4013 280 __I uint32_t STAT; /*!< (@ 0x4001C030) A/D Status Register. */
bogdanm 88:9327015d4013 281 } LPC_ADC_Type;
bogdanm 88:9327015d4013 282
bogdanm 88:9327015d4013 283
bogdanm 88:9327015d4013 284 // ------------------------------------------------------------------------------------------------
bogdanm 88:9327015d4013 285 // ----- PMU -----
bogdanm 88:9327015d4013 286 // ------------------------------------------------------------------------------------------------
bogdanm 88:9327015d4013 287
bogdanm 88:9327015d4013 288
bogdanm 88:9327015d4013 289 /**
bogdanm 88:9327015d4013 290 * @brief Product name title=UM10462 Chapter title=LPC11U1x Power Management Unit (PMU) Modification date=3/16/2011 Major revision=0 Minor revision=3 (PMU)
bogdanm 88:9327015d4013 291 */
bogdanm 88:9327015d4013 292
bogdanm 88:9327015d4013 293 typedef struct { /*!< (@ 0x40038000) PMU Structure */
bogdanm 88:9327015d4013 294 __IO uint32_t PCON; /*!< (@ 0x40038000) Power control register */
bogdanm 88:9327015d4013 295 union{
bogdanm 88:9327015d4013 296 __IO uint32_t GPREG[4]; /*!< (@ 0x40038004) General purpose register 0 */
bogdanm 88:9327015d4013 297 struct{
bogdanm 88:9327015d4013 298 __IO uint32_t GPREG0; /*!< (@ 0x40038004) General purpose register 0 */
bogdanm 88:9327015d4013 299 __IO uint32_t GPREG1; /*!< (@ 0x40038008) General purpose register 1 */
bogdanm 88:9327015d4013 300 __IO uint32_t GPREG2; /*!< (@ 0x4003800C) General purpose register 2 */
bogdanm 88:9327015d4013 301 __IO uint32_t GPREG3; /*!< (@ 0x40038010) General purpose register 3 */
bogdanm 88:9327015d4013 302 };
bogdanm 88:9327015d4013 303 };
bogdanm 88:9327015d4013 304 } LPC_PMU_Type;
bogdanm 88:9327015d4013 305
bogdanm 88:9327015d4013 306
bogdanm 88:9327015d4013 307 // ------------------------------------------------------------------------------------------------
bogdanm 88:9327015d4013 308 // ----- FLASHCTRL -----
bogdanm 88:9327015d4013 309 // ------------------------------------------------------------------------------------------------
bogdanm 88:9327015d4013 310
bogdanm 88:9327015d4013 311
bogdanm 88:9327015d4013 312 /**
bogdanm 88:9327015d4013 313 * @brief Product name title=UM10462 Chapter title=LPC11U1x Flash programming firmware Modification date=3/17/2011 Major revision=0 Minor revision=3 (FLASHCTRL)
bogdanm 88:9327015d4013 314 */
bogdanm 88:9327015d4013 315
bogdanm 88:9327015d4013 316 typedef struct { /*!< (@ 0x4003C000) FLASHCTRL Structure */
bogdanm 88:9327015d4013 317 __I uint32_t RESERVED0[4];
bogdanm 88:9327015d4013 318 __IO uint32_t FLASHCFG; /*!< (@ 0x4003C010) Flash memory access time configuration register */
bogdanm 88:9327015d4013 319 __I uint32_t RESERVED1[3];
bogdanm 88:9327015d4013 320 __IO uint32_t FMSSTART; /*!< (@ 0x4003C020) Signature start address register */
bogdanm 88:9327015d4013 321 __IO uint32_t FMSSTOP; /*!< (@ 0x4003C024) Signature stop-address register */
bogdanm 88:9327015d4013 322 __I uint32_t RESERVED2[1];
bogdanm 88:9327015d4013 323 __I uint32_t FMSW0; /*!< (@ 0x4003C02C) Word 0 [31:0] */
bogdanm 88:9327015d4013 324 __I uint32_t FMSW1; /*!< (@ 0x4003C030) Word 1 [63:32] */
bogdanm 88:9327015d4013 325 __I uint32_t FMSW2; /*!< (@ 0x4003C034) Word 2 [95:64] */
bogdanm 88:9327015d4013 326 __I uint32_t FMSW3; /*!< (@ 0x4003C038) Word 3 [127:96] */
bogdanm 88:9327015d4013 327 __I uint32_t RESERVED3[1001];
bogdanm 88:9327015d4013 328 __I uint32_t FMSTAT; /*!< (@ 0x4003CFE0) Signature generation status register */
bogdanm 88:9327015d4013 329 __I uint32_t RESERVED4[1];
bogdanm 88:9327015d4013 330 __IO uint32_t FMSTATCLR; /*!< (@ 0x4003CFE8) Signature generation status clear register */
bogdanm 88:9327015d4013 331 } LPC_FLASHCTRL_Type;
bogdanm 88:9327015d4013 332
bogdanm 88:9327015d4013 333
bogdanm 88:9327015d4013 334 // ------------------------------------------------------------------------------------------------
bogdanm 88:9327015d4013 335 // ----- SSP0/1 -----
bogdanm 88:9327015d4013 336 // ------------------------------------------------------------------------------------------------
bogdanm 88:9327015d4013 337
bogdanm 88:9327015d4013 338
bogdanm 88:9327015d4013 339 /**
bogdanm 88:9327015d4013 340 * @brief Product name title=UM10462 Chapter title=LPC11U1x SSP/SPI Modification date=3/16/2011 Major revision=0 Minor revision=3 (SSP0)
bogdanm 88:9327015d4013 341 */
bogdanm 88:9327015d4013 342
bogdanm 88:9327015d4013 343 typedef struct { /*!< (@ 0x40040000) SSP0 Structure */
bogdanm 88:9327015d4013 344 __IO uint32_t CR0; /*!< (@ 0x40040000) Control Register 0. Selects the serial clock rate, bus type, and data size. */
bogdanm 88:9327015d4013 345 __IO uint32_t CR1; /*!< (@ 0x40040004) Control Register 1. Selects master/slave and other modes. */
bogdanm 88:9327015d4013 346 __IO uint32_t DR; /*!< (@ 0x40040008) Data Register. Writes fill the transmit FIFO, and reads empty the receive FIFO. */
bogdanm 88:9327015d4013 347 __I uint32_t SR; /*!< (@ 0x4004000C) Status Register */
bogdanm 88:9327015d4013 348 __IO uint32_t CPSR; /*!< (@ 0x40040010) Clock Prescale Register */
bogdanm 88:9327015d4013 349 __IO uint32_t IMSC; /*!< (@ 0x40040014) Interrupt Mask Set and Clear Register */
bogdanm 88:9327015d4013 350 __I uint32_t RIS; /*!< (@ 0x40040018) Raw Interrupt Status Register */
bogdanm 88:9327015d4013 351 __I uint32_t MIS; /*!< (@ 0x4004001C) Masked Interrupt Status Register */
bogdanm 88:9327015d4013 352 __IO uint32_t ICR; /*!< (@ 0x40040020) SSPICR Interrupt Clear Register */
bogdanm 88:9327015d4013 353 } LPC_SSPx_Type;
bogdanm 88:9327015d4013 354
bogdanm 88:9327015d4013 355
bogdanm 88:9327015d4013 356
bogdanm 88:9327015d4013 357 // ------------------------------------------------------------------------------------------------
bogdanm 88:9327015d4013 358 // ----- IOCONFIG -----
bogdanm 88:9327015d4013 359 // ------------------------------------------------------------------------------------------------
bogdanm 88:9327015d4013 360
bogdanm 88:9327015d4013 361
bogdanm 88:9327015d4013 362 /**
bogdanm 88:9327015d4013 363 * @brief Product name title=UM10462 Chapter title=LPC11U1x I/O configuration Modification date=3/16/2011 Major revision=0 Minor revision=3 (IOCONFIG)
bogdanm 88:9327015d4013 364 */
bogdanm 88:9327015d4013 365
bogdanm 88:9327015d4013 366 typedef struct { /*!< (@ 0x40044000) IOCONFIG Structure */
bogdanm 88:9327015d4013 367 __IO uint32_t RESET_PIO0_0; /*!< (@ 0x40044000) I/O configuration for pin RESET/PIO0_0 */
bogdanm 88:9327015d4013 368 __IO uint32_t PIO0_1; /*!< (@ 0x40044004) I/O configuration for pin PIO0_1/CLKOUT/CT32B0_MAT2/USB_FTOGGLE */
bogdanm 88:9327015d4013 369 __IO uint32_t PIO0_2; /*!< (@ 0x40044008) I/O configuration for pin PIO0_2/SSEL0/CT16B0_CAP0 */
bogdanm 88:9327015d4013 370 __IO uint32_t PIO0_3; /*!< (@ 0x4004400C) I/O configuration for pin PIO0_3/USB_VBUS */
bogdanm 88:9327015d4013 371 __IO uint32_t PIO0_4; /*!< (@ 0x40044010) I/O configuration for pin PIO0_4/SCL */
bogdanm 88:9327015d4013 372 __IO uint32_t PIO0_5; /*!< (@ 0x40044014) I/O configuration for pin PIO0_5/SDA */
bogdanm 88:9327015d4013 373 __IO uint32_t PIO0_6; /*!< (@ 0x40044018) I/O configuration for pin PIO0_6/USB_CONNECT/SCK0 */
bogdanm 88:9327015d4013 374 __IO uint32_t PIO0_7; /*!< (@ 0x4004401C) I/O configuration for pin PIO0_7/CTS */
bogdanm 88:9327015d4013 375 __IO uint32_t PIO0_8; /*!< (@ 0x40044020) I/O configuration for pin PIO0_8/MISO0/CT16B0_MAT0 */
bogdanm 88:9327015d4013 376 __IO uint32_t PIO0_9; /*!< (@ 0x40044024) I/O configuration for pin PIO0_9/MOSI0/CT16B0_MAT1 */
bogdanm 88:9327015d4013 377 __IO uint32_t SWCLK_PIO0_10; /*!< (@ 0x40044028) I/O configuration for pin SWCLK/PIO0_10/ SCK0/CT16B0_MAT2 */
bogdanm 88:9327015d4013 378 __IO uint32_t TDI_PIO0_11; /*!< (@ 0x4004402C) I/O configuration for pin TDI/PIO0_11/AD0/CT32B0_MAT3 */
bogdanm 88:9327015d4013 379 __IO uint32_t TMS_PIO0_12; /*!< (@ 0x40044030) I/O configuration for pin TMS/PIO0_12/AD1/CT32B1_CAP0 */
bogdanm 88:9327015d4013 380 __IO uint32_t TDO_PIO0_13; /*!< (@ 0x40044034) I/O configuration for pin TDO/PIO0_13/AD2/CT32B1_MAT0 */
bogdanm 88:9327015d4013 381 __IO uint32_t TRST_PIO0_14; /*!< (@ 0x40044038) I/O configuration for pin TRST/PIO0_14/AD3/CT32B1_MAT1 */
bogdanm 88:9327015d4013 382 __IO uint32_t SWDIO_PIO0_15; /*!< (@ 0x4004403C) I/O configuration for pin SWDIO/PIO0_15/AD4/CT32B1_MAT2 */
bogdanm 88:9327015d4013 383 __IO uint32_t PIO0_16; /*!< (@ 0x40044040) I/O configuration for pin PIO0_16/AD5/CT32B1_MAT3/ WAKEUP */
bogdanm 88:9327015d4013 384 __IO uint32_t PIO0_17; /*!< (@ 0x40044044) I/O configuration for pin PIO0_17/RTS/CT32B0_CAP0/SCLK */
bogdanm 88:9327015d4013 385 __IO uint32_t PIO0_18; /*!< (@ 0x40044048) I/O configuration for pin PIO0_18/RXD/CT32B0_MAT0 */
bogdanm 88:9327015d4013 386 __IO uint32_t PIO0_19; /*!< (@ 0x4004404C) I/O configuration for pin PIO0_19/TXD/CT32B0_MAT1 */
bogdanm 88:9327015d4013 387 __IO uint32_t PIO0_20; /*!< (@ 0x40044050) I/O configuration for pin PIO0_20/CT16B1_CAP0 */
bogdanm 88:9327015d4013 388 __IO uint32_t PIO0_21; /*!< (@ 0x40044054) I/O configuration for pin PIO0_21/CT16B1_MAT0/MOSI1 */
bogdanm 88:9327015d4013 389 __IO uint32_t PIO0_22; /*!< (@ 0x40044058) I/O configuration for pin PIO0_22/AD6/CT16B1_MAT1/MISO1 */
bogdanm 88:9327015d4013 390 __IO uint32_t PIO0_23; /*!< (@ 0x4004405C) I/O configuration for pin PIO0_23/AD7 */
bogdanm 88:9327015d4013 391 __IO uint32_t PIO1_0; /*!< Offset: 0x060 */
bogdanm 88:9327015d4013 392 __IO uint32_t PIO1_1;
bogdanm 88:9327015d4013 393 __IO uint32_t PIO1_2;
bogdanm 88:9327015d4013 394 __IO uint32_t PIO1_3;
bogdanm 88:9327015d4013 395 __IO uint32_t PIO1_4; /*!< Offset: 0x070 */
bogdanm 88:9327015d4013 396 __IO uint32_t PIO1_5; /*!< (@ 0x40044074) I/O configuration for pin PIO1_5/CT32B1_CAP1 */
bogdanm 88:9327015d4013 397 __IO uint32_t PIO1_6;
bogdanm 88:9327015d4013 398 __IO uint32_t PIO1_7;
bogdanm 88:9327015d4013 399 __IO uint32_t PIO1_8; /*!< Offset: 0x080 */
bogdanm 88:9327015d4013 400 __IO uint32_t PIO1_9;
bogdanm 88:9327015d4013 401 __IO uint32_t PIO1_10;
bogdanm 88:9327015d4013 402 __IO uint32_t PIO1_11;
bogdanm 88:9327015d4013 403 __IO uint32_t PIO1_12; /*!< Offset: 0x090 */
bogdanm 88:9327015d4013 404 __IO uint32_t PIO1_13; /*!< (@ 0x40044094) I/O configuration for pin PIO1_13/DTR/CT16B0_MAT0/TXD */
bogdanm 88:9327015d4013 405 __IO uint32_t PIO1_14; /*!< (@ 0x40044098) I/O configuration for pin PIO1_14/DSR/CT16B0_MAT1/RXD */
bogdanm 88:9327015d4013 406 __IO uint32_t PIO1_15; /*!< (@ 0x4004409C) I/O configuration for pin PIO1_15/DCD/ CT16B0_MAT2/SCK1 */
bogdanm 88:9327015d4013 407 __IO uint32_t PIO1_16; /*!< (@ 0x400440A0) I/O configuration for pin PIO1_16/RI/CT16B0_CAP0 */
bogdanm 88:9327015d4013 408 __IO uint32_t PIO1_17;
bogdanm 88:9327015d4013 409 __IO uint32_t PIO1_18;
bogdanm 88:9327015d4013 410 __IO uint32_t PIO1_19; /*!< (@ 0x400440AC) I/O configuration for pin PIO1_19/DTR/SSEL1 */
bogdanm 88:9327015d4013 411 __IO uint32_t PIO1_20; /*!< (@ 0x400440B0) I/O configuration for pin PIO1_20/DSR/SCK1 */
bogdanm 88:9327015d4013 412 __IO uint32_t PIO1_21; /*!< (@ 0x400440B4) I/O configuration for pin PIO1_21/DCD/MISO1 */
bogdanm 88:9327015d4013 413 __IO uint32_t PIO1_22; /*!< (@ 0x400440B8) I/O configuration for pin PIO1_22/RI/MOSI1 */
bogdanm 88:9327015d4013 414 __IO uint32_t PIO1_23; /*!< (@ 0x400440BC) I/O configuration for pin PIO1_23/CT16B1_MAT1/SSEL1 */
bogdanm 88:9327015d4013 415 __IO uint32_t PIO1_24; /*!< (@ 0x400440C0) I/O configuration for pin PIO1_24/ CT32B0_MAT0 */
bogdanm 88:9327015d4013 416 __IO uint32_t PIO1_25; /*!< (@ 0x400440C4) I/O configuration for pin PIO1_25/CT32B0_MAT1 */
bogdanm 88:9327015d4013 417 __IO uint32_t PIO1_26; /*!< (@ 0x400440C8) I/O configuration for pin PIO1_26/CT32B0_MAT2/ RXD */
bogdanm 88:9327015d4013 418 __IO uint32_t PIO1_27; /*!< (@ 0x400440CC) I/O configuration for pin PIO1_27/CT32B0_MAT3/ TXD */
bogdanm 88:9327015d4013 419 __IO uint32_t PIO1_28; /*!< (@ 0x400440D0) I/O configuration for pin PIO1_28/CT32B0_CAP0/ SCLK */
bogdanm 88:9327015d4013 420 __IO uint32_t PIO1_29; /*!< (@ 0x400440D4) I/O configuration for pin PIO1_29/SCK0/ CT32B0_CAP1 */
bogdanm 88:9327015d4013 421 __IO uint32_t PIO1_30;
bogdanm 88:9327015d4013 422 __IO uint32_t PIO1_31; /*!< (@ 0x400440DC) I/O configuration for pin PIO1_31 */
bogdanm 88:9327015d4013 423 } LPC_IOCON_Type;
bogdanm 88:9327015d4013 424
bogdanm 88:9327015d4013 425
bogdanm 88:9327015d4013 426 // ------------------------------------------------------------------------------------------------
bogdanm 88:9327015d4013 427 // ----- SYSCON -----
bogdanm 88:9327015d4013 428 // ------------------------------------------------------------------------------------------------
bogdanm 88:9327015d4013 429
bogdanm 88:9327015d4013 430
bogdanm 88:9327015d4013 431 /**
bogdanm 88:9327015d4013 432 * @brief Product name title=UM10462 Chapter title=LPC11U1x System control block Modification date=3/16/2011 Major revision=0 Minor revision=3 (SYSCON)
bogdanm 88:9327015d4013 433 */
bogdanm 88:9327015d4013 434
bogdanm 88:9327015d4013 435 typedef struct { /*!< (@ 0x40048000) SYSCON Structure */
bogdanm 88:9327015d4013 436 __IO uint32_t SYSMEMREMAP; /*!< (@ 0x40048000) System memory remap */
bogdanm 88:9327015d4013 437 __IO uint32_t PRESETCTRL; /*!< (@ 0x40048004) Peripheral reset control */
bogdanm 88:9327015d4013 438 __IO uint32_t SYSPLLCTRL; /*!< (@ 0x40048008) System PLL control */
bogdanm 88:9327015d4013 439 __I uint32_t SYSPLLSTAT; /*!< (@ 0x4004800C) System PLL status */
bogdanm 88:9327015d4013 440 __IO uint32_t USBPLLCTRL; /*!< (@ 0x40048010) USB PLL control */
bogdanm 88:9327015d4013 441 __I uint32_t USBPLLSTAT; /*!< (@ 0x40048014) USB PLL status */
bogdanm 88:9327015d4013 442 __I uint32_t RESERVED0[2];
bogdanm 88:9327015d4013 443 __IO uint32_t SYSOSCCTRL; /*!< (@ 0x40048020) System oscillator control */
bogdanm 88:9327015d4013 444 __IO uint32_t WDTOSCCTRL; /*!< (@ 0x40048024) Watchdog oscillator control */
bogdanm 88:9327015d4013 445 __I uint32_t RESERVED1[2];
bogdanm 88:9327015d4013 446 __IO uint32_t SYSRSTSTAT; /*!< (@ 0x40048030) System reset status register */
bogdanm 88:9327015d4013 447 __I uint32_t RESERVED2[3];
bogdanm 88:9327015d4013 448 __IO uint32_t SYSPLLCLKSEL; /*!< (@ 0x40048040) System PLL clock source select */
bogdanm 88:9327015d4013 449 __IO uint32_t SYSPLLCLKUEN; /*!< (@ 0x40048044) System PLL clock source update enable */
bogdanm 88:9327015d4013 450 __IO uint32_t USBPLLCLKSEL; /*!< (@ 0x40048048) USB PLL clock source select */
bogdanm 88:9327015d4013 451 __IO uint32_t USBPLLCLKUEN; /*!< (@ 0x4004804C) USB PLL clock source update enable */
bogdanm 88:9327015d4013 452 __I uint32_t RESERVED3[8];
bogdanm 88:9327015d4013 453 __IO uint32_t MAINCLKSEL; /*!< (@ 0x40048070) Main clock source select */
bogdanm 88:9327015d4013 454 __IO uint32_t MAINCLKUEN; /*!< (@ 0x40048074) Main clock source update enable */
bogdanm 88:9327015d4013 455 __IO uint32_t SYSAHBCLKDIV; /*!< (@ 0x40048078) System clock divider */
bogdanm 88:9327015d4013 456 __I uint32_t RESERVED4[1];
bogdanm 88:9327015d4013 457 __IO uint32_t SYSAHBCLKCTRL; /*!< (@ 0x40048080) System clock control */
bogdanm 88:9327015d4013 458 __I uint32_t RESERVED5[4];
bogdanm 88:9327015d4013 459 __IO uint32_t SSP0CLKDIV; /*!< (@ 0x40048094) SSP0 clock divider */
bogdanm 88:9327015d4013 460 __IO uint32_t UARTCLKDIV; /*!< (@ 0x40048098) UART clock divider */
bogdanm 88:9327015d4013 461 __IO uint32_t SSP1CLKDIV; /*!< (@ 0x4004809C) SSP1 clock divider */
bogdanm 88:9327015d4013 462 __I uint32_t RESERVED6[8];
bogdanm 88:9327015d4013 463 __IO uint32_t USBCLKSEL; /*!< (@ 0x400480C0) USB clock source select */
bogdanm 88:9327015d4013 464 __IO uint32_t USBCLKUEN; /*!< (@ 0x400480C4) USB clock source update enable */
bogdanm 88:9327015d4013 465 __IO uint32_t USBCLKDIV; /*!< (@ 0x400480C8) USB clock source divider */
bogdanm 88:9327015d4013 466 __I uint32_t RESERVED7[5];
bogdanm 88:9327015d4013 467 __IO uint32_t CLKOUTSEL; /*!< (@ 0x400480E0) CLKOUT clock source select */
bogdanm 88:9327015d4013 468 __IO uint32_t CLKOUTUEN; /*!< (@ 0x400480E4) CLKOUT clock source update enable */
bogdanm 88:9327015d4013 469 __IO uint32_t CLKOUTDIV; /*!< (@ 0x400480E8) CLKOUT clock divider */
bogdanm 88:9327015d4013 470 __I uint32_t RESERVED8[5];
bogdanm 88:9327015d4013 471 __I uint32_t PIOPORCAP0; /*!< (@ 0x40048100) POR captured PIO status 0 */
bogdanm 88:9327015d4013 472 __I uint32_t PIOPORCAP1; /*!< (@ 0x40048104) POR captured PIO status 1 */
bogdanm 88:9327015d4013 473 __I uint32_t RESERVED9[18];
bogdanm 88:9327015d4013 474 __IO uint32_t BODCTRL; /*!< (@ 0x40048150) Brown-Out Detect */
bogdanm 88:9327015d4013 475 __IO uint32_t SYSTCKCAL; /*!< (@ 0x40048154) System tick counter calibration */
bogdanm 88:9327015d4013 476 __I uint32_t RESERVED10[6];
bogdanm 88:9327015d4013 477 __IO uint32_t IRQLATENCY; /*!< (@ 0x40048170) IQR delay */
bogdanm 88:9327015d4013 478 __IO uint32_t NMISRC; /*!< (@ 0x40048174) NMI Source Control */
bogdanm 88:9327015d4013 479 __IO uint32_t PINTSEL[8]; /*!< (@ 0x40048178) GPIO Pin Interrupt Select register 0 */
bogdanm 88:9327015d4013 480 __IO uint32_t USBCLKCTRL; /*!< (@ 0x40048198) USB clock control */
bogdanm 88:9327015d4013 481 __I uint32_t USBCLKST; /*!< (@ 0x4004819C) USB clock status */
bogdanm 88:9327015d4013 482 __I uint32_t RESERVED11[25];
bogdanm 88:9327015d4013 483 __IO uint32_t STARTERP0; /*!< (@ 0x40048204) Start logic 0 interrupt wake-up enable register 0 */
bogdanm 88:9327015d4013 484 __I uint32_t RESERVED12[3];
bogdanm 88:9327015d4013 485 __IO uint32_t STARTERP1; /*!< (@ 0x40048214) Start logic 1 interrupt wake-up enable register 1 */
bogdanm 88:9327015d4013 486 __I uint32_t RESERVED13[6];
bogdanm 88:9327015d4013 487 __IO uint32_t PDSLEEPCFG; /*!< (@ 0x40048230) Power-down states in deep-sleep mode */
bogdanm 88:9327015d4013 488 __IO uint32_t PDAWAKECFG; /*!< (@ 0x40048234) Power-down states for wake-up from deep-sleep */
bogdanm 88:9327015d4013 489 __IO uint32_t PDRUNCFG; /*!< (@ 0x40048238) Power configuration register */
bogdanm 88:9327015d4013 490 __I uint32_t RESERVED14[110];
bogdanm 88:9327015d4013 491 __I uint32_t DEVICE_ID; /*!< (@ 0x400483F4) Device ID */
bogdanm 88:9327015d4013 492 } LPC_SYSCON_Type;
bogdanm 88:9327015d4013 493
bogdanm 88:9327015d4013 494
bogdanm 88:9327015d4013 495 // ------------------------------------------------------------------------------------------------
bogdanm 88:9327015d4013 496 // ----- GPIO_PIN_INT -----
bogdanm 88:9327015d4013 497 // ------------------------------------------------------------------------------------------------
bogdanm 88:9327015d4013 498
bogdanm 88:9327015d4013 499
bogdanm 88:9327015d4013 500 /**
bogdanm 88:9327015d4013 501 * @brief Product name title=UM10462 Chapter title=LPC11U1x GPIO Modification date=3/17/2011 Major revision=0 Minor revision=3 (GPIO_PIN_INT)
bogdanm 88:9327015d4013 502 */
bogdanm 88:9327015d4013 503
bogdanm 88:9327015d4013 504 typedef struct { /*!< (@ 0x4004C000) GPIO_PIN_INT Structure */
bogdanm 88:9327015d4013 505 __IO uint32_t ISEL; /*!< (@ 0x4004C000) Pin Interrupt Mode register */
bogdanm 88:9327015d4013 506 __IO uint32_t IENR; /*!< (@ 0x4004C004) Pin Interrupt Enable (Rising) register */
bogdanm 88:9327015d4013 507 __IO uint32_t SIENR; /*!< (@ 0x4004C008) Set Pin Interrupt Enable (Rising) register */
bogdanm 88:9327015d4013 508 __IO uint32_t CIENR; /*!< (@ 0x4004C00C) Clear Pin Interrupt Enable (Rising) register */
bogdanm 88:9327015d4013 509 __IO uint32_t IENF; /*!< (@ 0x4004C010) Pin Interrupt Enable Falling Edge / Active Level register */
bogdanm 88:9327015d4013 510 __IO uint32_t SIENF; /*!< (@ 0x4004C014) Set Pin Interrupt Enable Falling Edge / Active Level register */
bogdanm 88:9327015d4013 511 __IO uint32_t CIENF; /*!< (@ 0x4004C018) Clear Pin Interrupt Enable Falling Edge / Active Level address */
bogdanm 88:9327015d4013 512 __IO uint32_t RISE; /*!< (@ 0x4004C01C) Pin Interrupt Rising Edge register */
bogdanm 88:9327015d4013 513 __IO uint32_t FALL; /*!< (@ 0x4004C020) Pin Interrupt Falling Edge register */
bogdanm 88:9327015d4013 514 __IO uint32_t IST; /*!< (@ 0x4004C024) Pin Interrupt Status register */
bogdanm 88:9327015d4013 515 } LPC_GPIO_PIN_INT_Type;
bogdanm 88:9327015d4013 516
bogdanm 88:9327015d4013 517
bogdanm 88:9327015d4013 518 // ------------------------------------------------------------------------------------------------
bogdanm 88:9327015d4013 519 // ----- GPIO_GROUP_INT0/1 -----
bogdanm 88:9327015d4013 520 // ------------------------------------------------------------------------------------------------
bogdanm 88:9327015d4013 521
bogdanm 88:9327015d4013 522
bogdanm 88:9327015d4013 523 /**
bogdanm 88:9327015d4013 524 * @brief Product name title=UM10462 Chapter title=LPC11U1x GPIO Modification date=3/17/2011 Major revision=0 Minor revision=3 (GPIO_GROUP_INT0)
bogdanm 88:9327015d4013 525 */
bogdanm 88:9327015d4013 526
bogdanm 88:9327015d4013 527 typedef struct { /*!< (@ 0x4005C000) GPIO_GROUP_INT0 Structure */
bogdanm 88:9327015d4013 528 __IO uint32_t CTRL; /*!< (@ 0x4005C000) GPIO grouped interrupt control register */
bogdanm 88:9327015d4013 529 __I uint32_t RESERVED0[7];
bogdanm 88:9327015d4013 530 __IO uint32_t PORT_POL[2]; /*!< (@ 0x4005C020) GPIO grouped interrupt port 0 polarity register */
bogdanm 88:9327015d4013 531 __I uint32_t RESERVED1[6];
bogdanm 88:9327015d4013 532 __IO uint32_t PORT_ENA[2]; /*!< (@ 0x4005C040) GPIO grouped interrupt port 0/1 enable register */
bogdanm 88:9327015d4013 533 } LPC_GPIO_GROUP_INTx_Type;
bogdanm 88:9327015d4013 534
bogdanm 88:9327015d4013 535
bogdanm 88:9327015d4013 536
bogdanm 88:9327015d4013 537 // ------------------------------------------------------------------------------------------------
bogdanm 88:9327015d4013 538 // ----- USB -----
bogdanm 88:9327015d4013 539 // ------------------------------------------------------------------------------------------------
bogdanm 88:9327015d4013 540
bogdanm 88:9327015d4013 541
bogdanm 88:9327015d4013 542 /**
bogdanm 88:9327015d4013 543 * @brief Product name title=UM10462 Chapter title=LPC11U1x USB2.0device controller Modification date=3/16/2011 Major revision=0 Minor revision=3 (USB)
bogdanm 88:9327015d4013 544 */
bogdanm 88:9327015d4013 545
bogdanm 88:9327015d4013 546 typedef struct { /*!< (@ 0x40080000) USB Structure */
bogdanm 88:9327015d4013 547 __IO uint32_t DEVCMDSTAT; /*!< (@ 0x40080000) USB Device Command/Status register */
bogdanm 88:9327015d4013 548 __IO uint32_t INFO; /*!< (@ 0x40080004) USB Info register */
bogdanm 88:9327015d4013 549 __IO uint32_t EPLISTSTART; /*!< (@ 0x40080008) USB EP Command/Status List start address */
bogdanm 88:9327015d4013 550 __IO uint32_t DATABUFSTART; /*!< (@ 0x4008000C) USB Data buffer start address */
bogdanm 88:9327015d4013 551 __IO uint32_t LPM; /*!< (@ 0x40080010) Link Power Management register */
bogdanm 88:9327015d4013 552 __IO uint32_t EPSKIP; /*!< (@ 0x40080014) USB Endpoint skip */
bogdanm 88:9327015d4013 553 __IO uint32_t EPINUSE; /*!< (@ 0x40080018) USB Endpoint Buffer in use */
bogdanm 88:9327015d4013 554 __IO uint32_t EPBUFCFG; /*!< (@ 0x4008001C) USB Endpoint Buffer Configuration register */
bogdanm 88:9327015d4013 555 __IO uint32_t INTSTAT; /*!< (@ 0x40080020) USB interrupt status register */
bogdanm 88:9327015d4013 556 __IO uint32_t INTEN; /*!< (@ 0x40080024) USB interrupt enable register */
bogdanm 88:9327015d4013 557 __IO uint32_t INTSETSTAT; /*!< (@ 0x40080028) USB set interrupt status register */
bogdanm 88:9327015d4013 558 __IO uint32_t INTROUTING; /*!< (@ 0x4008002C) USB interrupt routing register */
bogdanm 88:9327015d4013 559 __I uint32_t RESERVED0[1];
bogdanm 88:9327015d4013 560 __I uint32_t EPTOGGLE; /*!< (@ 0x40080034) USB Endpoint toggle register */
bogdanm 88:9327015d4013 561 } LPC_USB_Type;
bogdanm 88:9327015d4013 562
bogdanm 88:9327015d4013 563
bogdanm 88:9327015d4013 564 // ------------------------------------------------------------------------------------------------
bogdanm 88:9327015d4013 565 // ----- GPIO_PORT -----
bogdanm 88:9327015d4013 566 // ------------------------------------------------------------------------------------------------
bogdanm 88:9327015d4013 567
bogdanm 88:9327015d4013 568
bogdanm 88:9327015d4013 569 /**
bogdanm 88:9327015d4013 570 * @brief Product name title=UM10462 Chapter title=LPC11U1x GPIO Modification date=3/17/2011 Major revision=0 Minor revision=3 (GPIO_PORT)
bogdanm 88:9327015d4013 571 */
bogdanm 88:9327015d4013 572
bogdanm 88:9327015d4013 573 typedef struct {
bogdanm 88:9327015d4013 574 union {
bogdanm 88:9327015d4013 575 struct {
bogdanm 88:9327015d4013 576 __IO uint8_t B0[32]; /*!< (@ 0x50000000) Byte pin registers port 0; pins PIO0_0 to PIO0_31 */
bogdanm 88:9327015d4013 577 __IO uint8_t B1[32]; /*!< (@ 0x50000020) Byte pin registers port 1 */
bogdanm 88:9327015d4013 578 };
bogdanm 88:9327015d4013 579 __IO uint8_t B[64]; /*!< (@ 0x50000000) Byte pin registers port 0/1 */
bogdanm 88:9327015d4013 580 };
bogdanm 88:9327015d4013 581 __I uint32_t RESERVED0[1008];
bogdanm 88:9327015d4013 582 union {
bogdanm 88:9327015d4013 583 struct {
bogdanm 88:9327015d4013 584 __IO uint32_t W0[32]; /*!< (@ 0x50001000) Word pin registers port 0 */
bogdanm 88:9327015d4013 585 __IO uint32_t W1[32]; /*!< (@ 0x50001080) Word pin registers port 1 */
bogdanm 88:9327015d4013 586 };
bogdanm 88:9327015d4013 587 __IO uint32_t W[64]; /*!< (@ 0x50001000) Word pin registers port 0/1 */
bogdanm 88:9327015d4013 588 };
bogdanm 88:9327015d4013 589 uint32_t RESERVED1[960];
bogdanm 88:9327015d4013 590 __IO uint32_t DIR[2]; /* 0x2000 */
bogdanm 88:9327015d4013 591 uint32_t RESERVED2[30];
bogdanm 88:9327015d4013 592 __IO uint32_t MASK[2]; /* 0x2080 */
bogdanm 88:9327015d4013 593 uint32_t RESERVED3[30];
bogdanm 88:9327015d4013 594 __IO uint32_t PIN[2]; /* 0x2100 */
bogdanm 88:9327015d4013 595 uint32_t RESERVED4[30];
bogdanm 88:9327015d4013 596 __IO uint32_t MPIN[2]; /* 0x2180 */
bogdanm 88:9327015d4013 597 uint32_t RESERVED5[30];
bogdanm 88:9327015d4013 598 __IO uint32_t SET[2]; /* 0x2200 */
bogdanm 88:9327015d4013 599 uint32_t RESERVED6[30];
bogdanm 88:9327015d4013 600 __O uint32_t CLR[2]; /* 0x2280 */
bogdanm 88:9327015d4013 601 uint32_t RESERVED7[30];
bogdanm 88:9327015d4013 602 __O uint32_t NOT[2]; /* 0x2300 */
bogdanm 88:9327015d4013 603 } LPC_GPIO_Type;
bogdanm 88:9327015d4013 604
bogdanm 88:9327015d4013 605
bogdanm 88:9327015d4013 606 #if defined ( __CC_ARM )
bogdanm 88:9327015d4013 607 #pragma no_anon_unions
bogdanm 88:9327015d4013 608 #endif
bogdanm 88:9327015d4013 609
bogdanm 88:9327015d4013 610
bogdanm 88:9327015d4013 611 // ------------------------------------------------------------------------------------------------
bogdanm 88:9327015d4013 612 // ----- Peripheral memory map -----
bogdanm 88:9327015d4013 613 // ------------------------------------------------------------------------------------------------
bogdanm 88:9327015d4013 614
bogdanm 88:9327015d4013 615 #define LPC_I2C_BASE (0x40000000)
bogdanm 88:9327015d4013 616 #define LPC_WWDT_BASE (0x40004000)
bogdanm 88:9327015d4013 617 #define LPC_USART_BASE (0x40008000)
bogdanm 88:9327015d4013 618 #define LPC_CT16B0_BASE (0x4000C000)
bogdanm 88:9327015d4013 619 #define LPC_CT16B1_BASE (0x40010000)
bogdanm 88:9327015d4013 620 #define LPC_CT32B0_BASE (0x40014000)
bogdanm 88:9327015d4013 621 #define LPC_CT32B1_BASE (0x40018000)
bogdanm 88:9327015d4013 622 #define LPC_ADC_BASE (0x4001C000)
bogdanm 88:9327015d4013 623 #define LPC_PMU_BASE (0x40038000)
bogdanm 88:9327015d4013 624 #define LPC_FLASHCTRL_BASE (0x4003C000)
bogdanm 88:9327015d4013 625 #define LPC_SSP0_BASE (0x40040000)
bogdanm 88:9327015d4013 626 #define LPC_SSP1_BASE (0x40058000)
bogdanm 88:9327015d4013 627 #define LPC_IOCON_BASE (0x40044000)
bogdanm 88:9327015d4013 628 #define LPC_SYSCON_BASE (0x40048000)
bogdanm 88:9327015d4013 629 #define LPC_GPIO_PIN_INT_BASE (0x4004C000)
bogdanm 88:9327015d4013 630 #define LPC_GPIO_GROUP_INT0_BASE (0x4005C000)
bogdanm 88:9327015d4013 631 #define LPC_GPIO_GROUP_INT1_BASE (0x40060000)
bogdanm 88:9327015d4013 632 #define LPC_USB_BASE (0x40080000)
bogdanm 88:9327015d4013 633 #define LPC_GPIO_BASE (0x50000000)
bogdanm 88:9327015d4013 634
bogdanm 88:9327015d4013 635
bogdanm 88:9327015d4013 636 // ------------------------------------------------------------------------------------------------
bogdanm 88:9327015d4013 637 // ----- Peripheral declaration -----
bogdanm 88:9327015d4013 638 // ------------------------------------------------------------------------------------------------
bogdanm 88:9327015d4013 639
bogdanm 88:9327015d4013 640 #define LPC_I2C ((LPC_I2C_Type *) LPC_I2C_BASE)
bogdanm 88:9327015d4013 641 #define LPC_WWDT ((LPC_WWDT_Type *) LPC_WWDT_BASE)
bogdanm 88:9327015d4013 642 #define LPC_USART ((LPC_USART_Type *) LPC_USART_BASE)
bogdanm 88:9327015d4013 643 #define LPC_CT16B0 ((LPC_CTxxBx_Type *) LPC_CT16B0_BASE)
bogdanm 88:9327015d4013 644 #define LPC_CT16B1 ((LPC_CTxxBx_Type *) LPC_CT16B1_BASE)
bogdanm 88:9327015d4013 645 #define LPC_CT32B0 ((LPC_CTxxBx_Type *) LPC_CT32B0_BASE)
bogdanm 88:9327015d4013 646 #define LPC_CT32B1 ((LPC_CTxxBx_Type *) LPC_CT32B1_BASE)
bogdanm 88:9327015d4013 647 #define LPC_ADC ((LPC_ADC_Type *) LPC_ADC_BASE)
bogdanm 88:9327015d4013 648 #define LPC_PMU ((LPC_PMU_Type *) LPC_PMU_BASE)
bogdanm 88:9327015d4013 649 #define LPC_FLASHCTRL ((LPC_FLASHCTRL_Type *) LPC_FLASHCTRL_BASE)
bogdanm 88:9327015d4013 650 #define LPC_SSP0 ((LPC_SSPx_Type *) LPC_SSP0_BASE)
bogdanm 88:9327015d4013 651 #define LPC_SSP1 ((LPC_SSPx_Type *) LPC_SSP1_BASE)
bogdanm 88:9327015d4013 652 #define LPC_IOCON ((LPC_IOCON_Type *) LPC_IOCON_BASE)
bogdanm 88:9327015d4013 653 #define LPC_SYSCON ((LPC_SYSCON_Type *) LPC_SYSCON_BASE)
bogdanm 88:9327015d4013 654 #define LPC_GPIO_PIN_INT ((LPC_GPIO_PIN_INT_Type *) LPC_GPIO_PIN_INT_BASE)
bogdanm 88:9327015d4013 655 #define LPC_GPIO_GROUP_INT0 ((LPC_GPIO_GROUP_INTx_Type*) LPC_GPIO_GROUP_INT0_BASE)
bogdanm 88:9327015d4013 656 #define LPC_GPIO_GROUP_INT1 ((LPC_GPIO_GROUP_INTx_Type*) LPC_GPIO_GROUP_INT1_BASE)
bogdanm 88:9327015d4013 657 #define LPC_USB ((LPC_USB_Type *) LPC_USB_BASE)
bogdanm 88:9327015d4013 658 #define LPC_GPIO ((LPC_GPIO_Type *) LPC_GPIO_BASE)
bogdanm 88:9327015d4013 659
bogdanm 88:9327015d4013 660
bogdanm 88:9327015d4013 661 /** @} */ /* End of group Device_Peripheral_Registers */
bogdanm 88:9327015d4013 662 /** @} */ /* End of group (null) */
bogdanm 88:9327015d4013 663 /** @} */ /* End of group LPC11Uxx */
bogdanm 88:9327015d4013 664
bogdanm 88:9327015d4013 665 #ifdef __cplusplus
bogdanm 88:9327015d4013 666 }
bogdanm 88:9327015d4013 667 #endif
bogdanm 88:9327015d4013 668
bogdanm 88:9327015d4013 669
bogdanm 88:9327015d4013 670 #endif // __LPC11UXX_H__