The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.
Dependents: hello SerialTestv11 SerialTestv12 Sierpinski ... more
mbed 2
This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.
TARGET_NUCLEO_F030R8/TOOLCHAIN_GCC_ARM/stm32f0xx_hal_smbus.h@171:3a7713b1edbc, 2018-11-08 (annotated)
- Committer:
- AnnaBridge
- Date:
- Thu Nov 08 11:45:42 2018 +0000
- Revision:
- 171:3a7713b1edbc
mbed library. Release version 164
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
AnnaBridge | 171:3a7713b1edbc | 1 | /** |
AnnaBridge | 171:3a7713b1edbc | 2 | ****************************************************************************** |
AnnaBridge | 171:3a7713b1edbc | 3 | * @file stm32f0xx_hal_smbus.h |
AnnaBridge | 171:3a7713b1edbc | 4 | * @author MCD Application Team |
AnnaBridge | 171:3a7713b1edbc | 5 | * @brief Header file of SMBUS HAL module. |
AnnaBridge | 171:3a7713b1edbc | 6 | ****************************************************************************** |
AnnaBridge | 171:3a7713b1edbc | 7 | * @attention |
AnnaBridge | 171:3a7713b1edbc | 8 | * |
AnnaBridge | 171:3a7713b1edbc | 9 | * <h2><center>© COPYRIGHT(c) 2016 STMicroelectronics</center></h2> |
AnnaBridge | 171:3a7713b1edbc | 10 | * |
AnnaBridge | 171:3a7713b1edbc | 11 | * Redistribution and use in source and binary forms, with or without modification, |
AnnaBridge | 171:3a7713b1edbc | 12 | * are permitted provided that the following conditions are met: |
AnnaBridge | 171:3a7713b1edbc | 13 | * 1. Redistributions of source code must retain the above copyright notice, |
AnnaBridge | 171:3a7713b1edbc | 14 | * this list of conditions and the following disclaimer. |
AnnaBridge | 171:3a7713b1edbc | 15 | * 2. Redistributions in binary form must reproduce the above copyright notice, |
AnnaBridge | 171:3a7713b1edbc | 16 | * this list of conditions and the following disclaimer in the documentation |
AnnaBridge | 171:3a7713b1edbc | 17 | * and/or other materials provided with the distribution. |
AnnaBridge | 171:3a7713b1edbc | 18 | * 3. Neither the name of STMicroelectronics nor the names of its contributors |
AnnaBridge | 171:3a7713b1edbc | 19 | * may be used to endorse or promote products derived from this software |
AnnaBridge | 171:3a7713b1edbc | 20 | * without specific prior written permission. |
AnnaBridge | 171:3a7713b1edbc | 21 | * |
AnnaBridge | 171:3a7713b1edbc | 22 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
AnnaBridge | 171:3a7713b1edbc | 23 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
AnnaBridge | 171:3a7713b1edbc | 24 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE |
AnnaBridge | 171:3a7713b1edbc | 25 | * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE |
AnnaBridge | 171:3a7713b1edbc | 26 | * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL |
AnnaBridge | 171:3a7713b1edbc | 27 | * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR |
AnnaBridge | 171:3a7713b1edbc | 28 | * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER |
AnnaBridge | 171:3a7713b1edbc | 29 | * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, |
AnnaBridge | 171:3a7713b1edbc | 30 | * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE |
AnnaBridge | 171:3a7713b1edbc | 31 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
AnnaBridge | 171:3a7713b1edbc | 32 | * |
AnnaBridge | 171:3a7713b1edbc | 33 | ****************************************************************************** |
AnnaBridge | 171:3a7713b1edbc | 34 | */ |
AnnaBridge | 171:3a7713b1edbc | 35 | |
AnnaBridge | 171:3a7713b1edbc | 36 | /* Define to prevent recursive inclusion -------------------------------------*/ |
AnnaBridge | 171:3a7713b1edbc | 37 | #ifndef __STM32F0xx_HAL_SMBUS_H |
AnnaBridge | 171:3a7713b1edbc | 38 | #define __STM32F0xx_HAL_SMBUS_H |
AnnaBridge | 171:3a7713b1edbc | 39 | |
AnnaBridge | 171:3a7713b1edbc | 40 | #ifdef __cplusplus |
AnnaBridge | 171:3a7713b1edbc | 41 | extern "C" { |
AnnaBridge | 171:3a7713b1edbc | 42 | #endif |
AnnaBridge | 171:3a7713b1edbc | 43 | |
AnnaBridge | 171:3a7713b1edbc | 44 | /* Includes ------------------------------------------------------------------*/ |
AnnaBridge | 171:3a7713b1edbc | 45 | #include "stm32f0xx_hal_def.h" |
AnnaBridge | 171:3a7713b1edbc | 46 | |
AnnaBridge | 171:3a7713b1edbc | 47 | /** @addtogroup STM32F0xx_HAL_Driver |
AnnaBridge | 171:3a7713b1edbc | 48 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 49 | */ |
AnnaBridge | 171:3a7713b1edbc | 50 | |
AnnaBridge | 171:3a7713b1edbc | 51 | /** @addtogroup SMBUS |
AnnaBridge | 171:3a7713b1edbc | 52 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 53 | */ |
AnnaBridge | 171:3a7713b1edbc | 54 | |
AnnaBridge | 171:3a7713b1edbc | 55 | /* Exported types ------------------------------------------------------------*/ |
AnnaBridge | 171:3a7713b1edbc | 56 | /** @defgroup SMBUS_Exported_Types SMBUS Exported Types |
AnnaBridge | 171:3a7713b1edbc | 57 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 58 | */ |
AnnaBridge | 171:3a7713b1edbc | 59 | |
AnnaBridge | 171:3a7713b1edbc | 60 | /** @defgroup SMBUS_Configuration_Structure_definition SMBUS Configuration Structure definition |
AnnaBridge | 171:3a7713b1edbc | 61 | * @brief SMBUS Configuration Structure definition |
AnnaBridge | 171:3a7713b1edbc | 62 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 63 | */ |
AnnaBridge | 171:3a7713b1edbc | 64 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 65 | { |
AnnaBridge | 171:3a7713b1edbc | 66 | uint32_t Timing; /*!< Specifies the SMBUS_TIMINGR_register value. |
AnnaBridge | 171:3a7713b1edbc | 67 | This parameter calculated by referring to SMBUS initialization |
AnnaBridge | 171:3a7713b1edbc | 68 | section in Reference manual */ |
AnnaBridge | 171:3a7713b1edbc | 69 | uint32_t AnalogFilter; /*!< Specifies if Analog Filter is enable or not. |
AnnaBridge | 171:3a7713b1edbc | 70 | This parameter can be a value of @ref SMBUS_Analog_Filter */ |
AnnaBridge | 171:3a7713b1edbc | 71 | |
AnnaBridge | 171:3a7713b1edbc | 72 | uint32_t OwnAddress1; /*!< Specifies the first device own address. |
AnnaBridge | 171:3a7713b1edbc | 73 | This parameter can be a 7-bit or 10-bit address. */ |
AnnaBridge | 171:3a7713b1edbc | 74 | |
AnnaBridge | 171:3a7713b1edbc | 75 | uint32_t AddressingMode; /*!< Specifies if 7-bit or 10-bit addressing mode for master is selected. |
AnnaBridge | 171:3a7713b1edbc | 76 | This parameter can be a value of @ref SMBUS_addressing_mode */ |
AnnaBridge | 171:3a7713b1edbc | 77 | |
AnnaBridge | 171:3a7713b1edbc | 78 | uint32_t DualAddressMode; /*!< Specifies if dual addressing mode is selected. |
AnnaBridge | 171:3a7713b1edbc | 79 | This parameter can be a value of @ref SMBUS_dual_addressing_mode */ |
AnnaBridge | 171:3a7713b1edbc | 80 | |
AnnaBridge | 171:3a7713b1edbc | 81 | uint32_t OwnAddress2; /*!< Specifies the second device own address if dual addressing mode is selected |
AnnaBridge | 171:3a7713b1edbc | 82 | This parameter can be a 7-bit address. */ |
AnnaBridge | 171:3a7713b1edbc | 83 | |
AnnaBridge | 171:3a7713b1edbc | 84 | uint32_t OwnAddress2Masks; /*!< Specifies the acknoledge mask address second device own address if dual addressing mode is selected |
AnnaBridge | 171:3a7713b1edbc | 85 | This parameter can be a value of @ref SMBUS_own_address2_masks. */ |
AnnaBridge | 171:3a7713b1edbc | 86 | |
AnnaBridge | 171:3a7713b1edbc | 87 | uint32_t GeneralCallMode; /*!< Specifies if general call mode is selected. |
AnnaBridge | 171:3a7713b1edbc | 88 | This parameter can be a value of @ref SMBUS_general_call_addressing_mode. */ |
AnnaBridge | 171:3a7713b1edbc | 89 | |
AnnaBridge | 171:3a7713b1edbc | 90 | uint32_t NoStretchMode; /*!< Specifies if nostretch mode is selected. |
AnnaBridge | 171:3a7713b1edbc | 91 | This parameter can be a value of @ref SMBUS_nostretch_mode */ |
AnnaBridge | 171:3a7713b1edbc | 92 | |
AnnaBridge | 171:3a7713b1edbc | 93 | uint32_t PacketErrorCheckMode; /*!< Specifies if Packet Error Check mode is selected. |
AnnaBridge | 171:3a7713b1edbc | 94 | This parameter can be a value of @ref SMBUS_packet_error_check_mode */ |
AnnaBridge | 171:3a7713b1edbc | 95 | |
AnnaBridge | 171:3a7713b1edbc | 96 | uint32_t PeripheralMode; /*!< Specifies which mode of Periphal is selected. |
AnnaBridge | 171:3a7713b1edbc | 97 | This parameter can be a value of @ref SMBUS_peripheral_mode */ |
AnnaBridge | 171:3a7713b1edbc | 98 | |
AnnaBridge | 171:3a7713b1edbc | 99 | uint32_t SMBusTimeout; /*!< Specifies the content of the 32 Bits SMBUS_TIMEOUT_register value. |
AnnaBridge | 171:3a7713b1edbc | 100 | (Enable bits and different timeout values) |
AnnaBridge | 171:3a7713b1edbc | 101 | This parameter calculated by referring to SMBUS initialization |
AnnaBridge | 171:3a7713b1edbc | 102 | section in Reference manual */ |
AnnaBridge | 171:3a7713b1edbc | 103 | } SMBUS_InitTypeDef; |
AnnaBridge | 171:3a7713b1edbc | 104 | /** |
AnnaBridge | 171:3a7713b1edbc | 105 | * @} |
AnnaBridge | 171:3a7713b1edbc | 106 | */ |
AnnaBridge | 171:3a7713b1edbc | 107 | |
AnnaBridge | 171:3a7713b1edbc | 108 | /** @defgroup HAL_state_definition HAL state definition |
AnnaBridge | 171:3a7713b1edbc | 109 | * @brief HAL State definition |
AnnaBridge | 171:3a7713b1edbc | 110 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 111 | */ |
AnnaBridge | 171:3a7713b1edbc | 112 | #define HAL_SMBUS_STATE_RESET (0x00000000U) /*!< SMBUS not yet initialized or disabled */ |
AnnaBridge | 171:3a7713b1edbc | 113 | #define HAL_SMBUS_STATE_READY (0x00000001U) /*!< SMBUS initialized and ready for use */ |
AnnaBridge | 171:3a7713b1edbc | 114 | #define HAL_SMBUS_STATE_BUSY (0x00000002U) /*!< SMBUS internal process is ongoing */ |
AnnaBridge | 171:3a7713b1edbc | 115 | #define HAL_SMBUS_STATE_MASTER_BUSY_TX (0x00000012U) /*!< Master Data Transmission process is ongoing */ |
AnnaBridge | 171:3a7713b1edbc | 116 | #define HAL_SMBUS_STATE_MASTER_BUSY_RX (0x00000022U) /*!< Master Data Reception process is ongoing */ |
AnnaBridge | 171:3a7713b1edbc | 117 | #define HAL_SMBUS_STATE_SLAVE_BUSY_TX (0x00000032U) /*!< Slave Data Transmission process is ongoing */ |
AnnaBridge | 171:3a7713b1edbc | 118 | #define HAL_SMBUS_STATE_SLAVE_BUSY_RX (0x00000042U) /*!< Slave Data Reception process is ongoing */ |
AnnaBridge | 171:3a7713b1edbc | 119 | #define HAL_SMBUS_STATE_TIMEOUT (0x00000003U) /*!< Timeout state */ |
AnnaBridge | 171:3a7713b1edbc | 120 | #define HAL_SMBUS_STATE_ERROR (0x00000004U) /*!< Reception process is ongoing */ |
AnnaBridge | 171:3a7713b1edbc | 121 | #define HAL_SMBUS_STATE_LISTEN (0x00000008U) /*!< Address Listen Mode is ongoing */ |
AnnaBridge | 171:3a7713b1edbc | 122 | /** |
AnnaBridge | 171:3a7713b1edbc | 123 | * @} |
AnnaBridge | 171:3a7713b1edbc | 124 | */ |
AnnaBridge | 171:3a7713b1edbc | 125 | |
AnnaBridge | 171:3a7713b1edbc | 126 | /** @defgroup SMBUS_Error_Code_definition SMBUS Error Code definition |
AnnaBridge | 171:3a7713b1edbc | 127 | * @brief SMBUS Error Code definition |
AnnaBridge | 171:3a7713b1edbc | 128 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 129 | */ |
AnnaBridge | 171:3a7713b1edbc | 130 | #define HAL_SMBUS_ERROR_NONE (0x00000000U) /*!< No error */ |
AnnaBridge | 171:3a7713b1edbc | 131 | #define HAL_SMBUS_ERROR_BERR (0x00000001U) /*!< BERR error */ |
AnnaBridge | 171:3a7713b1edbc | 132 | #define HAL_SMBUS_ERROR_ARLO (0x00000002U) /*!< ARLO error */ |
AnnaBridge | 171:3a7713b1edbc | 133 | #define HAL_SMBUS_ERROR_ACKF (0x00000004U) /*!< ACKF error */ |
AnnaBridge | 171:3a7713b1edbc | 134 | #define HAL_SMBUS_ERROR_OVR (0x00000008U) /*!< OVR error */ |
AnnaBridge | 171:3a7713b1edbc | 135 | #define HAL_SMBUS_ERROR_HALTIMEOUT (0x00000010U) /*!< Timeout error */ |
AnnaBridge | 171:3a7713b1edbc | 136 | #define HAL_SMBUS_ERROR_BUSTIMEOUT (0x00000020U) /*!< Bus Timeout error */ |
AnnaBridge | 171:3a7713b1edbc | 137 | #define HAL_SMBUS_ERROR_ALERT (0x00000040U) /*!< Alert error */ |
AnnaBridge | 171:3a7713b1edbc | 138 | #define HAL_SMBUS_ERROR_PECERR (0x00000080U) /*!< PEC error */ |
AnnaBridge | 171:3a7713b1edbc | 139 | /** |
AnnaBridge | 171:3a7713b1edbc | 140 | * @} |
AnnaBridge | 171:3a7713b1edbc | 141 | */ |
AnnaBridge | 171:3a7713b1edbc | 142 | |
AnnaBridge | 171:3a7713b1edbc | 143 | /** @defgroup SMBUS_handle_Structure_definition SMBUS handle Structure definition |
AnnaBridge | 171:3a7713b1edbc | 144 | * @brief SMBUS handle Structure definition |
AnnaBridge | 171:3a7713b1edbc | 145 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 146 | */ |
AnnaBridge | 171:3a7713b1edbc | 147 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 148 | { |
AnnaBridge | 171:3a7713b1edbc | 149 | I2C_TypeDef *Instance; /*!< SMBUS registers base address */ |
AnnaBridge | 171:3a7713b1edbc | 150 | |
AnnaBridge | 171:3a7713b1edbc | 151 | SMBUS_InitTypeDef Init; /*!< SMBUS communication parameters */ |
AnnaBridge | 171:3a7713b1edbc | 152 | |
AnnaBridge | 171:3a7713b1edbc | 153 | uint8_t *pBuffPtr; /*!< Pointer to SMBUS transfer buffer */ |
AnnaBridge | 171:3a7713b1edbc | 154 | |
AnnaBridge | 171:3a7713b1edbc | 155 | uint16_t XferSize; /*!< SMBUS transfer size */ |
AnnaBridge | 171:3a7713b1edbc | 156 | |
AnnaBridge | 171:3a7713b1edbc | 157 | __IO uint16_t XferCount; /*!< SMBUS transfer counter */ |
AnnaBridge | 171:3a7713b1edbc | 158 | |
AnnaBridge | 171:3a7713b1edbc | 159 | __IO uint32_t XferOptions; /*!< SMBUS transfer options */ |
AnnaBridge | 171:3a7713b1edbc | 160 | |
AnnaBridge | 171:3a7713b1edbc | 161 | __IO uint32_t PreviousState; /*!< SMBUS communication Previous state */ |
AnnaBridge | 171:3a7713b1edbc | 162 | |
AnnaBridge | 171:3a7713b1edbc | 163 | HAL_LockTypeDef Lock; /*!< SMBUS locking object */ |
AnnaBridge | 171:3a7713b1edbc | 164 | |
AnnaBridge | 171:3a7713b1edbc | 165 | __IO uint32_t State; /*!< SMBUS communication state */ |
AnnaBridge | 171:3a7713b1edbc | 166 | |
AnnaBridge | 171:3a7713b1edbc | 167 | __IO uint32_t ErrorCode; /*!< SMBUS Error code */ |
AnnaBridge | 171:3a7713b1edbc | 168 | |
AnnaBridge | 171:3a7713b1edbc | 169 | } SMBUS_HandleTypeDef; |
AnnaBridge | 171:3a7713b1edbc | 170 | /** |
AnnaBridge | 171:3a7713b1edbc | 171 | * @} |
AnnaBridge | 171:3a7713b1edbc | 172 | */ |
AnnaBridge | 171:3a7713b1edbc | 173 | |
AnnaBridge | 171:3a7713b1edbc | 174 | /** |
AnnaBridge | 171:3a7713b1edbc | 175 | * @} |
AnnaBridge | 171:3a7713b1edbc | 176 | */ |
AnnaBridge | 171:3a7713b1edbc | 177 | /* Exported constants --------------------------------------------------------*/ |
AnnaBridge | 171:3a7713b1edbc | 178 | |
AnnaBridge | 171:3a7713b1edbc | 179 | /** @defgroup SMBUS_Exported_Constants SMBUS Exported Constants |
AnnaBridge | 171:3a7713b1edbc | 180 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 181 | */ |
AnnaBridge | 171:3a7713b1edbc | 182 | |
AnnaBridge | 171:3a7713b1edbc | 183 | /** @defgroup SMBUS_Analog_Filter SMBUS Analog Filter |
AnnaBridge | 171:3a7713b1edbc | 184 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 185 | */ |
AnnaBridge | 171:3a7713b1edbc | 186 | #define SMBUS_ANALOGFILTER_ENABLE (0x00000000U) |
AnnaBridge | 171:3a7713b1edbc | 187 | #define SMBUS_ANALOGFILTER_DISABLE I2C_CR1_ANFOFF |
AnnaBridge | 171:3a7713b1edbc | 188 | /** |
AnnaBridge | 171:3a7713b1edbc | 189 | * @} |
AnnaBridge | 171:3a7713b1edbc | 190 | */ |
AnnaBridge | 171:3a7713b1edbc | 191 | |
AnnaBridge | 171:3a7713b1edbc | 192 | /** @defgroup SMBUS_addressing_mode SMBUS addressing mode |
AnnaBridge | 171:3a7713b1edbc | 193 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 194 | */ |
AnnaBridge | 171:3a7713b1edbc | 195 | #define SMBUS_ADDRESSINGMODE_7BIT (0x00000001U) |
AnnaBridge | 171:3a7713b1edbc | 196 | #define SMBUS_ADDRESSINGMODE_10BIT (0x00000002U) |
AnnaBridge | 171:3a7713b1edbc | 197 | /** |
AnnaBridge | 171:3a7713b1edbc | 198 | * @} |
AnnaBridge | 171:3a7713b1edbc | 199 | */ |
AnnaBridge | 171:3a7713b1edbc | 200 | |
AnnaBridge | 171:3a7713b1edbc | 201 | /** @defgroup SMBUS_dual_addressing_mode SMBUS dual addressing mode |
AnnaBridge | 171:3a7713b1edbc | 202 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 203 | */ |
AnnaBridge | 171:3a7713b1edbc | 204 | |
AnnaBridge | 171:3a7713b1edbc | 205 | #define SMBUS_DUALADDRESS_DISABLE (0x00000000U) |
AnnaBridge | 171:3a7713b1edbc | 206 | #define SMBUS_DUALADDRESS_ENABLE I2C_OAR2_OA2EN |
AnnaBridge | 171:3a7713b1edbc | 207 | /** |
AnnaBridge | 171:3a7713b1edbc | 208 | * @} |
AnnaBridge | 171:3a7713b1edbc | 209 | */ |
AnnaBridge | 171:3a7713b1edbc | 210 | |
AnnaBridge | 171:3a7713b1edbc | 211 | /** @defgroup SMBUS_own_address2_masks SMBUS ownaddress2 masks |
AnnaBridge | 171:3a7713b1edbc | 212 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 213 | */ |
AnnaBridge | 171:3a7713b1edbc | 214 | |
AnnaBridge | 171:3a7713b1edbc | 215 | #define SMBUS_OA2_NOMASK ((uint8_t)0x00U) |
AnnaBridge | 171:3a7713b1edbc | 216 | #define SMBUS_OA2_MASK01 ((uint8_t)0x01U) |
AnnaBridge | 171:3a7713b1edbc | 217 | #define SMBUS_OA2_MASK02 ((uint8_t)0x02U) |
AnnaBridge | 171:3a7713b1edbc | 218 | #define SMBUS_OA2_MASK03 ((uint8_t)0x03U) |
AnnaBridge | 171:3a7713b1edbc | 219 | #define SMBUS_OA2_MASK04 ((uint8_t)0x04U) |
AnnaBridge | 171:3a7713b1edbc | 220 | #define SMBUS_OA2_MASK05 ((uint8_t)0x05U) |
AnnaBridge | 171:3a7713b1edbc | 221 | #define SMBUS_OA2_MASK06 ((uint8_t)0x06U) |
AnnaBridge | 171:3a7713b1edbc | 222 | #define SMBUS_OA2_MASK07 ((uint8_t)0x07U) |
AnnaBridge | 171:3a7713b1edbc | 223 | /** |
AnnaBridge | 171:3a7713b1edbc | 224 | * @} |
AnnaBridge | 171:3a7713b1edbc | 225 | */ |
AnnaBridge | 171:3a7713b1edbc | 226 | |
AnnaBridge | 171:3a7713b1edbc | 227 | |
AnnaBridge | 171:3a7713b1edbc | 228 | /** @defgroup SMBUS_general_call_addressing_mode SMBUS general call addressing mode |
AnnaBridge | 171:3a7713b1edbc | 229 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 230 | */ |
AnnaBridge | 171:3a7713b1edbc | 231 | #define SMBUS_GENERALCALL_DISABLE (0x00000000U) |
AnnaBridge | 171:3a7713b1edbc | 232 | #define SMBUS_GENERALCALL_ENABLE I2C_CR1_GCEN |
AnnaBridge | 171:3a7713b1edbc | 233 | /** |
AnnaBridge | 171:3a7713b1edbc | 234 | * @} |
AnnaBridge | 171:3a7713b1edbc | 235 | */ |
AnnaBridge | 171:3a7713b1edbc | 236 | |
AnnaBridge | 171:3a7713b1edbc | 237 | /** @defgroup SMBUS_nostretch_mode SMBUS nostretch mode |
AnnaBridge | 171:3a7713b1edbc | 238 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 239 | */ |
AnnaBridge | 171:3a7713b1edbc | 240 | #define SMBUS_NOSTRETCH_DISABLE (0x00000000U) |
AnnaBridge | 171:3a7713b1edbc | 241 | #define SMBUS_NOSTRETCH_ENABLE I2C_CR1_NOSTRETCH |
AnnaBridge | 171:3a7713b1edbc | 242 | /** |
AnnaBridge | 171:3a7713b1edbc | 243 | * @} |
AnnaBridge | 171:3a7713b1edbc | 244 | */ |
AnnaBridge | 171:3a7713b1edbc | 245 | |
AnnaBridge | 171:3a7713b1edbc | 246 | /** @defgroup SMBUS_packet_error_check_mode SMBUS packet error check mode |
AnnaBridge | 171:3a7713b1edbc | 247 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 248 | */ |
AnnaBridge | 171:3a7713b1edbc | 249 | #define SMBUS_PEC_DISABLE (0x00000000U) |
AnnaBridge | 171:3a7713b1edbc | 250 | #define SMBUS_PEC_ENABLE I2C_CR1_PECEN |
AnnaBridge | 171:3a7713b1edbc | 251 | /** |
AnnaBridge | 171:3a7713b1edbc | 252 | * @} |
AnnaBridge | 171:3a7713b1edbc | 253 | */ |
AnnaBridge | 171:3a7713b1edbc | 254 | |
AnnaBridge | 171:3a7713b1edbc | 255 | /** @defgroup SMBUS_peripheral_mode SMBUS peripheral mode |
AnnaBridge | 171:3a7713b1edbc | 256 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 257 | */ |
AnnaBridge | 171:3a7713b1edbc | 258 | #define SMBUS_PERIPHERAL_MODE_SMBUS_HOST I2C_CR1_SMBHEN |
AnnaBridge | 171:3a7713b1edbc | 259 | #define SMBUS_PERIPHERAL_MODE_SMBUS_SLAVE (0x00000000U) |
AnnaBridge | 171:3a7713b1edbc | 260 | #define SMBUS_PERIPHERAL_MODE_SMBUS_SLAVE_ARP I2C_CR1_SMBDEN |
AnnaBridge | 171:3a7713b1edbc | 261 | /** |
AnnaBridge | 171:3a7713b1edbc | 262 | * @} |
AnnaBridge | 171:3a7713b1edbc | 263 | */ |
AnnaBridge | 171:3a7713b1edbc | 264 | |
AnnaBridge | 171:3a7713b1edbc | 265 | /** @defgroup SMBUS_ReloadEndMode_definition SMBUS ReloadEndMode definition |
AnnaBridge | 171:3a7713b1edbc | 266 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 267 | */ |
AnnaBridge | 171:3a7713b1edbc | 268 | |
AnnaBridge | 171:3a7713b1edbc | 269 | #define SMBUS_SOFTEND_MODE (0x00000000U) |
AnnaBridge | 171:3a7713b1edbc | 270 | #define SMBUS_RELOAD_MODE I2C_CR2_RELOAD |
AnnaBridge | 171:3a7713b1edbc | 271 | #define SMBUS_AUTOEND_MODE I2C_CR2_AUTOEND |
AnnaBridge | 171:3a7713b1edbc | 272 | #define SMBUS_SENDPEC_MODE I2C_CR2_PECBYTE |
AnnaBridge | 171:3a7713b1edbc | 273 | /** |
AnnaBridge | 171:3a7713b1edbc | 274 | * @} |
AnnaBridge | 171:3a7713b1edbc | 275 | */ |
AnnaBridge | 171:3a7713b1edbc | 276 | |
AnnaBridge | 171:3a7713b1edbc | 277 | /** @defgroup SMBUS_StartStopMode_definition SMBUS StartStopMode definition |
AnnaBridge | 171:3a7713b1edbc | 278 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 279 | */ |
AnnaBridge | 171:3a7713b1edbc | 280 | |
AnnaBridge | 171:3a7713b1edbc | 281 | #define SMBUS_NO_STARTSTOP (0x00000000U) |
AnnaBridge | 171:3a7713b1edbc | 282 | #define SMBUS_GENERATE_STOP I2C_CR2_STOP |
AnnaBridge | 171:3a7713b1edbc | 283 | #define SMBUS_GENERATE_START_READ (uint32_t)(I2C_CR2_START | I2C_CR2_RD_WRN) |
AnnaBridge | 171:3a7713b1edbc | 284 | #define SMBUS_GENERATE_START_WRITE I2C_CR2_START |
AnnaBridge | 171:3a7713b1edbc | 285 | /** |
AnnaBridge | 171:3a7713b1edbc | 286 | * @} |
AnnaBridge | 171:3a7713b1edbc | 287 | */ |
AnnaBridge | 171:3a7713b1edbc | 288 | |
AnnaBridge | 171:3a7713b1edbc | 289 | /** @defgroup SMBUS_XferOptions_definition SMBUS XferOptions definition |
AnnaBridge | 171:3a7713b1edbc | 290 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 291 | */ |
AnnaBridge | 171:3a7713b1edbc | 292 | |
AnnaBridge | 171:3a7713b1edbc | 293 | /* List of XferOptions in usage of : |
AnnaBridge | 171:3a7713b1edbc | 294 | * 1- Restart condition when direction change |
AnnaBridge | 171:3a7713b1edbc | 295 | * 2- No Restart condition in other use cases |
AnnaBridge | 171:3a7713b1edbc | 296 | */ |
AnnaBridge | 171:3a7713b1edbc | 297 | #define SMBUS_FIRST_FRAME SMBUS_SOFTEND_MODE |
AnnaBridge | 171:3a7713b1edbc | 298 | #define SMBUS_NEXT_FRAME ((uint32_t)(SMBUS_RELOAD_MODE | SMBUS_SOFTEND_MODE)) |
AnnaBridge | 171:3a7713b1edbc | 299 | #define SMBUS_FIRST_AND_LAST_FRAME_NO_PEC SMBUS_AUTOEND_MODE |
AnnaBridge | 171:3a7713b1edbc | 300 | #define SMBUS_LAST_FRAME_NO_PEC SMBUS_AUTOEND_MODE |
AnnaBridge | 171:3a7713b1edbc | 301 | #define SMBUS_FIRST_AND_LAST_FRAME_WITH_PEC ((uint32_t)(SMBUS_AUTOEND_MODE | SMBUS_SENDPEC_MODE)) |
AnnaBridge | 171:3a7713b1edbc | 302 | #define SMBUS_LAST_FRAME_WITH_PEC ((uint32_t)(SMBUS_AUTOEND_MODE | SMBUS_SENDPEC_MODE)) |
AnnaBridge | 171:3a7713b1edbc | 303 | |
AnnaBridge | 171:3a7713b1edbc | 304 | /* List of XferOptions in usage of : |
AnnaBridge | 171:3a7713b1edbc | 305 | * 1- Restart condition in all use cases (direction change or not) |
AnnaBridge | 171:3a7713b1edbc | 306 | */ |
AnnaBridge | 171:3a7713b1edbc | 307 | #define SMBUS_OTHER_FRAME_NO_PEC (0x000000AAU) |
AnnaBridge | 171:3a7713b1edbc | 308 | #define SMBUS_OTHER_FRAME_WITH_PEC (0x0000AA00U) |
AnnaBridge | 171:3a7713b1edbc | 309 | #define SMBUS_OTHER_AND_LAST_FRAME_NO_PEC (0x00AA0000U) |
AnnaBridge | 171:3a7713b1edbc | 310 | #define SMBUS_OTHER_AND_LAST_FRAME_WITH_PEC (0xAA000000U) |
AnnaBridge | 171:3a7713b1edbc | 311 | /** |
AnnaBridge | 171:3a7713b1edbc | 312 | * @} |
AnnaBridge | 171:3a7713b1edbc | 313 | */ |
AnnaBridge | 171:3a7713b1edbc | 314 | |
AnnaBridge | 171:3a7713b1edbc | 315 | /** @defgroup SMBUS_Interrupt_configuration_definition SMBUS Interrupt configuration definition |
AnnaBridge | 171:3a7713b1edbc | 316 | * @brief SMBUS Interrupt definition |
AnnaBridge | 171:3a7713b1edbc | 317 | * Elements values convention: 0xXXXXXXXX |
AnnaBridge | 171:3a7713b1edbc | 318 | * - XXXXXXXX : Interrupt control mask |
AnnaBridge | 171:3a7713b1edbc | 319 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 320 | */ |
AnnaBridge | 171:3a7713b1edbc | 321 | #define SMBUS_IT_ERRI I2C_CR1_ERRIE |
AnnaBridge | 171:3a7713b1edbc | 322 | #define SMBUS_IT_TCI I2C_CR1_TCIE |
AnnaBridge | 171:3a7713b1edbc | 323 | #define SMBUS_IT_STOPI I2C_CR1_STOPIE |
AnnaBridge | 171:3a7713b1edbc | 324 | #define SMBUS_IT_NACKI I2C_CR1_NACKIE |
AnnaBridge | 171:3a7713b1edbc | 325 | #define SMBUS_IT_ADDRI I2C_CR1_ADDRIE |
AnnaBridge | 171:3a7713b1edbc | 326 | #define SMBUS_IT_RXI I2C_CR1_RXIE |
AnnaBridge | 171:3a7713b1edbc | 327 | #define SMBUS_IT_TXI I2C_CR1_TXIE |
AnnaBridge | 171:3a7713b1edbc | 328 | #define SMBUS_IT_TX (SMBUS_IT_ERRI | SMBUS_IT_TCI | SMBUS_IT_STOPI | SMBUS_IT_NACKI | SMBUS_IT_TXI) |
AnnaBridge | 171:3a7713b1edbc | 329 | #define SMBUS_IT_RX (SMBUS_IT_ERRI | SMBUS_IT_TCI | SMBUS_IT_NACKI | SMBUS_IT_RXI) |
AnnaBridge | 171:3a7713b1edbc | 330 | #define SMBUS_IT_ALERT (SMBUS_IT_ERRI) |
AnnaBridge | 171:3a7713b1edbc | 331 | #define SMBUS_IT_ADDR (SMBUS_IT_ADDRI | SMBUS_IT_STOPI | SMBUS_IT_NACKI) |
AnnaBridge | 171:3a7713b1edbc | 332 | /** |
AnnaBridge | 171:3a7713b1edbc | 333 | * @} |
AnnaBridge | 171:3a7713b1edbc | 334 | */ |
AnnaBridge | 171:3a7713b1edbc | 335 | |
AnnaBridge | 171:3a7713b1edbc | 336 | /** @defgroup SMBUS_Flag_definition SMBUS Flag definition |
AnnaBridge | 171:3a7713b1edbc | 337 | * @brief Flag definition |
AnnaBridge | 171:3a7713b1edbc | 338 | * Elements values convention: 0xXXXXYYYY |
AnnaBridge | 171:3a7713b1edbc | 339 | * - XXXXXXXX : Flag mask |
AnnaBridge | 171:3a7713b1edbc | 340 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 341 | */ |
AnnaBridge | 171:3a7713b1edbc | 342 | |
AnnaBridge | 171:3a7713b1edbc | 343 | #define SMBUS_FLAG_TXE I2C_ISR_TXE |
AnnaBridge | 171:3a7713b1edbc | 344 | #define SMBUS_FLAG_TXIS I2C_ISR_TXIS |
AnnaBridge | 171:3a7713b1edbc | 345 | #define SMBUS_FLAG_RXNE I2C_ISR_RXNE |
AnnaBridge | 171:3a7713b1edbc | 346 | #define SMBUS_FLAG_ADDR I2C_ISR_ADDR |
AnnaBridge | 171:3a7713b1edbc | 347 | #define SMBUS_FLAG_AF I2C_ISR_NACKF |
AnnaBridge | 171:3a7713b1edbc | 348 | #define SMBUS_FLAG_STOPF I2C_ISR_STOPF |
AnnaBridge | 171:3a7713b1edbc | 349 | #define SMBUS_FLAG_TC I2C_ISR_TC |
AnnaBridge | 171:3a7713b1edbc | 350 | #define SMBUS_FLAG_TCR I2C_ISR_TCR |
AnnaBridge | 171:3a7713b1edbc | 351 | #define SMBUS_FLAG_BERR I2C_ISR_BERR |
AnnaBridge | 171:3a7713b1edbc | 352 | #define SMBUS_FLAG_ARLO I2C_ISR_ARLO |
AnnaBridge | 171:3a7713b1edbc | 353 | #define SMBUS_FLAG_OVR I2C_ISR_OVR |
AnnaBridge | 171:3a7713b1edbc | 354 | #define SMBUS_FLAG_PECERR I2C_ISR_PECERR |
AnnaBridge | 171:3a7713b1edbc | 355 | #define SMBUS_FLAG_TIMEOUT I2C_ISR_TIMEOUT |
AnnaBridge | 171:3a7713b1edbc | 356 | #define SMBUS_FLAG_ALERT I2C_ISR_ALERT |
AnnaBridge | 171:3a7713b1edbc | 357 | #define SMBUS_FLAG_BUSY I2C_ISR_BUSY |
AnnaBridge | 171:3a7713b1edbc | 358 | #define SMBUS_FLAG_DIR I2C_ISR_DIR |
AnnaBridge | 171:3a7713b1edbc | 359 | /** |
AnnaBridge | 171:3a7713b1edbc | 360 | * @} |
AnnaBridge | 171:3a7713b1edbc | 361 | */ |
AnnaBridge | 171:3a7713b1edbc | 362 | |
AnnaBridge | 171:3a7713b1edbc | 363 | /** |
AnnaBridge | 171:3a7713b1edbc | 364 | * @} |
AnnaBridge | 171:3a7713b1edbc | 365 | */ |
AnnaBridge | 171:3a7713b1edbc | 366 | |
AnnaBridge | 171:3a7713b1edbc | 367 | /* Exported macros ------------------------------------------------------------*/ |
AnnaBridge | 171:3a7713b1edbc | 368 | /** @defgroup SMBUS_Exported_Macros SMBUS Exported Macros |
AnnaBridge | 171:3a7713b1edbc | 369 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 370 | */ |
AnnaBridge | 171:3a7713b1edbc | 371 | |
AnnaBridge | 171:3a7713b1edbc | 372 | /** @brief Reset SMBUS handle state. |
AnnaBridge | 171:3a7713b1edbc | 373 | * @param __HANDLE__ specifies the SMBUS Handle. |
AnnaBridge | 171:3a7713b1edbc | 374 | * @retval None |
AnnaBridge | 171:3a7713b1edbc | 375 | */ |
AnnaBridge | 171:3a7713b1edbc | 376 | #define __HAL_SMBUS_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_SMBUS_STATE_RESET) |
AnnaBridge | 171:3a7713b1edbc | 377 | |
AnnaBridge | 171:3a7713b1edbc | 378 | /** @brief Enable the specified SMBUS interrupts. |
AnnaBridge | 171:3a7713b1edbc | 379 | * @param __HANDLE__ specifies the SMBUS Handle. |
AnnaBridge | 171:3a7713b1edbc | 380 | * @param __INTERRUPT__ specifies the interrupt source to enable. |
AnnaBridge | 171:3a7713b1edbc | 381 | * This parameter can be one of the following values: |
AnnaBridge | 171:3a7713b1edbc | 382 | * @arg @ref SMBUS_IT_ERRI Errors interrupt enable |
AnnaBridge | 171:3a7713b1edbc | 383 | * @arg @ref SMBUS_IT_TCI Transfer complete interrupt enable |
AnnaBridge | 171:3a7713b1edbc | 384 | * @arg @ref SMBUS_IT_STOPI STOP detection interrupt enable |
AnnaBridge | 171:3a7713b1edbc | 385 | * @arg @ref SMBUS_IT_NACKI NACK received interrupt enable |
AnnaBridge | 171:3a7713b1edbc | 386 | * @arg @ref SMBUS_IT_ADDRI Address match interrupt enable |
AnnaBridge | 171:3a7713b1edbc | 387 | * @arg @ref SMBUS_IT_RXI RX interrupt enable |
AnnaBridge | 171:3a7713b1edbc | 388 | * @arg @ref SMBUS_IT_TXI TX interrupt enable |
AnnaBridge | 171:3a7713b1edbc | 389 | * |
AnnaBridge | 171:3a7713b1edbc | 390 | * @retval None |
AnnaBridge | 171:3a7713b1edbc | 391 | */ |
AnnaBridge | 171:3a7713b1edbc | 392 | #define __HAL_SMBUS_ENABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CR1 |= (__INTERRUPT__)) |
AnnaBridge | 171:3a7713b1edbc | 393 | |
AnnaBridge | 171:3a7713b1edbc | 394 | /** @brief Disable the specified SMBUS interrupts. |
AnnaBridge | 171:3a7713b1edbc | 395 | * @param __HANDLE__ specifies the SMBUS Handle. |
AnnaBridge | 171:3a7713b1edbc | 396 | * @param __INTERRUPT__ specifies the interrupt source to disable. |
AnnaBridge | 171:3a7713b1edbc | 397 | * This parameter can be one of the following values: |
AnnaBridge | 171:3a7713b1edbc | 398 | * @arg @ref SMBUS_IT_ERRI Errors interrupt enable |
AnnaBridge | 171:3a7713b1edbc | 399 | * @arg @ref SMBUS_IT_TCI Transfer complete interrupt enable |
AnnaBridge | 171:3a7713b1edbc | 400 | * @arg @ref SMBUS_IT_STOPI STOP detection interrupt enable |
AnnaBridge | 171:3a7713b1edbc | 401 | * @arg @ref SMBUS_IT_NACKI NACK received interrupt enable |
AnnaBridge | 171:3a7713b1edbc | 402 | * @arg @ref SMBUS_IT_ADDRI Address match interrupt enable |
AnnaBridge | 171:3a7713b1edbc | 403 | * @arg @ref SMBUS_IT_RXI RX interrupt enable |
AnnaBridge | 171:3a7713b1edbc | 404 | * @arg @ref SMBUS_IT_TXI TX interrupt enable |
AnnaBridge | 171:3a7713b1edbc | 405 | * |
AnnaBridge | 171:3a7713b1edbc | 406 | * @retval None |
AnnaBridge | 171:3a7713b1edbc | 407 | */ |
AnnaBridge | 171:3a7713b1edbc | 408 | #define __HAL_SMBUS_DISABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CR1 &= (~(__INTERRUPT__))) |
AnnaBridge | 171:3a7713b1edbc | 409 | |
AnnaBridge | 171:3a7713b1edbc | 410 | /** @brief Check whether the specified SMBUS interrupt source is enabled or not. |
AnnaBridge | 171:3a7713b1edbc | 411 | * @param __HANDLE__ specifies the SMBUS Handle. |
AnnaBridge | 171:3a7713b1edbc | 412 | * @param __INTERRUPT__ specifies the SMBUS interrupt source to check. |
AnnaBridge | 171:3a7713b1edbc | 413 | * This parameter can be one of the following values: |
AnnaBridge | 171:3a7713b1edbc | 414 | * @arg @ref SMBUS_IT_ERRI Errors interrupt enable |
AnnaBridge | 171:3a7713b1edbc | 415 | * @arg @ref SMBUS_IT_TCI Transfer complete interrupt enable |
AnnaBridge | 171:3a7713b1edbc | 416 | * @arg @ref SMBUS_IT_STOPI STOP detection interrupt enable |
AnnaBridge | 171:3a7713b1edbc | 417 | * @arg @ref SMBUS_IT_NACKI NACK received interrupt enable |
AnnaBridge | 171:3a7713b1edbc | 418 | * @arg @ref SMBUS_IT_ADDRI Address match interrupt enable |
AnnaBridge | 171:3a7713b1edbc | 419 | * @arg @ref SMBUS_IT_RXI RX interrupt enable |
AnnaBridge | 171:3a7713b1edbc | 420 | * @arg @ref SMBUS_IT_TXI TX interrupt enable |
AnnaBridge | 171:3a7713b1edbc | 421 | * |
AnnaBridge | 171:3a7713b1edbc | 422 | * @retval The new state of __IT__ (TRUE or FALSE). |
AnnaBridge | 171:3a7713b1edbc | 423 | */ |
AnnaBridge | 171:3a7713b1edbc | 424 | #define __HAL_SMBUS_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) ((((__HANDLE__)->Instance->CR1 & (__INTERRUPT__)) == (__INTERRUPT__)) ? SET : RESET) |
AnnaBridge | 171:3a7713b1edbc | 425 | |
AnnaBridge | 171:3a7713b1edbc | 426 | /** @brief Check whether the specified SMBUS flag is set or not. |
AnnaBridge | 171:3a7713b1edbc | 427 | * @param __HANDLE__ specifies the SMBUS Handle. |
AnnaBridge | 171:3a7713b1edbc | 428 | * @param __FLAG__ specifies the flag to check. |
AnnaBridge | 171:3a7713b1edbc | 429 | * This parameter can be one of the following values: |
AnnaBridge | 171:3a7713b1edbc | 430 | * @arg @ref SMBUS_FLAG_TXE Transmit data register empty |
AnnaBridge | 171:3a7713b1edbc | 431 | * @arg @ref SMBUS_FLAG_TXIS Transmit interrupt status |
AnnaBridge | 171:3a7713b1edbc | 432 | * @arg @ref SMBUS_FLAG_RXNE Receive data register not empty |
AnnaBridge | 171:3a7713b1edbc | 433 | * @arg @ref SMBUS_FLAG_ADDR Address matched (slave mode) |
AnnaBridge | 171:3a7713b1edbc | 434 | * @arg @ref SMBUS_FLAG_AF NACK received flag |
AnnaBridge | 171:3a7713b1edbc | 435 | * @arg @ref SMBUS_FLAG_STOPF STOP detection flag |
AnnaBridge | 171:3a7713b1edbc | 436 | * @arg @ref SMBUS_FLAG_TC Transfer complete (master mode) |
AnnaBridge | 171:3a7713b1edbc | 437 | * @arg @ref SMBUS_FLAG_TCR Transfer complete reload |
AnnaBridge | 171:3a7713b1edbc | 438 | * @arg @ref SMBUS_FLAG_BERR Bus error |
AnnaBridge | 171:3a7713b1edbc | 439 | * @arg @ref SMBUS_FLAG_ARLO Arbitration lost |
AnnaBridge | 171:3a7713b1edbc | 440 | * @arg @ref SMBUS_FLAG_OVR Overrun/Underrun |
AnnaBridge | 171:3a7713b1edbc | 441 | * @arg @ref SMBUS_FLAG_PECERR PEC error in reception |
AnnaBridge | 171:3a7713b1edbc | 442 | * @arg @ref SMBUS_FLAG_TIMEOUT Timeout or Tlow detection flag |
AnnaBridge | 171:3a7713b1edbc | 443 | * @arg @ref SMBUS_FLAG_ALERT SMBus alert |
AnnaBridge | 171:3a7713b1edbc | 444 | * @arg @ref SMBUS_FLAG_BUSY Bus busy |
AnnaBridge | 171:3a7713b1edbc | 445 | * @arg @ref SMBUS_FLAG_DIR Transfer direction (slave mode) |
AnnaBridge | 171:3a7713b1edbc | 446 | * |
AnnaBridge | 171:3a7713b1edbc | 447 | * @retval The new state of __FLAG__ (TRUE or FALSE). |
AnnaBridge | 171:3a7713b1edbc | 448 | */ |
AnnaBridge | 171:3a7713b1edbc | 449 | #define SMBUS_FLAG_MASK (0x0001FFFFU) |
AnnaBridge | 171:3a7713b1edbc | 450 | #define __HAL_SMBUS_GET_FLAG(__HANDLE__, __FLAG__) (((((__HANDLE__)->Instance->ISR) & ((__FLAG__) & SMBUS_FLAG_MASK)) == ((__FLAG__) & SMBUS_FLAG_MASK))) |
AnnaBridge | 171:3a7713b1edbc | 451 | |
AnnaBridge | 171:3a7713b1edbc | 452 | /** @brief Clear the SMBUS pending flags which are cleared by writing 1 in a specific bit. |
AnnaBridge | 171:3a7713b1edbc | 453 | * @param __HANDLE__ specifies the SMBUS Handle. |
AnnaBridge | 171:3a7713b1edbc | 454 | * @param __FLAG__ specifies the flag to clear. |
AnnaBridge | 171:3a7713b1edbc | 455 | * This parameter can be any combination of the following values: |
AnnaBridge | 171:3a7713b1edbc | 456 | * @arg @ref SMBUS_FLAG_ADDR Address matched (slave mode) |
AnnaBridge | 171:3a7713b1edbc | 457 | * @arg @ref SMBUS_FLAG_AF NACK received flag |
AnnaBridge | 171:3a7713b1edbc | 458 | * @arg @ref SMBUS_FLAG_STOPF STOP detection flag |
AnnaBridge | 171:3a7713b1edbc | 459 | * @arg @ref SMBUS_FLAG_BERR Bus error |
AnnaBridge | 171:3a7713b1edbc | 460 | * @arg @ref SMBUS_FLAG_ARLO Arbitration lost |
AnnaBridge | 171:3a7713b1edbc | 461 | * @arg @ref SMBUS_FLAG_OVR Overrun/Underrun |
AnnaBridge | 171:3a7713b1edbc | 462 | * @arg @ref SMBUS_FLAG_PECERR PEC error in reception |
AnnaBridge | 171:3a7713b1edbc | 463 | * @arg @ref SMBUS_FLAG_TIMEOUT Timeout or Tlow detection flag |
AnnaBridge | 171:3a7713b1edbc | 464 | * @arg @ref SMBUS_FLAG_ALERT SMBus alert |
AnnaBridge | 171:3a7713b1edbc | 465 | * |
AnnaBridge | 171:3a7713b1edbc | 466 | * @retval None |
AnnaBridge | 171:3a7713b1edbc | 467 | */ |
AnnaBridge | 171:3a7713b1edbc | 468 | #define __HAL_SMBUS_CLEAR_FLAG(__HANDLE__, __FLAG__) ((__HANDLE__)->Instance->ICR = (__FLAG__)) |
AnnaBridge | 171:3a7713b1edbc | 469 | |
AnnaBridge | 171:3a7713b1edbc | 470 | /** @brief Enable the specified SMBUS peripheral. |
AnnaBridge | 171:3a7713b1edbc | 471 | * @param __HANDLE__ specifies the SMBUS Handle. |
AnnaBridge | 171:3a7713b1edbc | 472 | * @retval None |
AnnaBridge | 171:3a7713b1edbc | 473 | */ |
AnnaBridge | 171:3a7713b1edbc | 474 | #define __HAL_SMBUS_ENABLE(__HANDLE__) (SET_BIT((__HANDLE__)->Instance->CR1, I2C_CR1_PE)) |
AnnaBridge | 171:3a7713b1edbc | 475 | |
AnnaBridge | 171:3a7713b1edbc | 476 | /** @brief Disable the specified SMBUS peripheral. |
AnnaBridge | 171:3a7713b1edbc | 477 | * @param __HANDLE__ specifies the SMBUS Handle. |
AnnaBridge | 171:3a7713b1edbc | 478 | * @retval None |
AnnaBridge | 171:3a7713b1edbc | 479 | */ |
AnnaBridge | 171:3a7713b1edbc | 480 | #define __HAL_SMBUS_DISABLE(__HANDLE__) (CLEAR_BIT((__HANDLE__)->Instance->CR1, I2C_CR1_PE)) |
AnnaBridge | 171:3a7713b1edbc | 481 | |
AnnaBridge | 171:3a7713b1edbc | 482 | /** @brief Generate a Non-Acknowledge SMBUS peripheral in Slave mode. |
AnnaBridge | 171:3a7713b1edbc | 483 | * @param __HANDLE__ specifies the SMBUS Handle. |
AnnaBridge | 171:3a7713b1edbc | 484 | * @retval None |
AnnaBridge | 171:3a7713b1edbc | 485 | */ |
AnnaBridge | 171:3a7713b1edbc | 486 | #define __HAL_SMBUS_GENERATE_NACK(__HANDLE__) (SET_BIT((__HANDLE__)->Instance->CR2, I2C_CR2_NACK)) |
AnnaBridge | 171:3a7713b1edbc | 487 | |
AnnaBridge | 171:3a7713b1edbc | 488 | /** |
AnnaBridge | 171:3a7713b1edbc | 489 | * @} |
AnnaBridge | 171:3a7713b1edbc | 490 | */ |
AnnaBridge | 171:3a7713b1edbc | 491 | |
AnnaBridge | 171:3a7713b1edbc | 492 | |
AnnaBridge | 171:3a7713b1edbc | 493 | /* Private constants ---------------------------------------------------------*/ |
AnnaBridge | 171:3a7713b1edbc | 494 | |
AnnaBridge | 171:3a7713b1edbc | 495 | /* Private macros ------------------------------------------------------------*/ |
AnnaBridge | 171:3a7713b1edbc | 496 | /** @defgroup SMBUS_Private_Macro SMBUS Private Macros |
AnnaBridge | 171:3a7713b1edbc | 497 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 498 | */ |
AnnaBridge | 171:3a7713b1edbc | 499 | |
AnnaBridge | 171:3a7713b1edbc | 500 | #define IS_SMBUS_ANALOG_FILTER(FILTER) (((FILTER) == SMBUS_ANALOGFILTER_ENABLE) || \ |
AnnaBridge | 171:3a7713b1edbc | 501 | ((FILTER) == SMBUS_ANALOGFILTER_DISABLE)) |
AnnaBridge | 171:3a7713b1edbc | 502 | |
AnnaBridge | 171:3a7713b1edbc | 503 | #define IS_SMBUS_DIGITAL_FILTER(FILTER) ((FILTER) <= 0x0000000FU) |
AnnaBridge | 171:3a7713b1edbc | 504 | |
AnnaBridge | 171:3a7713b1edbc | 505 | #define IS_SMBUS_ADDRESSING_MODE(MODE) (((MODE) == SMBUS_ADDRESSINGMODE_7BIT) || \ |
AnnaBridge | 171:3a7713b1edbc | 506 | ((MODE) == SMBUS_ADDRESSINGMODE_10BIT)) |
AnnaBridge | 171:3a7713b1edbc | 507 | |
AnnaBridge | 171:3a7713b1edbc | 508 | #define IS_SMBUS_DUAL_ADDRESS(ADDRESS) (((ADDRESS) == SMBUS_DUALADDRESS_DISABLE) || \ |
AnnaBridge | 171:3a7713b1edbc | 509 | ((ADDRESS) == SMBUS_DUALADDRESS_ENABLE)) |
AnnaBridge | 171:3a7713b1edbc | 510 | |
AnnaBridge | 171:3a7713b1edbc | 511 | #define IS_SMBUS_OWN_ADDRESS2_MASK(MASK) (((MASK) == SMBUS_OA2_NOMASK) || \ |
AnnaBridge | 171:3a7713b1edbc | 512 | ((MASK) == SMBUS_OA2_MASK01) || \ |
AnnaBridge | 171:3a7713b1edbc | 513 | ((MASK) == SMBUS_OA2_MASK02) || \ |
AnnaBridge | 171:3a7713b1edbc | 514 | ((MASK) == SMBUS_OA2_MASK03) || \ |
AnnaBridge | 171:3a7713b1edbc | 515 | ((MASK) == SMBUS_OA2_MASK04) || \ |
AnnaBridge | 171:3a7713b1edbc | 516 | ((MASK) == SMBUS_OA2_MASK05) || \ |
AnnaBridge | 171:3a7713b1edbc | 517 | ((MASK) == SMBUS_OA2_MASK06) || \ |
AnnaBridge | 171:3a7713b1edbc | 518 | ((MASK) == SMBUS_OA2_MASK07)) |
AnnaBridge | 171:3a7713b1edbc | 519 | |
AnnaBridge | 171:3a7713b1edbc | 520 | #define IS_SMBUS_GENERAL_CALL(CALL) (((CALL) == SMBUS_GENERALCALL_DISABLE) || \ |
AnnaBridge | 171:3a7713b1edbc | 521 | ((CALL) == SMBUS_GENERALCALL_ENABLE)) |
AnnaBridge | 171:3a7713b1edbc | 522 | |
AnnaBridge | 171:3a7713b1edbc | 523 | #define IS_SMBUS_NO_STRETCH(STRETCH) (((STRETCH) == SMBUS_NOSTRETCH_DISABLE) || \ |
AnnaBridge | 171:3a7713b1edbc | 524 | ((STRETCH) == SMBUS_NOSTRETCH_ENABLE)) |
AnnaBridge | 171:3a7713b1edbc | 525 | |
AnnaBridge | 171:3a7713b1edbc | 526 | #define IS_SMBUS_PEC(PEC) (((PEC) == SMBUS_PEC_DISABLE) || \ |
AnnaBridge | 171:3a7713b1edbc | 527 | ((PEC) == SMBUS_PEC_ENABLE)) |
AnnaBridge | 171:3a7713b1edbc | 528 | |
AnnaBridge | 171:3a7713b1edbc | 529 | #define IS_SMBUS_PERIPHERAL_MODE(MODE) (((MODE) == SMBUS_PERIPHERAL_MODE_SMBUS_HOST) || \ |
AnnaBridge | 171:3a7713b1edbc | 530 | ((MODE) == SMBUS_PERIPHERAL_MODE_SMBUS_SLAVE) || \ |
AnnaBridge | 171:3a7713b1edbc | 531 | ((MODE) == SMBUS_PERIPHERAL_MODE_SMBUS_SLAVE_ARP)) |
AnnaBridge | 171:3a7713b1edbc | 532 | |
AnnaBridge | 171:3a7713b1edbc | 533 | #define IS_SMBUS_TRANSFER_MODE(MODE) (((MODE) == SMBUS_RELOAD_MODE) || \ |
AnnaBridge | 171:3a7713b1edbc | 534 | ((MODE) == SMBUS_AUTOEND_MODE) || \ |
AnnaBridge | 171:3a7713b1edbc | 535 | ((MODE) == SMBUS_SOFTEND_MODE) || \ |
AnnaBridge | 171:3a7713b1edbc | 536 | ((MODE) == SMBUS_SENDPEC_MODE) || \ |
AnnaBridge | 171:3a7713b1edbc | 537 | ((MODE) == (SMBUS_RELOAD_MODE | SMBUS_SENDPEC_MODE)) || \ |
AnnaBridge | 171:3a7713b1edbc | 538 | ((MODE) == (SMBUS_AUTOEND_MODE | SMBUS_SENDPEC_MODE)) || \ |
AnnaBridge | 171:3a7713b1edbc | 539 | ((MODE) == (SMBUS_AUTOEND_MODE | SMBUS_RELOAD_MODE)) || \ |
AnnaBridge | 171:3a7713b1edbc | 540 | ((MODE) == (SMBUS_AUTOEND_MODE | SMBUS_SENDPEC_MODE | SMBUS_RELOAD_MODE ))) |
AnnaBridge | 171:3a7713b1edbc | 541 | |
AnnaBridge | 171:3a7713b1edbc | 542 | |
AnnaBridge | 171:3a7713b1edbc | 543 | #define IS_SMBUS_TRANSFER_REQUEST(REQUEST) (((REQUEST) == SMBUS_GENERATE_STOP) || \ |
AnnaBridge | 171:3a7713b1edbc | 544 | ((REQUEST) == SMBUS_GENERATE_START_READ) || \ |
AnnaBridge | 171:3a7713b1edbc | 545 | ((REQUEST) == SMBUS_GENERATE_START_WRITE) || \ |
AnnaBridge | 171:3a7713b1edbc | 546 | ((REQUEST) == SMBUS_NO_STARTSTOP)) |
AnnaBridge | 171:3a7713b1edbc | 547 | |
AnnaBridge | 171:3a7713b1edbc | 548 | |
AnnaBridge | 171:3a7713b1edbc | 549 | #define IS_SMBUS_TRANSFER_OPTIONS_REQUEST(REQUEST) (((REQUEST) == SMBUS_FIRST_FRAME) || \ |
AnnaBridge | 171:3a7713b1edbc | 550 | ((REQUEST) == SMBUS_NEXT_FRAME) || \ |
AnnaBridge | 171:3a7713b1edbc | 551 | ((REQUEST) == SMBUS_FIRST_AND_LAST_FRAME_NO_PEC) || \ |
AnnaBridge | 171:3a7713b1edbc | 552 | ((REQUEST) == SMBUS_LAST_FRAME_NO_PEC) || \ |
AnnaBridge | 171:3a7713b1edbc | 553 | ((REQUEST) == SMBUS_FIRST_AND_LAST_FRAME_WITH_PEC) || \ |
AnnaBridge | 171:3a7713b1edbc | 554 | ((REQUEST) == SMBUS_LAST_FRAME_WITH_PEC) || \ |
AnnaBridge | 171:3a7713b1edbc | 555 | IS_SMBUS_TRANSFER_OTHER_OPTIONS_REQUEST(REQUEST)) |
AnnaBridge | 171:3a7713b1edbc | 556 | |
AnnaBridge | 171:3a7713b1edbc | 557 | #define IS_SMBUS_TRANSFER_OTHER_OPTIONS_REQUEST(REQUEST) (((REQUEST) == SMBUS_OTHER_FRAME_NO_PEC) || \ |
AnnaBridge | 171:3a7713b1edbc | 558 | ((REQUEST) == SMBUS_OTHER_AND_LAST_FRAME_NO_PEC) || \ |
AnnaBridge | 171:3a7713b1edbc | 559 | ((REQUEST) == SMBUS_OTHER_FRAME_WITH_PEC) || \ |
AnnaBridge | 171:3a7713b1edbc | 560 | ((REQUEST) == SMBUS_OTHER_AND_LAST_FRAME_WITH_PEC)) |
AnnaBridge | 171:3a7713b1edbc | 561 | |
AnnaBridge | 171:3a7713b1edbc | 562 | #define SMBUS_RESET_CR1(__HANDLE__) ((__HANDLE__)->Instance->CR1 &= (uint32_t)~((uint32_t)(I2C_CR1_SMBHEN | I2C_CR1_SMBDEN | I2C_CR1_PECEN))) |
AnnaBridge | 171:3a7713b1edbc | 563 | #define SMBUS_RESET_CR2(__HANDLE__) ((__HANDLE__)->Instance->CR2 &= (uint32_t)~((uint32_t)(I2C_CR2_SADD | I2C_CR2_HEAD10R | I2C_CR2_NBYTES | I2C_CR2_RELOAD | I2C_CR2_RD_WRN))) |
AnnaBridge | 171:3a7713b1edbc | 564 | |
AnnaBridge | 171:3a7713b1edbc | 565 | #define SMBUS_GENERATE_START(__ADDMODE__,__ADDRESS__) (((__ADDMODE__) == SMBUS_ADDRESSINGMODE_7BIT) ? (uint32_t)((((uint32_t)(__ADDRESS__) & (I2C_CR2_SADD)) | (I2C_CR2_START) | (I2C_CR2_AUTOEND)) & (~I2C_CR2_RD_WRN)) : \ |
AnnaBridge | 171:3a7713b1edbc | 566 | (uint32_t)((((uint32_t)(__ADDRESS__) & (I2C_CR2_SADD)) | (I2C_CR2_ADD10) | (I2C_CR2_START)) & (~I2C_CR2_RD_WRN))) |
AnnaBridge | 171:3a7713b1edbc | 567 | |
AnnaBridge | 171:3a7713b1edbc | 568 | #define SMBUS_GET_ADDR_MATCH(__HANDLE__) (((__HANDLE__)->Instance->ISR & I2C_ISR_ADDCODE) >> 17U) |
AnnaBridge | 171:3a7713b1edbc | 569 | #define SMBUS_GET_DIR(__HANDLE__) (((__HANDLE__)->Instance->ISR & I2C_ISR_DIR) >> 16U) |
AnnaBridge | 171:3a7713b1edbc | 570 | #define SMBUS_GET_STOP_MODE(__HANDLE__) ((__HANDLE__)->Instance->CR2 & I2C_CR2_AUTOEND) |
AnnaBridge | 171:3a7713b1edbc | 571 | #define SMBUS_GET_PEC_MODE(__HANDLE__) ((__HANDLE__)->Instance->CR2 & I2C_CR2_PECBYTE) |
AnnaBridge | 171:3a7713b1edbc | 572 | #define SMBUS_GET_ALERT_ENABLED(__HANDLE__) ((__HANDLE__)->Instance->CR1 & I2C_CR1_ALERTEN) |
AnnaBridge | 171:3a7713b1edbc | 573 | |
AnnaBridge | 171:3a7713b1edbc | 574 | #define SMBUS_GET_ISR_REG(__HANDLE__) ((__HANDLE__)->Instance->ISR) |
AnnaBridge | 171:3a7713b1edbc | 575 | #define SMBUS_CHECK_FLAG(__ISR__, __FLAG__) ((((__ISR__) & ((__FLAG__) & SMBUS_FLAG_MASK)) == ((__FLAG__) & SMBUS_FLAG_MASK))) |
AnnaBridge | 171:3a7713b1edbc | 576 | |
AnnaBridge | 171:3a7713b1edbc | 577 | #define IS_SMBUS_OWN_ADDRESS1(ADDRESS1) ((ADDRESS1) <= 0x000003FFU) |
AnnaBridge | 171:3a7713b1edbc | 578 | #define IS_SMBUS_OWN_ADDRESS2(ADDRESS2) ((ADDRESS2) <= (uint16_t)0x00FFU) |
AnnaBridge | 171:3a7713b1edbc | 579 | |
AnnaBridge | 171:3a7713b1edbc | 580 | /** |
AnnaBridge | 171:3a7713b1edbc | 581 | * @} |
AnnaBridge | 171:3a7713b1edbc | 582 | */ |
AnnaBridge | 171:3a7713b1edbc | 583 | |
AnnaBridge | 171:3a7713b1edbc | 584 | /* Exported functions --------------------------------------------------------*/ |
AnnaBridge | 171:3a7713b1edbc | 585 | /** @addtogroup SMBUS_Exported_Functions SMBUS Exported Functions |
AnnaBridge | 171:3a7713b1edbc | 586 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 587 | */ |
AnnaBridge | 171:3a7713b1edbc | 588 | |
AnnaBridge | 171:3a7713b1edbc | 589 | /** @addtogroup SMBUS_Exported_Functions_Group1 Initialization and de-initialization functions |
AnnaBridge | 171:3a7713b1edbc | 590 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 591 | */ |
AnnaBridge | 171:3a7713b1edbc | 592 | |
AnnaBridge | 171:3a7713b1edbc | 593 | /* Initialization and de-initialization functions **********************************/ |
AnnaBridge | 171:3a7713b1edbc | 594 | HAL_StatusTypeDef HAL_SMBUS_Init(SMBUS_HandleTypeDef *hsmbus); |
AnnaBridge | 171:3a7713b1edbc | 595 | HAL_StatusTypeDef HAL_SMBUS_DeInit(SMBUS_HandleTypeDef *hsmbus); |
AnnaBridge | 171:3a7713b1edbc | 596 | void HAL_SMBUS_MspInit(SMBUS_HandleTypeDef *hsmbus); |
AnnaBridge | 171:3a7713b1edbc | 597 | void HAL_SMBUS_MspDeInit(SMBUS_HandleTypeDef *hsmbus); |
AnnaBridge | 171:3a7713b1edbc | 598 | HAL_StatusTypeDef HAL_SMBUS_ConfigAnalogFilter(SMBUS_HandleTypeDef *hsmbus, uint32_t AnalogFilter); |
AnnaBridge | 171:3a7713b1edbc | 599 | HAL_StatusTypeDef HAL_SMBUS_ConfigDigitalFilter(SMBUS_HandleTypeDef *hsmbus, uint32_t DigitalFilter); |
AnnaBridge | 171:3a7713b1edbc | 600 | |
AnnaBridge | 171:3a7713b1edbc | 601 | /** |
AnnaBridge | 171:3a7713b1edbc | 602 | * @} |
AnnaBridge | 171:3a7713b1edbc | 603 | */ |
AnnaBridge | 171:3a7713b1edbc | 604 | |
AnnaBridge | 171:3a7713b1edbc | 605 | /** @addtogroup SMBUS_Exported_Functions_Group2 Input and Output operation functions |
AnnaBridge | 171:3a7713b1edbc | 606 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 607 | */ |
AnnaBridge | 171:3a7713b1edbc | 608 | |
AnnaBridge | 171:3a7713b1edbc | 609 | /* IO operation functions *****************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 610 | /** @addtogroup Blocking_mode_Polling Blocking mode Polling |
AnnaBridge | 171:3a7713b1edbc | 611 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 612 | */ |
AnnaBridge | 171:3a7713b1edbc | 613 | /******* Blocking mode: Polling */ |
AnnaBridge | 171:3a7713b1edbc | 614 | HAL_StatusTypeDef HAL_SMBUS_IsDeviceReady(SMBUS_HandleTypeDef *hsmbus, uint16_t DevAddress, uint32_t Trials, uint32_t Timeout); |
AnnaBridge | 171:3a7713b1edbc | 615 | /** |
AnnaBridge | 171:3a7713b1edbc | 616 | * @} |
AnnaBridge | 171:3a7713b1edbc | 617 | */ |
AnnaBridge | 171:3a7713b1edbc | 618 | |
AnnaBridge | 171:3a7713b1edbc | 619 | /** @addtogroup Non-Blocking_mode_Interrupt Non-Blocking mode Interrupt |
AnnaBridge | 171:3a7713b1edbc | 620 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 621 | */ |
AnnaBridge | 171:3a7713b1edbc | 622 | /******* Non-Blocking mode: Interrupt */ |
AnnaBridge | 171:3a7713b1edbc | 623 | HAL_StatusTypeDef HAL_SMBUS_Master_Transmit_IT(SMBUS_HandleTypeDef *hsmbus, uint16_t DevAddress, uint8_t *pData, uint16_t Size, uint32_t XferOptions); |
AnnaBridge | 171:3a7713b1edbc | 624 | HAL_StatusTypeDef HAL_SMBUS_Master_Receive_IT(SMBUS_HandleTypeDef *hsmbus, uint16_t DevAddress, uint8_t *pData, uint16_t Size, uint32_t XferOptions); |
AnnaBridge | 171:3a7713b1edbc | 625 | HAL_StatusTypeDef HAL_SMBUS_Master_Abort_IT(SMBUS_HandleTypeDef *hsmbus, uint16_t DevAddress); |
AnnaBridge | 171:3a7713b1edbc | 626 | HAL_StatusTypeDef HAL_SMBUS_Slave_Transmit_IT(SMBUS_HandleTypeDef *hsmbus, uint8_t *pData, uint16_t Size, uint32_t XferOptions); |
AnnaBridge | 171:3a7713b1edbc | 627 | HAL_StatusTypeDef HAL_SMBUS_Slave_Receive_IT(SMBUS_HandleTypeDef *hsmbus, uint8_t *pData, uint16_t Size, uint32_t XferOptions); |
AnnaBridge | 171:3a7713b1edbc | 628 | |
AnnaBridge | 171:3a7713b1edbc | 629 | HAL_StatusTypeDef HAL_SMBUS_EnableAlert_IT(SMBUS_HandleTypeDef *hsmbus); |
AnnaBridge | 171:3a7713b1edbc | 630 | HAL_StatusTypeDef HAL_SMBUS_DisableAlert_IT(SMBUS_HandleTypeDef *hsmbus); |
AnnaBridge | 171:3a7713b1edbc | 631 | HAL_StatusTypeDef HAL_SMBUS_EnableListen_IT(SMBUS_HandleTypeDef *hsmbus); |
AnnaBridge | 171:3a7713b1edbc | 632 | HAL_StatusTypeDef HAL_SMBUS_DisableListen_IT(SMBUS_HandleTypeDef *hsmbus); |
AnnaBridge | 171:3a7713b1edbc | 633 | /** |
AnnaBridge | 171:3a7713b1edbc | 634 | * @} |
AnnaBridge | 171:3a7713b1edbc | 635 | */ |
AnnaBridge | 171:3a7713b1edbc | 636 | |
AnnaBridge | 171:3a7713b1edbc | 637 | /** @addtogroup SMBUS_IRQ_Handler_and_Callbacks IRQ Handler and Callbacks |
AnnaBridge | 171:3a7713b1edbc | 638 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 639 | */ |
AnnaBridge | 171:3a7713b1edbc | 640 | /******* SMBUS IRQHandler and Callbacks used in non blocking modes (Interrupt) */ |
AnnaBridge | 171:3a7713b1edbc | 641 | void HAL_SMBUS_EV_IRQHandler(SMBUS_HandleTypeDef *hsmbus); |
AnnaBridge | 171:3a7713b1edbc | 642 | void HAL_SMBUS_ER_IRQHandler(SMBUS_HandleTypeDef *hsmbus); |
AnnaBridge | 171:3a7713b1edbc | 643 | void HAL_SMBUS_MasterTxCpltCallback(SMBUS_HandleTypeDef *hsmbus); |
AnnaBridge | 171:3a7713b1edbc | 644 | void HAL_SMBUS_MasterRxCpltCallback(SMBUS_HandleTypeDef *hsmbus); |
AnnaBridge | 171:3a7713b1edbc | 645 | void HAL_SMBUS_SlaveTxCpltCallback(SMBUS_HandleTypeDef *hsmbus); |
AnnaBridge | 171:3a7713b1edbc | 646 | void HAL_SMBUS_SlaveRxCpltCallback(SMBUS_HandleTypeDef *hsmbus); |
AnnaBridge | 171:3a7713b1edbc | 647 | void HAL_SMBUS_AddrCallback(SMBUS_HandleTypeDef *hsmbus, uint8_t TransferDirection, uint16_t AddrMatchCode); |
AnnaBridge | 171:3a7713b1edbc | 648 | void HAL_SMBUS_ListenCpltCallback(SMBUS_HandleTypeDef *hsmbus); |
AnnaBridge | 171:3a7713b1edbc | 649 | void HAL_SMBUS_ErrorCallback(SMBUS_HandleTypeDef *hsmbus); |
AnnaBridge | 171:3a7713b1edbc | 650 | |
AnnaBridge | 171:3a7713b1edbc | 651 | /** |
AnnaBridge | 171:3a7713b1edbc | 652 | * @} |
AnnaBridge | 171:3a7713b1edbc | 653 | */ |
AnnaBridge | 171:3a7713b1edbc | 654 | |
AnnaBridge | 171:3a7713b1edbc | 655 | /** @addtogroup SMBUS_Exported_Functions_Group3 Peripheral State and Errors functions |
AnnaBridge | 171:3a7713b1edbc | 656 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 657 | */ |
AnnaBridge | 171:3a7713b1edbc | 658 | |
AnnaBridge | 171:3a7713b1edbc | 659 | /* Peripheral State and Errors functions **************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 660 | uint32_t HAL_SMBUS_GetState(SMBUS_HandleTypeDef *hsmbus); |
AnnaBridge | 171:3a7713b1edbc | 661 | uint32_t HAL_SMBUS_GetError(SMBUS_HandleTypeDef *hsmbus); |
AnnaBridge | 171:3a7713b1edbc | 662 | |
AnnaBridge | 171:3a7713b1edbc | 663 | /** |
AnnaBridge | 171:3a7713b1edbc | 664 | * @} |
AnnaBridge | 171:3a7713b1edbc | 665 | */ |
AnnaBridge | 171:3a7713b1edbc | 666 | |
AnnaBridge | 171:3a7713b1edbc | 667 | /** |
AnnaBridge | 171:3a7713b1edbc | 668 | * @} |
AnnaBridge | 171:3a7713b1edbc | 669 | */ |
AnnaBridge | 171:3a7713b1edbc | 670 | |
AnnaBridge | 171:3a7713b1edbc | 671 | /* Private Functions ---------------------------------------------------------*/ |
AnnaBridge | 171:3a7713b1edbc | 672 | /** @defgroup SMBUS_Private_Functions SMBUS Private Functions |
AnnaBridge | 171:3a7713b1edbc | 673 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 674 | */ |
AnnaBridge | 171:3a7713b1edbc | 675 | /* Private functions are defined in stm32f0xx_hal_smbus.c file */ |
AnnaBridge | 171:3a7713b1edbc | 676 | /** |
AnnaBridge | 171:3a7713b1edbc | 677 | * @} |
AnnaBridge | 171:3a7713b1edbc | 678 | */ |
AnnaBridge | 171:3a7713b1edbc | 679 | |
AnnaBridge | 171:3a7713b1edbc | 680 | /** |
AnnaBridge | 171:3a7713b1edbc | 681 | * @} |
AnnaBridge | 171:3a7713b1edbc | 682 | */ |
AnnaBridge | 171:3a7713b1edbc | 683 | |
AnnaBridge | 171:3a7713b1edbc | 684 | /** |
AnnaBridge | 171:3a7713b1edbc | 685 | * @} |
AnnaBridge | 171:3a7713b1edbc | 686 | */ |
AnnaBridge | 171:3a7713b1edbc | 687 | |
AnnaBridge | 171:3a7713b1edbc | 688 | /** |
AnnaBridge | 171:3a7713b1edbc | 689 | * @} |
AnnaBridge | 171:3a7713b1edbc | 690 | */ |
AnnaBridge | 171:3a7713b1edbc | 691 | |
AnnaBridge | 171:3a7713b1edbc | 692 | #ifdef __cplusplus |
AnnaBridge | 171:3a7713b1edbc | 693 | } |
AnnaBridge | 171:3a7713b1edbc | 694 | #endif |
AnnaBridge | 171:3a7713b1edbc | 695 | |
AnnaBridge | 171:3a7713b1edbc | 696 | |
AnnaBridge | 171:3a7713b1edbc | 697 | #endif /* __STM32F0xx_HAL_SMBUS_H */ |
AnnaBridge | 171:3a7713b1edbc | 698 | |
AnnaBridge | 171:3a7713b1edbc | 699 | /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/ |