The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.
Dependents: hello SerialTestv11 SerialTestv12 Sierpinski ... more
mbed 2
This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.
TARGET_EFM32PG12_STK3402/TOOLCHAIN_ARM_MICRO/efm32pg12b_rtcc.h@172:65be27845400, 2019-02-20 (annotated)
- Committer:
- AnnaBridge
- Date:
- Wed Feb 20 20:53:29 2019 +0000
- Revision:
- 172:65be27845400
- Parent:
- 171:3a7713b1edbc
mbed library release version 165
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
AnnaBridge | 171:3a7713b1edbc | 1 | /**************************************************************************//** |
AnnaBridge | 171:3a7713b1edbc | 2 | * @file efm32pg12b_rtcc.h |
AnnaBridge | 171:3a7713b1edbc | 3 | * @brief EFM32PG12B_RTCC register and bit field definitions |
AnnaBridge | 171:3a7713b1edbc | 4 | * @version 5.1.2 |
AnnaBridge | 171:3a7713b1edbc | 5 | ****************************************************************************** |
AnnaBridge | 171:3a7713b1edbc | 6 | * @section License |
AnnaBridge | 171:3a7713b1edbc | 7 | * <b>Copyright 2017 Silicon Laboratories, Inc. http://www.silabs.com</b> |
AnnaBridge | 171:3a7713b1edbc | 8 | ****************************************************************************** |
AnnaBridge | 171:3a7713b1edbc | 9 | * |
AnnaBridge | 171:3a7713b1edbc | 10 | * Permission is granted to anyone to use this software for any purpose, |
AnnaBridge | 171:3a7713b1edbc | 11 | * including commercial applications, and to alter it and redistribute it |
AnnaBridge | 171:3a7713b1edbc | 12 | * freely, subject to the following restrictions: |
AnnaBridge | 171:3a7713b1edbc | 13 | * |
AnnaBridge | 171:3a7713b1edbc | 14 | * 1. The origin of this software must not be misrepresented; you must not |
AnnaBridge | 171:3a7713b1edbc | 15 | * claim that you wrote the original software.@n |
AnnaBridge | 171:3a7713b1edbc | 16 | * 2. Altered source versions must be plainly marked as such, and must not be |
AnnaBridge | 171:3a7713b1edbc | 17 | * misrepresented as being the original software.@n |
AnnaBridge | 171:3a7713b1edbc | 18 | * 3. This notice may not be removed or altered from any source distribution. |
AnnaBridge | 171:3a7713b1edbc | 19 | * |
AnnaBridge | 171:3a7713b1edbc | 20 | * DISCLAIMER OF WARRANTY/LIMITATION OF REMEDIES: Silicon Laboratories, Inc. |
AnnaBridge | 171:3a7713b1edbc | 21 | * has no obligation to support this Software. Silicon Laboratories, Inc. is |
AnnaBridge | 171:3a7713b1edbc | 22 | * providing the Software "AS IS", with no express or implied warranties of any |
AnnaBridge | 171:3a7713b1edbc | 23 | * kind, including, but not limited to, any implied warranties of |
AnnaBridge | 171:3a7713b1edbc | 24 | * merchantability or fitness for any particular purpose or warranties against |
AnnaBridge | 171:3a7713b1edbc | 25 | * infringement of any proprietary rights of a third party. |
AnnaBridge | 171:3a7713b1edbc | 26 | * |
AnnaBridge | 171:3a7713b1edbc | 27 | * Silicon Laboratories, Inc. will not be liable for any consequential, |
AnnaBridge | 171:3a7713b1edbc | 28 | * incidental, or special damages, or any other relief, or for any claim by |
AnnaBridge | 171:3a7713b1edbc | 29 | * any third party, arising from your use of this Software. |
AnnaBridge | 171:3a7713b1edbc | 30 | * |
AnnaBridge | 171:3a7713b1edbc | 31 | *****************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 32 | /**************************************************************************//** |
AnnaBridge | 171:3a7713b1edbc | 33 | * @addtogroup Parts |
AnnaBridge | 171:3a7713b1edbc | 34 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 35 | ******************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 36 | /**************************************************************************//** |
AnnaBridge | 171:3a7713b1edbc | 37 | * @defgroup EFM32PG12B_RTCC |
AnnaBridge | 171:3a7713b1edbc | 38 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 39 | * @brief EFM32PG12B_RTCC Register Declaration |
AnnaBridge | 171:3a7713b1edbc | 40 | *****************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 41 | typedef struct |
AnnaBridge | 171:3a7713b1edbc | 42 | { |
AnnaBridge | 171:3a7713b1edbc | 43 | __IOM uint32_t CTRL; /**< Control Register */ |
AnnaBridge | 171:3a7713b1edbc | 44 | __IOM uint32_t PRECNT; /**< Pre-Counter Value Register */ |
AnnaBridge | 171:3a7713b1edbc | 45 | __IOM uint32_t CNT; /**< Counter Value Register */ |
AnnaBridge | 171:3a7713b1edbc | 46 | __IM uint32_t COMBCNT; /**< Combined Pre-Counter and Counter Value Register */ |
AnnaBridge | 171:3a7713b1edbc | 47 | __IOM uint32_t TIME; /**< Time of day register */ |
AnnaBridge | 171:3a7713b1edbc | 48 | __IOM uint32_t DATE; /**< Date register */ |
AnnaBridge | 171:3a7713b1edbc | 49 | __IM uint32_t IF; /**< RTCC Interrupt Flags */ |
AnnaBridge | 171:3a7713b1edbc | 50 | __IOM uint32_t IFS; /**< Interrupt Flag Set Register */ |
AnnaBridge | 171:3a7713b1edbc | 51 | __IOM uint32_t IFC; /**< Interrupt Flag Clear Register */ |
AnnaBridge | 171:3a7713b1edbc | 52 | __IOM uint32_t IEN; /**< Interrupt Enable Register */ |
AnnaBridge | 171:3a7713b1edbc | 53 | __IM uint32_t STATUS; /**< Status register */ |
AnnaBridge | 171:3a7713b1edbc | 54 | __IOM uint32_t CMD; /**< Command Register */ |
AnnaBridge | 171:3a7713b1edbc | 55 | __IM uint32_t SYNCBUSY; /**< Synchronization Busy Register */ |
AnnaBridge | 171:3a7713b1edbc | 56 | __IOM uint32_t POWERDOWN; /**< Retention RAM power-down register */ |
AnnaBridge | 171:3a7713b1edbc | 57 | __IOM uint32_t LOCK; /**< Configuration Lock Register */ |
AnnaBridge | 171:3a7713b1edbc | 58 | __IOM uint32_t EM4WUEN; /**< Wake Up Enable */ |
AnnaBridge | 171:3a7713b1edbc | 59 | |
AnnaBridge | 171:3a7713b1edbc | 60 | RTCC_CC_TypeDef CC[3]; /**< Capture/Compare Channel */ |
AnnaBridge | 171:3a7713b1edbc | 61 | |
AnnaBridge | 171:3a7713b1edbc | 62 | uint32_t RESERVED0[37]; /**< Reserved registers */ |
AnnaBridge | 171:3a7713b1edbc | 63 | RTCC_RET_TypeDef RET[32]; /**< RetentionReg */ |
AnnaBridge | 171:3a7713b1edbc | 64 | } RTCC_TypeDef; /** @} */ |
AnnaBridge | 171:3a7713b1edbc | 65 | |
AnnaBridge | 171:3a7713b1edbc | 66 | /**************************************************************************//** |
AnnaBridge | 171:3a7713b1edbc | 67 | * @defgroup EFM32PG12B_RTCC_BitFields |
AnnaBridge | 171:3a7713b1edbc | 68 | * @{ |
AnnaBridge | 171:3a7713b1edbc | 69 | *****************************************************************************/ |
AnnaBridge | 171:3a7713b1edbc | 70 | |
AnnaBridge | 171:3a7713b1edbc | 71 | /* Bit fields for RTCC CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 72 | #define _RTCC_CTRL_RESETVALUE 0x00000000UL /**< Default value for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 73 | #define _RTCC_CTRL_MASK 0x00039F35UL /**< Mask for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 74 | #define RTCC_CTRL_ENABLE (0x1UL << 0) /**< RTCC Enable */ |
AnnaBridge | 171:3a7713b1edbc | 75 | #define _RTCC_CTRL_ENABLE_SHIFT 0 /**< Shift value for RTCC_ENABLE */ |
AnnaBridge | 171:3a7713b1edbc | 76 | #define _RTCC_CTRL_ENABLE_MASK 0x1UL /**< Bit mask for RTCC_ENABLE */ |
AnnaBridge | 171:3a7713b1edbc | 77 | #define _RTCC_CTRL_ENABLE_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 78 | #define RTCC_CTRL_ENABLE_DEFAULT (_RTCC_CTRL_ENABLE_DEFAULT << 0) /**< Shifted mode DEFAULT for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 79 | #define RTCC_CTRL_DEBUGRUN (0x1UL << 2) /**< Debug Mode Run Enable */ |
AnnaBridge | 171:3a7713b1edbc | 80 | #define _RTCC_CTRL_DEBUGRUN_SHIFT 2 /**< Shift value for RTCC_DEBUGRUN */ |
AnnaBridge | 171:3a7713b1edbc | 81 | #define _RTCC_CTRL_DEBUGRUN_MASK 0x4UL /**< Bit mask for RTCC_DEBUGRUN */ |
AnnaBridge | 171:3a7713b1edbc | 82 | #define _RTCC_CTRL_DEBUGRUN_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 83 | #define RTCC_CTRL_DEBUGRUN_DEFAULT (_RTCC_CTRL_DEBUGRUN_DEFAULT << 2) /**< Shifted mode DEFAULT for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 84 | #define RTCC_CTRL_PRECCV0TOP (0x1UL << 4) /**< Pre-counter CCV0 top value enable. */ |
AnnaBridge | 171:3a7713b1edbc | 85 | #define _RTCC_CTRL_PRECCV0TOP_SHIFT 4 /**< Shift value for RTCC_PRECCV0TOP */ |
AnnaBridge | 171:3a7713b1edbc | 86 | #define _RTCC_CTRL_PRECCV0TOP_MASK 0x10UL /**< Bit mask for RTCC_PRECCV0TOP */ |
AnnaBridge | 171:3a7713b1edbc | 87 | #define _RTCC_CTRL_PRECCV0TOP_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 88 | #define RTCC_CTRL_PRECCV0TOP_DEFAULT (_RTCC_CTRL_PRECCV0TOP_DEFAULT << 4) /**< Shifted mode DEFAULT for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 89 | #define RTCC_CTRL_CCV1TOP (0x1UL << 5) /**< CCV1 top value enable */ |
AnnaBridge | 171:3a7713b1edbc | 90 | #define _RTCC_CTRL_CCV1TOP_SHIFT 5 /**< Shift value for RTCC_CCV1TOP */ |
AnnaBridge | 171:3a7713b1edbc | 91 | #define _RTCC_CTRL_CCV1TOP_MASK 0x20UL /**< Bit mask for RTCC_CCV1TOP */ |
AnnaBridge | 171:3a7713b1edbc | 92 | #define _RTCC_CTRL_CCV1TOP_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 93 | #define RTCC_CTRL_CCV1TOP_DEFAULT (_RTCC_CTRL_CCV1TOP_DEFAULT << 5) /**< Shifted mode DEFAULT for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 94 | #define _RTCC_CTRL_CNTPRESC_SHIFT 8 /**< Shift value for RTCC_CNTPRESC */ |
AnnaBridge | 171:3a7713b1edbc | 95 | #define _RTCC_CTRL_CNTPRESC_MASK 0xF00UL /**< Bit mask for RTCC_CNTPRESC */ |
AnnaBridge | 171:3a7713b1edbc | 96 | #define _RTCC_CTRL_CNTPRESC_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 97 | #define _RTCC_CTRL_CNTPRESC_DIV1 0x00000000UL /**< Mode DIV1 for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 98 | #define _RTCC_CTRL_CNTPRESC_DIV2 0x00000001UL /**< Mode DIV2 for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 99 | #define _RTCC_CTRL_CNTPRESC_DIV4 0x00000002UL /**< Mode DIV4 for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 100 | #define _RTCC_CTRL_CNTPRESC_DIV8 0x00000003UL /**< Mode DIV8 for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 101 | #define _RTCC_CTRL_CNTPRESC_DIV16 0x00000004UL /**< Mode DIV16 for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 102 | #define _RTCC_CTRL_CNTPRESC_DIV32 0x00000005UL /**< Mode DIV32 for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 103 | #define _RTCC_CTRL_CNTPRESC_DIV64 0x00000006UL /**< Mode DIV64 for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 104 | #define _RTCC_CTRL_CNTPRESC_DIV128 0x00000007UL /**< Mode DIV128 for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 105 | #define _RTCC_CTRL_CNTPRESC_DIV256 0x00000008UL /**< Mode DIV256 for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 106 | #define _RTCC_CTRL_CNTPRESC_DIV512 0x00000009UL /**< Mode DIV512 for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 107 | #define _RTCC_CTRL_CNTPRESC_DIV1024 0x0000000AUL /**< Mode DIV1024 for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 108 | #define _RTCC_CTRL_CNTPRESC_DIV2048 0x0000000BUL /**< Mode DIV2048 for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 109 | #define _RTCC_CTRL_CNTPRESC_DIV4096 0x0000000CUL /**< Mode DIV4096 for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 110 | #define _RTCC_CTRL_CNTPRESC_DIV8192 0x0000000DUL /**< Mode DIV8192 for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 111 | #define _RTCC_CTRL_CNTPRESC_DIV16384 0x0000000EUL /**< Mode DIV16384 for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 112 | #define _RTCC_CTRL_CNTPRESC_DIV32768 0x0000000FUL /**< Mode DIV32768 for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 113 | #define RTCC_CTRL_CNTPRESC_DEFAULT (_RTCC_CTRL_CNTPRESC_DEFAULT << 8) /**< Shifted mode DEFAULT for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 114 | #define RTCC_CTRL_CNTPRESC_DIV1 (_RTCC_CTRL_CNTPRESC_DIV1 << 8) /**< Shifted mode DIV1 for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 115 | #define RTCC_CTRL_CNTPRESC_DIV2 (_RTCC_CTRL_CNTPRESC_DIV2 << 8) /**< Shifted mode DIV2 for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 116 | #define RTCC_CTRL_CNTPRESC_DIV4 (_RTCC_CTRL_CNTPRESC_DIV4 << 8) /**< Shifted mode DIV4 for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 117 | #define RTCC_CTRL_CNTPRESC_DIV8 (_RTCC_CTRL_CNTPRESC_DIV8 << 8) /**< Shifted mode DIV8 for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 118 | #define RTCC_CTRL_CNTPRESC_DIV16 (_RTCC_CTRL_CNTPRESC_DIV16 << 8) /**< Shifted mode DIV16 for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 119 | #define RTCC_CTRL_CNTPRESC_DIV32 (_RTCC_CTRL_CNTPRESC_DIV32 << 8) /**< Shifted mode DIV32 for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 120 | #define RTCC_CTRL_CNTPRESC_DIV64 (_RTCC_CTRL_CNTPRESC_DIV64 << 8) /**< Shifted mode DIV64 for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 121 | #define RTCC_CTRL_CNTPRESC_DIV128 (_RTCC_CTRL_CNTPRESC_DIV128 << 8) /**< Shifted mode DIV128 for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 122 | #define RTCC_CTRL_CNTPRESC_DIV256 (_RTCC_CTRL_CNTPRESC_DIV256 << 8) /**< Shifted mode DIV256 for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 123 | #define RTCC_CTRL_CNTPRESC_DIV512 (_RTCC_CTRL_CNTPRESC_DIV512 << 8) /**< Shifted mode DIV512 for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 124 | #define RTCC_CTRL_CNTPRESC_DIV1024 (_RTCC_CTRL_CNTPRESC_DIV1024 << 8) /**< Shifted mode DIV1024 for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 125 | #define RTCC_CTRL_CNTPRESC_DIV2048 (_RTCC_CTRL_CNTPRESC_DIV2048 << 8) /**< Shifted mode DIV2048 for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 126 | #define RTCC_CTRL_CNTPRESC_DIV4096 (_RTCC_CTRL_CNTPRESC_DIV4096 << 8) /**< Shifted mode DIV4096 for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 127 | #define RTCC_CTRL_CNTPRESC_DIV8192 (_RTCC_CTRL_CNTPRESC_DIV8192 << 8) /**< Shifted mode DIV8192 for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 128 | #define RTCC_CTRL_CNTPRESC_DIV16384 (_RTCC_CTRL_CNTPRESC_DIV16384 << 8) /**< Shifted mode DIV16384 for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 129 | #define RTCC_CTRL_CNTPRESC_DIV32768 (_RTCC_CTRL_CNTPRESC_DIV32768 << 8) /**< Shifted mode DIV32768 for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 130 | #define RTCC_CTRL_CNTTICK (0x1UL << 12) /**< Counter prescaler mode. */ |
AnnaBridge | 171:3a7713b1edbc | 131 | #define _RTCC_CTRL_CNTTICK_SHIFT 12 /**< Shift value for RTCC_CNTTICK */ |
AnnaBridge | 171:3a7713b1edbc | 132 | #define _RTCC_CTRL_CNTTICK_MASK 0x1000UL /**< Bit mask for RTCC_CNTTICK */ |
AnnaBridge | 171:3a7713b1edbc | 133 | #define _RTCC_CTRL_CNTTICK_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 134 | #define _RTCC_CTRL_CNTTICK_PRESC 0x00000000UL /**< Mode PRESC for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 135 | #define _RTCC_CTRL_CNTTICK_CCV0MATCH 0x00000001UL /**< Mode CCV0MATCH for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 136 | #define RTCC_CTRL_CNTTICK_DEFAULT (_RTCC_CTRL_CNTTICK_DEFAULT << 12) /**< Shifted mode DEFAULT for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 137 | #define RTCC_CTRL_CNTTICK_PRESC (_RTCC_CTRL_CNTTICK_PRESC << 12) /**< Shifted mode PRESC for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 138 | #define RTCC_CTRL_CNTTICK_CCV0MATCH (_RTCC_CTRL_CNTTICK_CCV0MATCH << 12) /**< Shifted mode CCV0MATCH for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 139 | #define RTCC_CTRL_OSCFDETEN (0x1UL << 15) /**< Oscillator failure detection enable */ |
AnnaBridge | 171:3a7713b1edbc | 140 | #define _RTCC_CTRL_OSCFDETEN_SHIFT 15 /**< Shift value for RTCC_OSCFDETEN */ |
AnnaBridge | 171:3a7713b1edbc | 141 | #define _RTCC_CTRL_OSCFDETEN_MASK 0x8000UL /**< Bit mask for RTCC_OSCFDETEN */ |
AnnaBridge | 171:3a7713b1edbc | 142 | #define _RTCC_CTRL_OSCFDETEN_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 143 | #define RTCC_CTRL_OSCFDETEN_DEFAULT (_RTCC_CTRL_OSCFDETEN_DEFAULT << 15) /**< Shifted mode DEFAULT for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 144 | #define RTCC_CTRL_CNTMODE (0x1UL << 16) /**< Main counter mode */ |
AnnaBridge | 171:3a7713b1edbc | 145 | #define _RTCC_CTRL_CNTMODE_SHIFT 16 /**< Shift value for RTCC_CNTMODE */ |
AnnaBridge | 171:3a7713b1edbc | 146 | #define _RTCC_CTRL_CNTMODE_MASK 0x10000UL /**< Bit mask for RTCC_CNTMODE */ |
AnnaBridge | 171:3a7713b1edbc | 147 | #define _RTCC_CTRL_CNTMODE_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 148 | #define _RTCC_CTRL_CNTMODE_NORMAL 0x00000000UL /**< Mode NORMAL for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 149 | #define _RTCC_CTRL_CNTMODE_CALENDAR 0x00000001UL /**< Mode CALENDAR for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 150 | #define RTCC_CTRL_CNTMODE_DEFAULT (_RTCC_CTRL_CNTMODE_DEFAULT << 16) /**< Shifted mode DEFAULT for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 151 | #define RTCC_CTRL_CNTMODE_NORMAL (_RTCC_CTRL_CNTMODE_NORMAL << 16) /**< Shifted mode NORMAL for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 152 | #define RTCC_CTRL_CNTMODE_CALENDAR (_RTCC_CTRL_CNTMODE_CALENDAR << 16) /**< Shifted mode CALENDAR for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 153 | #define RTCC_CTRL_LYEARCORRDIS (0x1UL << 17) /**< Leap year correction disabled. */ |
AnnaBridge | 171:3a7713b1edbc | 154 | #define _RTCC_CTRL_LYEARCORRDIS_SHIFT 17 /**< Shift value for RTCC_LYEARCORRDIS */ |
AnnaBridge | 171:3a7713b1edbc | 155 | #define _RTCC_CTRL_LYEARCORRDIS_MASK 0x20000UL /**< Bit mask for RTCC_LYEARCORRDIS */ |
AnnaBridge | 171:3a7713b1edbc | 156 | #define _RTCC_CTRL_LYEARCORRDIS_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 157 | #define RTCC_CTRL_LYEARCORRDIS_DEFAULT (_RTCC_CTRL_LYEARCORRDIS_DEFAULT << 17) /**< Shifted mode DEFAULT for RTCC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 158 | |
AnnaBridge | 171:3a7713b1edbc | 159 | /* Bit fields for RTCC PRECNT */ |
AnnaBridge | 171:3a7713b1edbc | 160 | #define _RTCC_PRECNT_RESETVALUE 0x00000000UL /**< Default value for RTCC_PRECNT */ |
AnnaBridge | 171:3a7713b1edbc | 161 | #define _RTCC_PRECNT_MASK 0x00007FFFUL /**< Mask for RTCC_PRECNT */ |
AnnaBridge | 171:3a7713b1edbc | 162 | #define _RTCC_PRECNT_PRECNT_SHIFT 0 /**< Shift value for RTCC_PRECNT */ |
AnnaBridge | 171:3a7713b1edbc | 163 | #define _RTCC_PRECNT_PRECNT_MASK 0x7FFFUL /**< Bit mask for RTCC_PRECNT */ |
AnnaBridge | 171:3a7713b1edbc | 164 | #define _RTCC_PRECNT_PRECNT_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_PRECNT */ |
AnnaBridge | 171:3a7713b1edbc | 165 | #define RTCC_PRECNT_PRECNT_DEFAULT (_RTCC_PRECNT_PRECNT_DEFAULT << 0) /**< Shifted mode DEFAULT for RTCC_PRECNT */ |
AnnaBridge | 171:3a7713b1edbc | 166 | |
AnnaBridge | 171:3a7713b1edbc | 167 | /* Bit fields for RTCC CNT */ |
AnnaBridge | 171:3a7713b1edbc | 168 | #define _RTCC_CNT_RESETVALUE 0x00000000UL /**< Default value for RTCC_CNT */ |
AnnaBridge | 171:3a7713b1edbc | 169 | #define _RTCC_CNT_MASK 0xFFFFFFFFUL /**< Mask for RTCC_CNT */ |
AnnaBridge | 171:3a7713b1edbc | 170 | #define _RTCC_CNT_CNT_SHIFT 0 /**< Shift value for RTCC_CNT */ |
AnnaBridge | 171:3a7713b1edbc | 171 | #define _RTCC_CNT_CNT_MASK 0xFFFFFFFFUL /**< Bit mask for RTCC_CNT */ |
AnnaBridge | 171:3a7713b1edbc | 172 | #define _RTCC_CNT_CNT_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_CNT */ |
AnnaBridge | 171:3a7713b1edbc | 173 | #define RTCC_CNT_CNT_DEFAULT (_RTCC_CNT_CNT_DEFAULT << 0) /**< Shifted mode DEFAULT for RTCC_CNT */ |
AnnaBridge | 171:3a7713b1edbc | 174 | |
AnnaBridge | 171:3a7713b1edbc | 175 | /* Bit fields for RTCC COMBCNT */ |
AnnaBridge | 171:3a7713b1edbc | 176 | #define _RTCC_COMBCNT_RESETVALUE 0x00000000UL /**< Default value for RTCC_COMBCNT */ |
AnnaBridge | 171:3a7713b1edbc | 177 | #define _RTCC_COMBCNT_MASK 0xFFFFFFFFUL /**< Mask for RTCC_COMBCNT */ |
AnnaBridge | 171:3a7713b1edbc | 178 | #define _RTCC_COMBCNT_PRECNT_SHIFT 0 /**< Shift value for RTCC_PRECNT */ |
AnnaBridge | 171:3a7713b1edbc | 179 | #define _RTCC_COMBCNT_PRECNT_MASK 0x7FFFUL /**< Bit mask for RTCC_PRECNT */ |
AnnaBridge | 171:3a7713b1edbc | 180 | #define _RTCC_COMBCNT_PRECNT_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_COMBCNT */ |
AnnaBridge | 171:3a7713b1edbc | 181 | #define RTCC_COMBCNT_PRECNT_DEFAULT (_RTCC_COMBCNT_PRECNT_DEFAULT << 0) /**< Shifted mode DEFAULT for RTCC_COMBCNT */ |
AnnaBridge | 171:3a7713b1edbc | 182 | #define _RTCC_COMBCNT_CNTLSB_SHIFT 15 /**< Shift value for RTCC_CNTLSB */ |
AnnaBridge | 171:3a7713b1edbc | 183 | #define _RTCC_COMBCNT_CNTLSB_MASK 0xFFFF8000UL /**< Bit mask for RTCC_CNTLSB */ |
AnnaBridge | 171:3a7713b1edbc | 184 | #define _RTCC_COMBCNT_CNTLSB_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_COMBCNT */ |
AnnaBridge | 171:3a7713b1edbc | 185 | #define RTCC_COMBCNT_CNTLSB_DEFAULT (_RTCC_COMBCNT_CNTLSB_DEFAULT << 15) /**< Shifted mode DEFAULT for RTCC_COMBCNT */ |
AnnaBridge | 171:3a7713b1edbc | 186 | |
AnnaBridge | 171:3a7713b1edbc | 187 | /* Bit fields for RTCC TIME */ |
AnnaBridge | 171:3a7713b1edbc | 188 | #define _RTCC_TIME_RESETVALUE 0x00000000UL /**< Default value for RTCC_TIME */ |
AnnaBridge | 171:3a7713b1edbc | 189 | #define _RTCC_TIME_MASK 0x003F7F7FUL /**< Mask for RTCC_TIME */ |
AnnaBridge | 171:3a7713b1edbc | 190 | #define _RTCC_TIME_SECU_SHIFT 0 /**< Shift value for RTCC_SECU */ |
AnnaBridge | 171:3a7713b1edbc | 191 | #define _RTCC_TIME_SECU_MASK 0xFUL /**< Bit mask for RTCC_SECU */ |
AnnaBridge | 171:3a7713b1edbc | 192 | #define _RTCC_TIME_SECU_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_TIME */ |
AnnaBridge | 171:3a7713b1edbc | 193 | #define RTCC_TIME_SECU_DEFAULT (_RTCC_TIME_SECU_DEFAULT << 0) /**< Shifted mode DEFAULT for RTCC_TIME */ |
AnnaBridge | 171:3a7713b1edbc | 194 | #define _RTCC_TIME_SECT_SHIFT 4 /**< Shift value for RTCC_SECT */ |
AnnaBridge | 171:3a7713b1edbc | 195 | #define _RTCC_TIME_SECT_MASK 0x70UL /**< Bit mask for RTCC_SECT */ |
AnnaBridge | 171:3a7713b1edbc | 196 | #define _RTCC_TIME_SECT_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_TIME */ |
AnnaBridge | 171:3a7713b1edbc | 197 | #define RTCC_TIME_SECT_DEFAULT (_RTCC_TIME_SECT_DEFAULT << 4) /**< Shifted mode DEFAULT for RTCC_TIME */ |
AnnaBridge | 171:3a7713b1edbc | 198 | #define _RTCC_TIME_MINU_SHIFT 8 /**< Shift value for RTCC_MINU */ |
AnnaBridge | 171:3a7713b1edbc | 199 | #define _RTCC_TIME_MINU_MASK 0xF00UL /**< Bit mask for RTCC_MINU */ |
AnnaBridge | 171:3a7713b1edbc | 200 | #define _RTCC_TIME_MINU_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_TIME */ |
AnnaBridge | 171:3a7713b1edbc | 201 | #define RTCC_TIME_MINU_DEFAULT (_RTCC_TIME_MINU_DEFAULT << 8) /**< Shifted mode DEFAULT for RTCC_TIME */ |
AnnaBridge | 171:3a7713b1edbc | 202 | #define _RTCC_TIME_MINT_SHIFT 12 /**< Shift value for RTCC_MINT */ |
AnnaBridge | 171:3a7713b1edbc | 203 | #define _RTCC_TIME_MINT_MASK 0x7000UL /**< Bit mask for RTCC_MINT */ |
AnnaBridge | 171:3a7713b1edbc | 204 | #define _RTCC_TIME_MINT_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_TIME */ |
AnnaBridge | 171:3a7713b1edbc | 205 | #define RTCC_TIME_MINT_DEFAULT (_RTCC_TIME_MINT_DEFAULT << 12) /**< Shifted mode DEFAULT for RTCC_TIME */ |
AnnaBridge | 171:3a7713b1edbc | 206 | #define _RTCC_TIME_HOURU_SHIFT 16 /**< Shift value for RTCC_HOURU */ |
AnnaBridge | 171:3a7713b1edbc | 207 | #define _RTCC_TIME_HOURU_MASK 0xF0000UL /**< Bit mask for RTCC_HOURU */ |
AnnaBridge | 171:3a7713b1edbc | 208 | #define _RTCC_TIME_HOURU_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_TIME */ |
AnnaBridge | 171:3a7713b1edbc | 209 | #define RTCC_TIME_HOURU_DEFAULT (_RTCC_TIME_HOURU_DEFAULT << 16) /**< Shifted mode DEFAULT for RTCC_TIME */ |
AnnaBridge | 171:3a7713b1edbc | 210 | #define _RTCC_TIME_HOURT_SHIFT 20 /**< Shift value for RTCC_HOURT */ |
AnnaBridge | 171:3a7713b1edbc | 211 | #define _RTCC_TIME_HOURT_MASK 0x300000UL /**< Bit mask for RTCC_HOURT */ |
AnnaBridge | 171:3a7713b1edbc | 212 | #define _RTCC_TIME_HOURT_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_TIME */ |
AnnaBridge | 171:3a7713b1edbc | 213 | #define RTCC_TIME_HOURT_DEFAULT (_RTCC_TIME_HOURT_DEFAULT << 20) /**< Shifted mode DEFAULT for RTCC_TIME */ |
AnnaBridge | 171:3a7713b1edbc | 214 | |
AnnaBridge | 171:3a7713b1edbc | 215 | /* Bit fields for RTCC DATE */ |
AnnaBridge | 171:3a7713b1edbc | 216 | #define _RTCC_DATE_RESETVALUE 0x00000000UL /**< Default value for RTCC_DATE */ |
AnnaBridge | 171:3a7713b1edbc | 217 | #define _RTCC_DATE_MASK 0x07FF1F3FUL /**< Mask for RTCC_DATE */ |
AnnaBridge | 171:3a7713b1edbc | 218 | #define _RTCC_DATE_DAYOMU_SHIFT 0 /**< Shift value for RTCC_DAYOMU */ |
AnnaBridge | 171:3a7713b1edbc | 219 | #define _RTCC_DATE_DAYOMU_MASK 0xFUL /**< Bit mask for RTCC_DAYOMU */ |
AnnaBridge | 171:3a7713b1edbc | 220 | #define _RTCC_DATE_DAYOMU_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_DATE */ |
AnnaBridge | 171:3a7713b1edbc | 221 | #define RTCC_DATE_DAYOMU_DEFAULT (_RTCC_DATE_DAYOMU_DEFAULT << 0) /**< Shifted mode DEFAULT for RTCC_DATE */ |
AnnaBridge | 171:3a7713b1edbc | 222 | #define _RTCC_DATE_DAYOMT_SHIFT 4 /**< Shift value for RTCC_DAYOMT */ |
AnnaBridge | 171:3a7713b1edbc | 223 | #define _RTCC_DATE_DAYOMT_MASK 0x30UL /**< Bit mask for RTCC_DAYOMT */ |
AnnaBridge | 171:3a7713b1edbc | 224 | #define _RTCC_DATE_DAYOMT_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_DATE */ |
AnnaBridge | 171:3a7713b1edbc | 225 | #define RTCC_DATE_DAYOMT_DEFAULT (_RTCC_DATE_DAYOMT_DEFAULT << 4) /**< Shifted mode DEFAULT for RTCC_DATE */ |
AnnaBridge | 171:3a7713b1edbc | 226 | #define _RTCC_DATE_MONTHU_SHIFT 8 /**< Shift value for RTCC_MONTHU */ |
AnnaBridge | 171:3a7713b1edbc | 227 | #define _RTCC_DATE_MONTHU_MASK 0xF00UL /**< Bit mask for RTCC_MONTHU */ |
AnnaBridge | 171:3a7713b1edbc | 228 | #define _RTCC_DATE_MONTHU_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_DATE */ |
AnnaBridge | 171:3a7713b1edbc | 229 | #define RTCC_DATE_MONTHU_DEFAULT (_RTCC_DATE_MONTHU_DEFAULT << 8) /**< Shifted mode DEFAULT for RTCC_DATE */ |
AnnaBridge | 171:3a7713b1edbc | 230 | #define RTCC_DATE_MONTHT (0x1UL << 12) /**< Month, tens. */ |
AnnaBridge | 171:3a7713b1edbc | 231 | #define _RTCC_DATE_MONTHT_SHIFT 12 /**< Shift value for RTCC_MONTHT */ |
AnnaBridge | 171:3a7713b1edbc | 232 | #define _RTCC_DATE_MONTHT_MASK 0x1000UL /**< Bit mask for RTCC_MONTHT */ |
AnnaBridge | 171:3a7713b1edbc | 233 | #define _RTCC_DATE_MONTHT_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_DATE */ |
AnnaBridge | 171:3a7713b1edbc | 234 | #define RTCC_DATE_MONTHT_DEFAULT (_RTCC_DATE_MONTHT_DEFAULT << 12) /**< Shifted mode DEFAULT for RTCC_DATE */ |
AnnaBridge | 171:3a7713b1edbc | 235 | #define _RTCC_DATE_YEARU_SHIFT 16 /**< Shift value for RTCC_YEARU */ |
AnnaBridge | 171:3a7713b1edbc | 236 | #define _RTCC_DATE_YEARU_MASK 0xF0000UL /**< Bit mask for RTCC_YEARU */ |
AnnaBridge | 171:3a7713b1edbc | 237 | #define _RTCC_DATE_YEARU_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_DATE */ |
AnnaBridge | 171:3a7713b1edbc | 238 | #define RTCC_DATE_YEARU_DEFAULT (_RTCC_DATE_YEARU_DEFAULT << 16) /**< Shifted mode DEFAULT for RTCC_DATE */ |
AnnaBridge | 171:3a7713b1edbc | 239 | #define _RTCC_DATE_YEART_SHIFT 20 /**< Shift value for RTCC_YEART */ |
AnnaBridge | 171:3a7713b1edbc | 240 | #define _RTCC_DATE_YEART_MASK 0xF00000UL /**< Bit mask for RTCC_YEART */ |
AnnaBridge | 171:3a7713b1edbc | 241 | #define _RTCC_DATE_YEART_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_DATE */ |
AnnaBridge | 171:3a7713b1edbc | 242 | #define RTCC_DATE_YEART_DEFAULT (_RTCC_DATE_YEART_DEFAULT << 20) /**< Shifted mode DEFAULT for RTCC_DATE */ |
AnnaBridge | 171:3a7713b1edbc | 243 | #define _RTCC_DATE_DAYOW_SHIFT 24 /**< Shift value for RTCC_DAYOW */ |
AnnaBridge | 171:3a7713b1edbc | 244 | #define _RTCC_DATE_DAYOW_MASK 0x7000000UL /**< Bit mask for RTCC_DAYOW */ |
AnnaBridge | 171:3a7713b1edbc | 245 | #define _RTCC_DATE_DAYOW_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_DATE */ |
AnnaBridge | 171:3a7713b1edbc | 246 | #define RTCC_DATE_DAYOW_DEFAULT (_RTCC_DATE_DAYOW_DEFAULT << 24) /**< Shifted mode DEFAULT for RTCC_DATE */ |
AnnaBridge | 171:3a7713b1edbc | 247 | |
AnnaBridge | 171:3a7713b1edbc | 248 | /* Bit fields for RTCC IF */ |
AnnaBridge | 171:3a7713b1edbc | 249 | #define _RTCC_IF_RESETVALUE 0x00000000UL /**< Default value for RTCC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 250 | #define _RTCC_IF_MASK 0x000007FFUL /**< Mask for RTCC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 251 | #define RTCC_IF_OF (0x1UL << 0) /**< Overflow Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 252 | #define _RTCC_IF_OF_SHIFT 0 /**< Shift value for RTCC_OF */ |
AnnaBridge | 171:3a7713b1edbc | 253 | #define _RTCC_IF_OF_MASK 0x1UL /**< Bit mask for RTCC_OF */ |
AnnaBridge | 171:3a7713b1edbc | 254 | #define _RTCC_IF_OF_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 255 | #define RTCC_IF_OF_DEFAULT (_RTCC_IF_OF_DEFAULT << 0) /**< Shifted mode DEFAULT for RTCC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 256 | #define RTCC_IF_CC0 (0x1UL << 1) /**< Channel 0 Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 257 | #define _RTCC_IF_CC0_SHIFT 1 /**< Shift value for RTCC_CC0 */ |
AnnaBridge | 171:3a7713b1edbc | 258 | #define _RTCC_IF_CC0_MASK 0x2UL /**< Bit mask for RTCC_CC0 */ |
AnnaBridge | 171:3a7713b1edbc | 259 | #define _RTCC_IF_CC0_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 260 | #define RTCC_IF_CC0_DEFAULT (_RTCC_IF_CC0_DEFAULT << 1) /**< Shifted mode DEFAULT for RTCC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 261 | #define RTCC_IF_CC1 (0x1UL << 2) /**< Channel 1 Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 262 | #define _RTCC_IF_CC1_SHIFT 2 /**< Shift value for RTCC_CC1 */ |
AnnaBridge | 171:3a7713b1edbc | 263 | #define _RTCC_IF_CC1_MASK 0x4UL /**< Bit mask for RTCC_CC1 */ |
AnnaBridge | 171:3a7713b1edbc | 264 | #define _RTCC_IF_CC1_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 265 | #define RTCC_IF_CC1_DEFAULT (_RTCC_IF_CC1_DEFAULT << 2) /**< Shifted mode DEFAULT for RTCC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 266 | #define RTCC_IF_CC2 (0x1UL << 3) /**< Channel 2 Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 267 | #define _RTCC_IF_CC2_SHIFT 3 /**< Shift value for RTCC_CC2 */ |
AnnaBridge | 171:3a7713b1edbc | 268 | #define _RTCC_IF_CC2_MASK 0x8UL /**< Bit mask for RTCC_CC2 */ |
AnnaBridge | 171:3a7713b1edbc | 269 | #define _RTCC_IF_CC2_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 270 | #define RTCC_IF_CC2_DEFAULT (_RTCC_IF_CC2_DEFAULT << 3) /**< Shifted mode DEFAULT for RTCC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 271 | #define RTCC_IF_OSCFAIL (0x1UL << 4) /**< Oscillator failure Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 272 | #define _RTCC_IF_OSCFAIL_SHIFT 4 /**< Shift value for RTCC_OSCFAIL */ |
AnnaBridge | 171:3a7713b1edbc | 273 | #define _RTCC_IF_OSCFAIL_MASK 0x10UL /**< Bit mask for RTCC_OSCFAIL */ |
AnnaBridge | 171:3a7713b1edbc | 274 | #define _RTCC_IF_OSCFAIL_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 275 | #define RTCC_IF_OSCFAIL_DEFAULT (_RTCC_IF_OSCFAIL_DEFAULT << 4) /**< Shifted mode DEFAULT for RTCC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 276 | #define RTCC_IF_CNTTICK (0x1UL << 5) /**< Main counter tick */ |
AnnaBridge | 171:3a7713b1edbc | 277 | #define _RTCC_IF_CNTTICK_SHIFT 5 /**< Shift value for RTCC_CNTTICK */ |
AnnaBridge | 171:3a7713b1edbc | 278 | #define _RTCC_IF_CNTTICK_MASK 0x20UL /**< Bit mask for RTCC_CNTTICK */ |
AnnaBridge | 171:3a7713b1edbc | 279 | #define _RTCC_IF_CNTTICK_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 280 | #define RTCC_IF_CNTTICK_DEFAULT (_RTCC_IF_CNTTICK_DEFAULT << 5) /**< Shifted mode DEFAULT for RTCC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 281 | #define RTCC_IF_MINTICK (0x1UL << 6) /**< Minute tick */ |
AnnaBridge | 171:3a7713b1edbc | 282 | #define _RTCC_IF_MINTICK_SHIFT 6 /**< Shift value for RTCC_MINTICK */ |
AnnaBridge | 171:3a7713b1edbc | 283 | #define _RTCC_IF_MINTICK_MASK 0x40UL /**< Bit mask for RTCC_MINTICK */ |
AnnaBridge | 171:3a7713b1edbc | 284 | #define _RTCC_IF_MINTICK_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 285 | #define RTCC_IF_MINTICK_DEFAULT (_RTCC_IF_MINTICK_DEFAULT << 6) /**< Shifted mode DEFAULT for RTCC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 286 | #define RTCC_IF_HOURTICK (0x1UL << 7) /**< Hour tick */ |
AnnaBridge | 171:3a7713b1edbc | 287 | #define _RTCC_IF_HOURTICK_SHIFT 7 /**< Shift value for RTCC_HOURTICK */ |
AnnaBridge | 171:3a7713b1edbc | 288 | #define _RTCC_IF_HOURTICK_MASK 0x80UL /**< Bit mask for RTCC_HOURTICK */ |
AnnaBridge | 171:3a7713b1edbc | 289 | #define _RTCC_IF_HOURTICK_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 290 | #define RTCC_IF_HOURTICK_DEFAULT (_RTCC_IF_HOURTICK_DEFAULT << 7) /**< Shifted mode DEFAULT for RTCC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 291 | #define RTCC_IF_DAYTICK (0x1UL << 8) /**< Day tick */ |
AnnaBridge | 171:3a7713b1edbc | 292 | #define _RTCC_IF_DAYTICK_SHIFT 8 /**< Shift value for RTCC_DAYTICK */ |
AnnaBridge | 171:3a7713b1edbc | 293 | #define _RTCC_IF_DAYTICK_MASK 0x100UL /**< Bit mask for RTCC_DAYTICK */ |
AnnaBridge | 171:3a7713b1edbc | 294 | #define _RTCC_IF_DAYTICK_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 295 | #define RTCC_IF_DAYTICK_DEFAULT (_RTCC_IF_DAYTICK_DEFAULT << 8) /**< Shifted mode DEFAULT for RTCC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 296 | #define RTCC_IF_DAYOWOF (0x1UL << 9) /**< Day of week overflow */ |
AnnaBridge | 171:3a7713b1edbc | 297 | #define _RTCC_IF_DAYOWOF_SHIFT 9 /**< Shift value for RTCC_DAYOWOF */ |
AnnaBridge | 171:3a7713b1edbc | 298 | #define _RTCC_IF_DAYOWOF_MASK 0x200UL /**< Bit mask for RTCC_DAYOWOF */ |
AnnaBridge | 171:3a7713b1edbc | 299 | #define _RTCC_IF_DAYOWOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 300 | #define RTCC_IF_DAYOWOF_DEFAULT (_RTCC_IF_DAYOWOF_DEFAULT << 9) /**< Shifted mode DEFAULT for RTCC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 301 | #define RTCC_IF_MONTHTICK (0x1UL << 10) /**< Month tick */ |
AnnaBridge | 171:3a7713b1edbc | 302 | #define _RTCC_IF_MONTHTICK_SHIFT 10 /**< Shift value for RTCC_MONTHTICK */ |
AnnaBridge | 171:3a7713b1edbc | 303 | #define _RTCC_IF_MONTHTICK_MASK 0x400UL /**< Bit mask for RTCC_MONTHTICK */ |
AnnaBridge | 171:3a7713b1edbc | 304 | #define _RTCC_IF_MONTHTICK_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 305 | #define RTCC_IF_MONTHTICK_DEFAULT (_RTCC_IF_MONTHTICK_DEFAULT << 10) /**< Shifted mode DEFAULT for RTCC_IF */ |
AnnaBridge | 171:3a7713b1edbc | 306 | |
AnnaBridge | 171:3a7713b1edbc | 307 | /* Bit fields for RTCC IFS */ |
AnnaBridge | 171:3a7713b1edbc | 308 | #define _RTCC_IFS_RESETVALUE 0x00000000UL /**< Default value for RTCC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 309 | #define _RTCC_IFS_MASK 0x000007FFUL /**< Mask for RTCC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 310 | #define RTCC_IFS_OF (0x1UL << 0) /**< Set OF Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 311 | #define _RTCC_IFS_OF_SHIFT 0 /**< Shift value for RTCC_OF */ |
AnnaBridge | 171:3a7713b1edbc | 312 | #define _RTCC_IFS_OF_MASK 0x1UL /**< Bit mask for RTCC_OF */ |
AnnaBridge | 171:3a7713b1edbc | 313 | #define _RTCC_IFS_OF_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 314 | #define RTCC_IFS_OF_DEFAULT (_RTCC_IFS_OF_DEFAULT << 0) /**< Shifted mode DEFAULT for RTCC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 315 | #define RTCC_IFS_CC0 (0x1UL << 1) /**< Set CC0 Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 316 | #define _RTCC_IFS_CC0_SHIFT 1 /**< Shift value for RTCC_CC0 */ |
AnnaBridge | 171:3a7713b1edbc | 317 | #define _RTCC_IFS_CC0_MASK 0x2UL /**< Bit mask for RTCC_CC0 */ |
AnnaBridge | 171:3a7713b1edbc | 318 | #define _RTCC_IFS_CC0_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 319 | #define RTCC_IFS_CC0_DEFAULT (_RTCC_IFS_CC0_DEFAULT << 1) /**< Shifted mode DEFAULT for RTCC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 320 | #define RTCC_IFS_CC1 (0x1UL << 2) /**< Set CC1 Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 321 | #define _RTCC_IFS_CC1_SHIFT 2 /**< Shift value for RTCC_CC1 */ |
AnnaBridge | 171:3a7713b1edbc | 322 | #define _RTCC_IFS_CC1_MASK 0x4UL /**< Bit mask for RTCC_CC1 */ |
AnnaBridge | 171:3a7713b1edbc | 323 | #define _RTCC_IFS_CC1_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 324 | #define RTCC_IFS_CC1_DEFAULT (_RTCC_IFS_CC1_DEFAULT << 2) /**< Shifted mode DEFAULT for RTCC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 325 | #define RTCC_IFS_CC2 (0x1UL << 3) /**< Set CC2 Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 326 | #define _RTCC_IFS_CC2_SHIFT 3 /**< Shift value for RTCC_CC2 */ |
AnnaBridge | 171:3a7713b1edbc | 327 | #define _RTCC_IFS_CC2_MASK 0x8UL /**< Bit mask for RTCC_CC2 */ |
AnnaBridge | 171:3a7713b1edbc | 328 | #define _RTCC_IFS_CC2_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 329 | #define RTCC_IFS_CC2_DEFAULT (_RTCC_IFS_CC2_DEFAULT << 3) /**< Shifted mode DEFAULT for RTCC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 330 | #define RTCC_IFS_OSCFAIL (0x1UL << 4) /**< Set OSCFAIL Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 331 | #define _RTCC_IFS_OSCFAIL_SHIFT 4 /**< Shift value for RTCC_OSCFAIL */ |
AnnaBridge | 171:3a7713b1edbc | 332 | #define _RTCC_IFS_OSCFAIL_MASK 0x10UL /**< Bit mask for RTCC_OSCFAIL */ |
AnnaBridge | 171:3a7713b1edbc | 333 | #define _RTCC_IFS_OSCFAIL_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 334 | #define RTCC_IFS_OSCFAIL_DEFAULT (_RTCC_IFS_OSCFAIL_DEFAULT << 4) /**< Shifted mode DEFAULT for RTCC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 335 | #define RTCC_IFS_CNTTICK (0x1UL << 5) /**< Set CNTTICK Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 336 | #define _RTCC_IFS_CNTTICK_SHIFT 5 /**< Shift value for RTCC_CNTTICK */ |
AnnaBridge | 171:3a7713b1edbc | 337 | #define _RTCC_IFS_CNTTICK_MASK 0x20UL /**< Bit mask for RTCC_CNTTICK */ |
AnnaBridge | 171:3a7713b1edbc | 338 | #define _RTCC_IFS_CNTTICK_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 339 | #define RTCC_IFS_CNTTICK_DEFAULT (_RTCC_IFS_CNTTICK_DEFAULT << 5) /**< Shifted mode DEFAULT for RTCC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 340 | #define RTCC_IFS_MINTICK (0x1UL << 6) /**< Set MINTICK Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 341 | #define _RTCC_IFS_MINTICK_SHIFT 6 /**< Shift value for RTCC_MINTICK */ |
AnnaBridge | 171:3a7713b1edbc | 342 | #define _RTCC_IFS_MINTICK_MASK 0x40UL /**< Bit mask for RTCC_MINTICK */ |
AnnaBridge | 171:3a7713b1edbc | 343 | #define _RTCC_IFS_MINTICK_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 344 | #define RTCC_IFS_MINTICK_DEFAULT (_RTCC_IFS_MINTICK_DEFAULT << 6) /**< Shifted mode DEFAULT for RTCC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 345 | #define RTCC_IFS_HOURTICK (0x1UL << 7) /**< Set HOURTICK Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 346 | #define _RTCC_IFS_HOURTICK_SHIFT 7 /**< Shift value for RTCC_HOURTICK */ |
AnnaBridge | 171:3a7713b1edbc | 347 | #define _RTCC_IFS_HOURTICK_MASK 0x80UL /**< Bit mask for RTCC_HOURTICK */ |
AnnaBridge | 171:3a7713b1edbc | 348 | #define _RTCC_IFS_HOURTICK_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 349 | #define RTCC_IFS_HOURTICK_DEFAULT (_RTCC_IFS_HOURTICK_DEFAULT << 7) /**< Shifted mode DEFAULT for RTCC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 350 | #define RTCC_IFS_DAYTICK (0x1UL << 8) /**< Set DAYTICK Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 351 | #define _RTCC_IFS_DAYTICK_SHIFT 8 /**< Shift value for RTCC_DAYTICK */ |
AnnaBridge | 171:3a7713b1edbc | 352 | #define _RTCC_IFS_DAYTICK_MASK 0x100UL /**< Bit mask for RTCC_DAYTICK */ |
AnnaBridge | 171:3a7713b1edbc | 353 | #define _RTCC_IFS_DAYTICK_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 354 | #define RTCC_IFS_DAYTICK_DEFAULT (_RTCC_IFS_DAYTICK_DEFAULT << 8) /**< Shifted mode DEFAULT for RTCC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 355 | #define RTCC_IFS_DAYOWOF (0x1UL << 9) /**< Set DAYOWOF Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 356 | #define _RTCC_IFS_DAYOWOF_SHIFT 9 /**< Shift value for RTCC_DAYOWOF */ |
AnnaBridge | 171:3a7713b1edbc | 357 | #define _RTCC_IFS_DAYOWOF_MASK 0x200UL /**< Bit mask for RTCC_DAYOWOF */ |
AnnaBridge | 171:3a7713b1edbc | 358 | #define _RTCC_IFS_DAYOWOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 359 | #define RTCC_IFS_DAYOWOF_DEFAULT (_RTCC_IFS_DAYOWOF_DEFAULT << 9) /**< Shifted mode DEFAULT for RTCC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 360 | #define RTCC_IFS_MONTHTICK (0x1UL << 10) /**< Set MONTHTICK Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 361 | #define _RTCC_IFS_MONTHTICK_SHIFT 10 /**< Shift value for RTCC_MONTHTICK */ |
AnnaBridge | 171:3a7713b1edbc | 362 | #define _RTCC_IFS_MONTHTICK_MASK 0x400UL /**< Bit mask for RTCC_MONTHTICK */ |
AnnaBridge | 171:3a7713b1edbc | 363 | #define _RTCC_IFS_MONTHTICK_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 364 | #define RTCC_IFS_MONTHTICK_DEFAULT (_RTCC_IFS_MONTHTICK_DEFAULT << 10) /**< Shifted mode DEFAULT for RTCC_IFS */ |
AnnaBridge | 171:3a7713b1edbc | 365 | |
AnnaBridge | 171:3a7713b1edbc | 366 | /* Bit fields for RTCC IFC */ |
AnnaBridge | 171:3a7713b1edbc | 367 | #define _RTCC_IFC_RESETVALUE 0x00000000UL /**< Default value for RTCC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 368 | #define _RTCC_IFC_MASK 0x000007FFUL /**< Mask for RTCC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 369 | #define RTCC_IFC_OF (0x1UL << 0) /**< Clear OF Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 370 | #define _RTCC_IFC_OF_SHIFT 0 /**< Shift value for RTCC_OF */ |
AnnaBridge | 171:3a7713b1edbc | 371 | #define _RTCC_IFC_OF_MASK 0x1UL /**< Bit mask for RTCC_OF */ |
AnnaBridge | 171:3a7713b1edbc | 372 | #define _RTCC_IFC_OF_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 373 | #define RTCC_IFC_OF_DEFAULT (_RTCC_IFC_OF_DEFAULT << 0) /**< Shifted mode DEFAULT for RTCC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 374 | #define RTCC_IFC_CC0 (0x1UL << 1) /**< Clear CC0 Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 375 | #define _RTCC_IFC_CC0_SHIFT 1 /**< Shift value for RTCC_CC0 */ |
AnnaBridge | 171:3a7713b1edbc | 376 | #define _RTCC_IFC_CC0_MASK 0x2UL /**< Bit mask for RTCC_CC0 */ |
AnnaBridge | 171:3a7713b1edbc | 377 | #define _RTCC_IFC_CC0_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 378 | #define RTCC_IFC_CC0_DEFAULT (_RTCC_IFC_CC0_DEFAULT << 1) /**< Shifted mode DEFAULT for RTCC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 379 | #define RTCC_IFC_CC1 (0x1UL << 2) /**< Clear CC1 Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 380 | #define _RTCC_IFC_CC1_SHIFT 2 /**< Shift value for RTCC_CC1 */ |
AnnaBridge | 171:3a7713b1edbc | 381 | #define _RTCC_IFC_CC1_MASK 0x4UL /**< Bit mask for RTCC_CC1 */ |
AnnaBridge | 171:3a7713b1edbc | 382 | #define _RTCC_IFC_CC1_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 383 | #define RTCC_IFC_CC1_DEFAULT (_RTCC_IFC_CC1_DEFAULT << 2) /**< Shifted mode DEFAULT for RTCC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 384 | #define RTCC_IFC_CC2 (0x1UL << 3) /**< Clear CC2 Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 385 | #define _RTCC_IFC_CC2_SHIFT 3 /**< Shift value for RTCC_CC2 */ |
AnnaBridge | 171:3a7713b1edbc | 386 | #define _RTCC_IFC_CC2_MASK 0x8UL /**< Bit mask for RTCC_CC2 */ |
AnnaBridge | 171:3a7713b1edbc | 387 | #define _RTCC_IFC_CC2_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 388 | #define RTCC_IFC_CC2_DEFAULT (_RTCC_IFC_CC2_DEFAULT << 3) /**< Shifted mode DEFAULT for RTCC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 389 | #define RTCC_IFC_OSCFAIL (0x1UL << 4) /**< Clear OSCFAIL Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 390 | #define _RTCC_IFC_OSCFAIL_SHIFT 4 /**< Shift value for RTCC_OSCFAIL */ |
AnnaBridge | 171:3a7713b1edbc | 391 | #define _RTCC_IFC_OSCFAIL_MASK 0x10UL /**< Bit mask for RTCC_OSCFAIL */ |
AnnaBridge | 171:3a7713b1edbc | 392 | #define _RTCC_IFC_OSCFAIL_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 393 | #define RTCC_IFC_OSCFAIL_DEFAULT (_RTCC_IFC_OSCFAIL_DEFAULT << 4) /**< Shifted mode DEFAULT for RTCC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 394 | #define RTCC_IFC_CNTTICK (0x1UL << 5) /**< Clear CNTTICK Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 395 | #define _RTCC_IFC_CNTTICK_SHIFT 5 /**< Shift value for RTCC_CNTTICK */ |
AnnaBridge | 171:3a7713b1edbc | 396 | #define _RTCC_IFC_CNTTICK_MASK 0x20UL /**< Bit mask for RTCC_CNTTICK */ |
AnnaBridge | 171:3a7713b1edbc | 397 | #define _RTCC_IFC_CNTTICK_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 398 | #define RTCC_IFC_CNTTICK_DEFAULT (_RTCC_IFC_CNTTICK_DEFAULT << 5) /**< Shifted mode DEFAULT for RTCC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 399 | #define RTCC_IFC_MINTICK (0x1UL << 6) /**< Clear MINTICK Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 400 | #define _RTCC_IFC_MINTICK_SHIFT 6 /**< Shift value for RTCC_MINTICK */ |
AnnaBridge | 171:3a7713b1edbc | 401 | #define _RTCC_IFC_MINTICK_MASK 0x40UL /**< Bit mask for RTCC_MINTICK */ |
AnnaBridge | 171:3a7713b1edbc | 402 | #define _RTCC_IFC_MINTICK_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 403 | #define RTCC_IFC_MINTICK_DEFAULT (_RTCC_IFC_MINTICK_DEFAULT << 6) /**< Shifted mode DEFAULT for RTCC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 404 | #define RTCC_IFC_HOURTICK (0x1UL << 7) /**< Clear HOURTICK Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 405 | #define _RTCC_IFC_HOURTICK_SHIFT 7 /**< Shift value for RTCC_HOURTICK */ |
AnnaBridge | 171:3a7713b1edbc | 406 | #define _RTCC_IFC_HOURTICK_MASK 0x80UL /**< Bit mask for RTCC_HOURTICK */ |
AnnaBridge | 171:3a7713b1edbc | 407 | #define _RTCC_IFC_HOURTICK_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 408 | #define RTCC_IFC_HOURTICK_DEFAULT (_RTCC_IFC_HOURTICK_DEFAULT << 7) /**< Shifted mode DEFAULT for RTCC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 409 | #define RTCC_IFC_DAYTICK (0x1UL << 8) /**< Clear DAYTICK Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 410 | #define _RTCC_IFC_DAYTICK_SHIFT 8 /**< Shift value for RTCC_DAYTICK */ |
AnnaBridge | 171:3a7713b1edbc | 411 | #define _RTCC_IFC_DAYTICK_MASK 0x100UL /**< Bit mask for RTCC_DAYTICK */ |
AnnaBridge | 171:3a7713b1edbc | 412 | #define _RTCC_IFC_DAYTICK_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 413 | #define RTCC_IFC_DAYTICK_DEFAULT (_RTCC_IFC_DAYTICK_DEFAULT << 8) /**< Shifted mode DEFAULT for RTCC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 414 | #define RTCC_IFC_DAYOWOF (0x1UL << 9) /**< Clear DAYOWOF Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 415 | #define _RTCC_IFC_DAYOWOF_SHIFT 9 /**< Shift value for RTCC_DAYOWOF */ |
AnnaBridge | 171:3a7713b1edbc | 416 | #define _RTCC_IFC_DAYOWOF_MASK 0x200UL /**< Bit mask for RTCC_DAYOWOF */ |
AnnaBridge | 171:3a7713b1edbc | 417 | #define _RTCC_IFC_DAYOWOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 418 | #define RTCC_IFC_DAYOWOF_DEFAULT (_RTCC_IFC_DAYOWOF_DEFAULT << 9) /**< Shifted mode DEFAULT for RTCC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 419 | #define RTCC_IFC_MONTHTICK (0x1UL << 10) /**< Clear MONTHTICK Interrupt Flag */ |
AnnaBridge | 171:3a7713b1edbc | 420 | #define _RTCC_IFC_MONTHTICK_SHIFT 10 /**< Shift value for RTCC_MONTHTICK */ |
AnnaBridge | 171:3a7713b1edbc | 421 | #define _RTCC_IFC_MONTHTICK_MASK 0x400UL /**< Bit mask for RTCC_MONTHTICK */ |
AnnaBridge | 171:3a7713b1edbc | 422 | #define _RTCC_IFC_MONTHTICK_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 423 | #define RTCC_IFC_MONTHTICK_DEFAULT (_RTCC_IFC_MONTHTICK_DEFAULT << 10) /**< Shifted mode DEFAULT for RTCC_IFC */ |
AnnaBridge | 171:3a7713b1edbc | 424 | |
AnnaBridge | 171:3a7713b1edbc | 425 | /* Bit fields for RTCC IEN */ |
AnnaBridge | 171:3a7713b1edbc | 426 | #define _RTCC_IEN_RESETVALUE 0x00000000UL /**< Default value for RTCC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 427 | #define _RTCC_IEN_MASK 0x000007FFUL /**< Mask for RTCC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 428 | #define RTCC_IEN_OF (0x1UL << 0) /**< OF Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 429 | #define _RTCC_IEN_OF_SHIFT 0 /**< Shift value for RTCC_OF */ |
AnnaBridge | 171:3a7713b1edbc | 430 | #define _RTCC_IEN_OF_MASK 0x1UL /**< Bit mask for RTCC_OF */ |
AnnaBridge | 171:3a7713b1edbc | 431 | #define _RTCC_IEN_OF_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 432 | #define RTCC_IEN_OF_DEFAULT (_RTCC_IEN_OF_DEFAULT << 0) /**< Shifted mode DEFAULT for RTCC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 433 | #define RTCC_IEN_CC0 (0x1UL << 1) /**< CC0 Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 434 | #define _RTCC_IEN_CC0_SHIFT 1 /**< Shift value for RTCC_CC0 */ |
AnnaBridge | 171:3a7713b1edbc | 435 | #define _RTCC_IEN_CC0_MASK 0x2UL /**< Bit mask for RTCC_CC0 */ |
AnnaBridge | 171:3a7713b1edbc | 436 | #define _RTCC_IEN_CC0_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 437 | #define RTCC_IEN_CC0_DEFAULT (_RTCC_IEN_CC0_DEFAULT << 1) /**< Shifted mode DEFAULT for RTCC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 438 | #define RTCC_IEN_CC1 (0x1UL << 2) /**< CC1 Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 439 | #define _RTCC_IEN_CC1_SHIFT 2 /**< Shift value for RTCC_CC1 */ |
AnnaBridge | 171:3a7713b1edbc | 440 | #define _RTCC_IEN_CC1_MASK 0x4UL /**< Bit mask for RTCC_CC1 */ |
AnnaBridge | 171:3a7713b1edbc | 441 | #define _RTCC_IEN_CC1_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 442 | #define RTCC_IEN_CC1_DEFAULT (_RTCC_IEN_CC1_DEFAULT << 2) /**< Shifted mode DEFAULT for RTCC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 443 | #define RTCC_IEN_CC2 (0x1UL << 3) /**< CC2 Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 444 | #define _RTCC_IEN_CC2_SHIFT 3 /**< Shift value for RTCC_CC2 */ |
AnnaBridge | 171:3a7713b1edbc | 445 | #define _RTCC_IEN_CC2_MASK 0x8UL /**< Bit mask for RTCC_CC2 */ |
AnnaBridge | 171:3a7713b1edbc | 446 | #define _RTCC_IEN_CC2_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 447 | #define RTCC_IEN_CC2_DEFAULT (_RTCC_IEN_CC2_DEFAULT << 3) /**< Shifted mode DEFAULT for RTCC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 448 | #define RTCC_IEN_OSCFAIL (0x1UL << 4) /**< OSCFAIL Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 449 | #define _RTCC_IEN_OSCFAIL_SHIFT 4 /**< Shift value for RTCC_OSCFAIL */ |
AnnaBridge | 171:3a7713b1edbc | 450 | #define _RTCC_IEN_OSCFAIL_MASK 0x10UL /**< Bit mask for RTCC_OSCFAIL */ |
AnnaBridge | 171:3a7713b1edbc | 451 | #define _RTCC_IEN_OSCFAIL_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 452 | #define RTCC_IEN_OSCFAIL_DEFAULT (_RTCC_IEN_OSCFAIL_DEFAULT << 4) /**< Shifted mode DEFAULT for RTCC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 453 | #define RTCC_IEN_CNTTICK (0x1UL << 5) /**< CNTTICK Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 454 | #define _RTCC_IEN_CNTTICK_SHIFT 5 /**< Shift value for RTCC_CNTTICK */ |
AnnaBridge | 171:3a7713b1edbc | 455 | #define _RTCC_IEN_CNTTICK_MASK 0x20UL /**< Bit mask for RTCC_CNTTICK */ |
AnnaBridge | 171:3a7713b1edbc | 456 | #define _RTCC_IEN_CNTTICK_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 457 | #define RTCC_IEN_CNTTICK_DEFAULT (_RTCC_IEN_CNTTICK_DEFAULT << 5) /**< Shifted mode DEFAULT for RTCC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 458 | #define RTCC_IEN_MINTICK (0x1UL << 6) /**< MINTICK Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 459 | #define _RTCC_IEN_MINTICK_SHIFT 6 /**< Shift value for RTCC_MINTICK */ |
AnnaBridge | 171:3a7713b1edbc | 460 | #define _RTCC_IEN_MINTICK_MASK 0x40UL /**< Bit mask for RTCC_MINTICK */ |
AnnaBridge | 171:3a7713b1edbc | 461 | #define _RTCC_IEN_MINTICK_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 462 | #define RTCC_IEN_MINTICK_DEFAULT (_RTCC_IEN_MINTICK_DEFAULT << 6) /**< Shifted mode DEFAULT for RTCC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 463 | #define RTCC_IEN_HOURTICK (0x1UL << 7) /**< HOURTICK Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 464 | #define _RTCC_IEN_HOURTICK_SHIFT 7 /**< Shift value for RTCC_HOURTICK */ |
AnnaBridge | 171:3a7713b1edbc | 465 | #define _RTCC_IEN_HOURTICK_MASK 0x80UL /**< Bit mask for RTCC_HOURTICK */ |
AnnaBridge | 171:3a7713b1edbc | 466 | #define _RTCC_IEN_HOURTICK_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 467 | #define RTCC_IEN_HOURTICK_DEFAULT (_RTCC_IEN_HOURTICK_DEFAULT << 7) /**< Shifted mode DEFAULT for RTCC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 468 | #define RTCC_IEN_DAYTICK (0x1UL << 8) /**< DAYTICK Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 469 | #define _RTCC_IEN_DAYTICK_SHIFT 8 /**< Shift value for RTCC_DAYTICK */ |
AnnaBridge | 171:3a7713b1edbc | 470 | #define _RTCC_IEN_DAYTICK_MASK 0x100UL /**< Bit mask for RTCC_DAYTICK */ |
AnnaBridge | 171:3a7713b1edbc | 471 | #define _RTCC_IEN_DAYTICK_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 472 | #define RTCC_IEN_DAYTICK_DEFAULT (_RTCC_IEN_DAYTICK_DEFAULT << 8) /**< Shifted mode DEFAULT for RTCC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 473 | #define RTCC_IEN_DAYOWOF (0x1UL << 9) /**< DAYOWOF Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 474 | #define _RTCC_IEN_DAYOWOF_SHIFT 9 /**< Shift value for RTCC_DAYOWOF */ |
AnnaBridge | 171:3a7713b1edbc | 475 | #define _RTCC_IEN_DAYOWOF_MASK 0x200UL /**< Bit mask for RTCC_DAYOWOF */ |
AnnaBridge | 171:3a7713b1edbc | 476 | #define _RTCC_IEN_DAYOWOF_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 477 | #define RTCC_IEN_DAYOWOF_DEFAULT (_RTCC_IEN_DAYOWOF_DEFAULT << 9) /**< Shifted mode DEFAULT for RTCC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 478 | #define RTCC_IEN_MONTHTICK (0x1UL << 10) /**< MONTHTICK Interrupt Enable */ |
AnnaBridge | 171:3a7713b1edbc | 479 | #define _RTCC_IEN_MONTHTICK_SHIFT 10 /**< Shift value for RTCC_MONTHTICK */ |
AnnaBridge | 171:3a7713b1edbc | 480 | #define _RTCC_IEN_MONTHTICK_MASK 0x400UL /**< Bit mask for RTCC_MONTHTICK */ |
AnnaBridge | 171:3a7713b1edbc | 481 | #define _RTCC_IEN_MONTHTICK_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 482 | #define RTCC_IEN_MONTHTICK_DEFAULT (_RTCC_IEN_MONTHTICK_DEFAULT << 10) /**< Shifted mode DEFAULT for RTCC_IEN */ |
AnnaBridge | 171:3a7713b1edbc | 483 | |
AnnaBridge | 171:3a7713b1edbc | 484 | /* Bit fields for RTCC STATUS */ |
AnnaBridge | 171:3a7713b1edbc | 485 | #define _RTCC_STATUS_RESETVALUE 0x00000000UL /**< Default value for RTCC_STATUS */ |
AnnaBridge | 171:3a7713b1edbc | 486 | #define _RTCC_STATUS_MASK 0x00000000UL /**< Mask for RTCC_STATUS */ |
AnnaBridge | 171:3a7713b1edbc | 487 | |
AnnaBridge | 171:3a7713b1edbc | 488 | /* Bit fields for RTCC CMD */ |
AnnaBridge | 171:3a7713b1edbc | 489 | #define _RTCC_CMD_RESETVALUE 0x00000000UL /**< Default value for RTCC_CMD */ |
AnnaBridge | 171:3a7713b1edbc | 490 | #define _RTCC_CMD_MASK 0x00000001UL /**< Mask for RTCC_CMD */ |
AnnaBridge | 171:3a7713b1edbc | 491 | #define RTCC_CMD_CLRSTATUS (0x1UL << 0) /**< Clear RTCC_STATUS register. */ |
AnnaBridge | 171:3a7713b1edbc | 492 | #define _RTCC_CMD_CLRSTATUS_SHIFT 0 /**< Shift value for RTCC_CLRSTATUS */ |
AnnaBridge | 171:3a7713b1edbc | 493 | #define _RTCC_CMD_CLRSTATUS_MASK 0x1UL /**< Bit mask for RTCC_CLRSTATUS */ |
AnnaBridge | 171:3a7713b1edbc | 494 | #define _RTCC_CMD_CLRSTATUS_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_CMD */ |
AnnaBridge | 171:3a7713b1edbc | 495 | #define RTCC_CMD_CLRSTATUS_DEFAULT (_RTCC_CMD_CLRSTATUS_DEFAULT << 0) /**< Shifted mode DEFAULT for RTCC_CMD */ |
AnnaBridge | 171:3a7713b1edbc | 496 | |
AnnaBridge | 171:3a7713b1edbc | 497 | /* Bit fields for RTCC SYNCBUSY */ |
AnnaBridge | 171:3a7713b1edbc | 498 | #define _RTCC_SYNCBUSY_RESETVALUE 0x00000000UL /**< Default value for RTCC_SYNCBUSY */ |
AnnaBridge | 171:3a7713b1edbc | 499 | #define _RTCC_SYNCBUSY_MASK 0x00000020UL /**< Mask for RTCC_SYNCBUSY */ |
AnnaBridge | 171:3a7713b1edbc | 500 | #define RTCC_SYNCBUSY_CMD (0x1UL << 5) /**< CMD Register Busy */ |
AnnaBridge | 171:3a7713b1edbc | 501 | #define _RTCC_SYNCBUSY_CMD_SHIFT 5 /**< Shift value for RTCC_CMD */ |
AnnaBridge | 171:3a7713b1edbc | 502 | #define _RTCC_SYNCBUSY_CMD_MASK 0x20UL /**< Bit mask for RTCC_CMD */ |
AnnaBridge | 171:3a7713b1edbc | 503 | #define _RTCC_SYNCBUSY_CMD_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_SYNCBUSY */ |
AnnaBridge | 171:3a7713b1edbc | 504 | #define RTCC_SYNCBUSY_CMD_DEFAULT (_RTCC_SYNCBUSY_CMD_DEFAULT << 5) /**< Shifted mode DEFAULT for RTCC_SYNCBUSY */ |
AnnaBridge | 171:3a7713b1edbc | 505 | |
AnnaBridge | 171:3a7713b1edbc | 506 | /* Bit fields for RTCC POWERDOWN */ |
AnnaBridge | 171:3a7713b1edbc | 507 | #define _RTCC_POWERDOWN_RESETVALUE 0x00000000UL /**< Default value for RTCC_POWERDOWN */ |
AnnaBridge | 171:3a7713b1edbc | 508 | #define _RTCC_POWERDOWN_MASK 0x00000001UL /**< Mask for RTCC_POWERDOWN */ |
AnnaBridge | 171:3a7713b1edbc | 509 | #define RTCC_POWERDOWN_RAM (0x1UL << 0) /**< Retention RAM power-down */ |
AnnaBridge | 171:3a7713b1edbc | 510 | #define _RTCC_POWERDOWN_RAM_SHIFT 0 /**< Shift value for RTCC_RAM */ |
AnnaBridge | 171:3a7713b1edbc | 511 | #define _RTCC_POWERDOWN_RAM_MASK 0x1UL /**< Bit mask for RTCC_RAM */ |
AnnaBridge | 171:3a7713b1edbc | 512 | #define _RTCC_POWERDOWN_RAM_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_POWERDOWN */ |
AnnaBridge | 171:3a7713b1edbc | 513 | #define RTCC_POWERDOWN_RAM_DEFAULT (_RTCC_POWERDOWN_RAM_DEFAULT << 0) /**< Shifted mode DEFAULT for RTCC_POWERDOWN */ |
AnnaBridge | 171:3a7713b1edbc | 514 | |
AnnaBridge | 171:3a7713b1edbc | 515 | /* Bit fields for RTCC LOCK */ |
AnnaBridge | 171:3a7713b1edbc | 516 | #define _RTCC_LOCK_RESETVALUE 0x00000000UL /**< Default value for RTCC_LOCK */ |
AnnaBridge | 171:3a7713b1edbc | 517 | #define _RTCC_LOCK_MASK 0x0000FFFFUL /**< Mask for RTCC_LOCK */ |
AnnaBridge | 171:3a7713b1edbc | 518 | #define _RTCC_LOCK_LOCKKEY_SHIFT 0 /**< Shift value for RTCC_LOCKKEY */ |
AnnaBridge | 171:3a7713b1edbc | 519 | #define _RTCC_LOCK_LOCKKEY_MASK 0xFFFFUL /**< Bit mask for RTCC_LOCKKEY */ |
AnnaBridge | 171:3a7713b1edbc | 520 | #define _RTCC_LOCK_LOCKKEY_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_LOCK */ |
AnnaBridge | 171:3a7713b1edbc | 521 | #define _RTCC_LOCK_LOCKKEY_LOCK 0x00000000UL /**< Mode LOCK for RTCC_LOCK */ |
AnnaBridge | 171:3a7713b1edbc | 522 | #define _RTCC_LOCK_LOCKKEY_UNLOCKED 0x00000000UL /**< Mode UNLOCKED for RTCC_LOCK */ |
AnnaBridge | 171:3a7713b1edbc | 523 | #define _RTCC_LOCK_LOCKKEY_LOCKED 0x00000001UL /**< Mode LOCKED for RTCC_LOCK */ |
AnnaBridge | 171:3a7713b1edbc | 524 | #define _RTCC_LOCK_LOCKKEY_UNLOCK 0x0000AEE8UL /**< Mode UNLOCK for RTCC_LOCK */ |
AnnaBridge | 171:3a7713b1edbc | 525 | #define RTCC_LOCK_LOCKKEY_DEFAULT (_RTCC_LOCK_LOCKKEY_DEFAULT << 0) /**< Shifted mode DEFAULT for RTCC_LOCK */ |
AnnaBridge | 171:3a7713b1edbc | 526 | #define RTCC_LOCK_LOCKKEY_LOCK (_RTCC_LOCK_LOCKKEY_LOCK << 0) /**< Shifted mode LOCK for RTCC_LOCK */ |
AnnaBridge | 171:3a7713b1edbc | 527 | #define RTCC_LOCK_LOCKKEY_UNLOCKED (_RTCC_LOCK_LOCKKEY_UNLOCKED << 0) /**< Shifted mode UNLOCKED for RTCC_LOCK */ |
AnnaBridge | 171:3a7713b1edbc | 528 | #define RTCC_LOCK_LOCKKEY_LOCKED (_RTCC_LOCK_LOCKKEY_LOCKED << 0) /**< Shifted mode LOCKED for RTCC_LOCK */ |
AnnaBridge | 171:3a7713b1edbc | 529 | #define RTCC_LOCK_LOCKKEY_UNLOCK (_RTCC_LOCK_LOCKKEY_UNLOCK << 0) /**< Shifted mode UNLOCK for RTCC_LOCK */ |
AnnaBridge | 171:3a7713b1edbc | 530 | |
AnnaBridge | 171:3a7713b1edbc | 531 | /* Bit fields for RTCC EM4WUEN */ |
AnnaBridge | 171:3a7713b1edbc | 532 | #define _RTCC_EM4WUEN_RESETVALUE 0x00000000UL /**< Default value for RTCC_EM4WUEN */ |
AnnaBridge | 171:3a7713b1edbc | 533 | #define _RTCC_EM4WUEN_MASK 0x00000001UL /**< Mask for RTCC_EM4WUEN */ |
AnnaBridge | 171:3a7713b1edbc | 534 | #define RTCC_EM4WUEN_EM4WU (0x1UL << 0) /**< EM4 Wake-up enable */ |
AnnaBridge | 171:3a7713b1edbc | 535 | #define _RTCC_EM4WUEN_EM4WU_SHIFT 0 /**< Shift value for RTCC_EM4WU */ |
AnnaBridge | 171:3a7713b1edbc | 536 | #define _RTCC_EM4WUEN_EM4WU_MASK 0x1UL /**< Bit mask for RTCC_EM4WU */ |
AnnaBridge | 171:3a7713b1edbc | 537 | #define _RTCC_EM4WUEN_EM4WU_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_EM4WUEN */ |
AnnaBridge | 171:3a7713b1edbc | 538 | #define RTCC_EM4WUEN_EM4WU_DEFAULT (_RTCC_EM4WUEN_EM4WU_DEFAULT << 0) /**< Shifted mode DEFAULT for RTCC_EM4WUEN */ |
AnnaBridge | 171:3a7713b1edbc | 539 | |
AnnaBridge | 171:3a7713b1edbc | 540 | /* Bit fields for RTCC CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 541 | #define _RTCC_CC_CTRL_RESETVALUE 0x00000000UL /**< Default value for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 542 | #define _RTCC_CC_CTRL_MASK 0x0003FBFFUL /**< Mask for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 543 | #define _RTCC_CC_CTRL_MODE_SHIFT 0 /**< Shift value for CC_MODE */ |
AnnaBridge | 171:3a7713b1edbc | 544 | #define _RTCC_CC_CTRL_MODE_MASK 0x3UL /**< Bit mask for CC_MODE */ |
AnnaBridge | 171:3a7713b1edbc | 545 | #define _RTCC_CC_CTRL_MODE_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 546 | #define _RTCC_CC_CTRL_MODE_OFF 0x00000000UL /**< Mode OFF for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 547 | #define _RTCC_CC_CTRL_MODE_INPUTCAPTURE 0x00000001UL /**< Mode INPUTCAPTURE for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 548 | #define _RTCC_CC_CTRL_MODE_OUTPUTCOMPARE 0x00000002UL /**< Mode OUTPUTCOMPARE for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 549 | #define RTCC_CC_CTRL_MODE_DEFAULT (_RTCC_CC_CTRL_MODE_DEFAULT << 0) /**< Shifted mode DEFAULT for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 550 | #define RTCC_CC_CTRL_MODE_OFF (_RTCC_CC_CTRL_MODE_OFF << 0) /**< Shifted mode OFF for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 551 | #define RTCC_CC_CTRL_MODE_INPUTCAPTURE (_RTCC_CC_CTRL_MODE_INPUTCAPTURE << 0) /**< Shifted mode INPUTCAPTURE for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 552 | #define RTCC_CC_CTRL_MODE_OUTPUTCOMPARE (_RTCC_CC_CTRL_MODE_OUTPUTCOMPARE << 0) /**< Shifted mode OUTPUTCOMPARE for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 553 | #define _RTCC_CC_CTRL_CMOA_SHIFT 2 /**< Shift value for CC_CMOA */ |
AnnaBridge | 171:3a7713b1edbc | 554 | #define _RTCC_CC_CTRL_CMOA_MASK 0xCUL /**< Bit mask for CC_CMOA */ |
AnnaBridge | 171:3a7713b1edbc | 555 | #define _RTCC_CC_CTRL_CMOA_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 556 | #define _RTCC_CC_CTRL_CMOA_PULSE 0x00000000UL /**< Mode PULSE for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 557 | #define _RTCC_CC_CTRL_CMOA_TOGGLE 0x00000001UL /**< Mode TOGGLE for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 558 | #define _RTCC_CC_CTRL_CMOA_CLEAR 0x00000002UL /**< Mode CLEAR for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 559 | #define _RTCC_CC_CTRL_CMOA_SET 0x00000003UL /**< Mode SET for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 560 | #define RTCC_CC_CTRL_CMOA_DEFAULT (_RTCC_CC_CTRL_CMOA_DEFAULT << 2) /**< Shifted mode DEFAULT for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 561 | #define RTCC_CC_CTRL_CMOA_PULSE (_RTCC_CC_CTRL_CMOA_PULSE << 2) /**< Shifted mode PULSE for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 562 | #define RTCC_CC_CTRL_CMOA_TOGGLE (_RTCC_CC_CTRL_CMOA_TOGGLE << 2) /**< Shifted mode TOGGLE for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 563 | #define RTCC_CC_CTRL_CMOA_CLEAR (_RTCC_CC_CTRL_CMOA_CLEAR << 2) /**< Shifted mode CLEAR for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 564 | #define RTCC_CC_CTRL_CMOA_SET (_RTCC_CC_CTRL_CMOA_SET << 2) /**< Shifted mode SET for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 565 | #define _RTCC_CC_CTRL_ICEDGE_SHIFT 4 /**< Shift value for CC_ICEDGE */ |
AnnaBridge | 171:3a7713b1edbc | 566 | #define _RTCC_CC_CTRL_ICEDGE_MASK 0x30UL /**< Bit mask for CC_ICEDGE */ |
AnnaBridge | 171:3a7713b1edbc | 567 | #define _RTCC_CC_CTRL_ICEDGE_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 568 | #define _RTCC_CC_CTRL_ICEDGE_RISING 0x00000000UL /**< Mode RISING for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 569 | #define _RTCC_CC_CTRL_ICEDGE_FALLING 0x00000001UL /**< Mode FALLING for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 570 | #define _RTCC_CC_CTRL_ICEDGE_BOTH 0x00000002UL /**< Mode BOTH for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 571 | #define _RTCC_CC_CTRL_ICEDGE_NONE 0x00000003UL /**< Mode NONE for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 572 | #define RTCC_CC_CTRL_ICEDGE_DEFAULT (_RTCC_CC_CTRL_ICEDGE_DEFAULT << 4) /**< Shifted mode DEFAULT for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 573 | #define RTCC_CC_CTRL_ICEDGE_RISING (_RTCC_CC_CTRL_ICEDGE_RISING << 4) /**< Shifted mode RISING for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 574 | #define RTCC_CC_CTRL_ICEDGE_FALLING (_RTCC_CC_CTRL_ICEDGE_FALLING << 4) /**< Shifted mode FALLING for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 575 | #define RTCC_CC_CTRL_ICEDGE_BOTH (_RTCC_CC_CTRL_ICEDGE_BOTH << 4) /**< Shifted mode BOTH for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 576 | #define RTCC_CC_CTRL_ICEDGE_NONE (_RTCC_CC_CTRL_ICEDGE_NONE << 4) /**< Shifted mode NONE for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 577 | #define _RTCC_CC_CTRL_PRSSEL_SHIFT 6 /**< Shift value for CC_PRSSEL */ |
AnnaBridge | 171:3a7713b1edbc | 578 | #define _RTCC_CC_CTRL_PRSSEL_MASK 0x3C0UL /**< Bit mask for CC_PRSSEL */ |
AnnaBridge | 171:3a7713b1edbc | 579 | #define _RTCC_CC_CTRL_PRSSEL_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 580 | #define _RTCC_CC_CTRL_PRSSEL_PRSCH0 0x00000000UL /**< Mode PRSCH0 for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 581 | #define _RTCC_CC_CTRL_PRSSEL_PRSCH1 0x00000001UL /**< Mode PRSCH1 for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 582 | #define _RTCC_CC_CTRL_PRSSEL_PRSCH2 0x00000002UL /**< Mode PRSCH2 for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 583 | #define _RTCC_CC_CTRL_PRSSEL_PRSCH3 0x00000003UL /**< Mode PRSCH3 for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 584 | #define _RTCC_CC_CTRL_PRSSEL_PRSCH4 0x00000004UL /**< Mode PRSCH4 for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 585 | #define _RTCC_CC_CTRL_PRSSEL_PRSCH5 0x00000005UL /**< Mode PRSCH5 for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 586 | #define _RTCC_CC_CTRL_PRSSEL_PRSCH6 0x00000006UL /**< Mode PRSCH6 for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 587 | #define _RTCC_CC_CTRL_PRSSEL_PRSCH7 0x00000007UL /**< Mode PRSCH7 for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 588 | #define _RTCC_CC_CTRL_PRSSEL_PRSCH8 0x00000008UL /**< Mode PRSCH8 for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 589 | #define _RTCC_CC_CTRL_PRSSEL_PRSCH9 0x00000009UL /**< Mode PRSCH9 for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 590 | #define _RTCC_CC_CTRL_PRSSEL_PRSCH10 0x0000000AUL /**< Mode PRSCH10 for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 591 | #define _RTCC_CC_CTRL_PRSSEL_PRSCH11 0x0000000BUL /**< Mode PRSCH11 for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 592 | #define RTCC_CC_CTRL_PRSSEL_DEFAULT (_RTCC_CC_CTRL_PRSSEL_DEFAULT << 6) /**< Shifted mode DEFAULT for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 593 | #define RTCC_CC_CTRL_PRSSEL_PRSCH0 (_RTCC_CC_CTRL_PRSSEL_PRSCH0 << 6) /**< Shifted mode PRSCH0 for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 594 | #define RTCC_CC_CTRL_PRSSEL_PRSCH1 (_RTCC_CC_CTRL_PRSSEL_PRSCH1 << 6) /**< Shifted mode PRSCH1 for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 595 | #define RTCC_CC_CTRL_PRSSEL_PRSCH2 (_RTCC_CC_CTRL_PRSSEL_PRSCH2 << 6) /**< Shifted mode PRSCH2 for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 596 | #define RTCC_CC_CTRL_PRSSEL_PRSCH3 (_RTCC_CC_CTRL_PRSSEL_PRSCH3 << 6) /**< Shifted mode PRSCH3 for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 597 | #define RTCC_CC_CTRL_PRSSEL_PRSCH4 (_RTCC_CC_CTRL_PRSSEL_PRSCH4 << 6) /**< Shifted mode PRSCH4 for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 598 | #define RTCC_CC_CTRL_PRSSEL_PRSCH5 (_RTCC_CC_CTRL_PRSSEL_PRSCH5 << 6) /**< Shifted mode PRSCH5 for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 599 | #define RTCC_CC_CTRL_PRSSEL_PRSCH6 (_RTCC_CC_CTRL_PRSSEL_PRSCH6 << 6) /**< Shifted mode PRSCH6 for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 600 | #define RTCC_CC_CTRL_PRSSEL_PRSCH7 (_RTCC_CC_CTRL_PRSSEL_PRSCH7 << 6) /**< Shifted mode PRSCH7 for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 601 | #define RTCC_CC_CTRL_PRSSEL_PRSCH8 (_RTCC_CC_CTRL_PRSSEL_PRSCH8 << 6) /**< Shifted mode PRSCH8 for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 602 | #define RTCC_CC_CTRL_PRSSEL_PRSCH9 (_RTCC_CC_CTRL_PRSSEL_PRSCH9 << 6) /**< Shifted mode PRSCH9 for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 603 | #define RTCC_CC_CTRL_PRSSEL_PRSCH10 (_RTCC_CC_CTRL_PRSSEL_PRSCH10 << 6) /**< Shifted mode PRSCH10 for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 604 | #define RTCC_CC_CTRL_PRSSEL_PRSCH11 (_RTCC_CC_CTRL_PRSSEL_PRSCH11 << 6) /**< Shifted mode PRSCH11 for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 605 | #define RTCC_CC_CTRL_COMPBASE (0x1UL << 11) /**< Capture compare channel comparison base. */ |
AnnaBridge | 171:3a7713b1edbc | 606 | #define _RTCC_CC_CTRL_COMPBASE_SHIFT 11 /**< Shift value for CC_COMPBASE */ |
AnnaBridge | 171:3a7713b1edbc | 607 | #define _RTCC_CC_CTRL_COMPBASE_MASK 0x800UL /**< Bit mask for CC_COMPBASE */ |
AnnaBridge | 171:3a7713b1edbc | 608 | #define _RTCC_CC_CTRL_COMPBASE_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 609 | #define _RTCC_CC_CTRL_COMPBASE_CNT 0x00000000UL /**< Mode CNT for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 610 | #define _RTCC_CC_CTRL_COMPBASE_PRECNT 0x00000001UL /**< Mode PRECNT for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 611 | #define RTCC_CC_CTRL_COMPBASE_DEFAULT (_RTCC_CC_CTRL_COMPBASE_DEFAULT << 11) /**< Shifted mode DEFAULT for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 612 | #define RTCC_CC_CTRL_COMPBASE_CNT (_RTCC_CC_CTRL_COMPBASE_CNT << 11) /**< Shifted mode CNT for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 613 | #define RTCC_CC_CTRL_COMPBASE_PRECNT (_RTCC_CC_CTRL_COMPBASE_PRECNT << 11) /**< Shifted mode PRECNT for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 614 | #define _RTCC_CC_CTRL_COMPMASK_SHIFT 12 /**< Shift value for CC_COMPMASK */ |
AnnaBridge | 171:3a7713b1edbc | 615 | #define _RTCC_CC_CTRL_COMPMASK_MASK 0x1F000UL /**< Bit mask for CC_COMPMASK */ |
AnnaBridge | 171:3a7713b1edbc | 616 | #define _RTCC_CC_CTRL_COMPMASK_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 617 | #define RTCC_CC_CTRL_COMPMASK_DEFAULT (_RTCC_CC_CTRL_COMPMASK_DEFAULT << 12) /**< Shifted mode DEFAULT for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 618 | #define RTCC_CC_CTRL_DAYCC (0x1UL << 17) /**< Day Capture/Compare selection */ |
AnnaBridge | 171:3a7713b1edbc | 619 | #define _RTCC_CC_CTRL_DAYCC_SHIFT 17 /**< Shift value for CC_DAYCC */ |
AnnaBridge | 171:3a7713b1edbc | 620 | #define _RTCC_CC_CTRL_DAYCC_MASK 0x20000UL /**< Bit mask for CC_DAYCC */ |
AnnaBridge | 171:3a7713b1edbc | 621 | #define _RTCC_CC_CTRL_DAYCC_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 622 | #define _RTCC_CC_CTRL_DAYCC_MONTH 0x00000000UL /**< Mode MONTH for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 623 | #define _RTCC_CC_CTRL_DAYCC_WEEK 0x00000001UL /**< Mode WEEK for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 624 | #define RTCC_CC_CTRL_DAYCC_DEFAULT (_RTCC_CC_CTRL_DAYCC_DEFAULT << 17) /**< Shifted mode DEFAULT for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 625 | #define RTCC_CC_CTRL_DAYCC_MONTH (_RTCC_CC_CTRL_DAYCC_MONTH << 17) /**< Shifted mode MONTH for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 626 | #define RTCC_CC_CTRL_DAYCC_WEEK (_RTCC_CC_CTRL_DAYCC_WEEK << 17) /**< Shifted mode WEEK for RTCC_CC_CTRL */ |
AnnaBridge | 171:3a7713b1edbc | 627 | |
AnnaBridge | 171:3a7713b1edbc | 628 | /* Bit fields for RTCC CC_CCV */ |
AnnaBridge | 171:3a7713b1edbc | 629 | #define _RTCC_CC_CCV_RESETVALUE 0x00000000UL /**< Default value for RTCC_CC_CCV */ |
AnnaBridge | 171:3a7713b1edbc | 630 | #define _RTCC_CC_CCV_MASK 0xFFFFFFFFUL /**< Mask for RTCC_CC_CCV */ |
AnnaBridge | 171:3a7713b1edbc | 631 | #define _RTCC_CC_CCV_CCV_SHIFT 0 /**< Shift value for CC_CCV */ |
AnnaBridge | 171:3a7713b1edbc | 632 | #define _RTCC_CC_CCV_CCV_MASK 0xFFFFFFFFUL /**< Bit mask for CC_CCV */ |
AnnaBridge | 171:3a7713b1edbc | 633 | #define _RTCC_CC_CCV_CCV_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_CC_CCV */ |
AnnaBridge | 171:3a7713b1edbc | 634 | #define RTCC_CC_CCV_CCV_DEFAULT (_RTCC_CC_CCV_CCV_DEFAULT << 0) /**< Shifted mode DEFAULT for RTCC_CC_CCV */ |
AnnaBridge | 171:3a7713b1edbc | 635 | |
AnnaBridge | 171:3a7713b1edbc | 636 | /* Bit fields for RTCC CC_TIME */ |
AnnaBridge | 171:3a7713b1edbc | 637 | #define _RTCC_CC_TIME_RESETVALUE 0x00000000UL /**< Default value for RTCC_CC_TIME */ |
AnnaBridge | 171:3a7713b1edbc | 638 | #define _RTCC_CC_TIME_MASK 0x003F7F7FUL /**< Mask for RTCC_CC_TIME */ |
AnnaBridge | 171:3a7713b1edbc | 639 | #define _RTCC_CC_TIME_SECU_SHIFT 0 /**< Shift value for CC_SECU */ |
AnnaBridge | 171:3a7713b1edbc | 640 | #define _RTCC_CC_TIME_SECU_MASK 0xFUL /**< Bit mask for CC_SECU */ |
AnnaBridge | 171:3a7713b1edbc | 641 | #define _RTCC_CC_TIME_SECU_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_CC_TIME */ |
AnnaBridge | 171:3a7713b1edbc | 642 | #define RTCC_CC_TIME_SECU_DEFAULT (_RTCC_CC_TIME_SECU_DEFAULT << 0) /**< Shifted mode DEFAULT for RTCC_CC_TIME */ |
AnnaBridge | 171:3a7713b1edbc | 643 | #define _RTCC_CC_TIME_SECT_SHIFT 4 /**< Shift value for CC_SECT */ |
AnnaBridge | 171:3a7713b1edbc | 644 | #define _RTCC_CC_TIME_SECT_MASK 0x70UL /**< Bit mask for CC_SECT */ |
AnnaBridge | 171:3a7713b1edbc | 645 | #define _RTCC_CC_TIME_SECT_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_CC_TIME */ |
AnnaBridge | 171:3a7713b1edbc | 646 | #define RTCC_CC_TIME_SECT_DEFAULT (_RTCC_CC_TIME_SECT_DEFAULT << 4) /**< Shifted mode DEFAULT for RTCC_CC_TIME */ |
AnnaBridge | 171:3a7713b1edbc | 647 | #define _RTCC_CC_TIME_MINU_SHIFT 8 /**< Shift value for CC_MINU */ |
AnnaBridge | 171:3a7713b1edbc | 648 | #define _RTCC_CC_TIME_MINU_MASK 0xF00UL /**< Bit mask for CC_MINU */ |
AnnaBridge | 171:3a7713b1edbc | 649 | #define _RTCC_CC_TIME_MINU_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_CC_TIME */ |
AnnaBridge | 171:3a7713b1edbc | 650 | #define RTCC_CC_TIME_MINU_DEFAULT (_RTCC_CC_TIME_MINU_DEFAULT << 8) /**< Shifted mode DEFAULT for RTCC_CC_TIME */ |
AnnaBridge | 171:3a7713b1edbc | 651 | #define _RTCC_CC_TIME_MINT_SHIFT 12 /**< Shift value for CC_MINT */ |
AnnaBridge | 171:3a7713b1edbc | 652 | #define _RTCC_CC_TIME_MINT_MASK 0x7000UL /**< Bit mask for CC_MINT */ |
AnnaBridge | 171:3a7713b1edbc | 653 | #define _RTCC_CC_TIME_MINT_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_CC_TIME */ |
AnnaBridge | 171:3a7713b1edbc | 654 | #define RTCC_CC_TIME_MINT_DEFAULT (_RTCC_CC_TIME_MINT_DEFAULT << 12) /**< Shifted mode DEFAULT for RTCC_CC_TIME */ |
AnnaBridge | 171:3a7713b1edbc | 655 | #define _RTCC_CC_TIME_HOURU_SHIFT 16 /**< Shift value for CC_HOURU */ |
AnnaBridge | 171:3a7713b1edbc | 656 | #define _RTCC_CC_TIME_HOURU_MASK 0xF0000UL /**< Bit mask for CC_HOURU */ |
AnnaBridge | 171:3a7713b1edbc | 657 | #define _RTCC_CC_TIME_HOURU_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_CC_TIME */ |
AnnaBridge | 171:3a7713b1edbc | 658 | #define RTCC_CC_TIME_HOURU_DEFAULT (_RTCC_CC_TIME_HOURU_DEFAULT << 16) /**< Shifted mode DEFAULT for RTCC_CC_TIME */ |
AnnaBridge | 171:3a7713b1edbc | 659 | #define _RTCC_CC_TIME_HOURT_SHIFT 20 /**< Shift value for CC_HOURT */ |
AnnaBridge | 171:3a7713b1edbc | 660 | #define _RTCC_CC_TIME_HOURT_MASK 0x300000UL /**< Bit mask for CC_HOURT */ |
AnnaBridge | 171:3a7713b1edbc | 661 | #define _RTCC_CC_TIME_HOURT_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_CC_TIME */ |
AnnaBridge | 171:3a7713b1edbc | 662 | #define RTCC_CC_TIME_HOURT_DEFAULT (_RTCC_CC_TIME_HOURT_DEFAULT << 20) /**< Shifted mode DEFAULT for RTCC_CC_TIME */ |
AnnaBridge | 171:3a7713b1edbc | 663 | |
AnnaBridge | 171:3a7713b1edbc | 664 | /* Bit fields for RTCC CC_DATE */ |
AnnaBridge | 171:3a7713b1edbc | 665 | #define _RTCC_CC_DATE_RESETVALUE 0x00000000UL /**< Default value for RTCC_CC_DATE */ |
AnnaBridge | 171:3a7713b1edbc | 666 | #define _RTCC_CC_DATE_MASK 0x00001F3FUL /**< Mask for RTCC_CC_DATE */ |
AnnaBridge | 171:3a7713b1edbc | 667 | #define _RTCC_CC_DATE_DAYU_SHIFT 0 /**< Shift value for CC_DAYU */ |
AnnaBridge | 171:3a7713b1edbc | 668 | #define _RTCC_CC_DATE_DAYU_MASK 0xFUL /**< Bit mask for CC_DAYU */ |
AnnaBridge | 171:3a7713b1edbc | 669 | #define _RTCC_CC_DATE_DAYU_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_CC_DATE */ |
AnnaBridge | 171:3a7713b1edbc | 670 | #define RTCC_CC_DATE_DAYU_DEFAULT (_RTCC_CC_DATE_DAYU_DEFAULT << 0) /**< Shifted mode DEFAULT for RTCC_CC_DATE */ |
AnnaBridge | 171:3a7713b1edbc | 671 | #define _RTCC_CC_DATE_DAYT_SHIFT 4 /**< Shift value for CC_DAYT */ |
AnnaBridge | 171:3a7713b1edbc | 672 | #define _RTCC_CC_DATE_DAYT_MASK 0x30UL /**< Bit mask for CC_DAYT */ |
AnnaBridge | 171:3a7713b1edbc | 673 | #define _RTCC_CC_DATE_DAYT_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_CC_DATE */ |
AnnaBridge | 171:3a7713b1edbc | 674 | #define RTCC_CC_DATE_DAYT_DEFAULT (_RTCC_CC_DATE_DAYT_DEFAULT << 4) /**< Shifted mode DEFAULT for RTCC_CC_DATE */ |
AnnaBridge | 171:3a7713b1edbc | 675 | #define _RTCC_CC_DATE_MONTHU_SHIFT 8 /**< Shift value for CC_MONTHU */ |
AnnaBridge | 171:3a7713b1edbc | 676 | #define _RTCC_CC_DATE_MONTHU_MASK 0xF00UL /**< Bit mask for CC_MONTHU */ |
AnnaBridge | 171:3a7713b1edbc | 677 | #define _RTCC_CC_DATE_MONTHU_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_CC_DATE */ |
AnnaBridge | 171:3a7713b1edbc | 678 | #define RTCC_CC_DATE_MONTHU_DEFAULT (_RTCC_CC_DATE_MONTHU_DEFAULT << 8) /**< Shifted mode DEFAULT for RTCC_CC_DATE */ |
AnnaBridge | 171:3a7713b1edbc | 679 | #define RTCC_CC_DATE_MONTHT (0x1UL << 12) /**< Month, tens. */ |
AnnaBridge | 171:3a7713b1edbc | 680 | #define _RTCC_CC_DATE_MONTHT_SHIFT 12 /**< Shift value for CC_MONTHT */ |
AnnaBridge | 171:3a7713b1edbc | 681 | #define _RTCC_CC_DATE_MONTHT_MASK 0x1000UL /**< Bit mask for CC_MONTHT */ |
AnnaBridge | 171:3a7713b1edbc | 682 | #define _RTCC_CC_DATE_MONTHT_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_CC_DATE */ |
AnnaBridge | 171:3a7713b1edbc | 683 | #define RTCC_CC_DATE_MONTHT_DEFAULT (_RTCC_CC_DATE_MONTHT_DEFAULT << 12) /**< Shifted mode DEFAULT for RTCC_CC_DATE */ |
AnnaBridge | 171:3a7713b1edbc | 684 | |
AnnaBridge | 171:3a7713b1edbc | 685 | /* Bit fields for RTCC RET_REG */ |
AnnaBridge | 171:3a7713b1edbc | 686 | #define _RTCC_RET_REG_RESETVALUE 0x00000000UL /**< Default value for RTCC_RET_REG */ |
AnnaBridge | 171:3a7713b1edbc | 687 | #define _RTCC_RET_REG_MASK 0xFFFFFFFFUL /**< Mask for RTCC_RET_REG */ |
AnnaBridge | 171:3a7713b1edbc | 688 | #define _RTCC_RET_REG_REG_SHIFT 0 /**< Shift value for RET_REG */ |
AnnaBridge | 171:3a7713b1edbc | 689 | #define _RTCC_RET_REG_REG_MASK 0xFFFFFFFFUL /**< Bit mask for RET_REG */ |
AnnaBridge | 171:3a7713b1edbc | 690 | #define _RTCC_RET_REG_REG_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTCC_RET_REG */ |
AnnaBridge | 171:3a7713b1edbc | 691 | #define RTCC_RET_REG_REG_DEFAULT (_RTCC_RET_REG_REG_DEFAULT << 0) /**< Shifted mode DEFAULT for RTCC_RET_REG */ |
AnnaBridge | 171:3a7713b1edbc | 692 | |
AnnaBridge | 171:3a7713b1edbc | 693 | /** @} End of group EFM32PG12B_RTCC */ |
AnnaBridge | 171:3a7713b1edbc | 694 | /** @} End of group Parts */ |
AnnaBridge | 171:3a7713b1edbc | 695 |