The official Mbed 2 C/C++ SDK provides the software platform and libraries to build your applications.
Dependents: hello SerialTestv11 SerialTestv12 Sierpinski ... more
mbed 2
This is the mbed 2 library. If you'd like to learn about Mbed OS please see the mbed-os docs.
TARGET_ARCH_MAX/TOOLCHAIN_GCC_ARM/stm32f4xx_hal_cortex.h@172:65be27845400, 2019-02-20 (annotated)
- Committer:
- AnnaBridge
- Date:
- Wed Feb 20 20:53:29 2019 +0000
- Revision:
- 172:65be27845400
- Parent:
- 171:3a7713b1edbc
mbed library release version 165
Who changed what in which revision?
User | Revision | Line number | New contents of line |
---|---|---|---|
Anna Bridge |
160:5571c4ff569f | 1 | /** |
Anna Bridge |
160:5571c4ff569f | 2 | ****************************************************************************** |
Anna Bridge |
160:5571c4ff569f | 3 | * @file stm32f4xx_hal_cortex.h |
Anna Bridge |
160:5571c4ff569f | 4 | * @author MCD Application Team |
Anna Bridge |
160:5571c4ff569f | 5 | * @brief Header file of CORTEX HAL module. |
Anna Bridge |
160:5571c4ff569f | 6 | ****************************************************************************** |
Anna Bridge |
160:5571c4ff569f | 7 | * @attention |
Anna Bridge |
160:5571c4ff569f | 8 | * |
Anna Bridge |
160:5571c4ff569f | 9 | * <h2><center>© COPYRIGHT(c) 2017 STMicroelectronics</center></h2> |
Anna Bridge |
160:5571c4ff569f | 10 | * |
Anna Bridge |
160:5571c4ff569f | 11 | * Redistribution and use in source and binary forms, with or without modification, |
Anna Bridge |
160:5571c4ff569f | 12 | * are permitted provided that the following conditions are met: |
Anna Bridge |
160:5571c4ff569f | 13 | * 1. Redistributions of source code must retain the above copyright notice, |
Anna Bridge |
160:5571c4ff569f | 14 | * this list of conditions and the following disclaimer. |
Anna Bridge |
160:5571c4ff569f | 15 | * 2. Redistributions in binary form must reproduce the above copyright notice, |
Anna Bridge |
160:5571c4ff569f | 16 | * this list of conditions and the following disclaimer in the documentation |
Anna Bridge |
160:5571c4ff569f | 17 | * and/or other materials provided with the distribution. |
Anna Bridge |
160:5571c4ff569f | 18 | * 3. Neither the name of STMicroelectronics nor the names of its contributors |
Anna Bridge |
160:5571c4ff569f | 19 | * may be used to endorse or promote products derived from this software |
Anna Bridge |
160:5571c4ff569f | 20 | * without specific prior written permission. |
Anna Bridge |
160:5571c4ff569f | 21 | * |
Anna Bridge |
160:5571c4ff569f | 22 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
Anna Bridge |
160:5571c4ff569f | 23 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
Anna Bridge |
160:5571c4ff569f | 24 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE |
Anna Bridge |
160:5571c4ff569f | 25 | * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE |
Anna Bridge |
160:5571c4ff569f | 26 | * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL |
Anna Bridge |
160:5571c4ff569f | 27 | * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR |
Anna Bridge |
160:5571c4ff569f | 28 | * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER |
Anna Bridge |
160:5571c4ff569f | 29 | * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, |
Anna Bridge |
160:5571c4ff569f | 30 | * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE |
Anna Bridge |
160:5571c4ff569f | 31 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
Anna Bridge |
160:5571c4ff569f | 32 | * |
Anna Bridge |
160:5571c4ff569f | 33 | ****************************************************************************** |
Anna Bridge |
160:5571c4ff569f | 34 | */ |
Anna Bridge |
160:5571c4ff569f | 35 | |
Anna Bridge |
160:5571c4ff569f | 36 | /* Define to prevent recursive inclusion -------------------------------------*/ |
Anna Bridge |
160:5571c4ff569f | 37 | #ifndef __STM32F4xx_HAL_CORTEX_H |
Anna Bridge |
160:5571c4ff569f | 38 | #define __STM32F4xx_HAL_CORTEX_H |
Anna Bridge |
160:5571c4ff569f | 39 | |
Anna Bridge |
160:5571c4ff569f | 40 | #ifdef __cplusplus |
Anna Bridge |
160:5571c4ff569f | 41 | extern "C" { |
Anna Bridge |
160:5571c4ff569f | 42 | #endif |
Anna Bridge |
160:5571c4ff569f | 43 | |
Anna Bridge |
160:5571c4ff569f | 44 | /* Includes ------------------------------------------------------------------*/ |
Anna Bridge |
160:5571c4ff569f | 45 | #include "stm32f4xx_hal_def.h" |
Anna Bridge |
160:5571c4ff569f | 46 | |
Anna Bridge |
160:5571c4ff569f | 47 | /** @addtogroup STM32F4xx_HAL_Driver |
Anna Bridge |
160:5571c4ff569f | 48 | * @{ |
Anna Bridge |
160:5571c4ff569f | 49 | */ |
Anna Bridge |
160:5571c4ff569f | 50 | |
Anna Bridge |
160:5571c4ff569f | 51 | /** @addtogroup CORTEX |
Anna Bridge |
160:5571c4ff569f | 52 | * @{ |
Anna Bridge |
160:5571c4ff569f | 53 | */ |
Anna Bridge |
160:5571c4ff569f | 54 | /* Exported types ------------------------------------------------------------*/ |
Anna Bridge |
160:5571c4ff569f | 55 | /** @defgroup CORTEX_Exported_Types Cortex Exported Types |
Anna Bridge |
160:5571c4ff569f | 56 | * @{ |
Anna Bridge |
160:5571c4ff569f | 57 | */ |
Anna Bridge |
160:5571c4ff569f | 58 | |
Anna Bridge |
160:5571c4ff569f | 59 | #if (__MPU_PRESENT == 1U) |
Anna Bridge |
160:5571c4ff569f | 60 | /** @defgroup CORTEX_MPU_Region_Initialization_Structure_definition MPU Region Initialization Structure Definition |
Anna Bridge |
160:5571c4ff569f | 61 | * @brief MPU Region initialization structure |
Anna Bridge |
160:5571c4ff569f | 62 | * @{ |
Anna Bridge |
160:5571c4ff569f | 63 | */ |
Anna Bridge |
160:5571c4ff569f | 64 | typedef struct |
Anna Bridge |
160:5571c4ff569f | 65 | { |
Anna Bridge |
160:5571c4ff569f | 66 | uint8_t Enable; /*!< Specifies the status of the region. |
Anna Bridge |
160:5571c4ff569f | 67 | This parameter can be a value of @ref CORTEX_MPU_Region_Enable */ |
Anna Bridge |
160:5571c4ff569f | 68 | uint8_t Number; /*!< Specifies the number of the region to protect. |
Anna Bridge |
160:5571c4ff569f | 69 | This parameter can be a value of @ref CORTEX_MPU_Region_Number */ |
Anna Bridge |
160:5571c4ff569f | 70 | uint32_t BaseAddress; /*!< Specifies the base address of the region to protect. */ |
Anna Bridge |
160:5571c4ff569f | 71 | uint8_t Size; /*!< Specifies the size of the region to protect. |
Anna Bridge |
160:5571c4ff569f | 72 | This parameter can be a value of @ref CORTEX_MPU_Region_Size */ |
Anna Bridge |
160:5571c4ff569f | 73 | uint8_t SubRegionDisable; /*!< Specifies the number of the subregion protection to disable. |
Anna Bridge |
160:5571c4ff569f | 74 | This parameter must be a number between Min_Data = 0x00 and Max_Data = 0xFF */ |
Anna Bridge |
160:5571c4ff569f | 75 | uint8_t TypeExtField; /*!< Specifies the TEX field level. |
Anna Bridge |
160:5571c4ff569f | 76 | This parameter can be a value of @ref CORTEX_MPU_TEX_Levels */ |
Anna Bridge |
160:5571c4ff569f | 77 | uint8_t AccessPermission; /*!< Specifies the region access permission type. |
Anna Bridge |
160:5571c4ff569f | 78 | This parameter can be a value of @ref CORTEX_MPU_Region_Permission_Attributes */ |
Anna Bridge |
160:5571c4ff569f | 79 | uint8_t DisableExec; /*!< Specifies the instruction access status. |
Anna Bridge |
160:5571c4ff569f | 80 | This parameter can be a value of @ref CORTEX_MPU_Instruction_Access */ |
Anna Bridge |
160:5571c4ff569f | 81 | uint8_t IsShareable; /*!< Specifies the shareability status of the protected region. |
Anna Bridge |
160:5571c4ff569f | 82 | This parameter can be a value of @ref CORTEX_MPU_Access_Shareable */ |
Anna Bridge |
160:5571c4ff569f | 83 | uint8_t IsCacheable; /*!< Specifies the cacheable status of the region protected. |
Anna Bridge |
160:5571c4ff569f | 84 | This parameter can be a value of @ref CORTEX_MPU_Access_Cacheable */ |
Anna Bridge |
160:5571c4ff569f | 85 | uint8_t IsBufferable; /*!< Specifies the bufferable status of the protected region. |
Anna Bridge |
160:5571c4ff569f | 86 | This parameter can be a value of @ref CORTEX_MPU_Access_Bufferable */ |
Anna Bridge |
160:5571c4ff569f | 87 | }MPU_Region_InitTypeDef; |
Anna Bridge |
160:5571c4ff569f | 88 | /** |
Anna Bridge |
160:5571c4ff569f | 89 | * @} |
Anna Bridge |
160:5571c4ff569f | 90 | */ |
Anna Bridge |
160:5571c4ff569f | 91 | #endif /* __MPU_PRESENT */ |
Anna Bridge |
160:5571c4ff569f | 92 | |
Anna Bridge |
160:5571c4ff569f | 93 | /** |
Anna Bridge |
160:5571c4ff569f | 94 | * @} |
Anna Bridge |
160:5571c4ff569f | 95 | */ |
Anna Bridge |
160:5571c4ff569f | 96 | |
Anna Bridge |
160:5571c4ff569f | 97 | /* Exported constants --------------------------------------------------------*/ |
Anna Bridge |
160:5571c4ff569f | 98 | |
Anna Bridge |
160:5571c4ff569f | 99 | /** @defgroup CORTEX_Exported_Constants CORTEX Exported Constants |
Anna Bridge |
160:5571c4ff569f | 100 | * @{ |
Anna Bridge |
160:5571c4ff569f | 101 | */ |
Anna Bridge |
160:5571c4ff569f | 102 | |
Anna Bridge |
160:5571c4ff569f | 103 | /** @defgroup CORTEX_Preemption_Priority_Group CORTEX Preemption Priority Group |
Anna Bridge |
160:5571c4ff569f | 104 | * @{ |
Anna Bridge |
160:5571c4ff569f | 105 | */ |
Anna Bridge |
160:5571c4ff569f | 106 | #define NVIC_PRIORITYGROUP_0 0x00000007U /*!< 0 bits for pre-emption priority |
Anna Bridge |
160:5571c4ff569f | 107 | 4 bits for subpriority */ |
Anna Bridge |
160:5571c4ff569f | 108 | #define NVIC_PRIORITYGROUP_1 0x00000006U /*!< 1 bits for pre-emption priority |
Anna Bridge |
160:5571c4ff569f | 109 | 3 bits for subpriority */ |
Anna Bridge |
160:5571c4ff569f | 110 | #define NVIC_PRIORITYGROUP_2 0x00000005U /*!< 2 bits for pre-emption priority |
Anna Bridge |
160:5571c4ff569f | 111 | 2 bits for subpriority */ |
Anna Bridge |
160:5571c4ff569f | 112 | #define NVIC_PRIORITYGROUP_3 0x00000004U /*!< 3 bits for pre-emption priority |
Anna Bridge |
160:5571c4ff569f | 113 | 1 bits for subpriority */ |
Anna Bridge |
160:5571c4ff569f | 114 | #define NVIC_PRIORITYGROUP_4 0x00000003U /*!< 4 bits for pre-emption priority |
Anna Bridge |
160:5571c4ff569f | 115 | 0 bits for subpriority */ |
Anna Bridge |
160:5571c4ff569f | 116 | /** |
Anna Bridge |
160:5571c4ff569f | 117 | * @} |
Anna Bridge |
160:5571c4ff569f | 118 | */ |
Anna Bridge |
160:5571c4ff569f | 119 | |
Anna Bridge |
160:5571c4ff569f | 120 | /** @defgroup CORTEX_SysTick_clock_source CORTEX _SysTick clock source |
Anna Bridge |
160:5571c4ff569f | 121 | * @{ |
Anna Bridge |
160:5571c4ff569f | 122 | */ |
Anna Bridge |
160:5571c4ff569f | 123 | #define SYSTICK_CLKSOURCE_HCLK_DIV8 0x00000000U |
Anna Bridge |
160:5571c4ff569f | 124 | #define SYSTICK_CLKSOURCE_HCLK 0x00000004U |
Anna Bridge |
160:5571c4ff569f | 125 | |
Anna Bridge |
160:5571c4ff569f | 126 | /** |
Anna Bridge |
160:5571c4ff569f | 127 | * @} |
Anna Bridge |
160:5571c4ff569f | 128 | */ |
Anna Bridge |
160:5571c4ff569f | 129 | |
Anna Bridge |
160:5571c4ff569f | 130 | #if (__MPU_PRESENT == 1) |
Anna Bridge |
160:5571c4ff569f | 131 | /** @defgroup CORTEX_MPU_HFNMI_PRIVDEF_Control MPU HFNMI and PRIVILEGED Access control |
Anna Bridge |
160:5571c4ff569f | 132 | * @{ |
Anna Bridge |
160:5571c4ff569f | 133 | */ |
Anna Bridge |
160:5571c4ff569f | 134 | #define MPU_HFNMI_PRIVDEF_NONE 0x00000000U |
Anna Bridge |
160:5571c4ff569f | 135 | #define MPU_HARDFAULT_NMI MPU_CTRL_HFNMIENA_Msk |
Anna Bridge |
160:5571c4ff569f | 136 | #define MPU_PRIVILEGED_DEFAULT MPU_CTRL_PRIVDEFENA_Msk |
Anna Bridge |
160:5571c4ff569f | 137 | #define MPU_HFNMI_PRIVDEF (MPU_CTRL_HFNMIENA_Msk | MPU_CTRL_PRIVDEFENA_Msk) |
Anna Bridge |
160:5571c4ff569f | 138 | |
Anna Bridge |
160:5571c4ff569f | 139 | /** |
Anna Bridge |
160:5571c4ff569f | 140 | * @} |
Anna Bridge |
160:5571c4ff569f | 141 | */ |
Anna Bridge |
160:5571c4ff569f | 142 | |
Anna Bridge |
160:5571c4ff569f | 143 | /** @defgroup CORTEX_MPU_Region_Enable CORTEX MPU Region Enable |
Anna Bridge |
160:5571c4ff569f | 144 | * @{ |
Anna Bridge |
160:5571c4ff569f | 145 | */ |
Anna Bridge |
160:5571c4ff569f | 146 | #define MPU_REGION_ENABLE ((uint8_t)0x01) |
Anna Bridge |
160:5571c4ff569f | 147 | #define MPU_REGION_DISABLE ((uint8_t)0x00) |
Anna Bridge |
160:5571c4ff569f | 148 | /** |
Anna Bridge |
160:5571c4ff569f | 149 | * @} |
Anna Bridge |
160:5571c4ff569f | 150 | */ |
Anna Bridge |
160:5571c4ff569f | 151 | |
Anna Bridge |
160:5571c4ff569f | 152 | /** @defgroup CORTEX_MPU_Instruction_Access CORTEX MPU Instruction Access |
Anna Bridge |
160:5571c4ff569f | 153 | * @{ |
Anna Bridge |
160:5571c4ff569f | 154 | */ |
Anna Bridge |
160:5571c4ff569f | 155 | #define MPU_INSTRUCTION_ACCESS_ENABLE ((uint8_t)0x00) |
Anna Bridge |
160:5571c4ff569f | 156 | #define MPU_INSTRUCTION_ACCESS_DISABLE ((uint8_t)0x01) |
Anna Bridge |
160:5571c4ff569f | 157 | /** |
Anna Bridge |
160:5571c4ff569f | 158 | * @} |
Anna Bridge |
160:5571c4ff569f | 159 | */ |
Anna Bridge |
160:5571c4ff569f | 160 | |
Anna Bridge |
160:5571c4ff569f | 161 | /** @defgroup CORTEX_MPU_Access_Shareable CORTEX MPU Instruction Access Shareable |
Anna Bridge |
160:5571c4ff569f | 162 | * @{ |
Anna Bridge |
160:5571c4ff569f | 163 | */ |
Anna Bridge |
160:5571c4ff569f | 164 | #define MPU_ACCESS_SHAREABLE ((uint8_t)0x01) |
Anna Bridge |
160:5571c4ff569f | 165 | #define MPU_ACCESS_NOT_SHAREABLE ((uint8_t)0x00) |
Anna Bridge |
160:5571c4ff569f | 166 | /** |
Anna Bridge |
160:5571c4ff569f | 167 | * @} |
Anna Bridge |
160:5571c4ff569f | 168 | */ |
Anna Bridge |
160:5571c4ff569f | 169 | |
Anna Bridge |
160:5571c4ff569f | 170 | /** @defgroup CORTEX_MPU_Access_Cacheable CORTEX MPU Instruction Access Cacheable |
Anna Bridge |
160:5571c4ff569f | 171 | * @{ |
Anna Bridge |
160:5571c4ff569f | 172 | */ |
Anna Bridge |
160:5571c4ff569f | 173 | #define MPU_ACCESS_CACHEABLE ((uint8_t)0x01) |
Anna Bridge |
160:5571c4ff569f | 174 | #define MPU_ACCESS_NOT_CACHEABLE ((uint8_t)0x00) |
Anna Bridge |
160:5571c4ff569f | 175 | /** |
Anna Bridge |
160:5571c4ff569f | 176 | * @} |
Anna Bridge |
160:5571c4ff569f | 177 | */ |
Anna Bridge |
160:5571c4ff569f | 178 | |
Anna Bridge |
160:5571c4ff569f | 179 | /** @defgroup CORTEX_MPU_Access_Bufferable CORTEX MPU Instruction Access Bufferable |
Anna Bridge |
160:5571c4ff569f | 180 | * @{ |
Anna Bridge |
160:5571c4ff569f | 181 | */ |
Anna Bridge |
160:5571c4ff569f | 182 | #define MPU_ACCESS_BUFFERABLE ((uint8_t)0x01) |
Anna Bridge |
160:5571c4ff569f | 183 | #define MPU_ACCESS_NOT_BUFFERABLE ((uint8_t)0x00) |
Anna Bridge |
160:5571c4ff569f | 184 | /** |
Anna Bridge |
160:5571c4ff569f | 185 | * @} |
Anna Bridge |
160:5571c4ff569f | 186 | */ |
Anna Bridge |
160:5571c4ff569f | 187 | |
Anna Bridge |
160:5571c4ff569f | 188 | /** @defgroup CORTEX_MPU_TEX_Levels MPU TEX Levels |
Anna Bridge |
160:5571c4ff569f | 189 | * @{ |
Anna Bridge |
160:5571c4ff569f | 190 | */ |
Anna Bridge |
160:5571c4ff569f | 191 | #define MPU_TEX_LEVEL0 ((uint8_t)0x00) |
Anna Bridge |
160:5571c4ff569f | 192 | #define MPU_TEX_LEVEL1 ((uint8_t)0x01) |
Anna Bridge |
160:5571c4ff569f | 193 | #define MPU_TEX_LEVEL2 ((uint8_t)0x02) |
Anna Bridge |
160:5571c4ff569f | 194 | /** |
Anna Bridge |
160:5571c4ff569f | 195 | * @} |
Anna Bridge |
160:5571c4ff569f | 196 | */ |
Anna Bridge |
160:5571c4ff569f | 197 | |
Anna Bridge |
160:5571c4ff569f | 198 | /** @defgroup CORTEX_MPU_Region_Size CORTEX MPU Region Size |
Anna Bridge |
160:5571c4ff569f | 199 | * @{ |
Anna Bridge |
160:5571c4ff569f | 200 | */ |
Anna Bridge |
160:5571c4ff569f | 201 | #define MPU_REGION_SIZE_32B ((uint8_t)0x04) |
Anna Bridge |
160:5571c4ff569f | 202 | #define MPU_REGION_SIZE_64B ((uint8_t)0x05) |
Anna Bridge |
160:5571c4ff569f | 203 | #define MPU_REGION_SIZE_128B ((uint8_t)0x06) |
Anna Bridge |
160:5571c4ff569f | 204 | #define MPU_REGION_SIZE_256B ((uint8_t)0x07) |
Anna Bridge |
160:5571c4ff569f | 205 | #define MPU_REGION_SIZE_512B ((uint8_t)0x08) |
Anna Bridge |
160:5571c4ff569f | 206 | #define MPU_REGION_SIZE_1KB ((uint8_t)0x09) |
Anna Bridge |
160:5571c4ff569f | 207 | #define MPU_REGION_SIZE_2KB ((uint8_t)0x0A) |
Anna Bridge |
160:5571c4ff569f | 208 | #define MPU_REGION_SIZE_4KB ((uint8_t)0x0B) |
Anna Bridge |
160:5571c4ff569f | 209 | #define MPU_REGION_SIZE_8KB ((uint8_t)0x0C) |
Anna Bridge |
160:5571c4ff569f | 210 | #define MPU_REGION_SIZE_16KB ((uint8_t)0x0D) |
Anna Bridge |
160:5571c4ff569f | 211 | #define MPU_REGION_SIZE_32KB ((uint8_t)0x0E) |
Anna Bridge |
160:5571c4ff569f | 212 | #define MPU_REGION_SIZE_64KB ((uint8_t)0x0F) |
Anna Bridge |
160:5571c4ff569f | 213 | #define MPU_REGION_SIZE_128KB ((uint8_t)0x10) |
Anna Bridge |
160:5571c4ff569f | 214 | #define MPU_REGION_SIZE_256KB ((uint8_t)0x11) |
Anna Bridge |
160:5571c4ff569f | 215 | #define MPU_REGION_SIZE_512KB ((uint8_t)0x12) |
Anna Bridge |
160:5571c4ff569f | 216 | #define MPU_REGION_SIZE_1MB ((uint8_t)0x13) |
Anna Bridge |
160:5571c4ff569f | 217 | #define MPU_REGION_SIZE_2MB ((uint8_t)0x14) |
Anna Bridge |
160:5571c4ff569f | 218 | #define MPU_REGION_SIZE_4MB ((uint8_t)0x15) |
Anna Bridge |
160:5571c4ff569f | 219 | #define MPU_REGION_SIZE_8MB ((uint8_t)0x16) |
Anna Bridge |
160:5571c4ff569f | 220 | #define MPU_REGION_SIZE_16MB ((uint8_t)0x17) |
Anna Bridge |
160:5571c4ff569f | 221 | #define MPU_REGION_SIZE_32MB ((uint8_t)0x18) |
Anna Bridge |
160:5571c4ff569f | 222 | #define MPU_REGION_SIZE_64MB ((uint8_t)0x19) |
Anna Bridge |
160:5571c4ff569f | 223 | #define MPU_REGION_SIZE_128MB ((uint8_t)0x1A) |
Anna Bridge |
160:5571c4ff569f | 224 | #define MPU_REGION_SIZE_256MB ((uint8_t)0x1B) |
Anna Bridge |
160:5571c4ff569f | 225 | #define MPU_REGION_SIZE_512MB ((uint8_t)0x1C) |
Anna Bridge |
160:5571c4ff569f | 226 | #define MPU_REGION_SIZE_1GB ((uint8_t)0x1D) |
Anna Bridge |
160:5571c4ff569f | 227 | #define MPU_REGION_SIZE_2GB ((uint8_t)0x1E) |
Anna Bridge |
160:5571c4ff569f | 228 | #define MPU_REGION_SIZE_4GB ((uint8_t)0x1F) |
Anna Bridge |
160:5571c4ff569f | 229 | /** |
Anna Bridge |
160:5571c4ff569f | 230 | * @} |
Anna Bridge |
160:5571c4ff569f | 231 | */ |
Anna Bridge |
160:5571c4ff569f | 232 | |
Anna Bridge |
160:5571c4ff569f | 233 | /** @defgroup CORTEX_MPU_Region_Permission_Attributes CORTEX MPU Region Permission Attributes |
Anna Bridge |
160:5571c4ff569f | 234 | * @{ |
Anna Bridge |
160:5571c4ff569f | 235 | */ |
Anna Bridge |
160:5571c4ff569f | 236 | #define MPU_REGION_NO_ACCESS ((uint8_t)0x00) |
Anna Bridge |
160:5571c4ff569f | 237 | #define MPU_REGION_PRIV_RW ((uint8_t)0x01) |
Anna Bridge |
160:5571c4ff569f | 238 | #define MPU_REGION_PRIV_RW_URO ((uint8_t)0x02) |
Anna Bridge |
160:5571c4ff569f | 239 | #define MPU_REGION_FULL_ACCESS ((uint8_t)0x03) |
Anna Bridge |
160:5571c4ff569f | 240 | #define MPU_REGION_PRIV_RO ((uint8_t)0x05) |
Anna Bridge |
160:5571c4ff569f | 241 | #define MPU_REGION_PRIV_RO_URO ((uint8_t)0x06) |
Anna Bridge |
160:5571c4ff569f | 242 | /** |
Anna Bridge |
160:5571c4ff569f | 243 | * @} |
Anna Bridge |
160:5571c4ff569f | 244 | */ |
Anna Bridge |
160:5571c4ff569f | 245 | |
Anna Bridge |
160:5571c4ff569f | 246 | /** @defgroup CORTEX_MPU_Region_Number CORTEX MPU Region Number |
Anna Bridge |
160:5571c4ff569f | 247 | * @{ |
Anna Bridge |
160:5571c4ff569f | 248 | */ |
Anna Bridge |
160:5571c4ff569f | 249 | #define MPU_REGION_NUMBER0 ((uint8_t)0x00) |
Anna Bridge |
160:5571c4ff569f | 250 | #define MPU_REGION_NUMBER1 ((uint8_t)0x01) |
Anna Bridge |
160:5571c4ff569f | 251 | #define MPU_REGION_NUMBER2 ((uint8_t)0x02) |
Anna Bridge |
160:5571c4ff569f | 252 | #define MPU_REGION_NUMBER3 ((uint8_t)0x03) |
Anna Bridge |
160:5571c4ff569f | 253 | #define MPU_REGION_NUMBER4 ((uint8_t)0x04) |
Anna Bridge |
160:5571c4ff569f | 254 | #define MPU_REGION_NUMBER5 ((uint8_t)0x05) |
Anna Bridge |
160:5571c4ff569f | 255 | #define MPU_REGION_NUMBER6 ((uint8_t)0x06) |
Anna Bridge |
160:5571c4ff569f | 256 | #define MPU_REGION_NUMBER7 ((uint8_t)0x07) |
Anna Bridge |
160:5571c4ff569f | 257 | /** |
Anna Bridge |
160:5571c4ff569f | 258 | * @} |
Anna Bridge |
160:5571c4ff569f | 259 | */ |
Anna Bridge |
160:5571c4ff569f | 260 | #endif /* __MPU_PRESENT */ |
Anna Bridge |
160:5571c4ff569f | 261 | |
Anna Bridge |
160:5571c4ff569f | 262 | /** |
Anna Bridge |
160:5571c4ff569f | 263 | * @} |
Anna Bridge |
160:5571c4ff569f | 264 | */ |
Anna Bridge |
160:5571c4ff569f | 265 | |
Anna Bridge |
160:5571c4ff569f | 266 | |
Anna Bridge |
160:5571c4ff569f | 267 | /* Exported Macros -----------------------------------------------------------*/ |
Anna Bridge |
160:5571c4ff569f | 268 | |
Anna Bridge |
160:5571c4ff569f | 269 | /* Exported functions --------------------------------------------------------*/ |
Anna Bridge |
160:5571c4ff569f | 270 | /** @addtogroup CORTEX_Exported_Functions |
Anna Bridge |
160:5571c4ff569f | 271 | * @{ |
Anna Bridge |
160:5571c4ff569f | 272 | */ |
Anna Bridge |
160:5571c4ff569f | 273 | |
Anna Bridge |
160:5571c4ff569f | 274 | /** @addtogroup CORTEX_Exported_Functions_Group1 |
Anna Bridge |
160:5571c4ff569f | 275 | * @{ |
Anna Bridge |
160:5571c4ff569f | 276 | */ |
Anna Bridge |
160:5571c4ff569f | 277 | /* Initialization and de-initialization functions *****************************/ |
Anna Bridge |
160:5571c4ff569f | 278 | void HAL_NVIC_SetPriorityGrouping(uint32_t PriorityGroup); |
Anna Bridge |
160:5571c4ff569f | 279 | void HAL_NVIC_SetPriority(IRQn_Type IRQn, uint32_t PreemptPriority, uint32_t SubPriority); |
Anna Bridge |
160:5571c4ff569f | 280 | void HAL_NVIC_EnableIRQ(IRQn_Type IRQn); |
Anna Bridge |
160:5571c4ff569f | 281 | void HAL_NVIC_DisableIRQ(IRQn_Type IRQn); |
Anna Bridge |
160:5571c4ff569f | 282 | void HAL_NVIC_SystemReset(void); |
Anna Bridge |
160:5571c4ff569f | 283 | uint32_t HAL_SYSTICK_Config(uint32_t TicksNumb); |
Anna Bridge |
160:5571c4ff569f | 284 | /** |
Anna Bridge |
160:5571c4ff569f | 285 | * @} |
Anna Bridge |
160:5571c4ff569f | 286 | */ |
Anna Bridge |
160:5571c4ff569f | 287 | |
Anna Bridge |
160:5571c4ff569f | 288 | /** @addtogroup CORTEX_Exported_Functions_Group2 |
Anna Bridge |
160:5571c4ff569f | 289 | * @{ |
Anna Bridge |
160:5571c4ff569f | 290 | */ |
Anna Bridge |
160:5571c4ff569f | 291 | /* Peripheral Control functions ***********************************************/ |
Anna Bridge |
160:5571c4ff569f | 292 | uint32_t HAL_NVIC_GetPriorityGrouping(void); |
Anna Bridge |
160:5571c4ff569f | 293 | void HAL_NVIC_GetPriority(IRQn_Type IRQn, uint32_t PriorityGroup, uint32_t* pPreemptPriority, uint32_t* pSubPriority); |
Anna Bridge |
160:5571c4ff569f | 294 | uint32_t HAL_NVIC_GetPendingIRQ(IRQn_Type IRQn); |
Anna Bridge |
160:5571c4ff569f | 295 | void HAL_NVIC_SetPendingIRQ(IRQn_Type IRQn); |
Anna Bridge |
160:5571c4ff569f | 296 | void HAL_NVIC_ClearPendingIRQ(IRQn_Type IRQn); |
Anna Bridge |
160:5571c4ff569f | 297 | uint32_t HAL_NVIC_GetActive(IRQn_Type IRQn); |
Anna Bridge |
160:5571c4ff569f | 298 | void HAL_SYSTICK_CLKSourceConfig(uint32_t CLKSource); |
Anna Bridge |
160:5571c4ff569f | 299 | void HAL_SYSTICK_IRQHandler(void); |
Anna Bridge |
160:5571c4ff569f | 300 | void HAL_SYSTICK_Callback(void); |
Anna Bridge |
160:5571c4ff569f | 301 | |
Anna Bridge |
160:5571c4ff569f | 302 | #if (__MPU_PRESENT == 1U) |
Anna Bridge |
160:5571c4ff569f | 303 | void HAL_MPU_Enable(uint32_t MPU_Control); |
Anna Bridge |
160:5571c4ff569f | 304 | void HAL_MPU_Disable(void); |
Anna Bridge |
160:5571c4ff569f | 305 | void HAL_MPU_ConfigRegion(MPU_Region_InitTypeDef *MPU_Init); |
Anna Bridge |
160:5571c4ff569f | 306 | #endif /* __MPU_PRESENT */ |
Anna Bridge |
160:5571c4ff569f | 307 | /** |
Anna Bridge |
160:5571c4ff569f | 308 | * @} |
Anna Bridge |
160:5571c4ff569f | 309 | */ |
Anna Bridge |
160:5571c4ff569f | 310 | |
Anna Bridge |
160:5571c4ff569f | 311 | /** |
Anna Bridge |
160:5571c4ff569f | 312 | * @} |
Anna Bridge |
160:5571c4ff569f | 313 | */ |
Anna Bridge |
160:5571c4ff569f | 314 | |
Anna Bridge |
160:5571c4ff569f | 315 | /* Private types -------------------------------------------------------------*/ |
Anna Bridge |
160:5571c4ff569f | 316 | /* Private variables ---------------------------------------------------------*/ |
Anna Bridge |
160:5571c4ff569f | 317 | /* Private constants ---------------------------------------------------------*/ |
Anna Bridge |
160:5571c4ff569f | 318 | /* Private macros ------------------------------------------------------------*/ |
Anna Bridge |
160:5571c4ff569f | 319 | /** @defgroup CORTEX_Private_Macros CORTEX Private Macros |
Anna Bridge |
160:5571c4ff569f | 320 | * @{ |
Anna Bridge |
160:5571c4ff569f | 321 | */ |
Anna Bridge |
160:5571c4ff569f | 322 | #define IS_NVIC_PRIORITY_GROUP(GROUP) (((GROUP) == NVIC_PRIORITYGROUP_0) || \ |
Anna Bridge |
160:5571c4ff569f | 323 | ((GROUP) == NVIC_PRIORITYGROUP_1) || \ |
Anna Bridge |
160:5571c4ff569f | 324 | ((GROUP) == NVIC_PRIORITYGROUP_2) || \ |
Anna Bridge |
160:5571c4ff569f | 325 | ((GROUP) == NVIC_PRIORITYGROUP_3) || \ |
Anna Bridge |
160:5571c4ff569f | 326 | ((GROUP) == NVIC_PRIORITYGROUP_4)) |
Anna Bridge |
160:5571c4ff569f | 327 | |
Anna Bridge |
160:5571c4ff569f | 328 | #define IS_NVIC_PREEMPTION_PRIORITY(PRIORITY) ((PRIORITY) < 0x10U) |
Anna Bridge |
160:5571c4ff569f | 329 | |
Anna Bridge |
160:5571c4ff569f | 330 | #define IS_NVIC_SUB_PRIORITY(PRIORITY) ((PRIORITY) < 0x10U) |
Anna Bridge |
160:5571c4ff569f | 331 | |
Anna Bridge |
160:5571c4ff569f | 332 | #define IS_NVIC_DEVICE_IRQ(IRQ) ((IRQ) >= (IRQn_Type)0x00U) |
Anna Bridge |
160:5571c4ff569f | 333 | |
Anna Bridge |
160:5571c4ff569f | 334 | #define IS_SYSTICK_CLK_SOURCE(SOURCE) (((SOURCE) == SYSTICK_CLKSOURCE_HCLK) || \ |
Anna Bridge |
160:5571c4ff569f | 335 | ((SOURCE) == SYSTICK_CLKSOURCE_HCLK_DIV8)) |
Anna Bridge |
160:5571c4ff569f | 336 | |
Anna Bridge |
160:5571c4ff569f | 337 | #if (__MPU_PRESENT == 1U) |
Anna Bridge |
160:5571c4ff569f | 338 | #define IS_MPU_REGION_ENABLE(STATE) (((STATE) == MPU_REGION_ENABLE) || \ |
Anna Bridge |
160:5571c4ff569f | 339 | ((STATE) == MPU_REGION_DISABLE)) |
Anna Bridge |
160:5571c4ff569f | 340 | |
Anna Bridge |
160:5571c4ff569f | 341 | #define IS_MPU_INSTRUCTION_ACCESS(STATE) (((STATE) == MPU_INSTRUCTION_ACCESS_ENABLE) || \ |
Anna Bridge |
160:5571c4ff569f | 342 | ((STATE) == MPU_INSTRUCTION_ACCESS_DISABLE)) |
Anna Bridge |
160:5571c4ff569f | 343 | |
Anna Bridge |
160:5571c4ff569f | 344 | #define IS_MPU_ACCESS_SHAREABLE(STATE) (((STATE) == MPU_ACCESS_SHAREABLE) || \ |
Anna Bridge |
160:5571c4ff569f | 345 | ((STATE) == MPU_ACCESS_NOT_SHAREABLE)) |
Anna Bridge |
160:5571c4ff569f | 346 | |
Anna Bridge |
160:5571c4ff569f | 347 | #define IS_MPU_ACCESS_CACHEABLE(STATE) (((STATE) == MPU_ACCESS_CACHEABLE) || \ |
Anna Bridge |
160:5571c4ff569f | 348 | ((STATE) == MPU_ACCESS_NOT_CACHEABLE)) |
Anna Bridge |
160:5571c4ff569f | 349 | |
Anna Bridge |
160:5571c4ff569f | 350 | #define IS_MPU_ACCESS_BUFFERABLE(STATE) (((STATE) == MPU_ACCESS_BUFFERABLE) || \ |
Anna Bridge |
160:5571c4ff569f | 351 | ((STATE) == MPU_ACCESS_NOT_BUFFERABLE)) |
Anna Bridge |
160:5571c4ff569f | 352 | |
Anna Bridge |
160:5571c4ff569f | 353 | #define IS_MPU_TEX_LEVEL(TYPE) (((TYPE) == MPU_TEX_LEVEL0) || \ |
Anna Bridge |
160:5571c4ff569f | 354 | ((TYPE) == MPU_TEX_LEVEL1) || \ |
Anna Bridge |
160:5571c4ff569f | 355 | ((TYPE) == MPU_TEX_LEVEL2)) |
Anna Bridge |
160:5571c4ff569f | 356 | |
Anna Bridge |
160:5571c4ff569f | 357 | #define IS_MPU_REGION_PERMISSION_ATTRIBUTE(TYPE) (((TYPE) == MPU_REGION_NO_ACCESS) || \ |
Anna Bridge |
160:5571c4ff569f | 358 | ((TYPE) == MPU_REGION_PRIV_RW) || \ |
Anna Bridge |
160:5571c4ff569f | 359 | ((TYPE) == MPU_REGION_PRIV_RW_URO) || \ |
Anna Bridge |
160:5571c4ff569f | 360 | ((TYPE) == MPU_REGION_FULL_ACCESS) || \ |
Anna Bridge |
160:5571c4ff569f | 361 | ((TYPE) == MPU_REGION_PRIV_RO) || \ |
Anna Bridge |
160:5571c4ff569f | 362 | ((TYPE) == MPU_REGION_PRIV_RO_URO)) |
Anna Bridge |
160:5571c4ff569f | 363 | |
Anna Bridge |
160:5571c4ff569f | 364 | #define IS_MPU_REGION_NUMBER(NUMBER) (((NUMBER) == MPU_REGION_NUMBER0) || \ |
Anna Bridge |
160:5571c4ff569f | 365 | ((NUMBER) == MPU_REGION_NUMBER1) || \ |
Anna Bridge |
160:5571c4ff569f | 366 | ((NUMBER) == MPU_REGION_NUMBER2) || \ |
Anna Bridge |
160:5571c4ff569f | 367 | ((NUMBER) == MPU_REGION_NUMBER3) || \ |
Anna Bridge |
160:5571c4ff569f | 368 | ((NUMBER) == MPU_REGION_NUMBER4) || \ |
Anna Bridge |
160:5571c4ff569f | 369 | ((NUMBER) == MPU_REGION_NUMBER5) || \ |
Anna Bridge |
160:5571c4ff569f | 370 | ((NUMBER) == MPU_REGION_NUMBER6) || \ |
Anna Bridge |
160:5571c4ff569f | 371 | ((NUMBER) == MPU_REGION_NUMBER7)) |
Anna Bridge |
160:5571c4ff569f | 372 | |
Anna Bridge |
160:5571c4ff569f | 373 | #define IS_MPU_REGION_SIZE(SIZE) (((SIZE) == MPU_REGION_SIZE_32B) || \ |
Anna Bridge |
160:5571c4ff569f | 374 | ((SIZE) == MPU_REGION_SIZE_64B) || \ |
Anna Bridge |
160:5571c4ff569f | 375 | ((SIZE) == MPU_REGION_SIZE_128B) || \ |
Anna Bridge |
160:5571c4ff569f | 376 | ((SIZE) == MPU_REGION_SIZE_256B) || \ |
Anna Bridge |
160:5571c4ff569f | 377 | ((SIZE) == MPU_REGION_SIZE_512B) || \ |
Anna Bridge |
160:5571c4ff569f | 378 | ((SIZE) == MPU_REGION_SIZE_1KB) || \ |
Anna Bridge |
160:5571c4ff569f | 379 | ((SIZE) == MPU_REGION_SIZE_2KB) || \ |
Anna Bridge |
160:5571c4ff569f | 380 | ((SIZE) == MPU_REGION_SIZE_4KB) || \ |
Anna Bridge |
160:5571c4ff569f | 381 | ((SIZE) == MPU_REGION_SIZE_8KB) || \ |
Anna Bridge |
160:5571c4ff569f | 382 | ((SIZE) == MPU_REGION_SIZE_16KB) || \ |
Anna Bridge |
160:5571c4ff569f | 383 | ((SIZE) == MPU_REGION_SIZE_32KB) || \ |
Anna Bridge |
160:5571c4ff569f | 384 | ((SIZE) == MPU_REGION_SIZE_64KB) || \ |
Anna Bridge |
160:5571c4ff569f | 385 | ((SIZE) == MPU_REGION_SIZE_128KB) || \ |
Anna Bridge |
160:5571c4ff569f | 386 | ((SIZE) == MPU_REGION_SIZE_256KB) || \ |
Anna Bridge |
160:5571c4ff569f | 387 | ((SIZE) == MPU_REGION_SIZE_512KB) || \ |
Anna Bridge |
160:5571c4ff569f | 388 | ((SIZE) == MPU_REGION_SIZE_1MB) || \ |
Anna Bridge |
160:5571c4ff569f | 389 | ((SIZE) == MPU_REGION_SIZE_2MB) || \ |
Anna Bridge |
160:5571c4ff569f | 390 | ((SIZE) == MPU_REGION_SIZE_4MB) || \ |
Anna Bridge |
160:5571c4ff569f | 391 | ((SIZE) == MPU_REGION_SIZE_8MB) || \ |
Anna Bridge |
160:5571c4ff569f | 392 | ((SIZE) == MPU_REGION_SIZE_16MB) || \ |
Anna Bridge |
160:5571c4ff569f | 393 | ((SIZE) == MPU_REGION_SIZE_32MB) || \ |
Anna Bridge |
160:5571c4ff569f | 394 | ((SIZE) == MPU_REGION_SIZE_64MB) || \ |
Anna Bridge |
160:5571c4ff569f | 395 | ((SIZE) == MPU_REGION_SIZE_128MB) || \ |
Anna Bridge |
160:5571c4ff569f | 396 | ((SIZE) == MPU_REGION_SIZE_256MB) || \ |
Anna Bridge |
160:5571c4ff569f | 397 | ((SIZE) == MPU_REGION_SIZE_512MB) || \ |
Anna Bridge |
160:5571c4ff569f | 398 | ((SIZE) == MPU_REGION_SIZE_1GB) || \ |
Anna Bridge |
160:5571c4ff569f | 399 | ((SIZE) == MPU_REGION_SIZE_2GB) || \ |
Anna Bridge |
160:5571c4ff569f | 400 | ((SIZE) == MPU_REGION_SIZE_4GB)) |
Anna Bridge |
160:5571c4ff569f | 401 | |
Anna Bridge |
160:5571c4ff569f | 402 | #define IS_MPU_SUB_REGION_DISABLE(SUBREGION) ((SUBREGION) < (uint16_t)0x00FF) |
Anna Bridge |
160:5571c4ff569f | 403 | #endif /* __MPU_PRESENT */ |
Anna Bridge |
160:5571c4ff569f | 404 | |
Anna Bridge |
160:5571c4ff569f | 405 | /** |
Anna Bridge |
160:5571c4ff569f | 406 | * @} |
Anna Bridge |
160:5571c4ff569f | 407 | */ |
Anna Bridge |
160:5571c4ff569f | 408 | |
Anna Bridge |
160:5571c4ff569f | 409 | /* Private functions ---------------------------------------------------------*/ |
Anna Bridge |
160:5571c4ff569f | 410 | |
Anna Bridge |
160:5571c4ff569f | 411 | /** |
Anna Bridge |
160:5571c4ff569f | 412 | * @} |
Anna Bridge |
160:5571c4ff569f | 413 | */ |
Anna Bridge |
160:5571c4ff569f | 414 | |
Anna Bridge |
160:5571c4ff569f | 415 | /** |
Anna Bridge |
160:5571c4ff569f | 416 | * @} |
Anna Bridge |
160:5571c4ff569f | 417 | */ |
Anna Bridge |
160:5571c4ff569f | 418 | |
Anna Bridge |
160:5571c4ff569f | 419 | #ifdef __cplusplus |
Anna Bridge |
160:5571c4ff569f | 420 | } |
Anna Bridge |
160:5571c4ff569f | 421 | #endif |
Anna Bridge |
160:5571c4ff569f | 422 | |
Anna Bridge |
160:5571c4ff569f | 423 | #endif /* __STM32F4xx_HAL_CORTEX_H */ |
Anna Bridge |
160:5571c4ff569f | 424 | |
Anna Bridge |
160:5571c4ff569f | 425 | |
Anna Bridge |
160:5571c4ff569f | 426 | /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/ |