CMSIS DSP library

Dependents:   performance_timer Surfboard_ gps2rtty Capstone ... more

Legacy Warning

This is an mbed 2 library. To learn more about mbed OS 5, visit the docs.

Committer:
mbed_official
Date:
Fri Nov 20 08:45:18 2015 +0000
Revision:
5:3762170b6d4d
Parent:
3:7a284390b0ce
Synchronized with git revision 2eb940b9a73af188d3004a2575fdfbb05febe62b

Full URL: https://github.com/mbedmicro/mbed/commit/2eb940b9a73af188d3004a2575fdfbb05febe62b/

Added option to build rpc library. closes #1426

Who changed what in which revision?

UserRevisionLine numberNew contents of line
emilmont 1:fdd22bb7aa52 1 /* ----------------------------------------------------------------------
mbed_official 5:3762170b6d4d 2 * Copyright (C) 2010-2014 ARM Limited. All rights reserved.
emilmont 1:fdd22bb7aa52 3 *
mbed_official 5:3762170b6d4d 4 * $Date: 19. March 2015
mbed_official 5:3762170b6d4d 5 * $Revision: V.1.4.5
emilmont 1:fdd22bb7aa52 6 *
emilmont 2:da51fb522205 7 * Project: CMSIS DSP Library
emilmont 2:da51fb522205 8 * Title: arm_offset_f32.c
emilmont 1:fdd22bb7aa52 9 *
emilmont 2:da51fb522205 10 * Description: Floating-point vector offset.
emilmont 1:fdd22bb7aa52 11 *
emilmont 1:fdd22bb7aa52 12 * Target Processor: Cortex-M4/Cortex-M3/Cortex-M0
emilmont 1:fdd22bb7aa52 13 *
mbed_official 3:7a284390b0ce 14 * Redistribution and use in source and binary forms, with or without
mbed_official 3:7a284390b0ce 15 * modification, are permitted provided that the following conditions
mbed_official 3:7a284390b0ce 16 * are met:
mbed_official 3:7a284390b0ce 17 * - Redistributions of source code must retain the above copyright
mbed_official 3:7a284390b0ce 18 * notice, this list of conditions and the following disclaimer.
mbed_official 3:7a284390b0ce 19 * - Redistributions in binary form must reproduce the above copyright
mbed_official 3:7a284390b0ce 20 * notice, this list of conditions and the following disclaimer in
mbed_official 3:7a284390b0ce 21 * the documentation and/or other materials provided with the
mbed_official 3:7a284390b0ce 22 * distribution.
mbed_official 3:7a284390b0ce 23 * - Neither the name of ARM LIMITED nor the names of its contributors
mbed_official 3:7a284390b0ce 24 * may be used to endorse or promote products derived from this
mbed_official 3:7a284390b0ce 25 * software without specific prior written permission.
mbed_official 3:7a284390b0ce 26 *
mbed_official 3:7a284390b0ce 27 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
mbed_official 3:7a284390b0ce 28 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
mbed_official 3:7a284390b0ce 29 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
mbed_official 3:7a284390b0ce 30 * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE
mbed_official 3:7a284390b0ce 31 * COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
mbed_official 3:7a284390b0ce 32 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
mbed_official 3:7a284390b0ce 33 * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
mbed_official 3:7a284390b0ce 34 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
mbed_official 3:7a284390b0ce 35 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
mbed_official 3:7a284390b0ce 36 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
mbed_official 3:7a284390b0ce 37 * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
mbed_official 3:7a284390b0ce 38 * POSSIBILITY OF SUCH DAMAGE.
emilmont 1:fdd22bb7aa52 39 * ---------------------------------------------------------------------------- */
emilmont 1:fdd22bb7aa52 40 #include "arm_math.h"
emilmont 1:fdd22bb7aa52 41
emilmont 1:fdd22bb7aa52 42 /**
emilmont 1:fdd22bb7aa52 43 * @ingroup groupMath
emilmont 1:fdd22bb7aa52 44 */
emilmont 1:fdd22bb7aa52 45
emilmont 1:fdd22bb7aa52 46 /**
emilmont 1:fdd22bb7aa52 47 * @defgroup offset Vector Offset
emilmont 1:fdd22bb7aa52 48 *
emilmont 1:fdd22bb7aa52 49 * Adds a constant offset to each element of a vector.
emilmont 1:fdd22bb7aa52 50 *
emilmont 1:fdd22bb7aa52 51 * <pre>
emilmont 1:fdd22bb7aa52 52 * pDst[n] = pSrc[n] + offset, 0 <= n < blockSize.
emilmont 1:fdd22bb7aa52 53 * </pre>
emilmont 1:fdd22bb7aa52 54 *
mbed_official 3:7a284390b0ce 55 * The functions support in-place computation allowing the source and
mbed_official 3:7a284390b0ce 56 * destination pointers to reference the same memory buffer.
mbed_official 3:7a284390b0ce 57 * There are separate functions for floating-point, Q7, Q15, and Q31 data types.
emilmont 1:fdd22bb7aa52 58 */
emilmont 1:fdd22bb7aa52 59
emilmont 1:fdd22bb7aa52 60 /**
emilmont 1:fdd22bb7aa52 61 * @addtogroup offset
emilmont 1:fdd22bb7aa52 62 * @{
emilmont 1:fdd22bb7aa52 63 */
emilmont 1:fdd22bb7aa52 64
emilmont 1:fdd22bb7aa52 65 /**
emilmont 1:fdd22bb7aa52 66 * @brief Adds a constant offset to a floating-point vector.
emilmont 1:fdd22bb7aa52 67 * @param[in] *pSrc points to the input vector
emilmont 1:fdd22bb7aa52 68 * @param[in] offset is the offset to be added
emilmont 1:fdd22bb7aa52 69 * @param[out] *pDst points to the output vector
emilmont 1:fdd22bb7aa52 70 * @param[in] blockSize number of samples in the vector
emilmont 1:fdd22bb7aa52 71 * @return none.
emilmont 1:fdd22bb7aa52 72 */
emilmont 1:fdd22bb7aa52 73
emilmont 1:fdd22bb7aa52 74
emilmont 1:fdd22bb7aa52 75 void arm_offset_f32(
emilmont 1:fdd22bb7aa52 76 float32_t * pSrc,
emilmont 1:fdd22bb7aa52 77 float32_t offset,
emilmont 1:fdd22bb7aa52 78 float32_t * pDst,
emilmont 1:fdd22bb7aa52 79 uint32_t blockSize)
emilmont 1:fdd22bb7aa52 80 {
emilmont 1:fdd22bb7aa52 81 uint32_t blkCnt; /* loop counter */
emilmont 1:fdd22bb7aa52 82
mbed_official 3:7a284390b0ce 83 #ifndef ARM_MATH_CM0_FAMILY
emilmont 1:fdd22bb7aa52 84
emilmont 1:fdd22bb7aa52 85 /* Run the below code for Cortex-M4 and Cortex-M3 */
emilmont 1:fdd22bb7aa52 86 float32_t in1, in2, in3, in4;
emilmont 1:fdd22bb7aa52 87
emilmont 1:fdd22bb7aa52 88 /*loop Unrolling */
emilmont 1:fdd22bb7aa52 89 blkCnt = blockSize >> 2u;
emilmont 1:fdd22bb7aa52 90
emilmont 1:fdd22bb7aa52 91 /* First part of the processing with loop unrolling. Compute 4 outputs at a time.
emilmont 1:fdd22bb7aa52 92 ** a second loop below computes the remaining 1 to 3 samples. */
emilmont 1:fdd22bb7aa52 93 while(blkCnt > 0u)
emilmont 1:fdd22bb7aa52 94 {
emilmont 1:fdd22bb7aa52 95 /* C = A + offset */
emilmont 1:fdd22bb7aa52 96 /* Add offset and then store the results in the destination buffer. */
emilmont 1:fdd22bb7aa52 97 /* read samples from source */
emilmont 1:fdd22bb7aa52 98 in1 = *pSrc;
emilmont 1:fdd22bb7aa52 99 in2 = *(pSrc + 1);
emilmont 1:fdd22bb7aa52 100
emilmont 1:fdd22bb7aa52 101 /* add offset to input */
emilmont 1:fdd22bb7aa52 102 in1 = in1 + offset;
emilmont 1:fdd22bb7aa52 103
emilmont 1:fdd22bb7aa52 104 /* read samples from source */
emilmont 1:fdd22bb7aa52 105 in3 = *(pSrc + 2);
emilmont 1:fdd22bb7aa52 106
emilmont 1:fdd22bb7aa52 107 /* add offset to input */
emilmont 1:fdd22bb7aa52 108 in2 = in2 + offset;
emilmont 1:fdd22bb7aa52 109
emilmont 1:fdd22bb7aa52 110 /* read samples from source */
emilmont 1:fdd22bb7aa52 111 in4 = *(pSrc + 3);
emilmont 1:fdd22bb7aa52 112
emilmont 1:fdd22bb7aa52 113 /* add offset to input */
emilmont 1:fdd22bb7aa52 114 in3 = in3 + offset;
emilmont 1:fdd22bb7aa52 115
emilmont 1:fdd22bb7aa52 116 /* store result to destination */
emilmont 1:fdd22bb7aa52 117 *pDst = in1;
emilmont 1:fdd22bb7aa52 118
emilmont 1:fdd22bb7aa52 119 /* add offset to input */
emilmont 1:fdd22bb7aa52 120 in4 = in4 + offset;
emilmont 1:fdd22bb7aa52 121
emilmont 1:fdd22bb7aa52 122 /* store result to destination */
emilmont 1:fdd22bb7aa52 123 *(pDst + 1) = in2;
emilmont 1:fdd22bb7aa52 124
emilmont 1:fdd22bb7aa52 125 /* store result to destination */
emilmont 1:fdd22bb7aa52 126 *(pDst + 2) = in3;
emilmont 1:fdd22bb7aa52 127
emilmont 1:fdd22bb7aa52 128 /* store result to destination */
emilmont 1:fdd22bb7aa52 129 *(pDst + 3) = in4;
emilmont 1:fdd22bb7aa52 130
emilmont 1:fdd22bb7aa52 131 /* update pointers to process next samples */
emilmont 1:fdd22bb7aa52 132 pSrc += 4u;
emilmont 1:fdd22bb7aa52 133 pDst += 4u;
emilmont 1:fdd22bb7aa52 134
emilmont 1:fdd22bb7aa52 135 /* Decrement the loop counter */
emilmont 1:fdd22bb7aa52 136 blkCnt--;
emilmont 1:fdd22bb7aa52 137 }
emilmont 1:fdd22bb7aa52 138
emilmont 1:fdd22bb7aa52 139 /* If the blockSize is not a multiple of 4, compute any remaining output samples here.
emilmont 1:fdd22bb7aa52 140 ** No loop unrolling is used. */
emilmont 1:fdd22bb7aa52 141 blkCnt = blockSize % 0x4u;
emilmont 1:fdd22bb7aa52 142
emilmont 1:fdd22bb7aa52 143 #else
emilmont 1:fdd22bb7aa52 144
emilmont 1:fdd22bb7aa52 145 /* Run the below code for Cortex-M0 */
emilmont 1:fdd22bb7aa52 146
emilmont 1:fdd22bb7aa52 147 /* Initialize blkCnt with number of samples */
emilmont 1:fdd22bb7aa52 148 blkCnt = blockSize;
emilmont 1:fdd22bb7aa52 149
mbed_official 3:7a284390b0ce 150 #endif /* #ifndef ARM_MATH_CM0_FAMILY */
emilmont 1:fdd22bb7aa52 151
emilmont 1:fdd22bb7aa52 152 while(blkCnt > 0u)
emilmont 1:fdd22bb7aa52 153 {
emilmont 1:fdd22bb7aa52 154 /* C = A + offset */
emilmont 1:fdd22bb7aa52 155 /* Add offset and then store the result in the destination buffer. */
emilmont 1:fdd22bb7aa52 156 *pDst++ = (*pSrc++) + offset;
emilmont 1:fdd22bb7aa52 157
emilmont 1:fdd22bb7aa52 158 /* Decrement the loop counter */
emilmont 1:fdd22bb7aa52 159 blkCnt--;
emilmont 1:fdd22bb7aa52 160 }
emilmont 1:fdd22bb7aa52 161 }
emilmont 1:fdd22bb7aa52 162
emilmont 1:fdd22bb7aa52 163 /**
emilmont 1:fdd22bb7aa52 164 * @} end of offset group
emilmont 1:fdd22bb7aa52 165 */