V4.0.1 of the ARM CMSIS DSP libraries. Note that arm_bitreversal2.s, arm_cfft_f32.c and arm_rfft_fast_f32.c had to be removed. arm_bitreversal2.s will not assemble with the online tools. So, the fast f32 FFT functions are not yet available. All the other FFT functions are available.

Dependents:   MPU9150_Example fir_f32 fir_f32 MPU9150_nucleo_noni2cdev ... more

Embed: (wiki syntax)

« Back to documentation index

Show/hide line numbers arm_q31_to_q7.c Source File

arm_q31_to_q7.c

00001 /* ----------------------------------------------------------------------------    
00002 * Copyright (C) 2010-2014 ARM Limited. All rights reserved.    
00003 *    
00004 * $Date:        12. March 2014 
00005 * $Revision:    V1.4.3  
00006 *    
00007 * Project:      CMSIS DSP Library    
00008 * Title:        arm_q31_to_q7.c    
00009 *    
00010 * Description:  Converts the elements of the Q31 vector to Q7 vector.    
00011 *    
00012 * Target Processor: Cortex-M4/Cortex-M3/Cortex-M0
00013 *  
00014 * Redistribution and use in source and binary forms, with or without 
00015 * modification, are permitted provided that the following conditions
00016 * are met:
00017 *   - Redistributions of source code must retain the above copyright
00018 *     notice, this list of conditions and the following disclaimer.
00019 *   - Redistributions in binary form must reproduce the above copyright
00020 *     notice, this list of conditions and the following disclaimer in
00021 *     the documentation and/or other materials provided with the 
00022 *     distribution.
00023 *   - Neither the name of ARM LIMITED nor the names of its contributors
00024 *     may be used to endorse or promote products derived from this
00025 *     software without specific prior written permission.
00026 *
00027 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
00028 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
00029 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
00030 * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE 
00031 * COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
00032 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
00033 * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
00034 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
00035 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
00036 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
00037 * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
00038 * POSSIBILITY OF SUCH DAMAGE.    
00039 * ---------------------------------------------------------------------------- */
00040 
00041 #include "arm_math.h"
00042 
00043 /**    
00044  * @ingroup groupSupport    
00045  */
00046 
00047 /**    
00048  * @addtogroup q31_to_x    
00049  * @{    
00050  */
00051 
00052 /**    
00053  * @brief Converts the elements of the Q31 vector to Q7 vector.    
00054  * @param[in]       *pSrc points to the Q31 input vector    
00055  * @param[out]      *pDst points to the Q7 output vector   
00056  * @param[in]       blockSize length of the input vector    
00057  * @return none.    
00058  *    
00059  * \par Description:    
00060  *    
00061  * The equation used for the conversion process is:    
00062  *   
00063  * <pre>    
00064  *  pDst[n] = (q7_t) pSrc[n] >> 24;   0 <= n < blockSize.     
00065  * </pre>    
00066  *   
00067  */
00068 
00069 
00070 void arm_q31_to_q7(
00071   q31_t * pSrc,
00072   q7_t * pDst,
00073   uint32_t blockSize)
00074 {
00075   q31_t *pIn = pSrc;                             /* Src pointer */
00076   uint32_t blkCnt;                               /* loop counter */
00077 
00078 #ifndef ARM_MATH_CM0_FAMILY
00079 
00080   /* Run the below code for Cortex-M4 and Cortex-M3 */
00081   q31_t in1, in2, in3, in4;
00082   q7_t out1, out2, out3, out4;
00083 
00084   /*loop Unrolling */
00085   blkCnt = blockSize >> 2u;
00086 
00087   /* First part of the processing with loop unrolling.  Compute 4 outputs at a time.    
00088    ** a second loop below computes the remaining 1 to 3 samples. */
00089   while(blkCnt > 0u)
00090   {
00091     /* C = (q7_t) A >> 24 */
00092     /* convert from q31 to q7 and then store the results in the destination buffer */
00093     in1 = *pIn++;
00094     in2 = *pIn++;
00095     in3 = *pIn++;
00096     in4 = *pIn++;
00097 
00098     out1 = (q7_t) (in1 >> 24);
00099     out2 = (q7_t) (in2 >> 24);
00100     out3 = (q7_t) (in3 >> 24);
00101     out4 = (q7_t) (in4 >> 24);
00102 
00103     *__SIMD32(pDst)++ = __PACKq7(out1, out2, out3, out4);
00104 
00105     /* Decrement the loop counter */
00106     blkCnt--;
00107   }
00108 
00109   /* If the blockSize is not a multiple of 4, compute any remaining output samples here.    
00110    ** No loop unrolling is used. */
00111   blkCnt = blockSize % 0x4u;
00112 
00113 #else
00114 
00115   /* Run the below code for Cortex-M0 */
00116 
00117   /* Loop over blockSize number of values */
00118   blkCnt = blockSize;
00119 
00120 #endif /* #ifndef ARM_MATH_CM0_FAMILY */
00121 
00122   while(blkCnt > 0u)
00123   {
00124     /* C = (q7_t) A >> 24 */
00125     /* convert from q31 to q7 and then store the results in the destination buffer */
00126     *pDst++ = (q7_t) (*pIn++ >> 24);
00127 
00128     /* Decrement the loop counter */
00129     blkCnt--;
00130   }
00131 
00132 }
00133 
00134 /**    
00135  * @} end of q31_to_x group    
00136  */