V4.0.1 of the ARM CMSIS DSP libraries. Note that arm_bitreversal2.s, arm_cfft_f32.c and arm_rfft_fast_f32.c had to be removed. arm_bitreversal2.s will not assemble with the online tools. So, the fast f32 FFT functions are not yet available. All the other FFT functions are available.

Dependents:   MPU9150_Example fir_f32 fir_f32 MPU9150_nucleo_noni2cdev ... more

Embed: (wiki syntax)

« Back to documentation index

Show/hide line numbers arm_lms_norm_init_q15.c Source File

arm_lms_norm_init_q15.c

00001 /*-----------------------------------------------------------------------------    
00002 * Copyright (C) 2010-2014 ARM Limited. All rights reserved.    
00003 *    
00004 * $Date:        12. March 2014
00005 * $Revision:    V1.4.3
00006 *    
00007 * Project:      CMSIS DSP Library    
00008 * Title:        arm_lms_norm_init_q15.c    
00009 *    
00010 * Description:  Q15 NLMS initialization function.    
00011 *    
00012 * Target Processor: Cortex-M4/Cortex-M3/Cortex-M0
00013 *  
00014 * Redistribution and use in source and binary forms, with or without 
00015 * modification, are permitted provided that the following conditions
00016 * are met:
00017 *   - Redistributions of source code must retain the above copyright
00018 *     notice, this list of conditions and the following disclaimer.
00019 *   - Redistributions in binary form must reproduce the above copyright
00020 *     notice, this list of conditions and the following disclaimer in
00021 *     the documentation and/or other materials provided with the 
00022 *     distribution.
00023 *   - Neither the name of ARM LIMITED nor the names of its contributors
00024 *     may be used to endorse or promote products derived from this
00025 *     software without specific prior written permission.
00026 *
00027 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
00028 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
00029 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
00030 * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE 
00031 * COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
00032 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
00033 * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
00034 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
00035 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
00036 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
00037 * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
00038 * POSSIBILITY OF SUCH DAMAGE.   
00039 * ---------------------------------------------------------------------------*/
00040 
00041 #include "arm_math.h"
00042 #include "arm_common_tables.h"
00043 
00044 /**    
00045  * @addtogroup LMS_NORM    
00046  * @{    
00047  */
00048 
00049   /**    
00050    * @brief Initialization function for Q15 normalized LMS filter.    
00051    * @param[in] *S points to an instance of the Q15 normalized LMS filter structure.    
00052    * @param[in] numTaps  number of filter coefficients.    
00053    * @param[in] *pCoeffs points to coefficient buffer.    
00054    * @param[in] *pState points to state buffer.    
00055    * @param[in] mu step size that controls filter coefficient updates.    
00056    * @param[in] blockSize number of samples to process.    
00057    * @param[in] postShift bit shift applied to coefficients.    
00058    * @return none.    
00059  *    
00060  * <b>Description:</b>    
00061  * \par    
00062  * <code>pCoeffs</code> points to the array of filter coefficients stored in time reversed order:    
00063  * <pre>    
00064  *    {b[numTaps-1], b[numTaps-2], b[N-2], ..., b[1], b[0]}    
00065  * </pre>    
00066  * The initial filter coefficients serve as a starting point for the adaptive filter.    
00067  * <code>pState</code> points to the array of state variables and size of array is    
00068  * <code>numTaps+blockSize-1</code> samples, where <code>blockSize</code> is the number of input samples processed    
00069  * by each call to <code>arm_lms_norm_q15()</code>.    
00070  */
00071 
00072 void arm_lms_norm_init_q15(
00073   arm_lms_norm_instance_q15 * S,
00074   uint16_t numTaps,
00075   q15_t * pCoeffs,
00076   q15_t * pState,
00077   q15_t mu,
00078   uint32_t blockSize,
00079   uint8_t postShift)
00080 {
00081   /* Assign filter taps */
00082   S->numTaps = numTaps;
00083 
00084   /* Assign coefficient pointer */
00085   S->pCoeffs = pCoeffs;
00086 
00087   /* Clear state buffer and size is always blockSize + numTaps - 1 */
00088   memset(pState, 0, (numTaps + (blockSize - 1u)) * sizeof(q15_t));
00089 
00090   /* Assign post Shift value applied to coefficients */
00091   S->postShift = postShift;
00092 
00093   /* Assign state pointer */
00094   S->pState = pState;
00095 
00096   /* Assign Step size value */
00097   S->mu = mu;
00098 
00099   /* Initialize reciprocal pointer table */
00100   S->recipTable = (q15_t *) armRecipTableQ15;
00101 
00102   /* Initialise Energy to zero */
00103   S->energy = 0;
00104 
00105   /* Initialise x0 to zero */
00106   S->x0 = 0;
00107 
00108 }
00109 
00110 /**    
00111  * @} end of LMS_NORM group    
00112  */