V4.0.1 of the ARM CMSIS DSP libraries. Note that arm_bitreversal2.s, arm_cfft_f32.c and arm_rfft_fast_f32.c had to be removed. arm_bitreversal2.s will not assemble with the online tools. So, the fast f32 FFT functions are not yet available. All the other FFT functions are available.

Dependents:   MPU9150_Example fir_f32 fir_f32 MPU9150_nucleo_noni2cdev ... more

Embed: (wiki syntax)

« Back to documentation index

Show/hide line numbers arm_add_q15.c Source File

arm_add_q15.c

00001 /* ----------------------------------------------------------------------    
00002 * Copyright (C) 2010-2014 ARM Limited. All rights reserved.    
00003 *    
00004 * $Date:        12. March 2014
00005 * $Revision:    V1.4.3
00006 *    
00007 * Project:      CMSIS DSP Library    
00008 * Title:        arm_add_q15.c    
00009 *    
00010 * Description:  Q15 vector addition    
00011 *    
00012 * Target Processor: Cortex-M4/Cortex-M3/Cortex-M0
00013 *  
00014 * Redistribution and use in source and binary forms, with or without 
00015 * modification, are permitted provided that the following conditions
00016 * are met:
00017 *   - Redistributions of source code must retain the above copyright
00018 *     notice, this list of conditions and the following disclaimer.
00019 *   - Redistributions in binary form must reproduce the above copyright
00020 *     notice, this list of conditions and the following disclaimer in
00021 *     the documentation and/or other materials provided with the 
00022 *     distribution.
00023 *   - Neither the name of ARM LIMITED nor the names of its contributors
00024 *     may be used to endorse or promote products derived from this
00025 *     software without specific prior written permission.
00026 *
00027 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
00028 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
00029 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
00030 * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE 
00031 * COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
00032 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
00033 * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
00034 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
00035 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
00036 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
00037 * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
00038 * POSSIBILITY OF SUCH DAMAGE.  
00039 * -------------------------------------------------------------------- */
00040 
00041 #include "arm_math.h"
00042 
00043 /**    
00044  * @ingroup groupMath    
00045  */
00046 
00047 /**    
00048  * @addtogroup BasicAdd    
00049  * @{    
00050  */
00051 
00052 /**    
00053  * @brief Q15 vector addition.    
00054  * @param[in]       *pSrcA points to the first input vector    
00055  * @param[in]       *pSrcB points to the second input vector    
00056  * @param[out]      *pDst points to the output vector    
00057  * @param[in]       blockSize number of samples in each vector    
00058  * @return none.    
00059  *    
00060  * <b>Scaling and Overflow Behavior:</b>    
00061  * \par    
00062  * The function uses saturating arithmetic.    
00063  * Results outside of the allowable Q15 range [0x8000 0x7FFF] will be saturated.    
00064  */
00065 
00066 void arm_add_q15(
00067   q15_t * pSrcA,
00068   q15_t * pSrcB,
00069   q15_t * pDst,
00070   uint32_t blockSize)
00071 {
00072   uint32_t blkCnt;                               /* loop counter */
00073 
00074 #ifndef ARM_MATH_CM0_FAMILY
00075 
00076 /* Run the below code for Cortex-M4 and Cortex-M3 */
00077   q31_t inA1, inA2, inB1, inB2;
00078 
00079   /*loop Unrolling */
00080   blkCnt = blockSize >> 2u;
00081 
00082   /* First part of the processing with loop unrolling.  Compute 4 outputs at a time.    
00083    ** a second loop below computes the remaining 1 to 3 samples. */
00084   while(blkCnt > 0u)
00085   {
00086     /* C = A + B */
00087     /* Add and then store the results in the destination buffer. */
00088     inA1 = *__SIMD32(pSrcA)++;
00089     inA2 = *__SIMD32(pSrcA)++;
00090     inB1 = *__SIMD32(pSrcB)++;
00091     inB2 = *__SIMD32(pSrcB)++;
00092 
00093     *__SIMD32(pDst)++ = __QADD16(inA1, inB1);
00094     *__SIMD32(pDst)++ = __QADD16(inA2, inB2);
00095 
00096     /* Decrement the loop counter */
00097     blkCnt--;
00098   }
00099 
00100   /* If the blockSize is not a multiple of 4, compute any remaining output samples here.    
00101    ** No loop unrolling is used. */
00102   blkCnt = blockSize % 0x4u;
00103 
00104   while(blkCnt > 0u)
00105   {
00106     /* C = A + B */
00107     /* Add and then store the results in the destination buffer. */
00108     *pDst++ = (q15_t) __QADD16(*pSrcA++, *pSrcB++);
00109 
00110     /* Decrement the loop counter */
00111     blkCnt--;
00112   }
00113 
00114 #else
00115 
00116   /* Run the below code for Cortex-M0 */
00117 
00118 
00119 
00120   /* Initialize blkCnt with number of samples */
00121   blkCnt = blockSize;
00122 
00123   while(blkCnt > 0u)
00124   {
00125     /* C = A + B */
00126     /* Add and then store the results in the destination buffer. */
00127     *pDst++ = (q15_t) __SSAT(((q31_t) * pSrcA++ + *pSrcB++), 16);
00128 
00129     /* Decrement the loop counter */
00130     blkCnt--;
00131   }
00132 
00133 #endif /* #ifndef ARM_MATH_CM0_FAMILY */
00134 
00135 
00136 }
00137 
00138 /**    
00139  * @} end of BasicAdd group    
00140  */