OK

Fork of mbed-dev by mbed official

Committer:
screamer
Date:
Tue Aug 02 14:07:36 2016 +0000
Revision:
144:423e1876dc07
Parent:
0:9b334a45a8ff
Added targets.json file for the supported targets in the release

Who changed what in which revision?

UserRevisionLine numberNew contents of line
bogdanm 0:9b334a45a8ff 1 /* mbed Microcontroller Library
bogdanm 0:9b334a45a8ff 2 *******************************************************************************
bogdanm 0:9b334a45a8ff 3 * Copyright (c) 2015, STMicroelectronics
bogdanm 0:9b334a45a8ff 4 * All rights reserved.
bogdanm 0:9b334a45a8ff 5 *
bogdanm 0:9b334a45a8ff 6 * Redistribution and use in source and binary forms, with or without
bogdanm 0:9b334a45a8ff 7 * modification, are permitted provided that the following conditions are met:
bogdanm 0:9b334a45a8ff 8 *
bogdanm 0:9b334a45a8ff 9 * 1. Redistributions of source code must retain the above copyright notice,
bogdanm 0:9b334a45a8ff 10 * this list of conditions and the following disclaimer.
bogdanm 0:9b334a45a8ff 11 * 2. Redistributions in binary form must reproduce the above copyright notice,
bogdanm 0:9b334a45a8ff 12 * this list of conditions and the following disclaimer in the documentation
bogdanm 0:9b334a45a8ff 13 * and/or other materials provided with the distribution.
bogdanm 0:9b334a45a8ff 14 * 3. Neither the name of STMicroelectronics nor the names of its contributors
bogdanm 0:9b334a45a8ff 15 * may be used to endorse or promote products derived from this software
bogdanm 0:9b334a45a8ff 16 * without specific prior written permission.
bogdanm 0:9b334a45a8ff 17 *
bogdanm 0:9b334a45a8ff 18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
bogdanm 0:9b334a45a8ff 19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
bogdanm 0:9b334a45a8ff 20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
bogdanm 0:9b334a45a8ff 21 * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
bogdanm 0:9b334a45a8ff 22 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
bogdanm 0:9b334a45a8ff 23 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
bogdanm 0:9b334a45a8ff 24 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
bogdanm 0:9b334a45a8ff 25 * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
bogdanm 0:9b334a45a8ff 26 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
bogdanm 0:9b334a45a8ff 27 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
bogdanm 0:9b334a45a8ff 28 *******************************************************************************
bogdanm 0:9b334a45a8ff 29 */
bogdanm 0:9b334a45a8ff 30 #include "mbed_assert.h"
bogdanm 0:9b334a45a8ff 31 #include "pinmap.h"
bogdanm 0:9b334a45a8ff 32 #include "PortNames.h"
bogdanm 0:9b334a45a8ff 33 #include "mbed_error.h"
bogdanm 0:9b334a45a8ff 34
bogdanm 0:9b334a45a8ff 35 // GPIO mode look-up table
bogdanm 0:9b334a45a8ff 36 static const uint32_t gpio_mode[13] = {
bogdanm 0:9b334a45a8ff 37 0x00000000, // 0 = GPIO_MODE_INPUT
bogdanm 0:9b334a45a8ff 38 0x00000001, // 1 = GPIO_MODE_OUTPUT_PP
bogdanm 0:9b334a45a8ff 39 0x00000011, // 2 = GPIO_MODE_OUTPUT_OD
bogdanm 0:9b334a45a8ff 40 0x00000002, // 3 = GPIO_MODE_AF_PP
bogdanm 0:9b334a45a8ff 41 0x00000012, // 4 = GPIO_MODE_AF_OD
bogdanm 0:9b334a45a8ff 42 0x00000003, // 5 = GPIO_MODE_ANALOG
bogdanm 0:9b334a45a8ff 43 0x10110000, // 6 = GPIO_MODE_IT_RISING
bogdanm 0:9b334a45a8ff 44 0x10210000, // 7 = GPIO_MODE_IT_FALLING
bogdanm 0:9b334a45a8ff 45 0x10310000, // 8 = GPIO_MODE_IT_RISING_FALLING
bogdanm 0:9b334a45a8ff 46 0x10120000, // 9 = GPIO_MODE_EVT_RISING
bogdanm 0:9b334a45a8ff 47 0x10220000, // 10 = GPIO_MODE_EVT_FALLING
bogdanm 0:9b334a45a8ff 48 0x10320000, // 11 = GPIO_MODE_EVT_RISING_FALLING
bogdanm 0:9b334a45a8ff 49 0x10000000 // 12 = Reset GPIO_MODE_IT_EVT
bogdanm 0:9b334a45a8ff 50 };
bogdanm 0:9b334a45a8ff 51
bogdanm 0:9b334a45a8ff 52 // Enable GPIO clock and return GPIO base address
bogdanm 0:9b334a45a8ff 53 uint32_t Set_GPIO_Clock(uint32_t port_idx)
bogdanm 0:9b334a45a8ff 54 {
bogdanm 0:9b334a45a8ff 55 uint32_t gpio_add = 0;
bogdanm 0:9b334a45a8ff 56 switch (port_idx) {
bogdanm 0:9b334a45a8ff 57 case PortA:
bogdanm 0:9b334a45a8ff 58 gpio_add = GPIOA_BASE;
bogdanm 0:9b334a45a8ff 59 __GPIOA_CLK_ENABLE();
bogdanm 0:9b334a45a8ff 60 break;
bogdanm 0:9b334a45a8ff 61 case PortB:
bogdanm 0:9b334a45a8ff 62 gpio_add = GPIOB_BASE;
bogdanm 0:9b334a45a8ff 63 __GPIOB_CLK_ENABLE();
bogdanm 0:9b334a45a8ff 64 break;
bogdanm 0:9b334a45a8ff 65 case PortC:
bogdanm 0:9b334a45a8ff 66 gpio_add = GPIOC_BASE;
bogdanm 0:9b334a45a8ff 67 __GPIOC_CLK_ENABLE();
bogdanm 0:9b334a45a8ff 68 break;
bogdanm 0:9b334a45a8ff 69 #if defined GPIOD_BASE
bogdanm 0:9b334a45a8ff 70 case PortD:
bogdanm 0:9b334a45a8ff 71 gpio_add = GPIOD_BASE;
bogdanm 0:9b334a45a8ff 72 __GPIOD_CLK_ENABLE();
bogdanm 0:9b334a45a8ff 73 break;
bogdanm 0:9b334a45a8ff 74 #endif
bogdanm 0:9b334a45a8ff 75 #if defined GPIOE_BASE
bogdanm 0:9b334a45a8ff 76 case PortE:
bogdanm 0:9b334a45a8ff 77 gpio_add = GPIOE_BASE;
bogdanm 0:9b334a45a8ff 78 __GPIOE_CLK_ENABLE();
bogdanm 0:9b334a45a8ff 79 break;
bogdanm 0:9b334a45a8ff 80 #endif
bogdanm 0:9b334a45a8ff 81 #if defined GPIOF_BASE
bogdanm 0:9b334a45a8ff 82 case PortF:
bogdanm 0:9b334a45a8ff 83 gpio_add = GPIOF_BASE;
bogdanm 0:9b334a45a8ff 84 __GPIOF_CLK_ENABLE();
bogdanm 0:9b334a45a8ff 85 break;
bogdanm 0:9b334a45a8ff 86 #endif
bogdanm 0:9b334a45a8ff 87 #if defined GPIOG_BASE
bogdanm 0:9b334a45a8ff 88 case PortG:
bogdanm 0:9b334a45a8ff 89 gpio_add = GPIOG_BASE;
bogdanm 0:9b334a45a8ff 90 __GPIOG_CLK_ENABLE();
bogdanm 0:9b334a45a8ff 91 break;
bogdanm 0:9b334a45a8ff 92 #endif
bogdanm 0:9b334a45a8ff 93 #if defined GPIOH_BASE
bogdanm 0:9b334a45a8ff 94 case PortH:
bogdanm 0:9b334a45a8ff 95 gpio_add = GPIOH_BASE;
bogdanm 0:9b334a45a8ff 96 __GPIOH_CLK_ENABLE();
bogdanm 0:9b334a45a8ff 97 break;
bogdanm 0:9b334a45a8ff 98 #endif
bogdanm 0:9b334a45a8ff 99 #if defined GPIOI_BASE
bogdanm 0:9b334a45a8ff 100 case PortI:
bogdanm 0:9b334a45a8ff 101 gpio_add = GPIOI_BASE;
bogdanm 0:9b334a45a8ff 102 __GPIOI_CLK_ENABLE();
bogdanm 0:9b334a45a8ff 103 break;
bogdanm 0:9b334a45a8ff 104 #endif
bogdanm 0:9b334a45a8ff 105 #if defined GPIOJ_BASE
bogdanm 0:9b334a45a8ff 106 case PortJ:
bogdanm 0:9b334a45a8ff 107 gpio_add = GPIOJ_BASE;
bogdanm 0:9b334a45a8ff 108 __GPIOJ_CLK_ENABLE();
bogdanm 0:9b334a45a8ff 109 break;
bogdanm 0:9b334a45a8ff 110 #endif
bogdanm 0:9b334a45a8ff 111 #if defined GPIOK_BASE
bogdanm 0:9b334a45a8ff 112 case PortK:
bogdanm 0:9b334a45a8ff 113 gpio_add = GPIOK_BASE;
bogdanm 0:9b334a45a8ff 114 __GPIOK_CLK_ENABLE();
bogdanm 0:9b334a45a8ff 115 break;
bogdanm 0:9b334a45a8ff 116 #endif
bogdanm 0:9b334a45a8ff 117 default:
bogdanm 0:9b334a45a8ff 118 error("Pinmap error: wrong port number.");
bogdanm 0:9b334a45a8ff 119 break;
bogdanm 0:9b334a45a8ff 120 }
bogdanm 0:9b334a45a8ff 121 return gpio_add;
bogdanm 0:9b334a45a8ff 122 }
bogdanm 0:9b334a45a8ff 123
bogdanm 0:9b334a45a8ff 124 /**
bogdanm 0:9b334a45a8ff 125 * Configure pin (mode, speed, output type and pull-up/pull-down)
bogdanm 0:9b334a45a8ff 126 */
bogdanm 0:9b334a45a8ff 127 void pin_function(PinName pin, int data)
bogdanm 0:9b334a45a8ff 128 {
bogdanm 0:9b334a45a8ff 129 MBED_ASSERT(pin != (PinName)NC);
bogdanm 0:9b334a45a8ff 130 // Get the pin informations
bogdanm 0:9b334a45a8ff 131 uint32_t mode = STM_PIN_MODE(data);
bogdanm 0:9b334a45a8ff 132 uint32_t pupd = STM_PIN_PUPD(data);
bogdanm 0:9b334a45a8ff 133 uint32_t afnum = STM_PIN_AFNUM(data);
bogdanm 0:9b334a45a8ff 134
bogdanm 0:9b334a45a8ff 135 uint32_t port_index = STM_PORT(pin);
bogdanm 0:9b334a45a8ff 136 uint32_t pin_index = STM_PIN(pin);
bogdanm 0:9b334a45a8ff 137
bogdanm 0:9b334a45a8ff 138 // Enable GPIO clock
bogdanm 0:9b334a45a8ff 139 uint32_t gpio_add = Set_GPIO_Clock(port_index);
bogdanm 0:9b334a45a8ff 140 GPIO_TypeDef *gpio = (GPIO_TypeDef *)gpio_add;
bogdanm 0:9b334a45a8ff 141
bogdanm 0:9b334a45a8ff 142 // Configure GPIO
bogdanm 0:9b334a45a8ff 143 GPIO_InitTypeDef GPIO_InitStructure;
bogdanm 0:9b334a45a8ff 144 GPIO_InitStructure.Pin = (uint32_t)(1 << pin_index);
bogdanm 0:9b334a45a8ff 145 GPIO_InitStructure.Mode = gpio_mode[mode];
bogdanm 0:9b334a45a8ff 146 GPIO_InitStructure.Pull = pupd;
bogdanm 0:9b334a45a8ff 147 GPIO_InitStructure.Speed = GPIO_SPEED_HIGH;
bogdanm 0:9b334a45a8ff 148 GPIO_InitStructure.Alternate = afnum;
bogdanm 0:9b334a45a8ff 149 HAL_GPIO_Init(gpio, &GPIO_InitStructure);
bogdanm 0:9b334a45a8ff 150
bogdanm 0:9b334a45a8ff 151 // [TODO] Disconnect JTAG-DP + SW-DP signals.
bogdanm 0:9b334a45a8ff 152 // Warning: Need to reconnect under reset
bogdanm 0:9b334a45a8ff 153 //if ((pin == PA_13) || (pin == PA_14)) {
bogdanm 0:9b334a45a8ff 154 //
bogdanm 0:9b334a45a8ff 155 //}
bogdanm 0:9b334a45a8ff 156 //if ((pin == PA_15) || (pin == PB_3) || (pin == PB_4)) {
bogdanm 0:9b334a45a8ff 157 //
bogdanm 0:9b334a45a8ff 158 //}
bogdanm 0:9b334a45a8ff 159 }
bogdanm 0:9b334a45a8ff 160
bogdanm 0:9b334a45a8ff 161 /**
bogdanm 0:9b334a45a8ff 162 * Configure pin pull-up/pull-down
bogdanm 0:9b334a45a8ff 163 */
bogdanm 0:9b334a45a8ff 164 void pin_mode(PinName pin, PinMode mode)
bogdanm 0:9b334a45a8ff 165 {
bogdanm 0:9b334a45a8ff 166 MBED_ASSERT(pin != (PinName)NC);
bogdanm 0:9b334a45a8ff 167 uint32_t port_index = STM_PORT(pin);
bogdanm 0:9b334a45a8ff 168 uint32_t pin_index = STM_PIN(pin);
bogdanm 0:9b334a45a8ff 169
bogdanm 0:9b334a45a8ff 170 // Enable GPIO clock
bogdanm 0:9b334a45a8ff 171 uint32_t gpio_add = Set_GPIO_Clock(port_index);
bogdanm 0:9b334a45a8ff 172 GPIO_TypeDef *gpio = (GPIO_TypeDef *)gpio_add;
bogdanm 0:9b334a45a8ff 173
bogdanm 0:9b334a45a8ff 174 // Configure pull-up/pull-down resistors
bogdanm 0:9b334a45a8ff 175 uint32_t pupd = (uint32_t)mode;
bogdanm 0:9b334a45a8ff 176 if (pupd > 2)
bogdanm 0:9b334a45a8ff 177 pupd = 0; // Open-drain = No pull-up/No pull-down
bogdanm 0:9b334a45a8ff 178 gpio->PUPDR &= (uint32_t)(~(GPIO_PUPDR_PUPDR0 << (pin_index * 2)));
bogdanm 0:9b334a45a8ff 179 gpio->PUPDR |= (uint32_t)(pupd << (pin_index * 2));
bogdanm 0:9b334a45a8ff 180
bogdanm 0:9b334a45a8ff 181 }