robot

Dependencies:   FastPWM3 mbed

Committer:
bwang
Date:
Tue Feb 28 03:32:21 2017 +0000
Revision:
79:d0b1bb3dcf68
added FlashWriter class

Who changed what in which revision?

UserRevisionLine numberNew contents of line
bwang 79:d0b1bb3dcf68 1 /**
bwang 79:d0b1bb3dcf68 2 ******************************************************************************
bwang 79:d0b1bb3dcf68 3 * @file stm32f4xx_flash.h
bwang 79:d0b1bb3dcf68 4 * @author MCD Application Team
bwang 79:d0b1bb3dcf68 5 * @version V1.7.1
bwang 79:d0b1bb3dcf68 6 * @date 20-May-2016
bwang 79:d0b1bb3dcf68 7 * @brief This file contains all the functions prototypes for the FLASH
bwang 79:d0b1bb3dcf68 8 * firmware library.
bwang 79:d0b1bb3dcf68 9 ******************************************************************************
bwang 79:d0b1bb3dcf68 10 * @attention
bwang 79:d0b1bb3dcf68 11 *
bwang 79:d0b1bb3dcf68 12 * <h2><center>&copy; COPYRIGHT 2016 STMicroelectronics</center></h2>
bwang 79:d0b1bb3dcf68 13 *
bwang 79:d0b1bb3dcf68 14 * Licensed under MCD-ST Liberty SW License Agreement V2, (the "License");
bwang 79:d0b1bb3dcf68 15 * You may not use this file except in compliance with the License.
bwang 79:d0b1bb3dcf68 16 * You may obtain a copy of the License at:
bwang 79:d0b1bb3dcf68 17 *
bwang 79:d0b1bb3dcf68 18 * http://www.st.com/software_license_agreement_liberty_v2
bwang 79:d0b1bb3dcf68 19 *
bwang 79:d0b1bb3dcf68 20 * Unless required by applicable law or agreed to in writing, software
bwang 79:d0b1bb3dcf68 21 * distributed under the License is distributed on an "AS IS" BASIS,
bwang 79:d0b1bb3dcf68 22 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
bwang 79:d0b1bb3dcf68 23 * See the License for the specific language governing permissions and
bwang 79:d0b1bb3dcf68 24 * limitations under the License.
bwang 79:d0b1bb3dcf68 25 *
bwang 79:d0b1bb3dcf68 26 ******************************************************************************
bwang 79:d0b1bb3dcf68 27 */
bwang 79:d0b1bb3dcf68 28
bwang 79:d0b1bb3dcf68 29 /* Define to prevent recursive inclusion -------------------------------------*/
bwang 79:d0b1bb3dcf68 30 #ifndef __STM32F4xx_FLASH_H
bwang 79:d0b1bb3dcf68 31 #define __STM32F4xx_FLASH_H
bwang 79:d0b1bb3dcf68 32
bwang 79:d0b1bb3dcf68 33 #ifdef __cplusplus
bwang 79:d0b1bb3dcf68 34 extern "C" {
bwang 79:d0b1bb3dcf68 35 #endif
bwang 79:d0b1bb3dcf68 36
bwang 79:d0b1bb3dcf68 37 /* Includes ------------------------------------------------------------------*/
bwang 79:d0b1bb3dcf68 38 #include "stm32f4xx.h"
bwang 79:d0b1bb3dcf68 39
bwang 79:d0b1bb3dcf68 40 /** @addtogroup STM32F4xx_StdPeriph_Driver
bwang 79:d0b1bb3dcf68 41 * @{
bwang 79:d0b1bb3dcf68 42 */
bwang 79:d0b1bb3dcf68 43
bwang 79:d0b1bb3dcf68 44 /** @addtogroup FLASH
bwang 79:d0b1bb3dcf68 45 * @{
bwang 79:d0b1bb3dcf68 46 */
bwang 79:d0b1bb3dcf68 47
bwang 79:d0b1bb3dcf68 48 /* Exported types ------------------------------------------------------------*/
bwang 79:d0b1bb3dcf68 49 /**
bwang 79:d0b1bb3dcf68 50 * @brief FLASH Status
bwang 79:d0b1bb3dcf68 51 */
bwang 79:d0b1bb3dcf68 52 typedef enum
bwang 79:d0b1bb3dcf68 53 {
bwang 79:d0b1bb3dcf68 54 FLASH_BUSY2 = 1,
bwang 79:d0b1bb3dcf68 55 FLASH_ERROR_RD2,
bwang 79:d0b1bb3dcf68 56 FLASH_ERROR_PGS2,
bwang 79:d0b1bb3dcf68 57 FLASH_ERROR_PGP2,
bwang 79:d0b1bb3dcf68 58 FLASH_ERROR_PGA2,
bwang 79:d0b1bb3dcf68 59 FLASH_ERROR_WRP2,
bwang 79:d0b1bb3dcf68 60 FLASH_ERROR_PROGRAM2,
bwang 79:d0b1bb3dcf68 61 FLASH_ERROR_OPERATION2,
bwang 79:d0b1bb3dcf68 62 FLASH_COMPLETE2
bwang 79:d0b1bb3dcf68 63 }FLASH_Status;
bwang 79:d0b1bb3dcf68 64
bwang 79:d0b1bb3dcf68 65 /* Exported constants --------------------------------------------------------*/
bwang 79:d0b1bb3dcf68 66
bwang 79:d0b1bb3dcf68 67 /** @defgroup FLASH_Exported_Constants
bwang 79:d0b1bb3dcf68 68 * @{
bwang 79:d0b1bb3dcf68 69 */
bwang 79:d0b1bb3dcf68 70
bwang 79:d0b1bb3dcf68 71 /** @defgroup Flash_Latency
bwang 79:d0b1bb3dcf68 72 * @{
bwang 79:d0b1bb3dcf68 73 */
bwang 79:d0b1bb3dcf68 74 #define FLASH_Latency_0 ((uint8_t)0x0000) /*!< FLASH Zero Latency cycle */
bwang 79:d0b1bb3dcf68 75 #define FLASH_Latency_1 ((uint8_t)0x0001) /*!< FLASH One Latency cycle */
bwang 79:d0b1bb3dcf68 76 #define FLASH_Latency_2 ((uint8_t)0x0002) /*!< FLASH Two Latency cycles */
bwang 79:d0b1bb3dcf68 77 #define FLASH_Latency_3 ((uint8_t)0x0003) /*!< FLASH Three Latency cycles */
bwang 79:d0b1bb3dcf68 78 #define FLASH_Latency_4 ((uint8_t)0x0004) /*!< FLASH Four Latency cycles */
bwang 79:d0b1bb3dcf68 79 #define FLASH_Latency_5 ((uint8_t)0x0005) /*!< FLASH Five Latency cycles */
bwang 79:d0b1bb3dcf68 80 #define FLASH_Latency_6 ((uint8_t)0x0006) /*!< FLASH Six Latency cycles */
bwang 79:d0b1bb3dcf68 81 #define FLASH_Latency_7 ((uint8_t)0x0007) /*!< FLASH Seven Latency cycles */
bwang 79:d0b1bb3dcf68 82 #define FLASH_Latency_8 ((uint8_t)0x0008) /*!< FLASH Eight Latency cycles */
bwang 79:d0b1bb3dcf68 83 #define FLASH_Latency_9 ((uint8_t)0x0009) /*!< FLASH Nine Latency cycles */
bwang 79:d0b1bb3dcf68 84 #define FLASH_Latency_10 ((uint8_t)0x000A) /*!< FLASH Ten Latency cycles */
bwang 79:d0b1bb3dcf68 85 #define FLASH_Latency_11 ((uint8_t)0x000B) /*!< FLASH Eleven Latency cycles */
bwang 79:d0b1bb3dcf68 86 #define FLASH_Latency_12 ((uint8_t)0x000C) /*!< FLASH Twelve Latency cycles */
bwang 79:d0b1bb3dcf68 87 #define FLASH_Latency_13 ((uint8_t)0x000D) /*!< FLASH Thirteen Latency cycles */
bwang 79:d0b1bb3dcf68 88 #define FLASH_Latency_14 ((uint8_t)0x000E) /*!< FLASH Fourteen Latency cycles */
bwang 79:d0b1bb3dcf68 89 #define FLASH_Latency_15 ((uint8_t)0x000F) /*!< FLASH Fifteen Latency cycles */
bwang 79:d0b1bb3dcf68 90
bwang 79:d0b1bb3dcf68 91 /**
bwang 79:d0b1bb3dcf68 92 * @}
bwang 79:d0b1bb3dcf68 93 */
bwang 79:d0b1bb3dcf68 94
bwang 79:d0b1bb3dcf68 95 /** @defgroup FLASH_Voltage_Range
bwang 79:d0b1bb3dcf68 96 * @{
bwang 79:d0b1bb3dcf68 97 */
bwang 79:d0b1bb3dcf68 98 #define VoltageRange_1 ((uint8_t)0x00) /*!< Device operating range: 1.8V to 2.1V */
bwang 79:d0b1bb3dcf68 99 #define VoltageRange_2 ((uint8_t)0x01) /*!<Device operating range: 2.1V to 2.7V */
bwang 79:d0b1bb3dcf68 100 #define VoltageRange_3 ((uint8_t)0x02) /*!<Device operating range: 2.7V to 3.6V */
bwang 79:d0b1bb3dcf68 101 #define VoltageRange_4 ((uint8_t)0x03) /*!<Device operating range: 2.7V to 3.6V + External Vpp */
bwang 79:d0b1bb3dcf68 102
bwang 79:d0b1bb3dcf68 103 /*
bwang 79:d0b1bb3dcf68 104 #define IS_VOLTAGERANGE(RANGE)(((RANGE) == VoltageRange_1) || \
bwang 79:d0b1bb3dcf68 105 ((RANGE) == VoltageRange_2) || \
bwang 79:d0b1bb3dcf68 106 ((RANGE) == VoltageRange_3) || \
bwang 79:d0b1bb3dcf68 107 ((RANGE) == VoltageRange_4))
bwang 79:d0b1bb3dcf68 108 */
bwang 79:d0b1bb3dcf68 109
bwang 79:d0b1bb3dcf68 110 /**
bwang 79:d0b1bb3dcf68 111 * @}
bwang 79:d0b1bb3dcf68 112 */
bwang 79:d0b1bb3dcf68 113
bwang 79:d0b1bb3dcf68 114 /** @defgroup FLASH_Sectors
bwang 79:d0b1bb3dcf68 115 * @{
bwang 79:d0b1bb3dcf68 116 */
bwang 79:d0b1bb3dcf68 117 #define FLASH_Sector_0 ((uint16_t)0x0000) /*!< Sector Number 0 */
bwang 79:d0b1bb3dcf68 118 #define FLASH_Sector_1 ((uint16_t)0x0008) /*!< Sector Number 1 */
bwang 79:d0b1bb3dcf68 119 #define FLASH_Sector_2 ((uint16_t)0x0010) /*!< Sector Number 2 */
bwang 79:d0b1bb3dcf68 120 #define FLASH_Sector_3 ((uint16_t)0x0018) /*!< Sector Number 3 */
bwang 79:d0b1bb3dcf68 121 #define FLASH_Sector_4 ((uint16_t)0x0020) /*!< Sector Number 4 */
bwang 79:d0b1bb3dcf68 122 #define FLASH_Sector_5 ((uint16_t)0x0028) /*!< Sector Number 5 */
bwang 79:d0b1bb3dcf68 123 #define FLASH_Sector_6 ((uint16_t)0x0030) /*!< Sector Number 6 */
bwang 79:d0b1bb3dcf68 124 #define FLASH_Sector_7 ((uint16_t)0x0038) /*!< Sector Number 7 */
bwang 79:d0b1bb3dcf68 125 #define FLASH_Sector_8 ((uint16_t)0x0040) /*!< Sector Number 8 */
bwang 79:d0b1bb3dcf68 126 #define FLASH_Sector_9 ((uint16_t)0x0048) /*!< Sector Number 9 */
bwang 79:d0b1bb3dcf68 127 #define FLASH_Sector_10 ((uint16_t)0x0050) /*!< Sector Number 10 */
bwang 79:d0b1bb3dcf68 128 #define FLASH_Sector_11 ((uint16_t)0x0058) /*!< Sector Number 11 */
bwang 79:d0b1bb3dcf68 129 #define FLASH_Sector_12 ((uint16_t)0x0080) /*!< Sector Number 12 */
bwang 79:d0b1bb3dcf68 130 #define FLASH_Sector_13 ((uint16_t)0x0088) /*!< Sector Number 13 */
bwang 79:d0b1bb3dcf68 131 #define FLASH_Sector_14 ((uint16_t)0x0090) /*!< Sector Number 14 */
bwang 79:d0b1bb3dcf68 132 #define FLASH_Sector_15 ((uint16_t)0x0098) /*!< Sector Number 15 */
bwang 79:d0b1bb3dcf68 133 #define FLASH_Sector_16 ((uint16_t)0x00A0) /*!< Sector Number 16 */
bwang 79:d0b1bb3dcf68 134 #define FLASH_Sector_17 ((uint16_t)0x00A8) /*!< Sector Number 17 */
bwang 79:d0b1bb3dcf68 135 #define FLASH_Sector_18 ((uint16_t)0x00B0) /*!< Sector Number 18 */
bwang 79:d0b1bb3dcf68 136 #define FLASH_Sector_19 ((uint16_t)0x00B8) /*!< Sector Number 19 */
bwang 79:d0b1bb3dcf68 137 #define FLASH_Sector_20 ((uint16_t)0x00C0) /*!< Sector Number 20 */
bwang 79:d0b1bb3dcf68 138 #define FLASH_Sector_21 ((uint16_t)0x00C8) /*!< Sector Number 21 */
bwang 79:d0b1bb3dcf68 139 #define FLASH_Sector_22 ((uint16_t)0x00D0) /*!< Sector Number 22 */
bwang 79:d0b1bb3dcf68 140 #define FLASH_Sector_23 ((uint16_t)0x00D8) /*!< Sector Number 23 */
bwang 79:d0b1bb3dcf68 141
bwang 79:d0b1bb3dcf68 142 #if defined (STM32F427_437xx) || defined (STM32F429_439xx) || defined (STM32F469_479xx)
bwang 79:d0b1bb3dcf68 143 #define IS_FLASH_ADDRESS(ADDRESS) ((((ADDRESS) >= 0x08000000) && ((ADDRESS) <= 0x081FFFFF)) ||\
bwang 79:d0b1bb3dcf68 144 (((ADDRESS) >= 0x1FFF7800) && ((ADDRESS) <= 0x1FFF7A0F)))
bwang 79:d0b1bb3dcf68 145 #endif /* STM32F427_437xx || STM32F429_439xx || STM32F469_479xx */
bwang 79:d0b1bb3dcf68 146
bwang 79:d0b1bb3dcf68 147 #if defined (STM32F40_41xxx) || defined(STM32F412xG)
bwang 79:d0b1bb3dcf68 148 #define IS_FLASH_ADDRESS(ADDRESS) ((((ADDRESS) >= 0x08000000) && ((ADDRESS) <= 0x080FFFFF)) ||\
bwang 79:d0b1bb3dcf68 149 (((ADDRESS) >= 0x1FFF7800) && ((ADDRESS) <= 0x1FFF7A0F)))
bwang 79:d0b1bb3dcf68 150 #endif /* STM32F40_41xxx || STM32F412xG */
bwang 79:d0b1bb3dcf68 151
bwang 79:d0b1bb3dcf68 152 #if defined (STM32F401xx)
bwang 79:d0b1bb3dcf68 153 #define IS_FLASH_ADDRESS(ADDRESS) ((((ADDRESS) >= 0x08000000) && ((ADDRESS) <= 0x0803FFFF)) ||\
bwang 79:d0b1bb3dcf68 154 (((ADDRESS) >= 0x1FFF7800) && ((ADDRESS) <= 0x1FFF7A0F)))
bwang 79:d0b1bb3dcf68 155 #endif /* STM32F401xx */
bwang 79:d0b1bb3dcf68 156
bwang 79:d0b1bb3dcf68 157 #if defined (STM32F411xE) || defined (STM32F446xx)
bwang 79:d0b1bb3dcf68 158 //#define IS_FLASH_ADDRESS(ADDRESS) ((((ADDRESS) >= 0x08000000) && ((ADDRESS) <= 0x0807FFFF)) ||\
bwang 79:d0b1bb3dcf68 159 // (((ADDRESS) >= 0x1FFF7800) && ((ADDRESS) <= 0x1FFF7A0F)))
bwang 79:d0b1bb3dcf68 160 #endif /* STM32F411xE || STM32F446xx */
bwang 79:d0b1bb3dcf68 161
bwang 79:d0b1bb3dcf68 162 #if defined (STM32F410xx)
bwang 79:d0b1bb3dcf68 163 #define IS_FLASH_ADDRESS(ADDRESS) ((((ADDRESS) >= 0x08000000) && ((ADDRESS) <= 0x0801FFFF)) ||\
bwang 79:d0b1bb3dcf68 164 (((ADDRESS) >= 0x1FFF7800) && ((ADDRESS) <= 0x1FFF7A0F)))
bwang 79:d0b1bb3dcf68 165 #endif /* STM32F410xx */
bwang 79:d0b1bb3dcf68 166
bwang 79:d0b1bb3dcf68 167 /**
bwang 79:d0b1bb3dcf68 168 * @}
bwang 79:d0b1bb3dcf68 169 */
bwang 79:d0b1bb3dcf68 170
bwang 79:d0b1bb3dcf68 171 /** @defgroup Option_Bytes_Write_Protection
bwang 79:d0b1bb3dcf68 172 * @{
bwang 79:d0b1bb3dcf68 173 */
bwang 79:d0b1bb3dcf68 174 #define OB_WRP_Sector_0 ((uint32_t)0x00000001) /*!< Write protection of Sector0 */
bwang 79:d0b1bb3dcf68 175 #define OB_WRP_Sector_1 ((uint32_t)0x00000002) /*!< Write protection of Sector1 */
bwang 79:d0b1bb3dcf68 176 #define OB_WRP_Sector_2 ((uint32_t)0x00000004) /*!< Write protection of Sector2 */
bwang 79:d0b1bb3dcf68 177 #define OB_WRP_Sector_3 ((uint32_t)0x00000008) /*!< Write protection of Sector3 */
bwang 79:d0b1bb3dcf68 178 #define OB_WRP_Sector_4 ((uint32_t)0x00000010) /*!< Write protection of Sector4 */
bwang 79:d0b1bb3dcf68 179 #define OB_WRP_Sector_5 ((uint32_t)0x00000020) /*!< Write protection of Sector5 */
bwang 79:d0b1bb3dcf68 180 #define OB_WRP_Sector_6 ((uint32_t)0x00000040) /*!< Write protection of Sector6 */
bwang 79:d0b1bb3dcf68 181 #define OB_WRP_Sector_7 ((uint32_t)0x00000080) /*!< Write protection of Sector7 */
bwang 79:d0b1bb3dcf68 182 #define OB_WRP_Sector_8 ((uint32_t)0x00000100) /*!< Write protection of Sector8 */
bwang 79:d0b1bb3dcf68 183 #define OB_WRP_Sector_9 ((uint32_t)0x00000200) /*!< Write protection of Sector9 */
bwang 79:d0b1bb3dcf68 184 #define OB_WRP_Sector_10 ((uint32_t)0x00000400) /*!< Write protection of Sector10 */
bwang 79:d0b1bb3dcf68 185 #define OB_WRP_Sector_11 ((uint32_t)0x00000800) /*!< Write protection of Sector11 */
bwang 79:d0b1bb3dcf68 186 #define OB_WRP_Sector_12 ((uint32_t)0x00000001) /*!< Write protection of Sector12 */
bwang 79:d0b1bb3dcf68 187 #define OB_WRP_Sector_13 ((uint32_t)0x00000002) /*!< Write protection of Sector13 */
bwang 79:d0b1bb3dcf68 188 #define OB_WRP_Sector_14 ((uint32_t)0x00000004) /*!< Write protection of Sector14 */
bwang 79:d0b1bb3dcf68 189 #define OB_WRP_Sector_15 ((uint32_t)0x00000008) /*!< Write protection of Sector15 */
bwang 79:d0b1bb3dcf68 190 #define OB_WRP_Sector_16 ((uint32_t)0x00000010) /*!< Write protection of Sector16 */
bwang 79:d0b1bb3dcf68 191 #define OB_WRP_Sector_17 ((uint32_t)0x00000020) /*!< Write protection of Sector17 */
bwang 79:d0b1bb3dcf68 192 #define OB_WRP_Sector_18 ((uint32_t)0x00000040) /*!< Write protection of Sector18 */
bwang 79:d0b1bb3dcf68 193 #define OB_WRP_Sector_19 ((uint32_t)0x00000080) /*!< Write protection of Sector19 */
bwang 79:d0b1bb3dcf68 194 #define OB_WRP_Sector_20 ((uint32_t)0x00000100) /*!< Write protection of Sector20 */
bwang 79:d0b1bb3dcf68 195 #define OB_WRP_Sector_21 ((uint32_t)0x00000200) /*!< Write protection of Sector21 */
bwang 79:d0b1bb3dcf68 196 #define OB_WRP_Sector_22 ((uint32_t)0x00000400) /*!< Write protection of Sector22 */
bwang 79:d0b1bb3dcf68 197 #define OB_WRP_Sector_23 ((uint32_t)0x00000800) /*!< Write protection of Sector23 */
bwang 79:d0b1bb3dcf68 198 #define OB_WRP_Sector_All ((uint32_t)0x00000FFF) /*!< Write protection of all Sectors */
bwang 79:d0b1bb3dcf68 199
bwang 79:d0b1bb3dcf68 200 #define IS_OB_WRP(SECTOR)((((SECTOR) & (uint32_t)0xFFFFF000) == 0x00000000) && ((SECTOR) != 0x00000000))
bwang 79:d0b1bb3dcf68 201 /**
bwang 79:d0b1bb3dcf68 202 * @}
bwang 79:d0b1bb3dcf68 203 */
bwang 79:d0b1bb3dcf68 204
bwang 79:d0b1bb3dcf68 205 /** @defgroup Selection_Protection_Mode
bwang 79:d0b1bb3dcf68 206 * @{
bwang 79:d0b1bb3dcf68 207 */
bwang 79:d0b1bb3dcf68 208 #define OB_PcROP_Disable ((uint8_t)0x00) /*!< Disabled PcROP, nWPRi bits used for Write Protection on sector i */
bwang 79:d0b1bb3dcf68 209 #define OB_PcROP_Enable ((uint8_t)0x80) /*!< Enable PcROP, nWPRi bits used for PCRoP Protection on sector i */
bwang 79:d0b1bb3dcf68 210
bwang 79:d0b1bb3dcf68 211 /**
bwang 79:d0b1bb3dcf68 212 * @}
bwang 79:d0b1bb3dcf68 213 */
bwang 79:d0b1bb3dcf68 214
bwang 79:d0b1bb3dcf68 215 /** @defgroup Option_Bytes_PC_ReadWrite_Protection
bwang 79:d0b1bb3dcf68 216 * @{
bwang 79:d0b1bb3dcf68 217 */
bwang 79:d0b1bb3dcf68 218 #define OB_PCROP_Sector_0 ((uint32_t)0x00000001) /*!< PC Read/Write protection of Sector0 */
bwang 79:d0b1bb3dcf68 219 #define OB_PCROP_Sector_1 ((uint32_t)0x00000002) /*!< PC Read/Write protection of Sector1 */
bwang 79:d0b1bb3dcf68 220 #define OB_PCROP_Sector_2 ((uint32_t)0x00000004) /*!< PC Read/Write protection of Sector2 */
bwang 79:d0b1bb3dcf68 221 #define OB_PCROP_Sector_3 ((uint32_t)0x00000008) /*!< PC Read/Write protection of Sector3 */
bwang 79:d0b1bb3dcf68 222 #define OB_PCROP_Sector_4 ((uint32_t)0x00000010) /*!< PC Read/Write protection of Sector4 */
bwang 79:d0b1bb3dcf68 223 #define OB_PCROP_Sector_5 ((uint32_t)0x00000020) /*!< PC Read/Write protection of Sector5 */
bwang 79:d0b1bb3dcf68 224 #define OB_PCROP_Sector_6 ((uint32_t)0x00000040) /*!< PC Read/Write protection of Sector6 */
bwang 79:d0b1bb3dcf68 225 #define OB_PCROP_Sector_7 ((uint32_t)0x00000080) /*!< PC Read/Write protection of Sector7 */
bwang 79:d0b1bb3dcf68 226 #define OB_PCROP_Sector_8 ((uint32_t)0x00000100) /*!< PC Read/Write protection of Sector8 */
bwang 79:d0b1bb3dcf68 227 #define OB_PCROP_Sector_9 ((uint32_t)0x00000200) /*!< PC Read/Write protection of Sector9 */
bwang 79:d0b1bb3dcf68 228 #define OB_PCROP_Sector_10 ((uint32_t)0x00000400) /*!< PC Read/Write protection of Sector10 */
bwang 79:d0b1bb3dcf68 229 #define OB_PCROP_Sector_11 ((uint32_t)0x00000800) /*!< PC Read/Write protection of Sector11 */
bwang 79:d0b1bb3dcf68 230 #define OB_PCROP_Sector_12 ((uint32_t)0x00000001) /*!< PC Read/Write protection of Sector12 */
bwang 79:d0b1bb3dcf68 231 #define OB_PCROP_Sector_13 ((uint32_t)0x00000002) /*!< PC Read/Write protection of Sector13 */
bwang 79:d0b1bb3dcf68 232 #define OB_PCROP_Sector_14 ((uint32_t)0x00000004) /*!< PC Read/Write protection of Sector14 */
bwang 79:d0b1bb3dcf68 233 #define OB_PCROP_Sector_15 ((uint32_t)0x00000008) /*!< PC Read/Write protection of Sector15 */
bwang 79:d0b1bb3dcf68 234 #define OB_PCROP_Sector_16 ((uint32_t)0x00000010) /*!< PC Read/Write protection of Sector16 */
bwang 79:d0b1bb3dcf68 235 #define OB_PCROP_Sector_17 ((uint32_t)0x00000020) /*!< PC Read/Write protection of Sector17 */
bwang 79:d0b1bb3dcf68 236 #define OB_PCROP_Sector_18 ((uint32_t)0x00000040) /*!< PC Read/Write protection of Sector18 */
bwang 79:d0b1bb3dcf68 237 #define OB_PCROP_Sector_19 ((uint32_t)0x00000080) /*!< PC Read/Write protection of Sector19 */
bwang 79:d0b1bb3dcf68 238 #define OB_PCROP_Sector_20 ((uint32_t)0x00000100) /*!< PC Read/Write protection of Sector20 */
bwang 79:d0b1bb3dcf68 239 #define OB_PCROP_Sector_21 ((uint32_t)0x00000200) /*!< PC Read/Write protection of Sector21 */
bwang 79:d0b1bb3dcf68 240 #define OB_PCROP_Sector_22 ((uint32_t)0x00000400) /*!< PC Read/Write protection of Sector22 */
bwang 79:d0b1bb3dcf68 241 #define OB_PCROP_Sector_23 ((uint32_t)0x00000800) /*!< PC Read/Write protection of Sector23 */
bwang 79:d0b1bb3dcf68 242 #define OB_PCROP_Sector_All ((uint32_t)0x00000FFF) /*!< PC Read/Write protection of all Sectors */
bwang 79:d0b1bb3dcf68 243
bwang 79:d0b1bb3dcf68 244 /**
bwang 79:d0b1bb3dcf68 245 * @}
bwang 79:d0b1bb3dcf68 246 */
bwang 79:d0b1bb3dcf68 247
bwang 79:d0b1bb3dcf68 248 /** @defgroup FLASH_Option_Bytes_Read_Protection
bwang 79:d0b1bb3dcf68 249 * @{
bwang 79:d0b1bb3dcf68 250 */
bwang 79:d0b1bb3dcf68 251 #define OB_RDP_Level_0 ((uint8_t)0xAA)
bwang 79:d0b1bb3dcf68 252 #define OB_RDP_Level_1 ((uint8_t)0x55)
bwang 79:d0b1bb3dcf68 253 /*#define OB_RDP_Level_2 ((uint8_t)0xCC)*/ /*!< Warning: When enabling read protection level 2
bwang 79:d0b1bb3dcf68 254 it's no more possible to go back to level 1 or 0 */
bwang 79:d0b1bb3dcf68 255 #define IS_OB_RDP(LEVEL) (((LEVEL) == OB_RDP_Level_0)||\
bwang 79:d0b1bb3dcf68 256 ((LEVEL) == OB_RDP_Level_1))/*||\
bwang 79:d0b1bb3dcf68 257 ((LEVEL) == OB_RDP_Level_2))*/
bwang 79:d0b1bb3dcf68 258 /**
bwang 79:d0b1bb3dcf68 259 * @}
bwang 79:d0b1bb3dcf68 260 */
bwang 79:d0b1bb3dcf68 261
bwang 79:d0b1bb3dcf68 262 /** @defgroup FLASH_Option_Bytes_IWatchdog
bwang 79:d0b1bb3dcf68 263 * @{
bwang 79:d0b1bb3dcf68 264 */
bwang 79:d0b1bb3dcf68 265
bwang 79:d0b1bb3dcf68 266 #define IS_OB_IWDG_SOURCE(SOURCE) (((SOURCE) == OB_IWDG_SW) || ((SOURCE) == OB_IWDG_HW))
bwang 79:d0b1bb3dcf68 267 /**
bwang 79:d0b1bb3dcf68 268 * @}
bwang 79:d0b1bb3dcf68 269 */
bwang 79:d0b1bb3dcf68 270
bwang 79:d0b1bb3dcf68 271 /** @defgroup FLASH_Option_Bytes_nRST_STOP
bwang 79:d0b1bb3dcf68 272 * @{
bwang 79:d0b1bb3dcf68 273 */
bwang 79:d0b1bb3dcf68 274 #define OB_STOP_NoRST ((uint8_t)0x40) /*!< No reset generated when entering in STOP */
bwang 79:d0b1bb3dcf68 275
bwang 79:d0b1bb3dcf68 276 /**
bwang 79:d0b1bb3dcf68 277 * @}
bwang 79:d0b1bb3dcf68 278 */
bwang 79:d0b1bb3dcf68 279
bwang 79:d0b1bb3dcf68 280
bwang 79:d0b1bb3dcf68 281 /** @defgroup FLASH_Option_Bytes_nRST_STDBY
bwang 79:d0b1bb3dcf68 282 * @{
bwang 79:d0b1bb3dcf68 283 */
bwang 79:d0b1bb3dcf68 284 #define OB_STDBY_NoRST ((uint8_t)0x80) /*!< No reset generated when entering in STANDBY */
bwang 79:d0b1bb3dcf68 285 //#define OB_STDBY_RST ((uint8_t)0x00) /*!< Reset generated when entering in STANDBY */
bwang 79:d0b1bb3dcf68 286 //#define IS_OB_STDBY_SOURCE(SOURCE) (((SOURCE) == OB_STDBY_NoRST) || ((SOURCE) == OB_STDBY_RST))
bwang 79:d0b1bb3dcf68 287 /**
bwang 79:d0b1bb3dcf68 288 * @}
bwang 79:d0b1bb3dcf68 289 */
bwang 79:d0b1bb3dcf68 290
bwang 79:d0b1bb3dcf68 291 /** @defgroup FLASH_BOR_Reset_Level
bwang 79:d0b1bb3dcf68 292 * @{
bwang 79:d0b1bb3dcf68 293 */
bwang 79:d0b1bb3dcf68 294
bwang 79:d0b1bb3dcf68 295 #define IS_OB_BOR(LEVEL) (((LEVEL) == OB_BOR_LEVEL1) || ((LEVEL) == OB_BOR_LEVEL2) ||\
bwang 79:d0b1bb3dcf68 296 ((LEVEL) == OB_BOR_LEVEL3) || ((LEVEL) == OB_BOR_OFF))
bwang 79:d0b1bb3dcf68 297 /**
bwang 79:d0b1bb3dcf68 298 * @}
bwang 79:d0b1bb3dcf68 299 */
bwang 79:d0b1bb3dcf68 300
bwang 79:d0b1bb3dcf68 301 /** @defgroup FLASH_Dual_Boot
bwang 79:d0b1bb3dcf68 302 * @{
bwang 79:d0b1bb3dcf68 303 */
bwang 79:d0b1bb3dcf68 304 #define OB_Dual_BootEnabled ((uint8_t)0x10) /*!< Dual Bank Boot Enable */
bwang 79:d0b1bb3dcf68 305 #define OB_Dual_BootDisabled ((uint8_t)0x00) /*!< Dual Bank Boot Disable, always boot on User Flash */
bwang 79:d0b1bb3dcf68 306 #define IS_OB_BOOT(BOOT) (((BOOT) == OB_Dual_BootEnabled) || ((BOOT) == OB_Dual_BootDisabled))
bwang 79:d0b1bb3dcf68 307 /**
bwang 79:d0b1bb3dcf68 308 * @}
bwang 79:d0b1bb3dcf68 309 */
bwang 79:d0b1bb3dcf68 310
bwang 79:d0b1bb3dcf68 311 /** @defgroup FLASH_Interrupts
bwang 79:d0b1bb3dcf68 312 * @{
bwang 79:d0b1bb3dcf68 313 */
bwang 79:d0b1bb3dcf68 314
bwang 79:d0b1bb3dcf68 315 #define IS_FLASH_IT(IT) ((((IT) & (uint32_t)0xFCFFFFFF) == 0x00000000) && ((IT) != 0x00000000))
bwang 79:d0b1bb3dcf68 316 /**
bwang 79:d0b1bb3dcf68 317 * @}
bwang 79:d0b1bb3dcf68 318 */
bwang 79:d0b1bb3dcf68 319
bwang 79:d0b1bb3dcf68 320 /** @defgroup FLASH_Flags
bwang 79:d0b1bb3dcf68 321 * @{
bwang 79:d0b1bb3dcf68 322 */
bwang 79:d0b1bb3dcf68 323
bwang 79:d0b1bb3dcf68 324 #define IS_FLASH_CLEAR_FLAG(FLAG) ((((FLAG) & (uint32_t)0xFFFFFE0C) == 0x00000000) && ((FLAG) != 0x00000000))
bwang 79:d0b1bb3dcf68 325 #define IS_FLASH_GET_FLAG(FLAG) (((FLAG) == FLASH_FLAG_EOP) || ((FLAG) == FLASH_FLAG_OPERR) || \
bwang 79:d0b1bb3dcf68 326 ((FLAG) == FLASH_FLAG_WRPERR) || ((FLAG) == FLASH_FLAG_PGAERR) || \
bwang 79:d0b1bb3dcf68 327 ((FLAG) == FLASH_FLAG_PGPERR) || ((FLAG) == FLASH_FLAG_PGSERR) || \
bwang 79:d0b1bb3dcf68 328 ((FLAG) == FLASH_FLAG_BSY) || ((FLAG) == FLASH_FLAG_RDERR))
bwang 79:d0b1bb3dcf68 329
bwang 79:d0b1bb3dcf68 330 /**
bwang 79:d0b1bb3dcf68 331 * @brief ACR register byte 0 (Bits[7:0]) base address
bwang 79:d0b1bb3dcf68 332 */
bwang 79:d0b1bb3dcf68 333 //#define ACR_BYTE0_ADDRESS ((uint32_t)0x40023C00)
bwang 79:d0b1bb3dcf68 334 /**
bwang 79:d0b1bb3dcf68 335 * @brief OPTCR register byte 0 (Bits[7:0]) base address
bwang 79:d0b1bb3dcf68 336 */
bwang 79:d0b1bb3dcf68 337 //#define OPTCR_BYTE0_ADDRESS ((uint32_t)0x40023C14)
bwang 79:d0b1bb3dcf68 338 /**
bwang 79:d0b1bb3dcf68 339 * @brief OPTCR register byte 1 (Bits[15:8]) base address
bwang 79:d0b1bb3dcf68 340 */
bwang 79:d0b1bb3dcf68 341 //#define OPTCR_BYTE1_ADDRESS ((uint32_t)0x40023C15)
bwang 79:d0b1bb3dcf68 342 /**
bwang 79:d0b1bb3dcf68 343 * @brief OPTCR register byte 2 (Bits[23:16]) base address
bwang 79:d0b1bb3dcf68 344 */
bwang 79:d0b1bb3dcf68 345 //#define OPTCR_BYTE2_ADDRESS ((uint32_t)0x40023C16)
bwang 79:d0b1bb3dcf68 346 /**
bwang 79:d0b1bb3dcf68 347 * @brief OPTCR register byte 3 (Bits[31:24]) base address
bwang 79:d0b1bb3dcf68 348 */
bwang 79:d0b1bb3dcf68 349 //#define OPTCR_BYTE3_ADDRESS ((uint32_t)0x40023C17)
bwang 79:d0b1bb3dcf68 350
bwang 79:d0b1bb3dcf68 351 /**
bwang 79:d0b1bb3dcf68 352 * @brief OPTCR1 register byte 0 (Bits[7:0]) base address
bwang 79:d0b1bb3dcf68 353 */
bwang 79:d0b1bb3dcf68 354 #define OPTCR1_BYTE2_ADDRESS ((uint32_t)0x40023C1A)
bwang 79:d0b1bb3dcf68 355
bwang 79:d0b1bb3dcf68 356 /**
bwang 79:d0b1bb3dcf68 357 * @}
bwang 79:d0b1bb3dcf68 358 */
bwang 79:d0b1bb3dcf68 359
bwang 79:d0b1bb3dcf68 360 /* Exported macro ------------------------------------------------------------*/
bwang 79:d0b1bb3dcf68 361 /* Exported functions --------------------------------------------------------*/
bwang 79:d0b1bb3dcf68 362
bwang 79:d0b1bb3dcf68 363 /* FLASH Interface configuration functions ************************************/
bwang 79:d0b1bb3dcf68 364 void FLASH_SetLatency(uint32_t FLASH_Latency);
bwang 79:d0b1bb3dcf68 365 void FLASH_PrefetchBufferCmd(FunctionalState NewState);
bwang 79:d0b1bb3dcf68 366 void FLASH_InstructionCacheCmd(FunctionalState NewState);
bwang 79:d0b1bb3dcf68 367 void FLASH_DataCacheCmd(FunctionalState NewState);
bwang 79:d0b1bb3dcf68 368 void FLASH_InstructionCacheReset(void);
bwang 79:d0b1bb3dcf68 369 void FLASH_DataCacheReset(void);
bwang 79:d0b1bb3dcf68 370
bwang 79:d0b1bb3dcf68 371 /* FLASH Memory Programming functions *****************************************/
bwang 79:d0b1bb3dcf68 372 void FLASH_Unlock(void);
bwang 79:d0b1bb3dcf68 373 void FLASH_Lock(void);
bwang 79:d0b1bb3dcf68 374 FLASH_Status FLASH_EraseSector(uint32_t FLASH_Sector, uint8_t VoltageRange);
bwang 79:d0b1bb3dcf68 375 FLASH_Status FLASH_EraseAllSectors(uint8_t VoltageRange);
bwang 79:d0b1bb3dcf68 376 FLASH_Status FLASH_EraseAllBank1Sectors(uint8_t VoltageRange);
bwang 79:d0b1bb3dcf68 377 FLASH_Status FLASH_EraseAllBank2Sectors(uint8_t VoltageRange);
bwang 79:d0b1bb3dcf68 378 FLASH_Status FLASH_ProgramDoubleWord(uint32_t Address, uint64_t Data);
bwang 79:d0b1bb3dcf68 379 FLASH_Status FLASH_ProgramWord(uint32_t Address, uint32_t Data);
bwang 79:d0b1bb3dcf68 380 FLASH_Status FLASH_ProgramHalfWord(uint32_t Address, uint16_t Data);
bwang 79:d0b1bb3dcf68 381 FLASH_Status FLASH_ProgramByte(uint32_t Address, uint8_t Data);
bwang 79:d0b1bb3dcf68 382
bwang 79:d0b1bb3dcf68 383 /* Option Bytes Programming functions *****************************************/
bwang 79:d0b1bb3dcf68 384 void FLASH_OB_Unlock(void);
bwang 79:d0b1bb3dcf68 385 void FLASH_OB_Lock(void);
bwang 79:d0b1bb3dcf68 386 void FLASH_OB_WRPConfig(uint32_t OB_WRP, FunctionalState NewState);
bwang 79:d0b1bb3dcf68 387 void FLASH_OB_WRP1Config(uint32_t OB_WRP, FunctionalState NewState);
bwang 79:d0b1bb3dcf68 388 void FLASH_OB_PCROPSelectionConfig(uint8_t OB_PcROP);
bwang 79:d0b1bb3dcf68 389 void FLASH_OB_PCROPConfig(uint32_t OB_PCROP, FunctionalState NewState);
bwang 79:d0b1bb3dcf68 390 void FLASH_OB_PCROP1Config(uint32_t OB_PCROP, FunctionalState NewState);
bwang 79:d0b1bb3dcf68 391 void FLASH_OB_RDPConfig(uint8_t OB_RDP);
bwang 79:d0b1bb3dcf68 392 void FLASH_OB_UserConfig(uint8_t OB_IWDG, uint8_t OB_STOP, uint8_t OB_STDBY);
bwang 79:d0b1bb3dcf68 393 void FLASH_OB_BORConfig(uint8_t OB_BOR);
bwang 79:d0b1bb3dcf68 394 void FLASH_OB_BootConfig(uint8_t OB_BOOT);
bwang 79:d0b1bb3dcf68 395 FLASH_Status FLASH_OB_Launch(void);
bwang 79:d0b1bb3dcf68 396 uint8_t FLASH_OB_GetUser(void);
bwang 79:d0b1bb3dcf68 397 uint16_t FLASH_OB_GetWRP(void);
bwang 79:d0b1bb3dcf68 398 uint16_t FLASH_OB_GetWRP1(void);
bwang 79:d0b1bb3dcf68 399 uint16_t FLASH_OB_GetPCROP(void);
bwang 79:d0b1bb3dcf68 400 uint16_t FLASH_OB_GetPCROP1(void);
bwang 79:d0b1bb3dcf68 401 FlagStatus FLASH_OB_GetRDP(void);
bwang 79:d0b1bb3dcf68 402 uint8_t FLASH_OB_GetBOR(void);
bwang 79:d0b1bb3dcf68 403
bwang 79:d0b1bb3dcf68 404 /* Interrupts and flags management functions **********************************/
bwang 79:d0b1bb3dcf68 405 void FLASH_ITConfig(uint32_t FLASH_IT, FunctionalState NewState);
bwang 79:d0b1bb3dcf68 406 FlagStatus FLASH_GetFlagStatus(uint32_t FLASH_FLAG);
bwang 79:d0b1bb3dcf68 407 void FLASH_ClearFlag(uint32_t FLASH_FLAG);
bwang 79:d0b1bb3dcf68 408 FLASH_Status FLASH_GetStatus(void);
bwang 79:d0b1bb3dcf68 409 FLASH_Status FLASH_WaitForLastOperation2(void);
bwang 79:d0b1bb3dcf68 410
bwang 79:d0b1bb3dcf68 411 #ifdef __cplusplus
bwang 79:d0b1bb3dcf68 412 }
bwang 79:d0b1bb3dcf68 413 #endif
bwang 79:d0b1bb3dcf68 414
bwang 79:d0b1bb3dcf68 415 #endif /* __STM32F4xx_FLASH_H */
bwang 79:d0b1bb3dcf68 416
bwang 79:d0b1bb3dcf68 417 /**
bwang 79:d0b1bb3dcf68 418 * @}
bwang 79:d0b1bb3dcf68 419 */
bwang 79:d0b1bb3dcf68 420
bwang 79:d0b1bb3dcf68 421 /**
bwang 79:d0b1bb3dcf68 422 * @}
bwang 79:d0b1bb3dcf68 423 */
bwang 79:d0b1bb3dcf68 424
bwang 79:d0b1bb3dcf68 425 /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/