Clone of official tools
export/lpcxpresso/lpccappuccino_cproject.tmpl
- Committer:
- Anders Blomdell
- Date:
- 2021-02-04
- Revision:
- 47:21ae3e5a7128
- Parent:
- 36:96847d42f010
File content as of revision 47:21ae3e5a7128:
{% extends "lpcxpresso/cproject_cortexm0_common.tmpl" %} {% block startup_file %}cr_startup_lpc11xx.c{% endblock %} {% block cpu_config %}<?xml version="1.0" encoding="UTF-8"?> <TargetConfig> <Properties property_0="" property_2="LPC11_12_13_64K_8K.cfx" property_3="NXP" property_4="LPC11U37/501" property_count="5" version="70002"/> <infoList vendor="NXP"> <info chip="LPC11U37/501" flash_driver="LPC11_12_13_64K_8K.cfx" match_id="0x0001BC40" name="LPC11U37/501" stub="crt_emu_lpc11_13_nxp"> <chip> <name>LPC11U37/501</name> <family>LPC11Uxx</family> <vendor>NXP (formerly Philips)</vendor> <reset board="None" core="Real" sys="Real"/> <clock changeable="TRUE" freq="12MHz" is_accurate="TRUE"/> <memory can_program="true" id="Flash" is_ro="true" type="Flash"/> <memory id="RAM" type="RAM"/> <memory id="Periph" is_volatile="true" type="Peripheral"/> <memoryInstance derived_from="Flash" id="MFlash64" location="0x0" size="0x10000"/> <memoryInstance derived_from="RAM" id="RamLoc8" location="0x10000000" size="0x2000"/> <memoryInstance derived_from="RAM" id="RamUsb2" location="0x20004000" size="0x800"/> <peripheralInstance derived_from="V6M_NVIC" determined="infoFile" id="NVIC" location="0xe000e000"/> <peripheralInstance derived_from="V6M_DCR" determined="infoFile" id="DCR" location="0xe000edf0"/> <peripheralInstance derived_from="I2C" determined="infoFile" id="I2C" location="0x40000000"/> <peripheralInstance derived_from="WWDT" determined="infoFile" id="WWDT" location="0x40004000"/> <peripheralInstance derived_from="USART" determined="infoFile" id="USART" location="0x40008000"/> <peripheralInstance derived_from="CT16B0" determined="infoFile" id="CT16B0" location="0x4000c000"/> <peripheralInstance derived_from="CT16B1" determined="infoFile" id="CT16B1" location="0x40010000"/> <peripheralInstance derived_from="CT32B0" determined="infoFile" id="CT32B0" location="0x40014000"/> <peripheralInstance derived_from="CT32B1" determined="infoFile" id="CT32B1" location="0x40018000"/> <peripheralInstance derived_from="ADC" determined="infoFile" id="ADC" location="0x4001c000"/> <peripheralInstance derived_from="PMU" determined="infoFile" id="PMU" location="0x40038000"/> <peripheralInstance derived_from="FLASHCTRL" determined="infoFile" id="FLASHCTRL" location="0x4003c000"/> <peripheralInstance derived_from="SSP0" determined="infoFile" id="SSP0" location="0x40040000"/> <peripheralInstance derived_from="IOCON" determined="infoFile" id="IOCON" location="0x40044000"/> <peripheralInstance derived_from="SYSCON" determined="infoFile" id="SYSCON" location="0x40048000"/> <peripheralInstance derived_from="GPIO-PIN-INT" determined="infoFile" id="GPIO-PIN-INT" location="0x4004c000"/> <peripheralInstance derived_from="SSP1" determined="infoFile" id="SSP1" location="0x40058000"/> <peripheralInstance derived_from="GPIO-GROUP-INT0" determined="infoFile" id="GPIO-GROUP-INT0" location="0x4005c000"/> <peripheralInstance derived_from="GPIO-GROUP-INT1" determined="infoFile" id="GPIO-GROUP-INT1" location="0x40060000"/> <peripheralInstance derived_from="USB" determined="infoFile" id="USB" location="0x40080000"/> <peripheralInstance derived_from="GPIO-PORT" determined="infoFile" id="GPIO-PORT" location="0x50000000"/> </chip> <processor> <name gcc_name="cortex-m0">Cortex-M0</name> <family>Cortex-M</family> </processor> <link href="LPC11Uxx_peripheral.xme" show="embed" type="simple"/> </info> </infoList> </TargetConfig>{% endblock %}