Unyte Logo Animation (growing leaf in 6 frames)

Dependencies:   unytelogo BLE_API USBDevice mbed

Fork of mbed-os-example-mbed5-blinky by mbed-os-examples

Committer:
SamShiSS
Date:
Tue Jul 18 14:49:16 2017 +0000
Revision:
32:d1c11d170f0e
Unyte logo animation (growing leaf)

Who changed what in which revision?

UserRevisionLine numberNew contents of line
SamShiSS 32:d1c11d170f0e 1 /*******************************************************************************
SamShiSS 32:d1c11d170f0e 2 * Copyright (C) 2014 Maxim Integrated Products, Inc., All Rights Reserved.
SamShiSS 32:d1c11d170f0e 3 *
SamShiSS 32:d1c11d170f0e 4 * Permission is hereby granted, free of charge, to any person obtaining a
SamShiSS 32:d1c11d170f0e 5 * copy of this software and associated documentation files (the "Software"),
SamShiSS 32:d1c11d170f0e 6 * to deal in the Software without restriction, including without limitation
SamShiSS 32:d1c11d170f0e 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
SamShiSS 32:d1c11d170f0e 8 * and/or sell copies of the Software, and to permit persons to whom the
SamShiSS 32:d1c11d170f0e 9 * Software is furnished to do so, subject to the following conditions:
SamShiSS 32:d1c11d170f0e 10 *
SamShiSS 32:d1c11d170f0e 11 * The above copyright notice and this permission notice shall be included
SamShiSS 32:d1c11d170f0e 12 * in all copies or substantial portions of the Software.
SamShiSS 32:d1c11d170f0e 13 *
SamShiSS 32:d1c11d170f0e 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
SamShiSS 32:d1c11d170f0e 15 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
SamShiSS 32:d1c11d170f0e 16 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
SamShiSS 32:d1c11d170f0e 17 * IN NO EVENT SHALL MAXIM INTEGRATED BE LIABLE FOR ANY CLAIM, DAMAGES
SamShiSS 32:d1c11d170f0e 18 * OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
SamShiSS 32:d1c11d170f0e 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
SamShiSS 32:d1c11d170f0e 20 * OTHER DEALINGS IN THE SOFTWARE.
SamShiSS 32:d1c11d170f0e 21 *
SamShiSS 32:d1c11d170f0e 22 * Except as contained in this notice, the name of Maxim Integrated
SamShiSS 32:d1c11d170f0e 23 * Products, Inc. shall not be used except as stated in the Maxim Integrated
SamShiSS 32:d1c11d170f0e 24 * Products, Inc. Branding Policy.
SamShiSS 32:d1c11d170f0e 25 *
SamShiSS 32:d1c11d170f0e 26 * The mere transfer of this software does not imply any licenses
SamShiSS 32:d1c11d170f0e 27 * of trade secrets, proprietary technology, copyrights, patents,
SamShiSS 32:d1c11d170f0e 28 * trademarks, maskwork rights, or any other form of intellectual
SamShiSS 32:d1c11d170f0e 29 * property whatsoever. Maxim Integrated Products, Inc. retains all
SamShiSS 32:d1c11d170f0e 30 * ownership rights.
SamShiSS 32:d1c11d170f0e 31 *******************************************************************************
SamShiSS 32:d1c11d170f0e 32 */
SamShiSS 32:d1c11d170f0e 33
SamShiSS 32:d1c11d170f0e 34 /* $Revision: 3550 $ $Date: 2014-11-12 11:45:23 -0600 (Wed, 12 Nov 2014) $ */
SamShiSS 32:d1c11d170f0e 35
SamShiSS 32:d1c11d170f0e 36 #ifndef _MXC_FLC_REGS_H
SamShiSS 32:d1c11d170f0e 37 #define _MXC_FLC_REGS_H
SamShiSS 32:d1c11d170f0e 38
SamShiSS 32:d1c11d170f0e 39 #ifdef __cplusplus
SamShiSS 32:d1c11d170f0e 40 extern "C" {
SamShiSS 32:d1c11d170f0e 41 #endif
SamShiSS 32:d1c11d170f0e 42
SamShiSS 32:d1c11d170f0e 43 #include <stdint.h>
SamShiSS 32:d1c11d170f0e 44
SamShiSS 32:d1c11d170f0e 45 /*
SamShiSS 32:d1c11d170f0e 46 If types are not defined elsewhere (CMSIS) define them here
SamShiSS 32:d1c11d170f0e 47 */
SamShiSS 32:d1c11d170f0e 48 #ifndef __IO
SamShiSS 32:d1c11d170f0e 49 #define __IO volatile
SamShiSS 32:d1c11d170f0e 50 #endif
SamShiSS 32:d1c11d170f0e 51 #ifndef __I
SamShiSS 32:d1c11d170f0e 52 #define __I volatile const
SamShiSS 32:d1c11d170f0e 53 #endif
SamShiSS 32:d1c11d170f0e 54 #ifndef __O
SamShiSS 32:d1c11d170f0e 55 #define __O volatile
SamShiSS 32:d1c11d170f0e 56 #endif
SamShiSS 32:d1c11d170f0e 57 #ifndef __R
SamShiSS 32:d1c11d170f0e 58 #define __R volatile const
SamShiSS 32:d1c11d170f0e 59 #endif
SamShiSS 32:d1c11d170f0e 60
SamShiSS 32:d1c11d170f0e 61
SamShiSS 32:d1c11d170f0e 62 /*
SamShiSS 32:d1c11d170f0e 63 Bitfield structs for registers in this module
SamShiSS 32:d1c11d170f0e 64 */
SamShiSS 32:d1c11d170f0e 65
SamShiSS 32:d1c11d170f0e 66
SamShiSS 32:d1c11d170f0e 67 typedef struct
SamShiSS 32:d1c11d170f0e 68 {
SamShiSS 32:d1c11d170f0e 69 uint32_t faddr : 18;
SamShiSS 32:d1c11d170f0e 70 uint32_t : 14;
SamShiSS 32:d1c11d170f0e 71 } mxc_flc_faddr_t;
SamShiSS 32:d1c11d170f0e 72
SamShiSS 32:d1c11d170f0e 73 typedef struct
SamShiSS 32:d1c11d170f0e 74 {
SamShiSS 32:d1c11d170f0e 75 uint32_t fckdiv : 5;
SamShiSS 32:d1c11d170f0e 76 uint32_t : 27;
SamShiSS 32:d1c11d170f0e 77 } mxc_flc_fckdiv_t;
SamShiSS 32:d1c11d170f0e 78
SamShiSS 32:d1c11d170f0e 79 typedef struct
SamShiSS 32:d1c11d170f0e 80 {
SamShiSS 32:d1c11d170f0e 81 uint32_t write : 1;
SamShiSS 32:d1c11d170f0e 82 uint32_t mass_erase : 1;
SamShiSS 32:d1c11d170f0e 83 uint32_t page_erase : 1;
SamShiSS 32:d1c11d170f0e 84 uint32_t : 5;
SamShiSS 32:d1c11d170f0e 85 uint32_t erase_code : 8;
SamShiSS 32:d1c11d170f0e 86 uint32_t info_block_unlock : 1;
SamShiSS 32:d1c11d170f0e 87 uint32_t write_enable : 1;
SamShiSS 32:d1c11d170f0e 88 uint32_t : 6;
SamShiSS 32:d1c11d170f0e 89 uint32_t pending : 1;
SamShiSS 32:d1c11d170f0e 90 uint32_t info_block_valid : 1;
SamShiSS 32:d1c11d170f0e 91 uint32_t : 1;
SamShiSS 32:d1c11d170f0e 92 uint32_t auto_incre_mode : 1;
SamShiSS 32:d1c11d170f0e 93 uint32_t flsh_unlock : 4;
SamShiSS 32:d1c11d170f0e 94 } mxc_flc_ctrl_t;
SamShiSS 32:d1c11d170f0e 95
SamShiSS 32:d1c11d170f0e 96 typedef struct
SamShiSS 32:d1c11d170f0e 97 {
SamShiSS 32:d1c11d170f0e 98 uint32_t write_erase : 1;
SamShiSS 32:d1c11d170f0e 99 uint32_t flsh_fail : 1;
SamShiSS 32:d1c11d170f0e 100 uint32_t : 6;
SamShiSS 32:d1c11d170f0e 101 uint32_t done : 1;
SamShiSS 32:d1c11d170f0e 102 uint32_t failed : 1;
SamShiSS 32:d1c11d170f0e 103 uint32_t : 22;
SamShiSS 32:d1c11d170f0e 104 } mxc_flc_intr_t;
SamShiSS 32:d1c11d170f0e 105
SamShiSS 32:d1c11d170f0e 106 typedef struct
SamShiSS 32:d1c11d170f0e 107 {
SamShiSS 32:d1c11d170f0e 108 uint32_t delay_se_en : 1;
SamShiSS 32:d1c11d170f0e 109 uint32_t : 7;
SamShiSS 32:d1c11d170f0e 110 uint32_t fast_read_mode_en : 1;
SamShiSS 32:d1c11d170f0e 111 uint32_t : 23;
SamShiSS 32:d1c11d170f0e 112 } mxc_flc_perform_t;
SamShiSS 32:d1c11d170f0e 113
SamShiSS 32:d1c11d170f0e 114 typedef struct
SamShiSS 32:d1c11d170f0e 115 {
SamShiSS 32:d1c11d170f0e 116 uint32_t jtag_lock_window : 1;
SamShiSS 32:d1c11d170f0e 117 uint32_t jtag_lock_static : 1;
SamShiSS 32:d1c11d170f0e 118 uint32_t : 1;
SamShiSS 32:d1c11d170f0e 119 uint32_t auto_lock : 1;
SamShiSS 32:d1c11d170f0e 120 uint32_t : 25;
SamShiSS 32:d1c11d170f0e 121 uint32_t trim_update_done : 1;
SamShiSS 32:d1c11d170f0e 122 uint32_t info_block_valid : 1;
SamShiSS 32:d1c11d170f0e 123 uint32_t : 1;
SamShiSS 32:d1c11d170f0e 124 } mxc_flc_status_t;
SamShiSS 32:d1c11d170f0e 125
SamShiSS 32:d1c11d170f0e 126 typedef struct
SamShiSS 32:d1c11d170f0e 127 {
SamShiSS 32:d1c11d170f0e 128 uint32_t debug_disable : 1;
SamShiSS 32:d1c11d170f0e 129 uint32_t : 7;
SamShiSS 32:d1c11d170f0e 130 uint32_t mass_erase_lock : 1;
SamShiSS 32:d1c11d170f0e 131 uint32_t : 22;
SamShiSS 32:d1c11d170f0e 132 uint32_t security_lock : 1;
SamShiSS 32:d1c11d170f0e 133 } mxc_flc_security_t;
SamShiSS 32:d1c11d170f0e 134
SamShiSS 32:d1c11d170f0e 135 typedef struct
SamShiSS 32:d1c11d170f0e 136 {
SamShiSS 32:d1c11d170f0e 137 uint32_t destruct_bypass_erase : 1;
SamShiSS 32:d1c11d170f0e 138 uint32_t superwipe_erase : 1;
SamShiSS 32:d1c11d170f0e 139 uint32_t destruct_bypass_complete : 1;
SamShiSS 32:d1c11d170f0e 140 uint32_t superwipe_complete : 1;
SamShiSS 32:d1c11d170f0e 141 uint32_t : 28;
SamShiSS 32:d1c11d170f0e 142 } mxc_flc_bypass_t;
SamShiSS 32:d1c11d170f0e 143
SamShiSS 32:d1c11d170f0e 144 typedef struct
SamShiSS 32:d1c11d170f0e 145 {
SamShiSS 32:d1c11d170f0e 146 uint32_t flash_lve : 1;
SamShiSS 32:d1c11d170f0e 147 uint32_t : 7;
SamShiSS 32:d1c11d170f0e 148 uint32_t bypass_ahb_fail : 1;
SamShiSS 32:d1c11d170f0e 149 uint32_t : 23;
SamShiSS 32:d1c11d170f0e 150 } mxc_flc_ctrl2_t;
SamShiSS 32:d1c11d170f0e 151
SamShiSS 32:d1c11d170f0e 152 typedef struct
SamShiSS 32:d1c11d170f0e 153 {
SamShiSS 32:d1c11d170f0e 154 uint32_t sram_addr_wrapped : 1;
SamShiSS 32:d1c11d170f0e 155 uint32_t invalid_flash_addr : 1;
SamShiSS 32:d1c11d170f0e 156 uint32_t flash_read_locked : 1;
SamShiSS 32:d1c11d170f0e 157 uint32_t trim_update_done : 1;
SamShiSS 32:d1c11d170f0e 158 uint32_t : 28;
SamShiSS 32:d1c11d170f0e 159 } mxc_flc_intfl1_t;
SamShiSS 32:d1c11d170f0e 160
SamShiSS 32:d1c11d170f0e 161 typedef struct
SamShiSS 32:d1c11d170f0e 162 {
SamShiSS 32:d1c11d170f0e 163 uint32_t sram_addr_wrapped : 1;
SamShiSS 32:d1c11d170f0e 164 uint32_t invalid_flash_addr : 1;
SamShiSS 32:d1c11d170f0e 165 uint32_t flash_read_locked : 1;
SamShiSS 32:d1c11d170f0e 166 uint32_t trim_update_done : 1;
SamShiSS 32:d1c11d170f0e 167 uint32_t : 28;
SamShiSS 32:d1c11d170f0e 168 } mxc_flc_inten1_t;
SamShiSS 32:d1c11d170f0e 169
SamShiSS 32:d1c11d170f0e 170
SamShiSS 32:d1c11d170f0e 171 /*
SamShiSS 32:d1c11d170f0e 172 Typedefed structure(s) for module registers (per instance or section) with direct 32-bit
SamShiSS 32:d1c11d170f0e 173 register access along with union access to bit/bitfield struct (where defined).
SamShiSS 32:d1c11d170f0e 174 */
SamShiSS 32:d1c11d170f0e 175
SamShiSS 32:d1c11d170f0e 176 /* Offset Register Description
SamShiSS 32:d1c11d170f0e 177 ====== ======================================================= */
SamShiSS 32:d1c11d170f0e 178 typedef struct {
SamShiSS 32:d1c11d170f0e 179 union {
SamShiSS 32:d1c11d170f0e 180 __IO uint32_t faddr; /* 0x0000 Flash Operation Address */
SamShiSS 32:d1c11d170f0e 181 __IO mxc_flc_faddr_t faddr_f;
SamShiSS 32:d1c11d170f0e 182 };
SamShiSS 32:d1c11d170f0e 183 union {
SamShiSS 32:d1c11d170f0e 184 __IO uint32_t fckdiv; /* 0x0004 Flash Clock Rate Divisor */
SamShiSS 32:d1c11d170f0e 185 __IO mxc_flc_fckdiv_t fckdiv_f;
SamShiSS 32:d1c11d170f0e 186 };
SamShiSS 32:d1c11d170f0e 187 union {
SamShiSS 32:d1c11d170f0e 188 __IO uint32_t ctrl; /* 0x0008 Flash Control Register */
SamShiSS 32:d1c11d170f0e 189 __IO mxc_flc_ctrl_t ctrl_f;
SamShiSS 32:d1c11d170f0e 190 };
SamShiSS 32:d1c11d170f0e 191 __R uint32_t rsv000C[6]; /* 0x000C */
SamShiSS 32:d1c11d170f0e 192 union {
SamShiSS 32:d1c11d170f0e 193 __IO uint32_t intr; /* 0x0024 Flash Controller Interrupt Flags and Enable/Disable 0 */
SamShiSS 32:d1c11d170f0e 194 __IO mxc_flc_intr_t intr_f;
SamShiSS 32:d1c11d170f0e 195 };
SamShiSS 32:d1c11d170f0e 196 __R uint32_t rsv0028[2]; /* 0x0028 */
SamShiSS 32:d1c11d170f0e 197
SamShiSS 32:d1c11d170f0e 198 __IO uint32_t fdata; /* 0x0030 Flash Operation Data Register */
SamShiSS 32:d1c11d170f0e 199
SamShiSS 32:d1c11d170f0e 200 __R uint32_t rsv0034[7]; /* 0x0034 */
SamShiSS 32:d1c11d170f0e 201 union {
SamShiSS 32:d1c11d170f0e 202 __IO uint32_t perform; /* 0x0050 Flash Performance Settings */
SamShiSS 32:d1c11d170f0e 203 __IO mxc_flc_perform_t perform_f;
SamShiSS 32:d1c11d170f0e 204 };
SamShiSS 32:d1c11d170f0e 205 __R uint32_t rsv0054[11]; /* 0x0054 */
SamShiSS 32:d1c11d170f0e 206 union {
SamShiSS 32:d1c11d170f0e 207 __IO uint32_t status; /* 0x0080 Security Status Flags */
SamShiSS 32:d1c11d170f0e 208 __IO mxc_flc_status_t status_f;
SamShiSS 32:d1c11d170f0e 209 };
SamShiSS 32:d1c11d170f0e 210 __R uint32_t rsv0084; /* 0x0084 */
SamShiSS 32:d1c11d170f0e 211 union {
SamShiSS 32:d1c11d170f0e 212 __IO uint32_t security; /* 0x0088 Flash Controller Security Settings */
SamShiSS 32:d1c11d170f0e 213 __IO mxc_flc_security_t security_f;
SamShiSS 32:d1c11d170f0e 214 };
SamShiSS 32:d1c11d170f0e 215 __R uint32_t rsv008C[4]; /* 0x008C */
SamShiSS 32:d1c11d170f0e 216 union {
SamShiSS 32:d1c11d170f0e 217 __IO uint32_t bypass; /* 0x009C Status Flags for DSB Operations */
SamShiSS 32:d1c11d170f0e 218 __IO mxc_flc_bypass_t bypass_f;
SamShiSS 32:d1c11d170f0e 219 };
SamShiSS 32:d1c11d170f0e 220
SamShiSS 32:d1c11d170f0e 221 __IO uint32_t user_option; /* 0x0100 Used to set DSB Access code and Auto-Lock in info block */
SamShiSS 32:d1c11d170f0e 222 __R uint32_t rsv0104[15]; /* 0x0104 */
SamShiSS 32:d1c11d170f0e 223 union {
SamShiSS 32:d1c11d170f0e 224 __IO uint32_t ctrl2; /* 0x0140 Flash Control Register 2 */
SamShiSS 32:d1c11d170f0e 225 __IO mxc_flc_ctrl2_t ctrl2_f;
SamShiSS 32:d1c11d170f0e 226 };
SamShiSS 32:d1c11d170f0e 227 union {
SamShiSS 32:d1c11d170f0e 228 __IO uint32_t intfl1; /* 0x0144 Interrupt Flags Register 1 */
SamShiSS 32:d1c11d170f0e 229 __IO mxc_flc_intfl1_t intfl1_f;
SamShiSS 32:d1c11d170f0e 230 };
SamShiSS 32:d1c11d170f0e 231 union {
SamShiSS 32:d1c11d170f0e 232 __IO uint32_t inten1; /* 0x0148 Interrupt Enable/Disable Register 1 */
SamShiSS 32:d1c11d170f0e 233 __IO mxc_flc_inten1_t inten1_f;
SamShiSS 32:d1c11d170f0e 234 };
SamShiSS 32:d1c11d170f0e 235 __R uint32_t rsv014C; /* 0x014C */
SamShiSS 32:d1c11d170f0e 236 __IO uint32_t disable_xr0; /* 0x0150 Disable Flash Page Exec/Read Register 0 */
SamShiSS 32:d1c11d170f0e 237 __IO uint32_t disable_xr1; /* 0x0154 Disable Flash Page Exec/Read Register 1 */
SamShiSS 32:d1c11d170f0e 238 __IO uint32_t disable_xr2; /* 0x0158 Disable Flash Page Exec/Read Register 2 */
SamShiSS 32:d1c11d170f0e 239 __IO uint32_t disable_xr3; /* 0x015C Disable Flash Page Exec/Read Register 3 */
SamShiSS 32:d1c11d170f0e 240 __IO uint32_t disable_we0; /* 0x0160 Disable Flash Page Write/Erase Register 0 */
SamShiSS 32:d1c11d170f0e 241 __IO uint32_t disable_we1; /* 0x0164 Disable Flash Page Write/Erase Register 1 */
SamShiSS 32:d1c11d170f0e 242 __IO uint32_t disable_we2; /* 0x0168 Disable Flash Page Write/Erase Register 2 */
SamShiSS 32:d1c11d170f0e 243 __IO uint32_t disable_we3; /* 0x016C Disable Flash Page Write/Erase Register 3 */
SamShiSS 32:d1c11d170f0e 244 } mxc_flc_regs_t;
SamShiSS 32:d1c11d170f0e 245
SamShiSS 32:d1c11d170f0e 246
SamShiSS 32:d1c11d170f0e 247 /*
SamShiSS 32:d1c11d170f0e 248 Register offsets for module FLC.
SamShiSS 32:d1c11d170f0e 249 */
SamShiSS 32:d1c11d170f0e 250 #define MXC_R_FLC_OFFS_FADDR ((uint32_t)0x00000000UL)
SamShiSS 32:d1c11d170f0e 251 #define MXC_R_FLC_OFFS_FCKDIV ((uint32_t)0x00000004UL)
SamShiSS 32:d1c11d170f0e 252 #define MXC_R_FLC_OFFS_CTRL ((uint32_t)0x00000008UL)
SamShiSS 32:d1c11d170f0e 253 #define MXC_R_FLC_OFFS_INTR ((uint32_t)0x00000024UL)
SamShiSS 32:d1c11d170f0e 254 #define MXC_R_FLC_OFFS_FDATA ((uint32_t)0x00000030UL)
SamShiSS 32:d1c11d170f0e 255 #define MXC_R_FLC_OFFS_PERFORM ((uint32_t)0x00000050UL)
SamShiSS 32:d1c11d170f0e 256 #define MXC_R_FLC_OFFS_STATUS ((uint32_t)0x00000080UL)
SamShiSS 32:d1c11d170f0e 257 #define MXC_R_FLC_OFFS_SECURITY ((uint32_t)0x00000088UL)
SamShiSS 32:d1c11d170f0e 258 #define MXC_R_FLC_OFFS_BYPASS ((uint32_t)0x0000009CUL)
SamShiSS 32:d1c11d170f0e 259 #define MXC_R_FLC_OFFS_USER_OPTION ((uint32_t)0x00000100UL)
SamShiSS 32:d1c11d170f0e 260 #define MXC_R_FLC_OFFS_CTRL2 ((uint32_t)0x00000140UL)
SamShiSS 32:d1c11d170f0e 261 #define MXC_R_FLC_OFFS_INTFL1 ((uint32_t)0x00000144UL)
SamShiSS 32:d1c11d170f0e 262 #define MXC_R_FLC_OFFS_INTEN1 ((uint32_t)0x00000148UL)
SamShiSS 32:d1c11d170f0e 263 #define MXC_R_FLC_OFFS_DISABLE_XR0 ((uint32_t)0x00000150UL)
SamShiSS 32:d1c11d170f0e 264 #define MXC_R_FLC_OFFS_DISABLE_XR1 ((uint32_t)0x00000154UL)
SamShiSS 32:d1c11d170f0e 265 #define MXC_R_FLC_OFFS_DISABLE_XR2 ((uint32_t)0x00000158UL)
SamShiSS 32:d1c11d170f0e 266 #define MXC_R_FLC_OFFS_DISABLE_XR3 ((uint32_t)0x0000015CUL)
SamShiSS 32:d1c11d170f0e 267 #define MXC_R_FLC_OFFS_DISABLE_WE0 ((uint32_t)0x00000160UL)
SamShiSS 32:d1c11d170f0e 268 #define MXC_R_FLC_OFFS_DISABLE_WE1 ((uint32_t)0x00000164UL)
SamShiSS 32:d1c11d170f0e 269 #define MXC_R_FLC_OFFS_DISABLE_WE2 ((uint32_t)0x00000168UL)
SamShiSS 32:d1c11d170f0e 270 #define MXC_R_FLC_OFFS_DISABLE_WE3 ((uint32_t)0x0000016CUL)
SamShiSS 32:d1c11d170f0e 271
SamShiSS 32:d1c11d170f0e 272 #define MXC_V_FLC_ERASE_CODE_PAGE_ERASE ((uint8_t)0x55)
SamShiSS 32:d1c11d170f0e 273 #define MXC_V_FLC_ERASE_CODE_MASS_ERASE ((uint8_t)0xAA)
SamShiSS 32:d1c11d170f0e 274
SamShiSS 32:d1c11d170f0e 275 #define MXC_V_FLC_FLSH_UNLOCK_KEY ((uint8_t)0x2)
SamShiSS 32:d1c11d170f0e 276
SamShiSS 32:d1c11d170f0e 277 #ifdef __cplusplus
SamShiSS 32:d1c11d170f0e 278 }
SamShiSS 32:d1c11d170f0e 279 #endif
SamShiSS 32:d1c11d170f0e 280
SamShiSS 32:d1c11d170f0e 281 #endif /* _MXC_FLC_REGS_H_ */
SamShiSS 32:d1c11d170f0e 282