Demo code for the MAX11301WING. Programs a +5V on Port 0, -5V on Port 1 and a single-ended ADC on Port 9.

Dependencies:   MAX113XX_Pixi max32630fthr

Fork of MAX11301_Demo by John Greene

MAX11301Hex.h

Committer:
coreyharris
Date:
2017-08-29
Revision:
6:fe500943de11
Parent:
0:6727152ebfbb

File content as of revision 6:fe500943de11:

/*******************************************************************************
* Copyright (C) 2017 Maxim Integrated Products, Inc., All Rights Reserved.      
*                                                                               
* Permission is hereby granted, free of charge, to any person obtaining a       
* copy of this software and associated documentation files (the "Software"),    
* to deal in the Software without restriction, including without limitation     
* the rights to use, copy, modify, merge, publish, distribute, sublicense,      
* and/or sell copies of the Software, and to permit persons to whom the         
* Software is furnished to do so, subject to the following conditions:          
*                                                                               
* The above copyright notice and this permission notice shall be included       
* in all copies or substantial portions of the Software.                        
*                                                                               
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS       
* OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF                    
* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.        
* IN NO EVENT SHALL MAXIM INTEGRATED BE LIABLE FOR ANY CLAIM, DAMAGES           
* OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,      
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR         
* OTHER DEALINGS IN THE SOFTWARE.                                               
*                                                                               
* Except as contained in this notice, the name of Maxim Integrated              
* Products, Inc. shall not be used except as stated in the Maxim Integrated     
* Products, Inc. Branding Policy.                                               
*                                                                               
* The mere transfer of this software does not imply any licenses                
* of trade secrets, proprietary technology, copyrights, patents,                
* trademarks, maskwork rights, or any other form of intellectual                
* property whatsoever. Maxim Integrated Products, Inc. retains all              
* ownership rights.                                                             
******************************************************************************* 
*/
/// Generated by: MAX11300/01/11/12 Configuration Software (Ver. 1.1.0.5) 04/08/2017 13:35
/// Description: New Empty Design
/// Port P0: 
/// Port P1: 
/// Port P2: 
/// Port P3: 
/// Port P4: 
/// Port P5: 
/// Port P6: 
/// Port P7: 
/// Port P8: 
/// Port P9: 
/// Port P10: 
/// Port P11: 
/// Port P12: 
/// Port P13: 
/// Port P14: 
/// Port P15: 
/// Port P16: 
/// Port P17: 
/// Port P18: 
/// Port P19: 
/// Notes: Optional: Enter design notes here
#ifndef _MAX11300_DESIGNVALUE_H_
#define _MAX11300_DESIGNVALUE_H_

/// Supply voltage on AVSSIO
#define MAX11300_AVSSIO_VOLTAGE -7.5

/// Supply voltage on AVDDIO
#define MAX11300_AVDDIO_VOLTAGE 7.5

/// Supply voltage on DVDD
#define MAX11300_DVDD_VOLTAGE 3.3

/// Supply voltage on AVDD
#define MAX11300_AVDD_VOLTAGE 5

/// Supply voltage on DAC_REF
#define MAX11300_DAC_REF_VOLTAGE 2.5

/// Supply voltage on ADC_EXT_REF
#define MAX11300_ADC_EXT_REF_VOLTAGE 2.5

/// SPI first byte when writing MAX11300 (7-bit address in bits 0x7E; LSB=0 for write)
#define MAX11300Addr_SPI_Write(RegAddr) ( (RegAddr << 1)     )

/// SPI first byte when reading MAX11300 (7-bit address in bits 0x7E; LSB=1 for read)
#define MAX11300Addr_SPI_Read(RegAddr)  ( (RegAddr << 1) | 1 )

/// MAX11300EVKIT Register Addresses
typedef enum MAX11300RegAddressEnum {

/// 0x00 r/o dev_id Device Identification
dev_id = 0x00,

/// 0x01 r/o interrupt_flag Interrupt flags
interrupt_flag = 0x01,

/// 0x02 r/o adc_status_15_to_0 new ADC data available
adc_status_15_to_0 = 0x02,

/// 0x03 r/o adc_status_19_to_16 new ADC data available
adc_status_19_to_16 = 0x03,

/// 0x04 r/o dac_oi_status_15_to_0 DAC Overcurrent Interrupt
dac_oi_status_15_to_0 = 0x04,

/// 0x05 r/o dac_oi_status_19_to_16 DAC Overcurrent Interrupt
dac_oi_status_19_to_16 = 0x05,

/// 0x06 r/o gpi_status_15_to_0 GPI event ready
 gpi_status_15_to_0 = 0x06,

/// 0x07 r/o gpi_status_19_to_16 GPI event ready
gpi_status_19_to_16 = 0x07,

/// 0x08 r/o tmp_int_data Internal Temeprature
tmp_int_data = 0x08,

/// 0x09 r/o tmp_ext1_data External Temperature D0P/D0N
tmp_ext1_data = 0x09,

/// 0x0a r/o tmp_ext2_data External Temperature D1P/D1N
tmp_ext2_data = 0x0a,

/// 0x0b r/o gpi_data_15_to_0 GPI input ports data
gpi_data_15_to_0 = 0x0b,

/// 0x0c r/o gpi_data_19_to_16 GPI input ports data
gpi_data_19_to_16 = 0x0c,

/// 0x0d r/w gpo_data_15_to_0 GPO output ports data
gpo_data_15_to_0 = 0x0d,

/// 0x0e r/w gpo_data_19_to_16 GPO output ports data
gpo_data_19_to_16 = 0x0e,

/// 0x0f r/o reserved_0F reserved
reserved_0F = 0x0f,

/// 0x10 r/w device_control Global device control register
device_control = 0x10,

/// 0x11 r/w interrupt_mask interrupt mask (1 = disable interrupt source)
interrupt_mask = 0x11,

/// 0x12 r/w gpi_irqmode_7_to_0 GPI port 0 to 7 mode register
gpi_irqmode_7_to_0 = 0x12,

/// 0x13 r/w gpi_irqmode_15_to_8 GPI port 8 to 15 mode register
gpi_irqmode_15_to_8 = 0x13,

/// 0x14 r/w gpi_irqmode_19_to_16 GPI port 16 to 19 mode register
gpi_irqmode_19_to_16 = 0x14,

/// 0x15 r/w gpi_irqmode_31_to_24 (reserved)
gpi_irqmode_31_to_24 = 0x15,

/// 0x16 r/w dac_preset_data_1 DAC preset activated by <see cref="device_control"/>
dac_preset_data_1 = 0x16,

/// 0x17 r/w dac_preset_data_2 DAC preset activated by <see cref="device_control"/>
dac_preset_data_2 = 0x17,

/// 0x18 r/w tmp_mon_cfg Temperautre Monitor Configuration
tmp_mon_cfg = 0x18,

/// 0x19 r/w tmp_mon_int_hi_thresh Internal Temeprature Hot Threshold
tmp_mon_int_hi_thresh = 0x19,

/// 0x1a r/w tmp_mon_int_lo_thresh Internal Temeprature Cold Threshold
tmp_mon_int_lo_thresh = 0x1a,

/// 0x1b r/w tmp_mon_ext1_hi_thresh External Temperature D0P/D0N Hot Threshold
tmp_mon_ext1_hi_thresh = 0x1b,

/// 0x1c r/w tmp_mon_ext1_lo_thresh External Temperature D0P/D0N Cold Threshold
tmp_mon_ext1_lo_thresh = 0x1c,

/// 0x1d r/w tmp_mon_ext2_hi_thresh External Temperature D1P/D1N Hot Threshold
tmp_mon_ext2_hi_thresh = 0x1d,

/// 0x1e r/w tmp_mon_ext2_lo_thresh External Temperature D1P/D1N Cold Threshold
tmp_mon_ext2_lo_thresh = 0x1e,

/// 0x1f r/w reserved_1F reserved
reserved_1F = 0x1f,

/// 0x20 r/w port_cfg_00 PIXI port 0 configuration register
port_cfg_00 = 0x20,

/// 0x21 r/w port_cfg_01 PIXI port 1 configuration register
port_cfg_01 = 0x21,

/// 0x22 r/w port_cfg_02 PIXI port 2 configuration register
port_cfg_02 = 0x22,

/// 0x23 r/w port_cfg_03 PIXI port 3 configuration register
port_cfg_03 = 0x23,

/// 0x24 r/w port_cfg_04 PIXI port 4 configuration register
port_cfg_04 = 0x24,

/// 0x25 r/w port_cfg_05 PIXI port 5 configuration register
port_cfg_05 = 0x25,

/// 0x26 r/w port_cfg_06 PIXI port 6 configuration register
port_cfg_06 = 0x26,

/// 0x27 r/w port_cfg_07 PIXI port 7 configuration register
port_cfg_07 = 0x27,

/// 0x28 r/w port_cfg_08 PIXI port 8 configuration register
port_cfg_08 = 0x28,

/// 0x29 r/w port_cfg_09 PIXI port 9 configuration register
port_cfg_09 = 0x29,

/// 0x2a r/w port_cfg_10 PIXI port 10 configuration register
port_cfg_10 = 0x2a,

/// 0x2b r/w port_cfg_11 PIXI port 11 configuration register
port_cfg_11 = 0x2b,

/// 0x2c r/w port_cfg_12 PIXI port 12 configuration register
port_cfg_12 = 0x2c,

/// 0x2d r/w port_cfg_13 PIXI port 13 configuration register
port_cfg_13 = 0x2d,

/// 0x2e r/w port_cfg_14 PIXI port 14 configuration register
port_cfg_14 = 0x2e,

/// 0x2f r/w port_cfg_15 PIXI port 15 configuration register
port_cfg_15 = 0x2f,

/// 0x30 r/w port_cfg_16 PIXI port 16 configuration register
port_cfg_16 = 0x30,

/// 0x31 r/w port_cfg_17 PIXI port 17 configuration register
port_cfg_17 = 0x31,

/// 0x32 r/w port_cfg_18 PIXI port 18 configuration register
port_cfg_18 = 0x32,

/// 0x33 r/w port_cfg_19 PIXI port 19 configuration register
port_cfg_19 = 0x33,

/// 0x40 r/o adc_data_port_00 PIXI port 0 Analog to Digital Converter register
adc_data_port_00 = 0x40,

/// 0x41 r/o adc_data_port_01 PIXI port 1 Analog to Digital Converter register
adc_data_port_01 = 0x41,

/// 0x42 r/o adc_data_port_02 PIXI port 2 Analog to Digital Converter register
adc_data_port_02 = 0x42,

/// 0x43 r/o adc_data_port_03 PIXI port 3 Analog to Digital Converter register
adc_data_port_03 = 0x43,

/// 0x44 r/o adc_data_port_04 PIXI port 4 Analog to Digital Converter register
adc_data_port_04 = 0x44,

/// 0x45 r/o adc_data_port_05 PIXI port 5 Analog to Digital Converter register
adc_data_port_05 = 0x45,

/// 0x46 r/o adc_data_port_06 PIXI port 6 Analog to Digital Converter register
adc_data_port_06 = 0x46,

/// 0x47 r/o adc_data_port_07 PIXI port 7 Analog to Digital Converter register
adc_data_port_07 = 0x47,

/// 0x48 r/o adc_data_port_08 PIXI port 8 Analog to Digital Converter register
adc_data_port_08 = 0x48,

/// 0x49 r/o adc_data_port_09 PIXI port 9 Analog to Digital Converter register
adc_data_port_09 = 0x49,

/// 0x4a r/o adc_data_port_10 PIXI port 10 Analog to Digital Converter register
adc_data_port_10 = 0x4a,

/// 0x4b r/o adc_data_port_11 PIXI port 11 Analog to Digital Converter register
adc_data_port_11 = 0x4b,

/// 0x4c r/o adc_data_port_12 PIXI port 12 Analog to Digital Converter register
adc_data_port_12 = 0x4c,

/// 0x4d r/o adc_data_port_13 PIXI port 13 Analog to Digital Converter register
adc_data_port_13 = 0x4d,

/// 0x4e r/o adc_data_port_14 PIXI port 14 Analog to Digital Converter register
adc_data_port_14 = 0x4e,

/// 0x4f r/o adc_data_port_15 PIXI port 15 Analog to Digital Converter register
adc_data_port_15 = 0x4f,

/// 0x50 r/o adc_data_port_16 PIXI port 16 Analog to Digital Converter register
adc_data_port_16 = 0x50,

/// 0x51 r/o adc_data_port_17 PIXI port 17 Analog to Digital Converter register
adc_data_port_17 = 0x51,

/// 0x52 r/o adc_data_port_18 PIXI port 18 Analog to Digital Converter register
adc_data_port_18 = 0x52,

/// 0x53 r/o adc_data_port_19 PIXI port 19 Analog to Digital Converter register
adc_data_port_19 = 0x53,

/// 0x60 r/w dac_data_port_00 PIXI port 0 Digital to Analog Converter register
dac_data_port_00 = 0x60,

/// 0x61 r/w dac_data_port_01 PIXI port 1 Digital to Analog Converter register
dac_data_port_01 = 0x61,

/// 0x62 r/w dac_data_port_02 PIXI port 2 Digital to Analog Converter register
dac_data_port_02 = 0x62,

/// 0x63 r/w dac_data_port_03 PIXI port 3 Digital to Analog Converter register
dac_data_port_03 = 0x63,

/// 0x64 r/w dac_data_port_04 PIXI port 4 Digital to Analog Converter register
dac_data_port_04 = 0x64,

/// 0x65 r/w dac_data_port_05 PIXI port 5 Digital to Analog Converter register
dac_data_port_05 = 0x65,

/// 0x66 r/w dac_data_port_06 PIXI port 6 Digital to Analog Converter register
dac_data_port_06 = 0x66,

/// 0x67 r/w dac_data_port_07 PIXI port 7 Digital to Analog Converter register
dac_data_port_07 = 0x67,

/// 0x68 r/w dac_data_port_08 PIXI port 8 Digital to Analog Converter register
dac_data_port_08 = 0x68,

/// 0x69 r/w dac_data_port_09 PIXI port 9 Digital to Analog Converter register
dac_data_port_09 = 0x69,

/// 0x6a r/w dac_data_port_10 PIXI port 10 Digital to Analog Converter register
dac_data_port_10 = 0x6a,

/// 0x6b r/w dac_data_port_11 PIXI port 11 Digital to Analog Converter register
dac_data_port_11 = 0x6b,

/// 0x6c r/w dac_data_port_12 PIXI port 12 Digital to Analog Converter register
dac_data_port_12 = 0x6c,

/// 0x6d r/w dac_data_port_13 PIXI port 13 Digital to Analog Converter register
dac_data_port_13 = 0x6d,

/// 0x6e r/w dac_data_port_14 PIXI port 14 Digital to Analog Converter register
dac_data_port_14 = 0x6e,

/// 0x6f r/w dac_data_port_15 PIXI port 15 Digital to Analog Converter register
dac_data_port_15 = 0x6f,

/// 0x70 r/w dac_data_port_16 PIXI port 16 Digital to Analog Converter register
dac_data_port_16 = 0x70,

/// 0x71 r/w dac_data_port_17 PIXI port 17 Digital to Analog Converter register
dac_data_port_17 = 0x71,

/// 0x72 r/w dac_data_port_18 PIXI port 18 Digital to Analog Converter register
dac_data_port_18 = 0x72,

/// 0x73 r/w dac_data_port_19 PIXI port 19 Digital to Analog Converter register
dac_data_port_19 = 0x73,

} MAX11300RegAddress_t;

/// 0x00 r/o dev_id Device Identification
/// <code>1111xxxxxxxxxxxx</code> PART Part field
/// <code>xxxx11xxxxxxxxxx</code> REV Revision
/// <code>xxxxxx11xxxxxxxx</code> IFMODE Inteface Mode
/// <code>xxxxxxxx11xxxxxx</code> IFSP Inteface Speed
/// <code>xxxxxxxxxx11xxxx</code> NBRPRTS Number of ports
/// <code>xxxxxxxxxxxx11xx</code> RES Resolution
/// <code>xxxxxxxxxxxxxx11</code> VRNG Voltage Range
#define dev_id_PART 	0xf000
#define dev_id_REV 	0x0c00
#define dev_id_IFMODE 	0x0300
#define dev_id_IFSP 	0x00c0
#define dev_id_NBRPRTS 	0x0030
#define dev_id_RES 	0x000c
#define dev_id_VRNG 	0x0003

/// 0x01 r/o interrupt_flag Interrupt flags
/// <code>1xxxxxxxxxxxxxxx</code> VMON High Voltage Supply Monitor
/// <code>x1xxxxxxxxxxxxxx</code> TMPEXT2HOT External Temperature D1P/D1N Hot
/// <code>xx1xxxxxxxxxxxxx</code> TMPEXT2COLD External Temperature D1P/D1N Cold
/// <code>xxx1xxxxxxxxxxxx</code> TMPEXT2NEW External Temperature D1P/D1N New
/// <code>xxxx1xxxxxxxxxxx</code> TMPEXT1HOT External Temperature D0P/D0N Hot
/// <code>xxxxx1xxxxxxxxxx</code> TMPEXT1COLD External Temperature D0P/D0N Cold
/// <code>xxxxxx1xxxxxxxxx</code> TMPEXT1NEW External Temperature D0P/D0N New
/// <code>xxxxxxx1xxxxxxxx</code> TMPINTHOT Internal Temeprature Hot
/// <code>xxxxxxxx1xxxxxxx</code> TMPINTCOLD Internal Temeprature Cold
/// <code>xxxxxxxxx1xxxxxx</code> TMPINTNEW Internal Temeprature New
/// <code>xxxxxxxxxx1xxxxx</code> DACOI DAC over-current
/// <code>xxxxxxxxxxx1xxxx</code> GPIDM GPI event missed
/// <code>xxxxxxxxxxxx1xxx</code> GPIDR GPI event ready
/// <code>xxxxxxxxxxxxx1xx</code> ADCDM ADC data missed
/// <code>xxxxxxxxxxxxxx1x</code> ADCDR ADC data ready
/// <code>xxxxxxxxxxxxxxx1</code> ADCFLAG ADC conversion/sweep complete
#define interrupt_flag_VMON 	0x8000
#define interrupt_flag_TMPEXT2HOT 	0x4000
#define interrupt_flag_TMPEXT2COLD 	0x2000
#define interrupt_flag_TMPEXT2NEW 	0x1000
#define interrupt_flag_TMPEXT1HOT 	0x0800
#define interrupt_flag_TMPEXT1COLD 	0x0400
#define interrupt_flag_TMPEXT1NEW 	0x0200
#define interrupt_flag_TMPINTHOT 	0x0100
#define interrupt_flag_TMPINTCOLD 	0x0080
#define interrupt_flag_TMPINTNEW 	0x0040
#define interrupt_flag_DACOI 	0x0020
#define interrupt_flag_GPIDM 	0x0010
#define interrupt_flag_GPIDR 	0x0008
#define interrupt_flag_ADCDM 	0x0004
#define interrupt_flag_ADCDR 	0x0002
#define interrupt_flag_ADCFLAG 	0x0001

/// 0x02 r/o adc_status_15_to_0 new ADC data available
/// <code>1xxxxxxxxxxxxxxx</code> ADCST15 ADCST[15] new <see cref="adc_data_port_15"/>
/// <code>x1xxxxxxxxxxxxxx</code> ADCST14 ADCST[14] new <see cref="adc_data_port_14"/>
/// <code>xx1xxxxxxxxxxxxx</code> ADCST13 ADCST[13] new <see cref="adc_data_port_13"/>
/// <code>xxx1xxxxxxxxxxxx</code> ADCST12 ADCST[12] new <see cref="adc_data_port_12"/>
/// <code>xxxx1xxxxxxxxxxx</code> ADCST11 ADCST[11] new <see cref="adc_data_port_11"/>
/// <code>xxxxx1xxxxxxxxxx</code> ADCST10 ADCST[10] new <see cref="adc_data_port_10"/>
/// <code>xxxxxx1xxxxxxxxx</code> ADCST09 ADCST[9]  new <see cref="adc_data_port_09"/>
/// <code>xxxxxxx1xxxxxxxx</code> ADCST08 ADCST[8]  new <see cref="adc_data_port_08"/>
/// <code>xxxxxxxx1xxxxxxx</code> ADCST07 ADCST[7]  new <see cref="adc_data_port_07"/>
/// <code>xxxxxxxxx1xxxxxx</code> ADCST06 ADCST[6]  new <see cref="adc_data_port_06"/>
/// <code>xxxxxxxxxx1xxxxx</code> ADCST05 ADCST[5]  new <see cref="adc_data_port_05"/>
/// <code>xxxxxxxxxxx1xxxx</code> ADCST04 ADCST[4]  new <see cref="adc_data_port_04"/>
/// <code>xxxxxxxxxxxx1xxx</code> ADCST03 ADCST[3]  new <see cref="adc_data_port_03"/>
/// <code>xxxxxxxxxxxxx1xx</code> ADCST02 ADCST[2]  new <see cref="adc_data_port_02"/>
/// <code>xxxxxxxxxxxxxx1x</code> ADCST01 ADCST[1]  new <see cref="adc_data_port_01"/>
/// <code>xxxxxxxxxxxxxxx1</code> ADCST00 ADCST[0]  new <see cref="adc_data_port_00"/>
#define adc_status_15_to_0_ADCST15 	0x8000
#define adc_status_15_to_0_ADCST14 	0x4000
#define adc_status_15_to_0_ADCST13 	0x2000
#define adc_status_15_to_0_ADCST12 	0x1000
#define adc_status_15_to_0_ADCST11 	0x0800
#define adc_status_15_to_0_ADCST10 	0x0400
#define adc_status_15_to_0_ADCST09 	0x0200
#define adc_status_15_to_0_ADCST08 	0x0100
#define adc_status_15_to_0_ADCST07 	0x0080
#define adc_status_15_to_0_ADCST06 	0x0040
#define adc_status_15_to_0_ADCST05 	0x0020
#define adc_status_15_to_0_ADCST04 	0x0010
#define adc_status_15_to_0_ADCST03 	0x0008
#define adc_status_15_to_0_ADCST02 	0x0004
#define adc_status_15_to_0_ADCST01 	0x0002
#define adc_status_15_to_0_ADCST00 	0x0001

/// 0x03 r/o adc_status_19_to_16 new ADC data available
/// <code>1xxxxxxxxxxxxxxx</code> ADCST31 ADCST[31] new <see cref="adc_data_port_31"/>
/// <code>x1xxxxxxxxxxxxxx</code> ADCST30 ADCST[30] new <see cref="adc_data_port_30"/>
/// <code>xx1xxxxxxxxxxxxx</code> ADCST29 ADCST[29] new <see cref="adc_data_port_29"/>
/// <code>xxx1xxxxxxxxxxxx</code> ADCST28 ADCST[28] new <see cref="adc_data_port_28"/>
/// <code>xxxx1xxxxxxxxxxx</code> ADCST27 ADCST[27] new <see cref="adc_data_port_27"/>
/// <code>xxxxx1xxxxxxxxxx</code> ADCST26 ADCST[26] new <see cref="adc_data_port_26"/>
/// <code>xxxxxx1xxxxxxxxx</code> ADCST25 ADCST[25] new <see cref="adc_data_port_25"/>
/// <code>xxxxxxx1xxxxxxxx</code> ADCST24 ADCST[24] new <see cref="adc_data_port_24"/>
/// <code>xxxxxxxx1xxxxxxx</code> ADCST23 ADCST[23] new <see cref="adc_data_port_23"/>
/// <code>xxxxxxxxx1xxxxxx</code> ADCST22 ADCST[22] new <see cref="adc_data_port_22"/>
/// <code>xxxxxxxxxx1xxxxx</code> ADCST21 ADCST[21] new <see cref="adc_data_port_21"/>
/// <code>xxxxxxxxxxx1xxxx</code> ADCST20 ADCST[20] new <see cref="adc_data_port_20"/>
/// <code>xxxxxxxxxxxx1xxx</code> ADCST19 ADCST[19] new <see cref="adc_data_port_19"/>
/// <code>xxxxxxxxxxxxx1xx</code> ADCST18 ADCST[18] new <see cref="adc_data_port_18"/>
/// <code>xxxxxxxxxxxxxx1x</code> ADCST17 ADCST[17] new <see cref="adc_data_port_17"/>
/// <code>xxxxxxxxxxxxxxx1</code> ADCST16 ADCST[16] new <see cref="adc_data_port_16"/>
#define adc_status_19_to_16_ADCST31 	0x8000
#define adc_status_19_to_16_ADCST30 	0x4000
#define adc_status_19_to_16_ADCST29 	0x2000
#define adc_status_19_to_16_ADCST28 	0x1000
#define adc_status_19_to_16_ADCST27 	0x0800
#define adc_status_19_to_16_ADCST26 	0x0400
#define adc_status_19_to_16_ADCST25 	0x0200
#define adc_status_19_to_16_ADCST24 	0x0100
#define adc_status_19_to_16_ADCST23 	0x0080
#define adc_status_19_to_16_ADCST22 	0x0040
#define adc_status_19_to_16_ADCST21 	0x0020
#define adc_status_19_to_16_ADCST20 	0x0010
#define adc_status_19_to_16_ADCST19 	0x0008
#define adc_status_19_to_16_ADCST18 	0x0004
#define adc_status_19_to_16_ADCST17 	0x0002
#define adc_status_19_to_16_ADCST16 	0x0001

/// 0x04 r/o dac_oi_status_15_to_0 DAC Overcurrent Interrupt
/// <code>1xxxxxxxxxxxxxxx</code> DACOIST15 DACOIST[15] new <see cref="dac_data_port_15"/>
/// <code>x1xxxxxxxxxxxxxx</code> DACOIST14 DACOIST[14] new <see cref="dac_data_port_14"/>
/// <code>xx1xxxxxxxxxxxxx</code> DACOIST13 DACOIST[13] new <see cref="dac_data_port_13"/>
/// <code>xxx1xxxxxxxxxxxx</code> DACOIST12 DACOIST[12] new <see cref="dac_data_port_12"/>
/// <code>xxxx1xxxxxxxxxxx</code> DACOIST11 DACOIST[11] new <see cref="dac_data_port_11"/>
/// <code>xxxxx1xxxxxxxxxx</code> DACOIST10 DACOIST[10] new <see cref="dac_data_port_10"/>
/// <code>xxxxxx1xxxxxxxxx</code> DACOIST09 DACOIST[9]  new <see cref="dac_data_port_09"/>
/// <code>xxxxxxx1xxxxxxxx</code> DACOIST08 DACOIST[8]  new <see cref="dac_data_port_08"/>
/// <code>xxxxxxxx1xxxxxxx</code> DACOIST07 DACOIST[7]  new <see cref="dac_data_port_07"/>
/// <code>xxxxxxxxx1xxxxxx</code> DACOIST06 DACOIST[6]  new <see cref="dac_data_port_06"/>
/// <code>xxxxxxxxxx1xxxxx</code> DACOIST05 DACOIST[5]  new <see cref="dac_data_port_05"/>
/// <code>xxxxxxxxxxx1xxxx</code> DACOIST04 DACOIST[4]  new <see cref="dac_data_port_04"/>
/// <code>xxxxxxxxxxxx1xxx</code> DACOIST03 DACOIST[3]  new <see cref="dac_data_port_03"/>
/// <code>xxxxxxxxxxxxx1xx</code> DACOIST02 DACOIST[2]  new <see cref="dac_data_port_02"/>
/// <code>xxxxxxxxxxxxxx1x</code> DACOIST01 DACOIST[1]  new <see cref="dac_data_port_01"/>
/// <code>xxxxxxxxxxxxxxx1</code> DACOIST00 DACOIST[0]  new <see cref="dac_data_port_00"/>
#define dac_oi_status_15_to_0_DACOIST15 	0x8000
#define dac_oi_status_15_to_0_DACOIST14 	0x4000
#define dac_oi_status_15_to_0_DACOIST13 	0x2000
#define dac_oi_status_15_to_0_DACOIST12 	0x1000
#define dac_oi_status_15_to_0_DACOIST11 	0x0800
#define dac_oi_status_15_to_0_DACOIST10 	0x0400
#define dac_oi_status_15_to_0_DACOIST09 	0x0200
#define dac_oi_status_15_to_0_DACOIST08 	0x0100
#define dac_oi_status_15_to_0_DACOIST07 	0x0080
#define dac_oi_status_15_to_0_DACOIST06 	0x0040
#define dac_oi_status_15_to_0_DACOIST05 	0x0020
#define dac_oi_status_15_to_0_DACOIST04 	0x0010
#define dac_oi_status_15_to_0_DACOIST03 	0x0008
#define dac_oi_status_15_to_0_DACOIST02 	0x0004
#define dac_oi_status_15_to_0_DACOIST01 	0x0002
#define dac_oi_status_15_to_0_DACOIST00 	0x0001

/// 0x05 r/o dac_oi_status_19_to_16 DAC Overcurrent Interrupt
/// <code>1xxxxxxxxxxxxxxx</code> DACOIST31 DACOIST[31] new <see cref="dac_data_port_31"/>
/// <code>x1xxxxxxxxxxxxxx</code> DACOIST30 DACOIST[30] new <see cref="dac_data_port_30"/>
/// <code>xx1xxxxxxxxxxxxx</code> DACOIST29 DACOIST[29] new <see cref="dac_data_port_29"/>
/// <code>xxx1xxxxxxxxxxxx</code> DACOIST28 DACOIST[28] new <see cref="dac_data_port_28"/>
/// <code>xxxx1xxxxxxxxxxx</code> DACOIST27 DACOIST[27] new <see cref="dac_data_port_27"/>
/// <code>xxxxx1xxxxxxxxxx</code> DACOIST26 DACOIST[26] new <see cref="dac_data_port_26"/>
/// <code>xxxxxx1xxxxxxxxx</code> DACOIST25 DACOIST[25] new <see cref="dac_data_port_25"/>
/// <code>xxxxxxx1xxxxxxxx</code> DACOIST24 DACOIST[24] new <see cref="dac_data_port_24"/>
/// <code>xxxxxxxx1xxxxxxx</code> DACOIST23 DACOIST[23] new <see cref="dac_data_port_23"/>
/// <code>xxxxxxxxx1xxxxxx</code> DACOIST22 DACOIST[22] new <see cref="dac_data_port_22"/>
/// <code>xxxxxxxxxx1xxxxx</code> DACOIST21 DACOIST[21] new <see cref="dac_data_port_21"/>
/// <code>xxxxxxxxxxx1xxxx</code> DACOIST20 DACOIST[20] new <see cref="dac_data_port_20"/>
/// <code>xxxxxxxxxxxx1xxx</code> DACOIST19 DACOIST[19] new <see cref="dac_data_port_19"/>
/// <code>xxxxxxxxxxxxx1xx</code> DACOIST18 DACOIST[18] new <see cref="dac_data_port_18"/>
/// <code>xxxxxxxxxxxxxx1x</code> DACOIST17 DACOIST[17] new <see cref="dac_data_port_17"/>
/// <code>xxxxxxxxxxxxxxx1</code> DACOIST16 DACOIST[16] new <see cref="dac_data_port_16"/>
#define dac_oi_status_19_to_16_DACOIST31 	0x8000
#define dac_oi_status_19_to_16_DACOIST30 	0x4000
#define dac_oi_status_19_to_16_DACOIST29 	0x2000
#define dac_oi_status_19_to_16_DACOIST28 	0x1000
#define dac_oi_status_19_to_16_DACOIST27 	0x0800
#define dac_oi_status_19_to_16_DACOIST26 	0x0400
#define dac_oi_status_19_to_16_DACOIST25 	0x0200
#define dac_oi_status_19_to_16_DACOIST24 	0x0100
#define dac_oi_status_19_to_16_DACOIST23 	0x0080
#define dac_oi_status_19_to_16_DACOIST22 	0x0040
#define dac_oi_status_19_to_16_DACOIST21 	0x0020
#define dac_oi_status_19_to_16_DACOIST20 	0x0010
#define dac_oi_status_19_to_16_DACOIST19 	0x0008
#define dac_oi_status_19_to_16_DACOIST18 	0x0004
#define dac_oi_status_19_to_16_DACOIST17 	0x0002
#define dac_oi_status_19_to_16_DACOIST16 	0x0001

/// 0x06 r/o gpi_status_15_to_0 GPI event ready
/// <code>1xxxxxxxxxxxxxxx</code> GPIST15 GPIST[15]
/// <code>x1xxxxxxxxxxxxxx</code> GPIST14 GPIST[14]
/// <code>xx1xxxxxxxxxxxxx</code> GPIST13 GPIST[13]
/// <code>xxx1xxxxxxxxxxxx</code> GPIST12 GPIST[12]
/// <code>xxxx1xxxxxxxxxxx</code> GPIST11 GPIST[11]
/// <code>xxxxx1xxxxxxxxxx</code> GPIST10 GPIST[10]
/// <code>xxxxxx1xxxxxxxxx</code> GPIST09 GPIST[9]
/// <code>xxxxxxx1xxxxxxxx</code> GPIST08 GPIST[8]
/// <code>xxxxxxxx1xxxxxxx</code> GPIST07 GPIST[7]
/// <code>xxxxxxxxx1xxxxxx</code> GPIST06 GPIST[6]
/// <code>xxxxxxxxxx1xxxxx</code> GPIST05 GPIST[5]
/// <code>xxxxxxxxxxx1xxxx</code> GPIST04 GPIST[4]
/// <code>xxxxxxxxxxxx1xxx</code> GPIST03 GPIST[3]
/// <code>xxxxxxxxxxxxx1xx</code> GPIST02 GPIST[2]
/// <code>xxxxxxxxxxxxxx1x</code> GPIST01 GPIST[1]
/// <code>xxxxxxxxxxxxxxx1</code> GPIST00 GPIST[0]
#define gpi_status_15_to_0_GPIST15 	0x8000
#define gpi_status_15_to_0_GPIST14 	0x4000
#define gpi_status_15_to_0_GPIST13 	0x2000
#define gpi_status_15_to_0_GPIST12 	0x1000
#define gpi_status_15_to_0_GPIST11 	0x0800
#define gpi_status_15_to_0_GPIST10 	0x0400
#define gpi_status_15_to_0_GPIST09 	0x0200
#define gpi_status_15_to_0_GPIST08 	0x0100
#define gpi_status_15_to_0_GPIST07 	0x0080
#define gpi_status_15_to_0_GPIST06 	0x0040
#define gpi_status_15_to_0_GPIST05 	0x0020
#define gpi_status_15_to_0_GPIST04 	0x0010
#define gpi_status_15_to_0_GPIST03 	0x0008
#define gpi_status_15_to_0_GPIST02 	0x0004
#define gpi_status_15_to_0_GPIST01 	0x0002
#define gpi_status_15_to_0_GPIST00 	0x0001

/// 0x07 r/o gpi_status_19_to_16 GPI event ready
/// <code>1xxxxxxxxxxxxxxx</code> GPIST31 GPIST[31]
/// <code>x1xxxxxxxxxxxxxx</code> GPIST30 GPIST[30]
/// <code>xx1xxxxxxxxxxxxx</code> GPIST29 GPIST[29]
/// <code>xxx1xxxxxxxxxxxx</code> GPIST28 GPIST[28]
/// <code>xxxx1xxxxxxxxxxx</code> GPIST27 GPIST[27]
/// <code>xxxxx1xxxxxxxxxx</code> GPIST26 GPIST[26]
/// <code>xxxxxx1xxxxxxxxx</code> GPIST25 GPIST[25]
/// <code>xxxxxxx1xxxxxxxx</code> GPIST24 GPIST[24]
/// <code>xxxxxxxx1xxxxxxx</code> GPIST23 GPIST[23]
/// <code>xxxxxxxxx1xxxxxx</code> GPIST22 GPIST[22]
/// <code>xxxxxxxxxx1xxxxx</code> GPIST21 GPIST[21]
/// <code>xxxxxxxxxxx1xxxx</code> GPIST20 GPIST[20]
/// <code>xxxxxxxxxxxx1xxx</code> GPIST19 GPIST[19]
/// <code>xxxxxxxxxxxxx1xx</code> GPIST18 GPIST[18]
/// <code>xxxxxxxxxxxxxx1x</code> GPIST17 GPIST[17]
/// <code>xxxxxxxxxxxxxxx1</code> GPIST16 GPIST[16]
#define gpi_status_19_to_16_GPIST31 	0x8000
#define gpi_status_19_to_16_GPIST30 	0x4000
#define gpi_status_19_to_16_GPIST29 	0x2000
#define gpi_status_19_to_16_GPIST28 	0x1000
#define gpi_status_19_to_16_GPIST27 	0x0800
#define gpi_status_19_to_16_GPIST26 	0x0400
#define gpi_status_19_to_16_GPIST25 	0x0200
#define gpi_status_19_to_16_GPIST24 	0x0100
#define gpi_status_19_to_16_GPIST23 	0x0080
#define gpi_status_19_to_16_GPIST22 	0x0040
#define gpi_status_19_to_16_GPIST21 	0x0020
#define gpi_status_19_to_16_GPIST20 	0x0010
#define gpi_status_19_to_16_GPIST19 	0x0008
#define gpi_status_19_to_16_GPIST18 	0x0004
#define gpi_status_19_to_16_GPIST17 	0x0002
#define gpi_status_19_to_16_GPIST16 	0x0001

/// 0x08 r/o tmp_int_data Internal Temeprature
/// <code>xxxx111111111111</code> tempcode Temperature code, LSB=0.125 degrees C, 12-bit 2's complement
#define tmp_int_data_tempcode 	0x0fff

/// 0x09 r/o tmp_ext1_data External Temperature D0P/D0N
/// <code>xxxx111111111111</code> tempcode Temperature code, LSB=0.125 degrees C, 12-bit 2's complement
#define tmp_ext1_data_tempcode 	0x0fff

/// 0x0a r/o tmp_ext2_data External Temperature D1P/D1N
/// <code>xxxx111111111111</code> tempcode Temperature code, LSB=0.125 degrees C, 12-bit 2's complement
#define tmp_ext2_data_tempcode 	0x0fff

/// 0x0b r/o gpi_data_15_to_0 GPI input ports data
/// <code>1xxxxxxxxxxxxxxx</code> GPIDAT15 GPIDAT[15]
/// <code>x1xxxxxxxxxxxxxx</code> GPIDAT14 GPIDAT[14]
/// <code>xx1xxxxxxxxxxxxx</code> GPIDAT13 GPIDAT[13]
/// <code>xxx1xxxxxxxxxxxx</code> GPIDAT12 GPIDAT[12]
/// <code>xxxx1xxxxxxxxxxx</code> GPIDAT11 GPIDAT[11]
/// <code>xxxxx1xxxxxxxxxx</code> GPIDAT10 GPIDAT[10]
/// <code>xxxxxx1xxxxxxxxx</code> GPIDAT09 GPIDAT[9]
/// <code>xxxxxxx1xxxxxxxx</code> GPIDAT08 GPIDAT[8]
/// <code>xxxxxxxx1xxxxxxx</code> GPIDAT07 GPIDAT[7]
/// <code>xxxxxxxxx1xxxxxx</code> GPIDAT06 GPIDAT[6]
/// <code>xxxxxxxxxx1xxxxx</code> GPIDAT05 GPIDAT[5]
/// <code>xxxxxxxxxxx1xxxx</code> GPIDAT04 GPIDAT[4]
/// <code>xxxxxxxxxxxx1xxx</code> GPIDAT03 GPIDAT[3]
/// <code>xxxxxxxxxxxxx1xx</code> GPIDAT02 GPIDAT[2]
/// <code>xxxxxxxxxxxxxx1x</code> GPIDAT01 GPIDAT[1]
/// <code>xxxxxxxxxxxxxxx1</code> GPIDAT00 GPIDAT[0]
#define gpi_data_15_to_0_GPIDAT15 	0x8000
#define gpi_data_15_to_0_GPIDAT14 	0x4000
#define gpi_data_15_to_0_GPIDAT13 	0x2000
#define gpi_data_15_to_0_GPIDAT12 	0x1000
#define gpi_data_15_to_0_GPIDAT11 	0x0800
#define gpi_data_15_to_0_GPIDAT10 	0x0400
#define gpi_data_15_to_0_GPIDAT09 	0x0200
#define gpi_data_15_to_0_GPIDAT08 	0x0100
#define gpi_data_15_to_0_GPIDAT07 	0x0080
#define gpi_data_15_to_0_GPIDAT06 	0x0040
#define gpi_data_15_to_0_GPIDAT05 	0x0020
#define gpi_data_15_to_0_GPIDAT04 	0x0010
#define gpi_data_15_to_0_GPIDAT03 	0x0008
#define gpi_data_15_to_0_GPIDAT02 	0x0004
#define gpi_data_15_to_0_GPIDAT01 	0x0002
#define gpi_data_15_to_0_GPIDAT00 	0x0001

/// 0x0c r/o gpi_data_19_to_16 GPI input ports data
/// <code>1xxxxxxxxxxxxxxx</code> GPIDAT31 GPIDAT[31]
/// <code>x1xxxxxxxxxxxxxx</code> GPIDAT30 GPIDAT[30]
/// <code>xx1xxxxxxxxxxxxx</code> GPIDAT29 GPIDAT[29]
/// <code>xxx1xxxxxxxxxxxx</code> GPIDAT28 GPIDAT[28]
/// <code>xxxx1xxxxxxxxxxx</code> GPIDAT27 GPIDAT[27]
/// <code>xxxxx1xxxxxxxxxx</code> GPIDAT26 GPIDAT[26]
/// <code>xxxxxx1xxxxxxxxx</code> GPIDAT25 GPIDAT[25]
/// <code>xxxxxxx1xxxxxxxx</code> GPIDAT24 GPIDAT[24]
/// <code>xxxxxxxx1xxxxxxx</code> GPIDAT23 GPIDAT[23]
/// <code>xxxxxxxxx1xxxxxx</code> GPIDAT22 GPIDAT[22]
/// <code>xxxxxxxxxx1xxxxx</code> GPIDAT21 GPIDAT[21]
/// <code>xxxxxxxxxxx1xxxx</code> GPIDAT20 GPIDAT[20]
/// <code>xxxxxxxxxxxx1xxx</code> GPIDAT19 GPIDAT[19]
/// <code>xxxxxxxxxxxxx1xx</code> GPIDAT18 GPIDAT[18]
/// <code>xxxxxxxxxxxxxx1x</code> GPIDAT17 GPIDAT[17]
/// <code>xxxxxxxxxxxxxxx1</code> GPIDAT16 GPIDAT[16]
#define gpi_data_19_to_16_GPIDAT31 	0x8000
#define gpi_data_19_to_16_GPIDAT30 	0x4000
#define gpi_data_19_to_16_GPIDAT29 	0x2000
#define gpi_data_19_to_16_GPIDAT28 	0x1000
#define gpi_data_19_to_16_GPIDAT27 	0x0800
#define gpi_data_19_to_16_GPIDAT26 	0x0400
#define gpi_data_19_to_16_GPIDAT25 	0x0200
#define gpi_data_19_to_16_GPIDAT24 	0x0100
#define gpi_data_19_to_16_GPIDAT23 	0x0080
#define gpi_data_19_to_16_GPIDAT22 	0x0040
#define gpi_data_19_to_16_GPIDAT21 	0x0020
#define gpi_data_19_to_16_GPIDAT20 	0x0010
#define gpi_data_19_to_16_GPIDAT19 	0x0008
#define gpi_data_19_to_16_GPIDAT18 	0x0004
#define gpi_data_19_to_16_GPIDAT17 	0x0002
#define gpi_data_19_to_16_GPIDAT16 	0x0001

/// 0x0d r/w gpo_data_15_to_0 GPO output ports data
/// <code>1xxxxxxxxxxxxxxx</code> GPODAT15 GPODAT[15]
/// <code>x1xxxxxxxxxxxxxx</code> GPODAT14 GPODAT[14]
/// <code>xx1xxxxxxxxxxxxx</code> GPODAT13 GPODAT[13]
/// <code>xxx1xxxxxxxxxxxx</code> GPODAT12 GPODAT[12]
/// <code>xxxx1xxxxxxxxxxx</code> GPODAT11 GPODAT[11]
/// <code>xxxxx1xxxxxxxxxx</code> GPODAT10 GPODAT[10]
/// <code>xxxxxx1xxxxxxxxx</code> GPODAT09 GPODAT[9]
/// <code>xxxxxxx1xxxxxxxx</code> GPODAT08 GPODAT[8]
/// <code>xxxxxxxx1xxxxxxx</code> GPODAT07 GPODAT[7]
/// <code>xxxxxxxxx1xxxxxx</code> GPODAT06 GPODAT[6]
/// <code>xxxxxxxxxx1xxxxx</code> GPODAT05 GPODAT[5]
/// <code>xxxxxxxxxxx1xxxx</code> GPODAT04 GPODAT[4]
/// <code>xxxxxxxxxxxx1xxx</code> GPODAT03 GPODAT[3]
/// <code>xxxxxxxxxxxxx1xx</code> GPODAT02 GPODAT[2]
/// <code>xxxxxxxxxxxxxx1x</code> GPODAT01 GPODAT[1]
/// <code>xxxxxxxxxxxxxxx1</code> GPODAT00 GPODAT[0]
#define gpo_data_15_to_0_GPODAT15 	0x8000
#define gpo_data_15_to_0_GPODAT14 	0x4000
#define gpo_data_15_to_0_GPODAT13 	0x2000
#define gpo_data_15_to_0_GPODAT12 	0x1000
#define gpo_data_15_to_0_GPODAT11 	0x0800
#define gpo_data_15_to_0_GPODAT10 	0x0400
#define gpo_data_15_to_0_GPODAT09 	0x0200
#define gpo_data_15_to_0_GPODAT08 	0x0100
#define gpo_data_15_to_0_GPODAT07 	0x0080
#define gpo_data_15_to_0_GPODAT06 	0x0040
#define gpo_data_15_to_0_GPODAT05 	0x0020
#define gpo_data_15_to_0_GPODAT04 	0x0010
#define gpo_data_15_to_0_GPODAT03 	0x0008
#define gpo_data_15_to_0_GPODAT02 	0x0004
#define gpo_data_15_to_0_GPODAT01 	0x0002
#define gpo_data_15_to_0_GPODAT00 	0x0001
#define gpo_data_15_to_0_DESIGNVALUE 	0x0000

/// 0x0e r/w gpo_data_19_to_16 GPO output ports data
/// <code>1xxxxxxxxxxxxxxx</code> GPODAT31 GPODAT[31]
/// <code>x1xxxxxxxxxxxxxx</code> GPODAT30 GPODAT[30]
/// <code>xx1xxxxxxxxxxxxx</code> GPODAT29 GPODAT[29]
/// <code>xxx1xxxxxxxxxxxx</code> GPODAT28 GPODAT[28]
/// <code>xxxx1xxxxxxxxxxx</code> GPODAT27 GPODAT[27]
/// <code>xxxxx1xxxxxxxxxx</code> GPODAT26 GPODAT[26]
/// <code>xxxxxx1xxxxxxxxx</code> GPODAT25 GPODAT[25]
/// <code>xxxxxxx1xxxxxxxx</code> GPODAT24 GPODAT[24]
/// <code>xxxxxxxx1xxxxxxx</code> GPODAT23 GPODAT[23]
/// <code>xxxxxxxxx1xxxxxx</code> GPODAT22 GPODAT[22]
/// <code>xxxxxxxxxx1xxxxx</code> GPODAT21 GPODAT[21]
/// <code>xxxxxxxxxxx1xxxx</code> GPODAT20 GPODAT[20]
/// <code>xxxxxxxxxxxx1xxx</code> GPODAT19 GPODAT[19]
/// <code>xxxxxxxxxxxxx1xx</code> GPODAT18 GPODAT[18]
/// <code>xxxxxxxxxxxxxx1x</code> GPODAT17 GPODAT[17]
/// <code>xxxxxxxxxxxxxxx1</code> GPODAT16 GPODAT[16]
#define gpo_data_19_to_16_GPODAT31 	0x8000
#define gpo_data_19_to_16_GPODAT30 	0x4000
#define gpo_data_19_to_16_GPODAT29 	0x2000
#define gpo_data_19_to_16_GPODAT28 	0x1000
#define gpo_data_19_to_16_GPODAT27 	0x0800
#define gpo_data_19_to_16_GPODAT26 	0x0400
#define gpo_data_19_to_16_GPODAT25 	0x0200
#define gpo_data_19_to_16_GPODAT24 	0x0100
#define gpo_data_19_to_16_GPODAT23 	0x0080
#define gpo_data_19_to_16_GPODAT22 	0x0040
#define gpo_data_19_to_16_GPODAT21 	0x0020
#define gpo_data_19_to_16_GPODAT20 	0x0010
#define gpo_data_19_to_16_GPODAT19 	0x0008
#define gpo_data_19_to_16_GPODAT18 	0x0004
#define gpo_data_19_to_16_GPODAT17 	0x0002
#define gpo_data_19_to_16_GPODAT16 	0x0001
#define gpo_data_19_to_16_DESIGNVALUE 	0x0000

/// 0x0f r/o reserved_0F reserved


/// 0x10 r/w device_control Global device control register
/// <code>1xxxxxxxxxxxxxxx</code> RESET Soft reset command
/// - 0 = No operation
/// - 1 = Perform power-on reset. (This bit is self-clearing.)
/// <code>x1xxxxxxxxxxxxxx</code> BRST Burst Mode
/// - 0 = Automatically increment register address in serial interface burst mode.
/// - 1 = Burst Read cycle through only the ADC data ports; 
///       Burst Write cycle through only the DAC data ports.
/// <code>xx1xxxxxxxxxxxxx</code> LPEN Low Power Enable
/// - 0 = Normal operation
/// - 1 = Sleep mode
/// <code>xxx1xxxxxxxxxxxx</code> RS_CANCEL series resistance cancelation on external temperature monitors D0P/D0N and D1P/D1N
/// - 0 = Disable series resistance cancelation on external temperature monitors D0P/D0N and D1P/D1N
/// - 1 =  Enable series resistance cancelation on external temperature monitors D0P/D0N and D1P/D1N
/// <code>xxxx1xxxxxxxxxxx</code> TMPPER temperature monitor period
/// - 0 = min IH period is 32.5μsec, hold time of SAMPLE is  7μsec.
/// - 1 = min IH period is 65.0μsec, hold time of SAMPLE is 15μsec.
/// <code>xxxxx1xxxxxxxxxx</code> TMPCTLEXT1 monitor external temperature D1P/D1N
/// <code>xxxxxx1xxxxxxxxx</code> TMPCTLEXT0 monitor external temperature D0P/D0N
/// <code>xxxxxxx1xxxxxxxx</code> TMPCTLINT monitor internal temperature
/// <code>xxxxxxxx1xxxxxxx</code> THSHDN Thermal Shutdown
/// - 0 = Disable Thermal Shutdown
/// - 1 = Enable Thermal Shutdown: reset all ports to hi-Z if <see cref="tmp_int_data"/> is greater than 145 degrees C
/// <code>xxxxxxxxx1xxxxxx</code> DACREF DAC voltage reference
/// - 0 = External DAC voltage reference
/// - 1 = Internal DAC voltage reference
/// <code>xxxxxxxxxx11xxxx</code> ADCCONV ADC conversion rate
/// - 0 = 200Ksps
/// - 1 = 250Ksps
/// - 2 = 333Ksps
/// - 3 = 400Ksps
/// <code>xxxxxxxxxxxx11xx</code> DACCTL DAC update mode
/// - 0 = Update DAC values in normal sequence
/// - 1 = Update DAC immediately after dac_data_port_xx write
/// - 2 = All DAC data registers loaded with <see cref="dac_preset_data_1"/>
/// - 3 = All DAC data registers loaded with <see cref="dac_preset_data_2"/>
/// <code>xxxxxxxxxxxxxx11</code> ADCCTL ADC conversion mode
/// - 0 = Idle mode
/// - 1 = Single sweep triggered by CNVTB pin
/// - 2 = Single conversion triggered by CNVTB pin
/// - 3 = Continuous sweep
#define device_control_RESET 	0x8000
#define device_control_BRST 	0x4000
#define device_control_LPEN 	0x2000
#define device_control_RS_CANCEL 	0x1000
#define device_control_TMPPER 	0x0800
#define device_control_TMPCTLEXT1 	0x0400
#define device_control_TMPCTLEXT0 	0x0200
#define device_control_TMPCTLINT 	0x0100
#define device_control_THSHDN 	0x0080
#define device_control_DACREF 	0x0040
#define device_control_ADCCONV 	0x0030
#define device_control_DACCTL 	0x000c
#define device_control_ADCCTL 	0x0003
#define device_control_DESIGNVALUE 	0x00c6

/// 0x11 r/w interrupt_mask interrupt mask (1 = disable interrupt source)
/// <code>1xxxxxxxxxxxxxxx</code> VMON High Voltage Supply Monitor
/// <code>x1xxxxxxxxxxxxxx</code> TMPEXT2HOT External Temperature D1P/D1N Hot
/// <code>xx1xxxxxxxxxxxxx</code> TMPEXT2COLD External Temperature D1P/D1N Cold
/// <code>xxx1xxxxxxxxxxxx</code> TMPEXT2NEW External Temperature D1P/D1N New
/// <code>xxxx1xxxxxxxxxxx</code> TMPEXT1HOT External Temperature D0P/D0N Hot
/// <code>xxxxx1xxxxxxxxxx</code> TMPEXT1COLD External Temperature D0P/D0N Cold
/// <code>xxxxxx1xxxxxxxxx</code> TMPEXT1NEW External Temperature D0P/D0N New
/// <code>xxxxxxx1xxxxxxxx</code> TMPINTHOT Internal Temeprature Hot
/// <code>xxxxxxxx1xxxxxxx</code> TMPINTCOLD Internal Temeprature Cold
/// <code>xxxxxxxxx1xxxxxx</code> TMPINTNEW Internal Temeprature New
/// <code>xxxxxxxxxx1xxxxx</code> DACOI DAC over-current
/// <code>xxxxxxxxxxx1xxxx</code> GPIDM GPI event missed
/// <code>xxxxxxxxxxxx1xxx</code> GPIDR GPI event ready
/// <code>xxxxxxxxxxxxx1xx</code> ADCDM ADC data missed
/// <code>xxxxxxxxxxxxxx1x</code> ADCDR ADC data ready
/// <code>xxxxxxxxxxxxxxx1</code> ADCFLAG ADC conversion/sweep complete
#define interrupt_mask_VMON 	0x8000
#define interrupt_mask_TMPEXT2HOT 	0x4000
#define interrupt_mask_TMPEXT2COLD 	0x2000
#define interrupt_mask_TMPEXT2NEW 	0x1000
#define interrupt_mask_TMPEXT1HOT 	0x0800
#define interrupt_mask_TMPEXT1COLD 	0x0400
#define interrupt_mask_TMPEXT1NEW 	0x0200
#define interrupt_mask_TMPINTHOT 	0x0100
#define interrupt_mask_TMPINTCOLD 	0x0080
#define interrupt_mask_TMPINTNEW 	0x0040
#define interrupt_mask_DACOI 	0x0020
#define interrupt_mask_GPIDM 	0x0010
#define interrupt_mask_GPIDR 	0x0008
#define interrupt_mask_ADCDM 	0x0004
#define interrupt_mask_ADCDR 	0x0002
#define interrupt_mask_ADCFLAG 	0x0001
#define interrupt_mask_DESIGNVALUE 	0xffff

/// 0x12 r/w gpi_irqmode_7_to_0 GPI port 0 to 7 mode register
/// <code>11xxxxxxxxxxxxxx</code> GPIMD07 GPIMD[7]
/// <code>xx11xxxxxxxxxxxx</code> GPIMD06 GPIMD[6]
/// <code>xxxx11xxxxxxxxxx</code> GPIMD05 GPIMD[5]
/// <code>xxxxxx11xxxxxxxx</code> GPIMD04 GPIMD[4]
/// <code>xxxxxxxx11xxxxxx</code> GPIMD03 GPIMD[3]
/// <code>xxxxxxxxxx11xxxx</code> GPIMD02 GPIMD[2]
/// <code>xxxxxxxxxxxx11xx</code> GPIMD01 GPIMD[1]
/// <code>xxxxxxxxxxxxxx11</code> GPIMD00 GPIMD[0]
/// <para>GPIMD[portId] interrupt mask bits:
/// - 0 = masked
/// - 1 = detect positive edge
/// - 2 = detect negative edge
/// - 3 = detect positive or negative edge
/// </para>
#define gpi_irqmode_7_to_0_GPIMD07 	0xc000
#define gpi_irqmode_7_to_0_GPIMD06 	0x3000
#define gpi_irqmode_7_to_0_GPIMD05 	0x0c00
#define gpi_irqmode_7_to_0_GPIMD04 	0x0300
#define gpi_irqmode_7_to_0_GPIMD03 	0x00c0
#define gpi_irqmode_7_to_0_GPIMD02 	0x0030
#define gpi_irqmode_7_to_0_GPIMD01 	0x000c
#define gpi_irqmode_7_to_0_GPIMD00 	0x0003
#define gpi_irqmode_7_to_0_DESIGNVALUE 	0x0000

/// 0x13 r/w gpi_irqmode_15_to_8 GPI port 8 to 15 mode register
/// <code>11xxxxxxxxxxxxxx</code> GPIMD15 GPIMD[15]
/// <code>xx11xxxxxxxxxxxx</code> GPIMD14 GPIMD[14]
/// <code>xxxx11xxxxxxxxxx</code> GPIMD13 GPIMD[13]
/// <code>xxxxxx11xxxxxxxx</code> GPIMD12 GPIMD[12]
/// <code>xxxxxxxx11xxxxxx</code> GPIMD11 GPIMD[11]
/// <code>xxxxxxxxxx11xxxx</code> GPIMD10 GPIMD[10]
/// <code>xxxxxxxxxxxx11xx</code> GPIMD09 GPIMD[9]
/// <code>xxxxxxxxxxxxxx11</code> GPIMD08 GPIMD[8]
/// <para>GPIMD[portId] interrupt mask bits:
/// - 0 = masked
/// - 1 = detect positive edge
/// - 2 = detect negative edge
/// - 3 = detect positive or negative edge
/// </para>
#define gpi_irqmode_15_to_8_GPIMD15 	0xc000
#define gpi_irqmode_15_to_8_GPIMD14 	0x3000
#define gpi_irqmode_15_to_8_GPIMD13 	0x0c00
#define gpi_irqmode_15_to_8_GPIMD12 	0x0300
#define gpi_irqmode_15_to_8_GPIMD11 	0x00c0
#define gpi_irqmode_15_to_8_GPIMD10 	0x0030
#define gpi_irqmode_15_to_8_GPIMD09 	0x000c
#define gpi_irqmode_15_to_8_GPIMD08 	0x0003
#define gpi_irqmode_15_to_8_DESIGNVALUE 	0x0000

/// 0x14 r/w gpi_irqmode_19_to_16 GPI port 16 to 19 mode register
/// <code>11xxxxxxxxxxxxxx</code> GPIMD23 GPIMD[23]
/// <code>xx11xxxxxxxxxxxx</code> GPIMD22 GPIMD[22]
/// <code>xxxx11xxxxxxxxxx</code> GPIMD21 GPIMD[21]
/// <code>xxxxxx11xxxxxxxx</code> GPIMD20 GPIMD[20]
/// <code>xxxxxxxx11xxxxxx</code> GPIMD19 GPIMD[19]
/// <code>xxxxxxxxxx11xxxx</code> GPIMD18 GPIMD[18]
/// <code>xxxxxxxxxxxx11xx</code> GPIMD17 GPIMD[17]
/// <code>xxxxxxxxxxxxxx11</code> GPIMD16 GPIMD[16]
/// <para>GPIMD[portId] interrupt mask bits:
/// - 0 = masked
/// - 1 = detect positive edge
/// - 2 = detect negative edge
/// - 3 = detect positive or negative edge
/// </para>
#define gpi_irqmode_19_to_16_GPIMD23 	0xc000
#define gpi_irqmode_19_to_16_GPIMD22 	0x3000
#define gpi_irqmode_19_to_16_GPIMD21 	0x0c00
#define gpi_irqmode_19_to_16_GPIMD20 	0x0300
#define gpi_irqmode_19_to_16_GPIMD19 	0x00c0
#define gpi_irqmode_19_to_16_GPIMD18 	0x0030
#define gpi_irqmode_19_to_16_GPIMD17 	0x000c
#define gpi_irqmode_19_to_16_GPIMD16 	0x0003
#define gpi_irqmode_19_to_16_DESIGNVALUE 	0x0000

/// 0x15 r/w gpi_irqmode_31_to_24 (reserved)
/// <code>11xxxxxxxxxxxxxx</code> GPIMD31 GPIMD[31]
/// <code>xx11xxxxxxxxxxxx</code> GPIMD30 GPIMD[30]
/// <code>xxxx11xxxxxxxxxx</code> GPIMD29 GPIMD[29]
/// <code>xxxxxx11xxxxxxxx</code> GPIMD28 GPIMD[28]
/// <code>xxxxxxxx11xxxxxx</code> GPIMD27 GPIMD[27]
/// <code>xxxxxxxxxx11xxxx</code> GPIMD26 GPIMD[26]
/// <code>xxxxxxxxxxxx11xx</code> GPIMD25 GPIMD[25]
/// <code>xxxxxxxxxxxxxx11</code> GPIMD24 GPIMD[24]
/// <para>GPIMD[portId] interrupt mask bits:
/// - 0 = masked
/// - 1 = detect positive edge
/// - 2 = detect negative edge
/// - 3 = detect positive or negative edge
/// </para>
#define gpi_irqmode_31_to_24_GPIMD31 	0xc000
#define gpi_irqmode_31_to_24_GPIMD30 	0x3000
#define gpi_irqmode_31_to_24_GPIMD29 	0x0c00
#define gpi_irqmode_31_to_24_GPIMD28 	0x0300
#define gpi_irqmode_31_to_24_GPIMD27 	0x00c0
#define gpi_irqmode_31_to_24_GPIMD26 	0x0030
#define gpi_irqmode_31_to_24_GPIMD25 	0x000c
#define gpi_irqmode_31_to_24_GPIMD24 	0x0003

/// 0x16 r/w dac_preset_data_1 DAC preset activated by <see cref="device_control"/>
/// <code>xxxx111111111111</code> daccode 12-bit DAC code
#define dac_preset_data_1_daccode 	0x0fff
#define dac_preset_data_1_DESIGNVALUE 	0x0000

/// 0x17 r/w dac_preset_data_2 DAC preset activated by <see cref="device_control"/>
/// <code>xxxx111111111111</code> daccode 12-bit DAC code
#define dac_preset_data_2_daccode 	0x0fff
#define dac_preset_data_2_DESIGNVALUE 	0x0000

/// 0x18 r/w tmp_mon_cfg Temperautre Monitor Configuration
/// <code>xxxxxxxxxx11xxxx</code> TMPEXT2MONCFG average 4, 8, 16, or 32 measurements
/// <code>xxxxxxxxxxxx11xx</code> TMPEXT1MONCFG average 4, 8, 16, or 32 measurements
/// <code>xxxxxxxxxxxxxx11</code> TMPINTMONCFG average 4, 8, 16, or 32 measurements
/// <para>Temperautre Monitor Configuration:
/// - 0 = 4 measurements (default)
/// - 1 = 8 measurements
/// - 2 = 16 measurements
/// - 3 = 32 measurements
/// </para>
#define tmp_mon_cfg_TMPEXT2MONCFG 	0x0030
#define tmp_mon_cfg_TMPEXT1MONCFG 	0x000c
#define tmp_mon_cfg_TMPINTMONCFG 	0x0003
#define tmp_mon_cfg_DESIGNVALUE 	0x0000

/// 0x19 r/w tmp_mon_int_hi_thresh Internal Temeprature Hot Threshold
/// <code>xxxx111111111111</code> tempcode Temperature code, LSB=0.125 degrees C, 12-bit 2's complement
#define tmp_mon_int_hi_thresh_tempcode 	0x0fff
#define tmp_mon_int_hi_thresh_DESIGNVALUE 	0x07ff

/// 0x1a r/w tmp_mon_int_lo_thresh Internal Temeprature Cold Threshold
/// <code>xxxx111111111111</code> tempcode Temperature code, LSB=0.125 degrees C, 12-bit 2's complement
#define tmp_mon_int_lo_thresh_tempcode 	0x0fff
#define tmp_mon_int_lo_thresh_DESIGNVALUE 	0x0800

/// 0x1b r/w tmp_mon_ext1_hi_thresh External Temperature D0P/D0N Hot Threshold
/// <code>xxxx111111111111</code> tempcode Temperature code, LSB=0.125 degrees C, 12-bit 2's complement
#define tmp_mon_ext1_hi_thresh_tempcode 	0x0fff
#define tmp_mon_ext1_hi_thresh_DESIGNVALUE 	0x07ff

/// 0x1c r/w tmp_mon_ext1_lo_thresh External Temperature D0P/D0N Cold Threshold
/// <code>xxxx111111111111</code> tempcode Temperature code, LSB=0.125 degrees C, 12-bit 2's complement
#define tmp_mon_ext1_lo_thresh_tempcode 	0x0fff
#define tmp_mon_ext1_lo_thresh_DESIGNVALUE 	0x0800

/// 0x1d r/w tmp_mon_ext2_hi_thresh External Temperature D1P/D1N Hot Threshold
/// <code>xxxx111111111111</code> tempcode Temperature code, LSB=0.125 degrees C, 12-bit 2's complement
#define tmp_mon_ext2_hi_thresh_tempcode 	0x0fff
#define tmp_mon_ext2_hi_thresh_DESIGNVALUE 	0x07ff

/// 0x1e r/w tmp_mon_ext2_lo_thresh External Temperature D1P/D1N Cold Threshold
/// <code>xxxx111111111111</code> tempcode Temperature code, LSB=0.125 degrees C, 12-bit 2's complement
#define tmp_mon_ext2_lo_thresh_tempcode 	0x0fff
#define tmp_mon_ext2_lo_thresh_DESIGNVALUE 	0x0800

/// 0x1f r/w reserved_1F reserved


/// 0x20 r/w port_cfg_00 PIXI port 0 configuration register
/// <code>1111xxxxxxxxxxxx</code> PortCfgFuncID Port function / mode
/// <code>xxxx1xxxxxxxxxxx</code> funcprm_avrInv AVR / INV
/// <code>xxxxx111xxxxxxxx</code> funcprm_range DAC Range / ADC Range
/// <code>xxxxxxxx111xxxxx</code> funcprm_nsamples Number of samples / CAP
/// <code>xxxxxxxxxxx11111</code> funcprm_port Associated port 0..31
#define port_cfg_00_PortCfgFuncID 	0xf000
#define port_cfg_00_funcprm_avrInv 	0x0800
#define port_cfg_00_funcprm_range 	0x0700
#define port_cfg_00_funcprm_nsamples 	0x00e0
#define port_cfg_00_funcprm_port 	0x001f
#define port_cfg_00_DESIGNVALUE 	0x5200

/// 0x21 r/w port_cfg_01 PIXI port 1 configuration register
/// <code>1111xxxxxxxxxxxx</code> PortCfgFuncID Port function / mode
/// <code>xxxx1xxxxxxxxxxx</code> funcprm_avrInv AVR / INV
/// <code>xxxxx111xxxxxxxx</code> funcprm_range DAC Range / ADC Range
/// <code>xxxxxxxx111xxxxx</code> funcprm_nsamples Number of samples / CAP
/// <code>xxxxxxxxxxx11111</code> funcprm_port Associated port 0..31
#define port_cfg_01_PortCfgFuncID 	0xf000
#define port_cfg_01_funcprm_avrInv 	0x0800
#define port_cfg_01_funcprm_range 	0x0700
#define port_cfg_01_funcprm_nsamples 	0x00e0
#define port_cfg_01_funcprm_port 	0x001f
#define port_cfg_01_DESIGNVALUE 	0x5200

/// 0x22 r/w port_cfg_02 PIXI port 2 configuration register
/// <code>1111xxxxxxxxxxxx</code> PortCfgFuncID Port function / mode
/// <code>xxxx1xxxxxxxxxxx</code> funcprm_avrInv AVR / INV
/// <code>xxxxx111xxxxxxxx</code> funcprm_range DAC Range / ADC Range
/// <code>xxxxxxxx111xxxxx</code> funcprm_nsamples Number of samples / CAP
/// <code>xxxxxxxxxxx11111</code> funcprm_port Associated port 0..31
#define port_cfg_02_PortCfgFuncID 	0xf000
#define port_cfg_02_funcprm_avrInv 	0x0800
#define port_cfg_02_funcprm_range 	0x0700
#define port_cfg_02_funcprm_nsamples 	0x00e0
#define port_cfg_02_funcprm_port 	0x001f
#define port_cfg_02_DESIGNVALUE 	0x0000

/// 0x23 r/w port_cfg_03 PIXI port 3 configuration register
/// <code>1111xxxxxxxxxxxx</code> PortCfgFuncID Port function / mode
/// <code>xxxx1xxxxxxxxxxx</code> funcprm_avrInv AVR / INV
/// <code>xxxxx111xxxxxxxx</code> funcprm_range DAC Range / ADC Range
/// <code>xxxxxxxx111xxxxx</code> funcprm_nsamples Number of samples / CAP
/// <code>xxxxxxxxxxx11111</code> funcprm_port Associated port 0..31
#define port_cfg_03_PortCfgFuncID 	0xf000
#define port_cfg_03_funcprm_avrInv 	0x0800
#define port_cfg_03_funcprm_range 	0x0700
#define port_cfg_03_funcprm_nsamples 	0x00e0
#define port_cfg_03_funcprm_port 	0x001f
#define port_cfg_03_DESIGNVALUE 	0x0000

/// 0x24 r/w port_cfg_04 PIXI port 4 configuration register
/// <code>1111xxxxxxxxxxxx</code> PortCfgFuncID Port function / mode
/// <code>xxxx1xxxxxxxxxxx</code> funcprm_avrInv AVR / INV
/// <code>xxxxx111xxxxxxxx</code> funcprm_range DAC Range / ADC Range
/// <code>xxxxxxxx111xxxxx</code> funcprm_nsamples Number of samples / CAP
/// <code>xxxxxxxxxxx11111</code> funcprm_port Associated port 0..31
#define port_cfg_04_PortCfgFuncID 	0xf000
#define port_cfg_04_funcprm_avrInv 	0x0800
#define port_cfg_04_funcprm_range 	0x0700
#define port_cfg_04_funcprm_nsamples 	0x00e0
#define port_cfg_04_funcprm_port 	0x001f
#define port_cfg_04_DESIGNVALUE 	0x0000

/// 0x25 r/w port_cfg_05 PIXI port 5 configuration register
/// <code>1111xxxxxxxxxxxx</code> PortCfgFuncID Port function / mode
/// <code>xxxx1xxxxxxxxxxx</code> funcprm_avrInv AVR / INV
/// <code>xxxxx111xxxxxxxx</code> funcprm_range DAC Range / ADC Range
/// <code>xxxxxxxx111xxxxx</code> funcprm_nsamples Number of samples / CAP
/// <code>xxxxxxxxxxx11111</code> funcprm_port Associated port 0..31
#define port_cfg_05_PortCfgFuncID 	0xf000
#define port_cfg_05_funcprm_avrInv 	0x0800
#define port_cfg_05_funcprm_range 	0x0700
#define port_cfg_05_funcprm_nsamples 	0x00e0
#define port_cfg_05_funcprm_port 	0x001f
#define port_cfg_05_DESIGNVALUE 	0x0000

/// 0x26 r/w port_cfg_06 PIXI port 6 configuration register
/// <code>1111xxxxxxxxxxxx</code> PortCfgFuncID Port function / mode
/// <code>xxxx1xxxxxxxxxxx</code> funcprm_avrInv AVR / INV
/// <code>xxxxx111xxxxxxxx</code> funcprm_range DAC Range / ADC Range
/// <code>xxxxxxxx111xxxxx</code> funcprm_nsamples Number of samples / CAP
/// <code>xxxxxxxxxxx11111</code> funcprm_port Associated port 0..31
#define port_cfg_06_PortCfgFuncID 	0xf000
#define port_cfg_06_funcprm_avrInv 	0x0800
#define port_cfg_06_funcprm_range 	0x0700
#define port_cfg_06_funcprm_nsamples 	0x00e0
#define port_cfg_06_funcprm_port 	0x001f
#define port_cfg_06_DESIGNVALUE 	0x0000

/// 0x27 r/w port_cfg_07 PIXI port 7 configuration register
/// <code>1111xxxxxxxxxxxx</code> PortCfgFuncID Port function / mode
/// <code>xxxx1xxxxxxxxxxx</code> funcprm_avrInv AVR / INV
/// <code>xxxxx111xxxxxxxx</code> funcprm_range DAC Range / ADC Range
/// <code>xxxxxxxx111xxxxx</code> funcprm_nsamples Number of samples / CAP
/// <code>xxxxxxxxxxx11111</code> funcprm_port Associated port 0..31
#define port_cfg_07_PortCfgFuncID 	0xf000
#define port_cfg_07_funcprm_avrInv 	0x0800
#define port_cfg_07_funcprm_range 	0x0700
#define port_cfg_07_funcprm_nsamples 	0x00e0
#define port_cfg_07_funcprm_port 	0x001f
#define port_cfg_07_DESIGNVALUE 	0x0000

/// 0x28 r/w port_cfg_08 PIXI port 8 configuration register
/// <code>1111xxxxxxxxxxxx</code> PortCfgFuncID Port function / mode
/// <code>xxxx1xxxxxxxxxxx</code> funcprm_avrInv AVR / INV
/// <code>xxxxx111xxxxxxxx</code> funcprm_range DAC Range / ADC Range
/// <code>xxxxxxxx111xxxxx</code> funcprm_nsamples Number of samples / CAP
/// <code>xxxxxxxxxxx11111</code> funcprm_port Associated port 0..31
#define port_cfg_08_PortCfgFuncID 	0xf000
#define port_cfg_08_funcprm_avrInv 	0x0800
#define port_cfg_08_funcprm_range 	0x0700
#define port_cfg_08_funcprm_nsamples 	0x00e0
#define port_cfg_08_funcprm_port 	0x001f
#define port_cfg_08_DESIGNVALUE 	0x0000

/// 0x29 r/w port_cfg_09 PIXI port 9 configuration register
/// <code>1111xxxxxxxxxxxx</code> PortCfgFuncID Port function / mode
/// <code>xxxx1xxxxxxxxxxx</code> funcprm_avrInv AVR / INV
/// <code>xxxxx111xxxxxxxx</code> funcprm_range DAC Range / ADC Range
/// <code>xxxxxxxx111xxxxx</code> funcprm_nsamples Number of samples / CAP
/// <code>xxxxxxxxxxx11111</code> funcprm_port Associated port 0..31
#define port_cfg_09_PortCfgFuncID 	0xf000
#define port_cfg_09_funcprm_avrInv 	0x0800
#define port_cfg_09_funcprm_range 	0x0700
#define port_cfg_09_funcprm_nsamples 	0x00e0
#define port_cfg_09_funcprm_port 	0x001f
#define port_cfg_09_DESIGNVALUE 	0x7260

/// 0x2a r/w port_cfg_10 PIXI port 10 configuration register
/// <code>1111xxxxxxxxxxxx</code> PortCfgFuncID Port function / mode
/// <code>xxxx1xxxxxxxxxxx</code> funcprm_avrInv AVR / INV
/// <code>xxxxx111xxxxxxxx</code> funcprm_range DAC Range / ADC Range
/// <code>xxxxxxxx111xxxxx</code> funcprm_nsamples Number of samples / CAP
/// <code>xxxxxxxxxxx11111</code> funcprm_port Associated port 0..31
#define port_cfg_10_PortCfgFuncID 	0xf000
#define port_cfg_10_funcprm_avrInv 	0x0800
#define port_cfg_10_funcprm_range 	0x0700
#define port_cfg_10_funcprm_nsamples 	0x00e0
#define port_cfg_10_funcprm_port 	0x001f
#define port_cfg_10_DESIGNVALUE 	0x0000

/// 0x2b r/w port_cfg_11 PIXI port 11 configuration register
/// <code>1111xxxxxxxxxxxx</code> PortCfgFuncID Port function / mode
/// <code>xxxx1xxxxxxxxxxx</code> funcprm_avrInv AVR / INV
/// <code>xxxxx111xxxxxxxx</code> funcprm_range DAC Range / ADC Range
/// <code>xxxxxxxx111xxxxx</code> funcprm_nsamples Number of samples / CAP
/// <code>xxxxxxxxxxx11111</code> funcprm_port Associated port 0..31
#define port_cfg_11_PortCfgFuncID 	0xf000
#define port_cfg_11_funcprm_avrInv 	0x0800
#define port_cfg_11_funcprm_range 	0x0700
#define port_cfg_11_funcprm_nsamples 	0x00e0
#define port_cfg_11_funcprm_port 	0x001f
#define port_cfg_11_DESIGNVALUE 	0x0000

/// 0x2c r/w port_cfg_12 PIXI port 12 configuration register
/// <code>1111xxxxxxxxxxxx</code> PortCfgFuncID Port function / mode
/// <code>xxxx1xxxxxxxxxxx</code> funcprm_avrInv AVR / INV
/// <code>xxxxx111xxxxxxxx</code> funcprm_range DAC Range / ADC Range
/// <code>xxxxxxxx111xxxxx</code> funcprm_nsamples Number of samples / CAP
/// <code>xxxxxxxxxxx11111</code> funcprm_port Associated port 0..31
#define port_cfg_12_PortCfgFuncID 	0xf000
#define port_cfg_12_funcprm_avrInv 	0x0800
#define port_cfg_12_funcprm_range 	0x0700
#define port_cfg_12_funcprm_nsamples 	0x00e0
#define port_cfg_12_funcprm_port 	0x001f
#define port_cfg_12_DESIGNVALUE 	0x0000

/// 0x2d r/w port_cfg_13 PIXI port 13 configuration register
/// <code>1111xxxxxxxxxxxx</code> PortCfgFuncID Port function / mode
/// <code>xxxx1xxxxxxxxxxx</code> funcprm_avrInv AVR / INV
/// <code>xxxxx111xxxxxxxx</code> funcprm_range DAC Range / ADC Range
/// <code>xxxxxxxx111xxxxx</code> funcprm_nsamples Number of samples / CAP
/// <code>xxxxxxxxxxx11111</code> funcprm_port Associated port 0..31
#define port_cfg_13_PortCfgFuncID 	0xf000
#define port_cfg_13_funcprm_avrInv 	0x0800
#define port_cfg_13_funcprm_range 	0x0700
#define port_cfg_13_funcprm_nsamples 	0x00e0
#define port_cfg_13_funcprm_port 	0x001f
#define port_cfg_13_DESIGNVALUE 	0x0000

/// 0x2e r/w port_cfg_14 PIXI port 14 configuration register
/// <code>1111xxxxxxxxxxxx</code> PortCfgFuncID Port function / mode
/// <code>xxxx1xxxxxxxxxxx</code> funcprm_avrInv AVR / INV
/// <code>xxxxx111xxxxxxxx</code> funcprm_range DAC Range / ADC Range
/// <code>xxxxxxxx111xxxxx</code> funcprm_nsamples Number of samples / CAP
/// <code>xxxxxxxxxxx11111</code> funcprm_port Associated port 0..31
#define port_cfg_14_PortCfgFuncID 	0xf000
#define port_cfg_14_funcprm_avrInv 	0x0800
#define port_cfg_14_funcprm_range 	0x0700
#define port_cfg_14_funcprm_nsamples 	0x00e0
#define port_cfg_14_funcprm_port 	0x001f
#define port_cfg_14_DESIGNVALUE 	0x0000

/// 0x2f r/w port_cfg_15 PIXI port 15 configuration register
/// <code>1111xxxxxxxxxxxx</code> PortCfgFuncID Port function / mode
/// <code>xxxx1xxxxxxxxxxx</code> funcprm_avrInv AVR / INV
/// <code>xxxxx111xxxxxxxx</code> funcprm_range DAC Range / ADC Range
/// <code>xxxxxxxx111xxxxx</code> funcprm_nsamples Number of samples / CAP
/// <code>xxxxxxxxxxx11111</code> funcprm_port Associated port 0..31
#define port_cfg_15_PortCfgFuncID 	0xf000
#define port_cfg_15_funcprm_avrInv 	0x0800
#define port_cfg_15_funcprm_range 	0x0700
#define port_cfg_15_funcprm_nsamples 	0x00e0
#define port_cfg_15_funcprm_port 	0x001f
#define port_cfg_15_DESIGNVALUE 	0x0000

/// 0x30 r/w port_cfg_16 PIXI port 16 configuration register
/// <code>1111xxxxxxxxxxxx</code> PortCfgFuncID Port function / mode
/// <code>xxxx1xxxxxxxxxxx</code> funcprm_avrInv AVR / INV
/// <code>xxxxx111xxxxxxxx</code> funcprm_range DAC Range / ADC Range
/// <code>xxxxxxxx111xxxxx</code> funcprm_nsamples Number of samples / CAP
/// <code>xxxxxxxxxxx11111</code> funcprm_port Associated port 0..31
#define port_cfg_16_PortCfgFuncID 	0xf000
#define port_cfg_16_funcprm_avrInv 	0x0800
#define port_cfg_16_funcprm_range 	0x0700
#define port_cfg_16_funcprm_nsamples 	0x00e0
#define port_cfg_16_funcprm_port 	0x001f
#define port_cfg_16_DESIGNVALUE 	0x0000

/// 0x31 r/w port_cfg_17 PIXI port 17 configuration register
/// <code>1111xxxxxxxxxxxx</code> PortCfgFuncID Port function / mode
/// <code>xxxx1xxxxxxxxxxx</code> funcprm_avrInv AVR / INV
/// <code>xxxxx111xxxxxxxx</code> funcprm_range DAC Range / ADC Range
/// <code>xxxxxxxx111xxxxx</code> funcprm_nsamples Number of samples / CAP
/// <code>xxxxxxxxxxx11111</code> funcprm_port Associated port 0..31
#define port_cfg_17_PortCfgFuncID 	0xf000
#define port_cfg_17_funcprm_avrInv 	0x0800
#define port_cfg_17_funcprm_range 	0x0700
#define port_cfg_17_funcprm_nsamples 	0x00e0
#define port_cfg_17_funcprm_port 	0x001f
#define port_cfg_17_DESIGNVALUE 	0x0000

/// 0x32 r/w port_cfg_18 PIXI port 18 configuration register
/// <code>1111xxxxxxxxxxxx</code> PortCfgFuncID Port function / mode
/// <code>xxxx1xxxxxxxxxxx</code> funcprm_avrInv AVR / INV
/// <code>xxxxx111xxxxxxxx</code> funcprm_range DAC Range / ADC Range
/// <code>xxxxxxxx111xxxxx</code> funcprm_nsamples Number of samples / CAP
/// <code>xxxxxxxxxxx11111</code> funcprm_port Associated port 0..31
#define port_cfg_18_PortCfgFuncID 	0xf000
#define port_cfg_18_funcprm_avrInv 	0x0800
#define port_cfg_18_funcprm_range 	0x0700
#define port_cfg_18_funcprm_nsamples 	0x00e0
#define port_cfg_18_funcprm_port 	0x001f
#define port_cfg_18_DESIGNVALUE 	0x0000

/// 0x33 r/w port_cfg_19 PIXI port 19 configuration register
/// <code>1111xxxxxxxxxxxx</code> PortCfgFuncID Port function / mode
/// <code>xxxx1xxxxxxxxxxx</code> funcprm_avrInv AVR / INV
/// <code>xxxxx111xxxxxxxx</code> funcprm_range DAC Range / ADC Range
/// <code>xxxxxxxx111xxxxx</code> funcprm_nsamples Number of samples / CAP
/// <code>xxxxxxxxxxx11111</code> funcprm_port Associated port 0..31
#define port_cfg_19_PortCfgFuncID 	0xf000
#define port_cfg_19_funcprm_avrInv 	0x0800
#define port_cfg_19_funcprm_range 	0x0700
#define port_cfg_19_funcprm_nsamples 	0x00e0
#define port_cfg_19_funcprm_port 	0x001f
#define port_cfg_19_DESIGNVALUE 	0x0000

/// 0x40 r/o adc_data_port_00 PIXI port 0 Analog to Digital Converter register
/// <code>xxxx111111111111</code> adccode 12-bit ADC code
#define adc_data_port_00_adccode 	0x0fff

/// 0x41 r/o adc_data_port_01 PIXI port 1 Analog to Digital Converter register
/// <code>xxxx111111111111</code> adccode 12-bit ADC code
#define adc_data_port_01_adccode 	0x0fff

/// 0x42 r/o adc_data_port_02 PIXI port 2 Analog to Digital Converter register
/// <code>xxxx111111111111</code> adccode 12-bit ADC code
#define adc_data_port_02_adccode 	0x0fff

/// 0x43 r/o adc_data_port_03 PIXI port 3 Analog to Digital Converter register
/// <code>xxxx111111111111</code> adccode 12-bit ADC code
#define adc_data_port_03_adccode 	0x0fff

/// 0x44 r/o adc_data_port_04 PIXI port 4 Analog to Digital Converter register
/// <code>xxxx111111111111</code> adccode 12-bit ADC code
#define adc_data_port_04_adccode 	0x0fff

/// 0x45 r/o adc_data_port_05 PIXI port 5 Analog to Digital Converter register
/// <code>xxxx111111111111</code> adccode 12-bit ADC code
#define adc_data_port_05_adccode 	0x0fff

/// 0x46 r/o adc_data_port_06 PIXI port 6 Analog to Digital Converter register
/// <code>xxxx111111111111</code> adccode 12-bit ADC code
#define adc_data_port_06_adccode 	0x0fff

/// 0x47 r/o adc_data_port_07 PIXI port 7 Analog to Digital Converter register
/// <code>xxxx111111111111</code> adccode 12-bit ADC code
#define adc_data_port_07_adccode 	0x0fff

/// 0x48 r/o adc_data_port_08 PIXI port 8 Analog to Digital Converter register
/// <code>xxxx111111111111</code> adccode 12-bit ADC code
#define adc_data_port_08_adccode 	0x0fff

/// 0x49 r/o adc_data_port_09 PIXI port 9 Analog to Digital Converter register
/// <code>xxxx111111111111</code> adccode 12-bit ADC code
#define adc_data_port_09_adccode 	0x0fff

/// 0x4a r/o adc_data_port_10 PIXI port 10 Analog to Digital Converter register
/// <code>xxxx111111111111</code> adccode 12-bit ADC code
#define adc_data_port_10_adccode 	0x0fff

/// 0x4b r/o adc_data_port_11 PIXI port 11 Analog to Digital Converter register
/// <code>xxxx111111111111</code> adccode 12-bit ADC code
#define adc_data_port_11_adccode 	0x0fff

/// 0x4c r/o adc_data_port_12 PIXI port 12 Analog to Digital Converter register
/// <code>xxxx111111111111</code> adccode 12-bit ADC code
#define adc_data_port_12_adccode 	0x0fff

/// 0x4d r/o adc_data_port_13 PIXI port 13 Analog to Digital Converter register
/// <code>xxxx111111111111</code> adccode 12-bit ADC code
#define adc_data_port_13_adccode 	0x0fff

/// 0x4e r/o adc_data_port_14 PIXI port 14 Analog to Digital Converter register
/// <code>xxxx111111111111</code> adccode 12-bit ADC code
#define adc_data_port_14_adccode 	0x0fff

/// 0x4f r/o adc_data_port_15 PIXI port 15 Analog to Digital Converter register
/// <code>xxxx111111111111</code> adccode 12-bit ADC code
#define adc_data_port_15_adccode 	0x0fff

/// 0x50 r/o adc_data_port_16 PIXI port 16 Analog to Digital Converter register
/// <code>xxxx111111111111</code> adccode 12-bit ADC code
#define adc_data_port_16_adccode 	0x0fff

/// 0x51 r/o adc_data_port_17 PIXI port 17 Analog to Digital Converter register
/// <code>xxxx111111111111</code> adccode 12-bit ADC code
#define adc_data_port_17_adccode 	0x0fff

/// 0x52 r/o adc_data_port_18 PIXI port 18 Analog to Digital Converter register
/// <code>xxxx111111111111</code> adccode 12-bit ADC code
#define adc_data_port_18_adccode 	0x0fff

/// 0x53 r/o adc_data_port_19 PIXI port 19 Analog to Digital Converter register
/// <code>xxxx111111111111</code> adccode 12-bit ADC code
#define adc_data_port_19_adccode 	0x0fff

/// 0x60 r/w dac_data_port_00 PIXI port 0 Digital to Analog Converter register
/// <code>xxxx111111111111</code> daccode 12-bit DAC code
#define dac_data_port_00_daccode 	0x0fff
#define dac_data_port_00_DESIGNVALUE 	0x0666

/// 0x61 r/w dac_data_port_01 PIXI port 1 Digital to Analog Converter register
/// <code>xxxx111111111111</code> daccode 12-bit DAC code
#define dac_data_port_01_daccode 	0x0fff
#define dac_data_port_01_DESIGNVALUE 	0x0666

/// 0x62 r/w dac_data_port_02 PIXI port 2 Digital to Analog Converter register
/// <code>xxxx111111111111</code> daccode 12-bit DAC code
#define dac_data_port_02_daccode 	0x0fff
#define dac_data_port_02_DESIGNVALUE 	0x0000

/// 0x63 r/w dac_data_port_03 PIXI port 3 Digital to Analog Converter register
/// <code>xxxx111111111111</code> daccode 12-bit DAC code
#define dac_data_port_03_daccode 	0x0fff
#define dac_data_port_03_DESIGNVALUE 	0x0000

/// 0x64 r/w dac_data_port_04 PIXI port 4 Digital to Analog Converter register
/// <code>xxxx111111111111</code> daccode 12-bit DAC code
#define dac_data_port_04_daccode 	0x0fff
#define dac_data_port_04_DESIGNVALUE 	0x0000

/// 0x65 r/w dac_data_port_05 PIXI port 5 Digital to Analog Converter register
/// <code>xxxx111111111111</code> daccode 12-bit DAC code
#define dac_data_port_05_daccode 	0x0fff
#define dac_data_port_05_DESIGNVALUE 	0x0000

/// 0x66 r/w dac_data_port_06 PIXI port 6 Digital to Analog Converter register
/// <code>xxxx111111111111</code> daccode 12-bit DAC code
#define dac_data_port_06_daccode 	0x0fff
#define dac_data_port_06_DESIGNVALUE 	0x0000

/// 0x67 r/w dac_data_port_07 PIXI port 7 Digital to Analog Converter register
/// <code>xxxx111111111111</code> daccode 12-bit DAC code
#define dac_data_port_07_daccode 	0x0fff
#define dac_data_port_07_DESIGNVALUE 	0x0000

/// 0x68 r/w dac_data_port_08 PIXI port 8 Digital to Analog Converter register
/// <code>xxxx111111111111</code> daccode 12-bit DAC code
#define dac_data_port_08_daccode 	0x0fff
#define dac_data_port_08_DESIGNVALUE 	0x0000

/// 0x69 r/w dac_data_port_09 PIXI port 9 Digital to Analog Converter register
/// <code>xxxx111111111111</code> daccode 12-bit DAC code
#define dac_data_port_09_daccode 	0x0fff
#define dac_data_port_09_DESIGNVALUE 	0x0000

/// 0x6a r/w dac_data_port_10 PIXI port 10 Digital to Analog Converter register
/// <code>xxxx111111111111</code> daccode 12-bit DAC code
#define dac_data_port_10_daccode 	0x0fff
#define dac_data_port_10_DESIGNVALUE 	0x0000

/// 0x6b r/w dac_data_port_11 PIXI port 11 Digital to Analog Converter register
/// <code>xxxx111111111111</code> daccode 12-bit DAC code
#define dac_data_port_11_daccode 	0x0fff
#define dac_data_port_11_DESIGNVALUE 	0x0000

/// 0x6c r/w dac_data_port_12 PIXI port 12 Digital to Analog Converter register
/// <code>xxxx111111111111</code> daccode 12-bit DAC code
#define dac_data_port_12_daccode 	0x0fff
#define dac_data_port_12_DESIGNVALUE 	0x0000

/// 0x6d r/w dac_data_port_13 PIXI port 13 Digital to Analog Converter register
/// <code>xxxx111111111111</code> daccode 12-bit DAC code
#define dac_data_port_13_daccode 	0x0fff
#define dac_data_port_13_DESIGNVALUE 	0x0000

/// 0x6e r/w dac_data_port_14 PIXI port 14 Digital to Analog Converter register
/// <code>xxxx111111111111</code> daccode 12-bit DAC code
#define dac_data_port_14_daccode 	0x0fff
#define dac_data_port_14_DESIGNVALUE 	0x0000

/// 0x6f r/w dac_data_port_15 PIXI port 15 Digital to Analog Converter register
/// <code>xxxx111111111111</code> daccode 12-bit DAC code
#define dac_data_port_15_daccode 	0x0fff
#define dac_data_port_15_DESIGNVALUE 	0x0000

/// 0x70 r/w dac_data_port_16 PIXI port 16 Digital to Analog Converter register
/// <code>xxxx111111111111</code> daccode 12-bit DAC code
#define dac_data_port_16_daccode 	0x0fff
#define dac_data_port_16_DESIGNVALUE 	0x0000

/// 0x71 r/w dac_data_port_17 PIXI port 17 Digital to Analog Converter register
/// <code>xxxx111111111111</code> daccode 12-bit DAC code
#define dac_data_port_17_daccode 	0x0fff
#define dac_data_port_17_DESIGNVALUE 	0x0000

/// 0x72 r/w dac_data_port_18 PIXI port 18 Digital to Analog Converter register
/// <code>xxxx111111111111</code> daccode 12-bit DAC code
#define dac_data_port_18_daccode 	0x0fff
#define dac_data_port_18_DESIGNVALUE 	0x0000

/// 0x73 r/w dac_data_port_19 PIXI port 19 Digital to Analog Converter register
/// <code>xxxx111111111111</code> daccode 12-bit DAC code
#define dac_data_port_19_daccode 	0x0fff
#define dac_data_port_19_DESIGNVALUE 	0x0000

/// Initialize registers in sequence recommended by PIXI Port Configuration Flow Chart.
/// Requires user-provided function MAX11300regWrite(regAddress8, regData16)
/// Requires user-provided function MAX11300initDelayus(delay_us)
///
/// PIXI ports to configure as Mode 0 HighImpedance:
///    portIndex 2 PIXI port P2 
///    portIndex 3 PIXI port P3 
///    portIndex 4 PIXI port P4 
///    portIndex 5 PIXI port P5 
///    portIndex 6 PIXI port P6 
///    portIndex 7 PIXI port P7 
///    portIndex 8 PIXI port P8 
///    portIndex 10 PIXI port P10 
///    portIndex 11 PIXI port P11 
///    portIndex 12 PIXI port P12 
///    portIndex 13 PIXI port P13 
///    portIndex 14 PIXI port P14 
///    portIndex 15 PIXI port P15 
///    portIndex 16 PIXI port P16 
///    portIndex 17 PIXI port P17 
///    portIndex 18 PIXI port P18 
///    portIndex 19 PIXI port P19 
/// PIXI ports to configure as Mode 1 GPIOinPgmThreshold:
///    none
/// PIXI ports to configure as Mode 2 GPIOinOutBidirLevelTrans:
///    none
/// PIXI ports to configure as Mode 3 GPIOoutRegDrivenOutputDAClevel:
///    none
/// PIXI ports to configure as Mode 4 GPIOoutUnidirOutputDAClevel:
///    none
/// PIXI ports to configure as Mode 5 DACout:
///    portIndex 0 PIXI port P0 
///    portIndex 1 PIXI port P1 
/// PIXI ports to configure as Mode 6 DACoutWithADCmonitor:
///    none
/// PIXI ports to configure as Mode 7 ADCinPosSingleEnded:
///    portIndex 9 PIXI port P9 
/// PIXI ports to configure as Mode 8 ADCinPosDifferential:
///    none
/// PIXI ports to configure as Mode 9 ADCinNegDifferential:
///    none
/// PIXI ports to configure as Mode 10 DACoutADCinNegDifferential:
///    none
/// PIXI ports to configure as Mode 11 GPIOBidirAnalogSwitchExtControlled:
///    none
/// PIXI ports to configure as Mode 12 GPIOBidirAnalogSwitch:
///    none
/// PIXI ports to configure as Mode 13 Reserved13:
///    none
/// PIXI ports to configure as Mode 14 Reserved14:
///    none
/// PIXI ports to configure as Mode 15 Reserved15:
///    none
///
//inline void MAX11301init()
//{
//   extern bool MAX11301regWrite(int regAddress8, int regData16);
//   extern void MAX11301initDelayus(int delay_us);
//
//   // ------------------------------------------------------
//   // Soft Reset device registers by device_control 8000_RESET
//   // ------------------------------------------------------
//   MAX11300regWrite(device_control, 0x8000); // 1xxx xxxx xxxx xxxx RESET Soft reset command
//
//   // ------------------------------------------------------
//   // FLOWCHART: "Configure device_control 4000_BRST, 0080_THSHDN, 0030_ADCCONV"
//   // ------------------------------------------------------
//   MAX11300regWrite(device_control, (device_control_DESIGNVALUE & 0x40B0));
//
//   // ------------------------------------------------------
//   // FLOWCHART: decision "Is mode 1, 3, 4, 5, 6, or 10 used?"
//   // ------------------------------------------------------
//   // PIXI ports to configure as Mode 1 GPIOinPgmThreshold:
//   //    none
//   // PIXI ports to configure as Mode 3 GPIOoutRegDrivenOutputDAClevel:
//   //    none
//   // PIXI ports to configure as Mode 4 GPIOoutUnidirOutputDAClevel:
//   //    none
//   // PIXI ports to configure as Mode 5 DACout:
//   //    portIndex 0 PIXI port P0 
//   //    portIndex 1 PIXI port P1 
//   // PIXI ports to configure as Mode 6 DACoutWithADCmonitor:
//   //    none
//   // PIXI ports to configure as Mode 10 DACoutADCinNegDifferential:
//   //    none
//   // ------------------------------------------------------
//   // FLOWCHART: decision "Is mode 1, 3, 4, 5, 6, or 10 used?" branch "Y"
//   // FLOWCHART: "Configure device_control 0040_DACREF, 000C_DACCTL"
//   // ------------------------------------------------------
//   MAX11300regWrite(device_control, (device_control_DESIGNVALUE & 0x40FC));
//
//   // ------------------------------------------------------
//   // FLOWCHART: decision "Is mode 1, 3, 4, 5, 6, or 10 used?" branch "Y"
//   // FLOWCHART: "Wait 200us"
//   // ------------------------------------------------------
//   MAX11300initDelayus(200);
//
//   // ------------------------------------------------------
//   // FLOWCHART: decision "Is mode 1, 3, 4, 5, 6, or 10 used?" branch "Y"
//   // Configure DACDAT[i] for ports in mode 5 DACout:
//   //    portIndex 0 PIXI port P0 
//   // ------------------------------------------------------
//   MAX11300regWrite(dac_data_port_00, dac_data_port_00_DESIGNVALUE);
//
//   // ------------------------------------------------------
//   // FLOWCHART: decision "Is mode 1, 3, 4, 5, 6, or 10 used?" branch "Y"
//   // FLOWCHART: "Wait 1ms"
//   // ------------------------------------------------------
//   MAX11300initDelayus(1000);
//
//   // ------------------------------------------------------
//   // FLOWCHART: decision "Is mode 1, 3, 4, 5, 6, or 10 used?" branch "Y"
//   // Configure DACDAT[i] for ports in mode 5 DACout:
//   //    portIndex 1 PIXI port P1 
//   // ------------------------------------------------------
//   MAX11300regWrite(dac_data_port_01, dac_data_port_01_DESIGNVALUE);
//
//   // ------------------------------------------------------
//   // FLOWCHART: decision "Is mode 1, 3, 4, 5, 6, or 10 used?" branch "Y"
//   // FLOWCHART: "Wait 1ms"
//   // ------------------------------------------------------
//   MAX11300initDelayus(1000);
//
//
//   // ------------------------------------------------------
//   // FLOWCHART: decision "Is mode 1, 3, 4, 5, 6, or 10 used?" branch "Y"
//   // FLOWCHART: "Enter DACPRSTDAT1 or DACPRSTDAT2"
//   // ------------------------------------------------------
//   MAX11300regWrite(dac_preset_data_1, dac_preset_data_1_DESIGNVALUE);
//   MAX11300regWrite(dac_preset_data_2, dac_preset_data_2_DESIGNVALUE);
//
//   // ------------------------------------------------------
//   // FLOWCHART: decision "Is mode 1, 3, 4, 5, 6, or 10 used?" branch "Y"
//   // FLOWCHART: "Wait 200us x number of ports in mode 1"
//   // ------------------------------------------------------
//
//   // ------------------------------------------------------
//   // FLOWCHART: decision "Is mode 1, 3, 4, 5, 6, or 10 used?" branch "Y"
//   // FLOWCHART: "Configure GPODAT[i] for ports in mode 3"
//   // ------------------------------------------------------
//
//   // ------------------------------------------------------
//   // FLOWCHART: decision "Is mode 1, 3, 4, 5, 6, or 10 used?" branch "Y"
//   // Configure FUNCID[i] FUNCPRM[i] for ports in mode 5 DACout:
//   //    portIndex 0 PIXI port P0 
//   // ------------------------------------------------------
//   MAX11300regWrite(port_cfg_00, port_cfg_00_DESIGNVALUE);
//
//   // ------------------------------------------------------
//   // FLOWCHART: decision "Is mode 1, 3, 4, 5, 6, or 10 used?" branch "Y"
//   // FLOWCHART: "Wait 1ms"
//   // ------------------------------------------------------
//   MAX11300initDelayus(1000);
//
//   // ------------------------------------------------------
//   // FLOWCHART: decision "Is mode 1, 3, 4, 5, 6, or 10 used?" branch "Y"
//   // Configure FUNCID[i] FUNCPRM[i] for ports in mode 5 DACout:
//   //    portIndex 1 PIXI port P1 
//   // ------------------------------------------------------
//   MAX11300regWrite(port_cfg_01, port_cfg_01_DESIGNVALUE);
//
//   // ------------------------------------------------------
//   // FLOWCHART: decision "Is mode 1, 3, 4, 5, 6, or 10 used?" branch "Y"
//   // FLOWCHART: "Wait 1ms"
//   // ------------------------------------------------------
//   MAX11300initDelayus(1000);
//
//   // ------------------------------------------------------
//   // FLOWCHART: decision "Is mode 1, 3, 4, 5, 6, or 10 used?" branch "Y"
//   // FLOWCHART: "Configure GPIMD[i] for ports in mode 1"
//   // ------------------------------------------------------
//   MAX11300regWrite(gpi_irqmode_7_to_0, gpi_irqmode_7_to_0_DESIGNVALUE);
//   MAX11300regWrite(gpi_irqmode_15_to_8, gpi_irqmode_15_to_8_DESIGNVALUE);
//   MAX11300regWrite(gpi_irqmode_19_to_16, gpi_irqmode_19_to_16_DESIGNVALUE);
//
//
//   // ------------------------------------------------------
//   // FLOWCHART: decision "Is mode 7, 8, or 9 used?"
//   // ------------------------------------------------------
//   // PIXI ports to configure as Mode 7 ADCinPosSingleEnded:
//   //    portIndex 9 PIXI port P9 
//   // PIXI ports to configure as Mode 8 ADCinPosDifferential:
//   //    none
//   // PIXI ports to configure as Mode 9 ADCinNegDifferential:
//   //    none
//   // ------------------------------------------------------
//   // FLOWCHART: decision "Is mode 7, 8, or 9 used?" branch "Y"
//   // Configure FUNCID[i] FUNCPRM[i] for ports in mode 7 ADCinPosSingleEnded:
//   //    portIndex 9 PIXI port P9 
//   // ------------------------------------------------------
//   MAX11300regWrite(port_cfg_09, port_cfg_09_DESIGNVALUE);
//
//   // ------------------------------------------------------
//   // FLOWCHART: decision "Is mode 7, 8, or 9 used?" branch "Y"
//   // FLOWCHART: "Wait 100us"
//   // ------------------------------------------------------
//   MAX11300initDelayus(100);
//
//   // ------------------------------------------------------
//   // FLOWCHART: decision "Is mode 7, 8, or 9 used?" branch "Y"
//   // FLOWCHART: "Configure device_control 0003_ADCCTL"
//   // ------------------------------------------------------
//   MAX11300regWrite(device_control, (device_control_DESIGNVALUE & 0x40FF));
//
//
//   // ------------------------------------------------------
//   // FLOWCHART: decision "Is mode 2, 11, or 12 used?"
//   // ------------------------------------------------------
//
//   // ------------------------------------------------------
//   // FLOWCHART: decision "Are temperature sensors used?"
//   // ------------------------------------------------------
//
//   // ------------------------------------------------------
//   // Configure final device_control design value 2000_LPEN
//   // ------------------------------------------------------
//   MAX11300regWrite(device_control, (device_control_DESIGNVALUE));
//
//   // ------------------------------------------------------
//   // FLOWCHART: Configure Interrupt Masks
//   // ------------------------------------------------------
//   MAX11300regWrite(interrupt_mask, interrupt_mask_DESIGNVALUE);
//
//
//}


#endif /* _MAX11300_DESIGNVALUE_H_ */

// End of file